1bb0d0a8eSMike Smith /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-3-Clause 3718cf2ccSPedro F. Giffuni * 4bb0d0a8eSMike Smith * Copyright (c) 1994,1995 Stefan Esser, Wolfgang StanglMeier 5bb0d0a8eSMike Smith * Copyright (c) 2000 Michael Smith <msmith@freebsd.org> 6bb0d0a8eSMike Smith * Copyright (c) 2000 BSDi 7bb0d0a8eSMike Smith * All rights reserved. 8bb0d0a8eSMike Smith * 9bb0d0a8eSMike Smith * Redistribution and use in source and binary forms, with or without 10bb0d0a8eSMike Smith * modification, are permitted provided that the following conditions 11bb0d0a8eSMike Smith * are met: 12bb0d0a8eSMike Smith * 1. Redistributions of source code must retain the above copyright 13bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer. 14bb0d0a8eSMike Smith * 2. Redistributions in binary form must reproduce the above copyright 15bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer in the 16bb0d0a8eSMike Smith * documentation and/or other materials provided with the distribution. 17bb0d0a8eSMike Smith * 3. The name of the author may not be used to endorse or promote products 18bb0d0a8eSMike Smith * derived from this software without specific prior written permission. 19bb0d0a8eSMike Smith * 20bb0d0a8eSMike Smith * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 21bb0d0a8eSMike Smith * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22bb0d0a8eSMike Smith * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23bb0d0a8eSMike Smith * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 24bb0d0a8eSMike Smith * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 25bb0d0a8eSMike Smith * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 26bb0d0a8eSMike Smith * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 27bb0d0a8eSMike Smith * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 28bb0d0a8eSMike Smith * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 29bb0d0a8eSMike Smith * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 30bb0d0a8eSMike Smith * SUCH DAMAGE. 31bb0d0a8eSMike Smith */ 32bb0d0a8eSMike Smith 33aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 34aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 35aad970f1SDavid E. O'Brien 36bb0d0a8eSMike Smith /* 37bb0d0a8eSMike Smith * PCI:PCI bridge support. 38bb0d0a8eSMike Smith */ 39bb0d0a8eSMike Smith 4082cb5c3bSJohn Baldwin #include "opt_pci.h" 4182cb5c3bSJohn Baldwin 42bb0d0a8eSMike Smith #include <sys/param.h> 43bb0d0a8eSMike Smith #include <sys/bus.h> 4483c41143SJohn Baldwin #include <sys/kernel.h> 45e2e050c8SConrad Meyer #include <sys/lock.h> 4683c41143SJohn Baldwin #include <sys/malloc.h> 4783c41143SJohn Baldwin #include <sys/module.h> 48e2e050c8SConrad Meyer #include <sys/mutex.h> 495db2a4a8SKonstantin Belousov #include <sys/pciio.h> 50a8b354a8SWarner Losh #include <sys/rman.h> 511c54ff33SMatthew N. Dodd #include <sys/sysctl.h> 5283c41143SJohn Baldwin #include <sys/systm.h> 5382cb5c3bSJohn Baldwin #include <sys/taskqueue.h> 54bb0d0a8eSMike Smith 5538d8c994SWarner Losh #include <dev/pci/pcivar.h> 5638d8c994SWarner Losh #include <dev/pci/pcireg.h> 5762508c53SJohn Baldwin #include <dev/pci/pci_private.h> 5838d8c994SWarner Losh #include <dev/pci/pcib_private.h> 59bb0d0a8eSMike Smith 60bb0d0a8eSMike Smith #include "pcib_if.h" 61bb0d0a8eSMike Smith 62bb0d0a8eSMike Smith static int pcib_probe(device_t dev); 63e36af292SJung-uk Kim static int pcib_suspend(device_t dev); 64e36af292SJung-uk Kim static int pcib_resume(device_t dev); 6562508c53SJohn Baldwin static int pcib_power_for_sleep(device_t pcib, device_t dev, 6662508c53SJohn Baldwin int *pstate); 67d7be980dSAndrew Turner static int pcib_ari_get_id(device_t pcib, device_t dev, 68d7be980dSAndrew Turner enum pci_id_type type, uintptr_t *id); 6955d3ea17SRyan Stone static uint32_t pcib_read_config(device_t dev, u_int b, u_int s, 7055d3ea17SRyan Stone u_int f, u_int reg, int width); 7155d3ea17SRyan Stone static void pcib_write_config(device_t dev, u_int b, u_int s, 7255d3ea17SRyan Stone u_int f, u_int reg, uint32_t val, int width); 7355d3ea17SRyan Stone static int pcib_ari_maxslots(device_t dev); 7455d3ea17SRyan Stone static int pcib_ari_maxfuncs(device_t dev); 7555d3ea17SRyan Stone static int pcib_try_enable_ari(device_t pcib, device_t dev); 762397d2d8SRyan Stone static int pcib_ari_enabled(device_t pcib); 772397d2d8SRyan Stone static void pcib_ari_decode_rid(device_t pcib, uint16_t rid, 782397d2d8SRyan Stone int *bus, int *slot, int *func); 7982cb5c3bSJohn Baldwin #ifdef PCI_HP 8082cb5c3bSJohn Baldwin static void pcib_pcie_ab_timeout(void *arg); 8182cb5c3bSJohn Baldwin static void pcib_pcie_cc_timeout(void *arg); 8282cb5c3bSJohn Baldwin static void pcib_pcie_dll_timeout(void *arg); 8382cb5c3bSJohn Baldwin #endif 841ffd07bdSJohn Baldwin static int pcib_request_feature_default(device_t pcib, device_t dev, 854cb67729SWarner Losh enum pci_feature feature); 865db2a4a8SKonstantin Belousov static int pcib_reset_child(device_t dev, device_t child, int flags); 87bb0d0a8eSMike Smith 88bb0d0a8eSMike Smith static device_method_t pcib_methods[] = { 89bb0d0a8eSMike Smith /* Device interface */ 90bb0d0a8eSMike Smith DEVMETHOD(device_probe, pcib_probe), 91bb0d0a8eSMike Smith DEVMETHOD(device_attach, pcib_attach), 926f33eaa5SJohn Baldwin DEVMETHOD(device_detach, pcib_detach), 93bb0d0a8eSMike Smith DEVMETHOD(device_shutdown, bus_generic_shutdown), 94e36af292SJung-uk Kim DEVMETHOD(device_suspend, pcib_suspend), 95e36af292SJung-uk Kim DEVMETHOD(device_resume, pcib_resume), 96bb0d0a8eSMike Smith 97bb0d0a8eSMike Smith /* Bus interface */ 9882cb5c3bSJohn Baldwin DEVMETHOD(bus_child_present, pcib_child_present), 99bb0d0a8eSMike Smith DEVMETHOD(bus_read_ivar, pcib_read_ivar), 100bb0d0a8eSMike Smith DEVMETHOD(bus_write_ivar, pcib_write_ivar), 101bb0d0a8eSMike Smith DEVMETHOD(bus_alloc_resource, pcib_alloc_resource), 10283c41143SJohn Baldwin #ifdef NEW_PCIB 10383c41143SJohn Baldwin DEVMETHOD(bus_adjust_resource, pcib_adjust_resource), 10483c41143SJohn Baldwin DEVMETHOD(bus_release_resource, pcib_release_resource), 10583c41143SJohn Baldwin #else 106d2c9344fSJohn Baldwin DEVMETHOD(bus_adjust_resource, bus_generic_adjust_resource), 107bb0d0a8eSMike Smith DEVMETHOD(bus_release_resource, bus_generic_release_resource), 10883c41143SJohn Baldwin #endif 109bb0d0a8eSMike Smith DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 110bb0d0a8eSMike Smith DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 111bb0d0a8eSMike Smith DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 112bb0d0a8eSMike Smith DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 1135db2a4a8SKonstantin Belousov DEVMETHOD(bus_reset_child, pcib_reset_child), 114bb0d0a8eSMike Smith 115bb0d0a8eSMike Smith /* pcib interface */ 11655d3ea17SRyan Stone DEVMETHOD(pcib_maxslots, pcib_ari_maxslots), 11755d3ea17SRyan Stone DEVMETHOD(pcib_maxfuncs, pcib_ari_maxfuncs), 118bb0d0a8eSMike Smith DEVMETHOD(pcib_read_config, pcib_read_config), 119bb0d0a8eSMike Smith DEVMETHOD(pcib_write_config, pcib_write_config), 120bb0d0a8eSMike Smith DEVMETHOD(pcib_route_interrupt, pcib_route_interrupt), 1219bf4c9c1SJohn Baldwin DEVMETHOD(pcib_alloc_msi, pcib_alloc_msi), 1229bf4c9c1SJohn Baldwin DEVMETHOD(pcib_release_msi, pcib_release_msi), 1239bf4c9c1SJohn Baldwin DEVMETHOD(pcib_alloc_msix, pcib_alloc_msix), 1249bf4c9c1SJohn Baldwin DEVMETHOD(pcib_release_msix, pcib_release_msix), 125e706f7f0SJohn Baldwin DEVMETHOD(pcib_map_msi, pcib_map_msi), 12662508c53SJohn Baldwin DEVMETHOD(pcib_power_for_sleep, pcib_power_for_sleep), 127d7be980dSAndrew Turner DEVMETHOD(pcib_get_id, pcib_ari_get_id), 12855d3ea17SRyan Stone DEVMETHOD(pcib_try_enable_ari, pcib_try_enable_ari), 1292397d2d8SRyan Stone DEVMETHOD(pcib_ari_enabled, pcib_ari_enabled), 1302397d2d8SRyan Stone DEVMETHOD(pcib_decode_rid, pcib_ari_decode_rid), 1311ffd07bdSJohn Baldwin DEVMETHOD(pcib_request_feature, pcib_request_feature_default), 132bb0d0a8eSMike Smith 1334b7ec270SMarius Strobl DEVMETHOD_END 134bb0d0a8eSMike Smith }; 135bb0d0a8eSMike Smith 13604dda605SJohn Baldwin static devclass_t pcib_devclass; 137bb0d0a8eSMike Smith 13804dda605SJohn Baldwin DEFINE_CLASS_0(pcib, pcib_driver, pcib_methods, sizeof(struct pcib_softc)); 139bfed756aSJustin Hibbits EARLY_DRIVER_MODULE(pcib, pci, pcib_driver, pcib_devclass, NULL, NULL, 140bfed756aSJustin Hibbits BUS_PASS_BUS); 141bb0d0a8eSMike Smith 1426ca2d094SBjoern A. Zeeb #if defined(NEW_PCIB) || defined(PCI_HP) 1430070c94bSJohn Baldwin SYSCTL_DECL(_hw_pci); 1446ca2d094SBjoern A. Zeeb #endif 1450070c94bSJohn Baldwin 1466ca2d094SBjoern A. Zeeb #ifdef NEW_PCIB 1470070c94bSJohn Baldwin static int pci_clear_pcib; 1480070c94bSJohn Baldwin SYSCTL_INT(_hw_pci, OID_AUTO, clear_pcib, CTLFLAG_RDTUN, &pci_clear_pcib, 0, 1490070c94bSJohn Baldwin "Clear firmware-assigned resources for PCI-PCI bridge I/O windows."); 15083c41143SJohn Baldwin 15183c41143SJohn Baldwin /* 15283c41143SJohn Baldwin * Is a resource from a child device sub-allocated from one of our 15383c41143SJohn Baldwin * resource managers? 15483c41143SJohn Baldwin */ 15583c41143SJohn Baldwin static int 15683c41143SJohn Baldwin pcib_is_resource_managed(struct pcib_softc *sc, int type, struct resource *r) 15783c41143SJohn Baldwin { 15883c41143SJohn Baldwin 15983c41143SJohn Baldwin switch (type) { 1604edef187SJohn Baldwin #ifdef PCI_RES_BUS 1614edef187SJohn Baldwin case PCI_RES_BUS: 1624edef187SJohn Baldwin return (rman_is_region_manager(r, &sc->bus.rman)); 1634edef187SJohn Baldwin #endif 16483c41143SJohn Baldwin case SYS_RES_IOPORT: 16583c41143SJohn Baldwin return (rman_is_region_manager(r, &sc->io.rman)); 16683c41143SJohn Baldwin case SYS_RES_MEMORY: 16783c41143SJohn Baldwin /* Prefetchable resources may live in either memory rman. */ 16883c41143SJohn Baldwin if (rman_get_flags(r) & RF_PREFETCHABLE && 16983c41143SJohn Baldwin rman_is_region_manager(r, &sc->pmem.rman)) 17083c41143SJohn Baldwin return (1); 17183c41143SJohn Baldwin return (rman_is_region_manager(r, &sc->mem.rman)); 17283c41143SJohn Baldwin } 17383c41143SJohn Baldwin return (0); 17483c41143SJohn Baldwin } 17583c41143SJohn Baldwin 17683c41143SJohn Baldwin static int 17783c41143SJohn Baldwin pcib_is_window_open(struct pcib_window *pw) 17883c41143SJohn Baldwin { 17983c41143SJohn Baldwin 18083c41143SJohn Baldwin return (pw->valid && pw->base < pw->limit); 18183c41143SJohn Baldwin } 18283c41143SJohn Baldwin 18383c41143SJohn Baldwin /* 18483c41143SJohn Baldwin * XXX: If RF_ACTIVE did not also imply allocating a bus space tag and 18583c41143SJohn Baldwin * handle for the resource, we could pass RF_ACTIVE up to the PCI bus 18683c41143SJohn Baldwin * when allocating the resource windows and rely on the PCI bus driver 18783c41143SJohn Baldwin * to do this for us. 18883c41143SJohn Baldwin */ 18983c41143SJohn Baldwin static void 19083c41143SJohn Baldwin pcib_activate_window(struct pcib_softc *sc, int type) 19183c41143SJohn Baldwin { 19283c41143SJohn Baldwin 19383c41143SJohn Baldwin PCI_ENABLE_IO(device_get_parent(sc->dev), sc->dev, type); 19483c41143SJohn Baldwin } 19583c41143SJohn Baldwin 19683c41143SJohn Baldwin static void 19783c41143SJohn Baldwin pcib_write_windows(struct pcib_softc *sc, int mask) 19883c41143SJohn Baldwin { 19983c41143SJohn Baldwin device_t dev; 20083c41143SJohn Baldwin uint32_t val; 20183c41143SJohn Baldwin 20283c41143SJohn Baldwin dev = sc->dev; 20383c41143SJohn Baldwin if (sc->io.valid && mask & WIN_IO) { 20483c41143SJohn Baldwin val = pci_read_config(dev, PCIR_IOBASEL_1, 1); 20583c41143SJohn Baldwin if ((val & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 20683c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEH_1, 20783c41143SJohn Baldwin sc->io.base >> 16, 2); 20883c41143SJohn Baldwin pci_write_config(dev, PCIR_IOLIMITH_1, 20983c41143SJohn Baldwin sc->io.limit >> 16, 2); 21083c41143SJohn Baldwin } 21183c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, sc->io.base >> 8, 1); 21283c41143SJohn Baldwin pci_write_config(dev, PCIR_IOLIMITL_1, sc->io.limit >> 8, 1); 21383c41143SJohn Baldwin } 21483c41143SJohn Baldwin 21583c41143SJohn Baldwin if (mask & WIN_MEM) { 21683c41143SJohn Baldwin pci_write_config(dev, PCIR_MEMBASE_1, sc->mem.base >> 16, 2); 21783c41143SJohn Baldwin pci_write_config(dev, PCIR_MEMLIMIT_1, sc->mem.limit >> 16, 2); 21883c41143SJohn Baldwin } 21983c41143SJohn Baldwin 22083c41143SJohn Baldwin if (sc->pmem.valid && mask & WIN_PMEM) { 22183c41143SJohn Baldwin val = pci_read_config(dev, PCIR_PMBASEL_1, 2); 22283c41143SJohn Baldwin if ((val & PCIM_BRPM_MASK) == PCIM_BRPM_64) { 22383c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEH_1, 22483c41143SJohn Baldwin sc->pmem.base >> 32, 4); 22583c41143SJohn Baldwin pci_write_config(dev, PCIR_PMLIMITH_1, 22683c41143SJohn Baldwin sc->pmem.limit >> 32, 4); 22783c41143SJohn Baldwin } 22883c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, sc->pmem.base >> 16, 2); 22983c41143SJohn Baldwin pci_write_config(dev, PCIR_PMLIMITL_1, sc->pmem.limit >> 16, 2); 23083c41143SJohn Baldwin } 23183c41143SJohn Baldwin } 23283c41143SJohn Baldwin 233c825d4dcSJohn Baldwin /* 234c825d4dcSJohn Baldwin * This is used to reject I/O port allocations that conflict with an 235c825d4dcSJohn Baldwin * ISA alias range. 236c825d4dcSJohn Baldwin */ 237c825d4dcSJohn Baldwin static int 2382dd1bdf1SJustin Hibbits pcib_is_isa_range(struct pcib_softc *sc, rman_res_t start, rman_res_t end, 2392dd1bdf1SJustin Hibbits rman_res_t count) 240c825d4dcSJohn Baldwin { 2412dd1bdf1SJustin Hibbits rman_res_t next_alias; 242c825d4dcSJohn Baldwin 243c825d4dcSJohn Baldwin if (!(sc->bridgectl & PCIB_BCR_ISA_ENABLE)) 244c825d4dcSJohn Baldwin return (0); 245c825d4dcSJohn Baldwin 246c825d4dcSJohn Baldwin /* Only check fixed ranges for overlap. */ 247c825d4dcSJohn Baldwin if (start + count - 1 != end) 248c825d4dcSJohn Baldwin return (0); 249c825d4dcSJohn Baldwin 250c825d4dcSJohn Baldwin /* ISA aliases are only in the lower 64KB of I/O space. */ 251c825d4dcSJohn Baldwin if (start >= 65536) 252c825d4dcSJohn Baldwin return (0); 253c825d4dcSJohn Baldwin 254c825d4dcSJohn Baldwin /* Check for overlap with 0x000 - 0x0ff as a special case. */ 255c825d4dcSJohn Baldwin if (start < 0x100) 256c825d4dcSJohn Baldwin goto alias; 257c825d4dcSJohn Baldwin 258c825d4dcSJohn Baldwin /* 259c825d4dcSJohn Baldwin * If the start address is an alias, the range is an alias. 260c825d4dcSJohn Baldwin * Otherwise, compute the start of the next alias range and 261c825d4dcSJohn Baldwin * check if it is before the end of the candidate range. 262c825d4dcSJohn Baldwin */ 263c825d4dcSJohn Baldwin if ((start & 0x300) != 0) 264c825d4dcSJohn Baldwin goto alias; 265c825d4dcSJohn Baldwin next_alias = (start & ~0x3fful) | 0x100; 266c825d4dcSJohn Baldwin if (next_alias <= end) 267c825d4dcSJohn Baldwin goto alias; 268c825d4dcSJohn Baldwin return (0); 269c825d4dcSJohn Baldwin 270c825d4dcSJohn Baldwin alias: 271c825d4dcSJohn Baldwin if (bootverbose) 272c825d4dcSJohn Baldwin device_printf(sc->dev, 273da1b038aSJustin Hibbits "I/O range %#jx-%#jx overlaps with an ISA alias\n", start, 274c825d4dcSJohn Baldwin end); 275c825d4dcSJohn Baldwin return (1); 276c825d4dcSJohn Baldwin } 277c825d4dcSJohn Baldwin 278c825d4dcSJohn Baldwin static void 279c825d4dcSJohn Baldwin pcib_add_window_resources(struct pcib_window *w, struct resource **res, 280c825d4dcSJohn Baldwin int count) 281c825d4dcSJohn Baldwin { 282c825d4dcSJohn Baldwin struct resource **newarray; 283c825d4dcSJohn Baldwin int error, i; 284c825d4dcSJohn Baldwin 285c825d4dcSJohn Baldwin newarray = malloc(sizeof(struct resource *) * (w->count + count), 286c825d4dcSJohn Baldwin M_DEVBUF, M_WAITOK); 287c825d4dcSJohn Baldwin if (w->res != NULL) 288c825d4dcSJohn Baldwin bcopy(w->res, newarray, sizeof(struct resource *) * w->count); 289c825d4dcSJohn Baldwin bcopy(res, newarray + w->count, sizeof(struct resource *) * count); 290c825d4dcSJohn Baldwin free(w->res, M_DEVBUF); 291c825d4dcSJohn Baldwin w->res = newarray; 292c825d4dcSJohn Baldwin w->count += count; 293c825d4dcSJohn Baldwin 294c825d4dcSJohn Baldwin for (i = 0; i < count; i++) { 295c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, rman_get_start(res[i]), 296c825d4dcSJohn Baldwin rman_get_end(res[i])); 297c825d4dcSJohn Baldwin if (error) 298c825d4dcSJohn Baldwin panic("Failed to add resource to rman"); 299c825d4dcSJohn Baldwin } 300c825d4dcSJohn Baldwin } 301c825d4dcSJohn Baldwin 3022dd1bdf1SJustin Hibbits typedef void (nonisa_callback)(rman_res_t start, rman_res_t end, void *arg); 303c825d4dcSJohn Baldwin 304c825d4dcSJohn Baldwin static void 3052dd1bdf1SJustin Hibbits pcib_walk_nonisa_ranges(rman_res_t start, rman_res_t end, nonisa_callback *cb, 306c825d4dcSJohn Baldwin void *arg) 307c825d4dcSJohn Baldwin { 3082dd1bdf1SJustin Hibbits rman_res_t next_end; 309c825d4dcSJohn Baldwin 310c825d4dcSJohn Baldwin /* 311c825d4dcSJohn Baldwin * If start is within an ISA alias range, move up to the start 312c825d4dcSJohn Baldwin * of the next non-alias range. As a special case, addresses 313c825d4dcSJohn Baldwin * in the range 0x000 - 0x0ff should also be skipped since 314c825d4dcSJohn Baldwin * those are used for various system I/O devices in ISA 315c825d4dcSJohn Baldwin * systems. 316c825d4dcSJohn Baldwin */ 317c825d4dcSJohn Baldwin if (start <= 65535) { 318c825d4dcSJohn Baldwin if (start < 0x100 || (start & 0x300) != 0) { 319c825d4dcSJohn Baldwin start &= ~0x3ff; 320c825d4dcSJohn Baldwin start += 0x400; 321c825d4dcSJohn Baldwin } 322c825d4dcSJohn Baldwin } 323c825d4dcSJohn Baldwin 324c825d4dcSJohn Baldwin /* ISA aliases are only in the lower 64KB of I/O space. */ 325c825d4dcSJohn Baldwin while (start <= MIN(end, 65535)) { 326c825d4dcSJohn Baldwin next_end = MIN(start | 0xff, end); 327c825d4dcSJohn Baldwin cb(start, next_end, arg); 328c825d4dcSJohn Baldwin start += 0x400; 329c825d4dcSJohn Baldwin } 330c825d4dcSJohn Baldwin 331c825d4dcSJohn Baldwin if (start <= end) 332c825d4dcSJohn Baldwin cb(start, end, arg); 333c825d4dcSJohn Baldwin } 334c825d4dcSJohn Baldwin 335c825d4dcSJohn Baldwin static void 3362dd1bdf1SJustin Hibbits count_ranges(rman_res_t start, rman_res_t end, void *arg) 337c825d4dcSJohn Baldwin { 338c825d4dcSJohn Baldwin int *countp; 339c825d4dcSJohn Baldwin 340c825d4dcSJohn Baldwin countp = arg; 341c825d4dcSJohn Baldwin (*countp)++; 342c825d4dcSJohn Baldwin } 343c825d4dcSJohn Baldwin 344c825d4dcSJohn Baldwin struct alloc_state { 345c825d4dcSJohn Baldwin struct resource **res; 346c825d4dcSJohn Baldwin struct pcib_softc *sc; 347c825d4dcSJohn Baldwin int count, error; 348c825d4dcSJohn Baldwin }; 349c825d4dcSJohn Baldwin 350c825d4dcSJohn Baldwin static void 3512dd1bdf1SJustin Hibbits alloc_ranges(rman_res_t start, rman_res_t end, void *arg) 352c825d4dcSJohn Baldwin { 353c825d4dcSJohn Baldwin struct alloc_state *as; 354c825d4dcSJohn Baldwin struct pcib_window *w; 355c825d4dcSJohn Baldwin int rid; 356c825d4dcSJohn Baldwin 357c825d4dcSJohn Baldwin as = arg; 358c825d4dcSJohn Baldwin if (as->error != 0) 359c825d4dcSJohn Baldwin return; 360c825d4dcSJohn Baldwin 361c825d4dcSJohn Baldwin w = &as->sc->io; 362c825d4dcSJohn Baldwin rid = w->reg; 363c825d4dcSJohn Baldwin if (bootverbose) 364c825d4dcSJohn Baldwin device_printf(as->sc->dev, 365da1b038aSJustin Hibbits "allocating non-ISA range %#jx-%#jx\n", start, end); 366c825d4dcSJohn Baldwin as->res[as->count] = bus_alloc_resource(as->sc->dev, SYS_RES_IOPORT, 367c825d4dcSJohn Baldwin &rid, start, end, end - start + 1, 0); 368c825d4dcSJohn Baldwin if (as->res[as->count] == NULL) 369c825d4dcSJohn Baldwin as->error = ENXIO; 370c825d4dcSJohn Baldwin else 371c825d4dcSJohn Baldwin as->count++; 372c825d4dcSJohn Baldwin } 373c825d4dcSJohn Baldwin 374c825d4dcSJohn Baldwin static int 3752dd1bdf1SJustin Hibbits pcib_alloc_nonisa_ranges(struct pcib_softc *sc, rman_res_t start, rman_res_t end) 376c825d4dcSJohn Baldwin { 377c825d4dcSJohn Baldwin struct alloc_state as; 378c825d4dcSJohn Baldwin int i, new_count; 379c825d4dcSJohn Baldwin 380c825d4dcSJohn Baldwin /* First, see how many ranges we need. */ 381c825d4dcSJohn Baldwin new_count = 0; 382c825d4dcSJohn Baldwin pcib_walk_nonisa_ranges(start, end, count_ranges, &new_count); 383c825d4dcSJohn Baldwin 384c825d4dcSJohn Baldwin /* Second, allocate the ranges. */ 385c825d4dcSJohn Baldwin as.res = malloc(sizeof(struct resource *) * new_count, M_DEVBUF, 386c825d4dcSJohn Baldwin M_WAITOK); 387c825d4dcSJohn Baldwin as.sc = sc; 388c825d4dcSJohn Baldwin as.count = 0; 389c825d4dcSJohn Baldwin as.error = 0; 390c825d4dcSJohn Baldwin pcib_walk_nonisa_ranges(start, end, alloc_ranges, &as); 391c825d4dcSJohn Baldwin if (as.error != 0) { 392c825d4dcSJohn Baldwin for (i = 0; i < as.count; i++) 393c825d4dcSJohn Baldwin bus_release_resource(sc->dev, SYS_RES_IOPORT, 394c825d4dcSJohn Baldwin sc->io.reg, as.res[i]); 395c825d4dcSJohn Baldwin free(as.res, M_DEVBUF); 396c825d4dcSJohn Baldwin return (as.error); 397c825d4dcSJohn Baldwin } 398c825d4dcSJohn Baldwin KASSERT(as.count == new_count, ("%s: count mismatch", __func__)); 399c825d4dcSJohn Baldwin 400c825d4dcSJohn Baldwin /* Third, add the ranges to the window. */ 401c825d4dcSJohn Baldwin pcib_add_window_resources(&sc->io, as.res, as.count); 402c825d4dcSJohn Baldwin free(as.res, M_DEVBUF); 403c825d4dcSJohn Baldwin return (0); 404c825d4dcSJohn Baldwin } 405c825d4dcSJohn Baldwin 40683c41143SJohn Baldwin static void 40783c41143SJohn Baldwin pcib_alloc_window(struct pcib_softc *sc, struct pcib_window *w, int type, 40883c41143SJohn Baldwin int flags, pci_addr_t max_address) 40983c41143SJohn Baldwin { 410c825d4dcSJohn Baldwin struct resource *res; 41183c41143SJohn Baldwin char buf[64]; 41283c41143SJohn Baldwin int error, rid; 41383c41143SJohn Baldwin 41489977ce2SJustin Hibbits if (max_address != (rman_res_t)max_address) 415534ccd7bSJustin Hibbits max_address = ~0; 41683c41143SJohn Baldwin w->rman.rm_start = 0; 41783c41143SJohn Baldwin w->rman.rm_end = max_address; 41883c41143SJohn Baldwin w->rman.rm_type = RMAN_ARRAY; 41983c41143SJohn Baldwin snprintf(buf, sizeof(buf), "%s %s window", 42083c41143SJohn Baldwin device_get_nameunit(sc->dev), w->name); 42183c41143SJohn Baldwin w->rman.rm_descr = strdup(buf, M_DEVBUF); 42283c41143SJohn Baldwin error = rman_init(&w->rman); 42383c41143SJohn Baldwin if (error) 42483c41143SJohn Baldwin panic("Failed to initialize %s %s rman", 42583c41143SJohn Baldwin device_get_nameunit(sc->dev), w->name); 42683c41143SJohn Baldwin 42783c41143SJohn Baldwin if (!pcib_is_window_open(w)) 42883c41143SJohn Baldwin return; 42983c41143SJohn Baldwin 43083c41143SJohn Baldwin if (w->base > max_address || w->limit > max_address) { 43183c41143SJohn Baldwin device_printf(sc->dev, 43283c41143SJohn Baldwin "initial %s window has too many bits, ignoring\n", w->name); 43383c41143SJohn Baldwin return; 43483c41143SJohn Baldwin } 435c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE) 436c825d4dcSJohn Baldwin (void)pcib_alloc_nonisa_ranges(sc, w->base, w->limit); 437c825d4dcSJohn Baldwin else { 43883c41143SJohn Baldwin rid = w->reg; 439c825d4dcSJohn Baldwin res = bus_alloc_resource(sc->dev, type, &rid, w->base, w->limit, 44083c41143SJohn Baldwin w->limit - w->base + 1, flags); 441c825d4dcSJohn Baldwin if (res != NULL) 442c825d4dcSJohn Baldwin pcib_add_window_resources(w, &res, 1); 443c825d4dcSJohn Baldwin } 44483c41143SJohn Baldwin if (w->res == NULL) { 44583c41143SJohn Baldwin device_printf(sc->dev, 44683c41143SJohn Baldwin "failed to allocate initial %s window: %#jx-%#jx\n", 44783c41143SJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 44883c41143SJohn Baldwin w->base = max_address; 44983c41143SJohn Baldwin w->limit = 0; 45083c41143SJohn Baldwin pcib_write_windows(sc, w->mask); 45183c41143SJohn Baldwin return; 45283c41143SJohn Baldwin } 45383c41143SJohn Baldwin pcib_activate_window(sc, type); 45483c41143SJohn Baldwin } 45583c41143SJohn Baldwin 45683c41143SJohn Baldwin /* 45783c41143SJohn Baldwin * Initialize I/O windows. 45883c41143SJohn Baldwin */ 45983c41143SJohn Baldwin static void 46083c41143SJohn Baldwin pcib_probe_windows(struct pcib_softc *sc) 46183c41143SJohn Baldwin { 46283c41143SJohn Baldwin pci_addr_t max; 46383c41143SJohn Baldwin device_t dev; 46483c41143SJohn Baldwin uint32_t val; 46583c41143SJohn Baldwin 46683c41143SJohn Baldwin dev = sc->dev; 46783c41143SJohn Baldwin 4680070c94bSJohn Baldwin if (pci_clear_pcib) { 469809923caSJustin Hibbits pcib_bridge_init(dev); 4700070c94bSJohn Baldwin } 4710070c94bSJohn Baldwin 47283c41143SJohn Baldwin /* Determine if the I/O port window is implemented. */ 47383c41143SJohn Baldwin val = pci_read_config(dev, PCIR_IOBASEL_1, 1); 47483c41143SJohn Baldwin if (val == 0) { 47583c41143SJohn Baldwin /* 47683c41143SJohn Baldwin * If 'val' is zero, then only 16-bits of I/O space 47783c41143SJohn Baldwin * are supported. 47883c41143SJohn Baldwin */ 47983c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, 0xff, 1); 48083c41143SJohn Baldwin if (pci_read_config(dev, PCIR_IOBASEL_1, 1) != 0) { 48183c41143SJohn Baldwin sc->io.valid = 1; 48283c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, 0, 1); 48383c41143SJohn Baldwin } 48483c41143SJohn Baldwin } else 48583c41143SJohn Baldwin sc->io.valid = 1; 48683c41143SJohn Baldwin 48783c41143SJohn Baldwin /* Read the existing I/O port window. */ 48883c41143SJohn Baldwin if (sc->io.valid) { 48983c41143SJohn Baldwin sc->io.reg = PCIR_IOBASEL_1; 49083c41143SJohn Baldwin sc->io.step = 12; 49183c41143SJohn Baldwin sc->io.mask = WIN_IO; 49283c41143SJohn Baldwin sc->io.name = "I/O port"; 49383c41143SJohn Baldwin if ((val & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 49483c41143SJohn Baldwin sc->io.base = PCI_PPBIOBASE( 49583c41143SJohn Baldwin pci_read_config(dev, PCIR_IOBASEH_1, 2), val); 49683c41143SJohn Baldwin sc->io.limit = PCI_PPBIOLIMIT( 49783c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITH_1, 2), 49883c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 49983c41143SJohn Baldwin max = 0xffffffff; 50083c41143SJohn Baldwin } else { 50183c41143SJohn Baldwin sc->io.base = PCI_PPBIOBASE(0, val); 50283c41143SJohn Baldwin sc->io.limit = PCI_PPBIOLIMIT(0, 50383c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 50483c41143SJohn Baldwin max = 0xffff; 50583c41143SJohn Baldwin } 50683c41143SJohn Baldwin pcib_alloc_window(sc, &sc->io, SYS_RES_IOPORT, 0, max); 50783c41143SJohn Baldwin } 50883c41143SJohn Baldwin 50983c41143SJohn Baldwin /* Read the existing memory window. */ 51083c41143SJohn Baldwin sc->mem.valid = 1; 51183c41143SJohn Baldwin sc->mem.reg = PCIR_MEMBASE_1; 51283c41143SJohn Baldwin sc->mem.step = 20; 51383c41143SJohn Baldwin sc->mem.mask = WIN_MEM; 51483c41143SJohn Baldwin sc->mem.name = "memory"; 51583c41143SJohn Baldwin sc->mem.base = PCI_PPBMEMBASE(0, 51683c41143SJohn Baldwin pci_read_config(dev, PCIR_MEMBASE_1, 2)); 51783c41143SJohn Baldwin sc->mem.limit = PCI_PPBMEMLIMIT(0, 51883c41143SJohn Baldwin pci_read_config(dev, PCIR_MEMLIMIT_1, 2)); 51983c41143SJohn Baldwin pcib_alloc_window(sc, &sc->mem, SYS_RES_MEMORY, 0, 0xffffffff); 52083c41143SJohn Baldwin 52183c41143SJohn Baldwin /* Determine if the prefetchable memory window is implemented. */ 52283c41143SJohn Baldwin val = pci_read_config(dev, PCIR_PMBASEL_1, 2); 52383c41143SJohn Baldwin if (val == 0) { 52483c41143SJohn Baldwin /* 52583c41143SJohn Baldwin * If 'val' is zero, then only 32-bits of memory space 52683c41143SJohn Baldwin * are supported. 52783c41143SJohn Baldwin */ 52883c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, 0xffff, 2); 52983c41143SJohn Baldwin if (pci_read_config(dev, PCIR_PMBASEL_1, 2) != 0) { 53083c41143SJohn Baldwin sc->pmem.valid = 1; 53183c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, 0, 2); 53283c41143SJohn Baldwin } 53383c41143SJohn Baldwin } else 53483c41143SJohn Baldwin sc->pmem.valid = 1; 53583c41143SJohn Baldwin 53683c41143SJohn Baldwin /* Read the existing prefetchable memory window. */ 53783c41143SJohn Baldwin if (sc->pmem.valid) { 53883c41143SJohn Baldwin sc->pmem.reg = PCIR_PMBASEL_1; 53983c41143SJohn Baldwin sc->pmem.step = 20; 54083c41143SJohn Baldwin sc->pmem.mask = WIN_PMEM; 54183c41143SJohn Baldwin sc->pmem.name = "prefetch"; 54283c41143SJohn Baldwin if ((val & PCIM_BRPM_MASK) == PCIM_BRPM_64) { 54383c41143SJohn Baldwin sc->pmem.base = PCI_PPBMEMBASE( 54483c41143SJohn Baldwin pci_read_config(dev, PCIR_PMBASEH_1, 4), val); 54583c41143SJohn Baldwin sc->pmem.limit = PCI_PPBMEMLIMIT( 54683c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITH_1, 4), 54783c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITL_1, 2)); 54883c41143SJohn Baldwin max = 0xffffffffffffffff; 54983c41143SJohn Baldwin } else { 55083c41143SJohn Baldwin sc->pmem.base = PCI_PPBMEMBASE(0, val); 55183c41143SJohn Baldwin sc->pmem.limit = PCI_PPBMEMLIMIT(0, 55283c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITL_1, 2)); 55383c41143SJohn Baldwin max = 0xffffffff; 55483c41143SJohn Baldwin } 55583c41143SJohn Baldwin pcib_alloc_window(sc, &sc->pmem, SYS_RES_MEMORY, 55683c41143SJohn Baldwin RF_PREFETCHABLE, max); 55783c41143SJohn Baldwin } 55883c41143SJohn Baldwin } 55983c41143SJohn Baldwin 5606f33eaa5SJohn Baldwin static void 5616f33eaa5SJohn Baldwin pcib_release_window(struct pcib_softc *sc, struct pcib_window *w, int type) 5626f33eaa5SJohn Baldwin { 5636f33eaa5SJohn Baldwin device_t dev; 5646f33eaa5SJohn Baldwin int error, i; 5656f33eaa5SJohn Baldwin 5666f33eaa5SJohn Baldwin if (!w->valid) 5676f33eaa5SJohn Baldwin return; 5686f33eaa5SJohn Baldwin 5696f33eaa5SJohn Baldwin dev = sc->dev; 5706f33eaa5SJohn Baldwin error = rman_fini(&w->rman); 5716f33eaa5SJohn Baldwin if (error) { 5726f33eaa5SJohn Baldwin device_printf(dev, "failed to release %s rman\n", w->name); 5736f33eaa5SJohn Baldwin return; 5746f33eaa5SJohn Baldwin } 5756f33eaa5SJohn Baldwin free(__DECONST(char *, w->rman.rm_descr), M_DEVBUF); 5766f33eaa5SJohn Baldwin 5776f33eaa5SJohn Baldwin for (i = 0; i < w->count; i++) { 5786f33eaa5SJohn Baldwin error = bus_free_resource(dev, type, w->res[i]); 5796f33eaa5SJohn Baldwin if (error) 5806f33eaa5SJohn Baldwin device_printf(dev, 5816f33eaa5SJohn Baldwin "failed to release %s resource: %d\n", w->name, 5826f33eaa5SJohn Baldwin error); 5836f33eaa5SJohn Baldwin } 5846f33eaa5SJohn Baldwin free(w->res, M_DEVBUF); 5856f33eaa5SJohn Baldwin } 5866f33eaa5SJohn Baldwin 5876f33eaa5SJohn Baldwin static void 5886f33eaa5SJohn Baldwin pcib_free_windows(struct pcib_softc *sc) 5896f33eaa5SJohn Baldwin { 5906f33eaa5SJohn Baldwin 5916f33eaa5SJohn Baldwin pcib_release_window(sc, &sc->pmem, SYS_RES_MEMORY); 5926f33eaa5SJohn Baldwin pcib_release_window(sc, &sc->mem, SYS_RES_MEMORY); 5936f33eaa5SJohn Baldwin pcib_release_window(sc, &sc->io, SYS_RES_IOPORT); 5946f33eaa5SJohn Baldwin } 5956f33eaa5SJohn Baldwin 5964edef187SJohn Baldwin #ifdef PCI_RES_BUS 5974edef187SJohn Baldwin /* 5984edef187SJohn Baldwin * Allocate a suitable secondary bus for this bridge if needed and 5994edef187SJohn Baldwin * initialize the resource manager for the secondary bus range. Note 6004edef187SJohn Baldwin * that the minimum count is a desired value and this may allocate a 6014edef187SJohn Baldwin * smaller range. 6024edef187SJohn Baldwin */ 6034edef187SJohn Baldwin void 6044edef187SJohn Baldwin pcib_setup_secbus(device_t dev, struct pcib_secbus *bus, int min_count) 6054edef187SJohn Baldwin { 6064edef187SJohn Baldwin char buf[64]; 607ad6f36f8SJohn Baldwin int error, rid, sec_reg; 6084edef187SJohn Baldwin 6094edef187SJohn Baldwin switch (pci_read_config(dev, PCIR_HDRTYPE, 1) & PCIM_HDRTYPE) { 6104edef187SJohn Baldwin case PCIM_HDRTYPE_BRIDGE: 611ad6f36f8SJohn Baldwin sec_reg = PCIR_SECBUS_1; 6124edef187SJohn Baldwin bus->sub_reg = PCIR_SUBBUS_1; 6134edef187SJohn Baldwin break; 6144edef187SJohn Baldwin case PCIM_HDRTYPE_CARDBUS: 615ad6f36f8SJohn Baldwin sec_reg = PCIR_SECBUS_2; 6164edef187SJohn Baldwin bus->sub_reg = PCIR_SUBBUS_2; 6174edef187SJohn Baldwin break; 6184edef187SJohn Baldwin default: 6194edef187SJohn Baldwin panic("not a PCI bridge"); 6204edef187SJohn Baldwin } 621ad6f36f8SJohn Baldwin bus->sec = pci_read_config(dev, sec_reg, 1); 622ad6f36f8SJohn Baldwin bus->sub = pci_read_config(dev, bus->sub_reg, 1); 6234edef187SJohn Baldwin bus->dev = dev; 6244edef187SJohn Baldwin bus->rman.rm_start = 0; 6254edef187SJohn Baldwin bus->rman.rm_end = PCI_BUSMAX; 6264edef187SJohn Baldwin bus->rman.rm_type = RMAN_ARRAY; 6274edef187SJohn Baldwin snprintf(buf, sizeof(buf), "%s bus numbers", device_get_nameunit(dev)); 6284edef187SJohn Baldwin bus->rman.rm_descr = strdup(buf, M_DEVBUF); 6294edef187SJohn Baldwin error = rman_init(&bus->rman); 6304edef187SJohn Baldwin if (error) 6314edef187SJohn Baldwin panic("Failed to initialize %s bus number rman", 6324edef187SJohn Baldwin device_get_nameunit(dev)); 6334edef187SJohn Baldwin 6344edef187SJohn Baldwin /* 6354edef187SJohn Baldwin * Allocate a bus range. This will return an existing bus range 6364edef187SJohn Baldwin * if one exists, or a new bus range if one does not. 6374edef187SJohn Baldwin */ 6384edef187SJohn Baldwin rid = 0; 639c47476d7SJustin Hibbits bus->res = bus_alloc_resource_anywhere(dev, PCI_RES_BUS, &rid, 6404edef187SJohn Baldwin min_count, 0); 6414edef187SJohn Baldwin if (bus->res == NULL) { 6424edef187SJohn Baldwin /* 6434edef187SJohn Baldwin * Fall back to just allocating a range of a single bus 6444edef187SJohn Baldwin * number. 6454edef187SJohn Baldwin */ 646c47476d7SJustin Hibbits bus->res = bus_alloc_resource_anywhere(dev, PCI_RES_BUS, &rid, 6474edef187SJohn Baldwin 1, 0); 6484edef187SJohn Baldwin } else if (rman_get_size(bus->res) < min_count) 6494edef187SJohn Baldwin /* 6504edef187SJohn Baldwin * Attempt to grow the existing range to satisfy the 6514edef187SJohn Baldwin * minimum desired count. 6524edef187SJohn Baldwin */ 6534edef187SJohn Baldwin (void)bus_adjust_resource(dev, PCI_RES_BUS, bus->res, 6544edef187SJohn Baldwin rman_get_start(bus->res), rman_get_start(bus->res) + 6554edef187SJohn Baldwin min_count - 1); 6564edef187SJohn Baldwin 6574edef187SJohn Baldwin /* 6584edef187SJohn Baldwin * Add the initial resource to the rman. 6594edef187SJohn Baldwin */ 6604edef187SJohn Baldwin if (bus->res != NULL) { 6614edef187SJohn Baldwin error = rman_manage_region(&bus->rman, rman_get_start(bus->res), 6624edef187SJohn Baldwin rman_get_end(bus->res)); 6634edef187SJohn Baldwin if (error) 6644edef187SJohn Baldwin panic("Failed to add resource to rman"); 6654edef187SJohn Baldwin bus->sec = rman_get_start(bus->res); 6664edef187SJohn Baldwin bus->sub = rman_get_end(bus->res); 6674edef187SJohn Baldwin } 6684edef187SJohn Baldwin } 6694edef187SJohn Baldwin 6706f33eaa5SJohn Baldwin void 6716f33eaa5SJohn Baldwin pcib_free_secbus(device_t dev, struct pcib_secbus *bus) 6726f33eaa5SJohn Baldwin { 6736f33eaa5SJohn Baldwin int error; 6746f33eaa5SJohn Baldwin 6756f33eaa5SJohn Baldwin error = rman_fini(&bus->rman); 6766f33eaa5SJohn Baldwin if (error) { 6776f33eaa5SJohn Baldwin device_printf(dev, "failed to release bus number rman\n"); 6786f33eaa5SJohn Baldwin return; 6796f33eaa5SJohn Baldwin } 6806f33eaa5SJohn Baldwin free(__DECONST(char *, bus->rman.rm_descr), M_DEVBUF); 6816f33eaa5SJohn Baldwin 6826f33eaa5SJohn Baldwin error = bus_free_resource(dev, PCI_RES_BUS, bus->res); 6836f33eaa5SJohn Baldwin if (error) 6846f33eaa5SJohn Baldwin device_printf(dev, 6856f33eaa5SJohn Baldwin "failed to release bus numbers resource: %d\n", error); 6866f33eaa5SJohn Baldwin } 6876f33eaa5SJohn Baldwin 6884edef187SJohn Baldwin static struct resource * 6894edef187SJohn Baldwin pcib_suballoc_bus(struct pcib_secbus *bus, device_t child, int *rid, 6902dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 6914edef187SJohn Baldwin { 6924edef187SJohn Baldwin struct resource *res; 6934edef187SJohn Baldwin 6944edef187SJohn Baldwin res = rman_reserve_resource(&bus->rman, start, end, count, flags, 6954edef187SJohn Baldwin child); 6964edef187SJohn Baldwin if (res == NULL) 6974edef187SJohn Baldwin return (NULL); 6984edef187SJohn Baldwin 6994edef187SJohn Baldwin if (bootverbose) 7004edef187SJohn Baldwin device_printf(bus->dev, 701da1b038aSJustin Hibbits "allocated bus range (%ju-%ju) for rid %d of %s\n", 7024edef187SJohn Baldwin rman_get_start(res), rman_get_end(res), *rid, 7034edef187SJohn Baldwin pcib_child_name(child)); 7044edef187SJohn Baldwin rman_set_rid(res, *rid); 7054edef187SJohn Baldwin return (res); 7064edef187SJohn Baldwin } 7074edef187SJohn Baldwin 7084edef187SJohn Baldwin /* 7094edef187SJohn Baldwin * Attempt to grow the secondary bus range. This is much simpler than 7104edef187SJohn Baldwin * for I/O windows as the range can only be grown by increasing 7114edef187SJohn Baldwin * subbus. 7124edef187SJohn Baldwin */ 7134edef187SJohn Baldwin static int 7142dd1bdf1SJustin Hibbits pcib_grow_subbus(struct pcib_secbus *bus, rman_res_t new_end) 7154edef187SJohn Baldwin { 7162dd1bdf1SJustin Hibbits rman_res_t old_end; 7174edef187SJohn Baldwin int error; 7184edef187SJohn Baldwin 7194edef187SJohn Baldwin old_end = rman_get_end(bus->res); 7204edef187SJohn Baldwin KASSERT(new_end > old_end, ("attempt to shrink subbus")); 7214edef187SJohn Baldwin error = bus_adjust_resource(bus->dev, PCI_RES_BUS, bus->res, 7224edef187SJohn Baldwin rman_get_start(bus->res), new_end); 7234edef187SJohn Baldwin if (error) 7244edef187SJohn Baldwin return (error); 7254edef187SJohn Baldwin if (bootverbose) 726da1b038aSJustin Hibbits device_printf(bus->dev, "grew bus range to %ju-%ju\n", 7274edef187SJohn Baldwin rman_get_start(bus->res), rman_get_end(bus->res)); 7284edef187SJohn Baldwin error = rman_manage_region(&bus->rman, old_end + 1, 7294edef187SJohn Baldwin rman_get_end(bus->res)); 7304edef187SJohn Baldwin if (error) 7314edef187SJohn Baldwin panic("Failed to add resource to rman"); 7324edef187SJohn Baldwin bus->sub = rman_get_end(bus->res); 7334edef187SJohn Baldwin pci_write_config(bus->dev, bus->sub_reg, bus->sub, 1); 7344edef187SJohn Baldwin return (0); 7354edef187SJohn Baldwin } 7364edef187SJohn Baldwin 7374edef187SJohn Baldwin struct resource * 7384edef187SJohn Baldwin pcib_alloc_subbus(struct pcib_secbus *bus, device_t child, int *rid, 7392dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 7404edef187SJohn Baldwin { 7414edef187SJohn Baldwin struct resource *res; 7422dd1bdf1SJustin Hibbits rman_res_t start_free, end_free, new_end; 7434edef187SJohn Baldwin 7444edef187SJohn Baldwin /* 7454edef187SJohn Baldwin * First, see if the request can be satisified by the existing 7464edef187SJohn Baldwin * bus range. 7474edef187SJohn Baldwin */ 7484edef187SJohn Baldwin res = pcib_suballoc_bus(bus, child, rid, start, end, count, flags); 7494edef187SJohn Baldwin if (res != NULL) 7504edef187SJohn Baldwin return (res); 7514edef187SJohn Baldwin 7524edef187SJohn Baldwin /* 7534edef187SJohn Baldwin * Figure out a range to grow the bus range. First, find the 7544edef187SJohn Baldwin * first bus number after the last allocated bus in the rman and 7554edef187SJohn Baldwin * enforce that as a minimum starting point for the range. 7564edef187SJohn Baldwin */ 7574edef187SJohn Baldwin if (rman_last_free_region(&bus->rman, &start_free, &end_free) != 0 || 7584edef187SJohn Baldwin end_free != bus->sub) 7594edef187SJohn Baldwin start_free = bus->sub + 1; 7604edef187SJohn Baldwin if (start_free < start) 7614edef187SJohn Baldwin start_free = start; 7624edef187SJohn Baldwin new_end = start_free + count - 1; 7634edef187SJohn Baldwin 7644edef187SJohn Baldwin /* 7654edef187SJohn Baldwin * See if this new range would satisfy the request if it 7664edef187SJohn Baldwin * succeeds. 7674edef187SJohn Baldwin */ 7684edef187SJohn Baldwin if (new_end > end) 7694edef187SJohn Baldwin return (NULL); 7704edef187SJohn Baldwin 7714edef187SJohn Baldwin /* Finally, attempt to grow the existing resource. */ 7724edef187SJohn Baldwin if (bootverbose) { 7734edef187SJohn Baldwin device_printf(bus->dev, 774da1b038aSJustin Hibbits "attempting to grow bus range for %ju buses\n", count); 775da1b038aSJustin Hibbits printf("\tback candidate range: %ju-%ju\n", start_free, 7764edef187SJohn Baldwin new_end); 7774edef187SJohn Baldwin } 7784edef187SJohn Baldwin if (pcib_grow_subbus(bus, new_end) == 0) 7794edef187SJohn Baldwin return (pcib_suballoc_bus(bus, child, rid, start, end, count, 7804edef187SJohn Baldwin flags)); 7814edef187SJohn Baldwin return (NULL); 7824edef187SJohn Baldwin } 7834edef187SJohn Baldwin #endif 7844edef187SJohn Baldwin 78583c41143SJohn Baldwin #else 78683c41143SJohn Baldwin 787bb0d0a8eSMike Smith /* 788b0a2d4b8SWarner Losh * Is the prefetch window open (eg, can we allocate memory in it?) 789b0a2d4b8SWarner Losh */ 790b0a2d4b8SWarner Losh static int 791b0a2d4b8SWarner Losh pcib_is_prefetch_open(struct pcib_softc *sc) 792b0a2d4b8SWarner Losh { 793b0a2d4b8SWarner Losh return (sc->pmembase > 0 && sc->pmembase < sc->pmemlimit); 794b0a2d4b8SWarner Losh } 795b0a2d4b8SWarner Losh 796b0a2d4b8SWarner Losh /* 797b0a2d4b8SWarner Losh * Is the nonprefetch window open (eg, can we allocate memory in it?) 798b0a2d4b8SWarner Losh */ 799b0a2d4b8SWarner Losh static int 800b0a2d4b8SWarner Losh pcib_is_nonprefetch_open(struct pcib_softc *sc) 801b0a2d4b8SWarner Losh { 802b0a2d4b8SWarner Losh return (sc->membase > 0 && sc->membase < sc->memlimit); 803b0a2d4b8SWarner Losh } 804b0a2d4b8SWarner Losh 805b0a2d4b8SWarner Losh /* 806b0a2d4b8SWarner Losh * Is the io window open (eg, can we allocate ports in it?) 807b0a2d4b8SWarner Losh */ 808b0a2d4b8SWarner Losh static int 809b0a2d4b8SWarner Losh pcib_is_io_open(struct pcib_softc *sc) 810b0a2d4b8SWarner Losh { 811b0a2d4b8SWarner Losh return (sc->iobase > 0 && sc->iobase < sc->iolimit); 812b0a2d4b8SWarner Losh } 813b0a2d4b8SWarner Losh 814b0a2d4b8SWarner Losh /* 815e36af292SJung-uk Kim * Get current I/O decode. 816e36af292SJung-uk Kim */ 817e36af292SJung-uk Kim static void 818e36af292SJung-uk Kim pcib_get_io_decode(struct pcib_softc *sc) 819e36af292SJung-uk Kim { 820e36af292SJung-uk Kim device_t dev; 821e36af292SJung-uk Kim uint32_t iolow; 822e36af292SJung-uk Kim 823e36af292SJung-uk Kim dev = sc->dev; 824e36af292SJung-uk Kim 825e36af292SJung-uk Kim iolow = pci_read_config(dev, PCIR_IOBASEL_1, 1); 826e36af292SJung-uk Kim if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) 827e36af292SJung-uk Kim sc->iobase = PCI_PPBIOBASE( 828e36af292SJung-uk Kim pci_read_config(dev, PCIR_IOBASEH_1, 2), iolow); 829e36af292SJung-uk Kim else 830e36af292SJung-uk Kim sc->iobase = PCI_PPBIOBASE(0, iolow); 831e36af292SJung-uk Kim 832e36af292SJung-uk Kim iolow = pci_read_config(dev, PCIR_IOLIMITL_1, 1); 833e36af292SJung-uk Kim if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) 834e36af292SJung-uk Kim sc->iolimit = PCI_PPBIOLIMIT( 835e36af292SJung-uk Kim pci_read_config(dev, PCIR_IOLIMITH_1, 2), iolow); 836e36af292SJung-uk Kim else 837e36af292SJung-uk Kim sc->iolimit = PCI_PPBIOLIMIT(0, iolow); 838e36af292SJung-uk Kim } 839e36af292SJung-uk Kim 840e36af292SJung-uk Kim /* 841e36af292SJung-uk Kim * Get current memory decode. 842e36af292SJung-uk Kim */ 843e36af292SJung-uk Kim static void 844e36af292SJung-uk Kim pcib_get_mem_decode(struct pcib_softc *sc) 845e36af292SJung-uk Kim { 846e36af292SJung-uk Kim device_t dev; 847e36af292SJung-uk Kim pci_addr_t pmemlow; 848e36af292SJung-uk Kim 849e36af292SJung-uk Kim dev = sc->dev; 850e36af292SJung-uk Kim 851e36af292SJung-uk Kim sc->membase = PCI_PPBMEMBASE(0, 852e36af292SJung-uk Kim pci_read_config(dev, PCIR_MEMBASE_1, 2)); 853e36af292SJung-uk Kim sc->memlimit = PCI_PPBMEMLIMIT(0, 854e36af292SJung-uk Kim pci_read_config(dev, PCIR_MEMLIMIT_1, 2)); 855e36af292SJung-uk Kim 856e36af292SJung-uk Kim pmemlow = pci_read_config(dev, PCIR_PMBASEL_1, 2); 857e36af292SJung-uk Kim if ((pmemlow & PCIM_BRPM_MASK) == PCIM_BRPM_64) 858e36af292SJung-uk Kim sc->pmembase = PCI_PPBMEMBASE( 859e36af292SJung-uk Kim pci_read_config(dev, PCIR_PMBASEH_1, 4), pmemlow); 860e36af292SJung-uk Kim else 861e36af292SJung-uk Kim sc->pmembase = PCI_PPBMEMBASE(0, pmemlow); 862e36af292SJung-uk Kim 863e36af292SJung-uk Kim pmemlow = pci_read_config(dev, PCIR_PMLIMITL_1, 2); 864e36af292SJung-uk Kim if ((pmemlow & PCIM_BRPM_MASK) == PCIM_BRPM_64) 865e36af292SJung-uk Kim sc->pmemlimit = PCI_PPBMEMLIMIT( 866e36af292SJung-uk Kim pci_read_config(dev, PCIR_PMLIMITH_1, 4), pmemlow); 867e36af292SJung-uk Kim else 868e36af292SJung-uk Kim sc->pmemlimit = PCI_PPBMEMLIMIT(0, pmemlow); 869e36af292SJung-uk Kim } 870e36af292SJung-uk Kim 871e36af292SJung-uk Kim /* 872e36af292SJung-uk Kim * Restore previous I/O decode. 873e36af292SJung-uk Kim */ 874e36af292SJung-uk Kim static void 875e36af292SJung-uk Kim pcib_set_io_decode(struct pcib_softc *sc) 876e36af292SJung-uk Kim { 877e36af292SJung-uk Kim device_t dev; 878e36af292SJung-uk Kim uint32_t iohi; 879e36af292SJung-uk Kim 880e36af292SJung-uk Kim dev = sc->dev; 881e36af292SJung-uk Kim 882e36af292SJung-uk Kim iohi = sc->iobase >> 16; 883e36af292SJung-uk Kim if (iohi > 0) 884e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOBASEH_1, iohi, 2); 885e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOBASEL_1, sc->iobase >> 8, 1); 886e36af292SJung-uk Kim 887e36af292SJung-uk Kim iohi = sc->iolimit >> 16; 888e36af292SJung-uk Kim if (iohi > 0) 889e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOLIMITH_1, iohi, 2); 890e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOLIMITL_1, sc->iolimit >> 8, 1); 891e36af292SJung-uk Kim } 892e36af292SJung-uk Kim 893e36af292SJung-uk Kim /* 894e36af292SJung-uk Kim * Restore previous memory decode. 895e36af292SJung-uk Kim */ 896e36af292SJung-uk Kim static void 897e36af292SJung-uk Kim pcib_set_mem_decode(struct pcib_softc *sc) 898e36af292SJung-uk Kim { 899e36af292SJung-uk Kim device_t dev; 900e36af292SJung-uk Kim pci_addr_t pmemhi; 901e36af292SJung-uk Kim 902e36af292SJung-uk Kim dev = sc->dev; 903e36af292SJung-uk Kim 904e36af292SJung-uk Kim pci_write_config(dev, PCIR_MEMBASE_1, sc->membase >> 16, 2); 905e36af292SJung-uk Kim pci_write_config(dev, PCIR_MEMLIMIT_1, sc->memlimit >> 16, 2); 906e36af292SJung-uk Kim 907e36af292SJung-uk Kim pmemhi = sc->pmembase >> 32; 908e36af292SJung-uk Kim if (pmemhi > 0) 909e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMBASEH_1, pmemhi, 4); 910e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMBASEL_1, sc->pmembase >> 16, 2); 911e36af292SJung-uk Kim 912e36af292SJung-uk Kim pmemhi = sc->pmemlimit >> 32; 913e36af292SJung-uk Kim if (pmemhi > 0) 914e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMLIMITH_1, pmemhi, 4); 915e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMLIMITL_1, sc->pmemlimit >> 16, 2); 916e36af292SJung-uk Kim } 91783c41143SJohn Baldwin #endif 918e36af292SJung-uk Kim 91982cb5c3bSJohn Baldwin #ifdef PCI_HP 92082cb5c3bSJohn Baldwin /* 92182cb5c3bSJohn Baldwin * PCI-express HotPlug support. 92282cb5c3bSJohn Baldwin */ 92325a57bd6SJohn Baldwin static int pci_enable_pcie_hp = 1; 92425a57bd6SJohn Baldwin SYSCTL_INT(_hw_pci, OID_AUTO, enable_pcie_hp, CTLFLAG_RDTUN, 92525a57bd6SJohn Baldwin &pci_enable_pcie_hp, 0, 92625a57bd6SJohn Baldwin "Enable support for native PCI-express HotPlug."); 92725a57bd6SJohn Baldwin 92882cb5c3bSJohn Baldwin static void 92982cb5c3bSJohn Baldwin pcib_probe_hotplug(struct pcib_softc *sc) 93082cb5c3bSJohn Baldwin { 93182cb5c3bSJohn Baldwin device_t dev; 93237290148SEric van Gyzen uint32_t link_cap; 933991d431fSEric van Gyzen uint16_t link_sta, slot_sta; 93482cb5c3bSJohn Baldwin 93525a57bd6SJohn Baldwin if (!pci_enable_pcie_hp) 93625a57bd6SJohn Baldwin return; 93725a57bd6SJohn Baldwin 93882cb5c3bSJohn Baldwin dev = sc->dev; 93982cb5c3bSJohn Baldwin if (pci_find_cap(dev, PCIY_EXPRESS, NULL) != 0) 94082cb5c3bSJohn Baldwin return; 94182cb5c3bSJohn Baldwin 94282cb5c3bSJohn Baldwin if (!(pcie_read_config(dev, PCIER_FLAGS, 2) & PCIEM_FLAGS_SLOT)) 94382cb5c3bSJohn Baldwin return; 94482cb5c3bSJohn Baldwin 94582cb5c3bSJohn Baldwin sc->pcie_slot_cap = pcie_read_config(dev, PCIER_SLOT_CAP, 4); 94682cb5c3bSJohn Baldwin 947991d431fSEric van Gyzen if ((sc->pcie_slot_cap & PCIEM_SLOT_CAP_HPC) == 0) 9482611037cSJohn Baldwin return; 94937290148SEric van Gyzen link_cap = pcie_read_config(dev, PCIER_LINK_CAP, 4); 95037290148SEric van Gyzen if ((link_cap & PCIEM_LINK_CAP_DL_ACTIVE) == 0) 9512ffb582aSJohn Baldwin return; 9522611037cSJohn Baldwin 953991d431fSEric van Gyzen /* 954991d431fSEric van Gyzen * Some devices report that they have an MRL when they actually 955991d431fSEric van Gyzen * do not. Since they always report that the MRL is open, child 956991d431fSEric van Gyzen * devices would be ignored. Try to detect these devices and 957991d431fSEric van Gyzen * ignore their claim of HotPlug support. 958991d431fSEric van Gyzen * 959991d431fSEric van Gyzen * If there is an open MRL but the Data Link Layer is active, 960991d431fSEric van Gyzen * the MRL is not real. 961991d431fSEric van Gyzen */ 96237290148SEric van Gyzen if ((sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP) != 0) { 963991d431fSEric van Gyzen link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 964991d431fSEric van Gyzen slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 965991d431fSEric van Gyzen if ((slot_sta & PCIEM_SLOT_STA_MRLSS) != 0 && 966991d431fSEric van Gyzen (link_sta & PCIEM_LINK_STA_DL_ACTIVE) != 0) { 967991d431fSEric van Gyzen return; 968991d431fSEric van Gyzen } 969991d431fSEric van Gyzen } 970991d431fSEric van Gyzen 97128586889SWarner Losh /* 97228586889SWarner Losh * Now that we're sure we want to do hot plug, ask the 97328586889SWarner Losh * firmware, if any, if that's OK. 97428586889SWarner Losh */ 9751ffd07bdSJohn Baldwin if (pcib_request_feature(dev, PCI_FEATURE_HP) != 0) { 97628586889SWarner Losh if (bootverbose) 97728586889SWarner Losh device_printf(dev, "Unable to activate hot plug feature.\n"); 97828586889SWarner Losh return; 97928586889SWarner Losh } 98028586889SWarner Losh 98182cb5c3bSJohn Baldwin sc->flags |= PCIB_HOTPLUG; 98282cb5c3bSJohn Baldwin } 98382cb5c3bSJohn Baldwin 98482cb5c3bSJohn Baldwin /* 98582cb5c3bSJohn Baldwin * Send a HotPlug command to the slot control register. If this slot 98607454911SJohn Baldwin * uses command completion interrupts and a previous command is still 98707454911SJohn Baldwin * in progress, then the command is dropped. Once the previous 98807454911SJohn Baldwin * command completes or times out, pcib_pcie_hotplug_update() will be 98907454911SJohn Baldwin * invoked to post a new command based on the slot's state at that 99007454911SJohn Baldwin * time. 99182cb5c3bSJohn Baldwin */ 99282cb5c3bSJohn Baldwin static void 99382cb5c3bSJohn Baldwin pcib_pcie_hotplug_command(struct pcib_softc *sc, uint16_t val, uint16_t mask) 99482cb5c3bSJohn Baldwin { 99582cb5c3bSJohn Baldwin device_t dev; 99682cb5c3bSJohn Baldwin uint16_t ctl, new; 99782cb5c3bSJohn Baldwin 99882cb5c3bSJohn Baldwin dev = sc->dev; 99982cb5c3bSJohn Baldwin 100007454911SJohn Baldwin if (sc->flags & PCIB_HOTPLUG_CMD_PENDING) 100107454911SJohn Baldwin return; 100207454911SJohn Baldwin 100382cb5c3bSJohn Baldwin ctl = pcie_read_config(dev, PCIER_SLOT_CTL, 2); 100482cb5c3bSJohn Baldwin new = (ctl & ~mask) | val; 100507454911SJohn Baldwin if (new == ctl) 100607454911SJohn Baldwin return; 1007991d431fSEric van Gyzen if (bootverbose) 1008991d431fSEric van Gyzen device_printf(dev, "HotPlug command: %04x -> %04x\n", ctl, new); 100907454911SJohn Baldwin pcie_write_config(dev, PCIER_SLOT_CTL, new, 2); 10106f33eaa5SJohn Baldwin if (!(sc->pcie_slot_cap & PCIEM_SLOT_CAP_NCCS) && 10116f33eaa5SJohn Baldwin (ctl & new) & PCIEM_SLOT_CTL_CCIE) { 101282cb5c3bSJohn Baldwin sc->flags |= PCIB_HOTPLUG_CMD_PENDING; 101382cb5c3bSJohn Baldwin if (!cold) 101482cb5c3bSJohn Baldwin callout_reset(&sc->pcie_cc_timer, hz, 101582cb5c3bSJohn Baldwin pcib_pcie_cc_timeout, sc); 101682cb5c3bSJohn Baldwin } 101782cb5c3bSJohn Baldwin } 101882cb5c3bSJohn Baldwin 101982cb5c3bSJohn Baldwin static void 102082cb5c3bSJohn Baldwin pcib_pcie_hotplug_command_completed(struct pcib_softc *sc) 102182cb5c3bSJohn Baldwin { 102282cb5c3bSJohn Baldwin device_t dev; 102382cb5c3bSJohn Baldwin 102482cb5c3bSJohn Baldwin dev = sc->dev; 102582cb5c3bSJohn Baldwin 102682cb5c3bSJohn Baldwin if (bootverbose) 102782cb5c3bSJohn Baldwin device_printf(dev, "Command Completed\n"); 102882cb5c3bSJohn Baldwin if (!(sc->flags & PCIB_HOTPLUG_CMD_PENDING)) 102982cb5c3bSJohn Baldwin return; 103082cb5c3bSJohn Baldwin callout_stop(&sc->pcie_cc_timer); 103182cb5c3bSJohn Baldwin sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING; 10326f33eaa5SJohn Baldwin wakeup(sc); 103382cb5c3bSJohn Baldwin } 103482cb5c3bSJohn Baldwin 103582cb5c3bSJohn Baldwin /* 103682cb5c3bSJohn Baldwin * Returns true if a card is fully inserted from the user's 103782cb5c3bSJohn Baldwin * perspective. It may not yet be ready for access, but the driver 103882cb5c3bSJohn Baldwin * can now start enabling access if necessary. 103982cb5c3bSJohn Baldwin */ 104082cb5c3bSJohn Baldwin static bool 104182cb5c3bSJohn Baldwin pcib_hotplug_inserted(struct pcib_softc *sc) 104282cb5c3bSJohn Baldwin { 104382cb5c3bSJohn Baldwin 104482cb5c3bSJohn Baldwin /* Pretend the card isn't present if a detach is forced. */ 104582cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACHING) 104682cb5c3bSJohn Baldwin return (false); 104782cb5c3bSJohn Baldwin 104882cb5c3bSJohn Baldwin /* Card must be present in the slot. */ 104982cb5c3bSJohn Baldwin if ((sc->pcie_slot_sta & PCIEM_SLOT_STA_PDS) == 0) 105082cb5c3bSJohn Baldwin return (false); 105182cb5c3bSJohn Baldwin 105282cb5c3bSJohn Baldwin /* A power fault implicitly turns off power to the slot. */ 105382cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_PFD) 105482cb5c3bSJohn Baldwin return (false); 105582cb5c3bSJohn Baldwin 105682cb5c3bSJohn Baldwin /* If the MRL is disengaged, the slot is powered off. */ 105782cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP && 105882cb5c3bSJohn Baldwin (sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSS) != 0) 105982cb5c3bSJohn Baldwin return (false); 106082cb5c3bSJohn Baldwin 106182cb5c3bSJohn Baldwin return (true); 106282cb5c3bSJohn Baldwin } 106382cb5c3bSJohn Baldwin 106482cb5c3bSJohn Baldwin /* 106582cb5c3bSJohn Baldwin * Returns -1 if the card is fully inserted, powered, and ready for 106682cb5c3bSJohn Baldwin * access. Otherwise, returns 0. 106782cb5c3bSJohn Baldwin */ 106882cb5c3bSJohn Baldwin static int 106982cb5c3bSJohn Baldwin pcib_hotplug_present(struct pcib_softc *sc) 107082cb5c3bSJohn Baldwin { 107182cb5c3bSJohn Baldwin 107282cb5c3bSJohn Baldwin /* Card must be inserted. */ 107382cb5c3bSJohn Baldwin if (!pcib_hotplug_inserted(sc)) 107482cb5c3bSJohn Baldwin return (0); 107582cb5c3bSJohn Baldwin 107682cb5c3bSJohn Baldwin /* 107782cb5c3bSJohn Baldwin * Require the Electromechanical Interlock to be engaged if 107882cb5c3bSJohn Baldwin * present. 107982cb5c3bSJohn Baldwin */ 108082cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_EIP && 108182cb5c3bSJohn Baldwin (sc->pcie_slot_sta & PCIEM_SLOT_STA_EIS) == 0) 108282cb5c3bSJohn Baldwin return (0); 108382cb5c3bSJohn Baldwin 108482cb5c3bSJohn Baldwin /* Require the Data Link Layer to be active. */ 108582cb5c3bSJohn Baldwin if (!(sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE)) 108682cb5c3bSJohn Baldwin return (0); 108782cb5c3bSJohn Baldwin 108882cb5c3bSJohn Baldwin return (-1); 108982cb5c3bSJohn Baldwin } 109082cb5c3bSJohn Baldwin 109182cb5c3bSJohn Baldwin static void 109282cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(struct pcib_softc *sc, uint16_t val, uint16_t mask, 109382cb5c3bSJohn Baldwin bool schedule_task) 109482cb5c3bSJohn Baldwin { 1095a1566487SEric van Gyzen bool card_inserted, ei_engaged; 109682cb5c3bSJohn Baldwin 1097991d431fSEric van Gyzen /* Clear DETACHING if Presence Detect has cleared. */ 109882cb5c3bSJohn Baldwin if ((sc->pcie_slot_sta & (PCIEM_SLOT_STA_PDC | PCIEM_SLOT_STA_PDS)) == 109982cb5c3bSJohn Baldwin PCIEM_SLOT_STA_PDC) 110082cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACHING; 110182cb5c3bSJohn Baldwin 110282cb5c3bSJohn Baldwin card_inserted = pcib_hotplug_inserted(sc); 110382cb5c3bSJohn Baldwin 110482cb5c3bSJohn Baldwin /* Turn the power indicator on if a card is inserted. */ 110582cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PIP) { 110682cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_PIC; 110782cb5c3bSJohn Baldwin if (card_inserted) 110882cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_ON; 110982cb5c3bSJohn Baldwin else if (sc->flags & PCIB_DETACH_PENDING) 111082cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_BLINK; 111182cb5c3bSJohn Baldwin else 111282cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_OFF; 111382cb5c3bSJohn Baldwin } 111482cb5c3bSJohn Baldwin 111582cb5c3bSJohn Baldwin /* Turn the power on via the Power Controller if a card is inserted. */ 111682cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PCP) { 111782cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_PCC; 111882cb5c3bSJohn Baldwin if (card_inserted) 111982cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PC_ON; 112082cb5c3bSJohn Baldwin else 112182cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PC_OFF; 112282cb5c3bSJohn Baldwin } 112382cb5c3bSJohn Baldwin 112482cb5c3bSJohn Baldwin /* 112582cb5c3bSJohn Baldwin * If a card is inserted, enable the Electromechanical 112682cb5c3bSJohn Baldwin * Interlock. If a card is not inserted (or we are in the 112782cb5c3bSJohn Baldwin * process of detaching), disable the Electromechanical 112882cb5c3bSJohn Baldwin * Interlock. 112982cb5c3bSJohn Baldwin */ 113082cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_EIP) { 113182cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_EIC; 1132a1566487SEric van Gyzen ei_engaged = (sc->pcie_slot_sta & PCIEM_SLOT_STA_EIS) != 0; 1133a1566487SEric van Gyzen if (card_inserted != ei_engaged) 113482cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_EIC; 113582cb5c3bSJohn Baldwin } 113682cb5c3bSJohn Baldwin 113782cb5c3bSJohn Baldwin /* 113882cb5c3bSJohn Baldwin * Start a timer to see if the Data Link Layer times out. 1139991d431fSEric van Gyzen * Note that we only start the timer if Presence Detect or MRL Sensor 114082cb5c3bSJohn Baldwin * changed on this interrupt. Stop any scheduled timer if 114182cb5c3bSJohn Baldwin * the Data Link Layer is active. 114282cb5c3bSJohn Baldwin */ 114382cb5c3bSJohn Baldwin if (card_inserted && 114482cb5c3bSJohn Baldwin !(sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE) && 1145991d431fSEric van Gyzen sc->pcie_slot_sta & 1146991d431fSEric van Gyzen (PCIEM_SLOT_STA_MRLSC | PCIEM_SLOT_STA_PDC)) { 114782cb5c3bSJohn Baldwin if (cold) 114882cb5c3bSJohn Baldwin device_printf(sc->dev, 114982cb5c3bSJohn Baldwin "Data Link Layer inactive\n"); 115082cb5c3bSJohn Baldwin else 115182cb5c3bSJohn Baldwin callout_reset(&sc->pcie_dll_timer, hz, 115282cb5c3bSJohn Baldwin pcib_pcie_dll_timeout, sc); 115382cb5c3bSJohn Baldwin } else if (sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE) 115482cb5c3bSJohn Baldwin callout_stop(&sc->pcie_dll_timer); 115582cb5c3bSJohn Baldwin 115682cb5c3bSJohn Baldwin pcib_pcie_hotplug_command(sc, val, mask); 115782cb5c3bSJohn Baldwin 115882cb5c3bSJohn Baldwin /* 1159a1566487SEric van Gyzen * During attach the child "pci" device is added synchronously; 116082cb5c3bSJohn Baldwin * otherwise, the task is scheduled to manage the child 116182cb5c3bSJohn Baldwin * device. 116282cb5c3bSJohn Baldwin */ 116382cb5c3bSJohn Baldwin if (schedule_task && 116482cb5c3bSJohn Baldwin (pcib_hotplug_present(sc) != 0) != (sc->child != NULL)) 116582cb5c3bSJohn Baldwin taskqueue_enqueue(taskqueue_thread, &sc->pcie_hp_task); 116682cb5c3bSJohn Baldwin } 116782cb5c3bSJohn Baldwin 116882cb5c3bSJohn Baldwin static void 11698a1926c5SWarner Losh pcib_pcie_intr_hotplug(void *arg) 117082cb5c3bSJohn Baldwin { 117182cb5c3bSJohn Baldwin struct pcib_softc *sc; 117282cb5c3bSJohn Baldwin device_t dev; 1173e0235fd3SColin Percival uint16_t old_slot_sta; 117482cb5c3bSJohn Baldwin 117582cb5c3bSJohn Baldwin sc = arg; 117682cb5c3bSJohn Baldwin dev = sc->dev; 1177*13d700adSScott Long PCIB_HP_LOCK(sc); 1178e0235fd3SColin Percival old_slot_sta = sc->pcie_slot_sta; 117982cb5c3bSJohn Baldwin sc->pcie_slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 118082cb5c3bSJohn Baldwin 118182cb5c3bSJohn Baldwin /* Clear the events just reported. */ 118282cb5c3bSJohn Baldwin pcie_write_config(dev, PCIER_SLOT_STA, sc->pcie_slot_sta, 2); 118382cb5c3bSJohn Baldwin 1184991d431fSEric van Gyzen if (bootverbose) 1185991d431fSEric van Gyzen device_printf(dev, "HotPlug interrupt: %#x\n", 1186991d431fSEric van Gyzen sc->pcie_slot_sta); 1187991d431fSEric van Gyzen 118882cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_ABP) { 118982cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACH_PENDING) { 119082cb5c3bSJohn Baldwin device_printf(dev, 119182cb5c3bSJohn Baldwin "Attention Button Pressed: Detach Cancelled\n"); 119282cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACH_PENDING; 119382cb5c3bSJohn Baldwin callout_stop(&sc->pcie_ab_timer); 1194e0235fd3SColin Percival } else if (old_slot_sta & PCIEM_SLOT_STA_PDS) { 1195e0235fd3SColin Percival /* Only initiate detach sequence if device present. */ 119682cb5c3bSJohn Baldwin device_printf(dev, 119782cb5c3bSJohn Baldwin "Attention Button Pressed: Detaching in 5 seconds\n"); 119882cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACH_PENDING; 119982cb5c3bSJohn Baldwin callout_reset(&sc->pcie_ab_timer, 5 * hz, 120082cb5c3bSJohn Baldwin pcib_pcie_ab_timeout, sc); 120182cb5c3bSJohn Baldwin } 120282cb5c3bSJohn Baldwin } 120382cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_PFD) 120482cb5c3bSJohn Baldwin device_printf(dev, "Power Fault Detected\n"); 120582cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSC) 120682cb5c3bSJohn Baldwin device_printf(dev, "MRL Sensor Changed to %s\n", 120782cb5c3bSJohn Baldwin sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSS ? "open" : 120882cb5c3bSJohn Baldwin "closed"); 120982cb5c3bSJohn Baldwin if (bootverbose && sc->pcie_slot_sta & PCIEM_SLOT_STA_PDC) 1210991d431fSEric van Gyzen device_printf(dev, "Presence Detect Changed to %s\n", 121182cb5c3bSJohn Baldwin sc->pcie_slot_sta & PCIEM_SLOT_STA_PDS ? "card present" : 121282cb5c3bSJohn Baldwin "empty"); 121382cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_CC) 121482cb5c3bSJohn Baldwin pcib_pcie_hotplug_command_completed(sc); 121582cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_DLLSC) { 121682cb5c3bSJohn Baldwin sc->pcie_link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 121782cb5c3bSJohn Baldwin if (bootverbose) 121882cb5c3bSJohn Baldwin device_printf(dev, 121982cb5c3bSJohn Baldwin "Data Link Layer State Changed to %s\n", 122082cb5c3bSJohn Baldwin sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE ? 122182cb5c3bSJohn Baldwin "active" : "inactive"); 122282cb5c3bSJohn Baldwin } 122382cb5c3bSJohn Baldwin 122482cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 1225*13d700adSScott Long PCIB_HP_UNLOCK(sc); 122682cb5c3bSJohn Baldwin } 122782cb5c3bSJohn Baldwin 122882cb5c3bSJohn Baldwin static void 122982cb5c3bSJohn Baldwin pcib_pcie_hotplug_task(void *context, int pending) 123082cb5c3bSJohn Baldwin { 123182cb5c3bSJohn Baldwin struct pcib_softc *sc; 123282cb5c3bSJohn Baldwin device_t dev; 123382cb5c3bSJohn Baldwin 123482cb5c3bSJohn Baldwin sc = context; 1235*13d700adSScott Long PCIB_HP_LOCK(sc); 123682cb5c3bSJohn Baldwin dev = sc->dev; 123782cb5c3bSJohn Baldwin if (pcib_hotplug_present(sc) != 0) { 123882cb5c3bSJohn Baldwin if (sc->child == NULL) { 123982cb5c3bSJohn Baldwin sc->child = device_add_child(dev, "pci", -1); 124082cb5c3bSJohn Baldwin bus_generic_attach(dev); 124182cb5c3bSJohn Baldwin } 124282cb5c3bSJohn Baldwin } else { 124382cb5c3bSJohn Baldwin if (sc->child != NULL) { 124482cb5c3bSJohn Baldwin if (device_delete_child(dev, sc->child) == 0) 124582cb5c3bSJohn Baldwin sc->child = NULL; 124682cb5c3bSJohn Baldwin } 124782cb5c3bSJohn Baldwin } 1248*13d700adSScott Long PCIB_HP_UNLOCK(sc); 124982cb5c3bSJohn Baldwin } 125082cb5c3bSJohn Baldwin 125182cb5c3bSJohn Baldwin static void 125282cb5c3bSJohn Baldwin pcib_pcie_ab_timeout(void *arg) 125382cb5c3bSJohn Baldwin { 125482cb5c3bSJohn Baldwin struct pcib_softc *sc; 125582cb5c3bSJohn Baldwin 125682cb5c3bSJohn Baldwin sc = arg; 1257*13d700adSScott Long PCIB_HP_LOCK_ASSERT(sc); 125882cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACH_PENDING) { 125982cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACHING; 126082cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACH_PENDING; 126182cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 126282cb5c3bSJohn Baldwin } 126382cb5c3bSJohn Baldwin } 126482cb5c3bSJohn Baldwin 126582cb5c3bSJohn Baldwin static void 126682cb5c3bSJohn Baldwin pcib_pcie_cc_timeout(void *arg) 126782cb5c3bSJohn Baldwin { 126882cb5c3bSJohn Baldwin struct pcib_softc *sc; 126982cb5c3bSJohn Baldwin device_t dev; 12706f33eaa5SJohn Baldwin uint16_t sta; 127182cb5c3bSJohn Baldwin 127282cb5c3bSJohn Baldwin sc = arg; 127382cb5c3bSJohn Baldwin dev = sc->dev; 1274*13d700adSScott Long PCIB_HP_LOCK_ASSERT(sc); 12756f33eaa5SJohn Baldwin sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 12766f33eaa5SJohn Baldwin if (!(sta & PCIEM_SLOT_STA_CC)) { 127721e51c82SAlexander Motin device_printf(dev, "HotPlug Command Timed Out\n"); 127821e51c82SAlexander Motin sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING; 12796f33eaa5SJohn Baldwin } else { 12806f33eaa5SJohn Baldwin device_printf(dev, 12816f33eaa5SJohn Baldwin "Missed HotPlug interrupt waiting for Command Completion\n"); 12828a1926c5SWarner Losh pcib_pcie_intr_hotplug(sc); 128382cb5c3bSJohn Baldwin } 128482cb5c3bSJohn Baldwin } 128582cb5c3bSJohn Baldwin 128682cb5c3bSJohn Baldwin static void 128782cb5c3bSJohn Baldwin pcib_pcie_dll_timeout(void *arg) 128882cb5c3bSJohn Baldwin { 128982cb5c3bSJohn Baldwin struct pcib_softc *sc; 129082cb5c3bSJohn Baldwin device_t dev; 129182cb5c3bSJohn Baldwin uint16_t sta; 129282cb5c3bSJohn Baldwin 129382cb5c3bSJohn Baldwin sc = arg; 129482cb5c3bSJohn Baldwin dev = sc->dev; 1295*13d700adSScott Long PCIB_HP_LOCK_ASSERT(sc); 129682cb5c3bSJohn Baldwin sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 129782cb5c3bSJohn Baldwin if (!(sta & PCIEM_LINK_STA_DL_ACTIVE)) { 129882cb5c3bSJohn Baldwin device_printf(dev, 129982cb5c3bSJohn Baldwin "Timed out waiting for Data Link Layer Active\n"); 130082cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACHING; 130182cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 130282cb5c3bSJohn Baldwin } else if (sta != sc->pcie_link_sta) { 130382cb5c3bSJohn Baldwin device_printf(dev, 130482cb5c3bSJohn Baldwin "Missed HotPlug interrupt waiting for DLL Active\n"); 13058a1926c5SWarner Losh pcib_pcie_intr_hotplug(sc); 130682cb5c3bSJohn Baldwin } 130782cb5c3bSJohn Baldwin } 130882cb5c3bSJohn Baldwin 130982cb5c3bSJohn Baldwin static int 131082cb5c3bSJohn Baldwin pcib_alloc_pcie_irq(struct pcib_softc *sc) 131182cb5c3bSJohn Baldwin { 131282cb5c3bSJohn Baldwin device_t dev; 131382cb5c3bSJohn Baldwin int count, error, rid; 131482cb5c3bSJohn Baldwin 131582cb5c3bSJohn Baldwin rid = -1; 131682cb5c3bSJohn Baldwin dev = sc->dev; 131782cb5c3bSJohn Baldwin 131882cb5c3bSJohn Baldwin /* 131982cb5c3bSJohn Baldwin * For simplicity, only use MSI-X if there is a single message. 132082cb5c3bSJohn Baldwin * To support a device with multiple messages we would have to 132182cb5c3bSJohn Baldwin * use remap intr if the MSI number is not 0. 132282cb5c3bSJohn Baldwin */ 132382cb5c3bSJohn Baldwin count = pci_msix_count(dev); 132482cb5c3bSJohn Baldwin if (count == 1) { 132582cb5c3bSJohn Baldwin error = pci_alloc_msix(dev, &count); 132682cb5c3bSJohn Baldwin if (error == 0) 132782cb5c3bSJohn Baldwin rid = 1; 132882cb5c3bSJohn Baldwin } 132982cb5c3bSJohn Baldwin 133082cb5c3bSJohn Baldwin if (rid < 0 && pci_msi_count(dev) > 0) { 133182cb5c3bSJohn Baldwin count = 1; 133282cb5c3bSJohn Baldwin error = pci_alloc_msi(dev, &count); 133382cb5c3bSJohn Baldwin if (error == 0) 133482cb5c3bSJohn Baldwin rid = 1; 133582cb5c3bSJohn Baldwin } 133682cb5c3bSJohn Baldwin 133782cb5c3bSJohn Baldwin if (rid < 0) 133882cb5c3bSJohn Baldwin rid = 0; 133982cb5c3bSJohn Baldwin 134082cb5c3bSJohn Baldwin sc->pcie_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 134182cb5c3bSJohn Baldwin RF_ACTIVE); 134282cb5c3bSJohn Baldwin if (sc->pcie_irq == NULL) { 134382cb5c3bSJohn Baldwin device_printf(dev, 134482cb5c3bSJohn Baldwin "Failed to allocate interrupt for PCI-e events\n"); 134582cb5c3bSJohn Baldwin if (rid > 0) 134682cb5c3bSJohn Baldwin pci_release_msi(dev); 134782cb5c3bSJohn Baldwin return (ENXIO); 134882cb5c3bSJohn Baldwin } 134982cb5c3bSJohn Baldwin 1350*13d700adSScott Long error = bus_setup_intr(dev, sc->pcie_irq, INTR_TYPE_MISC|INTR_MPSAFE, 13518a1926c5SWarner Losh NULL, pcib_pcie_intr_hotplug, sc, &sc->pcie_ihand); 135282cb5c3bSJohn Baldwin if (error) { 135382cb5c3bSJohn Baldwin device_printf(dev, "Failed to setup PCI-e interrupt handler\n"); 135482cb5c3bSJohn Baldwin bus_release_resource(dev, SYS_RES_IRQ, rid, sc->pcie_irq); 135582cb5c3bSJohn Baldwin if (rid > 0) 135682cb5c3bSJohn Baldwin pci_release_msi(dev); 135782cb5c3bSJohn Baldwin return (error); 135882cb5c3bSJohn Baldwin } 135982cb5c3bSJohn Baldwin return (0); 136082cb5c3bSJohn Baldwin } 136182cb5c3bSJohn Baldwin 13626f33eaa5SJohn Baldwin static int 13636f33eaa5SJohn Baldwin pcib_release_pcie_irq(struct pcib_softc *sc) 13646f33eaa5SJohn Baldwin { 13656f33eaa5SJohn Baldwin device_t dev; 13666f33eaa5SJohn Baldwin int error; 13676f33eaa5SJohn Baldwin 13686f33eaa5SJohn Baldwin dev = sc->dev; 13696f33eaa5SJohn Baldwin error = bus_teardown_intr(dev, sc->pcie_irq, sc->pcie_ihand); 13706f33eaa5SJohn Baldwin if (error) 13716f33eaa5SJohn Baldwin return (error); 13726f33eaa5SJohn Baldwin error = bus_free_resource(dev, SYS_RES_IRQ, sc->pcie_irq); 13736f33eaa5SJohn Baldwin if (error) 13746f33eaa5SJohn Baldwin return (error); 13756f33eaa5SJohn Baldwin return (pci_release_msi(dev)); 13766f33eaa5SJohn Baldwin } 13776f33eaa5SJohn Baldwin 137882cb5c3bSJohn Baldwin static void 137982cb5c3bSJohn Baldwin pcib_setup_hotplug(struct pcib_softc *sc) 138082cb5c3bSJohn Baldwin { 138182cb5c3bSJohn Baldwin device_t dev; 138282cb5c3bSJohn Baldwin uint16_t mask, val; 138382cb5c3bSJohn Baldwin 138482cb5c3bSJohn Baldwin dev = sc->dev; 138582cb5c3bSJohn Baldwin callout_init(&sc->pcie_ab_timer, 0); 138682cb5c3bSJohn Baldwin callout_init(&sc->pcie_cc_timer, 0); 138782cb5c3bSJohn Baldwin callout_init(&sc->pcie_dll_timer, 0); 138882cb5c3bSJohn Baldwin TASK_INIT(&sc->pcie_hp_task, 0, pcib_pcie_hotplug_task, sc); 1389*13d700adSScott Long sc->pcie_hp_lock = &Giant; 139082cb5c3bSJohn Baldwin 139182cb5c3bSJohn Baldwin /* Allocate IRQ. */ 139282cb5c3bSJohn Baldwin if (pcib_alloc_pcie_irq(sc) != 0) 139382cb5c3bSJohn Baldwin return; 139482cb5c3bSJohn Baldwin 139582cb5c3bSJohn Baldwin sc->pcie_link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 139682cb5c3bSJohn Baldwin sc->pcie_slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 139782cb5c3bSJohn Baldwin 13986f33eaa5SJohn Baldwin /* Clear any events previously pending. */ 13996f33eaa5SJohn Baldwin pcie_write_config(dev, PCIER_SLOT_STA, sc->pcie_slot_sta, 2); 14006f33eaa5SJohn Baldwin 140182cb5c3bSJohn Baldwin /* Enable HotPlug events. */ 140282cb5c3bSJohn Baldwin mask = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE | 140382cb5c3bSJohn Baldwin PCIEM_SLOT_CTL_CCIE | PCIEM_SLOT_CTL_PDCE | PCIEM_SLOT_CTL_MRLSCE | 140482cb5c3bSJohn Baldwin PCIEM_SLOT_CTL_PFDE | PCIEM_SLOT_CTL_ABPE; 140537290148SEric van Gyzen val = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE | PCIEM_SLOT_CTL_PDCE; 140682cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_APB) 140782cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_ABPE; 140882cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PCP) 140982cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PFDE; 141082cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP) 141182cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_MRLSCE; 141282cb5c3bSJohn Baldwin if (!(sc->pcie_slot_cap & PCIEM_SLOT_CAP_NCCS)) 141382cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_CCIE; 141482cb5c3bSJohn Baldwin 141582cb5c3bSJohn Baldwin /* Turn the attention indicator off. */ 141682cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_AIP) { 141782cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_AIC; 141882cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_AI_OFF; 141982cb5c3bSJohn Baldwin } 142082cb5c3bSJohn Baldwin 142182cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, val, mask, false); 142282cb5c3bSJohn Baldwin } 14236f33eaa5SJohn Baldwin 14246f33eaa5SJohn Baldwin static int 14256f33eaa5SJohn Baldwin pcib_detach_hotplug(struct pcib_softc *sc) 14266f33eaa5SJohn Baldwin { 14276f33eaa5SJohn Baldwin uint16_t mask, val; 14286f33eaa5SJohn Baldwin int error; 14296f33eaa5SJohn Baldwin 14306f33eaa5SJohn Baldwin /* Disable the card in the slot and force it to detach. */ 14316f33eaa5SJohn Baldwin if (sc->flags & PCIB_DETACH_PENDING) { 14326f33eaa5SJohn Baldwin sc->flags &= ~PCIB_DETACH_PENDING; 14336f33eaa5SJohn Baldwin callout_stop(&sc->pcie_ab_timer); 14346f33eaa5SJohn Baldwin } 14356f33eaa5SJohn Baldwin sc->flags |= PCIB_DETACHING; 14366f33eaa5SJohn Baldwin 14376f33eaa5SJohn Baldwin if (sc->flags & PCIB_HOTPLUG_CMD_PENDING) { 14386f33eaa5SJohn Baldwin callout_stop(&sc->pcie_cc_timer); 14396f33eaa5SJohn Baldwin tsleep(sc, 0, "hpcmd", hz); 14406f33eaa5SJohn Baldwin sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING; 14416f33eaa5SJohn Baldwin } 14426f33eaa5SJohn Baldwin 14436f33eaa5SJohn Baldwin /* Disable HotPlug events. */ 14446f33eaa5SJohn Baldwin mask = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE | 14456f33eaa5SJohn Baldwin PCIEM_SLOT_CTL_CCIE | PCIEM_SLOT_CTL_PDCE | PCIEM_SLOT_CTL_MRLSCE | 14466f33eaa5SJohn Baldwin PCIEM_SLOT_CTL_PFDE | PCIEM_SLOT_CTL_ABPE; 14476f33eaa5SJohn Baldwin val = 0; 14486f33eaa5SJohn Baldwin 14496f33eaa5SJohn Baldwin /* Turn the attention indicator off. */ 14506f33eaa5SJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_AIP) { 14516f33eaa5SJohn Baldwin mask |= PCIEM_SLOT_CTL_AIC; 14526f33eaa5SJohn Baldwin val |= PCIEM_SLOT_CTL_AI_OFF; 14536f33eaa5SJohn Baldwin } 14546f33eaa5SJohn Baldwin 14556f33eaa5SJohn Baldwin pcib_pcie_hotplug_update(sc, val, mask, false); 14566f33eaa5SJohn Baldwin 14576f33eaa5SJohn Baldwin error = pcib_release_pcie_irq(sc); 14586f33eaa5SJohn Baldwin if (error) 14596f33eaa5SJohn Baldwin return (error); 14606f33eaa5SJohn Baldwin taskqueue_drain(taskqueue_thread, &sc->pcie_hp_task); 14616f33eaa5SJohn Baldwin callout_drain(&sc->pcie_ab_timer); 14626f33eaa5SJohn Baldwin callout_drain(&sc->pcie_cc_timer); 14636f33eaa5SJohn Baldwin callout_drain(&sc->pcie_dll_timer); 14646f33eaa5SJohn Baldwin return (0); 14656f33eaa5SJohn Baldwin } 146682cb5c3bSJohn Baldwin #endif 146782cb5c3bSJohn Baldwin 1468e36af292SJung-uk Kim /* 1469e36af292SJung-uk Kim * Get current bridge configuration. 1470e36af292SJung-uk Kim */ 1471e36af292SJung-uk Kim static void 1472e36af292SJung-uk Kim pcib_cfg_save(struct pcib_softc *sc) 1473e36af292SJung-uk Kim { 1474ad6f36f8SJohn Baldwin #ifndef NEW_PCIB 1475e36af292SJung-uk Kim device_t dev; 1476ad6f36f8SJohn Baldwin uint16_t command; 1477e36af292SJung-uk Kim 1478e36af292SJung-uk Kim dev = sc->dev; 1479e36af292SJung-uk Kim 1480ad6f36f8SJohn Baldwin command = pci_read_config(dev, PCIR_COMMAND, 2); 1481ad6f36f8SJohn Baldwin if (command & PCIM_CMD_PORTEN) 1482e36af292SJung-uk Kim pcib_get_io_decode(sc); 1483ad6f36f8SJohn Baldwin if (command & PCIM_CMD_MEMEN) 1484e36af292SJung-uk Kim pcib_get_mem_decode(sc); 148583c41143SJohn Baldwin #endif 1486e36af292SJung-uk Kim } 1487e36af292SJung-uk Kim 1488e36af292SJung-uk Kim /* 1489e36af292SJung-uk Kim * Restore previous bridge configuration. 1490e36af292SJung-uk Kim */ 1491e36af292SJung-uk Kim static void 1492e36af292SJung-uk Kim pcib_cfg_restore(struct pcib_softc *sc) 1493e36af292SJung-uk Kim { 1494ad6f36f8SJohn Baldwin #ifndef NEW_PCIB 1495ad6f36f8SJohn Baldwin uint16_t command; 1496ad6f36f8SJohn Baldwin #endif 1497e36af292SJung-uk Kim 149883c41143SJohn Baldwin #ifdef NEW_PCIB 149983c41143SJohn Baldwin pcib_write_windows(sc, WIN_IO | WIN_MEM | WIN_PMEM); 150083c41143SJohn Baldwin #else 1501151ba793SAlexander Kabaev command = pci_read_config(sc->dev, PCIR_COMMAND, 2); 1502ad6f36f8SJohn Baldwin if (command & PCIM_CMD_PORTEN) 1503e36af292SJung-uk Kim pcib_set_io_decode(sc); 1504ad6f36f8SJohn Baldwin if (command & PCIM_CMD_MEMEN) 1505e36af292SJung-uk Kim pcib_set_mem_decode(sc); 150683c41143SJohn Baldwin #endif 1507e36af292SJung-uk Kim } 1508e36af292SJung-uk Kim 1509e36af292SJung-uk Kim /* 1510bb0d0a8eSMike Smith * Generic device interface 1511bb0d0a8eSMike Smith */ 1512bb0d0a8eSMike Smith static int 1513bb0d0a8eSMike Smith pcib_probe(device_t dev) 1514bb0d0a8eSMike Smith { 1515bb0d0a8eSMike Smith if ((pci_get_class(dev) == PCIC_BRIDGE) && 1516bb0d0a8eSMike Smith (pci_get_subclass(dev) == PCIS_BRIDGE_PCI)) { 1517bb0d0a8eSMike Smith device_set_desc(dev, "PCI-PCI bridge"); 1518b7cbd25bSMarcel Moolenaar return(-10000); 1519bb0d0a8eSMike Smith } 1520bb0d0a8eSMike Smith return(ENXIO); 1521bb0d0a8eSMike Smith } 1522bb0d0a8eSMike Smith 15236f0d5884SJohn Baldwin void 15246f0d5884SJohn Baldwin pcib_attach_common(device_t dev) 1525bb0d0a8eSMike Smith { 1526bb0d0a8eSMike Smith struct pcib_softc *sc; 1527abf07f13SWarner Losh struct sysctl_ctx_list *sctx; 1528abf07f13SWarner Losh struct sysctl_oid *soid; 1529c825d4dcSJohn Baldwin int comma; 1530bb0d0a8eSMike Smith 1531bb0d0a8eSMike Smith sc = device_get_softc(dev); 1532bb0d0a8eSMike Smith sc->dev = dev; 1533bb0d0a8eSMike Smith 15344fa59183SMike Smith /* 15354fa59183SMike Smith * Get current bridge configuration. 15364fa59183SMike Smith */ 153755aaf894SMarius Strobl sc->domain = pci_get_domain(dev); 1538ad6f36f8SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 1539ad6f36f8SJohn Baldwin sc->bus.sec = pci_read_config(dev, PCIR_SECBUS_1, 1); 1540ad6f36f8SJohn Baldwin sc->bus.sub = pci_read_config(dev, PCIR_SUBBUS_1, 1); 1541ad6f36f8SJohn Baldwin #endif 1542ad6f36f8SJohn Baldwin sc->bridgectl = pci_read_config(dev, PCIR_BRIDGECTL_1, 2); 1543e36af292SJung-uk Kim pcib_cfg_save(sc); 15444fa59183SMike Smith 15454fa59183SMike Smith /* 15464edef187SJohn Baldwin * The primary bus register should always be the bus of the 15474edef187SJohn Baldwin * parent. 15484edef187SJohn Baldwin */ 15494edef187SJohn Baldwin sc->pribus = pci_get_bus(dev); 15504edef187SJohn Baldwin pci_write_config(dev, PCIR_PRIBUS_1, sc->pribus, 1); 15514edef187SJohn Baldwin 15524edef187SJohn Baldwin /* 1553abf07f13SWarner Losh * Setup sysctl reporting nodes 1554abf07f13SWarner Losh */ 1555abf07f13SWarner Losh sctx = device_get_sysctl_ctx(dev); 1556abf07f13SWarner Losh soid = device_get_sysctl_tree(dev); 1557abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "domain", 1558abf07f13SWarner Losh CTLFLAG_RD, &sc->domain, 0, "Domain number"); 1559abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "pribus", 1560abf07f13SWarner Losh CTLFLAG_RD, &sc->pribus, 0, "Primary bus number"); 1561abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "secbus", 15624edef187SJohn Baldwin CTLFLAG_RD, &sc->bus.sec, 0, "Secondary bus number"); 1563abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "subbus", 15644edef187SJohn Baldwin CTLFLAG_RD, &sc->bus.sub, 0, "Subordinate bus number"); 1565abf07f13SWarner Losh 1566abf07f13SWarner Losh /* 15674fa59183SMike Smith * Quirk handling. 15684fa59183SMike Smith */ 15694fa59183SMike Smith switch (pci_get_devid(dev)) { 15702ae5fd15SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 15714fa59183SMike Smith case 0x12258086: /* Intel 82454KX/GX (Orion) */ 15724fa59183SMike Smith { 1573b0cb115fSWarner Losh uint8_t supbus; 15744fa59183SMike Smith 15754fa59183SMike Smith supbus = pci_read_config(dev, 0x41, 1); 15764fa59183SMike Smith if (supbus != 0xff) { 15774edef187SJohn Baldwin sc->bus.sec = supbus + 1; 15784edef187SJohn Baldwin sc->bus.sub = supbus + 1; 15794fa59183SMike Smith } 15804fa59183SMike Smith break; 15814fa59183SMike Smith } 15824edef187SJohn Baldwin #endif 15834fa59183SMike Smith 1584e4b59fc5SWarner Losh /* 1585e4b59fc5SWarner Losh * The i82380FB mobile docking controller is a PCI-PCI bridge, 1586e4b59fc5SWarner Losh * and it is a subtractive bridge. However, the ProgIf is wrong 1587e4b59fc5SWarner Losh * so the normal setting of PCIB_SUBTRACTIVE bit doesn't 15884718610dSZbigniew Bodek * happen. There are also Toshiba and Cavium ThunderX bridges 15894718610dSZbigniew Bodek * that behave this way. 1590e4b59fc5SWarner Losh */ 15914718610dSZbigniew Bodek case 0xa002177d: /* Cavium ThunderX */ 1592e4b59fc5SWarner Losh case 0x124b8086: /* Intel 82380FB Mobile */ 1593e4b59fc5SWarner Losh case 0x060513d7: /* Toshiba ???? */ 1594e4b59fc5SWarner Losh sc->flags |= PCIB_SUBTRACTIVE; 1595e4b59fc5SWarner Losh break; 1596c94d6dbeSJung-uk Kim 15972ae5fd15SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 1598c94d6dbeSJung-uk Kim /* Compaq R3000 BIOS sets wrong subordinate bus number. */ 1599c94d6dbeSJung-uk Kim case 0x00dd10de: 1600c94d6dbeSJung-uk Kim { 1601c94d6dbeSJung-uk Kim char *cp; 1602c94d6dbeSJung-uk Kim 16032be111bfSDavide Italiano if ((cp = kern_getenv("smbios.planar.maker")) == NULL) 1604c94d6dbeSJung-uk Kim break; 16051def0ca6SJung-uk Kim if (strncmp(cp, "Compal", 6) != 0) { 16061def0ca6SJung-uk Kim freeenv(cp); 1607c94d6dbeSJung-uk Kim break; 16081def0ca6SJung-uk Kim } 16091def0ca6SJung-uk Kim freeenv(cp); 16102be111bfSDavide Italiano if ((cp = kern_getenv("smbios.planar.product")) == NULL) 16111def0ca6SJung-uk Kim break; 16121def0ca6SJung-uk Kim if (strncmp(cp, "08A0", 4) != 0) { 16131def0ca6SJung-uk Kim freeenv(cp); 16141def0ca6SJung-uk Kim break; 16151def0ca6SJung-uk Kim } 16161def0ca6SJung-uk Kim freeenv(cp); 16174edef187SJohn Baldwin if (sc->bus.sub < 0xa) { 1618c94d6dbeSJung-uk Kim pci_write_config(dev, PCIR_SUBBUS_1, 0xa, 1); 16194edef187SJohn Baldwin sc->bus.sub = pci_read_config(dev, PCIR_SUBBUS_1, 1); 1620c94d6dbeSJung-uk Kim } 1621c94d6dbeSJung-uk Kim break; 1622c94d6dbeSJung-uk Kim } 16234edef187SJohn Baldwin #endif 1624e4b59fc5SWarner Losh } 1625e4b59fc5SWarner Losh 162622bf1c7fSJohn Baldwin if (pci_msi_device_blacklisted(dev)) 162722bf1c7fSJohn Baldwin sc->flags |= PCIB_DISABLE_MSI; 162822bf1c7fSJohn Baldwin 162968e9cbd3SMarius Strobl if (pci_msix_device_blacklisted(dev)) 163068e9cbd3SMarius Strobl sc->flags |= PCIB_DISABLE_MSIX; 163168e9cbd3SMarius Strobl 1632e4b59fc5SWarner Losh /* 1633e4b59fc5SWarner Losh * Intel 815, 845 and other chipsets say they are PCI-PCI bridges, 1634e4b59fc5SWarner Losh * but have a ProgIF of 0x80. The 82801 family (AA, AB, BAM/CAM, 1635e4b59fc5SWarner Losh * BA/CA/DB and E) PCI bridges are HUB-PCI bridges, in Intelese. 1636e4b59fc5SWarner Losh * This means they act as if they were subtractively decoding 1637e4b59fc5SWarner Losh * bridges and pass all transactions. Mark them and real ProgIf 1 1638e4b59fc5SWarner Losh * parts as subtractive. 1639e4b59fc5SWarner Losh */ 1640e4b59fc5SWarner Losh if ((pci_get_devid(dev) & 0xff00ffff) == 0x24008086 || 1641657d9f9fSJohn Baldwin pci_read_config(dev, PCIR_PROGIF, 1) == PCIP_BRIDGE_PCI_SUBTRACTIVE) 1642e4b59fc5SWarner Losh sc->flags |= PCIB_SUBTRACTIVE; 1643e4b59fc5SWarner Losh 164482cb5c3bSJohn Baldwin #ifdef PCI_HP 164582cb5c3bSJohn Baldwin pcib_probe_hotplug(sc); 164682cb5c3bSJohn Baldwin #endif 164783c41143SJohn Baldwin #ifdef NEW_PCIB 16484edef187SJohn Baldwin #ifdef PCI_RES_BUS 16494edef187SJohn Baldwin pcib_setup_secbus(dev, &sc->bus, 1); 16504edef187SJohn Baldwin #endif 165183c41143SJohn Baldwin pcib_probe_windows(sc); 165283c41143SJohn Baldwin #endif 165382cb5c3bSJohn Baldwin #ifdef PCI_HP 165482cb5c3bSJohn Baldwin if (sc->flags & PCIB_HOTPLUG) 165582cb5c3bSJohn Baldwin pcib_setup_hotplug(sc); 165682cb5c3bSJohn Baldwin #endif 1657bb0d0a8eSMike Smith if (bootverbose) { 165855aaf894SMarius Strobl device_printf(dev, " domain %d\n", sc->domain); 16594edef187SJohn Baldwin device_printf(dev, " secondary bus %d\n", sc->bus.sec); 16604edef187SJohn Baldwin device_printf(dev, " subordinate bus %d\n", sc->bus.sub); 166183c41143SJohn Baldwin #ifdef NEW_PCIB 166283c41143SJohn Baldwin if (pcib_is_window_open(&sc->io)) 166383c41143SJohn Baldwin device_printf(dev, " I/O decode 0x%jx-0x%jx\n", 166483c41143SJohn Baldwin (uintmax_t)sc->io.base, (uintmax_t)sc->io.limit); 166583c41143SJohn Baldwin if (pcib_is_window_open(&sc->mem)) 166683c41143SJohn Baldwin device_printf(dev, " memory decode 0x%jx-0x%jx\n", 166783c41143SJohn Baldwin (uintmax_t)sc->mem.base, (uintmax_t)sc->mem.limit); 166883c41143SJohn Baldwin if (pcib_is_window_open(&sc->pmem)) 166983c41143SJohn Baldwin device_printf(dev, " prefetched decode 0x%jx-0x%jx\n", 167083c41143SJohn Baldwin (uintmax_t)sc->pmem.base, (uintmax_t)sc->pmem.limit); 167183c41143SJohn Baldwin #else 167283c41143SJohn Baldwin if (pcib_is_io_open(sc)) 167383c41143SJohn Baldwin device_printf(dev, " I/O decode 0x%x-0x%x\n", 167483c41143SJohn Baldwin sc->iobase, sc->iolimit); 1675b0a2d4b8SWarner Losh if (pcib_is_nonprefetch_open(sc)) 1676b0a2d4b8SWarner Losh device_printf(dev, " memory decode 0x%jx-0x%jx\n", 1677b0a2d4b8SWarner Losh (uintmax_t)sc->membase, (uintmax_t)sc->memlimit); 1678b0a2d4b8SWarner Losh if (pcib_is_prefetch_open(sc)) 1679b0a2d4b8SWarner Losh device_printf(dev, " prefetched decode 0x%jx-0x%jx\n", 1680b0a2d4b8SWarner Losh (uintmax_t)sc->pmembase, (uintmax_t)sc->pmemlimit); 168183c41143SJohn Baldwin #endif 1682c825d4dcSJohn Baldwin if (sc->bridgectl & (PCIB_BCR_ISA_ENABLE | PCIB_BCR_VGA_ENABLE) || 1683c825d4dcSJohn Baldwin sc->flags & PCIB_SUBTRACTIVE) { 1684c825d4dcSJohn Baldwin device_printf(dev, " special decode "); 1685c825d4dcSJohn Baldwin comma = 0; 1686c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_ISA_ENABLE) { 1687c825d4dcSJohn Baldwin printf("ISA"); 1688c825d4dcSJohn Baldwin comma = 1; 1689c825d4dcSJohn Baldwin } 1690c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_VGA_ENABLE) { 1691c825d4dcSJohn Baldwin printf("%sVGA", comma ? ", " : ""); 1692c825d4dcSJohn Baldwin comma = 1; 1693c825d4dcSJohn Baldwin } 1694e4b59fc5SWarner Losh if (sc->flags & PCIB_SUBTRACTIVE) 1695c825d4dcSJohn Baldwin printf("%ssubtractive", comma ? ", " : ""); 1696c825d4dcSJohn Baldwin printf("\n"); 1697c825d4dcSJohn Baldwin } 1698bb0d0a8eSMike Smith } 1699bb0d0a8eSMike Smith 1700bb0d0a8eSMike Smith /* 1701ef888152SJohn Baldwin * Always enable busmastering on bridges so that transactions 1702ef888152SJohn Baldwin * initiated on the secondary bus are passed through to the 1703ef888152SJohn Baldwin * primary bus. 1704ef888152SJohn Baldwin */ 1705ef888152SJohn Baldwin pci_enable_busmaster(dev); 17066f0d5884SJohn Baldwin } 1707bb0d0a8eSMike Smith 170882cb5c3bSJohn Baldwin #ifdef PCI_HP 170982cb5c3bSJohn Baldwin static int 171082cb5c3bSJohn Baldwin pcib_present(struct pcib_softc *sc) 171182cb5c3bSJohn Baldwin { 171282cb5c3bSJohn Baldwin 171382cb5c3bSJohn Baldwin if (sc->flags & PCIB_HOTPLUG) 171482cb5c3bSJohn Baldwin return (pcib_hotplug_present(sc) != 0); 171582cb5c3bSJohn Baldwin return (1); 171682cb5c3bSJohn Baldwin } 171782cb5c3bSJohn Baldwin #endif 171882cb5c3bSJohn Baldwin 171938906aedSJohn Baldwin int 172067e7d085SJohn Baldwin pcib_attach_child(device_t dev) 17216f0d5884SJohn Baldwin { 17226f0d5884SJohn Baldwin struct pcib_softc *sc; 17236f0d5884SJohn Baldwin 17246f0d5884SJohn Baldwin sc = device_get_softc(dev); 172567e7d085SJohn Baldwin if (sc->bus.sec == 0) { 172667e7d085SJohn Baldwin /* no secondary bus; we should have fixed this */ 172767e7d085SJohn Baldwin return(0); 172867e7d085SJohn Baldwin } 172967e7d085SJohn Baldwin 173082cb5c3bSJohn Baldwin #ifdef PCI_HP 173182cb5c3bSJohn Baldwin if (!pcib_present(sc)) { 173282cb5c3bSJohn Baldwin /* An empty HotPlug slot, so don't add a PCI bus yet. */ 173382cb5c3bSJohn Baldwin return (0); 173482cb5c3bSJohn Baldwin } 173582cb5c3bSJohn Baldwin #endif 173682cb5c3bSJohn Baldwin 173767e7d085SJohn Baldwin sc->child = device_add_child(dev, "pci", -1); 1738bb0d0a8eSMike Smith return (bus_generic_attach(dev)); 1739bb0d0a8eSMike Smith } 1740bb0d0a8eSMike Smith 174167e7d085SJohn Baldwin int 174267e7d085SJohn Baldwin pcib_attach(device_t dev) 174367e7d085SJohn Baldwin { 174467e7d085SJohn Baldwin 174567e7d085SJohn Baldwin pcib_attach_common(dev); 174667e7d085SJohn Baldwin return (pcib_attach_child(dev)); 1747bb0d0a8eSMike Smith } 1748bb0d0a8eSMike Smith 17496f0d5884SJohn Baldwin int 17506f33eaa5SJohn Baldwin pcib_detach(device_t dev) 17516f33eaa5SJohn Baldwin { 17526f33eaa5SJohn Baldwin #if defined(PCI_HP) || defined(NEW_PCIB) 17536f33eaa5SJohn Baldwin struct pcib_softc *sc; 17546f33eaa5SJohn Baldwin #endif 17556f33eaa5SJohn Baldwin int error; 17566f33eaa5SJohn Baldwin 17576f33eaa5SJohn Baldwin #if defined(PCI_HP) || defined(NEW_PCIB) 17586f33eaa5SJohn Baldwin sc = device_get_softc(dev); 17596f33eaa5SJohn Baldwin #endif 17606f33eaa5SJohn Baldwin error = bus_generic_detach(dev); 17616f33eaa5SJohn Baldwin if (error) 17626f33eaa5SJohn Baldwin return (error); 17636f33eaa5SJohn Baldwin #ifdef PCI_HP 17646f33eaa5SJohn Baldwin if (sc->flags & PCIB_HOTPLUG) { 17656f33eaa5SJohn Baldwin error = pcib_detach_hotplug(sc); 17666f33eaa5SJohn Baldwin if (error) 17676f33eaa5SJohn Baldwin return (error); 17686f33eaa5SJohn Baldwin } 17696f33eaa5SJohn Baldwin #endif 17706f33eaa5SJohn Baldwin error = device_delete_children(dev); 17716f33eaa5SJohn Baldwin if (error) 17726f33eaa5SJohn Baldwin return (error); 17736f33eaa5SJohn Baldwin #ifdef NEW_PCIB 17746f33eaa5SJohn Baldwin pcib_free_windows(sc); 17756f33eaa5SJohn Baldwin #ifdef PCI_RES_BUS 17766f33eaa5SJohn Baldwin pcib_free_secbus(dev, &sc->bus); 17776f33eaa5SJohn Baldwin #endif 17786f33eaa5SJohn Baldwin #endif 17796f33eaa5SJohn Baldwin return (0); 17806f33eaa5SJohn Baldwin } 17816f33eaa5SJohn Baldwin 17826f33eaa5SJohn Baldwin int 1783e36af292SJung-uk Kim pcib_suspend(device_t dev) 1784e36af292SJung-uk Kim { 1785e36af292SJung-uk Kim 1786e36af292SJung-uk Kim pcib_cfg_save(device_get_softc(dev)); 17877212fc6aSJohn Baldwin return (bus_generic_suspend(dev)); 1788e36af292SJung-uk Kim } 1789e36af292SJung-uk Kim 1790e36af292SJung-uk Kim int 1791e36af292SJung-uk Kim pcib_resume(device_t dev) 1792e36af292SJung-uk Kim { 1793e36af292SJung-uk Kim 1794e36af292SJung-uk Kim pcib_cfg_restore(device_get_softc(dev)); 1795e36af292SJung-uk Kim return (bus_generic_resume(dev)); 1796e36af292SJung-uk Kim } 1797e36af292SJung-uk Kim 1798809923caSJustin Hibbits void 1799809923caSJustin Hibbits pcib_bridge_init(device_t dev) 1800809923caSJustin Hibbits { 1801809923caSJustin Hibbits pci_write_config(dev, PCIR_IOBASEL_1, 0xff, 1); 1802809923caSJustin Hibbits pci_write_config(dev, PCIR_IOBASEH_1, 0xffff, 2); 1803809923caSJustin Hibbits pci_write_config(dev, PCIR_IOLIMITL_1, 0, 1); 1804809923caSJustin Hibbits pci_write_config(dev, PCIR_IOLIMITH_1, 0, 2); 1805809923caSJustin Hibbits pci_write_config(dev, PCIR_MEMBASE_1, 0xffff, 2); 1806809923caSJustin Hibbits pci_write_config(dev, PCIR_MEMLIMIT_1, 0, 2); 1807809923caSJustin Hibbits pci_write_config(dev, PCIR_PMBASEL_1, 0xffff, 2); 1808809923caSJustin Hibbits pci_write_config(dev, PCIR_PMBASEH_1, 0xffffffff, 4); 1809809923caSJustin Hibbits pci_write_config(dev, PCIR_PMLIMITL_1, 0, 2); 1810809923caSJustin Hibbits pci_write_config(dev, PCIR_PMLIMITH_1, 0, 4); 1811809923caSJustin Hibbits } 1812809923caSJustin Hibbits 1813e36af292SJung-uk Kim int 181482cb5c3bSJohn Baldwin pcib_child_present(device_t dev, device_t child) 181582cb5c3bSJohn Baldwin { 181682cb5c3bSJohn Baldwin #ifdef PCI_HP 181782cb5c3bSJohn Baldwin struct pcib_softc *sc = device_get_softc(dev); 181882cb5c3bSJohn Baldwin int retval; 181982cb5c3bSJohn Baldwin 182082cb5c3bSJohn Baldwin retval = bus_child_present(dev); 182182cb5c3bSJohn Baldwin if (retval != 0 && sc->flags & PCIB_HOTPLUG) 182282cb5c3bSJohn Baldwin retval = pcib_hotplug_present(sc); 182382cb5c3bSJohn Baldwin return (retval); 182482cb5c3bSJohn Baldwin #else 182582cb5c3bSJohn Baldwin return (bus_child_present(dev)); 182682cb5c3bSJohn Baldwin #endif 182782cb5c3bSJohn Baldwin } 182882cb5c3bSJohn Baldwin 182982cb5c3bSJohn Baldwin int 1830bb0d0a8eSMike Smith pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 1831bb0d0a8eSMike Smith { 1832bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 1833bb0d0a8eSMike Smith 1834bb0d0a8eSMike Smith switch (which) { 183555aaf894SMarius Strobl case PCIB_IVAR_DOMAIN: 183655aaf894SMarius Strobl *result = sc->domain; 183755aaf894SMarius Strobl return(0); 1838bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 18394edef187SJohn Baldwin *result = sc->bus.sec; 1840bb0d0a8eSMike Smith return(0); 1841bb0d0a8eSMike Smith } 1842bb0d0a8eSMike Smith return(ENOENT); 1843bb0d0a8eSMike Smith } 1844bb0d0a8eSMike Smith 18456f0d5884SJohn Baldwin int 1846bb0d0a8eSMike Smith pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 1847bb0d0a8eSMike Smith { 1848bb0d0a8eSMike Smith 1849bb0d0a8eSMike Smith switch (which) { 185055aaf894SMarius Strobl case PCIB_IVAR_DOMAIN: 185155aaf894SMarius Strobl return(EINVAL); 1852bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 18534edef187SJohn Baldwin return(EINVAL); 1854bb0d0a8eSMike Smith } 1855bb0d0a8eSMike Smith return(ENOENT); 1856bb0d0a8eSMike Smith } 1857bb0d0a8eSMike Smith 185883c41143SJohn Baldwin #ifdef NEW_PCIB 185983c41143SJohn Baldwin /* 186083c41143SJohn Baldwin * Attempt to allocate a resource from the existing resources assigned 186183c41143SJohn Baldwin * to a window. 186283c41143SJohn Baldwin */ 186383c41143SJohn Baldwin static struct resource * 186483c41143SJohn Baldwin pcib_suballoc_resource(struct pcib_softc *sc, struct pcib_window *w, 18652dd1bdf1SJustin Hibbits device_t child, int type, int *rid, rman_res_t start, rman_res_t end, 18662dd1bdf1SJustin Hibbits rman_res_t count, u_int flags) 186783c41143SJohn Baldwin { 186883c41143SJohn Baldwin struct resource *res; 186983c41143SJohn Baldwin 187083c41143SJohn Baldwin if (!pcib_is_window_open(w)) 187183c41143SJohn Baldwin return (NULL); 187283c41143SJohn Baldwin 187383c41143SJohn Baldwin res = rman_reserve_resource(&w->rman, start, end, count, 187483c41143SJohn Baldwin flags & ~RF_ACTIVE, child); 187583c41143SJohn Baldwin if (res == NULL) 187683c41143SJohn Baldwin return (NULL); 187783c41143SJohn Baldwin 187883c41143SJohn Baldwin if (bootverbose) 187983c41143SJohn Baldwin device_printf(sc->dev, 1880da1b038aSJustin Hibbits "allocated %s range (%#jx-%#jx) for rid %x of %s\n", 188183c41143SJohn Baldwin w->name, rman_get_start(res), rman_get_end(res), *rid, 188283c41143SJohn Baldwin pcib_child_name(child)); 188383c41143SJohn Baldwin rman_set_rid(res, *rid); 188483c41143SJohn Baldwin 188583c41143SJohn Baldwin /* 188683c41143SJohn Baldwin * If the resource should be active, pass that request up the 188783c41143SJohn Baldwin * tree. This assumes the parent drivers can handle 188883c41143SJohn Baldwin * activating sub-allocated resources. 188983c41143SJohn Baldwin */ 189083c41143SJohn Baldwin if (flags & RF_ACTIVE) { 189183c41143SJohn Baldwin if (bus_activate_resource(child, type, *rid, res) != 0) { 189283c41143SJohn Baldwin rman_release_resource(res); 189383c41143SJohn Baldwin return (NULL); 189483c41143SJohn Baldwin } 189583c41143SJohn Baldwin } 189683c41143SJohn Baldwin 189783c41143SJohn Baldwin return (res); 189883c41143SJohn Baldwin } 189983c41143SJohn Baldwin 1900c825d4dcSJohn Baldwin /* Allocate a fresh resource range for an unconfigured window. */ 1901c825d4dcSJohn Baldwin static int 1902c825d4dcSJohn Baldwin pcib_alloc_new_window(struct pcib_softc *sc, struct pcib_window *w, int type, 19032dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 1904c825d4dcSJohn Baldwin { 1905c825d4dcSJohn Baldwin struct resource *res; 19062dd1bdf1SJustin Hibbits rman_res_t base, limit, wmask; 1907c825d4dcSJohn Baldwin int rid; 1908c825d4dcSJohn Baldwin 1909c825d4dcSJohn Baldwin /* 1910c825d4dcSJohn Baldwin * If this is an I/O window on a bridge with ISA enable set 1911c825d4dcSJohn Baldwin * and the start address is below 64k, then try to allocate an 1912c825d4dcSJohn Baldwin * initial window of 0x1000 bytes long starting at address 1913c825d4dcSJohn Baldwin * 0xf000 and walking down. Note that if the original request 1914c825d4dcSJohn Baldwin * was larger than the non-aliased range size of 0x100 our 1915c825d4dcSJohn Baldwin * caller would have raised the start address up to 64k 1916c825d4dcSJohn Baldwin * already. 1917c825d4dcSJohn Baldwin */ 1918c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 1919c825d4dcSJohn Baldwin start < 65536) { 1920c825d4dcSJohn Baldwin for (base = 0xf000; (long)base >= 0; base -= 0x1000) { 1921c825d4dcSJohn Baldwin limit = base + 0xfff; 1922c825d4dcSJohn Baldwin 1923c825d4dcSJohn Baldwin /* 1924c825d4dcSJohn Baldwin * Skip ranges that wouldn't work for the 1925c825d4dcSJohn Baldwin * original request. Note that the actual 1926c825d4dcSJohn Baldwin * window that overlaps are the non-alias 1927c825d4dcSJohn Baldwin * ranges within [base, limit], so this isn't 1928c825d4dcSJohn Baldwin * quite a simple comparison. 1929c825d4dcSJohn Baldwin */ 1930c825d4dcSJohn Baldwin if (start + count > limit - 0x400) 1931c825d4dcSJohn Baldwin continue; 1932c825d4dcSJohn Baldwin if (base == 0) { 1933c825d4dcSJohn Baldwin /* 1934c825d4dcSJohn Baldwin * The first open region for the window at 1935c825d4dcSJohn Baldwin * 0 is 0x400-0x4ff. 1936c825d4dcSJohn Baldwin */ 1937c825d4dcSJohn Baldwin if (end - count + 1 < 0x400) 1938c825d4dcSJohn Baldwin continue; 1939c825d4dcSJohn Baldwin } else { 1940c825d4dcSJohn Baldwin if (end - count + 1 < base) 1941c825d4dcSJohn Baldwin continue; 1942c825d4dcSJohn Baldwin } 1943c825d4dcSJohn Baldwin 1944c825d4dcSJohn Baldwin if (pcib_alloc_nonisa_ranges(sc, base, limit) == 0) { 1945c825d4dcSJohn Baldwin w->base = base; 1946c825d4dcSJohn Baldwin w->limit = limit; 1947c825d4dcSJohn Baldwin return (0); 1948c825d4dcSJohn Baldwin } 1949c825d4dcSJohn Baldwin } 1950c825d4dcSJohn Baldwin return (ENOSPC); 1951c825d4dcSJohn Baldwin } 1952c825d4dcSJohn Baldwin 195389977ce2SJustin Hibbits wmask = ((rman_res_t)1 << w->step) - 1; 1954c825d4dcSJohn Baldwin if (RF_ALIGNMENT(flags) < w->step) { 1955c825d4dcSJohn Baldwin flags &= ~RF_ALIGNMENT_MASK; 1956c825d4dcSJohn Baldwin flags |= RF_ALIGNMENT_LOG2(w->step); 1957c825d4dcSJohn Baldwin } 1958c825d4dcSJohn Baldwin start &= ~wmask; 1959c825d4dcSJohn Baldwin end |= wmask; 196089977ce2SJustin Hibbits count = roundup2(count, (rman_res_t)1 << w->step); 1961c825d4dcSJohn Baldwin rid = w->reg; 1962c825d4dcSJohn Baldwin res = bus_alloc_resource(sc->dev, type, &rid, start, end, count, 1963c825d4dcSJohn Baldwin flags & ~RF_ACTIVE); 1964c825d4dcSJohn Baldwin if (res == NULL) 1965c825d4dcSJohn Baldwin return (ENOSPC); 1966c825d4dcSJohn Baldwin pcib_add_window_resources(w, &res, 1); 1967c825d4dcSJohn Baldwin pcib_activate_window(sc, type); 1968c825d4dcSJohn Baldwin w->base = rman_get_start(res); 1969c825d4dcSJohn Baldwin w->limit = rman_get_end(res); 1970c825d4dcSJohn Baldwin return (0); 1971c825d4dcSJohn Baldwin } 1972c825d4dcSJohn Baldwin 1973c825d4dcSJohn Baldwin /* Try to expand an existing window to the requested base and limit. */ 1974c825d4dcSJohn Baldwin static int 1975c825d4dcSJohn Baldwin pcib_expand_window(struct pcib_softc *sc, struct pcib_window *w, int type, 19762dd1bdf1SJustin Hibbits rman_res_t base, rman_res_t limit) 1977c825d4dcSJohn Baldwin { 1978c825d4dcSJohn Baldwin struct resource *res; 1979c825d4dcSJohn Baldwin int error, i, force_64k_base; 1980c825d4dcSJohn Baldwin 1981c825d4dcSJohn Baldwin KASSERT(base <= w->base && limit >= w->limit, 1982c825d4dcSJohn Baldwin ("attempting to shrink window")); 1983c825d4dcSJohn Baldwin 1984c825d4dcSJohn Baldwin /* 1985c825d4dcSJohn Baldwin * XXX: pcib_grow_window() doesn't try to do this anyway and 1986c825d4dcSJohn Baldwin * the error handling for all the edge cases would be tedious. 1987c825d4dcSJohn Baldwin */ 1988c825d4dcSJohn Baldwin KASSERT(limit == w->limit || base == w->base, 1989c825d4dcSJohn Baldwin ("attempting to grow both ends of a window")); 1990c825d4dcSJohn Baldwin 1991c825d4dcSJohn Baldwin /* 1992c825d4dcSJohn Baldwin * Yet more special handling for requests to expand an I/O 1993c825d4dcSJohn Baldwin * window behind an ISA-enabled bridge. Since I/O windows 1994c825d4dcSJohn Baldwin * have to grow in 0x1000 increments and the end of the 0xffff 1995c825d4dcSJohn Baldwin * range is an alias, growing a window below 64k will always 1996c825d4dcSJohn Baldwin * result in allocating new resources and never adjusting an 1997c825d4dcSJohn Baldwin * existing resource. 1998c825d4dcSJohn Baldwin */ 1999c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 2000c825d4dcSJohn Baldwin (limit <= 65535 || (base <= 65535 && base != w->base))) { 2001c825d4dcSJohn Baldwin KASSERT(limit == w->limit || limit <= 65535, 2002c825d4dcSJohn Baldwin ("attempting to grow both ends across 64k ISA alias")); 2003c825d4dcSJohn Baldwin 2004c825d4dcSJohn Baldwin if (base != w->base) 2005c825d4dcSJohn Baldwin error = pcib_alloc_nonisa_ranges(sc, base, w->base - 1); 2006c825d4dcSJohn Baldwin else 2007c825d4dcSJohn Baldwin error = pcib_alloc_nonisa_ranges(sc, w->limit + 1, 2008c825d4dcSJohn Baldwin limit); 2009c825d4dcSJohn Baldwin if (error == 0) { 2010c825d4dcSJohn Baldwin w->base = base; 2011c825d4dcSJohn Baldwin w->limit = limit; 2012c825d4dcSJohn Baldwin } 2013c825d4dcSJohn Baldwin return (error); 2014c825d4dcSJohn Baldwin } 2015c825d4dcSJohn Baldwin 2016c825d4dcSJohn Baldwin /* 2017c825d4dcSJohn Baldwin * Find the existing resource to adjust. Usually there is only one, 2018c825d4dcSJohn Baldwin * but for an ISA-enabled bridge we might be growing the I/O window 2019c825d4dcSJohn Baldwin * above 64k and need to find the existing resource that maps all 2020c825d4dcSJohn Baldwin * of the area above 64k. 2021c825d4dcSJohn Baldwin */ 2022c825d4dcSJohn Baldwin for (i = 0; i < w->count; i++) { 2023c825d4dcSJohn Baldwin if (rman_get_end(w->res[i]) == w->limit) 2024c825d4dcSJohn Baldwin break; 2025c825d4dcSJohn Baldwin } 2026c825d4dcSJohn Baldwin KASSERT(i != w->count, ("did not find existing resource")); 2027c825d4dcSJohn Baldwin res = w->res[i]; 2028c825d4dcSJohn Baldwin 2029c825d4dcSJohn Baldwin /* 2030c825d4dcSJohn Baldwin * Usually the resource we found should match the window's 2031c825d4dcSJohn Baldwin * existing range. The one exception is the ISA-enabled case 2032c825d4dcSJohn Baldwin * mentioned above in which case the resource should start at 2033c825d4dcSJohn Baldwin * 64k. 2034c825d4dcSJohn Baldwin */ 2035c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 2036c825d4dcSJohn Baldwin w->base <= 65535) { 2037c825d4dcSJohn Baldwin KASSERT(rman_get_start(res) == 65536, 2038c825d4dcSJohn Baldwin ("existing resource mismatch")); 2039c825d4dcSJohn Baldwin force_64k_base = 1; 2040c825d4dcSJohn Baldwin } else { 2041c825d4dcSJohn Baldwin KASSERT(w->base == rman_get_start(res), 2042c825d4dcSJohn Baldwin ("existing resource mismatch")); 2043c825d4dcSJohn Baldwin force_64k_base = 0; 2044c825d4dcSJohn Baldwin } 2045c825d4dcSJohn Baldwin 2046c825d4dcSJohn Baldwin error = bus_adjust_resource(sc->dev, type, res, force_64k_base ? 2047c825d4dcSJohn Baldwin rman_get_start(res) : base, limit); 2048c825d4dcSJohn Baldwin if (error) 2049c825d4dcSJohn Baldwin return (error); 2050c825d4dcSJohn Baldwin 2051c825d4dcSJohn Baldwin /* Add the newly allocated region to the resource manager. */ 2052c825d4dcSJohn Baldwin if (w->base != base) { 2053c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, base, w->base - 1); 2054c825d4dcSJohn Baldwin w->base = base; 2055c825d4dcSJohn Baldwin } else { 2056c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, w->limit + 1, limit); 2057c825d4dcSJohn Baldwin w->limit = limit; 2058c825d4dcSJohn Baldwin } 2059c825d4dcSJohn Baldwin if (error) { 2060c825d4dcSJohn Baldwin if (bootverbose) 2061c825d4dcSJohn Baldwin device_printf(sc->dev, 2062c825d4dcSJohn Baldwin "failed to expand %s resource manager\n", w->name); 2063c825d4dcSJohn Baldwin (void)bus_adjust_resource(sc->dev, type, res, force_64k_base ? 2064c825d4dcSJohn Baldwin rman_get_start(res) : w->base, w->limit); 2065c825d4dcSJohn Baldwin } 2066c825d4dcSJohn Baldwin return (error); 2067c825d4dcSJohn Baldwin } 2068c825d4dcSJohn Baldwin 206983c41143SJohn Baldwin /* 207083c41143SJohn Baldwin * Attempt to grow a window to make room for a given resource request. 207183c41143SJohn Baldwin */ 207283c41143SJohn Baldwin static int 207383c41143SJohn Baldwin pcib_grow_window(struct pcib_softc *sc, struct pcib_window *w, int type, 20742dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 207583c41143SJohn Baldwin { 20762dd1bdf1SJustin Hibbits rman_res_t align, start_free, end_free, front, back, wmask; 2077c825d4dcSJohn Baldwin int error; 207883c41143SJohn Baldwin 207983c41143SJohn Baldwin /* 208083c41143SJohn Baldwin * Clamp the desired resource range to the maximum address 208183c41143SJohn Baldwin * this window supports. Reject impossible requests. 2082c825d4dcSJohn Baldwin * 2083c825d4dcSJohn Baldwin * For I/O port requests behind a bridge with the ISA enable 2084c825d4dcSJohn Baldwin * bit set, force large allocations to start above 64k. 208583c41143SJohn Baldwin */ 208683c41143SJohn Baldwin if (!w->valid) 208783c41143SJohn Baldwin return (EINVAL); 2088c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_ISA_ENABLE && count > 0x100 && 2089c825d4dcSJohn Baldwin start < 65536) 2090c825d4dcSJohn Baldwin start = 65536; 209183c41143SJohn Baldwin if (end > w->rman.rm_end) 209283c41143SJohn Baldwin end = w->rman.rm_end; 209383c41143SJohn Baldwin if (start + count - 1 > end || start + count < start) 209483c41143SJohn Baldwin return (EINVAL); 209589977ce2SJustin Hibbits wmask = ((rman_res_t)1 << w->step) - 1; 209683c41143SJohn Baldwin 209783c41143SJohn Baldwin /* 209883c41143SJohn Baldwin * If there is no resource at all, just try to allocate enough 209983c41143SJohn Baldwin * aligned space for this resource. 210083c41143SJohn Baldwin */ 210183c41143SJohn Baldwin if (w->res == NULL) { 2102c825d4dcSJohn Baldwin error = pcib_alloc_new_window(sc, w, type, start, end, count, 2103c825d4dcSJohn Baldwin flags); 2104c825d4dcSJohn Baldwin if (error) { 210583c41143SJohn Baldwin if (bootverbose) 210683c41143SJohn Baldwin device_printf(sc->dev, 2107da1b038aSJustin Hibbits "failed to allocate initial %s window (%#jx-%#jx,%#jx)\n", 210883c41143SJohn Baldwin w->name, start, end, count); 210983c41143SJohn Baldwin return (error); 211083c41143SJohn Baldwin } 2111c825d4dcSJohn Baldwin if (bootverbose) 2112c825d4dcSJohn Baldwin device_printf(sc->dev, 2113c825d4dcSJohn Baldwin "allocated initial %s window of %#jx-%#jx\n", 2114c825d4dcSJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 211583c41143SJohn Baldwin goto updatewin; 211683c41143SJohn Baldwin } 211783c41143SJohn Baldwin 211883c41143SJohn Baldwin /* 211983c41143SJohn Baldwin * See if growing the window would help. Compute the minimum 212083c41143SJohn Baldwin * amount of address space needed on both the front and back 212183c41143SJohn Baldwin * ends of the existing window to satisfy the allocation. 212283c41143SJohn Baldwin * 212383c41143SJohn Baldwin * For each end, build a candidate region adjusting for the 212483c41143SJohn Baldwin * required alignment, etc. If there is a free region at the 212583c41143SJohn Baldwin * edge of the window, grow from the inner edge of the free 212683c41143SJohn Baldwin * region. Otherwise grow from the window boundary. 212783c41143SJohn Baldwin * 2128c825d4dcSJohn Baldwin * Growing an I/O window below 64k for a bridge with the ISA 2129c825d4dcSJohn Baldwin * enable bit doesn't require any special magic as the step 2130c825d4dcSJohn Baldwin * size of an I/O window (1k) always includes multiple 2131c825d4dcSJohn Baldwin * non-alias ranges when it is grown in either direction. 2132c825d4dcSJohn Baldwin * 213383c41143SJohn Baldwin * XXX: Special case: if w->res is completely empty and the 213483c41143SJohn Baldwin * request size is larger than w->res, we should find the 213583c41143SJohn Baldwin * optimal aligned buffer containing w->res and allocate that. 213683c41143SJohn Baldwin */ 213783c41143SJohn Baldwin if (bootverbose) 213883c41143SJohn Baldwin device_printf(sc->dev, 2139da1b038aSJustin Hibbits "attempting to grow %s window for (%#jx-%#jx,%#jx)\n", 214083c41143SJohn Baldwin w->name, start, end, count); 214189977ce2SJustin Hibbits align = (rman_res_t)1 << RF_ALIGNMENT(flags); 2142c825d4dcSJohn Baldwin if (start < w->base) { 214383c41143SJohn Baldwin if (rman_first_free_region(&w->rman, &start_free, &end_free) != 2144c825d4dcSJohn Baldwin 0 || start_free != w->base) 2145c825d4dcSJohn Baldwin end_free = w->base; 214683c41143SJohn Baldwin if (end_free > end) 2147ddac8cc9SJohn Baldwin end_free = end + 1; 214883c41143SJohn Baldwin 214983c41143SJohn Baldwin /* Move end_free down until it is properly aligned. */ 215083c41143SJohn Baldwin end_free &= ~(align - 1); 2151a49dcb46SJohn Baldwin end_free--; 2152a49dcb46SJohn Baldwin front = end_free - (count - 1); 215383c41143SJohn Baldwin 215483c41143SJohn Baldwin /* 215583c41143SJohn Baldwin * The resource would now be allocated at (front, 215683c41143SJohn Baldwin * end_free). Ensure that fits in the (start, end) 215783c41143SJohn Baldwin * bounds. end_free is checked above. If 'front' is 215883c41143SJohn Baldwin * ok, ensure it is properly aligned for this window. 215983c41143SJohn Baldwin * Also check for underflow. 216083c41143SJohn Baldwin */ 216183c41143SJohn Baldwin if (front >= start && front <= end_free) { 216283c41143SJohn Baldwin if (bootverbose) 2163da1b038aSJustin Hibbits printf("\tfront candidate range: %#jx-%#jx\n", 216483c41143SJohn Baldwin front, end_free); 2165a7b5acacSJohn Baldwin front &= ~wmask; 2166c825d4dcSJohn Baldwin front = w->base - front; 216783c41143SJohn Baldwin } else 216883c41143SJohn Baldwin front = 0; 216983c41143SJohn Baldwin } else 217083c41143SJohn Baldwin front = 0; 2171c825d4dcSJohn Baldwin if (end > w->limit) { 217283c41143SJohn Baldwin if (rman_last_free_region(&w->rman, &start_free, &end_free) != 2173c825d4dcSJohn Baldwin 0 || end_free != w->limit) 2174c825d4dcSJohn Baldwin start_free = w->limit + 1; 217583c41143SJohn Baldwin if (start_free < start) 217683c41143SJohn Baldwin start_free = start; 217783c41143SJohn Baldwin 217883c41143SJohn Baldwin /* Move start_free up until it is properly aligned. */ 217983c41143SJohn Baldwin start_free = roundup2(start_free, align); 2180a49dcb46SJohn Baldwin back = start_free + count - 1; 218183c41143SJohn Baldwin 218283c41143SJohn Baldwin /* 218383c41143SJohn Baldwin * The resource would now be allocated at (start_free, 218483c41143SJohn Baldwin * back). Ensure that fits in the (start, end) 218583c41143SJohn Baldwin * bounds. start_free is checked above. If 'back' is 218683c41143SJohn Baldwin * ok, ensure it is properly aligned for this window. 218783c41143SJohn Baldwin * Also check for overflow. 218883c41143SJohn Baldwin */ 218983c41143SJohn Baldwin if (back <= end && start_free <= back) { 219083c41143SJohn Baldwin if (bootverbose) 2191da1b038aSJustin Hibbits printf("\tback candidate range: %#jx-%#jx\n", 219283c41143SJohn Baldwin start_free, back); 2193a7b5acacSJohn Baldwin back |= wmask; 2194c825d4dcSJohn Baldwin back -= w->limit; 219583c41143SJohn Baldwin } else 219683c41143SJohn Baldwin back = 0; 219783c41143SJohn Baldwin } else 219883c41143SJohn Baldwin back = 0; 219983c41143SJohn Baldwin 220083c41143SJohn Baldwin /* 220183c41143SJohn Baldwin * Try to allocate the smallest needed region first. 220283c41143SJohn Baldwin * If that fails, fall back to the other region. 220383c41143SJohn Baldwin */ 220483c41143SJohn Baldwin error = ENOSPC; 220583c41143SJohn Baldwin while (front != 0 || back != 0) { 220683c41143SJohn Baldwin if (front != 0 && (front <= back || back == 0)) { 2207c825d4dcSJohn Baldwin error = pcib_expand_window(sc, w, type, w->base - front, 2208c825d4dcSJohn Baldwin w->limit); 220983c41143SJohn Baldwin if (error == 0) 221083c41143SJohn Baldwin break; 221183c41143SJohn Baldwin front = 0; 221283c41143SJohn Baldwin } else { 2213c825d4dcSJohn Baldwin error = pcib_expand_window(sc, w, type, w->base, 2214c825d4dcSJohn Baldwin w->limit + back); 221583c41143SJohn Baldwin if (error == 0) 221683c41143SJohn Baldwin break; 221783c41143SJohn Baldwin back = 0; 221883c41143SJohn Baldwin } 221983c41143SJohn Baldwin } 222083c41143SJohn Baldwin 222183c41143SJohn Baldwin if (error) 222283c41143SJohn Baldwin return (error); 222383c41143SJohn Baldwin if (bootverbose) 2224c825d4dcSJohn Baldwin device_printf(sc->dev, "grew %s window to %#jx-%#jx\n", 2225c825d4dcSJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 222683c41143SJohn Baldwin 222783c41143SJohn Baldwin updatewin: 2228c825d4dcSJohn Baldwin /* Write the new window. */ 2229a7b5acacSJohn Baldwin KASSERT((w->base & wmask) == 0, ("start address is not aligned")); 2230a7b5acacSJohn Baldwin KASSERT((w->limit & wmask) == wmask, ("end address is not aligned")); 223183c41143SJohn Baldwin pcib_write_windows(sc, w->mask); 223283c41143SJohn Baldwin return (0); 223383c41143SJohn Baldwin } 223483c41143SJohn Baldwin 223583c41143SJohn Baldwin /* 223683c41143SJohn Baldwin * We have to trap resource allocation requests and ensure that the bridge 223783c41143SJohn Baldwin * is set up to, or capable of handling them. 223883c41143SJohn Baldwin */ 223983c41143SJohn Baldwin struct resource * 224083c41143SJohn Baldwin pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 22412dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 224283c41143SJohn Baldwin { 224383c41143SJohn Baldwin struct pcib_softc *sc; 224483c41143SJohn Baldwin struct resource *r; 224583c41143SJohn Baldwin 224683c41143SJohn Baldwin sc = device_get_softc(dev); 224783c41143SJohn Baldwin 224883c41143SJohn Baldwin /* 224983c41143SJohn Baldwin * VGA resources are decoded iff the VGA enable bit is set in 225083c41143SJohn Baldwin * the bridge control register. VGA resources do not fall into 225183c41143SJohn Baldwin * the resource windows and are passed up to the parent. 225283c41143SJohn Baldwin */ 225383c41143SJohn Baldwin if ((type == SYS_RES_IOPORT && pci_is_vga_ioport_range(start, end)) || 225483c41143SJohn Baldwin (type == SYS_RES_MEMORY && pci_is_vga_memory_range(start, end))) { 225583c41143SJohn Baldwin if (sc->bridgectl & PCIB_BCR_VGA_ENABLE) 225683c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, 225783c41143SJohn Baldwin rid, start, end, count, flags)); 225883c41143SJohn Baldwin else 225983c41143SJohn Baldwin return (NULL); 226083c41143SJohn Baldwin } 226183c41143SJohn Baldwin 226283c41143SJohn Baldwin switch (type) { 22634edef187SJohn Baldwin #ifdef PCI_RES_BUS 22644edef187SJohn Baldwin case PCI_RES_BUS: 22654edef187SJohn Baldwin return (pcib_alloc_subbus(&sc->bus, child, rid, start, end, 22664edef187SJohn Baldwin count, flags)); 22674edef187SJohn Baldwin #endif 226883c41143SJohn Baldwin case SYS_RES_IOPORT: 2269c825d4dcSJohn Baldwin if (pcib_is_isa_range(sc, start, end, count)) 2270c825d4dcSJohn Baldwin return (NULL); 227183c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->io, child, type, rid, start, 227283c41143SJohn Baldwin end, count, flags); 2273a6c82265SMarius Strobl if (r != NULL || (sc->flags & PCIB_SUBTRACTIVE) != 0) 227483c41143SJohn Baldwin break; 227583c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->io, type, start, end, count, 227683c41143SJohn Baldwin flags) == 0) 227783c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->io, child, type, 227883c41143SJohn Baldwin rid, start, end, count, flags); 227983c41143SJohn Baldwin break; 228083c41143SJohn Baldwin case SYS_RES_MEMORY: 228183c41143SJohn Baldwin /* 228283c41143SJohn Baldwin * For prefetchable resources, prefer the prefetchable 228383c41143SJohn Baldwin * memory window, but fall back to the regular memory 228483c41143SJohn Baldwin * window if that fails. Try both windows before 228583c41143SJohn Baldwin * attempting to grow a window in case the firmware 228683c41143SJohn Baldwin * has used a range in the regular memory window to 228783c41143SJohn Baldwin * map a prefetchable BAR. 228883c41143SJohn Baldwin */ 228983c41143SJohn Baldwin if (flags & RF_PREFETCHABLE) { 229083c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->pmem, child, type, 229183c41143SJohn Baldwin rid, start, end, count, flags); 229283c41143SJohn Baldwin if (r != NULL) 229383c41143SJohn Baldwin break; 229483c41143SJohn Baldwin } 229583c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->mem, child, type, rid, 229683c41143SJohn Baldwin start, end, count, flags); 2297a6c82265SMarius Strobl if (r != NULL || (sc->flags & PCIB_SUBTRACTIVE) != 0) 229883c41143SJohn Baldwin break; 229983c41143SJohn Baldwin if (flags & RF_PREFETCHABLE) { 230083c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->pmem, type, start, end, 230183c41143SJohn Baldwin count, flags) == 0) { 230283c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->pmem, child, 230383c41143SJohn Baldwin type, rid, start, end, count, flags); 230483c41143SJohn Baldwin if (r != NULL) 230583c41143SJohn Baldwin break; 230683c41143SJohn Baldwin } 230783c41143SJohn Baldwin } 230883c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->mem, type, start, end, count, 230983c41143SJohn Baldwin flags & ~RF_PREFETCHABLE) == 0) 231083c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->mem, child, type, 231183c41143SJohn Baldwin rid, start, end, count, flags); 231283c41143SJohn Baldwin break; 231383c41143SJohn Baldwin default: 231483c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, rid, 231583c41143SJohn Baldwin start, end, count, flags)); 231683c41143SJohn Baldwin } 231783c41143SJohn Baldwin 231883c41143SJohn Baldwin /* 231983c41143SJohn Baldwin * If attempts to suballocate from the window fail but this is a 232083c41143SJohn Baldwin * subtractive bridge, pass the request up the tree. 232183c41143SJohn Baldwin */ 232283c41143SJohn Baldwin if (sc->flags & PCIB_SUBTRACTIVE && r == NULL) 232383c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, rid, 232483c41143SJohn Baldwin start, end, count, flags)); 232583c41143SJohn Baldwin return (r); 232683c41143SJohn Baldwin } 232783c41143SJohn Baldwin 232883c41143SJohn Baldwin int 232983c41143SJohn Baldwin pcib_adjust_resource(device_t bus, device_t child, int type, struct resource *r, 23302dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end) 233183c41143SJohn Baldwin { 233283c41143SJohn Baldwin struct pcib_softc *sc; 233383c41143SJohn Baldwin 233483c41143SJohn Baldwin sc = device_get_softc(bus); 233583c41143SJohn Baldwin if (pcib_is_resource_managed(sc, type, r)) 233683c41143SJohn Baldwin return (rman_adjust_resource(r, start, end)); 233783c41143SJohn Baldwin return (bus_generic_adjust_resource(bus, child, type, r, start, end)); 233883c41143SJohn Baldwin } 233983c41143SJohn Baldwin 234083c41143SJohn Baldwin int 234183c41143SJohn Baldwin pcib_release_resource(device_t dev, device_t child, int type, int rid, 234283c41143SJohn Baldwin struct resource *r) 234383c41143SJohn Baldwin { 234483c41143SJohn Baldwin struct pcib_softc *sc; 234583c41143SJohn Baldwin int error; 234683c41143SJohn Baldwin 234783c41143SJohn Baldwin sc = device_get_softc(dev); 234883c41143SJohn Baldwin if (pcib_is_resource_managed(sc, type, r)) { 234983c41143SJohn Baldwin if (rman_get_flags(r) & RF_ACTIVE) { 235083c41143SJohn Baldwin error = bus_deactivate_resource(child, type, rid, r); 235183c41143SJohn Baldwin if (error) 235283c41143SJohn Baldwin return (error); 235383c41143SJohn Baldwin } 235483c41143SJohn Baldwin return (rman_release_resource(r)); 235583c41143SJohn Baldwin } 235683c41143SJohn Baldwin return (bus_generic_release_resource(dev, child, type, rid, r)); 235783c41143SJohn Baldwin } 235883c41143SJohn Baldwin #else 2359bb0d0a8eSMike Smith /* 2360bb0d0a8eSMike Smith * We have to trap resource allocation requests and ensure that the bridge 2361bb0d0a8eSMike Smith * is set up to, or capable of handling them. 2362bb0d0a8eSMike Smith */ 23636f0d5884SJohn Baldwin struct resource * 2364bb0d0a8eSMike Smith pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 23652dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 2366bb0d0a8eSMike Smith { 2367bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 236826043836SJohn Baldwin const char *name, *suffix; 2369a8b354a8SWarner Losh int ok; 2370bb0d0a8eSMike Smith 2371bb0d0a8eSMike Smith /* 2372bb0d0a8eSMike Smith * Fail the allocation for this range if it's not supported. 2373bb0d0a8eSMike Smith */ 237426043836SJohn Baldwin name = device_get_nameunit(child); 237526043836SJohn Baldwin if (name == NULL) { 237626043836SJohn Baldwin name = ""; 237726043836SJohn Baldwin suffix = ""; 237826043836SJohn Baldwin } else 237926043836SJohn Baldwin suffix = " "; 2380bb0d0a8eSMike Smith switch (type) { 2381bb0d0a8eSMike Smith case SYS_RES_IOPORT: 2382a8b354a8SWarner Losh ok = 0; 2383e4b59fc5SWarner Losh if (!pcib_is_io_open(sc)) 2384e4b59fc5SWarner Losh break; 2385a8b354a8SWarner Losh ok = (start >= sc->iobase && end <= sc->iolimit); 2386d98d9b12SMarcel Moolenaar 2387d98d9b12SMarcel Moolenaar /* 2388d98d9b12SMarcel Moolenaar * Make sure we allow access to VGA I/O addresses when the 2389d98d9b12SMarcel Moolenaar * bridge has the "VGA Enable" bit set. 2390d98d9b12SMarcel Moolenaar */ 2391d98d9b12SMarcel Moolenaar if (!ok && pci_is_vga_ioport_range(start, end)) 2392d98d9b12SMarcel Moolenaar ok = (sc->bridgectl & PCIB_BCR_VGA_ENABLE) ? 1 : 0; 2393d98d9b12SMarcel Moolenaar 2394e4b59fc5SWarner Losh if ((sc->flags & PCIB_SUBTRACTIVE) == 0) { 2395a8b354a8SWarner Losh if (!ok) { 239612b8c86eSWarner Losh if (start < sc->iobase) 239712b8c86eSWarner Losh start = sc->iobase; 239812b8c86eSWarner Losh if (end > sc->iolimit) 239912b8c86eSWarner Losh end = sc->iolimit; 24002daa7a07SWarner Losh if (start < end) 24012daa7a07SWarner Losh ok = 1; 2402a8b354a8SWarner Losh } 24031c54ff33SMatthew N. Dodd } else { 2404e4b59fc5SWarner Losh ok = 1; 24059dffe835SWarner Losh #if 0 2406795dceffSWarner Losh /* 2407795dceffSWarner Losh * If we overlap with the subtractive range, then 2408795dceffSWarner Losh * pick the upper range to use. 2409795dceffSWarner Losh */ 2410795dceffSWarner Losh if (start < sc->iolimit && end > sc->iobase) 2411795dceffSWarner Losh start = sc->iolimit + 1; 24129dffe835SWarner Losh #endif 241312b8c86eSWarner Losh } 2414a8b354a8SWarner Losh if (end < start) { 2415da1b038aSJustin Hibbits device_printf(dev, "ioport: end (%jx) < start (%jx)\n", 24162daa7a07SWarner Losh end, start); 2417a8b354a8SWarner Losh start = 0; 2418a8b354a8SWarner Losh end = 0; 2419a8b354a8SWarner Losh ok = 0; 2420a8b354a8SWarner Losh } 2421a8b354a8SWarner Losh if (!ok) { 242226043836SJohn Baldwin device_printf(dev, "%s%srequested unsupported I/O " 2423da1b038aSJustin Hibbits "range 0x%jx-0x%jx (decoding 0x%x-0x%x)\n", 242426043836SJohn Baldwin name, suffix, start, end, sc->iobase, sc->iolimit); 2425bb0d0a8eSMike Smith return (NULL); 2426bb0d0a8eSMike Smith } 24274fa59183SMike Smith if (bootverbose) 24282daa7a07SWarner Losh device_printf(dev, 2429da1b038aSJustin Hibbits "%s%srequested I/O range 0x%jx-0x%jx: in range\n", 243026043836SJohn Baldwin name, suffix, start, end); 2431bb0d0a8eSMike Smith break; 2432bb0d0a8eSMike Smith 2433bb0d0a8eSMike Smith case SYS_RES_MEMORY: 2434a8b354a8SWarner Losh ok = 0; 2435a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) 2436a8b354a8SWarner Losh ok = ok || (start >= sc->membase && end <= sc->memlimit); 2437a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) 2438a8b354a8SWarner Losh ok = ok || (start >= sc->pmembase && end <= sc->pmemlimit); 2439d98d9b12SMarcel Moolenaar 2440d98d9b12SMarcel Moolenaar /* 2441d98d9b12SMarcel Moolenaar * Make sure we allow access to VGA memory addresses when the 2442d98d9b12SMarcel Moolenaar * bridge has the "VGA Enable" bit set. 2443d98d9b12SMarcel Moolenaar */ 2444d98d9b12SMarcel Moolenaar if (!ok && pci_is_vga_memory_range(start, end)) 2445d98d9b12SMarcel Moolenaar ok = (sc->bridgectl & PCIB_BCR_VGA_ENABLE) ? 1 : 0; 2446d98d9b12SMarcel Moolenaar 2447e4b59fc5SWarner Losh if ((sc->flags & PCIB_SUBTRACTIVE) == 0) { 2448a8b354a8SWarner Losh if (!ok) { 2449a8b354a8SWarner Losh ok = 1; 2450a8b354a8SWarner Losh if (flags & RF_PREFETCHABLE) { 2451a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) { 2452a8b354a8SWarner Losh if (start < sc->pmembase) 2453a8b354a8SWarner Losh start = sc->pmembase; 2454a8b354a8SWarner Losh if (end > sc->pmemlimit) 2455a8b354a8SWarner Losh end = sc->pmemlimit; 2456a8b354a8SWarner Losh } else { 2457a8b354a8SWarner Losh ok = 0; 2458a8b354a8SWarner Losh } 2459a8b354a8SWarner Losh } else { /* non-prefetchable */ 2460a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) { 2461a8b354a8SWarner Losh if (start < sc->membase) 246212b8c86eSWarner Losh start = sc->membase; 246312b8c86eSWarner Losh if (end > sc->memlimit) 246412b8c86eSWarner Losh end = sc->memlimit; 24651c54ff33SMatthew N. Dodd } else { 2466a8b354a8SWarner Losh ok = 0; 2467a8b354a8SWarner Losh } 2468a8b354a8SWarner Losh } 2469a8b354a8SWarner Losh } 2470a8b354a8SWarner Losh } else if (!ok) { 2471e4b59fc5SWarner Losh ok = 1; /* subtractive bridge: always ok */ 24729dffe835SWarner Losh #if 0 2473a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) { 2474795dceffSWarner Losh if (start < sc->memlimit && end > sc->membase) 2475795dceffSWarner Losh start = sc->memlimit + 1; 2476a8b354a8SWarner Losh } 2477a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) { 2478795dceffSWarner Losh if (start < sc->pmemlimit && end > sc->pmembase) 2479795dceffSWarner Losh start = sc->pmemlimit + 1; 24801c54ff33SMatthew N. Dodd } 24819dffe835SWarner Losh #endif 248212b8c86eSWarner Losh } 2483a8b354a8SWarner Losh if (end < start) { 2484da1b038aSJustin Hibbits device_printf(dev, "memory: end (%jx) < start (%jx)\n", 24852daa7a07SWarner Losh end, start); 2486a8b354a8SWarner Losh start = 0; 2487a8b354a8SWarner Losh end = 0; 2488a8b354a8SWarner Losh ok = 0; 2489a8b354a8SWarner Losh } 2490a8b354a8SWarner Losh if (!ok && bootverbose) 249134428485SWarner Losh device_printf(dev, 2492da1b038aSJustin Hibbits "%s%srequested unsupported memory range %#jx-%#jx " 2493b0a2d4b8SWarner Losh "(decoding %#jx-%#jx, %#jx-%#jx)\n", 249426043836SJohn Baldwin name, suffix, start, end, 2495b0a2d4b8SWarner Losh (uintmax_t)sc->membase, (uintmax_t)sc->memlimit, 2496b0a2d4b8SWarner Losh (uintmax_t)sc->pmembase, (uintmax_t)sc->pmemlimit); 2497a8b354a8SWarner Losh if (!ok) 2498bb0d0a8eSMike Smith return (NULL); 24994fa59183SMike Smith if (bootverbose) 250026043836SJohn Baldwin device_printf(dev,"%s%srequested memory range " 2501da1b038aSJustin Hibbits "0x%jx-0x%jx: good\n", 250226043836SJohn Baldwin name, suffix, start, end); 25034fa59183SMike Smith break; 25044fa59183SMike Smith 2505bb0d0a8eSMike Smith default: 25064fa59183SMike Smith break; 2507bb0d0a8eSMike Smith } 2508bb0d0a8eSMike Smith /* 2509bb0d0a8eSMike Smith * Bridge is OK decoding this resource, so pass it up. 2510bb0d0a8eSMike Smith */ 25112daa7a07SWarner Losh return (bus_generic_alloc_resource(dev, child, type, rid, start, end, 25122daa7a07SWarner Losh count, flags)); 2513bb0d0a8eSMike Smith } 251483c41143SJohn Baldwin #endif 2515bb0d0a8eSMike Smith 2516bb0d0a8eSMike Smith /* 251755d3ea17SRyan Stone * If ARI is enabled on this downstream port, translate the function number 251855d3ea17SRyan Stone * to the non-ARI slot/function. The downstream port will convert it back in 251955d3ea17SRyan Stone * hardware. If ARI is not enabled slot and func are not modified. 252055d3ea17SRyan Stone */ 252155d3ea17SRyan Stone static __inline void 252255d3ea17SRyan Stone pcib_xlate_ari(device_t pcib, int bus, int *slot, int *func) 252355d3ea17SRyan Stone { 252455d3ea17SRyan Stone struct pcib_softc *sc; 252555d3ea17SRyan Stone int ari_func; 252655d3ea17SRyan Stone 252755d3ea17SRyan Stone sc = device_get_softc(pcib); 252855d3ea17SRyan Stone ari_func = *func; 252955d3ea17SRyan Stone 253055d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 253155d3ea17SRyan Stone KASSERT(*slot == 0, 253255d3ea17SRyan Stone ("Non-zero slot number with ARI enabled!")); 253355d3ea17SRyan Stone *slot = PCIE_ARI_SLOT(ari_func); 253455d3ea17SRyan Stone *func = PCIE_ARI_FUNC(ari_func); 253555d3ea17SRyan Stone } 253655d3ea17SRyan Stone } 253755d3ea17SRyan Stone 253855d3ea17SRyan Stone 253955d3ea17SRyan Stone static void 254055d3ea17SRyan Stone pcib_enable_ari(struct pcib_softc *sc, uint32_t pcie_pos) 254155d3ea17SRyan Stone { 254255d3ea17SRyan Stone uint32_t ctl2; 254355d3ea17SRyan Stone 254455d3ea17SRyan Stone ctl2 = pci_read_config(sc->dev, pcie_pos + PCIER_DEVICE_CTL2, 4); 254555d3ea17SRyan Stone ctl2 |= PCIEM_CTL2_ARI; 254655d3ea17SRyan Stone pci_write_config(sc->dev, pcie_pos + PCIER_DEVICE_CTL2, ctl2, 4); 254755d3ea17SRyan Stone 254855d3ea17SRyan Stone sc->flags |= PCIB_ENABLE_ARI; 254955d3ea17SRyan Stone } 255055d3ea17SRyan Stone 255155d3ea17SRyan Stone /* 2552bb0d0a8eSMike Smith * PCIB interface. 2553bb0d0a8eSMike Smith */ 25546f0d5884SJohn Baldwin int 2555bb0d0a8eSMike Smith pcib_maxslots(device_t dev) 2556bb0d0a8eSMike Smith { 25575502348dSJustin Hibbits #if !defined(__amd64__) && !defined(__i386__) 25588b92ad43SJustin Hibbits uint32_t pcie_pos; 25598b92ad43SJustin Hibbits uint16_t val; 25608b92ad43SJustin Hibbits 25618b92ad43SJustin Hibbits /* 25628b92ad43SJustin Hibbits * If this is a PCIe rootport or downstream switch port, there's only 25638b92ad43SJustin Hibbits * one slot permitted. 25648b92ad43SJustin Hibbits */ 25658b92ad43SJustin Hibbits if (pci_find_cap(dev, PCIY_EXPRESS, &pcie_pos) == 0) { 25668b92ad43SJustin Hibbits val = pci_read_config(dev, pcie_pos + PCIER_FLAGS, 2); 25678b92ad43SJustin Hibbits val &= PCIEM_FLAGS_TYPE; 25688b92ad43SJustin Hibbits if (val == PCIEM_TYPE_ROOT_PORT || 25698b92ad43SJustin Hibbits val == PCIEM_TYPE_DOWNSTREAM_PORT) 25708b92ad43SJustin Hibbits return (0); 25718b92ad43SJustin Hibbits } 25725502348dSJustin Hibbits #endif 25734fa59183SMike Smith return (PCI_SLOTMAX); 2574bb0d0a8eSMike Smith } 2575bb0d0a8eSMike Smith 257655d3ea17SRyan Stone static int 257755d3ea17SRyan Stone pcib_ari_maxslots(device_t dev) 257855d3ea17SRyan Stone { 257955d3ea17SRyan Stone struct pcib_softc *sc; 258055d3ea17SRyan Stone 258155d3ea17SRyan Stone sc = device_get_softc(dev); 258255d3ea17SRyan Stone 258355d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) 258455d3ea17SRyan Stone return (PCIE_ARI_SLOTMAX); 258555d3ea17SRyan Stone else 25868b92ad43SJustin Hibbits return (pcib_maxslots(dev)); 258755d3ea17SRyan Stone } 258855d3ea17SRyan Stone 258955d3ea17SRyan Stone static int 259055d3ea17SRyan Stone pcib_ari_maxfuncs(device_t dev) 259155d3ea17SRyan Stone { 259255d3ea17SRyan Stone struct pcib_softc *sc; 259355d3ea17SRyan Stone 259455d3ea17SRyan Stone sc = device_get_softc(dev); 259555d3ea17SRyan Stone 259655d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) 259755d3ea17SRyan Stone return (PCIE_ARI_FUNCMAX); 259855d3ea17SRyan Stone else 259955d3ea17SRyan Stone return (PCI_FUNCMAX); 260055d3ea17SRyan Stone } 260155d3ea17SRyan Stone 26022397d2d8SRyan Stone static void 26032397d2d8SRyan Stone pcib_ari_decode_rid(device_t pcib, uint16_t rid, int *bus, int *slot, 26042397d2d8SRyan Stone int *func) 26052397d2d8SRyan Stone { 26062397d2d8SRyan Stone struct pcib_softc *sc; 26072397d2d8SRyan Stone 26082397d2d8SRyan Stone sc = device_get_softc(pcib); 26092397d2d8SRyan Stone 26102397d2d8SRyan Stone *bus = PCI_RID2BUS(rid); 26112397d2d8SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 26122397d2d8SRyan Stone *slot = PCIE_ARI_RID2SLOT(rid); 26132397d2d8SRyan Stone *func = PCIE_ARI_RID2FUNC(rid); 26142397d2d8SRyan Stone } else { 26152397d2d8SRyan Stone *slot = PCI_RID2SLOT(rid); 26162397d2d8SRyan Stone *func = PCI_RID2FUNC(rid); 26172397d2d8SRyan Stone } 26182397d2d8SRyan Stone } 26192397d2d8SRyan Stone 2620bb0d0a8eSMike Smith /* 2621bb0d0a8eSMike Smith * Since we are a child of a PCI bus, its parent must support the pcib interface. 2622bb0d0a8eSMike Smith */ 262355d3ea17SRyan Stone static uint32_t 2624795dceffSWarner Losh pcib_read_config(device_t dev, u_int b, u_int s, u_int f, u_int reg, int width) 2625bb0d0a8eSMike Smith { 262682cb5c3bSJohn Baldwin #ifdef PCI_HP 262782cb5c3bSJohn Baldwin struct pcib_softc *sc; 262855d3ea17SRyan Stone 262982cb5c3bSJohn Baldwin sc = device_get_softc(dev); 263082cb5c3bSJohn Baldwin if (!pcib_present(sc)) { 263182cb5c3bSJohn Baldwin switch (width) { 263282cb5c3bSJohn Baldwin case 2: 263382cb5c3bSJohn Baldwin return (0xffff); 263482cb5c3bSJohn Baldwin case 1: 263582cb5c3bSJohn Baldwin return (0xff); 263682cb5c3bSJohn Baldwin default: 263782cb5c3bSJohn Baldwin return (0xffffffff); 263882cb5c3bSJohn Baldwin } 263982cb5c3bSJohn Baldwin } 264082cb5c3bSJohn Baldwin #endif 264155d3ea17SRyan Stone pcib_xlate_ari(dev, b, &s, &f); 264255d3ea17SRyan Stone return(PCIB_READ_CONFIG(device_get_parent(device_get_parent(dev)), b, s, 264355d3ea17SRyan Stone f, reg, width)); 2644bb0d0a8eSMike Smith } 2645bb0d0a8eSMike Smith 264655d3ea17SRyan Stone static void 2647795dceffSWarner Losh pcib_write_config(device_t dev, u_int b, u_int s, u_int f, u_int reg, uint32_t val, int width) 2648bb0d0a8eSMike Smith { 264982cb5c3bSJohn Baldwin #ifdef PCI_HP 265082cb5c3bSJohn Baldwin struct pcib_softc *sc; 265155d3ea17SRyan Stone 265282cb5c3bSJohn Baldwin sc = device_get_softc(dev); 265382cb5c3bSJohn Baldwin if (!pcib_present(sc)) 265482cb5c3bSJohn Baldwin return; 265582cb5c3bSJohn Baldwin #endif 265655d3ea17SRyan Stone pcib_xlate_ari(dev, b, &s, &f); 265755d3ea17SRyan Stone PCIB_WRITE_CONFIG(device_get_parent(device_get_parent(dev)), b, s, f, 265855d3ea17SRyan Stone reg, val, width); 2659bb0d0a8eSMike Smith } 2660bb0d0a8eSMike Smith 2661bb0d0a8eSMike Smith /* 2662bb0d0a8eSMike Smith * Route an interrupt across a PCI bridge. 2663bb0d0a8eSMike Smith */ 26642c2d1d07SBenno Rice int 2665bb0d0a8eSMike Smith pcib_route_interrupt(device_t pcib, device_t dev, int pin) 2666bb0d0a8eSMike Smith { 2667bb0d0a8eSMike Smith device_t bus; 2668bb0d0a8eSMike Smith int parent_intpin; 2669bb0d0a8eSMike Smith int intnum; 2670bb0d0a8eSMike Smith 2671bb0d0a8eSMike Smith /* 2672bb0d0a8eSMike Smith * 2673bb0d0a8eSMike Smith * The PCI standard defines a swizzle of the child-side device/intpin to 2674bb0d0a8eSMike Smith * the parent-side intpin as follows. 2675bb0d0a8eSMike Smith * 2676bb0d0a8eSMike Smith * device = device on child bus 2677bb0d0a8eSMike Smith * child_intpin = intpin on child bus slot (0-3) 2678bb0d0a8eSMike Smith * parent_intpin = intpin on parent bus slot (0-3) 2679bb0d0a8eSMike Smith * 2680bb0d0a8eSMike Smith * parent_intpin = (device + child_intpin) % 4 2681bb0d0a8eSMike Smith */ 2682cdc95e1bSBernd Walter parent_intpin = (pci_get_slot(dev) + (pin - 1)) % 4; 2683bb0d0a8eSMike Smith 2684bb0d0a8eSMike Smith /* 2685bb0d0a8eSMike Smith * Our parent is a PCI bus. Its parent must export the pcib interface 2686bb0d0a8eSMike Smith * which includes the ability to route interrupts. 2687bb0d0a8eSMike Smith */ 2688bb0d0a8eSMike Smith bus = device_get_parent(pcib); 2689bb0d0a8eSMike Smith intnum = PCIB_ROUTE_INTERRUPT(device_get_parent(bus), pcib, parent_intpin + 1); 269039981fedSJohn Baldwin if (PCI_INTERRUPT_VALID(intnum) && bootverbose) { 2691c6a121abSJohn Baldwin device_printf(pcib, "slot %d INT%c is routed to irq %d\n", 2692c6a121abSJohn Baldwin pci_get_slot(dev), 'A' + pin - 1, intnum); 26938046c4b9SMike Smith } 2694bb0d0a8eSMike Smith return(intnum); 2695bb0d0a8eSMike Smith } 2696b173edafSJohn Baldwin 2697e706f7f0SJohn Baldwin /* Pass request to alloc MSI/MSI-X messages up to the parent bridge. */ 26989bf4c9c1SJohn Baldwin int 26999bf4c9c1SJohn Baldwin pcib_alloc_msi(device_t pcib, device_t dev, int count, int maxcount, int *irqs) 27009bf4c9c1SJohn Baldwin { 2701bd82bbb1SAndrew Gallatin struct pcib_softc *sc = device_get_softc(pcib); 27029bf4c9c1SJohn Baldwin device_t bus; 27039bf4c9c1SJohn Baldwin 270422bf1c7fSJohn Baldwin if (sc->flags & PCIB_DISABLE_MSI) 270522bf1c7fSJohn Baldwin return (ENXIO); 27069bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 27079bf4c9c1SJohn Baldwin return (PCIB_ALLOC_MSI(device_get_parent(bus), dev, count, maxcount, 27089bf4c9c1SJohn Baldwin irqs)); 27099bf4c9c1SJohn Baldwin } 27109bf4c9c1SJohn Baldwin 2711e706f7f0SJohn Baldwin /* Pass request to release MSI/MSI-X messages up to the parent bridge. */ 27129bf4c9c1SJohn Baldwin int 27139bf4c9c1SJohn Baldwin pcib_release_msi(device_t pcib, device_t dev, int count, int *irqs) 27149bf4c9c1SJohn Baldwin { 27159bf4c9c1SJohn Baldwin device_t bus; 27169bf4c9c1SJohn Baldwin 27179bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 27189bf4c9c1SJohn Baldwin return (PCIB_RELEASE_MSI(device_get_parent(bus), dev, count, irqs)); 27199bf4c9c1SJohn Baldwin } 27209bf4c9c1SJohn Baldwin 27219bf4c9c1SJohn Baldwin /* Pass request to alloc an MSI-X message up to the parent bridge. */ 27229bf4c9c1SJohn Baldwin int 2723e706f7f0SJohn Baldwin pcib_alloc_msix(device_t pcib, device_t dev, int *irq) 27249bf4c9c1SJohn Baldwin { 2725bd82bbb1SAndrew Gallatin struct pcib_softc *sc = device_get_softc(pcib); 27269bf4c9c1SJohn Baldwin device_t bus; 27279bf4c9c1SJohn Baldwin 272868e9cbd3SMarius Strobl if (sc->flags & PCIB_DISABLE_MSIX) 272922bf1c7fSJohn Baldwin return (ENXIO); 27309bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 2731e706f7f0SJohn Baldwin return (PCIB_ALLOC_MSIX(device_get_parent(bus), dev, irq)); 27325fe82bcaSJohn Baldwin } 27335fe82bcaSJohn Baldwin 27349bf4c9c1SJohn Baldwin /* Pass request to release an MSI-X message up to the parent bridge. */ 27359bf4c9c1SJohn Baldwin int 27369bf4c9c1SJohn Baldwin pcib_release_msix(device_t pcib, device_t dev, int irq) 27379bf4c9c1SJohn Baldwin { 27389bf4c9c1SJohn Baldwin device_t bus; 27399bf4c9c1SJohn Baldwin 27409bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 27419bf4c9c1SJohn Baldwin return (PCIB_RELEASE_MSIX(device_get_parent(bus), dev, irq)); 27429bf4c9c1SJohn Baldwin } 27439bf4c9c1SJohn Baldwin 2744e706f7f0SJohn Baldwin /* Pass request to map MSI/MSI-X message up to parent bridge. */ 2745e706f7f0SJohn Baldwin int 2746e706f7f0SJohn Baldwin pcib_map_msi(device_t pcib, device_t dev, int irq, uint64_t *addr, 2747e706f7f0SJohn Baldwin uint32_t *data) 2748e706f7f0SJohn Baldwin { 2749e706f7f0SJohn Baldwin device_t bus; 27504522ac77SLuoqi Chen int error; 2751e706f7f0SJohn Baldwin 2752e706f7f0SJohn Baldwin bus = device_get_parent(pcib); 27534522ac77SLuoqi Chen error = PCIB_MAP_MSI(device_get_parent(bus), dev, irq, addr, data); 27544522ac77SLuoqi Chen if (error) 27554522ac77SLuoqi Chen return (error); 27564522ac77SLuoqi Chen 27574522ac77SLuoqi Chen pci_ht_map_msi(pcib, *addr); 27584522ac77SLuoqi Chen return (0); 2759e706f7f0SJohn Baldwin } 2760e706f7f0SJohn Baldwin 276162508c53SJohn Baldwin /* Pass request for device power state up to parent bridge. */ 276262508c53SJohn Baldwin int 276362508c53SJohn Baldwin pcib_power_for_sleep(device_t pcib, device_t dev, int *pstate) 276462508c53SJohn Baldwin { 276562508c53SJohn Baldwin device_t bus; 276662508c53SJohn Baldwin 276762508c53SJohn Baldwin bus = device_get_parent(pcib); 276862508c53SJohn Baldwin return (PCIB_POWER_FOR_SLEEP(bus, dev, pstate)); 276962508c53SJohn Baldwin } 27705605a99eSRyan Stone 27712397d2d8SRyan Stone static int 27722397d2d8SRyan Stone pcib_ari_enabled(device_t pcib) 27732397d2d8SRyan Stone { 27742397d2d8SRyan Stone struct pcib_softc *sc; 27752397d2d8SRyan Stone 27762397d2d8SRyan Stone sc = device_get_softc(pcib); 27772397d2d8SRyan Stone 27782397d2d8SRyan Stone return ((sc->flags & PCIB_ENABLE_ARI) != 0); 27792397d2d8SRyan Stone } 27802397d2d8SRyan Stone 2781d7be980dSAndrew Turner static int 2782d7be980dSAndrew Turner pcib_ari_get_id(device_t pcib, device_t dev, enum pci_id_type type, 2783d7be980dSAndrew Turner uintptr_t *id) 278455d3ea17SRyan Stone { 278555d3ea17SRyan Stone struct pcib_softc *sc; 27861e43b18cSAndrew Turner device_t bus_dev; 278755d3ea17SRyan Stone uint8_t bus, slot, func; 278855d3ea17SRyan Stone 27891e43b18cSAndrew Turner if (type != PCI_ID_RID) { 27901e43b18cSAndrew Turner bus_dev = device_get_parent(pcib); 27911e43b18cSAndrew Turner return (PCIB_GET_ID(device_get_parent(bus_dev), dev, type, id)); 27921e43b18cSAndrew Turner } 2793d7be980dSAndrew Turner 279455d3ea17SRyan Stone sc = device_get_softc(pcib); 279555d3ea17SRyan Stone 279655d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 279755d3ea17SRyan Stone bus = pci_get_bus(dev); 279855d3ea17SRyan Stone func = pci_get_function(dev); 279955d3ea17SRyan Stone 2800d7be980dSAndrew Turner *id = (PCI_ARI_RID(bus, func)); 280155d3ea17SRyan Stone } else { 280255d3ea17SRyan Stone bus = pci_get_bus(dev); 280355d3ea17SRyan Stone slot = pci_get_slot(dev); 280455d3ea17SRyan Stone func = pci_get_function(dev); 280555d3ea17SRyan Stone 2806d7be980dSAndrew Turner *id = (PCI_RID(bus, slot, func)); 280755d3ea17SRyan Stone } 2808d7be980dSAndrew Turner 2809d7be980dSAndrew Turner return (0); 281055d3ea17SRyan Stone } 281155d3ea17SRyan Stone 281255d3ea17SRyan Stone /* 281355d3ea17SRyan Stone * Check that the downstream port (pcib) and the endpoint device (dev) both 281455d3ea17SRyan Stone * support ARI. If so, enable it and return 0, otherwise return an error. 281555d3ea17SRyan Stone */ 281655d3ea17SRyan Stone static int 281755d3ea17SRyan Stone pcib_try_enable_ari(device_t pcib, device_t dev) 281855d3ea17SRyan Stone { 281955d3ea17SRyan Stone struct pcib_softc *sc; 282055d3ea17SRyan Stone int error; 282155d3ea17SRyan Stone uint32_t cap2; 282255d3ea17SRyan Stone int ari_cap_off; 282355d3ea17SRyan Stone uint32_t ari_ver; 282455d3ea17SRyan Stone uint32_t pcie_pos; 282555d3ea17SRyan Stone 282655d3ea17SRyan Stone sc = device_get_softc(pcib); 282755d3ea17SRyan Stone 282855d3ea17SRyan Stone /* 282955d3ea17SRyan Stone * ARI is controlled in a register in the PCIe capability structure. 283055d3ea17SRyan Stone * If the downstream port does not have the PCIe capability structure 283155d3ea17SRyan Stone * then it does not support ARI. 283255d3ea17SRyan Stone */ 283355d3ea17SRyan Stone error = pci_find_cap(pcib, PCIY_EXPRESS, &pcie_pos); 283455d3ea17SRyan Stone if (error != 0) 283555d3ea17SRyan Stone return (ENODEV); 283655d3ea17SRyan Stone 283755d3ea17SRyan Stone /* Check that the PCIe port advertises ARI support. */ 283855d3ea17SRyan Stone cap2 = pci_read_config(pcib, pcie_pos + PCIER_DEVICE_CAP2, 4); 283955d3ea17SRyan Stone if (!(cap2 & PCIEM_CAP2_ARI)) 284055d3ea17SRyan Stone return (ENODEV); 284155d3ea17SRyan Stone 284255d3ea17SRyan Stone /* 284355d3ea17SRyan Stone * Check that the endpoint device advertises ARI support via the ARI 284455d3ea17SRyan Stone * extended capability structure. 284555d3ea17SRyan Stone */ 284655d3ea17SRyan Stone error = pci_find_extcap(dev, PCIZ_ARI, &ari_cap_off); 284755d3ea17SRyan Stone if (error != 0) 284855d3ea17SRyan Stone return (ENODEV); 284955d3ea17SRyan Stone 285055d3ea17SRyan Stone /* 285155d3ea17SRyan Stone * Finally, check that the endpoint device supports the same version 285255d3ea17SRyan Stone * of ARI that we do. 285355d3ea17SRyan Stone */ 285455d3ea17SRyan Stone ari_ver = pci_read_config(dev, ari_cap_off, 4); 285555d3ea17SRyan Stone if (PCI_EXTCAP_VER(ari_ver) != PCIB_SUPPORTED_ARI_VER) { 285655d3ea17SRyan Stone if (bootverbose) 285755d3ea17SRyan Stone device_printf(pcib, 285855d3ea17SRyan Stone "Unsupported version of ARI (%d) detected\n", 285955d3ea17SRyan Stone PCI_EXTCAP_VER(ari_ver)); 286055d3ea17SRyan Stone 286155d3ea17SRyan Stone return (ENXIO); 286255d3ea17SRyan Stone } 286355d3ea17SRyan Stone 286455d3ea17SRyan Stone pcib_enable_ari(sc, pcie_pos); 286555d3ea17SRyan Stone 286655d3ea17SRyan Stone return (0); 286755d3ea17SRyan Stone } 28684cb67729SWarner Losh 286928586889SWarner Losh int 287028586889SWarner Losh pcib_request_feature_allow(device_t pcib, device_t dev, 287128586889SWarner Losh enum pci_feature feature) 287228586889SWarner Losh { 287328586889SWarner Losh /* 28745914c62eSGavin Atkinson * No host firmware we have to negotiate with, so we allow 287528586889SWarner Losh * every valid feature requested. 287628586889SWarner Losh */ 287728586889SWarner Losh switch (feature) { 287828586889SWarner Losh case PCI_FEATURE_AER: 287928586889SWarner Losh case PCI_FEATURE_HP: 288028586889SWarner Losh break; 288128586889SWarner Losh default: 288228586889SWarner Losh return (EINVAL); 288328586889SWarner Losh } 288428586889SWarner Losh 288528586889SWarner Losh return (0); 288628586889SWarner Losh } 288728586889SWarner Losh 28881ffd07bdSJohn Baldwin int 28891ffd07bdSJohn Baldwin pcib_request_feature(device_t dev, enum pci_feature feature) 28901ffd07bdSJohn Baldwin { 28911ffd07bdSJohn Baldwin 28921ffd07bdSJohn Baldwin /* 28931ffd07bdSJohn Baldwin * Invoke PCIB_REQUEST_FEATURE of this bridge first in case 28941ffd07bdSJohn Baldwin * the firmware overrides the method of PCI-PCI bridges. 28951ffd07bdSJohn Baldwin */ 28961ffd07bdSJohn Baldwin return (PCIB_REQUEST_FEATURE(dev, dev, feature)); 28971ffd07bdSJohn Baldwin } 28981ffd07bdSJohn Baldwin 28994cb67729SWarner Losh /* 29004cb67729SWarner Losh * Pass the request to use this PCI feature up the tree. Either there's a 29014cb67729SWarner Losh * firmware like ACPI that's using this feature that will approve (or deny) the 29024cb67729SWarner Losh * request to take it over, or the platform has no such firmware, in which case 29034cb67729SWarner Losh * the request will be approved. If the request is approved, the OS is expected 29044cb67729SWarner Losh * to make use of the feature or render it harmless. 29054cb67729SWarner Losh */ 29064cb67729SWarner Losh static int 29071ffd07bdSJohn Baldwin pcib_request_feature_default(device_t pcib, device_t dev, 29081ffd07bdSJohn Baldwin enum pci_feature feature) 29094cb67729SWarner Losh { 29104cb67729SWarner Losh device_t bus; 29114cb67729SWarner Losh 29124cb67729SWarner Losh /* 29134cb67729SWarner Losh * Our parent is necessarily a pci bus. Its parent will either be 29144cb67729SWarner Losh * another pci bridge (which passes it up) or a host bridge that can 29154cb67729SWarner Losh * approve or reject the request. 29164cb67729SWarner Losh */ 29174cb67729SWarner Losh bus = device_get_parent(pcib); 29184cb67729SWarner Losh return (PCIB_REQUEST_FEATURE(device_get_parent(bus), dev, feature)); 29194cb67729SWarner Losh } 29205db2a4a8SKonstantin Belousov 29215db2a4a8SKonstantin Belousov static int 29225db2a4a8SKonstantin Belousov pcib_reset_child(device_t dev, device_t child, int flags) 29235db2a4a8SKonstantin Belousov { 29245db2a4a8SKonstantin Belousov struct pci_devinfo *pdinfo; 29255db2a4a8SKonstantin Belousov int error; 29265db2a4a8SKonstantin Belousov 29275db2a4a8SKonstantin Belousov error = 0; 29285db2a4a8SKonstantin Belousov if (dev == NULL || device_get_parent(child) != dev) 29295db2a4a8SKonstantin Belousov goto out; 29305db2a4a8SKonstantin Belousov error = ENXIO; 29315db2a4a8SKonstantin Belousov if (device_get_devclass(child) != devclass_find("pci")) 29325db2a4a8SKonstantin Belousov goto out; 29335db2a4a8SKonstantin Belousov pdinfo = device_get_ivars(dev); 29345db2a4a8SKonstantin Belousov if (pdinfo->cfg.pcie.pcie_location != 0 && 29355db2a4a8SKonstantin Belousov (pdinfo->cfg.pcie.pcie_type == PCIEM_TYPE_DOWNSTREAM_PORT || 29365db2a4a8SKonstantin Belousov pdinfo->cfg.pcie.pcie_type == PCIEM_TYPE_ROOT_PORT)) { 29375db2a4a8SKonstantin Belousov error = bus_helper_reset_prepare(child, flags); 29385db2a4a8SKonstantin Belousov if (error == 0) { 29395db2a4a8SKonstantin Belousov error = pcie_link_reset(dev, 29405db2a4a8SKonstantin Belousov pdinfo->cfg.pcie.pcie_location); 29415db2a4a8SKonstantin Belousov /* XXXKIB call _post even if error != 0 ? */ 29425db2a4a8SKonstantin Belousov bus_helper_reset_post(child, flags); 29435db2a4a8SKonstantin Belousov } 29445db2a4a8SKonstantin Belousov } 29455db2a4a8SKonstantin Belousov out: 29465db2a4a8SKonstantin Belousov return (error); 29475db2a4a8SKonstantin Belousov } 2948