1bb0d0a8eSMike Smith /*- 2bb0d0a8eSMike Smith * Copyright (c) 1994,1995 Stefan Esser, Wolfgang StanglMeier 3bb0d0a8eSMike Smith * Copyright (c) 2000 Michael Smith <msmith@freebsd.org> 4bb0d0a8eSMike Smith * Copyright (c) 2000 BSDi 5bb0d0a8eSMike Smith * All rights reserved. 6bb0d0a8eSMike Smith * 7bb0d0a8eSMike Smith * Redistribution and use in source and binary forms, with or without 8bb0d0a8eSMike Smith * modification, are permitted provided that the following conditions 9bb0d0a8eSMike Smith * are met: 10bb0d0a8eSMike Smith * 1. Redistributions of source code must retain the above copyright 11bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer. 12bb0d0a8eSMike Smith * 2. Redistributions in binary form must reproduce the above copyright 13bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer in the 14bb0d0a8eSMike Smith * documentation and/or other materials provided with the distribution. 15bb0d0a8eSMike Smith * 3. The name of the author may not be used to endorse or promote products 16bb0d0a8eSMike Smith * derived from this software without specific prior written permission. 17bb0d0a8eSMike Smith * 18bb0d0a8eSMike Smith * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19bb0d0a8eSMike Smith * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20bb0d0a8eSMike Smith * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21bb0d0a8eSMike Smith * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22bb0d0a8eSMike Smith * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23bb0d0a8eSMike Smith * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24bb0d0a8eSMike Smith * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25bb0d0a8eSMike Smith * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26bb0d0a8eSMike Smith * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27bb0d0a8eSMike Smith * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28bb0d0a8eSMike Smith * SUCH DAMAGE. 29bb0d0a8eSMike Smith */ 30bb0d0a8eSMike Smith 31aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 32aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 33aad970f1SDavid E. O'Brien 34bb0d0a8eSMike Smith /* 35bb0d0a8eSMike Smith * PCI:PCI bridge support. 36bb0d0a8eSMike Smith */ 37bb0d0a8eSMike Smith 3882cb5c3bSJohn Baldwin #include "opt_pci.h" 3982cb5c3bSJohn Baldwin 40bb0d0a8eSMike Smith #include <sys/param.h> 41bb0d0a8eSMike Smith #include <sys/bus.h> 4283c41143SJohn Baldwin #include <sys/kernel.h> 4383c41143SJohn Baldwin #include <sys/malloc.h> 4483c41143SJohn Baldwin #include <sys/module.h> 45a8b354a8SWarner Losh #include <sys/rman.h> 461c54ff33SMatthew N. Dodd #include <sys/sysctl.h> 4783c41143SJohn Baldwin #include <sys/systm.h> 4882cb5c3bSJohn Baldwin #include <sys/taskqueue.h> 49bb0d0a8eSMike Smith 5038d8c994SWarner Losh #include <dev/pci/pcivar.h> 5138d8c994SWarner Losh #include <dev/pci/pcireg.h> 5262508c53SJohn Baldwin #include <dev/pci/pci_private.h> 5338d8c994SWarner Losh #include <dev/pci/pcib_private.h> 54bb0d0a8eSMike Smith 55bb0d0a8eSMike Smith #include "pcib_if.h" 56bb0d0a8eSMike Smith 57bb0d0a8eSMike Smith static int pcib_probe(device_t dev); 58e36af292SJung-uk Kim static int pcib_suspend(device_t dev); 59e36af292SJung-uk Kim static int pcib_resume(device_t dev); 6062508c53SJohn Baldwin static int pcib_power_for_sleep(device_t pcib, device_t dev, 6162508c53SJohn Baldwin int *pstate); 62d7be980dSAndrew Turner static int pcib_ari_get_id(device_t pcib, device_t dev, 63d7be980dSAndrew Turner enum pci_id_type type, uintptr_t *id); 6455d3ea17SRyan Stone static uint32_t pcib_read_config(device_t dev, u_int b, u_int s, 6555d3ea17SRyan Stone u_int f, u_int reg, int width); 6655d3ea17SRyan Stone static void pcib_write_config(device_t dev, u_int b, u_int s, 6755d3ea17SRyan Stone u_int f, u_int reg, uint32_t val, int width); 6855d3ea17SRyan Stone static int pcib_ari_maxslots(device_t dev); 6955d3ea17SRyan Stone static int pcib_ari_maxfuncs(device_t dev); 7055d3ea17SRyan Stone static int pcib_try_enable_ari(device_t pcib, device_t dev); 712397d2d8SRyan Stone static int pcib_ari_enabled(device_t pcib); 722397d2d8SRyan Stone static void pcib_ari_decode_rid(device_t pcib, uint16_t rid, 732397d2d8SRyan Stone int *bus, int *slot, int *func); 7482cb5c3bSJohn Baldwin #ifdef PCI_HP 7582cb5c3bSJohn Baldwin static void pcib_pcie_ab_timeout(void *arg); 7682cb5c3bSJohn Baldwin static void pcib_pcie_cc_timeout(void *arg); 7782cb5c3bSJohn Baldwin static void pcib_pcie_dll_timeout(void *arg); 7882cb5c3bSJohn Baldwin #endif 79bb0d0a8eSMike Smith 80bb0d0a8eSMike Smith static device_method_t pcib_methods[] = { 81bb0d0a8eSMike Smith /* Device interface */ 82bb0d0a8eSMike Smith DEVMETHOD(device_probe, pcib_probe), 83bb0d0a8eSMike Smith DEVMETHOD(device_attach, pcib_attach), 844e30440dSWarner Losh DEVMETHOD(device_detach, bus_generic_detach), 85bb0d0a8eSMike Smith DEVMETHOD(device_shutdown, bus_generic_shutdown), 86e36af292SJung-uk Kim DEVMETHOD(device_suspend, pcib_suspend), 87e36af292SJung-uk Kim DEVMETHOD(device_resume, pcib_resume), 88bb0d0a8eSMike Smith 89bb0d0a8eSMike Smith /* Bus interface */ 9082cb5c3bSJohn Baldwin DEVMETHOD(bus_child_present, pcib_child_present), 91bb0d0a8eSMike Smith DEVMETHOD(bus_read_ivar, pcib_read_ivar), 92bb0d0a8eSMike Smith DEVMETHOD(bus_write_ivar, pcib_write_ivar), 93bb0d0a8eSMike Smith DEVMETHOD(bus_alloc_resource, pcib_alloc_resource), 9483c41143SJohn Baldwin #ifdef NEW_PCIB 9583c41143SJohn Baldwin DEVMETHOD(bus_adjust_resource, pcib_adjust_resource), 9683c41143SJohn Baldwin DEVMETHOD(bus_release_resource, pcib_release_resource), 9783c41143SJohn Baldwin #else 98d2c9344fSJohn Baldwin DEVMETHOD(bus_adjust_resource, bus_generic_adjust_resource), 99bb0d0a8eSMike Smith DEVMETHOD(bus_release_resource, bus_generic_release_resource), 10083c41143SJohn Baldwin #endif 101bb0d0a8eSMike Smith DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 102bb0d0a8eSMike Smith DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 103bb0d0a8eSMike Smith DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 104bb0d0a8eSMike Smith DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 105bb0d0a8eSMike Smith 106bb0d0a8eSMike Smith /* pcib interface */ 10755d3ea17SRyan Stone DEVMETHOD(pcib_maxslots, pcib_ari_maxslots), 10855d3ea17SRyan Stone DEVMETHOD(pcib_maxfuncs, pcib_ari_maxfuncs), 109bb0d0a8eSMike Smith DEVMETHOD(pcib_read_config, pcib_read_config), 110bb0d0a8eSMike Smith DEVMETHOD(pcib_write_config, pcib_write_config), 111bb0d0a8eSMike Smith DEVMETHOD(pcib_route_interrupt, pcib_route_interrupt), 1129bf4c9c1SJohn Baldwin DEVMETHOD(pcib_alloc_msi, pcib_alloc_msi), 1139bf4c9c1SJohn Baldwin DEVMETHOD(pcib_release_msi, pcib_release_msi), 1149bf4c9c1SJohn Baldwin DEVMETHOD(pcib_alloc_msix, pcib_alloc_msix), 1159bf4c9c1SJohn Baldwin DEVMETHOD(pcib_release_msix, pcib_release_msix), 116e706f7f0SJohn Baldwin DEVMETHOD(pcib_map_msi, pcib_map_msi), 11762508c53SJohn Baldwin DEVMETHOD(pcib_power_for_sleep, pcib_power_for_sleep), 118d7be980dSAndrew Turner DEVMETHOD(pcib_get_id, pcib_ari_get_id), 11955d3ea17SRyan Stone DEVMETHOD(pcib_try_enable_ari, pcib_try_enable_ari), 1202397d2d8SRyan Stone DEVMETHOD(pcib_ari_enabled, pcib_ari_enabled), 1212397d2d8SRyan Stone DEVMETHOD(pcib_decode_rid, pcib_ari_decode_rid), 122bb0d0a8eSMike Smith 1234b7ec270SMarius Strobl DEVMETHOD_END 124bb0d0a8eSMike Smith }; 125bb0d0a8eSMike Smith 12604dda605SJohn Baldwin static devclass_t pcib_devclass; 127bb0d0a8eSMike Smith 12804dda605SJohn Baldwin DEFINE_CLASS_0(pcib, pcib_driver, pcib_methods, sizeof(struct pcib_softc)); 12968e9cbd3SMarius Strobl DRIVER_MODULE(pcib, pci, pcib_driver, pcib_devclass, NULL, NULL); 130bb0d0a8eSMike Smith 13183c41143SJohn Baldwin #ifdef NEW_PCIB 1320070c94bSJohn Baldwin SYSCTL_DECL(_hw_pci); 1330070c94bSJohn Baldwin 1340070c94bSJohn Baldwin static int pci_clear_pcib; 1350070c94bSJohn Baldwin SYSCTL_INT(_hw_pci, OID_AUTO, clear_pcib, CTLFLAG_RDTUN, &pci_clear_pcib, 0, 1360070c94bSJohn Baldwin "Clear firmware-assigned resources for PCI-PCI bridge I/O windows."); 13783c41143SJohn Baldwin 13883c41143SJohn Baldwin /* 13983c41143SJohn Baldwin * Is a resource from a child device sub-allocated from one of our 14083c41143SJohn Baldwin * resource managers? 14183c41143SJohn Baldwin */ 14283c41143SJohn Baldwin static int 14383c41143SJohn Baldwin pcib_is_resource_managed(struct pcib_softc *sc, int type, struct resource *r) 14483c41143SJohn Baldwin { 14583c41143SJohn Baldwin 14683c41143SJohn Baldwin switch (type) { 1474edef187SJohn Baldwin #ifdef PCI_RES_BUS 1484edef187SJohn Baldwin case PCI_RES_BUS: 1494edef187SJohn Baldwin return (rman_is_region_manager(r, &sc->bus.rman)); 1504edef187SJohn Baldwin #endif 15183c41143SJohn Baldwin case SYS_RES_IOPORT: 15283c41143SJohn Baldwin return (rman_is_region_manager(r, &sc->io.rman)); 15383c41143SJohn Baldwin case SYS_RES_MEMORY: 15483c41143SJohn Baldwin /* Prefetchable resources may live in either memory rman. */ 15583c41143SJohn Baldwin if (rman_get_flags(r) & RF_PREFETCHABLE && 15683c41143SJohn Baldwin rman_is_region_manager(r, &sc->pmem.rman)) 15783c41143SJohn Baldwin return (1); 15883c41143SJohn Baldwin return (rman_is_region_manager(r, &sc->mem.rman)); 15983c41143SJohn Baldwin } 16083c41143SJohn Baldwin return (0); 16183c41143SJohn Baldwin } 16283c41143SJohn Baldwin 16383c41143SJohn Baldwin static int 16483c41143SJohn Baldwin pcib_is_window_open(struct pcib_window *pw) 16583c41143SJohn Baldwin { 16683c41143SJohn Baldwin 16783c41143SJohn Baldwin return (pw->valid && pw->base < pw->limit); 16883c41143SJohn Baldwin } 16983c41143SJohn Baldwin 17083c41143SJohn Baldwin /* 17183c41143SJohn Baldwin * XXX: If RF_ACTIVE did not also imply allocating a bus space tag and 17283c41143SJohn Baldwin * handle for the resource, we could pass RF_ACTIVE up to the PCI bus 17383c41143SJohn Baldwin * when allocating the resource windows and rely on the PCI bus driver 17483c41143SJohn Baldwin * to do this for us. 17583c41143SJohn Baldwin */ 17683c41143SJohn Baldwin static void 17783c41143SJohn Baldwin pcib_activate_window(struct pcib_softc *sc, int type) 17883c41143SJohn Baldwin { 17983c41143SJohn Baldwin 18083c41143SJohn Baldwin PCI_ENABLE_IO(device_get_parent(sc->dev), sc->dev, type); 18183c41143SJohn Baldwin } 18283c41143SJohn Baldwin 18383c41143SJohn Baldwin static void 18483c41143SJohn Baldwin pcib_write_windows(struct pcib_softc *sc, int mask) 18583c41143SJohn Baldwin { 18683c41143SJohn Baldwin device_t dev; 18783c41143SJohn Baldwin uint32_t val; 18883c41143SJohn Baldwin 18983c41143SJohn Baldwin dev = sc->dev; 19083c41143SJohn Baldwin if (sc->io.valid && mask & WIN_IO) { 19183c41143SJohn Baldwin val = pci_read_config(dev, PCIR_IOBASEL_1, 1); 19283c41143SJohn Baldwin if ((val & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 19383c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEH_1, 19483c41143SJohn Baldwin sc->io.base >> 16, 2); 19583c41143SJohn Baldwin pci_write_config(dev, PCIR_IOLIMITH_1, 19683c41143SJohn Baldwin sc->io.limit >> 16, 2); 19783c41143SJohn Baldwin } 19883c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, sc->io.base >> 8, 1); 19983c41143SJohn Baldwin pci_write_config(dev, PCIR_IOLIMITL_1, sc->io.limit >> 8, 1); 20083c41143SJohn Baldwin } 20183c41143SJohn Baldwin 20283c41143SJohn Baldwin if (mask & WIN_MEM) { 20383c41143SJohn Baldwin pci_write_config(dev, PCIR_MEMBASE_1, sc->mem.base >> 16, 2); 20483c41143SJohn Baldwin pci_write_config(dev, PCIR_MEMLIMIT_1, sc->mem.limit >> 16, 2); 20583c41143SJohn Baldwin } 20683c41143SJohn Baldwin 20783c41143SJohn Baldwin if (sc->pmem.valid && mask & WIN_PMEM) { 20883c41143SJohn Baldwin val = pci_read_config(dev, PCIR_PMBASEL_1, 2); 20983c41143SJohn Baldwin if ((val & PCIM_BRPM_MASK) == PCIM_BRPM_64) { 21083c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEH_1, 21183c41143SJohn Baldwin sc->pmem.base >> 32, 4); 21283c41143SJohn Baldwin pci_write_config(dev, PCIR_PMLIMITH_1, 21383c41143SJohn Baldwin sc->pmem.limit >> 32, 4); 21483c41143SJohn Baldwin } 21583c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, sc->pmem.base >> 16, 2); 21683c41143SJohn Baldwin pci_write_config(dev, PCIR_PMLIMITL_1, sc->pmem.limit >> 16, 2); 21783c41143SJohn Baldwin } 21883c41143SJohn Baldwin } 21983c41143SJohn Baldwin 220c825d4dcSJohn Baldwin /* 221c825d4dcSJohn Baldwin * This is used to reject I/O port allocations that conflict with an 222c825d4dcSJohn Baldwin * ISA alias range. 223c825d4dcSJohn Baldwin */ 224c825d4dcSJohn Baldwin static int 2252dd1bdf1SJustin Hibbits pcib_is_isa_range(struct pcib_softc *sc, rman_res_t start, rman_res_t end, 2262dd1bdf1SJustin Hibbits rman_res_t count) 227c825d4dcSJohn Baldwin { 2282dd1bdf1SJustin Hibbits rman_res_t next_alias; 229c825d4dcSJohn Baldwin 230c825d4dcSJohn Baldwin if (!(sc->bridgectl & PCIB_BCR_ISA_ENABLE)) 231c825d4dcSJohn Baldwin return (0); 232c825d4dcSJohn Baldwin 233c825d4dcSJohn Baldwin /* Only check fixed ranges for overlap. */ 234c825d4dcSJohn Baldwin if (start + count - 1 != end) 235c825d4dcSJohn Baldwin return (0); 236c825d4dcSJohn Baldwin 237c825d4dcSJohn Baldwin /* ISA aliases are only in the lower 64KB of I/O space. */ 238c825d4dcSJohn Baldwin if (start >= 65536) 239c825d4dcSJohn Baldwin return (0); 240c825d4dcSJohn Baldwin 241c825d4dcSJohn Baldwin /* Check for overlap with 0x000 - 0x0ff as a special case. */ 242c825d4dcSJohn Baldwin if (start < 0x100) 243c825d4dcSJohn Baldwin goto alias; 244c825d4dcSJohn Baldwin 245c825d4dcSJohn Baldwin /* 246c825d4dcSJohn Baldwin * If the start address is an alias, the range is an alias. 247c825d4dcSJohn Baldwin * Otherwise, compute the start of the next alias range and 248c825d4dcSJohn Baldwin * check if it is before the end of the candidate range. 249c825d4dcSJohn Baldwin */ 250c825d4dcSJohn Baldwin if ((start & 0x300) != 0) 251c825d4dcSJohn Baldwin goto alias; 252c825d4dcSJohn Baldwin next_alias = (start & ~0x3fful) | 0x100; 253c825d4dcSJohn Baldwin if (next_alias <= end) 254c825d4dcSJohn Baldwin goto alias; 255c825d4dcSJohn Baldwin return (0); 256c825d4dcSJohn Baldwin 257c825d4dcSJohn Baldwin alias: 258c825d4dcSJohn Baldwin if (bootverbose) 259c825d4dcSJohn Baldwin device_printf(sc->dev, 260da1b038aSJustin Hibbits "I/O range %#jx-%#jx overlaps with an ISA alias\n", start, 261c825d4dcSJohn Baldwin end); 262c825d4dcSJohn Baldwin return (1); 263c825d4dcSJohn Baldwin } 264c825d4dcSJohn Baldwin 265c825d4dcSJohn Baldwin static void 266c825d4dcSJohn Baldwin pcib_add_window_resources(struct pcib_window *w, struct resource **res, 267c825d4dcSJohn Baldwin int count) 268c825d4dcSJohn Baldwin { 269c825d4dcSJohn Baldwin struct resource **newarray; 270c825d4dcSJohn Baldwin int error, i; 271c825d4dcSJohn Baldwin 272c825d4dcSJohn Baldwin newarray = malloc(sizeof(struct resource *) * (w->count + count), 273c825d4dcSJohn Baldwin M_DEVBUF, M_WAITOK); 274c825d4dcSJohn Baldwin if (w->res != NULL) 275c825d4dcSJohn Baldwin bcopy(w->res, newarray, sizeof(struct resource *) * w->count); 276c825d4dcSJohn Baldwin bcopy(res, newarray + w->count, sizeof(struct resource *) * count); 277c825d4dcSJohn Baldwin free(w->res, M_DEVBUF); 278c825d4dcSJohn Baldwin w->res = newarray; 279c825d4dcSJohn Baldwin w->count += count; 280c825d4dcSJohn Baldwin 281c825d4dcSJohn Baldwin for (i = 0; i < count; i++) { 282c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, rman_get_start(res[i]), 283c825d4dcSJohn Baldwin rman_get_end(res[i])); 284c825d4dcSJohn Baldwin if (error) 285c825d4dcSJohn Baldwin panic("Failed to add resource to rman"); 286c825d4dcSJohn Baldwin } 287c825d4dcSJohn Baldwin } 288c825d4dcSJohn Baldwin 2892dd1bdf1SJustin Hibbits typedef void (nonisa_callback)(rman_res_t start, rman_res_t end, void *arg); 290c825d4dcSJohn Baldwin 291c825d4dcSJohn Baldwin static void 2922dd1bdf1SJustin Hibbits pcib_walk_nonisa_ranges(rman_res_t start, rman_res_t end, nonisa_callback *cb, 293c825d4dcSJohn Baldwin void *arg) 294c825d4dcSJohn Baldwin { 2952dd1bdf1SJustin Hibbits rman_res_t next_end; 296c825d4dcSJohn Baldwin 297c825d4dcSJohn Baldwin /* 298c825d4dcSJohn Baldwin * If start is within an ISA alias range, move up to the start 299c825d4dcSJohn Baldwin * of the next non-alias range. As a special case, addresses 300c825d4dcSJohn Baldwin * in the range 0x000 - 0x0ff should also be skipped since 301c825d4dcSJohn Baldwin * those are used for various system I/O devices in ISA 302c825d4dcSJohn Baldwin * systems. 303c825d4dcSJohn Baldwin */ 304c825d4dcSJohn Baldwin if (start <= 65535) { 305c825d4dcSJohn Baldwin if (start < 0x100 || (start & 0x300) != 0) { 306c825d4dcSJohn Baldwin start &= ~0x3ff; 307c825d4dcSJohn Baldwin start += 0x400; 308c825d4dcSJohn Baldwin } 309c825d4dcSJohn Baldwin } 310c825d4dcSJohn Baldwin 311c825d4dcSJohn Baldwin /* ISA aliases are only in the lower 64KB of I/O space. */ 312c825d4dcSJohn Baldwin while (start <= MIN(end, 65535)) { 313c825d4dcSJohn Baldwin next_end = MIN(start | 0xff, end); 314c825d4dcSJohn Baldwin cb(start, next_end, arg); 315c825d4dcSJohn Baldwin start += 0x400; 316c825d4dcSJohn Baldwin } 317c825d4dcSJohn Baldwin 318c825d4dcSJohn Baldwin if (start <= end) 319c825d4dcSJohn Baldwin cb(start, end, arg); 320c825d4dcSJohn Baldwin } 321c825d4dcSJohn Baldwin 322c825d4dcSJohn Baldwin static void 3232dd1bdf1SJustin Hibbits count_ranges(rman_res_t start, rman_res_t end, void *arg) 324c825d4dcSJohn Baldwin { 325c825d4dcSJohn Baldwin int *countp; 326c825d4dcSJohn Baldwin 327c825d4dcSJohn Baldwin countp = arg; 328c825d4dcSJohn Baldwin (*countp)++; 329c825d4dcSJohn Baldwin } 330c825d4dcSJohn Baldwin 331c825d4dcSJohn Baldwin struct alloc_state { 332c825d4dcSJohn Baldwin struct resource **res; 333c825d4dcSJohn Baldwin struct pcib_softc *sc; 334c825d4dcSJohn Baldwin int count, error; 335c825d4dcSJohn Baldwin }; 336c825d4dcSJohn Baldwin 337c825d4dcSJohn Baldwin static void 3382dd1bdf1SJustin Hibbits alloc_ranges(rman_res_t start, rman_res_t end, void *arg) 339c825d4dcSJohn Baldwin { 340c825d4dcSJohn Baldwin struct alloc_state *as; 341c825d4dcSJohn Baldwin struct pcib_window *w; 342c825d4dcSJohn Baldwin int rid; 343c825d4dcSJohn Baldwin 344c825d4dcSJohn Baldwin as = arg; 345c825d4dcSJohn Baldwin if (as->error != 0) 346c825d4dcSJohn Baldwin return; 347c825d4dcSJohn Baldwin 348c825d4dcSJohn Baldwin w = &as->sc->io; 349c825d4dcSJohn Baldwin rid = w->reg; 350c825d4dcSJohn Baldwin if (bootverbose) 351c825d4dcSJohn Baldwin device_printf(as->sc->dev, 352da1b038aSJustin Hibbits "allocating non-ISA range %#jx-%#jx\n", start, end); 353c825d4dcSJohn Baldwin as->res[as->count] = bus_alloc_resource(as->sc->dev, SYS_RES_IOPORT, 354c825d4dcSJohn Baldwin &rid, start, end, end - start + 1, 0); 355c825d4dcSJohn Baldwin if (as->res[as->count] == NULL) 356c825d4dcSJohn Baldwin as->error = ENXIO; 357c825d4dcSJohn Baldwin else 358c825d4dcSJohn Baldwin as->count++; 359c825d4dcSJohn Baldwin } 360c825d4dcSJohn Baldwin 361c825d4dcSJohn Baldwin static int 3622dd1bdf1SJustin Hibbits pcib_alloc_nonisa_ranges(struct pcib_softc *sc, rman_res_t start, rman_res_t end) 363c825d4dcSJohn Baldwin { 364c825d4dcSJohn Baldwin struct alloc_state as; 365c825d4dcSJohn Baldwin int i, new_count; 366c825d4dcSJohn Baldwin 367c825d4dcSJohn Baldwin /* First, see how many ranges we need. */ 368c825d4dcSJohn Baldwin new_count = 0; 369c825d4dcSJohn Baldwin pcib_walk_nonisa_ranges(start, end, count_ranges, &new_count); 370c825d4dcSJohn Baldwin 371c825d4dcSJohn Baldwin /* Second, allocate the ranges. */ 372c825d4dcSJohn Baldwin as.res = malloc(sizeof(struct resource *) * new_count, M_DEVBUF, 373c825d4dcSJohn Baldwin M_WAITOK); 374c825d4dcSJohn Baldwin as.sc = sc; 375c825d4dcSJohn Baldwin as.count = 0; 376c825d4dcSJohn Baldwin as.error = 0; 377c825d4dcSJohn Baldwin pcib_walk_nonisa_ranges(start, end, alloc_ranges, &as); 378c825d4dcSJohn Baldwin if (as.error != 0) { 379c825d4dcSJohn Baldwin for (i = 0; i < as.count; i++) 380c825d4dcSJohn Baldwin bus_release_resource(sc->dev, SYS_RES_IOPORT, 381c825d4dcSJohn Baldwin sc->io.reg, as.res[i]); 382c825d4dcSJohn Baldwin free(as.res, M_DEVBUF); 383c825d4dcSJohn Baldwin return (as.error); 384c825d4dcSJohn Baldwin } 385c825d4dcSJohn Baldwin KASSERT(as.count == new_count, ("%s: count mismatch", __func__)); 386c825d4dcSJohn Baldwin 387c825d4dcSJohn Baldwin /* Third, add the ranges to the window. */ 388c825d4dcSJohn Baldwin pcib_add_window_resources(&sc->io, as.res, as.count); 389c825d4dcSJohn Baldwin free(as.res, M_DEVBUF); 390c825d4dcSJohn Baldwin return (0); 391c825d4dcSJohn Baldwin } 392c825d4dcSJohn Baldwin 39383c41143SJohn Baldwin static void 39483c41143SJohn Baldwin pcib_alloc_window(struct pcib_softc *sc, struct pcib_window *w, int type, 39583c41143SJohn Baldwin int flags, pci_addr_t max_address) 39683c41143SJohn Baldwin { 397c825d4dcSJohn Baldwin struct resource *res; 39883c41143SJohn Baldwin char buf[64]; 39983c41143SJohn Baldwin int error, rid; 40083c41143SJohn Baldwin 40189977ce2SJustin Hibbits if (max_address != (rman_res_t)max_address) 402534ccd7bSJustin Hibbits max_address = ~0; 40383c41143SJohn Baldwin w->rman.rm_start = 0; 40483c41143SJohn Baldwin w->rman.rm_end = max_address; 40583c41143SJohn Baldwin w->rman.rm_type = RMAN_ARRAY; 40683c41143SJohn Baldwin snprintf(buf, sizeof(buf), "%s %s window", 40783c41143SJohn Baldwin device_get_nameunit(sc->dev), w->name); 40883c41143SJohn Baldwin w->rman.rm_descr = strdup(buf, M_DEVBUF); 40983c41143SJohn Baldwin error = rman_init(&w->rman); 41083c41143SJohn Baldwin if (error) 41183c41143SJohn Baldwin panic("Failed to initialize %s %s rman", 41283c41143SJohn Baldwin device_get_nameunit(sc->dev), w->name); 41383c41143SJohn Baldwin 41483c41143SJohn Baldwin if (!pcib_is_window_open(w)) 41583c41143SJohn Baldwin return; 41683c41143SJohn Baldwin 41783c41143SJohn Baldwin if (w->base > max_address || w->limit > max_address) { 41883c41143SJohn Baldwin device_printf(sc->dev, 41983c41143SJohn Baldwin "initial %s window has too many bits, ignoring\n", w->name); 42083c41143SJohn Baldwin return; 42183c41143SJohn Baldwin } 422c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE) 423c825d4dcSJohn Baldwin (void)pcib_alloc_nonisa_ranges(sc, w->base, w->limit); 424c825d4dcSJohn Baldwin else { 42583c41143SJohn Baldwin rid = w->reg; 426c825d4dcSJohn Baldwin res = bus_alloc_resource(sc->dev, type, &rid, w->base, w->limit, 42783c41143SJohn Baldwin w->limit - w->base + 1, flags); 428c825d4dcSJohn Baldwin if (res != NULL) 429c825d4dcSJohn Baldwin pcib_add_window_resources(w, &res, 1); 430c825d4dcSJohn Baldwin } 43183c41143SJohn Baldwin if (w->res == NULL) { 43283c41143SJohn Baldwin device_printf(sc->dev, 43383c41143SJohn Baldwin "failed to allocate initial %s window: %#jx-%#jx\n", 43483c41143SJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 43583c41143SJohn Baldwin w->base = max_address; 43683c41143SJohn Baldwin w->limit = 0; 43783c41143SJohn Baldwin pcib_write_windows(sc, w->mask); 43883c41143SJohn Baldwin return; 43983c41143SJohn Baldwin } 44083c41143SJohn Baldwin pcib_activate_window(sc, type); 44183c41143SJohn Baldwin } 44283c41143SJohn Baldwin 44383c41143SJohn Baldwin /* 44483c41143SJohn Baldwin * Initialize I/O windows. 44583c41143SJohn Baldwin */ 44683c41143SJohn Baldwin static void 44783c41143SJohn Baldwin pcib_probe_windows(struct pcib_softc *sc) 44883c41143SJohn Baldwin { 44983c41143SJohn Baldwin pci_addr_t max; 45083c41143SJohn Baldwin device_t dev; 45183c41143SJohn Baldwin uint32_t val; 45283c41143SJohn Baldwin 45383c41143SJohn Baldwin dev = sc->dev; 45483c41143SJohn Baldwin 4550070c94bSJohn Baldwin if (pci_clear_pcib) { 456809923caSJustin Hibbits pcib_bridge_init(dev); 4570070c94bSJohn Baldwin } 4580070c94bSJohn Baldwin 45983c41143SJohn Baldwin /* Determine if the I/O port window is implemented. */ 46083c41143SJohn Baldwin val = pci_read_config(dev, PCIR_IOBASEL_1, 1); 46183c41143SJohn Baldwin if (val == 0) { 46283c41143SJohn Baldwin /* 46383c41143SJohn Baldwin * If 'val' is zero, then only 16-bits of I/O space 46483c41143SJohn Baldwin * are supported. 46583c41143SJohn Baldwin */ 46683c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, 0xff, 1); 46783c41143SJohn Baldwin if (pci_read_config(dev, PCIR_IOBASEL_1, 1) != 0) { 46883c41143SJohn Baldwin sc->io.valid = 1; 46983c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, 0, 1); 47083c41143SJohn Baldwin } 47183c41143SJohn Baldwin } else 47283c41143SJohn Baldwin sc->io.valid = 1; 47383c41143SJohn Baldwin 47483c41143SJohn Baldwin /* Read the existing I/O port window. */ 47583c41143SJohn Baldwin if (sc->io.valid) { 47683c41143SJohn Baldwin sc->io.reg = PCIR_IOBASEL_1; 47783c41143SJohn Baldwin sc->io.step = 12; 47883c41143SJohn Baldwin sc->io.mask = WIN_IO; 47983c41143SJohn Baldwin sc->io.name = "I/O port"; 48083c41143SJohn Baldwin if ((val & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 48183c41143SJohn Baldwin sc->io.base = PCI_PPBIOBASE( 48283c41143SJohn Baldwin pci_read_config(dev, PCIR_IOBASEH_1, 2), val); 48383c41143SJohn Baldwin sc->io.limit = PCI_PPBIOLIMIT( 48483c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITH_1, 2), 48583c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 48683c41143SJohn Baldwin max = 0xffffffff; 48783c41143SJohn Baldwin } else { 48883c41143SJohn Baldwin sc->io.base = PCI_PPBIOBASE(0, val); 48983c41143SJohn Baldwin sc->io.limit = PCI_PPBIOLIMIT(0, 49083c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 49183c41143SJohn Baldwin max = 0xffff; 49283c41143SJohn Baldwin } 49383c41143SJohn Baldwin pcib_alloc_window(sc, &sc->io, SYS_RES_IOPORT, 0, max); 49483c41143SJohn Baldwin } 49583c41143SJohn Baldwin 49683c41143SJohn Baldwin /* Read the existing memory window. */ 49783c41143SJohn Baldwin sc->mem.valid = 1; 49883c41143SJohn Baldwin sc->mem.reg = PCIR_MEMBASE_1; 49983c41143SJohn Baldwin sc->mem.step = 20; 50083c41143SJohn Baldwin sc->mem.mask = WIN_MEM; 50183c41143SJohn Baldwin sc->mem.name = "memory"; 50283c41143SJohn Baldwin sc->mem.base = PCI_PPBMEMBASE(0, 50383c41143SJohn Baldwin pci_read_config(dev, PCIR_MEMBASE_1, 2)); 50483c41143SJohn Baldwin sc->mem.limit = PCI_PPBMEMLIMIT(0, 50583c41143SJohn Baldwin pci_read_config(dev, PCIR_MEMLIMIT_1, 2)); 50683c41143SJohn Baldwin pcib_alloc_window(sc, &sc->mem, SYS_RES_MEMORY, 0, 0xffffffff); 50783c41143SJohn Baldwin 50883c41143SJohn Baldwin /* Determine if the prefetchable memory window is implemented. */ 50983c41143SJohn Baldwin val = pci_read_config(dev, PCIR_PMBASEL_1, 2); 51083c41143SJohn Baldwin if (val == 0) { 51183c41143SJohn Baldwin /* 51283c41143SJohn Baldwin * If 'val' is zero, then only 32-bits of memory space 51383c41143SJohn Baldwin * are supported. 51483c41143SJohn Baldwin */ 51583c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, 0xffff, 2); 51683c41143SJohn Baldwin if (pci_read_config(dev, PCIR_PMBASEL_1, 2) != 0) { 51783c41143SJohn Baldwin sc->pmem.valid = 1; 51883c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, 0, 2); 51983c41143SJohn Baldwin } 52083c41143SJohn Baldwin } else 52183c41143SJohn Baldwin sc->pmem.valid = 1; 52283c41143SJohn Baldwin 52383c41143SJohn Baldwin /* Read the existing prefetchable memory window. */ 52483c41143SJohn Baldwin if (sc->pmem.valid) { 52583c41143SJohn Baldwin sc->pmem.reg = PCIR_PMBASEL_1; 52683c41143SJohn Baldwin sc->pmem.step = 20; 52783c41143SJohn Baldwin sc->pmem.mask = WIN_PMEM; 52883c41143SJohn Baldwin sc->pmem.name = "prefetch"; 52983c41143SJohn Baldwin if ((val & PCIM_BRPM_MASK) == PCIM_BRPM_64) { 53083c41143SJohn Baldwin sc->pmem.base = PCI_PPBMEMBASE( 53183c41143SJohn Baldwin pci_read_config(dev, PCIR_PMBASEH_1, 4), val); 53283c41143SJohn Baldwin sc->pmem.limit = PCI_PPBMEMLIMIT( 53383c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITH_1, 4), 53483c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITL_1, 2)); 53583c41143SJohn Baldwin max = 0xffffffffffffffff; 53683c41143SJohn Baldwin } else { 53783c41143SJohn Baldwin sc->pmem.base = PCI_PPBMEMBASE(0, val); 53883c41143SJohn Baldwin sc->pmem.limit = PCI_PPBMEMLIMIT(0, 53983c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITL_1, 2)); 54083c41143SJohn Baldwin max = 0xffffffff; 54183c41143SJohn Baldwin } 54283c41143SJohn Baldwin pcib_alloc_window(sc, &sc->pmem, SYS_RES_MEMORY, 54383c41143SJohn Baldwin RF_PREFETCHABLE, max); 54483c41143SJohn Baldwin } 54583c41143SJohn Baldwin } 54683c41143SJohn Baldwin 5474edef187SJohn Baldwin #ifdef PCI_RES_BUS 5484edef187SJohn Baldwin /* 5494edef187SJohn Baldwin * Allocate a suitable secondary bus for this bridge if needed and 5504edef187SJohn Baldwin * initialize the resource manager for the secondary bus range. Note 5514edef187SJohn Baldwin * that the minimum count is a desired value and this may allocate a 5524edef187SJohn Baldwin * smaller range. 5534edef187SJohn Baldwin */ 5544edef187SJohn Baldwin void 5554edef187SJohn Baldwin pcib_setup_secbus(device_t dev, struct pcib_secbus *bus, int min_count) 5564edef187SJohn Baldwin { 5574edef187SJohn Baldwin char buf[64]; 558ad6f36f8SJohn Baldwin int error, rid, sec_reg; 5594edef187SJohn Baldwin 5604edef187SJohn Baldwin switch (pci_read_config(dev, PCIR_HDRTYPE, 1) & PCIM_HDRTYPE) { 5614edef187SJohn Baldwin case PCIM_HDRTYPE_BRIDGE: 562ad6f36f8SJohn Baldwin sec_reg = PCIR_SECBUS_1; 5634edef187SJohn Baldwin bus->sub_reg = PCIR_SUBBUS_1; 5644edef187SJohn Baldwin break; 5654edef187SJohn Baldwin case PCIM_HDRTYPE_CARDBUS: 566ad6f36f8SJohn Baldwin sec_reg = PCIR_SECBUS_2; 5674edef187SJohn Baldwin bus->sub_reg = PCIR_SUBBUS_2; 5684edef187SJohn Baldwin break; 5694edef187SJohn Baldwin default: 5704edef187SJohn Baldwin panic("not a PCI bridge"); 5714edef187SJohn Baldwin } 572ad6f36f8SJohn Baldwin bus->sec = pci_read_config(dev, sec_reg, 1); 573ad6f36f8SJohn Baldwin bus->sub = pci_read_config(dev, bus->sub_reg, 1); 5744edef187SJohn Baldwin bus->dev = dev; 5754edef187SJohn Baldwin bus->rman.rm_start = 0; 5764edef187SJohn Baldwin bus->rman.rm_end = PCI_BUSMAX; 5774edef187SJohn Baldwin bus->rman.rm_type = RMAN_ARRAY; 5784edef187SJohn Baldwin snprintf(buf, sizeof(buf), "%s bus numbers", device_get_nameunit(dev)); 5794edef187SJohn Baldwin bus->rman.rm_descr = strdup(buf, M_DEVBUF); 5804edef187SJohn Baldwin error = rman_init(&bus->rman); 5814edef187SJohn Baldwin if (error) 5824edef187SJohn Baldwin panic("Failed to initialize %s bus number rman", 5834edef187SJohn Baldwin device_get_nameunit(dev)); 5844edef187SJohn Baldwin 5854edef187SJohn Baldwin /* 5864edef187SJohn Baldwin * Allocate a bus range. This will return an existing bus range 5874edef187SJohn Baldwin * if one exists, or a new bus range if one does not. 5884edef187SJohn Baldwin */ 5894edef187SJohn Baldwin rid = 0; 590c47476d7SJustin Hibbits bus->res = bus_alloc_resource_anywhere(dev, PCI_RES_BUS, &rid, 5914edef187SJohn Baldwin min_count, 0); 5924edef187SJohn Baldwin if (bus->res == NULL) { 5934edef187SJohn Baldwin /* 5944edef187SJohn Baldwin * Fall back to just allocating a range of a single bus 5954edef187SJohn Baldwin * number. 5964edef187SJohn Baldwin */ 597c47476d7SJustin Hibbits bus->res = bus_alloc_resource_anywhere(dev, PCI_RES_BUS, &rid, 5984edef187SJohn Baldwin 1, 0); 5994edef187SJohn Baldwin } else if (rman_get_size(bus->res) < min_count) 6004edef187SJohn Baldwin /* 6014edef187SJohn Baldwin * Attempt to grow the existing range to satisfy the 6024edef187SJohn Baldwin * minimum desired count. 6034edef187SJohn Baldwin */ 6044edef187SJohn Baldwin (void)bus_adjust_resource(dev, PCI_RES_BUS, bus->res, 6054edef187SJohn Baldwin rman_get_start(bus->res), rman_get_start(bus->res) + 6064edef187SJohn Baldwin min_count - 1); 6074edef187SJohn Baldwin 6084edef187SJohn Baldwin /* 6094edef187SJohn Baldwin * Add the initial resource to the rman. 6104edef187SJohn Baldwin */ 6114edef187SJohn Baldwin if (bus->res != NULL) { 6124edef187SJohn Baldwin error = rman_manage_region(&bus->rman, rman_get_start(bus->res), 6134edef187SJohn Baldwin rman_get_end(bus->res)); 6144edef187SJohn Baldwin if (error) 6154edef187SJohn Baldwin panic("Failed to add resource to rman"); 6164edef187SJohn Baldwin bus->sec = rman_get_start(bus->res); 6174edef187SJohn Baldwin bus->sub = rman_get_end(bus->res); 6184edef187SJohn Baldwin } 6194edef187SJohn Baldwin } 6204edef187SJohn Baldwin 6214edef187SJohn Baldwin static struct resource * 6224edef187SJohn Baldwin pcib_suballoc_bus(struct pcib_secbus *bus, device_t child, int *rid, 6232dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 6244edef187SJohn Baldwin { 6254edef187SJohn Baldwin struct resource *res; 6264edef187SJohn Baldwin 6274edef187SJohn Baldwin res = rman_reserve_resource(&bus->rman, start, end, count, flags, 6284edef187SJohn Baldwin child); 6294edef187SJohn Baldwin if (res == NULL) 6304edef187SJohn Baldwin return (NULL); 6314edef187SJohn Baldwin 6324edef187SJohn Baldwin if (bootverbose) 6334edef187SJohn Baldwin device_printf(bus->dev, 634da1b038aSJustin Hibbits "allocated bus range (%ju-%ju) for rid %d of %s\n", 6354edef187SJohn Baldwin rman_get_start(res), rman_get_end(res), *rid, 6364edef187SJohn Baldwin pcib_child_name(child)); 6374edef187SJohn Baldwin rman_set_rid(res, *rid); 6384edef187SJohn Baldwin return (res); 6394edef187SJohn Baldwin } 6404edef187SJohn Baldwin 6414edef187SJohn Baldwin /* 6424edef187SJohn Baldwin * Attempt to grow the secondary bus range. This is much simpler than 6434edef187SJohn Baldwin * for I/O windows as the range can only be grown by increasing 6444edef187SJohn Baldwin * subbus. 6454edef187SJohn Baldwin */ 6464edef187SJohn Baldwin static int 6472dd1bdf1SJustin Hibbits pcib_grow_subbus(struct pcib_secbus *bus, rman_res_t new_end) 6484edef187SJohn Baldwin { 6492dd1bdf1SJustin Hibbits rman_res_t old_end; 6504edef187SJohn Baldwin int error; 6514edef187SJohn Baldwin 6524edef187SJohn Baldwin old_end = rman_get_end(bus->res); 6534edef187SJohn Baldwin KASSERT(new_end > old_end, ("attempt to shrink subbus")); 6544edef187SJohn Baldwin error = bus_adjust_resource(bus->dev, PCI_RES_BUS, bus->res, 6554edef187SJohn Baldwin rman_get_start(bus->res), new_end); 6564edef187SJohn Baldwin if (error) 6574edef187SJohn Baldwin return (error); 6584edef187SJohn Baldwin if (bootverbose) 659da1b038aSJustin Hibbits device_printf(bus->dev, "grew bus range to %ju-%ju\n", 6604edef187SJohn Baldwin rman_get_start(bus->res), rman_get_end(bus->res)); 6614edef187SJohn Baldwin error = rman_manage_region(&bus->rman, old_end + 1, 6624edef187SJohn Baldwin rman_get_end(bus->res)); 6634edef187SJohn Baldwin if (error) 6644edef187SJohn Baldwin panic("Failed to add resource to rman"); 6654edef187SJohn Baldwin bus->sub = rman_get_end(bus->res); 6664edef187SJohn Baldwin pci_write_config(bus->dev, bus->sub_reg, bus->sub, 1); 6674edef187SJohn Baldwin return (0); 6684edef187SJohn Baldwin } 6694edef187SJohn Baldwin 6704edef187SJohn Baldwin struct resource * 6714edef187SJohn Baldwin pcib_alloc_subbus(struct pcib_secbus *bus, device_t child, int *rid, 6722dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 6734edef187SJohn Baldwin { 6744edef187SJohn Baldwin struct resource *res; 6752dd1bdf1SJustin Hibbits rman_res_t start_free, end_free, new_end; 6764edef187SJohn Baldwin 6774edef187SJohn Baldwin /* 6784edef187SJohn Baldwin * First, see if the request can be satisified by the existing 6794edef187SJohn Baldwin * bus range. 6804edef187SJohn Baldwin */ 6814edef187SJohn Baldwin res = pcib_suballoc_bus(bus, child, rid, start, end, count, flags); 6824edef187SJohn Baldwin if (res != NULL) 6834edef187SJohn Baldwin return (res); 6844edef187SJohn Baldwin 6854edef187SJohn Baldwin /* 6864edef187SJohn Baldwin * Figure out a range to grow the bus range. First, find the 6874edef187SJohn Baldwin * first bus number after the last allocated bus in the rman and 6884edef187SJohn Baldwin * enforce that as a minimum starting point for the range. 6894edef187SJohn Baldwin */ 6904edef187SJohn Baldwin if (rman_last_free_region(&bus->rman, &start_free, &end_free) != 0 || 6914edef187SJohn Baldwin end_free != bus->sub) 6924edef187SJohn Baldwin start_free = bus->sub + 1; 6934edef187SJohn Baldwin if (start_free < start) 6944edef187SJohn Baldwin start_free = start; 6954edef187SJohn Baldwin new_end = start_free + count - 1; 6964edef187SJohn Baldwin 6974edef187SJohn Baldwin /* 6984edef187SJohn Baldwin * See if this new range would satisfy the request if it 6994edef187SJohn Baldwin * succeeds. 7004edef187SJohn Baldwin */ 7014edef187SJohn Baldwin if (new_end > end) 7024edef187SJohn Baldwin return (NULL); 7034edef187SJohn Baldwin 7044edef187SJohn Baldwin /* Finally, attempt to grow the existing resource. */ 7054edef187SJohn Baldwin if (bootverbose) { 7064edef187SJohn Baldwin device_printf(bus->dev, 707da1b038aSJustin Hibbits "attempting to grow bus range for %ju buses\n", count); 708da1b038aSJustin Hibbits printf("\tback candidate range: %ju-%ju\n", start_free, 7094edef187SJohn Baldwin new_end); 7104edef187SJohn Baldwin } 7114edef187SJohn Baldwin if (pcib_grow_subbus(bus, new_end) == 0) 7124edef187SJohn Baldwin return (pcib_suballoc_bus(bus, child, rid, start, end, count, 7134edef187SJohn Baldwin flags)); 7144edef187SJohn Baldwin return (NULL); 7154edef187SJohn Baldwin } 7164edef187SJohn Baldwin #endif 7174edef187SJohn Baldwin 71883c41143SJohn Baldwin #else 71983c41143SJohn Baldwin 720bb0d0a8eSMike Smith /* 721b0a2d4b8SWarner Losh * Is the prefetch window open (eg, can we allocate memory in it?) 722b0a2d4b8SWarner Losh */ 723b0a2d4b8SWarner Losh static int 724b0a2d4b8SWarner Losh pcib_is_prefetch_open(struct pcib_softc *sc) 725b0a2d4b8SWarner Losh { 726b0a2d4b8SWarner Losh return (sc->pmembase > 0 && sc->pmembase < sc->pmemlimit); 727b0a2d4b8SWarner Losh } 728b0a2d4b8SWarner Losh 729b0a2d4b8SWarner Losh /* 730b0a2d4b8SWarner Losh * Is the nonprefetch window open (eg, can we allocate memory in it?) 731b0a2d4b8SWarner Losh */ 732b0a2d4b8SWarner Losh static int 733b0a2d4b8SWarner Losh pcib_is_nonprefetch_open(struct pcib_softc *sc) 734b0a2d4b8SWarner Losh { 735b0a2d4b8SWarner Losh return (sc->membase > 0 && sc->membase < sc->memlimit); 736b0a2d4b8SWarner Losh } 737b0a2d4b8SWarner Losh 738b0a2d4b8SWarner Losh /* 739b0a2d4b8SWarner Losh * Is the io window open (eg, can we allocate ports in it?) 740b0a2d4b8SWarner Losh */ 741b0a2d4b8SWarner Losh static int 742b0a2d4b8SWarner Losh pcib_is_io_open(struct pcib_softc *sc) 743b0a2d4b8SWarner Losh { 744b0a2d4b8SWarner Losh return (sc->iobase > 0 && sc->iobase < sc->iolimit); 745b0a2d4b8SWarner Losh } 746b0a2d4b8SWarner Losh 747b0a2d4b8SWarner Losh /* 748e36af292SJung-uk Kim * Get current I/O decode. 749e36af292SJung-uk Kim */ 750e36af292SJung-uk Kim static void 751e36af292SJung-uk Kim pcib_get_io_decode(struct pcib_softc *sc) 752e36af292SJung-uk Kim { 753e36af292SJung-uk Kim device_t dev; 754e36af292SJung-uk Kim uint32_t iolow; 755e36af292SJung-uk Kim 756e36af292SJung-uk Kim dev = sc->dev; 757e36af292SJung-uk Kim 758e36af292SJung-uk Kim iolow = pci_read_config(dev, PCIR_IOBASEL_1, 1); 759e36af292SJung-uk Kim if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) 760e36af292SJung-uk Kim sc->iobase = PCI_PPBIOBASE( 761e36af292SJung-uk Kim pci_read_config(dev, PCIR_IOBASEH_1, 2), iolow); 762e36af292SJung-uk Kim else 763e36af292SJung-uk Kim sc->iobase = PCI_PPBIOBASE(0, iolow); 764e36af292SJung-uk Kim 765e36af292SJung-uk Kim iolow = pci_read_config(dev, PCIR_IOLIMITL_1, 1); 766e36af292SJung-uk Kim if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) 767e36af292SJung-uk Kim sc->iolimit = PCI_PPBIOLIMIT( 768e36af292SJung-uk Kim pci_read_config(dev, PCIR_IOLIMITH_1, 2), iolow); 769e36af292SJung-uk Kim else 770e36af292SJung-uk Kim sc->iolimit = PCI_PPBIOLIMIT(0, iolow); 771e36af292SJung-uk Kim } 772e36af292SJung-uk Kim 773e36af292SJung-uk Kim /* 774e36af292SJung-uk Kim * Get current memory decode. 775e36af292SJung-uk Kim */ 776e36af292SJung-uk Kim static void 777e36af292SJung-uk Kim pcib_get_mem_decode(struct pcib_softc *sc) 778e36af292SJung-uk Kim { 779e36af292SJung-uk Kim device_t dev; 780e36af292SJung-uk Kim pci_addr_t pmemlow; 781e36af292SJung-uk Kim 782e36af292SJung-uk Kim dev = sc->dev; 783e36af292SJung-uk Kim 784e36af292SJung-uk Kim sc->membase = PCI_PPBMEMBASE(0, 785e36af292SJung-uk Kim pci_read_config(dev, PCIR_MEMBASE_1, 2)); 786e36af292SJung-uk Kim sc->memlimit = PCI_PPBMEMLIMIT(0, 787e36af292SJung-uk Kim pci_read_config(dev, PCIR_MEMLIMIT_1, 2)); 788e36af292SJung-uk Kim 789e36af292SJung-uk Kim pmemlow = pci_read_config(dev, PCIR_PMBASEL_1, 2); 790e36af292SJung-uk Kim if ((pmemlow & PCIM_BRPM_MASK) == PCIM_BRPM_64) 791e36af292SJung-uk Kim sc->pmembase = PCI_PPBMEMBASE( 792e36af292SJung-uk Kim pci_read_config(dev, PCIR_PMBASEH_1, 4), pmemlow); 793e36af292SJung-uk Kim else 794e36af292SJung-uk Kim sc->pmembase = PCI_PPBMEMBASE(0, pmemlow); 795e36af292SJung-uk Kim 796e36af292SJung-uk Kim pmemlow = pci_read_config(dev, PCIR_PMLIMITL_1, 2); 797e36af292SJung-uk Kim if ((pmemlow & PCIM_BRPM_MASK) == PCIM_BRPM_64) 798e36af292SJung-uk Kim sc->pmemlimit = PCI_PPBMEMLIMIT( 799e36af292SJung-uk Kim pci_read_config(dev, PCIR_PMLIMITH_1, 4), pmemlow); 800e36af292SJung-uk Kim else 801e36af292SJung-uk Kim sc->pmemlimit = PCI_PPBMEMLIMIT(0, pmemlow); 802e36af292SJung-uk Kim } 803e36af292SJung-uk Kim 804e36af292SJung-uk Kim /* 805e36af292SJung-uk Kim * Restore previous I/O decode. 806e36af292SJung-uk Kim */ 807e36af292SJung-uk Kim static void 808e36af292SJung-uk Kim pcib_set_io_decode(struct pcib_softc *sc) 809e36af292SJung-uk Kim { 810e36af292SJung-uk Kim device_t dev; 811e36af292SJung-uk Kim uint32_t iohi; 812e36af292SJung-uk Kim 813e36af292SJung-uk Kim dev = sc->dev; 814e36af292SJung-uk Kim 815e36af292SJung-uk Kim iohi = sc->iobase >> 16; 816e36af292SJung-uk Kim if (iohi > 0) 817e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOBASEH_1, iohi, 2); 818e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOBASEL_1, sc->iobase >> 8, 1); 819e36af292SJung-uk Kim 820e36af292SJung-uk Kim iohi = sc->iolimit >> 16; 821e36af292SJung-uk Kim if (iohi > 0) 822e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOLIMITH_1, iohi, 2); 823e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOLIMITL_1, sc->iolimit >> 8, 1); 824e36af292SJung-uk Kim } 825e36af292SJung-uk Kim 826e36af292SJung-uk Kim /* 827e36af292SJung-uk Kim * Restore previous memory decode. 828e36af292SJung-uk Kim */ 829e36af292SJung-uk Kim static void 830e36af292SJung-uk Kim pcib_set_mem_decode(struct pcib_softc *sc) 831e36af292SJung-uk Kim { 832e36af292SJung-uk Kim device_t dev; 833e36af292SJung-uk Kim pci_addr_t pmemhi; 834e36af292SJung-uk Kim 835e36af292SJung-uk Kim dev = sc->dev; 836e36af292SJung-uk Kim 837e36af292SJung-uk Kim pci_write_config(dev, PCIR_MEMBASE_1, sc->membase >> 16, 2); 838e36af292SJung-uk Kim pci_write_config(dev, PCIR_MEMLIMIT_1, sc->memlimit >> 16, 2); 839e36af292SJung-uk Kim 840e36af292SJung-uk Kim pmemhi = sc->pmembase >> 32; 841e36af292SJung-uk Kim if (pmemhi > 0) 842e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMBASEH_1, pmemhi, 4); 843e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMBASEL_1, sc->pmembase >> 16, 2); 844e36af292SJung-uk Kim 845e36af292SJung-uk Kim pmemhi = sc->pmemlimit >> 32; 846e36af292SJung-uk Kim if (pmemhi > 0) 847e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMLIMITH_1, pmemhi, 4); 848e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMLIMITL_1, sc->pmemlimit >> 16, 2); 849e36af292SJung-uk Kim } 85083c41143SJohn Baldwin #endif 851e36af292SJung-uk Kim 85282cb5c3bSJohn Baldwin #ifdef PCI_HP 85382cb5c3bSJohn Baldwin /* 85482cb5c3bSJohn Baldwin * PCI-express HotPlug support. 85582cb5c3bSJohn Baldwin */ 85682cb5c3bSJohn Baldwin static void 85782cb5c3bSJohn Baldwin pcib_probe_hotplug(struct pcib_softc *sc) 85882cb5c3bSJohn Baldwin { 85982cb5c3bSJohn Baldwin device_t dev; 86082cb5c3bSJohn Baldwin 86182cb5c3bSJohn Baldwin dev = sc->dev; 86282cb5c3bSJohn Baldwin if (pci_find_cap(dev, PCIY_EXPRESS, NULL) != 0) 86382cb5c3bSJohn Baldwin return; 86482cb5c3bSJohn Baldwin 86582cb5c3bSJohn Baldwin if (!(pcie_read_config(dev, PCIER_FLAGS, 2) & PCIEM_FLAGS_SLOT)) 86682cb5c3bSJohn Baldwin return; 86782cb5c3bSJohn Baldwin 86882cb5c3bSJohn Baldwin sc->pcie_link_cap = pcie_read_config(dev, PCIER_LINK_CAP, 4); 86982cb5c3bSJohn Baldwin sc->pcie_slot_cap = pcie_read_config(dev, PCIER_SLOT_CAP, 4); 87082cb5c3bSJohn Baldwin 87182cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_HPC) 87282cb5c3bSJohn Baldwin sc->flags |= PCIB_HOTPLUG; 87382cb5c3bSJohn Baldwin } 87482cb5c3bSJohn Baldwin 87582cb5c3bSJohn Baldwin /* 87682cb5c3bSJohn Baldwin * Send a HotPlug command to the slot control register. If this slot 877*07454911SJohn Baldwin * uses command completion interrupts and a previous command is still 878*07454911SJohn Baldwin * in progress, then the command is dropped. Once the previous 879*07454911SJohn Baldwin * command completes or times out, pcib_pcie_hotplug_update() will be 880*07454911SJohn Baldwin * invoked to post a new command based on the slot's state at that 881*07454911SJohn Baldwin * time. 88282cb5c3bSJohn Baldwin */ 88382cb5c3bSJohn Baldwin static void 88482cb5c3bSJohn Baldwin pcib_pcie_hotplug_command(struct pcib_softc *sc, uint16_t val, uint16_t mask) 88582cb5c3bSJohn Baldwin { 88682cb5c3bSJohn Baldwin device_t dev; 88782cb5c3bSJohn Baldwin uint16_t ctl, new; 88882cb5c3bSJohn Baldwin 88982cb5c3bSJohn Baldwin dev = sc->dev; 89082cb5c3bSJohn Baldwin 891*07454911SJohn Baldwin if (sc->flags & PCIB_HOTPLUG_CMD_PENDING) 892*07454911SJohn Baldwin return; 893*07454911SJohn Baldwin 89482cb5c3bSJohn Baldwin ctl = pcie_read_config(dev, PCIER_SLOT_CTL, 2); 89582cb5c3bSJohn Baldwin new = (ctl & ~mask) | val; 896*07454911SJohn Baldwin if (new == ctl) 897*07454911SJohn Baldwin return; 898*07454911SJohn Baldwin pcie_write_config(dev, PCIER_SLOT_CTL, new, 2); 899*07454911SJohn Baldwin if (!(sc->pcie_slot_cap & PCIEM_SLOT_CAP_NCCS)) { 90082cb5c3bSJohn Baldwin sc->flags |= PCIB_HOTPLUG_CMD_PENDING; 90182cb5c3bSJohn Baldwin if (!cold) 90282cb5c3bSJohn Baldwin callout_reset(&sc->pcie_cc_timer, hz, 90382cb5c3bSJohn Baldwin pcib_pcie_cc_timeout, sc); 90482cb5c3bSJohn Baldwin } 90582cb5c3bSJohn Baldwin } 90682cb5c3bSJohn Baldwin 90782cb5c3bSJohn Baldwin static void 90882cb5c3bSJohn Baldwin pcib_pcie_hotplug_command_completed(struct pcib_softc *sc) 90982cb5c3bSJohn Baldwin { 91082cb5c3bSJohn Baldwin device_t dev; 91182cb5c3bSJohn Baldwin 91282cb5c3bSJohn Baldwin dev = sc->dev; 91382cb5c3bSJohn Baldwin 91482cb5c3bSJohn Baldwin if (bootverbose) 91582cb5c3bSJohn Baldwin device_printf(dev, "Command Completed\n"); 91682cb5c3bSJohn Baldwin if (!(sc->flags & PCIB_HOTPLUG_CMD_PENDING)) 91782cb5c3bSJohn Baldwin return; 91882cb5c3bSJohn Baldwin callout_stop(&sc->pcie_cc_timer); 91982cb5c3bSJohn Baldwin sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING; 92082cb5c3bSJohn Baldwin } 92182cb5c3bSJohn Baldwin 92282cb5c3bSJohn Baldwin /* 92382cb5c3bSJohn Baldwin * Returns true if a card is fully inserted from the user's 92482cb5c3bSJohn Baldwin * perspective. It may not yet be ready for access, but the driver 92582cb5c3bSJohn Baldwin * can now start enabling access if necessary. 92682cb5c3bSJohn Baldwin */ 92782cb5c3bSJohn Baldwin static bool 92882cb5c3bSJohn Baldwin pcib_hotplug_inserted(struct pcib_softc *sc) 92982cb5c3bSJohn Baldwin { 93082cb5c3bSJohn Baldwin 93182cb5c3bSJohn Baldwin /* Pretend the card isn't present if a detach is forced. */ 93282cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACHING) 93382cb5c3bSJohn Baldwin return (false); 93482cb5c3bSJohn Baldwin 93582cb5c3bSJohn Baldwin /* Card must be present in the slot. */ 93682cb5c3bSJohn Baldwin if ((sc->pcie_slot_sta & PCIEM_SLOT_STA_PDS) == 0) 93782cb5c3bSJohn Baldwin return (false); 93882cb5c3bSJohn Baldwin 93982cb5c3bSJohn Baldwin /* A power fault implicitly turns off power to the slot. */ 94082cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_PFD) 94182cb5c3bSJohn Baldwin return (false); 94282cb5c3bSJohn Baldwin 94382cb5c3bSJohn Baldwin /* If the MRL is disengaged, the slot is powered off. */ 94482cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP && 94582cb5c3bSJohn Baldwin (sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSS) != 0) 94682cb5c3bSJohn Baldwin return (false); 94782cb5c3bSJohn Baldwin 94882cb5c3bSJohn Baldwin return (true); 94982cb5c3bSJohn Baldwin } 95082cb5c3bSJohn Baldwin 95182cb5c3bSJohn Baldwin /* 95282cb5c3bSJohn Baldwin * Returns -1 if the card is fully inserted, powered, and ready for 95382cb5c3bSJohn Baldwin * access. Otherwise, returns 0. 95482cb5c3bSJohn Baldwin */ 95582cb5c3bSJohn Baldwin static int 95682cb5c3bSJohn Baldwin pcib_hotplug_present(struct pcib_softc *sc) 95782cb5c3bSJohn Baldwin { 95882cb5c3bSJohn Baldwin device_t dev; 95982cb5c3bSJohn Baldwin 96082cb5c3bSJohn Baldwin dev = sc->dev; 96182cb5c3bSJohn Baldwin 96282cb5c3bSJohn Baldwin /* Card must be inserted. */ 96382cb5c3bSJohn Baldwin if (!pcib_hotplug_inserted(sc)) 96482cb5c3bSJohn Baldwin return (0); 96582cb5c3bSJohn Baldwin 96682cb5c3bSJohn Baldwin /* 96782cb5c3bSJohn Baldwin * Require the Electromechanical Interlock to be engaged if 96882cb5c3bSJohn Baldwin * present. 96982cb5c3bSJohn Baldwin */ 97082cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_EIP && 97182cb5c3bSJohn Baldwin (sc->pcie_slot_sta & PCIEM_SLOT_STA_EIS) == 0) 97282cb5c3bSJohn Baldwin return (0); 97382cb5c3bSJohn Baldwin 97482cb5c3bSJohn Baldwin /* Require the Data Link Layer to be active. */ 97582cb5c3bSJohn Baldwin if (sc->pcie_link_cap & PCIEM_LINK_CAP_DL_ACTIVE) { 97682cb5c3bSJohn Baldwin if (!(sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE)) 97782cb5c3bSJohn Baldwin return (0); 97882cb5c3bSJohn Baldwin } 97982cb5c3bSJohn Baldwin 98082cb5c3bSJohn Baldwin return (-1); 98182cb5c3bSJohn Baldwin } 98282cb5c3bSJohn Baldwin 98382cb5c3bSJohn Baldwin static void 98482cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(struct pcib_softc *sc, uint16_t val, uint16_t mask, 98582cb5c3bSJohn Baldwin bool schedule_task) 98682cb5c3bSJohn Baldwin { 98782cb5c3bSJohn Baldwin bool card_inserted; 98882cb5c3bSJohn Baldwin 98982cb5c3bSJohn Baldwin /* Clear DETACHING if Present Detect has cleared. */ 99082cb5c3bSJohn Baldwin if ((sc->pcie_slot_sta & (PCIEM_SLOT_STA_PDC | PCIEM_SLOT_STA_PDS)) == 99182cb5c3bSJohn Baldwin PCIEM_SLOT_STA_PDC) 99282cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACHING; 99382cb5c3bSJohn Baldwin 99482cb5c3bSJohn Baldwin card_inserted = pcib_hotplug_inserted(sc); 99582cb5c3bSJohn Baldwin 99682cb5c3bSJohn Baldwin /* Turn the power indicator on if a card is inserted. */ 99782cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PIP) { 99882cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_PIC; 99982cb5c3bSJohn Baldwin if (card_inserted) 100082cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_ON; 100182cb5c3bSJohn Baldwin else if (sc->flags & PCIB_DETACH_PENDING) 100282cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_BLINK; 100382cb5c3bSJohn Baldwin else 100482cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_OFF; 100582cb5c3bSJohn Baldwin } 100682cb5c3bSJohn Baldwin 100782cb5c3bSJohn Baldwin /* Turn the power on via the Power Controller if a card is inserted. */ 100882cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PCP) { 100982cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_PCC; 101082cb5c3bSJohn Baldwin if (card_inserted) 101182cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PC_ON; 101282cb5c3bSJohn Baldwin else 101382cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PC_OFF; 101482cb5c3bSJohn Baldwin } 101582cb5c3bSJohn Baldwin 101682cb5c3bSJohn Baldwin /* 101782cb5c3bSJohn Baldwin * If a card is inserted, enable the Electromechanical 101882cb5c3bSJohn Baldwin * Interlock. If a card is not inserted (or we are in the 101982cb5c3bSJohn Baldwin * process of detaching), disable the Electromechanical 102082cb5c3bSJohn Baldwin * Interlock. 102182cb5c3bSJohn Baldwin */ 102282cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_EIP) { 102382cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_EIC; 1024*07454911SJohn Baldwin if (card_inserted != 1025*07454911SJohn Baldwin !(sc->pcie_slot_sta & PCIEM_SLOT_STA_EIS)) 102682cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_EIC; 102782cb5c3bSJohn Baldwin } 102882cb5c3bSJohn Baldwin 102982cb5c3bSJohn Baldwin /* 103082cb5c3bSJohn Baldwin * Start a timer to see if the Data Link Layer times out. 103182cb5c3bSJohn Baldwin * Note that we only start the timer if Presence Detect 103282cb5c3bSJohn Baldwin * changed on this interrupt. Stop any scheduled timer if 103382cb5c3bSJohn Baldwin * the Data Link Layer is active. 103482cb5c3bSJohn Baldwin */ 103582cb5c3bSJohn Baldwin if (sc->pcie_link_cap & PCIEM_LINK_CAP_DL_ACTIVE) { 103682cb5c3bSJohn Baldwin if (card_inserted && 103782cb5c3bSJohn Baldwin !(sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE) && 103882cb5c3bSJohn Baldwin sc->pcie_slot_sta & PCIEM_SLOT_STA_PDC) { 103982cb5c3bSJohn Baldwin if (cold) 104082cb5c3bSJohn Baldwin device_printf(sc->dev, 104182cb5c3bSJohn Baldwin "Data Link Layer inactive\n"); 104282cb5c3bSJohn Baldwin else 104382cb5c3bSJohn Baldwin callout_reset(&sc->pcie_dll_timer, hz, 104482cb5c3bSJohn Baldwin pcib_pcie_dll_timeout, sc); 104582cb5c3bSJohn Baldwin } else if (sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE) 104682cb5c3bSJohn Baldwin callout_stop(&sc->pcie_dll_timer); 104782cb5c3bSJohn Baldwin } 104882cb5c3bSJohn Baldwin 104982cb5c3bSJohn Baldwin pcib_pcie_hotplug_command(sc, val, mask); 105082cb5c3bSJohn Baldwin 105182cb5c3bSJohn Baldwin /* 105282cb5c3bSJohn Baldwin * During attach the child "pci" device is added sychronously; 105382cb5c3bSJohn Baldwin * otherwise, the task is scheduled to manage the child 105482cb5c3bSJohn Baldwin * device. 105582cb5c3bSJohn Baldwin */ 105682cb5c3bSJohn Baldwin if (schedule_task && 105782cb5c3bSJohn Baldwin (pcib_hotplug_present(sc) != 0) != (sc->child != NULL)) 105882cb5c3bSJohn Baldwin taskqueue_enqueue(taskqueue_thread, &sc->pcie_hp_task); 105982cb5c3bSJohn Baldwin } 106082cb5c3bSJohn Baldwin 106182cb5c3bSJohn Baldwin static void 106282cb5c3bSJohn Baldwin pcib_pcie_intr(void *arg) 106382cb5c3bSJohn Baldwin { 106482cb5c3bSJohn Baldwin struct pcib_softc *sc; 106582cb5c3bSJohn Baldwin device_t dev; 106682cb5c3bSJohn Baldwin 106782cb5c3bSJohn Baldwin sc = arg; 106882cb5c3bSJohn Baldwin dev = sc->dev; 106982cb5c3bSJohn Baldwin sc->pcie_slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 107082cb5c3bSJohn Baldwin 107182cb5c3bSJohn Baldwin /* Clear the events just reported. */ 107282cb5c3bSJohn Baldwin pcie_write_config(dev, PCIER_SLOT_STA, sc->pcie_slot_sta, 2); 107382cb5c3bSJohn Baldwin 107482cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_ABP) { 107582cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACH_PENDING) { 107682cb5c3bSJohn Baldwin device_printf(dev, 107782cb5c3bSJohn Baldwin "Attention Button Pressed: Detach Cancelled\n"); 107882cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACH_PENDING; 107982cb5c3bSJohn Baldwin callout_stop(&sc->pcie_ab_timer); 108082cb5c3bSJohn Baldwin } else { 108182cb5c3bSJohn Baldwin device_printf(dev, 108282cb5c3bSJohn Baldwin "Attention Button Pressed: Detaching in 5 seconds\n"); 108382cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACH_PENDING; 108482cb5c3bSJohn Baldwin callout_reset(&sc->pcie_ab_timer, 5 * hz, 108582cb5c3bSJohn Baldwin pcib_pcie_ab_timeout, sc); 108682cb5c3bSJohn Baldwin } 108782cb5c3bSJohn Baldwin } 108882cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_PFD) 108982cb5c3bSJohn Baldwin device_printf(dev, "Power Fault Detected\n"); 109082cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSC) 109182cb5c3bSJohn Baldwin device_printf(dev, "MRL Sensor Changed to %s\n", 109282cb5c3bSJohn Baldwin sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSS ? "open" : 109382cb5c3bSJohn Baldwin "closed"); 109482cb5c3bSJohn Baldwin if (bootverbose && sc->pcie_slot_sta & PCIEM_SLOT_STA_PDC) 109582cb5c3bSJohn Baldwin device_printf(dev, "Present Detect Changed to %s\n", 109682cb5c3bSJohn Baldwin sc->pcie_slot_sta & PCIEM_SLOT_STA_PDS ? "card present" : 109782cb5c3bSJohn Baldwin "empty"); 109882cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_CC) 109982cb5c3bSJohn Baldwin pcib_pcie_hotplug_command_completed(sc); 110082cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_DLLSC) { 110182cb5c3bSJohn Baldwin sc->pcie_link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 110282cb5c3bSJohn Baldwin if (bootverbose) 110382cb5c3bSJohn Baldwin device_printf(dev, 110482cb5c3bSJohn Baldwin "Data Link Layer State Changed to %s\n", 110582cb5c3bSJohn Baldwin sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE ? 110682cb5c3bSJohn Baldwin "active" : "inactive"); 110782cb5c3bSJohn Baldwin } 110882cb5c3bSJohn Baldwin 110982cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 111082cb5c3bSJohn Baldwin } 111182cb5c3bSJohn Baldwin 111282cb5c3bSJohn Baldwin static void 111382cb5c3bSJohn Baldwin pcib_pcie_hotplug_task(void *context, int pending) 111482cb5c3bSJohn Baldwin { 111582cb5c3bSJohn Baldwin struct pcib_softc *sc; 111682cb5c3bSJohn Baldwin device_t dev; 111782cb5c3bSJohn Baldwin 111882cb5c3bSJohn Baldwin sc = context; 111982cb5c3bSJohn Baldwin mtx_lock(&Giant); 112082cb5c3bSJohn Baldwin dev = sc->dev; 112182cb5c3bSJohn Baldwin if (pcib_hotplug_present(sc) != 0) { 112282cb5c3bSJohn Baldwin if (sc->child == NULL) { 112382cb5c3bSJohn Baldwin sc->child = device_add_child(dev, "pci", -1); 112482cb5c3bSJohn Baldwin bus_generic_attach(dev); 112582cb5c3bSJohn Baldwin } 112682cb5c3bSJohn Baldwin } else { 112782cb5c3bSJohn Baldwin if (sc->child != NULL) { 112882cb5c3bSJohn Baldwin if (device_delete_child(dev, sc->child) == 0) 112982cb5c3bSJohn Baldwin sc->child = NULL; 113082cb5c3bSJohn Baldwin } 113182cb5c3bSJohn Baldwin } 113282cb5c3bSJohn Baldwin mtx_unlock(&Giant); 113382cb5c3bSJohn Baldwin } 113482cb5c3bSJohn Baldwin 113582cb5c3bSJohn Baldwin static void 113682cb5c3bSJohn Baldwin pcib_pcie_ab_timeout(void *arg) 113782cb5c3bSJohn Baldwin { 113882cb5c3bSJohn Baldwin struct pcib_softc *sc; 113982cb5c3bSJohn Baldwin device_t dev; 114082cb5c3bSJohn Baldwin 114182cb5c3bSJohn Baldwin sc = arg; 114282cb5c3bSJohn Baldwin dev = sc->dev; 114382cb5c3bSJohn Baldwin mtx_assert(&Giant, MA_OWNED); 114482cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACH_PENDING) { 114582cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACHING; 114682cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACH_PENDING; 114782cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 114882cb5c3bSJohn Baldwin } 114982cb5c3bSJohn Baldwin } 115082cb5c3bSJohn Baldwin 115182cb5c3bSJohn Baldwin static void 115282cb5c3bSJohn Baldwin pcib_pcie_cc_timeout(void *arg) 115382cb5c3bSJohn Baldwin { 115482cb5c3bSJohn Baldwin struct pcib_softc *sc; 115582cb5c3bSJohn Baldwin device_t dev; 115682cb5c3bSJohn Baldwin 115782cb5c3bSJohn Baldwin sc = arg; 115882cb5c3bSJohn Baldwin dev = sc->dev; 115982cb5c3bSJohn Baldwin mtx_assert(&Giant, MA_OWNED); 116082cb5c3bSJohn Baldwin if (sc->flags & PCIB_HOTPLUG_CMD_PENDING) { 116182cb5c3bSJohn Baldwin device_printf(dev, 116282cb5c3bSJohn Baldwin "Hotplug Command Timed Out - forcing detach\n"); 116382cb5c3bSJohn Baldwin sc->flags &= ~(PCIB_HOTPLUG_CMD_PENDING | PCIB_DETACH_PENDING); 116482cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACHING; 116582cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 116682cb5c3bSJohn Baldwin } 116782cb5c3bSJohn Baldwin } 116882cb5c3bSJohn Baldwin 116982cb5c3bSJohn Baldwin static void 117082cb5c3bSJohn Baldwin pcib_pcie_dll_timeout(void *arg) 117182cb5c3bSJohn Baldwin { 117282cb5c3bSJohn Baldwin struct pcib_softc *sc; 117382cb5c3bSJohn Baldwin device_t dev; 117482cb5c3bSJohn Baldwin uint16_t sta; 117582cb5c3bSJohn Baldwin 117682cb5c3bSJohn Baldwin sc = arg; 117782cb5c3bSJohn Baldwin dev = sc->dev; 117882cb5c3bSJohn Baldwin mtx_assert(&Giant, MA_OWNED); 117982cb5c3bSJohn Baldwin sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 118082cb5c3bSJohn Baldwin if (!(sta & PCIEM_LINK_STA_DL_ACTIVE)) { 118182cb5c3bSJohn Baldwin device_printf(dev, 118282cb5c3bSJohn Baldwin "Timed out waiting for Data Link Layer Active\n"); 118382cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACHING; 118482cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 118582cb5c3bSJohn Baldwin } else if (sta != sc->pcie_link_sta) { 118682cb5c3bSJohn Baldwin device_printf(dev, 118782cb5c3bSJohn Baldwin "Missed HotPlug interrupt waiting for DLL Active\n"); 118882cb5c3bSJohn Baldwin pcib_pcie_intr(sc); 118982cb5c3bSJohn Baldwin } 119082cb5c3bSJohn Baldwin } 119182cb5c3bSJohn Baldwin 119282cb5c3bSJohn Baldwin static int 119382cb5c3bSJohn Baldwin pcib_alloc_pcie_irq(struct pcib_softc *sc) 119482cb5c3bSJohn Baldwin { 119582cb5c3bSJohn Baldwin device_t dev; 119682cb5c3bSJohn Baldwin int count, error, rid; 119782cb5c3bSJohn Baldwin 119882cb5c3bSJohn Baldwin rid = -1; 119982cb5c3bSJohn Baldwin dev = sc->dev; 120082cb5c3bSJohn Baldwin 120182cb5c3bSJohn Baldwin /* 120282cb5c3bSJohn Baldwin * For simplicity, only use MSI-X if there is a single message. 120382cb5c3bSJohn Baldwin * To support a device with multiple messages we would have to 120482cb5c3bSJohn Baldwin * use remap intr if the MSI number is not 0. 120582cb5c3bSJohn Baldwin */ 120682cb5c3bSJohn Baldwin count = pci_msix_count(dev); 120782cb5c3bSJohn Baldwin if (count == 1) { 120882cb5c3bSJohn Baldwin error = pci_alloc_msix(dev, &count); 120982cb5c3bSJohn Baldwin if (error == 0) 121082cb5c3bSJohn Baldwin rid = 1; 121182cb5c3bSJohn Baldwin } 121282cb5c3bSJohn Baldwin 121382cb5c3bSJohn Baldwin if (rid < 0 && pci_msi_count(dev) > 0) { 121482cb5c3bSJohn Baldwin count = 1; 121582cb5c3bSJohn Baldwin error = pci_alloc_msi(dev, &count); 121682cb5c3bSJohn Baldwin if (error == 0) 121782cb5c3bSJohn Baldwin rid = 1; 121882cb5c3bSJohn Baldwin } 121982cb5c3bSJohn Baldwin 122082cb5c3bSJohn Baldwin if (rid < 0) 122182cb5c3bSJohn Baldwin rid = 0; 122282cb5c3bSJohn Baldwin 122382cb5c3bSJohn Baldwin sc->pcie_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 122482cb5c3bSJohn Baldwin RF_ACTIVE); 122582cb5c3bSJohn Baldwin if (sc->pcie_irq == NULL) { 122682cb5c3bSJohn Baldwin device_printf(dev, 122782cb5c3bSJohn Baldwin "Failed to allocate interrupt for PCI-e events\n"); 122882cb5c3bSJohn Baldwin if (rid > 0) 122982cb5c3bSJohn Baldwin pci_release_msi(dev); 123082cb5c3bSJohn Baldwin return (ENXIO); 123182cb5c3bSJohn Baldwin } 123282cb5c3bSJohn Baldwin 123382cb5c3bSJohn Baldwin error = bus_setup_intr(dev, sc->pcie_irq, INTR_TYPE_MISC, 123482cb5c3bSJohn Baldwin NULL, pcib_pcie_intr, sc, &sc->pcie_ihand); 123582cb5c3bSJohn Baldwin if (error) { 123682cb5c3bSJohn Baldwin device_printf(dev, "Failed to setup PCI-e interrupt handler\n"); 123782cb5c3bSJohn Baldwin bus_release_resource(dev, SYS_RES_IRQ, rid, sc->pcie_irq); 123882cb5c3bSJohn Baldwin if (rid > 0) 123982cb5c3bSJohn Baldwin pci_release_msi(dev); 124082cb5c3bSJohn Baldwin return (error); 124182cb5c3bSJohn Baldwin } 124282cb5c3bSJohn Baldwin return (0); 124382cb5c3bSJohn Baldwin } 124482cb5c3bSJohn Baldwin 124582cb5c3bSJohn Baldwin static void 124682cb5c3bSJohn Baldwin pcib_setup_hotplug(struct pcib_softc *sc) 124782cb5c3bSJohn Baldwin { 124882cb5c3bSJohn Baldwin device_t dev; 124982cb5c3bSJohn Baldwin uint16_t mask, val; 125082cb5c3bSJohn Baldwin 125182cb5c3bSJohn Baldwin dev = sc->dev; 125282cb5c3bSJohn Baldwin callout_init(&sc->pcie_ab_timer, 0); 125382cb5c3bSJohn Baldwin callout_init(&sc->pcie_cc_timer, 0); 125482cb5c3bSJohn Baldwin callout_init(&sc->pcie_dll_timer, 0); 125582cb5c3bSJohn Baldwin TASK_INIT(&sc->pcie_hp_task, 0, pcib_pcie_hotplug_task, sc); 125682cb5c3bSJohn Baldwin 125782cb5c3bSJohn Baldwin /* Allocate IRQ. */ 125882cb5c3bSJohn Baldwin if (pcib_alloc_pcie_irq(sc) != 0) 125982cb5c3bSJohn Baldwin return; 126082cb5c3bSJohn Baldwin 126182cb5c3bSJohn Baldwin sc->pcie_link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 126282cb5c3bSJohn Baldwin sc->pcie_slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 126382cb5c3bSJohn Baldwin 126482cb5c3bSJohn Baldwin /* Enable HotPlug events. */ 126582cb5c3bSJohn Baldwin mask = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE | 126682cb5c3bSJohn Baldwin PCIEM_SLOT_CTL_CCIE | PCIEM_SLOT_CTL_PDCE | PCIEM_SLOT_CTL_MRLSCE | 126782cb5c3bSJohn Baldwin PCIEM_SLOT_CTL_PFDE | PCIEM_SLOT_CTL_ABPE; 126882cb5c3bSJohn Baldwin val = PCIEM_SLOT_CTL_PDCE | PCIEM_SLOT_CTL_HPIE; 126982cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_APB) 127082cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_ABPE; 127182cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PCP) 127282cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PFDE; 127382cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP) 127482cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_MRLSCE; 127582cb5c3bSJohn Baldwin if (!(sc->pcie_slot_cap & PCIEM_SLOT_CAP_NCCS)) 127682cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_CCIE; 127782cb5c3bSJohn Baldwin if (sc->pcie_link_cap & PCIEM_LINK_CAP_DL_ACTIVE) 127882cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_DLLSCE; 127982cb5c3bSJohn Baldwin 128082cb5c3bSJohn Baldwin /* Turn the attention indicator off. */ 128182cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_AIP) { 128282cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_AIC; 128382cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_AI_OFF; 128482cb5c3bSJohn Baldwin } 128582cb5c3bSJohn Baldwin 128682cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, val, mask, false); 128782cb5c3bSJohn Baldwin } 128882cb5c3bSJohn Baldwin #endif 128982cb5c3bSJohn Baldwin 1290e36af292SJung-uk Kim /* 1291e36af292SJung-uk Kim * Get current bridge configuration. 1292e36af292SJung-uk Kim */ 1293e36af292SJung-uk Kim static void 1294e36af292SJung-uk Kim pcib_cfg_save(struct pcib_softc *sc) 1295e36af292SJung-uk Kim { 1296ad6f36f8SJohn Baldwin #ifndef NEW_PCIB 1297e36af292SJung-uk Kim device_t dev; 1298ad6f36f8SJohn Baldwin uint16_t command; 1299e36af292SJung-uk Kim 1300e36af292SJung-uk Kim dev = sc->dev; 1301e36af292SJung-uk Kim 1302ad6f36f8SJohn Baldwin command = pci_read_config(dev, PCIR_COMMAND, 2); 1303ad6f36f8SJohn Baldwin if (command & PCIM_CMD_PORTEN) 1304e36af292SJung-uk Kim pcib_get_io_decode(sc); 1305ad6f36f8SJohn Baldwin if (command & PCIM_CMD_MEMEN) 1306e36af292SJung-uk Kim pcib_get_mem_decode(sc); 130783c41143SJohn Baldwin #endif 1308e36af292SJung-uk Kim } 1309e36af292SJung-uk Kim 1310e36af292SJung-uk Kim /* 1311e36af292SJung-uk Kim * Restore previous bridge configuration. 1312e36af292SJung-uk Kim */ 1313e36af292SJung-uk Kim static void 1314e36af292SJung-uk Kim pcib_cfg_restore(struct pcib_softc *sc) 1315e36af292SJung-uk Kim { 1316e36af292SJung-uk Kim device_t dev; 1317ad6f36f8SJohn Baldwin #ifndef NEW_PCIB 1318ad6f36f8SJohn Baldwin uint16_t command; 1319ad6f36f8SJohn Baldwin #endif 1320e36af292SJung-uk Kim dev = sc->dev; 1321e36af292SJung-uk Kim 132283c41143SJohn Baldwin #ifdef NEW_PCIB 132383c41143SJohn Baldwin pcib_write_windows(sc, WIN_IO | WIN_MEM | WIN_PMEM); 132483c41143SJohn Baldwin #else 1325ad6f36f8SJohn Baldwin command = pci_read_config(dev, PCIR_COMMAND, 2); 1326ad6f36f8SJohn Baldwin if (command & PCIM_CMD_PORTEN) 1327e36af292SJung-uk Kim pcib_set_io_decode(sc); 1328ad6f36f8SJohn Baldwin if (command & PCIM_CMD_MEMEN) 1329e36af292SJung-uk Kim pcib_set_mem_decode(sc); 133083c41143SJohn Baldwin #endif 1331e36af292SJung-uk Kim } 1332e36af292SJung-uk Kim 1333e36af292SJung-uk Kim /* 1334bb0d0a8eSMike Smith * Generic device interface 1335bb0d0a8eSMike Smith */ 1336bb0d0a8eSMike Smith static int 1337bb0d0a8eSMike Smith pcib_probe(device_t dev) 1338bb0d0a8eSMike Smith { 1339bb0d0a8eSMike Smith if ((pci_get_class(dev) == PCIC_BRIDGE) && 1340bb0d0a8eSMike Smith (pci_get_subclass(dev) == PCIS_BRIDGE_PCI)) { 1341bb0d0a8eSMike Smith device_set_desc(dev, "PCI-PCI bridge"); 1342b7cbd25bSMarcel Moolenaar return(-10000); 1343bb0d0a8eSMike Smith } 1344bb0d0a8eSMike Smith return(ENXIO); 1345bb0d0a8eSMike Smith } 1346bb0d0a8eSMike Smith 13476f0d5884SJohn Baldwin void 13486f0d5884SJohn Baldwin pcib_attach_common(device_t dev) 1349bb0d0a8eSMike Smith { 1350bb0d0a8eSMike Smith struct pcib_softc *sc; 1351abf07f13SWarner Losh struct sysctl_ctx_list *sctx; 1352abf07f13SWarner Losh struct sysctl_oid *soid; 1353c825d4dcSJohn Baldwin int comma; 1354bb0d0a8eSMike Smith 1355bb0d0a8eSMike Smith sc = device_get_softc(dev); 1356bb0d0a8eSMike Smith sc->dev = dev; 1357bb0d0a8eSMike Smith 13584fa59183SMike Smith /* 13594fa59183SMike Smith * Get current bridge configuration. 13604fa59183SMike Smith */ 136155aaf894SMarius Strobl sc->domain = pci_get_domain(dev); 1362ad6f36f8SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 1363ad6f36f8SJohn Baldwin sc->bus.sec = pci_read_config(dev, PCIR_SECBUS_1, 1); 1364ad6f36f8SJohn Baldwin sc->bus.sub = pci_read_config(dev, PCIR_SUBBUS_1, 1); 1365ad6f36f8SJohn Baldwin #endif 1366ad6f36f8SJohn Baldwin sc->bridgectl = pci_read_config(dev, PCIR_BRIDGECTL_1, 2); 1367e36af292SJung-uk Kim pcib_cfg_save(sc); 13684fa59183SMike Smith 13694fa59183SMike Smith /* 13704edef187SJohn Baldwin * The primary bus register should always be the bus of the 13714edef187SJohn Baldwin * parent. 13724edef187SJohn Baldwin */ 13734edef187SJohn Baldwin sc->pribus = pci_get_bus(dev); 13744edef187SJohn Baldwin pci_write_config(dev, PCIR_PRIBUS_1, sc->pribus, 1); 13754edef187SJohn Baldwin 13764edef187SJohn Baldwin /* 1377abf07f13SWarner Losh * Setup sysctl reporting nodes 1378abf07f13SWarner Losh */ 1379abf07f13SWarner Losh sctx = device_get_sysctl_ctx(dev); 1380abf07f13SWarner Losh soid = device_get_sysctl_tree(dev); 1381abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "domain", 1382abf07f13SWarner Losh CTLFLAG_RD, &sc->domain, 0, "Domain number"); 1383abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "pribus", 1384abf07f13SWarner Losh CTLFLAG_RD, &sc->pribus, 0, "Primary bus number"); 1385abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "secbus", 13864edef187SJohn Baldwin CTLFLAG_RD, &sc->bus.sec, 0, "Secondary bus number"); 1387abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "subbus", 13884edef187SJohn Baldwin CTLFLAG_RD, &sc->bus.sub, 0, "Subordinate bus number"); 1389abf07f13SWarner Losh 1390abf07f13SWarner Losh /* 13914fa59183SMike Smith * Quirk handling. 13924fa59183SMike Smith */ 13934fa59183SMike Smith switch (pci_get_devid(dev)) { 13942ae5fd15SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 13954fa59183SMike Smith case 0x12258086: /* Intel 82454KX/GX (Orion) */ 13964fa59183SMike Smith { 1397b0cb115fSWarner Losh uint8_t supbus; 13984fa59183SMike Smith 13994fa59183SMike Smith supbus = pci_read_config(dev, 0x41, 1); 14004fa59183SMike Smith if (supbus != 0xff) { 14014edef187SJohn Baldwin sc->bus.sec = supbus + 1; 14024edef187SJohn Baldwin sc->bus.sub = supbus + 1; 14034fa59183SMike Smith } 14044fa59183SMike Smith break; 14054fa59183SMike Smith } 14064edef187SJohn Baldwin #endif 14074fa59183SMike Smith 1408e4b59fc5SWarner Losh /* 1409e4b59fc5SWarner Losh * The i82380FB mobile docking controller is a PCI-PCI bridge, 1410e4b59fc5SWarner Losh * and it is a subtractive bridge. However, the ProgIf is wrong 1411e4b59fc5SWarner Losh * so the normal setting of PCIB_SUBTRACTIVE bit doesn't 14124718610dSZbigniew Bodek * happen. There are also Toshiba and Cavium ThunderX bridges 14134718610dSZbigniew Bodek * that behave this way. 1414e4b59fc5SWarner Losh */ 14154718610dSZbigniew Bodek case 0xa002177d: /* Cavium ThunderX */ 1416e4b59fc5SWarner Losh case 0x124b8086: /* Intel 82380FB Mobile */ 1417e4b59fc5SWarner Losh case 0x060513d7: /* Toshiba ???? */ 1418e4b59fc5SWarner Losh sc->flags |= PCIB_SUBTRACTIVE; 1419e4b59fc5SWarner Losh break; 1420c94d6dbeSJung-uk Kim 14212ae5fd15SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 1422c94d6dbeSJung-uk Kim /* Compaq R3000 BIOS sets wrong subordinate bus number. */ 1423c94d6dbeSJung-uk Kim case 0x00dd10de: 1424c94d6dbeSJung-uk Kim { 1425c94d6dbeSJung-uk Kim char *cp; 1426c94d6dbeSJung-uk Kim 14272be111bfSDavide Italiano if ((cp = kern_getenv("smbios.planar.maker")) == NULL) 1428c94d6dbeSJung-uk Kim break; 14291def0ca6SJung-uk Kim if (strncmp(cp, "Compal", 6) != 0) { 14301def0ca6SJung-uk Kim freeenv(cp); 1431c94d6dbeSJung-uk Kim break; 14321def0ca6SJung-uk Kim } 14331def0ca6SJung-uk Kim freeenv(cp); 14342be111bfSDavide Italiano if ((cp = kern_getenv("smbios.planar.product")) == NULL) 14351def0ca6SJung-uk Kim break; 14361def0ca6SJung-uk Kim if (strncmp(cp, "08A0", 4) != 0) { 14371def0ca6SJung-uk Kim freeenv(cp); 14381def0ca6SJung-uk Kim break; 14391def0ca6SJung-uk Kim } 14401def0ca6SJung-uk Kim freeenv(cp); 14414edef187SJohn Baldwin if (sc->bus.sub < 0xa) { 1442c94d6dbeSJung-uk Kim pci_write_config(dev, PCIR_SUBBUS_1, 0xa, 1); 14434edef187SJohn Baldwin sc->bus.sub = pci_read_config(dev, PCIR_SUBBUS_1, 1); 1444c94d6dbeSJung-uk Kim } 1445c94d6dbeSJung-uk Kim break; 1446c94d6dbeSJung-uk Kim } 14474edef187SJohn Baldwin #endif 1448e4b59fc5SWarner Losh } 1449e4b59fc5SWarner Losh 145022bf1c7fSJohn Baldwin if (pci_msi_device_blacklisted(dev)) 145122bf1c7fSJohn Baldwin sc->flags |= PCIB_DISABLE_MSI; 145222bf1c7fSJohn Baldwin 145368e9cbd3SMarius Strobl if (pci_msix_device_blacklisted(dev)) 145468e9cbd3SMarius Strobl sc->flags |= PCIB_DISABLE_MSIX; 145568e9cbd3SMarius Strobl 1456e4b59fc5SWarner Losh /* 1457e4b59fc5SWarner Losh * Intel 815, 845 and other chipsets say they are PCI-PCI bridges, 1458e4b59fc5SWarner Losh * but have a ProgIF of 0x80. The 82801 family (AA, AB, BAM/CAM, 1459e4b59fc5SWarner Losh * BA/CA/DB and E) PCI bridges are HUB-PCI bridges, in Intelese. 1460e4b59fc5SWarner Losh * This means they act as if they were subtractively decoding 1461e4b59fc5SWarner Losh * bridges and pass all transactions. Mark them and real ProgIf 1 1462e4b59fc5SWarner Losh * parts as subtractive. 1463e4b59fc5SWarner Losh */ 1464e4b59fc5SWarner Losh if ((pci_get_devid(dev) & 0xff00ffff) == 0x24008086 || 1465657d9f9fSJohn Baldwin pci_read_config(dev, PCIR_PROGIF, 1) == PCIP_BRIDGE_PCI_SUBTRACTIVE) 1466e4b59fc5SWarner Losh sc->flags |= PCIB_SUBTRACTIVE; 1467e4b59fc5SWarner Losh 146882cb5c3bSJohn Baldwin #ifdef PCI_HP 146982cb5c3bSJohn Baldwin pcib_probe_hotplug(sc); 147082cb5c3bSJohn Baldwin #endif 147183c41143SJohn Baldwin #ifdef NEW_PCIB 14724edef187SJohn Baldwin #ifdef PCI_RES_BUS 14734edef187SJohn Baldwin pcib_setup_secbus(dev, &sc->bus, 1); 14744edef187SJohn Baldwin #endif 147583c41143SJohn Baldwin pcib_probe_windows(sc); 147683c41143SJohn Baldwin #endif 147782cb5c3bSJohn Baldwin #ifdef PCI_HP 147882cb5c3bSJohn Baldwin if (sc->flags & PCIB_HOTPLUG) 147982cb5c3bSJohn Baldwin pcib_setup_hotplug(sc); 148082cb5c3bSJohn Baldwin #endif 1481bb0d0a8eSMike Smith if (bootverbose) { 148255aaf894SMarius Strobl device_printf(dev, " domain %d\n", sc->domain); 14834edef187SJohn Baldwin device_printf(dev, " secondary bus %d\n", sc->bus.sec); 14844edef187SJohn Baldwin device_printf(dev, " subordinate bus %d\n", sc->bus.sub); 148583c41143SJohn Baldwin #ifdef NEW_PCIB 148683c41143SJohn Baldwin if (pcib_is_window_open(&sc->io)) 148783c41143SJohn Baldwin device_printf(dev, " I/O decode 0x%jx-0x%jx\n", 148883c41143SJohn Baldwin (uintmax_t)sc->io.base, (uintmax_t)sc->io.limit); 148983c41143SJohn Baldwin if (pcib_is_window_open(&sc->mem)) 149083c41143SJohn Baldwin device_printf(dev, " memory decode 0x%jx-0x%jx\n", 149183c41143SJohn Baldwin (uintmax_t)sc->mem.base, (uintmax_t)sc->mem.limit); 149283c41143SJohn Baldwin if (pcib_is_window_open(&sc->pmem)) 149383c41143SJohn Baldwin device_printf(dev, " prefetched decode 0x%jx-0x%jx\n", 149483c41143SJohn Baldwin (uintmax_t)sc->pmem.base, (uintmax_t)sc->pmem.limit); 149583c41143SJohn Baldwin #else 149683c41143SJohn Baldwin if (pcib_is_io_open(sc)) 149783c41143SJohn Baldwin device_printf(dev, " I/O decode 0x%x-0x%x\n", 149883c41143SJohn Baldwin sc->iobase, sc->iolimit); 1499b0a2d4b8SWarner Losh if (pcib_is_nonprefetch_open(sc)) 1500b0a2d4b8SWarner Losh device_printf(dev, " memory decode 0x%jx-0x%jx\n", 1501b0a2d4b8SWarner Losh (uintmax_t)sc->membase, (uintmax_t)sc->memlimit); 1502b0a2d4b8SWarner Losh if (pcib_is_prefetch_open(sc)) 1503b0a2d4b8SWarner Losh device_printf(dev, " prefetched decode 0x%jx-0x%jx\n", 1504b0a2d4b8SWarner Losh (uintmax_t)sc->pmembase, (uintmax_t)sc->pmemlimit); 150583c41143SJohn Baldwin #endif 1506c825d4dcSJohn Baldwin if (sc->bridgectl & (PCIB_BCR_ISA_ENABLE | PCIB_BCR_VGA_ENABLE) || 1507c825d4dcSJohn Baldwin sc->flags & PCIB_SUBTRACTIVE) { 1508c825d4dcSJohn Baldwin device_printf(dev, " special decode "); 1509c825d4dcSJohn Baldwin comma = 0; 1510c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_ISA_ENABLE) { 1511c825d4dcSJohn Baldwin printf("ISA"); 1512c825d4dcSJohn Baldwin comma = 1; 1513c825d4dcSJohn Baldwin } 1514c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_VGA_ENABLE) { 1515c825d4dcSJohn Baldwin printf("%sVGA", comma ? ", " : ""); 1516c825d4dcSJohn Baldwin comma = 1; 1517c825d4dcSJohn Baldwin } 1518e4b59fc5SWarner Losh if (sc->flags & PCIB_SUBTRACTIVE) 1519c825d4dcSJohn Baldwin printf("%ssubtractive", comma ? ", " : ""); 1520c825d4dcSJohn Baldwin printf("\n"); 1521c825d4dcSJohn Baldwin } 1522bb0d0a8eSMike Smith } 1523bb0d0a8eSMike Smith 1524bb0d0a8eSMike Smith /* 1525ef888152SJohn Baldwin * Always enable busmastering on bridges so that transactions 1526ef888152SJohn Baldwin * initiated on the secondary bus are passed through to the 1527ef888152SJohn Baldwin * primary bus. 1528ef888152SJohn Baldwin */ 1529ef888152SJohn Baldwin pci_enable_busmaster(dev); 15306f0d5884SJohn Baldwin } 1531bb0d0a8eSMike Smith 153282cb5c3bSJohn Baldwin #ifdef PCI_HP 153382cb5c3bSJohn Baldwin static int 153482cb5c3bSJohn Baldwin pcib_present(struct pcib_softc *sc) 153582cb5c3bSJohn Baldwin { 153682cb5c3bSJohn Baldwin 153782cb5c3bSJohn Baldwin if (sc->flags & PCIB_HOTPLUG) 153882cb5c3bSJohn Baldwin return (pcib_hotplug_present(sc) != 0); 153982cb5c3bSJohn Baldwin return (1); 154082cb5c3bSJohn Baldwin } 154182cb5c3bSJohn Baldwin #endif 154282cb5c3bSJohn Baldwin 154338906aedSJohn Baldwin int 154467e7d085SJohn Baldwin pcib_attach_child(device_t dev) 15456f0d5884SJohn Baldwin { 15466f0d5884SJohn Baldwin struct pcib_softc *sc; 15476f0d5884SJohn Baldwin 15486f0d5884SJohn Baldwin sc = device_get_softc(dev); 154967e7d085SJohn Baldwin if (sc->bus.sec == 0) { 155067e7d085SJohn Baldwin /* no secondary bus; we should have fixed this */ 155167e7d085SJohn Baldwin return(0); 155267e7d085SJohn Baldwin } 155367e7d085SJohn Baldwin 155482cb5c3bSJohn Baldwin #ifdef PCI_HP 155582cb5c3bSJohn Baldwin if (!pcib_present(sc)) { 155682cb5c3bSJohn Baldwin /* An empty HotPlug slot, so don't add a PCI bus yet. */ 155782cb5c3bSJohn Baldwin return (0); 155882cb5c3bSJohn Baldwin } 155982cb5c3bSJohn Baldwin #endif 156082cb5c3bSJohn Baldwin 156167e7d085SJohn Baldwin sc->child = device_add_child(dev, "pci", -1); 1562bb0d0a8eSMike Smith return (bus_generic_attach(dev)); 1563bb0d0a8eSMike Smith } 1564bb0d0a8eSMike Smith 156567e7d085SJohn Baldwin int 156667e7d085SJohn Baldwin pcib_attach(device_t dev) 156767e7d085SJohn Baldwin { 156867e7d085SJohn Baldwin 156967e7d085SJohn Baldwin pcib_attach_common(dev); 157067e7d085SJohn Baldwin return (pcib_attach_child(dev)); 1571bb0d0a8eSMike Smith } 1572bb0d0a8eSMike Smith 15736f0d5884SJohn Baldwin int 1574e36af292SJung-uk Kim pcib_suspend(device_t dev) 1575e36af292SJung-uk Kim { 1576e36af292SJung-uk Kim 1577e36af292SJung-uk Kim pcib_cfg_save(device_get_softc(dev)); 15787212fc6aSJohn Baldwin return (bus_generic_suspend(dev)); 1579e36af292SJung-uk Kim } 1580e36af292SJung-uk Kim 1581e36af292SJung-uk Kim int 1582e36af292SJung-uk Kim pcib_resume(device_t dev) 1583e36af292SJung-uk Kim { 1584e36af292SJung-uk Kim 1585e36af292SJung-uk Kim pcib_cfg_restore(device_get_softc(dev)); 1586e36af292SJung-uk Kim return (bus_generic_resume(dev)); 1587e36af292SJung-uk Kim } 1588e36af292SJung-uk Kim 1589809923caSJustin Hibbits void 1590809923caSJustin Hibbits pcib_bridge_init(device_t dev) 1591809923caSJustin Hibbits { 1592809923caSJustin Hibbits pci_write_config(dev, PCIR_IOBASEL_1, 0xff, 1); 1593809923caSJustin Hibbits pci_write_config(dev, PCIR_IOBASEH_1, 0xffff, 2); 1594809923caSJustin Hibbits pci_write_config(dev, PCIR_IOLIMITL_1, 0, 1); 1595809923caSJustin Hibbits pci_write_config(dev, PCIR_IOLIMITH_1, 0, 2); 1596809923caSJustin Hibbits pci_write_config(dev, PCIR_MEMBASE_1, 0xffff, 2); 1597809923caSJustin Hibbits pci_write_config(dev, PCIR_MEMLIMIT_1, 0, 2); 1598809923caSJustin Hibbits pci_write_config(dev, PCIR_PMBASEL_1, 0xffff, 2); 1599809923caSJustin Hibbits pci_write_config(dev, PCIR_PMBASEH_1, 0xffffffff, 4); 1600809923caSJustin Hibbits pci_write_config(dev, PCIR_PMLIMITL_1, 0, 2); 1601809923caSJustin Hibbits pci_write_config(dev, PCIR_PMLIMITH_1, 0, 4); 1602809923caSJustin Hibbits } 1603809923caSJustin Hibbits 1604e36af292SJung-uk Kim int 160582cb5c3bSJohn Baldwin pcib_child_present(device_t dev, device_t child) 160682cb5c3bSJohn Baldwin { 160782cb5c3bSJohn Baldwin #ifdef PCI_HP 160882cb5c3bSJohn Baldwin struct pcib_softc *sc = device_get_softc(dev); 160982cb5c3bSJohn Baldwin int retval; 161082cb5c3bSJohn Baldwin 161182cb5c3bSJohn Baldwin retval = bus_child_present(dev); 161282cb5c3bSJohn Baldwin if (retval != 0 && sc->flags & PCIB_HOTPLUG) 161382cb5c3bSJohn Baldwin retval = pcib_hotplug_present(sc); 161482cb5c3bSJohn Baldwin return (retval); 161582cb5c3bSJohn Baldwin #else 161682cb5c3bSJohn Baldwin return (bus_child_present(dev)); 161782cb5c3bSJohn Baldwin #endif 161882cb5c3bSJohn Baldwin } 161982cb5c3bSJohn Baldwin 162082cb5c3bSJohn Baldwin int 1621bb0d0a8eSMike Smith pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 1622bb0d0a8eSMike Smith { 1623bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 1624bb0d0a8eSMike Smith 1625bb0d0a8eSMike Smith switch (which) { 162655aaf894SMarius Strobl case PCIB_IVAR_DOMAIN: 162755aaf894SMarius Strobl *result = sc->domain; 162855aaf894SMarius Strobl return(0); 1629bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 16304edef187SJohn Baldwin *result = sc->bus.sec; 1631bb0d0a8eSMike Smith return(0); 1632bb0d0a8eSMike Smith } 1633bb0d0a8eSMike Smith return(ENOENT); 1634bb0d0a8eSMike Smith } 1635bb0d0a8eSMike Smith 16366f0d5884SJohn Baldwin int 1637bb0d0a8eSMike Smith pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 1638bb0d0a8eSMike Smith { 1639bb0d0a8eSMike Smith 1640bb0d0a8eSMike Smith switch (which) { 164155aaf894SMarius Strobl case PCIB_IVAR_DOMAIN: 164255aaf894SMarius Strobl return(EINVAL); 1643bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 16444edef187SJohn Baldwin return(EINVAL); 1645bb0d0a8eSMike Smith } 1646bb0d0a8eSMike Smith return(ENOENT); 1647bb0d0a8eSMike Smith } 1648bb0d0a8eSMike Smith 164983c41143SJohn Baldwin #ifdef NEW_PCIB 165083c41143SJohn Baldwin /* 165183c41143SJohn Baldwin * Attempt to allocate a resource from the existing resources assigned 165283c41143SJohn Baldwin * to a window. 165383c41143SJohn Baldwin */ 165483c41143SJohn Baldwin static struct resource * 165583c41143SJohn Baldwin pcib_suballoc_resource(struct pcib_softc *sc, struct pcib_window *w, 16562dd1bdf1SJustin Hibbits device_t child, int type, int *rid, rman_res_t start, rman_res_t end, 16572dd1bdf1SJustin Hibbits rman_res_t count, u_int flags) 165883c41143SJohn Baldwin { 165983c41143SJohn Baldwin struct resource *res; 166083c41143SJohn Baldwin 166183c41143SJohn Baldwin if (!pcib_is_window_open(w)) 166283c41143SJohn Baldwin return (NULL); 166383c41143SJohn Baldwin 166483c41143SJohn Baldwin res = rman_reserve_resource(&w->rman, start, end, count, 166583c41143SJohn Baldwin flags & ~RF_ACTIVE, child); 166683c41143SJohn Baldwin if (res == NULL) 166783c41143SJohn Baldwin return (NULL); 166883c41143SJohn Baldwin 166983c41143SJohn Baldwin if (bootverbose) 167083c41143SJohn Baldwin device_printf(sc->dev, 1671da1b038aSJustin Hibbits "allocated %s range (%#jx-%#jx) for rid %x of %s\n", 167283c41143SJohn Baldwin w->name, rman_get_start(res), rman_get_end(res), *rid, 167383c41143SJohn Baldwin pcib_child_name(child)); 167483c41143SJohn Baldwin rman_set_rid(res, *rid); 167583c41143SJohn Baldwin 167683c41143SJohn Baldwin /* 167783c41143SJohn Baldwin * If the resource should be active, pass that request up the 167883c41143SJohn Baldwin * tree. This assumes the parent drivers can handle 167983c41143SJohn Baldwin * activating sub-allocated resources. 168083c41143SJohn Baldwin */ 168183c41143SJohn Baldwin if (flags & RF_ACTIVE) { 168283c41143SJohn Baldwin if (bus_activate_resource(child, type, *rid, res) != 0) { 168383c41143SJohn Baldwin rman_release_resource(res); 168483c41143SJohn Baldwin return (NULL); 168583c41143SJohn Baldwin } 168683c41143SJohn Baldwin } 168783c41143SJohn Baldwin 168883c41143SJohn Baldwin return (res); 168983c41143SJohn Baldwin } 169083c41143SJohn Baldwin 1691c825d4dcSJohn Baldwin /* Allocate a fresh resource range for an unconfigured window. */ 1692c825d4dcSJohn Baldwin static int 1693c825d4dcSJohn Baldwin pcib_alloc_new_window(struct pcib_softc *sc, struct pcib_window *w, int type, 16942dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 1695c825d4dcSJohn Baldwin { 1696c825d4dcSJohn Baldwin struct resource *res; 16972dd1bdf1SJustin Hibbits rman_res_t base, limit, wmask; 1698c825d4dcSJohn Baldwin int rid; 1699c825d4dcSJohn Baldwin 1700c825d4dcSJohn Baldwin /* 1701c825d4dcSJohn Baldwin * If this is an I/O window on a bridge with ISA enable set 1702c825d4dcSJohn Baldwin * and the start address is below 64k, then try to allocate an 1703c825d4dcSJohn Baldwin * initial window of 0x1000 bytes long starting at address 1704c825d4dcSJohn Baldwin * 0xf000 and walking down. Note that if the original request 1705c825d4dcSJohn Baldwin * was larger than the non-aliased range size of 0x100 our 1706c825d4dcSJohn Baldwin * caller would have raised the start address up to 64k 1707c825d4dcSJohn Baldwin * already. 1708c825d4dcSJohn Baldwin */ 1709c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 1710c825d4dcSJohn Baldwin start < 65536) { 1711c825d4dcSJohn Baldwin for (base = 0xf000; (long)base >= 0; base -= 0x1000) { 1712c825d4dcSJohn Baldwin limit = base + 0xfff; 1713c825d4dcSJohn Baldwin 1714c825d4dcSJohn Baldwin /* 1715c825d4dcSJohn Baldwin * Skip ranges that wouldn't work for the 1716c825d4dcSJohn Baldwin * original request. Note that the actual 1717c825d4dcSJohn Baldwin * window that overlaps are the non-alias 1718c825d4dcSJohn Baldwin * ranges within [base, limit], so this isn't 1719c825d4dcSJohn Baldwin * quite a simple comparison. 1720c825d4dcSJohn Baldwin */ 1721c825d4dcSJohn Baldwin if (start + count > limit - 0x400) 1722c825d4dcSJohn Baldwin continue; 1723c825d4dcSJohn Baldwin if (base == 0) { 1724c825d4dcSJohn Baldwin /* 1725c825d4dcSJohn Baldwin * The first open region for the window at 1726c825d4dcSJohn Baldwin * 0 is 0x400-0x4ff. 1727c825d4dcSJohn Baldwin */ 1728c825d4dcSJohn Baldwin if (end - count + 1 < 0x400) 1729c825d4dcSJohn Baldwin continue; 1730c825d4dcSJohn Baldwin } else { 1731c825d4dcSJohn Baldwin if (end - count + 1 < base) 1732c825d4dcSJohn Baldwin continue; 1733c825d4dcSJohn Baldwin } 1734c825d4dcSJohn Baldwin 1735c825d4dcSJohn Baldwin if (pcib_alloc_nonisa_ranges(sc, base, limit) == 0) { 1736c825d4dcSJohn Baldwin w->base = base; 1737c825d4dcSJohn Baldwin w->limit = limit; 1738c825d4dcSJohn Baldwin return (0); 1739c825d4dcSJohn Baldwin } 1740c825d4dcSJohn Baldwin } 1741c825d4dcSJohn Baldwin return (ENOSPC); 1742c825d4dcSJohn Baldwin } 1743c825d4dcSJohn Baldwin 174489977ce2SJustin Hibbits wmask = ((rman_res_t)1 << w->step) - 1; 1745c825d4dcSJohn Baldwin if (RF_ALIGNMENT(flags) < w->step) { 1746c825d4dcSJohn Baldwin flags &= ~RF_ALIGNMENT_MASK; 1747c825d4dcSJohn Baldwin flags |= RF_ALIGNMENT_LOG2(w->step); 1748c825d4dcSJohn Baldwin } 1749c825d4dcSJohn Baldwin start &= ~wmask; 1750c825d4dcSJohn Baldwin end |= wmask; 175189977ce2SJustin Hibbits count = roundup2(count, (rman_res_t)1 << w->step); 1752c825d4dcSJohn Baldwin rid = w->reg; 1753c825d4dcSJohn Baldwin res = bus_alloc_resource(sc->dev, type, &rid, start, end, count, 1754c825d4dcSJohn Baldwin flags & ~RF_ACTIVE); 1755c825d4dcSJohn Baldwin if (res == NULL) 1756c825d4dcSJohn Baldwin return (ENOSPC); 1757c825d4dcSJohn Baldwin pcib_add_window_resources(w, &res, 1); 1758c825d4dcSJohn Baldwin pcib_activate_window(sc, type); 1759c825d4dcSJohn Baldwin w->base = rman_get_start(res); 1760c825d4dcSJohn Baldwin w->limit = rman_get_end(res); 1761c825d4dcSJohn Baldwin return (0); 1762c825d4dcSJohn Baldwin } 1763c825d4dcSJohn Baldwin 1764c825d4dcSJohn Baldwin /* Try to expand an existing window to the requested base and limit. */ 1765c825d4dcSJohn Baldwin static int 1766c825d4dcSJohn Baldwin pcib_expand_window(struct pcib_softc *sc, struct pcib_window *w, int type, 17672dd1bdf1SJustin Hibbits rman_res_t base, rman_res_t limit) 1768c825d4dcSJohn Baldwin { 1769c825d4dcSJohn Baldwin struct resource *res; 1770c825d4dcSJohn Baldwin int error, i, force_64k_base; 1771c825d4dcSJohn Baldwin 1772c825d4dcSJohn Baldwin KASSERT(base <= w->base && limit >= w->limit, 1773c825d4dcSJohn Baldwin ("attempting to shrink window")); 1774c825d4dcSJohn Baldwin 1775c825d4dcSJohn Baldwin /* 1776c825d4dcSJohn Baldwin * XXX: pcib_grow_window() doesn't try to do this anyway and 1777c825d4dcSJohn Baldwin * the error handling for all the edge cases would be tedious. 1778c825d4dcSJohn Baldwin */ 1779c825d4dcSJohn Baldwin KASSERT(limit == w->limit || base == w->base, 1780c825d4dcSJohn Baldwin ("attempting to grow both ends of a window")); 1781c825d4dcSJohn Baldwin 1782c825d4dcSJohn Baldwin /* 1783c825d4dcSJohn Baldwin * Yet more special handling for requests to expand an I/O 1784c825d4dcSJohn Baldwin * window behind an ISA-enabled bridge. Since I/O windows 1785c825d4dcSJohn Baldwin * have to grow in 0x1000 increments and the end of the 0xffff 1786c825d4dcSJohn Baldwin * range is an alias, growing a window below 64k will always 1787c825d4dcSJohn Baldwin * result in allocating new resources and never adjusting an 1788c825d4dcSJohn Baldwin * existing resource. 1789c825d4dcSJohn Baldwin */ 1790c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 1791c825d4dcSJohn Baldwin (limit <= 65535 || (base <= 65535 && base != w->base))) { 1792c825d4dcSJohn Baldwin KASSERT(limit == w->limit || limit <= 65535, 1793c825d4dcSJohn Baldwin ("attempting to grow both ends across 64k ISA alias")); 1794c825d4dcSJohn Baldwin 1795c825d4dcSJohn Baldwin if (base != w->base) 1796c825d4dcSJohn Baldwin error = pcib_alloc_nonisa_ranges(sc, base, w->base - 1); 1797c825d4dcSJohn Baldwin else 1798c825d4dcSJohn Baldwin error = pcib_alloc_nonisa_ranges(sc, w->limit + 1, 1799c825d4dcSJohn Baldwin limit); 1800c825d4dcSJohn Baldwin if (error == 0) { 1801c825d4dcSJohn Baldwin w->base = base; 1802c825d4dcSJohn Baldwin w->limit = limit; 1803c825d4dcSJohn Baldwin } 1804c825d4dcSJohn Baldwin return (error); 1805c825d4dcSJohn Baldwin } 1806c825d4dcSJohn Baldwin 1807c825d4dcSJohn Baldwin /* 1808c825d4dcSJohn Baldwin * Find the existing resource to adjust. Usually there is only one, 1809c825d4dcSJohn Baldwin * but for an ISA-enabled bridge we might be growing the I/O window 1810c825d4dcSJohn Baldwin * above 64k and need to find the existing resource that maps all 1811c825d4dcSJohn Baldwin * of the area above 64k. 1812c825d4dcSJohn Baldwin */ 1813c825d4dcSJohn Baldwin for (i = 0; i < w->count; i++) { 1814c825d4dcSJohn Baldwin if (rman_get_end(w->res[i]) == w->limit) 1815c825d4dcSJohn Baldwin break; 1816c825d4dcSJohn Baldwin } 1817c825d4dcSJohn Baldwin KASSERT(i != w->count, ("did not find existing resource")); 1818c825d4dcSJohn Baldwin res = w->res[i]; 1819c825d4dcSJohn Baldwin 1820c825d4dcSJohn Baldwin /* 1821c825d4dcSJohn Baldwin * Usually the resource we found should match the window's 1822c825d4dcSJohn Baldwin * existing range. The one exception is the ISA-enabled case 1823c825d4dcSJohn Baldwin * mentioned above in which case the resource should start at 1824c825d4dcSJohn Baldwin * 64k. 1825c825d4dcSJohn Baldwin */ 1826c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 1827c825d4dcSJohn Baldwin w->base <= 65535) { 1828c825d4dcSJohn Baldwin KASSERT(rman_get_start(res) == 65536, 1829c825d4dcSJohn Baldwin ("existing resource mismatch")); 1830c825d4dcSJohn Baldwin force_64k_base = 1; 1831c825d4dcSJohn Baldwin } else { 1832c825d4dcSJohn Baldwin KASSERT(w->base == rman_get_start(res), 1833c825d4dcSJohn Baldwin ("existing resource mismatch")); 1834c825d4dcSJohn Baldwin force_64k_base = 0; 1835c825d4dcSJohn Baldwin } 1836c825d4dcSJohn Baldwin 1837c825d4dcSJohn Baldwin error = bus_adjust_resource(sc->dev, type, res, force_64k_base ? 1838c825d4dcSJohn Baldwin rman_get_start(res) : base, limit); 1839c825d4dcSJohn Baldwin if (error) 1840c825d4dcSJohn Baldwin return (error); 1841c825d4dcSJohn Baldwin 1842c825d4dcSJohn Baldwin /* Add the newly allocated region to the resource manager. */ 1843c825d4dcSJohn Baldwin if (w->base != base) { 1844c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, base, w->base - 1); 1845c825d4dcSJohn Baldwin w->base = base; 1846c825d4dcSJohn Baldwin } else { 1847c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, w->limit + 1, limit); 1848c825d4dcSJohn Baldwin w->limit = limit; 1849c825d4dcSJohn Baldwin } 1850c825d4dcSJohn Baldwin if (error) { 1851c825d4dcSJohn Baldwin if (bootverbose) 1852c825d4dcSJohn Baldwin device_printf(sc->dev, 1853c825d4dcSJohn Baldwin "failed to expand %s resource manager\n", w->name); 1854c825d4dcSJohn Baldwin (void)bus_adjust_resource(sc->dev, type, res, force_64k_base ? 1855c825d4dcSJohn Baldwin rman_get_start(res) : w->base, w->limit); 1856c825d4dcSJohn Baldwin } 1857c825d4dcSJohn Baldwin return (error); 1858c825d4dcSJohn Baldwin } 1859c825d4dcSJohn Baldwin 186083c41143SJohn Baldwin /* 186183c41143SJohn Baldwin * Attempt to grow a window to make room for a given resource request. 186283c41143SJohn Baldwin */ 186383c41143SJohn Baldwin static int 186483c41143SJohn Baldwin pcib_grow_window(struct pcib_softc *sc, struct pcib_window *w, int type, 18652dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 186683c41143SJohn Baldwin { 18672dd1bdf1SJustin Hibbits rman_res_t align, start_free, end_free, front, back, wmask; 1868c825d4dcSJohn Baldwin int error; 186983c41143SJohn Baldwin 187083c41143SJohn Baldwin /* 187183c41143SJohn Baldwin * Clamp the desired resource range to the maximum address 187283c41143SJohn Baldwin * this window supports. Reject impossible requests. 1873c825d4dcSJohn Baldwin * 1874c825d4dcSJohn Baldwin * For I/O port requests behind a bridge with the ISA enable 1875c825d4dcSJohn Baldwin * bit set, force large allocations to start above 64k. 187683c41143SJohn Baldwin */ 187783c41143SJohn Baldwin if (!w->valid) 187883c41143SJohn Baldwin return (EINVAL); 1879c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_ISA_ENABLE && count > 0x100 && 1880c825d4dcSJohn Baldwin start < 65536) 1881c825d4dcSJohn Baldwin start = 65536; 188283c41143SJohn Baldwin if (end > w->rman.rm_end) 188383c41143SJohn Baldwin end = w->rman.rm_end; 188483c41143SJohn Baldwin if (start + count - 1 > end || start + count < start) 188583c41143SJohn Baldwin return (EINVAL); 188689977ce2SJustin Hibbits wmask = ((rman_res_t)1 << w->step) - 1; 188783c41143SJohn Baldwin 188883c41143SJohn Baldwin /* 188983c41143SJohn Baldwin * If there is no resource at all, just try to allocate enough 189083c41143SJohn Baldwin * aligned space for this resource. 189183c41143SJohn Baldwin */ 189283c41143SJohn Baldwin if (w->res == NULL) { 1893c825d4dcSJohn Baldwin error = pcib_alloc_new_window(sc, w, type, start, end, count, 1894c825d4dcSJohn Baldwin flags); 1895c825d4dcSJohn Baldwin if (error) { 189683c41143SJohn Baldwin if (bootverbose) 189783c41143SJohn Baldwin device_printf(sc->dev, 1898da1b038aSJustin Hibbits "failed to allocate initial %s window (%#jx-%#jx,%#jx)\n", 189983c41143SJohn Baldwin w->name, start, end, count); 190083c41143SJohn Baldwin return (error); 190183c41143SJohn Baldwin } 1902c825d4dcSJohn Baldwin if (bootverbose) 1903c825d4dcSJohn Baldwin device_printf(sc->dev, 1904c825d4dcSJohn Baldwin "allocated initial %s window of %#jx-%#jx\n", 1905c825d4dcSJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 190683c41143SJohn Baldwin goto updatewin; 190783c41143SJohn Baldwin } 190883c41143SJohn Baldwin 190983c41143SJohn Baldwin /* 191083c41143SJohn Baldwin * See if growing the window would help. Compute the minimum 191183c41143SJohn Baldwin * amount of address space needed on both the front and back 191283c41143SJohn Baldwin * ends of the existing window to satisfy the allocation. 191383c41143SJohn Baldwin * 191483c41143SJohn Baldwin * For each end, build a candidate region adjusting for the 191583c41143SJohn Baldwin * required alignment, etc. If there is a free region at the 191683c41143SJohn Baldwin * edge of the window, grow from the inner edge of the free 191783c41143SJohn Baldwin * region. Otherwise grow from the window boundary. 191883c41143SJohn Baldwin * 1919c825d4dcSJohn Baldwin * Growing an I/O window below 64k for a bridge with the ISA 1920c825d4dcSJohn Baldwin * enable bit doesn't require any special magic as the step 1921c825d4dcSJohn Baldwin * size of an I/O window (1k) always includes multiple 1922c825d4dcSJohn Baldwin * non-alias ranges when it is grown in either direction. 1923c825d4dcSJohn Baldwin * 192483c41143SJohn Baldwin * XXX: Special case: if w->res is completely empty and the 192583c41143SJohn Baldwin * request size is larger than w->res, we should find the 192683c41143SJohn Baldwin * optimal aligned buffer containing w->res and allocate that. 192783c41143SJohn Baldwin */ 192883c41143SJohn Baldwin if (bootverbose) 192983c41143SJohn Baldwin device_printf(sc->dev, 1930da1b038aSJustin Hibbits "attempting to grow %s window for (%#jx-%#jx,%#jx)\n", 193183c41143SJohn Baldwin w->name, start, end, count); 193289977ce2SJustin Hibbits align = (rman_res_t)1 << RF_ALIGNMENT(flags); 1933c825d4dcSJohn Baldwin if (start < w->base) { 193483c41143SJohn Baldwin if (rman_first_free_region(&w->rman, &start_free, &end_free) != 1935c825d4dcSJohn Baldwin 0 || start_free != w->base) 1936c825d4dcSJohn Baldwin end_free = w->base; 193783c41143SJohn Baldwin if (end_free > end) 1938ddac8cc9SJohn Baldwin end_free = end + 1; 193983c41143SJohn Baldwin 194083c41143SJohn Baldwin /* Move end_free down until it is properly aligned. */ 194183c41143SJohn Baldwin end_free &= ~(align - 1); 1942a49dcb46SJohn Baldwin end_free--; 1943a49dcb46SJohn Baldwin front = end_free - (count - 1); 194483c41143SJohn Baldwin 194583c41143SJohn Baldwin /* 194683c41143SJohn Baldwin * The resource would now be allocated at (front, 194783c41143SJohn Baldwin * end_free). Ensure that fits in the (start, end) 194883c41143SJohn Baldwin * bounds. end_free is checked above. If 'front' is 194983c41143SJohn Baldwin * ok, ensure it is properly aligned for this window. 195083c41143SJohn Baldwin * Also check for underflow. 195183c41143SJohn Baldwin */ 195283c41143SJohn Baldwin if (front >= start && front <= end_free) { 195383c41143SJohn Baldwin if (bootverbose) 1954da1b038aSJustin Hibbits printf("\tfront candidate range: %#jx-%#jx\n", 195583c41143SJohn Baldwin front, end_free); 1956a7b5acacSJohn Baldwin front &= ~wmask; 1957c825d4dcSJohn Baldwin front = w->base - front; 195883c41143SJohn Baldwin } else 195983c41143SJohn Baldwin front = 0; 196083c41143SJohn Baldwin } else 196183c41143SJohn Baldwin front = 0; 1962c825d4dcSJohn Baldwin if (end > w->limit) { 196383c41143SJohn Baldwin if (rman_last_free_region(&w->rman, &start_free, &end_free) != 1964c825d4dcSJohn Baldwin 0 || end_free != w->limit) 1965c825d4dcSJohn Baldwin start_free = w->limit + 1; 196683c41143SJohn Baldwin if (start_free < start) 196783c41143SJohn Baldwin start_free = start; 196883c41143SJohn Baldwin 196983c41143SJohn Baldwin /* Move start_free up until it is properly aligned. */ 197083c41143SJohn Baldwin start_free = roundup2(start_free, align); 1971a49dcb46SJohn Baldwin back = start_free + count - 1; 197283c41143SJohn Baldwin 197383c41143SJohn Baldwin /* 197483c41143SJohn Baldwin * The resource would now be allocated at (start_free, 197583c41143SJohn Baldwin * back). Ensure that fits in the (start, end) 197683c41143SJohn Baldwin * bounds. start_free is checked above. If 'back' is 197783c41143SJohn Baldwin * ok, ensure it is properly aligned for this window. 197883c41143SJohn Baldwin * Also check for overflow. 197983c41143SJohn Baldwin */ 198083c41143SJohn Baldwin if (back <= end && start_free <= back) { 198183c41143SJohn Baldwin if (bootverbose) 1982da1b038aSJustin Hibbits printf("\tback candidate range: %#jx-%#jx\n", 198383c41143SJohn Baldwin start_free, back); 1984a7b5acacSJohn Baldwin back |= wmask; 1985c825d4dcSJohn Baldwin back -= w->limit; 198683c41143SJohn Baldwin } else 198783c41143SJohn Baldwin back = 0; 198883c41143SJohn Baldwin } else 198983c41143SJohn Baldwin back = 0; 199083c41143SJohn Baldwin 199183c41143SJohn Baldwin /* 199283c41143SJohn Baldwin * Try to allocate the smallest needed region first. 199383c41143SJohn Baldwin * If that fails, fall back to the other region. 199483c41143SJohn Baldwin */ 199583c41143SJohn Baldwin error = ENOSPC; 199683c41143SJohn Baldwin while (front != 0 || back != 0) { 199783c41143SJohn Baldwin if (front != 0 && (front <= back || back == 0)) { 1998c825d4dcSJohn Baldwin error = pcib_expand_window(sc, w, type, w->base - front, 1999c825d4dcSJohn Baldwin w->limit); 200083c41143SJohn Baldwin if (error == 0) 200183c41143SJohn Baldwin break; 200283c41143SJohn Baldwin front = 0; 200383c41143SJohn Baldwin } else { 2004c825d4dcSJohn Baldwin error = pcib_expand_window(sc, w, type, w->base, 2005c825d4dcSJohn Baldwin w->limit + back); 200683c41143SJohn Baldwin if (error == 0) 200783c41143SJohn Baldwin break; 200883c41143SJohn Baldwin back = 0; 200983c41143SJohn Baldwin } 201083c41143SJohn Baldwin } 201183c41143SJohn Baldwin 201283c41143SJohn Baldwin if (error) 201383c41143SJohn Baldwin return (error); 201483c41143SJohn Baldwin if (bootverbose) 2015c825d4dcSJohn Baldwin device_printf(sc->dev, "grew %s window to %#jx-%#jx\n", 2016c825d4dcSJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 201783c41143SJohn Baldwin 201883c41143SJohn Baldwin updatewin: 2019c825d4dcSJohn Baldwin /* Write the new window. */ 2020a7b5acacSJohn Baldwin KASSERT((w->base & wmask) == 0, ("start address is not aligned")); 2021a7b5acacSJohn Baldwin KASSERT((w->limit & wmask) == wmask, ("end address is not aligned")); 202283c41143SJohn Baldwin pcib_write_windows(sc, w->mask); 202383c41143SJohn Baldwin return (0); 202483c41143SJohn Baldwin } 202583c41143SJohn Baldwin 202683c41143SJohn Baldwin /* 202783c41143SJohn Baldwin * We have to trap resource allocation requests and ensure that the bridge 202883c41143SJohn Baldwin * is set up to, or capable of handling them. 202983c41143SJohn Baldwin */ 203083c41143SJohn Baldwin struct resource * 203183c41143SJohn Baldwin pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 20322dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 203383c41143SJohn Baldwin { 203483c41143SJohn Baldwin struct pcib_softc *sc; 203583c41143SJohn Baldwin struct resource *r; 203683c41143SJohn Baldwin 203783c41143SJohn Baldwin sc = device_get_softc(dev); 203883c41143SJohn Baldwin 203983c41143SJohn Baldwin /* 204083c41143SJohn Baldwin * VGA resources are decoded iff the VGA enable bit is set in 204183c41143SJohn Baldwin * the bridge control register. VGA resources do not fall into 204283c41143SJohn Baldwin * the resource windows and are passed up to the parent. 204383c41143SJohn Baldwin */ 204483c41143SJohn Baldwin if ((type == SYS_RES_IOPORT && pci_is_vga_ioport_range(start, end)) || 204583c41143SJohn Baldwin (type == SYS_RES_MEMORY && pci_is_vga_memory_range(start, end))) { 204683c41143SJohn Baldwin if (sc->bridgectl & PCIB_BCR_VGA_ENABLE) 204783c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, 204883c41143SJohn Baldwin rid, start, end, count, flags)); 204983c41143SJohn Baldwin else 205083c41143SJohn Baldwin return (NULL); 205183c41143SJohn Baldwin } 205283c41143SJohn Baldwin 205383c41143SJohn Baldwin switch (type) { 20544edef187SJohn Baldwin #ifdef PCI_RES_BUS 20554edef187SJohn Baldwin case PCI_RES_BUS: 20564edef187SJohn Baldwin return (pcib_alloc_subbus(&sc->bus, child, rid, start, end, 20574edef187SJohn Baldwin count, flags)); 20584edef187SJohn Baldwin #endif 205983c41143SJohn Baldwin case SYS_RES_IOPORT: 2060c825d4dcSJohn Baldwin if (pcib_is_isa_range(sc, start, end, count)) 2061c825d4dcSJohn Baldwin return (NULL); 206283c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->io, child, type, rid, start, 206383c41143SJohn Baldwin end, count, flags); 2064a6c82265SMarius Strobl if (r != NULL || (sc->flags & PCIB_SUBTRACTIVE) != 0) 206583c41143SJohn Baldwin break; 206683c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->io, type, start, end, count, 206783c41143SJohn Baldwin flags) == 0) 206883c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->io, child, type, 206983c41143SJohn Baldwin rid, start, end, count, flags); 207083c41143SJohn Baldwin break; 207183c41143SJohn Baldwin case SYS_RES_MEMORY: 207283c41143SJohn Baldwin /* 207383c41143SJohn Baldwin * For prefetchable resources, prefer the prefetchable 207483c41143SJohn Baldwin * memory window, but fall back to the regular memory 207583c41143SJohn Baldwin * window if that fails. Try both windows before 207683c41143SJohn Baldwin * attempting to grow a window in case the firmware 207783c41143SJohn Baldwin * has used a range in the regular memory window to 207883c41143SJohn Baldwin * map a prefetchable BAR. 207983c41143SJohn Baldwin */ 208083c41143SJohn Baldwin if (flags & RF_PREFETCHABLE) { 208183c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->pmem, child, type, 208283c41143SJohn Baldwin rid, start, end, count, flags); 208383c41143SJohn Baldwin if (r != NULL) 208483c41143SJohn Baldwin break; 208583c41143SJohn Baldwin } 208683c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->mem, child, type, rid, 208783c41143SJohn Baldwin start, end, count, flags); 2088a6c82265SMarius Strobl if (r != NULL || (sc->flags & PCIB_SUBTRACTIVE) != 0) 208983c41143SJohn Baldwin break; 209083c41143SJohn Baldwin if (flags & RF_PREFETCHABLE) { 209183c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->pmem, type, start, end, 209283c41143SJohn Baldwin count, flags) == 0) { 209383c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->pmem, child, 209483c41143SJohn Baldwin type, rid, start, end, count, flags); 209583c41143SJohn Baldwin if (r != NULL) 209683c41143SJohn Baldwin break; 209783c41143SJohn Baldwin } 209883c41143SJohn Baldwin } 209983c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->mem, type, start, end, count, 210083c41143SJohn Baldwin flags & ~RF_PREFETCHABLE) == 0) 210183c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->mem, child, type, 210283c41143SJohn Baldwin rid, start, end, count, flags); 210383c41143SJohn Baldwin break; 210483c41143SJohn Baldwin default: 210583c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, rid, 210683c41143SJohn Baldwin start, end, count, flags)); 210783c41143SJohn Baldwin } 210883c41143SJohn Baldwin 210983c41143SJohn Baldwin /* 211083c41143SJohn Baldwin * If attempts to suballocate from the window fail but this is a 211183c41143SJohn Baldwin * subtractive bridge, pass the request up the tree. 211283c41143SJohn Baldwin */ 211383c41143SJohn Baldwin if (sc->flags & PCIB_SUBTRACTIVE && r == NULL) 211483c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, rid, 211583c41143SJohn Baldwin start, end, count, flags)); 211683c41143SJohn Baldwin return (r); 211783c41143SJohn Baldwin } 211883c41143SJohn Baldwin 211983c41143SJohn Baldwin int 212083c41143SJohn Baldwin pcib_adjust_resource(device_t bus, device_t child, int type, struct resource *r, 21212dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end) 212283c41143SJohn Baldwin { 212383c41143SJohn Baldwin struct pcib_softc *sc; 212483c41143SJohn Baldwin 212583c41143SJohn Baldwin sc = device_get_softc(bus); 212683c41143SJohn Baldwin if (pcib_is_resource_managed(sc, type, r)) 212783c41143SJohn Baldwin return (rman_adjust_resource(r, start, end)); 212883c41143SJohn Baldwin return (bus_generic_adjust_resource(bus, child, type, r, start, end)); 212983c41143SJohn Baldwin } 213083c41143SJohn Baldwin 213183c41143SJohn Baldwin int 213283c41143SJohn Baldwin pcib_release_resource(device_t dev, device_t child, int type, int rid, 213383c41143SJohn Baldwin struct resource *r) 213483c41143SJohn Baldwin { 213583c41143SJohn Baldwin struct pcib_softc *sc; 213683c41143SJohn Baldwin int error; 213783c41143SJohn Baldwin 213883c41143SJohn Baldwin sc = device_get_softc(dev); 213983c41143SJohn Baldwin if (pcib_is_resource_managed(sc, type, r)) { 214083c41143SJohn Baldwin if (rman_get_flags(r) & RF_ACTIVE) { 214183c41143SJohn Baldwin error = bus_deactivate_resource(child, type, rid, r); 214283c41143SJohn Baldwin if (error) 214383c41143SJohn Baldwin return (error); 214483c41143SJohn Baldwin } 214583c41143SJohn Baldwin return (rman_release_resource(r)); 214683c41143SJohn Baldwin } 214783c41143SJohn Baldwin return (bus_generic_release_resource(dev, child, type, rid, r)); 214883c41143SJohn Baldwin } 214983c41143SJohn Baldwin #else 2150bb0d0a8eSMike Smith /* 2151bb0d0a8eSMike Smith * We have to trap resource allocation requests and ensure that the bridge 2152bb0d0a8eSMike Smith * is set up to, or capable of handling them. 2153bb0d0a8eSMike Smith */ 21546f0d5884SJohn Baldwin struct resource * 2155bb0d0a8eSMike Smith pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 21562dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 2157bb0d0a8eSMike Smith { 2158bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 215926043836SJohn Baldwin const char *name, *suffix; 2160a8b354a8SWarner Losh int ok; 2161bb0d0a8eSMike Smith 2162bb0d0a8eSMike Smith /* 2163bb0d0a8eSMike Smith * Fail the allocation for this range if it's not supported. 2164bb0d0a8eSMike Smith */ 216526043836SJohn Baldwin name = device_get_nameunit(child); 216626043836SJohn Baldwin if (name == NULL) { 216726043836SJohn Baldwin name = ""; 216826043836SJohn Baldwin suffix = ""; 216926043836SJohn Baldwin } else 217026043836SJohn Baldwin suffix = " "; 2171bb0d0a8eSMike Smith switch (type) { 2172bb0d0a8eSMike Smith case SYS_RES_IOPORT: 2173a8b354a8SWarner Losh ok = 0; 2174e4b59fc5SWarner Losh if (!pcib_is_io_open(sc)) 2175e4b59fc5SWarner Losh break; 2176a8b354a8SWarner Losh ok = (start >= sc->iobase && end <= sc->iolimit); 2177d98d9b12SMarcel Moolenaar 2178d98d9b12SMarcel Moolenaar /* 2179d98d9b12SMarcel Moolenaar * Make sure we allow access to VGA I/O addresses when the 2180d98d9b12SMarcel Moolenaar * bridge has the "VGA Enable" bit set. 2181d98d9b12SMarcel Moolenaar */ 2182d98d9b12SMarcel Moolenaar if (!ok && pci_is_vga_ioport_range(start, end)) 2183d98d9b12SMarcel Moolenaar ok = (sc->bridgectl & PCIB_BCR_VGA_ENABLE) ? 1 : 0; 2184d98d9b12SMarcel Moolenaar 2185e4b59fc5SWarner Losh if ((sc->flags & PCIB_SUBTRACTIVE) == 0) { 2186a8b354a8SWarner Losh if (!ok) { 218712b8c86eSWarner Losh if (start < sc->iobase) 218812b8c86eSWarner Losh start = sc->iobase; 218912b8c86eSWarner Losh if (end > sc->iolimit) 219012b8c86eSWarner Losh end = sc->iolimit; 21912daa7a07SWarner Losh if (start < end) 21922daa7a07SWarner Losh ok = 1; 2193a8b354a8SWarner Losh } 21941c54ff33SMatthew N. Dodd } else { 2195e4b59fc5SWarner Losh ok = 1; 21969dffe835SWarner Losh #if 0 2197795dceffSWarner Losh /* 2198795dceffSWarner Losh * If we overlap with the subtractive range, then 2199795dceffSWarner Losh * pick the upper range to use. 2200795dceffSWarner Losh */ 2201795dceffSWarner Losh if (start < sc->iolimit && end > sc->iobase) 2202795dceffSWarner Losh start = sc->iolimit + 1; 22039dffe835SWarner Losh #endif 220412b8c86eSWarner Losh } 2205a8b354a8SWarner Losh if (end < start) { 2206da1b038aSJustin Hibbits device_printf(dev, "ioport: end (%jx) < start (%jx)\n", 22072daa7a07SWarner Losh end, start); 2208a8b354a8SWarner Losh start = 0; 2209a8b354a8SWarner Losh end = 0; 2210a8b354a8SWarner Losh ok = 0; 2211a8b354a8SWarner Losh } 2212a8b354a8SWarner Losh if (!ok) { 221326043836SJohn Baldwin device_printf(dev, "%s%srequested unsupported I/O " 2214da1b038aSJustin Hibbits "range 0x%jx-0x%jx (decoding 0x%x-0x%x)\n", 221526043836SJohn Baldwin name, suffix, start, end, sc->iobase, sc->iolimit); 2216bb0d0a8eSMike Smith return (NULL); 2217bb0d0a8eSMike Smith } 22184fa59183SMike Smith if (bootverbose) 22192daa7a07SWarner Losh device_printf(dev, 2220da1b038aSJustin Hibbits "%s%srequested I/O range 0x%jx-0x%jx: in range\n", 222126043836SJohn Baldwin name, suffix, start, end); 2222bb0d0a8eSMike Smith break; 2223bb0d0a8eSMike Smith 2224bb0d0a8eSMike Smith case SYS_RES_MEMORY: 2225a8b354a8SWarner Losh ok = 0; 2226a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) 2227a8b354a8SWarner Losh ok = ok || (start >= sc->membase && end <= sc->memlimit); 2228a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) 2229a8b354a8SWarner Losh ok = ok || (start >= sc->pmembase && end <= sc->pmemlimit); 2230d98d9b12SMarcel Moolenaar 2231d98d9b12SMarcel Moolenaar /* 2232d98d9b12SMarcel Moolenaar * Make sure we allow access to VGA memory addresses when the 2233d98d9b12SMarcel Moolenaar * bridge has the "VGA Enable" bit set. 2234d98d9b12SMarcel Moolenaar */ 2235d98d9b12SMarcel Moolenaar if (!ok && pci_is_vga_memory_range(start, end)) 2236d98d9b12SMarcel Moolenaar ok = (sc->bridgectl & PCIB_BCR_VGA_ENABLE) ? 1 : 0; 2237d98d9b12SMarcel Moolenaar 2238e4b59fc5SWarner Losh if ((sc->flags & PCIB_SUBTRACTIVE) == 0) { 2239a8b354a8SWarner Losh if (!ok) { 2240a8b354a8SWarner Losh ok = 1; 2241a8b354a8SWarner Losh if (flags & RF_PREFETCHABLE) { 2242a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) { 2243a8b354a8SWarner Losh if (start < sc->pmembase) 2244a8b354a8SWarner Losh start = sc->pmembase; 2245a8b354a8SWarner Losh if (end > sc->pmemlimit) 2246a8b354a8SWarner Losh end = sc->pmemlimit; 2247a8b354a8SWarner Losh } else { 2248a8b354a8SWarner Losh ok = 0; 2249a8b354a8SWarner Losh } 2250a8b354a8SWarner Losh } else { /* non-prefetchable */ 2251a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) { 2252a8b354a8SWarner Losh if (start < sc->membase) 225312b8c86eSWarner Losh start = sc->membase; 225412b8c86eSWarner Losh if (end > sc->memlimit) 225512b8c86eSWarner Losh end = sc->memlimit; 22561c54ff33SMatthew N. Dodd } else { 2257a8b354a8SWarner Losh ok = 0; 2258a8b354a8SWarner Losh } 2259a8b354a8SWarner Losh } 2260a8b354a8SWarner Losh } 2261a8b354a8SWarner Losh } else if (!ok) { 2262e4b59fc5SWarner Losh ok = 1; /* subtractive bridge: always ok */ 22639dffe835SWarner Losh #if 0 2264a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) { 2265795dceffSWarner Losh if (start < sc->memlimit && end > sc->membase) 2266795dceffSWarner Losh start = sc->memlimit + 1; 2267a8b354a8SWarner Losh } 2268a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) { 2269795dceffSWarner Losh if (start < sc->pmemlimit && end > sc->pmembase) 2270795dceffSWarner Losh start = sc->pmemlimit + 1; 22711c54ff33SMatthew N. Dodd } 22729dffe835SWarner Losh #endif 227312b8c86eSWarner Losh } 2274a8b354a8SWarner Losh if (end < start) { 2275da1b038aSJustin Hibbits device_printf(dev, "memory: end (%jx) < start (%jx)\n", 22762daa7a07SWarner Losh end, start); 2277a8b354a8SWarner Losh start = 0; 2278a8b354a8SWarner Losh end = 0; 2279a8b354a8SWarner Losh ok = 0; 2280a8b354a8SWarner Losh } 2281a8b354a8SWarner Losh if (!ok && bootverbose) 228234428485SWarner Losh device_printf(dev, 2283da1b038aSJustin Hibbits "%s%srequested unsupported memory range %#jx-%#jx " 2284b0a2d4b8SWarner Losh "(decoding %#jx-%#jx, %#jx-%#jx)\n", 228526043836SJohn Baldwin name, suffix, start, end, 2286b0a2d4b8SWarner Losh (uintmax_t)sc->membase, (uintmax_t)sc->memlimit, 2287b0a2d4b8SWarner Losh (uintmax_t)sc->pmembase, (uintmax_t)sc->pmemlimit); 2288a8b354a8SWarner Losh if (!ok) 2289bb0d0a8eSMike Smith return (NULL); 22904fa59183SMike Smith if (bootverbose) 229126043836SJohn Baldwin device_printf(dev,"%s%srequested memory range " 2292da1b038aSJustin Hibbits "0x%jx-0x%jx: good\n", 229326043836SJohn Baldwin name, suffix, start, end); 22944fa59183SMike Smith break; 22954fa59183SMike Smith 2296bb0d0a8eSMike Smith default: 22974fa59183SMike Smith break; 2298bb0d0a8eSMike Smith } 2299bb0d0a8eSMike Smith /* 2300bb0d0a8eSMike Smith * Bridge is OK decoding this resource, so pass it up. 2301bb0d0a8eSMike Smith */ 23022daa7a07SWarner Losh return (bus_generic_alloc_resource(dev, child, type, rid, start, end, 23032daa7a07SWarner Losh count, flags)); 2304bb0d0a8eSMike Smith } 230583c41143SJohn Baldwin #endif 2306bb0d0a8eSMike Smith 2307bb0d0a8eSMike Smith /* 230855d3ea17SRyan Stone * If ARI is enabled on this downstream port, translate the function number 230955d3ea17SRyan Stone * to the non-ARI slot/function. The downstream port will convert it back in 231055d3ea17SRyan Stone * hardware. If ARI is not enabled slot and func are not modified. 231155d3ea17SRyan Stone */ 231255d3ea17SRyan Stone static __inline void 231355d3ea17SRyan Stone pcib_xlate_ari(device_t pcib, int bus, int *slot, int *func) 231455d3ea17SRyan Stone { 231555d3ea17SRyan Stone struct pcib_softc *sc; 231655d3ea17SRyan Stone int ari_func; 231755d3ea17SRyan Stone 231855d3ea17SRyan Stone sc = device_get_softc(pcib); 231955d3ea17SRyan Stone ari_func = *func; 232055d3ea17SRyan Stone 232155d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 232255d3ea17SRyan Stone KASSERT(*slot == 0, 232355d3ea17SRyan Stone ("Non-zero slot number with ARI enabled!")); 232455d3ea17SRyan Stone *slot = PCIE_ARI_SLOT(ari_func); 232555d3ea17SRyan Stone *func = PCIE_ARI_FUNC(ari_func); 232655d3ea17SRyan Stone } 232755d3ea17SRyan Stone } 232855d3ea17SRyan Stone 232955d3ea17SRyan Stone 233055d3ea17SRyan Stone static void 233155d3ea17SRyan Stone pcib_enable_ari(struct pcib_softc *sc, uint32_t pcie_pos) 233255d3ea17SRyan Stone { 233355d3ea17SRyan Stone uint32_t ctl2; 233455d3ea17SRyan Stone 233555d3ea17SRyan Stone ctl2 = pci_read_config(sc->dev, pcie_pos + PCIER_DEVICE_CTL2, 4); 233655d3ea17SRyan Stone ctl2 |= PCIEM_CTL2_ARI; 233755d3ea17SRyan Stone pci_write_config(sc->dev, pcie_pos + PCIER_DEVICE_CTL2, ctl2, 4); 233855d3ea17SRyan Stone 233955d3ea17SRyan Stone sc->flags |= PCIB_ENABLE_ARI; 234055d3ea17SRyan Stone } 234155d3ea17SRyan Stone 234255d3ea17SRyan Stone /* 2343bb0d0a8eSMike Smith * PCIB interface. 2344bb0d0a8eSMike Smith */ 23456f0d5884SJohn Baldwin int 2346bb0d0a8eSMike Smith pcib_maxslots(device_t dev) 2347bb0d0a8eSMike Smith { 23484fa59183SMike Smith return (PCI_SLOTMAX); 2349bb0d0a8eSMike Smith } 2350bb0d0a8eSMike Smith 235155d3ea17SRyan Stone static int 235255d3ea17SRyan Stone pcib_ari_maxslots(device_t dev) 235355d3ea17SRyan Stone { 235455d3ea17SRyan Stone struct pcib_softc *sc; 235555d3ea17SRyan Stone 235655d3ea17SRyan Stone sc = device_get_softc(dev); 235755d3ea17SRyan Stone 235855d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) 235955d3ea17SRyan Stone return (PCIE_ARI_SLOTMAX); 236055d3ea17SRyan Stone else 236155d3ea17SRyan Stone return (PCI_SLOTMAX); 236255d3ea17SRyan Stone } 236355d3ea17SRyan Stone 236455d3ea17SRyan Stone static int 236555d3ea17SRyan Stone pcib_ari_maxfuncs(device_t dev) 236655d3ea17SRyan Stone { 236755d3ea17SRyan Stone struct pcib_softc *sc; 236855d3ea17SRyan Stone 236955d3ea17SRyan Stone sc = device_get_softc(dev); 237055d3ea17SRyan Stone 237155d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) 237255d3ea17SRyan Stone return (PCIE_ARI_FUNCMAX); 237355d3ea17SRyan Stone else 237455d3ea17SRyan Stone return (PCI_FUNCMAX); 237555d3ea17SRyan Stone } 237655d3ea17SRyan Stone 23772397d2d8SRyan Stone static void 23782397d2d8SRyan Stone pcib_ari_decode_rid(device_t pcib, uint16_t rid, int *bus, int *slot, 23792397d2d8SRyan Stone int *func) 23802397d2d8SRyan Stone { 23812397d2d8SRyan Stone struct pcib_softc *sc; 23822397d2d8SRyan Stone 23832397d2d8SRyan Stone sc = device_get_softc(pcib); 23842397d2d8SRyan Stone 23852397d2d8SRyan Stone *bus = PCI_RID2BUS(rid); 23862397d2d8SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 23872397d2d8SRyan Stone *slot = PCIE_ARI_RID2SLOT(rid); 23882397d2d8SRyan Stone *func = PCIE_ARI_RID2FUNC(rid); 23892397d2d8SRyan Stone } else { 23902397d2d8SRyan Stone *slot = PCI_RID2SLOT(rid); 23912397d2d8SRyan Stone *func = PCI_RID2FUNC(rid); 23922397d2d8SRyan Stone } 23932397d2d8SRyan Stone } 23942397d2d8SRyan Stone 2395bb0d0a8eSMike Smith /* 2396bb0d0a8eSMike Smith * Since we are a child of a PCI bus, its parent must support the pcib interface. 2397bb0d0a8eSMike Smith */ 239855d3ea17SRyan Stone static uint32_t 2399795dceffSWarner Losh pcib_read_config(device_t dev, u_int b, u_int s, u_int f, u_int reg, int width) 2400bb0d0a8eSMike Smith { 240182cb5c3bSJohn Baldwin #ifdef PCI_HP 240282cb5c3bSJohn Baldwin struct pcib_softc *sc; 240355d3ea17SRyan Stone 240482cb5c3bSJohn Baldwin sc = device_get_softc(dev); 240582cb5c3bSJohn Baldwin if (!pcib_present(sc)) { 240682cb5c3bSJohn Baldwin switch (width) { 240782cb5c3bSJohn Baldwin case 2: 240882cb5c3bSJohn Baldwin return (0xffff); 240982cb5c3bSJohn Baldwin case 1: 241082cb5c3bSJohn Baldwin return (0xff); 241182cb5c3bSJohn Baldwin default: 241282cb5c3bSJohn Baldwin return (0xffffffff); 241382cb5c3bSJohn Baldwin } 241482cb5c3bSJohn Baldwin } 241582cb5c3bSJohn Baldwin #endif 241655d3ea17SRyan Stone pcib_xlate_ari(dev, b, &s, &f); 241755d3ea17SRyan Stone return(PCIB_READ_CONFIG(device_get_parent(device_get_parent(dev)), b, s, 241855d3ea17SRyan Stone f, reg, width)); 2419bb0d0a8eSMike Smith } 2420bb0d0a8eSMike Smith 242155d3ea17SRyan Stone static void 2422795dceffSWarner Losh pcib_write_config(device_t dev, u_int b, u_int s, u_int f, u_int reg, uint32_t val, int width) 2423bb0d0a8eSMike Smith { 242482cb5c3bSJohn Baldwin #ifdef PCI_HP 242582cb5c3bSJohn Baldwin struct pcib_softc *sc; 242655d3ea17SRyan Stone 242782cb5c3bSJohn Baldwin sc = device_get_softc(dev); 242882cb5c3bSJohn Baldwin if (!pcib_present(sc)) 242982cb5c3bSJohn Baldwin return; 243082cb5c3bSJohn Baldwin #endif 243155d3ea17SRyan Stone pcib_xlate_ari(dev, b, &s, &f); 243255d3ea17SRyan Stone PCIB_WRITE_CONFIG(device_get_parent(device_get_parent(dev)), b, s, f, 243355d3ea17SRyan Stone reg, val, width); 2434bb0d0a8eSMike Smith } 2435bb0d0a8eSMike Smith 2436bb0d0a8eSMike Smith /* 2437bb0d0a8eSMike Smith * Route an interrupt across a PCI bridge. 2438bb0d0a8eSMike Smith */ 24392c2d1d07SBenno Rice int 2440bb0d0a8eSMike Smith pcib_route_interrupt(device_t pcib, device_t dev, int pin) 2441bb0d0a8eSMike Smith { 2442bb0d0a8eSMike Smith device_t bus; 2443bb0d0a8eSMike Smith int parent_intpin; 2444bb0d0a8eSMike Smith int intnum; 2445bb0d0a8eSMike Smith 2446bb0d0a8eSMike Smith /* 2447bb0d0a8eSMike Smith * 2448bb0d0a8eSMike Smith * The PCI standard defines a swizzle of the child-side device/intpin to 2449bb0d0a8eSMike Smith * the parent-side intpin as follows. 2450bb0d0a8eSMike Smith * 2451bb0d0a8eSMike Smith * device = device on child bus 2452bb0d0a8eSMike Smith * child_intpin = intpin on child bus slot (0-3) 2453bb0d0a8eSMike Smith * parent_intpin = intpin on parent bus slot (0-3) 2454bb0d0a8eSMike Smith * 2455bb0d0a8eSMike Smith * parent_intpin = (device + child_intpin) % 4 2456bb0d0a8eSMike Smith */ 2457cdc95e1bSBernd Walter parent_intpin = (pci_get_slot(dev) + (pin - 1)) % 4; 2458bb0d0a8eSMike Smith 2459bb0d0a8eSMike Smith /* 2460bb0d0a8eSMike Smith * Our parent is a PCI bus. Its parent must export the pcib interface 2461bb0d0a8eSMike Smith * which includes the ability to route interrupts. 2462bb0d0a8eSMike Smith */ 2463bb0d0a8eSMike Smith bus = device_get_parent(pcib); 2464bb0d0a8eSMike Smith intnum = PCIB_ROUTE_INTERRUPT(device_get_parent(bus), pcib, parent_intpin + 1); 246539981fedSJohn Baldwin if (PCI_INTERRUPT_VALID(intnum) && bootverbose) { 2466c6a121abSJohn Baldwin device_printf(pcib, "slot %d INT%c is routed to irq %d\n", 2467c6a121abSJohn Baldwin pci_get_slot(dev), 'A' + pin - 1, intnum); 24688046c4b9SMike Smith } 2469bb0d0a8eSMike Smith return(intnum); 2470bb0d0a8eSMike Smith } 2471b173edafSJohn Baldwin 2472e706f7f0SJohn Baldwin /* Pass request to alloc MSI/MSI-X messages up to the parent bridge. */ 24739bf4c9c1SJohn Baldwin int 24749bf4c9c1SJohn Baldwin pcib_alloc_msi(device_t pcib, device_t dev, int count, int maxcount, int *irqs) 24759bf4c9c1SJohn Baldwin { 2476bd82bbb1SAndrew Gallatin struct pcib_softc *sc = device_get_softc(pcib); 24779bf4c9c1SJohn Baldwin device_t bus; 24789bf4c9c1SJohn Baldwin 247922bf1c7fSJohn Baldwin if (sc->flags & PCIB_DISABLE_MSI) 248022bf1c7fSJohn Baldwin return (ENXIO); 24819bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 24829bf4c9c1SJohn Baldwin return (PCIB_ALLOC_MSI(device_get_parent(bus), dev, count, maxcount, 24839bf4c9c1SJohn Baldwin irqs)); 24849bf4c9c1SJohn Baldwin } 24859bf4c9c1SJohn Baldwin 2486e706f7f0SJohn Baldwin /* Pass request to release MSI/MSI-X messages up to the parent bridge. */ 24879bf4c9c1SJohn Baldwin int 24889bf4c9c1SJohn Baldwin pcib_release_msi(device_t pcib, device_t dev, int count, int *irqs) 24899bf4c9c1SJohn Baldwin { 24909bf4c9c1SJohn Baldwin device_t bus; 24919bf4c9c1SJohn Baldwin 24929bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 24939bf4c9c1SJohn Baldwin return (PCIB_RELEASE_MSI(device_get_parent(bus), dev, count, irqs)); 24949bf4c9c1SJohn Baldwin } 24959bf4c9c1SJohn Baldwin 24969bf4c9c1SJohn Baldwin /* Pass request to alloc an MSI-X message up to the parent bridge. */ 24979bf4c9c1SJohn Baldwin int 2498e706f7f0SJohn Baldwin pcib_alloc_msix(device_t pcib, device_t dev, int *irq) 24999bf4c9c1SJohn Baldwin { 2500bd82bbb1SAndrew Gallatin struct pcib_softc *sc = device_get_softc(pcib); 25019bf4c9c1SJohn Baldwin device_t bus; 25029bf4c9c1SJohn Baldwin 250368e9cbd3SMarius Strobl if (sc->flags & PCIB_DISABLE_MSIX) 250422bf1c7fSJohn Baldwin return (ENXIO); 25059bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 2506e706f7f0SJohn Baldwin return (PCIB_ALLOC_MSIX(device_get_parent(bus), dev, irq)); 25075fe82bcaSJohn Baldwin } 25085fe82bcaSJohn Baldwin 25099bf4c9c1SJohn Baldwin /* Pass request to release an MSI-X message up to the parent bridge. */ 25109bf4c9c1SJohn Baldwin int 25119bf4c9c1SJohn Baldwin pcib_release_msix(device_t pcib, device_t dev, int irq) 25129bf4c9c1SJohn Baldwin { 25139bf4c9c1SJohn Baldwin device_t bus; 25149bf4c9c1SJohn Baldwin 25159bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 25169bf4c9c1SJohn Baldwin return (PCIB_RELEASE_MSIX(device_get_parent(bus), dev, irq)); 25179bf4c9c1SJohn Baldwin } 25189bf4c9c1SJohn Baldwin 2519e706f7f0SJohn Baldwin /* Pass request to map MSI/MSI-X message up to parent bridge. */ 2520e706f7f0SJohn Baldwin int 2521e706f7f0SJohn Baldwin pcib_map_msi(device_t pcib, device_t dev, int irq, uint64_t *addr, 2522e706f7f0SJohn Baldwin uint32_t *data) 2523e706f7f0SJohn Baldwin { 2524e706f7f0SJohn Baldwin device_t bus; 25254522ac77SLuoqi Chen int error; 2526e706f7f0SJohn Baldwin 2527e706f7f0SJohn Baldwin bus = device_get_parent(pcib); 25284522ac77SLuoqi Chen error = PCIB_MAP_MSI(device_get_parent(bus), dev, irq, addr, data); 25294522ac77SLuoqi Chen if (error) 25304522ac77SLuoqi Chen return (error); 25314522ac77SLuoqi Chen 25324522ac77SLuoqi Chen pci_ht_map_msi(pcib, *addr); 25334522ac77SLuoqi Chen return (0); 2534e706f7f0SJohn Baldwin } 2535e706f7f0SJohn Baldwin 253662508c53SJohn Baldwin /* Pass request for device power state up to parent bridge. */ 253762508c53SJohn Baldwin int 253862508c53SJohn Baldwin pcib_power_for_sleep(device_t pcib, device_t dev, int *pstate) 253962508c53SJohn Baldwin { 254062508c53SJohn Baldwin device_t bus; 254162508c53SJohn Baldwin 254262508c53SJohn Baldwin bus = device_get_parent(pcib); 254362508c53SJohn Baldwin return (PCIB_POWER_FOR_SLEEP(bus, dev, pstate)); 254462508c53SJohn Baldwin } 25455605a99eSRyan Stone 25462397d2d8SRyan Stone static int 25472397d2d8SRyan Stone pcib_ari_enabled(device_t pcib) 25482397d2d8SRyan Stone { 25492397d2d8SRyan Stone struct pcib_softc *sc; 25502397d2d8SRyan Stone 25512397d2d8SRyan Stone sc = device_get_softc(pcib); 25522397d2d8SRyan Stone 25532397d2d8SRyan Stone return ((sc->flags & PCIB_ENABLE_ARI) != 0); 25542397d2d8SRyan Stone } 25552397d2d8SRyan Stone 2556d7be980dSAndrew Turner static int 2557d7be980dSAndrew Turner pcib_ari_get_id(device_t pcib, device_t dev, enum pci_id_type type, 2558d7be980dSAndrew Turner uintptr_t *id) 255955d3ea17SRyan Stone { 256055d3ea17SRyan Stone struct pcib_softc *sc; 25611e43b18cSAndrew Turner device_t bus_dev; 256255d3ea17SRyan Stone uint8_t bus, slot, func; 256355d3ea17SRyan Stone 25641e43b18cSAndrew Turner if (type != PCI_ID_RID) { 25651e43b18cSAndrew Turner bus_dev = device_get_parent(pcib); 25661e43b18cSAndrew Turner return (PCIB_GET_ID(device_get_parent(bus_dev), dev, type, id)); 25671e43b18cSAndrew Turner } 2568d7be980dSAndrew Turner 256955d3ea17SRyan Stone sc = device_get_softc(pcib); 257055d3ea17SRyan Stone 257155d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 257255d3ea17SRyan Stone bus = pci_get_bus(dev); 257355d3ea17SRyan Stone func = pci_get_function(dev); 257455d3ea17SRyan Stone 2575d7be980dSAndrew Turner *id = (PCI_ARI_RID(bus, func)); 257655d3ea17SRyan Stone } else { 257755d3ea17SRyan Stone bus = pci_get_bus(dev); 257855d3ea17SRyan Stone slot = pci_get_slot(dev); 257955d3ea17SRyan Stone func = pci_get_function(dev); 258055d3ea17SRyan Stone 2581d7be980dSAndrew Turner *id = (PCI_RID(bus, slot, func)); 258255d3ea17SRyan Stone } 2583d7be980dSAndrew Turner 2584d7be980dSAndrew Turner return (0); 258555d3ea17SRyan Stone } 258655d3ea17SRyan Stone 258755d3ea17SRyan Stone /* 258855d3ea17SRyan Stone * Check that the downstream port (pcib) and the endpoint device (dev) both 258955d3ea17SRyan Stone * support ARI. If so, enable it and return 0, otherwise return an error. 259055d3ea17SRyan Stone */ 259155d3ea17SRyan Stone static int 259255d3ea17SRyan Stone pcib_try_enable_ari(device_t pcib, device_t dev) 259355d3ea17SRyan Stone { 259455d3ea17SRyan Stone struct pcib_softc *sc; 259555d3ea17SRyan Stone int error; 259655d3ea17SRyan Stone uint32_t cap2; 259755d3ea17SRyan Stone int ari_cap_off; 259855d3ea17SRyan Stone uint32_t ari_ver; 259955d3ea17SRyan Stone uint32_t pcie_pos; 260055d3ea17SRyan Stone 260155d3ea17SRyan Stone sc = device_get_softc(pcib); 260255d3ea17SRyan Stone 260355d3ea17SRyan Stone /* 260455d3ea17SRyan Stone * ARI is controlled in a register in the PCIe capability structure. 260555d3ea17SRyan Stone * If the downstream port does not have the PCIe capability structure 260655d3ea17SRyan Stone * then it does not support ARI. 260755d3ea17SRyan Stone */ 260855d3ea17SRyan Stone error = pci_find_cap(pcib, PCIY_EXPRESS, &pcie_pos); 260955d3ea17SRyan Stone if (error != 0) 261055d3ea17SRyan Stone return (ENODEV); 261155d3ea17SRyan Stone 261255d3ea17SRyan Stone /* Check that the PCIe port advertises ARI support. */ 261355d3ea17SRyan Stone cap2 = pci_read_config(pcib, pcie_pos + PCIER_DEVICE_CAP2, 4); 261455d3ea17SRyan Stone if (!(cap2 & PCIEM_CAP2_ARI)) 261555d3ea17SRyan Stone return (ENODEV); 261655d3ea17SRyan Stone 261755d3ea17SRyan Stone /* 261855d3ea17SRyan Stone * Check that the endpoint device advertises ARI support via the ARI 261955d3ea17SRyan Stone * extended capability structure. 262055d3ea17SRyan Stone */ 262155d3ea17SRyan Stone error = pci_find_extcap(dev, PCIZ_ARI, &ari_cap_off); 262255d3ea17SRyan Stone if (error != 0) 262355d3ea17SRyan Stone return (ENODEV); 262455d3ea17SRyan Stone 262555d3ea17SRyan Stone /* 262655d3ea17SRyan Stone * Finally, check that the endpoint device supports the same version 262755d3ea17SRyan Stone * of ARI that we do. 262855d3ea17SRyan Stone */ 262955d3ea17SRyan Stone ari_ver = pci_read_config(dev, ari_cap_off, 4); 263055d3ea17SRyan Stone if (PCI_EXTCAP_VER(ari_ver) != PCIB_SUPPORTED_ARI_VER) { 263155d3ea17SRyan Stone if (bootverbose) 263255d3ea17SRyan Stone device_printf(pcib, 263355d3ea17SRyan Stone "Unsupported version of ARI (%d) detected\n", 263455d3ea17SRyan Stone PCI_EXTCAP_VER(ari_ver)); 263555d3ea17SRyan Stone 263655d3ea17SRyan Stone return (ENXIO); 263755d3ea17SRyan Stone } 263855d3ea17SRyan Stone 263955d3ea17SRyan Stone pcib_enable_ari(sc, pcie_pos); 264055d3ea17SRyan Stone 264155d3ea17SRyan Stone return (0); 264255d3ea17SRyan Stone } 2643