1f94f8e62SAndrew Turner /*-
2f94f8e62SAndrew Turner * Copyright (c) 2015 Ruslan Bukin <br@bsdpad.com>
3f94f8e62SAndrew Turner * Copyright (c) 2014,2016 The FreeBSD Foundation
4f94f8e62SAndrew Turner * All rights reserved.
5f94f8e62SAndrew Turner *
6f94f8e62SAndrew Turner * This software was developed by Andrew Turner under
7f94f8e62SAndrew Turner * the sponsorship of the FreeBSD Foundation.
8f94f8e62SAndrew Turner *
9f94f8e62SAndrew Turner * This software was developed by Semihalf under
10f94f8e62SAndrew Turner * the sponsorship of the FreeBSD Foundation.
11f94f8e62SAndrew Turner *
12f94f8e62SAndrew Turner * Redistribution and use in source and binary forms, with or without
13f94f8e62SAndrew Turner * modification, are permitted provided that the following conditions
14f94f8e62SAndrew Turner * are met:
15f94f8e62SAndrew Turner * 1. Redistributions of source code must retain the above copyright
16f94f8e62SAndrew Turner * notice, this list of conditions and the following disclaimer.
17f94f8e62SAndrew Turner * 2. Redistributions in binary form must reproduce the above copyright
18f94f8e62SAndrew Turner * notice, this list of conditions and the following disclaimer in the
19f94f8e62SAndrew Turner * documentation and/or other materials provided with the distribution.
20f94f8e62SAndrew Turner *
21f94f8e62SAndrew Turner * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
22f94f8e62SAndrew Turner * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23f94f8e62SAndrew Turner * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24f94f8e62SAndrew Turner * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
25f94f8e62SAndrew Turner * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
26f94f8e62SAndrew Turner * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
27f94f8e62SAndrew Turner * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
28f94f8e62SAndrew Turner * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
29f94f8e62SAndrew Turner * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
30f94f8e62SAndrew Turner * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31f94f8e62SAndrew Turner * SUCH DAMAGE.
32f94f8e62SAndrew Turner */
33f94f8e62SAndrew Turner
34f94f8e62SAndrew Turner /* Generic ECAM PCIe driver FDT attachment */
35f94f8e62SAndrew Turner
36f94f8e62SAndrew Turner #include <sys/cdefs.h>
37f94f8e62SAndrew Turner #include "opt_platform.h"
38f94f8e62SAndrew Turner
39f94f8e62SAndrew Turner #include <sys/param.h>
40f94f8e62SAndrew Turner #include <sys/systm.h>
41f94f8e62SAndrew Turner #include <sys/bus.h>
42f94f8e62SAndrew Turner #include <sys/kernel.h>
43f94f8e62SAndrew Turner #include <sys/malloc.h>
44f94f8e62SAndrew Turner #include <sys/module.h>
45f94f8e62SAndrew Turner #include <sys/rman.h>
46f94f8e62SAndrew Turner
47f94f8e62SAndrew Turner #if defined(INTRNG)
48f94f8e62SAndrew Turner #include <machine/intr.h>
49f94f8e62SAndrew Turner #endif
50f94f8e62SAndrew Turner
51f94f8e62SAndrew Turner #include <dev/ofw/openfirm.h>
52f94f8e62SAndrew Turner #include <dev/ofw/ofw_bus.h>
53f94f8e62SAndrew Turner #include <dev/ofw/ofw_bus_subr.h>
54f94f8e62SAndrew Turner #include <dev/ofw/ofw_pci.h>
55f94f8e62SAndrew Turner
56f94f8e62SAndrew Turner #include <dev/pci/pcivar.h>
57f94f8e62SAndrew Turner #include <dev/pci/pcireg.h>
58f94f8e62SAndrew Turner #include <dev/pci/pcib_private.h>
59f94f8e62SAndrew Turner #include <dev/pci/pci_host_generic.h>
60f94f8e62SAndrew Turner #include <dev/pci/pci_host_generic_fdt.h>
61f94f8e62SAndrew Turner
62f94f8e62SAndrew Turner #include <machine/intr.h>
63f94f8e62SAndrew Turner
64f94f8e62SAndrew Turner #include "pcib_if.h"
65f94f8e62SAndrew Turner
66f94f8e62SAndrew Turner #define SPACE_CODE_SHIFT 24
67f94f8e62SAndrew Turner #define SPACE_CODE_MASK 0x3
68f94f8e62SAndrew Turner #define SPACE_CODE_IO_SPACE 0x1
69f94f8e62SAndrew Turner #define PROPS_CELL_SIZE 1
70f94f8e62SAndrew Turner #define PCI_ADDR_CELL_SIZE 2
71f94f8e62SAndrew Turner
72ea52e815SMarcin Wojtas struct pci_ofw_devinfo {
73ea52e815SMarcin Wojtas STAILQ_ENTRY(pci_ofw_devinfo) pci_ofw_link;
74ea52e815SMarcin Wojtas struct ofw_bus_devinfo di_dinfo;
75ea52e815SMarcin Wojtas uint8_t slot;
76ea52e815SMarcin Wojtas uint8_t func;
77ea52e815SMarcin Wojtas uint8_t bus;
78ea52e815SMarcin Wojtas };
79ea52e815SMarcin Wojtas
80f94f8e62SAndrew Turner /* Forward prototypes */
81f94f8e62SAndrew Turner
82f94f8e62SAndrew Turner static int generic_pcie_fdt_probe(device_t dev);
83f94f8e62SAndrew Turner static int parse_pci_mem_ranges(device_t, struct generic_pcie_core_softc *);
84ea52e815SMarcin Wojtas static int generic_pcie_ofw_bus_attach(device_t);
85ea52e815SMarcin Wojtas static const struct ofw_bus_devinfo *generic_pcie_ofw_get_devinfo(device_t,
86ea52e815SMarcin Wojtas device_t);
87f94f8e62SAndrew Turner
88f94f8e62SAndrew Turner static int
generic_pcie_fdt_probe(device_t dev)89f94f8e62SAndrew Turner generic_pcie_fdt_probe(device_t dev)
90f94f8e62SAndrew Turner {
91f94f8e62SAndrew Turner
92f94f8e62SAndrew Turner if (!ofw_bus_status_okay(dev))
93f94f8e62SAndrew Turner return (ENXIO);
94f94f8e62SAndrew Turner
95f94f8e62SAndrew Turner if (ofw_bus_is_compatible(dev, "pci-host-ecam-generic")) {
96f94f8e62SAndrew Turner device_set_desc(dev, "Generic PCI host controller");
97f94f8e62SAndrew Turner return (BUS_PROBE_GENERIC);
98f94f8e62SAndrew Turner }
99f94f8e62SAndrew Turner if (ofw_bus_is_compatible(dev, "arm,gem5_pcie")) {
100f94f8e62SAndrew Turner device_set_desc(dev, "GEM5 PCIe host controller");
101f94f8e62SAndrew Turner return (BUS_PROBE_DEFAULT);
102f94f8e62SAndrew Turner }
103f94f8e62SAndrew Turner
104f94f8e62SAndrew Turner return (ENXIO);
105f94f8e62SAndrew Turner }
106f94f8e62SAndrew Turner
107f94f8e62SAndrew Turner int
pci_host_generic_setup_fdt(device_t dev)108eed8b80fSAndrew Turner pci_host_generic_setup_fdt(device_t dev)
109f94f8e62SAndrew Turner {
110f94f8e62SAndrew Turner struct generic_pcie_fdt_softc *sc;
111f94f8e62SAndrew Turner phandle_t node;
112f94f8e62SAndrew Turner int error;
113f94f8e62SAndrew Turner
114f94f8e62SAndrew Turner sc = device_get_softc(dev);
115f94f8e62SAndrew Turner
116ea52e815SMarcin Wojtas STAILQ_INIT(&sc->pci_ofw_devlist);
117ea52e815SMarcin Wojtas
118f94f8e62SAndrew Turner /* Retrieve 'ranges' property from FDT */
119f94f8e62SAndrew Turner if (bootverbose)
120f94f8e62SAndrew Turner device_printf(dev, "parsing FDT for ECAM%d:\n", sc->base.ecam);
121f94f8e62SAndrew Turner if (parse_pci_mem_ranges(dev, &sc->base))
122f94f8e62SAndrew Turner return (ENXIO);
123f94f8e62SAndrew Turner
124ea52e815SMarcin Wojtas /* Attach OFW bus */
125ea52e815SMarcin Wojtas if (generic_pcie_ofw_bus_attach(dev) != 0)
126ea52e815SMarcin Wojtas return (ENXIO);
127ea52e815SMarcin Wojtas
128f94f8e62SAndrew Turner node = ofw_bus_get_node(dev);
129f94f8e62SAndrew Turner if (sc->base.coherent == 0) {
130f94f8e62SAndrew Turner sc->base.coherent = OF_hasprop(node, "dma-coherent");
131f94f8e62SAndrew Turner }
132f94f8e62SAndrew Turner if (bootverbose)
133f94f8e62SAndrew Turner device_printf(dev, "Bus is%s cache-coherent\n",
134f94f8e62SAndrew Turner sc->base.coherent ? "" : " not");
135f94f8e62SAndrew Turner
136697c57e5SJayachandran C. /* TODO parse FDT bus ranges */
137697c57e5SJayachandran C. sc->base.bus_start = 0;
138697c57e5SJayachandran C. sc->base.bus_end = 0xFF;
13918027aa2SBartlomiej Grzesik
14018027aa2SBartlomiej Grzesik /*
14118027aa2SBartlomiej Grzesik * ofw_pcib uses device unit as PCI domain number.
14218027aa2SBartlomiej Grzesik * Do the same. Some boards have multiple RCs handled
14318027aa2SBartlomiej Grzesik * by different drivers, this ensures that there are
14418027aa2SBartlomiej Grzesik * no collisions.
14518027aa2SBartlomiej Grzesik */
14618027aa2SBartlomiej Grzesik sc->base.ecam = device_get_unit(dev);
147eed8b80fSAndrew Turner
148a54b7de0SAndrew Turner error = pci_host_generic_core_attach(dev);
149f94f8e62SAndrew Turner if (error != 0)
150f94f8e62SAndrew Turner return (error);
151f94f8e62SAndrew Turner
1522de4c7f6SPawel Anikiel if (ofw_bus_is_compatible(dev, "marvell,armada8k-pcie-ecam") ||
1532de4c7f6SPawel Anikiel ofw_bus_is_compatible(dev, "socionext,synquacer-pcie-ecam") ||
1542de4c7f6SPawel Anikiel ofw_bus_is_compatible(dev, "snps,dw-pcie-ecam")) {
1552de4c7f6SPawel Anikiel device_set_desc(dev, "Synopsys DesignWare PCIe Controller");
1562de4c7f6SPawel Anikiel sc->base.quirks |= PCIE_ECAM_DESIGNWARE_QUIRK;
1572de4c7f6SPawel Anikiel }
1582de4c7f6SPawel Anikiel
159f94f8e62SAndrew Turner ofw_bus_setup_iinfo(node, &sc->pci_iinfo, sizeof(cell_t));
160f94f8e62SAndrew Turner
161eed8b80fSAndrew Turner return (0);
162eed8b80fSAndrew Turner }
163eed8b80fSAndrew Turner
164eed8b80fSAndrew Turner int
pci_host_generic_fdt_attach(device_t dev)165ad52fba1SAndrew Turner pci_host_generic_fdt_attach(device_t dev)
166eed8b80fSAndrew Turner {
167eed8b80fSAndrew Turner int error;
168eed8b80fSAndrew Turner
169eed8b80fSAndrew Turner error = pci_host_generic_setup_fdt(dev);
170eed8b80fSAndrew Turner if (error != 0)
171eed8b80fSAndrew Turner return (error);
172eed8b80fSAndrew Turner
1735b56413dSWarner Losh device_add_child(dev, "pci", DEVICE_UNIT_ANY);
17418250ec6SJohn Baldwin bus_attach_children(dev);
17518250ec6SJohn Baldwin return (0);
176f94f8e62SAndrew Turner }
177f94f8e62SAndrew Turner
178f94f8e62SAndrew Turner static int
parse_pci_mem_ranges(device_t dev,struct generic_pcie_core_softc * sc)179f94f8e62SAndrew Turner parse_pci_mem_ranges(device_t dev, struct generic_pcie_core_softc *sc)
180f94f8e62SAndrew Turner {
181f94f8e62SAndrew Turner pcell_t pci_addr_cells, parent_addr_cells;
182f94f8e62SAndrew Turner pcell_t attributes, size_cells;
183f94f8e62SAndrew Turner cell_t *base_ranges;
184f94f8e62SAndrew Turner int nbase_ranges;
185f94f8e62SAndrew Turner phandle_t node;
186f94f8e62SAndrew Turner int i, j, k;
187f94f8e62SAndrew Turner
188f94f8e62SAndrew Turner node = ofw_bus_get_node(dev);
189f94f8e62SAndrew Turner
190f94f8e62SAndrew Turner OF_getencprop(node, "#address-cells", &pci_addr_cells,
191f94f8e62SAndrew Turner sizeof(pci_addr_cells));
192f94f8e62SAndrew Turner OF_getencprop(node, "#size-cells", &size_cells,
193f94f8e62SAndrew Turner sizeof(size_cells));
194f94f8e62SAndrew Turner OF_getencprop(OF_parent(node), "#address-cells", &parent_addr_cells,
195f94f8e62SAndrew Turner sizeof(parent_addr_cells));
196f94f8e62SAndrew Turner
197f94f8e62SAndrew Turner if (parent_addr_cells > 2 || pci_addr_cells != 3 || size_cells > 2) {
198f94f8e62SAndrew Turner device_printf(dev,
199f94f8e62SAndrew Turner "Unexpected number of address or size cells in FDT\n");
200f94f8e62SAndrew Turner return (ENXIO);
201f94f8e62SAndrew Turner }
202f94f8e62SAndrew Turner
203f94f8e62SAndrew Turner nbase_ranges = OF_getproplen(node, "ranges");
204f94f8e62SAndrew Turner sc->nranges = nbase_ranges / sizeof(cell_t) /
205f94f8e62SAndrew Turner (parent_addr_cells + pci_addr_cells + size_cells);
206f94f8e62SAndrew Turner base_ranges = malloc(nbase_ranges, M_DEVBUF, M_WAITOK);
207f94f8e62SAndrew Turner OF_getencprop(node, "ranges", base_ranges, nbase_ranges);
208f94f8e62SAndrew Turner
209f94f8e62SAndrew Turner for (i = 0, j = 0; i < sc->nranges; i++) {
210f94f8e62SAndrew Turner attributes = (base_ranges[j++] >> SPACE_CODE_SHIFT) & \
211f94f8e62SAndrew Turner SPACE_CODE_MASK;
212f94f8e62SAndrew Turner if (attributes == SPACE_CODE_IO_SPACE) {
2139a7053ceSAndrew Turner sc->ranges[i].flags |= FLAG_TYPE_IO;
214f94f8e62SAndrew Turner } else {
2159a7053ceSAndrew Turner sc->ranges[i].flags |= FLAG_TYPE_MEM;
216f94f8e62SAndrew Turner }
217f94f8e62SAndrew Turner
218b3132299SKyle Evans sc->ranges[i].rid = -1;
219f94f8e62SAndrew Turner sc->ranges[i].pci_base = 0;
220f94f8e62SAndrew Turner for (k = 0; k < (pci_addr_cells - 1); k++) {
221f94f8e62SAndrew Turner sc->ranges[i].pci_base <<= 32;
222f94f8e62SAndrew Turner sc->ranges[i].pci_base |= base_ranges[j++];
223f94f8e62SAndrew Turner }
224f94f8e62SAndrew Turner sc->ranges[i].phys_base = 0;
225f94f8e62SAndrew Turner for (k = 0; k < parent_addr_cells; k++) {
226f94f8e62SAndrew Turner sc->ranges[i].phys_base <<= 32;
227f94f8e62SAndrew Turner sc->ranges[i].phys_base |= base_ranges[j++];
228f94f8e62SAndrew Turner }
229f94f8e62SAndrew Turner sc->ranges[i].size = 0;
230f94f8e62SAndrew Turner for (k = 0; k < size_cells; k++) {
231f94f8e62SAndrew Turner sc->ranges[i].size <<= 32;
232f94f8e62SAndrew Turner sc->ranges[i].size |= base_ranges[j++];
233f94f8e62SAndrew Turner }
234f94f8e62SAndrew Turner }
235f94f8e62SAndrew Turner
236f94f8e62SAndrew Turner for (; i < MAX_RANGES_TUPLES; i++) {
237f94f8e62SAndrew Turner /* zero-fill remaining tuples to mark empty elements in array */
238f94f8e62SAndrew Turner sc->ranges[i].pci_base = 0;
239f94f8e62SAndrew Turner sc->ranges[i].phys_base = 0;
240f94f8e62SAndrew Turner sc->ranges[i].size = 0;
241f94f8e62SAndrew Turner }
242f94f8e62SAndrew Turner
243f94f8e62SAndrew Turner free(base_ranges, M_DEVBUF);
244f94f8e62SAndrew Turner return (0);
245f94f8e62SAndrew Turner }
246f94f8e62SAndrew Turner
247f94f8e62SAndrew Turner static int
generic_pcie_fdt_route_interrupt(device_t bus,device_t dev,int pin)248f94f8e62SAndrew Turner generic_pcie_fdt_route_interrupt(device_t bus, device_t dev, int pin)
249f94f8e62SAndrew Turner {
250f94f8e62SAndrew Turner struct generic_pcie_fdt_softc *sc;
251f94f8e62SAndrew Turner struct ofw_pci_register reg;
2527d9082caSJayachandran C. uint32_t pintr, mintr[4];
253f94f8e62SAndrew Turner phandle_t iparent;
254f94f8e62SAndrew Turner int intrcells;
255f94f8e62SAndrew Turner
256f94f8e62SAndrew Turner sc = device_get_softc(bus);
257f94f8e62SAndrew Turner pintr = pin;
258f94f8e62SAndrew Turner
259f94f8e62SAndrew Turner bzero(®, sizeof(reg));
260f94f8e62SAndrew Turner reg.phys_hi = (pci_get_bus(dev) << OFW_PCI_PHYS_HI_BUSSHIFT) |
261f94f8e62SAndrew Turner (pci_get_slot(dev) << OFW_PCI_PHYS_HI_DEVICESHIFT) |
262f94f8e62SAndrew Turner (pci_get_function(dev) << OFW_PCI_PHYS_HI_FUNCTIONSHIFT);
263f94f8e62SAndrew Turner
264f94f8e62SAndrew Turner intrcells = ofw_bus_lookup_imap(ofw_bus_get_node(dev),
265f94f8e62SAndrew Turner &sc->pci_iinfo, ®, sizeof(reg), &pintr, sizeof(pintr),
266f94f8e62SAndrew Turner mintr, sizeof(mintr), &iparent);
267f94f8e62SAndrew Turner if (intrcells) {
268f94f8e62SAndrew Turner pintr = ofw_bus_map_intr(dev, iparent, intrcells, mintr);
269f94f8e62SAndrew Turner return (pintr);
270f94f8e62SAndrew Turner }
271f94f8e62SAndrew Turner
272f94f8e62SAndrew Turner device_printf(bus, "could not route pin %d for device %d.%d\n",
273f94f8e62SAndrew Turner pin, pci_get_slot(dev), pci_get_function(dev));
274f94f8e62SAndrew Turner return (PCI_INVALID_IRQ);
275f94f8e62SAndrew Turner }
276f94f8e62SAndrew Turner
277f94f8e62SAndrew Turner static int
generic_pcie_fdt_alloc_msi(device_t pci,device_t child,int count,int maxcount,int * irqs)278f94f8e62SAndrew Turner generic_pcie_fdt_alloc_msi(device_t pci, device_t child, int count,
279f94f8e62SAndrew Turner int maxcount, int *irqs)
280f94f8e62SAndrew Turner {
281f94f8e62SAndrew Turner #if defined(INTRNG)
282f94f8e62SAndrew Turner phandle_t msi_parent;
28386b5c436SAndrew Turner int err;
284f94f8e62SAndrew Turner
28586b5c436SAndrew Turner err = ofw_bus_msimap(ofw_bus_get_node(pci), pci_get_rid(child),
28686b5c436SAndrew Turner &msi_parent, NULL);
28786b5c436SAndrew Turner if (err != 0)
28886b5c436SAndrew Turner return (err);
289f94f8e62SAndrew Turner return (intr_alloc_msi(pci, child, msi_parent, count, maxcount,
290f94f8e62SAndrew Turner irqs));
291f94f8e62SAndrew Turner #else
292f94f8e62SAndrew Turner return (ENXIO);
293f94f8e62SAndrew Turner #endif
294f94f8e62SAndrew Turner }
295f94f8e62SAndrew Turner
296f94f8e62SAndrew Turner static int
generic_pcie_fdt_release_msi(device_t pci,device_t child,int count,int * irqs)297f94f8e62SAndrew Turner generic_pcie_fdt_release_msi(device_t pci, device_t child, int count, int *irqs)
298f94f8e62SAndrew Turner {
299f94f8e62SAndrew Turner #if defined(INTRNG)
300f94f8e62SAndrew Turner phandle_t msi_parent;
30186b5c436SAndrew Turner int err;
302f94f8e62SAndrew Turner
30386b5c436SAndrew Turner err = ofw_bus_msimap(ofw_bus_get_node(pci), pci_get_rid(child),
30486b5c436SAndrew Turner &msi_parent, NULL);
30586b5c436SAndrew Turner if (err != 0)
30686b5c436SAndrew Turner return (err);
307f94f8e62SAndrew Turner return (intr_release_msi(pci, child, msi_parent, count, irqs));
308f94f8e62SAndrew Turner #else
309f94f8e62SAndrew Turner return (ENXIO);
310f94f8e62SAndrew Turner #endif
311f94f8e62SAndrew Turner }
312f94f8e62SAndrew Turner
313f94f8e62SAndrew Turner static int
generic_pcie_fdt_map_msi(device_t pci,device_t child,int irq,uint64_t * addr,uint32_t * data)314f94f8e62SAndrew Turner generic_pcie_fdt_map_msi(device_t pci, device_t child, int irq, uint64_t *addr,
315f94f8e62SAndrew Turner uint32_t *data)
316f94f8e62SAndrew Turner {
317f94f8e62SAndrew Turner #if defined(INTRNG)
318f94f8e62SAndrew Turner phandle_t msi_parent;
31986b5c436SAndrew Turner int err;
320f94f8e62SAndrew Turner
32186b5c436SAndrew Turner err = ofw_bus_msimap(ofw_bus_get_node(pci), pci_get_rid(child),
32286b5c436SAndrew Turner &msi_parent, NULL);
32386b5c436SAndrew Turner if (err != 0)
32486b5c436SAndrew Turner return (err);
325f94f8e62SAndrew Turner return (intr_map_msi(pci, child, msi_parent, irq, addr, data));
326f94f8e62SAndrew Turner #else
327f94f8e62SAndrew Turner return (ENXIO);
328f94f8e62SAndrew Turner #endif
329f94f8e62SAndrew Turner }
330f94f8e62SAndrew Turner
331f94f8e62SAndrew Turner static int
generic_pcie_fdt_alloc_msix(device_t pci,device_t child,int * irq)332f94f8e62SAndrew Turner generic_pcie_fdt_alloc_msix(device_t pci, device_t child, int *irq)
333f94f8e62SAndrew Turner {
334f94f8e62SAndrew Turner #if defined(INTRNG)
335f94f8e62SAndrew Turner phandle_t msi_parent;
33686b5c436SAndrew Turner int err;
337f94f8e62SAndrew Turner
33886b5c436SAndrew Turner err = ofw_bus_msimap(ofw_bus_get_node(pci), pci_get_rid(child),
33986b5c436SAndrew Turner &msi_parent, NULL);
34086b5c436SAndrew Turner if (err != 0)
34186b5c436SAndrew Turner return (err);
342f94f8e62SAndrew Turner return (intr_alloc_msix(pci, child, msi_parent, irq));
343f94f8e62SAndrew Turner #else
344f94f8e62SAndrew Turner return (ENXIO);
345f94f8e62SAndrew Turner #endif
346f94f8e62SAndrew Turner }
347f94f8e62SAndrew Turner
348f94f8e62SAndrew Turner static int
generic_pcie_fdt_release_msix(device_t pci,device_t child,int irq)349f94f8e62SAndrew Turner generic_pcie_fdt_release_msix(device_t pci, device_t child, int irq)
350f94f8e62SAndrew Turner {
351f94f8e62SAndrew Turner #if defined(INTRNG)
352f94f8e62SAndrew Turner phandle_t msi_parent;
35386b5c436SAndrew Turner int err;
354f94f8e62SAndrew Turner
35586b5c436SAndrew Turner err = ofw_bus_msimap(ofw_bus_get_node(pci), pci_get_rid(child),
35686b5c436SAndrew Turner &msi_parent, NULL);
35786b5c436SAndrew Turner if (err != 0)
35886b5c436SAndrew Turner return (err);
359f94f8e62SAndrew Turner return (intr_release_msix(pci, child, msi_parent, irq));
360f94f8e62SAndrew Turner #else
361f94f8e62SAndrew Turner return (ENXIO);
362f94f8e62SAndrew Turner #endif
363f94f8e62SAndrew Turner }
364f94f8e62SAndrew Turner
365b7672a70SRuslan Bukin static int
generic_pcie_get_iommu(device_t pci,device_t child,uintptr_t * id)366b7672a70SRuslan Bukin generic_pcie_get_iommu(device_t pci, device_t child, uintptr_t *id)
367b7672a70SRuslan Bukin {
368b7672a70SRuslan Bukin struct pci_id_ofw_iommu *iommu;
369b7672a70SRuslan Bukin uint32_t iommu_rid;
370*451f0333SAndrew Turner phandle_t iommu_xref;
371b7672a70SRuslan Bukin uint16_t pci_rid;
372b7672a70SRuslan Bukin phandle_t node;
373b7672a70SRuslan Bukin int err;
374b7672a70SRuslan Bukin
375b7672a70SRuslan Bukin node = ofw_bus_get_node(pci);
376b7672a70SRuslan Bukin pci_rid = pci_get_rid(child);
377b7672a70SRuslan Bukin
378b7672a70SRuslan Bukin iommu = (struct pci_id_ofw_iommu *)id;
379b7672a70SRuslan Bukin
380b7672a70SRuslan Bukin err = ofw_bus_iommu_map(node, pci_rid, &iommu_xref, &iommu_rid);
381b7672a70SRuslan Bukin if (err == 0) {
382b7672a70SRuslan Bukin iommu->id = iommu_rid;
383b7672a70SRuslan Bukin iommu->xref = iommu_xref;
384b7672a70SRuslan Bukin }
385b7672a70SRuslan Bukin
386b7672a70SRuslan Bukin return (err);
387b7672a70SRuslan Bukin }
388b7672a70SRuslan Bukin
389f94f8e62SAndrew Turner int
generic_pcie_get_id(device_t pci,device_t child,enum pci_id_type type,uintptr_t * id)390f94f8e62SAndrew Turner generic_pcie_get_id(device_t pci, device_t child, enum pci_id_type type,
391f94f8e62SAndrew Turner uintptr_t *id)
392f94f8e62SAndrew Turner {
393f94f8e62SAndrew Turner phandle_t node;
39486b5c436SAndrew Turner int err;
395f94f8e62SAndrew Turner uint32_t rid;
396f94f8e62SAndrew Turner uint16_t pci_rid;
397f94f8e62SAndrew Turner
398b7672a70SRuslan Bukin if (type == PCI_ID_OFW_IOMMU)
399b7672a70SRuslan Bukin return (generic_pcie_get_iommu(pci, child, id));
400b7672a70SRuslan Bukin
401f94f8e62SAndrew Turner if (type != PCI_ID_MSI)
402f94f8e62SAndrew Turner return (pcib_get_id(pci, child, type, id));
403f94f8e62SAndrew Turner
404f94f8e62SAndrew Turner node = ofw_bus_get_node(pci);
405f94f8e62SAndrew Turner pci_rid = pci_get_rid(child);
406f94f8e62SAndrew Turner
40786b5c436SAndrew Turner err = ofw_bus_msimap(node, pci_rid, NULL, &rid);
40886b5c436SAndrew Turner if (err != 0)
40986b5c436SAndrew Turner return (err);
410f94f8e62SAndrew Turner *id = rid;
411f94f8e62SAndrew Turner
412f94f8e62SAndrew Turner return (0);
413f94f8e62SAndrew Turner }
414f94f8e62SAndrew Turner
415ea52e815SMarcin Wojtas static const struct ofw_bus_devinfo *
generic_pcie_ofw_get_devinfo(device_t bus,device_t child)416ea52e815SMarcin Wojtas generic_pcie_ofw_get_devinfo(device_t bus, device_t child)
417ea52e815SMarcin Wojtas {
418ea52e815SMarcin Wojtas struct generic_pcie_fdt_softc *sc;
419ea52e815SMarcin Wojtas struct pci_ofw_devinfo *di;
420ea52e815SMarcin Wojtas uint8_t slot, func, busno;
421ea52e815SMarcin Wojtas
422ea52e815SMarcin Wojtas sc = device_get_softc(bus);
423ea52e815SMarcin Wojtas slot = pci_get_slot(child);
424ea52e815SMarcin Wojtas func = pci_get_function(child);
425ea52e815SMarcin Wojtas busno = pci_get_bus(child);
426ea52e815SMarcin Wojtas
427ea52e815SMarcin Wojtas STAILQ_FOREACH(di, &sc->pci_ofw_devlist, pci_ofw_link)
428ea52e815SMarcin Wojtas if (slot == di->slot && func == di->func && busno == di->bus)
429ea52e815SMarcin Wojtas return (&di->di_dinfo);
430ea52e815SMarcin Wojtas
431ea52e815SMarcin Wojtas return (NULL);
432ea52e815SMarcin Wojtas }
433ea52e815SMarcin Wojtas
434f94f8e62SAndrew Turner /* Helper functions */
435f94f8e62SAndrew Turner
436ea52e815SMarcin Wojtas static int
generic_pcie_ofw_bus_attach(device_t dev)437ea52e815SMarcin Wojtas generic_pcie_ofw_bus_attach(device_t dev)
438ea52e815SMarcin Wojtas {
439ea52e815SMarcin Wojtas struct generic_pcie_fdt_softc *sc;
440ea52e815SMarcin Wojtas struct pci_ofw_devinfo *di;
441ea52e815SMarcin Wojtas phandle_t parent, node;
442ea52e815SMarcin Wojtas pcell_t reg[5];
443ea52e815SMarcin Wojtas ssize_t len;
444ea52e815SMarcin Wojtas
445ea52e815SMarcin Wojtas sc = device_get_softc(dev);
446ea52e815SMarcin Wojtas parent = ofw_bus_get_node(dev);
447ea52e815SMarcin Wojtas if (parent == 0)
448ea52e815SMarcin Wojtas return (0);
449ea52e815SMarcin Wojtas
450ea52e815SMarcin Wojtas /* Iterate through all bus subordinates */
451ea52e815SMarcin Wojtas for (node = OF_child(parent); node > 0; node = OF_peer(node)) {
452ea52e815SMarcin Wojtas len = OF_getencprop(node, "reg", reg, sizeof(reg));
453ea52e815SMarcin Wojtas if (len != 5 * sizeof(pcell_t))
454ea52e815SMarcin Wojtas continue;
455ea52e815SMarcin Wojtas
456ea52e815SMarcin Wojtas /* Allocate and populate devinfo. */
457ea52e815SMarcin Wojtas di = malloc(sizeof(*di), M_DEVBUF, M_WAITOK | M_ZERO);
458ea52e815SMarcin Wojtas if (ofw_bus_gen_setup_devinfo(&di->di_dinfo, node) != 0) {
459ea52e815SMarcin Wojtas free(di, M_DEVBUF);
460ea52e815SMarcin Wojtas continue;
461ea52e815SMarcin Wojtas }
462ea52e815SMarcin Wojtas di->func = OFW_PCI_PHYS_HI_FUNCTION(reg[0]);
463ea52e815SMarcin Wojtas di->slot = OFW_PCI_PHYS_HI_DEVICE(reg[0]);
464ea52e815SMarcin Wojtas di->bus = OFW_PCI_PHYS_HI_BUS(reg[0]);
465ea52e815SMarcin Wojtas STAILQ_INSERT_TAIL(&sc->pci_ofw_devlist, di, pci_ofw_link);
466ea52e815SMarcin Wojtas }
467ea52e815SMarcin Wojtas
468ea52e815SMarcin Wojtas return (0);
469ea52e815SMarcin Wojtas }
470ea52e815SMarcin Wojtas
471f94f8e62SAndrew Turner static device_method_t generic_pcie_fdt_methods[] = {
472f94f8e62SAndrew Turner DEVMETHOD(device_probe, generic_pcie_fdt_probe),
473ad52fba1SAndrew Turner DEVMETHOD(device_attach, pci_host_generic_fdt_attach),
474f94f8e62SAndrew Turner
475f94f8e62SAndrew Turner /* pcib interface */
476f94f8e62SAndrew Turner DEVMETHOD(pcib_route_interrupt, generic_pcie_fdt_route_interrupt),
477f94f8e62SAndrew Turner DEVMETHOD(pcib_alloc_msi, generic_pcie_fdt_alloc_msi),
478f94f8e62SAndrew Turner DEVMETHOD(pcib_release_msi, generic_pcie_fdt_release_msi),
479f94f8e62SAndrew Turner DEVMETHOD(pcib_alloc_msix, generic_pcie_fdt_alloc_msix),
480f94f8e62SAndrew Turner DEVMETHOD(pcib_release_msix, generic_pcie_fdt_release_msix),
481f94f8e62SAndrew Turner DEVMETHOD(pcib_map_msi, generic_pcie_fdt_map_msi),
482f94f8e62SAndrew Turner DEVMETHOD(pcib_get_id, generic_pcie_get_id),
48328586889SWarner Losh DEVMETHOD(pcib_request_feature, pcib_request_feature_allow),
484f94f8e62SAndrew Turner
485ea52e815SMarcin Wojtas DEVMETHOD(ofw_bus_get_devinfo, generic_pcie_ofw_get_devinfo),
486ea52e815SMarcin Wojtas DEVMETHOD(ofw_bus_get_compat, ofw_bus_gen_get_compat),
487ea52e815SMarcin Wojtas DEVMETHOD(ofw_bus_get_model, ofw_bus_gen_get_model),
488ea52e815SMarcin Wojtas DEVMETHOD(ofw_bus_get_name, ofw_bus_gen_get_name),
489ea52e815SMarcin Wojtas DEVMETHOD(ofw_bus_get_node, ofw_bus_gen_get_node),
490ea52e815SMarcin Wojtas DEVMETHOD(ofw_bus_get_type, ofw_bus_gen_get_type),
491ea52e815SMarcin Wojtas
492f94f8e62SAndrew Turner DEVMETHOD_END
493f94f8e62SAndrew Turner };
494f94f8e62SAndrew Turner
495f94f8e62SAndrew Turner DEFINE_CLASS_1(pcib, generic_pcie_fdt_driver, generic_pcie_fdt_methods,
496f94f8e62SAndrew Turner sizeof(struct generic_pcie_fdt_softc), generic_pcie_core_driver);
497f94f8e62SAndrew Turner
49897a41013SJohn Baldwin DRIVER_MODULE(pcib, simplebus, generic_pcie_fdt_driver, 0, 0);
49997a41013SJohn Baldwin DRIVER_MODULE(pcib, ofwbus, generic_pcie_fdt_driver, 0, 0);
500