1c9a05c07SAndrew Turner /*-
2c9a05c07SAndrew Turner * Copyright (c) 2022 Andrew Turner
3c9a05c07SAndrew Turner * Copyright (c) 2023 Arm Ltd
4c9a05c07SAndrew Turner *
5c9a05c07SAndrew Turner * Redistribution and use in source and binary forms, with or without
6c9a05c07SAndrew Turner * modification, are permitted provided that the following conditions
7c9a05c07SAndrew Turner * are met:
8c9a05c07SAndrew Turner * 1. Redistributions of source code must retain the above copyright
9c9a05c07SAndrew Turner * notice, this list of conditions and the following disclaimer.
10c9a05c07SAndrew Turner * 2. Redistributions in binary form must reproduce the above copyright
11c9a05c07SAndrew Turner * notice, this list of conditions and the following disclaimer in the
12c9a05c07SAndrew Turner * documentation and/or other materials provided with the distribution.
13c9a05c07SAndrew Turner *
14c9a05c07SAndrew Turner * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15c9a05c07SAndrew Turner * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16c9a05c07SAndrew Turner * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17c9a05c07SAndrew Turner * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18c9a05c07SAndrew Turner * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19c9a05c07SAndrew Turner * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20c9a05c07SAndrew Turner * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21c9a05c07SAndrew Turner * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22c9a05c07SAndrew Turner * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23c9a05c07SAndrew Turner * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24c9a05c07SAndrew Turner * SUCH DAMAGE.
25c9a05c07SAndrew Turner */
26c9a05c07SAndrew Turner
27c9a05c07SAndrew Turner #include <sys/param.h>
28c9a05c07SAndrew Turner #include <sys/systm.h>
29c9a05c07SAndrew Turner #include <sys/bus.h>
30c9a05c07SAndrew Turner #include <sys/kernel.h>
31c9a05c07SAndrew Turner #include <sys/module.h>
32c9a05c07SAndrew Turner #include <sys/rman.h>
33c9a05c07SAndrew Turner
34c9a05c07SAndrew Turner #include <contrib/dev/acpica/include/acpi.h>
35c9a05c07SAndrew Turner #include <contrib/dev/acpica/include/accommon.h>
36c9a05c07SAndrew Turner
37c9a05c07SAndrew Turner #include <dev/acpica/acpivar.h>
38c9a05c07SAndrew Turner #include <dev/acpica/acpi_pcibvar.h>
39c9a05c07SAndrew Turner
40c9a05c07SAndrew Turner #include <dev/pci/pcivar.h>
41c9a05c07SAndrew Turner #include <dev/pci/pcireg.h>
42c9a05c07SAndrew Turner #include <dev/pci/pcib_private.h>
43c9a05c07SAndrew Turner #include <dev/pci/pci_host_generic.h>
44c9a05c07SAndrew Turner #include <dev/pci/pci_host_generic_acpi.h>
45c9a05c07SAndrew Turner
46c9a05c07SAndrew Turner #include <dev/psci/psci.h>
47c9a05c07SAndrew Turner
48c9a05c07SAndrew Turner #include "pcib_if.h"
49c9a05c07SAndrew Turner
50c9a05c07SAndrew Turner static device_probe_t pci_host_acpi_smccc_probe;
51c9a05c07SAndrew Turner static device_attach_t pci_host_acpi_smccc_attach;
52c9a05c07SAndrew Turner static pcib_read_config_t pci_host_acpi_smccc_read_config;
53c9a05c07SAndrew Turner static pcib_write_config_t pci_host_acpi_smccc_write_config;
54c9a05c07SAndrew Turner
55c94e4d91SAndrew Turner static bool pci_host_acpi_smccc_pci_version(uint32_t *);
56c94e4d91SAndrew Turner
57c9a05c07SAndrew Turner static int
pci_host_acpi_smccc_probe(device_t dev)58c9a05c07SAndrew Turner pci_host_acpi_smccc_probe(device_t dev)
59c9a05c07SAndrew Turner {
60c9a05c07SAndrew Turner ACPI_DEVICE_INFO *devinfo;
61c9a05c07SAndrew Turner struct resource *res;
62c9a05c07SAndrew Turner ACPI_HANDLE h;
63c9a05c07SAndrew Turner int rid, root;
64c9a05c07SAndrew Turner
65c9a05c07SAndrew Turner if (acpi_disabled("pcib") || (h = acpi_get_handle(dev)) == NULL ||
66c9a05c07SAndrew Turner ACPI_FAILURE(AcpiGetObjectInfo(h, &devinfo)))
67c9a05c07SAndrew Turner return (ENXIO);
68c9a05c07SAndrew Turner root = (devinfo->Flags & ACPI_PCI_ROOT_BRIDGE) != 0;
69c9a05c07SAndrew Turner AcpiOsFree(devinfo);
70c9a05c07SAndrew Turner if (!root)
71c9a05c07SAndrew Turner return (ENXIO);
72c9a05c07SAndrew Turner
73c9a05c07SAndrew Turner /*
746582301fSJohn Baldwin * Check if we have memory resources. We may have a non-memory
75c9a05c07SAndrew Turner * mapped device, e.g. using the Arm PCI Configuration Space
76c9a05c07SAndrew Turner * Access Firmware Interface (DEN0115).
77c9a05c07SAndrew Turner */
786582301fSJohn Baldwin rid = 0;
79c9a05c07SAndrew Turner res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 0);
80c9a05c07SAndrew Turner if (res != NULL) {
81c9a05c07SAndrew Turner bus_release_resource(dev, SYS_RES_MEMORY, rid, res);
82c9a05c07SAndrew Turner return (ENXIO);
83c9a05c07SAndrew Turner }
84c9a05c07SAndrew Turner
85c94e4d91SAndrew Turner /* Check for the PCI_VERSION call */
86c94e4d91SAndrew Turner if (!pci_host_acpi_smccc_pci_version(NULL)) {
87c94e4d91SAndrew Turner return (ENXIO);
88c9a05c07SAndrew Turner }
89c9a05c07SAndrew Turner
90c94e4d91SAndrew Turner device_set_desc(dev, "ARM PCI Firmware config space host controller");
91c94e4d91SAndrew Turner return (BUS_PROBE_SPECIFIC);
92c9a05c07SAndrew Turner }
93c9a05c07SAndrew Turner
94c9a05c07SAndrew Turner #define SMCCC_PCI_VERSION \
95c9a05c07SAndrew Turner SMCCC_FUNC_ID(SMCCC_FAST_CALL, SMCCC_32BIT_CALL, \
96c9a05c07SAndrew Turner SMCCC_STD_SECURE_SERVICE_CALLS, 0x130)
97c9a05c07SAndrew Turner #define SMCCC_PCI_FEATURES \
98c9a05c07SAndrew Turner SMCCC_FUNC_ID(SMCCC_FAST_CALL, SMCCC_32BIT_CALL, \
99c9a05c07SAndrew Turner SMCCC_STD_SECURE_SERVICE_CALLS, 0x131)
100c9a05c07SAndrew Turner #define SMCCC_PCI_READ \
101c9a05c07SAndrew Turner SMCCC_FUNC_ID(SMCCC_FAST_CALL, SMCCC_32BIT_CALL, \
102c9a05c07SAndrew Turner SMCCC_STD_SECURE_SERVICE_CALLS, 0x132)
103c9a05c07SAndrew Turner #define SMCCC_PCI_WRITE \
104c9a05c07SAndrew Turner SMCCC_FUNC_ID(SMCCC_FAST_CALL, SMCCC_32BIT_CALL, \
105c9a05c07SAndrew Turner SMCCC_STD_SECURE_SERVICE_CALLS, 0x133)
106c9a05c07SAndrew Turner #define SMCCC_PCI_GET_SEG_INFO \
107c9a05c07SAndrew Turner SMCCC_FUNC_ID(SMCCC_FAST_CALL, SMCCC_32BIT_CALL, \
108c9a05c07SAndrew Turner SMCCC_STD_SECURE_SERVICE_CALLS, 0x134)
109c9a05c07SAndrew Turner
110c9a05c07SAndrew Turner CTASSERT(SMCCC_PCI_VERSION == 0x84000130);
111c9a05c07SAndrew Turner CTASSERT(SMCCC_PCI_FEATURES == 0x84000131);
112c9a05c07SAndrew Turner CTASSERT(SMCCC_PCI_READ == 0x84000132);
113c9a05c07SAndrew Turner CTASSERT(SMCCC_PCI_WRITE == 0x84000133);
114c9a05c07SAndrew Turner CTASSERT(SMCCC_PCI_GET_SEG_INFO == 0x84000134);
115c9a05c07SAndrew Turner
116c9a05c07SAndrew Turner #define SMCCC_PCI_MAJOR(x) (((x) >> 16) & 0x7fff)
117c9a05c07SAndrew Turner #define SMCCC_PCI_MINOR(x) ((x) & 0xffff)
118c9a05c07SAndrew Turner
119c9a05c07SAndrew Turner #define SMCCC_PCI_SEG_END(x) (((x) >> 8) & 0xff)
120c9a05c07SAndrew Turner #define SMCCC_PCI_SEG_START(x) ((x) & 0xff)
121c9a05c07SAndrew Turner
122c9a05c07SAndrew Turner static bool
pci_host_acpi_smccc_has_feature(uint32_t pci_func_id)123c9a05c07SAndrew Turner pci_host_acpi_smccc_has_feature(uint32_t pci_func_id)
124c9a05c07SAndrew Turner {
125c9a05c07SAndrew Turner struct arm_smccc_res result;
126c9a05c07SAndrew Turner
127b9cd72b0SAndrew Turner if (arm_smccc_invoke(SMCCC_PCI_FEATURES, pci_func_id, &result) < 0) {
128c9a05c07SAndrew Turner return (false);
129c9a05c07SAndrew Turner }
130c9a05c07SAndrew Turner
131c9a05c07SAndrew Turner return (true);
132c9a05c07SAndrew Turner }
133c9a05c07SAndrew Turner
134c94e4d91SAndrew Turner static bool
pci_host_acpi_smccc_pci_version(uint32_t * versionp)135c94e4d91SAndrew Turner pci_host_acpi_smccc_pci_version(uint32_t *versionp)
136c94e4d91SAndrew Turner {
137c94e4d91SAndrew Turner struct arm_smccc_res result;
138c94e4d91SAndrew Turner
139b9cd72b0SAndrew Turner if (arm_smccc_invoke(SMCCC_PCI_VERSION, &result) < 0) {
140c94e4d91SAndrew Turner return (false);
141c94e4d91SAndrew Turner }
142c94e4d91SAndrew Turner
143c94e4d91SAndrew Turner if (versionp != NULL) {
144c94e4d91SAndrew Turner *versionp = result.a0;
145c94e4d91SAndrew Turner }
146c94e4d91SAndrew Turner
147c94e4d91SAndrew Turner return (true);
148c94e4d91SAndrew Turner }
149c94e4d91SAndrew Turner
150c9a05c07SAndrew Turner static int
pci_host_acpi_smccc_attach(device_t dev)151c9a05c07SAndrew Turner pci_host_acpi_smccc_attach(device_t dev)
152c9a05c07SAndrew Turner {
153c9a05c07SAndrew Turner struct generic_pcie_acpi_softc *sc;
154c9a05c07SAndrew Turner struct arm_smccc_res result;
155c94e4d91SAndrew Turner uint32_t version;
156c9a05c07SAndrew Turner int end, start;
157c9a05c07SAndrew Turner int error;
158c9a05c07SAndrew Turner
159c9a05c07SAndrew Turner sc = device_get_softc(dev);
160c9a05c07SAndrew Turner sc->base.quirks |= PCIE_CUSTOM_CONFIG_SPACE_QUIRK;
161c9a05c07SAndrew Turner
162c9a05c07SAndrew Turner MPASS(psci_callfn != NULL);
163c9a05c07SAndrew Turner
164c94e4d91SAndrew Turner /* Read the version */
165c94e4d91SAndrew Turner if (!pci_host_acpi_smccc_pci_version(&version)) {
166c9a05c07SAndrew Turner device_printf(dev,
167c94e4d91SAndrew Turner "Failed to read the SMCCC PCI version\n");
168c9a05c07SAndrew Turner return (ENXIO);
169c9a05c07SAndrew Turner }
170c9a05c07SAndrew Turner
171c9a05c07SAndrew Turner if (bootverbose) {
172c9a05c07SAndrew Turner device_printf(dev, "Firmware v%d.%d\n",
173c94e4d91SAndrew Turner SMCCC_PCI_MAJOR(version), SMCCC_PCI_MINOR(version));
174c9a05c07SAndrew Turner }
175c9a05c07SAndrew Turner
176c9a05c07SAndrew Turner if (!pci_host_acpi_smccc_has_feature(SMCCC_PCI_READ) ||
177c9a05c07SAndrew Turner !pci_host_acpi_smccc_has_feature(SMCCC_PCI_WRITE)) {
178c9a05c07SAndrew Turner device_printf(dev, "Missing read/write functions\n");
179c9a05c07SAndrew Turner return (ENXIO);
180c9a05c07SAndrew Turner }
181c9a05c07SAndrew Turner
182c9a05c07SAndrew Turner error = pci_host_generic_acpi_init(dev);
183c9a05c07SAndrew Turner if (error != 0)
184c9a05c07SAndrew Turner return (error);
185c9a05c07SAndrew Turner
186c9a05c07SAndrew Turner if (pci_host_acpi_smccc_has_feature(SMCCC_PCI_GET_SEG_INFO) &&
187b9cd72b0SAndrew Turner arm_smccc_invoke(SMCCC_PCI_GET_SEG_INFO, sc->base.ecam,
188b9cd72b0SAndrew Turner &result) == SMCCC_RET_SUCCESS) {
189c9a05c07SAndrew Turner start = SMCCC_PCI_SEG_START(result.a1);
190c9a05c07SAndrew Turner end = SMCCC_PCI_SEG_END(result.a1);
191c9a05c07SAndrew Turner
192c9a05c07SAndrew Turner sc->base.bus_start = MAX(sc->base.bus_start, start);
193c9a05c07SAndrew Turner sc->base.bus_end = MIN(sc->base.bus_end, end);
194c9a05c07SAndrew Turner }
195c9a05c07SAndrew Turner
196c9a05c07SAndrew Turner device_add_child(dev, "pci", -1);
197*18250ec6SJohn Baldwin bus_attach_children(dev);
198*18250ec6SJohn Baldwin return (0);
199c9a05c07SAndrew Turner }
200c9a05c07SAndrew Turner
201c9a05c07SAndrew Turner static uint32_t
pci_host_acpi_smccc_read_config(device_t dev,u_int bus,u_int slot,u_int func,u_int reg,int bytes)202c9a05c07SAndrew Turner pci_host_acpi_smccc_read_config(device_t dev, u_int bus, u_int slot,
203c9a05c07SAndrew Turner u_int func, u_int reg, int bytes)
204c9a05c07SAndrew Turner {
205c9a05c07SAndrew Turner struct generic_pcie_acpi_softc *sc;
206c9a05c07SAndrew Turner struct arm_smccc_res result;
207c9a05c07SAndrew Turner uint32_t addr;
208c9a05c07SAndrew Turner
209c9a05c07SAndrew Turner sc = device_get_softc(dev);
210c9a05c07SAndrew Turner
211c9a05c07SAndrew Turner if ((bus < sc->base.bus_start) || (bus > sc->base.bus_end))
212c9a05c07SAndrew Turner return (~0U);
213c9a05c07SAndrew Turner if ((slot > PCI_SLOTMAX) || (func > PCI_FUNCMAX) ||
214c9a05c07SAndrew Turner (reg > PCIE_REGMAX))
215c9a05c07SAndrew Turner return (~0U);
216c9a05c07SAndrew Turner
217c9a05c07SAndrew Turner addr = (sc->base.ecam << 16) | (bus << 8) | (slot << 3) | (func << 0);
218b9cd72b0SAndrew Turner if (arm_smccc_invoke(SMCCC_PCI_READ, addr, reg, bytes, &result) < 0) {
219c9a05c07SAndrew Turner return (~0U);
220c9a05c07SAndrew Turner }
221c9a05c07SAndrew Turner
222c9a05c07SAndrew Turner return (result.a1);
223c9a05c07SAndrew Turner }
224c9a05c07SAndrew Turner
225c9a05c07SAndrew Turner static void
pci_host_acpi_smccc_write_config(device_t dev,u_int bus,u_int slot,u_int func,u_int reg,uint32_t val,int bytes)226c9a05c07SAndrew Turner pci_host_acpi_smccc_write_config(device_t dev, u_int bus, u_int slot,
227c9a05c07SAndrew Turner u_int func, u_int reg, uint32_t val, int bytes)
228c9a05c07SAndrew Turner {
229c9a05c07SAndrew Turner struct generic_pcie_acpi_softc *sc;
230c9a05c07SAndrew Turner struct arm_smccc_res result;
231c9a05c07SAndrew Turner uint32_t addr;
232c9a05c07SAndrew Turner
233c9a05c07SAndrew Turner sc = device_get_softc(dev);
234c9a05c07SAndrew Turner
235c9a05c07SAndrew Turner if ((bus < sc->base.bus_start) || (bus > sc->base.bus_end))
236c9a05c07SAndrew Turner return;
237c9a05c07SAndrew Turner if ((slot > PCI_SLOTMAX) || (func > PCI_FUNCMAX) ||
238c9a05c07SAndrew Turner (reg > PCIE_REGMAX))
239c9a05c07SAndrew Turner return;
240c9a05c07SAndrew Turner
241c9a05c07SAndrew Turner addr = (sc->base.ecam << 16) | (bus << 8) | (slot << 3) | (func << 0);
242b9cd72b0SAndrew Turner arm_smccc_invoke(SMCCC_PCI_WRITE, addr, reg, bytes, val, &result);
243c9a05c07SAndrew Turner }
244c9a05c07SAndrew Turner
245c9a05c07SAndrew Turner static device_method_t generic_pcie_acpi_smccc_methods[] = {
246c9a05c07SAndrew Turner DEVMETHOD(device_probe, pci_host_acpi_smccc_probe),
247c9a05c07SAndrew Turner DEVMETHOD(device_attach, pci_host_acpi_smccc_attach),
248c9a05c07SAndrew Turner
249c9a05c07SAndrew Turner /* pcib interface */
250c9a05c07SAndrew Turner DEVMETHOD(pcib_read_config, pci_host_acpi_smccc_read_config),
251c9a05c07SAndrew Turner DEVMETHOD(pcib_write_config, pci_host_acpi_smccc_write_config),
252c9a05c07SAndrew Turner
253c9a05c07SAndrew Turner DEVMETHOD_END
254c9a05c07SAndrew Turner };
255c9a05c07SAndrew Turner
256c9a05c07SAndrew Turner DEFINE_CLASS_1(pcib, generic_pcie_acpi_smccc_driver,
257c9a05c07SAndrew Turner generic_pcie_acpi_smccc_methods,
258c9a05c07SAndrew Turner sizeof(struct generic_pcie_acpi_softc), generic_pcie_acpi_driver);
259c9a05c07SAndrew Turner
260c9a05c07SAndrew Turner DRIVER_MODULE(pcib_smccc, acpi, generic_pcie_acpi_smccc_driver, 0, 0);
261