1fb05500bSWojciech Macek /* 29a82a56bSRuslan Bukin * Copyright (c) 2015, 2020 Ruslan Bukin <br@bsdpad.com> 3fb05500bSWojciech Macek * Copyright (c) 2015 The FreeBSD Foundation 4fb05500bSWojciech Macek * All rights reserved. 5fb05500bSWojciech Macek * 6fb05500bSWojciech Macek * This software was developed by Semihalf. 7fb05500bSWojciech Macek * 8fb05500bSWojciech Macek * Redistribution and use in source and binary forms, with or without 9fb05500bSWojciech Macek * modification, are permitted provided that the following conditions 10fb05500bSWojciech Macek * are met: 11fb05500bSWojciech Macek * 1. Redistributions of source code must retain the above copyright 12fb05500bSWojciech Macek * notice, this list of conditions and the following disclaimer. 13fb05500bSWojciech Macek * 2. Redistributions in binary form must reproduce the above copyright 14fb05500bSWojciech Macek * notice, this list of conditions and the following disclaimer in the 15fb05500bSWojciech Macek * documentation and/or other materials provided with the distribution. 16fb05500bSWojciech Macek * 17fb05500bSWojciech Macek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18fb05500bSWojciech Macek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19fb05500bSWojciech Macek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20fb05500bSWojciech Macek * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21fb05500bSWojciech Macek * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22fb05500bSWojciech Macek * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23fb05500bSWojciech Macek * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24fb05500bSWojciech Macek * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25fb05500bSWojciech Macek * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26fb05500bSWojciech Macek * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27fb05500bSWojciech Macek * SUCH DAMAGE. 28fb05500bSWojciech Macek * 29fb05500bSWojciech Macek * 30fb05500bSWojciech Macek */ 31fb05500bSWojciech Macek 32fb05500bSWojciech Macek #ifndef __PCI_HOST_GENERIC_H_ 33fb05500bSWojciech Macek #define __PCI_HOST_GENERIC_H_ 34fb05500bSWojciech Macek 35aab9fdafSWojciech Macek #include "pci_if.h" 36aab9fdafSWojciech Macek 379a82a56bSRuslan Bukin /* Assembling ECAM Configuration Address */ 389a82a56bSRuslan Bukin #define PCIE_BUS_SHIFT 20 399a82a56bSRuslan Bukin #define PCIE_SLOT_SHIFT 15 409a82a56bSRuslan Bukin #define PCIE_FUNC_SHIFT 12 419a82a56bSRuslan Bukin #define PCIE_BUS_MASK 0xFF 429a82a56bSRuslan Bukin #define PCIE_SLOT_MASK 0x1F 439a82a56bSRuslan Bukin #define PCIE_FUNC_MASK 0x07 449a82a56bSRuslan Bukin #define PCIE_REG_MASK 0xFFF 459a82a56bSRuslan Bukin 469a82a56bSRuslan Bukin #define PCIE_ADDR_OFFSET(bus, slot, func, reg) \ 479a82a56bSRuslan Bukin ((((bus) & PCIE_BUS_MASK) << PCIE_BUS_SHIFT) | \ 489a82a56bSRuslan Bukin (((slot) & PCIE_SLOT_MASK) << PCIE_SLOT_SHIFT) | \ 499a82a56bSRuslan Bukin (((func) & PCIE_FUNC_MASK) << PCIE_FUNC_SHIFT) | \ 509a82a56bSRuslan Bukin ((reg) & PCIE_REG_MASK)) 519a82a56bSRuslan Bukin 52fb05500bSWojciech Macek #define MAX_RANGES_TUPLES 16 53fb05500bSWojciech Macek #define MIN_RANGES_TUPLES 2 54fb05500bSWojciech Macek 55fb05500bSWojciech Macek struct pcie_range { 56fb05500bSWojciech Macek uint64_t pci_base; 57fb05500bSWojciech Macek uint64_t phys_base; 58fb05500bSWojciech Macek uint64_t size; 59fb05500bSWojciech Macek uint64_t flags; 609a7053ceSAndrew Turner #define FLAG_TYPE(x) ((x) & FLAG_TYPE_MASK) 619a7053ceSAndrew Turner #define FLAG_TYPE_MASK 0x3 629a7053ceSAndrew Turner #define FLAG_TYPE_INVALID 0x0 639a7053ceSAndrew Turner #define FLAG_TYPE_IO 0x1 649a7053ceSAndrew Turner #define FLAG_TYPE_MEM 0x2 659a7053ceSAndrew Turner #define FLAG_TYPE_PMEM 0x3 66d79b6b8eSJohn Baldwin struct resource *res; 67*b3132299SKyle Evans int rid; 68fb05500bSWojciech Macek }; 69fb05500bSWojciech Macek 70f94f8e62SAndrew Turner struct generic_pcie_core_softc { 71fb05500bSWojciech Macek struct pcie_range ranges[MAX_RANGES_TUPLES]; 72fb05500bSWojciech Macek int nranges; 732760c2caSAndrew Turner int coherent; 749a7053ceSAndrew Turner bool has_pmem; 759a7053ceSAndrew Turner struct rman pmem_rman; 76fb05500bSWojciech Macek struct rman mem_rman; 77fb05500bSWojciech Macek struct rman io_rman; 78fb05500bSWojciech Macek struct resource *res; 79697c57e5SJayachandran C. int bus_start; 80697c57e5SJayachandran C. int bus_end; 81fb05500bSWojciech Macek int ecam; 82fb05500bSWojciech Macek device_t dev; 83fb05500bSWojciech Macek bus_space_handle_t ioh; 842760c2caSAndrew Turner bus_dma_tag_t dmat; 852de4c7f6SPawel Anikiel uint32_t quirks; 86fb05500bSWojciech Macek }; 87fb05500bSWojciech Macek 882de4c7f6SPawel Anikiel /* Quirks */ 892de4c7f6SPawel Anikiel #define PCIE_ECAM_DESIGNWARE_QUIRK (1 << 0) 907029f2c8SAndrew Turner /* Child will map resources to access config registers */ 917029f2c8SAndrew Turner #define PCIE_CUSTOM_CONFIG_SPACE_QUIRK (1 << 1) 922de4c7f6SPawel Anikiel 93f94f8e62SAndrew Turner DECLARE_CLASS(generic_pcie_core_driver); 94fb05500bSWojciech Macek 95f94f8e62SAndrew Turner int pci_host_generic_core_attach(device_t); 96d843dd0eSAndrew Turner int pci_host_generic_core_detach(device_t); 97f94f8e62SAndrew Turner struct resource *pci_host_generic_core_alloc_resource(device_t, device_t, int, 98f94f8e62SAndrew Turner int *, rman_res_t, rman_res_t, rman_res_t, u_int); 999dbf5b0eSJohn Baldwin int pci_host_generic_core_release_resource(device_t, device_t, 100f94f8e62SAndrew Turner struct resource *); 1017cafe75cSAndrew Turner int generic_pcie_read_ivar(device_t, device_t, int, uintptr_t *); 102fb05500bSWojciech Macek 103fb05500bSWojciech Macek #endif /* __PCI_HOST_GENERIC_H_ */ 104