xref: /freebsd/sys/dev/pci/fixup_pci.c (revision 1cddce89ce30570d554120af864d23c554cd5d18)
1bb0d0a8eSMike Smith /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-3-Clause
3718cf2ccSPedro F. Giffuni  *
4bb0d0a8eSMike Smith  * Copyright (c) 1994,1995 Stefan Esser, Wolfgang StanglMeier
5bb0d0a8eSMike Smith  * Copyright (c) 2000 Michael Smith <msmith@freebsd.org>
6bb0d0a8eSMike Smith  * Copyright (c) 2000 BSDi
7bb0d0a8eSMike Smith  * All rights reserved.
8bb0d0a8eSMike Smith  *
9bb0d0a8eSMike Smith  * Redistribution and use in source and binary forms, with or without
10bb0d0a8eSMike Smith  * modification, are permitted provided that the following conditions
11bb0d0a8eSMike Smith  * are met:
12bb0d0a8eSMike Smith  * 1. Redistributions of source code must retain the above copyright
13bb0d0a8eSMike Smith  *    notice, this list of conditions and the following disclaimer.
14bb0d0a8eSMike Smith  * 2. Redistributions in binary form must reproduce the above copyright
15bb0d0a8eSMike Smith  *    notice, this list of conditions and the following disclaimer in the
16bb0d0a8eSMike Smith  *    documentation and/or other materials provided with the distribution.
17bb0d0a8eSMike Smith  * 3. The name of the author may not be used to endorse or promote products
18bb0d0a8eSMike Smith  *    derived from this software without specific prior written permission.
19bb0d0a8eSMike Smith  *
20bb0d0a8eSMike Smith  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
21bb0d0a8eSMike Smith  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22bb0d0a8eSMike Smith  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23bb0d0a8eSMike Smith  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
24bb0d0a8eSMike Smith  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25bb0d0a8eSMike Smith  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26bb0d0a8eSMike Smith  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27bb0d0a8eSMike Smith  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28bb0d0a8eSMike Smith  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29bb0d0a8eSMike Smith  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30bb0d0a8eSMike Smith  * SUCH DAMAGE.
31bb0d0a8eSMike Smith  */
32bb0d0a8eSMike Smith 
33bb0d0a8eSMike Smith #include <sys/param.h>
34bb0d0a8eSMike Smith #include <sys/kernel.h>
3541ee9f1cSPoul-Henning Kamp #include <sys/malloc.h>
3641ee9f1cSPoul-Henning Kamp #include <sys/module.h>
3741ee9f1cSPoul-Henning Kamp #include <sys/systm.h>
38bb0d0a8eSMike Smith #include <sys/bus.h>
39bb0d0a8eSMike Smith 
4038d8c994SWarner Losh #include <dev/pci/pcivar.h>
4138d8c994SWarner Losh #include <dev/pci/pcireg.h>
42bb0d0a8eSMike Smith 
43bb0d0a8eSMike Smith /*
44bb0d0a8eSMike Smith  * Chipset fixups.
45bb0d0a8eSMike Smith  *
46bb0d0a8eSMike Smith  * These routines are invoked during the probe phase for devices which
47bb0d0a8eSMike Smith  * typically don't have specific device drivers, but which require
48bb0d0a8eSMike Smith  * some cleaning up.
49bb0d0a8eSMike Smith  */
50bb0d0a8eSMike Smith 
51bb0d0a8eSMike Smith static int	fixup_pci_probe(device_t dev);
52bb0d0a8eSMike Smith static void	fixwsc_natoma(device_t dev);
5353b8229eSJohn Baldwin static void	fixc1_nforce2(device_t dev);
54bb0d0a8eSMike Smith 
55bb0d0a8eSMike Smith static device_method_t fixup_pci_methods[] = {
56bb0d0a8eSMike Smith     /* Device interface */
57bb0d0a8eSMike Smith     DEVMETHOD(device_probe,		fixup_pci_probe),
58bb0d0a8eSMike Smith     { 0, 0 }
59bb0d0a8eSMike Smith };
60bb0d0a8eSMike Smith 
61bb0d0a8eSMike Smith static driver_t fixup_pci_driver = {
62bb0d0a8eSMike Smith     "fixup_pci",
63bb0d0a8eSMike Smith     fixup_pci_methods,
64bb0d0a8eSMike Smith     0,
65bb0d0a8eSMike Smith };
66bb0d0a8eSMike Smith 
67*97a41013SJohn Baldwin DRIVER_MODULE(fixup_pci, pci, fixup_pci_driver, 0, 0);
68bb0d0a8eSMike Smith 
69bb0d0a8eSMike Smith static int
fixup_pci_probe(device_t dev)70bb0d0a8eSMike Smith fixup_pci_probe(device_t dev)
71bb0d0a8eSMike Smith {
72bb0d0a8eSMike Smith     switch (pci_get_devid(dev)) {
73bb0d0a8eSMike Smith     case 0x12378086:		/* Intel 82440FX (Natoma) */
74bb0d0a8eSMike Smith 	fixwsc_natoma(dev);
75bb0d0a8eSMike Smith 	break;
7653b8229eSJohn Baldwin     case 0x01e010de:		/* nVidia nForce2 */
7753b8229eSJohn Baldwin 	fixc1_nforce2(dev);
7853b8229eSJohn Baldwin 	break;
79bb0d0a8eSMike Smith     }
80bb0d0a8eSMike Smith     return(ENXIO);
81bb0d0a8eSMike Smith }
82bb0d0a8eSMike Smith 
83bb0d0a8eSMike Smith static void
fixwsc_natoma(device_t dev)84bb0d0a8eSMike Smith fixwsc_natoma(device_t dev)
85bb0d0a8eSMike Smith {
86bb0d0a8eSMike Smith     int		pmccfg;
87bb0d0a8eSMike Smith 
88bb0d0a8eSMike Smith     pmccfg = pci_read_config(dev, 0x50, 2);
89bb0d0a8eSMike Smith #if defined(SMP)
90bb0d0a8eSMike Smith     if (pmccfg & 0x8000) {
91957c6e86SRui Paulo 	device_printf(dev, "correcting Natoma config for SMP\n");
92bb0d0a8eSMike Smith 	pmccfg &= ~0x8000;
93eee598d8SPeter Wemm 	pci_write_config(dev, 0x50, pmccfg, 2);
94bb0d0a8eSMike Smith     }
95bb0d0a8eSMike Smith #else
96bb0d0a8eSMike Smith     if ((pmccfg & 0x8000) == 0) {
97957c6e86SRui Paulo 	device_printf(dev, "correcting Natoma config for non-SMP\n");
98bb0d0a8eSMike Smith 	pmccfg |= 0x8000;
99eee598d8SPeter Wemm 	pci_write_config(dev, 0x50, pmccfg, 2);
100bb0d0a8eSMike Smith     }
101bb0d0a8eSMike Smith #endif
102bb0d0a8eSMike Smith }
10353b8229eSJohn Baldwin 
10453b8229eSJohn Baldwin /*
10553b8229eSJohn Baldwin  * Set the SYSTEM_IDLE_TIMEOUT to 80 ns on nForce2 systems to work
10653b8229eSJohn Baldwin  * around a hang that is triggered when the CPU generates a very fast
10753b8229eSJohn Baldwin  * CONNECT/HALT cycle sequence.  Specifically, the hang can result in
10853b8229eSJohn Baldwin  * the lapic timer being stopped.
10953b8229eSJohn Baldwin  *
11053b8229eSJohn Baldwin  * This requires changing the value for config register at offset 0x6c
11153b8229eSJohn Baldwin  * for the Host-PCI bridge at bus/dev/function 0/0/0:
11253b8229eSJohn Baldwin  *
11353b8229eSJohn Baldwin  * Chip	Current Value	New Value
11453b8229eSJohn Baldwin  * ----	----------	----------
11553b8229eSJohn Baldwin  * C17	0x1F0FFF01	0x1F01FF01
11653b8229eSJohn Baldwin  * C18D	0x9F0FFF01	0x9F01FF01
11753b8229eSJohn Baldwin  *
11853b8229eSJohn Baldwin  * We do this by always clearing the bits in 0x000e0000.
11953b8229eSJohn Baldwin  *
12053b8229eSJohn Baldwin  * See also: http://lkml.org/lkml/2004/5/3/157
12153b8229eSJohn Baldwin  */
12253b8229eSJohn Baldwin static void
fixc1_nforce2(device_t dev)12353b8229eSJohn Baldwin fixc1_nforce2(device_t dev)
12453b8229eSJohn Baldwin {
12553b8229eSJohn Baldwin 	uint32_t val;
12653b8229eSJohn Baldwin 
12753b8229eSJohn Baldwin 	if (pci_get_bus(dev) == 0 && pci_get_slot(dev) == 0 &&
12853b8229eSJohn Baldwin 	    pci_get_function(dev) == 0) {
12953b8229eSJohn Baldwin 		val = pci_read_config(dev, 0x6c, 4);
13053b8229eSJohn Baldwin 		if (val & 0x000e0000) {
131957c6e86SRui Paulo 			device_printf(dev,
132957c6e86SRui Paulo 			    "correcting nForce2 C1 CPU disconnect hangs\n");
13353b8229eSJohn Baldwin 			val &= ~0x000e0000;
13453b8229eSJohn Baldwin 			pci_write_config(dev, 0x6c, val, 4);
13553b8229eSJohn Baldwin 		}
13653b8229eSJohn Baldwin 	}
13753b8229eSJohn Baldwin }
138