12f345d8eSLuigi Rizzo /*- 22f345d8eSLuigi Rizzo * Copyright (C) 2012 Emulex 32f345d8eSLuigi Rizzo * All rights reserved. 42f345d8eSLuigi Rizzo * 52f345d8eSLuigi Rizzo * Redistribution and use in source and binary forms, with or without 62f345d8eSLuigi Rizzo * modification, are permitted provided that the following conditions are met: 72f345d8eSLuigi Rizzo * 82f345d8eSLuigi Rizzo * 1. Redistributions of source code must retain the above copyright notice, 92f345d8eSLuigi Rizzo * this list of conditions and the following disclaimer. 102f345d8eSLuigi Rizzo * 112f345d8eSLuigi Rizzo * 2. Redistributions in binary form must reproduce the above copyright 122f345d8eSLuigi Rizzo * notice, this list of conditions and the following disclaimer in the 132f345d8eSLuigi Rizzo * documentation and/or other materials provided with the distribution. 142f345d8eSLuigi Rizzo * 152f345d8eSLuigi Rizzo * 3. Neither the name of the Emulex Corporation nor the names of its 162f345d8eSLuigi Rizzo * contributors may be used to endorse or promote products derived from 172f345d8eSLuigi Rizzo * this software without specific prior written permission. 182f345d8eSLuigi Rizzo * 192f345d8eSLuigi Rizzo * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 202f345d8eSLuigi Rizzo * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 212f345d8eSLuigi Rizzo * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 222f345d8eSLuigi Rizzo * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 232f345d8eSLuigi Rizzo * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 242f345d8eSLuigi Rizzo * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 252f345d8eSLuigi Rizzo * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 262f345d8eSLuigi Rizzo * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 272f345d8eSLuigi Rizzo * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 282f345d8eSLuigi Rizzo * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 292f345d8eSLuigi Rizzo * POSSIBILITY OF SUCH DAMAGE. 302f345d8eSLuigi Rizzo * 312f345d8eSLuigi Rizzo * Contact Information: 322f345d8eSLuigi Rizzo * freebsd-drivers@emulex.com 332f345d8eSLuigi Rizzo * 342f345d8eSLuigi Rizzo * Emulex 352f345d8eSLuigi Rizzo * 3333 Susan Street 362f345d8eSLuigi Rizzo * Costa Mesa, CA 92626 372f345d8eSLuigi Rizzo */ 382f345d8eSLuigi Rizzo 392f345d8eSLuigi Rizzo 40*cdaba892SXin LI 412f345d8eSLuigi Rizzo /* $FreeBSD$ */ 422f345d8eSLuigi Rizzo 432f345d8eSLuigi Rizzo 44*cdaba892SXin LI #include "oce_if.h" 45*cdaba892SXin LI extern uint32_t sfp_vpd_dump_buffer[TRANSCEIVER_DATA_NUM_ELE]; 462f345d8eSLuigi Rizzo 472f345d8eSLuigi Rizzo /** 482f345d8eSLuigi Rizzo * @brief Reset (firmware) common function 492f345d8eSLuigi Rizzo * @param sc software handle to the device 502f345d8eSLuigi Rizzo * @returns 0 on success, ETIMEDOUT on failure 512f345d8eSLuigi Rizzo */ 522f345d8eSLuigi Rizzo int 532f345d8eSLuigi Rizzo oce_reset_fun(POCE_SOFTC sc) 542f345d8eSLuigi Rizzo { 552f345d8eSLuigi Rizzo struct oce_mbx *mbx; 562f345d8eSLuigi Rizzo struct oce_bmbx *mb; 572f345d8eSLuigi Rizzo struct ioctl_common_function_reset *fwcmd; 582f345d8eSLuigi Rizzo int rc = 0; 592f345d8eSLuigi Rizzo 602f345d8eSLuigi Rizzo if (sc->flags & OCE_FLAGS_FUNCRESET_RQD) { 612f345d8eSLuigi Rizzo mb = OCE_DMAPTR(&sc->bsmbx, struct oce_bmbx); 622f345d8eSLuigi Rizzo mbx = &mb->mbx; 632f345d8eSLuigi Rizzo bzero(mbx, sizeof(struct oce_mbx)); 642f345d8eSLuigi Rizzo 652f345d8eSLuigi Rizzo fwcmd = (struct ioctl_common_function_reset *)&mbx->payload; 662f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 672f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 682f345d8eSLuigi Rizzo OPCODE_COMMON_FUNCTION_RESET, 692f345d8eSLuigi Rizzo 10, /* MBX_TIMEOUT_SEC */ 702f345d8eSLuigi Rizzo sizeof(struct 712f345d8eSLuigi Rizzo ioctl_common_function_reset), 722f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 732f345d8eSLuigi Rizzo 742f345d8eSLuigi Rizzo mbx->u0.s.embedded = 1; 752f345d8eSLuigi Rizzo mbx->payload_length = 762f345d8eSLuigi Rizzo sizeof(struct ioctl_common_function_reset); 772f345d8eSLuigi Rizzo 782f345d8eSLuigi Rizzo rc = oce_mbox_dispatch(sc, 2); 792f345d8eSLuigi Rizzo } 802f345d8eSLuigi Rizzo 812f345d8eSLuigi Rizzo return rc; 822f345d8eSLuigi Rizzo } 832f345d8eSLuigi Rizzo 842f345d8eSLuigi Rizzo 852f345d8eSLuigi Rizzo /** 862f345d8eSLuigi Rizzo * @brief This funtions tells firmware we are 872f345d8eSLuigi Rizzo * done with commands. 882f345d8eSLuigi Rizzo * @param sc software handle to the device 892f345d8eSLuigi Rizzo * @returns 0 on success, ETIMEDOUT on failure 902f345d8eSLuigi Rizzo */ 912f345d8eSLuigi Rizzo int 922f345d8eSLuigi Rizzo oce_fw_clean(POCE_SOFTC sc) 932f345d8eSLuigi Rizzo { 942f345d8eSLuigi Rizzo struct oce_bmbx *mbx; 952f345d8eSLuigi Rizzo uint8_t *ptr; 962f345d8eSLuigi Rizzo int ret = 0; 972f345d8eSLuigi Rizzo 982f345d8eSLuigi Rizzo mbx = OCE_DMAPTR(&sc->bsmbx, struct oce_bmbx); 992f345d8eSLuigi Rizzo ptr = (uint8_t *) &mbx->mbx; 1002f345d8eSLuigi Rizzo 1012f345d8eSLuigi Rizzo /* Endian Signature */ 1022f345d8eSLuigi Rizzo *ptr++ = 0xff; 1032f345d8eSLuigi Rizzo *ptr++ = 0xaa; 1042f345d8eSLuigi Rizzo *ptr++ = 0xbb; 1052f345d8eSLuigi Rizzo *ptr++ = 0xff; 1062f345d8eSLuigi Rizzo *ptr++ = 0xff; 1072f345d8eSLuigi Rizzo *ptr++ = 0xcc; 1082f345d8eSLuigi Rizzo *ptr++ = 0xdd; 1092f345d8eSLuigi Rizzo *ptr = 0xff; 1102f345d8eSLuigi Rizzo 1112f345d8eSLuigi Rizzo ret = oce_mbox_dispatch(sc, 2); 1122f345d8eSLuigi Rizzo 1132f345d8eSLuigi Rizzo return ret; 1142f345d8eSLuigi Rizzo } 1152f345d8eSLuigi Rizzo 1162f345d8eSLuigi Rizzo 1172f345d8eSLuigi Rizzo /** 1182f345d8eSLuigi Rizzo * @brief Mailbox wait 1192f345d8eSLuigi Rizzo * @param sc software handle to the device 1202f345d8eSLuigi Rizzo * @param tmo_sec timeout in seconds 1212f345d8eSLuigi Rizzo */ 1222f345d8eSLuigi Rizzo static int 1232f345d8eSLuigi Rizzo oce_mbox_wait(POCE_SOFTC sc, uint32_t tmo_sec) 1242f345d8eSLuigi Rizzo { 1252f345d8eSLuigi Rizzo tmo_sec *= 10000; 1262f345d8eSLuigi Rizzo pd_mpu_mbox_db_t mbox_db; 1272f345d8eSLuigi Rizzo 1282f345d8eSLuigi Rizzo for (;;) { 1292f345d8eSLuigi Rizzo if (tmo_sec != 0) { 1302f345d8eSLuigi Rizzo if (--tmo_sec == 0) 1312f345d8eSLuigi Rizzo break; 1322f345d8eSLuigi Rizzo } 1332f345d8eSLuigi Rizzo 1342f345d8eSLuigi Rizzo mbox_db.dw0 = OCE_READ_REG32(sc, db, PD_MPU_MBOX_DB); 1352f345d8eSLuigi Rizzo 1362f345d8eSLuigi Rizzo if (mbox_db.bits.ready) 1372f345d8eSLuigi Rizzo return 0; 1382f345d8eSLuigi Rizzo 1392f345d8eSLuigi Rizzo DELAY(100); 1402f345d8eSLuigi Rizzo } 1412f345d8eSLuigi Rizzo 1422f345d8eSLuigi Rizzo device_printf(sc->dev, "Mailbox timed out\n"); 1432f345d8eSLuigi Rizzo 1442f345d8eSLuigi Rizzo return ETIMEDOUT; 1452f345d8eSLuigi Rizzo } 1462f345d8eSLuigi Rizzo 1472f345d8eSLuigi Rizzo 1482f345d8eSLuigi Rizzo /** 1492f345d8eSLuigi Rizzo * @brief Mailbox dispatch 1502f345d8eSLuigi Rizzo * @param sc software handle to the device 1512f345d8eSLuigi Rizzo * @param tmo_sec timeout in seconds 1522f345d8eSLuigi Rizzo */ 1532f345d8eSLuigi Rizzo int 1542f345d8eSLuigi Rizzo oce_mbox_dispatch(POCE_SOFTC sc, uint32_t tmo_sec) 1552f345d8eSLuigi Rizzo { 1562f345d8eSLuigi Rizzo pd_mpu_mbox_db_t mbox_db; 1572f345d8eSLuigi Rizzo uint32_t pa; 1582f345d8eSLuigi Rizzo int rc; 1592f345d8eSLuigi Rizzo 1602f345d8eSLuigi Rizzo oce_dma_sync(&sc->bsmbx, BUS_DMASYNC_PREWRITE); 1612f345d8eSLuigi Rizzo pa = (uint32_t) ((uint64_t) sc->bsmbx.paddr >> 34); 1622f345d8eSLuigi Rizzo bzero(&mbox_db, sizeof(pd_mpu_mbox_db_t)); 1632f345d8eSLuigi Rizzo mbox_db.bits.ready = 0; 1642f345d8eSLuigi Rizzo mbox_db.bits.hi = 1; 1652f345d8eSLuigi Rizzo mbox_db.bits.address = pa; 1662f345d8eSLuigi Rizzo 1672f345d8eSLuigi Rizzo rc = oce_mbox_wait(sc, tmo_sec); 1682f345d8eSLuigi Rizzo if (rc == 0) { 1692f345d8eSLuigi Rizzo OCE_WRITE_REG32(sc, db, PD_MPU_MBOX_DB, mbox_db.dw0); 1702f345d8eSLuigi Rizzo 1712f345d8eSLuigi Rizzo pa = (uint32_t) ((uint64_t) sc->bsmbx.paddr >> 4) & 0x3fffffff; 1722f345d8eSLuigi Rizzo mbox_db.bits.ready = 0; 1732f345d8eSLuigi Rizzo mbox_db.bits.hi = 0; 1742f345d8eSLuigi Rizzo mbox_db.bits.address = pa; 1752f345d8eSLuigi Rizzo 1762f345d8eSLuigi Rizzo rc = oce_mbox_wait(sc, tmo_sec); 1772f345d8eSLuigi Rizzo 1782f345d8eSLuigi Rizzo if (rc == 0) { 1792f345d8eSLuigi Rizzo OCE_WRITE_REG32(sc, db, PD_MPU_MBOX_DB, mbox_db.dw0); 1802f345d8eSLuigi Rizzo 1812f345d8eSLuigi Rizzo rc = oce_mbox_wait(sc, tmo_sec); 1822f345d8eSLuigi Rizzo 1832f345d8eSLuigi Rizzo oce_dma_sync(&sc->bsmbx, BUS_DMASYNC_POSTWRITE); 1842f345d8eSLuigi Rizzo } 1852f345d8eSLuigi Rizzo } 1862f345d8eSLuigi Rizzo 1872f345d8eSLuigi Rizzo return rc; 1882f345d8eSLuigi Rizzo } 1892f345d8eSLuigi Rizzo 1902f345d8eSLuigi Rizzo 1912f345d8eSLuigi Rizzo 1922f345d8eSLuigi Rizzo /** 1932f345d8eSLuigi Rizzo * @brief Mailbox common request header initialization 1942f345d8eSLuigi Rizzo * @param hdr mailbox header 1952f345d8eSLuigi Rizzo * @param dom domain 1962f345d8eSLuigi Rizzo * @param port port 1972f345d8eSLuigi Rizzo * @param subsys subsystem 1982f345d8eSLuigi Rizzo * @param opcode opcode 1992f345d8eSLuigi Rizzo * @param timeout timeout 2002f345d8eSLuigi Rizzo * @param pyld_len payload length 2012f345d8eSLuigi Rizzo */ 2022f345d8eSLuigi Rizzo void 2032f345d8eSLuigi Rizzo mbx_common_req_hdr_init(struct mbx_hdr *hdr, 2042f345d8eSLuigi Rizzo uint8_t dom, uint8_t port, 2052f345d8eSLuigi Rizzo uint8_t subsys, uint8_t opcode, 2062f345d8eSLuigi Rizzo uint32_t timeout, uint32_t pyld_len, 2072f345d8eSLuigi Rizzo uint8_t version) 2082f345d8eSLuigi Rizzo { 2092f345d8eSLuigi Rizzo hdr->u0.req.opcode = opcode; 2102f345d8eSLuigi Rizzo hdr->u0.req.subsystem = subsys; 2112f345d8eSLuigi Rizzo hdr->u0.req.port_number = port; 2122f345d8eSLuigi Rizzo hdr->u0.req.domain = dom; 2132f345d8eSLuigi Rizzo 2142f345d8eSLuigi Rizzo hdr->u0.req.timeout = timeout; 2152f345d8eSLuigi Rizzo hdr->u0.req.request_length = pyld_len - sizeof(struct mbx_hdr); 2162f345d8eSLuigi Rizzo hdr->u0.req.version = version; 2172f345d8eSLuigi Rizzo } 2182f345d8eSLuigi Rizzo 2192f345d8eSLuigi Rizzo 2202f345d8eSLuigi Rizzo 2212f345d8eSLuigi Rizzo /** 2222f345d8eSLuigi Rizzo * @brief Function to initialize the hw with host endian information 2232f345d8eSLuigi Rizzo * @param sc software handle to the device 2242f345d8eSLuigi Rizzo * @returns 0 on success, ETIMEDOUT on failure 2252f345d8eSLuigi Rizzo */ 2262f345d8eSLuigi Rizzo int 2272f345d8eSLuigi Rizzo oce_mbox_init(POCE_SOFTC sc) 2282f345d8eSLuigi Rizzo { 2292f345d8eSLuigi Rizzo struct oce_bmbx *mbx; 2302f345d8eSLuigi Rizzo uint8_t *ptr; 2312f345d8eSLuigi Rizzo int ret = 0; 2322f345d8eSLuigi Rizzo 2332f345d8eSLuigi Rizzo if (sc->flags & OCE_FLAGS_MBOX_ENDIAN_RQD) { 2342f345d8eSLuigi Rizzo mbx = OCE_DMAPTR(&sc->bsmbx, struct oce_bmbx); 2352f345d8eSLuigi Rizzo ptr = (uint8_t *) &mbx->mbx; 2362f345d8eSLuigi Rizzo 2372f345d8eSLuigi Rizzo /* Endian Signature */ 2382f345d8eSLuigi Rizzo *ptr++ = 0xff; 2392f345d8eSLuigi Rizzo *ptr++ = 0x12; 2402f345d8eSLuigi Rizzo *ptr++ = 0x34; 2412f345d8eSLuigi Rizzo *ptr++ = 0xff; 2422f345d8eSLuigi Rizzo *ptr++ = 0xff; 2432f345d8eSLuigi Rizzo *ptr++ = 0x56; 2442f345d8eSLuigi Rizzo *ptr++ = 0x78; 2452f345d8eSLuigi Rizzo *ptr = 0xff; 2462f345d8eSLuigi Rizzo 2472f345d8eSLuigi Rizzo ret = oce_mbox_dispatch(sc, 0); 2482f345d8eSLuigi Rizzo } 2492f345d8eSLuigi Rizzo 2502f345d8eSLuigi Rizzo return ret; 2512f345d8eSLuigi Rizzo } 2522f345d8eSLuigi Rizzo 2532f345d8eSLuigi Rizzo 2542f345d8eSLuigi Rizzo /** 2552f345d8eSLuigi Rizzo * @brief Function to get the firmware version 2562f345d8eSLuigi Rizzo * @param sc software handle to the device 2572f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 2582f345d8eSLuigi Rizzo */ 2592f345d8eSLuigi Rizzo int 2602f345d8eSLuigi Rizzo oce_get_fw_version(POCE_SOFTC sc) 2612f345d8eSLuigi Rizzo { 2622f345d8eSLuigi Rizzo struct oce_mbx mbx; 2632f345d8eSLuigi Rizzo struct mbx_get_common_fw_version *fwcmd; 2642f345d8eSLuigi Rizzo int ret = 0; 2652f345d8eSLuigi Rizzo 2662f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 2672f345d8eSLuigi Rizzo 2682f345d8eSLuigi Rizzo fwcmd = (struct mbx_get_common_fw_version *)&mbx.payload; 2692f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 2702f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 2712f345d8eSLuigi Rizzo OPCODE_COMMON_GET_FW_VERSION, 2722f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 2732f345d8eSLuigi Rizzo sizeof(struct mbx_get_common_fw_version), 2742f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 2752f345d8eSLuigi Rizzo 2762f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 2772f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_common_fw_version); 2782f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 2792f345d8eSLuigi Rizzo 2802f345d8eSLuigi Rizzo ret = oce_mbox_post(sc, &mbx, NULL); 281*cdaba892SXin LI if (!ret) 282*cdaba892SXin LI ret = fwcmd->hdr.u0.rsp.status; 283*cdaba892SXin LI if (ret) { 284*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 285*cdaba892SXin LI __FUNCTION__, ret); 286*cdaba892SXin LI goto error; 287*cdaba892SXin LI } 2882f345d8eSLuigi Rizzo 2892f345d8eSLuigi Rizzo bcopy(fwcmd->params.rsp.fw_ver_str, sc->fw_version, 32); 290*cdaba892SXin LI error: 291*cdaba892SXin LI return ret; 2922f345d8eSLuigi Rizzo } 2932f345d8eSLuigi Rizzo 2942f345d8eSLuigi Rizzo 2952f345d8eSLuigi Rizzo /** 2969bd3250aSLuigi Rizzo * @brief Firmware will send gracious notifications during 2979bd3250aSLuigi Rizzo * attach only after sending first mcc commnad. We 2989bd3250aSLuigi Rizzo * use MCC queue only for getting async and mailbox 2999bd3250aSLuigi Rizzo * for sending cmds. So to get gracious notifications 3009bd3250aSLuigi Rizzo * atleast send one dummy command on mcc. 3019bd3250aSLuigi Rizzo */ 3029bd3250aSLuigi Rizzo int 3039bd3250aSLuigi Rizzo oce_first_mcc_cmd(POCE_SOFTC sc) 3049bd3250aSLuigi Rizzo { 3059bd3250aSLuigi Rizzo struct oce_mbx *mbx; 3069bd3250aSLuigi Rizzo struct oce_mq *mq = sc->mq; 3079bd3250aSLuigi Rizzo struct mbx_get_common_fw_version *fwcmd; 3089bd3250aSLuigi Rizzo uint32_t reg_value; 3099bd3250aSLuigi Rizzo 3109bd3250aSLuigi Rizzo mbx = RING_GET_PRODUCER_ITEM_VA(mq->ring, struct oce_mbx); 3119bd3250aSLuigi Rizzo bzero(mbx, sizeof(struct oce_mbx)); 3129bd3250aSLuigi Rizzo 3139bd3250aSLuigi Rizzo fwcmd = (struct mbx_get_common_fw_version *)&mbx->payload; 3149bd3250aSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 3159bd3250aSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 3169bd3250aSLuigi Rizzo OPCODE_COMMON_GET_FW_VERSION, 3179bd3250aSLuigi Rizzo MBX_TIMEOUT_SEC, 3189bd3250aSLuigi Rizzo sizeof(struct mbx_get_common_fw_version), 3199bd3250aSLuigi Rizzo OCE_MBX_VER_V0); 3209bd3250aSLuigi Rizzo mbx->u0.s.embedded = 1; 3219bd3250aSLuigi Rizzo mbx->payload_length = sizeof(struct mbx_get_common_fw_version); 3229bd3250aSLuigi Rizzo bus_dmamap_sync(mq->ring->dma.tag, mq->ring->dma.map, 3239bd3250aSLuigi Rizzo BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3249bd3250aSLuigi Rizzo RING_PUT(mq->ring, 1); 3259bd3250aSLuigi Rizzo reg_value = (1 << 16) | mq->mq_id; 3269bd3250aSLuigi Rizzo OCE_WRITE_REG32(sc, db, PD_MQ_DB, reg_value); 3279bd3250aSLuigi Rizzo 3289bd3250aSLuigi Rizzo return 0; 3299bd3250aSLuigi Rizzo } 3309bd3250aSLuigi Rizzo 3319bd3250aSLuigi Rizzo /** 3322f345d8eSLuigi Rizzo * @brief Function to post a MBX to the mbox 3332f345d8eSLuigi Rizzo * @param sc software handle to the device 3342f345d8eSLuigi Rizzo * @param mbx pointer to the MBX to send 3352f345d8eSLuigi Rizzo * @param mbxctx pointer to the mbx context structure 3362f345d8eSLuigi Rizzo * @returns 0 on success, error on failure 3372f345d8eSLuigi Rizzo */ 3382f345d8eSLuigi Rizzo int 3392f345d8eSLuigi Rizzo oce_mbox_post(POCE_SOFTC sc, struct oce_mbx *mbx, struct oce_mbx_ctx *mbxctx) 3402f345d8eSLuigi Rizzo { 3412f345d8eSLuigi Rizzo struct oce_mbx *mb_mbx = NULL; 3422f345d8eSLuigi Rizzo struct oce_mq_cqe *mb_cqe = NULL; 3432f345d8eSLuigi Rizzo struct oce_bmbx *mb = NULL; 3442f345d8eSLuigi Rizzo int rc = 0; 3452f345d8eSLuigi Rizzo uint32_t tmo = 0; 3462f345d8eSLuigi Rizzo uint32_t cstatus = 0; 3472f345d8eSLuigi Rizzo uint32_t xstatus = 0; 3482f345d8eSLuigi Rizzo 3492f345d8eSLuigi Rizzo LOCK(&sc->bmbx_lock); 3502f345d8eSLuigi Rizzo 3512f345d8eSLuigi Rizzo mb = OCE_DMAPTR(&sc->bsmbx, struct oce_bmbx); 3522f345d8eSLuigi Rizzo mb_mbx = &mb->mbx; 3532f345d8eSLuigi Rizzo 3542f345d8eSLuigi Rizzo /* get the tmo */ 3552f345d8eSLuigi Rizzo tmo = mbx->tag[0]; 3562f345d8eSLuigi Rizzo mbx->tag[0] = 0; 3572f345d8eSLuigi Rizzo 3582f345d8eSLuigi Rizzo /* copy mbx into mbox */ 3592f345d8eSLuigi Rizzo bcopy(mbx, mb_mbx, sizeof(struct oce_mbx)); 3602f345d8eSLuigi Rizzo 3612f345d8eSLuigi Rizzo /* now dispatch */ 3622f345d8eSLuigi Rizzo rc = oce_mbox_dispatch(sc, tmo); 3632f345d8eSLuigi Rizzo if (rc == 0) { 3642f345d8eSLuigi Rizzo /* 3652f345d8eSLuigi Rizzo * the command completed successfully. Now get the 3662f345d8eSLuigi Rizzo * completion queue entry 3672f345d8eSLuigi Rizzo */ 3682f345d8eSLuigi Rizzo mb_cqe = &mb->cqe; 3692f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mb_cqe->u0.dw[0]), sizeof(struct oce_mq_cqe)); 3702f345d8eSLuigi Rizzo 3712f345d8eSLuigi Rizzo /* copy mbox mbx back */ 3722f345d8eSLuigi Rizzo bcopy(mb_mbx, mbx, sizeof(struct oce_mbx)); 3732f345d8eSLuigi Rizzo 3742f345d8eSLuigi Rizzo /* pick up the mailbox status */ 3752f345d8eSLuigi Rizzo cstatus = mb_cqe->u0.s.completion_status; 3762f345d8eSLuigi Rizzo xstatus = mb_cqe->u0.s.extended_status; 3772f345d8eSLuigi Rizzo 3782f345d8eSLuigi Rizzo /* 3792f345d8eSLuigi Rizzo * store the mbx context in the cqe tag section so that 3802f345d8eSLuigi Rizzo * the upper layer handling the cqe can associate the mbx 3812f345d8eSLuigi Rizzo * with the response 3822f345d8eSLuigi Rizzo */ 3832f345d8eSLuigi Rizzo if (cstatus == 0 && mbxctx) { 3842f345d8eSLuigi Rizzo /* save context */ 3852f345d8eSLuigi Rizzo mbxctx->mbx = mb_mbx; 3862f345d8eSLuigi Rizzo bcopy(&mbxctx, mb_cqe->u0.s.mq_tag, 3872f345d8eSLuigi Rizzo sizeof(struct oce_mbx_ctx *)); 3882f345d8eSLuigi Rizzo } 3892f345d8eSLuigi Rizzo } 3902f345d8eSLuigi Rizzo 3912f345d8eSLuigi Rizzo UNLOCK(&sc->bmbx_lock); 3922f345d8eSLuigi Rizzo 3932f345d8eSLuigi Rizzo return rc; 3942f345d8eSLuigi Rizzo } 3952f345d8eSLuigi Rizzo 3962f345d8eSLuigi Rizzo /** 3972f345d8eSLuigi Rizzo * @brief Function to read the mac address associated with an interface 3982f345d8eSLuigi Rizzo * @param sc software handle to the device 3992f345d8eSLuigi Rizzo * @param if_id interface id to read the address from 4002f345d8eSLuigi Rizzo * @param perm set to 1 if reading the factory mac address. 4012f345d8eSLuigi Rizzo * In this case if_id is ignored 4022f345d8eSLuigi Rizzo * @param type type of the mac address, whether network or storage 4032f345d8eSLuigi Rizzo * @param[out] mac [OUTPUT] pointer to a buffer containing the 4042f345d8eSLuigi Rizzo * mac address when the command succeeds. 4052f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 4062f345d8eSLuigi Rizzo */ 4072f345d8eSLuigi Rizzo int 4082f345d8eSLuigi Rizzo oce_read_mac_addr(POCE_SOFTC sc, uint32_t if_id, 4092f345d8eSLuigi Rizzo uint8_t perm, uint8_t type, struct mac_address_format *mac) 4102f345d8eSLuigi Rizzo { 4112f345d8eSLuigi Rizzo struct oce_mbx mbx; 4122f345d8eSLuigi Rizzo struct mbx_query_common_iface_mac *fwcmd; 4132f345d8eSLuigi Rizzo int ret = 0; 4142f345d8eSLuigi Rizzo 4152f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 4162f345d8eSLuigi Rizzo 4172f345d8eSLuigi Rizzo fwcmd = (struct mbx_query_common_iface_mac *)&mbx.payload; 4182f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 4192f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 4202f345d8eSLuigi Rizzo OPCODE_COMMON_QUERY_IFACE_MAC, 4212f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 4222f345d8eSLuigi Rizzo sizeof(struct mbx_query_common_iface_mac), 4232f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 4242f345d8eSLuigi Rizzo 4252f345d8eSLuigi Rizzo fwcmd->params.req.permanent = perm; 4262f345d8eSLuigi Rizzo if (!perm) 4272f345d8eSLuigi Rizzo fwcmd->params.req.if_id = (uint16_t) if_id; 4282f345d8eSLuigi Rizzo else 4292f345d8eSLuigi Rizzo fwcmd->params.req.if_id = 0; 4302f345d8eSLuigi Rizzo 4312f345d8eSLuigi Rizzo fwcmd->params.req.type = type; 4322f345d8eSLuigi Rizzo 4332f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 4342f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_query_common_iface_mac); 4352f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 4362f345d8eSLuigi Rizzo 4372f345d8eSLuigi Rizzo ret = oce_mbox_post(sc, &mbx, NULL); 438*cdaba892SXin LI if (!ret) 439*cdaba892SXin LI ret = fwcmd->hdr.u0.rsp.status; 440*cdaba892SXin LI if (ret) { 441*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 442*cdaba892SXin LI __FUNCTION__, ret); 443*cdaba892SXin LI goto error; 444*cdaba892SXin LI } 4452f345d8eSLuigi Rizzo 4462f345d8eSLuigi Rizzo /* copy the mac addres in the output parameter */ 4472f345d8eSLuigi Rizzo mac->size_of_struct = fwcmd->params.rsp.mac.size_of_struct; 4482f345d8eSLuigi Rizzo bcopy(&fwcmd->params.rsp.mac.mac_addr[0], &mac->mac_addr[0], 4492f345d8eSLuigi Rizzo mac->size_of_struct); 450*cdaba892SXin LI error: 451*cdaba892SXin LI return ret; 4522f345d8eSLuigi Rizzo } 4532f345d8eSLuigi Rizzo 4542f345d8eSLuigi Rizzo /** 4552f345d8eSLuigi Rizzo * @brief Function to query the fw attributes from the hw 4562f345d8eSLuigi Rizzo * @param sc software handle to the device 4572f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 4582f345d8eSLuigi Rizzo */ 4592f345d8eSLuigi Rizzo int 4602f345d8eSLuigi Rizzo oce_get_fw_config(POCE_SOFTC sc) 4612f345d8eSLuigi Rizzo { 4622f345d8eSLuigi Rizzo struct oce_mbx mbx; 4632f345d8eSLuigi Rizzo struct mbx_common_query_fw_config *fwcmd; 4642f345d8eSLuigi Rizzo int ret = 0; 4652f345d8eSLuigi Rizzo 4662f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 4672f345d8eSLuigi Rizzo 4682f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_query_fw_config *)&mbx.payload; 4692f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 4702f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 4712f345d8eSLuigi Rizzo OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, 4722f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 4732f345d8eSLuigi Rizzo sizeof(struct mbx_common_query_fw_config), 4742f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 4752f345d8eSLuigi Rizzo 4762f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 4772f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_query_fw_config); 4782f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 4792f345d8eSLuigi Rizzo 4802f345d8eSLuigi Rizzo ret = oce_mbox_post(sc, &mbx, NULL); 481*cdaba892SXin LI if (!ret) 482*cdaba892SXin LI ret = fwcmd->hdr.u0.rsp.status; 483*cdaba892SXin LI if (ret) { 484*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 485*cdaba892SXin LI __FUNCTION__, ret); 486*cdaba892SXin LI goto error; 487*cdaba892SXin LI } 4882f345d8eSLuigi Rizzo 4892f345d8eSLuigi Rizzo DW_SWAP(u32ptr(fwcmd), sizeof(struct mbx_common_query_fw_config)); 4902f345d8eSLuigi Rizzo 4912f345d8eSLuigi Rizzo sc->config_number = fwcmd->params.rsp.config_number; 4922f345d8eSLuigi Rizzo sc->asic_revision = fwcmd->params.rsp.asic_revision; 4932f345d8eSLuigi Rizzo sc->port_id = fwcmd->params.rsp.port_id; 4942f345d8eSLuigi Rizzo sc->function_mode = fwcmd->params.rsp.function_mode; 4952f345d8eSLuigi Rizzo sc->function_caps = fwcmd->params.rsp.function_caps; 4962f345d8eSLuigi Rizzo 4972f345d8eSLuigi Rizzo if (fwcmd->params.rsp.ulp[0].ulp_mode & ULP_NIC_MODE) { 4982f345d8eSLuigi Rizzo sc->max_tx_rings = fwcmd->params.rsp.ulp[0].nic_wq_tot; 4992f345d8eSLuigi Rizzo sc->max_rx_rings = fwcmd->params.rsp.ulp[0].lro_rqid_tot; 5002f345d8eSLuigi Rizzo } else { 5012f345d8eSLuigi Rizzo sc->max_tx_rings = fwcmd->params.rsp.ulp[1].nic_wq_tot; 5022f345d8eSLuigi Rizzo sc->max_rx_rings = fwcmd->params.rsp.ulp[1].lro_rqid_tot; 5032f345d8eSLuigi Rizzo } 5042f345d8eSLuigi Rizzo 505*cdaba892SXin LI error: 506*cdaba892SXin LI return ret; 5072f345d8eSLuigi Rizzo 5082f345d8eSLuigi Rizzo } 5092f345d8eSLuigi Rizzo 5102f345d8eSLuigi Rizzo /** 5112f345d8eSLuigi Rizzo * 5122f345d8eSLuigi Rizzo * @brief function to create a device interface 5132f345d8eSLuigi Rizzo * @param sc software handle to the device 5142f345d8eSLuigi Rizzo * @param cap_flags capability flags 5152f345d8eSLuigi Rizzo * @param en_flags enable capability flags 5162f345d8eSLuigi Rizzo * @param vlan_tag optional vlan tag to associate with the if 5172f345d8eSLuigi Rizzo * @param mac_addr pointer to a buffer containing the mac address 5182f345d8eSLuigi Rizzo * @param[out] if_id [OUTPUT] pointer to an integer to hold the ID of the 5192f345d8eSLuigi Rizzo interface created 5202f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 5212f345d8eSLuigi Rizzo */ 5222f345d8eSLuigi Rizzo int 5232f345d8eSLuigi Rizzo oce_if_create(POCE_SOFTC sc, 5242f345d8eSLuigi Rizzo uint32_t cap_flags, 5252f345d8eSLuigi Rizzo uint32_t en_flags, 5262f345d8eSLuigi Rizzo uint16_t vlan_tag, 5272f345d8eSLuigi Rizzo uint8_t *mac_addr, 5282f345d8eSLuigi Rizzo uint32_t *if_id) 5292f345d8eSLuigi Rizzo { 5302f345d8eSLuigi Rizzo struct oce_mbx mbx; 5312f345d8eSLuigi Rizzo struct mbx_create_common_iface *fwcmd; 5322f345d8eSLuigi Rizzo int rc = 0; 5332f345d8eSLuigi Rizzo 5342f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 5352f345d8eSLuigi Rizzo 5362f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_common_iface *)&mbx.payload; 5372f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 5382f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 5392f345d8eSLuigi Rizzo OPCODE_COMMON_CREATE_IFACE, 5402f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 5412f345d8eSLuigi Rizzo sizeof(struct mbx_create_common_iface), 5422f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 5432f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&fwcmd->hdr), sizeof(struct mbx_hdr)); 5442f345d8eSLuigi Rizzo 5452f345d8eSLuigi Rizzo fwcmd->params.req.version = 0; 5462f345d8eSLuigi Rizzo fwcmd->params.req.cap_flags = LE_32(cap_flags); 5472f345d8eSLuigi Rizzo fwcmd->params.req.enable_flags = LE_32(en_flags); 5482f345d8eSLuigi Rizzo if (mac_addr != NULL) { 5492f345d8eSLuigi Rizzo bcopy(mac_addr, &fwcmd->params.req.mac_addr[0], 6); 5502f345d8eSLuigi Rizzo fwcmd->params.req.vlan_tag.u0.normal.vtag = LE_16(vlan_tag); 5512f345d8eSLuigi Rizzo fwcmd->params.req.mac_invalid = 0; 5522f345d8eSLuigi Rizzo } else { 5532f345d8eSLuigi Rizzo fwcmd->params.req.mac_invalid = 1; 5542f345d8eSLuigi Rizzo } 5552f345d8eSLuigi Rizzo 5562f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 5572f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_common_iface); 5582f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), OCE_BMBX_RHDR_SZ); 5592f345d8eSLuigi Rizzo 5602f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 561*cdaba892SXin LI if (!rc) 562*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 563*cdaba892SXin LI if (rc) { 564*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 565*cdaba892SXin LI __FUNCTION__, rc); 566*cdaba892SXin LI goto error; 567*cdaba892SXin LI } 5682f345d8eSLuigi Rizzo 5692f345d8eSLuigi Rizzo *if_id = LE_32(fwcmd->params.rsp.if_id); 5702f345d8eSLuigi Rizzo 5712f345d8eSLuigi Rizzo if (mac_addr != NULL) 5722f345d8eSLuigi Rizzo sc->pmac_id = LE_32(fwcmd->params.rsp.pmac_id); 573*cdaba892SXin LI error: 574*cdaba892SXin LI return rc; 5752f345d8eSLuigi Rizzo } 5762f345d8eSLuigi Rizzo 5772f345d8eSLuigi Rizzo /** 5782f345d8eSLuigi Rizzo * @brief Function to delete an interface 5792f345d8eSLuigi Rizzo * @param sc software handle to the device 5802f345d8eSLuigi Rizzo * @param if_id ID of the interface to delete 5812f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 5822f345d8eSLuigi Rizzo */ 5832f345d8eSLuigi Rizzo int 5842f345d8eSLuigi Rizzo oce_if_del(POCE_SOFTC sc, uint32_t if_id) 5852f345d8eSLuigi Rizzo { 5862f345d8eSLuigi Rizzo struct oce_mbx mbx; 5872f345d8eSLuigi Rizzo struct mbx_destroy_common_iface *fwcmd; 5882f345d8eSLuigi Rizzo int rc = 0; 5892f345d8eSLuigi Rizzo 5902f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 5912f345d8eSLuigi Rizzo 5922f345d8eSLuigi Rizzo fwcmd = (struct mbx_destroy_common_iface *)&mbx.payload; 5932f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 5942f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 5952f345d8eSLuigi Rizzo OPCODE_COMMON_DESTROY_IFACE, 5962f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 5972f345d8eSLuigi Rizzo sizeof(struct mbx_destroy_common_iface), 5982f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 5992f345d8eSLuigi Rizzo 6002f345d8eSLuigi Rizzo fwcmd->params.req.if_id = if_id; 6012f345d8eSLuigi Rizzo 6022f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 6032f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_destroy_common_iface); 6042f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 6052f345d8eSLuigi Rizzo 6062f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 607*cdaba892SXin LI if (!rc) 608*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 609*cdaba892SXin LI if (rc) 610*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 611*cdaba892SXin LI __FUNCTION__, rc); 6122f345d8eSLuigi Rizzo return rc; 6132f345d8eSLuigi Rizzo } 6142f345d8eSLuigi Rizzo 6152f345d8eSLuigi Rizzo /** 6162f345d8eSLuigi Rizzo * @brief Function to send the mbx command to configure vlan 6172f345d8eSLuigi Rizzo * @param sc software handle to the device 6182f345d8eSLuigi Rizzo * @param if_id interface identifier index 6192f345d8eSLuigi Rizzo * @param vtag_arr array of vlan tags 6202f345d8eSLuigi Rizzo * @param vtag_cnt number of elements in array 6212f345d8eSLuigi Rizzo * @param untagged boolean TRUE/FLASE 6222f345d8eSLuigi Rizzo * @param enable_promisc flag to enable/disable VLAN promiscuous mode 6232f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 6242f345d8eSLuigi Rizzo */ 6252f345d8eSLuigi Rizzo int 6262f345d8eSLuigi Rizzo oce_config_vlan(POCE_SOFTC sc, 6272f345d8eSLuigi Rizzo uint32_t if_id, 6282f345d8eSLuigi Rizzo struct normal_vlan *vtag_arr, 6292f345d8eSLuigi Rizzo uint8_t vtag_cnt, uint32_t untagged, uint32_t enable_promisc) 6302f345d8eSLuigi Rizzo { 6312f345d8eSLuigi Rizzo struct oce_mbx mbx; 6322f345d8eSLuigi Rizzo struct mbx_common_config_vlan *fwcmd; 6332f345d8eSLuigi Rizzo int rc; 6342f345d8eSLuigi Rizzo 6352f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 6362f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_config_vlan *)&mbx.payload; 6372f345d8eSLuigi Rizzo 6382f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 6392f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 6402f345d8eSLuigi Rizzo OPCODE_COMMON_CONFIG_IFACE_VLAN, 6412f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 6422f345d8eSLuigi Rizzo sizeof(struct mbx_common_config_vlan), 6432f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 6442f345d8eSLuigi Rizzo 6452f345d8eSLuigi Rizzo fwcmd->params.req.if_id = (uint8_t) if_id; 6462f345d8eSLuigi Rizzo fwcmd->params.req.promisc = (uint8_t) enable_promisc; 6472f345d8eSLuigi Rizzo fwcmd->params.req.untagged = (uint8_t) untagged; 6482f345d8eSLuigi Rizzo fwcmd->params.req.num_vlans = vtag_cnt; 6492f345d8eSLuigi Rizzo 6502f345d8eSLuigi Rizzo if (!enable_promisc) { 6512f345d8eSLuigi Rizzo bcopy(vtag_arr, fwcmd->params.req.tags.normal_vlans, 6522f345d8eSLuigi Rizzo vtag_cnt * sizeof(struct normal_vlan)); 6532f345d8eSLuigi Rizzo } 6542f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 6552f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_config_vlan); 6562f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), (OCE_BMBX_RHDR_SZ + mbx.payload_length)); 6572f345d8eSLuigi Rizzo 6582f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 659*cdaba892SXin LI if (!rc) 660*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 661*cdaba892SXin LI if (rc) 662*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 663*cdaba892SXin LI __FUNCTION__, rc); 664*cdaba892SXin LI return 0; 6652f345d8eSLuigi Rizzo 6662f345d8eSLuigi Rizzo } 6672f345d8eSLuigi Rizzo 6682f345d8eSLuigi Rizzo /** 6692f345d8eSLuigi Rizzo * @brief Function to set flow control capability in the hardware 6702f345d8eSLuigi Rizzo * @param sc software handle to the device 6712f345d8eSLuigi Rizzo * @param flow_control flow control flags to set 6722f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 6732f345d8eSLuigi Rizzo */ 6742f345d8eSLuigi Rizzo int 6752f345d8eSLuigi Rizzo oce_set_flow_control(POCE_SOFTC sc, uint32_t flow_control) 6762f345d8eSLuigi Rizzo { 6772f345d8eSLuigi Rizzo struct oce_mbx mbx; 6782f345d8eSLuigi Rizzo struct mbx_common_get_set_flow_control *fwcmd = 6792f345d8eSLuigi Rizzo (struct mbx_common_get_set_flow_control *)&mbx.payload; 6802f345d8eSLuigi Rizzo int rc; 6812f345d8eSLuigi Rizzo 6822f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 6832f345d8eSLuigi Rizzo 6842f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 6852f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 6862f345d8eSLuigi Rizzo OPCODE_COMMON_SET_FLOW_CONTROL, 6872f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 6882f345d8eSLuigi Rizzo sizeof(struct mbx_common_get_set_flow_control), 6892f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 6902f345d8eSLuigi Rizzo 6912f345d8eSLuigi Rizzo if (flow_control & OCE_FC_TX) 6922f345d8eSLuigi Rizzo fwcmd->tx_flow_control = 1; 6932f345d8eSLuigi Rizzo 6942f345d8eSLuigi Rizzo if (flow_control & OCE_FC_RX) 6952f345d8eSLuigi Rizzo fwcmd->rx_flow_control = 1; 6962f345d8eSLuigi Rizzo 6972f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 6982f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_get_set_flow_control); 6992f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 7002f345d8eSLuigi Rizzo 7012f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 702*cdaba892SXin LI if (!rc) 703*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 704*cdaba892SXin LI if (rc) 705*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 706*cdaba892SXin LI __FUNCTION__, rc); 7072f345d8eSLuigi Rizzo return rc; 7082f345d8eSLuigi Rizzo } 7092f345d8eSLuigi Rizzo 7102f345d8eSLuigi Rizzo /** 7112f345d8eSLuigi Rizzo * @brief Initialize the RSS CPU indirection table 7122f345d8eSLuigi Rizzo * 7132f345d8eSLuigi Rizzo * The table is used to choose the queue to place the incomming packets. 7142f345d8eSLuigi Rizzo * Incomming packets are hashed. The lowest bits in the hash result 7152f345d8eSLuigi Rizzo * are used as the index into the CPU indirection table. 7162f345d8eSLuigi Rizzo * Each entry in the table contains the RSS CPU-ID returned by the NIC 7172f345d8eSLuigi Rizzo * create. Based on the CPU ID, the receive completion is routed to 7182f345d8eSLuigi Rizzo * the corresponding RSS CQs. (Non-RSS packets are always completed 7192f345d8eSLuigi Rizzo * on the default (0) CQ). 7202f345d8eSLuigi Rizzo * 7212f345d8eSLuigi Rizzo * @param sc software handle to the device 7222f345d8eSLuigi Rizzo * @param *fwcmd pointer to the rss mbox command 7232f345d8eSLuigi Rizzo * @returns none 7242f345d8eSLuigi Rizzo */ 7252f345d8eSLuigi Rizzo static int 7262f345d8eSLuigi Rizzo oce_rss_itbl_init(POCE_SOFTC sc, struct mbx_config_nic_rss *fwcmd) 7272f345d8eSLuigi Rizzo { 7282f345d8eSLuigi Rizzo int i = 0, j = 0, rc = 0; 7292f345d8eSLuigi Rizzo uint8_t *tbl = fwcmd->params.req.cputable; 7302f345d8eSLuigi Rizzo 7312f345d8eSLuigi Rizzo 7322f345d8eSLuigi Rizzo for (j = 0; j < sc->nrqs; j++) { 7332f345d8eSLuigi Rizzo if (sc->rq[j]->cfg.is_rss_queue) { 7342f345d8eSLuigi Rizzo tbl[i] = sc->rq[j]->rss_cpuid; 7352f345d8eSLuigi Rizzo i = i + 1; 7362f345d8eSLuigi Rizzo } 7372f345d8eSLuigi Rizzo } 7382f345d8eSLuigi Rizzo if (i == 0) { 7392f345d8eSLuigi Rizzo device_printf(sc->dev, "error: Invalid number of RSS RQ's\n"); 7402f345d8eSLuigi Rizzo rc = ENXIO; 7412f345d8eSLuigi Rizzo 7422f345d8eSLuigi Rizzo } 7432f345d8eSLuigi Rizzo 7442f345d8eSLuigi Rizzo /* fill log2 value indicating the size of the CPU table */ 7452f345d8eSLuigi Rizzo if (rc == 0) 7462f345d8eSLuigi Rizzo fwcmd->params.req.cpu_tbl_sz_log2 = LE_16(OCE_LOG2(i)); 7472f345d8eSLuigi Rizzo 7482f345d8eSLuigi Rizzo return rc; 7492f345d8eSLuigi Rizzo } 7502f345d8eSLuigi Rizzo 7512f345d8eSLuigi Rizzo /** 7522f345d8eSLuigi Rizzo * @brief Function to set flow control capability in the hardware 7532f345d8eSLuigi Rizzo * @param sc software handle to the device 7542f345d8eSLuigi Rizzo * @param if_id interface id to read the address from 7552f345d8eSLuigi Rizzo * @param enable_rss 0=disable, RSS_ENABLE_xxx flags otherwise 7562f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 7572f345d8eSLuigi Rizzo */ 7582f345d8eSLuigi Rizzo int 7592f345d8eSLuigi Rizzo oce_config_nic_rss(POCE_SOFTC sc, uint32_t if_id, uint16_t enable_rss) 7602f345d8eSLuigi Rizzo { 7612f345d8eSLuigi Rizzo int rc; 7622f345d8eSLuigi Rizzo struct oce_mbx mbx; 7632f345d8eSLuigi Rizzo struct mbx_config_nic_rss *fwcmd = 7642f345d8eSLuigi Rizzo (struct mbx_config_nic_rss *)&mbx.payload; 765*cdaba892SXin LI int version; 7662f345d8eSLuigi Rizzo 7672f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 7682f345d8eSLuigi Rizzo 769*cdaba892SXin LI if (IS_XE201(sc)) { 770*cdaba892SXin LI version = OCE_MBX_VER_V1; 771*cdaba892SXin LI fwcmd->params.req.enable_rss = RSS_ENABLE_UDP_IPV4 | 772*cdaba892SXin LI RSS_ENABLE_UDP_IPV6; 773*cdaba892SXin LI } else 774*cdaba892SXin LI version = OCE_MBX_VER_V0; 775*cdaba892SXin LI 7762f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 7772f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 7782f345d8eSLuigi Rizzo NIC_CONFIG_RSS, 7792f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 7802f345d8eSLuigi Rizzo sizeof(struct mbx_config_nic_rss), 781*cdaba892SXin LI version); 7822f345d8eSLuigi Rizzo if (enable_rss) 783*cdaba892SXin LI fwcmd->params.req.enable_rss |= (RSS_ENABLE_IPV4 | 7842f345d8eSLuigi Rizzo RSS_ENABLE_TCP_IPV4 | 7852f345d8eSLuigi Rizzo RSS_ENABLE_IPV6 | 7862f345d8eSLuigi Rizzo RSS_ENABLE_TCP_IPV6); 7872f345d8eSLuigi Rizzo fwcmd->params.req.flush = OCE_FLUSH; 7882f345d8eSLuigi Rizzo fwcmd->params.req.if_id = LE_32(if_id); 7892f345d8eSLuigi Rizzo 7902f345d8eSLuigi Rizzo srandom(arc4random()); /* random entropy seed */ 7912f345d8eSLuigi Rizzo read_random(fwcmd->params.req.hash, sizeof(fwcmd->params.req.hash)); 7922f345d8eSLuigi Rizzo 7932f345d8eSLuigi Rizzo rc = oce_rss_itbl_init(sc, fwcmd); 7942f345d8eSLuigi Rizzo if (rc == 0) { 7952f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 7962f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_config_nic_rss); 7972f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 7982f345d8eSLuigi Rizzo 7992f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 800*cdaba892SXin LI if (!rc) 801*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 802*cdaba892SXin LI if (rc) 803*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 804*cdaba892SXin LI __FUNCTION__, rc); 8052f345d8eSLuigi Rizzo } 8062f345d8eSLuigi Rizzo return rc; 8072f345d8eSLuigi Rizzo } 8082f345d8eSLuigi Rizzo 8092f345d8eSLuigi Rizzo /** 8102f345d8eSLuigi Rizzo * @brief RXF function to enable/disable device promiscuous mode 8112f345d8eSLuigi Rizzo * @param sc software handle to the device 8122f345d8eSLuigi Rizzo * @param enable enable/disable flag 8132f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 8142f345d8eSLuigi Rizzo * @note 8152f345d8eSLuigi Rizzo * The NIC_CONFIG_PROMISCUOUS command deprecated for Lancer. 8162f345d8eSLuigi Rizzo * This function uses the COMMON_SET_IFACE_RX_FILTER command instead. 8172f345d8eSLuigi Rizzo */ 8182f345d8eSLuigi Rizzo int 8192f345d8eSLuigi Rizzo oce_rxf_set_promiscuous(POCE_SOFTC sc, uint32_t enable) 8202f345d8eSLuigi Rizzo { 8212f345d8eSLuigi Rizzo struct mbx_set_common_iface_rx_filter *fwcmd; 8222f345d8eSLuigi Rizzo int sz = sizeof(struct mbx_set_common_iface_rx_filter); 8232f345d8eSLuigi Rizzo iface_rx_filter_ctx_t *req; 8242f345d8eSLuigi Rizzo OCE_DMA_MEM sgl; 8252f345d8eSLuigi Rizzo int rc; 8262f345d8eSLuigi Rizzo 8272f345d8eSLuigi Rizzo /* allocate mbx payload's dma scatter/gather memory */ 8282f345d8eSLuigi Rizzo rc = oce_dma_alloc(sc, sz, &sgl, 0); 8292f345d8eSLuigi Rizzo if (rc) 8302f345d8eSLuigi Rizzo return rc; 8312f345d8eSLuigi Rizzo 8322f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(&sgl, struct mbx_set_common_iface_rx_filter); 8332f345d8eSLuigi Rizzo 8342f345d8eSLuigi Rizzo req = &fwcmd->params.req; 8352f345d8eSLuigi Rizzo req->iface_flags_mask = MBX_RX_IFACE_FLAGS_PROMISCUOUS | 8362f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_VLAN_PROMISCUOUS; 8372f345d8eSLuigi Rizzo if (enable) { 8382f345d8eSLuigi Rizzo req->iface_flags = MBX_RX_IFACE_FLAGS_PROMISCUOUS | 8392f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_VLAN_PROMISCUOUS; 8402f345d8eSLuigi Rizzo } 8412f345d8eSLuigi Rizzo req->if_id = sc->if_id; 8422f345d8eSLuigi Rizzo 8432f345d8eSLuigi Rizzo rc = oce_set_common_iface_rx_filter(sc, &sgl); 8442f345d8eSLuigi Rizzo oce_dma_free(sc, &sgl); 8452f345d8eSLuigi Rizzo 8462f345d8eSLuigi Rizzo return rc; 8472f345d8eSLuigi Rizzo } 8482f345d8eSLuigi Rizzo 8492f345d8eSLuigi Rizzo 8502f345d8eSLuigi Rizzo /** 8512f345d8eSLuigi Rizzo * @brief Function modify and select rx filter options 8522f345d8eSLuigi Rizzo * @param sc software handle to the device 8532f345d8eSLuigi Rizzo * @param sgl scatter/gather request/response 8542f345d8eSLuigi Rizzo * @returns 0 on success, error code on failure 8552f345d8eSLuigi Rizzo */ 8562f345d8eSLuigi Rizzo int 8572f345d8eSLuigi Rizzo oce_set_common_iface_rx_filter(POCE_SOFTC sc, POCE_DMA_MEM sgl) 8582f345d8eSLuigi Rizzo { 8592f345d8eSLuigi Rizzo struct oce_mbx mbx; 8602f345d8eSLuigi Rizzo int mbx_sz = sizeof(struct mbx_set_common_iface_rx_filter); 8612f345d8eSLuigi Rizzo struct mbx_set_common_iface_rx_filter *fwcmd; 8622f345d8eSLuigi Rizzo int rc; 8632f345d8eSLuigi Rizzo 8642f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 8652f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(sgl, struct mbx_set_common_iface_rx_filter); 8662f345d8eSLuigi Rizzo 8672f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 8682f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 8692f345d8eSLuigi Rizzo OPCODE_COMMON_SET_IFACE_RX_FILTER, 8702f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 8712f345d8eSLuigi Rizzo mbx_sz, 8722f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 8732f345d8eSLuigi Rizzo 8742f345d8eSLuigi Rizzo oce_dma_sync(sgl, BUS_DMASYNC_PREWRITE); 8752f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; 8762f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 8772f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(sgl->paddr); 8782f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(sgl->paddr); 8792f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = mbx_sz; 8802f345d8eSLuigi Rizzo mbx.payload_length = mbx_sz; 8812f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 8822f345d8eSLuigi Rizzo 8832f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 884*cdaba892SXin LI if (!rc) 885*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 886*cdaba892SXin LI if (rc) 887*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 888*cdaba892SXin LI __FUNCTION__, rc); 889*cdaba892SXin LI return 0; 8902f345d8eSLuigi Rizzo } 8912f345d8eSLuigi Rizzo 8922f345d8eSLuigi Rizzo /** 8932f345d8eSLuigi Rizzo * @brief Function to query the link status from the hardware 8942f345d8eSLuigi Rizzo * @param sc software handle to the device 8952f345d8eSLuigi Rizzo * @param[out] link pointer to the structure returning link attributes 8962f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 8972f345d8eSLuigi Rizzo */ 8982f345d8eSLuigi Rizzo int 8992f345d8eSLuigi Rizzo oce_get_link_status(POCE_SOFTC sc, struct link_status *link) 9002f345d8eSLuigi Rizzo { 9012f345d8eSLuigi Rizzo struct oce_mbx mbx; 9022f345d8eSLuigi Rizzo struct mbx_query_common_link_config *fwcmd; 903*cdaba892SXin LI int rc = 0, version; 9042f345d8eSLuigi Rizzo 9052f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 9062f345d8eSLuigi Rizzo 907*cdaba892SXin LI IS_XE201(sc) ? (version = OCE_MBX_VER_V1) : (version = OCE_MBX_VER_V0); 908*cdaba892SXin LI 9092f345d8eSLuigi Rizzo fwcmd = (struct mbx_query_common_link_config *)&mbx.payload; 9102f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 9112f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 9122f345d8eSLuigi Rizzo OPCODE_COMMON_QUERY_LINK_CONFIG, 9132f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 9142f345d8eSLuigi Rizzo sizeof(struct mbx_query_common_link_config), 915*cdaba892SXin LI version); 9162f345d8eSLuigi Rizzo 9172f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 9182f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_query_common_link_config); 9192f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 9202f345d8eSLuigi Rizzo 9212f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 9222f345d8eSLuigi Rizzo 923*cdaba892SXin LI if (!rc) 924*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 9252f345d8eSLuigi Rizzo if (rc) { 926*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 927*cdaba892SXin LI __FUNCTION__, rc); 928*cdaba892SXin LI goto error; 929*cdaba892SXin LI } 9302f345d8eSLuigi Rizzo /* interpret response */ 9312f345d8eSLuigi Rizzo bcopy(&fwcmd->params.rsp, link, sizeof(struct link_status)); 9322f345d8eSLuigi Rizzo link->logical_link_status = LE_32(link->logical_link_status); 9332f345d8eSLuigi Rizzo link->qos_link_speed = LE_16(link->qos_link_speed); 934*cdaba892SXin LI error: 9352f345d8eSLuigi Rizzo return rc; 9362f345d8eSLuigi Rizzo } 9372f345d8eSLuigi Rizzo 9382f345d8eSLuigi Rizzo 9392f345d8eSLuigi Rizzo 9402f345d8eSLuigi Rizzo int 9412f345d8eSLuigi Rizzo oce_mbox_get_nic_stats_v0(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem) 9422f345d8eSLuigi Rizzo { 9432f345d8eSLuigi Rizzo struct oce_mbx mbx; 9442f345d8eSLuigi Rizzo struct mbx_get_nic_stats_v0 *fwcmd; 9452f345d8eSLuigi Rizzo int rc = 0; 9462f345d8eSLuigi Rizzo 9472f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 9482f345d8eSLuigi Rizzo 9492f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pstats_dma_mem, struct mbx_get_nic_stats_v0); 9502f345d8eSLuigi Rizzo bzero(fwcmd, sizeof(struct mbx_get_nic_stats_v0)); 9512f345d8eSLuigi Rizzo 9522f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 9532f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 9542f345d8eSLuigi Rizzo NIC_GET_STATS, 9552f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 9562f345d8eSLuigi Rizzo sizeof(struct mbx_get_nic_stats_v0), 9572f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 9582f345d8eSLuigi Rizzo 9592f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; 9602f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 9612f345d8eSLuigi Rizzo 9622f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_PREWRITE); 9632f345d8eSLuigi Rizzo 9642f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(pstats_dma_mem->paddr); 9652f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(pstats_dma_mem->paddr); 9662f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = sizeof(struct mbx_get_nic_stats_v0); 9672f345d8eSLuigi Rizzo 9682f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_nic_stats_v0); 9692f345d8eSLuigi Rizzo 9702f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 9712f345d8eSLuigi Rizzo 9722f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 9732f345d8eSLuigi Rizzo 9742f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_POSTWRITE); 9752f345d8eSLuigi Rizzo 976*cdaba892SXin LI if (!rc) 977*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 978*cdaba892SXin LI if (rc) 979*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 980*cdaba892SXin LI __FUNCTION__, rc); 9812f345d8eSLuigi Rizzo return rc; 9822f345d8eSLuigi Rizzo } 9832f345d8eSLuigi Rizzo 9842f345d8eSLuigi Rizzo 9852f345d8eSLuigi Rizzo 9862f345d8eSLuigi Rizzo /** 9872f345d8eSLuigi Rizzo * @brief Function to get NIC statistics 9882f345d8eSLuigi Rizzo * @param sc software handle to the device 9892f345d8eSLuigi Rizzo * @param *stats pointer to where to store statistics 9902f345d8eSLuigi Rizzo * @param reset_stats resets statistics of set 9912f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 9922f345d8eSLuigi Rizzo * @note command depricated in Lancer 9932f345d8eSLuigi Rizzo */ 9942f345d8eSLuigi Rizzo int 9952f345d8eSLuigi Rizzo oce_mbox_get_nic_stats(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem) 9962f345d8eSLuigi Rizzo { 9972f345d8eSLuigi Rizzo struct oce_mbx mbx; 9982f345d8eSLuigi Rizzo struct mbx_get_nic_stats *fwcmd; 9992f345d8eSLuigi Rizzo int rc = 0; 10002f345d8eSLuigi Rizzo 10012f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 10022f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pstats_dma_mem, struct mbx_get_nic_stats); 10032f345d8eSLuigi Rizzo bzero(fwcmd, sizeof(struct mbx_get_nic_stats)); 10042f345d8eSLuigi Rizzo 10052f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 10062f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 10072f345d8eSLuigi Rizzo NIC_GET_STATS, 10082f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 10092f345d8eSLuigi Rizzo sizeof(struct mbx_get_nic_stats), 10102f345d8eSLuigi Rizzo OCE_MBX_VER_V1); 10112f345d8eSLuigi Rizzo 10122f345d8eSLuigi Rizzo 10132f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /* stats too large for embedded mbx rsp */ 10142f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; /* using scatter gather instead */ 10152f345d8eSLuigi Rizzo 10162f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_PREWRITE); 10172f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(pstats_dma_mem->paddr); 10182f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(pstats_dma_mem->paddr); 10192f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = sizeof(struct mbx_get_nic_stats); 10202f345d8eSLuigi Rizzo 10212f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_nic_stats); 10222f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 10232f345d8eSLuigi Rizzo 10242f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 10252f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_POSTWRITE); 1026*cdaba892SXin LI if (!rc) 1027*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1028*cdaba892SXin LI if (rc) 1029*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1030*cdaba892SXin LI __FUNCTION__, rc); 10312f345d8eSLuigi Rizzo return rc; 10322f345d8eSLuigi Rizzo } 10332f345d8eSLuigi Rizzo 10342f345d8eSLuigi Rizzo 10352f345d8eSLuigi Rizzo /** 10362f345d8eSLuigi Rizzo * @brief Function to get pport (physical port) statistics 10372f345d8eSLuigi Rizzo * @param sc software handle to the device 10382f345d8eSLuigi Rizzo * @param *stats pointer to where to store statistics 10392f345d8eSLuigi Rizzo * @param reset_stats resets statistics of set 10402f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 10412f345d8eSLuigi Rizzo */ 10422f345d8eSLuigi Rizzo int 10432f345d8eSLuigi Rizzo oce_mbox_get_pport_stats(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem, 10442f345d8eSLuigi Rizzo uint32_t reset_stats) 10452f345d8eSLuigi Rizzo { 10462f345d8eSLuigi Rizzo struct oce_mbx mbx; 10472f345d8eSLuigi Rizzo struct mbx_get_pport_stats *fwcmd; 10482f345d8eSLuigi Rizzo int rc = 0; 10492f345d8eSLuigi Rizzo 10502f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 10512f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pstats_dma_mem, struct mbx_get_pport_stats); 10522f345d8eSLuigi Rizzo bzero(fwcmd, sizeof(struct mbx_get_pport_stats)); 10532f345d8eSLuigi Rizzo 10542f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 10552f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 10562f345d8eSLuigi Rizzo NIC_GET_PPORT_STATS, 10572f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 10582f345d8eSLuigi Rizzo sizeof(struct mbx_get_pport_stats), 10592f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 10602f345d8eSLuigi Rizzo 10612f345d8eSLuigi Rizzo fwcmd->params.req.reset_stats = reset_stats; 1062*cdaba892SXin LI fwcmd->params.req.port_number = sc->port_id; 10632f345d8eSLuigi Rizzo 10642f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /* stats too large for embedded mbx rsp */ 10652f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; /* using scatter gather instead */ 10662f345d8eSLuigi Rizzo 10672f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_PREWRITE); 10682f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(pstats_dma_mem->paddr); 10692f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(pstats_dma_mem->paddr); 10702f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = sizeof(struct mbx_get_pport_stats); 10712f345d8eSLuigi Rizzo 10722f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_pport_stats); 10732f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 10742f345d8eSLuigi Rizzo 10752f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 10762f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_POSTWRITE); 10772f345d8eSLuigi Rizzo 1078*cdaba892SXin LI if (!rc) 1079*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1080*cdaba892SXin LI if (rc) 1081*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1082*cdaba892SXin LI __FUNCTION__, rc); 10832f345d8eSLuigi Rizzo return rc; 10842f345d8eSLuigi Rizzo } 10852f345d8eSLuigi Rizzo 10862f345d8eSLuigi Rizzo 10872f345d8eSLuigi Rizzo /** 10882f345d8eSLuigi Rizzo * @brief Function to get vport (virtual port) statistics 10892f345d8eSLuigi Rizzo * @param sc software handle to the device 10902f345d8eSLuigi Rizzo * @param *stats pointer to where to store statistics 10912f345d8eSLuigi Rizzo * @param reset_stats resets statistics of set 10922f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 10932f345d8eSLuigi Rizzo */ 10942f345d8eSLuigi Rizzo int 10952f345d8eSLuigi Rizzo oce_mbox_get_vport_stats(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem, 10962f345d8eSLuigi Rizzo uint32_t req_size, uint32_t reset_stats) 10972f345d8eSLuigi Rizzo { 10982f345d8eSLuigi Rizzo struct oce_mbx mbx; 10992f345d8eSLuigi Rizzo struct mbx_get_vport_stats *fwcmd; 11002f345d8eSLuigi Rizzo int rc = 0; 11012f345d8eSLuigi Rizzo 11022f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 11032f345d8eSLuigi Rizzo 11042f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pstats_dma_mem, struct mbx_get_vport_stats); 11052f345d8eSLuigi Rizzo bzero(fwcmd, sizeof(struct mbx_get_vport_stats)); 11062f345d8eSLuigi Rizzo 11072f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 11082f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 11092f345d8eSLuigi Rizzo NIC_GET_VPORT_STATS, 11102f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 11112f345d8eSLuigi Rizzo sizeof(struct mbx_get_vport_stats), 11122f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 11132f345d8eSLuigi Rizzo 11142f345d8eSLuigi Rizzo fwcmd->params.req.reset_stats = reset_stats; 11152f345d8eSLuigi Rizzo fwcmd->params.req.vport_number = sc->if_id; 11162f345d8eSLuigi Rizzo 11172f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /* stats too large for embedded mbx rsp */ 11182f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; /* using scatter gather instead */ 11192f345d8eSLuigi Rizzo 11202f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_PREWRITE); 11212f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(pstats_dma_mem->paddr); 11222f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(pstats_dma_mem->paddr); 11232f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = sizeof(struct mbx_get_vport_stats); 11242f345d8eSLuigi Rizzo 11252f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_vport_stats); 11262f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 11272f345d8eSLuigi Rizzo 11282f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 11292f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_POSTWRITE); 11302f345d8eSLuigi Rizzo 1131*cdaba892SXin LI if (!rc) 1132*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1133*cdaba892SXin LI if (rc) 1134*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1135*cdaba892SXin LI __FUNCTION__, rc); 11362f345d8eSLuigi Rizzo return rc; 11372f345d8eSLuigi Rizzo } 11382f345d8eSLuigi Rizzo 11392f345d8eSLuigi Rizzo 11402f345d8eSLuigi Rizzo /** 11412f345d8eSLuigi Rizzo * @brief Function to update the muticast filter with 11422f345d8eSLuigi Rizzo * values in dma_mem 11432f345d8eSLuigi Rizzo * @param sc software handle to the device 11442f345d8eSLuigi Rizzo * @param dma_mem pointer to dma memory region 11452f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 11462f345d8eSLuigi Rizzo */ 11472f345d8eSLuigi Rizzo int 11482f345d8eSLuigi Rizzo oce_update_multicast(POCE_SOFTC sc, POCE_DMA_MEM pdma_mem) 11492f345d8eSLuigi Rizzo { 11502f345d8eSLuigi Rizzo struct oce_mbx mbx; 11512f345d8eSLuigi Rizzo struct oce_mq_sge *sgl; 11522f345d8eSLuigi Rizzo struct mbx_set_common_iface_multicast *req = NULL; 11532f345d8eSLuigi Rizzo int rc = 0; 11542f345d8eSLuigi Rizzo 11552f345d8eSLuigi Rizzo req = OCE_DMAPTR(pdma_mem, struct mbx_set_common_iface_multicast); 11562f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&req->hdr, 0, 0, 11572f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 11582f345d8eSLuigi Rizzo OPCODE_COMMON_SET_IFACE_MULTICAST, 11592f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 11602f345d8eSLuigi Rizzo sizeof(struct mbx_set_common_iface_multicast), 11612f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 11622f345d8eSLuigi Rizzo 11632f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 11642f345d8eSLuigi Rizzo 11652f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /*Non embeded*/ 11662f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_set_common_iface_multicast); 11672f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 11682f345d8eSLuigi Rizzo sgl = &mbx.payload.u0.u1.sgl[0]; 11692f345d8eSLuigi Rizzo sgl->pa_hi = htole32(upper_32_bits(pdma_mem->paddr)); 11702f345d8eSLuigi Rizzo sgl->pa_lo = htole32((pdma_mem->paddr) & 0xFFFFFFFF); 11712f345d8eSLuigi Rizzo sgl->length = htole32(mbx.payload_length); 11722f345d8eSLuigi Rizzo 11732f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 11742f345d8eSLuigi Rizzo 11752f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1176*cdaba892SXin LI if (!rc) 1177*cdaba892SXin LI rc = req->hdr.u0.rsp.status; 1178*cdaba892SXin LI if (rc) 1179*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1180*cdaba892SXin LI __FUNCTION__, rc); 11812f345d8eSLuigi Rizzo return rc; 11822f345d8eSLuigi Rizzo } 11832f345d8eSLuigi Rizzo 11842f345d8eSLuigi Rizzo 11852f345d8eSLuigi Rizzo /** 11862f345d8eSLuigi Rizzo * @brief Function to send passthrough Ioctls 11872f345d8eSLuigi Rizzo * @param sc software handle to the device 11882f345d8eSLuigi Rizzo * @param dma_mem pointer to dma memory region 11892f345d8eSLuigi Rizzo * @param req_size size of dma_mem 11902f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 11912f345d8eSLuigi Rizzo */ 11922f345d8eSLuigi Rizzo int 11932f345d8eSLuigi Rizzo oce_pass_through_mbox(POCE_SOFTC sc, POCE_DMA_MEM dma_mem, uint32_t req_size) 11942f345d8eSLuigi Rizzo { 11952f345d8eSLuigi Rizzo struct oce_mbx mbx; 11962f345d8eSLuigi Rizzo struct oce_mq_sge *sgl; 11972f345d8eSLuigi Rizzo int rc = 0; 11982f345d8eSLuigi Rizzo 11992f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 12002f345d8eSLuigi Rizzo 12012f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /*Non embeded*/ 12022f345d8eSLuigi Rizzo mbx.payload_length = req_size; 12032f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 12042f345d8eSLuigi Rizzo sgl = &mbx.payload.u0.u1.sgl[0]; 12052f345d8eSLuigi Rizzo sgl->pa_hi = htole32(upper_32_bits(dma_mem->paddr)); 12062f345d8eSLuigi Rizzo sgl->pa_lo = htole32((dma_mem->paddr) & 0xFFFFFFFF); 12072f345d8eSLuigi Rizzo sgl->length = htole32(req_size); 12082f345d8eSLuigi Rizzo 12092f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 12102f345d8eSLuigi Rizzo 12112f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 12122f345d8eSLuigi Rizzo return rc; 12132f345d8eSLuigi Rizzo } 12142f345d8eSLuigi Rizzo 12152f345d8eSLuigi Rizzo 12162f345d8eSLuigi Rizzo int 12172f345d8eSLuigi Rizzo oce_mbox_macaddr_add(POCE_SOFTC sc, uint8_t *mac_addr, 12182f345d8eSLuigi Rizzo uint32_t if_id, uint32_t *pmac_id) 12192f345d8eSLuigi Rizzo { 12202f345d8eSLuigi Rizzo struct oce_mbx mbx; 12212f345d8eSLuigi Rizzo struct mbx_add_common_iface_mac *fwcmd; 12222f345d8eSLuigi Rizzo int rc = 0; 12232f345d8eSLuigi Rizzo 12242f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 12252f345d8eSLuigi Rizzo 12262f345d8eSLuigi Rizzo fwcmd = (struct mbx_add_common_iface_mac *)&mbx.payload; 12272f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 12282f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 12292f345d8eSLuigi Rizzo OPCODE_COMMON_ADD_IFACE_MAC, 12302f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 12312f345d8eSLuigi Rizzo sizeof(struct mbx_add_common_iface_mac), 12322f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 12332f345d8eSLuigi Rizzo 12342f345d8eSLuigi Rizzo fwcmd->params.req.if_id = (uint16_t) if_id; 12352f345d8eSLuigi Rizzo bcopy(mac_addr, fwcmd->params.req.mac_address, 6); 12362f345d8eSLuigi Rizzo 12372f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 12382f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_add_common_iface_mac); 12392f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 12402f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1241*cdaba892SXin LI if (!rc) 1242*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1243*cdaba892SXin LI if (rc) { 1244*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1245*cdaba892SXin LI __FUNCTION__, rc); 1246*cdaba892SXin LI goto error; 1247*cdaba892SXin LI } 12482f345d8eSLuigi Rizzo *pmac_id = fwcmd->params.rsp.pmac_id; 1249*cdaba892SXin LI error: 12502f345d8eSLuigi Rizzo return rc; 12512f345d8eSLuigi Rizzo } 12522f345d8eSLuigi Rizzo 12532f345d8eSLuigi Rizzo 12542f345d8eSLuigi Rizzo int 12552f345d8eSLuigi Rizzo oce_mbox_macaddr_del(POCE_SOFTC sc, uint32_t if_id, uint32_t pmac_id) 12562f345d8eSLuigi Rizzo { 12572f345d8eSLuigi Rizzo struct oce_mbx mbx; 12582f345d8eSLuigi Rizzo struct mbx_del_common_iface_mac *fwcmd; 12592f345d8eSLuigi Rizzo int rc = 0; 12602f345d8eSLuigi Rizzo 12612f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 12622f345d8eSLuigi Rizzo 12632f345d8eSLuigi Rizzo fwcmd = (struct mbx_del_common_iface_mac *)&mbx.payload; 12642f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 12652f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 12662f345d8eSLuigi Rizzo OPCODE_COMMON_DEL_IFACE_MAC, 12672f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 12682f345d8eSLuigi Rizzo sizeof(struct mbx_del_common_iface_mac), 12692f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 12702f345d8eSLuigi Rizzo 12712f345d8eSLuigi Rizzo fwcmd->params.req.if_id = (uint16_t)if_id; 12722f345d8eSLuigi Rizzo fwcmd->params.req.pmac_id = pmac_id; 12732f345d8eSLuigi Rizzo 12742f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 12752f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_del_common_iface_mac); 12762f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 12772f345d8eSLuigi Rizzo 12782f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1279*cdaba892SXin LI if (!rc) 1280*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1281*cdaba892SXin LI if (rc) 1282*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1283*cdaba892SXin LI __FUNCTION__, rc); 12842f345d8eSLuigi Rizzo return rc; 12852f345d8eSLuigi Rizzo } 12862f345d8eSLuigi Rizzo 12872f345d8eSLuigi Rizzo 12882f345d8eSLuigi Rizzo 12892f345d8eSLuigi Rizzo int 12902f345d8eSLuigi Rizzo oce_mbox_check_native_mode(POCE_SOFTC sc) 12912f345d8eSLuigi Rizzo { 12922f345d8eSLuigi Rizzo struct oce_mbx mbx; 12932f345d8eSLuigi Rizzo struct mbx_common_set_function_cap *fwcmd; 12942f345d8eSLuigi Rizzo int rc = 0; 12952f345d8eSLuigi Rizzo 12962f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 12972f345d8eSLuigi Rizzo 12982f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_set_function_cap *)&mbx.payload; 12992f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 13002f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 13012f345d8eSLuigi Rizzo OPCODE_COMMON_SET_FUNCTIONAL_CAPS, 13022f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 13032f345d8eSLuigi Rizzo sizeof(struct mbx_common_set_function_cap), 13042f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 13052f345d8eSLuigi Rizzo 13062f345d8eSLuigi Rizzo fwcmd->params.req.valid_capability_flags = CAP_SW_TIMESTAMPS | 13072f345d8eSLuigi Rizzo CAP_BE3_NATIVE_ERX_API; 13082f345d8eSLuigi Rizzo 13092f345d8eSLuigi Rizzo fwcmd->params.req.capability_flags = CAP_BE3_NATIVE_ERX_API; 13102f345d8eSLuigi Rizzo 13112f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 13122f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_set_function_cap); 13132f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 13142f345d8eSLuigi Rizzo 13152f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1316*cdaba892SXin LI if (!rc) 1317*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1318*cdaba892SXin LI if (rc) { 1319*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1320*cdaba892SXin LI __FUNCTION__, rc); 1321*cdaba892SXin LI goto error; 1322*cdaba892SXin LI } 13232f345d8eSLuigi Rizzo sc->be3_native = fwcmd->params.rsp.capability_flags 13242f345d8eSLuigi Rizzo & CAP_BE3_NATIVE_ERX_API; 13252f345d8eSLuigi Rizzo 1326*cdaba892SXin LI error: 13272f345d8eSLuigi Rizzo return 0; 13282f345d8eSLuigi Rizzo } 13292f345d8eSLuigi Rizzo 13302f345d8eSLuigi Rizzo 13312f345d8eSLuigi Rizzo 13322f345d8eSLuigi Rizzo int 13332f345d8eSLuigi Rizzo oce_mbox_cmd_set_loopback(POCE_SOFTC sc, uint8_t port_num, 13342f345d8eSLuigi Rizzo uint8_t loopback_type, uint8_t enable) 13352f345d8eSLuigi Rizzo { 13362f345d8eSLuigi Rizzo struct oce_mbx mbx; 13372f345d8eSLuigi Rizzo struct mbx_lowlevel_set_loopback_mode *fwcmd; 13382f345d8eSLuigi Rizzo int rc = 0; 13392f345d8eSLuigi Rizzo 13402f345d8eSLuigi Rizzo 13412f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 13422f345d8eSLuigi Rizzo 13432f345d8eSLuigi Rizzo fwcmd = (struct mbx_lowlevel_set_loopback_mode *)&mbx.payload; 13442f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 13452f345d8eSLuigi Rizzo MBX_SUBSYSTEM_LOWLEVEL, 13462f345d8eSLuigi Rizzo OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, 13472f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 13482f345d8eSLuigi Rizzo sizeof(struct mbx_lowlevel_set_loopback_mode), 13492f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 13502f345d8eSLuigi Rizzo 13512f345d8eSLuigi Rizzo fwcmd->params.req.src_port = port_num; 13522f345d8eSLuigi Rizzo fwcmd->params.req.dest_port = port_num; 13532f345d8eSLuigi Rizzo fwcmd->params.req.loopback_type = loopback_type; 13542f345d8eSLuigi Rizzo fwcmd->params.req.loopback_state = enable; 13552f345d8eSLuigi Rizzo 13562f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 13572f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_lowlevel_set_loopback_mode); 13582f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 13592f345d8eSLuigi Rizzo 13602f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1361*cdaba892SXin LI if (!rc) 1362*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1363*cdaba892SXin LI if (rc) 1364*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1365*cdaba892SXin LI __FUNCTION__, rc); 13662f345d8eSLuigi Rizzo 13672f345d8eSLuigi Rizzo return rc; 13682f345d8eSLuigi Rizzo 13692f345d8eSLuigi Rizzo } 13702f345d8eSLuigi Rizzo 13712f345d8eSLuigi Rizzo int 13722f345d8eSLuigi Rizzo oce_mbox_cmd_test_loopback(POCE_SOFTC sc, uint32_t port_num, 13732f345d8eSLuigi Rizzo uint32_t loopback_type, uint32_t pkt_size, uint32_t num_pkts, 13742f345d8eSLuigi Rizzo uint64_t pattern) 13752f345d8eSLuigi Rizzo { 13762f345d8eSLuigi Rizzo 13772f345d8eSLuigi Rizzo struct oce_mbx mbx; 13782f345d8eSLuigi Rizzo struct mbx_lowlevel_test_loopback_mode *fwcmd; 13792f345d8eSLuigi Rizzo int rc = 0; 13802f345d8eSLuigi Rizzo 13812f345d8eSLuigi Rizzo 13822f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 13832f345d8eSLuigi Rizzo 13842f345d8eSLuigi Rizzo fwcmd = (struct mbx_lowlevel_test_loopback_mode *)&mbx.payload; 13852f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 13862f345d8eSLuigi Rizzo MBX_SUBSYSTEM_LOWLEVEL, 13872f345d8eSLuigi Rizzo OPCODE_LOWLEVEL_TEST_LOOPBACK, 13882f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 13892f345d8eSLuigi Rizzo sizeof(struct mbx_lowlevel_test_loopback_mode), 13902f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 13912f345d8eSLuigi Rizzo 13922f345d8eSLuigi Rizzo fwcmd->params.req.pattern = pattern; 13932f345d8eSLuigi Rizzo fwcmd->params.req.src_port = port_num; 13942f345d8eSLuigi Rizzo fwcmd->params.req.dest_port = port_num; 13952f345d8eSLuigi Rizzo fwcmd->params.req.pkt_size = pkt_size; 13962f345d8eSLuigi Rizzo fwcmd->params.req.num_pkts = num_pkts; 13972f345d8eSLuigi Rizzo fwcmd->params.req.loopback_type = loopback_type; 13982f345d8eSLuigi Rizzo 13992f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 14002f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_lowlevel_test_loopback_mode); 14012f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 14022f345d8eSLuigi Rizzo 14032f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1404*cdaba892SXin LI if (!rc) 1405*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 14062f345d8eSLuigi Rizzo if (rc) 1407*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1408*cdaba892SXin LI __FUNCTION__, rc); 14092f345d8eSLuigi Rizzo 1410*cdaba892SXin LI return rc; 14112f345d8eSLuigi Rizzo } 14122f345d8eSLuigi Rizzo 14132f345d8eSLuigi Rizzo int 14142f345d8eSLuigi Rizzo oce_mbox_write_flashrom(POCE_SOFTC sc, uint32_t optype,uint32_t opcode, 14152f345d8eSLuigi Rizzo POCE_DMA_MEM pdma_mem, uint32_t num_bytes) 14162f345d8eSLuigi Rizzo { 14172f345d8eSLuigi Rizzo 14182f345d8eSLuigi Rizzo struct oce_mbx mbx; 14192f345d8eSLuigi Rizzo struct oce_mq_sge *sgl = NULL; 14202f345d8eSLuigi Rizzo struct mbx_common_read_write_flashrom *fwcmd = NULL; 14212f345d8eSLuigi Rizzo int rc = 0, payload_len = 0; 14222f345d8eSLuigi Rizzo 14232f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 14242f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pdma_mem, struct mbx_common_read_write_flashrom); 14252f345d8eSLuigi Rizzo payload_len = sizeof(struct mbx_common_read_write_flashrom) + 32*1024; 14262f345d8eSLuigi Rizzo 14272f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 14282f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 14292f345d8eSLuigi Rizzo OPCODE_COMMON_WRITE_FLASHROM, 14302f345d8eSLuigi Rizzo LONG_TIMEOUT, 14312f345d8eSLuigi Rizzo payload_len, 14322f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 14332f345d8eSLuigi Rizzo 14342f345d8eSLuigi Rizzo fwcmd->flash_op_type = optype; 14352f345d8eSLuigi Rizzo fwcmd->flash_op_code = opcode; 14362f345d8eSLuigi Rizzo fwcmd->data_buffer_size = num_bytes; 14372f345d8eSLuigi Rizzo 14382f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /*Non embeded*/ 14392f345d8eSLuigi Rizzo mbx.payload_length = payload_len; 14402f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 14412f345d8eSLuigi Rizzo 14422f345d8eSLuigi Rizzo sgl = &mbx.payload.u0.u1.sgl[0]; 14432f345d8eSLuigi Rizzo sgl->pa_hi = upper_32_bits(pdma_mem->paddr); 14442f345d8eSLuigi Rizzo sgl->pa_lo = pdma_mem->paddr & 0xFFFFFFFF; 14452f345d8eSLuigi Rizzo sgl->length = payload_len; 14462f345d8eSLuigi Rizzo 14472f345d8eSLuigi Rizzo /* post the command */ 14489bd3250aSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1449*cdaba892SXin LI if (!rc) 14502f345d8eSLuigi Rizzo rc = fwcmd->hdr.u0.rsp.status; 1451*cdaba892SXin LI if (rc) 1452*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1453*cdaba892SXin LI __FUNCTION__, rc); 14542f345d8eSLuigi Rizzo 14552f345d8eSLuigi Rizzo return rc; 14562f345d8eSLuigi Rizzo 14572f345d8eSLuigi Rizzo } 14582f345d8eSLuigi Rizzo 14592f345d8eSLuigi Rizzo int 14602f345d8eSLuigi Rizzo oce_mbox_get_flashrom_crc(POCE_SOFTC sc, uint8_t *flash_crc, 14612f345d8eSLuigi Rizzo uint32_t offset, uint32_t optype) 14622f345d8eSLuigi Rizzo { 14632f345d8eSLuigi Rizzo 14642f345d8eSLuigi Rizzo int rc = 0, payload_len = 0; 14652f345d8eSLuigi Rizzo struct oce_mbx mbx; 14662f345d8eSLuigi Rizzo struct mbx_common_read_write_flashrom *fwcmd; 14672f345d8eSLuigi Rizzo 14682f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 14692f345d8eSLuigi Rizzo 14702f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_read_write_flashrom *)&mbx.payload; 14712f345d8eSLuigi Rizzo 14722f345d8eSLuigi Rizzo /* Firmware requires extra 4 bytes with this ioctl. Since there 14732f345d8eSLuigi Rizzo is enough room in the mbx payload it should be good enough 14742f345d8eSLuigi Rizzo Reference: Bug 14853 14752f345d8eSLuigi Rizzo */ 14762f345d8eSLuigi Rizzo payload_len = sizeof(struct mbx_common_read_write_flashrom) + 4; 14772f345d8eSLuigi Rizzo 14782f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 14792f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 14802f345d8eSLuigi Rizzo OPCODE_COMMON_READ_FLASHROM, 14812f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 14822f345d8eSLuigi Rizzo payload_len, 14832f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 14842f345d8eSLuigi Rizzo 14852f345d8eSLuigi Rizzo fwcmd->flash_op_type = optype; 14862f345d8eSLuigi Rizzo fwcmd->flash_op_code = FLASHROM_OPER_REPORT; 14872f345d8eSLuigi Rizzo fwcmd->data_offset = offset; 14882f345d8eSLuigi Rizzo fwcmd->data_buffer_size = 0x4; 14892f345d8eSLuigi Rizzo 14902f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 14912f345d8eSLuigi Rizzo mbx.payload_length = payload_len; 14922f345d8eSLuigi Rizzo 14932f345d8eSLuigi Rizzo /* post the command */ 14942f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1495*cdaba892SXin LI if (!rc) 14962f345d8eSLuigi Rizzo rc = fwcmd->hdr.u0.rsp.status; 1497*cdaba892SXin LI if (rc) { 1498*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1499*cdaba892SXin LI __FUNCTION__, rc); 1500*cdaba892SXin LI goto error; 15012f345d8eSLuigi Rizzo } 1502*cdaba892SXin LI bcopy(fwcmd->data_buffer, flash_crc, 4); 1503*cdaba892SXin LI error: 15042f345d8eSLuigi Rizzo return rc; 15052f345d8eSLuigi Rizzo } 15062f345d8eSLuigi Rizzo 15072f345d8eSLuigi Rizzo int 15082f345d8eSLuigi Rizzo oce_mbox_get_phy_info(POCE_SOFTC sc, struct oce_phy_info *phy_info) 15092f345d8eSLuigi Rizzo { 15102f345d8eSLuigi Rizzo 15112f345d8eSLuigi Rizzo struct oce_mbx mbx; 15122f345d8eSLuigi Rizzo struct mbx_common_phy_info *fwcmd; 15132f345d8eSLuigi Rizzo int rc = 0; 15142f345d8eSLuigi Rizzo 15152f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 15162f345d8eSLuigi Rizzo 15172f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_phy_info *)&mbx.payload; 15182f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 15192f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 15202f345d8eSLuigi Rizzo OPCODE_COMMON_GET_PHY_CONFIG, 15212f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 15222f345d8eSLuigi Rizzo sizeof(struct mbx_common_phy_info), 15232f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 15242f345d8eSLuigi Rizzo 15252f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 15262f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_phy_info); 15272f345d8eSLuigi Rizzo 15282f345d8eSLuigi Rizzo /* now post the command */ 15292f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1530*cdaba892SXin LI if (!rc) 15312f345d8eSLuigi Rizzo rc = fwcmd->hdr.u0.rsp.status; 1532*cdaba892SXin LI if (rc) { 1533*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1534*cdaba892SXin LI __FUNCTION__, rc); 1535*cdaba892SXin LI goto error; 1536*cdaba892SXin LI } 15372f345d8eSLuigi Rizzo phy_info->phy_type = fwcmd->params.rsp.phy_info.phy_type; 15382f345d8eSLuigi Rizzo phy_info->interface_type = 15392f345d8eSLuigi Rizzo fwcmd->params.rsp.phy_info.interface_type; 15402f345d8eSLuigi Rizzo phy_info->auto_speeds_supported = 15412f345d8eSLuigi Rizzo fwcmd->params.rsp.phy_info.auto_speeds_supported; 15422f345d8eSLuigi Rizzo phy_info->fixed_speeds_supported = 15432f345d8eSLuigi Rizzo fwcmd->params.rsp.phy_info.fixed_speeds_supported; 15442f345d8eSLuigi Rizzo phy_info->misc_params =fwcmd->params.rsp.phy_info.misc_params; 1545*cdaba892SXin LI error: 15462f345d8eSLuigi Rizzo return rc; 15472f345d8eSLuigi Rizzo 15482f345d8eSLuigi Rizzo } 15492f345d8eSLuigi Rizzo 15502f345d8eSLuigi Rizzo 15512f345d8eSLuigi Rizzo int 15522f345d8eSLuigi Rizzo oce_mbox_lancer_write_flashrom(POCE_SOFTC sc, uint32_t data_size, 15532f345d8eSLuigi Rizzo uint32_t data_offset, POCE_DMA_MEM pdma_mem, 15542f345d8eSLuigi Rizzo uint32_t *written_data, uint32_t *additional_status) 15552f345d8eSLuigi Rizzo { 15562f345d8eSLuigi Rizzo 15572f345d8eSLuigi Rizzo struct oce_mbx mbx; 15582f345d8eSLuigi Rizzo struct mbx_lancer_common_write_object *fwcmd = NULL; 15592f345d8eSLuigi Rizzo int rc = 0, payload_len = 0; 15602f345d8eSLuigi Rizzo 15612f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 15622f345d8eSLuigi Rizzo payload_len = sizeof(struct mbx_lancer_common_write_object); 15632f345d8eSLuigi Rizzo 15642f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1;/* Embedded */ 15652f345d8eSLuigi Rizzo mbx.payload_length = payload_len; 15662f345d8eSLuigi Rizzo fwcmd = (struct mbx_lancer_common_write_object *)&mbx.payload; 15672f345d8eSLuigi Rizzo 15682f345d8eSLuigi Rizzo /* initialize the ioctl header */ 15692f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->params.req.hdr, 0, 0, 15702f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 15712f345d8eSLuigi Rizzo OPCODE_COMMON_WRITE_OBJECT, 15722f345d8eSLuigi Rizzo LONG_TIMEOUT, 15732f345d8eSLuigi Rizzo payload_len, 15742f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 15752f345d8eSLuigi Rizzo 15762f345d8eSLuigi Rizzo fwcmd->params.req.write_length = data_size; 15772f345d8eSLuigi Rizzo if (data_size == 0) 15782f345d8eSLuigi Rizzo fwcmd->params.req.eof = 1; 15792f345d8eSLuigi Rizzo else 15802f345d8eSLuigi Rizzo fwcmd->params.req.eof = 0; 15812f345d8eSLuigi Rizzo 15822f345d8eSLuigi Rizzo strcpy(fwcmd->params.req.object_name, "/prg"); 15832f345d8eSLuigi Rizzo fwcmd->params.req.descriptor_count = 1; 15842f345d8eSLuigi Rizzo fwcmd->params.req.write_offset = data_offset; 15852f345d8eSLuigi Rizzo fwcmd->params.req.buffer_length = data_size; 15862f345d8eSLuigi Rizzo fwcmd->params.req.address_lower = pdma_mem->paddr & 0xFFFFFFFF; 15872f345d8eSLuigi Rizzo fwcmd->params.req.address_upper = upper_32_bits(pdma_mem->paddr); 15882f345d8eSLuigi Rizzo 15892f345d8eSLuigi Rizzo /* post the command */ 15902f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1591*cdaba892SXin LI if (!rc) 1592*cdaba892SXin LI rc = fwcmd->params.rsp.status; 15932f345d8eSLuigi Rizzo if (rc) { 1594*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1595*cdaba892SXin LI __FUNCTION__, rc); 1596*cdaba892SXin LI goto error; 1597*cdaba892SXin LI } 15982f345d8eSLuigi Rizzo *written_data = fwcmd->params.rsp.actual_write_length; 15992f345d8eSLuigi Rizzo *additional_status = fwcmd->params.rsp.additional_status; 1600*cdaba892SXin LI error: 16012f345d8eSLuigi Rizzo return rc; 16022f345d8eSLuigi Rizzo 16032f345d8eSLuigi Rizzo } 16042f345d8eSLuigi Rizzo 16052f345d8eSLuigi Rizzo 16062f345d8eSLuigi Rizzo 16072f345d8eSLuigi Rizzo int 16082f345d8eSLuigi Rizzo oce_mbox_create_rq(struct oce_rq *rq) 16092f345d8eSLuigi Rizzo { 16102f345d8eSLuigi Rizzo 16112f345d8eSLuigi Rizzo struct oce_mbx mbx; 16122f345d8eSLuigi Rizzo struct mbx_create_nic_rq *fwcmd; 16132f345d8eSLuigi Rizzo POCE_SOFTC sc = rq->parent; 16142f345d8eSLuigi Rizzo int rc, num_pages = 0; 16152f345d8eSLuigi Rizzo 16162f345d8eSLuigi Rizzo if (rq->qstate == QCREATED) 16172f345d8eSLuigi Rizzo return 0; 16182f345d8eSLuigi Rizzo 16192f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 16202f345d8eSLuigi Rizzo 16212f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_nic_rq *)&mbx.payload; 16222f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 16232f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 16242f345d8eSLuigi Rizzo NIC_CREATE_RQ, MBX_TIMEOUT_SEC, 16252f345d8eSLuigi Rizzo sizeof(struct mbx_create_nic_rq), 16262f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 16272f345d8eSLuigi Rizzo 16282f345d8eSLuigi Rizzo /* oce_page_list will also prepare pages */ 16292f345d8eSLuigi Rizzo num_pages = oce_page_list(rq->ring, &fwcmd->params.req.pages[0]); 16302f345d8eSLuigi Rizzo 16312f345d8eSLuigi Rizzo if (IS_XE201(sc)) { 16322f345d8eSLuigi Rizzo fwcmd->params.req.frag_size = rq->cfg.frag_size/2048; 16332f345d8eSLuigi Rizzo fwcmd->params.req.page_size = 1; 16342f345d8eSLuigi Rizzo fwcmd->hdr.u0.req.version = OCE_MBX_VER_V1; 16352f345d8eSLuigi Rizzo } else 16362f345d8eSLuigi Rizzo fwcmd->params.req.frag_size = OCE_LOG2(rq->cfg.frag_size); 16372f345d8eSLuigi Rizzo fwcmd->params.req.num_pages = num_pages; 16382f345d8eSLuigi Rizzo fwcmd->params.req.cq_id = rq->cq->cq_id; 16392f345d8eSLuigi Rizzo fwcmd->params.req.if_id = sc->if_id; 16402f345d8eSLuigi Rizzo fwcmd->params.req.max_frame_size = rq->cfg.mtu; 16412f345d8eSLuigi Rizzo fwcmd->params.req.is_rss_queue = rq->cfg.is_rss_queue; 16422f345d8eSLuigi Rizzo 16432f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 16442f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_nic_rq); 16452f345d8eSLuigi Rizzo 16462f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1647*cdaba892SXin LI if (!rc) 1648*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1649*cdaba892SXin LI if (rc) { 1650*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1651*cdaba892SXin LI __FUNCTION__, rc); 16522f345d8eSLuigi Rizzo goto error; 1653*cdaba892SXin LI } 16542f345d8eSLuigi Rizzo rq->rq_id = fwcmd->params.rsp.rq_id; 16552f345d8eSLuigi Rizzo rq->rss_cpuid = fwcmd->params.rsp.rss_cpuid; 16562f345d8eSLuigi Rizzo error: 16572f345d8eSLuigi Rizzo return rc; 16582f345d8eSLuigi Rizzo 16592f345d8eSLuigi Rizzo } 16602f345d8eSLuigi Rizzo 16612f345d8eSLuigi Rizzo 16622f345d8eSLuigi Rizzo 16632f345d8eSLuigi Rizzo int 16642f345d8eSLuigi Rizzo oce_mbox_create_wq(struct oce_wq *wq) 16652f345d8eSLuigi Rizzo { 16662f345d8eSLuigi Rizzo struct oce_mbx mbx; 16672f345d8eSLuigi Rizzo struct mbx_create_nic_wq *fwcmd; 16682f345d8eSLuigi Rizzo POCE_SOFTC sc = wq->parent; 16692f345d8eSLuigi Rizzo int rc = 0, version, num_pages; 16702f345d8eSLuigi Rizzo 16712f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 16722f345d8eSLuigi Rizzo 16732f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_nic_wq *)&mbx.payload; 16742f345d8eSLuigi Rizzo if (IS_XE201(sc)) { 16752f345d8eSLuigi Rizzo version = OCE_MBX_VER_V1; 16762f345d8eSLuigi Rizzo fwcmd->params.req.if_id = sc->if_id; 16772f345d8eSLuigi Rizzo } else 16782f345d8eSLuigi Rizzo version = OCE_MBX_VER_V0; 16792f345d8eSLuigi Rizzo 16802f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 16812f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 16822f345d8eSLuigi Rizzo NIC_CREATE_WQ, MBX_TIMEOUT_SEC, 16832f345d8eSLuigi Rizzo sizeof(struct mbx_create_nic_wq), 16842f345d8eSLuigi Rizzo version); 16852f345d8eSLuigi Rizzo 16862f345d8eSLuigi Rizzo num_pages = oce_page_list(wq->ring, &fwcmd->params.req.pages[0]); 16872f345d8eSLuigi Rizzo 16882f345d8eSLuigi Rizzo fwcmd->params.req.nic_wq_type = wq->cfg.wq_type; 16892f345d8eSLuigi Rizzo fwcmd->params.req.num_pages = num_pages; 16902f345d8eSLuigi Rizzo fwcmd->params.req.wq_size = OCE_LOG2(wq->cfg.q_len) + 1; 16912f345d8eSLuigi Rizzo fwcmd->params.req.cq_id = wq->cq->cq_id; 16922f345d8eSLuigi Rizzo fwcmd->params.req.ulp_num = 1; 16932f345d8eSLuigi Rizzo 16942f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 16952f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_nic_wq); 16962f345d8eSLuigi Rizzo 16972f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1698*cdaba892SXin LI if (!rc) 1699*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1700*cdaba892SXin LI if (rc) { 1701*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1702*cdaba892SXin LI __FUNCTION__, rc); 17032f345d8eSLuigi Rizzo goto error; 1704*cdaba892SXin LI } 17052f345d8eSLuigi Rizzo wq->wq_id = LE_16(fwcmd->params.rsp.wq_id); 17062f345d8eSLuigi Rizzo error: 17072f345d8eSLuigi Rizzo return rc; 17082f345d8eSLuigi Rizzo 17092f345d8eSLuigi Rizzo } 17102f345d8eSLuigi Rizzo 17112f345d8eSLuigi Rizzo 17122f345d8eSLuigi Rizzo 17132f345d8eSLuigi Rizzo int 17142f345d8eSLuigi Rizzo oce_mbox_create_eq(struct oce_eq *eq) 17152f345d8eSLuigi Rizzo { 17162f345d8eSLuigi Rizzo struct oce_mbx mbx; 17172f345d8eSLuigi Rizzo struct mbx_create_common_eq *fwcmd; 17182f345d8eSLuigi Rizzo POCE_SOFTC sc = eq->parent; 17192f345d8eSLuigi Rizzo int rc = 0; 17202f345d8eSLuigi Rizzo uint32_t num_pages; 17212f345d8eSLuigi Rizzo 17222f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 17232f345d8eSLuigi Rizzo 17242f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_common_eq *)&mbx.payload; 17252f345d8eSLuigi Rizzo 17262f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 17272f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 17282f345d8eSLuigi Rizzo OPCODE_COMMON_CREATE_EQ, MBX_TIMEOUT_SEC, 17292f345d8eSLuigi Rizzo sizeof(struct mbx_create_common_eq), 17302f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 17312f345d8eSLuigi Rizzo 17322f345d8eSLuigi Rizzo num_pages = oce_page_list(eq->ring, &fwcmd->params.req.pages[0]); 17332f345d8eSLuigi Rizzo fwcmd->params.req.ctx.num_pages = num_pages; 17342f345d8eSLuigi Rizzo fwcmd->params.req.ctx.valid = 1; 17352f345d8eSLuigi Rizzo fwcmd->params.req.ctx.size = (eq->eq_cfg.item_size == 4) ? 0 : 1; 17362f345d8eSLuigi Rizzo fwcmd->params.req.ctx.count = OCE_LOG2(eq->eq_cfg.q_len / 256); 17372f345d8eSLuigi Rizzo fwcmd->params.req.ctx.armed = 0; 17382f345d8eSLuigi Rizzo fwcmd->params.req.ctx.delay_mult = eq->eq_cfg.cur_eqd; 17392f345d8eSLuigi Rizzo 17402f345d8eSLuigi Rizzo 17412f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 17422f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_common_eq); 17432f345d8eSLuigi Rizzo 17442f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1745*cdaba892SXin LI if (!rc) 1746*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1747*cdaba892SXin LI if (rc) { 1748*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1749*cdaba892SXin LI __FUNCTION__, rc); 17502f345d8eSLuigi Rizzo goto error; 1751*cdaba892SXin LI } 17522f345d8eSLuigi Rizzo eq->eq_id = LE_16(fwcmd->params.rsp.eq_id); 17532f345d8eSLuigi Rizzo error: 17542f345d8eSLuigi Rizzo return rc; 17552f345d8eSLuigi Rizzo } 17562f345d8eSLuigi Rizzo 17572f345d8eSLuigi Rizzo 17582f345d8eSLuigi Rizzo 17592f345d8eSLuigi Rizzo int 17602f345d8eSLuigi Rizzo oce_mbox_cq_create(struct oce_cq *cq, uint32_t ncoalesce, uint32_t is_eventable) 17612f345d8eSLuigi Rizzo { 17622f345d8eSLuigi Rizzo struct oce_mbx mbx; 17632f345d8eSLuigi Rizzo struct mbx_create_common_cq *fwcmd; 17642f345d8eSLuigi Rizzo POCE_SOFTC sc = cq->parent; 17652f345d8eSLuigi Rizzo uint8_t version; 17662f345d8eSLuigi Rizzo oce_cq_ctx_t *ctx; 17672f345d8eSLuigi Rizzo uint32_t num_pages, page_size; 17682f345d8eSLuigi Rizzo int rc = 0; 17692f345d8eSLuigi Rizzo 17702f345d8eSLuigi Rizzo 17712f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 17722f345d8eSLuigi Rizzo 17732f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_common_cq *)&mbx.payload; 17742f345d8eSLuigi Rizzo 17752f345d8eSLuigi Rizzo if (IS_XE201(sc)) 17762f345d8eSLuigi Rizzo version = OCE_MBX_VER_V2; 17772f345d8eSLuigi Rizzo else 17782f345d8eSLuigi Rizzo version = OCE_MBX_VER_V0; 17792f345d8eSLuigi Rizzo 17802f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 17812f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 17822f345d8eSLuigi Rizzo OPCODE_COMMON_CREATE_CQ, 17832f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 17842f345d8eSLuigi Rizzo sizeof(struct mbx_create_common_cq), 17852f345d8eSLuigi Rizzo version); 17862f345d8eSLuigi Rizzo 17872f345d8eSLuigi Rizzo ctx = &fwcmd->params.req.cq_ctx; 17882f345d8eSLuigi Rizzo 17892f345d8eSLuigi Rizzo num_pages = oce_page_list(cq->ring, &fwcmd->params.req.pages[0]); 17902f345d8eSLuigi Rizzo page_size = 1; /* 1 for 4K */ 17912f345d8eSLuigi Rizzo 17922f345d8eSLuigi Rizzo if (version == OCE_MBX_VER_V2) { 17932f345d8eSLuigi Rizzo ctx->v2.num_pages = LE_16(num_pages); 17942f345d8eSLuigi Rizzo ctx->v2.page_size = page_size; 17952f345d8eSLuigi Rizzo ctx->v2.eventable = is_eventable; 17962f345d8eSLuigi Rizzo ctx->v2.valid = 1; 17972f345d8eSLuigi Rizzo ctx->v2.count = OCE_LOG2(cq->cq_cfg.q_len / 256); 17982f345d8eSLuigi Rizzo ctx->v2.nodelay = cq->cq_cfg.nodelay; 17992f345d8eSLuigi Rizzo ctx->v2.coalesce_wm = ncoalesce; 18002f345d8eSLuigi Rizzo ctx->v2.armed = 0; 18012f345d8eSLuigi Rizzo ctx->v2.eq_id = cq->eq->eq_id; 18022f345d8eSLuigi Rizzo if (ctx->v2.count == 3) { 18032f345d8eSLuigi Rizzo if (cq->cq_cfg.q_len > (4*1024)-1) 18042f345d8eSLuigi Rizzo ctx->v2.cqe_count = (4*1024)-1; 18052f345d8eSLuigi Rizzo else 18062f345d8eSLuigi Rizzo ctx->v2.cqe_count = cq->cq_cfg.q_len; 18072f345d8eSLuigi Rizzo } 18082f345d8eSLuigi Rizzo } else { 18092f345d8eSLuigi Rizzo ctx->v0.num_pages = LE_16(num_pages); 18102f345d8eSLuigi Rizzo ctx->v0.eventable = is_eventable; 18112f345d8eSLuigi Rizzo ctx->v0.valid = 1; 18122f345d8eSLuigi Rizzo ctx->v0.count = OCE_LOG2(cq->cq_cfg.q_len / 256); 18132f345d8eSLuigi Rizzo ctx->v0.nodelay = cq->cq_cfg.nodelay; 18142f345d8eSLuigi Rizzo ctx->v0.coalesce_wm = ncoalesce; 18152f345d8eSLuigi Rizzo ctx->v0.armed = 0; 18162f345d8eSLuigi Rizzo ctx->v0.eq_id = cq->eq->eq_id; 18172f345d8eSLuigi Rizzo } 18182f345d8eSLuigi Rizzo 18192f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 18202f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_common_cq); 18212f345d8eSLuigi Rizzo 18222f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1823*cdaba892SXin LI if (!rc) 1824*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1825*cdaba892SXin LI if (rc) { 1826*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1827*cdaba892SXin LI __FUNCTION__, rc); 18282f345d8eSLuigi Rizzo goto error; 1829*cdaba892SXin LI } 18302f345d8eSLuigi Rizzo cq->cq_id = LE_16(fwcmd->params.rsp.cq_id); 18312f345d8eSLuigi Rizzo error: 18322f345d8eSLuigi Rizzo return rc; 18332f345d8eSLuigi Rizzo 18342f345d8eSLuigi Rizzo } 1835*cdaba892SXin LI 1836*cdaba892SXin LI int 1837*cdaba892SXin LI oce_mbox_read_transrecv_data(POCE_SOFTC sc, uint32_t page_num) 1838*cdaba892SXin LI { 1839*cdaba892SXin LI int rc = 0; 1840*cdaba892SXin LI struct oce_mbx mbx; 1841*cdaba892SXin LI struct mbx_read_common_transrecv_data *fwcmd; 1842*cdaba892SXin LI struct oce_mq_sge *sgl; 1843*cdaba892SXin LI OCE_DMA_MEM dma; 1844*cdaba892SXin LI 1845*cdaba892SXin LI /* Allocate DMA mem*/ 1846*cdaba892SXin LI if (oce_dma_alloc(sc, sizeof(struct mbx_read_common_transrecv_data), 1847*cdaba892SXin LI &dma, 0)) 1848*cdaba892SXin LI return ENOMEM; 1849*cdaba892SXin LI 1850*cdaba892SXin LI fwcmd = OCE_DMAPTR(&dma, struct mbx_read_common_transrecv_data); 1851*cdaba892SXin LI bzero(fwcmd, sizeof(struct mbx_read_common_transrecv_data)); 1852*cdaba892SXin LI 1853*cdaba892SXin LI bzero(&mbx, sizeof(struct oce_mbx)); 1854*cdaba892SXin LI mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 1855*cdaba892SXin LI MBX_SUBSYSTEM_COMMON, 1856*cdaba892SXin LI OPCODE_COMMON_READ_TRANSRECEIVER_DATA, 1857*cdaba892SXin LI MBX_TIMEOUT_SEC, 1858*cdaba892SXin LI sizeof(struct mbx_read_common_transrecv_data), 1859*cdaba892SXin LI OCE_MBX_VER_V0); 1860*cdaba892SXin LI 1861*cdaba892SXin LI /* fill rest of mbx */ 1862*cdaba892SXin LI mbx.u0.s.embedded = 0; 1863*cdaba892SXin LI mbx.payload_length = sizeof(struct mbx_read_common_transrecv_data); 1864*cdaba892SXin LI mbx.u0.s.sge_count = 1; 1865*cdaba892SXin LI sgl = &mbx.payload.u0.u1.sgl[0]; 1866*cdaba892SXin LI sgl->pa_hi = htole32(upper_32_bits(dma.paddr)); 1867*cdaba892SXin LI sgl->pa_lo = htole32((dma.paddr) & 0xFFFFFFFF); 1868*cdaba892SXin LI sgl->length = htole32(mbx.payload_length); 1869*cdaba892SXin LI DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 1870*cdaba892SXin LI 1871*cdaba892SXin LI fwcmd->params.req.port = LE_32(sc->port_id); 1872*cdaba892SXin LI fwcmd->params.req.page_num = LE_32(page_num); 1873*cdaba892SXin LI 1874*cdaba892SXin LI /* command post */ 1875*cdaba892SXin LI rc = oce_mbox_post(sc, &mbx, NULL); 1876*cdaba892SXin LI if (!rc) 1877*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1878*cdaba892SXin LI if (rc) { 1879*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1880*cdaba892SXin LI __FUNCTION__, rc); 1881*cdaba892SXin LI goto error; 1882*cdaba892SXin LI } 1883*cdaba892SXin LI if(fwcmd->params.rsp.page_num == PAGE_NUM_A0) 1884*cdaba892SXin LI { 1885*cdaba892SXin LI bcopy((char *)fwcmd->params.rsp.page_data, 1886*cdaba892SXin LI (char *)&sfp_vpd_dump_buffer[0], 1887*cdaba892SXin LI TRANSCEIVER_A0_SIZE); 1888*cdaba892SXin LI } 1889*cdaba892SXin LI 1890*cdaba892SXin LI if(fwcmd->params.rsp.page_num == PAGE_NUM_A2) 1891*cdaba892SXin LI { 1892*cdaba892SXin LI bcopy((char *)fwcmd->params.rsp.page_data, 1893*cdaba892SXin LI (char *)&sfp_vpd_dump_buffer[32], 1894*cdaba892SXin LI TRANSCEIVER_A2_SIZE); 1895*cdaba892SXin LI } 1896*cdaba892SXin LI error: 1897*cdaba892SXin LI return rc; 1898*cdaba892SXin LI } 1899*cdaba892SXin LI 1900*cdaba892SXin LI void 1901*cdaba892SXin LI oce_mbox_eqd_modify_periodic(POCE_SOFTC sc, struct oce_set_eqd *set_eqd, 1902*cdaba892SXin LI int num) 1903*cdaba892SXin LI { 1904*cdaba892SXin LI struct oce_mbx mbx; 1905*cdaba892SXin LI struct mbx_modify_common_eq_delay *fwcmd; 1906*cdaba892SXin LI int rc = 0; 1907*cdaba892SXin LI int i = 0; 1908*cdaba892SXin LI 1909*cdaba892SXin LI bzero(&mbx, sizeof(struct oce_mbx)); 1910*cdaba892SXin LI 1911*cdaba892SXin LI /* Initialize MODIFY_EQ_DELAY ioctl header */ 1912*cdaba892SXin LI fwcmd = (struct mbx_modify_common_eq_delay *)&mbx.payload; 1913*cdaba892SXin LI mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 1914*cdaba892SXin LI MBX_SUBSYSTEM_COMMON, 1915*cdaba892SXin LI OPCODE_COMMON_MODIFY_EQ_DELAY, 1916*cdaba892SXin LI MBX_TIMEOUT_SEC, 1917*cdaba892SXin LI sizeof(struct mbx_modify_common_eq_delay), 1918*cdaba892SXin LI OCE_MBX_VER_V0); 1919*cdaba892SXin LI /* fill rest of mbx */ 1920*cdaba892SXin LI mbx.u0.s.embedded = 1; 1921*cdaba892SXin LI mbx.payload_length = sizeof(struct mbx_modify_common_eq_delay); 1922*cdaba892SXin LI DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 1923*cdaba892SXin LI 1924*cdaba892SXin LI fwcmd->params.req.num_eq = num; 1925*cdaba892SXin LI for (i = 0; i < num; i++) { 1926*cdaba892SXin LI fwcmd->params.req.delay[i].eq_id = 1927*cdaba892SXin LI htole32(set_eqd[i].eq_id); 1928*cdaba892SXin LI fwcmd->params.req.delay[i].phase = 0; 1929*cdaba892SXin LI fwcmd->params.req.delay[i].dm = 1930*cdaba892SXin LI htole32(set_eqd[i].delay_multiplier); 1931*cdaba892SXin LI } 1932*cdaba892SXin LI 1933*cdaba892SXin LI 1934*cdaba892SXin LI /* command post */ 1935*cdaba892SXin LI rc = oce_mbox_post(sc, &mbx, NULL); 1936*cdaba892SXin LI 1937*cdaba892SXin LI if (!rc) 1938*cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1939*cdaba892SXin LI if (rc) 1940*cdaba892SXin LI device_printf(sc->dev,"%s failed - cmd status: %d\n", 1941*cdaba892SXin LI __FUNCTION__, rc); 1942*cdaba892SXin LI } 1943*cdaba892SXin LI 1944*cdaba892SXin LI 1945