12f345d8eSLuigi Rizzo /*- 2291a1934SXin LI * Copyright (C) 2013 Emulex 32f345d8eSLuigi Rizzo * All rights reserved. 42f345d8eSLuigi Rizzo * 52f345d8eSLuigi Rizzo * Redistribution and use in source and binary forms, with or without 62f345d8eSLuigi Rizzo * modification, are permitted provided that the following conditions are met: 72f345d8eSLuigi Rizzo * 82f345d8eSLuigi Rizzo * 1. Redistributions of source code must retain the above copyright notice, 92f345d8eSLuigi Rizzo * this list of conditions and the following disclaimer. 102f345d8eSLuigi Rizzo * 112f345d8eSLuigi Rizzo * 2. Redistributions in binary form must reproduce the above copyright 122f345d8eSLuigi Rizzo * notice, this list of conditions and the following disclaimer in the 132f345d8eSLuigi Rizzo * documentation and/or other materials provided with the distribution. 142f345d8eSLuigi Rizzo * 152f345d8eSLuigi Rizzo * 3. Neither the name of the Emulex Corporation nor the names of its 162f345d8eSLuigi Rizzo * contributors may be used to endorse or promote products derived from 172f345d8eSLuigi Rizzo * this software without specific prior written permission. 182f345d8eSLuigi Rizzo * 192f345d8eSLuigi Rizzo * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 202f345d8eSLuigi Rizzo * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 212f345d8eSLuigi Rizzo * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 222f345d8eSLuigi Rizzo * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 232f345d8eSLuigi Rizzo * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 242f345d8eSLuigi Rizzo * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 252f345d8eSLuigi Rizzo * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 262f345d8eSLuigi Rizzo * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 272f345d8eSLuigi Rizzo * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 282f345d8eSLuigi Rizzo * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 292f345d8eSLuigi Rizzo * POSSIBILITY OF SUCH DAMAGE. 302f345d8eSLuigi Rizzo * 312f345d8eSLuigi Rizzo * Contact Information: 322f345d8eSLuigi Rizzo * freebsd-drivers@emulex.com 332f345d8eSLuigi Rizzo * 342f345d8eSLuigi Rizzo * Emulex 352f345d8eSLuigi Rizzo * 3333 Susan Street 362f345d8eSLuigi Rizzo * Costa Mesa, CA 92626 372f345d8eSLuigi Rizzo */ 382f345d8eSLuigi Rizzo 392f345d8eSLuigi Rizzo /* $FreeBSD$ */ 402f345d8eSLuigi Rizzo 41cdaba892SXin LI #include "oce_if.h" 42cdaba892SXin LI extern uint32_t sfp_vpd_dump_buffer[TRANSCEIVER_DATA_NUM_ELE]; 432f345d8eSLuigi Rizzo 442f345d8eSLuigi Rizzo /** 452f345d8eSLuigi Rizzo * @brief Reset (firmware) common function 462f345d8eSLuigi Rizzo * @param sc software handle to the device 472f345d8eSLuigi Rizzo * @returns 0 on success, ETIMEDOUT on failure 482f345d8eSLuigi Rizzo */ 492f345d8eSLuigi Rizzo int 502f345d8eSLuigi Rizzo oce_reset_fun(POCE_SOFTC sc) 512f345d8eSLuigi Rizzo { 522f345d8eSLuigi Rizzo struct oce_mbx *mbx; 532f345d8eSLuigi Rizzo struct oce_bmbx *mb; 542f345d8eSLuigi Rizzo struct ioctl_common_function_reset *fwcmd; 552f345d8eSLuigi Rizzo int rc = 0; 562f345d8eSLuigi Rizzo 572f345d8eSLuigi Rizzo if (sc->flags & OCE_FLAGS_FUNCRESET_RQD) { 582f345d8eSLuigi Rizzo mb = OCE_DMAPTR(&sc->bsmbx, struct oce_bmbx); 592f345d8eSLuigi Rizzo mbx = &mb->mbx; 602f345d8eSLuigi Rizzo bzero(mbx, sizeof(struct oce_mbx)); 612f345d8eSLuigi Rizzo 622f345d8eSLuigi Rizzo fwcmd = (struct ioctl_common_function_reset *)&mbx->payload; 632f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 642f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 652f345d8eSLuigi Rizzo OPCODE_COMMON_FUNCTION_RESET, 662f345d8eSLuigi Rizzo 10, /* MBX_TIMEOUT_SEC */ 672f345d8eSLuigi Rizzo sizeof(struct 682f345d8eSLuigi Rizzo ioctl_common_function_reset), 692f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 702f345d8eSLuigi Rizzo 712f345d8eSLuigi Rizzo mbx->u0.s.embedded = 1; 722f345d8eSLuigi Rizzo mbx->payload_length = 732f345d8eSLuigi Rizzo sizeof(struct ioctl_common_function_reset); 742f345d8eSLuigi Rizzo 752f345d8eSLuigi Rizzo rc = oce_mbox_dispatch(sc, 2); 762f345d8eSLuigi Rizzo } 772f345d8eSLuigi Rizzo 782f345d8eSLuigi Rizzo return rc; 792f345d8eSLuigi Rizzo } 802f345d8eSLuigi Rizzo 812f345d8eSLuigi Rizzo 822f345d8eSLuigi Rizzo /** 832f345d8eSLuigi Rizzo * @brief This funtions tells firmware we are 842f345d8eSLuigi Rizzo * done with commands. 852f345d8eSLuigi Rizzo * @param sc software handle to the device 862f345d8eSLuigi Rizzo * @returns 0 on success, ETIMEDOUT on failure 872f345d8eSLuigi Rizzo */ 882f345d8eSLuigi Rizzo int 892f345d8eSLuigi Rizzo oce_fw_clean(POCE_SOFTC sc) 902f345d8eSLuigi Rizzo { 912f345d8eSLuigi Rizzo struct oce_bmbx *mbx; 922f345d8eSLuigi Rizzo uint8_t *ptr; 932f345d8eSLuigi Rizzo int ret = 0; 942f345d8eSLuigi Rizzo 952f345d8eSLuigi Rizzo mbx = OCE_DMAPTR(&sc->bsmbx, struct oce_bmbx); 962f345d8eSLuigi Rizzo ptr = (uint8_t *) &mbx->mbx; 972f345d8eSLuigi Rizzo 982f345d8eSLuigi Rizzo /* Endian Signature */ 992f345d8eSLuigi Rizzo *ptr++ = 0xff; 1002f345d8eSLuigi Rizzo *ptr++ = 0xaa; 1012f345d8eSLuigi Rizzo *ptr++ = 0xbb; 1022f345d8eSLuigi Rizzo *ptr++ = 0xff; 1032f345d8eSLuigi Rizzo *ptr++ = 0xff; 1042f345d8eSLuigi Rizzo *ptr++ = 0xcc; 1052f345d8eSLuigi Rizzo *ptr++ = 0xdd; 1062f345d8eSLuigi Rizzo *ptr = 0xff; 1072f345d8eSLuigi Rizzo 1082f345d8eSLuigi Rizzo ret = oce_mbox_dispatch(sc, 2); 1092f345d8eSLuigi Rizzo 1102f345d8eSLuigi Rizzo return ret; 1112f345d8eSLuigi Rizzo } 1122f345d8eSLuigi Rizzo 1132f345d8eSLuigi Rizzo 1142f345d8eSLuigi Rizzo /** 1152f345d8eSLuigi Rizzo * @brief Mailbox wait 1162f345d8eSLuigi Rizzo * @param sc software handle to the device 1172f345d8eSLuigi Rizzo * @param tmo_sec timeout in seconds 1182f345d8eSLuigi Rizzo */ 1192f345d8eSLuigi Rizzo static int 1202f345d8eSLuigi Rizzo oce_mbox_wait(POCE_SOFTC sc, uint32_t tmo_sec) 1212f345d8eSLuigi Rizzo { 1222f345d8eSLuigi Rizzo tmo_sec *= 10000; 1232f345d8eSLuigi Rizzo pd_mpu_mbox_db_t mbox_db; 1242f345d8eSLuigi Rizzo 1252f345d8eSLuigi Rizzo for (;;) { 1262f345d8eSLuigi Rizzo if (tmo_sec != 0) { 1272f345d8eSLuigi Rizzo if (--tmo_sec == 0) 1282f345d8eSLuigi Rizzo break; 1292f345d8eSLuigi Rizzo } 1302f345d8eSLuigi Rizzo 1312f345d8eSLuigi Rizzo mbox_db.dw0 = OCE_READ_REG32(sc, db, PD_MPU_MBOX_DB); 1322f345d8eSLuigi Rizzo 1332f345d8eSLuigi Rizzo if (mbox_db.bits.ready) 1342f345d8eSLuigi Rizzo return 0; 1352f345d8eSLuigi Rizzo 1362f345d8eSLuigi Rizzo DELAY(100); 1372f345d8eSLuigi Rizzo } 1382f345d8eSLuigi Rizzo 1392f345d8eSLuigi Rizzo device_printf(sc->dev, "Mailbox timed out\n"); 1402f345d8eSLuigi Rizzo 1412f345d8eSLuigi Rizzo return ETIMEDOUT; 1422f345d8eSLuigi Rizzo } 1432f345d8eSLuigi Rizzo 1442f345d8eSLuigi Rizzo 1452f345d8eSLuigi Rizzo /** 1462f345d8eSLuigi Rizzo * @brief Mailbox dispatch 1472f345d8eSLuigi Rizzo * @param sc software handle to the device 1482f345d8eSLuigi Rizzo * @param tmo_sec timeout in seconds 1492f345d8eSLuigi Rizzo */ 1502f345d8eSLuigi Rizzo int 1512f345d8eSLuigi Rizzo oce_mbox_dispatch(POCE_SOFTC sc, uint32_t tmo_sec) 1522f345d8eSLuigi Rizzo { 1532f345d8eSLuigi Rizzo pd_mpu_mbox_db_t mbox_db; 1542f345d8eSLuigi Rizzo uint32_t pa; 1552f345d8eSLuigi Rizzo int rc; 1562f345d8eSLuigi Rizzo 1572f345d8eSLuigi Rizzo oce_dma_sync(&sc->bsmbx, BUS_DMASYNC_PREWRITE); 1582f345d8eSLuigi Rizzo pa = (uint32_t) ((uint64_t) sc->bsmbx.paddr >> 34); 1592f345d8eSLuigi Rizzo bzero(&mbox_db, sizeof(pd_mpu_mbox_db_t)); 1602f345d8eSLuigi Rizzo mbox_db.bits.ready = 0; 1612f345d8eSLuigi Rizzo mbox_db.bits.hi = 1; 1622f345d8eSLuigi Rizzo mbox_db.bits.address = pa; 1632f345d8eSLuigi Rizzo 1642f345d8eSLuigi Rizzo rc = oce_mbox_wait(sc, tmo_sec); 1652f345d8eSLuigi Rizzo if (rc == 0) { 1662f345d8eSLuigi Rizzo OCE_WRITE_REG32(sc, db, PD_MPU_MBOX_DB, mbox_db.dw0); 1672f345d8eSLuigi Rizzo 1682f345d8eSLuigi Rizzo pa = (uint32_t) ((uint64_t) sc->bsmbx.paddr >> 4) & 0x3fffffff; 1692f345d8eSLuigi Rizzo mbox_db.bits.ready = 0; 1702f345d8eSLuigi Rizzo mbox_db.bits.hi = 0; 1712f345d8eSLuigi Rizzo mbox_db.bits.address = pa; 1722f345d8eSLuigi Rizzo 1732f345d8eSLuigi Rizzo rc = oce_mbox_wait(sc, tmo_sec); 1742f345d8eSLuigi Rizzo 1752f345d8eSLuigi Rizzo if (rc == 0) { 1762f345d8eSLuigi Rizzo OCE_WRITE_REG32(sc, db, PD_MPU_MBOX_DB, mbox_db.dw0); 1772f345d8eSLuigi Rizzo 1782f345d8eSLuigi Rizzo rc = oce_mbox_wait(sc, tmo_sec); 1792f345d8eSLuigi Rizzo 1802f345d8eSLuigi Rizzo oce_dma_sync(&sc->bsmbx, BUS_DMASYNC_POSTWRITE); 1812f345d8eSLuigi Rizzo } 1822f345d8eSLuigi Rizzo } 1832f345d8eSLuigi Rizzo 1842f345d8eSLuigi Rizzo return rc; 1852f345d8eSLuigi Rizzo } 1862f345d8eSLuigi Rizzo 1872f345d8eSLuigi Rizzo 1882f345d8eSLuigi Rizzo 1892f345d8eSLuigi Rizzo /** 1902f345d8eSLuigi Rizzo * @brief Mailbox common request header initialization 1912f345d8eSLuigi Rizzo * @param hdr mailbox header 1922f345d8eSLuigi Rizzo * @param dom domain 1932f345d8eSLuigi Rizzo * @param port port 1942f345d8eSLuigi Rizzo * @param subsys subsystem 1952f345d8eSLuigi Rizzo * @param opcode opcode 1962f345d8eSLuigi Rizzo * @param timeout timeout 1972f345d8eSLuigi Rizzo * @param pyld_len payload length 1982f345d8eSLuigi Rizzo */ 1992f345d8eSLuigi Rizzo void 2002f345d8eSLuigi Rizzo mbx_common_req_hdr_init(struct mbx_hdr *hdr, 2012f345d8eSLuigi Rizzo uint8_t dom, uint8_t port, 2022f345d8eSLuigi Rizzo uint8_t subsys, uint8_t opcode, 2032f345d8eSLuigi Rizzo uint32_t timeout, uint32_t pyld_len, 2042f345d8eSLuigi Rizzo uint8_t version) 2052f345d8eSLuigi Rizzo { 2062f345d8eSLuigi Rizzo hdr->u0.req.opcode = opcode; 2072f345d8eSLuigi Rizzo hdr->u0.req.subsystem = subsys; 2082f345d8eSLuigi Rizzo hdr->u0.req.port_number = port; 2092f345d8eSLuigi Rizzo hdr->u0.req.domain = dom; 2102f345d8eSLuigi Rizzo 2112f345d8eSLuigi Rizzo hdr->u0.req.timeout = timeout; 2122f345d8eSLuigi Rizzo hdr->u0.req.request_length = pyld_len - sizeof(struct mbx_hdr); 2132f345d8eSLuigi Rizzo hdr->u0.req.version = version; 2142f345d8eSLuigi Rizzo } 2152f345d8eSLuigi Rizzo 2162f345d8eSLuigi Rizzo 2172f345d8eSLuigi Rizzo 2182f345d8eSLuigi Rizzo /** 2192f345d8eSLuigi Rizzo * @brief Function to initialize the hw with host endian information 2202f345d8eSLuigi Rizzo * @param sc software handle to the device 2212f345d8eSLuigi Rizzo * @returns 0 on success, ETIMEDOUT on failure 2222f345d8eSLuigi Rizzo */ 2232f345d8eSLuigi Rizzo int 2242f345d8eSLuigi Rizzo oce_mbox_init(POCE_SOFTC sc) 2252f345d8eSLuigi Rizzo { 2262f345d8eSLuigi Rizzo struct oce_bmbx *mbx; 2272f345d8eSLuigi Rizzo uint8_t *ptr; 2282f345d8eSLuigi Rizzo int ret = 0; 2292f345d8eSLuigi Rizzo 2302f345d8eSLuigi Rizzo if (sc->flags & OCE_FLAGS_MBOX_ENDIAN_RQD) { 2312f345d8eSLuigi Rizzo mbx = OCE_DMAPTR(&sc->bsmbx, struct oce_bmbx); 2322f345d8eSLuigi Rizzo ptr = (uint8_t *) &mbx->mbx; 2332f345d8eSLuigi Rizzo 2342f345d8eSLuigi Rizzo /* Endian Signature */ 2352f345d8eSLuigi Rizzo *ptr++ = 0xff; 2362f345d8eSLuigi Rizzo *ptr++ = 0x12; 2372f345d8eSLuigi Rizzo *ptr++ = 0x34; 2382f345d8eSLuigi Rizzo *ptr++ = 0xff; 2392f345d8eSLuigi Rizzo *ptr++ = 0xff; 2402f345d8eSLuigi Rizzo *ptr++ = 0x56; 2412f345d8eSLuigi Rizzo *ptr++ = 0x78; 2422f345d8eSLuigi Rizzo *ptr = 0xff; 2432f345d8eSLuigi Rizzo 2442f345d8eSLuigi Rizzo ret = oce_mbox_dispatch(sc, 0); 2452f345d8eSLuigi Rizzo } 2462f345d8eSLuigi Rizzo 2472f345d8eSLuigi Rizzo return ret; 2482f345d8eSLuigi Rizzo } 2492f345d8eSLuigi Rizzo 2502f345d8eSLuigi Rizzo 2512f345d8eSLuigi Rizzo /** 2522f345d8eSLuigi Rizzo * @brief Function to get the firmware version 2532f345d8eSLuigi Rizzo * @param sc software handle to the device 2542f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 2552f345d8eSLuigi Rizzo */ 2562f345d8eSLuigi Rizzo int 2572f345d8eSLuigi Rizzo oce_get_fw_version(POCE_SOFTC sc) 2582f345d8eSLuigi Rizzo { 2592f345d8eSLuigi Rizzo struct oce_mbx mbx; 2602f345d8eSLuigi Rizzo struct mbx_get_common_fw_version *fwcmd; 2612f345d8eSLuigi Rizzo int ret = 0; 2622f345d8eSLuigi Rizzo 2632f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 2642f345d8eSLuigi Rizzo 2652f345d8eSLuigi Rizzo fwcmd = (struct mbx_get_common_fw_version *)&mbx.payload; 2662f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 2672f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 2682f345d8eSLuigi Rizzo OPCODE_COMMON_GET_FW_VERSION, 2692f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 2702f345d8eSLuigi Rizzo sizeof(struct mbx_get_common_fw_version), 2712f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 2722f345d8eSLuigi Rizzo 2732f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 2742f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_common_fw_version); 2752f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 2762f345d8eSLuigi Rizzo 2772f345d8eSLuigi Rizzo ret = oce_mbox_post(sc, &mbx, NULL); 278cdaba892SXin LI if (!ret) 279cdaba892SXin LI ret = fwcmd->hdr.u0.rsp.status; 280cdaba892SXin LI if (ret) { 2815fbb6830SXin LI device_printf(sc->dev, 2825fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 2835fbb6830SXin LI __FUNCTION__, ret, 2845fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 285cdaba892SXin LI goto error; 286cdaba892SXin LI } 2872f345d8eSLuigi Rizzo 2882f345d8eSLuigi Rizzo bcopy(fwcmd->params.rsp.fw_ver_str, sc->fw_version, 32); 289cdaba892SXin LI error: 290cdaba892SXin LI return ret; 2912f345d8eSLuigi Rizzo } 2922f345d8eSLuigi Rizzo 2932f345d8eSLuigi Rizzo 2942f345d8eSLuigi Rizzo /** 2959bd3250aSLuigi Rizzo * @brief Firmware will send gracious notifications during 2969bd3250aSLuigi Rizzo * attach only after sending first mcc commnad. We 2979bd3250aSLuigi Rizzo * use MCC queue only for getting async and mailbox 2989bd3250aSLuigi Rizzo * for sending cmds. So to get gracious notifications 2999bd3250aSLuigi Rizzo * atleast send one dummy command on mcc. 3009bd3250aSLuigi Rizzo */ 3019bd3250aSLuigi Rizzo int 3029bd3250aSLuigi Rizzo oce_first_mcc_cmd(POCE_SOFTC sc) 3039bd3250aSLuigi Rizzo { 3049bd3250aSLuigi Rizzo struct oce_mbx *mbx; 3059bd3250aSLuigi Rizzo struct oce_mq *mq = sc->mq; 3069bd3250aSLuigi Rizzo struct mbx_get_common_fw_version *fwcmd; 3079bd3250aSLuigi Rizzo uint32_t reg_value; 3089bd3250aSLuigi Rizzo 3099bd3250aSLuigi Rizzo mbx = RING_GET_PRODUCER_ITEM_VA(mq->ring, struct oce_mbx); 3109bd3250aSLuigi Rizzo bzero(mbx, sizeof(struct oce_mbx)); 3119bd3250aSLuigi Rizzo 3129bd3250aSLuigi Rizzo fwcmd = (struct mbx_get_common_fw_version *)&mbx->payload; 3139bd3250aSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 3149bd3250aSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 3159bd3250aSLuigi Rizzo OPCODE_COMMON_GET_FW_VERSION, 3169bd3250aSLuigi Rizzo MBX_TIMEOUT_SEC, 3179bd3250aSLuigi Rizzo sizeof(struct mbx_get_common_fw_version), 3189bd3250aSLuigi Rizzo OCE_MBX_VER_V0); 3199bd3250aSLuigi Rizzo mbx->u0.s.embedded = 1; 3209bd3250aSLuigi Rizzo mbx->payload_length = sizeof(struct mbx_get_common_fw_version); 3219bd3250aSLuigi Rizzo bus_dmamap_sync(mq->ring->dma.tag, mq->ring->dma.map, 3229bd3250aSLuigi Rizzo BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3239bd3250aSLuigi Rizzo RING_PUT(mq->ring, 1); 3249bd3250aSLuigi Rizzo reg_value = (1 << 16) | mq->mq_id; 3259bd3250aSLuigi Rizzo OCE_WRITE_REG32(sc, db, PD_MQ_DB, reg_value); 3269bd3250aSLuigi Rizzo 3279bd3250aSLuigi Rizzo return 0; 3289bd3250aSLuigi Rizzo } 3299bd3250aSLuigi Rizzo 3309bd3250aSLuigi Rizzo /** 3312f345d8eSLuigi Rizzo * @brief Function to post a MBX to the mbox 3322f345d8eSLuigi Rizzo * @param sc software handle to the device 3332f345d8eSLuigi Rizzo * @param mbx pointer to the MBX to send 3342f345d8eSLuigi Rizzo * @param mbxctx pointer to the mbx context structure 3352f345d8eSLuigi Rizzo * @returns 0 on success, error on failure 3362f345d8eSLuigi Rizzo */ 3372f345d8eSLuigi Rizzo int 3382f345d8eSLuigi Rizzo oce_mbox_post(POCE_SOFTC sc, struct oce_mbx *mbx, struct oce_mbx_ctx *mbxctx) 3392f345d8eSLuigi Rizzo { 3402f345d8eSLuigi Rizzo struct oce_mbx *mb_mbx = NULL; 3412f345d8eSLuigi Rizzo struct oce_mq_cqe *mb_cqe = NULL; 3422f345d8eSLuigi Rizzo struct oce_bmbx *mb = NULL; 3432f345d8eSLuigi Rizzo int rc = 0; 3442f345d8eSLuigi Rizzo uint32_t tmo = 0; 3452f345d8eSLuigi Rizzo uint32_t cstatus = 0; 3462f345d8eSLuigi Rizzo uint32_t xstatus = 0; 3472f345d8eSLuigi Rizzo 3482f345d8eSLuigi Rizzo LOCK(&sc->bmbx_lock); 3492f345d8eSLuigi Rizzo 3502f345d8eSLuigi Rizzo mb = OCE_DMAPTR(&sc->bsmbx, struct oce_bmbx); 3512f345d8eSLuigi Rizzo mb_mbx = &mb->mbx; 3522f345d8eSLuigi Rizzo 3532f345d8eSLuigi Rizzo /* get the tmo */ 3542f345d8eSLuigi Rizzo tmo = mbx->tag[0]; 3552f345d8eSLuigi Rizzo mbx->tag[0] = 0; 3562f345d8eSLuigi Rizzo 3572f345d8eSLuigi Rizzo /* copy mbx into mbox */ 3582f345d8eSLuigi Rizzo bcopy(mbx, mb_mbx, sizeof(struct oce_mbx)); 3592f345d8eSLuigi Rizzo 3602f345d8eSLuigi Rizzo /* now dispatch */ 3612f345d8eSLuigi Rizzo rc = oce_mbox_dispatch(sc, tmo); 3622f345d8eSLuigi Rizzo if (rc == 0) { 3632f345d8eSLuigi Rizzo /* 3642f345d8eSLuigi Rizzo * the command completed successfully. Now get the 3652f345d8eSLuigi Rizzo * completion queue entry 3662f345d8eSLuigi Rizzo */ 3672f345d8eSLuigi Rizzo mb_cqe = &mb->cqe; 3682f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mb_cqe->u0.dw[0]), sizeof(struct oce_mq_cqe)); 3692f345d8eSLuigi Rizzo 3702f345d8eSLuigi Rizzo /* copy mbox mbx back */ 3712f345d8eSLuigi Rizzo bcopy(mb_mbx, mbx, sizeof(struct oce_mbx)); 3722f345d8eSLuigi Rizzo 3732f345d8eSLuigi Rizzo /* pick up the mailbox status */ 3742f345d8eSLuigi Rizzo cstatus = mb_cqe->u0.s.completion_status; 3752f345d8eSLuigi Rizzo xstatus = mb_cqe->u0.s.extended_status; 3762f345d8eSLuigi Rizzo 3772f345d8eSLuigi Rizzo /* 3782f345d8eSLuigi Rizzo * store the mbx context in the cqe tag section so that 3792f345d8eSLuigi Rizzo * the upper layer handling the cqe can associate the mbx 3802f345d8eSLuigi Rizzo * with the response 3812f345d8eSLuigi Rizzo */ 3822f345d8eSLuigi Rizzo if (cstatus == 0 && mbxctx) { 3832f345d8eSLuigi Rizzo /* save context */ 3842f345d8eSLuigi Rizzo mbxctx->mbx = mb_mbx; 3852f345d8eSLuigi Rizzo bcopy(&mbxctx, mb_cqe->u0.s.mq_tag, 3862f345d8eSLuigi Rizzo sizeof(struct oce_mbx_ctx *)); 3872f345d8eSLuigi Rizzo } 3882f345d8eSLuigi Rizzo } 3892f345d8eSLuigi Rizzo 3902f345d8eSLuigi Rizzo UNLOCK(&sc->bmbx_lock); 3912f345d8eSLuigi Rizzo 3922f345d8eSLuigi Rizzo return rc; 3932f345d8eSLuigi Rizzo } 3942f345d8eSLuigi Rizzo 3952f345d8eSLuigi Rizzo /** 3962f345d8eSLuigi Rizzo * @brief Function to read the mac address associated with an interface 3972f345d8eSLuigi Rizzo * @param sc software handle to the device 3982f345d8eSLuigi Rizzo * @param if_id interface id to read the address from 3992f345d8eSLuigi Rizzo * @param perm set to 1 if reading the factory mac address. 4002f345d8eSLuigi Rizzo * In this case if_id is ignored 4012f345d8eSLuigi Rizzo * @param type type of the mac address, whether network or storage 4022f345d8eSLuigi Rizzo * @param[out] mac [OUTPUT] pointer to a buffer containing the 4032f345d8eSLuigi Rizzo * mac address when the command succeeds. 4042f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 4052f345d8eSLuigi Rizzo */ 4062f345d8eSLuigi Rizzo int 4072f345d8eSLuigi Rizzo oce_read_mac_addr(POCE_SOFTC sc, uint32_t if_id, 4082f345d8eSLuigi Rizzo uint8_t perm, uint8_t type, struct mac_address_format *mac) 4092f345d8eSLuigi Rizzo { 4102f345d8eSLuigi Rizzo struct oce_mbx mbx; 4112f345d8eSLuigi Rizzo struct mbx_query_common_iface_mac *fwcmd; 4122f345d8eSLuigi Rizzo int ret = 0; 4132f345d8eSLuigi Rizzo 4142f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 4152f345d8eSLuigi Rizzo 4162f345d8eSLuigi Rizzo fwcmd = (struct mbx_query_common_iface_mac *)&mbx.payload; 4172f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 4182f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 4192f345d8eSLuigi Rizzo OPCODE_COMMON_QUERY_IFACE_MAC, 4202f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 4212f345d8eSLuigi Rizzo sizeof(struct mbx_query_common_iface_mac), 4222f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 4232f345d8eSLuigi Rizzo 4242f345d8eSLuigi Rizzo fwcmd->params.req.permanent = perm; 4252f345d8eSLuigi Rizzo if (!perm) 4262f345d8eSLuigi Rizzo fwcmd->params.req.if_id = (uint16_t) if_id; 4272f345d8eSLuigi Rizzo else 4282f345d8eSLuigi Rizzo fwcmd->params.req.if_id = 0; 4292f345d8eSLuigi Rizzo 4302f345d8eSLuigi Rizzo fwcmd->params.req.type = type; 4312f345d8eSLuigi Rizzo 4322f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 4332f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_query_common_iface_mac); 4342f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 4352f345d8eSLuigi Rizzo 4362f345d8eSLuigi Rizzo ret = oce_mbox_post(sc, &mbx, NULL); 437cdaba892SXin LI if (!ret) 438cdaba892SXin LI ret = fwcmd->hdr.u0.rsp.status; 439cdaba892SXin LI if (ret) { 4405fbb6830SXin LI device_printf(sc->dev, 4415fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 4425fbb6830SXin LI __FUNCTION__, ret, 4435fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 444cdaba892SXin LI goto error; 445cdaba892SXin LI } 4462f345d8eSLuigi Rizzo 4472f345d8eSLuigi Rizzo /* copy the mac addres in the output parameter */ 4482f345d8eSLuigi Rizzo mac->size_of_struct = fwcmd->params.rsp.mac.size_of_struct; 4492f345d8eSLuigi Rizzo bcopy(&fwcmd->params.rsp.mac.mac_addr[0], &mac->mac_addr[0], 4502f345d8eSLuigi Rizzo mac->size_of_struct); 451cdaba892SXin LI error: 452cdaba892SXin LI return ret; 4532f345d8eSLuigi Rizzo } 4542f345d8eSLuigi Rizzo 4552f345d8eSLuigi Rizzo /** 4562f345d8eSLuigi Rizzo * @brief Function to query the fw attributes from the hw 4572f345d8eSLuigi Rizzo * @param sc software handle to the device 4582f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 4592f345d8eSLuigi Rizzo */ 4602f345d8eSLuigi Rizzo int 4612f345d8eSLuigi Rizzo oce_get_fw_config(POCE_SOFTC sc) 4622f345d8eSLuigi Rizzo { 4632f345d8eSLuigi Rizzo struct oce_mbx mbx; 4642f345d8eSLuigi Rizzo struct mbx_common_query_fw_config *fwcmd; 4652f345d8eSLuigi Rizzo int ret = 0; 4662f345d8eSLuigi Rizzo 4672f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 4682f345d8eSLuigi Rizzo 4692f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_query_fw_config *)&mbx.payload; 4702f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 4712f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 4722f345d8eSLuigi Rizzo OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, 4732f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 4742f345d8eSLuigi Rizzo sizeof(struct mbx_common_query_fw_config), 4752f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 4762f345d8eSLuigi Rizzo 4772f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 4782f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_query_fw_config); 4792f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 4802f345d8eSLuigi Rizzo 4812f345d8eSLuigi Rizzo ret = oce_mbox_post(sc, &mbx, NULL); 482cdaba892SXin LI if (!ret) 483cdaba892SXin LI ret = fwcmd->hdr.u0.rsp.status; 484cdaba892SXin LI if (ret) { 4855fbb6830SXin LI device_printf(sc->dev, 4865fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 4875fbb6830SXin LI __FUNCTION__, ret, 4885fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 489cdaba892SXin LI goto error; 490cdaba892SXin LI } 4912f345d8eSLuigi Rizzo 4922f345d8eSLuigi Rizzo DW_SWAP(u32ptr(fwcmd), sizeof(struct mbx_common_query_fw_config)); 4932f345d8eSLuigi Rizzo 4945fbb6830SXin LI sc->config_number = HOST_32(fwcmd->params.rsp.config_number); 4955fbb6830SXin LI sc->asic_revision = HOST_32(fwcmd->params.rsp.asic_revision); 4965fbb6830SXin LI sc->port_id = HOST_32(fwcmd->params.rsp.port_id); 4975fbb6830SXin LI sc->function_mode = HOST_32(fwcmd->params.rsp.function_mode); 4985fbb6830SXin LI sc->function_caps = HOST_32(fwcmd->params.rsp.function_caps); 4992f345d8eSLuigi Rizzo 5002f345d8eSLuigi Rizzo if (fwcmd->params.rsp.ulp[0].ulp_mode & ULP_NIC_MODE) { 5015fbb6830SXin LI sc->max_tx_rings = HOST_32(fwcmd->params.rsp.ulp[0].nic_wq_tot); 5025fbb6830SXin LI sc->max_rx_rings = HOST_32(fwcmd->params.rsp.ulp[0].lro_rqid_tot); 5032f345d8eSLuigi Rizzo } else { 5045fbb6830SXin LI sc->max_tx_rings = HOST_32(fwcmd->params.rsp.ulp[1].nic_wq_tot); 5055fbb6830SXin LI sc->max_rx_rings = HOST_32(fwcmd->params.rsp.ulp[1].lro_rqid_tot); 5062f345d8eSLuigi Rizzo } 5072f345d8eSLuigi Rizzo 508cdaba892SXin LI error: 509cdaba892SXin LI return ret; 5102f345d8eSLuigi Rizzo 5112f345d8eSLuigi Rizzo } 5122f345d8eSLuigi Rizzo 5132f345d8eSLuigi Rizzo /** 5142f345d8eSLuigi Rizzo * 5152f345d8eSLuigi Rizzo * @brief function to create a device interface 5162f345d8eSLuigi Rizzo * @param sc software handle to the device 5172f345d8eSLuigi Rizzo * @param cap_flags capability flags 5182f345d8eSLuigi Rizzo * @param en_flags enable capability flags 5192f345d8eSLuigi Rizzo * @param vlan_tag optional vlan tag to associate with the if 5202f345d8eSLuigi Rizzo * @param mac_addr pointer to a buffer containing the mac address 5212f345d8eSLuigi Rizzo * @param[out] if_id [OUTPUT] pointer to an integer to hold the ID of the 5222f345d8eSLuigi Rizzo interface created 5232f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 5242f345d8eSLuigi Rizzo */ 5252f345d8eSLuigi Rizzo int 5262f345d8eSLuigi Rizzo oce_if_create(POCE_SOFTC sc, 5272f345d8eSLuigi Rizzo uint32_t cap_flags, 5282f345d8eSLuigi Rizzo uint32_t en_flags, 5292f345d8eSLuigi Rizzo uint16_t vlan_tag, 5302f345d8eSLuigi Rizzo uint8_t *mac_addr, 5312f345d8eSLuigi Rizzo uint32_t *if_id) 5322f345d8eSLuigi Rizzo { 5332f345d8eSLuigi Rizzo struct oce_mbx mbx; 5342f345d8eSLuigi Rizzo struct mbx_create_common_iface *fwcmd; 5352f345d8eSLuigi Rizzo int rc = 0; 5362f345d8eSLuigi Rizzo 5372f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 5382f345d8eSLuigi Rizzo 5392f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_common_iface *)&mbx.payload; 5402f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 5412f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 5422f345d8eSLuigi Rizzo OPCODE_COMMON_CREATE_IFACE, 5432f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 5442f345d8eSLuigi Rizzo sizeof(struct mbx_create_common_iface), 5452f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 5462f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&fwcmd->hdr), sizeof(struct mbx_hdr)); 5472f345d8eSLuigi Rizzo 5482f345d8eSLuigi Rizzo fwcmd->params.req.version = 0; 5492f345d8eSLuigi Rizzo fwcmd->params.req.cap_flags = LE_32(cap_flags); 5502f345d8eSLuigi Rizzo fwcmd->params.req.enable_flags = LE_32(en_flags); 5512f345d8eSLuigi Rizzo if (mac_addr != NULL) { 5522f345d8eSLuigi Rizzo bcopy(mac_addr, &fwcmd->params.req.mac_addr[0], 6); 5532f345d8eSLuigi Rizzo fwcmd->params.req.vlan_tag.u0.normal.vtag = LE_16(vlan_tag); 5542f345d8eSLuigi Rizzo fwcmd->params.req.mac_invalid = 0; 5552f345d8eSLuigi Rizzo } else { 5562f345d8eSLuigi Rizzo fwcmd->params.req.mac_invalid = 1; 5572f345d8eSLuigi Rizzo } 5582f345d8eSLuigi Rizzo 5592f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 5602f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_common_iface); 5612f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), OCE_BMBX_RHDR_SZ); 5622f345d8eSLuigi Rizzo 5632f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 564cdaba892SXin LI if (!rc) 565cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 566cdaba892SXin LI if (rc) { 5675fbb6830SXin LI device_printf(sc->dev, 5685fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 5695fbb6830SXin LI __FUNCTION__, rc, 5705fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 571cdaba892SXin LI goto error; 572cdaba892SXin LI } 5732f345d8eSLuigi Rizzo 5745fbb6830SXin LI *if_id = HOST_32(fwcmd->params.rsp.if_id); 5752f345d8eSLuigi Rizzo 5762f345d8eSLuigi Rizzo if (mac_addr != NULL) 5775fbb6830SXin LI sc->pmac_id = HOST_32(fwcmd->params.rsp.pmac_id); 578cdaba892SXin LI error: 579cdaba892SXin LI return rc; 5802f345d8eSLuigi Rizzo } 5812f345d8eSLuigi Rizzo 5822f345d8eSLuigi Rizzo /** 5832f345d8eSLuigi Rizzo * @brief Function to delete an interface 5842f345d8eSLuigi Rizzo * @param sc software handle to the device 5852f345d8eSLuigi Rizzo * @param if_id ID of the interface to delete 5862f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 5872f345d8eSLuigi Rizzo */ 5882f345d8eSLuigi Rizzo int 5892f345d8eSLuigi Rizzo oce_if_del(POCE_SOFTC sc, uint32_t if_id) 5902f345d8eSLuigi Rizzo { 5912f345d8eSLuigi Rizzo struct oce_mbx mbx; 5922f345d8eSLuigi Rizzo struct mbx_destroy_common_iface *fwcmd; 5932f345d8eSLuigi Rizzo int rc = 0; 5942f345d8eSLuigi Rizzo 5952f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 5962f345d8eSLuigi Rizzo 5972f345d8eSLuigi Rizzo fwcmd = (struct mbx_destroy_common_iface *)&mbx.payload; 5982f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 5992f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 6002f345d8eSLuigi Rizzo OPCODE_COMMON_DESTROY_IFACE, 6012f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 6022f345d8eSLuigi Rizzo sizeof(struct mbx_destroy_common_iface), 6032f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 6042f345d8eSLuigi Rizzo 6052f345d8eSLuigi Rizzo fwcmd->params.req.if_id = if_id; 6062f345d8eSLuigi Rizzo 6072f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 6082f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_destroy_common_iface); 6092f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 6102f345d8eSLuigi Rizzo 6112f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 612cdaba892SXin LI if (!rc) 613cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 614cdaba892SXin LI if (rc) 6155fbb6830SXin LI device_printf(sc->dev, 6165fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 6175fbb6830SXin LI __FUNCTION__, rc, 6185fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 6192f345d8eSLuigi Rizzo return rc; 6202f345d8eSLuigi Rizzo } 6212f345d8eSLuigi Rizzo 6222f345d8eSLuigi Rizzo /** 6232f345d8eSLuigi Rizzo * @brief Function to send the mbx command to configure vlan 6242f345d8eSLuigi Rizzo * @param sc software handle to the device 6252f345d8eSLuigi Rizzo * @param if_id interface identifier index 6262f345d8eSLuigi Rizzo * @param vtag_arr array of vlan tags 6272f345d8eSLuigi Rizzo * @param vtag_cnt number of elements in array 6282f345d8eSLuigi Rizzo * @param untagged boolean TRUE/FLASE 6292f345d8eSLuigi Rizzo * @param enable_promisc flag to enable/disable VLAN promiscuous mode 6302f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 6312f345d8eSLuigi Rizzo */ 6322f345d8eSLuigi Rizzo int 6332f345d8eSLuigi Rizzo oce_config_vlan(POCE_SOFTC sc, 6342f345d8eSLuigi Rizzo uint32_t if_id, 6352f345d8eSLuigi Rizzo struct normal_vlan *vtag_arr, 6362f345d8eSLuigi Rizzo uint8_t vtag_cnt, uint32_t untagged, uint32_t enable_promisc) 6372f345d8eSLuigi Rizzo { 6382f345d8eSLuigi Rizzo struct oce_mbx mbx; 6392f345d8eSLuigi Rizzo struct mbx_common_config_vlan *fwcmd; 6405fbb6830SXin LI int rc = 0; 6415fbb6830SXin LI 6425fbb6830SXin LI if (sc->vlans_added > sc->max_vlans) 6435fbb6830SXin LI goto vlan_promisc; 6442f345d8eSLuigi Rizzo 6452f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 6462f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_config_vlan *)&mbx.payload; 6472f345d8eSLuigi Rizzo 6482f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 6492f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 6502f345d8eSLuigi Rizzo OPCODE_COMMON_CONFIG_IFACE_VLAN, 6512f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 6522f345d8eSLuigi Rizzo sizeof(struct mbx_common_config_vlan), 6532f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 6542f345d8eSLuigi Rizzo 6552f345d8eSLuigi Rizzo fwcmd->params.req.if_id = (uint8_t) if_id; 6562f345d8eSLuigi Rizzo fwcmd->params.req.promisc = (uint8_t) enable_promisc; 6572f345d8eSLuigi Rizzo fwcmd->params.req.untagged = (uint8_t) untagged; 6582f345d8eSLuigi Rizzo fwcmd->params.req.num_vlans = vtag_cnt; 6592f345d8eSLuigi Rizzo 6602f345d8eSLuigi Rizzo if (!enable_promisc) { 6612f345d8eSLuigi Rizzo bcopy(vtag_arr, fwcmd->params.req.tags.normal_vlans, 6622f345d8eSLuigi Rizzo vtag_cnt * sizeof(struct normal_vlan)); 6632f345d8eSLuigi Rizzo } 6642f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 6652f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_config_vlan); 6662f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), (OCE_BMBX_RHDR_SZ + mbx.payload_length)); 6672f345d8eSLuigi Rizzo 6682f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 669cdaba892SXin LI if (!rc) 670cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 671cdaba892SXin LI if (rc) 6725fbb6830SXin LI device_printf(sc->dev, 6735fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 6745fbb6830SXin LI __FUNCTION__, rc, 6755fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 6765fbb6830SXin LI 6775fbb6830SXin LI goto done; 6785fbb6830SXin LI 6795fbb6830SXin LI vlan_promisc: 6805fbb6830SXin LI /* Enable Vlan Promis */ 6815fbb6830SXin LI oce_rxf_set_promiscuous(sc, (1 << 1)); 6825fbb6830SXin LI device_printf(sc->dev,"Enabling Vlan Promisc Mode\n"); 6835fbb6830SXin LI done: 6845fbb6830SXin LI return rc; 6852f345d8eSLuigi Rizzo 6862f345d8eSLuigi Rizzo } 6872f345d8eSLuigi Rizzo 6882f345d8eSLuigi Rizzo /** 6892f345d8eSLuigi Rizzo * @brief Function to set flow control capability in the hardware 6902f345d8eSLuigi Rizzo * @param sc software handle to the device 6912f345d8eSLuigi Rizzo * @param flow_control flow control flags to set 6922f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 6932f345d8eSLuigi Rizzo */ 6942f345d8eSLuigi Rizzo int 6952f345d8eSLuigi Rizzo oce_set_flow_control(POCE_SOFTC sc, uint32_t flow_control) 6962f345d8eSLuigi Rizzo { 6972f345d8eSLuigi Rizzo struct oce_mbx mbx; 6982f345d8eSLuigi Rizzo struct mbx_common_get_set_flow_control *fwcmd = 6992f345d8eSLuigi Rizzo (struct mbx_common_get_set_flow_control *)&mbx.payload; 7002f345d8eSLuigi Rizzo int rc; 7012f345d8eSLuigi Rizzo 7022f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 7032f345d8eSLuigi Rizzo 7042f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 7052f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 7062f345d8eSLuigi Rizzo OPCODE_COMMON_SET_FLOW_CONTROL, 7072f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 7082f345d8eSLuigi Rizzo sizeof(struct mbx_common_get_set_flow_control), 7092f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 7102f345d8eSLuigi Rizzo 7112f345d8eSLuigi Rizzo if (flow_control & OCE_FC_TX) 7122f345d8eSLuigi Rizzo fwcmd->tx_flow_control = 1; 7132f345d8eSLuigi Rizzo 7142f345d8eSLuigi Rizzo if (flow_control & OCE_FC_RX) 7152f345d8eSLuigi Rizzo fwcmd->rx_flow_control = 1; 7162f345d8eSLuigi Rizzo 7172f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 7182f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_get_set_flow_control); 7192f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 7202f345d8eSLuigi Rizzo 7212f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 722cdaba892SXin LI if (!rc) 723cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 724cdaba892SXin LI if (rc) 7255fbb6830SXin LI device_printf(sc->dev, 7265fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 7275fbb6830SXin LI __FUNCTION__, rc, 7285fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 7292f345d8eSLuigi Rizzo return rc; 7302f345d8eSLuigi Rizzo } 7312f345d8eSLuigi Rizzo 7322f345d8eSLuigi Rizzo /** 7332f345d8eSLuigi Rizzo * @brief Initialize the RSS CPU indirection table 7342f345d8eSLuigi Rizzo * 7352f345d8eSLuigi Rizzo * The table is used to choose the queue to place the incomming packets. 7362f345d8eSLuigi Rizzo * Incomming packets are hashed. The lowest bits in the hash result 7372f345d8eSLuigi Rizzo * are used as the index into the CPU indirection table. 7382f345d8eSLuigi Rizzo * Each entry in the table contains the RSS CPU-ID returned by the NIC 7392f345d8eSLuigi Rizzo * create. Based on the CPU ID, the receive completion is routed to 7402f345d8eSLuigi Rizzo * the corresponding RSS CQs. (Non-RSS packets are always completed 7412f345d8eSLuigi Rizzo * on the default (0) CQ). 7422f345d8eSLuigi Rizzo * 7432f345d8eSLuigi Rizzo * @param sc software handle to the device 7442f345d8eSLuigi Rizzo * @param *fwcmd pointer to the rss mbox command 7452f345d8eSLuigi Rizzo * @returns none 7462f345d8eSLuigi Rizzo */ 7472f345d8eSLuigi Rizzo static int 7482f345d8eSLuigi Rizzo oce_rss_itbl_init(POCE_SOFTC sc, struct mbx_config_nic_rss *fwcmd) 7492f345d8eSLuigi Rizzo { 7502f345d8eSLuigi Rizzo int i = 0, j = 0, rc = 0; 7512f345d8eSLuigi Rizzo uint8_t *tbl = fwcmd->params.req.cputable; 752291a1934SXin LI struct oce_rq *rq = NULL; 7532f345d8eSLuigi Rizzo 7542f345d8eSLuigi Rizzo 755291a1934SXin LI for (j = 0; j < INDIRECTION_TABLE_ENTRIES ; j += (sc->nrqs - 1)) { 756291a1934SXin LI for_all_rss_queues(sc, rq, i) { 757291a1934SXin LI if ((j + i) >= INDIRECTION_TABLE_ENTRIES) 758291a1934SXin LI break; 759291a1934SXin LI tbl[j + i] = rq->rss_cpuid; 7602f345d8eSLuigi Rizzo } 7612f345d8eSLuigi Rizzo } 7622f345d8eSLuigi Rizzo if (i == 0) { 7632f345d8eSLuigi Rizzo device_printf(sc->dev, "error: Invalid number of RSS RQ's\n"); 7642f345d8eSLuigi Rizzo rc = ENXIO; 7652f345d8eSLuigi Rizzo 7662f345d8eSLuigi Rizzo } 7672f345d8eSLuigi Rizzo 7682f345d8eSLuigi Rizzo /* fill log2 value indicating the size of the CPU table */ 7692f345d8eSLuigi Rizzo if (rc == 0) 7702f345d8eSLuigi Rizzo fwcmd->params.req.cpu_tbl_sz_log2 = LE_16(OCE_LOG2(i)); 7712f345d8eSLuigi Rizzo 7722f345d8eSLuigi Rizzo return rc; 7732f345d8eSLuigi Rizzo } 7742f345d8eSLuigi Rizzo 7752f345d8eSLuigi Rizzo /** 7762f345d8eSLuigi Rizzo * @brief Function to set flow control capability in the hardware 7772f345d8eSLuigi Rizzo * @param sc software handle to the device 7782f345d8eSLuigi Rizzo * @param if_id interface id to read the address from 7792f345d8eSLuigi Rizzo * @param enable_rss 0=disable, RSS_ENABLE_xxx flags otherwise 7802f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 7812f345d8eSLuigi Rizzo */ 7822f345d8eSLuigi Rizzo int 7832f345d8eSLuigi Rizzo oce_config_nic_rss(POCE_SOFTC sc, uint32_t if_id, uint16_t enable_rss) 7842f345d8eSLuigi Rizzo { 7852f345d8eSLuigi Rizzo int rc; 7862f345d8eSLuigi Rizzo struct oce_mbx mbx; 7872f345d8eSLuigi Rizzo struct mbx_config_nic_rss *fwcmd = 7882f345d8eSLuigi Rizzo (struct mbx_config_nic_rss *)&mbx.payload; 789cdaba892SXin LI int version; 7902f345d8eSLuigi Rizzo 7912f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 7922f345d8eSLuigi Rizzo 793291a1934SXin LI if (IS_XE201(sc) || IS_SH(sc)) { 794cdaba892SXin LI version = OCE_MBX_VER_V1; 795cdaba892SXin LI fwcmd->params.req.enable_rss = RSS_ENABLE_UDP_IPV4 | 796cdaba892SXin LI RSS_ENABLE_UDP_IPV6; 797cdaba892SXin LI } else 798cdaba892SXin LI version = OCE_MBX_VER_V0; 799cdaba892SXin LI 8002f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 8012f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 8022f345d8eSLuigi Rizzo NIC_CONFIG_RSS, 8032f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 8042f345d8eSLuigi Rizzo sizeof(struct mbx_config_nic_rss), 805cdaba892SXin LI version); 8062f345d8eSLuigi Rizzo if (enable_rss) 807cdaba892SXin LI fwcmd->params.req.enable_rss |= (RSS_ENABLE_IPV4 | 8082f345d8eSLuigi Rizzo RSS_ENABLE_TCP_IPV4 | 8092f345d8eSLuigi Rizzo RSS_ENABLE_IPV6 | 8102f345d8eSLuigi Rizzo RSS_ENABLE_TCP_IPV6); 8112f345d8eSLuigi Rizzo fwcmd->params.req.flush = OCE_FLUSH; 8122f345d8eSLuigi Rizzo fwcmd->params.req.if_id = LE_32(if_id); 8132f345d8eSLuigi Rizzo 8142f345d8eSLuigi Rizzo read_random(fwcmd->params.req.hash, sizeof(fwcmd->params.req.hash)); 8152f345d8eSLuigi Rizzo 8162f345d8eSLuigi Rizzo rc = oce_rss_itbl_init(sc, fwcmd); 8172f345d8eSLuigi Rizzo if (rc == 0) { 8182f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 8192f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_config_nic_rss); 8202f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 8212f345d8eSLuigi Rizzo 8222f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 823cdaba892SXin LI if (!rc) 824cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 825cdaba892SXin LI if (rc) 8265fbb6830SXin LI device_printf(sc->dev, 8275fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 8285fbb6830SXin LI __FUNCTION__, rc, 8295fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 8302f345d8eSLuigi Rizzo } 8312f345d8eSLuigi Rizzo return rc; 8322f345d8eSLuigi Rizzo } 8332f345d8eSLuigi Rizzo 8342f345d8eSLuigi Rizzo /** 8352f345d8eSLuigi Rizzo * @brief RXF function to enable/disable device promiscuous mode 8362f345d8eSLuigi Rizzo * @param sc software handle to the device 8372f345d8eSLuigi Rizzo * @param enable enable/disable flag 8382f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 8392f345d8eSLuigi Rizzo * @note 8402f345d8eSLuigi Rizzo * The NIC_CONFIG_PROMISCUOUS command deprecated for Lancer. 8412f345d8eSLuigi Rizzo * This function uses the COMMON_SET_IFACE_RX_FILTER command instead. 8422f345d8eSLuigi Rizzo */ 8432f345d8eSLuigi Rizzo int 8445fbb6830SXin LI oce_rxf_set_promiscuous(POCE_SOFTC sc, uint8_t enable) 8452f345d8eSLuigi Rizzo { 8462f345d8eSLuigi Rizzo struct mbx_set_common_iface_rx_filter *fwcmd; 8472f345d8eSLuigi Rizzo int sz = sizeof(struct mbx_set_common_iface_rx_filter); 8482f345d8eSLuigi Rizzo iface_rx_filter_ctx_t *req; 8492f345d8eSLuigi Rizzo OCE_DMA_MEM sgl; 8502f345d8eSLuigi Rizzo int rc; 8512f345d8eSLuigi Rizzo 8522f345d8eSLuigi Rizzo /* allocate mbx payload's dma scatter/gather memory */ 8532f345d8eSLuigi Rizzo rc = oce_dma_alloc(sc, sz, &sgl, 0); 8542f345d8eSLuigi Rizzo if (rc) 8552f345d8eSLuigi Rizzo return rc; 8562f345d8eSLuigi Rizzo 8572f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(&sgl, struct mbx_set_common_iface_rx_filter); 8582f345d8eSLuigi Rizzo 8592f345d8eSLuigi Rizzo req = &fwcmd->params.req; 8602f345d8eSLuigi Rizzo req->iface_flags_mask = MBX_RX_IFACE_FLAGS_PROMISCUOUS | 8612f345d8eSLuigi Rizzo MBX_RX_IFACE_FLAGS_VLAN_PROMISCUOUS; 8625fbb6830SXin LI /* Bit 0 Mac promisc, Bit 1 Vlan promisc */ 8635fbb6830SXin LI if (enable & 0x01) 8645fbb6830SXin LI req->iface_flags = MBX_RX_IFACE_FLAGS_PROMISCUOUS; 8655fbb6830SXin LI 8665fbb6830SXin LI if (enable & 0x02) 8675fbb6830SXin LI req->iface_flags = MBX_RX_IFACE_FLAGS_VLAN_PROMISCUOUS; 8685fbb6830SXin LI 8692f345d8eSLuigi Rizzo req->if_id = sc->if_id; 8702f345d8eSLuigi Rizzo 8712f345d8eSLuigi Rizzo rc = oce_set_common_iface_rx_filter(sc, &sgl); 8722f345d8eSLuigi Rizzo oce_dma_free(sc, &sgl); 8732f345d8eSLuigi Rizzo 8742f345d8eSLuigi Rizzo return rc; 8752f345d8eSLuigi Rizzo } 8762f345d8eSLuigi Rizzo 8772f345d8eSLuigi Rizzo 8782f345d8eSLuigi Rizzo /** 8792f345d8eSLuigi Rizzo * @brief Function modify and select rx filter options 8802f345d8eSLuigi Rizzo * @param sc software handle to the device 8812f345d8eSLuigi Rizzo * @param sgl scatter/gather request/response 8822f345d8eSLuigi Rizzo * @returns 0 on success, error code on failure 8832f345d8eSLuigi Rizzo */ 8842f345d8eSLuigi Rizzo int 8852f345d8eSLuigi Rizzo oce_set_common_iface_rx_filter(POCE_SOFTC sc, POCE_DMA_MEM sgl) 8862f345d8eSLuigi Rizzo { 8872f345d8eSLuigi Rizzo struct oce_mbx mbx; 8882f345d8eSLuigi Rizzo int mbx_sz = sizeof(struct mbx_set_common_iface_rx_filter); 8892f345d8eSLuigi Rizzo struct mbx_set_common_iface_rx_filter *fwcmd; 8902f345d8eSLuigi Rizzo int rc; 8912f345d8eSLuigi Rizzo 8922f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 8932f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(sgl, struct mbx_set_common_iface_rx_filter); 8942f345d8eSLuigi Rizzo 8952f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 8962f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 8972f345d8eSLuigi Rizzo OPCODE_COMMON_SET_IFACE_RX_FILTER, 8982f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 8992f345d8eSLuigi Rizzo mbx_sz, 9002f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 9012f345d8eSLuigi Rizzo 9022f345d8eSLuigi Rizzo oce_dma_sync(sgl, BUS_DMASYNC_PREWRITE); 9032f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; 9042f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 9052f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(sgl->paddr); 9062f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(sgl->paddr); 9072f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = mbx_sz; 9082f345d8eSLuigi Rizzo mbx.payload_length = mbx_sz; 9092f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 9102f345d8eSLuigi Rizzo 9112f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 912cdaba892SXin LI if (!rc) 913cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 914cdaba892SXin LI if (rc) 9155fbb6830SXin LI device_printf(sc->dev, 9165fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 9175fbb6830SXin LI __FUNCTION__, rc, 9185fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 9195fbb6830SXin LI return rc; 9202f345d8eSLuigi Rizzo } 9212f345d8eSLuigi Rizzo 9222f345d8eSLuigi Rizzo /** 9232f345d8eSLuigi Rizzo * @brief Function to query the link status from the hardware 9242f345d8eSLuigi Rizzo * @param sc software handle to the device 9252f345d8eSLuigi Rizzo * @param[out] link pointer to the structure returning link attributes 9262f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 9272f345d8eSLuigi Rizzo */ 9282f345d8eSLuigi Rizzo int 9292f345d8eSLuigi Rizzo oce_get_link_status(POCE_SOFTC sc, struct link_status *link) 9302f345d8eSLuigi Rizzo { 9312f345d8eSLuigi Rizzo struct oce_mbx mbx; 9322f345d8eSLuigi Rizzo struct mbx_query_common_link_config *fwcmd; 933cdaba892SXin LI int rc = 0, version; 9342f345d8eSLuigi Rizzo 9352f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 9362f345d8eSLuigi Rizzo 937b41206d8SXin LI IS_BE2(sc) ? (version = OCE_MBX_VER_V0) : (version = OCE_MBX_VER_V1); 938cdaba892SXin LI 9392f345d8eSLuigi Rizzo fwcmd = (struct mbx_query_common_link_config *)&mbx.payload; 9402f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 9412f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 9422f345d8eSLuigi Rizzo OPCODE_COMMON_QUERY_LINK_CONFIG, 9432f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 9442f345d8eSLuigi Rizzo sizeof(struct mbx_query_common_link_config), 945cdaba892SXin LI version); 9462f345d8eSLuigi Rizzo 9472f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 9482f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_query_common_link_config); 9492f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 9502f345d8eSLuigi Rizzo 9512f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 9522f345d8eSLuigi Rizzo 953cdaba892SXin LI if (!rc) 954cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 9552f345d8eSLuigi Rizzo if (rc) { 9565fbb6830SXin LI device_printf(sc->dev, 9575fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 9585fbb6830SXin LI __FUNCTION__, rc, 9595fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 960cdaba892SXin LI goto error; 961cdaba892SXin LI } 9622f345d8eSLuigi Rizzo /* interpret response */ 963a4f734b4SXin LI link->qos_link_speed = HOST_16(fwcmd->params.rsp.qos_link_speed); 964a4f734b4SXin LI link->phys_port_speed = fwcmd->params.rsp.physical_port_speed; 965a4f734b4SXin LI link->logical_link_status = fwcmd->params.rsp.logical_link_status; 966cdaba892SXin LI error: 9672f345d8eSLuigi Rizzo return rc; 9682f345d8eSLuigi Rizzo } 9692f345d8eSLuigi Rizzo 9702f345d8eSLuigi Rizzo 9712f345d8eSLuigi Rizzo 9722f345d8eSLuigi Rizzo int 9732f345d8eSLuigi Rizzo oce_mbox_get_nic_stats_v0(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem) 9742f345d8eSLuigi Rizzo { 9752f345d8eSLuigi Rizzo struct oce_mbx mbx; 9762f345d8eSLuigi Rizzo struct mbx_get_nic_stats_v0 *fwcmd; 9772f345d8eSLuigi Rizzo int rc = 0; 9782f345d8eSLuigi Rizzo 9792f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 9802f345d8eSLuigi Rizzo 9812f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pstats_dma_mem, struct mbx_get_nic_stats_v0); 9822f345d8eSLuigi Rizzo bzero(fwcmd, sizeof(struct mbx_get_nic_stats_v0)); 9832f345d8eSLuigi Rizzo 9842f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 9852f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 9862f345d8eSLuigi Rizzo NIC_GET_STATS, 9872f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 9882f345d8eSLuigi Rizzo sizeof(struct mbx_get_nic_stats_v0), 9892f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 9902f345d8eSLuigi Rizzo 9912f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; 9922f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 9932f345d8eSLuigi Rizzo 9942f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_PREWRITE); 9952f345d8eSLuigi Rizzo 9962f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(pstats_dma_mem->paddr); 9972f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(pstats_dma_mem->paddr); 9982f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = sizeof(struct mbx_get_nic_stats_v0); 9992f345d8eSLuigi Rizzo 10002f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_nic_stats_v0); 10012f345d8eSLuigi Rizzo 10022f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 10032f345d8eSLuigi Rizzo 10042f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 10052f345d8eSLuigi Rizzo 10062f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_POSTWRITE); 10072f345d8eSLuigi Rizzo 1008cdaba892SXin LI if (!rc) 1009cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1010cdaba892SXin LI if (rc) 10115fbb6830SXin LI device_printf(sc->dev, 10125fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 10135fbb6830SXin LI __FUNCTION__, rc, 10145fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 10152f345d8eSLuigi Rizzo return rc; 10162f345d8eSLuigi Rizzo } 10172f345d8eSLuigi Rizzo 10182f345d8eSLuigi Rizzo 10192f345d8eSLuigi Rizzo 10202f345d8eSLuigi Rizzo /** 10212f345d8eSLuigi Rizzo * @brief Function to get NIC statistics 10222f345d8eSLuigi Rizzo * @param sc software handle to the device 10232f345d8eSLuigi Rizzo * @param *stats pointer to where to store statistics 10242f345d8eSLuigi Rizzo * @param reset_stats resets statistics of set 10252f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 10262f345d8eSLuigi Rizzo * @note command depricated in Lancer 10272f345d8eSLuigi Rizzo */ 10282f345d8eSLuigi Rizzo int 10292f345d8eSLuigi Rizzo oce_mbox_get_nic_stats(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem) 10302f345d8eSLuigi Rizzo { 10312f345d8eSLuigi Rizzo struct oce_mbx mbx; 10322f345d8eSLuigi Rizzo struct mbx_get_nic_stats *fwcmd; 10332f345d8eSLuigi Rizzo int rc = 0; 10342f345d8eSLuigi Rizzo 10352f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 10362f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pstats_dma_mem, struct mbx_get_nic_stats); 10372f345d8eSLuigi Rizzo bzero(fwcmd, sizeof(struct mbx_get_nic_stats)); 10382f345d8eSLuigi Rizzo 10392f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 10402f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 10412f345d8eSLuigi Rizzo NIC_GET_STATS, 10422f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 10432f345d8eSLuigi Rizzo sizeof(struct mbx_get_nic_stats), 10442f345d8eSLuigi Rizzo OCE_MBX_VER_V1); 10452f345d8eSLuigi Rizzo 10462f345d8eSLuigi Rizzo 10472f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /* stats too large for embedded mbx rsp */ 10482f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; /* using scatter gather instead */ 10492f345d8eSLuigi Rizzo 10502f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_PREWRITE); 10512f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(pstats_dma_mem->paddr); 10522f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(pstats_dma_mem->paddr); 10532f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = sizeof(struct mbx_get_nic_stats); 10542f345d8eSLuigi Rizzo 10552f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_nic_stats); 10562f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 10572f345d8eSLuigi Rizzo 10582f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 10592f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_POSTWRITE); 1060cdaba892SXin LI if (!rc) 1061cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1062cdaba892SXin LI if (rc) 10635fbb6830SXin LI device_printf(sc->dev, 10645fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 10655fbb6830SXin LI __FUNCTION__, rc, 10665fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 10672f345d8eSLuigi Rizzo return rc; 10682f345d8eSLuigi Rizzo } 10692f345d8eSLuigi Rizzo 10702f345d8eSLuigi Rizzo 10712f345d8eSLuigi Rizzo /** 10722f345d8eSLuigi Rizzo * @brief Function to get pport (physical port) statistics 10732f345d8eSLuigi Rizzo * @param sc software handle to the device 10742f345d8eSLuigi Rizzo * @param *stats pointer to where to store statistics 10752f345d8eSLuigi Rizzo * @param reset_stats resets statistics of set 10762f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 10772f345d8eSLuigi Rizzo */ 10782f345d8eSLuigi Rizzo int 10792f345d8eSLuigi Rizzo oce_mbox_get_pport_stats(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem, 10802f345d8eSLuigi Rizzo uint32_t reset_stats) 10812f345d8eSLuigi Rizzo { 10822f345d8eSLuigi Rizzo struct oce_mbx mbx; 10832f345d8eSLuigi Rizzo struct mbx_get_pport_stats *fwcmd; 10842f345d8eSLuigi Rizzo int rc = 0; 10852f345d8eSLuigi Rizzo 10862f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 10872f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pstats_dma_mem, struct mbx_get_pport_stats); 10882f345d8eSLuigi Rizzo bzero(fwcmd, sizeof(struct mbx_get_pport_stats)); 10892f345d8eSLuigi Rizzo 10902f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 10912f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 10922f345d8eSLuigi Rizzo NIC_GET_PPORT_STATS, 10932f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 10942f345d8eSLuigi Rizzo sizeof(struct mbx_get_pport_stats), 10952f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 10962f345d8eSLuigi Rizzo 10972f345d8eSLuigi Rizzo fwcmd->params.req.reset_stats = reset_stats; 1098cdaba892SXin LI fwcmd->params.req.port_number = sc->port_id; 10992f345d8eSLuigi Rizzo 11002f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /* stats too large for embedded mbx rsp */ 11012f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; /* using scatter gather instead */ 11022f345d8eSLuigi Rizzo 11032f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_PREWRITE); 11042f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(pstats_dma_mem->paddr); 11052f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(pstats_dma_mem->paddr); 11062f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = sizeof(struct mbx_get_pport_stats); 11072f345d8eSLuigi Rizzo 11082f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_pport_stats); 11092f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 11102f345d8eSLuigi Rizzo 11112f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 11122f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_POSTWRITE); 11132f345d8eSLuigi Rizzo 1114cdaba892SXin LI if (!rc) 1115cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1116cdaba892SXin LI if (rc) 11175fbb6830SXin LI device_printf(sc->dev, 11185fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 11195fbb6830SXin LI __FUNCTION__, rc, 11205fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 11212f345d8eSLuigi Rizzo return rc; 11222f345d8eSLuigi Rizzo } 11232f345d8eSLuigi Rizzo 11242f345d8eSLuigi Rizzo 11252f345d8eSLuigi Rizzo /** 11262f345d8eSLuigi Rizzo * @brief Function to get vport (virtual port) statistics 11272f345d8eSLuigi Rizzo * @param sc software handle to the device 11282f345d8eSLuigi Rizzo * @param *stats pointer to where to store statistics 11292f345d8eSLuigi Rizzo * @param reset_stats resets statistics of set 11302f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 11312f345d8eSLuigi Rizzo */ 11322f345d8eSLuigi Rizzo int 11332f345d8eSLuigi Rizzo oce_mbox_get_vport_stats(POCE_SOFTC sc, POCE_DMA_MEM pstats_dma_mem, 11342f345d8eSLuigi Rizzo uint32_t req_size, uint32_t reset_stats) 11352f345d8eSLuigi Rizzo { 11362f345d8eSLuigi Rizzo struct oce_mbx mbx; 11372f345d8eSLuigi Rizzo struct mbx_get_vport_stats *fwcmd; 11382f345d8eSLuigi Rizzo int rc = 0; 11392f345d8eSLuigi Rizzo 11402f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 11412f345d8eSLuigi Rizzo 11422f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pstats_dma_mem, struct mbx_get_vport_stats); 11432f345d8eSLuigi Rizzo bzero(fwcmd, sizeof(struct mbx_get_vport_stats)); 11442f345d8eSLuigi Rizzo 11452f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 11462f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 11472f345d8eSLuigi Rizzo NIC_GET_VPORT_STATS, 11482f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 11492f345d8eSLuigi Rizzo sizeof(struct mbx_get_vport_stats), 11502f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 11512f345d8eSLuigi Rizzo 11522f345d8eSLuigi Rizzo fwcmd->params.req.reset_stats = reset_stats; 11532f345d8eSLuigi Rizzo fwcmd->params.req.vport_number = sc->if_id; 11542f345d8eSLuigi Rizzo 11552f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /* stats too large for embedded mbx rsp */ 11562f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; /* using scatter gather instead */ 11572f345d8eSLuigi Rizzo 11582f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_PREWRITE); 11592f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_lo = ADDR_LO(pstats_dma_mem->paddr); 11602f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].pa_hi = ADDR_HI(pstats_dma_mem->paddr); 11612f345d8eSLuigi Rizzo mbx.payload.u0.u1.sgl[0].length = sizeof(struct mbx_get_vport_stats); 11622f345d8eSLuigi Rizzo 11632f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_get_vport_stats); 11642f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 11652f345d8eSLuigi Rizzo 11662f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 11672f345d8eSLuigi Rizzo oce_dma_sync(pstats_dma_mem, BUS_DMASYNC_POSTWRITE); 11682f345d8eSLuigi Rizzo 1169cdaba892SXin LI if (!rc) 1170cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1171cdaba892SXin LI if (rc) 11725fbb6830SXin LI device_printf(sc->dev, 11735fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 11745fbb6830SXin LI __FUNCTION__, rc, 11755fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 11762f345d8eSLuigi Rizzo return rc; 11772f345d8eSLuigi Rizzo } 11782f345d8eSLuigi Rizzo 11792f345d8eSLuigi Rizzo 11802f345d8eSLuigi Rizzo /** 11812f345d8eSLuigi Rizzo * @brief Function to update the muticast filter with 11822f345d8eSLuigi Rizzo * values in dma_mem 11832f345d8eSLuigi Rizzo * @param sc software handle to the device 11842f345d8eSLuigi Rizzo * @param dma_mem pointer to dma memory region 11852f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 11862f345d8eSLuigi Rizzo */ 11872f345d8eSLuigi Rizzo int 11882f345d8eSLuigi Rizzo oce_update_multicast(POCE_SOFTC sc, POCE_DMA_MEM pdma_mem) 11892f345d8eSLuigi Rizzo { 11902f345d8eSLuigi Rizzo struct oce_mbx mbx; 11912f345d8eSLuigi Rizzo struct oce_mq_sge *sgl; 11922f345d8eSLuigi Rizzo struct mbx_set_common_iface_multicast *req = NULL; 11932f345d8eSLuigi Rizzo int rc = 0; 11942f345d8eSLuigi Rizzo 11952f345d8eSLuigi Rizzo req = OCE_DMAPTR(pdma_mem, struct mbx_set_common_iface_multicast); 11962f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&req->hdr, 0, 0, 11972f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 11982f345d8eSLuigi Rizzo OPCODE_COMMON_SET_IFACE_MULTICAST, 11992f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 12002f345d8eSLuigi Rizzo sizeof(struct mbx_set_common_iface_multicast), 12012f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 12022f345d8eSLuigi Rizzo 12032f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 12042f345d8eSLuigi Rizzo 12052f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /*Non embeded*/ 12062f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_set_common_iface_multicast); 12072f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 12082f345d8eSLuigi Rizzo sgl = &mbx.payload.u0.u1.sgl[0]; 12092f345d8eSLuigi Rizzo sgl->pa_hi = htole32(upper_32_bits(pdma_mem->paddr)); 12102f345d8eSLuigi Rizzo sgl->pa_lo = htole32((pdma_mem->paddr) & 0xFFFFFFFF); 12112f345d8eSLuigi Rizzo sgl->length = htole32(mbx.payload_length); 12122f345d8eSLuigi Rizzo 12132f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 12142f345d8eSLuigi Rizzo 12152f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1216cdaba892SXin LI if (!rc) 1217cdaba892SXin LI rc = req->hdr.u0.rsp.status; 1218cdaba892SXin LI if (rc) 12195fbb6830SXin LI device_printf(sc->dev, 12205fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 12215fbb6830SXin LI __FUNCTION__, rc, 12225fbb6830SXin LI req->hdr.u0.rsp.additional_status); 12232f345d8eSLuigi Rizzo return rc; 12242f345d8eSLuigi Rizzo } 12252f345d8eSLuigi Rizzo 12262f345d8eSLuigi Rizzo 12272f345d8eSLuigi Rizzo /** 12282f345d8eSLuigi Rizzo * @brief Function to send passthrough Ioctls 12292f345d8eSLuigi Rizzo * @param sc software handle to the device 12302f345d8eSLuigi Rizzo * @param dma_mem pointer to dma memory region 12312f345d8eSLuigi Rizzo * @param req_size size of dma_mem 12322f345d8eSLuigi Rizzo * @returns 0 on success, EIO on failure 12332f345d8eSLuigi Rizzo */ 12342f345d8eSLuigi Rizzo int 12352f345d8eSLuigi Rizzo oce_pass_through_mbox(POCE_SOFTC sc, POCE_DMA_MEM dma_mem, uint32_t req_size) 12362f345d8eSLuigi Rizzo { 12372f345d8eSLuigi Rizzo struct oce_mbx mbx; 12382f345d8eSLuigi Rizzo struct oce_mq_sge *sgl; 12392f345d8eSLuigi Rizzo int rc = 0; 12402f345d8eSLuigi Rizzo 12412f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 12422f345d8eSLuigi Rizzo 12432f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /*Non embeded*/ 12442f345d8eSLuigi Rizzo mbx.payload_length = req_size; 12452f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 12462f345d8eSLuigi Rizzo sgl = &mbx.payload.u0.u1.sgl[0]; 12472f345d8eSLuigi Rizzo sgl->pa_hi = htole32(upper_32_bits(dma_mem->paddr)); 12482f345d8eSLuigi Rizzo sgl->pa_lo = htole32((dma_mem->paddr) & 0xFFFFFFFF); 12492f345d8eSLuigi Rizzo sgl->length = htole32(req_size); 12502f345d8eSLuigi Rizzo 12512f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 12522f345d8eSLuigi Rizzo 12532f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 12542f345d8eSLuigi Rizzo return rc; 12552f345d8eSLuigi Rizzo } 12562f345d8eSLuigi Rizzo 12572f345d8eSLuigi Rizzo 12582f345d8eSLuigi Rizzo int 12592f345d8eSLuigi Rizzo oce_mbox_macaddr_add(POCE_SOFTC sc, uint8_t *mac_addr, 12602f345d8eSLuigi Rizzo uint32_t if_id, uint32_t *pmac_id) 12612f345d8eSLuigi Rizzo { 12622f345d8eSLuigi Rizzo struct oce_mbx mbx; 12632f345d8eSLuigi Rizzo struct mbx_add_common_iface_mac *fwcmd; 12642f345d8eSLuigi Rizzo int rc = 0; 12652f345d8eSLuigi Rizzo 12662f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 12672f345d8eSLuigi Rizzo 12682f345d8eSLuigi Rizzo fwcmd = (struct mbx_add_common_iface_mac *)&mbx.payload; 12692f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 12702f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 12712f345d8eSLuigi Rizzo OPCODE_COMMON_ADD_IFACE_MAC, 12722f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 12732f345d8eSLuigi Rizzo sizeof(struct mbx_add_common_iface_mac), 12742f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 12752f345d8eSLuigi Rizzo 12762f345d8eSLuigi Rizzo fwcmd->params.req.if_id = (uint16_t) if_id; 12772f345d8eSLuigi Rizzo bcopy(mac_addr, fwcmd->params.req.mac_address, 6); 12782f345d8eSLuigi Rizzo 12792f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 12802f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_add_common_iface_mac); 12812f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 12822f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1283cdaba892SXin LI if (!rc) 1284cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1285cdaba892SXin LI if (rc) { 12865fbb6830SXin LI device_printf(sc->dev, 12875fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 12885fbb6830SXin LI __FUNCTION__, rc, 12895fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 1290cdaba892SXin LI goto error; 1291cdaba892SXin LI } 12922f345d8eSLuigi Rizzo *pmac_id = fwcmd->params.rsp.pmac_id; 1293cdaba892SXin LI error: 12942f345d8eSLuigi Rizzo return rc; 12952f345d8eSLuigi Rizzo } 12962f345d8eSLuigi Rizzo 12972f345d8eSLuigi Rizzo 12982f345d8eSLuigi Rizzo int 12992f345d8eSLuigi Rizzo oce_mbox_macaddr_del(POCE_SOFTC sc, uint32_t if_id, uint32_t pmac_id) 13002f345d8eSLuigi Rizzo { 13012f345d8eSLuigi Rizzo struct oce_mbx mbx; 13022f345d8eSLuigi Rizzo struct mbx_del_common_iface_mac *fwcmd; 13032f345d8eSLuigi Rizzo int rc = 0; 13042f345d8eSLuigi Rizzo 13052f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 13062f345d8eSLuigi Rizzo 13072f345d8eSLuigi Rizzo fwcmd = (struct mbx_del_common_iface_mac *)&mbx.payload; 13082f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 13092f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 13102f345d8eSLuigi Rizzo OPCODE_COMMON_DEL_IFACE_MAC, 13112f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 13122f345d8eSLuigi Rizzo sizeof(struct mbx_del_common_iface_mac), 13132f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 13142f345d8eSLuigi Rizzo 13152f345d8eSLuigi Rizzo fwcmd->params.req.if_id = (uint16_t)if_id; 13162f345d8eSLuigi Rizzo fwcmd->params.req.pmac_id = pmac_id; 13172f345d8eSLuigi Rizzo 13182f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 13192f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_del_common_iface_mac); 13202f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 13212f345d8eSLuigi Rizzo 13222f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1323cdaba892SXin LI if (!rc) 1324cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1325cdaba892SXin LI if (rc) 13265fbb6830SXin LI device_printf(sc->dev, 13275fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 13285fbb6830SXin LI __FUNCTION__, rc, 13295fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 13302f345d8eSLuigi Rizzo return rc; 13312f345d8eSLuigi Rizzo } 13322f345d8eSLuigi Rizzo 13332f345d8eSLuigi Rizzo 13342f345d8eSLuigi Rizzo 13352f345d8eSLuigi Rizzo int 13362f345d8eSLuigi Rizzo oce_mbox_check_native_mode(POCE_SOFTC sc) 13372f345d8eSLuigi Rizzo { 13382f345d8eSLuigi Rizzo struct oce_mbx mbx; 13392f345d8eSLuigi Rizzo struct mbx_common_set_function_cap *fwcmd; 13402f345d8eSLuigi Rizzo int rc = 0; 13412f345d8eSLuigi Rizzo 13422f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 13432f345d8eSLuigi Rizzo 13442f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_set_function_cap *)&mbx.payload; 13452f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 13462f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 13472f345d8eSLuigi Rizzo OPCODE_COMMON_SET_FUNCTIONAL_CAPS, 13482f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 13492f345d8eSLuigi Rizzo sizeof(struct mbx_common_set_function_cap), 13502f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 13512f345d8eSLuigi Rizzo 13522f345d8eSLuigi Rizzo fwcmd->params.req.valid_capability_flags = CAP_SW_TIMESTAMPS | 13532f345d8eSLuigi Rizzo CAP_BE3_NATIVE_ERX_API; 13542f345d8eSLuigi Rizzo 13552f345d8eSLuigi Rizzo fwcmd->params.req.capability_flags = CAP_BE3_NATIVE_ERX_API; 13562f345d8eSLuigi Rizzo 13572f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 13582f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_set_function_cap); 13592f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 13602f345d8eSLuigi Rizzo 13612f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1362cdaba892SXin LI if (!rc) 1363cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1364cdaba892SXin LI if (rc) { 13655fbb6830SXin LI device_printf(sc->dev, 13665fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 13675fbb6830SXin LI __FUNCTION__, rc, 13685fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 1369cdaba892SXin LI goto error; 1370cdaba892SXin LI } 13715fbb6830SXin LI sc->be3_native = HOST_32(fwcmd->params.rsp.capability_flags) 13722f345d8eSLuigi Rizzo & CAP_BE3_NATIVE_ERX_API; 13732f345d8eSLuigi Rizzo 1374cdaba892SXin LI error: 13752f345d8eSLuigi Rizzo return 0; 13762f345d8eSLuigi Rizzo } 13772f345d8eSLuigi Rizzo 13782f345d8eSLuigi Rizzo 13792f345d8eSLuigi Rizzo 13802f345d8eSLuigi Rizzo int 13812f345d8eSLuigi Rizzo oce_mbox_cmd_set_loopback(POCE_SOFTC sc, uint8_t port_num, 13822f345d8eSLuigi Rizzo uint8_t loopback_type, uint8_t enable) 13832f345d8eSLuigi Rizzo { 13842f345d8eSLuigi Rizzo struct oce_mbx mbx; 13852f345d8eSLuigi Rizzo struct mbx_lowlevel_set_loopback_mode *fwcmd; 13862f345d8eSLuigi Rizzo int rc = 0; 13872f345d8eSLuigi Rizzo 13882f345d8eSLuigi Rizzo 13892f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 13902f345d8eSLuigi Rizzo 13912f345d8eSLuigi Rizzo fwcmd = (struct mbx_lowlevel_set_loopback_mode *)&mbx.payload; 13922f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 13932f345d8eSLuigi Rizzo MBX_SUBSYSTEM_LOWLEVEL, 13942f345d8eSLuigi Rizzo OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, 13952f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 13962f345d8eSLuigi Rizzo sizeof(struct mbx_lowlevel_set_loopback_mode), 13972f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 13982f345d8eSLuigi Rizzo 13992f345d8eSLuigi Rizzo fwcmd->params.req.src_port = port_num; 14002f345d8eSLuigi Rizzo fwcmd->params.req.dest_port = port_num; 14012f345d8eSLuigi Rizzo fwcmd->params.req.loopback_type = loopback_type; 14022f345d8eSLuigi Rizzo fwcmd->params.req.loopback_state = enable; 14032f345d8eSLuigi Rizzo 14042f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 14052f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_lowlevel_set_loopback_mode); 14062f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 14072f345d8eSLuigi Rizzo 14082f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1409cdaba892SXin LI if (!rc) 1410cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1411cdaba892SXin LI if (rc) 14125fbb6830SXin LI device_printf(sc->dev, 14135fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 14145fbb6830SXin LI __FUNCTION__, rc, 14155fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 14162f345d8eSLuigi Rizzo 14172f345d8eSLuigi Rizzo return rc; 14182f345d8eSLuigi Rizzo 14192f345d8eSLuigi Rizzo } 14202f345d8eSLuigi Rizzo 14212f345d8eSLuigi Rizzo int 14222f345d8eSLuigi Rizzo oce_mbox_cmd_test_loopback(POCE_SOFTC sc, uint32_t port_num, 14232f345d8eSLuigi Rizzo uint32_t loopback_type, uint32_t pkt_size, uint32_t num_pkts, 14242f345d8eSLuigi Rizzo uint64_t pattern) 14252f345d8eSLuigi Rizzo { 14262f345d8eSLuigi Rizzo 14272f345d8eSLuigi Rizzo struct oce_mbx mbx; 14282f345d8eSLuigi Rizzo struct mbx_lowlevel_test_loopback_mode *fwcmd; 14292f345d8eSLuigi Rizzo int rc = 0; 14302f345d8eSLuigi Rizzo 14312f345d8eSLuigi Rizzo 14322f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 14332f345d8eSLuigi Rizzo 14342f345d8eSLuigi Rizzo fwcmd = (struct mbx_lowlevel_test_loopback_mode *)&mbx.payload; 14352f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 14362f345d8eSLuigi Rizzo MBX_SUBSYSTEM_LOWLEVEL, 14372f345d8eSLuigi Rizzo OPCODE_LOWLEVEL_TEST_LOOPBACK, 14382f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 14392f345d8eSLuigi Rizzo sizeof(struct mbx_lowlevel_test_loopback_mode), 14402f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 14412f345d8eSLuigi Rizzo 14422f345d8eSLuigi Rizzo fwcmd->params.req.pattern = pattern; 14432f345d8eSLuigi Rizzo fwcmd->params.req.src_port = port_num; 14442f345d8eSLuigi Rizzo fwcmd->params.req.dest_port = port_num; 14452f345d8eSLuigi Rizzo fwcmd->params.req.pkt_size = pkt_size; 14462f345d8eSLuigi Rizzo fwcmd->params.req.num_pkts = num_pkts; 14472f345d8eSLuigi Rizzo fwcmd->params.req.loopback_type = loopback_type; 14482f345d8eSLuigi Rizzo 14492f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 14502f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_lowlevel_test_loopback_mode); 14512f345d8eSLuigi Rizzo DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 14522f345d8eSLuigi Rizzo 14532f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1454cdaba892SXin LI if (!rc) 1455cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 14562f345d8eSLuigi Rizzo if (rc) 14575fbb6830SXin LI device_printf(sc->dev, 14585fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 14595fbb6830SXin LI __FUNCTION__, rc, 14605fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 14612f345d8eSLuigi Rizzo 1462cdaba892SXin LI return rc; 14632f345d8eSLuigi Rizzo } 14642f345d8eSLuigi Rizzo 14652f345d8eSLuigi Rizzo int 14662f345d8eSLuigi Rizzo oce_mbox_write_flashrom(POCE_SOFTC sc, uint32_t optype,uint32_t opcode, 14672f345d8eSLuigi Rizzo POCE_DMA_MEM pdma_mem, uint32_t num_bytes) 14682f345d8eSLuigi Rizzo { 14692f345d8eSLuigi Rizzo 14702f345d8eSLuigi Rizzo struct oce_mbx mbx; 14712f345d8eSLuigi Rizzo struct oce_mq_sge *sgl = NULL; 14722f345d8eSLuigi Rizzo struct mbx_common_read_write_flashrom *fwcmd = NULL; 14732f345d8eSLuigi Rizzo int rc = 0, payload_len = 0; 14742f345d8eSLuigi Rizzo 14752f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 14762f345d8eSLuigi Rizzo fwcmd = OCE_DMAPTR(pdma_mem, struct mbx_common_read_write_flashrom); 14772f345d8eSLuigi Rizzo payload_len = sizeof(struct mbx_common_read_write_flashrom) + 32*1024; 14782f345d8eSLuigi Rizzo 14792f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 14802f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 14812f345d8eSLuigi Rizzo OPCODE_COMMON_WRITE_FLASHROM, 14822f345d8eSLuigi Rizzo LONG_TIMEOUT, 14832f345d8eSLuigi Rizzo payload_len, 14842f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 14852f345d8eSLuigi Rizzo 14865fbb6830SXin LI fwcmd->flash_op_type = LE_32(optype); 14875fbb6830SXin LI fwcmd->flash_op_code = LE_32(opcode); 14885fbb6830SXin LI fwcmd->data_buffer_size = LE_32(num_bytes); 14892f345d8eSLuigi Rizzo 14902f345d8eSLuigi Rizzo mbx.u0.s.embedded = 0; /*Non embeded*/ 14912f345d8eSLuigi Rizzo mbx.payload_length = payload_len; 14922f345d8eSLuigi Rizzo mbx.u0.s.sge_count = 1; 14932f345d8eSLuigi Rizzo 14942f345d8eSLuigi Rizzo sgl = &mbx.payload.u0.u1.sgl[0]; 14952f345d8eSLuigi Rizzo sgl->pa_hi = upper_32_bits(pdma_mem->paddr); 14962f345d8eSLuigi Rizzo sgl->pa_lo = pdma_mem->paddr & 0xFFFFFFFF; 14972f345d8eSLuigi Rizzo sgl->length = payload_len; 14982f345d8eSLuigi Rizzo 14992f345d8eSLuigi Rizzo /* post the command */ 15009bd3250aSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1501cdaba892SXin LI if (!rc) 15022f345d8eSLuigi Rizzo rc = fwcmd->hdr.u0.rsp.status; 1503cdaba892SXin LI if (rc) 15045fbb6830SXin LI device_printf(sc->dev, 15055fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 15065fbb6830SXin LI __FUNCTION__, rc, 15075fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 15082f345d8eSLuigi Rizzo 15092f345d8eSLuigi Rizzo return rc; 15102f345d8eSLuigi Rizzo 15112f345d8eSLuigi Rizzo } 15122f345d8eSLuigi Rizzo 15132f345d8eSLuigi Rizzo int 15142f345d8eSLuigi Rizzo oce_mbox_get_flashrom_crc(POCE_SOFTC sc, uint8_t *flash_crc, 15152f345d8eSLuigi Rizzo uint32_t offset, uint32_t optype) 15162f345d8eSLuigi Rizzo { 15172f345d8eSLuigi Rizzo 15182f345d8eSLuigi Rizzo int rc = 0, payload_len = 0; 15192f345d8eSLuigi Rizzo struct oce_mbx mbx; 15202f345d8eSLuigi Rizzo struct mbx_common_read_write_flashrom *fwcmd; 15212f345d8eSLuigi Rizzo 15222f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 15232f345d8eSLuigi Rizzo 15242f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_read_write_flashrom *)&mbx.payload; 15252f345d8eSLuigi Rizzo 15262f345d8eSLuigi Rizzo /* Firmware requires extra 4 bytes with this ioctl. Since there 15272f345d8eSLuigi Rizzo is enough room in the mbx payload it should be good enough 15282f345d8eSLuigi Rizzo Reference: Bug 14853 15292f345d8eSLuigi Rizzo */ 15302f345d8eSLuigi Rizzo payload_len = sizeof(struct mbx_common_read_write_flashrom) + 4; 15312f345d8eSLuigi Rizzo 15322f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 15332f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 15342f345d8eSLuigi Rizzo OPCODE_COMMON_READ_FLASHROM, 15352f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 15362f345d8eSLuigi Rizzo payload_len, 15372f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 15382f345d8eSLuigi Rizzo 15392f345d8eSLuigi Rizzo fwcmd->flash_op_type = optype; 15402f345d8eSLuigi Rizzo fwcmd->flash_op_code = FLASHROM_OPER_REPORT; 15412f345d8eSLuigi Rizzo fwcmd->data_offset = offset; 15422f345d8eSLuigi Rizzo fwcmd->data_buffer_size = 0x4; 15432f345d8eSLuigi Rizzo 15442f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 15452f345d8eSLuigi Rizzo mbx.payload_length = payload_len; 15462f345d8eSLuigi Rizzo 15472f345d8eSLuigi Rizzo /* post the command */ 15482f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1549cdaba892SXin LI if (!rc) 15502f345d8eSLuigi Rizzo rc = fwcmd->hdr.u0.rsp.status; 1551cdaba892SXin LI if (rc) { 15525fbb6830SXin LI device_printf(sc->dev, 15535fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 15545fbb6830SXin LI __FUNCTION__, rc, 15555fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 1556cdaba892SXin LI goto error; 15572f345d8eSLuigi Rizzo } 1558cdaba892SXin LI bcopy(fwcmd->data_buffer, flash_crc, 4); 1559cdaba892SXin LI error: 15602f345d8eSLuigi Rizzo return rc; 15612f345d8eSLuigi Rizzo } 15622f345d8eSLuigi Rizzo 15632f345d8eSLuigi Rizzo int 15642f345d8eSLuigi Rizzo oce_mbox_get_phy_info(POCE_SOFTC sc, struct oce_phy_info *phy_info) 15652f345d8eSLuigi Rizzo { 15662f345d8eSLuigi Rizzo 15672f345d8eSLuigi Rizzo struct oce_mbx mbx; 15682f345d8eSLuigi Rizzo struct mbx_common_phy_info *fwcmd; 15692f345d8eSLuigi Rizzo int rc = 0; 15702f345d8eSLuigi Rizzo 15712f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 15722f345d8eSLuigi Rizzo 15732f345d8eSLuigi Rizzo fwcmd = (struct mbx_common_phy_info *)&mbx.payload; 15742f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 15752f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 15762f345d8eSLuigi Rizzo OPCODE_COMMON_GET_PHY_CONFIG, 15772f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 15782f345d8eSLuigi Rizzo sizeof(struct mbx_common_phy_info), 15792f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 15802f345d8eSLuigi Rizzo 15812f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 15822f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_common_phy_info); 15832f345d8eSLuigi Rizzo 15842f345d8eSLuigi Rizzo /* now post the command */ 15852f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1586cdaba892SXin LI if (!rc) 15872f345d8eSLuigi Rizzo rc = fwcmd->hdr.u0.rsp.status; 1588cdaba892SXin LI if (rc) { 15895fbb6830SXin LI device_printf(sc->dev, 15905fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 15915fbb6830SXin LI __FUNCTION__, rc, 15925fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 1593cdaba892SXin LI goto error; 1594cdaba892SXin LI } 15955fbb6830SXin LI phy_info->phy_type = HOST_16(fwcmd->params.rsp.phy_info.phy_type); 15962f345d8eSLuigi Rizzo phy_info->interface_type = 15975fbb6830SXin LI HOST_16(fwcmd->params.rsp.phy_info.interface_type); 15982f345d8eSLuigi Rizzo phy_info->auto_speeds_supported = 15995fbb6830SXin LI HOST_16(fwcmd->params.rsp.phy_info.auto_speeds_supported); 16002f345d8eSLuigi Rizzo phy_info->fixed_speeds_supported = 16015fbb6830SXin LI HOST_16(fwcmd->params.rsp.phy_info.fixed_speeds_supported); 16025fbb6830SXin LI phy_info->misc_params = HOST_32(fwcmd->params.rsp.phy_info.misc_params); 1603cdaba892SXin LI error: 16042f345d8eSLuigi Rizzo return rc; 16052f345d8eSLuigi Rizzo 16062f345d8eSLuigi Rizzo } 16072f345d8eSLuigi Rizzo 16082f345d8eSLuigi Rizzo 16092f345d8eSLuigi Rizzo int 16102f345d8eSLuigi Rizzo oce_mbox_lancer_write_flashrom(POCE_SOFTC sc, uint32_t data_size, 16112f345d8eSLuigi Rizzo uint32_t data_offset, POCE_DMA_MEM pdma_mem, 16122f345d8eSLuigi Rizzo uint32_t *written_data, uint32_t *additional_status) 16132f345d8eSLuigi Rizzo { 16142f345d8eSLuigi Rizzo 16152f345d8eSLuigi Rizzo struct oce_mbx mbx; 16162f345d8eSLuigi Rizzo struct mbx_lancer_common_write_object *fwcmd = NULL; 16172f345d8eSLuigi Rizzo int rc = 0, payload_len = 0; 16182f345d8eSLuigi Rizzo 16192f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 16202f345d8eSLuigi Rizzo payload_len = sizeof(struct mbx_lancer_common_write_object); 16212f345d8eSLuigi Rizzo 16222f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1;/* Embedded */ 16232f345d8eSLuigi Rizzo mbx.payload_length = payload_len; 16242f345d8eSLuigi Rizzo fwcmd = (struct mbx_lancer_common_write_object *)&mbx.payload; 16252f345d8eSLuigi Rizzo 16262f345d8eSLuigi Rizzo /* initialize the ioctl header */ 16272f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->params.req.hdr, 0, 0, 16282f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 16292f345d8eSLuigi Rizzo OPCODE_COMMON_WRITE_OBJECT, 16302f345d8eSLuigi Rizzo LONG_TIMEOUT, 16312f345d8eSLuigi Rizzo payload_len, 16322f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 16332f345d8eSLuigi Rizzo 16342f345d8eSLuigi Rizzo fwcmd->params.req.write_length = data_size; 16352f345d8eSLuigi Rizzo if (data_size == 0) 16362f345d8eSLuigi Rizzo fwcmd->params.req.eof = 1; 16372f345d8eSLuigi Rizzo else 16382f345d8eSLuigi Rizzo fwcmd->params.req.eof = 0; 16392f345d8eSLuigi Rizzo 16402f345d8eSLuigi Rizzo strcpy(fwcmd->params.req.object_name, "/prg"); 16412f345d8eSLuigi Rizzo fwcmd->params.req.descriptor_count = 1; 16422f345d8eSLuigi Rizzo fwcmd->params.req.write_offset = data_offset; 16432f345d8eSLuigi Rizzo fwcmd->params.req.buffer_length = data_size; 16442f345d8eSLuigi Rizzo fwcmd->params.req.address_lower = pdma_mem->paddr & 0xFFFFFFFF; 16452f345d8eSLuigi Rizzo fwcmd->params.req.address_upper = upper_32_bits(pdma_mem->paddr); 16462f345d8eSLuigi Rizzo 16472f345d8eSLuigi Rizzo /* post the command */ 16482f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1649cdaba892SXin LI if (!rc) 1650cdaba892SXin LI rc = fwcmd->params.rsp.status; 16512f345d8eSLuigi Rizzo if (rc) { 16525fbb6830SXin LI device_printf(sc->dev, 16535fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 16545fbb6830SXin LI __FUNCTION__, rc, 16555fbb6830SXin LI fwcmd->params.rsp.additional_status); 1656cdaba892SXin LI goto error; 1657cdaba892SXin LI } 16585fbb6830SXin LI *written_data = HOST_32(fwcmd->params.rsp.actual_write_length); 16592f345d8eSLuigi Rizzo *additional_status = fwcmd->params.rsp.additional_status; 1660cdaba892SXin LI error: 16612f345d8eSLuigi Rizzo return rc; 16622f345d8eSLuigi Rizzo 16632f345d8eSLuigi Rizzo } 16642f345d8eSLuigi Rizzo 16652f345d8eSLuigi Rizzo 16662f345d8eSLuigi Rizzo 16672f345d8eSLuigi Rizzo int 16682f345d8eSLuigi Rizzo oce_mbox_create_rq(struct oce_rq *rq) 16692f345d8eSLuigi Rizzo { 16702f345d8eSLuigi Rizzo 16712f345d8eSLuigi Rizzo struct oce_mbx mbx; 16722f345d8eSLuigi Rizzo struct mbx_create_nic_rq *fwcmd; 16732f345d8eSLuigi Rizzo POCE_SOFTC sc = rq->parent; 16742f345d8eSLuigi Rizzo int rc, num_pages = 0; 16752f345d8eSLuigi Rizzo 16762f345d8eSLuigi Rizzo if (rq->qstate == QCREATED) 16772f345d8eSLuigi Rizzo return 0; 16782f345d8eSLuigi Rizzo 16792f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 16802f345d8eSLuigi Rizzo 16812f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_nic_rq *)&mbx.payload; 16822f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 16832f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 16842f345d8eSLuigi Rizzo NIC_CREATE_RQ, MBX_TIMEOUT_SEC, 16852f345d8eSLuigi Rizzo sizeof(struct mbx_create_nic_rq), 16862f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 16872f345d8eSLuigi Rizzo 16882f345d8eSLuigi Rizzo /* oce_page_list will also prepare pages */ 16892f345d8eSLuigi Rizzo num_pages = oce_page_list(rq->ring, &fwcmd->params.req.pages[0]); 16902f345d8eSLuigi Rizzo 16912f345d8eSLuigi Rizzo if (IS_XE201(sc)) { 16922f345d8eSLuigi Rizzo fwcmd->params.req.frag_size = rq->cfg.frag_size/2048; 16932f345d8eSLuigi Rizzo fwcmd->params.req.page_size = 1; 16942f345d8eSLuigi Rizzo fwcmd->hdr.u0.req.version = OCE_MBX_VER_V1; 16952f345d8eSLuigi Rizzo } else 16962f345d8eSLuigi Rizzo fwcmd->params.req.frag_size = OCE_LOG2(rq->cfg.frag_size); 16972f345d8eSLuigi Rizzo fwcmd->params.req.num_pages = num_pages; 16982f345d8eSLuigi Rizzo fwcmd->params.req.cq_id = rq->cq->cq_id; 16992f345d8eSLuigi Rizzo fwcmd->params.req.if_id = sc->if_id; 17002f345d8eSLuigi Rizzo fwcmd->params.req.max_frame_size = rq->cfg.mtu; 17012f345d8eSLuigi Rizzo fwcmd->params.req.is_rss_queue = rq->cfg.is_rss_queue; 17022f345d8eSLuigi Rizzo 17032f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 17042f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_nic_rq); 17052f345d8eSLuigi Rizzo 17062f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1707cdaba892SXin LI if (!rc) 1708cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1709cdaba892SXin LI if (rc) { 17105fbb6830SXin LI device_printf(sc->dev, 17115fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 17125fbb6830SXin LI __FUNCTION__, rc, 17135fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 17142f345d8eSLuigi Rizzo goto error; 1715cdaba892SXin LI } 17165fbb6830SXin LI rq->rq_id = HOST_16(fwcmd->params.rsp.rq_id); 17172f345d8eSLuigi Rizzo rq->rss_cpuid = fwcmd->params.rsp.rss_cpuid; 17182f345d8eSLuigi Rizzo error: 17192f345d8eSLuigi Rizzo return rc; 17202f345d8eSLuigi Rizzo 17212f345d8eSLuigi Rizzo } 17222f345d8eSLuigi Rizzo 17232f345d8eSLuigi Rizzo 17242f345d8eSLuigi Rizzo 17252f345d8eSLuigi Rizzo int 17262f345d8eSLuigi Rizzo oce_mbox_create_wq(struct oce_wq *wq) 17272f345d8eSLuigi Rizzo { 17282f345d8eSLuigi Rizzo struct oce_mbx mbx; 17292f345d8eSLuigi Rizzo struct mbx_create_nic_wq *fwcmd; 17302f345d8eSLuigi Rizzo POCE_SOFTC sc = wq->parent; 17312f345d8eSLuigi Rizzo int rc = 0, version, num_pages; 17322f345d8eSLuigi Rizzo 17332f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 17342f345d8eSLuigi Rizzo 17352f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_nic_wq *)&mbx.payload; 17365fbb6830SXin LI if (IS_XE201(sc)) 17372f345d8eSLuigi Rizzo version = OCE_MBX_VER_V1; 17385fbb6830SXin LI else if(IS_BE(sc)) 1739291a1934SXin LI IS_PROFILE_SUPER_NIC(sc) ? (version = OCE_MBX_VER_V2) 1740291a1934SXin LI : (version = OCE_MBX_VER_V0); 1741291a1934SXin LI else 1742291a1934SXin LI version = OCE_MBX_VER_V2; 17432f345d8eSLuigi Rizzo 17445fbb6830SXin LI if (version > OCE_MBX_VER_V0) 17455fbb6830SXin LI fwcmd->params.req.if_id = sc->if_id; 17465fbb6830SXin LI 17472f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 17482f345d8eSLuigi Rizzo MBX_SUBSYSTEM_NIC, 17492f345d8eSLuigi Rizzo NIC_CREATE_WQ, MBX_TIMEOUT_SEC, 17502f345d8eSLuigi Rizzo sizeof(struct mbx_create_nic_wq), 17512f345d8eSLuigi Rizzo version); 17522f345d8eSLuigi Rizzo 17532f345d8eSLuigi Rizzo num_pages = oce_page_list(wq->ring, &fwcmd->params.req.pages[0]); 17542f345d8eSLuigi Rizzo 17552f345d8eSLuigi Rizzo fwcmd->params.req.nic_wq_type = wq->cfg.wq_type; 17562f345d8eSLuigi Rizzo fwcmd->params.req.num_pages = num_pages; 17572f345d8eSLuigi Rizzo fwcmd->params.req.wq_size = OCE_LOG2(wq->cfg.q_len) + 1; 17582f345d8eSLuigi Rizzo fwcmd->params.req.cq_id = wq->cq->cq_id; 17592f345d8eSLuigi Rizzo fwcmd->params.req.ulp_num = 1; 17602f345d8eSLuigi Rizzo 17612f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 17622f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_nic_wq); 17632f345d8eSLuigi Rizzo 17642f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1765cdaba892SXin LI if (!rc) 1766cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1767cdaba892SXin LI if (rc) { 17685fbb6830SXin LI device_printf(sc->dev, 17695fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 17705fbb6830SXin LI __FUNCTION__, rc, 17715fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 17722f345d8eSLuigi Rizzo goto error; 1773cdaba892SXin LI } 17745fbb6830SXin LI wq->wq_id = HOST_16(fwcmd->params.rsp.wq_id); 1775291a1934SXin LI if (version == OCE_MBX_VER_V2) 17765fbb6830SXin LI wq->db_offset = HOST_32(fwcmd->params.rsp.db_offset); 1777291a1934SXin LI else 1778291a1934SXin LI wq->db_offset = PD_TXULP_DB; 17792f345d8eSLuigi Rizzo error: 17802f345d8eSLuigi Rizzo return rc; 17812f345d8eSLuigi Rizzo 17822f345d8eSLuigi Rizzo } 17832f345d8eSLuigi Rizzo 17842f345d8eSLuigi Rizzo 17852f345d8eSLuigi Rizzo 17862f345d8eSLuigi Rizzo int 17872f345d8eSLuigi Rizzo oce_mbox_create_eq(struct oce_eq *eq) 17882f345d8eSLuigi Rizzo { 17892f345d8eSLuigi Rizzo struct oce_mbx mbx; 17902f345d8eSLuigi Rizzo struct mbx_create_common_eq *fwcmd; 17912f345d8eSLuigi Rizzo POCE_SOFTC sc = eq->parent; 17922f345d8eSLuigi Rizzo int rc = 0; 17932f345d8eSLuigi Rizzo uint32_t num_pages; 17942f345d8eSLuigi Rizzo 17952f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 17962f345d8eSLuigi Rizzo 17972f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_common_eq *)&mbx.payload; 17982f345d8eSLuigi Rizzo 17992f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 18002f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 18012f345d8eSLuigi Rizzo OPCODE_COMMON_CREATE_EQ, MBX_TIMEOUT_SEC, 18022f345d8eSLuigi Rizzo sizeof(struct mbx_create_common_eq), 18032f345d8eSLuigi Rizzo OCE_MBX_VER_V0); 18042f345d8eSLuigi Rizzo 18052f345d8eSLuigi Rizzo num_pages = oce_page_list(eq->ring, &fwcmd->params.req.pages[0]); 18062f345d8eSLuigi Rizzo fwcmd->params.req.ctx.num_pages = num_pages; 18072f345d8eSLuigi Rizzo fwcmd->params.req.ctx.valid = 1; 18082f345d8eSLuigi Rizzo fwcmd->params.req.ctx.size = (eq->eq_cfg.item_size == 4) ? 0 : 1; 18092f345d8eSLuigi Rizzo fwcmd->params.req.ctx.count = OCE_LOG2(eq->eq_cfg.q_len / 256); 18102f345d8eSLuigi Rizzo fwcmd->params.req.ctx.armed = 0; 18112f345d8eSLuigi Rizzo fwcmd->params.req.ctx.delay_mult = eq->eq_cfg.cur_eqd; 18122f345d8eSLuigi Rizzo 18132f345d8eSLuigi Rizzo 18142f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 18152f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_common_eq); 18162f345d8eSLuigi Rizzo 18172f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1818cdaba892SXin LI if (!rc) 1819cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1820cdaba892SXin LI if (rc) { 18215fbb6830SXin LI device_printf(sc->dev, 18225fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 18235fbb6830SXin LI __FUNCTION__, rc, 18245fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 18252f345d8eSLuigi Rizzo goto error; 1826cdaba892SXin LI } 18275fbb6830SXin LI eq->eq_id = HOST_16(fwcmd->params.rsp.eq_id); 18282f345d8eSLuigi Rizzo error: 18292f345d8eSLuigi Rizzo return rc; 18302f345d8eSLuigi Rizzo } 18312f345d8eSLuigi Rizzo 18322f345d8eSLuigi Rizzo 18332f345d8eSLuigi Rizzo 18342f345d8eSLuigi Rizzo int 18352f345d8eSLuigi Rizzo oce_mbox_cq_create(struct oce_cq *cq, uint32_t ncoalesce, uint32_t is_eventable) 18362f345d8eSLuigi Rizzo { 18372f345d8eSLuigi Rizzo struct oce_mbx mbx; 18382f345d8eSLuigi Rizzo struct mbx_create_common_cq *fwcmd; 18392f345d8eSLuigi Rizzo POCE_SOFTC sc = cq->parent; 18402f345d8eSLuigi Rizzo uint8_t version; 18412f345d8eSLuigi Rizzo oce_cq_ctx_t *ctx; 18422f345d8eSLuigi Rizzo uint32_t num_pages, page_size; 18432f345d8eSLuigi Rizzo int rc = 0; 18442f345d8eSLuigi Rizzo 18452f345d8eSLuigi Rizzo 18462f345d8eSLuigi Rizzo bzero(&mbx, sizeof(struct oce_mbx)); 18472f345d8eSLuigi Rizzo 18482f345d8eSLuigi Rizzo fwcmd = (struct mbx_create_common_cq *)&mbx.payload; 18492f345d8eSLuigi Rizzo 18502f345d8eSLuigi Rizzo if (IS_XE201(sc)) 18512f345d8eSLuigi Rizzo version = OCE_MBX_VER_V2; 18522f345d8eSLuigi Rizzo else 18532f345d8eSLuigi Rizzo version = OCE_MBX_VER_V0; 18542f345d8eSLuigi Rizzo 18552f345d8eSLuigi Rizzo mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 18562f345d8eSLuigi Rizzo MBX_SUBSYSTEM_COMMON, 18572f345d8eSLuigi Rizzo OPCODE_COMMON_CREATE_CQ, 18582f345d8eSLuigi Rizzo MBX_TIMEOUT_SEC, 18592f345d8eSLuigi Rizzo sizeof(struct mbx_create_common_cq), 18602f345d8eSLuigi Rizzo version); 18612f345d8eSLuigi Rizzo 18622f345d8eSLuigi Rizzo ctx = &fwcmd->params.req.cq_ctx; 18632f345d8eSLuigi Rizzo 18642f345d8eSLuigi Rizzo num_pages = oce_page_list(cq->ring, &fwcmd->params.req.pages[0]); 18652f345d8eSLuigi Rizzo page_size = 1; /* 1 for 4K */ 18662f345d8eSLuigi Rizzo 18672f345d8eSLuigi Rizzo if (version == OCE_MBX_VER_V2) { 18682f345d8eSLuigi Rizzo ctx->v2.num_pages = LE_16(num_pages); 18692f345d8eSLuigi Rizzo ctx->v2.page_size = page_size; 18702f345d8eSLuigi Rizzo ctx->v2.eventable = is_eventable; 18712f345d8eSLuigi Rizzo ctx->v2.valid = 1; 18722f345d8eSLuigi Rizzo ctx->v2.count = OCE_LOG2(cq->cq_cfg.q_len / 256); 18732f345d8eSLuigi Rizzo ctx->v2.nodelay = cq->cq_cfg.nodelay; 18742f345d8eSLuigi Rizzo ctx->v2.coalesce_wm = ncoalesce; 18752f345d8eSLuigi Rizzo ctx->v2.armed = 0; 18762f345d8eSLuigi Rizzo ctx->v2.eq_id = cq->eq->eq_id; 18772f345d8eSLuigi Rizzo if (ctx->v2.count == 3) { 1878c236d647SWarner Losh if ((u_int)cq->cq_cfg.q_len > (4*1024)-1) 18792f345d8eSLuigi Rizzo ctx->v2.cqe_count = (4*1024)-1; 18802f345d8eSLuigi Rizzo else 18812f345d8eSLuigi Rizzo ctx->v2.cqe_count = cq->cq_cfg.q_len; 18822f345d8eSLuigi Rizzo } 18832f345d8eSLuigi Rizzo } else { 18842f345d8eSLuigi Rizzo ctx->v0.num_pages = LE_16(num_pages); 18852f345d8eSLuigi Rizzo ctx->v0.eventable = is_eventable; 18862f345d8eSLuigi Rizzo ctx->v0.valid = 1; 18872f345d8eSLuigi Rizzo ctx->v0.count = OCE_LOG2(cq->cq_cfg.q_len / 256); 18882f345d8eSLuigi Rizzo ctx->v0.nodelay = cq->cq_cfg.nodelay; 18892f345d8eSLuigi Rizzo ctx->v0.coalesce_wm = ncoalesce; 18902f345d8eSLuigi Rizzo ctx->v0.armed = 0; 18912f345d8eSLuigi Rizzo ctx->v0.eq_id = cq->eq->eq_id; 18922f345d8eSLuigi Rizzo } 18932f345d8eSLuigi Rizzo 18942f345d8eSLuigi Rizzo mbx.u0.s.embedded = 1; 18952f345d8eSLuigi Rizzo mbx.payload_length = sizeof(struct mbx_create_common_cq); 18962f345d8eSLuigi Rizzo 18972f345d8eSLuigi Rizzo rc = oce_mbox_post(sc, &mbx, NULL); 1898cdaba892SXin LI if (!rc) 1899cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1900cdaba892SXin LI if (rc) { 19015fbb6830SXin LI device_printf(sc->dev, 19025fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 19035fbb6830SXin LI __FUNCTION__, rc, 19045fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 19052f345d8eSLuigi Rizzo goto error; 1906cdaba892SXin LI } 19075fbb6830SXin LI cq->cq_id = HOST_16(fwcmd->params.rsp.cq_id); 19082f345d8eSLuigi Rizzo error: 19092f345d8eSLuigi Rizzo return rc; 19102f345d8eSLuigi Rizzo 19112f345d8eSLuigi Rizzo } 1912cdaba892SXin LI 1913cdaba892SXin LI int 1914cdaba892SXin LI oce_mbox_read_transrecv_data(POCE_SOFTC sc, uint32_t page_num) 1915cdaba892SXin LI { 1916cdaba892SXin LI int rc = 0; 1917cdaba892SXin LI struct oce_mbx mbx; 1918cdaba892SXin LI struct mbx_read_common_transrecv_data *fwcmd; 1919cdaba892SXin LI struct oce_mq_sge *sgl; 1920cdaba892SXin LI OCE_DMA_MEM dma; 1921cdaba892SXin LI 1922cdaba892SXin LI /* Allocate DMA mem*/ 1923cdaba892SXin LI if (oce_dma_alloc(sc, sizeof(struct mbx_read_common_transrecv_data), 1924cdaba892SXin LI &dma, 0)) 1925cdaba892SXin LI return ENOMEM; 1926cdaba892SXin LI 1927cdaba892SXin LI fwcmd = OCE_DMAPTR(&dma, struct mbx_read_common_transrecv_data); 1928cdaba892SXin LI bzero(fwcmd, sizeof(struct mbx_read_common_transrecv_data)); 1929cdaba892SXin LI 1930cdaba892SXin LI bzero(&mbx, sizeof(struct oce_mbx)); 1931cdaba892SXin LI mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 1932cdaba892SXin LI MBX_SUBSYSTEM_COMMON, 1933cdaba892SXin LI OPCODE_COMMON_READ_TRANSRECEIVER_DATA, 1934cdaba892SXin LI MBX_TIMEOUT_SEC, 1935cdaba892SXin LI sizeof(struct mbx_read_common_transrecv_data), 1936cdaba892SXin LI OCE_MBX_VER_V0); 1937cdaba892SXin LI 1938cdaba892SXin LI /* fill rest of mbx */ 1939cdaba892SXin LI mbx.u0.s.embedded = 0; 1940cdaba892SXin LI mbx.payload_length = sizeof(struct mbx_read_common_transrecv_data); 1941cdaba892SXin LI mbx.u0.s.sge_count = 1; 1942cdaba892SXin LI sgl = &mbx.payload.u0.u1.sgl[0]; 1943cdaba892SXin LI sgl->pa_hi = htole32(upper_32_bits(dma.paddr)); 1944cdaba892SXin LI sgl->pa_lo = htole32((dma.paddr) & 0xFFFFFFFF); 1945cdaba892SXin LI sgl->length = htole32(mbx.payload_length); 1946cdaba892SXin LI DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 1947cdaba892SXin LI 1948cdaba892SXin LI fwcmd->params.req.port = LE_32(sc->port_id); 1949cdaba892SXin LI fwcmd->params.req.page_num = LE_32(page_num); 1950cdaba892SXin LI 1951cdaba892SXin LI /* command post */ 1952cdaba892SXin LI rc = oce_mbox_post(sc, &mbx, NULL); 1953cdaba892SXin LI if (!rc) 1954cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 1955cdaba892SXin LI if (rc) { 19565fbb6830SXin LI device_printf(sc->dev, 19575fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 19585fbb6830SXin LI __FUNCTION__, rc, 19595fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 1960cdaba892SXin LI goto error; 1961cdaba892SXin LI } 1962cdaba892SXin LI if(fwcmd->params.rsp.page_num == PAGE_NUM_A0) 1963cdaba892SXin LI { 1964cdaba892SXin LI bcopy((char *)fwcmd->params.rsp.page_data, 1965cdaba892SXin LI (char *)&sfp_vpd_dump_buffer[0], 1966cdaba892SXin LI TRANSCEIVER_A0_SIZE); 1967cdaba892SXin LI } 1968cdaba892SXin LI 1969cdaba892SXin LI if(fwcmd->params.rsp.page_num == PAGE_NUM_A2) 1970cdaba892SXin LI { 1971cdaba892SXin LI bcopy((char *)fwcmd->params.rsp.page_data, 1972cdaba892SXin LI (char *)&sfp_vpd_dump_buffer[32], 1973cdaba892SXin LI TRANSCEIVER_A2_SIZE); 1974cdaba892SXin LI } 1975cdaba892SXin LI error: 1976291a1934SXin LI oce_dma_free(sc, &dma); 1977cdaba892SXin LI return rc; 1978cdaba892SXin LI } 1979cdaba892SXin LI 1980cdaba892SXin LI void 1981cdaba892SXin LI oce_mbox_eqd_modify_periodic(POCE_SOFTC sc, struct oce_set_eqd *set_eqd, 1982cdaba892SXin LI int num) 1983cdaba892SXin LI { 1984cdaba892SXin LI struct oce_mbx mbx; 1985cdaba892SXin LI struct mbx_modify_common_eq_delay *fwcmd; 1986cdaba892SXin LI int rc = 0; 1987cdaba892SXin LI int i = 0; 1988cdaba892SXin LI 1989cdaba892SXin LI bzero(&mbx, sizeof(struct oce_mbx)); 1990cdaba892SXin LI 1991cdaba892SXin LI /* Initialize MODIFY_EQ_DELAY ioctl header */ 1992cdaba892SXin LI fwcmd = (struct mbx_modify_common_eq_delay *)&mbx.payload; 1993cdaba892SXin LI mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 1994cdaba892SXin LI MBX_SUBSYSTEM_COMMON, 1995cdaba892SXin LI OPCODE_COMMON_MODIFY_EQ_DELAY, 1996cdaba892SXin LI MBX_TIMEOUT_SEC, 1997cdaba892SXin LI sizeof(struct mbx_modify_common_eq_delay), 1998cdaba892SXin LI OCE_MBX_VER_V0); 1999cdaba892SXin LI /* fill rest of mbx */ 2000cdaba892SXin LI mbx.u0.s.embedded = 1; 2001cdaba892SXin LI mbx.payload_length = sizeof(struct mbx_modify_common_eq_delay); 2002cdaba892SXin LI DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 2003cdaba892SXin LI 2004cdaba892SXin LI fwcmd->params.req.num_eq = num; 2005cdaba892SXin LI for (i = 0; i < num; i++) { 2006cdaba892SXin LI fwcmd->params.req.delay[i].eq_id = 2007cdaba892SXin LI htole32(set_eqd[i].eq_id); 2008cdaba892SXin LI fwcmd->params.req.delay[i].phase = 0; 2009cdaba892SXin LI fwcmd->params.req.delay[i].dm = 2010cdaba892SXin LI htole32(set_eqd[i].delay_multiplier); 2011cdaba892SXin LI } 2012cdaba892SXin LI 2013cdaba892SXin LI 2014cdaba892SXin LI /* command post */ 2015cdaba892SXin LI rc = oce_mbox_post(sc, &mbx, NULL); 2016cdaba892SXin LI 2017cdaba892SXin LI if (!rc) 2018cdaba892SXin LI rc = fwcmd->hdr.u0.rsp.status; 2019cdaba892SXin LI if (rc) 20205fbb6830SXin LI device_printf(sc->dev, 20215fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 20225fbb6830SXin LI __FUNCTION__, rc, 20235fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 2024cdaba892SXin LI } 2025cdaba892SXin LI 2026291a1934SXin LI int 2027b41206d8SXin LI oce_get_profile_config(POCE_SOFTC sc, uint32_t max_rss) 2028291a1934SXin LI { 2029291a1934SXin LI struct oce_mbx mbx; 2030291a1934SXin LI struct mbx_common_get_profile_config *fwcmd; 2031291a1934SXin LI int rc = 0; 2032291a1934SXin LI int version = 0; 2033291a1934SXin LI struct oce_mq_sge *sgl; 2034291a1934SXin LI OCE_DMA_MEM dma; 2035291a1934SXin LI uint32_t desc_count = 0; 2036291a1934SXin LI struct oce_nic_resc_desc *nic_desc = NULL; 2037291a1934SXin LI int i; 2038291a1934SXin LI boolean_t nic_desc_valid = FALSE; 2039cdaba892SXin LI 2040291a1934SXin LI if (IS_BE2(sc)) 2041291a1934SXin LI return -1; 2042291a1934SXin LI 2043291a1934SXin LI /* Allocate DMA mem*/ 2044291a1934SXin LI if (oce_dma_alloc(sc, sizeof(struct mbx_common_get_profile_config), 2045291a1934SXin LI &dma, 0)) 2046291a1934SXin LI return ENOMEM; 2047291a1934SXin LI 2048291a1934SXin LI /* Initialize MODIFY_EQ_DELAY ioctl header */ 2049291a1934SXin LI fwcmd = OCE_DMAPTR(&dma, struct mbx_common_get_profile_config); 2050291a1934SXin LI bzero(fwcmd, sizeof(struct mbx_common_get_profile_config)); 2051291a1934SXin LI 2052b41206d8SXin LI if (!IS_XE201(sc)) 2053291a1934SXin LI version = OCE_MBX_VER_V1; 2054291a1934SXin LI else 2055291a1934SXin LI version = OCE_MBX_VER_V0; 2056291a1934SXin LI 2057291a1934SXin LI bzero(&mbx, sizeof(struct oce_mbx)); 2058291a1934SXin LI mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 2059291a1934SXin LI MBX_SUBSYSTEM_COMMON, 2060291a1934SXin LI OPCODE_COMMON_GET_PROFILE_CONFIG, 2061291a1934SXin LI MBX_TIMEOUT_SEC, 2062291a1934SXin LI sizeof(struct mbx_common_get_profile_config), 2063291a1934SXin LI version); 2064291a1934SXin LI /* fill rest of mbx */ 2065291a1934SXin LI mbx.u0.s.embedded = 0; 2066291a1934SXin LI mbx.payload_length = sizeof(struct mbx_common_get_profile_config); 2067291a1934SXin LI mbx.u0.s.sge_count = 1; 2068291a1934SXin LI sgl = &mbx.payload.u0.u1.sgl[0]; 2069291a1934SXin LI sgl->pa_hi = htole32(upper_32_bits(dma.paddr)); 2070291a1934SXin LI sgl->pa_lo = htole32((dma.paddr) & 0xFFFFFFFF); 2071291a1934SXin LI sgl->length = htole32(mbx.payload_length); 2072291a1934SXin LI DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 2073291a1934SXin LI 2074291a1934SXin LI fwcmd->params.req.type = ACTIVE_PROFILE; 2075291a1934SXin LI 2076291a1934SXin LI /* command post */ 2077291a1934SXin LI rc = oce_mbox_post(sc, &mbx, NULL); 2078291a1934SXin LI if (!rc) 2079291a1934SXin LI rc = fwcmd->hdr.u0.rsp.status; 2080291a1934SXin LI if (rc) { 20815fbb6830SXin LI device_printf(sc->dev, 20825fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 20835fbb6830SXin LI __FUNCTION__, rc, 20845fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 2085291a1934SXin LI goto error; 2086291a1934SXin LI } 2087291a1934SXin LI 2088291a1934SXin LI nic_desc = (struct oce_nic_resc_desc *) fwcmd->params.rsp.resources; 2089291a1934SXin LI desc_count = HOST_32(fwcmd->params.rsp.desc_count); 2090291a1934SXin LI for (i = 0; i < desc_count; i++) { 2091291a1934SXin LI if ((nic_desc->desc_type == NIC_RESC_DESC_TYPE_V0) || 2092291a1934SXin LI (nic_desc->desc_type == NIC_RESC_DESC_TYPE_V1)) { 2093291a1934SXin LI nic_desc_valid = TRUE; 2094291a1934SXin LI break; 2095291a1934SXin LI } 2096291a1934SXin LI nic_desc = (struct oce_nic_resc_desc *) \ 2097291a1934SXin LI ((char *)nic_desc + nic_desc->desc_len); 2098291a1934SXin LI } 2099291a1934SXin LI if (!nic_desc_valid) { 2100291a1934SXin LI rc = -1; 2101291a1934SXin LI goto error; 2102291a1934SXin LI } 2103291a1934SXin LI else { 2104b41206d8SXin LI sc->max_vlans = HOST_16(nic_desc->vlan_count); 2105b41206d8SXin LI sc->nwqs = HOST_16(nic_desc->txq_count); 2106291a1934SXin LI if (sc->nwqs) 2107291a1934SXin LI sc->nwqs = MIN(sc->nwqs, OCE_MAX_WQ); 2108291a1934SXin LI else 2109291a1934SXin LI sc->nwqs = OCE_MAX_WQ; 2110291a1934SXin LI 2111b41206d8SXin LI sc->nrssqs = HOST_16(nic_desc->rssq_count); 2112b41206d8SXin LI if (sc->nrssqs) 2113b41206d8SXin LI sc->nrssqs = MIN(sc->nrssqs, max_rss); 2114b41206d8SXin LI else 2115b41206d8SXin LI sc->nrssqs = max_rss; 2116*74b8d63dSPedro F. Giffuni sc->nrqs = sc->nrssqs + 1; /* 1 for def RX */ 2117b41206d8SXin LI 2118291a1934SXin LI } 2119291a1934SXin LI error: 2120291a1934SXin LI oce_dma_free(sc, &dma); 2121291a1934SXin LI return rc; 2122291a1934SXin LI 2123291a1934SXin LI } 2124291a1934SXin LI 2125291a1934SXin LI int 2126291a1934SXin LI oce_get_func_config(POCE_SOFTC sc) 2127291a1934SXin LI { 2128291a1934SXin LI struct oce_mbx mbx; 2129291a1934SXin LI struct mbx_common_get_func_config *fwcmd; 2130291a1934SXin LI int rc = 0; 2131291a1934SXin LI int version = 0; 2132291a1934SXin LI struct oce_mq_sge *sgl; 2133291a1934SXin LI OCE_DMA_MEM dma; 2134291a1934SXin LI uint32_t desc_count = 0; 2135291a1934SXin LI struct oce_nic_resc_desc *nic_desc = NULL; 2136291a1934SXin LI int i; 2137291a1934SXin LI boolean_t nic_desc_valid = FALSE; 2138291a1934SXin LI uint32_t max_rss = 0; 2139291a1934SXin LI 2140291a1934SXin LI if ((IS_BE(sc) || IS_SH(sc)) && (!sc->be3_native)) 2141291a1934SXin LI max_rss = OCE_LEGACY_MODE_RSS; 2142291a1934SXin LI else 2143291a1934SXin LI max_rss = OCE_MAX_RSS; 2144291a1934SXin LI 2145291a1934SXin LI /* Allocate DMA mem*/ 2146291a1934SXin LI if (oce_dma_alloc(sc, sizeof(struct mbx_common_get_func_config), 2147291a1934SXin LI &dma, 0)) 2148291a1934SXin LI return ENOMEM; 2149291a1934SXin LI 2150291a1934SXin LI /* Initialize MODIFY_EQ_DELAY ioctl header */ 2151291a1934SXin LI fwcmd = OCE_DMAPTR(&dma, struct mbx_common_get_func_config); 2152291a1934SXin LI bzero(fwcmd, sizeof(struct mbx_common_get_func_config)); 2153291a1934SXin LI 2154291a1934SXin LI if (IS_SH(sc)) 2155291a1934SXin LI version = OCE_MBX_VER_V1; 2156291a1934SXin LI else 2157291a1934SXin LI version = OCE_MBX_VER_V0; 2158291a1934SXin LI 2159291a1934SXin LI bzero(&mbx, sizeof(struct oce_mbx)); 2160291a1934SXin LI mbx_common_req_hdr_init(&fwcmd->hdr, 0, 0, 2161291a1934SXin LI MBX_SUBSYSTEM_COMMON, 2162291a1934SXin LI OPCODE_COMMON_GET_FUNCTION_CONFIG, 2163291a1934SXin LI MBX_TIMEOUT_SEC, 2164291a1934SXin LI sizeof(struct mbx_common_get_func_config), 2165291a1934SXin LI version); 2166291a1934SXin LI /* fill rest of mbx */ 2167291a1934SXin LI mbx.u0.s.embedded = 0; 2168291a1934SXin LI mbx.payload_length = sizeof(struct mbx_common_get_func_config); 2169291a1934SXin LI mbx.u0.s.sge_count = 1; 2170291a1934SXin LI sgl = &mbx.payload.u0.u1.sgl[0]; 2171291a1934SXin LI sgl->pa_hi = htole32(upper_32_bits(dma.paddr)); 2172291a1934SXin LI sgl->pa_lo = htole32((dma.paddr) & 0xFFFFFFFF); 2173291a1934SXin LI sgl->length = htole32(mbx.payload_length); 2174291a1934SXin LI DW_SWAP(u32ptr(&mbx), mbx.payload_length + OCE_BMBX_RHDR_SZ); 2175291a1934SXin LI 2176291a1934SXin LI /* command post */ 2177291a1934SXin LI rc = oce_mbox_post(sc, &mbx, NULL); 2178291a1934SXin LI if (!rc) 2179291a1934SXin LI rc = fwcmd->hdr.u0.rsp.status; 2180291a1934SXin LI if (rc) { 21815fbb6830SXin LI device_printf(sc->dev, 21825fbb6830SXin LI "%s failed - cmd status: %d addi status: %d\n", 21835fbb6830SXin LI __FUNCTION__, rc, 21845fbb6830SXin LI fwcmd->hdr.u0.rsp.additional_status); 2185291a1934SXin LI goto error; 2186291a1934SXin LI } 2187291a1934SXin LI 2188291a1934SXin LI nic_desc = (struct oce_nic_resc_desc *) fwcmd->params.rsp.resources; 2189291a1934SXin LI desc_count = HOST_32(fwcmd->params.rsp.desc_count); 2190291a1934SXin LI for (i = 0; i < desc_count; i++) { 2191291a1934SXin LI if ((nic_desc->desc_type == NIC_RESC_DESC_TYPE_V0) || 2192291a1934SXin LI (nic_desc->desc_type == NIC_RESC_DESC_TYPE_V1)) { 2193291a1934SXin LI nic_desc_valid = TRUE; 2194291a1934SXin LI break; 2195291a1934SXin LI } 2196291a1934SXin LI nic_desc = (struct oce_nic_resc_desc *) \ 2197291a1934SXin LI ((char *)nic_desc + nic_desc->desc_len); 2198291a1934SXin LI } 2199291a1934SXin LI if (!nic_desc_valid) { 2200291a1934SXin LI rc = -1; 2201291a1934SXin LI goto error; 2202291a1934SXin LI } 2203291a1934SXin LI else { 22045fbb6830SXin LI sc->max_vlans = nic_desc->vlan_count; 2205291a1934SXin LI sc->nwqs = HOST_32(nic_desc->txq_count); 2206291a1934SXin LI if (sc->nwqs) 2207291a1934SXin LI sc->nwqs = MIN(sc->nwqs, OCE_MAX_WQ); 2208291a1934SXin LI else 2209291a1934SXin LI sc->nwqs = OCE_MAX_WQ; 2210291a1934SXin LI 2211291a1934SXin LI sc->nrssqs = HOST_32(nic_desc->rssq_count); 2212291a1934SXin LI if (sc->nrssqs) 2213291a1934SXin LI sc->nrssqs = MIN(sc->nrssqs, max_rss); 2214291a1934SXin LI else 2215291a1934SXin LI sc->nrssqs = max_rss; 2216*74b8d63dSPedro F. Giffuni sc->nrqs = sc->nrssqs + 1; /* 1 for def RX */ 2217291a1934SXin LI } 2218291a1934SXin LI error: 2219291a1934SXin LI oce_dma_free(sc, &dma); 2220291a1934SXin LI return rc; 2221291a1934SXin LI 2222291a1934SXin LI } 2223