xref: /freebsd/sys/dev/oce/oce_if.c (revision 291a1934fa36be527bba60f5d24688687118b29a)
12f345d8eSLuigi Rizzo /*-
2*291a1934SXin LI  * Copyright (C) 2013 Emulex
32f345d8eSLuigi Rizzo  * All rights reserved.
42f345d8eSLuigi Rizzo  *
52f345d8eSLuigi Rizzo  * Redistribution and use in source and binary forms, with or without
62f345d8eSLuigi Rizzo  * modification, are permitted provided that the following conditions are met:
72f345d8eSLuigi Rizzo  *
82f345d8eSLuigi Rizzo  * 1. Redistributions of source code must retain the above copyright notice,
92f345d8eSLuigi Rizzo  *    this list of conditions and the following disclaimer.
102f345d8eSLuigi Rizzo  *
112f345d8eSLuigi Rizzo  * 2. Redistributions in binary form must reproduce the above copyright
122f345d8eSLuigi Rizzo  *    notice, this list of conditions and the following disclaimer in the
132f345d8eSLuigi Rizzo  *    documentation and/or other materials provided with the distribution.
142f345d8eSLuigi Rizzo  *
152f345d8eSLuigi Rizzo  * 3. Neither the name of the Emulex Corporation nor the names of its
162f345d8eSLuigi Rizzo  *    contributors may be used to endorse or promote products derived from
172f345d8eSLuigi Rizzo  *    this software without specific prior written permission.
182f345d8eSLuigi Rizzo  *
192f345d8eSLuigi Rizzo  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
202f345d8eSLuigi Rizzo  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
212f345d8eSLuigi Rizzo  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
222f345d8eSLuigi Rizzo  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
232f345d8eSLuigi Rizzo  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
242f345d8eSLuigi Rizzo  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
252f345d8eSLuigi Rizzo  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
262f345d8eSLuigi Rizzo  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
272f345d8eSLuigi Rizzo  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
282f345d8eSLuigi Rizzo  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
292f345d8eSLuigi Rizzo  * POSSIBILITY OF SUCH DAMAGE.
302f345d8eSLuigi Rizzo  *
312f345d8eSLuigi Rizzo  * Contact Information:
322f345d8eSLuigi Rizzo  * freebsd-drivers@emulex.com
332f345d8eSLuigi Rizzo  *
342f345d8eSLuigi Rizzo  * Emulex
352f345d8eSLuigi Rizzo  * 3333 Susan Street
362f345d8eSLuigi Rizzo  * Costa Mesa, CA 92626
372f345d8eSLuigi Rizzo  */
382f345d8eSLuigi Rizzo 
39cdaba892SXin LI 
402f345d8eSLuigi Rizzo /* $FreeBSD$ */
412f345d8eSLuigi Rizzo 
42ad512958SBjoern A. Zeeb #include "opt_inet6.h"
43ad512958SBjoern A. Zeeb #include "opt_inet.h"
44ad512958SBjoern A. Zeeb 
452f345d8eSLuigi Rizzo #include "oce_if.h"
462f345d8eSLuigi Rizzo 
472f345d8eSLuigi Rizzo 
482f345d8eSLuigi Rizzo /* Driver entry points prototypes */
492f345d8eSLuigi Rizzo static int  oce_probe(device_t dev);
502f345d8eSLuigi Rizzo static int  oce_attach(device_t dev);
512f345d8eSLuigi Rizzo static int  oce_detach(device_t dev);
522f345d8eSLuigi Rizzo static int  oce_shutdown(device_t dev);
532f345d8eSLuigi Rizzo static int  oce_ioctl(struct ifnet *ifp, u_long command, caddr_t data);
542f345d8eSLuigi Rizzo static void oce_init(void *xsc);
552f345d8eSLuigi Rizzo static int  oce_multiq_start(struct ifnet *ifp, struct mbuf *m);
562f345d8eSLuigi Rizzo static void oce_multiq_flush(struct ifnet *ifp);
572f345d8eSLuigi Rizzo 
582f345d8eSLuigi Rizzo /* Driver interrupt routines protypes */
592f345d8eSLuigi Rizzo static void oce_intr(void *arg, int pending);
602f345d8eSLuigi Rizzo static int  oce_setup_intr(POCE_SOFTC sc);
612f345d8eSLuigi Rizzo static int  oce_fast_isr(void *arg);
622f345d8eSLuigi Rizzo static int  oce_alloc_intr(POCE_SOFTC sc, int vector,
632f345d8eSLuigi Rizzo 			  void (*isr) (void *arg, int pending));
642f345d8eSLuigi Rizzo 
652f345d8eSLuigi Rizzo /* Media callbacks prototypes */
662f345d8eSLuigi Rizzo static void oce_media_status(struct ifnet *ifp, struct ifmediareq *req);
672f345d8eSLuigi Rizzo static int  oce_media_change(struct ifnet *ifp);
682f345d8eSLuigi Rizzo 
692f345d8eSLuigi Rizzo /* Transmit routines prototypes */
702f345d8eSLuigi Rizzo static int  oce_tx(POCE_SOFTC sc, struct mbuf **mpp, int wq_index);
712f345d8eSLuigi Rizzo static void oce_tx_restart(POCE_SOFTC sc, struct oce_wq *wq);
722f345d8eSLuigi Rizzo static void oce_tx_complete(struct oce_wq *wq, uint32_t wqe_idx,
732f345d8eSLuigi Rizzo 					uint32_t status);
742f345d8eSLuigi Rizzo static int  oce_multiq_transmit(struct ifnet *ifp, struct mbuf *m,
752f345d8eSLuigi Rizzo 				 struct oce_wq *wq);
762f345d8eSLuigi Rizzo 
772f345d8eSLuigi Rizzo /* Receive routines prototypes */
782f345d8eSLuigi Rizzo static void oce_discard_rx_comp(struct oce_rq *rq, struct oce_nic_rx_cqe *cqe);
792f345d8eSLuigi Rizzo static int  oce_cqe_vtp_valid(POCE_SOFTC sc, struct oce_nic_rx_cqe *cqe);
802f345d8eSLuigi Rizzo static int  oce_cqe_portid_valid(POCE_SOFTC sc, struct oce_nic_rx_cqe *cqe);
812f345d8eSLuigi Rizzo static void oce_rx(struct oce_rq *rq, uint32_t rqe_idx,
822f345d8eSLuigi Rizzo 						struct oce_nic_rx_cqe *cqe);
832f345d8eSLuigi Rizzo 
842f345d8eSLuigi Rizzo /* Helper function prototypes in this file */
852f345d8eSLuigi Rizzo static int  oce_attach_ifp(POCE_SOFTC sc);
862f345d8eSLuigi Rizzo static void oce_add_vlan(void *arg, struct ifnet *ifp, uint16_t vtag);
872f345d8eSLuigi Rizzo static void oce_del_vlan(void *arg, struct ifnet *ifp, uint16_t vtag);
882f345d8eSLuigi Rizzo static int  oce_vid_config(POCE_SOFTC sc);
892f345d8eSLuigi Rizzo static void oce_mac_addr_set(POCE_SOFTC sc);
902f345d8eSLuigi Rizzo static int  oce_handle_passthrough(struct ifnet *ifp, caddr_t data);
912f345d8eSLuigi Rizzo static void oce_local_timer(void *arg);
922f345d8eSLuigi Rizzo static void oce_if_deactivate(POCE_SOFTC sc);
932f345d8eSLuigi Rizzo static void oce_if_activate(POCE_SOFTC sc);
942f345d8eSLuigi Rizzo static void setup_max_queues_want(POCE_SOFTC sc);
952f345d8eSLuigi Rizzo static void update_queues_got(POCE_SOFTC sc);
969bd3250aSLuigi Rizzo static void process_link_state(POCE_SOFTC sc,
979bd3250aSLuigi Rizzo 		 struct oce_async_cqe_link_state *acqe);
98cdaba892SXin LI static int oce_tx_asic_stall_verify(POCE_SOFTC sc, struct mbuf *m);
99*291a1934SXin LI static void oce_get_config(POCE_SOFTC sc);
100cdaba892SXin LI static struct mbuf *oce_insert_vlan_tag(POCE_SOFTC sc, struct mbuf *m, boolean_t *complete);
1019bd3250aSLuigi Rizzo 
1029bd3250aSLuigi Rizzo /* IP specific */
1039bd3250aSLuigi Rizzo #if defined(INET6) || defined(INET)
1049bd3250aSLuigi Rizzo static int  oce_init_lro(POCE_SOFTC sc);
1059bd3250aSLuigi Rizzo static void oce_rx_flush_lro(struct oce_rq *rq);
1069bd3250aSLuigi Rizzo static struct mbuf * oce_tso_setup(POCE_SOFTC sc, struct mbuf **mpp);
1079bd3250aSLuigi Rizzo #endif
1082f345d8eSLuigi Rizzo 
1092f345d8eSLuigi Rizzo static device_method_t oce_dispatch[] = {
1102f345d8eSLuigi Rizzo 	DEVMETHOD(device_probe, oce_probe),
1112f345d8eSLuigi Rizzo 	DEVMETHOD(device_attach, oce_attach),
1122f345d8eSLuigi Rizzo 	DEVMETHOD(device_detach, oce_detach),
1132f345d8eSLuigi Rizzo 	DEVMETHOD(device_shutdown, oce_shutdown),
11461bfd867SSofian Brabez 
11561bfd867SSofian Brabez 	DEVMETHOD_END
1162f345d8eSLuigi Rizzo };
1172f345d8eSLuigi Rizzo 
1182f345d8eSLuigi Rizzo static driver_t oce_driver = {
1192f345d8eSLuigi Rizzo 	"oce",
1202f345d8eSLuigi Rizzo 	oce_dispatch,
1212f345d8eSLuigi Rizzo 	sizeof(OCE_SOFTC)
1222f345d8eSLuigi Rizzo };
1232f345d8eSLuigi Rizzo static devclass_t oce_devclass;
1242f345d8eSLuigi Rizzo 
1252f345d8eSLuigi Rizzo 
1262f345d8eSLuigi Rizzo DRIVER_MODULE(oce, pci, oce_driver, oce_devclass, 0, 0);
1272f345d8eSLuigi Rizzo MODULE_DEPEND(oce, pci, 1, 1, 1);
1282f345d8eSLuigi Rizzo MODULE_DEPEND(oce, ether, 1, 1, 1);
1292f345d8eSLuigi Rizzo MODULE_VERSION(oce, 1);
1302f345d8eSLuigi Rizzo 
1312f345d8eSLuigi Rizzo 
1322f345d8eSLuigi Rizzo /* global vars */
1332f345d8eSLuigi Rizzo const char component_revision[32] = {"///" COMPONENT_REVISION "///"};
1342f345d8eSLuigi Rizzo 
1352f345d8eSLuigi Rizzo /* Module capabilites and parameters */
1362f345d8eSLuigi Rizzo uint32_t oce_max_rsp_handled = OCE_MAX_RSP_HANDLED;
1372f345d8eSLuigi Rizzo uint32_t oce_enable_rss = OCE_MODCAP_RSS;
1382f345d8eSLuigi Rizzo 
1392f345d8eSLuigi Rizzo 
1402f345d8eSLuigi Rizzo TUNABLE_INT("hw.oce.max_rsp_handled", &oce_max_rsp_handled);
1412f345d8eSLuigi Rizzo TUNABLE_INT("hw.oce.enable_rss", &oce_enable_rss);
1422f345d8eSLuigi Rizzo 
1432f345d8eSLuigi Rizzo 
1442f345d8eSLuigi Rizzo /* Supported devices table */
1452f345d8eSLuigi Rizzo static uint32_t supportedDevices[] =  {
1462f345d8eSLuigi Rizzo 	(PCI_VENDOR_SERVERENGINES << 16) | PCI_PRODUCT_BE2,
1472f345d8eSLuigi Rizzo 	(PCI_VENDOR_SERVERENGINES << 16) | PCI_PRODUCT_BE3,
1482f345d8eSLuigi Rizzo 	(PCI_VENDOR_EMULEX << 16) | PCI_PRODUCT_BE3,
1492f345d8eSLuigi Rizzo 	(PCI_VENDOR_EMULEX << 16) | PCI_PRODUCT_XE201,
1502f345d8eSLuigi Rizzo 	(PCI_VENDOR_EMULEX << 16) | PCI_PRODUCT_XE201_VF,
151*291a1934SXin LI 	(PCI_VENDOR_EMULEX << 16) | PCI_PRODUCT_SH
1522f345d8eSLuigi Rizzo };
1532f345d8eSLuigi Rizzo 
1542f345d8eSLuigi Rizzo 
1552f345d8eSLuigi Rizzo 
1562f345d8eSLuigi Rizzo 
1572f345d8eSLuigi Rizzo /*****************************************************************************
1582f345d8eSLuigi Rizzo  *			Driver entry points functions                        *
1592f345d8eSLuigi Rizzo  *****************************************************************************/
1602f345d8eSLuigi Rizzo 
1612f345d8eSLuigi Rizzo static int
1622f345d8eSLuigi Rizzo oce_probe(device_t dev)
1632f345d8eSLuigi Rizzo {
1649bd3250aSLuigi Rizzo 	uint16_t vendor = 0;
1659bd3250aSLuigi Rizzo 	uint16_t device = 0;
1669bd3250aSLuigi Rizzo 	int i = 0;
1679bd3250aSLuigi Rizzo 	char str[256] = {0};
1682f345d8eSLuigi Rizzo 	POCE_SOFTC sc;
1692f345d8eSLuigi Rizzo 
1702f345d8eSLuigi Rizzo 	sc = device_get_softc(dev);
1712f345d8eSLuigi Rizzo 	bzero(sc, sizeof(OCE_SOFTC));
1722f345d8eSLuigi Rizzo 	sc->dev = dev;
1732f345d8eSLuigi Rizzo 
1742f345d8eSLuigi Rizzo 	vendor = pci_get_vendor(dev);
1752f345d8eSLuigi Rizzo 	device = pci_get_device(dev);
1762f345d8eSLuigi Rizzo 
1779bd3250aSLuigi Rizzo 	for (i = 0; i < (sizeof(supportedDevices) / sizeof(uint32_t)); i++) {
1782f345d8eSLuigi Rizzo 		if (vendor == ((supportedDevices[i] >> 16) & 0xffff)) {
1792f345d8eSLuigi Rizzo 			if (device == (supportedDevices[i] & 0xffff)) {
1809bd3250aSLuigi Rizzo 				sprintf(str, "%s:%s", "Emulex CNA NIC function",
1812f345d8eSLuigi Rizzo 					component_revision);
1822f345d8eSLuigi Rizzo 				device_set_desc_copy(dev, str);
1832f345d8eSLuigi Rizzo 
1842f345d8eSLuigi Rizzo 				switch (device) {
1852f345d8eSLuigi Rizzo 				case PCI_PRODUCT_BE2:
1862f345d8eSLuigi Rizzo 					sc->flags |= OCE_FLAGS_BE2;
1872f345d8eSLuigi Rizzo 					break;
1882f345d8eSLuigi Rizzo 				case PCI_PRODUCT_BE3:
1892f345d8eSLuigi Rizzo 					sc->flags |= OCE_FLAGS_BE3;
1902f345d8eSLuigi Rizzo 					break;
1912f345d8eSLuigi Rizzo 				case PCI_PRODUCT_XE201:
1922f345d8eSLuigi Rizzo 				case PCI_PRODUCT_XE201_VF:
1932f345d8eSLuigi Rizzo 					sc->flags |= OCE_FLAGS_XE201;
1942f345d8eSLuigi Rizzo 					break;
195*291a1934SXin LI 				case PCI_PRODUCT_SH:
196*291a1934SXin LI 					sc->flags |= OCE_FLAGS_SH;
197*291a1934SXin LI 					break;
1982f345d8eSLuigi Rizzo 				default:
1992f345d8eSLuigi Rizzo 					return ENXIO;
2002f345d8eSLuigi Rizzo 				}
2012f345d8eSLuigi Rizzo 				return BUS_PROBE_DEFAULT;
2022f345d8eSLuigi Rizzo 			}
2032f345d8eSLuigi Rizzo 		}
2042f345d8eSLuigi Rizzo 	}
2052f345d8eSLuigi Rizzo 
2062f345d8eSLuigi Rizzo 	return ENXIO;
2072f345d8eSLuigi Rizzo }
2082f345d8eSLuigi Rizzo 
2092f345d8eSLuigi Rizzo 
2102f345d8eSLuigi Rizzo static int
2112f345d8eSLuigi Rizzo oce_attach(device_t dev)
2122f345d8eSLuigi Rizzo {
2132f345d8eSLuigi Rizzo 	POCE_SOFTC sc;
2142f345d8eSLuigi Rizzo 	int rc = 0;
2152f345d8eSLuigi Rizzo 
2162f345d8eSLuigi Rizzo 	sc = device_get_softc(dev);
2172f345d8eSLuigi Rizzo 
2182f345d8eSLuigi Rizzo 	rc = oce_hw_pci_alloc(sc);
2192f345d8eSLuigi Rizzo 	if (rc)
2202f345d8eSLuigi Rizzo 		return rc;
2212f345d8eSLuigi Rizzo 
2222f345d8eSLuigi Rizzo 	sc->tx_ring_size = OCE_TX_RING_SIZE;
2232f345d8eSLuigi Rizzo 	sc->rx_ring_size = OCE_RX_RING_SIZE;
2242f345d8eSLuigi Rizzo 	sc->rq_frag_size = OCE_RQ_BUF_SIZE;
2252f345d8eSLuigi Rizzo 	sc->flow_control = OCE_DEFAULT_FLOW_CONTROL;
2262f345d8eSLuigi Rizzo 	sc->promisc	 = OCE_DEFAULT_PROMISCUOUS;
2272f345d8eSLuigi Rizzo 
2282f345d8eSLuigi Rizzo 	LOCK_CREATE(&sc->bmbx_lock, "Mailbox_lock");
2292f345d8eSLuigi Rizzo 	LOCK_CREATE(&sc->dev_lock,  "Device_lock");
2302f345d8eSLuigi Rizzo 
2312f345d8eSLuigi Rizzo 	/* initialise the hardware */
2322f345d8eSLuigi Rizzo 	rc = oce_hw_init(sc);
2332f345d8eSLuigi Rizzo 	if (rc)
2342f345d8eSLuigi Rizzo 		goto pci_res_free;
2352f345d8eSLuigi Rizzo 
236*291a1934SXin LI 	oce_get_config(sc);
237*291a1934SXin LI 
2382f345d8eSLuigi Rizzo 	setup_max_queues_want(sc);
2392f345d8eSLuigi Rizzo 
2402f345d8eSLuigi Rizzo 	rc = oce_setup_intr(sc);
2412f345d8eSLuigi Rizzo 	if (rc)
2422f345d8eSLuigi Rizzo 		goto mbox_free;
2432f345d8eSLuigi Rizzo 
2442f345d8eSLuigi Rizzo 	rc = oce_queue_init_all(sc);
2452f345d8eSLuigi Rizzo 	if (rc)
2462f345d8eSLuigi Rizzo 		goto intr_free;
2472f345d8eSLuigi Rizzo 
2482f345d8eSLuigi Rizzo 	rc = oce_attach_ifp(sc);
2492f345d8eSLuigi Rizzo 	if (rc)
2502f345d8eSLuigi Rizzo 		goto queues_free;
2512f345d8eSLuigi Rizzo 
252ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
2532f345d8eSLuigi Rizzo 	rc = oce_init_lro(sc);
2542f345d8eSLuigi Rizzo 	if (rc)
2552f345d8eSLuigi Rizzo 		goto ifp_free;
256ad512958SBjoern A. Zeeb #endif
2572f345d8eSLuigi Rizzo 
2582f345d8eSLuigi Rizzo 	rc = oce_hw_start(sc);
2592f345d8eSLuigi Rizzo 	if (rc)
260db702c59SEitan Adler 		goto lro_free;
2612f345d8eSLuigi Rizzo 
2622f345d8eSLuigi Rizzo 	sc->vlan_attach = EVENTHANDLER_REGISTER(vlan_config,
2632f345d8eSLuigi Rizzo 				oce_add_vlan, sc, EVENTHANDLER_PRI_FIRST);
2642f345d8eSLuigi Rizzo 	sc->vlan_detach = EVENTHANDLER_REGISTER(vlan_unconfig,
2652f345d8eSLuigi Rizzo 				oce_del_vlan, sc, EVENTHANDLER_PRI_FIRST);
2662f345d8eSLuigi Rizzo 
2672f345d8eSLuigi Rizzo 	rc = oce_stats_init(sc);
2682f345d8eSLuigi Rizzo 	if (rc)
2692f345d8eSLuigi Rizzo 		goto vlan_free;
2702f345d8eSLuigi Rizzo 
2712f345d8eSLuigi Rizzo 	oce_add_sysctls(sc);
2722f345d8eSLuigi Rizzo 
2732f345d8eSLuigi Rizzo 	callout_init(&sc->timer, CALLOUT_MPSAFE);
2742f345d8eSLuigi Rizzo 	rc = callout_reset(&sc->timer, 2 * hz, oce_local_timer, sc);
2752f345d8eSLuigi Rizzo 	if (rc)
2762f345d8eSLuigi Rizzo 		goto stats_free;
2772f345d8eSLuigi Rizzo 
2782f345d8eSLuigi Rizzo 	return 0;
2792f345d8eSLuigi Rizzo 
2802f345d8eSLuigi Rizzo stats_free:
2812f345d8eSLuigi Rizzo 	callout_drain(&sc->timer);
2822f345d8eSLuigi Rizzo 	oce_stats_free(sc);
2832f345d8eSLuigi Rizzo vlan_free:
2842f345d8eSLuigi Rizzo 	if (sc->vlan_attach)
2852f345d8eSLuigi Rizzo 		EVENTHANDLER_DEREGISTER(vlan_config, sc->vlan_attach);
2862f345d8eSLuigi Rizzo 	if (sc->vlan_detach)
2872f345d8eSLuigi Rizzo 		EVENTHANDLER_DEREGISTER(vlan_unconfig, sc->vlan_detach);
2882f345d8eSLuigi Rizzo 	oce_hw_intr_disable(sc);
2892f345d8eSLuigi Rizzo lro_free:
290ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
2912f345d8eSLuigi Rizzo 	oce_free_lro(sc);
2922f345d8eSLuigi Rizzo ifp_free:
293ad512958SBjoern A. Zeeb #endif
2942f345d8eSLuigi Rizzo 	ether_ifdetach(sc->ifp);
2952f345d8eSLuigi Rizzo 	if_free(sc->ifp);
2962f345d8eSLuigi Rizzo queues_free:
2972f345d8eSLuigi Rizzo 	oce_queue_release_all(sc);
2982f345d8eSLuigi Rizzo intr_free:
2992f345d8eSLuigi Rizzo 	oce_intr_free(sc);
3002f345d8eSLuigi Rizzo mbox_free:
3012f345d8eSLuigi Rizzo 	oce_dma_free(sc, &sc->bsmbx);
3022f345d8eSLuigi Rizzo pci_res_free:
3032f345d8eSLuigi Rizzo 	oce_hw_pci_free(sc);
3042f345d8eSLuigi Rizzo 	LOCK_DESTROY(&sc->dev_lock);
3052f345d8eSLuigi Rizzo 	LOCK_DESTROY(&sc->bmbx_lock);
3062f345d8eSLuigi Rizzo 	return rc;
3072f345d8eSLuigi Rizzo 
3082f345d8eSLuigi Rizzo }
3092f345d8eSLuigi Rizzo 
3102f345d8eSLuigi Rizzo 
3112f345d8eSLuigi Rizzo static int
3122f345d8eSLuigi Rizzo oce_detach(device_t dev)
3132f345d8eSLuigi Rizzo {
3142f345d8eSLuigi Rizzo 	POCE_SOFTC sc = device_get_softc(dev);
3152f345d8eSLuigi Rizzo 
3162f345d8eSLuigi Rizzo 	LOCK(&sc->dev_lock);
3172f345d8eSLuigi Rizzo 	oce_if_deactivate(sc);
3182f345d8eSLuigi Rizzo 	UNLOCK(&sc->dev_lock);
3192f345d8eSLuigi Rizzo 
3202f345d8eSLuigi Rizzo 	callout_drain(&sc->timer);
3212f345d8eSLuigi Rizzo 
3222f345d8eSLuigi Rizzo 	if (sc->vlan_attach != NULL)
3232f345d8eSLuigi Rizzo 		EVENTHANDLER_DEREGISTER(vlan_config, sc->vlan_attach);
3242f345d8eSLuigi Rizzo 	if (sc->vlan_detach != NULL)
3252f345d8eSLuigi Rizzo 		EVENTHANDLER_DEREGISTER(vlan_unconfig, sc->vlan_detach);
3262f345d8eSLuigi Rizzo 
3272f345d8eSLuigi Rizzo 	ether_ifdetach(sc->ifp);
3282f345d8eSLuigi Rizzo 
3292f345d8eSLuigi Rizzo 	if_free(sc->ifp);
3302f345d8eSLuigi Rizzo 
3312f345d8eSLuigi Rizzo 	oce_hw_shutdown(sc);
3322f345d8eSLuigi Rizzo 
3332f345d8eSLuigi Rizzo 	bus_generic_detach(dev);
3342f345d8eSLuigi Rizzo 
3352f345d8eSLuigi Rizzo 	return 0;
3362f345d8eSLuigi Rizzo }
3372f345d8eSLuigi Rizzo 
3382f345d8eSLuigi Rizzo 
3392f345d8eSLuigi Rizzo static int
3402f345d8eSLuigi Rizzo oce_shutdown(device_t dev)
3412f345d8eSLuigi Rizzo {
3422f345d8eSLuigi Rizzo 	int rc;
3432f345d8eSLuigi Rizzo 
3442f345d8eSLuigi Rizzo 	rc = oce_detach(dev);
3452f345d8eSLuigi Rizzo 
3462f345d8eSLuigi Rizzo 	return rc;
3472f345d8eSLuigi Rizzo }
3482f345d8eSLuigi Rizzo 
3492f345d8eSLuigi Rizzo 
3502f345d8eSLuigi Rizzo static int
3512f345d8eSLuigi Rizzo oce_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
3522f345d8eSLuigi Rizzo {
3532f345d8eSLuigi Rizzo 	struct ifreq *ifr = (struct ifreq *)data;
3542f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ifp->if_softc;
3552f345d8eSLuigi Rizzo 	int rc = 0;
3562f345d8eSLuigi Rizzo 	uint32_t u;
3572f345d8eSLuigi Rizzo 
3582f345d8eSLuigi Rizzo 	switch (command) {
3592f345d8eSLuigi Rizzo 
3602f345d8eSLuigi Rizzo 	case SIOCGIFMEDIA:
3612f345d8eSLuigi Rizzo 		rc = ifmedia_ioctl(ifp, ifr, &sc->media, command);
3622f345d8eSLuigi Rizzo 		break;
3632f345d8eSLuigi Rizzo 
3642f345d8eSLuigi Rizzo 	case SIOCSIFMTU:
3652f345d8eSLuigi Rizzo 		if (ifr->ifr_mtu > OCE_MAX_MTU)
3662f345d8eSLuigi Rizzo 			rc = EINVAL;
3672f345d8eSLuigi Rizzo 		else
3682f345d8eSLuigi Rizzo 			ifp->if_mtu = ifr->ifr_mtu;
3692f345d8eSLuigi Rizzo 		break;
3702f345d8eSLuigi Rizzo 
3712f345d8eSLuigi Rizzo 	case SIOCSIFFLAGS:
3722f345d8eSLuigi Rizzo 		if (ifp->if_flags & IFF_UP) {
3732f345d8eSLuigi Rizzo 			if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
3742f345d8eSLuigi Rizzo 				sc->ifp->if_drv_flags |= IFF_DRV_RUNNING;
3752f345d8eSLuigi Rizzo 				oce_init(sc);
3762f345d8eSLuigi Rizzo 			}
3772f345d8eSLuigi Rizzo 			device_printf(sc->dev, "Interface Up\n");
3782f345d8eSLuigi Rizzo 		} else {
3792f345d8eSLuigi Rizzo 			LOCK(&sc->dev_lock);
3802f345d8eSLuigi Rizzo 
3812f345d8eSLuigi Rizzo 			sc->ifp->if_drv_flags &=
3822f345d8eSLuigi Rizzo 			    ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3832f345d8eSLuigi Rizzo 			oce_if_deactivate(sc);
3842f345d8eSLuigi Rizzo 
3852f345d8eSLuigi Rizzo 			UNLOCK(&sc->dev_lock);
3862f345d8eSLuigi Rizzo 
3872f345d8eSLuigi Rizzo 			device_printf(sc->dev, "Interface Down\n");
3882f345d8eSLuigi Rizzo 		}
3892f345d8eSLuigi Rizzo 
3902f345d8eSLuigi Rizzo 		if ((ifp->if_flags & IFF_PROMISC) && !sc->promisc) {
3912f345d8eSLuigi Rizzo 			sc->promisc = TRUE;
3922f345d8eSLuigi Rizzo 			oce_rxf_set_promiscuous(sc, sc->promisc);
3932f345d8eSLuigi Rizzo 		} else if (!(ifp->if_flags & IFF_PROMISC) && sc->promisc) {
3942f345d8eSLuigi Rizzo 			sc->promisc = FALSE;
3952f345d8eSLuigi Rizzo 			oce_rxf_set_promiscuous(sc, sc->promisc);
3962f345d8eSLuigi Rizzo 		}
3972f345d8eSLuigi Rizzo 
3982f345d8eSLuigi Rizzo 		break;
3992f345d8eSLuigi Rizzo 
4002f345d8eSLuigi Rizzo 	case SIOCADDMULTI:
4012f345d8eSLuigi Rizzo 	case SIOCDELMULTI:
4022f345d8eSLuigi Rizzo 		rc = oce_hw_update_multicast(sc);
4032f345d8eSLuigi Rizzo 		if (rc)
4042f345d8eSLuigi Rizzo 			device_printf(sc->dev,
4052f345d8eSLuigi Rizzo 				"Update multicast address failed\n");
4062f345d8eSLuigi Rizzo 		break;
4072f345d8eSLuigi Rizzo 
4082f345d8eSLuigi Rizzo 	case SIOCSIFCAP:
4092f345d8eSLuigi Rizzo 		u = ifr->ifr_reqcap ^ ifp->if_capenable;
4102f345d8eSLuigi Rizzo 
4112f345d8eSLuigi Rizzo 		if (u & IFCAP_TXCSUM) {
4122f345d8eSLuigi Rizzo 			ifp->if_capenable ^= IFCAP_TXCSUM;
4132f345d8eSLuigi Rizzo 			ifp->if_hwassist ^= (CSUM_TCP | CSUM_UDP | CSUM_IP);
4142f345d8eSLuigi Rizzo 
4152f345d8eSLuigi Rizzo 			if (IFCAP_TSO & ifp->if_capenable &&
4162f345d8eSLuigi Rizzo 			    !(IFCAP_TXCSUM & ifp->if_capenable)) {
4172f345d8eSLuigi Rizzo 				ifp->if_capenable &= ~IFCAP_TSO;
4182f345d8eSLuigi Rizzo 				ifp->if_hwassist &= ~CSUM_TSO;
4192f345d8eSLuigi Rizzo 				if_printf(ifp,
4202f345d8eSLuigi Rizzo 					 "TSO disabled due to -txcsum.\n");
4212f345d8eSLuigi Rizzo 			}
4222f345d8eSLuigi Rizzo 		}
4232f345d8eSLuigi Rizzo 
4242f345d8eSLuigi Rizzo 		if (u & IFCAP_RXCSUM)
4252f345d8eSLuigi Rizzo 			ifp->if_capenable ^= IFCAP_RXCSUM;
4262f345d8eSLuigi Rizzo 
4272f345d8eSLuigi Rizzo 		if (u & IFCAP_TSO4) {
4282f345d8eSLuigi Rizzo 			ifp->if_capenable ^= IFCAP_TSO4;
4292f345d8eSLuigi Rizzo 
4302f345d8eSLuigi Rizzo 			if (IFCAP_TSO & ifp->if_capenable) {
4312f345d8eSLuigi Rizzo 				if (IFCAP_TXCSUM & ifp->if_capenable)
4322f345d8eSLuigi Rizzo 					ifp->if_hwassist |= CSUM_TSO;
4332f345d8eSLuigi Rizzo 				else {
4342f345d8eSLuigi Rizzo 					ifp->if_capenable &= ~IFCAP_TSO;
4352f345d8eSLuigi Rizzo 					ifp->if_hwassist &= ~CSUM_TSO;
4362f345d8eSLuigi Rizzo 					if_printf(ifp,
4372f345d8eSLuigi Rizzo 					    "Enable txcsum first.\n");
4382f345d8eSLuigi Rizzo 					rc = EAGAIN;
4392f345d8eSLuigi Rizzo 				}
4402f345d8eSLuigi Rizzo 			} else
4412f345d8eSLuigi Rizzo 				ifp->if_hwassist &= ~CSUM_TSO;
4422f345d8eSLuigi Rizzo 		}
4432f345d8eSLuigi Rizzo 
4442f345d8eSLuigi Rizzo 		if (u & IFCAP_VLAN_HWTAGGING)
4452f345d8eSLuigi Rizzo 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
4462f345d8eSLuigi Rizzo 
4472f345d8eSLuigi Rizzo 		if (u & IFCAP_VLAN_HWFILTER) {
4482f345d8eSLuigi Rizzo 			ifp->if_capenable ^= IFCAP_VLAN_HWFILTER;
4492f345d8eSLuigi Rizzo 			oce_vid_config(sc);
4502f345d8eSLuigi Rizzo 		}
451ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
4522f345d8eSLuigi Rizzo 		if (u & IFCAP_LRO)
4532f345d8eSLuigi Rizzo 			ifp->if_capenable ^= IFCAP_LRO;
454ad512958SBjoern A. Zeeb #endif
4552f345d8eSLuigi Rizzo 
4562f345d8eSLuigi Rizzo 		break;
4572f345d8eSLuigi Rizzo 
4582f345d8eSLuigi Rizzo 	case SIOCGPRIVATE_0:
4592f345d8eSLuigi Rizzo 		rc = oce_handle_passthrough(ifp, data);
4602f345d8eSLuigi Rizzo 		break;
4612f345d8eSLuigi Rizzo 	default:
4622f345d8eSLuigi Rizzo 		rc = ether_ioctl(ifp, command, data);
4632f345d8eSLuigi Rizzo 		break;
4642f345d8eSLuigi Rizzo 	}
4652f345d8eSLuigi Rizzo 
4662f345d8eSLuigi Rizzo 	return rc;
4672f345d8eSLuigi Rizzo }
4682f345d8eSLuigi Rizzo 
4692f345d8eSLuigi Rizzo 
4702f345d8eSLuigi Rizzo static void
4712f345d8eSLuigi Rizzo oce_init(void *arg)
4722f345d8eSLuigi Rizzo {
4732f345d8eSLuigi Rizzo 	POCE_SOFTC sc = arg;
4742f345d8eSLuigi Rizzo 
4752f345d8eSLuigi Rizzo 	LOCK(&sc->dev_lock);
4762f345d8eSLuigi Rizzo 
4772f345d8eSLuigi Rizzo 	if (sc->ifp->if_flags & IFF_UP) {
4782f345d8eSLuigi Rizzo 		oce_if_deactivate(sc);
4792f345d8eSLuigi Rizzo 		oce_if_activate(sc);
4802f345d8eSLuigi Rizzo 	}
4812f345d8eSLuigi Rizzo 
4822f345d8eSLuigi Rizzo 	UNLOCK(&sc->dev_lock);
4832f345d8eSLuigi Rizzo 
4842f345d8eSLuigi Rizzo }
4852f345d8eSLuigi Rizzo 
4862f345d8eSLuigi Rizzo 
4872f345d8eSLuigi Rizzo static int
4882f345d8eSLuigi Rizzo oce_multiq_start(struct ifnet *ifp, struct mbuf *m)
4892f345d8eSLuigi Rizzo {
4902f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ifp->if_softc;
4912f345d8eSLuigi Rizzo 	struct oce_wq *wq = NULL;
4922f345d8eSLuigi Rizzo 	int queue_index = 0;
4932f345d8eSLuigi Rizzo 	int status = 0;
4942f345d8eSLuigi Rizzo 
495*291a1934SXin LI 	if (!sc->link_status)
496*291a1934SXin LI 		return ENXIO;
497*291a1934SXin LI 
4982f345d8eSLuigi Rizzo 	if ((m->m_flags & M_FLOWID) != 0)
4992f345d8eSLuigi Rizzo 		queue_index = m->m_pkthdr.flowid % sc->nwqs;
5002f345d8eSLuigi Rizzo 
5012f345d8eSLuigi Rizzo 	wq = sc->wq[queue_index];
5022f345d8eSLuigi Rizzo 
503*291a1934SXin LI 	LOCK(&wq->tx_lock);
5042f345d8eSLuigi Rizzo 	status = oce_multiq_transmit(ifp, m, wq);
5052f345d8eSLuigi Rizzo 	UNLOCK(&wq->tx_lock);
506*291a1934SXin LI 
5072f345d8eSLuigi Rizzo 	return status;
5082f345d8eSLuigi Rizzo 
5092f345d8eSLuigi Rizzo }
5102f345d8eSLuigi Rizzo 
5112f345d8eSLuigi Rizzo 
5122f345d8eSLuigi Rizzo static void
5132f345d8eSLuigi Rizzo oce_multiq_flush(struct ifnet *ifp)
5142f345d8eSLuigi Rizzo {
5152f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ifp->if_softc;
5162f345d8eSLuigi Rizzo 	struct mbuf     *m;
5172f345d8eSLuigi Rizzo 	int i = 0;
5182f345d8eSLuigi Rizzo 
5192f345d8eSLuigi Rizzo 	for (i = 0; i < sc->nwqs; i++) {
5202f345d8eSLuigi Rizzo 		while ((m = buf_ring_dequeue_sc(sc->wq[i]->br)) != NULL)
5212f345d8eSLuigi Rizzo 			m_freem(m);
5222f345d8eSLuigi Rizzo 	}
5232f345d8eSLuigi Rizzo 	if_qflush(ifp);
5242f345d8eSLuigi Rizzo }
5252f345d8eSLuigi Rizzo 
5262f345d8eSLuigi Rizzo 
5272f345d8eSLuigi Rizzo 
5282f345d8eSLuigi Rizzo /*****************************************************************************
5292f345d8eSLuigi Rizzo  *                   Driver interrupt routines functions                     *
5302f345d8eSLuigi Rizzo  *****************************************************************************/
5312f345d8eSLuigi Rizzo 
5322f345d8eSLuigi Rizzo static void
5332f345d8eSLuigi Rizzo oce_intr(void *arg, int pending)
5342f345d8eSLuigi Rizzo {
5352f345d8eSLuigi Rizzo 
5362f345d8eSLuigi Rizzo 	POCE_INTR_INFO ii = (POCE_INTR_INFO) arg;
5372f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ii->sc;
5382f345d8eSLuigi Rizzo 	struct oce_eq *eq = ii->eq;
5392f345d8eSLuigi Rizzo 	struct oce_eqe *eqe;
5402f345d8eSLuigi Rizzo 	struct oce_cq *cq = NULL;
5412f345d8eSLuigi Rizzo 	int i, num_eqes = 0;
5422f345d8eSLuigi Rizzo 
5432f345d8eSLuigi Rizzo 
5442f345d8eSLuigi Rizzo 	bus_dmamap_sync(eq->ring->dma.tag, eq->ring->dma.map,
5452f345d8eSLuigi Rizzo 				 BUS_DMASYNC_POSTWRITE);
5462f345d8eSLuigi Rizzo 	do {
5472f345d8eSLuigi Rizzo 		eqe = RING_GET_CONSUMER_ITEM_VA(eq->ring, struct oce_eqe);
5482f345d8eSLuigi Rizzo 		if (eqe->evnt == 0)
5492f345d8eSLuigi Rizzo 			break;
5502f345d8eSLuigi Rizzo 		eqe->evnt = 0;
5512f345d8eSLuigi Rizzo 		bus_dmamap_sync(eq->ring->dma.tag, eq->ring->dma.map,
5522f345d8eSLuigi Rizzo 					BUS_DMASYNC_POSTWRITE);
5532f345d8eSLuigi Rizzo 		RING_GET(eq->ring, 1);
5542f345d8eSLuigi Rizzo 		num_eqes++;
5552f345d8eSLuigi Rizzo 
5562f345d8eSLuigi Rizzo 	} while (TRUE);
5572f345d8eSLuigi Rizzo 
5582f345d8eSLuigi Rizzo 	if (!num_eqes)
5592f345d8eSLuigi Rizzo 		goto eq_arm; /* Spurious */
5602f345d8eSLuigi Rizzo 
5612f345d8eSLuigi Rizzo  	/* Clear EQ entries, but dont arm */
5622f345d8eSLuigi Rizzo 	oce_arm_eq(sc, eq->eq_id, num_eqes, FALSE, FALSE);
5632f345d8eSLuigi Rizzo 
5642f345d8eSLuigi Rizzo 	/* Process TX, RX and MCC. But dont arm CQ*/
5652f345d8eSLuigi Rizzo 	for (i = 0; i < eq->cq_valid; i++) {
5662f345d8eSLuigi Rizzo 		cq = eq->cq[i];
5672f345d8eSLuigi Rizzo 		(*cq->cq_handler)(cq->cb_arg);
5682f345d8eSLuigi Rizzo 	}
5692f345d8eSLuigi Rizzo 
5702f345d8eSLuigi Rizzo 	/* Arm all cqs connected to this EQ */
5712f345d8eSLuigi Rizzo 	for (i = 0; i < eq->cq_valid; i++) {
5722f345d8eSLuigi Rizzo 		cq = eq->cq[i];
5732f345d8eSLuigi Rizzo 		oce_arm_cq(sc, cq->cq_id, 0, TRUE);
5742f345d8eSLuigi Rizzo 	}
5752f345d8eSLuigi Rizzo 
5762f345d8eSLuigi Rizzo eq_arm:
5772f345d8eSLuigi Rizzo 	oce_arm_eq(sc, eq->eq_id, 0, TRUE, FALSE);
578cdaba892SXin LI 
5792f345d8eSLuigi Rizzo 	return;
5802f345d8eSLuigi Rizzo }
5812f345d8eSLuigi Rizzo 
5822f345d8eSLuigi Rizzo 
5832f345d8eSLuigi Rizzo static int
5842f345d8eSLuigi Rizzo oce_setup_intr(POCE_SOFTC sc)
5852f345d8eSLuigi Rizzo {
5862f345d8eSLuigi Rizzo 	int rc = 0, use_intx = 0;
5872f345d8eSLuigi Rizzo 	int vector = 0, req_vectors = 0;
5882f345d8eSLuigi Rizzo 
589*291a1934SXin LI 	if (is_rss_enabled(sc))
5902f345d8eSLuigi Rizzo 		req_vectors = MAX((sc->nrqs - 1), sc->nwqs);
5912f345d8eSLuigi Rizzo 	else
5922f345d8eSLuigi Rizzo 		req_vectors = 1;
5932f345d8eSLuigi Rizzo 
5942f345d8eSLuigi Rizzo 	if (sc->flags & OCE_FLAGS_MSIX_CAPABLE) {
5952f345d8eSLuigi Rizzo 		sc->intr_count = req_vectors;
5962f345d8eSLuigi Rizzo 		rc = pci_alloc_msix(sc->dev, &sc->intr_count);
5972f345d8eSLuigi Rizzo 		if (rc != 0) {
5982f345d8eSLuigi Rizzo 			use_intx = 1;
5992f345d8eSLuigi Rizzo 			pci_release_msi(sc->dev);
6002f345d8eSLuigi Rizzo 		} else
6012f345d8eSLuigi Rizzo 			sc->flags |= OCE_FLAGS_USING_MSIX;
6022f345d8eSLuigi Rizzo 	} else
6032f345d8eSLuigi Rizzo 		use_intx = 1;
6042f345d8eSLuigi Rizzo 
6052f345d8eSLuigi Rizzo 	if (use_intx)
6062f345d8eSLuigi Rizzo 		sc->intr_count = 1;
6072f345d8eSLuigi Rizzo 
6082f345d8eSLuigi Rizzo 	/* Scale number of queues based on intr we got */
6092f345d8eSLuigi Rizzo 	update_queues_got(sc);
6102f345d8eSLuigi Rizzo 
6112f345d8eSLuigi Rizzo 	if (use_intx) {
6122f345d8eSLuigi Rizzo 		device_printf(sc->dev, "Using legacy interrupt\n");
6132f345d8eSLuigi Rizzo 		rc = oce_alloc_intr(sc, vector, oce_intr);
6142f345d8eSLuigi Rizzo 		if (rc)
6152f345d8eSLuigi Rizzo 			goto error;
6162f345d8eSLuigi Rizzo 	} else {
6172f345d8eSLuigi Rizzo 		for (; vector < sc->intr_count; vector++) {
6182f345d8eSLuigi Rizzo 			rc = oce_alloc_intr(sc, vector, oce_intr);
6192f345d8eSLuigi Rizzo 			if (rc)
6202f345d8eSLuigi Rizzo 				goto error;
6212f345d8eSLuigi Rizzo 		}
6222f345d8eSLuigi Rizzo 	}
6232f345d8eSLuigi Rizzo 
6242f345d8eSLuigi Rizzo 	return 0;
6252f345d8eSLuigi Rizzo error:
6262f345d8eSLuigi Rizzo 	oce_intr_free(sc);
6272f345d8eSLuigi Rizzo 	return rc;
6282f345d8eSLuigi Rizzo }
6292f345d8eSLuigi Rizzo 
6302f345d8eSLuigi Rizzo 
6312f345d8eSLuigi Rizzo static int
6322f345d8eSLuigi Rizzo oce_fast_isr(void *arg)
6332f345d8eSLuigi Rizzo {
6342f345d8eSLuigi Rizzo 	POCE_INTR_INFO ii = (POCE_INTR_INFO) arg;
6352f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ii->sc;
6362f345d8eSLuigi Rizzo 
6372f345d8eSLuigi Rizzo 	if (ii->eq == NULL)
6382f345d8eSLuigi Rizzo 		return FILTER_STRAY;
6392f345d8eSLuigi Rizzo 
6402f345d8eSLuigi Rizzo 	oce_arm_eq(sc, ii->eq->eq_id, 0, FALSE, TRUE);
6412f345d8eSLuigi Rizzo 
6422f345d8eSLuigi Rizzo 	taskqueue_enqueue_fast(ii->tq, &ii->task);
6432f345d8eSLuigi Rizzo 
644cdaba892SXin LI  	ii->eq->intr++;
645cdaba892SXin LI 
6462f345d8eSLuigi Rizzo 	return FILTER_HANDLED;
6472f345d8eSLuigi Rizzo }
6482f345d8eSLuigi Rizzo 
6492f345d8eSLuigi Rizzo 
6502f345d8eSLuigi Rizzo static int
6512f345d8eSLuigi Rizzo oce_alloc_intr(POCE_SOFTC sc, int vector, void (*isr) (void *arg, int pending))
6522f345d8eSLuigi Rizzo {
6532f345d8eSLuigi Rizzo 	POCE_INTR_INFO ii = &sc->intrs[vector];
6542f345d8eSLuigi Rizzo 	int rc = 0, rr;
6552f345d8eSLuigi Rizzo 
6562f345d8eSLuigi Rizzo 	if (vector >= OCE_MAX_EQ)
6572f345d8eSLuigi Rizzo 		return (EINVAL);
6582f345d8eSLuigi Rizzo 
6592f345d8eSLuigi Rizzo 	/* Set the resource id for the interrupt.
6602f345d8eSLuigi Rizzo 	 * MSIx is vector + 1 for the resource id,
6612f345d8eSLuigi Rizzo 	 * INTx is 0 for the resource id.
6622f345d8eSLuigi Rizzo 	 */
6632f345d8eSLuigi Rizzo 	if (sc->flags & OCE_FLAGS_USING_MSIX)
6642f345d8eSLuigi Rizzo 		rr = vector + 1;
6652f345d8eSLuigi Rizzo 	else
6662f345d8eSLuigi Rizzo 		rr = 0;
6672f345d8eSLuigi Rizzo 	ii->intr_res = bus_alloc_resource_any(sc->dev,
6682f345d8eSLuigi Rizzo 					      SYS_RES_IRQ,
6692f345d8eSLuigi Rizzo 					      &rr, RF_ACTIVE|RF_SHAREABLE);
6702f345d8eSLuigi Rizzo 	ii->irq_rr = rr;
6712f345d8eSLuigi Rizzo 	if (ii->intr_res == NULL) {
6722f345d8eSLuigi Rizzo 		device_printf(sc->dev,
6732f345d8eSLuigi Rizzo 			  "Could not allocate interrupt\n");
6742f345d8eSLuigi Rizzo 		rc = ENXIO;
6752f345d8eSLuigi Rizzo 		return rc;
6762f345d8eSLuigi Rizzo 	}
6772f345d8eSLuigi Rizzo 
6782f345d8eSLuigi Rizzo 	TASK_INIT(&ii->task, 0, isr, ii);
6792f345d8eSLuigi Rizzo 	ii->vector = vector;
6802f345d8eSLuigi Rizzo 	sprintf(ii->task_name, "oce_task[%d]", ii->vector);
6812f345d8eSLuigi Rizzo 	ii->tq = taskqueue_create_fast(ii->task_name,
6822f345d8eSLuigi Rizzo 			M_NOWAIT,
6832f345d8eSLuigi Rizzo 			taskqueue_thread_enqueue,
6842f345d8eSLuigi Rizzo 			&ii->tq);
6852f345d8eSLuigi Rizzo 	taskqueue_start_threads(&ii->tq, 1, PI_NET, "%s taskq",
6862f345d8eSLuigi Rizzo 			device_get_nameunit(sc->dev));
6872f345d8eSLuigi Rizzo 
6882f345d8eSLuigi Rizzo 	ii->sc = sc;
6892f345d8eSLuigi Rizzo 	rc = bus_setup_intr(sc->dev,
6902f345d8eSLuigi Rizzo 			ii->intr_res,
6912f345d8eSLuigi Rizzo 			INTR_TYPE_NET,
6922f345d8eSLuigi Rizzo 			oce_fast_isr, NULL, ii, &ii->tag);
6932f345d8eSLuigi Rizzo 	return rc;
6942f345d8eSLuigi Rizzo 
6952f345d8eSLuigi Rizzo }
6962f345d8eSLuigi Rizzo 
6972f345d8eSLuigi Rizzo 
6982f345d8eSLuigi Rizzo void
6992f345d8eSLuigi Rizzo oce_intr_free(POCE_SOFTC sc)
7002f345d8eSLuigi Rizzo {
7012f345d8eSLuigi Rizzo 	int i = 0;
7022f345d8eSLuigi Rizzo 
7032f345d8eSLuigi Rizzo 	for (i = 0; i < sc->intr_count; i++) {
7042f345d8eSLuigi Rizzo 
7052f345d8eSLuigi Rizzo 		if (sc->intrs[i].tag != NULL)
7062f345d8eSLuigi Rizzo 			bus_teardown_intr(sc->dev, sc->intrs[i].intr_res,
7072f345d8eSLuigi Rizzo 						sc->intrs[i].tag);
7082f345d8eSLuigi Rizzo 		if (sc->intrs[i].tq != NULL)
7092f345d8eSLuigi Rizzo 			taskqueue_free(sc->intrs[i].tq);
7102f345d8eSLuigi Rizzo 
7112f345d8eSLuigi Rizzo 		if (sc->intrs[i].intr_res != NULL)
7122f345d8eSLuigi Rizzo 			bus_release_resource(sc->dev, SYS_RES_IRQ,
7132f345d8eSLuigi Rizzo 						sc->intrs[i].irq_rr,
7142f345d8eSLuigi Rizzo 						sc->intrs[i].intr_res);
7152f345d8eSLuigi Rizzo 		sc->intrs[i].tag = NULL;
7162f345d8eSLuigi Rizzo 		sc->intrs[i].intr_res = NULL;
7172f345d8eSLuigi Rizzo 	}
7182f345d8eSLuigi Rizzo 
7192f345d8eSLuigi Rizzo 	if (sc->flags & OCE_FLAGS_USING_MSIX)
7202f345d8eSLuigi Rizzo 		pci_release_msi(sc->dev);
7212f345d8eSLuigi Rizzo 
7222f345d8eSLuigi Rizzo }
7232f345d8eSLuigi Rizzo 
7242f345d8eSLuigi Rizzo 
7252f345d8eSLuigi Rizzo 
7262f345d8eSLuigi Rizzo /******************************************************************************
7272f345d8eSLuigi Rizzo *			  Media callbacks functions 			      *
7282f345d8eSLuigi Rizzo ******************************************************************************/
7292f345d8eSLuigi Rizzo 
7302f345d8eSLuigi Rizzo static void
7312f345d8eSLuigi Rizzo oce_media_status(struct ifnet *ifp, struct ifmediareq *req)
7322f345d8eSLuigi Rizzo {
7332f345d8eSLuigi Rizzo 	POCE_SOFTC sc = (POCE_SOFTC) ifp->if_softc;
7342f345d8eSLuigi Rizzo 
7352f345d8eSLuigi Rizzo 
7362f345d8eSLuigi Rizzo 	req->ifm_status = IFM_AVALID;
7372f345d8eSLuigi Rizzo 	req->ifm_active = IFM_ETHER;
7382f345d8eSLuigi Rizzo 
7392f345d8eSLuigi Rizzo 	if (sc->link_status == 1)
7402f345d8eSLuigi Rizzo 		req->ifm_status |= IFM_ACTIVE;
7412f345d8eSLuigi Rizzo 	else
7422f345d8eSLuigi Rizzo 		return;
7432f345d8eSLuigi Rizzo 
7442f345d8eSLuigi Rizzo 	switch (sc->link_speed) {
7452f345d8eSLuigi Rizzo 	case 1: /* 10 Mbps */
7462f345d8eSLuigi Rizzo 		req->ifm_active |= IFM_10_T | IFM_FDX;
7472f345d8eSLuigi Rizzo 		sc->speed = 10;
7482f345d8eSLuigi Rizzo 		break;
7492f345d8eSLuigi Rizzo 	case 2: /* 100 Mbps */
7502f345d8eSLuigi Rizzo 		req->ifm_active |= IFM_100_TX | IFM_FDX;
7512f345d8eSLuigi Rizzo 		sc->speed = 100;
7522f345d8eSLuigi Rizzo 		break;
7532f345d8eSLuigi Rizzo 	case 3: /* 1 Gbps */
7542f345d8eSLuigi Rizzo 		req->ifm_active |= IFM_1000_T | IFM_FDX;
7552f345d8eSLuigi Rizzo 		sc->speed = 1000;
7562f345d8eSLuigi Rizzo 		break;
7572f345d8eSLuigi Rizzo 	case 4: /* 10 Gbps */
7582f345d8eSLuigi Rizzo 		req->ifm_active |= IFM_10G_SR | IFM_FDX;
7592f345d8eSLuigi Rizzo 		sc->speed = 10000;
7602f345d8eSLuigi Rizzo 		break;
7612f345d8eSLuigi Rizzo 	}
7622f345d8eSLuigi Rizzo 
7632f345d8eSLuigi Rizzo 	return;
7642f345d8eSLuigi Rizzo }
7652f345d8eSLuigi Rizzo 
7662f345d8eSLuigi Rizzo 
7672f345d8eSLuigi Rizzo int
7682f345d8eSLuigi Rizzo oce_media_change(struct ifnet *ifp)
7692f345d8eSLuigi Rizzo {
7702f345d8eSLuigi Rizzo 	return 0;
7712f345d8eSLuigi Rizzo }
7722f345d8eSLuigi Rizzo 
7732f345d8eSLuigi Rizzo 
7742f345d8eSLuigi Rizzo 
7752f345d8eSLuigi Rizzo 
7762f345d8eSLuigi Rizzo /*****************************************************************************
7772f345d8eSLuigi Rizzo  *			  Transmit routines functions			     *
7782f345d8eSLuigi Rizzo  *****************************************************************************/
7792f345d8eSLuigi Rizzo 
7802f345d8eSLuigi Rizzo static int
7812f345d8eSLuigi Rizzo oce_tx(POCE_SOFTC sc, struct mbuf **mpp, int wq_index)
7822f345d8eSLuigi Rizzo {
7832f345d8eSLuigi Rizzo 	int rc = 0, i, retry_cnt = 0;
7842f345d8eSLuigi Rizzo 	bus_dma_segment_t segs[OCE_MAX_TX_ELEMENTS];
7852f345d8eSLuigi Rizzo 	struct mbuf *m, *m_temp;
7862f345d8eSLuigi Rizzo 	struct oce_wq *wq = sc->wq[wq_index];
7872f345d8eSLuigi Rizzo 	struct oce_packet_desc *pd;
7882f345d8eSLuigi Rizzo 	struct oce_nic_hdr_wqe *nichdr;
7892f345d8eSLuigi Rizzo 	struct oce_nic_frag_wqe *nicfrag;
7902f345d8eSLuigi Rizzo 	int num_wqes;
7912f345d8eSLuigi Rizzo 	uint32_t reg_value;
792cdaba892SXin LI 	boolean_t complete = TRUE;
7932f345d8eSLuigi Rizzo 
7942f345d8eSLuigi Rizzo 	m = *mpp;
7952f345d8eSLuigi Rizzo 	if (!m)
7962f345d8eSLuigi Rizzo 		return EINVAL;
7972f345d8eSLuigi Rizzo 
7982f345d8eSLuigi Rizzo 	if (!(m->m_flags & M_PKTHDR)) {
7992f345d8eSLuigi Rizzo 		rc = ENXIO;
8002f345d8eSLuigi Rizzo 		goto free_ret;
8012f345d8eSLuigi Rizzo 	}
8022f345d8eSLuigi Rizzo 
803cdaba892SXin LI 	if(oce_tx_asic_stall_verify(sc, m)) {
804cdaba892SXin LI 		m = oce_insert_vlan_tag(sc, m, &complete);
805cdaba892SXin LI 		if(!m) {
806cdaba892SXin LI 			device_printf(sc->dev, "Insertion unsuccessful\n");
807cdaba892SXin LI 			return 0;
808cdaba892SXin LI 		}
809cdaba892SXin LI 
810cdaba892SXin LI 	}
811cdaba892SXin LI 
8122f345d8eSLuigi Rizzo 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
8132f345d8eSLuigi Rizzo 		/* consolidate packet buffers for TSO/LSO segment offload */
8149bd3250aSLuigi Rizzo #if defined(INET6) || defined(INET)
8159bd3250aSLuigi Rizzo 		m = oce_tso_setup(sc, mpp);
816ad512958SBjoern A. Zeeb #else
817ad512958SBjoern A. Zeeb 		m = NULL;
818ad512958SBjoern A. Zeeb #endif
8192f345d8eSLuigi Rizzo 		if (m == NULL) {
8202f345d8eSLuigi Rizzo 			rc = ENXIO;
8212f345d8eSLuigi Rizzo 			goto free_ret;
8222f345d8eSLuigi Rizzo 		}
8232f345d8eSLuigi Rizzo 	}
8242f345d8eSLuigi Rizzo 
825*291a1934SXin LI 	pd = &wq->pckts[wq->pkt_desc_head];
8262f345d8eSLuigi Rizzo retry:
8272f345d8eSLuigi Rizzo 	rc = bus_dmamap_load_mbuf_sg(wq->tag,
8282f345d8eSLuigi Rizzo 				     pd->map,
8292f345d8eSLuigi Rizzo 				     m, segs, &pd->nsegs, BUS_DMA_NOWAIT);
8302f345d8eSLuigi Rizzo 	if (rc == 0) {
8312f345d8eSLuigi Rizzo 		num_wqes = pd->nsegs + 1;
832*291a1934SXin LI 		if (IS_BE(sc) || IS_SH(sc)) {
8332f345d8eSLuigi Rizzo 			/*Dummy required only for BE3.*/
8342f345d8eSLuigi Rizzo 			if (num_wqes & 1)
8352f345d8eSLuigi Rizzo 				num_wqes++;
8362f345d8eSLuigi Rizzo 		}
8372f345d8eSLuigi Rizzo 		if (num_wqes >= RING_NUM_FREE(wq->ring)) {
8382f345d8eSLuigi Rizzo 			bus_dmamap_unload(wq->tag, pd->map);
8392f345d8eSLuigi Rizzo 			return EBUSY;
8402f345d8eSLuigi Rizzo 		}
841*291a1934SXin LI 		atomic_store_rel_int(&wq->pkt_desc_head,
842*291a1934SXin LI 				     (wq->pkt_desc_head + 1) % \
843*291a1934SXin LI 				      OCE_WQ_PACKET_ARRAY_SIZE);
8442f345d8eSLuigi Rizzo 		bus_dmamap_sync(wq->tag, pd->map, BUS_DMASYNC_PREWRITE);
8452f345d8eSLuigi Rizzo 		pd->mbuf = m;
8462f345d8eSLuigi Rizzo 
8472f345d8eSLuigi Rizzo 		nichdr =
8482f345d8eSLuigi Rizzo 		    RING_GET_PRODUCER_ITEM_VA(wq->ring, struct oce_nic_hdr_wqe);
8492f345d8eSLuigi Rizzo 		nichdr->u0.dw[0] = 0;
8502f345d8eSLuigi Rizzo 		nichdr->u0.dw[1] = 0;
8512f345d8eSLuigi Rizzo 		nichdr->u0.dw[2] = 0;
8522f345d8eSLuigi Rizzo 		nichdr->u0.dw[3] = 0;
8532f345d8eSLuigi Rizzo 
854cdaba892SXin LI 		nichdr->u0.s.complete = complete;
8552f345d8eSLuigi Rizzo 		nichdr->u0.s.event = 1;
8562f345d8eSLuigi Rizzo 		nichdr->u0.s.crc = 1;
8572f345d8eSLuigi Rizzo 		nichdr->u0.s.forward = 0;
8582f345d8eSLuigi Rizzo 		nichdr->u0.s.ipcs = (m->m_pkthdr.csum_flags & CSUM_IP) ? 1 : 0;
8592f345d8eSLuigi Rizzo 		nichdr->u0.s.udpcs =
8602f345d8eSLuigi Rizzo 			(m->m_pkthdr.csum_flags & CSUM_UDP) ? 1 : 0;
8612f345d8eSLuigi Rizzo 		nichdr->u0.s.tcpcs =
8622f345d8eSLuigi Rizzo 			(m->m_pkthdr.csum_flags & CSUM_TCP) ? 1 : 0;
8632f345d8eSLuigi Rizzo 		nichdr->u0.s.num_wqe = num_wqes;
8642f345d8eSLuigi Rizzo 		nichdr->u0.s.total_length = m->m_pkthdr.len;
8652f345d8eSLuigi Rizzo 		if (m->m_flags & M_VLANTAG) {
8662f345d8eSLuigi Rizzo 			nichdr->u0.s.vlan = 1; /*Vlan present*/
8672f345d8eSLuigi Rizzo 			nichdr->u0.s.vlan_tag = m->m_pkthdr.ether_vtag;
8682f345d8eSLuigi Rizzo 		}
8692f345d8eSLuigi Rizzo 		if (m->m_pkthdr.csum_flags & CSUM_TSO) {
8702f345d8eSLuigi Rizzo 			if (m->m_pkthdr.tso_segsz) {
8712f345d8eSLuigi Rizzo 				nichdr->u0.s.lso = 1;
8722f345d8eSLuigi Rizzo 				nichdr->u0.s.lso_mss  = m->m_pkthdr.tso_segsz;
8732f345d8eSLuigi Rizzo 			}
874*291a1934SXin LI 			if (!IS_BE(sc) || !IS_SH(sc))
8752f345d8eSLuigi Rizzo 				nichdr->u0.s.ipcs = 1;
8762f345d8eSLuigi Rizzo 		}
8772f345d8eSLuigi Rizzo 
8782f345d8eSLuigi Rizzo 		RING_PUT(wq->ring, 1);
879*291a1934SXin LI 		atomic_add_int(&wq->ring->num_used, 1);
8802f345d8eSLuigi Rizzo 
8812f345d8eSLuigi Rizzo 		for (i = 0; i < pd->nsegs; i++) {
8822f345d8eSLuigi Rizzo 			nicfrag =
8832f345d8eSLuigi Rizzo 			    RING_GET_PRODUCER_ITEM_VA(wq->ring,
8842f345d8eSLuigi Rizzo 						      struct oce_nic_frag_wqe);
8852f345d8eSLuigi Rizzo 			nicfrag->u0.s.rsvd0 = 0;
8862f345d8eSLuigi Rizzo 			nicfrag->u0.s.frag_pa_hi = ADDR_HI(segs[i].ds_addr);
8872f345d8eSLuigi Rizzo 			nicfrag->u0.s.frag_pa_lo = ADDR_LO(segs[i].ds_addr);
8882f345d8eSLuigi Rizzo 			nicfrag->u0.s.frag_len = segs[i].ds_len;
8892f345d8eSLuigi Rizzo 			pd->wqe_idx = wq->ring->pidx;
8902f345d8eSLuigi Rizzo 			RING_PUT(wq->ring, 1);
891*291a1934SXin LI 			atomic_add_int(&wq->ring->num_used, 1);
8922f345d8eSLuigi Rizzo 		}
8932f345d8eSLuigi Rizzo 		if (num_wqes > (pd->nsegs + 1)) {
8942f345d8eSLuigi Rizzo 			nicfrag =
8952f345d8eSLuigi Rizzo 			    RING_GET_PRODUCER_ITEM_VA(wq->ring,
8962f345d8eSLuigi Rizzo 						      struct oce_nic_frag_wqe);
8972f345d8eSLuigi Rizzo 			nicfrag->u0.dw[0] = 0;
8982f345d8eSLuigi Rizzo 			nicfrag->u0.dw[1] = 0;
8992f345d8eSLuigi Rizzo 			nicfrag->u0.dw[2] = 0;
9002f345d8eSLuigi Rizzo 			nicfrag->u0.dw[3] = 0;
9012f345d8eSLuigi Rizzo 			pd->wqe_idx = wq->ring->pidx;
9022f345d8eSLuigi Rizzo 			RING_PUT(wq->ring, 1);
903*291a1934SXin LI 			atomic_add_int(&wq->ring->num_used, 1);
9042f345d8eSLuigi Rizzo 			pd->nsegs++;
9052f345d8eSLuigi Rizzo 		}
9062f345d8eSLuigi Rizzo 
9072f345d8eSLuigi Rizzo 		sc->ifp->if_opackets++;
9082f345d8eSLuigi Rizzo 		wq->tx_stats.tx_reqs++;
9092f345d8eSLuigi Rizzo 		wq->tx_stats.tx_wrbs += num_wqes;
9102f345d8eSLuigi Rizzo 		wq->tx_stats.tx_bytes += m->m_pkthdr.len;
9112f345d8eSLuigi Rizzo 		wq->tx_stats.tx_pkts++;
9122f345d8eSLuigi Rizzo 
9132f345d8eSLuigi Rizzo 		bus_dmamap_sync(wq->ring->dma.tag, wq->ring->dma.map,
9142f345d8eSLuigi Rizzo 				BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
9152f345d8eSLuigi Rizzo 		reg_value = (num_wqes << 16) | wq->wq_id;
916*291a1934SXin LI 		OCE_WRITE_REG32(sc, db, wq->db_offset, reg_value);
9172f345d8eSLuigi Rizzo 
9182f345d8eSLuigi Rizzo 	} else if (rc == EFBIG)	{
9192f345d8eSLuigi Rizzo 		if (retry_cnt == 0) {
920c6499eccSGleb Smirnoff 			m_temp = m_defrag(m, M_NOWAIT);
9212f345d8eSLuigi Rizzo 			if (m_temp == NULL)
9222f345d8eSLuigi Rizzo 				goto free_ret;
9232f345d8eSLuigi Rizzo 			m = m_temp;
9242f345d8eSLuigi Rizzo 			*mpp = m_temp;
9252f345d8eSLuigi Rizzo 			retry_cnt = retry_cnt + 1;
9262f345d8eSLuigi Rizzo 			goto retry;
9272f345d8eSLuigi Rizzo 		} else
9282f345d8eSLuigi Rizzo 			goto free_ret;
9292f345d8eSLuigi Rizzo 	} else if (rc == ENOMEM)
9302f345d8eSLuigi Rizzo 		return rc;
9312f345d8eSLuigi Rizzo 	else
9322f345d8eSLuigi Rizzo 		goto free_ret;
9332f345d8eSLuigi Rizzo 
9342f345d8eSLuigi Rizzo 	return 0;
9352f345d8eSLuigi Rizzo 
9362f345d8eSLuigi Rizzo free_ret:
9372f345d8eSLuigi Rizzo 	m_freem(*mpp);
9382f345d8eSLuigi Rizzo 	*mpp = NULL;
9392f345d8eSLuigi Rizzo 	return rc;
9402f345d8eSLuigi Rizzo }
9412f345d8eSLuigi Rizzo 
9422f345d8eSLuigi Rizzo 
9432f345d8eSLuigi Rizzo static void
9442f345d8eSLuigi Rizzo oce_tx_complete(struct oce_wq *wq, uint32_t wqe_idx, uint32_t status)
9452f345d8eSLuigi Rizzo {
9462f345d8eSLuigi Rizzo 	struct oce_packet_desc *pd;
9472f345d8eSLuigi Rizzo 	POCE_SOFTC sc = (POCE_SOFTC) wq->parent;
9482f345d8eSLuigi Rizzo 	struct mbuf *m;
9492f345d8eSLuigi Rizzo 
950*291a1934SXin LI 	pd = &wq->pckts[wq->pkt_desc_tail];
951*291a1934SXin LI 	atomic_store_rel_int(&wq->pkt_desc_tail,
952*291a1934SXin LI 			     (wq->pkt_desc_tail + 1) % OCE_WQ_PACKET_ARRAY_SIZE);
953*291a1934SXin LI 	atomic_subtract_int(&wq->ring->num_used, pd->nsegs + 1);
9542f345d8eSLuigi Rizzo 	bus_dmamap_sync(wq->tag, pd->map, BUS_DMASYNC_POSTWRITE);
9552f345d8eSLuigi Rizzo 	bus_dmamap_unload(wq->tag, pd->map);
9562f345d8eSLuigi Rizzo 
9572f345d8eSLuigi Rizzo 	m = pd->mbuf;
9582f345d8eSLuigi Rizzo 	m_freem(m);
9592f345d8eSLuigi Rizzo 	pd->mbuf = NULL;
9602f345d8eSLuigi Rizzo 
961*291a1934SXin LI 
9622f345d8eSLuigi Rizzo 	if (sc->ifp->if_drv_flags & IFF_DRV_OACTIVE) {
9632f345d8eSLuigi Rizzo 		if (wq->ring->num_used < (wq->ring->num_items / 2)) {
9642f345d8eSLuigi Rizzo 			sc->ifp->if_drv_flags &= ~(IFF_DRV_OACTIVE);
9652f345d8eSLuigi Rizzo 			oce_tx_restart(sc, wq);
9662f345d8eSLuigi Rizzo 		}
9672f345d8eSLuigi Rizzo 	}
9682f345d8eSLuigi Rizzo }
9692f345d8eSLuigi Rizzo 
9702f345d8eSLuigi Rizzo 
9712f345d8eSLuigi Rizzo static void
9722f345d8eSLuigi Rizzo oce_tx_restart(POCE_SOFTC sc, struct oce_wq *wq)
9732f345d8eSLuigi Rizzo {
9742f345d8eSLuigi Rizzo 
9752f345d8eSLuigi Rizzo 	if ((sc->ifp->if_drv_flags & IFF_DRV_RUNNING) != IFF_DRV_RUNNING)
9762f345d8eSLuigi Rizzo 		return;
9772f345d8eSLuigi Rizzo 
9782f345d8eSLuigi Rizzo #if __FreeBSD_version >= 800000
9792f345d8eSLuigi Rizzo 	if (!drbr_empty(sc->ifp, wq->br))
9802f345d8eSLuigi Rizzo #else
9812f345d8eSLuigi Rizzo 	if (!IFQ_DRV_IS_EMPTY(&sc->ifp->if_snd))
9822f345d8eSLuigi Rizzo #endif
9832f345d8eSLuigi Rizzo 		taskqueue_enqueue_fast(taskqueue_swi, &wq->txtask);
9842f345d8eSLuigi Rizzo 
9852f345d8eSLuigi Rizzo }
9862f345d8eSLuigi Rizzo 
9879bd3250aSLuigi Rizzo 
988ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
9892f345d8eSLuigi Rizzo static struct mbuf *
9909bd3250aSLuigi Rizzo oce_tso_setup(POCE_SOFTC sc, struct mbuf **mpp)
9912f345d8eSLuigi Rizzo {
9922f345d8eSLuigi Rizzo 	struct mbuf *m;
993ad512958SBjoern A. Zeeb #ifdef INET
9942f345d8eSLuigi Rizzo 	struct ip *ip;
995ad512958SBjoern A. Zeeb #endif
996ad512958SBjoern A. Zeeb #ifdef INET6
9972f345d8eSLuigi Rizzo 	struct ip6_hdr *ip6;
998ad512958SBjoern A. Zeeb #endif
9992f345d8eSLuigi Rizzo 	struct ether_vlan_header *eh;
10002f345d8eSLuigi Rizzo 	struct tcphdr *th;
10012f345d8eSLuigi Rizzo 	uint16_t etype;
10029bd3250aSLuigi Rizzo 	int total_len = 0, ehdrlen = 0;
10032f345d8eSLuigi Rizzo 
10042f345d8eSLuigi Rizzo 	m = *mpp;
10052f345d8eSLuigi Rizzo 
10062f345d8eSLuigi Rizzo 	if (M_WRITABLE(m) == 0) {
1007c6499eccSGleb Smirnoff 		m = m_dup(*mpp, M_NOWAIT);
10082f345d8eSLuigi Rizzo 		if (!m)
10092f345d8eSLuigi Rizzo 			return NULL;
10102f345d8eSLuigi Rizzo 		m_freem(*mpp);
10112f345d8eSLuigi Rizzo 		*mpp = m;
10122f345d8eSLuigi Rizzo 	}
10132f345d8eSLuigi Rizzo 
10142f345d8eSLuigi Rizzo 	eh = mtod(m, struct ether_vlan_header *);
10152f345d8eSLuigi Rizzo 	if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) {
10162f345d8eSLuigi Rizzo 		etype = ntohs(eh->evl_proto);
10172f345d8eSLuigi Rizzo 		ehdrlen = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
10182f345d8eSLuigi Rizzo 	} else {
10192f345d8eSLuigi Rizzo 		etype = ntohs(eh->evl_encap_proto);
10202f345d8eSLuigi Rizzo 		ehdrlen = ETHER_HDR_LEN;
10212f345d8eSLuigi Rizzo 	}
10222f345d8eSLuigi Rizzo 
10232f345d8eSLuigi Rizzo 	switch (etype) {
1024ad512958SBjoern A. Zeeb #ifdef INET
10252f345d8eSLuigi Rizzo 	case ETHERTYPE_IP:
10262f345d8eSLuigi Rizzo 		ip = (struct ip *)(m->m_data + ehdrlen);
10272f345d8eSLuigi Rizzo 		if (ip->ip_p != IPPROTO_TCP)
10282f345d8eSLuigi Rizzo 			return NULL;
10292f345d8eSLuigi Rizzo 		th = (struct tcphdr *)((caddr_t)ip + (ip->ip_hl << 2));
10302f345d8eSLuigi Rizzo 
10312f345d8eSLuigi Rizzo 		total_len = ehdrlen + (ip->ip_hl << 2) + (th->th_off << 2);
10322f345d8eSLuigi Rizzo 		break;
1033ad512958SBjoern A. Zeeb #endif
1034ad512958SBjoern A. Zeeb #ifdef INET6
10352f345d8eSLuigi Rizzo 	case ETHERTYPE_IPV6:
10362f345d8eSLuigi Rizzo 		ip6 = (struct ip6_hdr *)(m->m_data + ehdrlen);
10372f345d8eSLuigi Rizzo 		if (ip6->ip6_nxt != IPPROTO_TCP)
10382f345d8eSLuigi Rizzo 			return NULL;
10392f345d8eSLuigi Rizzo 		th = (struct tcphdr *)((caddr_t)ip6 + sizeof(struct ip6_hdr));
10402f345d8eSLuigi Rizzo 
10412f345d8eSLuigi Rizzo 		total_len = ehdrlen + sizeof(struct ip6_hdr) + (th->th_off << 2);
10422f345d8eSLuigi Rizzo 		break;
1043ad512958SBjoern A. Zeeb #endif
10442f345d8eSLuigi Rizzo 	default:
10452f345d8eSLuigi Rizzo 		return NULL;
10462f345d8eSLuigi Rizzo 	}
10472f345d8eSLuigi Rizzo 
10482f345d8eSLuigi Rizzo 	m = m_pullup(m, total_len);
10492f345d8eSLuigi Rizzo 	if (!m)
10502f345d8eSLuigi Rizzo 		return NULL;
10512f345d8eSLuigi Rizzo 	*mpp = m;
10522f345d8eSLuigi Rizzo 	return m;
10532f345d8eSLuigi Rizzo 
10542f345d8eSLuigi Rizzo }
1055ad512958SBjoern A. Zeeb #endif /* INET6 || INET */
10562f345d8eSLuigi Rizzo 
10572f345d8eSLuigi Rizzo void
10582f345d8eSLuigi Rizzo oce_tx_task(void *arg, int npending)
10592f345d8eSLuigi Rizzo {
10602f345d8eSLuigi Rizzo 	struct oce_wq *wq = arg;
10612f345d8eSLuigi Rizzo 	POCE_SOFTC sc = wq->parent;
10622f345d8eSLuigi Rizzo 	struct ifnet *ifp = sc->ifp;
10632f345d8eSLuigi Rizzo 	int rc = 0;
10642f345d8eSLuigi Rizzo 
10652f345d8eSLuigi Rizzo #if __FreeBSD_version >= 800000
1066*291a1934SXin LI 	LOCK(&wq->tx_lock);
10672f345d8eSLuigi Rizzo 	rc = oce_multiq_transmit(ifp, NULL, wq);
10682f345d8eSLuigi Rizzo 	if (rc) {
10692f345d8eSLuigi Rizzo 		device_printf(sc->dev,
10702f345d8eSLuigi Rizzo 				"TX[%d] restart failed\n", wq->queue_index);
10712f345d8eSLuigi Rizzo 	}
10722f345d8eSLuigi Rizzo 	UNLOCK(&wq->tx_lock);
10732f345d8eSLuigi Rizzo #else
10742f345d8eSLuigi Rizzo 	oce_start(ifp);
10752f345d8eSLuigi Rizzo #endif
10762f345d8eSLuigi Rizzo 
10772f345d8eSLuigi Rizzo }
10782f345d8eSLuigi Rizzo 
10792f345d8eSLuigi Rizzo 
10802f345d8eSLuigi Rizzo void
10812f345d8eSLuigi Rizzo oce_start(struct ifnet *ifp)
10822f345d8eSLuigi Rizzo {
10832f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ifp->if_softc;
10842f345d8eSLuigi Rizzo 	struct mbuf *m;
10852f345d8eSLuigi Rizzo 	int rc = 0;
10869bd3250aSLuigi Rizzo 	int def_q = 0; /* Defualt tx queue is 0*/
10872f345d8eSLuigi Rizzo 
10882f345d8eSLuigi Rizzo 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
10892f345d8eSLuigi Rizzo 			IFF_DRV_RUNNING)
10902f345d8eSLuigi Rizzo 		return;
10912f345d8eSLuigi Rizzo 
1092cdaba892SXin LI 	if (!sc->link_status)
1093cdaba892SXin LI 		return;
1094cdaba892SXin LI 
10952f345d8eSLuigi Rizzo 	do {
10962f345d8eSLuigi Rizzo 		IF_DEQUEUE(&sc->ifp->if_snd, m);
10972f345d8eSLuigi Rizzo 		if (m == NULL)
10982f345d8eSLuigi Rizzo 			break;
10999bd3250aSLuigi Rizzo 
11009bd3250aSLuigi Rizzo 		LOCK(&sc->wq[def_q]->tx_lock);
11019bd3250aSLuigi Rizzo 		rc = oce_tx(sc, &m, def_q);
11029bd3250aSLuigi Rizzo 		UNLOCK(&sc->wq[def_q]->tx_lock);
11032f345d8eSLuigi Rizzo 		if (rc) {
11042f345d8eSLuigi Rizzo 			if (m != NULL) {
11059bd3250aSLuigi Rizzo 				sc->wq[def_q]->tx_stats.tx_stops ++;
11062f345d8eSLuigi Rizzo 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
11072f345d8eSLuigi Rizzo 				IFQ_DRV_PREPEND(&ifp->if_snd, m);
11082f345d8eSLuigi Rizzo 				m = NULL;
11092f345d8eSLuigi Rizzo 			}
11102f345d8eSLuigi Rizzo 			break;
11112f345d8eSLuigi Rizzo 		}
11122f345d8eSLuigi Rizzo 		if (m != NULL)
11132f345d8eSLuigi Rizzo 			ETHER_BPF_MTAP(ifp, m);
11142f345d8eSLuigi Rizzo 
11159bd3250aSLuigi Rizzo 	} while (TRUE);
11162f345d8eSLuigi Rizzo 
11172f345d8eSLuigi Rizzo 	return;
11182f345d8eSLuigi Rizzo }
11192f345d8eSLuigi Rizzo 
11202f345d8eSLuigi Rizzo 
11212f345d8eSLuigi Rizzo /* Handle the Completion Queue for transmit */
11222f345d8eSLuigi Rizzo uint16_t
11232f345d8eSLuigi Rizzo oce_wq_handler(void *arg)
11242f345d8eSLuigi Rizzo {
11252f345d8eSLuigi Rizzo 	struct oce_wq *wq = (struct oce_wq *)arg;
11262f345d8eSLuigi Rizzo 	POCE_SOFTC sc = wq->parent;
11272f345d8eSLuigi Rizzo 	struct oce_cq *cq = wq->cq;
11282f345d8eSLuigi Rizzo 	struct oce_nic_tx_cqe *cqe;
11292f345d8eSLuigi Rizzo 	int num_cqes = 0;
11302f345d8eSLuigi Rizzo 
11312f345d8eSLuigi Rizzo 	bus_dmamap_sync(cq->ring->dma.tag,
11322f345d8eSLuigi Rizzo 			cq->ring->dma.map, BUS_DMASYNC_POSTWRITE);
11332f345d8eSLuigi Rizzo 	cqe = RING_GET_CONSUMER_ITEM_VA(cq->ring, struct oce_nic_tx_cqe);
11342f345d8eSLuigi Rizzo 	while (cqe->u0.dw[3]) {
11352f345d8eSLuigi Rizzo 		DW_SWAP((uint32_t *) cqe, sizeof(oce_wq_cqe));
11362f345d8eSLuigi Rizzo 
11372f345d8eSLuigi Rizzo 		wq->ring->cidx = cqe->u0.s.wqe_index + 1;
11382f345d8eSLuigi Rizzo 		if (wq->ring->cidx >= wq->ring->num_items)
11392f345d8eSLuigi Rizzo 			wq->ring->cidx -= wq->ring->num_items;
11402f345d8eSLuigi Rizzo 
11412f345d8eSLuigi Rizzo 		oce_tx_complete(wq, cqe->u0.s.wqe_index, cqe->u0.s.status);
11422f345d8eSLuigi Rizzo 		wq->tx_stats.tx_compl++;
11432f345d8eSLuigi Rizzo 		cqe->u0.dw[3] = 0;
11442f345d8eSLuigi Rizzo 		RING_GET(cq->ring, 1);
11452f345d8eSLuigi Rizzo 		bus_dmamap_sync(cq->ring->dma.tag,
11462f345d8eSLuigi Rizzo 				cq->ring->dma.map, BUS_DMASYNC_POSTWRITE);
11472f345d8eSLuigi Rizzo 		cqe =
11482f345d8eSLuigi Rizzo 		    RING_GET_CONSUMER_ITEM_VA(cq->ring, struct oce_nic_tx_cqe);
11492f345d8eSLuigi Rizzo 		num_cqes++;
11502f345d8eSLuigi Rizzo 	}
11512f345d8eSLuigi Rizzo 
11522f345d8eSLuigi Rizzo 	if (num_cqes)
11532f345d8eSLuigi Rizzo 		oce_arm_cq(sc, cq->cq_id, num_cqes, FALSE);
11542f345d8eSLuigi Rizzo 
11552f345d8eSLuigi Rizzo 	return 0;
11562f345d8eSLuigi Rizzo }
11572f345d8eSLuigi Rizzo 
11582f345d8eSLuigi Rizzo 
11592f345d8eSLuigi Rizzo static int
11602f345d8eSLuigi Rizzo oce_multiq_transmit(struct ifnet *ifp, struct mbuf *m, struct oce_wq *wq)
11612f345d8eSLuigi Rizzo {
11622f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ifp->if_softc;
11632f345d8eSLuigi Rizzo 	int status = 0, queue_index = 0;
11642f345d8eSLuigi Rizzo 	struct mbuf *next = NULL;
11652f345d8eSLuigi Rizzo 	struct buf_ring *br = NULL;
11662f345d8eSLuigi Rizzo 
11672f345d8eSLuigi Rizzo 	br  = wq->br;
11682f345d8eSLuigi Rizzo 	queue_index = wq->queue_index;
11692f345d8eSLuigi Rizzo 
11702f345d8eSLuigi Rizzo 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
11712f345d8eSLuigi Rizzo 		IFF_DRV_RUNNING) {
11722f345d8eSLuigi Rizzo 		if (m != NULL)
11732f345d8eSLuigi Rizzo 			status = drbr_enqueue(ifp, br, m);
11742f345d8eSLuigi Rizzo 		return status;
11752f345d8eSLuigi Rizzo 	}
11762f345d8eSLuigi Rizzo 
1177ded5ea6aSRandall Stewart 	 if (m != NULL) {
11782f345d8eSLuigi Rizzo 		if ((status = drbr_enqueue(ifp, br, m)) != 0)
11792f345d8eSLuigi Rizzo 			return status;
1180ded5ea6aSRandall Stewart 	}
1181ded5ea6aSRandall Stewart 	while ((next = drbr_peek(ifp, br)) != NULL) {
11822f345d8eSLuigi Rizzo 		if (oce_tx(sc, &next, queue_index)) {
1183ded5ea6aSRandall Stewart 			if (next == NULL) {
1184ded5ea6aSRandall Stewart 				drbr_advance(ifp, br);
1185ded5ea6aSRandall Stewart 			} else {
1186ded5ea6aSRandall Stewart 				drbr_putback(ifp, br, next);
11872f345d8eSLuigi Rizzo 				wq->tx_stats.tx_stops ++;
11882f345d8eSLuigi Rizzo 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
11892f345d8eSLuigi Rizzo 				status = drbr_enqueue(ifp, br, next);
11902f345d8eSLuigi Rizzo 			}
11912f345d8eSLuigi Rizzo 			break;
11922f345d8eSLuigi Rizzo 		}
1193ded5ea6aSRandall Stewart 		drbr_advance(ifp, br);
1194063efed2SGleb Smirnoff 		ifp->if_obytes += next->m_pkthdr.len;
1195063efed2SGleb Smirnoff 		if (next->m_flags & M_MCAST)
1196063efed2SGleb Smirnoff 			ifp->if_omcasts++;
11972f345d8eSLuigi Rizzo 		ETHER_BPF_MTAP(ifp, next);
11982f345d8eSLuigi Rizzo 	}
11992f345d8eSLuigi Rizzo 
12002f345d8eSLuigi Rizzo 	return status;
12012f345d8eSLuigi Rizzo }
12022f345d8eSLuigi Rizzo 
12032f345d8eSLuigi Rizzo 
12042f345d8eSLuigi Rizzo 
12052f345d8eSLuigi Rizzo 
12062f345d8eSLuigi Rizzo /*****************************************************************************
12072f345d8eSLuigi Rizzo  *			    Receive  routines functions 		     *
12082f345d8eSLuigi Rizzo  *****************************************************************************/
12092f345d8eSLuigi Rizzo 
12102f345d8eSLuigi Rizzo static void
12112f345d8eSLuigi Rizzo oce_rx(struct oce_rq *rq, uint32_t rqe_idx, struct oce_nic_rx_cqe *cqe)
12122f345d8eSLuigi Rizzo {
12132f345d8eSLuigi Rizzo 	uint32_t out;
12142f345d8eSLuigi Rizzo 	struct oce_packet_desc *pd;
12152f345d8eSLuigi Rizzo 	POCE_SOFTC sc = (POCE_SOFTC) rq->parent;
12162f345d8eSLuigi Rizzo 	int i, len, frag_len;
12172f345d8eSLuigi Rizzo 	struct mbuf *m = NULL, *tail = NULL;
12182f345d8eSLuigi Rizzo 	uint16_t vtag;
12192f345d8eSLuigi Rizzo 
12202f345d8eSLuigi Rizzo 	len = cqe->u0.s.pkt_size;
12212f345d8eSLuigi Rizzo 	if (!len) {
12222f345d8eSLuigi Rizzo 		/*partial DMA workaround for Lancer*/
12232f345d8eSLuigi Rizzo 		oce_discard_rx_comp(rq, cqe);
12242f345d8eSLuigi Rizzo 		goto exit;
12252f345d8eSLuigi Rizzo 	}
12262f345d8eSLuigi Rizzo 
12279bd3250aSLuigi Rizzo 	 /* Get vlan_tag value */
1228*291a1934SXin LI 	if(IS_BE(sc) || IS_SH(sc))
12299bd3250aSLuigi Rizzo 		vtag = BSWAP_16(cqe->u0.s.vlan_tag);
12309bd3250aSLuigi Rizzo 	else
12319bd3250aSLuigi Rizzo 		vtag = cqe->u0.s.vlan_tag;
12329bd3250aSLuigi Rizzo 
12339bd3250aSLuigi Rizzo 
12342f345d8eSLuigi Rizzo 	for (i = 0; i < cqe->u0.s.num_fragments; i++) {
12352f345d8eSLuigi Rizzo 
12362f345d8eSLuigi Rizzo 		if (rq->packets_out == rq->packets_in) {
12372f345d8eSLuigi Rizzo 			device_printf(sc->dev,
12382f345d8eSLuigi Rizzo 				  "RQ transmit descriptor missing\n");
12392f345d8eSLuigi Rizzo 		}
12402f345d8eSLuigi Rizzo 		out = rq->packets_out + 1;
12412f345d8eSLuigi Rizzo 		if (out == OCE_RQ_PACKET_ARRAY_SIZE)
12422f345d8eSLuigi Rizzo 			out = 0;
12432f345d8eSLuigi Rizzo 		pd = &rq->pckts[rq->packets_out];
12442f345d8eSLuigi Rizzo 		rq->packets_out = out;
12452f345d8eSLuigi Rizzo 
12462f345d8eSLuigi Rizzo 		bus_dmamap_sync(rq->tag, pd->map, BUS_DMASYNC_POSTWRITE);
12472f345d8eSLuigi Rizzo 		bus_dmamap_unload(rq->tag, pd->map);
12482f345d8eSLuigi Rizzo 		rq->pending--;
12492f345d8eSLuigi Rizzo 
12502f345d8eSLuigi Rizzo 		frag_len = (len > rq->cfg.frag_size) ? rq->cfg.frag_size : len;
12512f345d8eSLuigi Rizzo 		pd->mbuf->m_len = frag_len;
12522f345d8eSLuigi Rizzo 
12532f345d8eSLuigi Rizzo 		if (tail != NULL) {
12542f345d8eSLuigi Rizzo 			/* additional fragments */
12552f345d8eSLuigi Rizzo 			pd->mbuf->m_flags &= ~M_PKTHDR;
12562f345d8eSLuigi Rizzo 			tail->m_next = pd->mbuf;
12572f345d8eSLuigi Rizzo 			tail = pd->mbuf;
12582f345d8eSLuigi Rizzo 		} else {
12592f345d8eSLuigi Rizzo 			/* first fragment, fill out much of the packet header */
12602f345d8eSLuigi Rizzo 			pd->mbuf->m_pkthdr.len = len;
12612f345d8eSLuigi Rizzo 			pd->mbuf->m_pkthdr.csum_flags = 0;
12622f345d8eSLuigi Rizzo 			if (IF_CSUM_ENABLED(sc)) {
12632f345d8eSLuigi Rizzo 				if (cqe->u0.s.l4_cksum_pass) {
12642f345d8eSLuigi Rizzo 					pd->mbuf->m_pkthdr.csum_flags |=
12652f345d8eSLuigi Rizzo 					    (CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
12662f345d8eSLuigi Rizzo 					pd->mbuf->m_pkthdr.csum_data = 0xffff;
12672f345d8eSLuigi Rizzo 				}
12682f345d8eSLuigi Rizzo 				if (cqe->u0.s.ip_cksum_pass) {
12699bd3250aSLuigi Rizzo 					if (!cqe->u0.s.ip_ver) { /* IPV4 */
12702f345d8eSLuigi Rizzo 						pd->mbuf->m_pkthdr.csum_flags |=
12712f345d8eSLuigi Rizzo 						(CSUM_IP_CHECKED|CSUM_IP_VALID);
12722f345d8eSLuigi Rizzo 					}
12732f345d8eSLuigi Rizzo 				}
12742f345d8eSLuigi Rizzo 			}
12752f345d8eSLuigi Rizzo 			m = tail = pd->mbuf;
12762f345d8eSLuigi Rizzo 		}
12772f345d8eSLuigi Rizzo 		pd->mbuf = NULL;
12782f345d8eSLuigi Rizzo 		len -= frag_len;
12792f345d8eSLuigi Rizzo 	}
12802f345d8eSLuigi Rizzo 
12812f345d8eSLuigi Rizzo 	if (m) {
12822f345d8eSLuigi Rizzo 		if (!oce_cqe_portid_valid(sc, cqe)) {
12832f345d8eSLuigi Rizzo 			 m_freem(m);
12842f345d8eSLuigi Rizzo 			 goto exit;
12852f345d8eSLuigi Rizzo 		}
12862f345d8eSLuigi Rizzo 
12872f345d8eSLuigi Rizzo 		m->m_pkthdr.rcvif = sc->ifp;
12882f345d8eSLuigi Rizzo #if __FreeBSD_version >= 800000
1289*291a1934SXin LI 		if (rq->queue_index)
1290*291a1934SXin LI 			m->m_pkthdr.flowid = (rq->queue_index - 1);
1291*291a1934SXin LI 		else
12922f345d8eSLuigi Rizzo 			m->m_pkthdr.flowid = rq->queue_index;
12932f345d8eSLuigi Rizzo 		m->m_flags |= M_FLOWID;
12942f345d8eSLuigi Rizzo #endif
12959bd3250aSLuigi Rizzo 		/* This deternies if vlan tag is Valid */
12962f345d8eSLuigi Rizzo 		if (oce_cqe_vtp_valid(sc, cqe)) {
12972f345d8eSLuigi Rizzo 			if (sc->function_mode & FNM_FLEX10_MODE) {
12989bd3250aSLuigi Rizzo 				/* FLEX10. If QnQ is not set, neglect VLAN */
12992f345d8eSLuigi Rizzo 				if (cqe->u0.s.qnq) {
13002f345d8eSLuigi Rizzo 					m->m_pkthdr.ether_vtag = vtag;
13012f345d8eSLuigi Rizzo 					m->m_flags |= M_VLANTAG;
13022f345d8eSLuigi Rizzo 				}
13039bd3250aSLuigi Rizzo 			} else if (sc->pvid != (vtag & VLAN_VID_MASK))  {
13049bd3250aSLuigi Rizzo 				/* In UMC mode generally pvid will be striped by
13059bd3250aSLuigi Rizzo 				   hw. But in some cases we have seen it comes
13069bd3250aSLuigi Rizzo 				   with pvid. So if pvid == vlan, neglect vlan.
13079bd3250aSLuigi Rizzo 				*/
13082f345d8eSLuigi Rizzo 				m->m_pkthdr.ether_vtag = vtag;
13092f345d8eSLuigi Rizzo 				m->m_flags |= M_VLANTAG;
13102f345d8eSLuigi Rizzo 			}
13112f345d8eSLuigi Rizzo 		}
13122f345d8eSLuigi Rizzo 
13132f345d8eSLuigi Rizzo 		sc->ifp->if_ipackets++;
1314ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
13152f345d8eSLuigi Rizzo 		/* Try to queue to LRO */
13162f345d8eSLuigi Rizzo 		if (IF_LRO_ENABLED(sc) &&
13172f345d8eSLuigi Rizzo 		    (cqe->u0.s.ip_cksum_pass) &&
13182f345d8eSLuigi Rizzo 		    (cqe->u0.s.l4_cksum_pass) &&
13192f345d8eSLuigi Rizzo 		    (!cqe->u0.s.ip_ver)       &&
13202f345d8eSLuigi Rizzo 		    (rq->lro.lro_cnt != 0)) {
13212f345d8eSLuigi Rizzo 
13222f345d8eSLuigi Rizzo 			if (tcp_lro_rx(&rq->lro, m, 0) == 0) {
13232f345d8eSLuigi Rizzo 				rq->lro_pkts_queued ++;
13242f345d8eSLuigi Rizzo 				goto post_done;
13252f345d8eSLuigi Rizzo 			}
13262f345d8eSLuigi Rizzo 			/* If LRO posting fails then try to post to STACK */
13272f345d8eSLuigi Rizzo 		}
1328ad512958SBjoern A. Zeeb #endif
13292f345d8eSLuigi Rizzo 
13302f345d8eSLuigi Rizzo 		(*sc->ifp->if_input) (sc->ifp, m);
1331ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
13322f345d8eSLuigi Rizzo post_done:
1333ad512958SBjoern A. Zeeb #endif
13342f345d8eSLuigi Rizzo 		/* Update rx stats per queue */
13352f345d8eSLuigi Rizzo 		rq->rx_stats.rx_pkts++;
13362f345d8eSLuigi Rizzo 		rq->rx_stats.rx_bytes += cqe->u0.s.pkt_size;
13372f345d8eSLuigi Rizzo 		rq->rx_stats.rx_frags += cqe->u0.s.num_fragments;
13382f345d8eSLuigi Rizzo 		if (cqe->u0.s.pkt_type == OCE_MULTICAST_PACKET)
13392f345d8eSLuigi Rizzo 			rq->rx_stats.rx_mcast_pkts++;
13402f345d8eSLuigi Rizzo 		if (cqe->u0.s.pkt_type == OCE_UNICAST_PACKET)
13412f345d8eSLuigi Rizzo 			rq->rx_stats.rx_ucast_pkts++;
13422f345d8eSLuigi Rizzo 	}
13432f345d8eSLuigi Rizzo exit:
13442f345d8eSLuigi Rizzo 	return;
13452f345d8eSLuigi Rizzo }
13462f345d8eSLuigi Rizzo 
13472f345d8eSLuigi Rizzo 
13482f345d8eSLuigi Rizzo static void
13492f345d8eSLuigi Rizzo oce_discard_rx_comp(struct oce_rq *rq, struct oce_nic_rx_cqe *cqe)
13502f345d8eSLuigi Rizzo {
13512f345d8eSLuigi Rizzo 	uint32_t out, i = 0;
13522f345d8eSLuigi Rizzo 	struct oce_packet_desc *pd;
13532f345d8eSLuigi Rizzo 	POCE_SOFTC sc = (POCE_SOFTC) rq->parent;
13542f345d8eSLuigi Rizzo 	int num_frags = cqe->u0.s.num_fragments;
13552f345d8eSLuigi Rizzo 
13562f345d8eSLuigi Rizzo 	for (i = 0; i < num_frags; i++) {
13572f345d8eSLuigi Rizzo 		if (rq->packets_out == rq->packets_in) {
13582f345d8eSLuigi Rizzo 			device_printf(sc->dev,
13592f345d8eSLuigi Rizzo 				"RQ transmit descriptor missing\n");
13602f345d8eSLuigi Rizzo 		}
13612f345d8eSLuigi Rizzo 		out = rq->packets_out + 1;
13622f345d8eSLuigi Rizzo 		if (out == OCE_RQ_PACKET_ARRAY_SIZE)
13632f345d8eSLuigi Rizzo 			out = 0;
13642f345d8eSLuigi Rizzo 		pd = &rq->pckts[rq->packets_out];
13652f345d8eSLuigi Rizzo 		rq->packets_out = out;
13662f345d8eSLuigi Rizzo 
13672f345d8eSLuigi Rizzo 		bus_dmamap_sync(rq->tag, pd->map, BUS_DMASYNC_POSTWRITE);
13682f345d8eSLuigi Rizzo 		bus_dmamap_unload(rq->tag, pd->map);
13692f345d8eSLuigi Rizzo 		rq->pending--;
13702f345d8eSLuigi Rizzo 		m_freem(pd->mbuf);
13712f345d8eSLuigi Rizzo 	}
13722f345d8eSLuigi Rizzo 
13732f345d8eSLuigi Rizzo }
13742f345d8eSLuigi Rizzo 
13752f345d8eSLuigi Rizzo 
13762f345d8eSLuigi Rizzo static int
13772f345d8eSLuigi Rizzo oce_cqe_vtp_valid(POCE_SOFTC sc, struct oce_nic_rx_cqe *cqe)
13782f345d8eSLuigi Rizzo {
13792f345d8eSLuigi Rizzo 	struct oce_nic_rx_cqe_v1 *cqe_v1;
13802f345d8eSLuigi Rizzo 	int vtp = 0;
13812f345d8eSLuigi Rizzo 
13822f345d8eSLuigi Rizzo 	if (sc->be3_native) {
13832f345d8eSLuigi Rizzo 		cqe_v1 = (struct oce_nic_rx_cqe_v1 *)cqe;
13842f345d8eSLuigi Rizzo 		vtp =  cqe_v1->u0.s.vlan_tag_present;
13859bd3250aSLuigi Rizzo 	} else
13862f345d8eSLuigi Rizzo 		vtp = cqe->u0.s.vlan_tag_present;
13872f345d8eSLuigi Rizzo 
13882f345d8eSLuigi Rizzo 	return vtp;
13892f345d8eSLuigi Rizzo 
13902f345d8eSLuigi Rizzo }
13912f345d8eSLuigi Rizzo 
13922f345d8eSLuigi Rizzo 
13932f345d8eSLuigi Rizzo static int
13942f345d8eSLuigi Rizzo oce_cqe_portid_valid(POCE_SOFTC sc, struct oce_nic_rx_cqe *cqe)
13952f345d8eSLuigi Rizzo {
13962f345d8eSLuigi Rizzo 	struct oce_nic_rx_cqe_v1 *cqe_v1;
13972f345d8eSLuigi Rizzo 	int port_id = 0;
13982f345d8eSLuigi Rizzo 
1399*291a1934SXin LI 	if (sc->be3_native && (IS_BE(sc) || IS_SH(sc))) {
14002f345d8eSLuigi Rizzo 		cqe_v1 = (struct oce_nic_rx_cqe_v1 *)cqe;
14012f345d8eSLuigi Rizzo 		port_id =  cqe_v1->u0.s.port;
14022f345d8eSLuigi Rizzo 		if (sc->port_id != port_id)
14032f345d8eSLuigi Rizzo 			return 0;
14042f345d8eSLuigi Rizzo 	} else
14052f345d8eSLuigi Rizzo 		;/* For BE3 legacy and Lancer this is dummy */
14062f345d8eSLuigi Rizzo 
14072f345d8eSLuigi Rizzo 	return 1;
14082f345d8eSLuigi Rizzo 
14092f345d8eSLuigi Rizzo }
14102f345d8eSLuigi Rizzo 
1411ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
14122f345d8eSLuigi Rizzo static void
14132f345d8eSLuigi Rizzo oce_rx_flush_lro(struct oce_rq *rq)
14142f345d8eSLuigi Rizzo {
14152f345d8eSLuigi Rizzo 	struct lro_ctrl	*lro = &rq->lro;
14162f345d8eSLuigi Rizzo 	struct lro_entry *queued;
14172f345d8eSLuigi Rizzo 	POCE_SOFTC sc = (POCE_SOFTC) rq->parent;
14182f345d8eSLuigi Rizzo 
14192f345d8eSLuigi Rizzo 	if (!IF_LRO_ENABLED(sc))
14202f345d8eSLuigi Rizzo 		return;
14212f345d8eSLuigi Rizzo 
14222f345d8eSLuigi Rizzo 	while ((queued = SLIST_FIRST(&lro->lro_active)) != NULL) {
14232f345d8eSLuigi Rizzo 		SLIST_REMOVE_HEAD(&lro->lro_active, next);
14242f345d8eSLuigi Rizzo 		tcp_lro_flush(lro, queued);
14252f345d8eSLuigi Rizzo 	}
14262f345d8eSLuigi Rizzo 	rq->lro_pkts_queued = 0;
14272f345d8eSLuigi Rizzo 
14282f345d8eSLuigi Rizzo 	return;
14292f345d8eSLuigi Rizzo }
14302f345d8eSLuigi Rizzo 
14312f345d8eSLuigi Rizzo 
14322f345d8eSLuigi Rizzo static int
14332f345d8eSLuigi Rizzo oce_init_lro(POCE_SOFTC sc)
14342f345d8eSLuigi Rizzo {
14352f345d8eSLuigi Rizzo 	struct lro_ctrl *lro = NULL;
14362f345d8eSLuigi Rizzo 	int i = 0, rc = 0;
14372f345d8eSLuigi Rizzo 
14382f345d8eSLuigi Rizzo 	for (i = 0; i < sc->nrqs; i++) {
14392f345d8eSLuigi Rizzo 		lro = &sc->rq[i]->lro;
14402f345d8eSLuigi Rizzo 		rc = tcp_lro_init(lro);
14412f345d8eSLuigi Rizzo 		if (rc != 0) {
14422f345d8eSLuigi Rizzo 			device_printf(sc->dev, "LRO init failed\n");
14432f345d8eSLuigi Rizzo 			return rc;
14442f345d8eSLuigi Rizzo 		}
14452f345d8eSLuigi Rizzo 		lro->ifp = sc->ifp;
14462f345d8eSLuigi Rizzo 	}
14472f345d8eSLuigi Rizzo 
14482f345d8eSLuigi Rizzo 	return rc;
14492f345d8eSLuigi Rizzo }
14509bd3250aSLuigi Rizzo 
14512f345d8eSLuigi Rizzo 
14522f345d8eSLuigi Rizzo void
14532f345d8eSLuigi Rizzo oce_free_lro(POCE_SOFTC sc)
14542f345d8eSLuigi Rizzo {
14552f345d8eSLuigi Rizzo 	struct lro_ctrl *lro = NULL;
14562f345d8eSLuigi Rizzo 	int i = 0;
14572f345d8eSLuigi Rizzo 
14582f345d8eSLuigi Rizzo 	for (i = 0; i < sc->nrqs; i++) {
14592f345d8eSLuigi Rizzo 		lro = &sc->rq[i]->lro;
14602f345d8eSLuigi Rizzo 		if (lro)
14612f345d8eSLuigi Rizzo 			tcp_lro_free(lro);
14622f345d8eSLuigi Rizzo 	}
14632f345d8eSLuigi Rizzo }
1464cdaba892SXin LI #endif
14652f345d8eSLuigi Rizzo 
14662f345d8eSLuigi Rizzo int
14672f345d8eSLuigi Rizzo oce_alloc_rx_bufs(struct oce_rq *rq, int count)
14682f345d8eSLuigi Rizzo {
14692f345d8eSLuigi Rizzo 	POCE_SOFTC sc = (POCE_SOFTC) rq->parent;
14702f345d8eSLuigi Rizzo 	int i, in, rc;
14712f345d8eSLuigi Rizzo 	struct oce_packet_desc *pd;
14722f345d8eSLuigi Rizzo 	bus_dma_segment_t segs[6];
14732f345d8eSLuigi Rizzo 	int nsegs, added = 0;
14742f345d8eSLuigi Rizzo 	struct oce_nic_rqe *rqe;
14752f345d8eSLuigi Rizzo 	pd_rxulp_db_t rxdb_reg;
14762f345d8eSLuigi Rizzo 
1477cdaba892SXin LI 	bzero(&rxdb_reg, sizeof(pd_rxulp_db_t));
14782f345d8eSLuigi Rizzo 	for (i = 0; i < count; i++) {
14792f345d8eSLuigi Rizzo 		in = rq->packets_in + 1;
14802f345d8eSLuigi Rizzo 		if (in == OCE_RQ_PACKET_ARRAY_SIZE)
14812f345d8eSLuigi Rizzo 			in = 0;
14822f345d8eSLuigi Rizzo 		if (in == rq->packets_out)
14832f345d8eSLuigi Rizzo 			break;	/* no more room */
14842f345d8eSLuigi Rizzo 
14852f345d8eSLuigi Rizzo 		pd = &rq->pckts[rq->packets_in];
1486c6499eccSGleb Smirnoff 		pd->mbuf = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
14872f345d8eSLuigi Rizzo 		if (pd->mbuf == NULL)
14882f345d8eSLuigi Rizzo 			break;
14892f345d8eSLuigi Rizzo 
14902f345d8eSLuigi Rizzo 		pd->mbuf->m_len = pd->mbuf->m_pkthdr.len = MCLBYTES;
14912f345d8eSLuigi Rizzo 		rc = bus_dmamap_load_mbuf_sg(rq->tag,
14922f345d8eSLuigi Rizzo 					     pd->map,
14932f345d8eSLuigi Rizzo 					     pd->mbuf,
14942f345d8eSLuigi Rizzo 					     segs, &nsegs, BUS_DMA_NOWAIT);
14952f345d8eSLuigi Rizzo 		if (rc) {
14962f345d8eSLuigi Rizzo 			m_free(pd->mbuf);
14972f345d8eSLuigi Rizzo 			break;
14982f345d8eSLuigi Rizzo 		}
14992f345d8eSLuigi Rizzo 
15002f345d8eSLuigi Rizzo 		if (nsegs != 1) {
15012f345d8eSLuigi Rizzo 			i--;
15022f345d8eSLuigi Rizzo 			continue;
15032f345d8eSLuigi Rizzo 		}
15042f345d8eSLuigi Rizzo 
15052f345d8eSLuigi Rizzo 		rq->packets_in = in;
15062f345d8eSLuigi Rizzo 		bus_dmamap_sync(rq->tag, pd->map, BUS_DMASYNC_PREREAD);
15072f345d8eSLuigi Rizzo 
15082f345d8eSLuigi Rizzo 		rqe = RING_GET_PRODUCER_ITEM_VA(rq->ring, struct oce_nic_rqe);
15092f345d8eSLuigi Rizzo 		rqe->u0.s.frag_pa_hi = ADDR_HI(segs[0].ds_addr);
15102f345d8eSLuigi Rizzo 		rqe->u0.s.frag_pa_lo = ADDR_LO(segs[0].ds_addr);
15112f345d8eSLuigi Rizzo 		DW_SWAP(u32ptr(rqe), sizeof(struct oce_nic_rqe));
15122f345d8eSLuigi Rizzo 		RING_PUT(rq->ring, 1);
15132f345d8eSLuigi Rizzo 		added++;
15142f345d8eSLuigi Rizzo 		rq->pending++;
15152f345d8eSLuigi Rizzo 	}
15162f345d8eSLuigi Rizzo 	if (added != 0) {
15172f345d8eSLuigi Rizzo 		for (i = added / OCE_MAX_RQ_POSTS; i > 0; i--) {
15182f345d8eSLuigi Rizzo 			rxdb_reg.bits.num_posted = OCE_MAX_RQ_POSTS;
15192f345d8eSLuigi Rizzo 			rxdb_reg.bits.qid = rq->rq_id;
15202f345d8eSLuigi Rizzo 			OCE_WRITE_REG32(sc, db, PD_RXULP_DB, rxdb_reg.dw0);
15212f345d8eSLuigi Rizzo 			added -= OCE_MAX_RQ_POSTS;
15222f345d8eSLuigi Rizzo 		}
15232f345d8eSLuigi Rizzo 		if (added > 0) {
15242f345d8eSLuigi Rizzo 			rxdb_reg.bits.qid = rq->rq_id;
15252f345d8eSLuigi Rizzo 			rxdb_reg.bits.num_posted = added;
15262f345d8eSLuigi Rizzo 			OCE_WRITE_REG32(sc, db, PD_RXULP_DB, rxdb_reg.dw0);
15272f345d8eSLuigi Rizzo 		}
15282f345d8eSLuigi Rizzo 	}
15292f345d8eSLuigi Rizzo 
15302f345d8eSLuigi Rizzo 	return 0;
15312f345d8eSLuigi Rizzo }
15322f345d8eSLuigi Rizzo 
15332f345d8eSLuigi Rizzo 
15342f345d8eSLuigi Rizzo /* Handle the Completion Queue for receive */
15352f345d8eSLuigi Rizzo uint16_t
15362f345d8eSLuigi Rizzo oce_rq_handler(void *arg)
15372f345d8eSLuigi Rizzo {
15382f345d8eSLuigi Rizzo 	struct oce_rq *rq = (struct oce_rq *)arg;
15392f345d8eSLuigi Rizzo 	struct oce_cq *cq = rq->cq;
15402f345d8eSLuigi Rizzo 	POCE_SOFTC sc = rq->parent;
15412f345d8eSLuigi Rizzo 	struct oce_nic_rx_cqe *cqe;
15422f345d8eSLuigi Rizzo 	int num_cqes = 0, rq_buffers_used = 0;
15432f345d8eSLuigi Rizzo 
15442f345d8eSLuigi Rizzo 
15452f345d8eSLuigi Rizzo 	bus_dmamap_sync(cq->ring->dma.tag,
15462f345d8eSLuigi Rizzo 			cq->ring->dma.map, BUS_DMASYNC_POSTWRITE);
15472f345d8eSLuigi Rizzo 	cqe = RING_GET_CONSUMER_ITEM_VA(cq->ring, struct oce_nic_rx_cqe);
15482f345d8eSLuigi Rizzo 	while (cqe->u0.dw[2]) {
15492f345d8eSLuigi Rizzo 		DW_SWAP((uint32_t *) cqe, sizeof(oce_rq_cqe));
15502f345d8eSLuigi Rizzo 
15512f345d8eSLuigi Rizzo 		RING_GET(rq->ring, 1);
15522f345d8eSLuigi Rizzo 		if (cqe->u0.s.error == 0) {
15532f345d8eSLuigi Rizzo 			oce_rx(rq, cqe->u0.s.frag_index, cqe);
15542f345d8eSLuigi Rizzo 		} else {
15552f345d8eSLuigi Rizzo 			rq->rx_stats.rxcp_err++;
15562f345d8eSLuigi Rizzo 			sc->ifp->if_ierrors++;
15572f345d8eSLuigi Rizzo 			/* Post L3/L4 errors to stack.*/
15582f345d8eSLuigi Rizzo 			oce_rx(rq, cqe->u0.s.frag_index, cqe);
15592f345d8eSLuigi Rizzo 		}
15602f345d8eSLuigi Rizzo 		rq->rx_stats.rx_compl++;
15612f345d8eSLuigi Rizzo 		cqe->u0.dw[2] = 0;
15622f345d8eSLuigi Rizzo 
1563ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
15642f345d8eSLuigi Rizzo 		if (IF_LRO_ENABLED(sc) && rq->lro_pkts_queued >= 16) {
15652f345d8eSLuigi Rizzo 			oce_rx_flush_lro(rq);
15662f345d8eSLuigi Rizzo 		}
1567ad512958SBjoern A. Zeeb #endif
15682f345d8eSLuigi Rizzo 
15692f345d8eSLuigi Rizzo 		RING_GET(cq->ring, 1);
15702f345d8eSLuigi Rizzo 		bus_dmamap_sync(cq->ring->dma.tag,
15712f345d8eSLuigi Rizzo 				cq->ring->dma.map, BUS_DMASYNC_POSTWRITE);
15722f345d8eSLuigi Rizzo 		cqe =
15732f345d8eSLuigi Rizzo 		    RING_GET_CONSUMER_ITEM_VA(cq->ring, struct oce_nic_rx_cqe);
15742f345d8eSLuigi Rizzo 		num_cqes++;
15752f345d8eSLuigi Rizzo 		if (num_cqes >= (IS_XE201(sc) ? 8 : oce_max_rsp_handled))
15762f345d8eSLuigi Rizzo 			break;
15772f345d8eSLuigi Rizzo 	}
15789bd3250aSLuigi Rizzo 
1579ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
15802f345d8eSLuigi Rizzo 	if (IF_LRO_ENABLED(sc))
15812f345d8eSLuigi Rizzo 		oce_rx_flush_lro(rq);
1582ad512958SBjoern A. Zeeb #endif
15832f345d8eSLuigi Rizzo 
15842f345d8eSLuigi Rizzo 	if (num_cqes) {
15852f345d8eSLuigi Rizzo 		oce_arm_cq(sc, cq->cq_id, num_cqes, FALSE);
15862f345d8eSLuigi Rizzo 		rq_buffers_used = OCE_RQ_PACKET_ARRAY_SIZE - rq->pending;
15872f345d8eSLuigi Rizzo 		if (rq_buffers_used > 1)
15882f345d8eSLuigi Rizzo 			oce_alloc_rx_bufs(rq, (rq_buffers_used - 1));
15892f345d8eSLuigi Rizzo 	}
15902f345d8eSLuigi Rizzo 
15912f345d8eSLuigi Rizzo 	return 0;
15922f345d8eSLuigi Rizzo 
15932f345d8eSLuigi Rizzo }
15942f345d8eSLuigi Rizzo 
15952f345d8eSLuigi Rizzo 
15962f345d8eSLuigi Rizzo 
15972f345d8eSLuigi Rizzo 
15982f345d8eSLuigi Rizzo /*****************************************************************************
15992f345d8eSLuigi Rizzo  *		   Helper function prototypes in this file 		     *
16002f345d8eSLuigi Rizzo  *****************************************************************************/
16012f345d8eSLuigi Rizzo 
16022f345d8eSLuigi Rizzo static int
16032f345d8eSLuigi Rizzo oce_attach_ifp(POCE_SOFTC sc)
16042f345d8eSLuigi Rizzo {
16052f345d8eSLuigi Rizzo 
16062f345d8eSLuigi Rizzo 	sc->ifp = if_alloc(IFT_ETHER);
16072f345d8eSLuigi Rizzo 	if (!sc->ifp)
16082f345d8eSLuigi Rizzo 		return ENOMEM;
16092f345d8eSLuigi Rizzo 
16102f345d8eSLuigi Rizzo 	ifmedia_init(&sc->media, IFM_IMASK, oce_media_change, oce_media_status);
16112f345d8eSLuigi Rizzo 	ifmedia_add(&sc->media, IFM_ETHER | IFM_AUTO, 0, NULL);
16122f345d8eSLuigi Rizzo 	ifmedia_set(&sc->media, IFM_ETHER | IFM_AUTO);
16132f345d8eSLuigi Rizzo 
16142f345d8eSLuigi Rizzo 	sc->ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST;
16152f345d8eSLuigi Rizzo 	sc->ifp->if_ioctl = oce_ioctl;
16162f345d8eSLuigi Rizzo 	sc->ifp->if_start = oce_start;
16172f345d8eSLuigi Rizzo 	sc->ifp->if_init = oce_init;
16182f345d8eSLuigi Rizzo 	sc->ifp->if_mtu = ETHERMTU;
16192f345d8eSLuigi Rizzo 	sc->ifp->if_softc = sc;
16202f345d8eSLuigi Rizzo #if __FreeBSD_version >= 800000
16212f345d8eSLuigi Rizzo 	sc->ifp->if_transmit = oce_multiq_start;
16222f345d8eSLuigi Rizzo 	sc->ifp->if_qflush = oce_multiq_flush;
16232f345d8eSLuigi Rizzo #endif
16242f345d8eSLuigi Rizzo 
16252f345d8eSLuigi Rizzo 	if_initname(sc->ifp,
16262f345d8eSLuigi Rizzo 		    device_get_name(sc->dev), device_get_unit(sc->dev));
16272f345d8eSLuigi Rizzo 
16282f345d8eSLuigi Rizzo 	sc->ifp->if_snd.ifq_drv_maxlen = OCE_MAX_TX_DESC - 1;
16292f345d8eSLuigi Rizzo 	IFQ_SET_MAXLEN(&sc->ifp->if_snd, sc->ifp->if_snd.ifq_drv_maxlen);
16302f345d8eSLuigi Rizzo 	IFQ_SET_READY(&sc->ifp->if_snd);
16312f345d8eSLuigi Rizzo 
16322f345d8eSLuigi Rizzo 	sc->ifp->if_hwassist = OCE_IF_HWASSIST;
16332f345d8eSLuigi Rizzo 	sc->ifp->if_hwassist |= CSUM_TSO;
16342f345d8eSLuigi Rizzo 	sc->ifp->if_hwassist |= (CSUM_IP | CSUM_TCP | CSUM_UDP);
16352f345d8eSLuigi Rizzo 
16362f345d8eSLuigi Rizzo 	sc->ifp->if_capabilities = OCE_IF_CAPABILITIES;
16372f345d8eSLuigi Rizzo 	sc->ifp->if_capabilities |= IFCAP_HWCSUM;
16382f345d8eSLuigi Rizzo 	sc->ifp->if_capabilities |= IFCAP_VLAN_HWFILTER;
16399bd3250aSLuigi Rizzo 
1640ad512958SBjoern A. Zeeb #if defined(INET6) || defined(INET)
1641ad512958SBjoern A. Zeeb 	sc->ifp->if_capabilities |= IFCAP_TSO;
16422f345d8eSLuigi Rizzo 	sc->ifp->if_capabilities |= IFCAP_LRO;
16439bd3250aSLuigi Rizzo 	sc->ifp->if_capabilities |= IFCAP_VLAN_HWTSO;
1644ad512958SBjoern A. Zeeb #endif
16452f345d8eSLuigi Rizzo 
16462f345d8eSLuigi Rizzo 	sc->ifp->if_capenable = sc->ifp->if_capabilities;
16476d9190b4SJohn Baldwin 	if_initbaudrate(sc->ifp, IF_Gbps(10));
16482f345d8eSLuigi Rizzo 
16492f345d8eSLuigi Rizzo 	ether_ifattach(sc->ifp, sc->macaddr.mac_addr);
16502f345d8eSLuigi Rizzo 
16512f345d8eSLuigi Rizzo 	return 0;
16522f345d8eSLuigi Rizzo }
16532f345d8eSLuigi Rizzo 
16542f345d8eSLuigi Rizzo 
16552f345d8eSLuigi Rizzo static void
16562f345d8eSLuigi Rizzo oce_add_vlan(void *arg, struct ifnet *ifp, uint16_t vtag)
16572f345d8eSLuigi Rizzo {
16582f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ifp->if_softc;
16592f345d8eSLuigi Rizzo 
16602f345d8eSLuigi Rizzo 	if (ifp->if_softc !=  arg)
16612f345d8eSLuigi Rizzo 		return;
16622f345d8eSLuigi Rizzo 	if ((vtag == 0) || (vtag > 4095))
16632f345d8eSLuigi Rizzo 		return;
16642f345d8eSLuigi Rizzo 
16652f345d8eSLuigi Rizzo 	sc->vlan_tag[vtag] = 1;
16662f345d8eSLuigi Rizzo 	sc->vlans_added++;
16672f345d8eSLuigi Rizzo 	oce_vid_config(sc);
16682f345d8eSLuigi Rizzo }
16692f345d8eSLuigi Rizzo 
16702f345d8eSLuigi Rizzo 
16712f345d8eSLuigi Rizzo static void
16722f345d8eSLuigi Rizzo oce_del_vlan(void *arg, struct ifnet *ifp, uint16_t vtag)
16732f345d8eSLuigi Rizzo {
16742f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ifp->if_softc;
16752f345d8eSLuigi Rizzo 
16762f345d8eSLuigi Rizzo 	if (ifp->if_softc !=  arg)
16772f345d8eSLuigi Rizzo 		return;
16782f345d8eSLuigi Rizzo 	if ((vtag == 0) || (vtag > 4095))
16792f345d8eSLuigi Rizzo 		return;
16802f345d8eSLuigi Rizzo 
16812f345d8eSLuigi Rizzo 	sc->vlan_tag[vtag] = 0;
16822f345d8eSLuigi Rizzo 	sc->vlans_added--;
16832f345d8eSLuigi Rizzo 	oce_vid_config(sc);
16842f345d8eSLuigi Rizzo }
16852f345d8eSLuigi Rizzo 
16862f345d8eSLuigi Rizzo 
16872f345d8eSLuigi Rizzo /*
16882f345d8eSLuigi Rizzo  * A max of 64 vlans can be configured in BE. If the user configures
16892f345d8eSLuigi Rizzo  * more, place the card in vlan promiscuous mode.
16902f345d8eSLuigi Rizzo  */
16912f345d8eSLuigi Rizzo static int
16922f345d8eSLuigi Rizzo oce_vid_config(POCE_SOFTC sc)
16932f345d8eSLuigi Rizzo {
16942f345d8eSLuigi Rizzo 	struct normal_vlan vtags[MAX_VLANFILTER_SIZE];
16952f345d8eSLuigi Rizzo 	uint16_t ntags = 0, i;
16962f345d8eSLuigi Rizzo 	int status = 0;
16972f345d8eSLuigi Rizzo 
16982f345d8eSLuigi Rizzo 	if ((sc->vlans_added <= MAX_VLANFILTER_SIZE) &&
16992f345d8eSLuigi Rizzo 			(sc->ifp->if_capenable & IFCAP_VLAN_HWFILTER)) {
17002f345d8eSLuigi Rizzo 		for (i = 0; i < MAX_VLANS; i++) {
17012f345d8eSLuigi Rizzo 			if (sc->vlan_tag[i]) {
17022f345d8eSLuigi Rizzo 				vtags[ntags].vtag = i;
17032f345d8eSLuigi Rizzo 				ntags++;
17042f345d8eSLuigi Rizzo 			}
17052f345d8eSLuigi Rizzo 		}
17062f345d8eSLuigi Rizzo 		if (ntags)
17072f345d8eSLuigi Rizzo 			status = oce_config_vlan(sc, (uint8_t) sc->if_id,
17082f345d8eSLuigi Rizzo 						vtags, ntags, 1, 0);
17092f345d8eSLuigi Rizzo 	} else
17102f345d8eSLuigi Rizzo 		status = oce_config_vlan(sc, (uint8_t) sc->if_id,
17112f345d8eSLuigi Rizzo 					 	NULL, 0, 1, 1);
17122f345d8eSLuigi Rizzo 	return status;
17132f345d8eSLuigi Rizzo }
17142f345d8eSLuigi Rizzo 
17152f345d8eSLuigi Rizzo 
17162f345d8eSLuigi Rizzo static void
17172f345d8eSLuigi Rizzo oce_mac_addr_set(POCE_SOFTC sc)
17182f345d8eSLuigi Rizzo {
17192f345d8eSLuigi Rizzo 	uint32_t old_pmac_id = sc->pmac_id;
17202f345d8eSLuigi Rizzo 	int status = 0;
17212f345d8eSLuigi Rizzo 
17222f345d8eSLuigi Rizzo 
17232f345d8eSLuigi Rizzo 	status = bcmp((IF_LLADDR(sc->ifp)), sc->macaddr.mac_addr,
17242f345d8eSLuigi Rizzo 			 sc->macaddr.size_of_struct);
17252f345d8eSLuigi Rizzo 	if (!status)
17262f345d8eSLuigi Rizzo 		return;
17272f345d8eSLuigi Rizzo 
17282f345d8eSLuigi Rizzo 	status = oce_mbox_macaddr_add(sc, (uint8_t *)(IF_LLADDR(sc->ifp)),
17292f345d8eSLuigi Rizzo 					sc->if_id, &sc->pmac_id);
17302f345d8eSLuigi Rizzo 	if (!status) {
17312f345d8eSLuigi Rizzo 		status = oce_mbox_macaddr_del(sc, sc->if_id, old_pmac_id);
17322f345d8eSLuigi Rizzo 		bcopy((IF_LLADDR(sc->ifp)), sc->macaddr.mac_addr,
17332f345d8eSLuigi Rizzo 				 sc->macaddr.size_of_struct);
17342f345d8eSLuigi Rizzo 	}
17352f345d8eSLuigi Rizzo 	if (status)
17362f345d8eSLuigi Rizzo 		device_printf(sc->dev, "Failed update macaddress\n");
17372f345d8eSLuigi Rizzo 
17382f345d8eSLuigi Rizzo }
17392f345d8eSLuigi Rizzo 
17402f345d8eSLuigi Rizzo 
17412f345d8eSLuigi Rizzo static int
17422f345d8eSLuigi Rizzo oce_handle_passthrough(struct ifnet *ifp, caddr_t data)
17432f345d8eSLuigi Rizzo {
17442f345d8eSLuigi Rizzo 	POCE_SOFTC sc = ifp->if_softc;
17452f345d8eSLuigi Rizzo 	struct ifreq *ifr = (struct ifreq *)data;
17462f345d8eSLuigi Rizzo 	int rc = ENXIO;
17472f345d8eSLuigi Rizzo 	char cookie[32] = {0};
17482f345d8eSLuigi Rizzo 	void *priv_data = (void *)ifr->ifr_data;
17492f345d8eSLuigi Rizzo 	void *ioctl_ptr;
17502f345d8eSLuigi Rizzo 	uint32_t req_size;
17512f345d8eSLuigi Rizzo 	struct mbx_hdr req;
17522f345d8eSLuigi Rizzo 	OCE_DMA_MEM dma_mem;
1753cdaba892SXin LI 	struct mbx_common_get_cntl_attr *fw_cmd;
17542f345d8eSLuigi Rizzo 
17552f345d8eSLuigi Rizzo 	if (copyin(priv_data, cookie, strlen(IOCTL_COOKIE)))
17562f345d8eSLuigi Rizzo 		return EFAULT;
17572f345d8eSLuigi Rizzo 
17582f345d8eSLuigi Rizzo 	if (memcmp(cookie, IOCTL_COOKIE, strlen(IOCTL_COOKIE)))
17592f345d8eSLuigi Rizzo 		return EINVAL;
17602f345d8eSLuigi Rizzo 
17612f345d8eSLuigi Rizzo 	ioctl_ptr = (char *)priv_data + strlen(IOCTL_COOKIE);
17622f345d8eSLuigi Rizzo 	if (copyin(ioctl_ptr, &req, sizeof(struct mbx_hdr)))
17632f345d8eSLuigi Rizzo 		return EFAULT;
17642f345d8eSLuigi Rizzo 
17652f345d8eSLuigi Rizzo 	req_size = le32toh(req.u0.req.request_length);
17662f345d8eSLuigi Rizzo 	if (req_size > 65536)
17672f345d8eSLuigi Rizzo 		return EINVAL;
17682f345d8eSLuigi Rizzo 
17692f345d8eSLuigi Rizzo 	req_size += sizeof(struct mbx_hdr);
17702f345d8eSLuigi Rizzo 	rc = oce_dma_alloc(sc, req_size, &dma_mem, 0);
17712f345d8eSLuigi Rizzo 	if (rc)
17722f345d8eSLuigi Rizzo 		return ENOMEM;
17732f345d8eSLuigi Rizzo 
17742f345d8eSLuigi Rizzo 	if (copyin(ioctl_ptr, OCE_DMAPTR(&dma_mem,char), req_size)) {
17752f345d8eSLuigi Rizzo 		rc = EFAULT;
17762f345d8eSLuigi Rizzo 		goto dma_free;
17772f345d8eSLuigi Rizzo 	}
17782f345d8eSLuigi Rizzo 
17792f345d8eSLuigi Rizzo 	rc = oce_pass_through_mbox(sc, &dma_mem, req_size);
17802f345d8eSLuigi Rizzo 	if (rc) {
17812f345d8eSLuigi Rizzo 		rc = EIO;
17822f345d8eSLuigi Rizzo 		goto dma_free;
17832f345d8eSLuigi Rizzo 	}
17842f345d8eSLuigi Rizzo 
17852f345d8eSLuigi Rizzo 	if (copyout(OCE_DMAPTR(&dma_mem,char), ioctl_ptr, req_size))
17862f345d8eSLuigi Rizzo 		rc =  EFAULT;
17872f345d8eSLuigi Rizzo 
1788cdaba892SXin LI 	/*
1789cdaba892SXin LI 	   firmware is filling all the attributes for this ioctl except
1790cdaba892SXin LI 	   the driver version..so fill it
1791cdaba892SXin LI 	 */
1792cdaba892SXin LI 	if(req.u0.rsp.opcode == OPCODE_COMMON_GET_CNTL_ATTRIBUTES) {
1793cdaba892SXin LI 		fw_cmd = (struct mbx_common_get_cntl_attr *) ioctl_ptr;
1794cdaba892SXin LI 		strncpy(fw_cmd->params.rsp.cntl_attr_info.hba_attr.drv_ver_str,
1795cdaba892SXin LI 			COMPONENT_REVISION, strlen(COMPONENT_REVISION));
1796cdaba892SXin LI 	}
1797cdaba892SXin LI 
17982f345d8eSLuigi Rizzo dma_free:
17992f345d8eSLuigi Rizzo 	oce_dma_free(sc, &dma_mem);
18002f345d8eSLuigi Rizzo 	return rc;
18012f345d8eSLuigi Rizzo 
18022f345d8eSLuigi Rizzo }
18032f345d8eSLuigi Rizzo 
1804cdaba892SXin LI static void
1805cdaba892SXin LI oce_eqd_set_periodic(POCE_SOFTC sc)
1806cdaba892SXin LI {
1807cdaba892SXin LI 	struct oce_set_eqd set_eqd[OCE_MAX_EQ];
1808cdaba892SXin LI 	struct oce_aic_obj *aic;
1809cdaba892SXin LI 	struct oce_eq *eqo;
1810cdaba892SXin LI 	uint64_t now = 0, delta;
1811cdaba892SXin LI 	int eqd, i, num = 0;
1812cdaba892SXin LI 	uint32_t ips = 0;
1813cdaba892SXin LI 	int tps;
1814cdaba892SXin LI 
1815cdaba892SXin LI 	for (i = 0 ; i < sc->neqs; i++) {
1816cdaba892SXin LI 		eqo = sc->eq[i];
1817cdaba892SXin LI 		aic = &sc->aic_obj[i];
1818cdaba892SXin LI 		/* When setting the static eq delay from the user space */
1819cdaba892SXin LI 		if (!aic->enable) {
1820cdaba892SXin LI 			eqd = aic->et_eqd;
1821cdaba892SXin LI 			goto modify_eqd;
1822cdaba892SXin LI 		}
1823cdaba892SXin LI 
1824cdaba892SXin LI 		now = ticks;
1825cdaba892SXin LI 
1826cdaba892SXin LI 		/* Over flow check */
1827cdaba892SXin LI 		if ((now < aic->ticks) || (eqo->intr < aic->intr_prev))
1828cdaba892SXin LI 			goto done;
1829cdaba892SXin LI 
1830cdaba892SXin LI 		delta = now - aic->ticks;
1831cdaba892SXin LI 		tps = delta/hz;
1832cdaba892SXin LI 
1833cdaba892SXin LI 		/* Interrupt rate based on elapsed ticks */
1834cdaba892SXin LI 		if(tps)
1835cdaba892SXin LI 			ips = (uint32_t)(eqo->intr - aic->intr_prev) / tps;
1836cdaba892SXin LI 
1837cdaba892SXin LI 		if (ips > INTR_RATE_HWM)
1838cdaba892SXin LI 			eqd = aic->cur_eqd + 20;
1839cdaba892SXin LI 		else if (ips < INTR_RATE_LWM)
1840cdaba892SXin LI 			eqd = aic->cur_eqd / 2;
1841cdaba892SXin LI 		else
1842cdaba892SXin LI 			goto done;
1843cdaba892SXin LI 
1844cdaba892SXin LI 		if (eqd < 10)
1845cdaba892SXin LI 			eqd = 0;
1846cdaba892SXin LI 
1847cdaba892SXin LI 		/* Make sure that the eq delay is in the known range */
1848cdaba892SXin LI 		eqd = min(eqd, aic->max_eqd);
1849cdaba892SXin LI 		eqd = max(eqd, aic->min_eqd);
1850cdaba892SXin LI 
1851cdaba892SXin LI modify_eqd:
1852cdaba892SXin LI 		if (eqd != aic->cur_eqd) {
1853cdaba892SXin LI 			set_eqd[num].delay_multiplier = (eqd * 65)/100;
1854cdaba892SXin LI 			set_eqd[num].eq_id = eqo->eq_id;
1855cdaba892SXin LI 			aic->cur_eqd = eqd;
1856cdaba892SXin LI 			num++;
1857cdaba892SXin LI 		}
1858cdaba892SXin LI done:
1859cdaba892SXin LI 		aic->intr_prev = eqo->intr;
1860cdaba892SXin LI 		aic->ticks = now;
1861cdaba892SXin LI 	}
1862cdaba892SXin LI 
1863cdaba892SXin LI 	/* Is there atleast one eq that needs to be modified? */
1864cdaba892SXin LI 	if(num)
1865cdaba892SXin LI 		oce_mbox_eqd_modify_periodic(sc, set_eqd, num);
1866cdaba892SXin LI 
1867cdaba892SXin LI }
18682f345d8eSLuigi Rizzo 
18692f345d8eSLuigi Rizzo static void
18702f345d8eSLuigi Rizzo oce_local_timer(void *arg)
18712f345d8eSLuigi Rizzo {
18722f345d8eSLuigi Rizzo 	POCE_SOFTC sc = arg;
18732f345d8eSLuigi Rizzo 	int i = 0;
18742f345d8eSLuigi Rizzo 
18752f345d8eSLuigi Rizzo 	oce_refresh_nic_stats(sc);
18762f345d8eSLuigi Rizzo 	oce_refresh_queue_stats(sc);
18772f345d8eSLuigi Rizzo 	oce_mac_addr_set(sc);
18782f345d8eSLuigi Rizzo 
18792f345d8eSLuigi Rizzo 	/* TX Watch Dog*/
18802f345d8eSLuigi Rizzo 	for (i = 0; i < sc->nwqs; i++)
18812f345d8eSLuigi Rizzo 		oce_tx_restart(sc, sc->wq[i]);
18822f345d8eSLuigi Rizzo 
1883cdaba892SXin LI 	/* calculate and set the eq delay for optimal interrupt rate */
1884*291a1934SXin LI 	if (IS_BE(sc) || IS_SH(sc))
1885cdaba892SXin LI 		oce_eqd_set_periodic(sc);
1886cdaba892SXin LI 
18872f345d8eSLuigi Rizzo 	callout_reset(&sc->timer, hz, oce_local_timer, sc);
18882f345d8eSLuigi Rizzo }
18892f345d8eSLuigi Rizzo 
18902f345d8eSLuigi Rizzo 
1891beb0f7e7SJosh Paetzel /* NOTE : This should only be called holding
1892beb0f7e7SJosh Paetzel  *        DEVICE_LOCK.
1893beb0f7e7SJosh Paetzel */
18942f345d8eSLuigi Rizzo static void
18952f345d8eSLuigi Rizzo oce_if_deactivate(POCE_SOFTC sc)
18962f345d8eSLuigi Rizzo {
18972f345d8eSLuigi Rizzo 	int i, mtime = 0;
18982f345d8eSLuigi Rizzo 	int wait_req = 0;
18992f345d8eSLuigi Rizzo 	struct oce_rq *rq;
19002f345d8eSLuigi Rizzo 	struct oce_wq *wq;
19012f345d8eSLuigi Rizzo 	struct oce_eq *eq;
19022f345d8eSLuigi Rizzo 
19032f345d8eSLuigi Rizzo 	sc->ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
19042f345d8eSLuigi Rizzo 
19052f345d8eSLuigi Rizzo 	/*Wait for max of 400ms for TX completions to be done */
19062f345d8eSLuigi Rizzo 	while (mtime < 400) {
19072f345d8eSLuigi Rizzo 		wait_req = 0;
19082f345d8eSLuigi Rizzo 		for_all_wq_queues(sc, wq, i) {
19092f345d8eSLuigi Rizzo 			if (wq->ring->num_used) {
19102f345d8eSLuigi Rizzo 				wait_req = 1;
19112f345d8eSLuigi Rizzo 				DELAY(1);
19122f345d8eSLuigi Rizzo 				break;
19132f345d8eSLuigi Rizzo 			}
19142f345d8eSLuigi Rizzo 		}
19152f345d8eSLuigi Rizzo 		mtime += 1;
19162f345d8eSLuigi Rizzo 		if (!wait_req)
19172f345d8eSLuigi Rizzo 			break;
19182f345d8eSLuigi Rizzo 	}
19192f345d8eSLuigi Rizzo 
19202f345d8eSLuigi Rizzo 	/* Stop intrs and finish any bottom halves pending */
19212f345d8eSLuigi Rizzo 	oce_hw_intr_disable(sc);
19222f345d8eSLuigi Rizzo 
1923cdaba892SXin LI 	/* Since taskqueue_drain takes a Gaint Lock, We should not acquire
1924beb0f7e7SJosh Paetzel 	   any other lock. So unlock device lock and require after
1925beb0f7e7SJosh Paetzel 	   completing taskqueue_drain.
1926beb0f7e7SJosh Paetzel 	*/
1927beb0f7e7SJosh Paetzel 	UNLOCK(&sc->dev_lock);
19282f345d8eSLuigi Rizzo 	for (i = 0; i < sc->intr_count; i++) {
19292f345d8eSLuigi Rizzo 		if (sc->intrs[i].tq != NULL) {
19302f345d8eSLuigi Rizzo 			taskqueue_drain(sc->intrs[i].tq, &sc->intrs[i].task);
19312f345d8eSLuigi Rizzo 		}
19322f345d8eSLuigi Rizzo 	}
1933beb0f7e7SJosh Paetzel 	LOCK(&sc->dev_lock);
19342f345d8eSLuigi Rizzo 
19352f345d8eSLuigi Rizzo 	/* Delete RX queue in card with flush param */
19362f345d8eSLuigi Rizzo 	oce_stop_rx(sc);
19372f345d8eSLuigi Rizzo 
19382f345d8eSLuigi Rizzo 	/* Invalidate any pending cq and eq entries*/
19392f345d8eSLuigi Rizzo 	for_all_evnt_queues(sc, eq, i)
19402f345d8eSLuigi Rizzo 		oce_drain_eq(eq);
19412f345d8eSLuigi Rizzo 	for_all_rq_queues(sc, rq, i)
19422f345d8eSLuigi Rizzo 		oce_drain_rq_cq(rq);
19432f345d8eSLuigi Rizzo 	for_all_wq_queues(sc, wq, i)
19442f345d8eSLuigi Rizzo 		oce_drain_wq_cq(wq);
19452f345d8eSLuigi Rizzo 
19462f345d8eSLuigi Rizzo 	/* But still we need to get MCC aync events.
19472f345d8eSLuigi Rizzo 	   So enable intrs and also arm first EQ
19482f345d8eSLuigi Rizzo 	*/
19492f345d8eSLuigi Rizzo 	oce_hw_intr_enable(sc);
19502f345d8eSLuigi Rizzo 	oce_arm_eq(sc, sc->eq[0]->eq_id, 0, TRUE, FALSE);
19512f345d8eSLuigi Rizzo 
19522f345d8eSLuigi Rizzo 	DELAY(10);
19532f345d8eSLuigi Rizzo }
19542f345d8eSLuigi Rizzo 
19552f345d8eSLuigi Rizzo 
19562f345d8eSLuigi Rizzo static void
19572f345d8eSLuigi Rizzo oce_if_activate(POCE_SOFTC sc)
19582f345d8eSLuigi Rizzo {
19592f345d8eSLuigi Rizzo 	struct oce_eq *eq;
19602f345d8eSLuigi Rizzo 	struct oce_rq *rq;
19612f345d8eSLuigi Rizzo 	struct oce_wq *wq;
19622f345d8eSLuigi Rizzo 	int i, rc = 0;
19632f345d8eSLuigi Rizzo 
19642f345d8eSLuigi Rizzo 	sc->ifp->if_drv_flags |= IFF_DRV_RUNNING;
19652f345d8eSLuigi Rizzo 
19662f345d8eSLuigi Rizzo 	oce_hw_intr_disable(sc);
19672f345d8eSLuigi Rizzo 
19682f345d8eSLuigi Rizzo 	oce_start_rx(sc);
19692f345d8eSLuigi Rizzo 
19702f345d8eSLuigi Rizzo 	for_all_rq_queues(sc, rq, i) {
19712f345d8eSLuigi Rizzo 		rc = oce_start_rq(rq);
19722f345d8eSLuigi Rizzo 		if (rc)
19732f345d8eSLuigi Rizzo 			device_printf(sc->dev, "Unable to start RX\n");
19742f345d8eSLuigi Rizzo 	}
19752f345d8eSLuigi Rizzo 
19762f345d8eSLuigi Rizzo 	for_all_wq_queues(sc, wq, i) {
19772f345d8eSLuigi Rizzo 		rc = oce_start_wq(wq);
19782f345d8eSLuigi Rizzo 		if (rc)
19792f345d8eSLuigi Rizzo 			device_printf(sc->dev, "Unable to start TX\n");
19802f345d8eSLuigi Rizzo 	}
19812f345d8eSLuigi Rizzo 
19822f345d8eSLuigi Rizzo 
19832f345d8eSLuigi Rizzo 	for_all_evnt_queues(sc, eq, i)
19842f345d8eSLuigi Rizzo 		oce_arm_eq(sc, eq->eq_id, 0, TRUE, FALSE);
19852f345d8eSLuigi Rizzo 
19862f345d8eSLuigi Rizzo 	oce_hw_intr_enable(sc);
19872f345d8eSLuigi Rizzo 
19882f345d8eSLuigi Rizzo }
19892f345d8eSLuigi Rizzo 
19909bd3250aSLuigi Rizzo static void
19919bd3250aSLuigi Rizzo process_link_state(POCE_SOFTC sc, struct oce_async_cqe_link_state *acqe)
19922f345d8eSLuigi Rizzo {
19939bd3250aSLuigi Rizzo 	/* Update Link status */
19942f345d8eSLuigi Rizzo 	if ((acqe->u0.s.link_status & ~ASYNC_EVENT_LOGICAL) ==
19952f345d8eSLuigi Rizzo 	     ASYNC_EVENT_LINK_UP) {
19962f345d8eSLuigi Rizzo 		sc->link_status = ASYNC_EVENT_LINK_UP;
19972f345d8eSLuigi Rizzo 		if_link_state_change(sc->ifp, LINK_STATE_UP);
19982f345d8eSLuigi Rizzo 	} else {
19992f345d8eSLuigi Rizzo 		sc->link_status = ASYNC_EVENT_LINK_DOWN;
20002f345d8eSLuigi Rizzo 		if_link_state_change(sc->ifp, LINK_STATE_DOWN);
20012f345d8eSLuigi Rizzo 	}
20022f345d8eSLuigi Rizzo 
20039bd3250aSLuigi Rizzo 	/* Update speed */
20042f345d8eSLuigi Rizzo 	sc->link_speed = acqe->u0.s.speed;
20059bd3250aSLuigi Rizzo 	sc->qos_link_speed = (uint32_t) acqe->u0.s.qos_link_speed * 10;
20069bd3250aSLuigi Rizzo 
20079bd3250aSLuigi Rizzo }
20089bd3250aSLuigi Rizzo 
20099bd3250aSLuigi Rizzo 
20109bd3250aSLuigi Rizzo /* Handle the Completion Queue for the Mailbox/Async notifications */
20119bd3250aSLuigi Rizzo uint16_t
20129bd3250aSLuigi Rizzo oce_mq_handler(void *arg)
20139bd3250aSLuigi Rizzo {
20149bd3250aSLuigi Rizzo 	struct oce_mq *mq = (struct oce_mq *)arg;
20159bd3250aSLuigi Rizzo 	POCE_SOFTC sc = mq->parent;
20169bd3250aSLuigi Rizzo 	struct oce_cq *cq = mq->cq;
20179bd3250aSLuigi Rizzo 	int num_cqes = 0, evt_type = 0, optype = 0;
20189bd3250aSLuigi Rizzo 	struct oce_mq_cqe *cqe;
20199bd3250aSLuigi Rizzo 	struct oce_async_cqe_link_state *acqe;
20209bd3250aSLuigi Rizzo 	struct oce_async_event_grp5_pvid_state *gcqe;
2021cdaba892SXin LI 	struct oce_async_event_qnq *dbgcqe;
20229bd3250aSLuigi Rizzo 
20239bd3250aSLuigi Rizzo 
20249bd3250aSLuigi Rizzo 	bus_dmamap_sync(cq->ring->dma.tag,
20259bd3250aSLuigi Rizzo 			cq->ring->dma.map, BUS_DMASYNC_POSTWRITE);
20269bd3250aSLuigi Rizzo 	cqe = RING_GET_CONSUMER_ITEM_VA(cq->ring, struct oce_mq_cqe);
20279bd3250aSLuigi Rizzo 
20289bd3250aSLuigi Rizzo 	while (cqe->u0.dw[3]) {
20299bd3250aSLuigi Rizzo 		DW_SWAP((uint32_t *) cqe, sizeof(oce_mq_cqe));
20309bd3250aSLuigi Rizzo 		if (cqe->u0.s.async_event) {
20319bd3250aSLuigi Rizzo 			evt_type = cqe->u0.s.event_type;
20329bd3250aSLuigi Rizzo 			optype = cqe->u0.s.async_type;
20339bd3250aSLuigi Rizzo 			if (evt_type  == ASYNC_EVENT_CODE_LINK_STATE) {
20349bd3250aSLuigi Rizzo 				/* Link status evt */
20359bd3250aSLuigi Rizzo 				acqe = (struct oce_async_cqe_link_state *)cqe;
20369bd3250aSLuigi Rizzo 				process_link_state(sc, acqe);
20379bd3250aSLuigi Rizzo 			} else if ((evt_type == ASYNC_EVENT_GRP5) &&
20389bd3250aSLuigi Rizzo 				   (optype == ASYNC_EVENT_PVID_STATE)) {
20399bd3250aSLuigi Rizzo 				/* GRP5 PVID */
20409bd3250aSLuigi Rizzo 				gcqe =
20419bd3250aSLuigi Rizzo 				(struct oce_async_event_grp5_pvid_state *)cqe;
20429bd3250aSLuigi Rizzo 				if (gcqe->enabled)
20439bd3250aSLuigi Rizzo 					sc->pvid = gcqe->tag & VLAN_VID_MASK;
20449bd3250aSLuigi Rizzo 				else
20459bd3250aSLuigi Rizzo 					sc->pvid = 0;
20469bd3250aSLuigi Rizzo 
20472f345d8eSLuigi Rizzo 			}
2048cdaba892SXin LI 			else if(evt_type == ASYNC_EVENT_CODE_DEBUG &&
2049cdaba892SXin LI 				optype == ASYNC_EVENT_DEBUG_QNQ) {
2050cdaba892SXin LI 				dbgcqe =
2051cdaba892SXin LI 				(struct oce_async_event_qnq *)cqe;
2052cdaba892SXin LI 				if(dbgcqe->valid)
2053cdaba892SXin LI 					sc->qnqid = dbgcqe->vlan_tag;
2054cdaba892SXin LI 				sc->qnq_debug_event = TRUE;
2055cdaba892SXin LI 			}
20562f345d8eSLuigi Rizzo 		}
20572f345d8eSLuigi Rizzo 		cqe->u0.dw[3] = 0;
20582f345d8eSLuigi Rizzo 		RING_GET(cq->ring, 1);
20592f345d8eSLuigi Rizzo 		bus_dmamap_sync(cq->ring->dma.tag,
20602f345d8eSLuigi Rizzo 				cq->ring->dma.map, BUS_DMASYNC_POSTWRITE);
20612f345d8eSLuigi Rizzo 		cqe = RING_GET_CONSUMER_ITEM_VA(cq->ring, struct oce_mq_cqe);
20622f345d8eSLuigi Rizzo 		num_cqes++;
20632f345d8eSLuigi Rizzo 	}
20642f345d8eSLuigi Rizzo 
20652f345d8eSLuigi Rizzo 	if (num_cqes)
20662f345d8eSLuigi Rizzo 		oce_arm_cq(sc, cq->cq_id, num_cqes, FALSE);
20672f345d8eSLuigi Rizzo 
20682f345d8eSLuigi Rizzo 	return 0;
20692f345d8eSLuigi Rizzo }
20702f345d8eSLuigi Rizzo 
20712f345d8eSLuigi Rizzo 
20722f345d8eSLuigi Rizzo static void
20732f345d8eSLuigi Rizzo setup_max_queues_want(POCE_SOFTC sc)
20742f345d8eSLuigi Rizzo {
20752f345d8eSLuigi Rizzo 	/* Check if it is FLEX machine. Is so dont use RSS */
20762f345d8eSLuigi Rizzo 	if ((sc->function_mode & FNM_FLEX10_MODE) ||
20779bd3250aSLuigi Rizzo 	    (sc->function_mode & FNM_UMC_MODE)    ||
20789bd3250aSLuigi Rizzo 	    (sc->function_mode & FNM_VNIC_MODE)	  ||
2079*291a1934SXin LI 	    (!is_rss_enabled(sc))		  ||
20802f345d8eSLuigi Rizzo 	    (sc->flags & OCE_FLAGS_BE2)) {
20812f345d8eSLuigi Rizzo 		sc->nrqs = 1;
20822f345d8eSLuigi Rizzo 		sc->nwqs = 1;
20832f345d8eSLuigi Rizzo 	}
20842f345d8eSLuigi Rizzo }
20852f345d8eSLuigi Rizzo 
20862f345d8eSLuigi Rizzo 
20872f345d8eSLuigi Rizzo static void
20882f345d8eSLuigi Rizzo update_queues_got(POCE_SOFTC sc)
20892f345d8eSLuigi Rizzo {
2090*291a1934SXin LI 	if (is_rss_enabled(sc)) {
20912f345d8eSLuigi Rizzo 		sc->nrqs = sc->intr_count + 1;
20922f345d8eSLuigi Rizzo 		sc->nwqs = sc->intr_count;
20932f345d8eSLuigi Rizzo 	} else {
20942f345d8eSLuigi Rizzo 		sc->nrqs = 1;
20952f345d8eSLuigi Rizzo 		sc->nwqs = 1;
20962f345d8eSLuigi Rizzo 	}
20972f345d8eSLuigi Rizzo }
20982f345d8eSLuigi Rizzo 
2099cdaba892SXin LI static int
2100cdaba892SXin LI oce_check_ipv6_ext_hdr(struct mbuf *m)
2101cdaba892SXin LI {
2102cdaba892SXin LI 	struct ether_header *eh = mtod(m, struct ether_header *);
2103cdaba892SXin LI 	caddr_t m_datatemp = m->m_data;
2104cdaba892SXin LI 
2105cdaba892SXin LI 	if (eh->ether_type == htons(ETHERTYPE_IPV6)) {
2106cdaba892SXin LI 		m->m_data += sizeof(struct ether_header);
2107cdaba892SXin LI 		struct ip6_hdr *ip6 = mtod(m, struct ip6_hdr *);
2108cdaba892SXin LI 
2109cdaba892SXin LI 		if((ip6->ip6_nxt != IPPROTO_TCP) && \
2110cdaba892SXin LI 				(ip6->ip6_nxt != IPPROTO_UDP)){
2111cdaba892SXin LI 			struct ip6_ext *ip6e = NULL;
2112cdaba892SXin LI 			m->m_data += sizeof(struct ip6_hdr);
2113cdaba892SXin LI 
2114cdaba892SXin LI 			ip6e = (struct ip6_ext *) mtod(m, struct ip6_ext *);
2115cdaba892SXin LI 			if(ip6e->ip6e_len == 0xff) {
2116cdaba892SXin LI 				m->m_data = m_datatemp;
2117cdaba892SXin LI 				return TRUE;
2118cdaba892SXin LI 			}
2119cdaba892SXin LI 		}
2120cdaba892SXin LI 		m->m_data = m_datatemp;
2121cdaba892SXin LI 	}
2122cdaba892SXin LI 	return FALSE;
2123cdaba892SXin LI }
2124cdaba892SXin LI 
2125cdaba892SXin LI static int
2126cdaba892SXin LI is_be3_a1(POCE_SOFTC sc)
2127cdaba892SXin LI {
2128cdaba892SXin LI 	if((sc->flags & OCE_FLAGS_BE3)  && ((sc->asic_revision & 0xFF) < 2)) {
2129cdaba892SXin LI 		return TRUE;
2130cdaba892SXin LI 	}
2131cdaba892SXin LI 	return FALSE;
2132cdaba892SXin LI }
2133cdaba892SXin LI 
2134cdaba892SXin LI static struct mbuf *
2135cdaba892SXin LI oce_insert_vlan_tag(POCE_SOFTC sc, struct mbuf *m, boolean_t *complete)
2136cdaba892SXin LI {
2137cdaba892SXin LI 	uint16_t vlan_tag = 0;
2138cdaba892SXin LI 
2139cdaba892SXin LI 	if(!M_WRITABLE(m))
2140cdaba892SXin LI 		return NULL;
2141cdaba892SXin LI 
2142cdaba892SXin LI 	/* Embed vlan tag in the packet if it is not part of it */
2143cdaba892SXin LI 	if(m->m_flags & M_VLANTAG) {
2144cdaba892SXin LI 		vlan_tag = EVL_VLANOFTAG(m->m_pkthdr.ether_vtag);
2145cdaba892SXin LI 		m->m_flags &= ~M_VLANTAG;
2146cdaba892SXin LI 	}
2147cdaba892SXin LI 
2148cdaba892SXin LI 	/* if UMC, ignore vlan tag insertion and instead insert pvid */
2149cdaba892SXin LI 	if(sc->pvid) {
2150cdaba892SXin LI 		if(!vlan_tag)
2151cdaba892SXin LI 			vlan_tag = sc->pvid;
2152cdaba892SXin LI 		*complete = FALSE;
2153cdaba892SXin LI 	}
2154cdaba892SXin LI 
2155cdaba892SXin LI 	if(vlan_tag) {
2156cdaba892SXin LI 		m = ether_vlanencap(m, vlan_tag);
2157cdaba892SXin LI 	}
2158cdaba892SXin LI 
2159cdaba892SXin LI 	if(sc->qnqid) {
2160cdaba892SXin LI 		m = ether_vlanencap(m, sc->qnqid);
2161cdaba892SXin LI 		*complete = FALSE;
2162cdaba892SXin LI 	}
2163cdaba892SXin LI 	return m;
2164cdaba892SXin LI }
2165cdaba892SXin LI 
2166cdaba892SXin LI static int
2167cdaba892SXin LI oce_tx_asic_stall_verify(POCE_SOFTC sc, struct mbuf *m)
2168cdaba892SXin LI {
2169cdaba892SXin LI 	if(is_be3_a1(sc) && IS_QNQ_OR_UMC(sc) && \
2170cdaba892SXin LI 			oce_check_ipv6_ext_hdr(m)) {
2171cdaba892SXin LI 		return TRUE;
2172cdaba892SXin LI 	}
2173cdaba892SXin LI 	return FALSE;
2174cdaba892SXin LI }
2175*291a1934SXin LI 
2176*291a1934SXin LI static void
2177*291a1934SXin LI oce_get_config(POCE_SOFTC sc)
2178*291a1934SXin LI {
2179*291a1934SXin LI 	int rc = 0;
2180*291a1934SXin LI 	uint32_t max_rss = 0;
2181*291a1934SXin LI 
2182*291a1934SXin LI 	if ((IS_BE(sc) || IS_SH(sc)) && (!sc->be3_native))
2183*291a1934SXin LI 		max_rss = OCE_LEGACY_MODE_RSS;
2184*291a1934SXin LI 	else
2185*291a1934SXin LI 		max_rss = OCE_MAX_RSS;
2186*291a1934SXin LI 
2187*291a1934SXin LI 	if (!IS_BE(sc)) {
2188*291a1934SXin LI 		rc = oce_get_func_config(sc);
2189*291a1934SXin LI 		if (rc) {
2190*291a1934SXin LI 			sc->nwqs = OCE_MAX_WQ;
2191*291a1934SXin LI 			sc->nrssqs = max_rss;
2192*291a1934SXin LI 			sc->nrqs = sc->nrssqs + 1;
2193*291a1934SXin LI 		}
2194*291a1934SXin LI 	}
2195*291a1934SXin LI 	else {
2196*291a1934SXin LI 		rc = oce_get_profile_config(sc);
2197*291a1934SXin LI 		sc->nrssqs = max_rss;
2198*291a1934SXin LI 		sc->nrqs = sc->nrssqs + 1;
2199*291a1934SXin LI 		if (rc)
2200*291a1934SXin LI 			sc->nwqs = OCE_MAX_WQ;
2201*291a1934SXin LI 	}
2202*291a1934SXin LI }
2203