1bb0ec6b3SJim Harris /*- 2e9efbc13SJim Harris * Copyright (C) 2012-2013 Intel Corporation 3bb0ec6b3SJim Harris * All rights reserved. 4bb0ec6b3SJim Harris * 5bb0ec6b3SJim Harris * Redistribution and use in source and binary forms, with or without 6bb0ec6b3SJim Harris * modification, are permitted provided that the following conditions 7bb0ec6b3SJim Harris * are met: 8bb0ec6b3SJim Harris * 1. Redistributions of source code must retain the above copyright 9bb0ec6b3SJim Harris * notice, this list of conditions and the following disclaimer. 10bb0ec6b3SJim Harris * 2. Redistributions in binary form must reproduce the above copyright 11bb0ec6b3SJim Harris * notice, this list of conditions and the following disclaimer in the 12bb0ec6b3SJim Harris * documentation and/or other materials provided with the distribution. 13bb0ec6b3SJim Harris * 14bb0ec6b3SJim Harris * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15bb0ec6b3SJim Harris * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16bb0ec6b3SJim Harris * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17bb0ec6b3SJim Harris * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18bb0ec6b3SJim Harris * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19bb0ec6b3SJim Harris * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20bb0ec6b3SJim Harris * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21bb0ec6b3SJim Harris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22bb0ec6b3SJim Harris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23bb0ec6b3SJim Harris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24bb0ec6b3SJim Harris * SUCH DAMAGE. 25bb0ec6b3SJim Harris */ 26bb0ec6b3SJim Harris 27bb0ec6b3SJim Harris #include <sys/cdefs.h> 28bb0ec6b3SJim Harris __FBSDID("$FreeBSD$"); 29bb0ec6b3SJim Harris 30bb0ec6b3SJim Harris #include <sys/param.h> 317c3f19d7SJim Harris #include <sys/systm.h> 327c3f19d7SJim Harris #include <sys/buf.h> 33bb0ec6b3SJim Harris #include <sys/bus.h> 34bb0ec6b3SJim Harris #include <sys/conf.h> 35bb0ec6b3SJim Harris #include <sys/ioccom.h> 367c3f19d7SJim Harris #include <sys/proc.h> 37bb0ec6b3SJim Harris #include <sys/smp.h> 387c3f19d7SJim Harris #include <sys/uio.h> 39bb0ec6b3SJim Harris 40bb0ec6b3SJim Harris #include <dev/pci/pcireg.h> 41bb0ec6b3SJim Harris #include <dev/pci/pcivar.h> 42bb0ec6b3SJim Harris 43bb0ec6b3SJim Harris #include "nvme_private.h" 44bb0ec6b3SJim Harris 450a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr, 460a0b08ccSJim Harris struct nvme_async_event_request *aer); 470a0b08ccSJim Harris 48bb0ec6b3SJim Harris static int 49bb0ec6b3SJim Harris nvme_ctrlr_allocate_bar(struct nvme_controller *ctrlr) 50bb0ec6b3SJim Harris { 51bb0ec6b3SJim Harris 52bb0ec6b3SJim Harris /* Chatham puts the NVMe MMRs behind BAR 2/3, not BAR 0/1. */ 53bb0ec6b3SJim Harris if (pci_get_devid(ctrlr->dev) == CHATHAM_PCI_ID) 54bb0ec6b3SJim Harris ctrlr->resource_id = PCIR_BAR(2); 55bb0ec6b3SJim Harris else 56bb0ec6b3SJim Harris ctrlr->resource_id = PCIR_BAR(0); 57bb0ec6b3SJim Harris 58bb0ec6b3SJim Harris ctrlr->resource = bus_alloc_resource(ctrlr->dev, SYS_RES_MEMORY, 59bb0ec6b3SJim Harris &ctrlr->resource_id, 0, ~0, 1, RF_ACTIVE); 60bb0ec6b3SJim Harris 61bb0ec6b3SJim Harris if(ctrlr->resource == NULL) { 62547d523eSJim Harris nvme_printf(ctrlr, "unable to allocate pci resource\n"); 63bb0ec6b3SJim Harris return (ENOMEM); 64bb0ec6b3SJim Harris } 65bb0ec6b3SJim Harris 66bb0ec6b3SJim Harris ctrlr->bus_tag = rman_get_bustag(ctrlr->resource); 67bb0ec6b3SJim Harris ctrlr->bus_handle = rman_get_bushandle(ctrlr->resource); 68bb0ec6b3SJim Harris ctrlr->regs = (struct nvme_registers *)ctrlr->bus_handle; 69bb0ec6b3SJim Harris 7091fe20e3SJim Harris /* 7191fe20e3SJim Harris * The NVMe spec allows for the MSI-X table to be placed behind 7291fe20e3SJim Harris * BAR 4/5, separate from the control/doorbell registers. Always 7391fe20e3SJim Harris * try to map this bar, because it must be mapped prior to calling 7491fe20e3SJim Harris * pci_alloc_msix(). If the table isn't behind BAR 4/5, 7591fe20e3SJim Harris * bus_alloc_resource() will just return NULL which is OK. 7691fe20e3SJim Harris */ 7791fe20e3SJim Harris ctrlr->bar4_resource_id = PCIR_BAR(4); 7891fe20e3SJim Harris ctrlr->bar4_resource = bus_alloc_resource(ctrlr->dev, SYS_RES_MEMORY, 7991fe20e3SJim Harris &ctrlr->bar4_resource_id, 0, ~0, 1, RF_ACTIVE); 8091fe20e3SJim Harris 81bb0ec6b3SJim Harris return (0); 82bb0ec6b3SJim Harris } 83bb0ec6b3SJim Harris 84bb0ec6b3SJim Harris #ifdef CHATHAM2 85bb0ec6b3SJim Harris static int 86bb0ec6b3SJim Harris nvme_ctrlr_allocate_chatham_bar(struct nvme_controller *ctrlr) 87bb0ec6b3SJim Harris { 88bb0ec6b3SJim Harris 89bb0ec6b3SJim Harris ctrlr->chatham_resource_id = PCIR_BAR(CHATHAM_CONTROL_BAR); 90bb0ec6b3SJim Harris ctrlr->chatham_resource = bus_alloc_resource(ctrlr->dev, 91bb0ec6b3SJim Harris SYS_RES_MEMORY, &ctrlr->chatham_resource_id, 0, ~0, 1, 92bb0ec6b3SJim Harris RF_ACTIVE); 93bb0ec6b3SJim Harris 94bb0ec6b3SJim Harris if(ctrlr->chatham_resource == NULL) { 95547d523eSJim Harris nvme_printf(ctrlr, "unable to alloc pci resource\n"); 96bb0ec6b3SJim Harris return (ENOMEM); 97bb0ec6b3SJim Harris } 98bb0ec6b3SJim Harris 99bb0ec6b3SJim Harris ctrlr->chatham_bus_tag = rman_get_bustag(ctrlr->chatham_resource); 100bb0ec6b3SJim Harris ctrlr->chatham_bus_handle = 101bb0ec6b3SJim Harris rman_get_bushandle(ctrlr->chatham_resource); 102bb0ec6b3SJim Harris 103bb0ec6b3SJim Harris return (0); 104bb0ec6b3SJim Harris } 105bb0ec6b3SJim Harris 106bb0ec6b3SJim Harris static void 107bb0ec6b3SJim Harris nvme_ctrlr_setup_chatham(struct nvme_controller *ctrlr) 108bb0ec6b3SJim Harris { 109bb0ec6b3SJim Harris uint64_t reg1, reg2, reg3; 110bb0ec6b3SJim Harris uint64_t temp1, temp2; 111bb0ec6b3SJim Harris uint32_t temp3; 112bb0ec6b3SJim Harris uint32_t use_flash_timings = 0; 113bb0ec6b3SJim Harris 114bb0ec6b3SJim Harris DELAY(10000); 115bb0ec6b3SJim Harris 116bb0ec6b3SJim Harris temp3 = chatham_read_4(ctrlr, 0x8080); 117bb0ec6b3SJim Harris 118bb0ec6b3SJim Harris device_printf(ctrlr->dev, "Chatham version: 0x%x\n", temp3); 119bb0ec6b3SJim Harris 120bb0ec6b3SJim Harris ctrlr->chatham_lbas = chatham_read_4(ctrlr, 0x8068) - 0x110; 121bb0ec6b3SJim Harris ctrlr->chatham_size = ctrlr->chatham_lbas * 512; 122bb0ec6b3SJim Harris 1234b52061eSDavid E. O'Brien device_printf(ctrlr->dev, "Chatham size: %jd\n", 1244b52061eSDavid E. O'Brien (intmax_t)ctrlr->chatham_size); 125bb0ec6b3SJim Harris 126bb0ec6b3SJim Harris reg1 = reg2 = reg3 = ctrlr->chatham_size - 1; 127bb0ec6b3SJim Harris 128bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.use_flash_timings", &use_flash_timings); 129bb0ec6b3SJim Harris if (use_flash_timings) { 130bb0ec6b3SJim Harris device_printf(ctrlr->dev, "Chatham: using flash timings\n"); 131bb0ec6b3SJim Harris temp1 = 0x00001b58000007d0LL; 132bb0ec6b3SJim Harris temp2 = 0x000000cb00000131LL; 133bb0ec6b3SJim Harris } else { 134bb0ec6b3SJim Harris device_printf(ctrlr->dev, "Chatham: using DDR timings\n"); 135bb0ec6b3SJim Harris temp1 = temp2 = 0x0LL; 136bb0ec6b3SJim Harris } 137bb0ec6b3SJim Harris 138bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8000, reg1); 139bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8008, reg2); 140bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8010, reg3); 141bb0ec6b3SJim Harris 142bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8020, temp1); 143bb0ec6b3SJim Harris temp3 = chatham_read_4(ctrlr, 0x8020); 144bb0ec6b3SJim Harris 145bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8028, temp2); 146bb0ec6b3SJim Harris temp3 = chatham_read_4(ctrlr, 0x8028); 147bb0ec6b3SJim Harris 148bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8030, temp1); 149bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8038, temp2); 150bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8040, temp1); 151bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8048, temp2); 152bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8050, temp1); 153bb0ec6b3SJim Harris chatham_write_8(ctrlr, 0x8058, temp2); 154bb0ec6b3SJim Harris 155bb0ec6b3SJim Harris DELAY(10000); 156bb0ec6b3SJim Harris } 157bb0ec6b3SJim Harris 158bb0ec6b3SJim Harris static void 159bb0ec6b3SJim Harris nvme_chatham_populate_cdata(struct nvme_controller *ctrlr) 160bb0ec6b3SJim Harris { 161bb0ec6b3SJim Harris struct nvme_controller_data *cdata; 162bb0ec6b3SJim Harris 163bb0ec6b3SJim Harris cdata = &ctrlr->cdata; 164bb0ec6b3SJim Harris 165bb0ec6b3SJim Harris cdata->vid = 0x8086; 166bb0ec6b3SJim Harris cdata->ssvid = 0x2011; 167bb0ec6b3SJim Harris 168bb0ec6b3SJim Harris /* 169bb0ec6b3SJim Harris * Chatham2 puts garbage data in these fields when we 170bb0ec6b3SJim Harris * invoke IDENTIFY_CONTROLLER, so we need to re-zero 171bb0ec6b3SJim Harris * the fields before calling bcopy(). 172bb0ec6b3SJim Harris */ 173bb0ec6b3SJim Harris memset(cdata->sn, 0, sizeof(cdata->sn)); 174bb0ec6b3SJim Harris memcpy(cdata->sn, "2012", strlen("2012")); 175bb0ec6b3SJim Harris memset(cdata->mn, 0, sizeof(cdata->mn)); 176bb0ec6b3SJim Harris memcpy(cdata->mn, "CHATHAM2", strlen("CHATHAM2")); 177bb0ec6b3SJim Harris memset(cdata->fr, 0, sizeof(cdata->fr)); 178bb0ec6b3SJim Harris memcpy(cdata->fr, "0", strlen("0")); 179bb0ec6b3SJim Harris cdata->rab = 8; 180bb0ec6b3SJim Harris cdata->aerl = 3; 181bb0ec6b3SJim Harris cdata->lpa.ns_smart = 1; 182bb0ec6b3SJim Harris cdata->sqes.min = 6; 183bb0ec6b3SJim Harris cdata->sqes.max = 6; 184bb0ec6b3SJim Harris cdata->sqes.min = 4; 185bb0ec6b3SJim Harris cdata->sqes.max = 4; 186bb0ec6b3SJim Harris cdata->nn = 1; 187bb0ec6b3SJim Harris 188bb0ec6b3SJim Harris /* Chatham2 doesn't support DSM command */ 189bb0ec6b3SJim Harris cdata->oncs.dsm = 0; 190bb0ec6b3SJim Harris 191bb0ec6b3SJim Harris cdata->vwc.present = 1; 192bb0ec6b3SJim Harris } 193bb0ec6b3SJim Harris #endif /* CHATHAM2 */ 194bb0ec6b3SJim Harris 195bb0ec6b3SJim Harris static void 196bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr) 197bb0ec6b3SJim Harris { 198bb0ec6b3SJim Harris struct nvme_qpair *qpair; 199bb0ec6b3SJim Harris uint32_t num_entries; 200bb0ec6b3SJim Harris 201bb0ec6b3SJim Harris qpair = &ctrlr->adminq; 202bb0ec6b3SJim Harris 203bb0ec6b3SJim Harris num_entries = NVME_ADMIN_ENTRIES; 204bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries); 205bb0ec6b3SJim Harris /* 206bb0ec6b3SJim Harris * If admin_entries was overridden to an invalid value, revert it 207bb0ec6b3SJim Harris * back to our default value. 208bb0ec6b3SJim Harris */ 209bb0ec6b3SJim Harris if (num_entries < NVME_MIN_ADMIN_ENTRIES || 210bb0ec6b3SJim Harris num_entries > NVME_MAX_ADMIN_ENTRIES) { 211547d523eSJim Harris nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d " 212547d523eSJim Harris "specified\n", num_entries); 213bb0ec6b3SJim Harris num_entries = NVME_ADMIN_ENTRIES; 214bb0ec6b3SJim Harris } 215bb0ec6b3SJim Harris 216bb0ec6b3SJim Harris /* 217bb0ec6b3SJim Harris * The admin queue's max xfer size is treated differently than the 218bb0ec6b3SJim Harris * max I/O xfer size. 16KB is sufficient here - maybe even less? 219bb0ec6b3SJim Harris */ 22021b6da58SJim Harris nvme_qpair_construct(qpair, 22121b6da58SJim Harris 0, /* qpair ID */ 22221b6da58SJim Harris 0, /* vector */ 22321b6da58SJim Harris num_entries, 22421b6da58SJim Harris NVME_ADMIN_TRACKERS, 22521b6da58SJim Harris ctrlr); 226bb0ec6b3SJim Harris } 227bb0ec6b3SJim Harris 228bb0ec6b3SJim Harris static int 229bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr) 230bb0ec6b3SJim Harris { 231bb0ec6b3SJim Harris struct nvme_qpair *qpair; 232bb0ec6b3SJim Harris union cap_lo_register cap_lo; 23321b6da58SJim Harris int i, num_entries, num_trackers; 234bb0ec6b3SJim Harris 235bb0ec6b3SJim Harris num_entries = NVME_IO_ENTRIES; 236bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries); 237bb0ec6b3SJim Harris 238bb0ec6b3SJim Harris /* 239bb0ec6b3SJim Harris * NVMe spec sets a hard limit of 64K max entries, but 240bb0ec6b3SJim Harris * devices may specify a smaller limit, so we need to check 241bb0ec6b3SJim Harris * the MQES field in the capabilities register. 242bb0ec6b3SJim Harris */ 243bb0ec6b3SJim Harris cap_lo.raw = nvme_mmio_read_4(ctrlr, cap_lo); 244bb0ec6b3SJim Harris num_entries = min(num_entries, cap_lo.bits.mqes+1); 245bb0ec6b3SJim Harris 24621b6da58SJim Harris num_trackers = NVME_IO_TRACKERS; 24721b6da58SJim Harris TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers); 24821b6da58SJim Harris 24921b6da58SJim Harris num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS); 25021b6da58SJim Harris num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS); 25121b6da58SJim Harris /* 25221b6da58SJim Harris * No need to have more trackers than entries in the submit queue. 25321b6da58SJim Harris * Note also that for a queue size of N, we can only have (N-1) 25421b6da58SJim Harris * commands outstanding, hence the "-1" here. 25521b6da58SJim Harris */ 25621b6da58SJim Harris num_trackers = min(num_trackers, (num_entries-1)); 25721b6da58SJim Harris 258bb0ec6b3SJim Harris ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair), 259237d2019SJim Harris M_NVME, M_ZERO | M_WAITOK); 260bb0ec6b3SJim Harris 261bb0ec6b3SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) { 262bb0ec6b3SJim Harris qpair = &ctrlr->ioq[i]; 263bb0ec6b3SJim Harris 264bb0ec6b3SJim Harris /* 265bb0ec6b3SJim Harris * Admin queue has ID=0. IO queues start at ID=1 - 266bb0ec6b3SJim Harris * hence the 'i+1' here. 267bb0ec6b3SJim Harris * 268bb0ec6b3SJim Harris * For I/O queues, use the controller-wide max_xfer_size 269bb0ec6b3SJim Harris * calculated in nvme_attach(). 270bb0ec6b3SJim Harris */ 271bb0ec6b3SJim Harris nvme_qpair_construct(qpair, 272bb0ec6b3SJim Harris i+1, /* qpair ID */ 273bb0ec6b3SJim Harris ctrlr->msix_enabled ? i+1 : 0, /* vector */ 274bb0ec6b3SJim Harris num_entries, 27521b6da58SJim Harris num_trackers, 276bb0ec6b3SJim Harris ctrlr); 277bb0ec6b3SJim Harris 278bb0ec6b3SJim Harris if (ctrlr->per_cpu_io_queues) 279bb0ec6b3SJim Harris bus_bind_intr(ctrlr->dev, qpair->res, i); 280bb0ec6b3SJim Harris } 281bb0ec6b3SJim Harris 282bb0ec6b3SJim Harris return (0); 283bb0ec6b3SJim Harris } 284bb0ec6b3SJim Harris 285232e2edbSJim Harris static void 286232e2edbSJim Harris nvme_ctrlr_fail(struct nvme_controller *ctrlr) 287232e2edbSJim Harris { 288232e2edbSJim Harris int i; 289232e2edbSJim Harris 290232e2edbSJim Harris ctrlr->is_failed = TRUE; 291232e2edbSJim Harris nvme_qpair_fail(&ctrlr->adminq); 292232e2edbSJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) 293232e2edbSJim Harris nvme_qpair_fail(&ctrlr->ioq[i]); 294232e2edbSJim Harris nvme_notify_fail_consumers(ctrlr); 295232e2edbSJim Harris } 296232e2edbSJim Harris 297232e2edbSJim Harris void 298232e2edbSJim Harris nvme_ctrlr_post_failed_request(struct nvme_controller *ctrlr, 299232e2edbSJim Harris struct nvme_request *req) 300232e2edbSJim Harris { 301232e2edbSJim Harris 302a90b8104SJim Harris mtx_lock(&ctrlr->lock); 303232e2edbSJim Harris STAILQ_INSERT_TAIL(&ctrlr->fail_req, req, stailq); 304a90b8104SJim Harris mtx_unlock(&ctrlr->lock); 305232e2edbSJim Harris taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->fail_req_task); 306232e2edbSJim Harris } 307232e2edbSJim Harris 308232e2edbSJim Harris static void 309232e2edbSJim Harris nvme_ctrlr_fail_req_task(void *arg, int pending) 310232e2edbSJim Harris { 311232e2edbSJim Harris struct nvme_controller *ctrlr = arg; 312232e2edbSJim Harris struct nvme_request *req; 313232e2edbSJim Harris 314a90b8104SJim Harris mtx_lock(&ctrlr->lock); 315232e2edbSJim Harris while (!STAILQ_EMPTY(&ctrlr->fail_req)) { 316232e2edbSJim Harris req = STAILQ_FIRST(&ctrlr->fail_req); 317232e2edbSJim Harris STAILQ_REMOVE_HEAD(&ctrlr->fail_req, stailq); 318232e2edbSJim Harris nvme_qpair_manual_complete_request(req->qpair, req, 319232e2edbSJim Harris NVME_SCT_GENERIC, NVME_SC_ABORTED_BY_REQUEST, TRUE); 320232e2edbSJim Harris } 321a90b8104SJim Harris mtx_unlock(&ctrlr->lock); 322232e2edbSJim Harris } 323232e2edbSJim Harris 324bb0ec6b3SJim Harris static int 325bb0ec6b3SJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr) 326bb0ec6b3SJim Harris { 327bb0ec6b3SJim Harris int ms_waited; 328bb0ec6b3SJim Harris union cc_register cc; 329bb0ec6b3SJim Harris union csts_register csts; 330bb0ec6b3SJim Harris 331bb0ec6b3SJim Harris cc.raw = nvme_mmio_read_4(ctrlr, cc); 332bb0ec6b3SJim Harris csts.raw = nvme_mmio_read_4(ctrlr, csts); 333bb0ec6b3SJim Harris 334bb0ec6b3SJim Harris if (!cc.bits.en) { 335547d523eSJim Harris nvme_printf(ctrlr, "%s called with cc.en = 0\n", __func__); 336bb0ec6b3SJim Harris return (ENXIO); 337bb0ec6b3SJim Harris } 338bb0ec6b3SJim Harris 339bb0ec6b3SJim Harris ms_waited = 0; 340bb0ec6b3SJim Harris 341bb0ec6b3SJim Harris while (!csts.bits.rdy) { 342bb0ec6b3SJim Harris DELAY(1000); 343bb0ec6b3SJim Harris if (ms_waited++ > ctrlr->ready_timeout_in_ms) { 344547d523eSJim Harris nvme_printf(ctrlr, "controller did not become ready " 345547d523eSJim Harris "within %d ms\n", ctrlr->ready_timeout_in_ms); 346bb0ec6b3SJim Harris return (ENXIO); 347bb0ec6b3SJim Harris } 348bb0ec6b3SJim Harris csts.raw = nvme_mmio_read_4(ctrlr, csts); 349bb0ec6b3SJim Harris } 350bb0ec6b3SJim Harris 351bb0ec6b3SJim Harris return (0); 352bb0ec6b3SJim Harris } 353bb0ec6b3SJim Harris 354bb0ec6b3SJim Harris static void 355bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr) 356bb0ec6b3SJim Harris { 357bb0ec6b3SJim Harris union cc_register cc; 358bb0ec6b3SJim Harris union csts_register csts; 359bb0ec6b3SJim Harris 360bb0ec6b3SJim Harris cc.raw = nvme_mmio_read_4(ctrlr, cc); 361bb0ec6b3SJim Harris csts.raw = nvme_mmio_read_4(ctrlr, csts); 362bb0ec6b3SJim Harris 363bb0ec6b3SJim Harris if (cc.bits.en == 1 && csts.bits.rdy == 0) 364bb0ec6b3SJim Harris nvme_ctrlr_wait_for_ready(ctrlr); 365bb0ec6b3SJim Harris 366bb0ec6b3SJim Harris cc.bits.en = 0; 367bb0ec6b3SJim Harris nvme_mmio_write_4(ctrlr, cc, cc.raw); 368bb0ec6b3SJim Harris DELAY(5000); 369bb0ec6b3SJim Harris } 370bb0ec6b3SJim Harris 371bb0ec6b3SJim Harris static int 372bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr) 373bb0ec6b3SJim Harris { 374bb0ec6b3SJim Harris union cc_register cc; 375bb0ec6b3SJim Harris union csts_register csts; 376bb0ec6b3SJim Harris union aqa_register aqa; 377bb0ec6b3SJim Harris 378bb0ec6b3SJim Harris cc.raw = nvme_mmio_read_4(ctrlr, cc); 379bb0ec6b3SJim Harris csts.raw = nvme_mmio_read_4(ctrlr, csts); 380bb0ec6b3SJim Harris 381bb0ec6b3SJim Harris if (cc.bits.en == 1) { 382bb0ec6b3SJim Harris if (csts.bits.rdy == 1) 383bb0ec6b3SJim Harris return (0); 384bb0ec6b3SJim Harris else 385bb0ec6b3SJim Harris return (nvme_ctrlr_wait_for_ready(ctrlr)); 386bb0ec6b3SJim Harris } 387bb0ec6b3SJim Harris 388bb0ec6b3SJim Harris nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr); 389bb0ec6b3SJim Harris DELAY(5000); 390bb0ec6b3SJim Harris nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr); 391bb0ec6b3SJim Harris DELAY(5000); 392bb0ec6b3SJim Harris 393bb0ec6b3SJim Harris aqa.raw = 0; 394bb0ec6b3SJim Harris /* acqs and asqs are 0-based. */ 395bb0ec6b3SJim Harris aqa.bits.acqs = ctrlr->adminq.num_entries-1; 396bb0ec6b3SJim Harris aqa.bits.asqs = ctrlr->adminq.num_entries-1; 397bb0ec6b3SJim Harris nvme_mmio_write_4(ctrlr, aqa, aqa.raw); 398bb0ec6b3SJim Harris DELAY(5000); 399bb0ec6b3SJim Harris 400bb0ec6b3SJim Harris cc.bits.en = 1; 401bb0ec6b3SJim Harris cc.bits.css = 0; 402bb0ec6b3SJim Harris cc.bits.ams = 0; 403bb0ec6b3SJim Harris cc.bits.shn = 0; 404bb0ec6b3SJim Harris cc.bits.iosqes = 6; /* SQ entry size == 64 == 2^6 */ 405bb0ec6b3SJim Harris cc.bits.iocqes = 4; /* CQ entry size == 16 == 2^4 */ 406bb0ec6b3SJim Harris 407bb0ec6b3SJim Harris /* This evaluates to 0, which is according to spec. */ 408bb0ec6b3SJim Harris cc.bits.mps = (PAGE_SIZE >> 13); 409bb0ec6b3SJim Harris 410bb0ec6b3SJim Harris nvme_mmio_write_4(ctrlr, cc, cc.raw); 411bb0ec6b3SJim Harris DELAY(5000); 412bb0ec6b3SJim Harris 413bb0ec6b3SJim Harris return (nvme_ctrlr_wait_for_ready(ctrlr)); 414bb0ec6b3SJim Harris } 415bb0ec6b3SJim Harris 416bb0ec6b3SJim Harris int 417b846efd7SJim Harris nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr) 418bb0ec6b3SJim Harris { 419b846efd7SJim Harris int i; 420b846efd7SJim Harris 421b846efd7SJim Harris nvme_admin_qpair_disable(&ctrlr->adminq); 422b846efd7SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) 423b846efd7SJim Harris nvme_io_qpair_disable(&ctrlr->ioq[i]); 424b846efd7SJim Harris 425b846efd7SJim Harris DELAY(100*1000); 426bb0ec6b3SJim Harris 427bb0ec6b3SJim Harris nvme_ctrlr_disable(ctrlr); 428bb0ec6b3SJim Harris return (nvme_ctrlr_enable(ctrlr)); 429bb0ec6b3SJim Harris } 430bb0ec6b3SJim Harris 431b846efd7SJim Harris void 432b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr) 433b846efd7SJim Harris { 434f37c22a3SJim Harris int cmpset; 435f37c22a3SJim Harris 436f37c22a3SJim Harris cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1); 437f37c22a3SJim Harris 438232e2edbSJim Harris if (cmpset == 0 || ctrlr->is_failed) 439232e2edbSJim Harris /* 440232e2edbSJim Harris * Controller is already resetting or has failed. Return 441232e2edbSJim Harris * immediately since there is no need to kick off another 442232e2edbSJim Harris * reset in these cases. 443232e2edbSJim Harris */ 444f37c22a3SJim Harris return; 445b846efd7SJim Harris 44648ce3178SJim Harris taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task); 447b846efd7SJim Harris } 448b846efd7SJim Harris 449bb0ec6b3SJim Harris static int 450bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr) 451bb0ec6b3SJim Harris { 452955910a9SJim Harris struct nvme_completion_poll_status status; 453bb0ec6b3SJim Harris 454955910a9SJim Harris status.done = FALSE; 455bb0ec6b3SJim Harris nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata, 456955910a9SJim Harris nvme_completion_poll_cb, &status); 457955910a9SJim Harris while (status.done == FALSE) 4588e0ac13fSJim Harris pause("nvme", 1); 459955910a9SJim Harris if (nvme_completion_is_error(&status.cpl)) { 460547d523eSJim Harris nvme_printf(ctrlr, "nvme_identify_controller failed!\n"); 461bb0ec6b3SJim Harris return (ENXIO); 462bb0ec6b3SJim Harris } 463bb0ec6b3SJim Harris 464bb0ec6b3SJim Harris #ifdef CHATHAM2 465bb0ec6b3SJim Harris if (pci_get_devid(ctrlr->dev) == CHATHAM_PCI_ID) 466bb0ec6b3SJim Harris nvme_chatham_populate_cdata(ctrlr); 467bb0ec6b3SJim Harris #endif 468bb0ec6b3SJim Harris 46902e33484SJim Harris /* 47002e33484SJim Harris * Use MDTS to ensure our default max_xfer_size doesn't exceed what the 47102e33484SJim Harris * controller supports. 47202e33484SJim Harris */ 47302e33484SJim Harris if (ctrlr->cdata.mdts > 0) 47402e33484SJim Harris ctrlr->max_xfer_size = min(ctrlr->max_xfer_size, 47502e33484SJim Harris ctrlr->min_page_size * (1 << (ctrlr->cdata.mdts))); 47602e33484SJim Harris 477bb0ec6b3SJim Harris return (0); 478bb0ec6b3SJim Harris } 479bb0ec6b3SJim Harris 480bb0ec6b3SJim Harris static int 481bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr) 482bb0ec6b3SJim Harris { 483955910a9SJim Harris struct nvme_completion_poll_status status; 484bb852ae8SJim Harris int cq_allocated, i, sq_allocated; 485bb0ec6b3SJim Harris 486955910a9SJim Harris status.done = FALSE; 487bb0ec6b3SJim Harris nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues, 488955910a9SJim Harris nvme_completion_poll_cb, &status); 489955910a9SJim Harris while (status.done == FALSE) 4908e0ac13fSJim Harris pause("nvme", 1); 491955910a9SJim Harris if (nvme_completion_is_error(&status.cpl)) { 492547d523eSJim Harris nvme_printf(ctrlr, "nvme_set_num_queues failed!\n"); 493bb0ec6b3SJim Harris return (ENXIO); 494bb0ec6b3SJim Harris } 495bb0ec6b3SJim Harris 496bb0ec6b3SJim Harris /* 497bb0ec6b3SJim Harris * Data in cdw0 is 0-based. 498bb0ec6b3SJim Harris * Lower 16-bits indicate number of submission queues allocated. 499bb0ec6b3SJim Harris * Upper 16-bits indicate number of completion queues allocated. 500bb0ec6b3SJim Harris */ 501955910a9SJim Harris sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1; 502955910a9SJim Harris cq_allocated = (status.cpl.cdw0 >> 16) + 1; 503bb0ec6b3SJim Harris 504bb0ec6b3SJim Harris /* 505bb0ec6b3SJim Harris * Check that the controller was able to allocate the number of 506bb852ae8SJim Harris * queues we requested. If not, revert to one IO queue pair. 507bb0ec6b3SJim Harris */ 508bb0ec6b3SJim Harris if (sq_allocated < ctrlr->num_io_queues || 509bb0ec6b3SJim Harris cq_allocated < ctrlr->num_io_queues) { 510bb852ae8SJim Harris 511bb852ae8SJim Harris /* 512bb852ae8SJim Harris * Destroy extra IO queue pairs that were created at 513bb852ae8SJim Harris * controller construction time but are no longer 514bb852ae8SJim Harris * needed. This will only happen when a controller 515bb852ae8SJim Harris * supports fewer queues than MSI-X vectors. This 516bb852ae8SJim Harris * is not the normal case, but does occur with the 517bb852ae8SJim Harris * Chatham prototype board. 518bb852ae8SJim Harris */ 519bb852ae8SJim Harris for (i = 1; i < ctrlr->num_io_queues; i++) 520bb852ae8SJim Harris nvme_io_qpair_destroy(&ctrlr->ioq[i]); 521bb852ae8SJim Harris 522bb0ec6b3SJim Harris ctrlr->num_io_queues = 1; 523bb0ec6b3SJim Harris ctrlr->per_cpu_io_queues = 0; 524bb0ec6b3SJim Harris } 525bb0ec6b3SJim Harris 526bb0ec6b3SJim Harris return (0); 527bb0ec6b3SJim Harris } 528bb0ec6b3SJim Harris 529bb0ec6b3SJim Harris static int 530bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr) 531bb0ec6b3SJim Harris { 532955910a9SJim Harris struct nvme_completion_poll_status status; 533bb0ec6b3SJim Harris struct nvme_qpair *qpair; 534955910a9SJim Harris int i; 535bb0ec6b3SJim Harris 536bb0ec6b3SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) { 537bb0ec6b3SJim Harris qpair = &ctrlr->ioq[i]; 538bb0ec6b3SJim Harris 539955910a9SJim Harris status.done = FALSE; 540bb0ec6b3SJim Harris nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair, qpair->vector, 541955910a9SJim Harris nvme_completion_poll_cb, &status); 542955910a9SJim Harris while (status.done == FALSE) 5438e0ac13fSJim Harris pause("nvme", 1); 544955910a9SJim Harris if (nvme_completion_is_error(&status.cpl)) { 545547d523eSJim Harris nvme_printf(ctrlr, "nvme_create_io_cq failed!\n"); 546bb0ec6b3SJim Harris return (ENXIO); 547bb0ec6b3SJim Harris } 548bb0ec6b3SJim Harris 549955910a9SJim Harris status.done = FALSE; 550bb0ec6b3SJim Harris nvme_ctrlr_cmd_create_io_sq(qpair->ctrlr, qpair, 551955910a9SJim Harris nvme_completion_poll_cb, &status); 552955910a9SJim Harris while (status.done == FALSE) 5538e0ac13fSJim Harris pause("nvme", 1); 554955910a9SJim Harris if (nvme_completion_is_error(&status.cpl)) { 555547d523eSJim Harris nvme_printf(ctrlr, "nvme_create_io_sq failed!\n"); 556bb0ec6b3SJim Harris return (ENXIO); 557bb0ec6b3SJim Harris } 558bb0ec6b3SJim Harris } 559bb0ec6b3SJim Harris 560bb0ec6b3SJim Harris return (0); 561bb0ec6b3SJim Harris } 562bb0ec6b3SJim Harris 563bb0ec6b3SJim Harris static int 564bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr) 565bb0ec6b3SJim Harris { 566bb0ec6b3SJim Harris struct nvme_namespace *ns; 567bb0ec6b3SJim Harris int i, status; 568bb0ec6b3SJim Harris 569bb0ec6b3SJim Harris for (i = 0; i < ctrlr->cdata.nn; i++) { 570bb0ec6b3SJim Harris ns = &ctrlr->ns[i]; 571bb0ec6b3SJim Harris status = nvme_ns_construct(ns, i+1, ctrlr); 572bb0ec6b3SJim Harris if (status != 0) 573bb0ec6b3SJim Harris return (status); 574bb0ec6b3SJim Harris } 575bb0ec6b3SJim Harris 576bb0ec6b3SJim Harris return (0); 577bb0ec6b3SJim Harris } 578bb0ec6b3SJim Harris 5792868353aSJim Harris static boolean_t 5802868353aSJim Harris is_log_page_id_valid(uint8_t page_id) 5812868353aSJim Harris { 5822868353aSJim Harris 5832868353aSJim Harris switch (page_id) { 5842868353aSJim Harris case NVME_LOG_ERROR: 5852868353aSJim Harris case NVME_LOG_HEALTH_INFORMATION: 5862868353aSJim Harris case NVME_LOG_FIRMWARE_SLOT: 5872868353aSJim Harris return (TRUE); 5882868353aSJim Harris } 5892868353aSJim Harris 5902868353aSJim Harris return (FALSE); 5912868353aSJim Harris } 5922868353aSJim Harris 5932868353aSJim Harris static uint32_t 5942868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id) 5952868353aSJim Harris { 5962868353aSJim Harris uint32_t log_page_size; 5972868353aSJim Harris 5982868353aSJim Harris switch (page_id) { 5992868353aSJim Harris case NVME_LOG_ERROR: 6002868353aSJim Harris log_page_size = min( 6012868353aSJim Harris sizeof(struct nvme_error_information_entry) * 6022868353aSJim Harris ctrlr->cdata.elpe, 6032868353aSJim Harris NVME_MAX_AER_LOG_SIZE); 6042868353aSJim Harris break; 6052868353aSJim Harris case NVME_LOG_HEALTH_INFORMATION: 6062868353aSJim Harris log_page_size = sizeof(struct nvme_health_information_page); 6072868353aSJim Harris break; 6082868353aSJim Harris case NVME_LOG_FIRMWARE_SLOT: 6092868353aSJim Harris log_page_size = sizeof(struct nvme_firmware_page); 6102868353aSJim Harris break; 6112868353aSJim Harris default: 6122868353aSJim Harris log_page_size = 0; 6132868353aSJim Harris break; 6142868353aSJim Harris } 6152868353aSJim Harris 6162868353aSJim Harris return (log_page_size); 6172868353aSJim Harris } 6182868353aSJim Harris 6192868353aSJim Harris static void 6202868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl) 6212868353aSJim Harris { 6222868353aSJim Harris struct nvme_async_event_request *aer = arg; 6232868353aSJim Harris 6240d7e13ecSJim Harris /* 6250d7e13ecSJim Harris * If the log page fetch for some reason completed with an error, 6260d7e13ecSJim Harris * don't pass log page data to the consumers. In practice, this case 6270d7e13ecSJim Harris * should never happen. 6280d7e13ecSJim Harris */ 6290d7e13ecSJim Harris if (nvme_completion_is_error(cpl)) 6300d7e13ecSJim Harris nvme_notify_async_consumers(aer->ctrlr, &aer->cpl, 6310d7e13ecSJim Harris aer->log_page_id, NULL, 0); 6320d7e13ecSJim Harris else 6330d7e13ecSJim Harris /* 6340d7e13ecSJim Harris * Pass the cpl data from the original async event completion, 6350d7e13ecSJim Harris * not the log page fetch. 6360d7e13ecSJim Harris */ 6370d7e13ecSJim Harris nvme_notify_async_consumers(aer->ctrlr, &aer->cpl, 6380d7e13ecSJim Harris aer->log_page_id, aer->log_page_buffer, aer->log_page_size); 6392868353aSJim Harris 6402868353aSJim Harris /* 6412868353aSJim Harris * Repost another asynchronous event request to replace the one 6422868353aSJim Harris * that just completed. 6432868353aSJim Harris */ 6442868353aSJim Harris nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer); 6452868353aSJim Harris } 6462868353aSJim Harris 647bb0ec6b3SJim Harris static void 6480a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl) 6490a0b08ccSJim Harris { 6500a0b08ccSJim Harris struct nvme_async_event_request *aer = arg; 6510a0b08ccSJim Harris 652ec526ea9SJim Harris if (nvme_completion_is_error(cpl)) { 6530a0b08ccSJim Harris /* 654ec526ea9SJim Harris * Do not retry failed async event requests. This avoids 655ec526ea9SJim Harris * infinite loops where a new async event request is submitted 656ec526ea9SJim Harris * to replace the one just failed, only to fail again and 657ec526ea9SJim Harris * perpetuate the loop. 6580a0b08ccSJim Harris */ 6590a0b08ccSJim Harris return; 6600a0b08ccSJim Harris } 6610a0b08ccSJim Harris 6622868353aSJim Harris /* Associated log page is in bits 23:16 of completion entry dw0. */ 6630d7e13ecSJim Harris aer->log_page_id = (cpl->cdw0 & 0xFF0000) >> 16; 6642868353aSJim Harris 665547d523eSJim Harris nvme_printf(aer->ctrlr, "async event occurred (log page id=0x%x)\n", 666547d523eSJim Harris aer->log_page_id); 667547d523eSJim Harris 6680d7e13ecSJim Harris if (is_log_page_id_valid(aer->log_page_id)) { 6692868353aSJim Harris aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr, 6700d7e13ecSJim Harris aer->log_page_id); 6712868353aSJim Harris memcpy(&aer->cpl, cpl, sizeof(*cpl)); 6720d7e13ecSJim Harris nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id, 6732868353aSJim Harris NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer, 6742868353aSJim Harris aer->log_page_size, nvme_ctrlr_async_event_log_page_cb, 6752868353aSJim Harris aer); 6762868353aSJim Harris /* Wait to notify consumers until after log page is fetched. */ 6772868353aSJim Harris } else { 6780d7e13ecSJim Harris nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id, 6790d7e13ecSJim Harris NULL, 0); 680038a5ee4SJim Harris 6810a0b08ccSJim Harris /* 6822868353aSJim Harris * Repost another asynchronous event request to replace the one 6832868353aSJim Harris * that just completed. 6840a0b08ccSJim Harris */ 6850a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer); 6860a0b08ccSJim Harris } 6872868353aSJim Harris } 6880a0b08ccSJim Harris 6890a0b08ccSJim Harris static void 6900a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr, 6910a0b08ccSJim Harris struct nvme_async_event_request *aer) 6920a0b08ccSJim Harris { 6930a0b08ccSJim Harris struct nvme_request *req; 6940a0b08ccSJim Harris 6950a0b08ccSJim Harris aer->ctrlr = ctrlr; 6961e526bc4SJim Harris req = nvme_allocate_request_null(nvme_ctrlr_async_event_cb, aer); 6970a0b08ccSJim Harris aer->req = req; 6980a0b08ccSJim Harris 6990a0b08ccSJim Harris /* 70094143332SJim Harris * Disable timeout here, since asynchronous event requests should by 70194143332SJim Harris * nature never be timed out. 7020a0b08ccSJim Harris */ 70394143332SJim Harris req->timeout = FALSE; 7040a0b08ccSJim Harris req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST; 7050a0b08ccSJim Harris nvme_ctrlr_submit_admin_request(ctrlr, req); 7060a0b08ccSJim Harris } 7070a0b08ccSJim Harris 7080a0b08ccSJim Harris static void 709bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr) 710bb0ec6b3SJim Harris { 711*d5fc9821SJim Harris struct nvme_completion_poll_status status; 712bb0ec6b3SJim Harris union nvme_critical_warning_state state; 7130a0b08ccSJim Harris struct nvme_async_event_request *aer; 7140a0b08ccSJim Harris uint32_t i; 715bb0ec6b3SJim Harris 716bb0ec6b3SJim Harris state.raw = 0xFF; 717bb0ec6b3SJim Harris state.bits.reserved = 0; 718*d5fc9821SJim Harris 719*d5fc9821SJim Harris status.done = FALSE; 720*d5fc9821SJim Harris nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD, 721*d5fc9821SJim Harris 0, NULL, 0, nvme_completion_poll_cb, &status); 722*d5fc9821SJim Harris while (status.done == FALSE) 723*d5fc9821SJim Harris pause("nvme", 1); 724*d5fc9821SJim Harris if (nvme_completion_is_error(&status.cpl) || 725*d5fc9821SJim Harris (status.cpl.cdw0 & 0xFFFF) == 0xFFFF || 726*d5fc9821SJim Harris (status.cpl.cdw0 & 0xFFFF) == 0x0000) { 727*d5fc9821SJim Harris nvme_printf(ctrlr, "temperature threshold not supported\n"); 728*d5fc9821SJim Harris state.bits.temperature = 0; 729*d5fc9821SJim Harris } 730*d5fc9821SJim Harris 7310a0b08ccSJim Harris nvme_ctrlr_cmd_set_async_event_config(ctrlr, state, NULL, NULL); 732bb0ec6b3SJim Harris 733bb0ec6b3SJim Harris /* aerl is a zero-based value, so we need to add 1 here. */ 7340a0b08ccSJim Harris ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1)); 735bb0ec6b3SJim Harris 7360a0b08ccSJim Harris /* Chatham doesn't support AERs. */ 7370a0b08ccSJim Harris if (pci_get_devid(ctrlr->dev) == CHATHAM_PCI_ID) 7380a0b08ccSJim Harris ctrlr->num_aers = 0; 7390a0b08ccSJim Harris 7400a0b08ccSJim Harris for (i = 0; i < ctrlr->num_aers; i++) { 7410a0b08ccSJim Harris aer = &ctrlr->aer[i]; 7420a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(ctrlr, aer); 7430a0b08ccSJim Harris } 744bb0ec6b3SJim Harris } 745bb0ec6b3SJim Harris 746bb0ec6b3SJim Harris static void 747bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr) 748bb0ec6b3SJim Harris { 749bb0ec6b3SJim Harris 750bb0ec6b3SJim Harris ctrlr->int_coal_time = 0; 751bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.int_coal_time", 752bb0ec6b3SJim Harris &ctrlr->int_coal_time); 753bb0ec6b3SJim Harris 754bb0ec6b3SJim Harris ctrlr->int_coal_threshold = 0; 755bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold", 756bb0ec6b3SJim Harris &ctrlr->int_coal_threshold); 757bb0ec6b3SJim Harris 758bb0ec6b3SJim Harris nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time, 759bb0ec6b3SJim Harris ctrlr->int_coal_threshold, NULL, NULL); 760bb0ec6b3SJim Harris } 761bb0ec6b3SJim Harris 762be34f216SJim Harris static void 763bb0ec6b3SJim Harris nvme_ctrlr_start(void *ctrlr_arg) 764bb0ec6b3SJim Harris { 765bb0ec6b3SJim Harris struct nvme_controller *ctrlr = ctrlr_arg; 766b846efd7SJim Harris int i; 767b846efd7SJim Harris 768cb5b7c13SJim Harris nvme_qpair_reset(&ctrlr->adminq); 769cb5b7c13SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) 770cb5b7c13SJim Harris nvme_qpair_reset(&ctrlr->ioq[i]); 771cb5b7c13SJim Harris 772b846efd7SJim Harris nvme_admin_qpair_enable(&ctrlr->adminq); 773bb0ec6b3SJim Harris 774232e2edbSJim Harris if (nvme_ctrlr_identify(ctrlr) != 0) { 775232e2edbSJim Harris nvme_ctrlr_fail(ctrlr); 776be34f216SJim Harris return; 777232e2edbSJim Harris } 778bb0ec6b3SJim Harris 779232e2edbSJim Harris if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) { 780232e2edbSJim Harris nvme_ctrlr_fail(ctrlr); 781be34f216SJim Harris return; 782232e2edbSJim Harris } 783bb0ec6b3SJim Harris 784232e2edbSJim Harris if (nvme_ctrlr_create_qpairs(ctrlr) != 0) { 785232e2edbSJim Harris nvme_ctrlr_fail(ctrlr); 786be34f216SJim Harris return; 787232e2edbSJim Harris } 788bb0ec6b3SJim Harris 789232e2edbSJim Harris if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) { 790232e2edbSJim Harris nvme_ctrlr_fail(ctrlr); 791be34f216SJim Harris return; 792232e2edbSJim Harris } 793bb0ec6b3SJim Harris 794bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(ctrlr); 795bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(ctrlr); 796bb0ec6b3SJim Harris 797b846efd7SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) 798b846efd7SJim Harris nvme_io_qpair_enable(&ctrlr->ioq[i]); 79974019d4bSJim Harris 80074019d4bSJim Harris /* 80174019d4bSJim Harris * Clear software progress marker to 0, to indicate to pre-boot 80274019d4bSJim Harris * software that OS driver load was successful. 80374019d4bSJim Harris * 80474019d4bSJim Harris * Chatham does not support this feature. 80574019d4bSJim Harris */ 80674019d4bSJim Harris if (pci_get_devid(ctrlr->dev) != CHATHAM_PCI_ID) 80774019d4bSJim Harris nvme_ctrlr_cmd_set_feature(ctrlr, 80874019d4bSJim Harris NVME_FEAT_SOFTWARE_PROGRESS_MARKER, 0, NULL, 0, NULL, NULL); 809bb0ec6b3SJim Harris } 810bb0ec6b3SJim Harris 811be34f216SJim Harris void 812be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg) 813be34f216SJim Harris { 814be34f216SJim Harris struct nvme_controller *ctrlr = arg; 815be34f216SJim Harris 816be34f216SJim Harris nvme_ctrlr_start(ctrlr); 817be34f216SJim Harris config_intrhook_disestablish(&ctrlr->config_hook); 818b846efd7SJim Harris } 819b846efd7SJim Harris 820bb0ec6b3SJim Harris static void 82148ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending) 82212d191ecSJim Harris { 82312d191ecSJim Harris struct nvme_controller *ctrlr = arg; 82448ce3178SJim Harris int status; 82512d191ecSJim Harris 826547d523eSJim Harris nvme_printf(ctrlr, "resetting controller\n"); 82748ce3178SJim Harris status = nvme_ctrlr_hw_reset(ctrlr); 82848ce3178SJim Harris /* 82948ce3178SJim Harris * Use pause instead of DELAY, so that we yield to any nvme interrupt 83048ce3178SJim Harris * handlers on this CPU that were blocked on a qpair lock. We want 83148ce3178SJim Harris * all nvme interrupts completed before proceeding with restarting the 83248ce3178SJim Harris * controller. 83348ce3178SJim Harris * 83448ce3178SJim Harris * XXX - any way to guarantee the interrupt handlers have quiesced? 83548ce3178SJim Harris */ 83648ce3178SJim Harris pause("nvmereset", hz / 10); 83748ce3178SJim Harris if (status == 0) 83812d191ecSJim Harris nvme_ctrlr_start(ctrlr); 839232e2edbSJim Harris else 840232e2edbSJim Harris nvme_ctrlr_fail(ctrlr); 841f37c22a3SJim Harris 842f37c22a3SJim Harris atomic_cmpset_32(&ctrlr->is_resetting, 1, 0); 84312d191ecSJim Harris } 84412d191ecSJim Harris 84512d191ecSJim Harris static void 8464d6abcb1SJim Harris nvme_ctrlr_intx_handler(void *arg) 847bb0ec6b3SJim Harris { 848bb0ec6b3SJim Harris struct nvme_controller *ctrlr = arg; 849bb0ec6b3SJim Harris 8504d6abcb1SJim Harris nvme_mmio_write_4(ctrlr, intms, 1); 8514d6abcb1SJim Harris 852bb0ec6b3SJim Harris nvme_qpair_process_completions(&ctrlr->adminq); 853bb0ec6b3SJim Harris 854bb0ec6b3SJim Harris if (ctrlr->ioq[0].cpl) 855bb0ec6b3SJim Harris nvme_qpair_process_completions(&ctrlr->ioq[0]); 856bb0ec6b3SJim Harris 857bb0ec6b3SJim Harris nvme_mmio_write_4(ctrlr, intmc, 1); 858bb0ec6b3SJim Harris } 859bb0ec6b3SJim Harris 860bb0ec6b3SJim Harris static int 861bb0ec6b3SJim Harris nvme_ctrlr_configure_intx(struct nvme_controller *ctrlr) 862bb0ec6b3SJim Harris { 863bb0ec6b3SJim Harris 864bb0ec6b3SJim Harris ctrlr->num_io_queues = 1; 865bb0ec6b3SJim Harris ctrlr->per_cpu_io_queues = 0; 866bb0ec6b3SJim Harris ctrlr->rid = 0; 867bb0ec6b3SJim Harris ctrlr->res = bus_alloc_resource_any(ctrlr->dev, SYS_RES_IRQ, 868bb0ec6b3SJim Harris &ctrlr->rid, RF_SHAREABLE | RF_ACTIVE); 869bb0ec6b3SJim Harris 870bb0ec6b3SJim Harris if (ctrlr->res == NULL) { 871547d523eSJim Harris nvme_printf(ctrlr, "unable to allocate shared IRQ\n"); 872bb0ec6b3SJim Harris return (ENOMEM); 873bb0ec6b3SJim Harris } 874bb0ec6b3SJim Harris 875bb0ec6b3SJim Harris bus_setup_intr(ctrlr->dev, ctrlr->res, 876bb0ec6b3SJim Harris INTR_TYPE_MISC | INTR_MPSAFE, NULL, nvme_ctrlr_intx_handler, 877bb0ec6b3SJim Harris ctrlr, &ctrlr->tag); 878bb0ec6b3SJim Harris 879bb0ec6b3SJim Harris if (ctrlr->tag == NULL) { 880547d523eSJim Harris nvme_printf(ctrlr, "unable to setup intx handler\n"); 881bb0ec6b3SJim Harris return (ENOMEM); 882bb0ec6b3SJim Harris } 883bb0ec6b3SJim Harris 884bb0ec6b3SJim Harris return (0); 885bb0ec6b3SJim Harris } 886bb0ec6b3SJim Harris 8877c3f19d7SJim Harris static void 8887c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl) 8897c3f19d7SJim Harris { 8907c3f19d7SJim Harris struct nvme_pt_command *pt = arg; 8917c3f19d7SJim Harris 8927c3f19d7SJim Harris bzero(&pt->cpl, sizeof(pt->cpl)); 8937c3f19d7SJim Harris pt->cpl.cdw0 = cpl->cdw0; 8947c3f19d7SJim Harris pt->cpl.status = cpl->status; 8957c3f19d7SJim Harris pt->cpl.status.p = 0; 8967c3f19d7SJim Harris 8977c3f19d7SJim Harris mtx_lock(pt->driver_lock); 8987c3f19d7SJim Harris wakeup(pt); 8997c3f19d7SJim Harris mtx_unlock(pt->driver_lock); 9007c3f19d7SJim Harris } 9017c3f19d7SJim Harris 9027c3f19d7SJim Harris int 9037c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr, 9047c3f19d7SJim Harris struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer, 9057c3f19d7SJim Harris int is_admin_cmd) 9067c3f19d7SJim Harris { 9077c3f19d7SJim Harris struct nvme_request *req; 9087c3f19d7SJim Harris struct mtx *mtx; 9097c3f19d7SJim Harris struct buf *buf = NULL; 9107c3f19d7SJim Harris int ret = 0; 9117c3f19d7SJim Harris 9127b68ae1eSJim Harris if (pt->len > 0) { 9137b68ae1eSJim Harris if (pt->len > ctrlr->max_xfer_size) { 9147b68ae1eSJim Harris nvme_printf(ctrlr, "pt->len (%d) " 9157b68ae1eSJim Harris "exceeds max_xfer_size (%d)\n", pt->len, 9167b68ae1eSJim Harris ctrlr->max_xfer_size); 9177b68ae1eSJim Harris return EIO; 9187b68ae1eSJim Harris } 9197c3f19d7SJim Harris if (is_user_buffer) { 9207c3f19d7SJim Harris /* 9217c3f19d7SJim Harris * Ensure the user buffer is wired for the duration of 9227c3f19d7SJim Harris * this passthrough command. 9237c3f19d7SJim Harris */ 9247c3f19d7SJim Harris PHOLD(curproc); 9257c3f19d7SJim Harris buf = getpbuf(NULL); 9267c3f19d7SJim Harris buf->b_saveaddr = buf->b_data; 9277c3f19d7SJim Harris buf->b_data = pt->buf; 9287c3f19d7SJim Harris buf->b_bufsize = pt->len; 9297c3f19d7SJim Harris buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE; 9307c3f19d7SJim Harris #ifdef NVME_UNMAPPED_BIO_SUPPORT 9317c3f19d7SJim Harris if (vmapbuf(buf, 1) < 0) { 9327c3f19d7SJim Harris #else 9337c3f19d7SJim Harris if (vmapbuf(buf) < 0) { 9347c3f19d7SJim Harris #endif 9357c3f19d7SJim Harris ret = EFAULT; 9367c3f19d7SJim Harris goto err; 9377c3f19d7SJim Harris } 9387c3f19d7SJim Harris req = nvme_allocate_request_vaddr(buf->b_data, pt->len, 9397c3f19d7SJim Harris nvme_pt_done, pt); 9407c3f19d7SJim Harris } else 9417c3f19d7SJim Harris req = nvme_allocate_request_vaddr(pt->buf, pt->len, 9427c3f19d7SJim Harris nvme_pt_done, pt); 9437b68ae1eSJim Harris } else 9447c3f19d7SJim Harris req = nvme_allocate_request_null(nvme_pt_done, pt); 9457c3f19d7SJim Harris 9467c3f19d7SJim Harris req->cmd.opc = pt->cmd.opc; 9477c3f19d7SJim Harris req->cmd.cdw10 = pt->cmd.cdw10; 9487c3f19d7SJim Harris req->cmd.cdw11 = pt->cmd.cdw11; 9497c3f19d7SJim Harris req->cmd.cdw12 = pt->cmd.cdw12; 9507c3f19d7SJim Harris req->cmd.cdw13 = pt->cmd.cdw13; 9517c3f19d7SJim Harris req->cmd.cdw14 = pt->cmd.cdw14; 9527c3f19d7SJim Harris req->cmd.cdw15 = pt->cmd.cdw15; 9537c3f19d7SJim Harris 9547c3f19d7SJim Harris req->cmd.nsid = nsid; 9557c3f19d7SJim Harris 9567c3f19d7SJim Harris if (is_admin_cmd) 9577c3f19d7SJim Harris mtx = &ctrlr->lock; 9587c3f19d7SJim Harris else 9597c3f19d7SJim Harris mtx = &ctrlr->ns[nsid-1].lock; 9607c3f19d7SJim Harris 9617c3f19d7SJim Harris mtx_lock(mtx); 9627c3f19d7SJim Harris pt->driver_lock = mtx; 9637c3f19d7SJim Harris 9647c3f19d7SJim Harris if (is_admin_cmd) 9657c3f19d7SJim Harris nvme_ctrlr_submit_admin_request(ctrlr, req); 9667c3f19d7SJim Harris else 9677c3f19d7SJim Harris nvme_ctrlr_submit_io_request(ctrlr, req); 9687c3f19d7SJim Harris 9697c3f19d7SJim Harris mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0); 9707c3f19d7SJim Harris mtx_unlock(mtx); 9717c3f19d7SJim Harris 9727c3f19d7SJim Harris pt->driver_lock = NULL; 9737c3f19d7SJim Harris 9747c3f19d7SJim Harris err: 9757c3f19d7SJim Harris if (buf != NULL) { 9767c3f19d7SJim Harris relpbuf(buf, NULL); 9777c3f19d7SJim Harris PRELE(curproc); 9787c3f19d7SJim Harris } 9797c3f19d7SJim Harris 9807c3f19d7SJim Harris return (ret); 9817c3f19d7SJim Harris } 9827c3f19d7SJim Harris 983bb0ec6b3SJim Harris static int 984bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag, 985bb0ec6b3SJim Harris struct thread *td) 986bb0ec6b3SJim Harris { 987bb0ec6b3SJim Harris struct nvme_controller *ctrlr; 9887c3f19d7SJim Harris struct nvme_pt_command *pt; 989bb0ec6b3SJim Harris 990bb0ec6b3SJim Harris ctrlr = cdev->si_drv1; 991bb0ec6b3SJim Harris 992bb0ec6b3SJim Harris switch (cmd) { 993b846efd7SJim Harris case NVME_RESET_CONTROLLER: 994b846efd7SJim Harris nvme_ctrlr_reset(ctrlr); 995b846efd7SJim Harris break; 9967c3f19d7SJim Harris case NVME_PASSTHROUGH_CMD: 9977c3f19d7SJim Harris pt = (struct nvme_pt_command *)arg; 9987c3f19d7SJim Harris return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, pt->cmd.nsid, 9997c3f19d7SJim Harris 1 /* is_user_buffer */, 1 /* is_admin_cmd */)); 1000bb0ec6b3SJim Harris default: 1001bb0ec6b3SJim Harris return (ENOTTY); 1002bb0ec6b3SJim Harris } 1003bb0ec6b3SJim Harris 1004bb0ec6b3SJim Harris return (0); 1005bb0ec6b3SJim Harris } 1006bb0ec6b3SJim Harris 1007bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = { 1008bb0ec6b3SJim Harris .d_version = D_VERSION, 1009bb0ec6b3SJim Harris .d_flags = 0, 1010bb0ec6b3SJim Harris .d_ioctl = nvme_ctrlr_ioctl 1011bb0ec6b3SJim Harris }; 1012bb0ec6b3SJim Harris 1013bb0ec6b3SJim Harris int 1014bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev) 1015bb0ec6b3SJim Harris { 1016bb0ec6b3SJim Harris union cap_lo_register cap_lo; 1017bb0ec6b3SJim Harris union cap_hi_register cap_hi; 1018bb0ec6b3SJim Harris int num_vectors, per_cpu_io_queues, status = 0; 101994143332SJim Harris int timeout_period; 1020bb0ec6b3SJim Harris 1021bb0ec6b3SJim Harris ctrlr->dev = dev; 1022bb0ec6b3SJim Harris 1023a90b8104SJim Harris mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF); 1024a90b8104SJim Harris 1025bb0ec6b3SJim Harris status = nvme_ctrlr_allocate_bar(ctrlr); 1026bb0ec6b3SJim Harris 1027bb0ec6b3SJim Harris if (status != 0) 1028bb0ec6b3SJim Harris return (status); 1029bb0ec6b3SJim Harris 1030bb0ec6b3SJim Harris #ifdef CHATHAM2 1031bb0ec6b3SJim Harris if (pci_get_devid(dev) == CHATHAM_PCI_ID) { 1032bb0ec6b3SJim Harris status = nvme_ctrlr_allocate_chatham_bar(ctrlr); 1033bb0ec6b3SJim Harris if (status != 0) 1034bb0ec6b3SJim Harris return (status); 1035bb0ec6b3SJim Harris nvme_ctrlr_setup_chatham(ctrlr); 1036bb0ec6b3SJim Harris } 1037bb0ec6b3SJim Harris #endif 1038bb0ec6b3SJim Harris 1039bb0ec6b3SJim Harris /* 1040bb0ec6b3SJim Harris * Software emulators may set the doorbell stride to something 1041bb0ec6b3SJim Harris * other than zero, but this driver is not set up to handle that. 1042bb0ec6b3SJim Harris */ 1043bb0ec6b3SJim Harris cap_hi.raw = nvme_mmio_read_4(ctrlr, cap_hi); 1044bb0ec6b3SJim Harris if (cap_hi.bits.dstrd != 0) 1045bb0ec6b3SJim Harris return (ENXIO); 1046bb0ec6b3SJim Harris 104702e33484SJim Harris ctrlr->min_page_size = 1 << (12 + cap_hi.bits.mpsmin); 104802e33484SJim Harris 1049bb0ec6b3SJim Harris /* Get ready timeout value from controller, in units of 500ms. */ 1050bb0ec6b3SJim Harris cap_lo.raw = nvme_mmio_read_4(ctrlr, cap_lo); 1051bb0ec6b3SJim Harris ctrlr->ready_timeout_in_ms = cap_lo.bits.to * 500; 1052bb0ec6b3SJim Harris 105394143332SJim Harris timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD; 105494143332SJim Harris TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period); 105594143332SJim Harris timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD); 105694143332SJim Harris timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD); 105794143332SJim Harris ctrlr->timeout_period = timeout_period; 105894143332SJim Harris 1059cb5b7c13SJim Harris nvme_retry_count = NVME_DEFAULT_RETRY_COUNT; 1060cb5b7c13SJim Harris TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count); 1061cb5b7c13SJim Harris 1062bb0ec6b3SJim Harris per_cpu_io_queues = 1; 1063bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.per_cpu_io_queues", &per_cpu_io_queues); 1064bb0ec6b3SJim Harris ctrlr->per_cpu_io_queues = per_cpu_io_queues ? TRUE : FALSE; 1065bb0ec6b3SJim Harris 1066bb0ec6b3SJim Harris if (ctrlr->per_cpu_io_queues) 1067bb0ec6b3SJim Harris ctrlr->num_io_queues = mp_ncpus; 1068bb0ec6b3SJim Harris else 1069bb0ec6b3SJim Harris ctrlr->num_io_queues = 1; 1070bb0ec6b3SJim Harris 1071bb0ec6b3SJim Harris ctrlr->force_intx = 0; 1072bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.force_intx", &ctrlr->force_intx); 1073bb0ec6b3SJim Harris 107448ce3178SJim Harris ctrlr->enable_aborts = 0; 107548ce3178SJim Harris TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts); 107648ce3178SJim Harris 1077bb0ec6b3SJim Harris ctrlr->msix_enabled = 1; 1078bb0ec6b3SJim Harris 1079bb0ec6b3SJim Harris if (ctrlr->force_intx) { 1080bb0ec6b3SJim Harris ctrlr->msix_enabled = 0; 1081bb0ec6b3SJim Harris goto intx; 1082bb0ec6b3SJim Harris } 1083bb0ec6b3SJim Harris 1084bb0ec6b3SJim Harris /* One vector per IO queue, plus one vector for admin queue. */ 1085bb0ec6b3SJim Harris num_vectors = ctrlr->num_io_queues + 1; 1086bb0ec6b3SJim Harris 1087bb0ec6b3SJim Harris if (pci_msix_count(dev) < num_vectors) { 1088bb0ec6b3SJim Harris ctrlr->msix_enabled = 0; 1089bb0ec6b3SJim Harris goto intx; 1090bb0ec6b3SJim Harris } 1091bb0ec6b3SJim Harris 1092bb0ec6b3SJim Harris if (pci_alloc_msix(dev, &num_vectors) != 0) 1093bb0ec6b3SJim Harris ctrlr->msix_enabled = 0; 1094bb0ec6b3SJim Harris 1095bb0ec6b3SJim Harris intx: 1096bb0ec6b3SJim Harris 1097bb0ec6b3SJim Harris if (!ctrlr->msix_enabled) 1098bb0ec6b3SJim Harris nvme_ctrlr_configure_intx(ctrlr); 1099bb0ec6b3SJim Harris 11008d09e3c4SJim Harris ctrlr->max_xfer_size = NVME_MAX_XFER_SIZE; 1101bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(ctrlr); 1102bb0ec6b3SJim Harris status = nvme_ctrlr_construct_io_qpairs(ctrlr); 1103bb0ec6b3SJim Harris 1104bb0ec6b3SJim Harris if (status != 0) 1105bb0ec6b3SJim Harris return (status); 1106bb0ec6b3SJim Harris 1107bb0ec6b3SJim Harris ctrlr->cdev = make_dev(&nvme_ctrlr_cdevsw, 0, UID_ROOT, GID_WHEEL, 0600, 1108bb0ec6b3SJim Harris "nvme%d", device_get_unit(dev)); 1109bb0ec6b3SJim Harris 1110bb0ec6b3SJim Harris if (ctrlr->cdev == NULL) 1111bb0ec6b3SJim Harris return (ENXIO); 1112bb0ec6b3SJim Harris 1113bb0ec6b3SJim Harris ctrlr->cdev->si_drv1 = (void *)ctrlr; 1114bb0ec6b3SJim Harris 111512d191ecSJim Harris ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK, 111612d191ecSJim Harris taskqueue_thread_enqueue, &ctrlr->taskqueue); 111712d191ecSJim Harris taskqueue_start_threads(&ctrlr->taskqueue, 1, PI_DISK, "nvme taskq"); 111812d191ecSJim Harris 1119f37c22a3SJim Harris ctrlr->is_resetting = 0; 1120232e2edbSJim Harris TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr); 1121232e2edbSJim Harris 1122232e2edbSJim Harris TASK_INIT(&ctrlr->fail_req_task, 0, nvme_ctrlr_fail_req_task, ctrlr); 1123232e2edbSJim Harris STAILQ_INIT(&ctrlr->fail_req); 1124232e2edbSJim Harris ctrlr->is_failed = FALSE; 1125f37c22a3SJim Harris 1126bb0ec6b3SJim Harris return (0); 1127bb0ec6b3SJim Harris } 1128d281e8fbSJim Harris 1129d281e8fbSJim Harris void 1130990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev) 1131990e741cSJim Harris { 1132990e741cSJim Harris int i; 1133990e741cSJim Harris 113456183abcSJim Harris /* 113556183abcSJim Harris * Notify the controller of a shutdown, even though this is due to 113656183abcSJim Harris * a driver unload, not a system shutdown (this path is not invoked 113756183abcSJim Harris * during shutdown). This ensures the controller receives a 113856183abcSJim Harris * shutdown notification in case the system is shutdown before 113956183abcSJim Harris * reloading the driver. 114056183abcSJim Harris * 114156183abcSJim Harris * Chatham does not let you re-enable the controller after shutdown 114256183abcSJim Harris * notification has been received, so do not send it in this case. 114356183abcSJim Harris * This is OK because Chatham does not depend on the shutdown 114456183abcSJim Harris * notification anyways. 114556183abcSJim Harris */ 114656183abcSJim Harris if (pci_get_devid(ctrlr->dev) != CHATHAM_PCI_ID) 114756183abcSJim Harris nvme_ctrlr_shutdown(ctrlr); 114856183abcSJim Harris 11493d7eb41cSJim Harris nvme_ctrlr_disable(ctrlr); 115012d191ecSJim Harris taskqueue_free(ctrlr->taskqueue); 115112d191ecSJim Harris 1152b846efd7SJim Harris for (i = 0; i < NVME_MAX_NAMESPACES; i++) 1153b846efd7SJim Harris nvme_ns_destruct(&ctrlr->ns[i]); 1154990e741cSJim Harris 1155990e741cSJim Harris if (ctrlr->cdev) 1156990e741cSJim Harris destroy_dev(ctrlr->cdev); 1157990e741cSJim Harris 1158990e741cSJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) { 1159990e741cSJim Harris nvme_io_qpair_destroy(&ctrlr->ioq[i]); 1160990e741cSJim Harris } 1161990e741cSJim Harris 1162990e741cSJim Harris free(ctrlr->ioq, M_NVME); 1163990e741cSJim Harris 1164990e741cSJim Harris nvme_admin_qpair_destroy(&ctrlr->adminq); 1165990e741cSJim Harris 1166990e741cSJim Harris if (ctrlr->resource != NULL) { 1167990e741cSJim Harris bus_release_resource(dev, SYS_RES_MEMORY, 1168990e741cSJim Harris ctrlr->resource_id, ctrlr->resource); 1169990e741cSJim Harris } 1170990e741cSJim Harris 1171990e741cSJim Harris if (ctrlr->bar4_resource != NULL) { 1172990e741cSJim Harris bus_release_resource(dev, SYS_RES_MEMORY, 1173990e741cSJim Harris ctrlr->bar4_resource_id, ctrlr->bar4_resource); 1174990e741cSJim Harris } 1175990e741cSJim Harris 1176990e741cSJim Harris #ifdef CHATHAM2 1177990e741cSJim Harris if (ctrlr->chatham_resource != NULL) { 1178990e741cSJim Harris bus_release_resource(dev, SYS_RES_MEMORY, 1179990e741cSJim Harris ctrlr->chatham_resource_id, ctrlr->chatham_resource); 1180990e741cSJim Harris } 1181990e741cSJim Harris #endif 1182990e741cSJim Harris 1183990e741cSJim Harris if (ctrlr->tag) 1184990e741cSJim Harris bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag); 1185990e741cSJim Harris 1186990e741cSJim Harris if (ctrlr->res) 1187990e741cSJim Harris bus_release_resource(ctrlr->dev, SYS_RES_IRQ, 1188990e741cSJim Harris rman_get_rid(ctrlr->res), ctrlr->res); 1189990e741cSJim Harris 1190990e741cSJim Harris if (ctrlr->msix_enabled) 1191990e741cSJim Harris pci_release_msi(dev); 1192990e741cSJim Harris } 1193990e741cSJim Harris 1194990e741cSJim Harris void 119556183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr) 119656183abcSJim Harris { 119756183abcSJim Harris union cc_register cc; 119856183abcSJim Harris union csts_register csts; 119956183abcSJim Harris int ticks = 0; 120056183abcSJim Harris 120156183abcSJim Harris cc.raw = nvme_mmio_read_4(ctrlr, cc); 120256183abcSJim Harris cc.bits.shn = NVME_SHN_NORMAL; 120356183abcSJim Harris nvme_mmio_write_4(ctrlr, cc, cc.raw); 120456183abcSJim Harris csts.raw = nvme_mmio_read_4(ctrlr, csts); 120556183abcSJim Harris while ((csts.bits.shst != NVME_SHST_COMPLETE) && (ticks++ < 5*hz)) { 120656183abcSJim Harris pause("nvme shn", 1); 120756183abcSJim Harris csts.raw = nvme_mmio_read_4(ctrlr, csts); 120856183abcSJim Harris } 120956183abcSJim Harris if (csts.bits.shst != NVME_SHST_COMPLETE) 121056183abcSJim Harris nvme_printf(ctrlr, "did not complete shutdown within 5 seconds " 121156183abcSJim Harris "of notification\n"); 121256183abcSJim Harris } 121356183abcSJim Harris 121456183abcSJim Harris void 1215d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr, 1216d281e8fbSJim Harris struct nvme_request *req) 1217d281e8fbSJim Harris { 1218d281e8fbSJim Harris 12195ae9ed68SJim Harris nvme_qpair_submit_request(&ctrlr->adminq, req); 1220d281e8fbSJim Harris } 1221d281e8fbSJim Harris 1222d281e8fbSJim Harris void 1223d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr, 1224d281e8fbSJim Harris struct nvme_request *req) 1225d281e8fbSJim Harris { 1226d281e8fbSJim Harris struct nvme_qpair *qpair; 1227d281e8fbSJim Harris 1228d281e8fbSJim Harris if (ctrlr->per_cpu_io_queues) 1229d281e8fbSJim Harris qpair = &ctrlr->ioq[curcpu]; 1230d281e8fbSJim Harris else 1231d281e8fbSJim Harris qpair = &ctrlr->ioq[0]; 1232d281e8fbSJim Harris 12335ae9ed68SJim Harris nvme_qpair_submit_request(qpair, req); 1234d281e8fbSJim Harris } 1235038a5ee4SJim Harris 1236038a5ee4SJim Harris device_t 1237038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr) 1238038a5ee4SJim Harris { 1239038a5ee4SJim Harris 1240038a5ee4SJim Harris return (ctrlr->dev); 1241038a5ee4SJim Harris } 1242dbba7442SJim Harris 1243dbba7442SJim Harris const struct nvme_controller_data * 1244dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr) 1245dbba7442SJim Harris { 1246dbba7442SJim Harris 1247dbba7442SJim Harris return (&ctrlr->cdata); 1248dbba7442SJim Harris } 1249