xref: /freebsd/sys/dev/nvme/nvme_ctrlr.c (revision cbdec09c1c570740325dae25fcf12f0be99ed7b5)
1bb0ec6b3SJim Harris /*-
2*cbdec09cSJim Harris  * Copyright (C) 2012-2015 Intel Corporation
3bb0ec6b3SJim Harris  * All rights reserved.
4bb0ec6b3SJim Harris  *
5bb0ec6b3SJim Harris  * Redistribution and use in source and binary forms, with or without
6bb0ec6b3SJim Harris  * modification, are permitted provided that the following conditions
7bb0ec6b3SJim Harris  * are met:
8bb0ec6b3SJim Harris  * 1. Redistributions of source code must retain the above copyright
9bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer.
10bb0ec6b3SJim Harris  * 2. Redistributions in binary form must reproduce the above copyright
11bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer in the
12bb0ec6b3SJim Harris  *    documentation and/or other materials provided with the distribution.
13bb0ec6b3SJim Harris  *
14bb0ec6b3SJim Harris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15bb0ec6b3SJim Harris  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16bb0ec6b3SJim Harris  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17bb0ec6b3SJim Harris  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18bb0ec6b3SJim Harris  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19bb0ec6b3SJim Harris  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20bb0ec6b3SJim Harris  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21bb0ec6b3SJim Harris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22bb0ec6b3SJim Harris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23bb0ec6b3SJim Harris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24bb0ec6b3SJim Harris  * SUCH DAMAGE.
25bb0ec6b3SJim Harris  */
26bb0ec6b3SJim Harris 
27bb0ec6b3SJim Harris #include <sys/cdefs.h>
28bb0ec6b3SJim Harris __FBSDID("$FreeBSD$");
29bb0ec6b3SJim Harris 
30bb0ec6b3SJim Harris #include <sys/param.h>
317c3f19d7SJim Harris #include <sys/systm.h>
327c3f19d7SJim Harris #include <sys/buf.h>
33bb0ec6b3SJim Harris #include <sys/bus.h>
34bb0ec6b3SJim Harris #include <sys/conf.h>
35bb0ec6b3SJim Harris #include <sys/ioccom.h>
367c3f19d7SJim Harris #include <sys/proc.h>
37bb0ec6b3SJim Harris #include <sys/smp.h>
387c3f19d7SJim Harris #include <sys/uio.h>
39bb0ec6b3SJim Harris 
40bb0ec6b3SJim Harris #include <dev/pci/pcireg.h>
41bb0ec6b3SJim Harris #include <dev/pci/pcivar.h>
42bb0ec6b3SJim Harris 
43bb0ec6b3SJim Harris #include "nvme_private.h"
44bb0ec6b3SJim Harris 
450a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
460a0b08ccSJim Harris 						struct nvme_async_event_request *aer);
470a0b08ccSJim Harris 
48bb0ec6b3SJim Harris static int
49bb0ec6b3SJim Harris nvme_ctrlr_allocate_bar(struct nvme_controller *ctrlr)
50bb0ec6b3SJim Harris {
51bb0ec6b3SJim Harris 
52bb0ec6b3SJim Harris 	ctrlr->resource_id = PCIR_BAR(0);
53bb0ec6b3SJim Harris 
54bb0ec6b3SJim Harris 	ctrlr->resource = bus_alloc_resource(ctrlr->dev, SYS_RES_MEMORY,
55bb0ec6b3SJim Harris 	    &ctrlr->resource_id, 0, ~0, 1, RF_ACTIVE);
56bb0ec6b3SJim Harris 
57bb0ec6b3SJim Harris 	if(ctrlr->resource == NULL) {
58547d523eSJim Harris 		nvme_printf(ctrlr, "unable to allocate pci resource\n");
59bb0ec6b3SJim Harris 		return (ENOMEM);
60bb0ec6b3SJim Harris 	}
61bb0ec6b3SJim Harris 
62bb0ec6b3SJim Harris 	ctrlr->bus_tag = rman_get_bustag(ctrlr->resource);
63bb0ec6b3SJim Harris 	ctrlr->bus_handle = rman_get_bushandle(ctrlr->resource);
64bb0ec6b3SJim Harris 	ctrlr->regs = (struct nvme_registers *)ctrlr->bus_handle;
65bb0ec6b3SJim Harris 
6691fe20e3SJim Harris 	/*
6791fe20e3SJim Harris 	 * The NVMe spec allows for the MSI-X table to be placed behind
6891fe20e3SJim Harris 	 *  BAR 4/5, separate from the control/doorbell registers.  Always
6991fe20e3SJim Harris 	 *  try to map this bar, because it must be mapped prior to calling
7091fe20e3SJim Harris 	 *  pci_alloc_msix().  If the table isn't behind BAR 4/5,
7191fe20e3SJim Harris 	 *  bus_alloc_resource() will just return NULL which is OK.
7291fe20e3SJim Harris 	 */
7391fe20e3SJim Harris 	ctrlr->bar4_resource_id = PCIR_BAR(4);
7491fe20e3SJim Harris 	ctrlr->bar4_resource = bus_alloc_resource(ctrlr->dev, SYS_RES_MEMORY,
7591fe20e3SJim Harris 	    &ctrlr->bar4_resource_id, 0, ~0, 1, RF_ACTIVE);
7691fe20e3SJim Harris 
77bb0ec6b3SJim Harris 	return (0);
78bb0ec6b3SJim Harris }
79bb0ec6b3SJim Harris 
80bb0ec6b3SJim Harris static void
81bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr)
82bb0ec6b3SJim Harris {
83bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
84bb0ec6b3SJim Harris 	uint32_t		num_entries;
85bb0ec6b3SJim Harris 
86bb0ec6b3SJim Harris 	qpair = &ctrlr->adminq;
87bb0ec6b3SJim Harris 
88bb0ec6b3SJim Harris 	num_entries = NVME_ADMIN_ENTRIES;
89bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries);
90bb0ec6b3SJim Harris 	/*
91bb0ec6b3SJim Harris 	 * If admin_entries was overridden to an invalid value, revert it
92bb0ec6b3SJim Harris 	 *  back to our default value.
93bb0ec6b3SJim Harris 	 */
94bb0ec6b3SJim Harris 	if (num_entries < NVME_MIN_ADMIN_ENTRIES ||
95bb0ec6b3SJim Harris 	    num_entries > NVME_MAX_ADMIN_ENTRIES) {
96547d523eSJim Harris 		nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d "
97547d523eSJim Harris 		    "specified\n", num_entries);
98bb0ec6b3SJim Harris 		num_entries = NVME_ADMIN_ENTRIES;
99bb0ec6b3SJim Harris 	}
100bb0ec6b3SJim Harris 
101bb0ec6b3SJim Harris 	/*
102bb0ec6b3SJim Harris 	 * The admin queue's max xfer size is treated differently than the
103bb0ec6b3SJim Harris 	 *  max I/O xfer size.  16KB is sufficient here - maybe even less?
104bb0ec6b3SJim Harris 	 */
10521b6da58SJim Harris 	nvme_qpair_construct(qpair,
10621b6da58SJim Harris 			     0, /* qpair ID */
10721b6da58SJim Harris 			     0, /* vector */
10821b6da58SJim Harris 			     num_entries,
10921b6da58SJim Harris 			     NVME_ADMIN_TRACKERS,
11021b6da58SJim Harris 			     ctrlr);
111bb0ec6b3SJim Harris }
112bb0ec6b3SJim Harris 
113bb0ec6b3SJim Harris static int
114bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr)
115bb0ec6b3SJim Harris {
116bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
117bb0ec6b3SJim Harris 	union cap_lo_register	cap_lo;
11821b6da58SJim Harris 	int			i, num_entries, num_trackers;
119bb0ec6b3SJim Harris 
120bb0ec6b3SJim Harris 	num_entries = NVME_IO_ENTRIES;
121bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries);
122bb0ec6b3SJim Harris 
123bb0ec6b3SJim Harris 	/*
124bb0ec6b3SJim Harris 	 * NVMe spec sets a hard limit of 64K max entries, but
125bb0ec6b3SJim Harris 	 *  devices may specify a smaller limit, so we need to check
126bb0ec6b3SJim Harris 	 *  the MQES field in the capabilities register.
127bb0ec6b3SJim Harris 	 */
128bb0ec6b3SJim Harris 	cap_lo.raw = nvme_mmio_read_4(ctrlr, cap_lo);
129bb0ec6b3SJim Harris 	num_entries = min(num_entries, cap_lo.bits.mqes+1);
130bb0ec6b3SJim Harris 
13121b6da58SJim Harris 	num_trackers = NVME_IO_TRACKERS;
13221b6da58SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers);
13321b6da58SJim Harris 
13421b6da58SJim Harris 	num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS);
13521b6da58SJim Harris 	num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS);
13621b6da58SJim Harris 	/*
13721b6da58SJim Harris 	 * No need to have more trackers than entries in the submit queue.
13821b6da58SJim Harris 	 *  Note also that for a queue size of N, we can only have (N-1)
13921b6da58SJim Harris 	 *  commands outstanding, hence the "-1" here.
14021b6da58SJim Harris 	 */
14121b6da58SJim Harris 	num_trackers = min(num_trackers, (num_entries-1));
14221b6da58SJim Harris 
143bb0ec6b3SJim Harris 	ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair),
144237d2019SJim Harris 	    M_NVME, M_ZERO | M_WAITOK);
145bb0ec6b3SJim Harris 
146bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
147bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
148bb0ec6b3SJim Harris 
149bb0ec6b3SJim Harris 		/*
150bb0ec6b3SJim Harris 		 * Admin queue has ID=0. IO queues start at ID=1 -
151bb0ec6b3SJim Harris 		 *  hence the 'i+1' here.
152bb0ec6b3SJim Harris 		 *
153bb0ec6b3SJim Harris 		 * For I/O queues, use the controller-wide max_xfer_size
154bb0ec6b3SJim Harris 		 *  calculated in nvme_attach().
155bb0ec6b3SJim Harris 		 */
156bb0ec6b3SJim Harris 		nvme_qpair_construct(qpair,
157bb0ec6b3SJim Harris 				     i+1, /* qpair ID */
158bb0ec6b3SJim Harris 				     ctrlr->msix_enabled ? i+1 : 0, /* vector */
159bb0ec6b3SJim Harris 				     num_entries,
16021b6da58SJim Harris 				     num_trackers,
161bb0ec6b3SJim Harris 				     ctrlr);
162bb0ec6b3SJim Harris 
163bb0ec6b3SJim Harris 		if (ctrlr->per_cpu_io_queues)
164bb0ec6b3SJim Harris 			bus_bind_intr(ctrlr->dev, qpair->res, i);
165bb0ec6b3SJim Harris 	}
166bb0ec6b3SJim Harris 
167bb0ec6b3SJim Harris 	return (0);
168bb0ec6b3SJim Harris }
169bb0ec6b3SJim Harris 
170232e2edbSJim Harris static void
171232e2edbSJim Harris nvme_ctrlr_fail(struct nvme_controller *ctrlr)
172232e2edbSJim Harris {
173232e2edbSJim Harris 	int i;
174232e2edbSJim Harris 
175232e2edbSJim Harris 	ctrlr->is_failed = TRUE;
176232e2edbSJim Harris 	nvme_qpair_fail(&ctrlr->adminq);
177232e2edbSJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
178232e2edbSJim Harris 		nvme_qpair_fail(&ctrlr->ioq[i]);
179232e2edbSJim Harris 	nvme_notify_fail_consumers(ctrlr);
180232e2edbSJim Harris }
181232e2edbSJim Harris 
182232e2edbSJim Harris void
183232e2edbSJim Harris nvme_ctrlr_post_failed_request(struct nvme_controller *ctrlr,
184232e2edbSJim Harris     struct nvme_request *req)
185232e2edbSJim Harris {
186232e2edbSJim Harris 
187a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
188232e2edbSJim Harris 	STAILQ_INSERT_TAIL(&ctrlr->fail_req, req, stailq);
189a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
190232e2edbSJim Harris 	taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->fail_req_task);
191232e2edbSJim Harris }
192232e2edbSJim Harris 
193232e2edbSJim Harris static void
194232e2edbSJim Harris nvme_ctrlr_fail_req_task(void *arg, int pending)
195232e2edbSJim Harris {
196232e2edbSJim Harris 	struct nvme_controller	*ctrlr = arg;
197232e2edbSJim Harris 	struct nvme_request	*req;
198232e2edbSJim Harris 
199a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
200232e2edbSJim Harris 	while (!STAILQ_EMPTY(&ctrlr->fail_req)) {
201232e2edbSJim Harris 		req = STAILQ_FIRST(&ctrlr->fail_req);
202232e2edbSJim Harris 		STAILQ_REMOVE_HEAD(&ctrlr->fail_req, stailq);
203232e2edbSJim Harris 		nvme_qpair_manual_complete_request(req->qpair, req,
204232e2edbSJim Harris 		    NVME_SCT_GENERIC, NVME_SC_ABORTED_BY_REQUEST, TRUE);
205232e2edbSJim Harris 	}
206a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
207232e2edbSJim Harris }
208232e2edbSJim Harris 
209bb0ec6b3SJim Harris static int
210*cbdec09cSJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr, int desired_val)
211bb0ec6b3SJim Harris {
212bb0ec6b3SJim Harris 	int ms_waited;
213bb0ec6b3SJim Harris 	union cc_register cc;
214bb0ec6b3SJim Harris 	union csts_register csts;
215bb0ec6b3SJim Harris 
216bb0ec6b3SJim Harris 	cc.raw = nvme_mmio_read_4(ctrlr, cc);
217bb0ec6b3SJim Harris 	csts.raw = nvme_mmio_read_4(ctrlr, csts);
218bb0ec6b3SJim Harris 
219*cbdec09cSJim Harris 	if (cc.bits.en != desired_val) {
220*cbdec09cSJim Harris 		nvme_printf(ctrlr, "%s called with desired_val = %d "
221*cbdec09cSJim Harris 		    "but cc.en = %d\n", __func__, desired_val, cc.bits.en);
222bb0ec6b3SJim Harris 		return (ENXIO);
223bb0ec6b3SJim Harris 	}
224bb0ec6b3SJim Harris 
225bb0ec6b3SJim Harris 	ms_waited = 0;
226bb0ec6b3SJim Harris 
227*cbdec09cSJim Harris 	while (csts.bits.rdy != desired_val) {
228bb0ec6b3SJim Harris 		DELAY(1000);
229bb0ec6b3SJim Harris 		if (ms_waited++ > ctrlr->ready_timeout_in_ms) {
230*cbdec09cSJim Harris 			nvme_printf(ctrlr, "controller ready did not become %d "
231*cbdec09cSJim Harris 			    "within %d ms\n", desired_val, ctrlr->ready_timeout_in_ms);
232bb0ec6b3SJim Harris 			return (ENXIO);
233bb0ec6b3SJim Harris 		}
234bb0ec6b3SJim Harris 		csts.raw = nvme_mmio_read_4(ctrlr, csts);
235bb0ec6b3SJim Harris 	}
236bb0ec6b3SJim Harris 
237bb0ec6b3SJim Harris 	return (0);
238bb0ec6b3SJim Harris }
239bb0ec6b3SJim Harris 
240bb0ec6b3SJim Harris static void
241bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr)
242bb0ec6b3SJim Harris {
243bb0ec6b3SJim Harris 	union cc_register cc;
244bb0ec6b3SJim Harris 	union csts_register csts;
245bb0ec6b3SJim Harris 
246bb0ec6b3SJim Harris 	cc.raw = nvme_mmio_read_4(ctrlr, cc);
247bb0ec6b3SJim Harris 	csts.raw = nvme_mmio_read_4(ctrlr, csts);
248bb0ec6b3SJim Harris 
249bb0ec6b3SJim Harris 	if (cc.bits.en == 1 && csts.bits.rdy == 0)
250*cbdec09cSJim Harris 		nvme_ctrlr_wait_for_ready(ctrlr, 1);
251bb0ec6b3SJim Harris 
252bb0ec6b3SJim Harris 	cc.bits.en = 0;
253bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, cc, cc.raw);
254bb0ec6b3SJim Harris 	DELAY(5000);
255*cbdec09cSJim Harris 	nvme_ctrlr_wait_for_ready(ctrlr, 0);
256bb0ec6b3SJim Harris }
257bb0ec6b3SJim Harris 
258bb0ec6b3SJim Harris static int
259bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr)
260bb0ec6b3SJim Harris {
261bb0ec6b3SJim Harris 	union cc_register	cc;
262bb0ec6b3SJim Harris 	union csts_register	csts;
263bb0ec6b3SJim Harris 	union aqa_register	aqa;
264bb0ec6b3SJim Harris 
265bb0ec6b3SJim Harris 	cc.raw = nvme_mmio_read_4(ctrlr, cc);
266bb0ec6b3SJim Harris 	csts.raw = nvme_mmio_read_4(ctrlr, csts);
267bb0ec6b3SJim Harris 
268bb0ec6b3SJim Harris 	if (cc.bits.en == 1) {
269bb0ec6b3SJim Harris 		if (csts.bits.rdy == 1)
270bb0ec6b3SJim Harris 			return (0);
271bb0ec6b3SJim Harris 		else
272*cbdec09cSJim Harris 			return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
273bb0ec6b3SJim Harris 	}
274bb0ec6b3SJim Harris 
275bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr);
276bb0ec6b3SJim Harris 	DELAY(5000);
277bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr);
278bb0ec6b3SJim Harris 	DELAY(5000);
279bb0ec6b3SJim Harris 
280bb0ec6b3SJim Harris 	aqa.raw = 0;
281bb0ec6b3SJim Harris 	/* acqs and asqs are 0-based. */
282bb0ec6b3SJim Harris 	aqa.bits.acqs = ctrlr->adminq.num_entries-1;
283bb0ec6b3SJim Harris 	aqa.bits.asqs = ctrlr->adminq.num_entries-1;
284bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, aqa, aqa.raw);
285bb0ec6b3SJim Harris 	DELAY(5000);
286bb0ec6b3SJim Harris 
287bb0ec6b3SJim Harris 	cc.bits.en = 1;
288bb0ec6b3SJim Harris 	cc.bits.css = 0;
289bb0ec6b3SJim Harris 	cc.bits.ams = 0;
290bb0ec6b3SJim Harris 	cc.bits.shn = 0;
291bb0ec6b3SJim Harris 	cc.bits.iosqes = 6; /* SQ entry size == 64 == 2^6 */
292bb0ec6b3SJim Harris 	cc.bits.iocqes = 4; /* CQ entry size == 16 == 2^4 */
293bb0ec6b3SJim Harris 
294bb0ec6b3SJim Harris 	/* This evaluates to 0, which is according to spec. */
295bb0ec6b3SJim Harris 	cc.bits.mps = (PAGE_SIZE >> 13);
296bb0ec6b3SJim Harris 
297bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, cc, cc.raw);
298bb0ec6b3SJim Harris 	DELAY(5000);
299bb0ec6b3SJim Harris 
300*cbdec09cSJim Harris 	return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
301bb0ec6b3SJim Harris }
302bb0ec6b3SJim Harris 
303bb0ec6b3SJim Harris int
304b846efd7SJim Harris nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr)
305bb0ec6b3SJim Harris {
306b846efd7SJim Harris 	int i;
307b846efd7SJim Harris 
308b846efd7SJim Harris 	nvme_admin_qpair_disable(&ctrlr->adminq);
309b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
310b846efd7SJim Harris 		nvme_io_qpair_disable(&ctrlr->ioq[i]);
311b846efd7SJim Harris 
312b846efd7SJim Harris 	DELAY(100*1000);
313bb0ec6b3SJim Harris 
314bb0ec6b3SJim Harris 	nvme_ctrlr_disable(ctrlr);
315bb0ec6b3SJim Harris 	return (nvme_ctrlr_enable(ctrlr));
316bb0ec6b3SJim Harris }
317bb0ec6b3SJim Harris 
318b846efd7SJim Harris void
319b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr)
320b846efd7SJim Harris {
321f37c22a3SJim Harris 	int cmpset;
322f37c22a3SJim Harris 
323f37c22a3SJim Harris 	cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1);
324f37c22a3SJim Harris 
325232e2edbSJim Harris 	if (cmpset == 0 || ctrlr->is_failed)
326232e2edbSJim Harris 		/*
327232e2edbSJim Harris 		 * Controller is already resetting or has failed.  Return
328232e2edbSJim Harris 		 *  immediately since there is no need to kick off another
329232e2edbSJim Harris 		 *  reset in these cases.
330232e2edbSJim Harris 		 */
331f37c22a3SJim Harris 		return;
332b846efd7SJim Harris 
33348ce3178SJim Harris 	taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task);
334b846efd7SJim Harris }
335b846efd7SJim Harris 
336bb0ec6b3SJim Harris static int
337bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr)
338bb0ec6b3SJim Harris {
339955910a9SJim Harris 	struct nvme_completion_poll_status	status;
340bb0ec6b3SJim Harris 
341955910a9SJim Harris 	status.done = FALSE;
342bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
343955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
344955910a9SJim Harris 	while (status.done == FALSE)
3458e0ac13fSJim Harris 		pause("nvme", 1);
346955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
347547d523eSJim Harris 		nvme_printf(ctrlr, "nvme_identify_controller failed!\n");
348bb0ec6b3SJim Harris 		return (ENXIO);
349bb0ec6b3SJim Harris 	}
350bb0ec6b3SJim Harris 
35102e33484SJim Harris 	/*
35202e33484SJim Harris 	 * Use MDTS to ensure our default max_xfer_size doesn't exceed what the
35302e33484SJim Harris 	 *  controller supports.
35402e33484SJim Harris 	 */
35502e33484SJim Harris 	if (ctrlr->cdata.mdts > 0)
35602e33484SJim Harris 		ctrlr->max_xfer_size = min(ctrlr->max_xfer_size,
35702e33484SJim Harris 		    ctrlr->min_page_size * (1 << (ctrlr->cdata.mdts)));
35802e33484SJim Harris 
359bb0ec6b3SJim Harris 	return (0);
360bb0ec6b3SJim Harris }
361bb0ec6b3SJim Harris 
362bb0ec6b3SJim Harris static int
363bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr)
364bb0ec6b3SJim Harris {
365955910a9SJim Harris 	struct nvme_completion_poll_status	status;
366bb852ae8SJim Harris 	int					cq_allocated, i, sq_allocated;
367bb0ec6b3SJim Harris 
368955910a9SJim Harris 	status.done = FALSE;
369bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues,
370955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
371955910a9SJim Harris 	while (status.done == FALSE)
3728e0ac13fSJim Harris 		pause("nvme", 1);
373955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
374547d523eSJim Harris 		nvme_printf(ctrlr, "nvme_set_num_queues failed!\n");
375bb0ec6b3SJim Harris 		return (ENXIO);
376bb0ec6b3SJim Harris 	}
377bb0ec6b3SJim Harris 
378bb0ec6b3SJim Harris 	/*
379bb0ec6b3SJim Harris 	 * Data in cdw0 is 0-based.
380bb0ec6b3SJim Harris 	 * Lower 16-bits indicate number of submission queues allocated.
381bb0ec6b3SJim Harris 	 * Upper 16-bits indicate number of completion queues allocated.
382bb0ec6b3SJim Harris 	 */
383955910a9SJim Harris 	sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1;
384955910a9SJim Harris 	cq_allocated = (status.cpl.cdw0 >> 16) + 1;
385bb0ec6b3SJim Harris 
386bb0ec6b3SJim Harris 	/*
387bb0ec6b3SJim Harris 	 * Check that the controller was able to allocate the number of
388bb852ae8SJim Harris 	 *  queues we requested.  If not, revert to one IO queue pair.
389bb0ec6b3SJim Harris 	 */
390bb0ec6b3SJim Harris 	if (sq_allocated < ctrlr->num_io_queues ||
391bb0ec6b3SJim Harris 	    cq_allocated < ctrlr->num_io_queues) {
392bb852ae8SJim Harris 
393bb852ae8SJim Harris 		/*
394bb852ae8SJim Harris 		 * Destroy extra IO queue pairs that were created at
395bb852ae8SJim Harris 		 *  controller construction time but are no longer
396bb852ae8SJim Harris 		 *  needed.  This will only happen when a controller
397bb852ae8SJim Harris 		 *  supports fewer queues than MSI-X vectors.  This
398bb852ae8SJim Harris 		 *  is not the normal case, but does occur with the
399bb852ae8SJim Harris 		 *  Chatham prototype board.
400bb852ae8SJim Harris 		 */
401bb852ae8SJim Harris 		for (i = 1; i < ctrlr->num_io_queues; i++)
402bb852ae8SJim Harris 			nvme_io_qpair_destroy(&ctrlr->ioq[i]);
403bb852ae8SJim Harris 
404bb0ec6b3SJim Harris 		ctrlr->num_io_queues = 1;
405bb0ec6b3SJim Harris 		ctrlr->per_cpu_io_queues = 0;
406bb0ec6b3SJim Harris 	}
407bb0ec6b3SJim Harris 
408bb0ec6b3SJim Harris 	return (0);
409bb0ec6b3SJim Harris }
410bb0ec6b3SJim Harris 
411bb0ec6b3SJim Harris static int
412bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr)
413bb0ec6b3SJim Harris {
414955910a9SJim Harris 	struct nvme_completion_poll_status	status;
415bb0ec6b3SJim Harris 	struct nvme_qpair			*qpair;
416955910a9SJim Harris 	int					i;
417bb0ec6b3SJim Harris 
418bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
419bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
420bb0ec6b3SJim Harris 
421955910a9SJim Harris 		status.done = FALSE;
422bb0ec6b3SJim Harris 		nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair, qpair->vector,
423955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
424955910a9SJim Harris 		while (status.done == FALSE)
4258e0ac13fSJim Harris 			pause("nvme", 1);
426955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
427547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_cq failed!\n");
428bb0ec6b3SJim Harris 			return (ENXIO);
429bb0ec6b3SJim Harris 		}
430bb0ec6b3SJim Harris 
431955910a9SJim Harris 		status.done = FALSE;
432bb0ec6b3SJim Harris 		nvme_ctrlr_cmd_create_io_sq(qpair->ctrlr, qpair,
433955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
434955910a9SJim Harris 		while (status.done == FALSE)
4358e0ac13fSJim Harris 			pause("nvme", 1);
436955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
437547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_sq failed!\n");
438bb0ec6b3SJim Harris 			return (ENXIO);
439bb0ec6b3SJim Harris 		}
440bb0ec6b3SJim Harris 	}
441bb0ec6b3SJim Harris 
442bb0ec6b3SJim Harris 	return (0);
443bb0ec6b3SJim Harris }
444bb0ec6b3SJim Harris 
445bb0ec6b3SJim Harris static int
446bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr)
447bb0ec6b3SJim Harris {
448bb0ec6b3SJim Harris 	struct nvme_namespace	*ns;
449bb0ec6b3SJim Harris 	int			i, status;
450bb0ec6b3SJim Harris 
451bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->cdata.nn; i++) {
452bb0ec6b3SJim Harris 		ns = &ctrlr->ns[i];
453bb0ec6b3SJim Harris 		status = nvme_ns_construct(ns, i+1, ctrlr);
454bb0ec6b3SJim Harris 		if (status != 0)
455bb0ec6b3SJim Harris 			return (status);
456bb0ec6b3SJim Harris 	}
457bb0ec6b3SJim Harris 
458bb0ec6b3SJim Harris 	return (0);
459bb0ec6b3SJim Harris }
460bb0ec6b3SJim Harris 
4612868353aSJim Harris static boolean_t
4622868353aSJim Harris is_log_page_id_valid(uint8_t page_id)
4632868353aSJim Harris {
4642868353aSJim Harris 
4652868353aSJim Harris 	switch (page_id) {
4662868353aSJim Harris 	case NVME_LOG_ERROR:
4672868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
4682868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
4692868353aSJim Harris 		return (TRUE);
4702868353aSJim Harris 	}
4712868353aSJim Harris 
4722868353aSJim Harris 	return (FALSE);
4732868353aSJim Harris }
4742868353aSJim Harris 
4752868353aSJim Harris static uint32_t
4762868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id)
4772868353aSJim Harris {
4782868353aSJim Harris 	uint32_t	log_page_size;
4792868353aSJim Harris 
4802868353aSJim Harris 	switch (page_id) {
4812868353aSJim Harris 	case NVME_LOG_ERROR:
4822868353aSJim Harris 		log_page_size = min(
4832868353aSJim Harris 		    sizeof(struct nvme_error_information_entry) *
4842868353aSJim Harris 		    ctrlr->cdata.elpe,
4852868353aSJim Harris 		    NVME_MAX_AER_LOG_SIZE);
4862868353aSJim Harris 		break;
4872868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
4882868353aSJim Harris 		log_page_size = sizeof(struct nvme_health_information_page);
4892868353aSJim Harris 		break;
4902868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
4912868353aSJim Harris 		log_page_size = sizeof(struct nvme_firmware_page);
4922868353aSJim Harris 		break;
4932868353aSJim Harris 	default:
4942868353aSJim Harris 		log_page_size = 0;
4952868353aSJim Harris 		break;
4962868353aSJim Harris 	}
4972868353aSJim Harris 
4982868353aSJim Harris 	return (log_page_size);
4992868353aSJim Harris }
5002868353aSJim Harris 
5012868353aSJim Harris static void
502bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(struct nvme_controller *ctrlr,
503bb2f67fdSJim Harris     union nvme_critical_warning_state state)
504bb2f67fdSJim Harris {
505bb2f67fdSJim Harris 
506bb2f67fdSJim Harris 	if (state.bits.available_spare == 1)
507bb2f67fdSJim Harris 		nvme_printf(ctrlr, "available spare space below threshold\n");
508bb2f67fdSJim Harris 
509bb2f67fdSJim Harris 	if (state.bits.temperature == 1)
510bb2f67fdSJim Harris 		nvme_printf(ctrlr, "temperature above threshold\n");
511bb2f67fdSJim Harris 
512bb2f67fdSJim Harris 	if (state.bits.device_reliability == 1)
513bb2f67fdSJim Harris 		nvme_printf(ctrlr, "device reliability degraded\n");
514bb2f67fdSJim Harris 
515bb2f67fdSJim Harris 	if (state.bits.read_only == 1)
516bb2f67fdSJim Harris 		nvme_printf(ctrlr, "media placed in read only mode\n");
517bb2f67fdSJim Harris 
518bb2f67fdSJim Harris 	if (state.bits.volatile_memory_backup == 1)
519bb2f67fdSJim Harris 		nvme_printf(ctrlr, "volatile memory backup device failed\n");
520bb2f67fdSJim Harris 
521bb2f67fdSJim Harris 	if (state.bits.reserved != 0)
522bb2f67fdSJim Harris 		nvme_printf(ctrlr,
523bb2f67fdSJim Harris 		    "unknown critical warning(s): state = 0x%02x\n", state.raw);
524bb2f67fdSJim Harris }
525bb2f67fdSJim Harris 
526bb2f67fdSJim Harris static void
5272868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl)
5282868353aSJim Harris {
5292868353aSJim Harris 	struct nvme_async_event_request		*aer = arg;
530bb2f67fdSJim Harris 	struct nvme_health_information_page	*health_info;
5312868353aSJim Harris 
5320d7e13ecSJim Harris 	/*
5330d7e13ecSJim Harris 	 * If the log page fetch for some reason completed with an error,
5340d7e13ecSJim Harris 	 *  don't pass log page data to the consumers.  In practice, this case
5350d7e13ecSJim Harris 	 *  should never happen.
5360d7e13ecSJim Harris 	 */
5370d7e13ecSJim Harris 	if (nvme_completion_is_error(cpl))
5380d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
5390d7e13ecSJim Harris 		    aer->log_page_id, NULL, 0);
540bb2f67fdSJim Harris 	else {
541bb2f67fdSJim Harris 		if (aer->log_page_id == NVME_LOG_HEALTH_INFORMATION) {
542bb2f67fdSJim Harris 			health_info = (struct nvme_health_information_page *)
543bb2f67fdSJim Harris 			    aer->log_page_buffer;
544bb2f67fdSJim Harris 			nvme_ctrlr_log_critical_warnings(aer->ctrlr,
545bb2f67fdSJim Harris 			    health_info->critical_warning);
546bb2f67fdSJim Harris 			/*
547bb2f67fdSJim Harris 			 * Critical warnings reported through the
548bb2f67fdSJim Harris 			 *  SMART/health log page are persistent, so
549bb2f67fdSJim Harris 			 *  clear the associated bits in the async event
550bb2f67fdSJim Harris 			 *  config so that we do not receive repeated
551bb2f67fdSJim Harris 			 *  notifications for the same event.
552bb2f67fdSJim Harris 			 */
553bb2f67fdSJim Harris 			aer->ctrlr->async_event_config.raw &=
554bb2f67fdSJim Harris 			    ~health_info->critical_warning.raw;
555bb2f67fdSJim Harris 			nvme_ctrlr_cmd_set_async_event_config(aer->ctrlr,
556bb2f67fdSJim Harris 			    aer->ctrlr->async_event_config, NULL, NULL);
557bb2f67fdSJim Harris 		}
558bb2f67fdSJim Harris 
559bb2f67fdSJim Harris 
5600d7e13ecSJim Harris 		/*
5610d7e13ecSJim Harris 		 * Pass the cpl data from the original async event completion,
5620d7e13ecSJim Harris 		 *  not the log page fetch.
5630d7e13ecSJim Harris 		 */
5640d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
5650d7e13ecSJim Harris 		    aer->log_page_id, aer->log_page_buffer, aer->log_page_size);
566bb2f67fdSJim Harris 	}
5672868353aSJim Harris 
5682868353aSJim Harris 	/*
5692868353aSJim Harris 	 * Repost another asynchronous event request to replace the one
5702868353aSJim Harris 	 *  that just completed.
5712868353aSJim Harris 	 */
5722868353aSJim Harris 	nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
5732868353aSJim Harris }
5742868353aSJim Harris 
575bb0ec6b3SJim Harris static void
5760a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl)
5770a0b08ccSJim Harris {
5780a0b08ccSJim Harris 	struct nvme_async_event_request	*aer = arg;
5790a0b08ccSJim Harris 
580ec526ea9SJim Harris 	if (nvme_completion_is_error(cpl)) {
5810a0b08ccSJim Harris 		/*
582ec526ea9SJim Harris 		 *  Do not retry failed async event requests.  This avoids
583ec526ea9SJim Harris 		 *  infinite loops where a new async event request is submitted
584ec526ea9SJim Harris 		 *  to replace the one just failed, only to fail again and
585ec526ea9SJim Harris 		 *  perpetuate the loop.
5860a0b08ccSJim Harris 		 */
5870a0b08ccSJim Harris 		return;
5880a0b08ccSJim Harris 	}
5890a0b08ccSJim Harris 
5902868353aSJim Harris 	/* Associated log page is in bits 23:16 of completion entry dw0. */
5910d7e13ecSJim Harris 	aer->log_page_id = (cpl->cdw0 & 0xFF0000) >> 16;
5922868353aSJim Harris 
593547d523eSJim Harris 	nvme_printf(aer->ctrlr, "async event occurred (log page id=0x%x)\n",
594547d523eSJim Harris 	    aer->log_page_id);
595547d523eSJim Harris 
5960d7e13ecSJim Harris 	if (is_log_page_id_valid(aer->log_page_id)) {
5972868353aSJim Harris 		aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr,
5980d7e13ecSJim Harris 		    aer->log_page_id);
5992868353aSJim Harris 		memcpy(&aer->cpl, cpl, sizeof(*cpl));
6000d7e13ecSJim Harris 		nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id,
6012868353aSJim Harris 		    NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer,
6022868353aSJim Harris 		    aer->log_page_size, nvme_ctrlr_async_event_log_page_cb,
6032868353aSJim Harris 		    aer);
6042868353aSJim Harris 		/* Wait to notify consumers until after log page is fetched. */
6052868353aSJim Harris 	} else {
6060d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id,
6070d7e13ecSJim Harris 		    NULL, 0);
608038a5ee4SJim Harris 
6090a0b08ccSJim Harris 		/*
6102868353aSJim Harris 		 * Repost another asynchronous event request to replace the one
6112868353aSJim Harris 		 *  that just completed.
6120a0b08ccSJim Harris 		 */
6130a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
6140a0b08ccSJim Harris 	}
6152868353aSJim Harris }
6160a0b08ccSJim Harris 
6170a0b08ccSJim Harris static void
6180a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
6190a0b08ccSJim Harris     struct nvme_async_event_request *aer)
6200a0b08ccSJim Harris {
6210a0b08ccSJim Harris 	struct nvme_request *req;
6220a0b08ccSJim Harris 
6230a0b08ccSJim Harris 	aer->ctrlr = ctrlr;
6241e526bc4SJim Harris 	req = nvme_allocate_request_null(nvme_ctrlr_async_event_cb, aer);
6250a0b08ccSJim Harris 	aer->req = req;
6260a0b08ccSJim Harris 
6270a0b08ccSJim Harris 	/*
62894143332SJim Harris 	 * Disable timeout here, since asynchronous event requests should by
62994143332SJim Harris 	 *  nature never be timed out.
6300a0b08ccSJim Harris 	 */
63194143332SJim Harris 	req->timeout = FALSE;
6320a0b08ccSJim Harris 	req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST;
6330a0b08ccSJim Harris 	nvme_ctrlr_submit_admin_request(ctrlr, req);
6340a0b08ccSJim Harris }
6350a0b08ccSJim Harris 
6360a0b08ccSJim Harris static void
637bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr)
638bb0ec6b3SJim Harris {
639d5fc9821SJim Harris 	struct nvme_completion_poll_status	status;
6400a0b08ccSJim Harris 	struct nvme_async_event_request		*aer;
6410a0b08ccSJim Harris 	uint32_t				i;
642bb0ec6b3SJim Harris 
643bb2f67fdSJim Harris 	ctrlr->async_event_config.raw = 0xFF;
644bb2f67fdSJim Harris 	ctrlr->async_event_config.bits.reserved = 0;
645d5fc9821SJim Harris 
646d5fc9821SJim Harris 	status.done = FALSE;
647d5fc9821SJim Harris 	nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD,
648d5fc9821SJim Harris 	    0, NULL, 0, nvme_completion_poll_cb, &status);
649d5fc9821SJim Harris 	while (status.done == FALSE)
650d5fc9821SJim Harris 		pause("nvme", 1);
651d5fc9821SJim Harris 	if (nvme_completion_is_error(&status.cpl) ||
652d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0xFFFF ||
653d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0x0000) {
654d5fc9821SJim Harris 		nvme_printf(ctrlr, "temperature threshold not supported\n");
655bb2f67fdSJim Harris 		ctrlr->async_event_config.bits.temperature = 0;
656d5fc9821SJim Harris 	}
657d5fc9821SJim Harris 
658bb2f67fdSJim Harris 	nvme_ctrlr_cmd_set_async_event_config(ctrlr,
659bb2f67fdSJim Harris 	    ctrlr->async_event_config, NULL, NULL);
660bb0ec6b3SJim Harris 
661bb0ec6b3SJim Harris 	/* aerl is a zero-based value, so we need to add 1 here. */
6620a0b08ccSJim Harris 	ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1));
663bb0ec6b3SJim Harris 
6640a0b08ccSJim Harris 	for (i = 0; i < ctrlr->num_aers; i++) {
6650a0b08ccSJim Harris 		aer = &ctrlr->aer[i];
6660a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(ctrlr, aer);
6670a0b08ccSJim Harris 	}
668bb0ec6b3SJim Harris }
669bb0ec6b3SJim Harris 
670bb0ec6b3SJim Harris static void
671bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr)
672bb0ec6b3SJim Harris {
673bb0ec6b3SJim Harris 
674bb0ec6b3SJim Harris 	ctrlr->int_coal_time = 0;
675bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_time",
676bb0ec6b3SJim Harris 	    &ctrlr->int_coal_time);
677bb0ec6b3SJim Harris 
678bb0ec6b3SJim Harris 	ctrlr->int_coal_threshold = 0;
679bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold",
680bb0ec6b3SJim Harris 	    &ctrlr->int_coal_threshold);
681bb0ec6b3SJim Harris 
682bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time,
683bb0ec6b3SJim Harris 	    ctrlr->int_coal_threshold, NULL, NULL);
684bb0ec6b3SJim Harris }
685bb0ec6b3SJim Harris 
686be34f216SJim Harris static void
687bb0ec6b3SJim Harris nvme_ctrlr_start(void *ctrlr_arg)
688bb0ec6b3SJim Harris {
689bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = ctrlr_arg;
690b846efd7SJim Harris 	int i;
691b846efd7SJim Harris 
692cb5b7c13SJim Harris 	nvme_qpair_reset(&ctrlr->adminq);
693cb5b7c13SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
694cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->ioq[i]);
695cb5b7c13SJim Harris 
696b846efd7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
697bb0ec6b3SJim Harris 
698232e2edbSJim Harris 	if (nvme_ctrlr_identify(ctrlr) != 0) {
699232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
700be34f216SJim Harris 		return;
701232e2edbSJim Harris 	}
702bb0ec6b3SJim Harris 
703232e2edbSJim Harris 	if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) {
704232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
705be34f216SJim Harris 		return;
706232e2edbSJim Harris 	}
707bb0ec6b3SJim Harris 
708232e2edbSJim Harris 	if (nvme_ctrlr_create_qpairs(ctrlr) != 0) {
709232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
710be34f216SJim Harris 		return;
711232e2edbSJim Harris 	}
712bb0ec6b3SJim Harris 
713232e2edbSJim Harris 	if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) {
714232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
715be34f216SJim Harris 		return;
716232e2edbSJim Harris 	}
717bb0ec6b3SJim Harris 
718bb0ec6b3SJim Harris 	nvme_ctrlr_configure_aer(ctrlr);
719bb0ec6b3SJim Harris 	nvme_ctrlr_configure_int_coalescing(ctrlr);
720bb0ec6b3SJim Harris 
721b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
722b846efd7SJim Harris 		nvme_io_qpair_enable(&ctrlr->ioq[i]);
723bb0ec6b3SJim Harris }
724bb0ec6b3SJim Harris 
725be34f216SJim Harris void
726be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg)
727be34f216SJim Harris {
728be34f216SJim Harris 	struct nvme_controller *ctrlr = arg;
729be34f216SJim Harris 
730be34f216SJim Harris 	nvme_ctrlr_start(ctrlr);
731be34f216SJim Harris 	config_intrhook_disestablish(&ctrlr->config_hook);
732496a2752SJim Harris 
733496a2752SJim Harris 	ctrlr->is_initialized = 1;
734496a2752SJim Harris 	nvme_notify_new_controller(ctrlr);
735b846efd7SJim Harris }
736b846efd7SJim Harris 
737bb0ec6b3SJim Harris static void
73848ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending)
73912d191ecSJim Harris {
74012d191ecSJim Harris 	struct nvme_controller	*ctrlr = arg;
74148ce3178SJim Harris 	int			status;
74212d191ecSJim Harris 
743547d523eSJim Harris 	nvme_printf(ctrlr, "resetting controller\n");
74448ce3178SJim Harris 	status = nvme_ctrlr_hw_reset(ctrlr);
74548ce3178SJim Harris 	/*
74648ce3178SJim Harris 	 * Use pause instead of DELAY, so that we yield to any nvme interrupt
74748ce3178SJim Harris 	 *  handlers on this CPU that were blocked on a qpair lock. We want
74848ce3178SJim Harris 	 *  all nvme interrupts completed before proceeding with restarting the
74948ce3178SJim Harris 	 *  controller.
75048ce3178SJim Harris 	 *
75148ce3178SJim Harris 	 * XXX - any way to guarantee the interrupt handlers have quiesced?
75248ce3178SJim Harris 	 */
75348ce3178SJim Harris 	pause("nvmereset", hz / 10);
75448ce3178SJim Harris 	if (status == 0)
75512d191ecSJim Harris 		nvme_ctrlr_start(ctrlr);
756232e2edbSJim Harris 	else
757232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
758f37c22a3SJim Harris 
759f37c22a3SJim Harris 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
76012d191ecSJim Harris }
76112d191ecSJim Harris 
76212d191ecSJim Harris static void
7634d6abcb1SJim Harris nvme_ctrlr_intx_handler(void *arg)
764bb0ec6b3SJim Harris {
765bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = arg;
766bb0ec6b3SJim Harris 
7674d6abcb1SJim Harris 	nvme_mmio_write_4(ctrlr, intms, 1);
7684d6abcb1SJim Harris 
769bb0ec6b3SJim Harris 	nvme_qpair_process_completions(&ctrlr->adminq);
770bb0ec6b3SJim Harris 
771bb0ec6b3SJim Harris 	if (ctrlr->ioq[0].cpl)
772bb0ec6b3SJim Harris 		nvme_qpair_process_completions(&ctrlr->ioq[0]);
773bb0ec6b3SJim Harris 
774bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, intmc, 1);
775bb0ec6b3SJim Harris }
776bb0ec6b3SJim Harris 
777bb0ec6b3SJim Harris static int
778bb0ec6b3SJim Harris nvme_ctrlr_configure_intx(struct nvme_controller *ctrlr)
779bb0ec6b3SJim Harris {
780bb0ec6b3SJim Harris 
781bb0ec6b3SJim Harris 	ctrlr->num_io_queues = 1;
782bb0ec6b3SJim Harris 	ctrlr->per_cpu_io_queues = 0;
783bb0ec6b3SJim Harris 	ctrlr->rid = 0;
784bb0ec6b3SJim Harris 	ctrlr->res = bus_alloc_resource_any(ctrlr->dev, SYS_RES_IRQ,
785bb0ec6b3SJim Harris 	    &ctrlr->rid, RF_SHAREABLE | RF_ACTIVE);
786bb0ec6b3SJim Harris 
787bb0ec6b3SJim Harris 	if (ctrlr->res == NULL) {
788547d523eSJim Harris 		nvme_printf(ctrlr, "unable to allocate shared IRQ\n");
789bb0ec6b3SJim Harris 		return (ENOMEM);
790bb0ec6b3SJim Harris 	}
791bb0ec6b3SJim Harris 
792bb0ec6b3SJim Harris 	bus_setup_intr(ctrlr->dev, ctrlr->res,
793bb0ec6b3SJim Harris 	    INTR_TYPE_MISC | INTR_MPSAFE, NULL, nvme_ctrlr_intx_handler,
794bb0ec6b3SJim Harris 	    ctrlr, &ctrlr->tag);
795bb0ec6b3SJim Harris 
796bb0ec6b3SJim Harris 	if (ctrlr->tag == NULL) {
797547d523eSJim Harris 		nvme_printf(ctrlr, "unable to setup intx handler\n");
798bb0ec6b3SJim Harris 		return (ENOMEM);
799bb0ec6b3SJim Harris 	}
800bb0ec6b3SJim Harris 
801bb0ec6b3SJim Harris 	return (0);
802bb0ec6b3SJim Harris }
803bb0ec6b3SJim Harris 
8047c3f19d7SJim Harris static void
8057c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl)
8067c3f19d7SJim Harris {
8077c3f19d7SJim Harris 	struct nvme_pt_command *pt = arg;
8087c3f19d7SJim Harris 
8097c3f19d7SJim Harris 	bzero(&pt->cpl, sizeof(pt->cpl));
8107c3f19d7SJim Harris 	pt->cpl.cdw0 = cpl->cdw0;
8117c3f19d7SJim Harris 	pt->cpl.status = cpl->status;
8127c3f19d7SJim Harris 	pt->cpl.status.p = 0;
8137c3f19d7SJim Harris 
8147c3f19d7SJim Harris 	mtx_lock(pt->driver_lock);
8157c3f19d7SJim Harris 	wakeup(pt);
8167c3f19d7SJim Harris 	mtx_unlock(pt->driver_lock);
8177c3f19d7SJim Harris }
8187c3f19d7SJim Harris 
8197c3f19d7SJim Harris int
8207c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
8217c3f19d7SJim Harris     struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer,
8227c3f19d7SJim Harris     int is_admin_cmd)
8237c3f19d7SJim Harris {
8247c3f19d7SJim Harris 	struct nvme_request	*req;
8257c3f19d7SJim Harris 	struct mtx		*mtx;
8267c3f19d7SJim Harris 	struct buf		*buf = NULL;
8277c3f19d7SJim Harris 	int			ret = 0;
8287c3f19d7SJim Harris 
8297b68ae1eSJim Harris 	if (pt->len > 0) {
8307b68ae1eSJim Harris 		if (pt->len > ctrlr->max_xfer_size) {
8317b68ae1eSJim Harris 			nvme_printf(ctrlr, "pt->len (%d) "
8327b68ae1eSJim Harris 			    "exceeds max_xfer_size (%d)\n", pt->len,
8337b68ae1eSJim Harris 			    ctrlr->max_xfer_size);
8347b68ae1eSJim Harris 			return EIO;
8357b68ae1eSJim Harris 		}
8367c3f19d7SJim Harris 		if (is_user_buffer) {
8377c3f19d7SJim Harris 			/*
8387c3f19d7SJim Harris 			 * Ensure the user buffer is wired for the duration of
8397c3f19d7SJim Harris 			 *  this passthrough command.
8407c3f19d7SJim Harris 			 */
8417c3f19d7SJim Harris 			PHOLD(curproc);
8427c3f19d7SJim Harris 			buf = getpbuf(NULL);
8437c3f19d7SJim Harris 			buf->b_saveaddr = buf->b_data;
8447c3f19d7SJim Harris 			buf->b_data = pt->buf;
8457c3f19d7SJim Harris 			buf->b_bufsize = pt->len;
8467c3f19d7SJim Harris 			buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE;
8477c3f19d7SJim Harris #ifdef NVME_UNMAPPED_BIO_SUPPORT
8487c3f19d7SJim Harris 			if (vmapbuf(buf, 1) < 0) {
8497c3f19d7SJim Harris #else
8507c3f19d7SJim Harris 			if (vmapbuf(buf) < 0) {
8517c3f19d7SJim Harris #endif
8527c3f19d7SJim Harris 				ret = EFAULT;
8537c3f19d7SJim Harris 				goto err;
8547c3f19d7SJim Harris 			}
8557c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(buf->b_data, pt->len,
8567c3f19d7SJim Harris 			    nvme_pt_done, pt);
8577c3f19d7SJim Harris 		} else
8587c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(pt->buf, pt->len,
8597c3f19d7SJim Harris 			    nvme_pt_done, pt);
8607b68ae1eSJim Harris 	} else
8617c3f19d7SJim Harris 		req = nvme_allocate_request_null(nvme_pt_done, pt);
8627c3f19d7SJim Harris 
8637c3f19d7SJim Harris 	req->cmd.opc	= pt->cmd.opc;
8647c3f19d7SJim Harris 	req->cmd.cdw10	= pt->cmd.cdw10;
8657c3f19d7SJim Harris 	req->cmd.cdw11	= pt->cmd.cdw11;
8667c3f19d7SJim Harris 	req->cmd.cdw12	= pt->cmd.cdw12;
8677c3f19d7SJim Harris 	req->cmd.cdw13	= pt->cmd.cdw13;
8687c3f19d7SJim Harris 	req->cmd.cdw14	= pt->cmd.cdw14;
8697c3f19d7SJim Harris 	req->cmd.cdw15	= pt->cmd.cdw15;
8707c3f19d7SJim Harris 
8717c3f19d7SJim Harris 	req->cmd.nsid = nsid;
8727c3f19d7SJim Harris 
8737c3f19d7SJim Harris 	if (is_admin_cmd)
8747c3f19d7SJim Harris 		mtx = &ctrlr->lock;
8757c3f19d7SJim Harris 	else
8767c3f19d7SJim Harris 		mtx = &ctrlr->ns[nsid-1].lock;
8777c3f19d7SJim Harris 
8787c3f19d7SJim Harris 	mtx_lock(mtx);
8797c3f19d7SJim Harris 	pt->driver_lock = mtx;
8807c3f19d7SJim Harris 
8817c3f19d7SJim Harris 	if (is_admin_cmd)
8827c3f19d7SJim Harris 		nvme_ctrlr_submit_admin_request(ctrlr, req);
8837c3f19d7SJim Harris 	else
8847c3f19d7SJim Harris 		nvme_ctrlr_submit_io_request(ctrlr, req);
8857c3f19d7SJim Harris 
8867c3f19d7SJim Harris 	mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0);
8877c3f19d7SJim Harris 	mtx_unlock(mtx);
8887c3f19d7SJim Harris 
8897c3f19d7SJim Harris 	pt->driver_lock = NULL;
8907c3f19d7SJim Harris 
8917c3f19d7SJim Harris err:
8927c3f19d7SJim Harris 	if (buf != NULL) {
8937c3f19d7SJim Harris 		relpbuf(buf, NULL);
8947c3f19d7SJim Harris 		PRELE(curproc);
8957c3f19d7SJim Harris 	}
8967c3f19d7SJim Harris 
8977c3f19d7SJim Harris 	return (ret);
8987c3f19d7SJim Harris }
8997c3f19d7SJim Harris 
900bb0ec6b3SJim Harris static int
901bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag,
902bb0ec6b3SJim Harris     struct thread *td)
903bb0ec6b3SJim Harris {
904bb0ec6b3SJim Harris 	struct nvme_controller			*ctrlr;
9057c3f19d7SJim Harris 	struct nvme_pt_command			*pt;
906bb0ec6b3SJim Harris 
907bb0ec6b3SJim Harris 	ctrlr = cdev->si_drv1;
908bb0ec6b3SJim Harris 
909bb0ec6b3SJim Harris 	switch (cmd) {
910b846efd7SJim Harris 	case NVME_RESET_CONTROLLER:
911b846efd7SJim Harris 		nvme_ctrlr_reset(ctrlr);
912b846efd7SJim Harris 		break;
9137c3f19d7SJim Harris 	case NVME_PASSTHROUGH_CMD:
9147c3f19d7SJim Harris 		pt = (struct nvme_pt_command *)arg;
9157c3f19d7SJim Harris 		return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, pt->cmd.nsid,
9167c3f19d7SJim Harris 		    1 /* is_user_buffer */, 1 /* is_admin_cmd */));
917bb0ec6b3SJim Harris 	default:
918bb0ec6b3SJim Harris 		return (ENOTTY);
919bb0ec6b3SJim Harris 	}
920bb0ec6b3SJim Harris 
921bb0ec6b3SJim Harris 	return (0);
922bb0ec6b3SJim Harris }
923bb0ec6b3SJim Harris 
924bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = {
925bb0ec6b3SJim Harris 	.d_version =	D_VERSION,
926bb0ec6b3SJim Harris 	.d_flags =	0,
927bb0ec6b3SJim Harris 	.d_ioctl =	nvme_ctrlr_ioctl
928bb0ec6b3SJim Harris };
929bb0ec6b3SJim Harris 
930bb0ec6b3SJim Harris int
931bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev)
932bb0ec6b3SJim Harris {
933bb0ec6b3SJim Harris 	union cap_lo_register	cap_lo;
934bb0ec6b3SJim Harris 	union cap_hi_register	cap_hi;
935de9a58f4SJim Harris 	int			i, per_cpu_io_queues, rid;
936de9a58f4SJim Harris 	int			num_vectors_requested, num_vectors_allocated;
937f42ca756SJim Harris 	int			status, timeout_period;
938bb0ec6b3SJim Harris 
939bb0ec6b3SJim Harris 	ctrlr->dev = dev;
940bb0ec6b3SJim Harris 
941a90b8104SJim Harris 	mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF);
942a90b8104SJim Harris 
943bb0ec6b3SJim Harris 	status = nvme_ctrlr_allocate_bar(ctrlr);
944bb0ec6b3SJim Harris 
945bb0ec6b3SJim Harris 	if (status != 0)
946bb0ec6b3SJim Harris 		return (status);
947bb0ec6b3SJim Harris 
948bb0ec6b3SJim Harris 	/*
949bb0ec6b3SJim Harris 	 * Software emulators may set the doorbell stride to something
950bb0ec6b3SJim Harris 	 *  other than zero, but this driver is not set up to handle that.
951bb0ec6b3SJim Harris 	 */
952bb0ec6b3SJim Harris 	cap_hi.raw = nvme_mmio_read_4(ctrlr, cap_hi);
953bb0ec6b3SJim Harris 	if (cap_hi.bits.dstrd != 0)
954bb0ec6b3SJim Harris 		return (ENXIO);
955bb0ec6b3SJim Harris 
95602e33484SJim Harris 	ctrlr->min_page_size = 1 << (12 + cap_hi.bits.mpsmin);
95702e33484SJim Harris 
958bb0ec6b3SJim Harris 	/* Get ready timeout value from controller, in units of 500ms. */
959bb0ec6b3SJim Harris 	cap_lo.raw = nvme_mmio_read_4(ctrlr, cap_lo);
960bb0ec6b3SJim Harris 	ctrlr->ready_timeout_in_ms = cap_lo.bits.to * 500;
961bb0ec6b3SJim Harris 
96294143332SJim Harris 	timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD;
96394143332SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period);
96494143332SJim Harris 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
96594143332SJim Harris 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
96694143332SJim Harris 	ctrlr->timeout_period = timeout_period;
96794143332SJim Harris 
968cb5b7c13SJim Harris 	nvme_retry_count = NVME_DEFAULT_RETRY_COUNT;
969cb5b7c13SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count);
970cb5b7c13SJim Harris 
971bb0ec6b3SJim Harris 	per_cpu_io_queues = 1;
972bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.per_cpu_io_queues", &per_cpu_io_queues);
973bb0ec6b3SJim Harris 	ctrlr->per_cpu_io_queues = per_cpu_io_queues ? TRUE : FALSE;
974bb0ec6b3SJim Harris 
975bb0ec6b3SJim Harris 	if (ctrlr->per_cpu_io_queues)
976bb0ec6b3SJim Harris 		ctrlr->num_io_queues = mp_ncpus;
977bb0ec6b3SJim Harris 	else
978bb0ec6b3SJim Harris 		ctrlr->num_io_queues = 1;
979bb0ec6b3SJim Harris 
980bb0ec6b3SJim Harris 	ctrlr->force_intx = 0;
981bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.force_intx", &ctrlr->force_intx);
982bb0ec6b3SJim Harris 
98348ce3178SJim Harris 	ctrlr->enable_aborts = 0;
98448ce3178SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts);
98548ce3178SJim Harris 
986bb0ec6b3SJim Harris 	ctrlr->msix_enabled = 1;
987bb0ec6b3SJim Harris 
988bb0ec6b3SJim Harris 	if (ctrlr->force_intx) {
989bb0ec6b3SJim Harris 		ctrlr->msix_enabled = 0;
990bb0ec6b3SJim Harris 		goto intx;
991bb0ec6b3SJim Harris 	}
992bb0ec6b3SJim Harris 
993bb0ec6b3SJim Harris 	/* One vector per IO queue, plus one vector for admin queue. */
994de9a58f4SJim Harris 	num_vectors_requested = ctrlr->num_io_queues + 1;
995bb0ec6b3SJim Harris 
996e5ce5379SJim Harris 	/*
997e5ce5379SJim Harris 	 * If we cannot even allocate 2 vectors (one for admin, one for
998e5ce5379SJim Harris 	 *  I/O), then revert to INTx.
999e5ce5379SJim Harris 	 */
1000e5ce5379SJim Harris 	if (pci_msix_count(dev) < 2) {
1001bb0ec6b3SJim Harris 		ctrlr->msix_enabled = 0;
1002bb0ec6b3SJim Harris 		goto intx;
1003de9a58f4SJim Harris 	} else if (pci_msix_count(dev) < num_vectors_requested) {
1004e5ce5379SJim Harris 		ctrlr->per_cpu_io_queues = FALSE;
1005e5ce5379SJim Harris 		ctrlr->num_io_queues = 1;
1006de9a58f4SJim Harris 		num_vectors_requested = 2; /* one for admin, one for I/O */
1007bb0ec6b3SJim Harris 	}
1008bb0ec6b3SJim Harris 
1009de9a58f4SJim Harris 	num_vectors_allocated = num_vectors_requested;
1010de9a58f4SJim Harris 	if (pci_alloc_msix(dev, &num_vectors_allocated) != 0) {
1011bb0ec6b3SJim Harris 		ctrlr->msix_enabled = 0;
1012f42ca756SJim Harris 		goto intx;
1013de9a58f4SJim Harris 	} else if (num_vectors_allocated < num_vectors_requested) {
1014de9a58f4SJim Harris 		if (num_vectors_allocated < 2) {
1015de9a58f4SJim Harris 			pci_release_msi(dev);
1016de9a58f4SJim Harris 			ctrlr->msix_enabled = 0;
1017de9a58f4SJim Harris 			goto intx;
1018de9a58f4SJim Harris 		} else {
1019de9a58f4SJim Harris 			ctrlr->per_cpu_io_queues = FALSE;
1020de9a58f4SJim Harris 			ctrlr->num_io_queues = 1;
1021de9a58f4SJim Harris 			/*
1022de9a58f4SJim Harris 			 * Release whatever vectors were allocated, and just
1023de9a58f4SJim Harris 			 *  reallocate the two needed for the admin and single
1024de9a58f4SJim Harris 			 *  I/O qpair.
1025de9a58f4SJim Harris 			 */
1026de9a58f4SJim Harris 			num_vectors_allocated = 2;
1027de9a58f4SJim Harris 			pci_release_msi(dev);
1028de9a58f4SJim Harris 			if (pci_alloc_msix(dev, &num_vectors_allocated) != 0)
1029de9a58f4SJim Harris 				panic("could not reallocate any vectors\n");
1030de9a58f4SJim Harris 			if (num_vectors_allocated != 2)
1031de9a58f4SJim Harris 				panic("could not reallocate 2 vectors\n");
1032de9a58f4SJim Harris 		}
1033f42ca756SJim Harris 	}
1034f42ca756SJim Harris 
1035f42ca756SJim Harris 	/*
1036f42ca756SJim Harris 	 * On earlier FreeBSD releases, there are reports that
1037f42ca756SJim Harris 	 *  pci_alloc_msix() can return successfully with all vectors
1038f42ca756SJim Harris 	 *  requested, but a subsequent bus_alloc_resource_any()
1039f42ca756SJim Harris 	 *  for one of those vectors fails.  This issue occurs more
1040f42ca756SJim Harris 	 *  readily with multiple devices using per-CPU vectors.
1041f42ca756SJim Harris 	 * To workaround this issue, try to allocate the resources now,
1042f42ca756SJim Harris 	 *  and fall back to INTx if we cannot allocate all of them.
1043f42ca756SJim Harris 	 *  This issue cannot be reproduced on more recent versions of
1044f42ca756SJim Harris 	 *  FreeBSD which have increased the maximum number of MSI-X
1045f42ca756SJim Harris 	 *  vectors, but adding the workaround makes it easier for
1046f42ca756SJim Harris 	 *  vendors wishing to import this driver into kernels based on
1047f42ca756SJim Harris 	 *  older versions of FreeBSD.
1048f42ca756SJim Harris 	 */
1049de9a58f4SJim Harris 	for (i = 0; i < num_vectors_allocated; i++) {
1050f42ca756SJim Harris 		rid = i + 1;
1051f42ca756SJim Harris 		ctrlr->msi_res[i] = bus_alloc_resource_any(ctrlr->dev,
1052f42ca756SJim Harris 		    SYS_RES_IRQ, &rid, RF_ACTIVE);
1053f42ca756SJim Harris 
1054f42ca756SJim Harris 		if (ctrlr->msi_res[i] == NULL) {
1055f42ca756SJim Harris 			ctrlr->msix_enabled = 0;
1056f42ca756SJim Harris 			while (i > 0) {
1057f42ca756SJim Harris 				i--;
1058f42ca756SJim Harris 				bus_release_resource(ctrlr->dev,
1059f42ca756SJim Harris 				    SYS_RES_IRQ,
1060f42ca756SJim Harris 				    rman_get_rid(ctrlr->msi_res[i]),
1061f42ca756SJim Harris 				    ctrlr->msi_res[i]);
1062f42ca756SJim Harris 			}
1063f42ca756SJim Harris 			pci_release_msi(dev);
1064f42ca756SJim Harris 			nvme_printf(ctrlr, "could not obtain all MSI-X "
1065f42ca756SJim Harris 			    "resources, reverting to intx\n");
1066f42ca756SJim Harris 			break;
1067f42ca756SJim Harris 		}
1068f42ca756SJim Harris 	}
1069bb0ec6b3SJim Harris 
1070bb0ec6b3SJim Harris intx:
1071bb0ec6b3SJim Harris 
1072bb0ec6b3SJim Harris 	if (!ctrlr->msix_enabled)
1073bb0ec6b3SJim Harris 		nvme_ctrlr_configure_intx(ctrlr);
1074bb0ec6b3SJim Harris 
10758d09e3c4SJim Harris 	ctrlr->max_xfer_size = NVME_MAX_XFER_SIZE;
1076bb0ec6b3SJim Harris 	nvme_ctrlr_construct_admin_qpair(ctrlr);
1077bb0ec6b3SJim Harris 	status = nvme_ctrlr_construct_io_qpairs(ctrlr);
1078bb0ec6b3SJim Harris 
1079bb0ec6b3SJim Harris 	if (status != 0)
1080bb0ec6b3SJim Harris 		return (status);
1081bb0ec6b3SJim Harris 
1082d603c3d7SJim Harris 	ctrlr->cdev = make_dev(&nvme_ctrlr_cdevsw, device_get_unit(dev),
1083d603c3d7SJim Harris 	    UID_ROOT, GID_WHEEL, 0600, "nvme%d", device_get_unit(dev));
1084bb0ec6b3SJim Harris 
1085bb0ec6b3SJim Harris 	if (ctrlr->cdev == NULL)
1086bb0ec6b3SJim Harris 		return (ENXIO);
1087bb0ec6b3SJim Harris 
1088bb0ec6b3SJim Harris 	ctrlr->cdev->si_drv1 = (void *)ctrlr;
1089bb0ec6b3SJim Harris 
109012d191ecSJim Harris 	ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK,
109112d191ecSJim Harris 	    taskqueue_thread_enqueue, &ctrlr->taskqueue);
109212d191ecSJim Harris 	taskqueue_start_threads(&ctrlr->taskqueue, 1, PI_DISK, "nvme taskq");
109312d191ecSJim Harris 
1094f37c22a3SJim Harris 	ctrlr->is_resetting = 0;
1095496a2752SJim Harris 	ctrlr->is_initialized = 0;
1096496a2752SJim Harris 	ctrlr->notification_sent = 0;
1097232e2edbSJim Harris 	TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr);
1098232e2edbSJim Harris 
1099232e2edbSJim Harris 	TASK_INIT(&ctrlr->fail_req_task, 0, nvme_ctrlr_fail_req_task, ctrlr);
1100232e2edbSJim Harris 	STAILQ_INIT(&ctrlr->fail_req);
1101232e2edbSJim Harris 	ctrlr->is_failed = FALSE;
1102f37c22a3SJim Harris 
1103bb0ec6b3SJim Harris 	return (0);
1104bb0ec6b3SJim Harris }
1105d281e8fbSJim Harris 
1106d281e8fbSJim Harris void
1107990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev)
1108990e741cSJim Harris {
1109990e741cSJim Harris 	int				i;
1110990e741cSJim Harris 
111156183abcSJim Harris 	/*
111256183abcSJim Harris 	 *  Notify the controller of a shutdown, even though this is due to
111356183abcSJim Harris 	 *   a driver unload, not a system shutdown (this path is not invoked
111456183abcSJim Harris 	 *   during shutdown).  This ensures the controller receives a
111556183abcSJim Harris 	 *   shutdown notification in case the system is shutdown before
111656183abcSJim Harris 	 *   reloading the driver.
111756183abcSJim Harris 	 */
111856183abcSJim Harris 	nvme_ctrlr_shutdown(ctrlr);
111956183abcSJim Harris 
11203d7eb41cSJim Harris 	nvme_ctrlr_disable(ctrlr);
112112d191ecSJim Harris 	taskqueue_free(ctrlr->taskqueue);
112212d191ecSJim Harris 
1123b846efd7SJim Harris 	for (i = 0; i < NVME_MAX_NAMESPACES; i++)
1124b846efd7SJim Harris 		nvme_ns_destruct(&ctrlr->ns[i]);
1125990e741cSJim Harris 
1126990e741cSJim Harris 	if (ctrlr->cdev)
1127990e741cSJim Harris 		destroy_dev(ctrlr->cdev);
1128990e741cSJim Harris 
1129990e741cSJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
1130990e741cSJim Harris 		nvme_io_qpair_destroy(&ctrlr->ioq[i]);
1131990e741cSJim Harris 	}
1132990e741cSJim Harris 
1133990e741cSJim Harris 	free(ctrlr->ioq, M_NVME);
1134990e741cSJim Harris 
1135990e741cSJim Harris 	nvme_admin_qpair_destroy(&ctrlr->adminq);
1136990e741cSJim Harris 
1137990e741cSJim Harris 	if (ctrlr->resource != NULL) {
1138990e741cSJim Harris 		bus_release_resource(dev, SYS_RES_MEMORY,
1139990e741cSJim Harris 		    ctrlr->resource_id, ctrlr->resource);
1140990e741cSJim Harris 	}
1141990e741cSJim Harris 
1142990e741cSJim Harris 	if (ctrlr->bar4_resource != NULL) {
1143990e741cSJim Harris 		bus_release_resource(dev, SYS_RES_MEMORY,
1144990e741cSJim Harris 		    ctrlr->bar4_resource_id, ctrlr->bar4_resource);
1145990e741cSJim Harris 	}
1146990e741cSJim Harris 
1147990e741cSJim Harris 	if (ctrlr->tag)
1148990e741cSJim Harris 		bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag);
1149990e741cSJim Harris 
1150990e741cSJim Harris 	if (ctrlr->res)
1151990e741cSJim Harris 		bus_release_resource(ctrlr->dev, SYS_RES_IRQ,
1152990e741cSJim Harris 		    rman_get_rid(ctrlr->res), ctrlr->res);
1153990e741cSJim Harris 
1154990e741cSJim Harris 	if (ctrlr->msix_enabled)
1155990e741cSJim Harris 		pci_release_msi(dev);
1156990e741cSJim Harris }
1157990e741cSJim Harris 
1158990e741cSJim Harris void
115956183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr)
116056183abcSJim Harris {
116156183abcSJim Harris 	union cc_register	cc;
116256183abcSJim Harris 	union csts_register	csts;
116356183abcSJim Harris 	int			ticks = 0;
116456183abcSJim Harris 
116556183abcSJim Harris 	cc.raw = nvme_mmio_read_4(ctrlr, cc);
116656183abcSJim Harris 	cc.bits.shn = NVME_SHN_NORMAL;
116756183abcSJim Harris 	nvme_mmio_write_4(ctrlr, cc, cc.raw);
116856183abcSJim Harris 	csts.raw = nvme_mmio_read_4(ctrlr, csts);
116956183abcSJim Harris 	while ((csts.bits.shst != NVME_SHST_COMPLETE) && (ticks++ < 5*hz)) {
117056183abcSJim Harris 		pause("nvme shn", 1);
117156183abcSJim Harris 		csts.raw = nvme_mmio_read_4(ctrlr, csts);
117256183abcSJim Harris 	}
117356183abcSJim Harris 	if (csts.bits.shst != NVME_SHST_COMPLETE)
117456183abcSJim Harris 		nvme_printf(ctrlr, "did not complete shutdown within 5 seconds "
117556183abcSJim Harris 		    "of notification\n");
117656183abcSJim Harris }
117756183abcSJim Harris 
117856183abcSJim Harris void
1179d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr,
1180d281e8fbSJim Harris     struct nvme_request *req)
1181d281e8fbSJim Harris {
1182d281e8fbSJim Harris 
11835ae9ed68SJim Harris 	nvme_qpair_submit_request(&ctrlr->adminq, req);
1184d281e8fbSJim Harris }
1185d281e8fbSJim Harris 
1186d281e8fbSJim Harris void
1187d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr,
1188d281e8fbSJim Harris     struct nvme_request *req)
1189d281e8fbSJim Harris {
1190d281e8fbSJim Harris 	struct nvme_qpair       *qpair;
1191d281e8fbSJim Harris 
1192d281e8fbSJim Harris 	if (ctrlr->per_cpu_io_queues)
1193d281e8fbSJim Harris 		qpair = &ctrlr->ioq[curcpu];
1194d281e8fbSJim Harris 	else
1195d281e8fbSJim Harris 		qpair = &ctrlr->ioq[0];
1196d281e8fbSJim Harris 
11975ae9ed68SJim Harris 	nvme_qpair_submit_request(qpair, req);
1198d281e8fbSJim Harris }
1199038a5ee4SJim Harris 
1200038a5ee4SJim Harris device_t
1201038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr)
1202038a5ee4SJim Harris {
1203038a5ee4SJim Harris 
1204038a5ee4SJim Harris 	return (ctrlr->dev);
1205038a5ee4SJim Harris }
1206dbba7442SJim Harris 
1207dbba7442SJim Harris const struct nvme_controller_data *
1208dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr)
1209dbba7442SJim Harris {
1210dbba7442SJim Harris 
1211dbba7442SJim Harris 	return (&ctrlr->cdata);
1212dbba7442SJim Harris }
1213