xref: /freebsd/sys/dev/nvme/nvme_ctrlr.c (revision 5d7fd8f726711cf7f1b4a0e2bbd1de283f9564b3)
1bb0ec6b3SJim Harris /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
450dea2daSJim Harris  * Copyright (C) 2012-2016 Intel Corporation
5bb0ec6b3SJim Harris  * All rights reserved.
6bb0ec6b3SJim Harris  *
7bb0ec6b3SJim Harris  * Redistribution and use in source and binary forms, with or without
8bb0ec6b3SJim Harris  * modification, are permitted provided that the following conditions
9bb0ec6b3SJim Harris  * are met:
10bb0ec6b3SJim Harris  * 1. Redistributions of source code must retain the above copyright
11bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer.
12bb0ec6b3SJim Harris  * 2. Redistributions in binary form must reproduce the above copyright
13bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer in the
14bb0ec6b3SJim Harris  *    documentation and/or other materials provided with the distribution.
15bb0ec6b3SJim Harris  *
16bb0ec6b3SJim Harris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17bb0ec6b3SJim Harris  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18bb0ec6b3SJim Harris  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19bb0ec6b3SJim Harris  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20bb0ec6b3SJim Harris  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21bb0ec6b3SJim Harris  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22bb0ec6b3SJim Harris  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23bb0ec6b3SJim Harris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24bb0ec6b3SJim Harris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25bb0ec6b3SJim Harris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26bb0ec6b3SJim Harris  * SUCH DAMAGE.
27bb0ec6b3SJim Harris  */
28bb0ec6b3SJim Harris 
29bb0ec6b3SJim Harris #include <sys/cdefs.h>
30bb0ec6b3SJim Harris __FBSDID("$FreeBSD$");
31bb0ec6b3SJim Harris 
32f24c011bSWarner Losh #include "opt_cam.h"
33f24c011bSWarner Losh 
34bb0ec6b3SJim Harris #include <sys/param.h>
357c3f19d7SJim Harris #include <sys/systm.h>
367c3f19d7SJim Harris #include <sys/buf.h>
37bb0ec6b3SJim Harris #include <sys/bus.h>
38bb0ec6b3SJim Harris #include <sys/conf.h>
39bb0ec6b3SJim Harris #include <sys/ioccom.h>
407c3f19d7SJim Harris #include <sys/proc.h>
41bb0ec6b3SJim Harris #include <sys/smp.h>
427c3f19d7SJim Harris #include <sys/uio.h>
430d787e9bSWojciech Macek #include <sys/endian.h>
44bb0ec6b3SJim Harris 
45bb0ec6b3SJim Harris #include <dev/pci/pcireg.h>
46bb0ec6b3SJim Harris #include <dev/pci/pcivar.h>
47bb0ec6b3SJim Harris 
48bb0ec6b3SJim Harris #include "nvme_private.h"
49bb0ec6b3SJim Harris 
500d787e9bSWojciech Macek #define B4_CHK_RDY_DELAY_MS	2300		/* work around controller bug */
51ce1ec9c1SWarner Losh 
520a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
530a0b08ccSJim Harris 						struct nvme_async_event_request *aer);
54d400f790SJim Harris static void nvme_ctrlr_setup_interrupts(struct nvme_controller *ctrlr);
550a0b08ccSJim Harris 
56bb0ec6b3SJim Harris static int
57bb0ec6b3SJim Harris nvme_ctrlr_allocate_bar(struct nvme_controller *ctrlr)
58bb0ec6b3SJim Harris {
59bb0ec6b3SJim Harris 
60bb0ec6b3SJim Harris 	ctrlr->resource_id = PCIR_BAR(0);
61bb0ec6b3SJim Harris 
6243cd6160SJustin Hibbits 	ctrlr->resource = bus_alloc_resource_any(ctrlr->dev, SYS_RES_MEMORY,
6343cd6160SJustin Hibbits 	    &ctrlr->resource_id, RF_ACTIVE);
64bb0ec6b3SJim Harris 
65bb0ec6b3SJim Harris 	if(ctrlr->resource == NULL) {
66547d523eSJim Harris 		nvme_printf(ctrlr, "unable to allocate pci resource\n");
67bb0ec6b3SJim Harris 		return (ENOMEM);
68bb0ec6b3SJim Harris 	}
69bb0ec6b3SJim Harris 
70bb0ec6b3SJim Harris 	ctrlr->bus_tag = rman_get_bustag(ctrlr->resource);
71bb0ec6b3SJim Harris 	ctrlr->bus_handle = rman_get_bushandle(ctrlr->resource);
72bb0ec6b3SJim Harris 	ctrlr->regs = (struct nvme_registers *)ctrlr->bus_handle;
73bb0ec6b3SJim Harris 
7491fe20e3SJim Harris 	/*
7591fe20e3SJim Harris 	 * The NVMe spec allows for the MSI-X table to be placed behind
7691fe20e3SJim Harris 	 *  BAR 4/5, separate from the control/doorbell registers.  Always
7791fe20e3SJim Harris 	 *  try to map this bar, because it must be mapped prior to calling
7891fe20e3SJim Harris 	 *  pci_alloc_msix().  If the table isn't behind BAR 4/5,
7991fe20e3SJim Harris 	 *  bus_alloc_resource() will just return NULL which is OK.
8091fe20e3SJim Harris 	 */
8191fe20e3SJim Harris 	ctrlr->bar4_resource_id = PCIR_BAR(4);
8243cd6160SJustin Hibbits 	ctrlr->bar4_resource = bus_alloc_resource_any(ctrlr->dev, SYS_RES_MEMORY,
8343cd6160SJustin Hibbits 	    &ctrlr->bar4_resource_id, RF_ACTIVE);
8491fe20e3SJim Harris 
85bb0ec6b3SJim Harris 	return (0);
86bb0ec6b3SJim Harris }
87bb0ec6b3SJim Harris 
88a965389bSScott Long static int
89bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr)
90bb0ec6b3SJim Harris {
91bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
92bb0ec6b3SJim Harris 	uint32_t		num_entries;
93a965389bSScott Long 	int			error;
94bb0ec6b3SJim Harris 
95bb0ec6b3SJim Harris 	qpair = &ctrlr->adminq;
96bb0ec6b3SJim Harris 
97bb0ec6b3SJim Harris 	num_entries = NVME_ADMIN_ENTRIES;
98bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries);
99bb0ec6b3SJim Harris 	/*
100bb0ec6b3SJim Harris 	 * If admin_entries was overridden to an invalid value, revert it
101bb0ec6b3SJim Harris 	 *  back to our default value.
102bb0ec6b3SJim Harris 	 */
103bb0ec6b3SJim Harris 	if (num_entries < NVME_MIN_ADMIN_ENTRIES ||
104bb0ec6b3SJim Harris 	    num_entries > NVME_MAX_ADMIN_ENTRIES) {
105547d523eSJim Harris 		nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d "
106547d523eSJim Harris 		    "specified\n", num_entries);
107bb0ec6b3SJim Harris 		num_entries = NVME_ADMIN_ENTRIES;
108bb0ec6b3SJim Harris 	}
109bb0ec6b3SJim Harris 
110bb0ec6b3SJim Harris 	/*
111bb0ec6b3SJim Harris 	 * The admin queue's max xfer size is treated differently than the
112bb0ec6b3SJim Harris 	 *  max I/O xfer size.  16KB is sufficient here - maybe even less?
113bb0ec6b3SJim Harris 	 */
114a965389bSScott Long 	error = nvme_qpair_construct(qpair,
11521b6da58SJim Harris 				     0, /* qpair ID */
11621b6da58SJim Harris 				     0, /* vector */
11721b6da58SJim Harris 				     num_entries,
11821b6da58SJim Harris 				     NVME_ADMIN_TRACKERS,
11921b6da58SJim Harris 				     ctrlr);
120a965389bSScott Long 	return (error);
121bb0ec6b3SJim Harris }
122bb0ec6b3SJim Harris 
123bb0ec6b3SJim Harris static int
124bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr)
125bb0ec6b3SJim Harris {
126bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
1270d787e9bSWojciech Macek 	uint32_t		cap_lo;
1280d787e9bSWojciech Macek 	uint16_t		mqes;
129a965389bSScott Long 	int			i, error, num_entries, num_trackers;
130bb0ec6b3SJim Harris 
131bb0ec6b3SJim Harris 	num_entries = NVME_IO_ENTRIES;
132bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries);
133bb0ec6b3SJim Harris 
134bb0ec6b3SJim Harris 	/*
135bb0ec6b3SJim Harris 	 * NVMe spec sets a hard limit of 64K max entries, but
136bb0ec6b3SJim Harris 	 *  devices may specify a smaller limit, so we need to check
137bb0ec6b3SJim Harris 	 *  the MQES field in the capabilities register.
138bb0ec6b3SJim Harris 	 */
1390d787e9bSWojciech Macek 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
1400d787e9bSWojciech Macek 	mqes = (cap_lo >> NVME_CAP_LO_REG_MQES_SHIFT) & NVME_CAP_LO_REG_MQES_MASK;
1410d787e9bSWojciech Macek 	num_entries = min(num_entries, mqes + 1);
142bb0ec6b3SJim Harris 
14321b6da58SJim Harris 	num_trackers = NVME_IO_TRACKERS;
14421b6da58SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers);
14521b6da58SJim Harris 
14621b6da58SJim Harris 	num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS);
14721b6da58SJim Harris 	num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS);
14821b6da58SJim Harris 	/*
14921b6da58SJim Harris 	 * No need to have more trackers than entries in the submit queue.
15021b6da58SJim Harris 	 *  Note also that for a queue size of N, we can only have (N-1)
15121b6da58SJim Harris 	 *  commands outstanding, hence the "-1" here.
15221b6da58SJim Harris 	 */
15321b6da58SJim Harris 	num_trackers = min(num_trackers, (num_entries-1));
15421b6da58SJim Harris 
1552b647da7SJim Harris 	/*
156c02565f9SWarner Losh 	 * Our best estimate for the maximum number of I/Os that we should
157c02565f9SWarner Losh 	 * noramlly have in flight at one time. This should be viewed as a hint,
158c02565f9SWarner Losh 	 * not a hard limit and will need to be revisitted when the upper layers
159c02565f9SWarner Losh 	 * of the storage system grows multi-queue support.
160c02565f9SWarner Losh 	 */
1615fff95ccSWarner Losh 	ctrlr->max_hw_pend_io = num_trackers * ctrlr->num_io_queues * 3 / 4;
162c02565f9SWarner Losh 
163c02565f9SWarner Losh 	/*
1642b647da7SJim Harris 	 * This was calculated previously when setting up interrupts, but
1652b647da7SJim Harris 	 *  a controller could theoretically support fewer I/O queues than
1662b647da7SJim Harris 	 *  MSI-X vectors.  So calculate again here just to be safe.
1672b647da7SJim Harris 	 */
1689c6b5d40SJim Harris 	ctrlr->num_cpus_per_ioq = howmany(mp_ncpus, ctrlr->num_io_queues);
1692b647da7SJim Harris 
170bb0ec6b3SJim Harris 	ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair),
171237d2019SJim Harris 	    M_NVME, M_ZERO | M_WAITOK);
172bb0ec6b3SJim Harris 
173bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
174bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
175bb0ec6b3SJim Harris 
176bb0ec6b3SJim Harris 		/*
177bb0ec6b3SJim Harris 		 * Admin queue has ID=0. IO queues start at ID=1 -
178bb0ec6b3SJim Harris 		 *  hence the 'i+1' here.
179bb0ec6b3SJim Harris 		 *
180bb0ec6b3SJim Harris 		 * For I/O queues, use the controller-wide max_xfer_size
181bb0ec6b3SJim Harris 		 *  calculated in nvme_attach().
182bb0ec6b3SJim Harris 		 */
183a965389bSScott Long 		error = nvme_qpair_construct(qpair,
184bb0ec6b3SJim Harris 				     i+1, /* qpair ID */
185bb0ec6b3SJim Harris 				     ctrlr->msix_enabled ? i+1 : 0, /* vector */
186bb0ec6b3SJim Harris 				     num_entries,
18721b6da58SJim Harris 				     num_trackers,
188bb0ec6b3SJim Harris 				     ctrlr);
189a965389bSScott Long 		if (error)
190a965389bSScott Long 			return (error);
191bb0ec6b3SJim Harris 
1922b647da7SJim Harris 		/*
1932b647da7SJim Harris 		 * Do not bother binding interrupts if we only have one I/O
1942b647da7SJim Harris 		 *  interrupt thread for this controller.
1952b647da7SJim Harris 		 */
196c75ad8ceSJim Harris 		if (ctrlr->num_io_queues > 1)
1972b647da7SJim Harris 			bus_bind_intr(ctrlr->dev, qpair->res,
1982b647da7SJim Harris 			    i * ctrlr->num_cpus_per_ioq);
199bb0ec6b3SJim Harris 	}
200bb0ec6b3SJim Harris 
201bb0ec6b3SJim Harris 	return (0);
202bb0ec6b3SJim Harris }
203bb0ec6b3SJim Harris 
204232e2edbSJim Harris static void
205232e2edbSJim Harris nvme_ctrlr_fail(struct nvme_controller *ctrlr)
206232e2edbSJim Harris {
207232e2edbSJim Harris 	int i;
208232e2edbSJim Harris 
209232e2edbSJim Harris 	ctrlr->is_failed = TRUE;
210232e2edbSJim Harris 	nvme_qpair_fail(&ctrlr->adminq);
211824073fbSWarner Losh 	if (ctrlr->ioq != NULL) {
212232e2edbSJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
213232e2edbSJim Harris 			nvme_qpair_fail(&ctrlr->ioq[i]);
214824073fbSWarner Losh 	}
215232e2edbSJim Harris 	nvme_notify_fail_consumers(ctrlr);
216232e2edbSJim Harris }
217232e2edbSJim Harris 
218232e2edbSJim Harris void
219232e2edbSJim Harris nvme_ctrlr_post_failed_request(struct nvme_controller *ctrlr,
220232e2edbSJim Harris     struct nvme_request *req)
221232e2edbSJim Harris {
222232e2edbSJim Harris 
223a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
224232e2edbSJim Harris 	STAILQ_INSERT_TAIL(&ctrlr->fail_req, req, stailq);
225a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
226232e2edbSJim Harris 	taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->fail_req_task);
227232e2edbSJim Harris }
228232e2edbSJim Harris 
229232e2edbSJim Harris static void
230232e2edbSJim Harris nvme_ctrlr_fail_req_task(void *arg, int pending)
231232e2edbSJim Harris {
232232e2edbSJim Harris 	struct nvme_controller	*ctrlr = arg;
233232e2edbSJim Harris 	struct nvme_request	*req;
234232e2edbSJim Harris 
235a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
236232e2edbSJim Harris 	while (!STAILQ_EMPTY(&ctrlr->fail_req)) {
237232e2edbSJim Harris 		req = STAILQ_FIRST(&ctrlr->fail_req);
238232e2edbSJim Harris 		STAILQ_REMOVE_HEAD(&ctrlr->fail_req, stailq);
239232e2edbSJim Harris 		nvme_qpair_manual_complete_request(req->qpair, req,
240232e2edbSJim Harris 		    NVME_SCT_GENERIC, NVME_SC_ABORTED_BY_REQUEST, TRUE);
241232e2edbSJim Harris 	}
242a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
243232e2edbSJim Harris }
244232e2edbSJim Harris 
245bb0ec6b3SJim Harris static int
246cbdec09cSJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr, int desired_val)
247bb0ec6b3SJim Harris {
248bb0ec6b3SJim Harris 	int ms_waited;
2490d787e9bSWojciech Macek 	uint32_t csts;
250bb0ec6b3SJim Harris 
2510d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
252bb0ec6b3SJim Harris 
253bb0ec6b3SJim Harris 	ms_waited = 0;
2540d787e9bSWojciech Macek 	while (((csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK) != desired_val) {
255bb0ec6b3SJim Harris 		if (ms_waited++ > ctrlr->ready_timeout_in_ms) {
256cbdec09cSJim Harris 			nvme_printf(ctrlr, "controller ready did not become %d "
257cbdec09cSJim Harris 			    "within %d ms\n", desired_val, ctrlr->ready_timeout_in_ms);
258bb0ec6b3SJim Harris 			return (ENXIO);
259bb0ec6b3SJim Harris 		}
260ce1ec9c1SWarner Losh 		DELAY(1000);
2610d787e9bSWojciech Macek 		csts = nvme_mmio_read_4(ctrlr, csts);
262bb0ec6b3SJim Harris 	}
263bb0ec6b3SJim Harris 
264bb0ec6b3SJim Harris 	return (0);
265bb0ec6b3SJim Harris }
266bb0ec6b3SJim Harris 
267ce1ec9c1SWarner Losh static int
268bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr)
269bb0ec6b3SJim Harris {
2700d787e9bSWojciech Macek 	uint32_t cc;
2710d787e9bSWojciech Macek 	uint32_t csts;
2720d787e9bSWojciech Macek 	uint8_t  en, rdy;
273ce1ec9c1SWarner Losh 	int err;
274bb0ec6b3SJim Harris 
2750d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
2760d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
2770d787e9bSWojciech Macek 
2780d787e9bSWojciech Macek 	en = (cc >> NVME_CC_REG_EN_SHIFT) & NVME_CC_REG_EN_MASK;
2790d787e9bSWojciech Macek 	rdy = (csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK;
280bb0ec6b3SJim Harris 
281ce1ec9c1SWarner Losh 	/*
282ce1ec9c1SWarner Losh 	 * Per 3.1.5 in NVME 1.3 spec, transitioning CC.EN from 0 to 1
283ce1ec9c1SWarner Losh 	 * when CSTS.RDY is 1 or transitioning CC.EN from 1 to 0 when
284ce1ec9c1SWarner Losh 	 * CSTS.RDY is 0 "has undefined results" So make sure that CSTS.RDY
285ce1ec9c1SWarner Losh 	 * isn't the desired value. Short circuit if we're already disabled.
286ce1ec9c1SWarner Losh 	 */
2870d787e9bSWojciech Macek 	if (en == 1) {
2880d787e9bSWojciech Macek 		if (rdy == 0) {
289ce1ec9c1SWarner Losh 			/* EN == 1, wait for  RDY == 1 or fail */
290ce1ec9c1SWarner Losh 			err = nvme_ctrlr_wait_for_ready(ctrlr, 1);
291ce1ec9c1SWarner Losh 			if (err != 0)
292ce1ec9c1SWarner Losh 				return (err);
293ce1ec9c1SWarner Losh 		}
294ce1ec9c1SWarner Losh 	} else {
295ce1ec9c1SWarner Losh 		/* EN == 0 already wait for RDY == 0 */
2960d787e9bSWojciech Macek 		if (rdy == 0)
297ce1ec9c1SWarner Losh 			return (0);
298ce1ec9c1SWarner Losh 		else
299ce1ec9c1SWarner Losh 			return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
300ce1ec9c1SWarner Losh 	}
301bb0ec6b3SJim Harris 
3020d787e9bSWojciech Macek 	cc &= ~NVME_CC_REG_EN_MASK;
3030d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
304ce1ec9c1SWarner Losh 	/*
305ce1ec9c1SWarner Losh 	 * Some drives have issues with accessing the mmio after we
306ce1ec9c1SWarner Losh 	 * disable, so delay for a bit after we write the bit to
307ce1ec9c1SWarner Losh 	 * cope with these issues.
308ce1ec9c1SWarner Losh 	 */
309989c7f0bSWarner Losh 	if (ctrlr->quirks & QUIRK_DELAY_B4_CHK_RDY)
310ce1ec9c1SWarner Losh 		pause("nvmeR", B4_CHK_RDY_DELAY_MS * hz / 1000);
311ce1ec9c1SWarner Losh 	return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
312bb0ec6b3SJim Harris }
313bb0ec6b3SJim Harris 
314bb0ec6b3SJim Harris static int
315bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr)
316bb0ec6b3SJim Harris {
3170d787e9bSWojciech Macek 	uint32_t	cc;
3180d787e9bSWojciech Macek 	uint32_t	csts;
3190d787e9bSWojciech Macek 	uint32_t	aqa;
3200d787e9bSWojciech Macek 	uint32_t	qsize;
3210d787e9bSWojciech Macek 	uint8_t		en, rdy;
322ce1ec9c1SWarner Losh 	int		err;
323bb0ec6b3SJim Harris 
3240d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
3250d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
3260d787e9bSWojciech Macek 
3270d787e9bSWojciech Macek 	en = (cc >> NVME_CC_REG_EN_SHIFT) & NVME_CC_REG_EN_MASK;
3280d787e9bSWojciech Macek 	rdy = (csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK;
329bb0ec6b3SJim Harris 
330ce1ec9c1SWarner Losh 	/*
331ce1ec9c1SWarner Losh 	 * See note in nvme_ctrlr_disable. Short circuit if we're already enabled.
332ce1ec9c1SWarner Losh 	 */
3330d787e9bSWojciech Macek 	if (en == 1) {
3340d787e9bSWojciech Macek 		if (rdy == 1)
335bb0ec6b3SJim Harris 			return (0);
336bb0ec6b3SJim Harris 		else
337cbdec09cSJim Harris 			return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
338ce1ec9c1SWarner Losh 	} else {
339ce1ec9c1SWarner Losh 		/* EN == 0 already wait for RDY == 0 or fail */
340ce1ec9c1SWarner Losh 		err = nvme_ctrlr_wait_for_ready(ctrlr, 0);
341ce1ec9c1SWarner Losh 		if (err != 0)
342ce1ec9c1SWarner Losh 			return (err);
343bb0ec6b3SJim Harris 	}
344bb0ec6b3SJim Harris 
345bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr);
346bb0ec6b3SJim Harris 	DELAY(5000);
347bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr);
348bb0ec6b3SJim Harris 	DELAY(5000);
349bb0ec6b3SJim Harris 
350bb0ec6b3SJim Harris 	/* acqs and asqs are 0-based. */
3510d787e9bSWojciech Macek 	qsize = ctrlr->adminq.num_entries - 1;
3520d787e9bSWojciech Macek 
3530d787e9bSWojciech Macek 	aqa = 0;
3540d787e9bSWojciech Macek 	aqa = (qsize & NVME_AQA_REG_ACQS_MASK) << NVME_AQA_REG_ACQS_SHIFT;
3550d787e9bSWojciech Macek 	aqa |= (qsize & NVME_AQA_REG_ASQS_MASK) << NVME_AQA_REG_ASQS_SHIFT;
3560d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, aqa, aqa);
357bb0ec6b3SJim Harris 	DELAY(5000);
358bb0ec6b3SJim Harris 
3590d787e9bSWojciech Macek 	/* Initialization values for CC */
3600d787e9bSWojciech Macek 	cc = 0;
3610d787e9bSWojciech Macek 	cc |= 1 << NVME_CC_REG_EN_SHIFT;
3620d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_CSS_SHIFT;
3630d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_AMS_SHIFT;
3640d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_SHN_SHIFT;
3650d787e9bSWojciech Macek 	cc |= 6 << NVME_CC_REG_IOSQES_SHIFT; /* SQ entry size == 64 == 2^6 */
3660d787e9bSWojciech Macek 	cc |= 4 << NVME_CC_REG_IOCQES_SHIFT; /* CQ entry size == 16 == 2^4 */
367bb0ec6b3SJim Harris 
368bb0ec6b3SJim Harris 	/* This evaluates to 0, which is according to spec. */
3690d787e9bSWojciech Macek 	cc |= (PAGE_SIZE >> 13) << NVME_CC_REG_MPS_SHIFT;
370bb0ec6b3SJim Harris 
3710d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
372bb0ec6b3SJim Harris 
373cbdec09cSJim Harris 	return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
374bb0ec6b3SJim Harris }
375bb0ec6b3SJim Harris 
376bb0ec6b3SJim Harris int
377b846efd7SJim Harris nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr)
378bb0ec6b3SJim Harris {
379ce1ec9c1SWarner Losh 	int i, err;
380b846efd7SJim Harris 
381b846efd7SJim Harris 	nvme_admin_qpair_disable(&ctrlr->adminq);
3822b647da7SJim Harris 	/*
3832b647da7SJim Harris 	 * I/O queues are not allocated before the initial HW
3842b647da7SJim Harris 	 *  reset, so do not try to disable them.  Use is_initialized
3852b647da7SJim Harris 	 *  to determine if this is the initial HW reset.
3862b647da7SJim Harris 	 */
3872b647da7SJim Harris 	if (ctrlr->is_initialized) {
388b846efd7SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
389b846efd7SJim Harris 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
3902b647da7SJim Harris 	}
391b846efd7SJim Harris 
392b846efd7SJim Harris 	DELAY(100*1000);
393bb0ec6b3SJim Harris 
394ce1ec9c1SWarner Losh 	err = nvme_ctrlr_disable(ctrlr);
395ce1ec9c1SWarner Losh 	if (err != 0)
396ce1ec9c1SWarner Losh 		return err;
397bb0ec6b3SJim Harris 	return (nvme_ctrlr_enable(ctrlr));
398bb0ec6b3SJim Harris }
399bb0ec6b3SJim Harris 
400b846efd7SJim Harris void
401b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr)
402b846efd7SJim Harris {
403f37c22a3SJim Harris 	int cmpset;
404f37c22a3SJim Harris 
405f37c22a3SJim Harris 	cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1);
406f37c22a3SJim Harris 
407232e2edbSJim Harris 	if (cmpset == 0 || ctrlr->is_failed)
408232e2edbSJim Harris 		/*
409232e2edbSJim Harris 		 * Controller is already resetting or has failed.  Return
410232e2edbSJim Harris 		 *  immediately since there is no need to kick off another
411232e2edbSJim Harris 		 *  reset in these cases.
412232e2edbSJim Harris 		 */
413f37c22a3SJim Harris 		return;
414b846efd7SJim Harris 
41548ce3178SJim Harris 	taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task);
416b846efd7SJim Harris }
417b846efd7SJim Harris 
418bb0ec6b3SJim Harris static int
419bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr)
420bb0ec6b3SJim Harris {
421955910a9SJim Harris 	struct nvme_completion_poll_status	status;
422bb0ec6b3SJim Harris 
42329077eb4SWarner Losh 	status.done = 0;
424bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
425955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
42629077eb4SWarner Losh 	while (!atomic_load_acq_int(&status.done))
4278e0ac13fSJim Harris 		pause("nvme", 1);
428955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
429547d523eSJim Harris 		nvme_printf(ctrlr, "nvme_identify_controller failed!\n");
430bb0ec6b3SJim Harris 		return (ENXIO);
431bb0ec6b3SJim Harris 	}
432bb0ec6b3SJim Harris 
4330d787e9bSWojciech Macek 	/* Convert data to host endian */
4340d787e9bSWojciech Macek 	nvme_controller_data_swapbytes(&ctrlr->cdata);
4350d787e9bSWojciech Macek 
43602e33484SJim Harris 	/*
43702e33484SJim Harris 	 * Use MDTS to ensure our default max_xfer_size doesn't exceed what the
43802e33484SJim Harris 	 *  controller supports.
43902e33484SJim Harris 	 */
44002e33484SJim Harris 	if (ctrlr->cdata.mdts > 0)
44102e33484SJim Harris 		ctrlr->max_xfer_size = min(ctrlr->max_xfer_size,
44202e33484SJim Harris 		    ctrlr->min_page_size * (1 << (ctrlr->cdata.mdts)));
44302e33484SJim Harris 
444bb0ec6b3SJim Harris 	return (0);
445bb0ec6b3SJim Harris }
446bb0ec6b3SJim Harris 
447bb0ec6b3SJim Harris static int
448bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr)
449bb0ec6b3SJim Harris {
450955910a9SJim Harris 	struct nvme_completion_poll_status	status;
4512b647da7SJim Harris 	int					cq_allocated, sq_allocated;
452bb0ec6b3SJim Harris 
45329077eb4SWarner Losh 	status.done = 0;
454bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues,
455955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
45629077eb4SWarner Losh 	while (!atomic_load_acq_int(&status.done))
4578e0ac13fSJim Harris 		pause("nvme", 1);
458955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
459824073fbSWarner Losh 		nvme_printf(ctrlr, "nvme_ctrlr_set_num_qpairs failed!\n");
460bb0ec6b3SJim Harris 		return (ENXIO);
461bb0ec6b3SJim Harris 	}
462bb0ec6b3SJim Harris 
463bb0ec6b3SJim Harris 	/*
464bb0ec6b3SJim Harris 	 * Data in cdw0 is 0-based.
465bb0ec6b3SJim Harris 	 * Lower 16-bits indicate number of submission queues allocated.
466bb0ec6b3SJim Harris 	 * Upper 16-bits indicate number of completion queues allocated.
467bb0ec6b3SJim Harris 	 */
468955910a9SJim Harris 	sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1;
469955910a9SJim Harris 	cq_allocated = (status.cpl.cdw0 >> 16) + 1;
470bb0ec6b3SJim Harris 
471bb0ec6b3SJim Harris 	/*
4722b647da7SJim Harris 	 * Controller may allocate more queues than we requested,
4732b647da7SJim Harris 	 *  so use the minimum of the number requested and what was
4742b647da7SJim Harris 	 *  actually allocated.
475bb0ec6b3SJim Harris 	 */
4762b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, sq_allocated);
4772b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, cq_allocated);
478bb0ec6b3SJim Harris 
479bb0ec6b3SJim Harris 	return (0);
480bb0ec6b3SJim Harris }
481bb0ec6b3SJim Harris 
482bb0ec6b3SJim Harris static int
483bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr)
484bb0ec6b3SJim Harris {
485955910a9SJim Harris 	struct nvme_completion_poll_status	status;
486bb0ec6b3SJim Harris 	struct nvme_qpair			*qpair;
487955910a9SJim Harris 	int					i;
488bb0ec6b3SJim Harris 
489bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
490bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
491bb0ec6b3SJim Harris 
49229077eb4SWarner Losh 		status.done = 0;
493bb0ec6b3SJim Harris 		nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair, qpair->vector,
494955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
49529077eb4SWarner Losh 		while (!atomic_load_acq_int(&status.done))
4968e0ac13fSJim Harris 			pause("nvme", 1);
497955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
498547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_cq failed!\n");
499bb0ec6b3SJim Harris 			return (ENXIO);
500bb0ec6b3SJim Harris 		}
501bb0ec6b3SJim Harris 
50229077eb4SWarner Losh 		status.done = 0;
503bb0ec6b3SJim Harris 		nvme_ctrlr_cmd_create_io_sq(qpair->ctrlr, qpair,
504955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
50529077eb4SWarner Losh 		while (!atomic_load_acq_int(&status.done))
5068e0ac13fSJim Harris 			pause("nvme", 1);
507955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
508547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_sq failed!\n");
509bb0ec6b3SJim Harris 			return (ENXIO);
510bb0ec6b3SJim Harris 		}
511bb0ec6b3SJim Harris 	}
512bb0ec6b3SJim Harris 
513bb0ec6b3SJim Harris 	return (0);
514bb0ec6b3SJim Harris }
515bb0ec6b3SJim Harris 
516bb0ec6b3SJim Harris static int
5178b1e6ebeSWarner Losh nvme_ctrlr_destroy_qpair(struct nvme_controller *ctrlr, struct nvme_qpair *qpair)
5188b1e6ebeSWarner Losh {
5198b1e6ebeSWarner Losh 	struct nvme_completion_poll_status	status;
5208b1e6ebeSWarner Losh 
5218b1e6ebeSWarner Losh 	status.done = 0;
522*5d7fd8f7SWarner Losh 	nvme_ctrlr_cmd_delete_io_sq(ctrlr, qpair,
5238b1e6ebeSWarner Losh 	    nvme_completion_poll_cb, &status);
5248b1e6ebeSWarner Losh 	while (!atomic_load_acq_int(&status.done))
5258b1e6ebeSWarner Losh 		pause("nvme", 1);
5268b1e6ebeSWarner Losh 	if (nvme_completion_is_error(&status.cpl)) {
527*5d7fd8f7SWarner Losh 		nvme_printf(ctrlr, "nvme_destroy_io_sq failed!\n");
5288b1e6ebeSWarner Losh 		return (ENXIO);
5298b1e6ebeSWarner Losh 	}
5308b1e6ebeSWarner Losh 
5318b1e6ebeSWarner Losh 	status.done = 0;
5328b1e6ebeSWarner Losh 	nvme_ctrlr_cmd_delete_io_cq(ctrlr, qpair,
5338b1e6ebeSWarner Losh 	    nvme_completion_poll_cb, &status);
5348b1e6ebeSWarner Losh 	while (!atomic_load_acq_int(&status.done))
5358b1e6ebeSWarner Losh 		pause("nvme", 1);
5368b1e6ebeSWarner Losh 	if (nvme_completion_is_error(&status.cpl)) {
537*5d7fd8f7SWarner Losh 		nvme_printf(ctrlr, "nvme_destroy_io_cq failed!\n");
5388b1e6ebeSWarner Losh 		return (ENXIO);
5398b1e6ebeSWarner Losh 	}
5408b1e6ebeSWarner Losh 
5418b1e6ebeSWarner Losh 	return (0);
5428b1e6ebeSWarner Losh }
5438b1e6ebeSWarner Losh 
5448b1e6ebeSWarner Losh static int
545bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr)
546bb0ec6b3SJim Harris {
547bb0ec6b3SJim Harris 	struct nvme_namespace	*ns;
548696c9502SWarner Losh 	uint32_t 		i;
549bb0ec6b3SJim Harris 
550a8a18dd5SWarner Losh 	for (i = 0; i < min(ctrlr->cdata.nn, NVME_MAX_NAMESPACES); i++) {
551bb0ec6b3SJim Harris 		ns = &ctrlr->ns[i];
552a8a18dd5SWarner Losh 		nvme_ns_construct(ns, i+1, ctrlr);
553bb0ec6b3SJim Harris 	}
554bb0ec6b3SJim Harris 
555bb0ec6b3SJim Harris 	return (0);
556bb0ec6b3SJim Harris }
557bb0ec6b3SJim Harris 
5582868353aSJim Harris static boolean_t
5592868353aSJim Harris is_log_page_id_valid(uint8_t page_id)
5602868353aSJim Harris {
5612868353aSJim Harris 
5622868353aSJim Harris 	switch (page_id) {
5632868353aSJim Harris 	case NVME_LOG_ERROR:
5642868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
5652868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
5662868353aSJim Harris 		return (TRUE);
5672868353aSJim Harris 	}
5682868353aSJim Harris 
5692868353aSJim Harris 	return (FALSE);
5702868353aSJim Harris }
5712868353aSJim Harris 
5722868353aSJim Harris static uint32_t
5732868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id)
5742868353aSJim Harris {
5752868353aSJim Harris 	uint32_t	log_page_size;
5762868353aSJim Harris 
5772868353aSJim Harris 	switch (page_id) {
5782868353aSJim Harris 	case NVME_LOG_ERROR:
5792868353aSJim Harris 		log_page_size = min(
5802868353aSJim Harris 		    sizeof(struct nvme_error_information_entry) *
5810d787e9bSWojciech Macek 		    (ctrlr->cdata.elpe + 1), NVME_MAX_AER_LOG_SIZE);
5822868353aSJim Harris 		break;
5832868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
5842868353aSJim Harris 		log_page_size = sizeof(struct nvme_health_information_page);
5852868353aSJim Harris 		break;
5862868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
5872868353aSJim Harris 		log_page_size = sizeof(struct nvme_firmware_page);
5882868353aSJim Harris 		break;
5892868353aSJim Harris 	default:
5902868353aSJim Harris 		log_page_size = 0;
5912868353aSJim Harris 		break;
5922868353aSJim Harris 	}
5932868353aSJim Harris 
5942868353aSJim Harris 	return (log_page_size);
5952868353aSJim Harris }
5962868353aSJim Harris 
5972868353aSJim Harris static void
598bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(struct nvme_controller *ctrlr,
5990d787e9bSWojciech Macek     uint8_t state)
600bb2f67fdSJim Harris {
601bb2f67fdSJim Harris 
6020d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_AVAILABLE_SPARE)
603bb2f67fdSJim Harris 		nvme_printf(ctrlr, "available spare space below threshold\n");
604bb2f67fdSJim Harris 
6050d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_TEMPERATURE)
606bb2f67fdSJim Harris 		nvme_printf(ctrlr, "temperature above threshold\n");
607bb2f67fdSJim Harris 
6080d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_DEVICE_RELIABILITY)
609bb2f67fdSJim Harris 		nvme_printf(ctrlr, "device reliability degraded\n");
610bb2f67fdSJim Harris 
6110d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_READ_ONLY)
612bb2f67fdSJim Harris 		nvme_printf(ctrlr, "media placed in read only mode\n");
613bb2f67fdSJim Harris 
6140d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP)
615bb2f67fdSJim Harris 		nvme_printf(ctrlr, "volatile memory backup device failed\n");
616bb2f67fdSJim Harris 
6170d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_RESERVED_MASK)
618bb2f67fdSJim Harris 		nvme_printf(ctrlr,
6190d787e9bSWojciech Macek 		    "unknown critical warning(s): state = 0x%02x\n", state);
620bb2f67fdSJim Harris }
621bb2f67fdSJim Harris 
622bb2f67fdSJim Harris static void
6232868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl)
6242868353aSJim Harris {
6252868353aSJim Harris 	struct nvme_async_event_request		*aer = arg;
626bb2f67fdSJim Harris 	struct nvme_health_information_page	*health_info;
6270d787e9bSWojciech Macek 	struct nvme_error_information_entry	*err;
6280d787e9bSWojciech Macek 	int i;
6292868353aSJim Harris 
6300d7e13ecSJim Harris 	/*
6310d7e13ecSJim Harris 	 * If the log page fetch for some reason completed with an error,
6320d7e13ecSJim Harris 	 *  don't pass log page data to the consumers.  In practice, this case
6330d7e13ecSJim Harris 	 *  should never happen.
6340d7e13ecSJim Harris 	 */
6350d7e13ecSJim Harris 	if (nvme_completion_is_error(cpl))
6360d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
6370d7e13ecSJim Harris 		    aer->log_page_id, NULL, 0);
638bb2f67fdSJim Harris 	else {
6390d787e9bSWojciech Macek 		/* Convert data to host endian */
6400d787e9bSWojciech Macek 		switch (aer->log_page_id) {
6410d787e9bSWojciech Macek 		case NVME_LOG_ERROR:
6420d787e9bSWojciech Macek 			err = (struct nvme_error_information_entry *)aer->log_page_buffer;
6430d787e9bSWojciech Macek 			for (i = 0; i < (aer->ctrlr->cdata.elpe + 1); i++)
6440d787e9bSWojciech Macek 				nvme_error_information_entry_swapbytes(err++);
6450d787e9bSWojciech Macek 			break;
6460d787e9bSWojciech Macek 		case NVME_LOG_HEALTH_INFORMATION:
6470d787e9bSWojciech Macek 			nvme_health_information_page_swapbytes(
6480d787e9bSWojciech Macek 			    (struct nvme_health_information_page *)aer->log_page_buffer);
6490d787e9bSWojciech Macek 			break;
6500d787e9bSWojciech Macek 		case NVME_LOG_FIRMWARE_SLOT:
6510d787e9bSWojciech Macek 			nvme_firmware_page_swapbytes(
6520d787e9bSWojciech Macek 			    (struct nvme_firmware_page *)aer->log_page_buffer);
6530d787e9bSWojciech Macek 			break;
6540d787e9bSWojciech Macek 		case INTEL_LOG_TEMP_STATS:
6550d787e9bSWojciech Macek 			intel_log_temp_stats_swapbytes(
6560d787e9bSWojciech Macek 			    (struct intel_log_temp_stats *)aer->log_page_buffer);
6570d787e9bSWojciech Macek 			break;
6580d787e9bSWojciech Macek 		default:
6590d787e9bSWojciech Macek 			break;
6600d787e9bSWojciech Macek 		}
6610d787e9bSWojciech Macek 
662bb2f67fdSJim Harris 		if (aer->log_page_id == NVME_LOG_HEALTH_INFORMATION) {
663bb2f67fdSJim Harris 			health_info = (struct nvme_health_information_page *)
664bb2f67fdSJim Harris 			    aer->log_page_buffer;
665bb2f67fdSJim Harris 			nvme_ctrlr_log_critical_warnings(aer->ctrlr,
666bb2f67fdSJim Harris 			    health_info->critical_warning);
667bb2f67fdSJim Harris 			/*
668bb2f67fdSJim Harris 			 * Critical warnings reported through the
669bb2f67fdSJim Harris 			 *  SMART/health log page are persistent, so
670bb2f67fdSJim Harris 			 *  clear the associated bits in the async event
671bb2f67fdSJim Harris 			 *  config so that we do not receive repeated
672bb2f67fdSJim Harris 			 *  notifications for the same event.
673bb2f67fdSJim Harris 			 */
6740d787e9bSWojciech Macek 			aer->ctrlr->async_event_config &=
6750d787e9bSWojciech Macek 			    ~health_info->critical_warning;
676bb2f67fdSJim Harris 			nvme_ctrlr_cmd_set_async_event_config(aer->ctrlr,
677bb2f67fdSJim Harris 			    aer->ctrlr->async_event_config, NULL, NULL);
678bb2f67fdSJim Harris 		}
679bb2f67fdSJim Harris 
680bb2f67fdSJim Harris 
6810d7e13ecSJim Harris 		/*
6820d7e13ecSJim Harris 		 * Pass the cpl data from the original async event completion,
6830d7e13ecSJim Harris 		 *  not the log page fetch.
6840d7e13ecSJim Harris 		 */
6850d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
6860d7e13ecSJim Harris 		    aer->log_page_id, aer->log_page_buffer, aer->log_page_size);
687bb2f67fdSJim Harris 	}
6882868353aSJim Harris 
6892868353aSJim Harris 	/*
6902868353aSJim Harris 	 * Repost another asynchronous event request to replace the one
6912868353aSJim Harris 	 *  that just completed.
6922868353aSJim Harris 	 */
6932868353aSJim Harris 	nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
6942868353aSJim Harris }
6952868353aSJim Harris 
696bb0ec6b3SJim Harris static void
6970a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl)
6980a0b08ccSJim Harris {
6990a0b08ccSJim Harris 	struct nvme_async_event_request	*aer = arg;
7000a0b08ccSJim Harris 
701ec526ea9SJim Harris 	if (nvme_completion_is_error(cpl)) {
7020a0b08ccSJim Harris 		/*
703ec526ea9SJim Harris 		 *  Do not retry failed async event requests.  This avoids
704ec526ea9SJim Harris 		 *  infinite loops where a new async event request is submitted
705ec526ea9SJim Harris 		 *  to replace the one just failed, only to fail again and
706ec526ea9SJim Harris 		 *  perpetuate the loop.
7070a0b08ccSJim Harris 		 */
7080a0b08ccSJim Harris 		return;
7090a0b08ccSJim Harris 	}
7100a0b08ccSJim Harris 
7112868353aSJim Harris 	/* Associated log page is in bits 23:16 of completion entry dw0. */
7120d7e13ecSJim Harris 	aer->log_page_id = (cpl->cdw0 & 0xFF0000) >> 16;
7132868353aSJim Harris 
714547d523eSJim Harris 	nvme_printf(aer->ctrlr, "async event occurred (log page id=0x%x)\n",
715547d523eSJim Harris 	    aer->log_page_id);
716547d523eSJim Harris 
7170d7e13ecSJim Harris 	if (is_log_page_id_valid(aer->log_page_id)) {
7182868353aSJim Harris 		aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr,
7190d7e13ecSJim Harris 		    aer->log_page_id);
7202868353aSJim Harris 		memcpy(&aer->cpl, cpl, sizeof(*cpl));
7210d7e13ecSJim Harris 		nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id,
7222868353aSJim Harris 		    NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer,
7232868353aSJim Harris 		    aer->log_page_size, nvme_ctrlr_async_event_log_page_cb,
7242868353aSJim Harris 		    aer);
7252868353aSJim Harris 		/* Wait to notify consumers until after log page is fetched. */
7262868353aSJim Harris 	} else {
7270d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id,
7280d7e13ecSJim Harris 		    NULL, 0);
729038a5ee4SJim Harris 
7300a0b08ccSJim Harris 		/*
7312868353aSJim Harris 		 * Repost another asynchronous event request to replace the one
7322868353aSJim Harris 		 *  that just completed.
7330a0b08ccSJim Harris 		 */
7340a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
7350a0b08ccSJim Harris 	}
7362868353aSJim Harris }
7370a0b08ccSJim Harris 
7380a0b08ccSJim Harris static void
7390a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
7400a0b08ccSJim Harris     struct nvme_async_event_request *aer)
7410a0b08ccSJim Harris {
7420a0b08ccSJim Harris 	struct nvme_request *req;
7430a0b08ccSJim Harris 
7440a0b08ccSJim Harris 	aer->ctrlr = ctrlr;
7451e526bc4SJim Harris 	req = nvme_allocate_request_null(nvme_ctrlr_async_event_cb, aer);
7460a0b08ccSJim Harris 	aer->req = req;
7470a0b08ccSJim Harris 
7480a0b08ccSJim Harris 	/*
74994143332SJim Harris 	 * Disable timeout here, since asynchronous event requests should by
75094143332SJim Harris 	 *  nature never be timed out.
7510a0b08ccSJim Harris 	 */
75294143332SJim Harris 	req->timeout = FALSE;
7530d787e9bSWojciech Macek 	req->cmd.opc_fuse = NVME_CMD_SET_OPC(NVME_OPC_ASYNC_EVENT_REQUEST);
7540a0b08ccSJim Harris 	nvme_ctrlr_submit_admin_request(ctrlr, req);
7550a0b08ccSJim Harris }
7560a0b08ccSJim Harris 
7570a0b08ccSJim Harris static void
758bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr)
759bb0ec6b3SJim Harris {
760d5fc9821SJim Harris 	struct nvme_completion_poll_status	status;
7610a0b08ccSJim Harris 	struct nvme_async_event_request		*aer;
7620a0b08ccSJim Harris 	uint32_t				i;
763bb0ec6b3SJim Harris 
7640d787e9bSWojciech Macek 	ctrlr->async_event_config = 0xFF;
7650d787e9bSWojciech Macek 	ctrlr->async_event_config &= ~NVME_CRIT_WARN_ST_RESERVED_MASK;
766d5fc9821SJim Harris 
76729077eb4SWarner Losh 	status.done = 0;
768d5fc9821SJim Harris 	nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD,
769d5fc9821SJim Harris 	    0, NULL, 0, nvme_completion_poll_cb, &status);
77029077eb4SWarner Losh 	while (!atomic_load_acq_int(&status.done))
771d5fc9821SJim Harris 		pause("nvme", 1);
772d5fc9821SJim Harris 	if (nvme_completion_is_error(&status.cpl) ||
773d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0xFFFF ||
774d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0x0000) {
775d5fc9821SJim Harris 		nvme_printf(ctrlr, "temperature threshold not supported\n");
7760d787e9bSWojciech Macek 		ctrlr->async_event_config &= ~NVME_CRIT_WARN_ST_TEMPERATURE;
777d5fc9821SJim Harris 	}
778d5fc9821SJim Harris 
779bb2f67fdSJim Harris 	nvme_ctrlr_cmd_set_async_event_config(ctrlr,
780bb2f67fdSJim Harris 	    ctrlr->async_event_config, NULL, NULL);
781bb0ec6b3SJim Harris 
782bb0ec6b3SJim Harris 	/* aerl is a zero-based value, so we need to add 1 here. */
7830a0b08ccSJim Harris 	ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1));
784bb0ec6b3SJim Harris 
7850a0b08ccSJim Harris 	for (i = 0; i < ctrlr->num_aers; i++) {
7860a0b08ccSJim Harris 		aer = &ctrlr->aer[i];
7870a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(ctrlr, aer);
7880a0b08ccSJim Harris 	}
789bb0ec6b3SJim Harris }
790bb0ec6b3SJim Harris 
791bb0ec6b3SJim Harris static void
792bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr)
793bb0ec6b3SJim Harris {
794bb0ec6b3SJim Harris 
795bb0ec6b3SJim Harris 	ctrlr->int_coal_time = 0;
796bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_time",
797bb0ec6b3SJim Harris 	    &ctrlr->int_coal_time);
798bb0ec6b3SJim Harris 
799bb0ec6b3SJim Harris 	ctrlr->int_coal_threshold = 0;
800bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold",
801bb0ec6b3SJim Harris 	    &ctrlr->int_coal_threshold);
802bb0ec6b3SJim Harris 
803bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time,
804bb0ec6b3SJim Harris 	    ctrlr->int_coal_threshold, NULL, NULL);
805bb0ec6b3SJim Harris }
806bb0ec6b3SJim Harris 
807be34f216SJim Harris static void
808bb0ec6b3SJim Harris nvme_ctrlr_start(void *ctrlr_arg)
809bb0ec6b3SJim Harris {
810bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = ctrlr_arg;
8112b647da7SJim Harris 	uint32_t old_num_io_queues;
812b846efd7SJim Harris 	int i;
813b846efd7SJim Harris 
8142b647da7SJim Harris 	/*
8152b647da7SJim Harris 	 * Only reset adminq here when we are restarting the
8162b647da7SJim Harris 	 *  controller after a reset.  During initialization,
8172b647da7SJim Harris 	 *  we have already submitted admin commands to get
8182b647da7SJim Harris 	 *  the number of I/O queues supported, so cannot reset
8192b647da7SJim Harris 	 *  the adminq again here.
8202b647da7SJim Harris 	 */
8212b647da7SJim Harris 	if (ctrlr->is_resetting) {
822cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->adminq);
8232b647da7SJim Harris 	}
8242b647da7SJim Harris 
825cb5b7c13SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
826cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->ioq[i]);
827cb5b7c13SJim Harris 
828b846efd7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
829bb0ec6b3SJim Harris 
830232e2edbSJim Harris 	if (nvme_ctrlr_identify(ctrlr) != 0) {
831232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
832be34f216SJim Harris 		return;
833232e2edbSJim Harris 	}
834bb0ec6b3SJim Harris 
8352b647da7SJim Harris 	/*
8362b647da7SJim Harris 	 * The number of qpairs are determined during controller initialization,
8372b647da7SJim Harris 	 *  including using NVMe SET_FEATURES/NUMBER_OF_QUEUES to determine the
8382b647da7SJim Harris 	 *  HW limit.  We call SET_FEATURES again here so that it gets called
8392b647da7SJim Harris 	 *  after any reset for controllers that depend on the driver to
8402b647da7SJim Harris 	 *  explicit specify how many queues it will use.  This value should
8412b647da7SJim Harris 	 *  never change between resets, so panic if somehow that does happen.
8422b647da7SJim Harris 	 */
8437b036d77SJim Harris 	if (ctrlr->is_resetting) {
8442b647da7SJim Harris 		old_num_io_queues = ctrlr->num_io_queues;
845232e2edbSJim Harris 		if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) {
846232e2edbSJim Harris 			nvme_ctrlr_fail(ctrlr);
847be34f216SJim Harris 			return;
848232e2edbSJim Harris 		}
849bb0ec6b3SJim Harris 
8502b647da7SJim Harris 		if (old_num_io_queues != ctrlr->num_io_queues) {
8517b036d77SJim Harris 			panic("num_io_queues changed from %u to %u",
8527b036d77SJim Harris 			      old_num_io_queues, ctrlr->num_io_queues);
8537b036d77SJim Harris 		}
8542b647da7SJim Harris 	}
8552b647da7SJim Harris 
856232e2edbSJim Harris 	if (nvme_ctrlr_create_qpairs(ctrlr) != 0) {
857232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
858be34f216SJim Harris 		return;
859232e2edbSJim Harris 	}
860bb0ec6b3SJim Harris 
861232e2edbSJim Harris 	if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) {
862232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
863be34f216SJim Harris 		return;
864232e2edbSJim Harris 	}
865bb0ec6b3SJim Harris 
866bb0ec6b3SJim Harris 	nvme_ctrlr_configure_aer(ctrlr);
867bb0ec6b3SJim Harris 	nvme_ctrlr_configure_int_coalescing(ctrlr);
868bb0ec6b3SJim Harris 
869b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
870b846efd7SJim Harris 		nvme_io_qpair_enable(&ctrlr->ioq[i]);
871bb0ec6b3SJim Harris }
872bb0ec6b3SJim Harris 
873be34f216SJim Harris void
874be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg)
875be34f216SJim Harris {
876be34f216SJim Harris 	struct nvme_controller *ctrlr = arg;
877be34f216SJim Harris 
8782b647da7SJim Harris 	nvme_qpair_reset(&ctrlr->adminq);
8792b647da7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
8802b647da7SJim Harris 
8812b647da7SJim Harris 	if (nvme_ctrlr_set_num_qpairs(ctrlr) == 0 &&
8822b647da7SJim Harris 	    nvme_ctrlr_construct_io_qpairs(ctrlr) == 0)
883be34f216SJim Harris 		nvme_ctrlr_start(ctrlr);
8842b647da7SJim Harris 	else
8852b647da7SJim Harris 		nvme_ctrlr_fail(ctrlr);
8862b647da7SJim Harris 
8872b647da7SJim Harris 	nvme_sysctl_initialize_ctrlr(ctrlr);
888be34f216SJim Harris 	config_intrhook_disestablish(&ctrlr->config_hook);
889496a2752SJim Harris 
890496a2752SJim Harris 	ctrlr->is_initialized = 1;
891496a2752SJim Harris 	nvme_notify_new_controller(ctrlr);
892b846efd7SJim Harris }
893b846efd7SJim Harris 
894bb0ec6b3SJim Harris static void
89548ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending)
89612d191ecSJim Harris {
89712d191ecSJim Harris 	struct nvme_controller	*ctrlr = arg;
89848ce3178SJim Harris 	int			status;
89912d191ecSJim Harris 
900547d523eSJim Harris 	nvme_printf(ctrlr, "resetting controller\n");
90148ce3178SJim Harris 	status = nvme_ctrlr_hw_reset(ctrlr);
90248ce3178SJim Harris 	/*
90348ce3178SJim Harris 	 * Use pause instead of DELAY, so that we yield to any nvme interrupt
90448ce3178SJim Harris 	 *  handlers on this CPU that were blocked on a qpair lock. We want
90548ce3178SJim Harris 	 *  all nvme interrupts completed before proceeding with restarting the
90648ce3178SJim Harris 	 *  controller.
90748ce3178SJim Harris 	 *
90848ce3178SJim Harris 	 * XXX - any way to guarantee the interrupt handlers have quiesced?
90948ce3178SJim Harris 	 */
91048ce3178SJim Harris 	pause("nvmereset", hz / 10);
91148ce3178SJim Harris 	if (status == 0)
91212d191ecSJim Harris 		nvme_ctrlr_start(ctrlr);
913232e2edbSJim Harris 	else
914232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
915f37c22a3SJim Harris 
916f37c22a3SJim Harris 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
91712d191ecSJim Harris }
91812d191ecSJim Harris 
919bb1c7be4SWarner Losh /*
920bb1c7be4SWarner Losh  * Poll all the queues enabled on the device for completion.
921bb1c7be4SWarner Losh  */
922bb1c7be4SWarner Losh void
923bb1c7be4SWarner Losh nvme_ctrlr_poll(struct nvme_controller *ctrlr)
924bb1c7be4SWarner Losh {
925bb1c7be4SWarner Losh 	int i;
926bb1c7be4SWarner Losh 
927bb1c7be4SWarner Losh 	nvme_qpair_process_completions(&ctrlr->adminq);
928bb1c7be4SWarner Losh 
929bb1c7be4SWarner Losh 	for (i = 0; i < ctrlr->num_io_queues; i++)
930bb1c7be4SWarner Losh 		if (ctrlr->ioq && ctrlr->ioq[i].cpl)
931bb1c7be4SWarner Losh 			nvme_qpair_process_completions(&ctrlr->ioq[i]);
932bb1c7be4SWarner Losh }
933bb1c7be4SWarner Losh 
934bb1c7be4SWarner Losh /*
935bb1c7be4SWarner Losh  * Poll the single-vector intertrupt case: num_io_queues will be 1 and
936bb1c7be4SWarner Losh  * there's only a single vector. While we're polling, we mask further
937bb1c7be4SWarner Losh  * interrupts in the controller.
938bb1c7be4SWarner Losh  */
939f24c011bSWarner Losh void
9404d6abcb1SJim Harris nvme_ctrlr_intx_handler(void *arg)
941bb0ec6b3SJim Harris {
942bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = arg;
943bb0ec6b3SJim Harris 
9444d6abcb1SJim Harris 	nvme_mmio_write_4(ctrlr, intms, 1);
945bb1c7be4SWarner Losh 	nvme_ctrlr_poll(ctrlr);
946bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, intmc, 1);
947bb0ec6b3SJim Harris }
948bb0ec6b3SJim Harris 
949bb0ec6b3SJim Harris static int
950bb0ec6b3SJim Harris nvme_ctrlr_configure_intx(struct nvme_controller *ctrlr)
951bb0ec6b3SJim Harris {
952bb0ec6b3SJim Harris 
953d400f790SJim Harris 	ctrlr->msix_enabled = 0;
954bb0ec6b3SJim Harris 	ctrlr->num_io_queues = 1;
9552b647da7SJim Harris 	ctrlr->num_cpus_per_ioq = mp_ncpus;
956bb0ec6b3SJim Harris 	ctrlr->rid = 0;
957bb0ec6b3SJim Harris 	ctrlr->res = bus_alloc_resource_any(ctrlr->dev, SYS_RES_IRQ,
958bb0ec6b3SJim Harris 	    &ctrlr->rid, RF_SHAREABLE | RF_ACTIVE);
959bb0ec6b3SJim Harris 
960bb0ec6b3SJim Harris 	if (ctrlr->res == NULL) {
961547d523eSJim Harris 		nvme_printf(ctrlr, "unable to allocate shared IRQ\n");
962bb0ec6b3SJim Harris 		return (ENOMEM);
963bb0ec6b3SJim Harris 	}
964bb0ec6b3SJim Harris 
965bb0ec6b3SJim Harris 	bus_setup_intr(ctrlr->dev, ctrlr->res,
966bb0ec6b3SJim Harris 	    INTR_TYPE_MISC | INTR_MPSAFE, NULL, nvme_ctrlr_intx_handler,
967bb0ec6b3SJim Harris 	    ctrlr, &ctrlr->tag);
968bb0ec6b3SJim Harris 
969bb0ec6b3SJim Harris 	if (ctrlr->tag == NULL) {
970547d523eSJim Harris 		nvme_printf(ctrlr, "unable to setup intx handler\n");
971bb0ec6b3SJim Harris 		return (ENOMEM);
972bb0ec6b3SJim Harris 	}
973bb0ec6b3SJim Harris 
974bb0ec6b3SJim Harris 	return (0);
975bb0ec6b3SJim Harris }
976bb0ec6b3SJim Harris 
9777c3f19d7SJim Harris static void
9787c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl)
9797c3f19d7SJim Harris {
9807c3f19d7SJim Harris 	struct nvme_pt_command *pt = arg;
9810d787e9bSWojciech Macek 	uint16_t status;
9827c3f19d7SJim Harris 
9837c3f19d7SJim Harris 	bzero(&pt->cpl, sizeof(pt->cpl));
9847c3f19d7SJim Harris 	pt->cpl.cdw0 = cpl->cdw0;
9850d787e9bSWojciech Macek 
9860d787e9bSWojciech Macek 	status = cpl->status;
9870d787e9bSWojciech Macek 	status &= ~NVME_STATUS_P_MASK;
9880d787e9bSWojciech Macek 	pt->cpl.status = status;
9897c3f19d7SJim Harris 
9907c3f19d7SJim Harris 	mtx_lock(pt->driver_lock);
9917c3f19d7SJim Harris 	wakeup(pt);
9927c3f19d7SJim Harris 	mtx_unlock(pt->driver_lock);
9937c3f19d7SJim Harris }
9947c3f19d7SJim Harris 
9957c3f19d7SJim Harris int
9967c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
9977c3f19d7SJim Harris     struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer,
9987c3f19d7SJim Harris     int is_admin_cmd)
9997c3f19d7SJim Harris {
10007c3f19d7SJim Harris 	struct nvme_request	*req;
10017c3f19d7SJim Harris 	struct mtx		*mtx;
10027c3f19d7SJim Harris 	struct buf		*buf = NULL;
10037c3f19d7SJim Harris 	int			ret = 0;
1004a3a6c48dSWarner Losh 	vm_offset_t		addr, end;
10057c3f19d7SJim Harris 
10067b68ae1eSJim Harris 	if (pt->len > 0) {
1007a3a6c48dSWarner Losh 		/*
1008a3a6c48dSWarner Losh 		 * vmapbuf calls vm_fault_quick_hold_pages which only maps full
1009a3a6c48dSWarner Losh 		 * pages. Ensure this request has fewer than MAXPHYS bytes when
1010a3a6c48dSWarner Losh 		 * extended to full pages.
1011a3a6c48dSWarner Losh 		 */
1012a3a6c48dSWarner Losh 		addr = (vm_offset_t)pt->buf;
1013a3a6c48dSWarner Losh 		end = round_page(addr + pt->len);
1014a3a6c48dSWarner Losh 		addr = trunc_page(addr);
1015a3a6c48dSWarner Losh 		if (end - addr > MAXPHYS)
1016a3a6c48dSWarner Losh 			return EIO;
1017a3a6c48dSWarner Losh 
10187b68ae1eSJim Harris 		if (pt->len > ctrlr->max_xfer_size) {
10197b68ae1eSJim Harris 			nvme_printf(ctrlr, "pt->len (%d) "
10207b68ae1eSJim Harris 			    "exceeds max_xfer_size (%d)\n", pt->len,
10217b68ae1eSJim Harris 			    ctrlr->max_xfer_size);
10227b68ae1eSJim Harris 			return EIO;
10237b68ae1eSJim Harris 		}
10247c3f19d7SJim Harris 		if (is_user_buffer) {
10257c3f19d7SJim Harris 			/*
10267c3f19d7SJim Harris 			 * Ensure the user buffer is wired for the duration of
10277c3f19d7SJim Harris 			 *  this passthrough command.
10287c3f19d7SJim Harris 			 */
10297c3f19d7SJim Harris 			PHOLD(curproc);
10307c3f19d7SJim Harris 			buf = getpbuf(NULL);
10317c3f19d7SJim Harris 			buf->b_data = pt->buf;
10327c3f19d7SJim Harris 			buf->b_bufsize = pt->len;
10337c3f19d7SJim Harris 			buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE;
10347c3f19d7SJim Harris #ifdef NVME_UNMAPPED_BIO_SUPPORT
10357c3f19d7SJim Harris 			if (vmapbuf(buf, 1) < 0) {
10367c3f19d7SJim Harris #else
10377c3f19d7SJim Harris 			if (vmapbuf(buf) < 0) {
10387c3f19d7SJim Harris #endif
10397c3f19d7SJim Harris 				ret = EFAULT;
10407c3f19d7SJim Harris 				goto err;
10417c3f19d7SJim Harris 			}
10427c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(buf->b_data, pt->len,
10437c3f19d7SJim Harris 			    nvme_pt_done, pt);
10447c3f19d7SJim Harris 		} else
10457c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(pt->buf, pt->len,
10467c3f19d7SJim Harris 			    nvme_pt_done, pt);
10477b68ae1eSJim Harris 	} else
10487c3f19d7SJim Harris 		req = nvme_allocate_request_null(nvme_pt_done, pt);
10497c3f19d7SJim Harris 
10500d787e9bSWojciech Macek 	/* Assume userspace already converted to little-endian */
10510d787e9bSWojciech Macek 	req->cmd.opc_fuse = pt->cmd.opc_fuse;
10527c3f19d7SJim Harris 	req->cmd.cdw10 = pt->cmd.cdw10;
10537c3f19d7SJim Harris 	req->cmd.cdw11 = pt->cmd.cdw11;
10547c3f19d7SJim Harris 	req->cmd.cdw12 = pt->cmd.cdw12;
10557c3f19d7SJim Harris 	req->cmd.cdw13 = pt->cmd.cdw13;
10567c3f19d7SJim Harris 	req->cmd.cdw14 = pt->cmd.cdw14;
10577c3f19d7SJim Harris 	req->cmd.cdw15 = pt->cmd.cdw15;
10587c3f19d7SJim Harris 
10590d787e9bSWojciech Macek 	req->cmd.nsid = htole32(nsid);
10607c3f19d7SJim Harris 
10617c3f19d7SJim Harris 	if (is_admin_cmd)
10627c3f19d7SJim Harris 		mtx = &ctrlr->lock;
10630d787e9bSWojciech Macek 	else {
10640d787e9bSWojciech Macek 		KASSERT((nsid-1) >= 0 && (nsid-1) < NVME_MAX_NAMESPACES,
10650d787e9bSWojciech Macek 		    ("%s: invalid namespace ID %d\n", __func__, nsid));
10667c3f19d7SJim Harris 		mtx = &ctrlr->ns[nsid-1].lock;
10670d787e9bSWojciech Macek 	}
10687c3f19d7SJim Harris 
10697c3f19d7SJim Harris 	mtx_lock(mtx);
10707c3f19d7SJim Harris 	pt->driver_lock = mtx;
10717c3f19d7SJim Harris 
10727c3f19d7SJim Harris 	if (is_admin_cmd)
10737c3f19d7SJim Harris 		nvme_ctrlr_submit_admin_request(ctrlr, req);
10747c3f19d7SJim Harris 	else
10757c3f19d7SJim Harris 		nvme_ctrlr_submit_io_request(ctrlr, req);
10767c3f19d7SJim Harris 
10777c3f19d7SJim Harris 	mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0);
10787c3f19d7SJim Harris 	mtx_unlock(mtx);
10797c3f19d7SJim Harris 
10807c3f19d7SJim Harris 	pt->driver_lock = NULL;
10817c3f19d7SJim Harris 
10827c3f19d7SJim Harris err:
10837c3f19d7SJim Harris 	if (buf != NULL) {
10847c3f19d7SJim Harris 		relpbuf(buf, NULL);
10857c3f19d7SJim Harris 		PRELE(curproc);
10867c3f19d7SJim Harris 	}
10877c3f19d7SJim Harris 
10887c3f19d7SJim Harris 	return (ret);
10897c3f19d7SJim Harris }
10907c3f19d7SJim Harris 
1091bb0ec6b3SJim Harris static int
1092bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag,
1093bb0ec6b3SJim Harris     struct thread *td)
1094bb0ec6b3SJim Harris {
1095bb0ec6b3SJim Harris 	struct nvme_controller			*ctrlr;
10967c3f19d7SJim Harris 	struct nvme_pt_command			*pt;
1097bb0ec6b3SJim Harris 
1098bb0ec6b3SJim Harris 	ctrlr = cdev->si_drv1;
1099bb0ec6b3SJim Harris 
1100bb0ec6b3SJim Harris 	switch (cmd) {
1101b846efd7SJim Harris 	case NVME_RESET_CONTROLLER:
1102b846efd7SJim Harris 		nvme_ctrlr_reset(ctrlr);
1103b846efd7SJim Harris 		break;
11047c3f19d7SJim Harris 	case NVME_PASSTHROUGH_CMD:
11057c3f19d7SJim Harris 		pt = (struct nvme_pt_command *)arg;
11060d787e9bSWojciech Macek 		return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, le32toh(pt->cmd.nsid),
11077c3f19d7SJim Harris 		    1 /* is_user_buffer */, 1 /* is_admin_cmd */));
1108bb0ec6b3SJim Harris 	default:
1109bb0ec6b3SJim Harris 		return (ENOTTY);
1110bb0ec6b3SJim Harris 	}
1111bb0ec6b3SJim Harris 
1112bb0ec6b3SJim Harris 	return (0);
1113bb0ec6b3SJim Harris }
1114bb0ec6b3SJim Harris 
1115bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = {
1116bb0ec6b3SJim Harris 	.d_version =	D_VERSION,
1117bb0ec6b3SJim Harris 	.d_flags =	0,
1118bb0ec6b3SJim Harris 	.d_ioctl =	nvme_ctrlr_ioctl
1119bb0ec6b3SJim Harris };
1120bb0ec6b3SJim Harris 
1121d400f790SJim Harris static void
1122d400f790SJim Harris nvme_ctrlr_setup_interrupts(struct nvme_controller *ctrlr)
1123d400f790SJim Harris {
1124d400f790SJim Harris 	device_t	dev;
1125d400f790SJim Harris 	int		per_cpu_io_queues;
112650dea2daSJim Harris 	int		min_cpus_per_ioq;
1127d400f790SJim Harris 	int		num_vectors_requested, num_vectors_allocated;
11282b647da7SJim Harris 	int		num_vectors_available;
1129d400f790SJim Harris 
1130d400f790SJim Harris 	dev = ctrlr->dev;
113150dea2daSJim Harris 	min_cpus_per_ioq = 1;
113250dea2daSJim Harris 	TUNABLE_INT_FETCH("hw.nvme.min_cpus_per_ioq", &min_cpus_per_ioq);
113350dea2daSJim Harris 
113450dea2daSJim Harris 	if (min_cpus_per_ioq < 1) {
113550dea2daSJim Harris 		min_cpus_per_ioq = 1;
113650dea2daSJim Harris 	} else if (min_cpus_per_ioq > mp_ncpus) {
113750dea2daSJim Harris 		min_cpus_per_ioq = mp_ncpus;
113850dea2daSJim Harris 	}
113950dea2daSJim Harris 
1140d400f790SJim Harris 	per_cpu_io_queues = 1;
1141d400f790SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.per_cpu_io_queues", &per_cpu_io_queues);
1142d400f790SJim Harris 
114350dea2daSJim Harris 	if (per_cpu_io_queues == 0) {
114450dea2daSJim Harris 		min_cpus_per_ioq = mp_ncpus;
114550dea2daSJim Harris 	}
114650dea2daSJim Harris 
1147d400f790SJim Harris 	ctrlr->force_intx = 0;
1148d400f790SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.force_intx", &ctrlr->force_intx);
1149d400f790SJim Harris 
11502b647da7SJim Harris 	/*
11512b647da7SJim Harris 	 * FreeBSD currently cannot allocate more than about 190 vectors at
11522b647da7SJim Harris 	 *  boot, meaning that systems with high core count and many devices
11532b647da7SJim Harris 	 *  requesting per-CPU interrupt vectors will not get their full
11542b647da7SJim Harris 	 *  allotment.  So first, try to allocate as many as we may need to
11552b647da7SJim Harris 	 *  understand what is available, then immediately release them.
11562b647da7SJim Harris 	 *  Then figure out how many of those we will actually use, based on
11572b647da7SJim Harris 	 *  assigning an equal number of cores to each I/O queue.
11582b647da7SJim Harris 	 */
11592b647da7SJim Harris 
11602b647da7SJim Harris 	/* One vector for per core I/O queue, plus one vector for admin queue. */
11612b647da7SJim Harris 	num_vectors_available = min(pci_msix_count(dev), mp_ncpus + 1);
11622b647da7SJim Harris 	if (pci_alloc_msix(dev, &num_vectors_available) != 0) {
11632b647da7SJim Harris 		num_vectors_available = 0;
11642b647da7SJim Harris 	}
11652b647da7SJim Harris 	pci_release_msi(dev);
11662b647da7SJim Harris 
11672b647da7SJim Harris 	if (ctrlr->force_intx || num_vectors_available < 2) {
1168d400f790SJim Harris 		nvme_ctrlr_configure_intx(ctrlr);
1169d400f790SJim Harris 		return;
1170d400f790SJim Harris 	}
1171d400f790SJim Harris 
117250dea2daSJim Harris 	/*
117350dea2daSJim Harris 	 * Do not use all vectors for I/O queues - one must be saved for the
117450dea2daSJim Harris 	 *  admin queue.
117550dea2daSJim Harris 	 */
117650dea2daSJim Harris 	ctrlr->num_cpus_per_ioq = max(min_cpus_per_ioq,
11779c6b5d40SJim Harris 	    howmany(mp_ncpus, num_vectors_available - 1));
1178d400f790SJim Harris 
11799c6b5d40SJim Harris 	ctrlr->num_io_queues = howmany(mp_ncpus, ctrlr->num_cpus_per_ioq);
1180d400f790SJim Harris 	num_vectors_requested = ctrlr->num_io_queues + 1;
1181d400f790SJim Harris 	num_vectors_allocated = num_vectors_requested;
11822b647da7SJim Harris 
11832b647da7SJim Harris 	/*
11842b647da7SJim Harris 	 * Now just allocate the number of vectors we need.  This should
11852b647da7SJim Harris 	 *  succeed, since we previously called pci_alloc_msix()
11862b647da7SJim Harris 	 *  successfully returning at least this many vectors, but just to
11872b647da7SJim Harris 	 *  be safe, if something goes wrong just revert to INTx.
11882b647da7SJim Harris 	 */
1189d400f790SJim Harris 	if (pci_alloc_msix(dev, &num_vectors_allocated) != 0) {
1190d400f790SJim Harris 		nvme_ctrlr_configure_intx(ctrlr);
1191d400f790SJim Harris 		return;
1192d400f790SJim Harris 	}
1193d400f790SJim Harris 
1194d400f790SJim Harris 	if (num_vectors_allocated < num_vectors_requested) {
1195d400f790SJim Harris 		pci_release_msi(dev);
1196d400f790SJim Harris 		nvme_ctrlr_configure_intx(ctrlr);
1197d400f790SJim Harris 		return;
1198d400f790SJim Harris 	}
1199d400f790SJim Harris 
12002b647da7SJim Harris 	ctrlr->msix_enabled = 1;
1201d400f790SJim Harris }
1202d400f790SJim Harris 
1203bb0ec6b3SJim Harris int
1204bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev)
1205bb0ec6b3SJim Harris {
12060d787e9bSWojciech Macek 	uint32_t	cap_lo;
12070d787e9bSWojciech Macek 	uint32_t	cap_hi;
12080d787e9bSWojciech Macek 	uint8_t		to;
12090d787e9bSWojciech Macek 	uint8_t		dstrd;
12100d787e9bSWojciech Macek 	uint8_t		mpsmin;
1211f42ca756SJim Harris 	int		status, timeout_period;
1212bb0ec6b3SJim Harris 
1213bb0ec6b3SJim Harris 	ctrlr->dev = dev;
1214bb0ec6b3SJim Harris 
1215a90b8104SJim Harris 	mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF);
1216a90b8104SJim Harris 
1217bb0ec6b3SJim Harris 	status = nvme_ctrlr_allocate_bar(ctrlr);
1218bb0ec6b3SJim Harris 
1219bb0ec6b3SJim Harris 	if (status != 0)
1220bb0ec6b3SJim Harris 		return (status);
1221bb0ec6b3SJim Harris 
1222bb0ec6b3SJim Harris 	/*
1223bb0ec6b3SJim Harris 	 * Software emulators may set the doorbell stride to something
1224bb0ec6b3SJim Harris 	 *  other than zero, but this driver is not set up to handle that.
1225bb0ec6b3SJim Harris 	 */
12260d787e9bSWojciech Macek 	cap_hi = nvme_mmio_read_4(ctrlr, cap_hi);
12270d787e9bSWojciech Macek 	dstrd = (cap_hi >> NVME_CAP_HI_REG_DSTRD_SHIFT) & NVME_CAP_HI_REG_DSTRD_MASK;
12280d787e9bSWojciech Macek 	if (dstrd != 0)
1229bb0ec6b3SJim Harris 		return (ENXIO);
1230bb0ec6b3SJim Harris 
12310d787e9bSWojciech Macek 	mpsmin = (cap_hi >> NVME_CAP_HI_REG_MPSMIN_SHIFT) & NVME_CAP_HI_REG_MPSMIN_MASK;
12320d787e9bSWojciech Macek 	ctrlr->min_page_size = 1 << (12 + mpsmin);
123302e33484SJim Harris 
1234bb0ec6b3SJim Harris 	/* Get ready timeout value from controller, in units of 500ms. */
12350d787e9bSWojciech Macek 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
12360d787e9bSWojciech Macek 	to = (cap_lo >> NVME_CAP_LO_REG_TO_SHIFT) & NVME_CAP_LO_REG_TO_MASK;
12370d787e9bSWojciech Macek 	ctrlr->ready_timeout_in_ms = to * 500;
1238bb0ec6b3SJim Harris 
123994143332SJim Harris 	timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD;
124094143332SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period);
124194143332SJim Harris 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
124294143332SJim Harris 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
124394143332SJim Harris 	ctrlr->timeout_period = timeout_period;
124494143332SJim Harris 
1245cb5b7c13SJim Harris 	nvme_retry_count = NVME_DEFAULT_RETRY_COUNT;
1246cb5b7c13SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count);
1247cb5b7c13SJim Harris 
124848ce3178SJim Harris 	ctrlr->enable_aborts = 0;
124948ce3178SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts);
125048ce3178SJim Harris 
1251d400f790SJim Harris 	nvme_ctrlr_setup_interrupts(ctrlr);
1252bb0ec6b3SJim Harris 
12538d09e3c4SJim Harris 	ctrlr->max_xfer_size = NVME_MAX_XFER_SIZE;
1254a965389bSScott Long 	if (nvme_ctrlr_construct_admin_qpair(ctrlr) != 0)
1255a965389bSScott Long 		return (ENXIO);
1256bb0ec6b3SJim Harris 
1257d603c3d7SJim Harris 	ctrlr->cdev = make_dev(&nvme_ctrlr_cdevsw, device_get_unit(dev),
1258d603c3d7SJim Harris 	    UID_ROOT, GID_WHEEL, 0600, "nvme%d", device_get_unit(dev));
1259bb0ec6b3SJim Harris 
1260bb0ec6b3SJim Harris 	if (ctrlr->cdev == NULL)
1261bb0ec6b3SJim Harris 		return (ENXIO);
1262bb0ec6b3SJim Harris 
1263bb0ec6b3SJim Harris 	ctrlr->cdev->si_drv1 = (void *)ctrlr;
1264bb0ec6b3SJim Harris 
126512d191ecSJim Harris 	ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK,
126612d191ecSJim Harris 	    taskqueue_thread_enqueue, &ctrlr->taskqueue);
126712d191ecSJim Harris 	taskqueue_start_threads(&ctrlr->taskqueue, 1, PI_DISK, "nvme taskq");
126812d191ecSJim Harris 
1269f37c22a3SJim Harris 	ctrlr->is_resetting = 0;
1270496a2752SJim Harris 	ctrlr->is_initialized = 0;
1271496a2752SJim Harris 	ctrlr->notification_sent = 0;
1272232e2edbSJim Harris 	TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr);
1273232e2edbSJim Harris 
1274232e2edbSJim Harris 	TASK_INIT(&ctrlr->fail_req_task, 0, nvme_ctrlr_fail_req_task, ctrlr);
1275232e2edbSJim Harris 	STAILQ_INIT(&ctrlr->fail_req);
1276232e2edbSJim Harris 	ctrlr->is_failed = FALSE;
1277f37c22a3SJim Harris 
1278bb0ec6b3SJim Harris 	return (0);
1279bb0ec6b3SJim Harris }
1280d281e8fbSJim Harris 
1281d281e8fbSJim Harris void
1282990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev)
1283990e741cSJim Harris {
1284990e741cSJim Harris 	int				i;
1285990e741cSJim Harris 
128656183abcSJim Harris 	/*
128756183abcSJim Harris 	 *  Notify the controller of a shutdown, even though this is due to
128856183abcSJim Harris 	 *   a driver unload, not a system shutdown (this path is not invoked
128956183abcSJim Harris 	 *   during shutdown).  This ensures the controller receives a
129056183abcSJim Harris 	 *   shutdown notification in case the system is shutdown before
129156183abcSJim Harris 	 *   reloading the driver.
129256183abcSJim Harris 	 */
129356183abcSJim Harris 	nvme_ctrlr_shutdown(ctrlr);
129456183abcSJim Harris 
12953d7eb41cSJim Harris 	nvme_ctrlr_disable(ctrlr);
129612d191ecSJim Harris 	taskqueue_free(ctrlr->taskqueue);
129712d191ecSJim Harris 
1298b846efd7SJim Harris 	for (i = 0; i < NVME_MAX_NAMESPACES; i++)
1299b846efd7SJim Harris 		nvme_ns_destruct(&ctrlr->ns[i]);
1300990e741cSJim Harris 
1301990e741cSJim Harris 	if (ctrlr->cdev)
1302990e741cSJim Harris 		destroy_dev(ctrlr->cdev);
1303990e741cSJim Harris 
1304990e741cSJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
13058b1e6ebeSWarner Losh 		nvme_ctrlr_destroy_qpair(ctrlr, &ctrlr->ioq[i]);
1306990e741cSJim Harris 		nvme_io_qpair_destroy(&ctrlr->ioq[i]);
1307990e741cSJim Harris 	}
1308990e741cSJim Harris 
1309990e741cSJim Harris 	free(ctrlr->ioq, M_NVME);
1310990e741cSJim Harris 
1311990e741cSJim Harris 	nvme_admin_qpair_destroy(&ctrlr->adminq);
1312990e741cSJim Harris 
1313990e741cSJim Harris 	if (ctrlr->resource != NULL) {
1314990e741cSJim Harris 		bus_release_resource(dev, SYS_RES_MEMORY,
1315990e741cSJim Harris 		    ctrlr->resource_id, ctrlr->resource);
1316990e741cSJim Harris 	}
1317990e741cSJim Harris 
1318990e741cSJim Harris 	if (ctrlr->bar4_resource != NULL) {
1319990e741cSJim Harris 		bus_release_resource(dev, SYS_RES_MEMORY,
1320990e741cSJim Harris 		    ctrlr->bar4_resource_id, ctrlr->bar4_resource);
1321990e741cSJim Harris 	}
1322990e741cSJim Harris 
1323990e741cSJim Harris 	if (ctrlr->tag)
1324990e741cSJim Harris 		bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag);
1325990e741cSJim Harris 
1326990e741cSJim Harris 	if (ctrlr->res)
1327990e741cSJim Harris 		bus_release_resource(ctrlr->dev, SYS_RES_IRQ,
1328990e741cSJim Harris 		    rman_get_rid(ctrlr->res), ctrlr->res);
1329990e741cSJim Harris 
1330990e741cSJim Harris 	if (ctrlr->msix_enabled)
1331990e741cSJim Harris 		pci_release_msi(dev);
1332990e741cSJim Harris }
1333990e741cSJim Harris 
1334990e741cSJim Harris void
133556183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr)
133656183abcSJim Harris {
13370d787e9bSWojciech Macek 	uint32_t	cc;
13380d787e9bSWojciech Macek 	uint32_t	csts;
133956183abcSJim Harris 	int		ticks = 0;
134056183abcSJim Harris 
13410d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
13420d787e9bSWojciech Macek 	cc &= ~(NVME_CC_REG_SHN_MASK << NVME_CC_REG_SHN_SHIFT);
13430d787e9bSWojciech Macek 	cc |= NVME_SHN_NORMAL << NVME_CC_REG_SHN_SHIFT;
13440d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
13450d787e9bSWojciech Macek 
13460d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
13470d787e9bSWojciech Macek 	while ((NVME_CSTS_GET_SHST(csts) != NVME_SHST_COMPLETE) && (ticks++ < 5*hz)) {
134856183abcSJim Harris 		pause("nvme shn", 1);
13490d787e9bSWojciech Macek 		csts = nvme_mmio_read_4(ctrlr, csts);
135056183abcSJim Harris 	}
13510d787e9bSWojciech Macek 	if (NVME_CSTS_GET_SHST(csts) != NVME_SHST_COMPLETE)
135256183abcSJim Harris 		nvme_printf(ctrlr, "did not complete shutdown within 5 seconds "
135356183abcSJim Harris 		    "of notification\n");
135456183abcSJim Harris }
135556183abcSJim Harris 
135656183abcSJim Harris void
1357d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr,
1358d281e8fbSJim Harris     struct nvme_request *req)
1359d281e8fbSJim Harris {
1360d281e8fbSJim Harris 
13615ae9ed68SJim Harris 	nvme_qpair_submit_request(&ctrlr->adminq, req);
1362d281e8fbSJim Harris }
1363d281e8fbSJim Harris 
1364d281e8fbSJim Harris void
1365d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr,
1366d281e8fbSJim Harris     struct nvme_request *req)
1367d281e8fbSJim Harris {
1368d281e8fbSJim Harris 	struct nvme_qpair       *qpair;
1369d281e8fbSJim Harris 
13702b647da7SJim Harris 	qpair = &ctrlr->ioq[curcpu / ctrlr->num_cpus_per_ioq];
13715ae9ed68SJim Harris 	nvme_qpair_submit_request(qpair, req);
1372d281e8fbSJim Harris }
1373038a5ee4SJim Harris 
1374038a5ee4SJim Harris device_t
1375038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr)
1376038a5ee4SJim Harris {
1377038a5ee4SJim Harris 
1378038a5ee4SJim Harris 	return (ctrlr->dev);
1379038a5ee4SJim Harris }
1380dbba7442SJim Harris 
1381dbba7442SJim Harris const struct nvme_controller_data *
1382dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr)
1383dbba7442SJim Harris {
1384dbba7442SJim Harris 
1385dbba7442SJim Harris 	return (&ctrlr->cdata);
1386dbba7442SJim Harris }
1387