xref: /freebsd/sys/dev/nvme/nvme_ctrlr.c (revision 5650bd3fe8eff1043ef3df33b5bdd7b24b5f2bc0)
1bb0ec6b3SJim Harris /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
450dea2daSJim Harris  * Copyright (C) 2012-2016 Intel Corporation
5bb0ec6b3SJim Harris  * All rights reserved.
6bb0ec6b3SJim Harris  *
7bb0ec6b3SJim Harris  * Redistribution and use in source and binary forms, with or without
8bb0ec6b3SJim Harris  * modification, are permitted provided that the following conditions
9bb0ec6b3SJim Harris  * are met:
10bb0ec6b3SJim Harris  * 1. Redistributions of source code must retain the above copyright
11bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer.
12bb0ec6b3SJim Harris  * 2. Redistributions in binary form must reproduce the above copyright
13bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer in the
14bb0ec6b3SJim Harris  *    documentation and/or other materials provided with the distribution.
15bb0ec6b3SJim Harris  *
16bb0ec6b3SJim Harris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17bb0ec6b3SJim Harris  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18bb0ec6b3SJim Harris  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19bb0ec6b3SJim Harris  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20bb0ec6b3SJim Harris  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21bb0ec6b3SJim Harris  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22bb0ec6b3SJim Harris  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23bb0ec6b3SJim Harris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24bb0ec6b3SJim Harris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25bb0ec6b3SJim Harris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26bb0ec6b3SJim Harris  * SUCH DAMAGE.
27bb0ec6b3SJim Harris  */
28bb0ec6b3SJim Harris 
294b3da659SWarner Losh #include "opt_nvme.h"
30f24c011bSWarner Losh 
31bb0ec6b3SJim Harris #include <sys/param.h>
327c3f19d7SJim Harris #include <sys/systm.h>
337c3f19d7SJim Harris #include <sys/buf.h>
34bb0ec6b3SJim Harris #include <sys/bus.h>
35bb0ec6b3SJim Harris #include <sys/conf.h>
36bb0ec6b3SJim Harris #include <sys/ioccom.h>
377c3f19d7SJim Harris #include <sys/proc.h>
38bb0ec6b3SJim Harris #include <sys/smp.h>
397c3f19d7SJim Harris #include <sys/uio.h>
40244b8053SWarner Losh #include <sys/sbuf.h>
410d787e9bSWojciech Macek #include <sys/endian.h>
42244b8053SWarner Losh #include <machine/stdarg.h>
431eab19cbSAlexander Motin #include <vm/vm.h>
44bb0ec6b3SJim Harris 
45bb0ec6b3SJim Harris #include "nvme_private.h"
46bb0ec6b3SJim Harris 
470d787e9bSWojciech Macek #define B4_CHK_RDY_DELAY_MS	2300		/* work around controller bug */
48ce1ec9c1SWarner Losh 
490a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
500a0b08ccSJim Harris 						struct nvme_async_event_request *aer);
51bb0ec6b3SJim Harris 
52244b8053SWarner Losh static void
53d5fca1dcSWarner Losh nvme_ctrlr_barrier(struct nvme_controller *ctrlr, int flags)
54d5fca1dcSWarner Losh {
55d5fca1dcSWarner Losh 	bus_barrier(ctrlr->resource, 0, rman_get_size(ctrlr->resource), flags);
56d5fca1dcSWarner Losh }
57d5fca1dcSWarner Losh 
58d5fca1dcSWarner Losh static void
59244b8053SWarner Losh nvme_ctrlr_devctl_log(struct nvme_controller *ctrlr, const char *type, const char *msg, ...)
60244b8053SWarner Losh {
61244b8053SWarner Losh 	struct sbuf sb;
62244b8053SWarner Losh 	va_list ap;
63244b8053SWarner Losh 	int error;
64244b8053SWarner Losh 
654e6a434bSWarner Losh 	if (sbuf_new(&sb, NULL, 0, SBUF_AUTOEXTEND | SBUF_NOWAIT) == NULL)
664e6a434bSWarner Losh 		return;
67244b8053SWarner Losh 	sbuf_printf(&sb, "%s: ", device_get_nameunit(ctrlr->dev));
68244b8053SWarner Losh 	va_start(ap, msg);
69244b8053SWarner Losh 	sbuf_vprintf(&sb, msg, ap);
70244b8053SWarner Losh 	va_end(ap);
71244b8053SWarner Losh 	error = sbuf_finish(&sb);
72244b8053SWarner Losh 	if (error == 0)
73244b8053SWarner Losh 		printf("%s\n", sbuf_data(&sb));
74244b8053SWarner Losh 
75244b8053SWarner Losh 	sbuf_clear(&sb);
76244b8053SWarner Losh 	sbuf_printf(&sb, "name=\"%s\" reason=\"", device_get_nameunit(ctrlr->dev));
77244b8053SWarner Losh 	va_start(ap, msg);
78244b8053SWarner Losh 	sbuf_vprintf(&sb, msg, ap);
79244b8053SWarner Losh 	va_end(ap);
80244b8053SWarner Losh 	sbuf_printf(&sb, "\"");
81244b8053SWarner Losh 	error = sbuf_finish(&sb);
82244b8053SWarner Losh 	if (error == 0)
83244b8053SWarner Losh 		devctl_notify("nvme", "controller", type, sbuf_data(&sb));
84244b8053SWarner Losh 	sbuf_delete(&sb);
85244b8053SWarner Losh }
86244b8053SWarner Losh 
87a965389bSScott Long static int
88bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr)
89bb0ec6b3SJim Harris {
90bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
91bb0ec6b3SJim Harris 	uint32_t		num_entries;
92a965389bSScott Long 	int			error;
93bb0ec6b3SJim Harris 
94bb0ec6b3SJim Harris 	qpair = &ctrlr->adminq;
951eab19cbSAlexander Motin 	qpair->id = 0;
961eab19cbSAlexander Motin 	qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
971eab19cbSAlexander Motin 	qpair->domain = ctrlr->domain;
98bb0ec6b3SJim Harris 
99bb0ec6b3SJim Harris 	num_entries = NVME_ADMIN_ENTRIES;
100bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries);
101bb0ec6b3SJim Harris 	/*
102bb0ec6b3SJim Harris 	 * If admin_entries was overridden to an invalid value, revert it
103bb0ec6b3SJim Harris 	 *  back to our default value.
104bb0ec6b3SJim Harris 	 */
105bb0ec6b3SJim Harris 	if (num_entries < NVME_MIN_ADMIN_ENTRIES ||
106bb0ec6b3SJim Harris 	    num_entries > NVME_MAX_ADMIN_ENTRIES) {
107547d523eSJim Harris 		nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d "
108547d523eSJim Harris 		    "specified\n", num_entries);
109bb0ec6b3SJim Harris 		num_entries = NVME_ADMIN_ENTRIES;
110bb0ec6b3SJim Harris 	}
111bb0ec6b3SJim Harris 
112bb0ec6b3SJim Harris 	/*
113bb0ec6b3SJim Harris 	 * The admin queue's max xfer size is treated differently than the
114bb0ec6b3SJim Harris 	 *  max I/O xfer size.  16KB is sufficient here - maybe even less?
115bb0ec6b3SJim Harris 	 */
1161eab19cbSAlexander Motin 	error = nvme_qpair_construct(qpair, num_entries, NVME_ADMIN_TRACKERS,
11721b6da58SJim Harris 	     ctrlr);
118a965389bSScott Long 	return (error);
119bb0ec6b3SJim Harris }
120bb0ec6b3SJim Harris 
1211eab19cbSAlexander Motin #define QP(ctrlr, c)	((c) * (ctrlr)->num_io_queues / mp_ncpus)
1221eab19cbSAlexander Motin 
123bb0ec6b3SJim Harris static int
124bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr)
125bb0ec6b3SJim Harris {
126bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
1270d787e9bSWojciech Macek 	uint32_t		cap_lo;
1280d787e9bSWojciech Macek 	uint16_t		mqes;
1291eab19cbSAlexander Motin 	int			c, error, i, n;
1301eab19cbSAlexander Motin 	int			num_entries, num_trackers, max_entries;
131bb0ec6b3SJim Harris 
132bb0ec6b3SJim Harris 	/*
133f93b7f95SWarner Losh 	 * NVMe spec sets a hard limit of 64K max entries, but devices may
134f93b7f95SWarner Losh 	 * specify a smaller limit, so we need to check the MQES field in the
135f93b7f95SWarner Losh 	 * capabilities register. We have to cap the number of entries to the
136f93b7f95SWarner Losh 	 * current stride allows for in BAR 0/1, otherwise the remainder entries
1376e8ab671SGordon Bergling 	 * are inaccessible. MQES should reflect this, and this is just a
138f93b7f95SWarner Losh 	 * fail-safe.
139bb0ec6b3SJim Harris 	 */
140f93b7f95SWarner Losh 	max_entries =
141f93b7f95SWarner Losh 	    (rman_get_size(ctrlr->resource) - nvme_mmio_offsetof(doorbell[0])) /
142f93b7f95SWarner Losh 	    (1 << (ctrlr->dstrd + 1));
143f93b7f95SWarner Losh 	num_entries = NVME_IO_ENTRIES;
144f93b7f95SWarner Losh 	TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries);
1450d787e9bSWojciech Macek 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
14662d2cf18SWarner Losh 	mqes = NVME_CAP_LO_MQES(cap_lo);
1470d787e9bSWojciech Macek 	num_entries = min(num_entries, mqes + 1);
148f93b7f95SWarner Losh 	num_entries = min(num_entries, max_entries);
149bb0ec6b3SJim Harris 
15021b6da58SJim Harris 	num_trackers = NVME_IO_TRACKERS;
15121b6da58SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers);
15221b6da58SJim Harris 
15321b6da58SJim Harris 	num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS);
15421b6da58SJim Harris 	num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS);
15521b6da58SJim Harris 	/*
156f93b7f95SWarner Losh 	 * No need to have more trackers than entries in the submit queue.  Note
157f93b7f95SWarner Losh 	 * also that for a queue size of N, we can only have (N-1) commands
158f93b7f95SWarner Losh 	 * outstanding, hence the "-1" here.
15921b6da58SJim Harris 	 */
16021b6da58SJim Harris 	num_trackers = min(num_trackers, (num_entries-1));
16121b6da58SJim Harris 
1622b647da7SJim Harris 	/*
163c02565f9SWarner Losh 	 * Our best estimate for the maximum number of I/Os that we should
1644d547561SWarner Losh 	 * normally have in flight at one time. This should be viewed as a hint,
1654d547561SWarner Losh 	 * not a hard limit and will need to be revisited when the upper layers
166c02565f9SWarner Losh 	 * of the storage system grows multi-queue support.
167c02565f9SWarner Losh 	 */
1685fff95ccSWarner Losh 	ctrlr->max_hw_pend_io = num_trackers * ctrlr->num_io_queues * 3 / 4;
169c02565f9SWarner Losh 
170bb0ec6b3SJim Harris 	ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair),
171237d2019SJim Harris 	    M_NVME, M_ZERO | M_WAITOK);
172bb0ec6b3SJim Harris 
1731eab19cbSAlexander Motin 	for (i = c = n = 0; i < ctrlr->num_io_queues; i++, c += n) {
174bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
175bb0ec6b3SJim Harris 
176bb0ec6b3SJim Harris 		/*
177bb0ec6b3SJim Harris 		 * Admin queue has ID=0. IO queues start at ID=1 -
178bb0ec6b3SJim Harris 		 *  hence the 'i+1' here.
1791eab19cbSAlexander Motin 		 */
1801eab19cbSAlexander Motin 		qpair->id = i + 1;
1811eab19cbSAlexander Motin 		if (ctrlr->num_io_queues > 1) {
1821eab19cbSAlexander Motin 			/* Find number of CPUs served by this queue. */
1831eab19cbSAlexander Motin 			for (n = 1; QP(ctrlr, c + n) == i; n++)
1841eab19cbSAlexander Motin 				;
1851eab19cbSAlexander Motin 			/* Shuffle multiple NVMe devices between CPUs. */
1861eab19cbSAlexander Motin 			qpair->cpu = c + (device_get_unit(ctrlr->dev)+n/2) % n;
1871eab19cbSAlexander Motin 			qpair->domain = pcpu_find(qpair->cpu)->pc_domain;
1881eab19cbSAlexander Motin 		} else {
1891eab19cbSAlexander Motin 			qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
1901eab19cbSAlexander Motin 			qpair->domain = ctrlr->domain;
1911eab19cbSAlexander Motin 		}
1921eab19cbSAlexander Motin 
1931eab19cbSAlexander Motin 		/*
194bb0ec6b3SJim Harris 		 * For I/O queues, use the controller-wide max_xfer_size
195bb0ec6b3SJim Harris 		 *  calculated in nvme_attach().
196bb0ec6b3SJim Harris 		 */
1971eab19cbSAlexander Motin 		error = nvme_qpair_construct(qpair, num_entries, num_trackers,
198bb0ec6b3SJim Harris 		    ctrlr);
199a965389bSScott Long 		if (error)
200a965389bSScott Long 			return (error);
201bb0ec6b3SJim Harris 
2022b647da7SJim Harris 		/*
2032b647da7SJim Harris 		 * Do not bother binding interrupts if we only have one I/O
2042b647da7SJim Harris 		 *  interrupt thread for this controller.
2052b647da7SJim Harris 		 */
206c75ad8ceSJim Harris 		if (ctrlr->num_io_queues > 1)
2071eab19cbSAlexander Motin 			bus_bind_intr(ctrlr->dev, qpair->res, qpair->cpu);
208bb0ec6b3SJim Harris 	}
209bb0ec6b3SJim Harris 
210bb0ec6b3SJim Harris 	return (0);
211bb0ec6b3SJim Harris }
212bb0ec6b3SJim Harris 
213232e2edbSJim Harris static void
214232e2edbSJim Harris nvme_ctrlr_fail(struct nvme_controller *ctrlr)
215232e2edbSJim Harris {
216232e2edbSJim Harris 	int i;
217232e2edbSJim Harris 
218da8324a9SWarner Losh 	/*
219da8324a9SWarner Losh 	 * No need to disable queues before failing them. Failing is a superet
220da8324a9SWarner Losh 	 * of disabling (though pedantically we'd abort the AERs silently with
221da8324a9SWarner Losh 	 * a different error, though when we fail, that hardly matters).
222da8324a9SWarner Losh 	 */
2237588c6ccSWarner Losh 	ctrlr->is_failed = true;
224232e2edbSJim Harris 	nvme_qpair_fail(&ctrlr->adminq);
225824073fbSWarner Losh 	if (ctrlr->ioq != NULL) {
22671a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++) {
227232e2edbSJim Harris 			nvme_qpair_fail(&ctrlr->ioq[i]);
228824073fbSWarner Losh 		}
22971a28181SAlexander Motin 	}
230232e2edbSJim Harris 	nvme_notify_fail_consumers(ctrlr);
231232e2edbSJim Harris }
232232e2edbSJim Harris 
23383581511SWarner Losh /*
23483581511SWarner Losh  * Wait for RDY to change.
23583581511SWarner Losh  *
23683581511SWarner Losh  * Starts sleeping for 1us and geometrically increases it the longer we wait,
23783581511SWarner Losh  * capped at 1ms.
23883581511SWarner Losh  */
239bb0ec6b3SJim Harris static int
240cbdec09cSJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr, int desired_val)
241bb0ec6b3SJim Harris {
24226259f6aSWarner Losh 	int timeout = ticks + MSEC_2_TICKS(ctrlr->ready_timeout_in_ms);
24383581511SWarner Losh 	sbintime_t delta_t = SBT_1US;
2440d787e9bSWojciech Macek 	uint32_t csts;
245bb0ec6b3SJim Harris 
24671a28181SAlexander Motin 	while (1) {
24771a28181SAlexander Motin 		csts = nvme_mmio_read_4(ctrlr, csts);
2489600aa31SWarner Losh 		if (csts == NVME_GONE)		/* Hot unplug. */
24971a28181SAlexander Motin 			return (ENXIO);
250479680f2SJohn Baldwin 		if (NVMEV(NVME_CSTS_REG_RDY, csts) == desired_val)
25171a28181SAlexander Motin 			break;
2524fbbe523SAlexander Motin 		if (timeout - ticks < 0) {
253cbdec09cSJim Harris 			nvme_printf(ctrlr, "controller ready did not become %d "
254cbdec09cSJim Harris 			    "within %d ms\n", desired_val, ctrlr->ready_timeout_in_ms);
255bb0ec6b3SJim Harris 			return (ENXIO);
256bb0ec6b3SJim Harris 		}
25783581511SWarner Losh 
25883581511SWarner Losh 		pause_sbt("nvmerdy", delta_t, 0, C_PREL(1));
25983581511SWarner Losh 		delta_t = min(SBT_1MS, delta_t * 3 / 2);
260bb0ec6b3SJim Harris 	}
261bb0ec6b3SJim Harris 
262bb0ec6b3SJim Harris 	return (0);
263bb0ec6b3SJim Harris }
264bb0ec6b3SJim Harris 
265ce1ec9c1SWarner Losh static int
266bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr)
267bb0ec6b3SJim Harris {
2680d787e9bSWojciech Macek 	uint32_t cc;
2690d787e9bSWojciech Macek 	uint32_t csts;
2700d787e9bSWojciech Macek 	uint8_t  en, rdy;
271ce1ec9c1SWarner Losh 	int err;
272bb0ec6b3SJim Harris 
2730d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
2740d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
2750d787e9bSWojciech Macek 
276479680f2SJohn Baldwin 	en = NVMEV(NVME_CC_REG_EN, cc);
277479680f2SJohn Baldwin 	rdy = NVMEV(NVME_CSTS_REG_RDY, csts);
278bb0ec6b3SJim Harris 
279ce1ec9c1SWarner Losh 	/*
280ce1ec9c1SWarner Losh 	 * Per 3.1.5 in NVME 1.3 spec, transitioning CC.EN from 0 to 1
281ce1ec9c1SWarner Losh 	 * when CSTS.RDY is 1 or transitioning CC.EN from 1 to 0 when
282ce1ec9c1SWarner Losh 	 * CSTS.RDY is 0 "has undefined results" So make sure that CSTS.RDY
283ce1ec9c1SWarner Losh 	 * isn't the desired value. Short circuit if we're already disabled.
284ce1ec9c1SWarner Losh 	 */
285a245627aSWarner Losh 	if (en == 0) {
286a245627aSWarner Losh 		/* Wait for RDY == 0 or timeout & fail */
287a245627aSWarner Losh 		if (rdy == 0)
288a245627aSWarner Losh 			return (0);
289a245627aSWarner Losh 		return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
290a245627aSWarner Losh 	}
2910d787e9bSWojciech Macek 	if (rdy == 0) {
292a245627aSWarner Losh 		/* EN == 1, wait for  RDY == 1 or timeout & fail */
293ce1ec9c1SWarner Losh 		err = nvme_ctrlr_wait_for_ready(ctrlr, 1);
294ce1ec9c1SWarner Losh 		if (err != 0)
295ce1ec9c1SWarner Losh 			return (err);
296ce1ec9c1SWarner Losh 	}
297bb0ec6b3SJim Harris 
2988488fc41SJohn Baldwin 	cc &= ~NVMEM(NVME_CC_REG_EN);
2990d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
30077054a89SWarner Losh 
301ce1ec9c1SWarner Losh 	/*
30277054a89SWarner Losh 	 * A few drives have firmware bugs that freeze the drive if we access
30377054a89SWarner Losh 	 * the mmio too soon after we disable.
304ce1ec9c1SWarner Losh 	 */
305989c7f0bSWarner Losh 	if (ctrlr->quirks & QUIRK_DELAY_B4_CHK_RDY)
30626259f6aSWarner Losh 		pause("nvmeR", MSEC_2_TICKS(B4_CHK_RDY_DELAY_MS));
307ce1ec9c1SWarner Losh 	return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
308bb0ec6b3SJim Harris }
309bb0ec6b3SJim Harris 
310bb0ec6b3SJim Harris static int
311bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr)
312bb0ec6b3SJim Harris {
3130d787e9bSWojciech Macek 	uint32_t	cc;
3140d787e9bSWojciech Macek 	uint32_t	csts;
3150d787e9bSWojciech Macek 	uint32_t	aqa;
3160d787e9bSWojciech Macek 	uint32_t	qsize;
3170d787e9bSWojciech Macek 	uint8_t		en, rdy;
318ce1ec9c1SWarner Losh 	int		err;
319bb0ec6b3SJim Harris 
3200d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
3210d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
3220d787e9bSWojciech Macek 
323479680f2SJohn Baldwin 	en = NVMEV(NVME_CC_REG_EN, cc);
324479680f2SJohn Baldwin 	rdy = NVMEV(NVME_CSTS_REG_RDY, csts);
325bb0ec6b3SJim Harris 
326ce1ec9c1SWarner Losh 	/*
327ce1ec9c1SWarner Losh 	 * See note in nvme_ctrlr_disable. Short circuit if we're already enabled.
328ce1ec9c1SWarner Losh 	 */
3290d787e9bSWojciech Macek 	if (en == 1) {
3300d787e9bSWojciech Macek 		if (rdy == 1)
331bb0ec6b3SJim Harris 			return (0);
332cbdec09cSJim Harris 		return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
333a245627aSWarner Losh 	}
334a245627aSWarner Losh 
335a245627aSWarner Losh 	/* EN == 0 already wait for RDY == 0 or timeout & fail */
336ce1ec9c1SWarner Losh 	err = nvme_ctrlr_wait_for_ready(ctrlr, 0);
337ce1ec9c1SWarner Losh 	if (err != 0)
338ce1ec9c1SWarner Losh 		return (err);
339bb0ec6b3SJim Harris 
340bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr);
341bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr);
342bb0ec6b3SJim Harris 
343bb0ec6b3SJim Harris 	/* acqs and asqs are 0-based. */
3440d787e9bSWojciech Macek 	qsize = ctrlr->adminq.num_entries - 1;
3450d787e9bSWojciech Macek 
3460d787e9bSWojciech Macek 	aqa = 0;
347*5650bd3fSJohn Baldwin 	aqa |= NVMEF(NVME_AQA_REG_ACQS, qsize);
348*5650bd3fSJohn Baldwin 	aqa |= NVMEF(NVME_AQA_REG_ASQS, qsize);
3490d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, aqa, aqa);
350bb0ec6b3SJim Harris 
3510d787e9bSWojciech Macek 	/* Initialization values for CC */
3520d787e9bSWojciech Macek 	cc = 0;
353*5650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_EN, 1);
354*5650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_CSS, 0);
355*5650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_AMS, 0);
356*5650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_SHN, 0);
357*5650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_IOSQES, 6); /* SQ entry size == 64 == 2^6 */
358*5650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_IOCQES, 4); /* CQ entry size == 16 == 2^4 */
359bb0ec6b3SJim Harris 
3603a468f20SWarner Losh 	/*
3613a468f20SWarner Losh 	 * Use the Memory Page Size selected during device initialization.  Note
3623a468f20SWarner Losh 	 * that value stored in mps is suitable to use here without adjusting by
3633a468f20SWarner Losh 	 * NVME_MPS_SHIFT.
3643a468f20SWarner Losh 	 */
365*5650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_MPS, ctrlr->mps);
366bb0ec6b3SJim Harris 
367d5fca1dcSWarner Losh 	nvme_ctrlr_barrier(ctrlr, BUS_SPACE_BARRIER_WRITE);
3680d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
369bb0ec6b3SJim Harris 
370cbdec09cSJim Harris 	return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
371bb0ec6b3SJim Harris }
372bb0ec6b3SJim Harris 
3734d547561SWarner Losh static void
3744d547561SWarner Losh nvme_ctrlr_disable_qpairs(struct nvme_controller *ctrlr)
375bb0ec6b3SJim Harris {
3764d547561SWarner Losh 	int i;
377b846efd7SJim Harris 
378b846efd7SJim Harris 	nvme_admin_qpair_disable(&ctrlr->adminq);
3792b647da7SJim Harris 	/*
3802b647da7SJim Harris 	 * I/O queues are not allocated before the initial HW
3812b647da7SJim Harris 	 *  reset, so do not try to disable them.  Use is_initialized
3822b647da7SJim Harris 	 *  to determine if this is the initial HW reset.
3832b647da7SJim Harris 	 */
3842b647da7SJim Harris 	if (ctrlr->is_initialized) {
385b846efd7SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
386b846efd7SJim Harris 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
3872b647da7SJim Harris 	}
3884d547561SWarner Losh }
3894d547561SWarner Losh 
390dd2516fcSWarner Losh static int
3914d547561SWarner Losh nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr)
3924d547561SWarner Losh {
3934d547561SWarner Losh 	int err;
3944d547561SWarner Losh 
395bad42df9SColin Percival 	TSENTER();
396b846efd7SJim Harris 
397e5e26e4aSWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
398bb0ec6b3SJim Harris 
399ce1ec9c1SWarner Losh 	err = nvme_ctrlr_disable(ctrlr);
400ce1ec9c1SWarner Losh 	if (err != 0)
4018052b01eSWarner Losh 		goto out;
402e5e26e4aSWarner Losh 
403bad42df9SColin Percival 	err = nvme_ctrlr_enable(ctrlr);
4048052b01eSWarner Losh out:
4058052b01eSWarner Losh 
406bad42df9SColin Percival 	TSEXIT();
407bad42df9SColin Percival 	return (err);
408bb0ec6b3SJim Harris }
409bb0ec6b3SJim Harris 
410b846efd7SJim Harris void
411b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr)
412b846efd7SJim Harris {
413f37c22a3SJim Harris 	int cmpset;
414f37c22a3SJim Harris 
415f37c22a3SJim Harris 	cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1);
416f37c22a3SJim Harris 
417232e2edbSJim Harris 	if (cmpset == 0 || ctrlr->is_failed)
418232e2edbSJim Harris 		/*
419232e2edbSJim Harris 		 * Controller is already resetting or has failed.  Return
420232e2edbSJim Harris 		 *  immediately since there is no need to kick off another
421232e2edbSJim Harris 		 *  reset in these cases.
422232e2edbSJim Harris 		 */
423f37c22a3SJim Harris 		return;
424b846efd7SJim Harris 
425502dc84aSWarner Losh 	if (!ctrlr->is_dying)
42648ce3178SJim Harris 		taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task);
427b846efd7SJim Harris }
428b846efd7SJim Harris 
429bb0ec6b3SJim Harris static int
430bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr)
431bb0ec6b3SJim Harris {
432955910a9SJim Harris 	struct nvme_completion_poll_status	status;
433bb0ec6b3SJim Harris 
43429077eb4SWarner Losh 	status.done = 0;
435bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
436955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
437ab0681aaSWarner Losh 	nvme_completion_poll(&status);
438955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
439547d523eSJim Harris 		nvme_printf(ctrlr, "nvme_identify_controller failed!\n");
440bb0ec6b3SJim Harris 		return (ENXIO);
441bb0ec6b3SJim Harris 	}
442bb0ec6b3SJim Harris 
4430d787e9bSWojciech Macek 	/* Convert data to host endian */
4440d787e9bSWojciech Macek 	nvme_controller_data_swapbytes(&ctrlr->cdata);
4450d787e9bSWojciech Macek 
44602e33484SJim Harris 	/*
44702e33484SJim Harris 	 * Use MDTS to ensure our default max_xfer_size doesn't exceed what the
44802e33484SJim Harris 	 *  controller supports.
44902e33484SJim Harris 	 */
45002e33484SJim Harris 	if (ctrlr->cdata.mdts > 0)
45102e33484SJim Harris 		ctrlr->max_xfer_size = min(ctrlr->max_xfer_size,
4526e3deec8SWarner Losh 		    1 << (ctrlr->cdata.mdts + NVME_MPS_SHIFT +
4536e3deec8SWarner Losh 			NVME_CAP_HI_MPSMIN(ctrlr->cap_hi)));
45402e33484SJim Harris 
455bb0ec6b3SJim Harris 	return (0);
456bb0ec6b3SJim Harris }
457bb0ec6b3SJim Harris 
458bb0ec6b3SJim Harris static int
459bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr)
460bb0ec6b3SJim Harris {
461955910a9SJim Harris 	struct nvme_completion_poll_status	status;
4622b647da7SJim Harris 	int					cq_allocated, sq_allocated;
463bb0ec6b3SJim Harris 
46429077eb4SWarner Losh 	status.done = 0;
465bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues,
466955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
467ab0681aaSWarner Losh 	nvme_completion_poll(&status);
468955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
469824073fbSWarner Losh 		nvme_printf(ctrlr, "nvme_ctrlr_set_num_qpairs failed!\n");
470bb0ec6b3SJim Harris 		return (ENXIO);
471bb0ec6b3SJim Harris 	}
472bb0ec6b3SJim Harris 
473bb0ec6b3SJim Harris 	/*
474bb0ec6b3SJim Harris 	 * Data in cdw0 is 0-based.
475bb0ec6b3SJim Harris 	 * Lower 16-bits indicate number of submission queues allocated.
476bb0ec6b3SJim Harris 	 * Upper 16-bits indicate number of completion queues allocated.
477bb0ec6b3SJim Harris 	 */
478955910a9SJim Harris 	sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1;
479955910a9SJim Harris 	cq_allocated = (status.cpl.cdw0 >> 16) + 1;
480bb0ec6b3SJim Harris 
481bb0ec6b3SJim Harris 	/*
4822b647da7SJim Harris 	 * Controller may allocate more queues than we requested,
4832b647da7SJim Harris 	 *  so use the minimum of the number requested and what was
4842b647da7SJim Harris 	 *  actually allocated.
485bb0ec6b3SJim Harris 	 */
4862b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, sq_allocated);
4872b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, cq_allocated);
4881eab19cbSAlexander Motin 	if (ctrlr->num_io_queues > vm_ndomains)
4891eab19cbSAlexander Motin 		ctrlr->num_io_queues -= ctrlr->num_io_queues % vm_ndomains;
490bb0ec6b3SJim Harris 
491bb0ec6b3SJim Harris 	return (0);
492bb0ec6b3SJim Harris }
493bb0ec6b3SJim Harris 
494bb0ec6b3SJim Harris static int
495bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr)
496bb0ec6b3SJim Harris {
497955910a9SJim Harris 	struct nvme_completion_poll_status	status;
498bb0ec6b3SJim Harris 	struct nvme_qpair			*qpair;
499955910a9SJim Harris 	int					i;
500bb0ec6b3SJim Harris 
501bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
502bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
503bb0ec6b3SJim Harris 
50429077eb4SWarner Losh 		status.done = 0;
5051eab19cbSAlexander Motin 		nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair,
506955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
507ab0681aaSWarner Losh 		nvme_completion_poll(&status);
508955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
509547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_cq failed!\n");
510bb0ec6b3SJim Harris 			return (ENXIO);
511bb0ec6b3SJim Harris 		}
512bb0ec6b3SJim Harris 
51329077eb4SWarner Losh 		status.done = 0;
514ead7e103SAlexander Motin 		nvme_ctrlr_cmd_create_io_sq(ctrlr, qpair,
515955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
516ab0681aaSWarner Losh 		nvme_completion_poll(&status);
517955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
518547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_sq failed!\n");
519bb0ec6b3SJim Harris 			return (ENXIO);
520bb0ec6b3SJim Harris 		}
521bb0ec6b3SJim Harris 	}
522bb0ec6b3SJim Harris 
523bb0ec6b3SJim Harris 	return (0);
524bb0ec6b3SJim Harris }
525bb0ec6b3SJim Harris 
526bb0ec6b3SJim Harris static int
5274d547561SWarner Losh nvme_ctrlr_delete_qpairs(struct nvme_controller *ctrlr)
5288b1e6ebeSWarner Losh {
5298b1e6ebeSWarner Losh 	struct nvme_completion_poll_status	status;
5309835d216SWarner Losh 	struct nvme_qpair			*qpair;
5319835d216SWarner Losh 
5329835d216SWarner Losh 	for (int i = 0; i < ctrlr->num_io_queues; i++) {
5339835d216SWarner Losh 		qpair = &ctrlr->ioq[i];
5348b1e6ebeSWarner Losh 
5358b1e6ebeSWarner Losh 		status.done = 0;
5365d7fd8f7SWarner Losh 		nvme_ctrlr_cmd_delete_io_sq(ctrlr, qpair,
5378b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
538ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5398b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5405d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_sq failed!\n");
5418b1e6ebeSWarner Losh 			return (ENXIO);
5428b1e6ebeSWarner Losh 		}
5438b1e6ebeSWarner Losh 
5448b1e6ebeSWarner Losh 		status.done = 0;
5458b1e6ebeSWarner Losh 		nvme_ctrlr_cmd_delete_io_cq(ctrlr, qpair,
5468b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
547ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5488b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5495d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_cq failed!\n");
5508b1e6ebeSWarner Losh 			return (ENXIO);
5518b1e6ebeSWarner Losh 		}
5529835d216SWarner Losh 	}
5538b1e6ebeSWarner Losh 
5548b1e6ebeSWarner Losh 	return (0);
5558b1e6ebeSWarner Losh }
5568b1e6ebeSWarner Losh 
5578b1e6ebeSWarner Losh static int
558bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr)
559bb0ec6b3SJim Harris {
560bb0ec6b3SJim Harris 	struct nvme_namespace	*ns;
561696c9502SWarner Losh 	uint32_t 		i;
562bb0ec6b3SJim Harris 
563a8a18dd5SWarner Losh 	for (i = 0; i < min(ctrlr->cdata.nn, NVME_MAX_NAMESPACES); i++) {
564bb0ec6b3SJim Harris 		ns = &ctrlr->ns[i];
565a8a18dd5SWarner Losh 		nvme_ns_construct(ns, i+1, ctrlr);
566bb0ec6b3SJim Harris 	}
567bb0ec6b3SJim Harris 
568bb0ec6b3SJim Harris 	return (0);
569bb0ec6b3SJim Harris }
570bb0ec6b3SJim Harris 
5717588c6ccSWarner Losh static bool
5722868353aSJim Harris is_log_page_id_valid(uint8_t page_id)
5732868353aSJim Harris {
5742868353aSJim Harris 
5752868353aSJim Harris 	switch (page_id) {
5762868353aSJim Harris 	case NVME_LOG_ERROR:
5772868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
5782868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
579f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
5806c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
5816c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
5826c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
5837588c6ccSWarner Losh 		return (true);
5842868353aSJim Harris 	}
5852868353aSJim Harris 
5867588c6ccSWarner Losh 	return (false);
5872868353aSJim Harris }
5882868353aSJim Harris 
5892868353aSJim Harris static uint32_t
5902868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id)
5912868353aSJim Harris {
5922868353aSJim Harris 	uint32_t	log_page_size;
5932868353aSJim Harris 
5942868353aSJim Harris 	switch (page_id) {
5952868353aSJim Harris 	case NVME_LOG_ERROR:
5962868353aSJim Harris 		log_page_size = min(
5972868353aSJim Harris 		    sizeof(struct nvme_error_information_entry) *
5980d787e9bSWojciech Macek 		    (ctrlr->cdata.elpe + 1), NVME_MAX_AER_LOG_SIZE);
5992868353aSJim Harris 		break;
6002868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
6012868353aSJim Harris 		log_page_size = sizeof(struct nvme_health_information_page);
6022868353aSJim Harris 		break;
6032868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
6042868353aSJim Harris 		log_page_size = sizeof(struct nvme_firmware_page);
6052868353aSJim Harris 		break;
606f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
607f439e3a4SAlexander Motin 		log_page_size = sizeof(struct nvme_ns_list);
608f439e3a4SAlexander Motin 		break;
6096c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
6106c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_command_effects_page);
6116c99d132SAlexander Motin 		break;
6126c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
6136c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_res_notification_page);
6146c99d132SAlexander Motin 		break;
6156c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
6166c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_sanitize_status_page);
6176c99d132SAlexander Motin 		break;
6182868353aSJim Harris 	default:
6192868353aSJim Harris 		log_page_size = 0;
6202868353aSJim Harris 		break;
6212868353aSJim Harris 	}
6222868353aSJim Harris 
6232868353aSJim Harris 	return (log_page_size);
6242868353aSJim Harris }
6252868353aSJim Harris 
6262868353aSJim Harris static void
627bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(struct nvme_controller *ctrlr,
6280d787e9bSWojciech Macek     uint8_t state)
629bb2f67fdSJim Harris {
630bb2f67fdSJim Harris 
6310d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_AVAILABLE_SPARE)
632244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
633244b8053SWarner Losh 		    "available spare space below threshold");
634bb2f67fdSJim Harris 
6350d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_TEMPERATURE)
636244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
637244b8053SWarner Losh 		    "temperature above threshold");
638bb2f67fdSJim Harris 
6390d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_DEVICE_RELIABILITY)
640244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
641244b8053SWarner Losh 		    "device reliability degraded");
642bb2f67fdSJim Harris 
6430d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_READ_ONLY)
644244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
645244b8053SWarner Losh 		    "media placed in read only mode");
646bb2f67fdSJim Harris 
6470d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP)
648244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
649244b8053SWarner Losh 		    "volatile memory backup device failed");
650bb2f67fdSJim Harris 
6510d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_RESERVED_MASK)
652244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
653244b8053SWarner Losh 		    "unknown critical warning(s): state = 0x%02x", state);
654bb2f67fdSJim Harris }
655bb2f67fdSJim Harris 
656bb2f67fdSJim Harris static void
6572868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl)
6582868353aSJim Harris {
6592868353aSJim Harris 	struct nvme_async_event_request		*aer = arg;
660bb2f67fdSJim Harris 	struct nvme_health_information_page	*health_info;
661f439e3a4SAlexander Motin 	struct nvme_ns_list			*nsl;
6620d787e9bSWojciech Macek 	struct nvme_error_information_entry	*err;
6630d787e9bSWojciech Macek 	int i;
6642868353aSJim Harris 
6650d7e13ecSJim Harris 	/*
6660d7e13ecSJim Harris 	 * If the log page fetch for some reason completed with an error,
6670d7e13ecSJim Harris 	 *  don't pass log page data to the consumers.  In practice, this case
6680d7e13ecSJim Harris 	 *  should never happen.
6690d7e13ecSJim Harris 	 */
6700d7e13ecSJim Harris 	if (nvme_completion_is_error(cpl))
6710d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
6720d7e13ecSJim Harris 		    aer->log_page_id, NULL, 0);
673bb2f67fdSJim Harris 	else {
6740d787e9bSWojciech Macek 		/* Convert data to host endian */
6750d787e9bSWojciech Macek 		switch (aer->log_page_id) {
6760d787e9bSWojciech Macek 		case NVME_LOG_ERROR:
6770d787e9bSWojciech Macek 			err = (struct nvme_error_information_entry *)aer->log_page_buffer;
6780d787e9bSWojciech Macek 			for (i = 0; i < (aer->ctrlr->cdata.elpe + 1); i++)
6790d787e9bSWojciech Macek 				nvme_error_information_entry_swapbytes(err++);
6800d787e9bSWojciech Macek 			break;
6810d787e9bSWojciech Macek 		case NVME_LOG_HEALTH_INFORMATION:
6820d787e9bSWojciech Macek 			nvme_health_information_page_swapbytes(
6830d787e9bSWojciech Macek 			    (struct nvme_health_information_page *)aer->log_page_buffer);
6840d787e9bSWojciech Macek 			break;
6850d787e9bSWojciech Macek 		case NVME_LOG_FIRMWARE_SLOT:
6860d787e9bSWojciech Macek 			nvme_firmware_page_swapbytes(
6870d787e9bSWojciech Macek 			    (struct nvme_firmware_page *)aer->log_page_buffer);
6880d787e9bSWojciech Macek 			break;
689f439e3a4SAlexander Motin 		case NVME_LOG_CHANGED_NAMESPACE:
690f439e3a4SAlexander Motin 			nvme_ns_list_swapbytes(
691f439e3a4SAlexander Motin 			    (struct nvme_ns_list *)aer->log_page_buffer);
692f439e3a4SAlexander Motin 			break;
6936c99d132SAlexander Motin 		case NVME_LOG_COMMAND_EFFECT:
6946c99d132SAlexander Motin 			nvme_command_effects_page_swapbytes(
6956c99d132SAlexander Motin 			    (struct nvme_command_effects_page *)aer->log_page_buffer);
6966c99d132SAlexander Motin 			break;
6976c99d132SAlexander Motin 		case NVME_LOG_RES_NOTIFICATION:
6986c99d132SAlexander Motin 			nvme_res_notification_page_swapbytes(
6996c99d132SAlexander Motin 			    (struct nvme_res_notification_page *)aer->log_page_buffer);
7006c99d132SAlexander Motin 			break;
7016c99d132SAlexander Motin 		case NVME_LOG_SANITIZE_STATUS:
7026c99d132SAlexander Motin 			nvme_sanitize_status_page_swapbytes(
7036c99d132SAlexander Motin 			    (struct nvme_sanitize_status_page *)aer->log_page_buffer);
7046c99d132SAlexander Motin 			break;
7050d787e9bSWojciech Macek 		case INTEL_LOG_TEMP_STATS:
7060d787e9bSWojciech Macek 			intel_log_temp_stats_swapbytes(
7070d787e9bSWojciech Macek 			    (struct intel_log_temp_stats *)aer->log_page_buffer);
7080d787e9bSWojciech Macek 			break;
7090d787e9bSWojciech Macek 		default:
7100d787e9bSWojciech Macek 			break;
7110d787e9bSWojciech Macek 		}
7120d787e9bSWojciech Macek 
713bb2f67fdSJim Harris 		if (aer->log_page_id == NVME_LOG_HEALTH_INFORMATION) {
714bb2f67fdSJim Harris 			health_info = (struct nvme_health_information_page *)
715bb2f67fdSJim Harris 			    aer->log_page_buffer;
716bb2f67fdSJim Harris 			nvme_ctrlr_log_critical_warnings(aer->ctrlr,
717bb2f67fdSJim Harris 			    health_info->critical_warning);
718bb2f67fdSJim Harris 			/*
719bb2f67fdSJim Harris 			 * Critical warnings reported through the
720bb2f67fdSJim Harris 			 *  SMART/health log page are persistent, so
721bb2f67fdSJim Harris 			 *  clear the associated bits in the async event
722bb2f67fdSJim Harris 			 *  config so that we do not receive repeated
723bb2f67fdSJim Harris 			 *  notifications for the same event.
724bb2f67fdSJim Harris 			 */
7250d787e9bSWojciech Macek 			aer->ctrlr->async_event_config &=
7260d787e9bSWojciech Macek 			    ~health_info->critical_warning;
727bb2f67fdSJim Harris 			nvme_ctrlr_cmd_set_async_event_config(aer->ctrlr,
728bb2f67fdSJim Harris 			    aer->ctrlr->async_event_config, NULL, NULL);
729f439e3a4SAlexander Motin 		} else if (aer->log_page_id == NVME_LOG_CHANGED_NAMESPACE &&
730f439e3a4SAlexander Motin 		    !nvme_use_nvd) {
731f439e3a4SAlexander Motin 			nsl = (struct nvme_ns_list *)aer->log_page_buffer;
732f439e3a4SAlexander Motin 			for (i = 0; i < nitems(nsl->ns) && nsl->ns[i] != 0; i++) {
733f439e3a4SAlexander Motin 				if (nsl->ns[i] > NVME_MAX_NAMESPACES)
734f439e3a4SAlexander Motin 					break;
735f439e3a4SAlexander Motin 				nvme_notify_ns(aer->ctrlr, nsl->ns[i]);
736f439e3a4SAlexander Motin 			}
737bb2f67fdSJim Harris 		}
738bb2f67fdSJim Harris 
7390d7e13ecSJim Harris 		/*
7400d7e13ecSJim Harris 		 * Pass the cpl data from the original async event completion,
7410d7e13ecSJim Harris 		 *  not the log page fetch.
7420d7e13ecSJim Harris 		 */
7430d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
7440d7e13ecSJim Harris 		    aer->log_page_id, aer->log_page_buffer, aer->log_page_size);
745bb2f67fdSJim Harris 	}
7462868353aSJim Harris 
7472868353aSJim Harris 	/*
7482868353aSJim Harris 	 * Repost another asynchronous event request to replace the one
7492868353aSJim Harris 	 *  that just completed.
7502868353aSJim Harris 	 */
7512868353aSJim Harris 	nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
7522868353aSJim Harris }
7532868353aSJim Harris 
754bb0ec6b3SJim Harris static void
7550a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl)
7560a0b08ccSJim Harris {
7570a0b08ccSJim Harris 	struct nvme_async_event_request	*aer = arg;
7580a0b08ccSJim Harris 
759ec526ea9SJim Harris 	if (nvme_completion_is_error(cpl)) {
7600a0b08ccSJim Harris 		/*
761ec526ea9SJim Harris 		 *  Do not retry failed async event requests.  This avoids
762ec526ea9SJim Harris 		 *  infinite loops where a new async event request is submitted
763ec526ea9SJim Harris 		 *  to replace the one just failed, only to fail again and
764ec526ea9SJim Harris 		 *  perpetuate the loop.
7650a0b08ccSJim Harris 		 */
7660a0b08ccSJim Harris 		return;
7670a0b08ccSJim Harris 	}
7680a0b08ccSJim Harris 
7692868353aSJim Harris 	/* Associated log page is in bits 23:16 of completion entry dw0. */
7700d7e13ecSJim Harris 	aer->log_page_id = (cpl->cdw0 & 0xFF0000) >> 16;
7712868353aSJim Harris 
772f439e3a4SAlexander Motin 	nvme_printf(aer->ctrlr, "async event occurred (type 0x%x, info 0x%02x,"
773a6d222ebSAlexander Motin 	    " page 0x%02x)\n", (cpl->cdw0 & 0x07), (cpl->cdw0 & 0xFF00) >> 8,
774547d523eSJim Harris 	    aer->log_page_id);
775547d523eSJim Harris 
7760d7e13ecSJim Harris 	if (is_log_page_id_valid(aer->log_page_id)) {
7772868353aSJim Harris 		aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr,
7780d7e13ecSJim Harris 		    aer->log_page_id);
7792868353aSJim Harris 		memcpy(&aer->cpl, cpl, sizeof(*cpl));
7800d7e13ecSJim Harris 		nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id,
7812868353aSJim Harris 		    NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer,
7822868353aSJim Harris 		    aer->log_page_size, nvme_ctrlr_async_event_log_page_cb,
7832868353aSJim Harris 		    aer);
7842868353aSJim Harris 		/* Wait to notify consumers until after log page is fetched. */
7852868353aSJim Harris 	} else {
7860d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id,
7870d7e13ecSJim Harris 		    NULL, 0);
788038a5ee4SJim Harris 
7890a0b08ccSJim Harris 		/*
7902868353aSJim Harris 		 * Repost another asynchronous event request to replace the one
7912868353aSJim Harris 		 *  that just completed.
7920a0b08ccSJim Harris 		 */
7930a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
7940a0b08ccSJim Harris 	}
7952868353aSJim Harris }
7960a0b08ccSJim Harris 
7970a0b08ccSJim Harris static void
7980a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
7990a0b08ccSJim Harris     struct nvme_async_event_request *aer)
8000a0b08ccSJim Harris {
8010a0b08ccSJim Harris 	struct nvme_request *req;
8020a0b08ccSJim Harris 
8030a0b08ccSJim Harris 	aer->ctrlr = ctrlr;
8041e526bc4SJim Harris 	req = nvme_allocate_request_null(nvme_ctrlr_async_event_cb, aer);
8050a0b08ccSJim Harris 	aer->req = req;
8060a0b08ccSJim Harris 
8070a0b08ccSJim Harris 	/*
80894143332SJim Harris 	 * Disable timeout here, since asynchronous event requests should by
80994143332SJim Harris 	 *  nature never be timed out.
8100a0b08ccSJim Harris 	 */
8117588c6ccSWarner Losh 	req->timeout = false;
8129544e6dcSChuck Tuffli 	req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST;
8130a0b08ccSJim Harris 	nvme_ctrlr_submit_admin_request(ctrlr, req);
8140a0b08ccSJim Harris }
8150a0b08ccSJim Harris 
8160a0b08ccSJim Harris static void
817bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr)
818bb0ec6b3SJim Harris {
819d5fc9821SJim Harris 	struct nvme_completion_poll_status	status;
8200a0b08ccSJim Harris 	struct nvme_async_event_request		*aer;
8210a0b08ccSJim Harris 	uint32_t				i;
822bb0ec6b3SJim Harris 
823f439e3a4SAlexander Motin 	ctrlr->async_event_config = NVME_CRIT_WARN_ST_AVAILABLE_SPARE |
824f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_DEVICE_RELIABILITY |
825f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_READ_ONLY |
826f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP;
827f439e3a4SAlexander Motin 	if (ctrlr->cdata.ver >= NVME_REV(1, 2))
82834a6ad84SWarner Losh 		ctrlr->async_event_config |=
82934a6ad84SWarner Losh 		    ctrlr->cdata.oaes & (NVME_ASYNC_EVENT_NS_ATTRIBUTE |
83034a6ad84SWarner Losh 			NVME_ASYNC_EVENT_FW_ACTIVATE);
831d5fc9821SJim Harris 
83229077eb4SWarner Losh 	status.done = 0;
833d5fc9821SJim Harris 	nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD,
834d5fc9821SJim Harris 	    0, NULL, 0, nvme_completion_poll_cb, &status);
835ab0681aaSWarner Losh 	nvme_completion_poll(&status);
836d5fc9821SJim Harris 	if (nvme_completion_is_error(&status.cpl) ||
837d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0xFFFF ||
838d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0x0000) {
839d5fc9821SJim Harris 		nvme_printf(ctrlr, "temperature threshold not supported\n");
840f439e3a4SAlexander Motin 	} else
841f439e3a4SAlexander Motin 		ctrlr->async_event_config |= NVME_CRIT_WARN_ST_TEMPERATURE;
842d5fc9821SJim Harris 
843bb2f67fdSJim Harris 	nvme_ctrlr_cmd_set_async_event_config(ctrlr,
844bb2f67fdSJim Harris 	    ctrlr->async_event_config, NULL, NULL);
845bb0ec6b3SJim Harris 
846bb0ec6b3SJim Harris 	/* aerl is a zero-based value, so we need to add 1 here. */
8470a0b08ccSJim Harris 	ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1));
848bb0ec6b3SJim Harris 
8490a0b08ccSJim Harris 	for (i = 0; i < ctrlr->num_aers; i++) {
8500a0b08ccSJim Harris 		aer = &ctrlr->aer[i];
8510a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(ctrlr, aer);
8520a0b08ccSJim Harris 	}
853bb0ec6b3SJim Harris }
854bb0ec6b3SJim Harris 
855bb0ec6b3SJim Harris static void
856bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr)
857bb0ec6b3SJim Harris {
858bb0ec6b3SJim Harris 
859bb0ec6b3SJim Harris 	ctrlr->int_coal_time = 0;
860bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_time",
861bb0ec6b3SJim Harris 	    &ctrlr->int_coal_time);
862bb0ec6b3SJim Harris 
863bb0ec6b3SJim Harris 	ctrlr->int_coal_threshold = 0;
864bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold",
865bb0ec6b3SJim Harris 	    &ctrlr->int_coal_threshold);
866bb0ec6b3SJim Harris 
867bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time,
868bb0ec6b3SJim Harris 	    ctrlr->int_coal_threshold, NULL, NULL);
869bb0ec6b3SJim Harris }
870bb0ec6b3SJim Harris 
871be34f216SJim Harris static void
87267abaee9SAlexander Motin nvme_ctrlr_hmb_free(struct nvme_controller *ctrlr)
87367abaee9SAlexander Motin {
87467abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
87567abaee9SAlexander Motin 	int i;
87667abaee9SAlexander Motin 
87767abaee9SAlexander Motin 	if (ctrlr->hmb_desc_paddr) {
87867abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map);
87967abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
88067abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
88167abaee9SAlexander Motin 		ctrlr->hmb_desc_paddr = 0;
88267abaee9SAlexander Motin 	}
88367abaee9SAlexander Motin 	if (ctrlr->hmb_desc_tag) {
88467abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_desc_tag);
885b2cdfb72SAlexander Motin 		ctrlr->hmb_desc_tag = NULL;
88667abaee9SAlexander Motin 	}
88767abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
88867abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
88967abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_tag, hmbc->hmbc_map);
89067abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
89167abaee9SAlexander Motin 		    hmbc->hmbc_map);
89267abaee9SAlexander Motin 	}
89367abaee9SAlexander Motin 	ctrlr->hmb_nchunks = 0;
89467abaee9SAlexander Motin 	if (ctrlr->hmb_tag) {
89567abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_tag);
89667abaee9SAlexander Motin 		ctrlr->hmb_tag = NULL;
89767abaee9SAlexander Motin 	}
89867abaee9SAlexander Motin 	if (ctrlr->hmb_chunks) {
89967abaee9SAlexander Motin 		free(ctrlr->hmb_chunks, M_NVME);
90067abaee9SAlexander Motin 		ctrlr->hmb_chunks = NULL;
90167abaee9SAlexander Motin 	}
90267abaee9SAlexander Motin }
90367abaee9SAlexander Motin 
90467abaee9SAlexander Motin static void
90567abaee9SAlexander Motin nvme_ctrlr_hmb_alloc(struct nvme_controller *ctrlr)
90667abaee9SAlexander Motin {
90767abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
90867abaee9SAlexander Motin 	size_t pref, min, minc, size;
90967abaee9SAlexander Motin 	int err, i;
91067abaee9SAlexander Motin 	uint64_t max;
91167abaee9SAlexander Motin 
9121c7dd40eSAlexander Motin 	/* Limit HMB to 5% of RAM size per device by default. */
9131c7dd40eSAlexander Motin 	max = (uint64_t)physmem * PAGE_SIZE / 20;
91467abaee9SAlexander Motin 	TUNABLE_UINT64_FETCH("hw.nvme.hmb_max", &max);
91567abaee9SAlexander Motin 
9163740a8dbSWarner Losh 	/*
9173740a8dbSWarner Losh 	 * Units of Host Memory Buffer in the Identify info are always in terms
9183740a8dbSWarner Losh 	 * of 4k units.
9193740a8dbSWarner Losh 	 */
920214df80aSWarner Losh 	min = (long long unsigned)ctrlr->cdata.hmmin * NVME_HMB_UNITS;
9216de4e458SAlexander Motin 	if (max == 0 || max < min)
92267abaee9SAlexander Motin 		return;
923214df80aSWarner Losh 	pref = MIN((long long unsigned)ctrlr->cdata.hmpre * NVME_HMB_UNITS, max);
9243740a8dbSWarner Losh 	minc = MAX(ctrlr->cdata.hmminds * NVME_HMB_UNITS, ctrlr->page_size);
92567abaee9SAlexander Motin 	if (min > 0 && ctrlr->cdata.hmmaxd > 0)
92667abaee9SAlexander Motin 		minc = MAX(minc, min / ctrlr->cdata.hmmaxd);
92767abaee9SAlexander Motin 	ctrlr->hmb_chunk = pref;
92867abaee9SAlexander Motin 
92967abaee9SAlexander Motin again:
9303740a8dbSWarner Losh 	/*
9313740a8dbSWarner Losh 	 * However, the chunk sizes, number of chunks, and alignment of chunks
9323740a8dbSWarner Losh 	 * are all based on the current MPS (ctrlr->page_size).
9333740a8dbSWarner Losh 	 */
9343740a8dbSWarner Losh 	ctrlr->hmb_chunk = roundup2(ctrlr->hmb_chunk, ctrlr->page_size);
93567abaee9SAlexander Motin 	ctrlr->hmb_nchunks = howmany(pref, ctrlr->hmb_chunk);
93667abaee9SAlexander Motin 	if (ctrlr->cdata.hmmaxd > 0 && ctrlr->hmb_nchunks > ctrlr->cdata.hmmaxd)
93767abaee9SAlexander Motin 		ctrlr->hmb_nchunks = ctrlr->cdata.hmmaxd;
93867abaee9SAlexander Motin 	ctrlr->hmb_chunks = malloc(sizeof(struct nvme_hmb_chunk) *
93967abaee9SAlexander Motin 	    ctrlr->hmb_nchunks, M_NVME, M_WAITOK);
94067abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
9413740a8dbSWarner Losh 	    ctrlr->page_size, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
94267abaee9SAlexander Motin 	    ctrlr->hmb_chunk, 1, ctrlr->hmb_chunk, 0, NULL, NULL, &ctrlr->hmb_tag);
94367abaee9SAlexander Motin 	if (err != 0) {
94467abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB tag create failed %d\n", err);
94567abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
94667abaee9SAlexander Motin 		return;
94767abaee9SAlexander Motin 	}
94867abaee9SAlexander Motin 
94967abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
95067abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
95167abaee9SAlexander Motin 		if (bus_dmamem_alloc(ctrlr->hmb_tag,
95267abaee9SAlexander Motin 		    (void **)&hmbc->hmbc_vaddr, BUS_DMA_NOWAIT,
95367abaee9SAlexander Motin 		    &hmbc->hmbc_map)) {
95467abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to alloc HMB\n");
95567abaee9SAlexander Motin 			break;
95667abaee9SAlexander Motin 		}
95767abaee9SAlexander Motin 		if (bus_dmamap_load(ctrlr->hmb_tag, hmbc->hmbc_map,
95867abaee9SAlexander Motin 		    hmbc->hmbc_vaddr, ctrlr->hmb_chunk, nvme_single_map,
95967abaee9SAlexander Motin 		    &hmbc->hmbc_paddr, BUS_DMA_NOWAIT) != 0) {
96067abaee9SAlexander Motin 			bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
96167abaee9SAlexander Motin 			    hmbc->hmbc_map);
96267abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to load HMB\n");
96367abaee9SAlexander Motin 			break;
96467abaee9SAlexander Motin 		}
96567abaee9SAlexander Motin 		bus_dmamap_sync(ctrlr->hmb_tag, hmbc->hmbc_map,
96667abaee9SAlexander Motin 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
96767abaee9SAlexander Motin 	}
96867abaee9SAlexander Motin 
96967abaee9SAlexander Motin 	if (i < ctrlr->hmb_nchunks && i * ctrlr->hmb_chunk < min &&
97067abaee9SAlexander Motin 	    ctrlr->hmb_chunk / 2 >= minc) {
97167abaee9SAlexander Motin 		ctrlr->hmb_nchunks = i;
97267abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
97367abaee9SAlexander Motin 		ctrlr->hmb_chunk /= 2;
97467abaee9SAlexander Motin 		goto again;
97567abaee9SAlexander Motin 	}
97667abaee9SAlexander Motin 	ctrlr->hmb_nchunks = i;
97767abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks * ctrlr->hmb_chunk < min) {
97867abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
97967abaee9SAlexander Motin 		return;
98067abaee9SAlexander Motin 	}
98167abaee9SAlexander Motin 
98267abaee9SAlexander Motin 	size = sizeof(struct nvme_hmb_desc) * ctrlr->hmb_nchunks;
98367abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
98467abaee9SAlexander Motin 	    16, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
98567abaee9SAlexander Motin 	    size, 1, size, 0, NULL, NULL, &ctrlr->hmb_desc_tag);
98667abaee9SAlexander Motin 	if (err != 0) {
98767abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB desc tag create failed %d\n", err);
98867abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
98967abaee9SAlexander Motin 		return;
99067abaee9SAlexander Motin 	}
99167abaee9SAlexander Motin 	if (bus_dmamem_alloc(ctrlr->hmb_desc_tag,
99267abaee9SAlexander Motin 	    (void **)&ctrlr->hmb_desc_vaddr, BUS_DMA_WAITOK,
99367abaee9SAlexander Motin 	    &ctrlr->hmb_desc_map)) {
99467abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to alloc HMB desc\n");
99567abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
99667abaee9SAlexander Motin 		return;
99767abaee9SAlexander Motin 	}
99867abaee9SAlexander Motin 	if (bus_dmamap_load(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
99967abaee9SAlexander Motin 	    ctrlr->hmb_desc_vaddr, size, nvme_single_map,
100067abaee9SAlexander Motin 	    &ctrlr->hmb_desc_paddr, BUS_DMA_NOWAIT) != 0) {
100167abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
100267abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
100367abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to load HMB desc\n");
100467abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
100567abaee9SAlexander Motin 		return;
100667abaee9SAlexander Motin 	}
100767abaee9SAlexander Motin 
100867abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
1009d9b7301bSMark Johnston 		memset(&ctrlr->hmb_desc_vaddr[i], 0,
1010d9b7301bSMark Johnston 		    sizeof(struct nvme_hmb_desc));
101167abaee9SAlexander Motin 		ctrlr->hmb_desc_vaddr[i].addr =
101267abaee9SAlexander Motin 		    htole64(ctrlr->hmb_chunks[i].hmbc_paddr);
10133740a8dbSWarner Losh 		ctrlr->hmb_desc_vaddr[i].size = htole32(ctrlr->hmb_chunk / ctrlr->page_size);
101467abaee9SAlexander Motin 	}
101567abaee9SAlexander Motin 	bus_dmamap_sync(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
101667abaee9SAlexander Motin 	    BUS_DMASYNC_PREWRITE);
101767abaee9SAlexander Motin 
101867abaee9SAlexander Motin 	nvme_printf(ctrlr, "Allocated %lluMB host memory buffer\n",
101967abaee9SAlexander Motin 	    (long long unsigned)ctrlr->hmb_nchunks * ctrlr->hmb_chunk
102067abaee9SAlexander Motin 	    / 1024 / 1024);
102167abaee9SAlexander Motin }
102267abaee9SAlexander Motin 
102367abaee9SAlexander Motin static void
102467abaee9SAlexander Motin nvme_ctrlr_hmb_enable(struct nvme_controller *ctrlr, bool enable, bool memret)
102567abaee9SAlexander Motin {
102667abaee9SAlexander Motin 	struct nvme_completion_poll_status	status;
102767abaee9SAlexander Motin 	uint32_t cdw11;
102867abaee9SAlexander Motin 
102967abaee9SAlexander Motin 	cdw11 = 0;
103067abaee9SAlexander Motin 	if (enable)
103167abaee9SAlexander Motin 		cdw11 |= 1;
103267abaee9SAlexander Motin 	if (memret)
103367abaee9SAlexander Motin 		cdw11 |= 2;
103467abaee9SAlexander Motin 	status.done = 0;
103567abaee9SAlexander Motin 	nvme_ctrlr_cmd_set_feature(ctrlr, NVME_FEAT_HOST_MEMORY_BUFFER, cdw11,
10363740a8dbSWarner Losh 	    ctrlr->hmb_nchunks * ctrlr->hmb_chunk / ctrlr->page_size,
10373740a8dbSWarner Losh 	    ctrlr->hmb_desc_paddr, ctrlr->hmb_desc_paddr >> 32,
10383740a8dbSWarner Losh 	    ctrlr->hmb_nchunks, NULL, 0,
103967abaee9SAlexander Motin 	    nvme_completion_poll_cb, &status);
104067abaee9SAlexander Motin 	nvme_completion_poll(&status);
104167abaee9SAlexander Motin 	if (nvme_completion_is_error(&status.cpl))
104267abaee9SAlexander Motin 		nvme_printf(ctrlr, "nvme_ctrlr_hmb_enable failed!\n");
104367abaee9SAlexander Motin }
104467abaee9SAlexander Motin 
104567abaee9SAlexander Motin static void
10464d547561SWarner Losh nvme_ctrlr_start(void *ctrlr_arg, bool resetting)
1047bb0ec6b3SJim Harris {
1048bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = ctrlr_arg;
10492b647da7SJim Harris 	uint32_t old_num_io_queues;
1050b846efd7SJim Harris 	int i;
1051b846efd7SJim Harris 
1052bad42df9SColin Percival 	TSENTER();
1053bad42df9SColin Percival 
10542b647da7SJim Harris 	/*
10552b647da7SJim Harris 	 * Only reset adminq here when we are restarting the
10562b647da7SJim Harris 	 *  controller after a reset.  During initialization,
10572b647da7SJim Harris 	 *  we have already submitted admin commands to get
10582b647da7SJim Harris 	 *  the number of I/O queues supported, so cannot reset
10592b647da7SJim Harris 	 *  the adminq again here.
10602b647da7SJim Harris 	 */
1061ac90f70dSAlexander Motin 	if (resetting) {
1062cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->adminq);
1063ac90f70dSAlexander Motin 		nvme_admin_qpair_enable(&ctrlr->adminq);
1064ac90f70dSAlexander Motin 	}
10652b647da7SJim Harris 
1066701267adSAlexander Motin 	if (ctrlr->ioq != NULL) {
1067cb5b7c13SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
1068cb5b7c13SJim Harris 			nvme_qpair_reset(&ctrlr->ioq[i]);
1069701267adSAlexander Motin 	}
1070cb5b7c13SJim Harris 
1071701267adSAlexander Motin 	/*
1072701267adSAlexander Motin 	 * If it was a reset on initialization command timeout, just
1073701267adSAlexander Motin 	 * return here, letting initialization code fail gracefully.
1074701267adSAlexander Motin 	 */
1075701267adSAlexander Motin 	if (resetting && !ctrlr->is_initialized)
1076701267adSAlexander Motin 		return;
1077701267adSAlexander Motin 
1078ac90f70dSAlexander Motin 	if (resetting && nvme_ctrlr_identify(ctrlr) != 0) {
1079232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1080be34f216SJim Harris 		return;
1081232e2edbSJim Harris 	}
1082bb0ec6b3SJim Harris 
10832b647da7SJim Harris 	/*
10842b647da7SJim Harris 	 * The number of qpairs are determined during controller initialization,
10852b647da7SJim Harris 	 *  including using NVMe SET_FEATURES/NUMBER_OF_QUEUES to determine the
10862b647da7SJim Harris 	 *  HW limit.  We call SET_FEATURES again here so that it gets called
10872b647da7SJim Harris 	 *  after any reset for controllers that depend on the driver to
10882b647da7SJim Harris 	 *  explicit specify how many queues it will use.  This value should
10892b647da7SJim Harris 	 *  never change between resets, so panic if somehow that does happen.
10902b647da7SJim Harris 	 */
10914d547561SWarner Losh 	if (resetting) {
10922b647da7SJim Harris 		old_num_io_queues = ctrlr->num_io_queues;
1093232e2edbSJim Harris 		if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) {
1094232e2edbSJim Harris 			nvme_ctrlr_fail(ctrlr);
1095be34f216SJim Harris 			return;
1096232e2edbSJim Harris 		}
1097bb0ec6b3SJim Harris 
10982b647da7SJim Harris 		if (old_num_io_queues != ctrlr->num_io_queues) {
10997b036d77SJim Harris 			panic("num_io_queues changed from %u to %u",
11007b036d77SJim Harris 			      old_num_io_queues, ctrlr->num_io_queues);
11017b036d77SJim Harris 		}
11022b647da7SJim Harris 	}
11032b647da7SJim Harris 
110467abaee9SAlexander Motin 	if (ctrlr->cdata.hmpre > 0 && ctrlr->hmb_nchunks == 0) {
110567abaee9SAlexander Motin 		nvme_ctrlr_hmb_alloc(ctrlr);
110667abaee9SAlexander Motin 		if (ctrlr->hmb_nchunks > 0)
110767abaee9SAlexander Motin 			nvme_ctrlr_hmb_enable(ctrlr, true, false);
110867abaee9SAlexander Motin 	} else if (ctrlr->hmb_nchunks > 0)
110967abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, true, true);
111067abaee9SAlexander Motin 
1111232e2edbSJim Harris 	if (nvme_ctrlr_create_qpairs(ctrlr) != 0) {
1112232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1113be34f216SJim Harris 		return;
1114232e2edbSJim Harris 	}
1115bb0ec6b3SJim Harris 
1116232e2edbSJim Harris 	if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) {
1117232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1118be34f216SJim Harris 		return;
1119232e2edbSJim Harris 	}
1120bb0ec6b3SJim Harris 
1121bb0ec6b3SJim Harris 	nvme_ctrlr_configure_aer(ctrlr);
1122bb0ec6b3SJim Harris 	nvme_ctrlr_configure_int_coalescing(ctrlr);
1123bb0ec6b3SJim Harris 
1124b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
1125b846efd7SJim Harris 		nvme_io_qpair_enable(&ctrlr->ioq[i]);
1126bad42df9SColin Percival 	TSEXIT();
1127bb0ec6b3SJim Harris }
1128bb0ec6b3SJim Harris 
1129be34f216SJim Harris void
1130be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg)
1131be34f216SJim Harris {
1132be34f216SJim Harris 	struct nvme_controller *ctrlr = arg;
113366e59850SWarner Losh 
1134bad42df9SColin Percival 	TSENTER();
1135bad42df9SColin Percival 
1136701267adSAlexander Motin 	if (nvme_ctrlr_hw_reset(ctrlr) != 0) {
1137701267adSAlexander Motin fail:
113866e59850SWarner Losh 		nvme_ctrlr_fail(ctrlr);
113992390644SAlexander Motin 		config_intrhook_disestablish(&ctrlr->config_hook);
114066e59850SWarner Losh 		return;
114166e59850SWarner Losh 	}
114266e59850SWarner Losh 
11432b647da7SJim Harris 	nvme_qpair_reset(&ctrlr->adminq);
11442b647da7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
11452b647da7SJim Harris 
1146ac90f70dSAlexander Motin 	if (nvme_ctrlr_identify(ctrlr) == 0 &&
1147ac90f70dSAlexander Motin 	    nvme_ctrlr_set_num_qpairs(ctrlr) == 0 &&
11482b647da7SJim Harris 	    nvme_ctrlr_construct_io_qpairs(ctrlr) == 0)
11494d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, false);
11502b647da7SJim Harris 	else
1151701267adSAlexander Motin 		goto fail;
11522b647da7SJim Harris 
11532b647da7SJim Harris 	nvme_sysctl_initialize_ctrlr(ctrlr);
1154be34f216SJim Harris 	config_intrhook_disestablish(&ctrlr->config_hook);
1155496a2752SJim Harris 
1156496a2752SJim Harris 	ctrlr->is_initialized = 1;
1157496a2752SJim Harris 	nvme_notify_new_controller(ctrlr);
1158bad42df9SColin Percival 	TSEXIT();
1159b846efd7SJim Harris }
1160b846efd7SJim Harris 
1161bb0ec6b3SJim Harris static void
116248ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending)
116312d191ecSJim Harris {
116412d191ecSJim Harris 	struct nvme_controller	*ctrlr = arg;
116548ce3178SJim Harris 	int			status;
116612d191ecSJim Harris 
1167244b8053SWarner Losh 	nvme_ctrlr_devctl_log(ctrlr, "RESET", "resetting controller");
116848ce3178SJim Harris 	status = nvme_ctrlr_hw_reset(ctrlr);
116948ce3178SJim Harris 	if (status == 0)
11704d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, true);
1171232e2edbSJim Harris 	else
1172232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1173f37c22a3SJim Harris 
1174f37c22a3SJim Harris 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
117512d191ecSJim Harris }
117612d191ecSJim Harris 
1177bb1c7be4SWarner Losh /*
1178bb1c7be4SWarner Losh  * Poll all the queues enabled on the device for completion.
1179bb1c7be4SWarner Losh  */
1180bb1c7be4SWarner Losh void
1181bb1c7be4SWarner Losh nvme_ctrlr_poll(struct nvme_controller *ctrlr)
1182bb1c7be4SWarner Losh {
1183bb1c7be4SWarner Losh 	int i;
1184bb1c7be4SWarner Losh 
1185bb1c7be4SWarner Losh 	nvme_qpair_process_completions(&ctrlr->adminq);
1186bb1c7be4SWarner Losh 
1187bb1c7be4SWarner Losh 	for (i = 0; i < ctrlr->num_io_queues; i++)
1188bb1c7be4SWarner Losh 		if (ctrlr->ioq && ctrlr->ioq[i].cpl)
1189bb1c7be4SWarner Losh 			nvme_qpair_process_completions(&ctrlr->ioq[i]);
1190bb1c7be4SWarner Losh }
1191bb1c7be4SWarner Losh 
1192bb1c7be4SWarner Losh /*
11934d547561SWarner Losh  * Poll the single-vector interrupt case: num_io_queues will be 1 and
1194bb1c7be4SWarner Losh  * there's only a single vector. While we're polling, we mask further
1195bb1c7be4SWarner Losh  * interrupts in the controller.
1196bb1c7be4SWarner Losh  */
1197f24c011bSWarner Losh void
1198e3bdf3daSAlexander Motin nvme_ctrlr_shared_handler(void *arg)
1199bb0ec6b3SJim Harris {
1200bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = arg;
1201bb0ec6b3SJim Harris 
12024d6abcb1SJim Harris 	nvme_mmio_write_4(ctrlr, intms, 1);
1203bb1c7be4SWarner Losh 	nvme_ctrlr_poll(ctrlr);
1204bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, intmc, 1);
1205bb0ec6b3SJim Harris }
1206bb0ec6b3SJim Harris 
12077c3f19d7SJim Harris static void
12087c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl)
12097c3f19d7SJim Harris {
12107c3f19d7SJim Harris 	struct nvme_pt_command *pt = arg;
1211c252f637SAlexander Motin 	struct mtx *mtx = pt->driver_lock;
12120d787e9bSWojciech Macek 	uint16_t status;
12137c3f19d7SJim Harris 
12147c3f19d7SJim Harris 	bzero(&pt->cpl, sizeof(pt->cpl));
12157c3f19d7SJim Harris 	pt->cpl.cdw0 = cpl->cdw0;
12160d787e9bSWojciech Macek 
12170d787e9bSWojciech Macek 	status = cpl->status;
12188488fc41SJohn Baldwin 	status &= ~NVMEM(NVME_STATUS_P);
12190d787e9bSWojciech Macek 	pt->cpl.status = status;
12207c3f19d7SJim Harris 
1221c252f637SAlexander Motin 	mtx_lock(mtx);
1222c252f637SAlexander Motin 	pt->driver_lock = NULL;
12237c3f19d7SJim Harris 	wakeup(pt);
1224c252f637SAlexander Motin 	mtx_unlock(mtx);
12257c3f19d7SJim Harris }
12267c3f19d7SJim Harris 
12277c3f19d7SJim Harris int
12287c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
12297c3f19d7SJim Harris     struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer,
12307c3f19d7SJim Harris     int is_admin_cmd)
12317c3f19d7SJim Harris {
12327c3f19d7SJim Harris 	struct nvme_request	*req;
12337c3f19d7SJim Harris 	struct mtx		*mtx;
12347c3f19d7SJim Harris 	struct buf		*buf = NULL;
12357c3f19d7SJim Harris 	int			ret = 0;
12367c3f19d7SJim Harris 
12377b68ae1eSJim Harris 	if (pt->len > 0) {
12387b68ae1eSJim Harris 		if (pt->len > ctrlr->max_xfer_size) {
12397b68ae1eSJim Harris 			nvme_printf(ctrlr, "pt->len (%d) "
12407b68ae1eSJim Harris 			    "exceeds max_xfer_size (%d)\n", pt->len,
12417b68ae1eSJim Harris 			    ctrlr->max_xfer_size);
12427b68ae1eSJim Harris 			return EIO;
12437b68ae1eSJim Harris 		}
12447c3f19d7SJim Harris 		if (is_user_buffer) {
12457c3f19d7SJim Harris 			/*
12467c3f19d7SJim Harris 			 * Ensure the user buffer is wired for the duration of
12474d547561SWarner Losh 			 *  this pass-through command.
12487c3f19d7SJim Harris 			 */
12497c3f19d7SJim Harris 			PHOLD(curproc);
1250756a5412SGleb Smirnoff 			buf = uma_zalloc(pbuf_zone, M_WAITOK);
12517c3f19d7SJim Harris 			buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE;
125244ca4575SBrooks Davis 			if (vmapbuf(buf, pt->buf, pt->len, 1) < 0) {
12537c3f19d7SJim Harris 				ret = EFAULT;
12547c3f19d7SJim Harris 				goto err;
12557c3f19d7SJim Harris 			}
12567c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(buf->b_data, pt->len,
12577c3f19d7SJim Harris 			    nvme_pt_done, pt);
12587c3f19d7SJim Harris 		} else
12597c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(pt->buf, pt->len,
12607c3f19d7SJim Harris 			    nvme_pt_done, pt);
12617b68ae1eSJim Harris 	} else
12627c3f19d7SJim Harris 		req = nvme_allocate_request_null(nvme_pt_done, pt);
12637c3f19d7SJim Harris 
12640d787e9bSWojciech Macek 	/* Assume user space already converted to little-endian */
12659544e6dcSChuck Tuffli 	req->cmd.opc = pt->cmd.opc;
12669544e6dcSChuck Tuffli 	req->cmd.fuse = pt->cmd.fuse;
126791182bcfSWarner Losh 	req->cmd.rsvd2 = pt->cmd.rsvd2;
126891182bcfSWarner Losh 	req->cmd.rsvd3 = pt->cmd.rsvd3;
12697c3f19d7SJim Harris 	req->cmd.cdw10 = pt->cmd.cdw10;
12707c3f19d7SJim Harris 	req->cmd.cdw11 = pt->cmd.cdw11;
12717c3f19d7SJim Harris 	req->cmd.cdw12 = pt->cmd.cdw12;
12727c3f19d7SJim Harris 	req->cmd.cdw13 = pt->cmd.cdw13;
12737c3f19d7SJim Harris 	req->cmd.cdw14 = pt->cmd.cdw14;
12747c3f19d7SJim Harris 	req->cmd.cdw15 = pt->cmd.cdw15;
12757c3f19d7SJim Harris 
12760d787e9bSWojciech Macek 	req->cmd.nsid = htole32(nsid);
12777c3f19d7SJim Harris 
1278c252f637SAlexander Motin 	mtx = mtx_pool_find(mtxpool_sleep, pt);
12797c3f19d7SJim Harris 	pt->driver_lock = mtx;
12807c3f19d7SJim Harris 
12817c3f19d7SJim Harris 	if (is_admin_cmd)
12827c3f19d7SJim Harris 		nvme_ctrlr_submit_admin_request(ctrlr, req);
12837c3f19d7SJim Harris 	else
12847c3f19d7SJim Harris 		nvme_ctrlr_submit_io_request(ctrlr, req);
12857c3f19d7SJim Harris 
1286c252f637SAlexander Motin 	mtx_lock(mtx);
1287c252f637SAlexander Motin 	while (pt->driver_lock != NULL)
12887c3f19d7SJim Harris 		mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0);
12897c3f19d7SJim Harris 	mtx_unlock(mtx);
12907c3f19d7SJim Harris 
12917c3f19d7SJim Harris 	if (buf != NULL) {
12927ea866ebSDavid Sloan 		vunmapbuf(buf);
12937ea866ebSDavid Sloan err:
1294756a5412SGleb Smirnoff 		uma_zfree(pbuf_zone, buf);
12957c3f19d7SJim Harris 		PRELE(curproc);
12967c3f19d7SJim Harris 	}
12977c3f19d7SJim Harris 
12987c3f19d7SJim Harris 	return (ret);
12997c3f19d7SJim Harris }
13007c3f19d7SJim Harris 
1301bb0ec6b3SJim Harris static int
1302bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag,
1303bb0ec6b3SJim Harris     struct thread *td)
1304bb0ec6b3SJim Harris {
1305bb0ec6b3SJim Harris 	struct nvme_controller			*ctrlr;
13067c3f19d7SJim Harris 	struct nvme_pt_command			*pt;
1307bb0ec6b3SJim Harris 
1308bb0ec6b3SJim Harris 	ctrlr = cdev->si_drv1;
1309bb0ec6b3SJim Harris 
1310bb0ec6b3SJim Harris 	switch (cmd) {
1311b846efd7SJim Harris 	case NVME_RESET_CONTROLLER:
1312b846efd7SJim Harris 		nvme_ctrlr_reset(ctrlr);
1313b846efd7SJim Harris 		break;
13147c3f19d7SJim Harris 	case NVME_PASSTHROUGH_CMD:
13157c3f19d7SJim Harris 		pt = (struct nvme_pt_command *)arg;
13160d787e9bSWojciech Macek 		return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, le32toh(pt->cmd.nsid),
13177c3f19d7SJim Harris 		    1 /* is_user_buffer */, 1 /* is_admin_cmd */));
1318a7bf63beSAlexander Motin 	case NVME_GET_NSID:
1319a7bf63beSAlexander Motin 	{
1320a7bf63beSAlexander Motin 		struct nvme_get_nsid *gnsid = (struct nvme_get_nsid *)arg;
1321a7bf63beSAlexander Motin 		strncpy(gnsid->cdev, device_get_nameunit(ctrlr->dev),
1322a7bf63beSAlexander Motin 		    sizeof(gnsid->cdev));
13234053f8acSDavid Bright 		gnsid->cdev[sizeof(gnsid->cdev) - 1] = '\0';
1324a7bf63beSAlexander Motin 		gnsid->nsid = 0;
1325a7bf63beSAlexander Motin 		break;
1326a7bf63beSAlexander Motin 	}
1327e32d47f3SDavid Bright 	case NVME_GET_MAX_XFER_SIZE:
1328e32d47f3SDavid Bright 		*(uint64_t *)arg = ctrlr->max_xfer_size;
1329e32d47f3SDavid Bright 		break;
1330bb0ec6b3SJim Harris 	default:
1331bb0ec6b3SJim Harris 		return (ENOTTY);
1332bb0ec6b3SJim Harris 	}
1333bb0ec6b3SJim Harris 
1334bb0ec6b3SJim Harris 	return (0);
1335bb0ec6b3SJim Harris }
1336bb0ec6b3SJim Harris 
1337bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = {
1338bb0ec6b3SJim Harris 	.d_version =	D_VERSION,
1339bb0ec6b3SJim Harris 	.d_flags =	0,
1340bb0ec6b3SJim Harris 	.d_ioctl =	nvme_ctrlr_ioctl
1341bb0ec6b3SJim Harris };
1342bb0ec6b3SJim Harris 
1343bb0ec6b3SJim Harris int
1344bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev)
1345bb0ec6b3SJim Harris {
1346e134ecdcSAlexander Motin 	struct make_dev_args	md_args;
13470d787e9bSWojciech Macek 	uint32_t	cap_lo;
13480d787e9bSWojciech Macek 	uint32_t	cap_hi;
13490bed3eabSAlexander Motin 	uint32_t	to, vs, pmrcap;
1350f42ca756SJim Harris 	int		status, timeout_period;
1351bb0ec6b3SJim Harris 
1352bb0ec6b3SJim Harris 	ctrlr->dev = dev;
1353bb0ec6b3SJim Harris 
1354a90b8104SJim Harris 	mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF);
13551eab19cbSAlexander Motin 	if (bus_get_domain(dev, &ctrlr->domain) != 0)
13561eab19cbSAlexander Motin 		ctrlr->domain = 0;
1357a90b8104SJim Harris 
13586af6a52eSWarner Losh 	ctrlr->cap_lo = cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
1359c44441f8SAlexander Motin 	if (bootverbose) {
1360c44441f8SAlexander Motin 		device_printf(dev, "CapLo: 0x%08x: MQES %u%s%s%s%s, TO %u\n",
1361c44441f8SAlexander Motin 		    cap_lo, NVME_CAP_LO_MQES(cap_lo),
1362c44441f8SAlexander Motin 		    NVME_CAP_LO_CQR(cap_lo) ? ", CQR" : "",
1363c44441f8SAlexander Motin 		    NVME_CAP_LO_AMS(cap_lo) ? ", AMS" : "",
1364c44441f8SAlexander Motin 		    (NVME_CAP_LO_AMS(cap_lo) & 0x1) ? " WRRwUPC" : "",
1365c44441f8SAlexander Motin 		    (NVME_CAP_LO_AMS(cap_lo) & 0x2) ? " VS" : "",
1366c44441f8SAlexander Motin 		    NVME_CAP_LO_TO(cap_lo));
1367c44441f8SAlexander Motin 	}
13686af6a52eSWarner Losh 	ctrlr->cap_hi = cap_hi = nvme_mmio_read_4(ctrlr, cap_hi);
1369c44441f8SAlexander Motin 	if (bootverbose) {
1370c44441f8SAlexander Motin 		device_printf(dev, "CapHi: 0x%08x: DSTRD %u%s, CSS %x%s, "
1371b46c7b1eSAlexander Motin 		    "CPS %x, MPSMIN %u, MPSMAX %u%s%s%s%s%s\n", cap_hi,
1372c44441f8SAlexander Motin 		    NVME_CAP_HI_DSTRD(cap_hi),
13730bed3eabSAlexander Motin 		    NVME_CAP_HI_NSSRS(cap_hi) ? ", NSSRS" : "",
1374c44441f8SAlexander Motin 		    NVME_CAP_HI_CSS(cap_hi),
13750bed3eabSAlexander Motin 		    NVME_CAP_HI_BPS(cap_hi) ? ", BPS" : "",
1376b46c7b1eSAlexander Motin 		    NVME_CAP_HI_CPS(cap_hi),
1377c44441f8SAlexander Motin 		    NVME_CAP_HI_MPSMIN(cap_hi),
1378c44441f8SAlexander Motin 		    NVME_CAP_HI_MPSMAX(cap_hi),
13790bed3eabSAlexander Motin 		    NVME_CAP_HI_PMRS(cap_hi) ? ", PMRS" : "",
1380b46c7b1eSAlexander Motin 		    NVME_CAP_HI_CMBS(cap_hi) ? ", CMBS" : "",
1381b46c7b1eSAlexander Motin 		    NVME_CAP_HI_NSSS(cap_hi) ? ", NSSS" : "",
1382b46c7b1eSAlexander Motin 		    NVME_CAP_HI_CRWMS(cap_hi) ? ", CRWMS" : "",
1383b46c7b1eSAlexander Motin 		    NVME_CAP_HI_CRIMS(cap_hi) ? ", CRIMS" : "");
1384c44441f8SAlexander Motin 	}
1385c44441f8SAlexander Motin 	if (bootverbose) {
1386c44441f8SAlexander Motin 		vs = nvme_mmio_read_4(ctrlr, vs);
1387c44441f8SAlexander Motin 		device_printf(dev, "Version: 0x%08x: %d.%d\n", vs,
1388c44441f8SAlexander Motin 		    NVME_MAJOR(vs), NVME_MINOR(vs));
1389c44441f8SAlexander Motin 	}
13900bed3eabSAlexander Motin 	if (bootverbose && NVME_CAP_HI_PMRS(cap_hi)) {
13910bed3eabSAlexander Motin 		pmrcap = nvme_mmio_read_4(ctrlr, pmrcap);
13920bed3eabSAlexander Motin 		device_printf(dev, "PMRCap: 0x%08x: BIR %u%s%s, PMRTU %u, "
13930bed3eabSAlexander Motin 		    "PMRWBM %x, PMRTO %u%s\n", pmrcap,
13940bed3eabSAlexander Motin 		    NVME_PMRCAP_BIR(pmrcap),
13950bed3eabSAlexander Motin 		    NVME_PMRCAP_RDS(pmrcap) ? ", RDS" : "",
13960bed3eabSAlexander Motin 		    NVME_PMRCAP_WDS(pmrcap) ? ", WDS" : "",
13970bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRTU(pmrcap),
13980bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRWBM(pmrcap),
13990bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRTO(pmrcap),
14000bed3eabSAlexander Motin 		    NVME_PMRCAP_CMSS(pmrcap) ? ", CMSS" : "");
14010bed3eabSAlexander Motin 	}
1402c44441f8SAlexander Motin 
1403f93b7f95SWarner Losh 	ctrlr->dstrd = NVME_CAP_HI_DSTRD(cap_hi) + 2;
1404bb0ec6b3SJim Harris 
140555412ef9SWarner Losh 	ctrlr->mps = NVME_CAP_HI_MPSMIN(cap_hi);
140655412ef9SWarner Losh 	ctrlr->page_size = 1 << (NVME_MPS_SHIFT + ctrlr->mps);
140702e33484SJim Harris 
1408bb0ec6b3SJim Harris 	/* Get ready timeout value from controller, in units of 500ms. */
140962d2cf18SWarner Losh 	to = NVME_CAP_LO_TO(cap_lo) + 1;
14100d787e9bSWojciech Macek 	ctrlr->ready_timeout_in_ms = to * 500;
1411bb0ec6b3SJim Harris 
14128d6c0743SAlexander Motin 	timeout_period = NVME_ADMIN_TIMEOUT_PERIOD;
14138d6c0743SAlexander Motin 	TUNABLE_INT_FETCH("hw.nvme.admin_timeout_period", &timeout_period);
14148d6c0743SAlexander Motin 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
14158d6c0743SAlexander Motin 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
14168d6c0743SAlexander Motin 	ctrlr->admin_timeout_period = timeout_period;
14178d6c0743SAlexander Motin 
141894143332SJim Harris 	timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD;
141994143332SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period);
142094143332SJim Harris 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
142194143332SJim Harris 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
142294143332SJim Harris 	ctrlr->timeout_period = timeout_period;
142394143332SJim Harris 
1424cb5b7c13SJim Harris 	nvme_retry_count = NVME_DEFAULT_RETRY_COUNT;
1425cb5b7c13SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count);
1426cb5b7c13SJim Harris 
142748ce3178SJim Harris 	ctrlr->enable_aborts = 0;
142848ce3178SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts);
142948ce3178SJim Harris 
14303086efe8SWarner Losh 	/* Cap transfers by the maximum addressable by page-sized PRP (4KB pages -> 2MB). */
14313086efe8SWarner Losh 	ctrlr->max_xfer_size = MIN(maxphys, (ctrlr->page_size / 8 * ctrlr->page_size));
1432a965389bSScott Long 	if (nvme_ctrlr_construct_admin_qpair(ctrlr) != 0)
1433a965389bSScott Long 		return (ENXIO);
1434bb0ec6b3SJim Harris 
1435f0f47121SWarner Losh 	/*
1436f0f47121SWarner Losh 	 * Create 2 threads for the taskqueue. The reset thread will block when
1437f0f47121SWarner Losh 	 * it detects that the controller has failed until all I/O has been
1438f0f47121SWarner Losh 	 * failed up the stack. The fail_req task needs to be able to run in
1439f0f47121SWarner Losh 	 * this case to finish the request failure for some cases.
1440f0f47121SWarner Losh 	 *
1441f0f47121SWarner Losh 	 * We could partially solve this race by draining the failed requeust
1442f0f47121SWarner Losh 	 * queue before proceding to free the sim, though nothing would stop
1443f0f47121SWarner Losh 	 * new I/O from coming in after we do that drain, but before we reach
1444f0f47121SWarner Losh 	 * cam_sim_free, so this big hammer is used instead.
1445f0f47121SWarner Losh 	 */
144612d191ecSJim Harris 	ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK,
144712d191ecSJim Harris 	    taskqueue_thread_enqueue, &ctrlr->taskqueue);
1448f0f47121SWarner Losh 	taskqueue_start_threads(&ctrlr->taskqueue, 2, PI_DISK, "nvme taskq");
144912d191ecSJim Harris 
1450f37c22a3SJim Harris 	ctrlr->is_resetting = 0;
1451496a2752SJim Harris 	ctrlr->is_initialized = 0;
1452496a2752SJim Harris 	ctrlr->notification_sent = 0;
1453232e2edbSJim Harris 	TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr);
1454232e2edbSJim Harris 	STAILQ_INIT(&ctrlr->fail_req);
14557588c6ccSWarner Losh 	ctrlr->is_failed = false;
1456f37c22a3SJim Harris 
1457e134ecdcSAlexander Motin 	make_dev_args_init(&md_args);
1458e134ecdcSAlexander Motin 	md_args.mda_devsw = &nvme_ctrlr_cdevsw;
1459e134ecdcSAlexander Motin 	md_args.mda_uid = UID_ROOT;
1460e134ecdcSAlexander Motin 	md_args.mda_gid = GID_WHEEL;
1461e134ecdcSAlexander Motin 	md_args.mda_mode = 0600;
1462e134ecdcSAlexander Motin 	md_args.mda_unit = device_get_unit(dev);
1463e134ecdcSAlexander Motin 	md_args.mda_si_drv1 = (void *)ctrlr;
1464e134ecdcSAlexander Motin 	status = make_dev_s(&md_args, &ctrlr->cdev, "nvme%d",
1465e134ecdcSAlexander Motin 	    device_get_unit(dev));
1466e134ecdcSAlexander Motin 	if (status != 0)
1467e134ecdcSAlexander Motin 		return (ENXIO);
1468e134ecdcSAlexander Motin 
1469bb0ec6b3SJim Harris 	return (0);
1470bb0ec6b3SJim Harris }
1471d281e8fbSJim Harris 
1472d281e8fbSJim Harris void
1473990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev)
1474990e741cSJim Harris {
147571a28181SAlexander Motin 	int	gone, i;
1476990e741cSJim Harris 
1477502dc84aSWarner Losh 	ctrlr->is_dying = true;
1478502dc84aSWarner Losh 
1479e134ecdcSAlexander Motin 	if (ctrlr->resource == NULL)
1480e134ecdcSAlexander Motin 		goto nores;
148131111372SAlexander Motin 	if (!mtx_initialized(&ctrlr->adminq.lock))
148231111372SAlexander Motin 		goto noadminq;
148312d191ecSJim Harris 
148471a28181SAlexander Motin 	/*
148571a28181SAlexander Motin 	 * Check whether it is a hot unplug or a clean driver detach.
148671a28181SAlexander Motin 	 * If device is not there any more, skip any shutdown commands.
148771a28181SAlexander Motin 	 */
14889600aa31SWarner Losh 	gone = (nvme_mmio_read_4(ctrlr, csts) == NVME_GONE);
148971a28181SAlexander Motin 	if (gone)
149071a28181SAlexander Motin 		nvme_ctrlr_fail(ctrlr);
149171a28181SAlexander Motin 	else
1492f439e3a4SAlexander Motin 		nvme_notify_fail_consumers(ctrlr);
1493f439e3a4SAlexander Motin 
1494b846efd7SJim Harris 	for (i = 0; i < NVME_MAX_NAMESPACES; i++)
1495b846efd7SJim Harris 		nvme_ns_destruct(&ctrlr->ns[i]);
1496990e741cSJim Harris 
1497990e741cSJim Harris 	if (ctrlr->cdev)
1498990e741cSJim Harris 		destroy_dev(ctrlr->cdev);
1499990e741cSJim Harris 
15008e61280bSWarner Losh 	if (ctrlr->is_initialized) {
150167abaee9SAlexander Motin 		if (!gone) {
150267abaee9SAlexander Motin 			if (ctrlr->hmb_nchunks > 0)
150367abaee9SAlexander Motin 				nvme_ctrlr_hmb_enable(ctrlr, false, false);
15044d547561SWarner Losh 			nvme_ctrlr_delete_qpairs(ctrlr);
150567abaee9SAlexander Motin 		}
1506701267adSAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
1507701267adSAlexander Motin 	}
1508701267adSAlexander Motin 	if (ctrlr->ioq != NULL) {
150971a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++)
1510990e741cSJim Harris 			nvme_io_qpair_destroy(&ctrlr->ioq[i]);
1511990e741cSJim Harris 		free(ctrlr->ioq, M_NVME);
15128e61280bSWarner Losh 	}
1513550d5d64SAlexander Motin 	nvme_admin_qpair_destroy(&ctrlr->adminq);
1514990e741cSJim Harris 
1515e134ecdcSAlexander Motin 	/*
1516e134ecdcSAlexander Motin 	 *  Notify the controller of a shutdown, even though this is due to
1517e134ecdcSAlexander Motin 	 *   a driver unload, not a system shutdown (this path is not invoked
1518e134ecdcSAlexander Motin 	 *   during shutdown).  This ensures the controller receives a
1519e134ecdcSAlexander Motin 	 *   shutdown notification in case the system is shutdown before
1520e134ecdcSAlexander Motin 	 *   reloading the driver.
1521e134ecdcSAlexander Motin 	 */
152271a28181SAlexander Motin 	if (!gone)
1523e134ecdcSAlexander Motin 		nvme_ctrlr_shutdown(ctrlr);
1524990e741cSJim Harris 
152571a28181SAlexander Motin 	if (!gone)
1526e134ecdcSAlexander Motin 		nvme_ctrlr_disable(ctrlr);
1527e134ecdcSAlexander Motin 
152831111372SAlexander Motin noadminq:
1529e134ecdcSAlexander Motin 	if (ctrlr->taskqueue)
1530e134ecdcSAlexander Motin 		taskqueue_free(ctrlr->taskqueue);
1531990e741cSJim Harris 
1532990e741cSJim Harris 	if (ctrlr->tag)
1533990e741cSJim Harris 		bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag);
1534990e741cSJim Harris 
1535990e741cSJim Harris 	if (ctrlr->res)
1536990e741cSJim Harris 		bus_release_resource(ctrlr->dev, SYS_RES_IRQ,
1537990e741cSJim Harris 		    rman_get_rid(ctrlr->res), ctrlr->res);
1538990e741cSJim Harris 
1539e134ecdcSAlexander Motin 	if (ctrlr->bar4_resource != NULL) {
1540e134ecdcSAlexander Motin 		bus_release_resource(dev, SYS_RES_MEMORY,
1541e134ecdcSAlexander Motin 		    ctrlr->bar4_resource_id, ctrlr->bar4_resource);
1542e134ecdcSAlexander Motin 	}
1543e134ecdcSAlexander Motin 
1544e134ecdcSAlexander Motin 	bus_release_resource(dev, SYS_RES_MEMORY,
1545e134ecdcSAlexander Motin 	    ctrlr->resource_id, ctrlr->resource);
1546e134ecdcSAlexander Motin 
1547e134ecdcSAlexander Motin nores:
1548e134ecdcSAlexander Motin 	mtx_destroy(&ctrlr->lock);
1549990e741cSJim Harris }
1550990e741cSJim Harris 
1551990e741cSJim Harris void
155256183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr)
155356183abcSJim Harris {
15540d787e9bSWojciech Macek 	uint32_t	cc;
15550d787e9bSWojciech Macek 	uint32_t	csts;
15564fbbe523SAlexander Motin 	int		timeout;
155756183abcSJim Harris 
15580d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
15598488fc41SJohn Baldwin 	cc &= ~NVMEM(NVME_CC_REG_SHN);
1560*5650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_SHN, NVME_SHN_NORMAL);
15610d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
15620d787e9bSWojciech Macek 
15634fbbe523SAlexander Motin 	timeout = ticks + (ctrlr->cdata.rtd3e == 0 ? 5 * hz :
15644fbbe523SAlexander Motin 	    ((uint64_t)ctrlr->cdata.rtd3e * hz + 999999) / 1000000);
156571a28181SAlexander Motin 	while (1) {
15660d787e9bSWojciech Macek 		csts = nvme_mmio_read_4(ctrlr, csts);
15679600aa31SWarner Losh 		if (csts == NVME_GONE)		/* Hot unplug. */
156871a28181SAlexander Motin 			break;
156971a28181SAlexander Motin 		if (NVME_CSTS_GET_SHST(csts) == NVME_SHST_COMPLETE)
157071a28181SAlexander Motin 			break;
15714fbbe523SAlexander Motin 		if (timeout - ticks < 0) {
15724fbbe523SAlexander Motin 			nvme_printf(ctrlr, "shutdown timeout\n");
157371a28181SAlexander Motin 			break;
157456183abcSJim Harris 		}
15754fbbe523SAlexander Motin 		pause("nvmeshut", 1);
157671a28181SAlexander Motin 	}
157756183abcSJim Harris }
157856183abcSJim Harris 
157956183abcSJim Harris void
1580d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr,
1581d281e8fbSJim Harris     struct nvme_request *req)
1582d281e8fbSJim Harris {
1583d281e8fbSJim Harris 
15845ae9ed68SJim Harris 	nvme_qpair_submit_request(&ctrlr->adminq, req);
1585d281e8fbSJim Harris }
1586d281e8fbSJim Harris 
1587d281e8fbSJim Harris void
1588d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr,
1589d281e8fbSJim Harris     struct nvme_request *req)
1590d281e8fbSJim Harris {
1591d281e8fbSJim Harris 	struct nvme_qpair       *qpair;
1592d281e8fbSJim Harris 
15931eab19cbSAlexander Motin 	qpair = &ctrlr->ioq[QP(ctrlr, curcpu)];
15945ae9ed68SJim Harris 	nvme_qpair_submit_request(qpair, req);
1595d281e8fbSJim Harris }
1596038a5ee4SJim Harris 
1597038a5ee4SJim Harris device_t
1598038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr)
1599038a5ee4SJim Harris {
1600038a5ee4SJim Harris 
1601038a5ee4SJim Harris 	return (ctrlr->dev);
1602038a5ee4SJim Harris }
1603dbba7442SJim Harris 
1604dbba7442SJim Harris const struct nvme_controller_data *
1605dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr)
1606dbba7442SJim Harris {
1607dbba7442SJim Harris 
1608dbba7442SJim Harris 	return (&ctrlr->cdata);
1609dbba7442SJim Harris }
16104d547561SWarner Losh 
16114d547561SWarner Losh int
16124d547561SWarner Losh nvme_ctrlr_suspend(struct nvme_controller *ctrlr)
16134d547561SWarner Losh {
16144d547561SWarner Losh 	int to = hz;
16154d547561SWarner Losh 
16164d547561SWarner Losh 	/*
16174d547561SWarner Losh 	 * Can't touch failed controllers, so it's already suspended.
16184d547561SWarner Losh 	 */
16194d547561SWarner Losh 	if (ctrlr->is_failed)
16204d547561SWarner Losh 		return (0);
16214d547561SWarner Losh 
16224d547561SWarner Losh 	/*
16234d547561SWarner Losh 	 * We don't want the reset taskqueue running, since it does similar
16244d547561SWarner Losh 	 * things, so prevent it from running after we start. Wait for any reset
16254d547561SWarner Losh 	 * that may have been started to complete. The reset process we follow
16264d547561SWarner Losh 	 * will ensure that any new I/O will queue and be given to the hardware
16274d547561SWarner Losh 	 * after we resume (though there should be none).
16284d547561SWarner Losh 	 */
16294d547561SWarner Losh 	while (atomic_cmpset_32(&ctrlr->is_resetting, 0, 1) == 0 && to-- > 0)
16304d547561SWarner Losh 		pause("nvmesusp", 1);
16314d547561SWarner Losh 	if (to <= 0) {
16324d547561SWarner Losh 		nvme_printf(ctrlr,
16334d547561SWarner Losh 		    "Competing reset task didn't finish. Try again later.\n");
16344d547561SWarner Losh 		return (EWOULDBLOCK);
16354d547561SWarner Losh 	}
16364d547561SWarner Losh 
163767abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks > 0)
163867abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, false, false);
163967abaee9SAlexander Motin 
16404d547561SWarner Losh 	/*
16414d547561SWarner Losh 	 * Per Section 7.6.2 of NVMe spec 1.4, to properly suspend, we need to
16424d547561SWarner Losh 	 * delete the hardware I/O queues, and then shutdown. This properly
16434d547561SWarner Losh 	 * flushes any metadata the drive may have stored so it can survive
16444d547561SWarner Losh 	 * having its power removed and prevents the unsafe shutdown count from
16454d547561SWarner Losh 	 * incriminating. Once we delete the qpairs, we have to disable them
1646e5e26e4aSWarner Losh 	 * before shutting down.
16474d547561SWarner Losh 	 */
16484d547561SWarner Losh 	nvme_ctrlr_delete_qpairs(ctrlr);
16494d547561SWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
16504d547561SWarner Losh 	nvme_ctrlr_shutdown(ctrlr);
16514d547561SWarner Losh 
16524d547561SWarner Losh 	return (0);
16534d547561SWarner Losh }
16544d547561SWarner Losh 
16554d547561SWarner Losh int
16564d547561SWarner Losh nvme_ctrlr_resume(struct nvme_controller *ctrlr)
16574d547561SWarner Losh {
16584d547561SWarner Losh 
16594d547561SWarner Losh 	/*
16604d547561SWarner Losh 	 * Can't touch failed controllers, so nothing to do to resume.
16614d547561SWarner Losh 	 */
16624d547561SWarner Losh 	if (ctrlr->is_failed)
16634d547561SWarner Losh 		return (0);
16644d547561SWarner Losh 
16654b3da659SWarner Losh 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
16664b3da659SWarner Losh 		goto fail;
16674d547561SWarner Losh 
16684d547561SWarner Losh 	/*
16694053f8acSDavid Bright 	 * Now that we've reset the hardware, we can restart the controller. Any
16704d547561SWarner Losh 	 * I/O that was pending is requeued. Any admin commands are aborted with
16714d547561SWarner Losh 	 * an error. Once we've restarted, take the controller out of reset.
16724d547561SWarner Losh 	 */
16734d547561SWarner Losh 	nvme_ctrlr_start(ctrlr, true);
16744053f8acSDavid Bright 	(void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
16754d547561SWarner Losh 
16764d547561SWarner Losh 	return (0);
16774d547561SWarner Losh fail:
16784d547561SWarner Losh 	/*
16794d547561SWarner Losh 	 * Since we can't bring the controller out of reset, announce and fail
16804d547561SWarner Losh 	 * the controller. However, we have to return success for the resume
16814d547561SWarner Losh 	 * itself, due to questionable APIs.
16824d547561SWarner Losh 	 */
16834d547561SWarner Losh 	nvme_printf(ctrlr, "Failed to reset on resume, failing.\n");
16844d547561SWarner Losh 	nvme_ctrlr_fail(ctrlr);
16854053f8acSDavid Bright 	(void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
16864d547561SWarner Losh 	return (0);
16874d547561SWarner Losh }
1688