xref: /freebsd/sys/dev/nvme/nvme_ctrlr.c (revision 502dc84a8b6703e7c0626739179a3cdffdd22d81)
1bb0ec6b3SJim Harris /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
450dea2daSJim Harris  * Copyright (C) 2012-2016 Intel Corporation
5bb0ec6b3SJim Harris  * All rights reserved.
6bb0ec6b3SJim Harris  *
7bb0ec6b3SJim Harris  * Redistribution and use in source and binary forms, with or without
8bb0ec6b3SJim Harris  * modification, are permitted provided that the following conditions
9bb0ec6b3SJim Harris  * are met:
10bb0ec6b3SJim Harris  * 1. Redistributions of source code must retain the above copyright
11bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer.
12bb0ec6b3SJim Harris  * 2. Redistributions in binary form must reproduce the above copyright
13bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer in the
14bb0ec6b3SJim Harris  *    documentation and/or other materials provided with the distribution.
15bb0ec6b3SJim Harris  *
16bb0ec6b3SJim Harris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17bb0ec6b3SJim Harris  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18bb0ec6b3SJim Harris  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19bb0ec6b3SJim Harris  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20bb0ec6b3SJim Harris  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21bb0ec6b3SJim Harris  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22bb0ec6b3SJim Harris  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23bb0ec6b3SJim Harris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24bb0ec6b3SJim Harris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25bb0ec6b3SJim Harris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26bb0ec6b3SJim Harris  * SUCH DAMAGE.
27bb0ec6b3SJim Harris  */
28bb0ec6b3SJim Harris 
29bb0ec6b3SJim Harris #include <sys/cdefs.h>
30bb0ec6b3SJim Harris __FBSDID("$FreeBSD$");
31bb0ec6b3SJim Harris 
32f24c011bSWarner Losh #include "opt_cam.h"
33f24c011bSWarner Losh 
34bb0ec6b3SJim Harris #include <sys/param.h>
357c3f19d7SJim Harris #include <sys/systm.h>
367c3f19d7SJim Harris #include <sys/buf.h>
37bb0ec6b3SJim Harris #include <sys/bus.h>
38bb0ec6b3SJim Harris #include <sys/conf.h>
39bb0ec6b3SJim Harris #include <sys/ioccom.h>
407c3f19d7SJim Harris #include <sys/proc.h>
41bb0ec6b3SJim Harris #include <sys/smp.h>
427c3f19d7SJim Harris #include <sys/uio.h>
43244b8053SWarner Losh #include <sys/sbuf.h>
440d787e9bSWojciech Macek #include <sys/endian.h>
45244b8053SWarner Losh #include <machine/stdarg.h>
461eab19cbSAlexander Motin #include <vm/vm.h>
47bb0ec6b3SJim Harris 
48bb0ec6b3SJim Harris #include "nvme_private.h"
49bb0ec6b3SJim Harris 
500d787e9bSWojciech Macek #define B4_CHK_RDY_DELAY_MS	2300		/* work around controller bug */
51ce1ec9c1SWarner Losh 
520a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
530a0b08ccSJim Harris 						struct nvme_async_event_request *aer);
54bb0ec6b3SJim Harris 
55244b8053SWarner Losh static void
56244b8053SWarner Losh nvme_ctrlr_devctl_log(struct nvme_controller *ctrlr, const char *type, const char *msg, ...)
57244b8053SWarner Losh {
58244b8053SWarner Losh 	struct sbuf sb;
59244b8053SWarner Losh 	va_list ap;
60244b8053SWarner Losh 	int error;
61244b8053SWarner Losh 
624e6a434bSWarner Losh 	if (sbuf_new(&sb, NULL, 0, SBUF_AUTOEXTEND | SBUF_NOWAIT) == NULL)
634e6a434bSWarner Losh 		return;
64244b8053SWarner Losh 	sbuf_printf(&sb, "%s: ", device_get_nameunit(ctrlr->dev));
65244b8053SWarner Losh 	va_start(ap, msg);
66244b8053SWarner Losh 	sbuf_vprintf(&sb, msg, ap);
67244b8053SWarner Losh 	va_end(ap);
68244b8053SWarner Losh 	error = sbuf_finish(&sb);
69244b8053SWarner Losh 	if (error == 0)
70244b8053SWarner Losh 		printf("%s\n", sbuf_data(&sb));
71244b8053SWarner Losh 
72244b8053SWarner Losh 	sbuf_clear(&sb);
73244b8053SWarner Losh 	sbuf_printf(&sb, "name=\"%s\" reason=\"", device_get_nameunit(ctrlr->dev));
74244b8053SWarner Losh 	va_start(ap, msg);
75244b8053SWarner Losh 	sbuf_vprintf(&sb, msg, ap);
76244b8053SWarner Losh 	va_end(ap);
77244b8053SWarner Losh 	sbuf_printf(&sb, "\"");
78244b8053SWarner Losh 	error = sbuf_finish(&sb);
79244b8053SWarner Losh 	if (error == 0)
80244b8053SWarner Losh 		devctl_notify("nvme", "controller", type, sbuf_data(&sb));
81244b8053SWarner Losh 	sbuf_delete(&sb);
82244b8053SWarner Losh }
83244b8053SWarner Losh 
84a965389bSScott Long static int
85bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr)
86bb0ec6b3SJim Harris {
87bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
88bb0ec6b3SJim Harris 	uint32_t		num_entries;
89a965389bSScott Long 	int			error;
90bb0ec6b3SJim Harris 
91bb0ec6b3SJim Harris 	qpair = &ctrlr->adminq;
921eab19cbSAlexander Motin 	qpair->id = 0;
931eab19cbSAlexander Motin 	qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
941eab19cbSAlexander Motin 	qpair->domain = ctrlr->domain;
95bb0ec6b3SJim Harris 
96bb0ec6b3SJim Harris 	num_entries = NVME_ADMIN_ENTRIES;
97bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries);
98bb0ec6b3SJim Harris 	/*
99bb0ec6b3SJim Harris 	 * If admin_entries was overridden to an invalid value, revert it
100bb0ec6b3SJim Harris 	 *  back to our default value.
101bb0ec6b3SJim Harris 	 */
102bb0ec6b3SJim Harris 	if (num_entries < NVME_MIN_ADMIN_ENTRIES ||
103bb0ec6b3SJim Harris 	    num_entries > NVME_MAX_ADMIN_ENTRIES) {
104547d523eSJim Harris 		nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d "
105547d523eSJim Harris 		    "specified\n", num_entries);
106bb0ec6b3SJim Harris 		num_entries = NVME_ADMIN_ENTRIES;
107bb0ec6b3SJim Harris 	}
108bb0ec6b3SJim Harris 
109bb0ec6b3SJim Harris 	/*
110bb0ec6b3SJim Harris 	 * The admin queue's max xfer size is treated differently than the
111bb0ec6b3SJim Harris 	 *  max I/O xfer size.  16KB is sufficient here - maybe even less?
112bb0ec6b3SJim Harris 	 */
1131eab19cbSAlexander Motin 	error = nvme_qpair_construct(qpair, num_entries, NVME_ADMIN_TRACKERS,
11421b6da58SJim Harris 	     ctrlr);
115a965389bSScott Long 	return (error);
116bb0ec6b3SJim Harris }
117bb0ec6b3SJim Harris 
1181eab19cbSAlexander Motin #define QP(ctrlr, c)	((c) * (ctrlr)->num_io_queues / mp_ncpus)
1191eab19cbSAlexander Motin 
120bb0ec6b3SJim Harris static int
121bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr)
122bb0ec6b3SJim Harris {
123bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
1240d787e9bSWojciech Macek 	uint32_t		cap_lo;
1250d787e9bSWojciech Macek 	uint16_t		mqes;
1261eab19cbSAlexander Motin 	int			c, error, i, n;
1271eab19cbSAlexander Motin 	int			num_entries, num_trackers, max_entries;
128bb0ec6b3SJim Harris 
129bb0ec6b3SJim Harris 	/*
130f93b7f95SWarner Losh 	 * NVMe spec sets a hard limit of 64K max entries, but devices may
131f93b7f95SWarner Losh 	 * specify a smaller limit, so we need to check the MQES field in the
132f93b7f95SWarner Losh 	 * capabilities register. We have to cap the number of entries to the
133f93b7f95SWarner Losh 	 * current stride allows for in BAR 0/1, otherwise the remainder entries
134f93b7f95SWarner Losh 	 * are inaccessable. MQES should reflect this, and this is just a
135f93b7f95SWarner Losh 	 * fail-safe.
136bb0ec6b3SJim Harris 	 */
137f93b7f95SWarner Losh 	max_entries =
138f93b7f95SWarner Losh 	    (rman_get_size(ctrlr->resource) - nvme_mmio_offsetof(doorbell[0])) /
139f93b7f95SWarner Losh 	    (1 << (ctrlr->dstrd + 1));
140f93b7f95SWarner Losh 	num_entries = NVME_IO_ENTRIES;
141f93b7f95SWarner Losh 	TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries);
1420d787e9bSWojciech Macek 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
14362d2cf18SWarner Losh 	mqes = NVME_CAP_LO_MQES(cap_lo);
1440d787e9bSWojciech Macek 	num_entries = min(num_entries, mqes + 1);
145f93b7f95SWarner Losh 	num_entries = min(num_entries, max_entries);
146bb0ec6b3SJim Harris 
14721b6da58SJim Harris 	num_trackers = NVME_IO_TRACKERS;
14821b6da58SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers);
14921b6da58SJim Harris 
15021b6da58SJim Harris 	num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS);
15121b6da58SJim Harris 	num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS);
15221b6da58SJim Harris 	/*
153f93b7f95SWarner Losh 	 * No need to have more trackers than entries in the submit queue.  Note
154f93b7f95SWarner Losh 	 * also that for a queue size of N, we can only have (N-1) commands
155f93b7f95SWarner Losh 	 * outstanding, hence the "-1" here.
15621b6da58SJim Harris 	 */
15721b6da58SJim Harris 	num_trackers = min(num_trackers, (num_entries-1));
15821b6da58SJim Harris 
1592b647da7SJim Harris 	/*
160c02565f9SWarner Losh 	 * Our best estimate for the maximum number of I/Os that we should
1614d547561SWarner Losh 	 * normally have in flight at one time. This should be viewed as a hint,
1624d547561SWarner Losh 	 * not a hard limit and will need to be revisited when the upper layers
163c02565f9SWarner Losh 	 * of the storage system grows multi-queue support.
164c02565f9SWarner Losh 	 */
1655fff95ccSWarner Losh 	ctrlr->max_hw_pend_io = num_trackers * ctrlr->num_io_queues * 3 / 4;
166c02565f9SWarner Losh 
167bb0ec6b3SJim Harris 	ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair),
168237d2019SJim Harris 	    M_NVME, M_ZERO | M_WAITOK);
169bb0ec6b3SJim Harris 
1701eab19cbSAlexander Motin 	for (i = c = n = 0; i < ctrlr->num_io_queues; i++, c += n) {
171bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
172bb0ec6b3SJim Harris 
173bb0ec6b3SJim Harris 		/*
174bb0ec6b3SJim Harris 		 * Admin queue has ID=0. IO queues start at ID=1 -
175bb0ec6b3SJim Harris 		 *  hence the 'i+1' here.
1761eab19cbSAlexander Motin 		 */
1771eab19cbSAlexander Motin 		qpair->id = i + 1;
1781eab19cbSAlexander Motin 		if (ctrlr->num_io_queues > 1) {
1791eab19cbSAlexander Motin 			/* Find number of CPUs served by this queue. */
1801eab19cbSAlexander Motin 			for (n = 1; QP(ctrlr, c + n) == i; n++)
1811eab19cbSAlexander Motin 				;
1821eab19cbSAlexander Motin 			/* Shuffle multiple NVMe devices between CPUs. */
1831eab19cbSAlexander Motin 			qpair->cpu = c + (device_get_unit(ctrlr->dev)+n/2) % n;
1841eab19cbSAlexander Motin 			qpair->domain = pcpu_find(qpair->cpu)->pc_domain;
1851eab19cbSAlexander Motin 		} else {
1861eab19cbSAlexander Motin 			qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
1871eab19cbSAlexander Motin 			qpair->domain = ctrlr->domain;
1881eab19cbSAlexander Motin 		}
1891eab19cbSAlexander Motin 
1901eab19cbSAlexander Motin 		/*
191bb0ec6b3SJim Harris 		 * For I/O queues, use the controller-wide max_xfer_size
192bb0ec6b3SJim Harris 		 *  calculated in nvme_attach().
193bb0ec6b3SJim Harris 		 */
1941eab19cbSAlexander Motin 		error = nvme_qpair_construct(qpair, num_entries, num_trackers,
195bb0ec6b3SJim Harris 		    ctrlr);
196a965389bSScott Long 		if (error)
197a965389bSScott Long 			return (error);
198bb0ec6b3SJim Harris 
1992b647da7SJim Harris 		/*
2002b647da7SJim Harris 		 * Do not bother binding interrupts if we only have one I/O
2012b647da7SJim Harris 		 *  interrupt thread for this controller.
2022b647da7SJim Harris 		 */
203c75ad8ceSJim Harris 		if (ctrlr->num_io_queues > 1)
2041eab19cbSAlexander Motin 			bus_bind_intr(ctrlr->dev, qpair->res, qpair->cpu);
205bb0ec6b3SJim Harris 	}
206bb0ec6b3SJim Harris 
207bb0ec6b3SJim Harris 	return (0);
208bb0ec6b3SJim Harris }
209bb0ec6b3SJim Harris 
210232e2edbSJim Harris static void
211232e2edbSJim Harris nvme_ctrlr_fail(struct nvme_controller *ctrlr)
212232e2edbSJim Harris {
213232e2edbSJim Harris 	int i;
214232e2edbSJim Harris 
2157588c6ccSWarner Losh 	ctrlr->is_failed = true;
21671a28181SAlexander Motin 	nvme_admin_qpair_disable(&ctrlr->adminq);
217232e2edbSJim Harris 	nvme_qpair_fail(&ctrlr->adminq);
218824073fbSWarner Losh 	if (ctrlr->ioq != NULL) {
21971a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++) {
22071a28181SAlexander Motin 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
221232e2edbSJim Harris 			nvme_qpair_fail(&ctrlr->ioq[i]);
222824073fbSWarner Losh 		}
22371a28181SAlexander Motin 	}
224232e2edbSJim Harris 	nvme_notify_fail_consumers(ctrlr);
225232e2edbSJim Harris }
226232e2edbSJim Harris 
227232e2edbSJim Harris void
228232e2edbSJim Harris nvme_ctrlr_post_failed_request(struct nvme_controller *ctrlr,
229232e2edbSJim Harris     struct nvme_request *req)
230232e2edbSJim Harris {
231232e2edbSJim Harris 
232a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
233232e2edbSJim Harris 	STAILQ_INSERT_TAIL(&ctrlr->fail_req, req, stailq);
234a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
235*502dc84aSWarner Losh 	if (!ctrlr->is_dying)
236232e2edbSJim Harris 		taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->fail_req_task);
237232e2edbSJim Harris }
238232e2edbSJim Harris 
239232e2edbSJim Harris static void
240232e2edbSJim Harris nvme_ctrlr_fail_req_task(void *arg, int pending)
241232e2edbSJim Harris {
242232e2edbSJim Harris 	struct nvme_controller	*ctrlr = arg;
243232e2edbSJim Harris 	struct nvme_request	*req;
244232e2edbSJim Harris 
245a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
246c252f637SAlexander Motin 	while ((req = STAILQ_FIRST(&ctrlr->fail_req)) != NULL) {
247232e2edbSJim Harris 		STAILQ_REMOVE_HEAD(&ctrlr->fail_req, stailq);
248c252f637SAlexander Motin 		mtx_unlock(&ctrlr->lock);
249232e2edbSJim Harris 		nvme_qpair_manual_complete_request(req->qpair, req,
2502ffd6fceSWarner Losh 		    NVME_SCT_GENERIC, NVME_SC_ABORTED_BY_REQUEST);
251c252f637SAlexander Motin 		mtx_lock(&ctrlr->lock);
252232e2edbSJim Harris 	}
253a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
254232e2edbSJim Harris }
255232e2edbSJim Harris 
256bb0ec6b3SJim Harris static int
257cbdec09cSJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr, int desired_val)
258bb0ec6b3SJim Harris {
2594fbbe523SAlexander Motin 	int timeout = ticks + (uint64_t)ctrlr->ready_timeout_in_ms * hz / 1000;
2600d787e9bSWojciech Macek 	uint32_t csts;
261bb0ec6b3SJim Harris 
26271a28181SAlexander Motin 	while (1) {
26371a28181SAlexander Motin 		csts = nvme_mmio_read_4(ctrlr, csts);
2649600aa31SWarner Losh 		if (csts == NVME_GONE)		/* Hot unplug. */
26571a28181SAlexander Motin 			return (ENXIO);
26671a28181SAlexander Motin 		if (((csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK)
26771a28181SAlexander Motin 		    == desired_val)
26871a28181SAlexander Motin 			break;
2694fbbe523SAlexander Motin 		if (timeout - ticks < 0) {
270cbdec09cSJim Harris 			nvme_printf(ctrlr, "controller ready did not become %d "
271cbdec09cSJim Harris 			    "within %d ms\n", desired_val, ctrlr->ready_timeout_in_ms);
272bb0ec6b3SJim Harris 			return (ENXIO);
273bb0ec6b3SJim Harris 		}
2744fbbe523SAlexander Motin 		pause("nvmerdy", 1);
275bb0ec6b3SJim Harris 	}
276bb0ec6b3SJim Harris 
277bb0ec6b3SJim Harris 	return (0);
278bb0ec6b3SJim Harris }
279bb0ec6b3SJim Harris 
280ce1ec9c1SWarner Losh static int
281bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr)
282bb0ec6b3SJim Harris {
2830d787e9bSWojciech Macek 	uint32_t cc;
2840d787e9bSWojciech Macek 	uint32_t csts;
2850d787e9bSWojciech Macek 	uint8_t  en, rdy;
286ce1ec9c1SWarner Losh 	int err;
287bb0ec6b3SJim Harris 
2880d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
2890d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
2900d787e9bSWojciech Macek 
2910d787e9bSWojciech Macek 	en = (cc >> NVME_CC_REG_EN_SHIFT) & NVME_CC_REG_EN_MASK;
2920d787e9bSWojciech Macek 	rdy = (csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK;
293bb0ec6b3SJim Harris 
294ce1ec9c1SWarner Losh 	/*
295ce1ec9c1SWarner Losh 	 * Per 3.1.5 in NVME 1.3 spec, transitioning CC.EN from 0 to 1
296ce1ec9c1SWarner Losh 	 * when CSTS.RDY is 1 or transitioning CC.EN from 1 to 0 when
297ce1ec9c1SWarner Losh 	 * CSTS.RDY is 0 "has undefined results" So make sure that CSTS.RDY
298ce1ec9c1SWarner Losh 	 * isn't the desired value. Short circuit if we're already disabled.
299ce1ec9c1SWarner Losh 	 */
3000d787e9bSWojciech Macek 	if (en == 1) {
3010d787e9bSWojciech Macek 		if (rdy == 0) {
302ce1ec9c1SWarner Losh 			/* EN == 1, wait for  RDY == 1 or fail */
303ce1ec9c1SWarner Losh 			err = nvme_ctrlr_wait_for_ready(ctrlr, 1);
304ce1ec9c1SWarner Losh 			if (err != 0)
305ce1ec9c1SWarner Losh 				return (err);
306ce1ec9c1SWarner Losh 		}
307ce1ec9c1SWarner Losh 	} else {
308ce1ec9c1SWarner Losh 		/* EN == 0 already wait for RDY == 0 */
3090d787e9bSWojciech Macek 		if (rdy == 0)
310ce1ec9c1SWarner Losh 			return (0);
311ce1ec9c1SWarner Losh 		else
312ce1ec9c1SWarner Losh 			return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
313ce1ec9c1SWarner Losh 	}
314bb0ec6b3SJim Harris 
3150d787e9bSWojciech Macek 	cc &= ~NVME_CC_REG_EN_MASK;
3160d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
317ce1ec9c1SWarner Losh 	/*
318ce1ec9c1SWarner Losh 	 * Some drives have issues with accessing the mmio after we
319ce1ec9c1SWarner Losh 	 * disable, so delay for a bit after we write the bit to
320ce1ec9c1SWarner Losh 	 * cope with these issues.
321ce1ec9c1SWarner Losh 	 */
322989c7f0bSWarner Losh 	if (ctrlr->quirks & QUIRK_DELAY_B4_CHK_RDY)
323ce1ec9c1SWarner Losh 		pause("nvmeR", B4_CHK_RDY_DELAY_MS * hz / 1000);
324ce1ec9c1SWarner Losh 	return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
325bb0ec6b3SJim Harris }
326bb0ec6b3SJim Harris 
327bb0ec6b3SJim Harris static int
328bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr)
329bb0ec6b3SJim Harris {
3300d787e9bSWojciech Macek 	uint32_t	cc;
3310d787e9bSWojciech Macek 	uint32_t	csts;
3320d787e9bSWojciech Macek 	uint32_t	aqa;
3330d787e9bSWojciech Macek 	uint32_t	qsize;
3340d787e9bSWojciech Macek 	uint8_t		en, rdy;
335ce1ec9c1SWarner Losh 	int		err;
336bb0ec6b3SJim Harris 
3370d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
3380d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
3390d787e9bSWojciech Macek 
3400d787e9bSWojciech Macek 	en = (cc >> NVME_CC_REG_EN_SHIFT) & NVME_CC_REG_EN_MASK;
3410d787e9bSWojciech Macek 	rdy = (csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK;
342bb0ec6b3SJim Harris 
343ce1ec9c1SWarner Losh 	/*
344ce1ec9c1SWarner Losh 	 * See note in nvme_ctrlr_disable. Short circuit if we're already enabled.
345ce1ec9c1SWarner Losh 	 */
3460d787e9bSWojciech Macek 	if (en == 1) {
3470d787e9bSWojciech Macek 		if (rdy == 1)
348bb0ec6b3SJim Harris 			return (0);
349bb0ec6b3SJim Harris 		else
350cbdec09cSJim Harris 			return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
351ce1ec9c1SWarner Losh 	} else {
352ce1ec9c1SWarner Losh 		/* EN == 0 already wait for RDY == 0 or fail */
353ce1ec9c1SWarner Losh 		err = nvme_ctrlr_wait_for_ready(ctrlr, 0);
354ce1ec9c1SWarner Losh 		if (err != 0)
355ce1ec9c1SWarner Losh 			return (err);
356bb0ec6b3SJim Harris 	}
357bb0ec6b3SJim Harris 
358bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr);
359bb0ec6b3SJim Harris 	DELAY(5000);
360bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr);
361bb0ec6b3SJim Harris 	DELAY(5000);
362bb0ec6b3SJim Harris 
363bb0ec6b3SJim Harris 	/* acqs and asqs are 0-based. */
3640d787e9bSWojciech Macek 	qsize = ctrlr->adminq.num_entries - 1;
3650d787e9bSWojciech Macek 
3660d787e9bSWojciech Macek 	aqa = 0;
3670d787e9bSWojciech Macek 	aqa = (qsize & NVME_AQA_REG_ACQS_MASK) << NVME_AQA_REG_ACQS_SHIFT;
3680d787e9bSWojciech Macek 	aqa |= (qsize & NVME_AQA_REG_ASQS_MASK) << NVME_AQA_REG_ASQS_SHIFT;
3690d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, aqa, aqa);
370bb0ec6b3SJim Harris 	DELAY(5000);
371bb0ec6b3SJim Harris 
3720d787e9bSWojciech Macek 	/* Initialization values for CC */
3730d787e9bSWojciech Macek 	cc = 0;
3740d787e9bSWojciech Macek 	cc |= 1 << NVME_CC_REG_EN_SHIFT;
3750d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_CSS_SHIFT;
3760d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_AMS_SHIFT;
3770d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_SHN_SHIFT;
3780d787e9bSWojciech Macek 	cc |= 6 << NVME_CC_REG_IOSQES_SHIFT; /* SQ entry size == 64 == 2^6 */
3790d787e9bSWojciech Macek 	cc |= 4 << NVME_CC_REG_IOCQES_SHIFT; /* CQ entry size == 16 == 2^4 */
380bb0ec6b3SJim Harris 
381bb0ec6b3SJim Harris 	/* This evaluates to 0, which is according to spec. */
3820d787e9bSWojciech Macek 	cc |= (PAGE_SIZE >> 13) << NVME_CC_REG_MPS_SHIFT;
383bb0ec6b3SJim Harris 
3840d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
385bb0ec6b3SJim Harris 
386cbdec09cSJim Harris 	return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
387bb0ec6b3SJim Harris }
388bb0ec6b3SJim Harris 
3894d547561SWarner Losh static void
3904d547561SWarner Losh nvme_ctrlr_disable_qpairs(struct nvme_controller *ctrlr)
391bb0ec6b3SJim Harris {
3924d547561SWarner Losh 	int i;
393b846efd7SJim Harris 
394b846efd7SJim Harris 	nvme_admin_qpair_disable(&ctrlr->adminq);
3952b647da7SJim Harris 	/*
3962b647da7SJim Harris 	 * I/O queues are not allocated before the initial HW
3972b647da7SJim Harris 	 *  reset, so do not try to disable them.  Use is_initialized
3982b647da7SJim Harris 	 *  to determine if this is the initial HW reset.
3992b647da7SJim Harris 	 */
4002b647da7SJim Harris 	if (ctrlr->is_initialized) {
401b846efd7SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
402b846efd7SJim Harris 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
4032b647da7SJim Harris 	}
4044d547561SWarner Losh }
4054d547561SWarner Losh 
406dd2516fcSWarner Losh static int
4074d547561SWarner Losh nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr)
4084d547561SWarner Losh {
4094d547561SWarner Losh 	int err;
4104d547561SWarner Losh 
411bad42df9SColin Percival 	TSENTER();
4124d547561SWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
413b846efd7SJim Harris 
4144fbbe523SAlexander Motin 	pause("nvmehwreset", hz / 10);
415bb0ec6b3SJim Harris 
416ce1ec9c1SWarner Losh 	err = nvme_ctrlr_disable(ctrlr);
417ce1ec9c1SWarner Losh 	if (err != 0)
418ce1ec9c1SWarner Losh 		return err;
419bad42df9SColin Percival 	err = nvme_ctrlr_enable(ctrlr);
420bad42df9SColin Percival 	TSEXIT();
421bad42df9SColin Percival 	return (err);
422bb0ec6b3SJim Harris }
423bb0ec6b3SJim Harris 
424b846efd7SJim Harris void
425b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr)
426b846efd7SJim Harris {
427f37c22a3SJim Harris 	int cmpset;
428f37c22a3SJim Harris 
429f37c22a3SJim Harris 	cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1);
430f37c22a3SJim Harris 
431232e2edbSJim Harris 	if (cmpset == 0 || ctrlr->is_failed)
432232e2edbSJim Harris 		/*
433232e2edbSJim Harris 		 * Controller is already resetting or has failed.  Return
434232e2edbSJim Harris 		 *  immediately since there is no need to kick off another
435232e2edbSJim Harris 		 *  reset in these cases.
436232e2edbSJim Harris 		 */
437f37c22a3SJim Harris 		return;
438b846efd7SJim Harris 
439*502dc84aSWarner Losh 	if (!ctrlr->is_dying)
44048ce3178SJim Harris 		taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task);
441b846efd7SJim Harris }
442b846efd7SJim Harris 
443bb0ec6b3SJim Harris static int
444bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr)
445bb0ec6b3SJim Harris {
446955910a9SJim Harris 	struct nvme_completion_poll_status	status;
447bb0ec6b3SJim Harris 
44829077eb4SWarner Losh 	status.done = 0;
449bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
450955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
451ab0681aaSWarner Losh 	nvme_completion_poll(&status);
452955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
453547d523eSJim Harris 		nvme_printf(ctrlr, "nvme_identify_controller failed!\n");
454bb0ec6b3SJim Harris 		return (ENXIO);
455bb0ec6b3SJim Harris 	}
456bb0ec6b3SJim Harris 
4570d787e9bSWojciech Macek 	/* Convert data to host endian */
4580d787e9bSWojciech Macek 	nvme_controller_data_swapbytes(&ctrlr->cdata);
4590d787e9bSWojciech Macek 
46002e33484SJim Harris 	/*
46102e33484SJim Harris 	 * Use MDTS to ensure our default max_xfer_size doesn't exceed what the
46202e33484SJim Harris 	 *  controller supports.
46302e33484SJim Harris 	 */
46402e33484SJim Harris 	if (ctrlr->cdata.mdts > 0)
46502e33484SJim Harris 		ctrlr->max_xfer_size = min(ctrlr->max_xfer_size,
46602e33484SJim Harris 		    ctrlr->min_page_size * (1 << (ctrlr->cdata.mdts)));
46702e33484SJim Harris 
468bb0ec6b3SJim Harris 	return (0);
469bb0ec6b3SJim Harris }
470bb0ec6b3SJim Harris 
471bb0ec6b3SJim Harris static int
472bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr)
473bb0ec6b3SJim Harris {
474955910a9SJim Harris 	struct nvme_completion_poll_status	status;
4752b647da7SJim Harris 	int					cq_allocated, sq_allocated;
476bb0ec6b3SJim Harris 
47729077eb4SWarner Losh 	status.done = 0;
478bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues,
479955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
480ab0681aaSWarner Losh 	nvme_completion_poll(&status);
481955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
482824073fbSWarner Losh 		nvme_printf(ctrlr, "nvme_ctrlr_set_num_qpairs failed!\n");
483bb0ec6b3SJim Harris 		return (ENXIO);
484bb0ec6b3SJim Harris 	}
485bb0ec6b3SJim Harris 
486bb0ec6b3SJim Harris 	/*
487bb0ec6b3SJim Harris 	 * Data in cdw0 is 0-based.
488bb0ec6b3SJim Harris 	 * Lower 16-bits indicate number of submission queues allocated.
489bb0ec6b3SJim Harris 	 * Upper 16-bits indicate number of completion queues allocated.
490bb0ec6b3SJim Harris 	 */
491955910a9SJim Harris 	sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1;
492955910a9SJim Harris 	cq_allocated = (status.cpl.cdw0 >> 16) + 1;
493bb0ec6b3SJim Harris 
494bb0ec6b3SJim Harris 	/*
4952b647da7SJim Harris 	 * Controller may allocate more queues than we requested,
4962b647da7SJim Harris 	 *  so use the minimum of the number requested and what was
4972b647da7SJim Harris 	 *  actually allocated.
498bb0ec6b3SJim Harris 	 */
4992b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, sq_allocated);
5002b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, cq_allocated);
5011eab19cbSAlexander Motin 	if (ctrlr->num_io_queues > vm_ndomains)
5021eab19cbSAlexander Motin 		ctrlr->num_io_queues -= ctrlr->num_io_queues % vm_ndomains;
503bb0ec6b3SJim Harris 
504bb0ec6b3SJim Harris 	return (0);
505bb0ec6b3SJim Harris }
506bb0ec6b3SJim Harris 
507bb0ec6b3SJim Harris static int
508bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr)
509bb0ec6b3SJim Harris {
510955910a9SJim Harris 	struct nvme_completion_poll_status	status;
511bb0ec6b3SJim Harris 	struct nvme_qpair			*qpair;
512955910a9SJim Harris 	int					i;
513bb0ec6b3SJim Harris 
514bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
515bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
516bb0ec6b3SJim Harris 
51729077eb4SWarner Losh 		status.done = 0;
5181eab19cbSAlexander Motin 		nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair,
519955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
520ab0681aaSWarner Losh 		nvme_completion_poll(&status);
521955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
522547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_cq failed!\n");
523bb0ec6b3SJim Harris 			return (ENXIO);
524bb0ec6b3SJim Harris 		}
525bb0ec6b3SJim Harris 
52629077eb4SWarner Losh 		status.done = 0;
527ead7e103SAlexander Motin 		nvme_ctrlr_cmd_create_io_sq(ctrlr, qpair,
528955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
529ab0681aaSWarner Losh 		nvme_completion_poll(&status);
530955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
531547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_sq failed!\n");
532bb0ec6b3SJim Harris 			return (ENXIO);
533bb0ec6b3SJim Harris 		}
534bb0ec6b3SJim Harris 	}
535bb0ec6b3SJim Harris 
536bb0ec6b3SJim Harris 	return (0);
537bb0ec6b3SJim Harris }
538bb0ec6b3SJim Harris 
539bb0ec6b3SJim Harris static int
5404d547561SWarner Losh nvme_ctrlr_delete_qpairs(struct nvme_controller *ctrlr)
5418b1e6ebeSWarner Losh {
5428b1e6ebeSWarner Losh 	struct nvme_completion_poll_status	status;
5439835d216SWarner Losh 	struct nvme_qpair			*qpair;
5449835d216SWarner Losh 
5459835d216SWarner Losh 	for (int i = 0; i < ctrlr->num_io_queues; i++) {
5469835d216SWarner Losh 		qpair = &ctrlr->ioq[i];
5478b1e6ebeSWarner Losh 
5488b1e6ebeSWarner Losh 		status.done = 0;
5495d7fd8f7SWarner Losh 		nvme_ctrlr_cmd_delete_io_sq(ctrlr, qpair,
5508b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
551ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5528b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5535d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_sq failed!\n");
5548b1e6ebeSWarner Losh 			return (ENXIO);
5558b1e6ebeSWarner Losh 		}
5568b1e6ebeSWarner Losh 
5578b1e6ebeSWarner Losh 		status.done = 0;
5588b1e6ebeSWarner Losh 		nvme_ctrlr_cmd_delete_io_cq(ctrlr, qpair,
5598b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
560ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5618b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5625d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_cq failed!\n");
5638b1e6ebeSWarner Losh 			return (ENXIO);
5648b1e6ebeSWarner Losh 		}
5659835d216SWarner Losh 	}
5668b1e6ebeSWarner Losh 
5678b1e6ebeSWarner Losh 	return (0);
5688b1e6ebeSWarner Losh }
5698b1e6ebeSWarner Losh 
5708b1e6ebeSWarner Losh static int
571bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr)
572bb0ec6b3SJim Harris {
573bb0ec6b3SJim Harris 	struct nvme_namespace	*ns;
574696c9502SWarner Losh 	uint32_t 		i;
575bb0ec6b3SJim Harris 
576a8a18dd5SWarner Losh 	for (i = 0; i < min(ctrlr->cdata.nn, NVME_MAX_NAMESPACES); i++) {
577bb0ec6b3SJim Harris 		ns = &ctrlr->ns[i];
578a8a18dd5SWarner Losh 		nvme_ns_construct(ns, i+1, ctrlr);
579bb0ec6b3SJim Harris 	}
580bb0ec6b3SJim Harris 
581bb0ec6b3SJim Harris 	return (0);
582bb0ec6b3SJim Harris }
583bb0ec6b3SJim Harris 
5847588c6ccSWarner Losh static bool
5852868353aSJim Harris is_log_page_id_valid(uint8_t page_id)
5862868353aSJim Harris {
5872868353aSJim Harris 
5882868353aSJim Harris 	switch (page_id) {
5892868353aSJim Harris 	case NVME_LOG_ERROR:
5902868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
5912868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
592f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
5936c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
5946c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
5956c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
5967588c6ccSWarner Losh 		return (true);
5972868353aSJim Harris 	}
5982868353aSJim Harris 
5997588c6ccSWarner Losh 	return (false);
6002868353aSJim Harris }
6012868353aSJim Harris 
6022868353aSJim Harris static uint32_t
6032868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id)
6042868353aSJim Harris {
6052868353aSJim Harris 	uint32_t	log_page_size;
6062868353aSJim Harris 
6072868353aSJim Harris 	switch (page_id) {
6082868353aSJim Harris 	case NVME_LOG_ERROR:
6092868353aSJim Harris 		log_page_size = min(
6102868353aSJim Harris 		    sizeof(struct nvme_error_information_entry) *
6110d787e9bSWojciech Macek 		    (ctrlr->cdata.elpe + 1), NVME_MAX_AER_LOG_SIZE);
6122868353aSJim Harris 		break;
6132868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
6142868353aSJim Harris 		log_page_size = sizeof(struct nvme_health_information_page);
6152868353aSJim Harris 		break;
6162868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
6172868353aSJim Harris 		log_page_size = sizeof(struct nvme_firmware_page);
6182868353aSJim Harris 		break;
619f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
620f439e3a4SAlexander Motin 		log_page_size = sizeof(struct nvme_ns_list);
621f439e3a4SAlexander Motin 		break;
6226c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
6236c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_command_effects_page);
6246c99d132SAlexander Motin 		break;
6256c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
6266c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_res_notification_page);
6276c99d132SAlexander Motin 		break;
6286c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
6296c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_sanitize_status_page);
6306c99d132SAlexander Motin 		break;
6312868353aSJim Harris 	default:
6322868353aSJim Harris 		log_page_size = 0;
6332868353aSJim Harris 		break;
6342868353aSJim Harris 	}
6352868353aSJim Harris 
6362868353aSJim Harris 	return (log_page_size);
6372868353aSJim Harris }
6382868353aSJim Harris 
6392868353aSJim Harris static void
640bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(struct nvme_controller *ctrlr,
6410d787e9bSWojciech Macek     uint8_t state)
642bb2f67fdSJim Harris {
643bb2f67fdSJim Harris 
6440d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_AVAILABLE_SPARE)
645244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
646244b8053SWarner Losh 		    "available spare space below threshold");
647bb2f67fdSJim Harris 
6480d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_TEMPERATURE)
649244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
650244b8053SWarner Losh 		    "temperature above threshold");
651bb2f67fdSJim Harris 
6520d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_DEVICE_RELIABILITY)
653244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
654244b8053SWarner Losh 		    "device reliability degraded");
655bb2f67fdSJim Harris 
6560d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_READ_ONLY)
657244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
658244b8053SWarner Losh 		    "media placed in read only mode");
659bb2f67fdSJim Harris 
6600d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP)
661244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
662244b8053SWarner Losh 		    "volatile memory backup device failed");
663bb2f67fdSJim Harris 
6640d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_RESERVED_MASK)
665244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
666244b8053SWarner Losh 		    "unknown critical warning(s): state = 0x%02x", state);
667bb2f67fdSJim Harris }
668bb2f67fdSJim Harris 
669bb2f67fdSJim Harris static void
6702868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl)
6712868353aSJim Harris {
6722868353aSJim Harris 	struct nvme_async_event_request		*aer = arg;
673bb2f67fdSJim Harris 	struct nvme_health_information_page	*health_info;
674f439e3a4SAlexander Motin 	struct nvme_ns_list			*nsl;
6750d787e9bSWojciech Macek 	struct nvme_error_information_entry	*err;
6760d787e9bSWojciech Macek 	int i;
6772868353aSJim Harris 
6780d7e13ecSJim Harris 	/*
6790d7e13ecSJim Harris 	 * If the log page fetch for some reason completed with an error,
6800d7e13ecSJim Harris 	 *  don't pass log page data to the consumers.  In practice, this case
6810d7e13ecSJim Harris 	 *  should never happen.
6820d7e13ecSJim Harris 	 */
6830d7e13ecSJim Harris 	if (nvme_completion_is_error(cpl))
6840d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
6850d7e13ecSJim Harris 		    aer->log_page_id, NULL, 0);
686bb2f67fdSJim Harris 	else {
6870d787e9bSWojciech Macek 		/* Convert data to host endian */
6880d787e9bSWojciech Macek 		switch (aer->log_page_id) {
6890d787e9bSWojciech Macek 		case NVME_LOG_ERROR:
6900d787e9bSWojciech Macek 			err = (struct nvme_error_information_entry *)aer->log_page_buffer;
6910d787e9bSWojciech Macek 			for (i = 0; i < (aer->ctrlr->cdata.elpe + 1); i++)
6920d787e9bSWojciech Macek 				nvme_error_information_entry_swapbytes(err++);
6930d787e9bSWojciech Macek 			break;
6940d787e9bSWojciech Macek 		case NVME_LOG_HEALTH_INFORMATION:
6950d787e9bSWojciech Macek 			nvme_health_information_page_swapbytes(
6960d787e9bSWojciech Macek 			    (struct nvme_health_information_page *)aer->log_page_buffer);
6970d787e9bSWojciech Macek 			break;
6980d787e9bSWojciech Macek 		case NVME_LOG_FIRMWARE_SLOT:
6990d787e9bSWojciech Macek 			nvme_firmware_page_swapbytes(
7000d787e9bSWojciech Macek 			    (struct nvme_firmware_page *)aer->log_page_buffer);
7010d787e9bSWojciech Macek 			break;
702f439e3a4SAlexander Motin 		case NVME_LOG_CHANGED_NAMESPACE:
703f439e3a4SAlexander Motin 			nvme_ns_list_swapbytes(
704f439e3a4SAlexander Motin 			    (struct nvme_ns_list *)aer->log_page_buffer);
705f439e3a4SAlexander Motin 			break;
7066c99d132SAlexander Motin 		case NVME_LOG_COMMAND_EFFECT:
7076c99d132SAlexander Motin 			nvme_command_effects_page_swapbytes(
7086c99d132SAlexander Motin 			    (struct nvme_command_effects_page *)aer->log_page_buffer);
7096c99d132SAlexander Motin 			break;
7106c99d132SAlexander Motin 		case NVME_LOG_RES_NOTIFICATION:
7116c99d132SAlexander Motin 			nvme_res_notification_page_swapbytes(
7126c99d132SAlexander Motin 			    (struct nvme_res_notification_page *)aer->log_page_buffer);
7136c99d132SAlexander Motin 			break;
7146c99d132SAlexander Motin 		case NVME_LOG_SANITIZE_STATUS:
7156c99d132SAlexander Motin 			nvme_sanitize_status_page_swapbytes(
7166c99d132SAlexander Motin 			    (struct nvme_sanitize_status_page *)aer->log_page_buffer);
7176c99d132SAlexander Motin 			break;
7180d787e9bSWojciech Macek 		case INTEL_LOG_TEMP_STATS:
7190d787e9bSWojciech Macek 			intel_log_temp_stats_swapbytes(
7200d787e9bSWojciech Macek 			    (struct intel_log_temp_stats *)aer->log_page_buffer);
7210d787e9bSWojciech Macek 			break;
7220d787e9bSWojciech Macek 		default:
7230d787e9bSWojciech Macek 			break;
7240d787e9bSWojciech Macek 		}
7250d787e9bSWojciech Macek 
726bb2f67fdSJim Harris 		if (aer->log_page_id == NVME_LOG_HEALTH_INFORMATION) {
727bb2f67fdSJim Harris 			health_info = (struct nvme_health_information_page *)
728bb2f67fdSJim Harris 			    aer->log_page_buffer;
729bb2f67fdSJim Harris 			nvme_ctrlr_log_critical_warnings(aer->ctrlr,
730bb2f67fdSJim Harris 			    health_info->critical_warning);
731bb2f67fdSJim Harris 			/*
732bb2f67fdSJim Harris 			 * Critical warnings reported through the
733bb2f67fdSJim Harris 			 *  SMART/health log page are persistent, so
734bb2f67fdSJim Harris 			 *  clear the associated bits in the async event
735bb2f67fdSJim Harris 			 *  config so that we do not receive repeated
736bb2f67fdSJim Harris 			 *  notifications for the same event.
737bb2f67fdSJim Harris 			 */
7380d787e9bSWojciech Macek 			aer->ctrlr->async_event_config &=
7390d787e9bSWojciech Macek 			    ~health_info->critical_warning;
740bb2f67fdSJim Harris 			nvme_ctrlr_cmd_set_async_event_config(aer->ctrlr,
741bb2f67fdSJim Harris 			    aer->ctrlr->async_event_config, NULL, NULL);
742f439e3a4SAlexander Motin 		} else if (aer->log_page_id == NVME_LOG_CHANGED_NAMESPACE &&
743f439e3a4SAlexander Motin 		    !nvme_use_nvd) {
744f439e3a4SAlexander Motin 			nsl = (struct nvme_ns_list *)aer->log_page_buffer;
745f439e3a4SAlexander Motin 			for (i = 0; i < nitems(nsl->ns) && nsl->ns[i] != 0; i++) {
746f439e3a4SAlexander Motin 				if (nsl->ns[i] > NVME_MAX_NAMESPACES)
747f439e3a4SAlexander Motin 					break;
748f439e3a4SAlexander Motin 				nvme_notify_ns(aer->ctrlr, nsl->ns[i]);
749f439e3a4SAlexander Motin 			}
750bb2f67fdSJim Harris 		}
751bb2f67fdSJim Harris 
7520d7e13ecSJim Harris 		/*
7530d7e13ecSJim Harris 		 * Pass the cpl data from the original async event completion,
7540d7e13ecSJim Harris 		 *  not the log page fetch.
7550d7e13ecSJim Harris 		 */
7560d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
7570d7e13ecSJim Harris 		    aer->log_page_id, aer->log_page_buffer, aer->log_page_size);
758bb2f67fdSJim Harris 	}
7592868353aSJim Harris 
7602868353aSJim Harris 	/*
7612868353aSJim Harris 	 * Repost another asynchronous event request to replace the one
7622868353aSJim Harris 	 *  that just completed.
7632868353aSJim Harris 	 */
7642868353aSJim Harris 	nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
7652868353aSJim Harris }
7662868353aSJim Harris 
767bb0ec6b3SJim Harris static void
7680a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl)
7690a0b08ccSJim Harris {
7700a0b08ccSJim Harris 	struct nvme_async_event_request	*aer = arg;
7710a0b08ccSJim Harris 
772ec526ea9SJim Harris 	if (nvme_completion_is_error(cpl)) {
7730a0b08ccSJim Harris 		/*
774ec526ea9SJim Harris 		 *  Do not retry failed async event requests.  This avoids
775ec526ea9SJim Harris 		 *  infinite loops where a new async event request is submitted
776ec526ea9SJim Harris 		 *  to replace the one just failed, only to fail again and
777ec526ea9SJim Harris 		 *  perpetuate the loop.
7780a0b08ccSJim Harris 		 */
7790a0b08ccSJim Harris 		return;
7800a0b08ccSJim Harris 	}
7810a0b08ccSJim Harris 
7822868353aSJim Harris 	/* Associated log page is in bits 23:16 of completion entry dw0. */
7830d7e13ecSJim Harris 	aer->log_page_id = (cpl->cdw0 & 0xFF0000) >> 16;
7842868353aSJim Harris 
785f439e3a4SAlexander Motin 	nvme_printf(aer->ctrlr, "async event occurred (type 0x%x, info 0x%02x,"
786a6d222ebSAlexander Motin 	    " page 0x%02x)\n", (cpl->cdw0 & 0x07), (cpl->cdw0 & 0xFF00) >> 8,
787547d523eSJim Harris 	    aer->log_page_id);
788547d523eSJim Harris 
7890d7e13ecSJim Harris 	if (is_log_page_id_valid(aer->log_page_id)) {
7902868353aSJim Harris 		aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr,
7910d7e13ecSJim Harris 		    aer->log_page_id);
7922868353aSJim Harris 		memcpy(&aer->cpl, cpl, sizeof(*cpl));
7930d7e13ecSJim Harris 		nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id,
7942868353aSJim Harris 		    NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer,
7952868353aSJim Harris 		    aer->log_page_size, nvme_ctrlr_async_event_log_page_cb,
7962868353aSJim Harris 		    aer);
7972868353aSJim Harris 		/* Wait to notify consumers until after log page is fetched. */
7982868353aSJim Harris 	} else {
7990d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id,
8000d7e13ecSJim Harris 		    NULL, 0);
801038a5ee4SJim Harris 
8020a0b08ccSJim Harris 		/*
8032868353aSJim Harris 		 * Repost another asynchronous event request to replace the one
8042868353aSJim Harris 		 *  that just completed.
8050a0b08ccSJim Harris 		 */
8060a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
8070a0b08ccSJim Harris 	}
8082868353aSJim Harris }
8090a0b08ccSJim Harris 
8100a0b08ccSJim Harris static void
8110a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
8120a0b08ccSJim Harris     struct nvme_async_event_request *aer)
8130a0b08ccSJim Harris {
8140a0b08ccSJim Harris 	struct nvme_request *req;
8150a0b08ccSJim Harris 
8160a0b08ccSJim Harris 	aer->ctrlr = ctrlr;
8171e526bc4SJim Harris 	req = nvme_allocate_request_null(nvme_ctrlr_async_event_cb, aer);
8180a0b08ccSJim Harris 	aer->req = req;
8190a0b08ccSJim Harris 
8200a0b08ccSJim Harris 	/*
82194143332SJim Harris 	 * Disable timeout here, since asynchronous event requests should by
82294143332SJim Harris 	 *  nature never be timed out.
8230a0b08ccSJim Harris 	 */
8247588c6ccSWarner Losh 	req->timeout = false;
8259544e6dcSChuck Tuffli 	req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST;
8260a0b08ccSJim Harris 	nvme_ctrlr_submit_admin_request(ctrlr, req);
8270a0b08ccSJim Harris }
8280a0b08ccSJim Harris 
8290a0b08ccSJim Harris static void
830bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr)
831bb0ec6b3SJim Harris {
832d5fc9821SJim Harris 	struct nvme_completion_poll_status	status;
8330a0b08ccSJim Harris 	struct nvme_async_event_request		*aer;
8340a0b08ccSJim Harris 	uint32_t				i;
835bb0ec6b3SJim Harris 
836f439e3a4SAlexander Motin 	ctrlr->async_event_config = NVME_CRIT_WARN_ST_AVAILABLE_SPARE |
837f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_DEVICE_RELIABILITY |
838f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_READ_ONLY |
839f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP;
840f439e3a4SAlexander Motin 	if (ctrlr->cdata.ver >= NVME_REV(1, 2))
841881534f0SWarner Losh 		ctrlr->async_event_config |= NVME_ASYNC_EVENT_NS_ATTRIBUTE |
842881534f0SWarner Losh 		    NVME_ASYNC_EVENT_FW_ACTIVATE;
843d5fc9821SJim Harris 
84429077eb4SWarner Losh 	status.done = 0;
845d5fc9821SJim Harris 	nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD,
846d5fc9821SJim Harris 	    0, NULL, 0, nvme_completion_poll_cb, &status);
847ab0681aaSWarner Losh 	nvme_completion_poll(&status);
848d5fc9821SJim Harris 	if (nvme_completion_is_error(&status.cpl) ||
849d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0xFFFF ||
850d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0x0000) {
851d5fc9821SJim Harris 		nvme_printf(ctrlr, "temperature threshold not supported\n");
852f439e3a4SAlexander Motin 	} else
853f439e3a4SAlexander Motin 		ctrlr->async_event_config |= NVME_CRIT_WARN_ST_TEMPERATURE;
854d5fc9821SJim Harris 
855bb2f67fdSJim Harris 	nvme_ctrlr_cmd_set_async_event_config(ctrlr,
856bb2f67fdSJim Harris 	    ctrlr->async_event_config, NULL, NULL);
857bb0ec6b3SJim Harris 
858bb0ec6b3SJim Harris 	/* aerl is a zero-based value, so we need to add 1 here. */
8590a0b08ccSJim Harris 	ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1));
860bb0ec6b3SJim Harris 
8610a0b08ccSJim Harris 	for (i = 0; i < ctrlr->num_aers; i++) {
8620a0b08ccSJim Harris 		aer = &ctrlr->aer[i];
8630a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(ctrlr, aer);
8640a0b08ccSJim Harris 	}
865bb0ec6b3SJim Harris }
866bb0ec6b3SJim Harris 
867bb0ec6b3SJim Harris static void
868bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr)
869bb0ec6b3SJim Harris {
870bb0ec6b3SJim Harris 
871bb0ec6b3SJim Harris 	ctrlr->int_coal_time = 0;
872bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_time",
873bb0ec6b3SJim Harris 	    &ctrlr->int_coal_time);
874bb0ec6b3SJim Harris 
875bb0ec6b3SJim Harris 	ctrlr->int_coal_threshold = 0;
876bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold",
877bb0ec6b3SJim Harris 	    &ctrlr->int_coal_threshold);
878bb0ec6b3SJim Harris 
879bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time,
880bb0ec6b3SJim Harris 	    ctrlr->int_coal_threshold, NULL, NULL);
881bb0ec6b3SJim Harris }
882bb0ec6b3SJim Harris 
883be34f216SJim Harris static void
88467abaee9SAlexander Motin nvme_ctrlr_hmb_free(struct nvme_controller *ctrlr)
88567abaee9SAlexander Motin {
88667abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
88767abaee9SAlexander Motin 	int i;
88867abaee9SAlexander Motin 
88967abaee9SAlexander Motin 	if (ctrlr->hmb_desc_paddr) {
89067abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map);
89167abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
89267abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
89367abaee9SAlexander Motin 		ctrlr->hmb_desc_paddr = 0;
89467abaee9SAlexander Motin 	}
89567abaee9SAlexander Motin 	if (ctrlr->hmb_desc_tag) {
89667abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_desc_tag);
897b2cdfb72SAlexander Motin 		ctrlr->hmb_desc_tag = NULL;
89867abaee9SAlexander Motin 	}
89967abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
90067abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
90167abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_tag, hmbc->hmbc_map);
90267abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
90367abaee9SAlexander Motin 		    hmbc->hmbc_map);
90467abaee9SAlexander Motin 	}
90567abaee9SAlexander Motin 	ctrlr->hmb_nchunks = 0;
90667abaee9SAlexander Motin 	if (ctrlr->hmb_tag) {
90767abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_tag);
90867abaee9SAlexander Motin 		ctrlr->hmb_tag = NULL;
90967abaee9SAlexander Motin 	}
91067abaee9SAlexander Motin 	if (ctrlr->hmb_chunks) {
91167abaee9SAlexander Motin 		free(ctrlr->hmb_chunks, M_NVME);
91267abaee9SAlexander Motin 		ctrlr->hmb_chunks = NULL;
91367abaee9SAlexander Motin 	}
91467abaee9SAlexander Motin }
91567abaee9SAlexander Motin 
91667abaee9SAlexander Motin static void
91767abaee9SAlexander Motin nvme_ctrlr_hmb_alloc(struct nvme_controller *ctrlr)
91867abaee9SAlexander Motin {
91967abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
92067abaee9SAlexander Motin 	size_t pref, min, minc, size;
92167abaee9SAlexander Motin 	int err, i;
92267abaee9SAlexander Motin 	uint64_t max;
92367abaee9SAlexander Motin 
9241c7dd40eSAlexander Motin 	/* Limit HMB to 5% of RAM size per device by default. */
9251c7dd40eSAlexander Motin 	max = (uint64_t)physmem * PAGE_SIZE / 20;
92667abaee9SAlexander Motin 	TUNABLE_UINT64_FETCH("hw.nvme.hmb_max", &max);
92767abaee9SAlexander Motin 
92867abaee9SAlexander Motin 	min = (long long unsigned)ctrlr->cdata.hmmin * 4096;
9296de4e458SAlexander Motin 	if (max == 0 || max < min)
93067abaee9SAlexander Motin 		return;
93167abaee9SAlexander Motin 	pref = MIN((long long unsigned)ctrlr->cdata.hmpre * 4096, max);
93267abaee9SAlexander Motin 	minc = MAX(ctrlr->cdata.hmminds * 4096, PAGE_SIZE);
93367abaee9SAlexander Motin 	if (min > 0 && ctrlr->cdata.hmmaxd > 0)
93467abaee9SAlexander Motin 		minc = MAX(minc, min / ctrlr->cdata.hmmaxd);
93567abaee9SAlexander Motin 	ctrlr->hmb_chunk = pref;
93667abaee9SAlexander Motin 
93767abaee9SAlexander Motin again:
93867abaee9SAlexander Motin 	ctrlr->hmb_chunk = roundup2(ctrlr->hmb_chunk, PAGE_SIZE);
93967abaee9SAlexander Motin 	ctrlr->hmb_nchunks = howmany(pref, ctrlr->hmb_chunk);
94067abaee9SAlexander Motin 	if (ctrlr->cdata.hmmaxd > 0 && ctrlr->hmb_nchunks > ctrlr->cdata.hmmaxd)
94167abaee9SAlexander Motin 		ctrlr->hmb_nchunks = ctrlr->cdata.hmmaxd;
94267abaee9SAlexander Motin 	ctrlr->hmb_chunks = malloc(sizeof(struct nvme_hmb_chunk) *
94367abaee9SAlexander Motin 	    ctrlr->hmb_nchunks, M_NVME, M_WAITOK);
94467abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
94567abaee9SAlexander Motin 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
94667abaee9SAlexander Motin 	    ctrlr->hmb_chunk, 1, ctrlr->hmb_chunk, 0, NULL, NULL, &ctrlr->hmb_tag);
94767abaee9SAlexander Motin 	if (err != 0) {
94867abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB tag create failed %d\n", err);
94967abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
95067abaee9SAlexander Motin 		return;
95167abaee9SAlexander Motin 	}
95267abaee9SAlexander Motin 
95367abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
95467abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
95567abaee9SAlexander Motin 		if (bus_dmamem_alloc(ctrlr->hmb_tag,
95667abaee9SAlexander Motin 		    (void **)&hmbc->hmbc_vaddr, BUS_DMA_NOWAIT,
95767abaee9SAlexander Motin 		    &hmbc->hmbc_map)) {
95867abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to alloc HMB\n");
95967abaee9SAlexander Motin 			break;
96067abaee9SAlexander Motin 		}
96167abaee9SAlexander Motin 		if (bus_dmamap_load(ctrlr->hmb_tag, hmbc->hmbc_map,
96267abaee9SAlexander Motin 		    hmbc->hmbc_vaddr, ctrlr->hmb_chunk, nvme_single_map,
96367abaee9SAlexander Motin 		    &hmbc->hmbc_paddr, BUS_DMA_NOWAIT) != 0) {
96467abaee9SAlexander Motin 			bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
96567abaee9SAlexander Motin 			    hmbc->hmbc_map);
96667abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to load HMB\n");
96767abaee9SAlexander Motin 			break;
96867abaee9SAlexander Motin 		}
96967abaee9SAlexander Motin 		bus_dmamap_sync(ctrlr->hmb_tag, hmbc->hmbc_map,
97067abaee9SAlexander Motin 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
97167abaee9SAlexander Motin 	}
97267abaee9SAlexander Motin 
97367abaee9SAlexander Motin 	if (i < ctrlr->hmb_nchunks && i * ctrlr->hmb_chunk < min &&
97467abaee9SAlexander Motin 	    ctrlr->hmb_chunk / 2 >= minc) {
97567abaee9SAlexander Motin 		ctrlr->hmb_nchunks = i;
97667abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
97767abaee9SAlexander Motin 		ctrlr->hmb_chunk /= 2;
97867abaee9SAlexander Motin 		goto again;
97967abaee9SAlexander Motin 	}
98067abaee9SAlexander Motin 	ctrlr->hmb_nchunks = i;
98167abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks * ctrlr->hmb_chunk < min) {
98267abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
98367abaee9SAlexander Motin 		return;
98467abaee9SAlexander Motin 	}
98567abaee9SAlexander Motin 
98667abaee9SAlexander Motin 	size = sizeof(struct nvme_hmb_desc) * ctrlr->hmb_nchunks;
98767abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
98867abaee9SAlexander Motin 	    16, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
98967abaee9SAlexander Motin 	    size, 1, size, 0, NULL, NULL, &ctrlr->hmb_desc_tag);
99067abaee9SAlexander Motin 	if (err != 0) {
99167abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB desc tag create failed %d\n", err);
99267abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
99367abaee9SAlexander Motin 		return;
99467abaee9SAlexander Motin 	}
99567abaee9SAlexander Motin 	if (bus_dmamem_alloc(ctrlr->hmb_desc_tag,
99667abaee9SAlexander Motin 	    (void **)&ctrlr->hmb_desc_vaddr, BUS_DMA_WAITOK,
99767abaee9SAlexander Motin 	    &ctrlr->hmb_desc_map)) {
99867abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to alloc HMB desc\n");
99967abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
100067abaee9SAlexander Motin 		return;
100167abaee9SAlexander Motin 	}
100267abaee9SAlexander Motin 	if (bus_dmamap_load(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
100367abaee9SAlexander Motin 	    ctrlr->hmb_desc_vaddr, size, nvme_single_map,
100467abaee9SAlexander Motin 	    &ctrlr->hmb_desc_paddr, BUS_DMA_NOWAIT) != 0) {
100567abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
100667abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
100767abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to load HMB desc\n");
100867abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
100967abaee9SAlexander Motin 		return;
101067abaee9SAlexander Motin 	}
101167abaee9SAlexander Motin 
101267abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
101367abaee9SAlexander Motin 		ctrlr->hmb_desc_vaddr[i].addr =
101467abaee9SAlexander Motin 		    htole64(ctrlr->hmb_chunks[i].hmbc_paddr);
101567abaee9SAlexander Motin 		ctrlr->hmb_desc_vaddr[i].size = htole32(ctrlr->hmb_chunk / 4096);
101667abaee9SAlexander Motin 	}
101767abaee9SAlexander Motin 	bus_dmamap_sync(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
101867abaee9SAlexander Motin 	    BUS_DMASYNC_PREWRITE);
101967abaee9SAlexander Motin 
102067abaee9SAlexander Motin 	nvme_printf(ctrlr, "Allocated %lluMB host memory buffer\n",
102167abaee9SAlexander Motin 	    (long long unsigned)ctrlr->hmb_nchunks * ctrlr->hmb_chunk
102267abaee9SAlexander Motin 	    / 1024 / 1024);
102367abaee9SAlexander Motin }
102467abaee9SAlexander Motin 
102567abaee9SAlexander Motin static void
102667abaee9SAlexander Motin nvme_ctrlr_hmb_enable(struct nvme_controller *ctrlr, bool enable, bool memret)
102767abaee9SAlexander Motin {
102867abaee9SAlexander Motin 	struct nvme_completion_poll_status	status;
102967abaee9SAlexander Motin 	uint32_t cdw11;
103067abaee9SAlexander Motin 
103167abaee9SAlexander Motin 	cdw11 = 0;
103267abaee9SAlexander Motin 	if (enable)
103367abaee9SAlexander Motin 		cdw11 |= 1;
103467abaee9SAlexander Motin 	if (memret)
103567abaee9SAlexander Motin 		cdw11 |= 2;
103667abaee9SAlexander Motin 	status.done = 0;
103767abaee9SAlexander Motin 	nvme_ctrlr_cmd_set_feature(ctrlr, NVME_FEAT_HOST_MEMORY_BUFFER, cdw11,
103867abaee9SAlexander Motin 	    ctrlr->hmb_nchunks * ctrlr->hmb_chunk / 4096, ctrlr->hmb_desc_paddr,
103967abaee9SAlexander Motin 	    ctrlr->hmb_desc_paddr >> 32, ctrlr->hmb_nchunks, NULL, 0,
104067abaee9SAlexander Motin 	    nvme_completion_poll_cb, &status);
104167abaee9SAlexander Motin 	nvme_completion_poll(&status);
104267abaee9SAlexander Motin 	if (nvme_completion_is_error(&status.cpl))
104367abaee9SAlexander Motin 		nvme_printf(ctrlr, "nvme_ctrlr_hmb_enable failed!\n");
104467abaee9SAlexander Motin }
104567abaee9SAlexander Motin 
104667abaee9SAlexander Motin static void
10474d547561SWarner Losh nvme_ctrlr_start(void *ctrlr_arg, bool resetting)
1048bb0ec6b3SJim Harris {
1049bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = ctrlr_arg;
10502b647da7SJim Harris 	uint32_t old_num_io_queues;
1051b846efd7SJim Harris 	int i;
1052b846efd7SJim Harris 
1053bad42df9SColin Percival 	TSENTER();
1054bad42df9SColin Percival 
10552b647da7SJim Harris 	/*
10562b647da7SJim Harris 	 * Only reset adminq here when we are restarting the
10572b647da7SJim Harris 	 *  controller after a reset.  During initialization,
10582b647da7SJim Harris 	 *  we have already submitted admin commands to get
10592b647da7SJim Harris 	 *  the number of I/O queues supported, so cannot reset
10602b647da7SJim Harris 	 *  the adminq again here.
10612b647da7SJim Harris 	 */
1062ac90f70dSAlexander Motin 	if (resetting) {
1063cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->adminq);
1064ac90f70dSAlexander Motin 		nvme_admin_qpair_enable(&ctrlr->adminq);
1065ac90f70dSAlexander Motin 	}
10662b647da7SJim Harris 
1067701267adSAlexander Motin 	if (ctrlr->ioq != NULL) {
1068cb5b7c13SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
1069cb5b7c13SJim Harris 			nvme_qpair_reset(&ctrlr->ioq[i]);
1070701267adSAlexander Motin 	}
1071cb5b7c13SJim Harris 
1072701267adSAlexander Motin 	/*
1073701267adSAlexander Motin 	 * If it was a reset on initialization command timeout, just
1074701267adSAlexander Motin 	 * return here, letting initialization code fail gracefully.
1075701267adSAlexander Motin 	 */
1076701267adSAlexander Motin 	if (resetting && !ctrlr->is_initialized)
1077701267adSAlexander Motin 		return;
1078701267adSAlexander Motin 
1079ac90f70dSAlexander Motin 	if (resetting && nvme_ctrlr_identify(ctrlr) != 0) {
1080232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1081be34f216SJim Harris 		return;
1082232e2edbSJim Harris 	}
1083bb0ec6b3SJim Harris 
10842b647da7SJim Harris 	/*
10852b647da7SJim Harris 	 * The number of qpairs are determined during controller initialization,
10862b647da7SJim Harris 	 *  including using NVMe SET_FEATURES/NUMBER_OF_QUEUES to determine the
10872b647da7SJim Harris 	 *  HW limit.  We call SET_FEATURES again here so that it gets called
10882b647da7SJim Harris 	 *  after any reset for controllers that depend on the driver to
10892b647da7SJim Harris 	 *  explicit specify how many queues it will use.  This value should
10902b647da7SJim Harris 	 *  never change between resets, so panic if somehow that does happen.
10912b647da7SJim Harris 	 */
10924d547561SWarner Losh 	if (resetting) {
10932b647da7SJim Harris 		old_num_io_queues = ctrlr->num_io_queues;
1094232e2edbSJim Harris 		if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) {
1095232e2edbSJim Harris 			nvme_ctrlr_fail(ctrlr);
1096be34f216SJim Harris 			return;
1097232e2edbSJim Harris 		}
1098bb0ec6b3SJim Harris 
10992b647da7SJim Harris 		if (old_num_io_queues != ctrlr->num_io_queues) {
11007b036d77SJim Harris 			panic("num_io_queues changed from %u to %u",
11017b036d77SJim Harris 			      old_num_io_queues, ctrlr->num_io_queues);
11027b036d77SJim Harris 		}
11032b647da7SJim Harris 	}
11042b647da7SJim Harris 
110567abaee9SAlexander Motin 	if (ctrlr->cdata.hmpre > 0 && ctrlr->hmb_nchunks == 0) {
110667abaee9SAlexander Motin 		nvme_ctrlr_hmb_alloc(ctrlr);
110767abaee9SAlexander Motin 		if (ctrlr->hmb_nchunks > 0)
110867abaee9SAlexander Motin 			nvme_ctrlr_hmb_enable(ctrlr, true, false);
110967abaee9SAlexander Motin 	} else if (ctrlr->hmb_nchunks > 0)
111067abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, true, true);
111167abaee9SAlexander Motin 
1112232e2edbSJim Harris 	if (nvme_ctrlr_create_qpairs(ctrlr) != 0) {
1113232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1114be34f216SJim Harris 		return;
1115232e2edbSJim Harris 	}
1116bb0ec6b3SJim Harris 
1117232e2edbSJim Harris 	if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) {
1118232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1119be34f216SJim Harris 		return;
1120232e2edbSJim Harris 	}
1121bb0ec6b3SJim Harris 
1122bb0ec6b3SJim Harris 	nvme_ctrlr_configure_aer(ctrlr);
1123bb0ec6b3SJim Harris 	nvme_ctrlr_configure_int_coalescing(ctrlr);
1124bb0ec6b3SJim Harris 
1125b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
1126b846efd7SJim Harris 		nvme_io_qpair_enable(&ctrlr->ioq[i]);
1127bad42df9SColin Percival 	TSEXIT();
1128bb0ec6b3SJim Harris }
1129bb0ec6b3SJim Harris 
1130be34f216SJim Harris void
1131be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg)
1132be34f216SJim Harris {
1133be34f216SJim Harris 	struct nvme_controller *ctrlr = arg;
113466e59850SWarner Losh 
1135bad42df9SColin Percival 	TSENTER();
1136bad42df9SColin Percival 
113766e59850SWarner Losh 	/*
113866e59850SWarner Losh 	 * Reset controller twice to ensure we do a transition from cc.en==1 to
113966e59850SWarner Losh 	 * cc.en==0.  This is because we don't really know what status the
114066e59850SWarner Losh 	 * controller was left in when boot handed off to OS.  Linux doesn't do
114166e59850SWarner Losh 	 * this, however. If we adopt that policy, see also nvme_ctrlr_resume().
114266e59850SWarner Losh 	 */
1143701267adSAlexander Motin 	if (nvme_ctrlr_hw_reset(ctrlr) != 0) {
1144701267adSAlexander Motin fail:
114566e59850SWarner Losh 		nvme_ctrlr_fail(ctrlr);
114692390644SAlexander Motin 		config_intrhook_disestablish(&ctrlr->config_hook);
114766e59850SWarner Losh 		return;
114866e59850SWarner Losh 	}
114966e59850SWarner Losh 
1150701267adSAlexander Motin 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
1151701267adSAlexander Motin 		goto fail;
1152be34f216SJim Harris 
11532b647da7SJim Harris 	nvme_qpair_reset(&ctrlr->adminq);
11542b647da7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
11552b647da7SJim Harris 
1156ac90f70dSAlexander Motin 	if (nvme_ctrlr_identify(ctrlr) == 0 &&
1157ac90f70dSAlexander Motin 	    nvme_ctrlr_set_num_qpairs(ctrlr) == 0 &&
11582b647da7SJim Harris 	    nvme_ctrlr_construct_io_qpairs(ctrlr) == 0)
11594d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, false);
11602b647da7SJim Harris 	else
1161701267adSAlexander Motin 		goto fail;
11622b647da7SJim Harris 
11632b647da7SJim Harris 	nvme_sysctl_initialize_ctrlr(ctrlr);
1164be34f216SJim Harris 	config_intrhook_disestablish(&ctrlr->config_hook);
1165496a2752SJim Harris 
1166496a2752SJim Harris 	ctrlr->is_initialized = 1;
1167496a2752SJim Harris 	nvme_notify_new_controller(ctrlr);
1168bad42df9SColin Percival 	TSEXIT();
1169b846efd7SJim Harris }
1170b846efd7SJim Harris 
1171bb0ec6b3SJim Harris static void
117248ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending)
117312d191ecSJim Harris {
117412d191ecSJim Harris 	struct nvme_controller	*ctrlr = arg;
117548ce3178SJim Harris 	int			status;
117612d191ecSJim Harris 
1177244b8053SWarner Losh 	nvme_ctrlr_devctl_log(ctrlr, "RESET", "resetting controller");
117848ce3178SJim Harris 	status = nvme_ctrlr_hw_reset(ctrlr);
117948ce3178SJim Harris 	/*
118048ce3178SJim Harris 	 * Use pause instead of DELAY, so that we yield to any nvme interrupt
118148ce3178SJim Harris 	 *  handlers on this CPU that were blocked on a qpair lock. We want
118248ce3178SJim Harris 	 *  all nvme interrupts completed before proceeding with restarting the
118348ce3178SJim Harris 	 *  controller.
118448ce3178SJim Harris 	 *
118548ce3178SJim Harris 	 * XXX - any way to guarantee the interrupt handlers have quiesced?
118648ce3178SJim Harris 	 */
118748ce3178SJim Harris 	pause("nvmereset", hz / 10);
118848ce3178SJim Harris 	if (status == 0)
11894d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, true);
1190232e2edbSJim Harris 	else
1191232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1192f37c22a3SJim Harris 
1193f37c22a3SJim Harris 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
119412d191ecSJim Harris }
119512d191ecSJim Harris 
1196bb1c7be4SWarner Losh /*
1197bb1c7be4SWarner Losh  * Poll all the queues enabled on the device for completion.
1198bb1c7be4SWarner Losh  */
1199bb1c7be4SWarner Losh void
1200bb1c7be4SWarner Losh nvme_ctrlr_poll(struct nvme_controller *ctrlr)
1201bb1c7be4SWarner Losh {
1202bb1c7be4SWarner Losh 	int i;
1203bb1c7be4SWarner Losh 
1204bb1c7be4SWarner Losh 	nvme_qpair_process_completions(&ctrlr->adminq);
1205bb1c7be4SWarner Losh 
1206bb1c7be4SWarner Losh 	for (i = 0; i < ctrlr->num_io_queues; i++)
1207bb1c7be4SWarner Losh 		if (ctrlr->ioq && ctrlr->ioq[i].cpl)
1208bb1c7be4SWarner Losh 			nvme_qpair_process_completions(&ctrlr->ioq[i]);
1209bb1c7be4SWarner Losh }
1210bb1c7be4SWarner Losh 
1211bb1c7be4SWarner Losh /*
12124d547561SWarner Losh  * Poll the single-vector interrupt case: num_io_queues will be 1 and
1213bb1c7be4SWarner Losh  * there's only a single vector. While we're polling, we mask further
1214bb1c7be4SWarner Losh  * interrupts in the controller.
1215bb1c7be4SWarner Losh  */
1216f24c011bSWarner Losh void
1217e3bdf3daSAlexander Motin nvme_ctrlr_shared_handler(void *arg)
1218bb0ec6b3SJim Harris {
1219bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = arg;
1220bb0ec6b3SJim Harris 
12214d6abcb1SJim Harris 	nvme_mmio_write_4(ctrlr, intms, 1);
1222bb1c7be4SWarner Losh 	nvme_ctrlr_poll(ctrlr);
1223bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, intmc, 1);
1224bb0ec6b3SJim Harris }
1225bb0ec6b3SJim Harris 
12267c3f19d7SJim Harris static void
12277c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl)
12287c3f19d7SJim Harris {
12297c3f19d7SJim Harris 	struct nvme_pt_command *pt = arg;
1230c252f637SAlexander Motin 	struct mtx *mtx = pt->driver_lock;
12310d787e9bSWojciech Macek 	uint16_t status;
12327c3f19d7SJim Harris 
12337c3f19d7SJim Harris 	bzero(&pt->cpl, sizeof(pt->cpl));
12347c3f19d7SJim Harris 	pt->cpl.cdw0 = cpl->cdw0;
12350d787e9bSWojciech Macek 
12360d787e9bSWojciech Macek 	status = cpl->status;
12370d787e9bSWojciech Macek 	status &= ~NVME_STATUS_P_MASK;
12380d787e9bSWojciech Macek 	pt->cpl.status = status;
12397c3f19d7SJim Harris 
1240c252f637SAlexander Motin 	mtx_lock(mtx);
1241c252f637SAlexander Motin 	pt->driver_lock = NULL;
12427c3f19d7SJim Harris 	wakeup(pt);
1243c252f637SAlexander Motin 	mtx_unlock(mtx);
12447c3f19d7SJim Harris }
12457c3f19d7SJim Harris 
12467c3f19d7SJim Harris int
12477c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
12487c3f19d7SJim Harris     struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer,
12497c3f19d7SJim Harris     int is_admin_cmd)
12507c3f19d7SJim Harris {
12517c3f19d7SJim Harris 	struct nvme_request	*req;
12527c3f19d7SJim Harris 	struct mtx		*mtx;
12537c3f19d7SJim Harris 	struct buf		*buf = NULL;
12547c3f19d7SJim Harris 	int			ret = 0;
12557c3f19d7SJim Harris 
12567b68ae1eSJim Harris 	if (pt->len > 0) {
12577b68ae1eSJim Harris 		if (pt->len > ctrlr->max_xfer_size) {
12587b68ae1eSJim Harris 			nvme_printf(ctrlr, "pt->len (%d) "
12597b68ae1eSJim Harris 			    "exceeds max_xfer_size (%d)\n", pt->len,
12607b68ae1eSJim Harris 			    ctrlr->max_xfer_size);
12617b68ae1eSJim Harris 			return EIO;
12627b68ae1eSJim Harris 		}
12637c3f19d7SJim Harris 		if (is_user_buffer) {
12647c3f19d7SJim Harris 			/*
12657c3f19d7SJim Harris 			 * Ensure the user buffer is wired for the duration of
12664d547561SWarner Losh 			 *  this pass-through command.
12677c3f19d7SJim Harris 			 */
12687c3f19d7SJim Harris 			PHOLD(curproc);
1269756a5412SGleb Smirnoff 			buf = uma_zalloc(pbuf_zone, M_WAITOK);
12707c3f19d7SJim Harris 			buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE;
127144ca4575SBrooks Davis 			if (vmapbuf(buf, pt->buf, pt->len, 1) < 0) {
12727c3f19d7SJim Harris 				ret = EFAULT;
12737c3f19d7SJim Harris 				goto err;
12747c3f19d7SJim Harris 			}
12757c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(buf->b_data, pt->len,
12767c3f19d7SJim Harris 			    nvme_pt_done, pt);
12777c3f19d7SJim Harris 		} else
12787c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(pt->buf, pt->len,
12797c3f19d7SJim Harris 			    nvme_pt_done, pt);
12807b68ae1eSJim Harris 	} else
12817c3f19d7SJim Harris 		req = nvme_allocate_request_null(nvme_pt_done, pt);
12827c3f19d7SJim Harris 
12830d787e9bSWojciech Macek 	/* Assume user space already converted to little-endian */
12849544e6dcSChuck Tuffli 	req->cmd.opc = pt->cmd.opc;
12859544e6dcSChuck Tuffli 	req->cmd.fuse = pt->cmd.fuse;
128691182bcfSWarner Losh 	req->cmd.rsvd2 = pt->cmd.rsvd2;
128791182bcfSWarner Losh 	req->cmd.rsvd3 = pt->cmd.rsvd3;
12887c3f19d7SJim Harris 	req->cmd.cdw10 = pt->cmd.cdw10;
12897c3f19d7SJim Harris 	req->cmd.cdw11 = pt->cmd.cdw11;
12907c3f19d7SJim Harris 	req->cmd.cdw12 = pt->cmd.cdw12;
12917c3f19d7SJim Harris 	req->cmd.cdw13 = pt->cmd.cdw13;
12927c3f19d7SJim Harris 	req->cmd.cdw14 = pt->cmd.cdw14;
12937c3f19d7SJim Harris 	req->cmd.cdw15 = pt->cmd.cdw15;
12947c3f19d7SJim Harris 
12950d787e9bSWojciech Macek 	req->cmd.nsid = htole32(nsid);
12967c3f19d7SJim Harris 
1297c252f637SAlexander Motin 	mtx = mtx_pool_find(mtxpool_sleep, pt);
12987c3f19d7SJim Harris 	pt->driver_lock = mtx;
12997c3f19d7SJim Harris 
13007c3f19d7SJim Harris 	if (is_admin_cmd)
13017c3f19d7SJim Harris 		nvme_ctrlr_submit_admin_request(ctrlr, req);
13027c3f19d7SJim Harris 	else
13037c3f19d7SJim Harris 		nvme_ctrlr_submit_io_request(ctrlr, req);
13047c3f19d7SJim Harris 
1305c252f637SAlexander Motin 	mtx_lock(mtx);
1306c252f637SAlexander Motin 	while (pt->driver_lock != NULL)
13077c3f19d7SJim Harris 		mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0);
13087c3f19d7SJim Harris 	mtx_unlock(mtx);
13097c3f19d7SJim Harris 
13107c3f19d7SJim Harris err:
13117c3f19d7SJim Harris 	if (buf != NULL) {
1312756a5412SGleb Smirnoff 		uma_zfree(pbuf_zone, buf);
13137c3f19d7SJim Harris 		PRELE(curproc);
13147c3f19d7SJim Harris 	}
13157c3f19d7SJim Harris 
13167c3f19d7SJim Harris 	return (ret);
13177c3f19d7SJim Harris }
13187c3f19d7SJim Harris 
1319bb0ec6b3SJim Harris static int
1320bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag,
1321bb0ec6b3SJim Harris     struct thread *td)
1322bb0ec6b3SJim Harris {
1323bb0ec6b3SJim Harris 	struct nvme_controller			*ctrlr;
13247c3f19d7SJim Harris 	struct nvme_pt_command			*pt;
1325bb0ec6b3SJim Harris 
1326bb0ec6b3SJim Harris 	ctrlr = cdev->si_drv1;
1327bb0ec6b3SJim Harris 
1328bb0ec6b3SJim Harris 	switch (cmd) {
1329b846efd7SJim Harris 	case NVME_RESET_CONTROLLER:
1330b846efd7SJim Harris 		nvme_ctrlr_reset(ctrlr);
1331b846efd7SJim Harris 		break;
13327c3f19d7SJim Harris 	case NVME_PASSTHROUGH_CMD:
13337c3f19d7SJim Harris 		pt = (struct nvme_pt_command *)arg;
13340d787e9bSWojciech Macek 		return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, le32toh(pt->cmd.nsid),
13357c3f19d7SJim Harris 		    1 /* is_user_buffer */, 1 /* is_admin_cmd */));
1336a7bf63beSAlexander Motin 	case NVME_GET_NSID:
1337a7bf63beSAlexander Motin 	{
1338a7bf63beSAlexander Motin 		struct nvme_get_nsid *gnsid = (struct nvme_get_nsid *)arg;
1339a7bf63beSAlexander Motin 		strncpy(gnsid->cdev, device_get_nameunit(ctrlr->dev),
1340a7bf63beSAlexander Motin 		    sizeof(gnsid->cdev));
13414053f8acSDavid Bright 		gnsid->cdev[sizeof(gnsid->cdev) - 1] = '\0';
1342a7bf63beSAlexander Motin 		gnsid->nsid = 0;
1343a7bf63beSAlexander Motin 		break;
1344a7bf63beSAlexander Motin 	}
1345e32d47f3SDavid Bright 	case NVME_GET_MAX_XFER_SIZE:
1346e32d47f3SDavid Bright 		*(uint64_t *)arg = ctrlr->max_xfer_size;
1347e32d47f3SDavid Bright 		break;
1348bb0ec6b3SJim Harris 	default:
1349bb0ec6b3SJim Harris 		return (ENOTTY);
1350bb0ec6b3SJim Harris 	}
1351bb0ec6b3SJim Harris 
1352bb0ec6b3SJim Harris 	return (0);
1353bb0ec6b3SJim Harris }
1354bb0ec6b3SJim Harris 
1355bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = {
1356bb0ec6b3SJim Harris 	.d_version =	D_VERSION,
1357bb0ec6b3SJim Harris 	.d_flags =	0,
1358bb0ec6b3SJim Harris 	.d_ioctl =	nvme_ctrlr_ioctl
1359bb0ec6b3SJim Harris };
1360bb0ec6b3SJim Harris 
1361bb0ec6b3SJim Harris int
1362bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev)
1363bb0ec6b3SJim Harris {
1364e134ecdcSAlexander Motin 	struct make_dev_args	md_args;
13650d787e9bSWojciech Macek 	uint32_t	cap_lo;
13660d787e9bSWojciech Macek 	uint32_t	cap_hi;
13670bed3eabSAlexander Motin 	uint32_t	to, vs, pmrcap;
13680d787e9bSWojciech Macek 	uint8_t		mpsmin;
1369f42ca756SJim Harris 	int		status, timeout_period;
1370bb0ec6b3SJim Harris 
1371bb0ec6b3SJim Harris 	ctrlr->dev = dev;
1372bb0ec6b3SJim Harris 
1373a90b8104SJim Harris 	mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF);
13741eab19cbSAlexander Motin 	if (bus_get_domain(dev, &ctrlr->domain) != 0)
13751eab19cbSAlexander Motin 		ctrlr->domain = 0;
1376a90b8104SJim Harris 
1377c44441f8SAlexander Motin 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
1378c44441f8SAlexander Motin 	if (bootverbose) {
1379c44441f8SAlexander Motin 		device_printf(dev, "CapLo: 0x%08x: MQES %u%s%s%s%s, TO %u\n",
1380c44441f8SAlexander Motin 		    cap_lo, NVME_CAP_LO_MQES(cap_lo),
1381c44441f8SAlexander Motin 		    NVME_CAP_LO_CQR(cap_lo) ? ", CQR" : "",
1382c44441f8SAlexander Motin 		    NVME_CAP_LO_AMS(cap_lo) ? ", AMS" : "",
1383c44441f8SAlexander Motin 		    (NVME_CAP_LO_AMS(cap_lo) & 0x1) ? " WRRwUPC" : "",
1384c44441f8SAlexander Motin 		    (NVME_CAP_LO_AMS(cap_lo) & 0x2) ? " VS" : "",
1385c44441f8SAlexander Motin 		    NVME_CAP_LO_TO(cap_lo));
1386c44441f8SAlexander Motin 	}
13870d787e9bSWojciech Macek 	cap_hi = nvme_mmio_read_4(ctrlr, cap_hi);
1388c44441f8SAlexander Motin 	if (bootverbose) {
1389c44441f8SAlexander Motin 		device_printf(dev, "CapHi: 0x%08x: DSTRD %u%s, CSS %x%s, "
1390c44441f8SAlexander Motin 		    "MPSMIN %u, MPSMAX %u%s%s\n", cap_hi,
1391c44441f8SAlexander Motin 		    NVME_CAP_HI_DSTRD(cap_hi),
13920bed3eabSAlexander Motin 		    NVME_CAP_HI_NSSRS(cap_hi) ? ", NSSRS" : "",
1393c44441f8SAlexander Motin 		    NVME_CAP_HI_CSS(cap_hi),
13940bed3eabSAlexander Motin 		    NVME_CAP_HI_BPS(cap_hi) ? ", BPS" : "",
1395c44441f8SAlexander Motin 		    NVME_CAP_HI_MPSMIN(cap_hi),
1396c44441f8SAlexander Motin 		    NVME_CAP_HI_MPSMAX(cap_hi),
13970bed3eabSAlexander Motin 		    NVME_CAP_HI_PMRS(cap_hi) ? ", PMRS" : "",
13980bed3eabSAlexander Motin 		    NVME_CAP_HI_CMBS(cap_hi) ? ", CMBS" : "");
1399c44441f8SAlexander Motin 	}
1400c44441f8SAlexander Motin 	if (bootverbose) {
1401c44441f8SAlexander Motin 		vs = nvme_mmio_read_4(ctrlr, vs);
1402c44441f8SAlexander Motin 		device_printf(dev, "Version: 0x%08x: %d.%d\n", vs,
1403c44441f8SAlexander Motin 		    NVME_MAJOR(vs), NVME_MINOR(vs));
1404c44441f8SAlexander Motin 	}
14050bed3eabSAlexander Motin 	if (bootverbose && NVME_CAP_HI_PMRS(cap_hi)) {
14060bed3eabSAlexander Motin 		pmrcap = nvme_mmio_read_4(ctrlr, pmrcap);
14070bed3eabSAlexander Motin 		device_printf(dev, "PMRCap: 0x%08x: BIR %u%s%s, PMRTU %u, "
14080bed3eabSAlexander Motin 		    "PMRWBM %x, PMRTO %u%s\n", pmrcap,
14090bed3eabSAlexander Motin 		    NVME_PMRCAP_BIR(pmrcap),
14100bed3eabSAlexander Motin 		    NVME_PMRCAP_RDS(pmrcap) ? ", RDS" : "",
14110bed3eabSAlexander Motin 		    NVME_PMRCAP_WDS(pmrcap) ? ", WDS" : "",
14120bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRTU(pmrcap),
14130bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRWBM(pmrcap),
14140bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRTO(pmrcap),
14150bed3eabSAlexander Motin 		    NVME_PMRCAP_CMSS(pmrcap) ? ", CMSS" : "");
14160bed3eabSAlexander Motin 	}
1417c44441f8SAlexander Motin 
1418f93b7f95SWarner Losh 	ctrlr->dstrd = NVME_CAP_HI_DSTRD(cap_hi) + 2;
1419bb0ec6b3SJim Harris 
142062d2cf18SWarner Losh 	mpsmin = NVME_CAP_HI_MPSMIN(cap_hi);
14210d787e9bSWojciech Macek 	ctrlr->min_page_size = 1 << (12 + mpsmin);
142202e33484SJim Harris 
1423bb0ec6b3SJim Harris 	/* Get ready timeout value from controller, in units of 500ms. */
142462d2cf18SWarner Losh 	to = NVME_CAP_LO_TO(cap_lo) + 1;
14250d787e9bSWojciech Macek 	ctrlr->ready_timeout_in_ms = to * 500;
1426bb0ec6b3SJim Harris 
142794143332SJim Harris 	timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD;
142894143332SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period);
142994143332SJim Harris 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
143094143332SJim Harris 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
143194143332SJim Harris 	ctrlr->timeout_period = timeout_period;
143294143332SJim Harris 
1433cb5b7c13SJim Harris 	nvme_retry_count = NVME_DEFAULT_RETRY_COUNT;
1434cb5b7c13SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count);
1435cb5b7c13SJim Harris 
143648ce3178SJim Harris 	ctrlr->enable_aborts = 0;
143748ce3178SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts);
143848ce3178SJim Harris 
14398d09e3c4SJim Harris 	ctrlr->max_xfer_size = NVME_MAX_XFER_SIZE;
1440a965389bSScott Long 	if (nvme_ctrlr_construct_admin_qpair(ctrlr) != 0)
1441a965389bSScott Long 		return (ENXIO);
1442bb0ec6b3SJim Harris 
1443f0f47121SWarner Losh 	/*
1444f0f47121SWarner Losh 	 * Create 2 threads for the taskqueue. The reset thread will block when
1445f0f47121SWarner Losh 	 * it detects that the controller has failed until all I/O has been
1446f0f47121SWarner Losh 	 * failed up the stack. The fail_req task needs to be able to run in
1447f0f47121SWarner Losh 	 * this case to finish the request failure for some cases.
1448f0f47121SWarner Losh 	 *
1449f0f47121SWarner Losh 	 * We could partially solve this race by draining the failed requeust
1450f0f47121SWarner Losh 	 * queue before proceding to free the sim, though nothing would stop
1451f0f47121SWarner Losh 	 * new I/O from coming in after we do that drain, but before we reach
1452f0f47121SWarner Losh 	 * cam_sim_free, so this big hammer is used instead.
1453f0f47121SWarner Losh 	 */
145412d191ecSJim Harris 	ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK,
145512d191ecSJim Harris 	    taskqueue_thread_enqueue, &ctrlr->taskqueue);
1456f0f47121SWarner Losh 	taskqueue_start_threads(&ctrlr->taskqueue, 2, PI_DISK, "nvme taskq");
145712d191ecSJim Harris 
1458f37c22a3SJim Harris 	ctrlr->is_resetting = 0;
1459496a2752SJim Harris 	ctrlr->is_initialized = 0;
1460496a2752SJim Harris 	ctrlr->notification_sent = 0;
1461232e2edbSJim Harris 	TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr);
1462232e2edbSJim Harris 	TASK_INIT(&ctrlr->fail_req_task, 0, nvme_ctrlr_fail_req_task, ctrlr);
1463232e2edbSJim Harris 	STAILQ_INIT(&ctrlr->fail_req);
14647588c6ccSWarner Losh 	ctrlr->is_failed = false;
1465f37c22a3SJim Harris 
1466e134ecdcSAlexander Motin 	make_dev_args_init(&md_args);
1467e134ecdcSAlexander Motin 	md_args.mda_devsw = &nvme_ctrlr_cdevsw;
1468e134ecdcSAlexander Motin 	md_args.mda_uid = UID_ROOT;
1469e134ecdcSAlexander Motin 	md_args.mda_gid = GID_WHEEL;
1470e134ecdcSAlexander Motin 	md_args.mda_mode = 0600;
1471e134ecdcSAlexander Motin 	md_args.mda_unit = device_get_unit(dev);
1472e134ecdcSAlexander Motin 	md_args.mda_si_drv1 = (void *)ctrlr;
1473e134ecdcSAlexander Motin 	status = make_dev_s(&md_args, &ctrlr->cdev, "nvme%d",
1474e134ecdcSAlexander Motin 	    device_get_unit(dev));
1475e134ecdcSAlexander Motin 	if (status != 0)
1476e134ecdcSAlexander Motin 		return (ENXIO);
1477e134ecdcSAlexander Motin 
1478bb0ec6b3SJim Harris 	return (0);
1479bb0ec6b3SJim Harris }
1480d281e8fbSJim Harris 
1481d281e8fbSJim Harris void
1482990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev)
1483990e741cSJim Harris {
148471a28181SAlexander Motin 	int	gone, i;
1485990e741cSJim Harris 
1486*502dc84aSWarner Losh 	ctrlr->is_dying = true;
1487*502dc84aSWarner Losh 
1488e134ecdcSAlexander Motin 	if (ctrlr->resource == NULL)
1489e134ecdcSAlexander Motin 		goto nores;
149031111372SAlexander Motin 	if (!mtx_initialized(&ctrlr->adminq.lock))
149131111372SAlexander Motin 		goto noadminq;
149212d191ecSJim Harris 
149371a28181SAlexander Motin 	/*
149471a28181SAlexander Motin 	 * Check whether it is a hot unplug or a clean driver detach.
149571a28181SAlexander Motin 	 * If device is not there any more, skip any shutdown commands.
149671a28181SAlexander Motin 	 */
14979600aa31SWarner Losh 	gone = (nvme_mmio_read_4(ctrlr, csts) == NVME_GONE);
149871a28181SAlexander Motin 	if (gone)
149971a28181SAlexander Motin 		nvme_ctrlr_fail(ctrlr);
150071a28181SAlexander Motin 	else
1501f439e3a4SAlexander Motin 		nvme_notify_fail_consumers(ctrlr);
1502f439e3a4SAlexander Motin 
1503b846efd7SJim Harris 	for (i = 0; i < NVME_MAX_NAMESPACES; i++)
1504b846efd7SJim Harris 		nvme_ns_destruct(&ctrlr->ns[i]);
1505990e741cSJim Harris 
1506990e741cSJim Harris 	if (ctrlr->cdev)
1507990e741cSJim Harris 		destroy_dev(ctrlr->cdev);
1508990e741cSJim Harris 
15098e61280bSWarner Losh 	if (ctrlr->is_initialized) {
151067abaee9SAlexander Motin 		if (!gone) {
151167abaee9SAlexander Motin 			if (ctrlr->hmb_nchunks > 0)
151267abaee9SAlexander Motin 				nvme_ctrlr_hmb_enable(ctrlr, false, false);
15134d547561SWarner Losh 			nvme_ctrlr_delete_qpairs(ctrlr);
151467abaee9SAlexander Motin 		}
1515701267adSAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
1516701267adSAlexander Motin 	}
1517701267adSAlexander Motin 	if (ctrlr->ioq != NULL) {
151871a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++)
1519990e741cSJim Harris 			nvme_io_qpair_destroy(&ctrlr->ioq[i]);
1520990e741cSJim Harris 		free(ctrlr->ioq, M_NVME);
15218e61280bSWarner Losh 	}
1522550d5d64SAlexander Motin 	nvme_admin_qpair_destroy(&ctrlr->adminq);
1523990e741cSJim Harris 
1524e134ecdcSAlexander Motin 	/*
1525e134ecdcSAlexander Motin 	 *  Notify the controller of a shutdown, even though this is due to
1526e134ecdcSAlexander Motin 	 *   a driver unload, not a system shutdown (this path is not invoked
1527e134ecdcSAlexander Motin 	 *   during shutdown).  This ensures the controller receives a
1528e134ecdcSAlexander Motin 	 *   shutdown notification in case the system is shutdown before
1529e134ecdcSAlexander Motin 	 *   reloading the driver.
1530e134ecdcSAlexander Motin 	 */
153171a28181SAlexander Motin 	if (!gone)
1532e134ecdcSAlexander Motin 		nvme_ctrlr_shutdown(ctrlr);
1533990e741cSJim Harris 
153471a28181SAlexander Motin 	if (!gone)
1535e134ecdcSAlexander Motin 		nvme_ctrlr_disable(ctrlr);
1536e134ecdcSAlexander Motin 
153731111372SAlexander Motin noadminq:
1538e134ecdcSAlexander Motin 	if (ctrlr->taskqueue)
1539e134ecdcSAlexander Motin 		taskqueue_free(ctrlr->taskqueue);
1540990e741cSJim Harris 
1541990e741cSJim Harris 	if (ctrlr->tag)
1542990e741cSJim Harris 		bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag);
1543990e741cSJim Harris 
1544990e741cSJim Harris 	if (ctrlr->res)
1545990e741cSJim Harris 		bus_release_resource(ctrlr->dev, SYS_RES_IRQ,
1546990e741cSJim Harris 		    rman_get_rid(ctrlr->res), ctrlr->res);
1547990e741cSJim Harris 
1548e134ecdcSAlexander Motin 	if (ctrlr->bar4_resource != NULL) {
1549e134ecdcSAlexander Motin 		bus_release_resource(dev, SYS_RES_MEMORY,
1550e134ecdcSAlexander Motin 		    ctrlr->bar4_resource_id, ctrlr->bar4_resource);
1551e134ecdcSAlexander Motin 	}
1552e134ecdcSAlexander Motin 
1553e134ecdcSAlexander Motin 	bus_release_resource(dev, SYS_RES_MEMORY,
1554e134ecdcSAlexander Motin 	    ctrlr->resource_id, ctrlr->resource);
1555e134ecdcSAlexander Motin 
1556e134ecdcSAlexander Motin nores:
1557e134ecdcSAlexander Motin 	mtx_destroy(&ctrlr->lock);
1558990e741cSJim Harris }
1559990e741cSJim Harris 
1560990e741cSJim Harris void
156156183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr)
156256183abcSJim Harris {
15630d787e9bSWojciech Macek 	uint32_t	cc;
15640d787e9bSWojciech Macek 	uint32_t	csts;
15654fbbe523SAlexander Motin 	int		timeout;
156656183abcSJim Harris 
15670d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
15680d787e9bSWojciech Macek 	cc &= ~(NVME_CC_REG_SHN_MASK << NVME_CC_REG_SHN_SHIFT);
15690d787e9bSWojciech Macek 	cc |= NVME_SHN_NORMAL << NVME_CC_REG_SHN_SHIFT;
15700d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
15710d787e9bSWojciech Macek 
15724fbbe523SAlexander Motin 	timeout = ticks + (ctrlr->cdata.rtd3e == 0 ? 5 * hz :
15734fbbe523SAlexander Motin 	    ((uint64_t)ctrlr->cdata.rtd3e * hz + 999999) / 1000000);
157471a28181SAlexander Motin 	while (1) {
15750d787e9bSWojciech Macek 		csts = nvme_mmio_read_4(ctrlr, csts);
15769600aa31SWarner Losh 		if (csts == NVME_GONE)		/* Hot unplug. */
157771a28181SAlexander Motin 			break;
157871a28181SAlexander Motin 		if (NVME_CSTS_GET_SHST(csts) == NVME_SHST_COMPLETE)
157971a28181SAlexander Motin 			break;
15804fbbe523SAlexander Motin 		if (timeout - ticks < 0) {
15814fbbe523SAlexander Motin 			nvme_printf(ctrlr, "shutdown timeout\n");
158271a28181SAlexander Motin 			break;
158356183abcSJim Harris 		}
15844fbbe523SAlexander Motin 		pause("nvmeshut", 1);
158571a28181SAlexander Motin 	}
158656183abcSJim Harris }
158756183abcSJim Harris 
158856183abcSJim Harris void
1589d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr,
1590d281e8fbSJim Harris     struct nvme_request *req)
1591d281e8fbSJim Harris {
1592d281e8fbSJim Harris 
15935ae9ed68SJim Harris 	nvme_qpair_submit_request(&ctrlr->adminq, req);
1594d281e8fbSJim Harris }
1595d281e8fbSJim Harris 
1596d281e8fbSJim Harris void
1597d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr,
1598d281e8fbSJim Harris     struct nvme_request *req)
1599d281e8fbSJim Harris {
1600d281e8fbSJim Harris 	struct nvme_qpair       *qpair;
1601d281e8fbSJim Harris 
16021eab19cbSAlexander Motin 	qpair = &ctrlr->ioq[QP(ctrlr, curcpu)];
16035ae9ed68SJim Harris 	nvme_qpair_submit_request(qpair, req);
1604d281e8fbSJim Harris }
1605038a5ee4SJim Harris 
1606038a5ee4SJim Harris device_t
1607038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr)
1608038a5ee4SJim Harris {
1609038a5ee4SJim Harris 
1610038a5ee4SJim Harris 	return (ctrlr->dev);
1611038a5ee4SJim Harris }
1612dbba7442SJim Harris 
1613dbba7442SJim Harris const struct nvme_controller_data *
1614dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr)
1615dbba7442SJim Harris {
1616dbba7442SJim Harris 
1617dbba7442SJim Harris 	return (&ctrlr->cdata);
1618dbba7442SJim Harris }
16194d547561SWarner Losh 
16204d547561SWarner Losh int
16214d547561SWarner Losh nvme_ctrlr_suspend(struct nvme_controller *ctrlr)
16224d547561SWarner Losh {
16234d547561SWarner Losh 	int to = hz;
16244d547561SWarner Losh 
16254d547561SWarner Losh 	/*
16264d547561SWarner Losh 	 * Can't touch failed controllers, so it's already suspended.
16274d547561SWarner Losh 	 */
16284d547561SWarner Losh 	if (ctrlr->is_failed)
16294d547561SWarner Losh 		return (0);
16304d547561SWarner Losh 
16314d547561SWarner Losh 	/*
16324d547561SWarner Losh 	 * We don't want the reset taskqueue running, since it does similar
16334d547561SWarner Losh 	 * things, so prevent it from running after we start. Wait for any reset
16344d547561SWarner Losh 	 * that may have been started to complete. The reset process we follow
16354d547561SWarner Losh 	 * will ensure that any new I/O will queue and be given to the hardware
16364d547561SWarner Losh 	 * after we resume (though there should be none).
16374d547561SWarner Losh 	 */
16384d547561SWarner Losh 	while (atomic_cmpset_32(&ctrlr->is_resetting, 0, 1) == 0 && to-- > 0)
16394d547561SWarner Losh 		pause("nvmesusp", 1);
16404d547561SWarner Losh 	if (to <= 0) {
16414d547561SWarner Losh 		nvme_printf(ctrlr,
16424d547561SWarner Losh 		    "Competing reset task didn't finish. Try again later.\n");
16434d547561SWarner Losh 		return (EWOULDBLOCK);
16444d547561SWarner Losh 	}
16454d547561SWarner Losh 
164667abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks > 0)
164767abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, false, false);
164867abaee9SAlexander Motin 
16494d547561SWarner Losh 	/*
16504d547561SWarner Losh 	 * Per Section 7.6.2 of NVMe spec 1.4, to properly suspend, we need to
16514d547561SWarner Losh 	 * delete the hardware I/O queues, and then shutdown. This properly
16524d547561SWarner Losh 	 * flushes any metadata the drive may have stored so it can survive
16534d547561SWarner Losh 	 * having its power removed and prevents the unsafe shutdown count from
16544d547561SWarner Losh 	 * incriminating. Once we delete the qpairs, we have to disable them
16554d547561SWarner Losh 	 * before shutting down. The delay is out of paranoia in
16564d547561SWarner Losh 	 * nvme_ctrlr_hw_reset, and is repeated here (though we should have no
16574d547561SWarner Losh 	 * pending I/O that the delay copes with).
16584d547561SWarner Losh 	 */
16594d547561SWarner Losh 	nvme_ctrlr_delete_qpairs(ctrlr);
16604d547561SWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
16614fbbe523SAlexander Motin 	pause("nvmesusp", hz / 10);
16624d547561SWarner Losh 	nvme_ctrlr_shutdown(ctrlr);
16634d547561SWarner Losh 
16644d547561SWarner Losh 	return (0);
16654d547561SWarner Losh }
16664d547561SWarner Losh 
16674d547561SWarner Losh int
16684d547561SWarner Losh nvme_ctrlr_resume(struct nvme_controller *ctrlr)
16694d547561SWarner Losh {
16704d547561SWarner Losh 
16714d547561SWarner Losh 	/*
16724d547561SWarner Losh 	 * Can't touch failed controllers, so nothing to do to resume.
16734d547561SWarner Losh 	 */
16744d547561SWarner Losh 	if (ctrlr->is_failed)
16754d547561SWarner Losh 		return (0);
16764d547561SWarner Losh 
16774d547561SWarner Losh 	/*
16784d547561SWarner Losh 	 * Have to reset the hardware twice, just like we do on attach. See
16794d547561SWarner Losh 	 * nmve_attach() for why.
16804d547561SWarner Losh 	 */
16814d547561SWarner Losh 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
16824d547561SWarner Losh 		goto fail;
16834d547561SWarner Losh 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
16844d547561SWarner Losh 		goto fail;
16854d547561SWarner Losh 
16864d547561SWarner Losh 	/*
16874053f8acSDavid Bright 	 * Now that we've reset the hardware, we can restart the controller. Any
16884d547561SWarner Losh 	 * I/O that was pending is requeued. Any admin commands are aborted with
16894d547561SWarner Losh 	 * an error. Once we've restarted, take the controller out of reset.
16904d547561SWarner Losh 	 */
16914d547561SWarner Losh 	nvme_ctrlr_start(ctrlr, true);
16924053f8acSDavid Bright 	(void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
16934d547561SWarner Losh 
16944d547561SWarner Losh 	return (0);
16954d547561SWarner Losh fail:
16964d547561SWarner Losh 	/*
16974d547561SWarner Losh 	 * Since we can't bring the controller out of reset, announce and fail
16984d547561SWarner Losh 	 * the controller. However, we have to return success for the resume
16994d547561SWarner Losh 	 * itself, due to questionable APIs.
17004d547561SWarner Losh 	 */
17014d547561SWarner Losh 	nvme_printf(ctrlr, "Failed to reset on resume, failing.\n");
17024d547561SWarner Losh 	nvme_ctrlr_fail(ctrlr);
17034053f8acSDavid Bright 	(void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
17044d547561SWarner Losh 	return (0);
17054d547561SWarner Losh }
1706