xref: /freebsd/sys/dev/nvme/nvme_ctrlr.c (revision 48ce31789834ace5279a97d2f18ea247c9389da4)
1bb0ec6b3SJim Harris /*-
2bb0ec6b3SJim Harris  * Copyright (C) 2012 Intel Corporation
3bb0ec6b3SJim Harris  * All rights reserved.
4bb0ec6b3SJim Harris  *
5bb0ec6b3SJim Harris  * Redistribution and use in source and binary forms, with or without
6bb0ec6b3SJim Harris  * modification, are permitted provided that the following conditions
7bb0ec6b3SJim Harris  * are met:
8bb0ec6b3SJim Harris  * 1. Redistributions of source code must retain the above copyright
9bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer.
10bb0ec6b3SJim Harris  * 2. Redistributions in binary form must reproduce the above copyright
11bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer in the
12bb0ec6b3SJim Harris  *    documentation and/or other materials provided with the distribution.
13bb0ec6b3SJim Harris  *
14bb0ec6b3SJim Harris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15bb0ec6b3SJim Harris  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16bb0ec6b3SJim Harris  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17bb0ec6b3SJim Harris  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18bb0ec6b3SJim Harris  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19bb0ec6b3SJim Harris  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20bb0ec6b3SJim Harris  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21bb0ec6b3SJim Harris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22bb0ec6b3SJim Harris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23bb0ec6b3SJim Harris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24bb0ec6b3SJim Harris  * SUCH DAMAGE.
25bb0ec6b3SJim Harris  */
26bb0ec6b3SJim Harris 
27bb0ec6b3SJim Harris #include <sys/cdefs.h>
28bb0ec6b3SJim Harris __FBSDID("$FreeBSD$");
29bb0ec6b3SJim Harris 
30bb0ec6b3SJim Harris #include <sys/param.h>
31bb0ec6b3SJim Harris #include <sys/bus.h>
32bb0ec6b3SJim Harris #include <sys/conf.h>
33bb0ec6b3SJim Harris #include <sys/ioccom.h>
34bb0ec6b3SJim Harris #include <sys/smp.h>
35bb0ec6b3SJim Harris 
36bb0ec6b3SJim Harris #include <dev/pci/pcireg.h>
37bb0ec6b3SJim Harris #include <dev/pci/pcivar.h>
38bb0ec6b3SJim Harris 
39bb0ec6b3SJim Harris #include "nvme_private.h"
40bb0ec6b3SJim Harris 
410a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
420a0b08ccSJim Harris 						struct nvme_async_event_request *aer);
430a0b08ccSJim Harris 
44bb0ec6b3SJim Harris static void
45bb0ec6b3SJim Harris nvme_ctrlr_cb(void *arg, const struct nvme_completion *status)
46bb0ec6b3SJim Harris {
47bb0ec6b3SJim Harris 	struct nvme_completion	*cpl = arg;
48bb0ec6b3SJim Harris 	struct mtx		*mtx;
49bb0ec6b3SJim Harris 
50bb0ec6b3SJim Harris 	/*
51bb0ec6b3SJim Harris 	 * Copy status into the argument passed by the caller, so that
52bb0ec6b3SJim Harris 	 *  the caller can check the status to determine if the
53bb0ec6b3SJim Harris 	 *  the request passed or failed.
54bb0ec6b3SJim Harris 	 */
55bb0ec6b3SJim Harris 	memcpy(cpl, status, sizeof(*cpl));
56bb0ec6b3SJim Harris 	mtx = mtx_pool_find(mtxpool_sleep, cpl);
57bb0ec6b3SJim Harris 	mtx_lock(mtx);
58bb0ec6b3SJim Harris 	wakeup(cpl);
59bb0ec6b3SJim Harris 	mtx_unlock(mtx);
60bb0ec6b3SJim Harris }
61bb0ec6b3SJim Harris 
62bb0ec6b3SJim Harris static int
63bb0ec6b3SJim Harris nvme_ctrlr_allocate_bar(struct nvme_controller *ctrlr)
64bb0ec6b3SJim Harris {
65bb0ec6b3SJim Harris 
66bb0ec6b3SJim Harris 	/* Chatham puts the NVMe MMRs behind BAR 2/3, not BAR 0/1. */
67bb0ec6b3SJim Harris 	if (pci_get_devid(ctrlr->dev) == CHATHAM_PCI_ID)
68bb0ec6b3SJim Harris 		ctrlr->resource_id = PCIR_BAR(2);
69bb0ec6b3SJim Harris 	else
70bb0ec6b3SJim Harris 		ctrlr->resource_id = PCIR_BAR(0);
71bb0ec6b3SJim Harris 
72bb0ec6b3SJim Harris 	ctrlr->resource = bus_alloc_resource(ctrlr->dev, SYS_RES_MEMORY,
73bb0ec6b3SJim Harris 	    &ctrlr->resource_id, 0, ~0, 1, RF_ACTIVE);
74bb0ec6b3SJim Harris 
75bb0ec6b3SJim Harris 	if(ctrlr->resource == NULL) {
76bb0ec6b3SJim Harris 		device_printf(ctrlr->dev, "unable to allocate pci resource\n");
77bb0ec6b3SJim Harris 		return (ENOMEM);
78bb0ec6b3SJim Harris 	}
79bb0ec6b3SJim Harris 
80bb0ec6b3SJim Harris 	ctrlr->bus_tag = rman_get_bustag(ctrlr->resource);
81bb0ec6b3SJim Harris 	ctrlr->bus_handle = rman_get_bushandle(ctrlr->resource);
82bb0ec6b3SJim Harris 	ctrlr->regs = (struct nvme_registers *)ctrlr->bus_handle;
83bb0ec6b3SJim Harris 
8491fe20e3SJim Harris 	/*
8591fe20e3SJim Harris 	 * The NVMe spec allows for the MSI-X table to be placed behind
8691fe20e3SJim Harris 	 *  BAR 4/5, separate from the control/doorbell registers.  Always
8791fe20e3SJim Harris 	 *  try to map this bar, because it must be mapped prior to calling
8891fe20e3SJim Harris 	 *  pci_alloc_msix().  If the table isn't behind BAR 4/5,
8991fe20e3SJim Harris 	 *  bus_alloc_resource() will just return NULL which is OK.
9091fe20e3SJim Harris 	 */
9191fe20e3SJim Harris 	ctrlr->bar4_resource_id = PCIR_BAR(4);
9291fe20e3SJim Harris 	ctrlr->bar4_resource = bus_alloc_resource(ctrlr->dev, SYS_RES_MEMORY,
9391fe20e3SJim Harris 	    &ctrlr->bar4_resource_id, 0, ~0, 1, RF_ACTIVE);
9491fe20e3SJim Harris 
95bb0ec6b3SJim Harris 	return (0);
96bb0ec6b3SJim Harris }
97bb0ec6b3SJim Harris 
98bb0ec6b3SJim Harris #ifdef CHATHAM2
99bb0ec6b3SJim Harris static int
100bb0ec6b3SJim Harris nvme_ctrlr_allocate_chatham_bar(struct nvme_controller *ctrlr)
101bb0ec6b3SJim Harris {
102bb0ec6b3SJim Harris 
103bb0ec6b3SJim Harris 	ctrlr->chatham_resource_id = PCIR_BAR(CHATHAM_CONTROL_BAR);
104bb0ec6b3SJim Harris 	ctrlr->chatham_resource = bus_alloc_resource(ctrlr->dev,
105bb0ec6b3SJim Harris 	    SYS_RES_MEMORY, &ctrlr->chatham_resource_id, 0, ~0, 1,
106bb0ec6b3SJim Harris 	    RF_ACTIVE);
107bb0ec6b3SJim Harris 
108bb0ec6b3SJim Harris 	if(ctrlr->chatham_resource == NULL) {
109bb0ec6b3SJim Harris 		device_printf(ctrlr->dev, "unable to alloc pci resource\n");
110bb0ec6b3SJim Harris 		return (ENOMEM);
111bb0ec6b3SJim Harris 	}
112bb0ec6b3SJim Harris 
113bb0ec6b3SJim Harris 	ctrlr->chatham_bus_tag = rman_get_bustag(ctrlr->chatham_resource);
114bb0ec6b3SJim Harris 	ctrlr->chatham_bus_handle =
115bb0ec6b3SJim Harris 	    rman_get_bushandle(ctrlr->chatham_resource);
116bb0ec6b3SJim Harris 
117bb0ec6b3SJim Harris 	return (0);
118bb0ec6b3SJim Harris }
119bb0ec6b3SJim Harris 
120bb0ec6b3SJim Harris static void
121bb0ec6b3SJim Harris nvme_ctrlr_setup_chatham(struct nvme_controller *ctrlr)
122bb0ec6b3SJim Harris {
123bb0ec6b3SJim Harris 	uint64_t reg1, reg2, reg3;
124bb0ec6b3SJim Harris 	uint64_t temp1, temp2;
125bb0ec6b3SJim Harris 	uint32_t temp3;
126bb0ec6b3SJim Harris 	uint32_t use_flash_timings = 0;
127bb0ec6b3SJim Harris 
128bb0ec6b3SJim Harris 	DELAY(10000);
129bb0ec6b3SJim Harris 
130bb0ec6b3SJim Harris 	temp3 = chatham_read_4(ctrlr, 0x8080);
131bb0ec6b3SJim Harris 
132bb0ec6b3SJim Harris 	device_printf(ctrlr->dev, "Chatham version: 0x%x\n", temp3);
133bb0ec6b3SJim Harris 
134bb0ec6b3SJim Harris 	ctrlr->chatham_lbas = chatham_read_4(ctrlr, 0x8068) - 0x110;
135bb0ec6b3SJim Harris 	ctrlr->chatham_size = ctrlr->chatham_lbas * 512;
136bb0ec6b3SJim Harris 
1374b52061eSDavid E. O'Brien 	device_printf(ctrlr->dev, "Chatham size: %jd\n",
1384b52061eSDavid E. O'Brien 	    (intmax_t)ctrlr->chatham_size);
139bb0ec6b3SJim Harris 
140bb0ec6b3SJim Harris 	reg1 = reg2 = reg3 = ctrlr->chatham_size - 1;
141bb0ec6b3SJim Harris 
142bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.use_flash_timings", &use_flash_timings);
143bb0ec6b3SJim Harris 	if (use_flash_timings) {
144bb0ec6b3SJim Harris 		device_printf(ctrlr->dev, "Chatham: using flash timings\n");
145bb0ec6b3SJim Harris 		temp1 = 0x00001b58000007d0LL;
146bb0ec6b3SJim Harris 		temp2 = 0x000000cb00000131LL;
147bb0ec6b3SJim Harris 	} else {
148bb0ec6b3SJim Harris 		device_printf(ctrlr->dev, "Chatham: using DDR timings\n");
149bb0ec6b3SJim Harris 		temp1 = temp2 = 0x0LL;
150bb0ec6b3SJim Harris 	}
151bb0ec6b3SJim Harris 
152bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8000, reg1);
153bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8008, reg2);
154bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8010, reg3);
155bb0ec6b3SJim Harris 
156bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8020, temp1);
157bb0ec6b3SJim Harris 	temp3 = chatham_read_4(ctrlr, 0x8020);
158bb0ec6b3SJim Harris 
159bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8028, temp2);
160bb0ec6b3SJim Harris 	temp3 = chatham_read_4(ctrlr, 0x8028);
161bb0ec6b3SJim Harris 
162bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8030, temp1);
163bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8038, temp2);
164bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8040, temp1);
165bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8048, temp2);
166bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8050, temp1);
167bb0ec6b3SJim Harris 	chatham_write_8(ctrlr, 0x8058, temp2);
168bb0ec6b3SJim Harris 
169bb0ec6b3SJim Harris 	DELAY(10000);
170bb0ec6b3SJim Harris }
171bb0ec6b3SJim Harris 
172bb0ec6b3SJim Harris static void
173bb0ec6b3SJim Harris nvme_chatham_populate_cdata(struct nvme_controller *ctrlr)
174bb0ec6b3SJim Harris {
175bb0ec6b3SJim Harris 	struct nvme_controller_data *cdata;
176bb0ec6b3SJim Harris 
177bb0ec6b3SJim Harris 	cdata = &ctrlr->cdata;
178bb0ec6b3SJim Harris 
179bb0ec6b3SJim Harris 	cdata->vid = 0x8086;
180bb0ec6b3SJim Harris 	cdata->ssvid = 0x2011;
181bb0ec6b3SJim Harris 
182bb0ec6b3SJim Harris 	/*
183bb0ec6b3SJim Harris 	 * Chatham2 puts garbage data in these fields when we
184bb0ec6b3SJim Harris 	 *  invoke IDENTIFY_CONTROLLER, so we need to re-zero
185bb0ec6b3SJim Harris 	 *  the fields before calling bcopy().
186bb0ec6b3SJim Harris 	 */
187bb0ec6b3SJim Harris 	memset(cdata->sn, 0, sizeof(cdata->sn));
188bb0ec6b3SJim Harris 	memcpy(cdata->sn, "2012", strlen("2012"));
189bb0ec6b3SJim Harris 	memset(cdata->mn, 0, sizeof(cdata->mn));
190bb0ec6b3SJim Harris 	memcpy(cdata->mn, "CHATHAM2", strlen("CHATHAM2"));
191bb0ec6b3SJim Harris 	memset(cdata->fr, 0, sizeof(cdata->fr));
192bb0ec6b3SJim Harris 	memcpy(cdata->fr, "0", strlen("0"));
193bb0ec6b3SJim Harris 	cdata->rab = 8;
194bb0ec6b3SJim Harris 	cdata->aerl = 3;
195bb0ec6b3SJim Harris 	cdata->lpa.ns_smart = 1;
196bb0ec6b3SJim Harris 	cdata->sqes.min = 6;
197bb0ec6b3SJim Harris 	cdata->sqes.max = 6;
198bb0ec6b3SJim Harris 	cdata->sqes.min = 4;
199bb0ec6b3SJim Harris 	cdata->sqes.max = 4;
200bb0ec6b3SJim Harris 	cdata->nn = 1;
201bb0ec6b3SJim Harris 
202bb0ec6b3SJim Harris 	/* Chatham2 doesn't support DSM command */
203bb0ec6b3SJim Harris 	cdata->oncs.dsm = 0;
204bb0ec6b3SJim Harris 
205bb0ec6b3SJim Harris 	cdata->vwc.present = 1;
206bb0ec6b3SJim Harris }
207bb0ec6b3SJim Harris #endif /* CHATHAM2 */
208bb0ec6b3SJim Harris 
209bb0ec6b3SJim Harris static void
210bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr)
211bb0ec6b3SJim Harris {
212bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
213bb0ec6b3SJim Harris 	uint32_t		num_entries;
214bb0ec6b3SJim Harris 
215bb0ec6b3SJim Harris 	qpair = &ctrlr->adminq;
216bb0ec6b3SJim Harris 
217bb0ec6b3SJim Harris 	num_entries = NVME_ADMIN_ENTRIES;
218bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries);
219bb0ec6b3SJim Harris 	/*
220bb0ec6b3SJim Harris 	 * If admin_entries was overridden to an invalid value, revert it
221bb0ec6b3SJim Harris 	 *  back to our default value.
222bb0ec6b3SJim Harris 	 */
223bb0ec6b3SJim Harris 	if (num_entries < NVME_MIN_ADMIN_ENTRIES ||
224bb0ec6b3SJim Harris 	    num_entries > NVME_MAX_ADMIN_ENTRIES) {
225bb0ec6b3SJim Harris 		printf("nvme: invalid hw.nvme.admin_entries=%d specified\n",
226bb0ec6b3SJim Harris 		    num_entries);
227bb0ec6b3SJim Harris 		num_entries = NVME_ADMIN_ENTRIES;
228bb0ec6b3SJim Harris 	}
229bb0ec6b3SJim Harris 
230bb0ec6b3SJim Harris 	/*
231bb0ec6b3SJim Harris 	 * The admin queue's max xfer size is treated differently than the
232bb0ec6b3SJim Harris 	 *  max I/O xfer size.  16KB is sufficient here - maybe even less?
233bb0ec6b3SJim Harris 	 */
23421b6da58SJim Harris 	nvme_qpair_construct(qpair,
23521b6da58SJim Harris 			     0, /* qpair ID */
23621b6da58SJim Harris 			     0, /* vector */
23721b6da58SJim Harris 			     num_entries,
23821b6da58SJim Harris 			     NVME_ADMIN_TRACKERS,
23921b6da58SJim Harris 			     16*1024, /* max xfer size */
24021b6da58SJim Harris 			     ctrlr);
241bb0ec6b3SJim Harris }
242bb0ec6b3SJim Harris 
243bb0ec6b3SJim Harris static int
244bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr)
245bb0ec6b3SJim Harris {
246bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
247bb0ec6b3SJim Harris 	union cap_lo_register	cap_lo;
24821b6da58SJim Harris 	int			i, num_entries, num_trackers;
249bb0ec6b3SJim Harris 
250bb0ec6b3SJim Harris 	num_entries = NVME_IO_ENTRIES;
251bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries);
252bb0ec6b3SJim Harris 
253bb0ec6b3SJim Harris 	/*
254bb0ec6b3SJim Harris 	 * NVMe spec sets a hard limit of 64K max entries, but
255bb0ec6b3SJim Harris 	 *  devices may specify a smaller limit, so we need to check
256bb0ec6b3SJim Harris 	 *  the MQES field in the capabilities register.
257bb0ec6b3SJim Harris 	 */
258bb0ec6b3SJim Harris 	cap_lo.raw = nvme_mmio_read_4(ctrlr, cap_lo);
259bb0ec6b3SJim Harris 	num_entries = min(num_entries, cap_lo.bits.mqes+1);
260bb0ec6b3SJim Harris 
26121b6da58SJim Harris 	num_trackers = NVME_IO_TRACKERS;
26221b6da58SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers);
26321b6da58SJim Harris 
26421b6da58SJim Harris 	num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS);
26521b6da58SJim Harris 	num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS);
26621b6da58SJim Harris 	/*
26721b6da58SJim Harris 	 * No need to have more trackers than entries in the submit queue.
26821b6da58SJim Harris 	 *  Note also that for a queue size of N, we can only have (N-1)
26921b6da58SJim Harris 	 *  commands outstanding, hence the "-1" here.
27021b6da58SJim Harris 	 */
27121b6da58SJim Harris 	num_trackers = min(num_trackers, (num_entries-1));
27221b6da58SJim Harris 
273bb0ec6b3SJim Harris 	ctrlr->max_xfer_size = NVME_MAX_XFER_SIZE;
274bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.max_xfer_size", &ctrlr->max_xfer_size);
275bb0ec6b3SJim Harris 	/*
276bb0ec6b3SJim Harris 	 * Check that tunable doesn't specify a size greater than what our
277bb0ec6b3SJim Harris 	 *  driver supports, and is an even PAGE_SIZE multiple.
278bb0ec6b3SJim Harris 	 */
279bb0ec6b3SJim Harris 	if (ctrlr->max_xfer_size > NVME_MAX_XFER_SIZE ||
280bb0ec6b3SJim Harris 	    ctrlr->max_xfer_size % PAGE_SIZE)
281bb0ec6b3SJim Harris 		ctrlr->max_xfer_size = NVME_MAX_XFER_SIZE;
282bb0ec6b3SJim Harris 
283bb0ec6b3SJim Harris 	ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair),
284bb0ec6b3SJim Harris 	    M_NVME, M_ZERO | M_NOWAIT);
285bb0ec6b3SJim Harris 
286bb0ec6b3SJim Harris 	if (ctrlr->ioq == NULL)
287bb0ec6b3SJim Harris 		return (ENOMEM);
288bb0ec6b3SJim Harris 
289bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
290bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
291bb0ec6b3SJim Harris 
292bb0ec6b3SJim Harris 		/*
293bb0ec6b3SJim Harris 		 * Admin queue has ID=0. IO queues start at ID=1 -
294bb0ec6b3SJim Harris 		 *  hence the 'i+1' here.
295bb0ec6b3SJim Harris 		 *
296bb0ec6b3SJim Harris 		 * For I/O queues, use the controller-wide max_xfer_size
297bb0ec6b3SJim Harris 		 *  calculated in nvme_attach().
298bb0ec6b3SJim Harris 		 */
299bb0ec6b3SJim Harris 		nvme_qpair_construct(qpair,
300bb0ec6b3SJim Harris 				     i+1, /* qpair ID */
301bb0ec6b3SJim Harris 				     ctrlr->msix_enabled ? i+1 : 0, /* vector */
302bb0ec6b3SJim Harris 				     num_entries,
30321b6da58SJim Harris 				     num_trackers,
304bb0ec6b3SJim Harris 				     ctrlr->max_xfer_size,
305bb0ec6b3SJim Harris 				     ctrlr);
306bb0ec6b3SJim Harris 
307bb0ec6b3SJim Harris 		if (ctrlr->per_cpu_io_queues)
308bb0ec6b3SJim Harris 			bus_bind_intr(ctrlr->dev, qpair->res, i);
309bb0ec6b3SJim Harris 	}
310bb0ec6b3SJim Harris 
311bb0ec6b3SJim Harris 	return (0);
312bb0ec6b3SJim Harris }
313bb0ec6b3SJim Harris 
314bb0ec6b3SJim Harris static int
315bb0ec6b3SJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr)
316bb0ec6b3SJim Harris {
317bb0ec6b3SJim Harris 	int ms_waited;
318bb0ec6b3SJim Harris 	union cc_register cc;
319bb0ec6b3SJim Harris 	union csts_register csts;
320bb0ec6b3SJim Harris 
321bb0ec6b3SJim Harris 	cc.raw = nvme_mmio_read_4(ctrlr, cc);
322bb0ec6b3SJim Harris 	csts.raw = nvme_mmio_read_4(ctrlr, csts);
323bb0ec6b3SJim Harris 
324bb0ec6b3SJim Harris 	if (!cc.bits.en) {
325bb0ec6b3SJim Harris 		device_printf(ctrlr->dev, "%s called with cc.en = 0\n",
326bb0ec6b3SJim Harris 		    __func__);
327bb0ec6b3SJim Harris 		return (ENXIO);
328bb0ec6b3SJim Harris 	}
329bb0ec6b3SJim Harris 
330bb0ec6b3SJim Harris 	ms_waited = 0;
331bb0ec6b3SJim Harris 
332bb0ec6b3SJim Harris 	while (!csts.bits.rdy) {
333bb0ec6b3SJim Harris 		DELAY(1000);
334bb0ec6b3SJim Harris 		if (ms_waited++ > ctrlr->ready_timeout_in_ms) {
335bb0ec6b3SJim Harris 			device_printf(ctrlr->dev, "controller did not become "
336bb0ec6b3SJim Harris 			    "ready within %d ms\n", ctrlr->ready_timeout_in_ms);
337bb0ec6b3SJim Harris 			return (ENXIO);
338bb0ec6b3SJim Harris 		}
339bb0ec6b3SJim Harris 		csts.raw = nvme_mmio_read_4(ctrlr, csts);
340bb0ec6b3SJim Harris 	}
341bb0ec6b3SJim Harris 
342bb0ec6b3SJim Harris 	return (0);
343bb0ec6b3SJim Harris }
344bb0ec6b3SJim Harris 
345bb0ec6b3SJim Harris static void
346bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr)
347bb0ec6b3SJim Harris {
348bb0ec6b3SJim Harris 	union cc_register cc;
349bb0ec6b3SJim Harris 	union csts_register csts;
350bb0ec6b3SJim Harris 
351bb0ec6b3SJim Harris 	cc.raw = nvme_mmio_read_4(ctrlr, cc);
352bb0ec6b3SJim Harris 	csts.raw = nvme_mmio_read_4(ctrlr, csts);
353bb0ec6b3SJim Harris 
354bb0ec6b3SJim Harris 	if (cc.bits.en == 1 && csts.bits.rdy == 0)
355bb0ec6b3SJim Harris 		nvme_ctrlr_wait_for_ready(ctrlr);
356bb0ec6b3SJim Harris 
357bb0ec6b3SJim Harris 	cc.bits.en = 0;
358bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, cc, cc.raw);
359bb0ec6b3SJim Harris 	DELAY(5000);
360bb0ec6b3SJim Harris }
361bb0ec6b3SJim Harris 
362bb0ec6b3SJim Harris static int
363bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr)
364bb0ec6b3SJim Harris {
365bb0ec6b3SJim Harris 	union cc_register	cc;
366bb0ec6b3SJim Harris 	union csts_register	csts;
367bb0ec6b3SJim Harris 	union aqa_register	aqa;
368bb0ec6b3SJim Harris 
369bb0ec6b3SJim Harris 	cc.raw = nvme_mmio_read_4(ctrlr, cc);
370bb0ec6b3SJim Harris 	csts.raw = nvme_mmio_read_4(ctrlr, csts);
371bb0ec6b3SJim Harris 
372bb0ec6b3SJim Harris 	if (cc.bits.en == 1) {
373bb0ec6b3SJim Harris 		if (csts.bits.rdy == 1)
374bb0ec6b3SJim Harris 			return (0);
375bb0ec6b3SJim Harris 		else
376bb0ec6b3SJim Harris 			return (nvme_ctrlr_wait_for_ready(ctrlr));
377bb0ec6b3SJim Harris 	}
378bb0ec6b3SJim Harris 
379bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr);
380bb0ec6b3SJim Harris 	DELAY(5000);
381bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr);
382bb0ec6b3SJim Harris 	DELAY(5000);
383bb0ec6b3SJim Harris 
384bb0ec6b3SJim Harris 	aqa.raw = 0;
385bb0ec6b3SJim Harris 	/* acqs and asqs are 0-based. */
386bb0ec6b3SJim Harris 	aqa.bits.acqs = ctrlr->adminq.num_entries-1;
387bb0ec6b3SJim Harris 	aqa.bits.asqs = ctrlr->adminq.num_entries-1;
388bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, aqa, aqa.raw);
389bb0ec6b3SJim Harris 	DELAY(5000);
390bb0ec6b3SJim Harris 
391bb0ec6b3SJim Harris 	cc.bits.en = 1;
392bb0ec6b3SJim Harris 	cc.bits.css = 0;
393bb0ec6b3SJim Harris 	cc.bits.ams = 0;
394bb0ec6b3SJim Harris 	cc.bits.shn = 0;
395bb0ec6b3SJim Harris 	cc.bits.iosqes = 6; /* SQ entry size == 64 == 2^6 */
396bb0ec6b3SJim Harris 	cc.bits.iocqes = 4; /* CQ entry size == 16 == 2^4 */
397bb0ec6b3SJim Harris 
398bb0ec6b3SJim Harris 	/* This evaluates to 0, which is according to spec. */
399bb0ec6b3SJim Harris 	cc.bits.mps = (PAGE_SIZE >> 13);
400bb0ec6b3SJim Harris 
401bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, cc, cc.raw);
402bb0ec6b3SJim Harris 	DELAY(5000);
403bb0ec6b3SJim Harris 
404bb0ec6b3SJim Harris 	return (nvme_ctrlr_wait_for_ready(ctrlr));
405bb0ec6b3SJim Harris }
406bb0ec6b3SJim Harris 
407bb0ec6b3SJim Harris int
408b846efd7SJim Harris nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr)
409bb0ec6b3SJim Harris {
410b846efd7SJim Harris 	int i;
411b846efd7SJim Harris 
412b846efd7SJim Harris 	nvme_admin_qpair_disable(&ctrlr->adminq);
413b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
414b846efd7SJim Harris 		nvme_io_qpair_disable(&ctrlr->ioq[i]);
415b846efd7SJim Harris 
416b846efd7SJim Harris 	DELAY(100*1000);
417bb0ec6b3SJim Harris 
418bb0ec6b3SJim Harris 	nvme_ctrlr_disable(ctrlr);
419bb0ec6b3SJim Harris 	return (nvme_ctrlr_enable(ctrlr));
420bb0ec6b3SJim Harris }
421bb0ec6b3SJim Harris 
422b846efd7SJim Harris void
423b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr)
424b846efd7SJim Harris {
425b846efd7SJim Harris 
426*48ce3178SJim Harris 	taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task);
427b846efd7SJim Harris }
428b846efd7SJim Harris 
429bb0ec6b3SJim Harris static int
430bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr)
431bb0ec6b3SJim Harris {
432bb0ec6b3SJim Harris 	struct mtx		*mtx;
433bb0ec6b3SJim Harris 	struct nvme_completion	cpl;
434bb0ec6b3SJim Harris 	int			status;
435bb0ec6b3SJim Harris 
436bb0ec6b3SJim Harris 	mtx = mtx_pool_find(mtxpool_sleep, &cpl);
437bb0ec6b3SJim Harris 
438bb0ec6b3SJim Harris 	mtx_lock(mtx);
439bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
440bb0ec6b3SJim Harris 	    nvme_ctrlr_cb, &cpl);
441bb0ec6b3SJim Harris 	status = msleep(&cpl, mtx, PRIBIO, "nvme_start", hz*5);
442bb0ec6b3SJim Harris 	mtx_unlock(mtx);
443bb0ec6b3SJim Harris 	if ((status != 0) || cpl.sf_sc || cpl.sf_sct) {
444bb0ec6b3SJim Harris 		printf("nvme_identify_controller failed!\n");
445bb0ec6b3SJim Harris 		return (ENXIO);
446bb0ec6b3SJim Harris 	}
447bb0ec6b3SJim Harris 
448bb0ec6b3SJim Harris #ifdef CHATHAM2
449bb0ec6b3SJim Harris 	if (pci_get_devid(ctrlr->dev) == CHATHAM_PCI_ID)
450bb0ec6b3SJim Harris 		nvme_chatham_populate_cdata(ctrlr);
451bb0ec6b3SJim Harris #endif
452bb0ec6b3SJim Harris 
453bb0ec6b3SJim Harris 	return (0);
454bb0ec6b3SJim Harris }
455bb0ec6b3SJim Harris 
456bb0ec6b3SJim Harris static int
457bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr)
458bb0ec6b3SJim Harris {
459bb0ec6b3SJim Harris 	struct mtx		*mtx;
460bb0ec6b3SJim Harris 	struct nvme_completion	cpl;
461bb0ec6b3SJim Harris 	int			cq_allocated, sq_allocated, status;
462bb0ec6b3SJim Harris 
463bb0ec6b3SJim Harris 	mtx = mtx_pool_find(mtxpool_sleep, &cpl);
464bb0ec6b3SJim Harris 
465bb0ec6b3SJim Harris 	mtx_lock(mtx);
466bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues,
467bb0ec6b3SJim Harris 	    nvme_ctrlr_cb, &cpl);
468bb0ec6b3SJim Harris 	status = msleep(&cpl, mtx, PRIBIO, "nvme_start", hz*5);
469bb0ec6b3SJim Harris 	mtx_unlock(mtx);
470bb0ec6b3SJim Harris 	if ((status != 0) || cpl.sf_sc || cpl.sf_sct) {
471bb0ec6b3SJim Harris 		printf("nvme_set_num_queues failed!\n");
472bb0ec6b3SJim Harris 		return (ENXIO);
473bb0ec6b3SJim Harris 	}
474bb0ec6b3SJim Harris 
475bb0ec6b3SJim Harris 	/*
476bb0ec6b3SJim Harris 	 * Data in cdw0 is 0-based.
477bb0ec6b3SJim Harris 	 * Lower 16-bits indicate number of submission queues allocated.
478bb0ec6b3SJim Harris 	 * Upper 16-bits indicate number of completion queues allocated.
479bb0ec6b3SJim Harris 	 */
480bb0ec6b3SJim Harris 	sq_allocated = (cpl.cdw0 & 0xFFFF) + 1;
481bb0ec6b3SJim Harris 	cq_allocated = (cpl.cdw0 >> 16) + 1;
482bb0ec6b3SJim Harris 
483bb0ec6b3SJim Harris 	/*
484bb0ec6b3SJim Harris 	 * Check that the controller was able to allocate the number of
485bb0ec6b3SJim Harris 	 *  queues we requested.  If not, revert to one IO queue.
486bb0ec6b3SJim Harris 	 */
487bb0ec6b3SJim Harris 	if (sq_allocated < ctrlr->num_io_queues ||
488bb0ec6b3SJim Harris 	    cq_allocated < ctrlr->num_io_queues) {
489bb0ec6b3SJim Harris 		ctrlr->num_io_queues = 1;
490bb0ec6b3SJim Harris 		ctrlr->per_cpu_io_queues = 0;
491bb0ec6b3SJim Harris 
492bb0ec6b3SJim Harris 		/* TODO: destroy extra queues that were created
493bb0ec6b3SJim Harris 		 *  previously but now found to be not needed.
494bb0ec6b3SJim Harris 		 */
495bb0ec6b3SJim Harris 	}
496bb0ec6b3SJim Harris 
497bb0ec6b3SJim Harris 	return (0);
498bb0ec6b3SJim Harris }
499bb0ec6b3SJim Harris 
500bb0ec6b3SJim Harris static int
501bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr)
502bb0ec6b3SJim Harris {
503bb0ec6b3SJim Harris 	struct mtx		*mtx;
504bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
505bb0ec6b3SJim Harris 	struct nvme_completion	cpl;
506bb0ec6b3SJim Harris 	int			i, status;
507bb0ec6b3SJim Harris 
508bb0ec6b3SJim Harris 	mtx = mtx_pool_find(mtxpool_sleep, &cpl);
509bb0ec6b3SJim Harris 
510bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
511bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
512bb0ec6b3SJim Harris 
513bb0ec6b3SJim Harris 		mtx_lock(mtx);
514bb0ec6b3SJim Harris 		nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair, qpair->vector,
515bb0ec6b3SJim Harris 		    nvme_ctrlr_cb, &cpl);
516bb0ec6b3SJim Harris 		status = msleep(&cpl, mtx, PRIBIO, "nvme_start", hz*5);
517bb0ec6b3SJim Harris 		mtx_unlock(mtx);
518bb0ec6b3SJim Harris 		if ((status != 0) || cpl.sf_sc || cpl.sf_sct) {
519bb0ec6b3SJim Harris 			printf("nvme_create_io_cq failed!\n");
520bb0ec6b3SJim Harris 			return (ENXIO);
521bb0ec6b3SJim Harris 		}
522bb0ec6b3SJim Harris 
523bb0ec6b3SJim Harris 		mtx_lock(mtx);
524bb0ec6b3SJim Harris 		nvme_ctrlr_cmd_create_io_sq(qpair->ctrlr, qpair,
525bb0ec6b3SJim Harris 		    nvme_ctrlr_cb, &cpl);
526bb0ec6b3SJim Harris 		status = msleep(&cpl, mtx, PRIBIO, "nvme_start", hz*5);
527bb0ec6b3SJim Harris 		mtx_unlock(mtx);
528bb0ec6b3SJim Harris 		if ((status != 0) || cpl.sf_sc || cpl.sf_sct) {
529bb0ec6b3SJim Harris 			printf("nvme_create_io_sq failed!\n");
530bb0ec6b3SJim Harris 			return (ENXIO);
531bb0ec6b3SJim Harris 		}
532bb0ec6b3SJim Harris 	}
533bb0ec6b3SJim Harris 
534bb0ec6b3SJim Harris 	return (0);
535bb0ec6b3SJim Harris }
536bb0ec6b3SJim Harris 
537bb0ec6b3SJim Harris static int
538bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr)
539bb0ec6b3SJim Harris {
540bb0ec6b3SJim Harris 	struct nvme_namespace	*ns;
541bb0ec6b3SJim Harris 	int			i, status;
542bb0ec6b3SJim Harris 
543bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->cdata.nn; i++) {
544bb0ec6b3SJim Harris 		ns = &ctrlr->ns[i];
545bb0ec6b3SJim Harris 		status = nvme_ns_construct(ns, i+1, ctrlr);
546bb0ec6b3SJim Harris 		if (status != 0)
547bb0ec6b3SJim Harris 			return (status);
548bb0ec6b3SJim Harris 	}
549bb0ec6b3SJim Harris 
550bb0ec6b3SJim Harris 	return (0);
551bb0ec6b3SJim Harris }
552bb0ec6b3SJim Harris 
553bb0ec6b3SJim Harris static void
5540a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl)
5550a0b08ccSJim Harris {
5560a0b08ccSJim Harris 	struct nvme_async_event_request *aer = arg;
5570a0b08ccSJim Harris 
5580a0b08ccSJim Harris 	if (cpl->sf_sc == NVME_SC_ABORTED_SQ_DELETION) {
5590a0b08ccSJim Harris 		/*
5600a0b08ccSJim Harris 		 *  This is simulated when controller is being shut down, to
5610a0b08ccSJim Harris 		 *  effectively abort outstanding asynchronous event requests
5620a0b08ccSJim Harris 		 *  and make sure all memory is freed.  Do not repost the
5630a0b08ccSJim Harris 		 *  request in this case.
5640a0b08ccSJim Harris 		 */
5650a0b08ccSJim Harris 		return;
5660a0b08ccSJim Harris 	}
5670a0b08ccSJim Harris 
568038a5ee4SJim Harris 	nvme_notify_async_consumers(aer->ctrlr, cpl);
569038a5ee4SJim Harris 
5700a0b08ccSJim Harris 	/* TODO: decode async event type based on status */
5710a0b08ccSJim Harris 
5720a0b08ccSJim Harris 	/*
5730a0b08ccSJim Harris 	 * Repost another asynchronous event request to replace the one that
5740a0b08ccSJim Harris 	 *  just completed.
5750a0b08ccSJim Harris 	 */
5760a0b08ccSJim Harris 	printf("Asynchronous event occurred.\n");
5770a0b08ccSJim Harris 	nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
5780a0b08ccSJim Harris }
5790a0b08ccSJim Harris 
5800a0b08ccSJim Harris static void
5810a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
5820a0b08ccSJim Harris     struct nvme_async_event_request *aer)
5830a0b08ccSJim Harris {
5840a0b08ccSJim Harris 	struct nvme_request *req;
5850a0b08ccSJim Harris 
5860a0b08ccSJim Harris 	aer->ctrlr = ctrlr;
5870a0b08ccSJim Harris 	req = nvme_allocate_request(NULL, 0, nvme_ctrlr_async_event_cb, aer);
5880a0b08ccSJim Harris 	aer->req = req;
5890a0b08ccSJim Harris 
5900a0b08ccSJim Harris 	/*
59194143332SJim Harris 	 * Disable timeout here, since asynchronous event requests should by
59294143332SJim Harris 	 *  nature never be timed out.
5930a0b08ccSJim Harris 	 */
59494143332SJim Harris 	req->timeout = FALSE;
5950a0b08ccSJim Harris 	req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST;
5960a0b08ccSJim Harris 	nvme_ctrlr_submit_admin_request(ctrlr, req);
5970a0b08ccSJim Harris }
5980a0b08ccSJim Harris 
5990a0b08ccSJim Harris static void
600bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr)
601bb0ec6b3SJim Harris {
602bb0ec6b3SJim Harris 	union nvme_critical_warning_state	state;
6030a0b08ccSJim Harris 	struct nvme_async_event_request		*aer;
6040a0b08ccSJim Harris 	uint32_t				i;
605bb0ec6b3SJim Harris 
606bb0ec6b3SJim Harris 	state.raw = 0xFF;
607bb0ec6b3SJim Harris 	state.bits.reserved = 0;
6080a0b08ccSJim Harris 	nvme_ctrlr_cmd_set_async_event_config(ctrlr, state, NULL, NULL);
609bb0ec6b3SJim Harris 
610bb0ec6b3SJim Harris 	/* aerl is a zero-based value, so we need to add 1 here. */
6110a0b08ccSJim Harris 	ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1));
612bb0ec6b3SJim Harris 
6130a0b08ccSJim Harris 	/* Chatham doesn't support AERs. */
6140a0b08ccSJim Harris 	if (pci_get_devid(ctrlr->dev) == CHATHAM_PCI_ID)
6150a0b08ccSJim Harris 		ctrlr->num_aers = 0;
6160a0b08ccSJim Harris 
6170a0b08ccSJim Harris 	for (i = 0; i < ctrlr->num_aers; i++) {
6180a0b08ccSJim Harris 		aer = &ctrlr->aer[i];
6190a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(ctrlr, aer);
6200a0b08ccSJim Harris 	}
621bb0ec6b3SJim Harris }
622bb0ec6b3SJim Harris 
623bb0ec6b3SJim Harris static void
624bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr)
625bb0ec6b3SJim Harris {
626bb0ec6b3SJim Harris 
627bb0ec6b3SJim Harris 	ctrlr->int_coal_time = 0;
628bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_time",
629bb0ec6b3SJim Harris 	    &ctrlr->int_coal_time);
630bb0ec6b3SJim Harris 
631bb0ec6b3SJim Harris 	ctrlr->int_coal_threshold = 0;
632bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold",
633bb0ec6b3SJim Harris 	    &ctrlr->int_coal_threshold);
634bb0ec6b3SJim Harris 
635bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time,
636bb0ec6b3SJim Harris 	    ctrlr->int_coal_threshold, NULL, NULL);
637bb0ec6b3SJim Harris }
638bb0ec6b3SJim Harris 
639bb0ec6b3SJim Harris void
640bb0ec6b3SJim Harris nvme_ctrlr_start(void *ctrlr_arg)
641bb0ec6b3SJim Harris {
642bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = ctrlr_arg;
643b846efd7SJim Harris 	int i;
644b846efd7SJim Harris 
645b846efd7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
646bb0ec6b3SJim Harris 
647bb0ec6b3SJim Harris 	if (nvme_ctrlr_identify(ctrlr) != 0)
648bb0ec6b3SJim Harris 		goto err;
649bb0ec6b3SJim Harris 
650bb0ec6b3SJim Harris 	if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0)
651bb0ec6b3SJim Harris 		goto err;
652bb0ec6b3SJim Harris 
653bb0ec6b3SJim Harris 	if (nvme_ctrlr_create_qpairs(ctrlr) != 0)
654bb0ec6b3SJim Harris 		goto err;
655bb0ec6b3SJim Harris 
656bb0ec6b3SJim Harris 	if (nvme_ctrlr_construct_namespaces(ctrlr) != 0)
657bb0ec6b3SJim Harris 		goto err;
658bb0ec6b3SJim Harris 
659bb0ec6b3SJim Harris 	nvme_ctrlr_configure_aer(ctrlr);
660bb0ec6b3SJim Harris 	nvme_ctrlr_configure_int_coalescing(ctrlr);
661bb0ec6b3SJim Harris 
662b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
663b846efd7SJim Harris 		nvme_io_qpair_enable(&ctrlr->ioq[i]);
664b846efd7SJim Harris 
665bb0ec6b3SJim Harris 	ctrlr->is_started = TRUE;
666bb0ec6b3SJim Harris 
667bb0ec6b3SJim Harris err:
668bb0ec6b3SJim Harris 
669b846efd7SJim Harris 	if (ctrlr->num_start_attempts == 0) {
670bb0ec6b3SJim Harris 		/*
671bb0ec6b3SJim Harris 		 * Initialize sysctls, even if controller failed to start, to
672b846efd7SJim Harris 		 *  assist with debugging admin queue pair.  Only run this
673b846efd7SJim Harris 		 *  code on the initial start attempt though, and not
674b846efd7SJim Harris 		 *  subsequent start attempts due to controller-level resets.
675b846efd7SJim Harris 		 *
676bb0ec6b3SJim Harris 		 */
677bb0ec6b3SJim Harris 		nvme_sysctl_initialize_ctrlr(ctrlr);
678bb0ec6b3SJim Harris 		config_intrhook_disestablish(&ctrlr->config_hook);
679bb0ec6b3SJim Harris 	}
680bb0ec6b3SJim Harris 
681b846efd7SJim Harris 	ctrlr->num_start_attempts++;
682b846efd7SJim Harris }
683b846efd7SJim Harris 
684bb0ec6b3SJim Harris static void
685*48ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending)
68612d191ecSJim Harris {
68712d191ecSJim Harris 	struct nvme_controller	*ctrlr = arg;
688*48ce3178SJim Harris 	int			status;
68912d191ecSJim Harris 
690*48ce3178SJim Harris 	device_printf(ctrlr->dev, "resetting controller");
691*48ce3178SJim Harris 	status = nvme_ctrlr_hw_reset(ctrlr);
692*48ce3178SJim Harris 	/*
693*48ce3178SJim Harris 	 * Use pause instead of DELAY, so that we yield to any nvme interrupt
694*48ce3178SJim Harris 	 *  handlers on this CPU that were blocked on a qpair lock. We want
695*48ce3178SJim Harris 	 *  all nvme interrupts completed before proceeding with restarting the
696*48ce3178SJim Harris 	 *  controller.
697*48ce3178SJim Harris 	 *
698*48ce3178SJim Harris 	 * XXX - any way to guarantee the interrupt handlers have quiesced?
699*48ce3178SJim Harris 	 */
700*48ce3178SJim Harris 	pause("nvmereset", hz / 10);
701*48ce3178SJim Harris 	if (status == 0)
70212d191ecSJim Harris 		nvme_ctrlr_start(ctrlr);
70312d191ecSJim Harris }
70412d191ecSJim Harris 
70512d191ecSJim Harris static void
7064d6abcb1SJim Harris nvme_ctrlr_intx_handler(void *arg)
707bb0ec6b3SJim Harris {
708bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = arg;
709bb0ec6b3SJim Harris 
7104d6abcb1SJim Harris 	nvme_mmio_write_4(ctrlr, intms, 1);
7114d6abcb1SJim Harris 
712bb0ec6b3SJim Harris 	nvme_qpair_process_completions(&ctrlr->adminq);
713bb0ec6b3SJim Harris 
714bb0ec6b3SJim Harris 	if (ctrlr->ioq[0].cpl)
715bb0ec6b3SJim Harris 		nvme_qpair_process_completions(&ctrlr->ioq[0]);
716bb0ec6b3SJim Harris 
717bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, intmc, 1);
718bb0ec6b3SJim Harris }
719bb0ec6b3SJim Harris 
720bb0ec6b3SJim Harris static int
721bb0ec6b3SJim Harris nvme_ctrlr_configure_intx(struct nvme_controller *ctrlr)
722bb0ec6b3SJim Harris {
723bb0ec6b3SJim Harris 
724bb0ec6b3SJim Harris 	ctrlr->num_io_queues = 1;
725bb0ec6b3SJim Harris 	ctrlr->per_cpu_io_queues = 0;
726bb0ec6b3SJim Harris 	ctrlr->rid = 0;
727bb0ec6b3SJim Harris 	ctrlr->res = bus_alloc_resource_any(ctrlr->dev, SYS_RES_IRQ,
728bb0ec6b3SJim Harris 	    &ctrlr->rid, RF_SHAREABLE | RF_ACTIVE);
729bb0ec6b3SJim Harris 
730bb0ec6b3SJim Harris 	if (ctrlr->res == NULL) {
731bb0ec6b3SJim Harris 		device_printf(ctrlr->dev, "unable to allocate shared IRQ\n");
732bb0ec6b3SJim Harris 		return (ENOMEM);
733bb0ec6b3SJim Harris 	}
734bb0ec6b3SJim Harris 
735bb0ec6b3SJim Harris 	bus_setup_intr(ctrlr->dev, ctrlr->res,
736bb0ec6b3SJim Harris 	    INTR_TYPE_MISC | INTR_MPSAFE, NULL, nvme_ctrlr_intx_handler,
737bb0ec6b3SJim Harris 	    ctrlr, &ctrlr->tag);
738bb0ec6b3SJim Harris 
739bb0ec6b3SJim Harris 	if (ctrlr->tag == NULL) {
740bb0ec6b3SJim Harris 		device_printf(ctrlr->dev,
741bb0ec6b3SJim Harris 		    "unable to setup legacy interrupt handler\n");
742bb0ec6b3SJim Harris 		return (ENOMEM);
743bb0ec6b3SJim Harris 	}
744bb0ec6b3SJim Harris 
745bb0ec6b3SJim Harris 	return (0);
746bb0ec6b3SJim Harris }
747bb0ec6b3SJim Harris 
748bb0ec6b3SJim Harris static int
749bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag,
750bb0ec6b3SJim Harris     struct thread *td)
751bb0ec6b3SJim Harris {
752bb0ec6b3SJim Harris 	struct nvme_controller	*ctrlr;
753bb0ec6b3SJim Harris 	struct nvme_completion	cpl;
754bb0ec6b3SJim Harris 	struct mtx		*mtx;
755bb0ec6b3SJim Harris 
756bb0ec6b3SJim Harris 	ctrlr = cdev->si_drv1;
757bb0ec6b3SJim Harris 
758bb0ec6b3SJim Harris 	switch (cmd) {
759bb0ec6b3SJim Harris 	case NVME_IDENTIFY_CONTROLLER:
760bb0ec6b3SJim Harris #ifdef CHATHAM2
761bb0ec6b3SJim Harris 		/*
762bb0ec6b3SJim Harris 		 * Don't refresh data on Chatham, since Chatham returns
763bb0ec6b3SJim Harris 		 *  garbage on IDENTIFY anyways.
764bb0ec6b3SJim Harris 		 */
765bb0ec6b3SJim Harris 		if (pci_get_devid(ctrlr->dev) == CHATHAM_PCI_ID) {
766bb0ec6b3SJim Harris 			memcpy(arg, &ctrlr->cdata, sizeof(ctrlr->cdata));
767bb0ec6b3SJim Harris 			break;
768bb0ec6b3SJim Harris 		}
769bb0ec6b3SJim Harris #endif
770bb0ec6b3SJim Harris 		/* Refresh data before returning to user. */
771bb0ec6b3SJim Harris 		mtx = mtx_pool_find(mtxpool_sleep, &cpl);
772bb0ec6b3SJim Harris 		mtx_lock(mtx);
773bb0ec6b3SJim Harris 		nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
774bb0ec6b3SJim Harris 		    nvme_ctrlr_cb, &cpl);
775bb0ec6b3SJim Harris 		msleep(&cpl, mtx, PRIBIO, "nvme_ioctl", 0);
776bb0ec6b3SJim Harris 		mtx_unlock(mtx);
777bb0ec6b3SJim Harris 		if (cpl.sf_sc || cpl.sf_sct)
778bb0ec6b3SJim Harris 			return (ENXIO);
779bb0ec6b3SJim Harris 		memcpy(arg, &ctrlr->cdata, sizeof(ctrlr->cdata));
780bb0ec6b3SJim Harris 		break;
781b846efd7SJim Harris 	case NVME_RESET_CONTROLLER:
782b846efd7SJim Harris 		nvme_ctrlr_reset(ctrlr);
783b846efd7SJim Harris 		break;
784bb0ec6b3SJim Harris 	default:
785bb0ec6b3SJim Harris 		return (ENOTTY);
786bb0ec6b3SJim Harris 	}
787bb0ec6b3SJim Harris 
788bb0ec6b3SJim Harris 	return (0);
789bb0ec6b3SJim Harris }
790bb0ec6b3SJim Harris 
791bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = {
792bb0ec6b3SJim Harris 	.d_version =	D_VERSION,
793bb0ec6b3SJim Harris 	.d_flags =	0,
794bb0ec6b3SJim Harris 	.d_ioctl =	nvme_ctrlr_ioctl
795bb0ec6b3SJim Harris };
796bb0ec6b3SJim Harris 
797bb0ec6b3SJim Harris int
798bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev)
799bb0ec6b3SJim Harris {
800bb0ec6b3SJim Harris 	union cap_lo_register	cap_lo;
801bb0ec6b3SJim Harris 	union cap_hi_register	cap_hi;
802bb0ec6b3SJim Harris 	int			num_vectors, per_cpu_io_queues, status = 0;
80394143332SJim Harris 	int			timeout_period;
804bb0ec6b3SJim Harris 
805bb0ec6b3SJim Harris 	ctrlr->dev = dev;
806bb0ec6b3SJim Harris 	ctrlr->is_started = FALSE;
807b846efd7SJim Harris 	ctrlr->num_start_attempts = 0;
808bb0ec6b3SJim Harris 
809bb0ec6b3SJim Harris 	status = nvme_ctrlr_allocate_bar(ctrlr);
810bb0ec6b3SJim Harris 
811bb0ec6b3SJim Harris 	if (status != 0)
812bb0ec6b3SJim Harris 		return (status);
813bb0ec6b3SJim Harris 
814bb0ec6b3SJim Harris #ifdef CHATHAM2
815bb0ec6b3SJim Harris 	if (pci_get_devid(dev) == CHATHAM_PCI_ID) {
816bb0ec6b3SJim Harris 		status = nvme_ctrlr_allocate_chatham_bar(ctrlr);
817bb0ec6b3SJim Harris 		if (status != 0)
818bb0ec6b3SJim Harris 			return (status);
819bb0ec6b3SJim Harris 		nvme_ctrlr_setup_chatham(ctrlr);
820bb0ec6b3SJim Harris 	}
821bb0ec6b3SJim Harris #endif
822bb0ec6b3SJim Harris 
823bb0ec6b3SJim Harris 	/*
824bb0ec6b3SJim Harris 	 * Software emulators may set the doorbell stride to something
825bb0ec6b3SJim Harris 	 *  other than zero, but this driver is not set up to handle that.
826bb0ec6b3SJim Harris 	 */
827bb0ec6b3SJim Harris 	cap_hi.raw = nvme_mmio_read_4(ctrlr, cap_hi);
828bb0ec6b3SJim Harris 	if (cap_hi.bits.dstrd != 0)
829bb0ec6b3SJim Harris 		return (ENXIO);
830bb0ec6b3SJim Harris 
831bb0ec6b3SJim Harris 	/* Get ready timeout value from controller, in units of 500ms. */
832bb0ec6b3SJim Harris 	cap_lo.raw = nvme_mmio_read_4(ctrlr, cap_lo);
833bb0ec6b3SJim Harris 	ctrlr->ready_timeout_in_ms = cap_lo.bits.to * 500;
834bb0ec6b3SJim Harris 
83594143332SJim Harris 	timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD;
83694143332SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period);
83794143332SJim Harris 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
83894143332SJim Harris 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
83994143332SJim Harris 	ctrlr->timeout_period = timeout_period;
84094143332SJim Harris 
841bb0ec6b3SJim Harris 	per_cpu_io_queues = 1;
842bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.per_cpu_io_queues", &per_cpu_io_queues);
843bb0ec6b3SJim Harris 	ctrlr->per_cpu_io_queues = per_cpu_io_queues ? TRUE : FALSE;
844bb0ec6b3SJim Harris 
845bb0ec6b3SJim Harris 	if (ctrlr->per_cpu_io_queues)
846bb0ec6b3SJim Harris 		ctrlr->num_io_queues = mp_ncpus;
847bb0ec6b3SJim Harris 	else
848bb0ec6b3SJim Harris 		ctrlr->num_io_queues = 1;
849bb0ec6b3SJim Harris 
850bb0ec6b3SJim Harris 	ctrlr->force_intx = 0;
851bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.force_intx", &ctrlr->force_intx);
852bb0ec6b3SJim Harris 
853*48ce3178SJim Harris 	ctrlr->enable_aborts = 0;
854*48ce3178SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts);
855*48ce3178SJim Harris 
856bb0ec6b3SJim Harris 	ctrlr->msix_enabled = 1;
857bb0ec6b3SJim Harris 
858bb0ec6b3SJim Harris 	if (ctrlr->force_intx) {
859bb0ec6b3SJim Harris 		ctrlr->msix_enabled = 0;
860bb0ec6b3SJim Harris 		goto intx;
861bb0ec6b3SJim Harris 	}
862bb0ec6b3SJim Harris 
863bb0ec6b3SJim Harris 	/* One vector per IO queue, plus one vector for admin queue. */
864bb0ec6b3SJim Harris 	num_vectors = ctrlr->num_io_queues + 1;
865bb0ec6b3SJim Harris 
866bb0ec6b3SJim Harris 	if (pci_msix_count(dev) < num_vectors) {
867bb0ec6b3SJim Harris 		ctrlr->msix_enabled = 0;
868bb0ec6b3SJim Harris 		goto intx;
869bb0ec6b3SJim Harris 	}
870bb0ec6b3SJim Harris 
871bb0ec6b3SJim Harris 	if (pci_alloc_msix(dev, &num_vectors) != 0)
872bb0ec6b3SJim Harris 		ctrlr->msix_enabled = 0;
873bb0ec6b3SJim Harris 
874bb0ec6b3SJim Harris intx:
875bb0ec6b3SJim Harris 
876bb0ec6b3SJim Harris 	if (!ctrlr->msix_enabled)
877bb0ec6b3SJim Harris 		nvme_ctrlr_configure_intx(ctrlr);
878bb0ec6b3SJim Harris 
879bb0ec6b3SJim Harris 	nvme_ctrlr_construct_admin_qpair(ctrlr);
880bb0ec6b3SJim Harris 
881bb0ec6b3SJim Harris 	status = nvme_ctrlr_construct_io_qpairs(ctrlr);
882bb0ec6b3SJim Harris 
883bb0ec6b3SJim Harris 	if (status != 0)
884bb0ec6b3SJim Harris 		return (status);
885bb0ec6b3SJim Harris 
886bb0ec6b3SJim Harris 	ctrlr->cdev = make_dev(&nvme_ctrlr_cdevsw, 0, UID_ROOT, GID_WHEEL, 0600,
887bb0ec6b3SJim Harris 	    "nvme%d", device_get_unit(dev));
888bb0ec6b3SJim Harris 
889bb0ec6b3SJim Harris 	if (ctrlr->cdev == NULL)
890bb0ec6b3SJim Harris 		return (ENXIO);
891bb0ec6b3SJim Harris 
892bb0ec6b3SJim Harris 	ctrlr->cdev->si_drv1 = (void *)ctrlr;
893bb0ec6b3SJim Harris 
894*48ce3178SJim Harris 	TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr);
89512d191ecSJim Harris 	ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK,
89612d191ecSJim Harris 	    taskqueue_thread_enqueue, &ctrlr->taskqueue);
89712d191ecSJim Harris 	taskqueue_start_threads(&ctrlr->taskqueue, 1, PI_DISK, "nvme taskq");
89812d191ecSJim Harris 
899bb0ec6b3SJim Harris 	return (0);
900bb0ec6b3SJim Harris }
901d281e8fbSJim Harris 
902d281e8fbSJim Harris void
903990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev)
904990e741cSJim Harris {
905990e741cSJim Harris 	int				i;
906990e741cSJim Harris 
90712d191ecSJim Harris 	taskqueue_free(ctrlr->taskqueue);
90812d191ecSJim Harris 
909b846efd7SJim Harris 	for (i = 0; i < NVME_MAX_NAMESPACES; i++)
910b846efd7SJim Harris 		nvme_ns_destruct(&ctrlr->ns[i]);
911990e741cSJim Harris 
912990e741cSJim Harris 	if (ctrlr->cdev)
913990e741cSJim Harris 		destroy_dev(ctrlr->cdev);
914990e741cSJim Harris 
915990e741cSJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
916990e741cSJim Harris 		nvme_io_qpair_destroy(&ctrlr->ioq[i]);
917990e741cSJim Harris 	}
918990e741cSJim Harris 
919990e741cSJim Harris 	free(ctrlr->ioq, M_NVME);
920990e741cSJim Harris 
921990e741cSJim Harris 	nvme_admin_qpair_destroy(&ctrlr->adminq);
922990e741cSJim Harris 
923990e741cSJim Harris 	if (ctrlr->resource != NULL) {
924990e741cSJim Harris 		bus_release_resource(dev, SYS_RES_MEMORY,
925990e741cSJim Harris 		    ctrlr->resource_id, ctrlr->resource);
926990e741cSJim Harris 	}
927990e741cSJim Harris 
928990e741cSJim Harris 	if (ctrlr->bar4_resource != NULL) {
929990e741cSJim Harris 		bus_release_resource(dev, SYS_RES_MEMORY,
930990e741cSJim Harris 		    ctrlr->bar4_resource_id, ctrlr->bar4_resource);
931990e741cSJim Harris 	}
932990e741cSJim Harris 
933990e741cSJim Harris #ifdef CHATHAM2
934990e741cSJim Harris 	if (ctrlr->chatham_resource != NULL) {
935990e741cSJim Harris 		bus_release_resource(dev, SYS_RES_MEMORY,
936990e741cSJim Harris 		    ctrlr->chatham_resource_id, ctrlr->chatham_resource);
937990e741cSJim Harris 	}
938990e741cSJim Harris #endif
939990e741cSJim Harris 
940990e741cSJim Harris 	if (ctrlr->tag)
941990e741cSJim Harris 		bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag);
942990e741cSJim Harris 
943990e741cSJim Harris 	if (ctrlr->res)
944990e741cSJim Harris 		bus_release_resource(ctrlr->dev, SYS_RES_IRQ,
945990e741cSJim Harris 		    rman_get_rid(ctrlr->res), ctrlr->res);
946990e741cSJim Harris 
947990e741cSJim Harris 	if (ctrlr->msix_enabled)
948990e741cSJim Harris 		pci_release_msi(dev);
949990e741cSJim Harris }
950990e741cSJim Harris 
951990e741cSJim Harris void
952d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr,
953d281e8fbSJim Harris     struct nvme_request *req)
954d281e8fbSJim Harris {
955d281e8fbSJim Harris 
9565ae9ed68SJim Harris 	nvme_qpair_submit_request(&ctrlr->adminq, req);
957d281e8fbSJim Harris }
958d281e8fbSJim Harris 
959d281e8fbSJim Harris void
960d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr,
961d281e8fbSJim Harris     struct nvme_request *req)
962d281e8fbSJim Harris {
963d281e8fbSJim Harris 	struct nvme_qpair       *qpair;
964d281e8fbSJim Harris 
965d281e8fbSJim Harris 	if (ctrlr->per_cpu_io_queues)
966d281e8fbSJim Harris 		qpair = &ctrlr->ioq[curcpu];
967d281e8fbSJim Harris 	else
968d281e8fbSJim Harris 		qpair = &ctrlr->ioq[0];
969d281e8fbSJim Harris 
9705ae9ed68SJim Harris 	nvme_qpair_submit_request(qpair, req);
971d281e8fbSJim Harris }
972038a5ee4SJim Harris 
973038a5ee4SJim Harris device_t
974038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr)
975038a5ee4SJim Harris {
976038a5ee4SJim Harris 
977038a5ee4SJim Harris 	return (ctrlr->dev);
978038a5ee4SJim Harris }
979dbba7442SJim Harris 
980dbba7442SJim Harris const struct nvme_controller_data *
981dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr)
982dbba7442SJim Harris {
983dbba7442SJim Harris 
984dbba7442SJim Harris 	return (&ctrlr->cdata);
985dbba7442SJim Harris }
986