xref: /freebsd/sys/dev/nvme/nvme_ctrlr.c (revision 3086efe895d5e7656c8a1a5343adf6de7c716b4d)
1bb0ec6b3SJim Harris /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
450dea2daSJim Harris  * Copyright (C) 2012-2016 Intel Corporation
5bb0ec6b3SJim Harris  * All rights reserved.
6bb0ec6b3SJim Harris  *
7bb0ec6b3SJim Harris  * Redistribution and use in source and binary forms, with or without
8bb0ec6b3SJim Harris  * modification, are permitted provided that the following conditions
9bb0ec6b3SJim Harris  * are met:
10bb0ec6b3SJim Harris  * 1. Redistributions of source code must retain the above copyright
11bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer.
12bb0ec6b3SJim Harris  * 2. Redistributions in binary form must reproduce the above copyright
13bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer in the
14bb0ec6b3SJim Harris  *    documentation and/or other materials provided with the distribution.
15bb0ec6b3SJim Harris  *
16bb0ec6b3SJim Harris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17bb0ec6b3SJim Harris  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18bb0ec6b3SJim Harris  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19bb0ec6b3SJim Harris  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20bb0ec6b3SJim Harris  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21bb0ec6b3SJim Harris  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22bb0ec6b3SJim Harris  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23bb0ec6b3SJim Harris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24bb0ec6b3SJim Harris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25bb0ec6b3SJim Harris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26bb0ec6b3SJim Harris  * SUCH DAMAGE.
27bb0ec6b3SJim Harris  */
28bb0ec6b3SJim Harris 
29bb0ec6b3SJim Harris #include <sys/cdefs.h>
30bb0ec6b3SJim Harris __FBSDID("$FreeBSD$");
31bb0ec6b3SJim Harris 
32f24c011bSWarner Losh #include "opt_cam.h"
334b3da659SWarner Losh #include "opt_nvme.h"
34f24c011bSWarner Losh 
35bb0ec6b3SJim Harris #include <sys/param.h>
367c3f19d7SJim Harris #include <sys/systm.h>
377c3f19d7SJim Harris #include <sys/buf.h>
38bb0ec6b3SJim Harris #include <sys/bus.h>
39bb0ec6b3SJim Harris #include <sys/conf.h>
40bb0ec6b3SJim Harris #include <sys/ioccom.h>
417c3f19d7SJim Harris #include <sys/proc.h>
42bb0ec6b3SJim Harris #include <sys/smp.h>
437c3f19d7SJim Harris #include <sys/uio.h>
44244b8053SWarner Losh #include <sys/sbuf.h>
450d787e9bSWojciech Macek #include <sys/endian.h>
46244b8053SWarner Losh #include <machine/stdarg.h>
471eab19cbSAlexander Motin #include <vm/vm.h>
48bb0ec6b3SJim Harris 
49bb0ec6b3SJim Harris #include "nvme_private.h"
50bb0ec6b3SJim Harris 
510d787e9bSWojciech Macek #define B4_CHK_RDY_DELAY_MS	2300		/* work around controller bug */
52ce1ec9c1SWarner Losh 
530a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
540a0b08ccSJim Harris 						struct nvme_async_event_request *aer);
55bb0ec6b3SJim Harris 
56244b8053SWarner Losh static void
57d5fca1dcSWarner Losh nvme_ctrlr_barrier(struct nvme_controller *ctrlr, int flags)
58d5fca1dcSWarner Losh {
59d5fca1dcSWarner Losh 	bus_barrier(ctrlr->resource, 0, rman_get_size(ctrlr->resource), flags);
60d5fca1dcSWarner Losh }
61d5fca1dcSWarner Losh 
62d5fca1dcSWarner Losh static void
63244b8053SWarner Losh nvme_ctrlr_devctl_log(struct nvme_controller *ctrlr, const char *type, const char *msg, ...)
64244b8053SWarner Losh {
65244b8053SWarner Losh 	struct sbuf sb;
66244b8053SWarner Losh 	va_list ap;
67244b8053SWarner Losh 	int error;
68244b8053SWarner Losh 
694e6a434bSWarner Losh 	if (sbuf_new(&sb, NULL, 0, SBUF_AUTOEXTEND | SBUF_NOWAIT) == NULL)
704e6a434bSWarner Losh 		return;
71244b8053SWarner Losh 	sbuf_printf(&sb, "%s: ", device_get_nameunit(ctrlr->dev));
72244b8053SWarner Losh 	va_start(ap, msg);
73244b8053SWarner Losh 	sbuf_vprintf(&sb, msg, ap);
74244b8053SWarner Losh 	va_end(ap);
75244b8053SWarner Losh 	error = sbuf_finish(&sb);
76244b8053SWarner Losh 	if (error == 0)
77244b8053SWarner Losh 		printf("%s\n", sbuf_data(&sb));
78244b8053SWarner Losh 
79244b8053SWarner Losh 	sbuf_clear(&sb);
80244b8053SWarner Losh 	sbuf_printf(&sb, "name=\"%s\" reason=\"", device_get_nameunit(ctrlr->dev));
81244b8053SWarner Losh 	va_start(ap, msg);
82244b8053SWarner Losh 	sbuf_vprintf(&sb, msg, ap);
83244b8053SWarner Losh 	va_end(ap);
84244b8053SWarner Losh 	sbuf_printf(&sb, "\"");
85244b8053SWarner Losh 	error = sbuf_finish(&sb);
86244b8053SWarner Losh 	if (error == 0)
87244b8053SWarner Losh 		devctl_notify("nvme", "controller", type, sbuf_data(&sb));
88244b8053SWarner Losh 	sbuf_delete(&sb);
89244b8053SWarner Losh }
90244b8053SWarner Losh 
91a965389bSScott Long static int
92bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr)
93bb0ec6b3SJim Harris {
94bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
95bb0ec6b3SJim Harris 	uint32_t		num_entries;
96a965389bSScott Long 	int			error;
97bb0ec6b3SJim Harris 
98bb0ec6b3SJim Harris 	qpair = &ctrlr->adminq;
991eab19cbSAlexander Motin 	qpair->id = 0;
1001eab19cbSAlexander Motin 	qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
1011eab19cbSAlexander Motin 	qpair->domain = ctrlr->domain;
102bb0ec6b3SJim Harris 
103bb0ec6b3SJim Harris 	num_entries = NVME_ADMIN_ENTRIES;
104bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries);
105bb0ec6b3SJim Harris 	/*
106bb0ec6b3SJim Harris 	 * If admin_entries was overridden to an invalid value, revert it
107bb0ec6b3SJim Harris 	 *  back to our default value.
108bb0ec6b3SJim Harris 	 */
109bb0ec6b3SJim Harris 	if (num_entries < NVME_MIN_ADMIN_ENTRIES ||
110bb0ec6b3SJim Harris 	    num_entries > NVME_MAX_ADMIN_ENTRIES) {
111547d523eSJim Harris 		nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d "
112547d523eSJim Harris 		    "specified\n", num_entries);
113bb0ec6b3SJim Harris 		num_entries = NVME_ADMIN_ENTRIES;
114bb0ec6b3SJim Harris 	}
115bb0ec6b3SJim Harris 
116bb0ec6b3SJim Harris 	/*
117bb0ec6b3SJim Harris 	 * The admin queue's max xfer size is treated differently than the
118bb0ec6b3SJim Harris 	 *  max I/O xfer size.  16KB is sufficient here - maybe even less?
119bb0ec6b3SJim Harris 	 */
1201eab19cbSAlexander Motin 	error = nvme_qpair_construct(qpair, num_entries, NVME_ADMIN_TRACKERS,
12121b6da58SJim Harris 	     ctrlr);
122a965389bSScott Long 	return (error);
123bb0ec6b3SJim Harris }
124bb0ec6b3SJim Harris 
1251eab19cbSAlexander Motin #define QP(ctrlr, c)	((c) * (ctrlr)->num_io_queues / mp_ncpus)
1261eab19cbSAlexander Motin 
127bb0ec6b3SJim Harris static int
128bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr)
129bb0ec6b3SJim Harris {
130bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
1310d787e9bSWojciech Macek 	uint32_t		cap_lo;
1320d787e9bSWojciech Macek 	uint16_t		mqes;
1331eab19cbSAlexander Motin 	int			c, error, i, n;
1341eab19cbSAlexander Motin 	int			num_entries, num_trackers, max_entries;
135bb0ec6b3SJim Harris 
136bb0ec6b3SJim Harris 	/*
137f93b7f95SWarner Losh 	 * NVMe spec sets a hard limit of 64K max entries, but devices may
138f93b7f95SWarner Losh 	 * specify a smaller limit, so we need to check the MQES field in the
139f93b7f95SWarner Losh 	 * capabilities register. We have to cap the number of entries to the
140f93b7f95SWarner Losh 	 * current stride allows for in BAR 0/1, otherwise the remainder entries
141f93b7f95SWarner Losh 	 * are inaccessable. MQES should reflect this, and this is just a
142f93b7f95SWarner Losh 	 * fail-safe.
143bb0ec6b3SJim Harris 	 */
144f93b7f95SWarner Losh 	max_entries =
145f93b7f95SWarner Losh 	    (rman_get_size(ctrlr->resource) - nvme_mmio_offsetof(doorbell[0])) /
146f93b7f95SWarner Losh 	    (1 << (ctrlr->dstrd + 1));
147f93b7f95SWarner Losh 	num_entries = NVME_IO_ENTRIES;
148f93b7f95SWarner Losh 	TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries);
1490d787e9bSWojciech Macek 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
15062d2cf18SWarner Losh 	mqes = NVME_CAP_LO_MQES(cap_lo);
1510d787e9bSWojciech Macek 	num_entries = min(num_entries, mqes + 1);
152f93b7f95SWarner Losh 	num_entries = min(num_entries, max_entries);
153bb0ec6b3SJim Harris 
15421b6da58SJim Harris 	num_trackers = NVME_IO_TRACKERS;
15521b6da58SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers);
15621b6da58SJim Harris 
15721b6da58SJim Harris 	num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS);
15821b6da58SJim Harris 	num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS);
15921b6da58SJim Harris 	/*
160f93b7f95SWarner Losh 	 * No need to have more trackers than entries in the submit queue.  Note
161f93b7f95SWarner Losh 	 * also that for a queue size of N, we can only have (N-1) commands
162f93b7f95SWarner Losh 	 * outstanding, hence the "-1" here.
16321b6da58SJim Harris 	 */
16421b6da58SJim Harris 	num_trackers = min(num_trackers, (num_entries-1));
16521b6da58SJim Harris 
1662b647da7SJim Harris 	/*
167c02565f9SWarner Losh 	 * Our best estimate for the maximum number of I/Os that we should
1684d547561SWarner Losh 	 * normally have in flight at one time. This should be viewed as a hint,
1694d547561SWarner Losh 	 * not a hard limit and will need to be revisited when the upper layers
170c02565f9SWarner Losh 	 * of the storage system grows multi-queue support.
171c02565f9SWarner Losh 	 */
1725fff95ccSWarner Losh 	ctrlr->max_hw_pend_io = num_trackers * ctrlr->num_io_queues * 3 / 4;
173c02565f9SWarner Losh 
174bb0ec6b3SJim Harris 	ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair),
175237d2019SJim Harris 	    M_NVME, M_ZERO | M_WAITOK);
176bb0ec6b3SJim Harris 
1771eab19cbSAlexander Motin 	for (i = c = n = 0; i < ctrlr->num_io_queues; i++, c += n) {
178bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
179bb0ec6b3SJim Harris 
180bb0ec6b3SJim Harris 		/*
181bb0ec6b3SJim Harris 		 * Admin queue has ID=0. IO queues start at ID=1 -
182bb0ec6b3SJim Harris 		 *  hence the 'i+1' here.
1831eab19cbSAlexander Motin 		 */
1841eab19cbSAlexander Motin 		qpair->id = i + 1;
1851eab19cbSAlexander Motin 		if (ctrlr->num_io_queues > 1) {
1861eab19cbSAlexander Motin 			/* Find number of CPUs served by this queue. */
1871eab19cbSAlexander Motin 			for (n = 1; QP(ctrlr, c + n) == i; n++)
1881eab19cbSAlexander Motin 				;
1891eab19cbSAlexander Motin 			/* Shuffle multiple NVMe devices between CPUs. */
1901eab19cbSAlexander Motin 			qpair->cpu = c + (device_get_unit(ctrlr->dev)+n/2) % n;
1911eab19cbSAlexander Motin 			qpair->domain = pcpu_find(qpair->cpu)->pc_domain;
1921eab19cbSAlexander Motin 		} else {
1931eab19cbSAlexander Motin 			qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
1941eab19cbSAlexander Motin 			qpair->domain = ctrlr->domain;
1951eab19cbSAlexander Motin 		}
1961eab19cbSAlexander Motin 
1971eab19cbSAlexander Motin 		/*
198bb0ec6b3SJim Harris 		 * For I/O queues, use the controller-wide max_xfer_size
199bb0ec6b3SJim Harris 		 *  calculated in nvme_attach().
200bb0ec6b3SJim Harris 		 */
2011eab19cbSAlexander Motin 		error = nvme_qpair_construct(qpair, num_entries, num_trackers,
202bb0ec6b3SJim Harris 		    ctrlr);
203a965389bSScott Long 		if (error)
204a965389bSScott Long 			return (error);
205bb0ec6b3SJim Harris 
2062b647da7SJim Harris 		/*
2072b647da7SJim Harris 		 * Do not bother binding interrupts if we only have one I/O
2082b647da7SJim Harris 		 *  interrupt thread for this controller.
2092b647da7SJim Harris 		 */
210c75ad8ceSJim Harris 		if (ctrlr->num_io_queues > 1)
2111eab19cbSAlexander Motin 			bus_bind_intr(ctrlr->dev, qpair->res, qpair->cpu);
212bb0ec6b3SJim Harris 	}
213bb0ec6b3SJim Harris 
214bb0ec6b3SJim Harris 	return (0);
215bb0ec6b3SJim Harris }
216bb0ec6b3SJim Harris 
217232e2edbSJim Harris static void
218232e2edbSJim Harris nvme_ctrlr_fail(struct nvme_controller *ctrlr)
219232e2edbSJim Harris {
220232e2edbSJim Harris 	int i;
221232e2edbSJim Harris 
2227588c6ccSWarner Losh 	ctrlr->is_failed = true;
22371a28181SAlexander Motin 	nvme_admin_qpair_disable(&ctrlr->adminq);
224232e2edbSJim Harris 	nvme_qpair_fail(&ctrlr->adminq);
225824073fbSWarner Losh 	if (ctrlr->ioq != NULL) {
22671a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++) {
22771a28181SAlexander Motin 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
228232e2edbSJim Harris 			nvme_qpair_fail(&ctrlr->ioq[i]);
229824073fbSWarner Losh 		}
23071a28181SAlexander Motin 	}
231232e2edbSJim Harris 	nvme_notify_fail_consumers(ctrlr);
232232e2edbSJim Harris }
233232e2edbSJim Harris 
234232e2edbSJim Harris void
235232e2edbSJim Harris nvme_ctrlr_post_failed_request(struct nvme_controller *ctrlr,
236232e2edbSJim Harris     struct nvme_request *req)
237232e2edbSJim Harris {
238232e2edbSJim Harris 
239a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
240232e2edbSJim Harris 	STAILQ_INSERT_TAIL(&ctrlr->fail_req, req, stailq);
241a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
242502dc84aSWarner Losh 	if (!ctrlr->is_dying)
243232e2edbSJim Harris 		taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->fail_req_task);
244232e2edbSJim Harris }
245232e2edbSJim Harris 
246232e2edbSJim Harris static void
247232e2edbSJim Harris nvme_ctrlr_fail_req_task(void *arg, int pending)
248232e2edbSJim Harris {
249232e2edbSJim Harris 	struct nvme_controller	*ctrlr = arg;
250232e2edbSJim Harris 	struct nvme_request	*req;
251232e2edbSJim Harris 
252a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
253c252f637SAlexander Motin 	while ((req = STAILQ_FIRST(&ctrlr->fail_req)) != NULL) {
254232e2edbSJim Harris 		STAILQ_REMOVE_HEAD(&ctrlr->fail_req, stailq);
255c252f637SAlexander Motin 		mtx_unlock(&ctrlr->lock);
256232e2edbSJim Harris 		nvme_qpair_manual_complete_request(req->qpair, req,
2572ffd6fceSWarner Losh 		    NVME_SCT_GENERIC, NVME_SC_ABORTED_BY_REQUEST);
258c252f637SAlexander Motin 		mtx_lock(&ctrlr->lock);
259232e2edbSJim Harris 	}
260a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
261232e2edbSJim Harris }
262232e2edbSJim Harris 
26383581511SWarner Losh /*
26483581511SWarner Losh  * Wait for RDY to change.
26583581511SWarner Losh  *
26683581511SWarner Losh  * Starts sleeping for 1us and geometrically increases it the longer we wait,
26783581511SWarner Losh  * capped at 1ms.
26883581511SWarner Losh  */
269bb0ec6b3SJim Harris static int
270cbdec09cSJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr, int desired_val)
271bb0ec6b3SJim Harris {
27226259f6aSWarner Losh 	int timeout = ticks + MSEC_2_TICKS(ctrlr->ready_timeout_in_ms);
27383581511SWarner Losh 	sbintime_t delta_t = SBT_1US;
2740d787e9bSWojciech Macek 	uint32_t csts;
275bb0ec6b3SJim Harris 
27671a28181SAlexander Motin 	while (1) {
27771a28181SAlexander Motin 		csts = nvme_mmio_read_4(ctrlr, csts);
2789600aa31SWarner Losh 		if (csts == NVME_GONE)		/* Hot unplug. */
27971a28181SAlexander Motin 			return (ENXIO);
28071a28181SAlexander Motin 		if (((csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK)
28171a28181SAlexander Motin 		    == desired_val)
28271a28181SAlexander Motin 			break;
2834fbbe523SAlexander Motin 		if (timeout - ticks < 0) {
284cbdec09cSJim Harris 			nvme_printf(ctrlr, "controller ready did not become %d "
285cbdec09cSJim Harris 			    "within %d ms\n", desired_val, ctrlr->ready_timeout_in_ms);
286bb0ec6b3SJim Harris 			return (ENXIO);
287bb0ec6b3SJim Harris 		}
28883581511SWarner Losh 
28983581511SWarner Losh 		pause_sbt("nvmerdy", delta_t, 0, C_PREL(1));
29083581511SWarner Losh 		delta_t = min(SBT_1MS, delta_t * 3 / 2);
291bb0ec6b3SJim Harris 	}
292bb0ec6b3SJim Harris 
293bb0ec6b3SJim Harris 	return (0);
294bb0ec6b3SJim Harris }
295bb0ec6b3SJim Harris 
296ce1ec9c1SWarner Losh static int
297bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr)
298bb0ec6b3SJim Harris {
2990d787e9bSWojciech Macek 	uint32_t cc;
3000d787e9bSWojciech Macek 	uint32_t csts;
3010d787e9bSWojciech Macek 	uint8_t  en, rdy;
302ce1ec9c1SWarner Losh 	int err;
303bb0ec6b3SJim Harris 
3040d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
3050d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
3060d787e9bSWojciech Macek 
3070d787e9bSWojciech Macek 	en = (cc >> NVME_CC_REG_EN_SHIFT) & NVME_CC_REG_EN_MASK;
3080d787e9bSWojciech Macek 	rdy = (csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK;
309bb0ec6b3SJim Harris 
310ce1ec9c1SWarner Losh 	/*
311ce1ec9c1SWarner Losh 	 * Per 3.1.5 in NVME 1.3 spec, transitioning CC.EN from 0 to 1
312ce1ec9c1SWarner Losh 	 * when CSTS.RDY is 1 or transitioning CC.EN from 1 to 0 when
313ce1ec9c1SWarner Losh 	 * CSTS.RDY is 0 "has undefined results" So make sure that CSTS.RDY
314ce1ec9c1SWarner Losh 	 * isn't the desired value. Short circuit if we're already disabled.
315ce1ec9c1SWarner Losh 	 */
316a245627aSWarner Losh 	if (en == 0) {
317a245627aSWarner Losh 		/* Wait for RDY == 0 or timeout & fail */
318a245627aSWarner Losh 		if (rdy == 0)
319a245627aSWarner Losh 			return (0);
320a245627aSWarner Losh 		return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
321a245627aSWarner Losh 	}
3220d787e9bSWojciech Macek 	if (rdy == 0) {
323a245627aSWarner Losh 		/* EN == 1, wait for  RDY == 1 or timeout & fail */
324ce1ec9c1SWarner Losh 		err = nvme_ctrlr_wait_for_ready(ctrlr, 1);
325ce1ec9c1SWarner Losh 		if (err != 0)
326ce1ec9c1SWarner Losh 			return (err);
327ce1ec9c1SWarner Losh 	}
328bb0ec6b3SJim Harris 
3290d787e9bSWojciech Macek 	cc &= ~NVME_CC_REG_EN_MASK;
3300d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
33177054a89SWarner Losh 
332ce1ec9c1SWarner Losh 	/*
33377054a89SWarner Losh 	 * A few drives have firmware bugs that freeze the drive if we access
33477054a89SWarner Losh 	 * the mmio too soon after we disable.
335ce1ec9c1SWarner Losh 	 */
336989c7f0bSWarner Losh 	if (ctrlr->quirks & QUIRK_DELAY_B4_CHK_RDY)
33726259f6aSWarner Losh 		pause("nvmeR", MSEC_2_TICKS(B4_CHK_RDY_DELAY_MS));
338ce1ec9c1SWarner Losh 	return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
339bb0ec6b3SJim Harris }
340bb0ec6b3SJim Harris 
341bb0ec6b3SJim Harris static int
342bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr)
343bb0ec6b3SJim Harris {
3440d787e9bSWojciech Macek 	uint32_t	cc;
3450d787e9bSWojciech Macek 	uint32_t	csts;
3460d787e9bSWojciech Macek 	uint32_t	aqa;
3470d787e9bSWojciech Macek 	uint32_t	qsize;
3480d787e9bSWojciech Macek 	uint8_t		en, rdy;
349ce1ec9c1SWarner Losh 	int		err;
350bb0ec6b3SJim Harris 
3510d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
3520d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
3530d787e9bSWojciech Macek 
3540d787e9bSWojciech Macek 	en = (cc >> NVME_CC_REG_EN_SHIFT) & NVME_CC_REG_EN_MASK;
3550d787e9bSWojciech Macek 	rdy = (csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK;
356bb0ec6b3SJim Harris 
357ce1ec9c1SWarner Losh 	/*
358ce1ec9c1SWarner Losh 	 * See note in nvme_ctrlr_disable. Short circuit if we're already enabled.
359ce1ec9c1SWarner Losh 	 */
3600d787e9bSWojciech Macek 	if (en == 1) {
3610d787e9bSWojciech Macek 		if (rdy == 1)
362bb0ec6b3SJim Harris 			return (0);
363cbdec09cSJim Harris 		return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
364a245627aSWarner Losh 	}
365a245627aSWarner Losh 
366a245627aSWarner Losh 	/* EN == 0 already wait for RDY == 0 or timeout & fail */
367ce1ec9c1SWarner Losh 	err = nvme_ctrlr_wait_for_ready(ctrlr, 0);
368ce1ec9c1SWarner Losh 	if (err != 0)
369ce1ec9c1SWarner Losh 		return (err);
370bb0ec6b3SJim Harris 
371bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr);
372bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr);
373bb0ec6b3SJim Harris 
374bb0ec6b3SJim Harris 	/* acqs and asqs are 0-based. */
3750d787e9bSWojciech Macek 	qsize = ctrlr->adminq.num_entries - 1;
3760d787e9bSWojciech Macek 
3770d787e9bSWojciech Macek 	aqa = 0;
3780d787e9bSWojciech Macek 	aqa = (qsize & NVME_AQA_REG_ACQS_MASK) << NVME_AQA_REG_ACQS_SHIFT;
3790d787e9bSWojciech Macek 	aqa |= (qsize & NVME_AQA_REG_ASQS_MASK) << NVME_AQA_REG_ASQS_SHIFT;
3800d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, aqa, aqa);
381bb0ec6b3SJim Harris 
3820d787e9bSWojciech Macek 	/* Initialization values for CC */
3830d787e9bSWojciech Macek 	cc = 0;
3840d787e9bSWojciech Macek 	cc |= 1 << NVME_CC_REG_EN_SHIFT;
3850d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_CSS_SHIFT;
3860d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_AMS_SHIFT;
3870d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_SHN_SHIFT;
3880d787e9bSWojciech Macek 	cc |= 6 << NVME_CC_REG_IOSQES_SHIFT; /* SQ entry size == 64 == 2^6 */
3890d787e9bSWojciech Macek 	cc |= 4 << NVME_CC_REG_IOCQES_SHIFT; /* CQ entry size == 16 == 2^4 */
390bb0ec6b3SJim Harris 
3913a468f20SWarner Losh 	/*
3923a468f20SWarner Losh 	 * Use the Memory Page Size selected during device initialization.  Note
3933a468f20SWarner Losh 	 * that value stored in mps is suitable to use here without adjusting by
3943a468f20SWarner Losh 	 * NVME_MPS_SHIFT.
3953a468f20SWarner Losh 	 */
3963a468f20SWarner Losh 	cc |= ctrlr->mps << NVME_CC_REG_MPS_SHIFT;
397bb0ec6b3SJim Harris 
398d5fca1dcSWarner Losh 	nvme_ctrlr_barrier(ctrlr, BUS_SPACE_BARRIER_WRITE);
3990d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
400bb0ec6b3SJim Harris 
401cbdec09cSJim Harris 	return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
402bb0ec6b3SJim Harris }
403bb0ec6b3SJim Harris 
4044d547561SWarner Losh static void
4054d547561SWarner Losh nvme_ctrlr_disable_qpairs(struct nvme_controller *ctrlr)
406bb0ec6b3SJim Harris {
4074d547561SWarner Losh 	int i;
408b846efd7SJim Harris 
409b846efd7SJim Harris 	nvme_admin_qpair_disable(&ctrlr->adminq);
4102b647da7SJim Harris 	/*
4112b647da7SJim Harris 	 * I/O queues are not allocated before the initial HW
4122b647da7SJim Harris 	 *  reset, so do not try to disable them.  Use is_initialized
4132b647da7SJim Harris 	 *  to determine if this is the initial HW reset.
4142b647da7SJim Harris 	 */
4152b647da7SJim Harris 	if (ctrlr->is_initialized) {
416b846efd7SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
417b846efd7SJim Harris 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
4182b647da7SJim Harris 	}
4194d547561SWarner Losh }
4204d547561SWarner Losh 
421dd2516fcSWarner Losh static int
4224d547561SWarner Losh nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr)
4234d547561SWarner Losh {
4244d547561SWarner Losh 	int err;
4254d547561SWarner Losh 
426bad42df9SColin Percival 	TSENTER();
427b846efd7SJim Harris 
428e5e26e4aSWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
429bb0ec6b3SJim Harris 
430ce1ec9c1SWarner Losh 	err = nvme_ctrlr_disable(ctrlr);
431ce1ec9c1SWarner Losh 	if (err != 0)
432ce1ec9c1SWarner Losh 		return err;
433e5e26e4aSWarner Losh 
434bad42df9SColin Percival 	err = nvme_ctrlr_enable(ctrlr);
435bad42df9SColin Percival 	TSEXIT();
436bad42df9SColin Percival 	return (err);
437bb0ec6b3SJim Harris }
438bb0ec6b3SJim Harris 
439b846efd7SJim Harris void
440b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr)
441b846efd7SJim Harris {
442f37c22a3SJim Harris 	int cmpset;
443f37c22a3SJim Harris 
444f37c22a3SJim Harris 	cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1);
445f37c22a3SJim Harris 
446232e2edbSJim Harris 	if (cmpset == 0 || ctrlr->is_failed)
447232e2edbSJim Harris 		/*
448232e2edbSJim Harris 		 * Controller is already resetting or has failed.  Return
449232e2edbSJim Harris 		 *  immediately since there is no need to kick off another
450232e2edbSJim Harris 		 *  reset in these cases.
451232e2edbSJim Harris 		 */
452f37c22a3SJim Harris 		return;
453b846efd7SJim Harris 
454502dc84aSWarner Losh 	if (!ctrlr->is_dying)
45548ce3178SJim Harris 		taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task);
456b846efd7SJim Harris }
457b846efd7SJim Harris 
458bb0ec6b3SJim Harris static int
459bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr)
460bb0ec6b3SJim Harris {
461955910a9SJim Harris 	struct nvme_completion_poll_status	status;
462bb0ec6b3SJim Harris 
46329077eb4SWarner Losh 	status.done = 0;
464bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
465955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
466ab0681aaSWarner Losh 	nvme_completion_poll(&status);
467955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
468547d523eSJim Harris 		nvme_printf(ctrlr, "nvme_identify_controller failed!\n");
469bb0ec6b3SJim Harris 		return (ENXIO);
470bb0ec6b3SJim Harris 	}
471bb0ec6b3SJim Harris 
4720d787e9bSWojciech Macek 	/* Convert data to host endian */
4730d787e9bSWojciech Macek 	nvme_controller_data_swapbytes(&ctrlr->cdata);
4740d787e9bSWojciech Macek 
47502e33484SJim Harris 	/*
47602e33484SJim Harris 	 * Use MDTS to ensure our default max_xfer_size doesn't exceed what the
47702e33484SJim Harris 	 *  controller supports.
47802e33484SJim Harris 	 */
47902e33484SJim Harris 	if (ctrlr->cdata.mdts > 0)
48002e33484SJim Harris 		ctrlr->max_xfer_size = min(ctrlr->max_xfer_size,
4816e3deec8SWarner Losh 		    1 << (ctrlr->cdata.mdts + NVME_MPS_SHIFT +
4826e3deec8SWarner Losh 			NVME_CAP_HI_MPSMIN(ctrlr->cap_hi)));
48302e33484SJim Harris 
484bb0ec6b3SJim Harris 	return (0);
485bb0ec6b3SJim Harris }
486bb0ec6b3SJim Harris 
487bb0ec6b3SJim Harris static int
488bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr)
489bb0ec6b3SJim Harris {
490955910a9SJim Harris 	struct nvme_completion_poll_status	status;
4912b647da7SJim Harris 	int					cq_allocated, sq_allocated;
492bb0ec6b3SJim Harris 
49329077eb4SWarner Losh 	status.done = 0;
494bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues,
495955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
496ab0681aaSWarner Losh 	nvme_completion_poll(&status);
497955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
498824073fbSWarner Losh 		nvme_printf(ctrlr, "nvme_ctrlr_set_num_qpairs failed!\n");
499bb0ec6b3SJim Harris 		return (ENXIO);
500bb0ec6b3SJim Harris 	}
501bb0ec6b3SJim Harris 
502bb0ec6b3SJim Harris 	/*
503bb0ec6b3SJim Harris 	 * Data in cdw0 is 0-based.
504bb0ec6b3SJim Harris 	 * Lower 16-bits indicate number of submission queues allocated.
505bb0ec6b3SJim Harris 	 * Upper 16-bits indicate number of completion queues allocated.
506bb0ec6b3SJim Harris 	 */
507955910a9SJim Harris 	sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1;
508955910a9SJim Harris 	cq_allocated = (status.cpl.cdw0 >> 16) + 1;
509bb0ec6b3SJim Harris 
510bb0ec6b3SJim Harris 	/*
5112b647da7SJim Harris 	 * Controller may allocate more queues than we requested,
5122b647da7SJim Harris 	 *  so use the minimum of the number requested and what was
5132b647da7SJim Harris 	 *  actually allocated.
514bb0ec6b3SJim Harris 	 */
5152b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, sq_allocated);
5162b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, cq_allocated);
5171eab19cbSAlexander Motin 	if (ctrlr->num_io_queues > vm_ndomains)
5181eab19cbSAlexander Motin 		ctrlr->num_io_queues -= ctrlr->num_io_queues % vm_ndomains;
519bb0ec6b3SJim Harris 
520bb0ec6b3SJim Harris 	return (0);
521bb0ec6b3SJim Harris }
522bb0ec6b3SJim Harris 
523bb0ec6b3SJim Harris static int
524bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr)
525bb0ec6b3SJim Harris {
526955910a9SJim Harris 	struct nvme_completion_poll_status	status;
527bb0ec6b3SJim Harris 	struct nvme_qpair			*qpair;
528955910a9SJim Harris 	int					i;
529bb0ec6b3SJim Harris 
530bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
531bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
532bb0ec6b3SJim Harris 
53329077eb4SWarner Losh 		status.done = 0;
5341eab19cbSAlexander Motin 		nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair,
535955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
536ab0681aaSWarner Losh 		nvme_completion_poll(&status);
537955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
538547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_cq failed!\n");
539bb0ec6b3SJim Harris 			return (ENXIO);
540bb0ec6b3SJim Harris 		}
541bb0ec6b3SJim Harris 
54229077eb4SWarner Losh 		status.done = 0;
543ead7e103SAlexander Motin 		nvme_ctrlr_cmd_create_io_sq(ctrlr, qpair,
544955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
545ab0681aaSWarner Losh 		nvme_completion_poll(&status);
546955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
547547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_sq failed!\n");
548bb0ec6b3SJim Harris 			return (ENXIO);
549bb0ec6b3SJim Harris 		}
550bb0ec6b3SJim Harris 	}
551bb0ec6b3SJim Harris 
552bb0ec6b3SJim Harris 	return (0);
553bb0ec6b3SJim Harris }
554bb0ec6b3SJim Harris 
555bb0ec6b3SJim Harris static int
5564d547561SWarner Losh nvme_ctrlr_delete_qpairs(struct nvme_controller *ctrlr)
5578b1e6ebeSWarner Losh {
5588b1e6ebeSWarner Losh 	struct nvme_completion_poll_status	status;
5599835d216SWarner Losh 	struct nvme_qpair			*qpair;
5609835d216SWarner Losh 
5619835d216SWarner Losh 	for (int i = 0; i < ctrlr->num_io_queues; i++) {
5629835d216SWarner Losh 		qpair = &ctrlr->ioq[i];
5638b1e6ebeSWarner Losh 
5648b1e6ebeSWarner Losh 		status.done = 0;
5655d7fd8f7SWarner Losh 		nvme_ctrlr_cmd_delete_io_sq(ctrlr, qpair,
5668b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
567ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5688b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5695d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_sq failed!\n");
5708b1e6ebeSWarner Losh 			return (ENXIO);
5718b1e6ebeSWarner Losh 		}
5728b1e6ebeSWarner Losh 
5738b1e6ebeSWarner Losh 		status.done = 0;
5748b1e6ebeSWarner Losh 		nvme_ctrlr_cmd_delete_io_cq(ctrlr, qpair,
5758b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
576ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5778b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5785d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_cq failed!\n");
5798b1e6ebeSWarner Losh 			return (ENXIO);
5808b1e6ebeSWarner Losh 		}
5819835d216SWarner Losh 	}
5828b1e6ebeSWarner Losh 
5838b1e6ebeSWarner Losh 	return (0);
5848b1e6ebeSWarner Losh }
5858b1e6ebeSWarner Losh 
5868b1e6ebeSWarner Losh static int
587bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr)
588bb0ec6b3SJim Harris {
589bb0ec6b3SJim Harris 	struct nvme_namespace	*ns;
590696c9502SWarner Losh 	uint32_t 		i;
591bb0ec6b3SJim Harris 
592a8a18dd5SWarner Losh 	for (i = 0; i < min(ctrlr->cdata.nn, NVME_MAX_NAMESPACES); i++) {
593bb0ec6b3SJim Harris 		ns = &ctrlr->ns[i];
594a8a18dd5SWarner Losh 		nvme_ns_construct(ns, i+1, ctrlr);
595bb0ec6b3SJim Harris 	}
596bb0ec6b3SJim Harris 
597bb0ec6b3SJim Harris 	return (0);
598bb0ec6b3SJim Harris }
599bb0ec6b3SJim Harris 
6007588c6ccSWarner Losh static bool
6012868353aSJim Harris is_log_page_id_valid(uint8_t page_id)
6022868353aSJim Harris {
6032868353aSJim Harris 
6042868353aSJim Harris 	switch (page_id) {
6052868353aSJim Harris 	case NVME_LOG_ERROR:
6062868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
6072868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
608f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
6096c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
6106c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
6116c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
6127588c6ccSWarner Losh 		return (true);
6132868353aSJim Harris 	}
6142868353aSJim Harris 
6157588c6ccSWarner Losh 	return (false);
6162868353aSJim Harris }
6172868353aSJim Harris 
6182868353aSJim Harris static uint32_t
6192868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id)
6202868353aSJim Harris {
6212868353aSJim Harris 	uint32_t	log_page_size;
6222868353aSJim Harris 
6232868353aSJim Harris 	switch (page_id) {
6242868353aSJim Harris 	case NVME_LOG_ERROR:
6252868353aSJim Harris 		log_page_size = min(
6262868353aSJim Harris 		    sizeof(struct nvme_error_information_entry) *
6270d787e9bSWojciech Macek 		    (ctrlr->cdata.elpe + 1), NVME_MAX_AER_LOG_SIZE);
6282868353aSJim Harris 		break;
6292868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
6302868353aSJim Harris 		log_page_size = sizeof(struct nvme_health_information_page);
6312868353aSJim Harris 		break;
6322868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
6332868353aSJim Harris 		log_page_size = sizeof(struct nvme_firmware_page);
6342868353aSJim Harris 		break;
635f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
636f439e3a4SAlexander Motin 		log_page_size = sizeof(struct nvme_ns_list);
637f439e3a4SAlexander Motin 		break;
6386c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
6396c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_command_effects_page);
6406c99d132SAlexander Motin 		break;
6416c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
6426c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_res_notification_page);
6436c99d132SAlexander Motin 		break;
6446c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
6456c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_sanitize_status_page);
6466c99d132SAlexander Motin 		break;
6472868353aSJim Harris 	default:
6482868353aSJim Harris 		log_page_size = 0;
6492868353aSJim Harris 		break;
6502868353aSJim Harris 	}
6512868353aSJim Harris 
6522868353aSJim Harris 	return (log_page_size);
6532868353aSJim Harris }
6542868353aSJim Harris 
6552868353aSJim Harris static void
656bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(struct nvme_controller *ctrlr,
6570d787e9bSWojciech Macek     uint8_t state)
658bb2f67fdSJim Harris {
659bb2f67fdSJim Harris 
6600d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_AVAILABLE_SPARE)
661244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
662244b8053SWarner Losh 		    "available spare space below threshold");
663bb2f67fdSJim Harris 
6640d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_TEMPERATURE)
665244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
666244b8053SWarner Losh 		    "temperature above threshold");
667bb2f67fdSJim Harris 
6680d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_DEVICE_RELIABILITY)
669244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
670244b8053SWarner Losh 		    "device reliability degraded");
671bb2f67fdSJim Harris 
6720d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_READ_ONLY)
673244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
674244b8053SWarner Losh 		    "media placed in read only mode");
675bb2f67fdSJim Harris 
6760d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP)
677244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
678244b8053SWarner Losh 		    "volatile memory backup device failed");
679bb2f67fdSJim Harris 
6800d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_RESERVED_MASK)
681244b8053SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "critical",
682244b8053SWarner Losh 		    "unknown critical warning(s): state = 0x%02x", state);
683bb2f67fdSJim Harris }
684bb2f67fdSJim Harris 
685bb2f67fdSJim Harris static void
6862868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl)
6872868353aSJim Harris {
6882868353aSJim Harris 	struct nvme_async_event_request		*aer = arg;
689bb2f67fdSJim Harris 	struct nvme_health_information_page	*health_info;
690f439e3a4SAlexander Motin 	struct nvme_ns_list			*nsl;
6910d787e9bSWojciech Macek 	struct nvme_error_information_entry	*err;
6920d787e9bSWojciech Macek 	int i;
6932868353aSJim Harris 
6940d7e13ecSJim Harris 	/*
6950d7e13ecSJim Harris 	 * If the log page fetch for some reason completed with an error,
6960d7e13ecSJim Harris 	 *  don't pass log page data to the consumers.  In practice, this case
6970d7e13ecSJim Harris 	 *  should never happen.
6980d7e13ecSJim Harris 	 */
6990d7e13ecSJim Harris 	if (nvme_completion_is_error(cpl))
7000d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
7010d7e13ecSJim Harris 		    aer->log_page_id, NULL, 0);
702bb2f67fdSJim Harris 	else {
7030d787e9bSWojciech Macek 		/* Convert data to host endian */
7040d787e9bSWojciech Macek 		switch (aer->log_page_id) {
7050d787e9bSWojciech Macek 		case NVME_LOG_ERROR:
7060d787e9bSWojciech Macek 			err = (struct nvme_error_information_entry *)aer->log_page_buffer;
7070d787e9bSWojciech Macek 			for (i = 0; i < (aer->ctrlr->cdata.elpe + 1); i++)
7080d787e9bSWojciech Macek 				nvme_error_information_entry_swapbytes(err++);
7090d787e9bSWojciech Macek 			break;
7100d787e9bSWojciech Macek 		case NVME_LOG_HEALTH_INFORMATION:
7110d787e9bSWojciech Macek 			nvme_health_information_page_swapbytes(
7120d787e9bSWojciech Macek 			    (struct nvme_health_information_page *)aer->log_page_buffer);
7130d787e9bSWojciech Macek 			break;
7140d787e9bSWojciech Macek 		case NVME_LOG_FIRMWARE_SLOT:
7150d787e9bSWojciech Macek 			nvme_firmware_page_swapbytes(
7160d787e9bSWojciech Macek 			    (struct nvme_firmware_page *)aer->log_page_buffer);
7170d787e9bSWojciech Macek 			break;
718f439e3a4SAlexander Motin 		case NVME_LOG_CHANGED_NAMESPACE:
719f439e3a4SAlexander Motin 			nvme_ns_list_swapbytes(
720f439e3a4SAlexander Motin 			    (struct nvme_ns_list *)aer->log_page_buffer);
721f439e3a4SAlexander Motin 			break;
7226c99d132SAlexander Motin 		case NVME_LOG_COMMAND_EFFECT:
7236c99d132SAlexander Motin 			nvme_command_effects_page_swapbytes(
7246c99d132SAlexander Motin 			    (struct nvme_command_effects_page *)aer->log_page_buffer);
7256c99d132SAlexander Motin 			break;
7266c99d132SAlexander Motin 		case NVME_LOG_RES_NOTIFICATION:
7276c99d132SAlexander Motin 			nvme_res_notification_page_swapbytes(
7286c99d132SAlexander Motin 			    (struct nvme_res_notification_page *)aer->log_page_buffer);
7296c99d132SAlexander Motin 			break;
7306c99d132SAlexander Motin 		case NVME_LOG_SANITIZE_STATUS:
7316c99d132SAlexander Motin 			nvme_sanitize_status_page_swapbytes(
7326c99d132SAlexander Motin 			    (struct nvme_sanitize_status_page *)aer->log_page_buffer);
7336c99d132SAlexander Motin 			break;
7340d787e9bSWojciech Macek 		case INTEL_LOG_TEMP_STATS:
7350d787e9bSWojciech Macek 			intel_log_temp_stats_swapbytes(
7360d787e9bSWojciech Macek 			    (struct intel_log_temp_stats *)aer->log_page_buffer);
7370d787e9bSWojciech Macek 			break;
7380d787e9bSWojciech Macek 		default:
7390d787e9bSWojciech Macek 			break;
7400d787e9bSWojciech Macek 		}
7410d787e9bSWojciech Macek 
742bb2f67fdSJim Harris 		if (aer->log_page_id == NVME_LOG_HEALTH_INFORMATION) {
743bb2f67fdSJim Harris 			health_info = (struct nvme_health_information_page *)
744bb2f67fdSJim Harris 			    aer->log_page_buffer;
745bb2f67fdSJim Harris 			nvme_ctrlr_log_critical_warnings(aer->ctrlr,
746bb2f67fdSJim Harris 			    health_info->critical_warning);
747bb2f67fdSJim Harris 			/*
748bb2f67fdSJim Harris 			 * Critical warnings reported through the
749bb2f67fdSJim Harris 			 *  SMART/health log page are persistent, so
750bb2f67fdSJim Harris 			 *  clear the associated bits in the async event
751bb2f67fdSJim Harris 			 *  config so that we do not receive repeated
752bb2f67fdSJim Harris 			 *  notifications for the same event.
753bb2f67fdSJim Harris 			 */
7540d787e9bSWojciech Macek 			aer->ctrlr->async_event_config &=
7550d787e9bSWojciech Macek 			    ~health_info->critical_warning;
756bb2f67fdSJim Harris 			nvme_ctrlr_cmd_set_async_event_config(aer->ctrlr,
757bb2f67fdSJim Harris 			    aer->ctrlr->async_event_config, NULL, NULL);
758f439e3a4SAlexander Motin 		} else if (aer->log_page_id == NVME_LOG_CHANGED_NAMESPACE &&
759f439e3a4SAlexander Motin 		    !nvme_use_nvd) {
760f439e3a4SAlexander Motin 			nsl = (struct nvme_ns_list *)aer->log_page_buffer;
761f439e3a4SAlexander Motin 			for (i = 0; i < nitems(nsl->ns) && nsl->ns[i] != 0; i++) {
762f439e3a4SAlexander Motin 				if (nsl->ns[i] > NVME_MAX_NAMESPACES)
763f439e3a4SAlexander Motin 					break;
764f439e3a4SAlexander Motin 				nvme_notify_ns(aer->ctrlr, nsl->ns[i]);
765f439e3a4SAlexander Motin 			}
766bb2f67fdSJim Harris 		}
767bb2f67fdSJim Harris 
7680d7e13ecSJim Harris 		/*
7690d7e13ecSJim Harris 		 * Pass the cpl data from the original async event completion,
7700d7e13ecSJim Harris 		 *  not the log page fetch.
7710d7e13ecSJim Harris 		 */
7720d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
7730d7e13ecSJim Harris 		    aer->log_page_id, aer->log_page_buffer, aer->log_page_size);
774bb2f67fdSJim Harris 	}
7752868353aSJim Harris 
7762868353aSJim Harris 	/*
7772868353aSJim Harris 	 * Repost another asynchronous event request to replace the one
7782868353aSJim Harris 	 *  that just completed.
7792868353aSJim Harris 	 */
7802868353aSJim Harris 	nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
7812868353aSJim Harris }
7822868353aSJim Harris 
783bb0ec6b3SJim Harris static void
7840a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl)
7850a0b08ccSJim Harris {
7860a0b08ccSJim Harris 	struct nvme_async_event_request	*aer = arg;
7870a0b08ccSJim Harris 
788ec526ea9SJim Harris 	if (nvme_completion_is_error(cpl)) {
7890a0b08ccSJim Harris 		/*
790ec526ea9SJim Harris 		 *  Do not retry failed async event requests.  This avoids
791ec526ea9SJim Harris 		 *  infinite loops where a new async event request is submitted
792ec526ea9SJim Harris 		 *  to replace the one just failed, only to fail again and
793ec526ea9SJim Harris 		 *  perpetuate the loop.
7940a0b08ccSJim Harris 		 */
7950a0b08ccSJim Harris 		return;
7960a0b08ccSJim Harris 	}
7970a0b08ccSJim Harris 
7982868353aSJim Harris 	/* Associated log page is in bits 23:16 of completion entry dw0. */
7990d7e13ecSJim Harris 	aer->log_page_id = (cpl->cdw0 & 0xFF0000) >> 16;
8002868353aSJim Harris 
801f439e3a4SAlexander Motin 	nvme_printf(aer->ctrlr, "async event occurred (type 0x%x, info 0x%02x,"
802a6d222ebSAlexander Motin 	    " page 0x%02x)\n", (cpl->cdw0 & 0x07), (cpl->cdw0 & 0xFF00) >> 8,
803547d523eSJim Harris 	    aer->log_page_id);
804547d523eSJim Harris 
8050d7e13ecSJim Harris 	if (is_log_page_id_valid(aer->log_page_id)) {
8062868353aSJim Harris 		aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr,
8070d7e13ecSJim Harris 		    aer->log_page_id);
8082868353aSJim Harris 		memcpy(&aer->cpl, cpl, sizeof(*cpl));
8090d7e13ecSJim Harris 		nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id,
8102868353aSJim Harris 		    NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer,
8112868353aSJim Harris 		    aer->log_page_size, nvme_ctrlr_async_event_log_page_cb,
8122868353aSJim Harris 		    aer);
8132868353aSJim Harris 		/* Wait to notify consumers until after log page is fetched. */
8142868353aSJim Harris 	} else {
8150d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id,
8160d7e13ecSJim Harris 		    NULL, 0);
817038a5ee4SJim Harris 
8180a0b08ccSJim Harris 		/*
8192868353aSJim Harris 		 * Repost another asynchronous event request to replace the one
8202868353aSJim Harris 		 *  that just completed.
8210a0b08ccSJim Harris 		 */
8220a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
8230a0b08ccSJim Harris 	}
8242868353aSJim Harris }
8250a0b08ccSJim Harris 
8260a0b08ccSJim Harris static void
8270a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
8280a0b08ccSJim Harris     struct nvme_async_event_request *aer)
8290a0b08ccSJim Harris {
8300a0b08ccSJim Harris 	struct nvme_request *req;
8310a0b08ccSJim Harris 
8320a0b08ccSJim Harris 	aer->ctrlr = ctrlr;
8331e526bc4SJim Harris 	req = nvme_allocate_request_null(nvme_ctrlr_async_event_cb, aer);
8340a0b08ccSJim Harris 	aer->req = req;
8350a0b08ccSJim Harris 
8360a0b08ccSJim Harris 	/*
83794143332SJim Harris 	 * Disable timeout here, since asynchronous event requests should by
83894143332SJim Harris 	 *  nature never be timed out.
8390a0b08ccSJim Harris 	 */
8407588c6ccSWarner Losh 	req->timeout = false;
8419544e6dcSChuck Tuffli 	req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST;
8420a0b08ccSJim Harris 	nvme_ctrlr_submit_admin_request(ctrlr, req);
8430a0b08ccSJim Harris }
8440a0b08ccSJim Harris 
8450a0b08ccSJim Harris static void
846bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr)
847bb0ec6b3SJim Harris {
848d5fc9821SJim Harris 	struct nvme_completion_poll_status	status;
8490a0b08ccSJim Harris 	struct nvme_async_event_request		*aer;
8500a0b08ccSJim Harris 	uint32_t				i;
851bb0ec6b3SJim Harris 
852f439e3a4SAlexander Motin 	ctrlr->async_event_config = NVME_CRIT_WARN_ST_AVAILABLE_SPARE |
853f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_DEVICE_RELIABILITY |
854f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_READ_ONLY |
855f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP;
856f439e3a4SAlexander Motin 	if (ctrlr->cdata.ver >= NVME_REV(1, 2))
857881534f0SWarner Losh 		ctrlr->async_event_config |= NVME_ASYNC_EVENT_NS_ATTRIBUTE |
858881534f0SWarner Losh 		    NVME_ASYNC_EVENT_FW_ACTIVATE;
859d5fc9821SJim Harris 
86029077eb4SWarner Losh 	status.done = 0;
861d5fc9821SJim Harris 	nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD,
862d5fc9821SJim Harris 	    0, NULL, 0, nvme_completion_poll_cb, &status);
863ab0681aaSWarner Losh 	nvme_completion_poll(&status);
864d5fc9821SJim Harris 	if (nvme_completion_is_error(&status.cpl) ||
865d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0xFFFF ||
866d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0x0000) {
867d5fc9821SJim Harris 		nvme_printf(ctrlr, "temperature threshold not supported\n");
868f439e3a4SAlexander Motin 	} else
869f439e3a4SAlexander Motin 		ctrlr->async_event_config |= NVME_CRIT_WARN_ST_TEMPERATURE;
870d5fc9821SJim Harris 
871bb2f67fdSJim Harris 	nvme_ctrlr_cmd_set_async_event_config(ctrlr,
872bb2f67fdSJim Harris 	    ctrlr->async_event_config, NULL, NULL);
873bb0ec6b3SJim Harris 
874bb0ec6b3SJim Harris 	/* aerl is a zero-based value, so we need to add 1 here. */
8750a0b08ccSJim Harris 	ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1));
876bb0ec6b3SJim Harris 
8770a0b08ccSJim Harris 	for (i = 0; i < ctrlr->num_aers; i++) {
8780a0b08ccSJim Harris 		aer = &ctrlr->aer[i];
8790a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(ctrlr, aer);
8800a0b08ccSJim Harris 	}
881bb0ec6b3SJim Harris }
882bb0ec6b3SJim Harris 
883bb0ec6b3SJim Harris static void
884bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr)
885bb0ec6b3SJim Harris {
886bb0ec6b3SJim Harris 
887bb0ec6b3SJim Harris 	ctrlr->int_coal_time = 0;
888bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_time",
889bb0ec6b3SJim Harris 	    &ctrlr->int_coal_time);
890bb0ec6b3SJim Harris 
891bb0ec6b3SJim Harris 	ctrlr->int_coal_threshold = 0;
892bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold",
893bb0ec6b3SJim Harris 	    &ctrlr->int_coal_threshold);
894bb0ec6b3SJim Harris 
895bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time,
896bb0ec6b3SJim Harris 	    ctrlr->int_coal_threshold, NULL, NULL);
897bb0ec6b3SJim Harris }
898bb0ec6b3SJim Harris 
899be34f216SJim Harris static void
90067abaee9SAlexander Motin nvme_ctrlr_hmb_free(struct nvme_controller *ctrlr)
90167abaee9SAlexander Motin {
90267abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
90367abaee9SAlexander Motin 	int i;
90467abaee9SAlexander Motin 
90567abaee9SAlexander Motin 	if (ctrlr->hmb_desc_paddr) {
90667abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map);
90767abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
90867abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
90967abaee9SAlexander Motin 		ctrlr->hmb_desc_paddr = 0;
91067abaee9SAlexander Motin 	}
91167abaee9SAlexander Motin 	if (ctrlr->hmb_desc_tag) {
91267abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_desc_tag);
913b2cdfb72SAlexander Motin 		ctrlr->hmb_desc_tag = NULL;
91467abaee9SAlexander Motin 	}
91567abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
91667abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
91767abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_tag, hmbc->hmbc_map);
91867abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
91967abaee9SAlexander Motin 		    hmbc->hmbc_map);
92067abaee9SAlexander Motin 	}
92167abaee9SAlexander Motin 	ctrlr->hmb_nchunks = 0;
92267abaee9SAlexander Motin 	if (ctrlr->hmb_tag) {
92367abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_tag);
92467abaee9SAlexander Motin 		ctrlr->hmb_tag = NULL;
92567abaee9SAlexander Motin 	}
92667abaee9SAlexander Motin 	if (ctrlr->hmb_chunks) {
92767abaee9SAlexander Motin 		free(ctrlr->hmb_chunks, M_NVME);
92867abaee9SAlexander Motin 		ctrlr->hmb_chunks = NULL;
92967abaee9SAlexander Motin 	}
93067abaee9SAlexander Motin }
93167abaee9SAlexander Motin 
93267abaee9SAlexander Motin static void
93367abaee9SAlexander Motin nvme_ctrlr_hmb_alloc(struct nvme_controller *ctrlr)
93467abaee9SAlexander Motin {
93567abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
93667abaee9SAlexander Motin 	size_t pref, min, minc, size;
93767abaee9SAlexander Motin 	int err, i;
93867abaee9SAlexander Motin 	uint64_t max;
93967abaee9SAlexander Motin 
9401c7dd40eSAlexander Motin 	/* Limit HMB to 5% of RAM size per device by default. */
9411c7dd40eSAlexander Motin 	max = (uint64_t)physmem * PAGE_SIZE / 20;
94267abaee9SAlexander Motin 	TUNABLE_UINT64_FETCH("hw.nvme.hmb_max", &max);
94367abaee9SAlexander Motin 
944214df80aSWarner Losh 	min = (long long unsigned)ctrlr->cdata.hmmin * NVME_HMB_UNITS;
9456de4e458SAlexander Motin 	if (max == 0 || max < min)
94667abaee9SAlexander Motin 		return;
947214df80aSWarner Losh 	pref = MIN((long long unsigned)ctrlr->cdata.hmpre * NVME_HMB_UNITS, max);
948214df80aSWarner Losh 	minc = MAX(ctrlr->cdata.hmminds * NVME_HMB_UNITS, PAGE_SIZE);
94967abaee9SAlexander Motin 	if (min > 0 && ctrlr->cdata.hmmaxd > 0)
95067abaee9SAlexander Motin 		minc = MAX(minc, min / ctrlr->cdata.hmmaxd);
95167abaee9SAlexander Motin 	ctrlr->hmb_chunk = pref;
95267abaee9SAlexander Motin 
95367abaee9SAlexander Motin again:
95467abaee9SAlexander Motin 	ctrlr->hmb_chunk = roundup2(ctrlr->hmb_chunk, PAGE_SIZE);
95567abaee9SAlexander Motin 	ctrlr->hmb_nchunks = howmany(pref, ctrlr->hmb_chunk);
95667abaee9SAlexander Motin 	if (ctrlr->cdata.hmmaxd > 0 && ctrlr->hmb_nchunks > ctrlr->cdata.hmmaxd)
95767abaee9SAlexander Motin 		ctrlr->hmb_nchunks = ctrlr->cdata.hmmaxd;
95867abaee9SAlexander Motin 	ctrlr->hmb_chunks = malloc(sizeof(struct nvme_hmb_chunk) *
95967abaee9SAlexander Motin 	    ctrlr->hmb_nchunks, M_NVME, M_WAITOK);
96067abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
96167abaee9SAlexander Motin 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
96267abaee9SAlexander Motin 	    ctrlr->hmb_chunk, 1, ctrlr->hmb_chunk, 0, NULL, NULL, &ctrlr->hmb_tag);
96367abaee9SAlexander Motin 	if (err != 0) {
96467abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB tag create failed %d\n", err);
96567abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
96667abaee9SAlexander Motin 		return;
96767abaee9SAlexander Motin 	}
96867abaee9SAlexander Motin 
96967abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
97067abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
97167abaee9SAlexander Motin 		if (bus_dmamem_alloc(ctrlr->hmb_tag,
97267abaee9SAlexander Motin 		    (void **)&hmbc->hmbc_vaddr, BUS_DMA_NOWAIT,
97367abaee9SAlexander Motin 		    &hmbc->hmbc_map)) {
97467abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to alloc HMB\n");
97567abaee9SAlexander Motin 			break;
97667abaee9SAlexander Motin 		}
97767abaee9SAlexander Motin 		if (bus_dmamap_load(ctrlr->hmb_tag, hmbc->hmbc_map,
97867abaee9SAlexander Motin 		    hmbc->hmbc_vaddr, ctrlr->hmb_chunk, nvme_single_map,
97967abaee9SAlexander Motin 		    &hmbc->hmbc_paddr, BUS_DMA_NOWAIT) != 0) {
98067abaee9SAlexander Motin 			bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
98167abaee9SAlexander Motin 			    hmbc->hmbc_map);
98267abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to load HMB\n");
98367abaee9SAlexander Motin 			break;
98467abaee9SAlexander Motin 		}
98567abaee9SAlexander Motin 		bus_dmamap_sync(ctrlr->hmb_tag, hmbc->hmbc_map,
98667abaee9SAlexander Motin 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
98767abaee9SAlexander Motin 	}
98867abaee9SAlexander Motin 
98967abaee9SAlexander Motin 	if (i < ctrlr->hmb_nchunks && i * ctrlr->hmb_chunk < min &&
99067abaee9SAlexander Motin 	    ctrlr->hmb_chunk / 2 >= minc) {
99167abaee9SAlexander Motin 		ctrlr->hmb_nchunks = i;
99267abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
99367abaee9SAlexander Motin 		ctrlr->hmb_chunk /= 2;
99467abaee9SAlexander Motin 		goto again;
99567abaee9SAlexander Motin 	}
99667abaee9SAlexander Motin 	ctrlr->hmb_nchunks = i;
99767abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks * ctrlr->hmb_chunk < min) {
99867abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
99967abaee9SAlexander Motin 		return;
100067abaee9SAlexander Motin 	}
100167abaee9SAlexander Motin 
100267abaee9SAlexander Motin 	size = sizeof(struct nvme_hmb_desc) * ctrlr->hmb_nchunks;
100367abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
100467abaee9SAlexander Motin 	    16, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
100567abaee9SAlexander Motin 	    size, 1, size, 0, NULL, NULL, &ctrlr->hmb_desc_tag);
100667abaee9SAlexander Motin 	if (err != 0) {
100767abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB desc tag create failed %d\n", err);
100867abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
100967abaee9SAlexander Motin 		return;
101067abaee9SAlexander Motin 	}
101167abaee9SAlexander Motin 	if (bus_dmamem_alloc(ctrlr->hmb_desc_tag,
101267abaee9SAlexander Motin 	    (void **)&ctrlr->hmb_desc_vaddr, BUS_DMA_WAITOK,
101367abaee9SAlexander Motin 	    &ctrlr->hmb_desc_map)) {
101467abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to alloc HMB desc\n");
101567abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
101667abaee9SAlexander Motin 		return;
101767abaee9SAlexander Motin 	}
101867abaee9SAlexander Motin 	if (bus_dmamap_load(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
101967abaee9SAlexander Motin 	    ctrlr->hmb_desc_vaddr, size, nvme_single_map,
102067abaee9SAlexander Motin 	    &ctrlr->hmb_desc_paddr, BUS_DMA_NOWAIT) != 0) {
102167abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
102267abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
102367abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to load HMB desc\n");
102467abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
102567abaee9SAlexander Motin 		return;
102667abaee9SAlexander Motin 	}
102767abaee9SAlexander Motin 
102867abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
102967abaee9SAlexander Motin 		ctrlr->hmb_desc_vaddr[i].addr =
103067abaee9SAlexander Motin 		    htole64(ctrlr->hmb_chunks[i].hmbc_paddr);
1031214df80aSWarner Losh 		ctrlr->hmb_desc_vaddr[i].size = htole32(ctrlr->hmb_chunk / NVME_HMB_UNITS);
103267abaee9SAlexander Motin 	}
103367abaee9SAlexander Motin 	bus_dmamap_sync(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
103467abaee9SAlexander Motin 	    BUS_DMASYNC_PREWRITE);
103567abaee9SAlexander Motin 
103667abaee9SAlexander Motin 	nvme_printf(ctrlr, "Allocated %lluMB host memory buffer\n",
103767abaee9SAlexander Motin 	    (long long unsigned)ctrlr->hmb_nchunks * ctrlr->hmb_chunk
103867abaee9SAlexander Motin 	    / 1024 / 1024);
103967abaee9SAlexander Motin }
104067abaee9SAlexander Motin 
104167abaee9SAlexander Motin static void
104267abaee9SAlexander Motin nvme_ctrlr_hmb_enable(struct nvme_controller *ctrlr, bool enable, bool memret)
104367abaee9SAlexander Motin {
104467abaee9SAlexander Motin 	struct nvme_completion_poll_status	status;
104567abaee9SAlexander Motin 	uint32_t cdw11;
104667abaee9SAlexander Motin 
104767abaee9SAlexander Motin 	cdw11 = 0;
104867abaee9SAlexander Motin 	if (enable)
104967abaee9SAlexander Motin 		cdw11 |= 1;
105067abaee9SAlexander Motin 	if (memret)
105167abaee9SAlexander Motin 		cdw11 |= 2;
105267abaee9SAlexander Motin 	status.done = 0;
105367abaee9SAlexander Motin 	nvme_ctrlr_cmd_set_feature(ctrlr, NVME_FEAT_HOST_MEMORY_BUFFER, cdw11,
105467abaee9SAlexander Motin 	    ctrlr->hmb_nchunks * ctrlr->hmb_chunk / 4096, ctrlr->hmb_desc_paddr,
105567abaee9SAlexander Motin 	    ctrlr->hmb_desc_paddr >> 32, ctrlr->hmb_nchunks, NULL, 0,
105667abaee9SAlexander Motin 	    nvme_completion_poll_cb, &status);
105767abaee9SAlexander Motin 	nvme_completion_poll(&status);
105867abaee9SAlexander Motin 	if (nvme_completion_is_error(&status.cpl))
105967abaee9SAlexander Motin 		nvme_printf(ctrlr, "nvme_ctrlr_hmb_enable failed!\n");
106067abaee9SAlexander Motin }
106167abaee9SAlexander Motin 
106267abaee9SAlexander Motin static void
10634d547561SWarner Losh nvme_ctrlr_start(void *ctrlr_arg, bool resetting)
1064bb0ec6b3SJim Harris {
1065bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = ctrlr_arg;
10662b647da7SJim Harris 	uint32_t old_num_io_queues;
1067b846efd7SJim Harris 	int i;
1068b846efd7SJim Harris 
1069bad42df9SColin Percival 	TSENTER();
1070bad42df9SColin Percival 
10712b647da7SJim Harris 	/*
10722b647da7SJim Harris 	 * Only reset adminq here when we are restarting the
10732b647da7SJim Harris 	 *  controller after a reset.  During initialization,
10742b647da7SJim Harris 	 *  we have already submitted admin commands to get
10752b647da7SJim Harris 	 *  the number of I/O queues supported, so cannot reset
10762b647da7SJim Harris 	 *  the adminq again here.
10772b647da7SJim Harris 	 */
1078ac90f70dSAlexander Motin 	if (resetting) {
1079cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->adminq);
1080ac90f70dSAlexander Motin 		nvme_admin_qpair_enable(&ctrlr->adminq);
1081ac90f70dSAlexander Motin 	}
10822b647da7SJim Harris 
1083701267adSAlexander Motin 	if (ctrlr->ioq != NULL) {
1084cb5b7c13SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
1085cb5b7c13SJim Harris 			nvme_qpair_reset(&ctrlr->ioq[i]);
1086701267adSAlexander Motin 	}
1087cb5b7c13SJim Harris 
1088701267adSAlexander Motin 	/*
1089701267adSAlexander Motin 	 * If it was a reset on initialization command timeout, just
1090701267adSAlexander Motin 	 * return here, letting initialization code fail gracefully.
1091701267adSAlexander Motin 	 */
1092701267adSAlexander Motin 	if (resetting && !ctrlr->is_initialized)
1093701267adSAlexander Motin 		return;
1094701267adSAlexander Motin 
1095ac90f70dSAlexander Motin 	if (resetting && nvme_ctrlr_identify(ctrlr) != 0) {
1096232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1097be34f216SJim Harris 		return;
1098232e2edbSJim Harris 	}
1099bb0ec6b3SJim Harris 
11002b647da7SJim Harris 	/*
11012b647da7SJim Harris 	 * The number of qpairs are determined during controller initialization,
11022b647da7SJim Harris 	 *  including using NVMe SET_FEATURES/NUMBER_OF_QUEUES to determine the
11032b647da7SJim Harris 	 *  HW limit.  We call SET_FEATURES again here so that it gets called
11042b647da7SJim Harris 	 *  after any reset for controllers that depend on the driver to
11052b647da7SJim Harris 	 *  explicit specify how many queues it will use.  This value should
11062b647da7SJim Harris 	 *  never change between resets, so panic if somehow that does happen.
11072b647da7SJim Harris 	 */
11084d547561SWarner Losh 	if (resetting) {
11092b647da7SJim Harris 		old_num_io_queues = ctrlr->num_io_queues;
1110232e2edbSJim Harris 		if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) {
1111232e2edbSJim Harris 			nvme_ctrlr_fail(ctrlr);
1112be34f216SJim Harris 			return;
1113232e2edbSJim Harris 		}
1114bb0ec6b3SJim Harris 
11152b647da7SJim Harris 		if (old_num_io_queues != ctrlr->num_io_queues) {
11167b036d77SJim Harris 			panic("num_io_queues changed from %u to %u",
11177b036d77SJim Harris 			      old_num_io_queues, ctrlr->num_io_queues);
11187b036d77SJim Harris 		}
11192b647da7SJim Harris 	}
11202b647da7SJim Harris 
112167abaee9SAlexander Motin 	if (ctrlr->cdata.hmpre > 0 && ctrlr->hmb_nchunks == 0) {
112267abaee9SAlexander Motin 		nvme_ctrlr_hmb_alloc(ctrlr);
112367abaee9SAlexander Motin 		if (ctrlr->hmb_nchunks > 0)
112467abaee9SAlexander Motin 			nvme_ctrlr_hmb_enable(ctrlr, true, false);
112567abaee9SAlexander Motin 	} else if (ctrlr->hmb_nchunks > 0)
112667abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, true, true);
112767abaee9SAlexander Motin 
1128232e2edbSJim Harris 	if (nvme_ctrlr_create_qpairs(ctrlr) != 0) {
1129232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1130be34f216SJim Harris 		return;
1131232e2edbSJim Harris 	}
1132bb0ec6b3SJim Harris 
1133232e2edbSJim Harris 	if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) {
1134232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1135be34f216SJim Harris 		return;
1136232e2edbSJim Harris 	}
1137bb0ec6b3SJim Harris 
1138bb0ec6b3SJim Harris 	nvme_ctrlr_configure_aer(ctrlr);
1139bb0ec6b3SJim Harris 	nvme_ctrlr_configure_int_coalescing(ctrlr);
1140bb0ec6b3SJim Harris 
1141b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
1142b846efd7SJim Harris 		nvme_io_qpair_enable(&ctrlr->ioq[i]);
1143bad42df9SColin Percival 	TSEXIT();
1144bb0ec6b3SJim Harris }
1145bb0ec6b3SJim Harris 
1146be34f216SJim Harris void
1147be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg)
1148be34f216SJim Harris {
1149be34f216SJim Harris 	struct nvme_controller *ctrlr = arg;
115066e59850SWarner Losh 
1151bad42df9SColin Percival 	TSENTER();
1152bad42df9SColin Percival 
1153701267adSAlexander Motin 	if (nvme_ctrlr_hw_reset(ctrlr) != 0) {
1154701267adSAlexander Motin fail:
115566e59850SWarner Losh 		nvme_ctrlr_fail(ctrlr);
115692390644SAlexander Motin 		config_intrhook_disestablish(&ctrlr->config_hook);
115766e59850SWarner Losh 		return;
115866e59850SWarner Losh 	}
115966e59850SWarner Losh 
11604b3da659SWarner Losh #ifdef NVME_2X_RESET
11614b3da659SWarner Losh 	/*
11624b3da659SWarner Losh 	 * Reset controller twice to ensure we do a transition from cc.en==1 to
11634b3da659SWarner Losh 	 * cc.en==0.  This is because we don't really know what status the
11644b3da659SWarner Losh 	 * controller was left in when boot handed off to OS.  Linux doesn't do
11654b3da659SWarner Losh 	 * this, however, and when the controller is in state cc.en == 0, no
11664b3da659SWarner Losh 	 * I/O can happen.
11674b3da659SWarner Losh 	 */
1168701267adSAlexander Motin 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
1169701267adSAlexander Motin 		goto fail;
11704b3da659SWarner Losh #endif
1171be34f216SJim Harris 
11722b647da7SJim Harris 	nvme_qpair_reset(&ctrlr->adminq);
11732b647da7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
11742b647da7SJim Harris 
1175ac90f70dSAlexander Motin 	if (nvme_ctrlr_identify(ctrlr) == 0 &&
1176ac90f70dSAlexander Motin 	    nvme_ctrlr_set_num_qpairs(ctrlr) == 0 &&
11772b647da7SJim Harris 	    nvme_ctrlr_construct_io_qpairs(ctrlr) == 0)
11784d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, false);
11792b647da7SJim Harris 	else
1180701267adSAlexander Motin 		goto fail;
11812b647da7SJim Harris 
11822b647da7SJim Harris 	nvme_sysctl_initialize_ctrlr(ctrlr);
1183be34f216SJim Harris 	config_intrhook_disestablish(&ctrlr->config_hook);
1184496a2752SJim Harris 
1185496a2752SJim Harris 	ctrlr->is_initialized = 1;
1186496a2752SJim Harris 	nvme_notify_new_controller(ctrlr);
1187bad42df9SColin Percival 	TSEXIT();
1188b846efd7SJim Harris }
1189b846efd7SJim Harris 
1190bb0ec6b3SJim Harris static void
119148ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending)
119212d191ecSJim Harris {
119312d191ecSJim Harris 	struct nvme_controller	*ctrlr = arg;
119448ce3178SJim Harris 	int			status;
119512d191ecSJim Harris 
1196244b8053SWarner Losh 	nvme_ctrlr_devctl_log(ctrlr, "RESET", "resetting controller");
119748ce3178SJim Harris 	status = nvme_ctrlr_hw_reset(ctrlr);
119848ce3178SJim Harris 	/*
119948ce3178SJim Harris 	 * Use pause instead of DELAY, so that we yield to any nvme interrupt
120048ce3178SJim Harris 	 *  handlers on this CPU that were blocked on a qpair lock. We want
120148ce3178SJim Harris 	 *  all nvme interrupts completed before proceeding with restarting the
120248ce3178SJim Harris 	 *  controller.
120348ce3178SJim Harris 	 *
120448ce3178SJim Harris 	 * XXX - any way to guarantee the interrupt handlers have quiesced?
120548ce3178SJim Harris 	 */
120648ce3178SJim Harris 	pause("nvmereset", hz / 10);
120748ce3178SJim Harris 	if (status == 0)
12084d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, true);
1209232e2edbSJim Harris 	else
1210232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1211f37c22a3SJim Harris 
1212f37c22a3SJim Harris 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
121312d191ecSJim Harris }
121412d191ecSJim Harris 
1215bb1c7be4SWarner Losh /*
1216bb1c7be4SWarner Losh  * Poll all the queues enabled on the device for completion.
1217bb1c7be4SWarner Losh  */
1218bb1c7be4SWarner Losh void
1219bb1c7be4SWarner Losh nvme_ctrlr_poll(struct nvme_controller *ctrlr)
1220bb1c7be4SWarner Losh {
1221bb1c7be4SWarner Losh 	int i;
1222bb1c7be4SWarner Losh 
1223bb1c7be4SWarner Losh 	nvme_qpair_process_completions(&ctrlr->adminq);
1224bb1c7be4SWarner Losh 
1225bb1c7be4SWarner Losh 	for (i = 0; i < ctrlr->num_io_queues; i++)
1226bb1c7be4SWarner Losh 		if (ctrlr->ioq && ctrlr->ioq[i].cpl)
1227bb1c7be4SWarner Losh 			nvme_qpair_process_completions(&ctrlr->ioq[i]);
1228bb1c7be4SWarner Losh }
1229bb1c7be4SWarner Losh 
1230bb1c7be4SWarner Losh /*
12314d547561SWarner Losh  * Poll the single-vector interrupt case: num_io_queues will be 1 and
1232bb1c7be4SWarner Losh  * there's only a single vector. While we're polling, we mask further
1233bb1c7be4SWarner Losh  * interrupts in the controller.
1234bb1c7be4SWarner Losh  */
1235f24c011bSWarner Losh void
1236e3bdf3daSAlexander Motin nvme_ctrlr_shared_handler(void *arg)
1237bb0ec6b3SJim Harris {
1238bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = arg;
1239bb0ec6b3SJim Harris 
12404d6abcb1SJim Harris 	nvme_mmio_write_4(ctrlr, intms, 1);
1241bb1c7be4SWarner Losh 	nvme_ctrlr_poll(ctrlr);
1242bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, intmc, 1);
1243bb0ec6b3SJim Harris }
1244bb0ec6b3SJim Harris 
12457c3f19d7SJim Harris static void
12467c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl)
12477c3f19d7SJim Harris {
12487c3f19d7SJim Harris 	struct nvme_pt_command *pt = arg;
1249c252f637SAlexander Motin 	struct mtx *mtx = pt->driver_lock;
12500d787e9bSWojciech Macek 	uint16_t status;
12517c3f19d7SJim Harris 
12527c3f19d7SJim Harris 	bzero(&pt->cpl, sizeof(pt->cpl));
12537c3f19d7SJim Harris 	pt->cpl.cdw0 = cpl->cdw0;
12540d787e9bSWojciech Macek 
12550d787e9bSWojciech Macek 	status = cpl->status;
12560d787e9bSWojciech Macek 	status &= ~NVME_STATUS_P_MASK;
12570d787e9bSWojciech Macek 	pt->cpl.status = status;
12587c3f19d7SJim Harris 
1259c252f637SAlexander Motin 	mtx_lock(mtx);
1260c252f637SAlexander Motin 	pt->driver_lock = NULL;
12617c3f19d7SJim Harris 	wakeup(pt);
1262c252f637SAlexander Motin 	mtx_unlock(mtx);
12637c3f19d7SJim Harris }
12647c3f19d7SJim Harris 
12657c3f19d7SJim Harris int
12667c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
12677c3f19d7SJim Harris     struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer,
12687c3f19d7SJim Harris     int is_admin_cmd)
12697c3f19d7SJim Harris {
12707c3f19d7SJim Harris 	struct nvme_request	*req;
12717c3f19d7SJim Harris 	struct mtx		*mtx;
12727c3f19d7SJim Harris 	struct buf		*buf = NULL;
12737c3f19d7SJim Harris 	int			ret = 0;
12747c3f19d7SJim Harris 
12757b68ae1eSJim Harris 	if (pt->len > 0) {
12767b68ae1eSJim Harris 		if (pt->len > ctrlr->max_xfer_size) {
12777b68ae1eSJim Harris 			nvme_printf(ctrlr, "pt->len (%d) "
12787b68ae1eSJim Harris 			    "exceeds max_xfer_size (%d)\n", pt->len,
12797b68ae1eSJim Harris 			    ctrlr->max_xfer_size);
12807b68ae1eSJim Harris 			return EIO;
12817b68ae1eSJim Harris 		}
12827c3f19d7SJim Harris 		if (is_user_buffer) {
12837c3f19d7SJim Harris 			/*
12847c3f19d7SJim Harris 			 * Ensure the user buffer is wired for the duration of
12854d547561SWarner Losh 			 *  this pass-through command.
12867c3f19d7SJim Harris 			 */
12877c3f19d7SJim Harris 			PHOLD(curproc);
1288756a5412SGleb Smirnoff 			buf = uma_zalloc(pbuf_zone, M_WAITOK);
12897c3f19d7SJim Harris 			buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE;
129044ca4575SBrooks Davis 			if (vmapbuf(buf, pt->buf, pt->len, 1) < 0) {
12917c3f19d7SJim Harris 				ret = EFAULT;
12927c3f19d7SJim Harris 				goto err;
12937c3f19d7SJim Harris 			}
12947c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(buf->b_data, pt->len,
12957c3f19d7SJim Harris 			    nvme_pt_done, pt);
12967c3f19d7SJim Harris 		} else
12977c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(pt->buf, pt->len,
12987c3f19d7SJim Harris 			    nvme_pt_done, pt);
12997b68ae1eSJim Harris 	} else
13007c3f19d7SJim Harris 		req = nvme_allocate_request_null(nvme_pt_done, pt);
13017c3f19d7SJim Harris 
13020d787e9bSWojciech Macek 	/* Assume user space already converted to little-endian */
13039544e6dcSChuck Tuffli 	req->cmd.opc = pt->cmd.opc;
13049544e6dcSChuck Tuffli 	req->cmd.fuse = pt->cmd.fuse;
130591182bcfSWarner Losh 	req->cmd.rsvd2 = pt->cmd.rsvd2;
130691182bcfSWarner Losh 	req->cmd.rsvd3 = pt->cmd.rsvd3;
13077c3f19d7SJim Harris 	req->cmd.cdw10 = pt->cmd.cdw10;
13087c3f19d7SJim Harris 	req->cmd.cdw11 = pt->cmd.cdw11;
13097c3f19d7SJim Harris 	req->cmd.cdw12 = pt->cmd.cdw12;
13107c3f19d7SJim Harris 	req->cmd.cdw13 = pt->cmd.cdw13;
13117c3f19d7SJim Harris 	req->cmd.cdw14 = pt->cmd.cdw14;
13127c3f19d7SJim Harris 	req->cmd.cdw15 = pt->cmd.cdw15;
13137c3f19d7SJim Harris 
13140d787e9bSWojciech Macek 	req->cmd.nsid = htole32(nsid);
13157c3f19d7SJim Harris 
1316c252f637SAlexander Motin 	mtx = mtx_pool_find(mtxpool_sleep, pt);
13177c3f19d7SJim Harris 	pt->driver_lock = mtx;
13187c3f19d7SJim Harris 
13197c3f19d7SJim Harris 	if (is_admin_cmd)
13207c3f19d7SJim Harris 		nvme_ctrlr_submit_admin_request(ctrlr, req);
13217c3f19d7SJim Harris 	else
13227c3f19d7SJim Harris 		nvme_ctrlr_submit_io_request(ctrlr, req);
13237c3f19d7SJim Harris 
1324c252f637SAlexander Motin 	mtx_lock(mtx);
1325c252f637SAlexander Motin 	while (pt->driver_lock != NULL)
13267c3f19d7SJim Harris 		mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0);
13277c3f19d7SJim Harris 	mtx_unlock(mtx);
13287c3f19d7SJim Harris 
13297c3f19d7SJim Harris err:
13307c3f19d7SJim Harris 	if (buf != NULL) {
1331756a5412SGleb Smirnoff 		uma_zfree(pbuf_zone, buf);
13327c3f19d7SJim Harris 		PRELE(curproc);
13337c3f19d7SJim Harris 	}
13347c3f19d7SJim Harris 
13357c3f19d7SJim Harris 	return (ret);
13367c3f19d7SJim Harris }
13377c3f19d7SJim Harris 
1338bb0ec6b3SJim Harris static int
1339bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag,
1340bb0ec6b3SJim Harris     struct thread *td)
1341bb0ec6b3SJim Harris {
1342bb0ec6b3SJim Harris 	struct nvme_controller			*ctrlr;
13437c3f19d7SJim Harris 	struct nvme_pt_command			*pt;
1344bb0ec6b3SJim Harris 
1345bb0ec6b3SJim Harris 	ctrlr = cdev->si_drv1;
1346bb0ec6b3SJim Harris 
1347bb0ec6b3SJim Harris 	switch (cmd) {
1348b846efd7SJim Harris 	case NVME_RESET_CONTROLLER:
1349b846efd7SJim Harris 		nvme_ctrlr_reset(ctrlr);
1350b846efd7SJim Harris 		break;
13517c3f19d7SJim Harris 	case NVME_PASSTHROUGH_CMD:
13527c3f19d7SJim Harris 		pt = (struct nvme_pt_command *)arg;
13530d787e9bSWojciech Macek 		return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, le32toh(pt->cmd.nsid),
13547c3f19d7SJim Harris 		    1 /* is_user_buffer */, 1 /* is_admin_cmd */));
1355a7bf63beSAlexander Motin 	case NVME_GET_NSID:
1356a7bf63beSAlexander Motin 	{
1357a7bf63beSAlexander Motin 		struct nvme_get_nsid *gnsid = (struct nvme_get_nsid *)arg;
1358a7bf63beSAlexander Motin 		strncpy(gnsid->cdev, device_get_nameunit(ctrlr->dev),
1359a7bf63beSAlexander Motin 		    sizeof(gnsid->cdev));
13604053f8acSDavid Bright 		gnsid->cdev[sizeof(gnsid->cdev) - 1] = '\0';
1361a7bf63beSAlexander Motin 		gnsid->nsid = 0;
1362a7bf63beSAlexander Motin 		break;
1363a7bf63beSAlexander Motin 	}
1364e32d47f3SDavid Bright 	case NVME_GET_MAX_XFER_SIZE:
1365e32d47f3SDavid Bright 		*(uint64_t *)arg = ctrlr->max_xfer_size;
1366e32d47f3SDavid Bright 		break;
1367bb0ec6b3SJim Harris 	default:
1368bb0ec6b3SJim Harris 		return (ENOTTY);
1369bb0ec6b3SJim Harris 	}
1370bb0ec6b3SJim Harris 
1371bb0ec6b3SJim Harris 	return (0);
1372bb0ec6b3SJim Harris }
1373bb0ec6b3SJim Harris 
1374bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = {
1375bb0ec6b3SJim Harris 	.d_version =	D_VERSION,
1376bb0ec6b3SJim Harris 	.d_flags =	0,
1377bb0ec6b3SJim Harris 	.d_ioctl =	nvme_ctrlr_ioctl
1378bb0ec6b3SJim Harris };
1379bb0ec6b3SJim Harris 
1380bb0ec6b3SJim Harris int
1381bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev)
1382bb0ec6b3SJim Harris {
1383e134ecdcSAlexander Motin 	struct make_dev_args	md_args;
13840d787e9bSWojciech Macek 	uint32_t	cap_lo;
13850d787e9bSWojciech Macek 	uint32_t	cap_hi;
13860bed3eabSAlexander Motin 	uint32_t	to, vs, pmrcap;
1387f42ca756SJim Harris 	int		status, timeout_period;
1388bb0ec6b3SJim Harris 
1389bb0ec6b3SJim Harris 	ctrlr->dev = dev;
1390bb0ec6b3SJim Harris 
1391a90b8104SJim Harris 	mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF);
13921eab19cbSAlexander Motin 	if (bus_get_domain(dev, &ctrlr->domain) != 0)
13931eab19cbSAlexander Motin 		ctrlr->domain = 0;
1394a90b8104SJim Harris 
13956af6a52eSWarner Losh 	ctrlr->cap_lo = cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
1396c44441f8SAlexander Motin 	if (bootverbose) {
1397c44441f8SAlexander Motin 		device_printf(dev, "CapLo: 0x%08x: MQES %u%s%s%s%s, TO %u\n",
1398c44441f8SAlexander Motin 		    cap_lo, NVME_CAP_LO_MQES(cap_lo),
1399c44441f8SAlexander Motin 		    NVME_CAP_LO_CQR(cap_lo) ? ", CQR" : "",
1400c44441f8SAlexander Motin 		    NVME_CAP_LO_AMS(cap_lo) ? ", AMS" : "",
1401c44441f8SAlexander Motin 		    (NVME_CAP_LO_AMS(cap_lo) & 0x1) ? " WRRwUPC" : "",
1402c44441f8SAlexander Motin 		    (NVME_CAP_LO_AMS(cap_lo) & 0x2) ? " VS" : "",
1403c44441f8SAlexander Motin 		    NVME_CAP_LO_TO(cap_lo));
1404c44441f8SAlexander Motin 	}
14056af6a52eSWarner Losh 	ctrlr->cap_hi = cap_hi = nvme_mmio_read_4(ctrlr, cap_hi);
1406c44441f8SAlexander Motin 	if (bootverbose) {
1407c44441f8SAlexander Motin 		device_printf(dev, "CapHi: 0x%08x: DSTRD %u%s, CSS %x%s, "
1408c44441f8SAlexander Motin 		    "MPSMIN %u, MPSMAX %u%s%s\n", cap_hi,
1409c44441f8SAlexander Motin 		    NVME_CAP_HI_DSTRD(cap_hi),
14100bed3eabSAlexander Motin 		    NVME_CAP_HI_NSSRS(cap_hi) ? ", NSSRS" : "",
1411c44441f8SAlexander Motin 		    NVME_CAP_HI_CSS(cap_hi),
14120bed3eabSAlexander Motin 		    NVME_CAP_HI_BPS(cap_hi) ? ", BPS" : "",
1413c44441f8SAlexander Motin 		    NVME_CAP_HI_MPSMIN(cap_hi),
1414c44441f8SAlexander Motin 		    NVME_CAP_HI_MPSMAX(cap_hi),
14150bed3eabSAlexander Motin 		    NVME_CAP_HI_PMRS(cap_hi) ? ", PMRS" : "",
14160bed3eabSAlexander Motin 		    NVME_CAP_HI_CMBS(cap_hi) ? ", CMBS" : "");
1417c44441f8SAlexander Motin 	}
1418c44441f8SAlexander Motin 	if (bootverbose) {
1419c44441f8SAlexander Motin 		vs = nvme_mmio_read_4(ctrlr, vs);
1420c44441f8SAlexander Motin 		device_printf(dev, "Version: 0x%08x: %d.%d\n", vs,
1421c44441f8SAlexander Motin 		    NVME_MAJOR(vs), NVME_MINOR(vs));
1422c44441f8SAlexander Motin 	}
14230bed3eabSAlexander Motin 	if (bootverbose && NVME_CAP_HI_PMRS(cap_hi)) {
14240bed3eabSAlexander Motin 		pmrcap = nvme_mmio_read_4(ctrlr, pmrcap);
14250bed3eabSAlexander Motin 		device_printf(dev, "PMRCap: 0x%08x: BIR %u%s%s, PMRTU %u, "
14260bed3eabSAlexander Motin 		    "PMRWBM %x, PMRTO %u%s\n", pmrcap,
14270bed3eabSAlexander Motin 		    NVME_PMRCAP_BIR(pmrcap),
14280bed3eabSAlexander Motin 		    NVME_PMRCAP_RDS(pmrcap) ? ", RDS" : "",
14290bed3eabSAlexander Motin 		    NVME_PMRCAP_WDS(pmrcap) ? ", WDS" : "",
14300bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRTU(pmrcap),
14310bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRWBM(pmrcap),
14320bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRTO(pmrcap),
14330bed3eabSAlexander Motin 		    NVME_PMRCAP_CMSS(pmrcap) ? ", CMSS" : "");
14340bed3eabSAlexander Motin 	}
1435c44441f8SAlexander Motin 
1436f93b7f95SWarner Losh 	ctrlr->dstrd = NVME_CAP_HI_DSTRD(cap_hi) + 2;
1437bb0ec6b3SJim Harris 
143855412ef9SWarner Losh 	ctrlr->mps = NVME_CAP_HI_MPSMIN(cap_hi);
143955412ef9SWarner Losh 	ctrlr->page_size = 1 << (NVME_MPS_SHIFT + ctrlr->mps);
144002e33484SJim Harris 
1441bb0ec6b3SJim Harris 	/* Get ready timeout value from controller, in units of 500ms. */
144262d2cf18SWarner Losh 	to = NVME_CAP_LO_TO(cap_lo) + 1;
14430d787e9bSWojciech Macek 	ctrlr->ready_timeout_in_ms = to * 500;
1444bb0ec6b3SJim Harris 
144594143332SJim Harris 	timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD;
144694143332SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period);
144794143332SJim Harris 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
144894143332SJim Harris 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
144994143332SJim Harris 	ctrlr->timeout_period = timeout_period;
145094143332SJim Harris 
1451cb5b7c13SJim Harris 	nvme_retry_count = NVME_DEFAULT_RETRY_COUNT;
1452cb5b7c13SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count);
1453cb5b7c13SJim Harris 
145448ce3178SJim Harris 	ctrlr->enable_aborts = 0;
145548ce3178SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts);
145648ce3178SJim Harris 
1457*3086efe8SWarner Losh 	/* Cap transfers by the maximum addressable by page-sized PRP (4KB pages -> 2MB). */
1458*3086efe8SWarner Losh 	ctrlr->max_xfer_size = MIN(maxphys, (ctrlr->page_size / 8 * ctrlr->page_size));
1459a965389bSScott Long 	if (nvme_ctrlr_construct_admin_qpair(ctrlr) != 0)
1460a965389bSScott Long 		return (ENXIO);
1461bb0ec6b3SJim Harris 
1462f0f47121SWarner Losh 	/*
1463f0f47121SWarner Losh 	 * Create 2 threads for the taskqueue. The reset thread will block when
1464f0f47121SWarner Losh 	 * it detects that the controller has failed until all I/O has been
1465f0f47121SWarner Losh 	 * failed up the stack. The fail_req task needs to be able to run in
1466f0f47121SWarner Losh 	 * this case to finish the request failure for some cases.
1467f0f47121SWarner Losh 	 *
1468f0f47121SWarner Losh 	 * We could partially solve this race by draining the failed requeust
1469f0f47121SWarner Losh 	 * queue before proceding to free the sim, though nothing would stop
1470f0f47121SWarner Losh 	 * new I/O from coming in after we do that drain, but before we reach
1471f0f47121SWarner Losh 	 * cam_sim_free, so this big hammer is used instead.
1472f0f47121SWarner Losh 	 */
147312d191ecSJim Harris 	ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK,
147412d191ecSJim Harris 	    taskqueue_thread_enqueue, &ctrlr->taskqueue);
1475f0f47121SWarner Losh 	taskqueue_start_threads(&ctrlr->taskqueue, 2, PI_DISK, "nvme taskq");
147612d191ecSJim Harris 
1477f37c22a3SJim Harris 	ctrlr->is_resetting = 0;
1478496a2752SJim Harris 	ctrlr->is_initialized = 0;
1479496a2752SJim Harris 	ctrlr->notification_sent = 0;
1480232e2edbSJim Harris 	TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr);
1481232e2edbSJim Harris 	TASK_INIT(&ctrlr->fail_req_task, 0, nvme_ctrlr_fail_req_task, ctrlr);
1482232e2edbSJim Harris 	STAILQ_INIT(&ctrlr->fail_req);
14837588c6ccSWarner Losh 	ctrlr->is_failed = false;
1484f37c22a3SJim Harris 
1485e134ecdcSAlexander Motin 	make_dev_args_init(&md_args);
1486e134ecdcSAlexander Motin 	md_args.mda_devsw = &nvme_ctrlr_cdevsw;
1487e134ecdcSAlexander Motin 	md_args.mda_uid = UID_ROOT;
1488e134ecdcSAlexander Motin 	md_args.mda_gid = GID_WHEEL;
1489e134ecdcSAlexander Motin 	md_args.mda_mode = 0600;
1490e134ecdcSAlexander Motin 	md_args.mda_unit = device_get_unit(dev);
1491e134ecdcSAlexander Motin 	md_args.mda_si_drv1 = (void *)ctrlr;
1492e134ecdcSAlexander Motin 	status = make_dev_s(&md_args, &ctrlr->cdev, "nvme%d",
1493e134ecdcSAlexander Motin 	    device_get_unit(dev));
1494e134ecdcSAlexander Motin 	if (status != 0)
1495e134ecdcSAlexander Motin 		return (ENXIO);
1496e134ecdcSAlexander Motin 
1497bb0ec6b3SJim Harris 	return (0);
1498bb0ec6b3SJim Harris }
1499d281e8fbSJim Harris 
1500d281e8fbSJim Harris void
1501990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev)
1502990e741cSJim Harris {
150371a28181SAlexander Motin 	int	gone, i;
1504990e741cSJim Harris 
1505502dc84aSWarner Losh 	ctrlr->is_dying = true;
1506502dc84aSWarner Losh 
1507e134ecdcSAlexander Motin 	if (ctrlr->resource == NULL)
1508e134ecdcSAlexander Motin 		goto nores;
150931111372SAlexander Motin 	if (!mtx_initialized(&ctrlr->adminq.lock))
151031111372SAlexander Motin 		goto noadminq;
151112d191ecSJim Harris 
151271a28181SAlexander Motin 	/*
151371a28181SAlexander Motin 	 * Check whether it is a hot unplug or a clean driver detach.
151471a28181SAlexander Motin 	 * If device is not there any more, skip any shutdown commands.
151571a28181SAlexander Motin 	 */
15169600aa31SWarner Losh 	gone = (nvme_mmio_read_4(ctrlr, csts) == NVME_GONE);
151771a28181SAlexander Motin 	if (gone)
151871a28181SAlexander Motin 		nvme_ctrlr_fail(ctrlr);
151971a28181SAlexander Motin 	else
1520f439e3a4SAlexander Motin 		nvme_notify_fail_consumers(ctrlr);
1521f439e3a4SAlexander Motin 
1522b846efd7SJim Harris 	for (i = 0; i < NVME_MAX_NAMESPACES; i++)
1523b846efd7SJim Harris 		nvme_ns_destruct(&ctrlr->ns[i]);
1524990e741cSJim Harris 
1525990e741cSJim Harris 	if (ctrlr->cdev)
1526990e741cSJim Harris 		destroy_dev(ctrlr->cdev);
1527990e741cSJim Harris 
15288e61280bSWarner Losh 	if (ctrlr->is_initialized) {
152967abaee9SAlexander Motin 		if (!gone) {
153067abaee9SAlexander Motin 			if (ctrlr->hmb_nchunks > 0)
153167abaee9SAlexander Motin 				nvme_ctrlr_hmb_enable(ctrlr, false, false);
15324d547561SWarner Losh 			nvme_ctrlr_delete_qpairs(ctrlr);
153367abaee9SAlexander Motin 		}
1534701267adSAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
1535701267adSAlexander Motin 	}
1536701267adSAlexander Motin 	if (ctrlr->ioq != NULL) {
153771a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++)
1538990e741cSJim Harris 			nvme_io_qpair_destroy(&ctrlr->ioq[i]);
1539990e741cSJim Harris 		free(ctrlr->ioq, M_NVME);
15408e61280bSWarner Losh 	}
1541550d5d64SAlexander Motin 	nvme_admin_qpair_destroy(&ctrlr->adminq);
1542990e741cSJim Harris 
1543e134ecdcSAlexander Motin 	/*
1544e134ecdcSAlexander Motin 	 *  Notify the controller of a shutdown, even though this is due to
1545e134ecdcSAlexander Motin 	 *   a driver unload, not a system shutdown (this path is not invoked
1546e134ecdcSAlexander Motin 	 *   during shutdown).  This ensures the controller receives a
1547e134ecdcSAlexander Motin 	 *   shutdown notification in case the system is shutdown before
1548e134ecdcSAlexander Motin 	 *   reloading the driver.
1549e134ecdcSAlexander Motin 	 */
155071a28181SAlexander Motin 	if (!gone)
1551e134ecdcSAlexander Motin 		nvme_ctrlr_shutdown(ctrlr);
1552990e741cSJim Harris 
155371a28181SAlexander Motin 	if (!gone)
1554e134ecdcSAlexander Motin 		nvme_ctrlr_disable(ctrlr);
1555e134ecdcSAlexander Motin 
155631111372SAlexander Motin noadminq:
1557e134ecdcSAlexander Motin 	if (ctrlr->taskqueue)
1558e134ecdcSAlexander Motin 		taskqueue_free(ctrlr->taskqueue);
1559990e741cSJim Harris 
1560990e741cSJim Harris 	if (ctrlr->tag)
1561990e741cSJim Harris 		bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag);
1562990e741cSJim Harris 
1563990e741cSJim Harris 	if (ctrlr->res)
1564990e741cSJim Harris 		bus_release_resource(ctrlr->dev, SYS_RES_IRQ,
1565990e741cSJim Harris 		    rman_get_rid(ctrlr->res), ctrlr->res);
1566990e741cSJim Harris 
1567e134ecdcSAlexander Motin 	if (ctrlr->bar4_resource != NULL) {
1568e134ecdcSAlexander Motin 		bus_release_resource(dev, SYS_RES_MEMORY,
1569e134ecdcSAlexander Motin 		    ctrlr->bar4_resource_id, ctrlr->bar4_resource);
1570e134ecdcSAlexander Motin 	}
1571e134ecdcSAlexander Motin 
1572e134ecdcSAlexander Motin 	bus_release_resource(dev, SYS_RES_MEMORY,
1573e134ecdcSAlexander Motin 	    ctrlr->resource_id, ctrlr->resource);
1574e134ecdcSAlexander Motin 
1575e134ecdcSAlexander Motin nores:
1576e134ecdcSAlexander Motin 	mtx_destroy(&ctrlr->lock);
1577990e741cSJim Harris }
1578990e741cSJim Harris 
1579990e741cSJim Harris void
158056183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr)
158156183abcSJim Harris {
15820d787e9bSWojciech Macek 	uint32_t	cc;
15830d787e9bSWojciech Macek 	uint32_t	csts;
15844fbbe523SAlexander Motin 	int		timeout;
158556183abcSJim Harris 
15860d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
15870d787e9bSWojciech Macek 	cc &= ~(NVME_CC_REG_SHN_MASK << NVME_CC_REG_SHN_SHIFT);
15880d787e9bSWojciech Macek 	cc |= NVME_SHN_NORMAL << NVME_CC_REG_SHN_SHIFT;
15890d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
15900d787e9bSWojciech Macek 
15914fbbe523SAlexander Motin 	timeout = ticks + (ctrlr->cdata.rtd3e == 0 ? 5 * hz :
15924fbbe523SAlexander Motin 	    ((uint64_t)ctrlr->cdata.rtd3e * hz + 999999) / 1000000);
159371a28181SAlexander Motin 	while (1) {
15940d787e9bSWojciech Macek 		csts = nvme_mmio_read_4(ctrlr, csts);
15959600aa31SWarner Losh 		if (csts == NVME_GONE)		/* Hot unplug. */
159671a28181SAlexander Motin 			break;
159771a28181SAlexander Motin 		if (NVME_CSTS_GET_SHST(csts) == NVME_SHST_COMPLETE)
159871a28181SAlexander Motin 			break;
15994fbbe523SAlexander Motin 		if (timeout - ticks < 0) {
16004fbbe523SAlexander Motin 			nvme_printf(ctrlr, "shutdown timeout\n");
160171a28181SAlexander Motin 			break;
160256183abcSJim Harris 		}
16034fbbe523SAlexander Motin 		pause("nvmeshut", 1);
160471a28181SAlexander Motin 	}
160556183abcSJim Harris }
160656183abcSJim Harris 
160756183abcSJim Harris void
1608d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr,
1609d281e8fbSJim Harris     struct nvme_request *req)
1610d281e8fbSJim Harris {
1611d281e8fbSJim Harris 
16125ae9ed68SJim Harris 	nvme_qpair_submit_request(&ctrlr->adminq, req);
1613d281e8fbSJim Harris }
1614d281e8fbSJim Harris 
1615d281e8fbSJim Harris void
1616d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr,
1617d281e8fbSJim Harris     struct nvme_request *req)
1618d281e8fbSJim Harris {
1619d281e8fbSJim Harris 	struct nvme_qpair       *qpair;
1620d281e8fbSJim Harris 
16211eab19cbSAlexander Motin 	qpair = &ctrlr->ioq[QP(ctrlr, curcpu)];
16225ae9ed68SJim Harris 	nvme_qpair_submit_request(qpair, req);
1623d281e8fbSJim Harris }
1624038a5ee4SJim Harris 
1625038a5ee4SJim Harris device_t
1626038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr)
1627038a5ee4SJim Harris {
1628038a5ee4SJim Harris 
1629038a5ee4SJim Harris 	return (ctrlr->dev);
1630038a5ee4SJim Harris }
1631dbba7442SJim Harris 
1632dbba7442SJim Harris const struct nvme_controller_data *
1633dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr)
1634dbba7442SJim Harris {
1635dbba7442SJim Harris 
1636dbba7442SJim Harris 	return (&ctrlr->cdata);
1637dbba7442SJim Harris }
16384d547561SWarner Losh 
16394d547561SWarner Losh int
16404d547561SWarner Losh nvme_ctrlr_suspend(struct nvme_controller *ctrlr)
16414d547561SWarner Losh {
16424d547561SWarner Losh 	int to = hz;
16434d547561SWarner Losh 
16444d547561SWarner Losh 	/*
16454d547561SWarner Losh 	 * Can't touch failed controllers, so it's already suspended.
16464d547561SWarner Losh 	 */
16474d547561SWarner Losh 	if (ctrlr->is_failed)
16484d547561SWarner Losh 		return (0);
16494d547561SWarner Losh 
16504d547561SWarner Losh 	/*
16514d547561SWarner Losh 	 * We don't want the reset taskqueue running, since it does similar
16524d547561SWarner Losh 	 * things, so prevent it from running after we start. Wait for any reset
16534d547561SWarner Losh 	 * that may have been started to complete. The reset process we follow
16544d547561SWarner Losh 	 * will ensure that any new I/O will queue and be given to the hardware
16554d547561SWarner Losh 	 * after we resume (though there should be none).
16564d547561SWarner Losh 	 */
16574d547561SWarner Losh 	while (atomic_cmpset_32(&ctrlr->is_resetting, 0, 1) == 0 && to-- > 0)
16584d547561SWarner Losh 		pause("nvmesusp", 1);
16594d547561SWarner Losh 	if (to <= 0) {
16604d547561SWarner Losh 		nvme_printf(ctrlr,
16614d547561SWarner Losh 		    "Competing reset task didn't finish. Try again later.\n");
16624d547561SWarner Losh 		return (EWOULDBLOCK);
16634d547561SWarner Losh 	}
16644d547561SWarner Losh 
166567abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks > 0)
166667abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, false, false);
166767abaee9SAlexander Motin 
16684d547561SWarner Losh 	/*
16694d547561SWarner Losh 	 * Per Section 7.6.2 of NVMe spec 1.4, to properly suspend, we need to
16704d547561SWarner Losh 	 * delete the hardware I/O queues, and then shutdown. This properly
16714d547561SWarner Losh 	 * flushes any metadata the drive may have stored so it can survive
16724d547561SWarner Losh 	 * having its power removed and prevents the unsafe shutdown count from
16734d547561SWarner Losh 	 * incriminating. Once we delete the qpairs, we have to disable them
1674e5e26e4aSWarner Losh 	 * before shutting down.
16754d547561SWarner Losh 	 */
16764d547561SWarner Losh 	nvme_ctrlr_delete_qpairs(ctrlr);
16774d547561SWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
16784d547561SWarner Losh 	nvme_ctrlr_shutdown(ctrlr);
16794d547561SWarner Losh 
16804d547561SWarner Losh 	return (0);
16814d547561SWarner Losh }
16824d547561SWarner Losh 
16834d547561SWarner Losh int
16844d547561SWarner Losh nvme_ctrlr_resume(struct nvme_controller *ctrlr)
16854d547561SWarner Losh {
16864d547561SWarner Losh 
16874d547561SWarner Losh 	/*
16884d547561SWarner Losh 	 * Can't touch failed controllers, so nothing to do to resume.
16894d547561SWarner Losh 	 */
16904d547561SWarner Losh 	if (ctrlr->is_failed)
16914d547561SWarner Losh 		return (0);
16924d547561SWarner Losh 
16934b3da659SWarner Losh 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
16944b3da659SWarner Losh 		goto fail;
16954b3da659SWarner Losh #ifdef NVME_2X_RESET
16964d547561SWarner Losh 	/*
16974b3da659SWarner Losh 	 * Prior to FreeBSD 13.1, FreeBSD's nvme driver reset the hardware twice
16984b3da659SWarner Losh 	 * to get it into a known good state. However, the hardware's state is
16994b3da659SWarner Losh 	 * good and we don't need to do this for proper functioning.
17004d547561SWarner Losh 	 */
17014d547561SWarner Losh 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
17024d547561SWarner Losh 		goto fail;
17034b3da659SWarner Losh #endif
17044d547561SWarner Losh 
17054d547561SWarner Losh 	/*
17064053f8acSDavid Bright 	 * Now that we've reset the hardware, we can restart the controller. Any
17074d547561SWarner Losh 	 * I/O that was pending is requeued. Any admin commands are aborted with
17084d547561SWarner Losh 	 * an error. Once we've restarted, take the controller out of reset.
17094d547561SWarner Losh 	 */
17104d547561SWarner Losh 	nvme_ctrlr_start(ctrlr, true);
17114053f8acSDavid Bright 	(void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
17124d547561SWarner Losh 
17134d547561SWarner Losh 	return (0);
17144d547561SWarner Losh fail:
17154d547561SWarner Losh 	/*
17164d547561SWarner Losh 	 * Since we can't bring the controller out of reset, announce and fail
17174d547561SWarner Losh 	 * the controller. However, we have to return success for the resume
17184d547561SWarner Losh 	 * itself, due to questionable APIs.
17194d547561SWarner Losh 	 */
17204d547561SWarner Losh 	nvme_printf(ctrlr, "Failed to reset on resume, failing.\n");
17214d547561SWarner Losh 	nvme_ctrlr_fail(ctrlr);
17224053f8acSDavid Bright 	(void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
17234d547561SWarner Losh 	return (0);
17244d547561SWarner Losh }
1725