xref: /freebsd/sys/dev/nvme/nvme_ctrlr.c (revision 1c7dd40e584b9d06328da145a29e4c2b423d92ad)
1bb0ec6b3SJim Harris /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
450dea2daSJim Harris  * Copyright (C) 2012-2016 Intel Corporation
5bb0ec6b3SJim Harris  * All rights reserved.
6bb0ec6b3SJim Harris  *
7bb0ec6b3SJim Harris  * Redistribution and use in source and binary forms, with or without
8bb0ec6b3SJim Harris  * modification, are permitted provided that the following conditions
9bb0ec6b3SJim Harris  * are met:
10bb0ec6b3SJim Harris  * 1. Redistributions of source code must retain the above copyright
11bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer.
12bb0ec6b3SJim Harris  * 2. Redistributions in binary form must reproduce the above copyright
13bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer in the
14bb0ec6b3SJim Harris  *    documentation and/or other materials provided with the distribution.
15bb0ec6b3SJim Harris  *
16bb0ec6b3SJim Harris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17bb0ec6b3SJim Harris  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18bb0ec6b3SJim Harris  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19bb0ec6b3SJim Harris  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20bb0ec6b3SJim Harris  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21bb0ec6b3SJim Harris  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22bb0ec6b3SJim Harris  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23bb0ec6b3SJim Harris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24bb0ec6b3SJim Harris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25bb0ec6b3SJim Harris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26bb0ec6b3SJim Harris  * SUCH DAMAGE.
27bb0ec6b3SJim Harris  */
28bb0ec6b3SJim Harris 
29bb0ec6b3SJim Harris #include <sys/cdefs.h>
30bb0ec6b3SJim Harris __FBSDID("$FreeBSD$");
31bb0ec6b3SJim Harris 
32f24c011bSWarner Losh #include "opt_cam.h"
33f24c011bSWarner Losh 
34bb0ec6b3SJim Harris #include <sys/param.h>
357c3f19d7SJim Harris #include <sys/systm.h>
367c3f19d7SJim Harris #include <sys/buf.h>
37bb0ec6b3SJim Harris #include <sys/bus.h>
38bb0ec6b3SJim Harris #include <sys/conf.h>
39bb0ec6b3SJim Harris #include <sys/ioccom.h>
407c3f19d7SJim Harris #include <sys/proc.h>
41bb0ec6b3SJim Harris #include <sys/smp.h>
427c3f19d7SJim Harris #include <sys/uio.h>
430d787e9bSWojciech Macek #include <sys/endian.h>
441eab19cbSAlexander Motin #include <vm/vm.h>
45bb0ec6b3SJim Harris 
46bb0ec6b3SJim Harris #include "nvme_private.h"
47bb0ec6b3SJim Harris 
480d787e9bSWojciech Macek #define B4_CHK_RDY_DELAY_MS	2300		/* work around controller bug */
49ce1ec9c1SWarner Losh 
500a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
510a0b08ccSJim Harris 						struct nvme_async_event_request *aer);
52bb0ec6b3SJim Harris 
53a965389bSScott Long static int
54bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr)
55bb0ec6b3SJim Harris {
56bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
57bb0ec6b3SJim Harris 	uint32_t		num_entries;
58a965389bSScott Long 	int			error;
59bb0ec6b3SJim Harris 
60bb0ec6b3SJim Harris 	qpair = &ctrlr->adminq;
611eab19cbSAlexander Motin 	qpair->id = 0;
621eab19cbSAlexander Motin 	qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
631eab19cbSAlexander Motin 	qpair->domain = ctrlr->domain;
64bb0ec6b3SJim Harris 
65bb0ec6b3SJim Harris 	num_entries = NVME_ADMIN_ENTRIES;
66bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries);
67bb0ec6b3SJim Harris 	/*
68bb0ec6b3SJim Harris 	 * If admin_entries was overridden to an invalid value, revert it
69bb0ec6b3SJim Harris 	 *  back to our default value.
70bb0ec6b3SJim Harris 	 */
71bb0ec6b3SJim Harris 	if (num_entries < NVME_MIN_ADMIN_ENTRIES ||
72bb0ec6b3SJim Harris 	    num_entries > NVME_MAX_ADMIN_ENTRIES) {
73547d523eSJim Harris 		nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d "
74547d523eSJim Harris 		    "specified\n", num_entries);
75bb0ec6b3SJim Harris 		num_entries = NVME_ADMIN_ENTRIES;
76bb0ec6b3SJim Harris 	}
77bb0ec6b3SJim Harris 
78bb0ec6b3SJim Harris 	/*
79bb0ec6b3SJim Harris 	 * The admin queue's max xfer size is treated differently than the
80bb0ec6b3SJim Harris 	 *  max I/O xfer size.  16KB is sufficient here - maybe even less?
81bb0ec6b3SJim Harris 	 */
821eab19cbSAlexander Motin 	error = nvme_qpair_construct(qpair, num_entries, NVME_ADMIN_TRACKERS,
8321b6da58SJim Harris 	     ctrlr);
84a965389bSScott Long 	return (error);
85bb0ec6b3SJim Harris }
86bb0ec6b3SJim Harris 
871eab19cbSAlexander Motin #define QP(ctrlr, c)	((c) * (ctrlr)->num_io_queues / mp_ncpus)
881eab19cbSAlexander Motin 
89bb0ec6b3SJim Harris static int
90bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr)
91bb0ec6b3SJim Harris {
92bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
930d787e9bSWojciech Macek 	uint32_t		cap_lo;
940d787e9bSWojciech Macek 	uint16_t		mqes;
951eab19cbSAlexander Motin 	int			c, error, i, n;
961eab19cbSAlexander Motin 	int			num_entries, num_trackers, max_entries;
97bb0ec6b3SJim Harris 
98bb0ec6b3SJim Harris 	/*
99f93b7f95SWarner Losh 	 * NVMe spec sets a hard limit of 64K max entries, but devices may
100f93b7f95SWarner Losh 	 * specify a smaller limit, so we need to check the MQES field in the
101f93b7f95SWarner Losh 	 * capabilities register. We have to cap the number of entries to the
102f93b7f95SWarner Losh 	 * current stride allows for in BAR 0/1, otherwise the remainder entries
103f93b7f95SWarner Losh 	 * are inaccessable. MQES should reflect this, and this is just a
104f93b7f95SWarner Losh 	 * fail-safe.
105bb0ec6b3SJim Harris 	 */
106f93b7f95SWarner Losh 	max_entries =
107f93b7f95SWarner Losh 	    (rman_get_size(ctrlr->resource) - nvme_mmio_offsetof(doorbell[0])) /
108f93b7f95SWarner Losh 	    (1 << (ctrlr->dstrd + 1));
109f93b7f95SWarner Losh 	num_entries = NVME_IO_ENTRIES;
110f93b7f95SWarner Losh 	TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries);
1110d787e9bSWojciech Macek 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
11262d2cf18SWarner Losh 	mqes = NVME_CAP_LO_MQES(cap_lo);
1130d787e9bSWojciech Macek 	num_entries = min(num_entries, mqes + 1);
114f93b7f95SWarner Losh 	num_entries = min(num_entries, max_entries);
115bb0ec6b3SJim Harris 
11621b6da58SJim Harris 	num_trackers = NVME_IO_TRACKERS;
11721b6da58SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers);
11821b6da58SJim Harris 
11921b6da58SJim Harris 	num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS);
12021b6da58SJim Harris 	num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS);
12121b6da58SJim Harris 	/*
122f93b7f95SWarner Losh 	 * No need to have more trackers than entries in the submit queue.  Note
123f93b7f95SWarner Losh 	 * also that for a queue size of N, we can only have (N-1) commands
124f93b7f95SWarner Losh 	 * outstanding, hence the "-1" here.
12521b6da58SJim Harris 	 */
12621b6da58SJim Harris 	num_trackers = min(num_trackers, (num_entries-1));
12721b6da58SJim Harris 
1282b647da7SJim Harris 	/*
129c02565f9SWarner Losh 	 * Our best estimate for the maximum number of I/Os that we should
1304d547561SWarner Losh 	 * normally have in flight at one time. This should be viewed as a hint,
1314d547561SWarner Losh 	 * not a hard limit and will need to be revisited when the upper layers
132c02565f9SWarner Losh 	 * of the storage system grows multi-queue support.
133c02565f9SWarner Losh 	 */
1345fff95ccSWarner Losh 	ctrlr->max_hw_pend_io = num_trackers * ctrlr->num_io_queues * 3 / 4;
135c02565f9SWarner Losh 
136bb0ec6b3SJim Harris 	ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair),
137237d2019SJim Harris 	    M_NVME, M_ZERO | M_WAITOK);
138bb0ec6b3SJim Harris 
1391eab19cbSAlexander Motin 	for (i = c = n = 0; i < ctrlr->num_io_queues; i++, c += n) {
140bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
141bb0ec6b3SJim Harris 
142bb0ec6b3SJim Harris 		/*
143bb0ec6b3SJim Harris 		 * Admin queue has ID=0. IO queues start at ID=1 -
144bb0ec6b3SJim Harris 		 *  hence the 'i+1' here.
1451eab19cbSAlexander Motin 		 */
1461eab19cbSAlexander Motin 		qpair->id = i + 1;
1471eab19cbSAlexander Motin 		if (ctrlr->num_io_queues > 1) {
1481eab19cbSAlexander Motin 			/* Find number of CPUs served by this queue. */
1491eab19cbSAlexander Motin 			for (n = 1; QP(ctrlr, c + n) == i; n++)
1501eab19cbSAlexander Motin 				;
1511eab19cbSAlexander Motin 			/* Shuffle multiple NVMe devices between CPUs. */
1521eab19cbSAlexander Motin 			qpair->cpu = c + (device_get_unit(ctrlr->dev)+n/2) % n;
1531eab19cbSAlexander Motin 			qpair->domain = pcpu_find(qpair->cpu)->pc_domain;
1541eab19cbSAlexander Motin 		} else {
1551eab19cbSAlexander Motin 			qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
1561eab19cbSAlexander Motin 			qpair->domain = ctrlr->domain;
1571eab19cbSAlexander Motin 		}
1581eab19cbSAlexander Motin 
1591eab19cbSAlexander Motin 		/*
160bb0ec6b3SJim Harris 		 * For I/O queues, use the controller-wide max_xfer_size
161bb0ec6b3SJim Harris 		 *  calculated in nvme_attach().
162bb0ec6b3SJim Harris 		 */
1631eab19cbSAlexander Motin 		error = nvme_qpair_construct(qpair, num_entries, num_trackers,
164bb0ec6b3SJim Harris 		    ctrlr);
165a965389bSScott Long 		if (error)
166a965389bSScott Long 			return (error);
167bb0ec6b3SJim Harris 
1682b647da7SJim Harris 		/*
1692b647da7SJim Harris 		 * Do not bother binding interrupts if we only have one I/O
1702b647da7SJim Harris 		 *  interrupt thread for this controller.
1712b647da7SJim Harris 		 */
172c75ad8ceSJim Harris 		if (ctrlr->num_io_queues > 1)
1731eab19cbSAlexander Motin 			bus_bind_intr(ctrlr->dev, qpair->res, qpair->cpu);
174bb0ec6b3SJim Harris 	}
175bb0ec6b3SJim Harris 
176bb0ec6b3SJim Harris 	return (0);
177bb0ec6b3SJim Harris }
178bb0ec6b3SJim Harris 
179232e2edbSJim Harris static void
180232e2edbSJim Harris nvme_ctrlr_fail(struct nvme_controller *ctrlr)
181232e2edbSJim Harris {
182232e2edbSJim Harris 	int i;
183232e2edbSJim Harris 
1847588c6ccSWarner Losh 	ctrlr->is_failed = true;
18571a28181SAlexander Motin 	nvme_admin_qpair_disable(&ctrlr->adminq);
186232e2edbSJim Harris 	nvme_qpair_fail(&ctrlr->adminq);
187824073fbSWarner Losh 	if (ctrlr->ioq != NULL) {
18871a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++) {
18971a28181SAlexander Motin 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
190232e2edbSJim Harris 			nvme_qpair_fail(&ctrlr->ioq[i]);
191824073fbSWarner Losh 		}
19271a28181SAlexander Motin 	}
193232e2edbSJim Harris 	nvme_notify_fail_consumers(ctrlr);
194232e2edbSJim Harris }
195232e2edbSJim Harris 
196232e2edbSJim Harris void
197232e2edbSJim Harris nvme_ctrlr_post_failed_request(struct nvme_controller *ctrlr,
198232e2edbSJim Harris     struct nvme_request *req)
199232e2edbSJim Harris {
200232e2edbSJim Harris 
201a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
202232e2edbSJim Harris 	STAILQ_INSERT_TAIL(&ctrlr->fail_req, req, stailq);
203a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
204232e2edbSJim Harris 	taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->fail_req_task);
205232e2edbSJim Harris }
206232e2edbSJim Harris 
207232e2edbSJim Harris static void
208232e2edbSJim Harris nvme_ctrlr_fail_req_task(void *arg, int pending)
209232e2edbSJim Harris {
210232e2edbSJim Harris 	struct nvme_controller	*ctrlr = arg;
211232e2edbSJim Harris 	struct nvme_request	*req;
212232e2edbSJim Harris 
213a90b8104SJim Harris 	mtx_lock(&ctrlr->lock);
214c252f637SAlexander Motin 	while ((req = STAILQ_FIRST(&ctrlr->fail_req)) != NULL) {
215232e2edbSJim Harris 		STAILQ_REMOVE_HEAD(&ctrlr->fail_req, stailq);
216c252f637SAlexander Motin 		mtx_unlock(&ctrlr->lock);
217232e2edbSJim Harris 		nvme_qpair_manual_complete_request(req->qpair, req,
2182ffd6fceSWarner Losh 		    NVME_SCT_GENERIC, NVME_SC_ABORTED_BY_REQUEST);
219c252f637SAlexander Motin 		mtx_lock(&ctrlr->lock);
220232e2edbSJim Harris 	}
221a90b8104SJim Harris 	mtx_unlock(&ctrlr->lock);
222232e2edbSJim Harris }
223232e2edbSJim Harris 
224bb0ec6b3SJim Harris static int
225cbdec09cSJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr, int desired_val)
226bb0ec6b3SJim Harris {
227bb0ec6b3SJim Harris 	int ms_waited;
2280d787e9bSWojciech Macek 	uint32_t csts;
229bb0ec6b3SJim Harris 
230bb0ec6b3SJim Harris 	ms_waited = 0;
23171a28181SAlexander Motin 	while (1) {
23271a28181SAlexander Motin 		csts = nvme_mmio_read_4(ctrlr, csts);
23371a28181SAlexander Motin 		if (csts == 0xffffffff)		/* Hot unplug. */
23471a28181SAlexander Motin 			return (ENXIO);
23571a28181SAlexander Motin 		if (((csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK)
23671a28181SAlexander Motin 		    == desired_val)
23771a28181SAlexander Motin 			break;
238bb0ec6b3SJim Harris 		if (ms_waited++ > ctrlr->ready_timeout_in_ms) {
239cbdec09cSJim Harris 			nvme_printf(ctrlr, "controller ready did not become %d "
240cbdec09cSJim Harris 			    "within %d ms\n", desired_val, ctrlr->ready_timeout_in_ms);
241bb0ec6b3SJim Harris 			return (ENXIO);
242bb0ec6b3SJim Harris 		}
243ce1ec9c1SWarner Losh 		DELAY(1000);
244bb0ec6b3SJim Harris 	}
245bb0ec6b3SJim Harris 
246bb0ec6b3SJim Harris 	return (0);
247bb0ec6b3SJim Harris }
248bb0ec6b3SJim Harris 
249ce1ec9c1SWarner Losh static int
250bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr)
251bb0ec6b3SJim Harris {
2520d787e9bSWojciech Macek 	uint32_t cc;
2530d787e9bSWojciech Macek 	uint32_t csts;
2540d787e9bSWojciech Macek 	uint8_t  en, rdy;
255ce1ec9c1SWarner Losh 	int err;
256bb0ec6b3SJim Harris 
2570d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
2580d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
2590d787e9bSWojciech Macek 
2600d787e9bSWojciech Macek 	en = (cc >> NVME_CC_REG_EN_SHIFT) & NVME_CC_REG_EN_MASK;
2610d787e9bSWojciech Macek 	rdy = (csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK;
262bb0ec6b3SJim Harris 
263ce1ec9c1SWarner Losh 	/*
264ce1ec9c1SWarner Losh 	 * Per 3.1.5 in NVME 1.3 spec, transitioning CC.EN from 0 to 1
265ce1ec9c1SWarner Losh 	 * when CSTS.RDY is 1 or transitioning CC.EN from 1 to 0 when
266ce1ec9c1SWarner Losh 	 * CSTS.RDY is 0 "has undefined results" So make sure that CSTS.RDY
267ce1ec9c1SWarner Losh 	 * isn't the desired value. Short circuit if we're already disabled.
268ce1ec9c1SWarner Losh 	 */
2690d787e9bSWojciech Macek 	if (en == 1) {
2700d787e9bSWojciech Macek 		if (rdy == 0) {
271ce1ec9c1SWarner Losh 			/* EN == 1, wait for  RDY == 1 or fail */
272ce1ec9c1SWarner Losh 			err = nvme_ctrlr_wait_for_ready(ctrlr, 1);
273ce1ec9c1SWarner Losh 			if (err != 0)
274ce1ec9c1SWarner Losh 				return (err);
275ce1ec9c1SWarner Losh 		}
276ce1ec9c1SWarner Losh 	} else {
277ce1ec9c1SWarner Losh 		/* EN == 0 already wait for RDY == 0 */
2780d787e9bSWojciech Macek 		if (rdy == 0)
279ce1ec9c1SWarner Losh 			return (0);
280ce1ec9c1SWarner Losh 		else
281ce1ec9c1SWarner Losh 			return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
282ce1ec9c1SWarner Losh 	}
283bb0ec6b3SJim Harris 
2840d787e9bSWojciech Macek 	cc &= ~NVME_CC_REG_EN_MASK;
2850d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
286ce1ec9c1SWarner Losh 	/*
287ce1ec9c1SWarner Losh 	 * Some drives have issues with accessing the mmio after we
288ce1ec9c1SWarner Losh 	 * disable, so delay for a bit after we write the bit to
289ce1ec9c1SWarner Losh 	 * cope with these issues.
290ce1ec9c1SWarner Losh 	 */
291989c7f0bSWarner Losh 	if (ctrlr->quirks & QUIRK_DELAY_B4_CHK_RDY)
292ce1ec9c1SWarner Losh 		pause("nvmeR", B4_CHK_RDY_DELAY_MS * hz / 1000);
293ce1ec9c1SWarner Losh 	return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
294bb0ec6b3SJim Harris }
295bb0ec6b3SJim Harris 
296bb0ec6b3SJim Harris static int
297bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr)
298bb0ec6b3SJim Harris {
2990d787e9bSWojciech Macek 	uint32_t	cc;
3000d787e9bSWojciech Macek 	uint32_t	csts;
3010d787e9bSWojciech Macek 	uint32_t	aqa;
3020d787e9bSWojciech Macek 	uint32_t	qsize;
3030d787e9bSWojciech Macek 	uint8_t		en, rdy;
304ce1ec9c1SWarner Losh 	int		err;
305bb0ec6b3SJim Harris 
3060d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
3070d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
3080d787e9bSWojciech Macek 
3090d787e9bSWojciech Macek 	en = (cc >> NVME_CC_REG_EN_SHIFT) & NVME_CC_REG_EN_MASK;
3100d787e9bSWojciech Macek 	rdy = (csts >> NVME_CSTS_REG_RDY_SHIFT) & NVME_CSTS_REG_RDY_MASK;
311bb0ec6b3SJim Harris 
312ce1ec9c1SWarner Losh 	/*
313ce1ec9c1SWarner Losh 	 * See note in nvme_ctrlr_disable. Short circuit if we're already enabled.
314ce1ec9c1SWarner Losh 	 */
3150d787e9bSWojciech Macek 	if (en == 1) {
3160d787e9bSWojciech Macek 		if (rdy == 1)
317bb0ec6b3SJim Harris 			return (0);
318bb0ec6b3SJim Harris 		else
319cbdec09cSJim Harris 			return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
320ce1ec9c1SWarner Losh 	} else {
321ce1ec9c1SWarner Losh 		/* EN == 0 already wait for RDY == 0 or fail */
322ce1ec9c1SWarner Losh 		err = nvme_ctrlr_wait_for_ready(ctrlr, 0);
323ce1ec9c1SWarner Losh 		if (err != 0)
324ce1ec9c1SWarner Losh 			return (err);
325bb0ec6b3SJim Harris 	}
326bb0ec6b3SJim Harris 
327bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr);
328bb0ec6b3SJim Harris 	DELAY(5000);
329bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr);
330bb0ec6b3SJim Harris 	DELAY(5000);
331bb0ec6b3SJim Harris 
332bb0ec6b3SJim Harris 	/* acqs and asqs are 0-based. */
3330d787e9bSWojciech Macek 	qsize = ctrlr->adminq.num_entries - 1;
3340d787e9bSWojciech Macek 
3350d787e9bSWojciech Macek 	aqa = 0;
3360d787e9bSWojciech Macek 	aqa = (qsize & NVME_AQA_REG_ACQS_MASK) << NVME_AQA_REG_ACQS_SHIFT;
3370d787e9bSWojciech Macek 	aqa |= (qsize & NVME_AQA_REG_ASQS_MASK) << NVME_AQA_REG_ASQS_SHIFT;
3380d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, aqa, aqa);
339bb0ec6b3SJim Harris 	DELAY(5000);
340bb0ec6b3SJim Harris 
3410d787e9bSWojciech Macek 	/* Initialization values for CC */
3420d787e9bSWojciech Macek 	cc = 0;
3430d787e9bSWojciech Macek 	cc |= 1 << NVME_CC_REG_EN_SHIFT;
3440d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_CSS_SHIFT;
3450d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_AMS_SHIFT;
3460d787e9bSWojciech Macek 	cc |= 0 << NVME_CC_REG_SHN_SHIFT;
3470d787e9bSWojciech Macek 	cc |= 6 << NVME_CC_REG_IOSQES_SHIFT; /* SQ entry size == 64 == 2^6 */
3480d787e9bSWojciech Macek 	cc |= 4 << NVME_CC_REG_IOCQES_SHIFT; /* CQ entry size == 16 == 2^4 */
349bb0ec6b3SJim Harris 
350bb0ec6b3SJim Harris 	/* This evaluates to 0, which is according to spec. */
3510d787e9bSWojciech Macek 	cc |= (PAGE_SIZE >> 13) << NVME_CC_REG_MPS_SHIFT;
352bb0ec6b3SJim Harris 
3530d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
354bb0ec6b3SJim Harris 
355cbdec09cSJim Harris 	return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
356bb0ec6b3SJim Harris }
357bb0ec6b3SJim Harris 
3584d547561SWarner Losh static void
3594d547561SWarner Losh nvme_ctrlr_disable_qpairs(struct nvme_controller *ctrlr)
360bb0ec6b3SJim Harris {
3614d547561SWarner Losh 	int i;
362b846efd7SJim Harris 
363b846efd7SJim Harris 	nvme_admin_qpair_disable(&ctrlr->adminq);
3642b647da7SJim Harris 	/*
3652b647da7SJim Harris 	 * I/O queues are not allocated before the initial HW
3662b647da7SJim Harris 	 *  reset, so do not try to disable them.  Use is_initialized
3672b647da7SJim Harris 	 *  to determine if this is the initial HW reset.
3682b647da7SJim Harris 	 */
3692b647da7SJim Harris 	if (ctrlr->is_initialized) {
370b846efd7SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
371b846efd7SJim Harris 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
3722b647da7SJim Harris 	}
3734d547561SWarner Losh }
3744d547561SWarner Losh 
3754d547561SWarner Losh int
3764d547561SWarner Losh nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr)
3774d547561SWarner Losh {
3784d547561SWarner Losh 	int err;
3794d547561SWarner Losh 
3804d547561SWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
381b846efd7SJim Harris 
382b846efd7SJim Harris 	DELAY(100*1000);
383bb0ec6b3SJim Harris 
384ce1ec9c1SWarner Losh 	err = nvme_ctrlr_disable(ctrlr);
385ce1ec9c1SWarner Losh 	if (err != 0)
386ce1ec9c1SWarner Losh 		return err;
387bb0ec6b3SJim Harris 	return (nvme_ctrlr_enable(ctrlr));
388bb0ec6b3SJim Harris }
389bb0ec6b3SJim Harris 
390b846efd7SJim Harris void
391b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr)
392b846efd7SJim Harris {
393f37c22a3SJim Harris 	int cmpset;
394f37c22a3SJim Harris 
395f37c22a3SJim Harris 	cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1);
396f37c22a3SJim Harris 
397232e2edbSJim Harris 	if (cmpset == 0 || ctrlr->is_failed)
398232e2edbSJim Harris 		/*
399232e2edbSJim Harris 		 * Controller is already resetting or has failed.  Return
400232e2edbSJim Harris 		 *  immediately since there is no need to kick off another
401232e2edbSJim Harris 		 *  reset in these cases.
402232e2edbSJim Harris 		 */
403f37c22a3SJim Harris 		return;
404b846efd7SJim Harris 
40548ce3178SJim Harris 	taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task);
406b846efd7SJim Harris }
407b846efd7SJim Harris 
408bb0ec6b3SJim Harris static int
409bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr)
410bb0ec6b3SJim Harris {
411955910a9SJim Harris 	struct nvme_completion_poll_status	status;
412bb0ec6b3SJim Harris 
41329077eb4SWarner Losh 	status.done = 0;
414bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
415955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
416ab0681aaSWarner Losh 	nvme_completion_poll(&status);
417955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
418547d523eSJim Harris 		nvme_printf(ctrlr, "nvme_identify_controller failed!\n");
419bb0ec6b3SJim Harris 		return (ENXIO);
420bb0ec6b3SJim Harris 	}
421bb0ec6b3SJim Harris 
4220d787e9bSWojciech Macek 	/* Convert data to host endian */
4230d787e9bSWojciech Macek 	nvme_controller_data_swapbytes(&ctrlr->cdata);
4240d787e9bSWojciech Macek 
42502e33484SJim Harris 	/*
42602e33484SJim Harris 	 * Use MDTS to ensure our default max_xfer_size doesn't exceed what the
42702e33484SJim Harris 	 *  controller supports.
42802e33484SJim Harris 	 */
42902e33484SJim Harris 	if (ctrlr->cdata.mdts > 0)
43002e33484SJim Harris 		ctrlr->max_xfer_size = min(ctrlr->max_xfer_size,
43102e33484SJim Harris 		    ctrlr->min_page_size * (1 << (ctrlr->cdata.mdts)));
43202e33484SJim Harris 
433bb0ec6b3SJim Harris 	return (0);
434bb0ec6b3SJim Harris }
435bb0ec6b3SJim Harris 
436bb0ec6b3SJim Harris static int
437bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr)
438bb0ec6b3SJim Harris {
439955910a9SJim Harris 	struct nvme_completion_poll_status	status;
4402b647da7SJim Harris 	int					cq_allocated, sq_allocated;
441bb0ec6b3SJim Harris 
44229077eb4SWarner Losh 	status.done = 0;
443bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues,
444955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
445ab0681aaSWarner Losh 	nvme_completion_poll(&status);
446955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
447824073fbSWarner Losh 		nvme_printf(ctrlr, "nvme_ctrlr_set_num_qpairs failed!\n");
448bb0ec6b3SJim Harris 		return (ENXIO);
449bb0ec6b3SJim Harris 	}
450bb0ec6b3SJim Harris 
451bb0ec6b3SJim Harris 	/*
452bb0ec6b3SJim Harris 	 * Data in cdw0 is 0-based.
453bb0ec6b3SJim Harris 	 * Lower 16-bits indicate number of submission queues allocated.
454bb0ec6b3SJim Harris 	 * Upper 16-bits indicate number of completion queues allocated.
455bb0ec6b3SJim Harris 	 */
456955910a9SJim Harris 	sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1;
457955910a9SJim Harris 	cq_allocated = (status.cpl.cdw0 >> 16) + 1;
458bb0ec6b3SJim Harris 
459bb0ec6b3SJim Harris 	/*
4602b647da7SJim Harris 	 * Controller may allocate more queues than we requested,
4612b647da7SJim Harris 	 *  so use the minimum of the number requested and what was
4622b647da7SJim Harris 	 *  actually allocated.
463bb0ec6b3SJim Harris 	 */
4642b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, sq_allocated);
4652b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, cq_allocated);
4661eab19cbSAlexander Motin 	if (ctrlr->num_io_queues > vm_ndomains)
4671eab19cbSAlexander Motin 		ctrlr->num_io_queues -= ctrlr->num_io_queues % vm_ndomains;
468bb0ec6b3SJim Harris 
469bb0ec6b3SJim Harris 	return (0);
470bb0ec6b3SJim Harris }
471bb0ec6b3SJim Harris 
472bb0ec6b3SJim Harris static int
473bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr)
474bb0ec6b3SJim Harris {
475955910a9SJim Harris 	struct nvme_completion_poll_status	status;
476bb0ec6b3SJim Harris 	struct nvme_qpair			*qpair;
477955910a9SJim Harris 	int					i;
478bb0ec6b3SJim Harris 
479bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
480bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
481bb0ec6b3SJim Harris 
48229077eb4SWarner Losh 		status.done = 0;
4831eab19cbSAlexander Motin 		nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair,
484955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
485ab0681aaSWarner Losh 		nvme_completion_poll(&status);
486955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
487547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_cq failed!\n");
488bb0ec6b3SJim Harris 			return (ENXIO);
489bb0ec6b3SJim Harris 		}
490bb0ec6b3SJim Harris 
49129077eb4SWarner Losh 		status.done = 0;
492bb0ec6b3SJim Harris 		nvme_ctrlr_cmd_create_io_sq(qpair->ctrlr, qpair,
493955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
494ab0681aaSWarner Losh 		nvme_completion_poll(&status);
495955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
496547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_sq failed!\n");
497bb0ec6b3SJim Harris 			return (ENXIO);
498bb0ec6b3SJim Harris 		}
499bb0ec6b3SJim Harris 	}
500bb0ec6b3SJim Harris 
501bb0ec6b3SJim Harris 	return (0);
502bb0ec6b3SJim Harris }
503bb0ec6b3SJim Harris 
504bb0ec6b3SJim Harris static int
5054d547561SWarner Losh nvme_ctrlr_delete_qpairs(struct nvme_controller *ctrlr)
5068b1e6ebeSWarner Losh {
5078b1e6ebeSWarner Losh 	struct nvme_completion_poll_status	status;
5089835d216SWarner Losh 	struct nvme_qpair			*qpair;
5099835d216SWarner Losh 
5109835d216SWarner Losh 	for (int i = 0; i < ctrlr->num_io_queues; i++) {
5119835d216SWarner Losh 		qpair = &ctrlr->ioq[i];
5128b1e6ebeSWarner Losh 
5138b1e6ebeSWarner Losh 		status.done = 0;
5145d7fd8f7SWarner Losh 		nvme_ctrlr_cmd_delete_io_sq(ctrlr, qpair,
5158b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
516ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5178b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5185d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_sq failed!\n");
5198b1e6ebeSWarner Losh 			return (ENXIO);
5208b1e6ebeSWarner Losh 		}
5218b1e6ebeSWarner Losh 
5228b1e6ebeSWarner Losh 		status.done = 0;
5238b1e6ebeSWarner Losh 		nvme_ctrlr_cmd_delete_io_cq(ctrlr, qpair,
5248b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
525ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5268b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5275d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_cq failed!\n");
5288b1e6ebeSWarner Losh 			return (ENXIO);
5298b1e6ebeSWarner Losh 		}
5309835d216SWarner Losh 	}
5318b1e6ebeSWarner Losh 
5328b1e6ebeSWarner Losh 	return (0);
5338b1e6ebeSWarner Losh }
5348b1e6ebeSWarner Losh 
5358b1e6ebeSWarner Losh static int
536bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr)
537bb0ec6b3SJim Harris {
538bb0ec6b3SJim Harris 	struct nvme_namespace	*ns;
539696c9502SWarner Losh 	uint32_t 		i;
540bb0ec6b3SJim Harris 
541a8a18dd5SWarner Losh 	for (i = 0; i < min(ctrlr->cdata.nn, NVME_MAX_NAMESPACES); i++) {
542bb0ec6b3SJim Harris 		ns = &ctrlr->ns[i];
543a8a18dd5SWarner Losh 		nvme_ns_construct(ns, i+1, ctrlr);
544bb0ec6b3SJim Harris 	}
545bb0ec6b3SJim Harris 
546bb0ec6b3SJim Harris 	return (0);
547bb0ec6b3SJim Harris }
548bb0ec6b3SJim Harris 
5497588c6ccSWarner Losh static bool
5502868353aSJim Harris is_log_page_id_valid(uint8_t page_id)
5512868353aSJim Harris {
5522868353aSJim Harris 
5532868353aSJim Harris 	switch (page_id) {
5542868353aSJim Harris 	case NVME_LOG_ERROR:
5552868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
5562868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
557f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
5586c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
5596c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
5606c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
5617588c6ccSWarner Losh 		return (true);
5622868353aSJim Harris 	}
5632868353aSJim Harris 
5647588c6ccSWarner Losh 	return (false);
5652868353aSJim Harris }
5662868353aSJim Harris 
5672868353aSJim Harris static uint32_t
5682868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id)
5692868353aSJim Harris {
5702868353aSJim Harris 	uint32_t	log_page_size;
5712868353aSJim Harris 
5722868353aSJim Harris 	switch (page_id) {
5732868353aSJim Harris 	case NVME_LOG_ERROR:
5742868353aSJim Harris 		log_page_size = min(
5752868353aSJim Harris 		    sizeof(struct nvme_error_information_entry) *
5760d787e9bSWojciech Macek 		    (ctrlr->cdata.elpe + 1), NVME_MAX_AER_LOG_SIZE);
5772868353aSJim Harris 		break;
5782868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
5792868353aSJim Harris 		log_page_size = sizeof(struct nvme_health_information_page);
5802868353aSJim Harris 		break;
5812868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
5822868353aSJim Harris 		log_page_size = sizeof(struct nvme_firmware_page);
5832868353aSJim Harris 		break;
584f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
585f439e3a4SAlexander Motin 		log_page_size = sizeof(struct nvme_ns_list);
586f439e3a4SAlexander Motin 		break;
5876c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
5886c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_command_effects_page);
5896c99d132SAlexander Motin 		break;
5906c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
5916c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_res_notification_page);
5926c99d132SAlexander Motin 		break;
5936c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
5946c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_sanitize_status_page);
5956c99d132SAlexander Motin 		break;
5962868353aSJim Harris 	default:
5972868353aSJim Harris 		log_page_size = 0;
5982868353aSJim Harris 		break;
5992868353aSJim Harris 	}
6002868353aSJim Harris 
6012868353aSJim Harris 	return (log_page_size);
6022868353aSJim Harris }
6032868353aSJim Harris 
6042868353aSJim Harris static void
605bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(struct nvme_controller *ctrlr,
6060d787e9bSWojciech Macek     uint8_t state)
607bb2f67fdSJim Harris {
608bb2f67fdSJim Harris 
6090d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_AVAILABLE_SPARE)
610bb2f67fdSJim Harris 		nvme_printf(ctrlr, "available spare space below threshold\n");
611bb2f67fdSJim Harris 
6120d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_TEMPERATURE)
613bb2f67fdSJim Harris 		nvme_printf(ctrlr, "temperature above threshold\n");
614bb2f67fdSJim Harris 
6150d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_DEVICE_RELIABILITY)
616bb2f67fdSJim Harris 		nvme_printf(ctrlr, "device reliability degraded\n");
617bb2f67fdSJim Harris 
6180d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_READ_ONLY)
619bb2f67fdSJim Harris 		nvme_printf(ctrlr, "media placed in read only mode\n");
620bb2f67fdSJim Harris 
6210d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP)
622bb2f67fdSJim Harris 		nvme_printf(ctrlr, "volatile memory backup device failed\n");
623bb2f67fdSJim Harris 
6240d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_RESERVED_MASK)
625bb2f67fdSJim Harris 		nvme_printf(ctrlr,
6260d787e9bSWojciech Macek 		    "unknown critical warning(s): state = 0x%02x\n", state);
627bb2f67fdSJim Harris }
628bb2f67fdSJim Harris 
629bb2f67fdSJim Harris static void
6302868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl)
6312868353aSJim Harris {
6322868353aSJim Harris 	struct nvme_async_event_request		*aer = arg;
633bb2f67fdSJim Harris 	struct nvme_health_information_page	*health_info;
634f439e3a4SAlexander Motin 	struct nvme_ns_list			*nsl;
6350d787e9bSWojciech Macek 	struct nvme_error_information_entry	*err;
6360d787e9bSWojciech Macek 	int i;
6372868353aSJim Harris 
6380d7e13ecSJim Harris 	/*
6390d7e13ecSJim Harris 	 * If the log page fetch for some reason completed with an error,
6400d7e13ecSJim Harris 	 *  don't pass log page data to the consumers.  In practice, this case
6410d7e13ecSJim Harris 	 *  should never happen.
6420d7e13ecSJim Harris 	 */
6430d7e13ecSJim Harris 	if (nvme_completion_is_error(cpl))
6440d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
6450d7e13ecSJim Harris 		    aer->log_page_id, NULL, 0);
646bb2f67fdSJim Harris 	else {
6470d787e9bSWojciech Macek 		/* Convert data to host endian */
6480d787e9bSWojciech Macek 		switch (aer->log_page_id) {
6490d787e9bSWojciech Macek 		case NVME_LOG_ERROR:
6500d787e9bSWojciech Macek 			err = (struct nvme_error_information_entry *)aer->log_page_buffer;
6510d787e9bSWojciech Macek 			for (i = 0; i < (aer->ctrlr->cdata.elpe + 1); i++)
6520d787e9bSWojciech Macek 				nvme_error_information_entry_swapbytes(err++);
6530d787e9bSWojciech Macek 			break;
6540d787e9bSWojciech Macek 		case NVME_LOG_HEALTH_INFORMATION:
6550d787e9bSWojciech Macek 			nvme_health_information_page_swapbytes(
6560d787e9bSWojciech Macek 			    (struct nvme_health_information_page *)aer->log_page_buffer);
6570d787e9bSWojciech Macek 			break;
6580d787e9bSWojciech Macek 		case NVME_LOG_FIRMWARE_SLOT:
6590d787e9bSWojciech Macek 			nvme_firmware_page_swapbytes(
6600d787e9bSWojciech Macek 			    (struct nvme_firmware_page *)aer->log_page_buffer);
6610d787e9bSWojciech Macek 			break;
662f439e3a4SAlexander Motin 		case NVME_LOG_CHANGED_NAMESPACE:
663f439e3a4SAlexander Motin 			nvme_ns_list_swapbytes(
664f439e3a4SAlexander Motin 			    (struct nvme_ns_list *)aer->log_page_buffer);
665f439e3a4SAlexander Motin 			break;
6666c99d132SAlexander Motin 		case NVME_LOG_COMMAND_EFFECT:
6676c99d132SAlexander Motin 			nvme_command_effects_page_swapbytes(
6686c99d132SAlexander Motin 			    (struct nvme_command_effects_page *)aer->log_page_buffer);
6696c99d132SAlexander Motin 			break;
6706c99d132SAlexander Motin 		case NVME_LOG_RES_NOTIFICATION:
6716c99d132SAlexander Motin 			nvme_res_notification_page_swapbytes(
6726c99d132SAlexander Motin 			    (struct nvme_res_notification_page *)aer->log_page_buffer);
6736c99d132SAlexander Motin 			break;
6746c99d132SAlexander Motin 		case NVME_LOG_SANITIZE_STATUS:
6756c99d132SAlexander Motin 			nvme_sanitize_status_page_swapbytes(
6766c99d132SAlexander Motin 			    (struct nvme_sanitize_status_page *)aer->log_page_buffer);
6776c99d132SAlexander Motin 			break;
6780d787e9bSWojciech Macek 		case INTEL_LOG_TEMP_STATS:
6790d787e9bSWojciech Macek 			intel_log_temp_stats_swapbytes(
6800d787e9bSWojciech Macek 			    (struct intel_log_temp_stats *)aer->log_page_buffer);
6810d787e9bSWojciech Macek 			break;
6820d787e9bSWojciech Macek 		default:
6830d787e9bSWojciech Macek 			break;
6840d787e9bSWojciech Macek 		}
6850d787e9bSWojciech Macek 
686bb2f67fdSJim Harris 		if (aer->log_page_id == NVME_LOG_HEALTH_INFORMATION) {
687bb2f67fdSJim Harris 			health_info = (struct nvme_health_information_page *)
688bb2f67fdSJim Harris 			    aer->log_page_buffer;
689bb2f67fdSJim Harris 			nvme_ctrlr_log_critical_warnings(aer->ctrlr,
690bb2f67fdSJim Harris 			    health_info->critical_warning);
691bb2f67fdSJim Harris 			/*
692bb2f67fdSJim Harris 			 * Critical warnings reported through the
693bb2f67fdSJim Harris 			 *  SMART/health log page are persistent, so
694bb2f67fdSJim Harris 			 *  clear the associated bits in the async event
695bb2f67fdSJim Harris 			 *  config so that we do not receive repeated
696bb2f67fdSJim Harris 			 *  notifications for the same event.
697bb2f67fdSJim Harris 			 */
6980d787e9bSWojciech Macek 			aer->ctrlr->async_event_config &=
6990d787e9bSWojciech Macek 			    ~health_info->critical_warning;
700bb2f67fdSJim Harris 			nvme_ctrlr_cmd_set_async_event_config(aer->ctrlr,
701bb2f67fdSJim Harris 			    aer->ctrlr->async_event_config, NULL, NULL);
702f439e3a4SAlexander Motin 		} else if (aer->log_page_id == NVME_LOG_CHANGED_NAMESPACE &&
703f439e3a4SAlexander Motin 		    !nvme_use_nvd) {
704f439e3a4SAlexander Motin 			nsl = (struct nvme_ns_list *)aer->log_page_buffer;
705f439e3a4SAlexander Motin 			for (i = 0; i < nitems(nsl->ns) && nsl->ns[i] != 0; i++) {
706f439e3a4SAlexander Motin 				if (nsl->ns[i] > NVME_MAX_NAMESPACES)
707f439e3a4SAlexander Motin 					break;
708f439e3a4SAlexander Motin 				nvme_notify_ns(aer->ctrlr, nsl->ns[i]);
709f439e3a4SAlexander Motin 			}
710bb2f67fdSJim Harris 		}
711bb2f67fdSJim Harris 
712bb2f67fdSJim Harris 
7130d7e13ecSJim Harris 		/*
7140d7e13ecSJim Harris 		 * Pass the cpl data from the original async event completion,
7150d7e13ecSJim Harris 		 *  not the log page fetch.
7160d7e13ecSJim Harris 		 */
7170d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
7180d7e13ecSJim Harris 		    aer->log_page_id, aer->log_page_buffer, aer->log_page_size);
719bb2f67fdSJim Harris 	}
7202868353aSJim Harris 
7212868353aSJim Harris 	/*
7222868353aSJim Harris 	 * Repost another asynchronous event request to replace the one
7232868353aSJim Harris 	 *  that just completed.
7242868353aSJim Harris 	 */
7252868353aSJim Harris 	nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
7262868353aSJim Harris }
7272868353aSJim Harris 
728bb0ec6b3SJim Harris static void
7290a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl)
7300a0b08ccSJim Harris {
7310a0b08ccSJim Harris 	struct nvme_async_event_request	*aer = arg;
7320a0b08ccSJim Harris 
733ec526ea9SJim Harris 	if (nvme_completion_is_error(cpl)) {
7340a0b08ccSJim Harris 		/*
735ec526ea9SJim Harris 		 *  Do not retry failed async event requests.  This avoids
736ec526ea9SJim Harris 		 *  infinite loops where a new async event request is submitted
737ec526ea9SJim Harris 		 *  to replace the one just failed, only to fail again and
738ec526ea9SJim Harris 		 *  perpetuate the loop.
7390a0b08ccSJim Harris 		 */
7400a0b08ccSJim Harris 		return;
7410a0b08ccSJim Harris 	}
7420a0b08ccSJim Harris 
7432868353aSJim Harris 	/* Associated log page is in bits 23:16 of completion entry dw0. */
7440d7e13ecSJim Harris 	aer->log_page_id = (cpl->cdw0 & 0xFF0000) >> 16;
7452868353aSJim Harris 
746f439e3a4SAlexander Motin 	nvme_printf(aer->ctrlr, "async event occurred (type 0x%x, info 0x%02x,"
747a6d222ebSAlexander Motin 	    " page 0x%02x)\n", (cpl->cdw0 & 0x07), (cpl->cdw0 & 0xFF00) >> 8,
748547d523eSJim Harris 	    aer->log_page_id);
749547d523eSJim Harris 
7500d7e13ecSJim Harris 	if (is_log_page_id_valid(aer->log_page_id)) {
7512868353aSJim Harris 		aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr,
7520d7e13ecSJim Harris 		    aer->log_page_id);
7532868353aSJim Harris 		memcpy(&aer->cpl, cpl, sizeof(*cpl));
7540d7e13ecSJim Harris 		nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id,
7552868353aSJim Harris 		    NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer,
7562868353aSJim Harris 		    aer->log_page_size, nvme_ctrlr_async_event_log_page_cb,
7572868353aSJim Harris 		    aer);
7582868353aSJim Harris 		/* Wait to notify consumers until after log page is fetched. */
7592868353aSJim Harris 	} else {
7600d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id,
7610d7e13ecSJim Harris 		    NULL, 0);
762038a5ee4SJim Harris 
7630a0b08ccSJim Harris 		/*
7642868353aSJim Harris 		 * Repost another asynchronous event request to replace the one
7652868353aSJim Harris 		 *  that just completed.
7660a0b08ccSJim Harris 		 */
7670a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
7680a0b08ccSJim Harris 	}
7692868353aSJim Harris }
7700a0b08ccSJim Harris 
7710a0b08ccSJim Harris static void
7720a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
7730a0b08ccSJim Harris     struct nvme_async_event_request *aer)
7740a0b08ccSJim Harris {
7750a0b08ccSJim Harris 	struct nvme_request *req;
7760a0b08ccSJim Harris 
7770a0b08ccSJim Harris 	aer->ctrlr = ctrlr;
7781e526bc4SJim Harris 	req = nvme_allocate_request_null(nvme_ctrlr_async_event_cb, aer);
7790a0b08ccSJim Harris 	aer->req = req;
7800a0b08ccSJim Harris 
7810a0b08ccSJim Harris 	/*
78294143332SJim Harris 	 * Disable timeout here, since asynchronous event requests should by
78394143332SJim Harris 	 *  nature never be timed out.
7840a0b08ccSJim Harris 	 */
7857588c6ccSWarner Losh 	req->timeout = false;
7869544e6dcSChuck Tuffli 	req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST;
7870a0b08ccSJim Harris 	nvme_ctrlr_submit_admin_request(ctrlr, req);
7880a0b08ccSJim Harris }
7890a0b08ccSJim Harris 
7900a0b08ccSJim Harris static void
791bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr)
792bb0ec6b3SJim Harris {
793d5fc9821SJim Harris 	struct nvme_completion_poll_status	status;
7940a0b08ccSJim Harris 	struct nvme_async_event_request		*aer;
7950a0b08ccSJim Harris 	uint32_t				i;
796bb0ec6b3SJim Harris 
797f439e3a4SAlexander Motin 	ctrlr->async_event_config = NVME_CRIT_WARN_ST_AVAILABLE_SPARE |
798f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_DEVICE_RELIABILITY |
799f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_READ_ONLY |
800f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP;
801f439e3a4SAlexander Motin 	if (ctrlr->cdata.ver >= NVME_REV(1, 2))
802f439e3a4SAlexander Motin 		ctrlr->async_event_config |= 0x300;
803d5fc9821SJim Harris 
80429077eb4SWarner Losh 	status.done = 0;
805d5fc9821SJim Harris 	nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD,
806d5fc9821SJim Harris 	    0, NULL, 0, nvme_completion_poll_cb, &status);
807ab0681aaSWarner Losh 	nvme_completion_poll(&status);
808d5fc9821SJim Harris 	if (nvme_completion_is_error(&status.cpl) ||
809d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0xFFFF ||
810d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0x0000) {
811d5fc9821SJim Harris 		nvme_printf(ctrlr, "temperature threshold not supported\n");
812f439e3a4SAlexander Motin 	} else
813f439e3a4SAlexander Motin 		ctrlr->async_event_config |= NVME_CRIT_WARN_ST_TEMPERATURE;
814d5fc9821SJim Harris 
815bb2f67fdSJim Harris 	nvme_ctrlr_cmd_set_async_event_config(ctrlr,
816bb2f67fdSJim Harris 	    ctrlr->async_event_config, NULL, NULL);
817bb0ec6b3SJim Harris 
818bb0ec6b3SJim Harris 	/* aerl is a zero-based value, so we need to add 1 here. */
8190a0b08ccSJim Harris 	ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1));
820bb0ec6b3SJim Harris 
8210a0b08ccSJim Harris 	for (i = 0; i < ctrlr->num_aers; i++) {
8220a0b08ccSJim Harris 		aer = &ctrlr->aer[i];
8230a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(ctrlr, aer);
8240a0b08ccSJim Harris 	}
825bb0ec6b3SJim Harris }
826bb0ec6b3SJim Harris 
827bb0ec6b3SJim Harris static void
828bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr)
829bb0ec6b3SJim Harris {
830bb0ec6b3SJim Harris 
831bb0ec6b3SJim Harris 	ctrlr->int_coal_time = 0;
832bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_time",
833bb0ec6b3SJim Harris 	    &ctrlr->int_coal_time);
834bb0ec6b3SJim Harris 
835bb0ec6b3SJim Harris 	ctrlr->int_coal_threshold = 0;
836bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold",
837bb0ec6b3SJim Harris 	    &ctrlr->int_coal_threshold);
838bb0ec6b3SJim Harris 
839bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time,
840bb0ec6b3SJim Harris 	    ctrlr->int_coal_threshold, NULL, NULL);
841bb0ec6b3SJim Harris }
842bb0ec6b3SJim Harris 
843be34f216SJim Harris static void
84467abaee9SAlexander Motin nvme_ctrlr_hmb_free(struct nvme_controller *ctrlr)
84567abaee9SAlexander Motin {
84667abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
84767abaee9SAlexander Motin 	int i;
84867abaee9SAlexander Motin 
84967abaee9SAlexander Motin 	if (ctrlr->hmb_desc_paddr) {
85067abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map);
85167abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
85267abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
85367abaee9SAlexander Motin 		ctrlr->hmb_desc_paddr = 0;
85467abaee9SAlexander Motin 	}
85567abaee9SAlexander Motin 	if (ctrlr->hmb_desc_tag) {
85667abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_desc_tag);
85767abaee9SAlexander Motin 		ctrlr->hmb_tag = NULL;
85867abaee9SAlexander Motin 	}
85967abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
86067abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
86167abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_tag, hmbc->hmbc_map);
86267abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
86367abaee9SAlexander Motin 		    hmbc->hmbc_map);
86467abaee9SAlexander Motin 	}
86567abaee9SAlexander Motin 	ctrlr->hmb_nchunks = 0;
86667abaee9SAlexander Motin 	if (ctrlr->hmb_tag) {
86767abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_tag);
86867abaee9SAlexander Motin 		ctrlr->hmb_tag = NULL;
86967abaee9SAlexander Motin 	}
87067abaee9SAlexander Motin 	if (ctrlr->hmb_chunks) {
87167abaee9SAlexander Motin 		free(ctrlr->hmb_chunks, M_NVME);
87267abaee9SAlexander Motin 		ctrlr->hmb_chunks = NULL;
87367abaee9SAlexander Motin 	}
87467abaee9SAlexander Motin }
87567abaee9SAlexander Motin 
87667abaee9SAlexander Motin static void
87767abaee9SAlexander Motin nvme_ctrlr_hmb_alloc(struct nvme_controller *ctrlr)
87867abaee9SAlexander Motin {
87967abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
88067abaee9SAlexander Motin 	size_t pref, min, minc, size;
88167abaee9SAlexander Motin 	int err, i;
88267abaee9SAlexander Motin 	uint64_t max;
88367abaee9SAlexander Motin 
884*1c7dd40eSAlexander Motin 	/* Limit HMB to 5% of RAM size per device by default. */
885*1c7dd40eSAlexander Motin 	max = (uint64_t)physmem * PAGE_SIZE / 20;
88667abaee9SAlexander Motin 	TUNABLE_UINT64_FETCH("hw.nvme.hmb_max", &max);
88767abaee9SAlexander Motin 
88867abaee9SAlexander Motin 	min = (long long unsigned)ctrlr->cdata.hmmin * 4096;
88967abaee9SAlexander Motin 	if (max < min)
89067abaee9SAlexander Motin 		return;
89167abaee9SAlexander Motin 	pref = MIN((long long unsigned)ctrlr->cdata.hmpre * 4096, max);
89267abaee9SAlexander Motin 	minc = MAX(ctrlr->cdata.hmminds * 4096, PAGE_SIZE);
89367abaee9SAlexander Motin 	if (min > 0 && ctrlr->cdata.hmmaxd > 0)
89467abaee9SAlexander Motin 		minc = MAX(minc, min / ctrlr->cdata.hmmaxd);
89567abaee9SAlexander Motin 	ctrlr->hmb_chunk = pref;
89667abaee9SAlexander Motin 
89767abaee9SAlexander Motin again:
89867abaee9SAlexander Motin 	ctrlr->hmb_chunk = roundup2(ctrlr->hmb_chunk, PAGE_SIZE);
89967abaee9SAlexander Motin 	ctrlr->hmb_nchunks = howmany(pref, ctrlr->hmb_chunk);
90067abaee9SAlexander Motin 	if (ctrlr->cdata.hmmaxd > 0 && ctrlr->hmb_nchunks > ctrlr->cdata.hmmaxd)
90167abaee9SAlexander Motin 		ctrlr->hmb_nchunks = ctrlr->cdata.hmmaxd;
90267abaee9SAlexander Motin 	ctrlr->hmb_chunks = malloc(sizeof(struct nvme_hmb_chunk) *
90367abaee9SAlexander Motin 	    ctrlr->hmb_nchunks, M_NVME, M_WAITOK);
90467abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
90567abaee9SAlexander Motin 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
90667abaee9SAlexander Motin 	    ctrlr->hmb_chunk, 1, ctrlr->hmb_chunk, 0, NULL, NULL, &ctrlr->hmb_tag);
90767abaee9SAlexander Motin 	if (err != 0) {
90867abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB tag create failed %d\n", err);
90967abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
91067abaee9SAlexander Motin 		return;
91167abaee9SAlexander Motin 	}
91267abaee9SAlexander Motin 
91367abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
91467abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
91567abaee9SAlexander Motin 		if (bus_dmamem_alloc(ctrlr->hmb_tag,
91667abaee9SAlexander Motin 		    (void **)&hmbc->hmbc_vaddr, BUS_DMA_NOWAIT,
91767abaee9SAlexander Motin 		    &hmbc->hmbc_map)) {
91867abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to alloc HMB\n");
91967abaee9SAlexander Motin 			break;
92067abaee9SAlexander Motin 		}
92167abaee9SAlexander Motin 		if (bus_dmamap_load(ctrlr->hmb_tag, hmbc->hmbc_map,
92267abaee9SAlexander Motin 		    hmbc->hmbc_vaddr, ctrlr->hmb_chunk, nvme_single_map,
92367abaee9SAlexander Motin 		    &hmbc->hmbc_paddr, BUS_DMA_NOWAIT) != 0) {
92467abaee9SAlexander Motin 			bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
92567abaee9SAlexander Motin 			    hmbc->hmbc_map);
92667abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to load HMB\n");
92767abaee9SAlexander Motin 			break;
92867abaee9SAlexander Motin 		}
92967abaee9SAlexander Motin 		bus_dmamap_sync(ctrlr->hmb_tag, hmbc->hmbc_map,
93067abaee9SAlexander Motin 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
93167abaee9SAlexander Motin 	}
93267abaee9SAlexander Motin 
93367abaee9SAlexander Motin 	if (i < ctrlr->hmb_nchunks && i * ctrlr->hmb_chunk < min &&
93467abaee9SAlexander Motin 	    ctrlr->hmb_chunk / 2 >= minc) {
93567abaee9SAlexander Motin 		ctrlr->hmb_nchunks = i;
93667abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
93767abaee9SAlexander Motin 		ctrlr->hmb_chunk /= 2;
93867abaee9SAlexander Motin 		goto again;
93967abaee9SAlexander Motin 	}
94067abaee9SAlexander Motin 	ctrlr->hmb_nchunks = i;
94167abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks * ctrlr->hmb_chunk < min) {
94267abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
94367abaee9SAlexander Motin 		return;
94467abaee9SAlexander Motin 	}
94567abaee9SAlexander Motin 
94667abaee9SAlexander Motin 	size = sizeof(struct nvme_hmb_desc) * ctrlr->hmb_nchunks;
94767abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
94867abaee9SAlexander Motin 	    16, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
94967abaee9SAlexander Motin 	    size, 1, size, 0, NULL, NULL, &ctrlr->hmb_desc_tag);
95067abaee9SAlexander Motin 	if (err != 0) {
95167abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB desc tag create failed %d\n", err);
95267abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
95367abaee9SAlexander Motin 		return;
95467abaee9SAlexander Motin 	}
95567abaee9SAlexander Motin 	if (bus_dmamem_alloc(ctrlr->hmb_desc_tag,
95667abaee9SAlexander Motin 	    (void **)&ctrlr->hmb_desc_vaddr, BUS_DMA_WAITOK,
95767abaee9SAlexander Motin 	    &ctrlr->hmb_desc_map)) {
95867abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to alloc HMB desc\n");
95967abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
96067abaee9SAlexander Motin 		return;
96167abaee9SAlexander Motin 	}
96267abaee9SAlexander Motin 	if (bus_dmamap_load(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
96367abaee9SAlexander Motin 	    ctrlr->hmb_desc_vaddr, size, nvme_single_map,
96467abaee9SAlexander Motin 	    &ctrlr->hmb_desc_paddr, BUS_DMA_NOWAIT) != 0) {
96567abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
96667abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
96767abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to load HMB desc\n");
96867abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
96967abaee9SAlexander Motin 		return;
97067abaee9SAlexander Motin 	}
97167abaee9SAlexander Motin 
97267abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
97367abaee9SAlexander Motin 		ctrlr->hmb_desc_vaddr[i].addr =
97467abaee9SAlexander Motin 		    htole64(ctrlr->hmb_chunks[i].hmbc_paddr);
97567abaee9SAlexander Motin 		ctrlr->hmb_desc_vaddr[i].size = htole32(ctrlr->hmb_chunk / 4096);
97667abaee9SAlexander Motin 	}
97767abaee9SAlexander Motin 	bus_dmamap_sync(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
97867abaee9SAlexander Motin 	    BUS_DMASYNC_PREWRITE);
97967abaee9SAlexander Motin 
98067abaee9SAlexander Motin 	nvme_printf(ctrlr, "Allocated %lluMB host memory buffer\n",
98167abaee9SAlexander Motin 	    (long long unsigned)ctrlr->hmb_nchunks * ctrlr->hmb_chunk
98267abaee9SAlexander Motin 	    / 1024 / 1024);
98367abaee9SAlexander Motin }
98467abaee9SAlexander Motin 
98567abaee9SAlexander Motin static void
98667abaee9SAlexander Motin nvme_ctrlr_hmb_enable(struct nvme_controller *ctrlr, bool enable, bool memret)
98767abaee9SAlexander Motin {
98867abaee9SAlexander Motin 	struct nvme_completion_poll_status	status;
98967abaee9SAlexander Motin 	uint32_t cdw11;
99067abaee9SAlexander Motin 
99167abaee9SAlexander Motin 	cdw11 = 0;
99267abaee9SAlexander Motin 	if (enable)
99367abaee9SAlexander Motin 		cdw11 |= 1;
99467abaee9SAlexander Motin 	if (memret)
99567abaee9SAlexander Motin 		cdw11 |= 2;
99667abaee9SAlexander Motin 	status.done = 0;
99767abaee9SAlexander Motin 	nvme_ctrlr_cmd_set_feature(ctrlr, NVME_FEAT_HOST_MEMORY_BUFFER, cdw11,
99867abaee9SAlexander Motin 	    ctrlr->hmb_nchunks * ctrlr->hmb_chunk / 4096, ctrlr->hmb_desc_paddr,
99967abaee9SAlexander Motin 	    ctrlr->hmb_desc_paddr >> 32, ctrlr->hmb_nchunks, NULL, 0,
100067abaee9SAlexander Motin 	    nvme_completion_poll_cb, &status);
100167abaee9SAlexander Motin 	nvme_completion_poll(&status);
100267abaee9SAlexander Motin 	if (nvme_completion_is_error(&status.cpl))
100367abaee9SAlexander Motin 		nvme_printf(ctrlr, "nvme_ctrlr_hmb_enable failed!\n");
100467abaee9SAlexander Motin }
100567abaee9SAlexander Motin 
100667abaee9SAlexander Motin static void
10074d547561SWarner Losh nvme_ctrlr_start(void *ctrlr_arg, bool resetting)
1008bb0ec6b3SJim Harris {
1009bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = ctrlr_arg;
10102b647da7SJim Harris 	uint32_t old_num_io_queues;
1011b846efd7SJim Harris 	int i;
1012b846efd7SJim Harris 
10132b647da7SJim Harris 	/*
10142b647da7SJim Harris 	 * Only reset adminq here when we are restarting the
10152b647da7SJim Harris 	 *  controller after a reset.  During initialization,
10162b647da7SJim Harris 	 *  we have already submitted admin commands to get
10172b647da7SJim Harris 	 *  the number of I/O queues supported, so cannot reset
10182b647da7SJim Harris 	 *  the adminq again here.
10192b647da7SJim Harris 	 */
10204d547561SWarner Losh 	if (resetting)
1021cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->adminq);
10222b647da7SJim Harris 
1023cb5b7c13SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
1024cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->ioq[i]);
1025cb5b7c13SJim Harris 
1026b846efd7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
1027bb0ec6b3SJim Harris 
1028232e2edbSJim Harris 	if (nvme_ctrlr_identify(ctrlr) != 0) {
1029232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1030be34f216SJim Harris 		return;
1031232e2edbSJim Harris 	}
1032bb0ec6b3SJim Harris 
10332b647da7SJim Harris 	/*
10342b647da7SJim Harris 	 * The number of qpairs are determined during controller initialization,
10352b647da7SJim Harris 	 *  including using NVMe SET_FEATURES/NUMBER_OF_QUEUES to determine the
10362b647da7SJim Harris 	 *  HW limit.  We call SET_FEATURES again here so that it gets called
10372b647da7SJim Harris 	 *  after any reset for controllers that depend on the driver to
10382b647da7SJim Harris 	 *  explicit specify how many queues it will use.  This value should
10392b647da7SJim Harris 	 *  never change between resets, so panic if somehow that does happen.
10402b647da7SJim Harris 	 */
10414d547561SWarner Losh 	if (resetting) {
10422b647da7SJim Harris 		old_num_io_queues = ctrlr->num_io_queues;
1043232e2edbSJim Harris 		if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) {
1044232e2edbSJim Harris 			nvme_ctrlr_fail(ctrlr);
1045be34f216SJim Harris 			return;
1046232e2edbSJim Harris 		}
1047bb0ec6b3SJim Harris 
10482b647da7SJim Harris 		if (old_num_io_queues != ctrlr->num_io_queues) {
10497b036d77SJim Harris 			panic("num_io_queues changed from %u to %u",
10507b036d77SJim Harris 			      old_num_io_queues, ctrlr->num_io_queues);
10517b036d77SJim Harris 		}
10522b647da7SJim Harris 	}
10532b647da7SJim Harris 
105467abaee9SAlexander Motin 	if (ctrlr->cdata.hmpre > 0 && ctrlr->hmb_nchunks == 0) {
105567abaee9SAlexander Motin 		nvme_ctrlr_hmb_alloc(ctrlr);
105667abaee9SAlexander Motin 		if (ctrlr->hmb_nchunks > 0)
105767abaee9SAlexander Motin 			nvme_ctrlr_hmb_enable(ctrlr, true, false);
105867abaee9SAlexander Motin 	} else if (ctrlr->hmb_nchunks > 0)
105967abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, true, true);
106067abaee9SAlexander Motin 
1061232e2edbSJim Harris 	if (nvme_ctrlr_create_qpairs(ctrlr) != 0) {
1062232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1063be34f216SJim Harris 		return;
1064232e2edbSJim Harris 	}
1065bb0ec6b3SJim Harris 
1066232e2edbSJim Harris 	if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) {
1067232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1068be34f216SJim Harris 		return;
1069232e2edbSJim Harris 	}
1070bb0ec6b3SJim Harris 
1071bb0ec6b3SJim Harris 	nvme_ctrlr_configure_aer(ctrlr);
1072bb0ec6b3SJim Harris 	nvme_ctrlr_configure_int_coalescing(ctrlr);
1073bb0ec6b3SJim Harris 
1074b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
1075b846efd7SJim Harris 		nvme_io_qpair_enable(&ctrlr->ioq[i]);
1076bb0ec6b3SJim Harris }
1077bb0ec6b3SJim Harris 
1078be34f216SJim Harris void
1079be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg)
1080be34f216SJim Harris {
1081be34f216SJim Harris 	struct nvme_controller *ctrlr = arg;
108266e59850SWarner Losh 	int status;
108366e59850SWarner Losh 
108466e59850SWarner Losh 	/*
108566e59850SWarner Losh 	 * Reset controller twice to ensure we do a transition from cc.en==1 to
108666e59850SWarner Losh 	 * cc.en==0.  This is because we don't really know what status the
108766e59850SWarner Losh 	 * controller was left in when boot handed off to OS.  Linux doesn't do
108866e59850SWarner Losh 	 * this, however. If we adopt that policy, see also nvme_ctrlr_resume().
108966e59850SWarner Losh 	 */
109066e59850SWarner Losh 	status = nvme_ctrlr_hw_reset(ctrlr);
109166e59850SWarner Losh 	if (status != 0) {
109266e59850SWarner Losh 		nvme_ctrlr_fail(ctrlr);
109366e59850SWarner Losh 		return;
109466e59850SWarner Losh 	}
109566e59850SWarner Losh 
109666e59850SWarner Losh 	status = nvme_ctrlr_hw_reset(ctrlr);
109766e59850SWarner Losh 	if (status != 0) {
109866e59850SWarner Losh 		nvme_ctrlr_fail(ctrlr);
109966e59850SWarner Losh 		return;
110066e59850SWarner Losh 	}
1101be34f216SJim Harris 
11022b647da7SJim Harris 	nvme_qpair_reset(&ctrlr->adminq);
11032b647da7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
11042b647da7SJim Harris 
11052b647da7SJim Harris 	if (nvme_ctrlr_set_num_qpairs(ctrlr) == 0 &&
11062b647da7SJim Harris 	    nvme_ctrlr_construct_io_qpairs(ctrlr) == 0)
11074d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, false);
11082b647da7SJim Harris 	else
11092b647da7SJim Harris 		nvme_ctrlr_fail(ctrlr);
11102b647da7SJim Harris 
11112b647da7SJim Harris 	nvme_sysctl_initialize_ctrlr(ctrlr);
1112be34f216SJim Harris 	config_intrhook_disestablish(&ctrlr->config_hook);
1113496a2752SJim Harris 
1114496a2752SJim Harris 	ctrlr->is_initialized = 1;
1115496a2752SJim Harris 	nvme_notify_new_controller(ctrlr);
1116b846efd7SJim Harris }
1117b846efd7SJim Harris 
1118bb0ec6b3SJim Harris static void
111948ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending)
112012d191ecSJim Harris {
112112d191ecSJim Harris 	struct nvme_controller	*ctrlr = arg;
112248ce3178SJim Harris 	int			status;
112312d191ecSJim Harris 
1124547d523eSJim Harris 	nvme_printf(ctrlr, "resetting controller\n");
112548ce3178SJim Harris 	status = nvme_ctrlr_hw_reset(ctrlr);
112648ce3178SJim Harris 	/*
112748ce3178SJim Harris 	 * Use pause instead of DELAY, so that we yield to any nvme interrupt
112848ce3178SJim Harris 	 *  handlers on this CPU that were blocked on a qpair lock. We want
112948ce3178SJim Harris 	 *  all nvme interrupts completed before proceeding with restarting the
113048ce3178SJim Harris 	 *  controller.
113148ce3178SJim Harris 	 *
113248ce3178SJim Harris 	 * XXX - any way to guarantee the interrupt handlers have quiesced?
113348ce3178SJim Harris 	 */
113448ce3178SJim Harris 	pause("nvmereset", hz / 10);
113548ce3178SJim Harris 	if (status == 0)
11364d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, true);
1137232e2edbSJim Harris 	else
1138232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1139f37c22a3SJim Harris 
1140f37c22a3SJim Harris 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
114112d191ecSJim Harris }
114212d191ecSJim Harris 
1143bb1c7be4SWarner Losh /*
1144bb1c7be4SWarner Losh  * Poll all the queues enabled on the device for completion.
1145bb1c7be4SWarner Losh  */
1146bb1c7be4SWarner Losh void
1147bb1c7be4SWarner Losh nvme_ctrlr_poll(struct nvme_controller *ctrlr)
1148bb1c7be4SWarner Losh {
1149bb1c7be4SWarner Losh 	int i;
1150bb1c7be4SWarner Losh 
1151bb1c7be4SWarner Losh 	nvme_qpair_process_completions(&ctrlr->adminq);
1152bb1c7be4SWarner Losh 
1153bb1c7be4SWarner Losh 	for (i = 0; i < ctrlr->num_io_queues; i++)
1154bb1c7be4SWarner Losh 		if (ctrlr->ioq && ctrlr->ioq[i].cpl)
1155bb1c7be4SWarner Losh 			nvme_qpair_process_completions(&ctrlr->ioq[i]);
1156bb1c7be4SWarner Losh }
1157bb1c7be4SWarner Losh 
1158bb1c7be4SWarner Losh /*
11594d547561SWarner Losh  * Poll the single-vector interrupt case: num_io_queues will be 1 and
1160bb1c7be4SWarner Losh  * there's only a single vector. While we're polling, we mask further
1161bb1c7be4SWarner Losh  * interrupts in the controller.
1162bb1c7be4SWarner Losh  */
1163f24c011bSWarner Losh void
11644d6abcb1SJim Harris nvme_ctrlr_intx_handler(void *arg)
1165bb0ec6b3SJim Harris {
1166bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = arg;
1167bb0ec6b3SJim Harris 
11684d6abcb1SJim Harris 	nvme_mmio_write_4(ctrlr, intms, 1);
1169bb1c7be4SWarner Losh 	nvme_ctrlr_poll(ctrlr);
1170bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, intmc, 1);
1171bb0ec6b3SJim Harris }
1172bb0ec6b3SJim Harris 
11737c3f19d7SJim Harris static void
11747c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl)
11757c3f19d7SJim Harris {
11767c3f19d7SJim Harris 	struct nvme_pt_command *pt = arg;
1177c252f637SAlexander Motin 	struct mtx *mtx = pt->driver_lock;
11780d787e9bSWojciech Macek 	uint16_t status;
11797c3f19d7SJim Harris 
11807c3f19d7SJim Harris 	bzero(&pt->cpl, sizeof(pt->cpl));
11817c3f19d7SJim Harris 	pt->cpl.cdw0 = cpl->cdw0;
11820d787e9bSWojciech Macek 
11830d787e9bSWojciech Macek 	status = cpl->status;
11840d787e9bSWojciech Macek 	status &= ~NVME_STATUS_P_MASK;
11850d787e9bSWojciech Macek 	pt->cpl.status = status;
11867c3f19d7SJim Harris 
1187c252f637SAlexander Motin 	mtx_lock(mtx);
1188c252f637SAlexander Motin 	pt->driver_lock = NULL;
11897c3f19d7SJim Harris 	wakeup(pt);
1190c252f637SAlexander Motin 	mtx_unlock(mtx);
11917c3f19d7SJim Harris }
11927c3f19d7SJim Harris 
11937c3f19d7SJim Harris int
11947c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
11957c3f19d7SJim Harris     struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer,
11967c3f19d7SJim Harris     int is_admin_cmd)
11977c3f19d7SJim Harris {
11987c3f19d7SJim Harris 	struct nvme_request	*req;
11997c3f19d7SJim Harris 	struct mtx		*mtx;
12007c3f19d7SJim Harris 	struct buf		*buf = NULL;
12017c3f19d7SJim Harris 	int			ret = 0;
1202a3a6c48dSWarner Losh 	vm_offset_t		addr, end;
12037c3f19d7SJim Harris 
12047b68ae1eSJim Harris 	if (pt->len > 0) {
1205a3a6c48dSWarner Losh 		/*
1206a3a6c48dSWarner Losh 		 * vmapbuf calls vm_fault_quick_hold_pages which only maps full
1207a3a6c48dSWarner Losh 		 * pages. Ensure this request has fewer than MAXPHYS bytes when
1208a3a6c48dSWarner Losh 		 * extended to full pages.
1209a3a6c48dSWarner Losh 		 */
1210a3a6c48dSWarner Losh 		addr = (vm_offset_t)pt->buf;
1211a3a6c48dSWarner Losh 		end = round_page(addr + pt->len);
1212a3a6c48dSWarner Losh 		addr = trunc_page(addr);
1213a3a6c48dSWarner Losh 		if (end - addr > MAXPHYS)
1214a3a6c48dSWarner Losh 			return EIO;
1215a3a6c48dSWarner Losh 
12167b68ae1eSJim Harris 		if (pt->len > ctrlr->max_xfer_size) {
12177b68ae1eSJim Harris 			nvme_printf(ctrlr, "pt->len (%d) "
12187b68ae1eSJim Harris 			    "exceeds max_xfer_size (%d)\n", pt->len,
12197b68ae1eSJim Harris 			    ctrlr->max_xfer_size);
12207b68ae1eSJim Harris 			return EIO;
12217b68ae1eSJim Harris 		}
12227c3f19d7SJim Harris 		if (is_user_buffer) {
12237c3f19d7SJim Harris 			/*
12247c3f19d7SJim Harris 			 * Ensure the user buffer is wired for the duration of
12254d547561SWarner Losh 			 *  this pass-through command.
12267c3f19d7SJim Harris 			 */
12277c3f19d7SJim Harris 			PHOLD(curproc);
1228756a5412SGleb Smirnoff 			buf = uma_zalloc(pbuf_zone, M_WAITOK);
12297c3f19d7SJim Harris 			buf->b_data = pt->buf;
12307c3f19d7SJim Harris 			buf->b_bufsize = pt->len;
12317c3f19d7SJim Harris 			buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE;
12327c3f19d7SJim Harris 			if (vmapbuf(buf, 1) < 0) {
12337c3f19d7SJim Harris 				ret = EFAULT;
12347c3f19d7SJim Harris 				goto err;
12357c3f19d7SJim Harris 			}
12367c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(buf->b_data, pt->len,
12377c3f19d7SJim Harris 			    nvme_pt_done, pt);
12387c3f19d7SJim Harris 		} else
12397c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(pt->buf, pt->len,
12407c3f19d7SJim Harris 			    nvme_pt_done, pt);
12417b68ae1eSJim Harris 	} else
12427c3f19d7SJim Harris 		req = nvme_allocate_request_null(nvme_pt_done, pt);
12437c3f19d7SJim Harris 
12440d787e9bSWojciech Macek 	/* Assume user space already converted to little-endian */
12459544e6dcSChuck Tuffli 	req->cmd.opc = pt->cmd.opc;
12469544e6dcSChuck Tuffli 	req->cmd.fuse = pt->cmd.fuse;
124791182bcfSWarner Losh 	req->cmd.rsvd2 = pt->cmd.rsvd2;
124891182bcfSWarner Losh 	req->cmd.rsvd3 = pt->cmd.rsvd3;
12497c3f19d7SJim Harris 	req->cmd.cdw10 = pt->cmd.cdw10;
12507c3f19d7SJim Harris 	req->cmd.cdw11 = pt->cmd.cdw11;
12517c3f19d7SJim Harris 	req->cmd.cdw12 = pt->cmd.cdw12;
12527c3f19d7SJim Harris 	req->cmd.cdw13 = pt->cmd.cdw13;
12537c3f19d7SJim Harris 	req->cmd.cdw14 = pt->cmd.cdw14;
12547c3f19d7SJim Harris 	req->cmd.cdw15 = pt->cmd.cdw15;
12557c3f19d7SJim Harris 
12560d787e9bSWojciech Macek 	req->cmd.nsid = htole32(nsid);
12577c3f19d7SJim Harris 
1258c252f637SAlexander Motin 	mtx = mtx_pool_find(mtxpool_sleep, pt);
12597c3f19d7SJim Harris 	pt->driver_lock = mtx;
12607c3f19d7SJim Harris 
12617c3f19d7SJim Harris 	if (is_admin_cmd)
12627c3f19d7SJim Harris 		nvme_ctrlr_submit_admin_request(ctrlr, req);
12637c3f19d7SJim Harris 	else
12647c3f19d7SJim Harris 		nvme_ctrlr_submit_io_request(ctrlr, req);
12657c3f19d7SJim Harris 
1266c252f637SAlexander Motin 	mtx_lock(mtx);
1267c252f637SAlexander Motin 	while (pt->driver_lock != NULL)
12687c3f19d7SJim Harris 		mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0);
12697c3f19d7SJim Harris 	mtx_unlock(mtx);
12707c3f19d7SJim Harris 
12717c3f19d7SJim Harris err:
12727c3f19d7SJim Harris 	if (buf != NULL) {
1273756a5412SGleb Smirnoff 		uma_zfree(pbuf_zone, buf);
12747c3f19d7SJim Harris 		PRELE(curproc);
12757c3f19d7SJim Harris 	}
12767c3f19d7SJim Harris 
12777c3f19d7SJim Harris 	return (ret);
12787c3f19d7SJim Harris }
12797c3f19d7SJim Harris 
1280bb0ec6b3SJim Harris static int
1281bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag,
1282bb0ec6b3SJim Harris     struct thread *td)
1283bb0ec6b3SJim Harris {
1284bb0ec6b3SJim Harris 	struct nvme_controller			*ctrlr;
12857c3f19d7SJim Harris 	struct nvme_pt_command			*pt;
1286bb0ec6b3SJim Harris 
1287bb0ec6b3SJim Harris 	ctrlr = cdev->si_drv1;
1288bb0ec6b3SJim Harris 
1289bb0ec6b3SJim Harris 	switch (cmd) {
1290b846efd7SJim Harris 	case NVME_RESET_CONTROLLER:
1291b846efd7SJim Harris 		nvme_ctrlr_reset(ctrlr);
1292b846efd7SJim Harris 		break;
12937c3f19d7SJim Harris 	case NVME_PASSTHROUGH_CMD:
12947c3f19d7SJim Harris 		pt = (struct nvme_pt_command *)arg;
12950d787e9bSWojciech Macek 		return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, le32toh(pt->cmd.nsid),
12967c3f19d7SJim Harris 		    1 /* is_user_buffer */, 1 /* is_admin_cmd */));
1297a7bf63beSAlexander Motin 	case NVME_GET_NSID:
1298a7bf63beSAlexander Motin 	{
1299a7bf63beSAlexander Motin 		struct nvme_get_nsid *gnsid = (struct nvme_get_nsid *)arg;
1300a7bf63beSAlexander Motin 		strncpy(gnsid->cdev, device_get_nameunit(ctrlr->dev),
1301a7bf63beSAlexander Motin 		    sizeof(gnsid->cdev));
1302a7bf63beSAlexander Motin 		gnsid->nsid = 0;
1303a7bf63beSAlexander Motin 		break;
1304a7bf63beSAlexander Motin 	}
1305bb0ec6b3SJim Harris 	default:
1306bb0ec6b3SJim Harris 		return (ENOTTY);
1307bb0ec6b3SJim Harris 	}
1308bb0ec6b3SJim Harris 
1309bb0ec6b3SJim Harris 	return (0);
1310bb0ec6b3SJim Harris }
1311bb0ec6b3SJim Harris 
1312bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = {
1313bb0ec6b3SJim Harris 	.d_version =	D_VERSION,
1314bb0ec6b3SJim Harris 	.d_flags =	0,
1315bb0ec6b3SJim Harris 	.d_ioctl =	nvme_ctrlr_ioctl
1316bb0ec6b3SJim Harris };
1317bb0ec6b3SJim Harris 
1318bb0ec6b3SJim Harris int
1319bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev)
1320bb0ec6b3SJim Harris {
1321e134ecdcSAlexander Motin 	struct make_dev_args	md_args;
13220d787e9bSWojciech Macek 	uint32_t	cap_lo;
13230d787e9bSWojciech Macek 	uint32_t	cap_hi;
132408a607e0SWarner Losh 	uint32_t	to;
13250d787e9bSWojciech Macek 	uint8_t		mpsmin;
1326f42ca756SJim Harris 	int		status, timeout_period;
1327bb0ec6b3SJim Harris 
1328bb0ec6b3SJim Harris 	ctrlr->dev = dev;
1329bb0ec6b3SJim Harris 
1330a90b8104SJim Harris 	mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF);
13311eab19cbSAlexander Motin 	if (bus_get_domain(dev, &ctrlr->domain) != 0)
13321eab19cbSAlexander Motin 		ctrlr->domain = 0;
1333a90b8104SJim Harris 
13340d787e9bSWojciech Macek 	cap_hi = nvme_mmio_read_4(ctrlr, cap_hi);
1335f93b7f95SWarner Losh 	ctrlr->dstrd = NVME_CAP_HI_DSTRD(cap_hi) + 2;
1336bb0ec6b3SJim Harris 
133762d2cf18SWarner Losh 	mpsmin = NVME_CAP_HI_MPSMIN(cap_hi);
13380d787e9bSWojciech Macek 	ctrlr->min_page_size = 1 << (12 + mpsmin);
133902e33484SJim Harris 
1340bb0ec6b3SJim Harris 	/* Get ready timeout value from controller, in units of 500ms. */
13410d787e9bSWojciech Macek 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
134262d2cf18SWarner Losh 	to = NVME_CAP_LO_TO(cap_lo) + 1;
13430d787e9bSWojciech Macek 	ctrlr->ready_timeout_in_ms = to * 500;
1344bb0ec6b3SJim Harris 
134594143332SJim Harris 	timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD;
134694143332SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period);
134794143332SJim Harris 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
134894143332SJim Harris 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
134994143332SJim Harris 	ctrlr->timeout_period = timeout_period;
135094143332SJim Harris 
1351cb5b7c13SJim Harris 	nvme_retry_count = NVME_DEFAULT_RETRY_COUNT;
1352cb5b7c13SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count);
1353cb5b7c13SJim Harris 
135448ce3178SJim Harris 	ctrlr->enable_aborts = 0;
135548ce3178SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts);
135648ce3178SJim Harris 
13578d09e3c4SJim Harris 	ctrlr->max_xfer_size = NVME_MAX_XFER_SIZE;
1358a965389bSScott Long 	if (nvme_ctrlr_construct_admin_qpair(ctrlr) != 0)
1359a965389bSScott Long 		return (ENXIO);
1360bb0ec6b3SJim Harris 
136112d191ecSJim Harris 	ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK,
136212d191ecSJim Harris 	    taskqueue_thread_enqueue, &ctrlr->taskqueue);
136312d191ecSJim Harris 	taskqueue_start_threads(&ctrlr->taskqueue, 1, PI_DISK, "nvme taskq");
136412d191ecSJim Harris 
1365f37c22a3SJim Harris 	ctrlr->is_resetting = 0;
1366496a2752SJim Harris 	ctrlr->is_initialized = 0;
1367496a2752SJim Harris 	ctrlr->notification_sent = 0;
1368232e2edbSJim Harris 	TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr);
1369232e2edbSJim Harris 	TASK_INIT(&ctrlr->fail_req_task, 0, nvme_ctrlr_fail_req_task, ctrlr);
1370232e2edbSJim Harris 	STAILQ_INIT(&ctrlr->fail_req);
13717588c6ccSWarner Losh 	ctrlr->is_failed = false;
1372f37c22a3SJim Harris 
1373e134ecdcSAlexander Motin 	make_dev_args_init(&md_args);
1374e134ecdcSAlexander Motin 	md_args.mda_devsw = &nvme_ctrlr_cdevsw;
1375e134ecdcSAlexander Motin 	md_args.mda_uid = UID_ROOT;
1376e134ecdcSAlexander Motin 	md_args.mda_gid = GID_WHEEL;
1377e134ecdcSAlexander Motin 	md_args.mda_mode = 0600;
1378e134ecdcSAlexander Motin 	md_args.mda_unit = device_get_unit(dev);
1379e134ecdcSAlexander Motin 	md_args.mda_si_drv1 = (void *)ctrlr;
1380e134ecdcSAlexander Motin 	status = make_dev_s(&md_args, &ctrlr->cdev, "nvme%d",
1381e134ecdcSAlexander Motin 	    device_get_unit(dev));
1382e134ecdcSAlexander Motin 	if (status != 0)
1383e134ecdcSAlexander Motin 		return (ENXIO);
1384e134ecdcSAlexander Motin 
1385bb0ec6b3SJim Harris 	return (0);
1386bb0ec6b3SJim Harris }
1387d281e8fbSJim Harris 
1388d281e8fbSJim Harris void
1389990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev)
1390990e741cSJim Harris {
139171a28181SAlexander Motin 	int	gone, i;
1392990e741cSJim Harris 
1393e134ecdcSAlexander Motin 	if (ctrlr->resource == NULL)
1394e134ecdcSAlexander Motin 		goto nores;
139512d191ecSJim Harris 
139671a28181SAlexander Motin 	/*
139771a28181SAlexander Motin 	 * Check whether it is a hot unplug or a clean driver detach.
139871a28181SAlexander Motin 	 * If device is not there any more, skip any shutdown commands.
139971a28181SAlexander Motin 	 */
140071a28181SAlexander Motin 	gone = (nvme_mmio_read_4(ctrlr, csts) == 0xffffffff);
140171a28181SAlexander Motin 	if (gone)
140271a28181SAlexander Motin 		nvme_ctrlr_fail(ctrlr);
140371a28181SAlexander Motin 	else
1404f439e3a4SAlexander Motin 		nvme_notify_fail_consumers(ctrlr);
1405f439e3a4SAlexander Motin 
1406b846efd7SJim Harris 	for (i = 0; i < NVME_MAX_NAMESPACES; i++)
1407b846efd7SJim Harris 		nvme_ns_destruct(&ctrlr->ns[i]);
1408990e741cSJim Harris 
1409990e741cSJim Harris 	if (ctrlr->cdev)
1410990e741cSJim Harris 		destroy_dev(ctrlr->cdev);
1411990e741cSJim Harris 
14128e61280bSWarner Losh 	if (ctrlr->is_initialized) {
141367abaee9SAlexander Motin 		if (!gone) {
141467abaee9SAlexander Motin 			if (ctrlr->hmb_nchunks > 0)
141567abaee9SAlexander Motin 				nvme_ctrlr_hmb_enable(ctrlr, false, false);
14164d547561SWarner Losh 			nvme_ctrlr_delete_qpairs(ctrlr);
141767abaee9SAlexander Motin 		}
141871a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++)
1419990e741cSJim Harris 			nvme_io_qpair_destroy(&ctrlr->ioq[i]);
1420990e741cSJim Harris 		free(ctrlr->ioq, M_NVME);
142167abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
1422990e741cSJim Harris 		nvme_admin_qpair_destroy(&ctrlr->adminq);
14238e61280bSWarner Losh 	}
1424990e741cSJim Harris 
1425e134ecdcSAlexander Motin 	/*
1426e134ecdcSAlexander Motin 	 *  Notify the controller of a shutdown, even though this is due to
1427e134ecdcSAlexander Motin 	 *   a driver unload, not a system shutdown (this path is not invoked
1428e134ecdcSAlexander Motin 	 *   during shutdown).  This ensures the controller receives a
1429e134ecdcSAlexander Motin 	 *   shutdown notification in case the system is shutdown before
1430e134ecdcSAlexander Motin 	 *   reloading the driver.
1431e134ecdcSAlexander Motin 	 */
143271a28181SAlexander Motin 	if (!gone)
1433e134ecdcSAlexander Motin 		nvme_ctrlr_shutdown(ctrlr);
1434990e741cSJim Harris 
143571a28181SAlexander Motin 	if (!gone)
1436e134ecdcSAlexander Motin 		nvme_ctrlr_disable(ctrlr);
1437e134ecdcSAlexander Motin 
1438e134ecdcSAlexander Motin 	if (ctrlr->taskqueue)
1439e134ecdcSAlexander Motin 		taskqueue_free(ctrlr->taskqueue);
1440990e741cSJim Harris 
1441990e741cSJim Harris 	if (ctrlr->tag)
1442990e741cSJim Harris 		bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag);
1443990e741cSJim Harris 
1444990e741cSJim Harris 	if (ctrlr->res)
1445990e741cSJim Harris 		bus_release_resource(ctrlr->dev, SYS_RES_IRQ,
1446990e741cSJim Harris 		    rman_get_rid(ctrlr->res), ctrlr->res);
1447990e741cSJim Harris 
1448e134ecdcSAlexander Motin 	if (ctrlr->bar4_resource != NULL) {
1449e134ecdcSAlexander Motin 		bus_release_resource(dev, SYS_RES_MEMORY,
1450e134ecdcSAlexander Motin 		    ctrlr->bar4_resource_id, ctrlr->bar4_resource);
1451e134ecdcSAlexander Motin 	}
1452e134ecdcSAlexander Motin 
1453e134ecdcSAlexander Motin 	bus_release_resource(dev, SYS_RES_MEMORY,
1454e134ecdcSAlexander Motin 	    ctrlr->resource_id, ctrlr->resource);
1455e134ecdcSAlexander Motin 
1456e134ecdcSAlexander Motin nores:
1457e134ecdcSAlexander Motin 	mtx_destroy(&ctrlr->lock);
1458990e741cSJim Harris }
1459990e741cSJim Harris 
1460990e741cSJim Harris void
146156183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr)
146256183abcSJim Harris {
14630d787e9bSWojciech Macek 	uint32_t	cc;
14640d787e9bSWojciech Macek 	uint32_t	csts;
146556183abcSJim Harris 	int		ticks = 0;
146656183abcSJim Harris 
14670d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
14680d787e9bSWojciech Macek 	cc &= ~(NVME_CC_REG_SHN_MASK << NVME_CC_REG_SHN_SHIFT);
14690d787e9bSWojciech Macek 	cc |= NVME_SHN_NORMAL << NVME_CC_REG_SHN_SHIFT;
14700d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
14710d787e9bSWojciech Macek 
147271a28181SAlexander Motin 	while (1) {
14730d787e9bSWojciech Macek 		csts = nvme_mmio_read_4(ctrlr, csts);
147471a28181SAlexander Motin 		if (csts == 0xffffffff)		/* Hot unplug. */
147571a28181SAlexander Motin 			break;
147671a28181SAlexander Motin 		if (NVME_CSTS_GET_SHST(csts) == NVME_SHST_COMPLETE)
147771a28181SAlexander Motin 			break;
147871a28181SAlexander Motin 		if (ticks++ > 5*hz) {
147971a28181SAlexander Motin 			nvme_printf(ctrlr, "did not complete shutdown within"
148071a28181SAlexander Motin 			    " 5 seconds of notification\n");
148171a28181SAlexander Motin 			break;
148256183abcSJim Harris 		}
148371a28181SAlexander Motin 		pause("nvme shn", 1);
148471a28181SAlexander Motin 	}
148556183abcSJim Harris }
148656183abcSJim Harris 
148756183abcSJim Harris void
1488d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr,
1489d281e8fbSJim Harris     struct nvme_request *req)
1490d281e8fbSJim Harris {
1491d281e8fbSJim Harris 
14925ae9ed68SJim Harris 	nvme_qpair_submit_request(&ctrlr->adminq, req);
1493d281e8fbSJim Harris }
1494d281e8fbSJim Harris 
1495d281e8fbSJim Harris void
1496d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr,
1497d281e8fbSJim Harris     struct nvme_request *req)
1498d281e8fbSJim Harris {
1499d281e8fbSJim Harris 	struct nvme_qpair       *qpair;
1500d281e8fbSJim Harris 
15011eab19cbSAlexander Motin 	qpair = &ctrlr->ioq[QP(ctrlr, curcpu)];
15025ae9ed68SJim Harris 	nvme_qpair_submit_request(qpair, req);
1503d281e8fbSJim Harris }
1504038a5ee4SJim Harris 
1505038a5ee4SJim Harris device_t
1506038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr)
1507038a5ee4SJim Harris {
1508038a5ee4SJim Harris 
1509038a5ee4SJim Harris 	return (ctrlr->dev);
1510038a5ee4SJim Harris }
1511dbba7442SJim Harris 
1512dbba7442SJim Harris const struct nvme_controller_data *
1513dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr)
1514dbba7442SJim Harris {
1515dbba7442SJim Harris 
1516dbba7442SJim Harris 	return (&ctrlr->cdata);
1517dbba7442SJim Harris }
15184d547561SWarner Losh 
15194d547561SWarner Losh int
15204d547561SWarner Losh nvme_ctrlr_suspend(struct nvme_controller *ctrlr)
15214d547561SWarner Losh {
15224d547561SWarner Losh 	int to = hz;
15234d547561SWarner Losh 
15244d547561SWarner Losh 	/*
15254d547561SWarner Losh 	 * Can't touch failed controllers, so it's already suspended.
15264d547561SWarner Losh 	 */
15274d547561SWarner Losh 	if (ctrlr->is_failed)
15284d547561SWarner Losh 		return (0);
15294d547561SWarner Losh 
15304d547561SWarner Losh 	/*
15314d547561SWarner Losh 	 * We don't want the reset taskqueue running, since it does similar
15324d547561SWarner Losh 	 * things, so prevent it from running after we start. Wait for any reset
15334d547561SWarner Losh 	 * that may have been started to complete. The reset process we follow
15344d547561SWarner Losh 	 * will ensure that any new I/O will queue and be given to the hardware
15354d547561SWarner Losh 	 * after we resume (though there should be none).
15364d547561SWarner Losh 	 */
15374d547561SWarner Losh 	while (atomic_cmpset_32(&ctrlr->is_resetting, 0, 1) == 0 && to-- > 0)
15384d547561SWarner Losh 		pause("nvmesusp", 1);
15394d547561SWarner Losh 	if (to <= 0) {
15404d547561SWarner Losh 		nvme_printf(ctrlr,
15414d547561SWarner Losh 		    "Competing reset task didn't finish. Try again later.\n");
15424d547561SWarner Losh 		return (EWOULDBLOCK);
15434d547561SWarner Losh 	}
15444d547561SWarner Losh 
154567abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks > 0)
154667abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, false, false);
154767abaee9SAlexander Motin 
15484d547561SWarner Losh 	/*
15494d547561SWarner Losh 	 * Per Section 7.6.2 of NVMe spec 1.4, to properly suspend, we need to
15504d547561SWarner Losh 	 * delete the hardware I/O queues, and then shutdown. This properly
15514d547561SWarner Losh 	 * flushes any metadata the drive may have stored so it can survive
15524d547561SWarner Losh 	 * having its power removed and prevents the unsafe shutdown count from
15534d547561SWarner Losh 	 * incriminating. Once we delete the qpairs, we have to disable them
15544d547561SWarner Losh 	 * before shutting down. The delay is out of paranoia in
15554d547561SWarner Losh 	 * nvme_ctrlr_hw_reset, and is repeated here (though we should have no
15564d547561SWarner Losh 	 * pending I/O that the delay copes with).
15574d547561SWarner Losh 	 */
15584d547561SWarner Losh 	nvme_ctrlr_delete_qpairs(ctrlr);
15594d547561SWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
15604d547561SWarner Losh 	DELAY(100*1000);
15614d547561SWarner Losh 	nvme_ctrlr_shutdown(ctrlr);
15624d547561SWarner Losh 
15634d547561SWarner Losh 	return (0);
15644d547561SWarner Losh }
15654d547561SWarner Losh 
15664d547561SWarner Losh int
15674d547561SWarner Losh nvme_ctrlr_resume(struct nvme_controller *ctrlr)
15684d547561SWarner Losh {
15694d547561SWarner Losh 
15704d547561SWarner Losh 	/*
15714d547561SWarner Losh 	 * Can't touch failed controllers, so nothing to do to resume.
15724d547561SWarner Losh 	 */
15734d547561SWarner Losh 	if (ctrlr->is_failed)
15744d547561SWarner Losh 		return (0);
15754d547561SWarner Losh 
15764d547561SWarner Losh 	/*
15774d547561SWarner Losh 	 * Have to reset the hardware twice, just like we do on attach. See
15784d547561SWarner Losh 	 * nmve_attach() for why.
15794d547561SWarner Losh 	 */
15804d547561SWarner Losh 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
15814d547561SWarner Losh 		goto fail;
15824d547561SWarner Losh 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
15834d547561SWarner Losh 		goto fail;
15844d547561SWarner Losh 
15854d547561SWarner Losh 	/*
15864d547561SWarner Losh 	 * Now that we're reset the hardware, we can restart the controller. Any
15874d547561SWarner Losh 	 * I/O that was pending is requeued. Any admin commands are aborted with
15884d547561SWarner Losh 	 * an error. Once we've restarted, take the controller out of reset.
15894d547561SWarner Losh 	 */
15904d547561SWarner Losh 	nvme_ctrlr_start(ctrlr, true);
15914d547561SWarner Losh 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
15924d547561SWarner Losh 
15934d547561SWarner Losh 	return (0);
15944d547561SWarner Losh fail:
15954d547561SWarner Losh 	/*
15964d547561SWarner Losh 	 * Since we can't bring the controller out of reset, announce and fail
15974d547561SWarner Losh 	 * the controller. However, we have to return success for the resume
15984d547561SWarner Losh 	 * itself, due to questionable APIs.
15994d547561SWarner Losh 	 */
16004d547561SWarner Losh 	nvme_printf(ctrlr, "Failed to reset on resume, failing.\n");
16014d547561SWarner Losh 	nvme_ctrlr_fail(ctrlr);
16024d547561SWarner Losh 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
16034d547561SWarner Losh 	return (0);
16044d547561SWarner Losh }
1605