xref: /freebsd/sys/dev/nvme/nvme_ctrlr.c (revision 1bce7cd885e7e5b376a60367629a0f76ff7f0167)
1bb0ec6b3SJim Harris /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
450dea2daSJim Harris  * Copyright (C) 2012-2016 Intel Corporation
5bb0ec6b3SJim Harris  * All rights reserved.
6bb0ec6b3SJim Harris  *
7bb0ec6b3SJim Harris  * Redistribution and use in source and binary forms, with or without
8bb0ec6b3SJim Harris  * modification, are permitted provided that the following conditions
9bb0ec6b3SJim Harris  * are met:
10bb0ec6b3SJim Harris  * 1. Redistributions of source code must retain the above copyright
11bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer.
12bb0ec6b3SJim Harris  * 2. Redistributions in binary form must reproduce the above copyright
13bb0ec6b3SJim Harris  *    notice, this list of conditions and the following disclaimer in the
14bb0ec6b3SJim Harris  *    documentation and/or other materials provided with the distribution.
15bb0ec6b3SJim Harris  *
16bb0ec6b3SJim Harris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17bb0ec6b3SJim Harris  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18bb0ec6b3SJim Harris  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19bb0ec6b3SJim Harris  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20bb0ec6b3SJim Harris  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21bb0ec6b3SJim Harris  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22bb0ec6b3SJim Harris  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23bb0ec6b3SJim Harris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24bb0ec6b3SJim Harris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25bb0ec6b3SJim Harris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26bb0ec6b3SJim Harris  * SUCH DAMAGE.
27bb0ec6b3SJim Harris  */
28bb0ec6b3SJim Harris 
294b3da659SWarner Losh #include "opt_nvme.h"
30f24c011bSWarner Losh 
31bb0ec6b3SJim Harris #include <sys/param.h>
327c3f19d7SJim Harris #include <sys/systm.h>
337c3f19d7SJim Harris #include <sys/buf.h>
34bb0ec6b3SJim Harris #include <sys/bus.h>
35bb0ec6b3SJim Harris #include <sys/conf.h>
36bb0ec6b3SJim Harris #include <sys/ioccom.h>
377c3f19d7SJim Harris #include <sys/proc.h>
38bb0ec6b3SJim Harris #include <sys/smp.h>
397c3f19d7SJim Harris #include <sys/uio.h>
40244b8053SWarner Losh #include <sys/sbuf.h>
410d787e9bSWojciech Macek #include <sys/endian.h>
42244b8053SWarner Losh #include <machine/stdarg.h>
431eab19cbSAlexander Motin #include <vm/vm.h>
44bb0ec6b3SJim Harris 
45bb0ec6b3SJim Harris #include "nvme_private.h"
46*1bce7cd8SWarner Losh #include "nvme_linux.h"
47bb0ec6b3SJim Harris 
480d787e9bSWojciech Macek #define B4_CHK_RDY_DELAY_MS	2300		/* work around controller bug */
49ce1ec9c1SWarner Losh 
500a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
510a0b08ccSJim Harris 						struct nvme_async_event_request *aer);
52bb0ec6b3SJim Harris 
53244b8053SWarner Losh static void
54d5fca1dcSWarner Losh nvme_ctrlr_barrier(struct nvme_controller *ctrlr, int flags)
55d5fca1dcSWarner Losh {
56d5fca1dcSWarner Losh 	bus_barrier(ctrlr->resource, 0, rman_get_size(ctrlr->resource), flags);
57d5fca1dcSWarner Losh }
58d5fca1dcSWarner Losh 
59d5fca1dcSWarner Losh static void
60fc3afe93SWarner Losh nvme_ctrlr_devctl_va(struct nvme_controller *ctrlr, const char *type,
61fc3afe93SWarner Losh     const char *msg, va_list ap)
62fc3afe93SWarner Losh {
63fc3afe93SWarner Losh 	struct sbuf sb;
64fc3afe93SWarner Losh 	int error;
65fc3afe93SWarner Losh 
66fc3afe93SWarner Losh 	if (sbuf_new(&sb, NULL, 0, SBUF_AUTOEXTEND | SBUF_NOWAIT) == NULL)
67fc3afe93SWarner Losh 		return;
684f817fcfSWarner Losh 	sbuf_printf(&sb, "name=\"%s\" ", device_get_nameunit(ctrlr->dev));
69fc3afe93SWarner Losh 	sbuf_vprintf(&sb, msg, ap);
70fc3afe93SWarner Losh 	error = sbuf_finish(&sb);
71fc3afe93SWarner Losh 	if (error == 0)
72fc3afe93SWarner Losh 		devctl_notify("nvme", "controller", type, sbuf_data(&sb));
73fc3afe93SWarner Losh 	sbuf_delete(&sb);
74fc3afe93SWarner Losh }
75fc3afe93SWarner Losh 
76fc3afe93SWarner Losh static void
774f817fcfSWarner Losh nvme_ctrlr_devctl(struct nvme_controller *ctrlr, const char *type, const char *msg, ...)
784f817fcfSWarner Losh {
794f817fcfSWarner Losh 	va_list ap;
804f817fcfSWarner Losh 
814f817fcfSWarner Losh 	va_start(ap, msg);
824f817fcfSWarner Losh 	nvme_ctrlr_devctl_va(ctrlr, type, msg, ap);
834f817fcfSWarner Losh 	va_end(ap);
844f817fcfSWarner Losh }
854f817fcfSWarner Losh 
864f817fcfSWarner Losh static void
87244b8053SWarner Losh nvme_ctrlr_devctl_log(struct nvme_controller *ctrlr, const char *type, const char *msg, ...)
88244b8053SWarner Losh {
89244b8053SWarner Losh 	struct sbuf sb;
90244b8053SWarner Losh 	va_list ap;
91244b8053SWarner Losh 	int error;
92244b8053SWarner Losh 
934e6a434bSWarner Losh 	if (sbuf_new(&sb, NULL, 0, SBUF_AUTOEXTEND | SBUF_NOWAIT) == NULL)
944e6a434bSWarner Losh 		return;
95244b8053SWarner Losh 	sbuf_printf(&sb, "%s: ", device_get_nameunit(ctrlr->dev));
96244b8053SWarner Losh 	va_start(ap, msg);
97244b8053SWarner Losh 	sbuf_vprintf(&sb, msg, ap);
98244b8053SWarner Losh 	va_end(ap);
99244b8053SWarner Losh 	error = sbuf_finish(&sb);
100244b8053SWarner Losh 	if (error == 0)
101244b8053SWarner Losh 		printf("%s\n", sbuf_data(&sb));
102244b8053SWarner Losh 	sbuf_delete(&sb);
103fc3afe93SWarner Losh 	va_start(ap, msg);
104fc3afe93SWarner Losh 	nvme_ctrlr_devctl_va(ctrlr, type, msg, ap);
105fc3afe93SWarner Losh 	va_end(ap);
106244b8053SWarner Losh }
107244b8053SWarner Losh 
108a965389bSScott Long static int
109bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr)
110bb0ec6b3SJim Harris {
111bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
112bb0ec6b3SJim Harris 	uint32_t		num_entries;
113a965389bSScott Long 	int			error;
114bb0ec6b3SJim Harris 
115bb0ec6b3SJim Harris 	qpair = &ctrlr->adminq;
1161eab19cbSAlexander Motin 	qpair->id = 0;
1171eab19cbSAlexander Motin 	qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
1181eab19cbSAlexander Motin 	qpair->domain = ctrlr->domain;
119bb0ec6b3SJim Harris 
120bb0ec6b3SJim Harris 	num_entries = NVME_ADMIN_ENTRIES;
121bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries);
122bb0ec6b3SJim Harris 	/*
123bb0ec6b3SJim Harris 	 * If admin_entries was overridden to an invalid value, revert it
124bb0ec6b3SJim Harris 	 *  back to our default value.
125bb0ec6b3SJim Harris 	 */
126bb0ec6b3SJim Harris 	if (num_entries < NVME_MIN_ADMIN_ENTRIES ||
127bb0ec6b3SJim Harris 	    num_entries > NVME_MAX_ADMIN_ENTRIES) {
128547d523eSJim Harris 		nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d "
129547d523eSJim Harris 		    "specified\n", num_entries);
130bb0ec6b3SJim Harris 		num_entries = NVME_ADMIN_ENTRIES;
131bb0ec6b3SJim Harris 	}
132bb0ec6b3SJim Harris 
133bb0ec6b3SJim Harris 	/*
134bb0ec6b3SJim Harris 	 * The admin queue's max xfer size is treated differently than the
135bb0ec6b3SJim Harris 	 *  max I/O xfer size.  16KB is sufficient here - maybe even less?
136bb0ec6b3SJim Harris 	 */
1371eab19cbSAlexander Motin 	error = nvme_qpair_construct(qpair, num_entries, NVME_ADMIN_TRACKERS,
13821b6da58SJim Harris 	     ctrlr);
139a965389bSScott Long 	return (error);
140bb0ec6b3SJim Harris }
141bb0ec6b3SJim Harris 
1421eab19cbSAlexander Motin #define QP(ctrlr, c)	((c) * (ctrlr)->num_io_queues / mp_ncpus)
1431eab19cbSAlexander Motin 
144bb0ec6b3SJim Harris static int
145bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr)
146bb0ec6b3SJim Harris {
147bb0ec6b3SJim Harris 	struct nvme_qpair	*qpair;
1480d787e9bSWojciech Macek 	uint32_t		cap_lo;
1490d787e9bSWojciech Macek 	uint16_t		mqes;
1501eab19cbSAlexander Motin 	int			c, error, i, n;
1511eab19cbSAlexander Motin 	int			num_entries, num_trackers, max_entries;
152bb0ec6b3SJim Harris 
153bb0ec6b3SJim Harris 	/*
154f93b7f95SWarner Losh 	 * NVMe spec sets a hard limit of 64K max entries, but devices may
155f93b7f95SWarner Losh 	 * specify a smaller limit, so we need to check the MQES field in the
156f93b7f95SWarner Losh 	 * capabilities register. We have to cap the number of entries to the
157f93b7f95SWarner Losh 	 * current stride allows for in BAR 0/1, otherwise the remainder entries
1586e8ab671SGordon Bergling 	 * are inaccessible. MQES should reflect this, and this is just a
159f93b7f95SWarner Losh 	 * fail-safe.
160bb0ec6b3SJim Harris 	 */
161f93b7f95SWarner Losh 	max_entries =
162f93b7f95SWarner Losh 	    (rman_get_size(ctrlr->resource) - nvme_mmio_offsetof(doorbell[0])) /
163f93b7f95SWarner Losh 	    (1 << (ctrlr->dstrd + 1));
164f93b7f95SWarner Losh 	num_entries = NVME_IO_ENTRIES;
165f93b7f95SWarner Losh 	TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries);
1660d787e9bSWojciech Macek 	cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
16762d2cf18SWarner Losh 	mqes = NVME_CAP_LO_MQES(cap_lo);
1680d787e9bSWojciech Macek 	num_entries = min(num_entries, mqes + 1);
169f93b7f95SWarner Losh 	num_entries = min(num_entries, max_entries);
170bb0ec6b3SJim Harris 
17121b6da58SJim Harris 	num_trackers = NVME_IO_TRACKERS;
17221b6da58SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers);
17321b6da58SJim Harris 
17421b6da58SJim Harris 	num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS);
17521b6da58SJim Harris 	num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS);
17621b6da58SJim Harris 	/*
177f93b7f95SWarner Losh 	 * No need to have more trackers than entries in the submit queue.  Note
178f93b7f95SWarner Losh 	 * also that for a queue size of N, we can only have (N-1) commands
179f93b7f95SWarner Losh 	 * outstanding, hence the "-1" here.
18021b6da58SJim Harris 	 */
18121b6da58SJim Harris 	num_trackers = min(num_trackers, (num_entries-1));
18221b6da58SJim Harris 
1832b647da7SJim Harris 	/*
184c02565f9SWarner Losh 	 * Our best estimate for the maximum number of I/Os that we should
1854d547561SWarner Losh 	 * normally have in flight at one time. This should be viewed as a hint,
1864d547561SWarner Losh 	 * not a hard limit and will need to be revisited when the upper layers
187c02565f9SWarner Losh 	 * of the storage system grows multi-queue support.
188c02565f9SWarner Losh 	 */
1895fff95ccSWarner Losh 	ctrlr->max_hw_pend_io = num_trackers * ctrlr->num_io_queues * 3 / 4;
190c02565f9SWarner Losh 
191bb0ec6b3SJim Harris 	ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair),
192237d2019SJim Harris 	    M_NVME, M_ZERO | M_WAITOK);
193bb0ec6b3SJim Harris 
1941eab19cbSAlexander Motin 	for (i = c = n = 0; i < ctrlr->num_io_queues; i++, c += n) {
195bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
196bb0ec6b3SJim Harris 
197bb0ec6b3SJim Harris 		/*
198bb0ec6b3SJim Harris 		 * Admin queue has ID=0. IO queues start at ID=1 -
199bb0ec6b3SJim Harris 		 *  hence the 'i+1' here.
2001eab19cbSAlexander Motin 		 */
2011eab19cbSAlexander Motin 		qpair->id = i + 1;
2021eab19cbSAlexander Motin 		if (ctrlr->num_io_queues > 1) {
2031eab19cbSAlexander Motin 			/* Find number of CPUs served by this queue. */
2041eab19cbSAlexander Motin 			for (n = 1; QP(ctrlr, c + n) == i; n++)
2051eab19cbSAlexander Motin 				;
2061eab19cbSAlexander Motin 			/* Shuffle multiple NVMe devices between CPUs. */
2071eab19cbSAlexander Motin 			qpair->cpu = c + (device_get_unit(ctrlr->dev)+n/2) % n;
2081eab19cbSAlexander Motin 			qpair->domain = pcpu_find(qpair->cpu)->pc_domain;
2091eab19cbSAlexander Motin 		} else {
2101eab19cbSAlexander Motin 			qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1;
2111eab19cbSAlexander Motin 			qpair->domain = ctrlr->domain;
2121eab19cbSAlexander Motin 		}
2131eab19cbSAlexander Motin 
2141eab19cbSAlexander Motin 		/*
215bb0ec6b3SJim Harris 		 * For I/O queues, use the controller-wide max_xfer_size
216bb0ec6b3SJim Harris 		 *  calculated in nvme_attach().
217bb0ec6b3SJim Harris 		 */
2181eab19cbSAlexander Motin 		error = nvme_qpair_construct(qpair, num_entries, num_trackers,
219bb0ec6b3SJim Harris 		    ctrlr);
220a965389bSScott Long 		if (error)
221a965389bSScott Long 			return (error);
222bb0ec6b3SJim Harris 
2232b647da7SJim Harris 		/*
2242b647da7SJim Harris 		 * Do not bother binding interrupts if we only have one I/O
2252b647da7SJim Harris 		 *  interrupt thread for this controller.
2262b647da7SJim Harris 		 */
227c75ad8ceSJim Harris 		if (ctrlr->num_io_queues > 1)
2281eab19cbSAlexander Motin 			bus_bind_intr(ctrlr->dev, qpair->res, qpair->cpu);
229bb0ec6b3SJim Harris 	}
230bb0ec6b3SJim Harris 
231bb0ec6b3SJim Harris 	return (0);
232bb0ec6b3SJim Harris }
233bb0ec6b3SJim Harris 
234232e2edbSJim Harris static void
235232e2edbSJim Harris nvme_ctrlr_fail(struct nvme_controller *ctrlr)
236232e2edbSJim Harris {
237232e2edbSJim Harris 	int i;
238232e2edbSJim Harris 
239da8324a9SWarner Losh 	/*
240da8324a9SWarner Losh 	 * No need to disable queues before failing them. Failing is a superet
241da8324a9SWarner Losh 	 * of disabling (though pedantically we'd abort the AERs silently with
242da8324a9SWarner Losh 	 * a different error, though when we fail, that hardly matters).
243da8324a9SWarner Losh 	 */
2447588c6ccSWarner Losh 	ctrlr->is_failed = true;
245232e2edbSJim Harris 	nvme_qpair_fail(&ctrlr->adminq);
246824073fbSWarner Losh 	if (ctrlr->ioq != NULL) {
24771a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++) {
248232e2edbSJim Harris 			nvme_qpair_fail(&ctrlr->ioq[i]);
249824073fbSWarner Losh 		}
25071a28181SAlexander Motin 	}
251232e2edbSJim Harris 	nvme_notify_fail_consumers(ctrlr);
252232e2edbSJim Harris }
253232e2edbSJim Harris 
25483581511SWarner Losh /*
25583581511SWarner Losh  * Wait for RDY to change.
25683581511SWarner Losh  *
25783581511SWarner Losh  * Starts sleeping for 1us and geometrically increases it the longer we wait,
25883581511SWarner Losh  * capped at 1ms.
25983581511SWarner Losh  */
260bb0ec6b3SJim Harris static int
261cbdec09cSJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr, int desired_val)
262bb0ec6b3SJim Harris {
26326259f6aSWarner Losh 	int timeout = ticks + MSEC_2_TICKS(ctrlr->ready_timeout_in_ms);
26483581511SWarner Losh 	sbintime_t delta_t = SBT_1US;
2650d787e9bSWojciech Macek 	uint32_t csts;
266bb0ec6b3SJim Harris 
26771a28181SAlexander Motin 	while (1) {
26871a28181SAlexander Motin 		csts = nvme_mmio_read_4(ctrlr, csts);
2699600aa31SWarner Losh 		if (csts == NVME_GONE)		/* Hot unplug. */
27071a28181SAlexander Motin 			return (ENXIO);
271479680f2SJohn Baldwin 		if (NVMEV(NVME_CSTS_REG_RDY, csts) == desired_val)
27271a28181SAlexander Motin 			break;
2734fbbe523SAlexander Motin 		if (timeout - ticks < 0) {
274cbdec09cSJim Harris 			nvme_printf(ctrlr, "controller ready did not become %d "
275cbdec09cSJim Harris 			    "within %d ms\n", desired_val, ctrlr->ready_timeout_in_ms);
276bb0ec6b3SJim Harris 			return (ENXIO);
277bb0ec6b3SJim Harris 		}
27883581511SWarner Losh 
27983581511SWarner Losh 		pause_sbt("nvmerdy", delta_t, 0, C_PREL(1));
28083581511SWarner Losh 		delta_t = min(SBT_1MS, delta_t * 3 / 2);
281bb0ec6b3SJim Harris 	}
282bb0ec6b3SJim Harris 
283bb0ec6b3SJim Harris 	return (0);
284bb0ec6b3SJim Harris }
285bb0ec6b3SJim Harris 
286ce1ec9c1SWarner Losh static int
287bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr)
288bb0ec6b3SJim Harris {
2890d787e9bSWojciech Macek 	uint32_t cc;
2900d787e9bSWojciech Macek 	uint32_t csts;
2910d787e9bSWojciech Macek 	uint8_t  en, rdy;
292ce1ec9c1SWarner Losh 	int err;
293bb0ec6b3SJim Harris 
2940d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
2950d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
2960d787e9bSWojciech Macek 
297479680f2SJohn Baldwin 	en = NVMEV(NVME_CC_REG_EN, cc);
298479680f2SJohn Baldwin 	rdy = NVMEV(NVME_CSTS_REG_RDY, csts);
299bb0ec6b3SJim Harris 
300ce1ec9c1SWarner Losh 	/*
301ce1ec9c1SWarner Losh 	 * Per 3.1.5 in NVME 1.3 spec, transitioning CC.EN from 0 to 1
302ce1ec9c1SWarner Losh 	 * when CSTS.RDY is 1 or transitioning CC.EN from 1 to 0 when
303ce1ec9c1SWarner Losh 	 * CSTS.RDY is 0 "has undefined results" So make sure that CSTS.RDY
304ce1ec9c1SWarner Losh 	 * isn't the desired value. Short circuit if we're already disabled.
305ce1ec9c1SWarner Losh 	 */
306a245627aSWarner Losh 	if (en == 0) {
307a245627aSWarner Losh 		/* Wait for RDY == 0 or timeout & fail */
308a245627aSWarner Losh 		if (rdy == 0)
309a245627aSWarner Losh 			return (0);
310a245627aSWarner Losh 		return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
311a245627aSWarner Losh 	}
3120d787e9bSWojciech Macek 	if (rdy == 0) {
313a245627aSWarner Losh 		/* EN == 1, wait for  RDY == 1 or timeout & fail */
314ce1ec9c1SWarner Losh 		err = nvme_ctrlr_wait_for_ready(ctrlr, 1);
315ce1ec9c1SWarner Losh 		if (err != 0)
316ce1ec9c1SWarner Losh 			return (err);
317ce1ec9c1SWarner Losh 	}
318bb0ec6b3SJim Harris 
3198488fc41SJohn Baldwin 	cc &= ~NVMEM(NVME_CC_REG_EN);
3200d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
32177054a89SWarner Losh 
322ce1ec9c1SWarner Losh 	/*
32377054a89SWarner Losh 	 * A few drives have firmware bugs that freeze the drive if we access
32477054a89SWarner Losh 	 * the mmio too soon after we disable.
325ce1ec9c1SWarner Losh 	 */
326989c7f0bSWarner Losh 	if (ctrlr->quirks & QUIRK_DELAY_B4_CHK_RDY)
32726259f6aSWarner Losh 		pause("nvmeR", MSEC_2_TICKS(B4_CHK_RDY_DELAY_MS));
328ce1ec9c1SWarner Losh 	return (nvme_ctrlr_wait_for_ready(ctrlr, 0));
329bb0ec6b3SJim Harris }
330bb0ec6b3SJim Harris 
331bb0ec6b3SJim Harris static int
332bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr)
333bb0ec6b3SJim Harris {
3340d787e9bSWojciech Macek 	uint32_t	cc;
3350d787e9bSWojciech Macek 	uint32_t	csts;
3360d787e9bSWojciech Macek 	uint32_t	aqa;
3370d787e9bSWojciech Macek 	uint32_t	qsize;
3380d787e9bSWojciech Macek 	uint8_t		en, rdy;
339ce1ec9c1SWarner Losh 	int		err;
340bb0ec6b3SJim Harris 
3410d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
3420d787e9bSWojciech Macek 	csts = nvme_mmio_read_4(ctrlr, csts);
3430d787e9bSWojciech Macek 
344479680f2SJohn Baldwin 	en = NVMEV(NVME_CC_REG_EN, cc);
345479680f2SJohn Baldwin 	rdy = NVMEV(NVME_CSTS_REG_RDY, csts);
346bb0ec6b3SJim Harris 
347ce1ec9c1SWarner Losh 	/*
348ce1ec9c1SWarner Losh 	 * See note in nvme_ctrlr_disable. Short circuit if we're already enabled.
349ce1ec9c1SWarner Losh 	 */
3500d787e9bSWojciech Macek 	if (en == 1) {
3510d787e9bSWojciech Macek 		if (rdy == 1)
352bb0ec6b3SJim Harris 			return (0);
353cbdec09cSJim Harris 		return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
354a245627aSWarner Losh 	}
355a245627aSWarner Losh 
356a245627aSWarner Losh 	/* EN == 0 already wait for RDY == 0 or timeout & fail */
357ce1ec9c1SWarner Losh 	err = nvme_ctrlr_wait_for_ready(ctrlr, 0);
358ce1ec9c1SWarner Losh 	if (err != 0)
359ce1ec9c1SWarner Losh 		return (err);
360bb0ec6b3SJim Harris 
361bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr);
362bb0ec6b3SJim Harris 	nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr);
363bb0ec6b3SJim Harris 
364bb0ec6b3SJim Harris 	/* acqs and asqs are 0-based. */
3650d787e9bSWojciech Macek 	qsize = ctrlr->adminq.num_entries - 1;
3660d787e9bSWojciech Macek 
3670d787e9bSWojciech Macek 	aqa = 0;
3685650bd3fSJohn Baldwin 	aqa |= NVMEF(NVME_AQA_REG_ACQS, qsize);
3695650bd3fSJohn Baldwin 	aqa |= NVMEF(NVME_AQA_REG_ASQS, qsize);
3700d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, aqa, aqa);
371bb0ec6b3SJim Harris 
3720d787e9bSWojciech Macek 	/* Initialization values for CC */
3730d787e9bSWojciech Macek 	cc = 0;
3745650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_EN, 1);
3755650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_CSS, 0);
3765650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_AMS, 0);
3775650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_SHN, 0);
3785650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_IOSQES, 6); /* SQ entry size == 64 == 2^6 */
3795650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_IOCQES, 4); /* CQ entry size == 16 == 2^4 */
380bb0ec6b3SJim Harris 
3813a468f20SWarner Losh 	/*
3823a468f20SWarner Losh 	 * Use the Memory Page Size selected during device initialization.  Note
3833a468f20SWarner Losh 	 * that value stored in mps is suitable to use here without adjusting by
3843a468f20SWarner Losh 	 * NVME_MPS_SHIFT.
3853a468f20SWarner Losh 	 */
3865650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_MPS, ctrlr->mps);
387bb0ec6b3SJim Harris 
388d5fca1dcSWarner Losh 	nvme_ctrlr_barrier(ctrlr, BUS_SPACE_BARRIER_WRITE);
3890d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
390bb0ec6b3SJim Harris 
391cbdec09cSJim Harris 	return (nvme_ctrlr_wait_for_ready(ctrlr, 1));
392bb0ec6b3SJim Harris }
393bb0ec6b3SJim Harris 
3944d547561SWarner Losh static void
3954d547561SWarner Losh nvme_ctrlr_disable_qpairs(struct nvme_controller *ctrlr)
396bb0ec6b3SJim Harris {
3974d547561SWarner Losh 	int i;
398b846efd7SJim Harris 
399b846efd7SJim Harris 	nvme_admin_qpair_disable(&ctrlr->adminq);
4002b647da7SJim Harris 	/*
4012b647da7SJim Harris 	 * I/O queues are not allocated before the initial HW
4022b647da7SJim Harris 	 *  reset, so do not try to disable them.  Use is_initialized
4032b647da7SJim Harris 	 *  to determine if this is the initial HW reset.
4042b647da7SJim Harris 	 */
4052b647da7SJim Harris 	if (ctrlr->is_initialized) {
406b846efd7SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
407b846efd7SJim Harris 			nvme_io_qpair_disable(&ctrlr->ioq[i]);
4082b647da7SJim Harris 	}
4094d547561SWarner Losh }
4104d547561SWarner Losh 
411dd2516fcSWarner Losh static int
4124d547561SWarner Losh nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr)
4134d547561SWarner Losh {
4144d547561SWarner Losh 	int err;
4154d547561SWarner Losh 
416bad42df9SColin Percival 	TSENTER();
417b846efd7SJim Harris 
418e5e26e4aSWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
419bb0ec6b3SJim Harris 
420ce1ec9c1SWarner Losh 	err = nvme_ctrlr_disable(ctrlr);
421ce1ec9c1SWarner Losh 	if (err != 0)
4228052b01eSWarner Losh 		goto out;
423e5e26e4aSWarner Losh 
424bad42df9SColin Percival 	err = nvme_ctrlr_enable(ctrlr);
4258052b01eSWarner Losh out:
4268052b01eSWarner Losh 
427bad42df9SColin Percival 	TSEXIT();
428bad42df9SColin Percival 	return (err);
429bb0ec6b3SJim Harris }
430bb0ec6b3SJim Harris 
431b846efd7SJim Harris void
432b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr)
433b846efd7SJim Harris {
434f37c22a3SJim Harris 	int cmpset;
435f37c22a3SJim Harris 
436f37c22a3SJim Harris 	cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1);
437f37c22a3SJim Harris 
438232e2edbSJim Harris 	if (cmpset == 0 || ctrlr->is_failed)
439232e2edbSJim Harris 		/*
440232e2edbSJim Harris 		 * Controller is already resetting or has failed.  Return
441232e2edbSJim Harris 		 *  immediately since there is no need to kick off another
442232e2edbSJim Harris 		 *  reset in these cases.
443232e2edbSJim Harris 		 */
444f37c22a3SJim Harris 		return;
445b846efd7SJim Harris 
446502dc84aSWarner Losh 	if (!ctrlr->is_dying)
44748ce3178SJim Harris 		taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task);
448b846efd7SJim Harris }
449b846efd7SJim Harris 
450bb0ec6b3SJim Harris static int
451bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr)
452bb0ec6b3SJim Harris {
453955910a9SJim Harris 	struct nvme_completion_poll_status	status;
454bb0ec6b3SJim Harris 
45529077eb4SWarner Losh 	status.done = 0;
456bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata,
457955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
458ab0681aaSWarner Losh 	nvme_completion_poll(&status);
459955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
460547d523eSJim Harris 		nvme_printf(ctrlr, "nvme_identify_controller failed!\n");
461bb0ec6b3SJim Harris 		return (ENXIO);
462bb0ec6b3SJim Harris 	}
463bb0ec6b3SJim Harris 
4640d787e9bSWojciech Macek 	/* Convert data to host endian */
4650d787e9bSWojciech Macek 	nvme_controller_data_swapbytes(&ctrlr->cdata);
4660d787e9bSWojciech Macek 
46702e33484SJim Harris 	/*
46802e33484SJim Harris 	 * Use MDTS to ensure our default max_xfer_size doesn't exceed what the
46902e33484SJim Harris 	 *  controller supports.
47002e33484SJim Harris 	 */
47102e33484SJim Harris 	if (ctrlr->cdata.mdts > 0)
47202e33484SJim Harris 		ctrlr->max_xfer_size = min(ctrlr->max_xfer_size,
4736e3deec8SWarner Losh 		    1 << (ctrlr->cdata.mdts + NVME_MPS_SHIFT +
4746e3deec8SWarner Losh 			NVME_CAP_HI_MPSMIN(ctrlr->cap_hi)));
47502e33484SJim Harris 
476bb0ec6b3SJim Harris 	return (0);
477bb0ec6b3SJim Harris }
478bb0ec6b3SJim Harris 
479bb0ec6b3SJim Harris static int
480bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr)
481bb0ec6b3SJim Harris {
482955910a9SJim Harris 	struct nvme_completion_poll_status	status;
4832b647da7SJim Harris 	int					cq_allocated, sq_allocated;
484bb0ec6b3SJim Harris 
48529077eb4SWarner Losh 	status.done = 0;
486bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues,
487955910a9SJim Harris 	    nvme_completion_poll_cb, &status);
488ab0681aaSWarner Losh 	nvme_completion_poll(&status);
489955910a9SJim Harris 	if (nvme_completion_is_error(&status.cpl)) {
490824073fbSWarner Losh 		nvme_printf(ctrlr, "nvme_ctrlr_set_num_qpairs failed!\n");
491bb0ec6b3SJim Harris 		return (ENXIO);
492bb0ec6b3SJim Harris 	}
493bb0ec6b3SJim Harris 
494bb0ec6b3SJim Harris 	/*
495bb0ec6b3SJim Harris 	 * Data in cdw0 is 0-based.
496bb0ec6b3SJim Harris 	 * Lower 16-bits indicate number of submission queues allocated.
497bb0ec6b3SJim Harris 	 * Upper 16-bits indicate number of completion queues allocated.
498bb0ec6b3SJim Harris 	 */
499955910a9SJim Harris 	sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1;
500955910a9SJim Harris 	cq_allocated = (status.cpl.cdw0 >> 16) + 1;
501bb0ec6b3SJim Harris 
502bb0ec6b3SJim Harris 	/*
5032b647da7SJim Harris 	 * Controller may allocate more queues than we requested,
5042b647da7SJim Harris 	 *  so use the minimum of the number requested and what was
5052b647da7SJim Harris 	 *  actually allocated.
506bb0ec6b3SJim Harris 	 */
5072b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, sq_allocated);
5082b647da7SJim Harris 	ctrlr->num_io_queues = min(ctrlr->num_io_queues, cq_allocated);
5091eab19cbSAlexander Motin 	if (ctrlr->num_io_queues > vm_ndomains)
5101eab19cbSAlexander Motin 		ctrlr->num_io_queues -= ctrlr->num_io_queues % vm_ndomains;
511bb0ec6b3SJim Harris 
512bb0ec6b3SJim Harris 	return (0);
513bb0ec6b3SJim Harris }
514bb0ec6b3SJim Harris 
515bb0ec6b3SJim Harris static int
516bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr)
517bb0ec6b3SJim Harris {
518955910a9SJim Harris 	struct nvme_completion_poll_status	status;
519bb0ec6b3SJim Harris 	struct nvme_qpair			*qpair;
520955910a9SJim Harris 	int					i;
521bb0ec6b3SJim Harris 
522bb0ec6b3SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++) {
523bb0ec6b3SJim Harris 		qpair = &ctrlr->ioq[i];
524bb0ec6b3SJim Harris 
52529077eb4SWarner Losh 		status.done = 0;
5261eab19cbSAlexander Motin 		nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair,
527955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
528ab0681aaSWarner Losh 		nvme_completion_poll(&status);
529955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
530547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_cq failed!\n");
531bb0ec6b3SJim Harris 			return (ENXIO);
532bb0ec6b3SJim Harris 		}
533bb0ec6b3SJim Harris 
53429077eb4SWarner Losh 		status.done = 0;
535ead7e103SAlexander Motin 		nvme_ctrlr_cmd_create_io_sq(ctrlr, qpair,
536955910a9SJim Harris 		    nvme_completion_poll_cb, &status);
537ab0681aaSWarner Losh 		nvme_completion_poll(&status);
538955910a9SJim Harris 		if (nvme_completion_is_error(&status.cpl)) {
539547d523eSJim Harris 			nvme_printf(ctrlr, "nvme_create_io_sq failed!\n");
540bb0ec6b3SJim Harris 			return (ENXIO);
541bb0ec6b3SJim Harris 		}
542bb0ec6b3SJim Harris 	}
543bb0ec6b3SJim Harris 
544bb0ec6b3SJim Harris 	return (0);
545bb0ec6b3SJim Harris }
546bb0ec6b3SJim Harris 
547bb0ec6b3SJim Harris static int
5484d547561SWarner Losh nvme_ctrlr_delete_qpairs(struct nvme_controller *ctrlr)
5498b1e6ebeSWarner Losh {
5508b1e6ebeSWarner Losh 	struct nvme_completion_poll_status	status;
5519835d216SWarner Losh 	struct nvme_qpair			*qpair;
5529835d216SWarner Losh 
5539835d216SWarner Losh 	for (int i = 0; i < ctrlr->num_io_queues; i++) {
5549835d216SWarner Losh 		qpair = &ctrlr->ioq[i];
5558b1e6ebeSWarner Losh 
5568b1e6ebeSWarner Losh 		status.done = 0;
5575d7fd8f7SWarner Losh 		nvme_ctrlr_cmd_delete_io_sq(ctrlr, qpair,
5588b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
559ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5608b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5615d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_sq failed!\n");
5628b1e6ebeSWarner Losh 			return (ENXIO);
5638b1e6ebeSWarner Losh 		}
5648b1e6ebeSWarner Losh 
5658b1e6ebeSWarner Losh 		status.done = 0;
5668b1e6ebeSWarner Losh 		nvme_ctrlr_cmd_delete_io_cq(ctrlr, qpair,
5678b1e6ebeSWarner Losh 		    nvme_completion_poll_cb, &status);
568ab0681aaSWarner Losh 		nvme_completion_poll(&status);
5698b1e6ebeSWarner Losh 		if (nvme_completion_is_error(&status.cpl)) {
5705d7fd8f7SWarner Losh 			nvme_printf(ctrlr, "nvme_destroy_io_cq failed!\n");
5718b1e6ebeSWarner Losh 			return (ENXIO);
5728b1e6ebeSWarner Losh 		}
5739835d216SWarner Losh 	}
5748b1e6ebeSWarner Losh 
5758b1e6ebeSWarner Losh 	return (0);
5768b1e6ebeSWarner Losh }
5778b1e6ebeSWarner Losh 
5788b1e6ebeSWarner Losh static int
579bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr)
580bb0ec6b3SJim Harris {
581bb0ec6b3SJim Harris 	struct nvme_namespace	*ns;
582696c9502SWarner Losh 	uint32_t 		i;
583bb0ec6b3SJim Harris 
584a8a18dd5SWarner Losh 	for (i = 0; i < min(ctrlr->cdata.nn, NVME_MAX_NAMESPACES); i++) {
585bb0ec6b3SJim Harris 		ns = &ctrlr->ns[i];
586a8a18dd5SWarner Losh 		nvme_ns_construct(ns, i+1, ctrlr);
587bb0ec6b3SJim Harris 	}
588bb0ec6b3SJim Harris 
589bb0ec6b3SJim Harris 	return (0);
590bb0ec6b3SJim Harris }
591bb0ec6b3SJim Harris 
5927588c6ccSWarner Losh static bool
5932868353aSJim Harris is_log_page_id_valid(uint8_t page_id)
5942868353aSJim Harris {
5952868353aSJim Harris 
5962868353aSJim Harris 	switch (page_id) {
5972868353aSJim Harris 	case NVME_LOG_ERROR:
5982868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
5992868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
600f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
6016c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
6026c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
6036c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
6047588c6ccSWarner Losh 		return (true);
6052868353aSJim Harris 	}
6062868353aSJim Harris 
6077588c6ccSWarner Losh 	return (false);
6082868353aSJim Harris }
6092868353aSJim Harris 
6102868353aSJim Harris static uint32_t
6112868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id)
6122868353aSJim Harris {
6132868353aSJim Harris 	uint32_t	log_page_size;
6142868353aSJim Harris 
6152868353aSJim Harris 	switch (page_id) {
6162868353aSJim Harris 	case NVME_LOG_ERROR:
6172868353aSJim Harris 		log_page_size = min(
6182868353aSJim Harris 		    sizeof(struct nvme_error_information_entry) *
6190d787e9bSWojciech Macek 		    (ctrlr->cdata.elpe + 1), NVME_MAX_AER_LOG_SIZE);
6202868353aSJim Harris 		break;
6212868353aSJim Harris 	case NVME_LOG_HEALTH_INFORMATION:
6222868353aSJim Harris 		log_page_size = sizeof(struct nvme_health_information_page);
6232868353aSJim Harris 		break;
6242868353aSJim Harris 	case NVME_LOG_FIRMWARE_SLOT:
6252868353aSJim Harris 		log_page_size = sizeof(struct nvme_firmware_page);
6262868353aSJim Harris 		break;
627f439e3a4SAlexander Motin 	case NVME_LOG_CHANGED_NAMESPACE:
628f439e3a4SAlexander Motin 		log_page_size = sizeof(struct nvme_ns_list);
629f439e3a4SAlexander Motin 		break;
6306c99d132SAlexander Motin 	case NVME_LOG_COMMAND_EFFECT:
6316c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_command_effects_page);
6326c99d132SAlexander Motin 		break;
6336c99d132SAlexander Motin 	case NVME_LOG_RES_NOTIFICATION:
6346c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_res_notification_page);
6356c99d132SAlexander Motin 		break;
6366c99d132SAlexander Motin 	case NVME_LOG_SANITIZE_STATUS:
6376c99d132SAlexander Motin 		log_page_size = sizeof(struct nvme_sanitize_status_page);
6386c99d132SAlexander Motin 		break;
6392868353aSJim Harris 	default:
6402868353aSJim Harris 		log_page_size = 0;
6412868353aSJim Harris 		break;
6422868353aSJim Harris 	}
6432868353aSJim Harris 
6442868353aSJim Harris 	return (log_page_size);
6452868353aSJim Harris }
6462868353aSJim Harris 
6472868353aSJim Harris static void
648bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(struct nvme_controller *ctrlr,
6490d787e9bSWojciech Macek     uint8_t state)
650bb2f67fdSJim Harris {
651bb2f67fdSJim Harris 
6520d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_AVAILABLE_SPARE)
6534f817fcfSWarner Losh 		nvme_printf(ctrlr, "SMART WARNING: available spare space below threshold\n");
654bb2f67fdSJim Harris 
6550d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_TEMPERATURE)
6564f817fcfSWarner Losh 		nvme_printf(ctrlr, "SMART WARNING: temperature above threshold\n");
657bb2f67fdSJim Harris 
6580d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_DEVICE_RELIABILITY)
6594f817fcfSWarner Losh 		nvme_printf(ctrlr, "SMART WARNING: device reliability degraded\n");
660bb2f67fdSJim Harris 
6610d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_READ_ONLY)
6624f817fcfSWarner Losh 		nvme_printf(ctrlr, "SMART WARNING: media placed in read only mode\n");
663bb2f67fdSJim Harris 
6640d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP)
6654f817fcfSWarner Losh 		nvme_printf(ctrlr, "SMART WARNING: volatile memory backup device failed\n");
666bb2f67fdSJim Harris 
6672a2682eeSWarner Losh 	if (state & NVME_CRIT_WARN_ST_PERSISTENT_MEMORY_REGION)
6682a2682eeSWarner Losh 		nvme_printf(ctrlr, "SMART WARNING: persistent memory read only or unreliable\n");
6692a2682eeSWarner Losh 
6700d787e9bSWojciech Macek 	if (state & NVME_CRIT_WARN_ST_RESERVED_MASK)
6714f817fcfSWarner Losh 		nvme_printf(ctrlr, "SMART WARNING: unknown critical warning(s): state = 0x%02x\n",
672c5246cb7SWarner Losh 		    state & NVME_CRIT_WARN_ST_RESERVED_MASK);
6734f817fcfSWarner Losh 
6744f817fcfSWarner Losh 	nvme_ctrlr_devctl(ctrlr, "critical", "SMART_ERROR", "state=0x%02x", state);
675bb2f67fdSJim Harris }
676bb2f67fdSJim Harris 
677bb2f67fdSJim Harris static void
6782868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl)
6792868353aSJim Harris {
6802868353aSJim Harris 	struct nvme_async_event_request		*aer = arg;
681bb2f67fdSJim Harris 	struct nvme_health_information_page	*health_info;
682f439e3a4SAlexander Motin 	struct nvme_ns_list			*nsl;
6830d787e9bSWojciech Macek 	struct nvme_error_information_entry	*err;
6840d787e9bSWojciech Macek 	int i;
6852868353aSJim Harris 
6860d7e13ecSJim Harris 	/*
6870d7e13ecSJim Harris 	 * If the log page fetch for some reason completed with an error,
6880d7e13ecSJim Harris 	 *  don't pass log page data to the consumers.  In practice, this case
6890d7e13ecSJim Harris 	 *  should never happen.
6900d7e13ecSJim Harris 	 */
6910d7e13ecSJim Harris 	if (nvme_completion_is_error(cpl))
6920d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
6930d7e13ecSJim Harris 		    aer->log_page_id, NULL, 0);
694bb2f67fdSJim Harris 	else {
6950d787e9bSWojciech Macek 		/* Convert data to host endian */
6960d787e9bSWojciech Macek 		switch (aer->log_page_id) {
6970d787e9bSWojciech Macek 		case NVME_LOG_ERROR:
6980d787e9bSWojciech Macek 			err = (struct nvme_error_information_entry *)aer->log_page_buffer;
6990d787e9bSWojciech Macek 			for (i = 0; i < (aer->ctrlr->cdata.elpe + 1); i++)
7000d787e9bSWojciech Macek 				nvme_error_information_entry_swapbytes(err++);
7010d787e9bSWojciech Macek 			break;
7020d787e9bSWojciech Macek 		case NVME_LOG_HEALTH_INFORMATION:
7030d787e9bSWojciech Macek 			nvme_health_information_page_swapbytes(
7040d787e9bSWojciech Macek 			    (struct nvme_health_information_page *)aer->log_page_buffer);
7050d787e9bSWojciech Macek 			break;
706f439e3a4SAlexander Motin 		case NVME_LOG_CHANGED_NAMESPACE:
707f439e3a4SAlexander Motin 			nvme_ns_list_swapbytes(
708f439e3a4SAlexander Motin 			    (struct nvme_ns_list *)aer->log_page_buffer);
709f439e3a4SAlexander Motin 			break;
7106c99d132SAlexander Motin 		case NVME_LOG_COMMAND_EFFECT:
7116c99d132SAlexander Motin 			nvme_command_effects_page_swapbytes(
7126c99d132SAlexander Motin 			    (struct nvme_command_effects_page *)aer->log_page_buffer);
7136c99d132SAlexander Motin 			break;
7146c99d132SAlexander Motin 		case NVME_LOG_RES_NOTIFICATION:
7156c99d132SAlexander Motin 			nvme_res_notification_page_swapbytes(
7166c99d132SAlexander Motin 			    (struct nvme_res_notification_page *)aer->log_page_buffer);
7176c99d132SAlexander Motin 			break;
7186c99d132SAlexander Motin 		case NVME_LOG_SANITIZE_STATUS:
7196c99d132SAlexander Motin 			nvme_sanitize_status_page_swapbytes(
7206c99d132SAlexander Motin 			    (struct nvme_sanitize_status_page *)aer->log_page_buffer);
7216c99d132SAlexander Motin 			break;
7220d787e9bSWojciech Macek 		default:
7230d787e9bSWojciech Macek 			break;
7240d787e9bSWojciech Macek 		}
7250d787e9bSWojciech Macek 
726bb2f67fdSJim Harris 		if (aer->log_page_id == NVME_LOG_HEALTH_INFORMATION) {
727bb2f67fdSJim Harris 			health_info = (struct nvme_health_information_page *)
728bb2f67fdSJim Harris 			    aer->log_page_buffer;
729bb2f67fdSJim Harris 			nvme_ctrlr_log_critical_warnings(aer->ctrlr,
730bb2f67fdSJim Harris 			    health_info->critical_warning);
731bb2f67fdSJim Harris 			/*
732bb2f67fdSJim Harris 			 * Critical warnings reported through the
733bb2f67fdSJim Harris 			 *  SMART/health log page are persistent, so
734bb2f67fdSJim Harris 			 *  clear the associated bits in the async event
735bb2f67fdSJim Harris 			 *  config so that we do not receive repeated
736bb2f67fdSJim Harris 			 *  notifications for the same event.
737bb2f67fdSJim Harris 			 */
7380d787e9bSWojciech Macek 			aer->ctrlr->async_event_config &=
7390d787e9bSWojciech Macek 			    ~health_info->critical_warning;
740bb2f67fdSJim Harris 			nvme_ctrlr_cmd_set_async_event_config(aer->ctrlr,
741bb2f67fdSJim Harris 			    aer->ctrlr->async_event_config, NULL, NULL);
742f439e3a4SAlexander Motin 		} else if (aer->log_page_id == NVME_LOG_CHANGED_NAMESPACE &&
743f439e3a4SAlexander Motin 		    !nvme_use_nvd) {
744f439e3a4SAlexander Motin 			nsl = (struct nvme_ns_list *)aer->log_page_buffer;
745f439e3a4SAlexander Motin 			for (i = 0; i < nitems(nsl->ns) && nsl->ns[i] != 0; i++) {
746f439e3a4SAlexander Motin 				if (nsl->ns[i] > NVME_MAX_NAMESPACES)
747f439e3a4SAlexander Motin 					break;
748f439e3a4SAlexander Motin 				nvme_notify_ns(aer->ctrlr, nsl->ns[i]);
749f439e3a4SAlexander Motin 			}
750bb2f67fdSJim Harris 		}
751bb2f67fdSJim Harris 
7520d7e13ecSJim Harris 		/*
7530d7e13ecSJim Harris 		 * Pass the cpl data from the original async event completion,
7540d7e13ecSJim Harris 		 *  not the log page fetch.
7550d7e13ecSJim Harris 		 */
7560d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, &aer->cpl,
7570d7e13ecSJim Harris 		    aer->log_page_id, aer->log_page_buffer, aer->log_page_size);
758bb2f67fdSJim Harris 	}
7592868353aSJim Harris 
7602868353aSJim Harris 	/*
7612868353aSJim Harris 	 * Repost another asynchronous event request to replace the one
7622868353aSJim Harris 	 *  that just completed.
7632868353aSJim Harris 	 */
7642868353aSJim Harris 	nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
7652868353aSJim Harris }
7662868353aSJim Harris 
767bb0ec6b3SJim Harris static void
7680a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl)
7690a0b08ccSJim Harris {
7700a0b08ccSJim Harris 	struct nvme_async_event_request	*aer = arg;
7710a0b08ccSJim Harris 
772ec526ea9SJim Harris 	if (nvme_completion_is_error(cpl)) {
7730a0b08ccSJim Harris 		/*
774ec526ea9SJim Harris 		 *  Do not retry failed async event requests.  This avoids
775ec526ea9SJim Harris 		 *  infinite loops where a new async event request is submitted
776ec526ea9SJim Harris 		 *  to replace the one just failed, only to fail again and
777ec526ea9SJim Harris 		 *  perpetuate the loop.
7780a0b08ccSJim Harris 		 */
7790a0b08ccSJim Harris 		return;
7800a0b08ccSJim Harris 	}
7810a0b08ccSJim Harris 
7822868353aSJim Harris 	/* Associated log page is in bits 23:16 of completion entry dw0. */
783b354bb04SJohn Baldwin 	aer->log_page_id = NVMEV(NVME_ASYNC_EVENT_LOG_PAGE_ID, cpl->cdw0);
7842868353aSJim Harris 
785f439e3a4SAlexander Motin 	nvme_printf(aer->ctrlr, "async event occurred (type 0x%x, info 0x%02x,"
786b354bb04SJohn Baldwin 	    " page 0x%02x)\n", NVMEV(NVME_ASYNC_EVENT_TYPE, cpl->cdw0),
787b354bb04SJohn Baldwin 	    NVMEV(NVME_ASYNC_EVENT_INFO, cpl->cdw0),
788547d523eSJim Harris 	    aer->log_page_id);
789547d523eSJim Harris 
7900d7e13ecSJim Harris 	if (is_log_page_id_valid(aer->log_page_id)) {
7912868353aSJim Harris 		aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr,
7920d7e13ecSJim Harris 		    aer->log_page_id);
7932868353aSJim Harris 		memcpy(&aer->cpl, cpl, sizeof(*cpl));
7940d7e13ecSJim Harris 		nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id,
7952868353aSJim Harris 		    NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer,
7962868353aSJim Harris 		    aer->log_page_size, nvme_ctrlr_async_event_log_page_cb,
7972868353aSJim Harris 		    aer);
7982868353aSJim Harris 		/* Wait to notify consumers until after log page is fetched. */
7992868353aSJim Harris 	} else {
8000d7e13ecSJim Harris 		nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id,
8010d7e13ecSJim Harris 		    NULL, 0);
802038a5ee4SJim Harris 
8030a0b08ccSJim Harris 		/*
8042868353aSJim Harris 		 * Repost another asynchronous event request to replace the one
8052868353aSJim Harris 		 *  that just completed.
8060a0b08ccSJim Harris 		 */
8070a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer);
8080a0b08ccSJim Harris 	}
8092868353aSJim Harris }
8100a0b08ccSJim Harris 
8110a0b08ccSJim Harris static void
8120a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr,
8130a0b08ccSJim Harris     struct nvme_async_event_request *aer)
8140a0b08ccSJim Harris {
8150a0b08ccSJim Harris 	struct nvme_request *req;
8160a0b08ccSJim Harris 
8170a0b08ccSJim Harris 	aer->ctrlr = ctrlr;
8181e526bc4SJim Harris 	req = nvme_allocate_request_null(nvme_ctrlr_async_event_cb, aer);
8190a0b08ccSJim Harris 	aer->req = req;
8200a0b08ccSJim Harris 
8210a0b08ccSJim Harris 	/*
82294143332SJim Harris 	 * Disable timeout here, since asynchronous event requests should by
82394143332SJim Harris 	 *  nature never be timed out.
8240a0b08ccSJim Harris 	 */
8257588c6ccSWarner Losh 	req->timeout = false;
8269544e6dcSChuck Tuffli 	req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST;
8270a0b08ccSJim Harris 	nvme_ctrlr_submit_admin_request(ctrlr, req);
8280a0b08ccSJim Harris }
8290a0b08ccSJim Harris 
8300a0b08ccSJim Harris static void
831bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr)
832bb0ec6b3SJim Harris {
833d5fc9821SJim Harris 	struct nvme_completion_poll_status	status;
8340a0b08ccSJim Harris 	struct nvme_async_event_request		*aer;
8350a0b08ccSJim Harris 	uint32_t				i;
836bb0ec6b3SJim Harris 
837f439e3a4SAlexander Motin 	ctrlr->async_event_config = NVME_CRIT_WARN_ST_AVAILABLE_SPARE |
838f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_DEVICE_RELIABILITY |
839f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_READ_ONLY |
840f439e3a4SAlexander Motin 	    NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP;
841f439e3a4SAlexander Motin 	if (ctrlr->cdata.ver >= NVME_REV(1, 2))
84234a6ad84SWarner Losh 		ctrlr->async_event_config |=
84334a6ad84SWarner Losh 		    ctrlr->cdata.oaes & (NVME_ASYNC_EVENT_NS_ATTRIBUTE |
84434a6ad84SWarner Losh 			NVME_ASYNC_EVENT_FW_ACTIVATE);
845d5fc9821SJim Harris 
84629077eb4SWarner Losh 	status.done = 0;
847d5fc9821SJim Harris 	nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD,
848d5fc9821SJim Harris 	    0, NULL, 0, nvme_completion_poll_cb, &status);
849ab0681aaSWarner Losh 	nvme_completion_poll(&status);
850d5fc9821SJim Harris 	if (nvme_completion_is_error(&status.cpl) ||
851d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0xFFFF ||
852d5fc9821SJim Harris 	    (status.cpl.cdw0 & 0xFFFF) == 0x0000) {
853d5fc9821SJim Harris 		nvme_printf(ctrlr, "temperature threshold not supported\n");
854f439e3a4SAlexander Motin 	} else
855f439e3a4SAlexander Motin 		ctrlr->async_event_config |= NVME_CRIT_WARN_ST_TEMPERATURE;
856d5fc9821SJim Harris 
857bb2f67fdSJim Harris 	nvme_ctrlr_cmd_set_async_event_config(ctrlr,
858bb2f67fdSJim Harris 	    ctrlr->async_event_config, NULL, NULL);
859bb0ec6b3SJim Harris 
860bb0ec6b3SJim Harris 	/* aerl is a zero-based value, so we need to add 1 here. */
8610a0b08ccSJim Harris 	ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1));
862bb0ec6b3SJim Harris 
8630a0b08ccSJim Harris 	for (i = 0; i < ctrlr->num_aers; i++) {
8640a0b08ccSJim Harris 		aer = &ctrlr->aer[i];
8650a0b08ccSJim Harris 		nvme_ctrlr_construct_and_submit_aer(ctrlr, aer);
8660a0b08ccSJim Harris 	}
867bb0ec6b3SJim Harris }
868bb0ec6b3SJim Harris 
869bb0ec6b3SJim Harris static void
870bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr)
871bb0ec6b3SJim Harris {
872bb0ec6b3SJim Harris 
873bb0ec6b3SJim Harris 	ctrlr->int_coal_time = 0;
874bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_time",
875bb0ec6b3SJim Harris 	    &ctrlr->int_coal_time);
876bb0ec6b3SJim Harris 
877bb0ec6b3SJim Harris 	ctrlr->int_coal_threshold = 0;
878bb0ec6b3SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold",
879bb0ec6b3SJim Harris 	    &ctrlr->int_coal_threshold);
880bb0ec6b3SJim Harris 
881bb0ec6b3SJim Harris 	nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time,
882bb0ec6b3SJim Harris 	    ctrlr->int_coal_threshold, NULL, NULL);
883bb0ec6b3SJim Harris }
884bb0ec6b3SJim Harris 
885be34f216SJim Harris static void
88667abaee9SAlexander Motin nvme_ctrlr_hmb_free(struct nvme_controller *ctrlr)
88767abaee9SAlexander Motin {
88867abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
88967abaee9SAlexander Motin 	int i;
89067abaee9SAlexander Motin 
89167abaee9SAlexander Motin 	if (ctrlr->hmb_desc_paddr) {
89267abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map);
89367abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
89467abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
89567abaee9SAlexander Motin 		ctrlr->hmb_desc_paddr = 0;
89667abaee9SAlexander Motin 	}
89767abaee9SAlexander Motin 	if (ctrlr->hmb_desc_tag) {
89867abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_desc_tag);
899b2cdfb72SAlexander Motin 		ctrlr->hmb_desc_tag = NULL;
90067abaee9SAlexander Motin 	}
90167abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
90267abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
90367abaee9SAlexander Motin 		bus_dmamap_unload(ctrlr->hmb_tag, hmbc->hmbc_map);
90467abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
90567abaee9SAlexander Motin 		    hmbc->hmbc_map);
90667abaee9SAlexander Motin 	}
90767abaee9SAlexander Motin 	ctrlr->hmb_nchunks = 0;
90867abaee9SAlexander Motin 	if (ctrlr->hmb_tag) {
90967abaee9SAlexander Motin 		bus_dma_tag_destroy(ctrlr->hmb_tag);
91067abaee9SAlexander Motin 		ctrlr->hmb_tag = NULL;
91167abaee9SAlexander Motin 	}
91267abaee9SAlexander Motin 	if (ctrlr->hmb_chunks) {
91367abaee9SAlexander Motin 		free(ctrlr->hmb_chunks, M_NVME);
91467abaee9SAlexander Motin 		ctrlr->hmb_chunks = NULL;
91567abaee9SAlexander Motin 	}
91667abaee9SAlexander Motin }
91767abaee9SAlexander Motin 
91867abaee9SAlexander Motin static void
91967abaee9SAlexander Motin nvme_ctrlr_hmb_alloc(struct nvme_controller *ctrlr)
92067abaee9SAlexander Motin {
92167abaee9SAlexander Motin 	struct nvme_hmb_chunk *hmbc;
92267abaee9SAlexander Motin 	size_t pref, min, minc, size;
92367abaee9SAlexander Motin 	int err, i;
92467abaee9SAlexander Motin 	uint64_t max;
92567abaee9SAlexander Motin 
9261c7dd40eSAlexander Motin 	/* Limit HMB to 5% of RAM size per device by default. */
9271c7dd40eSAlexander Motin 	max = (uint64_t)physmem * PAGE_SIZE / 20;
92867abaee9SAlexander Motin 	TUNABLE_UINT64_FETCH("hw.nvme.hmb_max", &max);
92967abaee9SAlexander Motin 
9303740a8dbSWarner Losh 	/*
9313740a8dbSWarner Losh 	 * Units of Host Memory Buffer in the Identify info are always in terms
9323740a8dbSWarner Losh 	 * of 4k units.
9333740a8dbSWarner Losh 	 */
934214df80aSWarner Losh 	min = (long long unsigned)ctrlr->cdata.hmmin * NVME_HMB_UNITS;
9356de4e458SAlexander Motin 	if (max == 0 || max < min)
93667abaee9SAlexander Motin 		return;
937214df80aSWarner Losh 	pref = MIN((long long unsigned)ctrlr->cdata.hmpre * NVME_HMB_UNITS, max);
9383740a8dbSWarner Losh 	minc = MAX(ctrlr->cdata.hmminds * NVME_HMB_UNITS, ctrlr->page_size);
93967abaee9SAlexander Motin 	if (min > 0 && ctrlr->cdata.hmmaxd > 0)
94067abaee9SAlexander Motin 		minc = MAX(minc, min / ctrlr->cdata.hmmaxd);
94167abaee9SAlexander Motin 	ctrlr->hmb_chunk = pref;
94267abaee9SAlexander Motin 
94367abaee9SAlexander Motin again:
9443740a8dbSWarner Losh 	/*
9453740a8dbSWarner Losh 	 * However, the chunk sizes, number of chunks, and alignment of chunks
9463740a8dbSWarner Losh 	 * are all based on the current MPS (ctrlr->page_size).
9473740a8dbSWarner Losh 	 */
9483740a8dbSWarner Losh 	ctrlr->hmb_chunk = roundup2(ctrlr->hmb_chunk, ctrlr->page_size);
94967abaee9SAlexander Motin 	ctrlr->hmb_nchunks = howmany(pref, ctrlr->hmb_chunk);
95067abaee9SAlexander Motin 	if (ctrlr->cdata.hmmaxd > 0 && ctrlr->hmb_nchunks > ctrlr->cdata.hmmaxd)
95167abaee9SAlexander Motin 		ctrlr->hmb_nchunks = ctrlr->cdata.hmmaxd;
95267abaee9SAlexander Motin 	ctrlr->hmb_chunks = malloc(sizeof(struct nvme_hmb_chunk) *
95367abaee9SAlexander Motin 	    ctrlr->hmb_nchunks, M_NVME, M_WAITOK);
95467abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
9553740a8dbSWarner Losh 	    ctrlr->page_size, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
95667abaee9SAlexander Motin 	    ctrlr->hmb_chunk, 1, ctrlr->hmb_chunk, 0, NULL, NULL, &ctrlr->hmb_tag);
95767abaee9SAlexander Motin 	if (err != 0) {
95867abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB tag create failed %d\n", err);
95967abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
96067abaee9SAlexander Motin 		return;
96167abaee9SAlexander Motin 	}
96267abaee9SAlexander Motin 
96367abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
96467abaee9SAlexander Motin 		hmbc = &ctrlr->hmb_chunks[i];
96567abaee9SAlexander Motin 		if (bus_dmamem_alloc(ctrlr->hmb_tag,
96667abaee9SAlexander Motin 		    (void **)&hmbc->hmbc_vaddr, BUS_DMA_NOWAIT,
96767abaee9SAlexander Motin 		    &hmbc->hmbc_map)) {
96867abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to alloc HMB\n");
96967abaee9SAlexander Motin 			break;
97067abaee9SAlexander Motin 		}
97167abaee9SAlexander Motin 		if (bus_dmamap_load(ctrlr->hmb_tag, hmbc->hmbc_map,
97267abaee9SAlexander Motin 		    hmbc->hmbc_vaddr, ctrlr->hmb_chunk, nvme_single_map,
97367abaee9SAlexander Motin 		    &hmbc->hmbc_paddr, BUS_DMA_NOWAIT) != 0) {
97467abaee9SAlexander Motin 			bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr,
97567abaee9SAlexander Motin 			    hmbc->hmbc_map);
97667abaee9SAlexander Motin 			nvme_printf(ctrlr, "failed to load HMB\n");
97767abaee9SAlexander Motin 			break;
97867abaee9SAlexander Motin 		}
97967abaee9SAlexander Motin 		bus_dmamap_sync(ctrlr->hmb_tag, hmbc->hmbc_map,
98067abaee9SAlexander Motin 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
98167abaee9SAlexander Motin 	}
98267abaee9SAlexander Motin 
98367abaee9SAlexander Motin 	if (i < ctrlr->hmb_nchunks && i * ctrlr->hmb_chunk < min &&
98467abaee9SAlexander Motin 	    ctrlr->hmb_chunk / 2 >= minc) {
98567abaee9SAlexander Motin 		ctrlr->hmb_nchunks = i;
98667abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
98767abaee9SAlexander Motin 		ctrlr->hmb_chunk /= 2;
98867abaee9SAlexander Motin 		goto again;
98967abaee9SAlexander Motin 	}
99067abaee9SAlexander Motin 	ctrlr->hmb_nchunks = i;
99167abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks * ctrlr->hmb_chunk < min) {
99267abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
99367abaee9SAlexander Motin 		return;
99467abaee9SAlexander Motin 	}
99567abaee9SAlexander Motin 
99667abaee9SAlexander Motin 	size = sizeof(struct nvme_hmb_desc) * ctrlr->hmb_nchunks;
99767abaee9SAlexander Motin 	err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev),
99867abaee9SAlexander Motin 	    16, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
99967abaee9SAlexander Motin 	    size, 1, size, 0, NULL, NULL, &ctrlr->hmb_desc_tag);
100067abaee9SAlexander Motin 	if (err != 0) {
100167abaee9SAlexander Motin 		nvme_printf(ctrlr, "HMB desc tag create failed %d\n", err);
100267abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
100367abaee9SAlexander Motin 		return;
100467abaee9SAlexander Motin 	}
100567abaee9SAlexander Motin 	if (bus_dmamem_alloc(ctrlr->hmb_desc_tag,
100667abaee9SAlexander Motin 	    (void **)&ctrlr->hmb_desc_vaddr, BUS_DMA_WAITOK,
100767abaee9SAlexander Motin 	    &ctrlr->hmb_desc_map)) {
100867abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to alloc HMB desc\n");
100967abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
101067abaee9SAlexander Motin 		return;
101167abaee9SAlexander Motin 	}
101267abaee9SAlexander Motin 	if (bus_dmamap_load(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
101367abaee9SAlexander Motin 	    ctrlr->hmb_desc_vaddr, size, nvme_single_map,
101467abaee9SAlexander Motin 	    &ctrlr->hmb_desc_paddr, BUS_DMA_NOWAIT) != 0) {
101567abaee9SAlexander Motin 		bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr,
101667abaee9SAlexander Motin 		    ctrlr->hmb_desc_map);
101767abaee9SAlexander Motin 		nvme_printf(ctrlr, "failed to load HMB desc\n");
101867abaee9SAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
101967abaee9SAlexander Motin 		return;
102067abaee9SAlexander Motin 	}
102167abaee9SAlexander Motin 
102267abaee9SAlexander Motin 	for (i = 0; i < ctrlr->hmb_nchunks; i++) {
1023d9b7301bSMark Johnston 		memset(&ctrlr->hmb_desc_vaddr[i], 0,
1024d9b7301bSMark Johnston 		    sizeof(struct nvme_hmb_desc));
102567abaee9SAlexander Motin 		ctrlr->hmb_desc_vaddr[i].addr =
102667abaee9SAlexander Motin 		    htole64(ctrlr->hmb_chunks[i].hmbc_paddr);
10273740a8dbSWarner Losh 		ctrlr->hmb_desc_vaddr[i].size = htole32(ctrlr->hmb_chunk / ctrlr->page_size);
102867abaee9SAlexander Motin 	}
102967abaee9SAlexander Motin 	bus_dmamap_sync(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map,
103067abaee9SAlexander Motin 	    BUS_DMASYNC_PREWRITE);
103167abaee9SAlexander Motin 
103267abaee9SAlexander Motin 	nvme_printf(ctrlr, "Allocated %lluMB host memory buffer\n",
103367abaee9SAlexander Motin 	    (long long unsigned)ctrlr->hmb_nchunks * ctrlr->hmb_chunk
103467abaee9SAlexander Motin 	    / 1024 / 1024);
103567abaee9SAlexander Motin }
103667abaee9SAlexander Motin 
103767abaee9SAlexander Motin static void
103867abaee9SAlexander Motin nvme_ctrlr_hmb_enable(struct nvme_controller *ctrlr, bool enable, bool memret)
103967abaee9SAlexander Motin {
104067abaee9SAlexander Motin 	struct nvme_completion_poll_status	status;
104167abaee9SAlexander Motin 	uint32_t cdw11;
104267abaee9SAlexander Motin 
104367abaee9SAlexander Motin 	cdw11 = 0;
104467abaee9SAlexander Motin 	if (enable)
104567abaee9SAlexander Motin 		cdw11 |= 1;
104667abaee9SAlexander Motin 	if (memret)
104767abaee9SAlexander Motin 		cdw11 |= 2;
104867abaee9SAlexander Motin 	status.done = 0;
104967abaee9SAlexander Motin 	nvme_ctrlr_cmd_set_feature(ctrlr, NVME_FEAT_HOST_MEMORY_BUFFER, cdw11,
10503740a8dbSWarner Losh 	    ctrlr->hmb_nchunks * ctrlr->hmb_chunk / ctrlr->page_size,
10513740a8dbSWarner Losh 	    ctrlr->hmb_desc_paddr, ctrlr->hmb_desc_paddr >> 32,
10523740a8dbSWarner Losh 	    ctrlr->hmb_nchunks, NULL, 0,
105367abaee9SAlexander Motin 	    nvme_completion_poll_cb, &status);
105467abaee9SAlexander Motin 	nvme_completion_poll(&status);
105567abaee9SAlexander Motin 	if (nvme_completion_is_error(&status.cpl))
105667abaee9SAlexander Motin 		nvme_printf(ctrlr, "nvme_ctrlr_hmb_enable failed!\n");
105767abaee9SAlexander Motin }
105867abaee9SAlexander Motin 
105967abaee9SAlexander Motin static void
10604d547561SWarner Losh nvme_ctrlr_start(void *ctrlr_arg, bool resetting)
1061bb0ec6b3SJim Harris {
1062bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = ctrlr_arg;
10632b647da7SJim Harris 	uint32_t old_num_io_queues;
1064b846efd7SJim Harris 	int i;
1065b846efd7SJim Harris 
1066bad42df9SColin Percival 	TSENTER();
1067bad42df9SColin Percival 
10682b647da7SJim Harris 	/*
10692b647da7SJim Harris 	 * Only reset adminq here when we are restarting the
10702b647da7SJim Harris 	 *  controller after a reset.  During initialization,
10712b647da7SJim Harris 	 *  we have already submitted admin commands to get
10722b647da7SJim Harris 	 *  the number of I/O queues supported, so cannot reset
10732b647da7SJim Harris 	 *  the adminq again here.
10742b647da7SJim Harris 	 */
1075ac90f70dSAlexander Motin 	if (resetting) {
1076cb5b7c13SJim Harris 		nvme_qpair_reset(&ctrlr->adminq);
1077ac90f70dSAlexander Motin 		nvme_admin_qpair_enable(&ctrlr->adminq);
1078ac90f70dSAlexander Motin 	}
10792b647da7SJim Harris 
1080701267adSAlexander Motin 	if (ctrlr->ioq != NULL) {
1081cb5b7c13SJim Harris 		for (i = 0; i < ctrlr->num_io_queues; i++)
1082cb5b7c13SJim Harris 			nvme_qpair_reset(&ctrlr->ioq[i]);
1083701267adSAlexander Motin 	}
1084cb5b7c13SJim Harris 
1085701267adSAlexander Motin 	/*
1086701267adSAlexander Motin 	 * If it was a reset on initialization command timeout, just
1087701267adSAlexander Motin 	 * return here, letting initialization code fail gracefully.
1088701267adSAlexander Motin 	 */
1089701267adSAlexander Motin 	if (resetting && !ctrlr->is_initialized)
1090701267adSAlexander Motin 		return;
1091701267adSAlexander Motin 
1092ac90f70dSAlexander Motin 	if (resetting && nvme_ctrlr_identify(ctrlr) != 0) {
1093232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1094be34f216SJim Harris 		return;
1095232e2edbSJim Harris 	}
1096bb0ec6b3SJim Harris 
10972b647da7SJim Harris 	/*
10982b647da7SJim Harris 	 * The number of qpairs are determined during controller initialization,
10992b647da7SJim Harris 	 *  including using NVMe SET_FEATURES/NUMBER_OF_QUEUES to determine the
11002b647da7SJim Harris 	 *  HW limit.  We call SET_FEATURES again here so that it gets called
11012b647da7SJim Harris 	 *  after any reset for controllers that depend on the driver to
11022b647da7SJim Harris 	 *  explicit specify how many queues it will use.  This value should
11032b647da7SJim Harris 	 *  never change between resets, so panic if somehow that does happen.
11042b647da7SJim Harris 	 */
11054d547561SWarner Losh 	if (resetting) {
11062b647da7SJim Harris 		old_num_io_queues = ctrlr->num_io_queues;
1107232e2edbSJim Harris 		if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) {
1108232e2edbSJim Harris 			nvme_ctrlr_fail(ctrlr);
1109be34f216SJim Harris 			return;
1110232e2edbSJim Harris 		}
1111bb0ec6b3SJim Harris 
11122b647da7SJim Harris 		if (old_num_io_queues != ctrlr->num_io_queues) {
11137b036d77SJim Harris 			panic("num_io_queues changed from %u to %u",
11147b036d77SJim Harris 			      old_num_io_queues, ctrlr->num_io_queues);
11157b036d77SJim Harris 		}
11162b647da7SJim Harris 	}
11172b647da7SJim Harris 
111867abaee9SAlexander Motin 	if (ctrlr->cdata.hmpre > 0 && ctrlr->hmb_nchunks == 0) {
111967abaee9SAlexander Motin 		nvme_ctrlr_hmb_alloc(ctrlr);
112067abaee9SAlexander Motin 		if (ctrlr->hmb_nchunks > 0)
112167abaee9SAlexander Motin 			nvme_ctrlr_hmb_enable(ctrlr, true, false);
112267abaee9SAlexander Motin 	} else if (ctrlr->hmb_nchunks > 0)
112367abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, true, true);
112467abaee9SAlexander Motin 
1125232e2edbSJim Harris 	if (nvme_ctrlr_create_qpairs(ctrlr) != 0) {
1126232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1127be34f216SJim Harris 		return;
1128232e2edbSJim Harris 	}
1129bb0ec6b3SJim Harris 
1130232e2edbSJim Harris 	if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) {
1131232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
1132be34f216SJim Harris 		return;
1133232e2edbSJim Harris 	}
1134bb0ec6b3SJim Harris 
1135bb0ec6b3SJim Harris 	nvme_ctrlr_configure_aer(ctrlr);
1136bb0ec6b3SJim Harris 	nvme_ctrlr_configure_int_coalescing(ctrlr);
1137bb0ec6b3SJim Harris 
1138b846efd7SJim Harris 	for (i = 0; i < ctrlr->num_io_queues; i++)
1139b846efd7SJim Harris 		nvme_io_qpair_enable(&ctrlr->ioq[i]);
1140bad42df9SColin Percival 	TSEXIT();
1141bb0ec6b3SJim Harris }
1142bb0ec6b3SJim Harris 
1143be34f216SJim Harris void
1144be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg)
1145be34f216SJim Harris {
1146be34f216SJim Harris 	struct nvme_controller *ctrlr = arg;
114766e59850SWarner Losh 
1148bad42df9SColin Percival 	TSENTER();
1149bad42df9SColin Percival 
1150701267adSAlexander Motin 	if (nvme_ctrlr_hw_reset(ctrlr) != 0) {
1151701267adSAlexander Motin fail:
115266e59850SWarner Losh 		nvme_ctrlr_fail(ctrlr);
115392390644SAlexander Motin 		config_intrhook_disestablish(&ctrlr->config_hook);
115466e59850SWarner Losh 		return;
115566e59850SWarner Losh 	}
115666e59850SWarner Losh 
11572b647da7SJim Harris 	nvme_qpair_reset(&ctrlr->adminq);
11582b647da7SJim Harris 	nvme_admin_qpair_enable(&ctrlr->adminq);
11592b647da7SJim Harris 
1160ac90f70dSAlexander Motin 	if (nvme_ctrlr_identify(ctrlr) == 0 &&
1161ac90f70dSAlexander Motin 	    nvme_ctrlr_set_num_qpairs(ctrlr) == 0 &&
11622b647da7SJim Harris 	    nvme_ctrlr_construct_io_qpairs(ctrlr) == 0)
11634d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, false);
11642b647da7SJim Harris 	else
1165701267adSAlexander Motin 		goto fail;
11662b647da7SJim Harris 
11672b647da7SJim Harris 	nvme_sysctl_initialize_ctrlr(ctrlr);
1168be34f216SJim Harris 	config_intrhook_disestablish(&ctrlr->config_hook);
1169496a2752SJim Harris 
1170496a2752SJim Harris 	ctrlr->is_initialized = 1;
1171496a2752SJim Harris 	nvme_notify_new_controller(ctrlr);
1172bad42df9SColin Percival 	TSEXIT();
1173b846efd7SJim Harris }
1174b846efd7SJim Harris 
1175bb0ec6b3SJim Harris static void
117648ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending)
117712d191ecSJim Harris {
117812d191ecSJim Harris 	struct nvme_controller	*ctrlr = arg;
117948ce3178SJim Harris 	int			status;
118012d191ecSJim Harris 
11814f817fcfSWarner Losh 	nvme_ctrlr_devctl_log(ctrlr, "RESET", "event=\"start\"");
118248ce3178SJim Harris 	status = nvme_ctrlr_hw_reset(ctrlr);
11835cdedf67SWarner Losh 	if (status == 0) {
11845cdedf67SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "RESET", "event=\"success\"");
11854d547561SWarner Losh 		nvme_ctrlr_start(ctrlr, true);
11865cdedf67SWarner Losh 	} else {
11875cdedf67SWarner Losh 		nvme_ctrlr_devctl_log(ctrlr, "RESET", "event=\"timed_out\"");
1188232e2edbSJim Harris 		nvme_ctrlr_fail(ctrlr);
11895cdedf67SWarner Losh 	}
1190f37c22a3SJim Harris 
1191f37c22a3SJim Harris 	atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
119212d191ecSJim Harris }
119312d191ecSJim Harris 
1194bb1c7be4SWarner Losh /*
1195bb1c7be4SWarner Losh  * Poll all the queues enabled on the device for completion.
1196bb1c7be4SWarner Losh  */
1197bb1c7be4SWarner Losh void
1198bb1c7be4SWarner Losh nvme_ctrlr_poll(struct nvme_controller *ctrlr)
1199bb1c7be4SWarner Losh {
1200bb1c7be4SWarner Losh 	int i;
1201bb1c7be4SWarner Losh 
1202bb1c7be4SWarner Losh 	nvme_qpair_process_completions(&ctrlr->adminq);
1203bb1c7be4SWarner Losh 
1204bb1c7be4SWarner Losh 	for (i = 0; i < ctrlr->num_io_queues; i++)
1205bb1c7be4SWarner Losh 		if (ctrlr->ioq && ctrlr->ioq[i].cpl)
1206bb1c7be4SWarner Losh 			nvme_qpair_process_completions(&ctrlr->ioq[i]);
1207bb1c7be4SWarner Losh }
1208bb1c7be4SWarner Losh 
1209bb1c7be4SWarner Losh /*
12104d547561SWarner Losh  * Poll the single-vector interrupt case: num_io_queues will be 1 and
1211bb1c7be4SWarner Losh  * there's only a single vector. While we're polling, we mask further
1212bb1c7be4SWarner Losh  * interrupts in the controller.
1213bb1c7be4SWarner Losh  */
1214f24c011bSWarner Losh void
1215e3bdf3daSAlexander Motin nvme_ctrlr_shared_handler(void *arg)
1216bb0ec6b3SJim Harris {
1217bb0ec6b3SJim Harris 	struct nvme_controller *ctrlr = arg;
1218bb0ec6b3SJim Harris 
12194d6abcb1SJim Harris 	nvme_mmio_write_4(ctrlr, intms, 1);
1220bb1c7be4SWarner Losh 	nvme_ctrlr_poll(ctrlr);
1221bb0ec6b3SJim Harris 	nvme_mmio_write_4(ctrlr, intmc, 1);
1222bb0ec6b3SJim Harris }
1223bb0ec6b3SJim Harris 
12247c3f19d7SJim Harris static void
12257c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl)
12267c3f19d7SJim Harris {
12277c3f19d7SJim Harris 	struct nvme_pt_command *pt = arg;
1228c252f637SAlexander Motin 	struct mtx *mtx = pt->driver_lock;
12290d787e9bSWojciech Macek 	uint16_t status;
12307c3f19d7SJim Harris 
12317c3f19d7SJim Harris 	bzero(&pt->cpl, sizeof(pt->cpl));
12327c3f19d7SJim Harris 	pt->cpl.cdw0 = cpl->cdw0;
12330d787e9bSWojciech Macek 
12340d787e9bSWojciech Macek 	status = cpl->status;
12358488fc41SJohn Baldwin 	status &= ~NVMEM(NVME_STATUS_P);
12360d787e9bSWojciech Macek 	pt->cpl.status = status;
12377c3f19d7SJim Harris 
1238c252f637SAlexander Motin 	mtx_lock(mtx);
1239c252f637SAlexander Motin 	pt->driver_lock = NULL;
12407c3f19d7SJim Harris 	wakeup(pt);
1241c252f637SAlexander Motin 	mtx_unlock(mtx);
12427c3f19d7SJim Harris }
12437c3f19d7SJim Harris 
12447c3f19d7SJim Harris int
12457c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
12467c3f19d7SJim Harris     struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer,
12477c3f19d7SJim Harris     int is_admin_cmd)
12487c3f19d7SJim Harris {
12497c3f19d7SJim Harris 	struct nvme_request	*req;
12507c3f19d7SJim Harris 	struct mtx		*mtx;
12517c3f19d7SJim Harris 	struct buf		*buf = NULL;
12527c3f19d7SJim Harris 	int			ret = 0;
12537c3f19d7SJim Harris 
12547b68ae1eSJim Harris 	if (pt->len > 0) {
12557b68ae1eSJim Harris 		if (pt->len > ctrlr->max_xfer_size) {
12567b68ae1eSJim Harris 			nvme_printf(ctrlr, "pt->len (%d) "
12577b68ae1eSJim Harris 			    "exceeds max_xfer_size (%d)\n", pt->len,
12587b68ae1eSJim Harris 			    ctrlr->max_xfer_size);
12597b68ae1eSJim Harris 			return EIO;
12607b68ae1eSJim Harris 		}
12617c3f19d7SJim Harris 		if (is_user_buffer) {
12627c3f19d7SJim Harris 			/*
12637c3f19d7SJim Harris 			 * Ensure the user buffer is wired for the duration of
12644d547561SWarner Losh 			 *  this pass-through command.
12657c3f19d7SJim Harris 			 */
12667c3f19d7SJim Harris 			PHOLD(curproc);
1267756a5412SGleb Smirnoff 			buf = uma_zalloc(pbuf_zone, M_WAITOK);
12687c3f19d7SJim Harris 			buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE;
126944ca4575SBrooks Davis 			if (vmapbuf(buf, pt->buf, pt->len, 1) < 0) {
12707c3f19d7SJim Harris 				ret = EFAULT;
12717c3f19d7SJim Harris 				goto err;
12727c3f19d7SJim Harris 			}
12737c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(buf->b_data, pt->len,
12747c3f19d7SJim Harris 			    nvme_pt_done, pt);
12757c3f19d7SJim Harris 		} else
12767c3f19d7SJim Harris 			req = nvme_allocate_request_vaddr(pt->buf, pt->len,
12777c3f19d7SJim Harris 			    nvme_pt_done, pt);
12787b68ae1eSJim Harris 	} else
12797c3f19d7SJim Harris 		req = nvme_allocate_request_null(nvme_pt_done, pt);
12807c3f19d7SJim Harris 
12810d787e9bSWojciech Macek 	/* Assume user space already converted to little-endian */
12829544e6dcSChuck Tuffli 	req->cmd.opc = pt->cmd.opc;
12839544e6dcSChuck Tuffli 	req->cmd.fuse = pt->cmd.fuse;
128491182bcfSWarner Losh 	req->cmd.rsvd2 = pt->cmd.rsvd2;
128591182bcfSWarner Losh 	req->cmd.rsvd3 = pt->cmd.rsvd3;
12867c3f19d7SJim Harris 	req->cmd.cdw10 = pt->cmd.cdw10;
12877c3f19d7SJim Harris 	req->cmd.cdw11 = pt->cmd.cdw11;
12887c3f19d7SJim Harris 	req->cmd.cdw12 = pt->cmd.cdw12;
12897c3f19d7SJim Harris 	req->cmd.cdw13 = pt->cmd.cdw13;
12907c3f19d7SJim Harris 	req->cmd.cdw14 = pt->cmd.cdw14;
12917c3f19d7SJim Harris 	req->cmd.cdw15 = pt->cmd.cdw15;
12927c3f19d7SJim Harris 
12930d787e9bSWojciech Macek 	req->cmd.nsid = htole32(nsid);
12947c3f19d7SJim Harris 
1295c252f637SAlexander Motin 	mtx = mtx_pool_find(mtxpool_sleep, pt);
12967c3f19d7SJim Harris 	pt->driver_lock = mtx;
12977c3f19d7SJim Harris 
12987c3f19d7SJim Harris 	if (is_admin_cmd)
12997c3f19d7SJim Harris 		nvme_ctrlr_submit_admin_request(ctrlr, req);
13007c3f19d7SJim Harris 	else
13017c3f19d7SJim Harris 		nvme_ctrlr_submit_io_request(ctrlr, req);
13027c3f19d7SJim Harris 
1303c252f637SAlexander Motin 	mtx_lock(mtx);
1304c252f637SAlexander Motin 	while (pt->driver_lock != NULL)
13057c3f19d7SJim Harris 		mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0);
13067c3f19d7SJim Harris 	mtx_unlock(mtx);
13077c3f19d7SJim Harris 
13087c3f19d7SJim Harris 	if (buf != NULL) {
13097ea866ebSDavid Sloan 		vunmapbuf(buf);
13107ea866ebSDavid Sloan err:
1311756a5412SGleb Smirnoff 		uma_zfree(pbuf_zone, buf);
13127c3f19d7SJim Harris 		PRELE(curproc);
13137c3f19d7SJim Harris 	}
13147c3f19d7SJim Harris 
13157c3f19d7SJim Harris 	return (ret);
13167c3f19d7SJim Harris }
13177c3f19d7SJim Harris 
1318*1bce7cd8SWarner Losh static void
1319*1bce7cd8SWarner Losh nvme_npc_done(void *arg, const struct nvme_completion *cpl)
1320*1bce7cd8SWarner Losh {
1321*1bce7cd8SWarner Losh 	struct nvme_passthru_cmd *npc = arg;
1322*1bce7cd8SWarner Losh 	struct mtx *mtx = (void *)(uintptr_t)npc->metadata;
1323*1bce7cd8SWarner Losh 
1324*1bce7cd8SWarner Losh 	npc->result = cpl->cdw0;	/* cpl in host order by now */
1325*1bce7cd8SWarner Losh 	mtx_lock(mtx);
1326*1bce7cd8SWarner Losh 	npc->metadata = 0;
1327*1bce7cd8SWarner Losh 	wakeup(npc);
1328*1bce7cd8SWarner Losh 	mtx_unlock(mtx);
1329*1bce7cd8SWarner Losh }
1330*1bce7cd8SWarner Losh 
1331*1bce7cd8SWarner Losh /* XXX refactor? */
1332*1bce7cd8SWarner Losh 
1333*1bce7cd8SWarner Losh int
1334*1bce7cd8SWarner Losh nvme_ctrlr_linux_passthru_cmd(struct nvme_controller *ctrlr,
1335*1bce7cd8SWarner Losh     struct nvme_passthru_cmd *npc, uint32_t nsid, bool is_user, bool is_admin)
1336*1bce7cd8SWarner Losh {
1337*1bce7cd8SWarner Losh 	struct nvme_request	*req;
1338*1bce7cd8SWarner Losh 	struct mtx		*mtx;
1339*1bce7cd8SWarner Losh 	struct buf		*buf = NULL;
1340*1bce7cd8SWarner Losh 	int			ret = 0;
1341*1bce7cd8SWarner Losh 
1342*1bce7cd8SWarner Losh 	/*
1343*1bce7cd8SWarner Losh 	 * We don't support metadata.
1344*1bce7cd8SWarner Losh 	 */
1345*1bce7cd8SWarner Losh 	if (npc->metadata != 0 || npc->metadata_len != 0)
1346*1bce7cd8SWarner Losh 		return (EIO);
1347*1bce7cd8SWarner Losh 
1348*1bce7cd8SWarner Losh 	if (npc->data_len > 0 && npc->addr != 0) {
1349*1bce7cd8SWarner Losh 		if (npc->data_len > ctrlr->max_xfer_size) {
1350*1bce7cd8SWarner Losh 			nvme_printf(ctrlr,
1351*1bce7cd8SWarner Losh 			    "npc->data_len (%d) exceeds max_xfer_size (%d)\n",
1352*1bce7cd8SWarner Losh 			    npc->data_len, ctrlr->max_xfer_size);
1353*1bce7cd8SWarner Losh 			return (EIO);
1354*1bce7cd8SWarner Losh 		}
1355*1bce7cd8SWarner Losh 		/* We only support data out or data in commands, but not both at once. */
1356*1bce7cd8SWarner Losh 		if ((npc->opcode & 0x3) == 0 || (npc->opcode & 0x3) == 3)
1357*1bce7cd8SWarner Losh 			return (EINVAL);
1358*1bce7cd8SWarner Losh 		if (is_user) {
1359*1bce7cd8SWarner Losh 			/*
1360*1bce7cd8SWarner Losh 			 * Ensure the user buffer is wired for the duration of
1361*1bce7cd8SWarner Losh 			 *  this pass-through command.
1362*1bce7cd8SWarner Losh 			 */
1363*1bce7cd8SWarner Losh 			PHOLD(curproc);
1364*1bce7cd8SWarner Losh 			buf = uma_zalloc(pbuf_zone, M_WAITOK);
1365*1bce7cd8SWarner Losh 			buf->b_iocmd = npc->opcode & 1 ? BIO_WRITE : BIO_READ;
1366*1bce7cd8SWarner Losh 			if (vmapbuf(buf, (void *)npc->addr, npc->data_len, 1) < 0) {
1367*1bce7cd8SWarner Losh 				ret = EFAULT;
1368*1bce7cd8SWarner Losh 				goto err;
1369*1bce7cd8SWarner Losh 			}
1370*1bce7cd8SWarner Losh 			req = nvme_allocate_request_vaddr(buf->b_data, npc->data_len,
1371*1bce7cd8SWarner Losh 			    nvme_npc_done, npc);
1372*1bce7cd8SWarner Losh 		} else
1373*1bce7cd8SWarner Losh 			req = nvme_allocate_request_vaddr((void *)npc->addr, npc->data_len,
1374*1bce7cd8SWarner Losh 			    nvme_npc_done, npc);
1375*1bce7cd8SWarner Losh 	} else
1376*1bce7cd8SWarner Losh 		req = nvme_allocate_request_null(nvme_npc_done, npc);
1377*1bce7cd8SWarner Losh 
1378*1bce7cd8SWarner Losh 	req->cmd.opc = npc->opcode;
1379*1bce7cd8SWarner Losh 	req->cmd.fuse = npc->flags;
1380*1bce7cd8SWarner Losh 	req->cmd.rsvd2 = htole16(npc->cdw2);
1381*1bce7cd8SWarner Losh 	req->cmd.rsvd3 = htole16(npc->cdw3);
1382*1bce7cd8SWarner Losh 	req->cmd.cdw10 = htole32(npc->cdw10);
1383*1bce7cd8SWarner Losh 	req->cmd.cdw11 = htole32(npc->cdw11);
1384*1bce7cd8SWarner Losh 	req->cmd.cdw12 = htole32(npc->cdw12);
1385*1bce7cd8SWarner Losh 	req->cmd.cdw13 = htole32(npc->cdw13);
1386*1bce7cd8SWarner Losh 	req->cmd.cdw14 = htole32(npc->cdw14);
1387*1bce7cd8SWarner Losh 	req->cmd.cdw15 = htole32(npc->cdw15);
1388*1bce7cd8SWarner Losh 
1389*1bce7cd8SWarner Losh 	req->cmd.nsid = htole32(nsid);
1390*1bce7cd8SWarner Losh 
1391*1bce7cd8SWarner Losh 	mtx = mtx_pool_find(mtxpool_sleep, npc);
1392*1bce7cd8SWarner Losh 	npc->metadata = (uintptr_t) mtx;
1393*1bce7cd8SWarner Losh 
1394*1bce7cd8SWarner Losh 	/* XXX no timeout passed down */
1395*1bce7cd8SWarner Losh 	if (is_admin)
1396*1bce7cd8SWarner Losh 		nvme_ctrlr_submit_admin_request(ctrlr, req);
1397*1bce7cd8SWarner Losh 	else
1398*1bce7cd8SWarner Losh 		nvme_ctrlr_submit_io_request(ctrlr, req);
1399*1bce7cd8SWarner Losh 
1400*1bce7cd8SWarner Losh 	mtx_lock(mtx);
1401*1bce7cd8SWarner Losh 	while (npc->metadata != 0)
1402*1bce7cd8SWarner Losh 		mtx_sleep(npc, mtx, PRIBIO, "nvme_npc", 0);
1403*1bce7cd8SWarner Losh 	mtx_unlock(mtx);
1404*1bce7cd8SWarner Losh 
1405*1bce7cd8SWarner Losh 	if (buf != NULL) {
1406*1bce7cd8SWarner Losh 		vunmapbuf(buf);
1407*1bce7cd8SWarner Losh err:
1408*1bce7cd8SWarner Losh 		uma_zfree(pbuf_zone, buf);
1409*1bce7cd8SWarner Losh 		PRELE(curproc);
1410*1bce7cd8SWarner Losh 	}
1411*1bce7cd8SWarner Losh 
1412*1bce7cd8SWarner Losh 	return (ret);
1413*1bce7cd8SWarner Losh }
1414*1bce7cd8SWarner Losh 
1415bb0ec6b3SJim Harris static int
1416bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag,
1417bb0ec6b3SJim Harris     struct thread *td)
1418bb0ec6b3SJim Harris {
1419bb0ec6b3SJim Harris 	struct nvme_controller			*ctrlr;
14207c3f19d7SJim Harris 	struct nvme_pt_command			*pt;
1421bb0ec6b3SJim Harris 
1422bb0ec6b3SJim Harris 	ctrlr = cdev->si_drv1;
1423bb0ec6b3SJim Harris 
1424bb0ec6b3SJim Harris 	switch (cmd) {
1425*1bce7cd8SWarner Losh 	case NVME_IOCTL_RESET: /* Linux compat */
1426b846efd7SJim Harris 	case NVME_RESET_CONTROLLER:
1427b846efd7SJim Harris 		nvme_ctrlr_reset(ctrlr);
1428b846efd7SJim Harris 		break;
14297c3f19d7SJim Harris 	case NVME_PASSTHROUGH_CMD:
14307c3f19d7SJim Harris 		pt = (struct nvme_pt_command *)arg;
14310d787e9bSWojciech Macek 		return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, le32toh(pt->cmd.nsid),
14327c3f19d7SJim Harris 		    1 /* is_user_buffer */, 1 /* is_admin_cmd */));
1433a7bf63beSAlexander Motin 	case NVME_GET_NSID:
1434a7bf63beSAlexander Motin 	{
1435a7bf63beSAlexander Motin 		struct nvme_get_nsid *gnsid = (struct nvme_get_nsid *)arg;
1436da4230afSJohn Baldwin 		strlcpy(gnsid->cdev, device_get_nameunit(ctrlr->dev),
1437a7bf63beSAlexander Motin 		    sizeof(gnsid->cdev));
1438a7bf63beSAlexander Motin 		gnsid->nsid = 0;
1439a7bf63beSAlexander Motin 		break;
1440a7bf63beSAlexander Motin 	}
1441e32d47f3SDavid Bright 	case NVME_GET_MAX_XFER_SIZE:
1442e32d47f3SDavid Bright 		*(uint64_t *)arg = ctrlr->max_xfer_size;
1443e32d47f3SDavid Bright 		break;
1444*1bce7cd8SWarner Losh 	/* Linux Compatible (see nvme_linux.h) */
1445*1bce7cd8SWarner Losh 	case NVME_IOCTL_ID:
1446*1bce7cd8SWarner Losh 		td->td_retval[0] = 0xfffffffful;
1447*1bce7cd8SWarner Losh 		return (0);
1448*1bce7cd8SWarner Losh 
1449*1bce7cd8SWarner Losh 	case NVME_IOCTL_ADMIN_CMD:
1450*1bce7cd8SWarner Losh 	case NVME_IOCTL_IO_CMD: {
1451*1bce7cd8SWarner Losh 		struct nvme_passthru_cmd *npc = (struct nvme_passthru_cmd *)arg;
1452*1bce7cd8SWarner Losh 
1453*1bce7cd8SWarner Losh 		return (nvme_ctrlr_linux_passthru_cmd(ctrlr, npc, npc->nsid, true,
1454*1bce7cd8SWarner Losh 		    cmd == NVME_IOCTL_ADMIN_CMD));
1455*1bce7cd8SWarner Losh 	}
1456*1bce7cd8SWarner Losh 
1457bb0ec6b3SJim Harris 	default:
1458bb0ec6b3SJim Harris 		return (ENOTTY);
1459bb0ec6b3SJim Harris 	}
1460bb0ec6b3SJim Harris 
1461bb0ec6b3SJim Harris 	return (0);
1462bb0ec6b3SJim Harris }
1463bb0ec6b3SJim Harris 
1464bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = {
1465bb0ec6b3SJim Harris 	.d_version =	D_VERSION,
1466bb0ec6b3SJim Harris 	.d_flags =	0,
1467bb0ec6b3SJim Harris 	.d_ioctl =	nvme_ctrlr_ioctl
1468bb0ec6b3SJim Harris };
1469bb0ec6b3SJim Harris 
1470bb0ec6b3SJim Harris int
1471bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev)
1472bb0ec6b3SJim Harris {
1473e134ecdcSAlexander Motin 	struct make_dev_args	md_args;
14740d787e9bSWojciech Macek 	uint32_t	cap_lo;
14750d787e9bSWojciech Macek 	uint32_t	cap_hi;
14760bed3eabSAlexander Motin 	uint32_t	to, vs, pmrcap;
1477f42ca756SJim Harris 	int		status, timeout_period;
1478bb0ec6b3SJim Harris 
1479bb0ec6b3SJim Harris 	ctrlr->dev = dev;
1480bb0ec6b3SJim Harris 
1481a90b8104SJim Harris 	mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF);
14821eab19cbSAlexander Motin 	if (bus_get_domain(dev, &ctrlr->domain) != 0)
14831eab19cbSAlexander Motin 		ctrlr->domain = 0;
1484a90b8104SJim Harris 
14856af6a52eSWarner Losh 	ctrlr->cap_lo = cap_lo = nvme_mmio_read_4(ctrlr, cap_lo);
1486c44441f8SAlexander Motin 	if (bootverbose) {
1487c44441f8SAlexander Motin 		device_printf(dev, "CapLo: 0x%08x: MQES %u%s%s%s%s, TO %u\n",
1488c44441f8SAlexander Motin 		    cap_lo, NVME_CAP_LO_MQES(cap_lo),
1489c44441f8SAlexander Motin 		    NVME_CAP_LO_CQR(cap_lo) ? ", CQR" : "",
1490c44441f8SAlexander Motin 		    NVME_CAP_LO_AMS(cap_lo) ? ", AMS" : "",
1491c44441f8SAlexander Motin 		    (NVME_CAP_LO_AMS(cap_lo) & 0x1) ? " WRRwUPC" : "",
1492c44441f8SAlexander Motin 		    (NVME_CAP_LO_AMS(cap_lo) & 0x2) ? " VS" : "",
1493c44441f8SAlexander Motin 		    NVME_CAP_LO_TO(cap_lo));
1494c44441f8SAlexander Motin 	}
14956af6a52eSWarner Losh 	ctrlr->cap_hi = cap_hi = nvme_mmio_read_4(ctrlr, cap_hi);
1496c44441f8SAlexander Motin 	if (bootverbose) {
1497c44441f8SAlexander Motin 		device_printf(dev, "CapHi: 0x%08x: DSTRD %u%s, CSS %x%s, "
1498b46c7b1eSAlexander Motin 		    "CPS %x, MPSMIN %u, MPSMAX %u%s%s%s%s%s\n", cap_hi,
1499c44441f8SAlexander Motin 		    NVME_CAP_HI_DSTRD(cap_hi),
15000bed3eabSAlexander Motin 		    NVME_CAP_HI_NSSRS(cap_hi) ? ", NSSRS" : "",
1501c44441f8SAlexander Motin 		    NVME_CAP_HI_CSS(cap_hi),
15020bed3eabSAlexander Motin 		    NVME_CAP_HI_BPS(cap_hi) ? ", BPS" : "",
1503b46c7b1eSAlexander Motin 		    NVME_CAP_HI_CPS(cap_hi),
1504c44441f8SAlexander Motin 		    NVME_CAP_HI_MPSMIN(cap_hi),
1505c44441f8SAlexander Motin 		    NVME_CAP_HI_MPSMAX(cap_hi),
15060bed3eabSAlexander Motin 		    NVME_CAP_HI_PMRS(cap_hi) ? ", PMRS" : "",
1507b46c7b1eSAlexander Motin 		    NVME_CAP_HI_CMBS(cap_hi) ? ", CMBS" : "",
1508b46c7b1eSAlexander Motin 		    NVME_CAP_HI_NSSS(cap_hi) ? ", NSSS" : "",
1509b46c7b1eSAlexander Motin 		    NVME_CAP_HI_CRWMS(cap_hi) ? ", CRWMS" : "",
1510b46c7b1eSAlexander Motin 		    NVME_CAP_HI_CRIMS(cap_hi) ? ", CRIMS" : "");
1511c44441f8SAlexander Motin 	}
1512c44441f8SAlexander Motin 	if (bootverbose) {
1513c44441f8SAlexander Motin 		vs = nvme_mmio_read_4(ctrlr, vs);
1514c44441f8SAlexander Motin 		device_printf(dev, "Version: 0x%08x: %d.%d\n", vs,
1515c44441f8SAlexander Motin 		    NVME_MAJOR(vs), NVME_MINOR(vs));
1516c44441f8SAlexander Motin 	}
15170bed3eabSAlexander Motin 	if (bootverbose && NVME_CAP_HI_PMRS(cap_hi)) {
15180bed3eabSAlexander Motin 		pmrcap = nvme_mmio_read_4(ctrlr, pmrcap);
15190bed3eabSAlexander Motin 		device_printf(dev, "PMRCap: 0x%08x: BIR %u%s%s, PMRTU %u, "
15200bed3eabSAlexander Motin 		    "PMRWBM %x, PMRTO %u%s\n", pmrcap,
15210bed3eabSAlexander Motin 		    NVME_PMRCAP_BIR(pmrcap),
15220bed3eabSAlexander Motin 		    NVME_PMRCAP_RDS(pmrcap) ? ", RDS" : "",
15230bed3eabSAlexander Motin 		    NVME_PMRCAP_WDS(pmrcap) ? ", WDS" : "",
15240bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRTU(pmrcap),
15250bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRWBM(pmrcap),
15260bed3eabSAlexander Motin 		    NVME_PMRCAP_PMRTO(pmrcap),
15270bed3eabSAlexander Motin 		    NVME_PMRCAP_CMSS(pmrcap) ? ", CMSS" : "");
15280bed3eabSAlexander Motin 	}
1529c44441f8SAlexander Motin 
1530f93b7f95SWarner Losh 	ctrlr->dstrd = NVME_CAP_HI_DSTRD(cap_hi) + 2;
1531bb0ec6b3SJim Harris 
153255412ef9SWarner Losh 	ctrlr->mps = NVME_CAP_HI_MPSMIN(cap_hi);
153355412ef9SWarner Losh 	ctrlr->page_size = 1 << (NVME_MPS_SHIFT + ctrlr->mps);
153402e33484SJim Harris 
1535bb0ec6b3SJim Harris 	/* Get ready timeout value from controller, in units of 500ms. */
153662d2cf18SWarner Losh 	to = NVME_CAP_LO_TO(cap_lo) + 1;
15370d787e9bSWojciech Macek 	ctrlr->ready_timeout_in_ms = to * 500;
1538bb0ec6b3SJim Harris 
15398d6c0743SAlexander Motin 	timeout_period = NVME_ADMIN_TIMEOUT_PERIOD;
15408d6c0743SAlexander Motin 	TUNABLE_INT_FETCH("hw.nvme.admin_timeout_period", &timeout_period);
15418d6c0743SAlexander Motin 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
15428d6c0743SAlexander Motin 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
15438d6c0743SAlexander Motin 	ctrlr->admin_timeout_period = timeout_period;
15448d6c0743SAlexander Motin 
154594143332SJim Harris 	timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD;
154694143332SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period);
154794143332SJim Harris 	timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD);
154894143332SJim Harris 	timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD);
154994143332SJim Harris 	ctrlr->timeout_period = timeout_period;
155094143332SJim Harris 
1551cb5b7c13SJim Harris 	nvme_retry_count = NVME_DEFAULT_RETRY_COUNT;
1552cb5b7c13SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count);
1553cb5b7c13SJim Harris 
155448ce3178SJim Harris 	ctrlr->enable_aborts = 0;
155548ce3178SJim Harris 	TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts);
155648ce3178SJim Harris 
1557d09ee08fSWarner Losh 	ctrlr->alignment_splits = counter_u64_alloc(M_WAITOK);
1558d09ee08fSWarner Losh 
15593086efe8SWarner Losh 	/* Cap transfers by the maximum addressable by page-sized PRP (4KB pages -> 2MB). */
15603086efe8SWarner Losh 	ctrlr->max_xfer_size = MIN(maxphys, (ctrlr->page_size / 8 * ctrlr->page_size));
1561a965389bSScott Long 	if (nvme_ctrlr_construct_admin_qpair(ctrlr) != 0)
1562a965389bSScott Long 		return (ENXIO);
1563bb0ec6b3SJim Harris 
1564f0f47121SWarner Losh 	/*
1565f0f47121SWarner Losh 	 * Create 2 threads for the taskqueue. The reset thread will block when
1566f0f47121SWarner Losh 	 * it detects that the controller has failed until all I/O has been
1567f0f47121SWarner Losh 	 * failed up the stack. The fail_req task needs to be able to run in
1568f0f47121SWarner Losh 	 * this case to finish the request failure for some cases.
1569f0f47121SWarner Losh 	 *
1570f0f47121SWarner Losh 	 * We could partially solve this race by draining the failed requeust
1571f0f47121SWarner Losh 	 * queue before proceding to free the sim, though nothing would stop
1572f0f47121SWarner Losh 	 * new I/O from coming in after we do that drain, but before we reach
1573f0f47121SWarner Losh 	 * cam_sim_free, so this big hammer is used instead.
1574f0f47121SWarner Losh 	 */
157512d191ecSJim Harris 	ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK,
157612d191ecSJim Harris 	    taskqueue_thread_enqueue, &ctrlr->taskqueue);
1577f0f47121SWarner Losh 	taskqueue_start_threads(&ctrlr->taskqueue, 2, PI_DISK, "nvme taskq");
157812d191ecSJim Harris 
1579f37c22a3SJim Harris 	ctrlr->is_resetting = 0;
1580496a2752SJim Harris 	ctrlr->is_initialized = 0;
1581496a2752SJim Harris 	ctrlr->notification_sent = 0;
1582232e2edbSJim Harris 	TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr);
1583232e2edbSJim Harris 	STAILQ_INIT(&ctrlr->fail_req);
15847588c6ccSWarner Losh 	ctrlr->is_failed = false;
1585f37c22a3SJim Harris 
1586e134ecdcSAlexander Motin 	make_dev_args_init(&md_args);
1587e134ecdcSAlexander Motin 	md_args.mda_devsw = &nvme_ctrlr_cdevsw;
1588e134ecdcSAlexander Motin 	md_args.mda_uid = UID_ROOT;
1589e134ecdcSAlexander Motin 	md_args.mda_gid = GID_WHEEL;
1590e134ecdcSAlexander Motin 	md_args.mda_mode = 0600;
1591e134ecdcSAlexander Motin 	md_args.mda_unit = device_get_unit(dev);
1592e134ecdcSAlexander Motin 	md_args.mda_si_drv1 = (void *)ctrlr;
1593ce75bfcaSChuck Tuffli 	status = make_dev_s(&md_args, &ctrlr->cdev, "%s",
1594ce75bfcaSChuck Tuffli 	    device_get_nameunit(dev));
1595e134ecdcSAlexander Motin 	if (status != 0)
1596e134ecdcSAlexander Motin 		return (ENXIO);
1597e134ecdcSAlexander Motin 
1598bb0ec6b3SJim Harris 	return (0);
1599bb0ec6b3SJim Harris }
1600d281e8fbSJim Harris 
1601d281e8fbSJim Harris void
1602990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev)
1603990e741cSJim Harris {
160471a28181SAlexander Motin 	int	gone, i;
1605990e741cSJim Harris 
1606502dc84aSWarner Losh 	ctrlr->is_dying = true;
1607502dc84aSWarner Losh 
1608e134ecdcSAlexander Motin 	if (ctrlr->resource == NULL)
1609e134ecdcSAlexander Motin 		goto nores;
161031111372SAlexander Motin 	if (!mtx_initialized(&ctrlr->adminq.lock))
161131111372SAlexander Motin 		goto noadminq;
161212d191ecSJim Harris 
161371a28181SAlexander Motin 	/*
161471a28181SAlexander Motin 	 * Check whether it is a hot unplug or a clean driver detach.
161571a28181SAlexander Motin 	 * If device is not there any more, skip any shutdown commands.
161671a28181SAlexander Motin 	 */
16179600aa31SWarner Losh 	gone = (nvme_mmio_read_4(ctrlr, csts) == NVME_GONE);
161871a28181SAlexander Motin 	if (gone)
161971a28181SAlexander Motin 		nvme_ctrlr_fail(ctrlr);
162071a28181SAlexander Motin 	else
1621f439e3a4SAlexander Motin 		nvme_notify_fail_consumers(ctrlr);
1622f439e3a4SAlexander Motin 
1623b846efd7SJim Harris 	for (i = 0; i < NVME_MAX_NAMESPACES; i++)
1624b846efd7SJim Harris 		nvme_ns_destruct(&ctrlr->ns[i]);
1625990e741cSJim Harris 
1626990e741cSJim Harris 	if (ctrlr->cdev)
1627990e741cSJim Harris 		destroy_dev(ctrlr->cdev);
1628990e741cSJim Harris 
16298e61280bSWarner Losh 	if (ctrlr->is_initialized) {
163067abaee9SAlexander Motin 		if (!gone) {
163167abaee9SAlexander Motin 			if (ctrlr->hmb_nchunks > 0)
163267abaee9SAlexander Motin 				nvme_ctrlr_hmb_enable(ctrlr, false, false);
16334d547561SWarner Losh 			nvme_ctrlr_delete_qpairs(ctrlr);
163467abaee9SAlexander Motin 		}
1635701267adSAlexander Motin 		nvme_ctrlr_hmb_free(ctrlr);
1636701267adSAlexander Motin 	}
1637701267adSAlexander Motin 	if (ctrlr->ioq != NULL) {
163871a28181SAlexander Motin 		for (i = 0; i < ctrlr->num_io_queues; i++)
1639990e741cSJim Harris 			nvme_io_qpair_destroy(&ctrlr->ioq[i]);
1640990e741cSJim Harris 		free(ctrlr->ioq, M_NVME);
16418e61280bSWarner Losh 	}
1642550d5d64SAlexander Motin 	nvme_admin_qpair_destroy(&ctrlr->adminq);
1643990e741cSJim Harris 
1644e134ecdcSAlexander Motin 	/*
1645e134ecdcSAlexander Motin 	 *  Notify the controller of a shutdown, even though this is due to
1646e134ecdcSAlexander Motin 	 *   a driver unload, not a system shutdown (this path is not invoked
1647e134ecdcSAlexander Motin 	 *   during shutdown).  This ensures the controller receives a
1648e134ecdcSAlexander Motin 	 *   shutdown notification in case the system is shutdown before
1649e134ecdcSAlexander Motin 	 *   reloading the driver.
1650e134ecdcSAlexander Motin 	 */
165171a28181SAlexander Motin 	if (!gone)
1652e134ecdcSAlexander Motin 		nvme_ctrlr_shutdown(ctrlr);
1653990e741cSJim Harris 
165471a28181SAlexander Motin 	if (!gone)
1655e134ecdcSAlexander Motin 		nvme_ctrlr_disable(ctrlr);
1656e134ecdcSAlexander Motin 
165731111372SAlexander Motin noadminq:
1658e134ecdcSAlexander Motin 	if (ctrlr->taskqueue)
1659e134ecdcSAlexander Motin 		taskqueue_free(ctrlr->taskqueue);
1660990e741cSJim Harris 
1661990e741cSJim Harris 	if (ctrlr->tag)
1662990e741cSJim Harris 		bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag);
1663990e741cSJim Harris 
1664990e741cSJim Harris 	if (ctrlr->res)
1665990e741cSJim Harris 		bus_release_resource(ctrlr->dev, SYS_RES_IRQ,
1666990e741cSJim Harris 		    rman_get_rid(ctrlr->res), ctrlr->res);
1667990e741cSJim Harris 
1668e134ecdcSAlexander Motin 	if (ctrlr->bar4_resource != NULL) {
1669e134ecdcSAlexander Motin 		bus_release_resource(dev, SYS_RES_MEMORY,
1670e134ecdcSAlexander Motin 		    ctrlr->bar4_resource_id, ctrlr->bar4_resource);
1671e134ecdcSAlexander Motin 	}
1672e134ecdcSAlexander Motin 
1673e134ecdcSAlexander Motin 	bus_release_resource(dev, SYS_RES_MEMORY,
1674e134ecdcSAlexander Motin 	    ctrlr->resource_id, ctrlr->resource);
1675e134ecdcSAlexander Motin 
1676e134ecdcSAlexander Motin nores:
1677d09ee08fSWarner Losh 	if (ctrlr->alignment_splits)
1678d09ee08fSWarner Losh 		counter_u64_free(ctrlr->alignment_splits);
1679d09ee08fSWarner Losh 
1680e134ecdcSAlexander Motin 	mtx_destroy(&ctrlr->lock);
1681990e741cSJim Harris }
1682990e741cSJim Harris 
1683990e741cSJim Harris void
168456183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr)
168556183abcSJim Harris {
16860d787e9bSWojciech Macek 	uint32_t	cc;
16870d787e9bSWojciech Macek 	uint32_t	csts;
16884fbbe523SAlexander Motin 	int		timeout;
168956183abcSJim Harris 
16900d787e9bSWojciech Macek 	cc = nvme_mmio_read_4(ctrlr, cc);
16918488fc41SJohn Baldwin 	cc &= ~NVMEM(NVME_CC_REG_SHN);
16925650bd3fSJohn Baldwin 	cc |= NVMEF(NVME_CC_REG_SHN, NVME_SHN_NORMAL);
16930d787e9bSWojciech Macek 	nvme_mmio_write_4(ctrlr, cc, cc);
16940d787e9bSWojciech Macek 
16954fbbe523SAlexander Motin 	timeout = ticks + (ctrlr->cdata.rtd3e == 0 ? 5 * hz :
16964fbbe523SAlexander Motin 	    ((uint64_t)ctrlr->cdata.rtd3e * hz + 999999) / 1000000);
169771a28181SAlexander Motin 	while (1) {
16980d787e9bSWojciech Macek 		csts = nvme_mmio_read_4(ctrlr, csts);
16999600aa31SWarner Losh 		if (csts == NVME_GONE)		/* Hot unplug. */
170071a28181SAlexander Motin 			break;
170171a28181SAlexander Motin 		if (NVME_CSTS_GET_SHST(csts) == NVME_SHST_COMPLETE)
170271a28181SAlexander Motin 			break;
17034fbbe523SAlexander Motin 		if (timeout - ticks < 0) {
17044fbbe523SAlexander Motin 			nvme_printf(ctrlr, "shutdown timeout\n");
170571a28181SAlexander Motin 			break;
170656183abcSJim Harris 		}
17074fbbe523SAlexander Motin 		pause("nvmeshut", 1);
170871a28181SAlexander Motin 	}
170956183abcSJim Harris }
171056183abcSJim Harris 
171156183abcSJim Harris void
1712d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr,
1713d281e8fbSJim Harris     struct nvme_request *req)
1714d281e8fbSJim Harris {
1715d281e8fbSJim Harris 
17165ae9ed68SJim Harris 	nvme_qpair_submit_request(&ctrlr->adminq, req);
1717d281e8fbSJim Harris }
1718d281e8fbSJim Harris 
1719d281e8fbSJim Harris void
1720d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr,
1721d281e8fbSJim Harris     struct nvme_request *req)
1722d281e8fbSJim Harris {
1723d281e8fbSJim Harris 	struct nvme_qpair       *qpair;
1724d281e8fbSJim Harris 
17251eab19cbSAlexander Motin 	qpair = &ctrlr->ioq[QP(ctrlr, curcpu)];
17265ae9ed68SJim Harris 	nvme_qpair_submit_request(qpair, req);
1727d281e8fbSJim Harris }
1728038a5ee4SJim Harris 
1729038a5ee4SJim Harris device_t
1730038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr)
1731038a5ee4SJim Harris {
1732038a5ee4SJim Harris 
1733038a5ee4SJim Harris 	return (ctrlr->dev);
1734038a5ee4SJim Harris }
1735dbba7442SJim Harris 
1736dbba7442SJim Harris const struct nvme_controller_data *
1737dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr)
1738dbba7442SJim Harris {
1739dbba7442SJim Harris 
1740dbba7442SJim Harris 	return (&ctrlr->cdata);
1741dbba7442SJim Harris }
17424d547561SWarner Losh 
17434d547561SWarner Losh int
17444d547561SWarner Losh nvme_ctrlr_suspend(struct nvme_controller *ctrlr)
17454d547561SWarner Losh {
17464d547561SWarner Losh 	int to = hz;
17474d547561SWarner Losh 
17484d547561SWarner Losh 	/*
17494d547561SWarner Losh 	 * Can't touch failed controllers, so it's already suspended.
17504d547561SWarner Losh 	 */
17514d547561SWarner Losh 	if (ctrlr->is_failed)
17524d547561SWarner Losh 		return (0);
17534d547561SWarner Losh 
17544d547561SWarner Losh 	/*
17554d547561SWarner Losh 	 * We don't want the reset taskqueue running, since it does similar
17564d547561SWarner Losh 	 * things, so prevent it from running after we start. Wait for any reset
17574d547561SWarner Losh 	 * that may have been started to complete. The reset process we follow
17584d547561SWarner Losh 	 * will ensure that any new I/O will queue and be given to the hardware
17594d547561SWarner Losh 	 * after we resume (though there should be none).
17604d547561SWarner Losh 	 */
17614d547561SWarner Losh 	while (atomic_cmpset_32(&ctrlr->is_resetting, 0, 1) == 0 && to-- > 0)
17624d547561SWarner Losh 		pause("nvmesusp", 1);
17634d547561SWarner Losh 	if (to <= 0) {
17644d547561SWarner Losh 		nvme_printf(ctrlr,
17654d547561SWarner Losh 		    "Competing reset task didn't finish. Try again later.\n");
17664d547561SWarner Losh 		return (EWOULDBLOCK);
17674d547561SWarner Losh 	}
17684d547561SWarner Losh 
176967abaee9SAlexander Motin 	if (ctrlr->hmb_nchunks > 0)
177067abaee9SAlexander Motin 		nvme_ctrlr_hmb_enable(ctrlr, false, false);
177167abaee9SAlexander Motin 
17724d547561SWarner Losh 	/*
17734d547561SWarner Losh 	 * Per Section 7.6.2 of NVMe spec 1.4, to properly suspend, we need to
17744d547561SWarner Losh 	 * delete the hardware I/O queues, and then shutdown. This properly
17754d547561SWarner Losh 	 * flushes any metadata the drive may have stored so it can survive
17764d547561SWarner Losh 	 * having its power removed and prevents the unsafe shutdown count from
17774d547561SWarner Losh 	 * incriminating. Once we delete the qpairs, we have to disable them
1778e5e26e4aSWarner Losh 	 * before shutting down.
17794d547561SWarner Losh 	 */
17804d547561SWarner Losh 	nvme_ctrlr_delete_qpairs(ctrlr);
17814d547561SWarner Losh 	nvme_ctrlr_disable_qpairs(ctrlr);
17824d547561SWarner Losh 	nvme_ctrlr_shutdown(ctrlr);
17834d547561SWarner Losh 
17844d547561SWarner Losh 	return (0);
17854d547561SWarner Losh }
17864d547561SWarner Losh 
17874d547561SWarner Losh int
17884d547561SWarner Losh nvme_ctrlr_resume(struct nvme_controller *ctrlr)
17894d547561SWarner Losh {
17904d547561SWarner Losh 
17914d547561SWarner Losh 	/*
17924d547561SWarner Losh 	 * Can't touch failed controllers, so nothing to do to resume.
17934d547561SWarner Losh 	 */
17944d547561SWarner Losh 	if (ctrlr->is_failed)
17954d547561SWarner Losh 		return (0);
17964d547561SWarner Losh 
17974b3da659SWarner Losh 	if (nvme_ctrlr_hw_reset(ctrlr) != 0)
17984b3da659SWarner Losh 		goto fail;
17994d547561SWarner Losh 
18004d547561SWarner Losh 	/*
18014053f8acSDavid Bright 	 * Now that we've reset the hardware, we can restart the controller. Any
18024d547561SWarner Losh 	 * I/O that was pending is requeued. Any admin commands are aborted with
18034d547561SWarner Losh 	 * an error. Once we've restarted, take the controller out of reset.
18044d547561SWarner Losh 	 */
18054d547561SWarner Losh 	nvme_ctrlr_start(ctrlr, true);
18064053f8acSDavid Bright 	(void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
18074d547561SWarner Losh 
18084d547561SWarner Losh 	return (0);
18094d547561SWarner Losh fail:
18104d547561SWarner Losh 	/*
18114d547561SWarner Losh 	 * Since we can't bring the controller out of reset, announce and fail
18124d547561SWarner Losh 	 * the controller. However, we have to return success for the resume
18134d547561SWarner Losh 	 * itself, due to questionable APIs.
18144d547561SWarner Losh 	 */
18154d547561SWarner Losh 	nvme_printf(ctrlr, "Failed to reset on resume, failing.\n");
18164d547561SWarner Losh 	nvme_ctrlr_fail(ctrlr);
18174053f8acSDavid Bright 	(void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0);
18184d547561SWarner Losh 	return (0);
18194d547561SWarner Losh }
1820