1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause 3 * 4 * Copyright (C) 2012-2013 Intel Corporation 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 * SUCH DAMAGE. 27 */ 28 29 #ifndef __NVME_H__ 30 #define __NVME_H__ 31 32 #ifdef _KERNEL 33 #include <sys/types.h> 34 #endif 35 36 #include <sys/param.h> 37 #include <sys/endian.h> 38 39 #define NVME_PASSTHROUGH_CMD _IOWR('n', 0, struct nvme_pt_command) 40 #define NVME_RESET_CONTROLLER _IO('n', 1) 41 #define NVME_GET_NSID _IOR('n', 2, struct nvme_get_nsid) 42 #define NVME_GET_MAX_XFER_SIZE _IOR('n', 3, uint64_t) 43 44 #define NVME_IO_TEST _IOWR('n', 100, struct nvme_io_test) 45 #define NVME_BIO_TEST _IOWR('n', 101, struct nvme_io_test) 46 47 /* 48 * Macros to deal with NVME revisions, as defined VS register 49 */ 50 #define NVME_REV(x, y) (((x) << 16) | ((y) << 8)) 51 #define NVME_MAJOR(r) (((r) >> 16) & 0xffff) 52 #define NVME_MINOR(r) (((r) >> 8) & 0xff) 53 54 /* 55 * Use to mark a command to apply to all namespaces, or to retrieve global 56 * log pages. 57 */ 58 #define NVME_GLOBAL_NAMESPACE_TAG ((uint32_t)0xFFFFFFFF) 59 60 /* Host memory buffer sizes are always in 4096 byte chunks */ 61 #define NVME_HMB_UNITS 4096 62 63 /* Many items are expressed in terms of power of two times MPS */ 64 #define NVME_MPS_SHIFT 12 65 66 /* Limits on queue sizes: See 4.1.3 Queue Size in NVMe 1.4b. */ 67 #define NVME_MIN_ADMIN_ENTRIES 2 68 #define NVME_MAX_ADMIN_ENTRIES 4096 69 70 #define NVME_MIN_IO_ENTRIES 2 71 #define NVME_MAX_IO_ENTRIES 65536 72 73 /* Register field definitions */ 74 #define NVME_CAP_LO_REG_MQES_SHIFT (0) 75 #define NVME_CAP_LO_REG_MQES_MASK (0xFFFF) 76 #define NVME_CAP_LO_REG_CQR_SHIFT (16) 77 #define NVME_CAP_LO_REG_CQR_MASK (0x1) 78 #define NVME_CAP_LO_REG_AMS_SHIFT (17) 79 #define NVME_CAP_LO_REG_AMS_MASK (0x3) 80 #define NVME_CAP_LO_REG_TO_SHIFT (24) 81 #define NVME_CAP_LO_REG_TO_MASK (0xFF) 82 #define NVME_CAP_LO_MQES(x) \ 83 NVMEV(NVME_CAP_LO_REG_MQES, x) 84 #define NVME_CAP_LO_CQR(x) \ 85 NVMEV(NVME_CAP_LO_REG_CQR, x) 86 #define NVME_CAP_LO_AMS(x) \ 87 NVMEV(NVME_CAP_LO_REG_AMS, x) 88 #define NVME_CAP_LO_TO(x) \ 89 NVMEV(NVME_CAP_LO_REG_TO, x) 90 91 #define NVME_CAP_HI_REG_DSTRD_SHIFT (0) 92 #define NVME_CAP_HI_REG_DSTRD_MASK (0xF) 93 #define NVME_CAP_HI_REG_NSSRS_SHIFT (4) 94 #define NVME_CAP_HI_REG_NSSRS_MASK (0x1) 95 #define NVME_CAP_HI_REG_CSS_SHIFT (5) 96 #define NVME_CAP_HI_REG_CSS_MASK (0xff) 97 #define NVME_CAP_HI_REG_CSS_NVM_SHIFT (5) 98 #define NVME_CAP_HI_REG_CSS_NVM_MASK (0x1) 99 #define NVME_CAP_HI_REG_BPS_SHIFT (13) 100 #define NVME_CAP_HI_REG_BPS_MASK (0x1) 101 #define NVME_CAP_HI_REG_CPS_SHIFT (14) 102 #define NVME_CAP_HI_REG_CPS_MASK (0x3) 103 #define NVME_CAP_HI_REG_MPSMIN_SHIFT (16) 104 #define NVME_CAP_HI_REG_MPSMIN_MASK (0xF) 105 #define NVME_CAP_HI_REG_MPSMAX_SHIFT (20) 106 #define NVME_CAP_HI_REG_MPSMAX_MASK (0xF) 107 #define NVME_CAP_HI_REG_PMRS_SHIFT (24) 108 #define NVME_CAP_HI_REG_PMRS_MASK (0x1) 109 #define NVME_CAP_HI_REG_CMBS_SHIFT (25) 110 #define NVME_CAP_HI_REG_CMBS_MASK (0x1) 111 #define NVME_CAP_HI_REG_NSSS_SHIFT (26) 112 #define NVME_CAP_HI_REG_NSSS_MASK (0x1) 113 #define NVME_CAP_HI_REG_CRWMS_SHIFT (27) 114 #define NVME_CAP_HI_REG_CRWMS_MASK (0x1) 115 #define NVME_CAP_HI_REG_CRIMS_SHIFT (28) 116 #define NVME_CAP_HI_REG_CRIMS_MASK (0x1) 117 #define NVME_CAP_HI_DSTRD(x) \ 118 NVMEV(NVME_CAP_HI_REG_DSTRD, x) 119 #define NVME_CAP_HI_NSSRS(x) \ 120 NVMEV(NVME_CAP_HI_REG_NSSRS, x) 121 #define NVME_CAP_HI_CSS(x) \ 122 NVMEV(NVME_CAP_HI_REG_CSS, x) 123 #define NVME_CAP_HI_CSS_NVM(x) \ 124 NVMEV(NVME_CAP_HI_REG_CSS_NVM, x) 125 #define NVME_CAP_HI_BPS(x) \ 126 NVMEV(NVME_CAP_HI_REG_BPS, x) 127 #define NVME_CAP_HI_CPS(x) \ 128 NVMEV(NVME_CAP_HI_REG_CPS, x) 129 #define NVME_CAP_HI_MPSMIN(x) \ 130 NVMEV(NVME_CAP_HI_REG_MPSMIN, x) 131 #define NVME_CAP_HI_MPSMAX(x) \ 132 NVMEV(NVME_CAP_HI_REG_MPSMAX, x) 133 #define NVME_CAP_HI_PMRS(x) \ 134 NVMEV(NVME_CAP_HI_REG_PMRS, x) 135 #define NVME_CAP_HI_CMBS(x) \ 136 NVMEV(NVME_CAP_HI_REG_CMBS, x) 137 #define NVME_CAP_HI_NSSS(x) \ 138 NVMEV(NVME_CAP_HI_REG_NSSS, x) 139 #define NVME_CAP_HI_CRWMS(x) \ 140 NVMEV(NVME_CAP_HI_REG_CRWMS, x) 141 #define NVME_CAP_HI_CRIMS(x) \ 142 NVMEV(NVME_CAP_HI_REG_CRIMS, x) 143 144 #define NVME_CC_REG_EN_SHIFT (0) 145 #define NVME_CC_REG_EN_MASK (0x1) 146 #define NVME_CC_REG_CSS_SHIFT (4) 147 #define NVME_CC_REG_CSS_MASK (0x7) 148 #define NVME_CC_REG_MPS_SHIFT (7) 149 #define NVME_CC_REG_MPS_MASK (0xF) 150 #define NVME_CC_REG_AMS_SHIFT (11) 151 #define NVME_CC_REG_AMS_MASK (0x7) 152 #define NVME_CC_REG_SHN_SHIFT (14) 153 #define NVME_CC_REG_SHN_MASK (0x3) 154 #define NVME_CC_REG_IOSQES_SHIFT (16) 155 #define NVME_CC_REG_IOSQES_MASK (0xF) 156 #define NVME_CC_REG_IOCQES_SHIFT (20) 157 #define NVME_CC_REG_IOCQES_MASK (0xF) 158 #define NVME_CC_REG_CRIME_SHIFT (24) 159 #define NVME_CC_REG_CRIME_MASK (0x1) 160 161 #define NVME_CSTS_REG_RDY_SHIFT (0) 162 #define NVME_CSTS_REG_RDY_MASK (0x1) 163 #define NVME_CSTS_REG_CFS_SHIFT (1) 164 #define NVME_CSTS_REG_CFS_MASK (0x1) 165 #define NVME_CSTS_REG_SHST_SHIFT (2) 166 #define NVME_CSTS_REG_SHST_MASK (0x3) 167 #define NVME_CSTS_REG_NVSRO_SHIFT (4) 168 #define NVME_CSTS_REG_NVSRO_MASK (0x1) 169 #define NVME_CSTS_REG_PP_SHIFT (5) 170 #define NVME_CSTS_REG_PP_MASK (0x1) 171 #define NVME_CSTS_REG_ST_SHIFT (6) 172 #define NVME_CSTS_REG_ST_MASK (0x1) 173 174 #define NVME_CSTS_GET_SHST(csts) \ 175 NVMEV(NVME_CSTS_REG_SHST, csts) 176 177 #define NVME_AQA_REG_ASQS_SHIFT (0) 178 #define NVME_AQA_REG_ASQS_MASK (0xFFF) 179 #define NVME_AQA_REG_ACQS_SHIFT (16) 180 #define NVME_AQA_REG_ACQS_MASK (0xFFF) 181 182 #define NVME_PMRCAP_REG_RDS_SHIFT (3) 183 #define NVME_PMRCAP_REG_RDS_MASK (0x1) 184 #define NVME_PMRCAP_REG_WDS_SHIFT (4) 185 #define NVME_PMRCAP_REG_WDS_MASK (0x1) 186 #define NVME_PMRCAP_REG_BIR_SHIFT (5) 187 #define NVME_PMRCAP_REG_BIR_MASK (0x7) 188 #define NVME_PMRCAP_REG_PMRTU_SHIFT (8) 189 #define NVME_PMRCAP_REG_PMRTU_MASK (0x3) 190 #define NVME_PMRCAP_REG_PMRWBM_SHIFT (10) 191 #define NVME_PMRCAP_REG_PMRWBM_MASK (0xf) 192 #define NVME_PMRCAP_REG_PMRTO_SHIFT (16) 193 #define NVME_PMRCAP_REG_PMRTO_MASK (0xff) 194 #define NVME_PMRCAP_REG_CMSS_SHIFT (24) 195 #define NVME_PMRCAP_REG_CMSS_MASK (0x1) 196 197 #define NVME_PMRCAP_RDS(x) \ 198 NVMEV(NVME_PMRCAP_REG_RDS, x) 199 #define NVME_PMRCAP_WDS(x) \ 200 NVMEV(NVME_PMRCAP_REG_WDS, x) 201 #define NVME_PMRCAP_BIR(x) \ 202 NVMEV(NVME_PMRCAP_REG_BIR, x) 203 #define NVME_PMRCAP_PMRTU(x) \ 204 NVMEV(NVME_PMRCAP_REG_PMRTU, x) 205 #define NVME_PMRCAP_PMRWBM(x) \ 206 NVMEV(NVME_PMRCAP_REG_PMRWBM, x) 207 #define NVME_PMRCAP_PMRTO(x) \ 208 NVMEV(NVME_PMRCAP_REG_PMRTO, x) 209 #define NVME_PMRCAP_CMSS(x) \ 210 NVMEV(NVME_PMRCAP_REG_CMSS, x) 211 212 /* Command field definitions */ 213 214 #define NVME_CMD_FUSE_SHIFT (0) 215 #define NVME_CMD_FUSE_MASK (0x3) 216 217 enum nvme_psdt { 218 NVME_PSDT_PRP = 0x0, 219 NVME_PSDT_SGL = 0x1, 220 NVME_PSDT_SGL_MPTR = 0x2 221 }; 222 #define NVME_CMD_PSDT_SHIFT (6) 223 #define NVME_CMD_PSDT_MASK (0x3) 224 225 226 #define NVME_STATUS_P_SHIFT (0) 227 #define NVME_STATUS_P_MASK (0x1) 228 #define NVME_STATUS_SC_SHIFT (1) 229 #define NVME_STATUS_SC_MASK (0xFF) 230 #define NVME_STATUS_SCT_SHIFT (9) 231 #define NVME_STATUS_SCT_MASK (0x7) 232 #define NVME_STATUS_CRD_SHIFT (12) 233 #define NVME_STATUS_CRD_MASK (0x3) 234 #define NVME_STATUS_M_SHIFT (14) 235 #define NVME_STATUS_M_MASK (0x1) 236 #define NVME_STATUS_DNR_SHIFT (15) 237 #define NVME_STATUS_DNR_MASK (0x1) 238 239 #define NVME_STATUS_GET_P(st) \ 240 NVMEV(NVME_STATUS_P, st) 241 #define NVME_STATUS_GET_SC(st) \ 242 NVMEV(NVME_STATUS_SC, st) 243 #define NVME_STATUS_GET_SCT(st) \ 244 NVMEV(NVME_STATUS_SCT, st) 245 #define NVME_STATUS_GET_CRD(st) \ 246 NVMEV(NVME_STATUS_CRD, st) 247 #define NVME_STATUS_GET_M(st) \ 248 NVMEV(NVME_STATUS_M, st) 249 #define NVME_STATUS_GET_DNR(st) \ 250 NVMEV(NVME_STATUS_DNR, st) 251 252 #define NVME_PWR_ST_MPS_SHIFT (0) 253 #define NVME_PWR_ST_MPS_MASK (0x1) 254 #define NVME_PWR_ST_NOPS_SHIFT (1) 255 #define NVME_PWR_ST_NOPS_MASK (0x1) 256 #define NVME_PWR_ST_RRT_SHIFT (0) 257 #define NVME_PWR_ST_RRT_MASK (0x1F) 258 #define NVME_PWR_ST_RRL_SHIFT (0) 259 #define NVME_PWR_ST_RRL_MASK (0x1F) 260 #define NVME_PWR_ST_RWT_SHIFT (0) 261 #define NVME_PWR_ST_RWT_MASK (0x1F) 262 #define NVME_PWR_ST_RWL_SHIFT (0) 263 #define NVME_PWR_ST_RWL_MASK (0x1F) 264 #define NVME_PWR_ST_IPS_SHIFT (6) 265 #define NVME_PWR_ST_IPS_MASK (0x3) 266 #define NVME_PWR_ST_APW_SHIFT (0) 267 #define NVME_PWR_ST_APW_MASK (0x7) 268 #define NVME_PWR_ST_APS_SHIFT (6) 269 #define NVME_PWR_ST_APS_MASK (0x3) 270 271 /** Controller Multi-path I/O and Namespace Sharing Capabilities */ 272 /* More then one port */ 273 #define NVME_CTRLR_DATA_MIC_MPORTS_SHIFT (0) 274 #define NVME_CTRLR_DATA_MIC_MPORTS_MASK (0x1) 275 /* More then one controller */ 276 #define NVME_CTRLR_DATA_MIC_MCTRLRS_SHIFT (1) 277 #define NVME_CTRLR_DATA_MIC_MCTRLRS_MASK (0x1) 278 /* SR-IOV Virtual Function */ 279 #define NVME_CTRLR_DATA_MIC_SRIOVVF_SHIFT (2) 280 #define NVME_CTRLR_DATA_MIC_SRIOVVF_MASK (0x1) 281 /* Asymmetric Namespace Access Reporting */ 282 #define NVME_CTRLR_DATA_MIC_ANAR_SHIFT (3) 283 #define NVME_CTRLR_DATA_MIC_ANAR_MASK (0x1) 284 285 /** OAES - Optional Asynchronous Events Supported */ 286 /* supports Namespace Attribute Notices event */ 287 #define NVME_CTRLR_DATA_OAES_NS_ATTR_SHIFT (8) 288 #define NVME_CTRLR_DATA_OAES_NS_ATTR_MASK (0x1) 289 /* supports Firmware Activation Notices event */ 290 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_SHIFT (9) 291 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_MASK (0x1) 292 /* supports Asymmetric Namespace Access Change Notices event */ 293 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_SHIFT (11) 294 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_MASK (0x1) 295 /* supports Predictable Latency Event Aggregate Log Change Notices event */ 296 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_SHIFT (12) 297 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_MASK (0x1) 298 /* supports LBA Status Information Notices event */ 299 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_SHIFT (13) 300 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_MASK (0x1) 301 /* supports Endurance Group Event Aggregate Log Page Changes Notices event */ 302 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_SHIFT (14) 303 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_MASK (0x1) 304 /* supports Normal NVM Subsystem Shutdown event */ 305 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_SHIFT (15) 306 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_MASK (0x1) 307 /* supports Zone Descriptor Changed Notices event */ 308 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_SHIFT (27) 309 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_MASK (0x1) 310 /* supports Discovery Log Page Change Notification event */ 311 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_SHIFT (31) 312 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_MASK (0x1) 313 314 /** CTRATT - Controller Attributes */ 315 /* supports 128-bit Host Identifier */ 316 #define NVME_CTRLR_DATA_CTRATT_128BIT_HOSTID_SHIFT (0) 317 #define NVME_CTRLR_DATA_CTRATT_128BIT_HOSTID_MASK (0x1) 318 /* supports Non-Operational Power State Permissive Mode */ 319 #define NVME_CTRLR_DATA_CTRATT_NONOP_POWER_STATE_SHIFT (1) 320 #define NVME_CTRLR_DATA_CTRATT_NONOP_POWER_STATE_MASK (0x1) 321 /* supports NVM Sets */ 322 #define NVME_CTRLR_DATA_CTRATT_NVM_SETS_SHIFT (2) 323 #define NVME_CTRLR_DATA_CTRATT_NVM_SETS_MASK (0x1) 324 /* supports Read Recovery Levels */ 325 #define NVME_CTRLR_DATA_CTRATT_READ_RECOVERY_LVLS_SHIFT (3) 326 #define NVME_CTRLR_DATA_CTRATT_READ_RECOVERY_LVLS_MASK (0x1) 327 /* supports Endurance Groups */ 328 #define NVME_CTRLR_DATA_CTRATT_ENDURANCE_GROUPS_SHIFT (4) 329 #define NVME_CTRLR_DATA_CTRATT_ENDURANCE_GROUPS_MASK (0x1) 330 /* supports Predictable Latency Mode */ 331 #define NVME_CTRLR_DATA_CTRATT_PREDICTABLE_LATENCY_SHIFT (5) 332 #define NVME_CTRLR_DATA_CTRATT_PREDICTABLE_LATENCY_MASK (0x1) 333 /* supports Traffic Based Keep Alive Support */ 334 #define NVME_CTRLR_DATA_CTRATT_TBKAS_SHIFT (6) 335 #define NVME_CTRLR_DATA_CTRATT_TBKAS_MASK (0x1) 336 /* supports Namespace Granularity */ 337 #define NVME_CTRLR_DATA_CTRATT_NAMESPACE_GRANULARITY_SHIFT (7) 338 #define NVME_CTRLR_DATA_CTRATT_NAMESPACE_GRANULARITY_MASK (0x1) 339 /* supports SQ Associations */ 340 #define NVME_CTRLR_DATA_CTRATT_SQ_ASSOCIATIONS_SHIFT (8) 341 #define NVME_CTRLR_DATA_CTRATT_SQ_ASSOCIATIONS_MASK (0x1) 342 /* supports UUID List */ 343 #define NVME_CTRLR_DATA_CTRATT_UUID_LIST_SHIFT (9) 344 #define NVME_CTRLR_DATA_CTRATT_UUID_LIST_MASK (0x1) 345 346 /** OACS - optional admin command support */ 347 /* supports security send/receive commands */ 348 #define NVME_CTRLR_DATA_OACS_SECURITY_SHIFT (0) 349 #define NVME_CTRLR_DATA_OACS_SECURITY_MASK (0x1) 350 /* supports format nvm command */ 351 #define NVME_CTRLR_DATA_OACS_FORMAT_SHIFT (1) 352 #define NVME_CTRLR_DATA_OACS_FORMAT_MASK (0x1) 353 /* supports firmware activate/download commands */ 354 #define NVME_CTRLR_DATA_OACS_FIRMWARE_SHIFT (2) 355 #define NVME_CTRLR_DATA_OACS_FIRMWARE_MASK (0x1) 356 /* supports namespace management commands */ 357 #define NVME_CTRLR_DATA_OACS_NSMGMT_SHIFT (3) 358 #define NVME_CTRLR_DATA_OACS_NSMGMT_MASK (0x1) 359 /* supports Device Self-test command */ 360 #define NVME_CTRLR_DATA_OACS_SELFTEST_SHIFT (4) 361 #define NVME_CTRLR_DATA_OACS_SELFTEST_MASK (0x1) 362 /* supports Directives */ 363 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_SHIFT (5) 364 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_MASK (0x1) 365 /* supports NVMe-MI Send/Receive */ 366 #define NVME_CTRLR_DATA_OACS_NVMEMI_SHIFT (6) 367 #define NVME_CTRLR_DATA_OACS_NVMEMI_MASK (0x1) 368 /* supports Virtualization Management */ 369 #define NVME_CTRLR_DATA_OACS_VM_SHIFT (7) 370 #define NVME_CTRLR_DATA_OACS_VM_MASK (0x1) 371 /* supports Doorbell Buffer Config */ 372 #define NVME_CTRLR_DATA_OACS_DBBUFFER_SHIFT (8) 373 #define NVME_CTRLR_DATA_OACS_DBBUFFER_MASK (0x1) 374 /* supports Get LBA Status */ 375 #define NVME_CTRLR_DATA_OACS_GETLBA_SHIFT (9) 376 #define NVME_CTRLR_DATA_OACS_GETLBA_MASK (0x1) 377 378 /** firmware updates */ 379 /* first slot is read-only */ 380 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_SHIFT (0) 381 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_MASK (0x1) 382 /* number of firmware slots */ 383 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_SHIFT (1) 384 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_MASK (0x7) 385 /* firmware activation without reset */ 386 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_SHIFT (4) 387 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_MASK (0x1) 388 389 /** log page attributes */ 390 /* per namespace smart/health log page */ 391 #define NVME_CTRLR_DATA_LPA_NS_SMART_SHIFT (0) 392 #define NVME_CTRLR_DATA_LPA_NS_SMART_MASK (0x1) 393 /* Commands Supported and Effects log page */ 394 #define NVME_CTRLR_DATA_LPA_CMD_EFFECTS_SHIFT (1) 395 #define NVME_CTRLR_DATA_LPA_CMD_EFFECTS_MASK (0x1) 396 /* extended data for Get Log Page command */ 397 #define NVME_CTRLR_DATA_LPA_EXT_DATA_SHIFT (2) 398 #define NVME_CTRLR_DATA_LPA_EXT_DATA_MASK (0x1) 399 /* telemetry */ 400 #define NVME_CTRLR_DATA_LPA_TELEMETRY_SHIFT (3) 401 #define NVME_CTRLR_DATA_LPA_TELEMETRY_MASK (0x1) 402 /* persistent event */ 403 #define NVME_CTRLR_DATA_LPA_PERSISTENT_EVENT_SHIFT (4) 404 #define NVME_CTRLR_DATA_LPA_PERSISTENT_EVENT_MASK (0x1) 405 /* Supported log pages, etc */ 406 #define NVME_CTRLR_DATA_LPA_LOG_PAGES_PAGE_SHIFT (5) 407 #define NVME_CTRLR_DATA_LPA_LOG_PAGES_PAGE_MASK (0x1) 408 /* Data Area 4 for Telemetry */ 409 #define NVME_CTRLR_DATA_LPA_DA4_TELEMETRY_SHIFT (6) 410 #define NVME_CTRLR_DATA_LPA_DA4_TELEMETRY_MASK (0x1) 411 412 /** AVSCC - admin vendor specific command configuration */ 413 /* admin vendor specific commands use spec format */ 414 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_SHIFT (0) 415 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_MASK (0x1) 416 417 /** Autonomous Power State Transition Attributes */ 418 /* Autonomous Power State Transitions supported */ 419 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_SHIFT (0) 420 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_MASK (0x1) 421 422 /** Sanitize Capabilities */ 423 /* Crypto Erase Support */ 424 #define NVME_CTRLR_DATA_SANICAP_CES_SHIFT (0) 425 #define NVME_CTRLR_DATA_SANICAP_CES_MASK (0x1) 426 /* Block Erase Support */ 427 #define NVME_CTRLR_DATA_SANICAP_BES_SHIFT (1) 428 #define NVME_CTRLR_DATA_SANICAP_BES_MASK (0x1) 429 /* Overwrite Support */ 430 #define NVME_CTRLR_DATA_SANICAP_OWS_SHIFT (2) 431 #define NVME_CTRLR_DATA_SANICAP_OWS_MASK (0x1) 432 /* No-Deallocate Inhibited */ 433 #define NVME_CTRLR_DATA_SANICAP_NDI_SHIFT (29) 434 #define NVME_CTRLR_DATA_SANICAP_NDI_MASK (0x1) 435 /* No-Deallocate Modifies Media After Sanitize */ 436 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_SHIFT (30) 437 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_MASK (0x3) 438 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_UNDEF (0) 439 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_NO (1) 440 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_YES (2) 441 442 /** submission queue entry size */ 443 #define NVME_CTRLR_DATA_SQES_MIN_SHIFT (0) 444 #define NVME_CTRLR_DATA_SQES_MIN_MASK (0xF) 445 #define NVME_CTRLR_DATA_SQES_MAX_SHIFT (4) 446 #define NVME_CTRLR_DATA_SQES_MAX_MASK (0xF) 447 448 /** completion queue entry size */ 449 #define NVME_CTRLR_DATA_CQES_MIN_SHIFT (0) 450 #define NVME_CTRLR_DATA_CQES_MIN_MASK (0xF) 451 #define NVME_CTRLR_DATA_CQES_MAX_SHIFT (4) 452 #define NVME_CTRLR_DATA_CQES_MAX_MASK (0xF) 453 454 /** optional nvm command support */ 455 #define NVME_CTRLR_DATA_ONCS_COMPARE_SHIFT (0) 456 #define NVME_CTRLR_DATA_ONCS_COMPARE_MASK (0x1) 457 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_SHIFT (1) 458 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_MASK (0x1) 459 #define NVME_CTRLR_DATA_ONCS_DSM_SHIFT (2) 460 #define NVME_CTRLR_DATA_ONCS_DSM_MASK (0x1) 461 #define NVME_CTRLR_DATA_ONCS_WRZERO_SHIFT (3) 462 #define NVME_CTRLR_DATA_ONCS_WRZERO_MASK (0x1) 463 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_SHIFT (4) 464 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_MASK (0x1) 465 #define NVME_CTRLR_DATA_ONCS_RESERV_SHIFT (5) 466 #define NVME_CTRLR_DATA_ONCS_RESERV_MASK (0x1) 467 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_SHIFT (6) 468 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_MASK (0x1) 469 #define NVME_CTRLR_DATA_ONCS_VERIFY_SHIFT (7) 470 #define NVME_CTRLR_DATA_ONCS_VERIFY_MASK (0x1) 471 472 /** Fused Operation Support */ 473 #define NVME_CTRLR_DATA_FUSES_CNW_SHIFT (0) 474 #define NVME_CTRLR_DATA_FUSES_CNW_MASK (0x1) 475 476 /** Format NVM Attributes */ 477 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_SHIFT (0) 478 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_MASK (0x1) 479 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_SHIFT (1) 480 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_MASK (0x1) 481 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_SHIFT (2) 482 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_MASK (0x1) 483 484 /** volatile write cache */ 485 /* volatile write cache present */ 486 #define NVME_CTRLR_DATA_VWC_PRESENT_SHIFT (0) 487 #define NVME_CTRLR_DATA_VWC_PRESENT_MASK (0x1) 488 /* flush all namespaces supported */ 489 #define NVME_CTRLR_DATA_VWC_ALL_SHIFT (1) 490 #define NVME_CTRLR_DATA_VWC_ALL_MASK (0x3) 491 #define NVME_CTRLR_DATA_VWC_ALL_UNKNOWN (0) 492 #define NVME_CTRLR_DATA_VWC_ALL_NO (2) 493 #define NVME_CTRLR_DATA_VWC_ALL_YES (3) 494 495 /** SGL Support */ 496 /* NVM command set SGL support */ 497 #define NVME_CTRLR_DATA_SGLS_NVM_COMMAND_SET_SHIFT (0) 498 #define NVME_CTRLR_DATA_SGLS_NVM_COMMAND_SET_MASK (0x3) 499 #define NVME_CTRLR_DATA_SGLS_KEYED_DATA_BLOCK_SHIFT (2) 500 #define NVME_CTRLR_DATA_SGLS_KEYED_DATA_BLOCK_MASK (0x1) 501 #define NVME_CTRLR_DATA_SGLS_BIT_BUCKET_SHIFT (16) 502 #define NVME_CTRLR_DATA_SGLS_BIT_BUCKET_MASK (0x1) 503 #define NVME_CTRLR_DATA_SGLS_CONTIG_MPTR_SHIFT (17) 504 #define NVME_CTRLR_DATA_SGLS_CONTIG_MPTR_MASK (0x1) 505 #define NVME_CTRLR_DATA_SGLS_OVERSIZED_SHIFT (18) 506 #define NVME_CTRLR_DATA_SGLS_OVERSIZED_MASK (0x1) 507 #define NVME_CTRLR_DATA_SGLS_MPTR_SGL_SHIFT (19) 508 #define NVME_CTRLR_DATA_SGLS_MPTR_SGL_MASK (0x1) 509 #define NVME_CTRLR_DATA_SGLS_ADDRESS_AS_OFFSET_SHIFT (20) 510 #define NVME_CTRLR_DATA_SGLS_ADDRESS_AS_OFFSET_MASK (0x1) 511 #define NVME_CTRLR_DATA_SGLS_TRANSPORT_DATA_BLOCK_SHIFT (21) 512 #define NVME_CTRLR_DATA_SGLS_TRANSPORT_DATA_BLOCK_MASK (0x1) 513 514 /** namespace features */ 515 /* thin provisioning */ 516 #define NVME_NS_DATA_NSFEAT_THIN_PROV_SHIFT (0) 517 #define NVME_NS_DATA_NSFEAT_THIN_PROV_MASK (0x1) 518 /* NAWUN, NAWUPF, and NACWU fields are valid */ 519 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_SHIFT (1) 520 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_MASK (0x1) 521 /* Deallocated or Unwritten Logical Block errors supported */ 522 #define NVME_NS_DATA_NSFEAT_DEALLOC_SHIFT (2) 523 #define NVME_NS_DATA_NSFEAT_DEALLOC_MASK (0x1) 524 /* NGUID and EUI64 fields are not reusable */ 525 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_SHIFT (3) 526 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_MASK (0x1) 527 /* NPWG, NPWA, NPDG, NPDA, and NOWS are valid */ 528 #define NVME_NS_DATA_NSFEAT_NPVALID_SHIFT (4) 529 #define NVME_NS_DATA_NSFEAT_NPVALID_MASK (0x1) 530 531 /** formatted lba size */ 532 #define NVME_NS_DATA_FLBAS_FORMAT_SHIFT (0) 533 #define NVME_NS_DATA_FLBAS_FORMAT_MASK (0xF) 534 #define NVME_NS_DATA_FLBAS_EXTENDED_SHIFT (4) 535 #define NVME_NS_DATA_FLBAS_EXTENDED_MASK (0x1) 536 537 /** metadata capabilities */ 538 /* metadata can be transferred as part of data prp list */ 539 #define NVME_NS_DATA_MC_EXTENDED_SHIFT (0) 540 #define NVME_NS_DATA_MC_EXTENDED_MASK (0x1) 541 /* metadata can be transferred with separate metadata pointer */ 542 #define NVME_NS_DATA_MC_POINTER_SHIFT (1) 543 #define NVME_NS_DATA_MC_POINTER_MASK (0x1) 544 545 /** end-to-end data protection capabilities */ 546 /* protection information type 1 */ 547 #define NVME_NS_DATA_DPC_PIT1_SHIFT (0) 548 #define NVME_NS_DATA_DPC_PIT1_MASK (0x1) 549 /* protection information type 2 */ 550 #define NVME_NS_DATA_DPC_PIT2_SHIFT (1) 551 #define NVME_NS_DATA_DPC_PIT2_MASK (0x1) 552 /* protection information type 3 */ 553 #define NVME_NS_DATA_DPC_PIT3_SHIFT (2) 554 #define NVME_NS_DATA_DPC_PIT3_MASK (0x1) 555 /* first eight bytes of metadata */ 556 #define NVME_NS_DATA_DPC_MD_START_SHIFT (3) 557 #define NVME_NS_DATA_DPC_MD_START_MASK (0x1) 558 /* last eight bytes of metadata */ 559 #define NVME_NS_DATA_DPC_MD_END_SHIFT (4) 560 #define NVME_NS_DATA_DPC_MD_END_MASK (0x1) 561 562 /** end-to-end data protection type settings */ 563 /* protection information type */ 564 #define NVME_NS_DATA_DPS_PIT_SHIFT (0) 565 #define NVME_NS_DATA_DPS_PIT_MASK (0x7) 566 /* 1 == protection info transferred at start of metadata */ 567 /* 0 == protection info transferred at end of metadata */ 568 #define NVME_NS_DATA_DPS_MD_START_SHIFT (3) 569 #define NVME_NS_DATA_DPS_MD_START_MASK (0x1) 570 571 /** Namespace Multi-path I/O and Namespace Sharing Capabilities */ 572 /* the namespace may be attached to two or more controllers */ 573 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_SHIFT (0) 574 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_MASK (0x1) 575 576 /** Reservation Capabilities */ 577 /* Persist Through Power Loss */ 578 #define NVME_NS_DATA_RESCAP_PTPL_SHIFT (0) 579 #define NVME_NS_DATA_RESCAP_PTPL_MASK (0x1) 580 /* supports the Write Exclusive */ 581 #define NVME_NS_DATA_RESCAP_WR_EX_SHIFT (1) 582 #define NVME_NS_DATA_RESCAP_WR_EX_MASK (0x1) 583 /* supports the Exclusive Access */ 584 #define NVME_NS_DATA_RESCAP_EX_AC_SHIFT (2) 585 #define NVME_NS_DATA_RESCAP_EX_AC_MASK (0x1) 586 /* supports the Write Exclusive – Registrants Only */ 587 #define NVME_NS_DATA_RESCAP_WR_EX_RO_SHIFT (3) 588 #define NVME_NS_DATA_RESCAP_WR_EX_RO_MASK (0x1) 589 /* supports the Exclusive Access - Registrants Only */ 590 #define NVME_NS_DATA_RESCAP_EX_AC_RO_SHIFT (4) 591 #define NVME_NS_DATA_RESCAP_EX_AC_RO_MASK (0x1) 592 /* supports the Write Exclusive – All Registrants */ 593 #define NVME_NS_DATA_RESCAP_WR_EX_AR_SHIFT (5) 594 #define NVME_NS_DATA_RESCAP_WR_EX_AR_MASK (0x1) 595 /* supports the Exclusive Access - All Registrants */ 596 #define NVME_NS_DATA_RESCAP_EX_AC_AR_SHIFT (6) 597 #define NVME_NS_DATA_RESCAP_EX_AC_AR_MASK (0x1) 598 /* Ignore Existing Key is used as defined in revision 1.3 or later */ 599 #define NVME_NS_DATA_RESCAP_IEKEY13_SHIFT (7) 600 #define NVME_NS_DATA_RESCAP_IEKEY13_MASK (0x1) 601 602 /** Format Progress Indicator */ 603 /* percentage of the Format NVM command that remains to be completed */ 604 #define NVME_NS_DATA_FPI_PERC_SHIFT (0) 605 #define NVME_NS_DATA_FPI_PERC_MASK (0x7f) 606 /* namespace supports the Format Progress Indicator */ 607 #define NVME_NS_DATA_FPI_SUPP_SHIFT (7) 608 #define NVME_NS_DATA_FPI_SUPP_MASK (0x1) 609 610 /** Deallocate Logical Block Features */ 611 /* deallocated logical block read behavior */ 612 #define NVME_NS_DATA_DLFEAT_READ_SHIFT (0) 613 #define NVME_NS_DATA_DLFEAT_READ_MASK (0x07) 614 #define NVME_NS_DATA_DLFEAT_READ_NR (0x00) 615 #define NVME_NS_DATA_DLFEAT_READ_00 (0x01) 616 #define NVME_NS_DATA_DLFEAT_READ_FF (0x02) 617 /* supports the Deallocate bit in the Write Zeroes */ 618 #define NVME_NS_DATA_DLFEAT_DWZ_SHIFT (3) 619 #define NVME_NS_DATA_DLFEAT_DWZ_MASK (0x01) 620 /* Guard field for deallocated logical blocks is set to the CRC */ 621 #define NVME_NS_DATA_DLFEAT_GCRC_SHIFT (4) 622 #define NVME_NS_DATA_DLFEAT_GCRC_MASK (0x01) 623 624 /** lba format support */ 625 /* metadata size */ 626 #define NVME_NS_DATA_LBAF_MS_SHIFT (0) 627 #define NVME_NS_DATA_LBAF_MS_MASK (0xFFFF) 628 /* lba data size */ 629 #define NVME_NS_DATA_LBAF_LBADS_SHIFT (16) 630 #define NVME_NS_DATA_LBAF_LBADS_MASK (0xFF) 631 /* relative performance */ 632 #define NVME_NS_DATA_LBAF_RP_SHIFT (24) 633 #define NVME_NS_DATA_LBAF_RP_MASK (0x3) 634 635 enum nvme_critical_warning_state { 636 NVME_CRIT_WARN_ST_AVAILABLE_SPARE = 0x1, 637 NVME_CRIT_WARN_ST_TEMPERATURE = 0x2, 638 NVME_CRIT_WARN_ST_DEVICE_RELIABILITY = 0x4, 639 NVME_CRIT_WARN_ST_READ_ONLY = 0x8, 640 NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP = 0x10, 641 NVME_CRIT_WARN_ST_PERSISTENT_MEMORY_REGION = 0x20, 642 }; 643 #define NVME_CRIT_WARN_ST_RESERVED_MASK (0xC0) 644 #define NVME_ASYNC_EVENT_NS_ATTRIBUTE (0x100) 645 #define NVME_ASYNC_EVENT_FW_ACTIVATE (0x200) 646 647 /* slot for current FW */ 648 #define NVME_FIRMWARE_PAGE_AFI_SLOT_SHIFT (0) 649 #define NVME_FIRMWARE_PAGE_AFI_SLOT_MASK (0x7) 650 651 /* Commands Supported and Effects */ 652 #define NVME_CE_PAGE_CSUP_SHIFT (0) 653 #define NVME_CE_PAGE_CSUP_MASK (0x1) 654 #define NVME_CE_PAGE_LBCC_SHIFT (1) 655 #define NVME_CE_PAGE_LBCC_MASK (0x1) 656 #define NVME_CE_PAGE_NCC_SHIFT (2) 657 #define NVME_CE_PAGE_NCC_MASK (0x1) 658 #define NVME_CE_PAGE_NIC_SHIFT (3) 659 #define NVME_CE_PAGE_NIC_MASK (0x1) 660 #define NVME_CE_PAGE_CCC_SHIFT (4) 661 #define NVME_CE_PAGE_CCC_MASK (0x1) 662 #define NVME_CE_PAGE_CSE_SHIFT (16) 663 #define NVME_CE_PAGE_CSE_MASK (0x7) 664 #define NVME_CE_PAGE_UUID_SHIFT (19) 665 #define NVME_CE_PAGE_UUID_MASK (0x1) 666 667 /* Sanitize Status */ 668 #define NVME_SS_PAGE_SSTAT_STATUS_SHIFT (0) 669 #define NVME_SS_PAGE_SSTAT_STATUS_MASK (0x7) 670 #define NVME_SS_PAGE_SSTAT_STATUS_NEVER (0) 671 #define NVME_SS_PAGE_SSTAT_STATUS_COMPLETED (1) 672 #define NVME_SS_PAGE_SSTAT_STATUS_INPROG (2) 673 #define NVME_SS_PAGE_SSTAT_STATUS_FAILED (3) 674 #define NVME_SS_PAGE_SSTAT_STATUS_COMPLETEDWD (4) 675 #define NVME_SS_PAGE_SSTAT_PASSES_SHIFT (3) 676 #define NVME_SS_PAGE_SSTAT_PASSES_MASK (0x1f) 677 #define NVME_SS_PAGE_SSTAT_GDE_SHIFT (8) 678 #define NVME_SS_PAGE_SSTAT_GDE_MASK (0x1) 679 680 /* Features */ 681 /* Get Features */ 682 #define NVME_FEAT_GET_SEL_SHIFT (8) 683 #define NVME_FEAT_GET_SEL_MASK (0x7) 684 #define NVME_FEAT_GET_FID_SHIFT (0) 685 #define NVME_FEAT_GET_FID_MASK (0xff) 686 687 /* Set Features */ 688 #define NVME_FEAT_SET_SV_SHIFT (31) 689 #define NVME_FEAT_SET_SV_MASK (0x1) 690 #define NVME_FEAT_SET_FID_SHIFT (0) 691 #define NVME_FEAT_SET_FID_MASK (0xff) 692 693 /* Async Events */ 694 #define NVME_ASYNC_EVENT_TYPE_SHIFT (0) 695 #define NVME_ASYNC_EVENT_TYPE_MASK (0x7) 696 #define NVME_ASYNC_EVENT_INFO_SHIFT (8) 697 #define NVME_ASYNC_EVENT_INFO_MASK (0xff) 698 #define NVME_ASYNC_EVENT_LOG_PAGE_ID_SHIFT (16) 699 #define NVME_ASYNC_EVENT_LOG_PAGE_ID_MASK (0xff) 700 701 /* Helper macro to combine *_MASK and *_SHIFT defines */ 702 #define NVMEM(name) (name##_MASK << name##_SHIFT) 703 704 /* Helper macro to extract value from x */ 705 #define NVMEV(name, x) (((x) >> name##_SHIFT) & name##_MASK) 706 707 /* Helper macro to construct a field value */ 708 #define NVMEF(name, x) (((x) & name##_MASK) << name##_SHIFT) 709 710 /* CC register SHN field values */ 711 enum shn_value { 712 NVME_SHN_NORMAL = 0x1, 713 NVME_SHN_ABRUPT = 0x2, 714 }; 715 716 /* CSTS register SHST field values */ 717 enum shst_value { 718 NVME_SHST_NORMAL = 0x0, 719 NVME_SHST_OCCURRING = 0x1, 720 NVME_SHST_COMPLETE = 0x2, 721 }; 722 723 struct nvme_registers { 724 uint32_t cap_lo; /* controller capabilities */ 725 uint32_t cap_hi; 726 uint32_t vs; /* version */ 727 uint32_t intms; /* interrupt mask set */ 728 uint32_t intmc; /* interrupt mask clear */ 729 uint32_t cc; /* controller configuration */ 730 uint32_t reserved1; 731 uint32_t csts; /* controller status */ 732 uint32_t nssr; /* NVM Subsystem Reset */ 733 uint32_t aqa; /* admin queue attributes */ 734 uint64_t asq; /* admin submission queue base addr */ 735 uint64_t acq; /* admin completion queue base addr */ 736 uint32_t cmbloc; /* Controller Memory Buffer Location */ 737 uint32_t cmbsz; /* Controller Memory Buffer Size */ 738 uint32_t bpinfo; /* Boot Partition Information */ 739 uint32_t bprsel; /* Boot Partition Read Select */ 740 uint64_t bpmbl; /* Boot Partition Memory Buffer Location */ 741 uint64_t cmbmsc; /* Controller Memory Buffer Memory Space Control */ 742 uint32_t cmbsts; /* Controller Memory Buffer Status */ 743 uint32_t cmbebs; /* Controller Memory Buffer Elasticity Buffer Size */ 744 uint32_t cmbswtp;/* Controller Memory Buffer Sustained Write Throughput */ 745 uint32_t nssd; /* NVM Subsystem Shutdown */ 746 uint32_t crto; /* Controller Ready Timeouts */ 747 uint8_t reserved3[3476]; /* 6Ch - DFFh */ 748 uint32_t pmrcap; /* Persistent Memory Capabilities */ 749 uint32_t pmrctl; /* Persistent Memory Region Control */ 750 uint32_t pmrsts; /* Persistent Memory Region Status */ 751 uint32_t pmrebs; /* Persistent Memory Region Elasticity Buffer Size */ 752 uint32_t pmrswtp; /* Persistent Memory Region Sustained Write Throughput */ 753 uint32_t pmrmsc_lo; /* Persistent Memory Region Controller Memory Space Control */ 754 uint32_t pmrmsc_hi; 755 uint8_t reserved4[484]; /* E1Ch - FFFh */ 756 struct { 757 uint32_t sq_tdbl; /* submission queue tail doorbell */ 758 uint32_t cq_hdbl; /* completion queue head doorbell */ 759 } doorbell[1]; 760 }; 761 762 _Static_assert(sizeof(struct nvme_registers) == 0x1008, "bad size for nvme_registers"); 763 764 #define NVME_SGL_SUBTYPE_SHIFT (0) 765 #define NVME_SGL_SUBTYPE_MASK (0xF) 766 #define NVME_SGL_TYPE_SHIFT (4) 767 #define NVME_SGL_TYPE_MASK (0xF) 768 769 #define NVME_SGL_TYPE(type, subtype) \ 770 ((subtype) << NVME_SGL_SUBTYPE_SHIFT | (type) << NVME_SGL_TYPE_SHIFT) 771 772 enum nvme_sgl_type { 773 NVME_SGL_TYPE_DATA_BLOCK = 0x0, 774 NVME_SGL_TYPE_BIT_BUCKET = 0x1, 775 NVME_SGL_TYPE_SEGMENT = 0x2, 776 NVME_SGL_TYPE_LAST_SEGMENT = 0x3, 777 NVME_SGL_TYPE_KEYED_DATA_BLOCK = 0x4, 778 NVME_SGL_TYPE_TRANSPORT_DATA_BLOCK = 0x5, 779 }; 780 781 enum nvme_sgl_subtype { 782 NVME_SGL_SUBTYPE_ADDRESS = 0x0, 783 NVME_SGL_SUBTYPE_OFFSET = 0x1, 784 NVME_SGL_SUBTYPE_TRANSPORT = 0xa, 785 }; 786 787 struct nvme_sgl_descriptor { 788 uint64_t address; 789 uint32_t length; 790 uint8_t reserved[3]; 791 uint8_t type; 792 }; 793 794 _Static_assert(sizeof(struct nvme_sgl_descriptor) == 16, "bad size for nvme_sgl_descriptor"); 795 796 struct nvme_command { 797 /* dword 0 */ 798 uint8_t opc; /* opcode */ 799 uint8_t fuse; /* fused operation */ 800 uint16_t cid; /* command identifier */ 801 802 /* dword 1 */ 803 uint32_t nsid; /* namespace identifier */ 804 805 /* dword 2-3 */ 806 uint32_t rsvd2; 807 uint32_t rsvd3; 808 809 /* dword 4-5 */ 810 uint64_t mptr; /* metadata pointer */ 811 812 /* dword 6-9 */ 813 union { 814 struct { 815 uint64_t prp1; /* prp entry 1 */ 816 uint64_t prp2; /* prp entry 2 */ 817 }; 818 struct nvme_sgl_descriptor sgl; 819 }; 820 821 /* dword 10-15 */ 822 uint32_t cdw10; /* command-specific */ 823 uint32_t cdw11; /* command-specific */ 824 uint32_t cdw12; /* command-specific */ 825 uint32_t cdw13; /* command-specific */ 826 uint32_t cdw14; /* command-specific */ 827 uint32_t cdw15; /* command-specific */ 828 }; 829 830 _Static_assert(sizeof(struct nvme_command) == 16 * 4, "bad size for nvme_command"); 831 832 struct nvme_completion { 833 /* dword 0 */ 834 uint32_t cdw0; /* command-specific */ 835 836 /* dword 1 */ 837 uint32_t rsvd1; 838 839 /* dword 2 */ 840 uint16_t sqhd; /* submission queue head pointer */ 841 uint16_t sqid; /* submission queue identifier */ 842 843 /* dword 3 */ 844 uint16_t cid; /* command identifier */ 845 uint16_t status; 846 } __aligned(8); /* riscv: nvme_qpair_process_completions has better code gen */ 847 848 _Static_assert(sizeof(struct nvme_completion) == 4 * 4, "bad size for nvme_completion"); 849 850 struct nvme_dsm_range { 851 uint32_t attributes; 852 uint32_t length; 853 uint64_t starting_lba; 854 }; 855 856 /* Largest DSM Trim that can be done */ 857 #define NVME_MAX_DSM_TRIM 4096 858 859 _Static_assert(sizeof(struct nvme_dsm_range) == 16, "bad size for nvme_dsm_ranage"); 860 861 /* status code types */ 862 enum nvme_status_code_type { 863 NVME_SCT_GENERIC = 0x0, 864 NVME_SCT_COMMAND_SPECIFIC = 0x1, 865 NVME_SCT_MEDIA_ERROR = 0x2, 866 NVME_SCT_PATH_RELATED = 0x3, 867 /* 0x3-0x6 - reserved */ 868 NVME_SCT_VENDOR_SPECIFIC = 0x7, 869 }; 870 871 /* generic command status codes */ 872 enum nvme_generic_command_status_code { 873 NVME_SC_SUCCESS = 0x00, 874 NVME_SC_INVALID_OPCODE = 0x01, 875 NVME_SC_INVALID_FIELD = 0x02, 876 NVME_SC_COMMAND_ID_CONFLICT = 0x03, 877 NVME_SC_DATA_TRANSFER_ERROR = 0x04, 878 NVME_SC_ABORTED_POWER_LOSS = 0x05, 879 NVME_SC_INTERNAL_DEVICE_ERROR = 0x06, 880 NVME_SC_ABORTED_BY_REQUEST = 0x07, 881 NVME_SC_ABORTED_SQ_DELETION = 0x08, 882 NVME_SC_ABORTED_FAILED_FUSED = 0x09, 883 NVME_SC_ABORTED_MISSING_FUSED = 0x0a, 884 NVME_SC_INVALID_NAMESPACE_OR_FORMAT = 0x0b, 885 NVME_SC_COMMAND_SEQUENCE_ERROR = 0x0c, 886 NVME_SC_INVALID_SGL_SEGMENT_DESCR = 0x0d, 887 NVME_SC_INVALID_NUMBER_OF_SGL_DESCR = 0x0e, 888 NVME_SC_DATA_SGL_LENGTH_INVALID = 0x0f, 889 NVME_SC_METADATA_SGL_LENGTH_INVALID = 0x10, 890 NVME_SC_SGL_DESCRIPTOR_TYPE_INVALID = 0x11, 891 NVME_SC_INVALID_USE_OF_CMB = 0x12, 892 NVME_SC_PRP_OFFET_INVALID = 0x13, 893 NVME_SC_ATOMIC_WRITE_UNIT_EXCEEDED = 0x14, 894 NVME_SC_OPERATION_DENIED = 0x15, 895 NVME_SC_SGL_OFFSET_INVALID = 0x16, 896 /* 0x17 - reserved */ 897 NVME_SC_HOST_ID_INCONSISTENT_FORMAT = 0x18, 898 NVME_SC_KEEP_ALIVE_TIMEOUT_EXPIRED = 0x19, 899 NVME_SC_KEEP_ALIVE_TIMEOUT_INVALID = 0x1a, 900 NVME_SC_ABORTED_DUE_TO_PREEMPT = 0x1b, 901 NVME_SC_SANITIZE_FAILED = 0x1c, 902 NVME_SC_SANITIZE_IN_PROGRESS = 0x1d, 903 NVME_SC_SGL_DATA_BLOCK_GRAN_INVALID = 0x1e, 904 NVME_SC_NOT_SUPPORTED_IN_CMB = 0x1f, 905 NVME_SC_NAMESPACE_IS_WRITE_PROTECTED = 0x20, 906 NVME_SC_COMMAND_INTERRUPTED = 0x21, 907 NVME_SC_TRANSIENT_TRANSPORT_ERROR = 0x22, 908 909 NVME_SC_LBA_OUT_OF_RANGE = 0x80, 910 NVME_SC_CAPACITY_EXCEEDED = 0x81, 911 NVME_SC_NAMESPACE_NOT_READY = 0x82, 912 NVME_SC_RESERVATION_CONFLICT = 0x83, 913 NVME_SC_FORMAT_IN_PROGRESS = 0x84, 914 }; 915 916 /* command specific status codes */ 917 enum nvme_command_specific_status_code { 918 NVME_SC_COMPLETION_QUEUE_INVALID = 0x00, 919 NVME_SC_INVALID_QUEUE_IDENTIFIER = 0x01, 920 NVME_SC_MAXIMUM_QUEUE_SIZE_EXCEEDED = 0x02, 921 NVME_SC_ABORT_COMMAND_LIMIT_EXCEEDED = 0x03, 922 /* 0x04 - reserved */ 923 NVME_SC_ASYNC_EVENT_REQUEST_LIMIT_EXCEEDED = 0x05, 924 NVME_SC_INVALID_FIRMWARE_SLOT = 0x06, 925 NVME_SC_INVALID_FIRMWARE_IMAGE = 0x07, 926 NVME_SC_INVALID_INTERRUPT_VECTOR = 0x08, 927 NVME_SC_INVALID_LOG_PAGE = 0x09, 928 NVME_SC_INVALID_FORMAT = 0x0a, 929 NVME_SC_FIRMWARE_REQUIRES_RESET = 0x0b, 930 NVME_SC_INVALID_QUEUE_DELETION = 0x0c, 931 NVME_SC_FEATURE_NOT_SAVEABLE = 0x0d, 932 NVME_SC_FEATURE_NOT_CHANGEABLE = 0x0e, 933 NVME_SC_FEATURE_NOT_NS_SPECIFIC = 0x0f, 934 NVME_SC_FW_ACT_REQUIRES_NVMS_RESET = 0x10, 935 NVME_SC_FW_ACT_REQUIRES_RESET = 0x11, 936 NVME_SC_FW_ACT_REQUIRES_TIME = 0x12, 937 NVME_SC_FW_ACT_PROHIBITED = 0x13, 938 NVME_SC_OVERLAPPING_RANGE = 0x14, 939 NVME_SC_NS_INSUFFICIENT_CAPACITY = 0x15, 940 NVME_SC_NS_ID_UNAVAILABLE = 0x16, 941 /* 0x17 - reserved */ 942 NVME_SC_NS_ALREADY_ATTACHED = 0x18, 943 NVME_SC_NS_IS_PRIVATE = 0x19, 944 NVME_SC_NS_NOT_ATTACHED = 0x1a, 945 NVME_SC_THIN_PROV_NOT_SUPPORTED = 0x1b, 946 NVME_SC_CTRLR_LIST_INVALID = 0x1c, 947 NVME_SC_SELF_TEST_IN_PROGRESS = 0x1d, 948 NVME_SC_BOOT_PART_WRITE_PROHIB = 0x1e, 949 NVME_SC_INVALID_CTRLR_ID = 0x1f, 950 NVME_SC_INVALID_SEC_CTRLR_STATE = 0x20, 951 NVME_SC_INVALID_NUM_OF_CTRLR_RESRC = 0x21, 952 NVME_SC_INVALID_RESOURCE_ID = 0x22, 953 NVME_SC_SANITIZE_PROHIBITED_WPMRE = 0x23, 954 NVME_SC_ANA_GROUP_ID_INVALID = 0x24, 955 NVME_SC_ANA_ATTACH_FAILED = 0x25, 956 957 NVME_SC_CONFLICTING_ATTRIBUTES = 0x80, 958 NVME_SC_INVALID_PROTECTION_INFO = 0x81, 959 NVME_SC_ATTEMPTED_WRITE_TO_RO_PAGE = 0x82, 960 }; 961 962 /* media error status codes */ 963 enum nvme_media_error_status_code { 964 NVME_SC_WRITE_FAULTS = 0x80, 965 NVME_SC_UNRECOVERED_READ_ERROR = 0x81, 966 NVME_SC_GUARD_CHECK_ERROR = 0x82, 967 NVME_SC_APPLICATION_TAG_CHECK_ERROR = 0x83, 968 NVME_SC_REFERENCE_TAG_CHECK_ERROR = 0x84, 969 NVME_SC_COMPARE_FAILURE = 0x85, 970 NVME_SC_ACCESS_DENIED = 0x86, 971 NVME_SC_DEALLOCATED_OR_UNWRITTEN = 0x87, 972 }; 973 974 /* path related status codes */ 975 enum nvme_path_related_status_code { 976 NVME_SC_INTERNAL_PATH_ERROR = 0x00, 977 NVME_SC_ASYMMETRIC_ACCESS_PERSISTENT_LOSS = 0x01, 978 NVME_SC_ASYMMETRIC_ACCESS_INACCESSIBLE = 0x02, 979 NVME_SC_ASYMMETRIC_ACCESS_TRANSITION = 0x03, 980 NVME_SC_CONTROLLER_PATHING_ERROR = 0x60, 981 NVME_SC_HOST_PATHING_ERROR = 0x70, 982 NVME_SC_COMMAND_ABORTED_BY_HOST = 0x71, 983 }; 984 985 /* admin opcodes */ 986 enum nvme_admin_opcode { 987 NVME_OPC_DELETE_IO_SQ = 0x00, 988 NVME_OPC_CREATE_IO_SQ = 0x01, 989 NVME_OPC_GET_LOG_PAGE = 0x02, 990 /* 0x03 - reserved */ 991 NVME_OPC_DELETE_IO_CQ = 0x04, 992 NVME_OPC_CREATE_IO_CQ = 0x05, 993 NVME_OPC_IDENTIFY = 0x06, 994 /* 0x07 - reserved */ 995 NVME_OPC_ABORT = 0x08, 996 NVME_OPC_SET_FEATURES = 0x09, 997 NVME_OPC_GET_FEATURES = 0x0a, 998 /* 0x0b - reserved */ 999 NVME_OPC_ASYNC_EVENT_REQUEST = 0x0c, 1000 NVME_OPC_NAMESPACE_MANAGEMENT = 0x0d, 1001 /* 0x0e-0x0f - reserved */ 1002 NVME_OPC_FIRMWARE_ACTIVATE = 0x10, 1003 NVME_OPC_FIRMWARE_IMAGE_DOWNLOAD = 0x11, 1004 /* 0x12-0x13 - reserved */ 1005 NVME_OPC_DEVICE_SELF_TEST = 0x14, 1006 NVME_OPC_NAMESPACE_ATTACHMENT = 0x15, 1007 /* 0x16-0x17 - reserved */ 1008 NVME_OPC_KEEP_ALIVE = 0x18, 1009 NVME_OPC_DIRECTIVE_SEND = 0x19, 1010 NVME_OPC_DIRECTIVE_RECEIVE = 0x1a, 1011 /* 0x1b - reserved */ 1012 NVME_OPC_VIRTUALIZATION_MANAGEMENT = 0x1c, 1013 NVME_OPC_NVME_MI_SEND = 0x1d, 1014 NVME_OPC_NVME_MI_RECEIVE = 0x1e, 1015 /* 0x1f - reserved */ 1016 NVME_OPC_CAPACITY_MANAGEMENT = 0x20, 1017 /* 0x21-0x23 - reserved */ 1018 NVME_OPC_LOCKDOWN = 0x24, 1019 /* 0x25-0x7b - reserved */ 1020 NVME_OPC_DOORBELL_BUFFER_CONFIG = 0x7c, 1021 /* 0x7d-0x7e - reserved */ 1022 NVME_OPC_FABRICS_COMMANDS = 0x7f, 1023 1024 NVME_OPC_FORMAT_NVM = 0x80, 1025 NVME_OPC_SECURITY_SEND = 0x81, 1026 NVME_OPC_SECURITY_RECEIVE = 0x82, 1027 /* 0x83 - reserved */ 1028 NVME_OPC_SANITIZE = 0x84, 1029 /* 0x85 - reserved */ 1030 NVME_OPC_GET_LBA_STATUS = 0x86, 1031 }; 1032 1033 /* nvme nvm opcodes */ 1034 enum nvme_nvm_opcode { 1035 NVME_OPC_FLUSH = 0x00, 1036 NVME_OPC_WRITE = 0x01, 1037 NVME_OPC_READ = 0x02, 1038 /* 0x03 - reserved */ 1039 NVME_OPC_WRITE_UNCORRECTABLE = 0x04, 1040 NVME_OPC_COMPARE = 0x05, 1041 /* 0x06-0x07 - reserved */ 1042 NVME_OPC_WRITE_ZEROES = 0x08, 1043 NVME_OPC_DATASET_MANAGEMENT = 0x09, 1044 /* 0x0a-0x0b - reserved */ 1045 NVME_OPC_VERIFY = 0x0c, 1046 NVME_OPC_RESERVATION_REGISTER = 0x0d, 1047 NVME_OPC_RESERVATION_REPORT = 0x0e, 1048 /* 0x0f-0x10 - reserved */ 1049 NVME_OPC_RESERVATION_ACQUIRE = 0x11, 1050 /* 0x12-0x14 - reserved */ 1051 NVME_OPC_RESERVATION_RELEASE = 0x15, 1052 /* 0x16-0x18 - reserved */ 1053 NVME_OPC_COPY = 0x19, 1054 }; 1055 1056 enum nvme_feature { 1057 /* 0x00 - reserved */ 1058 NVME_FEAT_ARBITRATION = 0x01, 1059 NVME_FEAT_POWER_MANAGEMENT = 0x02, 1060 NVME_FEAT_LBA_RANGE_TYPE = 0x03, 1061 NVME_FEAT_TEMPERATURE_THRESHOLD = 0x04, 1062 NVME_FEAT_ERROR_RECOVERY = 0x05, 1063 NVME_FEAT_VOLATILE_WRITE_CACHE = 0x06, 1064 NVME_FEAT_NUMBER_OF_QUEUES = 0x07, 1065 NVME_FEAT_INTERRUPT_COALESCING = 0x08, 1066 NVME_FEAT_INTERRUPT_VECTOR_CONFIGURATION = 0x09, 1067 NVME_FEAT_WRITE_ATOMICITY = 0x0A, 1068 NVME_FEAT_ASYNC_EVENT_CONFIGURATION = 0x0B, 1069 NVME_FEAT_AUTONOMOUS_POWER_STATE_TRANSITION = 0x0C, 1070 NVME_FEAT_HOST_MEMORY_BUFFER = 0x0D, 1071 NVME_FEAT_TIMESTAMP = 0x0E, 1072 NVME_FEAT_KEEP_ALIVE_TIMER = 0x0F, 1073 NVME_FEAT_HOST_CONTROLLED_THERMAL_MGMT = 0x10, 1074 NVME_FEAT_NON_OP_POWER_STATE_CONFIG = 0x11, 1075 NVME_FEAT_READ_RECOVERY_LEVEL_CONFIG = 0x12, 1076 NVME_FEAT_PREDICTABLE_LATENCY_MODE_CONFIG = 0x13, 1077 NVME_FEAT_PREDICTABLE_LATENCY_MODE_WINDOW = 0x14, 1078 NVME_FEAT_LBA_STATUS_INFORMATION_ATTRIBUTES = 0x15, 1079 NVME_FEAT_HOST_BEHAVIOR_SUPPORT = 0x16, 1080 NVME_FEAT_SANITIZE_CONFIG = 0x17, 1081 NVME_FEAT_ENDURANCE_GROUP_EVENT_CONFIGURATION = 0x18, 1082 /* 0x19-0x77 - reserved */ 1083 /* 0x78-0x7f - NVMe Management Interface */ 1084 NVME_FEAT_SOFTWARE_PROGRESS_MARKER = 0x80, 1085 NVME_FEAT_HOST_IDENTIFIER = 0x81, 1086 NVME_FEAT_RESERVATION_NOTIFICATION_MASK = 0x82, 1087 NVME_FEAT_RESERVATION_PERSISTENCE = 0x83, 1088 NVME_FEAT_NAMESPACE_WRITE_PROTECTION_CONFIG = 0x84, 1089 /* 0x85-0xBF - command set specific (reserved) */ 1090 /* 0xC0-0xFF - vendor specific */ 1091 }; 1092 1093 enum nvme_dsm_attribute { 1094 NVME_DSM_ATTR_INTEGRAL_READ = 0x1, 1095 NVME_DSM_ATTR_INTEGRAL_WRITE = 0x2, 1096 NVME_DSM_ATTR_DEALLOCATE = 0x4, 1097 }; 1098 1099 enum nvme_activate_action { 1100 NVME_AA_REPLACE_NO_ACTIVATE = 0x0, 1101 NVME_AA_REPLACE_ACTIVATE = 0x1, 1102 NVME_AA_ACTIVATE = 0x2, 1103 }; 1104 1105 struct nvme_power_state { 1106 /** Maximum Power */ 1107 uint16_t mp; /* Maximum Power */ 1108 uint8_t ps_rsvd1; 1109 uint8_t mps_nops; /* Max Power Scale, Non-Operational State */ 1110 1111 uint32_t enlat; /* Entry Latency */ 1112 uint32_t exlat; /* Exit Latency */ 1113 1114 uint8_t rrt; /* Relative Read Throughput */ 1115 uint8_t rrl; /* Relative Read Latency */ 1116 uint8_t rwt; /* Relative Write Throughput */ 1117 uint8_t rwl; /* Relative Write Latency */ 1118 1119 uint16_t idlp; /* Idle Power */ 1120 uint8_t ips; /* Idle Power Scale */ 1121 uint8_t ps_rsvd8; 1122 1123 uint16_t actp; /* Active Power */ 1124 uint8_t apw_aps; /* Active Power Workload, Active Power Scale */ 1125 uint8_t ps_rsvd10[9]; 1126 } __packed; 1127 1128 _Static_assert(sizeof(struct nvme_power_state) == 32, "bad size for nvme_power_state"); 1129 1130 #define NVME_SERIAL_NUMBER_LENGTH 20 1131 #define NVME_MODEL_NUMBER_LENGTH 40 1132 #define NVME_FIRMWARE_REVISION_LENGTH 8 1133 1134 struct nvme_controller_data { 1135 /* bytes 0-255: controller capabilities and features */ 1136 1137 /** pci vendor id */ 1138 uint16_t vid; 1139 1140 /** pci subsystem vendor id */ 1141 uint16_t ssvid; 1142 1143 /** serial number */ 1144 uint8_t sn[NVME_SERIAL_NUMBER_LENGTH]; 1145 1146 /** model number */ 1147 uint8_t mn[NVME_MODEL_NUMBER_LENGTH]; 1148 1149 /** firmware revision */ 1150 uint8_t fr[NVME_FIRMWARE_REVISION_LENGTH]; 1151 1152 /** recommended arbitration burst */ 1153 uint8_t rab; 1154 1155 /** ieee oui identifier */ 1156 uint8_t ieee[3]; 1157 1158 /** multi-interface capabilities */ 1159 uint8_t mic; 1160 1161 /** maximum data transfer size */ 1162 uint8_t mdts; 1163 1164 /** Controller ID */ 1165 uint16_t ctrlr_id; 1166 1167 /** Version */ 1168 uint32_t ver; 1169 1170 /** RTD3 Resume Latency */ 1171 uint32_t rtd3r; 1172 1173 /** RTD3 Enter Latency */ 1174 uint32_t rtd3e; 1175 1176 /** Optional Asynchronous Events Supported */ 1177 uint32_t oaes; /* bitfield really */ 1178 1179 /** Controller Attributes */ 1180 uint32_t ctratt; /* bitfield really */ 1181 1182 /** Read Recovery Levels Supported */ 1183 uint16_t rrls; 1184 1185 uint8_t reserved1[9]; 1186 1187 /** Controller Type */ 1188 uint8_t cntrltype; 1189 1190 /** FRU Globally Unique Identifier */ 1191 uint8_t fguid[16]; 1192 1193 /** Command Retry Delay Time 1 */ 1194 uint16_t crdt1; 1195 1196 /** Command Retry Delay Time 2 */ 1197 uint16_t crdt2; 1198 1199 /** Command Retry Delay Time 3 */ 1200 uint16_t crdt3; 1201 1202 uint8_t reserved2[122]; 1203 1204 /* bytes 256-511: admin command set attributes */ 1205 1206 /** optional admin command support */ 1207 uint16_t oacs; 1208 1209 /** abort command limit */ 1210 uint8_t acl; 1211 1212 /** asynchronous event request limit */ 1213 uint8_t aerl; 1214 1215 /** firmware updates */ 1216 uint8_t frmw; 1217 1218 /** log page attributes */ 1219 uint8_t lpa; 1220 1221 /** error log page entries */ 1222 uint8_t elpe; 1223 1224 /** number of power states supported */ 1225 uint8_t npss; 1226 1227 /** admin vendor specific command configuration */ 1228 uint8_t avscc; 1229 1230 /** Autonomous Power State Transition Attributes */ 1231 uint8_t apsta; 1232 1233 /** Warning Composite Temperature Threshold */ 1234 uint16_t wctemp; 1235 1236 /** Critical Composite Temperature Threshold */ 1237 uint16_t cctemp; 1238 1239 /** Maximum Time for Firmware Activation */ 1240 uint16_t mtfa; 1241 1242 /** Host Memory Buffer Preferred Size */ 1243 uint32_t hmpre; 1244 1245 /** Host Memory Buffer Minimum Size */ 1246 uint32_t hmmin; 1247 1248 /** Name space capabilities */ 1249 struct { 1250 /* if nsmgmt, report tnvmcap and unvmcap */ 1251 uint8_t tnvmcap[16]; 1252 uint8_t unvmcap[16]; 1253 } __packed untncap; 1254 1255 /** Replay Protected Memory Block Support */ 1256 uint32_t rpmbs; /* Really a bitfield */ 1257 1258 /** Extended Device Self-test Time */ 1259 uint16_t edstt; 1260 1261 /** Device Self-test Options */ 1262 uint8_t dsto; /* Really a bitfield */ 1263 1264 /** Firmware Update Granularity */ 1265 uint8_t fwug; 1266 1267 /** Keep Alive Support */ 1268 uint16_t kas; 1269 1270 /** Host Controlled Thermal Management Attributes */ 1271 uint16_t hctma; /* Really a bitfield */ 1272 1273 /** Minimum Thermal Management Temperature */ 1274 uint16_t mntmt; 1275 1276 /** Maximum Thermal Management Temperature */ 1277 uint16_t mxtmt; 1278 1279 /** Sanitize Capabilities */ 1280 uint32_t sanicap; /* Really a bitfield */ 1281 1282 /** Host Memory Buffer Minimum Descriptor Entry Size */ 1283 uint32_t hmminds; 1284 1285 /** Host Memory Maximum Descriptors Entries */ 1286 uint16_t hmmaxd; 1287 1288 /** NVM Set Identifier Maximum */ 1289 uint16_t nsetidmax; 1290 1291 /** Endurance Group Identifier Maximum */ 1292 uint16_t endgidmax; 1293 1294 /** ANA Transition Time */ 1295 uint8_t anatt; 1296 1297 /** Asymmetric Namespace Access Capabilities */ 1298 uint8_t anacap; 1299 1300 /** ANA Group Identifier Maximum */ 1301 uint32_t anagrpmax; 1302 1303 /** Number of ANA Group Identifiers */ 1304 uint32_t nanagrpid; 1305 1306 /** Persistent Event Log Size */ 1307 uint32_t pels; 1308 1309 uint8_t reserved3[156]; 1310 /* bytes 512-703: nvm command set attributes */ 1311 1312 /** submission queue entry size */ 1313 uint8_t sqes; 1314 1315 /** completion queue entry size */ 1316 uint8_t cqes; 1317 1318 /** Maximum Outstanding Commands */ 1319 uint16_t maxcmd; 1320 1321 /** number of namespaces */ 1322 uint32_t nn; 1323 1324 /** optional nvm command support */ 1325 uint16_t oncs; 1326 1327 /** fused operation support */ 1328 uint16_t fuses; 1329 1330 /** format nvm attributes */ 1331 uint8_t fna; 1332 1333 /** volatile write cache */ 1334 uint8_t vwc; 1335 1336 /** Atomic Write Unit Normal */ 1337 uint16_t awun; 1338 1339 /** Atomic Write Unit Power Fail */ 1340 uint16_t awupf; 1341 1342 /** NVM Vendor Specific Command Configuration */ 1343 uint8_t nvscc; 1344 1345 /** Namespace Write Protection Capabilities */ 1346 uint8_t nwpc; 1347 1348 /** Atomic Compare & Write Unit */ 1349 uint16_t acwu; 1350 uint16_t reserved6; 1351 1352 /** SGL Support */ 1353 uint32_t sgls; 1354 1355 /** Maximum Number of Allowed Namespaces */ 1356 uint32_t mnan; 1357 1358 /* bytes 540-767: Reserved */ 1359 uint8_t reserved7[224]; 1360 1361 /** NVM Subsystem NVMe Qualified Name */ 1362 uint8_t subnqn[256]; 1363 1364 /* bytes 1024-1791: Reserved */ 1365 uint8_t reserved8[768]; 1366 1367 /* bytes 1792-2047: NVMe over Fabrics specification */ 1368 uint32_t ioccsz; 1369 uint32_t iorcsz; 1370 uint16_t icdoff; 1371 uint8_t fcatt; 1372 uint8_t msdbd; 1373 uint16_t ofcs; 1374 uint8_t reserved9[242]; 1375 1376 /* bytes 2048-3071: power state descriptors */ 1377 struct nvme_power_state power_state[32]; 1378 1379 /* bytes 3072-4095: vendor specific */ 1380 uint8_t vs[1024]; 1381 } __packed __aligned(4); 1382 1383 _Static_assert(sizeof(struct nvme_controller_data) == 4096, "bad size for nvme_controller_data"); 1384 1385 struct nvme_namespace_data { 1386 /** namespace size */ 1387 uint64_t nsze; 1388 1389 /** namespace capacity */ 1390 uint64_t ncap; 1391 1392 /** namespace utilization */ 1393 uint64_t nuse; 1394 1395 /** namespace features */ 1396 uint8_t nsfeat; 1397 1398 /** number of lba formats */ 1399 uint8_t nlbaf; 1400 1401 /** formatted lba size */ 1402 uint8_t flbas; 1403 1404 /** metadata capabilities */ 1405 uint8_t mc; 1406 1407 /** end-to-end data protection capabilities */ 1408 uint8_t dpc; 1409 1410 /** end-to-end data protection type settings */ 1411 uint8_t dps; 1412 1413 /** Namespace Multi-path I/O and Namespace Sharing Capabilities */ 1414 uint8_t nmic; 1415 1416 /** Reservation Capabilities */ 1417 uint8_t rescap; 1418 1419 /** Format Progress Indicator */ 1420 uint8_t fpi; 1421 1422 /** Deallocate Logical Block Features */ 1423 uint8_t dlfeat; 1424 1425 /** Namespace Atomic Write Unit Normal */ 1426 uint16_t nawun; 1427 1428 /** Namespace Atomic Write Unit Power Fail */ 1429 uint16_t nawupf; 1430 1431 /** Namespace Atomic Compare & Write Unit */ 1432 uint16_t nacwu; 1433 1434 /** Namespace Atomic Boundary Size Normal */ 1435 uint16_t nabsn; 1436 1437 /** Namespace Atomic Boundary Offset */ 1438 uint16_t nabo; 1439 1440 /** Namespace Atomic Boundary Size Power Fail */ 1441 uint16_t nabspf; 1442 1443 /** Namespace Optimal IO Boundary */ 1444 uint16_t noiob; 1445 1446 /** NVM Capacity */ 1447 uint8_t nvmcap[16]; 1448 1449 /** Namespace Preferred Write Granularity */ 1450 uint16_t npwg; 1451 1452 /** Namespace Preferred Write Alignment */ 1453 uint16_t npwa; 1454 1455 /** Namespace Preferred Deallocate Granularity */ 1456 uint16_t npdg; 1457 1458 /** Namespace Preferred Deallocate Alignment */ 1459 uint16_t npda; 1460 1461 /** Namespace Optimal Write Size */ 1462 uint16_t nows; 1463 1464 /* bytes 74-91: Reserved */ 1465 uint8_t reserved5[18]; 1466 1467 /** ANA Group Identifier */ 1468 uint32_t anagrpid; 1469 1470 /* bytes 96-98: Reserved */ 1471 uint8_t reserved6[3]; 1472 1473 /** Namespace Attributes */ 1474 uint8_t nsattr; 1475 1476 /** NVM Set Identifier */ 1477 uint16_t nvmsetid; 1478 1479 /** Endurance Group Identifier */ 1480 uint16_t endgid; 1481 1482 /** Namespace Globally Unique Identifier */ 1483 uint8_t nguid[16]; 1484 1485 /** IEEE Extended Unique Identifier */ 1486 uint8_t eui64[8]; 1487 1488 /** lba format support */ 1489 uint32_t lbaf[16]; 1490 1491 uint8_t reserved7[192]; 1492 1493 uint8_t vendor_specific[3712]; 1494 } __packed __aligned(4); 1495 1496 _Static_assert(sizeof(struct nvme_namespace_data) == 4096, "bad size for nvme_namepsace_data"); 1497 1498 enum nvme_log_page { 1499 /* 0x00 - reserved */ 1500 NVME_LOG_ERROR = 0x01, 1501 NVME_LOG_HEALTH_INFORMATION = 0x02, 1502 NVME_LOG_FIRMWARE_SLOT = 0x03, 1503 NVME_LOG_CHANGED_NAMESPACE = 0x04, 1504 NVME_LOG_COMMAND_EFFECT = 0x05, 1505 NVME_LOG_DEVICE_SELF_TEST = 0x06, 1506 NVME_LOG_TELEMETRY_HOST_INITIATED = 0x07, 1507 NVME_LOG_TELEMETRY_CONTROLLER_INITIATED = 0x08, 1508 NVME_LOG_ENDURANCE_GROUP_INFORMATION = 0x09, 1509 NVME_LOG_PREDICTABLE_LATENCY_PER_NVM_SET = 0x0a, 1510 NVME_LOG_PREDICTABLE_LATENCY_EVENT_AGGREGATE = 0x0b, 1511 NVME_LOG_ASYMMETRIC_NAMESPACE_ACCESS = 0x0c, 1512 NVME_LOG_PERSISTENT_EVENT_LOG = 0x0d, 1513 NVME_LOG_LBA_STATUS_INFORMATION = 0x0e, 1514 NVME_LOG_ENDURANCE_GROUP_EVENT_AGGREGATE = 0x0f, 1515 NVME_LOG_DISCOVERY = 0x70, 1516 /* 0x06-0x7F - reserved */ 1517 /* 0x80-0xBF - I/O command set specific */ 1518 NVME_LOG_RES_NOTIFICATION = 0x80, 1519 NVME_LOG_SANITIZE_STATUS = 0x81, 1520 /* 0x82-0xBF - reserved */ 1521 /* 0xC0-0xFF - vendor specific */ 1522 1523 /* 1524 * The following are Intel Specific log pages, but they seem 1525 * to be widely implemented. 1526 */ 1527 INTEL_LOG_READ_LAT_LOG = 0xc1, 1528 INTEL_LOG_WRITE_LAT_LOG = 0xc2, 1529 INTEL_LOG_TEMP_STATS = 0xc5, 1530 INTEL_LOG_ADD_SMART = 0xca, 1531 INTEL_LOG_DRIVE_MKT_NAME = 0xdd, 1532 1533 /* 1534 * HGST log page, with lots ofs sub pages. 1535 */ 1536 HGST_INFO_LOG = 0xc1, 1537 }; 1538 1539 struct nvme_error_information_entry { 1540 uint64_t error_count; 1541 uint16_t sqid; 1542 uint16_t cid; 1543 uint16_t status; 1544 uint16_t error_location; 1545 uint64_t lba; 1546 uint32_t nsid; 1547 uint8_t vendor_specific; 1548 uint8_t trtype; 1549 uint16_t reserved30; 1550 uint64_t csi; 1551 uint16_t ttsi; 1552 uint8_t reserved[22]; 1553 } __packed __aligned(4); 1554 1555 _Static_assert(sizeof(struct nvme_error_information_entry) == 64, "bad size for nvme_error_information_entry"); 1556 1557 struct nvme_health_information_page { 1558 uint8_t critical_warning; 1559 uint16_t temperature; 1560 uint8_t available_spare; 1561 uint8_t available_spare_threshold; 1562 uint8_t percentage_used; 1563 1564 uint8_t reserved[26]; 1565 1566 /* 1567 * Note that the following are 128-bit values, but are 1568 * defined as an array of 2 64-bit values. 1569 */ 1570 /* Data Units Read is always in 512-byte units. */ 1571 uint64_t data_units_read[2]; 1572 /* Data Units Written is always in 512-byte units. */ 1573 uint64_t data_units_written[2]; 1574 /* For NVM command set, this includes Compare commands. */ 1575 uint64_t host_read_commands[2]; 1576 uint64_t host_write_commands[2]; 1577 /* Controller Busy Time is reported in minutes. */ 1578 uint64_t controller_busy_time[2]; 1579 uint64_t power_cycles[2]; 1580 uint64_t power_on_hours[2]; 1581 uint64_t unsafe_shutdowns[2]; 1582 uint64_t media_errors[2]; 1583 uint64_t num_error_info_log_entries[2]; 1584 uint32_t warning_temp_time; 1585 uint32_t error_temp_time; 1586 uint16_t temp_sensor[8]; 1587 /* Thermal Management Temperature 1 Transition Count */ 1588 uint32_t tmt1tc; 1589 /* Thermal Management Temperature 2 Transition Count */ 1590 uint32_t tmt2tc; 1591 /* Total Time For Thermal Management Temperature 1 */ 1592 uint32_t ttftmt1; 1593 /* Total Time For Thermal Management Temperature 2 */ 1594 uint32_t ttftmt2; 1595 1596 uint8_t reserved2[280]; 1597 } __packed __aligned(4); 1598 1599 _Static_assert(sizeof(struct nvme_health_information_page) == 512, "bad size for nvme_health_information_page"); 1600 1601 struct nvme_firmware_page { 1602 uint8_t afi; 1603 uint8_t reserved[7]; 1604 /* revisions for 7 slots */ 1605 uint8_t revision[7][NVME_FIRMWARE_REVISION_LENGTH]; 1606 uint8_t reserved2[448]; 1607 } __packed __aligned(4); 1608 1609 _Static_assert(sizeof(struct nvme_firmware_page) == 512, "bad size for nvme_firmware_page"); 1610 1611 struct nvme_ns_list { 1612 uint32_t ns[1024]; 1613 } __packed __aligned(4); 1614 1615 _Static_assert(sizeof(struct nvme_ns_list) == 4096, "bad size for nvme_ns_list"); 1616 1617 struct nvme_command_effects_page { 1618 uint32_t acs[256]; 1619 uint32_t iocs[256]; 1620 uint8_t reserved[2048]; 1621 } __packed __aligned(4); 1622 1623 _Static_assert(sizeof(struct nvme_command_effects_page) == 4096, 1624 "bad size for nvme_command_effects_page"); 1625 1626 struct nvme_device_self_test_page { 1627 uint8_t curr_operation; 1628 uint8_t curr_compl; 1629 uint8_t rsvd2[2]; 1630 struct { 1631 uint8_t status; 1632 uint8_t segment_num; 1633 uint8_t valid_diag_info; 1634 uint8_t rsvd3; 1635 uint64_t poh; 1636 uint32_t nsid; 1637 /* Define as an array to simplify alignment issues */ 1638 uint8_t failing_lba[8]; 1639 uint8_t status_code_type; 1640 uint8_t status_code; 1641 uint8_t vendor_specific[2]; 1642 } __packed result[20]; 1643 } __packed __aligned(4); 1644 1645 _Static_assert(sizeof(struct nvme_device_self_test_page) == 564, 1646 "bad size for nvme_device_self_test_page"); 1647 1648 struct nvme_discovery_log_entry { 1649 uint8_t trtype; 1650 uint8_t adrfam; 1651 uint8_t subtype; 1652 uint8_t treq; 1653 uint16_t portid; 1654 uint16_t cntlid; 1655 uint16_t aqsz; 1656 uint8_t reserved1[22]; 1657 uint8_t trsvcid[32]; 1658 uint8_t reserved2[192]; 1659 uint8_t subnqn[256]; 1660 uint8_t traddr[256]; 1661 union { 1662 struct { 1663 uint8_t rdma_qptype; 1664 uint8_t rdma_prtype; 1665 uint8_t rdma_cms; 1666 uint8_t reserved[5]; 1667 uint16_t rdma_pkey; 1668 } rdma; 1669 struct { 1670 uint8_t sectype; 1671 } tcp; 1672 uint8_t reserved[256]; 1673 } tsas; 1674 } __packed __aligned(4); 1675 1676 _Static_assert(sizeof(struct nvme_discovery_log_entry) == 1024, 1677 "bad size for nvme_discovery_log_entry"); 1678 1679 struct nvme_discovery_log { 1680 uint64_t genctr; 1681 uint64_t numrec; 1682 uint16_t recfmt; 1683 uint8_t reserved[1006]; 1684 struct nvme_discovery_log_entry entries[]; 1685 } __packed __aligned(4); 1686 1687 _Static_assert(sizeof(struct nvme_discovery_log) == 1024, 1688 "bad size for nvme_discovery_log"); 1689 1690 struct nvme_res_notification_page { 1691 uint64_t log_page_count; 1692 uint8_t log_page_type; 1693 uint8_t available_log_pages; 1694 uint8_t reserved2; 1695 uint32_t nsid; 1696 uint8_t reserved[48]; 1697 } __packed __aligned(4); 1698 1699 _Static_assert(sizeof(struct nvme_res_notification_page) == 64, 1700 "bad size for nvme_res_notification_page"); 1701 1702 struct nvme_sanitize_status_page { 1703 uint16_t sprog; 1704 uint16_t sstat; 1705 uint32_t scdw10; 1706 uint32_t etfo; 1707 uint32_t etfbe; 1708 uint32_t etfce; 1709 uint32_t etfownd; 1710 uint32_t etfbewnd; 1711 uint32_t etfcewnd; 1712 uint8_t reserved[480]; 1713 } __packed __aligned(4); 1714 1715 _Static_assert(sizeof(struct nvme_sanitize_status_page) == 512, 1716 "bad size for nvme_sanitize_status_page"); 1717 1718 struct intel_log_temp_stats { 1719 uint64_t current; 1720 uint64_t overtemp_flag_last; 1721 uint64_t overtemp_flag_life; 1722 uint64_t max_temp; 1723 uint64_t min_temp; 1724 uint64_t _rsvd[5]; 1725 uint64_t max_oper_temp; 1726 uint64_t min_oper_temp; 1727 uint64_t est_offset; 1728 } __packed __aligned(4); 1729 1730 _Static_assert(sizeof(struct intel_log_temp_stats) == 13 * 8, "bad size for intel_log_temp_stats"); 1731 1732 struct nvme_resv_reg_ctrlr { 1733 uint16_t ctrlr_id; /* Controller ID */ 1734 uint8_t rcsts; /* Reservation Status */ 1735 uint8_t reserved3[5]; 1736 uint64_t hostid; /* Host Identifier */ 1737 uint64_t rkey; /* Reservation Key */ 1738 } __packed __aligned(4); 1739 1740 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr) == 24, "bad size for nvme_resv_reg_ctrlr"); 1741 1742 struct nvme_resv_reg_ctrlr_ext { 1743 uint16_t ctrlr_id; /* Controller ID */ 1744 uint8_t rcsts; /* Reservation Status */ 1745 uint8_t reserved3[5]; 1746 uint64_t rkey; /* Reservation Key */ 1747 uint64_t hostid[2]; /* Host Identifier */ 1748 uint8_t reserved32[32]; 1749 } __packed __aligned(4); 1750 1751 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr_ext) == 64, "bad size for nvme_resv_reg_ctrlr_ext"); 1752 1753 struct nvme_resv_status { 1754 uint32_t gen; /* Generation */ 1755 uint8_t rtype; /* Reservation Type */ 1756 uint8_t regctl[2]; /* Number of Registered Controllers */ 1757 uint8_t reserved7[2]; 1758 uint8_t ptpls; /* Persist Through Power Loss State */ 1759 uint8_t reserved10[14]; 1760 struct nvme_resv_reg_ctrlr ctrlr[0]; 1761 } __packed __aligned(4); 1762 1763 _Static_assert(sizeof(struct nvme_resv_status) == 24, "bad size for nvme_resv_status"); 1764 1765 struct nvme_resv_status_ext { 1766 uint32_t gen; /* Generation */ 1767 uint8_t rtype; /* Reservation Type */ 1768 uint8_t regctl[2]; /* Number of Registered Controllers */ 1769 uint8_t reserved7[2]; 1770 uint8_t ptpls; /* Persist Through Power Loss State */ 1771 uint8_t reserved10[14]; 1772 uint8_t reserved24[40]; 1773 struct nvme_resv_reg_ctrlr_ext ctrlr[0]; 1774 } __packed __aligned(4); 1775 1776 _Static_assert(sizeof(struct nvme_resv_status_ext) == 64, "bad size for nvme_resv_status_ext"); 1777 1778 #define NVME_TEST_MAX_THREADS 128 1779 1780 struct nvme_io_test { 1781 enum nvme_nvm_opcode opc; 1782 uint32_t size; 1783 uint32_t time; /* in seconds */ 1784 uint32_t num_threads; 1785 uint32_t flags; 1786 uint64_t io_completed[NVME_TEST_MAX_THREADS]; 1787 }; 1788 1789 enum nvme_io_test_flags { 1790 /* 1791 * Specifies whether dev_refthread/dev_relthread should be 1792 * called during NVME_BIO_TEST. Ignored for other test 1793 * types. 1794 */ 1795 NVME_TEST_FLAG_REFTHREAD = 0x1, 1796 }; 1797 1798 struct nvme_pt_command { 1799 /* 1800 * cmd is used to specify a passthrough command to a controller or 1801 * namespace. 1802 * 1803 * The following fields from cmd may be specified by the caller: 1804 * * opc (opcode) 1805 * * nsid (namespace id) - for admin commands only 1806 * * cdw10-cdw15 1807 * 1808 * Remaining fields must be set to 0 by the caller. 1809 */ 1810 struct nvme_command cmd; 1811 1812 /* 1813 * cpl returns completion status for the passthrough command 1814 * specified by cmd. 1815 * 1816 * The following fields will be filled out by the driver, for 1817 * consumption by the caller: 1818 * * cdw0 1819 * * status (except for phase) 1820 * 1821 * Remaining fields will be set to 0 by the driver. 1822 */ 1823 struct nvme_completion cpl; 1824 1825 /* buf is the data buffer associated with this passthrough command. */ 1826 void * buf; 1827 1828 /* 1829 * len is the length of the data buffer associated with this 1830 * passthrough command. 1831 */ 1832 uint32_t len; 1833 1834 /* 1835 * is_read = 1 if the passthrough command will read data into the 1836 * supplied buffer from the controller. 1837 * 1838 * is_read = 0 if the passthrough command will write data from the 1839 * supplied buffer to the controller. 1840 */ 1841 uint32_t is_read; 1842 1843 /* 1844 * driver_lock is used by the driver only. It must be set to 0 1845 * by the caller. 1846 */ 1847 struct mtx * driver_lock; 1848 }; 1849 1850 struct nvme_get_nsid { 1851 char cdev[SPECNAMELEN + 1]; 1852 uint32_t nsid; 1853 }; 1854 1855 struct nvme_hmb_desc { 1856 uint64_t addr; 1857 uint32_t size; 1858 uint32_t reserved; 1859 }; 1860 1861 #define nvme_completion_is_error(cpl) \ 1862 (NVME_STATUS_GET_SC((cpl)->status) != 0 || NVME_STATUS_GET_SCT((cpl)->status) != 0) 1863 1864 void nvme_strvis(uint8_t *dst, const uint8_t *src, int dstlen, int srclen); 1865 1866 #ifdef _KERNEL 1867 1868 struct bio; 1869 struct thread; 1870 1871 struct nvme_namespace; 1872 struct nvme_controller; 1873 struct nvme_consumer; 1874 1875 typedef void (*nvme_cb_fn_t)(void *, const struct nvme_completion *); 1876 1877 typedef void *(*nvme_cons_ns_fn_t)(struct nvme_namespace *, void *); 1878 typedef void *(*nvme_cons_ctrlr_fn_t)(struct nvme_controller *); 1879 typedef void (*nvme_cons_async_fn_t)(void *, const struct nvme_completion *, 1880 uint32_t, void *, uint32_t); 1881 typedef void (*nvme_cons_fail_fn_t)(void *); 1882 1883 enum nvme_namespace_flags { 1884 NVME_NS_DEALLOCATE_SUPPORTED = 0x1, 1885 NVME_NS_FLUSH_SUPPORTED = 0x2, 1886 }; 1887 1888 int nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr, 1889 struct nvme_pt_command *pt, 1890 uint32_t nsid, int is_user_buffer, 1891 int is_admin_cmd); 1892 1893 /* Admin functions */ 1894 void nvme_ctrlr_cmd_set_feature(struct nvme_controller *ctrlr, 1895 uint8_t feature, uint32_t cdw11, 1896 uint32_t cdw12, uint32_t cdw13, 1897 uint32_t cdw14, uint32_t cdw15, 1898 void *payload, uint32_t payload_size, 1899 nvme_cb_fn_t cb_fn, void *cb_arg); 1900 void nvme_ctrlr_cmd_get_feature(struct nvme_controller *ctrlr, 1901 uint8_t feature, uint32_t cdw11, 1902 void *payload, uint32_t payload_size, 1903 nvme_cb_fn_t cb_fn, void *cb_arg); 1904 void nvme_ctrlr_cmd_get_log_page(struct nvme_controller *ctrlr, 1905 uint8_t log_page, uint32_t nsid, 1906 void *payload, uint32_t payload_size, 1907 nvme_cb_fn_t cb_fn, void *cb_arg); 1908 1909 /* NVM I/O functions */ 1910 int nvme_ns_cmd_write(struct nvme_namespace *ns, void *payload, 1911 uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn, 1912 void *cb_arg); 1913 int nvme_ns_cmd_write_bio(struct nvme_namespace *ns, struct bio *bp, 1914 nvme_cb_fn_t cb_fn, void *cb_arg); 1915 int nvme_ns_cmd_read(struct nvme_namespace *ns, void *payload, 1916 uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn, 1917 void *cb_arg); 1918 int nvme_ns_cmd_read_bio(struct nvme_namespace *ns, struct bio *bp, 1919 nvme_cb_fn_t cb_fn, void *cb_arg); 1920 int nvme_ns_cmd_deallocate(struct nvme_namespace *ns, void *payload, 1921 uint8_t num_ranges, nvme_cb_fn_t cb_fn, 1922 void *cb_arg); 1923 int nvme_ns_cmd_flush(struct nvme_namespace *ns, nvme_cb_fn_t cb_fn, 1924 void *cb_arg); 1925 int nvme_ns_dump(struct nvme_namespace *ns, void *virt, off_t offset, 1926 size_t len); 1927 1928 /* Registration functions */ 1929 struct nvme_consumer * nvme_register_consumer(nvme_cons_ns_fn_t ns_fn, 1930 nvme_cons_ctrlr_fn_t ctrlr_fn, 1931 nvme_cons_async_fn_t async_fn, 1932 nvme_cons_fail_fn_t fail_fn); 1933 void nvme_unregister_consumer(struct nvme_consumer *consumer); 1934 1935 /* Controller helper functions */ 1936 device_t nvme_ctrlr_get_device(struct nvme_controller *ctrlr); 1937 const struct nvme_controller_data * 1938 nvme_ctrlr_get_data(struct nvme_controller *ctrlr); 1939 static inline bool 1940 nvme_ctrlr_has_dataset_mgmt(const struct nvme_controller_data *cd) 1941 { 1942 /* Assumes cd was byte swapped by nvme_controller_data_swapbytes() */ 1943 return (NVMEV(NVME_CTRLR_DATA_ONCS_DSM, cd->oncs) != 0); 1944 } 1945 1946 /* Namespace helper functions */ 1947 uint32_t nvme_ns_get_max_io_xfer_size(struct nvme_namespace *ns); 1948 uint32_t nvme_ns_get_sector_size(struct nvme_namespace *ns); 1949 uint64_t nvme_ns_get_num_sectors(struct nvme_namespace *ns); 1950 uint64_t nvme_ns_get_size(struct nvme_namespace *ns); 1951 uint32_t nvme_ns_get_flags(struct nvme_namespace *ns); 1952 const char * nvme_ns_get_serial_number(struct nvme_namespace *ns); 1953 const char * nvme_ns_get_model_number(struct nvme_namespace *ns); 1954 const struct nvme_namespace_data * 1955 nvme_ns_get_data(struct nvme_namespace *ns); 1956 uint32_t nvme_ns_get_stripesize(struct nvme_namespace *ns); 1957 1958 int nvme_ns_bio_process(struct nvme_namespace *ns, struct bio *bp, 1959 nvme_cb_fn_t cb_fn); 1960 int nvme_ns_ioctl_process(struct nvme_namespace *ns, u_long cmd, 1961 caddr_t arg, int flag, struct thread *td); 1962 1963 /* 1964 * Command building helper functions -- shared with CAM 1965 * These functions assume allocator zeros out cmd structure 1966 * CAM's xpt_get_ccb and the request allocator for nvme both 1967 * do zero'd allocations. 1968 */ 1969 static inline 1970 void nvme_ns_flush_cmd(struct nvme_command *cmd, uint32_t nsid) 1971 { 1972 1973 cmd->opc = NVME_OPC_FLUSH; 1974 cmd->nsid = htole32(nsid); 1975 } 1976 1977 static inline 1978 void nvme_ns_rw_cmd(struct nvme_command *cmd, uint32_t rwcmd, uint32_t nsid, 1979 uint64_t lba, uint32_t count) 1980 { 1981 cmd->opc = rwcmd; 1982 cmd->nsid = htole32(nsid); 1983 cmd->cdw10 = htole32(lba & 0xffffffffu); 1984 cmd->cdw11 = htole32(lba >> 32); 1985 cmd->cdw12 = htole32(count-1); 1986 } 1987 1988 static inline 1989 void nvme_ns_write_cmd(struct nvme_command *cmd, uint32_t nsid, 1990 uint64_t lba, uint32_t count) 1991 { 1992 nvme_ns_rw_cmd(cmd, NVME_OPC_WRITE, nsid, lba, count); 1993 } 1994 1995 static inline 1996 void nvme_ns_read_cmd(struct nvme_command *cmd, uint32_t nsid, 1997 uint64_t lba, uint32_t count) 1998 { 1999 nvme_ns_rw_cmd(cmd, NVME_OPC_READ, nsid, lba, count); 2000 } 2001 2002 static inline 2003 void nvme_ns_trim_cmd(struct nvme_command *cmd, uint32_t nsid, 2004 uint32_t num_ranges) 2005 { 2006 cmd->opc = NVME_OPC_DATASET_MANAGEMENT; 2007 cmd->nsid = htole32(nsid); 2008 cmd->cdw10 = htole32(num_ranges - 1); 2009 cmd->cdw11 = htole32(NVME_DSM_ATTR_DEALLOCATE); 2010 } 2011 2012 extern int nvme_use_nvd; 2013 2014 #endif /* _KERNEL */ 2015 2016 /* Endianess conversion functions for NVMe structs */ 2017 static inline 2018 void nvme_completion_swapbytes(struct nvme_completion *s __unused) 2019 { 2020 #if _BYTE_ORDER != _LITTLE_ENDIAN 2021 2022 s->cdw0 = le32toh(s->cdw0); 2023 /* omit rsvd1 */ 2024 s->sqhd = le16toh(s->sqhd); 2025 s->sqid = le16toh(s->sqid); 2026 /* omit cid */ 2027 s->status = le16toh(s->status); 2028 #endif 2029 } 2030 2031 static inline 2032 void nvme_power_state_swapbytes(struct nvme_power_state *s __unused) 2033 { 2034 #if _BYTE_ORDER != _LITTLE_ENDIAN 2035 2036 s->mp = le16toh(s->mp); 2037 s->enlat = le32toh(s->enlat); 2038 s->exlat = le32toh(s->exlat); 2039 s->idlp = le16toh(s->idlp); 2040 s->actp = le16toh(s->actp); 2041 #endif 2042 } 2043 2044 static inline 2045 void nvme_controller_data_swapbytes(struct nvme_controller_data *s __unused) 2046 { 2047 #if _BYTE_ORDER != _LITTLE_ENDIAN 2048 int i; 2049 2050 s->vid = le16toh(s->vid); 2051 s->ssvid = le16toh(s->ssvid); 2052 s->ctrlr_id = le16toh(s->ctrlr_id); 2053 s->ver = le32toh(s->ver); 2054 s->rtd3r = le32toh(s->rtd3r); 2055 s->rtd3e = le32toh(s->rtd3e); 2056 s->oaes = le32toh(s->oaes); 2057 s->ctratt = le32toh(s->ctratt); 2058 s->rrls = le16toh(s->rrls); 2059 s->crdt1 = le16toh(s->crdt1); 2060 s->crdt2 = le16toh(s->crdt2); 2061 s->crdt3 = le16toh(s->crdt3); 2062 s->oacs = le16toh(s->oacs); 2063 s->wctemp = le16toh(s->wctemp); 2064 s->cctemp = le16toh(s->cctemp); 2065 s->mtfa = le16toh(s->mtfa); 2066 s->hmpre = le32toh(s->hmpre); 2067 s->hmmin = le32toh(s->hmmin); 2068 s->rpmbs = le32toh(s->rpmbs); 2069 s->edstt = le16toh(s->edstt); 2070 s->kas = le16toh(s->kas); 2071 s->hctma = le16toh(s->hctma); 2072 s->mntmt = le16toh(s->mntmt); 2073 s->mxtmt = le16toh(s->mxtmt); 2074 s->sanicap = le32toh(s->sanicap); 2075 s->hmminds = le32toh(s->hmminds); 2076 s->hmmaxd = le16toh(s->hmmaxd); 2077 s->nsetidmax = le16toh(s->nsetidmax); 2078 s->endgidmax = le16toh(s->endgidmax); 2079 s->anagrpmax = le32toh(s->anagrpmax); 2080 s->nanagrpid = le32toh(s->nanagrpid); 2081 s->pels = le32toh(s->pels); 2082 s->maxcmd = le16toh(s->maxcmd); 2083 s->nn = le32toh(s->nn); 2084 s->oncs = le16toh(s->oncs); 2085 s->fuses = le16toh(s->fuses); 2086 s->awun = le16toh(s->awun); 2087 s->awupf = le16toh(s->awupf); 2088 s->acwu = le16toh(s->acwu); 2089 s->sgls = le32toh(s->sgls); 2090 s->mnan = le32toh(s->mnan); 2091 s->ioccsz = le32toh(s->ioccsz); 2092 s->iorcsz = le32toh(s->iorcsz); 2093 s->icdoff = le16toh(s->icdoff); 2094 s->ofcs = le16toh(s->ofcs); 2095 for (i = 0; i < 32; i++) 2096 nvme_power_state_swapbytes(&s->power_state[i]); 2097 #endif 2098 } 2099 2100 static inline 2101 void nvme_namespace_data_swapbytes(struct nvme_namespace_data *s __unused) 2102 { 2103 #if _BYTE_ORDER != _LITTLE_ENDIAN 2104 int i; 2105 2106 s->nsze = le64toh(s->nsze); 2107 s->ncap = le64toh(s->ncap); 2108 s->nuse = le64toh(s->nuse); 2109 s->nawun = le16toh(s->nawun); 2110 s->nawupf = le16toh(s->nawupf); 2111 s->nacwu = le16toh(s->nacwu); 2112 s->nabsn = le16toh(s->nabsn); 2113 s->nabo = le16toh(s->nabo); 2114 s->nabspf = le16toh(s->nabspf); 2115 s->noiob = le16toh(s->noiob); 2116 s->npwg = le16toh(s->npwg); 2117 s->npwa = le16toh(s->npwa); 2118 s->npdg = le16toh(s->npdg); 2119 s->npda = le16toh(s->npda); 2120 s->nows = le16toh(s->nows); 2121 s->anagrpid = le32toh(s->anagrpid); 2122 s->nvmsetid = le16toh(s->nvmsetid); 2123 s->endgid = le16toh(s->endgid); 2124 for (i = 0; i < 16; i++) 2125 s->lbaf[i] = le32toh(s->lbaf[i]); 2126 #endif 2127 } 2128 2129 static inline 2130 void nvme_error_information_entry_swapbytes( 2131 struct nvme_error_information_entry *s __unused) 2132 { 2133 #if _BYTE_ORDER != _LITTLE_ENDIAN 2134 2135 s->error_count = le64toh(s->error_count); 2136 s->sqid = le16toh(s->sqid); 2137 s->cid = le16toh(s->cid); 2138 s->status = le16toh(s->status); 2139 s->error_location = le16toh(s->error_location); 2140 s->lba = le64toh(s->lba); 2141 s->nsid = le32toh(s->nsid); 2142 s->csi = le64toh(s->csi); 2143 s->ttsi = le16toh(s->ttsi); 2144 #endif 2145 } 2146 2147 static inline 2148 void nvme_le128toh(void *p __unused) 2149 { 2150 #if _BYTE_ORDER != _LITTLE_ENDIAN 2151 /* Swap 16 bytes in place */ 2152 char *tmp = (char*)p; 2153 char b; 2154 int i; 2155 for (i = 0; i < 8; i++) { 2156 b = tmp[i]; 2157 tmp[i] = tmp[15-i]; 2158 tmp[15-i] = b; 2159 } 2160 #endif 2161 } 2162 2163 static inline 2164 void nvme_health_information_page_swapbytes( 2165 struct nvme_health_information_page *s __unused) 2166 { 2167 #if _BYTE_ORDER != _LITTLE_ENDIAN 2168 int i; 2169 2170 s->temperature = le16toh(s->temperature); 2171 nvme_le128toh((void *)s->data_units_read); 2172 nvme_le128toh((void *)s->data_units_written); 2173 nvme_le128toh((void *)s->host_read_commands); 2174 nvme_le128toh((void *)s->host_write_commands); 2175 nvme_le128toh((void *)s->controller_busy_time); 2176 nvme_le128toh((void *)s->power_cycles); 2177 nvme_le128toh((void *)s->power_on_hours); 2178 nvme_le128toh((void *)s->unsafe_shutdowns); 2179 nvme_le128toh((void *)s->media_errors); 2180 nvme_le128toh((void *)s->num_error_info_log_entries); 2181 s->warning_temp_time = le32toh(s->warning_temp_time); 2182 s->error_temp_time = le32toh(s->error_temp_time); 2183 for (i = 0; i < 8; i++) 2184 s->temp_sensor[i] = le16toh(s->temp_sensor[i]); 2185 s->tmt1tc = le32toh(s->tmt1tc); 2186 s->tmt2tc = le32toh(s->tmt2tc); 2187 s->ttftmt1 = le32toh(s->ttftmt1); 2188 s->ttftmt2 = le32toh(s->ttftmt2); 2189 #endif 2190 } 2191 2192 static inline 2193 void nvme_ns_list_swapbytes(struct nvme_ns_list *s __unused) 2194 { 2195 #if _BYTE_ORDER != _LITTLE_ENDIAN 2196 int i; 2197 2198 for (i = 0; i < 1024; i++) 2199 s->ns[i] = le32toh(s->ns[i]); 2200 #endif 2201 } 2202 2203 static inline 2204 void nvme_command_effects_page_swapbytes( 2205 struct nvme_command_effects_page *s __unused) 2206 { 2207 #if _BYTE_ORDER != _LITTLE_ENDIAN 2208 int i; 2209 2210 for (i = 0; i < 256; i++) 2211 s->acs[i] = le32toh(s->acs[i]); 2212 for (i = 0; i < 256; i++) 2213 s->iocs[i] = le32toh(s->iocs[i]); 2214 #endif 2215 } 2216 2217 static inline 2218 void nvme_res_notification_page_swapbytes( 2219 struct nvme_res_notification_page *s __unused) 2220 { 2221 #if _BYTE_ORDER != _LITTLE_ENDIAN 2222 s->log_page_count = le64toh(s->log_page_count); 2223 s->nsid = le32toh(s->nsid); 2224 #endif 2225 } 2226 2227 static inline 2228 void nvme_sanitize_status_page_swapbytes( 2229 struct nvme_sanitize_status_page *s __unused) 2230 { 2231 #if _BYTE_ORDER != _LITTLE_ENDIAN 2232 s->sprog = le16toh(s->sprog); 2233 s->sstat = le16toh(s->sstat); 2234 s->scdw10 = le32toh(s->scdw10); 2235 s->etfo = le32toh(s->etfo); 2236 s->etfbe = le32toh(s->etfbe); 2237 s->etfce = le32toh(s->etfce); 2238 s->etfownd = le32toh(s->etfownd); 2239 s->etfbewnd = le32toh(s->etfbewnd); 2240 s->etfcewnd = le32toh(s->etfcewnd); 2241 #endif 2242 } 2243 2244 static inline 2245 void nvme_resv_status_swapbytes(struct nvme_resv_status *s __unused, 2246 size_t size __unused) 2247 { 2248 #if _BYTE_ORDER != _LITTLE_ENDIAN 2249 size_t i, n; 2250 2251 s->gen = le32toh(s->gen); 2252 n = (s->regctl[1] << 8) | s->regctl[0]; 2253 n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0])); 2254 for (i = 0; i < n; i++) { 2255 s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id); 2256 s->ctrlr[i].hostid = le64toh(s->ctrlr[i].hostid); 2257 s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey); 2258 } 2259 #endif 2260 } 2261 2262 static inline 2263 void nvme_resv_status_ext_swapbytes(struct nvme_resv_status_ext *s __unused, 2264 size_t size __unused) 2265 { 2266 #if _BYTE_ORDER != _LITTLE_ENDIAN 2267 size_t i, n; 2268 2269 s->gen = le32toh(s->gen); 2270 n = (s->regctl[1] << 8) | s->regctl[0]; 2271 n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0])); 2272 for (i = 0; i < n; i++) { 2273 s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id); 2274 s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey); 2275 nvme_le128toh((void *)s->ctrlr[i].hostid); 2276 } 2277 #endif 2278 } 2279 2280 static inline void 2281 nvme_device_self_test_swapbytes(struct nvme_device_self_test_page *s __unused) 2282 { 2283 #if _BYTE_ORDER != _LITTLE_ENDIAN 2284 uint8_t *tmp; 2285 uint32_t r, i; 2286 uint8_t b; 2287 2288 for (r = 0; r < 20; r++) { 2289 s->result[r].poh = le64toh(s->result[r].poh); 2290 s->result[r].nsid = le32toh(s->result[r].nsid); 2291 /* Unaligned 64-bit loads fail on some architectures */ 2292 tmp = s->result[r].failing_lba; 2293 for (i = 0; i < 4; i++) { 2294 b = tmp[i]; 2295 tmp[i] = tmp[7-i]; 2296 tmp[7-i] = b; 2297 } 2298 } 2299 #endif 2300 } 2301 2302 static inline void 2303 nvme_discovery_log_entry_swapbytes(struct nvme_discovery_log_entry *s __unused) 2304 { 2305 #if _BYTE_ORDER != _LITTLE_ENDIAN 2306 s->portid = le16toh(s->portid); 2307 s->cntlid = le16toh(s->cntlid); 2308 s->aqsz = le16toh(s->aqsz); 2309 if (s->trtype == 0x01 /* RDMA */) { 2310 s->tsas.rdma.rdma_pkey = le16toh(s->tsas.rdma.rdma_pkey); 2311 } 2312 #endif 2313 } 2314 2315 static inline void 2316 nvme_discovery_log_swapbytes(struct nvme_discovery_log *s __unused) 2317 { 2318 #if _BYTE_ORDER != _LITTLE_ENDIAN 2319 s->genctr = le64toh(s->genctr); 2320 s->numrec = le64toh(s->numrec); 2321 s->recfmt = le16toh(s->recfmt); 2322 #endif 2323 } 2324 #endif /* __NVME_H__ */ 2325