1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause 3 * 4 * Copyright (C) 2012-2013 Intel Corporation 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 * SUCH DAMAGE. 27 */ 28 29 #ifndef __NVME_H__ 30 #define __NVME_H__ 31 32 #ifdef _KERNEL 33 #include <sys/types.h> 34 #endif 35 36 #include <sys/param.h> 37 #include <sys/endian.h> 38 39 #define NVME_PASSTHROUGH_CMD _IOWR('n', 0, struct nvme_pt_command) 40 #define NVME_RESET_CONTROLLER _IO('n', 1) 41 #define NVME_GET_NSID _IOR('n', 2, struct nvme_get_nsid) 42 #define NVME_GET_MAX_XFER_SIZE _IOR('n', 3, uint64_t) 43 44 #define NVME_IO_TEST _IOWR('n', 100, struct nvme_io_test) 45 #define NVME_BIO_TEST _IOWR('n', 101, struct nvme_io_test) 46 47 /* NB: Fabrics-specific ioctls defined in nvmf.h start at 200. */ 48 49 /* 50 * Macros to deal with NVME revisions, as defined VS register 51 */ 52 #define NVME_REV(x, y) (((x) << 16) | ((y) << 8)) 53 #define NVME_MAJOR(r) (((r) >> 16) & 0xffff) 54 #define NVME_MINOR(r) (((r) >> 8) & 0xff) 55 56 /* 57 * Use to mark a command to apply to all namespaces, or to retrieve global 58 * log pages. 59 */ 60 #define NVME_GLOBAL_NAMESPACE_TAG ((uint32_t)0xFFFFFFFF) 61 62 /* Host memory buffer sizes are always in 4096 byte chunks */ 63 #define NVME_HMB_UNITS 4096 64 65 /* Many items are expressed in terms of power of two times MPS */ 66 #define NVME_MPS_SHIFT 12 67 68 /* Limits on queue sizes: See 4.1.3 Queue Size in NVMe 1.4b. */ 69 #define NVME_MIN_ADMIN_ENTRIES 2 70 #define NVME_MAX_ADMIN_ENTRIES 4096 71 72 #define NVME_MIN_IO_ENTRIES 2 73 #define NVME_MAX_IO_ENTRIES 65536 74 75 /* Register field definitions */ 76 #define NVME_CAP_LO_REG_MQES_SHIFT (0) 77 #define NVME_CAP_LO_REG_MQES_MASK (0xFFFF) 78 #define NVME_CAP_LO_REG_CQR_SHIFT (16) 79 #define NVME_CAP_LO_REG_CQR_MASK (0x1) 80 #define NVME_CAP_LO_REG_AMS_SHIFT (17) 81 #define NVME_CAP_LO_REG_AMS_MASK (0x3) 82 #define NVME_CAP_LO_REG_TO_SHIFT (24) 83 #define NVME_CAP_LO_REG_TO_MASK (0xFF) 84 #define NVME_CAP_LO_MQES(x) \ 85 NVMEV(NVME_CAP_LO_REG_MQES, x) 86 #define NVME_CAP_LO_CQR(x) \ 87 NVMEV(NVME_CAP_LO_REG_CQR, x) 88 #define NVME_CAP_LO_AMS(x) \ 89 NVMEV(NVME_CAP_LO_REG_AMS, x) 90 #define NVME_CAP_LO_TO(x) \ 91 NVMEV(NVME_CAP_LO_REG_TO, x) 92 93 #define NVME_CAP_HI_REG_DSTRD_SHIFT (0) 94 #define NVME_CAP_HI_REG_DSTRD_MASK (0xF) 95 #define NVME_CAP_HI_REG_NSSRS_SHIFT (4) 96 #define NVME_CAP_HI_REG_NSSRS_MASK (0x1) 97 #define NVME_CAP_HI_REG_CSS_SHIFT (5) 98 #define NVME_CAP_HI_REG_CSS_MASK (0xff) 99 #define NVME_CAP_HI_REG_CSS_NVM_SHIFT (5) 100 #define NVME_CAP_HI_REG_CSS_NVM_MASK (0x1) 101 #define NVME_CAP_HI_REG_BPS_SHIFT (13) 102 #define NVME_CAP_HI_REG_BPS_MASK (0x1) 103 #define NVME_CAP_HI_REG_CPS_SHIFT (14) 104 #define NVME_CAP_HI_REG_CPS_MASK (0x3) 105 #define NVME_CAP_HI_REG_MPSMIN_SHIFT (16) 106 #define NVME_CAP_HI_REG_MPSMIN_MASK (0xF) 107 #define NVME_CAP_HI_REG_MPSMAX_SHIFT (20) 108 #define NVME_CAP_HI_REG_MPSMAX_MASK (0xF) 109 #define NVME_CAP_HI_REG_PMRS_SHIFT (24) 110 #define NVME_CAP_HI_REG_PMRS_MASK (0x1) 111 #define NVME_CAP_HI_REG_CMBS_SHIFT (25) 112 #define NVME_CAP_HI_REG_CMBS_MASK (0x1) 113 #define NVME_CAP_HI_REG_NSSS_SHIFT (26) 114 #define NVME_CAP_HI_REG_NSSS_MASK (0x1) 115 #define NVME_CAP_HI_REG_CRWMS_SHIFT (27) 116 #define NVME_CAP_HI_REG_CRWMS_MASK (0x1) 117 #define NVME_CAP_HI_REG_CRIMS_SHIFT (28) 118 #define NVME_CAP_HI_REG_CRIMS_MASK (0x1) 119 #define NVME_CAP_HI_DSTRD(x) \ 120 NVMEV(NVME_CAP_HI_REG_DSTRD, x) 121 #define NVME_CAP_HI_NSSRS(x) \ 122 NVMEV(NVME_CAP_HI_REG_NSSRS, x) 123 #define NVME_CAP_HI_CSS(x) \ 124 NVMEV(NVME_CAP_HI_REG_CSS, x) 125 #define NVME_CAP_HI_CSS_NVM(x) \ 126 NVMEV(NVME_CAP_HI_REG_CSS_NVM, x) 127 #define NVME_CAP_HI_BPS(x) \ 128 NVMEV(NVME_CAP_HI_REG_BPS, x) 129 #define NVME_CAP_HI_CPS(x) \ 130 NVMEV(NVME_CAP_HI_REG_CPS, x) 131 #define NVME_CAP_HI_MPSMIN(x) \ 132 NVMEV(NVME_CAP_HI_REG_MPSMIN, x) 133 #define NVME_CAP_HI_MPSMAX(x) \ 134 NVMEV(NVME_CAP_HI_REG_MPSMAX, x) 135 #define NVME_CAP_HI_PMRS(x) \ 136 NVMEV(NVME_CAP_HI_REG_PMRS, x) 137 #define NVME_CAP_HI_CMBS(x) \ 138 NVMEV(NVME_CAP_HI_REG_CMBS, x) 139 #define NVME_CAP_HI_NSSS(x) \ 140 NVMEV(NVME_CAP_HI_REG_NSSS, x) 141 #define NVME_CAP_HI_CRWMS(x) \ 142 NVMEV(NVME_CAP_HI_REG_CRWMS, x) 143 #define NVME_CAP_HI_CRIMS(x) \ 144 NVMEV(NVME_CAP_HI_REG_CRIMS, x) 145 146 #define NVME_CC_REG_EN_SHIFT (0) 147 #define NVME_CC_REG_EN_MASK (0x1) 148 #define NVME_CC_REG_CSS_SHIFT (4) 149 #define NVME_CC_REG_CSS_MASK (0x7) 150 #define NVME_CC_REG_MPS_SHIFT (7) 151 #define NVME_CC_REG_MPS_MASK (0xF) 152 #define NVME_CC_REG_AMS_SHIFT (11) 153 #define NVME_CC_REG_AMS_MASK (0x7) 154 #define NVME_CC_REG_SHN_SHIFT (14) 155 #define NVME_CC_REG_SHN_MASK (0x3) 156 #define NVME_CC_REG_IOSQES_SHIFT (16) 157 #define NVME_CC_REG_IOSQES_MASK (0xF) 158 #define NVME_CC_REG_IOCQES_SHIFT (20) 159 #define NVME_CC_REG_IOCQES_MASK (0xF) 160 #define NVME_CC_REG_CRIME_SHIFT (24) 161 #define NVME_CC_REG_CRIME_MASK (0x1) 162 163 #define NVME_CSTS_REG_RDY_SHIFT (0) 164 #define NVME_CSTS_REG_RDY_MASK (0x1) 165 #define NVME_CSTS_REG_CFS_SHIFT (1) 166 #define NVME_CSTS_REG_CFS_MASK (0x1) 167 #define NVME_CSTS_REG_SHST_SHIFT (2) 168 #define NVME_CSTS_REG_SHST_MASK (0x3) 169 #define NVME_CSTS_REG_NVSRO_SHIFT (4) 170 #define NVME_CSTS_REG_NVSRO_MASK (0x1) 171 #define NVME_CSTS_REG_PP_SHIFT (5) 172 #define NVME_CSTS_REG_PP_MASK (0x1) 173 #define NVME_CSTS_REG_ST_SHIFT (6) 174 #define NVME_CSTS_REG_ST_MASK (0x1) 175 176 #define NVME_CSTS_GET_SHST(csts) \ 177 NVMEV(NVME_CSTS_REG_SHST, csts) 178 179 #define NVME_AQA_REG_ASQS_SHIFT (0) 180 #define NVME_AQA_REG_ASQS_MASK (0xFFF) 181 #define NVME_AQA_REG_ACQS_SHIFT (16) 182 #define NVME_AQA_REG_ACQS_MASK (0xFFF) 183 184 #define NVME_PMRCAP_REG_RDS_SHIFT (3) 185 #define NVME_PMRCAP_REG_RDS_MASK (0x1) 186 #define NVME_PMRCAP_REG_WDS_SHIFT (4) 187 #define NVME_PMRCAP_REG_WDS_MASK (0x1) 188 #define NVME_PMRCAP_REG_BIR_SHIFT (5) 189 #define NVME_PMRCAP_REG_BIR_MASK (0x7) 190 #define NVME_PMRCAP_REG_PMRTU_SHIFT (8) 191 #define NVME_PMRCAP_REG_PMRTU_MASK (0x3) 192 #define NVME_PMRCAP_REG_PMRWBM_SHIFT (10) 193 #define NVME_PMRCAP_REG_PMRWBM_MASK (0xf) 194 #define NVME_PMRCAP_REG_PMRTO_SHIFT (16) 195 #define NVME_PMRCAP_REG_PMRTO_MASK (0xff) 196 #define NVME_PMRCAP_REG_CMSS_SHIFT (24) 197 #define NVME_PMRCAP_REG_CMSS_MASK (0x1) 198 199 #define NVME_PMRCAP_RDS(x) \ 200 NVMEV(NVME_PMRCAP_REG_RDS, x) 201 #define NVME_PMRCAP_WDS(x) \ 202 NVMEV(NVME_PMRCAP_REG_WDS, x) 203 #define NVME_PMRCAP_BIR(x) \ 204 NVMEV(NVME_PMRCAP_REG_BIR, x) 205 #define NVME_PMRCAP_PMRTU(x) \ 206 NVMEV(NVME_PMRCAP_REG_PMRTU, x) 207 #define NVME_PMRCAP_PMRWBM(x) \ 208 NVMEV(NVME_PMRCAP_REG_PMRWBM, x) 209 #define NVME_PMRCAP_PMRTO(x) \ 210 NVMEV(NVME_PMRCAP_REG_PMRTO, x) 211 #define NVME_PMRCAP_CMSS(x) \ 212 NVMEV(NVME_PMRCAP_REG_CMSS, x) 213 214 /* Command field definitions */ 215 216 #define NVME_CMD_FUSE_SHIFT (0) 217 #define NVME_CMD_FUSE_MASK (0x3) 218 219 enum nvme_psdt { 220 NVME_PSDT_PRP = 0x0, 221 NVME_PSDT_SGL = 0x1, 222 NVME_PSDT_SGL_MPTR = 0x2 223 }; 224 #define NVME_CMD_PSDT_SHIFT (6) 225 #define NVME_CMD_PSDT_MASK (0x3) 226 227 228 #define NVME_STATUS_P_SHIFT (0) 229 #define NVME_STATUS_P_MASK (0x1) 230 #define NVME_STATUS_SC_SHIFT (1) 231 #define NVME_STATUS_SC_MASK (0xFF) 232 #define NVME_STATUS_SCT_SHIFT (9) 233 #define NVME_STATUS_SCT_MASK (0x7) 234 #define NVME_STATUS_CRD_SHIFT (12) 235 #define NVME_STATUS_CRD_MASK (0x3) 236 #define NVME_STATUS_M_SHIFT (14) 237 #define NVME_STATUS_M_MASK (0x1) 238 #define NVME_STATUS_DNR_SHIFT (15) 239 #define NVME_STATUS_DNR_MASK (0x1) 240 241 #define NVME_STATUS_GET_P(st) \ 242 NVMEV(NVME_STATUS_P, st) 243 #define NVME_STATUS_GET_SC(st) \ 244 NVMEV(NVME_STATUS_SC, st) 245 #define NVME_STATUS_GET_SCT(st) \ 246 NVMEV(NVME_STATUS_SCT, st) 247 #define NVME_STATUS_GET_CRD(st) \ 248 NVMEV(NVME_STATUS_CRD, st) 249 #define NVME_STATUS_GET_M(st) \ 250 NVMEV(NVME_STATUS_M, st) 251 #define NVME_STATUS_GET_DNR(st) \ 252 NVMEV(NVME_STATUS_DNR, st) 253 254 #define NVME_PWR_ST_MPS_SHIFT (0) 255 #define NVME_PWR_ST_MPS_MASK (0x1) 256 #define NVME_PWR_ST_NOPS_SHIFT (1) 257 #define NVME_PWR_ST_NOPS_MASK (0x1) 258 #define NVME_PWR_ST_RRT_SHIFT (0) 259 #define NVME_PWR_ST_RRT_MASK (0x1F) 260 #define NVME_PWR_ST_RRL_SHIFT (0) 261 #define NVME_PWR_ST_RRL_MASK (0x1F) 262 #define NVME_PWR_ST_RWT_SHIFT (0) 263 #define NVME_PWR_ST_RWT_MASK (0x1F) 264 #define NVME_PWR_ST_RWL_SHIFT (0) 265 #define NVME_PWR_ST_RWL_MASK (0x1F) 266 #define NVME_PWR_ST_IPS_SHIFT (6) 267 #define NVME_PWR_ST_IPS_MASK (0x3) 268 #define NVME_PWR_ST_APW_SHIFT (0) 269 #define NVME_PWR_ST_APW_MASK (0x7) 270 #define NVME_PWR_ST_APS_SHIFT (6) 271 #define NVME_PWR_ST_APS_MASK (0x3) 272 273 /** Controller Multi-path I/O and Namespace Sharing Capabilities */ 274 /* More then one port */ 275 #define NVME_CTRLR_DATA_MIC_MPORTS_SHIFT (0) 276 #define NVME_CTRLR_DATA_MIC_MPORTS_MASK (0x1) 277 /* More then one controller */ 278 #define NVME_CTRLR_DATA_MIC_MCTRLRS_SHIFT (1) 279 #define NVME_CTRLR_DATA_MIC_MCTRLRS_MASK (0x1) 280 /* SR-IOV Virtual Function */ 281 #define NVME_CTRLR_DATA_MIC_SRIOVVF_SHIFT (2) 282 #define NVME_CTRLR_DATA_MIC_SRIOVVF_MASK (0x1) 283 /* Asymmetric Namespace Access Reporting */ 284 #define NVME_CTRLR_DATA_MIC_ANAR_SHIFT (3) 285 #define NVME_CTRLR_DATA_MIC_ANAR_MASK (0x1) 286 287 /** OAES - Optional Asynchronous Events Supported */ 288 /* supports Namespace Attribute Notices event */ 289 #define NVME_CTRLR_DATA_OAES_NS_ATTR_SHIFT (8) 290 #define NVME_CTRLR_DATA_OAES_NS_ATTR_MASK (0x1) 291 /* supports Firmware Activation Notices event */ 292 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_SHIFT (9) 293 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_MASK (0x1) 294 /* supports Asymmetric Namespace Access Change Notices event */ 295 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_SHIFT (11) 296 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_MASK (0x1) 297 /* supports Predictable Latency Event Aggregate Log Change Notices event */ 298 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_SHIFT (12) 299 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_MASK (0x1) 300 /* supports LBA Status Information Notices event */ 301 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_SHIFT (13) 302 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_MASK (0x1) 303 /* supports Endurance Group Event Aggregate Log Page Changes Notices event */ 304 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_SHIFT (14) 305 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_MASK (0x1) 306 /* supports Normal NVM Subsystem Shutdown event */ 307 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_SHIFT (15) 308 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_MASK (0x1) 309 /* supports Zone Descriptor Changed Notices event */ 310 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_SHIFT (27) 311 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_MASK (0x1) 312 /* supports Discovery Log Page Change Notification event */ 313 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_SHIFT (31) 314 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_MASK (0x1) 315 316 /** CTRATT - Controller Attributes */ 317 /* supports 128-bit Host Identifier */ 318 #define NVME_CTRLR_DATA_CTRATT_128BIT_HOSTID_SHIFT (0) 319 #define NVME_CTRLR_DATA_CTRATT_128BIT_HOSTID_MASK (0x1) 320 /* supports Non-Operational Power State Permissive Mode */ 321 #define NVME_CTRLR_DATA_CTRATT_NONOP_POWER_STATE_SHIFT (1) 322 #define NVME_CTRLR_DATA_CTRATT_NONOP_POWER_STATE_MASK (0x1) 323 /* supports NVM Sets */ 324 #define NVME_CTRLR_DATA_CTRATT_NVM_SETS_SHIFT (2) 325 #define NVME_CTRLR_DATA_CTRATT_NVM_SETS_MASK (0x1) 326 /* supports Read Recovery Levels */ 327 #define NVME_CTRLR_DATA_CTRATT_READ_RECOVERY_LVLS_SHIFT (3) 328 #define NVME_CTRLR_DATA_CTRATT_READ_RECOVERY_LVLS_MASK (0x1) 329 /* supports Endurance Groups */ 330 #define NVME_CTRLR_DATA_CTRATT_ENDURANCE_GROUPS_SHIFT (4) 331 #define NVME_CTRLR_DATA_CTRATT_ENDURANCE_GROUPS_MASK (0x1) 332 /* supports Predictable Latency Mode */ 333 #define NVME_CTRLR_DATA_CTRATT_PREDICTABLE_LATENCY_SHIFT (5) 334 #define NVME_CTRLR_DATA_CTRATT_PREDICTABLE_LATENCY_MASK (0x1) 335 /* supports Traffic Based Keep Alive Support */ 336 #define NVME_CTRLR_DATA_CTRATT_TBKAS_SHIFT (6) 337 #define NVME_CTRLR_DATA_CTRATT_TBKAS_MASK (0x1) 338 /* supports Namespace Granularity */ 339 #define NVME_CTRLR_DATA_CTRATT_NAMESPACE_GRANULARITY_SHIFT (7) 340 #define NVME_CTRLR_DATA_CTRATT_NAMESPACE_GRANULARITY_MASK (0x1) 341 /* supports SQ Associations */ 342 #define NVME_CTRLR_DATA_CTRATT_SQ_ASSOCIATIONS_SHIFT (8) 343 #define NVME_CTRLR_DATA_CTRATT_SQ_ASSOCIATIONS_MASK (0x1) 344 /* supports UUID List */ 345 #define NVME_CTRLR_DATA_CTRATT_UUID_LIST_SHIFT (9) 346 #define NVME_CTRLR_DATA_CTRATT_UUID_LIST_MASK (0x1) 347 348 /** OACS - optional admin command support */ 349 /* supports security send/receive commands */ 350 #define NVME_CTRLR_DATA_OACS_SECURITY_SHIFT (0) 351 #define NVME_CTRLR_DATA_OACS_SECURITY_MASK (0x1) 352 /* supports format nvm command */ 353 #define NVME_CTRLR_DATA_OACS_FORMAT_SHIFT (1) 354 #define NVME_CTRLR_DATA_OACS_FORMAT_MASK (0x1) 355 /* supports firmware activate/download commands */ 356 #define NVME_CTRLR_DATA_OACS_FIRMWARE_SHIFT (2) 357 #define NVME_CTRLR_DATA_OACS_FIRMWARE_MASK (0x1) 358 /* supports namespace management commands */ 359 #define NVME_CTRLR_DATA_OACS_NSMGMT_SHIFT (3) 360 #define NVME_CTRLR_DATA_OACS_NSMGMT_MASK (0x1) 361 /* supports Device Self-test command */ 362 #define NVME_CTRLR_DATA_OACS_SELFTEST_SHIFT (4) 363 #define NVME_CTRLR_DATA_OACS_SELFTEST_MASK (0x1) 364 /* supports Directives */ 365 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_SHIFT (5) 366 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_MASK (0x1) 367 /* supports NVMe-MI Send/Receive */ 368 #define NVME_CTRLR_DATA_OACS_NVMEMI_SHIFT (6) 369 #define NVME_CTRLR_DATA_OACS_NVMEMI_MASK (0x1) 370 /* supports Virtualization Management */ 371 #define NVME_CTRLR_DATA_OACS_VM_SHIFT (7) 372 #define NVME_CTRLR_DATA_OACS_VM_MASK (0x1) 373 /* supports Doorbell Buffer Config */ 374 #define NVME_CTRLR_DATA_OACS_DBBUFFER_SHIFT (8) 375 #define NVME_CTRLR_DATA_OACS_DBBUFFER_MASK (0x1) 376 /* supports Get LBA Status */ 377 #define NVME_CTRLR_DATA_OACS_GETLBA_SHIFT (9) 378 #define NVME_CTRLR_DATA_OACS_GETLBA_MASK (0x1) 379 380 /** firmware updates */ 381 /* first slot is read-only */ 382 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_SHIFT (0) 383 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_MASK (0x1) 384 /* number of firmware slots */ 385 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_SHIFT (1) 386 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_MASK (0x7) 387 /* firmware activation without reset */ 388 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_SHIFT (4) 389 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_MASK (0x1) 390 391 /** log page attributes */ 392 /* per namespace smart/health log page */ 393 #define NVME_CTRLR_DATA_LPA_NS_SMART_SHIFT (0) 394 #define NVME_CTRLR_DATA_LPA_NS_SMART_MASK (0x1) 395 /* Commands Supported and Effects log page */ 396 #define NVME_CTRLR_DATA_LPA_CMD_EFFECTS_SHIFT (1) 397 #define NVME_CTRLR_DATA_LPA_CMD_EFFECTS_MASK (0x1) 398 /* extended data for Get Log Page command */ 399 #define NVME_CTRLR_DATA_LPA_EXT_DATA_SHIFT (2) 400 #define NVME_CTRLR_DATA_LPA_EXT_DATA_MASK (0x1) 401 /* telemetry */ 402 #define NVME_CTRLR_DATA_LPA_TELEMETRY_SHIFT (3) 403 #define NVME_CTRLR_DATA_LPA_TELEMETRY_MASK (0x1) 404 /* persistent event */ 405 #define NVME_CTRLR_DATA_LPA_PERSISTENT_EVENT_SHIFT (4) 406 #define NVME_CTRLR_DATA_LPA_PERSISTENT_EVENT_MASK (0x1) 407 /* Supported log pages, etc */ 408 #define NVME_CTRLR_DATA_LPA_LOG_PAGES_PAGE_SHIFT (5) 409 #define NVME_CTRLR_DATA_LPA_LOG_PAGES_PAGE_MASK (0x1) 410 /* Data Area 4 for Telemetry */ 411 #define NVME_CTRLR_DATA_LPA_DA4_TELEMETRY_SHIFT (6) 412 #define NVME_CTRLR_DATA_LPA_DA4_TELEMETRY_MASK (0x1) 413 414 /** AVSCC - admin vendor specific command configuration */ 415 /* admin vendor specific commands use spec format */ 416 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_SHIFT (0) 417 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_MASK (0x1) 418 419 /** Autonomous Power State Transition Attributes */ 420 /* Autonomous Power State Transitions supported */ 421 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_SHIFT (0) 422 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_MASK (0x1) 423 424 /** Sanitize Capabilities */ 425 /* Crypto Erase Support */ 426 #define NVME_CTRLR_DATA_SANICAP_CES_SHIFT (0) 427 #define NVME_CTRLR_DATA_SANICAP_CES_MASK (0x1) 428 /* Block Erase Support */ 429 #define NVME_CTRLR_DATA_SANICAP_BES_SHIFT (1) 430 #define NVME_CTRLR_DATA_SANICAP_BES_MASK (0x1) 431 /* Overwrite Support */ 432 #define NVME_CTRLR_DATA_SANICAP_OWS_SHIFT (2) 433 #define NVME_CTRLR_DATA_SANICAP_OWS_MASK (0x1) 434 /* No-Deallocate Inhibited */ 435 #define NVME_CTRLR_DATA_SANICAP_NDI_SHIFT (29) 436 #define NVME_CTRLR_DATA_SANICAP_NDI_MASK (0x1) 437 /* No-Deallocate Modifies Media After Sanitize */ 438 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_SHIFT (30) 439 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_MASK (0x3) 440 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_UNDEF (0) 441 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_NO (1) 442 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_YES (2) 443 444 /** submission queue entry size */ 445 #define NVME_CTRLR_DATA_SQES_MIN_SHIFT (0) 446 #define NVME_CTRLR_DATA_SQES_MIN_MASK (0xF) 447 #define NVME_CTRLR_DATA_SQES_MAX_SHIFT (4) 448 #define NVME_CTRLR_DATA_SQES_MAX_MASK (0xF) 449 450 /** completion queue entry size */ 451 #define NVME_CTRLR_DATA_CQES_MIN_SHIFT (0) 452 #define NVME_CTRLR_DATA_CQES_MIN_MASK (0xF) 453 #define NVME_CTRLR_DATA_CQES_MAX_SHIFT (4) 454 #define NVME_CTRLR_DATA_CQES_MAX_MASK (0xF) 455 456 /** optional nvm command support */ 457 #define NVME_CTRLR_DATA_ONCS_COMPARE_SHIFT (0) 458 #define NVME_CTRLR_DATA_ONCS_COMPARE_MASK (0x1) 459 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_SHIFT (1) 460 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_MASK (0x1) 461 #define NVME_CTRLR_DATA_ONCS_DSM_SHIFT (2) 462 #define NVME_CTRLR_DATA_ONCS_DSM_MASK (0x1) 463 #define NVME_CTRLR_DATA_ONCS_WRZERO_SHIFT (3) 464 #define NVME_CTRLR_DATA_ONCS_WRZERO_MASK (0x1) 465 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_SHIFT (4) 466 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_MASK (0x1) 467 #define NVME_CTRLR_DATA_ONCS_RESERV_SHIFT (5) 468 #define NVME_CTRLR_DATA_ONCS_RESERV_MASK (0x1) 469 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_SHIFT (6) 470 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_MASK (0x1) 471 #define NVME_CTRLR_DATA_ONCS_VERIFY_SHIFT (7) 472 #define NVME_CTRLR_DATA_ONCS_VERIFY_MASK (0x1) 473 474 /** Fused Operation Support */ 475 #define NVME_CTRLR_DATA_FUSES_CNW_SHIFT (0) 476 #define NVME_CTRLR_DATA_FUSES_CNW_MASK (0x1) 477 478 /** Format NVM Attributes */ 479 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_SHIFT (0) 480 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_MASK (0x1) 481 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_SHIFT (1) 482 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_MASK (0x1) 483 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_SHIFT (2) 484 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_MASK (0x1) 485 486 /** volatile write cache */ 487 /* volatile write cache present */ 488 #define NVME_CTRLR_DATA_VWC_PRESENT_SHIFT (0) 489 #define NVME_CTRLR_DATA_VWC_PRESENT_MASK (0x1) 490 /* flush all namespaces supported */ 491 #define NVME_CTRLR_DATA_VWC_ALL_SHIFT (1) 492 #define NVME_CTRLR_DATA_VWC_ALL_MASK (0x3) 493 #define NVME_CTRLR_DATA_VWC_ALL_UNKNOWN (0) 494 #define NVME_CTRLR_DATA_VWC_ALL_NO (2) 495 #define NVME_CTRLR_DATA_VWC_ALL_YES (3) 496 497 /** SGL Support */ 498 /* NVM command set SGL support */ 499 #define NVME_CTRLR_DATA_SGLS_NVM_COMMAND_SET_SHIFT (0) 500 #define NVME_CTRLR_DATA_SGLS_NVM_COMMAND_SET_MASK (0x3) 501 #define NVME_CTRLR_DATA_SGLS_KEYED_DATA_BLOCK_SHIFT (2) 502 #define NVME_CTRLR_DATA_SGLS_KEYED_DATA_BLOCK_MASK (0x1) 503 #define NVME_CTRLR_DATA_SGLS_BIT_BUCKET_SHIFT (16) 504 #define NVME_CTRLR_DATA_SGLS_BIT_BUCKET_MASK (0x1) 505 #define NVME_CTRLR_DATA_SGLS_CONTIG_MPTR_SHIFT (17) 506 #define NVME_CTRLR_DATA_SGLS_CONTIG_MPTR_MASK (0x1) 507 #define NVME_CTRLR_DATA_SGLS_OVERSIZED_SHIFT (18) 508 #define NVME_CTRLR_DATA_SGLS_OVERSIZED_MASK (0x1) 509 #define NVME_CTRLR_DATA_SGLS_MPTR_SGL_SHIFT (19) 510 #define NVME_CTRLR_DATA_SGLS_MPTR_SGL_MASK (0x1) 511 #define NVME_CTRLR_DATA_SGLS_ADDRESS_AS_OFFSET_SHIFT (20) 512 #define NVME_CTRLR_DATA_SGLS_ADDRESS_AS_OFFSET_MASK (0x1) 513 #define NVME_CTRLR_DATA_SGLS_TRANSPORT_DATA_BLOCK_SHIFT (21) 514 #define NVME_CTRLR_DATA_SGLS_TRANSPORT_DATA_BLOCK_MASK (0x1) 515 516 /** namespace features */ 517 /* thin provisioning */ 518 #define NVME_NS_DATA_NSFEAT_THIN_PROV_SHIFT (0) 519 #define NVME_NS_DATA_NSFEAT_THIN_PROV_MASK (0x1) 520 /* NAWUN, NAWUPF, and NACWU fields are valid */ 521 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_SHIFT (1) 522 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_MASK (0x1) 523 /* Deallocated or Unwritten Logical Block errors supported */ 524 #define NVME_NS_DATA_NSFEAT_DEALLOC_SHIFT (2) 525 #define NVME_NS_DATA_NSFEAT_DEALLOC_MASK (0x1) 526 /* NGUID and EUI64 fields are not reusable */ 527 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_SHIFT (3) 528 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_MASK (0x1) 529 /* NPWG, NPWA, NPDG, NPDA, and NOWS are valid */ 530 #define NVME_NS_DATA_NSFEAT_NPVALID_SHIFT (4) 531 #define NVME_NS_DATA_NSFEAT_NPVALID_MASK (0x1) 532 533 /** formatted lba size */ 534 #define NVME_NS_DATA_FLBAS_FORMAT_SHIFT (0) 535 #define NVME_NS_DATA_FLBAS_FORMAT_MASK (0xF) 536 #define NVME_NS_DATA_FLBAS_EXTENDED_SHIFT (4) 537 #define NVME_NS_DATA_FLBAS_EXTENDED_MASK (0x1) 538 539 /** metadata capabilities */ 540 /* metadata can be transferred as part of data prp list */ 541 #define NVME_NS_DATA_MC_EXTENDED_SHIFT (0) 542 #define NVME_NS_DATA_MC_EXTENDED_MASK (0x1) 543 /* metadata can be transferred with separate metadata pointer */ 544 #define NVME_NS_DATA_MC_POINTER_SHIFT (1) 545 #define NVME_NS_DATA_MC_POINTER_MASK (0x1) 546 547 /** end-to-end data protection capabilities */ 548 /* protection information type 1 */ 549 #define NVME_NS_DATA_DPC_PIT1_SHIFT (0) 550 #define NVME_NS_DATA_DPC_PIT1_MASK (0x1) 551 /* protection information type 2 */ 552 #define NVME_NS_DATA_DPC_PIT2_SHIFT (1) 553 #define NVME_NS_DATA_DPC_PIT2_MASK (0x1) 554 /* protection information type 3 */ 555 #define NVME_NS_DATA_DPC_PIT3_SHIFT (2) 556 #define NVME_NS_DATA_DPC_PIT3_MASK (0x1) 557 /* first eight bytes of metadata */ 558 #define NVME_NS_DATA_DPC_MD_START_SHIFT (3) 559 #define NVME_NS_DATA_DPC_MD_START_MASK (0x1) 560 /* last eight bytes of metadata */ 561 #define NVME_NS_DATA_DPC_MD_END_SHIFT (4) 562 #define NVME_NS_DATA_DPC_MD_END_MASK (0x1) 563 564 /** end-to-end data protection type settings */ 565 /* protection information type */ 566 #define NVME_NS_DATA_DPS_PIT_SHIFT (0) 567 #define NVME_NS_DATA_DPS_PIT_MASK (0x7) 568 /* 1 == protection info transferred at start of metadata */ 569 /* 0 == protection info transferred at end of metadata */ 570 #define NVME_NS_DATA_DPS_MD_START_SHIFT (3) 571 #define NVME_NS_DATA_DPS_MD_START_MASK (0x1) 572 573 /** Namespace Multi-path I/O and Namespace Sharing Capabilities */ 574 /* the namespace may be attached to two or more controllers */ 575 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_SHIFT (0) 576 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_MASK (0x1) 577 578 /** Reservation Capabilities */ 579 /* Persist Through Power Loss */ 580 #define NVME_NS_DATA_RESCAP_PTPL_SHIFT (0) 581 #define NVME_NS_DATA_RESCAP_PTPL_MASK (0x1) 582 /* supports the Write Exclusive */ 583 #define NVME_NS_DATA_RESCAP_WR_EX_SHIFT (1) 584 #define NVME_NS_DATA_RESCAP_WR_EX_MASK (0x1) 585 /* supports the Exclusive Access */ 586 #define NVME_NS_DATA_RESCAP_EX_AC_SHIFT (2) 587 #define NVME_NS_DATA_RESCAP_EX_AC_MASK (0x1) 588 /* supports the Write Exclusive – Registrants Only */ 589 #define NVME_NS_DATA_RESCAP_WR_EX_RO_SHIFT (3) 590 #define NVME_NS_DATA_RESCAP_WR_EX_RO_MASK (0x1) 591 /* supports the Exclusive Access - Registrants Only */ 592 #define NVME_NS_DATA_RESCAP_EX_AC_RO_SHIFT (4) 593 #define NVME_NS_DATA_RESCAP_EX_AC_RO_MASK (0x1) 594 /* supports the Write Exclusive – All Registrants */ 595 #define NVME_NS_DATA_RESCAP_WR_EX_AR_SHIFT (5) 596 #define NVME_NS_DATA_RESCAP_WR_EX_AR_MASK (0x1) 597 /* supports the Exclusive Access - All Registrants */ 598 #define NVME_NS_DATA_RESCAP_EX_AC_AR_SHIFT (6) 599 #define NVME_NS_DATA_RESCAP_EX_AC_AR_MASK (0x1) 600 /* Ignore Existing Key is used as defined in revision 1.3 or later */ 601 #define NVME_NS_DATA_RESCAP_IEKEY13_SHIFT (7) 602 #define NVME_NS_DATA_RESCAP_IEKEY13_MASK (0x1) 603 604 /** Format Progress Indicator */ 605 /* percentage of the Format NVM command that remains to be completed */ 606 #define NVME_NS_DATA_FPI_PERC_SHIFT (0) 607 #define NVME_NS_DATA_FPI_PERC_MASK (0x7f) 608 /* namespace supports the Format Progress Indicator */ 609 #define NVME_NS_DATA_FPI_SUPP_SHIFT (7) 610 #define NVME_NS_DATA_FPI_SUPP_MASK (0x1) 611 612 /** Deallocate Logical Block Features */ 613 /* deallocated logical block read behavior */ 614 #define NVME_NS_DATA_DLFEAT_READ_SHIFT (0) 615 #define NVME_NS_DATA_DLFEAT_READ_MASK (0x07) 616 #define NVME_NS_DATA_DLFEAT_READ_NR (0x00) 617 #define NVME_NS_DATA_DLFEAT_READ_00 (0x01) 618 #define NVME_NS_DATA_DLFEAT_READ_FF (0x02) 619 /* supports the Deallocate bit in the Write Zeroes */ 620 #define NVME_NS_DATA_DLFEAT_DWZ_SHIFT (3) 621 #define NVME_NS_DATA_DLFEAT_DWZ_MASK (0x01) 622 /* Guard field for deallocated logical blocks is set to the CRC */ 623 #define NVME_NS_DATA_DLFEAT_GCRC_SHIFT (4) 624 #define NVME_NS_DATA_DLFEAT_GCRC_MASK (0x01) 625 626 /** lba format support */ 627 /* metadata size */ 628 #define NVME_NS_DATA_LBAF_MS_SHIFT (0) 629 #define NVME_NS_DATA_LBAF_MS_MASK (0xFFFF) 630 /* lba data size */ 631 #define NVME_NS_DATA_LBAF_LBADS_SHIFT (16) 632 #define NVME_NS_DATA_LBAF_LBADS_MASK (0xFF) 633 /* relative performance */ 634 #define NVME_NS_DATA_LBAF_RP_SHIFT (24) 635 #define NVME_NS_DATA_LBAF_RP_MASK (0x3) 636 637 enum nvme_critical_warning_state { 638 NVME_CRIT_WARN_ST_AVAILABLE_SPARE = 0x1, 639 NVME_CRIT_WARN_ST_TEMPERATURE = 0x2, 640 NVME_CRIT_WARN_ST_DEVICE_RELIABILITY = 0x4, 641 NVME_CRIT_WARN_ST_READ_ONLY = 0x8, 642 NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP = 0x10, 643 NVME_CRIT_WARN_ST_PERSISTENT_MEMORY_REGION = 0x20, 644 }; 645 #define NVME_CRIT_WARN_ST_RESERVED_MASK (0xC0) 646 #define NVME_ASYNC_EVENT_NS_ATTRIBUTE (0x100) 647 #define NVME_ASYNC_EVENT_FW_ACTIVATE (0x200) 648 649 /* slot for current FW */ 650 #define NVME_FIRMWARE_PAGE_AFI_SLOT_SHIFT (0) 651 #define NVME_FIRMWARE_PAGE_AFI_SLOT_MASK (0x7) 652 653 /* Commands Supported and Effects */ 654 #define NVME_CE_PAGE_CSUP_SHIFT (0) 655 #define NVME_CE_PAGE_CSUP_MASK (0x1) 656 #define NVME_CE_PAGE_LBCC_SHIFT (1) 657 #define NVME_CE_PAGE_LBCC_MASK (0x1) 658 #define NVME_CE_PAGE_NCC_SHIFT (2) 659 #define NVME_CE_PAGE_NCC_MASK (0x1) 660 #define NVME_CE_PAGE_NIC_SHIFT (3) 661 #define NVME_CE_PAGE_NIC_MASK (0x1) 662 #define NVME_CE_PAGE_CCC_SHIFT (4) 663 #define NVME_CE_PAGE_CCC_MASK (0x1) 664 #define NVME_CE_PAGE_CSE_SHIFT (16) 665 #define NVME_CE_PAGE_CSE_MASK (0x7) 666 #define NVME_CE_PAGE_UUID_SHIFT (19) 667 #define NVME_CE_PAGE_UUID_MASK (0x1) 668 669 /* Sanitize Status */ 670 #define NVME_SS_PAGE_SSTAT_STATUS_SHIFT (0) 671 #define NVME_SS_PAGE_SSTAT_STATUS_MASK (0x7) 672 #define NVME_SS_PAGE_SSTAT_STATUS_NEVER (0) 673 #define NVME_SS_PAGE_SSTAT_STATUS_COMPLETED (1) 674 #define NVME_SS_PAGE_SSTAT_STATUS_INPROG (2) 675 #define NVME_SS_PAGE_SSTAT_STATUS_FAILED (3) 676 #define NVME_SS_PAGE_SSTAT_STATUS_COMPLETEDWD (4) 677 #define NVME_SS_PAGE_SSTAT_PASSES_SHIFT (3) 678 #define NVME_SS_PAGE_SSTAT_PASSES_MASK (0x1f) 679 #define NVME_SS_PAGE_SSTAT_GDE_SHIFT (8) 680 #define NVME_SS_PAGE_SSTAT_GDE_MASK (0x1) 681 682 /* Features */ 683 /* Get Features */ 684 #define NVME_FEAT_GET_SEL_SHIFT (8) 685 #define NVME_FEAT_GET_SEL_MASK (0x7) 686 #define NVME_FEAT_GET_FID_SHIFT (0) 687 #define NVME_FEAT_GET_FID_MASK (0xff) 688 689 /* Set Features */ 690 #define NVME_FEAT_SET_SV_SHIFT (31) 691 #define NVME_FEAT_SET_SV_MASK (0x1) 692 #define NVME_FEAT_SET_FID_SHIFT (0) 693 #define NVME_FEAT_SET_FID_MASK (0xff) 694 695 /* Async Events */ 696 #define NVME_ASYNC_EVENT_TYPE_SHIFT (0) 697 #define NVME_ASYNC_EVENT_TYPE_MASK (0x7) 698 #define NVME_ASYNC_EVENT_INFO_SHIFT (8) 699 #define NVME_ASYNC_EVENT_INFO_MASK (0xff) 700 #define NVME_ASYNC_EVENT_LOG_PAGE_ID_SHIFT (16) 701 #define NVME_ASYNC_EVENT_LOG_PAGE_ID_MASK (0xff) 702 703 /* Helper macro to combine *_MASK and *_SHIFT defines */ 704 #define NVMEM(name) (name##_MASK << name##_SHIFT) 705 706 /* Helper macro to extract value from x */ 707 #define NVMEV(name, x) (((x) >> name##_SHIFT) & name##_MASK) 708 709 /* Helper macro to construct a field value */ 710 #define NVMEF(name, x) (((x) & name##_MASK) << name##_SHIFT) 711 712 /* CC register SHN field values */ 713 enum shn_value { 714 NVME_SHN_NORMAL = 0x1, 715 NVME_SHN_ABRUPT = 0x2, 716 }; 717 718 /* CSTS register SHST field values */ 719 enum shst_value { 720 NVME_SHST_NORMAL = 0x0, 721 NVME_SHST_OCCURRING = 0x1, 722 NVME_SHST_COMPLETE = 0x2, 723 }; 724 725 struct nvme_registers { 726 uint32_t cap_lo; /* controller capabilities */ 727 uint32_t cap_hi; 728 uint32_t vs; /* version */ 729 uint32_t intms; /* interrupt mask set */ 730 uint32_t intmc; /* interrupt mask clear */ 731 uint32_t cc; /* controller configuration */ 732 uint32_t reserved1; 733 uint32_t csts; /* controller status */ 734 uint32_t nssr; /* NVM Subsystem Reset */ 735 uint32_t aqa; /* admin queue attributes */ 736 uint64_t asq; /* admin submission queue base addr */ 737 uint64_t acq; /* admin completion queue base addr */ 738 uint32_t cmbloc; /* Controller Memory Buffer Location */ 739 uint32_t cmbsz; /* Controller Memory Buffer Size */ 740 uint32_t bpinfo; /* Boot Partition Information */ 741 uint32_t bprsel; /* Boot Partition Read Select */ 742 uint64_t bpmbl; /* Boot Partition Memory Buffer Location */ 743 uint64_t cmbmsc; /* Controller Memory Buffer Memory Space Control */ 744 uint32_t cmbsts; /* Controller Memory Buffer Status */ 745 uint32_t cmbebs; /* Controller Memory Buffer Elasticity Buffer Size */ 746 uint32_t cmbswtp;/* Controller Memory Buffer Sustained Write Throughput */ 747 uint32_t nssd; /* NVM Subsystem Shutdown */ 748 uint32_t crto; /* Controller Ready Timeouts */ 749 uint8_t reserved3[3476]; /* 6Ch - DFFh */ 750 uint32_t pmrcap; /* Persistent Memory Capabilities */ 751 uint32_t pmrctl; /* Persistent Memory Region Control */ 752 uint32_t pmrsts; /* Persistent Memory Region Status */ 753 uint32_t pmrebs; /* Persistent Memory Region Elasticity Buffer Size */ 754 uint32_t pmrswtp; /* Persistent Memory Region Sustained Write Throughput */ 755 uint32_t pmrmsc_lo; /* Persistent Memory Region Controller Memory Space Control */ 756 uint32_t pmrmsc_hi; 757 uint8_t reserved4[484]; /* E1Ch - FFFh */ 758 struct { 759 uint32_t sq_tdbl; /* submission queue tail doorbell */ 760 uint32_t cq_hdbl; /* completion queue head doorbell */ 761 } doorbell[1]; 762 }; 763 764 _Static_assert(sizeof(struct nvme_registers) == 0x1008, "bad size for nvme_registers"); 765 766 #define NVME_SGL_SUBTYPE_SHIFT (0) 767 #define NVME_SGL_SUBTYPE_MASK (0xF) 768 #define NVME_SGL_TYPE_SHIFT (4) 769 #define NVME_SGL_TYPE_MASK (0xF) 770 771 #define NVME_SGL_TYPE(type, subtype) \ 772 ((subtype) << NVME_SGL_SUBTYPE_SHIFT | (type) << NVME_SGL_TYPE_SHIFT) 773 774 enum nvme_sgl_type { 775 NVME_SGL_TYPE_DATA_BLOCK = 0x0, 776 NVME_SGL_TYPE_BIT_BUCKET = 0x1, 777 NVME_SGL_TYPE_SEGMENT = 0x2, 778 NVME_SGL_TYPE_LAST_SEGMENT = 0x3, 779 NVME_SGL_TYPE_KEYED_DATA_BLOCK = 0x4, 780 NVME_SGL_TYPE_TRANSPORT_DATA_BLOCK = 0x5, 781 }; 782 783 enum nvme_sgl_subtype { 784 NVME_SGL_SUBTYPE_ADDRESS = 0x0, 785 NVME_SGL_SUBTYPE_OFFSET = 0x1, 786 NVME_SGL_SUBTYPE_TRANSPORT = 0xa, 787 }; 788 789 struct nvme_sgl_descriptor { 790 uint64_t address; 791 uint32_t length; 792 uint8_t reserved[3]; 793 uint8_t type; 794 }; 795 796 _Static_assert(sizeof(struct nvme_sgl_descriptor) == 16, "bad size for nvme_sgl_descriptor"); 797 798 struct nvme_command { 799 /* dword 0 */ 800 uint8_t opc; /* opcode */ 801 uint8_t fuse; /* fused operation */ 802 uint16_t cid; /* command identifier */ 803 804 /* dword 1 */ 805 uint32_t nsid; /* namespace identifier */ 806 807 /* dword 2-3 */ 808 uint32_t rsvd2; 809 uint32_t rsvd3; 810 811 /* dword 4-5 */ 812 uint64_t mptr; /* metadata pointer */ 813 814 /* dword 6-9 */ 815 union { 816 struct { 817 uint64_t prp1; /* prp entry 1 */ 818 uint64_t prp2; /* prp entry 2 */ 819 }; 820 struct nvme_sgl_descriptor sgl; 821 }; 822 823 /* dword 10-15 */ 824 uint32_t cdw10; /* command-specific */ 825 uint32_t cdw11; /* command-specific */ 826 uint32_t cdw12; /* command-specific */ 827 uint32_t cdw13; /* command-specific */ 828 uint32_t cdw14; /* command-specific */ 829 uint32_t cdw15; /* command-specific */ 830 }; 831 832 _Static_assert(sizeof(struct nvme_command) == 16 * 4, "bad size for nvme_command"); 833 834 struct nvme_completion { 835 /* dword 0 */ 836 uint32_t cdw0; /* command-specific */ 837 838 /* dword 1 */ 839 uint32_t rsvd1; 840 841 /* dword 2 */ 842 uint16_t sqhd; /* submission queue head pointer */ 843 uint16_t sqid; /* submission queue identifier */ 844 845 /* dword 3 */ 846 uint16_t cid; /* command identifier */ 847 uint16_t status; 848 } __aligned(8); /* riscv: nvme_qpair_process_completions has better code gen */ 849 850 _Static_assert(sizeof(struct nvme_completion) == 4 * 4, "bad size for nvme_completion"); 851 852 struct nvme_dsm_range { 853 uint32_t attributes; 854 uint32_t length; 855 uint64_t starting_lba; 856 }; 857 858 /* Largest DSM Trim that can be done */ 859 #define NVME_MAX_DSM_TRIM 4096 860 861 _Static_assert(sizeof(struct nvme_dsm_range) == 16, "bad size for nvme_dsm_ranage"); 862 863 /* status code types */ 864 enum nvme_status_code_type { 865 NVME_SCT_GENERIC = 0x0, 866 NVME_SCT_COMMAND_SPECIFIC = 0x1, 867 NVME_SCT_MEDIA_ERROR = 0x2, 868 NVME_SCT_PATH_RELATED = 0x3, 869 /* 0x3-0x6 - reserved */ 870 NVME_SCT_VENDOR_SPECIFIC = 0x7, 871 }; 872 873 /* generic command status codes */ 874 enum nvme_generic_command_status_code { 875 NVME_SC_SUCCESS = 0x00, 876 NVME_SC_INVALID_OPCODE = 0x01, 877 NVME_SC_INVALID_FIELD = 0x02, 878 NVME_SC_COMMAND_ID_CONFLICT = 0x03, 879 NVME_SC_DATA_TRANSFER_ERROR = 0x04, 880 NVME_SC_ABORTED_POWER_LOSS = 0x05, 881 NVME_SC_INTERNAL_DEVICE_ERROR = 0x06, 882 NVME_SC_ABORTED_BY_REQUEST = 0x07, 883 NVME_SC_ABORTED_SQ_DELETION = 0x08, 884 NVME_SC_ABORTED_FAILED_FUSED = 0x09, 885 NVME_SC_ABORTED_MISSING_FUSED = 0x0a, 886 NVME_SC_INVALID_NAMESPACE_OR_FORMAT = 0x0b, 887 NVME_SC_COMMAND_SEQUENCE_ERROR = 0x0c, 888 NVME_SC_INVALID_SGL_SEGMENT_DESCR = 0x0d, 889 NVME_SC_INVALID_NUMBER_OF_SGL_DESCR = 0x0e, 890 NVME_SC_DATA_SGL_LENGTH_INVALID = 0x0f, 891 NVME_SC_METADATA_SGL_LENGTH_INVALID = 0x10, 892 NVME_SC_SGL_DESCRIPTOR_TYPE_INVALID = 0x11, 893 NVME_SC_INVALID_USE_OF_CMB = 0x12, 894 NVME_SC_PRP_OFFET_INVALID = 0x13, 895 NVME_SC_ATOMIC_WRITE_UNIT_EXCEEDED = 0x14, 896 NVME_SC_OPERATION_DENIED = 0x15, 897 NVME_SC_SGL_OFFSET_INVALID = 0x16, 898 /* 0x17 - reserved */ 899 NVME_SC_HOST_ID_INCONSISTENT_FORMAT = 0x18, 900 NVME_SC_KEEP_ALIVE_TIMEOUT_EXPIRED = 0x19, 901 NVME_SC_KEEP_ALIVE_TIMEOUT_INVALID = 0x1a, 902 NVME_SC_ABORTED_DUE_TO_PREEMPT = 0x1b, 903 NVME_SC_SANITIZE_FAILED = 0x1c, 904 NVME_SC_SANITIZE_IN_PROGRESS = 0x1d, 905 NVME_SC_SGL_DATA_BLOCK_GRAN_INVALID = 0x1e, 906 NVME_SC_NOT_SUPPORTED_IN_CMB = 0x1f, 907 NVME_SC_NAMESPACE_IS_WRITE_PROTECTED = 0x20, 908 NVME_SC_COMMAND_INTERRUPTED = 0x21, 909 NVME_SC_TRANSIENT_TRANSPORT_ERROR = 0x22, 910 911 NVME_SC_LBA_OUT_OF_RANGE = 0x80, 912 NVME_SC_CAPACITY_EXCEEDED = 0x81, 913 NVME_SC_NAMESPACE_NOT_READY = 0x82, 914 NVME_SC_RESERVATION_CONFLICT = 0x83, 915 NVME_SC_FORMAT_IN_PROGRESS = 0x84, 916 }; 917 918 /* command specific status codes */ 919 enum nvme_command_specific_status_code { 920 NVME_SC_COMPLETION_QUEUE_INVALID = 0x00, 921 NVME_SC_INVALID_QUEUE_IDENTIFIER = 0x01, 922 NVME_SC_MAXIMUM_QUEUE_SIZE_EXCEEDED = 0x02, 923 NVME_SC_ABORT_COMMAND_LIMIT_EXCEEDED = 0x03, 924 /* 0x04 - reserved */ 925 NVME_SC_ASYNC_EVENT_REQUEST_LIMIT_EXCEEDED = 0x05, 926 NVME_SC_INVALID_FIRMWARE_SLOT = 0x06, 927 NVME_SC_INVALID_FIRMWARE_IMAGE = 0x07, 928 NVME_SC_INVALID_INTERRUPT_VECTOR = 0x08, 929 NVME_SC_INVALID_LOG_PAGE = 0x09, 930 NVME_SC_INVALID_FORMAT = 0x0a, 931 NVME_SC_FIRMWARE_REQUIRES_RESET = 0x0b, 932 NVME_SC_INVALID_QUEUE_DELETION = 0x0c, 933 NVME_SC_FEATURE_NOT_SAVEABLE = 0x0d, 934 NVME_SC_FEATURE_NOT_CHANGEABLE = 0x0e, 935 NVME_SC_FEATURE_NOT_NS_SPECIFIC = 0x0f, 936 NVME_SC_FW_ACT_REQUIRES_NVMS_RESET = 0x10, 937 NVME_SC_FW_ACT_REQUIRES_RESET = 0x11, 938 NVME_SC_FW_ACT_REQUIRES_TIME = 0x12, 939 NVME_SC_FW_ACT_PROHIBITED = 0x13, 940 NVME_SC_OVERLAPPING_RANGE = 0x14, 941 NVME_SC_NS_INSUFFICIENT_CAPACITY = 0x15, 942 NVME_SC_NS_ID_UNAVAILABLE = 0x16, 943 /* 0x17 - reserved */ 944 NVME_SC_NS_ALREADY_ATTACHED = 0x18, 945 NVME_SC_NS_IS_PRIVATE = 0x19, 946 NVME_SC_NS_NOT_ATTACHED = 0x1a, 947 NVME_SC_THIN_PROV_NOT_SUPPORTED = 0x1b, 948 NVME_SC_CTRLR_LIST_INVALID = 0x1c, 949 NVME_SC_SELF_TEST_IN_PROGRESS = 0x1d, 950 NVME_SC_BOOT_PART_WRITE_PROHIB = 0x1e, 951 NVME_SC_INVALID_CTRLR_ID = 0x1f, 952 NVME_SC_INVALID_SEC_CTRLR_STATE = 0x20, 953 NVME_SC_INVALID_NUM_OF_CTRLR_RESRC = 0x21, 954 NVME_SC_INVALID_RESOURCE_ID = 0x22, 955 NVME_SC_SANITIZE_PROHIBITED_WPMRE = 0x23, 956 NVME_SC_ANA_GROUP_ID_INVALID = 0x24, 957 NVME_SC_ANA_ATTACH_FAILED = 0x25, 958 959 NVME_SC_CONFLICTING_ATTRIBUTES = 0x80, 960 NVME_SC_INVALID_PROTECTION_INFO = 0x81, 961 NVME_SC_ATTEMPTED_WRITE_TO_RO_PAGE = 0x82, 962 }; 963 964 /* media error status codes */ 965 enum nvme_media_error_status_code { 966 NVME_SC_WRITE_FAULTS = 0x80, 967 NVME_SC_UNRECOVERED_READ_ERROR = 0x81, 968 NVME_SC_GUARD_CHECK_ERROR = 0x82, 969 NVME_SC_APPLICATION_TAG_CHECK_ERROR = 0x83, 970 NVME_SC_REFERENCE_TAG_CHECK_ERROR = 0x84, 971 NVME_SC_COMPARE_FAILURE = 0x85, 972 NVME_SC_ACCESS_DENIED = 0x86, 973 NVME_SC_DEALLOCATED_OR_UNWRITTEN = 0x87, 974 }; 975 976 /* path related status codes */ 977 enum nvme_path_related_status_code { 978 NVME_SC_INTERNAL_PATH_ERROR = 0x00, 979 NVME_SC_ASYMMETRIC_ACCESS_PERSISTENT_LOSS = 0x01, 980 NVME_SC_ASYMMETRIC_ACCESS_INACCESSIBLE = 0x02, 981 NVME_SC_ASYMMETRIC_ACCESS_TRANSITION = 0x03, 982 NVME_SC_CONTROLLER_PATHING_ERROR = 0x60, 983 NVME_SC_HOST_PATHING_ERROR = 0x70, 984 NVME_SC_COMMAND_ABORTED_BY_HOST = 0x71, 985 }; 986 987 /* admin opcodes */ 988 enum nvme_admin_opcode { 989 NVME_OPC_DELETE_IO_SQ = 0x00, 990 NVME_OPC_CREATE_IO_SQ = 0x01, 991 NVME_OPC_GET_LOG_PAGE = 0x02, 992 /* 0x03 - reserved */ 993 NVME_OPC_DELETE_IO_CQ = 0x04, 994 NVME_OPC_CREATE_IO_CQ = 0x05, 995 NVME_OPC_IDENTIFY = 0x06, 996 /* 0x07 - reserved */ 997 NVME_OPC_ABORT = 0x08, 998 NVME_OPC_SET_FEATURES = 0x09, 999 NVME_OPC_GET_FEATURES = 0x0a, 1000 /* 0x0b - reserved */ 1001 NVME_OPC_ASYNC_EVENT_REQUEST = 0x0c, 1002 NVME_OPC_NAMESPACE_MANAGEMENT = 0x0d, 1003 /* 0x0e-0x0f - reserved */ 1004 NVME_OPC_FIRMWARE_ACTIVATE = 0x10, 1005 NVME_OPC_FIRMWARE_IMAGE_DOWNLOAD = 0x11, 1006 /* 0x12-0x13 - reserved */ 1007 NVME_OPC_DEVICE_SELF_TEST = 0x14, 1008 NVME_OPC_NAMESPACE_ATTACHMENT = 0x15, 1009 /* 0x16-0x17 - reserved */ 1010 NVME_OPC_KEEP_ALIVE = 0x18, 1011 NVME_OPC_DIRECTIVE_SEND = 0x19, 1012 NVME_OPC_DIRECTIVE_RECEIVE = 0x1a, 1013 /* 0x1b - reserved */ 1014 NVME_OPC_VIRTUALIZATION_MANAGEMENT = 0x1c, 1015 NVME_OPC_NVME_MI_SEND = 0x1d, 1016 NVME_OPC_NVME_MI_RECEIVE = 0x1e, 1017 /* 0x1f - reserved */ 1018 NVME_OPC_CAPACITY_MANAGEMENT = 0x20, 1019 /* 0x21-0x23 - reserved */ 1020 NVME_OPC_LOCKDOWN = 0x24, 1021 /* 0x25-0x7b - reserved */ 1022 NVME_OPC_DOORBELL_BUFFER_CONFIG = 0x7c, 1023 /* 0x7d-0x7e - reserved */ 1024 NVME_OPC_FABRICS_COMMANDS = 0x7f, 1025 1026 NVME_OPC_FORMAT_NVM = 0x80, 1027 NVME_OPC_SECURITY_SEND = 0x81, 1028 NVME_OPC_SECURITY_RECEIVE = 0x82, 1029 /* 0x83 - reserved */ 1030 NVME_OPC_SANITIZE = 0x84, 1031 /* 0x85 - reserved */ 1032 NVME_OPC_GET_LBA_STATUS = 0x86, 1033 }; 1034 1035 /* nvme nvm opcodes */ 1036 enum nvme_nvm_opcode { 1037 NVME_OPC_FLUSH = 0x00, 1038 NVME_OPC_WRITE = 0x01, 1039 NVME_OPC_READ = 0x02, 1040 /* 0x03 - reserved */ 1041 NVME_OPC_WRITE_UNCORRECTABLE = 0x04, 1042 NVME_OPC_COMPARE = 0x05, 1043 /* 0x06-0x07 - reserved */ 1044 NVME_OPC_WRITE_ZEROES = 0x08, 1045 NVME_OPC_DATASET_MANAGEMENT = 0x09, 1046 /* 0x0a-0x0b - reserved */ 1047 NVME_OPC_VERIFY = 0x0c, 1048 NVME_OPC_RESERVATION_REGISTER = 0x0d, 1049 NVME_OPC_RESERVATION_REPORT = 0x0e, 1050 /* 0x0f-0x10 - reserved */ 1051 NVME_OPC_RESERVATION_ACQUIRE = 0x11, 1052 /* 0x12-0x14 - reserved */ 1053 NVME_OPC_RESERVATION_RELEASE = 0x15, 1054 /* 0x16-0x18 - reserved */ 1055 NVME_OPC_COPY = 0x19, 1056 }; 1057 1058 enum nvme_feature { 1059 /* 0x00 - reserved */ 1060 NVME_FEAT_ARBITRATION = 0x01, 1061 NVME_FEAT_POWER_MANAGEMENT = 0x02, 1062 NVME_FEAT_LBA_RANGE_TYPE = 0x03, 1063 NVME_FEAT_TEMPERATURE_THRESHOLD = 0x04, 1064 NVME_FEAT_ERROR_RECOVERY = 0x05, 1065 NVME_FEAT_VOLATILE_WRITE_CACHE = 0x06, 1066 NVME_FEAT_NUMBER_OF_QUEUES = 0x07, 1067 NVME_FEAT_INTERRUPT_COALESCING = 0x08, 1068 NVME_FEAT_INTERRUPT_VECTOR_CONFIGURATION = 0x09, 1069 NVME_FEAT_WRITE_ATOMICITY = 0x0A, 1070 NVME_FEAT_ASYNC_EVENT_CONFIGURATION = 0x0B, 1071 NVME_FEAT_AUTONOMOUS_POWER_STATE_TRANSITION = 0x0C, 1072 NVME_FEAT_HOST_MEMORY_BUFFER = 0x0D, 1073 NVME_FEAT_TIMESTAMP = 0x0E, 1074 NVME_FEAT_KEEP_ALIVE_TIMER = 0x0F, 1075 NVME_FEAT_HOST_CONTROLLED_THERMAL_MGMT = 0x10, 1076 NVME_FEAT_NON_OP_POWER_STATE_CONFIG = 0x11, 1077 NVME_FEAT_READ_RECOVERY_LEVEL_CONFIG = 0x12, 1078 NVME_FEAT_PREDICTABLE_LATENCY_MODE_CONFIG = 0x13, 1079 NVME_FEAT_PREDICTABLE_LATENCY_MODE_WINDOW = 0x14, 1080 NVME_FEAT_LBA_STATUS_INFORMATION_ATTRIBUTES = 0x15, 1081 NVME_FEAT_HOST_BEHAVIOR_SUPPORT = 0x16, 1082 NVME_FEAT_SANITIZE_CONFIG = 0x17, 1083 NVME_FEAT_ENDURANCE_GROUP_EVENT_CONFIGURATION = 0x18, 1084 /* 0x19-0x77 - reserved */ 1085 /* 0x78-0x7f - NVMe Management Interface */ 1086 NVME_FEAT_SOFTWARE_PROGRESS_MARKER = 0x80, 1087 NVME_FEAT_HOST_IDENTIFIER = 0x81, 1088 NVME_FEAT_RESERVATION_NOTIFICATION_MASK = 0x82, 1089 NVME_FEAT_RESERVATION_PERSISTENCE = 0x83, 1090 NVME_FEAT_NAMESPACE_WRITE_PROTECTION_CONFIG = 0x84, 1091 /* 0x85-0xBF - command set specific (reserved) */ 1092 /* 0xC0-0xFF - vendor specific */ 1093 }; 1094 1095 enum nvme_dsm_attribute { 1096 NVME_DSM_ATTR_INTEGRAL_READ = 0x1, 1097 NVME_DSM_ATTR_INTEGRAL_WRITE = 0x2, 1098 NVME_DSM_ATTR_DEALLOCATE = 0x4, 1099 }; 1100 1101 enum nvme_activate_action { 1102 NVME_AA_REPLACE_NO_ACTIVATE = 0x0, 1103 NVME_AA_REPLACE_ACTIVATE = 0x1, 1104 NVME_AA_ACTIVATE = 0x2, 1105 }; 1106 1107 struct nvme_power_state { 1108 /** Maximum Power */ 1109 uint16_t mp; /* Maximum Power */ 1110 uint8_t ps_rsvd1; 1111 uint8_t mps_nops; /* Max Power Scale, Non-Operational State */ 1112 1113 uint32_t enlat; /* Entry Latency */ 1114 uint32_t exlat; /* Exit Latency */ 1115 1116 uint8_t rrt; /* Relative Read Throughput */ 1117 uint8_t rrl; /* Relative Read Latency */ 1118 uint8_t rwt; /* Relative Write Throughput */ 1119 uint8_t rwl; /* Relative Write Latency */ 1120 1121 uint16_t idlp; /* Idle Power */ 1122 uint8_t ips; /* Idle Power Scale */ 1123 uint8_t ps_rsvd8; 1124 1125 uint16_t actp; /* Active Power */ 1126 uint8_t apw_aps; /* Active Power Workload, Active Power Scale */ 1127 uint8_t ps_rsvd10[9]; 1128 } __packed; 1129 1130 _Static_assert(sizeof(struct nvme_power_state) == 32, "bad size for nvme_power_state"); 1131 1132 #define NVME_SERIAL_NUMBER_LENGTH 20 1133 #define NVME_MODEL_NUMBER_LENGTH 40 1134 #define NVME_FIRMWARE_REVISION_LENGTH 8 1135 1136 struct nvme_controller_data { 1137 /* bytes 0-255: controller capabilities and features */ 1138 1139 /** pci vendor id */ 1140 uint16_t vid; 1141 1142 /** pci subsystem vendor id */ 1143 uint16_t ssvid; 1144 1145 /** serial number */ 1146 uint8_t sn[NVME_SERIAL_NUMBER_LENGTH]; 1147 1148 /** model number */ 1149 uint8_t mn[NVME_MODEL_NUMBER_LENGTH]; 1150 1151 /** firmware revision */ 1152 uint8_t fr[NVME_FIRMWARE_REVISION_LENGTH]; 1153 1154 /** recommended arbitration burst */ 1155 uint8_t rab; 1156 1157 /** ieee oui identifier */ 1158 uint8_t ieee[3]; 1159 1160 /** multi-interface capabilities */ 1161 uint8_t mic; 1162 1163 /** maximum data transfer size */ 1164 uint8_t mdts; 1165 1166 /** Controller ID */ 1167 uint16_t ctrlr_id; 1168 1169 /** Version */ 1170 uint32_t ver; 1171 1172 /** RTD3 Resume Latency */ 1173 uint32_t rtd3r; 1174 1175 /** RTD3 Enter Latency */ 1176 uint32_t rtd3e; 1177 1178 /** Optional Asynchronous Events Supported */ 1179 uint32_t oaes; /* bitfield really */ 1180 1181 /** Controller Attributes */ 1182 uint32_t ctratt; /* bitfield really */ 1183 1184 /** Read Recovery Levels Supported */ 1185 uint16_t rrls; 1186 1187 uint8_t reserved1[9]; 1188 1189 /** Controller Type */ 1190 uint8_t cntrltype; 1191 1192 /** FRU Globally Unique Identifier */ 1193 uint8_t fguid[16]; 1194 1195 /** Command Retry Delay Time 1 */ 1196 uint16_t crdt1; 1197 1198 /** Command Retry Delay Time 2 */ 1199 uint16_t crdt2; 1200 1201 /** Command Retry Delay Time 3 */ 1202 uint16_t crdt3; 1203 1204 uint8_t reserved2[122]; 1205 1206 /* bytes 256-511: admin command set attributes */ 1207 1208 /** optional admin command support */ 1209 uint16_t oacs; 1210 1211 /** abort command limit */ 1212 uint8_t acl; 1213 1214 /** asynchronous event request limit */ 1215 uint8_t aerl; 1216 1217 /** firmware updates */ 1218 uint8_t frmw; 1219 1220 /** log page attributes */ 1221 uint8_t lpa; 1222 1223 /** error log page entries */ 1224 uint8_t elpe; 1225 1226 /** number of power states supported */ 1227 uint8_t npss; 1228 1229 /** admin vendor specific command configuration */ 1230 uint8_t avscc; 1231 1232 /** Autonomous Power State Transition Attributes */ 1233 uint8_t apsta; 1234 1235 /** Warning Composite Temperature Threshold */ 1236 uint16_t wctemp; 1237 1238 /** Critical Composite Temperature Threshold */ 1239 uint16_t cctemp; 1240 1241 /** Maximum Time for Firmware Activation */ 1242 uint16_t mtfa; 1243 1244 /** Host Memory Buffer Preferred Size */ 1245 uint32_t hmpre; 1246 1247 /** Host Memory Buffer Minimum Size */ 1248 uint32_t hmmin; 1249 1250 /** Name space capabilities */ 1251 struct { 1252 /* if nsmgmt, report tnvmcap and unvmcap */ 1253 uint8_t tnvmcap[16]; 1254 uint8_t unvmcap[16]; 1255 } __packed untncap; 1256 1257 /** Replay Protected Memory Block Support */ 1258 uint32_t rpmbs; /* Really a bitfield */ 1259 1260 /** Extended Device Self-test Time */ 1261 uint16_t edstt; 1262 1263 /** Device Self-test Options */ 1264 uint8_t dsto; /* Really a bitfield */ 1265 1266 /** Firmware Update Granularity */ 1267 uint8_t fwug; 1268 1269 /** Keep Alive Support */ 1270 uint16_t kas; 1271 1272 /** Host Controlled Thermal Management Attributes */ 1273 uint16_t hctma; /* Really a bitfield */ 1274 1275 /** Minimum Thermal Management Temperature */ 1276 uint16_t mntmt; 1277 1278 /** Maximum Thermal Management Temperature */ 1279 uint16_t mxtmt; 1280 1281 /** Sanitize Capabilities */ 1282 uint32_t sanicap; /* Really a bitfield */ 1283 1284 /** Host Memory Buffer Minimum Descriptor Entry Size */ 1285 uint32_t hmminds; 1286 1287 /** Host Memory Maximum Descriptors Entries */ 1288 uint16_t hmmaxd; 1289 1290 /** NVM Set Identifier Maximum */ 1291 uint16_t nsetidmax; 1292 1293 /** Endurance Group Identifier Maximum */ 1294 uint16_t endgidmax; 1295 1296 /** ANA Transition Time */ 1297 uint8_t anatt; 1298 1299 /** Asymmetric Namespace Access Capabilities */ 1300 uint8_t anacap; 1301 1302 /** ANA Group Identifier Maximum */ 1303 uint32_t anagrpmax; 1304 1305 /** Number of ANA Group Identifiers */ 1306 uint32_t nanagrpid; 1307 1308 /** Persistent Event Log Size */ 1309 uint32_t pels; 1310 1311 uint8_t reserved3[156]; 1312 /* bytes 512-703: nvm command set attributes */ 1313 1314 /** submission queue entry size */ 1315 uint8_t sqes; 1316 1317 /** completion queue entry size */ 1318 uint8_t cqes; 1319 1320 /** Maximum Outstanding Commands */ 1321 uint16_t maxcmd; 1322 1323 /** number of namespaces */ 1324 uint32_t nn; 1325 1326 /** optional nvm command support */ 1327 uint16_t oncs; 1328 1329 /** fused operation support */ 1330 uint16_t fuses; 1331 1332 /** format nvm attributes */ 1333 uint8_t fna; 1334 1335 /** volatile write cache */ 1336 uint8_t vwc; 1337 1338 /** Atomic Write Unit Normal */ 1339 uint16_t awun; 1340 1341 /** Atomic Write Unit Power Fail */ 1342 uint16_t awupf; 1343 1344 /** NVM Vendor Specific Command Configuration */ 1345 uint8_t nvscc; 1346 1347 /** Namespace Write Protection Capabilities */ 1348 uint8_t nwpc; 1349 1350 /** Atomic Compare & Write Unit */ 1351 uint16_t acwu; 1352 uint16_t reserved6; 1353 1354 /** SGL Support */ 1355 uint32_t sgls; 1356 1357 /** Maximum Number of Allowed Namespaces */ 1358 uint32_t mnan; 1359 1360 /* bytes 540-767: Reserved */ 1361 uint8_t reserved7[224]; 1362 1363 /** NVM Subsystem NVMe Qualified Name */ 1364 uint8_t subnqn[256]; 1365 1366 /* bytes 1024-1791: Reserved */ 1367 uint8_t reserved8[768]; 1368 1369 /* bytes 1792-2047: NVMe over Fabrics specification */ 1370 uint32_t ioccsz; 1371 uint32_t iorcsz; 1372 uint16_t icdoff; 1373 uint8_t fcatt; 1374 uint8_t msdbd; 1375 uint16_t ofcs; 1376 uint8_t reserved9[242]; 1377 1378 /* bytes 2048-3071: power state descriptors */ 1379 struct nvme_power_state power_state[32]; 1380 1381 /* bytes 3072-4095: vendor specific */ 1382 uint8_t vs[1024]; 1383 } __packed __aligned(4); 1384 1385 _Static_assert(sizeof(struct nvme_controller_data) == 4096, "bad size for nvme_controller_data"); 1386 1387 struct nvme_namespace_data { 1388 /** namespace size */ 1389 uint64_t nsze; 1390 1391 /** namespace capacity */ 1392 uint64_t ncap; 1393 1394 /** namespace utilization */ 1395 uint64_t nuse; 1396 1397 /** namespace features */ 1398 uint8_t nsfeat; 1399 1400 /** number of lba formats */ 1401 uint8_t nlbaf; 1402 1403 /** formatted lba size */ 1404 uint8_t flbas; 1405 1406 /** metadata capabilities */ 1407 uint8_t mc; 1408 1409 /** end-to-end data protection capabilities */ 1410 uint8_t dpc; 1411 1412 /** end-to-end data protection type settings */ 1413 uint8_t dps; 1414 1415 /** Namespace Multi-path I/O and Namespace Sharing Capabilities */ 1416 uint8_t nmic; 1417 1418 /** Reservation Capabilities */ 1419 uint8_t rescap; 1420 1421 /** Format Progress Indicator */ 1422 uint8_t fpi; 1423 1424 /** Deallocate Logical Block Features */ 1425 uint8_t dlfeat; 1426 1427 /** Namespace Atomic Write Unit Normal */ 1428 uint16_t nawun; 1429 1430 /** Namespace Atomic Write Unit Power Fail */ 1431 uint16_t nawupf; 1432 1433 /** Namespace Atomic Compare & Write Unit */ 1434 uint16_t nacwu; 1435 1436 /** Namespace Atomic Boundary Size Normal */ 1437 uint16_t nabsn; 1438 1439 /** Namespace Atomic Boundary Offset */ 1440 uint16_t nabo; 1441 1442 /** Namespace Atomic Boundary Size Power Fail */ 1443 uint16_t nabspf; 1444 1445 /** Namespace Optimal IO Boundary */ 1446 uint16_t noiob; 1447 1448 /** NVM Capacity */ 1449 uint8_t nvmcap[16]; 1450 1451 /** Namespace Preferred Write Granularity */ 1452 uint16_t npwg; 1453 1454 /** Namespace Preferred Write Alignment */ 1455 uint16_t npwa; 1456 1457 /** Namespace Preferred Deallocate Granularity */ 1458 uint16_t npdg; 1459 1460 /** Namespace Preferred Deallocate Alignment */ 1461 uint16_t npda; 1462 1463 /** Namespace Optimal Write Size */ 1464 uint16_t nows; 1465 1466 /* bytes 74-91: Reserved */ 1467 uint8_t reserved5[18]; 1468 1469 /** ANA Group Identifier */ 1470 uint32_t anagrpid; 1471 1472 /* bytes 96-98: Reserved */ 1473 uint8_t reserved6[3]; 1474 1475 /** Namespace Attributes */ 1476 uint8_t nsattr; 1477 1478 /** NVM Set Identifier */ 1479 uint16_t nvmsetid; 1480 1481 /** Endurance Group Identifier */ 1482 uint16_t endgid; 1483 1484 /** Namespace Globally Unique Identifier */ 1485 uint8_t nguid[16]; 1486 1487 /** IEEE Extended Unique Identifier */ 1488 uint8_t eui64[8]; 1489 1490 /** lba format support */ 1491 uint32_t lbaf[16]; 1492 1493 uint8_t reserved7[192]; 1494 1495 uint8_t vendor_specific[3712]; 1496 } __packed __aligned(4); 1497 1498 _Static_assert(sizeof(struct nvme_namespace_data) == 4096, "bad size for nvme_namepsace_data"); 1499 1500 enum nvme_log_page { 1501 /* 0x00 - reserved */ 1502 NVME_LOG_ERROR = 0x01, 1503 NVME_LOG_HEALTH_INFORMATION = 0x02, 1504 NVME_LOG_FIRMWARE_SLOT = 0x03, 1505 NVME_LOG_CHANGED_NAMESPACE = 0x04, 1506 NVME_LOG_COMMAND_EFFECT = 0x05, 1507 NVME_LOG_DEVICE_SELF_TEST = 0x06, 1508 NVME_LOG_TELEMETRY_HOST_INITIATED = 0x07, 1509 NVME_LOG_TELEMETRY_CONTROLLER_INITIATED = 0x08, 1510 NVME_LOG_ENDURANCE_GROUP_INFORMATION = 0x09, 1511 NVME_LOG_PREDICTABLE_LATENCY_PER_NVM_SET = 0x0a, 1512 NVME_LOG_PREDICTABLE_LATENCY_EVENT_AGGREGATE = 0x0b, 1513 NVME_LOG_ASYMMETRIC_NAMESPACE_ACCESS = 0x0c, 1514 NVME_LOG_PERSISTENT_EVENT_LOG = 0x0d, 1515 NVME_LOG_LBA_STATUS_INFORMATION = 0x0e, 1516 NVME_LOG_ENDURANCE_GROUP_EVENT_AGGREGATE = 0x0f, 1517 NVME_LOG_DISCOVERY = 0x70, 1518 /* 0x06-0x7F - reserved */ 1519 /* 0x80-0xBF - I/O command set specific */ 1520 NVME_LOG_RES_NOTIFICATION = 0x80, 1521 NVME_LOG_SANITIZE_STATUS = 0x81, 1522 /* 0x82-0xBF - reserved */ 1523 /* 0xC0-0xFF - vendor specific */ 1524 1525 /* 1526 * The following are Intel Specific log pages, but they seem 1527 * to be widely implemented. 1528 */ 1529 INTEL_LOG_READ_LAT_LOG = 0xc1, 1530 INTEL_LOG_WRITE_LAT_LOG = 0xc2, 1531 INTEL_LOG_TEMP_STATS = 0xc5, 1532 INTEL_LOG_ADD_SMART = 0xca, 1533 INTEL_LOG_DRIVE_MKT_NAME = 0xdd, 1534 1535 /* 1536 * HGST log page, with lots ofs sub pages. 1537 */ 1538 HGST_INFO_LOG = 0xc1, 1539 }; 1540 1541 struct nvme_error_information_entry { 1542 uint64_t error_count; 1543 uint16_t sqid; 1544 uint16_t cid; 1545 uint16_t status; 1546 uint16_t error_location; 1547 uint64_t lba; 1548 uint32_t nsid; 1549 uint8_t vendor_specific; 1550 uint8_t trtype; 1551 uint16_t reserved30; 1552 uint64_t csi; 1553 uint16_t ttsi; 1554 uint8_t reserved[22]; 1555 } __packed __aligned(4); 1556 1557 _Static_assert(sizeof(struct nvme_error_information_entry) == 64, "bad size for nvme_error_information_entry"); 1558 1559 struct nvme_health_information_page { 1560 uint8_t critical_warning; 1561 uint16_t temperature; 1562 uint8_t available_spare; 1563 uint8_t available_spare_threshold; 1564 uint8_t percentage_used; 1565 1566 uint8_t reserved[26]; 1567 1568 /* 1569 * Note that the following are 128-bit values, but are 1570 * defined as an array of 2 64-bit values. 1571 */ 1572 /* Data Units Read is always in 512-byte units. */ 1573 uint64_t data_units_read[2]; 1574 /* Data Units Written is always in 512-byte units. */ 1575 uint64_t data_units_written[2]; 1576 /* For NVM command set, this includes Compare commands. */ 1577 uint64_t host_read_commands[2]; 1578 uint64_t host_write_commands[2]; 1579 /* Controller Busy Time is reported in minutes. */ 1580 uint64_t controller_busy_time[2]; 1581 uint64_t power_cycles[2]; 1582 uint64_t power_on_hours[2]; 1583 uint64_t unsafe_shutdowns[2]; 1584 uint64_t media_errors[2]; 1585 uint64_t num_error_info_log_entries[2]; 1586 uint32_t warning_temp_time; 1587 uint32_t error_temp_time; 1588 uint16_t temp_sensor[8]; 1589 /* Thermal Management Temperature 1 Transition Count */ 1590 uint32_t tmt1tc; 1591 /* Thermal Management Temperature 2 Transition Count */ 1592 uint32_t tmt2tc; 1593 /* Total Time For Thermal Management Temperature 1 */ 1594 uint32_t ttftmt1; 1595 /* Total Time For Thermal Management Temperature 2 */ 1596 uint32_t ttftmt2; 1597 1598 uint8_t reserved2[280]; 1599 } __packed __aligned(4); 1600 1601 _Static_assert(sizeof(struct nvme_health_information_page) == 512, "bad size for nvme_health_information_page"); 1602 1603 struct nvme_firmware_page { 1604 uint8_t afi; 1605 uint8_t reserved[7]; 1606 /* revisions for 7 slots */ 1607 uint8_t revision[7][NVME_FIRMWARE_REVISION_LENGTH]; 1608 uint8_t reserved2[448]; 1609 } __packed __aligned(4); 1610 1611 _Static_assert(sizeof(struct nvme_firmware_page) == 512, "bad size for nvme_firmware_page"); 1612 1613 struct nvme_ns_list { 1614 uint32_t ns[1024]; 1615 } __packed __aligned(4); 1616 1617 _Static_assert(sizeof(struct nvme_ns_list) == 4096, "bad size for nvme_ns_list"); 1618 1619 struct nvme_command_effects_page { 1620 uint32_t acs[256]; 1621 uint32_t iocs[256]; 1622 uint8_t reserved[2048]; 1623 } __packed __aligned(4); 1624 1625 _Static_assert(sizeof(struct nvme_command_effects_page) == 4096, 1626 "bad size for nvme_command_effects_page"); 1627 1628 struct nvme_device_self_test_page { 1629 uint8_t curr_operation; 1630 uint8_t curr_compl; 1631 uint8_t rsvd2[2]; 1632 struct { 1633 uint8_t status; 1634 uint8_t segment_num; 1635 uint8_t valid_diag_info; 1636 uint8_t rsvd3; 1637 uint64_t poh; 1638 uint32_t nsid; 1639 /* Define as an array to simplify alignment issues */ 1640 uint8_t failing_lba[8]; 1641 uint8_t status_code_type; 1642 uint8_t status_code; 1643 uint8_t vendor_specific[2]; 1644 } __packed result[20]; 1645 } __packed __aligned(4); 1646 1647 _Static_assert(sizeof(struct nvme_device_self_test_page) == 564, 1648 "bad size for nvme_device_self_test_page"); 1649 1650 struct nvme_discovery_log_entry { 1651 uint8_t trtype; 1652 uint8_t adrfam; 1653 uint8_t subtype; 1654 uint8_t treq; 1655 uint16_t portid; 1656 uint16_t cntlid; 1657 uint16_t aqsz; 1658 uint8_t reserved1[22]; 1659 uint8_t trsvcid[32]; 1660 uint8_t reserved2[192]; 1661 uint8_t subnqn[256]; 1662 uint8_t traddr[256]; 1663 union { 1664 struct { 1665 uint8_t rdma_qptype; 1666 uint8_t rdma_prtype; 1667 uint8_t rdma_cms; 1668 uint8_t reserved[5]; 1669 uint16_t rdma_pkey; 1670 } rdma; 1671 struct { 1672 uint8_t sectype; 1673 } tcp; 1674 uint8_t reserved[256]; 1675 } tsas; 1676 } __packed __aligned(4); 1677 1678 _Static_assert(sizeof(struct nvme_discovery_log_entry) == 1024, 1679 "bad size for nvme_discovery_log_entry"); 1680 1681 struct nvme_discovery_log { 1682 uint64_t genctr; 1683 uint64_t numrec; 1684 uint16_t recfmt; 1685 uint8_t reserved[1006]; 1686 struct nvme_discovery_log_entry entries[]; 1687 } __packed __aligned(4); 1688 1689 _Static_assert(sizeof(struct nvme_discovery_log) == 1024, 1690 "bad size for nvme_discovery_log"); 1691 1692 struct nvme_res_notification_page { 1693 uint64_t log_page_count; 1694 uint8_t log_page_type; 1695 uint8_t available_log_pages; 1696 uint8_t reserved2; 1697 uint32_t nsid; 1698 uint8_t reserved[48]; 1699 } __packed __aligned(4); 1700 1701 _Static_assert(sizeof(struct nvme_res_notification_page) == 64, 1702 "bad size for nvme_res_notification_page"); 1703 1704 struct nvme_sanitize_status_page { 1705 uint16_t sprog; 1706 uint16_t sstat; 1707 uint32_t scdw10; 1708 uint32_t etfo; 1709 uint32_t etfbe; 1710 uint32_t etfce; 1711 uint32_t etfownd; 1712 uint32_t etfbewnd; 1713 uint32_t etfcewnd; 1714 uint8_t reserved[480]; 1715 } __packed __aligned(4); 1716 1717 _Static_assert(sizeof(struct nvme_sanitize_status_page) == 512, 1718 "bad size for nvme_sanitize_status_page"); 1719 1720 struct intel_log_temp_stats { 1721 uint64_t current; 1722 uint64_t overtemp_flag_last; 1723 uint64_t overtemp_flag_life; 1724 uint64_t max_temp; 1725 uint64_t min_temp; 1726 uint64_t _rsvd[5]; 1727 uint64_t max_oper_temp; 1728 uint64_t min_oper_temp; 1729 uint64_t est_offset; 1730 } __packed __aligned(4); 1731 1732 _Static_assert(sizeof(struct intel_log_temp_stats) == 13 * 8, "bad size for intel_log_temp_stats"); 1733 1734 struct nvme_resv_reg_ctrlr { 1735 uint16_t ctrlr_id; /* Controller ID */ 1736 uint8_t rcsts; /* Reservation Status */ 1737 uint8_t reserved3[5]; 1738 uint64_t hostid; /* Host Identifier */ 1739 uint64_t rkey; /* Reservation Key */ 1740 } __packed __aligned(4); 1741 1742 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr) == 24, "bad size for nvme_resv_reg_ctrlr"); 1743 1744 struct nvme_resv_reg_ctrlr_ext { 1745 uint16_t ctrlr_id; /* Controller ID */ 1746 uint8_t rcsts; /* Reservation Status */ 1747 uint8_t reserved3[5]; 1748 uint64_t rkey; /* Reservation Key */ 1749 uint64_t hostid[2]; /* Host Identifier */ 1750 uint8_t reserved32[32]; 1751 } __packed __aligned(4); 1752 1753 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr_ext) == 64, "bad size for nvme_resv_reg_ctrlr_ext"); 1754 1755 struct nvme_resv_status { 1756 uint32_t gen; /* Generation */ 1757 uint8_t rtype; /* Reservation Type */ 1758 uint8_t regctl[2]; /* Number of Registered Controllers */ 1759 uint8_t reserved7[2]; 1760 uint8_t ptpls; /* Persist Through Power Loss State */ 1761 uint8_t reserved10[14]; 1762 struct nvme_resv_reg_ctrlr ctrlr[0]; 1763 } __packed __aligned(4); 1764 1765 _Static_assert(sizeof(struct nvme_resv_status) == 24, "bad size for nvme_resv_status"); 1766 1767 struct nvme_resv_status_ext { 1768 uint32_t gen; /* Generation */ 1769 uint8_t rtype; /* Reservation Type */ 1770 uint8_t regctl[2]; /* Number of Registered Controllers */ 1771 uint8_t reserved7[2]; 1772 uint8_t ptpls; /* Persist Through Power Loss State */ 1773 uint8_t reserved10[14]; 1774 uint8_t reserved24[40]; 1775 struct nvme_resv_reg_ctrlr_ext ctrlr[0]; 1776 } __packed __aligned(4); 1777 1778 _Static_assert(sizeof(struct nvme_resv_status_ext) == 64, "bad size for nvme_resv_status_ext"); 1779 1780 #define NVME_TEST_MAX_THREADS 128 1781 1782 struct nvme_io_test { 1783 enum nvme_nvm_opcode opc; 1784 uint32_t size; 1785 uint32_t time; /* in seconds */ 1786 uint32_t num_threads; 1787 uint32_t flags; 1788 uint64_t io_completed[NVME_TEST_MAX_THREADS]; 1789 }; 1790 1791 enum nvme_io_test_flags { 1792 /* 1793 * Specifies whether dev_refthread/dev_relthread should be 1794 * called during NVME_BIO_TEST. Ignored for other test 1795 * types. 1796 */ 1797 NVME_TEST_FLAG_REFTHREAD = 0x1, 1798 }; 1799 1800 struct nvme_pt_command { 1801 /* 1802 * cmd is used to specify a passthrough command to a controller or 1803 * namespace. 1804 * 1805 * The following fields from cmd may be specified by the caller: 1806 * * opc (opcode) 1807 * * nsid (namespace id) - for admin commands only 1808 * * cdw10-cdw15 1809 * 1810 * Remaining fields must be set to 0 by the caller. 1811 */ 1812 struct nvme_command cmd; 1813 1814 /* 1815 * cpl returns completion status for the passthrough command 1816 * specified by cmd. 1817 * 1818 * The following fields will be filled out by the driver, for 1819 * consumption by the caller: 1820 * * cdw0 1821 * * status (except for phase) 1822 * 1823 * Remaining fields will be set to 0 by the driver. 1824 */ 1825 struct nvme_completion cpl; 1826 1827 /* buf is the data buffer associated with this passthrough command. */ 1828 void * buf; 1829 1830 /* 1831 * len is the length of the data buffer associated with this 1832 * passthrough command. 1833 */ 1834 uint32_t len; 1835 1836 /* 1837 * is_read = 1 if the passthrough command will read data into the 1838 * supplied buffer from the controller. 1839 * 1840 * is_read = 0 if the passthrough command will write data from the 1841 * supplied buffer to the controller. 1842 */ 1843 uint32_t is_read; 1844 1845 /* 1846 * driver_lock is used by the driver only. It must be set to 0 1847 * by the caller. 1848 */ 1849 struct mtx * driver_lock; 1850 }; 1851 1852 struct nvme_get_nsid { 1853 char cdev[SPECNAMELEN + 1]; 1854 uint32_t nsid; 1855 }; 1856 1857 struct nvme_hmb_desc { 1858 uint64_t addr; 1859 uint32_t size; 1860 uint32_t reserved; 1861 }; 1862 1863 #define nvme_completion_is_error(cpl) \ 1864 (NVME_STATUS_GET_SC((cpl)->status) != 0 || NVME_STATUS_GET_SCT((cpl)->status) != 0) 1865 1866 void nvme_strvis(uint8_t *dst, const uint8_t *src, int dstlen, int srclen); 1867 1868 #ifdef _KERNEL 1869 1870 struct bio; 1871 struct thread; 1872 1873 struct nvme_namespace; 1874 struct nvme_controller; 1875 struct nvme_consumer; 1876 1877 typedef void (*nvme_cb_fn_t)(void *, const struct nvme_completion *); 1878 1879 typedef void *(*nvme_cons_ns_fn_t)(struct nvme_namespace *, void *); 1880 typedef void *(*nvme_cons_ctrlr_fn_t)(struct nvme_controller *); 1881 typedef void (*nvme_cons_async_fn_t)(void *, const struct nvme_completion *, 1882 uint32_t, void *, uint32_t); 1883 typedef void (*nvme_cons_fail_fn_t)(void *); 1884 1885 enum nvme_namespace_flags { 1886 NVME_NS_DEALLOCATE_SUPPORTED = 0x1, 1887 NVME_NS_FLUSH_SUPPORTED = 0x2, 1888 }; 1889 1890 int nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr, 1891 struct nvme_pt_command *pt, 1892 uint32_t nsid, int is_user_buffer, 1893 int is_admin_cmd); 1894 1895 /* Admin functions */ 1896 void nvme_ctrlr_cmd_set_feature(struct nvme_controller *ctrlr, 1897 uint8_t feature, uint32_t cdw11, 1898 uint32_t cdw12, uint32_t cdw13, 1899 uint32_t cdw14, uint32_t cdw15, 1900 void *payload, uint32_t payload_size, 1901 nvme_cb_fn_t cb_fn, void *cb_arg); 1902 void nvme_ctrlr_cmd_get_feature(struct nvme_controller *ctrlr, 1903 uint8_t feature, uint32_t cdw11, 1904 void *payload, uint32_t payload_size, 1905 nvme_cb_fn_t cb_fn, void *cb_arg); 1906 void nvme_ctrlr_cmd_get_log_page(struct nvme_controller *ctrlr, 1907 uint8_t log_page, uint32_t nsid, 1908 void *payload, uint32_t payload_size, 1909 nvme_cb_fn_t cb_fn, void *cb_arg); 1910 1911 /* NVM I/O functions */ 1912 int nvme_ns_cmd_write(struct nvme_namespace *ns, void *payload, 1913 uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn, 1914 void *cb_arg); 1915 int nvme_ns_cmd_write_bio(struct nvme_namespace *ns, struct bio *bp, 1916 nvme_cb_fn_t cb_fn, void *cb_arg); 1917 int nvme_ns_cmd_read(struct nvme_namespace *ns, void *payload, 1918 uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn, 1919 void *cb_arg); 1920 int nvme_ns_cmd_read_bio(struct nvme_namespace *ns, struct bio *bp, 1921 nvme_cb_fn_t cb_fn, void *cb_arg); 1922 int nvme_ns_cmd_deallocate(struct nvme_namespace *ns, void *payload, 1923 uint8_t num_ranges, nvme_cb_fn_t cb_fn, 1924 void *cb_arg); 1925 int nvme_ns_cmd_flush(struct nvme_namespace *ns, nvme_cb_fn_t cb_fn, 1926 void *cb_arg); 1927 int nvme_ns_dump(struct nvme_namespace *ns, void *virt, off_t offset, 1928 size_t len); 1929 1930 /* Registration functions */ 1931 struct nvme_consumer * nvme_register_consumer(nvme_cons_ns_fn_t ns_fn, 1932 nvme_cons_ctrlr_fn_t ctrlr_fn, 1933 nvme_cons_async_fn_t async_fn, 1934 nvme_cons_fail_fn_t fail_fn); 1935 void nvme_unregister_consumer(struct nvme_consumer *consumer); 1936 1937 /* Controller helper functions */ 1938 device_t nvme_ctrlr_get_device(struct nvme_controller *ctrlr); 1939 const struct nvme_controller_data * 1940 nvme_ctrlr_get_data(struct nvme_controller *ctrlr); 1941 static inline bool 1942 nvme_ctrlr_has_dataset_mgmt(const struct nvme_controller_data *cd) 1943 { 1944 /* Assumes cd was byte swapped by nvme_controller_data_swapbytes() */ 1945 return (NVMEV(NVME_CTRLR_DATA_ONCS_DSM, cd->oncs) != 0); 1946 } 1947 1948 /* Namespace helper functions */ 1949 uint32_t nvme_ns_get_max_io_xfer_size(struct nvme_namespace *ns); 1950 uint32_t nvme_ns_get_sector_size(struct nvme_namespace *ns); 1951 uint64_t nvme_ns_get_num_sectors(struct nvme_namespace *ns); 1952 uint64_t nvme_ns_get_size(struct nvme_namespace *ns); 1953 uint32_t nvme_ns_get_flags(struct nvme_namespace *ns); 1954 const char * nvme_ns_get_serial_number(struct nvme_namespace *ns); 1955 const char * nvme_ns_get_model_number(struct nvme_namespace *ns); 1956 const struct nvme_namespace_data * 1957 nvme_ns_get_data(struct nvme_namespace *ns); 1958 uint32_t nvme_ns_get_stripesize(struct nvme_namespace *ns); 1959 1960 int nvme_ns_bio_process(struct nvme_namespace *ns, struct bio *bp, 1961 nvme_cb_fn_t cb_fn); 1962 int nvme_ns_ioctl_process(struct nvme_namespace *ns, u_long cmd, 1963 caddr_t arg, int flag, struct thread *td); 1964 1965 /* 1966 * Command building helper functions -- shared with CAM 1967 * These functions assume allocator zeros out cmd structure 1968 * CAM's xpt_get_ccb and the request allocator for nvme both 1969 * do zero'd allocations. 1970 */ 1971 static inline 1972 void nvme_ns_flush_cmd(struct nvme_command *cmd, uint32_t nsid) 1973 { 1974 1975 cmd->opc = NVME_OPC_FLUSH; 1976 cmd->nsid = htole32(nsid); 1977 } 1978 1979 static inline 1980 void nvme_ns_rw_cmd(struct nvme_command *cmd, uint32_t rwcmd, uint32_t nsid, 1981 uint64_t lba, uint32_t count) 1982 { 1983 cmd->opc = rwcmd; 1984 cmd->nsid = htole32(nsid); 1985 cmd->cdw10 = htole32(lba & 0xffffffffu); 1986 cmd->cdw11 = htole32(lba >> 32); 1987 cmd->cdw12 = htole32(count-1); 1988 } 1989 1990 static inline 1991 void nvme_ns_write_cmd(struct nvme_command *cmd, uint32_t nsid, 1992 uint64_t lba, uint32_t count) 1993 { 1994 nvme_ns_rw_cmd(cmd, NVME_OPC_WRITE, nsid, lba, count); 1995 } 1996 1997 static inline 1998 void nvme_ns_read_cmd(struct nvme_command *cmd, uint32_t nsid, 1999 uint64_t lba, uint32_t count) 2000 { 2001 nvme_ns_rw_cmd(cmd, NVME_OPC_READ, nsid, lba, count); 2002 } 2003 2004 static inline 2005 void nvme_ns_trim_cmd(struct nvme_command *cmd, uint32_t nsid, 2006 uint32_t num_ranges) 2007 { 2008 cmd->opc = NVME_OPC_DATASET_MANAGEMENT; 2009 cmd->nsid = htole32(nsid); 2010 cmd->cdw10 = htole32(num_ranges - 1); 2011 cmd->cdw11 = htole32(NVME_DSM_ATTR_DEALLOCATE); 2012 } 2013 2014 extern int nvme_use_nvd; 2015 2016 #endif /* _KERNEL */ 2017 2018 /* Endianess conversion functions for NVMe structs */ 2019 static inline 2020 void nvme_completion_swapbytes(struct nvme_completion *s __unused) 2021 { 2022 #if _BYTE_ORDER != _LITTLE_ENDIAN 2023 2024 s->cdw0 = le32toh(s->cdw0); 2025 /* omit rsvd1 */ 2026 s->sqhd = le16toh(s->sqhd); 2027 s->sqid = le16toh(s->sqid); 2028 /* omit cid */ 2029 s->status = le16toh(s->status); 2030 #endif 2031 } 2032 2033 static inline 2034 void nvme_power_state_swapbytes(struct nvme_power_state *s __unused) 2035 { 2036 #if _BYTE_ORDER != _LITTLE_ENDIAN 2037 2038 s->mp = le16toh(s->mp); 2039 s->enlat = le32toh(s->enlat); 2040 s->exlat = le32toh(s->exlat); 2041 s->idlp = le16toh(s->idlp); 2042 s->actp = le16toh(s->actp); 2043 #endif 2044 } 2045 2046 static inline 2047 void nvme_controller_data_swapbytes(struct nvme_controller_data *s __unused) 2048 { 2049 #if _BYTE_ORDER != _LITTLE_ENDIAN 2050 int i; 2051 2052 s->vid = le16toh(s->vid); 2053 s->ssvid = le16toh(s->ssvid); 2054 s->ctrlr_id = le16toh(s->ctrlr_id); 2055 s->ver = le32toh(s->ver); 2056 s->rtd3r = le32toh(s->rtd3r); 2057 s->rtd3e = le32toh(s->rtd3e); 2058 s->oaes = le32toh(s->oaes); 2059 s->ctratt = le32toh(s->ctratt); 2060 s->rrls = le16toh(s->rrls); 2061 s->crdt1 = le16toh(s->crdt1); 2062 s->crdt2 = le16toh(s->crdt2); 2063 s->crdt3 = le16toh(s->crdt3); 2064 s->oacs = le16toh(s->oacs); 2065 s->wctemp = le16toh(s->wctemp); 2066 s->cctemp = le16toh(s->cctemp); 2067 s->mtfa = le16toh(s->mtfa); 2068 s->hmpre = le32toh(s->hmpre); 2069 s->hmmin = le32toh(s->hmmin); 2070 s->rpmbs = le32toh(s->rpmbs); 2071 s->edstt = le16toh(s->edstt); 2072 s->kas = le16toh(s->kas); 2073 s->hctma = le16toh(s->hctma); 2074 s->mntmt = le16toh(s->mntmt); 2075 s->mxtmt = le16toh(s->mxtmt); 2076 s->sanicap = le32toh(s->sanicap); 2077 s->hmminds = le32toh(s->hmminds); 2078 s->hmmaxd = le16toh(s->hmmaxd); 2079 s->nsetidmax = le16toh(s->nsetidmax); 2080 s->endgidmax = le16toh(s->endgidmax); 2081 s->anagrpmax = le32toh(s->anagrpmax); 2082 s->nanagrpid = le32toh(s->nanagrpid); 2083 s->pels = le32toh(s->pels); 2084 s->maxcmd = le16toh(s->maxcmd); 2085 s->nn = le32toh(s->nn); 2086 s->oncs = le16toh(s->oncs); 2087 s->fuses = le16toh(s->fuses); 2088 s->awun = le16toh(s->awun); 2089 s->awupf = le16toh(s->awupf); 2090 s->acwu = le16toh(s->acwu); 2091 s->sgls = le32toh(s->sgls); 2092 s->mnan = le32toh(s->mnan); 2093 s->ioccsz = le32toh(s->ioccsz); 2094 s->iorcsz = le32toh(s->iorcsz); 2095 s->icdoff = le16toh(s->icdoff); 2096 s->ofcs = le16toh(s->ofcs); 2097 for (i = 0; i < 32; i++) 2098 nvme_power_state_swapbytes(&s->power_state[i]); 2099 #endif 2100 } 2101 2102 static inline 2103 void nvme_namespace_data_swapbytes(struct nvme_namespace_data *s __unused) 2104 { 2105 #if _BYTE_ORDER != _LITTLE_ENDIAN 2106 int i; 2107 2108 s->nsze = le64toh(s->nsze); 2109 s->ncap = le64toh(s->ncap); 2110 s->nuse = le64toh(s->nuse); 2111 s->nawun = le16toh(s->nawun); 2112 s->nawupf = le16toh(s->nawupf); 2113 s->nacwu = le16toh(s->nacwu); 2114 s->nabsn = le16toh(s->nabsn); 2115 s->nabo = le16toh(s->nabo); 2116 s->nabspf = le16toh(s->nabspf); 2117 s->noiob = le16toh(s->noiob); 2118 s->npwg = le16toh(s->npwg); 2119 s->npwa = le16toh(s->npwa); 2120 s->npdg = le16toh(s->npdg); 2121 s->npda = le16toh(s->npda); 2122 s->nows = le16toh(s->nows); 2123 s->anagrpid = le32toh(s->anagrpid); 2124 s->nvmsetid = le16toh(s->nvmsetid); 2125 s->endgid = le16toh(s->endgid); 2126 for (i = 0; i < 16; i++) 2127 s->lbaf[i] = le32toh(s->lbaf[i]); 2128 #endif 2129 } 2130 2131 static inline 2132 void nvme_error_information_entry_swapbytes( 2133 struct nvme_error_information_entry *s __unused) 2134 { 2135 #if _BYTE_ORDER != _LITTLE_ENDIAN 2136 2137 s->error_count = le64toh(s->error_count); 2138 s->sqid = le16toh(s->sqid); 2139 s->cid = le16toh(s->cid); 2140 s->status = le16toh(s->status); 2141 s->error_location = le16toh(s->error_location); 2142 s->lba = le64toh(s->lba); 2143 s->nsid = le32toh(s->nsid); 2144 s->csi = le64toh(s->csi); 2145 s->ttsi = le16toh(s->ttsi); 2146 #endif 2147 } 2148 2149 static inline 2150 void nvme_le128toh(void *p __unused) 2151 { 2152 #if _BYTE_ORDER != _LITTLE_ENDIAN 2153 /* Swap 16 bytes in place */ 2154 char *tmp = (char*)p; 2155 char b; 2156 int i; 2157 for (i = 0; i < 8; i++) { 2158 b = tmp[i]; 2159 tmp[i] = tmp[15-i]; 2160 tmp[15-i] = b; 2161 } 2162 #endif 2163 } 2164 2165 static inline 2166 void nvme_health_information_page_swapbytes( 2167 struct nvme_health_information_page *s __unused) 2168 { 2169 #if _BYTE_ORDER != _LITTLE_ENDIAN 2170 int i; 2171 2172 s->temperature = le16toh(s->temperature); 2173 nvme_le128toh((void *)s->data_units_read); 2174 nvme_le128toh((void *)s->data_units_written); 2175 nvme_le128toh((void *)s->host_read_commands); 2176 nvme_le128toh((void *)s->host_write_commands); 2177 nvme_le128toh((void *)s->controller_busy_time); 2178 nvme_le128toh((void *)s->power_cycles); 2179 nvme_le128toh((void *)s->power_on_hours); 2180 nvme_le128toh((void *)s->unsafe_shutdowns); 2181 nvme_le128toh((void *)s->media_errors); 2182 nvme_le128toh((void *)s->num_error_info_log_entries); 2183 s->warning_temp_time = le32toh(s->warning_temp_time); 2184 s->error_temp_time = le32toh(s->error_temp_time); 2185 for (i = 0; i < 8; i++) 2186 s->temp_sensor[i] = le16toh(s->temp_sensor[i]); 2187 s->tmt1tc = le32toh(s->tmt1tc); 2188 s->tmt2tc = le32toh(s->tmt2tc); 2189 s->ttftmt1 = le32toh(s->ttftmt1); 2190 s->ttftmt2 = le32toh(s->ttftmt2); 2191 #endif 2192 } 2193 2194 static inline 2195 void nvme_ns_list_swapbytes(struct nvme_ns_list *s __unused) 2196 { 2197 #if _BYTE_ORDER != _LITTLE_ENDIAN 2198 int i; 2199 2200 for (i = 0; i < 1024; i++) 2201 s->ns[i] = le32toh(s->ns[i]); 2202 #endif 2203 } 2204 2205 static inline 2206 void nvme_command_effects_page_swapbytes( 2207 struct nvme_command_effects_page *s __unused) 2208 { 2209 #if _BYTE_ORDER != _LITTLE_ENDIAN 2210 int i; 2211 2212 for (i = 0; i < 256; i++) 2213 s->acs[i] = le32toh(s->acs[i]); 2214 for (i = 0; i < 256; i++) 2215 s->iocs[i] = le32toh(s->iocs[i]); 2216 #endif 2217 } 2218 2219 static inline 2220 void nvme_res_notification_page_swapbytes( 2221 struct nvme_res_notification_page *s __unused) 2222 { 2223 #if _BYTE_ORDER != _LITTLE_ENDIAN 2224 s->log_page_count = le64toh(s->log_page_count); 2225 s->nsid = le32toh(s->nsid); 2226 #endif 2227 } 2228 2229 static inline 2230 void nvme_sanitize_status_page_swapbytes( 2231 struct nvme_sanitize_status_page *s __unused) 2232 { 2233 #if _BYTE_ORDER != _LITTLE_ENDIAN 2234 s->sprog = le16toh(s->sprog); 2235 s->sstat = le16toh(s->sstat); 2236 s->scdw10 = le32toh(s->scdw10); 2237 s->etfo = le32toh(s->etfo); 2238 s->etfbe = le32toh(s->etfbe); 2239 s->etfce = le32toh(s->etfce); 2240 s->etfownd = le32toh(s->etfownd); 2241 s->etfbewnd = le32toh(s->etfbewnd); 2242 s->etfcewnd = le32toh(s->etfcewnd); 2243 #endif 2244 } 2245 2246 static inline 2247 void nvme_resv_status_swapbytes(struct nvme_resv_status *s __unused, 2248 size_t size __unused) 2249 { 2250 #if _BYTE_ORDER != _LITTLE_ENDIAN 2251 size_t i, n; 2252 2253 s->gen = le32toh(s->gen); 2254 n = (s->regctl[1] << 8) | s->regctl[0]; 2255 n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0])); 2256 for (i = 0; i < n; i++) { 2257 s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id); 2258 s->ctrlr[i].hostid = le64toh(s->ctrlr[i].hostid); 2259 s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey); 2260 } 2261 #endif 2262 } 2263 2264 static inline 2265 void nvme_resv_status_ext_swapbytes(struct nvme_resv_status_ext *s __unused, 2266 size_t size __unused) 2267 { 2268 #if _BYTE_ORDER != _LITTLE_ENDIAN 2269 size_t i, n; 2270 2271 s->gen = le32toh(s->gen); 2272 n = (s->regctl[1] << 8) | s->regctl[0]; 2273 n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0])); 2274 for (i = 0; i < n; i++) { 2275 s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id); 2276 s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey); 2277 nvme_le128toh((void *)s->ctrlr[i].hostid); 2278 } 2279 #endif 2280 } 2281 2282 static inline void 2283 nvme_device_self_test_swapbytes(struct nvme_device_self_test_page *s __unused) 2284 { 2285 #if _BYTE_ORDER != _LITTLE_ENDIAN 2286 uint8_t *tmp; 2287 uint32_t r, i; 2288 uint8_t b; 2289 2290 for (r = 0; r < 20; r++) { 2291 s->result[r].poh = le64toh(s->result[r].poh); 2292 s->result[r].nsid = le32toh(s->result[r].nsid); 2293 /* Unaligned 64-bit loads fail on some architectures */ 2294 tmp = s->result[r].failing_lba; 2295 for (i = 0; i < 4; i++) { 2296 b = tmp[i]; 2297 tmp[i] = tmp[7-i]; 2298 tmp[7-i] = b; 2299 } 2300 } 2301 #endif 2302 } 2303 2304 static inline void 2305 nvme_discovery_log_entry_swapbytes(struct nvme_discovery_log_entry *s __unused) 2306 { 2307 #if _BYTE_ORDER != _LITTLE_ENDIAN 2308 s->portid = le16toh(s->portid); 2309 s->cntlid = le16toh(s->cntlid); 2310 s->aqsz = le16toh(s->aqsz); 2311 if (s->trtype == 0x01 /* RDMA */) { 2312 s->tsas.rdma.rdma_pkey = le16toh(s->tsas.rdma.rdma_pkey); 2313 } 2314 #endif 2315 } 2316 2317 static inline void 2318 nvme_discovery_log_swapbytes(struct nvme_discovery_log *s __unused) 2319 { 2320 #if _BYTE_ORDER != _LITTLE_ENDIAN 2321 s->genctr = le64toh(s->genctr); 2322 s->numrec = le64toh(s->numrec); 2323 s->recfmt = le16toh(s->recfmt); 2324 #endif 2325 } 2326 #endif /* __NVME_H__ */ 2327