1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause 3 * 4 * Copyright (C) 2012-2013 Intel Corporation 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 * SUCH DAMAGE. 27 */ 28 29 #ifndef __NVME_H__ 30 #define __NVME_H__ 31 32 #include <sys/param.h> 33 #ifdef _KERNEL 34 #include <sys/systm.h> 35 #include <sys/disk.h> 36 #else 37 #include <stdbool.h> 38 #endif 39 #include <sys/endian.h> 40 41 struct sbuf; 42 43 #define NVME_PASSTHROUGH_CMD _IOWR('n', 0, struct nvme_pt_command) 44 #define NVME_RESET_CONTROLLER _IO('n', 1) 45 #define NVME_GET_NSID _IOR('n', 2, struct nvme_get_nsid) 46 #define NVME_GET_MAX_XFER_SIZE _IOR('n', 3, uint64_t) 47 #define NVME_GET_CONTROLLER_DATA _IOR('n', 4, struct nvme_controller_data) 48 49 #define NVME_IO_TEST _IOWR('n', 100, struct nvme_io_test) 50 #define NVME_BIO_TEST _IOWR('n', 101, struct nvme_io_test) 51 52 /* NB: Fabrics-specific ioctls defined in nvmf.h start at 200. */ 53 54 /* 55 * Macros to deal with NVME revisions, as defined VS register 56 */ 57 #define NVME_REV(x, y) (((x) << 16) | ((y) << 8)) 58 #define NVME_MAJOR(r) (((r) >> 16) & 0xffff) 59 #define NVME_MINOR(r) (((r) >> 8) & 0xff) 60 61 /* 62 * Use to mark a command to apply to all namespaces, or to retrieve global 63 * log pages. 64 */ 65 #define NVME_GLOBAL_NAMESPACE_TAG ((uint32_t)0xFFFFFFFF) 66 67 /* Host memory buffer sizes are always in 4096 byte chunks */ 68 #define NVME_HMB_UNITS 4096 69 70 /* Many items are expressed in terms of power of two times MPS */ 71 #define NVME_MPS_SHIFT 12 72 73 /* Limits on queue sizes: See 4.1.3 Queue Size in NVMe 1.4b. */ 74 #define NVME_MIN_ADMIN_ENTRIES 2 75 #define NVME_MAX_ADMIN_ENTRIES 4096 76 77 #define NVME_MIN_IO_ENTRIES 2 78 #define NVME_MAX_IO_ENTRIES 65536 79 80 /* Register field definitions */ 81 #define NVME_CAP_LO_REG_MQES_SHIFT (0) 82 #define NVME_CAP_LO_REG_MQES_MASK (0xFFFF) 83 #define NVME_CAP_LO_REG_CQR_SHIFT (16) 84 #define NVME_CAP_LO_REG_CQR_MASK (0x1) 85 #define NVME_CAP_LO_REG_AMS_SHIFT (17) 86 #define NVME_CAP_LO_REG_AMS_MASK (0x3) 87 #define NVME_CAP_LO_REG_TO_SHIFT (24) 88 #define NVME_CAP_LO_REG_TO_MASK (0xFF) 89 #define NVME_CAP_LO_MQES(x) \ 90 NVMEV(NVME_CAP_LO_REG_MQES, x) 91 #define NVME_CAP_LO_CQR(x) \ 92 NVMEV(NVME_CAP_LO_REG_CQR, x) 93 #define NVME_CAP_LO_AMS(x) \ 94 NVMEV(NVME_CAP_LO_REG_AMS, x) 95 #define NVME_CAP_LO_TO(x) \ 96 NVMEV(NVME_CAP_LO_REG_TO, x) 97 98 #define NVME_CAP_HI_REG_DSTRD_SHIFT (0) 99 #define NVME_CAP_HI_REG_DSTRD_MASK (0xF) 100 #define NVME_CAP_HI_REG_NSSRS_SHIFT (4) 101 #define NVME_CAP_HI_REG_NSSRS_MASK (0x1) 102 #define NVME_CAP_HI_REG_CSS_SHIFT (5) 103 #define NVME_CAP_HI_REG_CSS_MASK (0xff) 104 #define NVME_CAP_HI_REG_CSS_NVM_SHIFT (5) 105 #define NVME_CAP_HI_REG_CSS_NVM_MASK (0x1) 106 #define NVME_CAP_HI_REG_BPS_SHIFT (13) 107 #define NVME_CAP_HI_REG_BPS_MASK (0x1) 108 #define NVME_CAP_HI_REG_CPS_SHIFT (14) 109 #define NVME_CAP_HI_REG_CPS_MASK (0x3) 110 #define NVME_CAP_HI_REG_MPSMIN_SHIFT (16) 111 #define NVME_CAP_HI_REG_MPSMIN_MASK (0xF) 112 #define NVME_CAP_HI_REG_MPSMAX_SHIFT (20) 113 #define NVME_CAP_HI_REG_MPSMAX_MASK (0xF) 114 #define NVME_CAP_HI_REG_PMRS_SHIFT (24) 115 #define NVME_CAP_HI_REG_PMRS_MASK (0x1) 116 #define NVME_CAP_HI_REG_CMBS_SHIFT (25) 117 #define NVME_CAP_HI_REG_CMBS_MASK (0x1) 118 #define NVME_CAP_HI_REG_NSSS_SHIFT (26) 119 #define NVME_CAP_HI_REG_NSSS_MASK (0x1) 120 #define NVME_CAP_HI_REG_CRWMS_SHIFT (27) 121 #define NVME_CAP_HI_REG_CRWMS_MASK (0x1) 122 #define NVME_CAP_HI_REG_CRIMS_SHIFT (28) 123 #define NVME_CAP_HI_REG_CRIMS_MASK (0x1) 124 #define NVME_CAP_HI_DSTRD(x) \ 125 NVMEV(NVME_CAP_HI_REG_DSTRD, x) 126 #define NVME_CAP_HI_NSSRS(x) \ 127 NVMEV(NVME_CAP_HI_REG_NSSRS, x) 128 #define NVME_CAP_HI_CSS(x) \ 129 NVMEV(NVME_CAP_HI_REG_CSS, x) 130 #define NVME_CAP_HI_CSS_NVM(x) \ 131 NVMEV(NVME_CAP_HI_REG_CSS_NVM, x) 132 #define NVME_CAP_HI_BPS(x) \ 133 NVMEV(NVME_CAP_HI_REG_BPS, x) 134 #define NVME_CAP_HI_CPS(x) \ 135 NVMEV(NVME_CAP_HI_REG_CPS, x) 136 #define NVME_CAP_HI_MPSMIN(x) \ 137 NVMEV(NVME_CAP_HI_REG_MPSMIN, x) 138 #define NVME_CAP_HI_MPSMAX(x) \ 139 NVMEV(NVME_CAP_HI_REG_MPSMAX, x) 140 #define NVME_CAP_HI_PMRS(x) \ 141 NVMEV(NVME_CAP_HI_REG_PMRS, x) 142 #define NVME_CAP_HI_CMBS(x) \ 143 NVMEV(NVME_CAP_HI_REG_CMBS, x) 144 #define NVME_CAP_HI_NSSS(x) \ 145 NVMEV(NVME_CAP_HI_REG_NSSS, x) 146 #define NVME_CAP_HI_CRWMS(x) \ 147 NVMEV(NVME_CAP_HI_REG_CRWMS, x) 148 #define NVME_CAP_HI_CRIMS(x) \ 149 NVMEV(NVME_CAP_HI_REG_CRIMS, x) 150 151 #define NVME_CC_REG_EN_SHIFT (0) 152 #define NVME_CC_REG_EN_MASK (0x1) 153 #define NVME_CC_REG_CSS_SHIFT (4) 154 #define NVME_CC_REG_CSS_MASK (0x7) 155 #define NVME_CC_REG_MPS_SHIFT (7) 156 #define NVME_CC_REG_MPS_MASK (0xF) 157 #define NVME_CC_REG_AMS_SHIFT (11) 158 #define NVME_CC_REG_AMS_MASK (0x7) 159 #define NVME_CC_REG_SHN_SHIFT (14) 160 #define NVME_CC_REG_SHN_MASK (0x3) 161 #define NVME_CC_REG_IOSQES_SHIFT (16) 162 #define NVME_CC_REG_IOSQES_MASK (0xF) 163 #define NVME_CC_REG_IOCQES_SHIFT (20) 164 #define NVME_CC_REG_IOCQES_MASK (0xF) 165 #define NVME_CC_REG_CRIME_SHIFT (24) 166 #define NVME_CC_REG_CRIME_MASK (0x1) 167 168 #define NVME_CSTS_REG_RDY_SHIFT (0) 169 #define NVME_CSTS_REG_RDY_MASK (0x1) 170 #define NVME_CSTS_REG_CFS_SHIFT (1) 171 #define NVME_CSTS_REG_CFS_MASK (0x1) 172 #define NVME_CSTS_REG_SHST_SHIFT (2) 173 #define NVME_CSTS_REG_SHST_MASK (0x3) 174 #define NVME_CSTS_REG_NVSRO_SHIFT (4) 175 #define NVME_CSTS_REG_NVSRO_MASK (0x1) 176 #define NVME_CSTS_REG_PP_SHIFT (5) 177 #define NVME_CSTS_REG_PP_MASK (0x1) 178 #define NVME_CSTS_REG_ST_SHIFT (6) 179 #define NVME_CSTS_REG_ST_MASK (0x1) 180 181 #define NVME_CSTS_GET_SHST(csts) \ 182 NVMEV(NVME_CSTS_REG_SHST, csts) 183 184 #define NVME_AQA_REG_ASQS_SHIFT (0) 185 #define NVME_AQA_REG_ASQS_MASK (0xFFF) 186 #define NVME_AQA_REG_ACQS_SHIFT (16) 187 #define NVME_AQA_REG_ACQS_MASK (0xFFF) 188 189 #define NVME_PMRCAP_REG_RDS_SHIFT (3) 190 #define NVME_PMRCAP_REG_RDS_MASK (0x1) 191 #define NVME_PMRCAP_REG_WDS_SHIFT (4) 192 #define NVME_PMRCAP_REG_WDS_MASK (0x1) 193 #define NVME_PMRCAP_REG_BIR_SHIFT (5) 194 #define NVME_PMRCAP_REG_BIR_MASK (0x7) 195 #define NVME_PMRCAP_REG_PMRTU_SHIFT (8) 196 #define NVME_PMRCAP_REG_PMRTU_MASK (0x3) 197 #define NVME_PMRCAP_REG_PMRWBM_SHIFT (10) 198 #define NVME_PMRCAP_REG_PMRWBM_MASK (0xf) 199 #define NVME_PMRCAP_REG_PMRTO_SHIFT (16) 200 #define NVME_PMRCAP_REG_PMRTO_MASK (0xff) 201 #define NVME_PMRCAP_REG_CMSS_SHIFT (24) 202 #define NVME_PMRCAP_REG_CMSS_MASK (0x1) 203 204 #define NVME_PMRCAP_RDS(x) \ 205 NVMEV(NVME_PMRCAP_REG_RDS, x) 206 #define NVME_PMRCAP_WDS(x) \ 207 NVMEV(NVME_PMRCAP_REG_WDS, x) 208 #define NVME_PMRCAP_BIR(x) \ 209 NVMEV(NVME_PMRCAP_REG_BIR, x) 210 #define NVME_PMRCAP_PMRTU(x) \ 211 NVMEV(NVME_PMRCAP_REG_PMRTU, x) 212 #define NVME_PMRCAP_PMRWBM(x) \ 213 NVMEV(NVME_PMRCAP_REG_PMRWBM, x) 214 #define NVME_PMRCAP_PMRTO(x) \ 215 NVMEV(NVME_PMRCAP_REG_PMRTO, x) 216 #define NVME_PMRCAP_CMSS(x) \ 217 NVMEV(NVME_PMRCAP_REG_CMSS, x) 218 219 /* Command field definitions */ 220 221 enum nvme_fuse { 222 NVME_FUSE_NORMAL = 0x0, 223 NVME_FUSE_FIRST = 0x1, 224 NVME_FUSE_SECOND = 0x2 225 }; 226 #define NVME_CMD_FUSE_SHIFT (0) 227 #define NVME_CMD_FUSE_MASK (0x3) 228 229 enum nvme_psdt { 230 NVME_PSDT_PRP = 0x0, 231 NVME_PSDT_SGL = 0x1, 232 NVME_PSDT_SGL_MPTR = 0x2 233 }; 234 #define NVME_CMD_PSDT_SHIFT (6) 235 #define NVME_CMD_PSDT_MASK (0x3) 236 237 238 #define NVME_STATUS_P_SHIFT (0) 239 #define NVME_STATUS_P_MASK (0x1) 240 #define NVME_STATUS_SC_SHIFT (1) 241 #define NVME_STATUS_SC_MASK (0xFF) 242 #define NVME_STATUS_SCT_SHIFT (9) 243 #define NVME_STATUS_SCT_MASK (0x7) 244 #define NVME_STATUS_CRD_SHIFT (12) 245 #define NVME_STATUS_CRD_MASK (0x3) 246 #define NVME_STATUS_M_SHIFT (14) 247 #define NVME_STATUS_M_MASK (0x1) 248 #define NVME_STATUS_DNR_SHIFT (15) 249 #define NVME_STATUS_DNR_MASK (0x1) 250 251 #define NVME_STATUS_GET_P(st) \ 252 NVMEV(NVME_STATUS_P, st) 253 #define NVME_STATUS_GET_SC(st) \ 254 NVMEV(NVME_STATUS_SC, st) 255 #define NVME_STATUS_GET_SCT(st) \ 256 NVMEV(NVME_STATUS_SCT, st) 257 #define NVME_STATUS_GET_CRD(st) \ 258 NVMEV(NVME_STATUS_CRD, st) 259 #define NVME_STATUS_GET_M(st) \ 260 NVMEV(NVME_STATUS_M, st) 261 #define NVME_STATUS_GET_DNR(st) \ 262 NVMEV(NVME_STATUS_DNR, st) 263 264 #define NVME_PWR_ST_MPS_SHIFT (0) 265 #define NVME_PWR_ST_MPS_MASK (0x1) 266 #define NVME_PWR_ST_NOPS_SHIFT (1) 267 #define NVME_PWR_ST_NOPS_MASK (0x1) 268 #define NVME_PWR_ST_RRT_SHIFT (0) 269 #define NVME_PWR_ST_RRT_MASK (0x1F) 270 #define NVME_PWR_ST_RRL_SHIFT (0) 271 #define NVME_PWR_ST_RRL_MASK (0x1F) 272 #define NVME_PWR_ST_RWT_SHIFT (0) 273 #define NVME_PWR_ST_RWT_MASK (0x1F) 274 #define NVME_PWR_ST_RWL_SHIFT (0) 275 #define NVME_PWR_ST_RWL_MASK (0x1F) 276 #define NVME_PWR_ST_IPS_SHIFT (6) 277 #define NVME_PWR_ST_IPS_MASK (0x3) 278 #define NVME_PWR_ST_APW_SHIFT (0) 279 #define NVME_PWR_ST_APW_MASK (0x7) 280 #define NVME_PWR_ST_APS_SHIFT (6) 281 #define NVME_PWR_ST_APS_MASK (0x3) 282 283 /** Controller Multi-path I/O and Namespace Sharing Capabilities */ 284 /* More then one port */ 285 #define NVME_CTRLR_DATA_MIC_MPORTS_SHIFT (0) 286 #define NVME_CTRLR_DATA_MIC_MPORTS_MASK (0x1) 287 /* More then one controller */ 288 #define NVME_CTRLR_DATA_MIC_MCTRLRS_SHIFT (1) 289 #define NVME_CTRLR_DATA_MIC_MCTRLRS_MASK (0x1) 290 /* SR-IOV Virtual Function */ 291 #define NVME_CTRLR_DATA_MIC_SRIOVVF_SHIFT (2) 292 #define NVME_CTRLR_DATA_MIC_SRIOVVF_MASK (0x1) 293 /* Asymmetric Namespace Access Reporting */ 294 #define NVME_CTRLR_DATA_MIC_ANAR_SHIFT (3) 295 #define NVME_CTRLR_DATA_MIC_ANAR_MASK (0x1) 296 297 /** OAES - Optional Asynchronous Events Supported */ 298 /* supports Namespace Attribute Notices event */ 299 #define NVME_CTRLR_DATA_OAES_NS_ATTR_SHIFT (8) 300 #define NVME_CTRLR_DATA_OAES_NS_ATTR_MASK (0x1) 301 /* supports Firmware Activation Notices event */ 302 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_SHIFT (9) 303 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_MASK (0x1) 304 /* supports Asymmetric Namespace Access Change Notices event */ 305 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_SHIFT (11) 306 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_MASK (0x1) 307 /* supports Predictable Latency Event Aggregate Log Change Notices event */ 308 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_SHIFT (12) 309 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_MASK (0x1) 310 /* supports LBA Status Information Notices event */ 311 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_SHIFT (13) 312 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_MASK (0x1) 313 /* supports Endurance Group Event Aggregate Log Page Changes Notices event */ 314 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_SHIFT (14) 315 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_MASK (0x1) 316 /* supports Normal NVM Subsystem Shutdown event */ 317 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_SHIFT (15) 318 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_MASK (0x1) 319 /* supports Zone Descriptor Changed Notices event */ 320 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_SHIFT (27) 321 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_MASK (0x1) 322 /* supports Discovery Log Page Change Notification event */ 323 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_SHIFT (31) 324 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_MASK (0x1) 325 326 /** CTRATT - Controller Attributes */ 327 /* supports 128-bit Host Identifier */ 328 #define NVME_CTRLR_DATA_CTRATT_128BIT_HOSTID_SHIFT (0) 329 #define NVME_CTRLR_DATA_CTRATT_128BIT_HOSTID_MASK (0x1) 330 /* supports Non-Operational Power State Permissive Mode */ 331 #define NVME_CTRLR_DATA_CTRATT_NONOP_POWER_STATE_SHIFT (1) 332 #define NVME_CTRLR_DATA_CTRATT_NONOP_POWER_STATE_MASK (0x1) 333 /* supports NVM Sets */ 334 #define NVME_CTRLR_DATA_CTRATT_NVM_SETS_SHIFT (2) 335 #define NVME_CTRLR_DATA_CTRATT_NVM_SETS_MASK (0x1) 336 /* supports Read Recovery Levels */ 337 #define NVME_CTRLR_DATA_CTRATT_READ_RECOVERY_LVLS_SHIFT (3) 338 #define NVME_CTRLR_DATA_CTRATT_READ_RECOVERY_LVLS_MASK (0x1) 339 /* supports Endurance Groups */ 340 #define NVME_CTRLR_DATA_CTRATT_ENDURANCE_GROUPS_SHIFT (4) 341 #define NVME_CTRLR_DATA_CTRATT_ENDURANCE_GROUPS_MASK (0x1) 342 /* supports Predictable Latency Mode */ 343 #define NVME_CTRLR_DATA_CTRATT_PREDICTABLE_LATENCY_SHIFT (5) 344 #define NVME_CTRLR_DATA_CTRATT_PREDICTABLE_LATENCY_MASK (0x1) 345 /* supports Traffic Based Keep Alive Support */ 346 #define NVME_CTRLR_DATA_CTRATT_TBKAS_SHIFT (6) 347 #define NVME_CTRLR_DATA_CTRATT_TBKAS_MASK (0x1) 348 /* supports Namespace Granularity */ 349 #define NVME_CTRLR_DATA_CTRATT_NAMESPACE_GRANULARITY_SHIFT (7) 350 #define NVME_CTRLR_DATA_CTRATT_NAMESPACE_GRANULARITY_MASK (0x1) 351 /* supports SQ Associations */ 352 #define NVME_CTRLR_DATA_CTRATT_SQ_ASSOCIATIONS_SHIFT (8) 353 #define NVME_CTRLR_DATA_CTRATT_SQ_ASSOCIATIONS_MASK (0x1) 354 /* supports UUID List */ 355 #define NVME_CTRLR_DATA_CTRATT_UUID_LIST_SHIFT (9) 356 #define NVME_CTRLR_DATA_CTRATT_UUID_LIST_MASK (0x1) 357 358 /** OACS - optional admin command support */ 359 /* supports security send/receive commands */ 360 #define NVME_CTRLR_DATA_OACS_SECURITY_SHIFT (0) 361 #define NVME_CTRLR_DATA_OACS_SECURITY_MASK (0x1) 362 /* supports format nvm command */ 363 #define NVME_CTRLR_DATA_OACS_FORMAT_SHIFT (1) 364 #define NVME_CTRLR_DATA_OACS_FORMAT_MASK (0x1) 365 /* supports firmware activate/download commands */ 366 #define NVME_CTRLR_DATA_OACS_FIRMWARE_SHIFT (2) 367 #define NVME_CTRLR_DATA_OACS_FIRMWARE_MASK (0x1) 368 /* supports namespace management commands */ 369 #define NVME_CTRLR_DATA_OACS_NSMGMT_SHIFT (3) 370 #define NVME_CTRLR_DATA_OACS_NSMGMT_MASK (0x1) 371 /* supports Device Self-test command */ 372 #define NVME_CTRLR_DATA_OACS_SELFTEST_SHIFT (4) 373 #define NVME_CTRLR_DATA_OACS_SELFTEST_MASK (0x1) 374 /* supports Directives */ 375 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_SHIFT (5) 376 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_MASK (0x1) 377 /* supports NVMe-MI Send/Receive */ 378 #define NVME_CTRLR_DATA_OACS_NVMEMI_SHIFT (6) 379 #define NVME_CTRLR_DATA_OACS_NVMEMI_MASK (0x1) 380 /* supports Virtualization Management */ 381 #define NVME_CTRLR_DATA_OACS_VM_SHIFT (7) 382 #define NVME_CTRLR_DATA_OACS_VM_MASK (0x1) 383 /* supports Doorbell Buffer Config */ 384 #define NVME_CTRLR_DATA_OACS_DBBUFFER_SHIFT (8) 385 #define NVME_CTRLR_DATA_OACS_DBBUFFER_MASK (0x1) 386 /* supports Get LBA Status */ 387 #define NVME_CTRLR_DATA_OACS_GETLBA_SHIFT (9) 388 #define NVME_CTRLR_DATA_OACS_GETLBA_MASK (0x1) 389 390 /** firmware updates */ 391 /* first slot is read-only */ 392 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_SHIFT (0) 393 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_MASK (0x1) 394 /* number of firmware slots */ 395 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_SHIFT (1) 396 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_MASK (0x7) 397 /* firmware activation without reset */ 398 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_SHIFT (4) 399 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_MASK (0x1) 400 401 /** log page attributes */ 402 /* per namespace smart/health log page */ 403 #define NVME_CTRLR_DATA_LPA_NS_SMART_SHIFT (0) 404 #define NVME_CTRLR_DATA_LPA_NS_SMART_MASK (0x1) 405 /* Commands Supported and Effects log page */ 406 #define NVME_CTRLR_DATA_LPA_CMD_EFFECTS_SHIFT (1) 407 #define NVME_CTRLR_DATA_LPA_CMD_EFFECTS_MASK (0x1) 408 /* extended data for Get Log Page command */ 409 #define NVME_CTRLR_DATA_LPA_EXT_DATA_SHIFT (2) 410 #define NVME_CTRLR_DATA_LPA_EXT_DATA_MASK (0x1) 411 /* telemetry */ 412 #define NVME_CTRLR_DATA_LPA_TELEMETRY_SHIFT (3) 413 #define NVME_CTRLR_DATA_LPA_TELEMETRY_MASK (0x1) 414 /* persistent event */ 415 #define NVME_CTRLR_DATA_LPA_PERSISTENT_EVENT_SHIFT (4) 416 #define NVME_CTRLR_DATA_LPA_PERSISTENT_EVENT_MASK (0x1) 417 /* Supported log pages, etc */ 418 #define NVME_CTRLR_DATA_LPA_LOG_PAGES_PAGE_SHIFT (5) 419 #define NVME_CTRLR_DATA_LPA_LOG_PAGES_PAGE_MASK (0x1) 420 /* Data Area 4 for Telemetry */ 421 #define NVME_CTRLR_DATA_LPA_DA4_TELEMETRY_SHIFT (6) 422 #define NVME_CTRLR_DATA_LPA_DA4_TELEMETRY_MASK (0x1) 423 424 /** AVSCC - admin vendor specific command configuration */ 425 /* admin vendor specific commands use spec format */ 426 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_SHIFT (0) 427 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_MASK (0x1) 428 429 /** Autonomous Power State Transition Attributes */ 430 /* Autonomous Power State Transitions supported */ 431 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_SHIFT (0) 432 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_MASK (0x1) 433 434 /** Sanitize Capabilities */ 435 /* Crypto Erase Support */ 436 #define NVME_CTRLR_DATA_SANICAP_CES_SHIFT (0) 437 #define NVME_CTRLR_DATA_SANICAP_CES_MASK (0x1) 438 /* Block Erase Support */ 439 #define NVME_CTRLR_DATA_SANICAP_BES_SHIFT (1) 440 #define NVME_CTRLR_DATA_SANICAP_BES_MASK (0x1) 441 /* Overwrite Support */ 442 #define NVME_CTRLR_DATA_SANICAP_OWS_SHIFT (2) 443 #define NVME_CTRLR_DATA_SANICAP_OWS_MASK (0x1) 444 /* No-Deallocate Inhibited */ 445 #define NVME_CTRLR_DATA_SANICAP_NDI_SHIFT (29) 446 #define NVME_CTRLR_DATA_SANICAP_NDI_MASK (0x1) 447 /* No-Deallocate Modifies Media After Sanitize */ 448 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_SHIFT (30) 449 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_MASK (0x3) 450 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_UNDEF (0) 451 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_NO (1) 452 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_YES (2) 453 454 /** submission queue entry size */ 455 #define NVME_CTRLR_DATA_SQES_MIN_SHIFT (0) 456 #define NVME_CTRLR_DATA_SQES_MIN_MASK (0xF) 457 #define NVME_CTRLR_DATA_SQES_MAX_SHIFT (4) 458 #define NVME_CTRLR_DATA_SQES_MAX_MASK (0xF) 459 460 /** completion queue entry size */ 461 #define NVME_CTRLR_DATA_CQES_MIN_SHIFT (0) 462 #define NVME_CTRLR_DATA_CQES_MIN_MASK (0xF) 463 #define NVME_CTRLR_DATA_CQES_MAX_SHIFT (4) 464 #define NVME_CTRLR_DATA_CQES_MAX_MASK (0xF) 465 466 /** optional nvm command support */ 467 #define NVME_CTRLR_DATA_ONCS_COMPARE_SHIFT (0) 468 #define NVME_CTRLR_DATA_ONCS_COMPARE_MASK (0x1) 469 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_SHIFT (1) 470 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_MASK (0x1) 471 #define NVME_CTRLR_DATA_ONCS_DSM_SHIFT (2) 472 #define NVME_CTRLR_DATA_ONCS_DSM_MASK (0x1) 473 #define NVME_CTRLR_DATA_ONCS_WRZERO_SHIFT (3) 474 #define NVME_CTRLR_DATA_ONCS_WRZERO_MASK (0x1) 475 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_SHIFT (4) 476 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_MASK (0x1) 477 #define NVME_CTRLR_DATA_ONCS_RESERV_SHIFT (5) 478 #define NVME_CTRLR_DATA_ONCS_RESERV_MASK (0x1) 479 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_SHIFT (6) 480 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_MASK (0x1) 481 #define NVME_CTRLR_DATA_ONCS_VERIFY_SHIFT (7) 482 #define NVME_CTRLR_DATA_ONCS_VERIFY_MASK (0x1) 483 484 /** Fused Operation Support */ 485 #define NVME_CTRLR_DATA_FUSES_CNW_SHIFT (0) 486 #define NVME_CTRLR_DATA_FUSES_CNW_MASK (0x1) 487 488 /** Format NVM Attributes */ 489 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_SHIFT (0) 490 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_MASK (0x1) 491 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_SHIFT (1) 492 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_MASK (0x1) 493 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_SHIFT (2) 494 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_MASK (0x1) 495 496 /** volatile write cache */ 497 /* volatile write cache present */ 498 #define NVME_CTRLR_DATA_VWC_PRESENT_SHIFT (0) 499 #define NVME_CTRLR_DATA_VWC_PRESENT_MASK (0x1) 500 /* flush all namespaces supported */ 501 #define NVME_CTRLR_DATA_VWC_ALL_SHIFT (1) 502 #define NVME_CTRLR_DATA_VWC_ALL_MASK (0x3) 503 #define NVME_CTRLR_DATA_VWC_ALL_UNKNOWN (0) 504 #define NVME_CTRLR_DATA_VWC_ALL_NO (2) 505 #define NVME_CTRLR_DATA_VWC_ALL_YES (3) 506 507 /** SGL Support */ 508 /* NVM command set SGL support */ 509 #define NVME_CTRLR_DATA_SGLS_NVM_COMMAND_SET_SHIFT (0) 510 #define NVME_CTRLR_DATA_SGLS_NVM_COMMAND_SET_MASK (0x3) 511 #define NVME_CTRLR_DATA_SGLS_KEYED_DATA_BLOCK_SHIFT (2) 512 #define NVME_CTRLR_DATA_SGLS_KEYED_DATA_BLOCK_MASK (0x1) 513 #define NVME_CTRLR_DATA_SGLS_BIT_BUCKET_SHIFT (16) 514 #define NVME_CTRLR_DATA_SGLS_BIT_BUCKET_MASK (0x1) 515 #define NVME_CTRLR_DATA_SGLS_CONTIG_MPTR_SHIFT (17) 516 #define NVME_CTRLR_DATA_SGLS_CONTIG_MPTR_MASK (0x1) 517 #define NVME_CTRLR_DATA_SGLS_OVERSIZED_SHIFT (18) 518 #define NVME_CTRLR_DATA_SGLS_OVERSIZED_MASK (0x1) 519 #define NVME_CTRLR_DATA_SGLS_MPTR_SGL_SHIFT (19) 520 #define NVME_CTRLR_DATA_SGLS_MPTR_SGL_MASK (0x1) 521 #define NVME_CTRLR_DATA_SGLS_ADDRESS_AS_OFFSET_SHIFT (20) 522 #define NVME_CTRLR_DATA_SGLS_ADDRESS_AS_OFFSET_MASK (0x1) 523 #define NVME_CTRLR_DATA_SGLS_TRANSPORT_DATA_BLOCK_SHIFT (21) 524 #define NVME_CTRLR_DATA_SGLS_TRANSPORT_DATA_BLOCK_MASK (0x1) 525 526 /** namespace features */ 527 /* thin provisioning */ 528 #define NVME_NS_DATA_NSFEAT_THIN_PROV_SHIFT (0) 529 #define NVME_NS_DATA_NSFEAT_THIN_PROV_MASK (0x1) 530 /* NAWUN, NAWUPF, and NACWU fields are valid */ 531 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_SHIFT (1) 532 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_MASK (0x1) 533 /* Deallocated or Unwritten Logical Block errors supported */ 534 #define NVME_NS_DATA_NSFEAT_DEALLOC_SHIFT (2) 535 #define NVME_NS_DATA_NSFEAT_DEALLOC_MASK (0x1) 536 /* NGUID and EUI64 fields are not reusable */ 537 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_SHIFT (3) 538 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_MASK (0x1) 539 /* NPWG, NPWA, NPDG, NPDA, and NOWS are valid */ 540 #define NVME_NS_DATA_NSFEAT_NPVALID_SHIFT (4) 541 #define NVME_NS_DATA_NSFEAT_NPVALID_MASK (0x1) 542 543 /** formatted lba size */ 544 #define NVME_NS_DATA_FLBAS_FORMAT_SHIFT (0) 545 #define NVME_NS_DATA_FLBAS_FORMAT_MASK (0xF) 546 #define NVME_NS_DATA_FLBAS_EXTENDED_SHIFT (4) 547 #define NVME_NS_DATA_FLBAS_EXTENDED_MASK (0x1) 548 549 /** metadata capabilities */ 550 /* metadata can be transferred as part of data prp list */ 551 #define NVME_NS_DATA_MC_EXTENDED_SHIFT (0) 552 #define NVME_NS_DATA_MC_EXTENDED_MASK (0x1) 553 /* metadata can be transferred with separate metadata pointer */ 554 #define NVME_NS_DATA_MC_POINTER_SHIFT (1) 555 #define NVME_NS_DATA_MC_POINTER_MASK (0x1) 556 557 /** end-to-end data protection capabilities */ 558 /* protection information type 1 */ 559 #define NVME_NS_DATA_DPC_PIT1_SHIFT (0) 560 #define NVME_NS_DATA_DPC_PIT1_MASK (0x1) 561 /* protection information type 2 */ 562 #define NVME_NS_DATA_DPC_PIT2_SHIFT (1) 563 #define NVME_NS_DATA_DPC_PIT2_MASK (0x1) 564 /* protection information type 3 */ 565 #define NVME_NS_DATA_DPC_PIT3_SHIFT (2) 566 #define NVME_NS_DATA_DPC_PIT3_MASK (0x1) 567 /* first eight bytes of metadata */ 568 #define NVME_NS_DATA_DPC_MD_START_SHIFT (3) 569 #define NVME_NS_DATA_DPC_MD_START_MASK (0x1) 570 /* last eight bytes of metadata */ 571 #define NVME_NS_DATA_DPC_MD_END_SHIFT (4) 572 #define NVME_NS_DATA_DPC_MD_END_MASK (0x1) 573 574 /** end-to-end data protection type settings */ 575 /* protection information type */ 576 #define NVME_NS_DATA_DPS_PIT_SHIFT (0) 577 #define NVME_NS_DATA_DPS_PIT_MASK (0x7) 578 /* 1 == protection info transferred at start of metadata */ 579 /* 0 == protection info transferred at end of metadata */ 580 #define NVME_NS_DATA_DPS_MD_START_SHIFT (3) 581 #define NVME_NS_DATA_DPS_MD_START_MASK (0x1) 582 583 /** Namespace Multi-path I/O and Namespace Sharing Capabilities */ 584 /* the namespace may be attached to two or more controllers */ 585 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_SHIFT (0) 586 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_MASK (0x1) 587 588 /** Reservation Capabilities */ 589 /* Persist Through Power Loss */ 590 #define NVME_NS_DATA_RESCAP_PTPL_SHIFT (0) 591 #define NVME_NS_DATA_RESCAP_PTPL_MASK (0x1) 592 /* supports the Write Exclusive */ 593 #define NVME_NS_DATA_RESCAP_WR_EX_SHIFT (1) 594 #define NVME_NS_DATA_RESCAP_WR_EX_MASK (0x1) 595 /* supports the Exclusive Access */ 596 #define NVME_NS_DATA_RESCAP_EX_AC_SHIFT (2) 597 #define NVME_NS_DATA_RESCAP_EX_AC_MASK (0x1) 598 /* supports the Write Exclusive – Registrants Only */ 599 #define NVME_NS_DATA_RESCAP_WR_EX_RO_SHIFT (3) 600 #define NVME_NS_DATA_RESCAP_WR_EX_RO_MASK (0x1) 601 /* supports the Exclusive Access - Registrants Only */ 602 #define NVME_NS_DATA_RESCAP_EX_AC_RO_SHIFT (4) 603 #define NVME_NS_DATA_RESCAP_EX_AC_RO_MASK (0x1) 604 /* supports the Write Exclusive – All Registrants */ 605 #define NVME_NS_DATA_RESCAP_WR_EX_AR_SHIFT (5) 606 #define NVME_NS_DATA_RESCAP_WR_EX_AR_MASK (0x1) 607 /* supports the Exclusive Access - All Registrants */ 608 #define NVME_NS_DATA_RESCAP_EX_AC_AR_SHIFT (6) 609 #define NVME_NS_DATA_RESCAP_EX_AC_AR_MASK (0x1) 610 /* Ignore Existing Key is used as defined in revision 1.3 or later */ 611 #define NVME_NS_DATA_RESCAP_IEKEY13_SHIFT (7) 612 #define NVME_NS_DATA_RESCAP_IEKEY13_MASK (0x1) 613 614 /** Format Progress Indicator */ 615 /* percentage of the Format NVM command that remains to be completed */ 616 #define NVME_NS_DATA_FPI_PERC_SHIFT (0) 617 #define NVME_NS_DATA_FPI_PERC_MASK (0x7f) 618 /* namespace supports the Format Progress Indicator */ 619 #define NVME_NS_DATA_FPI_SUPP_SHIFT (7) 620 #define NVME_NS_DATA_FPI_SUPP_MASK (0x1) 621 622 /** Deallocate Logical Block Features */ 623 /* deallocated logical block read behavior */ 624 #define NVME_NS_DATA_DLFEAT_READ_SHIFT (0) 625 #define NVME_NS_DATA_DLFEAT_READ_MASK (0x07) 626 #define NVME_NS_DATA_DLFEAT_READ_NR (0x00) 627 #define NVME_NS_DATA_DLFEAT_READ_00 (0x01) 628 #define NVME_NS_DATA_DLFEAT_READ_FF (0x02) 629 /* supports the Deallocate bit in the Write Zeroes */ 630 #define NVME_NS_DATA_DLFEAT_DWZ_SHIFT (3) 631 #define NVME_NS_DATA_DLFEAT_DWZ_MASK (0x01) 632 /* Guard field for deallocated logical blocks is set to the CRC */ 633 #define NVME_NS_DATA_DLFEAT_GCRC_SHIFT (4) 634 #define NVME_NS_DATA_DLFEAT_GCRC_MASK (0x01) 635 636 /** lba format support */ 637 /* metadata size */ 638 #define NVME_NS_DATA_LBAF_MS_SHIFT (0) 639 #define NVME_NS_DATA_LBAF_MS_MASK (0xFFFF) 640 /* lba data size */ 641 #define NVME_NS_DATA_LBAF_LBADS_SHIFT (16) 642 #define NVME_NS_DATA_LBAF_LBADS_MASK (0xFF) 643 /* relative performance */ 644 #define NVME_NS_DATA_LBAF_RP_SHIFT (24) 645 #define NVME_NS_DATA_LBAF_RP_MASK (0x3) 646 647 enum nvme_critical_warning_state { 648 NVME_CRIT_WARN_ST_AVAILABLE_SPARE = 0x1, 649 NVME_CRIT_WARN_ST_TEMPERATURE = 0x2, 650 NVME_CRIT_WARN_ST_DEVICE_RELIABILITY = 0x4, 651 NVME_CRIT_WARN_ST_READ_ONLY = 0x8, 652 NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP = 0x10, 653 NVME_CRIT_WARN_ST_PERSISTENT_MEMORY_REGION = 0x20, 654 }; 655 #define NVME_CRIT_WARN_ST_RESERVED_MASK (0xC0) 656 #define NVME_ASYNC_EVENT_NS_ATTRIBUTE (1U << 8) 657 #define NVME_ASYNC_EVENT_FW_ACTIVATE (1U << 9) 658 #define NVME_ASYNC_EVENT_TELEMETRY_LOG (1U << 10) 659 #define NVME_ASYNC_EVENT_ASYM_NS_ACC (1U << 11) 660 #define NVME_ASYNC_EVENT_PRED_LAT_DELTA (1U << 12) 661 #define NVME_ASYNC_EVENT_LBA_STATUS (1U << 13) 662 #define NVME_ASYNC_EVENT_ENDURANCE_DELTA (1U << 14) 663 #define NVME_ASYNC_EVENT_NVM_SHUTDOWN (1U << 15) 664 #define NVME_ASYNC_EVENT_ZONE_DELTA (1U << 27) 665 #define NVME_ASYNC_EVENT_DISCOVERY_DELTA (1U << 31) 666 667 /* slot for current FW */ 668 #define NVME_FIRMWARE_PAGE_AFI_SLOT_SHIFT (0) 669 #define NVME_FIRMWARE_PAGE_AFI_SLOT_MASK (0x7) 670 671 /* Commands Supported and Effects */ 672 #define NVME_CE_PAGE_CSUP_SHIFT (0) 673 #define NVME_CE_PAGE_CSUP_MASK (0x1) 674 #define NVME_CE_PAGE_LBCC_SHIFT (1) 675 #define NVME_CE_PAGE_LBCC_MASK (0x1) 676 #define NVME_CE_PAGE_NCC_SHIFT (2) 677 #define NVME_CE_PAGE_NCC_MASK (0x1) 678 #define NVME_CE_PAGE_NIC_SHIFT (3) 679 #define NVME_CE_PAGE_NIC_MASK (0x1) 680 #define NVME_CE_PAGE_CCC_SHIFT (4) 681 #define NVME_CE_PAGE_CCC_MASK (0x1) 682 #define NVME_CE_PAGE_CSE_SHIFT (16) 683 #define NVME_CE_PAGE_CSE_MASK (0x7) 684 #define NVME_CE_PAGE_UUID_SHIFT (19) 685 #define NVME_CE_PAGE_UUID_MASK (0x1) 686 687 /* Sanitize Status */ 688 #define NVME_SS_PAGE_SSTAT_STATUS_SHIFT (0) 689 #define NVME_SS_PAGE_SSTAT_STATUS_MASK (0x7) 690 #define NVME_SS_PAGE_SSTAT_STATUS_NEVER (0) 691 #define NVME_SS_PAGE_SSTAT_STATUS_COMPLETED (1) 692 #define NVME_SS_PAGE_SSTAT_STATUS_INPROG (2) 693 #define NVME_SS_PAGE_SSTAT_STATUS_FAILED (3) 694 #define NVME_SS_PAGE_SSTAT_STATUS_COMPLETEDWD (4) 695 #define NVME_SS_PAGE_SSTAT_PASSES_SHIFT (3) 696 #define NVME_SS_PAGE_SSTAT_PASSES_MASK (0x1f) 697 #define NVME_SS_PAGE_SSTAT_GDE_SHIFT (8) 698 #define NVME_SS_PAGE_SSTAT_GDE_MASK (0x1) 699 700 /* Features */ 701 /* Get Features */ 702 #define NVME_FEAT_GET_SEL_SHIFT (8) 703 #define NVME_FEAT_GET_SEL_MASK (0x7) 704 #define NVME_FEAT_GET_FID_SHIFT (0) 705 #define NVME_FEAT_GET_FID_MASK (0xff) 706 707 /* Set Features */ 708 #define NVME_FEAT_SET_SV_SHIFT (31) 709 #define NVME_FEAT_SET_SV_MASK (0x1) 710 #define NVME_FEAT_SET_FID_SHIFT (0) 711 #define NVME_FEAT_SET_FID_MASK (0xff) 712 713 /* Async Events */ 714 #define NVME_ASYNC_EVENT_TYPE_SHIFT (0) 715 #define NVME_ASYNC_EVENT_TYPE_MASK (0x7) 716 #define NVME_ASYNC_EVENT_INFO_SHIFT (8) 717 #define NVME_ASYNC_EVENT_INFO_MASK (0xff) 718 #define NVME_ASYNC_EVENT_LOG_PAGE_ID_SHIFT (16) 719 #define NVME_ASYNC_EVENT_LOG_PAGE_ID_MASK (0xff) 720 721 /* Helper macro to combine *_MASK and *_SHIFT defines */ 722 #define NVMEM(name) (name##_MASK << name##_SHIFT) 723 724 /* Helper macro to extract value from x */ 725 #define NVMEV(name, x) (((x) >> name##_SHIFT) & name##_MASK) 726 727 /* Helper macro to construct a field value */ 728 #define NVMEF(name, x) (((x) & name##_MASK) << name##_SHIFT) 729 730 /* CC register SHN field values */ 731 enum shn_value { 732 NVME_SHN_NORMAL = 0x1, 733 NVME_SHN_ABRUPT = 0x2, 734 }; 735 736 /* CSTS register SHST field values */ 737 enum shst_value { 738 NVME_SHST_NORMAL = 0x0, 739 NVME_SHST_OCCURRING = 0x1, 740 NVME_SHST_COMPLETE = 0x2, 741 }; 742 743 struct nvme_registers { 744 uint32_t cap_lo; /* controller capabilities */ 745 uint32_t cap_hi; 746 uint32_t vs; /* version */ 747 uint32_t intms; /* interrupt mask set */ 748 uint32_t intmc; /* interrupt mask clear */ 749 uint32_t cc; /* controller configuration */ 750 uint32_t reserved1; 751 uint32_t csts; /* controller status */ 752 uint32_t nssr; /* NVM Subsystem Reset */ 753 uint32_t aqa; /* admin queue attributes */ 754 uint64_t asq; /* admin submission queue base addr */ 755 uint64_t acq; /* admin completion queue base addr */ 756 uint32_t cmbloc; /* Controller Memory Buffer Location */ 757 uint32_t cmbsz; /* Controller Memory Buffer Size */ 758 uint32_t bpinfo; /* Boot Partition Information */ 759 uint32_t bprsel; /* Boot Partition Read Select */ 760 uint64_t bpmbl; /* Boot Partition Memory Buffer Location */ 761 uint64_t cmbmsc; /* Controller Memory Buffer Memory Space Control */ 762 uint32_t cmbsts; /* Controller Memory Buffer Status */ 763 uint32_t cmbebs; /* Controller Memory Buffer Elasticity Buffer Size */ 764 uint32_t cmbswtp;/* Controller Memory Buffer Sustained Write Throughput */ 765 uint32_t nssd; /* NVM Subsystem Shutdown */ 766 uint32_t crto; /* Controller Ready Timeouts */ 767 uint8_t reserved3[3476]; /* 6Ch - DFFh */ 768 uint32_t pmrcap; /* Persistent Memory Capabilities */ 769 uint32_t pmrctl; /* Persistent Memory Region Control */ 770 uint32_t pmrsts; /* Persistent Memory Region Status */ 771 uint32_t pmrebs; /* Persistent Memory Region Elasticity Buffer Size */ 772 uint32_t pmrswtp; /* Persistent Memory Region Sustained Write Throughput */ 773 uint32_t pmrmsc_lo; /* Persistent Memory Region Controller Memory Space Control */ 774 uint32_t pmrmsc_hi; 775 uint8_t reserved4[484]; /* E1Ch - FFFh */ 776 struct { 777 uint32_t sq_tdbl; /* submission queue tail doorbell */ 778 uint32_t cq_hdbl; /* completion queue head doorbell */ 779 } doorbell[1]; 780 }; 781 782 _Static_assert(sizeof(struct nvme_registers) == 0x1008, "bad size for nvme_registers"); 783 784 #define NVME_SGL_SUBTYPE_SHIFT (0) 785 #define NVME_SGL_SUBTYPE_MASK (0xF) 786 #define NVME_SGL_TYPE_SHIFT (4) 787 #define NVME_SGL_TYPE_MASK (0xF) 788 789 #define NVME_SGL_TYPE(type, subtype) \ 790 ((subtype) << NVME_SGL_SUBTYPE_SHIFT | (type) << NVME_SGL_TYPE_SHIFT) 791 792 enum nvme_sgl_type { 793 NVME_SGL_TYPE_DATA_BLOCK = 0x0, 794 NVME_SGL_TYPE_BIT_BUCKET = 0x1, 795 NVME_SGL_TYPE_SEGMENT = 0x2, 796 NVME_SGL_TYPE_LAST_SEGMENT = 0x3, 797 NVME_SGL_TYPE_KEYED_DATA_BLOCK = 0x4, 798 NVME_SGL_TYPE_TRANSPORT_DATA_BLOCK = 0x5, 799 }; 800 801 enum nvme_sgl_subtype { 802 NVME_SGL_SUBTYPE_ADDRESS = 0x0, 803 NVME_SGL_SUBTYPE_OFFSET = 0x1, 804 NVME_SGL_SUBTYPE_TRANSPORT = 0xa, 805 }; 806 807 struct nvme_sgl_descriptor { 808 uint64_t address; 809 uint32_t length; 810 uint8_t reserved[3]; 811 uint8_t type; 812 }; 813 814 _Static_assert(sizeof(struct nvme_sgl_descriptor) == 16, "bad size for nvme_sgl_descriptor"); 815 816 struct nvme_command { 817 /* dword 0 */ 818 uint8_t opc; /* opcode */ 819 uint8_t fuse; /* fused operation */ 820 uint16_t cid; /* command identifier */ 821 822 /* dword 1 */ 823 uint32_t nsid; /* namespace identifier */ 824 825 /* dword 2-3 */ 826 uint32_t rsvd2; 827 uint32_t rsvd3; 828 829 /* dword 4-5 */ 830 uint64_t mptr; /* metadata pointer */ 831 832 /* dword 6-9 */ 833 union { 834 struct { 835 uint64_t prp1; /* prp entry 1 */ 836 uint64_t prp2; /* prp entry 2 */ 837 }; 838 struct nvme_sgl_descriptor sgl; 839 }; 840 841 /* dword 10-15 */ 842 uint32_t cdw10; /* command-specific */ 843 uint32_t cdw11; /* command-specific */ 844 uint32_t cdw12; /* command-specific */ 845 uint32_t cdw13; /* command-specific */ 846 uint32_t cdw14; /* command-specific */ 847 uint32_t cdw15; /* command-specific */ 848 } __aligned(8); 849 850 _Static_assert(sizeof(struct nvme_command) == 16 * 4, "bad size for nvme_command"); 851 852 struct nvme_completion { 853 /* dword 0 */ 854 uint32_t cdw0; /* command-specific */ 855 856 /* dword 1 */ 857 uint32_t rsvd1; 858 859 /* dword 2 */ 860 uint16_t sqhd; /* submission queue head pointer */ 861 uint16_t sqid; /* submission queue identifier */ 862 863 /* dword 3 */ 864 uint16_t cid; /* command identifier */ 865 uint16_t status; 866 } __aligned(8); /* riscv: nvme_qpair_process_completions has better code gen */ 867 868 _Static_assert(sizeof(struct nvme_completion) == 4 * 4, "bad size for nvme_completion"); 869 870 struct nvme_dsm_range { 871 uint32_t attributes; 872 uint32_t length; 873 uint64_t starting_lba; 874 }; 875 876 /* Largest DSM Trim that can be done */ 877 #define NVME_MAX_DSM_TRIM 4096 878 879 _Static_assert(sizeof(struct nvme_dsm_range) == 16, "bad size for nvme_dsm_ranage"); 880 881 /* status code types */ 882 enum nvme_status_code_type { 883 NVME_SCT_GENERIC = 0x0, 884 NVME_SCT_COMMAND_SPECIFIC = 0x1, 885 NVME_SCT_MEDIA_ERROR = 0x2, 886 NVME_SCT_PATH_RELATED = 0x3, 887 /* 0x3-0x6 - reserved */ 888 NVME_SCT_VENDOR_SPECIFIC = 0x7, 889 }; 890 891 /* generic command status codes */ 892 enum nvme_generic_command_status_code { 893 NVME_SC_SUCCESS = 0x00, 894 NVME_SC_INVALID_OPCODE = 0x01, 895 NVME_SC_INVALID_FIELD = 0x02, 896 NVME_SC_COMMAND_ID_CONFLICT = 0x03, 897 NVME_SC_DATA_TRANSFER_ERROR = 0x04, 898 NVME_SC_ABORTED_POWER_LOSS = 0x05, 899 NVME_SC_INTERNAL_DEVICE_ERROR = 0x06, 900 NVME_SC_ABORTED_BY_REQUEST = 0x07, 901 NVME_SC_ABORTED_SQ_DELETION = 0x08, 902 NVME_SC_ABORTED_FAILED_FUSED = 0x09, 903 NVME_SC_ABORTED_MISSING_FUSED = 0x0a, 904 NVME_SC_INVALID_NAMESPACE_OR_FORMAT = 0x0b, 905 NVME_SC_COMMAND_SEQUENCE_ERROR = 0x0c, 906 NVME_SC_INVALID_SGL_SEGMENT_DESCR = 0x0d, 907 NVME_SC_INVALID_NUMBER_OF_SGL_DESCR = 0x0e, 908 NVME_SC_DATA_SGL_LENGTH_INVALID = 0x0f, 909 NVME_SC_METADATA_SGL_LENGTH_INVALID = 0x10, 910 NVME_SC_SGL_DESCRIPTOR_TYPE_INVALID = 0x11, 911 NVME_SC_INVALID_USE_OF_CMB = 0x12, 912 NVME_SC_PRP_OFFET_INVALID = 0x13, 913 NVME_SC_ATOMIC_WRITE_UNIT_EXCEEDED = 0x14, 914 NVME_SC_OPERATION_DENIED = 0x15, 915 NVME_SC_SGL_OFFSET_INVALID = 0x16, 916 /* 0x17 - reserved */ 917 NVME_SC_HOST_ID_INCONSISTENT_FORMAT = 0x18, 918 NVME_SC_KEEP_ALIVE_TIMEOUT_EXPIRED = 0x19, 919 NVME_SC_KEEP_ALIVE_TIMEOUT_INVALID = 0x1a, 920 NVME_SC_ABORTED_DUE_TO_PREEMPT = 0x1b, 921 NVME_SC_SANITIZE_FAILED = 0x1c, 922 NVME_SC_SANITIZE_IN_PROGRESS = 0x1d, 923 NVME_SC_SGL_DATA_BLOCK_GRAN_INVALID = 0x1e, 924 NVME_SC_NOT_SUPPORTED_IN_CMB = 0x1f, 925 NVME_SC_NAMESPACE_IS_WRITE_PROTECTED = 0x20, 926 NVME_SC_COMMAND_INTERRUPTED = 0x21, 927 NVME_SC_TRANSIENT_TRANSPORT_ERROR = 0x22, 928 929 NVME_SC_LBA_OUT_OF_RANGE = 0x80, 930 NVME_SC_CAPACITY_EXCEEDED = 0x81, 931 NVME_SC_NAMESPACE_NOT_READY = 0x82, 932 NVME_SC_RESERVATION_CONFLICT = 0x83, 933 NVME_SC_FORMAT_IN_PROGRESS = 0x84, 934 }; 935 936 /* command specific status codes */ 937 enum nvme_command_specific_status_code { 938 NVME_SC_COMPLETION_QUEUE_INVALID = 0x00, 939 NVME_SC_INVALID_QUEUE_IDENTIFIER = 0x01, 940 NVME_SC_MAXIMUM_QUEUE_SIZE_EXCEEDED = 0x02, 941 NVME_SC_ABORT_COMMAND_LIMIT_EXCEEDED = 0x03, 942 /* 0x04 - reserved */ 943 NVME_SC_ASYNC_EVENT_REQUEST_LIMIT_EXCEEDED = 0x05, 944 NVME_SC_INVALID_FIRMWARE_SLOT = 0x06, 945 NVME_SC_INVALID_FIRMWARE_IMAGE = 0x07, 946 NVME_SC_INVALID_INTERRUPT_VECTOR = 0x08, 947 NVME_SC_INVALID_LOG_PAGE = 0x09, 948 NVME_SC_INVALID_FORMAT = 0x0a, 949 NVME_SC_FIRMWARE_REQUIRES_RESET = 0x0b, 950 NVME_SC_INVALID_QUEUE_DELETION = 0x0c, 951 NVME_SC_FEATURE_NOT_SAVEABLE = 0x0d, 952 NVME_SC_FEATURE_NOT_CHANGEABLE = 0x0e, 953 NVME_SC_FEATURE_NOT_NS_SPECIFIC = 0x0f, 954 NVME_SC_FW_ACT_REQUIRES_NVMS_RESET = 0x10, 955 NVME_SC_FW_ACT_REQUIRES_RESET = 0x11, 956 NVME_SC_FW_ACT_REQUIRES_TIME = 0x12, 957 NVME_SC_FW_ACT_PROHIBITED = 0x13, 958 NVME_SC_OVERLAPPING_RANGE = 0x14, 959 NVME_SC_NS_INSUFFICIENT_CAPACITY = 0x15, 960 NVME_SC_NS_ID_UNAVAILABLE = 0x16, 961 /* 0x17 - reserved */ 962 NVME_SC_NS_ALREADY_ATTACHED = 0x18, 963 NVME_SC_NS_IS_PRIVATE = 0x19, 964 NVME_SC_NS_NOT_ATTACHED = 0x1a, 965 NVME_SC_THIN_PROV_NOT_SUPPORTED = 0x1b, 966 NVME_SC_CTRLR_LIST_INVALID = 0x1c, 967 NVME_SC_SELF_TEST_IN_PROGRESS = 0x1d, 968 NVME_SC_BOOT_PART_WRITE_PROHIB = 0x1e, 969 NVME_SC_INVALID_CTRLR_ID = 0x1f, 970 NVME_SC_INVALID_SEC_CTRLR_STATE = 0x20, 971 NVME_SC_INVALID_NUM_OF_CTRLR_RESRC = 0x21, 972 NVME_SC_INVALID_RESOURCE_ID = 0x22, 973 NVME_SC_SANITIZE_PROHIBITED_WPMRE = 0x23, 974 NVME_SC_ANA_GROUP_ID_INVALID = 0x24, 975 NVME_SC_ANA_ATTACH_FAILED = 0x25, 976 977 NVME_SC_CONFLICTING_ATTRIBUTES = 0x80, 978 NVME_SC_INVALID_PROTECTION_INFO = 0x81, 979 NVME_SC_ATTEMPTED_WRITE_TO_RO_PAGE = 0x82, 980 }; 981 982 /* media error status codes */ 983 enum nvme_media_error_status_code { 984 NVME_SC_WRITE_FAULTS = 0x80, 985 NVME_SC_UNRECOVERED_READ_ERROR = 0x81, 986 NVME_SC_GUARD_CHECK_ERROR = 0x82, 987 NVME_SC_APPLICATION_TAG_CHECK_ERROR = 0x83, 988 NVME_SC_REFERENCE_TAG_CHECK_ERROR = 0x84, 989 NVME_SC_COMPARE_FAILURE = 0x85, 990 NVME_SC_ACCESS_DENIED = 0x86, 991 NVME_SC_DEALLOCATED_OR_UNWRITTEN = 0x87, 992 }; 993 994 /* path related status codes */ 995 enum nvme_path_related_status_code { 996 NVME_SC_INTERNAL_PATH_ERROR = 0x00, 997 NVME_SC_ASYMMETRIC_ACCESS_PERSISTENT_LOSS = 0x01, 998 NVME_SC_ASYMMETRIC_ACCESS_INACCESSIBLE = 0x02, 999 NVME_SC_ASYMMETRIC_ACCESS_TRANSITION = 0x03, 1000 NVME_SC_CONTROLLER_PATHING_ERROR = 0x60, 1001 NVME_SC_HOST_PATHING_ERROR = 0x70, 1002 NVME_SC_COMMAND_ABORTED_BY_HOST = 0x71, 1003 }; 1004 1005 /* admin opcodes */ 1006 enum nvme_admin_opcode { 1007 NVME_OPC_DELETE_IO_SQ = 0x00, 1008 NVME_OPC_CREATE_IO_SQ = 0x01, 1009 NVME_OPC_GET_LOG_PAGE = 0x02, 1010 /* 0x03 - reserved */ 1011 NVME_OPC_DELETE_IO_CQ = 0x04, 1012 NVME_OPC_CREATE_IO_CQ = 0x05, 1013 NVME_OPC_IDENTIFY = 0x06, 1014 /* 0x07 - reserved */ 1015 NVME_OPC_ABORT = 0x08, 1016 NVME_OPC_SET_FEATURES = 0x09, 1017 NVME_OPC_GET_FEATURES = 0x0a, 1018 /* 0x0b - reserved */ 1019 NVME_OPC_ASYNC_EVENT_REQUEST = 0x0c, 1020 NVME_OPC_NAMESPACE_MANAGEMENT = 0x0d, 1021 /* 0x0e-0x0f - reserved */ 1022 NVME_OPC_FIRMWARE_ACTIVATE = 0x10, 1023 NVME_OPC_FIRMWARE_IMAGE_DOWNLOAD = 0x11, 1024 /* 0x12-0x13 - reserved */ 1025 NVME_OPC_DEVICE_SELF_TEST = 0x14, 1026 NVME_OPC_NAMESPACE_ATTACHMENT = 0x15, 1027 /* 0x16-0x17 - reserved */ 1028 NVME_OPC_KEEP_ALIVE = 0x18, 1029 NVME_OPC_DIRECTIVE_SEND = 0x19, 1030 NVME_OPC_DIRECTIVE_RECEIVE = 0x1a, 1031 /* 0x1b - reserved */ 1032 NVME_OPC_VIRTUALIZATION_MANAGEMENT = 0x1c, 1033 NVME_OPC_NVME_MI_SEND = 0x1d, 1034 NVME_OPC_NVME_MI_RECEIVE = 0x1e, 1035 /* 0x1f - reserved */ 1036 NVME_OPC_CAPACITY_MANAGEMENT = 0x20, 1037 /* 0x21-0x23 - reserved */ 1038 NVME_OPC_LOCKDOWN = 0x24, 1039 /* 0x25-0x7b - reserved */ 1040 NVME_OPC_DOORBELL_BUFFER_CONFIG = 0x7c, 1041 /* 0x7d-0x7e - reserved */ 1042 NVME_OPC_FABRICS_COMMANDS = 0x7f, 1043 1044 NVME_OPC_FORMAT_NVM = 0x80, 1045 NVME_OPC_SECURITY_SEND = 0x81, 1046 NVME_OPC_SECURITY_RECEIVE = 0x82, 1047 /* 0x83 - reserved */ 1048 NVME_OPC_SANITIZE = 0x84, 1049 /* 0x85 - reserved */ 1050 NVME_OPC_GET_LBA_STATUS = 0x86, 1051 }; 1052 1053 /* nvme nvm opcodes */ 1054 enum nvme_nvm_opcode { 1055 NVME_OPC_FLUSH = 0x00, 1056 NVME_OPC_WRITE = 0x01, 1057 NVME_OPC_READ = 0x02, 1058 /* 0x03 - reserved */ 1059 NVME_OPC_WRITE_UNCORRECTABLE = 0x04, 1060 NVME_OPC_COMPARE = 0x05, 1061 /* 0x06-0x07 - reserved */ 1062 NVME_OPC_WRITE_ZEROES = 0x08, 1063 NVME_OPC_DATASET_MANAGEMENT = 0x09, 1064 /* 0x0a-0x0b - reserved */ 1065 NVME_OPC_VERIFY = 0x0c, 1066 NVME_OPC_RESERVATION_REGISTER = 0x0d, 1067 NVME_OPC_RESERVATION_REPORT = 0x0e, 1068 /* 0x0f-0x10 - reserved */ 1069 NVME_OPC_RESERVATION_ACQUIRE = 0x11, 1070 /* 0x12-0x14 - reserved */ 1071 NVME_OPC_RESERVATION_RELEASE = 0x15, 1072 /* 0x16-0x18 - reserved */ 1073 NVME_OPC_COPY = 0x19, 1074 }; 1075 1076 enum nvme_feature { 1077 /* 0x00 - reserved */ 1078 NVME_FEAT_ARBITRATION = 0x01, 1079 NVME_FEAT_POWER_MANAGEMENT = 0x02, 1080 NVME_FEAT_LBA_RANGE_TYPE = 0x03, 1081 NVME_FEAT_TEMPERATURE_THRESHOLD = 0x04, 1082 NVME_FEAT_ERROR_RECOVERY = 0x05, 1083 NVME_FEAT_VOLATILE_WRITE_CACHE = 0x06, 1084 NVME_FEAT_NUMBER_OF_QUEUES = 0x07, 1085 NVME_FEAT_INTERRUPT_COALESCING = 0x08, 1086 NVME_FEAT_INTERRUPT_VECTOR_CONFIGURATION = 0x09, 1087 NVME_FEAT_WRITE_ATOMICITY = 0x0A, 1088 NVME_FEAT_ASYNC_EVENT_CONFIGURATION = 0x0B, 1089 NVME_FEAT_AUTONOMOUS_POWER_STATE_TRANSITION = 0x0C, 1090 NVME_FEAT_HOST_MEMORY_BUFFER = 0x0D, 1091 NVME_FEAT_TIMESTAMP = 0x0E, 1092 NVME_FEAT_KEEP_ALIVE_TIMER = 0x0F, 1093 NVME_FEAT_HOST_CONTROLLED_THERMAL_MGMT = 0x10, 1094 NVME_FEAT_NON_OP_POWER_STATE_CONFIG = 0x11, 1095 NVME_FEAT_READ_RECOVERY_LEVEL_CONFIG = 0x12, 1096 NVME_FEAT_PREDICTABLE_LATENCY_MODE_CONFIG = 0x13, 1097 NVME_FEAT_PREDICTABLE_LATENCY_MODE_WINDOW = 0x14, 1098 NVME_FEAT_LBA_STATUS_INFORMATION_ATTRIBUTES = 0x15, 1099 NVME_FEAT_HOST_BEHAVIOR_SUPPORT = 0x16, 1100 NVME_FEAT_SANITIZE_CONFIG = 0x17, 1101 NVME_FEAT_ENDURANCE_GROUP_EVENT_CONFIGURATION = 0x18, 1102 /* 0x19-0x77 - reserved */ 1103 /* 0x78-0x7f - NVMe Management Interface */ 1104 NVME_FEAT_SOFTWARE_PROGRESS_MARKER = 0x80, 1105 NVME_FEAT_HOST_IDENTIFIER = 0x81, 1106 NVME_FEAT_RESERVATION_NOTIFICATION_MASK = 0x82, 1107 NVME_FEAT_RESERVATION_PERSISTENCE = 0x83, 1108 NVME_FEAT_NAMESPACE_WRITE_PROTECTION_CONFIG = 0x84, 1109 /* 0x85-0xBF - command set specific (reserved) */ 1110 /* 0xC0-0xFF - vendor specific */ 1111 }; 1112 1113 enum nvme_dsm_attribute { 1114 NVME_DSM_ATTR_INTEGRAL_READ = 0x1, 1115 NVME_DSM_ATTR_INTEGRAL_WRITE = 0x2, 1116 NVME_DSM_ATTR_DEALLOCATE = 0x4, 1117 }; 1118 1119 enum nvme_activate_action { 1120 NVME_AA_REPLACE_NO_ACTIVATE = 0x0, 1121 NVME_AA_REPLACE_ACTIVATE = 0x1, 1122 NVME_AA_ACTIVATE = 0x2, 1123 }; 1124 1125 struct nvme_power_state { 1126 /** Maximum Power */ 1127 uint16_t mp; /* Maximum Power */ 1128 uint8_t ps_rsvd1; 1129 uint8_t mps_nops; /* Max Power Scale, Non-Operational State */ 1130 1131 uint32_t enlat; /* Entry Latency */ 1132 uint32_t exlat; /* Exit Latency */ 1133 1134 uint8_t rrt; /* Relative Read Throughput */ 1135 uint8_t rrl; /* Relative Read Latency */ 1136 uint8_t rwt; /* Relative Write Throughput */ 1137 uint8_t rwl; /* Relative Write Latency */ 1138 1139 uint16_t idlp; /* Idle Power */ 1140 uint8_t ips; /* Idle Power Scale */ 1141 uint8_t ps_rsvd8; 1142 1143 uint16_t actp; /* Active Power */ 1144 uint8_t apw_aps; /* Active Power Workload, Active Power Scale */ 1145 uint8_t ps_rsvd10[9]; 1146 } __packed; 1147 1148 _Static_assert(sizeof(struct nvme_power_state) == 32, "bad size for nvme_power_state"); 1149 1150 #define NVME_SERIAL_NUMBER_LENGTH 20 1151 #define NVME_MODEL_NUMBER_LENGTH 40 1152 #define NVME_FIRMWARE_REVISION_LENGTH 8 1153 1154 struct nvme_controller_data { 1155 /* bytes 0-255: controller capabilities and features */ 1156 1157 /** pci vendor id */ 1158 uint16_t vid; 1159 1160 /** pci subsystem vendor id */ 1161 uint16_t ssvid; 1162 1163 /** serial number */ 1164 uint8_t sn[NVME_SERIAL_NUMBER_LENGTH]; 1165 1166 /** model number */ 1167 uint8_t mn[NVME_MODEL_NUMBER_LENGTH]; 1168 1169 /** firmware revision */ 1170 uint8_t fr[NVME_FIRMWARE_REVISION_LENGTH]; 1171 1172 /** recommended arbitration burst */ 1173 uint8_t rab; 1174 1175 /** ieee oui identifier */ 1176 uint8_t ieee[3]; 1177 1178 /** multi-interface capabilities */ 1179 uint8_t mic; 1180 1181 /** maximum data transfer size */ 1182 uint8_t mdts; 1183 1184 /** Controller ID */ 1185 uint16_t ctrlr_id; 1186 1187 /** Version */ 1188 uint32_t ver; 1189 1190 /** RTD3 Resume Latency */ 1191 uint32_t rtd3r; 1192 1193 /** RTD3 Enter Latency */ 1194 uint32_t rtd3e; 1195 1196 /** Optional Asynchronous Events Supported */ 1197 uint32_t oaes; /* bitfield really */ 1198 1199 /** Controller Attributes */ 1200 uint32_t ctratt; /* bitfield really */ 1201 1202 /** Read Recovery Levels Supported */ 1203 uint16_t rrls; 1204 1205 uint8_t reserved1[9]; 1206 1207 /** Controller Type */ 1208 uint8_t cntrltype; 1209 1210 /** FRU Globally Unique Identifier */ 1211 uint8_t fguid[16]; 1212 1213 /** Command Retry Delay Time 1 */ 1214 uint16_t crdt1; 1215 1216 /** Command Retry Delay Time 2 */ 1217 uint16_t crdt2; 1218 1219 /** Command Retry Delay Time 3 */ 1220 uint16_t crdt3; 1221 1222 uint8_t reserved2[122]; 1223 1224 /* bytes 256-511: admin command set attributes */ 1225 1226 /** optional admin command support */ 1227 uint16_t oacs; 1228 1229 /** abort command limit */ 1230 uint8_t acl; 1231 1232 /** asynchronous event request limit */ 1233 uint8_t aerl; 1234 1235 /** firmware updates */ 1236 uint8_t frmw; 1237 1238 /** log page attributes */ 1239 uint8_t lpa; 1240 1241 /** error log page entries */ 1242 uint8_t elpe; 1243 1244 /** number of power states supported */ 1245 uint8_t npss; 1246 1247 /** admin vendor specific command configuration */ 1248 uint8_t avscc; 1249 1250 /** Autonomous Power State Transition Attributes */ 1251 uint8_t apsta; 1252 1253 /** Warning Composite Temperature Threshold */ 1254 uint16_t wctemp; 1255 1256 /** Critical Composite Temperature Threshold */ 1257 uint16_t cctemp; 1258 1259 /** Maximum Time for Firmware Activation */ 1260 uint16_t mtfa; 1261 1262 /** Host Memory Buffer Preferred Size */ 1263 uint32_t hmpre; 1264 1265 /** Host Memory Buffer Minimum Size */ 1266 uint32_t hmmin; 1267 1268 /** Name space capabilities */ 1269 struct { 1270 /* if nsmgmt, report tnvmcap and unvmcap */ 1271 uint8_t tnvmcap[16]; 1272 uint8_t unvmcap[16]; 1273 } __packed untncap; 1274 1275 /** Replay Protected Memory Block Support */ 1276 uint32_t rpmbs; /* Really a bitfield */ 1277 1278 /** Extended Device Self-test Time */ 1279 uint16_t edstt; 1280 1281 /** Device Self-test Options */ 1282 uint8_t dsto; /* Really a bitfield */ 1283 1284 /** Firmware Update Granularity */ 1285 uint8_t fwug; 1286 1287 /** Keep Alive Support */ 1288 uint16_t kas; 1289 1290 /** Host Controlled Thermal Management Attributes */ 1291 uint16_t hctma; /* Really a bitfield */ 1292 1293 /** Minimum Thermal Management Temperature */ 1294 uint16_t mntmt; 1295 1296 /** Maximum Thermal Management Temperature */ 1297 uint16_t mxtmt; 1298 1299 /** Sanitize Capabilities */ 1300 uint32_t sanicap; /* Really a bitfield */ 1301 1302 /** Host Memory Buffer Minimum Descriptor Entry Size */ 1303 uint32_t hmminds; 1304 1305 /** Host Memory Maximum Descriptors Entries */ 1306 uint16_t hmmaxd; 1307 1308 /** NVM Set Identifier Maximum */ 1309 uint16_t nsetidmax; 1310 1311 /** Endurance Group Identifier Maximum */ 1312 uint16_t endgidmax; 1313 1314 /** ANA Transition Time */ 1315 uint8_t anatt; 1316 1317 /** Asymmetric Namespace Access Capabilities */ 1318 uint8_t anacap; 1319 1320 /** ANA Group Identifier Maximum */ 1321 uint32_t anagrpmax; 1322 1323 /** Number of ANA Group Identifiers */ 1324 uint32_t nanagrpid; 1325 1326 /** Persistent Event Log Size */ 1327 uint32_t pels; 1328 1329 uint8_t reserved3[156]; 1330 /* bytes 512-703: nvm command set attributes */ 1331 1332 /** submission queue entry size */ 1333 uint8_t sqes; 1334 1335 /** completion queue entry size */ 1336 uint8_t cqes; 1337 1338 /** Maximum Outstanding Commands */ 1339 uint16_t maxcmd; 1340 1341 /** number of namespaces */ 1342 uint32_t nn; 1343 1344 /** optional nvm command support */ 1345 uint16_t oncs; 1346 1347 /** fused operation support */ 1348 uint16_t fuses; 1349 1350 /** format nvm attributes */ 1351 uint8_t fna; 1352 1353 /** volatile write cache */ 1354 uint8_t vwc; 1355 1356 /** Atomic Write Unit Normal */ 1357 uint16_t awun; 1358 1359 /** Atomic Write Unit Power Fail */ 1360 uint16_t awupf; 1361 1362 /** NVM Vendor Specific Command Configuration */ 1363 uint8_t nvscc; 1364 1365 /** Namespace Write Protection Capabilities */ 1366 uint8_t nwpc; 1367 1368 /** Atomic Compare & Write Unit */ 1369 uint16_t acwu; 1370 uint16_t reserved6; 1371 1372 /** SGL Support */ 1373 uint32_t sgls; 1374 1375 /** Maximum Number of Allowed Namespaces */ 1376 uint32_t mnan; 1377 1378 /* bytes 540-767: Reserved */ 1379 uint8_t reserved7[224]; 1380 1381 /** NVM Subsystem NVMe Qualified Name */ 1382 uint8_t subnqn[256]; 1383 1384 /* bytes 1024-1791: Reserved */ 1385 uint8_t reserved8[768]; 1386 1387 /* bytes 1792-2047: NVMe over Fabrics specification */ 1388 uint32_t ioccsz; 1389 uint32_t iorcsz; 1390 uint16_t icdoff; 1391 uint8_t fcatt; 1392 uint8_t msdbd; 1393 uint16_t ofcs; 1394 uint8_t reserved9[242]; 1395 1396 /* bytes 2048-3071: power state descriptors */ 1397 struct nvme_power_state power_state[32]; 1398 1399 /* bytes 3072-4095: vendor specific */ 1400 uint8_t vs[1024]; 1401 } __packed __aligned(4); 1402 1403 _Static_assert(sizeof(struct nvme_controller_data) == 4096, "bad size for nvme_controller_data"); 1404 1405 struct nvme_namespace_data { 1406 /** namespace size */ 1407 uint64_t nsze; 1408 1409 /** namespace capacity */ 1410 uint64_t ncap; 1411 1412 /** namespace utilization */ 1413 uint64_t nuse; 1414 1415 /** namespace features */ 1416 uint8_t nsfeat; 1417 1418 /** number of lba formats */ 1419 uint8_t nlbaf; 1420 1421 /** formatted lba size */ 1422 uint8_t flbas; 1423 1424 /** metadata capabilities */ 1425 uint8_t mc; 1426 1427 /** end-to-end data protection capabilities */ 1428 uint8_t dpc; 1429 1430 /** end-to-end data protection type settings */ 1431 uint8_t dps; 1432 1433 /** Namespace Multi-path I/O and Namespace Sharing Capabilities */ 1434 uint8_t nmic; 1435 1436 /** Reservation Capabilities */ 1437 uint8_t rescap; 1438 1439 /** Format Progress Indicator */ 1440 uint8_t fpi; 1441 1442 /** Deallocate Logical Block Features */ 1443 uint8_t dlfeat; 1444 1445 /** Namespace Atomic Write Unit Normal */ 1446 uint16_t nawun; 1447 1448 /** Namespace Atomic Write Unit Power Fail */ 1449 uint16_t nawupf; 1450 1451 /** Namespace Atomic Compare & Write Unit */ 1452 uint16_t nacwu; 1453 1454 /** Namespace Atomic Boundary Size Normal */ 1455 uint16_t nabsn; 1456 1457 /** Namespace Atomic Boundary Offset */ 1458 uint16_t nabo; 1459 1460 /** Namespace Atomic Boundary Size Power Fail */ 1461 uint16_t nabspf; 1462 1463 /** Namespace Optimal IO Boundary */ 1464 uint16_t noiob; 1465 1466 /** NVM Capacity */ 1467 uint8_t nvmcap[16]; 1468 1469 /** Namespace Preferred Write Granularity */ 1470 uint16_t npwg; 1471 1472 /** Namespace Preferred Write Alignment */ 1473 uint16_t npwa; 1474 1475 /** Namespace Preferred Deallocate Granularity */ 1476 uint16_t npdg; 1477 1478 /** Namespace Preferred Deallocate Alignment */ 1479 uint16_t npda; 1480 1481 /** Namespace Optimal Write Size */ 1482 uint16_t nows; 1483 1484 /* bytes 74-91: Reserved */ 1485 uint8_t reserved5[18]; 1486 1487 /** ANA Group Identifier */ 1488 uint32_t anagrpid; 1489 1490 /* bytes 96-98: Reserved */ 1491 uint8_t reserved6[3]; 1492 1493 /** Namespace Attributes */ 1494 uint8_t nsattr; 1495 1496 /** NVM Set Identifier */ 1497 uint16_t nvmsetid; 1498 1499 /** Endurance Group Identifier */ 1500 uint16_t endgid; 1501 1502 /** Namespace Globally Unique Identifier */ 1503 uint8_t nguid[16]; 1504 1505 /** IEEE Extended Unique Identifier */ 1506 uint8_t eui64[8]; 1507 1508 /** lba format support */ 1509 uint32_t lbaf[64]; 1510 1511 uint8_t vendor_specific[3712]; 1512 } __packed __aligned(4); 1513 1514 _Static_assert(sizeof(struct nvme_namespace_data) == 4096, "bad size for nvme_namepsace_data"); 1515 1516 enum nvme_log_page { 1517 /* 0x00 - reserved */ 1518 NVME_LOG_ERROR = 0x01, 1519 NVME_LOG_HEALTH_INFORMATION = 0x02, 1520 NVME_LOG_FIRMWARE_SLOT = 0x03, 1521 NVME_LOG_CHANGED_NAMESPACE = 0x04, 1522 NVME_LOG_COMMAND_EFFECT = 0x05, 1523 NVME_LOG_DEVICE_SELF_TEST = 0x06, 1524 NVME_LOG_TELEMETRY_HOST_INITIATED = 0x07, 1525 NVME_LOG_TELEMETRY_CONTROLLER_INITIATED = 0x08, 1526 NVME_LOG_ENDURANCE_GROUP_INFORMATION = 0x09, 1527 NVME_LOG_PREDICTABLE_LATENCY_PER_NVM_SET = 0x0a, 1528 NVME_LOG_PREDICTABLE_LATENCY_EVENT_AGGREGATE = 0x0b, 1529 NVME_LOG_ASYMMETRIC_NAMESPACE_ACCESS = 0x0c, 1530 NVME_LOG_PERSISTENT_EVENT_LOG = 0x0d, 1531 NVME_LOG_LBA_STATUS_INFORMATION = 0x0e, 1532 NVME_LOG_ENDURANCE_GROUP_EVENT_AGGREGATE = 0x0f, 1533 NVME_LOG_DISCOVERY = 0x70, 1534 /* 0x06-0x7F - reserved */ 1535 /* 0x80-0xBF - I/O command set specific */ 1536 NVME_LOG_RES_NOTIFICATION = 0x80, 1537 NVME_LOG_SANITIZE_STATUS = 0x81, 1538 /* 0x82-0xBF - reserved */ 1539 /* 0xC0-0xFF - vendor specific */ 1540 1541 /* 1542 * The following are Intel Specific log pages for older models. 1543 */ 1544 INTEL_LOG_READ_LAT_LOG = 0xc1, 1545 INTEL_LOG_WRITE_LAT_LOG = 0xc2, 1546 INTEL_LOG_TEMP_STATS = 0xc5, 1547 INTEL_LOG_ADD_SMART = 0xca, 1548 INTEL_LOG_DRIVE_MKT_NAME = 0xdd, 1549 1550 /* 1551 * HGST log page, with lots of sub pages. 1552 */ 1553 HGST_INFO_LOG = 0xc1, 1554 }; 1555 1556 struct nvme_error_information_entry { 1557 uint64_t error_count; 1558 uint16_t sqid; 1559 uint16_t cid; 1560 uint16_t status; 1561 uint16_t error_location; 1562 uint64_t lba; 1563 uint32_t nsid; 1564 uint8_t vendor_specific; 1565 uint8_t trtype; 1566 uint16_t reserved30; 1567 uint64_t csi; 1568 uint16_t ttsi; 1569 uint8_t reserved[22]; 1570 } __packed __aligned(4); 1571 1572 _Static_assert(sizeof(struct nvme_error_information_entry) == 64, "bad size for nvme_error_information_entry"); 1573 1574 struct nvme_health_information_page { 1575 uint8_t critical_warning; 1576 uint16_t temperature; 1577 uint8_t available_spare; 1578 uint8_t available_spare_threshold; 1579 uint8_t percentage_used; 1580 1581 uint8_t reserved[26]; 1582 1583 /* 1584 * Note that the following are 128-bit values, but are 1585 * defined as an array of 2 64-bit values. 1586 */ 1587 /* Data Units Read is always in 512-byte units. */ 1588 uint64_t data_units_read[2]; 1589 /* Data Units Written is always in 512-byte units. */ 1590 uint64_t data_units_written[2]; 1591 /* For NVM command set, this includes Compare commands. */ 1592 uint64_t host_read_commands[2]; 1593 uint64_t host_write_commands[2]; 1594 /* Controller Busy Time is reported in minutes. */ 1595 uint64_t controller_busy_time[2]; 1596 uint64_t power_cycles[2]; 1597 uint64_t power_on_hours[2]; 1598 uint64_t unsafe_shutdowns[2]; 1599 uint64_t media_errors[2]; 1600 uint64_t num_error_info_log_entries[2]; 1601 uint32_t warning_temp_time; 1602 uint32_t error_temp_time; 1603 uint16_t temp_sensor[8]; 1604 /* Thermal Management Temperature 1 Transition Count */ 1605 uint32_t tmt1tc; 1606 /* Thermal Management Temperature 2 Transition Count */ 1607 uint32_t tmt2tc; 1608 /* Total Time For Thermal Management Temperature 1 */ 1609 uint32_t ttftmt1; 1610 /* Total Time For Thermal Management Temperature 2 */ 1611 uint32_t ttftmt2; 1612 1613 uint8_t reserved2[280]; 1614 } __packed __aligned(8); 1615 1616 _Static_assert(sizeof(struct nvme_health_information_page) == 512, "bad size for nvme_health_information_page"); 1617 1618 struct nvme_firmware_page { 1619 uint8_t afi; 1620 uint8_t reserved[7]; 1621 /* revisions for 7 slots */ 1622 uint8_t revision[7][NVME_FIRMWARE_REVISION_LENGTH]; 1623 uint8_t reserved2[448]; 1624 } __packed __aligned(4); 1625 1626 _Static_assert(sizeof(struct nvme_firmware_page) == 512, "bad size for nvme_firmware_page"); 1627 1628 struct nvme_ns_list { 1629 uint32_t ns[1024]; 1630 } __packed __aligned(4); 1631 1632 _Static_assert(sizeof(struct nvme_ns_list) == 4096, "bad size for nvme_ns_list"); 1633 1634 struct nvme_command_effects_page { 1635 uint32_t acs[256]; 1636 uint32_t iocs[256]; 1637 uint8_t reserved[2048]; 1638 } __packed __aligned(4); 1639 1640 _Static_assert(sizeof(struct nvme_command_effects_page) == 4096, 1641 "bad size for nvme_command_effects_page"); 1642 1643 struct nvme_device_self_test_page { 1644 uint8_t curr_operation; 1645 uint8_t curr_compl; 1646 uint8_t rsvd2[2]; 1647 struct { 1648 uint8_t status; 1649 uint8_t segment_num; 1650 uint8_t valid_diag_info; 1651 uint8_t rsvd3; 1652 uint64_t poh; 1653 uint32_t nsid; 1654 /* Define as an array to simplify alignment issues */ 1655 uint8_t failing_lba[8]; 1656 uint8_t status_code_type; 1657 uint8_t status_code; 1658 uint8_t vendor_specific[2]; 1659 } __packed result[20]; 1660 } __packed __aligned(4); 1661 1662 _Static_assert(sizeof(struct nvme_device_self_test_page) == 564, 1663 "bad size for nvme_device_self_test_page"); 1664 1665 /* 1666 * Header structure for both host initiated telemetry (page 7) and controller 1667 * initiated telemetry (page 8). 1668 */ 1669 struct nvme_telemetry_log_page { 1670 uint8_t identifier; 1671 uint8_t rsvd[4]; 1672 uint8_t oui[3]; 1673 uint16_t da1_last; 1674 uint16_t da2_last; 1675 uint16_t da3_last; 1676 uint8_t rsvd2[2]; 1677 uint32_t da4_last; 1678 uint8_t rsvd3[361]; 1679 uint8_t hi_gen; 1680 uint8_t ci_avail; 1681 uint8_t ci_gen; 1682 uint8_t reason[128]; 1683 /* Blocks of telemetry data follow */ 1684 } __packed __aligned(4); 1685 1686 _Static_assert(sizeof(struct nvme_telemetry_log_page) == 512, 1687 "bad size for nvme_telemetry_log"); 1688 1689 struct nvme_discovery_log_entry { 1690 uint8_t trtype; 1691 uint8_t adrfam; 1692 uint8_t subtype; 1693 uint8_t treq; 1694 uint16_t portid; 1695 uint16_t cntlid; 1696 uint16_t aqsz; 1697 uint8_t reserved1[22]; 1698 uint8_t trsvcid[32]; 1699 uint8_t reserved2[192]; 1700 uint8_t subnqn[256]; 1701 uint8_t traddr[256]; 1702 union { 1703 struct { 1704 uint8_t rdma_qptype; 1705 uint8_t rdma_prtype; 1706 uint8_t rdma_cms; 1707 uint8_t reserved[5]; 1708 uint16_t rdma_pkey; 1709 } rdma; 1710 struct { 1711 uint8_t sectype; 1712 } tcp; 1713 uint8_t reserved[256]; 1714 } tsas; 1715 } __packed __aligned(4); 1716 1717 _Static_assert(sizeof(struct nvme_discovery_log_entry) == 1024, 1718 "bad size for nvme_discovery_log_entry"); 1719 1720 struct nvme_discovery_log { 1721 uint64_t genctr; 1722 uint64_t numrec; 1723 uint16_t recfmt; 1724 uint8_t reserved[1006]; 1725 struct nvme_discovery_log_entry entries[]; 1726 } __packed __aligned(4); 1727 1728 _Static_assert(sizeof(struct nvme_discovery_log) == 1024, 1729 "bad size for nvme_discovery_log"); 1730 1731 struct nvme_res_notification_page { 1732 uint64_t log_page_count; 1733 uint8_t log_page_type; 1734 uint8_t available_log_pages; 1735 uint8_t reserved2; 1736 uint32_t nsid; 1737 uint8_t reserved[48]; 1738 } __packed __aligned(4); 1739 1740 _Static_assert(sizeof(struct nvme_res_notification_page) == 64, 1741 "bad size for nvme_res_notification_page"); 1742 1743 struct nvme_sanitize_status_page { 1744 uint16_t sprog; 1745 uint16_t sstat; 1746 uint32_t scdw10; 1747 uint32_t etfo; 1748 uint32_t etfbe; 1749 uint32_t etfce; 1750 uint32_t etfownd; 1751 uint32_t etfbewnd; 1752 uint32_t etfcewnd; 1753 uint8_t reserved[480]; 1754 } __packed __aligned(4); 1755 1756 _Static_assert(sizeof(struct nvme_sanitize_status_page) == 512, 1757 "bad size for nvme_sanitize_status_page"); 1758 1759 struct intel_log_temp_stats { 1760 uint64_t current; 1761 uint64_t overtemp_flag_last; 1762 uint64_t overtemp_flag_life; 1763 uint64_t max_temp; 1764 uint64_t min_temp; 1765 uint64_t _rsvd[5]; 1766 uint64_t max_oper_temp; 1767 uint64_t min_oper_temp; 1768 uint64_t est_offset; 1769 } __packed __aligned(4); 1770 1771 _Static_assert(sizeof(struct intel_log_temp_stats) == 13 * 8, "bad size for intel_log_temp_stats"); 1772 1773 struct nvme_resv_reg_ctrlr { 1774 uint16_t ctrlr_id; /* Controller ID */ 1775 uint8_t rcsts; /* Reservation Status */ 1776 uint8_t reserved3[5]; 1777 uint64_t hostid; /* Host Identifier */ 1778 uint64_t rkey; /* Reservation Key */ 1779 } __packed __aligned(4); 1780 1781 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr) == 24, "bad size for nvme_resv_reg_ctrlr"); 1782 1783 struct nvme_resv_reg_ctrlr_ext { 1784 uint16_t ctrlr_id; /* Controller ID */ 1785 uint8_t rcsts; /* Reservation Status */ 1786 uint8_t reserved3[5]; 1787 uint64_t rkey; /* Reservation Key */ 1788 uint64_t hostid[2]; /* Host Identifier */ 1789 uint8_t reserved32[32]; 1790 } __packed __aligned(4); 1791 1792 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr_ext) == 64, "bad size for nvme_resv_reg_ctrlr_ext"); 1793 1794 struct nvme_resv_status { 1795 uint32_t gen; /* Generation */ 1796 uint8_t rtype; /* Reservation Type */ 1797 uint8_t regctl[2]; /* Number of Registered Controllers */ 1798 uint8_t reserved7[2]; 1799 uint8_t ptpls; /* Persist Through Power Loss State */ 1800 uint8_t reserved10[14]; 1801 struct nvme_resv_reg_ctrlr ctrlr[0]; 1802 } __packed __aligned(4); 1803 1804 _Static_assert(sizeof(struct nvme_resv_status) == 24, "bad size for nvme_resv_status"); 1805 1806 struct nvme_resv_status_ext { 1807 uint32_t gen; /* Generation */ 1808 uint8_t rtype; /* Reservation Type */ 1809 uint8_t regctl[2]; /* Number of Registered Controllers */ 1810 uint8_t reserved7[2]; 1811 uint8_t ptpls; /* Persist Through Power Loss State */ 1812 uint8_t reserved10[14]; 1813 uint8_t reserved24[40]; 1814 struct nvme_resv_reg_ctrlr_ext ctrlr[0]; 1815 } __packed __aligned(4); 1816 1817 _Static_assert(sizeof(struct nvme_resv_status_ext) == 64, "bad size for nvme_resv_status_ext"); 1818 1819 #define NVME_TEST_MAX_THREADS 128 1820 1821 struct nvme_io_test { 1822 enum nvme_nvm_opcode opc; 1823 uint32_t size; 1824 uint32_t time; /* in seconds */ 1825 uint32_t num_threads; 1826 uint32_t flags; 1827 uint64_t io_completed[NVME_TEST_MAX_THREADS]; 1828 }; 1829 1830 enum nvme_io_test_flags { 1831 /* 1832 * Specifies whether dev_refthread/dev_relthread should be 1833 * called during NVME_BIO_TEST. Ignored for other test 1834 * types. 1835 */ 1836 NVME_TEST_FLAG_REFTHREAD = 0x1, 1837 }; 1838 1839 struct nvme_pt_command { 1840 /* 1841 * cmd is used to specify a passthrough command to a controller or 1842 * namespace. 1843 * 1844 * The following fields from cmd may be specified by the caller: 1845 * * opc (opcode) 1846 * * nsid (namespace id) - for admin commands only 1847 * * cdw10-cdw15 1848 * 1849 * Remaining fields must be set to 0 by the caller. 1850 */ 1851 struct nvme_command cmd; 1852 1853 /* 1854 * cpl returns completion status for the passthrough command 1855 * specified by cmd. 1856 * 1857 * The following fields will be filled out by the driver, for 1858 * consumption by the caller: 1859 * * cdw0 1860 * * status (except for phase) 1861 * 1862 * Remaining fields will be set to 0 by the driver. 1863 */ 1864 struct nvme_completion cpl; 1865 1866 /* buf is the data buffer associated with this passthrough command. */ 1867 void * buf; 1868 1869 /* 1870 * len is the length of the data buffer associated with this 1871 * passthrough command. 1872 */ 1873 uint32_t len; 1874 1875 /* 1876 * is_read = 1 if the passthrough command will read data into the 1877 * supplied buffer from the controller. 1878 * 1879 * is_read = 0 if the passthrough command will write data from the 1880 * supplied buffer to the controller. 1881 */ 1882 uint32_t is_read; 1883 1884 /* 1885 * driver_lock is used by the driver only. It must be set to 0 1886 * by the caller. 1887 */ 1888 struct mtx * driver_lock; 1889 }; 1890 1891 struct nvme_get_nsid { 1892 char cdev[SPECNAMELEN + 1]; 1893 uint32_t nsid; 1894 }; 1895 1896 struct nvme_hmb_desc { 1897 uint64_t addr; 1898 uint32_t size; 1899 uint32_t reserved; 1900 }; 1901 1902 #define nvme_completion_is_error(cpl) \ 1903 (NVME_STATUS_GET_SC((cpl)->status) != 0 || NVME_STATUS_GET_SCT((cpl)->status) != 0) 1904 1905 void nvme_cpl_sbuf(const struct nvme_completion *cpl, struct sbuf *sbuf); 1906 void nvme_opcode_sbuf(bool admin, uint8_t opc, struct sbuf *sb); 1907 void nvme_sc_sbuf(const struct nvme_completion *cpl, struct sbuf *sbuf); 1908 void nvme_strvis(uint8_t *dst, const uint8_t *src, int dstlen, int srclen); 1909 1910 #ifdef _KERNEL 1911 struct bio; 1912 struct thread; 1913 1914 struct nvme_namespace; 1915 struct nvme_controller; 1916 struct nvme_consumer; 1917 struct nvme_passthru_cmd; 1918 1919 typedef void (*nvme_cb_fn_t)(void *, const struct nvme_completion *); 1920 1921 typedef void *(*nvme_cons_ns_fn_t)(struct nvme_namespace *, void *); 1922 typedef void *(*nvme_cons_ctrlr_fn_t)(struct nvme_controller *); 1923 typedef void (*nvme_cons_async_fn_t)(void *, const struct nvme_completion *, 1924 uint32_t, void *, uint32_t); 1925 typedef void (*nvme_cons_fail_fn_t)(void *); 1926 1927 enum nvme_namespace_flags { 1928 NVME_NS_DEALLOCATE_SUPPORTED = 0x01, 1929 NVME_NS_FLUSH_SUPPORTED = 0x02, 1930 NVME_NS_ADDED = 0x04, 1931 NVME_NS_CHANGED = 0x08, 1932 NVME_NS_GONE = 0x10, 1933 }; 1934 1935 int nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr, 1936 struct nvme_pt_command *pt, 1937 uint32_t nsid, int is_user_buffer, 1938 int is_admin_cmd); 1939 1940 int nvme_ctrlr_linux_passthru_cmd(struct nvme_controller *ctrlr, 1941 struct nvme_passthru_cmd *npc, 1942 uint32_t nsid, bool is_user, 1943 bool is_admin); 1944 1945 /* Admin functions */ 1946 void nvme_ctrlr_cmd_set_feature(struct nvme_controller *ctrlr, 1947 uint8_t feature, uint32_t cdw11, 1948 uint32_t cdw12, uint32_t cdw13, 1949 uint32_t cdw14, uint32_t cdw15, 1950 void *payload, uint32_t payload_size, 1951 nvme_cb_fn_t cb_fn, void *cb_arg); 1952 void nvme_ctrlr_cmd_get_feature(struct nvme_controller *ctrlr, 1953 uint8_t feature, uint32_t cdw11, 1954 void *payload, uint32_t payload_size, 1955 nvme_cb_fn_t cb_fn, void *cb_arg); 1956 void nvme_ctrlr_cmd_get_log_page(struct nvme_controller *ctrlr, 1957 uint8_t log_page, uint32_t nsid, 1958 void *payload, uint32_t payload_size, 1959 nvme_cb_fn_t cb_fn, void *cb_arg); 1960 1961 /* NVM I/O functions */ 1962 int nvme_ns_cmd_write(struct nvme_namespace *ns, void *payload, 1963 uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn, 1964 void *cb_arg); 1965 int nvme_ns_cmd_write_bio(struct nvme_namespace *ns, struct bio *bp, 1966 nvme_cb_fn_t cb_fn, void *cb_arg); 1967 int nvme_ns_cmd_read(struct nvme_namespace *ns, void *payload, 1968 uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn, 1969 void *cb_arg); 1970 int nvme_ns_cmd_read_bio(struct nvme_namespace *ns, struct bio *bp, 1971 nvme_cb_fn_t cb_fn, void *cb_arg); 1972 int nvme_ns_cmd_deallocate(struct nvme_namespace *ns, void *payload, 1973 uint8_t num_ranges, nvme_cb_fn_t cb_fn, 1974 void *cb_arg); 1975 int nvme_ns_cmd_flush(struct nvme_namespace *ns, nvme_cb_fn_t cb_fn, 1976 void *cb_arg); 1977 int nvme_ns_dump(struct nvme_namespace *ns, void *virt, off_t offset, 1978 size_t len); 1979 1980 /* Registration functions */ 1981 struct nvme_consumer * nvme_register_consumer(nvme_cons_ns_fn_t ns_fn, 1982 nvme_cons_ctrlr_fn_t ctrlr_fn, 1983 nvme_cons_async_fn_t async_fn, 1984 nvme_cons_fail_fn_t fail_fn); 1985 void nvme_unregister_consumer(struct nvme_consumer *consumer); 1986 1987 /* Controller helper functions */ 1988 device_t nvme_ctrlr_get_device(struct nvme_controller *ctrlr); 1989 const struct nvme_controller_data * 1990 nvme_ctrlr_get_data(struct nvme_controller *ctrlr); 1991 static inline bool 1992 nvme_ctrlr_has_dataset_mgmt(const struct nvme_controller_data *cd) 1993 { 1994 /* Assumes cd was byte swapped by nvme_controller_data_swapbytes() */ 1995 return (NVMEV(NVME_CTRLR_DATA_ONCS_DSM, cd->oncs) != 0); 1996 } 1997 1998 /* 1999 * Copy the NVME device's serial number to the provided buffer, which must be 2000 * at least DISK_IDENT_SIZE bytes large. 2001 */ 2002 static inline void 2003 nvme_cdata_get_disk_ident(const struct nvme_controller_data *cdata, uint8_t *sn) 2004 { 2005 _Static_assert(NVME_SERIAL_NUMBER_LENGTH < DISK_IDENT_SIZE, 2006 "NVME serial number too big for disk ident"); 2007 2008 memcpy(sn, cdata->sn, NVME_SERIAL_NUMBER_LENGTH); 2009 sn[NVME_SERIAL_NUMBER_LENGTH] = '\0'; 2010 for (int i = 0; sn[i] != '\0'; i++) { 2011 if (sn[i] < 0x20 || sn[i] >= 0x80) 2012 sn[i] = ' '; 2013 } 2014 } 2015 2016 /* Namespace helper functions */ 2017 uint32_t nvme_ns_get_max_io_xfer_size(struct nvme_namespace *ns); 2018 uint32_t nvme_ns_get_sector_size(struct nvme_namespace *ns); 2019 uint64_t nvme_ns_get_num_sectors(struct nvme_namespace *ns); 2020 uint64_t nvme_ns_get_size(struct nvme_namespace *ns); 2021 uint32_t nvme_ns_get_flags(struct nvme_namespace *ns); 2022 const char * nvme_ns_get_serial_number(struct nvme_namespace *ns); 2023 const char * nvme_ns_get_model_number(struct nvme_namespace *ns); 2024 const struct nvme_namespace_data * 2025 nvme_ns_get_data(struct nvme_namespace *ns); 2026 uint32_t nvme_ns_get_stripesize(struct nvme_namespace *ns); 2027 2028 int nvme_ns_bio_process(struct nvme_namespace *ns, struct bio *bp, 2029 nvme_cb_fn_t cb_fn); 2030 int nvme_ns_ioctl_process(struct nvme_namespace *ns, u_long cmd, 2031 caddr_t arg, int flag, struct thread *td); 2032 2033 /* 2034 * Command building helper functions -- shared with CAM 2035 * These functions assume allocator zeros out cmd structure 2036 * CAM's xpt_get_ccb and the request allocator for nvme both 2037 * do zero'd allocations. 2038 */ 2039 static inline 2040 void nvme_ns_flush_cmd(struct nvme_command *cmd, uint32_t nsid) 2041 { 2042 2043 cmd->opc = NVME_OPC_FLUSH; 2044 cmd->nsid = htole32(nsid); 2045 } 2046 2047 static inline 2048 void nvme_ns_rw_cmd(struct nvme_command *cmd, uint32_t rwcmd, uint32_t nsid, 2049 uint64_t lba, uint32_t count) 2050 { 2051 cmd->opc = rwcmd; 2052 cmd->nsid = htole32(nsid); 2053 cmd->cdw10 = htole32(lba & 0xffffffffu); 2054 cmd->cdw11 = htole32(lba >> 32); 2055 cmd->cdw12 = htole32(count-1); 2056 } 2057 2058 static inline 2059 void nvme_ns_write_cmd(struct nvme_command *cmd, uint32_t nsid, 2060 uint64_t lba, uint32_t count) 2061 { 2062 nvme_ns_rw_cmd(cmd, NVME_OPC_WRITE, nsid, lba, count); 2063 } 2064 2065 static inline 2066 void nvme_ns_read_cmd(struct nvme_command *cmd, uint32_t nsid, 2067 uint64_t lba, uint32_t count) 2068 { 2069 nvme_ns_rw_cmd(cmd, NVME_OPC_READ, nsid, lba, count); 2070 } 2071 2072 static inline 2073 void nvme_ns_trim_cmd(struct nvme_command *cmd, uint32_t nsid, 2074 uint32_t num_ranges) 2075 { 2076 cmd->opc = NVME_OPC_DATASET_MANAGEMENT; 2077 cmd->nsid = htole32(nsid); 2078 cmd->cdw10 = htole32(num_ranges - 1); 2079 cmd->cdw11 = htole32(NVME_DSM_ATTR_DEALLOCATE); 2080 } 2081 2082 extern int nvme_use_nvd; 2083 2084 #endif /* _KERNEL */ 2085 2086 /* Endianess conversion functions for NVMe structs */ 2087 static inline 2088 void nvme_completion_swapbytes(struct nvme_completion *s __unused) 2089 { 2090 #if _BYTE_ORDER != _LITTLE_ENDIAN 2091 2092 s->cdw0 = le32toh(s->cdw0); 2093 /* omit rsvd1 */ 2094 s->sqhd = le16toh(s->sqhd); 2095 s->sqid = le16toh(s->sqid); 2096 /* omit cid */ 2097 s->status = le16toh(s->status); 2098 #endif 2099 } 2100 2101 static inline 2102 void nvme_power_state_swapbytes(struct nvme_power_state *s __unused) 2103 { 2104 #if _BYTE_ORDER != _LITTLE_ENDIAN 2105 2106 s->mp = le16toh(s->mp); 2107 s->enlat = le32toh(s->enlat); 2108 s->exlat = le32toh(s->exlat); 2109 s->idlp = le16toh(s->idlp); 2110 s->actp = le16toh(s->actp); 2111 #endif 2112 } 2113 2114 static inline 2115 void nvme_controller_data_swapbytes(struct nvme_controller_data *s __unused) 2116 { 2117 #if _BYTE_ORDER != _LITTLE_ENDIAN 2118 int i; 2119 2120 s->vid = le16toh(s->vid); 2121 s->ssvid = le16toh(s->ssvid); 2122 s->ctrlr_id = le16toh(s->ctrlr_id); 2123 s->ver = le32toh(s->ver); 2124 s->rtd3r = le32toh(s->rtd3r); 2125 s->rtd3e = le32toh(s->rtd3e); 2126 s->oaes = le32toh(s->oaes); 2127 s->ctratt = le32toh(s->ctratt); 2128 s->rrls = le16toh(s->rrls); 2129 s->crdt1 = le16toh(s->crdt1); 2130 s->crdt2 = le16toh(s->crdt2); 2131 s->crdt3 = le16toh(s->crdt3); 2132 s->oacs = le16toh(s->oacs); 2133 s->wctemp = le16toh(s->wctemp); 2134 s->cctemp = le16toh(s->cctemp); 2135 s->mtfa = le16toh(s->mtfa); 2136 s->hmpre = le32toh(s->hmpre); 2137 s->hmmin = le32toh(s->hmmin); 2138 s->rpmbs = le32toh(s->rpmbs); 2139 s->edstt = le16toh(s->edstt); 2140 s->kas = le16toh(s->kas); 2141 s->hctma = le16toh(s->hctma); 2142 s->mntmt = le16toh(s->mntmt); 2143 s->mxtmt = le16toh(s->mxtmt); 2144 s->sanicap = le32toh(s->sanicap); 2145 s->hmminds = le32toh(s->hmminds); 2146 s->hmmaxd = le16toh(s->hmmaxd); 2147 s->nsetidmax = le16toh(s->nsetidmax); 2148 s->endgidmax = le16toh(s->endgidmax); 2149 s->anagrpmax = le32toh(s->anagrpmax); 2150 s->nanagrpid = le32toh(s->nanagrpid); 2151 s->pels = le32toh(s->pels); 2152 s->maxcmd = le16toh(s->maxcmd); 2153 s->nn = le32toh(s->nn); 2154 s->oncs = le16toh(s->oncs); 2155 s->fuses = le16toh(s->fuses); 2156 s->awun = le16toh(s->awun); 2157 s->awupf = le16toh(s->awupf); 2158 s->acwu = le16toh(s->acwu); 2159 s->sgls = le32toh(s->sgls); 2160 s->mnan = le32toh(s->mnan); 2161 s->ioccsz = le32toh(s->ioccsz); 2162 s->iorcsz = le32toh(s->iorcsz); 2163 s->icdoff = le16toh(s->icdoff); 2164 s->ofcs = le16toh(s->ofcs); 2165 for (i = 0; i < 32; i++) 2166 nvme_power_state_swapbytes(&s->power_state[i]); 2167 #endif 2168 } 2169 2170 static inline 2171 void nvme_namespace_data_swapbytes(struct nvme_namespace_data *s __unused) 2172 { 2173 #if _BYTE_ORDER != _LITTLE_ENDIAN 2174 s->nsze = le64toh(s->nsze); 2175 s->ncap = le64toh(s->ncap); 2176 s->nuse = le64toh(s->nuse); 2177 s->nawun = le16toh(s->nawun); 2178 s->nawupf = le16toh(s->nawupf); 2179 s->nacwu = le16toh(s->nacwu); 2180 s->nabsn = le16toh(s->nabsn); 2181 s->nabo = le16toh(s->nabo); 2182 s->nabspf = le16toh(s->nabspf); 2183 s->noiob = le16toh(s->noiob); 2184 s->npwg = le16toh(s->npwg); 2185 s->npwa = le16toh(s->npwa); 2186 s->npdg = le16toh(s->npdg); 2187 s->npda = le16toh(s->npda); 2188 s->nows = le16toh(s->nows); 2189 s->anagrpid = le32toh(s->anagrpid); 2190 s->nvmsetid = le16toh(s->nvmsetid); 2191 s->endgid = le16toh(s->endgid); 2192 for (unsigned int i = 0; i < nitems(s->lbaf); i++) 2193 s->lbaf[i] = le32toh(s->lbaf[i]); 2194 #endif 2195 } 2196 2197 static inline 2198 void nvme_error_information_entry_swapbytes( 2199 struct nvme_error_information_entry *s __unused) 2200 { 2201 #if _BYTE_ORDER != _LITTLE_ENDIAN 2202 2203 s->error_count = le64toh(s->error_count); 2204 s->sqid = le16toh(s->sqid); 2205 s->cid = le16toh(s->cid); 2206 s->status = le16toh(s->status); 2207 s->error_location = le16toh(s->error_location); 2208 s->lba = le64toh(s->lba); 2209 s->nsid = le32toh(s->nsid); 2210 s->csi = le64toh(s->csi); 2211 s->ttsi = le16toh(s->ttsi); 2212 #endif 2213 } 2214 2215 static inline 2216 void nvme_le128toh(void *p __unused) 2217 { 2218 #if _BYTE_ORDER != _LITTLE_ENDIAN 2219 /* Swap 16 bytes in place */ 2220 char *tmp = (char*)p; 2221 char b; 2222 int i; 2223 for (i = 0; i < 8; i++) { 2224 b = tmp[i]; 2225 tmp[i] = tmp[15-i]; 2226 tmp[15-i] = b; 2227 } 2228 #endif 2229 } 2230 2231 static inline 2232 void nvme_health_information_page_swapbytes( 2233 struct nvme_health_information_page *s __unused) 2234 { 2235 #if _BYTE_ORDER != _LITTLE_ENDIAN 2236 int i; 2237 2238 s->temperature = le16toh(s->temperature); 2239 nvme_le128toh((void *)s->data_units_read); 2240 nvme_le128toh((void *)s->data_units_written); 2241 nvme_le128toh((void *)s->host_read_commands); 2242 nvme_le128toh((void *)s->host_write_commands); 2243 nvme_le128toh((void *)s->controller_busy_time); 2244 nvme_le128toh((void *)s->power_cycles); 2245 nvme_le128toh((void *)s->power_on_hours); 2246 nvme_le128toh((void *)s->unsafe_shutdowns); 2247 nvme_le128toh((void *)s->media_errors); 2248 nvme_le128toh((void *)s->num_error_info_log_entries); 2249 s->warning_temp_time = le32toh(s->warning_temp_time); 2250 s->error_temp_time = le32toh(s->error_temp_time); 2251 for (i = 0; i < 8; i++) 2252 s->temp_sensor[i] = le16toh(s->temp_sensor[i]); 2253 s->tmt1tc = le32toh(s->tmt1tc); 2254 s->tmt2tc = le32toh(s->tmt2tc); 2255 s->ttftmt1 = le32toh(s->ttftmt1); 2256 s->ttftmt2 = le32toh(s->ttftmt2); 2257 #endif 2258 } 2259 2260 static inline 2261 void nvme_ns_list_swapbytes(struct nvme_ns_list *s __unused) 2262 { 2263 #if _BYTE_ORDER != _LITTLE_ENDIAN 2264 int i; 2265 2266 for (i = 0; i < 1024; i++) 2267 s->ns[i] = le32toh(s->ns[i]); 2268 #endif 2269 } 2270 2271 static inline 2272 void nvme_command_effects_page_swapbytes( 2273 struct nvme_command_effects_page *s __unused) 2274 { 2275 #if _BYTE_ORDER != _LITTLE_ENDIAN 2276 int i; 2277 2278 for (i = 0; i < 256; i++) 2279 s->acs[i] = le32toh(s->acs[i]); 2280 for (i = 0; i < 256; i++) 2281 s->iocs[i] = le32toh(s->iocs[i]); 2282 #endif 2283 } 2284 2285 static inline 2286 void nvme_res_notification_page_swapbytes( 2287 struct nvme_res_notification_page *s __unused) 2288 { 2289 #if _BYTE_ORDER != _LITTLE_ENDIAN 2290 s->log_page_count = le64toh(s->log_page_count); 2291 s->nsid = le32toh(s->nsid); 2292 #endif 2293 } 2294 2295 static inline 2296 void nvme_sanitize_status_page_swapbytes( 2297 struct nvme_sanitize_status_page *s __unused) 2298 { 2299 #if _BYTE_ORDER != _LITTLE_ENDIAN 2300 s->sprog = le16toh(s->sprog); 2301 s->sstat = le16toh(s->sstat); 2302 s->scdw10 = le32toh(s->scdw10); 2303 s->etfo = le32toh(s->etfo); 2304 s->etfbe = le32toh(s->etfbe); 2305 s->etfce = le32toh(s->etfce); 2306 s->etfownd = le32toh(s->etfownd); 2307 s->etfbewnd = le32toh(s->etfbewnd); 2308 s->etfcewnd = le32toh(s->etfcewnd); 2309 #endif 2310 } 2311 2312 static inline 2313 void nvme_resv_status_swapbytes(struct nvme_resv_status *s __unused, 2314 size_t size __unused) 2315 { 2316 #if _BYTE_ORDER != _LITTLE_ENDIAN 2317 size_t i, n; 2318 2319 s->gen = le32toh(s->gen); 2320 n = (s->regctl[1] << 8) | s->regctl[0]; 2321 n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0])); 2322 for (i = 0; i < n; i++) { 2323 s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id); 2324 s->ctrlr[i].hostid = le64toh(s->ctrlr[i].hostid); 2325 s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey); 2326 } 2327 #endif 2328 } 2329 2330 static inline 2331 void nvme_resv_status_ext_swapbytes(struct nvme_resv_status_ext *s __unused, 2332 size_t size __unused) 2333 { 2334 #if _BYTE_ORDER != _LITTLE_ENDIAN 2335 size_t i, n; 2336 2337 s->gen = le32toh(s->gen); 2338 n = (s->regctl[1] << 8) | s->regctl[0]; 2339 n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0])); 2340 for (i = 0; i < n; i++) { 2341 s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id); 2342 s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey); 2343 nvme_le128toh((void *)s->ctrlr[i].hostid); 2344 } 2345 #endif 2346 } 2347 2348 static inline void 2349 nvme_device_self_test_swapbytes(struct nvme_device_self_test_page *s __unused) 2350 { 2351 #if _BYTE_ORDER != _LITTLE_ENDIAN 2352 uint8_t *tmp; 2353 uint32_t r, i; 2354 uint8_t b; 2355 2356 for (r = 0; r < 20; r++) { 2357 s->result[r].poh = le64toh(s->result[r].poh); 2358 s->result[r].nsid = le32toh(s->result[r].nsid); 2359 /* Unaligned 64-bit loads fail on some architectures */ 2360 tmp = s->result[r].failing_lba; 2361 for (i = 0; i < 4; i++) { 2362 b = tmp[i]; 2363 tmp[i] = tmp[7-i]; 2364 tmp[7-i] = b; 2365 } 2366 } 2367 #endif 2368 } 2369 2370 static inline void 2371 nvme_discovery_log_entry_swapbytes(struct nvme_discovery_log_entry *s __unused) 2372 { 2373 #if _BYTE_ORDER != _LITTLE_ENDIAN 2374 s->portid = le16toh(s->portid); 2375 s->cntlid = le16toh(s->cntlid); 2376 s->aqsz = le16toh(s->aqsz); 2377 if (s->trtype == 0x01 /* RDMA */) { 2378 s->tsas.rdma.rdma_pkey = le16toh(s->tsas.rdma.rdma_pkey); 2379 } 2380 #endif 2381 } 2382 2383 static inline void 2384 nvme_discovery_log_swapbytes(struct nvme_discovery_log *s __unused) 2385 { 2386 #if _BYTE_ORDER != _LITTLE_ENDIAN 2387 s->genctr = le64toh(s->genctr); 2388 s->numrec = le64toh(s->numrec); 2389 s->recfmt = le16toh(s->recfmt); 2390 #endif 2391 } 2392 #endif /* __NVME_H__ */ 2393