xref: /freebsd/sys/dev/mvs/mvs.c (revision 97fd3ac63ff137a156161c20f4bc8974ad9d0e3f)
1dd48af36SAlexander Motin /*-
2dd48af36SAlexander Motin  * Copyright (c) 2010 Alexander Motin <mav@FreeBSD.org>
3dd48af36SAlexander Motin  * All rights reserved.
4dd48af36SAlexander Motin  *
5dd48af36SAlexander Motin  * Redistribution and use in source and binary forms, with or without
6dd48af36SAlexander Motin  * modification, are permitted provided that the following conditions
7dd48af36SAlexander Motin  * are met:
8dd48af36SAlexander Motin  * 1. Redistributions of source code must retain the above copyright
9dd48af36SAlexander Motin  *    notice, this list of conditions and the following disclaimer,
10dd48af36SAlexander Motin  *    without modification, immediately at the beginning of the file.
11dd48af36SAlexander Motin  * 2. Redistributions in binary form must reproduce the above copyright
12dd48af36SAlexander Motin  *    notice, this list of conditions and the following disclaimer in the
13dd48af36SAlexander Motin  *    documentation and/or other materials provided with the distribution.
14dd48af36SAlexander Motin  *
15dd48af36SAlexander Motin  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16dd48af36SAlexander Motin  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17dd48af36SAlexander Motin  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18dd48af36SAlexander Motin  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19dd48af36SAlexander Motin  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20dd48af36SAlexander Motin  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21dd48af36SAlexander Motin  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22dd48af36SAlexander Motin  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23dd48af36SAlexander Motin  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24dd48af36SAlexander Motin  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25dd48af36SAlexander Motin  */
26dd48af36SAlexander Motin 
27dd48af36SAlexander Motin #include <sys/cdefs.h>
28dd48af36SAlexander Motin __FBSDID("$FreeBSD$");
29dd48af36SAlexander Motin 
30dd48af36SAlexander Motin #include <sys/param.h>
31dd48af36SAlexander Motin #include <sys/module.h>
32dd48af36SAlexander Motin #include <sys/systm.h>
33dd48af36SAlexander Motin #include <sys/kernel.h>
34dd48af36SAlexander Motin #include <sys/ata.h>
35dd48af36SAlexander Motin #include <sys/bus.h>
36dd48af36SAlexander Motin #include <sys/endian.h>
37dd48af36SAlexander Motin #include <sys/malloc.h>
38dd48af36SAlexander Motin #include <sys/lock.h>
39dd48af36SAlexander Motin #include <sys/mutex.h>
40dd48af36SAlexander Motin #include <vm/uma.h>
41dd48af36SAlexander Motin #include <machine/stdarg.h>
42dd48af36SAlexander Motin #include <machine/resource.h>
43dd48af36SAlexander Motin #include <machine/bus.h>
44dd48af36SAlexander Motin #include <sys/rman.h>
458edcf694SAlexander Motin #include <dev/pci/pcivar.h>
46dd48af36SAlexander Motin #include "mvs.h"
47dd48af36SAlexander Motin 
48dd48af36SAlexander Motin #include <cam/cam.h>
49dd48af36SAlexander Motin #include <cam/cam_ccb.h>
50dd48af36SAlexander Motin #include <cam/cam_sim.h>
51dd48af36SAlexander Motin #include <cam/cam_xpt_sim.h>
52dd48af36SAlexander Motin #include <cam/cam_debug.h>
53dd48af36SAlexander Motin 
54dd48af36SAlexander Motin /* local prototypes */
55243e0fb9SAlexander Motin static int mvs_ch_init(device_t dev);
56243e0fb9SAlexander Motin static int mvs_ch_deinit(device_t dev);
57dd48af36SAlexander Motin static int mvs_ch_suspend(device_t dev);
58dd48af36SAlexander Motin static int mvs_ch_resume(device_t dev);
59dd48af36SAlexander Motin static void mvs_dmainit(device_t dev);
60c0609c54SAlexander Motin static void mvs_dmasetupc_cb(void *xsc,
61c0609c54SAlexander Motin 	bus_dma_segment_t *segs, int nsegs, int error);
62dd48af36SAlexander Motin static void mvs_dmafini(device_t dev);
63dd48af36SAlexander Motin static void mvs_slotsalloc(device_t dev);
64dd48af36SAlexander Motin static void mvs_slotsfree(device_t dev);
65dd48af36SAlexander Motin static void mvs_setup_edma_queues(device_t dev);
66dd48af36SAlexander Motin static void mvs_set_edma_mode(device_t dev, enum mvs_edma_mode mode);
67dd48af36SAlexander Motin static void mvs_ch_pm(void *arg);
68dd48af36SAlexander Motin static void mvs_ch_intr_locked(void *data);
69dd48af36SAlexander Motin static void mvs_ch_intr(void *data);
70dd48af36SAlexander Motin static void mvs_reset(device_t dev);
71dd48af36SAlexander Motin static void mvs_softreset(device_t dev, union ccb *ccb);
72dd48af36SAlexander Motin 
73dd48af36SAlexander Motin static int mvs_sata_connect(struct mvs_channel *ch);
74dd48af36SAlexander Motin static int mvs_sata_phy_reset(device_t dev);
75dd48af36SAlexander Motin static int mvs_wait(device_t dev, u_int s, u_int c, int t);
76dd48af36SAlexander Motin static void mvs_tfd_read(device_t dev, union ccb *ccb);
77dd48af36SAlexander Motin static void mvs_tfd_write(device_t dev, union ccb *ccb);
78dd48af36SAlexander Motin static void mvs_legacy_intr(device_t dev);
79dd48af36SAlexander Motin static void mvs_crbq_intr(device_t dev);
80dd48af36SAlexander Motin static void mvs_begin_transaction(device_t dev, union ccb *ccb);
81dd48af36SAlexander Motin static void mvs_legacy_execute_transaction(struct mvs_slot *slot);
82dd48af36SAlexander Motin static void mvs_timeout(struct mvs_slot *slot);
83c0609c54SAlexander Motin static void mvs_dmasetprd(void *arg,
84c0609c54SAlexander Motin 	bus_dma_segment_t *segs, int nsegs, int error);
85dd48af36SAlexander Motin static void mvs_requeue_frozen(device_t dev);
86dd48af36SAlexander Motin static void mvs_execute_transaction(struct mvs_slot *slot);
87dd48af36SAlexander Motin static void mvs_end_transaction(struct mvs_slot *slot, enum mvs_err_type et);
88dd48af36SAlexander Motin 
89*97fd3ac6SAlexander Motin static void mvs_issue_recovery(device_t dev);
90dd48af36SAlexander Motin static void mvs_process_read_log(device_t dev, union ccb *ccb);
91*97fd3ac6SAlexander Motin static void mvs_process_request_sense(device_t dev, union ccb *ccb);
92dd48af36SAlexander Motin 
93dd48af36SAlexander Motin static void mvsaction(struct cam_sim *sim, union ccb *ccb);
94dd48af36SAlexander Motin static void mvspoll(struct cam_sim *sim);
95dd48af36SAlexander Motin 
96dd48af36SAlexander Motin MALLOC_DEFINE(M_MVS, "MVS driver", "MVS driver data buffers");
97dd48af36SAlexander Motin 
98*97fd3ac6SAlexander Motin #define recovery_type		spriv_field0
99*97fd3ac6SAlexander Motin #define RECOVERY_NONE		0
100*97fd3ac6SAlexander Motin #define RECOVERY_READ_LOG	1
101*97fd3ac6SAlexander Motin #define RECOVERY_REQUEST_SENSE	2
102*97fd3ac6SAlexander Motin #define recovery_slot		spriv_field1
103*97fd3ac6SAlexander Motin 
104dd48af36SAlexander Motin static int
105dd48af36SAlexander Motin mvs_ch_probe(device_t dev)
106dd48af36SAlexander Motin {
107dd48af36SAlexander Motin 
108dd48af36SAlexander Motin 	device_set_desc_copy(dev, "Marvell SATA channel");
109dd48af36SAlexander Motin 	return (0);
110dd48af36SAlexander Motin }
111dd48af36SAlexander Motin 
112dd48af36SAlexander Motin static int
113dd48af36SAlexander Motin mvs_ch_attach(device_t dev)
114dd48af36SAlexander Motin {
115dd48af36SAlexander Motin 	struct mvs_controller *ctlr = device_get_softc(device_get_parent(dev));
116dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
117dd48af36SAlexander Motin 	struct cam_devq *devq;
118dd48af36SAlexander Motin 	int rid, error, i, sata_rev = 0;
119dd48af36SAlexander Motin 
120dd48af36SAlexander Motin 	ch->dev = dev;
121dd48af36SAlexander Motin 	ch->unit = (intptr_t)device_get_ivars(dev);
122dd48af36SAlexander Motin 	ch->quirks = ctlr->quirks;
123dd48af36SAlexander Motin 	mtx_init(&ch->mtx, "MVS channel lock", NULL, MTX_DEF);
124dd48af36SAlexander Motin 	resource_int_value(device_get_name(dev),
125dd48af36SAlexander Motin 	    device_get_unit(dev), "pm_level", &ch->pm_level);
126dd48af36SAlexander Motin 	if (ch->pm_level > 3)
127dd48af36SAlexander Motin 		callout_init_mtx(&ch->pm_timer, &ch->mtx, 0);
128dd48af36SAlexander Motin 	resource_int_value(device_get_name(dev),
129dd48af36SAlexander Motin 	    device_get_unit(dev), "sata_rev", &sata_rev);
130dd48af36SAlexander Motin 	for (i = 0; i < 16; i++) {
131dd48af36SAlexander Motin 		ch->user[i].revision = sata_rev;
132dd48af36SAlexander Motin 		ch->user[i].mode = 0;
133dd48af36SAlexander Motin 		ch->user[i].bytecount = (ch->quirks & MVS_Q_GENIIE) ? 8192 : 2048;
134dd48af36SAlexander Motin 		ch->user[i].tags = MVS_MAX_SLOTS;
135dd48af36SAlexander Motin 		ch->curr[i] = ch->user[i];
136dd48af36SAlexander Motin 		if (ch->pm_level) {
137dd48af36SAlexander Motin 			ch->user[i].caps = CTS_SATA_CAPS_H_PMREQ |
138dd48af36SAlexander Motin 			    CTS_SATA_CAPS_H_APST |
139dd48af36SAlexander Motin 			    CTS_SATA_CAPS_D_PMREQ | CTS_SATA_CAPS_D_APST;
140dd48af36SAlexander Motin 		}
141dd48af36SAlexander Motin 	}
142dd48af36SAlexander Motin 	rid = ch->unit;
143dd48af36SAlexander Motin 	if (!(ch->r_mem = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
144dd48af36SAlexander Motin 	    &rid, RF_ACTIVE)))
145dd48af36SAlexander Motin 		return (ENXIO);
146dd48af36SAlexander Motin 	mvs_dmainit(dev);
147dd48af36SAlexander Motin 	mvs_slotsalloc(dev);
148243e0fb9SAlexander Motin 	mvs_ch_init(dev);
149dd48af36SAlexander Motin 	mtx_lock(&ch->mtx);
150dd48af36SAlexander Motin 	rid = ATA_IRQ_RID;
151dd48af36SAlexander Motin 	if (!(ch->r_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ,
152dd48af36SAlexander Motin 	    &rid, RF_SHAREABLE | RF_ACTIVE))) {
153dd48af36SAlexander Motin 		device_printf(dev, "Unable to map interrupt\n");
154dd48af36SAlexander Motin 		error = ENXIO;
155dd48af36SAlexander Motin 		goto err0;
156dd48af36SAlexander Motin 	}
157dd48af36SAlexander Motin 	if ((bus_setup_intr(dev, ch->r_irq, ATA_INTR_FLAGS, NULL,
158dd48af36SAlexander Motin 	    mvs_ch_intr_locked, dev, &ch->ih))) {
159dd48af36SAlexander Motin 		device_printf(dev, "Unable to setup interrupt\n");
160dd48af36SAlexander Motin 		error = ENXIO;
161dd48af36SAlexander Motin 		goto err1;
162dd48af36SAlexander Motin 	}
163dd48af36SAlexander Motin 	/* Create the device queue for our SIM. */
164dd48af36SAlexander Motin 	devq = cam_simq_alloc(MVS_MAX_SLOTS - 1);
165dd48af36SAlexander Motin 	if (devq == NULL) {
166dd48af36SAlexander Motin 		device_printf(dev, "Unable to allocate simq\n");
167dd48af36SAlexander Motin 		error = ENOMEM;
168dd48af36SAlexander Motin 		goto err1;
169dd48af36SAlexander Motin 	}
170dd48af36SAlexander Motin 	/* Construct SIM entry */
171dd48af36SAlexander Motin 	ch->sim = cam_sim_alloc(mvsaction, mvspoll, "mvsch", ch,
172dd48af36SAlexander Motin 	    device_get_unit(dev), &ch->mtx,
173dd48af36SAlexander Motin 	    2, (ch->quirks & MVS_Q_GENI) ? 0 : MVS_MAX_SLOTS - 1,
174dd48af36SAlexander Motin 	    devq);
175dd48af36SAlexander Motin 	if (ch->sim == NULL) {
176dd48af36SAlexander Motin 		cam_simq_free(devq);
177dd48af36SAlexander Motin 		device_printf(dev, "unable to allocate sim\n");
178dd48af36SAlexander Motin 		error = ENOMEM;
179dd48af36SAlexander Motin 		goto err1;
180dd48af36SAlexander Motin 	}
181dd48af36SAlexander Motin 	if (xpt_bus_register(ch->sim, dev, 0) != CAM_SUCCESS) {
182dd48af36SAlexander Motin 		device_printf(dev, "unable to register xpt bus\n");
183dd48af36SAlexander Motin 		error = ENXIO;
184dd48af36SAlexander Motin 		goto err2;
185dd48af36SAlexander Motin 	}
186dd48af36SAlexander Motin 	if (xpt_create_path(&ch->path, /*periph*/NULL, cam_sim_path(ch->sim),
187dd48af36SAlexander Motin 	    CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
188dd48af36SAlexander Motin 		device_printf(dev, "unable to create path\n");
189dd48af36SAlexander Motin 		error = ENXIO;
190dd48af36SAlexander Motin 		goto err3;
191dd48af36SAlexander Motin 	}
192dd48af36SAlexander Motin 	if (ch->pm_level > 3) {
193dd48af36SAlexander Motin 		callout_reset(&ch->pm_timer,
194dd48af36SAlexander Motin 		    (ch->pm_level == 4) ? hz / 1000 : hz / 8,
195dd48af36SAlexander Motin 		    mvs_ch_pm, dev);
196dd48af36SAlexander Motin 	}
197dd48af36SAlexander Motin 	mtx_unlock(&ch->mtx);
198dd48af36SAlexander Motin 	return (0);
199dd48af36SAlexander Motin 
200dd48af36SAlexander Motin err3:
201dd48af36SAlexander Motin 	xpt_bus_deregister(cam_sim_path(ch->sim));
202dd48af36SAlexander Motin err2:
203dd48af36SAlexander Motin 	cam_sim_free(ch->sim, /*free_devq*/TRUE);
204dd48af36SAlexander Motin err1:
205dd48af36SAlexander Motin 	bus_release_resource(dev, SYS_RES_IRQ, ATA_IRQ_RID, ch->r_irq);
206dd48af36SAlexander Motin err0:
207dd48af36SAlexander Motin 	bus_release_resource(dev, SYS_RES_MEMORY, ch->unit, ch->r_mem);
208dd48af36SAlexander Motin 	mtx_unlock(&ch->mtx);
209dd48af36SAlexander Motin 	mtx_destroy(&ch->mtx);
210dd48af36SAlexander Motin 	return (error);
211dd48af36SAlexander Motin }
212dd48af36SAlexander Motin 
213dd48af36SAlexander Motin static int
214dd48af36SAlexander Motin mvs_ch_detach(device_t dev)
215dd48af36SAlexander Motin {
216dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
217dd48af36SAlexander Motin 
218dd48af36SAlexander Motin 	mtx_lock(&ch->mtx);
219dd48af36SAlexander Motin 	xpt_async(AC_LOST_DEVICE, ch->path, NULL);
220dd48af36SAlexander Motin 	xpt_free_path(ch->path);
221dd48af36SAlexander Motin 	xpt_bus_deregister(cam_sim_path(ch->sim));
222dd48af36SAlexander Motin 	cam_sim_free(ch->sim, /*free_devq*/TRUE);
223dd48af36SAlexander Motin 	mtx_unlock(&ch->mtx);
224dd48af36SAlexander Motin 
225dd48af36SAlexander Motin 	if (ch->pm_level > 3)
226dd48af36SAlexander Motin 		callout_drain(&ch->pm_timer);
227dd48af36SAlexander Motin 	bus_teardown_intr(dev, ch->r_irq, ch->ih);
228dd48af36SAlexander Motin 	bus_release_resource(dev, SYS_RES_IRQ, ATA_IRQ_RID, ch->r_irq);
229dd48af36SAlexander Motin 
230243e0fb9SAlexander Motin 	mvs_ch_deinit(dev);
231dd48af36SAlexander Motin 	mvs_slotsfree(dev);
232dd48af36SAlexander Motin 	mvs_dmafini(dev);
233dd48af36SAlexander Motin 
234dd48af36SAlexander Motin 	bus_release_resource(dev, SYS_RES_MEMORY, ch->unit, ch->r_mem);
235dd48af36SAlexander Motin 	mtx_destroy(&ch->mtx);
236dd48af36SAlexander Motin 	return (0);
237dd48af36SAlexander Motin }
238dd48af36SAlexander Motin 
239dd48af36SAlexander Motin static int
240243e0fb9SAlexander Motin mvs_ch_init(device_t dev)
241dd48af36SAlexander Motin {
242dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
243dd48af36SAlexander Motin 	uint32_t reg;
244dd48af36SAlexander Motin 
245dd48af36SAlexander Motin 	/* Disable port interrupts */
246dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_IEM, 0);
247dd48af36SAlexander Motin 	/* Stop EDMA */
248dd48af36SAlexander Motin 	ch->curr_mode = MVS_EDMA_UNKNOWN;
249dd48af36SAlexander Motin 	mvs_set_edma_mode(dev, MVS_EDMA_OFF);
250dd48af36SAlexander Motin 	/* Clear and configure FIS interrupts. */
251dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_FISIC, 0);
252dd48af36SAlexander Motin 	reg = ATA_INL(ch->r_mem, SATA_FISC);
253dd48af36SAlexander Motin 	reg |= SATA_FISC_FISWAIT4HOSTRDYEN_B1;
254dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_FISC, reg);
255dd48af36SAlexander Motin 	reg = ATA_INL(ch->r_mem, SATA_FISIM);
256dd48af36SAlexander Motin 	reg |= SATA_FISC_FISWAIT4HOSTRDYEN_B1;
257dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_FISC, reg);
258dd48af36SAlexander Motin 	/* Clear SATA error register. */
259dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_SE, 0xffffffff);
260dd48af36SAlexander Motin 	/* Clear any outstanding error interrupts. */
261dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_IEC, 0);
262dd48af36SAlexander Motin 	/* Unmask all error interrupts */
263dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_IEM, ~EDMA_IE_TRANSIENT);
264dd48af36SAlexander Motin 	return (0);
265dd48af36SAlexander Motin }
266dd48af36SAlexander Motin 
267243e0fb9SAlexander Motin static int
268243e0fb9SAlexander Motin mvs_ch_deinit(device_t dev)
269243e0fb9SAlexander Motin {
270243e0fb9SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
271243e0fb9SAlexander Motin 
272243e0fb9SAlexander Motin 	/* Stop EDMA */
273243e0fb9SAlexander Motin 	mvs_set_edma_mode(dev, MVS_EDMA_OFF);
274243e0fb9SAlexander Motin 	/* Disable port interrupts. */
275243e0fb9SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_IEM, 0);
276243e0fb9SAlexander Motin 	return (0);
277243e0fb9SAlexander Motin }
278243e0fb9SAlexander Motin 
279243e0fb9SAlexander Motin static int
280243e0fb9SAlexander Motin mvs_ch_suspend(device_t dev)
281243e0fb9SAlexander Motin {
282243e0fb9SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
283243e0fb9SAlexander Motin 
284243e0fb9SAlexander Motin 	mtx_lock(&ch->mtx);
285243e0fb9SAlexander Motin 	xpt_freeze_simq(ch->sim, 1);
286243e0fb9SAlexander Motin 	while (ch->oslots)
287243e0fb9SAlexander Motin 		msleep(ch, &ch->mtx, PRIBIO, "mvssusp", hz/100);
288243e0fb9SAlexander Motin 	mvs_ch_deinit(dev);
289243e0fb9SAlexander Motin 	mtx_unlock(&ch->mtx);
290243e0fb9SAlexander Motin 	return (0);
291243e0fb9SAlexander Motin }
292243e0fb9SAlexander Motin 
293243e0fb9SAlexander Motin static int
294243e0fb9SAlexander Motin mvs_ch_resume(device_t dev)
295243e0fb9SAlexander Motin {
296243e0fb9SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
297243e0fb9SAlexander Motin 
298243e0fb9SAlexander Motin 	mtx_lock(&ch->mtx);
299243e0fb9SAlexander Motin 	mvs_ch_init(dev);
300243e0fb9SAlexander Motin 	mvs_reset(dev);
301243e0fb9SAlexander Motin 	xpt_release_simq(ch->sim, TRUE);
302243e0fb9SAlexander Motin 	mtx_unlock(&ch->mtx);
303243e0fb9SAlexander Motin 	return (0);
304243e0fb9SAlexander Motin }
305243e0fb9SAlexander Motin 
306dd48af36SAlexander Motin struct mvs_dc_cb_args {
307dd48af36SAlexander Motin 	bus_addr_t maddr;
308dd48af36SAlexander Motin 	int error;
309dd48af36SAlexander Motin };
310dd48af36SAlexander Motin 
311dd48af36SAlexander Motin static void
312dd48af36SAlexander Motin mvs_dmainit(device_t dev)
313dd48af36SAlexander Motin {
314dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
315dd48af36SAlexander Motin 	struct mvs_dc_cb_args dcba;
316dd48af36SAlexander Motin 
317dd48af36SAlexander Motin 	/* EDMA command request area. */
318dd48af36SAlexander Motin 	if (bus_dma_tag_create(bus_get_dma_tag(dev), 1024, 0,
319dd48af36SAlexander Motin 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
320dd48af36SAlexander Motin 	    NULL, NULL, MVS_WORKRQ_SIZE, 1, MVS_WORKRQ_SIZE,
321dd48af36SAlexander Motin 	    0, NULL, NULL, &ch->dma.workrq_tag))
322dd48af36SAlexander Motin 		goto error;
323dd48af36SAlexander Motin 	if (bus_dmamem_alloc(ch->dma.workrq_tag, (void **)&ch->dma.workrq, 0,
324dd48af36SAlexander Motin 	    &ch->dma.workrq_map))
325dd48af36SAlexander Motin 		goto error;
326c0609c54SAlexander Motin 	if (bus_dmamap_load(ch->dma.workrq_tag, ch->dma.workrq_map,
327c0609c54SAlexander Motin 	    ch->dma.workrq, MVS_WORKRQ_SIZE, mvs_dmasetupc_cb, &dcba, 0) ||
328c0609c54SAlexander Motin 	    dcba.error) {
329c0609c54SAlexander Motin 		bus_dmamem_free(ch->dma.workrq_tag,
330c0609c54SAlexander Motin 		    ch->dma.workrq, ch->dma.workrq_map);
331dd48af36SAlexander Motin 		goto error;
332dd48af36SAlexander Motin 	}
333dd48af36SAlexander Motin 	ch->dma.workrq_bus = dcba.maddr;
334dd48af36SAlexander Motin 	/* EDMA command response area. */
335dd48af36SAlexander Motin 	if (bus_dma_tag_create(bus_get_dma_tag(dev), 256, 0,
336dd48af36SAlexander Motin 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
337dd48af36SAlexander Motin 	    NULL, NULL, MVS_WORKRP_SIZE, 1, MVS_WORKRP_SIZE,
338dd48af36SAlexander Motin 	    0, NULL, NULL, &ch->dma.workrp_tag))
339dd48af36SAlexander Motin 		goto error;
340dd48af36SAlexander Motin 	if (bus_dmamem_alloc(ch->dma.workrp_tag, (void **)&ch->dma.workrp, 0,
341dd48af36SAlexander Motin 	    &ch->dma.workrp_map))
342dd48af36SAlexander Motin 		goto error;
343c0609c54SAlexander Motin 	if (bus_dmamap_load(ch->dma.workrp_tag, ch->dma.workrp_map,
344c0609c54SAlexander Motin 	    ch->dma.workrp, MVS_WORKRP_SIZE, mvs_dmasetupc_cb, &dcba, 0) ||
345c0609c54SAlexander Motin 	    dcba.error) {
346c0609c54SAlexander Motin 		bus_dmamem_free(ch->dma.workrp_tag,
347c0609c54SAlexander Motin 		    ch->dma.workrp, ch->dma.workrp_map);
348dd48af36SAlexander Motin 		goto error;
349dd48af36SAlexander Motin 	}
350dd48af36SAlexander Motin 	ch->dma.workrp_bus = dcba.maddr;
351dd48af36SAlexander Motin 	/* Data area. */
352dd48af36SAlexander Motin 	if (bus_dma_tag_create(bus_get_dma_tag(dev), 2, MVS_EPRD_MAX,
353dd48af36SAlexander Motin 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
354dd48af36SAlexander Motin 	    NULL, NULL,
355dd48af36SAlexander Motin 	    MVS_SG_ENTRIES * PAGE_SIZE * MVS_MAX_SLOTS,
356dd48af36SAlexander Motin 	    MVS_SG_ENTRIES, MVS_EPRD_MAX,
357dd48af36SAlexander Motin 	    0, busdma_lock_mutex, &ch->mtx, &ch->dma.data_tag)) {
358dd48af36SAlexander Motin 		goto error;
359dd48af36SAlexander Motin 	}
360dd48af36SAlexander Motin 	return;
361dd48af36SAlexander Motin 
362dd48af36SAlexander Motin error:
363dd48af36SAlexander Motin 	device_printf(dev, "WARNING - DMA initialization failed\n");
364dd48af36SAlexander Motin 	mvs_dmafini(dev);
365dd48af36SAlexander Motin }
366dd48af36SAlexander Motin 
367dd48af36SAlexander Motin static void
368dd48af36SAlexander Motin mvs_dmasetupc_cb(void *xsc, bus_dma_segment_t *segs, int nsegs, int error)
369dd48af36SAlexander Motin {
370dd48af36SAlexander Motin 	struct mvs_dc_cb_args *dcba = (struct mvs_dc_cb_args *)xsc;
371dd48af36SAlexander Motin 
372dd48af36SAlexander Motin 	if (!(dcba->error = error))
373dd48af36SAlexander Motin 		dcba->maddr = segs[0].ds_addr;
374dd48af36SAlexander Motin }
375dd48af36SAlexander Motin 
376dd48af36SAlexander Motin static void
377dd48af36SAlexander Motin mvs_dmafini(device_t dev)
378dd48af36SAlexander Motin {
379dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
380dd48af36SAlexander Motin 
381dd48af36SAlexander Motin 	if (ch->dma.data_tag) {
382dd48af36SAlexander Motin 		bus_dma_tag_destroy(ch->dma.data_tag);
383dd48af36SAlexander Motin 		ch->dma.data_tag = NULL;
384dd48af36SAlexander Motin 	}
385dd48af36SAlexander Motin 	if (ch->dma.workrp_bus) {
386dd48af36SAlexander Motin 		bus_dmamap_unload(ch->dma.workrp_tag, ch->dma.workrp_map);
387c0609c54SAlexander Motin 		bus_dmamem_free(ch->dma.workrp_tag,
388c0609c54SAlexander Motin 		    ch->dma.workrp, ch->dma.workrp_map);
389dd48af36SAlexander Motin 		ch->dma.workrp_bus = 0;
390dd48af36SAlexander Motin 		ch->dma.workrp_map = NULL;
391dd48af36SAlexander Motin 		ch->dma.workrp = NULL;
392dd48af36SAlexander Motin 	}
393dd48af36SAlexander Motin 	if (ch->dma.workrp_tag) {
394dd48af36SAlexander Motin 		bus_dma_tag_destroy(ch->dma.workrp_tag);
395dd48af36SAlexander Motin 		ch->dma.workrp_tag = NULL;
396dd48af36SAlexander Motin 	}
397dd48af36SAlexander Motin 	if (ch->dma.workrq_bus) {
398dd48af36SAlexander Motin 		bus_dmamap_unload(ch->dma.workrq_tag, ch->dma.workrq_map);
399c0609c54SAlexander Motin 		bus_dmamem_free(ch->dma.workrq_tag,
400c0609c54SAlexander Motin 		    ch->dma.workrq, ch->dma.workrq_map);
401dd48af36SAlexander Motin 		ch->dma.workrq_bus = 0;
402dd48af36SAlexander Motin 		ch->dma.workrq_map = NULL;
403dd48af36SAlexander Motin 		ch->dma.workrq = NULL;
404dd48af36SAlexander Motin 	}
405dd48af36SAlexander Motin 	if (ch->dma.workrq_tag) {
406dd48af36SAlexander Motin 		bus_dma_tag_destroy(ch->dma.workrq_tag);
407dd48af36SAlexander Motin 		ch->dma.workrq_tag = NULL;
408dd48af36SAlexander Motin 	}
409dd48af36SAlexander Motin }
410dd48af36SAlexander Motin 
411dd48af36SAlexander Motin static void
412dd48af36SAlexander Motin mvs_slotsalloc(device_t dev)
413dd48af36SAlexander Motin {
414dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
415dd48af36SAlexander Motin 	int i;
416dd48af36SAlexander Motin 
417dd48af36SAlexander Motin 	/* Alloc and setup command/dma slots */
418dd48af36SAlexander Motin 	bzero(ch->slot, sizeof(ch->slot));
419dd48af36SAlexander Motin 	for (i = 0; i < MVS_MAX_SLOTS; i++) {
420dd48af36SAlexander Motin 		struct mvs_slot *slot = &ch->slot[i];
421dd48af36SAlexander Motin 
422dd48af36SAlexander Motin 		slot->dev = dev;
423dd48af36SAlexander Motin 		slot->slot = i;
424dd48af36SAlexander Motin 		slot->state = MVS_SLOT_EMPTY;
425dd48af36SAlexander Motin 		slot->ccb = NULL;
426dd48af36SAlexander Motin 		callout_init_mtx(&slot->timeout, &ch->mtx, 0);
427dd48af36SAlexander Motin 
428dd48af36SAlexander Motin 		if (bus_dmamap_create(ch->dma.data_tag, 0, &slot->dma.data_map))
429dd48af36SAlexander Motin 			device_printf(ch->dev, "FAILURE - create data_map\n");
430dd48af36SAlexander Motin 	}
431dd48af36SAlexander Motin }
432dd48af36SAlexander Motin 
433dd48af36SAlexander Motin static void
434dd48af36SAlexander Motin mvs_slotsfree(device_t dev)
435dd48af36SAlexander Motin {
436dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
437dd48af36SAlexander Motin 	int i;
438dd48af36SAlexander Motin 
439dd48af36SAlexander Motin 	/* Free all dma slots */
440dd48af36SAlexander Motin 	for (i = 0; i < MVS_MAX_SLOTS; i++) {
441dd48af36SAlexander Motin 		struct mvs_slot *slot = &ch->slot[i];
442dd48af36SAlexander Motin 
443dd48af36SAlexander Motin 		callout_drain(&slot->timeout);
444dd48af36SAlexander Motin 		if (slot->dma.data_map) {
445dd48af36SAlexander Motin 			bus_dmamap_destroy(ch->dma.data_tag, slot->dma.data_map);
446dd48af36SAlexander Motin 			slot->dma.data_map = NULL;
447dd48af36SAlexander Motin 		}
448dd48af36SAlexander Motin 	}
449dd48af36SAlexander Motin }
450dd48af36SAlexander Motin 
451dd48af36SAlexander Motin static void
452dd48af36SAlexander Motin mvs_setup_edma_queues(device_t dev)
453dd48af36SAlexander Motin {
454dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
455dd48af36SAlexander Motin 	uint64_t work;
456dd48af36SAlexander Motin 
457dd48af36SAlexander Motin 	/* Requests queue. */
458dd48af36SAlexander Motin 	work = ch->dma.workrq_bus;
459dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_REQQBAH, work >> 32);
460dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_REQQIP, work & 0xffffffff);
461dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_REQQOP, work & 0xffffffff);
462c0609c54SAlexander Motin 	bus_dmamap_sync(ch->dma.workrq_tag, ch->dma.workrq_map,
463c0609c54SAlexander Motin 	    BUS_DMASYNC_PREWRITE);
464dd48af36SAlexander Motin 	/* Reponses queue. */
4656c872350SAlexander Motin 	memset(ch->dma.workrp, 0xff, MVS_WORKRP_SIZE);
466dd48af36SAlexander Motin 	work = ch->dma.workrp_bus;
467dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_RESQBAH, work >> 32);
468dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_RESQIP, work & 0xffffffff);
469dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_RESQOP, work & 0xffffffff);
470c0609c54SAlexander Motin 	bus_dmamap_sync(ch->dma.workrp_tag, ch->dma.workrp_map,
471c0609c54SAlexander Motin 	    BUS_DMASYNC_PREREAD);
472dd48af36SAlexander Motin 	ch->out_idx = 0;
473dd48af36SAlexander Motin 	ch->in_idx = 0;
474dd48af36SAlexander Motin }
475dd48af36SAlexander Motin 
476dd48af36SAlexander Motin static void
477dd48af36SAlexander Motin mvs_set_edma_mode(device_t dev, enum mvs_edma_mode mode)
478dd48af36SAlexander Motin {
479dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
480dd48af36SAlexander Motin 	int timeout;
481dd48af36SAlexander Motin 	uint32_t ecfg, fcfg, hc, ltm, unkn;
482dd48af36SAlexander Motin 
483dd48af36SAlexander Motin 	if (mode == ch->curr_mode)
484dd48af36SAlexander Motin 		return;
485dd48af36SAlexander Motin 	/* If we are running, we should stop first. */
486dd48af36SAlexander Motin 	if (ch->curr_mode != MVS_EDMA_OFF) {
487dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, EDMA_CMD, EDMA_CMD_EDSEDMA);
488dd48af36SAlexander Motin 		timeout = 0;
489dd48af36SAlexander Motin 		while (ATA_INL(ch->r_mem, EDMA_CMD) & EDMA_CMD_EENEDMA) {
490dd48af36SAlexander Motin 			DELAY(1000);
491dd48af36SAlexander Motin 			if (timeout++ > 1000) {
492dd48af36SAlexander Motin 				device_printf(dev, "stopping EDMA engine failed\n");
493dd48af36SAlexander Motin 				break;
494dd48af36SAlexander Motin 			}
495dd48af36SAlexander Motin 		};
496dd48af36SAlexander Motin 	}
497dd48af36SAlexander Motin 	ch->curr_mode = mode;
498dd48af36SAlexander Motin 	ch->fbs_enabled = 0;
499dd48af36SAlexander Motin 	ch->fake_busy = 0;
500dd48af36SAlexander Motin 	/* Report mode to controller. Needed for correct CCC operation. */
501dd48af36SAlexander Motin 	MVS_EDMA(device_get_parent(dev), dev, mode);
502dd48af36SAlexander Motin 	/* Configure new mode. */
503dd48af36SAlexander Motin 	ecfg = EDMA_CFG_RESERVED | EDMA_CFG_RESERVED2 | EDMA_CFG_EHOSTQUEUECACHEEN;
504dd48af36SAlexander Motin 	if (ch->pm_present) {
505dd48af36SAlexander Motin 		ecfg |= EDMA_CFG_EMASKRXPM;
506dd48af36SAlexander Motin 		if (ch->quirks & MVS_Q_GENIIE) {
507dd48af36SAlexander Motin 			ecfg |= EDMA_CFG_EEDMAFBS;
508dd48af36SAlexander Motin 			ch->fbs_enabled = 1;
509dd48af36SAlexander Motin 		}
510dd48af36SAlexander Motin 	}
511dd48af36SAlexander Motin 	if (ch->quirks & MVS_Q_GENI)
512dd48af36SAlexander Motin 		ecfg |= EDMA_CFG_ERDBSZ;
513dd48af36SAlexander Motin 	else if (ch->quirks & MVS_Q_GENII)
514dd48af36SAlexander Motin 		ecfg |= EDMA_CFG_ERDBSZEXT | EDMA_CFG_EWRBUFFERLEN;
515dd48af36SAlexander Motin 	if (ch->quirks & MVS_Q_CT)
516dd48af36SAlexander Motin 		ecfg |= EDMA_CFG_ECUTTHROUGHEN;
517dd48af36SAlexander Motin 	if (mode != MVS_EDMA_OFF)
518dd48af36SAlexander Motin 		ecfg |= EDMA_CFG_EEARLYCOMPLETIONEN;
519dd48af36SAlexander Motin 	if (mode == MVS_EDMA_QUEUED)
520dd48af36SAlexander Motin 		ecfg |= EDMA_CFG_EQUE;
521dd48af36SAlexander Motin 	else if (mode == MVS_EDMA_NCQ)
522dd48af36SAlexander Motin 		ecfg |= EDMA_CFG_ESATANATVCMDQUE;
523dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_CFG, ecfg);
524dd48af36SAlexander Motin 	mvs_setup_edma_queues(dev);
525dd48af36SAlexander Motin 	if (ch->quirks & MVS_Q_GENIIE) {
526dd48af36SAlexander Motin 		/* Configure FBS-related registers */
527dd48af36SAlexander Motin 		fcfg = ATA_INL(ch->r_mem, SATA_FISC);
528dd48af36SAlexander Motin 		ltm = ATA_INL(ch->r_mem, SATA_LTM);
529dd48af36SAlexander Motin 		hc = ATA_INL(ch->r_mem, EDMA_HC);
530dd48af36SAlexander Motin 		if (ch->fbs_enabled) {
531dd48af36SAlexander Motin 			fcfg |= SATA_FISC_FISDMAACTIVATESYNCRESP;
532dd48af36SAlexander Motin 			if (mode == MVS_EDMA_NCQ) {
533dd48af36SAlexander Motin 				fcfg &= ~SATA_FISC_FISWAIT4HOSTRDYEN_B0;
534dd48af36SAlexander Motin 				hc &= ~EDMA_IE_EDEVERR;
535dd48af36SAlexander Motin 			} else {
536dd48af36SAlexander Motin 				fcfg |= SATA_FISC_FISWAIT4HOSTRDYEN_B0;
537dd48af36SAlexander Motin 				hc |= EDMA_IE_EDEVERR;
538dd48af36SAlexander Motin 			}
539dd48af36SAlexander Motin 			ltm |= (1 << 8);
540dd48af36SAlexander Motin 		} else {
541dd48af36SAlexander Motin 			fcfg &= ~SATA_FISC_FISDMAACTIVATESYNCRESP;
542dd48af36SAlexander Motin 			fcfg &= ~SATA_FISC_FISWAIT4HOSTRDYEN_B0;
543dd48af36SAlexander Motin 			hc |= EDMA_IE_EDEVERR;
544dd48af36SAlexander Motin 			ltm &= ~(1 << 8);
545dd48af36SAlexander Motin 		}
546dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, SATA_FISC, fcfg);
547dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, SATA_LTM, ltm);
548dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, EDMA_HC, hc);
549dd48af36SAlexander Motin 		/* This is some magic, required to handle several DRQs
550dd48af36SAlexander Motin 		 * with basic DMA. */
551dd48af36SAlexander Motin 		unkn = ATA_INL(ch->r_mem, EDMA_UNKN_RESD);
552dd48af36SAlexander Motin 		if (mode == MVS_EDMA_OFF)
553dd48af36SAlexander Motin 			unkn |= 1;
554dd48af36SAlexander Motin 		else
555dd48af36SAlexander Motin 			unkn &= ~1;
556dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, EDMA_UNKN_RESD, unkn);
557dd48af36SAlexander Motin 	}
558dd48af36SAlexander Motin 	/* Run EDMA. */
559dd48af36SAlexander Motin 	if (mode != MVS_EDMA_OFF)
560dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, EDMA_CMD, EDMA_CMD_EENEDMA);
561dd48af36SAlexander Motin }
562dd48af36SAlexander Motin 
563dd48af36SAlexander Motin devclass_t mvs_devclass;
564dd48af36SAlexander Motin devclass_t mvsch_devclass;
565dd48af36SAlexander Motin static device_method_t mvsch_methods[] = {
566dd48af36SAlexander Motin 	DEVMETHOD(device_probe,     mvs_ch_probe),
567dd48af36SAlexander Motin 	DEVMETHOD(device_attach,    mvs_ch_attach),
568dd48af36SAlexander Motin 	DEVMETHOD(device_detach,    mvs_ch_detach),
569dd48af36SAlexander Motin 	DEVMETHOD(device_suspend,   mvs_ch_suspend),
570dd48af36SAlexander Motin 	DEVMETHOD(device_resume,    mvs_ch_resume),
571dd48af36SAlexander Motin 	{ 0, 0 }
572dd48af36SAlexander Motin };
573dd48af36SAlexander Motin static driver_t mvsch_driver = {
574dd48af36SAlexander Motin         "mvsch",
575dd48af36SAlexander Motin         mvsch_methods,
576dd48af36SAlexander Motin         sizeof(struct mvs_channel)
577dd48af36SAlexander Motin };
578dd48af36SAlexander Motin DRIVER_MODULE(mvsch, mvs, mvsch_driver, mvsch_devclass, 0, 0);
579dd48af36SAlexander Motin DRIVER_MODULE(mvsch, sata, mvsch_driver, mvsch_devclass, 0, 0);
580dd48af36SAlexander Motin 
581dd48af36SAlexander Motin static void
582dd48af36SAlexander Motin mvs_phy_check_events(device_t dev, u_int32_t serr)
583dd48af36SAlexander Motin {
584dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
585dd48af36SAlexander Motin 
586dd48af36SAlexander Motin 	if (ch->pm_level == 0) {
587dd48af36SAlexander Motin 		u_int32_t status = ATA_INL(ch->r_mem, SATA_SS);
588dd48af36SAlexander Motin 		union ccb *ccb;
589dd48af36SAlexander Motin 
590dd48af36SAlexander Motin 		if (bootverbose) {
591dd48af36SAlexander Motin 			if (((status & SATA_SS_DET_MASK) == SATA_SS_DET_PHY_ONLINE) &&
592dd48af36SAlexander Motin 			    ((status & SATA_SS_SPD_MASK) != SATA_SS_SPD_NO_SPEED) &&
593dd48af36SAlexander Motin 			    ((status & SATA_SS_IPM_MASK) == SATA_SS_IPM_ACTIVE)) {
594dd48af36SAlexander Motin 				device_printf(dev, "CONNECT requested\n");
595dd48af36SAlexander Motin 			} else
596dd48af36SAlexander Motin 				device_printf(dev, "DISCONNECT requested\n");
597dd48af36SAlexander Motin 		}
598dd48af36SAlexander Motin 		mvs_reset(dev);
599dd48af36SAlexander Motin 		if ((ccb = xpt_alloc_ccb_nowait()) == NULL)
600dd48af36SAlexander Motin 			return;
601dd48af36SAlexander Motin 		if (xpt_create_path(&ccb->ccb_h.path, NULL,
602dd48af36SAlexander Motin 		    cam_sim_path(ch->sim),
603dd48af36SAlexander Motin 		    CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
604dd48af36SAlexander Motin 			xpt_free_ccb(ccb);
605dd48af36SAlexander Motin 			return;
606dd48af36SAlexander Motin 		}
607dd48af36SAlexander Motin 		xpt_rescan(ccb);
608dd48af36SAlexander Motin 	}
609dd48af36SAlexander Motin }
610dd48af36SAlexander Motin 
611dd48af36SAlexander Motin static void
612dd48af36SAlexander Motin mvs_notify_events(device_t dev)
613dd48af36SAlexander Motin {
614dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
615dd48af36SAlexander Motin 	struct cam_path *dpath;
616dd48af36SAlexander Motin 	uint32_t fis;
617dd48af36SAlexander Motin 	int d;
618dd48af36SAlexander Motin 
619dd48af36SAlexander Motin 	/* Try to read PMP field from SDB FIS. Present only for Gen-IIe. */
620dd48af36SAlexander Motin 	fis = ATA_INL(ch->r_mem, SATA_FISDW0);
621dd48af36SAlexander Motin 	if ((fis & 0x80ff) == 0x80a1)
622dd48af36SAlexander Motin 		d = (fis & 0x0f00) >> 8;
623dd48af36SAlexander Motin 	else
624dd48af36SAlexander Motin 		d = ch->pm_present ? 15 : 0;
625dd48af36SAlexander Motin 	if (bootverbose)
626dd48af36SAlexander Motin 		device_printf(dev, "SNTF %d\n", d);
627dd48af36SAlexander Motin 	if (xpt_create_path(&dpath, NULL,
628dd48af36SAlexander Motin 	    xpt_path_path_id(ch->path), d, 0) == CAM_REQ_CMP) {
629dd48af36SAlexander Motin 		xpt_async(AC_SCSI_AEN, dpath, NULL);
630dd48af36SAlexander Motin 		xpt_free_path(dpath);
631dd48af36SAlexander Motin 	}
632dd48af36SAlexander Motin }
633dd48af36SAlexander Motin 
634dd48af36SAlexander Motin static void
635dd48af36SAlexander Motin mvs_ch_intr_locked(void *data)
636dd48af36SAlexander Motin {
637dd48af36SAlexander Motin 	struct mvs_intr_arg *arg = (struct mvs_intr_arg *)data;
638dd48af36SAlexander Motin 	device_t dev = (device_t)arg->arg;
639dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
640dd48af36SAlexander Motin 
641dd48af36SAlexander Motin 	mtx_lock(&ch->mtx);
642dd48af36SAlexander Motin 	mvs_ch_intr(data);
643dd48af36SAlexander Motin 	mtx_unlock(&ch->mtx);
644dd48af36SAlexander Motin }
645dd48af36SAlexander Motin 
646dd48af36SAlexander Motin static void
647dd48af36SAlexander Motin mvs_ch_pm(void *arg)
648dd48af36SAlexander Motin {
649dd48af36SAlexander Motin 	device_t dev = (device_t)arg;
650dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
651dd48af36SAlexander Motin 	uint32_t work;
652dd48af36SAlexander Motin 
653dd48af36SAlexander Motin 	if (ch->numrslots != 0)
654dd48af36SAlexander Motin 		return;
655dd48af36SAlexander Motin 	/* If we are idle - request power state transition. */
656dd48af36SAlexander Motin 	work = ATA_INL(ch->r_mem, SATA_SC);
657dd48af36SAlexander Motin 	work &= ~SATA_SC_SPM_MASK;
658dd48af36SAlexander Motin 	if (ch->pm_level == 4)
659dd48af36SAlexander Motin 		work |= SATA_SC_SPM_PARTIAL;
660dd48af36SAlexander Motin 	else
661dd48af36SAlexander Motin 		work |= SATA_SC_SPM_SLUMBER;
662dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_SC, work);
663dd48af36SAlexander Motin }
664dd48af36SAlexander Motin 
665dd48af36SAlexander Motin static void
666dd48af36SAlexander Motin mvs_ch_pm_wake(device_t dev)
667dd48af36SAlexander Motin {
668dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
669dd48af36SAlexander Motin 	uint32_t work;
670dd48af36SAlexander Motin 	int timeout = 0;
671dd48af36SAlexander Motin 
672dd48af36SAlexander Motin 	work = ATA_INL(ch->r_mem, SATA_SS);
673dd48af36SAlexander Motin 	if (work & SATA_SS_IPM_ACTIVE)
674dd48af36SAlexander Motin 		return;
675dd48af36SAlexander Motin 	/* If we are not in active state - request power state transition. */
676dd48af36SAlexander Motin 	work = ATA_INL(ch->r_mem, SATA_SC);
677dd48af36SAlexander Motin 	work &= ~SATA_SC_SPM_MASK;
678dd48af36SAlexander Motin 	work |= SATA_SC_SPM_ACTIVE;
679dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_SC, work);
680dd48af36SAlexander Motin 	/* Wait for transition to happen. */
681dd48af36SAlexander Motin 	while ((ATA_INL(ch->r_mem, SATA_SS) & SATA_SS_IPM_ACTIVE) == 0 &&
682dd48af36SAlexander Motin 	    timeout++ < 100) {
683dd48af36SAlexander Motin 		DELAY(100);
684dd48af36SAlexander Motin 	}
685dd48af36SAlexander Motin }
686dd48af36SAlexander Motin 
687dd48af36SAlexander Motin static void
688dd48af36SAlexander Motin mvs_ch_intr(void *data)
689dd48af36SAlexander Motin {
690dd48af36SAlexander Motin 	struct mvs_intr_arg *arg = (struct mvs_intr_arg *)data;
691dd48af36SAlexander Motin 	device_t dev = (device_t)arg->arg;
692dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
693dd48af36SAlexander Motin 	uint32_t iec, serr = 0, fisic = 0;
694dd48af36SAlexander Motin 	enum mvs_err_type et;
695dd48af36SAlexander Motin 	int i, ccs, port = -1, selfdis = 0;
696dd48af36SAlexander Motin 	int edma = (ch->numtslots != 0 || ch->numdslots != 0);
697dd48af36SAlexander Motin 
698dd48af36SAlexander Motin 	/* New item in response queue. */
699dd48af36SAlexander Motin 	if ((arg->cause & 2) && edma)
700dd48af36SAlexander Motin 		mvs_crbq_intr(dev);
701dd48af36SAlexander Motin 	/* Some error or special event. */
702dd48af36SAlexander Motin 	if (arg->cause & 1) {
703dd48af36SAlexander Motin 		iec = ATA_INL(ch->r_mem, EDMA_IEC);
704dd48af36SAlexander Motin 		if (iec & EDMA_IE_SERRINT) {
705dd48af36SAlexander Motin 			serr = ATA_INL(ch->r_mem, SATA_SE);
706dd48af36SAlexander Motin 			ATA_OUTL(ch->r_mem, SATA_SE, serr);
707dd48af36SAlexander Motin 		}
708dd48af36SAlexander Motin 		/* EDMA self-disabled due to error. */
709dd48af36SAlexander Motin 		if (iec & EDMA_IE_ESELFDIS)
710dd48af36SAlexander Motin 			selfdis = 1;
711dd48af36SAlexander Motin 		/* Transport interrupt. */
712dd48af36SAlexander Motin 		if (iec & EDMA_IE_ETRANSINT) {
713dd48af36SAlexander Motin 			/* For Gen-I this bit means self-disable. */
714dd48af36SAlexander Motin 			if (ch->quirks & MVS_Q_GENI)
715dd48af36SAlexander Motin 				selfdis = 1;
716dd48af36SAlexander Motin 			/* For Gen-II this bit means SDB-N. */
717dd48af36SAlexander Motin 			else if (ch->quirks & MVS_Q_GENII)
718dd48af36SAlexander Motin 				fisic = SATA_FISC_FISWAIT4HOSTRDYEN_B1;
719dd48af36SAlexander Motin 			else	/* For Gen-IIe - read FIS interrupt cause. */
720dd48af36SAlexander Motin 				fisic = ATA_INL(ch->r_mem, SATA_FISIC);
721dd48af36SAlexander Motin 		}
722dd48af36SAlexander Motin 		if (selfdis)
723dd48af36SAlexander Motin 			ch->curr_mode = MVS_EDMA_UNKNOWN;
724dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, EDMA_IEC, ~iec);
725dd48af36SAlexander Motin 		/* Interface errors or Device error. */
726dd48af36SAlexander Motin 		if (iec & (0xfc1e9000 | EDMA_IE_EDEVERR)) {
727dd48af36SAlexander Motin 			port = -1;
728dd48af36SAlexander Motin 			if (ch->numpslots != 0) {
729dd48af36SAlexander Motin 				ccs = 0;
730dd48af36SAlexander Motin 			} else {
731dd48af36SAlexander Motin 				if (ch->quirks & MVS_Q_GENIIE)
732dd48af36SAlexander Motin 					ccs = EDMA_S_EIOID(ATA_INL(ch->r_mem, EDMA_S));
733dd48af36SAlexander Motin 				else
734dd48af36SAlexander Motin 					ccs = EDMA_S_EDEVQUETAG(ATA_INL(ch->r_mem, EDMA_S));
735dd48af36SAlexander Motin 				/* Check if error is one-PMP-port-specific, */
736dd48af36SAlexander Motin 				if (ch->fbs_enabled) {
737dd48af36SAlexander Motin 					/* Which ports were active. */
738dd48af36SAlexander Motin 					for (i = 0; i < 16; i++) {
739dd48af36SAlexander Motin 						if (ch->numrslotspd[i] == 0)
740dd48af36SAlexander Motin 							continue;
741dd48af36SAlexander Motin 						if (port == -1)
742dd48af36SAlexander Motin 							port = i;
743dd48af36SAlexander Motin 						else if (port != i) {
744dd48af36SAlexander Motin 							port = -2;
745dd48af36SAlexander Motin 							break;
746dd48af36SAlexander Motin 						}
747dd48af36SAlexander Motin 					}
748dd48af36SAlexander Motin 					/* If several ports were active and EDMA still enabled -
749dd48af36SAlexander Motin 					 * other ports are probably unaffected and may continue.
750dd48af36SAlexander Motin 					 */
751dd48af36SAlexander Motin 					if (port == -2 && !selfdis) {
752dd48af36SAlexander Motin 						uint16_t p = ATA_INL(ch->r_mem, SATA_SATAITC) >> 16;
753dd48af36SAlexander Motin 						port = ffs(p) - 1;
754dd48af36SAlexander Motin 						if (port != (fls(p) - 1))
755dd48af36SAlexander Motin 							port = -2;
756dd48af36SAlexander Motin 					}
757dd48af36SAlexander Motin 				}
758dd48af36SAlexander Motin 			}
759dd48af36SAlexander Motin 			mvs_requeue_frozen(dev);
760dd48af36SAlexander Motin 			for (i = 0; i < MVS_MAX_SLOTS; i++) {
761dd48af36SAlexander Motin 				/* XXX: reqests in loading state. */
762dd48af36SAlexander Motin 				if (((ch->rslots >> i) & 1) == 0)
763dd48af36SAlexander Motin 					continue;
764dd48af36SAlexander Motin 				if (port >= 0 &&
765dd48af36SAlexander Motin 				    ch->slot[i].ccb->ccb_h.target_id != port)
766dd48af36SAlexander Motin 					continue;
767dd48af36SAlexander Motin 				if (iec & EDMA_IE_EDEVERR) { /* Device error. */
768dd48af36SAlexander Motin 				    if (port != -2) {
769dd48af36SAlexander Motin 					if (ch->numtslots == 0) {
770dd48af36SAlexander Motin 						/* Untagged operation. */
771dd48af36SAlexander Motin 						if (i == ccs)
772dd48af36SAlexander Motin 							et = MVS_ERR_TFE;
773dd48af36SAlexander Motin 						else
774dd48af36SAlexander Motin 							et = MVS_ERR_INNOCENT;
775dd48af36SAlexander Motin 					} else {
776dd48af36SAlexander Motin 						/* Tagged operation. */
777dd48af36SAlexander Motin 						et = MVS_ERR_NCQ;
778dd48af36SAlexander Motin 					}
779dd48af36SAlexander Motin 				    } else {
780dd48af36SAlexander Motin 					et = MVS_ERR_TFE;
781dd48af36SAlexander Motin 					ch->fatalerr = 1;
782dd48af36SAlexander Motin 				    }
783dd48af36SAlexander Motin 				} else if (iec & 0xfc1e9000) {
784c0609c54SAlexander Motin 					if (ch->numtslots == 0 &&
785c0609c54SAlexander Motin 					    i != ccs && port != -2)
786dd48af36SAlexander Motin 						et = MVS_ERR_INNOCENT;
787dd48af36SAlexander Motin 					else
788dd48af36SAlexander Motin 						et = MVS_ERR_SATA;
789dd48af36SAlexander Motin 				} else
790dd48af36SAlexander Motin 					et = MVS_ERR_INVALID;
791dd48af36SAlexander Motin 				mvs_end_transaction(&ch->slot[i], et);
792dd48af36SAlexander Motin 			}
793dd48af36SAlexander Motin 		}
794dd48af36SAlexander Motin 		/* Process SDB-N. */
795dd48af36SAlexander Motin 		if (fisic & SATA_FISC_FISWAIT4HOSTRDYEN_B1)
796dd48af36SAlexander Motin 			mvs_notify_events(dev);
797dd48af36SAlexander Motin 		if (fisic)
798dd48af36SAlexander Motin 			ATA_OUTL(ch->r_mem, SATA_FISIC, ~fisic);
799dd48af36SAlexander Motin 		/* Process hot-plug. */
800dd48af36SAlexander Motin 		if ((iec & (EDMA_IE_EDEVDIS | EDMA_IE_EDEVCON)) ||
801dd48af36SAlexander Motin 		    (serr & SATA_SE_PHY_CHANGED))
802dd48af36SAlexander Motin 			mvs_phy_check_events(dev, serr);
803dd48af36SAlexander Motin 	}
804dd48af36SAlexander Motin 	/* Legacy mode device interrupt. */
805dd48af36SAlexander Motin 	if ((arg->cause & 2) && !edma)
806dd48af36SAlexander Motin 		mvs_legacy_intr(dev);
807dd48af36SAlexander Motin }
808dd48af36SAlexander Motin 
809dd48af36SAlexander Motin static uint8_t
810dd48af36SAlexander Motin mvs_getstatus(device_t dev, int clear)
811dd48af36SAlexander Motin {
812dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
813dd48af36SAlexander Motin 	uint8_t status = ATA_INB(ch->r_mem, clear ? ATA_STATUS : ATA_ALTSTAT);
814dd48af36SAlexander Motin 
815dd48af36SAlexander Motin 	if (ch->fake_busy) {
816dd48af36SAlexander Motin 		if (status & (ATA_S_BUSY | ATA_S_DRQ | ATA_S_ERROR))
817dd48af36SAlexander Motin 			ch->fake_busy = 0;
818dd48af36SAlexander Motin 		else
819dd48af36SAlexander Motin 			status |= ATA_S_BUSY;
820dd48af36SAlexander Motin 	}
821dd48af36SAlexander Motin 	return (status);
822dd48af36SAlexander Motin }
823dd48af36SAlexander Motin 
824dd48af36SAlexander Motin static void
825dd48af36SAlexander Motin mvs_legacy_intr(device_t dev)
826dd48af36SAlexander Motin {
827dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
828dd48af36SAlexander Motin 	struct mvs_slot *slot = &ch->slot[0]; /* PIO is always in slot 0. */
829dd48af36SAlexander Motin 	union ccb *ccb = slot->ccb;
830dd48af36SAlexander Motin 	enum mvs_err_type et = MVS_ERR_NONE;
831dd48af36SAlexander Motin 	int port;
832*97fd3ac6SAlexander Motin 	u_int length, resid, size;
833*97fd3ac6SAlexander Motin 	uint8_t buf[2];
834dd48af36SAlexander Motin 	uint8_t status, ireason;
835dd48af36SAlexander Motin 
836dd48af36SAlexander Motin 	/* Clear interrupt and get status. */
837dd48af36SAlexander Motin 	status = mvs_getstatus(dev, 1);
838dd48af36SAlexander Motin 	if (slot->state < MVS_SLOT_RUNNING)
839dd48af36SAlexander Motin 	    return;
840dd48af36SAlexander Motin 	port = ccb->ccb_h.target_id & 0x0f;
841dd48af36SAlexander Motin 	/* Wait a bit for late !BUSY status update. */
842dd48af36SAlexander Motin 	if (status & ATA_S_BUSY) {
843dd48af36SAlexander Motin 		DELAY(100);
844dd48af36SAlexander Motin 		if ((status = mvs_getstatus(dev, 1)) & ATA_S_BUSY) {
845dd48af36SAlexander Motin 			DELAY(1000);
846dd48af36SAlexander Motin 			if ((status = mvs_getstatus(dev, 1)) & ATA_S_BUSY)
847dd48af36SAlexander Motin 				return;
848dd48af36SAlexander Motin 		}
849dd48af36SAlexander Motin 	}
850dd48af36SAlexander Motin 	/* If we got an error, we are done. */
851dd48af36SAlexander Motin 	if (status & ATA_S_ERROR) {
852dd48af36SAlexander Motin 		et = MVS_ERR_TFE;
853dd48af36SAlexander Motin 		goto end_finished;
854dd48af36SAlexander Motin 	}
855dd48af36SAlexander Motin 	if (ccb->ccb_h.func_code == XPT_ATA_IO) { /* ATA PIO */
856dd48af36SAlexander Motin 		ccb->ataio.res.status = status;
857dd48af36SAlexander Motin 		/* Are we moving data? */
858dd48af36SAlexander Motin 		if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) {
859dd48af36SAlexander Motin 		    /* If data read command - get them. */
860dd48af36SAlexander Motin 		    if ((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
861dd48af36SAlexander Motin 			if (mvs_wait(dev, ATA_S_DRQ, ATA_S_BUSY, 1000) < 0) {
862dd48af36SAlexander Motin 			    device_printf(dev, "timeout waiting for read DRQ\n");
863dd48af36SAlexander Motin 			    et = MVS_ERR_TIMEOUT;
864dd48af36SAlexander Motin 			    goto end_finished;
865dd48af36SAlexander Motin 			}
866dd48af36SAlexander Motin 			ATA_INSW_STRM(ch->r_mem, ATA_DATA,
867dd48af36SAlexander Motin 			   (uint16_t *)(ccb->ataio.data_ptr + ch->donecount),
868dd48af36SAlexander Motin 			   ch->transfersize / 2);
869dd48af36SAlexander Motin 		    }
870dd48af36SAlexander Motin 		    /* Update how far we've gotten. */
871dd48af36SAlexander Motin 		    ch->donecount += ch->transfersize;
872dd48af36SAlexander Motin 		    /* Do we need more? */
873dd48af36SAlexander Motin 		    if (ccb->ataio.dxfer_len > ch->donecount) {
874dd48af36SAlexander Motin 			/* Set this transfer size according to HW capabilities */
875dd48af36SAlexander Motin 			ch->transfersize = min(ccb->ataio.dxfer_len - ch->donecount,
876dd48af36SAlexander Motin 			    ch->curr[ccb->ccb_h.target_id].bytecount);
877dd48af36SAlexander Motin 			/* If data write command - put them */
878dd48af36SAlexander Motin 			if ((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_OUT) {
879dd48af36SAlexander Motin 				if (mvs_wait(dev, ATA_S_DRQ, ATA_S_BUSY, 1000) < 0) {
880c0609c54SAlexander Motin 				    device_printf(dev,
881c0609c54SAlexander Motin 					"timeout waiting for write DRQ\n");
882dd48af36SAlexander Motin 				    et = MVS_ERR_TIMEOUT;
883dd48af36SAlexander Motin 				    goto end_finished;
884dd48af36SAlexander Motin 				}
885dd48af36SAlexander Motin 				ATA_OUTSW_STRM(ch->r_mem, ATA_DATA,
886dd48af36SAlexander Motin 				   (uint16_t *)(ccb->ataio.data_ptr + ch->donecount),
887dd48af36SAlexander Motin 				   ch->transfersize / 2);
888dd48af36SAlexander Motin 				return;
889dd48af36SAlexander Motin 			}
890dd48af36SAlexander Motin 			/* If data read command, return & wait for interrupt */
891dd48af36SAlexander Motin 			if ((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN)
892dd48af36SAlexander Motin 				return;
893dd48af36SAlexander Motin 		    }
894dd48af36SAlexander Motin 		}
895dd48af36SAlexander Motin 	} else if (ch->basic_dma) {	/* ATAPI DMA */
896dd48af36SAlexander Motin 		if (status & ATA_S_DWF)
897dd48af36SAlexander Motin 			et = MVS_ERR_TFE;
898dd48af36SAlexander Motin 		else if (ATA_INL(ch->r_mem, DMA_S) & DMA_S_ERR)
899dd48af36SAlexander Motin 			et = MVS_ERR_TFE;
900dd48af36SAlexander Motin 		/* Stop basic DMA. */
901dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, DMA_C, 0);
902dd48af36SAlexander Motin 		goto end_finished;
903dd48af36SAlexander Motin 	} else {			/* ATAPI PIO */
904c0609c54SAlexander Motin 		length = ATA_INB(ch->r_mem,ATA_CYL_LSB) |
905c0609c54SAlexander Motin 		    (ATA_INB(ch->r_mem,ATA_CYL_MSB) << 8);
906*97fd3ac6SAlexander Motin 		size = min(ch->transfersize, length);
907dd48af36SAlexander Motin 		ireason = ATA_INB(ch->r_mem,ATA_IREASON);
908dd48af36SAlexander Motin 		switch ((ireason & (ATA_I_CMD | ATA_I_IN)) |
909dd48af36SAlexander Motin 			(status & ATA_S_DRQ)) {
910dd48af36SAlexander Motin 
911dd48af36SAlexander Motin 		case ATAPI_P_CMDOUT:
912dd48af36SAlexander Motin 		    device_printf(dev, "ATAPI CMDOUT\n");
913dd48af36SAlexander Motin 		    /* Return wait for interrupt */
914dd48af36SAlexander Motin 		    return;
915dd48af36SAlexander Motin 
916dd48af36SAlexander Motin 		case ATAPI_P_WRITE:
917dd48af36SAlexander Motin 		    if ((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
918dd48af36SAlexander Motin 			device_printf(dev, "trying to write on read buffer\n");
919dd48af36SAlexander Motin 			et = MVS_ERR_TFE;
920dd48af36SAlexander Motin 			goto end_finished;
921dd48af36SAlexander Motin 			break;
922dd48af36SAlexander Motin 		    }
923dd48af36SAlexander Motin 		    ATA_OUTSW_STRM(ch->r_mem, ATA_DATA,
924dd48af36SAlexander Motin 			(uint16_t *)(ccb->csio.data_ptr + ch->donecount),
925*97fd3ac6SAlexander Motin 			(size + 1) / 2);
926*97fd3ac6SAlexander Motin 		    for (resid = ch->transfersize + (size & 1);
927*97fd3ac6SAlexander Motin 			resid < length; resid += sizeof(int16_t))
928*97fd3ac6SAlexander Motin 			    ATA_OUTW(ch->r_mem, ATA_DATA, 0);
929dd48af36SAlexander Motin 		    ch->donecount += length;
930dd48af36SAlexander Motin 		    /* Set next transfer size according to HW capabilities */
931dd48af36SAlexander Motin 		    ch->transfersize = min(ccb->csio.dxfer_len - ch->donecount,
932dd48af36SAlexander Motin 			    ch->curr[ccb->ccb_h.target_id].bytecount);
933dd48af36SAlexander Motin 		    /* Return wait for interrupt */
934dd48af36SAlexander Motin 		    return;
935dd48af36SAlexander Motin 
936dd48af36SAlexander Motin 		case ATAPI_P_READ:
937dd48af36SAlexander Motin 		    if ((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_OUT) {
938dd48af36SAlexander Motin 			device_printf(dev, "trying to read on write buffer\n");
939dd48af36SAlexander Motin 			et = MVS_ERR_TFE;
940dd48af36SAlexander Motin 			goto end_finished;
941dd48af36SAlexander Motin 		    }
942*97fd3ac6SAlexander Motin 		    if (size >= 2) {
943dd48af36SAlexander Motin 			ATA_INSW_STRM(ch->r_mem, ATA_DATA,
944dd48af36SAlexander Motin 			    (uint16_t *)(ccb->csio.data_ptr + ch->donecount),
945*97fd3ac6SAlexander Motin 			    size / 2);
946*97fd3ac6SAlexander Motin 		    }
947*97fd3ac6SAlexander Motin 		    if (size & 1) {
948*97fd3ac6SAlexander Motin 			ATA_INSW_STRM(ch->r_mem, ATA_DATA, (void*)buf, 1);
949*97fd3ac6SAlexander Motin 			((uint8_t *)ccb->csio.data_ptr + ch->donecount +
950*97fd3ac6SAlexander Motin 			    (size & ~1))[0] = buf[0];
951*97fd3ac6SAlexander Motin 		    }
952*97fd3ac6SAlexander Motin 		    for (resid = ch->transfersize + (size & 1);
953*97fd3ac6SAlexander Motin 			resid < length; resid += sizeof(int16_t))
954*97fd3ac6SAlexander Motin 			    ATA_INW(ch->r_mem, ATA_DATA);
955dd48af36SAlexander Motin 		    ch->donecount += length;
956dd48af36SAlexander Motin 		    /* Set next transfer size according to HW capabilities */
957dd48af36SAlexander Motin 		    ch->transfersize = min(ccb->csio.dxfer_len - ch->donecount,
958dd48af36SAlexander Motin 			    ch->curr[ccb->ccb_h.target_id].bytecount);
959dd48af36SAlexander Motin 		    /* Return wait for interrupt */
960dd48af36SAlexander Motin 		    return;
961dd48af36SAlexander Motin 
962dd48af36SAlexander Motin 		case ATAPI_P_DONEDRQ:
963dd48af36SAlexander Motin 		    device_printf(dev,
964dd48af36SAlexander Motin 			  "WARNING - DONEDRQ non conformant device\n");
965dd48af36SAlexander Motin 		    if ((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
966dd48af36SAlexander Motin 			ATA_INSW_STRM(ch->r_mem, ATA_DATA,
967dd48af36SAlexander Motin 			    (uint16_t *)(ccb->csio.data_ptr + ch->donecount),
968dd48af36SAlexander Motin 			    length / 2);
969dd48af36SAlexander Motin 			ch->donecount += length;
970dd48af36SAlexander Motin 		    }
971dd48af36SAlexander Motin 		    else if ((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_OUT) {
972dd48af36SAlexander Motin 			ATA_OUTSW_STRM(ch->r_mem, ATA_DATA,
973dd48af36SAlexander Motin 			    (uint16_t *)(ccb->csio.data_ptr + ch->donecount),
974dd48af36SAlexander Motin 			    length / 2);
975dd48af36SAlexander Motin 			ch->donecount += length;
976dd48af36SAlexander Motin 		    }
977dd48af36SAlexander Motin 		    else
978dd48af36SAlexander Motin 			et = MVS_ERR_TFE;
979dd48af36SAlexander Motin 		    /* FALLTHROUGH */
980dd48af36SAlexander Motin 
981dd48af36SAlexander Motin 		case ATAPI_P_ABORT:
982dd48af36SAlexander Motin 		case ATAPI_P_DONE:
983dd48af36SAlexander Motin 		    if (status & (ATA_S_ERROR | ATA_S_DWF))
984dd48af36SAlexander Motin 			et = MVS_ERR_TFE;
985dd48af36SAlexander Motin 		    goto end_finished;
986dd48af36SAlexander Motin 
987dd48af36SAlexander Motin 		default:
988c0609c54SAlexander Motin 		    device_printf(dev, "unknown transfer phase"
989c0609c54SAlexander Motin 			" (status %02x, ireason %02x)\n",
990dd48af36SAlexander Motin 			status, ireason);
991dd48af36SAlexander Motin 		    et = MVS_ERR_TFE;
992dd48af36SAlexander Motin 		}
993dd48af36SAlexander Motin 	}
994dd48af36SAlexander Motin 
995dd48af36SAlexander Motin end_finished:
996dd48af36SAlexander Motin 	mvs_end_transaction(slot, et);
997dd48af36SAlexander Motin }
998dd48af36SAlexander Motin 
999dd48af36SAlexander Motin static void
1000dd48af36SAlexander Motin mvs_crbq_intr(device_t dev)
1001dd48af36SAlexander Motin {
1002dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1003dd48af36SAlexander Motin 	struct mvs_crpb *crpb;
1004dd48af36SAlexander Motin 	union ccb *ccb;
10056c872350SAlexander Motin 	int in_idx, fin_idx, cin_idx, slot;
10066c872350SAlexander Motin 	uint32_t val;
1007dd48af36SAlexander Motin 	uint16_t flags;
1008dd48af36SAlexander Motin 
10096c872350SAlexander Motin 	val = ATA_INL(ch->r_mem, EDMA_RESQIP);
10106c872350SAlexander Motin 	if (val == 0)
10116c872350SAlexander Motin 		val = ATA_INL(ch->r_mem, EDMA_RESQIP);
10126c872350SAlexander Motin 	in_idx = (val & EDMA_RESQP_ERPQP_MASK) >>
1013dd48af36SAlexander Motin 	    EDMA_RESQP_ERPQP_SHIFT;
1014dd48af36SAlexander Motin 	bus_dmamap_sync(ch->dma.workrp_tag, ch->dma.workrp_map,
1015dd48af36SAlexander Motin 	    BUS_DMASYNC_POSTREAD);
10166c872350SAlexander Motin 	fin_idx = cin_idx = ch->in_idx;
1017dd48af36SAlexander Motin 	ch->in_idx = in_idx;
1018dd48af36SAlexander Motin 	while (in_idx != cin_idx) {
1019dd48af36SAlexander Motin 		crpb = (struct mvs_crpb *)
10206c872350SAlexander Motin 		    (ch->dma.workrp + MVS_CRPB_OFFSET +
10216c872350SAlexander Motin 		    (MVS_CRPB_SIZE * cin_idx));
1022dd48af36SAlexander Motin 		slot = le16toh(crpb->id) & MVS_CRPB_TAG_MASK;
1023dd48af36SAlexander Motin 		flags = le16toh(crpb->rspflg);
1024dd48af36SAlexander Motin 		/*
1025dd48af36SAlexander Motin 		 * Handle only successfull completions here.
1026dd48af36SAlexander Motin 		 * Errors will be handled by main intr handler.
1027dd48af36SAlexander Motin 		 */
10286c872350SAlexander Motin 		if (crpb->id == 0xffff && crpb->rspflg == 0xffff) {
10296c872350SAlexander Motin 			device_printf(dev, "Unfilled CRPB "
10306c872350SAlexander Motin 			    "%d (%d->%d) tag %d flags %04x rs %08x\n",
10316c872350SAlexander Motin 			    cin_idx, fin_idx, in_idx, slot, flags, ch->rslots);
10326c872350SAlexander Motin 		} else if (ch->numtslots != 0 ||
10336c872350SAlexander Motin 		    (flags & EDMA_IE_EDEVERR) == 0) {
10346c872350SAlexander Motin 			crpb->id = 0xffff;
10356c872350SAlexander Motin 			crpb->rspflg = 0xffff;
1036dd48af36SAlexander Motin 			if (ch->slot[slot].state >= MVS_SLOT_RUNNING) {
1037dd48af36SAlexander Motin 				ccb = ch->slot[slot].ccb;
10386c872350SAlexander Motin 				ccb->ataio.res.status =
10396c872350SAlexander Motin 				    (flags & MVS_CRPB_ATASTS_MASK) >>
1040dd48af36SAlexander Motin 				    MVS_CRPB_ATASTS_SHIFT;
1041dd48af36SAlexander Motin 				mvs_end_transaction(&ch->slot[slot], MVS_ERR_NONE);
10426c872350SAlexander Motin 			} else {
10436c872350SAlexander Motin 				device_printf(dev, "Unused tag in CRPB "
10446c872350SAlexander Motin 				    "%d (%d->%d) tag %d flags %04x rs %08x\n",
10456c872350SAlexander Motin 				    cin_idx, fin_idx, in_idx, slot, flags,
10466c872350SAlexander Motin 				    ch->rslots);
10476c872350SAlexander Motin 			}
10486c872350SAlexander Motin 		} else {
10496c872350SAlexander Motin 			device_printf(dev,
10506c872350SAlexander Motin 			    "CRPB with error %d tag %d flags %04x\n",
10516c872350SAlexander Motin 			    cin_idx, slot, flags);
10526c872350SAlexander Motin 		}
1053dd48af36SAlexander Motin 		cin_idx = (cin_idx + 1) & (MVS_MAX_SLOTS - 1);
1054dd48af36SAlexander Motin 	}
1055dd48af36SAlexander Motin 	bus_dmamap_sync(ch->dma.workrp_tag, ch->dma.workrp_map,
1056dd48af36SAlexander Motin 	    BUS_DMASYNC_PREREAD);
1057dd48af36SAlexander Motin 	if (cin_idx == ch->in_idx) {
1058dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, EDMA_RESQOP,
1059dd48af36SAlexander Motin 		    ch->dma.workrp_bus | (cin_idx << EDMA_RESQP_ERPQP_SHIFT));
1060dd48af36SAlexander Motin 	}
1061dd48af36SAlexander Motin }
1062dd48af36SAlexander Motin 
1063dd48af36SAlexander Motin /* Must be called with channel locked. */
1064dd48af36SAlexander Motin static int
1065dd48af36SAlexander Motin mvs_check_collision(device_t dev, union ccb *ccb)
1066dd48af36SAlexander Motin {
1067dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1068dd48af36SAlexander Motin 
1069dd48af36SAlexander Motin 	if (ccb->ccb_h.func_code == XPT_ATA_IO) {
1070dd48af36SAlexander Motin 		/* NCQ DMA */
1071dd48af36SAlexander Motin 		if (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) {
1072dd48af36SAlexander Motin 			/* Can't mix NCQ and non-NCQ DMA commands. */
1073dd48af36SAlexander Motin 			if (ch->numdslots != 0)
1074dd48af36SAlexander Motin 				return (1);
1075dd48af36SAlexander Motin 			/* Can't mix NCQ and PIO commands. */
1076dd48af36SAlexander Motin 			if (ch->numpslots != 0)
1077dd48af36SAlexander Motin 				return (1);
1078dd48af36SAlexander Motin 			/* If we have no FBS */
1079dd48af36SAlexander Motin 			if (!ch->fbs_enabled) {
1080dd48af36SAlexander Motin 				/* Tagged command while tagged to other target is active. */
1081dd48af36SAlexander Motin 				if (ch->numtslots != 0 &&
1082dd48af36SAlexander Motin 				    ch->taggedtarget != ccb->ccb_h.target_id)
1083dd48af36SAlexander Motin 					return (1);
1084dd48af36SAlexander Motin 			}
1085dd48af36SAlexander Motin 		/* Non-NCQ DMA */
1086dd48af36SAlexander Motin 		} else if (ccb->ataio.cmd.flags & CAM_ATAIO_DMA) {
1087dd48af36SAlexander Motin 			/* Can't mix non-NCQ DMA and NCQ commands. */
1088dd48af36SAlexander Motin 			if (ch->numtslots != 0)
1089dd48af36SAlexander Motin 				return (1);
1090dd48af36SAlexander Motin 			/* Can't mix non-NCQ DMA and PIO commands. */
1091dd48af36SAlexander Motin 			if (ch->numpslots != 0)
1092dd48af36SAlexander Motin 				return (1);
1093dd48af36SAlexander Motin 		/* PIO */
1094dd48af36SAlexander Motin 		} else {
1095dd48af36SAlexander Motin 			/* Can't mix PIO with anything. */
1096dd48af36SAlexander Motin 			if (ch->numrslots != 0)
1097dd48af36SAlexander Motin 				return (1);
1098dd48af36SAlexander Motin 		}
1099dd48af36SAlexander Motin 		if (ccb->ataio.cmd.flags & (CAM_ATAIO_CONTROL | CAM_ATAIO_NEEDRESULT)) {
1100dd48af36SAlexander Motin 			/* Atomic command while anything active. */
1101dd48af36SAlexander Motin 			if (ch->numrslots != 0)
1102dd48af36SAlexander Motin 				return (1);
1103dd48af36SAlexander Motin 		}
1104dd48af36SAlexander Motin 	} else { /* ATAPI */
1105dd48af36SAlexander Motin 		/* ATAPI goes without EDMA, so can't mix it with anything. */
1106dd48af36SAlexander Motin 		if (ch->numrslots != 0)
1107dd48af36SAlexander Motin 			return (1);
1108dd48af36SAlexander Motin 	}
1109dd48af36SAlexander Motin 	/* We have some atomic command running. */
1110dd48af36SAlexander Motin 	if (ch->aslots != 0)
1111dd48af36SAlexander Motin 		return (1);
1112dd48af36SAlexander Motin 	return (0);
1113dd48af36SAlexander Motin }
1114dd48af36SAlexander Motin 
1115dd48af36SAlexander Motin static void
1116dd48af36SAlexander Motin mvs_tfd_read(device_t dev, union ccb *ccb)
1117dd48af36SAlexander Motin {
1118dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1119dd48af36SAlexander Motin 	struct ata_res *res = &ccb->ataio.res;
1120dd48af36SAlexander Motin 
1121dd48af36SAlexander Motin 	res->status = ATA_INB(ch->r_mem, ATA_ALTSTAT);
1122dd48af36SAlexander Motin 	res->error =  ATA_INB(ch->r_mem, ATA_ERROR);
1123dd48af36SAlexander Motin 	res->device = ATA_INB(ch->r_mem, ATA_DRIVE);
1124dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CONTROL, ATA_A_HOB);
1125dd48af36SAlexander Motin 	res->sector_count_exp = ATA_INB(ch->r_mem, ATA_COUNT);
1126dd48af36SAlexander Motin 	res->lba_low_exp = ATA_INB(ch->r_mem, ATA_SECTOR);
1127dd48af36SAlexander Motin 	res->lba_mid_exp = ATA_INB(ch->r_mem, ATA_CYL_LSB);
1128dd48af36SAlexander Motin 	res->lba_high_exp = ATA_INB(ch->r_mem, ATA_CYL_MSB);
1129dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CONTROL, 0);
1130dd48af36SAlexander Motin 	res->sector_count = ATA_INB(ch->r_mem, ATA_COUNT);
1131dd48af36SAlexander Motin 	res->lba_low = ATA_INB(ch->r_mem, ATA_SECTOR);
1132dd48af36SAlexander Motin 	res->lba_mid = ATA_INB(ch->r_mem, ATA_CYL_LSB);
1133dd48af36SAlexander Motin 	res->lba_high = ATA_INB(ch->r_mem, ATA_CYL_MSB);
1134dd48af36SAlexander Motin }
1135dd48af36SAlexander Motin 
1136dd48af36SAlexander Motin static void
1137dd48af36SAlexander Motin mvs_tfd_write(device_t dev, union ccb *ccb)
1138dd48af36SAlexander Motin {
1139dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1140dd48af36SAlexander Motin 	struct ata_cmd *cmd = &ccb->ataio.cmd;
1141dd48af36SAlexander Motin 
1142dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_DRIVE, cmd->device);
1143dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CONTROL, cmd->control);
1144dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_FEATURE, cmd->features_exp);
1145dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_FEATURE, cmd->features);
1146dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_COUNT, cmd->sector_count_exp);
1147dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_COUNT, cmd->sector_count);
1148dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_SECTOR, cmd->lba_low_exp);
1149dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_SECTOR, cmd->lba_low);
1150dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CYL_LSB, cmd->lba_mid_exp);
1151dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CYL_LSB, cmd->lba_mid);
1152dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CYL_MSB, cmd->lba_high_exp);
1153dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CYL_MSB, cmd->lba_high);
1154dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_COMMAND, cmd->command);
1155dd48af36SAlexander Motin }
1156dd48af36SAlexander Motin 
1157dd48af36SAlexander Motin 
1158dd48af36SAlexander Motin /* Must be called with channel locked. */
1159dd48af36SAlexander Motin static void
1160dd48af36SAlexander Motin mvs_begin_transaction(device_t dev, union ccb *ccb)
1161dd48af36SAlexander Motin {
1162dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1163dd48af36SAlexander Motin 	struct mvs_slot *slot;
1164dd48af36SAlexander Motin 	int slotn, tag;
1165dd48af36SAlexander Motin 
1166dd48af36SAlexander Motin 	if (ch->pm_level > 0)
1167dd48af36SAlexander Motin 		mvs_ch_pm_wake(dev);
1168dd48af36SAlexander Motin 	/* Softreset is a special case. */
1169dd48af36SAlexander Motin 	if (ccb->ccb_h.func_code == XPT_ATA_IO &&
1170dd48af36SAlexander Motin 	    (ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL)) {
1171dd48af36SAlexander Motin 		mvs_softreset(dev, ccb);
1172dd48af36SAlexander Motin 		return;
1173dd48af36SAlexander Motin 	}
1174dd48af36SAlexander Motin 	/* Choose empty slot. */
1175dd48af36SAlexander Motin 	slotn = ffs(~ch->oslots) - 1;
1176dd48af36SAlexander Motin 	if ((ccb->ccb_h.func_code == XPT_ATA_IO) &&
1177dd48af36SAlexander Motin 	    (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) {
1178dd48af36SAlexander Motin 		if (ch->quirks & MVS_Q_GENIIE)
1179dd48af36SAlexander Motin 			tag = ffs(~ch->otagspd[ccb->ccb_h.target_id]) - 1;
1180dd48af36SAlexander Motin 		else
1181dd48af36SAlexander Motin 			tag = slotn;
1182dd48af36SAlexander Motin 	} else
1183dd48af36SAlexander Motin 		tag = 0;
1184dd48af36SAlexander Motin 	/* Occupy chosen slot. */
1185dd48af36SAlexander Motin 	slot = &ch->slot[slotn];
1186dd48af36SAlexander Motin 	slot->ccb = ccb;
1187dd48af36SAlexander Motin 	slot->tag = tag;
1188dd48af36SAlexander Motin 	/* Stop PM timer. */
1189dd48af36SAlexander Motin 	if (ch->numrslots == 0 && ch->pm_level > 3)
1190dd48af36SAlexander Motin 		callout_stop(&ch->pm_timer);
1191dd48af36SAlexander Motin 	/* Update channel stats. */
1192dd48af36SAlexander Motin 	ch->oslots |= (1 << slot->slot);
1193dd48af36SAlexander Motin 	ch->numrslots++;
1194dd48af36SAlexander Motin 	ch->numrslotspd[ccb->ccb_h.target_id]++;
1195dd48af36SAlexander Motin 	if (ccb->ccb_h.func_code == XPT_ATA_IO) {
1196dd48af36SAlexander Motin 		if (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) {
1197dd48af36SAlexander Motin 			ch->otagspd[ccb->ccb_h.target_id] |= (1 << slot->tag);
1198dd48af36SAlexander Motin 			ch->numtslots++;
1199dd48af36SAlexander Motin 			ch->numtslotspd[ccb->ccb_h.target_id]++;
1200dd48af36SAlexander Motin 			ch->taggedtarget = ccb->ccb_h.target_id;
1201dd48af36SAlexander Motin 			mvs_set_edma_mode(dev, MVS_EDMA_NCQ);
1202dd48af36SAlexander Motin 		} else if (ccb->ataio.cmd.flags & CAM_ATAIO_DMA) {
1203dd48af36SAlexander Motin 			ch->numdslots++;
1204dd48af36SAlexander Motin 			mvs_set_edma_mode(dev, MVS_EDMA_ON);
1205dd48af36SAlexander Motin 		} else {
1206dd48af36SAlexander Motin 			ch->numpslots++;
1207dd48af36SAlexander Motin 			mvs_set_edma_mode(dev, MVS_EDMA_OFF);
1208dd48af36SAlexander Motin 		}
1209dd48af36SAlexander Motin 		if (ccb->ataio.cmd.flags &
1210dd48af36SAlexander Motin 		    (CAM_ATAIO_CONTROL | CAM_ATAIO_NEEDRESULT)) {
1211dd48af36SAlexander Motin 			ch->aslots |= (1 << slot->slot);
1212dd48af36SAlexander Motin 		}
1213dd48af36SAlexander Motin 	} else {
1214dd48af36SAlexander Motin 		uint8_t *cdb = (ccb->ccb_h.flags & CAM_CDB_POINTER) ?
1215dd48af36SAlexander Motin 		    ccb->csio.cdb_io.cdb_ptr : ccb->csio.cdb_io.cdb_bytes;
1216dd48af36SAlexander Motin 		ch->numpslots++;
1217dd48af36SAlexander Motin 		/* Use ATAPI DMA only for commands without under-/overruns. */
1218dd48af36SAlexander Motin 		if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE &&
1219dd48af36SAlexander Motin 		    ch->curr[ccb->ccb_h.target_id].mode >= ATA_DMA &&
1220dd48af36SAlexander Motin 		    (ch->quirks & MVS_Q_SOC) == 0 &&
1221dd48af36SAlexander Motin 		    (cdb[0] == 0x08 ||
1222dd48af36SAlexander Motin 		     cdb[0] == 0x0a ||
1223dd48af36SAlexander Motin 		     cdb[0] == 0x28 ||
1224dd48af36SAlexander Motin 		     cdb[0] == 0x2a ||
1225dd48af36SAlexander Motin 		     cdb[0] == 0x88 ||
1226dd48af36SAlexander Motin 		     cdb[0] == 0x8a ||
1227dd48af36SAlexander Motin 		     cdb[0] == 0xa8 ||
1228dd48af36SAlexander Motin 		     cdb[0] == 0xaa ||
1229dd48af36SAlexander Motin 		     cdb[0] == 0xbe)) {
1230dd48af36SAlexander Motin 			ch->basic_dma = 1;
1231dd48af36SAlexander Motin 		}
1232dd48af36SAlexander Motin 		mvs_set_edma_mode(dev, MVS_EDMA_OFF);
1233dd48af36SAlexander Motin 	}
1234dd48af36SAlexander Motin 	if (ch->numpslots == 0 || ch->basic_dma) {
1235dd48af36SAlexander Motin 		void *buf;
1236dd48af36SAlexander Motin 		bus_size_t size;
1237dd48af36SAlexander Motin 
1238dd48af36SAlexander Motin 		slot->state = MVS_SLOT_LOADING;
1239dd48af36SAlexander Motin 		if (ccb->ccb_h.func_code == XPT_ATA_IO) {
1240dd48af36SAlexander Motin 			buf = ccb->ataio.data_ptr;
1241dd48af36SAlexander Motin 			size = ccb->ataio.dxfer_len;
1242dd48af36SAlexander Motin 		} else {
1243dd48af36SAlexander Motin 			buf = ccb->csio.data_ptr;
1244dd48af36SAlexander Motin 			size = ccb->csio.dxfer_len;
1245dd48af36SAlexander Motin 		}
1246dd48af36SAlexander Motin 		bus_dmamap_load(ch->dma.data_tag, slot->dma.data_map,
1247dd48af36SAlexander Motin 		    buf, size, mvs_dmasetprd, slot, 0);
1248dd48af36SAlexander Motin 	} else
1249dd48af36SAlexander Motin 		mvs_legacy_execute_transaction(slot);
1250dd48af36SAlexander Motin }
1251dd48af36SAlexander Motin 
1252dd48af36SAlexander Motin /* Locked by busdma engine. */
1253dd48af36SAlexander Motin static void
1254dd48af36SAlexander Motin mvs_dmasetprd(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1255dd48af36SAlexander Motin {
1256dd48af36SAlexander Motin 	struct mvs_slot *slot = arg;
1257dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(slot->dev);
1258dd48af36SAlexander Motin 	struct mvs_eprd *eprd;
1259dd48af36SAlexander Motin 	int i;
1260dd48af36SAlexander Motin 
1261dd48af36SAlexander Motin 	if (error) {
1262dd48af36SAlexander Motin 		device_printf(slot->dev, "DMA load error\n");
1263dd48af36SAlexander Motin 		mvs_end_transaction(slot, MVS_ERR_INVALID);
1264dd48af36SAlexander Motin 		return;
1265dd48af36SAlexander Motin 	}
1266dd48af36SAlexander Motin 	KASSERT(nsegs <= MVS_SG_ENTRIES, ("too many DMA segment entries\n"));
1267dd48af36SAlexander Motin 	/* If there is only one segment - no need to use S/G table on Gen-IIe. */
1268dd48af36SAlexander Motin 	if (nsegs == 1 && ch->basic_dma == 0 && (ch->quirks & MVS_Q_GENIIE)) {
1269dd48af36SAlexander Motin 		slot->dma.addr = segs[0].ds_addr;
1270dd48af36SAlexander Motin 		slot->dma.len = segs[0].ds_len;
1271dd48af36SAlexander Motin 	} else {
1272dd48af36SAlexander Motin 		slot->dma.addr = 0;
1273dd48af36SAlexander Motin 		/* Get a piece of the workspace for this EPRD */
1274dd48af36SAlexander Motin 		eprd = (struct mvs_eprd *)
1275dd48af36SAlexander Motin 		    (ch->dma.workrq + MVS_EPRD_OFFSET + (MVS_EPRD_SIZE * slot->slot));
1276dd48af36SAlexander Motin 		/* Fill S/G table */
1277dd48af36SAlexander Motin 		for (i = 0; i < nsegs; i++) {
1278dd48af36SAlexander Motin 			eprd[i].prdbal = htole32(segs[i].ds_addr);
1279dd48af36SAlexander Motin 			eprd[i].bytecount = htole32(segs[i].ds_len & MVS_EPRD_MASK);
1280dd48af36SAlexander Motin 			eprd[i].prdbah = htole32((segs[i].ds_addr >> 16) >> 16);
1281dd48af36SAlexander Motin 		}
1282dd48af36SAlexander Motin 		eprd[i - 1].bytecount |= htole32(MVS_EPRD_EOF);
1283dd48af36SAlexander Motin 	}
1284dd48af36SAlexander Motin 	bus_dmamap_sync(ch->dma.data_tag, slot->dma.data_map,
1285dd48af36SAlexander Motin 	    ((slot->ccb->ccb_h.flags & CAM_DIR_IN) ?
1286dd48af36SAlexander Motin 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
1287dd48af36SAlexander Motin 	if (ch->basic_dma)
1288dd48af36SAlexander Motin 		mvs_legacy_execute_transaction(slot);
1289dd48af36SAlexander Motin 	else
1290dd48af36SAlexander Motin 		mvs_execute_transaction(slot);
1291dd48af36SAlexander Motin }
1292dd48af36SAlexander Motin 
1293dd48af36SAlexander Motin static void
1294dd48af36SAlexander Motin mvs_legacy_execute_transaction(struct mvs_slot *slot)
1295dd48af36SAlexander Motin {
1296dd48af36SAlexander Motin 	device_t dev = slot->dev;
1297dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1298dd48af36SAlexander Motin 	bus_addr_t eprd;
1299dd48af36SAlexander Motin 	union ccb *ccb = slot->ccb;
1300dd48af36SAlexander Motin 	int port = ccb->ccb_h.target_id & 0x0f;
1301dd48af36SAlexander Motin 	int timeout;
1302dd48af36SAlexander Motin 
1303dd48af36SAlexander Motin 	slot->state = MVS_SLOT_RUNNING;
1304dd48af36SAlexander Motin 	ch->rslots |= (1 << slot->slot);
1305dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, SATA_SATAICTL, port << SATA_SATAICTL_PMPTX_SHIFT);
1306dd48af36SAlexander Motin 	if (ccb->ccb_h.func_code == XPT_ATA_IO) {
1307dd48af36SAlexander Motin 		mvs_tfd_write(dev, ccb);
1308dd48af36SAlexander Motin 		/* Device reset doesn't interrupt. */
1309dd48af36SAlexander Motin 		if (ccb->ataio.cmd.command == ATA_DEVICE_RESET) {
1310dd48af36SAlexander Motin 			int timeout = 1000000;
1311dd48af36SAlexander Motin 			do {
1312dd48af36SAlexander Motin 			    DELAY(10);
1313dd48af36SAlexander Motin 			    ccb->ataio.res.status = ATA_INB(ch->r_mem, ATA_STATUS);
1314dd48af36SAlexander Motin 			} while (ccb->ataio.res.status & ATA_S_BUSY && timeout--);
1315dd48af36SAlexander Motin 			mvs_legacy_intr(dev);
1316dd48af36SAlexander Motin 			return;
1317dd48af36SAlexander Motin 		}
1318dd48af36SAlexander Motin 		ch->donecount = 0;
1319dd48af36SAlexander Motin 		ch->transfersize = min(ccb->ataio.dxfer_len,
1320dd48af36SAlexander Motin 		    ch->curr[port].bytecount);
1321dd48af36SAlexander Motin 		if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE)
1322dd48af36SAlexander Motin 			ch->fake_busy = 1;
1323dd48af36SAlexander Motin 		/* If data write command - output the data */
1324dd48af36SAlexander Motin 		if ((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_OUT) {
1325dd48af36SAlexander Motin 			if (mvs_wait(dev, ATA_S_DRQ, ATA_S_BUSY, 1000) < 0) {
1326c0609c54SAlexander Motin 				device_printf(dev,
1327c0609c54SAlexander Motin 				    "timeout waiting for write DRQ\n");
1328dd48af36SAlexander Motin 				mvs_end_transaction(slot, MVS_ERR_TIMEOUT);
1329dd48af36SAlexander Motin 				return;
1330dd48af36SAlexander Motin 			}
1331dd48af36SAlexander Motin 			ATA_OUTSW_STRM(ch->r_mem, ATA_DATA,
1332dd48af36SAlexander Motin 			   (uint16_t *)(ccb->ataio.data_ptr + ch->donecount),
1333dd48af36SAlexander Motin 			   ch->transfersize / 2);
1334dd48af36SAlexander Motin 		}
1335dd48af36SAlexander Motin 	} else {
1336dd48af36SAlexander Motin 		ch->donecount = 0;
1337dd48af36SAlexander Motin 		ch->transfersize = min(ccb->csio.dxfer_len,
1338dd48af36SAlexander Motin 		    ch->curr[port].bytecount);
1339dd48af36SAlexander Motin 		/* Write ATA PACKET command. */
1340dd48af36SAlexander Motin 		if (ch->basic_dma) {
1341dd48af36SAlexander Motin 			ATA_OUTB(ch->r_mem, ATA_FEATURE, ATA_F_DMA);
1342dd48af36SAlexander Motin 			ATA_OUTB(ch->r_mem, ATA_CYL_LSB, 0);
1343dd48af36SAlexander Motin 		    	ATA_OUTB(ch->r_mem, ATA_CYL_MSB, 0);
1344dd48af36SAlexander Motin 		} else {
1345dd48af36SAlexander Motin 			ATA_OUTB(ch->r_mem, ATA_FEATURE, 0);
1346dd48af36SAlexander Motin 			ATA_OUTB(ch->r_mem, ATA_CYL_LSB, ch->transfersize);
1347dd48af36SAlexander Motin 		    	ATA_OUTB(ch->r_mem, ATA_CYL_MSB, ch->transfersize >> 8);
1348dd48af36SAlexander Motin 		}
1349dd48af36SAlexander Motin 		ATA_OUTB(ch->r_mem, ATA_COMMAND, ATA_PACKET_CMD);
1350dd48af36SAlexander Motin 		ch->fake_busy = 1;
1351dd48af36SAlexander Motin 		/* Wait for ready to write ATAPI command block */
1352dd48af36SAlexander Motin 		if (mvs_wait(dev, 0, ATA_S_BUSY, 1000) < 0) {
1353dd48af36SAlexander Motin 			device_printf(dev, "timeout waiting for ATAPI !BUSY\n");
1354dd48af36SAlexander Motin 			mvs_end_transaction(slot, MVS_ERR_TIMEOUT);
1355dd48af36SAlexander Motin 			return;
1356dd48af36SAlexander Motin 		}
1357dd48af36SAlexander Motin 		timeout = 5000;
1358dd48af36SAlexander Motin 		while (timeout--) {
1359dd48af36SAlexander Motin 		    int reason = ATA_INB(ch->r_mem, ATA_IREASON);
1360dd48af36SAlexander Motin 		    int status = ATA_INB(ch->r_mem, ATA_STATUS);
1361dd48af36SAlexander Motin 
1362dd48af36SAlexander Motin 		    if (((reason & (ATA_I_CMD | ATA_I_IN)) |
1363dd48af36SAlexander Motin 			 (status & (ATA_S_DRQ | ATA_S_BUSY))) == ATAPI_P_CMDOUT)
1364dd48af36SAlexander Motin 			break;
1365dd48af36SAlexander Motin 		    DELAY(20);
1366dd48af36SAlexander Motin 		}
1367dd48af36SAlexander Motin 		if (timeout <= 0) {
1368c0609c54SAlexander Motin 			device_printf(dev,
1369c0609c54SAlexander Motin 			    "timeout waiting for ATAPI command ready\n");
1370dd48af36SAlexander Motin 			mvs_end_transaction(slot, MVS_ERR_TIMEOUT);
1371dd48af36SAlexander Motin 			return;
1372dd48af36SAlexander Motin 		}
1373dd48af36SAlexander Motin 		/* Write ATAPI command. */
1374dd48af36SAlexander Motin 		ATA_OUTSW_STRM(ch->r_mem, ATA_DATA,
1375dd48af36SAlexander Motin 		   (uint16_t *)((ccb->ccb_h.flags & CAM_CDB_POINTER) ?
1376dd48af36SAlexander Motin 		    ccb->csio.cdb_io.cdb_ptr : ccb->csio.cdb_io.cdb_bytes),
1377dd48af36SAlexander Motin 		   ch->curr[port].atapi / 2);
1378dd48af36SAlexander Motin 		DELAY(10);
1379dd48af36SAlexander Motin 		if (ch->basic_dma) {
1380dd48af36SAlexander Motin 			/* Start basic DMA. */
1381dd48af36SAlexander Motin 			eprd = ch->dma.workrq_bus + MVS_EPRD_OFFSET +
1382dd48af36SAlexander Motin 			    (MVS_EPRD_SIZE * slot->slot);
1383dd48af36SAlexander Motin 			ATA_OUTL(ch->r_mem, DMA_DTLBA, eprd);
1384dd48af36SAlexander Motin 			ATA_OUTL(ch->r_mem, DMA_DTHBA, (eprd >> 16) >> 16);
1385dd48af36SAlexander Motin 			ATA_OUTL(ch->r_mem, DMA_C, DMA_C_START |
1386dd48af36SAlexander Motin 			    (((ccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) ?
1387dd48af36SAlexander Motin 			    DMA_C_READ : 0));
1388*97fd3ac6SAlexander Motin 		}
1389dd48af36SAlexander Motin 	}
1390dd48af36SAlexander Motin 	/* Start command execution timeout */
1391dd48af36SAlexander Motin 	callout_reset(&slot->timeout, (int)ccb->ccb_h.timeout * hz / 1000,
1392dd48af36SAlexander Motin 	    (timeout_t*)mvs_timeout, slot);
1393dd48af36SAlexander Motin }
1394dd48af36SAlexander Motin 
1395dd48af36SAlexander Motin /* Must be called with channel locked. */
1396dd48af36SAlexander Motin static void
1397dd48af36SAlexander Motin mvs_execute_transaction(struct mvs_slot *slot)
1398dd48af36SAlexander Motin {
1399dd48af36SAlexander Motin 	device_t dev = slot->dev;
1400dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1401dd48af36SAlexander Motin 	bus_addr_t eprd;
1402dd48af36SAlexander Motin 	struct mvs_crqb *crqb;
1403dd48af36SAlexander Motin 	struct mvs_crqb_gen2e *crqb2e;
1404dd48af36SAlexander Motin 	union ccb *ccb = slot->ccb;
1405dd48af36SAlexander Motin 	int port = ccb->ccb_h.target_id & 0x0f;
1406dd48af36SAlexander Motin 	int i;
1407dd48af36SAlexander Motin 
1408dd48af36SAlexander Motin 	/* Get address of the prepared EPRD */
1409dd48af36SAlexander Motin 	eprd = ch->dma.workrq_bus + MVS_EPRD_OFFSET + (MVS_EPRD_SIZE * slot->slot);
1410dd48af36SAlexander Motin 	/* Prepare CRQB. Gen IIe uses different CRQB format. */
1411dd48af36SAlexander Motin 	if (ch->quirks & MVS_Q_GENIIE) {
1412dd48af36SAlexander Motin 		crqb2e = (struct mvs_crqb_gen2e *)
1413dd48af36SAlexander Motin 		    (ch->dma.workrq + MVS_CRQB_OFFSET + (MVS_CRQB_SIZE * ch->out_idx));
1414dd48af36SAlexander Motin 		crqb2e->ctrlflg = htole32(
1415dd48af36SAlexander Motin 		    ((ccb->ccb_h.flags & CAM_DIR_IN) ? MVS_CRQB2E_READ : 0) |
1416dd48af36SAlexander Motin 		    (slot->tag << MVS_CRQB2E_DTAG_SHIFT) |
1417dd48af36SAlexander Motin 		    (port << MVS_CRQB2E_PMP_SHIFT) |
1418dd48af36SAlexander Motin 		    (slot->slot << MVS_CRQB2E_HTAG_SHIFT));
1419dd48af36SAlexander Motin 		/* If there is only one segment - no need to use S/G table. */
1420dd48af36SAlexander Motin 		if (slot->dma.addr != 0) {
1421dd48af36SAlexander Motin 			eprd = slot->dma.addr;
1422dd48af36SAlexander Motin 			crqb2e->ctrlflg |= htole32(MVS_CRQB2E_CPRD);
1423dd48af36SAlexander Motin 			crqb2e->drbc = slot->dma.len;
1424dd48af36SAlexander Motin 		}
1425dd48af36SAlexander Motin 		crqb2e->cprdbl = htole32(eprd);
1426dd48af36SAlexander Motin 		crqb2e->cprdbh = htole32((eprd >> 16) >> 16);
1427dd48af36SAlexander Motin 		crqb2e->cmd[0] = 0;
1428dd48af36SAlexander Motin 		crqb2e->cmd[1] = 0;
1429dd48af36SAlexander Motin 		crqb2e->cmd[2] = ccb->ataio.cmd.command;
1430dd48af36SAlexander Motin 		crqb2e->cmd[3] = ccb->ataio.cmd.features;
1431dd48af36SAlexander Motin 		crqb2e->cmd[4] = ccb->ataio.cmd.lba_low;
1432dd48af36SAlexander Motin 		crqb2e->cmd[5] = ccb->ataio.cmd.lba_mid;
1433dd48af36SAlexander Motin 		crqb2e->cmd[6] = ccb->ataio.cmd.lba_high;
1434dd48af36SAlexander Motin 		crqb2e->cmd[7] = ccb->ataio.cmd.device;
1435dd48af36SAlexander Motin 		crqb2e->cmd[8] = ccb->ataio.cmd.lba_low_exp;
1436dd48af36SAlexander Motin 		crqb2e->cmd[9] = ccb->ataio.cmd.lba_mid_exp;
1437dd48af36SAlexander Motin 		crqb2e->cmd[10] = ccb->ataio.cmd.lba_high_exp;
1438dd48af36SAlexander Motin 		crqb2e->cmd[11] = ccb->ataio.cmd.features_exp;
1439dd48af36SAlexander Motin 		if (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) {
1440dd48af36SAlexander Motin 			crqb2e->cmd[12] = slot->tag << 3;
1441dd48af36SAlexander Motin 			crqb2e->cmd[13] = 0;
1442dd48af36SAlexander Motin 		} else {
1443dd48af36SAlexander Motin 			crqb2e->cmd[12] = ccb->ataio.cmd.sector_count;
1444dd48af36SAlexander Motin 			crqb2e->cmd[13] = ccb->ataio.cmd.sector_count_exp;
1445dd48af36SAlexander Motin 		}
1446dd48af36SAlexander Motin 		crqb2e->cmd[14] = 0;
1447dd48af36SAlexander Motin 		crqb2e->cmd[15] = 0;
1448dd48af36SAlexander Motin 	} else {
1449dd48af36SAlexander Motin 		crqb = (struct mvs_crqb *)
1450dd48af36SAlexander Motin 		    (ch->dma.workrq + MVS_CRQB_OFFSET + (MVS_CRQB_SIZE * ch->out_idx));
1451dd48af36SAlexander Motin 		crqb->cprdbl = htole32(eprd);
1452dd48af36SAlexander Motin 		crqb->cprdbh = htole32((eprd >> 16) >> 16);
1453dd48af36SAlexander Motin 		crqb->ctrlflg = htole16(
1454dd48af36SAlexander Motin 		    ((ccb->ccb_h.flags & CAM_DIR_IN) ? MVS_CRQB_READ : 0) |
1455dd48af36SAlexander Motin 		    (slot->slot << MVS_CRQB_TAG_SHIFT) |
1456dd48af36SAlexander Motin 		    (port << MVS_CRQB_PMP_SHIFT));
1457dd48af36SAlexander Motin 		i = 0;
1458dd48af36SAlexander Motin 		/*
1459dd48af36SAlexander Motin 		 * Controller can handle only 11 of 12 ATA registers,
1460dd48af36SAlexander Motin 		 * so we have to choose which one to skip.
1461dd48af36SAlexander Motin 		 */
1462dd48af36SAlexander Motin 		if (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) {
1463dd48af36SAlexander Motin 			crqb->cmd[i++] = ccb->ataio.cmd.features_exp;
1464dd48af36SAlexander Motin 			crqb->cmd[i++] = 0x11;
1465dd48af36SAlexander Motin 		}
1466dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.features;
1467dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x11;
1468dd48af36SAlexander Motin 		if (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) {
1469dd48af36SAlexander Motin 			crqb->cmd[i++] = slot->tag << 3;
1470dd48af36SAlexander Motin 			crqb->cmd[i++] = 0x12;
1471dd48af36SAlexander Motin 		} else {
1472dd48af36SAlexander Motin 			crqb->cmd[i++] = ccb->ataio.cmd.sector_count_exp;
1473dd48af36SAlexander Motin 			crqb->cmd[i++] = 0x12;
1474dd48af36SAlexander Motin 			crqb->cmd[i++] = ccb->ataio.cmd.sector_count;
1475dd48af36SAlexander Motin 			crqb->cmd[i++] = 0x12;
1476dd48af36SAlexander Motin 		}
1477dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.lba_low_exp;
1478dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x13;
1479dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.lba_low;
1480dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x13;
1481dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.lba_mid_exp;
1482dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x14;
1483dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.lba_mid;
1484dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x14;
1485dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.lba_high_exp;
1486dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x15;
1487dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.lba_high;
1488dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x15;
1489dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.device;
1490dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x16;
1491dd48af36SAlexander Motin 		crqb->cmd[i++] = ccb->ataio.cmd.command;
1492dd48af36SAlexander Motin 		crqb->cmd[i++] = 0x97;
1493dd48af36SAlexander Motin 	}
1494dd48af36SAlexander Motin 	bus_dmamap_sync(ch->dma.workrq_tag, ch->dma.workrq_map,
1495dd48af36SAlexander Motin 	    BUS_DMASYNC_PREWRITE);
1496dd48af36SAlexander Motin 	bus_dmamap_sync(ch->dma.workrp_tag, ch->dma.workrp_map,
1497dd48af36SAlexander Motin 	    BUS_DMASYNC_PREREAD);
1498dd48af36SAlexander Motin 	slot->state = MVS_SLOT_RUNNING;
1499dd48af36SAlexander Motin 	ch->rslots |= (1 << slot->slot);
1500dd48af36SAlexander Motin 	/* Issue command to the controller. */
1501dd48af36SAlexander Motin 	ch->out_idx = (ch->out_idx + 1) & (MVS_MAX_SLOTS - 1);
1502dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_REQQIP,
1503dd48af36SAlexander Motin 	    ch->dma.workrq_bus + MVS_CRQB_OFFSET + (MVS_CRQB_SIZE * ch->out_idx));
1504dd48af36SAlexander Motin 	/* Start command execution timeout */
1505dd48af36SAlexander Motin 	callout_reset(&slot->timeout, (int)ccb->ccb_h.timeout * hz / 1000,
1506dd48af36SAlexander Motin 	    (timeout_t*)mvs_timeout, slot);
1507dd48af36SAlexander Motin 	return;
1508dd48af36SAlexander Motin }
1509dd48af36SAlexander Motin 
1510dd48af36SAlexander Motin /* Must be called with channel locked. */
1511dd48af36SAlexander Motin static void
1512dd48af36SAlexander Motin mvs_process_timeout(device_t dev)
1513dd48af36SAlexander Motin {
1514dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1515dd48af36SAlexander Motin 	int i;
1516dd48af36SAlexander Motin 
1517dd48af36SAlexander Motin 	mtx_assert(&ch->mtx, MA_OWNED);
1518dd48af36SAlexander Motin 	/* Handle the rest of commands. */
1519dd48af36SAlexander Motin 	for (i = 0; i < MVS_MAX_SLOTS; i++) {
1520dd48af36SAlexander Motin 		/* Do we have a running request on slot? */
1521dd48af36SAlexander Motin 		if (ch->slot[i].state < MVS_SLOT_RUNNING)
1522dd48af36SAlexander Motin 			continue;
1523dd48af36SAlexander Motin 		mvs_end_transaction(&ch->slot[i], MVS_ERR_TIMEOUT);
1524dd48af36SAlexander Motin 	}
1525dd48af36SAlexander Motin }
1526dd48af36SAlexander Motin 
1527dd48af36SAlexander Motin /* Must be called with channel locked. */
1528dd48af36SAlexander Motin static void
1529dd48af36SAlexander Motin mvs_rearm_timeout(device_t dev)
1530dd48af36SAlexander Motin {
1531dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1532dd48af36SAlexander Motin 	int i;
1533dd48af36SAlexander Motin 
1534dd48af36SAlexander Motin 	mtx_assert(&ch->mtx, MA_OWNED);
1535dd48af36SAlexander Motin 	for (i = 0; i < MVS_MAX_SLOTS; i++) {
1536dd48af36SAlexander Motin 		struct mvs_slot *slot = &ch->slot[i];
1537dd48af36SAlexander Motin 
1538dd48af36SAlexander Motin 		/* Do we have a running request on slot? */
1539dd48af36SAlexander Motin 		if (slot->state < MVS_SLOT_RUNNING)
1540dd48af36SAlexander Motin 			continue;
1541dd48af36SAlexander Motin 		if ((ch->toslots & (1 << i)) == 0)
1542dd48af36SAlexander Motin 			continue;
1543dd48af36SAlexander Motin 		callout_reset(&slot->timeout,
1544dd48af36SAlexander Motin 		    (int)slot->ccb->ccb_h.timeout * hz / 2000,
1545dd48af36SAlexander Motin 		    (timeout_t*)mvs_timeout, slot);
1546dd48af36SAlexander Motin 	}
1547dd48af36SAlexander Motin }
1548dd48af36SAlexander Motin 
1549dd48af36SAlexander Motin /* Locked by callout mechanism. */
1550dd48af36SAlexander Motin static void
1551dd48af36SAlexander Motin mvs_timeout(struct mvs_slot *slot)
1552dd48af36SAlexander Motin {
1553dd48af36SAlexander Motin 	device_t dev = slot->dev;
1554dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1555dd48af36SAlexander Motin 
1556dd48af36SAlexander Motin 	/* Check for stale timeout. */
1557dd48af36SAlexander Motin 	if (slot->state < MVS_SLOT_RUNNING)
1558dd48af36SAlexander Motin 		return;
1559dd48af36SAlexander Motin 	device_printf(dev, "Timeout on slot %d\n", slot->slot);
1560dd48af36SAlexander Motin 	device_printf(dev, "iec %08x sstat %08x serr %08x edma_s %08x "
1561dd48af36SAlexander Motin 	    "dma_c %08x dma_s %08x rs %08x status %02x\n",
1562dd48af36SAlexander Motin 	    ATA_INL(ch->r_mem, EDMA_IEC),
1563dd48af36SAlexander Motin 	    ATA_INL(ch->r_mem, SATA_SS), ATA_INL(ch->r_mem, SATA_SE),
1564dd48af36SAlexander Motin 	    ATA_INL(ch->r_mem, EDMA_S), ATA_INL(ch->r_mem, DMA_C),
1565dd48af36SAlexander Motin 	    ATA_INL(ch->r_mem, DMA_S), ch->rslots,
1566dd48af36SAlexander Motin 	    ATA_INB(ch->r_mem, ATA_ALTSTAT));
1567dd48af36SAlexander Motin 	/* Handle frozen command. */
1568dd48af36SAlexander Motin 	mvs_requeue_frozen(dev);
1569dd48af36SAlexander Motin 	/* We wait for other commands timeout and pray. */
1570dd48af36SAlexander Motin 	if (ch->toslots == 0)
1571dd48af36SAlexander Motin 		xpt_freeze_simq(ch->sim, 1);
1572dd48af36SAlexander Motin 	ch->toslots |= (1 << slot->slot);
1573dd48af36SAlexander Motin 	if ((ch->rslots & ~ch->toslots) == 0)
1574dd48af36SAlexander Motin 		mvs_process_timeout(dev);
1575dd48af36SAlexander Motin 	else
1576dd48af36SAlexander Motin 		device_printf(dev, " ... waiting for slots %08x\n",
1577dd48af36SAlexander Motin 		    ch->rslots & ~ch->toslots);
1578dd48af36SAlexander Motin }
1579dd48af36SAlexander Motin 
1580dd48af36SAlexander Motin /* Must be called with channel locked. */
1581dd48af36SAlexander Motin static void
1582dd48af36SAlexander Motin mvs_end_transaction(struct mvs_slot *slot, enum mvs_err_type et)
1583dd48af36SAlexander Motin {
1584dd48af36SAlexander Motin 	device_t dev = slot->dev;
1585dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1586dd48af36SAlexander Motin 	union ccb *ccb = slot->ccb;
1587bf12976cSAlexander Motin 	int lastto;
1588dd48af36SAlexander Motin 
1589dd48af36SAlexander Motin 	bus_dmamap_sync(ch->dma.workrq_tag, ch->dma.workrq_map,
1590dd48af36SAlexander Motin 	    BUS_DMASYNC_POSTWRITE);
1591dd48af36SAlexander Motin 	/* Read result registers to the result struct
1592dd48af36SAlexander Motin 	 * May be incorrect if several commands finished same time,
1593dd48af36SAlexander Motin 	 * so read only when sure or have to.
1594dd48af36SAlexander Motin 	 */
1595dd48af36SAlexander Motin 	if (ccb->ccb_h.func_code == XPT_ATA_IO) {
1596dd48af36SAlexander Motin 		struct ata_res *res = &ccb->ataio.res;
1597dd48af36SAlexander Motin 
1598dd48af36SAlexander Motin 		if ((et == MVS_ERR_TFE) ||
1599dd48af36SAlexander Motin 		    (ccb->ataio.cmd.flags & CAM_ATAIO_NEEDRESULT)) {
1600dd48af36SAlexander Motin 			mvs_tfd_read(dev, ccb);
1601dd48af36SAlexander Motin 		} else
1602dd48af36SAlexander Motin 			bzero(res, sizeof(*res));
1603*97fd3ac6SAlexander Motin 	} else {
1604*97fd3ac6SAlexander Motin 		if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE &&
1605*97fd3ac6SAlexander Motin 		    ch->basic_dma == 0)
1606*97fd3ac6SAlexander Motin 			ccb->csio.resid = ccb->csio.dxfer_len - ch->donecount;
1607dd48af36SAlexander Motin 	}
1608dd48af36SAlexander Motin 	if (ch->numpslots == 0 || ch->basic_dma) {
1609dd48af36SAlexander Motin 		if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) {
1610dd48af36SAlexander Motin 			bus_dmamap_sync(ch->dma.data_tag, slot->dma.data_map,
1611dd48af36SAlexander Motin 			    (ccb->ccb_h.flags & CAM_DIR_IN) ?
1612dd48af36SAlexander Motin 			    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1613dd48af36SAlexander Motin 			bus_dmamap_unload(ch->dma.data_tag, slot->dma.data_map);
1614dd48af36SAlexander Motin 		}
1615dd48af36SAlexander Motin 	}
1616dd48af36SAlexander Motin 	if (et != MVS_ERR_NONE)
1617dd48af36SAlexander Motin 		ch->eslots |= (1 << slot->slot);
1618dd48af36SAlexander Motin 	/* In case of error, freeze device for proper recovery. */
1619*97fd3ac6SAlexander Motin 	if ((et != MVS_ERR_NONE) && (!ch->recoverycmd) &&
1620dd48af36SAlexander Motin 	    !(ccb->ccb_h.status & CAM_DEV_QFRZN)) {
1621dd48af36SAlexander Motin 		xpt_freeze_devq(ccb->ccb_h.path, 1);
1622dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_DEV_QFRZN;
1623dd48af36SAlexander Motin 	}
1624dd48af36SAlexander Motin 	/* Set proper result status. */
1625dd48af36SAlexander Motin 	ccb->ccb_h.status &= ~CAM_STATUS_MASK;
1626dd48af36SAlexander Motin 	switch (et) {
1627dd48af36SAlexander Motin 	case MVS_ERR_NONE:
1628dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_REQ_CMP;
1629dd48af36SAlexander Motin 		if (ccb->ccb_h.func_code == XPT_SCSI_IO)
1630dd48af36SAlexander Motin 			ccb->csio.scsi_status = SCSI_STATUS_OK;
1631dd48af36SAlexander Motin 		break;
1632dd48af36SAlexander Motin 	case MVS_ERR_INVALID:
1633dd48af36SAlexander Motin 		ch->fatalerr = 1;
1634dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_REQ_INVALID;
1635dd48af36SAlexander Motin 		break;
1636dd48af36SAlexander Motin 	case MVS_ERR_INNOCENT:
1637dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_REQUEUE_REQ;
1638dd48af36SAlexander Motin 		break;
1639dd48af36SAlexander Motin 	case MVS_ERR_TFE:
1640dd48af36SAlexander Motin 	case MVS_ERR_NCQ:
1641dd48af36SAlexander Motin 		if (ccb->ccb_h.func_code == XPT_SCSI_IO) {
1642dd48af36SAlexander Motin 			ccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR;
1643dd48af36SAlexander Motin 			ccb->csio.scsi_status = SCSI_STATUS_CHECK_COND;
1644dd48af36SAlexander Motin 		} else {
1645dd48af36SAlexander Motin 			ccb->ccb_h.status |= CAM_ATA_STATUS_ERROR;
1646dd48af36SAlexander Motin 		}
1647dd48af36SAlexander Motin 		break;
1648dd48af36SAlexander Motin 	case MVS_ERR_SATA:
1649dd48af36SAlexander Motin 		ch->fatalerr = 1;
1650*97fd3ac6SAlexander Motin 		if (!ch->recoverycmd) {
1651dd48af36SAlexander Motin 			xpt_freeze_simq(ch->sim, 1);
1652dd48af36SAlexander Motin 			ccb->ccb_h.status &= ~CAM_STATUS_MASK;
1653dd48af36SAlexander Motin 			ccb->ccb_h.status |= CAM_RELEASE_SIMQ;
1654dd48af36SAlexander Motin 		}
1655dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_UNCOR_PARITY;
1656dd48af36SAlexander Motin 		break;
1657dd48af36SAlexander Motin 	case MVS_ERR_TIMEOUT:
1658*97fd3ac6SAlexander Motin 		if (!ch->recoverycmd) {
1659dd48af36SAlexander Motin 			xpt_freeze_simq(ch->sim, 1);
1660dd48af36SAlexander Motin 			ccb->ccb_h.status &= ~CAM_STATUS_MASK;
1661dd48af36SAlexander Motin 			ccb->ccb_h.status |= CAM_RELEASE_SIMQ;
1662dd48af36SAlexander Motin 		}
1663dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_CMD_TIMEOUT;
1664dd48af36SAlexander Motin 		break;
1665dd48af36SAlexander Motin 	default:
1666dd48af36SAlexander Motin 		ch->fatalerr = 1;
1667dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_REQ_CMP_ERR;
1668dd48af36SAlexander Motin 	}
1669dd48af36SAlexander Motin 	/* Free slot. */
1670dd48af36SAlexander Motin 	ch->oslots &= ~(1 << slot->slot);
1671dd48af36SAlexander Motin 	ch->rslots &= ~(1 << slot->slot);
1672dd48af36SAlexander Motin 	ch->aslots &= ~(1 << slot->slot);
1673dd48af36SAlexander Motin 	slot->state = MVS_SLOT_EMPTY;
1674dd48af36SAlexander Motin 	slot->ccb = NULL;
1675dd48af36SAlexander Motin 	/* Update channel stats. */
1676dd48af36SAlexander Motin 	ch->numrslots--;
1677dd48af36SAlexander Motin 	ch->numrslotspd[ccb->ccb_h.target_id]--;
1678dd48af36SAlexander Motin 	if (ccb->ccb_h.func_code == XPT_ATA_IO) {
1679dd48af36SAlexander Motin 		if (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) {
1680dd48af36SAlexander Motin 			ch->otagspd[ccb->ccb_h.target_id] &= ~(1 << slot->tag);
1681dd48af36SAlexander Motin 			ch->numtslots--;
1682dd48af36SAlexander Motin 			ch->numtslotspd[ccb->ccb_h.target_id]--;
1683dd48af36SAlexander Motin 		} else if (ccb->ataio.cmd.flags & CAM_ATAIO_DMA) {
1684dd48af36SAlexander Motin 			ch->numdslots--;
1685dd48af36SAlexander Motin 		} else {
1686dd48af36SAlexander Motin 			ch->numpslots--;
1687dd48af36SAlexander Motin 		}
1688dd48af36SAlexander Motin 	} else {
1689dd48af36SAlexander Motin 		ch->numpslots--;
1690dd48af36SAlexander Motin 		ch->basic_dma = 0;
1691dd48af36SAlexander Motin 	}
1692bf12976cSAlexander Motin 	/* Cancel timeout state if request completed normally. */
1693bf12976cSAlexander Motin 	if (et != MVS_ERR_TIMEOUT) {
1694bf12976cSAlexander Motin 		lastto = (ch->toslots == (1 << slot->slot));
1695bf12976cSAlexander Motin 		ch->toslots &= ~(1 << slot->slot);
1696bf12976cSAlexander Motin 		if (lastto)
1697bf12976cSAlexander Motin 			xpt_release_simq(ch->sim, TRUE);
1698bf12976cSAlexander Motin 	}
1699dd48af36SAlexander Motin 	/* If it was our READ LOG command - process it. */
1700*97fd3ac6SAlexander Motin 	if (ccb->ccb_h.recovery_type == RECOVERY_READ_LOG) {
1701dd48af36SAlexander Motin 		mvs_process_read_log(dev, ccb);
1702*97fd3ac6SAlexander Motin 	/* If it was our REQUEST SENSE command - process it. */
1703*97fd3ac6SAlexander Motin 	} else if (ccb->ccb_h.recovery_type == RECOVERY_REQUEST_SENSE) {
1704*97fd3ac6SAlexander Motin 		mvs_process_request_sense(dev, ccb);
1705*97fd3ac6SAlexander Motin 	/* If it was NCQ or ATAPI command error, put result on hold. */
1706*97fd3ac6SAlexander Motin 	} else if (et == MVS_ERR_NCQ ||
1707*97fd3ac6SAlexander Motin 	    ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_SCSI_STATUS_ERROR &&
1708*97fd3ac6SAlexander Motin 	     (ccb->ccb_h.flags & CAM_DIS_AUTOSENSE) == 0)) {
1709dd48af36SAlexander Motin 		ch->hold[slot->slot] = ccb;
1710dd48af36SAlexander Motin 		ch->holdtag[slot->slot] = slot->tag;
1711dd48af36SAlexander Motin 		ch->numhslots++;
1712dd48af36SAlexander Motin 	} else
1713dd48af36SAlexander Motin 		xpt_done(ccb);
1714dd48af36SAlexander Motin 	/* Unfreeze frozen command. */
1715dd48af36SAlexander Motin 	if (ch->frozen && !mvs_check_collision(dev, ch->frozen)) {
1716dd48af36SAlexander Motin 		union ccb *fccb = ch->frozen;
1717dd48af36SAlexander Motin 		ch->frozen = NULL;
1718dd48af36SAlexander Motin 		mvs_begin_transaction(dev, fccb);
1719dd48af36SAlexander Motin 		xpt_release_simq(ch->sim, TRUE);
1720dd48af36SAlexander Motin 	}
1721dd48af36SAlexander Motin 	/* If we have no other active commands, ... */
1722dd48af36SAlexander Motin 	if (ch->rslots == 0) {
1723dd48af36SAlexander Motin 		/* if there was fatal error - reset port. */
1724dd48af36SAlexander Motin 		if (ch->toslots != 0 || ch->fatalerr) {
1725dd48af36SAlexander Motin 			mvs_reset(dev);
1726dd48af36SAlexander Motin 		} else {
1727dd48af36SAlexander Motin 			/* if we have slots in error, we can reinit port. */
1728dd48af36SAlexander Motin 			if (ch->eslots != 0) {
1729dd48af36SAlexander Motin 				mvs_set_edma_mode(dev, MVS_EDMA_OFF);
1730dd48af36SAlexander Motin 				ch->eslots = 0;
1731dd48af36SAlexander Motin 			}
1732dd48af36SAlexander Motin 			/* if there commands on hold, we can do READ LOG. */
1733*97fd3ac6SAlexander Motin 			if (!ch->recoverycmd && ch->numhslots)
1734*97fd3ac6SAlexander Motin 				mvs_issue_recovery(dev);
1735dd48af36SAlexander Motin 		}
1736dd48af36SAlexander Motin 	/* If all the rest of commands are in timeout - give them chance. */
1737dd48af36SAlexander Motin 	} else if ((ch->rslots & ~ch->toslots) == 0 &&
1738dd48af36SAlexander Motin 	    et != MVS_ERR_TIMEOUT)
1739dd48af36SAlexander Motin 		mvs_rearm_timeout(dev);
1740dd48af36SAlexander Motin 	/* Start PM timer. */
1741dd48af36SAlexander Motin 	if (ch->numrslots == 0 && ch->pm_level > 3 &&
1742dd48af36SAlexander Motin 	    (ch->curr[ch->pm_present ? 15 : 0].caps & CTS_SATA_CAPS_D_PMREQ)) {
1743dd48af36SAlexander Motin 		callout_schedule(&ch->pm_timer,
1744dd48af36SAlexander Motin 		    (ch->pm_level == 4) ? hz / 1000 : hz / 8);
1745dd48af36SAlexander Motin 	}
1746dd48af36SAlexander Motin }
1747dd48af36SAlexander Motin 
1748dd48af36SAlexander Motin static void
1749*97fd3ac6SAlexander Motin mvs_issue_recovery(device_t dev)
1750dd48af36SAlexander Motin {
1751dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1752dd48af36SAlexander Motin 	union ccb *ccb;
1753dd48af36SAlexander Motin 	struct ccb_ataio *ataio;
1754*97fd3ac6SAlexander Motin 	struct ccb_scsiio *csio;
1755dd48af36SAlexander Motin 	int i;
1756dd48af36SAlexander Motin 
1757*97fd3ac6SAlexander Motin 	ch->recoverycmd = 1;
1758dd48af36SAlexander Motin 	/* Find some holden command. */
1759dd48af36SAlexander Motin 	for (i = 0; i < MVS_MAX_SLOTS; i++) {
1760dd48af36SAlexander Motin 		if (ch->hold[i])
1761dd48af36SAlexander Motin 			break;
1762dd48af36SAlexander Motin 	}
1763dd48af36SAlexander Motin 	ccb = xpt_alloc_ccb_nowait();
1764dd48af36SAlexander Motin 	if (ccb == NULL) {
1765dd48af36SAlexander Motin 		device_printf(dev, "Unable allocate READ LOG command");
1766dd48af36SAlexander Motin 		return; /* XXX */
1767dd48af36SAlexander Motin 	}
1768dd48af36SAlexander Motin 	ccb->ccb_h = ch->hold[i]->ccb_h;	/* Reuse old header. */
1769*97fd3ac6SAlexander Motin 	if (ccb->ccb_h.func_code == XPT_ATA_IO) {
1770*97fd3ac6SAlexander Motin 		/* READ LOG */
1771*97fd3ac6SAlexander Motin 		ccb->ccb_h.recovery_type = RECOVERY_READ_LOG;
1772dd48af36SAlexander Motin 		ccb->ccb_h.func_code = XPT_ATA_IO;
1773dd48af36SAlexander Motin 		ccb->ccb_h.flags = CAM_DIR_IN;
1774dd48af36SAlexander Motin 		ccb->ccb_h.timeout = 1000;	/* 1s should be enough. */
1775dd48af36SAlexander Motin 		ataio = &ccb->ataio;
1776dd48af36SAlexander Motin 		ataio->data_ptr = malloc(512, M_MVS, M_NOWAIT);
1777dd48af36SAlexander Motin 		if (ataio->data_ptr == NULL) {
1778de29bf5eSAlexander Motin 			xpt_free_ccb(ccb);
1779dd48af36SAlexander Motin 			device_printf(dev, "Unable allocate memory for READ LOG command");
1780dd48af36SAlexander Motin 			return; /* XXX */
1781dd48af36SAlexander Motin 		}
1782dd48af36SAlexander Motin 		ataio->dxfer_len = 512;
1783dd48af36SAlexander Motin 		bzero(&ataio->cmd, sizeof(ataio->cmd));
1784dd48af36SAlexander Motin 		ataio->cmd.flags = CAM_ATAIO_48BIT;
1785dd48af36SAlexander Motin 		ataio->cmd.command = 0x2F;	/* READ LOG EXT */
1786dd48af36SAlexander Motin 		ataio->cmd.sector_count = 1;
1787dd48af36SAlexander Motin 		ataio->cmd.sector_count_exp = 0;
1788dd48af36SAlexander Motin 		ataio->cmd.lba_low = 0x10;
1789dd48af36SAlexander Motin 		ataio->cmd.lba_mid = 0;
1790dd48af36SAlexander Motin 		ataio->cmd.lba_mid_exp = 0;
1791*97fd3ac6SAlexander Motin 	} else {
1792*97fd3ac6SAlexander Motin 		/* REQUEST SENSE */
1793*97fd3ac6SAlexander Motin 		ccb->ccb_h.recovery_type = RECOVERY_REQUEST_SENSE;
1794*97fd3ac6SAlexander Motin 		ccb->ccb_h.recovery_slot = i;
1795*97fd3ac6SAlexander Motin 		ccb->ccb_h.func_code = XPT_SCSI_IO;
1796*97fd3ac6SAlexander Motin 		ccb->ccb_h.flags = CAM_DIR_IN;
1797*97fd3ac6SAlexander Motin 		ccb->ccb_h.status = 0;
1798*97fd3ac6SAlexander Motin 		ccb->ccb_h.timeout = 1000;	/* 1s should be enough. */
1799*97fd3ac6SAlexander Motin 		csio = &ccb->csio;
1800*97fd3ac6SAlexander Motin 		csio->data_ptr = (void *)&ch->hold[i]->csio.sense_data;
1801*97fd3ac6SAlexander Motin 		csio->dxfer_len = ch->hold[i]->csio.sense_len;
1802*97fd3ac6SAlexander Motin 		csio->cdb_len = 6;
1803*97fd3ac6SAlexander Motin 		bzero(&csio->cdb_io, sizeof(csio->cdb_io));
1804*97fd3ac6SAlexander Motin 		csio->cdb_io.cdb_bytes[0] = 0x03;
1805*97fd3ac6SAlexander Motin 		csio->cdb_io.cdb_bytes[4] = csio->dxfer_len;
1806*97fd3ac6SAlexander Motin 	}
1807dd48af36SAlexander Motin 	/* Freeze SIM while doing READ LOG EXT. */
1808dd48af36SAlexander Motin 	xpt_freeze_simq(ch->sim, 1);
1809dd48af36SAlexander Motin 	mvs_begin_transaction(dev, ccb);
1810dd48af36SAlexander Motin }
1811dd48af36SAlexander Motin 
1812dd48af36SAlexander Motin static void
1813dd48af36SAlexander Motin mvs_process_read_log(device_t dev, union ccb *ccb)
1814dd48af36SAlexander Motin {
1815dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1816dd48af36SAlexander Motin 	uint8_t *data;
1817dd48af36SAlexander Motin 	struct ata_res *res;
1818dd48af36SAlexander Motin 	int i;
1819dd48af36SAlexander Motin 
1820*97fd3ac6SAlexander Motin 	ch->recoverycmd = 0;
1821dd48af36SAlexander Motin 
1822dd48af36SAlexander Motin 	data = ccb->ataio.data_ptr;
1823dd48af36SAlexander Motin 	if ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_CMP &&
1824dd48af36SAlexander Motin 	    (data[0] & 0x80) == 0) {
1825dd48af36SAlexander Motin 		for (i = 0; i < MVS_MAX_SLOTS; i++) {
1826dd48af36SAlexander Motin 			if (!ch->hold[i])
1827dd48af36SAlexander Motin 				continue;
1828dd48af36SAlexander Motin 			if (ch->hold[i]->ccb_h.target_id != ccb->ccb_h.target_id)
1829dd48af36SAlexander Motin 				continue;
1830dd48af36SAlexander Motin 			if ((data[0] & 0x1F) == ch->holdtag[i]) {
1831dd48af36SAlexander Motin 				res = &ch->hold[i]->ataio.res;
1832dd48af36SAlexander Motin 				res->status = data[2];
1833dd48af36SAlexander Motin 				res->error = data[3];
1834dd48af36SAlexander Motin 				res->lba_low = data[4];
1835dd48af36SAlexander Motin 				res->lba_mid = data[5];
1836dd48af36SAlexander Motin 				res->lba_high = data[6];
1837dd48af36SAlexander Motin 				res->device = data[7];
1838dd48af36SAlexander Motin 				res->lba_low_exp = data[8];
1839dd48af36SAlexander Motin 				res->lba_mid_exp = data[9];
1840dd48af36SAlexander Motin 				res->lba_high_exp = data[10];
1841dd48af36SAlexander Motin 				res->sector_count = data[12];
1842dd48af36SAlexander Motin 				res->sector_count_exp = data[13];
1843dd48af36SAlexander Motin 			} else {
1844dd48af36SAlexander Motin 				ch->hold[i]->ccb_h.status &= ~CAM_STATUS_MASK;
1845dd48af36SAlexander Motin 				ch->hold[i]->ccb_h.status |= CAM_REQUEUE_REQ;
1846dd48af36SAlexander Motin 			}
1847dd48af36SAlexander Motin 			xpt_done(ch->hold[i]);
1848dd48af36SAlexander Motin 			ch->hold[i] = NULL;
1849dd48af36SAlexander Motin 			ch->numhslots--;
1850dd48af36SAlexander Motin 		}
1851dd48af36SAlexander Motin 	} else {
1852dd48af36SAlexander Motin 		if ((ccb->ccb_h.status & CAM_STATUS_MASK) != CAM_REQ_CMP)
1853dd48af36SAlexander Motin 			device_printf(dev, "Error while READ LOG EXT\n");
1854dd48af36SAlexander Motin 		else if ((data[0] & 0x80) == 0) {
1855c0609c54SAlexander Motin 			device_printf(dev,
1856c0609c54SAlexander Motin 			    "Non-queued command error in READ LOG EXT\n");
1857dd48af36SAlexander Motin 		}
1858dd48af36SAlexander Motin 		for (i = 0; i < MVS_MAX_SLOTS; i++) {
1859dd48af36SAlexander Motin 			if (!ch->hold[i])
1860dd48af36SAlexander Motin 				continue;
1861dd48af36SAlexander Motin 			if (ch->hold[i]->ccb_h.target_id != ccb->ccb_h.target_id)
1862dd48af36SAlexander Motin 				continue;
1863dd48af36SAlexander Motin 			xpt_done(ch->hold[i]);
1864dd48af36SAlexander Motin 			ch->hold[i] = NULL;
1865dd48af36SAlexander Motin 			ch->numhslots--;
1866dd48af36SAlexander Motin 		}
1867dd48af36SAlexander Motin 	}
1868dd48af36SAlexander Motin 	free(ccb->ataio.data_ptr, M_MVS);
1869dd48af36SAlexander Motin 	xpt_free_ccb(ccb);
1870dd48af36SAlexander Motin 	xpt_release_simq(ch->sim, TRUE);
1871dd48af36SAlexander Motin }
1872dd48af36SAlexander Motin 
1873*97fd3ac6SAlexander Motin static void
1874*97fd3ac6SAlexander Motin mvs_process_request_sense(device_t dev, union ccb *ccb)
1875*97fd3ac6SAlexander Motin {
1876*97fd3ac6SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1877*97fd3ac6SAlexander Motin 	int i;
1878*97fd3ac6SAlexander Motin 
1879*97fd3ac6SAlexander Motin 	ch->recoverycmd = 0;
1880*97fd3ac6SAlexander Motin 
1881*97fd3ac6SAlexander Motin 	i = ccb->ccb_h.recovery_slot;
1882*97fd3ac6SAlexander Motin 	if ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_CMP) {
1883*97fd3ac6SAlexander Motin 		ch->hold[i]->ccb_h.status |= CAM_AUTOSNS_VALID;
1884*97fd3ac6SAlexander Motin 	} else {
1885*97fd3ac6SAlexander Motin 		ch->hold[i]->ccb_h.status &= ~CAM_STATUS_MASK;
1886*97fd3ac6SAlexander Motin 		ch->hold[i]->ccb_h.status |= CAM_AUTOSENSE_FAIL;
1887*97fd3ac6SAlexander Motin 	}
1888*97fd3ac6SAlexander Motin 	xpt_done(ch->hold[i]);
1889*97fd3ac6SAlexander Motin 	ch->hold[i] = NULL;
1890*97fd3ac6SAlexander Motin 	ch->numhslots--;
1891*97fd3ac6SAlexander Motin 	xpt_free_ccb(ccb);
1892*97fd3ac6SAlexander Motin 	xpt_release_simq(ch->sim, TRUE);
1893*97fd3ac6SAlexander Motin }
1894*97fd3ac6SAlexander Motin 
1895dd48af36SAlexander Motin static int
1896dd48af36SAlexander Motin mvs_wait(device_t dev, u_int s, u_int c, int t)
1897dd48af36SAlexander Motin {
1898dd48af36SAlexander Motin 	int timeout = 0;
1899dd48af36SAlexander Motin 	uint8_t st;
1900dd48af36SAlexander Motin 
1901dd48af36SAlexander Motin 	while (((st =  mvs_getstatus(dev, 0)) & (s | c)) != s) {
1902dd48af36SAlexander Motin 		DELAY(1000);
1903dd48af36SAlexander Motin 		if (timeout++ > t) {
1904dd48af36SAlexander Motin 			device_printf(dev, "Wait status %02x\n", st);
1905dd48af36SAlexander Motin 			return (-1);
1906dd48af36SAlexander Motin 		}
1907dd48af36SAlexander Motin 	}
1908dd48af36SAlexander Motin 	return (timeout);
1909dd48af36SAlexander Motin }
1910dd48af36SAlexander Motin 
1911dd48af36SAlexander Motin static void
1912dd48af36SAlexander Motin mvs_requeue_frozen(device_t dev)
1913dd48af36SAlexander Motin {
1914dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1915dd48af36SAlexander Motin 	union ccb *fccb = ch->frozen;
1916dd48af36SAlexander Motin 
1917dd48af36SAlexander Motin 	if (fccb) {
1918dd48af36SAlexander Motin 		ch->frozen = NULL;
1919dd48af36SAlexander Motin 		fccb->ccb_h.status = CAM_REQUEUE_REQ | CAM_RELEASE_SIMQ;
1920dd48af36SAlexander Motin 		if (!(fccb->ccb_h.status & CAM_DEV_QFRZN)) {
1921dd48af36SAlexander Motin 			xpt_freeze_devq(fccb->ccb_h.path, 1);
1922dd48af36SAlexander Motin 			fccb->ccb_h.status |= CAM_DEV_QFRZN;
1923dd48af36SAlexander Motin 		}
1924dd48af36SAlexander Motin 		xpt_done(fccb);
1925dd48af36SAlexander Motin 	}
1926dd48af36SAlexander Motin }
1927dd48af36SAlexander Motin 
1928dd48af36SAlexander Motin static void
1929dd48af36SAlexander Motin mvs_reset(device_t dev)
1930dd48af36SAlexander Motin {
1931dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1932dd48af36SAlexander Motin 	int i;
1933dd48af36SAlexander Motin 
1934dd48af36SAlexander Motin 	xpt_freeze_simq(ch->sim, 1);
1935dd48af36SAlexander Motin 	if (bootverbose)
1936dd48af36SAlexander Motin 		device_printf(dev, "MVS reset...\n");
1937dd48af36SAlexander Motin 	/* Requeue freezed command. */
1938dd48af36SAlexander Motin 	mvs_requeue_frozen(dev);
1939dd48af36SAlexander Motin 	/* Kill the engine and requeue all running commands. */
1940dd48af36SAlexander Motin 	mvs_set_edma_mode(dev, MVS_EDMA_OFF);
1941dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, DMA_C, 0);
1942dd48af36SAlexander Motin 	for (i = 0; i < MVS_MAX_SLOTS; i++) {
1943dd48af36SAlexander Motin 		/* Do we have a running request on slot? */
1944dd48af36SAlexander Motin 		if (ch->slot[i].state < MVS_SLOT_RUNNING)
1945dd48af36SAlexander Motin 			continue;
1946dd48af36SAlexander Motin 		/* XXX; Commands in loading state. */
1947dd48af36SAlexander Motin 		mvs_end_transaction(&ch->slot[i], MVS_ERR_INNOCENT);
1948dd48af36SAlexander Motin 	}
1949dd48af36SAlexander Motin 	for (i = 0; i < MVS_MAX_SLOTS; i++) {
1950dd48af36SAlexander Motin 		if (!ch->hold[i])
1951dd48af36SAlexander Motin 			continue;
1952dd48af36SAlexander Motin 		xpt_done(ch->hold[i]);
1953dd48af36SAlexander Motin 		ch->hold[i] = NULL;
1954dd48af36SAlexander Motin 		ch->numhslots--;
1955dd48af36SAlexander Motin 	}
1956dd48af36SAlexander Motin 	if (ch->toslots != 0)
1957dd48af36SAlexander Motin 		xpt_release_simq(ch->sim, TRUE);
1958dd48af36SAlexander Motin 	ch->eslots = 0;
1959dd48af36SAlexander Motin 	ch->toslots = 0;
1960dd48af36SAlexander Motin 	ch->fatalerr = 0;
1961dd48af36SAlexander Motin 	/* Tell the XPT about the event */
1962dd48af36SAlexander Motin 	xpt_async(AC_BUS_RESET, ch->path, NULL);
1963dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_IEM, 0);
1964dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_CMD, EDMA_CMD_EATARST);
1965dd48af36SAlexander Motin 	DELAY(25);
1966dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_CMD, 0);
1967dd48af36SAlexander Motin 	/* Reset and reconnect PHY, */
1968dd48af36SAlexander Motin 	if (!mvs_sata_phy_reset(dev)) {
1969dd48af36SAlexander Motin 		if (bootverbose)
1970dd48af36SAlexander Motin 			device_printf(dev,
1971dd48af36SAlexander Motin 			    "MVS reset done: phy reset found no device\n");
1972dd48af36SAlexander Motin 		ch->devices = 0;
1973dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, SATA_SE, 0xffffffff);
1974dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, EDMA_IEC, 0);
1975dd48af36SAlexander Motin 		ATA_OUTL(ch->r_mem, EDMA_IEM, ~EDMA_IE_TRANSIENT);
1976dd48af36SAlexander Motin 		xpt_release_simq(ch->sim, TRUE);
1977dd48af36SAlexander Motin 		return;
1978dd48af36SAlexander Motin 	}
1979dd48af36SAlexander Motin 	/* Wait for clearing busy status. */
1980dd48af36SAlexander Motin 	if ((i = mvs_wait(dev, 0, ATA_S_BUSY | ATA_S_DRQ, 15000)) < 0)
1981dd48af36SAlexander Motin 		device_printf(dev, "device is not ready\n");
1982dd48af36SAlexander Motin 	else if (bootverbose)
1983dd48af36SAlexander Motin 		device_printf(dev, "ready wait time=%dms\n", i);
1984dd48af36SAlexander Motin 	ch->devices = 1;
1985dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_SE, 0xffffffff);
1986dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_IEC, 0);
1987dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, EDMA_IEM, ~EDMA_IE_TRANSIENT);
1988dd48af36SAlexander Motin 	if (bootverbose)
1989dd48af36SAlexander Motin 		device_printf(dev, "MVS reset done: device found\n");
1990dd48af36SAlexander Motin 	xpt_release_simq(ch->sim, TRUE);
1991dd48af36SAlexander Motin }
1992dd48af36SAlexander Motin 
1993dd48af36SAlexander Motin static void
1994dd48af36SAlexander Motin mvs_softreset(device_t dev, union ccb *ccb)
1995dd48af36SAlexander Motin {
1996dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
1997dd48af36SAlexander Motin 	int port = ccb->ccb_h.target_id & 0x0f;
1998dd48af36SAlexander Motin 	int i;
1999dd48af36SAlexander Motin 
2000dd48af36SAlexander Motin 	mvs_set_edma_mode(dev, MVS_EDMA_OFF);
2001dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, SATA_SATAICTL, port << SATA_SATAICTL_PMPTX_SHIFT);
2002dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CONTROL, ATA_A_RESET);
2003dd48af36SAlexander Motin 	DELAY(10000);
2004dd48af36SAlexander Motin 	ATA_OUTB(ch->r_mem, ATA_CONTROL, 0);
2005dd48af36SAlexander Motin 	ccb->ccb_h.status &= ~CAM_STATUS_MASK;
2006dd48af36SAlexander Motin 	/* Wait for clearing busy status. */
2007dd48af36SAlexander Motin 	if ((i = mvs_wait(dev, 0, ATA_S_BUSY | ATA_S_DRQ, ccb->ccb_h.timeout)) < 0) {
2008dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_CMD_TIMEOUT;
2009dd48af36SAlexander Motin 	} else {
2010dd48af36SAlexander Motin 		ccb->ccb_h.status |= CAM_REQ_CMP;
2011dd48af36SAlexander Motin 	}
2012dd48af36SAlexander Motin 	mvs_tfd_read(dev, ccb);
2013dd48af36SAlexander Motin 	xpt_done(ccb);
2014dd48af36SAlexander Motin }
2015dd48af36SAlexander Motin 
2016dd48af36SAlexander Motin static int
2017dd48af36SAlexander Motin mvs_sata_connect(struct mvs_channel *ch)
2018dd48af36SAlexander Motin {
2019dd48af36SAlexander Motin 	u_int32_t status;
2020dd48af36SAlexander Motin 	int timeout;
2021dd48af36SAlexander Motin 
2022dd48af36SAlexander Motin 	/* Wait up to 100ms for "connect well" */
2023dd48af36SAlexander Motin 	for (timeout = 0; timeout < 100 ; timeout++) {
2024dd48af36SAlexander Motin 		status = ATA_INL(ch->r_mem, SATA_SS);
2025dd48af36SAlexander Motin 		if (((status & SATA_SS_DET_MASK) == SATA_SS_DET_PHY_ONLINE) &&
2026dd48af36SAlexander Motin 		    ((status & SATA_SS_SPD_MASK) != SATA_SS_SPD_NO_SPEED) &&
2027dd48af36SAlexander Motin 		    ((status & SATA_SS_IPM_MASK) == SATA_SS_IPM_ACTIVE))
2028dd48af36SAlexander Motin 			break;
2029dd48af36SAlexander Motin 		if ((status & SATA_SS_DET_MASK) == SATA_SS_DET_PHY_OFFLINE) {
2030dd48af36SAlexander Motin 			if (bootverbose) {
2031dd48af36SAlexander Motin 				device_printf(ch->dev, "SATA offline status=%08x\n",
2032dd48af36SAlexander Motin 				    status);
2033dd48af36SAlexander Motin 			}
2034dd48af36SAlexander Motin 			return (0);
2035dd48af36SAlexander Motin 		}
2036dd48af36SAlexander Motin 		DELAY(1000);
2037dd48af36SAlexander Motin 	}
2038dd48af36SAlexander Motin 	if (timeout >= 100) {
2039dd48af36SAlexander Motin 		if (bootverbose) {
2040dd48af36SAlexander Motin 			device_printf(ch->dev, "SATA connect timeout status=%08x\n",
2041dd48af36SAlexander Motin 			    status);
2042dd48af36SAlexander Motin 		}
2043dd48af36SAlexander Motin 		return (0);
2044dd48af36SAlexander Motin 	}
2045dd48af36SAlexander Motin 	if (bootverbose) {
2046dd48af36SAlexander Motin 		device_printf(ch->dev, "SATA connect time=%dms status=%08x\n",
2047dd48af36SAlexander Motin 		    timeout, status);
2048dd48af36SAlexander Motin 	}
2049dd48af36SAlexander Motin 	/* Clear SATA error register */
2050dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_SE, 0xffffffff);
2051dd48af36SAlexander Motin 	return (1);
2052dd48af36SAlexander Motin }
2053dd48af36SAlexander Motin 
2054dd48af36SAlexander Motin static int
2055dd48af36SAlexander Motin mvs_sata_phy_reset(device_t dev)
2056dd48af36SAlexander Motin {
2057dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
2058dd48af36SAlexander Motin 	int sata_rev;
2059dd48af36SAlexander Motin 	uint32_t val;
2060dd48af36SAlexander Motin 
2061dd48af36SAlexander Motin 	sata_rev = ch->user[ch->pm_present ? 15 : 0].revision;
2062dd48af36SAlexander Motin 	if (sata_rev == 1)
2063dd48af36SAlexander Motin 		val = SATA_SC_SPD_SPEED_GEN1;
2064dd48af36SAlexander Motin 	else if (sata_rev == 2)
2065dd48af36SAlexander Motin 		val = SATA_SC_SPD_SPEED_GEN2;
2066dd48af36SAlexander Motin 	else if (sata_rev == 3)
2067dd48af36SAlexander Motin 		val = SATA_SC_SPD_SPEED_GEN3;
2068dd48af36SAlexander Motin 	else
2069dd48af36SAlexander Motin 		val = 0;
2070dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_SC,
2071dd48af36SAlexander Motin 	    SATA_SC_DET_RESET | val |
2072dd48af36SAlexander Motin 	    SATA_SC_IPM_DIS_PARTIAL | SATA_SC_IPM_DIS_SLUMBER);
2073dd48af36SAlexander Motin 	DELAY(5000);
2074dd48af36SAlexander Motin 	ATA_OUTL(ch->r_mem, SATA_SC,
2075dd48af36SAlexander Motin 	    SATA_SC_DET_IDLE | val | ((ch->pm_level > 0) ? 0 :
2076dd48af36SAlexander Motin 	    (SATA_SC_IPM_DIS_PARTIAL | SATA_SC_IPM_DIS_SLUMBER)));
2077dd48af36SAlexander Motin 	DELAY(5000);
2078dd48af36SAlexander Motin 	if (!mvs_sata_connect(ch)) {
2079dd48af36SAlexander Motin 		if (ch->pm_level > 0)
2080dd48af36SAlexander Motin 			ATA_OUTL(ch->r_mem, SATA_SC, SATA_SC_DET_DISABLE);
2081dd48af36SAlexander Motin 		return (0);
2082dd48af36SAlexander Motin 	}
2083dd48af36SAlexander Motin 	return (1);
2084dd48af36SAlexander Motin }
2085dd48af36SAlexander Motin 
2086dd48af36SAlexander Motin static int
2087dd48af36SAlexander Motin mvs_check_ids(device_t dev, union ccb *ccb)
2088dd48af36SAlexander Motin {
2089dd48af36SAlexander Motin 	struct mvs_channel *ch = device_get_softc(dev);
2090dd48af36SAlexander Motin 
2091dd48af36SAlexander Motin 	if (ccb->ccb_h.target_id > ((ch->quirks & MVS_Q_GENI) ? 0 : 15)) {
2092dd48af36SAlexander Motin 		ccb->ccb_h.status = CAM_TID_INVALID;
2093dd48af36SAlexander Motin 		xpt_done(ccb);
2094dd48af36SAlexander Motin 		return (-1);
2095dd48af36SAlexander Motin 	}
2096dd48af36SAlexander Motin 	if (ccb->ccb_h.target_lun != 0) {
2097dd48af36SAlexander Motin 		ccb->ccb_h.status = CAM_LUN_INVALID;
2098dd48af36SAlexander Motin 		xpt_done(ccb);
2099dd48af36SAlexander Motin 		return (-1);
2100dd48af36SAlexander Motin 	}
2101dd48af36SAlexander Motin 	return (0);
2102dd48af36SAlexander Motin }
2103dd48af36SAlexander Motin 
2104dd48af36SAlexander Motin static void
2105dd48af36SAlexander Motin mvsaction(struct cam_sim *sim, union ccb *ccb)
2106dd48af36SAlexander Motin {
21078edcf694SAlexander Motin 	device_t dev, parent;
2108dd48af36SAlexander Motin 	struct mvs_channel *ch;
2109dd48af36SAlexander Motin 
2110dd48af36SAlexander Motin 	CAM_DEBUG(ccb->ccb_h.path, CAM_DEBUG_TRACE, ("mvsaction func_code=%x\n",
2111dd48af36SAlexander Motin 	    ccb->ccb_h.func_code));
2112dd48af36SAlexander Motin 
2113dd48af36SAlexander Motin 	ch = (struct mvs_channel *)cam_sim_softc(sim);
2114dd48af36SAlexander Motin 	dev = ch->dev;
2115dd48af36SAlexander Motin 	switch (ccb->ccb_h.func_code) {
2116dd48af36SAlexander Motin 	/* Common cases first */
2117dd48af36SAlexander Motin 	case XPT_ATA_IO:	/* Execute the requested I/O operation */
2118dd48af36SAlexander Motin 	case XPT_SCSI_IO:
2119dd48af36SAlexander Motin 		if (mvs_check_ids(dev, ccb))
2120dd48af36SAlexander Motin 			return;
2121dd48af36SAlexander Motin 		if (ch->devices == 0 ||
2122dd48af36SAlexander Motin 		    (ch->pm_present == 0 &&
2123dd48af36SAlexander Motin 		     ccb->ccb_h.target_id > 0 && ccb->ccb_h.target_id < 15)) {
2124dd48af36SAlexander Motin 			ccb->ccb_h.status = CAM_SEL_TIMEOUT;
2125dd48af36SAlexander Motin 			break;
2126dd48af36SAlexander Motin 		}
2127*97fd3ac6SAlexander Motin 		ccb->ccb_h.recovery_type = RECOVERY_NONE;
2128dd48af36SAlexander Motin 		/* Check for command collision. */
2129dd48af36SAlexander Motin 		if (mvs_check_collision(dev, ccb)) {
2130dd48af36SAlexander Motin 			/* Freeze command. */
2131dd48af36SAlexander Motin 			ch->frozen = ccb;
2132dd48af36SAlexander Motin 			/* We have only one frozen slot, so freeze simq also. */
2133dd48af36SAlexander Motin 			xpt_freeze_simq(ch->sim, 1);
2134dd48af36SAlexander Motin 			return;
2135dd48af36SAlexander Motin 		}
2136dd48af36SAlexander Motin 		mvs_begin_transaction(dev, ccb);
2137dd48af36SAlexander Motin 		return;
2138dd48af36SAlexander Motin 	case XPT_EN_LUN:		/* Enable LUN as a target */
2139dd48af36SAlexander Motin 	case XPT_TARGET_IO:		/* Execute target I/O request */
2140dd48af36SAlexander Motin 	case XPT_ACCEPT_TARGET_IO:	/* Accept Host Target Mode CDB */
2141dd48af36SAlexander Motin 	case XPT_CONT_TARGET_IO:	/* Continue Host Target I/O Connection*/
2142dd48af36SAlexander Motin 	case XPT_ABORT:			/* Abort the specified CCB */
2143dd48af36SAlexander Motin 		/* XXX Implement */
2144dd48af36SAlexander Motin 		ccb->ccb_h.status = CAM_REQ_INVALID;
2145dd48af36SAlexander Motin 		break;
2146dd48af36SAlexander Motin 	case XPT_SET_TRAN_SETTINGS:
2147dd48af36SAlexander Motin 	{
2148dd48af36SAlexander Motin 		struct	ccb_trans_settings *cts = &ccb->cts;
2149dd48af36SAlexander Motin 		struct	mvs_device *d;
2150dd48af36SAlexander Motin 
2151dd48af36SAlexander Motin 		if (mvs_check_ids(dev, ccb))
2152dd48af36SAlexander Motin 			return;
2153dd48af36SAlexander Motin 		if (cts->type == CTS_TYPE_CURRENT_SETTINGS)
2154dd48af36SAlexander Motin 			d = &ch->curr[ccb->ccb_h.target_id];
2155dd48af36SAlexander Motin 		else
2156dd48af36SAlexander Motin 			d = &ch->user[ccb->ccb_h.target_id];
2157dd48af36SAlexander Motin 		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_REVISION)
2158dd48af36SAlexander Motin 			d->revision = cts->xport_specific.sata.revision;
2159dd48af36SAlexander Motin 		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_MODE)
2160dd48af36SAlexander Motin 			d->mode = cts->xport_specific.sata.mode;
2161dd48af36SAlexander Motin 		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_BYTECOUNT) {
2162dd48af36SAlexander Motin 			d->bytecount = min((ch->quirks & MVS_Q_GENIIE) ? 8192 : 2048,
2163dd48af36SAlexander Motin 			    cts->xport_specific.sata.bytecount);
2164dd48af36SAlexander Motin 		}
2165dd48af36SAlexander Motin 		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_TAGS)
2166dd48af36SAlexander Motin 			d->tags = min(MVS_MAX_SLOTS, cts->xport_specific.sata.tags);
2167dd48af36SAlexander Motin 		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_PM)
2168dd48af36SAlexander Motin 			ch->pm_present = cts->xport_specific.sata.pm_present;
2169dd48af36SAlexander Motin 		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_ATAPI)
2170dd48af36SAlexander Motin 			d->atapi = cts->xport_specific.sata.atapi;
2171dd48af36SAlexander Motin 		if (cts->xport_specific.sata.valid & CTS_SATA_VALID_CAPS)
2172dd48af36SAlexander Motin 			d->caps = cts->xport_specific.sata.caps;
2173dd48af36SAlexander Motin 		ccb->ccb_h.status = CAM_REQ_CMP;
2174dd48af36SAlexander Motin 		break;
2175dd48af36SAlexander Motin 	}
2176dd48af36SAlexander Motin 	case XPT_GET_TRAN_SETTINGS:
2177dd48af36SAlexander Motin 	/* Get default/user set transfer settings for the target */
2178dd48af36SAlexander Motin 	{
2179dd48af36SAlexander Motin 		struct	ccb_trans_settings *cts = &ccb->cts;
2180dd48af36SAlexander Motin 		struct  mvs_device *d;
2181dd48af36SAlexander Motin 		uint32_t status;
2182dd48af36SAlexander Motin 
2183dd48af36SAlexander Motin 		if (mvs_check_ids(dev, ccb))
2184dd48af36SAlexander Motin 			return;
2185dd48af36SAlexander Motin 		if (cts->type == CTS_TYPE_CURRENT_SETTINGS)
2186dd48af36SAlexander Motin 			d = &ch->curr[ccb->ccb_h.target_id];
2187dd48af36SAlexander Motin 		else
2188dd48af36SAlexander Motin 			d = &ch->user[ccb->ccb_h.target_id];
2189dd48af36SAlexander Motin 		cts->protocol = PROTO_ATA;
2190dd48af36SAlexander Motin 		cts->protocol_version = PROTO_VERSION_UNSPECIFIED;
2191dd48af36SAlexander Motin 		cts->transport = XPORT_SATA;
2192dd48af36SAlexander Motin 		cts->transport_version = XPORT_VERSION_UNSPECIFIED;
2193dd48af36SAlexander Motin 		cts->proto_specific.valid = 0;
2194dd48af36SAlexander Motin 		cts->xport_specific.sata.valid = 0;
2195dd48af36SAlexander Motin 		if (cts->type == CTS_TYPE_CURRENT_SETTINGS &&
2196dd48af36SAlexander Motin 		    (ccb->ccb_h.target_id == 15 ||
2197dd48af36SAlexander Motin 		    (ccb->ccb_h.target_id == 0 && !ch->pm_present))) {
2198dd48af36SAlexander Motin 			status = ATA_INL(ch->r_mem, SATA_SS) & SATA_SS_SPD_MASK;
2199dd48af36SAlexander Motin 			if (status & 0x0f0) {
2200dd48af36SAlexander Motin 				cts->xport_specific.sata.revision =
2201dd48af36SAlexander Motin 				    (status & 0x0f0) >> 4;
2202dd48af36SAlexander Motin 				cts->xport_specific.sata.valid |=
2203dd48af36SAlexander Motin 				    CTS_SATA_VALID_REVISION;
2204dd48af36SAlexander Motin 			}
2205dd48af36SAlexander Motin 			cts->xport_specific.sata.caps = d->caps & CTS_SATA_CAPS_D;
2206dd48af36SAlexander Motin //			if (ch->pm_level)
2207dd48af36SAlexander Motin //				cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_PMREQ;
2208dd48af36SAlexander Motin 			cts->xport_specific.sata.caps &=
2209dd48af36SAlexander Motin 			    ch->user[ccb->ccb_h.target_id].caps;
2210dd48af36SAlexander Motin 			cts->xport_specific.sata.valid |= CTS_SATA_VALID_CAPS;
2211dd48af36SAlexander Motin 		} else {
2212dd48af36SAlexander Motin 			cts->xport_specific.sata.revision = d->revision;
2213dd48af36SAlexander Motin 			cts->xport_specific.sata.valid |= CTS_SATA_VALID_REVISION;
2214dd48af36SAlexander Motin 			cts->xport_specific.sata.caps = d->caps;
2215dd48af36SAlexander Motin 			cts->xport_specific.sata.valid |= CTS_SATA_VALID_CAPS;
2216dd48af36SAlexander Motin 		}
2217dd48af36SAlexander Motin 		cts->xport_specific.sata.mode = d->mode;
2218dd48af36SAlexander Motin 		cts->xport_specific.sata.valid |= CTS_SATA_VALID_MODE;
2219dd48af36SAlexander Motin 		cts->xport_specific.sata.bytecount = d->bytecount;
2220dd48af36SAlexander Motin 		cts->xport_specific.sata.valid |= CTS_SATA_VALID_BYTECOUNT;
2221dd48af36SAlexander Motin 		cts->xport_specific.sata.pm_present = ch->pm_present;
2222dd48af36SAlexander Motin 		cts->xport_specific.sata.valid |= CTS_SATA_VALID_PM;
2223dd48af36SAlexander Motin 		cts->xport_specific.sata.tags = d->tags;
2224dd48af36SAlexander Motin 		cts->xport_specific.sata.valid |= CTS_SATA_VALID_TAGS;
2225dd48af36SAlexander Motin 		cts->xport_specific.sata.atapi = d->atapi;
2226dd48af36SAlexander Motin 		cts->xport_specific.sata.valid |= CTS_SATA_VALID_ATAPI;
2227dd48af36SAlexander Motin 		ccb->ccb_h.status = CAM_REQ_CMP;
2228dd48af36SAlexander Motin 		break;
2229dd48af36SAlexander Motin 	}
2230dd48af36SAlexander Motin 	case XPT_RESET_BUS:		/* Reset the specified SCSI bus */
2231dd48af36SAlexander Motin 	case XPT_RESET_DEV:	/* Bus Device Reset the specified SCSI device */
2232dd48af36SAlexander Motin 		mvs_reset(dev);
2233dd48af36SAlexander Motin 		ccb->ccb_h.status = CAM_REQ_CMP;
2234dd48af36SAlexander Motin 		break;
2235dd48af36SAlexander Motin 	case XPT_TERM_IO:		/* Terminate the I/O process */
2236dd48af36SAlexander Motin 		/* XXX Implement */
2237dd48af36SAlexander Motin 		ccb->ccb_h.status = CAM_REQ_INVALID;
2238dd48af36SAlexander Motin 		break;
2239dd48af36SAlexander Motin 	case XPT_PATH_INQ:		/* Path routing inquiry */
2240dd48af36SAlexander Motin 	{
2241dd48af36SAlexander Motin 		struct ccb_pathinq *cpi = &ccb->cpi;
2242dd48af36SAlexander Motin 
22438edcf694SAlexander Motin 		parent = device_get_parent(dev);
2244dd48af36SAlexander Motin 		cpi->version_num = 1; /* XXX??? */
2245dd48af36SAlexander Motin 		cpi->hba_inquiry = PI_SDTR_ABLE;
2246dd48af36SAlexander Motin 		if (!(ch->quirks & MVS_Q_GENI)) {
2247dd48af36SAlexander Motin 			cpi->hba_inquiry |= PI_SATAPM;
2248dd48af36SAlexander Motin 			/* Gen-II is extremely slow with NCQ on PMP. */
2249dd48af36SAlexander Motin 			if ((ch->quirks & MVS_Q_GENIIE) || ch->pm_present == 0)
2250dd48af36SAlexander Motin 				cpi->hba_inquiry |= PI_TAG_ABLE;
2251dd48af36SAlexander Motin 		}
2252dd48af36SAlexander Motin 		cpi->target_sprt = 0;
2253dd48af36SAlexander Motin 		cpi->hba_misc = PIM_SEQSCAN;
2254dd48af36SAlexander Motin 		cpi->hba_eng_cnt = 0;
2255dd48af36SAlexander Motin 		if (!(ch->quirks & MVS_Q_GENI))
2256dd48af36SAlexander Motin 			cpi->max_target = 15;
2257dd48af36SAlexander Motin 		else
2258dd48af36SAlexander Motin 			cpi->max_target = 0;
2259dd48af36SAlexander Motin 		cpi->max_lun = 0;
2260dd48af36SAlexander Motin 		cpi->initiator_id = 0;
2261dd48af36SAlexander Motin 		cpi->bus_id = cam_sim_bus(sim);
2262dd48af36SAlexander Motin 		cpi->base_transfer_speed = 150000;
2263dd48af36SAlexander Motin 		strncpy(cpi->sim_vid, "FreeBSD", SIM_IDLEN);
2264dd48af36SAlexander Motin 		strncpy(cpi->hba_vid, "Marvell", HBA_IDLEN);
2265dd48af36SAlexander Motin 		strncpy(cpi->dev_name, cam_sim_name(sim), DEV_IDLEN);
2266dd48af36SAlexander Motin 		cpi->unit_number = cam_sim_unit(sim);
2267dd48af36SAlexander Motin 		cpi->transport = XPORT_SATA;
2268dd48af36SAlexander Motin 		cpi->transport_version = XPORT_VERSION_UNSPECIFIED;
2269dd48af36SAlexander Motin 		cpi->protocol = PROTO_ATA;
2270dd48af36SAlexander Motin 		cpi->protocol_version = PROTO_VERSION_UNSPECIFIED;
2271dd48af36SAlexander Motin 		cpi->maxio = MAXPHYS;
22728edcf694SAlexander Motin 		if ((ch->quirks & MVS_Q_SOC) == 0) {
22738edcf694SAlexander Motin 			cpi->hba_vendor = pci_get_vendor(parent);
22748edcf694SAlexander Motin 			cpi->hba_device = pci_get_device(parent);
22758edcf694SAlexander Motin 			cpi->hba_subvendor = pci_get_subvendor(parent);
22768edcf694SAlexander Motin 			cpi->hba_subdevice = pci_get_subdevice(parent);
22778edcf694SAlexander Motin 		}
2278dd48af36SAlexander Motin 		cpi->ccb_h.status = CAM_REQ_CMP;
2279dd48af36SAlexander Motin 		break;
2280dd48af36SAlexander Motin 	}
2281dd48af36SAlexander Motin 	default:
2282dd48af36SAlexander Motin 		ccb->ccb_h.status = CAM_REQ_INVALID;
2283dd48af36SAlexander Motin 		break;
2284dd48af36SAlexander Motin 	}
2285dd48af36SAlexander Motin 	xpt_done(ccb);
2286dd48af36SAlexander Motin }
2287dd48af36SAlexander Motin 
2288dd48af36SAlexander Motin static void
2289dd48af36SAlexander Motin mvspoll(struct cam_sim *sim)
2290dd48af36SAlexander Motin {
2291dd48af36SAlexander Motin 	struct mvs_channel *ch = (struct mvs_channel *)cam_sim_softc(sim);
2292dd48af36SAlexander Motin 	struct mvs_intr_arg arg;
2293dd48af36SAlexander Motin 
2294dd48af36SAlexander Motin 	arg.arg = ch->dev;
2295dd48af36SAlexander Motin 	arg.cause = 2; /* XXX */
229614496931SAlexander Motin 	mvs_ch_intr(&arg);
2297dd48af36SAlexander Motin }
2298dd48af36SAlexander Motin 
2299