10dbe28b3SPyun YongHyeon /****************************************************************************** 20dbe28b3SPyun YongHyeon * 30dbe28b3SPyun YongHyeon * Name : sky2.c 40dbe28b3SPyun YongHyeon * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x 50dbe28b3SPyun YongHyeon * Version: $Revision: 1.23 $ 60dbe28b3SPyun YongHyeon * Date : $Date: 2005/12/22 09:04:11 $ 70dbe28b3SPyun YongHyeon * Purpose: Main driver source file 80dbe28b3SPyun YongHyeon * 90dbe28b3SPyun YongHyeon *****************************************************************************/ 100dbe28b3SPyun YongHyeon 110dbe28b3SPyun YongHyeon /****************************************************************************** 120dbe28b3SPyun YongHyeon * 130dbe28b3SPyun YongHyeon * LICENSE: 140dbe28b3SPyun YongHyeon * Copyright (C) Marvell International Ltd. and/or its affiliates 150dbe28b3SPyun YongHyeon * 160dbe28b3SPyun YongHyeon * The computer program files contained in this folder ("Files") 170dbe28b3SPyun YongHyeon * are provided to you under the BSD-type license terms provided 180dbe28b3SPyun YongHyeon * below, and any use of such Files and any derivative works 190dbe28b3SPyun YongHyeon * thereof created by you shall be governed by the following terms 200dbe28b3SPyun YongHyeon * and conditions: 210dbe28b3SPyun YongHyeon * 220dbe28b3SPyun YongHyeon * - Redistributions of source code must retain the above copyright 230dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 240dbe28b3SPyun YongHyeon * - Redistributions in binary form must reproduce the above 250dbe28b3SPyun YongHyeon * copyright notice, this list of conditions and the following 260dbe28b3SPyun YongHyeon * disclaimer in the documentation and/or other materials provided 270dbe28b3SPyun YongHyeon * with the distribution. 280dbe28b3SPyun YongHyeon * - Neither the name of Marvell nor the names of its contributors 290dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this 300dbe28b3SPyun YongHyeon * software without specific prior written permission. 310dbe28b3SPyun YongHyeon * 320dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 330dbe28b3SPyun YongHyeon * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 340dbe28b3SPyun YongHyeon * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 350dbe28b3SPyun YongHyeon * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 360dbe28b3SPyun YongHyeon * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 370dbe28b3SPyun YongHyeon * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 380dbe28b3SPyun YongHyeon * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 390dbe28b3SPyun YongHyeon * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 400dbe28b3SPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 410dbe28b3SPyun YongHyeon * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 420dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED 430dbe28b3SPyun YongHyeon * OF THE POSSIBILITY OF SUCH DAMAGE. 440dbe28b3SPyun YongHyeon * /LICENSE 450dbe28b3SPyun YongHyeon * 460dbe28b3SPyun YongHyeon *****************************************************************************/ 470dbe28b3SPyun YongHyeon 480dbe28b3SPyun YongHyeon /*- 490dbe28b3SPyun YongHyeon * Copyright (c) 1997, 1998, 1999, 2000 500dbe28b3SPyun YongHyeon * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 510dbe28b3SPyun YongHyeon * 520dbe28b3SPyun YongHyeon * Redistribution and use in source and binary forms, with or without 530dbe28b3SPyun YongHyeon * modification, are permitted provided that the following conditions 540dbe28b3SPyun YongHyeon * are met: 550dbe28b3SPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 560dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 570dbe28b3SPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 580dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 590dbe28b3SPyun YongHyeon * documentation and/or other materials provided with the distribution. 600dbe28b3SPyun YongHyeon * 3. All advertising materials mentioning features or use of this software 610dbe28b3SPyun YongHyeon * must display the following acknowledgement: 620dbe28b3SPyun YongHyeon * This product includes software developed by Bill Paul. 630dbe28b3SPyun YongHyeon * 4. Neither the name of the author nor the names of any co-contributors 640dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this software 650dbe28b3SPyun YongHyeon * without specific prior written permission. 660dbe28b3SPyun YongHyeon * 670dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 680dbe28b3SPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 690dbe28b3SPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 700dbe28b3SPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 710dbe28b3SPyun YongHyeon * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 720dbe28b3SPyun YongHyeon * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 730dbe28b3SPyun YongHyeon * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 740dbe28b3SPyun YongHyeon * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 750dbe28b3SPyun YongHyeon * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 760dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 770dbe28b3SPyun YongHyeon * THE POSSIBILITY OF SUCH DAMAGE. 780dbe28b3SPyun YongHyeon */ 790dbe28b3SPyun YongHyeon /*- 800dbe28b3SPyun YongHyeon * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu> 810dbe28b3SPyun YongHyeon * 820dbe28b3SPyun YongHyeon * Permission to use, copy, modify, and distribute this software for any 830dbe28b3SPyun YongHyeon * purpose with or without fee is hereby granted, provided that the above 840dbe28b3SPyun YongHyeon * copyright notice and this permission notice appear in all copies. 850dbe28b3SPyun YongHyeon * 860dbe28b3SPyun YongHyeon * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 870dbe28b3SPyun YongHyeon * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 880dbe28b3SPyun YongHyeon * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 890dbe28b3SPyun YongHyeon * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 900dbe28b3SPyun YongHyeon * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 910dbe28b3SPyun YongHyeon * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 920dbe28b3SPyun YongHyeon * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 930dbe28b3SPyun YongHyeon */ 940dbe28b3SPyun YongHyeon 950dbe28b3SPyun YongHyeon /* 960dbe28b3SPyun YongHyeon * Device driver for the Marvell Yukon II Ethernet controller. 970dbe28b3SPyun YongHyeon * Due to lack of documentation, this driver is based on the code from 980dbe28b3SPyun YongHyeon * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x. 990dbe28b3SPyun YongHyeon */ 1000dbe28b3SPyun YongHyeon 1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h> 1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$"); 1030dbe28b3SPyun YongHyeon 1040dbe28b3SPyun YongHyeon #include <sys/param.h> 1050dbe28b3SPyun YongHyeon #include <sys/systm.h> 1060dbe28b3SPyun YongHyeon #include <sys/bus.h> 1070dbe28b3SPyun YongHyeon #include <sys/endian.h> 1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h> 1090dbe28b3SPyun YongHyeon #include <sys/malloc.h> 1100dbe28b3SPyun YongHyeon #include <sys/kernel.h> 1110dbe28b3SPyun YongHyeon #include <sys/module.h> 1120dbe28b3SPyun YongHyeon #include <sys/socket.h> 1130dbe28b3SPyun YongHyeon #include <sys/sockio.h> 1140dbe28b3SPyun YongHyeon #include <sys/queue.h> 1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h> 1160dbe28b3SPyun YongHyeon #include <sys/taskqueue.h> 1170dbe28b3SPyun YongHyeon 1180dbe28b3SPyun YongHyeon #include <net/bpf.h> 1190dbe28b3SPyun YongHyeon #include <net/ethernet.h> 1200dbe28b3SPyun YongHyeon #include <net/if.h> 1210dbe28b3SPyun YongHyeon #include <net/if_arp.h> 1220dbe28b3SPyun YongHyeon #include <net/if_dl.h> 1230dbe28b3SPyun YongHyeon #include <net/if_media.h> 1240dbe28b3SPyun YongHyeon #include <net/if_types.h> 1250dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h> 1260dbe28b3SPyun YongHyeon 1270dbe28b3SPyun YongHyeon #include <netinet/in.h> 1280dbe28b3SPyun YongHyeon #include <netinet/in_systm.h> 1290dbe28b3SPyun YongHyeon #include <netinet/ip.h> 1300dbe28b3SPyun YongHyeon #include <netinet/tcp.h> 1310dbe28b3SPyun YongHyeon #include <netinet/udp.h> 1320dbe28b3SPyun YongHyeon 1330dbe28b3SPyun YongHyeon #include <machine/bus.h> 134b5898b80SPyun YongHyeon #include <machine/in_cksum.h> 1350dbe28b3SPyun YongHyeon #include <machine/resource.h> 1360dbe28b3SPyun YongHyeon #include <sys/rman.h> 1370dbe28b3SPyun YongHyeon 1380dbe28b3SPyun YongHyeon #include <dev/mii/mii.h> 1390dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h> 1400dbe28b3SPyun YongHyeon #include <dev/mii/brgphyreg.h> 1410dbe28b3SPyun YongHyeon 1420dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h> 1430dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h> 1440dbe28b3SPyun YongHyeon 1450dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h> 1460dbe28b3SPyun YongHyeon 1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1); 1480dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1); 1490dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1); 1500dbe28b3SPyun YongHyeon 1510dbe28b3SPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 1520dbe28b3SPyun YongHyeon #include "miibus_if.h" 1530dbe28b3SPyun YongHyeon 1540dbe28b3SPyun YongHyeon /* Tunables. */ 1550dbe28b3SPyun YongHyeon static int msi_disable = 0; 1560dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable); 15753dcfbd1SPyun YongHyeon static int legacy_intr = 0; 15853dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr); 15985b340cbSPyun YongHyeon static int jumbo_disable = 0; 16085b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable); 1610dbe28b3SPyun YongHyeon 1620dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 1630dbe28b3SPyun YongHyeon 1640dbe28b3SPyun YongHyeon /* 1650dbe28b3SPyun YongHyeon * Devices supported by this driver. 1660dbe28b3SPyun YongHyeon */ 1670dbe28b3SPyun YongHyeon static struct msk_product { 1680dbe28b3SPyun YongHyeon uint16_t msk_vendorid; 1690dbe28b3SPyun YongHyeon uint16_t msk_deviceid; 1700dbe28b3SPyun YongHyeon const char *msk_name; 1710dbe28b3SPyun YongHyeon } msk_products[] = { 1720dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2, 1730dbe28b3SPyun YongHyeon "SK-9Sxx Gigabit Ethernet" }, 1740dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2_EXPR, 1750dbe28b3SPyun YongHyeon "SK-9Exx Gigabit Ethernet"}, 1760dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021CU, 1770dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021CU Gigabit Ethernet" }, 1780dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021X, 1790dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" }, 1800dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022CU, 1810dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022CU Gigabit Ethernet" }, 1820dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022X, 1830dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" }, 1840dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061CU, 1850dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061CU Gigabit Ethernet" }, 1860dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061X, 1870dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" }, 1880dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062CU, 1890dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062CU Gigabit Ethernet" }, 1900dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062X, 1910dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" }, 1920dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8035, 193f972d4c6SPyun YongHyeon "Marvell Yukon 88E8035 Fast Ethernet" }, 1940dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8036, 195f972d4c6SPyun YongHyeon "Marvell Yukon 88E8036 Fast Ethernet" }, 1960dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8038, 197f972d4c6SPyun YongHyeon "Marvell Yukon 88E8038 Fast Ethernet" }, 19828d34c0eSRemko Lodder { VENDORID_MARVELL, DEVICEID_MRVL_8039, 199f972d4c6SPyun YongHyeon "Marvell Yukon 88E8039 Fast Ethernet" }, 20012909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040, 20112909985SPyun YongHyeon "Marvell Yukon 88E8040 Fast Ethernet" }, 20212909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040T, 20312909985SPyun YongHyeon "Marvell Yukon 88E8040T Fast Ethernet" }, 20412909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8048, 20512909985SPyun YongHyeon "Marvell Yukon 88E8048 Fast Ethernet" }, 20612909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8070, 20712909985SPyun YongHyeon "Marvell Yukon 88E8070 Fast Ethernet" }, 2080dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4361, 2090dbe28b3SPyun YongHyeon "Marvell Yukon 88E8050 Gigabit Ethernet" }, 2100dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4360, 2110dbe28b3SPyun YongHyeon "Marvell Yukon 88E8052 Gigabit Ethernet" }, 2120dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4362, 2130dbe28b3SPyun YongHyeon "Marvell Yukon 88E8053 Gigabit Ethernet" }, 2140dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4363, 2150dbe28b3SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 2160dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4364, 2170dbe28b3SPyun YongHyeon "Marvell Yukon 88E8056 Gigabit Ethernet" }, 21875ef16dfSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436A, 21975ef16dfSPyun YongHyeon "Marvell Yukon 88E8058 Gigabit Ethernet" }, 2200dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE550SX, 2210dbe28b3SPyun YongHyeon "D-Link 550SX Gigabit Ethernet" }, 2220dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560T, 2230dbe28b3SPyun YongHyeon "D-Link 560T Gigabit Ethernet" } 2240dbe28b3SPyun YongHyeon }; 2250dbe28b3SPyun YongHyeon 2260dbe28b3SPyun YongHyeon static const char *model_name[] = { 2270dbe28b3SPyun YongHyeon "Yukon XL", 2280dbe28b3SPyun YongHyeon "Yukon EC Ultra", 2290dbe28b3SPyun YongHyeon "Yukon Unknown", 2300dbe28b3SPyun YongHyeon "Yukon EC", 23161708f4cSPyun YongHyeon "Yukon FE", 23261708f4cSPyun YongHyeon "Yukon FE+" 2330dbe28b3SPyun YongHyeon }; 2340dbe28b3SPyun YongHyeon 2350dbe28b3SPyun YongHyeon static int mskc_probe(device_t); 2360dbe28b3SPyun YongHyeon static int mskc_attach(device_t); 2370dbe28b3SPyun YongHyeon static int mskc_detach(device_t); 2386a087a87SPyun YongHyeon static int mskc_shutdown(device_t); 2390dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *); 2400dbe28b3SPyun YongHyeon static int mskc_suspend(device_t); 2410dbe28b3SPyun YongHyeon static int mskc_resume(device_t); 2420dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *); 2430dbe28b3SPyun YongHyeon 2440dbe28b3SPyun YongHyeon static int msk_probe(device_t); 2450dbe28b3SPyun YongHyeon static int msk_attach(device_t); 2460dbe28b3SPyun YongHyeon static int msk_detach(device_t); 2470dbe28b3SPyun YongHyeon 2480dbe28b3SPyun YongHyeon static void msk_tick(void *); 24953dcfbd1SPyun YongHyeon static void msk_legacy_intr(void *); 250ef544f63SPaolo Pisati static int msk_intr(void *); 2510dbe28b3SPyun YongHyeon static void msk_int_task(void *, int); 2520dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *); 2530dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *); 2540dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *); 2550dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *); 2560dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t); 2570dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *); 25883c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 25983c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *); 26083c04c93SPyun YongHyeon #endif 2610dbe28b3SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, int); 2620dbe28b3SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, int); 2630dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int); 2640dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **); 2650dbe28b3SPyun YongHyeon static void msk_tx_task(void *, int); 2660dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *); 2670dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t); 2680dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t); 2690dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *); 2700dbe28b3SPyun YongHyeon static void msk_init(void *); 2710dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *); 2720dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *); 2732271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *); 2740dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *); 2750dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *); 2760dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int); 2770dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int); 2780dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *); 2790dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *); 2800dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *); 28185b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *); 2820dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *); 28385b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *); 2840dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *); 2850dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *); 2860dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *); 2870dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int); 2880dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int); 2890dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int); 2900dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int); 2910dbe28b3SPyun YongHyeon 2920dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int); 2930dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int); 2940dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int); 2950dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int); 2960dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t); 2970dbe28b3SPyun YongHyeon 2986d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *); 2990dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *); 3000dbe28b3SPyun YongHyeon 3013a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *); 3023a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *); 3033a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS); 3043a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS); 3053a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *); 3060dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 3070dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS); 3080dbe28b3SPyun YongHyeon 3090dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = { 3100dbe28b3SPyun YongHyeon /* Device interface */ 3110dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, mskc_probe), 3120dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, mskc_attach), 3130dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, mskc_detach), 3140dbe28b3SPyun YongHyeon DEVMETHOD(device_suspend, mskc_suspend), 3150dbe28b3SPyun YongHyeon DEVMETHOD(device_resume, mskc_resume), 3160dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, mskc_shutdown), 3170dbe28b3SPyun YongHyeon 3180dbe28b3SPyun YongHyeon /* bus interface */ 3190dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3200dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3210dbe28b3SPyun YongHyeon 3220dbe28b3SPyun YongHyeon { NULL, NULL } 3230dbe28b3SPyun YongHyeon }; 3240dbe28b3SPyun YongHyeon 3250dbe28b3SPyun YongHyeon static driver_t mskc_driver = { 3260dbe28b3SPyun YongHyeon "mskc", 3270dbe28b3SPyun YongHyeon mskc_methods, 3280dbe28b3SPyun YongHyeon sizeof(struct msk_softc) 3290dbe28b3SPyun YongHyeon }; 3300dbe28b3SPyun YongHyeon 3310dbe28b3SPyun YongHyeon static devclass_t mskc_devclass; 3320dbe28b3SPyun YongHyeon 3330dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = { 3340dbe28b3SPyun YongHyeon /* Device interface */ 3350dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, msk_probe), 3360dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, msk_attach), 3370dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, msk_detach), 3380dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, bus_generic_shutdown), 3390dbe28b3SPyun YongHyeon 3400dbe28b3SPyun YongHyeon /* bus interface */ 3410dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3420dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3430dbe28b3SPyun YongHyeon 3440dbe28b3SPyun YongHyeon /* MII interface */ 3450dbe28b3SPyun YongHyeon DEVMETHOD(miibus_readreg, msk_miibus_readreg), 3460dbe28b3SPyun YongHyeon DEVMETHOD(miibus_writereg, msk_miibus_writereg), 3470dbe28b3SPyun YongHyeon DEVMETHOD(miibus_statchg, msk_miibus_statchg), 3480dbe28b3SPyun YongHyeon 3490dbe28b3SPyun YongHyeon { NULL, NULL } 3500dbe28b3SPyun YongHyeon }; 3510dbe28b3SPyun YongHyeon 3520dbe28b3SPyun YongHyeon static driver_t msk_driver = { 3530dbe28b3SPyun YongHyeon "msk", 3540dbe28b3SPyun YongHyeon msk_methods, 3550dbe28b3SPyun YongHyeon sizeof(struct msk_if_softc) 3560dbe28b3SPyun YongHyeon }; 3570dbe28b3SPyun YongHyeon 3580dbe28b3SPyun YongHyeon static devclass_t msk_devclass; 3590dbe28b3SPyun YongHyeon 3600dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0); 3610dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0); 3620dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0); 3630dbe28b3SPyun YongHyeon 3640dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = { 3650dbe28b3SPyun YongHyeon { SYS_RES_IOPORT, PCIR_BAR(1), RF_ACTIVE }, 3660dbe28b3SPyun YongHyeon { -1, 0, 0 } 3670dbe28b3SPyun YongHyeon }; 3680dbe28b3SPyun YongHyeon 3690dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = { 3700dbe28b3SPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 371298946a9SPyun YongHyeon { -1, 0, 0 } 372298946a9SPyun YongHyeon }; 373298946a9SPyun YongHyeon 374298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = { 3750dbe28b3SPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 3760dbe28b3SPyun YongHyeon { -1, 0, 0 } 3770dbe28b3SPyun YongHyeon }; 3780dbe28b3SPyun YongHyeon 379298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = { 380298946a9SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 3818463d7a0SPyun YongHyeon { -1, 0, 0 } 3828463d7a0SPyun YongHyeon }; 3838463d7a0SPyun YongHyeon 3848463d7a0SPyun YongHyeon static struct resource_spec msk_irq_spec_msi2[] = { 3858463d7a0SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 386298946a9SPyun YongHyeon { SYS_RES_IRQ, 2, RF_ACTIVE }, 387298946a9SPyun YongHyeon { -1, 0, 0 } 388298946a9SPyun YongHyeon }; 389298946a9SPyun YongHyeon 3900dbe28b3SPyun YongHyeon static int 3910dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg) 3920dbe28b3SPyun YongHyeon { 3930dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 3940dbe28b3SPyun YongHyeon 395431e606dSPyun YongHyeon if (phy != PHY_ADDR_MARV) 396431e606dSPyun YongHyeon return (0); 397431e606dSPyun YongHyeon 3980dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 3990dbe28b3SPyun YongHyeon 4000dbe28b3SPyun YongHyeon return (msk_phy_readreg(sc_if, phy, reg)); 4010dbe28b3SPyun YongHyeon } 4020dbe28b3SPyun YongHyeon 4030dbe28b3SPyun YongHyeon static int 4040dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg) 4050dbe28b3SPyun YongHyeon { 4060dbe28b3SPyun YongHyeon struct msk_softc *sc; 4070dbe28b3SPyun YongHyeon int i, val; 4080dbe28b3SPyun YongHyeon 4090dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4100dbe28b3SPyun YongHyeon 4110dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4120dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); 4130dbe28b3SPyun YongHyeon 4140dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4150dbe28b3SPyun YongHyeon DELAY(1); 4160dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL); 4170dbe28b3SPyun YongHyeon if ((val & GM_SMI_CT_RD_VAL) != 0) { 4180dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA); 4190dbe28b3SPyun YongHyeon break; 4200dbe28b3SPyun YongHyeon } 4210dbe28b3SPyun YongHyeon } 4220dbe28b3SPyun YongHyeon 4230dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) { 4240dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy failed to come ready\n"); 4250dbe28b3SPyun YongHyeon val = 0; 4260dbe28b3SPyun YongHyeon } 4270dbe28b3SPyun YongHyeon 4280dbe28b3SPyun YongHyeon return (val); 4290dbe28b3SPyun YongHyeon } 4300dbe28b3SPyun YongHyeon 4310dbe28b3SPyun YongHyeon static int 4320dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val) 4330dbe28b3SPyun YongHyeon { 4340dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4350dbe28b3SPyun YongHyeon 436431e606dSPyun YongHyeon if (phy != PHY_ADDR_MARV) 437431e606dSPyun YongHyeon return (0); 438431e606dSPyun YongHyeon 4390dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4400dbe28b3SPyun YongHyeon 4410dbe28b3SPyun YongHyeon return (msk_phy_writereg(sc_if, phy, reg, val)); 4420dbe28b3SPyun YongHyeon } 4430dbe28b3SPyun YongHyeon 4440dbe28b3SPyun YongHyeon static int 4450dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val) 4460dbe28b3SPyun YongHyeon { 4470dbe28b3SPyun YongHyeon struct msk_softc *sc; 4480dbe28b3SPyun YongHyeon int i; 4490dbe28b3SPyun YongHyeon 4500dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4510dbe28b3SPyun YongHyeon 4520dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val); 4530dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4540dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg)); 4550dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4560dbe28b3SPyun YongHyeon DELAY(1); 4570dbe28b3SPyun YongHyeon if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) & 4580dbe28b3SPyun YongHyeon GM_SMI_CT_BUSY) == 0) 4590dbe28b3SPyun YongHyeon break; 4600dbe28b3SPyun YongHyeon } 4610dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 4620dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy write timeout\n"); 4630dbe28b3SPyun YongHyeon 4640dbe28b3SPyun YongHyeon return (0); 4650dbe28b3SPyun YongHyeon } 4660dbe28b3SPyun YongHyeon 4670dbe28b3SPyun YongHyeon static void 4680dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev) 4690dbe28b3SPyun YongHyeon { 4700dbe28b3SPyun YongHyeon struct msk_softc *sc; 4710dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4720dbe28b3SPyun YongHyeon struct mii_data *mii; 4730dbe28b3SPyun YongHyeon struct ifnet *ifp; 474bf59599fSPyun YongHyeon uint32_t gmac; 4750dbe28b3SPyun YongHyeon 47619585f45SPyun YongHyeon sc_if = device_get_softc(dev); 4770dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4780dbe28b3SPyun YongHyeon 4794b76fe63SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 4800dbe28b3SPyun YongHyeon 4810dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 4820dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 48319585f45SPyun YongHyeon if (mii == NULL || ifp == NULL || 48419585f45SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 4850dbe28b3SPyun YongHyeon return; 4860dbe28b3SPyun YongHyeon 487ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 4886c4d62e1SPyun YongHyeon if ((mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) == 4896c4d62e1SPyun YongHyeon (IFM_AVALID | IFM_ACTIVE)) { 4906c4d62e1SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 4916c4d62e1SPyun YongHyeon case IFM_10_T: 4926c4d62e1SPyun YongHyeon case IFM_100_TX: 4936c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 4946c4d62e1SPyun YongHyeon break; 4956c4d62e1SPyun YongHyeon case IFM_1000_T: 4966c4d62e1SPyun YongHyeon case IFM_1000_SX: 4976c4d62e1SPyun YongHyeon case IFM_1000_LX: 4986c4d62e1SPyun YongHyeon case IFM_1000_CX: 4996c4d62e1SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_FASTETHER) == 0) 5006c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5016c4d62e1SPyun YongHyeon break; 5026c4d62e1SPyun YongHyeon default: 5036c4d62e1SPyun YongHyeon break; 5046c4d62e1SPyun YongHyeon } 5056c4d62e1SPyun YongHyeon } 5060dbe28b3SPyun YongHyeon 507ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) { 5080dbe28b3SPyun YongHyeon /* Enable Tx FIFO Underrun. */ 5090dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 5100dbe28b3SPyun YongHyeon GM_IS_TX_FF_UR | GM_IS_RX_FF_OR); 511bf59599fSPyun YongHyeon /* 512bf59599fSPyun YongHyeon * Because mii(4) notify msk(4) that it detected link status 513bf59599fSPyun YongHyeon * change, there is no need to enable automatic 514bf59599fSPyun YongHyeon * speed/flow-control/duplex updates. 515bf59599fSPyun YongHyeon */ 516bf59599fSPyun YongHyeon gmac = GM_GPCR_AU_ALL_DIS; 5170dbe28b3SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5180dbe28b3SPyun YongHyeon case IFM_1000_SX: 5190dbe28b3SPyun YongHyeon case IFM_1000_T: 5200dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_1000; 5210dbe28b3SPyun YongHyeon break; 5220dbe28b3SPyun YongHyeon case IFM_100_TX: 5230dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_100; 5240dbe28b3SPyun YongHyeon break; 5250dbe28b3SPyun YongHyeon case IFM_10_T: 5260dbe28b3SPyun YongHyeon break; 5270dbe28b3SPyun YongHyeon } 5280dbe28b3SPyun YongHyeon 5290dbe28b3SPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FDX) != 0) 5300dbe28b3SPyun YongHyeon gmac |= GM_GPCR_DUP_FULL; 531bf59599fSPyun YongHyeon /* Disable Rx flow control. */ 532bf59599fSPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG0) == 0) 533bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS; 534bf59599fSPyun YongHyeon /* Disable Tx flow control. */ 535bf59599fSPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG1) == 0) 536bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_TX_DIS; 5370dbe28b3SPyun YongHyeon gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; 5380dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5390dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5400dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5410dbe28b3SPyun YongHyeon 5420dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_ON; 5430dbe28b3SPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & 5440dbe28b3SPyun YongHyeon (IFM_FLAG0 | IFM_FLAG1)) == 0) 5450dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_OFF; 5460dbe28b3SPyun YongHyeon /* Diable pause for 10/100 Mbps in half-duplex mode. */ 5470dbe28b3SPyun YongHyeon if ((((mii->mii_media_active & IFM_GMASK) & IFM_FDX) == 0) && 5480dbe28b3SPyun YongHyeon (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX || 5490dbe28b3SPyun YongHyeon IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T)) 5500dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_OFF; 5510dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac); 5520dbe28b3SPyun YongHyeon 5530dbe28b3SPyun YongHyeon /* Enable PHY interrupt for FIFO underrun/overflow. */ 5540dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, 5550dbe28b3SPyun YongHyeon PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR); 5560dbe28b3SPyun YongHyeon } else { 5570dbe28b3SPyun YongHyeon /* 5580dbe28b3SPyun YongHyeon * Link state changed to down. 5590dbe28b3SPyun YongHyeon * Disable PHY interrupts. 5600dbe28b3SPyun YongHyeon */ 561431e606dSPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 5620dbe28b3SPyun YongHyeon /* Disable Rx/Tx MAC. */ 563bf59599fSPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5646c4d62e1SPyun YongHyeon if ((GM_GPCR_RX_ENA | GM_GPCR_TX_ENA) != 0) { 5650dbe28b3SPyun YongHyeon gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 5660dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5670dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5680dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5690dbe28b3SPyun YongHyeon } 5700dbe28b3SPyun YongHyeon } 5716c4d62e1SPyun YongHyeon } 5720dbe28b3SPyun YongHyeon 5730dbe28b3SPyun YongHyeon static void 5746d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if) 5750dbe28b3SPyun YongHyeon { 5760dbe28b3SPyun YongHyeon struct msk_softc *sc; 5770dbe28b3SPyun YongHyeon struct ifnet *ifp; 5780dbe28b3SPyun YongHyeon struct ifmultiaddr *ifma; 5790dbe28b3SPyun YongHyeon uint32_t mchash[2]; 5800dbe28b3SPyun YongHyeon uint32_t crc; 5810dbe28b3SPyun YongHyeon uint16_t mode; 5820dbe28b3SPyun YongHyeon 5830dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 5840dbe28b3SPyun YongHyeon 5850dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 5860dbe28b3SPyun YongHyeon 5870dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 5880dbe28b3SPyun YongHyeon 5890dbe28b3SPyun YongHyeon bzero(mchash, sizeof(mchash)); 5900dbe28b3SPyun YongHyeon mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL); 5910dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 5920dbe28b3SPyun YongHyeon mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); 5930dbe28b3SPyun YongHyeon else if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 5946d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA; 5950dbe28b3SPyun YongHyeon mchash[0] = 0xffff; 5960dbe28b3SPyun YongHyeon mchash[1] = 0xffff; 5970dbe28b3SPyun YongHyeon } else { 5986d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA; 5990dbe28b3SPyun YongHyeon IF_ADDR_LOCK(ifp); 6000dbe28b3SPyun YongHyeon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 6010dbe28b3SPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 6020dbe28b3SPyun YongHyeon continue; 6030dbe28b3SPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6040dbe28b3SPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 6050dbe28b3SPyun YongHyeon /* Just want the 6 least significant bits. */ 6060dbe28b3SPyun YongHyeon crc &= 0x3f; 6070dbe28b3SPyun YongHyeon /* Set the corresponding bit in the hash table. */ 6080dbe28b3SPyun YongHyeon mchash[crc >> 5] |= 1 << (crc & 0x1f); 6090dbe28b3SPyun YongHyeon } 6100dbe28b3SPyun YongHyeon IF_ADDR_UNLOCK(ifp); 6116d6588a1SPyun YongHyeon if (mchash[0] != 0 || mchash[1] != 0) 6120dbe28b3SPyun YongHyeon mode |= GM_RXCR_MCF_ENA; 6130dbe28b3SPyun YongHyeon } 6140dbe28b3SPyun YongHyeon 6150dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1, 6160dbe28b3SPyun YongHyeon mchash[0] & 0xffff); 6170dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2, 6180dbe28b3SPyun YongHyeon (mchash[0] >> 16) & 0xffff); 6190dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3, 6200dbe28b3SPyun YongHyeon mchash[1] & 0xffff); 6210dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4, 6220dbe28b3SPyun YongHyeon (mchash[1] >> 16) & 0xffff); 6230dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode); 6240dbe28b3SPyun YongHyeon } 6250dbe28b3SPyun YongHyeon 6260dbe28b3SPyun YongHyeon static void 6270dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp) 6280dbe28b3SPyun YongHyeon { 6290dbe28b3SPyun YongHyeon struct msk_softc *sc; 6300dbe28b3SPyun YongHyeon 6310dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 6320dbe28b3SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 6330dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6340dbe28b3SPyun YongHyeon RX_VLAN_STRIP_ON); 6350dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6360dbe28b3SPyun YongHyeon TX_VLAN_TAG_ON); 6370dbe28b3SPyun YongHyeon } else { 6380dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6390dbe28b3SPyun YongHyeon RX_VLAN_STRIP_OFF); 6400dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6410dbe28b3SPyun YongHyeon TX_VLAN_TAG_OFF); 6420dbe28b3SPyun YongHyeon } 6430dbe28b3SPyun YongHyeon } 6440dbe28b3SPyun YongHyeon 6450dbe28b3SPyun YongHyeon static int 6460dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if) 6470dbe28b3SPyun YongHyeon { 6480dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 6490dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 6500dbe28b3SPyun YongHyeon int i, prod; 6510dbe28b3SPyun YongHyeon 6520dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 6530dbe28b3SPyun YongHyeon 6540dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 6550dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 6560dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 6570dbe28b3SPyun YongHyeon 6580dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 6590dbe28b3SPyun YongHyeon bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT); 6600dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_rx_prod; 6610dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 6620dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 6630dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 6640dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 6650dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, prod) != 0) 6660dbe28b3SPyun YongHyeon return (ENOBUFS); 6670dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 6680dbe28b3SPyun YongHyeon } 6690dbe28b3SPyun YongHyeon 6700dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 6710dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 6720dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 6730dbe28b3SPyun YongHyeon 6740dbe28b3SPyun YongHyeon /* Update prefetch unit. */ 6750dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = MSK_RX_RING_CNT - 1; 6760dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 6770dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 6780dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 6790dbe28b3SPyun YongHyeon 6800dbe28b3SPyun YongHyeon return (0); 6810dbe28b3SPyun YongHyeon } 6820dbe28b3SPyun YongHyeon 6830dbe28b3SPyun YongHyeon static int 6840dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if) 6850dbe28b3SPyun YongHyeon { 6860dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 6870dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 6880dbe28b3SPyun YongHyeon int i, prod; 6890dbe28b3SPyun YongHyeon 6900dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 6910dbe28b3SPyun YongHyeon 6920dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 6930dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 6940dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 6950dbe28b3SPyun YongHyeon 6960dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 6970dbe28b3SPyun YongHyeon bzero(rd->msk_jumbo_rx_ring, 6980dbe28b3SPyun YongHyeon sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT); 6990dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_rx_prod; 7000dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 7010dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 7020dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 7030dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 7040dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, prod) != 0) 7050dbe28b3SPyun YongHyeon return (ENOBUFS); 7060dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 7070dbe28b3SPyun YongHyeon } 7080dbe28b3SPyun YongHyeon 7090dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 7100dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 7110dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7120dbe28b3SPyun YongHyeon 7130dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = MSK_JUMBO_RX_RING_CNT - 1; 7140dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 7150dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 7160dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 7170dbe28b3SPyun YongHyeon 7180dbe28b3SPyun YongHyeon return (0); 7190dbe28b3SPyun YongHyeon } 7200dbe28b3SPyun YongHyeon 7210dbe28b3SPyun YongHyeon static void 7220dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if) 7230dbe28b3SPyun YongHyeon { 7240dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 7250dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 7260dbe28b3SPyun YongHyeon int i; 7270dbe28b3SPyun YongHyeon 7280dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = 0; 7290dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = 0; 7300dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = 0; 7310dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt = 0; 7320dbe28b3SPyun YongHyeon 7330dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7340dbe28b3SPyun YongHyeon bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT); 7350dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 7360dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 7370dbe28b3SPyun YongHyeon txd->tx_m = NULL; 7380dbe28b3SPyun YongHyeon txd->tx_le = &rd->msk_tx_ring[i]; 7390dbe28b3SPyun YongHyeon } 7400dbe28b3SPyun YongHyeon 7410dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 7420dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 7430dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7440dbe28b3SPyun YongHyeon } 7450dbe28b3SPyun YongHyeon 7460dbe28b3SPyun YongHyeon static __inline void 7470dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx) 7480dbe28b3SPyun YongHyeon { 7490dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7500dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7510dbe28b3SPyun YongHyeon struct mbuf *m; 7520dbe28b3SPyun YongHyeon 7530dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 7540dbe28b3SPyun YongHyeon m = rxd->rx_m; 7550dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 7560dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 7570dbe28b3SPyun YongHyeon } 7580dbe28b3SPyun YongHyeon 7590dbe28b3SPyun YongHyeon static __inline void 7600dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int idx) 7610dbe28b3SPyun YongHyeon { 7620dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7630dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7640dbe28b3SPyun YongHyeon struct mbuf *m; 7650dbe28b3SPyun YongHyeon 7660dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 7670dbe28b3SPyun YongHyeon m = rxd->rx_m; 7680dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 7690dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 7700dbe28b3SPyun YongHyeon } 7710dbe28b3SPyun YongHyeon 7720dbe28b3SPyun YongHyeon static int 7730dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx) 7740dbe28b3SPyun YongHyeon { 7750dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7760dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7770dbe28b3SPyun YongHyeon struct mbuf *m; 7780dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 7790dbe28b3SPyun YongHyeon bus_dmamap_t map; 7800dbe28b3SPyun YongHyeon int nsegs; 7810dbe28b3SPyun YongHyeon 7820dbe28b3SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 7830dbe28b3SPyun YongHyeon if (m == NULL) 7840dbe28b3SPyun YongHyeon return (ENOBUFS); 7850dbe28b3SPyun YongHyeon 7860dbe28b3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 78783c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 7880dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 78983c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 79083c04c93SPyun YongHyeon else 79183c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 79283c04c93SPyun YongHyeon #endif 7930dbe28b3SPyun YongHyeon 7940dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag, 7950dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs, 7960dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 7970dbe28b3SPyun YongHyeon m_freem(m); 7980dbe28b3SPyun YongHyeon return (ENOBUFS); 7990dbe28b3SPyun YongHyeon } 8000dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 8010dbe28b3SPyun YongHyeon 8020dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 8030dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 8040dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 8050dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD); 8060dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap); 8070dbe28b3SPyun YongHyeon } 8080dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 8090dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap; 8100dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = map; 8110dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 8120dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 8130dbe28b3SPyun YongHyeon rxd->rx_m = m; 8140dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8150dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 8160dbe28b3SPyun YongHyeon rx_le->msk_control = 8170dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 8180dbe28b3SPyun YongHyeon 8190dbe28b3SPyun YongHyeon return (0); 8200dbe28b3SPyun YongHyeon } 8210dbe28b3SPyun YongHyeon 8220dbe28b3SPyun YongHyeon static int 8230dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx) 8240dbe28b3SPyun YongHyeon { 8250dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8260dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8270dbe28b3SPyun YongHyeon struct mbuf *m; 8280dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 8290dbe28b3SPyun YongHyeon bus_dmamap_t map; 8300dbe28b3SPyun YongHyeon int nsegs; 8310dbe28b3SPyun YongHyeon 83285b340cbSPyun YongHyeon m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 8330dbe28b3SPyun YongHyeon if (m == NULL) 8340dbe28b3SPyun YongHyeon return (ENOBUFS); 8350dbe28b3SPyun YongHyeon if ((m->m_flags & M_EXT) == 0) { 8360dbe28b3SPyun YongHyeon m_freem(m); 8370dbe28b3SPyun YongHyeon return (ENOBUFS); 8380dbe28b3SPyun YongHyeon } 83985b340cbSPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 84083c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 8410dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 84283c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 84383c04c93SPyun YongHyeon else 84483c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 84583c04c93SPyun YongHyeon #endif 8460dbe28b3SPyun YongHyeon 8470dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag, 8480dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs, 8490dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 8500dbe28b3SPyun YongHyeon m_freem(m); 8510dbe28b3SPyun YongHyeon return (ENOBUFS); 8520dbe28b3SPyun YongHyeon } 8530dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 8540dbe28b3SPyun YongHyeon 8550dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 8560dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 8570dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 8580dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 8590dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 8600dbe28b3SPyun YongHyeon rxd->rx_dmamap); 8610dbe28b3SPyun YongHyeon } 8620dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 8630dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap; 8640dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = map; 8650dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap, 8660dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 8670dbe28b3SPyun YongHyeon rxd->rx_m = m; 8680dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8690dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 8700dbe28b3SPyun YongHyeon rx_le->msk_control = 8710dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 8720dbe28b3SPyun YongHyeon 8730dbe28b3SPyun YongHyeon return (0); 8740dbe28b3SPyun YongHyeon } 8750dbe28b3SPyun YongHyeon 8760dbe28b3SPyun YongHyeon /* 8770dbe28b3SPyun YongHyeon * Set media options. 8780dbe28b3SPyun YongHyeon */ 8790dbe28b3SPyun YongHyeon static int 8800dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp) 8810dbe28b3SPyun YongHyeon { 8820dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 8830dbe28b3SPyun YongHyeon struct mii_data *mii; 884325c534eSPyun YongHyeon int error; 8850dbe28b3SPyun YongHyeon 8860dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 8870dbe28b3SPyun YongHyeon 8880dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 8890dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 890325c534eSPyun YongHyeon error = mii_mediachg(mii); 8910dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 8920dbe28b3SPyun YongHyeon 893325c534eSPyun YongHyeon return (error); 8940dbe28b3SPyun YongHyeon } 8950dbe28b3SPyun YongHyeon 8960dbe28b3SPyun YongHyeon /* 8970dbe28b3SPyun YongHyeon * Report current media status. 8980dbe28b3SPyun YongHyeon */ 8990dbe28b3SPyun YongHyeon static void 9000dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 9010dbe28b3SPyun YongHyeon { 9020dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 9030dbe28b3SPyun YongHyeon struct mii_data *mii; 9040dbe28b3SPyun YongHyeon 9050dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 9060dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9076f5a0d1fSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 9086f5a0d1fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9096f5a0d1fSPyun YongHyeon return; 9106f5a0d1fSPyun YongHyeon } 9110dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 9120dbe28b3SPyun YongHyeon 9130dbe28b3SPyun YongHyeon mii_pollstat(mii); 9140dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9150dbe28b3SPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 9160dbe28b3SPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 9170dbe28b3SPyun YongHyeon } 9180dbe28b3SPyun YongHyeon 9190dbe28b3SPyun YongHyeon static int 9200dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 9210dbe28b3SPyun YongHyeon { 9220dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 9230dbe28b3SPyun YongHyeon struct ifreq *ifr; 9240dbe28b3SPyun YongHyeon struct mii_data *mii; 9250dbe28b3SPyun YongHyeon int error, mask; 9260dbe28b3SPyun YongHyeon 9270dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 9280dbe28b3SPyun YongHyeon ifr = (struct ifreq *)data; 9290dbe28b3SPyun YongHyeon error = 0; 9300dbe28b3SPyun YongHyeon 9310dbe28b3SPyun YongHyeon switch(command) { 9320dbe28b3SPyun YongHyeon case SIOCSIFMTU: 933e2b16603SPyun YongHyeon MSK_IF_LOCK(sc_if); 93485b340cbSPyun YongHyeon if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN) 9350dbe28b3SPyun YongHyeon error = EINVAL; 93685b340cbSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 937e2b16603SPyun YongHyeon if (ifr->ifr_mtu > ETHERMTU) { 938e2b16603SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 9390dbe28b3SPyun YongHyeon error = EINVAL; 9400dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 941e2b16603SPyun YongHyeon break; 942e2b16603SPyun YongHyeon } 943e2b16603SPyun YongHyeon if ((sc_if->msk_flags & 944e2b16603SPyun YongHyeon MSK_FLAG_JUMBO_NOCSUM) != 0) { 945e2b16603SPyun YongHyeon ifp->if_hwassist &= 946e2b16603SPyun YongHyeon ~(MSK_CSUM_FEATURES | CSUM_TSO); 947e2b16603SPyun YongHyeon ifp->if_capenable &= 948e2b16603SPyun YongHyeon ~(IFCAP_TSO4 | IFCAP_TXCSUM); 949e2b16603SPyun YongHyeon VLAN_CAPABILITIES(ifp); 95085b340cbSPyun YongHyeon } 95185b340cbSPyun YongHyeon } 952e2b16603SPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 953e2b16603SPyun YongHyeon msk_init_locked(sc_if); 954e2b16603SPyun YongHyeon } 955e2b16603SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9560dbe28b3SPyun YongHyeon break; 9570dbe28b3SPyun YongHyeon case SIOCSIFFLAGS: 9580dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9590dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 960b7e1e144SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 961b7e1e144SPyun YongHyeon ((ifp->if_flags ^ sc_if->msk_if_flags) & 962b7e1e144SPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 9636d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 964b7e1e144SPyun YongHyeon else if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0) 9650dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 966b7e1e144SPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 9670dbe28b3SPyun YongHyeon msk_stop(sc_if); 9680dbe28b3SPyun YongHyeon sc_if->msk_if_flags = ifp->if_flags; 9690dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9700dbe28b3SPyun YongHyeon break; 9710dbe28b3SPyun YongHyeon case SIOCADDMULTI: 9720dbe28b3SPyun YongHyeon case SIOCDELMULTI: 9730dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9740dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 9756d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 9760dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9770dbe28b3SPyun YongHyeon break; 9780dbe28b3SPyun YongHyeon case SIOCGIFMEDIA: 9790dbe28b3SPyun YongHyeon case SIOCSIFMEDIA: 9800dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 9810dbe28b3SPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 9820dbe28b3SPyun YongHyeon break; 9830dbe28b3SPyun YongHyeon case SIOCSIFCAP: 9840dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9850dbe28b3SPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 98698e02aebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 98798e02aebSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 9880dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 98998e02aebSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 9900dbe28b3SPyun YongHyeon ifp->if_hwassist |= MSK_CSUM_FEATURES; 9910dbe28b3SPyun YongHyeon else 9920dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~MSK_CSUM_FEATURES; 9930dbe28b3SPyun YongHyeon } 99498e02aebSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 99598e02aebSPyun YongHyeon (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) { 9960dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 9970dbe28b3SPyun YongHyeon msk_setvlan(sc_if, ifp); 9980dbe28b3SPyun YongHyeon } 9990dbe28b3SPyun YongHyeon 100098e02aebSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 100198e02aebSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities) != 0) { 10020dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 100398e02aebSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 10040dbe28b3SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 10050dbe28b3SPyun YongHyeon else 10060dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 10070dbe28b3SPyun YongHyeon } 100885b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 1009e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 1010a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 1011a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1012a109c74fSPyun YongHyeon } 1013a109c74fSPyun YongHyeon 10140dbe28b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 10150dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10160dbe28b3SPyun YongHyeon break; 10170dbe28b3SPyun YongHyeon default: 10180dbe28b3SPyun YongHyeon error = ether_ioctl(ifp, command, data); 10190dbe28b3SPyun YongHyeon break; 10200dbe28b3SPyun YongHyeon } 10210dbe28b3SPyun YongHyeon 10220dbe28b3SPyun YongHyeon return (error); 10230dbe28b3SPyun YongHyeon } 10240dbe28b3SPyun YongHyeon 10250dbe28b3SPyun YongHyeon static int 10260dbe28b3SPyun YongHyeon mskc_probe(device_t dev) 10270dbe28b3SPyun YongHyeon { 10280dbe28b3SPyun YongHyeon struct msk_product *mp; 10290dbe28b3SPyun YongHyeon uint16_t vendor, devid; 10300dbe28b3SPyun YongHyeon int i; 10310dbe28b3SPyun YongHyeon 10320dbe28b3SPyun YongHyeon vendor = pci_get_vendor(dev); 10330dbe28b3SPyun YongHyeon devid = pci_get_device(dev); 10340dbe28b3SPyun YongHyeon mp = msk_products; 10350dbe28b3SPyun YongHyeon for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]); 10360dbe28b3SPyun YongHyeon i++, mp++) { 10370dbe28b3SPyun YongHyeon if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) { 10380dbe28b3SPyun YongHyeon device_set_desc(dev, mp->msk_name); 10390dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 10400dbe28b3SPyun YongHyeon } 10410dbe28b3SPyun YongHyeon } 10420dbe28b3SPyun YongHyeon 10430dbe28b3SPyun YongHyeon return (ENXIO); 10440dbe28b3SPyun YongHyeon } 10450dbe28b3SPyun YongHyeon 10460dbe28b3SPyun YongHyeon static int 10470dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc) 10480dbe28b3SPyun YongHyeon { 1049e4a5f4e0SPyun YongHyeon int next; 10500dbe28b3SPyun YongHyeon int i; 10510dbe28b3SPyun YongHyeon 10520dbe28b3SPyun YongHyeon /* Get adapter SRAM size. */ 105383c04c93SPyun YongHyeon sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4; 10540dbe28b3SPyun YongHyeon if (bootverbose) 10550dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 10560dbe28b3SPyun YongHyeon "RAM buffer size : %dKB\n", sc->msk_ramsize); 105783c04c93SPyun YongHyeon if (sc->msk_ramsize == 0) 105883c04c93SPyun YongHyeon return (0); 105983c04c93SPyun YongHyeon 106083c04c93SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_RAMBUF; 10610dbe28b3SPyun YongHyeon /* 1062e4a5f4e0SPyun YongHyeon * Give receiver 2/3 of memory and round down to the multiple 1063e4a5f4e0SPyun YongHyeon * of 1024. Tx/Rx RAM buffer size of Yukon II shoud be multiple 1064e4a5f4e0SPyun YongHyeon * of 1024. 10650dbe28b3SPyun YongHyeon */ 1066e4a5f4e0SPyun YongHyeon sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024); 1067e4a5f4e0SPyun YongHyeon sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize; 10680dbe28b3SPyun YongHyeon for (i = 0, next = 0; i < sc->msk_num_port; i++) { 10690dbe28b3SPyun YongHyeon sc->msk_rxqstart[i] = next; 1070e4a5f4e0SPyun YongHyeon sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1; 10710dbe28b3SPyun YongHyeon next = sc->msk_rxqend[i] + 1; 10720dbe28b3SPyun YongHyeon sc->msk_txqstart[i] = next; 1073e4a5f4e0SPyun YongHyeon sc->msk_txqend[i] = next + sc->msk_txqsize - 1; 10740dbe28b3SPyun YongHyeon next = sc->msk_txqend[i] + 1; 10750dbe28b3SPyun YongHyeon if (bootverbose) { 10760dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 10770dbe28b3SPyun YongHyeon "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i, 1078e4a5f4e0SPyun YongHyeon sc->msk_rxqsize / 1024, sc->msk_rxqstart[i], 10790dbe28b3SPyun YongHyeon sc->msk_rxqend[i]); 10800dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 10810dbe28b3SPyun YongHyeon "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i, 1082e4a5f4e0SPyun YongHyeon sc->msk_txqsize / 1024, sc->msk_txqstart[i], 10830dbe28b3SPyun YongHyeon sc->msk_txqend[i]); 10840dbe28b3SPyun YongHyeon } 10850dbe28b3SPyun YongHyeon } 10860dbe28b3SPyun YongHyeon 10870dbe28b3SPyun YongHyeon return (0); 10880dbe28b3SPyun YongHyeon } 10890dbe28b3SPyun YongHyeon 10900dbe28b3SPyun YongHyeon static void 10910dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode) 10920dbe28b3SPyun YongHyeon { 1093846e6d79SPyun YongHyeon uint32_t our, val; 10940dbe28b3SPyun YongHyeon int i; 10950dbe28b3SPyun YongHyeon 10960dbe28b3SPyun YongHyeon switch (mode) { 10970dbe28b3SPyun YongHyeon case MSK_PHY_POWERUP: 10980dbe28b3SPyun YongHyeon /* Switch power to VCC (WA for VAUX problem). */ 10990dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 11000dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); 11010dbe28b3SPyun YongHyeon /* Disable Core Clock Division, set Clock Select to 0. */ 11020dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS); 11030dbe28b3SPyun YongHyeon 11040dbe28b3SPyun YongHyeon val = 0; 11050dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 11060dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11070dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 11080dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 11090dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 11100dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 11110dbe28b3SPyun YongHyeon } 11120dbe28b3SPyun YongHyeon /* 11130dbe28b3SPyun YongHyeon * Enable PCI & Core Clock, enable clock gating for both Links. 11140dbe28b3SPyun YongHyeon */ 11150dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 11160dbe28b3SPyun YongHyeon 11170dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 11180dbe28b3SPyun YongHyeon val &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); 1119846e6d79SPyun YongHyeon switch (sc->msk_hw_id) { 1120846e6d79SPyun YongHyeon case CHIP_ID_YUKON_XL: 1121846e6d79SPyun YongHyeon if (sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11220dbe28b3SPyun YongHyeon /* Deassert Low Power for 1st PHY. */ 11230dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_COMA; 11240dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 11250dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY2_COMA; 1126846e6d79SPyun YongHyeon } 1127846e6d79SPyun YongHyeon break; 1128846e6d79SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 112961708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 1130846e6d79SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_OFF); 11310dbe28b3SPyun YongHyeon 11320dbe28b3SPyun YongHyeon /* Enable all clocks. */ 11330dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_3, 0, 4); 11340dbe28b3SPyun YongHyeon our = pci_read_config(sc->msk_dev, PCI_OUR_REG_4, 4); 11350dbe28b3SPyun YongHyeon our &= (PCI_FORCE_ASPM_REQUEST|PCI_ASPM_GPHY_LINK_DOWN| 11360dbe28b3SPyun YongHyeon PCI_ASPM_INT_FIFO_EMPTY|PCI_ASPM_CLKRUN_REQUEST); 11370dbe28b3SPyun YongHyeon /* Set all bits to 0 except bits 15..12. */ 11380dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_4, our, 4); 11390dbe28b3SPyun YongHyeon /* Set to default value. */ 11400dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_5, 0, 4); 1141846e6d79SPyun YongHyeon break; 1142846e6d79SPyun YongHyeon default: 1143846e6d79SPyun YongHyeon break; 11440dbe28b3SPyun YongHyeon } 11450dbe28b3SPyun YongHyeon /* Release PHY from PowerDown/COMA mode. */ 11460dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 11470dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 11480dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 11490dbe28b3SPyun YongHyeon GMLC_RST_SET); 11500dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 11510dbe28b3SPyun YongHyeon GMLC_RST_CLR); 11520dbe28b3SPyun YongHyeon } 11530dbe28b3SPyun YongHyeon break; 11540dbe28b3SPyun YongHyeon case MSK_PHY_POWERDOWN: 11550dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 11560dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD; 11570dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 11580dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11590dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY1_COMA; 11600dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 11610dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY2_COMA; 11620dbe28b3SPyun YongHyeon } 11630dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 11640dbe28b3SPyun YongHyeon 11650dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 11660dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 11670dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 11680dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 11690dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11700dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 11710dbe28b3SPyun YongHyeon val = 0; 11720dbe28b3SPyun YongHyeon } 11730dbe28b3SPyun YongHyeon /* 11740dbe28b3SPyun YongHyeon * Disable PCI & Core Clock, disable clock gating for 11750dbe28b3SPyun YongHyeon * both Links. 11760dbe28b3SPyun YongHyeon */ 11770dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 11780dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 11790dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF); 11800dbe28b3SPyun YongHyeon break; 11810dbe28b3SPyun YongHyeon default: 11820dbe28b3SPyun YongHyeon break; 11830dbe28b3SPyun YongHyeon } 11840dbe28b3SPyun YongHyeon } 11850dbe28b3SPyun YongHyeon 11860dbe28b3SPyun YongHyeon static void 11870dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc) 11880dbe28b3SPyun YongHyeon { 11890dbe28b3SPyun YongHyeon bus_addr_t addr; 11900dbe28b3SPyun YongHyeon uint16_t status; 11910dbe28b3SPyun YongHyeon uint32_t val; 11920dbe28b3SPyun YongHyeon int i; 11930dbe28b3SPyun YongHyeon 11940dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 11950dbe28b3SPyun YongHyeon 11960dbe28b3SPyun YongHyeon /* Disable ASF. */ 11970dbe28b3SPyun YongHyeon if (sc->msk_hw_id < CHIP_ID_YUKON_XL) { 11980dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET); 11990dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE); 12000dbe28b3SPyun YongHyeon } 12010dbe28b3SPyun YongHyeon /* 12020dbe28b3SPyun YongHyeon * Since we disabled ASF, S/W reset is required for Power Management. 12030dbe28b3SPyun YongHyeon */ 12040dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 12050dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 12060dbe28b3SPyun YongHyeon 12070dbe28b3SPyun YongHyeon /* Clear all error bits in the PCI status register. */ 12080dbe28b3SPyun YongHyeon status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 12090dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 12100dbe28b3SPyun YongHyeon 12110dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, status | 12120dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 12130dbe28b3SPyun YongHyeon PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2); 12140dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR); 12150dbe28b3SPyun YongHyeon 12160dbe28b3SPyun YongHyeon switch (sc->msk_bustype) { 12170dbe28b3SPyun YongHyeon case MSK_PEX_BUS: 12180dbe28b3SPyun YongHyeon /* Clear all PEX errors. */ 12190dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 12200dbe28b3SPyun YongHyeon val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 12210dbe28b3SPyun YongHyeon if ((val & PEX_RX_OV) != 0) { 12220dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_HW_ERR; 12230dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 12240dbe28b3SPyun YongHyeon } 12250dbe28b3SPyun YongHyeon break; 12260dbe28b3SPyun YongHyeon case MSK_PCI_BUS: 12270dbe28b3SPyun YongHyeon case MSK_PCIX_BUS: 12280dbe28b3SPyun YongHyeon /* Set Cache Line Size to 2(8bytes) if configured to 0. */ 12290dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1); 12300dbe28b3SPyun YongHyeon if (val == 0) 12310dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1); 12320dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS) { 12330dbe28b3SPyun YongHyeon /* Set Cache Line Size opt. */ 12340dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 12350dbe28b3SPyun YongHyeon val |= PCI_CLS_OPT; 12360dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 12370dbe28b3SPyun YongHyeon } 12380dbe28b3SPyun YongHyeon break; 12390dbe28b3SPyun YongHyeon } 12400dbe28b3SPyun YongHyeon /* Set PHY power state. */ 12410dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERUP); 12420dbe28b3SPyun YongHyeon 12430dbe28b3SPyun YongHyeon /* Reset GPHY/GMAC Control */ 12440dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 12450dbe28b3SPyun YongHyeon /* GPHY Control reset. */ 12460dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET); 12470dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR); 12480dbe28b3SPyun YongHyeon /* GMAC Control reset. */ 12490dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET); 12500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR); 12510dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF); 12520dbe28b3SPyun YongHyeon } 12530dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 12540dbe28b3SPyun YongHyeon 12550dbe28b3SPyun YongHyeon /* LED On. */ 12560dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON); 12570dbe28b3SPyun YongHyeon 12580dbe28b3SPyun YongHyeon /* Clear TWSI IRQ. */ 12590dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ); 12600dbe28b3SPyun YongHyeon 12610dbe28b3SPyun YongHyeon /* Turn off hardware timer. */ 12620dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP); 12630dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ); 12640dbe28b3SPyun YongHyeon 12650dbe28b3SPyun YongHyeon /* Turn off descriptor polling. */ 12660dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP); 12670dbe28b3SPyun YongHyeon 12680dbe28b3SPyun YongHyeon /* Turn off time stamps. */ 12690dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP); 12700dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 12710dbe28b3SPyun YongHyeon 12720dbe28b3SPyun YongHyeon /* Configure timeout values. */ 12730dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 12740dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET); 12750dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR); 12760dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1), 12770dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12780dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1), 12790dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12800dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1), 12810dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12820dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1), 12830dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12840dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1), 12850dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12860dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1), 12870dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12880dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2), 12890dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12900dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2), 12910dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12920dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2), 12930dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12940dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2), 12950dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12960dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2), 12970dbe28b3SPyun YongHyeon MSK_RI_TO_53); 12980dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2), 12990dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13000dbe28b3SPyun YongHyeon } 13010dbe28b3SPyun YongHyeon 13020dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 13030dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 13040dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 13050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 13060dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 13070dbe28b3SPyun YongHyeon 13080dbe28b3SPyun YongHyeon /* 13090dbe28b3SPyun YongHyeon * On dual port PCI-X card, there is an problem where status 13100dbe28b3SPyun YongHyeon * can be received out of order due to split transactions. 13110dbe28b3SPyun YongHyeon */ 13120dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS && sc->msk_num_port > 1) { 13130dbe28b3SPyun YongHyeon int pcix; 13140dbe28b3SPyun YongHyeon uint16_t pcix_cmd; 13150dbe28b3SPyun YongHyeon 13160dbe28b3SPyun YongHyeon if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &pcix) == 0) { 13170dbe28b3SPyun YongHyeon pcix_cmd = pci_read_config(sc->msk_dev, pcix + 2, 2); 13180dbe28b3SPyun YongHyeon /* Clear Max Outstanding Split Transactions. */ 13190dbe28b3SPyun YongHyeon pcix_cmd &= ~0x70; 13200dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 13210dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, pcix + 2, pcix_cmd, 2); 13220dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 13230dbe28b3SPyun YongHyeon } 13240dbe28b3SPyun YongHyeon } 13250dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PEX_BUS) { 13260dbe28b3SPyun YongHyeon uint16_t v, width; 13270dbe28b3SPyun YongHyeon 13280dbe28b3SPyun YongHyeon v = pci_read_config(sc->msk_dev, PEX_DEV_CTRL, 2); 13290dbe28b3SPyun YongHyeon /* Change Max. Read Request Size to 4096 bytes. */ 13300dbe28b3SPyun YongHyeon v &= ~PEX_DC_MAX_RRS_MSK; 13310dbe28b3SPyun YongHyeon v |= PEX_DC_MAX_RD_RQ_SIZE(5); 13320dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PEX_DEV_CTRL, v, 2); 13330dbe28b3SPyun YongHyeon width = pci_read_config(sc->msk_dev, PEX_LNK_STAT, 2); 13340dbe28b3SPyun YongHyeon width = (width & PEX_LS_LINK_WI_MSK) >> 4; 13350dbe28b3SPyun YongHyeon v = pci_read_config(sc->msk_dev, PEX_LNK_CAP, 2); 13360dbe28b3SPyun YongHyeon v = (v & PEX_LS_LINK_WI_MSK) >> 4; 13370dbe28b3SPyun YongHyeon if (v != width) 13380dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 13390dbe28b3SPyun YongHyeon "negotiated width of link(x%d) != " 13400dbe28b3SPyun YongHyeon "max. width of link(x%d)\n", width, v); 13410dbe28b3SPyun YongHyeon } 13420dbe28b3SPyun YongHyeon 13430dbe28b3SPyun YongHyeon /* Clear status list. */ 13440dbe28b3SPyun YongHyeon bzero(sc->msk_stat_ring, 13450dbe28b3SPyun YongHyeon sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT); 13460dbe28b3SPyun YongHyeon sc->msk_stat_cons = 0; 13470dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 13480dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 13490dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET); 13500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR); 13510dbe28b3SPyun YongHyeon /* Set the status list base address. */ 13520dbe28b3SPyun YongHyeon addr = sc->msk_stat_ring_paddr; 13530dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr)); 13540dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr)); 13550dbe28b3SPyun YongHyeon /* Set the status list last index. */ 13560dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_LAST_IDX, MSK_STAT_RING_CNT - 1); 1357cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC && 1358cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_EC_A1) { 13590dbe28b3SPyun YongHyeon /* WA for dev. #4.3 */ 13600dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK); 13610dbe28b3SPyun YongHyeon /* WA for dev. #4.18 */ 13620dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21); 13630dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07); 13640dbe28b3SPyun YongHyeon } else { 13650dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a); 13660dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10); 1367cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 1368cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_XL_A0) 1369cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04); 1370cfd540e7SPyun YongHyeon else 1371cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10); 13720dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190); 13730dbe28b3SPyun YongHyeon } 13740dbe28b3SPyun YongHyeon /* 13750dbe28b3SPyun YongHyeon * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI. 13760dbe28b3SPyun YongHyeon */ 13770dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000)); 13780dbe28b3SPyun YongHyeon 13790dbe28b3SPyun YongHyeon /* Enable status unit. */ 13800dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON); 13810dbe28b3SPyun YongHyeon 13820dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START); 13830dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START); 13840dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START); 13850dbe28b3SPyun YongHyeon } 13860dbe28b3SPyun YongHyeon 13870dbe28b3SPyun YongHyeon static int 13880dbe28b3SPyun YongHyeon msk_probe(device_t dev) 13890dbe28b3SPyun YongHyeon { 13900dbe28b3SPyun YongHyeon struct msk_softc *sc; 13910dbe28b3SPyun YongHyeon char desc[100]; 13920dbe28b3SPyun YongHyeon 13930dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 13940dbe28b3SPyun YongHyeon /* 13950dbe28b3SPyun YongHyeon * Not much to do here. We always know there will be 13960dbe28b3SPyun YongHyeon * at least one GMAC present, and if there are two, 13970dbe28b3SPyun YongHyeon * mskc_attach() will create a second device instance 13980dbe28b3SPyun YongHyeon * for us. 13990dbe28b3SPyun YongHyeon */ 14000dbe28b3SPyun YongHyeon snprintf(desc, sizeof(desc), 14010dbe28b3SPyun YongHyeon "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x", 14020dbe28b3SPyun YongHyeon model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id, 14030dbe28b3SPyun YongHyeon sc->msk_hw_rev); 14040dbe28b3SPyun YongHyeon device_set_desc_copy(dev, desc); 14050dbe28b3SPyun YongHyeon 14060dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 14070dbe28b3SPyun YongHyeon } 14080dbe28b3SPyun YongHyeon 14090dbe28b3SPyun YongHyeon static int 14100dbe28b3SPyun YongHyeon msk_attach(device_t dev) 14110dbe28b3SPyun YongHyeon { 14120dbe28b3SPyun YongHyeon struct msk_softc *sc; 14130dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 14140dbe28b3SPyun YongHyeon struct ifnet *ifp; 14150dbe28b3SPyun YongHyeon int i, port, error; 14160dbe28b3SPyun YongHyeon uint8_t eaddr[6]; 14170dbe28b3SPyun YongHyeon 14180dbe28b3SPyun YongHyeon if (dev == NULL) 14190dbe28b3SPyun YongHyeon return (EINVAL); 14200dbe28b3SPyun YongHyeon 14210dbe28b3SPyun YongHyeon error = 0; 14220dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 14230dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 14240dbe28b3SPyun YongHyeon port = *(int *)device_get_ivars(dev); 14250dbe28b3SPyun YongHyeon 14260dbe28b3SPyun YongHyeon sc_if->msk_if_dev = dev; 14270dbe28b3SPyun YongHyeon sc_if->msk_port = port; 14280dbe28b3SPyun YongHyeon sc_if->msk_softc = sc; 142983c04c93SPyun YongHyeon sc_if->msk_flags = sc->msk_pflags; 14300dbe28b3SPyun YongHyeon sc->msk_if[port] = sc_if; 14310dbe28b3SPyun YongHyeon /* Setup Tx/Rx queue register offsets. */ 14320dbe28b3SPyun YongHyeon if (port == MSK_PORT_A) { 14330dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA1; 14340dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS1; 14350dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R1; 14360dbe28b3SPyun YongHyeon } else { 14370dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA2; 14380dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS2; 14390dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R2; 14400dbe28b3SPyun YongHyeon } 14410dbe28b3SPyun YongHyeon 14420dbe28b3SPyun YongHyeon callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0); 14433a91ee71SPyun YongHyeon msk_sysctl_node(sc_if); 14440dbe28b3SPyun YongHyeon 14450dbe28b3SPyun YongHyeon if ((error = msk_txrx_dma_alloc(sc_if) != 0)) 14460dbe28b3SPyun YongHyeon goto fail; 144785b340cbSPyun YongHyeon msk_rx_dma_jalloc(sc_if); 14480dbe28b3SPyun YongHyeon 14490dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER); 14500dbe28b3SPyun YongHyeon if (ifp == NULL) { 14510dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "can not if_alloc()\n"); 14520dbe28b3SPyun YongHyeon error = ENOSPC; 14530dbe28b3SPyun YongHyeon goto fail; 14540dbe28b3SPyun YongHyeon } 14550dbe28b3SPyun YongHyeon ifp->if_softc = sc_if; 14560dbe28b3SPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 14570dbe28b3SPyun YongHyeon ifp->if_mtu = ETHERMTU; 14580dbe28b3SPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 14590dbe28b3SPyun YongHyeon /* 14600dbe28b3SPyun YongHyeon * IFCAP_RXCSUM capability is intentionally disabled as the hardware 14610dbe28b3SPyun YongHyeon * has serious bug in Rx checksum offload for all Yukon II family 14620dbe28b3SPyun YongHyeon * hardware. It seems there is a workaround to make it work somtimes. 14630dbe28b3SPyun YongHyeon * However, the workaround also have to check OP code sequences to 14640dbe28b3SPyun YongHyeon * verify whether the OP code is correct. Sometimes it should compute 14650dbe28b3SPyun YongHyeon * IP/TCP/UDP checksum in driver in order to verify correctness of 14660dbe28b3SPyun YongHyeon * checksum computed by hardware. If you have to compute checksum 14670dbe28b3SPyun YongHyeon * with software to verify the hardware's checksum why have hardware 14680dbe28b3SPyun YongHyeon * compute the checksum? I think there is no reason to spend time to 14690dbe28b3SPyun YongHyeon * make Rx checksum offload work on Yukon II hardware. 14700dbe28b3SPyun YongHyeon */ 1471a109c74fSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4; 1472a109c74fSPyun YongHyeon ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO; 14730dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 14740dbe28b3SPyun YongHyeon ifp->if_ioctl = msk_ioctl; 14750dbe28b3SPyun YongHyeon ifp->if_start = msk_start; 14760dbe28b3SPyun YongHyeon ifp->if_timer = 0; 14770dbe28b3SPyun YongHyeon ifp->if_watchdog = NULL; 14780dbe28b3SPyun YongHyeon ifp->if_init = msk_init; 14790dbe28b3SPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1); 14800dbe28b3SPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1; 14810dbe28b3SPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 14820dbe28b3SPyun YongHyeon 14830dbe28b3SPyun YongHyeon TASK_INIT(&sc_if->msk_tx_task, 1, msk_tx_task, ifp); 14840dbe28b3SPyun YongHyeon 14850dbe28b3SPyun YongHyeon /* 14860dbe28b3SPyun YongHyeon * Get station address for this interface. Note that 14870dbe28b3SPyun YongHyeon * dual port cards actually come with three station 14880dbe28b3SPyun YongHyeon * addresses: one for each port, plus an extra. The 14890dbe28b3SPyun YongHyeon * extra one is used by the SysKonnect driver software 14900dbe28b3SPyun YongHyeon * as a 'virtual' station address for when both ports 14910dbe28b3SPyun YongHyeon * are operating in failover mode. Currently we don't 14920dbe28b3SPyun YongHyeon * use this extra address. 14930dbe28b3SPyun YongHyeon */ 14940dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 14950dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 14960dbe28b3SPyun YongHyeon eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i); 14970dbe28b3SPyun YongHyeon 14980dbe28b3SPyun YongHyeon /* 14990dbe28b3SPyun YongHyeon * Call MI attach routine. Can't hold locks when calling into ether_*. 15000dbe28b3SPyun YongHyeon */ 15010dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 15020dbe28b3SPyun YongHyeon ether_ifattach(ifp, eaddr); 15030dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 15040dbe28b3SPyun YongHyeon 1505224003b7SPyun YongHyeon /* VLAN capability setup */ 1506224003b7SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 1507224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NOHWVLAN) == 0) { 150806ff0944SPyun YongHyeon /* 150906ff0944SPyun YongHyeon * Due to Tx checksum offload hardware bugs, msk(4) manually 151006ff0944SPyun YongHyeon * computes checksum for short frames. For VLAN tagged frames 151106ff0944SPyun YongHyeon * this workaround does not work so disable checksum offload 151206ff0944SPyun YongHyeon * for VLAN interface. 151306ff0944SPyun YongHyeon */ 1514224003b7SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING; 1515224003b7SPyun YongHyeon } 15160dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 15170dbe28b3SPyun YongHyeon 15180dbe28b3SPyun YongHyeon /* 15190dbe28b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 15200dbe28b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 15210dbe28b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 15220dbe28b3SPyun YongHyeon */ 15230dbe28b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 15240dbe28b3SPyun YongHyeon 15250dbe28b3SPyun YongHyeon /* 15260dbe28b3SPyun YongHyeon * Do miibus setup. 15270dbe28b3SPyun YongHyeon */ 15280dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 15290dbe28b3SPyun YongHyeon error = mii_phy_probe(dev, &sc_if->msk_miibus, msk_mediachange, 15300dbe28b3SPyun YongHyeon msk_mediastatus); 15310dbe28b3SPyun YongHyeon if (error != 0) { 15320dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "no PHY found!\n"); 15330dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 15340dbe28b3SPyun YongHyeon error = ENXIO; 15350dbe28b3SPyun YongHyeon goto fail; 15360dbe28b3SPyun YongHyeon } 15370dbe28b3SPyun YongHyeon 15380dbe28b3SPyun YongHyeon fail: 15390dbe28b3SPyun YongHyeon if (error != 0) { 15400dbe28b3SPyun YongHyeon /* Access should be ok even though lock has been dropped */ 15410dbe28b3SPyun YongHyeon sc->msk_if[port] = NULL; 15420dbe28b3SPyun YongHyeon msk_detach(dev); 15430dbe28b3SPyun YongHyeon } 15440dbe28b3SPyun YongHyeon 15450dbe28b3SPyun YongHyeon return (error); 15460dbe28b3SPyun YongHyeon } 15470dbe28b3SPyun YongHyeon 15480dbe28b3SPyun YongHyeon /* 15490dbe28b3SPyun YongHyeon * Attach the interface. Allocate softc structures, do ifmedia 15500dbe28b3SPyun YongHyeon * setup and ethernet/BPF attach. 15510dbe28b3SPyun YongHyeon */ 15520dbe28b3SPyun YongHyeon static int 15530dbe28b3SPyun YongHyeon mskc_attach(device_t dev) 15540dbe28b3SPyun YongHyeon { 15550dbe28b3SPyun YongHyeon struct msk_softc *sc; 15568463d7a0SPyun YongHyeon int error, msic, msir, *port, reg; 15570dbe28b3SPyun YongHyeon 15580dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 15590dbe28b3SPyun YongHyeon sc->msk_dev = dev; 15600dbe28b3SPyun YongHyeon mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 15610dbe28b3SPyun YongHyeon MTX_DEF); 15620dbe28b3SPyun YongHyeon 15630dbe28b3SPyun YongHyeon /* 15640dbe28b3SPyun YongHyeon * Map control/status registers. 15650dbe28b3SPyun YongHyeon */ 15660dbe28b3SPyun YongHyeon pci_enable_busmaster(dev); 15670dbe28b3SPyun YongHyeon 1568298946a9SPyun YongHyeon /* Allocate I/O resource */ 15690dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE 15700dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 15710dbe28b3SPyun YongHyeon #else 15720dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 15730dbe28b3SPyun YongHyeon #endif 1574a485f97aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_legacy; 15750dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 15760dbe28b3SPyun YongHyeon if (error) { 15770dbe28b3SPyun YongHyeon if (sc->msk_res_spec == msk_res_spec_mem) 15780dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 15790dbe28b3SPyun YongHyeon else 15800dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 15810dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 15820dbe28b3SPyun YongHyeon if (error) { 15830dbe28b3SPyun YongHyeon device_printf(dev, "couldn't allocate %s resources\n", 15840dbe28b3SPyun YongHyeon sc->msk_res_spec == msk_res_spec_mem ? "memory" : 15850dbe28b3SPyun YongHyeon "I/O"); 15860dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 15870dbe28b3SPyun YongHyeon return (ENXIO); 15880dbe28b3SPyun YongHyeon } 15890dbe28b3SPyun YongHyeon } 15900dbe28b3SPyun YongHyeon 15910dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 15920dbe28b3SPyun YongHyeon sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID); 15930dbe28b3SPyun YongHyeon sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f; 15940dbe28b3SPyun YongHyeon /* Bail out if chip is not recognized. */ 15950dbe28b3SPyun YongHyeon if (sc->msk_hw_id < CHIP_ID_YUKON_XL || 159661708f4cSPyun YongHyeon sc->msk_hw_id > CHIP_ID_YUKON_FE_P) { 15970dbe28b3SPyun YongHyeon device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n", 15980dbe28b3SPyun YongHyeon sc->msk_hw_id, sc->msk_hw_rev); 1599ad6d01d1SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 1600ad6d01d1SPyun YongHyeon return (ENXIO); 16010dbe28b3SPyun YongHyeon } 16020dbe28b3SPyun YongHyeon 16030dbe28b3SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 16040dbe28b3SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 16050dbe28b3SPyun YongHyeon OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW, 16060dbe28b3SPyun YongHyeon &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I", 16070dbe28b3SPyun YongHyeon "max number of Rx events to process"); 16080dbe28b3SPyun YongHyeon 16090dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 16100dbe28b3SPyun YongHyeon error = resource_int_value(device_get_name(dev), device_get_unit(dev), 16110dbe28b3SPyun YongHyeon "process_limit", &sc->msk_process_limit); 16120dbe28b3SPyun YongHyeon if (error == 0) { 16130dbe28b3SPyun YongHyeon if (sc->msk_process_limit < MSK_PROC_MIN || 16140dbe28b3SPyun YongHyeon sc->msk_process_limit > MSK_PROC_MAX) { 16150dbe28b3SPyun YongHyeon device_printf(dev, "process_limit value out of range; " 16160dbe28b3SPyun YongHyeon "using default: %d\n", MSK_PROC_DEFAULT); 16170dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 16180dbe28b3SPyun YongHyeon } 16190dbe28b3SPyun YongHyeon } 16200dbe28b3SPyun YongHyeon 16210dbe28b3SPyun YongHyeon /* Soft reset. */ 16220dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 16230dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 16240dbe28b3SPyun YongHyeon sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP); 16250dbe28b3SPyun YongHyeon if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S') 16260dbe28b3SPyun YongHyeon sc->msk_coppertype = 0; 16270dbe28b3SPyun YongHyeon else 16280dbe28b3SPyun YongHyeon sc->msk_coppertype = 1; 16290dbe28b3SPyun YongHyeon /* Check number of MACs. */ 16300dbe28b3SPyun YongHyeon sc->msk_num_port = 1; 16310dbe28b3SPyun YongHyeon if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) == 16320dbe28b3SPyun YongHyeon CFG_DUAL_MAC_MSK) { 16330dbe28b3SPyun YongHyeon if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC)) 16340dbe28b3SPyun YongHyeon sc->msk_num_port++; 16350dbe28b3SPyun YongHyeon } 16360dbe28b3SPyun YongHyeon 16370dbe28b3SPyun YongHyeon /* Check bus type. */ 16380dbe28b3SPyun YongHyeon if (pci_find_extcap(sc->msk_dev, PCIY_EXPRESS, ®) == 0) 16390dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PEX_BUS; 16400dbe28b3SPyun YongHyeon else if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, ®) == 0) 16410dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCIX_BUS; 16420dbe28b3SPyun YongHyeon else 16430dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCI_BUS; 16440dbe28b3SPyun YongHyeon 16450dbe28b3SPyun YongHyeon switch (sc->msk_hw_id) { 16460dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC: 1647e2b16603SPyun YongHyeon sc->msk_clock = 125; /* 125 Mhz */ 1648e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 1649e2b16603SPyun YongHyeon break; 16500dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 16510dbe28b3SPyun YongHyeon sc->msk_clock = 125; /* 125 Mhz */ 1652e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM; 16530dbe28b3SPyun YongHyeon break; 16540dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_FE: 16550dbe28b3SPyun YongHyeon sc->msk_clock = 100; /* 100 Mhz */ 1656e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER; 16570dbe28b3SPyun YongHyeon break; 165861708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 165961708f4cSPyun YongHyeon sc->msk_clock = 50; /* 50 Mhz */ 166061708f4cSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER | MSK_FLAG_DESCV2; 1661224003b7SPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 1662224003b7SPyun YongHyeon /* 1663224003b7SPyun YongHyeon * XXX 1664224003b7SPyun YongHyeon * FE+ A0 has status LE writeback bug so msk(4) 1665224003b7SPyun YongHyeon * does not rely on status word of received frame 1666224003b7SPyun YongHyeon * in msk_rxeof() which in turn disables all 1667224003b7SPyun YongHyeon * hardware assistance bits reported by the status 1668224003b7SPyun YongHyeon * word as well as validity of the recevied frame. 1669224003b7SPyun YongHyeon * Just pass received frames to upper stack with 1670224003b7SPyun YongHyeon * minimal test and let upper stack handle them. 1671224003b7SPyun YongHyeon */ 1672224003b7SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_NOHWVLAN | MSK_FLAG_NORXCHK; 1673224003b7SPyun YongHyeon } 167461708f4cSPyun YongHyeon break; 16750dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_XL: 16760dbe28b3SPyun YongHyeon sc->msk_clock = 156; /* 156 Mhz */ 1677e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 16780dbe28b3SPyun YongHyeon break; 16790dbe28b3SPyun YongHyeon default: 16800dbe28b3SPyun YongHyeon sc->msk_clock = 156; /* 156 Mhz */ 1681cfd540e7SPyun YongHyeon break; 16820dbe28b3SPyun YongHyeon } 16830dbe28b3SPyun YongHyeon 1684298946a9SPyun YongHyeon /* Allocate IRQ resources. */ 1685298946a9SPyun YongHyeon msic = pci_msi_count(dev); 1686298946a9SPyun YongHyeon if (bootverbose) 1687298946a9SPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 1688298946a9SPyun YongHyeon /* 1689298946a9SPyun YongHyeon * The Yukon II reports it can handle two messages, one for each 1690298946a9SPyun YongHyeon * possible port. We go ahead and allocate two messages and only 1691298946a9SPyun YongHyeon * setup a handler for both if we have a dual port card. 1692298946a9SPyun YongHyeon * 1693298946a9SPyun YongHyeon * XXX: I haven't untangled the interrupt handler to handle dual 1694298946a9SPyun YongHyeon * port cards with separate MSI messages, so for now I disable MSI 1695298946a9SPyun YongHyeon * on dual port cards. 1696298946a9SPyun YongHyeon */ 169753dcfbd1SPyun YongHyeon if (legacy_intr != 0) 169853dcfbd1SPyun YongHyeon msi_disable = 1; 16998463d7a0SPyun YongHyeon if (msi_disable == 0) { 17008463d7a0SPyun YongHyeon switch (msic) { 17018463d7a0SPyun YongHyeon case 2: 17028463d7a0SPyun YongHyeon case 1: /* 88E8058 reports 1 MSI message */ 17038463d7a0SPyun YongHyeon msir = msic; 17048463d7a0SPyun YongHyeon if (sc->msk_num_port == 1 && 17058463d7a0SPyun YongHyeon pci_alloc_msi(dev, &msir) == 0) { 17068463d7a0SPyun YongHyeon if (msic == msir) { 17077a76e8a4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_MSI; 17088463d7a0SPyun YongHyeon sc->msk_irq_spec = msic == 2 ? 17098463d7a0SPyun YongHyeon msk_irq_spec_msi2 : 17108463d7a0SPyun YongHyeon msk_irq_spec_msi; 17116ec27c17SPyun YongHyeon } else 1712298946a9SPyun YongHyeon pci_release_msi(dev); 1713298946a9SPyun YongHyeon } 17148463d7a0SPyun YongHyeon break; 17158463d7a0SPyun YongHyeon default: 17168463d7a0SPyun YongHyeon device_printf(dev, 17178463d7a0SPyun YongHyeon "Unexpected number of MSI messages : %d\n", msic); 17188463d7a0SPyun YongHyeon break; 17198463d7a0SPyun YongHyeon } 17208463d7a0SPyun YongHyeon } 1721298946a9SPyun YongHyeon 1722298946a9SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq); 1723298946a9SPyun YongHyeon if (error) { 1724298946a9SPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1725298946a9SPyun YongHyeon goto fail; 1726298946a9SPyun YongHyeon } 1727298946a9SPyun YongHyeon 17280dbe28b3SPyun YongHyeon if ((error = msk_status_dma_alloc(sc)) != 0) 17290dbe28b3SPyun YongHyeon goto fail; 17300dbe28b3SPyun YongHyeon 17310dbe28b3SPyun YongHyeon /* Set base interrupt mask. */ 17320dbe28b3SPyun YongHyeon sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU; 17330dbe28b3SPyun YongHyeon sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR | 17340dbe28b3SPyun YongHyeon Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP; 17350dbe28b3SPyun YongHyeon 17360dbe28b3SPyun YongHyeon /* Reset the adapter. */ 17370dbe28b3SPyun YongHyeon mskc_reset(sc); 17380dbe28b3SPyun YongHyeon 17390dbe28b3SPyun YongHyeon if ((error = mskc_setup_rambuffer(sc)) != 0) 17400dbe28b3SPyun YongHyeon goto fail; 17410dbe28b3SPyun YongHyeon 17420dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1); 17430dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] == NULL) { 17440dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_A\n"); 17450dbe28b3SPyun YongHyeon error = ENXIO; 17460dbe28b3SPyun YongHyeon goto fail; 17470dbe28b3SPyun YongHyeon } 17480dbe28b3SPyun YongHyeon port = malloc(sizeof(int), M_DEVBUF, M_WAITOK); 17490dbe28b3SPyun YongHyeon if (port == NULL) { 17500dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 17510dbe28b3SPyun YongHyeon "ivars of PORT_A\n"); 17520dbe28b3SPyun YongHyeon error = ENXIO; 17530dbe28b3SPyun YongHyeon goto fail; 17540dbe28b3SPyun YongHyeon } 17550dbe28b3SPyun YongHyeon *port = MSK_PORT_A; 17560dbe28b3SPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_A], port); 17570dbe28b3SPyun YongHyeon 17580dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) { 17590dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1); 17600dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] == NULL) { 17610dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_B\n"); 17620dbe28b3SPyun YongHyeon error = ENXIO; 17630dbe28b3SPyun YongHyeon goto fail; 17640dbe28b3SPyun YongHyeon } 17650dbe28b3SPyun YongHyeon port = malloc(sizeof(int), M_DEVBUF, M_WAITOK); 17660dbe28b3SPyun YongHyeon if (port == NULL) { 17670dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 17680dbe28b3SPyun YongHyeon "ivars of PORT_B\n"); 17690dbe28b3SPyun YongHyeon error = ENXIO; 17700dbe28b3SPyun YongHyeon goto fail; 17710dbe28b3SPyun YongHyeon } 17720dbe28b3SPyun YongHyeon *port = MSK_PORT_B; 17730dbe28b3SPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_B], port); 17740dbe28b3SPyun YongHyeon } 17750dbe28b3SPyun YongHyeon 17760dbe28b3SPyun YongHyeon error = bus_generic_attach(dev); 17770dbe28b3SPyun YongHyeon if (error) { 17780dbe28b3SPyun YongHyeon device_printf(dev, "failed to attach port(s)\n"); 17790dbe28b3SPyun YongHyeon goto fail; 17800dbe28b3SPyun YongHyeon } 17810dbe28b3SPyun YongHyeon 178253dcfbd1SPyun YongHyeon /* Hook interrupt last to avoid having to lock softc. */ 178353dcfbd1SPyun YongHyeon if (legacy_intr) 178453dcfbd1SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 178553dcfbd1SPyun YongHyeon INTR_MPSAFE, NULL, msk_legacy_intr, sc, 178653dcfbd1SPyun YongHyeon &sc->msk_intrhand[0]); 178753dcfbd1SPyun YongHyeon else { 17880dbe28b3SPyun YongHyeon TASK_INIT(&sc->msk_int_task, 0, msk_int_task, sc); 17890dbe28b3SPyun YongHyeon sc->msk_tq = taskqueue_create_fast("msk_taskq", M_WAITOK, 17900dbe28b3SPyun YongHyeon taskqueue_thread_enqueue, &sc->msk_tq); 17910dbe28b3SPyun YongHyeon taskqueue_start_threads(&sc->msk_tq, 1, PI_NET, "%s taskq", 17920dbe28b3SPyun YongHyeon device_get_nameunit(sc->msk_dev)); 1793298946a9SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 1794ef544f63SPaolo Pisati INTR_MPSAFE, msk_intr, NULL, sc, &sc->msk_intrhand[0]); 179553dcfbd1SPyun YongHyeon } 17960dbe28b3SPyun YongHyeon 17970dbe28b3SPyun YongHyeon if (error != 0) { 17980dbe28b3SPyun YongHyeon device_printf(dev, "couldn't set up interrupt handler\n"); 179953dcfbd1SPyun YongHyeon if (legacy_intr == 0) 18000dbe28b3SPyun YongHyeon taskqueue_free(sc->msk_tq); 18010dbe28b3SPyun YongHyeon sc->msk_tq = NULL; 18020dbe28b3SPyun YongHyeon goto fail; 18030dbe28b3SPyun YongHyeon } 18040dbe28b3SPyun YongHyeon fail: 18050dbe28b3SPyun YongHyeon if (error != 0) 18060dbe28b3SPyun YongHyeon mskc_detach(dev); 18070dbe28b3SPyun YongHyeon 18080dbe28b3SPyun YongHyeon return (error); 18090dbe28b3SPyun YongHyeon } 18100dbe28b3SPyun YongHyeon 18110dbe28b3SPyun YongHyeon /* 18120dbe28b3SPyun YongHyeon * Shutdown hardware and free up resources. This can be called any 18130dbe28b3SPyun YongHyeon * time after the mutex has been initialized. It is called in both 18140dbe28b3SPyun YongHyeon * the error case in attach and the normal detach case so it needs 18150dbe28b3SPyun YongHyeon * to be careful about only freeing resources that have actually been 18160dbe28b3SPyun YongHyeon * allocated. 18170dbe28b3SPyun YongHyeon */ 18180dbe28b3SPyun YongHyeon static int 18190dbe28b3SPyun YongHyeon msk_detach(device_t dev) 18200dbe28b3SPyun YongHyeon { 18210dbe28b3SPyun YongHyeon struct msk_softc *sc; 18220dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 18230dbe28b3SPyun YongHyeon struct ifnet *ifp; 18240dbe28b3SPyun YongHyeon 18250dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 18260dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx), 18270dbe28b3SPyun YongHyeon ("msk mutex not initialized in msk_detach")); 18280dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 18290dbe28b3SPyun YongHyeon 18300dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 18310dbe28b3SPyun YongHyeon if (device_is_attached(dev)) { 18320dbe28b3SPyun YongHyeon /* XXX */ 18337a76e8a4SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_DETACH; 18340dbe28b3SPyun YongHyeon msk_stop(sc_if); 18350dbe28b3SPyun YongHyeon /* Can't hold locks while calling detach. */ 18360dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 18370dbe28b3SPyun YongHyeon callout_drain(&sc_if->msk_tick_ch); 18380dbe28b3SPyun YongHyeon taskqueue_drain(taskqueue_fast, &sc_if->msk_tx_task); 18390dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 18400dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 18410dbe28b3SPyun YongHyeon } 18420dbe28b3SPyun YongHyeon 18430dbe28b3SPyun YongHyeon /* 18440dbe28b3SPyun YongHyeon * We're generally called from mskc_detach() which is using 18450dbe28b3SPyun YongHyeon * device_delete_child() to get to here. It's already trashed 18460dbe28b3SPyun YongHyeon * miibus for us, so don't do it here or we'll panic. 18470dbe28b3SPyun YongHyeon * 18480dbe28b3SPyun YongHyeon * if (sc_if->msk_miibus != NULL) { 18490dbe28b3SPyun YongHyeon * device_delete_child(dev, sc_if->msk_miibus); 18500dbe28b3SPyun YongHyeon * sc_if->msk_miibus = NULL; 18510dbe28b3SPyun YongHyeon * } 18520dbe28b3SPyun YongHyeon */ 18530dbe28b3SPyun YongHyeon 185485b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 18550dbe28b3SPyun YongHyeon msk_txrx_dma_free(sc_if); 18560dbe28b3SPyun YongHyeon bus_generic_detach(dev); 18570dbe28b3SPyun YongHyeon 18580dbe28b3SPyun YongHyeon if (ifp) 18590dbe28b3SPyun YongHyeon if_free(ifp); 18600dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 18610dbe28b3SPyun YongHyeon sc->msk_if[sc_if->msk_port] = NULL; 18620dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 18630dbe28b3SPyun YongHyeon 18640dbe28b3SPyun YongHyeon return (0); 18650dbe28b3SPyun YongHyeon } 18660dbe28b3SPyun YongHyeon 18670dbe28b3SPyun YongHyeon static int 18680dbe28b3SPyun YongHyeon mskc_detach(device_t dev) 18690dbe28b3SPyun YongHyeon { 18700dbe28b3SPyun YongHyeon struct msk_softc *sc; 18710dbe28b3SPyun YongHyeon 18720dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 18730dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized")); 18740dbe28b3SPyun YongHyeon 18750dbe28b3SPyun YongHyeon if (device_is_alive(dev)) { 18760dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] != NULL) { 18770dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_A]), 18780dbe28b3SPyun YongHyeon M_DEVBUF); 18790dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_A]); 18800dbe28b3SPyun YongHyeon } 18810dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] != NULL) { 18820dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_B]), 18830dbe28b3SPyun YongHyeon M_DEVBUF); 18840dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_B]); 18850dbe28b3SPyun YongHyeon } 18860dbe28b3SPyun YongHyeon bus_generic_detach(dev); 18870dbe28b3SPyun YongHyeon } 18880dbe28b3SPyun YongHyeon 18890dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 18900dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 18910dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 18920dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 18930dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 18940dbe28b3SPyun YongHyeon 18950dbe28b3SPyun YongHyeon /* LED Off. */ 18960dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF); 18970dbe28b3SPyun YongHyeon 18980dbe28b3SPyun YongHyeon /* Put hardware reset. */ 18990dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 19000dbe28b3SPyun YongHyeon 19010dbe28b3SPyun YongHyeon msk_status_dma_free(sc); 19020dbe28b3SPyun YongHyeon 190353dcfbd1SPyun YongHyeon if (legacy_intr == 0 && sc->msk_tq != NULL) { 19040dbe28b3SPyun YongHyeon taskqueue_drain(sc->msk_tq, &sc->msk_int_task); 19050dbe28b3SPyun YongHyeon taskqueue_free(sc->msk_tq); 19060dbe28b3SPyun YongHyeon sc->msk_tq = NULL; 19070dbe28b3SPyun YongHyeon } 1908298946a9SPyun YongHyeon if (sc->msk_intrhand[0]) { 1909298946a9SPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]); 1910298946a9SPyun YongHyeon sc->msk_intrhand[0] = NULL; 19110dbe28b3SPyun YongHyeon } 1912298946a9SPyun YongHyeon if (sc->msk_intrhand[1]) { 1913298946a9SPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]); 1914298946a9SPyun YongHyeon sc->msk_intrhand[1] = NULL; 1915298946a9SPyun YongHyeon } 1916298946a9SPyun YongHyeon bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq); 19177a76e8a4SPyun YongHyeon if ((sc->msk_pflags & MSK_FLAG_MSI) != 0) 19180dbe28b3SPyun YongHyeon pci_release_msi(dev); 19190dbe28b3SPyun YongHyeon bus_release_resources(dev, sc->msk_res_spec, sc->msk_res); 19200dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 19210dbe28b3SPyun YongHyeon 19220dbe28b3SPyun YongHyeon return (0); 19230dbe28b3SPyun YongHyeon } 19240dbe28b3SPyun YongHyeon 19250dbe28b3SPyun YongHyeon struct msk_dmamap_arg { 19260dbe28b3SPyun YongHyeon bus_addr_t msk_busaddr; 19270dbe28b3SPyun YongHyeon }; 19280dbe28b3SPyun YongHyeon 19290dbe28b3SPyun YongHyeon static void 19300dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 19310dbe28b3SPyun YongHyeon { 19320dbe28b3SPyun YongHyeon struct msk_dmamap_arg *ctx; 19330dbe28b3SPyun YongHyeon 19340dbe28b3SPyun YongHyeon if (error != 0) 19350dbe28b3SPyun YongHyeon return; 19360dbe28b3SPyun YongHyeon ctx = arg; 19370dbe28b3SPyun YongHyeon ctx->msk_busaddr = segs[0].ds_addr; 19380dbe28b3SPyun YongHyeon } 19390dbe28b3SPyun YongHyeon 19400dbe28b3SPyun YongHyeon /* Create status DMA region. */ 19410dbe28b3SPyun YongHyeon static int 19420dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc) 19430dbe28b3SPyun YongHyeon { 19440dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 19450dbe28b3SPyun YongHyeon int error; 19460dbe28b3SPyun YongHyeon 19470dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 19480dbe28b3SPyun YongHyeon bus_get_dma_tag(sc->msk_dev), /* parent */ 19490dbe28b3SPyun YongHyeon MSK_STAT_ALIGN, 0, /* alignment, boundary */ 19500dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 19510dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 19520dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 19530dbe28b3SPyun YongHyeon MSK_STAT_RING_SZ, /* maxsize */ 19540dbe28b3SPyun YongHyeon 1, /* nsegments */ 19550dbe28b3SPyun YongHyeon MSK_STAT_RING_SZ, /* maxsegsize */ 19560dbe28b3SPyun YongHyeon 0, /* flags */ 19570dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 19580dbe28b3SPyun YongHyeon &sc->msk_stat_tag); 19590dbe28b3SPyun YongHyeon if (error != 0) { 19600dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 19610dbe28b3SPyun YongHyeon "failed to create status DMA tag\n"); 19620dbe28b3SPyun YongHyeon return (error); 19630dbe28b3SPyun YongHyeon } 19640dbe28b3SPyun YongHyeon 19650dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for status ring. */ 19660dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc->msk_stat_tag, 19670dbe28b3SPyun YongHyeon (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT | 19680dbe28b3SPyun YongHyeon BUS_DMA_ZERO, &sc->msk_stat_map); 19690dbe28b3SPyun YongHyeon if (error != 0) { 19700dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 19710dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for status ring\n"); 19720dbe28b3SPyun YongHyeon return (error); 19730dbe28b3SPyun YongHyeon } 19740dbe28b3SPyun YongHyeon 19750dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 19760dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc->msk_stat_tag, 19770dbe28b3SPyun YongHyeon sc->msk_stat_map, sc->msk_stat_ring, MSK_STAT_RING_SZ, 19780dbe28b3SPyun YongHyeon msk_dmamap_cb, &ctx, 0); 19790dbe28b3SPyun YongHyeon if (error != 0) { 19800dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 19810dbe28b3SPyun YongHyeon "failed to load DMA'able memory for status ring\n"); 19820dbe28b3SPyun YongHyeon return (error); 19830dbe28b3SPyun YongHyeon } 19840dbe28b3SPyun YongHyeon sc->msk_stat_ring_paddr = ctx.msk_busaddr; 19850dbe28b3SPyun YongHyeon 19860dbe28b3SPyun YongHyeon return (0); 19870dbe28b3SPyun YongHyeon } 19880dbe28b3SPyun YongHyeon 19890dbe28b3SPyun YongHyeon static void 19900dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc) 19910dbe28b3SPyun YongHyeon { 19920dbe28b3SPyun YongHyeon 19930dbe28b3SPyun YongHyeon /* Destroy status block. */ 19940dbe28b3SPyun YongHyeon if (sc->msk_stat_tag) { 19950dbe28b3SPyun YongHyeon if (sc->msk_stat_map) { 19960dbe28b3SPyun YongHyeon bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map); 19970dbe28b3SPyun YongHyeon if (sc->msk_stat_ring) { 19980dbe28b3SPyun YongHyeon bus_dmamem_free(sc->msk_stat_tag, 19990dbe28b3SPyun YongHyeon sc->msk_stat_ring, sc->msk_stat_map); 20000dbe28b3SPyun YongHyeon sc->msk_stat_ring = NULL; 20010dbe28b3SPyun YongHyeon } 20020dbe28b3SPyun YongHyeon sc->msk_stat_map = NULL; 20030dbe28b3SPyun YongHyeon } 20040dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc->msk_stat_tag); 20050dbe28b3SPyun YongHyeon sc->msk_stat_tag = NULL; 20060dbe28b3SPyun YongHyeon } 20070dbe28b3SPyun YongHyeon } 20080dbe28b3SPyun YongHyeon 20090dbe28b3SPyun YongHyeon static int 20100dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if) 20110dbe28b3SPyun YongHyeon { 20120dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 20130dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 20140dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 201583c04c93SPyun YongHyeon bus_size_t rxalign; 20160dbe28b3SPyun YongHyeon int error, i; 20170dbe28b3SPyun YongHyeon 20180dbe28b3SPyun YongHyeon /* Create parent DMA tag. */ 20190dbe28b3SPyun YongHyeon /* 20200dbe28b3SPyun YongHyeon * XXX 20210dbe28b3SPyun YongHyeon * It seems that Yukon II supports full 64bits DMA operations. But 20220dbe28b3SPyun YongHyeon * it needs two descriptors(list elements) for 64bits DMA operations. 20230dbe28b3SPyun YongHyeon * Since we don't know what DMA address mappings(32bits or 64bits) 20240dbe28b3SPyun YongHyeon * would be used in advance for each mbufs, we limits its DMA space 20250dbe28b3SPyun YongHyeon * to be in range of 32bits address space. Otherwise, we should check 20260dbe28b3SPyun YongHyeon * what DMA address is used and chain another descriptor for the 20270dbe28b3SPyun YongHyeon * 64bits DMA operation. This also means descriptor ring size is 20280dbe28b3SPyun YongHyeon * variable. Limiting DMA address to be in 32bit address space greatly 20290dbe28b3SPyun YongHyeon * simplyfies descriptor handling and possibly would increase 20300dbe28b3SPyun YongHyeon * performance a bit due to efficient handling of descriptors. 20310dbe28b3SPyun YongHyeon * Apart from harassing checksum offloading mechanisms, it seems 20320dbe28b3SPyun YongHyeon * it's really bad idea to use a seperate descriptor for 64bit 20330dbe28b3SPyun YongHyeon * DMA operation to save small descriptor memory. Anyway, I've 20340dbe28b3SPyun YongHyeon * never seen these exotic scheme on ethernet interface hardware. 20350dbe28b3SPyun YongHyeon */ 20360dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 20370dbe28b3SPyun YongHyeon bus_get_dma_tag(sc_if->msk_if_dev), /* parent */ 20380dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 20390dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 20400dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 20410dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 20420dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 20430dbe28b3SPyun YongHyeon 0, /* nsegments */ 20440dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 20450dbe28b3SPyun YongHyeon 0, /* flags */ 20460dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 20470dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_parent_tag); 20480dbe28b3SPyun YongHyeon if (error != 0) { 20490dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 20500dbe28b3SPyun YongHyeon "failed to create parent DMA tag\n"); 20510dbe28b3SPyun YongHyeon goto fail; 20520dbe28b3SPyun YongHyeon } 20530dbe28b3SPyun YongHyeon /* Create tag for Tx ring. */ 20540dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 20550dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 20560dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 20570dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 20580dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 20590dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsize */ 20600dbe28b3SPyun YongHyeon 1, /* nsegments */ 20610dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsegsize */ 20620dbe28b3SPyun YongHyeon 0, /* flags */ 20630dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 20640dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_ring_tag); 20650dbe28b3SPyun YongHyeon if (error != 0) { 20660dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 20670dbe28b3SPyun YongHyeon "failed to create Tx ring DMA tag\n"); 20680dbe28b3SPyun YongHyeon goto fail; 20690dbe28b3SPyun YongHyeon } 20700dbe28b3SPyun YongHyeon 20710dbe28b3SPyun YongHyeon /* Create tag for Rx ring. */ 20720dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 20730dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 20740dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 20750dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 20760dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 20770dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsize */ 20780dbe28b3SPyun YongHyeon 1, /* nsegments */ 20790dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsegsize */ 20800dbe28b3SPyun YongHyeon 0, /* flags */ 20810dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 20820dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_ring_tag); 20830dbe28b3SPyun YongHyeon if (error != 0) { 20840dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 20850dbe28b3SPyun YongHyeon "failed to create Rx ring DMA tag\n"); 20860dbe28b3SPyun YongHyeon goto fail; 20870dbe28b3SPyun YongHyeon } 20880dbe28b3SPyun YongHyeon 20890dbe28b3SPyun YongHyeon /* Create tag for Tx buffers. */ 20900dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 20910dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 20920dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 20930dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 20940dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 20958b51df84SPyun YongHyeon MSK_TSO_MAXSIZE, /* maxsize */ 20960dbe28b3SPyun YongHyeon MSK_MAXTXSEGS, /* nsegments */ 20978b51df84SPyun YongHyeon MSK_TSO_MAXSGSIZE, /* maxsegsize */ 20980dbe28b3SPyun YongHyeon 0, /* flags */ 20990dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21000dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_tag); 21010dbe28b3SPyun YongHyeon if (error != 0) { 21020dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21030dbe28b3SPyun YongHyeon "failed to create Tx DMA tag\n"); 21040dbe28b3SPyun YongHyeon goto fail; 21050dbe28b3SPyun YongHyeon } 21060dbe28b3SPyun YongHyeon 210783c04c93SPyun YongHyeon rxalign = 1; 210883c04c93SPyun YongHyeon /* 210983c04c93SPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 211083c04c93SPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 211183c04c93SPyun YongHyeon */ 211283c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 211383c04c93SPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 21140dbe28b3SPyun YongHyeon /* Create tag for Rx buffers. */ 21150dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 211683c04c93SPyun YongHyeon rxalign, 0, /* alignment, boundary */ 21170dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21180dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21190dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21200dbe28b3SPyun YongHyeon MCLBYTES, /* maxsize */ 21210dbe28b3SPyun YongHyeon 1, /* nsegments */ 21220dbe28b3SPyun YongHyeon MCLBYTES, /* maxsegsize */ 21230dbe28b3SPyun YongHyeon 0, /* flags */ 21240dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21250dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_tag); 21260dbe28b3SPyun YongHyeon if (error != 0) { 21270dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21280dbe28b3SPyun YongHyeon "failed to create Rx DMA tag\n"); 21290dbe28b3SPyun YongHyeon goto fail; 21300dbe28b3SPyun YongHyeon } 21310dbe28b3SPyun YongHyeon 21320dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 21330dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag, 21340dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK | 21350dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map); 21360dbe28b3SPyun YongHyeon if (error != 0) { 21370dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21380dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Tx ring\n"); 21390dbe28b3SPyun YongHyeon goto fail; 21400dbe28b3SPyun YongHyeon } 21410dbe28b3SPyun YongHyeon 21420dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 21430dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag, 21440dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring, 21450dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, 0); 21460dbe28b3SPyun YongHyeon if (error != 0) { 21470dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21480dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Tx ring\n"); 21490dbe28b3SPyun YongHyeon goto fail; 21500dbe28b3SPyun YongHyeon } 21510dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr; 21520dbe28b3SPyun YongHyeon 21530dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 21540dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag, 21550dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK | 21560dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map); 21570dbe28b3SPyun YongHyeon if (error != 0) { 21580dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21590dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Rx ring\n"); 21600dbe28b3SPyun YongHyeon goto fail; 21610dbe28b3SPyun YongHyeon } 21620dbe28b3SPyun YongHyeon 21630dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 21640dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag, 21650dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring, 21660dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, 0); 21670dbe28b3SPyun YongHyeon if (error != 0) { 21680dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21690dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Rx ring\n"); 21700dbe28b3SPyun YongHyeon goto fail; 21710dbe28b3SPyun YongHyeon } 21720dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr; 21730dbe28b3SPyun YongHyeon 21740dbe28b3SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 21750dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 21760dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 21770dbe28b3SPyun YongHyeon txd->tx_m = NULL; 21780dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 21790dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0, 21800dbe28b3SPyun YongHyeon &txd->tx_dmamap); 21810dbe28b3SPyun YongHyeon if (error != 0) { 21820dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21830dbe28b3SPyun YongHyeon "failed to create Tx dmamap\n"); 21840dbe28b3SPyun YongHyeon goto fail; 21850dbe28b3SPyun YongHyeon } 21860dbe28b3SPyun YongHyeon } 21870dbe28b3SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 21880dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 21890dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_sparemap)) != 0) { 21900dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21910dbe28b3SPyun YongHyeon "failed to create spare Rx dmamap\n"); 21920dbe28b3SPyun YongHyeon goto fail; 21930dbe28b3SPyun YongHyeon } 21940dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 21950dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 21960dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 21970dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 21980dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 21990dbe28b3SPyun YongHyeon &rxd->rx_dmamap); 22000dbe28b3SPyun YongHyeon if (error != 0) { 22010dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22020dbe28b3SPyun YongHyeon "failed to create Rx dmamap\n"); 22030dbe28b3SPyun YongHyeon goto fail; 22040dbe28b3SPyun YongHyeon } 22050dbe28b3SPyun YongHyeon } 220685b340cbSPyun YongHyeon 220785b340cbSPyun YongHyeon fail: 220885b340cbSPyun YongHyeon return (error); 220985b340cbSPyun YongHyeon } 221085b340cbSPyun YongHyeon 221185b340cbSPyun YongHyeon static int 221285b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if) 221385b340cbSPyun YongHyeon { 221485b340cbSPyun YongHyeon struct msk_dmamap_arg ctx; 221585b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 221685b340cbSPyun YongHyeon bus_size_t rxalign; 221785b340cbSPyun YongHyeon int error, i; 221885b340cbSPyun YongHyeon 2219e2b16603SPyun YongHyeon if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 2220e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 222185b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 222285b340cbSPyun YongHyeon "disabling jumbo frame support\n"); 222385b340cbSPyun YongHyeon return (0); 222485b340cbSPyun YongHyeon } 222585b340cbSPyun YongHyeon /* Create tag for jumbo Rx ring. */ 222685b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 222785b340cbSPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 222885b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 222985b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 223085b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 223185b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsize */ 223285b340cbSPyun YongHyeon 1, /* nsegments */ 223385b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsegsize */ 223485b340cbSPyun YongHyeon 0, /* flags */ 223585b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 223685b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 223785b340cbSPyun YongHyeon if (error != 0) { 223885b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 223985b340cbSPyun YongHyeon "failed to create jumbo Rx ring DMA tag\n"); 224085b340cbSPyun YongHyeon goto jumbo_fail; 224185b340cbSPyun YongHyeon } 224285b340cbSPyun YongHyeon 224385b340cbSPyun YongHyeon rxalign = 1; 224485b340cbSPyun YongHyeon /* 224585b340cbSPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 224685b340cbSPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 224785b340cbSPyun YongHyeon */ 224885b340cbSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 224985b340cbSPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 225085b340cbSPyun YongHyeon /* Create tag for jumbo Rx buffers. */ 225185b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 225285b340cbSPyun YongHyeon rxalign, 0, /* alignment, boundary */ 225385b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 225485b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 225585b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 225685b340cbSPyun YongHyeon MJUM9BYTES, /* maxsize */ 225785b340cbSPyun YongHyeon 1, /* nsegments */ 225885b340cbSPyun YongHyeon MJUM9BYTES, /* maxsegsize */ 225985b340cbSPyun YongHyeon 0, /* flags */ 226085b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 226185b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_tag); 226285b340cbSPyun YongHyeon if (error != 0) { 226385b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 226485b340cbSPyun YongHyeon "failed to create jumbo Rx DMA tag\n"); 226585b340cbSPyun YongHyeon goto jumbo_fail; 226685b340cbSPyun YongHyeon } 226785b340cbSPyun YongHyeon 226885b340cbSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */ 226985b340cbSPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 227085b340cbSPyun YongHyeon (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring, 227185b340cbSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 227285b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_map); 227385b340cbSPyun YongHyeon if (error != 0) { 227485b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 227585b340cbSPyun YongHyeon "failed to allocate DMA'able memory for jumbo Rx ring\n"); 227685b340cbSPyun YongHyeon goto jumbo_fail; 227785b340cbSPyun YongHyeon } 227885b340cbSPyun YongHyeon 227985b340cbSPyun YongHyeon ctx.msk_busaddr = 0; 228085b340cbSPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 228185b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 228285b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ, 228385b340cbSPyun YongHyeon msk_dmamap_cb, &ctx, 0); 228485b340cbSPyun YongHyeon if (error != 0) { 228585b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 228685b340cbSPyun YongHyeon "failed to load DMA'able memory for jumbo Rx ring\n"); 228785b340cbSPyun YongHyeon goto jumbo_fail; 228885b340cbSPyun YongHyeon } 228985b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr; 229085b340cbSPyun YongHyeon 22910dbe28b3SPyun YongHyeon /* Create DMA maps for jumbo Rx buffers. */ 22920dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 22930dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) { 22940dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22950dbe28b3SPyun YongHyeon "failed to create spare jumbo Rx dmamap\n"); 229685b340cbSPyun YongHyeon goto jumbo_fail; 22970dbe28b3SPyun YongHyeon } 22980dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 22990dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 23000dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 23010dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 23020dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 23030dbe28b3SPyun YongHyeon &jrxd->rx_dmamap); 23040dbe28b3SPyun YongHyeon if (error != 0) { 23050dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23060dbe28b3SPyun YongHyeon "failed to create jumbo Rx dmamap\n"); 230785b340cbSPyun YongHyeon goto jumbo_fail; 23080dbe28b3SPyun YongHyeon } 23090dbe28b3SPyun YongHyeon } 23100dbe28b3SPyun YongHyeon 231185b340cbSPyun YongHyeon return (0); 23120dbe28b3SPyun YongHyeon 231385b340cbSPyun YongHyeon jumbo_fail: 231485b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 231585b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, "disabling jumbo frame support " 231685b340cbSPyun YongHyeon "due to resource shortage\n"); 2317e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 23180dbe28b3SPyun YongHyeon return (error); 23190dbe28b3SPyun YongHyeon } 23200dbe28b3SPyun YongHyeon 23210dbe28b3SPyun YongHyeon static void 23220dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if) 23230dbe28b3SPyun YongHyeon { 23240dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 23250dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 23260dbe28b3SPyun YongHyeon int i; 23270dbe28b3SPyun YongHyeon 23280dbe28b3SPyun YongHyeon /* Tx ring. */ 23290dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_tag) { 23300dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map) 23310dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag, 23320dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 23330dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map && 23340dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring) 23350dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag, 23360dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring, 23370dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 23380dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring = NULL; 23390dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map = NULL; 23400dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag); 23410dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_tag = NULL; 23420dbe28b3SPyun YongHyeon } 23430dbe28b3SPyun YongHyeon /* Rx ring. */ 23440dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_tag) { 23450dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map) 23460dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag, 23470dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 23480dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map && 23490dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring) 23500dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag, 23510dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring, 23520dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 23530dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring = NULL; 23540dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map = NULL; 23550dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag); 23560dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag = NULL; 23570dbe28b3SPyun YongHyeon } 23580dbe28b3SPyun YongHyeon /* Tx buffers. */ 23590dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_tag) { 23600dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 23610dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 23620dbe28b3SPyun YongHyeon if (txd->tx_dmamap) { 23630dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag, 23640dbe28b3SPyun YongHyeon txd->tx_dmamap); 23650dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 23660dbe28b3SPyun YongHyeon } 23670dbe28b3SPyun YongHyeon } 23680dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag); 23690dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_tag = NULL; 23700dbe28b3SPyun YongHyeon } 23710dbe28b3SPyun YongHyeon /* Rx buffers. */ 23720dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_tag) { 23730dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 23740dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 23750dbe28b3SPyun YongHyeon if (rxd->rx_dmamap) { 23760dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 23770dbe28b3SPyun YongHyeon rxd->rx_dmamap); 23780dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 23790dbe28b3SPyun YongHyeon } 23800dbe28b3SPyun YongHyeon } 23810dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_sparemap) { 23820dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 23830dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap); 23840dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = 0; 23850dbe28b3SPyun YongHyeon } 23860dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag); 23870dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_tag = NULL; 23880dbe28b3SPyun YongHyeon } 238985b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_parent_tag) { 239085b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag); 239185b340cbSPyun YongHyeon sc_if->msk_cdata.msk_parent_tag = NULL; 239285b340cbSPyun YongHyeon } 239385b340cbSPyun YongHyeon } 239485b340cbSPyun YongHyeon 239585b340cbSPyun YongHyeon static void 239685b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if) 239785b340cbSPyun YongHyeon { 239885b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 239985b340cbSPyun YongHyeon int i; 240085b340cbSPyun YongHyeon 240185b340cbSPyun YongHyeon /* Jumbo Rx ring. */ 240285b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) { 240385b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map) 240485b340cbSPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 240585b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 240685b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map && 240785b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring) 240885b340cbSPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 240985b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, 241085b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 241185b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring = NULL; 241285b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL; 241385b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 241485b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL; 241585b340cbSPyun YongHyeon } 24160dbe28b3SPyun YongHyeon /* Jumbo Rx buffers. */ 24170dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_tag) { 24180dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 24190dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 24200dbe28b3SPyun YongHyeon if (jrxd->rx_dmamap) { 24210dbe28b3SPyun YongHyeon bus_dmamap_destroy( 24220dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag, 24230dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 24240dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 24250dbe28b3SPyun YongHyeon } 24260dbe28b3SPyun YongHyeon } 24270dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) { 24280dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag, 24290dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap); 24300dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0; 24310dbe28b3SPyun YongHyeon } 24320dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag); 24330dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag = NULL; 24340dbe28b3SPyun YongHyeon } 24350dbe28b3SPyun YongHyeon } 24360dbe28b3SPyun YongHyeon 24370dbe28b3SPyun YongHyeon static int 24380dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head) 24390dbe28b3SPyun YongHyeon { 24400dbe28b3SPyun YongHyeon struct msk_txdesc *txd, *txd_last; 24410dbe28b3SPyun YongHyeon struct msk_tx_desc *tx_le; 24420dbe28b3SPyun YongHyeon struct mbuf *m; 24430dbe28b3SPyun YongHyeon bus_dmamap_t map; 24440dbe28b3SPyun YongHyeon bus_dma_segment_t txsegs[MSK_MAXTXSEGS]; 24450dbe28b3SPyun YongHyeon uint32_t control, prod, si; 24460dbe28b3SPyun YongHyeon uint16_t offset, tcp_offset, tso_mtu; 24470dbe28b3SPyun YongHyeon int error, i, nseg, tso; 24480dbe28b3SPyun YongHyeon 24490dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 24500dbe28b3SPyun YongHyeon 24510dbe28b3SPyun YongHyeon tcp_offset = offset = 0; 24520dbe28b3SPyun YongHyeon m = *m_head; 2453262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 2454262e9dcfSPyun YongHyeon (m->m_pkthdr.csum_flags & (MSK_CSUM_FEATURES | CSUM_TSO)) != 0) { 24550dbe28b3SPyun YongHyeon /* 24560dbe28b3SPyun YongHyeon * Since mbuf has no protocol specific structure information 24570dbe28b3SPyun YongHyeon * in it we have to inspect protocol information here to 24580dbe28b3SPyun YongHyeon * setup TSO and checksum offload. I don't know why Marvell 24590dbe28b3SPyun YongHyeon * made a such decision in chip design because other GigE 24600dbe28b3SPyun YongHyeon * hardwares normally takes care of all these chores in 24610dbe28b3SPyun YongHyeon * hardware. However, TSO performance of Yukon II is very 24620dbe28b3SPyun YongHyeon * good such that it's worth to implement it. 24630dbe28b3SPyun YongHyeon */ 24640dbe28b3SPyun YongHyeon struct ether_header *eh; 24650dbe28b3SPyun YongHyeon struct ip *ip; 24660dbe28b3SPyun YongHyeon struct tcphdr *tcp; 24670dbe28b3SPyun YongHyeon 2468ad415775SPyun YongHyeon if (M_WRITABLE(m) == 0) { 2469ad415775SPyun YongHyeon /* Get a writable copy. */ 2470ad415775SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 2471ad415775SPyun YongHyeon m_freem(*m_head); 2472ad415775SPyun YongHyeon if (m == NULL) { 2473ad415775SPyun YongHyeon *m_head = NULL; 2474ad415775SPyun YongHyeon return (ENOBUFS); 2475ad415775SPyun YongHyeon } 2476ad415775SPyun YongHyeon *m_head = m; 2477ad415775SPyun YongHyeon } 24780dbe28b3SPyun YongHyeon 24790dbe28b3SPyun YongHyeon offset = sizeof(struct ether_header); 24800dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 24810dbe28b3SPyun YongHyeon if (m == NULL) { 24820dbe28b3SPyun YongHyeon *m_head = NULL; 24830dbe28b3SPyun YongHyeon return (ENOBUFS); 24840dbe28b3SPyun YongHyeon } 24850dbe28b3SPyun YongHyeon eh = mtod(m, struct ether_header *); 24860dbe28b3SPyun YongHyeon /* Check if hardware VLAN insertion is off. */ 24870dbe28b3SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 24880dbe28b3SPyun YongHyeon offset = sizeof(struct ether_vlan_header); 24890dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 24900dbe28b3SPyun YongHyeon if (m == NULL) { 24910dbe28b3SPyun YongHyeon *m_head = NULL; 24920dbe28b3SPyun YongHyeon return (ENOBUFS); 24930dbe28b3SPyun YongHyeon } 2494b5898b80SPyun YongHyeon } 24950dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct ip)); 24960dbe28b3SPyun YongHyeon if (m == NULL) { 24970dbe28b3SPyun YongHyeon *m_head = NULL; 24980dbe28b3SPyun YongHyeon return (ENOBUFS); 24990dbe28b3SPyun YongHyeon } 2500b5898b80SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + offset); 25010dbe28b3SPyun YongHyeon offset += (ip->ip_hl << 2); 25020dbe28b3SPyun YongHyeon tcp_offset = offset; 2503b5898b80SPyun YongHyeon /* 2504b5898b80SPyun YongHyeon * It seems that Yukon II has Tx checksum offload bug for 2505b5898b80SPyun YongHyeon * small TCP packets that's less than 60 bytes in size 2506b5898b80SPyun YongHyeon * (e.g. TCP window probe packet, pure ACK packet). 2507b5898b80SPyun YongHyeon * Common work around like padding with zeros to make the 2508b5898b80SPyun YongHyeon * frame minimum ethernet frame size didn't work at all. 2509b5898b80SPyun YongHyeon * Instead of disabling checksum offload completely we 2510b5898b80SPyun YongHyeon * resort to S/W checksum routine when we encounter short 2511b5898b80SPyun YongHyeon * TCP frames. 2512b5898b80SPyun YongHyeon * Short UDP packets appear to be handled correctly by 2513b5898b80SPyun YongHyeon * Yukon II. 2514b5898b80SPyun YongHyeon */ 2515b5898b80SPyun YongHyeon if (m->m_pkthdr.len < MSK_MIN_FRAMELEN && 2516b5898b80SPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) { 2517925da971SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 2518925da971SPyun YongHyeon if (m == NULL) { 2519925da971SPyun YongHyeon *m_head = NULL; 2520925da971SPyun YongHyeon return (ENOBUFS); 2521925da971SPyun YongHyeon } 2522b5898b80SPyun YongHyeon *(uint16_t *)(m->m_data + offset + 2523f9ad2b2fSPyun YongHyeon m->m_pkthdr.csum_data) = in_cksum_skip(m, 2524f9ad2b2fSPyun YongHyeon m->m_pkthdr.len, offset); 2525b5898b80SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_TCP; 2526b5898b80SPyun YongHyeon } 25270dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 25280dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 25290dbe28b3SPyun YongHyeon if (m == NULL) { 25300dbe28b3SPyun YongHyeon *m_head = NULL; 25310dbe28b3SPyun YongHyeon return (ENOBUFS); 25320dbe28b3SPyun YongHyeon } 25333326191fSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + offset); 25340dbe28b3SPyun YongHyeon offset += (tcp->th_off << 2); 25350dbe28b3SPyun YongHyeon } 25360dbe28b3SPyun YongHyeon *m_head = m; 25370dbe28b3SPyun YongHyeon } 25380dbe28b3SPyun YongHyeon 25390dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_tx_prod; 25400dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 25410dbe28b3SPyun YongHyeon txd_last = txd; 25420dbe28b3SPyun YongHyeon map = txd->tx_dmamap; 25430dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map, 25440dbe28b3SPyun YongHyeon *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 25450dbe28b3SPyun YongHyeon if (error == EFBIG) { 2546304a4c6fSJohn Baldwin m = m_collapse(*m_head, M_DONTWAIT, MSK_MAXTXSEGS); 25470dbe28b3SPyun YongHyeon if (m == NULL) { 25480dbe28b3SPyun YongHyeon m_freem(*m_head); 25490dbe28b3SPyun YongHyeon *m_head = NULL; 25500dbe28b3SPyun YongHyeon return (ENOBUFS); 25510dbe28b3SPyun YongHyeon } 25520dbe28b3SPyun YongHyeon *m_head = m; 25530dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, 25540dbe28b3SPyun YongHyeon map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 25550dbe28b3SPyun YongHyeon if (error != 0) { 25560dbe28b3SPyun YongHyeon m_freem(*m_head); 25570dbe28b3SPyun YongHyeon *m_head = NULL; 25580dbe28b3SPyun YongHyeon return (error); 25590dbe28b3SPyun YongHyeon } 25600dbe28b3SPyun YongHyeon } else if (error != 0) 25610dbe28b3SPyun YongHyeon return (error); 25620dbe28b3SPyun YongHyeon if (nseg == 0) { 25630dbe28b3SPyun YongHyeon m_freem(*m_head); 25640dbe28b3SPyun YongHyeon *m_head = NULL; 25650dbe28b3SPyun YongHyeon return (EIO); 25660dbe28b3SPyun YongHyeon } 25670dbe28b3SPyun YongHyeon 25680dbe28b3SPyun YongHyeon /* Check number of available descriptors. */ 25690dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt + nseg >= 25700dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) { 25710dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map); 25720dbe28b3SPyun YongHyeon return (ENOBUFS); 25730dbe28b3SPyun YongHyeon } 25740dbe28b3SPyun YongHyeon 25750dbe28b3SPyun YongHyeon control = 0; 25760dbe28b3SPyun YongHyeon tso = 0; 25770dbe28b3SPyun YongHyeon tx_le = NULL; 25780dbe28b3SPyun YongHyeon 25790dbe28b3SPyun YongHyeon /* Check TSO support. */ 25800dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2581262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2582262e9dcfSPyun YongHyeon tso_mtu = m->m_pkthdr.tso_segsz; 2583262e9dcfSPyun YongHyeon else 25840dbe28b3SPyun YongHyeon tso_mtu = offset + m->m_pkthdr.tso_segsz; 25850dbe28b3SPyun YongHyeon if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) { 25860dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 25870dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(tso_mtu); 2588262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2589262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(OP_MSS | HW_OWNER); 2590262e9dcfSPyun YongHyeon else 2591262e9dcfSPyun YongHyeon tx_le->msk_control = 2592262e9dcfSPyun YongHyeon htole32(OP_LRGLEN | HW_OWNER); 25930dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 25940dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 25950dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = tso_mtu; 25960dbe28b3SPyun YongHyeon } 25970dbe28b3SPyun YongHyeon tso++; 25980dbe28b3SPyun YongHyeon } 25990dbe28b3SPyun YongHyeon /* Check if we have a VLAN tag to insert. */ 26000dbe28b3SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 26010dbe28b3SPyun YongHyeon if (tso == 0) { 26020dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 26030dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(0); 26040dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(OP_VLAN | HW_OWNER | 26050dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 26060dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 26070dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 26080dbe28b3SPyun YongHyeon } else { 26090dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(OP_VLAN | 26100dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 26110dbe28b3SPyun YongHyeon } 26120dbe28b3SPyun YongHyeon control |= INS_VLAN; 26130dbe28b3SPyun YongHyeon } 26140dbe28b3SPyun YongHyeon /* Check if we have to handle checksum offload. */ 26150dbe28b3SPyun YongHyeon if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) { 2616262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2617262e9dcfSPyun YongHyeon control |= CALSUM; 2618262e9dcfSPyun YongHyeon else { 26190dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2620262e9dcfSPyun YongHyeon tx_le->msk_addr = htole32(((tcp_offset + 2621262e9dcfSPyun YongHyeon m->m_pkthdr.csum_data) & 0xffff) | 2622262e9dcfSPyun YongHyeon ((uint32_t)tcp_offset << 16)); 2623262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(1 << 16 | 2624262e9dcfSPyun YongHyeon (OP_TCPLISW | HW_OWNER)); 26250dbe28b3SPyun YongHyeon control = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM; 26260dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 26270dbe28b3SPyun YongHyeon control |= UDPTCP; 26280dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 26290dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 26300dbe28b3SPyun YongHyeon } 2631262e9dcfSPyun YongHyeon } 26320dbe28b3SPyun YongHyeon 26330dbe28b3SPyun YongHyeon si = prod; 26340dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 26350dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr)); 26360dbe28b3SPyun YongHyeon if (tso == 0) 26370dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 26380dbe28b3SPyun YongHyeon OP_PACKET); 26390dbe28b3SPyun YongHyeon else 26400dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 26410dbe28b3SPyun YongHyeon OP_LARGESEND); 26420dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 26430dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 26440dbe28b3SPyun YongHyeon 26450dbe28b3SPyun YongHyeon for (i = 1; i < nseg; i++) { 26460dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 26470dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr)); 26480dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[i].ds_len | control | 26490dbe28b3SPyun YongHyeon OP_BUFFER | HW_OWNER); 26500dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 26510dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 26520dbe28b3SPyun YongHyeon } 26530dbe28b3SPyun YongHyeon /* Update producer index. */ 26540dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = prod; 26550dbe28b3SPyun YongHyeon 26560dbe28b3SPyun YongHyeon /* Set EOP on the last desciptor. */ 26570dbe28b3SPyun YongHyeon prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT; 26580dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 26590dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(EOP); 26600dbe28b3SPyun YongHyeon 26610dbe28b3SPyun YongHyeon /* Turn the first descriptor ownership to hardware. */ 26620dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[si]; 26630dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(HW_OWNER); 26640dbe28b3SPyun YongHyeon 26650dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 26660dbe28b3SPyun YongHyeon map = txd_last->tx_dmamap; 26670dbe28b3SPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 26680dbe28b3SPyun YongHyeon txd->tx_dmamap = map; 26690dbe28b3SPyun YongHyeon txd->tx_m = m; 26700dbe28b3SPyun YongHyeon 26710dbe28b3SPyun YongHyeon /* Sync descriptors. */ 26720dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE); 26730dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 26740dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 26750dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 26760dbe28b3SPyun YongHyeon 26770dbe28b3SPyun YongHyeon return (0); 26780dbe28b3SPyun YongHyeon } 26790dbe28b3SPyun YongHyeon 26800dbe28b3SPyun YongHyeon static void 26810dbe28b3SPyun YongHyeon msk_tx_task(void *arg, int pending) 26820dbe28b3SPyun YongHyeon { 26830dbe28b3SPyun YongHyeon struct ifnet *ifp; 26840dbe28b3SPyun YongHyeon 26850dbe28b3SPyun YongHyeon ifp = arg; 26860dbe28b3SPyun YongHyeon msk_start(ifp); 26870dbe28b3SPyun YongHyeon } 26880dbe28b3SPyun YongHyeon 26890dbe28b3SPyun YongHyeon static void 26900dbe28b3SPyun YongHyeon msk_start(struct ifnet *ifp) 26910dbe28b3SPyun YongHyeon { 26920dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 26930dbe28b3SPyun YongHyeon struct mbuf *m_head; 26940dbe28b3SPyun YongHyeon int enq; 26950dbe28b3SPyun YongHyeon 26960dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 26970dbe28b3SPyun YongHyeon 26980dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 26990dbe28b3SPyun YongHyeon 27000dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2701ab7df1e4SPyun YongHyeon IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 27020dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 27030dbe28b3SPyun YongHyeon return; 27040dbe28b3SPyun YongHyeon } 27050dbe28b3SPyun YongHyeon 27060dbe28b3SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 27070dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt < 27080dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) { 27090dbe28b3SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 27100dbe28b3SPyun YongHyeon if (m_head == NULL) 27110dbe28b3SPyun YongHyeon break; 27120dbe28b3SPyun YongHyeon /* 27130dbe28b3SPyun YongHyeon * Pack the data into the transmit ring. If we 27140dbe28b3SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 27150dbe28b3SPyun YongHyeon * for the NIC to drain the ring. 27160dbe28b3SPyun YongHyeon */ 27170dbe28b3SPyun YongHyeon if (msk_encap(sc_if, &m_head) != 0) { 27180dbe28b3SPyun YongHyeon if (m_head == NULL) 27190dbe28b3SPyun YongHyeon break; 27200dbe28b3SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 27210dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 27220dbe28b3SPyun YongHyeon break; 27230dbe28b3SPyun YongHyeon } 27240dbe28b3SPyun YongHyeon 27250dbe28b3SPyun YongHyeon enq++; 27260dbe28b3SPyun YongHyeon /* 27270dbe28b3SPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 27280dbe28b3SPyun YongHyeon * to him. 27290dbe28b3SPyun YongHyeon */ 273059a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 27310dbe28b3SPyun YongHyeon } 27320dbe28b3SPyun YongHyeon 27330dbe28b3SPyun YongHyeon if (enq > 0) { 27340dbe28b3SPyun YongHyeon /* Transmit */ 27350dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 27360dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG), 27370dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod); 27380dbe28b3SPyun YongHyeon 27390dbe28b3SPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 27402271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT; 27410dbe28b3SPyun YongHyeon } 27420dbe28b3SPyun YongHyeon 27430dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 27440dbe28b3SPyun YongHyeon } 27450dbe28b3SPyun YongHyeon 27460dbe28b3SPyun YongHyeon static void 27472271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if) 27480dbe28b3SPyun YongHyeon { 27490dbe28b3SPyun YongHyeon struct ifnet *ifp; 27500dbe28b3SPyun YongHyeon uint32_t ridx; 27510dbe28b3SPyun YongHyeon int idx; 27520dbe28b3SPyun YongHyeon 27530dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 27540dbe28b3SPyun YongHyeon 27552271eac7SPyun YongHyeon if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer) 27562271eac7SPyun YongHyeon return; 27570dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 2758ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 27590dbe28b3SPyun YongHyeon if (bootverbose) 27600dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "watchdog timeout " 27610dbe28b3SPyun YongHyeon "(missed link)\n"); 27620dbe28b3SPyun YongHyeon ifp->if_oerrors++; 276389e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 27640dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 27650dbe28b3SPyun YongHyeon return; 27660dbe28b3SPyun YongHyeon } 27670dbe28b3SPyun YongHyeon 27680dbe28b3SPyun YongHyeon /* 27690dbe28b3SPyun YongHyeon * Reclaim first as there is a possibility of losing Tx completion 27700dbe28b3SPyun YongHyeon * interrupts. 27710dbe28b3SPyun YongHyeon */ 27720dbe28b3SPyun YongHyeon ridx = sc_if->msk_port == MSK_PORT_A ? STAT_TXA1_RIDX : STAT_TXA2_RIDX; 27730dbe28b3SPyun YongHyeon idx = CSR_READ_2(sc_if->msk_softc, ridx); 27740dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cons != idx) { 27750dbe28b3SPyun YongHyeon msk_txeof(sc_if, idx); 27760dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) { 27770dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout (missed Tx interrupts) " 27780dbe28b3SPyun YongHyeon "-- recovering\n"); 27790dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 27800dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, 27810dbe28b3SPyun YongHyeon &sc_if->msk_tx_task); 27820dbe28b3SPyun YongHyeon return; 27830dbe28b3SPyun YongHyeon } 27840dbe28b3SPyun YongHyeon } 27850dbe28b3SPyun YongHyeon 27860dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 27870dbe28b3SPyun YongHyeon ifp->if_oerrors++; 278889e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 27890dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 27900dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 27910dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if->msk_tx_task); 27920dbe28b3SPyun YongHyeon } 27930dbe28b3SPyun YongHyeon 27946a087a87SPyun YongHyeon static int 27950dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev) 27960dbe28b3SPyun YongHyeon { 27970dbe28b3SPyun YongHyeon struct msk_softc *sc; 27980dbe28b3SPyun YongHyeon int i; 27990dbe28b3SPyun YongHyeon 28000dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 28010dbe28b3SPyun YongHyeon MSK_LOCK(sc); 28020dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 28030dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL) 28040dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 28050dbe28b3SPyun YongHyeon } 28060dbe28b3SPyun YongHyeon 28070dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 28080dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 28090dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 28100dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 28110dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 28120dbe28b3SPyun YongHyeon 28130dbe28b3SPyun YongHyeon /* Put hardware reset. */ 28140dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 28150dbe28b3SPyun YongHyeon 28160dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 28176a087a87SPyun YongHyeon return (0); 28180dbe28b3SPyun YongHyeon } 28190dbe28b3SPyun YongHyeon 28200dbe28b3SPyun YongHyeon static int 28210dbe28b3SPyun YongHyeon mskc_suspend(device_t dev) 28220dbe28b3SPyun YongHyeon { 28230dbe28b3SPyun YongHyeon struct msk_softc *sc; 28240dbe28b3SPyun YongHyeon int i; 28250dbe28b3SPyun YongHyeon 28260dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 28270dbe28b3SPyun YongHyeon 28280dbe28b3SPyun YongHyeon MSK_LOCK(sc); 28290dbe28b3SPyun YongHyeon 28300dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 28310dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 28320dbe28b3SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 28330dbe28b3SPyun YongHyeon IFF_DRV_RUNNING) != 0)) 28340dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 28350dbe28b3SPyun YongHyeon } 28360dbe28b3SPyun YongHyeon 28370dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 28380dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 28390dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 28400dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 28410dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 28420dbe28b3SPyun YongHyeon 28430dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERDOWN); 28440dbe28b3SPyun YongHyeon 28450dbe28b3SPyun YongHyeon /* Put hardware reset. */ 28460dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 2847ab7df1e4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_SUSPEND; 28480dbe28b3SPyun YongHyeon 28490dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 28500dbe28b3SPyun YongHyeon 28510dbe28b3SPyun YongHyeon return (0); 28520dbe28b3SPyun YongHyeon } 28530dbe28b3SPyun YongHyeon 28540dbe28b3SPyun YongHyeon static int 28550dbe28b3SPyun YongHyeon mskc_resume(device_t dev) 28560dbe28b3SPyun YongHyeon { 28570dbe28b3SPyun YongHyeon struct msk_softc *sc; 28580dbe28b3SPyun YongHyeon int i; 28590dbe28b3SPyun YongHyeon 28600dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 28610dbe28b3SPyun YongHyeon 28620dbe28b3SPyun YongHyeon MSK_LOCK(sc); 28630dbe28b3SPyun YongHyeon 28640dbe28b3SPyun YongHyeon mskc_reset(sc); 28650dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 28660dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 286789e22666SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0)) { 286889e22666SPyun YongHyeon sc->msk_if[i]->msk_ifp->if_drv_flags &= 286989e22666SPyun YongHyeon ~IFF_DRV_RUNNING; 28700dbe28b3SPyun YongHyeon msk_init_locked(sc->msk_if[i]); 28710dbe28b3SPyun YongHyeon } 287289e22666SPyun YongHyeon } 287340d6bed8SPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_SUSPEND; 28740dbe28b3SPyun YongHyeon 28750dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 28760dbe28b3SPyun YongHyeon 28770dbe28b3SPyun YongHyeon return (0); 28780dbe28b3SPyun YongHyeon } 28790dbe28b3SPyun YongHyeon 288083c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 288183c04c93SPyun YongHyeon static __inline void 288283c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m) 288383c04c93SPyun YongHyeon { 288483c04c93SPyun YongHyeon int i; 288583c04c93SPyun YongHyeon uint16_t *src, *dst; 288683c04c93SPyun YongHyeon 288783c04c93SPyun YongHyeon src = mtod(m, uint16_t *); 288883c04c93SPyun YongHyeon dst = src - 3; 288983c04c93SPyun YongHyeon 289083c04c93SPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 289183c04c93SPyun YongHyeon *dst++ = *src++; 289283c04c93SPyun YongHyeon 289383c04c93SPyun YongHyeon m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN); 289483c04c93SPyun YongHyeon } 289583c04c93SPyun YongHyeon #endif 289683c04c93SPyun YongHyeon 28970dbe28b3SPyun YongHyeon static void 28980dbe28b3SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, int len) 28990dbe28b3SPyun YongHyeon { 29000dbe28b3SPyun YongHyeon struct mbuf *m; 29010dbe28b3SPyun YongHyeon struct ifnet *ifp; 29020dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 29030dbe28b3SPyun YongHyeon int cons, rxlen; 29040dbe28b3SPyun YongHyeon 29050dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 29060dbe28b3SPyun YongHyeon 29070dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 29080dbe28b3SPyun YongHyeon 29090dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 29100dbe28b3SPyun YongHyeon do { 29110dbe28b3SPyun YongHyeon rxlen = status >> 16; 291271e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 291371e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 29140dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 2915224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NORXCHK) != 0) { 2916224003b7SPyun YongHyeon /* 2917224003b7SPyun YongHyeon * For controllers that returns bogus status code 2918224003b7SPyun YongHyeon * just do minimal check and let upper stack 2919224003b7SPyun YongHyeon * handle this frame. 2920224003b7SPyun YongHyeon */ 2921224003b7SPyun YongHyeon if (len > MSK_MAX_FRAMELEN || len < ETHER_HDR_LEN) { 2922224003b7SPyun YongHyeon ifp->if_ierrors++; 2923224003b7SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 2924224003b7SPyun YongHyeon break; 2925224003b7SPyun YongHyeon } 2926224003b7SPyun YongHyeon } else if (len > sc_if->msk_framesize || 29270dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 29280dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 29290dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 29300dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 29310dbe28b3SPyun YongHyeon ifp->if_ierrors++; 29320dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 29330dbe28b3SPyun YongHyeon break; 29340dbe28b3SPyun YongHyeon } 29350dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[cons]; 29360dbe28b3SPyun YongHyeon m = rxd->rx_m; 29370dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, cons) != 0) { 29380dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 29390dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 29400dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 29410dbe28b3SPyun YongHyeon break; 29420dbe28b3SPyun YongHyeon } 29430dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 29440dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 294583c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 294683c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 294783c04c93SPyun YongHyeon msk_fixup_rx(m); 294883c04c93SPyun YongHyeon #endif 29490dbe28b3SPyun YongHyeon ifp->if_ipackets++; 29500dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 29510dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 29520dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 29530dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 29540dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 29550dbe28b3SPyun YongHyeon } 29560dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 29570dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 29580dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 29590dbe28b3SPyun YongHyeon } while (0); 29600dbe28b3SPyun YongHyeon 29610dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 29620dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT); 29630dbe28b3SPyun YongHyeon } 29640dbe28b3SPyun YongHyeon 29650dbe28b3SPyun YongHyeon static void 29660dbe28b3SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, int len) 29670dbe28b3SPyun YongHyeon { 29680dbe28b3SPyun YongHyeon struct mbuf *m; 29690dbe28b3SPyun YongHyeon struct ifnet *ifp; 29700dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 29710dbe28b3SPyun YongHyeon int cons, rxlen; 29720dbe28b3SPyun YongHyeon 29730dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 29740dbe28b3SPyun YongHyeon 29750dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 29760dbe28b3SPyun YongHyeon 29770dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 29780dbe28b3SPyun YongHyeon do { 29790dbe28b3SPyun YongHyeon rxlen = status >> 16; 298071e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 298171e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 29820dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 29830dbe28b3SPyun YongHyeon if (len > sc_if->msk_framesize || 29840dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 29850dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 29860dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 29870dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 29880dbe28b3SPyun YongHyeon ifp->if_ierrors++; 29890dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 29900dbe28b3SPyun YongHyeon break; 29910dbe28b3SPyun YongHyeon } 29920dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons]; 29930dbe28b3SPyun YongHyeon m = jrxd->rx_m; 29940dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, cons) != 0) { 29950dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 29960dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 29970dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 29980dbe28b3SPyun YongHyeon break; 29990dbe28b3SPyun YongHyeon } 30000dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 30010dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 300283c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 300383c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 300483c04c93SPyun YongHyeon msk_fixup_rx(m); 300583c04c93SPyun YongHyeon #endif 30060dbe28b3SPyun YongHyeon ifp->if_ipackets++; 30070dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 30080dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 30090dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 30100dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 30110dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 30120dbe28b3SPyun YongHyeon } 30130dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 30140dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 30150dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 30160dbe28b3SPyun YongHyeon } while (0); 30170dbe28b3SPyun YongHyeon 30180dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 30190dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT); 30200dbe28b3SPyun YongHyeon } 30210dbe28b3SPyun YongHyeon 30220dbe28b3SPyun YongHyeon static void 30230dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx) 30240dbe28b3SPyun YongHyeon { 30250dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 30260dbe28b3SPyun YongHyeon struct msk_tx_desc *cur_tx; 30270dbe28b3SPyun YongHyeon struct ifnet *ifp; 30280dbe28b3SPyun YongHyeon uint32_t control; 30290dbe28b3SPyun YongHyeon int cons, prog; 30300dbe28b3SPyun YongHyeon 30310dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 30320dbe28b3SPyun YongHyeon 30330dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 30340dbe28b3SPyun YongHyeon 30350dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 30360dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 30370dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 30380dbe28b3SPyun YongHyeon /* 30390dbe28b3SPyun YongHyeon * Go through our tx ring and free mbufs for those 30400dbe28b3SPyun YongHyeon * frames that have been sent. 30410dbe28b3SPyun YongHyeon */ 30420dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_tx_cons; 30430dbe28b3SPyun YongHyeon prog = 0; 30440dbe28b3SPyun YongHyeon for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) { 30450dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt <= 0) 30460dbe28b3SPyun YongHyeon break; 30470dbe28b3SPyun YongHyeon prog++; 30480dbe28b3SPyun YongHyeon cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons]; 30490dbe28b3SPyun YongHyeon control = le32toh(cur_tx->msk_control); 30500dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt--; 30510dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 30520dbe28b3SPyun YongHyeon if ((control & EOP) == 0) 30530dbe28b3SPyun YongHyeon continue; 30540dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[cons]; 30550dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap, 30560dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 30570dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap); 30580dbe28b3SPyun YongHyeon 30590dbe28b3SPyun YongHyeon ifp->if_opackets++; 30600dbe28b3SPyun YongHyeon KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!", 30610dbe28b3SPyun YongHyeon __func__)); 30620dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 30630dbe28b3SPyun YongHyeon txd->tx_m = NULL; 30640dbe28b3SPyun YongHyeon } 30650dbe28b3SPyun YongHyeon 30660dbe28b3SPyun YongHyeon if (prog > 0) { 30670dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = cons; 30680dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) 30692271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 30700dbe28b3SPyun YongHyeon /* No need to sync LEs as we didn't update LEs. */ 30710dbe28b3SPyun YongHyeon } 30720dbe28b3SPyun YongHyeon } 30730dbe28b3SPyun YongHyeon 30740dbe28b3SPyun YongHyeon static void 30750dbe28b3SPyun YongHyeon msk_tick(void *xsc_if) 30760dbe28b3SPyun YongHyeon { 30770dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 30780dbe28b3SPyun YongHyeon struct mii_data *mii; 30790dbe28b3SPyun YongHyeon 30800dbe28b3SPyun YongHyeon sc_if = xsc_if; 30810dbe28b3SPyun YongHyeon 30820dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 30830dbe28b3SPyun YongHyeon 30840dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 30850dbe28b3SPyun YongHyeon 30860dbe28b3SPyun YongHyeon mii_tick(mii); 30872271eac7SPyun YongHyeon msk_watchdog(sc_if); 30880dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 30890dbe28b3SPyun YongHyeon } 30900dbe28b3SPyun YongHyeon 30910dbe28b3SPyun YongHyeon static void 30920dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if) 30930dbe28b3SPyun YongHyeon { 30940dbe28b3SPyun YongHyeon uint16_t status; 30950dbe28b3SPyun YongHyeon 30960dbe28b3SPyun YongHyeon msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 3097431e606dSPyun YongHyeon status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 30980dbe28b3SPyun YongHyeon /* Handle FIFO Underrun/Overflow? */ 30990dbe28b3SPyun YongHyeon if ((status & PHY_M_IS_FIFO_ERROR)) 31000dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 31010dbe28b3SPyun YongHyeon "PHY FIFO underrun/overflow.\n"); 31020dbe28b3SPyun YongHyeon } 31030dbe28b3SPyun YongHyeon 31040dbe28b3SPyun YongHyeon static void 31050dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if) 31060dbe28b3SPyun YongHyeon { 31070dbe28b3SPyun YongHyeon struct msk_softc *sc; 31080dbe28b3SPyun YongHyeon uint8_t status; 31090dbe28b3SPyun YongHyeon 31100dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 31110dbe28b3SPyun YongHyeon status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 31120dbe28b3SPyun YongHyeon 31130dbe28b3SPyun YongHyeon /* GMAC Rx FIFO overrun. */ 31140dbe28b3SPyun YongHyeon if ((status & GM_IS_RX_FF_OR) != 0) { 31150dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 31160dbe28b3SPyun YongHyeon GMF_CLI_RX_FO); 31170dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx FIFO overrun!\n"); 31180dbe28b3SPyun YongHyeon } 31190dbe28b3SPyun YongHyeon /* GMAC Tx FIFO underrun. */ 31200dbe28b3SPyun YongHyeon if ((status & GM_IS_TX_FF_UR) != 0) { 31210dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 31220dbe28b3SPyun YongHyeon GMF_CLI_TX_FU); 31230dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n"); 31240dbe28b3SPyun YongHyeon /* 31250dbe28b3SPyun YongHyeon * XXX 31260dbe28b3SPyun YongHyeon * In case of Tx underrun, we may need to flush/reset 31270dbe28b3SPyun YongHyeon * Tx MAC but that would also require resynchronization 31280dbe28b3SPyun YongHyeon * with status LEs. Reintializing status LEs would 31290dbe28b3SPyun YongHyeon * affect other port in dual MAC configuration so it 31300dbe28b3SPyun YongHyeon * should be avoided as possible as we can. 31310dbe28b3SPyun YongHyeon * Due to lack of documentation it's all vague guess but 31320dbe28b3SPyun YongHyeon * it needs more investigation. 31330dbe28b3SPyun YongHyeon */ 31340dbe28b3SPyun YongHyeon } 31350dbe28b3SPyun YongHyeon } 31360dbe28b3SPyun YongHyeon 31370dbe28b3SPyun YongHyeon static void 31380dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status) 31390dbe28b3SPyun YongHyeon { 31400dbe28b3SPyun YongHyeon struct msk_softc *sc; 31410dbe28b3SPyun YongHyeon 31420dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 31430dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RD1) != 0) { 31440dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 31450dbe28b3SPyun YongHyeon "RAM buffer read parity error\n"); 31460dbe28b3SPyun YongHyeon /* Clear IRQ. */ 31470dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 31480dbe28b3SPyun YongHyeon RI_CLR_RD_PERR); 31490dbe28b3SPyun YongHyeon } 31500dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_WR1) != 0) { 31510dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 31520dbe28b3SPyun YongHyeon "RAM buffer write parity error\n"); 31530dbe28b3SPyun YongHyeon /* Clear IRQ. */ 31540dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 31550dbe28b3SPyun YongHyeon RI_CLR_WR_PERR); 31560dbe28b3SPyun YongHyeon } 31570dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_MAC1) != 0) { 31580dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n"); 31590dbe28b3SPyun YongHyeon /* Clear IRQ. */ 31600dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 31610dbe28b3SPyun YongHyeon GMF_CLI_TX_PE); 31620dbe28b3SPyun YongHyeon } 31630dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RX1) != 0) { 31640dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx parity error\n"); 31650dbe28b3SPyun YongHyeon /* Clear IRQ. */ 31660dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR); 31670dbe28b3SPyun YongHyeon } 31680dbe28b3SPyun YongHyeon if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) { 31690dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "TCP segmentation error\n"); 31700dbe28b3SPyun YongHyeon /* Clear IRQ. */ 31710dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP); 31720dbe28b3SPyun YongHyeon } 31730dbe28b3SPyun YongHyeon } 31740dbe28b3SPyun YongHyeon 31750dbe28b3SPyun YongHyeon static void 31760dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc) 31770dbe28b3SPyun YongHyeon { 31780dbe28b3SPyun YongHyeon uint32_t status; 31790dbe28b3SPyun YongHyeon uint32_t tlphead[4]; 31800dbe28b3SPyun YongHyeon 31810dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_HWE_ISRC); 31820dbe28b3SPyun YongHyeon /* Time Stamp timer overflow. */ 31830dbe28b3SPyun YongHyeon if ((status & Y2_IS_TIST_OV) != 0) 31840dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 31850dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_NEXP) != 0) { 31860dbe28b3SPyun YongHyeon /* 31870dbe28b3SPyun YongHyeon * PCI Express Error occured which is not described in PEX 31880dbe28b3SPyun YongHyeon * spec. 31890dbe28b3SPyun YongHyeon * This error is also mapped either to Master Abort( 31900dbe28b3SPyun YongHyeon * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and 31910dbe28b3SPyun YongHyeon * can only be cleared there. 31920dbe28b3SPyun YongHyeon */ 31930dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 31940dbe28b3SPyun YongHyeon "PCI Express protocol violation error\n"); 31950dbe28b3SPyun YongHyeon } 31960dbe28b3SPyun YongHyeon 31970dbe28b3SPyun YongHyeon if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) { 31980dbe28b3SPyun YongHyeon uint16_t v16; 31990dbe28b3SPyun YongHyeon 32000dbe28b3SPyun YongHyeon if ((status & Y2_IS_MST_ERR) != 0) 32010dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 32020dbe28b3SPyun YongHyeon "unexpected IRQ Status error\n"); 32030dbe28b3SPyun YongHyeon else 32040dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 32050dbe28b3SPyun YongHyeon "unexpected IRQ Master error\n"); 32060dbe28b3SPyun YongHyeon /* Reset all bits in the PCI status register. */ 32070dbe28b3SPyun YongHyeon v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 32080dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 32090dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, v16 | 32100dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 32110dbe28b3SPyun YongHyeon PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2); 32120dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 32130dbe28b3SPyun YongHyeon } 32140dbe28b3SPyun YongHyeon 32150dbe28b3SPyun YongHyeon /* Check for PCI Express Uncorrectable Error. */ 32160dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_EXP) != 0) { 32170dbe28b3SPyun YongHyeon uint32_t v32; 32180dbe28b3SPyun YongHyeon 32190dbe28b3SPyun YongHyeon /* 32200dbe28b3SPyun YongHyeon * On PCI Express bus bridges are called root complexes (RC). 32210dbe28b3SPyun YongHyeon * PCI Express errors are recognized by the root complex too, 32220dbe28b3SPyun YongHyeon * which requests the system to handle the problem. After 32230dbe28b3SPyun YongHyeon * error occurence it may be that no access to the adapter 32240dbe28b3SPyun YongHyeon * may be performed any longer. 32250dbe28b3SPyun YongHyeon */ 32260dbe28b3SPyun YongHyeon 32270dbe28b3SPyun YongHyeon v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 32280dbe28b3SPyun YongHyeon if ((v32 & PEX_UNSUP_REQ) != 0) { 32290dbe28b3SPyun YongHyeon /* Ignore unsupported request error. */ 32300dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 32310dbe28b3SPyun YongHyeon "Uncorrectable PCI Express error\n"); 32320dbe28b3SPyun YongHyeon } 32330dbe28b3SPyun YongHyeon if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) { 32340dbe28b3SPyun YongHyeon int i; 32350dbe28b3SPyun YongHyeon 32360dbe28b3SPyun YongHyeon /* Get TLP header form Log Registers. */ 32370dbe28b3SPyun YongHyeon for (i = 0; i < 4; i++) 32380dbe28b3SPyun YongHyeon tlphead[i] = CSR_PCI_READ_4(sc, 32390dbe28b3SPyun YongHyeon PEX_HEADER_LOG + i * 4); 32400dbe28b3SPyun YongHyeon /* Check for vendor defined broadcast message. */ 32410dbe28b3SPyun YongHyeon if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) { 32420dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 32430dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 32440dbe28b3SPyun YongHyeon sc->msk_intrhwemask); 32450dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 32460dbe28b3SPyun YongHyeon } 32470dbe28b3SPyun YongHyeon } 32480dbe28b3SPyun YongHyeon /* Clear the interrupt. */ 32490dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 32500dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 32510dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 32520dbe28b3SPyun YongHyeon } 32530dbe28b3SPyun YongHyeon 32540dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL) 32550dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status); 32560dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL) 32570dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8); 32580dbe28b3SPyun YongHyeon } 32590dbe28b3SPyun YongHyeon 32600dbe28b3SPyun YongHyeon static __inline void 32610dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if) 32620dbe28b3SPyun YongHyeon { 32630dbe28b3SPyun YongHyeon struct msk_softc *sc; 32640dbe28b3SPyun YongHyeon 32650dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 326685b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) 32670dbe28b3SPyun YongHyeon bus_dmamap_sync( 32680dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 32690dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 32700dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 32710dbe28b3SPyun YongHyeon else 32720dbe28b3SPyun YongHyeon bus_dmamap_sync( 32730dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag, 32740dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 32750dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 32760dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, 32770dbe28b3SPyun YongHyeon PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod); 32780dbe28b3SPyun YongHyeon } 32790dbe28b3SPyun YongHyeon 32800dbe28b3SPyun YongHyeon static int 32810dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc) 32820dbe28b3SPyun YongHyeon { 32830dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 32840dbe28b3SPyun YongHyeon int rxput[2]; 32850dbe28b3SPyun YongHyeon struct msk_stat_desc *sd; 32860dbe28b3SPyun YongHyeon uint32_t control, status; 32870dbe28b3SPyun YongHyeon int cons, idx, len, port, rxprog; 32880dbe28b3SPyun YongHyeon 32890dbe28b3SPyun YongHyeon idx = CSR_READ_2(sc, STAT_PUT_IDX); 32900dbe28b3SPyun YongHyeon if (idx == sc->msk_stat_cons) 32910dbe28b3SPyun YongHyeon return (0); 32920dbe28b3SPyun YongHyeon 32930dbe28b3SPyun YongHyeon /* Sync status LEs. */ 32940dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 32950dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 32960dbe28b3SPyun YongHyeon /* XXX Sync Rx LEs here. */ 32970dbe28b3SPyun YongHyeon 32980dbe28b3SPyun YongHyeon rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0; 32990dbe28b3SPyun YongHyeon 33000dbe28b3SPyun YongHyeon rxprog = 0; 33010dbe28b3SPyun YongHyeon for (cons = sc->msk_stat_cons; cons != idx;) { 33020dbe28b3SPyun YongHyeon sd = &sc->msk_stat_ring[cons]; 33030dbe28b3SPyun YongHyeon control = le32toh(sd->msk_control); 33040dbe28b3SPyun YongHyeon if ((control & HW_OWNER) == 0) 33050dbe28b3SPyun YongHyeon break; 33060dbe28b3SPyun YongHyeon /* 33070dbe28b3SPyun YongHyeon * Marvell's FreeBSD driver updates status LE after clearing 33080dbe28b3SPyun YongHyeon * HW_OWNER. However we don't have a way to sync single LE 33090dbe28b3SPyun YongHyeon * with bus_dma(9) API. bus_dma(9) provides a way to sync 33100dbe28b3SPyun YongHyeon * an entire DMA map. So don't sync LE until we have a better 33110dbe28b3SPyun YongHyeon * way to sync LEs. 33120dbe28b3SPyun YongHyeon */ 33130dbe28b3SPyun YongHyeon control &= ~HW_OWNER; 33140dbe28b3SPyun YongHyeon sd->msk_control = htole32(control); 33150dbe28b3SPyun YongHyeon status = le32toh(sd->msk_status); 33160dbe28b3SPyun YongHyeon len = control & STLE_LEN_MASK; 33170dbe28b3SPyun YongHyeon port = (control >> 16) & 0x01; 33180dbe28b3SPyun YongHyeon sc_if = sc->msk_if[port]; 33190dbe28b3SPyun YongHyeon if (sc_if == NULL) { 33200dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "invalid port opcode " 33210dbe28b3SPyun YongHyeon "0x%08x\n", control & STLE_OP_MASK); 33220dbe28b3SPyun YongHyeon continue; 33230dbe28b3SPyun YongHyeon } 33240dbe28b3SPyun YongHyeon 33250dbe28b3SPyun YongHyeon switch (control & STLE_OP_MASK) { 33260dbe28b3SPyun YongHyeon case OP_RXVLAN: 33270dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 33280dbe28b3SPyun YongHyeon break; 33290dbe28b3SPyun YongHyeon case OP_RXCHKSVLAN: 33300dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 33310dbe28b3SPyun YongHyeon break; 33320dbe28b3SPyun YongHyeon case OP_RXSTAT: 333385b340cbSPyun YongHyeon if (sc_if->msk_framesize > 333485b340cbSPyun YongHyeon (MCLBYTES - MSK_RX_BUF_ALIGN)) 33350dbe28b3SPyun YongHyeon msk_jumbo_rxeof(sc_if, status, len); 33360dbe28b3SPyun YongHyeon else 33370dbe28b3SPyun YongHyeon msk_rxeof(sc_if, status, len); 33380dbe28b3SPyun YongHyeon rxprog++; 33390dbe28b3SPyun YongHyeon /* 33400dbe28b3SPyun YongHyeon * Because there is no way to sync single Rx LE 33410dbe28b3SPyun YongHyeon * put the DMA sync operation off until the end of 33420dbe28b3SPyun YongHyeon * event processing. 33430dbe28b3SPyun YongHyeon */ 33440dbe28b3SPyun YongHyeon rxput[port]++; 33450dbe28b3SPyun YongHyeon /* Update prefetch unit if we've passed water mark. */ 33460dbe28b3SPyun YongHyeon if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) { 33470dbe28b3SPyun YongHyeon msk_rxput(sc_if); 33480dbe28b3SPyun YongHyeon rxput[port] = 0; 33490dbe28b3SPyun YongHyeon } 33500dbe28b3SPyun YongHyeon break; 33510dbe28b3SPyun YongHyeon case OP_TXINDEXLE: 33520dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_A] != NULL) 33530dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_A], 33540dbe28b3SPyun YongHyeon status & STLE_TXA1_MSKL); 33550dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_B] != NULL) 33560dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_B], 33570dbe28b3SPyun YongHyeon ((status & STLE_TXA2_MSKL) >> 33580dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTL) | 33590dbe28b3SPyun YongHyeon ((len & STLE_TXA2_MSKH) << 33600dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTH)); 33610dbe28b3SPyun YongHyeon break; 33620dbe28b3SPyun YongHyeon default: 33630dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n", 33640dbe28b3SPyun YongHyeon control & STLE_OP_MASK); 33650dbe28b3SPyun YongHyeon break; 33660dbe28b3SPyun YongHyeon } 33670dbe28b3SPyun YongHyeon MSK_INC(cons, MSK_STAT_RING_CNT); 33680dbe28b3SPyun YongHyeon if (rxprog > sc->msk_process_limit) 33690dbe28b3SPyun YongHyeon break; 33700dbe28b3SPyun YongHyeon } 33710dbe28b3SPyun YongHyeon 33720dbe28b3SPyun YongHyeon sc->msk_stat_cons = cons; 33730dbe28b3SPyun YongHyeon /* XXX We should sync status LEs here. See above notes. */ 33740dbe28b3SPyun YongHyeon 33750dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_A] > 0) 33760dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_A]); 33770dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_B] > 0) 33780dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_B]); 33790dbe28b3SPyun YongHyeon 33800dbe28b3SPyun YongHyeon return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX)); 33810dbe28b3SPyun YongHyeon } 33820dbe28b3SPyun YongHyeon 338353dcfbd1SPyun YongHyeon /* Legacy interrupt handler for shared interrupt. */ 338453dcfbd1SPyun YongHyeon static void 338553dcfbd1SPyun YongHyeon msk_legacy_intr(void *xsc) 338653dcfbd1SPyun YongHyeon { 338753dcfbd1SPyun YongHyeon struct msk_softc *sc; 338853dcfbd1SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 338953dcfbd1SPyun YongHyeon struct ifnet *ifp0, *ifp1; 339053dcfbd1SPyun YongHyeon uint32_t status; 339153dcfbd1SPyun YongHyeon 339253dcfbd1SPyun YongHyeon sc = xsc; 339353dcfbd1SPyun YongHyeon MSK_LOCK(sc); 339453dcfbd1SPyun YongHyeon 339553dcfbd1SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 339653dcfbd1SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 3397ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3398ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 339953dcfbd1SPyun YongHyeon (status & sc->msk_intrmask) == 0) { 340053dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 340153dcfbd1SPyun YongHyeon return; 340253dcfbd1SPyun YongHyeon } 340353dcfbd1SPyun YongHyeon 340453dcfbd1SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 340553dcfbd1SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 340653dcfbd1SPyun YongHyeon ifp0 = ifp1 = NULL; 340753dcfbd1SPyun YongHyeon if (sc_if0 != NULL) 340853dcfbd1SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 340953dcfbd1SPyun YongHyeon if (sc_if1 != NULL) 341053dcfbd1SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 341153dcfbd1SPyun YongHyeon 341253dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 341353dcfbd1SPyun YongHyeon msk_intr_phy(sc_if0); 341453dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 341553dcfbd1SPyun YongHyeon msk_intr_phy(sc_if1); 341653dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 341753dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if0); 341853dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 341953dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if1); 342053dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 342153dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 342253dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 342353dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 342453dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 342553dcfbd1SPyun YongHyeon } 342653dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 342753dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 342853dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 342953dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 343053dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 343153dcfbd1SPyun YongHyeon } 343253dcfbd1SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 343353dcfbd1SPyun YongHyeon msk_intr_hwerr(sc); 343453dcfbd1SPyun YongHyeon 343553dcfbd1SPyun YongHyeon while (msk_handle_events(sc) != 0) 343653dcfbd1SPyun YongHyeon ; 343753dcfbd1SPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0) 343853dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 343953dcfbd1SPyun YongHyeon 344053dcfbd1SPyun YongHyeon /* Reenable interrupts. */ 344153dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 344253dcfbd1SPyun YongHyeon 344353dcfbd1SPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 344453dcfbd1SPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 344553dcfbd1SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task); 344653dcfbd1SPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 344753dcfbd1SPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 344853dcfbd1SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task); 344953dcfbd1SPyun YongHyeon 345053dcfbd1SPyun YongHyeon MSK_UNLOCK(sc); 345153dcfbd1SPyun YongHyeon } 345253dcfbd1SPyun YongHyeon 3453ef544f63SPaolo Pisati static int 34540dbe28b3SPyun YongHyeon msk_intr(void *xsc) 34550dbe28b3SPyun YongHyeon { 34560dbe28b3SPyun YongHyeon struct msk_softc *sc; 34570dbe28b3SPyun YongHyeon uint32_t status; 34580dbe28b3SPyun YongHyeon 34590dbe28b3SPyun YongHyeon sc = xsc; 34600dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 34610dbe28b3SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 34620dbe28b3SPyun YongHyeon if (status == 0 || status == 0xffffffff) { 34630dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 3464ef544f63SPaolo Pisati return (FILTER_STRAY); 34650dbe28b3SPyun YongHyeon } 34660dbe28b3SPyun YongHyeon 34670dbe28b3SPyun YongHyeon taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task); 3468ef544f63SPaolo Pisati return (FILTER_HANDLED); 34690dbe28b3SPyun YongHyeon } 34700dbe28b3SPyun YongHyeon 34710dbe28b3SPyun YongHyeon static void 34720dbe28b3SPyun YongHyeon msk_int_task(void *arg, int pending) 34730dbe28b3SPyun YongHyeon { 34740dbe28b3SPyun YongHyeon struct msk_softc *sc; 34750dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 34760dbe28b3SPyun YongHyeon struct ifnet *ifp0, *ifp1; 34770dbe28b3SPyun YongHyeon uint32_t status; 34780dbe28b3SPyun YongHyeon int domore; 34790dbe28b3SPyun YongHyeon 34800dbe28b3SPyun YongHyeon sc = arg; 34810dbe28b3SPyun YongHyeon MSK_LOCK(sc); 34820dbe28b3SPyun YongHyeon 34830dbe28b3SPyun YongHyeon /* Get interrupt source. */ 34840dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_ISRC); 3485ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3486ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 34870dbe28b3SPyun YongHyeon (status & sc->msk_intrmask) == 0) 34880dbe28b3SPyun YongHyeon goto done; 34890dbe28b3SPyun YongHyeon 34900dbe28b3SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 34910dbe28b3SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 34920dbe28b3SPyun YongHyeon ifp0 = ifp1 = NULL; 3493b55031fdSPyun YongHyeon if (sc_if0 != NULL) 34940dbe28b3SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 3495b55031fdSPyun YongHyeon if (sc_if1 != NULL) 34960dbe28b3SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 34970dbe28b3SPyun YongHyeon 34980dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 34990dbe28b3SPyun YongHyeon msk_intr_phy(sc_if0); 35000dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 35010dbe28b3SPyun YongHyeon msk_intr_phy(sc_if1); 35020dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 35030dbe28b3SPyun YongHyeon msk_intr_gmac(sc_if0); 35040dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 35050dbe28b3SPyun YongHyeon msk_intr_gmac(sc_if1); 35060dbe28b3SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 35070dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 35080dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 35090dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 35100dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 35110dbe28b3SPyun YongHyeon } 35120dbe28b3SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 35130dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 35140dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 35150dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 35160dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 35170dbe28b3SPyun YongHyeon } 35180dbe28b3SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 35190dbe28b3SPyun YongHyeon msk_intr_hwerr(sc); 35200dbe28b3SPyun YongHyeon 35210dbe28b3SPyun YongHyeon domore = msk_handle_events(sc); 35220dbe28b3SPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0) 35230dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 35240dbe28b3SPyun YongHyeon 3525b55031fdSPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3526b55031fdSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 35270dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task); 3528b55031fdSPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3529b55031fdSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 35300dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task); 35310dbe28b3SPyun YongHyeon 35320dbe28b3SPyun YongHyeon if (domore > 0) { 35330dbe28b3SPyun YongHyeon taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task); 35340dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 35350dbe28b3SPyun YongHyeon return; 35360dbe28b3SPyun YongHyeon } 35370dbe28b3SPyun YongHyeon done: 35380dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 35390dbe28b3SPyun YongHyeon 35400dbe28b3SPyun YongHyeon /* Reenable interrupts. */ 35410dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 35420dbe28b3SPyun YongHyeon } 35430dbe28b3SPyun YongHyeon 35440dbe28b3SPyun YongHyeon static void 35450dbe28b3SPyun YongHyeon msk_init(void *xsc) 35460dbe28b3SPyun YongHyeon { 35470dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if = xsc; 35480dbe28b3SPyun YongHyeon 35490dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 35500dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 35510dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 35520dbe28b3SPyun YongHyeon } 35530dbe28b3SPyun YongHyeon 35540dbe28b3SPyun YongHyeon static void 35550dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if) 35560dbe28b3SPyun YongHyeon { 35570dbe28b3SPyun YongHyeon struct msk_softc *sc; 35580dbe28b3SPyun YongHyeon struct ifnet *ifp; 35590dbe28b3SPyun YongHyeon struct mii_data *mii; 35600dbe28b3SPyun YongHyeon uint16_t eaddr[ETHER_ADDR_LEN / 2]; 35610dbe28b3SPyun YongHyeon uint16_t gmac; 356261708f4cSPyun YongHyeon uint32_t reg; 35630dbe28b3SPyun YongHyeon int error, i; 35640dbe28b3SPyun YongHyeon 35650dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 35660dbe28b3SPyun YongHyeon 35670dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 35680dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 35690dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 35700dbe28b3SPyun YongHyeon 357189e22666SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 357289e22666SPyun YongHyeon return; 357389e22666SPyun YongHyeon 35740dbe28b3SPyun YongHyeon error = 0; 35750dbe28b3SPyun YongHyeon /* Cancel pending I/O and free all Rx/Tx buffers. */ 35760dbe28b3SPyun YongHyeon msk_stop(sc_if); 35770dbe28b3SPyun YongHyeon 357885b340cbSPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 357985b340cbSPyun YongHyeon sc_if->msk_framesize = ETHERMTU; 358085b340cbSPyun YongHyeon else 358185b340cbSPyun YongHyeon sc_if->msk_framesize = ifp->if_mtu; 358285b340cbSPyun YongHyeon sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN; 358385b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 3584e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 3585a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 3586a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 3587a109c74fSPyun YongHyeon } 35880dbe28b3SPyun YongHyeon 3589e6e23ffeSPyun YongHyeon /* GMAC Control reset. */ 3590e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_SET); 3591e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_CLR); 3592e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_F_LOOPB_OFF); 3593e6e23ffeSPyun YongHyeon 35940dbe28b3SPyun YongHyeon /* 3595e6e23ffeSPyun YongHyeon * Initialize GMAC first such that speed/duplex/flow-control 3596e6e23ffeSPyun YongHyeon * parameters are renegotiated when interface is brought up. 35970dbe28b3SPyun YongHyeon */ 3598e6e23ffeSPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, 0); 35990dbe28b3SPyun YongHyeon 36000dbe28b3SPyun YongHyeon /* Dummy read the Interrupt Source Register. */ 36010dbe28b3SPyun YongHyeon CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 36020dbe28b3SPyun YongHyeon 36033a91ee71SPyun YongHyeon /* Clear MIB stats. */ 36043a91ee71SPyun YongHyeon msk_stats_clear(sc_if); 36050dbe28b3SPyun YongHyeon 36060dbe28b3SPyun YongHyeon /* Disable FCS. */ 36070dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS); 36080dbe28b3SPyun YongHyeon 36090dbe28b3SPyun YongHyeon /* Setup Transmit Control Register. */ 36100dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); 36110dbe28b3SPyun YongHyeon 36120dbe28b3SPyun YongHyeon /* Setup Transmit Flow Control Register. */ 36130dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff); 36140dbe28b3SPyun YongHyeon 36150dbe28b3SPyun YongHyeon /* Setup Transmit Parameter Register. */ 36160dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM, 36170dbe28b3SPyun YongHyeon TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | 36180dbe28b3SPyun YongHyeon TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF)); 36190dbe28b3SPyun YongHyeon 36200dbe28b3SPyun YongHyeon gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) | 36210dbe28b3SPyun YongHyeon GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); 36220dbe28b3SPyun YongHyeon 362385b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU) 36240dbe28b3SPyun YongHyeon gmac |= GM_SMOD_JUMBO_ENA; 36250dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac); 36260dbe28b3SPyun YongHyeon 36270dbe28b3SPyun YongHyeon /* Set station address. */ 36280dbe28b3SPyun YongHyeon bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN); 36290dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN /2; i++) 36300dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L + i * 4, 36310dbe28b3SPyun YongHyeon eaddr[i]); 36320dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN /2; i++) 36330dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L + i * 4, 36340dbe28b3SPyun YongHyeon eaddr[i]); 36350dbe28b3SPyun YongHyeon 36360dbe28b3SPyun YongHyeon /* Disable interrupts for counter overflows. */ 36370dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0); 36380dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0); 36390dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0); 36400dbe28b3SPyun YongHyeon 36410dbe28b3SPyun YongHyeon /* Configure Rx MAC FIFO. */ 36420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 36430dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR); 364461708f4cSPyun YongHyeon reg = GMF_OPER_ON | GMF_RX_F_FL_ON; 364561708f4cSPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P) 364661708f4cSPyun YongHyeon reg |= GMF_RX_OVER_ON; 364761708f4cSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), reg); 36480dbe28b3SPyun YongHyeon 36496d6588a1SPyun YongHyeon /* Set receive filter. */ 36506d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 36510dbe28b3SPyun YongHyeon 36520dbe28b3SPyun YongHyeon /* Flush Rx MAC FIFO on any flow control or error. */ 36530dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 36540dbe28b3SPyun YongHyeon GMR_FS_ANY_ERR); 36550dbe28b3SPyun YongHyeon 3656d5d60164SPyun YongHyeon /* 3657d5d60164SPyun YongHyeon * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word 3658d5d60164SPyun YongHyeon * due to hardware hang on receipt of pause frames. 3659d5d60164SPyun YongHyeon */ 3660224003b7SPyun YongHyeon reg = RX_GMF_FL_THR_DEF + 1; 3661224003b7SPyun YongHyeon /* Another magic for Yukon FE+ - From Linux. */ 3662224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3663224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) 3664224003b7SPyun YongHyeon reg = 0x178; 3665224003b7SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR), reg); 36660dbe28b3SPyun YongHyeon 36670dbe28b3SPyun YongHyeon /* Configure Tx MAC FIFO. */ 36680dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 36690dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR); 36700dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON); 36710dbe28b3SPyun YongHyeon 36720dbe28b3SPyun YongHyeon /* Configure hardware VLAN tag insertion/stripping. */ 36730dbe28b3SPyun YongHyeon msk_setvlan(sc_if, ifp); 36740dbe28b3SPyun YongHyeon 367583c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) { 36760dbe28b3SPyun YongHyeon /* Set Rx Pause threshould. */ 36770dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR), 36780dbe28b3SPyun YongHyeon MSK_ECU_LLPP); 36790dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR), 36800dbe28b3SPyun YongHyeon MSK_ECU_ULPP); 368185b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU) { 36820dbe28b3SPyun YongHyeon /* 36830dbe28b3SPyun YongHyeon * Set Tx GMAC FIFO Almost Empty Threshold. 36840dbe28b3SPyun YongHyeon */ 36850dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR), 3686a109c74fSPyun YongHyeon MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR); 36870dbe28b3SPyun YongHyeon /* Disable Store & Forward mode for Tx. */ 36880dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3689a109c74fSPyun YongHyeon TX_JUMBO_ENA | TX_STFW_DIS); 3690a109c74fSPyun YongHyeon } else { 3691a109c74fSPyun YongHyeon /* Enable Store & Forward mode for Tx. */ 3692a109c74fSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3693a109c74fSPyun YongHyeon TX_JUMBO_DIS | TX_STFW_ENA); 36940dbe28b3SPyun YongHyeon } 36950dbe28b3SPyun YongHyeon } 36960dbe28b3SPyun YongHyeon 3697224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3698224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 3699224003b7SPyun YongHyeon /* Disable dynamic watermark - from Linux. */ 3700224003b7SPyun YongHyeon reg = CSR_READ_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA)); 3701224003b7SPyun YongHyeon reg &= ~0x03; 3702224003b7SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA), reg); 3703224003b7SPyun YongHyeon } 3704224003b7SPyun YongHyeon 37050dbe28b3SPyun YongHyeon /* 37060dbe28b3SPyun YongHyeon * Disable Force Sync bit and Alloc bit in Tx RAM interface 37070dbe28b3SPyun YongHyeon * arbiter as we don't use Sync Tx queue. 37080dbe28b3SPyun YongHyeon */ 37090dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), 37100dbe28b3SPyun YongHyeon TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); 37110dbe28b3SPyun YongHyeon /* Enable the RAM Interface Arbiter. */ 37120dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB); 37130dbe28b3SPyun YongHyeon 37140dbe28b3SPyun YongHyeon /* Setup RAM buffer. */ 37150dbe28b3SPyun YongHyeon msk_set_rambuffer(sc_if); 37160dbe28b3SPyun YongHyeon 37170dbe28b3SPyun YongHyeon /* Disable Tx sync Queue. */ 37180dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET); 37190dbe28b3SPyun YongHyeon 37200dbe28b3SPyun YongHyeon /* Setup Tx Queue Bus Memory Interface. */ 37210dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET); 37220dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT); 37230dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON); 37240dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM); 37250dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U && 37260dbe28b3SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) { 37270dbe28b3SPyun YongHyeon /* Fix for Yukon-EC Ultra: set BMU FIFO level */ 37280dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), MSK_ECU_TXFF_LEV); 37290dbe28b3SPyun YongHyeon } 37300dbe28b3SPyun YongHyeon 37310dbe28b3SPyun YongHyeon /* Setup Rx Queue Bus Memory Interface. */ 37320dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET); 37330dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT); 37340dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON); 37350dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM); 37360dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U && 37370dbe28b3SPyun YongHyeon sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) { 37380dbe28b3SPyun YongHyeon /* MAC Rx RAM Read is controlled by hardware. */ 37390dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS); 37400dbe28b3SPyun YongHyeon } 37410dbe28b3SPyun YongHyeon 37420dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_txq, 37430dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1); 37440dbe28b3SPyun YongHyeon msk_init_tx_ring(sc_if); 37450dbe28b3SPyun YongHyeon 37460dbe28b3SPyun YongHyeon /* Disable Rx checksum offload and RSS hash. */ 37470dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 37480dbe28b3SPyun YongHyeon BMU_DIS_RX_CHKSUM | BMU_DIS_RX_RSS_HASH); 374985b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) { 37500dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 37510dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr, 37520dbe28b3SPyun YongHyeon MSK_JUMBO_RX_RING_CNT - 1); 37530dbe28b3SPyun YongHyeon error = msk_init_jumbo_rx_ring(sc_if); 37540dbe28b3SPyun YongHyeon } else { 37550dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 37560dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr, 37570dbe28b3SPyun YongHyeon MSK_RX_RING_CNT - 1); 37580dbe28b3SPyun YongHyeon error = msk_init_rx_ring(sc_if); 37590dbe28b3SPyun YongHyeon } 37600dbe28b3SPyun YongHyeon if (error != 0) { 37610dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 37620dbe28b3SPyun YongHyeon "initialization failed: no memory for Rx buffers\n"); 37630dbe28b3SPyun YongHyeon msk_stop(sc_if); 37640dbe28b3SPyun YongHyeon return; 37650dbe28b3SPyun YongHyeon } 37660dbe28b3SPyun YongHyeon 37670dbe28b3SPyun YongHyeon /* Configure interrupt handling. */ 37680dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 37690dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_A; 37700dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L1_MASK; 37710dbe28b3SPyun YongHyeon } else { 37720dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_B; 37730dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L2_MASK; 37740dbe28b3SPyun YongHyeon } 37750dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 37760dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 37770dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 37780dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 37790dbe28b3SPyun YongHyeon 3780ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 37810dbe28b3SPyun YongHyeon mii_mediachg(mii); 37820dbe28b3SPyun YongHyeon 37830dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 37840dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 37850dbe28b3SPyun YongHyeon 37860dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 37870dbe28b3SPyun YongHyeon } 37880dbe28b3SPyun YongHyeon 37890dbe28b3SPyun YongHyeon static void 37900dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if) 37910dbe28b3SPyun YongHyeon { 37920dbe28b3SPyun YongHyeon struct msk_softc *sc; 37930dbe28b3SPyun YongHyeon int ltpp, utpp; 37940dbe28b3SPyun YongHyeon 37950dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 379683c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 379783c04c93SPyun YongHyeon return; 37980dbe28b3SPyun YongHyeon 37990dbe28b3SPyun YongHyeon /* Setup Rx Queue. */ 38000dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR); 38010dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START), 38020dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 38030dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END), 38040dbe28b3SPyun YongHyeon sc->msk_rxqend[sc_if->msk_port] / 8); 38050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP), 38060dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 38070dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP), 38080dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 38090dbe28b3SPyun YongHyeon 38100dbe28b3SPyun YongHyeon utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 38110dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8; 38120dbe28b3SPyun YongHyeon ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 38130dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8; 38140dbe28b3SPyun YongHyeon if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE) 38150dbe28b3SPyun YongHyeon ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8; 38160dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp); 38170dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp); 38180dbe28b3SPyun YongHyeon /* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */ 38190dbe28b3SPyun YongHyeon 38200dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD); 38210dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL)); 38220dbe28b3SPyun YongHyeon 38230dbe28b3SPyun YongHyeon /* Setup Tx Queue. */ 38240dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR); 38250dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START), 38260dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 38270dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END), 38280dbe28b3SPyun YongHyeon sc->msk_txqend[sc_if->msk_port] / 8); 38290dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP), 38300dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 38310dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP), 38320dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 38330dbe28b3SPyun YongHyeon /* Enable Store & Forward for Tx side. */ 38340dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD); 38350dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD); 38360dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL)); 38370dbe28b3SPyun YongHyeon } 38380dbe28b3SPyun YongHyeon 38390dbe28b3SPyun YongHyeon static void 38400dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr, 38410dbe28b3SPyun YongHyeon uint32_t count) 38420dbe28b3SPyun YongHyeon { 38430dbe28b3SPyun YongHyeon 38440dbe28b3SPyun YongHyeon /* Reset the prefetch unit. */ 38450dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 38460dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 38470dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 38480dbe28b3SPyun YongHyeon PREF_UNIT_RST_CLR); 38490dbe28b3SPyun YongHyeon /* Set LE base address. */ 38500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG), 38510dbe28b3SPyun YongHyeon MSK_ADDR_LO(addr)); 38520dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG), 38530dbe28b3SPyun YongHyeon MSK_ADDR_HI(addr)); 38540dbe28b3SPyun YongHyeon /* Set the list last index. */ 38550dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG), 38560dbe28b3SPyun YongHyeon count); 38570dbe28b3SPyun YongHyeon /* Turn on prefetch unit. */ 38580dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 38590dbe28b3SPyun YongHyeon PREF_UNIT_OP_ON); 38600dbe28b3SPyun YongHyeon /* Dummy read to ensure write. */ 38610dbe28b3SPyun YongHyeon CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG)); 38620dbe28b3SPyun YongHyeon } 38630dbe28b3SPyun YongHyeon 38640dbe28b3SPyun YongHyeon static void 38650dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if) 38660dbe28b3SPyun YongHyeon { 38670dbe28b3SPyun YongHyeon struct msk_softc *sc; 38680dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 38690dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 38700dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 38710dbe28b3SPyun YongHyeon struct ifnet *ifp; 38720dbe28b3SPyun YongHyeon uint32_t val; 38730dbe28b3SPyun YongHyeon int i; 38740dbe28b3SPyun YongHyeon 38750dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 38760dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 38770dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 38780dbe28b3SPyun YongHyeon 38790dbe28b3SPyun YongHyeon callout_stop(&sc_if->msk_tick_ch); 38802271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 38810dbe28b3SPyun YongHyeon 38820dbe28b3SPyun YongHyeon /* Disable interrupts. */ 38830dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 38840dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_A; 38850dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK; 38860dbe28b3SPyun YongHyeon } else { 38870dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_B; 38880dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK; 38890dbe28b3SPyun YongHyeon } 38900dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 38910dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 38920dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 38930dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 38940dbe28b3SPyun YongHyeon 38950dbe28b3SPyun YongHyeon /* Disable Tx/Rx MAC. */ 38960dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 38970dbe28b3SPyun YongHyeon val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 38980dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val); 38990dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 39000dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 39013a91ee71SPyun YongHyeon /* Update stats and clear counters. */ 39023a91ee71SPyun YongHyeon msk_stats_update(sc_if); 39030dbe28b3SPyun YongHyeon 39040dbe28b3SPyun YongHyeon /* Stop Tx BMU. */ 39050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP); 39060dbe28b3SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 39070dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 39080dbe28b3SPyun YongHyeon if ((val & (BMU_STOP | BMU_IDLE)) == 0) { 39090dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 39100dbe28b3SPyun YongHyeon BMU_STOP); 3911e4816325SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 39120dbe28b3SPyun YongHyeon } else 39130dbe28b3SPyun YongHyeon break; 39140dbe28b3SPyun YongHyeon DELAY(1); 39150dbe28b3SPyun YongHyeon } 39160dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 39170dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n"); 39180dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), 39190dbe28b3SPyun YongHyeon RB_RST_SET | RB_DIS_OP_MD); 39200dbe28b3SPyun YongHyeon 39210dbe28b3SPyun YongHyeon /* Disable all GMAC interrupt. */ 39220dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0); 39230dbe28b3SPyun YongHyeon /* Disable PHY interrupt. */ 39240dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 39250dbe28b3SPyun YongHyeon 39260dbe28b3SPyun YongHyeon /* Disable the RAM Interface Arbiter. */ 39270dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB); 39280dbe28b3SPyun YongHyeon 39290dbe28b3SPyun YongHyeon /* Reset the PCI FIFO of the async Tx queue */ 39300dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 39310dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 39320dbe28b3SPyun YongHyeon 39330dbe28b3SPyun YongHyeon /* Reset the Tx prefetch units. */ 39340dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG), 39350dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 39360dbe28b3SPyun YongHyeon 39370dbe28b3SPyun YongHyeon /* Reset the RAM Buffer async Tx queue. */ 39380dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET); 39390dbe28b3SPyun YongHyeon 39400dbe28b3SPyun YongHyeon /* Reset Tx MAC FIFO. */ 39410dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 39420dbe28b3SPyun YongHyeon /* Set Pause Off. */ 39430dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF); 39440dbe28b3SPyun YongHyeon 39450dbe28b3SPyun YongHyeon /* 39460dbe28b3SPyun YongHyeon * The Rx Stop command will not work for Yukon-2 if the BMU does not 39470dbe28b3SPyun YongHyeon * reach the end of packet and since we can't make sure that we have 39480dbe28b3SPyun YongHyeon * incoming data, we must reset the BMU while it is not during a DMA 39490dbe28b3SPyun YongHyeon * transfer. Since it is possible that the Rx path is still active, 39500dbe28b3SPyun YongHyeon * the Rx RAM buffer will be stopped first, so any possible incoming 39510dbe28b3SPyun YongHyeon * data will not trigger a DMA. After the RAM buffer is stopped, the 39520dbe28b3SPyun YongHyeon * BMU is polled until any DMA in progress is ended and only then it 39530dbe28b3SPyun YongHyeon * will be reset. 39540dbe28b3SPyun YongHyeon */ 39550dbe28b3SPyun YongHyeon 39560dbe28b3SPyun YongHyeon /* Disable the RAM Buffer receive queue. */ 39570dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD); 39580dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 39590dbe28b3SPyun YongHyeon if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) == 39600dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL))) 39610dbe28b3SPyun YongHyeon break; 39620dbe28b3SPyun YongHyeon DELAY(1); 39630dbe28b3SPyun YongHyeon } 39640dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 39650dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n"); 39660dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 39670dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 39680dbe28b3SPyun YongHyeon /* Reset the Rx prefetch unit. */ 39690dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG), 39700dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 39710dbe28b3SPyun YongHyeon /* Reset the RAM Buffer receive queue. */ 39720dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET); 39730dbe28b3SPyun YongHyeon /* Reset Rx MAC FIFO. */ 39740dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 39750dbe28b3SPyun YongHyeon 39760dbe28b3SPyun YongHyeon /* Free Rx and Tx mbufs still in the queues. */ 39770dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 39780dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 39790dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 39800dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, 39810dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 39820dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, 39830dbe28b3SPyun YongHyeon rxd->rx_dmamap); 39840dbe28b3SPyun YongHyeon m_freem(rxd->rx_m); 39850dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 39860dbe28b3SPyun YongHyeon } 39870dbe28b3SPyun YongHyeon } 39880dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 39890dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 39900dbe28b3SPyun YongHyeon if (jrxd->rx_m != NULL) { 39910dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 39920dbe28b3SPyun YongHyeon jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 39930dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 39940dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 39950dbe28b3SPyun YongHyeon m_freem(jrxd->rx_m); 39960dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 39970dbe28b3SPyun YongHyeon } 39980dbe28b3SPyun YongHyeon } 39990dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 40000dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 40010dbe28b3SPyun YongHyeon if (txd->tx_m != NULL) { 40020dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, 40030dbe28b3SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 40040dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, 40050dbe28b3SPyun YongHyeon txd->tx_dmamap); 40060dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 40070dbe28b3SPyun YongHyeon txd->tx_m = NULL; 40080dbe28b3SPyun YongHyeon } 40090dbe28b3SPyun YongHyeon } 40100dbe28b3SPyun YongHyeon 40110dbe28b3SPyun YongHyeon /* 40120dbe28b3SPyun YongHyeon * Mark the interface down. 40130dbe28b3SPyun YongHyeon */ 40140dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 4015ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 40160dbe28b3SPyun YongHyeon } 40170dbe28b3SPyun YongHyeon 40183a91ee71SPyun YongHyeon /* 40193a91ee71SPyun YongHyeon * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower 40203a91ee71SPyun YongHyeon * counter clears high 16 bits of the counter such that accessing 40213a91ee71SPyun YongHyeon * lower 16 bits should be the last operation. 40223a91ee71SPyun YongHyeon */ 40233a91ee71SPyun YongHyeon #define MSK_READ_MIB32(x, y) \ 40243a91ee71SPyun YongHyeon (((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) + \ 40253a91ee71SPyun YongHyeon (uint32_t)GMAC_READ_2(sc, x, y) 40263a91ee71SPyun YongHyeon #define MSK_READ_MIB64(x, y) \ 40273a91ee71SPyun YongHyeon (((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) + \ 40283a91ee71SPyun YongHyeon (uint64_t)MSK_READ_MIB32(x, y) 40293a91ee71SPyun YongHyeon 40303a91ee71SPyun YongHyeon static void 40313a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if) 40323a91ee71SPyun YongHyeon { 40333a91ee71SPyun YongHyeon struct msk_softc *sc; 40343a91ee71SPyun YongHyeon uint32_t reg; 40353a91ee71SPyun YongHyeon uint16_t gmac; 40363a91ee71SPyun YongHyeon int i; 40373a91ee71SPyun YongHyeon 40383a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 40393a91ee71SPyun YongHyeon 40403a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 40413a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 40423a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 40433a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 40443a91ee71SPyun YongHyeon /* Read all MIB Counters with Clear Mode set. */ 40453a91ee71SPyun YongHyeon for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i++) 40463a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, i); 40473a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 40483a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 40493a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 40503a91ee71SPyun YongHyeon } 40513a91ee71SPyun YongHyeon 40523a91ee71SPyun YongHyeon static void 40533a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if) 40543a91ee71SPyun YongHyeon { 40553a91ee71SPyun YongHyeon struct msk_softc *sc; 40563a91ee71SPyun YongHyeon struct ifnet *ifp; 40573a91ee71SPyun YongHyeon struct msk_hw_stats *stats; 40583a91ee71SPyun YongHyeon uint16_t gmac; 40593a91ee71SPyun YongHyeon uint32_t reg; 40603a91ee71SPyun YongHyeon 40613a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 40623a91ee71SPyun YongHyeon 40633a91ee71SPyun YongHyeon ifp = sc_if->msk_ifp; 40643a91ee71SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 40653a91ee71SPyun YongHyeon return; 40663a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 40673a91ee71SPyun YongHyeon stats = &sc_if->msk_stats; 40683a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 40693a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 40703a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 40713a91ee71SPyun YongHyeon 40723a91ee71SPyun YongHyeon /* Rx stats. */ 40733a91ee71SPyun YongHyeon stats->rx_ucast_frames += 40743a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK); 40753a91ee71SPyun YongHyeon stats->rx_bcast_frames += 40763a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK); 40773a91ee71SPyun YongHyeon stats->rx_pause_frames += 40783a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE); 40793a91ee71SPyun YongHyeon stats->rx_mcast_frames += 40803a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK); 40813a91ee71SPyun YongHyeon stats->rx_crc_errs += 40823a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR); 40833a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE1); 40843a91ee71SPyun YongHyeon stats->rx_good_octets += 40853a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO); 40863a91ee71SPyun YongHyeon stats->rx_bad_octets += 40873a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO); 40883a91ee71SPyun YongHyeon stats->rx_runts += 40893a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT); 40903a91ee71SPyun YongHyeon stats->rx_runt_errs += 40913a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG); 40923a91ee71SPyun YongHyeon stats->rx_pkts_64 += 40933a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B); 40943a91ee71SPyun YongHyeon stats->rx_pkts_65_127 += 40953a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B); 40963a91ee71SPyun YongHyeon stats->rx_pkts_128_255 += 40973a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B); 40983a91ee71SPyun YongHyeon stats->rx_pkts_256_511 += 40993a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B); 41003a91ee71SPyun YongHyeon stats->rx_pkts_512_1023 += 41013a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B); 41023a91ee71SPyun YongHyeon stats->rx_pkts_1024_1518 += 41033a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B); 41043a91ee71SPyun YongHyeon stats->rx_pkts_1519_max += 41053a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ); 41063a91ee71SPyun YongHyeon stats->rx_pkts_too_long += 41073a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR); 41083a91ee71SPyun YongHyeon stats->rx_pkts_jabbers += 41093a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT); 41103a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE2); 41113a91ee71SPyun YongHyeon stats->rx_fifo_oflows += 41123a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV); 41133a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE3); 41143a91ee71SPyun YongHyeon 41153a91ee71SPyun YongHyeon /* Tx stats. */ 41163a91ee71SPyun YongHyeon stats->tx_ucast_frames += 41173a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK); 41183a91ee71SPyun YongHyeon stats->tx_bcast_frames += 41193a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK); 41203a91ee71SPyun YongHyeon stats->tx_pause_frames += 41213a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE); 41223a91ee71SPyun YongHyeon stats->tx_mcast_frames += 41233a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK); 41243a91ee71SPyun YongHyeon stats->tx_octets += 41253a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO); 41263a91ee71SPyun YongHyeon stats->tx_pkts_64 += 41273a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B); 41283a91ee71SPyun YongHyeon stats->tx_pkts_65_127 += 41293a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B); 41303a91ee71SPyun YongHyeon stats->tx_pkts_128_255 += 41313a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B); 41323a91ee71SPyun YongHyeon stats->tx_pkts_256_511 += 41333a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B); 41343a91ee71SPyun YongHyeon stats->tx_pkts_512_1023 += 41353a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B); 41363a91ee71SPyun YongHyeon stats->tx_pkts_1024_1518 += 41373a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B); 41383a91ee71SPyun YongHyeon stats->tx_pkts_1519_max += 41393a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ); 41403a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SPARE1); 41413a91ee71SPyun YongHyeon stats->tx_colls += 41423a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL); 41433a91ee71SPyun YongHyeon stats->tx_late_colls += 41443a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL); 41453a91ee71SPyun YongHyeon stats->tx_excess_colls += 41463a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL); 41473a91ee71SPyun YongHyeon stats->tx_multi_colls += 41483a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL); 41493a91ee71SPyun YongHyeon stats->tx_single_colls += 41503a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL); 41513a91ee71SPyun YongHyeon stats->tx_underflows += 41523a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR); 41533a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 41543a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 41553a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 41563a91ee71SPyun YongHyeon } 41573a91ee71SPyun YongHyeon 41583a91ee71SPyun YongHyeon static int 41593a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS) 41603a91ee71SPyun YongHyeon { 41613a91ee71SPyun YongHyeon struct msk_softc *sc; 41623a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 41633a91ee71SPyun YongHyeon uint32_t result, *stat; 41643a91ee71SPyun YongHyeon int off; 41653a91ee71SPyun YongHyeon 41663a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 41673a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 41683a91ee71SPyun YongHyeon off = arg2; 41693a91ee71SPyun YongHyeon stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off); 41703a91ee71SPyun YongHyeon 41713a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 41723a91ee71SPyun YongHyeon result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 41733a91ee71SPyun YongHyeon result += *stat; 41743a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 41753a91ee71SPyun YongHyeon 41763a91ee71SPyun YongHyeon return (sysctl_handle_int(oidp, &result, 0, req)); 41773a91ee71SPyun YongHyeon } 41783a91ee71SPyun YongHyeon 41793a91ee71SPyun YongHyeon static int 41803a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS) 41813a91ee71SPyun YongHyeon { 41823a91ee71SPyun YongHyeon struct msk_softc *sc; 41833a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 41843a91ee71SPyun YongHyeon uint64_t result, *stat; 41853a91ee71SPyun YongHyeon int off; 41863a91ee71SPyun YongHyeon 41873a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 41883a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 41893a91ee71SPyun YongHyeon off = arg2; 41903a91ee71SPyun YongHyeon stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off); 41913a91ee71SPyun YongHyeon 41923a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 41933a91ee71SPyun YongHyeon result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 41943a91ee71SPyun YongHyeon result += *stat; 41953a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 41963a91ee71SPyun YongHyeon 41973a91ee71SPyun YongHyeon return (sysctl_handle_quad(oidp, &result, 0, req)); 41983a91ee71SPyun YongHyeon } 41993a91ee71SPyun YongHyeon 42003a91ee71SPyun YongHyeon #undef MSK_READ_MIB32 42013a91ee71SPyun YongHyeon #undef MSK_READ_MIB64 42023a91ee71SPyun YongHyeon 42033a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) \ 42043a91ee71SPyun YongHyeon SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, \ 42053a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32, \ 42063a91ee71SPyun YongHyeon "IU", d) 42073a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) \ 42083a91ee71SPyun YongHyeon SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, \ 42093a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64, \ 42103a91ee71SPyun YongHyeon "Q", d) 42113a91ee71SPyun YongHyeon 42123a91ee71SPyun YongHyeon static void 42133a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if) 42143a91ee71SPyun YongHyeon { 42153a91ee71SPyun YongHyeon struct sysctl_ctx_list *ctx; 42163a91ee71SPyun YongHyeon struct sysctl_oid_list *child, *schild; 42173a91ee71SPyun YongHyeon struct sysctl_oid *tree; 42183a91ee71SPyun YongHyeon 42193a91ee71SPyun YongHyeon ctx = device_get_sysctl_ctx(sc_if->msk_if_dev); 42203a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev)); 42213a91ee71SPyun YongHyeon 42223a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 42233a91ee71SPyun YongHyeon NULL, "MSK Statistics"); 42243a91ee71SPyun YongHyeon schild = child = SYSCTL_CHILDREN(tree); 42253a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD, 42263a91ee71SPyun YongHyeon NULL, "MSK RX Statistics"); 42273a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 42283a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 42293a91ee71SPyun YongHyeon child, rx_ucast_frames, "Good unicast frames"); 42303a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 42313a91ee71SPyun YongHyeon child, rx_bcast_frames, "Good broadcast frames"); 42323a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 42333a91ee71SPyun YongHyeon child, rx_pause_frames, "Pause frames"); 42343a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 42353a91ee71SPyun YongHyeon child, rx_mcast_frames, "Multicast frames"); 42363a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs", 42373a91ee71SPyun YongHyeon child, rx_crc_errs, "CRC errors"); 42383a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets", 42393a91ee71SPyun YongHyeon child, rx_good_octets, "Good octets"); 42403a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets", 42413a91ee71SPyun YongHyeon child, rx_bad_octets, "Bad octets"); 42423a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 42433a91ee71SPyun YongHyeon child, rx_pkts_64, "64 bytes frames"); 42443a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 42453a91ee71SPyun YongHyeon child, rx_pkts_65_127, "65 to 127 bytes frames"); 42463a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 42473a91ee71SPyun YongHyeon child, rx_pkts_128_255, "128 to 255 bytes frames"); 42483a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 42493a91ee71SPyun YongHyeon child, rx_pkts_256_511, "256 to 511 bytes frames"); 42503a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 42513a91ee71SPyun YongHyeon child, rx_pkts_512_1023, "512 to 1023 bytes frames"); 42523a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 42533a91ee71SPyun YongHyeon child, rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 42543a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 42553a91ee71SPyun YongHyeon child, rx_pkts_1519_max, "1519 to max frames"); 42563a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long", 42573a91ee71SPyun YongHyeon child, rx_pkts_too_long, "frames too long"); 42583a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers", 42593a91ee71SPyun YongHyeon child, rx_pkts_jabbers, "Jabber errors"); 426079dd979aSPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "overflows", 42613a91ee71SPyun YongHyeon child, rx_fifo_oflows, "FIFO overflows"); 42623a91ee71SPyun YongHyeon 42633a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD, 42643a91ee71SPyun YongHyeon NULL, "MSK TX Statistics"); 42653a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 42663a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 42673a91ee71SPyun YongHyeon child, tx_ucast_frames, "Unicast frames"); 42683a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 42693a91ee71SPyun YongHyeon child, tx_bcast_frames, "Broadcast frames"); 42703a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 42713a91ee71SPyun YongHyeon child, tx_pause_frames, "Pause frames"); 42723a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 42733a91ee71SPyun YongHyeon child, tx_mcast_frames, "Multicast frames"); 42743a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "octets", 42753a91ee71SPyun YongHyeon child, tx_octets, "Octets"); 42763a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 42773a91ee71SPyun YongHyeon child, tx_pkts_64, "64 bytes frames"); 42783a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 42793a91ee71SPyun YongHyeon child, tx_pkts_65_127, "65 to 127 bytes frames"); 42803a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 42813a91ee71SPyun YongHyeon child, tx_pkts_128_255, "128 to 255 bytes frames"); 42823a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 42833a91ee71SPyun YongHyeon child, tx_pkts_256_511, "256 to 511 bytes frames"); 42843a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 42853a91ee71SPyun YongHyeon child, tx_pkts_512_1023, "512 to 1023 bytes frames"); 42863a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 42873a91ee71SPyun YongHyeon child, tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 42883a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 42893a91ee71SPyun YongHyeon child, tx_pkts_1519_max, "1519 to max frames"); 42903a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "colls", 42913a91ee71SPyun YongHyeon child, tx_colls, "Collisions"); 42923a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls", 42933a91ee71SPyun YongHyeon child, tx_late_colls, "Late collisions"); 42943a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls", 42953a91ee71SPyun YongHyeon child, tx_excess_colls, "Excessive collisions"); 42963a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls", 42973a91ee71SPyun YongHyeon child, tx_multi_colls, "Multiple collisions"); 42983a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls", 42993a91ee71SPyun YongHyeon child, tx_single_colls, "Single collisions"); 43003a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "underflows", 43013a91ee71SPyun YongHyeon child, tx_underflows, "FIFO underflows"); 43023a91ee71SPyun YongHyeon } 43033a91ee71SPyun YongHyeon 43043a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32 43053a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64 43063a91ee71SPyun YongHyeon 43070dbe28b3SPyun YongHyeon static int 43080dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 43090dbe28b3SPyun YongHyeon { 43100dbe28b3SPyun YongHyeon int error, value; 43110dbe28b3SPyun YongHyeon 43120dbe28b3SPyun YongHyeon if (!arg1) 43130dbe28b3SPyun YongHyeon return (EINVAL); 43140dbe28b3SPyun YongHyeon value = *(int *)arg1; 43150dbe28b3SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 43160dbe28b3SPyun YongHyeon if (error || !req->newptr) 43170dbe28b3SPyun YongHyeon return (error); 43180dbe28b3SPyun YongHyeon if (value < low || value > high) 43190dbe28b3SPyun YongHyeon return (EINVAL); 43200dbe28b3SPyun YongHyeon *(int *)arg1 = value; 43210dbe28b3SPyun YongHyeon 43220dbe28b3SPyun YongHyeon return (0); 43230dbe28b3SPyun YongHyeon } 43240dbe28b3SPyun YongHyeon 43250dbe28b3SPyun YongHyeon static int 43260dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS) 43270dbe28b3SPyun YongHyeon { 43280dbe28b3SPyun YongHyeon 43290dbe28b3SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN, 43300dbe28b3SPyun YongHyeon MSK_PROC_MAX)); 43310dbe28b3SPyun YongHyeon } 4332