xref: /freebsd/sys/dev/msk/if_msk.c (revision d91192e329c7f80be69b13240cc363ef1156b5e8)
10dbe28b3SPyun YongHyeon /******************************************************************************
20dbe28b3SPyun YongHyeon  *
30dbe28b3SPyun YongHyeon  * Name   : sky2.c
40dbe28b3SPyun YongHyeon  * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x
50dbe28b3SPyun YongHyeon  * Version: $Revision: 1.23 $
60dbe28b3SPyun YongHyeon  * Date   : $Date: 2005/12/22 09:04:11 $
70dbe28b3SPyun YongHyeon  * Purpose: Main driver source file
80dbe28b3SPyun YongHyeon  *
90dbe28b3SPyun YongHyeon  *****************************************************************************/
100dbe28b3SPyun YongHyeon 
110dbe28b3SPyun YongHyeon /******************************************************************************
120dbe28b3SPyun YongHyeon  *
130dbe28b3SPyun YongHyeon  *	LICENSE:
140dbe28b3SPyun YongHyeon  *	Copyright (C) Marvell International Ltd. and/or its affiliates
150dbe28b3SPyun YongHyeon  *
160dbe28b3SPyun YongHyeon  *	The computer program files contained in this folder ("Files")
170dbe28b3SPyun YongHyeon  *	are provided to you under the BSD-type license terms provided
180dbe28b3SPyun YongHyeon  *	below, and any use of such Files and any derivative works
190dbe28b3SPyun YongHyeon  *	thereof created by you shall be governed by the following terms
200dbe28b3SPyun YongHyeon  *	and conditions:
210dbe28b3SPyun YongHyeon  *
220dbe28b3SPyun YongHyeon  *	- Redistributions of source code must retain the above copyright
230dbe28b3SPyun YongHyeon  *	  notice, this list of conditions and the following disclaimer.
240dbe28b3SPyun YongHyeon  *	- Redistributions in binary form must reproduce the above
250dbe28b3SPyun YongHyeon  *	  copyright notice, this list of conditions and the following
260dbe28b3SPyun YongHyeon  *	  disclaimer in the documentation and/or other materials provided
270dbe28b3SPyun YongHyeon  *	  with the distribution.
280dbe28b3SPyun YongHyeon  *	- Neither the name of Marvell nor the names of its contributors
290dbe28b3SPyun YongHyeon  *	  may be used to endorse or promote products derived from this
300dbe28b3SPyun YongHyeon  *	  software without specific prior written permission.
310dbe28b3SPyun YongHyeon  *
320dbe28b3SPyun YongHyeon  *	THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
330dbe28b3SPyun YongHyeon  *	"AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
340dbe28b3SPyun YongHyeon  *	LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
350dbe28b3SPyun YongHyeon  *	FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
360dbe28b3SPyun YongHyeon  *	COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
370dbe28b3SPyun YongHyeon  *	INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
380dbe28b3SPyun YongHyeon  *	BUT NOT LIMITED TO, PROCUREMENT OF  SUBSTITUTE GOODS OR SERVICES;
390dbe28b3SPyun YongHyeon  *	LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
400dbe28b3SPyun YongHyeon  *	HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
410dbe28b3SPyun YongHyeon  *	STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
420dbe28b3SPyun YongHyeon  *	ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
430dbe28b3SPyun YongHyeon  *	OF THE POSSIBILITY OF SUCH DAMAGE.
440dbe28b3SPyun YongHyeon  *	/LICENSE
450dbe28b3SPyun YongHyeon  *
460dbe28b3SPyun YongHyeon  *****************************************************************************/
470dbe28b3SPyun YongHyeon 
480dbe28b3SPyun YongHyeon /*-
490dbe28b3SPyun YongHyeon  * Copyright (c) 1997, 1998, 1999, 2000
500dbe28b3SPyun YongHyeon  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
510dbe28b3SPyun YongHyeon  *
520dbe28b3SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
530dbe28b3SPyun YongHyeon  * modification, are permitted provided that the following conditions
540dbe28b3SPyun YongHyeon  * are met:
550dbe28b3SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
560dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer.
570dbe28b3SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
580dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
590dbe28b3SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
600dbe28b3SPyun YongHyeon  * 3. All advertising materials mentioning features or use of this software
610dbe28b3SPyun YongHyeon  *    must display the following acknowledgement:
620dbe28b3SPyun YongHyeon  *	This product includes software developed by Bill Paul.
630dbe28b3SPyun YongHyeon  * 4. Neither the name of the author nor the names of any co-contributors
640dbe28b3SPyun YongHyeon  *    may be used to endorse or promote products derived from this software
650dbe28b3SPyun YongHyeon  *    without specific prior written permission.
660dbe28b3SPyun YongHyeon  *
670dbe28b3SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
680dbe28b3SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
690dbe28b3SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
700dbe28b3SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
710dbe28b3SPyun YongHyeon  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
720dbe28b3SPyun YongHyeon  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
730dbe28b3SPyun YongHyeon  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
740dbe28b3SPyun YongHyeon  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
750dbe28b3SPyun YongHyeon  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
760dbe28b3SPyun YongHyeon  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
770dbe28b3SPyun YongHyeon  * THE POSSIBILITY OF SUCH DAMAGE.
780dbe28b3SPyun YongHyeon  */
790dbe28b3SPyun YongHyeon /*-
800dbe28b3SPyun YongHyeon  * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
810dbe28b3SPyun YongHyeon  *
820dbe28b3SPyun YongHyeon  * Permission to use, copy, modify, and distribute this software for any
830dbe28b3SPyun YongHyeon  * purpose with or without fee is hereby granted, provided that the above
840dbe28b3SPyun YongHyeon  * copyright notice and this permission notice appear in all copies.
850dbe28b3SPyun YongHyeon  *
860dbe28b3SPyun YongHyeon  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
870dbe28b3SPyun YongHyeon  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
880dbe28b3SPyun YongHyeon  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
890dbe28b3SPyun YongHyeon  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
900dbe28b3SPyun YongHyeon  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
910dbe28b3SPyun YongHyeon  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
920dbe28b3SPyun YongHyeon  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
930dbe28b3SPyun YongHyeon  */
940dbe28b3SPyun YongHyeon 
950dbe28b3SPyun YongHyeon /*
960dbe28b3SPyun YongHyeon  * Device driver for the Marvell Yukon II Ethernet controller.
970dbe28b3SPyun YongHyeon  * Due to lack of documentation, this driver is based on the code from
980dbe28b3SPyun YongHyeon  * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x.
990dbe28b3SPyun YongHyeon  */
1000dbe28b3SPyun YongHyeon 
1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h>
1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$");
1030dbe28b3SPyun YongHyeon 
1040dbe28b3SPyun YongHyeon #include <sys/param.h>
1050dbe28b3SPyun YongHyeon #include <sys/systm.h>
1060dbe28b3SPyun YongHyeon #include <sys/bus.h>
1070dbe28b3SPyun YongHyeon #include <sys/endian.h>
1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h>
1090dbe28b3SPyun YongHyeon #include <sys/malloc.h>
1100dbe28b3SPyun YongHyeon #include <sys/kernel.h>
1110dbe28b3SPyun YongHyeon #include <sys/module.h>
1120dbe28b3SPyun YongHyeon #include <sys/socket.h>
1130dbe28b3SPyun YongHyeon #include <sys/sockio.h>
1140dbe28b3SPyun YongHyeon #include <sys/queue.h>
1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h>
1160dbe28b3SPyun YongHyeon 
1170dbe28b3SPyun YongHyeon #include <net/bpf.h>
1180dbe28b3SPyun YongHyeon #include <net/ethernet.h>
1190dbe28b3SPyun YongHyeon #include <net/if.h>
12067784314SPoul-Henning Kamp #include <net/if_arp.h>
1210dbe28b3SPyun YongHyeon #include <net/if_dl.h>
1220dbe28b3SPyun YongHyeon #include <net/if_media.h>
1230dbe28b3SPyun YongHyeon #include <net/if_types.h>
1240dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h>
1250dbe28b3SPyun YongHyeon 
1260dbe28b3SPyun YongHyeon #include <netinet/in.h>
12767784314SPoul-Henning Kamp #include <netinet/in_systm.h>
1280dbe28b3SPyun YongHyeon #include <netinet/ip.h>
1290dbe28b3SPyun YongHyeon #include <netinet/tcp.h>
13067784314SPoul-Henning Kamp #include <netinet/udp.h>
1310dbe28b3SPyun YongHyeon 
1320dbe28b3SPyun YongHyeon #include <machine/bus.h>
133b5898b80SPyun YongHyeon #include <machine/in_cksum.h>
1340dbe28b3SPyun YongHyeon #include <machine/resource.h>
1350dbe28b3SPyun YongHyeon #include <sys/rman.h>
1360dbe28b3SPyun YongHyeon 
13767784314SPoul-Henning Kamp #include <dev/mii/mii.h>
1380dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h>
1390dbe28b3SPyun YongHyeon 
1400dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h>
1410dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h>
1420dbe28b3SPyun YongHyeon 
1430dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h>
1440dbe28b3SPyun YongHyeon 
1450dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1);
1460dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1);
1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1);
1480dbe28b3SPyun YongHyeon 
1490dbe28b3SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
1500dbe28b3SPyun YongHyeon #include "miibus_if.h"
1510dbe28b3SPyun YongHyeon 
1520dbe28b3SPyun YongHyeon /* Tunables. */
1530dbe28b3SPyun YongHyeon static int msi_disable = 0;
1540dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable);
15553dcfbd1SPyun YongHyeon static int legacy_intr = 0;
15653dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr);
15785b340cbSPyun YongHyeon static int jumbo_disable = 0;
15885b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable);
1590dbe28b3SPyun YongHyeon 
1600dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
1610dbe28b3SPyun YongHyeon 
1620dbe28b3SPyun YongHyeon /*
1630dbe28b3SPyun YongHyeon  * Devices supported by this driver.
1640dbe28b3SPyun YongHyeon  */
1650dbe28b3SPyun YongHyeon static struct msk_product {
1660dbe28b3SPyun YongHyeon 	uint16_t	msk_vendorid;
1670dbe28b3SPyun YongHyeon 	uint16_t	msk_deviceid;
1680dbe28b3SPyun YongHyeon 	const char	*msk_name;
1690dbe28b3SPyun YongHyeon } msk_products[] = {
1700dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2,
1710dbe28b3SPyun YongHyeon 	    "SK-9Sxx Gigabit Ethernet" },
1720dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2_EXPR,
1730dbe28b3SPyun YongHyeon 	    "SK-9Exx Gigabit Ethernet"},
1740dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021CU,
1750dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021CU Gigabit Ethernet" },
1760dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021X,
1770dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" },
1780dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022CU,
1790dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022CU Gigabit Ethernet" },
1800dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022X,
1810dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" },
1820dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061CU,
1830dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061CU Gigabit Ethernet" },
1840dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061X,
1850dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" },
1860dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062CU,
1870dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062CU Gigabit Ethernet" },
1880dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062X,
1890dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" },
1900dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8035,
191f972d4c6SPyun YongHyeon 	    "Marvell Yukon 88E8035 Fast Ethernet" },
1920dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8036,
193f972d4c6SPyun YongHyeon 	    "Marvell Yukon 88E8036 Fast Ethernet" },
1940dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8038,
195f972d4c6SPyun YongHyeon 	    "Marvell Yukon 88E8038 Fast Ethernet" },
19628d34c0eSRemko Lodder 	{ VENDORID_MARVELL, DEVICEID_MRVL_8039,
197f972d4c6SPyun YongHyeon 	    "Marvell Yukon 88E8039 Fast Ethernet" },
19812909985SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8040,
19912909985SPyun YongHyeon 	    "Marvell Yukon 88E8040 Fast Ethernet" },
20012909985SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8040T,
20112909985SPyun YongHyeon 	    "Marvell Yukon 88E8040T Fast Ethernet" },
2020e0ed74fSUlf Lilleengen 	{ VENDORID_MARVELL, DEVICEID_MRVL_8042,
2030e0ed74fSUlf Lilleengen 	    "Marvell Yukon 88E8042 Fast Ethernet" },
20412909985SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8048,
20512909985SPyun YongHyeon 	    "Marvell Yukon 88E8048 Fast Ethernet" },
2060dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4361,
2070dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8050 Gigabit Ethernet" },
2080dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4360,
2090dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8052 Gigabit Ethernet" },
2100dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4362,
2110dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8053 Gigabit Ethernet" },
2120dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4363,
2130dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8055 Gigabit Ethernet" },
2140dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4364,
2150dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8056 Gigabit Ethernet" },
216a56fe1f0SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4365,
217a56fe1f0SPyun YongHyeon 	    "Marvell Yukon 88E8070 Gigabit Ethernet" },
21875ef16dfSPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436A,
21975ef16dfSPyun YongHyeon 	    "Marvell Yukon 88E8058 Gigabit Ethernet" },
220a56fe1f0SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436B,
221a56fe1f0SPyun YongHyeon 	    "Marvell Yukon 88E8071 Gigabit Ethernet" },
222a56fe1f0SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436C,
223a56fe1f0SPyun YongHyeon 	    "Marvell Yukon 88E8072 Gigabit Ethernet" },
22476202a16SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4380,
22576202a16SPyun YongHyeon 	    "Marvell Yukon 88E8057 Gigabit Ethernet" },
226e19bd6eeSPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4381,
227e19bd6eeSPyun YongHyeon 	    "Marvell Yukon 88E8059 Gigabit Ethernet" },
2280dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE550SX,
2290dbe28b3SPyun YongHyeon 	    "D-Link 550SX Gigabit Ethernet" },
23060d3251aSPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE560SX,
23160d3251aSPyun YongHyeon 	    "D-Link 560SX Gigabit Ethernet" },
2320dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE560T,
2330dbe28b3SPyun YongHyeon 	    "D-Link 560T Gigabit Ethernet" }
2340dbe28b3SPyun YongHyeon };
2350dbe28b3SPyun YongHyeon 
2360dbe28b3SPyun YongHyeon static const char *model_name[] = {
2370dbe28b3SPyun YongHyeon 	"Yukon XL",
2380dbe28b3SPyun YongHyeon         "Yukon EC Ultra",
239daf29227SPyun YongHyeon         "Yukon EX",
2400dbe28b3SPyun YongHyeon         "Yukon EC",
24161708f4cSPyun YongHyeon         "Yukon FE",
24276202a16SPyun YongHyeon         "Yukon FE+",
24376202a16SPyun YongHyeon         "Yukon Supreme",
244e19bd6eeSPyun YongHyeon         "Yukon Ultra 2",
245e19bd6eeSPyun YongHyeon         "Yukon Unknown",
246e19bd6eeSPyun YongHyeon         "Yukon Optima",
2470dbe28b3SPyun YongHyeon };
2480dbe28b3SPyun YongHyeon 
2490dbe28b3SPyun YongHyeon static int mskc_probe(device_t);
2500dbe28b3SPyun YongHyeon static int mskc_attach(device_t);
2510dbe28b3SPyun YongHyeon static int mskc_detach(device_t);
2526a087a87SPyun YongHyeon static int mskc_shutdown(device_t);
2530dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *);
2540dbe28b3SPyun YongHyeon static int mskc_suspend(device_t);
2550dbe28b3SPyun YongHyeon static int mskc_resume(device_t);
2560dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *);
2570dbe28b3SPyun YongHyeon 
2580dbe28b3SPyun YongHyeon static int msk_probe(device_t);
2590dbe28b3SPyun YongHyeon static int msk_attach(device_t);
2600dbe28b3SPyun YongHyeon static int msk_detach(device_t);
2610dbe28b3SPyun YongHyeon 
2620dbe28b3SPyun YongHyeon static void msk_tick(void *);
263c876b43fSPyun YongHyeon static void msk_intr(void *);
2640dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *);
2650dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *);
2660dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *);
2670dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *);
2680dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t);
2690dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *);
27083c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
27183c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *);
27283c04c93SPyun YongHyeon #endif
273388214e4SPyun YongHyeon static __inline void msk_rxcsum(struct msk_if_softc *, uint32_t, struct mbuf *);
274efb74172SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int);
275efb74172SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int);
2760dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int);
2770dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **);
2780dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *);
279c876b43fSPyun YongHyeon static void msk_start_locked(struct ifnet *);
2800dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t);
2810dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t);
2820dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *);
283efb74172SPyun YongHyeon static void msk_set_tx_stfwd(struct msk_if_softc *);
2840dbe28b3SPyun YongHyeon static void msk_init(void *);
2850dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *);
2860dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *);
2872271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *);
2880dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *);
2890dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *);
2900dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int);
2910dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int);
2920dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *);
2930dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *);
2940dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *);
29585b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *);
2960dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *);
29785b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *);
298388214e4SPyun YongHyeon static int msk_rx_fill(struct msk_if_softc *, int);
2990dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *);
3000dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *);
3010dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *);
3020dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int);
3030dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int);
3040dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int);
3050dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int);
3060dbe28b3SPyun YongHyeon 
3070dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int);
3080dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int);
3090dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int);
3100dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int);
3110dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t);
3120dbe28b3SPyun YongHyeon 
3136d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *);
3140dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *);
3150dbe28b3SPyun YongHyeon 
3163a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *);
3173a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *);
3183a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS);
3193a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS);
3203a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *);
3210dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
3220dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS);
3230dbe28b3SPyun YongHyeon 
3240dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = {
3250dbe28b3SPyun YongHyeon 	/* Device interface */
3260dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		mskc_probe),
3270dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	mskc_attach),
3280dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	mskc_detach),
3290dbe28b3SPyun YongHyeon 	DEVMETHOD(device_suspend,	mskc_suspend),
3300dbe28b3SPyun YongHyeon 	DEVMETHOD(device_resume,	mskc_resume),
3310dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	mskc_shutdown),
3320dbe28b3SPyun YongHyeon 
3330dbe28b3SPyun YongHyeon 	/* bus interface */
3340dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
3350dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
3360dbe28b3SPyun YongHyeon 
3370dbe28b3SPyun YongHyeon 	{ NULL, NULL }
3380dbe28b3SPyun YongHyeon };
3390dbe28b3SPyun YongHyeon 
3400dbe28b3SPyun YongHyeon static driver_t mskc_driver = {
3410dbe28b3SPyun YongHyeon 	"mskc",
3420dbe28b3SPyun YongHyeon 	mskc_methods,
3430dbe28b3SPyun YongHyeon 	sizeof(struct msk_softc)
3440dbe28b3SPyun YongHyeon };
3450dbe28b3SPyun YongHyeon 
3460dbe28b3SPyun YongHyeon static devclass_t mskc_devclass;
3470dbe28b3SPyun YongHyeon 
3480dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = {
3490dbe28b3SPyun YongHyeon 	/* Device interface */
3500dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		msk_probe),
3510dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	msk_attach),
3520dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	msk_detach),
3530dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
3540dbe28b3SPyun YongHyeon 
3550dbe28b3SPyun YongHyeon 	/* bus interface */
3560dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
3570dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
3580dbe28b3SPyun YongHyeon 
3590dbe28b3SPyun YongHyeon 	/* MII interface */
3600dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	msk_miibus_readreg),
3610dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	msk_miibus_writereg),
3620dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	msk_miibus_statchg),
3630dbe28b3SPyun YongHyeon 
3640dbe28b3SPyun YongHyeon 	{ NULL, NULL }
3650dbe28b3SPyun YongHyeon };
3660dbe28b3SPyun YongHyeon 
3670dbe28b3SPyun YongHyeon static driver_t msk_driver = {
3680dbe28b3SPyun YongHyeon 	"msk",
3690dbe28b3SPyun YongHyeon 	msk_methods,
3700dbe28b3SPyun YongHyeon 	sizeof(struct msk_if_softc)
3710dbe28b3SPyun YongHyeon };
3720dbe28b3SPyun YongHyeon 
3730dbe28b3SPyun YongHyeon static devclass_t msk_devclass;
3740dbe28b3SPyun YongHyeon 
3750dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0);
3760dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0);
3770dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0);
3780dbe28b3SPyun YongHyeon 
3790dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = {
3800dbe28b3SPyun YongHyeon 	{ SYS_RES_IOPORT,	PCIR_BAR(1),	RF_ACTIVE },
3810dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3820dbe28b3SPyun YongHyeon };
3830dbe28b3SPyun YongHyeon 
3840dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = {
3850dbe28b3SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
386298946a9SPyun YongHyeon 	{ -1,			0,		0 }
387298946a9SPyun YongHyeon };
388298946a9SPyun YongHyeon 
389298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = {
3900dbe28b3SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
3910dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3920dbe28b3SPyun YongHyeon };
3930dbe28b3SPyun YongHyeon 
394298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = {
395298946a9SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
3968463d7a0SPyun YongHyeon 	{ -1,			0,		0 }
3978463d7a0SPyun YongHyeon };
3988463d7a0SPyun YongHyeon 
3990dbe28b3SPyun YongHyeon static int
4000dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg)
4010dbe28b3SPyun YongHyeon {
4020dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4030dbe28b3SPyun YongHyeon 
4040dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4050dbe28b3SPyun YongHyeon 
4060dbe28b3SPyun YongHyeon 	return (msk_phy_readreg(sc_if, phy, reg));
4070dbe28b3SPyun YongHyeon }
4080dbe28b3SPyun YongHyeon 
4090dbe28b3SPyun YongHyeon static int
4100dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg)
4110dbe28b3SPyun YongHyeon {
4120dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4130dbe28b3SPyun YongHyeon 	int i, val;
4140dbe28b3SPyun YongHyeon 
4150dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4160dbe28b3SPyun YongHyeon 
4170dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
4180dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
4190dbe28b3SPyun YongHyeon 
4200dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4210dbe28b3SPyun YongHyeon 		DELAY(1);
4220dbe28b3SPyun YongHyeon 		val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL);
4230dbe28b3SPyun YongHyeon 		if ((val & GM_SMI_CT_RD_VAL) != 0) {
4240dbe28b3SPyun YongHyeon 			val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA);
4250dbe28b3SPyun YongHyeon 			break;
4260dbe28b3SPyun YongHyeon 		}
4270dbe28b3SPyun YongHyeon 	}
4280dbe28b3SPyun YongHyeon 
4290dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT) {
4300dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy failed to come ready\n");
4310dbe28b3SPyun YongHyeon 		val = 0;
4320dbe28b3SPyun YongHyeon 	}
4330dbe28b3SPyun YongHyeon 
4340dbe28b3SPyun YongHyeon 	return (val);
4350dbe28b3SPyun YongHyeon }
4360dbe28b3SPyun YongHyeon 
4370dbe28b3SPyun YongHyeon static int
4380dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val)
4390dbe28b3SPyun YongHyeon {
4400dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4410dbe28b3SPyun YongHyeon 
4420dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4430dbe28b3SPyun YongHyeon 
4440dbe28b3SPyun YongHyeon 	return (msk_phy_writereg(sc_if, phy, reg, val));
4450dbe28b3SPyun YongHyeon }
4460dbe28b3SPyun YongHyeon 
4470dbe28b3SPyun YongHyeon static int
4480dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val)
4490dbe28b3SPyun YongHyeon {
4500dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4510dbe28b3SPyun YongHyeon 	int i;
4520dbe28b3SPyun YongHyeon 
4530dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4540dbe28b3SPyun YongHyeon 
4550dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val);
4560dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
4570dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg));
4580dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4590dbe28b3SPyun YongHyeon 		DELAY(1);
4600dbe28b3SPyun YongHyeon 		if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) &
4610dbe28b3SPyun YongHyeon 		    GM_SMI_CT_BUSY) == 0)
4620dbe28b3SPyun YongHyeon 			break;
4630dbe28b3SPyun YongHyeon 	}
4640dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
4650dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy write timeout\n");
4660dbe28b3SPyun YongHyeon 
4670dbe28b3SPyun YongHyeon 	return (0);
4680dbe28b3SPyun YongHyeon }
4690dbe28b3SPyun YongHyeon 
4700dbe28b3SPyun YongHyeon static void
4710dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev)
4720dbe28b3SPyun YongHyeon {
4730dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4740dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4750dbe28b3SPyun YongHyeon 	struct mii_data *mii;
4760dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
477bf59599fSPyun YongHyeon 	uint32_t gmac;
4780dbe28b3SPyun YongHyeon 
47919585f45SPyun YongHyeon 	sc_if = device_get_softc(dev);
4800dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4810dbe28b3SPyun YongHyeon 
4824b76fe63SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
4830dbe28b3SPyun YongHyeon 
4840dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
4850dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
48619585f45SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
48719585f45SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
4880dbe28b3SPyun YongHyeon 		return;
4890dbe28b3SPyun YongHyeon 
490ab7df1e4SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_LINK;
4916c4d62e1SPyun YongHyeon 	if ((mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) ==
4926c4d62e1SPyun YongHyeon 	    (IFM_AVALID | IFM_ACTIVE)) {
4936c4d62e1SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
4946c4d62e1SPyun YongHyeon 		case IFM_10_T:
4956c4d62e1SPyun YongHyeon 		case IFM_100_TX:
4966c4d62e1SPyun YongHyeon 			sc_if->msk_flags |= MSK_FLAG_LINK;
4976c4d62e1SPyun YongHyeon 			break;
4986c4d62e1SPyun YongHyeon 		case IFM_1000_T:
4996c4d62e1SPyun YongHyeon 		case IFM_1000_SX:
5006c4d62e1SPyun YongHyeon 		case IFM_1000_LX:
5016c4d62e1SPyun YongHyeon 		case IFM_1000_CX:
5026c4d62e1SPyun YongHyeon 			if ((sc_if->msk_flags & MSK_FLAG_FASTETHER) == 0)
5036c4d62e1SPyun YongHyeon 				sc_if->msk_flags |= MSK_FLAG_LINK;
5046c4d62e1SPyun YongHyeon 			break;
5056c4d62e1SPyun YongHyeon 		default:
5066c4d62e1SPyun YongHyeon 			break;
5076c4d62e1SPyun YongHyeon 		}
5086c4d62e1SPyun YongHyeon 	}
5090dbe28b3SPyun YongHyeon 
510ab7df1e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) {
5110dbe28b3SPyun YongHyeon 		/* Enable Tx FIFO Underrun. */
5120dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK),
5130dbe28b3SPyun YongHyeon 		    GM_IS_TX_FF_UR | GM_IS_RX_FF_OR);
514bf59599fSPyun YongHyeon 		/*
515bf59599fSPyun YongHyeon 		 * Because mii(4) notify msk(4) that it detected link status
516bf59599fSPyun YongHyeon 		 * change, there is no need to enable automatic
517bf59599fSPyun YongHyeon 		 * speed/flow-control/duplex updates.
518bf59599fSPyun YongHyeon 		 */
519bf59599fSPyun YongHyeon 		gmac = GM_GPCR_AU_ALL_DIS;
5200dbe28b3SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
5210dbe28b3SPyun YongHyeon 		case IFM_1000_SX:
5220dbe28b3SPyun YongHyeon 		case IFM_1000_T:
5230dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_1000;
5240dbe28b3SPyun YongHyeon 			break;
5250dbe28b3SPyun YongHyeon 		case IFM_100_TX:
5260dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_100;
5270dbe28b3SPyun YongHyeon 			break;
5280dbe28b3SPyun YongHyeon 		case IFM_10_T:
5290dbe28b3SPyun YongHyeon 			break;
5300dbe28b3SPyun YongHyeon 		}
5310dbe28b3SPyun YongHyeon 
532efd4fc3fSMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
533efd4fc3fSMarius Strobl 		    IFM_ETH_RXPAUSE) == 0)
534bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_RX_DIS;
535efd4fc3fSMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
536efd4fc3fSMarius Strobl 		     IFM_ETH_TXPAUSE) == 0)
537bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_TX_DIS;
53842f3ea9fSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0)
53942f3ea9fSPyun YongHyeon 			gmac |= GM_GPCR_DUP_FULL;
54042f3ea9fSPyun YongHyeon 		else
54142f3ea9fSPyun YongHyeon 			gmac |= GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS;
5420dbe28b3SPyun YongHyeon 		gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
5430dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5440dbe28b3SPyun YongHyeon 		/* Read again to ensure writing. */
5450dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
54642f3ea9fSPyun YongHyeon 		gmac = GMC_PAUSE_OFF;
54742f3ea9fSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
548efd4fc3fSMarius Strobl 			if ((IFM_OPTIONS(mii->mii_media_active) &
549efd4fc3fSMarius Strobl 			    IFM_ETH_RXPAUSE) != 0)
5500dbe28b3SPyun YongHyeon 				gmac = GMC_PAUSE_ON;
55142f3ea9fSPyun YongHyeon 		}
5520dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac);
5530dbe28b3SPyun YongHyeon 
5540dbe28b3SPyun YongHyeon 		/* Enable PHY interrupt for FIFO underrun/overflow. */
5550dbe28b3SPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV,
5560dbe28b3SPyun YongHyeon 		    PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR);
5570dbe28b3SPyun YongHyeon 	} else {
5580dbe28b3SPyun YongHyeon 		/*
5590dbe28b3SPyun YongHyeon 		 * Link state changed to down.
5600dbe28b3SPyun YongHyeon 		 * Disable PHY interrupts.
5610dbe28b3SPyun YongHyeon 		 */
562431e606dSPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
5630dbe28b3SPyun YongHyeon 		/* Disable Rx/Tx MAC. */
564bf59599fSPyun YongHyeon 		gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5656c4d62e1SPyun YongHyeon 		if ((GM_GPCR_RX_ENA | GM_GPCR_TX_ENA) != 0) {
5660dbe28b3SPyun YongHyeon 			gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
5670dbe28b3SPyun YongHyeon 			GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5680dbe28b3SPyun YongHyeon 			/* Read again to ensure writing. */
5690dbe28b3SPyun YongHyeon 			GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5700dbe28b3SPyun YongHyeon 		}
5710dbe28b3SPyun YongHyeon 	}
5726c4d62e1SPyun YongHyeon }
5730dbe28b3SPyun YongHyeon 
5740dbe28b3SPyun YongHyeon static void
5756d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if)
5760dbe28b3SPyun YongHyeon {
5770dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
5780dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
5790dbe28b3SPyun YongHyeon 	struct ifmultiaddr *ifma;
5800dbe28b3SPyun YongHyeon 	uint32_t mchash[2];
5810dbe28b3SPyun YongHyeon 	uint32_t crc;
5820dbe28b3SPyun YongHyeon 	uint16_t mode;
5830dbe28b3SPyun YongHyeon 
5840dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
5850dbe28b3SPyun YongHyeon 
5860dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
5870dbe28b3SPyun YongHyeon 
5880dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
5890dbe28b3SPyun YongHyeon 
5900dbe28b3SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
5910dbe28b3SPyun YongHyeon 	mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL);
5920dbe28b3SPyun YongHyeon 	if ((ifp->if_flags & IFF_PROMISC) != 0)
5930dbe28b3SPyun YongHyeon 		mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
5940dbe28b3SPyun YongHyeon 	else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
5956d6588a1SPyun YongHyeon 		mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
5960dbe28b3SPyun YongHyeon 		mchash[0] = 0xffff;
5970dbe28b3SPyun YongHyeon 		mchash[1] = 0xffff;
5980dbe28b3SPyun YongHyeon 	} else {
5996d6588a1SPyun YongHyeon 		mode |= GM_RXCR_UCF_ENA;
600eb956cd0SRobert Watson 		if_maddr_rlock(ifp);
6010dbe28b3SPyun YongHyeon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
6020dbe28b3SPyun YongHyeon 			if (ifma->ifma_addr->sa_family != AF_LINK)
6030dbe28b3SPyun YongHyeon 				continue;
6040dbe28b3SPyun YongHyeon 			crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6050dbe28b3SPyun YongHyeon 			    ifma->ifma_addr), ETHER_ADDR_LEN);
6060dbe28b3SPyun YongHyeon 			/* Just want the 6 least significant bits. */
6070dbe28b3SPyun YongHyeon 			crc &= 0x3f;
6080dbe28b3SPyun YongHyeon 			/* Set the corresponding bit in the hash table. */
6090dbe28b3SPyun YongHyeon 			mchash[crc >> 5] |= 1 << (crc & 0x1f);
6100dbe28b3SPyun YongHyeon 		}
611eb956cd0SRobert Watson 		if_maddr_runlock(ifp);
6126d6588a1SPyun YongHyeon 		if (mchash[0] != 0 || mchash[1] != 0)
6130dbe28b3SPyun YongHyeon 			mode |= GM_RXCR_MCF_ENA;
6140dbe28b3SPyun YongHyeon 	}
6150dbe28b3SPyun YongHyeon 
6160dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1,
6170dbe28b3SPyun YongHyeon 	    mchash[0] & 0xffff);
6180dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2,
6190dbe28b3SPyun YongHyeon 	    (mchash[0] >> 16) & 0xffff);
6200dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3,
6210dbe28b3SPyun YongHyeon 	    mchash[1] & 0xffff);
6220dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4,
6230dbe28b3SPyun YongHyeon 	    (mchash[1] >> 16) & 0xffff);
6240dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode);
6250dbe28b3SPyun YongHyeon }
6260dbe28b3SPyun YongHyeon 
6270dbe28b3SPyun YongHyeon static void
6280dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp)
6290dbe28b3SPyun YongHyeon {
6300dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
6310dbe28b3SPyun YongHyeon 
6320dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
6330dbe28b3SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
6340dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6350dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_ON);
6360dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6370dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_ON);
6380dbe28b3SPyun YongHyeon 	} else {
6390dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6400dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_OFF);
6410dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6420dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_OFF);
6430dbe28b3SPyun YongHyeon 	}
6440dbe28b3SPyun YongHyeon }
6450dbe28b3SPyun YongHyeon 
6460dbe28b3SPyun YongHyeon static int
647388214e4SPyun YongHyeon msk_rx_fill(struct msk_if_softc *sc_if, int jumbo)
648388214e4SPyun YongHyeon {
649388214e4SPyun YongHyeon 	uint16_t idx;
650388214e4SPyun YongHyeon 	int i;
651388214e4SPyun YongHyeon 
652388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
653388214e4SPyun YongHyeon 	    (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) {
654388214e4SPyun YongHyeon 		/* Wait until controller executes OP_TCPSTART command. */
655388214e4SPyun YongHyeon 		for (i = 10; i > 0; i--) {
656388214e4SPyun YongHyeon 			DELAY(10);
657388214e4SPyun YongHyeon 			idx = CSR_READ_2(sc_if->msk_softc,
658388214e4SPyun YongHyeon 			    Y2_PREF_Q_ADDR(sc_if->msk_rxq,
659388214e4SPyun YongHyeon 			    PREF_UNIT_GET_IDX_REG));
660388214e4SPyun YongHyeon 			if (idx != 0)
661388214e4SPyun YongHyeon 				break;
662388214e4SPyun YongHyeon 		}
663388214e4SPyun YongHyeon 		if (i == 0) {
664388214e4SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
665388214e4SPyun YongHyeon 			    "prefetch unit stuck?\n");
666388214e4SPyun YongHyeon 			return (ETIMEDOUT);
667388214e4SPyun YongHyeon 		}
668388214e4SPyun YongHyeon 		/*
669388214e4SPyun YongHyeon 		 * Fill consumed LE with free buffer. This can be done
670388214e4SPyun YongHyeon 		 * in Rx handler but we don't want to add special code
671388214e4SPyun YongHyeon 		 * in fast handler.
672388214e4SPyun YongHyeon 		 */
673388214e4SPyun YongHyeon 		if (jumbo > 0) {
674388214e4SPyun YongHyeon 			if (msk_jumbo_newbuf(sc_if, 0) != 0)
675388214e4SPyun YongHyeon 				return (ENOBUFS);
676388214e4SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
677388214e4SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
678388214e4SPyun YongHyeon 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
679388214e4SPyun YongHyeon 		} else {
680388214e4SPyun YongHyeon 			if (msk_newbuf(sc_if, 0) != 0)
681388214e4SPyun YongHyeon 				return (ENOBUFS);
682388214e4SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag,
683388214e4SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map,
684388214e4SPyun YongHyeon 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
685388214e4SPyun YongHyeon 		}
686388214e4SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_prod = 0;
687388214e4SPyun YongHyeon 		CSR_WRITE_2(sc_if->msk_softc,
688388214e4SPyun YongHyeon 		    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
689388214e4SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_prod);
690388214e4SPyun YongHyeon 	}
691388214e4SPyun YongHyeon 	return (0);
692388214e4SPyun YongHyeon }
693388214e4SPyun YongHyeon 
694388214e4SPyun YongHyeon static int
6950dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if)
6960dbe28b3SPyun YongHyeon {
6970dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
6980dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
6990dbe28b3SPyun YongHyeon 	int i, prod;
7000dbe28b3SPyun YongHyeon 
7010dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
7020dbe28b3SPyun YongHyeon 
7030dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
7040dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
7050dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
7060dbe28b3SPyun YongHyeon 
7070dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
7080dbe28b3SPyun YongHyeon 	bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
7090dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_rx_prod;
710388214e4SPyun YongHyeon 	i = 0;
711388214e4SPyun YongHyeon 	/* Have controller know how to compute Rx checksum. */
712388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
713388214e4SPyun YongHyeon 	    (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) {
714388214e4SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[prod];
715388214e4SPyun YongHyeon 		rxd->rx_m = NULL;
716388214e4SPyun YongHyeon 		rxd->rx_le = &rd->msk_rx_ring[prod];
717388214e4SPyun YongHyeon 		rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 |
718388214e4SPyun YongHyeon 		    ETHER_HDR_LEN);
719388214e4SPyun YongHyeon 		rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER);
720388214e4SPyun YongHyeon 		MSK_INC(prod, MSK_RX_RING_CNT);
721388214e4SPyun YongHyeon 		MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT);
722388214e4SPyun YongHyeon 		i++;
723388214e4SPyun YongHyeon 	}
724388214e4SPyun YongHyeon 	for (; i < MSK_RX_RING_CNT; i++) {
7250dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[prod];
7260dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
7270dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_rx_ring[prod];
7280dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, prod) != 0)
7290dbe28b3SPyun YongHyeon 			return (ENOBUFS);
7300dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_RX_RING_CNT);
7310dbe28b3SPyun YongHyeon 	}
7320dbe28b3SPyun YongHyeon 
7330dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag,
7340dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map,
7350dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7360dbe28b3SPyun YongHyeon 
7370dbe28b3SPyun YongHyeon 	/* Update prefetch unit. */
7380dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = MSK_RX_RING_CNT - 1;
7390dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
7400dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
7410dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_prod);
742388214e4SPyun YongHyeon 	if (msk_rx_fill(sc_if, 0) != 0)
743388214e4SPyun YongHyeon 		return (ENOBUFS);
7440dbe28b3SPyun YongHyeon 	return (0);
7450dbe28b3SPyun YongHyeon }
7460dbe28b3SPyun YongHyeon 
7470dbe28b3SPyun YongHyeon static int
7480dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if)
7490dbe28b3SPyun YongHyeon {
7500dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
7510dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7520dbe28b3SPyun YongHyeon 	int i, prod;
7530dbe28b3SPyun YongHyeon 
7540dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
7550dbe28b3SPyun YongHyeon 
7560dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
7570dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
7580dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
7590dbe28b3SPyun YongHyeon 
7600dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
7610dbe28b3SPyun YongHyeon 	bzero(rd->msk_jumbo_rx_ring,
7620dbe28b3SPyun YongHyeon 	    sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT);
7630dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_rx_prod;
764388214e4SPyun YongHyeon 	i = 0;
765388214e4SPyun YongHyeon 	/* Have controller know how to compute Rx checksum. */
766388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
767388214e4SPyun YongHyeon 	    (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) {
768388214e4SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod];
769388214e4SPyun YongHyeon 		rxd->rx_m = NULL;
770388214e4SPyun YongHyeon 		rxd->rx_le = &rd->msk_jumbo_rx_ring[prod];
771388214e4SPyun YongHyeon 		rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 |
772388214e4SPyun YongHyeon 		    ETHER_HDR_LEN);
773388214e4SPyun YongHyeon 		rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER);
774388214e4SPyun YongHyeon 		MSK_INC(prod, MSK_JUMBO_RX_RING_CNT);
775388214e4SPyun YongHyeon 		MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT);
776388214e4SPyun YongHyeon 		i++;
777388214e4SPyun YongHyeon 	}
778388214e4SPyun YongHyeon 	for (; i < MSK_JUMBO_RX_RING_CNT; i++) {
7790dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod];
7800dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
7810dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_jumbo_rx_ring[prod];
7820dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, prod) != 0)
7830dbe28b3SPyun YongHyeon 			return (ENOBUFS);
7840dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_JUMBO_RX_RING_CNT);
7850dbe28b3SPyun YongHyeon 	}
7860dbe28b3SPyun YongHyeon 
7870dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
7880dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
7890dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7900dbe28b3SPyun YongHyeon 
7910dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = MSK_JUMBO_RX_RING_CNT - 1;
7920dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
7930dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
7940dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_prod);
795388214e4SPyun YongHyeon 	if (msk_rx_fill(sc_if, 1) != 0)
796388214e4SPyun YongHyeon 		return (ENOBUFS);
7970dbe28b3SPyun YongHyeon 	return (0);
7980dbe28b3SPyun YongHyeon }
7990dbe28b3SPyun YongHyeon 
8000dbe28b3SPyun YongHyeon static void
8010dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if)
8020dbe28b3SPyun YongHyeon {
8030dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
8040dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
8050dbe28b3SPyun YongHyeon 	int i;
8060dbe28b3SPyun YongHyeon 
8070dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tso_mtu = 0;
8081b7757c0SPyun YongHyeon 	sc_if->msk_cdata.msk_last_csum = 0;
8090dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = 0;
8100dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cons = 0;
8110dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt = 0;
8120dbe28b3SPyun YongHyeon 
8130dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
8140dbe28b3SPyun YongHyeon 	bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
8150dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
8160dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
8170dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
8180dbe28b3SPyun YongHyeon 		txd->tx_le = &rd->msk_tx_ring[i];
8190dbe28b3SPyun YongHyeon 	}
8200dbe28b3SPyun YongHyeon 
8210dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
8220dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
8230dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
8240dbe28b3SPyun YongHyeon }
8250dbe28b3SPyun YongHyeon 
8260dbe28b3SPyun YongHyeon static __inline void
8270dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx)
8280dbe28b3SPyun YongHyeon {
8290dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8300dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8310dbe28b3SPyun YongHyeon 	struct mbuf *m;
8320dbe28b3SPyun YongHyeon 
8330dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
8340dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
8350dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8360dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
8370dbe28b3SPyun YongHyeon }
8380dbe28b3SPyun YongHyeon 
8390dbe28b3SPyun YongHyeon static __inline void
8400dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int	idx)
8410dbe28b3SPyun YongHyeon {
8420dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8430dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8440dbe28b3SPyun YongHyeon 	struct mbuf *m;
8450dbe28b3SPyun YongHyeon 
8460dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
8470dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
8480dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8490dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
8500dbe28b3SPyun YongHyeon }
8510dbe28b3SPyun YongHyeon 
8520dbe28b3SPyun YongHyeon static int
8530dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx)
8540dbe28b3SPyun YongHyeon {
8550dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8560dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8570dbe28b3SPyun YongHyeon 	struct mbuf *m;
8580dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
8590dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
8600dbe28b3SPyun YongHyeon 	int nsegs;
8610dbe28b3SPyun YongHyeon 
8620dbe28b3SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
8630dbe28b3SPyun YongHyeon 	if (m == NULL)
8640dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8650dbe28b3SPyun YongHyeon 
8660dbe28b3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
86783c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
8680dbe28b3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
86983c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
87083c04c93SPyun YongHyeon 	else
87183c04c93SPyun YongHyeon 		m_adj(m, MSK_RX_BUF_ALIGN);
87283c04c93SPyun YongHyeon #endif
8730dbe28b3SPyun YongHyeon 
8740dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag,
8750dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs,
8760dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
8770dbe28b3SPyun YongHyeon 		m_freem(m);
8780dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8790dbe28b3SPyun YongHyeon 	}
8800dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
8810dbe28b3SPyun YongHyeon 
8820dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
8830dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
8840dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
8850dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
8860dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap);
8870dbe28b3SPyun YongHyeon 	}
8880dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
8890dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap;
8900dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_sparemap = map;
8910dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
8920dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
8930dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
8940dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8950dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
8960dbe28b3SPyun YongHyeon 	rx_le->msk_control =
8970dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
8980dbe28b3SPyun YongHyeon 
8990dbe28b3SPyun YongHyeon 	return (0);
9000dbe28b3SPyun YongHyeon }
9010dbe28b3SPyun YongHyeon 
9020dbe28b3SPyun YongHyeon static int
9030dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx)
9040dbe28b3SPyun YongHyeon {
9050dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
9060dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
9070dbe28b3SPyun YongHyeon 	struct mbuf *m;
9080dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
9090dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
9100dbe28b3SPyun YongHyeon 	int nsegs;
9110dbe28b3SPyun YongHyeon 
91285b340cbSPyun YongHyeon 	m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
9130dbe28b3SPyun YongHyeon 	if (m == NULL)
9140dbe28b3SPyun YongHyeon 		return (ENOBUFS);
9150dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_EXT) == 0) {
9160dbe28b3SPyun YongHyeon 		m_freem(m);
9170dbe28b3SPyun YongHyeon 		return (ENOBUFS);
9180dbe28b3SPyun YongHyeon 	}
91985b340cbSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
92083c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
9210dbe28b3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
92283c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
92383c04c93SPyun YongHyeon 	else
92483c04c93SPyun YongHyeon 		m_adj(m, MSK_RX_BUF_ALIGN);
92583c04c93SPyun YongHyeon #endif
9260dbe28b3SPyun YongHyeon 
9270dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag,
9280dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs,
9290dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
9300dbe28b3SPyun YongHyeon 		m_freem(m);
9310dbe28b3SPyun YongHyeon 		return (ENOBUFS);
9320dbe28b3SPyun YongHyeon 	}
9330dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
9340dbe28b3SPyun YongHyeon 
9350dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
9360dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
9370dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
9380dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
9390dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
9400dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap);
9410dbe28b3SPyun YongHyeon 	}
9420dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
9430dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap;
9440dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_jumbo_rx_sparemap = map;
9450dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap,
9460dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
9470dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
9480dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
9490dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
9500dbe28b3SPyun YongHyeon 	rx_le->msk_control =
9510dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
9520dbe28b3SPyun YongHyeon 
9530dbe28b3SPyun YongHyeon 	return (0);
9540dbe28b3SPyun YongHyeon }
9550dbe28b3SPyun YongHyeon 
9560dbe28b3SPyun YongHyeon /*
9570dbe28b3SPyun YongHyeon  * Set media options.
9580dbe28b3SPyun YongHyeon  */
9590dbe28b3SPyun YongHyeon static int
9600dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp)
9610dbe28b3SPyun YongHyeon {
9620dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
9630dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
964325c534eSPyun YongHyeon 	int error;
9650dbe28b3SPyun YongHyeon 
9660dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
9670dbe28b3SPyun YongHyeon 
9680dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
9690dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
970325c534eSPyun YongHyeon 	error = mii_mediachg(mii);
9710dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
9720dbe28b3SPyun YongHyeon 
973325c534eSPyun YongHyeon 	return (error);
9740dbe28b3SPyun YongHyeon }
9750dbe28b3SPyun YongHyeon 
9760dbe28b3SPyun YongHyeon /*
9770dbe28b3SPyun YongHyeon  * Report current media status.
9780dbe28b3SPyun YongHyeon  */
9790dbe28b3SPyun YongHyeon static void
9800dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
9810dbe28b3SPyun YongHyeon {
9820dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
9830dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
9840dbe28b3SPyun YongHyeon 
9850dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
9860dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
9876f5a0d1fSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
9886f5a0d1fSPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9896f5a0d1fSPyun YongHyeon 		return;
9906f5a0d1fSPyun YongHyeon 	}
9910dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
9920dbe28b3SPyun YongHyeon 
9930dbe28b3SPyun YongHyeon 	mii_pollstat(mii);
9940dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
9950dbe28b3SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
9960dbe28b3SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
9970dbe28b3SPyun YongHyeon }
9980dbe28b3SPyun YongHyeon 
9990dbe28b3SPyun YongHyeon static int
10000dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
10010dbe28b3SPyun YongHyeon {
10020dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
10030dbe28b3SPyun YongHyeon 	struct ifreq *ifr;
10040dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
1005388214e4SPyun YongHyeon 	int error, mask, reinit;
10060dbe28b3SPyun YongHyeon 
10070dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
10080dbe28b3SPyun YongHyeon 	ifr = (struct ifreq *)data;
10090dbe28b3SPyun YongHyeon 	error = 0;
10100dbe28b3SPyun YongHyeon 
10110dbe28b3SPyun YongHyeon 	switch(command) {
10120dbe28b3SPyun YongHyeon 	case SIOCSIFMTU:
1013e2b16603SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
101485b340cbSPyun YongHyeon 		if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN)
10150dbe28b3SPyun YongHyeon 			error = EINVAL;
101685b340cbSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
1017e2b16603SPyun YongHyeon  			if (ifr->ifr_mtu > ETHERMTU) {
1018e2b16603SPyun YongHyeon 				if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) {
10190dbe28b3SPyun YongHyeon 					error = EINVAL;
10200dbe28b3SPyun YongHyeon 					MSK_IF_UNLOCK(sc_if);
1021e2b16603SPyun YongHyeon 					break;
1022e2b16603SPyun YongHyeon 				}
1023e2b16603SPyun YongHyeon 				if ((sc_if->msk_flags &
1024e2b16603SPyun YongHyeon 				    MSK_FLAG_JUMBO_NOCSUM) != 0) {
1025e2b16603SPyun YongHyeon 					ifp->if_hwassist &=
1026e2b16603SPyun YongHyeon 					    ~(MSK_CSUM_FEATURES | CSUM_TSO);
1027e2b16603SPyun YongHyeon 					ifp->if_capenable &=
1028e2b16603SPyun YongHyeon 					    ~(IFCAP_TSO4 | IFCAP_TXCSUM);
1029e2b16603SPyun YongHyeon 					VLAN_CAPABILITIES(ifp);
103085b340cbSPyun YongHyeon 				}
103185b340cbSPyun YongHyeon 			}
1032e2b16603SPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
1033e2b16603SPyun YongHyeon 			msk_init_locked(sc_if);
1034e2b16603SPyun YongHyeon 		}
1035e2b16603SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
10360dbe28b3SPyun YongHyeon 		break;
10370dbe28b3SPyun YongHyeon 	case SIOCSIFFLAGS:
10380dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
10390dbe28b3SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
1040b7e1e144SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
1041b7e1e144SPyun YongHyeon 			    ((ifp->if_flags ^ sc_if->msk_if_flags) &
1042b7e1e144SPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
10436d6588a1SPyun YongHyeon 				msk_rxfilter(sc_if);
1044b7e1e144SPyun YongHyeon 			else if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0)
10450dbe28b3SPyun YongHyeon 				msk_init_locked(sc_if);
1046b7e1e144SPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
10470dbe28b3SPyun YongHyeon 			msk_stop(sc_if);
10480dbe28b3SPyun YongHyeon 		sc_if->msk_if_flags = ifp->if_flags;
10490dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
10500dbe28b3SPyun YongHyeon 		break;
10510dbe28b3SPyun YongHyeon 	case SIOCADDMULTI:
10520dbe28b3SPyun YongHyeon 	case SIOCDELMULTI:
10530dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
10540dbe28b3SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
10556d6588a1SPyun YongHyeon 			msk_rxfilter(sc_if);
10560dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
10570dbe28b3SPyun YongHyeon 		break;
10580dbe28b3SPyun YongHyeon 	case SIOCGIFMEDIA:
10590dbe28b3SPyun YongHyeon 	case SIOCSIFMEDIA:
10600dbe28b3SPyun YongHyeon 		mii = device_get_softc(sc_if->msk_miibus);
10610dbe28b3SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
10620dbe28b3SPyun YongHyeon 		break;
10630dbe28b3SPyun YongHyeon 	case SIOCSIFCAP:
1064388214e4SPyun YongHyeon 		reinit = 0;
10650dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
10660dbe28b3SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
106798e02aebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
106898e02aebSPyun YongHyeon 		    (IFCAP_TXCSUM & ifp->if_capabilities) != 0) {
10690dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
107098e02aebSPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capenable) != 0)
10710dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= MSK_CSUM_FEATURES;
10720dbe28b3SPyun YongHyeon 			else
10730dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~MSK_CSUM_FEATURES;
10740dbe28b3SPyun YongHyeon 		}
1075efb74172SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
1076388214e4SPyun YongHyeon 		    (IFCAP_RXCSUM & ifp->if_capabilities) != 0) {
1077efb74172SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
1078388214e4SPyun YongHyeon 			if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0)
1079388214e4SPyun YongHyeon 				reinit = 1;
1080388214e4SPyun YongHyeon 		}
1081efb74172SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
1082efb74172SPyun YongHyeon 		    (IFCAP_VLAN_HWCSUM & ifp->if_capabilities) != 0)
1083efb74172SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
108498e02aebSPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
108598e02aebSPyun YongHyeon 		    (IFCAP_TSO4 & ifp->if_capabilities) != 0) {
10860dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
108798e02aebSPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
10880dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
10890dbe28b3SPyun YongHyeon 			else
10900dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
10910dbe28b3SPyun YongHyeon 		}
10924858893bSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
10934858893bSPyun YongHyeon 		    (IFCAP_VLAN_HWTSO & ifp->if_capabilities) != 0)
10944858893bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
10954858893bSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
10964858893bSPyun YongHyeon 		    (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) {
10974858893bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
10984858893bSPyun YongHyeon 			if ((IFCAP_VLAN_HWTAGGING & ifp->if_capenable) == 0)
10993edfecaaSPyun YongHyeon 				ifp->if_capenable &=
11003edfecaaSPyun YongHyeon 				    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
11014858893bSPyun YongHyeon 			msk_setvlan(sc_if, ifp);
11024858893bSPyun YongHyeon 		}
110385b340cbSPyun YongHyeon 		if (ifp->if_mtu > ETHERMTU &&
1104e2b16603SPyun YongHyeon 		    (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) {
1105a109c74fSPyun YongHyeon 			ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO);
1106a109c74fSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM);
1107a109c74fSPyun YongHyeon 		}
11080dbe28b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
1109388214e4SPyun YongHyeon 		if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1110388214e4SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1111388214e4SPyun YongHyeon 			msk_init_locked(sc_if);
1112388214e4SPyun YongHyeon 		}
11130dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
11140dbe28b3SPyun YongHyeon 		break;
11150dbe28b3SPyun YongHyeon 	default:
11160dbe28b3SPyun YongHyeon 		error = ether_ioctl(ifp, command, data);
11170dbe28b3SPyun YongHyeon 		break;
11180dbe28b3SPyun YongHyeon 	}
11190dbe28b3SPyun YongHyeon 
11200dbe28b3SPyun YongHyeon 	return (error);
11210dbe28b3SPyun YongHyeon }
11220dbe28b3SPyun YongHyeon 
11230dbe28b3SPyun YongHyeon static int
11240dbe28b3SPyun YongHyeon mskc_probe(device_t dev)
11250dbe28b3SPyun YongHyeon {
11260dbe28b3SPyun YongHyeon 	struct msk_product *mp;
11270dbe28b3SPyun YongHyeon 	uint16_t vendor, devid;
11280dbe28b3SPyun YongHyeon 	int i;
11290dbe28b3SPyun YongHyeon 
11300dbe28b3SPyun YongHyeon 	vendor = pci_get_vendor(dev);
11310dbe28b3SPyun YongHyeon 	devid = pci_get_device(dev);
11320dbe28b3SPyun YongHyeon 	mp = msk_products;
11330dbe28b3SPyun YongHyeon 	for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]);
11340dbe28b3SPyun YongHyeon 	    i++, mp++) {
11350dbe28b3SPyun YongHyeon 		if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) {
11360dbe28b3SPyun YongHyeon 			device_set_desc(dev, mp->msk_name);
11370dbe28b3SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
11380dbe28b3SPyun YongHyeon 		}
11390dbe28b3SPyun YongHyeon 	}
11400dbe28b3SPyun YongHyeon 
11410dbe28b3SPyun YongHyeon 	return (ENXIO);
11420dbe28b3SPyun YongHyeon }
11430dbe28b3SPyun YongHyeon 
11440dbe28b3SPyun YongHyeon static int
11450dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc)
11460dbe28b3SPyun YongHyeon {
1147e4a5f4e0SPyun YongHyeon 	int next;
11480dbe28b3SPyun YongHyeon 	int i;
11490dbe28b3SPyun YongHyeon 
11500dbe28b3SPyun YongHyeon 	/* Get adapter SRAM size. */
115183c04c93SPyun YongHyeon 	sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4;
11520dbe28b3SPyun YongHyeon 	if (bootverbose)
11530dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
11540dbe28b3SPyun YongHyeon 		    "RAM buffer size : %dKB\n", sc->msk_ramsize);
115583c04c93SPyun YongHyeon 	if (sc->msk_ramsize == 0)
115683c04c93SPyun YongHyeon 		return (0);
115783c04c93SPyun YongHyeon 
115883c04c93SPyun YongHyeon 	sc->msk_pflags |= MSK_FLAG_RAMBUF;
11590dbe28b3SPyun YongHyeon 	/*
1160e4a5f4e0SPyun YongHyeon 	 * Give receiver 2/3 of memory and round down to the multiple
1161b1ce21c6SRebecca Cran 	 * of 1024. Tx/Rx RAM buffer size of Yukon II should be multiple
1162e4a5f4e0SPyun YongHyeon 	 * of 1024.
11630dbe28b3SPyun YongHyeon 	 */
1164e4a5f4e0SPyun YongHyeon 	sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024);
1165e4a5f4e0SPyun YongHyeon 	sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize;
11660dbe28b3SPyun YongHyeon 	for (i = 0, next = 0; i < sc->msk_num_port; i++) {
11670dbe28b3SPyun YongHyeon 		sc->msk_rxqstart[i] = next;
1168e4a5f4e0SPyun YongHyeon 		sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1;
11690dbe28b3SPyun YongHyeon 		next = sc->msk_rxqend[i] + 1;
11700dbe28b3SPyun YongHyeon 		sc->msk_txqstart[i] = next;
1171e4a5f4e0SPyun YongHyeon 		sc->msk_txqend[i] = next + sc->msk_txqsize - 1;
11720dbe28b3SPyun YongHyeon 		next = sc->msk_txqend[i] + 1;
11730dbe28b3SPyun YongHyeon 		if (bootverbose) {
11740dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
11750dbe28b3SPyun YongHyeon 			    "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i,
1176e4a5f4e0SPyun YongHyeon 			    sc->msk_rxqsize / 1024, sc->msk_rxqstart[i],
11770dbe28b3SPyun YongHyeon 			    sc->msk_rxqend[i]);
11780dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
11790dbe28b3SPyun YongHyeon 			    "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i,
1180e4a5f4e0SPyun YongHyeon 			    sc->msk_txqsize / 1024, sc->msk_txqstart[i],
11810dbe28b3SPyun YongHyeon 			    sc->msk_txqend[i]);
11820dbe28b3SPyun YongHyeon 		}
11830dbe28b3SPyun YongHyeon 	}
11840dbe28b3SPyun YongHyeon 
11850dbe28b3SPyun YongHyeon 	return (0);
11860dbe28b3SPyun YongHyeon }
11870dbe28b3SPyun YongHyeon 
11880dbe28b3SPyun YongHyeon static void
11890dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode)
11900dbe28b3SPyun YongHyeon {
1191846e6d79SPyun YongHyeon 	uint32_t our, val;
11920dbe28b3SPyun YongHyeon 	int i;
11930dbe28b3SPyun YongHyeon 
11940dbe28b3SPyun YongHyeon 	switch (mode) {
11950dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERUP:
11960dbe28b3SPyun YongHyeon 		/* Switch power to VCC (WA for VAUX problem). */
11970dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
11980dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
11990dbe28b3SPyun YongHyeon 		/* Disable Core Clock Division, set Clock Select to 0. */
12000dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
12010dbe28b3SPyun YongHyeon 
12020dbe28b3SPyun YongHyeon 		val = 0;
12030dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
12040dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
12050dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
12060dbe28b3SPyun YongHyeon 			val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
12070dbe28b3SPyun YongHyeon 			      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
12080dbe28b3SPyun YongHyeon 			      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
12090dbe28b3SPyun YongHyeon 		}
12100dbe28b3SPyun YongHyeon 		/*
12110dbe28b3SPyun YongHyeon 		 * Enable PCI & Core Clock, enable clock gating for both Links.
12120dbe28b3SPyun YongHyeon 		 */
12130dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
12140dbe28b3SPyun YongHyeon 
1215b45923a6SPyun YongHyeon 		val = CSR_PCI_READ_4(sc, PCI_OUR_REG_1);
12160dbe28b3SPyun YongHyeon 		val &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
1217daf29227SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL) {
1218846e6d79SPyun YongHyeon 			if (sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
12190dbe28b3SPyun YongHyeon 				/* Deassert Low Power for 1st PHY. */
12200dbe28b3SPyun YongHyeon 				val |= PCI_Y2_PHY1_COMA;
12210dbe28b3SPyun YongHyeon 				if (sc->msk_num_port > 1)
12220dbe28b3SPyun YongHyeon 					val |= PCI_Y2_PHY2_COMA;
1223846e6d79SPyun YongHyeon 			}
1224daf29227SPyun YongHyeon 		}
1225daf29227SPyun YongHyeon 		/* Release PHY from PowerDown/COMA mode. */
1226b45923a6SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, val);
1227daf29227SPyun YongHyeon 		switch (sc->msk_hw_id) {
1228846e6d79SPyun YongHyeon 		case CHIP_ID_YUKON_EC_U:
1229daf29227SPyun YongHyeon 		case CHIP_ID_YUKON_EX:
123061708f4cSPyun YongHyeon 		case CHIP_ID_YUKON_FE_P:
123176202a16SPyun YongHyeon 		case CHIP_ID_YUKON_UL_2:
1232e19bd6eeSPyun YongHyeon 		case CHIP_ID_YUKON_OPT:
1233846e6d79SPyun YongHyeon 			CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_OFF);
12340dbe28b3SPyun YongHyeon 
12350dbe28b3SPyun YongHyeon 			/* Enable all clocks. */
1236b45923a6SPyun YongHyeon 			CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0);
1237b45923a6SPyun YongHyeon 			our = CSR_PCI_READ_4(sc, PCI_OUR_REG_4);
12380dbe28b3SPyun YongHyeon 			our &= (PCI_FORCE_ASPM_REQUEST|PCI_ASPM_GPHY_LINK_DOWN|
12390dbe28b3SPyun YongHyeon 			    PCI_ASPM_INT_FIFO_EMPTY|PCI_ASPM_CLKRUN_REQUEST);
12400dbe28b3SPyun YongHyeon 			/* Set all bits to 0 except bits 15..12. */
1241b45923a6SPyun YongHyeon 			CSR_PCI_WRITE_4(sc, PCI_OUR_REG_4, our);
1242b45923a6SPyun YongHyeon 			our = CSR_PCI_READ_4(sc, PCI_OUR_REG_5);
1243daf29227SPyun YongHyeon 			our &= PCI_CTL_TIM_VMAIN_AV_MSK;
1244b45923a6SPyun YongHyeon 			CSR_PCI_WRITE_4(sc, PCI_OUR_REG_5, our);
1245b45923a6SPyun YongHyeon 			CSR_PCI_WRITE_4(sc, PCI_CFG_REG_1, 0);
1246daf29227SPyun YongHyeon 			/*
1247daf29227SPyun YongHyeon 			 * Disable status race, workaround for
1248daf29227SPyun YongHyeon 			 * Yukon EC Ultra & Yukon EX.
1249daf29227SPyun YongHyeon 			 */
1250daf29227SPyun YongHyeon 			val = CSR_READ_4(sc, B2_GP_IO);
1251daf29227SPyun YongHyeon 			val |= GLB_GPIO_STAT_RACE_DIS;
1252daf29227SPyun YongHyeon 			CSR_WRITE_4(sc, B2_GP_IO, val);
1253daf29227SPyun YongHyeon 			CSR_READ_4(sc, B2_GP_IO);
1254846e6d79SPyun YongHyeon 			break;
1255846e6d79SPyun YongHyeon 		default:
1256846e6d79SPyun YongHyeon 			break;
12570dbe28b3SPyun YongHyeon 		}
12580dbe28b3SPyun YongHyeon 		for (i = 0; i < sc->msk_num_port; i++) {
12590dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
12600dbe28b3SPyun YongHyeon 			    GMLC_RST_SET);
12610dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
12620dbe28b3SPyun YongHyeon 			    GMLC_RST_CLR);
12630dbe28b3SPyun YongHyeon 		}
12640dbe28b3SPyun YongHyeon 		break;
12650dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERDOWN:
1266b45923a6SPyun YongHyeon 		val = CSR_PCI_READ_4(sc, PCI_OUR_REG_1);
12670dbe28b3SPyun YongHyeon 		val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD;
12680dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
12690dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
12700dbe28b3SPyun YongHyeon 			val &= ~PCI_Y2_PHY1_COMA;
12710dbe28b3SPyun YongHyeon 			if (sc->msk_num_port > 1)
12720dbe28b3SPyun YongHyeon 				val &= ~PCI_Y2_PHY2_COMA;
12730dbe28b3SPyun YongHyeon 		}
1274b45923a6SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, val);
12750dbe28b3SPyun YongHyeon 
12760dbe28b3SPyun YongHyeon 		val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
12770dbe28b3SPyun YongHyeon 		      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
12780dbe28b3SPyun YongHyeon 		      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
12790dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
12800dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
12810dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
12820dbe28b3SPyun YongHyeon 			val = 0;
12830dbe28b3SPyun YongHyeon 		}
12840dbe28b3SPyun YongHyeon 		/*
12850dbe28b3SPyun YongHyeon 		 * Disable PCI & Core Clock, disable clock gating for
12860dbe28b3SPyun YongHyeon 		 * both Links.
12870dbe28b3SPyun YongHyeon 		 */
12880dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
12890dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
12900dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
12910dbe28b3SPyun YongHyeon 		break;
12920dbe28b3SPyun YongHyeon 	default:
12930dbe28b3SPyun YongHyeon 		break;
12940dbe28b3SPyun YongHyeon 	}
12950dbe28b3SPyun YongHyeon }
12960dbe28b3SPyun YongHyeon 
12970dbe28b3SPyun YongHyeon static void
12980dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc)
12990dbe28b3SPyun YongHyeon {
13000dbe28b3SPyun YongHyeon 	bus_addr_t addr;
13010dbe28b3SPyun YongHyeon 	uint16_t status;
13020dbe28b3SPyun YongHyeon 	uint32_t val;
1303*d91192e3SPyun YongHyeon 	int i, initram;
13040dbe28b3SPyun YongHyeon 
13050dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
13060dbe28b3SPyun YongHyeon 
13070dbe28b3SPyun YongHyeon 	/* Disable ASF. */
1308daf29227SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EX) {
1309daf29227SPyun YongHyeon 		status = CSR_READ_2(sc, B28_Y2_ASF_HCU_CCSR);
1310daf29227SPyun YongHyeon 		/* Clear AHB bridge & microcontroller reset. */
1311daf29227SPyun YongHyeon 		status &= ~(Y2_ASF_HCU_CCSR_AHB_RST |
1312daf29227SPyun YongHyeon 		    Y2_ASF_HCU_CCSR_CPU_RST_MODE);
1313daf29227SPyun YongHyeon 		/* Clear ASF microcontroller state. */
1314daf29227SPyun YongHyeon 		status &= ~ Y2_ASF_HCU_CCSR_UC_STATE_MSK;
1315daf29227SPyun YongHyeon 		CSR_WRITE_2(sc, B28_Y2_ASF_HCU_CCSR, status);
1316daf29227SPyun YongHyeon 	} else
1317daf29227SPyun YongHyeon 		CSR_WRITE_1(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
13180dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE);
1319daf29227SPyun YongHyeon 
13200dbe28b3SPyun YongHyeon 	/*
13210dbe28b3SPyun YongHyeon 	 * Since we disabled ASF, S/W reset is required for Power Management.
13220dbe28b3SPyun YongHyeon 	 */
13230dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
13240dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
13250dbe28b3SPyun YongHyeon 
13260dbe28b3SPyun YongHyeon 	/* Clear all error bits in the PCI status register. */
13270dbe28b3SPyun YongHyeon 	status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
13280dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
13290dbe28b3SPyun YongHyeon 
13300dbe28b3SPyun YongHyeon 	pci_write_config(sc->msk_dev, PCIR_STATUS, status |
13310dbe28b3SPyun YongHyeon 	    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
1332d1a02e09SJohn Baldwin 	    PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2);
13330dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR);
13340dbe28b3SPyun YongHyeon 
13350dbe28b3SPyun YongHyeon 	switch (sc->msk_bustype) {
13360dbe28b3SPyun YongHyeon 	case MSK_PEX_BUS:
13370dbe28b3SPyun YongHyeon 		/* Clear all PEX errors. */
13380dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
13390dbe28b3SPyun YongHyeon 		val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
13400dbe28b3SPyun YongHyeon 		if ((val & PEX_RX_OV) != 0) {
13410dbe28b3SPyun YongHyeon 			sc->msk_intrmask &= ~Y2_IS_HW_ERR;
13420dbe28b3SPyun YongHyeon 			sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
13430dbe28b3SPyun YongHyeon 		}
13440dbe28b3SPyun YongHyeon 		break;
13450dbe28b3SPyun YongHyeon 	case MSK_PCI_BUS:
13460dbe28b3SPyun YongHyeon 	case MSK_PCIX_BUS:
13470dbe28b3SPyun YongHyeon 		/* Set Cache Line Size to 2(8bytes) if configured to 0. */
13480dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1);
13490dbe28b3SPyun YongHyeon 		if (val == 0)
13500dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1);
13510dbe28b3SPyun YongHyeon 		if (sc->msk_bustype == MSK_PCIX_BUS) {
13520dbe28b3SPyun YongHyeon 			/* Set Cache Line Size opt. */
13530dbe28b3SPyun YongHyeon 			val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
13540dbe28b3SPyun YongHyeon 			val |= PCI_CLS_OPT;
13550dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
13560dbe28b3SPyun YongHyeon 		}
13570dbe28b3SPyun YongHyeon 		break;
13580dbe28b3SPyun YongHyeon 	}
13590dbe28b3SPyun YongHyeon 	/* Set PHY power state. */
13600dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERUP);
13610dbe28b3SPyun YongHyeon 
13620dbe28b3SPyun YongHyeon 	/* Reset GPHY/GMAC Control */
13630dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
13640dbe28b3SPyun YongHyeon 		/* GPHY Control reset. */
136510e71e22SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET);
136610e71e22SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR);
13670dbe28b3SPyun YongHyeon 		/* GMAC Control reset. */
13680dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET);
13690dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR);
13700dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF);
1371daf29227SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_EX)
1372daf29227SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL),
1373daf29227SPyun YongHyeon 			    GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON |
1374daf29227SPyun YongHyeon 			    GMC_BYP_RETR_ON);
13750dbe28b3SPyun YongHyeon 	}
1376e19bd6eeSPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_OPT && sc->msk_hw_rev == 0) {
1377e19bd6eeSPyun YongHyeon 		/* Disable PCIe PHY powerdown(reg 0x80, bit7). */
1378e19bd6eeSPyun YongHyeon 		CSR_WRITE_4(sc, Y2_PEX_PHY_DATA, (0x0080 << 16) | 0x0080);
1379e19bd6eeSPyun YongHyeon 	}
13800dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
13810dbe28b3SPyun YongHyeon 
13820dbe28b3SPyun YongHyeon 	/* LED On. */
13830dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON);
13840dbe28b3SPyun YongHyeon 
13850dbe28b3SPyun YongHyeon 	/* Clear TWSI IRQ. */
13860dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ);
13870dbe28b3SPyun YongHyeon 
13880dbe28b3SPyun YongHyeon 	/* Turn off hardware timer. */
13890dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP);
13900dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ);
13910dbe28b3SPyun YongHyeon 
13920dbe28b3SPyun YongHyeon 	/* Turn off descriptor polling. */
13930dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP);
13940dbe28b3SPyun YongHyeon 
13950dbe28b3SPyun YongHyeon 	/* Turn off time stamps. */
13960dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP);
13970dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
13980dbe28b3SPyun YongHyeon 
1399*d91192e3SPyun YongHyeon 	initram = 0;
1400*d91192e3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_XL ||
1401*d91192e3SPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_EC ||
1402*d91192e3SPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_FE)
1403*d91192e3SPyun YongHyeon 		initram++;
1404*d91192e3SPyun YongHyeon 
14050dbe28b3SPyun YongHyeon 	/* Configure timeout values. */
1406*d91192e3SPyun YongHyeon 	for (i = 0; initram > 0 && i < sc->msk_num_port; i++) {
14070dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET);
14080dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
14090dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1),
14100dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14110dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1),
14120dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14130dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1),
14140dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14150dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1),
14160dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14170dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1),
14180dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14190dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1),
14200dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14210dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2),
14220dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14230dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2),
14240dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14250dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2),
14260dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14270dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2),
14280dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14290dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2),
14300dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14310dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2),
14320dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14330dbe28b3SPyun YongHyeon 	}
14340dbe28b3SPyun YongHyeon 
14350dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
14360dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
14370dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
14380dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
14390dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
14400dbe28b3SPyun YongHyeon 
14410dbe28b3SPyun YongHyeon         /*
14420dbe28b3SPyun YongHyeon          * On dual port PCI-X card, there is an problem where status
14430dbe28b3SPyun YongHyeon          * can be received out of order due to split transactions.
14440dbe28b3SPyun YongHyeon          */
14457420e9dcSPyun YongHyeon 	if (sc->msk_pcixcap != 0 && sc->msk_num_port > 1) {
14460dbe28b3SPyun YongHyeon 		uint16_t pcix_cmd;
14470dbe28b3SPyun YongHyeon 
14487420e9dcSPyun YongHyeon 		pcix_cmd = pci_read_config(sc->msk_dev,
14497420e9dcSPyun YongHyeon 		    sc->msk_pcixcap + PCIXR_COMMAND, 2);
14500dbe28b3SPyun YongHyeon 		/* Clear Max Outstanding Split Transactions. */
14517420e9dcSPyun YongHyeon 		pcix_cmd &= ~PCIXM_COMMAND_MAX_SPLITS;
14520dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
14537420e9dcSPyun YongHyeon 		pci_write_config(sc->msk_dev,
14547420e9dcSPyun YongHyeon 		    sc->msk_pcixcap + PCIXR_COMMAND, pcix_cmd, 2);
14550dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
14560dbe28b3SPyun YongHyeon         }
14577420e9dcSPyun YongHyeon 	if (sc->msk_expcap != 0) {
14587420e9dcSPyun YongHyeon 		/* Change Max. Read Request Size to 2048 bytes. */
14597420e9dcSPyun YongHyeon 		if (pci_get_max_read_req(sc->msk_dev) == 512)
14607420e9dcSPyun YongHyeon 			pci_set_max_read_req(sc->msk_dev, 2048);
14610dbe28b3SPyun YongHyeon 	}
14620dbe28b3SPyun YongHyeon 
14630dbe28b3SPyun YongHyeon 	/* Clear status list. */
14640dbe28b3SPyun YongHyeon 	bzero(sc->msk_stat_ring,
14650dbe28b3SPyun YongHyeon 	    sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT);
14660dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = 0;
14670dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
14680dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
14690dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET);
14700dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR);
14710dbe28b3SPyun YongHyeon 	/* Set the status list base address. */
14720dbe28b3SPyun YongHyeon 	addr = sc->msk_stat_ring_paddr;
14730dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr));
14740dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr));
14750dbe28b3SPyun YongHyeon 	/* Set the status list last index. */
14760dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, STAT_LAST_IDX, MSK_STAT_RING_CNT - 1);
1477cfd540e7SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EC &&
1478cfd540e7SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_EC_A1) {
14790dbe28b3SPyun YongHyeon 		/* WA for dev. #4.3 */
14800dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK);
14810dbe28b3SPyun YongHyeon 		/* WA for dev. #4.18 */
14820dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21);
14830dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07);
14840dbe28b3SPyun YongHyeon 	} else {
14850dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a);
14860dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10);
1487cfd540e7SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
1488cfd540e7SPyun YongHyeon 		    sc->msk_hw_rev == CHIP_REV_YU_XL_A0)
1489cfd540e7SPyun YongHyeon 			CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04);
1490cfd540e7SPyun YongHyeon 		else
1491cfd540e7SPyun YongHyeon 			CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10);
14920dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190);
14930dbe28b3SPyun YongHyeon 	}
14940dbe28b3SPyun YongHyeon 	/*
14950dbe28b3SPyun YongHyeon 	 * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI.
14960dbe28b3SPyun YongHyeon 	 */
14970dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000));
14980dbe28b3SPyun YongHyeon 
14990dbe28b3SPyun YongHyeon 	/* Enable status unit. */
15000dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON);
15010dbe28b3SPyun YongHyeon 
15020dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START);
15030dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START);
15040dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START);
15050dbe28b3SPyun YongHyeon }
15060dbe28b3SPyun YongHyeon 
15070dbe28b3SPyun YongHyeon static int
15080dbe28b3SPyun YongHyeon msk_probe(device_t dev)
15090dbe28b3SPyun YongHyeon {
15100dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
15110dbe28b3SPyun YongHyeon 	char desc[100];
15120dbe28b3SPyun YongHyeon 
15130dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
15140dbe28b3SPyun YongHyeon 	/*
15150dbe28b3SPyun YongHyeon 	 * Not much to do here. We always know there will be
15160dbe28b3SPyun YongHyeon 	 * at least one GMAC present, and if there are two,
15170dbe28b3SPyun YongHyeon 	 * mskc_attach() will create a second device instance
15180dbe28b3SPyun YongHyeon 	 * for us.
15190dbe28b3SPyun YongHyeon 	 */
15200dbe28b3SPyun YongHyeon 	snprintf(desc, sizeof(desc),
15210dbe28b3SPyun YongHyeon 	    "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x",
15220dbe28b3SPyun YongHyeon 	    model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id,
15230dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev);
15240dbe28b3SPyun YongHyeon 	device_set_desc_copy(dev, desc);
15250dbe28b3SPyun YongHyeon 
15260dbe28b3SPyun YongHyeon 	return (BUS_PROBE_DEFAULT);
15270dbe28b3SPyun YongHyeon }
15280dbe28b3SPyun YongHyeon 
15290dbe28b3SPyun YongHyeon static int
15300dbe28b3SPyun YongHyeon msk_attach(device_t dev)
15310dbe28b3SPyun YongHyeon {
15320dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
15330dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
15340dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
1535fcb62a8bSPyun YongHyeon 	struct msk_mii_data *mmd;
15360dbe28b3SPyun YongHyeon 	int i, port, error;
15370dbe28b3SPyun YongHyeon 	uint8_t eaddr[6];
15380dbe28b3SPyun YongHyeon 
15390dbe28b3SPyun YongHyeon 	if (dev == NULL)
15400dbe28b3SPyun YongHyeon 		return (EINVAL);
15410dbe28b3SPyun YongHyeon 
15420dbe28b3SPyun YongHyeon 	error = 0;
15430dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
15440dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
1545fcb62a8bSPyun YongHyeon 	mmd = device_get_ivars(dev);
1546fcb62a8bSPyun YongHyeon 	port = mmd->port;
15470dbe28b3SPyun YongHyeon 
15480dbe28b3SPyun YongHyeon 	sc_if->msk_if_dev = dev;
15490dbe28b3SPyun YongHyeon 	sc_if->msk_port = port;
15500dbe28b3SPyun YongHyeon 	sc_if->msk_softc = sc;
155183c04c93SPyun YongHyeon 	sc_if->msk_flags = sc->msk_pflags;
15520dbe28b3SPyun YongHyeon 	sc->msk_if[port] = sc_if;
15530dbe28b3SPyun YongHyeon 	/* Setup Tx/Rx queue register offsets. */
15540dbe28b3SPyun YongHyeon 	if (port == MSK_PORT_A) {
15550dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA1;
15560dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS1;
15570dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R1;
15580dbe28b3SPyun YongHyeon 	} else {
15590dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA2;
15600dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS2;
15610dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R2;
15620dbe28b3SPyun YongHyeon 	}
15630dbe28b3SPyun YongHyeon 
15640dbe28b3SPyun YongHyeon 	callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0);
15653a91ee71SPyun YongHyeon 	msk_sysctl_node(sc_if);
15660dbe28b3SPyun YongHyeon 
15670dbe28b3SPyun YongHyeon 	if ((error = msk_txrx_dma_alloc(sc_if) != 0))
15680dbe28b3SPyun YongHyeon 		goto fail;
156985b340cbSPyun YongHyeon 	msk_rx_dma_jalloc(sc_if);
15700dbe28b3SPyun YongHyeon 
15710dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER);
15720dbe28b3SPyun YongHyeon 	if (ifp == NULL) {
15730dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "can not if_alloc()\n");
15740dbe28b3SPyun YongHyeon 		error = ENOSPC;
15750dbe28b3SPyun YongHyeon 		goto fail;
15760dbe28b3SPyun YongHyeon 	}
15770dbe28b3SPyun YongHyeon 	ifp->if_softc = sc_if;
15780dbe28b3SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
15790dbe28b3SPyun YongHyeon 	ifp->if_mtu = ETHERMTU;
15800dbe28b3SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1581a109c74fSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4;
1582efb74172SPyun YongHyeon 	/*
1583388214e4SPyun YongHyeon 	 * Enable Rx checksum offloading if controller supports
1584388214e4SPyun YongHyeon 	 * new descriptor formant and controller is not Yukon XL.
1585efb74172SPyun YongHyeon 	 */
1586388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
1587388214e4SPyun YongHyeon 	    sc->msk_hw_id != CHIP_ID_YUKON_XL)
1588388214e4SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_RXCSUM;
1589efb74172SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 &&
1590efb74172SPyun YongHyeon 	    (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0)
1591efb74172SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_RXCSUM;
1592a109c74fSPyun YongHyeon 	ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO;
15930dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
15940dbe28b3SPyun YongHyeon 	ifp->if_ioctl = msk_ioctl;
15950dbe28b3SPyun YongHyeon 	ifp->if_start = msk_start;
15960dbe28b3SPyun YongHyeon 	ifp->if_init = msk_init;
15970dbe28b3SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
15980dbe28b3SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1;
15990dbe28b3SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
16000dbe28b3SPyun YongHyeon 	/*
16010dbe28b3SPyun YongHyeon 	 * Get station address for this interface. Note that
16020dbe28b3SPyun YongHyeon 	 * dual port cards actually come with three station
16030dbe28b3SPyun YongHyeon 	 * addresses: one for each port, plus an extra. The
16040dbe28b3SPyun YongHyeon 	 * extra one is used by the SysKonnect driver software
16050dbe28b3SPyun YongHyeon 	 * as a 'virtual' station address for when both ports
16060dbe28b3SPyun YongHyeon 	 * are operating in failover mode. Currently we don't
16070dbe28b3SPyun YongHyeon 	 * use this extra address.
16080dbe28b3SPyun YongHyeon 	 */
16090dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
16100dbe28b3SPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++)
16110dbe28b3SPyun YongHyeon 		eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i);
16120dbe28b3SPyun YongHyeon 
16130dbe28b3SPyun YongHyeon 	/*
16140dbe28b3SPyun YongHyeon 	 * Call MI attach routine.  Can't hold locks when calling into ether_*.
16150dbe28b3SPyun YongHyeon 	 */
16160dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
16170dbe28b3SPyun YongHyeon 	ether_ifattach(ifp, eaddr);
16180dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
16190dbe28b3SPyun YongHyeon 
1620224003b7SPyun YongHyeon 	/* VLAN capability setup */
1621224003b7SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
1622224003b7SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_NOHWVLAN) == 0) {
162306ff0944SPyun YongHyeon 		/*
162406ff0944SPyun YongHyeon 		 * Due to Tx checksum offload hardware bugs, msk(4) manually
162506ff0944SPyun YongHyeon 		 * computes checksum for short frames. For VLAN tagged frames
162606ff0944SPyun YongHyeon 		 * this workaround does not work so disable checksum offload
162706ff0944SPyun YongHyeon 		 * for VLAN interface.
162806ff0944SPyun YongHyeon 		 */
16294858893bSPyun YongHyeon         	ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWTSO;
1630efb74172SPyun YongHyeon 		/*
1631b1ce21c6SRebecca Cran 		 * Enable Rx checksum offloading for VLAN tagged frames
1632efb74172SPyun YongHyeon 		 * if controller support new descriptor format.
1633efb74172SPyun YongHyeon 		 */
1634efb74172SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 &&
1635efb74172SPyun YongHyeon 		    (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0)
1636efb74172SPyun YongHyeon 			ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
1637224003b7SPyun YongHyeon 	}
16380dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
16390dbe28b3SPyun YongHyeon 
16400dbe28b3SPyun YongHyeon 	/*
16410dbe28b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
16420dbe28b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
16430dbe28b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
16440dbe28b3SPyun YongHyeon 	 */
16450dbe28b3SPyun YongHyeon         ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
16460dbe28b3SPyun YongHyeon 
16470dbe28b3SPyun YongHyeon 	/*
16480dbe28b3SPyun YongHyeon 	 * Do miibus setup.
16490dbe28b3SPyun YongHyeon 	 */
16500dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
16518e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc_if->msk_miibus, ifp, msk_mediachange,
16528e5d93dbSMarius Strobl 	    msk_mediastatus, BMSR_DEFCAPMASK, PHY_ADDR_MARV, MII_OFFSET_ANY,
16538e5d93dbSMarius Strobl 	    mmd->mii_flags);
16540dbe28b3SPyun YongHyeon 	if (error != 0) {
16558e5d93dbSMarius Strobl 		device_printf(sc_if->msk_if_dev, "attaching PHYs failed\n");
16560dbe28b3SPyun YongHyeon 		ether_ifdetach(ifp);
16570dbe28b3SPyun YongHyeon 		error = ENXIO;
16580dbe28b3SPyun YongHyeon 		goto fail;
16590dbe28b3SPyun YongHyeon 	}
16600dbe28b3SPyun YongHyeon 
16610dbe28b3SPyun YongHyeon fail:
16620dbe28b3SPyun YongHyeon 	if (error != 0) {
16630dbe28b3SPyun YongHyeon 		/* Access should be ok even though lock has been dropped */
16640dbe28b3SPyun YongHyeon 		sc->msk_if[port] = NULL;
16650dbe28b3SPyun YongHyeon 		msk_detach(dev);
16660dbe28b3SPyun YongHyeon 	}
16670dbe28b3SPyun YongHyeon 
16680dbe28b3SPyun YongHyeon 	return (error);
16690dbe28b3SPyun YongHyeon }
16700dbe28b3SPyun YongHyeon 
16710dbe28b3SPyun YongHyeon /*
16720dbe28b3SPyun YongHyeon  * Attach the interface. Allocate softc structures, do ifmedia
16730dbe28b3SPyun YongHyeon  * setup and ethernet/BPF attach.
16740dbe28b3SPyun YongHyeon  */
16750dbe28b3SPyun YongHyeon static int
16760dbe28b3SPyun YongHyeon mskc_attach(device_t dev)
16770dbe28b3SPyun YongHyeon {
16780dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
1679fcb62a8bSPyun YongHyeon 	struct msk_mii_data *mmd;
1680fcb62a8bSPyun YongHyeon 	int error, msic, msir, reg;
16810dbe28b3SPyun YongHyeon 
16820dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
16830dbe28b3SPyun YongHyeon 	sc->msk_dev = dev;
16840dbe28b3SPyun YongHyeon 	mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
16850dbe28b3SPyun YongHyeon 	    MTX_DEF);
16860dbe28b3SPyun YongHyeon 
16870dbe28b3SPyun YongHyeon 	/*
16880dbe28b3SPyun YongHyeon 	 * Map control/status registers.
16890dbe28b3SPyun YongHyeon 	 */
16900dbe28b3SPyun YongHyeon 	pci_enable_busmaster(dev);
16910dbe28b3SPyun YongHyeon 
1692298946a9SPyun YongHyeon 	/* Allocate I/O resource */
16930dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE
16940dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_io;
16950dbe28b3SPyun YongHyeon #else
16960dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_mem;
16970dbe28b3SPyun YongHyeon #endif
1698a485f97aSPyun YongHyeon 	sc->msk_irq_spec = msk_irq_spec_legacy;
16990dbe28b3SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
17000dbe28b3SPyun YongHyeon 	if (error) {
17010dbe28b3SPyun YongHyeon 		if (sc->msk_res_spec == msk_res_spec_mem)
17020dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_io;
17030dbe28b3SPyun YongHyeon 		else
17040dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_mem;
17050dbe28b3SPyun YongHyeon 		error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
17060dbe28b3SPyun YongHyeon 		if (error) {
17070dbe28b3SPyun YongHyeon 			device_printf(dev, "couldn't allocate %s resources\n",
17080dbe28b3SPyun YongHyeon 			    sc->msk_res_spec == msk_res_spec_mem ? "memory" :
17090dbe28b3SPyun YongHyeon 			    "I/O");
17100dbe28b3SPyun YongHyeon 			mtx_destroy(&sc->msk_mtx);
17110dbe28b3SPyun YongHyeon 			return (ENXIO);
17120dbe28b3SPyun YongHyeon 		}
17130dbe28b3SPyun YongHyeon 	}
17140dbe28b3SPyun YongHyeon 
17150dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
17160dbe28b3SPyun YongHyeon 	sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID);
17170dbe28b3SPyun YongHyeon 	sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f;
17180dbe28b3SPyun YongHyeon 	/* Bail out if chip is not recognized. */
17190dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id < CHIP_ID_YUKON_XL ||
1720e19bd6eeSPyun YongHyeon 	    sc->msk_hw_id > CHIP_ID_YUKON_OPT ||
1721e19bd6eeSPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_SUPR ||
1722e19bd6eeSPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_UNKNOWN) {
17230dbe28b3SPyun YongHyeon 		device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n",
17240dbe28b3SPyun YongHyeon 		    sc->msk_hw_id, sc->msk_hw_rev);
1725ad6d01d1SPyun YongHyeon 		mtx_destroy(&sc->msk_mtx);
1726ad6d01d1SPyun YongHyeon 		return (ENXIO);
17270dbe28b3SPyun YongHyeon 	}
17280dbe28b3SPyun YongHyeon 
17290dbe28b3SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
17300dbe28b3SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
17310dbe28b3SPyun YongHyeon 	    OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW,
17320dbe28b3SPyun YongHyeon 	    &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I",
17330dbe28b3SPyun YongHyeon 	    "max number of Rx events to process");
17340dbe28b3SPyun YongHyeon 
17350dbe28b3SPyun YongHyeon 	sc->msk_process_limit = MSK_PROC_DEFAULT;
17360dbe28b3SPyun YongHyeon 	error = resource_int_value(device_get_name(dev), device_get_unit(dev),
17370dbe28b3SPyun YongHyeon 	    "process_limit", &sc->msk_process_limit);
17380dbe28b3SPyun YongHyeon 	if (error == 0) {
17390dbe28b3SPyun YongHyeon 		if (sc->msk_process_limit < MSK_PROC_MIN ||
17400dbe28b3SPyun YongHyeon 		    sc->msk_process_limit > MSK_PROC_MAX) {
17410dbe28b3SPyun YongHyeon 			device_printf(dev, "process_limit value out of range; "
17420dbe28b3SPyun YongHyeon 			    "using default: %d\n", MSK_PROC_DEFAULT);
17430dbe28b3SPyun YongHyeon 			sc->msk_process_limit = MSK_PROC_DEFAULT;
17440dbe28b3SPyun YongHyeon 		}
17450dbe28b3SPyun YongHyeon 	}
17460dbe28b3SPyun YongHyeon 
1747cf570c1fSPyun YongHyeon 	sc->msk_int_holdoff = MSK_INT_HOLDOFF_DEFAULT;
1748cf570c1fSPyun YongHyeon 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
1749cf570c1fSPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO,
1750cf570c1fSPyun YongHyeon 	    "int_holdoff", CTLFLAG_RW, &sc->msk_int_holdoff, 0,
1751cf570c1fSPyun YongHyeon 	    "Maximum number of time to delay interrupts");
1752cf570c1fSPyun YongHyeon 	resource_int_value(device_get_name(dev), device_get_unit(dev),
1753cf570c1fSPyun YongHyeon 	    "int_holdoff", &sc->msk_int_holdoff);
1754cf570c1fSPyun YongHyeon 
17550dbe28b3SPyun YongHyeon 	/* Soft reset. */
17560dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
17570dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
17580dbe28b3SPyun YongHyeon 	sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP);
17590dbe28b3SPyun YongHyeon 	/* Check number of MACs. */
17600dbe28b3SPyun YongHyeon 	sc->msk_num_port = 1;
17610dbe28b3SPyun YongHyeon 	if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) ==
17620dbe28b3SPyun YongHyeon 	    CFG_DUAL_MAC_MSK) {
17630dbe28b3SPyun YongHyeon 		if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
17640dbe28b3SPyun YongHyeon 			sc->msk_num_port++;
17650dbe28b3SPyun YongHyeon 	}
17660dbe28b3SPyun YongHyeon 
17670dbe28b3SPyun YongHyeon 	/* Check bus type. */
17683b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->msk_dev, PCIY_EXPRESS, &reg) == 0) {
17690dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PEX_BUS;
17707420e9dcSPyun YongHyeon 		sc->msk_expcap = reg;
17713b0a4aefSJohn Baldwin 	} else if (pci_find_cap(sc->msk_dev, PCIY_PCIX, &reg) == 0) {
17720dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCIX_BUS;
17737420e9dcSPyun YongHyeon 		sc->msk_pcixcap = reg;
17747420e9dcSPyun YongHyeon 	} else
17750dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCI_BUS;
17760dbe28b3SPyun YongHyeon 
17770dbe28b3SPyun YongHyeon 	switch (sc->msk_hw_id) {
17780dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC:
1779a91981e4SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1780e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO;
1781e2b16603SPyun YongHyeon 		break;
17820dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC_U:
1783a91981e4SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1784e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM;
17850dbe28b3SPyun YongHyeon 		break;
1786daf29227SPyun YongHyeon 	case CHIP_ID_YUKON_EX:
1787a91981e4SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1788ebb25bfaSPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 |
1789ebb25bfaSPyun YongHyeon 		    MSK_FLAG_AUTOTX_CSUM;
1790ebb25bfaSPyun YongHyeon 		/*
1791ebb25bfaSPyun YongHyeon 		 * Yukon Extreme seems to have silicon bug for
1792ebb25bfaSPyun YongHyeon 		 * automatic Tx checksum calculation capability.
1793ebb25bfaSPyun YongHyeon 		 */
1794ebb25bfaSPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0)
1795ebb25bfaSPyun YongHyeon 			sc->msk_pflags &= ~MSK_FLAG_AUTOTX_CSUM;
1796ebb25bfaSPyun YongHyeon 		/*
1797ebb25bfaSPyun YongHyeon 		 * Yukon Extreme A0 could not use store-and-forward
1798ebb25bfaSPyun YongHyeon 		 * for jumbo frames, so disable Tx checksum
1799ebb25bfaSPyun YongHyeon 		 * offloading for jumbo frames.
1800ebb25bfaSPyun YongHyeon 		 */
1801ebb25bfaSPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0)
1802ebb25bfaSPyun YongHyeon 			sc->msk_pflags |= MSK_FLAG_JUMBO_NOCSUM;
1803daf29227SPyun YongHyeon 		break;
18040dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_FE:
1805a91981e4SPyun YongHyeon 		sc->msk_clock = 100;	/* 100 MHz */
1806e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_FASTETHER;
18070dbe28b3SPyun YongHyeon 		break;
180861708f4cSPyun YongHyeon 	case CHIP_ID_YUKON_FE_P:
1809a91981e4SPyun YongHyeon 		sc->msk_clock = 50;	/* 50 MHz */
1810ebb25bfaSPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_FASTETHER | MSK_FLAG_DESCV2 |
1811ebb25bfaSPyun YongHyeon 		    MSK_FLAG_AUTOTX_CSUM;
1812224003b7SPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) {
1813224003b7SPyun YongHyeon 			/*
1814224003b7SPyun YongHyeon 			 * XXX
1815224003b7SPyun YongHyeon 			 * FE+ A0 has status LE writeback bug so msk(4)
1816224003b7SPyun YongHyeon 			 * does not rely on status word of received frame
1817224003b7SPyun YongHyeon 			 * in msk_rxeof() which in turn disables all
1818224003b7SPyun YongHyeon 			 * hardware assistance bits reported by the status
1819b1ce21c6SRebecca Cran 			 * word as well as validity of the received frame.
1820224003b7SPyun YongHyeon 			 * Just pass received frames to upper stack with
1821224003b7SPyun YongHyeon 			 * minimal test and let upper stack handle them.
1822224003b7SPyun YongHyeon 			 */
1823efb74172SPyun YongHyeon 			sc->msk_pflags |= MSK_FLAG_NOHWVLAN |
1824efb74172SPyun YongHyeon 			    MSK_FLAG_NORXCHK | MSK_FLAG_NORX_CSUM;
1825224003b7SPyun YongHyeon 		}
182661708f4cSPyun YongHyeon 		break;
18270dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_XL:
1828a91981e4SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 MHz */
1829e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO;
18300dbe28b3SPyun YongHyeon 		break;
183176202a16SPyun YongHyeon 	case CHIP_ID_YUKON_UL_2:
183284e3651eSPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
183376202a16SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO;
183476202a16SPyun YongHyeon 		break;
1835e19bd6eeSPyun YongHyeon 	case CHIP_ID_YUKON_OPT:
1836e19bd6eeSPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1837e19bd6eeSPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2;
1838e19bd6eeSPyun YongHyeon 		break;
18390dbe28b3SPyun YongHyeon 	default:
1840a91981e4SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 MHz */
1841cfd540e7SPyun YongHyeon 		break;
18420dbe28b3SPyun YongHyeon 	}
18430dbe28b3SPyun YongHyeon 
1844298946a9SPyun YongHyeon 	/* Allocate IRQ resources. */
1845298946a9SPyun YongHyeon 	msic = pci_msi_count(dev);
1846298946a9SPyun YongHyeon 	if (bootverbose)
1847298946a9SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
184853dcfbd1SPyun YongHyeon 	if (legacy_intr != 0)
184953dcfbd1SPyun YongHyeon 		msi_disable = 1;
1850c72f075aSPyun YongHyeon 	if (msi_disable == 0 && msic > 0) {
1851c72f075aSPyun YongHyeon 		msir = 1;
1852c72f075aSPyun YongHyeon 		if (pci_alloc_msi(dev, &msir) == 0) {
1853c72f075aSPyun YongHyeon 			if (msir == 1) {
18547a76e8a4SPyun YongHyeon 				sc->msk_pflags |= MSK_FLAG_MSI;
1855c72f075aSPyun YongHyeon 				sc->msk_irq_spec = msk_irq_spec_msi;
18566ec27c17SPyun YongHyeon 			} else
1857298946a9SPyun YongHyeon 				pci_release_msi(dev);
1858298946a9SPyun YongHyeon 		}
18598463d7a0SPyun YongHyeon 	}
1860298946a9SPyun YongHyeon 
1861298946a9SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq);
1862298946a9SPyun YongHyeon 	if (error) {
1863298946a9SPyun YongHyeon 		device_printf(dev, "couldn't allocate IRQ resources\n");
1864298946a9SPyun YongHyeon 		goto fail;
1865298946a9SPyun YongHyeon 	}
1866298946a9SPyun YongHyeon 
18670dbe28b3SPyun YongHyeon 	if ((error = msk_status_dma_alloc(sc)) != 0)
18680dbe28b3SPyun YongHyeon 		goto fail;
18690dbe28b3SPyun YongHyeon 
18700dbe28b3SPyun YongHyeon 	/* Set base interrupt mask. */
18710dbe28b3SPyun YongHyeon 	sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU;
18720dbe28b3SPyun YongHyeon 	sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR |
18730dbe28b3SPyun YongHyeon 	    Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP;
18740dbe28b3SPyun YongHyeon 
18750dbe28b3SPyun YongHyeon 	/* Reset the adapter. */
18760dbe28b3SPyun YongHyeon 	mskc_reset(sc);
18770dbe28b3SPyun YongHyeon 
18780dbe28b3SPyun YongHyeon 	if ((error = mskc_setup_rambuffer(sc)) != 0)
18790dbe28b3SPyun YongHyeon 		goto fail;
18800dbe28b3SPyun YongHyeon 
18810dbe28b3SPyun YongHyeon 	sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1);
18820dbe28b3SPyun YongHyeon 	if (sc->msk_devs[MSK_PORT_A] == NULL) {
18830dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to add child for PORT_A\n");
18840dbe28b3SPyun YongHyeon 		error = ENXIO;
18850dbe28b3SPyun YongHyeon 		goto fail;
18860dbe28b3SPyun YongHyeon 	}
1887fcb62a8bSPyun YongHyeon 	mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO);
1888fcb62a8bSPyun YongHyeon 	if (mmd == NULL) {
18890dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to allocate memory for "
18900dbe28b3SPyun YongHyeon 		    "ivars of PORT_A\n");
18910dbe28b3SPyun YongHyeon 		error = ENXIO;
18920dbe28b3SPyun YongHyeon 		goto fail;
18930dbe28b3SPyun YongHyeon 	}
1894fcb62a8bSPyun YongHyeon 	mmd->port = MSK_PORT_A;
1895fcb62a8bSPyun YongHyeon 	mmd->pmd = sc->msk_pmd;
1896efd4fc3fSMarius Strobl 	mmd->mii_flags |= MIIF_DOPAUSE;
18978e5d93dbSMarius Strobl 	if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S')
1898fcb62a8bSPyun YongHyeon 		mmd->mii_flags |= MIIF_HAVEFIBER;
18998e5d93dbSMarius Strobl 	if (sc->msk_pmd == 'P')
19008e5d93dbSMarius Strobl 		mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0;
1901fcb62a8bSPyun YongHyeon 	device_set_ivars(sc->msk_devs[MSK_PORT_A], mmd);
19020dbe28b3SPyun YongHyeon 
19030dbe28b3SPyun YongHyeon 	if (sc->msk_num_port > 1) {
19040dbe28b3SPyun YongHyeon 		sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1);
19050dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] == NULL) {
19060dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to add child for PORT_B\n");
19070dbe28b3SPyun YongHyeon 			error = ENXIO;
19080dbe28b3SPyun YongHyeon 			goto fail;
19090dbe28b3SPyun YongHyeon 		}
1910fcb62a8bSPyun YongHyeon 		mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO);
1911fcb62a8bSPyun YongHyeon 		if (mmd == NULL) {
19120dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to allocate memory for "
19130dbe28b3SPyun YongHyeon 			    "ivars of PORT_B\n");
19140dbe28b3SPyun YongHyeon 			error = ENXIO;
19150dbe28b3SPyun YongHyeon 			goto fail;
19160dbe28b3SPyun YongHyeon 		}
1917fcb62a8bSPyun YongHyeon 		mmd->port = MSK_PORT_B;
1918fcb62a8bSPyun YongHyeon 		mmd->pmd = sc->msk_pmd;
19198e5d93dbSMarius Strobl 	 	if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S')
1920fcb62a8bSPyun YongHyeon 			mmd->mii_flags |= MIIF_HAVEFIBER;
19218e5d93dbSMarius Strobl 	 	if (sc->msk_pmd == 'P')
19228e5d93dbSMarius Strobl 			mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0;
1923fcb62a8bSPyun YongHyeon 		device_set_ivars(sc->msk_devs[MSK_PORT_B], mmd);
19240dbe28b3SPyun YongHyeon 	}
19250dbe28b3SPyun YongHyeon 
19260dbe28b3SPyun YongHyeon 	error = bus_generic_attach(dev);
19270dbe28b3SPyun YongHyeon 	if (error) {
19280dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to attach port(s)\n");
19290dbe28b3SPyun YongHyeon 		goto fail;
19300dbe28b3SPyun YongHyeon 	}
19310dbe28b3SPyun YongHyeon 
193253dcfbd1SPyun YongHyeon 	/* Hook interrupt last to avoid having to lock softc. */
193353dcfbd1SPyun YongHyeon 	error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET |
1934c876b43fSPyun YongHyeon 	    INTR_MPSAFE, NULL, msk_intr, sc, &sc->msk_intrhand);
19350dbe28b3SPyun YongHyeon 	if (error != 0) {
19360dbe28b3SPyun YongHyeon 		device_printf(dev, "couldn't set up interrupt handler\n");
19370dbe28b3SPyun YongHyeon 		goto fail;
19380dbe28b3SPyun YongHyeon 	}
19390dbe28b3SPyun YongHyeon fail:
19400dbe28b3SPyun YongHyeon 	if (error != 0)
19410dbe28b3SPyun YongHyeon 		mskc_detach(dev);
19420dbe28b3SPyun YongHyeon 
19430dbe28b3SPyun YongHyeon 	return (error);
19440dbe28b3SPyun YongHyeon }
19450dbe28b3SPyun YongHyeon 
19460dbe28b3SPyun YongHyeon /*
19470dbe28b3SPyun YongHyeon  * Shutdown hardware and free up resources. This can be called any
19480dbe28b3SPyun YongHyeon  * time after the mutex has been initialized. It is called in both
19490dbe28b3SPyun YongHyeon  * the error case in attach and the normal detach case so it needs
19500dbe28b3SPyun YongHyeon  * to be careful about only freeing resources that have actually been
19510dbe28b3SPyun YongHyeon  * allocated.
19520dbe28b3SPyun YongHyeon  */
19530dbe28b3SPyun YongHyeon static int
19540dbe28b3SPyun YongHyeon msk_detach(device_t dev)
19550dbe28b3SPyun YongHyeon {
19560dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
19570dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
19580dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
19590dbe28b3SPyun YongHyeon 
19600dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
19610dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx),
19620dbe28b3SPyun YongHyeon 	    ("msk mutex not initialized in msk_detach"));
19630dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
19640dbe28b3SPyun YongHyeon 
19650dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
19660dbe28b3SPyun YongHyeon 	if (device_is_attached(dev)) {
19670dbe28b3SPyun YongHyeon 		/* XXX */
19687a76e8a4SPyun YongHyeon 		sc_if->msk_flags |= MSK_FLAG_DETACH;
19690dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
19700dbe28b3SPyun YongHyeon 		/* Can't hold locks while calling detach. */
19710dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
19720dbe28b3SPyun YongHyeon 		callout_drain(&sc_if->msk_tick_ch);
19734c5a247bSGleb Smirnoff 		if (ifp)
19740dbe28b3SPyun YongHyeon 			ether_ifdetach(ifp);
19750dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
19760dbe28b3SPyun YongHyeon 	}
19770dbe28b3SPyun YongHyeon 
19780dbe28b3SPyun YongHyeon 	/*
19790dbe28b3SPyun YongHyeon 	 * We're generally called from mskc_detach() which is using
19800dbe28b3SPyun YongHyeon 	 * device_delete_child() to get to here. It's already trashed
19810dbe28b3SPyun YongHyeon 	 * miibus for us, so don't do it here or we'll panic.
19820dbe28b3SPyun YongHyeon 	 *
19830dbe28b3SPyun YongHyeon 	 * if (sc_if->msk_miibus != NULL) {
19840dbe28b3SPyun YongHyeon 	 * 	device_delete_child(dev, sc_if->msk_miibus);
19850dbe28b3SPyun YongHyeon 	 * 	sc_if->msk_miibus = NULL;
19860dbe28b3SPyun YongHyeon 	 * }
19870dbe28b3SPyun YongHyeon 	 */
19880dbe28b3SPyun YongHyeon 
198985b340cbSPyun YongHyeon 	msk_rx_dma_jfree(sc_if);
19900dbe28b3SPyun YongHyeon 	msk_txrx_dma_free(sc_if);
19910dbe28b3SPyun YongHyeon 	bus_generic_detach(dev);
19920dbe28b3SPyun YongHyeon 
19930dbe28b3SPyun YongHyeon 	if (ifp)
19940dbe28b3SPyun YongHyeon 		if_free(ifp);
19950dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
19960dbe28b3SPyun YongHyeon 	sc->msk_if[sc_if->msk_port] = NULL;
19970dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
19980dbe28b3SPyun YongHyeon 
19990dbe28b3SPyun YongHyeon 	return (0);
20000dbe28b3SPyun YongHyeon }
20010dbe28b3SPyun YongHyeon 
20020dbe28b3SPyun YongHyeon static int
20030dbe28b3SPyun YongHyeon mskc_detach(device_t dev)
20040dbe28b3SPyun YongHyeon {
20050dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
20060dbe28b3SPyun YongHyeon 
20070dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
20080dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized"));
20090dbe28b3SPyun YongHyeon 
20100dbe28b3SPyun YongHyeon 	if (device_is_alive(dev)) {
20110dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_A] != NULL) {
20120dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_A]),
20130dbe28b3SPyun YongHyeon 			    M_DEVBUF);
20140dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_A]);
20150dbe28b3SPyun YongHyeon 		}
20160dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] != NULL) {
20170dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_B]),
20180dbe28b3SPyun YongHyeon 			    M_DEVBUF);
20190dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_B]);
20200dbe28b3SPyun YongHyeon 		}
20210dbe28b3SPyun YongHyeon 		bus_generic_detach(dev);
20220dbe28b3SPyun YongHyeon 	}
20230dbe28b3SPyun YongHyeon 
20240dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
20250dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
20260dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
20270dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
20280dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
20290dbe28b3SPyun YongHyeon 
20300dbe28b3SPyun YongHyeon 	/* LED Off. */
20310dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF);
20320dbe28b3SPyun YongHyeon 
20330dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
20340dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
20350dbe28b3SPyun YongHyeon 
20360dbe28b3SPyun YongHyeon 	msk_status_dma_free(sc);
20370dbe28b3SPyun YongHyeon 
2038c72f075aSPyun YongHyeon 	if (sc->msk_intrhand) {
2039c72f075aSPyun YongHyeon 		bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand);
2040c72f075aSPyun YongHyeon 		sc->msk_intrhand = NULL;
2041298946a9SPyun YongHyeon 	}
2042298946a9SPyun YongHyeon 	bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq);
20437a76e8a4SPyun YongHyeon 	if ((sc->msk_pflags & MSK_FLAG_MSI) != 0)
20440dbe28b3SPyun YongHyeon 		pci_release_msi(dev);
20450dbe28b3SPyun YongHyeon 	bus_release_resources(dev, sc->msk_res_spec, sc->msk_res);
20460dbe28b3SPyun YongHyeon 	mtx_destroy(&sc->msk_mtx);
20470dbe28b3SPyun YongHyeon 
20480dbe28b3SPyun YongHyeon 	return (0);
20490dbe28b3SPyun YongHyeon }
20500dbe28b3SPyun YongHyeon 
20510dbe28b3SPyun YongHyeon struct msk_dmamap_arg {
20520dbe28b3SPyun YongHyeon 	bus_addr_t	msk_busaddr;
20530dbe28b3SPyun YongHyeon };
20540dbe28b3SPyun YongHyeon 
20550dbe28b3SPyun YongHyeon static void
20560dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
20570dbe28b3SPyun YongHyeon {
20580dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg *ctx;
20590dbe28b3SPyun YongHyeon 
20600dbe28b3SPyun YongHyeon 	if (error != 0)
20610dbe28b3SPyun YongHyeon 		return;
20620dbe28b3SPyun YongHyeon 	ctx = arg;
20630dbe28b3SPyun YongHyeon 	ctx->msk_busaddr = segs[0].ds_addr;
20640dbe28b3SPyun YongHyeon }
20650dbe28b3SPyun YongHyeon 
20660dbe28b3SPyun YongHyeon /* Create status DMA region. */
20670dbe28b3SPyun YongHyeon static int
20680dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc)
20690dbe28b3SPyun YongHyeon {
20700dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
20710dbe28b3SPyun YongHyeon 	int error;
20720dbe28b3SPyun YongHyeon 
20730dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
20740dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc->msk_dev),	/* parent */
20750dbe28b3SPyun YongHyeon 		    MSK_STAT_ALIGN, 0,		/* alignment, boundary */
20760dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20770dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20780dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20790dbe28b3SPyun YongHyeon 		    MSK_STAT_RING_SZ,		/* maxsize */
20800dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20810dbe28b3SPyun YongHyeon 		    MSK_STAT_RING_SZ,		/* maxsegsize */
20820dbe28b3SPyun YongHyeon 		    0,				/* flags */
20830dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20840dbe28b3SPyun YongHyeon 		    &sc->msk_stat_tag);
20850dbe28b3SPyun YongHyeon 	if (error != 0) {
20860dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
20870dbe28b3SPyun YongHyeon 		    "failed to create status DMA tag\n");
20880dbe28b3SPyun YongHyeon 		return (error);
20890dbe28b3SPyun YongHyeon 	}
20900dbe28b3SPyun YongHyeon 
20910dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for status ring. */
20920dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc->msk_stat_tag,
20930dbe28b3SPyun YongHyeon 	    (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT |
20940dbe28b3SPyun YongHyeon 	    BUS_DMA_ZERO, &sc->msk_stat_map);
20950dbe28b3SPyun YongHyeon 	if (error != 0) {
20960dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
20970dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for status ring\n");
20980dbe28b3SPyun YongHyeon 		return (error);
20990dbe28b3SPyun YongHyeon 	}
21000dbe28b3SPyun YongHyeon 
21010dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
21020dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc->msk_stat_tag,
21030dbe28b3SPyun YongHyeon 	    sc->msk_stat_map, sc->msk_stat_ring, MSK_STAT_RING_SZ,
21040dbe28b3SPyun YongHyeon 	    msk_dmamap_cb, &ctx, 0);
21050dbe28b3SPyun YongHyeon 	if (error != 0) {
21060dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
21070dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for status ring\n");
21080dbe28b3SPyun YongHyeon 		return (error);
21090dbe28b3SPyun YongHyeon 	}
21100dbe28b3SPyun YongHyeon 	sc->msk_stat_ring_paddr = ctx.msk_busaddr;
21110dbe28b3SPyun YongHyeon 
21120dbe28b3SPyun YongHyeon 	return (0);
21130dbe28b3SPyun YongHyeon }
21140dbe28b3SPyun YongHyeon 
21150dbe28b3SPyun YongHyeon static void
21160dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc)
21170dbe28b3SPyun YongHyeon {
21180dbe28b3SPyun YongHyeon 
21190dbe28b3SPyun YongHyeon 	/* Destroy status block. */
21200dbe28b3SPyun YongHyeon 	if (sc->msk_stat_tag) {
21210dbe28b3SPyun YongHyeon 		if (sc->msk_stat_map) {
21220dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map);
21230dbe28b3SPyun YongHyeon 			if (sc->msk_stat_ring) {
21240dbe28b3SPyun YongHyeon 				bus_dmamem_free(sc->msk_stat_tag,
21250dbe28b3SPyun YongHyeon 				    sc->msk_stat_ring, sc->msk_stat_map);
21260dbe28b3SPyun YongHyeon 				sc->msk_stat_ring = NULL;
21270dbe28b3SPyun YongHyeon 			}
21280dbe28b3SPyun YongHyeon 			sc->msk_stat_map = NULL;
21290dbe28b3SPyun YongHyeon 		}
21300dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc->msk_stat_tag);
21310dbe28b3SPyun YongHyeon 		sc->msk_stat_tag = NULL;
21320dbe28b3SPyun YongHyeon 	}
21330dbe28b3SPyun YongHyeon }
21340dbe28b3SPyun YongHyeon 
21350dbe28b3SPyun YongHyeon static int
21360dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if)
21370dbe28b3SPyun YongHyeon {
21380dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
21390dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
21400dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
214183c04c93SPyun YongHyeon 	bus_size_t rxalign;
21420dbe28b3SPyun YongHyeon 	int error, i;
21430dbe28b3SPyun YongHyeon 
21440dbe28b3SPyun YongHyeon 	/* Create parent DMA tag. */
21450dbe28b3SPyun YongHyeon 	/*
21460dbe28b3SPyun YongHyeon 	 * XXX
21470dbe28b3SPyun YongHyeon 	 * It seems that Yukon II supports full 64bits DMA operations. But
21480dbe28b3SPyun YongHyeon 	 * it needs two descriptors(list elements) for 64bits DMA operations.
21490dbe28b3SPyun YongHyeon 	 * Since we don't know what DMA address mappings(32bits or 64bits)
21500dbe28b3SPyun YongHyeon 	 * would be used in advance for each mbufs, we limits its DMA space
21510dbe28b3SPyun YongHyeon 	 * to be in range of 32bits address space. Otherwise, we should check
21520dbe28b3SPyun YongHyeon 	 * what DMA address is used and chain another descriptor for the
21530dbe28b3SPyun YongHyeon 	 * 64bits DMA operation. This also means descriptor ring size is
21540dbe28b3SPyun YongHyeon 	 * variable. Limiting DMA address to be in 32bit address space greatly
2155b1ce21c6SRebecca Cran 	 * simplifies descriptor handling and possibly would increase
21560dbe28b3SPyun YongHyeon 	 * performance a bit due to efficient handling of descriptors.
21570dbe28b3SPyun YongHyeon 	 * Apart from harassing checksum offloading mechanisms, it seems
2158b1ce21c6SRebecca Cran 	 * it's really bad idea to use a separate descriptor for 64bit
21590dbe28b3SPyun YongHyeon 	 * DMA operation to save small descriptor memory. Anyway, I've
21600dbe28b3SPyun YongHyeon 	 * never seen these exotic scheme on ethernet interface hardware.
21610dbe28b3SPyun YongHyeon 	 */
21620dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
21630dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc_if->msk_if_dev),	/* parent */
21640dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
21650dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
21660dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21670dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21680dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
21690dbe28b3SPyun YongHyeon 		    0,				/* nsegments */
21700dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
21710dbe28b3SPyun YongHyeon 		    0,				/* flags */
21720dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21730dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_parent_tag);
21740dbe28b3SPyun YongHyeon 	if (error != 0) {
21750dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21760dbe28b3SPyun YongHyeon 		    "failed to create parent DMA tag\n");
21770dbe28b3SPyun YongHyeon 		goto fail;
21780dbe28b3SPyun YongHyeon 	}
21790dbe28b3SPyun YongHyeon 	/* Create tag for Tx ring. */
21800dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
21810dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
21820dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21830dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21840dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21850dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsize */
21860dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
21870dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsegsize */
21880dbe28b3SPyun YongHyeon 		    0,				/* flags */
21890dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21900dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_ring_tag);
21910dbe28b3SPyun YongHyeon 	if (error != 0) {
21920dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21930dbe28b3SPyun YongHyeon 		    "failed to create Tx ring DMA tag\n");
21940dbe28b3SPyun YongHyeon 		goto fail;
21950dbe28b3SPyun YongHyeon 	}
21960dbe28b3SPyun YongHyeon 
21970dbe28b3SPyun YongHyeon 	/* Create tag for Rx ring. */
21980dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
21990dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
22000dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
22010dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
22020dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
22030dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsize */
22040dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
22050dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsegsize */
22060dbe28b3SPyun YongHyeon 		    0,				/* flags */
22070dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
22080dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_ring_tag);
22090dbe28b3SPyun YongHyeon 	if (error != 0) {
22100dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22110dbe28b3SPyun YongHyeon 		    "failed to create Rx ring DMA tag\n");
22120dbe28b3SPyun YongHyeon 		goto fail;
22130dbe28b3SPyun YongHyeon 	}
22140dbe28b3SPyun YongHyeon 
22150dbe28b3SPyun YongHyeon 	/* Create tag for Tx buffers. */
22160dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
22170dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
22180dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
22190dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
22200dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
22218b51df84SPyun YongHyeon 		    MSK_TSO_MAXSIZE,		/* maxsize */
22220dbe28b3SPyun YongHyeon 		    MSK_MAXTXSEGS,		/* nsegments */
22238b51df84SPyun YongHyeon 		    MSK_TSO_MAXSGSIZE,		/* maxsegsize */
22240dbe28b3SPyun YongHyeon 		    0,				/* flags */
22250dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
22260dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_tag);
22270dbe28b3SPyun YongHyeon 	if (error != 0) {
22280dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22290dbe28b3SPyun YongHyeon 		    "failed to create Tx DMA tag\n");
22300dbe28b3SPyun YongHyeon 		goto fail;
22310dbe28b3SPyun YongHyeon 	}
22320dbe28b3SPyun YongHyeon 
223383c04c93SPyun YongHyeon 	rxalign = 1;
223483c04c93SPyun YongHyeon 	/*
223583c04c93SPyun YongHyeon 	 * Workaround hardware hang which seems to happen when Rx buffer
223683c04c93SPyun YongHyeon 	 * is not aligned on multiple of FIFO word(8 bytes).
223783c04c93SPyun YongHyeon 	 */
223883c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
223983c04c93SPyun YongHyeon 		rxalign = MSK_RX_BUF_ALIGN;
22400dbe28b3SPyun YongHyeon 	/* Create tag for Rx buffers. */
22410dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
224283c04c93SPyun YongHyeon 		    rxalign, 0,			/* alignment, boundary */
22430dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
22440dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
22450dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
22460dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsize */
22470dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
22480dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsegsize */
22490dbe28b3SPyun YongHyeon 		    0,				/* flags */
22500dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
22510dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_tag);
22520dbe28b3SPyun YongHyeon 	if (error != 0) {
22530dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22540dbe28b3SPyun YongHyeon 		    "failed to create Rx DMA tag\n");
22550dbe28b3SPyun YongHyeon 		goto fail;
22560dbe28b3SPyun YongHyeon 	}
22570dbe28b3SPyun YongHyeon 
22580dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
22590dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag,
22600dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK |
22610dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map);
22620dbe28b3SPyun YongHyeon 	if (error != 0) {
22630dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22640dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Tx ring\n");
22650dbe28b3SPyun YongHyeon 		goto fail;
22660dbe28b3SPyun YongHyeon 	}
22670dbe28b3SPyun YongHyeon 
22680dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
22690dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag,
22700dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring,
22710dbe28b3SPyun YongHyeon 	    MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, 0);
22720dbe28b3SPyun YongHyeon 	if (error != 0) {
22730dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22740dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Tx ring\n");
22750dbe28b3SPyun YongHyeon 		goto fail;
22760dbe28b3SPyun YongHyeon 	}
22770dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr;
22780dbe28b3SPyun YongHyeon 
22790dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
22800dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag,
22810dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK |
22820dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map);
22830dbe28b3SPyun YongHyeon 	if (error != 0) {
22840dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22850dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Rx ring\n");
22860dbe28b3SPyun YongHyeon 		goto fail;
22870dbe28b3SPyun YongHyeon 	}
22880dbe28b3SPyun YongHyeon 
22890dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
22900dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag,
22910dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring,
22920dbe28b3SPyun YongHyeon 	    MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, 0);
22930dbe28b3SPyun YongHyeon 	if (error != 0) {
22940dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22950dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Rx ring\n");
22960dbe28b3SPyun YongHyeon 		goto fail;
22970dbe28b3SPyun YongHyeon 	}
22980dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr;
22990dbe28b3SPyun YongHyeon 
23000dbe28b3SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
23010dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
23020dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
23030dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
23040dbe28b3SPyun YongHyeon 		txd->tx_dmamap = NULL;
23050dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0,
23060dbe28b3SPyun YongHyeon 		    &txd->tx_dmamap);
23070dbe28b3SPyun YongHyeon 		if (error != 0) {
23080dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
23090dbe28b3SPyun YongHyeon 			    "failed to create Tx dmamap\n");
23100dbe28b3SPyun YongHyeon 			goto fail;
23110dbe28b3SPyun YongHyeon 		}
23120dbe28b3SPyun YongHyeon 	}
23130dbe28b3SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
23140dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
23150dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_rx_sparemap)) != 0) {
23160dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23170dbe28b3SPyun YongHyeon 		    "failed to create spare Rx dmamap\n");
23180dbe28b3SPyun YongHyeon 		goto fail;
23190dbe28b3SPyun YongHyeon 	}
23200dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
23210dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
23220dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
23230dbe28b3SPyun YongHyeon 		rxd->rx_dmamap = NULL;
23240dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
23250dbe28b3SPyun YongHyeon 		    &rxd->rx_dmamap);
23260dbe28b3SPyun YongHyeon 		if (error != 0) {
23270dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
23280dbe28b3SPyun YongHyeon 			    "failed to create Rx dmamap\n");
23290dbe28b3SPyun YongHyeon 			goto fail;
23300dbe28b3SPyun YongHyeon 		}
23310dbe28b3SPyun YongHyeon 	}
233285b340cbSPyun YongHyeon 
233385b340cbSPyun YongHyeon fail:
233485b340cbSPyun YongHyeon 	return (error);
233585b340cbSPyun YongHyeon }
233685b340cbSPyun YongHyeon 
233785b340cbSPyun YongHyeon static int
233885b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if)
233985b340cbSPyun YongHyeon {
234085b340cbSPyun YongHyeon 	struct msk_dmamap_arg ctx;
234185b340cbSPyun YongHyeon 	struct msk_rxdesc *jrxd;
234285b340cbSPyun YongHyeon 	bus_size_t rxalign;
234385b340cbSPyun YongHyeon 	int error, i;
234485b340cbSPyun YongHyeon 
2345e2b16603SPyun YongHyeon 	if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) {
2346e2b16603SPyun YongHyeon 		sc_if->msk_flags &= ~MSK_FLAG_JUMBO;
234785b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
234885b340cbSPyun YongHyeon 		    "disabling jumbo frame support\n");
234985b340cbSPyun YongHyeon 		return (0);
235085b340cbSPyun YongHyeon 	}
235185b340cbSPyun YongHyeon 	/* Create tag for jumbo Rx ring. */
235285b340cbSPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
235385b340cbSPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
235485b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
235585b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
235685b340cbSPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
235785b340cbSPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsize */
235885b340cbSPyun YongHyeon 		    1,				/* nsegments */
235985b340cbSPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsegsize */
236085b340cbSPyun YongHyeon 		    0,				/* flags */
236185b340cbSPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
236285b340cbSPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
236385b340cbSPyun YongHyeon 	if (error != 0) {
236485b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
236585b340cbSPyun YongHyeon 		    "failed to create jumbo Rx ring DMA tag\n");
236685b340cbSPyun YongHyeon 		goto jumbo_fail;
236785b340cbSPyun YongHyeon 	}
236885b340cbSPyun YongHyeon 
236985b340cbSPyun YongHyeon 	rxalign = 1;
237085b340cbSPyun YongHyeon 	/*
237185b340cbSPyun YongHyeon 	 * Workaround hardware hang which seems to happen when Rx buffer
237285b340cbSPyun YongHyeon 	 * is not aligned on multiple of FIFO word(8 bytes).
237385b340cbSPyun YongHyeon 	 */
237485b340cbSPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
237585b340cbSPyun YongHyeon 		rxalign = MSK_RX_BUF_ALIGN;
237685b340cbSPyun YongHyeon 	/* Create tag for jumbo Rx buffers. */
237785b340cbSPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
237885b340cbSPyun YongHyeon 		    rxalign, 0,			/* alignment, boundary */
237985b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
238085b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
238185b340cbSPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
238285b340cbSPyun YongHyeon 		    MJUM9BYTES,			/* maxsize */
238385b340cbSPyun YongHyeon 		    1,				/* nsegments */
238485b340cbSPyun YongHyeon 		    MJUM9BYTES,			/* maxsegsize */
238585b340cbSPyun YongHyeon 		    0,				/* flags */
238685b340cbSPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
238785b340cbSPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_tag);
238885b340cbSPyun YongHyeon 	if (error != 0) {
238985b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
239085b340cbSPyun YongHyeon 		    "failed to create jumbo Rx DMA tag\n");
239185b340cbSPyun YongHyeon 		goto jumbo_fail;
239285b340cbSPyun YongHyeon 	}
239385b340cbSPyun YongHyeon 
239485b340cbSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */
239585b340cbSPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
239685b340cbSPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring,
239785b340cbSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
239885b340cbSPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_ring_map);
239985b340cbSPyun YongHyeon 	if (error != 0) {
240085b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
240185b340cbSPyun YongHyeon 		    "failed to allocate DMA'able memory for jumbo Rx ring\n");
240285b340cbSPyun YongHyeon 		goto jumbo_fail;
240385b340cbSPyun YongHyeon 	}
240485b340cbSPyun YongHyeon 
240585b340cbSPyun YongHyeon 	ctx.msk_busaddr = 0;
240685b340cbSPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
240785b340cbSPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
240885b340cbSPyun YongHyeon 	    sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ,
240985b340cbSPyun YongHyeon 	    msk_dmamap_cb, &ctx, 0);
241085b340cbSPyun YongHyeon 	if (error != 0) {
241185b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
241285b340cbSPyun YongHyeon 		    "failed to load DMA'able memory for jumbo Rx ring\n");
241385b340cbSPyun YongHyeon 		goto jumbo_fail;
241485b340cbSPyun YongHyeon 	}
241585b340cbSPyun YongHyeon 	sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr;
241685b340cbSPyun YongHyeon 
24170dbe28b3SPyun YongHyeon 	/* Create DMA maps for jumbo Rx buffers. */
24180dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
24190dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) {
24200dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
24210dbe28b3SPyun YongHyeon 		    "failed to create spare jumbo Rx dmamap\n");
242285b340cbSPyun YongHyeon 		goto jumbo_fail;
24230dbe28b3SPyun YongHyeon 	}
24240dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
24250dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
24260dbe28b3SPyun YongHyeon 		jrxd->rx_m = NULL;
24270dbe28b3SPyun YongHyeon 		jrxd->rx_dmamap = NULL;
24280dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
24290dbe28b3SPyun YongHyeon 		    &jrxd->rx_dmamap);
24300dbe28b3SPyun YongHyeon 		if (error != 0) {
24310dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
24320dbe28b3SPyun YongHyeon 			    "failed to create jumbo Rx dmamap\n");
243385b340cbSPyun YongHyeon 			goto jumbo_fail;
24340dbe28b3SPyun YongHyeon 		}
24350dbe28b3SPyun YongHyeon 	}
24360dbe28b3SPyun YongHyeon 
243785b340cbSPyun YongHyeon 	return (0);
24380dbe28b3SPyun YongHyeon 
243985b340cbSPyun YongHyeon jumbo_fail:
244085b340cbSPyun YongHyeon 	msk_rx_dma_jfree(sc_if);
244185b340cbSPyun YongHyeon 	device_printf(sc_if->msk_if_dev, "disabling jumbo frame support "
244285b340cbSPyun YongHyeon 	    "due to resource shortage\n");
2443e2b16603SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_JUMBO;
24440dbe28b3SPyun YongHyeon 	return (error);
24450dbe28b3SPyun YongHyeon }
24460dbe28b3SPyun YongHyeon 
24470dbe28b3SPyun YongHyeon static void
24480dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if)
24490dbe28b3SPyun YongHyeon {
24500dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
24510dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
24520dbe28b3SPyun YongHyeon 	int i;
24530dbe28b3SPyun YongHyeon 
24540dbe28b3SPyun YongHyeon 	/* Tx ring. */
24550dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_ring_tag) {
24560dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map)
24570dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag,
24580dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
24590dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map &&
24600dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_tx_ring)
24610dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag,
24620dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_tx_ring,
24630dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
24640dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_tx_ring = NULL;
24650dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_map = NULL;
24660dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag);
24670dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_tag = NULL;
24680dbe28b3SPyun YongHyeon 	}
24690dbe28b3SPyun YongHyeon 	/* Rx ring. */
24700dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_ring_tag) {
24710dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map)
24720dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag,
24730dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
24740dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map &&
24750dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring)
24760dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag,
24770dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_rx_ring,
24780dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
24790dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_rx_ring = NULL;
24800dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_map = NULL;
24810dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag);
24820dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_tag = NULL;
24830dbe28b3SPyun YongHyeon 	}
24840dbe28b3SPyun YongHyeon 	/* Tx buffers. */
24850dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_tag) {
24860dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_TX_RING_CNT; i++) {
24870dbe28b3SPyun YongHyeon 			txd = &sc_if->msk_cdata.msk_txdesc[i];
24880dbe28b3SPyun YongHyeon 			if (txd->tx_dmamap) {
24890dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag,
24900dbe28b3SPyun YongHyeon 				    txd->tx_dmamap);
24910dbe28b3SPyun YongHyeon 				txd->tx_dmamap = NULL;
24920dbe28b3SPyun YongHyeon 			}
24930dbe28b3SPyun YongHyeon 		}
24940dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag);
24950dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_tag = NULL;
24960dbe28b3SPyun YongHyeon 	}
24970dbe28b3SPyun YongHyeon 	/* Rx buffers. */
24980dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_tag) {
24990dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_RX_RING_CNT; i++) {
25000dbe28b3SPyun YongHyeon 			rxd = &sc_if->msk_cdata.msk_rxdesc[i];
25010dbe28b3SPyun YongHyeon 			if (rxd->rx_dmamap) {
25020dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
25030dbe28b3SPyun YongHyeon 				    rxd->rx_dmamap);
25040dbe28b3SPyun YongHyeon 				rxd->rx_dmamap = NULL;
25050dbe28b3SPyun YongHyeon 			}
25060dbe28b3SPyun YongHyeon 		}
25070dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_sparemap) {
25080dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
25090dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_sparemap);
25100dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_rx_sparemap = 0;
25110dbe28b3SPyun YongHyeon 		}
25120dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag);
25130dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_tag = NULL;
25140dbe28b3SPyun YongHyeon 	}
251585b340cbSPyun YongHyeon 	if (sc_if->msk_cdata.msk_parent_tag) {
251685b340cbSPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag);
251785b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_parent_tag = NULL;
251885b340cbSPyun YongHyeon 	}
251985b340cbSPyun YongHyeon }
252085b340cbSPyun YongHyeon 
252185b340cbSPyun YongHyeon static void
252285b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if)
252385b340cbSPyun YongHyeon {
252485b340cbSPyun YongHyeon 	struct msk_rxdesc *jrxd;
252585b340cbSPyun YongHyeon 	int i;
252685b340cbSPyun YongHyeon 
252785b340cbSPyun YongHyeon 	/* Jumbo Rx ring. */
252885b340cbSPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) {
252985b340cbSPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map)
253085b340cbSPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
253185b340cbSPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
253285b340cbSPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map &&
253385b340cbSPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring)
253485b340cbSPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
253585b340cbSPyun YongHyeon 			    sc_if->msk_rdata.msk_jumbo_rx_ring,
253685b340cbSPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
253785b340cbSPyun YongHyeon 		sc_if->msk_rdata.msk_jumbo_rx_ring = NULL;
253885b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL;
253985b340cbSPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
254085b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL;
254185b340cbSPyun YongHyeon 	}
25420dbe28b3SPyun YongHyeon 	/* Jumbo Rx buffers. */
25430dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_tag) {
25440dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
25450dbe28b3SPyun YongHyeon 			jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
25460dbe28b3SPyun YongHyeon 			if (jrxd->rx_dmamap) {
25470dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(
25480dbe28b3SPyun YongHyeon 				    sc_if->msk_cdata.msk_jumbo_rx_tag,
25490dbe28b3SPyun YongHyeon 				    jrxd->rx_dmamap);
25500dbe28b3SPyun YongHyeon 				jrxd->rx_dmamap = NULL;
25510dbe28b3SPyun YongHyeon 			}
25520dbe28b3SPyun YongHyeon 		}
25530dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) {
25540dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag,
25550dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_sparemap);
25560dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0;
25570dbe28b3SPyun YongHyeon 		}
25580dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag);
25590dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_tag = NULL;
25600dbe28b3SPyun YongHyeon 	}
25610dbe28b3SPyun YongHyeon }
25620dbe28b3SPyun YongHyeon 
25630dbe28b3SPyun YongHyeon static int
25640dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head)
25650dbe28b3SPyun YongHyeon {
25660dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd, *txd_last;
25670dbe28b3SPyun YongHyeon 	struct msk_tx_desc *tx_le;
25680dbe28b3SPyun YongHyeon 	struct mbuf *m;
25690dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
25700dbe28b3SPyun YongHyeon 	bus_dma_segment_t txsegs[MSK_MAXTXSEGS];
25711b7757c0SPyun YongHyeon 	uint32_t control, csum, prod, si;
25720dbe28b3SPyun YongHyeon 	uint16_t offset, tcp_offset, tso_mtu;
25730dbe28b3SPyun YongHyeon 	int error, i, nseg, tso;
25740dbe28b3SPyun YongHyeon 
25750dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
25760dbe28b3SPyun YongHyeon 
25770dbe28b3SPyun YongHyeon 	tcp_offset = offset = 0;
25780dbe28b3SPyun YongHyeon 	m = *m_head;
2579ebb25bfaSPyun YongHyeon 	if (((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 &&
2580ebb25bfaSPyun YongHyeon 	    (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) ||
2581ebb25bfaSPyun YongHyeon 	    ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
2582ebb25bfaSPyun YongHyeon 	    (m->m_pkthdr.csum_flags & CSUM_TSO) != 0)) {
25830dbe28b3SPyun YongHyeon 		/*
25840dbe28b3SPyun YongHyeon 		 * Since mbuf has no protocol specific structure information
25850dbe28b3SPyun YongHyeon 		 * in it we have to inspect protocol information here to
25860dbe28b3SPyun YongHyeon 		 * setup TSO and checksum offload. I don't know why Marvell
25870dbe28b3SPyun YongHyeon 		 * made a such decision in chip design because other GigE
25880dbe28b3SPyun YongHyeon 		 * hardwares normally takes care of all these chores in
25890dbe28b3SPyun YongHyeon 		 * hardware. However, TSO performance of Yukon II is very
25900dbe28b3SPyun YongHyeon 		 * good such that it's worth to implement it.
25910dbe28b3SPyun YongHyeon 		 */
25920dbe28b3SPyun YongHyeon 		struct ether_header *eh;
25930dbe28b3SPyun YongHyeon 		struct ip *ip;
25940dbe28b3SPyun YongHyeon 		struct tcphdr *tcp;
25950dbe28b3SPyun YongHyeon 
2596ad415775SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
2597ad415775SPyun YongHyeon 			/* Get a writable copy. */
2598ad415775SPyun YongHyeon 			m = m_dup(*m_head, M_DONTWAIT);
2599ad415775SPyun YongHyeon 			m_freem(*m_head);
2600ad415775SPyun YongHyeon 			if (m == NULL) {
2601ad415775SPyun YongHyeon 				*m_head = NULL;
2602ad415775SPyun YongHyeon 				return (ENOBUFS);
2603ad415775SPyun YongHyeon 			}
2604ad415775SPyun YongHyeon 			*m_head = m;
2605ad415775SPyun YongHyeon 		}
26060dbe28b3SPyun YongHyeon 
26070dbe28b3SPyun YongHyeon 		offset = sizeof(struct ether_header);
26080dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset);
26090dbe28b3SPyun YongHyeon 		if (m == NULL) {
26100dbe28b3SPyun YongHyeon 			*m_head = NULL;
26110dbe28b3SPyun YongHyeon 			return (ENOBUFS);
26120dbe28b3SPyun YongHyeon 		}
26130dbe28b3SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
26140dbe28b3SPyun YongHyeon 		/* Check if hardware VLAN insertion is off. */
26150dbe28b3SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
26160dbe28b3SPyun YongHyeon 			offset = sizeof(struct ether_vlan_header);
26170dbe28b3SPyun YongHyeon 			m = m_pullup(m, offset);
26180dbe28b3SPyun YongHyeon 			if (m == NULL) {
26190dbe28b3SPyun YongHyeon 				*m_head = NULL;
26200dbe28b3SPyun YongHyeon 				return (ENOBUFS);
26210dbe28b3SPyun YongHyeon 			}
2622b5898b80SPyun YongHyeon 		}
26230dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset + sizeof(struct ip));
26240dbe28b3SPyun YongHyeon 		if (m == NULL) {
26250dbe28b3SPyun YongHyeon 			*m_head = NULL;
26260dbe28b3SPyun YongHyeon 			return (ENOBUFS);
26270dbe28b3SPyun YongHyeon 		}
2628b5898b80SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + offset);
26290dbe28b3SPyun YongHyeon 		offset += (ip->ip_hl << 2);
26300dbe28b3SPyun YongHyeon 		tcp_offset = offset;
26316da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
26326da6d0a9SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
26336da6d0a9SPyun YongHyeon 			if (m == NULL) {
26346da6d0a9SPyun YongHyeon 				*m_head = NULL;
26356da6d0a9SPyun YongHyeon 				return (ENOBUFS);
26366da6d0a9SPyun YongHyeon 			}
26376da6d0a9SPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + offset);
26386da6d0a9SPyun YongHyeon 			offset += (tcp->th_off << 2);
26396da6d0a9SPyun YongHyeon 		} else if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 &&
26406da6d0a9SPyun YongHyeon 		    (m->m_pkthdr.len < MSK_MIN_FRAMELEN) &&
26416da6d0a9SPyun YongHyeon 		    (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) {
2642b5898b80SPyun YongHyeon 			/*
26436da6d0a9SPyun YongHyeon 			 * It seems that Yukon II has Tx checksum offload bug
26446da6d0a9SPyun YongHyeon 			 * for small TCP packets that's less than 60 bytes in
26456da6d0a9SPyun YongHyeon 			 * size (e.g. TCP window probe packet, pure ACK packet).
26466da6d0a9SPyun YongHyeon 			 * Common work around like padding with zeros to make
26476da6d0a9SPyun YongHyeon 			 * the frame minimum ethernet frame size didn't work at
26486da6d0a9SPyun YongHyeon 			 * all.
2649b5898b80SPyun YongHyeon 			 * Instead of disabling checksum offload completely we
26506da6d0a9SPyun YongHyeon 			 * resort to S/W checksum routine when we encounter
26516da6d0a9SPyun YongHyeon 			 * short TCP frames.
2652b5898b80SPyun YongHyeon 			 * Short UDP packets appear to be handled correctly by
2653ebb25bfaSPyun YongHyeon 			 * Yukon II. Also I assume this bug does not happen on
2654ebb25bfaSPyun YongHyeon 			 * controllers that use newer descriptor format or
2655b1ce21c6SRebecca Cran 			 * automatic Tx checksum calculation.
2656b5898b80SPyun YongHyeon 			 */
2657925da971SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
2658925da971SPyun YongHyeon 			if (m == NULL) {
2659925da971SPyun YongHyeon 				*m_head = NULL;
2660925da971SPyun YongHyeon 				return (ENOBUFS);
2661925da971SPyun YongHyeon 			}
2662b5898b80SPyun YongHyeon 			*(uint16_t *)(m->m_data + offset +
2663f9ad2b2fSPyun YongHyeon 			    m->m_pkthdr.csum_data) = in_cksum_skip(m,
2664f9ad2b2fSPyun YongHyeon 			    m->m_pkthdr.len, offset);
2665b5898b80SPyun YongHyeon 			m->m_pkthdr.csum_flags &= ~CSUM_TCP;
2666b5898b80SPyun YongHyeon 		}
26670dbe28b3SPyun YongHyeon 		*m_head = m;
26680dbe28b3SPyun YongHyeon 	}
26690dbe28b3SPyun YongHyeon 
26700dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_tx_prod;
26710dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
26720dbe28b3SPyun YongHyeon 	txd_last = txd;
26730dbe28b3SPyun YongHyeon 	map = txd->tx_dmamap;
26740dbe28b3SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map,
26750dbe28b3SPyun YongHyeon 	    *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
26760dbe28b3SPyun YongHyeon 	if (error == EFBIG) {
2677304a4c6fSJohn Baldwin 		m = m_collapse(*m_head, M_DONTWAIT, MSK_MAXTXSEGS);
26780dbe28b3SPyun YongHyeon 		if (m == NULL) {
26790dbe28b3SPyun YongHyeon 			m_freem(*m_head);
26800dbe28b3SPyun YongHyeon 			*m_head = NULL;
26810dbe28b3SPyun YongHyeon 			return (ENOBUFS);
26820dbe28b3SPyun YongHyeon 		}
26830dbe28b3SPyun YongHyeon 		*m_head = m;
26840dbe28b3SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag,
26850dbe28b3SPyun YongHyeon 		    map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
26860dbe28b3SPyun YongHyeon 		if (error != 0) {
26870dbe28b3SPyun YongHyeon 			m_freem(*m_head);
26880dbe28b3SPyun YongHyeon 			*m_head = NULL;
26890dbe28b3SPyun YongHyeon 			return (error);
26900dbe28b3SPyun YongHyeon 		}
26910dbe28b3SPyun YongHyeon 	} else if (error != 0)
26920dbe28b3SPyun YongHyeon 		return (error);
26930dbe28b3SPyun YongHyeon 	if (nseg == 0) {
26940dbe28b3SPyun YongHyeon 		m_freem(*m_head);
26950dbe28b3SPyun YongHyeon 		*m_head = NULL;
26960dbe28b3SPyun YongHyeon 		return (EIO);
26970dbe28b3SPyun YongHyeon 	}
26980dbe28b3SPyun YongHyeon 
26990dbe28b3SPyun YongHyeon 	/* Check number of available descriptors. */
27000dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_cnt + nseg >=
27010dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) {
27020dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map);
27030dbe28b3SPyun YongHyeon 		return (ENOBUFS);
27040dbe28b3SPyun YongHyeon 	}
27050dbe28b3SPyun YongHyeon 
27060dbe28b3SPyun YongHyeon 	control = 0;
27070dbe28b3SPyun YongHyeon 	tso = 0;
27080dbe28b3SPyun YongHyeon 	tx_le = NULL;
27090dbe28b3SPyun YongHyeon 
27100dbe28b3SPyun YongHyeon 	/* Check TSO support. */
27110dbe28b3SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2712262e9dcfSPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0)
2713262e9dcfSPyun YongHyeon 			tso_mtu = m->m_pkthdr.tso_segsz;
2714262e9dcfSPyun YongHyeon 		else
27150dbe28b3SPyun YongHyeon 			tso_mtu = offset + m->m_pkthdr.tso_segsz;
27160dbe28b3SPyun YongHyeon 		if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) {
27170dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27180dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(tso_mtu);
2719262e9dcfSPyun YongHyeon 			if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0)
2720262e9dcfSPyun YongHyeon 				tx_le->msk_control = htole32(OP_MSS | HW_OWNER);
2721262e9dcfSPyun YongHyeon 			else
2722262e9dcfSPyun YongHyeon 				tx_le->msk_control =
2723262e9dcfSPyun YongHyeon 				    htole32(OP_LRGLEN | HW_OWNER);
27240dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
27250dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
27260dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tso_mtu = tso_mtu;
27270dbe28b3SPyun YongHyeon 		}
27280dbe28b3SPyun YongHyeon 		tso++;
27290dbe28b3SPyun YongHyeon 	}
27300dbe28b3SPyun YongHyeon 	/* Check if we have a VLAN tag to insert. */
27310dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
2732d06930afSPyun YongHyeon 		if (tx_le == NULL) {
27330dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27340dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(0);
27350dbe28b3SPyun YongHyeon 			tx_le->msk_control = htole32(OP_VLAN | HW_OWNER |
27360dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
27370dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
27380dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
27390dbe28b3SPyun YongHyeon 		} else {
27400dbe28b3SPyun YongHyeon 			tx_le->msk_control |= htole32(OP_VLAN |
27410dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
27420dbe28b3SPyun YongHyeon 		}
27430dbe28b3SPyun YongHyeon 		control |= INS_VLAN;
27440dbe28b3SPyun YongHyeon 	}
27450dbe28b3SPyun YongHyeon 	/* Check if we have to handle checksum offload. */
27460dbe28b3SPyun YongHyeon 	if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) {
2747ebb25bfaSPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) != 0)
2748262e9dcfSPyun YongHyeon 			control |= CALSUM;
2749262e9dcfSPyun YongHyeon 		else {
27501b7757c0SPyun YongHyeon 			control |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
27510dbe28b3SPyun YongHyeon 			if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
27520dbe28b3SPyun YongHyeon 				control |= UDPTCP;
27531b7757c0SPyun YongHyeon 			/* Checksum write position. */
27541b7757c0SPyun YongHyeon 			csum = (tcp_offset + m->m_pkthdr.csum_data) & 0xffff;
27551b7757c0SPyun YongHyeon 			/* Checksum start position. */
27561b7757c0SPyun YongHyeon 			csum |= (uint32_t)tcp_offset << 16;
27571b7757c0SPyun YongHyeon 			if (csum != sc_if->msk_cdata.msk_last_csum) {
27581b7757c0SPyun YongHyeon 				tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27591b7757c0SPyun YongHyeon 				tx_le->msk_addr = htole32(csum);
27601b7757c0SPyun YongHyeon 				tx_le->msk_control = htole32(1 << 16 |
27611b7757c0SPyun YongHyeon 				    (OP_TCPLISW | HW_OWNER));
27620dbe28b3SPyun YongHyeon 				sc_if->msk_cdata.msk_tx_cnt++;
27630dbe28b3SPyun YongHyeon 				MSK_INC(prod, MSK_TX_RING_CNT);
27641b7757c0SPyun YongHyeon 				sc_if->msk_cdata.msk_last_csum = csum;
27651b7757c0SPyun YongHyeon 			}
27660dbe28b3SPyun YongHyeon 		}
2767262e9dcfSPyun YongHyeon 	}
27680dbe28b3SPyun YongHyeon 
27690dbe28b3SPyun YongHyeon 	si = prod;
27700dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27710dbe28b3SPyun YongHyeon 	tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr));
27720dbe28b3SPyun YongHyeon 	if (tso == 0)
27730dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
27740dbe28b3SPyun YongHyeon 		    OP_PACKET);
27750dbe28b3SPyun YongHyeon 	else
27760dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
27770dbe28b3SPyun YongHyeon 		    OP_LARGESEND);
27780dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt++;
27790dbe28b3SPyun YongHyeon 	MSK_INC(prod, MSK_TX_RING_CNT);
27800dbe28b3SPyun YongHyeon 
27810dbe28b3SPyun YongHyeon 	for (i = 1; i < nseg; i++) {
27820dbe28b3SPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27830dbe28b3SPyun YongHyeon 		tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr));
27840dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[i].ds_len | control |
27850dbe28b3SPyun YongHyeon 		    OP_BUFFER | HW_OWNER);
27860dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
27870dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
27880dbe28b3SPyun YongHyeon 	}
27890dbe28b3SPyun YongHyeon 	/* Update producer index. */
27900dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = prod;
27910dbe28b3SPyun YongHyeon 
2792b1ce21c6SRebecca Cran 	/* Set EOP on the last descriptor. */
27930dbe28b3SPyun YongHyeon 	prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT;
27940dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27950dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(EOP);
27960dbe28b3SPyun YongHyeon 
27970dbe28b3SPyun YongHyeon 	/* Turn the first descriptor ownership to hardware. */
27980dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[si];
27990dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(HW_OWNER);
28000dbe28b3SPyun YongHyeon 
28010dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
28020dbe28b3SPyun YongHyeon 	map = txd_last->tx_dmamap;
28030dbe28b3SPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
28040dbe28b3SPyun YongHyeon 	txd->tx_dmamap = map;
28050dbe28b3SPyun YongHyeon 	txd->tx_m = m;
28060dbe28b3SPyun YongHyeon 
28070dbe28b3SPyun YongHyeon 	/* Sync descriptors. */
28080dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE);
28090dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
28100dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
28110dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
28120dbe28b3SPyun YongHyeon 
28130dbe28b3SPyun YongHyeon 	return (0);
28140dbe28b3SPyun YongHyeon }
28150dbe28b3SPyun YongHyeon 
28160dbe28b3SPyun YongHyeon static void
2817c876b43fSPyun YongHyeon msk_start(struct ifnet *ifp)
28180dbe28b3SPyun YongHyeon {
2819c876b43fSPyun YongHyeon 	struct msk_if_softc *sc_if;
28200dbe28b3SPyun YongHyeon 
2821c876b43fSPyun YongHyeon 	sc_if = ifp->if_softc;
2822c876b43fSPyun YongHyeon 	MSK_IF_LOCK(sc_if);
2823c876b43fSPyun YongHyeon 	msk_start_locked(ifp);
2824c876b43fSPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
28250dbe28b3SPyun YongHyeon }
28260dbe28b3SPyun YongHyeon 
28270dbe28b3SPyun YongHyeon static void
2828c876b43fSPyun YongHyeon msk_start_locked(struct ifnet *ifp)
28290dbe28b3SPyun YongHyeon {
28300dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
28310dbe28b3SPyun YongHyeon 	struct mbuf *m_head;
28320dbe28b3SPyun YongHyeon 	int enq;
28330dbe28b3SPyun YongHyeon 
28340dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
2835c876b43fSPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
28360dbe28b3SPyun YongHyeon 
28370dbe28b3SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2838c876b43fSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0)
28390dbe28b3SPyun YongHyeon 		return;
28400dbe28b3SPyun YongHyeon 
28410dbe28b3SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
28420dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_cnt <
28430dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) {
28440dbe28b3SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
28450dbe28b3SPyun YongHyeon 		if (m_head == NULL)
28460dbe28b3SPyun YongHyeon 			break;
28470dbe28b3SPyun YongHyeon 		/*
28480dbe28b3SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
28490dbe28b3SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
28500dbe28b3SPyun YongHyeon 		 * for the NIC to drain the ring.
28510dbe28b3SPyun YongHyeon 		 */
28520dbe28b3SPyun YongHyeon 		if (msk_encap(sc_if, &m_head) != 0) {
28530dbe28b3SPyun YongHyeon 			if (m_head == NULL)
28540dbe28b3SPyun YongHyeon 				break;
28550dbe28b3SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
28560dbe28b3SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
28570dbe28b3SPyun YongHyeon 			break;
28580dbe28b3SPyun YongHyeon 		}
28590dbe28b3SPyun YongHyeon 
28600dbe28b3SPyun YongHyeon 		enq++;
28610dbe28b3SPyun YongHyeon 		/*
28620dbe28b3SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
28630dbe28b3SPyun YongHyeon 		 * to him.
28640dbe28b3SPyun YongHyeon 		 */
286559a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
28660dbe28b3SPyun YongHyeon 	}
28670dbe28b3SPyun YongHyeon 
28680dbe28b3SPyun YongHyeon 	if (enq > 0) {
28690dbe28b3SPyun YongHyeon 		/* Transmit */
28700dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc_if->msk_softc,
28710dbe28b3SPyun YongHyeon 		    Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG),
28720dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_tx_prod);
28730dbe28b3SPyun YongHyeon 
28740dbe28b3SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
28752271eac7SPyun YongHyeon 		sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT;
28760dbe28b3SPyun YongHyeon 	}
28770dbe28b3SPyun YongHyeon }
28780dbe28b3SPyun YongHyeon 
28790dbe28b3SPyun YongHyeon static void
28802271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if)
28810dbe28b3SPyun YongHyeon {
28820dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
28830dbe28b3SPyun YongHyeon 
28840dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
28850dbe28b3SPyun YongHyeon 
28862271eac7SPyun YongHyeon 	if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer)
28872271eac7SPyun YongHyeon 		return;
28880dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
2889ab7df1e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) {
28900dbe28b3SPyun YongHyeon 		if (bootverbose)
28910dbe28b3SPyun YongHyeon 			if_printf(sc_if->msk_ifp, "watchdog timeout "
28920dbe28b3SPyun YongHyeon 			   "(missed link)\n");
28930dbe28b3SPyun YongHyeon 		ifp->if_oerrors++;
289489e22666SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
28950dbe28b3SPyun YongHyeon 		msk_init_locked(sc_if);
28960dbe28b3SPyun YongHyeon 		return;
28970dbe28b3SPyun YongHyeon 	}
28980dbe28b3SPyun YongHyeon 
28990dbe28b3SPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
29000dbe28b3SPyun YongHyeon 	ifp->if_oerrors++;
290189e22666SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
29020dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
29030dbe28b3SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2904c876b43fSPyun YongHyeon 		msk_start_locked(ifp);
29050dbe28b3SPyun YongHyeon }
29060dbe28b3SPyun YongHyeon 
29076a087a87SPyun YongHyeon static int
29080dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev)
29090dbe28b3SPyun YongHyeon {
29100dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
29110dbe28b3SPyun YongHyeon 	int i;
29120dbe28b3SPyun YongHyeon 
29130dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
29140dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
29150dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
291631fefd0dSPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
291731fefd0dSPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_drv_flags &
291831fefd0dSPyun YongHyeon 		    IFF_DRV_RUNNING) != 0))
29190dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
29200dbe28b3SPyun YongHyeon 	}
292131fefd0dSPyun YongHyeon 	MSK_UNLOCK(sc);
29220dbe28b3SPyun YongHyeon 
29230dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
29240dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
29256a087a87SPyun YongHyeon 	return (0);
29260dbe28b3SPyun YongHyeon }
29270dbe28b3SPyun YongHyeon 
29280dbe28b3SPyun YongHyeon static int
29290dbe28b3SPyun YongHyeon mskc_suspend(device_t dev)
29300dbe28b3SPyun YongHyeon {
29310dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
29320dbe28b3SPyun YongHyeon 	int i;
29330dbe28b3SPyun YongHyeon 
29340dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
29350dbe28b3SPyun YongHyeon 
29360dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
29370dbe28b3SPyun YongHyeon 
29380dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
29390dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
29400dbe28b3SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_drv_flags &
29410dbe28b3SPyun YongHyeon 		    IFF_DRV_RUNNING) != 0))
29420dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
29430dbe28b3SPyun YongHyeon 	}
29440dbe28b3SPyun YongHyeon 
29450dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
29460dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
29470dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
29480dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
29490dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
29500dbe28b3SPyun YongHyeon 
29510dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERDOWN);
29520dbe28b3SPyun YongHyeon 
29530dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
29540dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
2955ab7df1e4SPyun YongHyeon 	sc->msk_pflags |= MSK_FLAG_SUSPEND;
29560dbe28b3SPyun YongHyeon 
29570dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
29580dbe28b3SPyun YongHyeon 
29590dbe28b3SPyun YongHyeon 	return (0);
29600dbe28b3SPyun YongHyeon }
29610dbe28b3SPyun YongHyeon 
29620dbe28b3SPyun YongHyeon static int
29630dbe28b3SPyun YongHyeon mskc_resume(device_t dev)
29640dbe28b3SPyun YongHyeon {
29650dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
29660dbe28b3SPyun YongHyeon 	int i;
29670dbe28b3SPyun YongHyeon 
29680dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
29690dbe28b3SPyun YongHyeon 
29700dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
29710dbe28b3SPyun YongHyeon 
29720dbe28b3SPyun YongHyeon 	mskc_reset(sc);
29730dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
29740dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
297589e22666SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0)) {
297689e22666SPyun YongHyeon 			sc->msk_if[i]->msk_ifp->if_drv_flags &=
297789e22666SPyun YongHyeon 			    ~IFF_DRV_RUNNING;
29780dbe28b3SPyun YongHyeon 			msk_init_locked(sc->msk_if[i]);
29790dbe28b3SPyun YongHyeon 		}
298089e22666SPyun YongHyeon 	}
298140d6bed8SPyun YongHyeon 	sc->msk_pflags &= ~MSK_FLAG_SUSPEND;
29820dbe28b3SPyun YongHyeon 
29830dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
29840dbe28b3SPyun YongHyeon 
29850dbe28b3SPyun YongHyeon 	return (0);
29860dbe28b3SPyun YongHyeon }
29870dbe28b3SPyun YongHyeon 
298883c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
298983c04c93SPyun YongHyeon static __inline void
299083c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m)
299183c04c93SPyun YongHyeon {
299283c04c93SPyun YongHyeon         int i;
299383c04c93SPyun YongHyeon         uint16_t *src, *dst;
299483c04c93SPyun YongHyeon 
299583c04c93SPyun YongHyeon 	src = mtod(m, uint16_t *);
299683c04c93SPyun YongHyeon 	dst = src - 3;
299783c04c93SPyun YongHyeon 
299883c04c93SPyun YongHyeon 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
299983c04c93SPyun YongHyeon 		*dst++ = *src++;
300083c04c93SPyun YongHyeon 
300183c04c93SPyun YongHyeon 	m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN);
300283c04c93SPyun YongHyeon }
300383c04c93SPyun YongHyeon #endif
300483c04c93SPyun YongHyeon 
3005388214e4SPyun YongHyeon static __inline void
3006388214e4SPyun YongHyeon msk_rxcsum(struct msk_if_softc *sc_if, uint32_t control, struct mbuf *m)
3007388214e4SPyun YongHyeon {
3008388214e4SPyun YongHyeon 	struct ether_header *eh;
3009388214e4SPyun YongHyeon 	struct ip *ip;
3010388214e4SPyun YongHyeon 	struct udphdr *uh;
3011388214e4SPyun YongHyeon 	int32_t hlen, len, pktlen, temp32;
3012388214e4SPyun YongHyeon 	uint16_t csum, *opts;
3013388214e4SPyun YongHyeon 
3014388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) {
3015388214e4SPyun YongHyeon 		if ((control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) {
3016388214e4SPyun YongHyeon 			m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
3017388214e4SPyun YongHyeon 			if ((control & CSS_IPV4_CSUM_OK) != 0)
3018388214e4SPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
3019388214e4SPyun YongHyeon 			if ((control & (CSS_TCP | CSS_UDP)) != 0 &&
3020388214e4SPyun YongHyeon 			    (control & (CSS_TCPUDP_CSUM_OK)) != 0) {
3021388214e4SPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
3022388214e4SPyun YongHyeon 				    CSUM_PSEUDO_HDR;
3023388214e4SPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
3024388214e4SPyun YongHyeon 			}
3025388214e4SPyun YongHyeon 		}
3026388214e4SPyun YongHyeon 		return;
3027388214e4SPyun YongHyeon 	}
3028388214e4SPyun YongHyeon 	/*
3029388214e4SPyun YongHyeon 	 * Marvell Yukon controllers that support OP_RXCHKS has known
3030388214e4SPyun YongHyeon 	 * to have various Rx checksum offloading bugs. These
3031388214e4SPyun YongHyeon 	 * controllers can be configured to compute simple checksum
3032388214e4SPyun YongHyeon 	 * at two different positions. So we can compute IP and TCP/UDP
3033388214e4SPyun YongHyeon 	 * checksum at the same time. We intentionally have controller
3034388214e4SPyun YongHyeon 	 * compute TCP/UDP checksum twice by specifying the same
3035388214e4SPyun YongHyeon 	 * checksum start position and compare the result. If the value
3036388214e4SPyun YongHyeon 	 * is different it would indicate the hardware logic was wrong.
3037388214e4SPyun YongHyeon 	 */
3038388214e4SPyun YongHyeon 	if ((sc_if->msk_csum & 0xFFFF) != (sc_if->msk_csum >> 16)) {
3039388214e4SPyun YongHyeon 		if (bootverbose)
3040388214e4SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
3041388214e4SPyun YongHyeon 			    "Rx checksum value mismatch!\n");
3042388214e4SPyun YongHyeon 		return;
3043388214e4SPyun YongHyeon 	}
3044388214e4SPyun YongHyeon 	pktlen = m->m_pkthdr.len;
3045388214e4SPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
3046388214e4SPyun YongHyeon 		return;
3047388214e4SPyun YongHyeon 	eh = mtod(m, struct ether_header *);
3048388214e4SPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
3049388214e4SPyun YongHyeon 		return;
3050388214e4SPyun YongHyeon 	ip = (struct ip *)(eh + 1);
3051388214e4SPyun YongHyeon 	if (ip->ip_v != IPVERSION)
3052388214e4SPyun YongHyeon 		return;
3053388214e4SPyun YongHyeon 
3054388214e4SPyun YongHyeon 	hlen = ip->ip_hl << 2;
3055388214e4SPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
3056388214e4SPyun YongHyeon 	if (hlen < sizeof(struct ip))
3057388214e4SPyun YongHyeon 		return;
3058388214e4SPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
3059388214e4SPyun YongHyeon 		return;
3060388214e4SPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
3061388214e4SPyun YongHyeon 		return;
3062388214e4SPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
3063388214e4SPyun YongHyeon 		return;	/* can't handle fragmented packet. */
3064388214e4SPyun YongHyeon 
3065388214e4SPyun YongHyeon 	switch (ip->ip_p) {
3066388214e4SPyun YongHyeon 	case IPPROTO_TCP:
3067388214e4SPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
3068388214e4SPyun YongHyeon 			return;
3069388214e4SPyun YongHyeon 		break;
3070388214e4SPyun YongHyeon 	case IPPROTO_UDP:
3071388214e4SPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
3072388214e4SPyun YongHyeon 			return;
3073388214e4SPyun YongHyeon 		uh = (struct udphdr *)((caddr_t)ip + hlen);
3074388214e4SPyun YongHyeon 		if (uh->uh_sum == 0)
3075388214e4SPyun YongHyeon 			return; /* no checksum */
3076388214e4SPyun YongHyeon 		break;
3077388214e4SPyun YongHyeon 	default:
3078388214e4SPyun YongHyeon 		return;
3079388214e4SPyun YongHyeon 	}
30803c5571b3SPyun YongHyeon 	csum = bswap16(sc_if->msk_csum & 0xFFFF);
3081388214e4SPyun YongHyeon 	/* Checksum fixup for IP options. */
3082388214e4SPyun YongHyeon 	len = hlen - sizeof(struct ip);
3083388214e4SPyun YongHyeon 	if (len > 0) {
3084388214e4SPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
3085388214e4SPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
3086388214e4SPyun YongHyeon 			temp32 = csum - *opts;
3087388214e4SPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
3088388214e4SPyun YongHyeon 			csum = temp32 & 65535;
3089388214e4SPyun YongHyeon 		}
3090388214e4SPyun YongHyeon 	}
3091388214e4SPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
3092388214e4SPyun YongHyeon 	m->m_pkthdr.csum_data = csum;
3093388214e4SPyun YongHyeon }
3094388214e4SPyun YongHyeon 
30950dbe28b3SPyun YongHyeon static void
3096efb74172SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control,
3097efb74172SPyun YongHyeon     int len)
30980dbe28b3SPyun YongHyeon {
30990dbe28b3SPyun YongHyeon 	struct mbuf *m;
31000dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
31010dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
31020dbe28b3SPyun YongHyeon 	int cons, rxlen;
31030dbe28b3SPyun YongHyeon 
31040dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
31050dbe28b3SPyun YongHyeon 
31060dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
31070dbe28b3SPyun YongHyeon 
31080dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
31090dbe28b3SPyun YongHyeon 	do {
31100dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
311171e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
311271e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
31130dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
3114224003b7SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_NORXCHK) != 0) {
3115224003b7SPyun YongHyeon 			/*
3116224003b7SPyun YongHyeon 			 * For controllers that returns bogus status code
3117224003b7SPyun YongHyeon 			 * just do minimal check and let upper stack
3118224003b7SPyun YongHyeon 			 * handle this frame.
3119224003b7SPyun YongHyeon 			 */
3120224003b7SPyun YongHyeon 			if (len > MSK_MAX_FRAMELEN || len < ETHER_HDR_LEN) {
3121224003b7SPyun YongHyeon 				ifp->if_ierrors++;
3122224003b7SPyun YongHyeon 				msk_discard_rxbuf(sc_if, cons);
3123224003b7SPyun YongHyeon 				break;
3124224003b7SPyun YongHyeon 			}
3125224003b7SPyun YongHyeon 		} else if (len > sc_if->msk_framesize ||
31260dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
31270dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
31280dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
31290dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
31300dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
31310dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
31320dbe28b3SPyun YongHyeon 			break;
31330dbe28b3SPyun YongHyeon 		}
31340dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[cons];
31350dbe28b3SPyun YongHyeon 		m = rxd->rx_m;
31360dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, cons) != 0) {
31370dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
31380dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
31390dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
31400dbe28b3SPyun YongHyeon 			break;
31410dbe28b3SPyun YongHyeon 		}
31420dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
31430dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
314483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
314583c04c93SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
314683c04c93SPyun YongHyeon 			msk_fixup_rx(m);
314783c04c93SPyun YongHyeon #endif
31480dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
3149388214e4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
3150388214e4SPyun YongHyeon 			msk_rxcsum(sc_if, control, m);
31510dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
31520dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
31530dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
31540dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
31550dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
31560dbe28b3SPyun YongHyeon 		}
31570dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
31580dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
31590dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
31600dbe28b3SPyun YongHyeon 	} while (0);
31610dbe28b3SPyun YongHyeon 
31620dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT);
31630dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT);
31640dbe28b3SPyun YongHyeon }
31650dbe28b3SPyun YongHyeon 
31660dbe28b3SPyun YongHyeon static void
3167efb74172SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control,
3168efb74172SPyun YongHyeon     int len)
31690dbe28b3SPyun YongHyeon {
31700dbe28b3SPyun YongHyeon 	struct mbuf *m;
31710dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
31720dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
31730dbe28b3SPyun YongHyeon 	int cons, rxlen;
31740dbe28b3SPyun YongHyeon 
31750dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
31760dbe28b3SPyun YongHyeon 
31770dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
31780dbe28b3SPyun YongHyeon 
31790dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
31800dbe28b3SPyun YongHyeon 	do {
31810dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
318271e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
318371e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
31840dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
31850dbe28b3SPyun YongHyeon 		if (len > sc_if->msk_framesize ||
31860dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
31870dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
31880dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
31890dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
31900dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
31910dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
31920dbe28b3SPyun YongHyeon 			break;
31930dbe28b3SPyun YongHyeon 		}
31940dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons];
31950dbe28b3SPyun YongHyeon 		m = jrxd->rx_m;
31960dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, cons) != 0) {
31970dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
31980dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
31990dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
32000dbe28b3SPyun YongHyeon 			break;
32010dbe28b3SPyun YongHyeon 		}
32020dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
32030dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
320483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
320583c04c93SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
320683c04c93SPyun YongHyeon 			msk_fixup_rx(m);
320783c04c93SPyun YongHyeon #endif
32080dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
3209388214e4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
3210388214e4SPyun YongHyeon 			msk_rxcsum(sc_if, control, m);
32110dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
32120dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
32130dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
32140dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
32150dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
32160dbe28b3SPyun YongHyeon 		}
32170dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
32180dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
32190dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
32200dbe28b3SPyun YongHyeon 	} while (0);
32210dbe28b3SPyun YongHyeon 
32220dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT);
32230dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT);
32240dbe28b3SPyun YongHyeon }
32250dbe28b3SPyun YongHyeon 
32260dbe28b3SPyun YongHyeon static void
32270dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx)
32280dbe28b3SPyun YongHyeon {
32290dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
32300dbe28b3SPyun YongHyeon 	struct msk_tx_desc *cur_tx;
32310dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
32320dbe28b3SPyun YongHyeon 	uint32_t control;
32330dbe28b3SPyun YongHyeon 	int cons, prog;
32340dbe28b3SPyun YongHyeon 
32350dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
32360dbe28b3SPyun YongHyeon 
32370dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
32380dbe28b3SPyun YongHyeon 
32390dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
32400dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
32410dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
32420dbe28b3SPyun YongHyeon 	/*
32430dbe28b3SPyun YongHyeon 	 * Go through our tx ring and free mbufs for those
32440dbe28b3SPyun YongHyeon 	 * frames that have been sent.
32450dbe28b3SPyun YongHyeon 	 */
32460dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_tx_cons;
32470dbe28b3SPyun YongHyeon 	prog = 0;
32480dbe28b3SPyun YongHyeon 	for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) {
32490dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt <= 0)
32500dbe28b3SPyun YongHyeon 			break;
32510dbe28b3SPyun YongHyeon 		prog++;
32520dbe28b3SPyun YongHyeon 		cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons];
32530dbe28b3SPyun YongHyeon 		control = le32toh(cur_tx->msk_control);
32540dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt--;
32550dbe28b3SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
32560dbe28b3SPyun YongHyeon 		if ((control & EOP) == 0)
32570dbe28b3SPyun YongHyeon 			continue;
32580dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[cons];
32590dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap,
32600dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
32610dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap);
32620dbe28b3SPyun YongHyeon 
32630dbe28b3SPyun YongHyeon 		ifp->if_opackets++;
32640dbe28b3SPyun YongHyeon 		KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!",
32650dbe28b3SPyun YongHyeon 		    __func__));
32660dbe28b3SPyun YongHyeon 		m_freem(txd->tx_m);
32670dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
32680dbe28b3SPyun YongHyeon 	}
32690dbe28b3SPyun YongHyeon 
32700dbe28b3SPyun YongHyeon 	if (prog > 0) {
32710dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cons = cons;
32720dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt == 0)
32732271eac7SPyun YongHyeon 			sc_if->msk_watchdog_timer = 0;
32740dbe28b3SPyun YongHyeon 		/* No need to sync LEs as we didn't update LEs. */
32750dbe28b3SPyun YongHyeon 	}
32760dbe28b3SPyun YongHyeon }
32770dbe28b3SPyun YongHyeon 
32780dbe28b3SPyun YongHyeon static void
32790dbe28b3SPyun YongHyeon msk_tick(void *xsc_if)
32800dbe28b3SPyun YongHyeon {
32810dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
32820dbe28b3SPyun YongHyeon 	struct mii_data *mii;
32830dbe28b3SPyun YongHyeon 
32840dbe28b3SPyun YongHyeon 	sc_if = xsc_if;
32850dbe28b3SPyun YongHyeon 
32860dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
32870dbe28b3SPyun YongHyeon 
32880dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
32890dbe28b3SPyun YongHyeon 
32900dbe28b3SPyun YongHyeon 	mii_tick(mii);
329177e6010fSPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0)
329277e6010fSPyun YongHyeon 		msk_miibus_statchg(sc_if->msk_if_dev);
3293cf570c1fSPyun YongHyeon 	msk_handle_events(sc_if->msk_softc);
32942271eac7SPyun YongHyeon 	msk_watchdog(sc_if);
32950dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
32960dbe28b3SPyun YongHyeon }
32970dbe28b3SPyun YongHyeon 
32980dbe28b3SPyun YongHyeon static void
32990dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if)
33000dbe28b3SPyun YongHyeon {
33010dbe28b3SPyun YongHyeon 	uint16_t status;
33020dbe28b3SPyun YongHyeon 
33030dbe28b3SPyun YongHyeon 	msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
3304431e606dSPyun YongHyeon 	status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
33050dbe28b3SPyun YongHyeon 	/* Handle FIFO Underrun/Overflow? */
33060dbe28b3SPyun YongHyeon 	if ((status & PHY_M_IS_FIFO_ERROR))
33070dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
33080dbe28b3SPyun YongHyeon 		    "PHY FIFO underrun/overflow.\n");
33090dbe28b3SPyun YongHyeon }
33100dbe28b3SPyun YongHyeon 
33110dbe28b3SPyun YongHyeon static void
33120dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if)
33130dbe28b3SPyun YongHyeon {
33140dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
33150dbe28b3SPyun YongHyeon 	uint8_t status;
33160dbe28b3SPyun YongHyeon 
33170dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
33180dbe28b3SPyun YongHyeon 	status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
33190dbe28b3SPyun YongHyeon 
33200dbe28b3SPyun YongHyeon 	/* GMAC Rx FIFO overrun. */
3321ff080216SPyun YongHyeon 	if ((status & GM_IS_RX_FF_OR) != 0)
33220dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
33230dbe28b3SPyun YongHyeon 		    GMF_CLI_RX_FO);
33240dbe28b3SPyun YongHyeon 	/* GMAC Tx FIFO underrun. */
33250dbe28b3SPyun YongHyeon 	if ((status & GM_IS_TX_FF_UR) != 0) {
33260dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
33270dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_FU);
33280dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n");
33290dbe28b3SPyun YongHyeon 		/*
33300dbe28b3SPyun YongHyeon 		 * XXX
33310dbe28b3SPyun YongHyeon 		 * In case of Tx underrun, we may need to flush/reset
33320dbe28b3SPyun YongHyeon 		 * Tx MAC but that would also require resynchronization
3333b1ce21c6SRebecca Cran 		 * with status LEs. Reinitializing status LEs would
33340dbe28b3SPyun YongHyeon 		 * affect other port in dual MAC configuration so it
33350dbe28b3SPyun YongHyeon 		 * should be avoided as possible as we can.
33360dbe28b3SPyun YongHyeon 		 * Due to lack of documentation it's all vague guess but
33370dbe28b3SPyun YongHyeon 		 * it needs more investigation.
33380dbe28b3SPyun YongHyeon 		 */
33390dbe28b3SPyun YongHyeon 	}
33400dbe28b3SPyun YongHyeon }
33410dbe28b3SPyun YongHyeon 
33420dbe28b3SPyun YongHyeon static void
33430dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status)
33440dbe28b3SPyun YongHyeon {
33450dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
33460dbe28b3SPyun YongHyeon 
33470dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
33480dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RD1) != 0) {
33490dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
33500dbe28b3SPyun YongHyeon 		    "RAM buffer read parity error\n");
33510dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
33520dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
33530dbe28b3SPyun YongHyeon 		    RI_CLR_RD_PERR);
33540dbe28b3SPyun YongHyeon 	}
33550dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_WR1) != 0) {
33560dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
33570dbe28b3SPyun YongHyeon 		    "RAM buffer write parity error\n");
33580dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
33590dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
33600dbe28b3SPyun YongHyeon 		    RI_CLR_WR_PERR);
33610dbe28b3SPyun YongHyeon 	}
33620dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_MAC1) != 0) {
33630dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n");
33640dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
33650dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
33660dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_PE);
33670dbe28b3SPyun YongHyeon 	}
33680dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RX1) != 0) {
33690dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx parity error\n");
33700dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
33710dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR);
33720dbe28b3SPyun YongHyeon 	}
33730dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) {
33740dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "TCP segmentation error\n");
33750dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
33760dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP);
33770dbe28b3SPyun YongHyeon 	}
33780dbe28b3SPyun YongHyeon }
33790dbe28b3SPyun YongHyeon 
33800dbe28b3SPyun YongHyeon static void
33810dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc)
33820dbe28b3SPyun YongHyeon {
33830dbe28b3SPyun YongHyeon 	uint32_t status;
33840dbe28b3SPyun YongHyeon 	uint32_t tlphead[4];
33850dbe28b3SPyun YongHyeon 
33860dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_HWE_ISRC);
33870dbe28b3SPyun YongHyeon 	/* Time Stamp timer overflow. */
33880dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_TIST_OV) != 0)
33890dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
33900dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_NEXP) != 0) {
33910dbe28b3SPyun YongHyeon 		/*
33920dbe28b3SPyun YongHyeon 		 * PCI Express Error occured which is not described in PEX
33930dbe28b3SPyun YongHyeon 		 * spec.
33940dbe28b3SPyun YongHyeon 		 * This error is also mapped either to Master Abort(
33950dbe28b3SPyun YongHyeon 		 * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and
33960dbe28b3SPyun YongHyeon 		 * can only be cleared there.
33970dbe28b3SPyun YongHyeon                  */
33980dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
33990dbe28b3SPyun YongHyeon 		    "PCI Express protocol violation error\n");
34000dbe28b3SPyun YongHyeon 	}
34010dbe28b3SPyun YongHyeon 
34020dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) {
34030dbe28b3SPyun YongHyeon 		uint16_t v16;
34040dbe28b3SPyun YongHyeon 
34050dbe28b3SPyun YongHyeon 		if ((status & Y2_IS_MST_ERR) != 0)
34060dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
34070dbe28b3SPyun YongHyeon 			    "unexpected IRQ Status error\n");
34080dbe28b3SPyun YongHyeon 		else
34090dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
34100dbe28b3SPyun YongHyeon 			    "unexpected IRQ Master error\n");
34110dbe28b3SPyun YongHyeon 		/* Reset all bits in the PCI status register. */
34120dbe28b3SPyun YongHyeon 		v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
34130dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
34140dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCIR_STATUS, v16 |
34150dbe28b3SPyun YongHyeon 		    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
3416d1a02e09SJohn Baldwin 		    PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2);
34170dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
34180dbe28b3SPyun YongHyeon 	}
34190dbe28b3SPyun YongHyeon 
34200dbe28b3SPyun YongHyeon 	/* Check for PCI Express Uncorrectable Error. */
34210dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_EXP) != 0) {
34220dbe28b3SPyun YongHyeon 		uint32_t v32;
34230dbe28b3SPyun YongHyeon 
34240dbe28b3SPyun YongHyeon 		/*
34250dbe28b3SPyun YongHyeon 		 * On PCI Express bus bridges are called root complexes (RC).
34260dbe28b3SPyun YongHyeon 		 * PCI Express errors are recognized by the root complex too,
34270dbe28b3SPyun YongHyeon 		 * which requests the system to handle the problem. After
34280dbe28b3SPyun YongHyeon 		 * error occurence it may be that no access to the adapter
34290dbe28b3SPyun YongHyeon 		 * may be performed any longer.
34300dbe28b3SPyun YongHyeon 		 */
34310dbe28b3SPyun YongHyeon 
34320dbe28b3SPyun YongHyeon 		v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
34330dbe28b3SPyun YongHyeon 		if ((v32 & PEX_UNSUP_REQ) != 0) {
34340dbe28b3SPyun YongHyeon 			/* Ignore unsupported request error. */
34350dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
34360dbe28b3SPyun YongHyeon 			    "Uncorrectable PCI Express error\n");
34370dbe28b3SPyun YongHyeon 		}
34380dbe28b3SPyun YongHyeon 		if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) {
34390dbe28b3SPyun YongHyeon 			int i;
34400dbe28b3SPyun YongHyeon 
34410dbe28b3SPyun YongHyeon 			/* Get TLP header form Log Registers. */
34420dbe28b3SPyun YongHyeon 			for (i = 0; i < 4; i++)
34430dbe28b3SPyun YongHyeon 				tlphead[i] = CSR_PCI_READ_4(sc,
34440dbe28b3SPyun YongHyeon 				    PEX_HEADER_LOG + i * 4);
34450dbe28b3SPyun YongHyeon 			/* Check for vendor defined broadcast message. */
34460dbe28b3SPyun YongHyeon 			if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) {
34470dbe28b3SPyun YongHyeon 				sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
34480dbe28b3SPyun YongHyeon 				CSR_WRITE_4(sc, B0_HWE_IMSK,
34490dbe28b3SPyun YongHyeon 				    sc->msk_intrhwemask);
34500dbe28b3SPyun YongHyeon 				CSR_READ_4(sc, B0_HWE_IMSK);
34510dbe28b3SPyun YongHyeon 			}
34520dbe28b3SPyun YongHyeon 		}
34530dbe28b3SPyun YongHyeon 		/* Clear the interrupt. */
34540dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
34550dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
34560dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
34570dbe28b3SPyun YongHyeon 	}
34580dbe28b3SPyun YongHyeon 
34590dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL)
34600dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status);
34610dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL)
34620dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8);
34630dbe28b3SPyun YongHyeon }
34640dbe28b3SPyun YongHyeon 
34650dbe28b3SPyun YongHyeon static __inline void
34660dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if)
34670dbe28b3SPyun YongHyeon {
34680dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
34690dbe28b3SPyun YongHyeon 
34700dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
347185b340cbSPyun YongHyeon 	if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN))
34720dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
34730dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
34740dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
34750dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
34760dbe28b3SPyun YongHyeon 	else
34770dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
34780dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_tag,
34790dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_map,
34800dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
34810dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq,
34820dbe28b3SPyun YongHyeon 	    PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod);
34830dbe28b3SPyun YongHyeon }
34840dbe28b3SPyun YongHyeon 
34850dbe28b3SPyun YongHyeon static int
34860dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc)
34870dbe28b3SPyun YongHyeon {
34880dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
34890dbe28b3SPyun YongHyeon 	int rxput[2];
34900dbe28b3SPyun YongHyeon 	struct msk_stat_desc *sd;
34910dbe28b3SPyun YongHyeon 	uint32_t control, status;
3492c876b43fSPyun YongHyeon 	int cons, len, port, rxprog;
34930dbe28b3SPyun YongHyeon 
349407fa0751SPyun YongHyeon 	if (sc->msk_stat_cons == CSR_READ_2(sc, STAT_PUT_IDX))
349507fa0751SPyun YongHyeon 		return (0);
349607fa0751SPyun YongHyeon 
34970dbe28b3SPyun YongHyeon 	/* Sync status LEs. */
34980dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
34990dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
35000dbe28b3SPyun YongHyeon 
35010dbe28b3SPyun YongHyeon 	rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0;
35020dbe28b3SPyun YongHyeon 	rxprog = 0;
3503c876b43fSPyun YongHyeon 	cons = sc->msk_stat_cons;
3504c876b43fSPyun YongHyeon 	for (;;) {
35050dbe28b3SPyun YongHyeon 		sd = &sc->msk_stat_ring[cons];
35060dbe28b3SPyun YongHyeon 		control = le32toh(sd->msk_control);
35070dbe28b3SPyun YongHyeon 		if ((control & HW_OWNER) == 0)
35080dbe28b3SPyun YongHyeon 			break;
35090dbe28b3SPyun YongHyeon 		control &= ~HW_OWNER;
35100dbe28b3SPyun YongHyeon 		sd->msk_control = htole32(control);
35110dbe28b3SPyun YongHyeon 		status = le32toh(sd->msk_status);
35120dbe28b3SPyun YongHyeon 		len = control & STLE_LEN_MASK;
35130dbe28b3SPyun YongHyeon 		port = (control >> 16) & 0x01;
35140dbe28b3SPyun YongHyeon 		sc_if = sc->msk_if[port];
35150dbe28b3SPyun YongHyeon 		if (sc_if == NULL) {
35160dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "invalid port opcode "
35170dbe28b3SPyun YongHyeon 			    "0x%08x\n", control & STLE_OP_MASK);
35180dbe28b3SPyun YongHyeon 			continue;
35190dbe28b3SPyun YongHyeon 		}
35200dbe28b3SPyun YongHyeon 
35210dbe28b3SPyun YongHyeon 		switch (control & STLE_OP_MASK) {
35220dbe28b3SPyun YongHyeon 		case OP_RXVLAN:
35230dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
35240dbe28b3SPyun YongHyeon 			break;
35250dbe28b3SPyun YongHyeon 		case OP_RXCHKSVLAN:
35260dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
3527388214e4SPyun YongHyeon 			/* FALLTHROUGH */
3528388214e4SPyun YongHyeon 		case OP_RXCHKS:
3529388214e4SPyun YongHyeon 			sc_if->msk_csum = status;
35300dbe28b3SPyun YongHyeon 			break;
35310dbe28b3SPyun YongHyeon 		case OP_RXSTAT:
353231fefd0dSPyun YongHyeon 			if (!(sc_if->msk_ifp->if_drv_flags & IFF_DRV_RUNNING))
353331fefd0dSPyun YongHyeon 				break;
353485b340cbSPyun YongHyeon 			if (sc_if->msk_framesize >
353585b340cbSPyun YongHyeon 			    (MCLBYTES - MSK_RX_BUF_ALIGN))
3536efb74172SPyun YongHyeon 				msk_jumbo_rxeof(sc_if, status, control, len);
35370dbe28b3SPyun YongHyeon 			else
3538efb74172SPyun YongHyeon 				msk_rxeof(sc_if, status, control, len);
35390dbe28b3SPyun YongHyeon 			rxprog++;
35400dbe28b3SPyun YongHyeon 			/*
35410dbe28b3SPyun YongHyeon 			 * Because there is no way to sync single Rx LE
35420dbe28b3SPyun YongHyeon 			 * put the DMA sync operation off until the end of
35430dbe28b3SPyun YongHyeon 			 * event processing.
35440dbe28b3SPyun YongHyeon 			 */
35450dbe28b3SPyun YongHyeon 			rxput[port]++;
35460dbe28b3SPyun YongHyeon 			/* Update prefetch unit if we've passed water mark. */
35470dbe28b3SPyun YongHyeon 			if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) {
35480dbe28b3SPyun YongHyeon 				msk_rxput(sc_if);
35490dbe28b3SPyun YongHyeon 				rxput[port] = 0;
35500dbe28b3SPyun YongHyeon 			}
35510dbe28b3SPyun YongHyeon 			break;
35520dbe28b3SPyun YongHyeon 		case OP_TXINDEXLE:
35530dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_A] != NULL)
35540dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_A],
35550dbe28b3SPyun YongHyeon 				    status & STLE_TXA1_MSKL);
35560dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_B] != NULL)
35570dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_B],
35580dbe28b3SPyun YongHyeon 				    ((status & STLE_TXA2_MSKL) >>
35590dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTL) |
35600dbe28b3SPyun YongHyeon 				    ((len & STLE_TXA2_MSKH) <<
35610dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTH));
35620dbe28b3SPyun YongHyeon 			break;
35630dbe28b3SPyun YongHyeon 		default:
35640dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n",
35650dbe28b3SPyun YongHyeon 			    control & STLE_OP_MASK);
35660dbe28b3SPyun YongHyeon 			break;
35670dbe28b3SPyun YongHyeon 		}
35680dbe28b3SPyun YongHyeon 		MSK_INC(cons, MSK_STAT_RING_CNT);
35690dbe28b3SPyun YongHyeon 		if (rxprog > sc->msk_process_limit)
35700dbe28b3SPyun YongHyeon 			break;
35710dbe28b3SPyun YongHyeon 	}
35720dbe28b3SPyun YongHyeon 
35730dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = cons;
357417f6f326SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
357517f6f326SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
35760dbe28b3SPyun YongHyeon 
35770dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_A] > 0)
35780dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_A]);
35790dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_B] > 0)
35800dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_B]);
35810dbe28b3SPyun YongHyeon 
358207fa0751SPyun YongHyeon 	return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX));
35830dbe28b3SPyun YongHyeon }
35840dbe28b3SPyun YongHyeon 
358553dcfbd1SPyun YongHyeon static void
3586c876b43fSPyun YongHyeon msk_intr(void *xsc)
358753dcfbd1SPyun YongHyeon {
358853dcfbd1SPyun YongHyeon 	struct msk_softc *sc;
358953dcfbd1SPyun YongHyeon 	struct msk_if_softc *sc_if0, *sc_if1;
359053dcfbd1SPyun YongHyeon 	struct ifnet *ifp0, *ifp1;
359153dcfbd1SPyun YongHyeon 	uint32_t status;
3592c876b43fSPyun YongHyeon 	int domore;
359353dcfbd1SPyun YongHyeon 
359453dcfbd1SPyun YongHyeon 	sc = xsc;
359553dcfbd1SPyun YongHyeon 	MSK_LOCK(sc);
359653dcfbd1SPyun YongHyeon 
359753dcfbd1SPyun YongHyeon 	/* Reading B0_Y2_SP_ISRC2 masks further interrupts. */
359853dcfbd1SPyun YongHyeon 	status = CSR_READ_4(sc, B0_Y2_SP_ISRC2);
3599ab7df1e4SPyun YongHyeon 	if (status == 0 || status == 0xffffffff ||
3600ab7df1e4SPyun YongHyeon 	    (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 ||
360153dcfbd1SPyun YongHyeon 	    (status & sc->msk_intrmask) == 0) {
360253dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
36033d763c31SPyun YongHyeon 		MSK_UNLOCK(sc);
360453dcfbd1SPyun YongHyeon 		return;
360553dcfbd1SPyun YongHyeon 	}
360653dcfbd1SPyun YongHyeon 
360753dcfbd1SPyun YongHyeon 	sc_if0 = sc->msk_if[MSK_PORT_A];
360853dcfbd1SPyun YongHyeon 	sc_if1 = sc->msk_if[MSK_PORT_B];
360953dcfbd1SPyun YongHyeon 	ifp0 = ifp1 = NULL;
361053dcfbd1SPyun YongHyeon 	if (sc_if0 != NULL)
361153dcfbd1SPyun YongHyeon 		ifp0 = sc_if0->msk_ifp;
361253dcfbd1SPyun YongHyeon 	if (sc_if1 != NULL)
361353dcfbd1SPyun YongHyeon 		ifp1 = sc_if1->msk_ifp;
361453dcfbd1SPyun YongHyeon 
361553dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL)
361653dcfbd1SPyun YongHyeon 		msk_intr_phy(sc_if0);
361753dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL)
361853dcfbd1SPyun YongHyeon 		msk_intr_phy(sc_if1);
361953dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL)
362053dcfbd1SPyun YongHyeon 		msk_intr_gmac(sc_if0);
362153dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL)
362253dcfbd1SPyun YongHyeon 		msk_intr_gmac(sc_if1);
362353dcfbd1SPyun YongHyeon 	if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) {
362453dcfbd1SPyun YongHyeon 		device_printf(sc->msk_dev, "Rx descriptor error\n");
362553dcfbd1SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2);
362653dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
362753dcfbd1SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
362853dcfbd1SPyun YongHyeon 	}
362953dcfbd1SPyun YongHyeon         if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) {
363053dcfbd1SPyun YongHyeon 		device_printf(sc->msk_dev, "Tx descriptor error\n");
363153dcfbd1SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2);
363253dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
363353dcfbd1SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
363453dcfbd1SPyun YongHyeon 	}
363553dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_HW_ERR) != 0)
363653dcfbd1SPyun YongHyeon 		msk_intr_hwerr(sc);
363753dcfbd1SPyun YongHyeon 
36380dbe28b3SPyun YongHyeon 	domore = msk_handle_events(sc);
3639c876b43fSPyun YongHyeon 	if ((status & Y2_IS_STAT_BMU) != 0 && domore == 0)
36400dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ);
36410dbe28b3SPyun YongHyeon 
36420dbe28b3SPyun YongHyeon 	/* Reenable interrupts. */
36430dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
3644c876b43fSPyun YongHyeon 
3645c876b43fSPyun YongHyeon 	if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3646c876b43fSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp0->if_snd))
3647c876b43fSPyun YongHyeon 		msk_start_locked(ifp0);
3648c876b43fSPyun YongHyeon 	if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3649c876b43fSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp1->if_snd))
3650c876b43fSPyun YongHyeon 		msk_start_locked(ifp1);
3651c876b43fSPyun YongHyeon 
3652c876b43fSPyun YongHyeon 	MSK_UNLOCK(sc);
36530dbe28b3SPyun YongHyeon }
36540dbe28b3SPyun YongHyeon 
36550dbe28b3SPyun YongHyeon static void
3656daf29227SPyun YongHyeon msk_set_tx_stfwd(struct msk_if_softc *sc_if)
3657daf29227SPyun YongHyeon {
3658daf29227SPyun YongHyeon 	struct msk_softc *sc;
3659daf29227SPyun YongHyeon 	struct ifnet *ifp;
3660daf29227SPyun YongHyeon 
3661daf29227SPyun YongHyeon 	ifp = sc_if->msk_ifp;
3662daf29227SPyun YongHyeon 	sc = sc_if->msk_softc;
36637b4f47c1SPyun YongHyeon 	if ((sc->msk_hw_id == CHIP_ID_YUKON_EX &&
36647b4f47c1SPyun YongHyeon 	    sc->msk_hw_rev != CHIP_REV_YU_EX_A0) ||
36657b4f47c1SPyun YongHyeon 	    sc->msk_hw_id >= CHIP_ID_YUKON_SUPR) {
36667b4f47c1SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
36677b4f47c1SPyun YongHyeon 		    TX_STFW_ENA);
36687b4f47c1SPyun YongHyeon 	} else {
3669daf29227SPyun YongHyeon 		if (ifp->if_mtu > ETHERMTU) {
3670daf29227SPyun YongHyeon 			/* Set Tx GMAC FIFO Almost Empty Threshold. */
3671daf29227SPyun YongHyeon 			CSR_WRITE_4(sc,
3672daf29227SPyun YongHyeon 			    MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR),
3673daf29227SPyun YongHyeon 			    MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR);
3674daf29227SPyun YongHyeon 			/* Disable Store & Forward mode for Tx. */
36757b4f47c1SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
36767b4f47c1SPyun YongHyeon 			    TX_STFW_DIS);
3677daf29227SPyun YongHyeon 		} else {
36787b4f47c1SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
36797b4f47c1SPyun YongHyeon 			    TX_STFW_ENA);
3680daf29227SPyun YongHyeon 		}
3681daf29227SPyun YongHyeon 	}
3682daf29227SPyun YongHyeon }
3683daf29227SPyun YongHyeon 
3684daf29227SPyun YongHyeon static void
36850dbe28b3SPyun YongHyeon msk_init(void *xsc)
36860dbe28b3SPyun YongHyeon {
36870dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if = xsc;
36880dbe28b3SPyun YongHyeon 
36890dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
36900dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
36910dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
36920dbe28b3SPyun YongHyeon }
36930dbe28b3SPyun YongHyeon 
36940dbe28b3SPyun YongHyeon static void
36950dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if)
36960dbe28b3SPyun YongHyeon {
36970dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
36980dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
36990dbe28b3SPyun YongHyeon 	struct mii_data	 *mii;
3700cf5756a6SPyun YongHyeon 	uint8_t *eaddr;
37010dbe28b3SPyun YongHyeon 	uint16_t gmac;
370261708f4cSPyun YongHyeon 	uint32_t reg;
3703cf5756a6SPyun YongHyeon 	int error;
37040dbe28b3SPyun YongHyeon 
37050dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
37060dbe28b3SPyun YongHyeon 
37070dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
37080dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
37090dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
37100dbe28b3SPyun YongHyeon 
371189e22666SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
371289e22666SPyun YongHyeon 		return;
371389e22666SPyun YongHyeon 
37140dbe28b3SPyun YongHyeon 	error = 0;
37150dbe28b3SPyun YongHyeon 	/* Cancel pending I/O and free all Rx/Tx buffers. */
37160dbe28b3SPyun YongHyeon 	msk_stop(sc_if);
37170dbe28b3SPyun YongHyeon 
371885b340cbSPyun YongHyeon 	if (ifp->if_mtu < ETHERMTU)
371985b340cbSPyun YongHyeon 		sc_if->msk_framesize = ETHERMTU;
372085b340cbSPyun YongHyeon 	else
372185b340cbSPyun YongHyeon 		sc_if->msk_framesize = ifp->if_mtu;
372285b340cbSPyun YongHyeon 	sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
372385b340cbSPyun YongHyeon 	if (ifp->if_mtu > ETHERMTU &&
3724e2b16603SPyun YongHyeon 	    (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) {
3725a109c74fSPyun YongHyeon 		ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO);
3726a109c74fSPyun YongHyeon 		ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM);
3727a109c74fSPyun YongHyeon 	}
37280dbe28b3SPyun YongHyeon 
3729e6e23ffeSPyun YongHyeon  	/* GMAC Control reset. */
3730e6e23ffeSPyun YongHyeon  	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_SET);
3731e6e23ffeSPyun YongHyeon  	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_CLR);
3732e6e23ffeSPyun YongHyeon  	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_F_LOOPB_OFF);
3733daf29227SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EX)
3734daf29227SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL),
3735daf29227SPyun YongHyeon 		    GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON |
3736daf29227SPyun YongHyeon 		    GMC_BYP_RETR_ON);
3737e6e23ffeSPyun YongHyeon 
37380dbe28b3SPyun YongHyeon 	/*
3739e6e23ffeSPyun YongHyeon 	 * Initialize GMAC first such that speed/duplex/flow-control
3740e6e23ffeSPyun YongHyeon 	 * parameters are renegotiated when interface is brought up.
37410dbe28b3SPyun YongHyeon 	 */
3742e6e23ffeSPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, 0);
37430dbe28b3SPyun YongHyeon 
37440dbe28b3SPyun YongHyeon 	/* Dummy read the Interrupt Source Register. */
37450dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
37460dbe28b3SPyun YongHyeon 
37473a91ee71SPyun YongHyeon 	/* Clear MIB stats. */
37483a91ee71SPyun YongHyeon 	msk_stats_clear(sc_if);
37490dbe28b3SPyun YongHyeon 
37500dbe28b3SPyun YongHyeon 	/* Disable FCS. */
37510dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS);
37520dbe28b3SPyun YongHyeon 
37530dbe28b3SPyun YongHyeon 	/* Setup Transmit Control Register. */
37540dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
37550dbe28b3SPyun YongHyeon 
37560dbe28b3SPyun YongHyeon 	/* Setup Transmit Flow Control Register. */
37570dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff);
37580dbe28b3SPyun YongHyeon 
37590dbe28b3SPyun YongHyeon 	/* Setup Transmit Parameter Register. */
37600dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM,
37610dbe28b3SPyun YongHyeon 	    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
37620dbe28b3SPyun YongHyeon 	    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
37630dbe28b3SPyun YongHyeon 
37640dbe28b3SPyun YongHyeon 	gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) |
37650dbe28b3SPyun YongHyeon 	    GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
37660dbe28b3SPyun YongHyeon 
376785b340cbSPyun YongHyeon 	if (ifp->if_mtu > ETHERMTU)
37680dbe28b3SPyun YongHyeon 		gmac |= GM_SMOD_JUMBO_ENA;
37690dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac);
37700dbe28b3SPyun YongHyeon 
37710dbe28b3SPyun YongHyeon 	/* Set station address. */
3772cf5756a6SPyun YongHyeon 	eaddr = IF_LLADDR(ifp);
3773cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L,
3774cf5756a6SPyun YongHyeon 	    eaddr[0] | (eaddr[1] << 8));
3775cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1M,
3776cf5756a6SPyun YongHyeon 	    eaddr[2] | (eaddr[3] << 8));
3777cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1H,
3778cf5756a6SPyun YongHyeon 	    eaddr[4] | (eaddr[5] << 8));
3779cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L,
3780cf5756a6SPyun YongHyeon 	    eaddr[0] | (eaddr[1] << 8));
3781cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2M,
3782cf5756a6SPyun YongHyeon 	    eaddr[2] | (eaddr[3] << 8));
3783cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2H,
3784cf5756a6SPyun YongHyeon 	    eaddr[4] | (eaddr[5] << 8));
37850dbe28b3SPyun YongHyeon 
37860dbe28b3SPyun YongHyeon 	/* Disable interrupts for counter overflows. */
37870dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0);
37880dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0);
37890dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0);
37900dbe28b3SPyun YongHyeon 
37910dbe28b3SPyun YongHyeon 	/* Configure Rx MAC FIFO. */
37920dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
37930dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR);
379461708f4cSPyun YongHyeon 	reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
3795daf29227SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P ||
3796daf29227SPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_EX)
379761708f4cSPyun YongHyeon 		reg |= GMF_RX_OVER_ON;
379861708f4cSPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), reg);
37990dbe28b3SPyun YongHyeon 
38006d6588a1SPyun YongHyeon 	/* Set receive filter. */
38016d6588a1SPyun YongHyeon 	msk_rxfilter(sc_if);
38020dbe28b3SPyun YongHyeon 
3803cde64af3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_XL) {
3804cde64af3SPyun YongHyeon 		/* Clear flush mask - HW bug. */
3805cde64af3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 0);
3806cde64af3SPyun YongHyeon 	} else {
38070dbe28b3SPyun YongHyeon 		/* Flush Rx MAC FIFO on any flow control or error. */
38080dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK),
38090dbe28b3SPyun YongHyeon 		    GMR_FS_ANY_ERR);
3810cde64af3SPyun YongHyeon 	}
38110dbe28b3SPyun YongHyeon 
3812d5d60164SPyun YongHyeon 	/*
3813d5d60164SPyun YongHyeon 	 * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word
3814d5d60164SPyun YongHyeon 	 * due to hardware hang on receipt of pause frames.
3815d5d60164SPyun YongHyeon 	 */
3816224003b7SPyun YongHyeon 	reg = RX_GMF_FL_THR_DEF + 1;
3817224003b7SPyun YongHyeon 	/* Another magic for Yukon FE+ - From Linux. */
3818224003b7SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P &&
3819224003b7SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0)
3820224003b7SPyun YongHyeon 		reg = 0x178;
3821224003b7SPyun YongHyeon 	CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR), reg);
38220dbe28b3SPyun YongHyeon 
38230dbe28b3SPyun YongHyeon 	/* Configure Tx MAC FIFO. */
38240dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
38250dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR);
38260dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON);
38270dbe28b3SPyun YongHyeon 
38280dbe28b3SPyun YongHyeon 	/* Configure hardware VLAN tag insertion/stripping. */
38290dbe28b3SPyun YongHyeon 	msk_setvlan(sc_if, ifp);
38300dbe28b3SPyun YongHyeon 
383183c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) {
3832b1ce21c6SRebecca Cran 		/* Set Rx Pause threshold. */
3833106b2e2fSPyun YongHyeon 		CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR),
38340dbe28b3SPyun YongHyeon 		    MSK_ECU_LLPP);
3835106b2e2fSPyun YongHyeon 		CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR),
38360dbe28b3SPyun YongHyeon 		    MSK_ECU_ULPP);
3837daf29227SPyun YongHyeon 		/* Configure store-and-forward for Tx. */
3838daf29227SPyun YongHyeon 		msk_set_tx_stfwd(sc_if);
38390dbe28b3SPyun YongHyeon 	}
38400dbe28b3SPyun YongHyeon 
3841224003b7SPyun YongHyeon  	if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P &&
3842224003b7SPyun YongHyeon  	    sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) {
3843224003b7SPyun YongHyeon  		/* Disable dynamic watermark - from Linux. */
3844224003b7SPyun YongHyeon  		reg = CSR_READ_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA));
3845224003b7SPyun YongHyeon  		reg &= ~0x03;
3846224003b7SPyun YongHyeon  		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA), reg);
3847224003b7SPyun YongHyeon  	}
3848224003b7SPyun YongHyeon 
38490dbe28b3SPyun YongHyeon 	/*
38500dbe28b3SPyun YongHyeon 	 * Disable Force Sync bit and Alloc bit in Tx RAM interface
38510dbe28b3SPyun YongHyeon 	 * arbiter as we don't use Sync Tx queue.
38520dbe28b3SPyun YongHyeon 	 */
38530dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL),
38540dbe28b3SPyun YongHyeon 	    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
38550dbe28b3SPyun YongHyeon 	/* Enable the RAM Interface Arbiter. */
38560dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB);
38570dbe28b3SPyun YongHyeon 
38580dbe28b3SPyun YongHyeon 	/* Setup RAM buffer. */
38590dbe28b3SPyun YongHyeon 	msk_set_rambuffer(sc_if);
38600dbe28b3SPyun YongHyeon 
38610dbe28b3SPyun YongHyeon 	/* Disable Tx sync Queue. */
38620dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET);
38630dbe28b3SPyun YongHyeon 
38640dbe28b3SPyun YongHyeon 	/* Setup Tx Queue Bus Memory Interface. */
38650dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET);
38660dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT);
38670dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON);
38680dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM);
3869ebb25bfaSPyun YongHyeon 	switch (sc->msk_hw_id) {
3870ebb25bfaSPyun YongHyeon 	case CHIP_ID_YUKON_EC_U:
3871ebb25bfaSPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) {
38720dbe28b3SPyun YongHyeon 			/* Fix for Yukon-EC Ultra: set BMU FIFO level */
3873ebb25bfaSPyun YongHyeon 			CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL),
3874ebb25bfaSPyun YongHyeon 			    MSK_ECU_TXFF_LEV);
3875ebb25bfaSPyun YongHyeon 		}
3876ebb25bfaSPyun YongHyeon 		break;
3877ebb25bfaSPyun YongHyeon 	case CHIP_ID_YUKON_EX:
3878ebb25bfaSPyun YongHyeon 		/*
3879ebb25bfaSPyun YongHyeon 		 * Yukon Extreme seems to have silicon bug for
3880ebb25bfaSPyun YongHyeon 		 * automatic Tx checksum calculation capability.
3881ebb25bfaSPyun YongHyeon 		 */
3882ebb25bfaSPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0)
3883ebb25bfaSPyun YongHyeon 			CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_F),
3884ebb25bfaSPyun YongHyeon 			    F_TX_CHK_AUTO_OFF);
3885ebb25bfaSPyun YongHyeon 		break;
38860dbe28b3SPyun YongHyeon 	}
38870dbe28b3SPyun YongHyeon 
38880dbe28b3SPyun YongHyeon 	/* Setup Rx Queue Bus Memory Interface. */
38890dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET);
38900dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT);
38910dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON);
38920dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM);
38930dbe28b3SPyun YongHyeon         if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
38940dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) {
38950dbe28b3SPyun YongHyeon 		/* MAC Rx RAM Read is controlled by hardware. */
38960dbe28b3SPyun YongHyeon                 CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS);
38970dbe28b3SPyun YongHyeon 	}
38980dbe28b3SPyun YongHyeon 
38990dbe28b3SPyun YongHyeon 	msk_set_prefetch(sc, sc_if->msk_txq,
39000dbe28b3SPyun YongHyeon 	    sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1);
39010dbe28b3SPyun YongHyeon 	msk_init_tx_ring(sc_if);
39020dbe28b3SPyun YongHyeon 
39030dbe28b3SPyun YongHyeon 	/* Disable Rx checksum offload and RSS hash. */
3904388214e4SPyun YongHyeon 	reg = BMU_DIS_RX_RSS_HASH;
3905388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
3906388214e4SPyun YongHyeon 	    (ifp->if_capenable & IFCAP_RXCSUM) != 0)
3907388214e4SPyun YongHyeon 		reg |= BMU_ENA_RX_CHKSUM;
3908388214e4SPyun YongHyeon 	else
3909388214e4SPyun YongHyeon 		reg |= BMU_DIS_RX_CHKSUM;
3910388214e4SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), reg);
391185b340cbSPyun YongHyeon 	if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) {
39120dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
39130dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring_paddr,
39140dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_CNT - 1);
39150dbe28b3SPyun YongHyeon 		error = msk_init_jumbo_rx_ring(sc_if);
39160dbe28b3SPyun YongHyeon 	 } else {
39170dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
39180dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring_paddr,
39190dbe28b3SPyun YongHyeon 		    MSK_RX_RING_CNT - 1);
39200dbe28b3SPyun YongHyeon 		error = msk_init_rx_ring(sc_if);
39210dbe28b3SPyun YongHyeon 	}
39220dbe28b3SPyun YongHyeon 	if (error != 0) {
39230dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
39240dbe28b3SPyun YongHyeon 		    "initialization failed: no memory for Rx buffers\n");
39250dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
39260dbe28b3SPyun YongHyeon 		return;
39270dbe28b3SPyun YongHyeon 	}
39287c8db6fdSPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EX) {
39297c8db6fdSPyun YongHyeon 		/* Disable flushing of non-ASF packets. */
39307c8db6fdSPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
39317c8db6fdSPyun YongHyeon 		    GMF_RX_MACSEC_FLUSH_OFF);
39327c8db6fdSPyun YongHyeon 	}
39330dbe28b3SPyun YongHyeon 
39340dbe28b3SPyun YongHyeon 	/* Configure interrupt handling. */
39350dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
39360dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_A;
39370dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L1_MASK;
39380dbe28b3SPyun YongHyeon 	} else {
39390dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_B;
39400dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L2_MASK;
39410dbe28b3SPyun YongHyeon 	}
3942cf570c1fSPyun YongHyeon 	/* Configure IRQ moderation mask. */
3943cf570c1fSPyun YongHyeon 	CSR_WRITE_4(sc, B2_IRQM_MSK, sc->msk_intrmask);
3944cf570c1fSPyun YongHyeon 	if (sc->msk_int_holdoff > 0) {
3945cf570c1fSPyun YongHyeon 		/* Configure initial IRQ moderation timer value. */
3946cf570c1fSPyun YongHyeon 		CSR_WRITE_4(sc, B2_IRQM_INI,
3947cf570c1fSPyun YongHyeon 		    MSK_USECS(sc, sc->msk_int_holdoff));
3948cf570c1fSPyun YongHyeon 		CSR_WRITE_4(sc, B2_IRQM_VAL,
3949cf570c1fSPyun YongHyeon 		    MSK_USECS(sc, sc->msk_int_holdoff));
3950cf570c1fSPyun YongHyeon 		/* Start IRQ moderation. */
3951cf570c1fSPyun YongHyeon 		CSR_WRITE_1(sc, B2_IRQM_CTRL, TIM_START);
3952cf570c1fSPyun YongHyeon 	}
39530dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
39540dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
39550dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
39560dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
39570dbe28b3SPyun YongHyeon 
3958ab7df1e4SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_LINK;
39590dbe28b3SPyun YongHyeon 	mii_mediachg(mii);
39600dbe28b3SPyun YongHyeon 
39610dbe28b3SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
39620dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
39630dbe28b3SPyun YongHyeon 
39640dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
39650dbe28b3SPyun YongHyeon }
39660dbe28b3SPyun YongHyeon 
39670dbe28b3SPyun YongHyeon static void
39680dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if)
39690dbe28b3SPyun YongHyeon {
39700dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
39710dbe28b3SPyun YongHyeon 	int ltpp, utpp;
39720dbe28b3SPyun YongHyeon 
39730dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
397483c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
397583c04c93SPyun YongHyeon 		return;
39760dbe28b3SPyun YongHyeon 
39770dbe28b3SPyun YongHyeon 	/* Setup Rx Queue. */
39780dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR);
39790dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START),
39800dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
39810dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END),
39820dbe28b3SPyun YongHyeon 	    sc->msk_rxqend[sc_if->msk_port] / 8);
39830dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP),
39840dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
39850dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP),
39860dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
39870dbe28b3SPyun YongHyeon 
39880dbe28b3SPyun YongHyeon 	utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
39890dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8;
39900dbe28b3SPyun YongHyeon 	ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
39910dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8;
39920dbe28b3SPyun YongHyeon 	if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE)
39930dbe28b3SPyun YongHyeon 		ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8;
39940dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp);
39950dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp);
39960dbe28b3SPyun YongHyeon 	/* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */
39970dbe28b3SPyun YongHyeon 
39980dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD);
39990dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL));
40000dbe28b3SPyun YongHyeon 
40010dbe28b3SPyun YongHyeon 	/* Setup Tx Queue. */
40020dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR);
40030dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START),
40040dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
40050dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END),
40060dbe28b3SPyun YongHyeon 	    sc->msk_txqend[sc_if->msk_port] / 8);
40070dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP),
40080dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
40090dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP),
40100dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
40110dbe28b3SPyun YongHyeon 	/* Enable Store & Forward for Tx side. */
40120dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD);
40130dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD);
40140dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL));
40150dbe28b3SPyun YongHyeon }
40160dbe28b3SPyun YongHyeon 
40170dbe28b3SPyun YongHyeon static void
40180dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr,
40190dbe28b3SPyun YongHyeon     uint32_t count)
40200dbe28b3SPyun YongHyeon {
40210dbe28b3SPyun YongHyeon 
40220dbe28b3SPyun YongHyeon 	/* Reset the prefetch unit. */
40230dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
40240dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
40250dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
40260dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_CLR);
40270dbe28b3SPyun YongHyeon 	/* Set LE base address. */
40280dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG),
40290dbe28b3SPyun YongHyeon 	    MSK_ADDR_LO(addr));
40300dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG),
40310dbe28b3SPyun YongHyeon 	    MSK_ADDR_HI(addr));
40320dbe28b3SPyun YongHyeon 	/* Set the list last index. */
40330dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG),
40340dbe28b3SPyun YongHyeon 	    count);
40350dbe28b3SPyun YongHyeon 	/* Turn on prefetch unit. */
40360dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
40370dbe28b3SPyun YongHyeon 	    PREF_UNIT_OP_ON);
40380dbe28b3SPyun YongHyeon 	/* Dummy read to ensure write. */
40390dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG));
40400dbe28b3SPyun YongHyeon }
40410dbe28b3SPyun YongHyeon 
40420dbe28b3SPyun YongHyeon static void
40430dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if)
40440dbe28b3SPyun YongHyeon {
40450dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
40460dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
40470dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
40480dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
40490dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
40500dbe28b3SPyun YongHyeon 	uint32_t val;
40510dbe28b3SPyun YongHyeon 	int i;
40520dbe28b3SPyun YongHyeon 
40530dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
40540dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
40550dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
40560dbe28b3SPyun YongHyeon 
40570dbe28b3SPyun YongHyeon 	callout_stop(&sc_if->msk_tick_ch);
40582271eac7SPyun YongHyeon 	sc_if->msk_watchdog_timer = 0;
40590dbe28b3SPyun YongHyeon 
40600dbe28b3SPyun YongHyeon 	/* Disable interrupts. */
40610dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
40620dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_A;
40630dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK;
40640dbe28b3SPyun YongHyeon 	} else {
40650dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_B;
40660dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK;
40670dbe28b3SPyun YongHyeon 	}
40680dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
40690dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
40700dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
40710dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
40720dbe28b3SPyun YongHyeon 
40730dbe28b3SPyun YongHyeon 	/* Disable Tx/Rx MAC. */
40740dbe28b3SPyun YongHyeon 	val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
40750dbe28b3SPyun YongHyeon 	val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
40760dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val);
40770dbe28b3SPyun YongHyeon 	/* Read again to ensure writing. */
40780dbe28b3SPyun YongHyeon 	GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
40793a91ee71SPyun YongHyeon 	/* Update stats and clear counters. */
40803a91ee71SPyun YongHyeon 	msk_stats_update(sc_if);
40810dbe28b3SPyun YongHyeon 
40820dbe28b3SPyun YongHyeon 	/* Stop Tx BMU. */
40830dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP);
40840dbe28b3SPyun YongHyeon 	val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
40850dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
40860dbe28b3SPyun YongHyeon 		if ((val & (BMU_STOP | BMU_IDLE)) == 0) {
40870dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
40880dbe28b3SPyun YongHyeon 			    BMU_STOP);
4089e4816325SPyun YongHyeon 			val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
40900dbe28b3SPyun YongHyeon 		} else
40910dbe28b3SPyun YongHyeon 			break;
40920dbe28b3SPyun YongHyeon 		DELAY(1);
40930dbe28b3SPyun YongHyeon 	}
40940dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
40950dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n");
40960dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL),
40970dbe28b3SPyun YongHyeon 	    RB_RST_SET | RB_DIS_OP_MD);
40980dbe28b3SPyun YongHyeon 
40990dbe28b3SPyun YongHyeon 	/* Disable all GMAC interrupt. */
41000dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0);
41010dbe28b3SPyun YongHyeon 	/* Disable PHY interrupt. */
41020dbe28b3SPyun YongHyeon 	msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
41030dbe28b3SPyun YongHyeon 
41040dbe28b3SPyun YongHyeon 	/* Disable the RAM Interface Arbiter. */
41050dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB);
41060dbe28b3SPyun YongHyeon 
41070dbe28b3SPyun YongHyeon 	/* Reset the PCI FIFO of the async Tx queue */
41080dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
41090dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
41100dbe28b3SPyun YongHyeon 
41110dbe28b3SPyun YongHyeon 	/* Reset the Tx prefetch units. */
41120dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG),
41130dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
41140dbe28b3SPyun YongHyeon 
41150dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer async Tx queue. */
41160dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET);
41170dbe28b3SPyun YongHyeon 
41180dbe28b3SPyun YongHyeon 	/* Reset Tx MAC FIFO. */
41190dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
41200dbe28b3SPyun YongHyeon 	/* Set Pause Off. */
41210dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF);
41220dbe28b3SPyun YongHyeon 
41230dbe28b3SPyun YongHyeon 	/*
41240dbe28b3SPyun YongHyeon 	 * The Rx Stop command will not work for Yukon-2 if the BMU does not
41250dbe28b3SPyun YongHyeon 	 * reach the end of packet and since we can't make sure that we have
41260dbe28b3SPyun YongHyeon 	 * incoming data, we must reset the BMU while it is not during a DMA
41270dbe28b3SPyun YongHyeon 	 * transfer. Since it is possible that the Rx path is still active,
41280dbe28b3SPyun YongHyeon 	 * the Rx RAM buffer will be stopped first, so any possible incoming
41290dbe28b3SPyun YongHyeon 	 * data will not trigger a DMA. After the RAM buffer is stopped, the
41300dbe28b3SPyun YongHyeon 	 * BMU is polled until any DMA in progress is ended and only then it
41310dbe28b3SPyun YongHyeon 	 * will be reset.
41320dbe28b3SPyun YongHyeon 	 */
41330dbe28b3SPyun YongHyeon 
41340dbe28b3SPyun YongHyeon 	/* Disable the RAM Buffer receive queue. */
41350dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD);
41360dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
41370dbe28b3SPyun YongHyeon 		if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) ==
41380dbe28b3SPyun YongHyeon 		    CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL)))
41390dbe28b3SPyun YongHyeon 			break;
41400dbe28b3SPyun YongHyeon 		DELAY(1);
41410dbe28b3SPyun YongHyeon 	}
41420dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
41430dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n");
41440dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR),
41450dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
41460dbe28b3SPyun YongHyeon 	/* Reset the Rx prefetch unit. */
41470dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG),
41480dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
41490dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer receive queue. */
41500dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET);
41510dbe28b3SPyun YongHyeon 	/* Reset Rx MAC FIFO. */
41520dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
41530dbe28b3SPyun YongHyeon 
41540dbe28b3SPyun YongHyeon 	/* Free Rx and Tx mbufs still in the queues. */
41550dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
41560dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
41570dbe28b3SPyun YongHyeon 		if (rxd->rx_m != NULL) {
41580dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag,
41590dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
41600dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag,
41610dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap);
41620dbe28b3SPyun YongHyeon 			m_freem(rxd->rx_m);
41630dbe28b3SPyun YongHyeon 			rxd->rx_m = NULL;
41640dbe28b3SPyun YongHyeon 		}
41650dbe28b3SPyun YongHyeon 	}
41660dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
41670dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
41680dbe28b3SPyun YongHyeon 		if (jrxd->rx_m != NULL) {
41690dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
41700dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
41710dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
41720dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap);
41730dbe28b3SPyun YongHyeon 			m_freem(jrxd->rx_m);
41740dbe28b3SPyun YongHyeon 			jrxd->rx_m = NULL;
41750dbe28b3SPyun YongHyeon 		}
41760dbe28b3SPyun YongHyeon 	}
41770dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
41780dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
41790dbe28b3SPyun YongHyeon 		if (txd->tx_m != NULL) {
41800dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag,
41810dbe28b3SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
41820dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag,
41830dbe28b3SPyun YongHyeon 			    txd->tx_dmamap);
41840dbe28b3SPyun YongHyeon 			m_freem(txd->tx_m);
41850dbe28b3SPyun YongHyeon 			txd->tx_m = NULL;
41860dbe28b3SPyun YongHyeon 		}
41870dbe28b3SPyun YongHyeon 	}
41880dbe28b3SPyun YongHyeon 
41890dbe28b3SPyun YongHyeon 	/*
41900dbe28b3SPyun YongHyeon 	 * Mark the interface down.
41910dbe28b3SPyun YongHyeon 	 */
41920dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
4193ab7df1e4SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_LINK;
41940dbe28b3SPyun YongHyeon }
41950dbe28b3SPyun YongHyeon 
41963a91ee71SPyun YongHyeon /*
41973a91ee71SPyun YongHyeon  * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower
41983a91ee71SPyun YongHyeon  * counter clears high 16 bits of the counter such that accessing
41993a91ee71SPyun YongHyeon  * lower 16 bits should be the last operation.
42003a91ee71SPyun YongHyeon  */
42013a91ee71SPyun YongHyeon #define	MSK_READ_MIB32(x, y)					\
42023a91ee71SPyun YongHyeon 	(((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) +	\
42033a91ee71SPyun YongHyeon 	(uint32_t)GMAC_READ_2(sc, x, y)
42043a91ee71SPyun YongHyeon #define	MSK_READ_MIB64(x, y)					\
42053a91ee71SPyun YongHyeon 	(((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) +	\
42063a91ee71SPyun YongHyeon 	(uint64_t)MSK_READ_MIB32(x, y)
42073a91ee71SPyun YongHyeon 
42083a91ee71SPyun YongHyeon static void
42093a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if)
42103a91ee71SPyun YongHyeon {
42113a91ee71SPyun YongHyeon 	struct msk_softc *sc;
42123a91ee71SPyun YongHyeon 	uint32_t reg;
42133a91ee71SPyun YongHyeon 	uint16_t gmac;
42143a91ee71SPyun YongHyeon 	int i;
42153a91ee71SPyun YongHyeon 
42163a91ee71SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
42173a91ee71SPyun YongHyeon 
42183a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
42193a91ee71SPyun YongHyeon 	/* Set MIB Clear Counter Mode. */
42203a91ee71SPyun YongHyeon 	gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR);
42213a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR);
42223a91ee71SPyun YongHyeon 	/* Read all MIB Counters with Clear Mode set. */
422340d7192bSPyun YongHyeon 	for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i += sizeof(uint32_t))
42243a91ee71SPyun YongHyeon 		reg = MSK_READ_MIB32(sc_if->msk_port, i);
42253a91ee71SPyun YongHyeon 	/* Clear MIB Clear Counter Mode. */
42263a91ee71SPyun YongHyeon 	gmac &= ~GM_PAR_MIB_CLR;
42273a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac);
42283a91ee71SPyun YongHyeon }
42293a91ee71SPyun YongHyeon 
42303a91ee71SPyun YongHyeon static void
42313a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if)
42323a91ee71SPyun YongHyeon {
42333a91ee71SPyun YongHyeon 	struct msk_softc *sc;
42343a91ee71SPyun YongHyeon 	struct ifnet *ifp;
42353a91ee71SPyun YongHyeon 	struct msk_hw_stats *stats;
42363a91ee71SPyun YongHyeon 	uint16_t gmac;
42373a91ee71SPyun YongHyeon 	uint32_t reg;
42383a91ee71SPyun YongHyeon 
42393a91ee71SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
42403a91ee71SPyun YongHyeon 
42413a91ee71SPyun YongHyeon 	ifp = sc_if->msk_ifp;
42423a91ee71SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
42433a91ee71SPyun YongHyeon 		return;
42443a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
42453a91ee71SPyun YongHyeon 	stats = &sc_if->msk_stats;
42463a91ee71SPyun YongHyeon 	/* Set MIB Clear Counter Mode. */
42473a91ee71SPyun YongHyeon 	gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR);
42483a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR);
42493a91ee71SPyun YongHyeon 
42503a91ee71SPyun YongHyeon 	/* Rx stats. */
42513a91ee71SPyun YongHyeon 	stats->rx_ucast_frames +=
42523a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK);
42533a91ee71SPyun YongHyeon 	stats->rx_bcast_frames +=
42543a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK);
42553a91ee71SPyun YongHyeon 	stats->rx_pause_frames +=
42563a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE);
42573a91ee71SPyun YongHyeon 	stats->rx_mcast_frames +=
42583a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK);
42593a91ee71SPyun YongHyeon 	stats->rx_crc_errs +=
42603a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR);
42613a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE1);
42623a91ee71SPyun YongHyeon 	stats->rx_good_octets +=
42633a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO);
42643a91ee71SPyun YongHyeon 	stats->rx_bad_octets +=
42653a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO);
42663a91ee71SPyun YongHyeon 	stats->rx_runts +=
42673a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT);
42683a91ee71SPyun YongHyeon 	stats->rx_runt_errs +=
42693a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG);
42703a91ee71SPyun YongHyeon 	stats->rx_pkts_64 +=
42713a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B);
42723a91ee71SPyun YongHyeon 	stats->rx_pkts_65_127 +=
42733a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B);
42743a91ee71SPyun YongHyeon 	stats->rx_pkts_128_255 +=
42753a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B);
42763a91ee71SPyun YongHyeon 	stats->rx_pkts_256_511 +=
42773a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B);
42783a91ee71SPyun YongHyeon 	stats->rx_pkts_512_1023 +=
42793a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B);
42803a91ee71SPyun YongHyeon 	stats->rx_pkts_1024_1518 +=
42813a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B);
42823a91ee71SPyun YongHyeon 	stats->rx_pkts_1519_max +=
42833a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ);
42843a91ee71SPyun YongHyeon 	stats->rx_pkts_too_long +=
42853a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR);
42863a91ee71SPyun YongHyeon 	stats->rx_pkts_jabbers +=
42873a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT);
42883a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE2);
42893a91ee71SPyun YongHyeon 	stats->rx_fifo_oflows +=
42903a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV);
42913a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE3);
42923a91ee71SPyun YongHyeon 
42933a91ee71SPyun YongHyeon 	/* Tx stats. */
42943a91ee71SPyun YongHyeon 	stats->tx_ucast_frames +=
42953a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK);
42963a91ee71SPyun YongHyeon 	stats->tx_bcast_frames +=
42973a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK);
42983a91ee71SPyun YongHyeon 	stats->tx_pause_frames +=
42993a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE);
43003a91ee71SPyun YongHyeon 	stats->tx_mcast_frames +=
43013a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK);
43023a91ee71SPyun YongHyeon 	stats->tx_octets +=
43033a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO);
43043a91ee71SPyun YongHyeon 	stats->tx_pkts_64 +=
43053a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B);
43063a91ee71SPyun YongHyeon 	stats->tx_pkts_65_127 +=
43073a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B);
43083a91ee71SPyun YongHyeon 	stats->tx_pkts_128_255 +=
43093a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B);
43103a91ee71SPyun YongHyeon 	stats->tx_pkts_256_511 +=
43113a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B);
43123a91ee71SPyun YongHyeon 	stats->tx_pkts_512_1023 +=
43133a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B);
43143a91ee71SPyun YongHyeon 	stats->tx_pkts_1024_1518 +=
43153a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B);
43163a91ee71SPyun YongHyeon 	stats->tx_pkts_1519_max +=
43173a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ);
43183a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SPARE1);
43193a91ee71SPyun YongHyeon 	stats->tx_colls +=
43203a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL);
43213a91ee71SPyun YongHyeon 	stats->tx_late_colls +=
43223a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL);
43233a91ee71SPyun YongHyeon 	stats->tx_excess_colls +=
43243a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL);
43253a91ee71SPyun YongHyeon 	stats->tx_multi_colls +=
43263a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL);
43273a91ee71SPyun YongHyeon 	stats->tx_single_colls +=
43283a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL);
43293a91ee71SPyun YongHyeon 	stats->tx_underflows +=
43303a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR);
43313a91ee71SPyun YongHyeon 	/* Clear MIB Clear Counter Mode. */
43323a91ee71SPyun YongHyeon 	gmac &= ~GM_PAR_MIB_CLR;
43333a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac);
43343a91ee71SPyun YongHyeon }
43353a91ee71SPyun YongHyeon 
43363a91ee71SPyun YongHyeon static int
43373a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS)
43383a91ee71SPyun YongHyeon {
43393a91ee71SPyun YongHyeon 	struct msk_softc *sc;
43403a91ee71SPyun YongHyeon 	struct msk_if_softc *sc_if;
43413a91ee71SPyun YongHyeon 	uint32_t result, *stat;
43423a91ee71SPyun YongHyeon 	int off;
43433a91ee71SPyun YongHyeon 
43443a91ee71SPyun YongHyeon 	sc_if = (struct msk_if_softc *)arg1;
43453a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
43463a91ee71SPyun YongHyeon 	off = arg2;
43473a91ee71SPyun YongHyeon 	stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off);
43483a91ee71SPyun YongHyeon 
43493a91ee71SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
43503a91ee71SPyun YongHyeon 	result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2);
43513a91ee71SPyun YongHyeon 	result += *stat;
43523a91ee71SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
43533a91ee71SPyun YongHyeon 
43543a91ee71SPyun YongHyeon 	return (sysctl_handle_int(oidp, &result, 0, req));
43553a91ee71SPyun YongHyeon }
43563a91ee71SPyun YongHyeon 
43573a91ee71SPyun YongHyeon static int
43583a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS)
43593a91ee71SPyun YongHyeon {
43603a91ee71SPyun YongHyeon 	struct msk_softc *sc;
43613a91ee71SPyun YongHyeon 	struct msk_if_softc *sc_if;
43623a91ee71SPyun YongHyeon 	uint64_t result, *stat;
43633a91ee71SPyun YongHyeon 	int off;
43643a91ee71SPyun YongHyeon 
43653a91ee71SPyun YongHyeon 	sc_if = (struct msk_if_softc *)arg1;
43663a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
43673a91ee71SPyun YongHyeon 	off = arg2;
43683a91ee71SPyun YongHyeon 	stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off);
43693a91ee71SPyun YongHyeon 
43703a91ee71SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
43713a91ee71SPyun YongHyeon 	result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2);
43723a91ee71SPyun YongHyeon 	result += *stat;
43733a91ee71SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
43743a91ee71SPyun YongHyeon 
4375cbc134adSMatthew D Fleming 	return (sysctl_handle_64(oidp, &result, 0, req));
43763a91ee71SPyun YongHyeon }
43773a91ee71SPyun YongHyeon 
43783a91ee71SPyun YongHyeon #undef MSK_READ_MIB32
43793a91ee71SPyun YongHyeon #undef MSK_READ_MIB64
43803a91ee71SPyun YongHyeon 
43813a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) 				\
43823a91ee71SPyun YongHyeon 	SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, 	\
43833a91ee71SPyun YongHyeon 	    sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32,	\
43843a91ee71SPyun YongHyeon 	    "IU", d)
43853a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) 				\
4386cbc134adSMatthew D Fleming 	SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_U64 | CTLFLAG_RD, 	\
43873a91ee71SPyun YongHyeon 	    sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64,	\
4388cbc134adSMatthew D Fleming 	    "QU", d)
43893a91ee71SPyun YongHyeon 
43903a91ee71SPyun YongHyeon static void
43913a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if)
43923a91ee71SPyun YongHyeon {
43933a91ee71SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
43943a91ee71SPyun YongHyeon 	struct sysctl_oid_list *child, *schild;
43953a91ee71SPyun YongHyeon 	struct sysctl_oid *tree;
43963a91ee71SPyun YongHyeon 
43973a91ee71SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc_if->msk_if_dev);
43983a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev));
43993a91ee71SPyun YongHyeon 
44003a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
44013a91ee71SPyun YongHyeon 	    NULL, "MSK Statistics");
44023a91ee71SPyun YongHyeon 	schild = child = SYSCTL_CHILDREN(tree);
44033a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD,
44043a91ee71SPyun YongHyeon 	    NULL, "MSK RX Statistics");
44053a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
44063a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames",
44073a91ee71SPyun YongHyeon 	    child, rx_ucast_frames, "Good unicast frames");
44083a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames",
44093a91ee71SPyun YongHyeon 	    child, rx_bcast_frames, "Good broadcast frames");
44103a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames",
44113a91ee71SPyun YongHyeon 	    child, rx_pause_frames, "Pause frames");
44123a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames",
44133a91ee71SPyun YongHyeon 	    child, rx_mcast_frames, "Multicast frames");
44143a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs",
44153a91ee71SPyun YongHyeon 	    child, rx_crc_errs, "CRC errors");
44163a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets",
44173a91ee71SPyun YongHyeon 	    child, rx_good_octets, "Good octets");
44183a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets",
44193a91ee71SPyun YongHyeon 	    child, rx_bad_octets, "Bad octets");
44203a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64",
44213a91ee71SPyun YongHyeon 	    child, rx_pkts_64, "64 bytes frames");
44223a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127",
44233a91ee71SPyun YongHyeon 	    child, rx_pkts_65_127, "65 to 127 bytes frames");
44243a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255",
44253a91ee71SPyun YongHyeon 	    child, rx_pkts_128_255, "128 to 255 bytes frames");
44263a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511",
44273a91ee71SPyun YongHyeon 	    child, rx_pkts_256_511, "256 to 511 bytes frames");
44283a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023",
44293a91ee71SPyun YongHyeon 	    child, rx_pkts_512_1023, "512 to 1023 bytes frames");
44303a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518",
44313a91ee71SPyun YongHyeon 	    child, rx_pkts_1024_1518, "1024 to 1518 bytes frames");
44323a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max",
44333a91ee71SPyun YongHyeon 	    child, rx_pkts_1519_max, "1519 to max frames");
44343a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long",
44353a91ee71SPyun YongHyeon 	    child, rx_pkts_too_long, "frames too long");
44363a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers",
44373a91ee71SPyun YongHyeon 	    child, rx_pkts_jabbers, "Jabber errors");
443879dd979aSPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "overflows",
44393a91ee71SPyun YongHyeon 	    child, rx_fifo_oflows, "FIFO overflows");
44403a91ee71SPyun YongHyeon 
44413a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD,
44423a91ee71SPyun YongHyeon 	    NULL, "MSK TX Statistics");
44433a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
44443a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames",
44453a91ee71SPyun YongHyeon 	    child, tx_ucast_frames, "Unicast frames");
44463a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames",
44473a91ee71SPyun YongHyeon 	    child, tx_bcast_frames, "Broadcast frames");
44483a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames",
44493a91ee71SPyun YongHyeon 	    child, tx_pause_frames, "Pause frames");
44503a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames",
44513a91ee71SPyun YongHyeon 	    child, tx_mcast_frames, "Multicast frames");
44523a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "octets",
44533a91ee71SPyun YongHyeon 	    child, tx_octets, "Octets");
44543a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64",
44553a91ee71SPyun YongHyeon 	    child, tx_pkts_64, "64 bytes frames");
44563a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127",
44573a91ee71SPyun YongHyeon 	    child, tx_pkts_65_127, "65 to 127 bytes frames");
44583a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255",
44593a91ee71SPyun YongHyeon 	    child, tx_pkts_128_255, "128 to 255 bytes frames");
44603a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511",
44613a91ee71SPyun YongHyeon 	    child, tx_pkts_256_511, "256 to 511 bytes frames");
44623a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023",
44633a91ee71SPyun YongHyeon 	    child, tx_pkts_512_1023, "512 to 1023 bytes frames");
44643a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518",
44653a91ee71SPyun YongHyeon 	    child, tx_pkts_1024_1518, "1024 to 1518 bytes frames");
44663a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max",
44673a91ee71SPyun YongHyeon 	    child, tx_pkts_1519_max, "1519 to max frames");
44683a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "colls",
44693a91ee71SPyun YongHyeon 	    child, tx_colls, "Collisions");
44703a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls",
44713a91ee71SPyun YongHyeon 	    child, tx_late_colls, "Late collisions");
44723a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls",
44733a91ee71SPyun YongHyeon 	    child, tx_excess_colls, "Excessive collisions");
44743a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls",
44753a91ee71SPyun YongHyeon 	    child, tx_multi_colls, "Multiple collisions");
44763a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls",
44773a91ee71SPyun YongHyeon 	    child, tx_single_colls, "Single collisions");
44783a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "underflows",
44793a91ee71SPyun YongHyeon 	    child, tx_underflows, "FIFO underflows");
44803a91ee71SPyun YongHyeon }
44813a91ee71SPyun YongHyeon 
44823a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32
44833a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64
44843a91ee71SPyun YongHyeon 
44850dbe28b3SPyun YongHyeon static int
44860dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
44870dbe28b3SPyun YongHyeon {
44880dbe28b3SPyun YongHyeon 	int error, value;
44890dbe28b3SPyun YongHyeon 
44900dbe28b3SPyun YongHyeon 	if (!arg1)
44910dbe28b3SPyun YongHyeon 		return (EINVAL);
44920dbe28b3SPyun YongHyeon 	value = *(int *)arg1;
44930dbe28b3SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
44940dbe28b3SPyun YongHyeon 	if (error || !req->newptr)
44950dbe28b3SPyun YongHyeon 		return (error);
44960dbe28b3SPyun YongHyeon 	if (value < low || value > high)
44970dbe28b3SPyun YongHyeon 		return (EINVAL);
44980dbe28b3SPyun YongHyeon 	*(int *)arg1 = value;
44990dbe28b3SPyun YongHyeon 
45000dbe28b3SPyun YongHyeon 	return (0);
45010dbe28b3SPyun YongHyeon }
45020dbe28b3SPyun YongHyeon 
45030dbe28b3SPyun YongHyeon static int
45040dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS)
45050dbe28b3SPyun YongHyeon {
45060dbe28b3SPyun YongHyeon 
45070dbe28b3SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN,
45080dbe28b3SPyun YongHyeon 	    MSK_PROC_MAX));
45090dbe28b3SPyun YongHyeon }
4510