10dbe28b3SPyun YongHyeon /****************************************************************************** 20dbe28b3SPyun YongHyeon * 30dbe28b3SPyun YongHyeon * Name : sky2.c 40dbe28b3SPyun YongHyeon * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x 50dbe28b3SPyun YongHyeon * Version: $Revision: 1.23 $ 60dbe28b3SPyun YongHyeon * Date : $Date: 2005/12/22 09:04:11 $ 70dbe28b3SPyun YongHyeon * Purpose: Main driver source file 80dbe28b3SPyun YongHyeon * 90dbe28b3SPyun YongHyeon *****************************************************************************/ 100dbe28b3SPyun YongHyeon 110dbe28b3SPyun YongHyeon /****************************************************************************** 120dbe28b3SPyun YongHyeon * 130dbe28b3SPyun YongHyeon * LICENSE: 140dbe28b3SPyun YongHyeon * Copyright (C) Marvell International Ltd. and/or its affiliates 150dbe28b3SPyun YongHyeon * 160dbe28b3SPyun YongHyeon * The computer program files contained in this folder ("Files") 170dbe28b3SPyun YongHyeon * are provided to you under the BSD-type license terms provided 180dbe28b3SPyun YongHyeon * below, and any use of such Files and any derivative works 190dbe28b3SPyun YongHyeon * thereof created by you shall be governed by the following terms 200dbe28b3SPyun YongHyeon * and conditions: 210dbe28b3SPyun YongHyeon * 220dbe28b3SPyun YongHyeon * - Redistributions of source code must retain the above copyright 230dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 240dbe28b3SPyun YongHyeon * - Redistributions in binary form must reproduce the above 250dbe28b3SPyun YongHyeon * copyright notice, this list of conditions and the following 260dbe28b3SPyun YongHyeon * disclaimer in the documentation and/or other materials provided 270dbe28b3SPyun YongHyeon * with the distribution. 280dbe28b3SPyun YongHyeon * - Neither the name of Marvell nor the names of its contributors 290dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this 300dbe28b3SPyun YongHyeon * software without specific prior written permission. 310dbe28b3SPyun YongHyeon * 320dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 330dbe28b3SPyun YongHyeon * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 340dbe28b3SPyun YongHyeon * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 350dbe28b3SPyun YongHyeon * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 360dbe28b3SPyun YongHyeon * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 370dbe28b3SPyun YongHyeon * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 380dbe28b3SPyun YongHyeon * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 390dbe28b3SPyun YongHyeon * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 400dbe28b3SPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 410dbe28b3SPyun YongHyeon * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 420dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED 430dbe28b3SPyun YongHyeon * OF THE POSSIBILITY OF SUCH DAMAGE. 440dbe28b3SPyun YongHyeon * /LICENSE 450dbe28b3SPyun YongHyeon * 460dbe28b3SPyun YongHyeon *****************************************************************************/ 470dbe28b3SPyun YongHyeon 480dbe28b3SPyun YongHyeon /*- 49df57947fSPedro F. Giffuni * SPDX-License-Identifier: BSD-4-Clause AND BSD-3-Clause 50df57947fSPedro F. Giffuni * 510dbe28b3SPyun YongHyeon * Copyright (c) 1997, 1998, 1999, 2000 520dbe28b3SPyun YongHyeon * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 530dbe28b3SPyun YongHyeon * 540dbe28b3SPyun YongHyeon * Redistribution and use in source and binary forms, with or without 550dbe28b3SPyun YongHyeon * modification, are permitted provided that the following conditions 560dbe28b3SPyun YongHyeon * are met: 570dbe28b3SPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 580dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 590dbe28b3SPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 600dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 610dbe28b3SPyun YongHyeon * documentation and/or other materials provided with the distribution. 620dbe28b3SPyun YongHyeon * 3. All advertising materials mentioning features or use of this software 630dbe28b3SPyun YongHyeon * must display the following acknowledgement: 640dbe28b3SPyun YongHyeon * This product includes software developed by Bill Paul. 650dbe28b3SPyun YongHyeon * 4. Neither the name of the author nor the names of any co-contributors 660dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this software 670dbe28b3SPyun YongHyeon * without specific prior written permission. 680dbe28b3SPyun YongHyeon * 690dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 700dbe28b3SPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 710dbe28b3SPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 720dbe28b3SPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 730dbe28b3SPyun YongHyeon * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 740dbe28b3SPyun YongHyeon * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 750dbe28b3SPyun YongHyeon * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 760dbe28b3SPyun YongHyeon * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 770dbe28b3SPyun YongHyeon * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 780dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 790dbe28b3SPyun YongHyeon * THE POSSIBILITY OF SUCH DAMAGE. 800dbe28b3SPyun YongHyeon */ 810dbe28b3SPyun YongHyeon /*- 820dbe28b3SPyun YongHyeon * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu> 830dbe28b3SPyun YongHyeon * 840dbe28b3SPyun YongHyeon * Permission to use, copy, modify, and distribute this software for any 850dbe28b3SPyun YongHyeon * purpose with or without fee is hereby granted, provided that the above 860dbe28b3SPyun YongHyeon * copyright notice and this permission notice appear in all copies. 870dbe28b3SPyun YongHyeon * 880dbe28b3SPyun YongHyeon * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 890dbe28b3SPyun YongHyeon * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 900dbe28b3SPyun YongHyeon * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 910dbe28b3SPyun YongHyeon * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 920dbe28b3SPyun YongHyeon * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 930dbe28b3SPyun YongHyeon * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 940dbe28b3SPyun YongHyeon * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 950dbe28b3SPyun YongHyeon */ 960dbe28b3SPyun YongHyeon 970dbe28b3SPyun YongHyeon /* 980dbe28b3SPyun YongHyeon * Device driver for the Marvell Yukon II Ethernet controller. 990dbe28b3SPyun YongHyeon * Due to lack of documentation, this driver is based on the code from 1000dbe28b3SPyun YongHyeon * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x. 1010dbe28b3SPyun YongHyeon */ 1020dbe28b3SPyun YongHyeon 1030dbe28b3SPyun YongHyeon #include <sys/cdefs.h> 1040dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$"); 1050dbe28b3SPyun YongHyeon 1060dbe28b3SPyun YongHyeon #include <sys/param.h> 1070dbe28b3SPyun YongHyeon #include <sys/systm.h> 1080dbe28b3SPyun YongHyeon #include <sys/bus.h> 1090dbe28b3SPyun YongHyeon #include <sys/endian.h> 1100dbe28b3SPyun YongHyeon #include <sys/mbuf.h> 1110dbe28b3SPyun YongHyeon #include <sys/malloc.h> 1120dbe28b3SPyun YongHyeon #include <sys/kernel.h> 1130dbe28b3SPyun YongHyeon #include <sys/module.h> 1140dbe28b3SPyun YongHyeon #include <sys/socket.h> 1150dbe28b3SPyun YongHyeon #include <sys/sockio.h> 1160dbe28b3SPyun YongHyeon #include <sys/queue.h> 1170dbe28b3SPyun YongHyeon #include <sys/sysctl.h> 1180dbe28b3SPyun YongHyeon 1190dbe28b3SPyun YongHyeon #include <net/bpf.h> 1200dbe28b3SPyun YongHyeon #include <net/ethernet.h> 1210dbe28b3SPyun YongHyeon #include <net/if.h> 12276039bc8SGleb Smirnoff #include <net/if_var.h> 12367784314SPoul-Henning Kamp #include <net/if_arp.h> 1240dbe28b3SPyun YongHyeon #include <net/if_dl.h> 1250dbe28b3SPyun YongHyeon #include <net/if_media.h> 1260dbe28b3SPyun YongHyeon #include <net/if_types.h> 1270dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h> 1280dbe28b3SPyun YongHyeon 1290dbe28b3SPyun YongHyeon #include <netinet/in.h> 13067784314SPoul-Henning Kamp #include <netinet/in_systm.h> 1310dbe28b3SPyun YongHyeon #include <netinet/ip.h> 1320dbe28b3SPyun YongHyeon #include <netinet/tcp.h> 13367784314SPoul-Henning Kamp #include <netinet/udp.h> 1340dbe28b3SPyun YongHyeon 1350dbe28b3SPyun YongHyeon #include <machine/bus.h> 136b5898b80SPyun YongHyeon #include <machine/in_cksum.h> 1370dbe28b3SPyun YongHyeon #include <machine/resource.h> 1380dbe28b3SPyun YongHyeon #include <sys/rman.h> 1390dbe28b3SPyun YongHyeon 14067784314SPoul-Henning Kamp #include <dev/mii/mii.h> 1410dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h> 1420dbe28b3SPyun YongHyeon 1430dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h> 1440dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h> 1450dbe28b3SPyun YongHyeon 1460dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h> 1470dbe28b3SPyun YongHyeon 1480dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1); 1490dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1); 1500dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1); 1510dbe28b3SPyun YongHyeon 1520dbe28b3SPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 1530dbe28b3SPyun YongHyeon #include "miibus_if.h" 1540dbe28b3SPyun YongHyeon 1550dbe28b3SPyun YongHyeon /* Tunables. */ 1560dbe28b3SPyun YongHyeon static int msi_disable = 0; 1570dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable); 15853dcfbd1SPyun YongHyeon static int legacy_intr = 0; 15953dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr); 16085b340cbSPyun YongHyeon static int jumbo_disable = 0; 16185b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable); 1620dbe28b3SPyun YongHyeon 1630dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 1640dbe28b3SPyun YongHyeon 1650dbe28b3SPyun YongHyeon /* 1660dbe28b3SPyun YongHyeon * Devices supported by this driver. 1670dbe28b3SPyun YongHyeon */ 1682dc26832SMarius Strobl static const struct msk_product { 1690dbe28b3SPyun YongHyeon uint16_t msk_vendorid; 1700dbe28b3SPyun YongHyeon uint16_t msk_deviceid; 1710dbe28b3SPyun YongHyeon const char *msk_name; 1720dbe28b3SPyun YongHyeon } msk_products[] = { 1730dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2, 1740dbe28b3SPyun YongHyeon "SK-9Sxx Gigabit Ethernet" }, 1750dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2_EXPR, 1760dbe28b3SPyun YongHyeon "SK-9Exx Gigabit Ethernet"}, 1770dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021CU, 1780dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021CU Gigabit Ethernet" }, 1790dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021X, 1800dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" }, 1810dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022CU, 1820dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022CU Gigabit Ethernet" }, 1830dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022X, 1840dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" }, 1850dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061CU, 1860dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061CU Gigabit Ethernet" }, 1870dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061X, 1880dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" }, 1890dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062CU, 1900dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062CU Gigabit Ethernet" }, 1910dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062X, 1920dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" }, 1930dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8035, 194f972d4c6SPyun YongHyeon "Marvell Yukon 88E8035 Fast Ethernet" }, 1950dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8036, 196f972d4c6SPyun YongHyeon "Marvell Yukon 88E8036 Fast Ethernet" }, 1970dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8038, 198f972d4c6SPyun YongHyeon "Marvell Yukon 88E8038 Fast Ethernet" }, 19928d34c0eSRemko Lodder { VENDORID_MARVELL, DEVICEID_MRVL_8039, 200f972d4c6SPyun YongHyeon "Marvell Yukon 88E8039 Fast Ethernet" }, 20112909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040, 20212909985SPyun YongHyeon "Marvell Yukon 88E8040 Fast Ethernet" }, 20312909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040T, 20412909985SPyun YongHyeon "Marvell Yukon 88E8040T Fast Ethernet" }, 2050e0ed74fSUlf Lilleengen { VENDORID_MARVELL, DEVICEID_MRVL_8042, 2060e0ed74fSUlf Lilleengen "Marvell Yukon 88E8042 Fast Ethernet" }, 20712909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8048, 20812909985SPyun YongHyeon "Marvell Yukon 88E8048 Fast Ethernet" }, 2090dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4361, 2100dbe28b3SPyun YongHyeon "Marvell Yukon 88E8050 Gigabit Ethernet" }, 2110dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4360, 2120dbe28b3SPyun YongHyeon "Marvell Yukon 88E8052 Gigabit Ethernet" }, 2130dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4362, 2140dbe28b3SPyun YongHyeon "Marvell Yukon 88E8053 Gigabit Ethernet" }, 2150dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4363, 2160dbe28b3SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 2170dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4364, 2180dbe28b3SPyun YongHyeon "Marvell Yukon 88E8056 Gigabit Ethernet" }, 219a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4365, 220a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8070 Gigabit Ethernet" }, 22175ef16dfSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436A, 22275ef16dfSPyun YongHyeon "Marvell Yukon 88E8058 Gigabit Ethernet" }, 223a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436B, 224a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8071 Gigabit Ethernet" }, 225a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436C, 226a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8072 Gigabit Ethernet" }, 227e0029a72SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436D, 228e0029a72SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 229e0029a72SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4370, 230e0029a72SPyun YongHyeon "Marvell Yukon 88E8075 Gigabit Ethernet" }, 23176202a16SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4380, 23276202a16SPyun YongHyeon "Marvell Yukon 88E8057 Gigabit Ethernet" }, 233e19bd6eeSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4381, 234e19bd6eeSPyun YongHyeon "Marvell Yukon 88E8059 Gigabit Ethernet" }, 2350dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE550SX, 2360dbe28b3SPyun YongHyeon "D-Link 550SX Gigabit Ethernet" }, 23760d3251aSPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560SX, 23860d3251aSPyun YongHyeon "D-Link 560SX Gigabit Ethernet" }, 2390dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560T, 2400dbe28b3SPyun YongHyeon "D-Link 560T Gigabit Ethernet" } 2410dbe28b3SPyun YongHyeon }; 2420dbe28b3SPyun YongHyeon 2430dbe28b3SPyun YongHyeon static const char *model_name[] = { 2440dbe28b3SPyun YongHyeon "Yukon XL", 2450dbe28b3SPyun YongHyeon "Yukon EC Ultra", 246daf29227SPyun YongHyeon "Yukon EX", 2470dbe28b3SPyun YongHyeon "Yukon EC", 24861708f4cSPyun YongHyeon "Yukon FE", 24976202a16SPyun YongHyeon "Yukon FE+", 25076202a16SPyun YongHyeon "Yukon Supreme", 251e19bd6eeSPyun YongHyeon "Yukon Ultra 2", 252e19bd6eeSPyun YongHyeon "Yukon Unknown", 253e19bd6eeSPyun YongHyeon "Yukon Optima", 2540dbe28b3SPyun YongHyeon }; 2550dbe28b3SPyun YongHyeon 2560dbe28b3SPyun YongHyeon static int mskc_probe(device_t); 2570dbe28b3SPyun YongHyeon static int mskc_attach(device_t); 2580dbe28b3SPyun YongHyeon static int mskc_detach(device_t); 2596a087a87SPyun YongHyeon static int mskc_shutdown(device_t); 2600dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *); 2610dbe28b3SPyun YongHyeon static int mskc_suspend(device_t); 2620dbe28b3SPyun YongHyeon static int mskc_resume(device_t); 2632dc26832SMarius Strobl static bus_dma_tag_t mskc_get_dma_tag(device_t, device_t); 2640dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *); 2650dbe28b3SPyun YongHyeon 2660dbe28b3SPyun YongHyeon static int msk_probe(device_t); 2670dbe28b3SPyun YongHyeon static int msk_attach(device_t); 2680dbe28b3SPyun YongHyeon static int msk_detach(device_t); 2690dbe28b3SPyun YongHyeon 2700dbe28b3SPyun YongHyeon static void msk_tick(void *); 271c876b43fSPyun YongHyeon static void msk_intr(void *); 2720dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *); 2730dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *); 2740dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *); 2750dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *); 2760dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t); 2770dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *); 27883c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 27983c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *); 28083c04c93SPyun YongHyeon #endif 281388214e4SPyun YongHyeon static __inline void msk_rxcsum(struct msk_if_softc *, uint32_t, struct mbuf *); 282efb74172SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 283efb74172SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 2840dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int); 2850dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **); 2860dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *); 287c876b43fSPyun YongHyeon static void msk_start_locked(struct ifnet *); 2880dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t); 2890dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t); 2900dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *); 291efb74172SPyun YongHyeon static void msk_set_tx_stfwd(struct msk_if_softc *); 2920dbe28b3SPyun YongHyeon static void msk_init(void *); 2930dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *); 2940dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *); 2952271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *); 2960dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *); 2970dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *); 2980dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int); 2990dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int); 3000dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *); 3010dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *); 3020dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *); 30385b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *); 3040dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *); 30585b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *); 306388214e4SPyun YongHyeon static int msk_rx_fill(struct msk_if_softc *, int); 3070dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *); 3080dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *); 3090dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *); 3100dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int); 3110dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int); 3120dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int); 3130dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int); 3140dbe28b3SPyun YongHyeon 3150dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int); 3160dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int); 3170dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int); 3180dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int); 3190dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t); 3200dbe28b3SPyun YongHyeon 3216d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *); 3220dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *); 3230dbe28b3SPyun YongHyeon 3243a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *); 3253a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *); 3263a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS); 3273a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS); 3283a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *); 3290dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 3300dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS); 3310dbe28b3SPyun YongHyeon 3320dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = { 3330dbe28b3SPyun YongHyeon /* Device interface */ 3340dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, mskc_probe), 3350dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, mskc_attach), 3360dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, mskc_detach), 3370dbe28b3SPyun YongHyeon DEVMETHOD(device_suspend, mskc_suspend), 3380dbe28b3SPyun YongHyeon DEVMETHOD(device_resume, mskc_resume), 3390dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, mskc_shutdown), 3400dbe28b3SPyun YongHyeon 3412dc26832SMarius Strobl DEVMETHOD(bus_get_dma_tag, mskc_get_dma_tag), 3422dc26832SMarius Strobl 3434b7ec270SMarius Strobl DEVMETHOD_END 3440dbe28b3SPyun YongHyeon }; 3450dbe28b3SPyun YongHyeon 3460dbe28b3SPyun YongHyeon static driver_t mskc_driver = { 3470dbe28b3SPyun YongHyeon "mskc", 3480dbe28b3SPyun YongHyeon mskc_methods, 3490dbe28b3SPyun YongHyeon sizeof(struct msk_softc) 3500dbe28b3SPyun YongHyeon }; 3510dbe28b3SPyun YongHyeon 3520dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = { 3530dbe28b3SPyun YongHyeon /* Device interface */ 3540dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, msk_probe), 3550dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, msk_attach), 3560dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, msk_detach), 3570dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, bus_generic_shutdown), 3580dbe28b3SPyun YongHyeon 3590dbe28b3SPyun YongHyeon /* MII interface */ 3600dbe28b3SPyun YongHyeon DEVMETHOD(miibus_readreg, msk_miibus_readreg), 3610dbe28b3SPyun YongHyeon DEVMETHOD(miibus_writereg, msk_miibus_writereg), 3620dbe28b3SPyun YongHyeon DEVMETHOD(miibus_statchg, msk_miibus_statchg), 3630dbe28b3SPyun YongHyeon 3644b7ec270SMarius Strobl DEVMETHOD_END 3650dbe28b3SPyun YongHyeon }; 3660dbe28b3SPyun YongHyeon 3670dbe28b3SPyun YongHyeon static driver_t msk_driver = { 3680dbe28b3SPyun YongHyeon "msk", 3690dbe28b3SPyun YongHyeon msk_methods, 3700dbe28b3SPyun YongHyeon sizeof(struct msk_if_softc) 3710dbe28b3SPyun YongHyeon }; 3720dbe28b3SPyun YongHyeon 3737fcc3449SJohn Baldwin DRIVER_MODULE(mskc, pci, mskc_driver, NULL, NULL); 3747fcc3449SJohn Baldwin DRIVER_MODULE(msk, mskc, msk_driver, NULL, NULL); 3753e38757dSJohn Baldwin DRIVER_MODULE(miibus, msk, miibus_driver, NULL, NULL); 3760dbe28b3SPyun YongHyeon 3770dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = { 3780dbe28b3SPyun YongHyeon { SYS_RES_IOPORT, PCIR_BAR(1), RF_ACTIVE }, 3790dbe28b3SPyun YongHyeon { -1, 0, 0 } 3800dbe28b3SPyun YongHyeon }; 3810dbe28b3SPyun YongHyeon 3820dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = { 3830dbe28b3SPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 384298946a9SPyun YongHyeon { -1, 0, 0 } 385298946a9SPyun YongHyeon }; 386298946a9SPyun YongHyeon 387298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = { 3880dbe28b3SPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 3890dbe28b3SPyun YongHyeon { -1, 0, 0 } 3900dbe28b3SPyun YongHyeon }; 3910dbe28b3SPyun YongHyeon 392298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = { 393298946a9SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 3948463d7a0SPyun YongHyeon { -1, 0, 0 } 3958463d7a0SPyun YongHyeon }; 3968463d7a0SPyun YongHyeon 3970dbe28b3SPyun YongHyeon static int 3980dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg) 3990dbe28b3SPyun YongHyeon { 4000dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4010dbe28b3SPyun YongHyeon 4020dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4030dbe28b3SPyun YongHyeon 4040dbe28b3SPyun YongHyeon return (msk_phy_readreg(sc_if, phy, reg)); 4050dbe28b3SPyun YongHyeon } 4060dbe28b3SPyun YongHyeon 4070dbe28b3SPyun YongHyeon static int 4080dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg) 4090dbe28b3SPyun YongHyeon { 4100dbe28b3SPyun YongHyeon struct msk_softc *sc; 4110dbe28b3SPyun YongHyeon int i, val; 4120dbe28b3SPyun YongHyeon 4130dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4140dbe28b3SPyun YongHyeon 4150dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4160dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); 4170dbe28b3SPyun YongHyeon 4180dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4190dbe28b3SPyun YongHyeon DELAY(1); 4200dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL); 4210dbe28b3SPyun YongHyeon if ((val & GM_SMI_CT_RD_VAL) != 0) { 4220dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA); 4230dbe28b3SPyun YongHyeon break; 4240dbe28b3SPyun YongHyeon } 4250dbe28b3SPyun YongHyeon } 4260dbe28b3SPyun YongHyeon 4270dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) { 4280dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy failed to come ready\n"); 4290dbe28b3SPyun YongHyeon val = 0; 4300dbe28b3SPyun YongHyeon } 4310dbe28b3SPyun YongHyeon 4320dbe28b3SPyun YongHyeon return (val); 4330dbe28b3SPyun YongHyeon } 4340dbe28b3SPyun YongHyeon 4350dbe28b3SPyun YongHyeon static int 4360dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val) 4370dbe28b3SPyun YongHyeon { 4380dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4390dbe28b3SPyun YongHyeon 4400dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4410dbe28b3SPyun YongHyeon 4420dbe28b3SPyun YongHyeon return (msk_phy_writereg(sc_if, phy, reg, val)); 4430dbe28b3SPyun YongHyeon } 4440dbe28b3SPyun YongHyeon 4450dbe28b3SPyun YongHyeon static int 4460dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val) 4470dbe28b3SPyun YongHyeon { 4480dbe28b3SPyun YongHyeon struct msk_softc *sc; 4490dbe28b3SPyun YongHyeon int i; 4500dbe28b3SPyun YongHyeon 4510dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4520dbe28b3SPyun YongHyeon 4530dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val); 4540dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4550dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg)); 4560dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4570dbe28b3SPyun YongHyeon DELAY(1); 4580dbe28b3SPyun YongHyeon if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) & 4590dbe28b3SPyun YongHyeon GM_SMI_CT_BUSY) == 0) 4600dbe28b3SPyun YongHyeon break; 4610dbe28b3SPyun YongHyeon } 4620dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 4630dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy write timeout\n"); 4640dbe28b3SPyun YongHyeon 4650dbe28b3SPyun YongHyeon return (0); 4660dbe28b3SPyun YongHyeon } 4670dbe28b3SPyun YongHyeon 4680dbe28b3SPyun YongHyeon static void 4690dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev) 4700dbe28b3SPyun YongHyeon { 4710dbe28b3SPyun YongHyeon struct msk_softc *sc; 4720dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4730dbe28b3SPyun YongHyeon struct mii_data *mii; 4740dbe28b3SPyun YongHyeon struct ifnet *ifp; 475bf59599fSPyun YongHyeon uint32_t gmac; 4760dbe28b3SPyun YongHyeon 47719585f45SPyun YongHyeon sc_if = device_get_softc(dev); 4780dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4790dbe28b3SPyun YongHyeon 4804b76fe63SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 4810dbe28b3SPyun YongHyeon 4820dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 4830dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 48419585f45SPyun YongHyeon if (mii == NULL || ifp == NULL || 48519585f45SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 4860dbe28b3SPyun YongHyeon return; 4870dbe28b3SPyun YongHyeon 488ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 4896c4d62e1SPyun YongHyeon if ((mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) == 4906c4d62e1SPyun YongHyeon (IFM_AVALID | IFM_ACTIVE)) { 4916c4d62e1SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 4926c4d62e1SPyun YongHyeon case IFM_10_T: 4936c4d62e1SPyun YongHyeon case IFM_100_TX: 4946c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 4956c4d62e1SPyun YongHyeon break; 4966c4d62e1SPyun YongHyeon case IFM_1000_T: 4976c4d62e1SPyun YongHyeon case IFM_1000_SX: 4986c4d62e1SPyun YongHyeon case IFM_1000_LX: 4996c4d62e1SPyun YongHyeon case IFM_1000_CX: 5006c4d62e1SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_FASTETHER) == 0) 5016c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5026c4d62e1SPyun YongHyeon break; 5036c4d62e1SPyun YongHyeon default: 5046c4d62e1SPyun YongHyeon break; 5056c4d62e1SPyun YongHyeon } 5066c4d62e1SPyun YongHyeon } 5070dbe28b3SPyun YongHyeon 508ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) { 5090dbe28b3SPyun YongHyeon /* Enable Tx FIFO Underrun. */ 5100dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 5110dbe28b3SPyun YongHyeon GM_IS_TX_FF_UR | GM_IS_RX_FF_OR); 512bf59599fSPyun YongHyeon /* 513bf59599fSPyun YongHyeon * Because mii(4) notify msk(4) that it detected link status 514bf59599fSPyun YongHyeon * change, there is no need to enable automatic 515bf59599fSPyun YongHyeon * speed/flow-control/duplex updates. 516bf59599fSPyun YongHyeon */ 517bf59599fSPyun YongHyeon gmac = GM_GPCR_AU_ALL_DIS; 5180dbe28b3SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5190dbe28b3SPyun YongHyeon case IFM_1000_SX: 5200dbe28b3SPyun YongHyeon case IFM_1000_T: 5210dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_1000; 5220dbe28b3SPyun YongHyeon break; 5230dbe28b3SPyun YongHyeon case IFM_100_TX: 5240dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_100; 5250dbe28b3SPyun YongHyeon break; 5260dbe28b3SPyun YongHyeon case IFM_10_T: 5270dbe28b3SPyun YongHyeon break; 5280dbe28b3SPyun YongHyeon } 5290dbe28b3SPyun YongHyeon 530efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 531efd4fc3fSMarius Strobl IFM_ETH_RXPAUSE) == 0) 532bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS; 533efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 534efd4fc3fSMarius Strobl IFM_ETH_TXPAUSE) == 0) 535bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_TX_DIS; 53642f3ea9fSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) 53742f3ea9fSPyun YongHyeon gmac |= GM_GPCR_DUP_FULL; 53842f3ea9fSPyun YongHyeon else 53942f3ea9fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS; 5400dbe28b3SPyun YongHyeon gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; 5410dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5420dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5430dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 54442f3ea9fSPyun YongHyeon gmac = GMC_PAUSE_OFF; 54542f3ea9fSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 546efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 547efd4fc3fSMarius Strobl IFM_ETH_RXPAUSE) != 0) 5480dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_ON; 54942f3ea9fSPyun YongHyeon } 5500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac); 5510dbe28b3SPyun YongHyeon 5520dbe28b3SPyun YongHyeon /* Enable PHY interrupt for FIFO underrun/overflow. */ 5530dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, 5540dbe28b3SPyun YongHyeon PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR); 5550dbe28b3SPyun YongHyeon } else { 5560dbe28b3SPyun YongHyeon /* 5570dbe28b3SPyun YongHyeon * Link state changed to down. 5580dbe28b3SPyun YongHyeon * Disable PHY interrupts. 5590dbe28b3SPyun YongHyeon */ 560431e606dSPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 5610dbe28b3SPyun YongHyeon /* Disable Rx/Tx MAC. */ 562bf59599fSPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5637c017a71SPyun YongHyeon if ((gmac & (GM_GPCR_RX_ENA | GM_GPCR_TX_ENA)) != 0) { 5640dbe28b3SPyun YongHyeon gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 5650dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5660dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5670dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5680dbe28b3SPyun YongHyeon } 5690dbe28b3SPyun YongHyeon } 5706c4d62e1SPyun YongHyeon } 5710dbe28b3SPyun YongHyeon 572ad4cb014SGleb Smirnoff static u_int 573ad4cb014SGleb Smirnoff msk_hash_maddr(void *arg, struct sockaddr_dl *sdl, u_int cnt) 574ad4cb014SGleb Smirnoff { 575ad4cb014SGleb Smirnoff uint32_t *mchash = arg; 576ad4cb014SGleb Smirnoff uint32_t crc; 577ad4cb014SGleb Smirnoff 578ad4cb014SGleb Smirnoff crc = ether_crc32_be(LLADDR(sdl), ETHER_ADDR_LEN); 579ad4cb014SGleb Smirnoff /* Just want the 6 least significant bits. */ 580ad4cb014SGleb Smirnoff crc &= 0x3f; 581ad4cb014SGleb Smirnoff /* Set the corresponding bit in the hash table. */ 582ad4cb014SGleb Smirnoff mchash[crc >> 5] |= 1 << (crc & 0x1f); 583ad4cb014SGleb Smirnoff 584ad4cb014SGleb Smirnoff return (1); 585ad4cb014SGleb Smirnoff } 586ad4cb014SGleb Smirnoff 5870dbe28b3SPyun YongHyeon static void 5886d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if) 5890dbe28b3SPyun YongHyeon { 5900dbe28b3SPyun YongHyeon struct msk_softc *sc; 5910dbe28b3SPyun YongHyeon struct ifnet *ifp; 5920dbe28b3SPyun YongHyeon uint32_t mchash[2]; 5930dbe28b3SPyun YongHyeon uint16_t mode; 5940dbe28b3SPyun YongHyeon 5950dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 5960dbe28b3SPyun YongHyeon 5970dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 5980dbe28b3SPyun YongHyeon 5990dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 6000dbe28b3SPyun YongHyeon 6010dbe28b3SPyun YongHyeon bzero(mchash, sizeof(mchash)); 6020dbe28b3SPyun YongHyeon mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL); 6030dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 6040dbe28b3SPyun YongHyeon mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); 6050dbe28b3SPyun YongHyeon else if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 6066d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA; 6070dbe28b3SPyun YongHyeon mchash[0] = 0xffff; 6080dbe28b3SPyun YongHyeon mchash[1] = 0xffff; 6090dbe28b3SPyun YongHyeon } else { 6106d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA; 611ad4cb014SGleb Smirnoff if_foreach_llmaddr(ifp, msk_hash_maddr, mchash); 6126d6588a1SPyun YongHyeon if (mchash[0] != 0 || mchash[1] != 0) 6130dbe28b3SPyun YongHyeon mode |= GM_RXCR_MCF_ENA; 6140dbe28b3SPyun YongHyeon } 6150dbe28b3SPyun YongHyeon 6160dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1, 6170dbe28b3SPyun YongHyeon mchash[0] & 0xffff); 6180dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2, 6190dbe28b3SPyun YongHyeon (mchash[0] >> 16) & 0xffff); 6200dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3, 6210dbe28b3SPyun YongHyeon mchash[1] & 0xffff); 6220dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4, 6230dbe28b3SPyun YongHyeon (mchash[1] >> 16) & 0xffff); 6240dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode); 6250dbe28b3SPyun YongHyeon } 6260dbe28b3SPyun YongHyeon 6270dbe28b3SPyun YongHyeon static void 6280dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp) 6290dbe28b3SPyun YongHyeon { 6300dbe28b3SPyun YongHyeon struct msk_softc *sc; 6310dbe28b3SPyun YongHyeon 6320dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 6330dbe28b3SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 6340dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6350dbe28b3SPyun YongHyeon RX_VLAN_STRIP_ON); 6360dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6370dbe28b3SPyun YongHyeon TX_VLAN_TAG_ON); 6380dbe28b3SPyun YongHyeon } else { 6390dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6400dbe28b3SPyun YongHyeon RX_VLAN_STRIP_OFF); 6410dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6420dbe28b3SPyun YongHyeon TX_VLAN_TAG_OFF); 6430dbe28b3SPyun YongHyeon } 6440dbe28b3SPyun YongHyeon } 6450dbe28b3SPyun YongHyeon 6460dbe28b3SPyun YongHyeon static int 647388214e4SPyun YongHyeon msk_rx_fill(struct msk_if_softc *sc_if, int jumbo) 648388214e4SPyun YongHyeon { 649388214e4SPyun YongHyeon uint16_t idx; 650388214e4SPyun YongHyeon int i; 651388214e4SPyun YongHyeon 652388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 653388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 654388214e4SPyun YongHyeon /* Wait until controller executes OP_TCPSTART command. */ 6557659f3c3SPyun YongHyeon for (i = 100; i > 0; i--) { 6567659f3c3SPyun YongHyeon DELAY(100); 657388214e4SPyun YongHyeon idx = CSR_READ_2(sc_if->msk_softc, 658388214e4SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, 659388214e4SPyun YongHyeon PREF_UNIT_GET_IDX_REG)); 660388214e4SPyun YongHyeon if (idx != 0) 661388214e4SPyun YongHyeon break; 662388214e4SPyun YongHyeon } 663388214e4SPyun YongHyeon if (i == 0) { 664388214e4SPyun YongHyeon device_printf(sc_if->msk_if_dev, 665388214e4SPyun YongHyeon "prefetch unit stuck?\n"); 666388214e4SPyun YongHyeon return (ETIMEDOUT); 667388214e4SPyun YongHyeon } 668388214e4SPyun YongHyeon /* 669388214e4SPyun YongHyeon * Fill consumed LE with free buffer. This can be done 670388214e4SPyun YongHyeon * in Rx handler but we don't want to add special code 671388214e4SPyun YongHyeon * in fast handler. 672388214e4SPyun YongHyeon */ 673388214e4SPyun YongHyeon if (jumbo > 0) { 674388214e4SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, 0) != 0) 675388214e4SPyun YongHyeon return (ENOBUFS); 676388214e4SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 677388214e4SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 678388214e4SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 679388214e4SPyun YongHyeon } else { 680388214e4SPyun YongHyeon if (msk_newbuf(sc_if, 0) != 0) 681388214e4SPyun YongHyeon return (ENOBUFS); 682388214e4SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 683388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 684388214e4SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 685388214e4SPyun YongHyeon } 686388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 687388214e4SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 688388214e4SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 689388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 690388214e4SPyun YongHyeon } 691388214e4SPyun YongHyeon return (0); 692388214e4SPyun YongHyeon } 693388214e4SPyun YongHyeon 694388214e4SPyun YongHyeon static int 6950dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if) 6960dbe28b3SPyun YongHyeon { 6970dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 6980dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 699355a415eSPyun YongHyeon int i, nbuf, prod; 7000dbe28b3SPyun YongHyeon 7010dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 7020dbe28b3SPyun YongHyeon 7030dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 7040dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 7050dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 7060dbe28b3SPyun YongHyeon 7070dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7080dbe28b3SPyun YongHyeon bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT); 709355a415eSPyun YongHyeon for (i = prod = 0; i < MSK_RX_RING_CNT; i++) { 710355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 711355a415eSPyun YongHyeon rxd->rx_m = NULL; 712355a415eSPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 713355a415eSPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 714355a415eSPyun YongHyeon } 715355a415eSPyun YongHyeon nbuf = MSK_RX_BUF_CNT; 716355a415eSPyun YongHyeon prod = 0; 717388214e4SPyun YongHyeon /* Have controller know how to compute Rx checksum. */ 718388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 719388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 720355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 721388214e4SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 722388214e4SPyun YongHyeon rxd->rx_m = NULL; 723388214e4SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 724388214e4SPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 725388214e4SPyun YongHyeon ETHER_HDR_LEN); 726388214e4SPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 727388214e4SPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 728388214e4SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 729355a415eSPyun YongHyeon #endif 7300dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 7310dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 7320dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 733355a415eSPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 734355a415eSPyun YongHyeon ETHER_HDR_LEN); 735355a415eSPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 736355a415eSPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 737355a415eSPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 738355a415eSPyun YongHyeon nbuf--; 739355a415eSPyun YongHyeon } 740355a415eSPyun YongHyeon for (i = 0; i < nbuf; i++) { 7410dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, prod) != 0) 7420dbe28b3SPyun YongHyeon return (ENOBUFS); 743355a415eSPyun YongHyeon MSK_RX_INC(prod, MSK_RX_RING_CNT); 7440dbe28b3SPyun YongHyeon } 7450dbe28b3SPyun YongHyeon 7460dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 7470dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 7480dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7490dbe28b3SPyun YongHyeon 7500dbe28b3SPyun YongHyeon /* Update prefetch unit. */ 751355a415eSPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = prod; 7520dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 7530dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 754355a415eSPyun YongHyeon (sc_if->msk_cdata.msk_rx_prod + MSK_RX_RING_CNT - 1) % 755355a415eSPyun YongHyeon MSK_RX_RING_CNT); 756388214e4SPyun YongHyeon if (msk_rx_fill(sc_if, 0) != 0) 757388214e4SPyun YongHyeon return (ENOBUFS); 7580dbe28b3SPyun YongHyeon return (0); 7590dbe28b3SPyun YongHyeon } 7600dbe28b3SPyun YongHyeon 7610dbe28b3SPyun YongHyeon static int 7620dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if) 7630dbe28b3SPyun YongHyeon { 7640dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 7650dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 766355a415eSPyun YongHyeon int i, nbuf, prod; 7670dbe28b3SPyun YongHyeon 7680dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 7690dbe28b3SPyun YongHyeon 7700dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 7710dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 7720dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 7730dbe28b3SPyun YongHyeon 7740dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7750dbe28b3SPyun YongHyeon bzero(rd->msk_jumbo_rx_ring, 7760dbe28b3SPyun YongHyeon sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT); 777355a415eSPyun YongHyeon for (i = prod = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 778355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 779355a415eSPyun YongHyeon rxd->rx_m = NULL; 780355a415eSPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 781355a415eSPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 782355a415eSPyun YongHyeon } 783355a415eSPyun YongHyeon nbuf = MSK_RX_BUF_CNT; 784355a415eSPyun YongHyeon prod = 0; 785388214e4SPyun YongHyeon /* Have controller know how to compute Rx checksum. */ 786388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 787388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 788355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 789388214e4SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 790388214e4SPyun YongHyeon rxd->rx_m = NULL; 791388214e4SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 792388214e4SPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 793388214e4SPyun YongHyeon ETHER_HDR_LEN); 794388214e4SPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 795388214e4SPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 796388214e4SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 797355a415eSPyun YongHyeon #endif 7980dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 7990dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 8000dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 801355a415eSPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 802355a415eSPyun YongHyeon ETHER_HDR_LEN); 803355a415eSPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 804355a415eSPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 805355a415eSPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 806355a415eSPyun YongHyeon nbuf--; 807355a415eSPyun YongHyeon } 808355a415eSPyun YongHyeon for (i = 0; i < nbuf; i++) { 8090dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, prod) != 0) 8100dbe28b3SPyun YongHyeon return (ENOBUFS); 811355a415eSPyun YongHyeon MSK_RX_INC(prod, MSK_JUMBO_RX_RING_CNT); 8120dbe28b3SPyun YongHyeon } 8130dbe28b3SPyun YongHyeon 8140dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 8150dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 8160dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 8170dbe28b3SPyun YongHyeon 818355a415eSPyun YongHyeon /* Update prefetch unit. */ 819355a415eSPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = prod; 8200dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 8210dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 822355a415eSPyun YongHyeon (sc_if->msk_cdata.msk_rx_prod + MSK_JUMBO_RX_RING_CNT - 1) % 823355a415eSPyun YongHyeon MSK_JUMBO_RX_RING_CNT); 824388214e4SPyun YongHyeon if (msk_rx_fill(sc_if, 1) != 0) 825388214e4SPyun YongHyeon return (ENOBUFS); 8260dbe28b3SPyun YongHyeon return (0); 8270dbe28b3SPyun YongHyeon } 8280dbe28b3SPyun YongHyeon 8290dbe28b3SPyun YongHyeon static void 8300dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if) 8310dbe28b3SPyun YongHyeon { 8320dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 8330dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 8340dbe28b3SPyun YongHyeon int i; 8350dbe28b3SPyun YongHyeon 8360dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = 0; 8371b7757c0SPyun YongHyeon sc_if->msk_cdata.msk_last_csum = 0; 8380dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = 0; 8390dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = 0; 8400dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt = 0; 841355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr = 0; 8420dbe28b3SPyun YongHyeon 8430dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 8440dbe28b3SPyun YongHyeon bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT); 8450dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 8460dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 8470dbe28b3SPyun YongHyeon txd->tx_m = NULL; 8480dbe28b3SPyun YongHyeon txd->tx_le = &rd->msk_tx_ring[i]; 8490dbe28b3SPyun YongHyeon } 8500dbe28b3SPyun YongHyeon 8510dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 8520dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 8530dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 8540dbe28b3SPyun YongHyeon } 8550dbe28b3SPyun YongHyeon 8560dbe28b3SPyun YongHyeon static __inline void 8570dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx) 8580dbe28b3SPyun YongHyeon { 8590dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8600dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8610dbe28b3SPyun YongHyeon struct mbuf *m; 8620dbe28b3SPyun YongHyeon 863355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 864355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 865355a415eSPyun YongHyeon rx_le = rxd->rx_le; 866355a415eSPyun YongHyeon rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 867355a415eSPyun YongHyeon MSK_INC(idx, MSK_RX_RING_CNT); 868355a415eSPyun YongHyeon #endif 8690dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 8700dbe28b3SPyun YongHyeon m = rxd->rx_m; 8710dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8720dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 8730dbe28b3SPyun YongHyeon } 8740dbe28b3SPyun YongHyeon 8750dbe28b3SPyun YongHyeon static __inline void 8760dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int idx) 8770dbe28b3SPyun YongHyeon { 8780dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8790dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8800dbe28b3SPyun YongHyeon struct mbuf *m; 8810dbe28b3SPyun YongHyeon 882355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 883355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 884355a415eSPyun YongHyeon rx_le = rxd->rx_le; 885355a415eSPyun YongHyeon rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 886355a415eSPyun YongHyeon MSK_INC(idx, MSK_JUMBO_RX_RING_CNT); 887355a415eSPyun YongHyeon #endif 8880dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 8890dbe28b3SPyun YongHyeon m = rxd->rx_m; 8900dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8910dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 8920dbe28b3SPyun YongHyeon } 8930dbe28b3SPyun YongHyeon 8940dbe28b3SPyun YongHyeon static int 8950dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx) 8960dbe28b3SPyun YongHyeon { 8970dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8980dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8990dbe28b3SPyun YongHyeon struct mbuf *m; 9000dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 9010dbe28b3SPyun YongHyeon bus_dmamap_t map; 9020dbe28b3SPyun YongHyeon int nsegs; 9030dbe28b3SPyun YongHyeon 904c6499eccSGleb Smirnoff m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 9050dbe28b3SPyun YongHyeon if (m == NULL) 9060dbe28b3SPyun YongHyeon return (ENOBUFS); 9070dbe28b3SPyun YongHyeon 9080dbe28b3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 90983c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 9100dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 91183c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 91283c04c93SPyun YongHyeon else 91383c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 91483c04c93SPyun YongHyeon #endif 9150dbe28b3SPyun YongHyeon 9160dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag, 9170dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs, 9180dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 9190dbe28b3SPyun YongHyeon m_freem(m); 9200dbe28b3SPyun YongHyeon return (ENOBUFS); 9210dbe28b3SPyun YongHyeon } 9220dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 9230dbe28b3SPyun YongHyeon 9240dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 925355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 926355a415eSPyun YongHyeon rx_le = rxd->rx_le; 927355a415eSPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_HI(segs[0].ds_addr)); 928355a415eSPyun YongHyeon rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 929355a415eSPyun YongHyeon MSK_INC(idx, MSK_RX_RING_CNT); 930355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 931355a415eSPyun YongHyeon #endif 9320dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 9330dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 9340dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD); 9350dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap); 936355a415eSPyun YongHyeon rxd->rx_m = NULL; 9370dbe28b3SPyun YongHyeon } 9380dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 9390dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap; 9400dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = map; 9410dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 9420dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 9430dbe28b3SPyun YongHyeon rxd->rx_m = m; 9440dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 9450dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 9460dbe28b3SPyun YongHyeon rx_le->msk_control = 9470dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 9480dbe28b3SPyun YongHyeon 9490dbe28b3SPyun YongHyeon return (0); 9500dbe28b3SPyun YongHyeon } 9510dbe28b3SPyun YongHyeon 9520dbe28b3SPyun YongHyeon static int 9530dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx) 9540dbe28b3SPyun YongHyeon { 9550dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 9560dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 9570dbe28b3SPyun YongHyeon struct mbuf *m; 9580dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 9590dbe28b3SPyun YongHyeon bus_dmamap_t map; 9600dbe28b3SPyun YongHyeon int nsegs; 9610dbe28b3SPyun YongHyeon 962c6499eccSGleb Smirnoff m = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 9630dbe28b3SPyun YongHyeon if (m == NULL) 9640dbe28b3SPyun YongHyeon return (ENOBUFS); 96585b340cbSPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 96683c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 9670dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 96883c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 96983c04c93SPyun YongHyeon else 97083c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 97183c04c93SPyun YongHyeon #endif 9720dbe28b3SPyun YongHyeon 9730dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag, 9740dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs, 9750dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 9760dbe28b3SPyun YongHyeon m_freem(m); 9770dbe28b3SPyun YongHyeon return (ENOBUFS); 9780dbe28b3SPyun YongHyeon } 9790dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 9800dbe28b3SPyun YongHyeon 9810dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 982355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 983355a415eSPyun YongHyeon rx_le = rxd->rx_le; 984355a415eSPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_HI(segs[0].ds_addr)); 985355a415eSPyun YongHyeon rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 986355a415eSPyun YongHyeon MSK_INC(idx, MSK_JUMBO_RX_RING_CNT); 987355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 988355a415eSPyun YongHyeon #endif 9890dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 9900dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 9910dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 9920dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 9930dbe28b3SPyun YongHyeon rxd->rx_dmamap); 994355a415eSPyun YongHyeon rxd->rx_m = NULL; 9950dbe28b3SPyun YongHyeon } 9960dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 9970dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap; 9980dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = map; 9990dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap, 10000dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 10010dbe28b3SPyun YongHyeon rxd->rx_m = m; 10020dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 10030dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 10040dbe28b3SPyun YongHyeon rx_le->msk_control = 10050dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 10060dbe28b3SPyun YongHyeon 10070dbe28b3SPyun YongHyeon return (0); 10080dbe28b3SPyun YongHyeon } 10090dbe28b3SPyun YongHyeon 10100dbe28b3SPyun YongHyeon /* 10110dbe28b3SPyun YongHyeon * Set media options. 10120dbe28b3SPyun YongHyeon */ 10130dbe28b3SPyun YongHyeon static int 10140dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp) 10150dbe28b3SPyun YongHyeon { 10160dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 10170dbe28b3SPyun YongHyeon struct mii_data *mii; 1018325c534eSPyun YongHyeon int error; 10190dbe28b3SPyun YongHyeon 10200dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 10210dbe28b3SPyun YongHyeon 10220dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 10230dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 1024325c534eSPyun YongHyeon error = mii_mediachg(mii); 10250dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10260dbe28b3SPyun YongHyeon 1027325c534eSPyun YongHyeon return (error); 10280dbe28b3SPyun YongHyeon } 10290dbe28b3SPyun YongHyeon 10300dbe28b3SPyun YongHyeon /* 10310dbe28b3SPyun YongHyeon * Report current media status. 10320dbe28b3SPyun YongHyeon */ 10330dbe28b3SPyun YongHyeon static void 10340dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 10350dbe28b3SPyun YongHyeon { 10360dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 10370dbe28b3SPyun YongHyeon struct mii_data *mii; 10380dbe28b3SPyun YongHyeon 10390dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 10400dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 10416f5a0d1fSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 10426f5a0d1fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10436f5a0d1fSPyun YongHyeon return; 10446f5a0d1fSPyun YongHyeon } 10450dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 10460dbe28b3SPyun YongHyeon 10470dbe28b3SPyun YongHyeon mii_pollstat(mii); 10480dbe28b3SPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 10490dbe28b3SPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 105057c81d92SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10510dbe28b3SPyun YongHyeon } 10520dbe28b3SPyun YongHyeon 10530dbe28b3SPyun YongHyeon static int 10540dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 10550dbe28b3SPyun YongHyeon { 10560dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 10570dbe28b3SPyun YongHyeon struct ifreq *ifr; 10580dbe28b3SPyun YongHyeon struct mii_data *mii; 1059388214e4SPyun YongHyeon int error, mask, reinit; 10600dbe28b3SPyun YongHyeon 10610dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 10620dbe28b3SPyun YongHyeon ifr = (struct ifreq *)data; 10630dbe28b3SPyun YongHyeon error = 0; 10640dbe28b3SPyun YongHyeon 10650dbe28b3SPyun YongHyeon switch(command) { 10660dbe28b3SPyun YongHyeon case SIOCSIFMTU: 1067e2b16603SPyun YongHyeon MSK_IF_LOCK(sc_if); 106885b340cbSPyun YongHyeon if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN) 10690dbe28b3SPyun YongHyeon error = EINVAL; 107085b340cbSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 1071e2b16603SPyun YongHyeon if (ifr->ifr_mtu > ETHERMTU) { 1072e2b16603SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 10730dbe28b3SPyun YongHyeon error = EINVAL; 10740dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 1075e2b16603SPyun YongHyeon break; 1076e2b16603SPyun YongHyeon } 1077e2b16603SPyun YongHyeon if ((sc_if->msk_flags & 1078e2b16603SPyun YongHyeon MSK_FLAG_JUMBO_NOCSUM) != 0) { 1079e2b16603SPyun YongHyeon ifp->if_hwassist &= 1080e2b16603SPyun YongHyeon ~(MSK_CSUM_FEATURES | CSUM_TSO); 1081e2b16603SPyun YongHyeon ifp->if_capenable &= 1082e2b16603SPyun YongHyeon ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1083e2b16603SPyun YongHyeon VLAN_CAPABILITIES(ifp); 108485b340cbSPyun YongHyeon } 108585b340cbSPyun YongHyeon } 1086e2b16603SPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 10878be664b8SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 10888be664b8SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1089e2b16603SPyun YongHyeon msk_init_locked(sc_if); 1090e2b16603SPyun YongHyeon } 10918be664b8SPyun YongHyeon } 1092e2b16603SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10930dbe28b3SPyun YongHyeon break; 10940dbe28b3SPyun YongHyeon case SIOCSIFFLAGS: 10950dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 10960dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 1097b7e1e144SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 1098b7e1e144SPyun YongHyeon ((ifp->if_flags ^ sc_if->msk_if_flags) & 1099b7e1e144SPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 11006d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 1101b7e1e144SPyun YongHyeon else if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0) 11020dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 1103b7e1e144SPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 11040dbe28b3SPyun YongHyeon msk_stop(sc_if); 11050dbe28b3SPyun YongHyeon sc_if->msk_if_flags = ifp->if_flags; 11060dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 11070dbe28b3SPyun YongHyeon break; 11080dbe28b3SPyun YongHyeon case SIOCADDMULTI: 11090dbe28b3SPyun YongHyeon case SIOCDELMULTI: 11100dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 11110dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 11126d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 11130dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 11140dbe28b3SPyun YongHyeon break; 11150dbe28b3SPyun YongHyeon case SIOCGIFMEDIA: 11160dbe28b3SPyun YongHyeon case SIOCSIFMEDIA: 11170dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 11180dbe28b3SPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 11190dbe28b3SPyun YongHyeon break; 11200dbe28b3SPyun YongHyeon case SIOCSIFCAP: 1121388214e4SPyun YongHyeon reinit = 0; 11220dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 11230dbe28b3SPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 112498e02aebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 112598e02aebSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 11260dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 112798e02aebSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 11280dbe28b3SPyun YongHyeon ifp->if_hwassist |= MSK_CSUM_FEATURES; 11290dbe28b3SPyun YongHyeon else 11300dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~MSK_CSUM_FEATURES; 11310dbe28b3SPyun YongHyeon } 1132efb74172SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 1133388214e4SPyun YongHyeon (IFCAP_RXCSUM & ifp->if_capabilities) != 0) { 1134efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 1135388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0) 1136388214e4SPyun YongHyeon reinit = 1; 1137388214e4SPyun YongHyeon } 1138efb74172SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 1139efb74172SPyun YongHyeon (IFCAP_VLAN_HWCSUM & ifp->if_capabilities) != 0) 1140efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 114198e02aebSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 114298e02aebSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities) != 0) { 11430dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 114498e02aebSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 11450dbe28b3SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 11460dbe28b3SPyun YongHyeon else 11470dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 11480dbe28b3SPyun YongHyeon } 11494858893bSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 11504858893bSPyun YongHyeon (IFCAP_VLAN_HWTSO & ifp->if_capabilities) != 0) 11514858893bSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 11524858893bSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 11534858893bSPyun YongHyeon (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) { 11544858893bSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 11554858893bSPyun YongHyeon if ((IFCAP_VLAN_HWTAGGING & ifp->if_capenable) == 0) 11563edfecaaSPyun YongHyeon ifp->if_capenable &= 11573edfecaaSPyun YongHyeon ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM); 11584858893bSPyun YongHyeon msk_setvlan(sc_if, ifp); 11594858893bSPyun YongHyeon } 116085b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 1161e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 1162a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 1163a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1164a109c74fSPyun YongHyeon } 11650dbe28b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 1166388214e4SPyun YongHyeon if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1167388214e4SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1168388214e4SPyun YongHyeon msk_init_locked(sc_if); 1169388214e4SPyun YongHyeon } 11700dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 11710dbe28b3SPyun YongHyeon break; 11720dbe28b3SPyun YongHyeon default: 11730dbe28b3SPyun YongHyeon error = ether_ioctl(ifp, command, data); 11740dbe28b3SPyun YongHyeon break; 11750dbe28b3SPyun YongHyeon } 11760dbe28b3SPyun YongHyeon 11770dbe28b3SPyun YongHyeon return (error); 11780dbe28b3SPyun YongHyeon } 11790dbe28b3SPyun YongHyeon 11800dbe28b3SPyun YongHyeon static int 11810dbe28b3SPyun YongHyeon mskc_probe(device_t dev) 11820dbe28b3SPyun YongHyeon { 11832dc26832SMarius Strobl const struct msk_product *mp; 11840dbe28b3SPyun YongHyeon uint16_t vendor, devid; 11850dbe28b3SPyun YongHyeon int i; 11860dbe28b3SPyun YongHyeon 11870dbe28b3SPyun YongHyeon vendor = pci_get_vendor(dev); 11880dbe28b3SPyun YongHyeon devid = pci_get_device(dev); 11890dbe28b3SPyun YongHyeon mp = msk_products; 11902dc26832SMarius Strobl for (i = 0; i < nitems(msk_products); i++, mp++) { 11910dbe28b3SPyun YongHyeon if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) { 11920dbe28b3SPyun YongHyeon device_set_desc(dev, mp->msk_name); 11930dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 11940dbe28b3SPyun YongHyeon } 11950dbe28b3SPyun YongHyeon } 11960dbe28b3SPyun YongHyeon 11970dbe28b3SPyun YongHyeon return (ENXIO); 11980dbe28b3SPyun YongHyeon } 11990dbe28b3SPyun YongHyeon 12000dbe28b3SPyun YongHyeon static int 12010dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc) 12020dbe28b3SPyun YongHyeon { 1203e4a5f4e0SPyun YongHyeon int next; 12040dbe28b3SPyun YongHyeon int i; 12050dbe28b3SPyun YongHyeon 12060dbe28b3SPyun YongHyeon /* Get adapter SRAM size. */ 120783c04c93SPyun YongHyeon sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4; 12080dbe28b3SPyun YongHyeon if (bootverbose) 12090dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 12100dbe28b3SPyun YongHyeon "RAM buffer size : %dKB\n", sc->msk_ramsize); 121183c04c93SPyun YongHyeon if (sc->msk_ramsize == 0) 121283c04c93SPyun YongHyeon return (0); 121383c04c93SPyun YongHyeon 121483c04c93SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_RAMBUF; 12150dbe28b3SPyun YongHyeon /* 1216e4a5f4e0SPyun YongHyeon * Give receiver 2/3 of memory and round down to the multiple 1217b1ce21c6SRebecca Cran * of 1024. Tx/Rx RAM buffer size of Yukon II should be multiple 1218e4a5f4e0SPyun YongHyeon * of 1024. 12190dbe28b3SPyun YongHyeon */ 1220e4a5f4e0SPyun YongHyeon sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024); 1221e4a5f4e0SPyun YongHyeon sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize; 12220dbe28b3SPyun YongHyeon for (i = 0, next = 0; i < sc->msk_num_port; i++) { 12230dbe28b3SPyun YongHyeon sc->msk_rxqstart[i] = next; 1224e4a5f4e0SPyun YongHyeon sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1; 12250dbe28b3SPyun YongHyeon next = sc->msk_rxqend[i] + 1; 12260dbe28b3SPyun YongHyeon sc->msk_txqstart[i] = next; 1227e4a5f4e0SPyun YongHyeon sc->msk_txqend[i] = next + sc->msk_txqsize - 1; 12280dbe28b3SPyun YongHyeon next = sc->msk_txqend[i] + 1; 12290dbe28b3SPyun YongHyeon if (bootverbose) { 12300dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 12310dbe28b3SPyun YongHyeon "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i, 1232e4a5f4e0SPyun YongHyeon sc->msk_rxqsize / 1024, sc->msk_rxqstart[i], 12330dbe28b3SPyun YongHyeon sc->msk_rxqend[i]); 12340dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 12350dbe28b3SPyun YongHyeon "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i, 1236e4a5f4e0SPyun YongHyeon sc->msk_txqsize / 1024, sc->msk_txqstart[i], 12370dbe28b3SPyun YongHyeon sc->msk_txqend[i]); 12380dbe28b3SPyun YongHyeon } 12390dbe28b3SPyun YongHyeon } 12400dbe28b3SPyun YongHyeon 12410dbe28b3SPyun YongHyeon return (0); 12420dbe28b3SPyun YongHyeon } 12430dbe28b3SPyun YongHyeon 12440dbe28b3SPyun YongHyeon static void 12450dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode) 12460dbe28b3SPyun YongHyeon { 1247846e6d79SPyun YongHyeon uint32_t our, val; 12480dbe28b3SPyun YongHyeon int i; 12490dbe28b3SPyun YongHyeon 12500dbe28b3SPyun YongHyeon switch (mode) { 12510dbe28b3SPyun YongHyeon case MSK_PHY_POWERUP: 12520dbe28b3SPyun YongHyeon /* Switch power to VCC (WA for VAUX problem). */ 12530dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 12540dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); 12550dbe28b3SPyun YongHyeon /* Disable Core Clock Division, set Clock Select to 0. */ 12560dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS); 12570dbe28b3SPyun YongHyeon 12580dbe28b3SPyun YongHyeon val = 0; 12590dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 12600dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12610dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 12620dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 12630dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 12640dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 12650dbe28b3SPyun YongHyeon } 12660dbe28b3SPyun YongHyeon /* 12670dbe28b3SPyun YongHyeon * Enable PCI & Core Clock, enable clock gating for both Links. 12680dbe28b3SPyun YongHyeon */ 12690dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 12700dbe28b3SPyun YongHyeon 1271c6a34f76SPyun YongHyeon our = CSR_PCI_READ_4(sc, PCI_OUR_REG_1); 1272c6a34f76SPyun YongHyeon our &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); 1273daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 1274846e6d79SPyun YongHyeon if (sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12750dbe28b3SPyun YongHyeon /* Deassert Low Power for 1st PHY. */ 1276c6a34f76SPyun YongHyeon our |= PCI_Y2_PHY1_COMA; 12770dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 1278c6a34f76SPyun YongHyeon our |= PCI_Y2_PHY2_COMA; 1279846e6d79SPyun YongHyeon } 1280daf29227SPyun YongHyeon } 1281c6a34f76SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U || 1282c6a34f76SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EX || 1283c6a34f76SPyun YongHyeon sc->msk_hw_id >= CHIP_ID_YUKON_FE_P) { 1284c6a34f76SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_4); 1285c6a34f76SPyun YongHyeon val &= (PCI_FORCE_ASPM_REQUEST | 1286c6a34f76SPyun YongHyeon PCI_ASPM_GPHY_LINK_DOWN | PCI_ASPM_INT_FIFO_EMPTY | 1287c6a34f76SPyun YongHyeon PCI_ASPM_CLKRUN_REQUEST); 12880dbe28b3SPyun YongHyeon /* Set all bits to 0 except bits 15..12. */ 1289c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_4, val); 1290c6a34f76SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_5); 1291c6a34f76SPyun YongHyeon val &= PCI_CTL_TIM_VMAIN_AV_MSK; 1292c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_5, val); 1293b45923a6SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_CFG_REG_1, 0); 1294c6a34f76SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_ON); 1295daf29227SPyun YongHyeon /* 1296daf29227SPyun YongHyeon * Disable status race, workaround for 1297daf29227SPyun YongHyeon * Yukon EC Ultra & Yukon EX. 1298daf29227SPyun YongHyeon */ 1299daf29227SPyun YongHyeon val = CSR_READ_4(sc, B2_GP_IO); 1300daf29227SPyun YongHyeon val |= GLB_GPIO_STAT_RACE_DIS; 1301daf29227SPyun YongHyeon CSR_WRITE_4(sc, B2_GP_IO, val); 1302daf29227SPyun YongHyeon CSR_READ_4(sc, B2_GP_IO); 13030dbe28b3SPyun YongHyeon } 1304c6a34f76SPyun YongHyeon /* Release PHY from PowerDown/COMA mode. */ 1305c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, our); 1306c6a34f76SPyun YongHyeon 13070dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 13080dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 13090dbe28b3SPyun YongHyeon GMLC_RST_SET); 13100dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 13110dbe28b3SPyun YongHyeon GMLC_RST_CLR); 13120dbe28b3SPyun YongHyeon } 13130dbe28b3SPyun YongHyeon break; 13140dbe28b3SPyun YongHyeon case MSK_PHY_POWERDOWN: 1315b45923a6SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_1); 13160dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD; 13170dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 13180dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 13190dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY1_COMA; 13200dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 13210dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY2_COMA; 13220dbe28b3SPyun YongHyeon } 1323b45923a6SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, val); 13240dbe28b3SPyun YongHyeon 13250dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 13260dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 13270dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 13280dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 13290dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 13300dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 13310dbe28b3SPyun YongHyeon val = 0; 13320dbe28b3SPyun YongHyeon } 13330dbe28b3SPyun YongHyeon /* 13340dbe28b3SPyun YongHyeon * Disable PCI & Core Clock, disable clock gating for 13350dbe28b3SPyun YongHyeon * both Links. 13360dbe28b3SPyun YongHyeon */ 13370dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 13380dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 13390dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF); 13400dbe28b3SPyun YongHyeon break; 13410dbe28b3SPyun YongHyeon default: 13420dbe28b3SPyun YongHyeon break; 13430dbe28b3SPyun YongHyeon } 13440dbe28b3SPyun YongHyeon } 13450dbe28b3SPyun YongHyeon 13460dbe28b3SPyun YongHyeon static void 13470dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc) 13480dbe28b3SPyun YongHyeon { 13490dbe28b3SPyun YongHyeon bus_addr_t addr; 13500dbe28b3SPyun YongHyeon uint16_t status; 13510dbe28b3SPyun YongHyeon uint32_t val; 1352d91192e3SPyun YongHyeon int i, initram; 13530dbe28b3SPyun YongHyeon 13540dbe28b3SPyun YongHyeon /* Disable ASF. */ 1355fe0b141eSPyun YongHyeon if (sc->msk_hw_id >= CHIP_ID_YUKON_XL && 1356fe0b141eSPyun YongHyeon sc->msk_hw_id <= CHIP_ID_YUKON_SUPR) { 1357fe0b141eSPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 1358fe0b141eSPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) { 1359fe0b141eSPyun YongHyeon CSR_WRITE_4(sc, B28_Y2_CPU_WDOG, 0); 1360daf29227SPyun YongHyeon status = CSR_READ_2(sc, B28_Y2_ASF_HCU_CCSR); 1361daf29227SPyun YongHyeon /* Clear AHB bridge & microcontroller reset. */ 1362daf29227SPyun YongHyeon status &= ~(Y2_ASF_HCU_CCSR_AHB_RST | 1363daf29227SPyun YongHyeon Y2_ASF_HCU_CCSR_CPU_RST_MODE); 1364daf29227SPyun YongHyeon /* Clear ASF microcontroller state. */ 1365daf29227SPyun YongHyeon status &= ~Y2_ASF_HCU_CCSR_UC_STATE_MSK; 1366fe0b141eSPyun YongHyeon status &= ~Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_MSK; 1367daf29227SPyun YongHyeon CSR_WRITE_2(sc, B28_Y2_ASF_HCU_CCSR, status); 1368fe0b141eSPyun YongHyeon CSR_WRITE_4(sc, B28_Y2_CPU_WDOG, 0); 1369daf29227SPyun YongHyeon } else 1370daf29227SPyun YongHyeon CSR_WRITE_1(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET); 13710dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE); 13720dbe28b3SPyun YongHyeon /* 1373fe0b141eSPyun YongHyeon * Since we disabled ASF, S/W reset is required for 1374fe0b141eSPyun YongHyeon * Power Management. 13750dbe28b3SPyun YongHyeon */ 13760dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 13770dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 1378fe0b141eSPyun YongHyeon } 13790dbe28b3SPyun YongHyeon 13800dbe28b3SPyun YongHyeon /* Clear all error bits in the PCI status register. */ 13810dbe28b3SPyun YongHyeon status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 13820dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 13830dbe28b3SPyun YongHyeon 13840dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, status | 13850dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 1386d1a02e09SJohn Baldwin PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2); 13870dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR); 13880dbe28b3SPyun YongHyeon 13890dbe28b3SPyun YongHyeon switch (sc->msk_bustype) { 13900dbe28b3SPyun YongHyeon case MSK_PEX_BUS: 13910dbe28b3SPyun YongHyeon /* Clear all PEX errors. */ 13920dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 13930dbe28b3SPyun YongHyeon val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 13940dbe28b3SPyun YongHyeon if ((val & PEX_RX_OV) != 0) { 13950dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_HW_ERR; 13960dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 13970dbe28b3SPyun YongHyeon } 13980dbe28b3SPyun YongHyeon break; 13990dbe28b3SPyun YongHyeon case MSK_PCI_BUS: 14000dbe28b3SPyun YongHyeon case MSK_PCIX_BUS: 14010dbe28b3SPyun YongHyeon /* Set Cache Line Size to 2(8bytes) if configured to 0. */ 14020dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1); 14030dbe28b3SPyun YongHyeon if (val == 0) 14040dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1); 14050dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS) { 14060dbe28b3SPyun YongHyeon /* Set Cache Line Size opt. */ 14070dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 14080dbe28b3SPyun YongHyeon val |= PCI_CLS_OPT; 14090dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 14100dbe28b3SPyun YongHyeon } 14110dbe28b3SPyun YongHyeon break; 14120dbe28b3SPyun YongHyeon } 14130dbe28b3SPyun YongHyeon /* Set PHY power state. */ 14140dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERUP); 14150dbe28b3SPyun YongHyeon 14160dbe28b3SPyun YongHyeon /* Reset GPHY/GMAC Control */ 14170dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 14180dbe28b3SPyun YongHyeon /* GPHY Control reset. */ 141910e71e22SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET); 142010e71e22SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR); 14210dbe28b3SPyun YongHyeon /* GMAC Control reset. */ 14220dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET); 14230dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR); 14240dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF); 1425e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 1426e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) 1427daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), 1428daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 1429daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 14300dbe28b3SPyun YongHyeon } 1431e0029a72SPyun YongHyeon 1432e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_SUPR && 1433e0029a72SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_SU_B0) 1434e0029a72SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, PCI_CLK_MACSEC_DIS); 1435e19bd6eeSPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_OPT && sc->msk_hw_rev == 0) { 1436e19bd6eeSPyun YongHyeon /* Disable PCIe PHY powerdown(reg 0x80, bit7). */ 1437e19bd6eeSPyun YongHyeon CSR_WRITE_4(sc, Y2_PEX_PHY_DATA, (0x0080 << 16) | 0x0080); 1438e19bd6eeSPyun YongHyeon } 14390dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 14400dbe28b3SPyun YongHyeon 14410dbe28b3SPyun YongHyeon /* LED On. */ 14420dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON); 14430dbe28b3SPyun YongHyeon 14440dbe28b3SPyun YongHyeon /* Clear TWSI IRQ. */ 14450dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ); 14460dbe28b3SPyun YongHyeon 14470dbe28b3SPyun YongHyeon /* Turn off hardware timer. */ 14480dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP); 14490dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ); 14500dbe28b3SPyun YongHyeon 14510dbe28b3SPyun YongHyeon /* Turn off descriptor polling. */ 14520dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP); 14530dbe28b3SPyun YongHyeon 14540dbe28b3SPyun YongHyeon /* Turn off time stamps. */ 14550dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP); 14560dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 14570dbe28b3SPyun YongHyeon 1458d91192e3SPyun YongHyeon initram = 0; 1459d91192e3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL || 1460d91192e3SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EC || 1461d91192e3SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_FE) 1462d91192e3SPyun YongHyeon initram++; 1463d91192e3SPyun YongHyeon 14640dbe28b3SPyun YongHyeon /* Configure timeout values. */ 1465d91192e3SPyun YongHyeon for (i = 0; initram > 0 && i < sc->msk_num_port; i++) { 14660dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET); 14670dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR); 14680dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1), 14690dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14700dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1), 14710dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14720dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1), 14730dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14740dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1), 14750dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14760dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1), 14770dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14780dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1), 14790dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14800dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2), 14810dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14820dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2), 14830dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14840dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2), 14850dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14860dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2), 14870dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14880dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2), 14890dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14900dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2), 14910dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14920dbe28b3SPyun YongHyeon } 14930dbe28b3SPyun YongHyeon 14940dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 14950dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 14960dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 14970dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 14980dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 14990dbe28b3SPyun YongHyeon 15000dbe28b3SPyun YongHyeon /* 15010dbe28b3SPyun YongHyeon * On dual port PCI-X card, there is an problem where status 15020dbe28b3SPyun YongHyeon * can be received out of order due to split transactions. 15030dbe28b3SPyun YongHyeon */ 15047420e9dcSPyun YongHyeon if (sc->msk_pcixcap != 0 && sc->msk_num_port > 1) { 15050dbe28b3SPyun YongHyeon uint16_t pcix_cmd; 15060dbe28b3SPyun YongHyeon 15077420e9dcSPyun YongHyeon pcix_cmd = pci_read_config(sc->msk_dev, 15087420e9dcSPyun YongHyeon sc->msk_pcixcap + PCIXR_COMMAND, 2); 15090dbe28b3SPyun YongHyeon /* Clear Max Outstanding Split Transactions. */ 15107420e9dcSPyun YongHyeon pcix_cmd &= ~PCIXM_COMMAND_MAX_SPLITS; 15110dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 15127420e9dcSPyun YongHyeon pci_write_config(sc->msk_dev, 15137420e9dcSPyun YongHyeon sc->msk_pcixcap + PCIXR_COMMAND, pcix_cmd, 2); 15140dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 15150dbe28b3SPyun YongHyeon } 15167420e9dcSPyun YongHyeon if (sc->msk_expcap != 0) { 15177420e9dcSPyun YongHyeon /* Change Max. Read Request Size to 2048 bytes. */ 15187420e9dcSPyun YongHyeon if (pci_get_max_read_req(sc->msk_dev) == 512) 15197420e9dcSPyun YongHyeon pci_set_max_read_req(sc->msk_dev, 2048); 15200dbe28b3SPyun YongHyeon } 15210dbe28b3SPyun YongHyeon 15220dbe28b3SPyun YongHyeon /* Clear status list. */ 15230dbe28b3SPyun YongHyeon bzero(sc->msk_stat_ring, 1524355a415eSPyun YongHyeon sizeof(struct msk_stat_desc) * sc->msk_stat_count); 15250dbe28b3SPyun YongHyeon sc->msk_stat_cons = 0; 15260dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 15270dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15280dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET); 15290dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR); 15300dbe28b3SPyun YongHyeon /* Set the status list base address. */ 15310dbe28b3SPyun YongHyeon addr = sc->msk_stat_ring_paddr; 15320dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr)); 15330dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr)); 15340dbe28b3SPyun YongHyeon /* Set the status list last index. */ 1535355a415eSPyun YongHyeon CSR_WRITE_2(sc, STAT_LAST_IDX, sc->msk_stat_count - 1); 1536cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC && 1537cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_EC_A1) { 15380dbe28b3SPyun YongHyeon /* WA for dev. #4.3 */ 15390dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK); 15400dbe28b3SPyun YongHyeon /* WA for dev. #4.18 */ 15410dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21); 15420dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07); 15430dbe28b3SPyun YongHyeon } else { 15440dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a); 15450dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10); 1546cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 1547cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_XL_A0) 1548cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04); 1549cfd540e7SPyun YongHyeon else 1550cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10); 15510dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190); 15520dbe28b3SPyun YongHyeon } 15530dbe28b3SPyun YongHyeon /* 15540dbe28b3SPyun YongHyeon * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI. 15550dbe28b3SPyun YongHyeon */ 15560dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000)); 15570dbe28b3SPyun YongHyeon 15580dbe28b3SPyun YongHyeon /* Enable status unit. */ 15590dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON); 15600dbe28b3SPyun YongHyeon 15610dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START); 15620dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START); 15630dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START); 15640dbe28b3SPyun YongHyeon } 15650dbe28b3SPyun YongHyeon 15660dbe28b3SPyun YongHyeon static int 15670dbe28b3SPyun YongHyeon msk_probe(device_t dev) 15680dbe28b3SPyun YongHyeon { 15690dbe28b3SPyun YongHyeon struct msk_softc *sc; 15700dbe28b3SPyun YongHyeon char desc[100]; 15710dbe28b3SPyun YongHyeon 15720dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 15730dbe28b3SPyun YongHyeon /* 15740dbe28b3SPyun YongHyeon * Not much to do here. We always know there will be 15750dbe28b3SPyun YongHyeon * at least one GMAC present, and if there are two, 15760dbe28b3SPyun YongHyeon * mskc_attach() will create a second device instance 15770dbe28b3SPyun YongHyeon * for us. 15780dbe28b3SPyun YongHyeon */ 15790dbe28b3SPyun YongHyeon snprintf(desc, sizeof(desc), 15800dbe28b3SPyun YongHyeon "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x", 15810dbe28b3SPyun YongHyeon model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id, 15820dbe28b3SPyun YongHyeon sc->msk_hw_rev); 15830dbe28b3SPyun YongHyeon device_set_desc_copy(dev, desc); 15840dbe28b3SPyun YongHyeon 15850dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 15860dbe28b3SPyun YongHyeon } 15870dbe28b3SPyun YongHyeon 15880dbe28b3SPyun YongHyeon static int 15890dbe28b3SPyun YongHyeon msk_attach(device_t dev) 15900dbe28b3SPyun YongHyeon { 15910dbe28b3SPyun YongHyeon struct msk_softc *sc; 15920dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 15930dbe28b3SPyun YongHyeon struct ifnet *ifp; 1594fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 15950dbe28b3SPyun YongHyeon int i, port, error; 15960dbe28b3SPyun YongHyeon uint8_t eaddr[6]; 15970dbe28b3SPyun YongHyeon 15980dbe28b3SPyun YongHyeon if (dev == NULL) 15990dbe28b3SPyun YongHyeon return (EINVAL); 16000dbe28b3SPyun YongHyeon 16010dbe28b3SPyun YongHyeon error = 0; 16020dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 16030dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 1604fcb62a8bSPyun YongHyeon mmd = device_get_ivars(dev); 1605fcb62a8bSPyun YongHyeon port = mmd->port; 16060dbe28b3SPyun YongHyeon 16070dbe28b3SPyun YongHyeon sc_if->msk_if_dev = dev; 16080dbe28b3SPyun YongHyeon sc_if->msk_port = port; 16090dbe28b3SPyun YongHyeon sc_if->msk_softc = sc; 161083c04c93SPyun YongHyeon sc_if->msk_flags = sc->msk_pflags; 16110dbe28b3SPyun YongHyeon sc->msk_if[port] = sc_if; 16120dbe28b3SPyun YongHyeon /* Setup Tx/Rx queue register offsets. */ 16130dbe28b3SPyun YongHyeon if (port == MSK_PORT_A) { 16140dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA1; 16150dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS1; 16160dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R1; 16170dbe28b3SPyun YongHyeon } else { 16180dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA2; 16190dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS2; 16200dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R2; 16210dbe28b3SPyun YongHyeon } 16220dbe28b3SPyun YongHyeon 16230dbe28b3SPyun YongHyeon callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0); 16243a91ee71SPyun YongHyeon msk_sysctl_node(sc_if); 16250dbe28b3SPyun YongHyeon 16269dda5c8fSPyun YongHyeon if ((error = msk_txrx_dma_alloc(sc_if)) != 0) 16270dbe28b3SPyun YongHyeon goto fail; 162885b340cbSPyun YongHyeon msk_rx_dma_jalloc(sc_if); 16290dbe28b3SPyun YongHyeon 16300dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER); 16310dbe28b3SPyun YongHyeon if (ifp == NULL) { 16320dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "can not if_alloc()\n"); 16330dbe28b3SPyun YongHyeon error = ENOSPC; 16340dbe28b3SPyun YongHyeon goto fail; 16350dbe28b3SPyun YongHyeon } 16360dbe28b3SPyun YongHyeon ifp->if_softc = sc_if; 16370dbe28b3SPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 16380dbe28b3SPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1639a109c74fSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4; 1640efb74172SPyun YongHyeon /* 1641388214e4SPyun YongHyeon * Enable Rx checksum offloading if controller supports 1642388214e4SPyun YongHyeon * new descriptor formant and controller is not Yukon XL. 1643efb74172SPyun YongHyeon */ 1644388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 1645388214e4SPyun YongHyeon sc->msk_hw_id != CHIP_ID_YUKON_XL) 1646388214e4SPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 1647efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1648efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1649efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 1650a109c74fSPyun YongHyeon ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO; 16510dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 16520dbe28b3SPyun YongHyeon ifp->if_ioctl = msk_ioctl; 16530dbe28b3SPyun YongHyeon ifp->if_start = msk_start; 16540dbe28b3SPyun YongHyeon ifp->if_init = msk_init; 16550dbe28b3SPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1); 16560dbe28b3SPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1; 16570dbe28b3SPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 16580dbe28b3SPyun YongHyeon /* 16590dbe28b3SPyun YongHyeon * Get station address for this interface. Note that 16600dbe28b3SPyun YongHyeon * dual port cards actually come with three station 16610dbe28b3SPyun YongHyeon * addresses: one for each port, plus an extra. The 16620dbe28b3SPyun YongHyeon * extra one is used by the SysKonnect driver software 16630dbe28b3SPyun YongHyeon * as a 'virtual' station address for when both ports 16640dbe28b3SPyun YongHyeon * are operating in failover mode. Currently we don't 16650dbe28b3SPyun YongHyeon * use this extra address. 16660dbe28b3SPyun YongHyeon */ 16670dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 16680dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 16690dbe28b3SPyun YongHyeon eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i); 16700dbe28b3SPyun YongHyeon 16710dbe28b3SPyun YongHyeon /* 16720dbe28b3SPyun YongHyeon * Call MI attach routine. Can't hold locks when calling into ether_*. 16730dbe28b3SPyun YongHyeon */ 16740dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 16750dbe28b3SPyun YongHyeon ether_ifattach(ifp, eaddr); 16760dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 16770dbe28b3SPyun YongHyeon 1678224003b7SPyun YongHyeon /* VLAN capability setup */ 1679224003b7SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 1680224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NOHWVLAN) == 0) { 168106ff0944SPyun YongHyeon /* 168206ff0944SPyun YongHyeon * Due to Tx checksum offload hardware bugs, msk(4) manually 168306ff0944SPyun YongHyeon * computes checksum for short frames. For VLAN tagged frames 168406ff0944SPyun YongHyeon * this workaround does not work so disable checksum offload 168506ff0944SPyun YongHyeon * for VLAN interface. 168606ff0944SPyun YongHyeon */ 16874858893bSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWTSO; 1688efb74172SPyun YongHyeon /* 1689b1ce21c6SRebecca Cran * Enable Rx checksum offloading for VLAN tagged frames 1690efb74172SPyun YongHyeon * if controller support new descriptor format. 1691efb74172SPyun YongHyeon */ 1692efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1693efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1694efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 1695224003b7SPyun YongHyeon } 16960dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 16971c3515d2SPyun YongHyeon /* 16981c3515d2SPyun YongHyeon * Disable RX checksum offloading on controllers that don't use 16991c3515d2SPyun YongHyeon * new descriptor format but give chance to enable it. 17001c3515d2SPyun YongHyeon */ 17011c3515d2SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0) 17021c3515d2SPyun YongHyeon ifp->if_capenable &= ~IFCAP_RXCSUM; 17030dbe28b3SPyun YongHyeon 17040dbe28b3SPyun YongHyeon /* 17050dbe28b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 17060dbe28b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 17070dbe28b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 17080dbe28b3SPyun YongHyeon */ 17091bffa951SGleb Smirnoff ifp->if_hdrlen = sizeof(struct ether_vlan_header); 17100dbe28b3SPyun YongHyeon 17110dbe28b3SPyun YongHyeon /* 17120dbe28b3SPyun YongHyeon * Do miibus setup. 17130dbe28b3SPyun YongHyeon */ 17140dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 17158e5d93dbSMarius Strobl error = mii_attach(dev, &sc_if->msk_miibus, ifp, msk_mediachange, 17168e5d93dbSMarius Strobl msk_mediastatus, BMSR_DEFCAPMASK, PHY_ADDR_MARV, MII_OFFSET_ANY, 17178e5d93dbSMarius Strobl mmd->mii_flags); 17180dbe28b3SPyun YongHyeon if (error != 0) { 17198e5d93dbSMarius Strobl device_printf(sc_if->msk_if_dev, "attaching PHYs failed\n"); 17200dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 17210dbe28b3SPyun YongHyeon error = ENXIO; 17220dbe28b3SPyun YongHyeon goto fail; 17230dbe28b3SPyun YongHyeon } 17240dbe28b3SPyun YongHyeon 17250dbe28b3SPyun YongHyeon fail: 17260dbe28b3SPyun YongHyeon if (error != 0) { 17270dbe28b3SPyun YongHyeon /* Access should be ok even though lock has been dropped */ 17280dbe28b3SPyun YongHyeon sc->msk_if[port] = NULL; 17290dbe28b3SPyun YongHyeon msk_detach(dev); 17300dbe28b3SPyun YongHyeon } 17310dbe28b3SPyun YongHyeon 17320dbe28b3SPyun YongHyeon return (error); 17330dbe28b3SPyun YongHyeon } 17340dbe28b3SPyun YongHyeon 17350dbe28b3SPyun YongHyeon /* 17360dbe28b3SPyun YongHyeon * Attach the interface. Allocate softc structures, do ifmedia 17370dbe28b3SPyun YongHyeon * setup and ethernet/BPF attach. 17380dbe28b3SPyun YongHyeon */ 17390dbe28b3SPyun YongHyeon static int 17400dbe28b3SPyun YongHyeon mskc_attach(device_t dev) 17410dbe28b3SPyun YongHyeon { 17420dbe28b3SPyun YongHyeon struct msk_softc *sc; 1743fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 1744fcb62a8bSPyun YongHyeon int error, msic, msir, reg; 17450dbe28b3SPyun YongHyeon 17460dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 17470dbe28b3SPyun YongHyeon sc->msk_dev = dev; 17480dbe28b3SPyun YongHyeon mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 17490dbe28b3SPyun YongHyeon MTX_DEF); 17500dbe28b3SPyun YongHyeon 17510dbe28b3SPyun YongHyeon /* 17520dbe28b3SPyun YongHyeon * Map control/status registers. 17530dbe28b3SPyun YongHyeon */ 17540dbe28b3SPyun YongHyeon pci_enable_busmaster(dev); 17550dbe28b3SPyun YongHyeon 1756298946a9SPyun YongHyeon /* Allocate I/O resource */ 17570dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE 17580dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 17590dbe28b3SPyun YongHyeon #else 17600dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 17610dbe28b3SPyun YongHyeon #endif 1762a485f97aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_legacy; 17630dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 17640dbe28b3SPyun YongHyeon if (error) { 17650dbe28b3SPyun YongHyeon if (sc->msk_res_spec == msk_res_spec_mem) 17660dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 17670dbe28b3SPyun YongHyeon else 17680dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 17690dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 17700dbe28b3SPyun YongHyeon if (error) { 17710dbe28b3SPyun YongHyeon device_printf(dev, "couldn't allocate %s resources\n", 17720dbe28b3SPyun YongHyeon sc->msk_res_spec == msk_res_spec_mem ? "memory" : 17730dbe28b3SPyun YongHyeon "I/O"); 17740dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 17750dbe28b3SPyun YongHyeon return (ENXIO); 17760dbe28b3SPyun YongHyeon } 17770dbe28b3SPyun YongHyeon } 17780dbe28b3SPyun YongHyeon 1779c6a34f76SPyun YongHyeon /* Enable all clocks before accessing any registers. */ 1780c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0); 1781c6a34f76SPyun YongHyeon 17820dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 17830dbe28b3SPyun YongHyeon sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID); 17840dbe28b3SPyun YongHyeon sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f; 17850dbe28b3SPyun YongHyeon /* Bail out if chip is not recognized. */ 17860dbe28b3SPyun YongHyeon if (sc->msk_hw_id < CHIP_ID_YUKON_XL || 1787e19bd6eeSPyun YongHyeon sc->msk_hw_id > CHIP_ID_YUKON_OPT || 1788e19bd6eeSPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_UNKNOWN) { 17890dbe28b3SPyun YongHyeon device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n", 17900dbe28b3SPyun YongHyeon sc->msk_hw_id, sc->msk_hw_rev); 1791ad6d01d1SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 1792ad6d01d1SPyun YongHyeon return (ENXIO); 17930dbe28b3SPyun YongHyeon } 17940dbe28b3SPyun YongHyeon 17950dbe28b3SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 17960dbe28b3SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 17977029da5cSPawel Biernacki OID_AUTO, "process_limit", 17987029da5cSPawel Biernacki CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, 17990dbe28b3SPyun YongHyeon &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I", 18000dbe28b3SPyun YongHyeon "max number of Rx events to process"); 18010dbe28b3SPyun YongHyeon 18020dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 18030dbe28b3SPyun YongHyeon error = resource_int_value(device_get_name(dev), device_get_unit(dev), 18040dbe28b3SPyun YongHyeon "process_limit", &sc->msk_process_limit); 18050dbe28b3SPyun YongHyeon if (error == 0) { 18060dbe28b3SPyun YongHyeon if (sc->msk_process_limit < MSK_PROC_MIN || 18070dbe28b3SPyun YongHyeon sc->msk_process_limit > MSK_PROC_MAX) { 18080dbe28b3SPyun YongHyeon device_printf(dev, "process_limit value out of range; " 18090dbe28b3SPyun YongHyeon "using default: %d\n", MSK_PROC_DEFAULT); 18100dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 18110dbe28b3SPyun YongHyeon } 18120dbe28b3SPyun YongHyeon } 18130dbe28b3SPyun YongHyeon 1814cf570c1fSPyun YongHyeon sc->msk_int_holdoff = MSK_INT_HOLDOFF_DEFAULT; 1815cf570c1fSPyun YongHyeon SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 1816cf570c1fSPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO, 1817cf570c1fSPyun YongHyeon "int_holdoff", CTLFLAG_RW, &sc->msk_int_holdoff, 0, 1818cf570c1fSPyun YongHyeon "Maximum number of time to delay interrupts"); 1819cf570c1fSPyun YongHyeon resource_int_value(device_get_name(dev), device_get_unit(dev), 1820cf570c1fSPyun YongHyeon "int_holdoff", &sc->msk_int_holdoff); 1821cf570c1fSPyun YongHyeon 18220dbe28b3SPyun YongHyeon sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP); 18230dbe28b3SPyun YongHyeon /* Check number of MACs. */ 18240dbe28b3SPyun YongHyeon sc->msk_num_port = 1; 18250dbe28b3SPyun YongHyeon if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) == 18260dbe28b3SPyun YongHyeon CFG_DUAL_MAC_MSK) { 18270dbe28b3SPyun YongHyeon if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC)) 18280dbe28b3SPyun YongHyeon sc->msk_num_port++; 18290dbe28b3SPyun YongHyeon } 18300dbe28b3SPyun YongHyeon 18310dbe28b3SPyun YongHyeon /* Check bus type. */ 18323b0a4aefSJohn Baldwin if (pci_find_cap(sc->msk_dev, PCIY_EXPRESS, ®) == 0) { 18330dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PEX_BUS; 18347420e9dcSPyun YongHyeon sc->msk_expcap = reg; 18353b0a4aefSJohn Baldwin } else if (pci_find_cap(sc->msk_dev, PCIY_PCIX, ®) == 0) { 18360dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCIX_BUS; 18377420e9dcSPyun YongHyeon sc->msk_pcixcap = reg; 18387420e9dcSPyun YongHyeon } else 18390dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCI_BUS; 18400dbe28b3SPyun YongHyeon 18410dbe28b3SPyun YongHyeon switch (sc->msk_hw_id) { 18420dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC: 1843a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1844e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 1845e2b16603SPyun YongHyeon break; 18460dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 1847a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1848e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM; 18490dbe28b3SPyun YongHyeon break; 1850daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 1851a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1852ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 | 1853ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1854ebb25bfaSPyun YongHyeon /* 1855ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 1856ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 1857ebb25bfaSPyun YongHyeon */ 1858ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 1859ebb25bfaSPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_AUTOTX_CSUM; 1860ebb25bfaSPyun YongHyeon /* 1861ebb25bfaSPyun YongHyeon * Yukon Extreme A0 could not use store-and-forward 1862ebb25bfaSPyun YongHyeon * for jumbo frames, so disable Tx checksum 1863ebb25bfaSPyun YongHyeon * offloading for jumbo frames. 1864ebb25bfaSPyun YongHyeon */ 1865ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0) 1866ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO_NOCSUM; 1867daf29227SPyun YongHyeon break; 18680dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_FE: 1869a91981e4SPyun YongHyeon sc->msk_clock = 100; /* 100 MHz */ 1870e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER; 18710dbe28b3SPyun YongHyeon break; 187261708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 1873a91981e4SPyun YongHyeon sc->msk_clock = 50; /* 50 MHz */ 1874ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER | MSK_FLAG_DESCV2 | 1875ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1876224003b7SPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 1877224003b7SPyun YongHyeon /* 1878224003b7SPyun YongHyeon * XXX 1879224003b7SPyun YongHyeon * FE+ A0 has status LE writeback bug so msk(4) 1880224003b7SPyun YongHyeon * does not rely on status word of received frame 1881224003b7SPyun YongHyeon * in msk_rxeof() which in turn disables all 1882224003b7SPyun YongHyeon * hardware assistance bits reported by the status 1883b1ce21c6SRebecca Cran * word as well as validity of the received frame. 1884224003b7SPyun YongHyeon * Just pass received frames to upper stack with 1885224003b7SPyun YongHyeon * minimal test and let upper stack handle them. 1886224003b7SPyun YongHyeon */ 1887efb74172SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_NOHWVLAN | 1888efb74172SPyun YongHyeon MSK_FLAG_NORXCHK | MSK_FLAG_NORX_CSUM; 1889224003b7SPyun YongHyeon } 189061708f4cSPyun YongHyeon break; 18910dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_XL: 1892a91981e4SPyun YongHyeon sc->msk_clock = 156; /* 156 MHz */ 1893e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 18940dbe28b3SPyun YongHyeon break; 1895e0029a72SPyun YongHyeon case CHIP_ID_YUKON_SUPR: 1896e0029a72SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1897e0029a72SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 | 1898e0029a72SPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1899e0029a72SPyun YongHyeon break; 190076202a16SPyun YongHyeon case CHIP_ID_YUKON_UL_2: 190184e3651eSPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 190276202a16SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 190376202a16SPyun YongHyeon break; 1904e19bd6eeSPyun YongHyeon case CHIP_ID_YUKON_OPT: 1905e19bd6eeSPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1906e19bd6eeSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2; 1907e19bd6eeSPyun YongHyeon break; 19080dbe28b3SPyun YongHyeon default: 1909a91981e4SPyun YongHyeon sc->msk_clock = 156; /* 156 MHz */ 1910cfd540e7SPyun YongHyeon break; 19110dbe28b3SPyun YongHyeon } 19120dbe28b3SPyun YongHyeon 1913298946a9SPyun YongHyeon /* Allocate IRQ resources. */ 1914298946a9SPyun YongHyeon msic = pci_msi_count(dev); 1915298946a9SPyun YongHyeon if (bootverbose) 1916298946a9SPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 191753dcfbd1SPyun YongHyeon if (legacy_intr != 0) 191853dcfbd1SPyun YongHyeon msi_disable = 1; 1919c72f075aSPyun YongHyeon if (msi_disable == 0 && msic > 0) { 1920c72f075aSPyun YongHyeon msir = 1; 1921c72f075aSPyun YongHyeon if (pci_alloc_msi(dev, &msir) == 0) { 1922c72f075aSPyun YongHyeon if (msir == 1) { 19237a76e8a4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_MSI; 1924c72f075aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_msi; 19256ec27c17SPyun YongHyeon } else 1926298946a9SPyun YongHyeon pci_release_msi(dev); 1927298946a9SPyun YongHyeon } 19288463d7a0SPyun YongHyeon } 1929298946a9SPyun YongHyeon 1930298946a9SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq); 1931298946a9SPyun YongHyeon if (error) { 1932298946a9SPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1933298946a9SPyun YongHyeon goto fail; 1934298946a9SPyun YongHyeon } 1935298946a9SPyun YongHyeon 19360dbe28b3SPyun YongHyeon if ((error = msk_status_dma_alloc(sc)) != 0) 19370dbe28b3SPyun YongHyeon goto fail; 19380dbe28b3SPyun YongHyeon 19390dbe28b3SPyun YongHyeon /* Set base interrupt mask. */ 19400dbe28b3SPyun YongHyeon sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU; 19410dbe28b3SPyun YongHyeon sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR | 19420dbe28b3SPyun YongHyeon Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP; 19430dbe28b3SPyun YongHyeon 19440dbe28b3SPyun YongHyeon /* Reset the adapter. */ 19450dbe28b3SPyun YongHyeon mskc_reset(sc); 19460dbe28b3SPyun YongHyeon 19470dbe28b3SPyun YongHyeon if ((error = mskc_setup_rambuffer(sc)) != 0) 19480dbe28b3SPyun YongHyeon goto fail; 19490dbe28b3SPyun YongHyeon 19500dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1); 19510dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] == NULL) { 19520dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_A\n"); 19530dbe28b3SPyun YongHyeon error = ENXIO; 19540dbe28b3SPyun YongHyeon goto fail; 19550dbe28b3SPyun YongHyeon } 1956fcb62a8bSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO); 1957fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_A; 1958fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 1959efd4fc3fSMarius Strobl mmd->mii_flags |= MIIF_DOPAUSE; 19608e5d93dbSMarius Strobl if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S') 1961fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 19628e5d93dbSMarius Strobl if (sc->msk_pmd == 'P') 19638e5d93dbSMarius Strobl mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0; 1964fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_A], mmd); 19650dbe28b3SPyun YongHyeon 19660dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) { 19670dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1); 19680dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] == NULL) { 19690dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_B\n"); 19700dbe28b3SPyun YongHyeon error = ENXIO; 19710dbe28b3SPyun YongHyeon goto fail; 19720dbe28b3SPyun YongHyeon } 197381e2a01aSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | 197481e2a01aSPyun YongHyeon M_ZERO); 1975fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_B; 1976fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 19778e5d93dbSMarius Strobl if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S') 1978fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 19798e5d93dbSMarius Strobl if (sc->msk_pmd == 'P') 19808e5d93dbSMarius Strobl mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0; 1981fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_B], mmd); 19820dbe28b3SPyun YongHyeon } 19830dbe28b3SPyun YongHyeon 19840dbe28b3SPyun YongHyeon error = bus_generic_attach(dev); 19850dbe28b3SPyun YongHyeon if (error) { 19860dbe28b3SPyun YongHyeon device_printf(dev, "failed to attach port(s)\n"); 19870dbe28b3SPyun YongHyeon goto fail; 19880dbe28b3SPyun YongHyeon } 19890dbe28b3SPyun YongHyeon 199053dcfbd1SPyun YongHyeon /* Hook interrupt last to avoid having to lock softc. */ 199153dcfbd1SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 1992c876b43fSPyun YongHyeon INTR_MPSAFE, NULL, msk_intr, sc, &sc->msk_intrhand); 19930dbe28b3SPyun YongHyeon if (error != 0) { 19940dbe28b3SPyun YongHyeon device_printf(dev, "couldn't set up interrupt handler\n"); 19950dbe28b3SPyun YongHyeon goto fail; 19960dbe28b3SPyun YongHyeon } 19970dbe28b3SPyun YongHyeon fail: 19980dbe28b3SPyun YongHyeon if (error != 0) 19990dbe28b3SPyun YongHyeon mskc_detach(dev); 20000dbe28b3SPyun YongHyeon 20010dbe28b3SPyun YongHyeon return (error); 20020dbe28b3SPyun YongHyeon } 20030dbe28b3SPyun YongHyeon 20040dbe28b3SPyun YongHyeon /* 20050dbe28b3SPyun YongHyeon * Shutdown hardware and free up resources. This can be called any 20060dbe28b3SPyun YongHyeon * time after the mutex has been initialized. It is called in both 20070dbe28b3SPyun YongHyeon * the error case in attach and the normal detach case so it needs 20080dbe28b3SPyun YongHyeon * to be careful about only freeing resources that have actually been 20090dbe28b3SPyun YongHyeon * allocated. 20100dbe28b3SPyun YongHyeon */ 20110dbe28b3SPyun YongHyeon static int 20120dbe28b3SPyun YongHyeon msk_detach(device_t dev) 20130dbe28b3SPyun YongHyeon { 20140dbe28b3SPyun YongHyeon struct msk_softc *sc; 20150dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 20160dbe28b3SPyun YongHyeon struct ifnet *ifp; 20170dbe28b3SPyun YongHyeon 20180dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 20190dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx), 20200dbe28b3SPyun YongHyeon ("msk mutex not initialized in msk_detach")); 20210dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 20220dbe28b3SPyun YongHyeon 20230dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 20240dbe28b3SPyun YongHyeon if (device_is_attached(dev)) { 20250dbe28b3SPyun YongHyeon /* XXX */ 20267a76e8a4SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_DETACH; 20270dbe28b3SPyun YongHyeon msk_stop(sc_if); 20280dbe28b3SPyun YongHyeon /* Can't hold locks while calling detach. */ 20290dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 20300dbe28b3SPyun YongHyeon callout_drain(&sc_if->msk_tick_ch); 20314c5a247bSGleb Smirnoff if (ifp) 20320dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 20330dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 20340dbe28b3SPyun YongHyeon } 20350dbe28b3SPyun YongHyeon 20360dbe28b3SPyun YongHyeon /* 20370dbe28b3SPyun YongHyeon * We're generally called from mskc_detach() which is using 20380dbe28b3SPyun YongHyeon * device_delete_child() to get to here. It's already trashed 20390dbe28b3SPyun YongHyeon * miibus for us, so don't do it here or we'll panic. 20400dbe28b3SPyun YongHyeon * 20410dbe28b3SPyun YongHyeon * if (sc_if->msk_miibus != NULL) { 20420dbe28b3SPyun YongHyeon * device_delete_child(dev, sc_if->msk_miibus); 20430dbe28b3SPyun YongHyeon * sc_if->msk_miibus = NULL; 20440dbe28b3SPyun YongHyeon * } 20450dbe28b3SPyun YongHyeon */ 20460dbe28b3SPyun YongHyeon 204785b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 20480dbe28b3SPyun YongHyeon msk_txrx_dma_free(sc_if); 20490dbe28b3SPyun YongHyeon bus_generic_detach(dev); 20500dbe28b3SPyun YongHyeon 20510dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 20520dbe28b3SPyun YongHyeon sc->msk_if[sc_if->msk_port] = NULL; 20530dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 205415b18534SPyun YongHyeon if (ifp) 205515b18534SPyun YongHyeon if_free(ifp); 20560dbe28b3SPyun YongHyeon 20570dbe28b3SPyun YongHyeon return (0); 20580dbe28b3SPyun YongHyeon } 20590dbe28b3SPyun YongHyeon 20600dbe28b3SPyun YongHyeon static int 20610dbe28b3SPyun YongHyeon mskc_detach(device_t dev) 20620dbe28b3SPyun YongHyeon { 20630dbe28b3SPyun YongHyeon struct msk_softc *sc; 20640dbe28b3SPyun YongHyeon 20650dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 20660dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized")); 20670dbe28b3SPyun YongHyeon 20680dbe28b3SPyun YongHyeon if (device_is_alive(dev)) { 20690dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] != NULL) { 20700dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_A]), 20710dbe28b3SPyun YongHyeon M_DEVBUF); 20720dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_A]); 20730dbe28b3SPyun YongHyeon } 20740dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] != NULL) { 20750dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_B]), 20760dbe28b3SPyun YongHyeon M_DEVBUF); 20770dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_B]); 20780dbe28b3SPyun YongHyeon } 20790dbe28b3SPyun YongHyeon bus_generic_detach(dev); 20800dbe28b3SPyun YongHyeon } 20810dbe28b3SPyun YongHyeon 20820dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 20830dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 20840dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 20850dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 20860dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 20870dbe28b3SPyun YongHyeon 20880dbe28b3SPyun YongHyeon /* LED Off. */ 20890dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF); 20900dbe28b3SPyun YongHyeon 20910dbe28b3SPyun YongHyeon /* Put hardware reset. */ 20920dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 20930dbe28b3SPyun YongHyeon 20940dbe28b3SPyun YongHyeon msk_status_dma_free(sc); 20950dbe28b3SPyun YongHyeon 2096c72f075aSPyun YongHyeon if (sc->msk_intrhand) { 2097c72f075aSPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand); 2098c72f075aSPyun YongHyeon sc->msk_intrhand = NULL; 2099298946a9SPyun YongHyeon } 2100298946a9SPyun YongHyeon bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq); 21017a76e8a4SPyun YongHyeon if ((sc->msk_pflags & MSK_FLAG_MSI) != 0) 21020dbe28b3SPyun YongHyeon pci_release_msi(dev); 21030dbe28b3SPyun YongHyeon bus_release_resources(dev, sc->msk_res_spec, sc->msk_res); 21040dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 21050dbe28b3SPyun YongHyeon 21060dbe28b3SPyun YongHyeon return (0); 21070dbe28b3SPyun YongHyeon } 21080dbe28b3SPyun YongHyeon 21092dc26832SMarius Strobl static bus_dma_tag_t 21102dc26832SMarius Strobl mskc_get_dma_tag(device_t bus, device_t child __unused) 21112dc26832SMarius Strobl { 21122dc26832SMarius Strobl 21132dc26832SMarius Strobl return (bus_get_dma_tag(bus)); 21142dc26832SMarius Strobl } 21152dc26832SMarius Strobl 21160dbe28b3SPyun YongHyeon struct msk_dmamap_arg { 21170dbe28b3SPyun YongHyeon bus_addr_t msk_busaddr; 21180dbe28b3SPyun YongHyeon }; 21190dbe28b3SPyun YongHyeon 21200dbe28b3SPyun YongHyeon static void 21210dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 21220dbe28b3SPyun YongHyeon { 21230dbe28b3SPyun YongHyeon struct msk_dmamap_arg *ctx; 21240dbe28b3SPyun YongHyeon 21250dbe28b3SPyun YongHyeon if (error != 0) 21260dbe28b3SPyun YongHyeon return; 21270dbe28b3SPyun YongHyeon ctx = arg; 21280dbe28b3SPyun YongHyeon ctx->msk_busaddr = segs[0].ds_addr; 21290dbe28b3SPyun YongHyeon } 21300dbe28b3SPyun YongHyeon 21310dbe28b3SPyun YongHyeon /* Create status DMA region. */ 21320dbe28b3SPyun YongHyeon static int 21330dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc) 21340dbe28b3SPyun YongHyeon { 21350dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 2136355a415eSPyun YongHyeon bus_size_t stat_sz; 2137355a415eSPyun YongHyeon int count, error; 21380dbe28b3SPyun YongHyeon 2139355a415eSPyun YongHyeon /* 2140355a415eSPyun YongHyeon * It seems controller requires number of status LE entries 2141355a415eSPyun YongHyeon * is power of 2 and the maximum number of status LE entries 2142355a415eSPyun YongHyeon * is 4096. For dual-port controllers, the number of status 2143355a415eSPyun YongHyeon * LE entries should be large enough to hold both port's 2144355a415eSPyun YongHyeon * status updates. 2145355a415eSPyun YongHyeon */ 2146355a415eSPyun YongHyeon count = 3 * MSK_RX_RING_CNT + MSK_TX_RING_CNT; 2147355a415eSPyun YongHyeon count = imin(4096, roundup2(count, 1024)); 2148355a415eSPyun YongHyeon sc->msk_stat_count = count; 2149355a415eSPyun YongHyeon stat_sz = count * sizeof(struct msk_stat_desc); 21500dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 21510dbe28b3SPyun YongHyeon bus_get_dma_tag(sc->msk_dev), /* parent */ 21520dbe28b3SPyun YongHyeon MSK_STAT_ALIGN, 0, /* alignment, boundary */ 21530dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21540dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21550dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2156355a415eSPyun YongHyeon stat_sz, /* maxsize */ 21570dbe28b3SPyun YongHyeon 1, /* nsegments */ 2158355a415eSPyun YongHyeon stat_sz, /* maxsegsize */ 21590dbe28b3SPyun YongHyeon 0, /* flags */ 21600dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21610dbe28b3SPyun YongHyeon &sc->msk_stat_tag); 21620dbe28b3SPyun YongHyeon if (error != 0) { 21630dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21640dbe28b3SPyun YongHyeon "failed to create status DMA tag\n"); 21650dbe28b3SPyun YongHyeon return (error); 21660dbe28b3SPyun YongHyeon } 21670dbe28b3SPyun YongHyeon 21680dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for status ring. */ 21690dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc->msk_stat_tag, 21700dbe28b3SPyun YongHyeon (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT | 21710dbe28b3SPyun YongHyeon BUS_DMA_ZERO, &sc->msk_stat_map); 21720dbe28b3SPyun YongHyeon if (error != 0) { 21730dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21740dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for status ring\n"); 21750dbe28b3SPyun YongHyeon return (error); 21760dbe28b3SPyun YongHyeon } 21770dbe28b3SPyun YongHyeon 21780dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 2179355a415eSPyun YongHyeon error = bus_dmamap_load(sc->msk_stat_tag, sc->msk_stat_map, 2180355a415eSPyun YongHyeon sc->msk_stat_ring, stat_sz, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 21810dbe28b3SPyun YongHyeon if (error != 0) { 21820dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21830dbe28b3SPyun YongHyeon "failed to load DMA'able memory for status ring\n"); 21840dbe28b3SPyun YongHyeon return (error); 21850dbe28b3SPyun YongHyeon } 21860dbe28b3SPyun YongHyeon sc->msk_stat_ring_paddr = ctx.msk_busaddr; 21870dbe28b3SPyun YongHyeon 21880dbe28b3SPyun YongHyeon return (0); 21890dbe28b3SPyun YongHyeon } 21900dbe28b3SPyun YongHyeon 21910dbe28b3SPyun YongHyeon static void 21920dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc) 21930dbe28b3SPyun YongHyeon { 21940dbe28b3SPyun YongHyeon 21950dbe28b3SPyun YongHyeon /* Destroy status block. */ 21960dbe28b3SPyun YongHyeon if (sc->msk_stat_tag) { 2197068d8643SJohn Baldwin if (sc->msk_stat_ring_paddr) { 21980dbe28b3SPyun YongHyeon bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map); 2199068d8643SJohn Baldwin sc->msk_stat_ring_paddr = 0; 2200068d8643SJohn Baldwin } 22010dbe28b3SPyun YongHyeon if (sc->msk_stat_ring) { 22020dbe28b3SPyun YongHyeon bus_dmamem_free(sc->msk_stat_tag, 22030dbe28b3SPyun YongHyeon sc->msk_stat_ring, sc->msk_stat_map); 22040dbe28b3SPyun YongHyeon sc->msk_stat_ring = NULL; 22050dbe28b3SPyun YongHyeon } 22060dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc->msk_stat_tag); 22070dbe28b3SPyun YongHyeon sc->msk_stat_tag = NULL; 22080dbe28b3SPyun YongHyeon } 22090dbe28b3SPyun YongHyeon } 22100dbe28b3SPyun YongHyeon 22110dbe28b3SPyun YongHyeon static int 22120dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if) 22130dbe28b3SPyun YongHyeon { 22140dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 22150dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 22160dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 221783c04c93SPyun YongHyeon bus_size_t rxalign; 22180dbe28b3SPyun YongHyeon int error, i; 22190dbe28b3SPyun YongHyeon 22200dbe28b3SPyun YongHyeon /* Create parent DMA tag. */ 22210dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 22220dbe28b3SPyun YongHyeon bus_get_dma_tag(sc_if->msk_if_dev), /* parent */ 22230dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 2224355a415eSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22250dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22260dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22270dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 22280dbe28b3SPyun YongHyeon 0, /* nsegments */ 22290dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 22300dbe28b3SPyun YongHyeon 0, /* flags */ 22310dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22320dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_parent_tag); 22330dbe28b3SPyun YongHyeon if (error != 0) { 22340dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22350dbe28b3SPyun YongHyeon "failed to create parent DMA tag\n"); 22360dbe28b3SPyun YongHyeon goto fail; 22370dbe28b3SPyun YongHyeon } 22380dbe28b3SPyun YongHyeon /* Create tag for Tx ring. */ 22390dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 22400dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 22410dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22420dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22430dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22440dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsize */ 22450dbe28b3SPyun YongHyeon 1, /* nsegments */ 22460dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsegsize */ 22470dbe28b3SPyun YongHyeon 0, /* flags */ 22480dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22490dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_ring_tag); 22500dbe28b3SPyun YongHyeon if (error != 0) { 22510dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22520dbe28b3SPyun YongHyeon "failed to create Tx ring DMA tag\n"); 22530dbe28b3SPyun YongHyeon goto fail; 22540dbe28b3SPyun YongHyeon } 22550dbe28b3SPyun YongHyeon 22560dbe28b3SPyun YongHyeon /* Create tag for Rx ring. */ 22570dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 22580dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 22590dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22600dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22610dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22620dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsize */ 22630dbe28b3SPyun YongHyeon 1, /* nsegments */ 22640dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsegsize */ 22650dbe28b3SPyun YongHyeon 0, /* flags */ 22660dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22670dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_ring_tag); 22680dbe28b3SPyun YongHyeon if (error != 0) { 22690dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22700dbe28b3SPyun YongHyeon "failed to create Rx ring DMA tag\n"); 22710dbe28b3SPyun YongHyeon goto fail; 22720dbe28b3SPyun YongHyeon } 22730dbe28b3SPyun YongHyeon 22740dbe28b3SPyun YongHyeon /* Create tag for Tx buffers. */ 22750dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 22760dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 22770dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22780dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22790dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22808b51df84SPyun YongHyeon MSK_TSO_MAXSIZE, /* maxsize */ 22810dbe28b3SPyun YongHyeon MSK_MAXTXSEGS, /* nsegments */ 22828b51df84SPyun YongHyeon MSK_TSO_MAXSGSIZE, /* maxsegsize */ 22830dbe28b3SPyun YongHyeon 0, /* flags */ 22840dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22850dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_tag); 22860dbe28b3SPyun YongHyeon if (error != 0) { 22870dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22880dbe28b3SPyun YongHyeon "failed to create Tx DMA tag\n"); 22890dbe28b3SPyun YongHyeon goto fail; 22900dbe28b3SPyun YongHyeon } 22910dbe28b3SPyun YongHyeon 229283c04c93SPyun YongHyeon rxalign = 1; 229383c04c93SPyun YongHyeon /* 229483c04c93SPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 229583c04c93SPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 229683c04c93SPyun YongHyeon */ 229783c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 229883c04c93SPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 22990dbe28b3SPyun YongHyeon /* Create tag for Rx buffers. */ 23000dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 230183c04c93SPyun YongHyeon rxalign, 0, /* alignment, boundary */ 23020dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 23030dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 23040dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 23050dbe28b3SPyun YongHyeon MCLBYTES, /* maxsize */ 23060dbe28b3SPyun YongHyeon 1, /* nsegments */ 23070dbe28b3SPyun YongHyeon MCLBYTES, /* maxsegsize */ 23080dbe28b3SPyun YongHyeon 0, /* flags */ 23090dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 23100dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_tag); 23110dbe28b3SPyun YongHyeon if (error != 0) { 23120dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23130dbe28b3SPyun YongHyeon "failed to create Rx DMA tag\n"); 23140dbe28b3SPyun YongHyeon goto fail; 23150dbe28b3SPyun YongHyeon } 23160dbe28b3SPyun YongHyeon 23170dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 23180dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag, 23190dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK | 23200dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map); 23210dbe28b3SPyun YongHyeon if (error != 0) { 23220dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23230dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Tx ring\n"); 23240dbe28b3SPyun YongHyeon goto fail; 23250dbe28b3SPyun YongHyeon } 23260dbe28b3SPyun YongHyeon 23270dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 23280dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag, 23290dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring, 2330355a415eSPyun YongHyeon MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 23310dbe28b3SPyun YongHyeon if (error != 0) { 23320dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23330dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Tx ring\n"); 23340dbe28b3SPyun YongHyeon goto fail; 23350dbe28b3SPyun YongHyeon } 23360dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr; 23370dbe28b3SPyun YongHyeon 23380dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 23390dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag, 23400dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK | 23410dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map); 23420dbe28b3SPyun YongHyeon if (error != 0) { 23430dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23440dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Rx ring\n"); 23450dbe28b3SPyun YongHyeon goto fail; 23460dbe28b3SPyun YongHyeon } 23470dbe28b3SPyun YongHyeon 23480dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 23490dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag, 23500dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring, 2351355a415eSPyun YongHyeon MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 23520dbe28b3SPyun YongHyeon if (error != 0) { 23530dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23540dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Rx ring\n"); 23550dbe28b3SPyun YongHyeon goto fail; 23560dbe28b3SPyun YongHyeon } 23570dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr; 23580dbe28b3SPyun YongHyeon 23590dbe28b3SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 23600dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 23610dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 23620dbe28b3SPyun YongHyeon txd->tx_m = NULL; 23630dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 23640dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0, 23650dbe28b3SPyun YongHyeon &txd->tx_dmamap); 23660dbe28b3SPyun YongHyeon if (error != 0) { 23670dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23680dbe28b3SPyun YongHyeon "failed to create Tx dmamap\n"); 23690dbe28b3SPyun YongHyeon goto fail; 23700dbe28b3SPyun YongHyeon } 23710dbe28b3SPyun YongHyeon } 23720dbe28b3SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 23730dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 23740dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_sparemap)) != 0) { 23750dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23760dbe28b3SPyun YongHyeon "failed to create spare Rx dmamap\n"); 23770dbe28b3SPyun YongHyeon goto fail; 23780dbe28b3SPyun YongHyeon } 23790dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 23800dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 23810dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 23820dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 23830dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 23840dbe28b3SPyun YongHyeon &rxd->rx_dmamap); 23850dbe28b3SPyun YongHyeon if (error != 0) { 23860dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23870dbe28b3SPyun YongHyeon "failed to create Rx dmamap\n"); 23880dbe28b3SPyun YongHyeon goto fail; 23890dbe28b3SPyun YongHyeon } 23900dbe28b3SPyun YongHyeon } 239185b340cbSPyun YongHyeon 239285b340cbSPyun YongHyeon fail: 239385b340cbSPyun YongHyeon return (error); 239485b340cbSPyun YongHyeon } 239585b340cbSPyun YongHyeon 239685b340cbSPyun YongHyeon static int 239785b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if) 239885b340cbSPyun YongHyeon { 239985b340cbSPyun YongHyeon struct msk_dmamap_arg ctx; 240085b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 240185b340cbSPyun YongHyeon bus_size_t rxalign; 240285b340cbSPyun YongHyeon int error, i; 240385b340cbSPyun YongHyeon 2404e2b16603SPyun YongHyeon if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 2405e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 240685b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 240785b340cbSPyun YongHyeon "disabling jumbo frame support\n"); 240885b340cbSPyun YongHyeon return (0); 240985b340cbSPyun YongHyeon } 241085b340cbSPyun YongHyeon /* Create tag for jumbo Rx ring. */ 241185b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 241285b340cbSPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 241385b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 241485b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 241585b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 241685b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsize */ 241785b340cbSPyun YongHyeon 1, /* nsegments */ 241885b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsegsize */ 241985b340cbSPyun YongHyeon 0, /* flags */ 242085b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 242185b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 242285b340cbSPyun YongHyeon if (error != 0) { 242385b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 242485b340cbSPyun YongHyeon "failed to create jumbo Rx ring DMA tag\n"); 242585b340cbSPyun YongHyeon goto jumbo_fail; 242685b340cbSPyun YongHyeon } 242785b340cbSPyun YongHyeon 242885b340cbSPyun YongHyeon rxalign = 1; 242985b340cbSPyun YongHyeon /* 243085b340cbSPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 243185b340cbSPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 243285b340cbSPyun YongHyeon */ 243385b340cbSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 243485b340cbSPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 243585b340cbSPyun YongHyeon /* Create tag for jumbo Rx buffers. */ 243685b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 243785b340cbSPyun YongHyeon rxalign, 0, /* alignment, boundary */ 243885b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 243985b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 244085b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 244185b340cbSPyun YongHyeon MJUM9BYTES, /* maxsize */ 244285b340cbSPyun YongHyeon 1, /* nsegments */ 244385b340cbSPyun YongHyeon MJUM9BYTES, /* maxsegsize */ 244485b340cbSPyun YongHyeon 0, /* flags */ 244585b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 244685b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_tag); 244785b340cbSPyun YongHyeon if (error != 0) { 244885b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 244985b340cbSPyun YongHyeon "failed to create jumbo Rx DMA tag\n"); 245085b340cbSPyun YongHyeon goto jumbo_fail; 245185b340cbSPyun YongHyeon } 245285b340cbSPyun YongHyeon 245385b340cbSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */ 245485b340cbSPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 245585b340cbSPyun YongHyeon (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring, 245685b340cbSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 245785b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_map); 245885b340cbSPyun YongHyeon if (error != 0) { 245985b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 246085b340cbSPyun YongHyeon "failed to allocate DMA'able memory for jumbo Rx ring\n"); 246185b340cbSPyun YongHyeon goto jumbo_fail; 246285b340cbSPyun YongHyeon } 246385b340cbSPyun YongHyeon 246485b340cbSPyun YongHyeon ctx.msk_busaddr = 0; 246585b340cbSPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 246685b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 246785b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ, 2468355a415eSPyun YongHyeon msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 246985b340cbSPyun YongHyeon if (error != 0) { 247085b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 247185b340cbSPyun YongHyeon "failed to load DMA'able memory for jumbo Rx ring\n"); 247285b340cbSPyun YongHyeon goto jumbo_fail; 247385b340cbSPyun YongHyeon } 247485b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr; 247585b340cbSPyun YongHyeon 24760dbe28b3SPyun YongHyeon /* Create DMA maps for jumbo Rx buffers. */ 24770dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 24780dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) { 24790dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 24800dbe28b3SPyun YongHyeon "failed to create spare jumbo Rx dmamap\n"); 248185b340cbSPyun YongHyeon goto jumbo_fail; 24820dbe28b3SPyun YongHyeon } 24830dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 24840dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 24850dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 24860dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 24870dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 24880dbe28b3SPyun YongHyeon &jrxd->rx_dmamap); 24890dbe28b3SPyun YongHyeon if (error != 0) { 24900dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 24910dbe28b3SPyun YongHyeon "failed to create jumbo Rx dmamap\n"); 249285b340cbSPyun YongHyeon goto jumbo_fail; 24930dbe28b3SPyun YongHyeon } 24940dbe28b3SPyun YongHyeon } 24950dbe28b3SPyun YongHyeon 249685b340cbSPyun YongHyeon return (0); 24970dbe28b3SPyun YongHyeon 249885b340cbSPyun YongHyeon jumbo_fail: 249985b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 250085b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, "disabling jumbo frame support " 250185b340cbSPyun YongHyeon "due to resource shortage\n"); 2502e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 25030dbe28b3SPyun YongHyeon return (error); 25040dbe28b3SPyun YongHyeon } 25050dbe28b3SPyun YongHyeon 25060dbe28b3SPyun YongHyeon static void 25070dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if) 25080dbe28b3SPyun YongHyeon { 25090dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 25100dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 25110dbe28b3SPyun YongHyeon int i; 25120dbe28b3SPyun YongHyeon 25130dbe28b3SPyun YongHyeon /* Tx ring. */ 25140dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_tag) { 2515068d8643SJohn Baldwin if (sc_if->msk_rdata.msk_tx_ring_paddr) 25160dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag, 25170dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 2518068d8643SJohn Baldwin if (sc_if->msk_rdata.msk_tx_ring) 25190dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag, 25200dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring, 25210dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 25220dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring = NULL; 2523068d8643SJohn Baldwin sc_if->msk_rdata.msk_tx_ring_paddr = 0; 25240dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag); 25250dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_tag = NULL; 25260dbe28b3SPyun YongHyeon } 25270dbe28b3SPyun YongHyeon /* Rx ring. */ 25280dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_tag) { 2529068d8643SJohn Baldwin if (sc_if->msk_rdata.msk_rx_ring_paddr) 25300dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag, 25310dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 2532068d8643SJohn Baldwin if (sc_if->msk_rdata.msk_rx_ring) 25330dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag, 25340dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring, 25350dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 25360dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring = NULL; 2537068d8643SJohn Baldwin sc_if->msk_rdata.msk_rx_ring_paddr = 0; 25380dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag); 25390dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag = NULL; 25400dbe28b3SPyun YongHyeon } 25410dbe28b3SPyun YongHyeon /* Tx buffers. */ 25420dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_tag) { 25430dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 25440dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 25450dbe28b3SPyun YongHyeon if (txd->tx_dmamap) { 25460dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag, 25470dbe28b3SPyun YongHyeon txd->tx_dmamap); 25480dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 25490dbe28b3SPyun YongHyeon } 25500dbe28b3SPyun YongHyeon } 25510dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag); 25520dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_tag = NULL; 25530dbe28b3SPyun YongHyeon } 25540dbe28b3SPyun YongHyeon /* Rx buffers. */ 25550dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_tag) { 25560dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 25570dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 25580dbe28b3SPyun YongHyeon if (rxd->rx_dmamap) { 25590dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 25600dbe28b3SPyun YongHyeon rxd->rx_dmamap); 25610dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 25620dbe28b3SPyun YongHyeon } 25630dbe28b3SPyun YongHyeon } 25640dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_sparemap) { 25650dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 25660dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap); 25670dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = 0; 25680dbe28b3SPyun YongHyeon } 25690dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag); 25700dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_tag = NULL; 25710dbe28b3SPyun YongHyeon } 257285b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_parent_tag) { 257385b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag); 257485b340cbSPyun YongHyeon sc_if->msk_cdata.msk_parent_tag = NULL; 257585b340cbSPyun YongHyeon } 257685b340cbSPyun YongHyeon } 257785b340cbSPyun YongHyeon 257885b340cbSPyun YongHyeon static void 257985b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if) 258085b340cbSPyun YongHyeon { 258185b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 258285b340cbSPyun YongHyeon int i; 258385b340cbSPyun YongHyeon 258485b340cbSPyun YongHyeon /* Jumbo Rx ring. */ 258585b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) { 2586068d8643SJohn Baldwin if (sc_if->msk_rdata.msk_jumbo_rx_ring_paddr) 258785b340cbSPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 258885b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 2589068d8643SJohn Baldwin if (sc_if->msk_rdata.msk_jumbo_rx_ring) 259085b340cbSPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 259185b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, 259285b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 259385b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring = NULL; 2594068d8643SJohn Baldwin sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = 0; 259585b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 259685b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL; 259785b340cbSPyun YongHyeon } 25980dbe28b3SPyun YongHyeon /* Jumbo Rx buffers. */ 25990dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_tag) { 26000dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 26010dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 26020dbe28b3SPyun YongHyeon if (jrxd->rx_dmamap) { 26030dbe28b3SPyun YongHyeon bus_dmamap_destroy( 26040dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag, 26050dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 26060dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 26070dbe28b3SPyun YongHyeon } 26080dbe28b3SPyun YongHyeon } 26090dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) { 26100dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag, 26110dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap); 26120dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0; 26130dbe28b3SPyun YongHyeon } 26140dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag); 26150dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag = NULL; 26160dbe28b3SPyun YongHyeon } 26170dbe28b3SPyun YongHyeon } 26180dbe28b3SPyun YongHyeon 26190dbe28b3SPyun YongHyeon static int 26200dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head) 26210dbe28b3SPyun YongHyeon { 26220dbe28b3SPyun YongHyeon struct msk_txdesc *txd, *txd_last; 26230dbe28b3SPyun YongHyeon struct msk_tx_desc *tx_le; 26240dbe28b3SPyun YongHyeon struct mbuf *m; 26250dbe28b3SPyun YongHyeon bus_dmamap_t map; 26260dbe28b3SPyun YongHyeon bus_dma_segment_t txsegs[MSK_MAXTXSEGS]; 26271b7757c0SPyun YongHyeon uint32_t control, csum, prod, si; 26280dbe28b3SPyun YongHyeon uint16_t offset, tcp_offset, tso_mtu; 26290dbe28b3SPyun YongHyeon int error, i, nseg, tso; 26300dbe28b3SPyun YongHyeon 26310dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 26320dbe28b3SPyun YongHyeon 26330dbe28b3SPyun YongHyeon tcp_offset = offset = 0; 26340dbe28b3SPyun YongHyeon m = *m_head; 2635ebb25bfaSPyun YongHyeon if (((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 2636ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) || 2637ebb25bfaSPyun YongHyeon ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 2638ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TSO) != 0)) { 26390dbe28b3SPyun YongHyeon /* 26400dbe28b3SPyun YongHyeon * Since mbuf has no protocol specific structure information 26410dbe28b3SPyun YongHyeon * in it we have to inspect protocol information here to 26420dbe28b3SPyun YongHyeon * setup TSO and checksum offload. I don't know why Marvell 26430dbe28b3SPyun YongHyeon * made a such decision in chip design because other GigE 26440dbe28b3SPyun YongHyeon * hardwares normally takes care of all these chores in 26450dbe28b3SPyun YongHyeon * hardware. However, TSO performance of Yukon II is very 26460dbe28b3SPyun YongHyeon * good such that it's worth to implement it. 26470dbe28b3SPyun YongHyeon */ 26480dbe28b3SPyun YongHyeon struct ether_header *eh; 26490dbe28b3SPyun YongHyeon struct ip *ip; 26500dbe28b3SPyun YongHyeon struct tcphdr *tcp; 26510dbe28b3SPyun YongHyeon 2652ad415775SPyun YongHyeon if (M_WRITABLE(m) == 0) { 2653ad415775SPyun YongHyeon /* Get a writable copy. */ 2654c6499eccSGleb Smirnoff m = m_dup(*m_head, M_NOWAIT); 2655ad415775SPyun YongHyeon m_freem(*m_head); 2656ad415775SPyun YongHyeon if (m == NULL) { 2657ad415775SPyun YongHyeon *m_head = NULL; 2658ad415775SPyun YongHyeon return (ENOBUFS); 2659ad415775SPyun YongHyeon } 2660ad415775SPyun YongHyeon *m_head = m; 2661ad415775SPyun YongHyeon } 26620dbe28b3SPyun YongHyeon 26630dbe28b3SPyun YongHyeon offset = sizeof(struct ether_header); 26640dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 26650dbe28b3SPyun YongHyeon if (m == NULL) { 26660dbe28b3SPyun YongHyeon *m_head = NULL; 26670dbe28b3SPyun YongHyeon return (ENOBUFS); 26680dbe28b3SPyun YongHyeon } 26690dbe28b3SPyun YongHyeon eh = mtod(m, struct ether_header *); 26700dbe28b3SPyun YongHyeon /* Check if hardware VLAN insertion is off. */ 26710dbe28b3SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 26720dbe28b3SPyun YongHyeon offset = sizeof(struct ether_vlan_header); 26730dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 26740dbe28b3SPyun YongHyeon if (m == NULL) { 26750dbe28b3SPyun YongHyeon *m_head = NULL; 26760dbe28b3SPyun YongHyeon return (ENOBUFS); 26770dbe28b3SPyun YongHyeon } 2678b5898b80SPyun YongHyeon } 26790dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct ip)); 26800dbe28b3SPyun YongHyeon if (m == NULL) { 26810dbe28b3SPyun YongHyeon *m_head = NULL; 26820dbe28b3SPyun YongHyeon return (ENOBUFS); 26830dbe28b3SPyun YongHyeon } 2684b5898b80SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + offset); 26850dbe28b3SPyun YongHyeon offset += (ip->ip_hl << 2); 26860dbe28b3SPyun YongHyeon tcp_offset = offset; 26876da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 26886da6d0a9SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 26896da6d0a9SPyun YongHyeon if (m == NULL) { 26906da6d0a9SPyun YongHyeon *m_head = NULL; 26916da6d0a9SPyun YongHyeon return (ENOBUFS); 26926da6d0a9SPyun YongHyeon } 26936da6d0a9SPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + offset); 26946da6d0a9SPyun YongHyeon offset += (tcp->th_off << 2); 26956da6d0a9SPyun YongHyeon } else if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 26966da6d0a9SPyun YongHyeon (m->m_pkthdr.len < MSK_MIN_FRAMELEN) && 26976da6d0a9SPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) { 2698b5898b80SPyun YongHyeon /* 26996da6d0a9SPyun YongHyeon * It seems that Yukon II has Tx checksum offload bug 27006da6d0a9SPyun YongHyeon * for small TCP packets that's less than 60 bytes in 27016da6d0a9SPyun YongHyeon * size (e.g. TCP window probe packet, pure ACK packet). 27026da6d0a9SPyun YongHyeon * Common work around like padding with zeros to make 27036da6d0a9SPyun YongHyeon * the frame minimum ethernet frame size didn't work at 27046da6d0a9SPyun YongHyeon * all. 2705b5898b80SPyun YongHyeon * Instead of disabling checksum offload completely we 27066da6d0a9SPyun YongHyeon * resort to S/W checksum routine when we encounter 27076da6d0a9SPyun YongHyeon * short TCP frames. 2708b5898b80SPyun YongHyeon * Short UDP packets appear to be handled correctly by 2709ebb25bfaSPyun YongHyeon * Yukon II. Also I assume this bug does not happen on 2710ebb25bfaSPyun YongHyeon * controllers that use newer descriptor format or 2711b1ce21c6SRebecca Cran * automatic Tx checksum calculation. 2712b5898b80SPyun YongHyeon */ 2713925da971SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 2714925da971SPyun YongHyeon if (m == NULL) { 2715925da971SPyun YongHyeon *m_head = NULL; 2716925da971SPyun YongHyeon return (ENOBUFS); 2717925da971SPyun YongHyeon } 2718b5898b80SPyun YongHyeon *(uint16_t *)(m->m_data + offset + 2719f9ad2b2fSPyun YongHyeon m->m_pkthdr.csum_data) = in_cksum_skip(m, 2720f9ad2b2fSPyun YongHyeon m->m_pkthdr.len, offset); 2721b5898b80SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_TCP; 2722b5898b80SPyun YongHyeon } 27230dbe28b3SPyun YongHyeon *m_head = m; 27240dbe28b3SPyun YongHyeon } 27250dbe28b3SPyun YongHyeon 27260dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_tx_prod; 27270dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 27280dbe28b3SPyun YongHyeon txd_last = txd; 27290dbe28b3SPyun YongHyeon map = txd->tx_dmamap; 27300dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map, 27310dbe28b3SPyun YongHyeon *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 27320dbe28b3SPyun YongHyeon if (error == EFBIG) { 2733c6499eccSGleb Smirnoff m = m_collapse(*m_head, M_NOWAIT, MSK_MAXTXSEGS); 27340dbe28b3SPyun YongHyeon if (m == NULL) { 27350dbe28b3SPyun YongHyeon m_freem(*m_head); 27360dbe28b3SPyun YongHyeon *m_head = NULL; 27370dbe28b3SPyun YongHyeon return (ENOBUFS); 27380dbe28b3SPyun YongHyeon } 27390dbe28b3SPyun YongHyeon *m_head = m; 27400dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, 27410dbe28b3SPyun YongHyeon map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 27420dbe28b3SPyun YongHyeon if (error != 0) { 27430dbe28b3SPyun YongHyeon m_freem(*m_head); 27440dbe28b3SPyun YongHyeon *m_head = NULL; 27450dbe28b3SPyun YongHyeon return (error); 27460dbe28b3SPyun YongHyeon } 27470dbe28b3SPyun YongHyeon } else if (error != 0) 27480dbe28b3SPyun YongHyeon return (error); 27490dbe28b3SPyun YongHyeon if (nseg == 0) { 27500dbe28b3SPyun YongHyeon m_freem(*m_head); 27510dbe28b3SPyun YongHyeon *m_head = NULL; 27520dbe28b3SPyun YongHyeon return (EIO); 27530dbe28b3SPyun YongHyeon } 27540dbe28b3SPyun YongHyeon 27550dbe28b3SPyun YongHyeon /* Check number of available descriptors. */ 27560dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt + nseg >= 27570dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) { 27580dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map); 27590dbe28b3SPyun YongHyeon return (ENOBUFS); 27600dbe28b3SPyun YongHyeon } 27610dbe28b3SPyun YongHyeon 27620dbe28b3SPyun YongHyeon control = 0; 27630dbe28b3SPyun YongHyeon tso = 0; 27640dbe28b3SPyun YongHyeon tx_le = NULL; 27650dbe28b3SPyun YongHyeon 27660dbe28b3SPyun YongHyeon /* Check TSO support. */ 27670dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2768262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2769262e9dcfSPyun YongHyeon tso_mtu = m->m_pkthdr.tso_segsz; 2770262e9dcfSPyun YongHyeon else 27710dbe28b3SPyun YongHyeon tso_mtu = offset + m->m_pkthdr.tso_segsz; 27720dbe28b3SPyun YongHyeon if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) { 27730dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27740dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(tso_mtu); 2775262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2776262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(OP_MSS | HW_OWNER); 2777262e9dcfSPyun YongHyeon else 2778262e9dcfSPyun YongHyeon tx_le->msk_control = 2779262e9dcfSPyun YongHyeon htole32(OP_LRGLEN | HW_OWNER); 27800dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27810dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27820dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = tso_mtu; 27830dbe28b3SPyun YongHyeon } 27840dbe28b3SPyun YongHyeon tso++; 27850dbe28b3SPyun YongHyeon } 27860dbe28b3SPyun YongHyeon /* Check if we have a VLAN tag to insert. */ 27870dbe28b3SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 2788d06930afSPyun YongHyeon if (tx_le == NULL) { 27890dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27900dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(0); 27910dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(OP_VLAN | HW_OWNER | 27920dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 27930dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27940dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27950dbe28b3SPyun YongHyeon } else { 27960dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(OP_VLAN | 27970dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 27980dbe28b3SPyun YongHyeon } 27990dbe28b3SPyun YongHyeon control |= INS_VLAN; 28000dbe28b3SPyun YongHyeon } 28010dbe28b3SPyun YongHyeon /* Check if we have to handle checksum offload. */ 28020dbe28b3SPyun YongHyeon if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) { 2803ebb25bfaSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) != 0) 2804262e9dcfSPyun YongHyeon control |= CALSUM; 2805262e9dcfSPyun YongHyeon else { 28061b7757c0SPyun YongHyeon control |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM; 28070dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 28080dbe28b3SPyun YongHyeon control |= UDPTCP; 28091b7757c0SPyun YongHyeon /* Checksum write position. */ 28101b7757c0SPyun YongHyeon csum = (tcp_offset + m->m_pkthdr.csum_data) & 0xffff; 28111b7757c0SPyun YongHyeon /* Checksum start position. */ 28121b7757c0SPyun YongHyeon csum |= (uint32_t)tcp_offset << 16; 28131b7757c0SPyun YongHyeon if (csum != sc_if->msk_cdata.msk_last_csum) { 28141b7757c0SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 28151b7757c0SPyun YongHyeon tx_le->msk_addr = htole32(csum); 28161b7757c0SPyun YongHyeon tx_le->msk_control = htole32(1 << 16 | 28171b7757c0SPyun YongHyeon (OP_TCPLISW | HW_OWNER)); 28180dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 28190dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 28201b7757c0SPyun YongHyeon sc_if->msk_cdata.msk_last_csum = csum; 28211b7757c0SPyun YongHyeon } 28220dbe28b3SPyun YongHyeon } 2823262e9dcfSPyun YongHyeon } 28240dbe28b3SPyun YongHyeon 2825355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 2826355a415eSPyun YongHyeon if (MSK_ADDR_HI(txsegs[0].ds_addr) != 2827355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr) { 2828355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr = 2829355a415eSPyun YongHyeon MSK_ADDR_HI(txsegs[0].ds_addr); 2830355a415eSPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2831355a415eSPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_HI(txsegs[0].ds_addr)); 2832355a415eSPyun YongHyeon tx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 2833355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 2834355a415eSPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 2835355a415eSPyun YongHyeon } 2836355a415eSPyun YongHyeon #endif 28370dbe28b3SPyun YongHyeon si = prod; 28380dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 28390dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr)); 28400dbe28b3SPyun YongHyeon if (tso == 0) 28410dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 28420dbe28b3SPyun YongHyeon OP_PACKET); 28430dbe28b3SPyun YongHyeon else 28440dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 28450dbe28b3SPyun YongHyeon OP_LARGESEND); 28460dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 28470dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 28480dbe28b3SPyun YongHyeon 28490dbe28b3SPyun YongHyeon for (i = 1; i < nseg; i++) { 28500dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2851355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 2852355a415eSPyun YongHyeon if (MSK_ADDR_HI(txsegs[i].ds_addr) != 2853355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr) { 2854355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr = 2855355a415eSPyun YongHyeon MSK_ADDR_HI(txsegs[i].ds_addr); 2856355a415eSPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2857355a415eSPyun YongHyeon tx_le->msk_addr = 2858355a415eSPyun YongHyeon htole32(MSK_ADDR_HI(txsegs[i].ds_addr)); 2859355a415eSPyun YongHyeon tx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 2860355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 2861355a415eSPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 2862355a415eSPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2863355a415eSPyun YongHyeon } 2864355a415eSPyun YongHyeon #endif 28650dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr)); 28660dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[i].ds_len | control | 28670dbe28b3SPyun YongHyeon OP_BUFFER | HW_OWNER); 28680dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 28690dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 28700dbe28b3SPyun YongHyeon } 28710dbe28b3SPyun YongHyeon /* Update producer index. */ 28720dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = prod; 28730dbe28b3SPyun YongHyeon 2874b1ce21c6SRebecca Cran /* Set EOP on the last descriptor. */ 28750dbe28b3SPyun YongHyeon prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT; 28760dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 28770dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(EOP); 28780dbe28b3SPyun YongHyeon 28790dbe28b3SPyun YongHyeon /* Turn the first descriptor ownership to hardware. */ 28800dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[si]; 28810dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(HW_OWNER); 28820dbe28b3SPyun YongHyeon 28830dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 28840dbe28b3SPyun YongHyeon map = txd_last->tx_dmamap; 28850dbe28b3SPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 28860dbe28b3SPyun YongHyeon txd->tx_dmamap = map; 28870dbe28b3SPyun YongHyeon txd->tx_m = m; 28880dbe28b3SPyun YongHyeon 28890dbe28b3SPyun YongHyeon /* Sync descriptors. */ 28900dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE); 28910dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 28920dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 28930dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 28940dbe28b3SPyun YongHyeon 28950dbe28b3SPyun YongHyeon return (0); 28960dbe28b3SPyun YongHyeon } 28970dbe28b3SPyun YongHyeon 28980dbe28b3SPyun YongHyeon static void 2899c876b43fSPyun YongHyeon msk_start(struct ifnet *ifp) 29000dbe28b3SPyun YongHyeon { 2901c876b43fSPyun YongHyeon struct msk_if_softc *sc_if; 29020dbe28b3SPyun YongHyeon 2903c876b43fSPyun YongHyeon sc_if = ifp->if_softc; 2904c876b43fSPyun YongHyeon MSK_IF_LOCK(sc_if); 2905c876b43fSPyun YongHyeon msk_start_locked(ifp); 2906c876b43fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 29070dbe28b3SPyun YongHyeon } 29080dbe28b3SPyun YongHyeon 29090dbe28b3SPyun YongHyeon static void 2910c876b43fSPyun YongHyeon msk_start_locked(struct ifnet *ifp) 29110dbe28b3SPyun YongHyeon { 29120dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 29130dbe28b3SPyun YongHyeon struct mbuf *m_head; 29140dbe28b3SPyun YongHyeon int enq; 29150dbe28b3SPyun YongHyeon 29160dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 2917c876b43fSPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 29180dbe28b3SPyun YongHyeon 29190dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2920c876b43fSPyun YongHyeon IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0) 29210dbe28b3SPyun YongHyeon return; 29220dbe28b3SPyun YongHyeon 29230dbe28b3SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 29240dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt < 29250dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) { 29260dbe28b3SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 29270dbe28b3SPyun YongHyeon if (m_head == NULL) 29280dbe28b3SPyun YongHyeon break; 29290dbe28b3SPyun YongHyeon /* 29300dbe28b3SPyun YongHyeon * Pack the data into the transmit ring. If we 29310dbe28b3SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 29320dbe28b3SPyun YongHyeon * for the NIC to drain the ring. 29330dbe28b3SPyun YongHyeon */ 29340dbe28b3SPyun YongHyeon if (msk_encap(sc_if, &m_head) != 0) { 29350dbe28b3SPyun YongHyeon if (m_head == NULL) 29360dbe28b3SPyun YongHyeon break; 29370dbe28b3SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 29380dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 29390dbe28b3SPyun YongHyeon break; 29400dbe28b3SPyun YongHyeon } 29410dbe28b3SPyun YongHyeon 29420dbe28b3SPyun YongHyeon enq++; 29430dbe28b3SPyun YongHyeon /* 29440dbe28b3SPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 29450dbe28b3SPyun YongHyeon * to him. 29460dbe28b3SPyun YongHyeon */ 294759a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 29480dbe28b3SPyun YongHyeon } 29490dbe28b3SPyun YongHyeon 29500dbe28b3SPyun YongHyeon if (enq > 0) { 29510dbe28b3SPyun YongHyeon /* Transmit */ 29520dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 29530dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG), 29540dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod); 29550dbe28b3SPyun YongHyeon 29560dbe28b3SPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 29572271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT; 29580dbe28b3SPyun YongHyeon } 29590dbe28b3SPyun YongHyeon } 29600dbe28b3SPyun YongHyeon 29610dbe28b3SPyun YongHyeon static void 29622271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if) 29630dbe28b3SPyun YongHyeon { 29640dbe28b3SPyun YongHyeon struct ifnet *ifp; 29650dbe28b3SPyun YongHyeon 29660dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 29670dbe28b3SPyun YongHyeon 29682271eac7SPyun YongHyeon if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer) 29692271eac7SPyun YongHyeon return; 29700dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 2971ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 29720dbe28b3SPyun YongHyeon if (bootverbose) 29730dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "watchdog timeout " 29740dbe28b3SPyun YongHyeon "(missed link)\n"); 29751162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 297689e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 29770dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 29780dbe28b3SPyun YongHyeon return; 29790dbe28b3SPyun YongHyeon } 29800dbe28b3SPyun YongHyeon 29810dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 29821162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 298389e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 29840dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 29850dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2986c876b43fSPyun YongHyeon msk_start_locked(ifp); 29870dbe28b3SPyun YongHyeon } 29880dbe28b3SPyun YongHyeon 29896a087a87SPyun YongHyeon static int 29900dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev) 29910dbe28b3SPyun YongHyeon { 29920dbe28b3SPyun YongHyeon struct msk_softc *sc; 29930dbe28b3SPyun YongHyeon int i; 29940dbe28b3SPyun YongHyeon 29950dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 29960dbe28b3SPyun YongHyeon MSK_LOCK(sc); 29970dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 299831fefd0dSPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 299931fefd0dSPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 300031fefd0dSPyun YongHyeon IFF_DRV_RUNNING) != 0)) 30010dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 30020dbe28b3SPyun YongHyeon } 300331fefd0dSPyun YongHyeon MSK_UNLOCK(sc); 30040dbe28b3SPyun YongHyeon 30050dbe28b3SPyun YongHyeon /* Put hardware reset. */ 30060dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 30076a087a87SPyun YongHyeon return (0); 30080dbe28b3SPyun YongHyeon } 30090dbe28b3SPyun YongHyeon 30100dbe28b3SPyun YongHyeon static int 30110dbe28b3SPyun YongHyeon mskc_suspend(device_t dev) 30120dbe28b3SPyun YongHyeon { 30130dbe28b3SPyun YongHyeon struct msk_softc *sc; 30140dbe28b3SPyun YongHyeon int i; 30150dbe28b3SPyun YongHyeon 30160dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 30170dbe28b3SPyun YongHyeon 30180dbe28b3SPyun YongHyeon MSK_LOCK(sc); 30190dbe28b3SPyun YongHyeon 30200dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 30210dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 30220dbe28b3SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 30230dbe28b3SPyun YongHyeon IFF_DRV_RUNNING) != 0)) 30240dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 30250dbe28b3SPyun YongHyeon } 30260dbe28b3SPyun YongHyeon 30270dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 30280dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 30290dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 30300dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 30310dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 30320dbe28b3SPyun YongHyeon 30330dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERDOWN); 30340dbe28b3SPyun YongHyeon 30350dbe28b3SPyun YongHyeon /* Put hardware reset. */ 30360dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 3037ab7df1e4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_SUSPEND; 30380dbe28b3SPyun YongHyeon 30390dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 30400dbe28b3SPyun YongHyeon 30410dbe28b3SPyun YongHyeon return (0); 30420dbe28b3SPyun YongHyeon } 30430dbe28b3SPyun YongHyeon 30440dbe28b3SPyun YongHyeon static int 30450dbe28b3SPyun YongHyeon mskc_resume(device_t dev) 30460dbe28b3SPyun YongHyeon { 30470dbe28b3SPyun YongHyeon struct msk_softc *sc; 30480dbe28b3SPyun YongHyeon int i; 30490dbe28b3SPyun YongHyeon 30500dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 30510dbe28b3SPyun YongHyeon 30520dbe28b3SPyun YongHyeon MSK_LOCK(sc); 30530dbe28b3SPyun YongHyeon 3054c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0); 30550dbe28b3SPyun YongHyeon mskc_reset(sc); 30560dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 30570dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 305889e22666SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0)) { 305989e22666SPyun YongHyeon sc->msk_if[i]->msk_ifp->if_drv_flags &= 306089e22666SPyun YongHyeon ~IFF_DRV_RUNNING; 30610dbe28b3SPyun YongHyeon msk_init_locked(sc->msk_if[i]); 30620dbe28b3SPyun YongHyeon } 306389e22666SPyun YongHyeon } 306440d6bed8SPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_SUSPEND; 30650dbe28b3SPyun YongHyeon 30660dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 30670dbe28b3SPyun YongHyeon 30680dbe28b3SPyun YongHyeon return (0); 30690dbe28b3SPyun YongHyeon } 30700dbe28b3SPyun YongHyeon 307183c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 307283c04c93SPyun YongHyeon static __inline void 307383c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m) 307483c04c93SPyun YongHyeon { 307583c04c93SPyun YongHyeon int i; 307683c04c93SPyun YongHyeon uint16_t *src, *dst; 307783c04c93SPyun YongHyeon 307883c04c93SPyun YongHyeon src = mtod(m, uint16_t *); 307983c04c93SPyun YongHyeon dst = src - 3; 308083c04c93SPyun YongHyeon 308183c04c93SPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 308283c04c93SPyun YongHyeon *dst++ = *src++; 308383c04c93SPyun YongHyeon 308483c04c93SPyun YongHyeon m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN); 308583c04c93SPyun YongHyeon } 308683c04c93SPyun YongHyeon #endif 308783c04c93SPyun YongHyeon 3088388214e4SPyun YongHyeon static __inline void 3089388214e4SPyun YongHyeon msk_rxcsum(struct msk_if_softc *sc_if, uint32_t control, struct mbuf *m) 3090388214e4SPyun YongHyeon { 3091388214e4SPyun YongHyeon struct ether_header *eh; 3092388214e4SPyun YongHyeon struct ip *ip; 3093388214e4SPyun YongHyeon struct udphdr *uh; 3094388214e4SPyun YongHyeon int32_t hlen, len, pktlen, temp32; 3095388214e4SPyun YongHyeon uint16_t csum, *opts; 3096388214e4SPyun YongHyeon 3097388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) { 3098388214e4SPyun YongHyeon if ((control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) { 3099388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 3100388214e4SPyun YongHyeon if ((control & CSS_IPV4_CSUM_OK) != 0) 3101388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 3102388214e4SPyun YongHyeon if ((control & (CSS_TCP | CSS_UDP)) != 0 && 3103388214e4SPyun YongHyeon (control & (CSS_TCPUDP_CSUM_OK)) != 0) { 3104388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 3105388214e4SPyun YongHyeon CSUM_PSEUDO_HDR; 3106388214e4SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 3107388214e4SPyun YongHyeon } 3108388214e4SPyun YongHyeon } 3109388214e4SPyun YongHyeon return; 3110388214e4SPyun YongHyeon } 3111388214e4SPyun YongHyeon /* 3112388214e4SPyun YongHyeon * Marvell Yukon controllers that support OP_RXCHKS has known 3113388214e4SPyun YongHyeon * to have various Rx checksum offloading bugs. These 3114388214e4SPyun YongHyeon * controllers can be configured to compute simple checksum 3115388214e4SPyun YongHyeon * at two different positions. So we can compute IP and TCP/UDP 3116388214e4SPyun YongHyeon * checksum at the same time. We intentionally have controller 3117388214e4SPyun YongHyeon * compute TCP/UDP checksum twice by specifying the same 3118388214e4SPyun YongHyeon * checksum start position and compare the result. If the value 3119388214e4SPyun YongHyeon * is different it would indicate the hardware logic was wrong. 3120388214e4SPyun YongHyeon */ 3121388214e4SPyun YongHyeon if ((sc_if->msk_csum & 0xFFFF) != (sc_if->msk_csum >> 16)) { 3122388214e4SPyun YongHyeon if (bootverbose) 3123388214e4SPyun YongHyeon device_printf(sc_if->msk_if_dev, 3124388214e4SPyun YongHyeon "Rx checksum value mismatch!\n"); 3125388214e4SPyun YongHyeon return; 3126388214e4SPyun YongHyeon } 3127388214e4SPyun YongHyeon pktlen = m->m_pkthdr.len; 3128388214e4SPyun YongHyeon if (pktlen < sizeof(struct ether_header) + sizeof(struct ip)) 3129388214e4SPyun YongHyeon return; 3130388214e4SPyun YongHyeon eh = mtod(m, struct ether_header *); 3131388214e4SPyun YongHyeon if (eh->ether_type != htons(ETHERTYPE_IP)) 3132388214e4SPyun YongHyeon return; 3133388214e4SPyun YongHyeon ip = (struct ip *)(eh + 1); 3134388214e4SPyun YongHyeon if (ip->ip_v != IPVERSION) 3135388214e4SPyun YongHyeon return; 3136388214e4SPyun YongHyeon 3137388214e4SPyun YongHyeon hlen = ip->ip_hl << 2; 3138388214e4SPyun YongHyeon pktlen -= sizeof(struct ether_header); 3139388214e4SPyun YongHyeon if (hlen < sizeof(struct ip)) 3140388214e4SPyun YongHyeon return; 3141388214e4SPyun YongHyeon if (ntohs(ip->ip_len) < hlen) 3142388214e4SPyun YongHyeon return; 3143388214e4SPyun YongHyeon if (ntohs(ip->ip_len) != pktlen) 3144388214e4SPyun YongHyeon return; 3145388214e4SPyun YongHyeon if (ip->ip_off & htons(IP_MF | IP_OFFMASK)) 3146388214e4SPyun YongHyeon return; /* can't handle fragmented packet. */ 3147388214e4SPyun YongHyeon 3148388214e4SPyun YongHyeon switch (ip->ip_p) { 3149388214e4SPyun YongHyeon case IPPROTO_TCP: 3150388214e4SPyun YongHyeon if (pktlen < (hlen + sizeof(struct tcphdr))) 3151388214e4SPyun YongHyeon return; 3152388214e4SPyun YongHyeon break; 3153388214e4SPyun YongHyeon case IPPROTO_UDP: 3154388214e4SPyun YongHyeon if (pktlen < (hlen + sizeof(struct udphdr))) 3155388214e4SPyun YongHyeon return; 3156388214e4SPyun YongHyeon uh = (struct udphdr *)((caddr_t)ip + hlen); 3157388214e4SPyun YongHyeon if (uh->uh_sum == 0) 3158388214e4SPyun YongHyeon return; /* no checksum */ 3159388214e4SPyun YongHyeon break; 3160388214e4SPyun YongHyeon default: 3161388214e4SPyun YongHyeon return; 3162388214e4SPyun YongHyeon } 31633c5571b3SPyun YongHyeon csum = bswap16(sc_if->msk_csum & 0xFFFF); 3164388214e4SPyun YongHyeon /* Checksum fixup for IP options. */ 3165388214e4SPyun YongHyeon len = hlen - sizeof(struct ip); 3166388214e4SPyun YongHyeon if (len > 0) { 3167388214e4SPyun YongHyeon opts = (uint16_t *)(ip + 1); 3168388214e4SPyun YongHyeon for (; len > 0; len -= sizeof(uint16_t), opts++) { 3169388214e4SPyun YongHyeon temp32 = csum - *opts; 3170388214e4SPyun YongHyeon temp32 = (temp32 >> 16) + (temp32 & 65535); 3171388214e4SPyun YongHyeon csum = temp32 & 65535; 3172388214e4SPyun YongHyeon } 3173388214e4SPyun YongHyeon } 3174388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 3175388214e4SPyun YongHyeon m->m_pkthdr.csum_data = csum; 3176388214e4SPyun YongHyeon } 3177388214e4SPyun YongHyeon 31780dbe28b3SPyun YongHyeon static void 3179efb74172SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 3180efb74172SPyun YongHyeon int len) 31810dbe28b3SPyun YongHyeon { 31820dbe28b3SPyun YongHyeon struct mbuf *m; 31830dbe28b3SPyun YongHyeon struct ifnet *ifp; 31840dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 31850dbe28b3SPyun YongHyeon int cons, rxlen; 31860dbe28b3SPyun YongHyeon 31870dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 31880dbe28b3SPyun YongHyeon 31890dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 31900dbe28b3SPyun YongHyeon 31910dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 31920dbe28b3SPyun YongHyeon do { 31930dbe28b3SPyun YongHyeon rxlen = status >> 16; 319471e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 319571e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 31960dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 3197224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NORXCHK) != 0) { 3198224003b7SPyun YongHyeon /* 3199224003b7SPyun YongHyeon * For controllers that returns bogus status code 3200224003b7SPyun YongHyeon * just do minimal check and let upper stack 3201224003b7SPyun YongHyeon * handle this frame. 3202224003b7SPyun YongHyeon */ 3203224003b7SPyun YongHyeon if (len > MSK_MAX_FRAMELEN || len < ETHER_HDR_LEN) { 32041162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 3205224003b7SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 3206224003b7SPyun YongHyeon break; 3207224003b7SPyun YongHyeon } 3208224003b7SPyun YongHyeon } else if (len > sc_if->msk_framesize || 32090dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 32100dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 32110dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 32120dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 32131162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 32140dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 32150dbe28b3SPyun YongHyeon break; 32160dbe28b3SPyun YongHyeon } 3217355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 3218355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[(cons + 1) % 3219355a415eSPyun YongHyeon MSK_RX_RING_CNT]; 3220355a415eSPyun YongHyeon #else 32210dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[cons]; 3222355a415eSPyun YongHyeon #endif 32230dbe28b3SPyun YongHyeon m = rxd->rx_m; 32240dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, cons) != 0) { 32251162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1); 32260dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 32270dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 32280dbe28b3SPyun YongHyeon break; 32290dbe28b3SPyun YongHyeon } 32300dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 32310dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 323283c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 323383c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 323483c04c93SPyun YongHyeon msk_fixup_rx(m); 323583c04c93SPyun YongHyeon #endif 32361162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1); 3237388214e4SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 3238388214e4SPyun YongHyeon msk_rxcsum(sc_if, control, m); 32390dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 32400dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 32410dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 32420dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 32430dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 32440dbe28b3SPyun YongHyeon } 32450dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 32460dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 32470dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 32480dbe28b3SPyun YongHyeon } while (0); 32490dbe28b3SPyun YongHyeon 3250355a415eSPyun YongHyeon MSK_RX_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 3251355a415eSPyun YongHyeon MSK_RX_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT); 32520dbe28b3SPyun YongHyeon } 32530dbe28b3SPyun YongHyeon 32540dbe28b3SPyun YongHyeon static void 3255efb74172SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 3256efb74172SPyun YongHyeon int len) 32570dbe28b3SPyun YongHyeon { 32580dbe28b3SPyun YongHyeon struct mbuf *m; 32590dbe28b3SPyun YongHyeon struct ifnet *ifp; 32600dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 32610dbe28b3SPyun YongHyeon int cons, rxlen; 32620dbe28b3SPyun YongHyeon 32630dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 32640dbe28b3SPyun YongHyeon 32650dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 32660dbe28b3SPyun YongHyeon 32670dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 32680dbe28b3SPyun YongHyeon do { 32690dbe28b3SPyun YongHyeon rxlen = status >> 16; 327071e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 327171e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 32720dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 32730dbe28b3SPyun YongHyeon if (len > sc_if->msk_framesize || 32740dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 32750dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 32760dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 32770dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 32781162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 32790dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 32800dbe28b3SPyun YongHyeon break; 32810dbe28b3SPyun YongHyeon } 3282355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 3283355a415eSPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[(cons + 1) % 3284355a415eSPyun YongHyeon MSK_JUMBO_RX_RING_CNT]; 3285355a415eSPyun YongHyeon #else 32860dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons]; 3287355a415eSPyun YongHyeon #endif 32880dbe28b3SPyun YongHyeon m = jrxd->rx_m; 32890dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, cons) != 0) { 32901162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1); 32910dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 32920dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 32930dbe28b3SPyun YongHyeon break; 32940dbe28b3SPyun YongHyeon } 32950dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 32960dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 329783c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 329883c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 329983c04c93SPyun YongHyeon msk_fixup_rx(m); 330083c04c93SPyun YongHyeon #endif 33011162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1); 3302388214e4SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 3303388214e4SPyun YongHyeon msk_rxcsum(sc_if, control, m); 33040dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 33050dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 33060dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 33070dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 33080dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 33090dbe28b3SPyun YongHyeon } 33100dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 33110dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 33120dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 33130dbe28b3SPyun YongHyeon } while (0); 33140dbe28b3SPyun YongHyeon 3315355a415eSPyun YongHyeon MSK_RX_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 3316355a415eSPyun YongHyeon MSK_RX_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT); 33170dbe28b3SPyun YongHyeon } 33180dbe28b3SPyun YongHyeon 33190dbe28b3SPyun YongHyeon static void 33200dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx) 33210dbe28b3SPyun YongHyeon { 33220dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 33230dbe28b3SPyun YongHyeon struct msk_tx_desc *cur_tx; 33240dbe28b3SPyun YongHyeon struct ifnet *ifp; 33250dbe28b3SPyun YongHyeon uint32_t control; 33260dbe28b3SPyun YongHyeon int cons, prog; 33270dbe28b3SPyun YongHyeon 33280dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 33290dbe28b3SPyun YongHyeon 33300dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 33310dbe28b3SPyun YongHyeon 33320dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 33330dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 33340dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 33350dbe28b3SPyun YongHyeon /* 33360dbe28b3SPyun YongHyeon * Go through our tx ring and free mbufs for those 33370dbe28b3SPyun YongHyeon * frames that have been sent. 33380dbe28b3SPyun YongHyeon */ 33390dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_tx_cons; 33400dbe28b3SPyun YongHyeon prog = 0; 33410dbe28b3SPyun YongHyeon for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) { 33420dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt <= 0) 33430dbe28b3SPyun YongHyeon break; 33440dbe28b3SPyun YongHyeon prog++; 33450dbe28b3SPyun YongHyeon cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons]; 33460dbe28b3SPyun YongHyeon control = le32toh(cur_tx->msk_control); 33470dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt--; 33480dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 33490dbe28b3SPyun YongHyeon if ((control & EOP) == 0) 33500dbe28b3SPyun YongHyeon continue; 33510dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[cons]; 33520dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap, 33530dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 33540dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap); 33550dbe28b3SPyun YongHyeon 33561162f065SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1); 33570dbe28b3SPyun YongHyeon KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!", 33580dbe28b3SPyun YongHyeon __func__)); 33590dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 33600dbe28b3SPyun YongHyeon txd->tx_m = NULL; 33610dbe28b3SPyun YongHyeon } 33620dbe28b3SPyun YongHyeon 33630dbe28b3SPyun YongHyeon if (prog > 0) { 33640dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = cons; 33650dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) 33662271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 33670dbe28b3SPyun YongHyeon /* No need to sync LEs as we didn't update LEs. */ 33680dbe28b3SPyun YongHyeon } 33690dbe28b3SPyun YongHyeon } 33700dbe28b3SPyun YongHyeon 33710dbe28b3SPyun YongHyeon static void 33720dbe28b3SPyun YongHyeon msk_tick(void *xsc_if) 33730dbe28b3SPyun YongHyeon { 33748227d65bSAlexander Kabaev struct epoch_tracker et; 33750dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 33760dbe28b3SPyun YongHyeon struct mii_data *mii; 33770dbe28b3SPyun YongHyeon 33780dbe28b3SPyun YongHyeon sc_if = xsc_if; 33790dbe28b3SPyun YongHyeon 33800dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 33810dbe28b3SPyun YongHyeon 33820dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 33830dbe28b3SPyun YongHyeon 33840dbe28b3SPyun YongHyeon mii_tick(mii); 338577e6010fSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) 338677e6010fSPyun YongHyeon msk_miibus_statchg(sc_if->msk_if_dev); 33878227d65bSAlexander Kabaev NET_EPOCH_ENTER(et); 3388cf570c1fSPyun YongHyeon msk_handle_events(sc_if->msk_softc); 33898227d65bSAlexander Kabaev NET_EPOCH_EXIT(et); 33902271eac7SPyun YongHyeon msk_watchdog(sc_if); 33910dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 33920dbe28b3SPyun YongHyeon } 33930dbe28b3SPyun YongHyeon 33940dbe28b3SPyun YongHyeon static void 33950dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if) 33960dbe28b3SPyun YongHyeon { 33970dbe28b3SPyun YongHyeon uint16_t status; 33980dbe28b3SPyun YongHyeon 33990dbe28b3SPyun YongHyeon msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 3400431e606dSPyun YongHyeon status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 34010dbe28b3SPyun YongHyeon /* Handle FIFO Underrun/Overflow? */ 34020dbe28b3SPyun YongHyeon if ((status & PHY_M_IS_FIFO_ERROR)) 34030dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 34040dbe28b3SPyun YongHyeon "PHY FIFO underrun/overflow.\n"); 34050dbe28b3SPyun YongHyeon } 34060dbe28b3SPyun YongHyeon 34070dbe28b3SPyun YongHyeon static void 34080dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if) 34090dbe28b3SPyun YongHyeon { 34100dbe28b3SPyun YongHyeon struct msk_softc *sc; 34110dbe28b3SPyun YongHyeon uint8_t status; 34120dbe28b3SPyun YongHyeon 34130dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 34140dbe28b3SPyun YongHyeon status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 34150dbe28b3SPyun YongHyeon 34160dbe28b3SPyun YongHyeon /* GMAC Rx FIFO overrun. */ 3417ff080216SPyun YongHyeon if ((status & GM_IS_RX_FF_OR) != 0) 34180dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 34190dbe28b3SPyun YongHyeon GMF_CLI_RX_FO); 34200dbe28b3SPyun YongHyeon /* GMAC Tx FIFO underrun. */ 34210dbe28b3SPyun YongHyeon if ((status & GM_IS_TX_FF_UR) != 0) { 34220dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 34230dbe28b3SPyun YongHyeon GMF_CLI_TX_FU); 34240dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n"); 34250dbe28b3SPyun YongHyeon /* 34260dbe28b3SPyun YongHyeon * XXX 34270dbe28b3SPyun YongHyeon * In case of Tx underrun, we may need to flush/reset 34280dbe28b3SPyun YongHyeon * Tx MAC but that would also require resynchronization 3429b1ce21c6SRebecca Cran * with status LEs. Reinitializing status LEs would 34300dbe28b3SPyun YongHyeon * affect other port in dual MAC configuration so it 34310dbe28b3SPyun YongHyeon * should be avoided as possible as we can. 34320dbe28b3SPyun YongHyeon * Due to lack of documentation it's all vague guess but 34330dbe28b3SPyun YongHyeon * it needs more investigation. 34340dbe28b3SPyun YongHyeon */ 34350dbe28b3SPyun YongHyeon } 34360dbe28b3SPyun YongHyeon } 34370dbe28b3SPyun YongHyeon 34380dbe28b3SPyun YongHyeon static void 34390dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status) 34400dbe28b3SPyun YongHyeon { 34410dbe28b3SPyun YongHyeon struct msk_softc *sc; 34420dbe28b3SPyun YongHyeon 34430dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 34440dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RD1) != 0) { 34450dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 34460dbe28b3SPyun YongHyeon "RAM buffer read parity error\n"); 34470dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34480dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 34490dbe28b3SPyun YongHyeon RI_CLR_RD_PERR); 34500dbe28b3SPyun YongHyeon } 34510dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_WR1) != 0) { 34520dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 34530dbe28b3SPyun YongHyeon "RAM buffer write parity error\n"); 34540dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34550dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 34560dbe28b3SPyun YongHyeon RI_CLR_WR_PERR); 34570dbe28b3SPyun YongHyeon } 34580dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_MAC1) != 0) { 34590dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n"); 34600dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34610dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 34620dbe28b3SPyun YongHyeon GMF_CLI_TX_PE); 34630dbe28b3SPyun YongHyeon } 34640dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RX1) != 0) { 34650dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx parity error\n"); 34660dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34670dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR); 34680dbe28b3SPyun YongHyeon } 34690dbe28b3SPyun YongHyeon if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) { 34700dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "TCP segmentation error\n"); 34710dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34720dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP); 34730dbe28b3SPyun YongHyeon } 34740dbe28b3SPyun YongHyeon } 34750dbe28b3SPyun YongHyeon 34760dbe28b3SPyun YongHyeon static void 34770dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc) 34780dbe28b3SPyun YongHyeon { 34790dbe28b3SPyun YongHyeon uint32_t status; 34800dbe28b3SPyun YongHyeon uint32_t tlphead[4]; 34810dbe28b3SPyun YongHyeon 34820dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_HWE_ISRC); 34830dbe28b3SPyun YongHyeon /* Time Stamp timer overflow. */ 34840dbe28b3SPyun YongHyeon if ((status & Y2_IS_TIST_OV) != 0) 34850dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 34860dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_NEXP) != 0) { 34870dbe28b3SPyun YongHyeon /* 3488453130d9SPedro F. Giffuni * PCI Express Error occurred which is not described in PEX 34890dbe28b3SPyun YongHyeon * spec. 34900dbe28b3SPyun YongHyeon * This error is also mapped either to Master Abort( 34910dbe28b3SPyun YongHyeon * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and 34920dbe28b3SPyun YongHyeon * can only be cleared there. 34930dbe28b3SPyun YongHyeon */ 34940dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 34950dbe28b3SPyun YongHyeon "PCI Express protocol violation error\n"); 34960dbe28b3SPyun YongHyeon } 34970dbe28b3SPyun YongHyeon 34980dbe28b3SPyun YongHyeon if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) { 34990dbe28b3SPyun YongHyeon uint16_t v16; 35000dbe28b3SPyun YongHyeon 35010dbe28b3SPyun YongHyeon if ((status & Y2_IS_MST_ERR) != 0) 35020dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 35030dbe28b3SPyun YongHyeon "unexpected IRQ Status error\n"); 35040dbe28b3SPyun YongHyeon else 35050dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 35060dbe28b3SPyun YongHyeon "unexpected IRQ Master error\n"); 35070dbe28b3SPyun YongHyeon /* Reset all bits in the PCI status register. */ 35080dbe28b3SPyun YongHyeon v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 35090dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 35100dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, v16 | 35110dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 3512d1a02e09SJohn Baldwin PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2); 35130dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 35140dbe28b3SPyun YongHyeon } 35150dbe28b3SPyun YongHyeon 35160dbe28b3SPyun YongHyeon /* Check for PCI Express Uncorrectable Error. */ 35170dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_EXP) != 0) { 35180dbe28b3SPyun YongHyeon uint32_t v32; 35190dbe28b3SPyun YongHyeon 35200dbe28b3SPyun YongHyeon /* 35210dbe28b3SPyun YongHyeon * On PCI Express bus bridges are called root complexes (RC). 35220dbe28b3SPyun YongHyeon * PCI Express errors are recognized by the root complex too, 35230dbe28b3SPyun YongHyeon * which requests the system to handle the problem. After 3524ab3f6b34SGabor Kovesdan * error occurrence it may be that no access to the adapter 35250dbe28b3SPyun YongHyeon * may be performed any longer. 35260dbe28b3SPyun YongHyeon */ 35270dbe28b3SPyun YongHyeon 35280dbe28b3SPyun YongHyeon v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 35290dbe28b3SPyun YongHyeon if ((v32 & PEX_UNSUP_REQ) != 0) { 35300dbe28b3SPyun YongHyeon /* Ignore unsupported request error. */ 35310dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 35320dbe28b3SPyun YongHyeon "Uncorrectable PCI Express error\n"); 35330dbe28b3SPyun YongHyeon } 35340dbe28b3SPyun YongHyeon if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) { 35350dbe28b3SPyun YongHyeon int i; 35360dbe28b3SPyun YongHyeon 35370dbe28b3SPyun YongHyeon /* Get TLP header form Log Registers. */ 35380dbe28b3SPyun YongHyeon for (i = 0; i < 4; i++) 35390dbe28b3SPyun YongHyeon tlphead[i] = CSR_PCI_READ_4(sc, 35400dbe28b3SPyun YongHyeon PEX_HEADER_LOG + i * 4); 35410dbe28b3SPyun YongHyeon /* Check for vendor defined broadcast message. */ 35420dbe28b3SPyun YongHyeon if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) { 35430dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 35440dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 35450dbe28b3SPyun YongHyeon sc->msk_intrhwemask); 35460dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 35470dbe28b3SPyun YongHyeon } 35480dbe28b3SPyun YongHyeon } 35490dbe28b3SPyun YongHyeon /* Clear the interrupt. */ 35500dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 35510dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 35520dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 35530dbe28b3SPyun YongHyeon } 35540dbe28b3SPyun YongHyeon 35550dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL) 35560dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status); 35570dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL) 35580dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8); 35590dbe28b3SPyun YongHyeon } 35600dbe28b3SPyun YongHyeon 35610dbe28b3SPyun YongHyeon static __inline void 35620dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if) 35630dbe28b3SPyun YongHyeon { 35640dbe28b3SPyun YongHyeon struct msk_softc *sc; 35650dbe28b3SPyun YongHyeon 35660dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 356785b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) 35680dbe28b3SPyun YongHyeon bus_dmamap_sync( 35690dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 35700dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 35710dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 35720dbe28b3SPyun YongHyeon else 35730dbe28b3SPyun YongHyeon bus_dmamap_sync( 35740dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag, 35750dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 35760dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 35770dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, 35780dbe28b3SPyun YongHyeon PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod); 35790dbe28b3SPyun YongHyeon } 35800dbe28b3SPyun YongHyeon 35810dbe28b3SPyun YongHyeon static int 35820dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc) 35830dbe28b3SPyun YongHyeon { 35840dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 35850dbe28b3SPyun YongHyeon int rxput[2]; 35860dbe28b3SPyun YongHyeon struct msk_stat_desc *sd; 35870dbe28b3SPyun YongHyeon uint32_t control, status; 3588c876b43fSPyun YongHyeon int cons, len, port, rxprog; 35890dbe28b3SPyun YongHyeon 359007fa0751SPyun YongHyeon if (sc->msk_stat_cons == CSR_READ_2(sc, STAT_PUT_IDX)) 359107fa0751SPyun YongHyeon return (0); 359207fa0751SPyun YongHyeon 35930dbe28b3SPyun YongHyeon /* Sync status LEs. */ 35940dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 35950dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 35960dbe28b3SPyun YongHyeon 35970dbe28b3SPyun YongHyeon rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0; 35980dbe28b3SPyun YongHyeon rxprog = 0; 3599c876b43fSPyun YongHyeon cons = sc->msk_stat_cons; 3600c876b43fSPyun YongHyeon for (;;) { 36010dbe28b3SPyun YongHyeon sd = &sc->msk_stat_ring[cons]; 36020dbe28b3SPyun YongHyeon control = le32toh(sd->msk_control); 36030dbe28b3SPyun YongHyeon if ((control & HW_OWNER) == 0) 36040dbe28b3SPyun YongHyeon break; 36050dbe28b3SPyun YongHyeon control &= ~HW_OWNER; 36060dbe28b3SPyun YongHyeon sd->msk_control = htole32(control); 36070dbe28b3SPyun YongHyeon status = le32toh(sd->msk_status); 36080dbe28b3SPyun YongHyeon len = control & STLE_LEN_MASK; 36090dbe28b3SPyun YongHyeon port = (control >> 16) & 0x01; 36100dbe28b3SPyun YongHyeon sc_if = sc->msk_if[port]; 36110dbe28b3SPyun YongHyeon if (sc_if == NULL) { 36120dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "invalid port opcode " 36130dbe28b3SPyun YongHyeon "0x%08x\n", control & STLE_OP_MASK); 36140dbe28b3SPyun YongHyeon continue; 36150dbe28b3SPyun YongHyeon } 36160dbe28b3SPyun YongHyeon 36170dbe28b3SPyun YongHyeon switch (control & STLE_OP_MASK) { 36180dbe28b3SPyun YongHyeon case OP_RXVLAN: 36190dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 36200dbe28b3SPyun YongHyeon break; 36210dbe28b3SPyun YongHyeon case OP_RXCHKSVLAN: 36220dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 3623388214e4SPyun YongHyeon /* FALLTHROUGH */ 3624388214e4SPyun YongHyeon case OP_RXCHKS: 3625388214e4SPyun YongHyeon sc_if->msk_csum = status; 36260dbe28b3SPyun YongHyeon break; 36270dbe28b3SPyun YongHyeon case OP_RXSTAT: 362831fefd0dSPyun YongHyeon if (!(sc_if->msk_ifp->if_drv_flags & IFF_DRV_RUNNING)) 362931fefd0dSPyun YongHyeon break; 363085b340cbSPyun YongHyeon if (sc_if->msk_framesize > 363185b340cbSPyun YongHyeon (MCLBYTES - MSK_RX_BUF_ALIGN)) 3632efb74172SPyun YongHyeon msk_jumbo_rxeof(sc_if, status, control, len); 36330dbe28b3SPyun YongHyeon else 3634efb74172SPyun YongHyeon msk_rxeof(sc_if, status, control, len); 36350dbe28b3SPyun YongHyeon rxprog++; 36360dbe28b3SPyun YongHyeon /* 36370dbe28b3SPyun YongHyeon * Because there is no way to sync single Rx LE 36380dbe28b3SPyun YongHyeon * put the DMA sync operation off until the end of 36390dbe28b3SPyun YongHyeon * event processing. 36400dbe28b3SPyun YongHyeon */ 36410dbe28b3SPyun YongHyeon rxput[port]++; 36420dbe28b3SPyun YongHyeon /* Update prefetch unit if we've passed water mark. */ 36430dbe28b3SPyun YongHyeon if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) { 36440dbe28b3SPyun YongHyeon msk_rxput(sc_if); 36450dbe28b3SPyun YongHyeon rxput[port] = 0; 36460dbe28b3SPyun YongHyeon } 36470dbe28b3SPyun YongHyeon break; 36480dbe28b3SPyun YongHyeon case OP_TXINDEXLE: 36490dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_A] != NULL) 36500dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_A], 36510dbe28b3SPyun YongHyeon status & STLE_TXA1_MSKL); 36520dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_B] != NULL) 36530dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_B], 36540dbe28b3SPyun YongHyeon ((status & STLE_TXA2_MSKL) >> 36550dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTL) | 36560dbe28b3SPyun YongHyeon ((len & STLE_TXA2_MSKH) << 36570dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTH)); 36580dbe28b3SPyun YongHyeon break; 36590dbe28b3SPyun YongHyeon default: 36600dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n", 36610dbe28b3SPyun YongHyeon control & STLE_OP_MASK); 36620dbe28b3SPyun YongHyeon break; 36630dbe28b3SPyun YongHyeon } 3664355a415eSPyun YongHyeon MSK_INC(cons, sc->msk_stat_count); 36650dbe28b3SPyun YongHyeon if (rxprog > sc->msk_process_limit) 36660dbe28b3SPyun YongHyeon break; 36670dbe28b3SPyun YongHyeon } 36680dbe28b3SPyun YongHyeon 36690dbe28b3SPyun YongHyeon sc->msk_stat_cons = cons; 367017f6f326SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 367117f6f326SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 36720dbe28b3SPyun YongHyeon 36730dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_A] > 0) 36740dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_A]); 36750dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_B] > 0) 36760dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_B]); 36770dbe28b3SPyun YongHyeon 367807fa0751SPyun YongHyeon return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX)); 36790dbe28b3SPyun YongHyeon } 36800dbe28b3SPyun YongHyeon 368153dcfbd1SPyun YongHyeon static void 3682c876b43fSPyun YongHyeon msk_intr(void *xsc) 368353dcfbd1SPyun YongHyeon { 368453dcfbd1SPyun YongHyeon struct msk_softc *sc; 368553dcfbd1SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 368653dcfbd1SPyun YongHyeon struct ifnet *ifp0, *ifp1; 368753dcfbd1SPyun YongHyeon uint32_t status; 3688c876b43fSPyun YongHyeon int domore; 368953dcfbd1SPyun YongHyeon 369053dcfbd1SPyun YongHyeon sc = xsc; 369153dcfbd1SPyun YongHyeon MSK_LOCK(sc); 369253dcfbd1SPyun YongHyeon 369353dcfbd1SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 369453dcfbd1SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 3695ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3696ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 369753dcfbd1SPyun YongHyeon (status & sc->msk_intrmask) == 0) { 369853dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 36993d763c31SPyun YongHyeon MSK_UNLOCK(sc); 370053dcfbd1SPyun YongHyeon return; 370153dcfbd1SPyun YongHyeon } 370253dcfbd1SPyun YongHyeon 370353dcfbd1SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 370453dcfbd1SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 370553dcfbd1SPyun YongHyeon ifp0 = ifp1 = NULL; 370653dcfbd1SPyun YongHyeon if (sc_if0 != NULL) 370753dcfbd1SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 370853dcfbd1SPyun YongHyeon if (sc_if1 != NULL) 370953dcfbd1SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 371053dcfbd1SPyun YongHyeon 371153dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 371253dcfbd1SPyun YongHyeon msk_intr_phy(sc_if0); 371353dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 371453dcfbd1SPyun YongHyeon msk_intr_phy(sc_if1); 371553dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 371653dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if0); 371753dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 371853dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if1); 371953dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 372053dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 372153dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 372253dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 372353dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 372453dcfbd1SPyun YongHyeon } 372553dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 372653dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 372753dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 372853dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 372953dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 373053dcfbd1SPyun YongHyeon } 373153dcfbd1SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 373253dcfbd1SPyun YongHyeon msk_intr_hwerr(sc); 373353dcfbd1SPyun YongHyeon 37340dbe28b3SPyun YongHyeon domore = msk_handle_events(sc); 3735c876b43fSPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0 && domore == 0) 37360dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 37370dbe28b3SPyun YongHyeon 37380dbe28b3SPyun YongHyeon /* Reenable interrupts. */ 37390dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 3740c876b43fSPyun YongHyeon 3741c876b43fSPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3742c876b43fSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 3743c876b43fSPyun YongHyeon msk_start_locked(ifp0); 3744c876b43fSPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3745c876b43fSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 3746c876b43fSPyun YongHyeon msk_start_locked(ifp1); 3747c876b43fSPyun YongHyeon 3748c876b43fSPyun YongHyeon MSK_UNLOCK(sc); 37490dbe28b3SPyun YongHyeon } 37500dbe28b3SPyun YongHyeon 37510dbe28b3SPyun YongHyeon static void 3752daf29227SPyun YongHyeon msk_set_tx_stfwd(struct msk_if_softc *sc_if) 3753daf29227SPyun YongHyeon { 3754daf29227SPyun YongHyeon struct msk_softc *sc; 3755daf29227SPyun YongHyeon struct ifnet *ifp; 3756daf29227SPyun YongHyeon 3757daf29227SPyun YongHyeon ifp = sc_if->msk_ifp; 3758daf29227SPyun YongHyeon sc = sc_if->msk_softc; 37597b4f47c1SPyun YongHyeon if ((sc->msk_hw_id == CHIP_ID_YUKON_EX && 37607b4f47c1SPyun YongHyeon sc->msk_hw_rev != CHIP_REV_YU_EX_A0) || 37617b4f47c1SPyun YongHyeon sc->msk_hw_id >= CHIP_ID_YUKON_SUPR) { 37627b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 37637b4f47c1SPyun YongHyeon TX_STFW_ENA); 37647b4f47c1SPyun YongHyeon } else { 3765daf29227SPyun YongHyeon if (ifp->if_mtu > ETHERMTU) { 3766daf29227SPyun YongHyeon /* Set Tx GMAC FIFO Almost Empty Threshold. */ 3767daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3768daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR), 3769daf29227SPyun YongHyeon MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR); 3770daf29227SPyun YongHyeon /* Disable Store & Forward mode for Tx. */ 37717b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 37727b4f47c1SPyun YongHyeon TX_STFW_DIS); 3773daf29227SPyun YongHyeon } else { 37747b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 37757b4f47c1SPyun YongHyeon TX_STFW_ENA); 3776daf29227SPyun YongHyeon } 3777daf29227SPyun YongHyeon } 3778daf29227SPyun YongHyeon } 3779daf29227SPyun YongHyeon 3780daf29227SPyun YongHyeon static void 37810dbe28b3SPyun YongHyeon msk_init(void *xsc) 37820dbe28b3SPyun YongHyeon { 37830dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if = xsc; 37840dbe28b3SPyun YongHyeon 37850dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 37860dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 37870dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 37880dbe28b3SPyun YongHyeon } 37890dbe28b3SPyun YongHyeon 37900dbe28b3SPyun YongHyeon static void 37910dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if) 37920dbe28b3SPyun YongHyeon { 37930dbe28b3SPyun YongHyeon struct msk_softc *sc; 37940dbe28b3SPyun YongHyeon struct ifnet *ifp; 37950dbe28b3SPyun YongHyeon struct mii_data *mii; 3796cf5756a6SPyun YongHyeon uint8_t *eaddr; 37970dbe28b3SPyun YongHyeon uint16_t gmac; 379861708f4cSPyun YongHyeon uint32_t reg; 3799cf5756a6SPyun YongHyeon int error; 38000dbe28b3SPyun YongHyeon 38010dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 38020dbe28b3SPyun YongHyeon 38030dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 38040dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 38050dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 38060dbe28b3SPyun YongHyeon 380789e22666SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 380889e22666SPyun YongHyeon return; 380989e22666SPyun YongHyeon 38100dbe28b3SPyun YongHyeon error = 0; 38110dbe28b3SPyun YongHyeon /* Cancel pending I/O and free all Rx/Tx buffers. */ 38120dbe28b3SPyun YongHyeon msk_stop(sc_if); 38130dbe28b3SPyun YongHyeon 381485b340cbSPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 381585b340cbSPyun YongHyeon sc_if->msk_framesize = ETHERMTU; 381685b340cbSPyun YongHyeon else 381785b340cbSPyun YongHyeon sc_if->msk_framesize = ifp->if_mtu; 381885b340cbSPyun YongHyeon sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN; 381985b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 3820e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 3821a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 3822a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 3823a109c74fSPyun YongHyeon } 38240dbe28b3SPyun YongHyeon 3825e6e23ffeSPyun YongHyeon /* GMAC Control reset. */ 3826e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_SET); 3827e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_CLR); 3828e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_F_LOOPB_OFF); 3829e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 3830e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) 3831daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), 3832daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 3833daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 3834e6e23ffeSPyun YongHyeon 38350dbe28b3SPyun YongHyeon /* 3836e6e23ffeSPyun YongHyeon * Initialize GMAC first such that speed/duplex/flow-control 3837e6e23ffeSPyun YongHyeon * parameters are renegotiated when interface is brought up. 38380dbe28b3SPyun YongHyeon */ 3839e6e23ffeSPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, 0); 38400dbe28b3SPyun YongHyeon 38410dbe28b3SPyun YongHyeon /* Dummy read the Interrupt Source Register. */ 38420dbe28b3SPyun YongHyeon CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 38430dbe28b3SPyun YongHyeon 38443a91ee71SPyun YongHyeon /* Clear MIB stats. */ 38453a91ee71SPyun YongHyeon msk_stats_clear(sc_if); 38460dbe28b3SPyun YongHyeon 38470dbe28b3SPyun YongHyeon /* Disable FCS. */ 38480dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS); 38490dbe28b3SPyun YongHyeon 38500dbe28b3SPyun YongHyeon /* Setup Transmit Control Register. */ 38510dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); 38520dbe28b3SPyun YongHyeon 38530dbe28b3SPyun YongHyeon /* Setup Transmit Flow Control Register. */ 38540dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff); 38550dbe28b3SPyun YongHyeon 38560dbe28b3SPyun YongHyeon /* Setup Transmit Parameter Register. */ 38570dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM, 38580dbe28b3SPyun YongHyeon TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | 38590dbe28b3SPyun YongHyeon TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF)); 38600dbe28b3SPyun YongHyeon 38610dbe28b3SPyun YongHyeon gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) | 38620dbe28b3SPyun YongHyeon GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); 38630dbe28b3SPyun YongHyeon 386485b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU) 38650dbe28b3SPyun YongHyeon gmac |= GM_SMOD_JUMBO_ENA; 38660dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac); 38670dbe28b3SPyun YongHyeon 38680dbe28b3SPyun YongHyeon /* Set station address. */ 3869cf5756a6SPyun YongHyeon eaddr = IF_LLADDR(ifp); 3870cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L, 3871cf5756a6SPyun YongHyeon eaddr[0] | (eaddr[1] << 8)); 3872cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1M, 3873cf5756a6SPyun YongHyeon eaddr[2] | (eaddr[3] << 8)); 3874cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1H, 3875cf5756a6SPyun YongHyeon eaddr[4] | (eaddr[5] << 8)); 3876cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L, 3877cf5756a6SPyun YongHyeon eaddr[0] | (eaddr[1] << 8)); 3878cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2M, 3879cf5756a6SPyun YongHyeon eaddr[2] | (eaddr[3] << 8)); 3880cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2H, 3881cf5756a6SPyun YongHyeon eaddr[4] | (eaddr[5] << 8)); 38820dbe28b3SPyun YongHyeon 38830dbe28b3SPyun YongHyeon /* Disable interrupts for counter overflows. */ 38840dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0); 38850dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0); 38860dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0); 38870dbe28b3SPyun YongHyeon 38880dbe28b3SPyun YongHyeon /* Configure Rx MAC FIFO. */ 38890dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 38900dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR); 389161708f4cSPyun YongHyeon reg = GMF_OPER_ON | GMF_RX_F_FL_ON; 3892daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P || 3893daf29227SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EX) 389461708f4cSPyun YongHyeon reg |= GMF_RX_OVER_ON; 389561708f4cSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), reg); 38960dbe28b3SPyun YongHyeon 38976d6588a1SPyun YongHyeon /* Set receive filter. */ 38986d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 38990dbe28b3SPyun YongHyeon 3900cde64af3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 3901cde64af3SPyun YongHyeon /* Clear flush mask - HW bug. */ 3902cde64af3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 0); 3903cde64af3SPyun YongHyeon } else { 39040dbe28b3SPyun YongHyeon /* Flush Rx MAC FIFO on any flow control or error. */ 39050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 39060dbe28b3SPyun YongHyeon GMR_FS_ANY_ERR); 3907cde64af3SPyun YongHyeon } 39080dbe28b3SPyun YongHyeon 3909d5d60164SPyun YongHyeon /* 3910d5d60164SPyun YongHyeon * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word 3911d5d60164SPyun YongHyeon * due to hardware hang on receipt of pause frames. 3912d5d60164SPyun YongHyeon */ 3913224003b7SPyun YongHyeon reg = RX_GMF_FL_THR_DEF + 1; 3914224003b7SPyun YongHyeon /* Another magic for Yukon FE+ - From Linux. */ 3915224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3916224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) 3917224003b7SPyun YongHyeon reg = 0x178; 3918224003b7SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR), reg); 39190dbe28b3SPyun YongHyeon 39200dbe28b3SPyun YongHyeon /* Configure Tx MAC FIFO. */ 39210dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 39220dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR); 39230dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON); 39240dbe28b3SPyun YongHyeon 39250dbe28b3SPyun YongHyeon /* Configure hardware VLAN tag insertion/stripping. */ 39260dbe28b3SPyun YongHyeon msk_setvlan(sc_if, ifp); 39270dbe28b3SPyun YongHyeon 392883c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) { 3929b1ce21c6SRebecca Cran /* Set Rx Pause threshold. */ 3930106b2e2fSPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR), 39310dbe28b3SPyun YongHyeon MSK_ECU_LLPP); 3932106b2e2fSPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR), 39330dbe28b3SPyun YongHyeon MSK_ECU_ULPP); 3934daf29227SPyun YongHyeon /* Configure store-and-forward for Tx. */ 3935daf29227SPyun YongHyeon msk_set_tx_stfwd(sc_if); 39360dbe28b3SPyun YongHyeon } 39370dbe28b3SPyun YongHyeon 3938224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3939224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 3940224003b7SPyun YongHyeon /* Disable dynamic watermark - from Linux. */ 3941224003b7SPyun YongHyeon reg = CSR_READ_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA)); 3942224003b7SPyun YongHyeon reg &= ~0x03; 3943224003b7SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA), reg); 3944224003b7SPyun YongHyeon } 3945224003b7SPyun YongHyeon 39460dbe28b3SPyun YongHyeon /* 39470dbe28b3SPyun YongHyeon * Disable Force Sync bit and Alloc bit in Tx RAM interface 39480dbe28b3SPyun YongHyeon * arbiter as we don't use Sync Tx queue. 39490dbe28b3SPyun YongHyeon */ 39500dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), 39510dbe28b3SPyun YongHyeon TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); 39520dbe28b3SPyun YongHyeon /* Enable the RAM Interface Arbiter. */ 39530dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB); 39540dbe28b3SPyun YongHyeon 39550dbe28b3SPyun YongHyeon /* Setup RAM buffer. */ 39560dbe28b3SPyun YongHyeon msk_set_rambuffer(sc_if); 39570dbe28b3SPyun YongHyeon 39580dbe28b3SPyun YongHyeon /* Disable Tx sync Queue. */ 39590dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET); 39600dbe28b3SPyun YongHyeon 39610dbe28b3SPyun YongHyeon /* Setup Tx Queue Bus Memory Interface. */ 39620dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET); 39630dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT); 39640dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON); 39650dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM); 3966ebb25bfaSPyun YongHyeon switch (sc->msk_hw_id) { 3967ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EC_U: 3968ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) { 39690dbe28b3SPyun YongHyeon /* Fix for Yukon-EC Ultra: set BMU FIFO level */ 3970ebb25bfaSPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), 3971ebb25bfaSPyun YongHyeon MSK_ECU_TXFF_LEV); 3972ebb25bfaSPyun YongHyeon } 3973ebb25bfaSPyun YongHyeon break; 3974ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EX: 3975ebb25bfaSPyun YongHyeon /* 3976ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 3977ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 3978ebb25bfaSPyun YongHyeon */ 3979ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 3980ebb25bfaSPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_F), 3981ebb25bfaSPyun YongHyeon F_TX_CHK_AUTO_OFF); 3982ebb25bfaSPyun YongHyeon break; 39830dbe28b3SPyun YongHyeon } 39840dbe28b3SPyun YongHyeon 39850dbe28b3SPyun YongHyeon /* Setup Rx Queue Bus Memory Interface. */ 39860dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET); 39870dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT); 39880dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON); 39890dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM); 39900dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U && 39910dbe28b3SPyun YongHyeon sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) { 39920dbe28b3SPyun YongHyeon /* MAC Rx RAM Read is controlled by hardware. */ 39930dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS); 39940dbe28b3SPyun YongHyeon } 39950dbe28b3SPyun YongHyeon 39960dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_txq, 39970dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1); 39980dbe28b3SPyun YongHyeon msk_init_tx_ring(sc_if); 39990dbe28b3SPyun YongHyeon 40000dbe28b3SPyun YongHyeon /* Disable Rx checksum offload and RSS hash. */ 4001388214e4SPyun YongHyeon reg = BMU_DIS_RX_RSS_HASH; 4002388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 4003388214e4SPyun YongHyeon (ifp->if_capenable & IFCAP_RXCSUM) != 0) 4004388214e4SPyun YongHyeon reg |= BMU_ENA_RX_CHKSUM; 4005388214e4SPyun YongHyeon else 4006388214e4SPyun YongHyeon reg |= BMU_DIS_RX_CHKSUM; 4007388214e4SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), reg); 400885b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) { 40090dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 40100dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr, 40110dbe28b3SPyun YongHyeon MSK_JUMBO_RX_RING_CNT - 1); 40120dbe28b3SPyun YongHyeon error = msk_init_jumbo_rx_ring(sc_if); 40130dbe28b3SPyun YongHyeon } else { 40140dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 40150dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr, 40160dbe28b3SPyun YongHyeon MSK_RX_RING_CNT - 1); 40170dbe28b3SPyun YongHyeon error = msk_init_rx_ring(sc_if); 40180dbe28b3SPyun YongHyeon } 40190dbe28b3SPyun YongHyeon if (error != 0) { 40200dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 40210dbe28b3SPyun YongHyeon "initialization failed: no memory for Rx buffers\n"); 40220dbe28b3SPyun YongHyeon msk_stop(sc_if); 40230dbe28b3SPyun YongHyeon return; 40240dbe28b3SPyun YongHyeon } 4025e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 4026e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) { 40277c8db6fdSPyun YongHyeon /* Disable flushing of non-ASF packets. */ 40287c8db6fdSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 40297c8db6fdSPyun YongHyeon GMF_RX_MACSEC_FLUSH_OFF); 40307c8db6fdSPyun YongHyeon } 40310dbe28b3SPyun YongHyeon 40320dbe28b3SPyun YongHyeon /* Configure interrupt handling. */ 40330dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 40340dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_A; 40350dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L1_MASK; 40360dbe28b3SPyun YongHyeon } else { 40370dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_B; 40380dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L2_MASK; 40390dbe28b3SPyun YongHyeon } 4040cf570c1fSPyun YongHyeon /* Configure IRQ moderation mask. */ 4041cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_MSK, sc->msk_intrmask); 4042cf570c1fSPyun YongHyeon if (sc->msk_int_holdoff > 0) { 4043cf570c1fSPyun YongHyeon /* Configure initial IRQ moderation timer value. */ 4044cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_INI, 4045cf570c1fSPyun YongHyeon MSK_USECS(sc, sc->msk_int_holdoff)); 4046cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_VAL, 4047cf570c1fSPyun YongHyeon MSK_USECS(sc, sc->msk_int_holdoff)); 4048cf570c1fSPyun YongHyeon /* Start IRQ moderation. */ 4049cf570c1fSPyun YongHyeon CSR_WRITE_1(sc, B2_IRQM_CTRL, TIM_START); 4050cf570c1fSPyun YongHyeon } 40510dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 40520dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 40530dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 40540dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 40550dbe28b3SPyun YongHyeon 40560dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 40570dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 40580dbe28b3SPyun YongHyeon 4059b52d3ddbSPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 4060b52d3ddbSPyun YongHyeon mii_mediachg(mii); 4061b52d3ddbSPyun YongHyeon 40620dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 40630dbe28b3SPyun YongHyeon } 40640dbe28b3SPyun YongHyeon 40650dbe28b3SPyun YongHyeon static void 40660dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if) 40670dbe28b3SPyun YongHyeon { 40680dbe28b3SPyun YongHyeon struct msk_softc *sc; 40690dbe28b3SPyun YongHyeon int ltpp, utpp; 40700dbe28b3SPyun YongHyeon 40710dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 407283c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 407383c04c93SPyun YongHyeon return; 40740dbe28b3SPyun YongHyeon 40750dbe28b3SPyun YongHyeon /* Setup Rx Queue. */ 40760dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR); 40770dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START), 40780dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 40790dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END), 40800dbe28b3SPyun YongHyeon sc->msk_rxqend[sc_if->msk_port] / 8); 40810dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP), 40820dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 40830dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP), 40840dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 40850dbe28b3SPyun YongHyeon 40860dbe28b3SPyun YongHyeon utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 40870dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8; 40880dbe28b3SPyun YongHyeon ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 40890dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8; 40900dbe28b3SPyun YongHyeon if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE) 40910dbe28b3SPyun YongHyeon ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8; 40920dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp); 40930dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp); 40940dbe28b3SPyun YongHyeon /* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */ 40950dbe28b3SPyun YongHyeon 40960dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD); 40970dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL)); 40980dbe28b3SPyun YongHyeon 40990dbe28b3SPyun YongHyeon /* Setup Tx Queue. */ 41000dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR); 41010dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START), 41020dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 41030dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END), 41040dbe28b3SPyun YongHyeon sc->msk_txqend[sc_if->msk_port] / 8); 41050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP), 41060dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 41070dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP), 41080dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 41090dbe28b3SPyun YongHyeon /* Enable Store & Forward for Tx side. */ 41100dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD); 41110dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD); 41120dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL)); 41130dbe28b3SPyun YongHyeon } 41140dbe28b3SPyun YongHyeon 41150dbe28b3SPyun YongHyeon static void 41160dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr, 41170dbe28b3SPyun YongHyeon uint32_t count) 41180dbe28b3SPyun YongHyeon { 41190dbe28b3SPyun YongHyeon 41200dbe28b3SPyun YongHyeon /* Reset the prefetch unit. */ 41210dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 41220dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 41230dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 41240dbe28b3SPyun YongHyeon PREF_UNIT_RST_CLR); 41250dbe28b3SPyun YongHyeon /* Set LE base address. */ 41260dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG), 41270dbe28b3SPyun YongHyeon MSK_ADDR_LO(addr)); 41280dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG), 41290dbe28b3SPyun YongHyeon MSK_ADDR_HI(addr)); 41300dbe28b3SPyun YongHyeon /* Set the list last index. */ 41310dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG), 41320dbe28b3SPyun YongHyeon count); 41330dbe28b3SPyun YongHyeon /* Turn on prefetch unit. */ 41340dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 41350dbe28b3SPyun YongHyeon PREF_UNIT_OP_ON); 41360dbe28b3SPyun YongHyeon /* Dummy read to ensure write. */ 41370dbe28b3SPyun YongHyeon CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG)); 41380dbe28b3SPyun YongHyeon } 41390dbe28b3SPyun YongHyeon 41400dbe28b3SPyun YongHyeon static void 41410dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if) 41420dbe28b3SPyun YongHyeon { 41430dbe28b3SPyun YongHyeon struct msk_softc *sc; 41440dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 41450dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 41460dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 41470dbe28b3SPyun YongHyeon struct ifnet *ifp; 41480dbe28b3SPyun YongHyeon uint32_t val; 41490dbe28b3SPyun YongHyeon int i; 41500dbe28b3SPyun YongHyeon 41510dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 41520dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 41530dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 41540dbe28b3SPyun YongHyeon 41550dbe28b3SPyun YongHyeon callout_stop(&sc_if->msk_tick_ch); 41562271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 41570dbe28b3SPyun YongHyeon 41580dbe28b3SPyun YongHyeon /* Disable interrupts. */ 41590dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 41600dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_A; 41610dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK; 41620dbe28b3SPyun YongHyeon } else { 41630dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_B; 41640dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK; 41650dbe28b3SPyun YongHyeon } 41660dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 41670dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 41680dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 41690dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 41700dbe28b3SPyun YongHyeon 41710dbe28b3SPyun YongHyeon /* Disable Tx/Rx MAC. */ 41720dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 41730dbe28b3SPyun YongHyeon val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 41740dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val); 41750dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 41760dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 41773a91ee71SPyun YongHyeon /* Update stats and clear counters. */ 41783a91ee71SPyun YongHyeon msk_stats_update(sc_if); 41790dbe28b3SPyun YongHyeon 41800dbe28b3SPyun YongHyeon /* Stop Tx BMU. */ 41810dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP); 41820dbe28b3SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 41830dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 41840dbe28b3SPyun YongHyeon if ((val & (BMU_STOP | BMU_IDLE)) == 0) { 41850dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 41860dbe28b3SPyun YongHyeon BMU_STOP); 4187e4816325SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 41880dbe28b3SPyun YongHyeon } else 41890dbe28b3SPyun YongHyeon break; 41900dbe28b3SPyun YongHyeon DELAY(1); 41910dbe28b3SPyun YongHyeon } 41920dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 41930dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n"); 41940dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), 41950dbe28b3SPyun YongHyeon RB_RST_SET | RB_DIS_OP_MD); 41960dbe28b3SPyun YongHyeon 41970dbe28b3SPyun YongHyeon /* Disable all GMAC interrupt. */ 41980dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0); 41990dbe28b3SPyun YongHyeon /* Disable PHY interrupt. */ 42000dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 42010dbe28b3SPyun YongHyeon 42020dbe28b3SPyun YongHyeon /* Disable the RAM Interface Arbiter. */ 42030dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB); 42040dbe28b3SPyun YongHyeon 42050dbe28b3SPyun YongHyeon /* Reset the PCI FIFO of the async Tx queue */ 42060dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 42070dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 42080dbe28b3SPyun YongHyeon 42090dbe28b3SPyun YongHyeon /* Reset the Tx prefetch units. */ 42100dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG), 42110dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 42120dbe28b3SPyun YongHyeon 42130dbe28b3SPyun YongHyeon /* Reset the RAM Buffer async Tx queue. */ 42140dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET); 42150dbe28b3SPyun YongHyeon 42160dbe28b3SPyun YongHyeon /* Reset Tx MAC FIFO. */ 42170dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 42180dbe28b3SPyun YongHyeon /* Set Pause Off. */ 42190dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF); 42200dbe28b3SPyun YongHyeon 42210dbe28b3SPyun YongHyeon /* 42220dbe28b3SPyun YongHyeon * The Rx Stop command will not work for Yukon-2 if the BMU does not 42230dbe28b3SPyun YongHyeon * reach the end of packet and since we can't make sure that we have 42240dbe28b3SPyun YongHyeon * incoming data, we must reset the BMU while it is not during a DMA 42250dbe28b3SPyun YongHyeon * transfer. Since it is possible that the Rx path is still active, 42260dbe28b3SPyun YongHyeon * the Rx RAM buffer will be stopped first, so any possible incoming 42270dbe28b3SPyun YongHyeon * data will not trigger a DMA. After the RAM buffer is stopped, the 42280dbe28b3SPyun YongHyeon * BMU is polled until any DMA in progress is ended and only then it 42290dbe28b3SPyun YongHyeon * will be reset. 42300dbe28b3SPyun YongHyeon */ 42310dbe28b3SPyun YongHyeon 42320dbe28b3SPyun YongHyeon /* Disable the RAM Buffer receive queue. */ 42330dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD); 42340dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 42350dbe28b3SPyun YongHyeon if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) == 42360dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL))) 42370dbe28b3SPyun YongHyeon break; 42380dbe28b3SPyun YongHyeon DELAY(1); 42390dbe28b3SPyun YongHyeon } 42400dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 42410dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n"); 42420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 42430dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 42440dbe28b3SPyun YongHyeon /* Reset the Rx prefetch unit. */ 42450dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG), 42460dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 42470dbe28b3SPyun YongHyeon /* Reset the RAM Buffer receive queue. */ 42480dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET); 42490dbe28b3SPyun YongHyeon /* Reset Rx MAC FIFO. */ 42500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 42510dbe28b3SPyun YongHyeon 42520dbe28b3SPyun YongHyeon /* Free Rx and Tx mbufs still in the queues. */ 42530dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 42540dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 42550dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 42560dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, 42570dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 42580dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, 42590dbe28b3SPyun YongHyeon rxd->rx_dmamap); 42600dbe28b3SPyun YongHyeon m_freem(rxd->rx_m); 42610dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 42620dbe28b3SPyun YongHyeon } 42630dbe28b3SPyun YongHyeon } 42640dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 42650dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 42660dbe28b3SPyun YongHyeon if (jrxd->rx_m != NULL) { 42670dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 42680dbe28b3SPyun YongHyeon jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 42690dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 42700dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 42710dbe28b3SPyun YongHyeon m_freem(jrxd->rx_m); 42720dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 42730dbe28b3SPyun YongHyeon } 42740dbe28b3SPyun YongHyeon } 42750dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 42760dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 42770dbe28b3SPyun YongHyeon if (txd->tx_m != NULL) { 42780dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, 42790dbe28b3SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 42800dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, 42810dbe28b3SPyun YongHyeon txd->tx_dmamap); 42820dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 42830dbe28b3SPyun YongHyeon txd->tx_m = NULL; 42840dbe28b3SPyun YongHyeon } 42850dbe28b3SPyun YongHyeon } 42860dbe28b3SPyun YongHyeon 42870dbe28b3SPyun YongHyeon /* 42880dbe28b3SPyun YongHyeon * Mark the interface down. 42890dbe28b3SPyun YongHyeon */ 42900dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 4291ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 42920dbe28b3SPyun YongHyeon } 42930dbe28b3SPyun YongHyeon 42943a91ee71SPyun YongHyeon /* 42953a91ee71SPyun YongHyeon * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower 42963a91ee71SPyun YongHyeon * counter clears high 16 bits of the counter such that accessing 42973a91ee71SPyun YongHyeon * lower 16 bits should be the last operation. 42983a91ee71SPyun YongHyeon */ 42993a91ee71SPyun YongHyeon #define MSK_READ_MIB32(x, y) \ 4300*ae70e883SJohn Baldwin ((((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) + \ 4301*ae70e883SJohn Baldwin (uint32_t)GMAC_READ_2(sc, x, y)) 43023a91ee71SPyun YongHyeon #define MSK_READ_MIB64(x, y) \ 4303*ae70e883SJohn Baldwin ((((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) + \ 4304*ae70e883SJohn Baldwin (uint64_t)MSK_READ_MIB32(x, y)) 43053a91ee71SPyun YongHyeon 43063a91ee71SPyun YongHyeon static void 43073a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if) 43083a91ee71SPyun YongHyeon { 43093a91ee71SPyun YongHyeon struct msk_softc *sc; 43103a91ee71SPyun YongHyeon uint16_t gmac; 43113a91ee71SPyun YongHyeon int i; 43123a91ee71SPyun YongHyeon 43133a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 43143a91ee71SPyun YongHyeon 43153a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43163a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 43173a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 43183a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 43193a91ee71SPyun YongHyeon /* Read all MIB Counters with Clear Mode set. */ 432040d7192bSPyun YongHyeon for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i += sizeof(uint32_t)) 4321*ae70e883SJohn Baldwin (void)MSK_READ_MIB32(sc_if->msk_port, i); 43223a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 43233a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 43243a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 43253a91ee71SPyun YongHyeon } 43263a91ee71SPyun YongHyeon 43273a91ee71SPyun YongHyeon static void 43283a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if) 43293a91ee71SPyun YongHyeon { 43303a91ee71SPyun YongHyeon struct msk_softc *sc; 43313a91ee71SPyun YongHyeon struct ifnet *ifp; 43323a91ee71SPyun YongHyeon struct msk_hw_stats *stats; 43333a91ee71SPyun YongHyeon uint16_t gmac; 43343a91ee71SPyun YongHyeon 43353a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 43363a91ee71SPyun YongHyeon 43373a91ee71SPyun YongHyeon ifp = sc_if->msk_ifp; 43383a91ee71SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 43393a91ee71SPyun YongHyeon return; 43403a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43413a91ee71SPyun YongHyeon stats = &sc_if->msk_stats; 43423a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 43433a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 43443a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 43453a91ee71SPyun YongHyeon 43463a91ee71SPyun YongHyeon /* Rx stats. */ 43473a91ee71SPyun YongHyeon stats->rx_ucast_frames += 43483a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK); 43493a91ee71SPyun YongHyeon stats->rx_bcast_frames += 43503a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK); 43513a91ee71SPyun YongHyeon stats->rx_pause_frames += 43523a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE); 43533a91ee71SPyun YongHyeon stats->rx_mcast_frames += 43543a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK); 43553a91ee71SPyun YongHyeon stats->rx_crc_errs += 43563a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR); 43573a91ee71SPyun YongHyeon stats->rx_good_octets += 43583a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO); 43593a91ee71SPyun YongHyeon stats->rx_bad_octets += 43603a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO); 43613a91ee71SPyun YongHyeon stats->rx_runts += 43623a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT); 43633a91ee71SPyun YongHyeon stats->rx_runt_errs += 43643a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG); 43653a91ee71SPyun YongHyeon stats->rx_pkts_64 += 43663a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B); 43673a91ee71SPyun YongHyeon stats->rx_pkts_65_127 += 43683a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B); 43693a91ee71SPyun YongHyeon stats->rx_pkts_128_255 += 43703a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B); 43713a91ee71SPyun YongHyeon stats->rx_pkts_256_511 += 43723a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B); 43733a91ee71SPyun YongHyeon stats->rx_pkts_512_1023 += 43743a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B); 43753a91ee71SPyun YongHyeon stats->rx_pkts_1024_1518 += 43763a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B); 43773a91ee71SPyun YongHyeon stats->rx_pkts_1519_max += 43783a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ); 43793a91ee71SPyun YongHyeon stats->rx_pkts_too_long += 43803a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR); 43813a91ee71SPyun YongHyeon stats->rx_pkts_jabbers += 43823a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT); 43833a91ee71SPyun YongHyeon stats->rx_fifo_oflows += 43843a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV); 43853a91ee71SPyun YongHyeon 43863a91ee71SPyun YongHyeon /* Tx stats. */ 43873a91ee71SPyun YongHyeon stats->tx_ucast_frames += 43883a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK); 43893a91ee71SPyun YongHyeon stats->tx_bcast_frames += 43903a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK); 43913a91ee71SPyun YongHyeon stats->tx_pause_frames += 43923a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE); 43933a91ee71SPyun YongHyeon stats->tx_mcast_frames += 43943a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK); 43953a91ee71SPyun YongHyeon stats->tx_octets += 43963a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO); 43973a91ee71SPyun YongHyeon stats->tx_pkts_64 += 43983a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B); 43993a91ee71SPyun YongHyeon stats->tx_pkts_65_127 += 44003a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B); 44013a91ee71SPyun YongHyeon stats->tx_pkts_128_255 += 44023a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B); 44033a91ee71SPyun YongHyeon stats->tx_pkts_256_511 += 44043a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B); 44053a91ee71SPyun YongHyeon stats->tx_pkts_512_1023 += 44063a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B); 44073a91ee71SPyun YongHyeon stats->tx_pkts_1024_1518 += 44083a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B); 44093a91ee71SPyun YongHyeon stats->tx_pkts_1519_max += 44103a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ); 44113a91ee71SPyun YongHyeon stats->tx_colls += 44123a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL); 44133a91ee71SPyun YongHyeon stats->tx_late_colls += 44143a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL); 44153a91ee71SPyun YongHyeon stats->tx_excess_colls += 44163a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL); 44173a91ee71SPyun YongHyeon stats->tx_multi_colls += 44183a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL); 44193a91ee71SPyun YongHyeon stats->tx_single_colls += 44203a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL); 44213a91ee71SPyun YongHyeon stats->tx_underflows += 44223a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR); 44233a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 44243a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 44253a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 44263a91ee71SPyun YongHyeon } 44273a91ee71SPyun YongHyeon 44283a91ee71SPyun YongHyeon static int 44293a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS) 44303a91ee71SPyun YongHyeon { 44313a91ee71SPyun YongHyeon struct msk_softc *sc; 44323a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 44333a91ee71SPyun YongHyeon uint32_t result, *stat; 44343a91ee71SPyun YongHyeon int off; 44353a91ee71SPyun YongHyeon 44363a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 44373a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 44383a91ee71SPyun YongHyeon off = arg2; 44393a91ee71SPyun YongHyeon stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off); 44403a91ee71SPyun YongHyeon 44413a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 44423a91ee71SPyun YongHyeon result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 44433a91ee71SPyun YongHyeon result += *stat; 44443a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 44453a91ee71SPyun YongHyeon 44463a91ee71SPyun YongHyeon return (sysctl_handle_int(oidp, &result, 0, req)); 44473a91ee71SPyun YongHyeon } 44483a91ee71SPyun YongHyeon 44493a91ee71SPyun YongHyeon static int 44503a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS) 44513a91ee71SPyun YongHyeon { 44523a91ee71SPyun YongHyeon struct msk_softc *sc; 44533a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 44543a91ee71SPyun YongHyeon uint64_t result, *stat; 44553a91ee71SPyun YongHyeon int off; 44563a91ee71SPyun YongHyeon 44573a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 44583a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 44593a91ee71SPyun YongHyeon off = arg2; 44603a91ee71SPyun YongHyeon stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off); 44613a91ee71SPyun YongHyeon 44623a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 44633a91ee71SPyun YongHyeon result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 44643a91ee71SPyun YongHyeon result += *stat; 44653a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 44663a91ee71SPyun YongHyeon 4467cbc134adSMatthew D Fleming return (sysctl_handle_64(oidp, &result, 0, req)); 44683a91ee71SPyun YongHyeon } 44693a91ee71SPyun YongHyeon 44703a91ee71SPyun YongHyeon #undef MSK_READ_MIB32 44713a91ee71SPyun YongHyeon #undef MSK_READ_MIB64 44723a91ee71SPyun YongHyeon 44733a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) \ 44747029da5cSPawel Biernacki SYSCTL_ADD_PROC(c, p, OID_AUTO, o, \ 44757029da5cSPawel Biernacki CTLTYPE_UINT | CTLFLAG_RD | CTLFLAG_NEEDGIANT, \ 44763a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32, \ 44773a91ee71SPyun YongHyeon "IU", d) 44783a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) \ 44797029da5cSPawel Biernacki SYSCTL_ADD_PROC(c, p, OID_AUTO, o, \ 44807029da5cSPawel Biernacki CTLTYPE_U64 | CTLFLAG_RD | CTLFLAG_NEEDGIANT, \ 44813a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64, \ 4482cbc134adSMatthew D Fleming "QU", d) 44833a91ee71SPyun YongHyeon 44843a91ee71SPyun YongHyeon static void 44853a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if) 44863a91ee71SPyun YongHyeon { 44873a91ee71SPyun YongHyeon struct sysctl_ctx_list *ctx; 44883a91ee71SPyun YongHyeon struct sysctl_oid_list *child, *schild; 44893a91ee71SPyun YongHyeon struct sysctl_oid *tree; 44903a91ee71SPyun YongHyeon 44913a91ee71SPyun YongHyeon ctx = device_get_sysctl_ctx(sc_if->msk_if_dev); 44923a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev)); 44933a91ee71SPyun YongHyeon 44947029da5cSPawel Biernacki tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", 44957029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "MSK Statistics"); 44969935c65aSPyun YongHyeon schild = SYSCTL_CHILDREN(tree); 44977029da5cSPawel Biernacki tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", 44987029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "MSK RX Statistics"); 44993a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 45003a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 45013a91ee71SPyun YongHyeon child, rx_ucast_frames, "Good unicast frames"); 45023a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 45033a91ee71SPyun YongHyeon child, rx_bcast_frames, "Good broadcast frames"); 45043a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 45053a91ee71SPyun YongHyeon child, rx_pause_frames, "Pause frames"); 45063a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 45073a91ee71SPyun YongHyeon child, rx_mcast_frames, "Multicast frames"); 45083a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs", 45093a91ee71SPyun YongHyeon child, rx_crc_errs, "CRC errors"); 45103a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets", 45113a91ee71SPyun YongHyeon child, rx_good_octets, "Good octets"); 45123a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets", 45133a91ee71SPyun YongHyeon child, rx_bad_octets, "Bad octets"); 45143a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 45153a91ee71SPyun YongHyeon child, rx_pkts_64, "64 bytes frames"); 45163a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 45173a91ee71SPyun YongHyeon child, rx_pkts_65_127, "65 to 127 bytes frames"); 45183a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 45193a91ee71SPyun YongHyeon child, rx_pkts_128_255, "128 to 255 bytes frames"); 45203a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 45213a91ee71SPyun YongHyeon child, rx_pkts_256_511, "256 to 511 bytes frames"); 45223a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 45233a91ee71SPyun YongHyeon child, rx_pkts_512_1023, "512 to 1023 bytes frames"); 45243a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 45253a91ee71SPyun YongHyeon child, rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 45263a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 45273a91ee71SPyun YongHyeon child, rx_pkts_1519_max, "1519 to max frames"); 45283a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long", 45293a91ee71SPyun YongHyeon child, rx_pkts_too_long, "frames too long"); 45303a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers", 45313a91ee71SPyun YongHyeon child, rx_pkts_jabbers, "Jabber errors"); 453279dd979aSPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "overflows", 45333a91ee71SPyun YongHyeon child, rx_fifo_oflows, "FIFO overflows"); 45343a91ee71SPyun YongHyeon 45357029da5cSPawel Biernacki tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", 45367029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "MSK TX Statistics"); 45373a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 45383a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 45393a91ee71SPyun YongHyeon child, tx_ucast_frames, "Unicast frames"); 45403a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 45413a91ee71SPyun YongHyeon child, tx_bcast_frames, "Broadcast frames"); 45423a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 45433a91ee71SPyun YongHyeon child, tx_pause_frames, "Pause frames"); 45443a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 45453a91ee71SPyun YongHyeon child, tx_mcast_frames, "Multicast frames"); 45463a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "octets", 45473a91ee71SPyun YongHyeon child, tx_octets, "Octets"); 45483a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 45493a91ee71SPyun YongHyeon child, tx_pkts_64, "64 bytes frames"); 45503a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 45513a91ee71SPyun YongHyeon child, tx_pkts_65_127, "65 to 127 bytes frames"); 45523a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 45533a91ee71SPyun YongHyeon child, tx_pkts_128_255, "128 to 255 bytes frames"); 45543a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 45553a91ee71SPyun YongHyeon child, tx_pkts_256_511, "256 to 511 bytes frames"); 45563a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 45573a91ee71SPyun YongHyeon child, tx_pkts_512_1023, "512 to 1023 bytes frames"); 45583a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 45593a91ee71SPyun YongHyeon child, tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 45603a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 45613a91ee71SPyun YongHyeon child, tx_pkts_1519_max, "1519 to max frames"); 45623a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "colls", 45633a91ee71SPyun YongHyeon child, tx_colls, "Collisions"); 45643a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls", 45653a91ee71SPyun YongHyeon child, tx_late_colls, "Late collisions"); 45663a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls", 45673a91ee71SPyun YongHyeon child, tx_excess_colls, "Excessive collisions"); 45683a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls", 45693a91ee71SPyun YongHyeon child, tx_multi_colls, "Multiple collisions"); 45703a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls", 45713a91ee71SPyun YongHyeon child, tx_single_colls, "Single collisions"); 45723a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "underflows", 45733a91ee71SPyun YongHyeon child, tx_underflows, "FIFO underflows"); 45743a91ee71SPyun YongHyeon } 45753a91ee71SPyun YongHyeon 45763a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32 45773a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64 45783a91ee71SPyun YongHyeon 45790dbe28b3SPyun YongHyeon static int 45800dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 45810dbe28b3SPyun YongHyeon { 45820dbe28b3SPyun YongHyeon int error, value; 45830dbe28b3SPyun YongHyeon 45840dbe28b3SPyun YongHyeon if (!arg1) 45850dbe28b3SPyun YongHyeon return (EINVAL); 45860dbe28b3SPyun YongHyeon value = *(int *)arg1; 45870dbe28b3SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 45880dbe28b3SPyun YongHyeon if (error || !req->newptr) 45890dbe28b3SPyun YongHyeon return (error); 45900dbe28b3SPyun YongHyeon if (value < low || value > high) 45910dbe28b3SPyun YongHyeon return (EINVAL); 45920dbe28b3SPyun YongHyeon *(int *)arg1 = value; 45930dbe28b3SPyun YongHyeon 45940dbe28b3SPyun YongHyeon return (0); 45950dbe28b3SPyun YongHyeon } 45960dbe28b3SPyun YongHyeon 45970dbe28b3SPyun YongHyeon static int 45980dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS) 45990dbe28b3SPyun YongHyeon { 46000dbe28b3SPyun YongHyeon 46010dbe28b3SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN, 46020dbe28b3SPyun YongHyeon MSK_PROC_MAX)); 46030dbe28b3SPyun YongHyeon } 4604