xref: /freebsd/sys/dev/msk/if_msk.c (revision 925da971b87e20c7639c0b3848beaac9a968507e)
10dbe28b3SPyun YongHyeon /******************************************************************************
20dbe28b3SPyun YongHyeon  *
30dbe28b3SPyun YongHyeon  * Name   : sky2.c
40dbe28b3SPyun YongHyeon  * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x
50dbe28b3SPyun YongHyeon  * Version: $Revision: 1.23 $
60dbe28b3SPyun YongHyeon  * Date   : $Date: 2005/12/22 09:04:11 $
70dbe28b3SPyun YongHyeon  * Purpose: Main driver source file
80dbe28b3SPyun YongHyeon  *
90dbe28b3SPyun YongHyeon  *****************************************************************************/
100dbe28b3SPyun YongHyeon 
110dbe28b3SPyun YongHyeon /******************************************************************************
120dbe28b3SPyun YongHyeon  *
130dbe28b3SPyun YongHyeon  *	LICENSE:
140dbe28b3SPyun YongHyeon  *	Copyright (C) Marvell International Ltd. and/or its affiliates
150dbe28b3SPyun YongHyeon  *
160dbe28b3SPyun YongHyeon  *	The computer program files contained in this folder ("Files")
170dbe28b3SPyun YongHyeon  *	are provided to you under the BSD-type license terms provided
180dbe28b3SPyun YongHyeon  *	below, and any use of such Files and any derivative works
190dbe28b3SPyun YongHyeon  *	thereof created by you shall be governed by the following terms
200dbe28b3SPyun YongHyeon  *	and conditions:
210dbe28b3SPyun YongHyeon  *
220dbe28b3SPyun YongHyeon  *	- Redistributions of source code must retain the above copyright
230dbe28b3SPyun YongHyeon  *	  notice, this list of conditions and the following disclaimer.
240dbe28b3SPyun YongHyeon  *	- Redistributions in binary form must reproduce the above
250dbe28b3SPyun YongHyeon  *	  copyright notice, this list of conditions and the following
260dbe28b3SPyun YongHyeon  *	  disclaimer in the documentation and/or other materials provided
270dbe28b3SPyun YongHyeon  *	  with the distribution.
280dbe28b3SPyun YongHyeon  *	- Neither the name of Marvell nor the names of its contributors
290dbe28b3SPyun YongHyeon  *	  may be used to endorse or promote products derived from this
300dbe28b3SPyun YongHyeon  *	  software without specific prior written permission.
310dbe28b3SPyun YongHyeon  *
320dbe28b3SPyun YongHyeon  *	THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
330dbe28b3SPyun YongHyeon  *	"AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
340dbe28b3SPyun YongHyeon  *	LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
350dbe28b3SPyun YongHyeon  *	FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
360dbe28b3SPyun YongHyeon  *	COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
370dbe28b3SPyun YongHyeon  *	INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
380dbe28b3SPyun YongHyeon  *	BUT NOT LIMITED TO, PROCUREMENT OF  SUBSTITUTE GOODS OR SERVICES;
390dbe28b3SPyun YongHyeon  *	LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
400dbe28b3SPyun YongHyeon  *	HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
410dbe28b3SPyun YongHyeon  *	STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
420dbe28b3SPyun YongHyeon  *	ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
430dbe28b3SPyun YongHyeon  *	OF THE POSSIBILITY OF SUCH DAMAGE.
440dbe28b3SPyun YongHyeon  *	/LICENSE
450dbe28b3SPyun YongHyeon  *
460dbe28b3SPyun YongHyeon  *****************************************************************************/
470dbe28b3SPyun YongHyeon 
480dbe28b3SPyun YongHyeon /*-
490dbe28b3SPyun YongHyeon  * Copyright (c) 1997, 1998, 1999, 2000
500dbe28b3SPyun YongHyeon  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
510dbe28b3SPyun YongHyeon  *
520dbe28b3SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
530dbe28b3SPyun YongHyeon  * modification, are permitted provided that the following conditions
540dbe28b3SPyun YongHyeon  * are met:
550dbe28b3SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
560dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer.
570dbe28b3SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
580dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
590dbe28b3SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
600dbe28b3SPyun YongHyeon  * 3. All advertising materials mentioning features or use of this software
610dbe28b3SPyun YongHyeon  *    must display the following acknowledgement:
620dbe28b3SPyun YongHyeon  *	This product includes software developed by Bill Paul.
630dbe28b3SPyun YongHyeon  * 4. Neither the name of the author nor the names of any co-contributors
640dbe28b3SPyun YongHyeon  *    may be used to endorse or promote products derived from this software
650dbe28b3SPyun YongHyeon  *    without specific prior written permission.
660dbe28b3SPyun YongHyeon  *
670dbe28b3SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
680dbe28b3SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
690dbe28b3SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
700dbe28b3SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
710dbe28b3SPyun YongHyeon  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
720dbe28b3SPyun YongHyeon  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
730dbe28b3SPyun YongHyeon  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
740dbe28b3SPyun YongHyeon  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
750dbe28b3SPyun YongHyeon  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
760dbe28b3SPyun YongHyeon  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
770dbe28b3SPyun YongHyeon  * THE POSSIBILITY OF SUCH DAMAGE.
780dbe28b3SPyun YongHyeon  */
790dbe28b3SPyun YongHyeon /*-
800dbe28b3SPyun YongHyeon  * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
810dbe28b3SPyun YongHyeon  *
820dbe28b3SPyun YongHyeon  * Permission to use, copy, modify, and distribute this software for any
830dbe28b3SPyun YongHyeon  * purpose with or without fee is hereby granted, provided that the above
840dbe28b3SPyun YongHyeon  * copyright notice and this permission notice appear in all copies.
850dbe28b3SPyun YongHyeon  *
860dbe28b3SPyun YongHyeon  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
870dbe28b3SPyun YongHyeon  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
880dbe28b3SPyun YongHyeon  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
890dbe28b3SPyun YongHyeon  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
900dbe28b3SPyun YongHyeon  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
910dbe28b3SPyun YongHyeon  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
920dbe28b3SPyun YongHyeon  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
930dbe28b3SPyun YongHyeon  */
940dbe28b3SPyun YongHyeon 
950dbe28b3SPyun YongHyeon /*
960dbe28b3SPyun YongHyeon  * Device driver for the Marvell Yukon II Ethernet controller.
970dbe28b3SPyun YongHyeon  * Due to lack of documentation, this driver is based on the code from
980dbe28b3SPyun YongHyeon  * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x.
990dbe28b3SPyun YongHyeon  */
1000dbe28b3SPyun YongHyeon 
1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h>
1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$");
1030dbe28b3SPyun YongHyeon 
1040dbe28b3SPyun YongHyeon #include <sys/param.h>
1050dbe28b3SPyun YongHyeon #include <sys/systm.h>
1060dbe28b3SPyun YongHyeon #include <sys/bus.h>
1070dbe28b3SPyun YongHyeon #include <sys/endian.h>
1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h>
1090dbe28b3SPyun YongHyeon #include <sys/malloc.h>
1100dbe28b3SPyun YongHyeon #include <sys/kernel.h>
1110dbe28b3SPyun YongHyeon #include <sys/module.h>
1120dbe28b3SPyun YongHyeon #include <sys/socket.h>
1130dbe28b3SPyun YongHyeon #include <sys/sockio.h>
1140dbe28b3SPyun YongHyeon #include <sys/queue.h>
1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h>
1160dbe28b3SPyun YongHyeon #include <sys/taskqueue.h>
1170dbe28b3SPyun YongHyeon 
1180dbe28b3SPyun YongHyeon #include <net/bpf.h>
1190dbe28b3SPyun YongHyeon #include <net/ethernet.h>
1200dbe28b3SPyun YongHyeon #include <net/if.h>
1210dbe28b3SPyun YongHyeon #include <net/if_arp.h>
1220dbe28b3SPyun YongHyeon #include <net/if_dl.h>
1230dbe28b3SPyun YongHyeon #include <net/if_media.h>
1240dbe28b3SPyun YongHyeon #include <net/if_types.h>
1250dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h>
1260dbe28b3SPyun YongHyeon 
1270dbe28b3SPyun YongHyeon #include <netinet/in.h>
1280dbe28b3SPyun YongHyeon #include <netinet/in_systm.h>
1290dbe28b3SPyun YongHyeon #include <netinet/ip.h>
1300dbe28b3SPyun YongHyeon #include <netinet/tcp.h>
1310dbe28b3SPyun YongHyeon #include <netinet/udp.h>
1320dbe28b3SPyun YongHyeon 
1330dbe28b3SPyun YongHyeon #include <machine/bus.h>
134b5898b80SPyun YongHyeon #include <machine/in_cksum.h>
1350dbe28b3SPyun YongHyeon #include <machine/resource.h>
1360dbe28b3SPyun YongHyeon #include <sys/rman.h>
1370dbe28b3SPyun YongHyeon 
1380dbe28b3SPyun YongHyeon #include <dev/mii/mii.h>
1390dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h>
1400dbe28b3SPyun YongHyeon #include <dev/mii/brgphyreg.h>
1410dbe28b3SPyun YongHyeon 
1420dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h>
1430dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h>
1440dbe28b3SPyun YongHyeon 
1450dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h>
1460dbe28b3SPyun YongHyeon 
1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1);
1480dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1);
1490dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1);
1500dbe28b3SPyun YongHyeon 
1510dbe28b3SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
1520dbe28b3SPyun YongHyeon #include "miibus_if.h"
1530dbe28b3SPyun YongHyeon 
1540dbe28b3SPyun YongHyeon /* Tunables. */
1550dbe28b3SPyun YongHyeon static int msi_disable = 0;
1560dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable);
15753dcfbd1SPyun YongHyeon static int legacy_intr = 0;
15853dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr);
1590dbe28b3SPyun YongHyeon 
1600dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
1610dbe28b3SPyun YongHyeon 
1620dbe28b3SPyun YongHyeon /*
1630dbe28b3SPyun YongHyeon  * Devices supported by this driver.
1640dbe28b3SPyun YongHyeon  */
1650dbe28b3SPyun YongHyeon static struct msk_product {
1660dbe28b3SPyun YongHyeon 	uint16_t	msk_vendorid;
1670dbe28b3SPyun YongHyeon 	uint16_t	msk_deviceid;
1680dbe28b3SPyun YongHyeon 	const char	*msk_name;
1690dbe28b3SPyun YongHyeon } msk_products[] = {
1700dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2,
1710dbe28b3SPyun YongHyeon 	    "SK-9Sxx Gigabit Ethernet" },
1720dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2_EXPR,
1730dbe28b3SPyun YongHyeon 	    "SK-9Exx Gigabit Ethernet"},
1740dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021CU,
1750dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021CU Gigabit Ethernet" },
1760dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021X,
1770dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" },
1780dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022CU,
1790dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022CU Gigabit Ethernet" },
1800dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022X,
1810dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" },
1820dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061CU,
1830dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061CU Gigabit Ethernet" },
1840dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061X,
1850dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" },
1860dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062CU,
1870dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062CU Gigabit Ethernet" },
1880dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062X,
1890dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" },
1900dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8035,
1910dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8035 Gigabit Ethernet" },
1920dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8036,
1930dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8036 Gigabit Ethernet" },
1940dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8038,
1950dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8038 Gigabit Ethernet" },
19628d34c0eSRemko Lodder 	{ VENDORID_MARVELL, DEVICEID_MRVL_8039,
19728d34c0eSRemko Lodder 	    "Marvell Yukon 88E8039 Gigabit Ethernet" },
1980dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4361,
1990dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8050 Gigabit Ethernet" },
2000dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4360,
2010dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8052 Gigabit Ethernet" },
2020dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4362,
2030dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8053 Gigabit Ethernet" },
2040dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4363,
2050dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8055 Gigabit Ethernet" },
2060dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4364,
2070dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8056 Gigabit Ethernet" },
20875ef16dfSPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436A,
20975ef16dfSPyun YongHyeon 	    "Marvell Yukon 88E8058 Gigabit Ethernet" },
2100dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE550SX,
2110dbe28b3SPyun YongHyeon 	    "D-Link 550SX Gigabit Ethernet" },
2120dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE560T,
2130dbe28b3SPyun YongHyeon 	    "D-Link 560T Gigabit Ethernet" }
2140dbe28b3SPyun YongHyeon };
2150dbe28b3SPyun YongHyeon 
2160dbe28b3SPyun YongHyeon static const char *model_name[] = {
2170dbe28b3SPyun YongHyeon 	"Yukon XL",
2180dbe28b3SPyun YongHyeon         "Yukon EC Ultra",
2190dbe28b3SPyun YongHyeon         "Yukon Unknown",
2200dbe28b3SPyun YongHyeon         "Yukon EC",
2210dbe28b3SPyun YongHyeon         "Yukon FE"
2220dbe28b3SPyun YongHyeon };
2230dbe28b3SPyun YongHyeon 
2240dbe28b3SPyun YongHyeon static int mskc_probe(device_t);
2250dbe28b3SPyun YongHyeon static int mskc_attach(device_t);
2260dbe28b3SPyun YongHyeon static int mskc_detach(device_t);
2276a087a87SPyun YongHyeon static int mskc_shutdown(device_t);
2280dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *);
2290dbe28b3SPyun YongHyeon static int mskc_suspend(device_t);
2300dbe28b3SPyun YongHyeon static int mskc_resume(device_t);
2310dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *);
2320dbe28b3SPyun YongHyeon 
2330dbe28b3SPyun YongHyeon static int msk_probe(device_t);
2340dbe28b3SPyun YongHyeon static int msk_attach(device_t);
2350dbe28b3SPyun YongHyeon static int msk_detach(device_t);
2360dbe28b3SPyun YongHyeon 
2370dbe28b3SPyun YongHyeon static void msk_tick(void *);
23853dcfbd1SPyun YongHyeon static void msk_legacy_intr(void *);
239ef544f63SPaolo Pisati static int msk_intr(void *);
2400dbe28b3SPyun YongHyeon static void msk_int_task(void *, int);
2410dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *);
2420dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *);
2430dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *);
2440dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *);
2450dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t);
2460dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *);
24783c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
24883c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *);
24983c04c93SPyun YongHyeon #endif
2500dbe28b3SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, int);
2510dbe28b3SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, int);
2520dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int);
2530dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **);
2540dbe28b3SPyun YongHyeon static void msk_tx_task(void *, int);
2550dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *);
2560dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t);
2570dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t);
2580dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *);
2590dbe28b3SPyun YongHyeon static void msk_init(void *);
2600dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *);
2610dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *);
2622271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *);
2630dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *);
2640dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *);
2650dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int);
2660dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int);
2670dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *);
2680dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *);
2690dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *);
2700dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *);
2710dbe28b3SPyun YongHyeon static void *msk_jalloc(struct msk_if_softc *);
2720dbe28b3SPyun YongHyeon static void msk_jfree(void *, void *);
2730dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *);
2740dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *);
2750dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *);
2760dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int);
2770dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int);
2780dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int);
2790dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int);
2800dbe28b3SPyun YongHyeon 
2810dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int);
2820dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int);
2830dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int);
2840dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int);
2850dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t);
2860dbe28b3SPyun YongHyeon static void msk_link_task(void *, int);
2870dbe28b3SPyun YongHyeon 
2880dbe28b3SPyun YongHyeon static void msk_setmulti(struct msk_if_softc *);
2890dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *);
2900dbe28b3SPyun YongHyeon static void msk_setpromisc(struct msk_if_softc *);
2910dbe28b3SPyun YongHyeon 
2920dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
2930dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS);
2940dbe28b3SPyun YongHyeon 
2950dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = {
2960dbe28b3SPyun YongHyeon 	/* Device interface */
2970dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		mskc_probe),
2980dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	mskc_attach),
2990dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	mskc_detach),
3000dbe28b3SPyun YongHyeon 	DEVMETHOD(device_suspend,	mskc_suspend),
3010dbe28b3SPyun YongHyeon 	DEVMETHOD(device_resume,	mskc_resume),
3020dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	mskc_shutdown),
3030dbe28b3SPyun YongHyeon 
3040dbe28b3SPyun YongHyeon 	/* bus interface */
3050dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
3060dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
3070dbe28b3SPyun YongHyeon 
3080dbe28b3SPyun YongHyeon 	{ NULL, NULL }
3090dbe28b3SPyun YongHyeon };
3100dbe28b3SPyun YongHyeon 
3110dbe28b3SPyun YongHyeon static driver_t mskc_driver = {
3120dbe28b3SPyun YongHyeon 	"mskc",
3130dbe28b3SPyun YongHyeon 	mskc_methods,
3140dbe28b3SPyun YongHyeon 	sizeof(struct msk_softc)
3150dbe28b3SPyun YongHyeon };
3160dbe28b3SPyun YongHyeon 
3170dbe28b3SPyun YongHyeon static devclass_t mskc_devclass;
3180dbe28b3SPyun YongHyeon 
3190dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = {
3200dbe28b3SPyun YongHyeon 	/* Device interface */
3210dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		msk_probe),
3220dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	msk_attach),
3230dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	msk_detach),
3240dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
3250dbe28b3SPyun YongHyeon 
3260dbe28b3SPyun YongHyeon 	/* bus interface */
3270dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
3280dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
3290dbe28b3SPyun YongHyeon 
3300dbe28b3SPyun YongHyeon 	/* MII interface */
3310dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	msk_miibus_readreg),
3320dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	msk_miibus_writereg),
3330dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	msk_miibus_statchg),
3340dbe28b3SPyun YongHyeon 
3350dbe28b3SPyun YongHyeon 	{ NULL, NULL }
3360dbe28b3SPyun YongHyeon };
3370dbe28b3SPyun YongHyeon 
3380dbe28b3SPyun YongHyeon static driver_t msk_driver = {
3390dbe28b3SPyun YongHyeon 	"msk",
3400dbe28b3SPyun YongHyeon 	msk_methods,
3410dbe28b3SPyun YongHyeon 	sizeof(struct msk_if_softc)
3420dbe28b3SPyun YongHyeon };
3430dbe28b3SPyun YongHyeon 
3440dbe28b3SPyun YongHyeon static devclass_t msk_devclass;
3450dbe28b3SPyun YongHyeon 
3460dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0);
3470dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0);
3480dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0);
3490dbe28b3SPyun YongHyeon 
3500dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = {
3510dbe28b3SPyun YongHyeon 	{ SYS_RES_IOPORT,	PCIR_BAR(1),	RF_ACTIVE },
3520dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3530dbe28b3SPyun YongHyeon };
3540dbe28b3SPyun YongHyeon 
3550dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = {
3560dbe28b3SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
357298946a9SPyun YongHyeon 	{ -1,			0,		0 }
358298946a9SPyun YongHyeon };
359298946a9SPyun YongHyeon 
360298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = {
3610dbe28b3SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
3620dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3630dbe28b3SPyun YongHyeon };
3640dbe28b3SPyun YongHyeon 
365298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = {
366298946a9SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
3678463d7a0SPyun YongHyeon 	{ -1,			0,		0 }
3688463d7a0SPyun YongHyeon };
3698463d7a0SPyun YongHyeon 
3708463d7a0SPyun YongHyeon static struct resource_spec msk_irq_spec_msi2[] = {
3718463d7a0SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
372298946a9SPyun YongHyeon 	{ SYS_RES_IRQ,		2,		RF_ACTIVE },
373298946a9SPyun YongHyeon 	{ -1,			0,		0 }
374298946a9SPyun YongHyeon };
375298946a9SPyun YongHyeon 
3760dbe28b3SPyun YongHyeon static int
3770dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg)
3780dbe28b3SPyun YongHyeon {
3790dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
3800dbe28b3SPyun YongHyeon 
381431e606dSPyun YongHyeon 	if (phy != PHY_ADDR_MARV)
382431e606dSPyun YongHyeon 		return (0);
383431e606dSPyun YongHyeon 
3840dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
3850dbe28b3SPyun YongHyeon 
3860dbe28b3SPyun YongHyeon 	return (msk_phy_readreg(sc_if, phy, reg));
3870dbe28b3SPyun YongHyeon }
3880dbe28b3SPyun YongHyeon 
3890dbe28b3SPyun YongHyeon static int
3900dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg)
3910dbe28b3SPyun YongHyeon {
3920dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
3930dbe28b3SPyun YongHyeon 	int i, val;
3940dbe28b3SPyun YongHyeon 
3950dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
3960dbe28b3SPyun YongHyeon 
3970dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
3980dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
3990dbe28b3SPyun YongHyeon 
4000dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4010dbe28b3SPyun YongHyeon 		DELAY(1);
4020dbe28b3SPyun YongHyeon 		val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL);
4030dbe28b3SPyun YongHyeon 		if ((val & GM_SMI_CT_RD_VAL) != 0) {
4040dbe28b3SPyun YongHyeon 			val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA);
4050dbe28b3SPyun YongHyeon 			break;
4060dbe28b3SPyun YongHyeon 		}
4070dbe28b3SPyun YongHyeon 	}
4080dbe28b3SPyun YongHyeon 
4090dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT) {
4100dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy failed to come ready\n");
4110dbe28b3SPyun YongHyeon 		val = 0;
4120dbe28b3SPyun YongHyeon 	}
4130dbe28b3SPyun YongHyeon 
4140dbe28b3SPyun YongHyeon 	return (val);
4150dbe28b3SPyun YongHyeon }
4160dbe28b3SPyun YongHyeon 
4170dbe28b3SPyun YongHyeon static int
4180dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val)
4190dbe28b3SPyun YongHyeon {
4200dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4210dbe28b3SPyun YongHyeon 
422431e606dSPyun YongHyeon 	if (phy != PHY_ADDR_MARV)
423431e606dSPyun YongHyeon 		return (0);
424431e606dSPyun YongHyeon 
4250dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4260dbe28b3SPyun YongHyeon 
4270dbe28b3SPyun YongHyeon 	return (msk_phy_writereg(sc_if, phy, reg, val));
4280dbe28b3SPyun YongHyeon }
4290dbe28b3SPyun YongHyeon 
4300dbe28b3SPyun YongHyeon static int
4310dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val)
4320dbe28b3SPyun YongHyeon {
4330dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4340dbe28b3SPyun YongHyeon 	int i;
4350dbe28b3SPyun YongHyeon 
4360dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4370dbe28b3SPyun YongHyeon 
4380dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val);
4390dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
4400dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg));
4410dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4420dbe28b3SPyun YongHyeon 		DELAY(1);
4430dbe28b3SPyun YongHyeon 		if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) &
4440dbe28b3SPyun YongHyeon 		    GM_SMI_CT_BUSY) == 0)
4450dbe28b3SPyun YongHyeon 			break;
4460dbe28b3SPyun YongHyeon 	}
4470dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
4480dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy write timeout\n");
4490dbe28b3SPyun YongHyeon 
4500dbe28b3SPyun YongHyeon 	return (0);
4510dbe28b3SPyun YongHyeon }
4520dbe28b3SPyun YongHyeon 
4530dbe28b3SPyun YongHyeon static void
4540dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev)
4550dbe28b3SPyun YongHyeon {
4560dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4570dbe28b3SPyun YongHyeon 
4580dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4590dbe28b3SPyun YongHyeon 	taskqueue_enqueue(taskqueue_swi, &sc_if->msk_link_task);
4600dbe28b3SPyun YongHyeon }
4610dbe28b3SPyun YongHyeon 
4620dbe28b3SPyun YongHyeon static void
4630dbe28b3SPyun YongHyeon msk_link_task(void *arg, int pending)
4640dbe28b3SPyun YongHyeon {
4650dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4660dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4670dbe28b3SPyun YongHyeon 	struct mii_data *mii;
4680dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
469bf59599fSPyun YongHyeon 	uint32_t gmac;
4700dbe28b3SPyun YongHyeon 
4710dbe28b3SPyun YongHyeon 	sc_if = (struct msk_if_softc *)arg;
4720dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4730dbe28b3SPyun YongHyeon 
4740dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
4750dbe28b3SPyun YongHyeon 
4760dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
4770dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
4780dbe28b3SPyun YongHyeon 	if (mii == NULL || ifp == NULL) {
4790dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
4800dbe28b3SPyun YongHyeon 		return;
4810dbe28b3SPyun YongHyeon 	}
4820dbe28b3SPyun YongHyeon 
4830dbe28b3SPyun YongHyeon 	if (mii->mii_media_status & IFM_ACTIVE) {
4840dbe28b3SPyun YongHyeon 		if (IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE)
4850dbe28b3SPyun YongHyeon 			sc_if->msk_link = 1;
4860dbe28b3SPyun YongHyeon 	} else
4870dbe28b3SPyun YongHyeon 		sc_if->msk_link = 0;
4880dbe28b3SPyun YongHyeon 
4890dbe28b3SPyun YongHyeon 	if (sc_if->msk_link != 0) {
4900dbe28b3SPyun YongHyeon 		/* Enable Tx FIFO Underrun. */
4910dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK),
4920dbe28b3SPyun YongHyeon 		    GM_IS_TX_FF_UR | GM_IS_RX_FF_OR);
493bf59599fSPyun YongHyeon 		/*
494bf59599fSPyun YongHyeon 		 * Because mii(4) notify msk(4) that it detected link status
495bf59599fSPyun YongHyeon 		 * change, there is no need to enable automatic
496bf59599fSPyun YongHyeon 		 * speed/flow-control/duplex updates.
497bf59599fSPyun YongHyeon 		 */
498bf59599fSPyun YongHyeon 		gmac = GM_GPCR_AU_ALL_DIS;
4990dbe28b3SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
5000dbe28b3SPyun YongHyeon 		case IFM_1000_SX:
5010dbe28b3SPyun YongHyeon 		case IFM_1000_T:
5020dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_1000;
5030dbe28b3SPyun YongHyeon 			break;
5040dbe28b3SPyun YongHyeon 		case IFM_100_TX:
5050dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_100;
5060dbe28b3SPyun YongHyeon 			break;
5070dbe28b3SPyun YongHyeon 		case IFM_10_T:
5080dbe28b3SPyun YongHyeon 			break;
5090dbe28b3SPyun YongHyeon 		}
5100dbe28b3SPyun YongHyeon 
5110dbe28b3SPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FDX) != 0)
5120dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_DUP_FULL;
513bf59599fSPyun YongHyeon 		/* Disable Rx flow control. */
514bf59599fSPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG0) == 0)
515bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_RX_DIS;
516bf59599fSPyun YongHyeon 		/* Disable Tx flow control. */
517bf59599fSPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG1) == 0)
518bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_TX_DIS;
5190dbe28b3SPyun YongHyeon 		gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
5200dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5210dbe28b3SPyun YongHyeon 		/* Read again to ensure writing. */
5220dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5230dbe28b3SPyun YongHyeon 
5240dbe28b3SPyun YongHyeon 		gmac = GMC_PAUSE_ON;
5250dbe28b3SPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) &
5260dbe28b3SPyun YongHyeon 		    (IFM_FLAG0 | IFM_FLAG1)) == 0)
5270dbe28b3SPyun YongHyeon 			gmac = GMC_PAUSE_OFF;
5280dbe28b3SPyun YongHyeon 		/* Diable pause for 10/100 Mbps in half-duplex mode. */
5290dbe28b3SPyun YongHyeon 		if ((((mii->mii_media_active & IFM_GMASK) & IFM_FDX) == 0) &&
5300dbe28b3SPyun YongHyeon 		    (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX ||
5310dbe28b3SPyun YongHyeon 		    IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T))
5320dbe28b3SPyun YongHyeon 			gmac = GMC_PAUSE_OFF;
5330dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac);
5340dbe28b3SPyun YongHyeon 
5350dbe28b3SPyun YongHyeon 		/* Enable PHY interrupt for FIFO underrun/overflow. */
5360dbe28b3SPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV,
5370dbe28b3SPyun YongHyeon 		    PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR);
5380dbe28b3SPyun YongHyeon 	} else {
5390dbe28b3SPyun YongHyeon 		/*
5400dbe28b3SPyun YongHyeon 		 * Link state changed to down.
5410dbe28b3SPyun YongHyeon 		 * Disable PHY interrupts.
5420dbe28b3SPyun YongHyeon 		 */
543431e606dSPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
5440dbe28b3SPyun YongHyeon 		/* Disable Rx/Tx MAC. */
545bf59599fSPyun YongHyeon 		gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5460dbe28b3SPyun YongHyeon 		gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
5470dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5480dbe28b3SPyun YongHyeon 		/* Read again to ensure writing. */
5490dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5500dbe28b3SPyun YongHyeon 	}
5510dbe28b3SPyun YongHyeon 
5520dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
5530dbe28b3SPyun YongHyeon }
5540dbe28b3SPyun YongHyeon 
5550dbe28b3SPyun YongHyeon static void
5560dbe28b3SPyun YongHyeon msk_setmulti(struct msk_if_softc *sc_if)
5570dbe28b3SPyun YongHyeon {
5580dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
5590dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
5600dbe28b3SPyun YongHyeon 	struct ifmultiaddr *ifma;
5610dbe28b3SPyun YongHyeon 	uint32_t mchash[2];
5620dbe28b3SPyun YongHyeon 	uint32_t crc;
5630dbe28b3SPyun YongHyeon 	uint16_t mode;
5640dbe28b3SPyun YongHyeon 
5650dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
5660dbe28b3SPyun YongHyeon 
5670dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
5680dbe28b3SPyun YongHyeon 
5690dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
5700dbe28b3SPyun YongHyeon 
5710dbe28b3SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
5720dbe28b3SPyun YongHyeon 	mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL);
5730dbe28b3SPyun YongHyeon 	mode |= GM_RXCR_UCF_ENA;
5740dbe28b3SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
5750dbe28b3SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
5760dbe28b3SPyun YongHyeon 			mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
5770dbe28b3SPyun YongHyeon 		else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
5780dbe28b3SPyun YongHyeon 			mchash[0] = 0xffff;
5790dbe28b3SPyun YongHyeon 			mchash[1] = 0xffff;
5800dbe28b3SPyun YongHyeon 		}
5810dbe28b3SPyun YongHyeon 	} else {
5820dbe28b3SPyun YongHyeon 		IF_ADDR_LOCK(ifp);
5830dbe28b3SPyun YongHyeon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
5840dbe28b3SPyun YongHyeon 			if (ifma->ifma_addr->sa_family != AF_LINK)
5850dbe28b3SPyun YongHyeon 				continue;
5860dbe28b3SPyun YongHyeon 			crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
5870dbe28b3SPyun YongHyeon 			    ifma->ifma_addr), ETHER_ADDR_LEN);
5880dbe28b3SPyun YongHyeon 			/* Just want the 6 least significant bits. */
5890dbe28b3SPyun YongHyeon 			crc &= 0x3f;
5900dbe28b3SPyun YongHyeon 			/* Set the corresponding bit in the hash table. */
5910dbe28b3SPyun YongHyeon 			mchash[crc >> 5] |= 1 << (crc & 0x1f);
5920dbe28b3SPyun YongHyeon 		}
5930dbe28b3SPyun YongHyeon 		IF_ADDR_UNLOCK(ifp);
5940dbe28b3SPyun YongHyeon 		mode |= GM_RXCR_MCF_ENA;
5950dbe28b3SPyun YongHyeon 	}
5960dbe28b3SPyun YongHyeon 
5970dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1,
5980dbe28b3SPyun YongHyeon 	    mchash[0] & 0xffff);
5990dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2,
6000dbe28b3SPyun YongHyeon 	    (mchash[0] >> 16) & 0xffff);
6010dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3,
6020dbe28b3SPyun YongHyeon 	    mchash[1] & 0xffff);
6030dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4,
6040dbe28b3SPyun YongHyeon 	    (mchash[1] >> 16) & 0xffff);
6050dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode);
6060dbe28b3SPyun YongHyeon }
6070dbe28b3SPyun YongHyeon 
6080dbe28b3SPyun YongHyeon static void
6090dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp)
6100dbe28b3SPyun YongHyeon {
6110dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
6120dbe28b3SPyun YongHyeon 
6130dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
6140dbe28b3SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
6150dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6160dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_ON);
6170dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6180dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_ON);
6190dbe28b3SPyun YongHyeon 	} else {
6200dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6210dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_OFF);
6220dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6230dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_OFF);
6240dbe28b3SPyun YongHyeon 	}
6250dbe28b3SPyun YongHyeon }
6260dbe28b3SPyun YongHyeon 
6270dbe28b3SPyun YongHyeon static void
6280dbe28b3SPyun YongHyeon msk_setpromisc(struct msk_if_softc *sc_if)
6290dbe28b3SPyun YongHyeon {
6300dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
6310dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
6320dbe28b3SPyun YongHyeon 	uint16_t mode;
6330dbe28b3SPyun YongHyeon 
6340dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6350dbe28b3SPyun YongHyeon 
6360dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
6370dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
6380dbe28b3SPyun YongHyeon 
6390dbe28b3SPyun YongHyeon 	mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL);
6400dbe28b3SPyun YongHyeon 	if (ifp->if_flags & IFF_PROMISC)
6410dbe28b3SPyun YongHyeon 		mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
6420dbe28b3SPyun YongHyeon 	else
6430dbe28b3SPyun YongHyeon 		mode |= (GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
6440dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode);
6450dbe28b3SPyun YongHyeon }
6460dbe28b3SPyun YongHyeon 
6470dbe28b3SPyun YongHyeon static int
6480dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if)
6490dbe28b3SPyun YongHyeon {
6500dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
6510dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
6520dbe28b3SPyun YongHyeon 	int i, prod;
6530dbe28b3SPyun YongHyeon 
6540dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6550dbe28b3SPyun YongHyeon 
6560dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
6570dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
6580dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
6590dbe28b3SPyun YongHyeon 
6600dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
6610dbe28b3SPyun YongHyeon 	bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
6620dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_rx_prod;
6630dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
6640dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[prod];
6650dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
6660dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_rx_ring[prod];
6670dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, prod) != 0)
6680dbe28b3SPyun YongHyeon 			return (ENOBUFS);
6690dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_RX_RING_CNT);
6700dbe28b3SPyun YongHyeon 	}
6710dbe28b3SPyun YongHyeon 
6720dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag,
6730dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map,
6740dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6750dbe28b3SPyun YongHyeon 
6760dbe28b3SPyun YongHyeon 	/* Update prefetch unit. */
6770dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = MSK_RX_RING_CNT - 1;
6780dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
6790dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
6800dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_prod);
6810dbe28b3SPyun YongHyeon 
6820dbe28b3SPyun YongHyeon 	return (0);
6830dbe28b3SPyun YongHyeon }
6840dbe28b3SPyun YongHyeon 
6850dbe28b3SPyun YongHyeon static int
6860dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if)
6870dbe28b3SPyun YongHyeon {
6880dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
6890dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
6900dbe28b3SPyun YongHyeon 	int i, prod;
6910dbe28b3SPyun YongHyeon 
6920dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6930dbe28b3SPyun YongHyeon 
6940dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
6950dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
6960dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
6970dbe28b3SPyun YongHyeon 
6980dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
6990dbe28b3SPyun YongHyeon 	bzero(rd->msk_jumbo_rx_ring,
7000dbe28b3SPyun YongHyeon 	    sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT);
7010dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_rx_prod;
7020dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
7030dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod];
7040dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
7050dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_jumbo_rx_ring[prod];
7060dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, prod) != 0)
7070dbe28b3SPyun YongHyeon 			return (ENOBUFS);
7080dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_JUMBO_RX_RING_CNT);
7090dbe28b3SPyun YongHyeon 	}
7100dbe28b3SPyun YongHyeon 
7110dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
7120dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
7130dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7140dbe28b3SPyun YongHyeon 
7150dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = MSK_JUMBO_RX_RING_CNT - 1;
7160dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
7170dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
7180dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_prod);
7190dbe28b3SPyun YongHyeon 
7200dbe28b3SPyun YongHyeon 	return (0);
7210dbe28b3SPyun YongHyeon }
7220dbe28b3SPyun YongHyeon 
7230dbe28b3SPyun YongHyeon static void
7240dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if)
7250dbe28b3SPyun YongHyeon {
7260dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
7270dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
7280dbe28b3SPyun YongHyeon 	int i;
7290dbe28b3SPyun YongHyeon 
7300dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tso_mtu = 0;
7310dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = 0;
7320dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cons = 0;
7330dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt = 0;
7340dbe28b3SPyun YongHyeon 
7350dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
7360dbe28b3SPyun YongHyeon 	bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
7370dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
7380dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
7390dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
7400dbe28b3SPyun YongHyeon 		txd->tx_le = &rd->msk_tx_ring[i];
7410dbe28b3SPyun YongHyeon 	}
7420dbe28b3SPyun YongHyeon 
7430dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
7440dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
7450dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7460dbe28b3SPyun YongHyeon }
7470dbe28b3SPyun YongHyeon 
7480dbe28b3SPyun YongHyeon static __inline void
7490dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx)
7500dbe28b3SPyun YongHyeon {
7510dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7520dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7530dbe28b3SPyun YongHyeon 	struct mbuf *m;
7540dbe28b3SPyun YongHyeon 
7550dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
7560dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
7570dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
7580dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
7590dbe28b3SPyun YongHyeon }
7600dbe28b3SPyun YongHyeon 
7610dbe28b3SPyun YongHyeon static __inline void
7620dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int	idx)
7630dbe28b3SPyun YongHyeon {
7640dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7650dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7660dbe28b3SPyun YongHyeon 	struct mbuf *m;
7670dbe28b3SPyun YongHyeon 
7680dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
7690dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
7700dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
7710dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
7720dbe28b3SPyun YongHyeon }
7730dbe28b3SPyun YongHyeon 
7740dbe28b3SPyun YongHyeon static int
7750dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx)
7760dbe28b3SPyun YongHyeon {
7770dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7780dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7790dbe28b3SPyun YongHyeon 	struct mbuf *m;
7800dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
7810dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
7820dbe28b3SPyun YongHyeon 	int nsegs;
7830dbe28b3SPyun YongHyeon 
7840dbe28b3SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
7850dbe28b3SPyun YongHyeon 	if (m == NULL)
7860dbe28b3SPyun YongHyeon 		return (ENOBUFS);
7870dbe28b3SPyun YongHyeon 
7880dbe28b3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
78983c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
7900dbe28b3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
79183c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
79283c04c93SPyun YongHyeon 	else
79383c04c93SPyun YongHyeon 		m_adj(m, MSK_RX_BUF_ALIGN);
79483c04c93SPyun YongHyeon #endif
7950dbe28b3SPyun YongHyeon 
7960dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag,
7970dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs,
7980dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
7990dbe28b3SPyun YongHyeon 		m_freem(m);
8000dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8010dbe28b3SPyun YongHyeon 	}
8020dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
8030dbe28b3SPyun YongHyeon 
8040dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
8050dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
8060dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
8070dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
8080dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap);
8090dbe28b3SPyun YongHyeon 	}
8100dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
8110dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap;
8120dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_sparemap = map;
8130dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
8140dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
8150dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
8160dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8170dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
8180dbe28b3SPyun YongHyeon 	rx_le->msk_control =
8190dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
8200dbe28b3SPyun YongHyeon 
8210dbe28b3SPyun YongHyeon 	return (0);
8220dbe28b3SPyun YongHyeon }
8230dbe28b3SPyun YongHyeon 
8240dbe28b3SPyun YongHyeon static int
8250dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx)
8260dbe28b3SPyun YongHyeon {
8270dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8280dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8290dbe28b3SPyun YongHyeon 	struct mbuf *m;
8300dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
8310dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
8320dbe28b3SPyun YongHyeon 	int nsegs;
8330dbe28b3SPyun YongHyeon 	void *buf;
8340dbe28b3SPyun YongHyeon 
8350dbe28b3SPyun YongHyeon 	MGETHDR(m, M_DONTWAIT, MT_DATA);
8360dbe28b3SPyun YongHyeon 	if (m == NULL)
8370dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8380dbe28b3SPyun YongHyeon 	buf = msk_jalloc(sc_if);
8390dbe28b3SPyun YongHyeon 	if (buf == NULL) {
8400dbe28b3SPyun YongHyeon 		m_freem(m);
8410dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8420dbe28b3SPyun YongHyeon 	}
8430dbe28b3SPyun YongHyeon 	/* Attach the buffer to the mbuf. */
844cf827063SPoul-Henning Kamp 	MEXTADD(m, buf, MSK_JLEN, msk_jfree, buf,
845cf827063SPoul-Henning Kamp 	    (struct msk_if_softc *)sc_if, 0, EXT_NET_DRV);
8460dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_EXT) == 0) {
8470dbe28b3SPyun YongHyeon 		m_freem(m);
8480dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8490dbe28b3SPyun YongHyeon 	}
8500dbe28b3SPyun YongHyeon 	m->m_pkthdr.len = m->m_len = MSK_JLEN;
85183c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
8520dbe28b3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
85383c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
85483c04c93SPyun YongHyeon 	else
85583c04c93SPyun YongHyeon 		m_adj(m, MSK_RX_BUF_ALIGN);
85683c04c93SPyun YongHyeon #endif
8570dbe28b3SPyun YongHyeon 
8580dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag,
8590dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs,
8600dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
8610dbe28b3SPyun YongHyeon 		m_freem(m);
8620dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8630dbe28b3SPyun YongHyeon 	}
8640dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
8650dbe28b3SPyun YongHyeon 
8660dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
8670dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
8680dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
8690dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
8700dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
8710dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap);
8720dbe28b3SPyun YongHyeon 	}
8730dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
8740dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap;
8750dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_jumbo_rx_sparemap = map;
8760dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap,
8770dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
8780dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
8790dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8800dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
8810dbe28b3SPyun YongHyeon 	rx_le->msk_control =
8820dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
8830dbe28b3SPyun YongHyeon 
8840dbe28b3SPyun YongHyeon 	return (0);
8850dbe28b3SPyun YongHyeon }
8860dbe28b3SPyun YongHyeon 
8870dbe28b3SPyun YongHyeon /*
8880dbe28b3SPyun YongHyeon  * Set media options.
8890dbe28b3SPyun YongHyeon  */
8900dbe28b3SPyun YongHyeon static int
8910dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp)
8920dbe28b3SPyun YongHyeon {
8930dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
8940dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
8950dbe28b3SPyun YongHyeon 
8960dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
8970dbe28b3SPyun YongHyeon 
8980dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
8990dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
9000dbe28b3SPyun YongHyeon 	mii_mediachg(mii);
9010dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
9020dbe28b3SPyun YongHyeon 
9030dbe28b3SPyun YongHyeon 	return (0);
9040dbe28b3SPyun YongHyeon }
9050dbe28b3SPyun YongHyeon 
9060dbe28b3SPyun YongHyeon /*
9070dbe28b3SPyun YongHyeon  * Report current media status.
9080dbe28b3SPyun YongHyeon  */
9090dbe28b3SPyun YongHyeon static void
9100dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
9110dbe28b3SPyun YongHyeon {
9120dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
9130dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
9140dbe28b3SPyun YongHyeon 
9150dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
9160dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
9170dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
9180dbe28b3SPyun YongHyeon 
9190dbe28b3SPyun YongHyeon 	mii_pollstat(mii);
9200dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
9210dbe28b3SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
9220dbe28b3SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
9230dbe28b3SPyun YongHyeon }
9240dbe28b3SPyun YongHyeon 
9250dbe28b3SPyun YongHyeon static int
9260dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
9270dbe28b3SPyun YongHyeon {
9280dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
9290dbe28b3SPyun YongHyeon 	struct ifreq *ifr;
9300dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
9310dbe28b3SPyun YongHyeon 	int error, mask;
9320dbe28b3SPyun YongHyeon 
9330dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
9340dbe28b3SPyun YongHyeon 	ifr = (struct ifreq *)data;
9350dbe28b3SPyun YongHyeon 	error = 0;
9360dbe28b3SPyun YongHyeon 
9370dbe28b3SPyun YongHyeon 	switch(command) {
9380dbe28b3SPyun YongHyeon 	case SIOCSIFMTU:
9390dbe28b3SPyun YongHyeon 		if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN) {
9400dbe28b3SPyun YongHyeon 			error = EINVAL;
9410dbe28b3SPyun YongHyeon 			break;
9420dbe28b3SPyun YongHyeon 		}
943a109c74fSPyun YongHyeon 		if (sc_if->msk_softc->msk_hw_id == CHIP_ID_YUKON_FE &&
9440dbe28b3SPyun YongHyeon 		    ifr->ifr_mtu > MSK_MAX_FRAMELEN) {
9450dbe28b3SPyun YongHyeon 			error = EINVAL;
9460dbe28b3SPyun YongHyeon 			break;
9470dbe28b3SPyun YongHyeon 		}
9480dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9490dbe28b3SPyun YongHyeon 		ifp->if_mtu = ifr->ifr_mtu;
9500dbe28b3SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
9510dbe28b3SPyun YongHyeon 			msk_init_locked(sc_if);
9520dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9530dbe28b3SPyun YongHyeon 		break;
9540dbe28b3SPyun YongHyeon 	case SIOCSIFFLAGS:
9550dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9560dbe28b3SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
9570dbe28b3SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
9580dbe28b3SPyun YongHyeon 				if (((ifp->if_flags ^ sc_if->msk_if_flags)
9590dbe28b3SPyun YongHyeon 				    & IFF_PROMISC) != 0) {
9600dbe28b3SPyun YongHyeon 					msk_setpromisc(sc_if);
9610dbe28b3SPyun YongHyeon 					msk_setmulti(sc_if);
9620dbe28b3SPyun YongHyeon 				}
9630dbe28b3SPyun YongHyeon 			} else {
9640dbe28b3SPyun YongHyeon 				if (sc_if->msk_detach == 0)
9650dbe28b3SPyun YongHyeon 					msk_init_locked(sc_if);
9660dbe28b3SPyun YongHyeon 			}
9670dbe28b3SPyun YongHyeon 		} else {
9680dbe28b3SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
9690dbe28b3SPyun YongHyeon 				msk_stop(sc_if);
9700dbe28b3SPyun YongHyeon 		}
9710dbe28b3SPyun YongHyeon 		sc_if->msk_if_flags = ifp->if_flags;
9720dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9730dbe28b3SPyun YongHyeon 		break;
9740dbe28b3SPyun YongHyeon 	case SIOCADDMULTI:
9750dbe28b3SPyun YongHyeon 	case SIOCDELMULTI:
9760dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9770dbe28b3SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
9780dbe28b3SPyun YongHyeon 			msk_setmulti(sc_if);
9790dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9800dbe28b3SPyun YongHyeon 		break;
9810dbe28b3SPyun YongHyeon 	case SIOCGIFMEDIA:
9820dbe28b3SPyun YongHyeon 	case SIOCSIFMEDIA:
9830dbe28b3SPyun YongHyeon 		mii = device_get_softc(sc_if->msk_miibus);
9840dbe28b3SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
9850dbe28b3SPyun YongHyeon 		break;
9860dbe28b3SPyun YongHyeon 	case SIOCSIFCAP:
9870dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9880dbe28b3SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
9890dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0) {
9900dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
9910dbe28b3SPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capenable) != 0 &&
9920dbe28b3SPyun YongHyeon 			    (IFCAP_TXCSUM & ifp->if_capabilities) != 0)
9930dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= MSK_CSUM_FEATURES;
9940dbe28b3SPyun YongHyeon 			else
9950dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~MSK_CSUM_FEATURES;
9960dbe28b3SPyun YongHyeon 		}
9970dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0) {
9980dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
9990dbe28b3SPyun YongHyeon 			msk_setvlan(sc_if, ifp);
10000dbe28b3SPyun YongHyeon 		}
10010dbe28b3SPyun YongHyeon 
10020dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0) {
10030dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
10040dbe28b3SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0 &&
10050dbe28b3SPyun YongHyeon 			    (IFCAP_TSO4 & ifp->if_capabilities) != 0)
10060dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
10070dbe28b3SPyun YongHyeon 			else
10080dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
10090dbe28b3SPyun YongHyeon 		}
1010a109c74fSPyun YongHyeon 		if (sc_if->msk_framesize > MSK_MAX_FRAMELEN &&
1011a109c74fSPyun YongHyeon 		    sc_if->msk_softc->msk_hw_id == CHIP_ID_YUKON_EC_U) {
1012a109c74fSPyun YongHyeon 			/*
1013a109c74fSPyun YongHyeon 			 * In Yukon EC Ultra, TSO & checksum offload is not
1014a109c74fSPyun YongHyeon 			 * supported for jumbo frame.
1015a109c74fSPyun YongHyeon 			 */
1016a109c74fSPyun YongHyeon 			ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO);
1017a109c74fSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM);
1018a109c74fSPyun YongHyeon 		}
1019a109c74fSPyun YongHyeon 
10200dbe28b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
10210dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
10220dbe28b3SPyun YongHyeon 		break;
10230dbe28b3SPyun YongHyeon 	default:
10240dbe28b3SPyun YongHyeon 		error = ether_ioctl(ifp, command, data);
10250dbe28b3SPyun YongHyeon 		break;
10260dbe28b3SPyun YongHyeon 	}
10270dbe28b3SPyun YongHyeon 
10280dbe28b3SPyun YongHyeon 	return (error);
10290dbe28b3SPyun YongHyeon }
10300dbe28b3SPyun YongHyeon 
10310dbe28b3SPyun YongHyeon static int
10320dbe28b3SPyun YongHyeon mskc_probe(device_t dev)
10330dbe28b3SPyun YongHyeon {
10340dbe28b3SPyun YongHyeon 	struct msk_product *mp;
10350dbe28b3SPyun YongHyeon 	uint16_t vendor, devid;
10360dbe28b3SPyun YongHyeon 	int i;
10370dbe28b3SPyun YongHyeon 
10380dbe28b3SPyun YongHyeon 	vendor = pci_get_vendor(dev);
10390dbe28b3SPyun YongHyeon 	devid = pci_get_device(dev);
10400dbe28b3SPyun YongHyeon 	mp = msk_products;
10410dbe28b3SPyun YongHyeon 	for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]);
10420dbe28b3SPyun YongHyeon 	    i++, mp++) {
10430dbe28b3SPyun YongHyeon 		if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) {
10440dbe28b3SPyun YongHyeon 			device_set_desc(dev, mp->msk_name);
10450dbe28b3SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
10460dbe28b3SPyun YongHyeon 		}
10470dbe28b3SPyun YongHyeon 	}
10480dbe28b3SPyun YongHyeon 
10490dbe28b3SPyun YongHyeon 	return (ENXIO);
10500dbe28b3SPyun YongHyeon }
10510dbe28b3SPyun YongHyeon 
10520dbe28b3SPyun YongHyeon static int
10530dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc)
10540dbe28b3SPyun YongHyeon {
1055e4a5f4e0SPyun YongHyeon 	int next;
10560dbe28b3SPyun YongHyeon 	int i;
10570dbe28b3SPyun YongHyeon 
10580dbe28b3SPyun YongHyeon 	/* Get adapter SRAM size. */
105983c04c93SPyun YongHyeon 	sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4;
10600dbe28b3SPyun YongHyeon 	if (bootverbose)
10610dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
10620dbe28b3SPyun YongHyeon 		    "RAM buffer size : %dKB\n", sc->msk_ramsize);
106383c04c93SPyun YongHyeon 	if (sc->msk_ramsize == 0)
106483c04c93SPyun YongHyeon 		return (0);
106583c04c93SPyun YongHyeon 
106683c04c93SPyun YongHyeon 	sc->msk_pflags |= MSK_FLAG_RAMBUF;
10670dbe28b3SPyun YongHyeon 	/*
1068e4a5f4e0SPyun YongHyeon 	 * Give receiver 2/3 of memory and round down to the multiple
1069e4a5f4e0SPyun YongHyeon 	 * of 1024. Tx/Rx RAM buffer size of Yukon II shoud be multiple
1070e4a5f4e0SPyun YongHyeon 	 * of 1024.
10710dbe28b3SPyun YongHyeon 	 */
1072e4a5f4e0SPyun YongHyeon 	sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024);
1073e4a5f4e0SPyun YongHyeon 	sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize;
10740dbe28b3SPyun YongHyeon 	for (i = 0, next = 0; i < sc->msk_num_port; i++) {
10750dbe28b3SPyun YongHyeon 		sc->msk_rxqstart[i] = next;
1076e4a5f4e0SPyun YongHyeon 		sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1;
10770dbe28b3SPyun YongHyeon 		next = sc->msk_rxqend[i] + 1;
10780dbe28b3SPyun YongHyeon 		sc->msk_txqstart[i] = next;
1079e4a5f4e0SPyun YongHyeon 		sc->msk_txqend[i] = next + sc->msk_txqsize - 1;
10800dbe28b3SPyun YongHyeon 		next = sc->msk_txqend[i] + 1;
10810dbe28b3SPyun YongHyeon 		if (bootverbose) {
10820dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
10830dbe28b3SPyun YongHyeon 			    "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i,
1084e4a5f4e0SPyun YongHyeon 			    sc->msk_rxqsize / 1024, sc->msk_rxqstart[i],
10850dbe28b3SPyun YongHyeon 			    sc->msk_rxqend[i]);
10860dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
10870dbe28b3SPyun YongHyeon 			    "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i,
1088e4a5f4e0SPyun YongHyeon 			    sc->msk_txqsize / 1024, sc->msk_txqstart[i],
10890dbe28b3SPyun YongHyeon 			    sc->msk_txqend[i]);
10900dbe28b3SPyun YongHyeon 		}
10910dbe28b3SPyun YongHyeon 	}
10920dbe28b3SPyun YongHyeon 
10930dbe28b3SPyun YongHyeon 	return (0);
10940dbe28b3SPyun YongHyeon }
10950dbe28b3SPyun YongHyeon 
10960dbe28b3SPyun YongHyeon static void
10970dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode)
10980dbe28b3SPyun YongHyeon {
10990dbe28b3SPyun YongHyeon 	uint32_t val;
11000dbe28b3SPyun YongHyeon 	int i;
11010dbe28b3SPyun YongHyeon 
11020dbe28b3SPyun YongHyeon 	switch (mode) {
11030dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERUP:
11040dbe28b3SPyun YongHyeon 		/* Switch power to VCC (WA for VAUX problem). */
11050dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
11060dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
11070dbe28b3SPyun YongHyeon 		/* Disable Core Clock Division, set Clock Select to 0. */
11080dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
11090dbe28b3SPyun YongHyeon 
11100dbe28b3SPyun YongHyeon 		val = 0;
11110dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11120dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11130dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
11140dbe28b3SPyun YongHyeon 			val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
11150dbe28b3SPyun YongHyeon 			      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
11160dbe28b3SPyun YongHyeon 			      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
11170dbe28b3SPyun YongHyeon 		}
11180dbe28b3SPyun YongHyeon 		/*
11190dbe28b3SPyun YongHyeon 		 * Enable PCI & Core Clock, enable clock gating for both Links.
11200dbe28b3SPyun YongHyeon 		 */
11210dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
11220dbe28b3SPyun YongHyeon 
11230dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
11240dbe28b3SPyun YongHyeon 		val &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
11250dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11260dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11270dbe28b3SPyun YongHyeon 			/* Deassert Low Power for 1st PHY. */
11280dbe28b3SPyun YongHyeon 			val |= PCI_Y2_PHY1_COMA;
11290dbe28b3SPyun YongHyeon 			if (sc->msk_num_port > 1)
11300dbe28b3SPyun YongHyeon 				val |= PCI_Y2_PHY2_COMA;
11310dbe28b3SPyun YongHyeon 		} else if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U) {
11320dbe28b3SPyun YongHyeon 			uint32_t our;
11330dbe28b3SPyun YongHyeon 
11340dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_ON);
11350dbe28b3SPyun YongHyeon 
11360dbe28b3SPyun YongHyeon 			/* Enable all clocks. */
11370dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_3, 0, 4);
11380dbe28b3SPyun YongHyeon 			our = pci_read_config(sc->msk_dev, PCI_OUR_REG_4, 4);
11390dbe28b3SPyun YongHyeon 			our &= (PCI_FORCE_ASPM_REQUEST|PCI_ASPM_GPHY_LINK_DOWN|
11400dbe28b3SPyun YongHyeon 			    PCI_ASPM_INT_FIFO_EMPTY|PCI_ASPM_CLKRUN_REQUEST);
11410dbe28b3SPyun YongHyeon 			/* Set all bits to 0 except bits 15..12. */
11420dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_4, our, 4);
11430dbe28b3SPyun YongHyeon 			/* Set to default value. */
11440dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_5, 0, 4);
11450dbe28b3SPyun YongHyeon 		}
11460dbe28b3SPyun YongHyeon 		/* Release PHY from PowerDown/COMA mode. */
11470dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
11480dbe28b3SPyun YongHyeon 		for (i = 0; i < sc->msk_num_port; i++) {
11490dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
11500dbe28b3SPyun YongHyeon 			    GMLC_RST_SET);
11510dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
11520dbe28b3SPyun YongHyeon 			    GMLC_RST_CLR);
11530dbe28b3SPyun YongHyeon 		}
11540dbe28b3SPyun YongHyeon 		break;
11550dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERDOWN:
11560dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
11570dbe28b3SPyun YongHyeon 		val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD;
11580dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11590dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11600dbe28b3SPyun YongHyeon 			val &= ~PCI_Y2_PHY1_COMA;
11610dbe28b3SPyun YongHyeon 			if (sc->msk_num_port > 1)
11620dbe28b3SPyun YongHyeon 				val &= ~PCI_Y2_PHY2_COMA;
11630dbe28b3SPyun YongHyeon 		}
11640dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
11650dbe28b3SPyun YongHyeon 
11660dbe28b3SPyun YongHyeon 		val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
11670dbe28b3SPyun YongHyeon 		      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
11680dbe28b3SPyun YongHyeon 		      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
11690dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11700dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11710dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
11720dbe28b3SPyun YongHyeon 			val = 0;
11730dbe28b3SPyun YongHyeon 		}
11740dbe28b3SPyun YongHyeon 		/*
11750dbe28b3SPyun YongHyeon 		 * Disable PCI & Core Clock, disable clock gating for
11760dbe28b3SPyun YongHyeon 		 * both Links.
11770dbe28b3SPyun YongHyeon 		 */
11780dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
11790dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
11800dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
11810dbe28b3SPyun YongHyeon 		break;
11820dbe28b3SPyun YongHyeon 	default:
11830dbe28b3SPyun YongHyeon 		break;
11840dbe28b3SPyun YongHyeon 	}
11850dbe28b3SPyun YongHyeon }
11860dbe28b3SPyun YongHyeon 
11870dbe28b3SPyun YongHyeon static void
11880dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc)
11890dbe28b3SPyun YongHyeon {
11900dbe28b3SPyun YongHyeon 	bus_addr_t addr;
11910dbe28b3SPyun YongHyeon 	uint16_t status;
11920dbe28b3SPyun YongHyeon 	uint32_t val;
11930dbe28b3SPyun YongHyeon 	int i;
11940dbe28b3SPyun YongHyeon 
11950dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
11960dbe28b3SPyun YongHyeon 
11970dbe28b3SPyun YongHyeon 	/* Disable ASF. */
11980dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id < CHIP_ID_YUKON_XL) {
11990dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
12000dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE);
12010dbe28b3SPyun YongHyeon 	}
12020dbe28b3SPyun YongHyeon 	/*
12030dbe28b3SPyun YongHyeon 	 * Since we disabled ASF, S/W reset is required for Power Management.
12040dbe28b3SPyun YongHyeon 	 */
12050dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
12060dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
12070dbe28b3SPyun YongHyeon 
12080dbe28b3SPyun YongHyeon 	/* Clear all error bits in the PCI status register. */
12090dbe28b3SPyun YongHyeon 	status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
12100dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
12110dbe28b3SPyun YongHyeon 
12120dbe28b3SPyun YongHyeon 	pci_write_config(sc->msk_dev, PCIR_STATUS, status |
12130dbe28b3SPyun YongHyeon 	    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
12140dbe28b3SPyun YongHyeon 	    PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2);
12150dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR);
12160dbe28b3SPyun YongHyeon 
12170dbe28b3SPyun YongHyeon 	switch (sc->msk_bustype) {
12180dbe28b3SPyun YongHyeon 	case MSK_PEX_BUS:
12190dbe28b3SPyun YongHyeon 		/* Clear all PEX errors. */
12200dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
12210dbe28b3SPyun YongHyeon 		val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
12220dbe28b3SPyun YongHyeon 		if ((val & PEX_RX_OV) != 0) {
12230dbe28b3SPyun YongHyeon 			sc->msk_intrmask &= ~Y2_IS_HW_ERR;
12240dbe28b3SPyun YongHyeon 			sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
12250dbe28b3SPyun YongHyeon 		}
12260dbe28b3SPyun YongHyeon 		break;
12270dbe28b3SPyun YongHyeon 	case MSK_PCI_BUS:
12280dbe28b3SPyun YongHyeon 	case MSK_PCIX_BUS:
12290dbe28b3SPyun YongHyeon 		/* Set Cache Line Size to 2(8bytes) if configured to 0. */
12300dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1);
12310dbe28b3SPyun YongHyeon 		if (val == 0)
12320dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1);
12330dbe28b3SPyun YongHyeon 		if (sc->msk_bustype == MSK_PCIX_BUS) {
12340dbe28b3SPyun YongHyeon 			/* Set Cache Line Size opt. */
12350dbe28b3SPyun YongHyeon 			val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
12360dbe28b3SPyun YongHyeon 			val |= PCI_CLS_OPT;
12370dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
12380dbe28b3SPyun YongHyeon 		}
12390dbe28b3SPyun YongHyeon 		break;
12400dbe28b3SPyun YongHyeon 	}
12410dbe28b3SPyun YongHyeon 	/* Set PHY power state. */
12420dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERUP);
12430dbe28b3SPyun YongHyeon 
12440dbe28b3SPyun YongHyeon 	/* Reset GPHY/GMAC Control */
12450dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
12460dbe28b3SPyun YongHyeon 		/* GPHY Control reset. */
12470dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET);
12480dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR);
12490dbe28b3SPyun YongHyeon 		/* GMAC Control reset. */
12500dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET);
12510dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR);
12520dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF);
12530dbe28b3SPyun YongHyeon 	}
12540dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
12550dbe28b3SPyun YongHyeon 
12560dbe28b3SPyun YongHyeon 	/* LED On. */
12570dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON);
12580dbe28b3SPyun YongHyeon 
12590dbe28b3SPyun YongHyeon 	/* Clear TWSI IRQ. */
12600dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ);
12610dbe28b3SPyun YongHyeon 
12620dbe28b3SPyun YongHyeon 	/* Turn off hardware timer. */
12630dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP);
12640dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ);
12650dbe28b3SPyun YongHyeon 
12660dbe28b3SPyun YongHyeon 	/* Turn off descriptor polling. */
12670dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP);
12680dbe28b3SPyun YongHyeon 
12690dbe28b3SPyun YongHyeon 	/* Turn off time stamps. */
12700dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP);
12710dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
12720dbe28b3SPyun YongHyeon 
12730dbe28b3SPyun YongHyeon 	/* Configure timeout values. */
12740dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
12750dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET);
12760dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
12770dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1),
12780dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12790dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1),
12800dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12810dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1),
12820dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12830dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1),
12840dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12850dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1),
12860dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12870dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1),
12880dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12890dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2),
12900dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12910dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2),
12920dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12930dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2),
12940dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12950dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2),
12960dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12970dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2),
12980dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12990dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2),
13000dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
13010dbe28b3SPyun YongHyeon 	}
13020dbe28b3SPyun YongHyeon 
13030dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
13040dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
13050dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
13060dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
13070dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
13080dbe28b3SPyun YongHyeon 
13090dbe28b3SPyun YongHyeon         /*
13100dbe28b3SPyun YongHyeon          * On dual port PCI-X card, there is an problem where status
13110dbe28b3SPyun YongHyeon          * can be received out of order due to split transactions.
13120dbe28b3SPyun YongHyeon          */
13130dbe28b3SPyun YongHyeon 	if (sc->msk_bustype == MSK_PCIX_BUS && sc->msk_num_port > 1) {
13140dbe28b3SPyun YongHyeon 		int pcix;
13150dbe28b3SPyun YongHyeon 		uint16_t pcix_cmd;
13160dbe28b3SPyun YongHyeon 
13170dbe28b3SPyun YongHyeon 		if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &pcix) == 0) {
13180dbe28b3SPyun YongHyeon 			pcix_cmd = pci_read_config(sc->msk_dev, pcix + 2, 2);
13190dbe28b3SPyun YongHyeon 			/* Clear Max Outstanding Split Transactions. */
13200dbe28b3SPyun YongHyeon 			pcix_cmd &= ~0x70;
13210dbe28b3SPyun YongHyeon 			CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
13220dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, pcix + 2, pcix_cmd, 2);
13230dbe28b3SPyun YongHyeon 			CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
13240dbe28b3SPyun YongHyeon 		}
13250dbe28b3SPyun YongHyeon         }
13260dbe28b3SPyun YongHyeon 	if (sc->msk_bustype == MSK_PEX_BUS) {
13270dbe28b3SPyun YongHyeon 		uint16_t v, width;
13280dbe28b3SPyun YongHyeon 
13290dbe28b3SPyun YongHyeon 		v = pci_read_config(sc->msk_dev, PEX_DEV_CTRL, 2);
13300dbe28b3SPyun YongHyeon 		/* Change Max. Read Request Size to 4096 bytes. */
13310dbe28b3SPyun YongHyeon 		v &= ~PEX_DC_MAX_RRS_MSK;
13320dbe28b3SPyun YongHyeon 		v |= PEX_DC_MAX_RD_RQ_SIZE(5);
13330dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PEX_DEV_CTRL, v, 2);
13340dbe28b3SPyun YongHyeon 		width = pci_read_config(sc->msk_dev, PEX_LNK_STAT, 2);
13350dbe28b3SPyun YongHyeon 		width = (width & PEX_LS_LINK_WI_MSK) >> 4;
13360dbe28b3SPyun YongHyeon 		v = pci_read_config(sc->msk_dev, PEX_LNK_CAP, 2);
13370dbe28b3SPyun YongHyeon 		v = (v & PEX_LS_LINK_WI_MSK) >> 4;
13380dbe28b3SPyun YongHyeon 		if (v != width)
13390dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
13400dbe28b3SPyun YongHyeon 			    "negotiated width of link(x%d) != "
13410dbe28b3SPyun YongHyeon 			    "max. width of link(x%d)\n", width, v);
13420dbe28b3SPyun YongHyeon 	}
13430dbe28b3SPyun YongHyeon 
13440dbe28b3SPyun YongHyeon 	/* Clear status list. */
13450dbe28b3SPyun YongHyeon 	bzero(sc->msk_stat_ring,
13460dbe28b3SPyun YongHyeon 	    sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT);
13470dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = 0;
13480dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
13490dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
13500dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET);
13510dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR);
13520dbe28b3SPyun YongHyeon 	/* Set the status list base address. */
13530dbe28b3SPyun YongHyeon 	addr = sc->msk_stat_ring_paddr;
13540dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr));
13550dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr));
13560dbe28b3SPyun YongHyeon 	/* Set the status list last index. */
13570dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, STAT_LAST_IDX, MSK_STAT_RING_CNT - 1);
1358cfd540e7SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EC &&
1359cfd540e7SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_EC_A1) {
13600dbe28b3SPyun YongHyeon 		/* WA for dev. #4.3 */
13610dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK);
13620dbe28b3SPyun YongHyeon 		/* WA for dev. #4.18 */
13630dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21);
13640dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07);
13650dbe28b3SPyun YongHyeon 	} else {
13660dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a);
13670dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10);
1368cfd540e7SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
1369cfd540e7SPyun YongHyeon 		    sc->msk_hw_rev == CHIP_REV_YU_XL_A0)
1370cfd540e7SPyun YongHyeon 			CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04);
1371cfd540e7SPyun YongHyeon 		else
1372cfd540e7SPyun YongHyeon 			CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10);
13730dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190);
13740dbe28b3SPyun YongHyeon 	}
13750dbe28b3SPyun YongHyeon 	/*
13760dbe28b3SPyun YongHyeon 	 * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI.
13770dbe28b3SPyun YongHyeon 	 */
13780dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000));
13790dbe28b3SPyun YongHyeon 
13800dbe28b3SPyun YongHyeon 	/* Enable status unit. */
13810dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON);
13820dbe28b3SPyun YongHyeon 
13830dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START);
13840dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START);
13850dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START);
13860dbe28b3SPyun YongHyeon }
13870dbe28b3SPyun YongHyeon 
13880dbe28b3SPyun YongHyeon static int
13890dbe28b3SPyun YongHyeon msk_probe(device_t dev)
13900dbe28b3SPyun YongHyeon {
13910dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
13920dbe28b3SPyun YongHyeon 	char desc[100];
13930dbe28b3SPyun YongHyeon 
13940dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
13950dbe28b3SPyun YongHyeon 	/*
13960dbe28b3SPyun YongHyeon 	 * Not much to do here. We always know there will be
13970dbe28b3SPyun YongHyeon 	 * at least one GMAC present, and if there are two,
13980dbe28b3SPyun YongHyeon 	 * mskc_attach() will create a second device instance
13990dbe28b3SPyun YongHyeon 	 * for us.
14000dbe28b3SPyun YongHyeon 	 */
14010dbe28b3SPyun YongHyeon 	snprintf(desc, sizeof(desc),
14020dbe28b3SPyun YongHyeon 	    "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x",
14030dbe28b3SPyun YongHyeon 	    model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id,
14040dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev);
14050dbe28b3SPyun YongHyeon 	device_set_desc_copy(dev, desc);
14060dbe28b3SPyun YongHyeon 
14070dbe28b3SPyun YongHyeon 	return (BUS_PROBE_DEFAULT);
14080dbe28b3SPyun YongHyeon }
14090dbe28b3SPyun YongHyeon 
14100dbe28b3SPyun YongHyeon static int
14110dbe28b3SPyun YongHyeon msk_attach(device_t dev)
14120dbe28b3SPyun YongHyeon {
14130dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
14140dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
14150dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
14160dbe28b3SPyun YongHyeon 	int i, port, error;
14170dbe28b3SPyun YongHyeon 	uint8_t eaddr[6];
14180dbe28b3SPyun YongHyeon 
14190dbe28b3SPyun YongHyeon 	if (dev == NULL)
14200dbe28b3SPyun YongHyeon 		return (EINVAL);
14210dbe28b3SPyun YongHyeon 
14220dbe28b3SPyun YongHyeon 	error = 0;
14230dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
14240dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
14250dbe28b3SPyun YongHyeon 	port = *(int *)device_get_ivars(dev);
14260dbe28b3SPyun YongHyeon 
14270dbe28b3SPyun YongHyeon 	sc_if->msk_if_dev = dev;
14280dbe28b3SPyun YongHyeon 	sc_if->msk_port = port;
14290dbe28b3SPyun YongHyeon 	sc_if->msk_softc = sc;
143083c04c93SPyun YongHyeon 	sc_if->msk_flags = sc->msk_pflags;
14310dbe28b3SPyun YongHyeon 	sc->msk_if[port] = sc_if;
14320dbe28b3SPyun YongHyeon 	/* Setup Tx/Rx queue register offsets. */
14330dbe28b3SPyun YongHyeon 	if (port == MSK_PORT_A) {
14340dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA1;
14350dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS1;
14360dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R1;
14370dbe28b3SPyun YongHyeon 	} else {
14380dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA2;
14390dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS2;
14400dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R2;
14410dbe28b3SPyun YongHyeon 	}
14420dbe28b3SPyun YongHyeon 
14430dbe28b3SPyun YongHyeon 	callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0);
14440dbe28b3SPyun YongHyeon 	TASK_INIT(&sc_if->msk_link_task, 0, msk_link_task, sc_if);
14450dbe28b3SPyun YongHyeon 
14460dbe28b3SPyun YongHyeon 	if ((error = msk_txrx_dma_alloc(sc_if) != 0))
14470dbe28b3SPyun YongHyeon 		goto fail;
14480dbe28b3SPyun YongHyeon 
14490dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER);
14500dbe28b3SPyun YongHyeon 	if (ifp == NULL) {
14510dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "can not if_alloc()\n");
14520dbe28b3SPyun YongHyeon 		error = ENOSPC;
14530dbe28b3SPyun YongHyeon 		goto fail;
14540dbe28b3SPyun YongHyeon 	}
14550dbe28b3SPyun YongHyeon 	ifp->if_softc = sc_if;
14560dbe28b3SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
14570dbe28b3SPyun YongHyeon 	ifp->if_mtu = ETHERMTU;
14580dbe28b3SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
14590dbe28b3SPyun YongHyeon 	/*
14600dbe28b3SPyun YongHyeon 	 * IFCAP_RXCSUM capability is intentionally disabled as the hardware
14610dbe28b3SPyun YongHyeon 	 * has serious bug in Rx checksum offload for all Yukon II family
14620dbe28b3SPyun YongHyeon 	 * hardware. It seems there is a workaround to make it work somtimes.
14630dbe28b3SPyun YongHyeon 	 * However, the workaround also have to check OP code sequences to
14640dbe28b3SPyun YongHyeon 	 * verify whether the OP code is correct. Sometimes it should compute
14650dbe28b3SPyun YongHyeon 	 * IP/TCP/UDP checksum in driver in order to verify correctness of
14660dbe28b3SPyun YongHyeon 	 * checksum computed by hardware. If you have to compute checksum
14670dbe28b3SPyun YongHyeon 	 * with software to verify the hardware's checksum why have hardware
14680dbe28b3SPyun YongHyeon 	 * compute the checksum? I think there is no reason to spend time to
14690dbe28b3SPyun YongHyeon 	 * make Rx checksum offload work on Yukon II hardware.
14700dbe28b3SPyun YongHyeon 	 */
1471a109c74fSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4;
1472a109c74fSPyun YongHyeon 	ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO;
14730dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
14740dbe28b3SPyun YongHyeon 	ifp->if_ioctl = msk_ioctl;
14750dbe28b3SPyun YongHyeon 	ifp->if_start = msk_start;
14760dbe28b3SPyun YongHyeon 	ifp->if_timer = 0;
14770dbe28b3SPyun YongHyeon 	ifp->if_watchdog = NULL;
14780dbe28b3SPyun YongHyeon 	ifp->if_init = msk_init;
14790dbe28b3SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
14800dbe28b3SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1;
14810dbe28b3SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
14820dbe28b3SPyun YongHyeon 
14830dbe28b3SPyun YongHyeon 	TASK_INIT(&sc_if->msk_tx_task, 1, msk_tx_task, ifp);
14840dbe28b3SPyun YongHyeon 
14850dbe28b3SPyun YongHyeon 	/*
14860dbe28b3SPyun YongHyeon 	 * Get station address for this interface. Note that
14870dbe28b3SPyun YongHyeon 	 * dual port cards actually come with three station
14880dbe28b3SPyun YongHyeon 	 * addresses: one for each port, plus an extra. The
14890dbe28b3SPyun YongHyeon 	 * extra one is used by the SysKonnect driver software
14900dbe28b3SPyun YongHyeon 	 * as a 'virtual' station address for when both ports
14910dbe28b3SPyun YongHyeon 	 * are operating in failover mode. Currently we don't
14920dbe28b3SPyun YongHyeon 	 * use this extra address.
14930dbe28b3SPyun YongHyeon 	 */
14940dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
14950dbe28b3SPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++)
14960dbe28b3SPyun YongHyeon 		eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i);
14970dbe28b3SPyun YongHyeon 
14980dbe28b3SPyun YongHyeon 	/*
14990dbe28b3SPyun YongHyeon 	 * Call MI attach routine.  Can't hold locks when calling into ether_*.
15000dbe28b3SPyun YongHyeon 	 */
15010dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
15020dbe28b3SPyun YongHyeon 	ether_ifattach(ifp, eaddr);
15030dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
15040dbe28b3SPyun YongHyeon 
150506ff0944SPyun YongHyeon 	/*
15062b71cf86SPyun YongHyeon 	 * VLAN capability setup
150706ff0944SPyun YongHyeon 	 * Due to Tx checksum offload hardware bugs, msk(4) manually
150806ff0944SPyun YongHyeon 	 * computes checksum for short frames. For VLAN tagged frames
150906ff0944SPyun YongHyeon 	 * this workaround does not work so disable checksum offload
151006ff0944SPyun YongHyeon 	 * for VLAN interface.
151106ff0944SPyun YongHyeon 	 */
15122b71cf86SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
15130dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
15140dbe28b3SPyun YongHyeon 
15150dbe28b3SPyun YongHyeon 	/*
15160dbe28b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
15170dbe28b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
15180dbe28b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
15190dbe28b3SPyun YongHyeon 	 */
15200dbe28b3SPyun YongHyeon         ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
15210dbe28b3SPyun YongHyeon 
1522a109c74fSPyun YongHyeon 	sc_if->msk_framesize = ifp->if_mtu + ETHER_HDR_LEN +
1523a109c74fSPyun YongHyeon 	    ETHER_VLAN_ENCAP_LEN;
1524a109c74fSPyun YongHyeon 
15250dbe28b3SPyun YongHyeon 	/*
15260dbe28b3SPyun YongHyeon 	 * Do miibus setup.
15270dbe28b3SPyun YongHyeon 	 */
15280dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
15290dbe28b3SPyun YongHyeon 	error = mii_phy_probe(dev, &sc_if->msk_miibus, msk_mediachange,
15300dbe28b3SPyun YongHyeon 	    msk_mediastatus);
15310dbe28b3SPyun YongHyeon 	if (error != 0) {
15320dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "no PHY found!\n");
15330dbe28b3SPyun YongHyeon 		ether_ifdetach(ifp);
15340dbe28b3SPyun YongHyeon 		error = ENXIO;
15350dbe28b3SPyun YongHyeon 		goto fail;
15360dbe28b3SPyun YongHyeon 	}
15370dbe28b3SPyun YongHyeon 
15380dbe28b3SPyun YongHyeon fail:
15390dbe28b3SPyun YongHyeon 	if (error != 0) {
15400dbe28b3SPyun YongHyeon 		/* Access should be ok even though lock has been dropped */
15410dbe28b3SPyun YongHyeon 		sc->msk_if[port] = NULL;
15420dbe28b3SPyun YongHyeon 		msk_detach(dev);
15430dbe28b3SPyun YongHyeon 	}
15440dbe28b3SPyun YongHyeon 
15450dbe28b3SPyun YongHyeon 	return (error);
15460dbe28b3SPyun YongHyeon }
15470dbe28b3SPyun YongHyeon 
15480dbe28b3SPyun YongHyeon /*
15490dbe28b3SPyun YongHyeon  * Attach the interface. Allocate softc structures, do ifmedia
15500dbe28b3SPyun YongHyeon  * setup and ethernet/BPF attach.
15510dbe28b3SPyun YongHyeon  */
15520dbe28b3SPyun YongHyeon static int
15530dbe28b3SPyun YongHyeon mskc_attach(device_t dev)
15540dbe28b3SPyun YongHyeon {
15550dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
15568463d7a0SPyun YongHyeon 	int error, msic, msir, *port, reg;
15570dbe28b3SPyun YongHyeon 
15580dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
15590dbe28b3SPyun YongHyeon 	sc->msk_dev = dev;
15600dbe28b3SPyun YongHyeon 	mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
15610dbe28b3SPyun YongHyeon 	    MTX_DEF);
15620dbe28b3SPyun YongHyeon 
15630dbe28b3SPyun YongHyeon 	/*
15640dbe28b3SPyun YongHyeon 	 * Map control/status registers.
15650dbe28b3SPyun YongHyeon 	 */
15660dbe28b3SPyun YongHyeon 	pci_enable_busmaster(dev);
15670dbe28b3SPyun YongHyeon 
1568298946a9SPyun YongHyeon 	/* Allocate I/O resource */
15690dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE
15700dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_io;
15710dbe28b3SPyun YongHyeon #else
15720dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_mem;
15730dbe28b3SPyun YongHyeon #endif
1574a485f97aSPyun YongHyeon 	sc->msk_irq_spec = msk_irq_spec_legacy;
15750dbe28b3SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
15760dbe28b3SPyun YongHyeon 	if (error) {
15770dbe28b3SPyun YongHyeon 		if (sc->msk_res_spec == msk_res_spec_mem)
15780dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_io;
15790dbe28b3SPyun YongHyeon 		else
15800dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_mem;
15810dbe28b3SPyun YongHyeon 		error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
15820dbe28b3SPyun YongHyeon 		if (error) {
15830dbe28b3SPyun YongHyeon 			device_printf(dev, "couldn't allocate %s resources\n",
15840dbe28b3SPyun YongHyeon 			    sc->msk_res_spec == msk_res_spec_mem ? "memory" :
15850dbe28b3SPyun YongHyeon 			    "I/O");
15860dbe28b3SPyun YongHyeon 			mtx_destroy(&sc->msk_mtx);
15870dbe28b3SPyun YongHyeon 			return (ENXIO);
15880dbe28b3SPyun YongHyeon 		}
15890dbe28b3SPyun YongHyeon 	}
15900dbe28b3SPyun YongHyeon 
15910dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
15920dbe28b3SPyun YongHyeon 	sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID);
15930dbe28b3SPyun YongHyeon 	sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f;
15940dbe28b3SPyun YongHyeon 	/* Bail out if chip is not recognized. */
15950dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id < CHIP_ID_YUKON_XL ||
15960dbe28b3SPyun YongHyeon 	    sc->msk_hw_id > CHIP_ID_YUKON_FE) {
15970dbe28b3SPyun YongHyeon 		device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n",
15980dbe28b3SPyun YongHyeon 		    sc->msk_hw_id, sc->msk_hw_rev);
1599ad6d01d1SPyun YongHyeon 		mtx_destroy(&sc->msk_mtx);
1600ad6d01d1SPyun YongHyeon 		return (ENXIO);
16010dbe28b3SPyun YongHyeon 	}
16020dbe28b3SPyun YongHyeon 
16030dbe28b3SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
16040dbe28b3SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
16050dbe28b3SPyun YongHyeon 	    OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW,
16060dbe28b3SPyun YongHyeon 	    &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I",
16070dbe28b3SPyun YongHyeon 	    "max number of Rx events to process");
16080dbe28b3SPyun YongHyeon 
16090dbe28b3SPyun YongHyeon 	sc->msk_process_limit = MSK_PROC_DEFAULT;
16100dbe28b3SPyun YongHyeon 	error = resource_int_value(device_get_name(dev), device_get_unit(dev),
16110dbe28b3SPyun YongHyeon 	    "process_limit", &sc->msk_process_limit);
16120dbe28b3SPyun YongHyeon 	if (error == 0) {
16130dbe28b3SPyun YongHyeon 		if (sc->msk_process_limit < MSK_PROC_MIN ||
16140dbe28b3SPyun YongHyeon 		    sc->msk_process_limit > MSK_PROC_MAX) {
16150dbe28b3SPyun YongHyeon 			device_printf(dev, "process_limit value out of range; "
16160dbe28b3SPyun YongHyeon 			    "using default: %d\n", MSK_PROC_DEFAULT);
16170dbe28b3SPyun YongHyeon 			sc->msk_process_limit = MSK_PROC_DEFAULT;
16180dbe28b3SPyun YongHyeon 		}
16190dbe28b3SPyun YongHyeon 	}
16200dbe28b3SPyun YongHyeon 
16210dbe28b3SPyun YongHyeon 	/* Soft reset. */
16220dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
16230dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
16240dbe28b3SPyun YongHyeon 	sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP);
16250dbe28b3SPyun YongHyeon 	 if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S')
16260dbe28b3SPyun YongHyeon 		 sc->msk_coppertype = 0;
16270dbe28b3SPyun YongHyeon 	 else
16280dbe28b3SPyun YongHyeon 		 sc->msk_coppertype = 1;
16290dbe28b3SPyun YongHyeon 	/* Check number of MACs. */
16300dbe28b3SPyun YongHyeon 	sc->msk_num_port = 1;
16310dbe28b3SPyun YongHyeon 	if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) ==
16320dbe28b3SPyun YongHyeon 	    CFG_DUAL_MAC_MSK) {
16330dbe28b3SPyun YongHyeon 		if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
16340dbe28b3SPyun YongHyeon 			sc->msk_num_port++;
16350dbe28b3SPyun YongHyeon 	}
16360dbe28b3SPyun YongHyeon 
16370dbe28b3SPyun YongHyeon 	/* Check bus type. */
16380dbe28b3SPyun YongHyeon 	if (pci_find_extcap(sc->msk_dev, PCIY_EXPRESS, &reg) == 0)
16390dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PEX_BUS;
16400dbe28b3SPyun YongHyeon 	else if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &reg) == 0)
16410dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCIX_BUS;
16420dbe28b3SPyun YongHyeon 	else
16430dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCI_BUS;
16440dbe28b3SPyun YongHyeon 
16450dbe28b3SPyun YongHyeon 	switch (sc->msk_hw_id) {
16460dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC:
16470dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC_U:
16480dbe28b3SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 Mhz */
16490dbe28b3SPyun YongHyeon 		break;
16500dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_FE:
16510dbe28b3SPyun YongHyeon 		sc->msk_clock = 100;	/* 100 Mhz */
16520dbe28b3SPyun YongHyeon 		break;
16530dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_XL:
16540dbe28b3SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 Mhz */
16550dbe28b3SPyun YongHyeon 		break;
16560dbe28b3SPyun YongHyeon 	default:
16570dbe28b3SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 Mhz */
1658cfd540e7SPyun YongHyeon 		break;
16590dbe28b3SPyun YongHyeon 	}
16600dbe28b3SPyun YongHyeon 
1661298946a9SPyun YongHyeon 	/* Allocate IRQ resources. */
1662298946a9SPyun YongHyeon 	msic = pci_msi_count(dev);
1663298946a9SPyun YongHyeon 	if (bootverbose)
1664298946a9SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
1665298946a9SPyun YongHyeon 	/*
1666298946a9SPyun YongHyeon 	 * The Yukon II reports it can handle two messages, one for each
1667298946a9SPyun YongHyeon 	 * possible port.  We go ahead and allocate two messages and only
1668298946a9SPyun YongHyeon 	 * setup a handler for both if we have a dual port card.
1669298946a9SPyun YongHyeon 	 *
1670298946a9SPyun YongHyeon 	 * XXX: I haven't untangled the interrupt handler to handle dual
1671298946a9SPyun YongHyeon 	 * port cards with separate MSI messages, so for now I disable MSI
1672298946a9SPyun YongHyeon 	 * on dual port cards.
1673298946a9SPyun YongHyeon 	 */
167453dcfbd1SPyun YongHyeon 	if (legacy_intr != 0)
167553dcfbd1SPyun YongHyeon 		msi_disable = 1;
16768463d7a0SPyun YongHyeon 	if (msi_disable == 0) {
16778463d7a0SPyun YongHyeon 		switch (msic) {
16788463d7a0SPyun YongHyeon 		case 2:
16798463d7a0SPyun YongHyeon 		case 1: /* 88E8058 reports 1 MSI message */
16808463d7a0SPyun YongHyeon 			msir = msic;
16818463d7a0SPyun YongHyeon 			if (sc->msk_num_port == 1 &&
16828463d7a0SPyun YongHyeon 			    pci_alloc_msi(dev, &msir) == 0) {
16838463d7a0SPyun YongHyeon 				if (msic == msir) {
1684298946a9SPyun YongHyeon 					sc->msk_msi = 1;
16858463d7a0SPyun YongHyeon 					sc->msk_irq_spec = msic == 2 ?
16868463d7a0SPyun YongHyeon 					    msk_irq_spec_msi2 :
16878463d7a0SPyun YongHyeon 					    msk_irq_spec_msi;
16886ec27c17SPyun YongHyeon 				} else
1689298946a9SPyun YongHyeon 					pci_release_msi(dev);
1690298946a9SPyun YongHyeon 			}
16918463d7a0SPyun YongHyeon 			break;
16928463d7a0SPyun YongHyeon 		default:
16938463d7a0SPyun YongHyeon 			device_printf(dev,
16948463d7a0SPyun YongHyeon 			    "Unexpected number of MSI messages : %d\n", msic);
16958463d7a0SPyun YongHyeon 			break;
16968463d7a0SPyun YongHyeon 		}
16978463d7a0SPyun YongHyeon 	}
1698298946a9SPyun YongHyeon 
1699298946a9SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq);
1700298946a9SPyun YongHyeon 	if (error) {
1701298946a9SPyun YongHyeon 		device_printf(dev, "couldn't allocate IRQ resources\n");
1702298946a9SPyun YongHyeon 		goto fail;
1703298946a9SPyun YongHyeon 	}
1704298946a9SPyun YongHyeon 
17050dbe28b3SPyun YongHyeon 	if ((error = msk_status_dma_alloc(sc)) != 0)
17060dbe28b3SPyun YongHyeon 		goto fail;
17070dbe28b3SPyun YongHyeon 
17080dbe28b3SPyun YongHyeon 	/* Set base interrupt mask. */
17090dbe28b3SPyun YongHyeon 	sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU;
17100dbe28b3SPyun YongHyeon 	sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR |
17110dbe28b3SPyun YongHyeon 	    Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP;
17120dbe28b3SPyun YongHyeon 
17130dbe28b3SPyun YongHyeon 	/* Reset the adapter. */
17140dbe28b3SPyun YongHyeon 	mskc_reset(sc);
17150dbe28b3SPyun YongHyeon 
17160dbe28b3SPyun YongHyeon 	if ((error = mskc_setup_rambuffer(sc)) != 0)
17170dbe28b3SPyun YongHyeon 		goto fail;
17180dbe28b3SPyun YongHyeon 
17190dbe28b3SPyun YongHyeon 	sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1);
17200dbe28b3SPyun YongHyeon 	if (sc->msk_devs[MSK_PORT_A] == NULL) {
17210dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to add child for PORT_A\n");
17220dbe28b3SPyun YongHyeon 		error = ENXIO;
17230dbe28b3SPyun YongHyeon 		goto fail;
17240dbe28b3SPyun YongHyeon 	}
17250dbe28b3SPyun YongHyeon 	port = malloc(sizeof(int), M_DEVBUF, M_WAITOK);
17260dbe28b3SPyun YongHyeon 	if (port == NULL) {
17270dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to allocate memory for "
17280dbe28b3SPyun YongHyeon 		    "ivars of PORT_A\n");
17290dbe28b3SPyun YongHyeon 		error = ENXIO;
17300dbe28b3SPyun YongHyeon 		goto fail;
17310dbe28b3SPyun YongHyeon 	}
17320dbe28b3SPyun YongHyeon 	*port = MSK_PORT_A;
17330dbe28b3SPyun YongHyeon 	device_set_ivars(sc->msk_devs[MSK_PORT_A], port);
17340dbe28b3SPyun YongHyeon 
17350dbe28b3SPyun YongHyeon 	if (sc->msk_num_port > 1) {
17360dbe28b3SPyun YongHyeon 		sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1);
17370dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] == NULL) {
17380dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to add child for PORT_B\n");
17390dbe28b3SPyun YongHyeon 			error = ENXIO;
17400dbe28b3SPyun YongHyeon 			goto fail;
17410dbe28b3SPyun YongHyeon 		}
17420dbe28b3SPyun YongHyeon 		port = malloc(sizeof(int), M_DEVBUF, M_WAITOK);
17430dbe28b3SPyun YongHyeon 		if (port == NULL) {
17440dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to allocate memory for "
17450dbe28b3SPyun YongHyeon 			    "ivars of PORT_B\n");
17460dbe28b3SPyun YongHyeon 			error = ENXIO;
17470dbe28b3SPyun YongHyeon 			goto fail;
17480dbe28b3SPyun YongHyeon 		}
17490dbe28b3SPyun YongHyeon 		*port = MSK_PORT_B;
17500dbe28b3SPyun YongHyeon 		device_set_ivars(sc->msk_devs[MSK_PORT_B], port);
17510dbe28b3SPyun YongHyeon 	}
17520dbe28b3SPyun YongHyeon 
17530dbe28b3SPyun YongHyeon 	error = bus_generic_attach(dev);
17540dbe28b3SPyun YongHyeon 	if (error) {
17550dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to attach port(s)\n");
17560dbe28b3SPyun YongHyeon 		goto fail;
17570dbe28b3SPyun YongHyeon 	}
17580dbe28b3SPyun YongHyeon 
175953dcfbd1SPyun YongHyeon 	/* Hook interrupt last to avoid having to lock softc. */
176053dcfbd1SPyun YongHyeon 	if (legacy_intr)
176153dcfbd1SPyun YongHyeon 		error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET |
176253dcfbd1SPyun YongHyeon 		    INTR_MPSAFE, NULL, msk_legacy_intr, sc,
176353dcfbd1SPyun YongHyeon 		    &sc->msk_intrhand[0]);
176453dcfbd1SPyun YongHyeon 	else {
17650dbe28b3SPyun YongHyeon 		TASK_INIT(&sc->msk_int_task, 0, msk_int_task, sc);
17660dbe28b3SPyun YongHyeon 		sc->msk_tq = taskqueue_create_fast("msk_taskq", M_WAITOK,
17670dbe28b3SPyun YongHyeon 		    taskqueue_thread_enqueue, &sc->msk_tq);
17680dbe28b3SPyun YongHyeon 		taskqueue_start_threads(&sc->msk_tq, 1, PI_NET, "%s taskq",
17690dbe28b3SPyun YongHyeon 		    device_get_nameunit(sc->msk_dev));
1770298946a9SPyun YongHyeon 		error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET |
1771ef544f63SPaolo Pisati 		    INTR_MPSAFE, msk_intr, NULL, sc, &sc->msk_intrhand[0]);
177253dcfbd1SPyun YongHyeon 	}
17730dbe28b3SPyun YongHyeon 
17740dbe28b3SPyun YongHyeon 	if (error != 0) {
17750dbe28b3SPyun YongHyeon 		device_printf(dev, "couldn't set up interrupt handler\n");
177653dcfbd1SPyun YongHyeon 		if (legacy_intr == 0)
17770dbe28b3SPyun YongHyeon 			taskqueue_free(sc->msk_tq);
17780dbe28b3SPyun YongHyeon 		sc->msk_tq = NULL;
17790dbe28b3SPyun YongHyeon 		goto fail;
17800dbe28b3SPyun YongHyeon 	}
17810dbe28b3SPyun YongHyeon fail:
17820dbe28b3SPyun YongHyeon 	if (error != 0)
17830dbe28b3SPyun YongHyeon 		mskc_detach(dev);
17840dbe28b3SPyun YongHyeon 
17850dbe28b3SPyun YongHyeon 	return (error);
17860dbe28b3SPyun YongHyeon }
17870dbe28b3SPyun YongHyeon 
17880dbe28b3SPyun YongHyeon /*
17890dbe28b3SPyun YongHyeon  * Shutdown hardware and free up resources. This can be called any
17900dbe28b3SPyun YongHyeon  * time after the mutex has been initialized. It is called in both
17910dbe28b3SPyun YongHyeon  * the error case in attach and the normal detach case so it needs
17920dbe28b3SPyun YongHyeon  * to be careful about only freeing resources that have actually been
17930dbe28b3SPyun YongHyeon  * allocated.
17940dbe28b3SPyun YongHyeon  */
17950dbe28b3SPyun YongHyeon static int
17960dbe28b3SPyun YongHyeon msk_detach(device_t dev)
17970dbe28b3SPyun YongHyeon {
17980dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
17990dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
18000dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
18010dbe28b3SPyun YongHyeon 
18020dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
18030dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx),
18040dbe28b3SPyun YongHyeon 	    ("msk mutex not initialized in msk_detach"));
18050dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
18060dbe28b3SPyun YongHyeon 
18070dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
18080dbe28b3SPyun YongHyeon 	if (device_is_attached(dev)) {
18090dbe28b3SPyun YongHyeon 		/* XXX */
18100dbe28b3SPyun YongHyeon 		sc_if->msk_detach = 1;
18110dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
18120dbe28b3SPyun YongHyeon 		/* Can't hold locks while calling detach. */
18130dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
18140dbe28b3SPyun YongHyeon 		callout_drain(&sc_if->msk_tick_ch);
18150dbe28b3SPyun YongHyeon 		taskqueue_drain(taskqueue_fast, &sc_if->msk_tx_task);
18160dbe28b3SPyun YongHyeon 		taskqueue_drain(taskqueue_swi, &sc_if->msk_link_task);
18170dbe28b3SPyun YongHyeon 		ether_ifdetach(ifp);
18180dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
18190dbe28b3SPyun YongHyeon 	}
18200dbe28b3SPyun YongHyeon 
18210dbe28b3SPyun YongHyeon 	/*
18220dbe28b3SPyun YongHyeon 	 * We're generally called from mskc_detach() which is using
18230dbe28b3SPyun YongHyeon 	 * device_delete_child() to get to here. It's already trashed
18240dbe28b3SPyun YongHyeon 	 * miibus for us, so don't do it here or we'll panic.
18250dbe28b3SPyun YongHyeon 	 *
18260dbe28b3SPyun YongHyeon 	 * if (sc_if->msk_miibus != NULL) {
18270dbe28b3SPyun YongHyeon 	 * 	device_delete_child(dev, sc_if->msk_miibus);
18280dbe28b3SPyun YongHyeon 	 * 	sc_if->msk_miibus = NULL;
18290dbe28b3SPyun YongHyeon 	 * }
18300dbe28b3SPyun YongHyeon 	 */
18310dbe28b3SPyun YongHyeon 
18320dbe28b3SPyun YongHyeon 	msk_txrx_dma_free(sc_if);
18330dbe28b3SPyun YongHyeon 	bus_generic_detach(dev);
18340dbe28b3SPyun YongHyeon 
18350dbe28b3SPyun YongHyeon 	if (ifp)
18360dbe28b3SPyun YongHyeon 		if_free(ifp);
18370dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
18380dbe28b3SPyun YongHyeon 	sc->msk_if[sc_if->msk_port] = NULL;
18390dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
18400dbe28b3SPyun YongHyeon 
18410dbe28b3SPyun YongHyeon 	return (0);
18420dbe28b3SPyun YongHyeon }
18430dbe28b3SPyun YongHyeon 
18440dbe28b3SPyun YongHyeon static int
18450dbe28b3SPyun YongHyeon mskc_detach(device_t dev)
18460dbe28b3SPyun YongHyeon {
18470dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
18480dbe28b3SPyun YongHyeon 
18490dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
18500dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized"));
18510dbe28b3SPyun YongHyeon 
18520dbe28b3SPyun YongHyeon 	if (device_is_alive(dev)) {
18530dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_A] != NULL) {
18540dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_A]),
18550dbe28b3SPyun YongHyeon 			    M_DEVBUF);
18560dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_A]);
18570dbe28b3SPyun YongHyeon 		}
18580dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] != NULL) {
18590dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_B]),
18600dbe28b3SPyun YongHyeon 			    M_DEVBUF);
18610dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_B]);
18620dbe28b3SPyun YongHyeon 		}
18630dbe28b3SPyun YongHyeon 		bus_generic_detach(dev);
18640dbe28b3SPyun YongHyeon 	}
18650dbe28b3SPyun YongHyeon 
18660dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
18670dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
18680dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
18690dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
18700dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
18710dbe28b3SPyun YongHyeon 
18720dbe28b3SPyun YongHyeon 	/* LED Off. */
18730dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF);
18740dbe28b3SPyun YongHyeon 
18750dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
18760dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
18770dbe28b3SPyun YongHyeon 
18780dbe28b3SPyun YongHyeon 	msk_status_dma_free(sc);
18790dbe28b3SPyun YongHyeon 
188053dcfbd1SPyun YongHyeon 	if (legacy_intr == 0 && sc->msk_tq != NULL) {
18810dbe28b3SPyun YongHyeon 		taskqueue_drain(sc->msk_tq, &sc->msk_int_task);
18820dbe28b3SPyun YongHyeon 		taskqueue_free(sc->msk_tq);
18830dbe28b3SPyun YongHyeon 		sc->msk_tq = NULL;
18840dbe28b3SPyun YongHyeon 	}
1885298946a9SPyun YongHyeon 	if (sc->msk_intrhand[0]) {
1886298946a9SPyun YongHyeon 		bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]);
1887298946a9SPyun YongHyeon 		sc->msk_intrhand[0] = NULL;
18880dbe28b3SPyun YongHyeon 	}
1889298946a9SPyun YongHyeon 	if (sc->msk_intrhand[1]) {
1890298946a9SPyun YongHyeon 		bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]);
1891298946a9SPyun YongHyeon 		sc->msk_intrhand[1] = NULL;
1892298946a9SPyun YongHyeon 	}
1893298946a9SPyun YongHyeon 	bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq);
18940dbe28b3SPyun YongHyeon 	if (sc->msk_msi)
18950dbe28b3SPyun YongHyeon 		pci_release_msi(dev);
18960dbe28b3SPyun YongHyeon 	bus_release_resources(dev, sc->msk_res_spec, sc->msk_res);
18970dbe28b3SPyun YongHyeon 	mtx_destroy(&sc->msk_mtx);
18980dbe28b3SPyun YongHyeon 
18990dbe28b3SPyun YongHyeon 	return (0);
19000dbe28b3SPyun YongHyeon }
19010dbe28b3SPyun YongHyeon 
19020dbe28b3SPyun YongHyeon struct msk_dmamap_arg {
19030dbe28b3SPyun YongHyeon 	bus_addr_t	msk_busaddr;
19040dbe28b3SPyun YongHyeon };
19050dbe28b3SPyun YongHyeon 
19060dbe28b3SPyun YongHyeon static void
19070dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
19080dbe28b3SPyun YongHyeon {
19090dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg *ctx;
19100dbe28b3SPyun YongHyeon 
19110dbe28b3SPyun YongHyeon 	if (error != 0)
19120dbe28b3SPyun YongHyeon 		return;
19130dbe28b3SPyun YongHyeon 	ctx = arg;
19140dbe28b3SPyun YongHyeon 	ctx->msk_busaddr = segs[0].ds_addr;
19150dbe28b3SPyun YongHyeon }
19160dbe28b3SPyun YongHyeon 
19170dbe28b3SPyun YongHyeon /* Create status DMA region. */
19180dbe28b3SPyun YongHyeon static int
19190dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc)
19200dbe28b3SPyun YongHyeon {
19210dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
19220dbe28b3SPyun YongHyeon 	int error;
19230dbe28b3SPyun YongHyeon 
19240dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
19250dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc->msk_dev),	/* parent */
19260dbe28b3SPyun YongHyeon 		    MSK_STAT_ALIGN, 0,		/* alignment, boundary */
19270dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
19280dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
19290dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
19300dbe28b3SPyun YongHyeon 		    MSK_STAT_RING_SZ,		/* maxsize */
19310dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
19320dbe28b3SPyun YongHyeon 		    MSK_STAT_RING_SZ,		/* maxsegsize */
19330dbe28b3SPyun YongHyeon 		    0,				/* flags */
19340dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
19350dbe28b3SPyun YongHyeon 		    &sc->msk_stat_tag);
19360dbe28b3SPyun YongHyeon 	if (error != 0) {
19370dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19380dbe28b3SPyun YongHyeon 		    "failed to create status DMA tag\n");
19390dbe28b3SPyun YongHyeon 		return (error);
19400dbe28b3SPyun YongHyeon 	}
19410dbe28b3SPyun YongHyeon 
19420dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for status ring. */
19430dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc->msk_stat_tag,
19440dbe28b3SPyun YongHyeon 	    (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT |
19450dbe28b3SPyun YongHyeon 	    BUS_DMA_ZERO, &sc->msk_stat_map);
19460dbe28b3SPyun YongHyeon 	if (error != 0) {
19470dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19480dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for status ring\n");
19490dbe28b3SPyun YongHyeon 		return (error);
19500dbe28b3SPyun YongHyeon 	}
19510dbe28b3SPyun YongHyeon 
19520dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
19530dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc->msk_stat_tag,
19540dbe28b3SPyun YongHyeon 	    sc->msk_stat_map, sc->msk_stat_ring, MSK_STAT_RING_SZ,
19550dbe28b3SPyun YongHyeon 	    msk_dmamap_cb, &ctx, 0);
19560dbe28b3SPyun YongHyeon 	if (error != 0) {
19570dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19580dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for status ring\n");
19590dbe28b3SPyun YongHyeon 		return (error);
19600dbe28b3SPyun YongHyeon 	}
19610dbe28b3SPyun YongHyeon 	sc->msk_stat_ring_paddr = ctx.msk_busaddr;
19620dbe28b3SPyun YongHyeon 
19630dbe28b3SPyun YongHyeon 	return (0);
19640dbe28b3SPyun YongHyeon }
19650dbe28b3SPyun YongHyeon 
19660dbe28b3SPyun YongHyeon static void
19670dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc)
19680dbe28b3SPyun YongHyeon {
19690dbe28b3SPyun YongHyeon 
19700dbe28b3SPyun YongHyeon 	/* Destroy status block. */
19710dbe28b3SPyun YongHyeon 	if (sc->msk_stat_tag) {
19720dbe28b3SPyun YongHyeon 		if (sc->msk_stat_map) {
19730dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map);
19740dbe28b3SPyun YongHyeon 			if (sc->msk_stat_ring) {
19750dbe28b3SPyun YongHyeon 				bus_dmamem_free(sc->msk_stat_tag,
19760dbe28b3SPyun YongHyeon 				    sc->msk_stat_ring, sc->msk_stat_map);
19770dbe28b3SPyun YongHyeon 				sc->msk_stat_ring = NULL;
19780dbe28b3SPyun YongHyeon 			}
19790dbe28b3SPyun YongHyeon 			sc->msk_stat_map = NULL;
19800dbe28b3SPyun YongHyeon 		}
19810dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc->msk_stat_tag);
19820dbe28b3SPyun YongHyeon 		sc->msk_stat_tag = NULL;
19830dbe28b3SPyun YongHyeon 	}
19840dbe28b3SPyun YongHyeon }
19850dbe28b3SPyun YongHyeon 
19860dbe28b3SPyun YongHyeon static int
19870dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if)
19880dbe28b3SPyun YongHyeon {
19890dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
19900dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
19910dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
19920dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
19930dbe28b3SPyun YongHyeon 	struct msk_jpool_entry *entry;
19940dbe28b3SPyun YongHyeon 	uint8_t *ptr;
199583c04c93SPyun YongHyeon 	bus_size_t rxalign;
19960dbe28b3SPyun YongHyeon 	int error, i;
19970dbe28b3SPyun YongHyeon 
19980dbe28b3SPyun YongHyeon 	mtx_init(&sc_if->msk_jlist_mtx, "msk_jlist_mtx", NULL, MTX_DEF);
19990dbe28b3SPyun YongHyeon 	SLIST_INIT(&sc_if->msk_jfree_listhead);
20000dbe28b3SPyun YongHyeon 	SLIST_INIT(&sc_if->msk_jinuse_listhead);
20010dbe28b3SPyun YongHyeon 
20020dbe28b3SPyun YongHyeon 	/* Create parent DMA tag. */
20030dbe28b3SPyun YongHyeon 	/*
20040dbe28b3SPyun YongHyeon 	 * XXX
20050dbe28b3SPyun YongHyeon 	 * It seems that Yukon II supports full 64bits DMA operations. But
20060dbe28b3SPyun YongHyeon 	 * it needs two descriptors(list elements) for 64bits DMA operations.
20070dbe28b3SPyun YongHyeon 	 * Since we don't know what DMA address mappings(32bits or 64bits)
20080dbe28b3SPyun YongHyeon 	 * would be used in advance for each mbufs, we limits its DMA space
20090dbe28b3SPyun YongHyeon 	 * to be in range of 32bits address space. Otherwise, we should check
20100dbe28b3SPyun YongHyeon 	 * what DMA address is used and chain another descriptor for the
20110dbe28b3SPyun YongHyeon 	 * 64bits DMA operation. This also means descriptor ring size is
20120dbe28b3SPyun YongHyeon 	 * variable. Limiting DMA address to be in 32bit address space greatly
20130dbe28b3SPyun YongHyeon 	 * simplyfies descriptor handling and possibly would increase
20140dbe28b3SPyun YongHyeon 	 * performance a bit due to efficient handling of descriptors.
20150dbe28b3SPyun YongHyeon 	 * Apart from harassing checksum offloading mechanisms, it seems
20160dbe28b3SPyun YongHyeon 	 * it's really bad idea to use a seperate descriptor for 64bit
20170dbe28b3SPyun YongHyeon 	 * DMA operation to save small descriptor memory. Anyway, I've
20180dbe28b3SPyun YongHyeon 	 * never seen these exotic scheme on ethernet interface hardware.
20190dbe28b3SPyun YongHyeon 	 */
20200dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
20210dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc_if->msk_if_dev),	/* parent */
20220dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
20230dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
20240dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20250dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20260dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
20270dbe28b3SPyun YongHyeon 		    0,				/* nsegments */
20280dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
20290dbe28b3SPyun YongHyeon 		    0,				/* flags */
20300dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20310dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_parent_tag);
20320dbe28b3SPyun YongHyeon 	if (error != 0) {
20330dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20340dbe28b3SPyun YongHyeon 		    "failed to create parent DMA tag\n");
20350dbe28b3SPyun YongHyeon 		goto fail;
20360dbe28b3SPyun YongHyeon 	}
20370dbe28b3SPyun YongHyeon 	/* Create tag for Tx ring. */
20380dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20390dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
20400dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20410dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20420dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20430dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsize */
20440dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20450dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsegsize */
20460dbe28b3SPyun YongHyeon 		    0,				/* flags */
20470dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20480dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_ring_tag);
20490dbe28b3SPyun YongHyeon 	if (error != 0) {
20500dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20510dbe28b3SPyun YongHyeon 		    "failed to create Tx ring DMA tag\n");
20520dbe28b3SPyun YongHyeon 		goto fail;
20530dbe28b3SPyun YongHyeon 	}
20540dbe28b3SPyun YongHyeon 
20550dbe28b3SPyun YongHyeon 	/* Create tag for Rx ring. */
20560dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20570dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
20580dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20590dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20600dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20610dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsize */
20620dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20630dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsegsize */
20640dbe28b3SPyun YongHyeon 		    0,				/* flags */
20650dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20660dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_ring_tag);
20670dbe28b3SPyun YongHyeon 	if (error != 0) {
20680dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20690dbe28b3SPyun YongHyeon 		    "failed to create Rx ring DMA tag\n");
20700dbe28b3SPyun YongHyeon 		goto fail;
20710dbe28b3SPyun YongHyeon 	}
20720dbe28b3SPyun YongHyeon 
20730dbe28b3SPyun YongHyeon 	/* Create tag for jumbo Rx ring. */
20740dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20750dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
20760dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20770dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20780dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20790dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsize */
20800dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20810dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsegsize */
20820dbe28b3SPyun YongHyeon 		    0,				/* flags */
20830dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20840dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
20850dbe28b3SPyun YongHyeon 	if (error != 0) {
20860dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20870dbe28b3SPyun YongHyeon 		    "failed to create jumbo Rx ring DMA tag\n");
20880dbe28b3SPyun YongHyeon 		goto fail;
20890dbe28b3SPyun YongHyeon 	}
20900dbe28b3SPyun YongHyeon 
20910dbe28b3SPyun YongHyeon 	/* Create tag for jumbo buffer blocks. */
20920dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20930dbe28b3SPyun YongHyeon 		    PAGE_SIZE, 0,		/* alignment, boundary */
20940dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20950dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20960dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20970dbe28b3SPyun YongHyeon 		    MSK_JMEM,			/* maxsize */
20980dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20990dbe28b3SPyun YongHyeon 		    MSK_JMEM,			/* maxsegsize */
21000dbe28b3SPyun YongHyeon 		    0,				/* flags */
21010dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21020dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_tag);
21030dbe28b3SPyun YongHyeon 	if (error != 0) {
21040dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21050dbe28b3SPyun YongHyeon 		    "failed to create jumbo Rx buffer block DMA tag\n");
21060dbe28b3SPyun YongHyeon 		goto fail;
21070dbe28b3SPyun YongHyeon 	}
21080dbe28b3SPyun YongHyeon 
21090dbe28b3SPyun YongHyeon 	/* Create tag for Tx buffers. */
21100dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
21110dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
21120dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21130dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21140dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21158b51df84SPyun YongHyeon 		    MSK_TSO_MAXSIZE,		/* maxsize */
21160dbe28b3SPyun YongHyeon 		    MSK_MAXTXSEGS,		/* nsegments */
21178b51df84SPyun YongHyeon 		    MSK_TSO_MAXSGSIZE,		/* maxsegsize */
21180dbe28b3SPyun YongHyeon 		    0,				/* flags */
21190dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21200dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_tag);
21210dbe28b3SPyun YongHyeon 	if (error != 0) {
21220dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21230dbe28b3SPyun YongHyeon 		    "failed to create Tx DMA tag\n");
21240dbe28b3SPyun YongHyeon 		goto fail;
21250dbe28b3SPyun YongHyeon 	}
21260dbe28b3SPyun YongHyeon 
212783c04c93SPyun YongHyeon 	rxalign = 1;
212883c04c93SPyun YongHyeon 	/*
212983c04c93SPyun YongHyeon 	 * Workaround hardware hang which seems to happen when Rx buffer
213083c04c93SPyun YongHyeon 	 * is not aligned on multiple of FIFO word(8 bytes).
213183c04c93SPyun YongHyeon 	 */
213283c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
213383c04c93SPyun YongHyeon 		rxalign = MSK_RX_BUF_ALIGN;
21340dbe28b3SPyun YongHyeon 	/* Create tag for Rx buffers. */
21350dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
213683c04c93SPyun YongHyeon 		    rxalign, 0,			/* alignment, boundary */
21370dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21380dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21390dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21400dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsize */
21410dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
21420dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsegsize */
21430dbe28b3SPyun YongHyeon 		    0,				/* flags */
21440dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21450dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_tag);
21460dbe28b3SPyun YongHyeon 	if (error != 0) {
21470dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21480dbe28b3SPyun YongHyeon 		    "failed to create Rx DMA tag\n");
21490dbe28b3SPyun YongHyeon 		goto fail;
21500dbe28b3SPyun YongHyeon 	}
21510dbe28b3SPyun YongHyeon 
21520dbe28b3SPyun YongHyeon 	/* Create tag for jumbo Rx buffers. */
21530dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
21540dbe28b3SPyun YongHyeon 		    PAGE_SIZE, 0,		/* alignment, boundary */
21550dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21560dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21570dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21580dbe28b3SPyun YongHyeon 		    MCLBYTES * MSK_MAXRXSEGS,	/* maxsize */
21590dbe28b3SPyun YongHyeon 		    MSK_MAXRXSEGS,		/* nsegments */
21600dbe28b3SPyun YongHyeon 		    MSK_JLEN,			/* maxsegsize */
21610dbe28b3SPyun YongHyeon 		    0,				/* flags */
21620dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21630dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_tag);
21640dbe28b3SPyun YongHyeon 	if (error != 0) {
21650dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21660dbe28b3SPyun YongHyeon 		    "failed to create jumbo Rx DMA tag\n");
21670dbe28b3SPyun YongHyeon 		goto fail;
21680dbe28b3SPyun YongHyeon 	}
21690dbe28b3SPyun YongHyeon 
21700dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
21710dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag,
21720dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK |
21730dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map);
21740dbe28b3SPyun YongHyeon 	if (error != 0) {
21750dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21760dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Tx ring\n");
21770dbe28b3SPyun YongHyeon 		goto fail;
21780dbe28b3SPyun YongHyeon 	}
21790dbe28b3SPyun YongHyeon 
21800dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
21810dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag,
21820dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring,
21830dbe28b3SPyun YongHyeon 	    MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, 0);
21840dbe28b3SPyun YongHyeon 	if (error != 0) {
21850dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21860dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Tx ring\n");
21870dbe28b3SPyun YongHyeon 		goto fail;
21880dbe28b3SPyun YongHyeon 	}
21890dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr;
21900dbe28b3SPyun YongHyeon 
21910dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
21920dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag,
21930dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK |
21940dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map);
21950dbe28b3SPyun YongHyeon 	if (error != 0) {
21960dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21970dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Rx ring\n");
21980dbe28b3SPyun YongHyeon 		goto fail;
21990dbe28b3SPyun YongHyeon 	}
22000dbe28b3SPyun YongHyeon 
22010dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
22020dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag,
22030dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring,
22040dbe28b3SPyun YongHyeon 	    MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, 0);
22050dbe28b3SPyun YongHyeon 	if (error != 0) {
22060dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22070dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Rx ring\n");
22080dbe28b3SPyun YongHyeon 		goto fail;
22090dbe28b3SPyun YongHyeon 	}
22100dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr;
22110dbe28b3SPyun YongHyeon 
22120dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */
22130dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
22140dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring,
22150dbe28b3SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
22160dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_ring_map);
22170dbe28b3SPyun YongHyeon 	if (error != 0) {
22180dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22190dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for jumbo Rx ring\n");
22200dbe28b3SPyun YongHyeon 		goto fail;
22210dbe28b3SPyun YongHyeon 	}
22220dbe28b3SPyun YongHyeon 
22230dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
22240dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
22250dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
22260dbe28b3SPyun YongHyeon 	    sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ,
22270dbe28b3SPyun YongHyeon 	    msk_dmamap_cb, &ctx, 0);
22280dbe28b3SPyun YongHyeon 	if (error != 0) {
22290dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22300dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for jumbo Rx ring\n");
22310dbe28b3SPyun YongHyeon 		goto fail;
22320dbe28b3SPyun YongHyeon 	}
22330dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr;
22340dbe28b3SPyun YongHyeon 
22350dbe28b3SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
22360dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
22370dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
22380dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
22390dbe28b3SPyun YongHyeon 		txd->tx_dmamap = NULL;
22400dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0,
22410dbe28b3SPyun YongHyeon 		    &txd->tx_dmamap);
22420dbe28b3SPyun YongHyeon 		if (error != 0) {
22430dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
22440dbe28b3SPyun YongHyeon 			    "failed to create Tx dmamap\n");
22450dbe28b3SPyun YongHyeon 			goto fail;
22460dbe28b3SPyun YongHyeon 		}
22470dbe28b3SPyun YongHyeon 	}
22480dbe28b3SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
22490dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
22500dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_rx_sparemap)) != 0) {
22510dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22520dbe28b3SPyun YongHyeon 		    "failed to create spare Rx dmamap\n");
22530dbe28b3SPyun YongHyeon 		goto fail;
22540dbe28b3SPyun YongHyeon 	}
22550dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
22560dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
22570dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
22580dbe28b3SPyun YongHyeon 		rxd->rx_dmamap = NULL;
22590dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
22600dbe28b3SPyun YongHyeon 		    &rxd->rx_dmamap);
22610dbe28b3SPyun YongHyeon 		if (error != 0) {
22620dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
22630dbe28b3SPyun YongHyeon 			    "failed to create Rx dmamap\n");
22640dbe28b3SPyun YongHyeon 			goto fail;
22650dbe28b3SPyun YongHyeon 		}
22660dbe28b3SPyun YongHyeon 	}
22670dbe28b3SPyun YongHyeon 	/* Create DMA maps for jumbo Rx buffers. */
22680dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
22690dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) {
22700dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22710dbe28b3SPyun YongHyeon 		    "failed to create spare jumbo Rx dmamap\n");
22720dbe28b3SPyun YongHyeon 		goto fail;
22730dbe28b3SPyun YongHyeon 	}
22740dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
22750dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
22760dbe28b3SPyun YongHyeon 		jrxd->rx_m = NULL;
22770dbe28b3SPyun YongHyeon 		jrxd->rx_dmamap = NULL;
22780dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
22790dbe28b3SPyun YongHyeon 		    &jrxd->rx_dmamap);
22800dbe28b3SPyun YongHyeon 		if (error != 0) {
22810dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
22820dbe28b3SPyun YongHyeon 			    "failed to create jumbo Rx dmamap\n");
22830dbe28b3SPyun YongHyeon 			goto fail;
22840dbe28b3SPyun YongHyeon 		}
22850dbe28b3SPyun YongHyeon 	}
22860dbe28b3SPyun YongHyeon 
22870dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for jumbo buf. */
22880dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_tag,
22890dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_jumbo_buf,
22900dbe28b3SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
22910dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_map);
22920dbe28b3SPyun YongHyeon 	if (error != 0) {
22930dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22940dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for jumbo buf\n");
22950dbe28b3SPyun YongHyeon 		goto fail;
22960dbe28b3SPyun YongHyeon 	}
22970dbe28b3SPyun YongHyeon 
22980dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
22990dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_tag,
23000dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_map, sc_if->msk_rdata.msk_jumbo_buf,
23010dbe28b3SPyun YongHyeon 	    MSK_JMEM, msk_dmamap_cb, &ctx, 0);
23020dbe28b3SPyun YongHyeon 	if (error != 0) {
23030dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23040dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for jumbobuf\n");
23050dbe28b3SPyun YongHyeon 		goto fail;
23060dbe28b3SPyun YongHyeon 	}
23070dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_jumbo_buf_paddr = ctx.msk_busaddr;
23080dbe28b3SPyun YongHyeon 
23090dbe28b3SPyun YongHyeon 	/*
23100dbe28b3SPyun YongHyeon 	 * Now divide it up into 9K pieces and save the addresses
23110dbe28b3SPyun YongHyeon 	 * in an array.
23120dbe28b3SPyun YongHyeon 	 */
23130dbe28b3SPyun YongHyeon 	ptr = sc_if->msk_rdata.msk_jumbo_buf;
23140dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JSLOTS; i++) {
23150dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jslots[i] = ptr;
23160dbe28b3SPyun YongHyeon 		ptr += MSK_JLEN;
23170dbe28b3SPyun YongHyeon 		entry = malloc(sizeof(struct msk_jpool_entry),
23180dbe28b3SPyun YongHyeon 		    M_DEVBUF, M_WAITOK);
23190dbe28b3SPyun YongHyeon 		if (entry == NULL) {
23200dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
23210dbe28b3SPyun YongHyeon 			    "no memory for jumbo buffers!\n");
23220dbe28b3SPyun YongHyeon 			error = ENOMEM;
23230dbe28b3SPyun YongHyeon 			goto fail;
23240dbe28b3SPyun YongHyeon 		}
23250dbe28b3SPyun YongHyeon 		entry->slot = i;
23260dbe28b3SPyun YongHyeon 		SLIST_INSERT_HEAD(&sc_if->msk_jfree_listhead, entry,
23270dbe28b3SPyun YongHyeon 		    jpool_entries);
23280dbe28b3SPyun YongHyeon 	}
23290dbe28b3SPyun YongHyeon 
23300dbe28b3SPyun YongHyeon fail:
23310dbe28b3SPyun YongHyeon 	return (error);
23320dbe28b3SPyun YongHyeon }
23330dbe28b3SPyun YongHyeon 
23340dbe28b3SPyun YongHyeon static void
23350dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if)
23360dbe28b3SPyun YongHyeon {
23370dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
23380dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
23390dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
23400dbe28b3SPyun YongHyeon 	struct msk_jpool_entry *entry;
23410dbe28b3SPyun YongHyeon 	int i;
23420dbe28b3SPyun YongHyeon 
23430dbe28b3SPyun YongHyeon 	MSK_JLIST_LOCK(sc_if);
23440dbe28b3SPyun YongHyeon 	while ((entry = SLIST_FIRST(&sc_if->msk_jinuse_listhead))) {
23450dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23460dbe28b3SPyun YongHyeon 		    "asked to free buffer that is in use!\n");
23470dbe28b3SPyun YongHyeon 		SLIST_REMOVE_HEAD(&sc_if->msk_jinuse_listhead, jpool_entries);
23480dbe28b3SPyun YongHyeon 		SLIST_INSERT_HEAD(&sc_if->msk_jfree_listhead, entry,
23490dbe28b3SPyun YongHyeon 		    jpool_entries);
23500dbe28b3SPyun YongHyeon 	}
23510dbe28b3SPyun YongHyeon 
23520dbe28b3SPyun YongHyeon 	while (!SLIST_EMPTY(&sc_if->msk_jfree_listhead)) {
23530dbe28b3SPyun YongHyeon 		entry = SLIST_FIRST(&sc_if->msk_jfree_listhead);
23540dbe28b3SPyun YongHyeon 		SLIST_REMOVE_HEAD(&sc_if->msk_jfree_listhead, jpool_entries);
23550dbe28b3SPyun YongHyeon 		free(entry, M_DEVBUF);
23560dbe28b3SPyun YongHyeon 	}
23570dbe28b3SPyun YongHyeon 	MSK_JLIST_UNLOCK(sc_if);
23580dbe28b3SPyun YongHyeon 
23590dbe28b3SPyun YongHyeon 	/* Destroy jumbo buffer block. */
23600dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_map)
23610dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_tag,
23620dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_map);
23630dbe28b3SPyun YongHyeon 
23640dbe28b3SPyun YongHyeon 	if (sc_if->msk_rdata.msk_jumbo_buf) {
23650dbe28b3SPyun YongHyeon 		bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_tag,
23660dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_buf,
23670dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_map);
23680dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_jumbo_buf = NULL;
23690dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_map = NULL;
23700dbe28b3SPyun YongHyeon 	}
23710dbe28b3SPyun YongHyeon 
23720dbe28b3SPyun YongHyeon 	/* Tx ring. */
23730dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_ring_tag) {
23740dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map)
23750dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag,
23760dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
23770dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map &&
23780dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_tx_ring)
23790dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag,
23800dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_tx_ring,
23810dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
23820dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_tx_ring = NULL;
23830dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_map = NULL;
23840dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag);
23850dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_tag = NULL;
23860dbe28b3SPyun YongHyeon 	}
23870dbe28b3SPyun YongHyeon 	/* Rx ring. */
23880dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_ring_tag) {
23890dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map)
23900dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag,
23910dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
23920dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map &&
23930dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring)
23940dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag,
23950dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_rx_ring,
23960dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
23970dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_rx_ring = NULL;
23980dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_map = NULL;
23990dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag);
24000dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_tag = NULL;
24010dbe28b3SPyun YongHyeon 	}
24020dbe28b3SPyun YongHyeon 	/* Jumbo Rx ring. */
24030dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) {
24040dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map)
24050dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
24060dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
24070dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map &&
24080dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring)
24090dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
24100dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_jumbo_rx_ring,
24110dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
24120dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_jumbo_rx_ring = NULL;
24130dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL;
24140dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
24150dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL;
24160dbe28b3SPyun YongHyeon 	}
24170dbe28b3SPyun YongHyeon 	/* Tx buffers. */
24180dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_tag) {
24190dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_TX_RING_CNT; i++) {
24200dbe28b3SPyun YongHyeon 			txd = &sc_if->msk_cdata.msk_txdesc[i];
24210dbe28b3SPyun YongHyeon 			if (txd->tx_dmamap) {
24220dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag,
24230dbe28b3SPyun YongHyeon 				    txd->tx_dmamap);
24240dbe28b3SPyun YongHyeon 				txd->tx_dmamap = NULL;
24250dbe28b3SPyun YongHyeon 			}
24260dbe28b3SPyun YongHyeon 		}
24270dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag);
24280dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_tag = NULL;
24290dbe28b3SPyun YongHyeon 	}
24300dbe28b3SPyun YongHyeon 	/* Rx buffers. */
24310dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_tag) {
24320dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_RX_RING_CNT; i++) {
24330dbe28b3SPyun YongHyeon 			rxd = &sc_if->msk_cdata.msk_rxdesc[i];
24340dbe28b3SPyun YongHyeon 			if (rxd->rx_dmamap) {
24350dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
24360dbe28b3SPyun YongHyeon 				    rxd->rx_dmamap);
24370dbe28b3SPyun YongHyeon 				rxd->rx_dmamap = NULL;
24380dbe28b3SPyun YongHyeon 			}
24390dbe28b3SPyun YongHyeon 		}
24400dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_sparemap) {
24410dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
24420dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_sparemap);
24430dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_rx_sparemap = 0;
24440dbe28b3SPyun YongHyeon 		}
24450dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag);
24460dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_tag = NULL;
24470dbe28b3SPyun YongHyeon 	}
24480dbe28b3SPyun YongHyeon 	/* Jumbo Rx buffers. */
24490dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_tag) {
24500dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
24510dbe28b3SPyun YongHyeon 			jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
24520dbe28b3SPyun YongHyeon 			if (jrxd->rx_dmamap) {
24530dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(
24540dbe28b3SPyun YongHyeon 				    sc_if->msk_cdata.msk_jumbo_rx_tag,
24550dbe28b3SPyun YongHyeon 				    jrxd->rx_dmamap);
24560dbe28b3SPyun YongHyeon 				jrxd->rx_dmamap = NULL;
24570dbe28b3SPyun YongHyeon 			}
24580dbe28b3SPyun YongHyeon 		}
24590dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) {
24600dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag,
24610dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_sparemap);
24620dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0;
24630dbe28b3SPyun YongHyeon 		}
24640dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag);
24650dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_tag = NULL;
24660dbe28b3SPyun YongHyeon 	}
24670dbe28b3SPyun YongHyeon 
24680dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_parent_tag) {
24690dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag);
24700dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_parent_tag = NULL;
24710dbe28b3SPyun YongHyeon 	}
24720dbe28b3SPyun YongHyeon 	mtx_destroy(&sc_if->msk_jlist_mtx);
24730dbe28b3SPyun YongHyeon }
24740dbe28b3SPyun YongHyeon 
24750dbe28b3SPyun YongHyeon /*
24760dbe28b3SPyun YongHyeon  * Allocate a jumbo buffer.
24770dbe28b3SPyun YongHyeon  */
24780dbe28b3SPyun YongHyeon static void *
24790dbe28b3SPyun YongHyeon msk_jalloc(struct msk_if_softc *sc_if)
24800dbe28b3SPyun YongHyeon {
24810dbe28b3SPyun YongHyeon 	struct msk_jpool_entry *entry;
24820dbe28b3SPyun YongHyeon 
24830dbe28b3SPyun YongHyeon 	MSK_JLIST_LOCK(sc_if);
24840dbe28b3SPyun YongHyeon 
24850dbe28b3SPyun YongHyeon 	entry = SLIST_FIRST(&sc_if->msk_jfree_listhead);
24860dbe28b3SPyun YongHyeon 
24870dbe28b3SPyun YongHyeon 	if (entry == NULL) {
24880dbe28b3SPyun YongHyeon 		MSK_JLIST_UNLOCK(sc_if);
24890dbe28b3SPyun YongHyeon 		return (NULL);
24900dbe28b3SPyun YongHyeon 	}
24910dbe28b3SPyun YongHyeon 
24920dbe28b3SPyun YongHyeon 	SLIST_REMOVE_HEAD(&sc_if->msk_jfree_listhead, jpool_entries);
24930dbe28b3SPyun YongHyeon 	SLIST_INSERT_HEAD(&sc_if->msk_jinuse_listhead, entry, jpool_entries);
24940dbe28b3SPyun YongHyeon 
24950dbe28b3SPyun YongHyeon 	MSK_JLIST_UNLOCK(sc_if);
24960dbe28b3SPyun YongHyeon 
24970dbe28b3SPyun YongHyeon 	return (sc_if->msk_cdata.msk_jslots[entry->slot]);
24980dbe28b3SPyun YongHyeon }
24990dbe28b3SPyun YongHyeon 
25000dbe28b3SPyun YongHyeon /*
25010dbe28b3SPyun YongHyeon  * Release a jumbo buffer.
25020dbe28b3SPyun YongHyeon  */
25030dbe28b3SPyun YongHyeon static void
25040dbe28b3SPyun YongHyeon msk_jfree(void *buf, void *args)
25050dbe28b3SPyun YongHyeon {
25060dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
25070dbe28b3SPyun YongHyeon 	struct msk_jpool_entry *entry;
25080dbe28b3SPyun YongHyeon 	int i;
25090dbe28b3SPyun YongHyeon 
25100dbe28b3SPyun YongHyeon 	/* Extract the softc struct pointer. */
25110dbe28b3SPyun YongHyeon 	sc_if = (struct msk_if_softc *)args;
25120dbe28b3SPyun YongHyeon 	KASSERT(sc_if != NULL, ("%s: can't find softc pointer!", __func__));
25130dbe28b3SPyun YongHyeon 
25140dbe28b3SPyun YongHyeon 	MSK_JLIST_LOCK(sc_if);
25150dbe28b3SPyun YongHyeon 	/* Calculate the slot this buffer belongs to. */
25160dbe28b3SPyun YongHyeon 	i = ((vm_offset_t)buf
25170dbe28b3SPyun YongHyeon 	     - (vm_offset_t)sc_if->msk_rdata.msk_jumbo_buf) / MSK_JLEN;
25180dbe28b3SPyun YongHyeon 	KASSERT(i >= 0 && i < MSK_JSLOTS,
25190dbe28b3SPyun YongHyeon 	    ("%s: asked to free buffer that we don't manage!", __func__));
25200dbe28b3SPyun YongHyeon 
25210dbe28b3SPyun YongHyeon 	entry = SLIST_FIRST(&sc_if->msk_jinuse_listhead);
25220dbe28b3SPyun YongHyeon 	KASSERT(entry != NULL, ("%s: buffer not in use!", __func__));
25230dbe28b3SPyun YongHyeon 	entry->slot = i;
25240dbe28b3SPyun YongHyeon 	SLIST_REMOVE_HEAD(&sc_if->msk_jinuse_listhead, jpool_entries);
25250dbe28b3SPyun YongHyeon 	SLIST_INSERT_HEAD(&sc_if->msk_jfree_listhead, entry, jpool_entries);
25260dbe28b3SPyun YongHyeon 	if (SLIST_EMPTY(&sc_if->msk_jinuse_listhead))
25270dbe28b3SPyun YongHyeon 		wakeup(sc_if);
25280dbe28b3SPyun YongHyeon 
25290dbe28b3SPyun YongHyeon 	MSK_JLIST_UNLOCK(sc_if);
25300dbe28b3SPyun YongHyeon }
25310dbe28b3SPyun YongHyeon 
25320dbe28b3SPyun YongHyeon static int
25330dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head)
25340dbe28b3SPyun YongHyeon {
25350dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd, *txd_last;
25360dbe28b3SPyun YongHyeon 	struct msk_tx_desc *tx_le;
25370dbe28b3SPyun YongHyeon 	struct mbuf *m;
25380dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
25390dbe28b3SPyun YongHyeon 	bus_dma_segment_t txsegs[MSK_MAXTXSEGS];
25400dbe28b3SPyun YongHyeon 	uint32_t control, prod, si;
25410dbe28b3SPyun YongHyeon 	uint16_t offset, tcp_offset, tso_mtu;
25420dbe28b3SPyun YongHyeon 	int error, i, nseg, tso;
25430dbe28b3SPyun YongHyeon 
25440dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
25450dbe28b3SPyun YongHyeon 
25460dbe28b3SPyun YongHyeon 	tcp_offset = offset = 0;
25470dbe28b3SPyun YongHyeon 	m = *m_head;
25480dbe28b3SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & (MSK_CSUM_FEATURES | CSUM_TSO)) != 0) {
25490dbe28b3SPyun YongHyeon 		/*
25500dbe28b3SPyun YongHyeon 		 * Since mbuf has no protocol specific structure information
25510dbe28b3SPyun YongHyeon 		 * in it we have to inspect protocol information here to
25520dbe28b3SPyun YongHyeon 		 * setup TSO and checksum offload. I don't know why Marvell
25530dbe28b3SPyun YongHyeon 		 * made a such decision in chip design because other GigE
25540dbe28b3SPyun YongHyeon 		 * hardwares normally takes care of all these chores in
25550dbe28b3SPyun YongHyeon 		 * hardware. However, TSO performance of Yukon II is very
25560dbe28b3SPyun YongHyeon 		 * good such that it's worth to implement it.
25570dbe28b3SPyun YongHyeon 		 */
25580dbe28b3SPyun YongHyeon 		struct ether_header *eh;
25590dbe28b3SPyun YongHyeon 		struct ip *ip;
25600dbe28b3SPyun YongHyeon 		struct tcphdr *tcp;
25610dbe28b3SPyun YongHyeon 
25620dbe28b3SPyun YongHyeon 		/* TODO check for M_WRITABLE(m) */
25630dbe28b3SPyun YongHyeon 
25640dbe28b3SPyun YongHyeon 		offset = sizeof(struct ether_header);
25650dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset);
25660dbe28b3SPyun YongHyeon 		if (m == NULL) {
25670dbe28b3SPyun YongHyeon 			*m_head = NULL;
25680dbe28b3SPyun YongHyeon 			return (ENOBUFS);
25690dbe28b3SPyun YongHyeon 		}
25700dbe28b3SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
25710dbe28b3SPyun YongHyeon 		/* Check if hardware VLAN insertion is off. */
25720dbe28b3SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
25730dbe28b3SPyun YongHyeon 			offset = sizeof(struct ether_vlan_header);
25740dbe28b3SPyun YongHyeon 			m = m_pullup(m, offset);
25750dbe28b3SPyun YongHyeon 			if (m == NULL) {
25760dbe28b3SPyun YongHyeon 				*m_head = NULL;
25770dbe28b3SPyun YongHyeon 				return (ENOBUFS);
25780dbe28b3SPyun YongHyeon 			}
2579b5898b80SPyun YongHyeon 		}
25800dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset + sizeof(struct ip));
25810dbe28b3SPyun YongHyeon 		if (m == NULL) {
25820dbe28b3SPyun YongHyeon 			*m_head = NULL;
25830dbe28b3SPyun YongHyeon 			return (ENOBUFS);
25840dbe28b3SPyun YongHyeon 		}
2585b5898b80SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + offset);
25860dbe28b3SPyun YongHyeon 		offset += (ip->ip_hl << 2);
25870dbe28b3SPyun YongHyeon 		tcp_offset = offset;
2588b5898b80SPyun YongHyeon 		/*
2589b5898b80SPyun YongHyeon 		 * It seems that Yukon II has Tx checksum offload bug for
2590b5898b80SPyun YongHyeon 		 * small TCP packets that's less than 60 bytes in size
2591b5898b80SPyun YongHyeon 		 * (e.g. TCP window probe packet, pure ACK packet).
2592b5898b80SPyun YongHyeon 		 * Common work around like padding with zeros to make the
2593b5898b80SPyun YongHyeon 		 * frame minimum ethernet frame size didn't work at all.
2594b5898b80SPyun YongHyeon 		 * Instead of disabling checksum offload completely we
2595b5898b80SPyun YongHyeon 		 * resort to S/W checksum routine when we encounter short
2596b5898b80SPyun YongHyeon 		 * TCP frames.
2597b5898b80SPyun YongHyeon 		 * Short UDP packets appear to be handled correctly by
2598b5898b80SPyun YongHyeon 		 * Yukon II.
2599b5898b80SPyun YongHyeon 		 */
2600b5898b80SPyun YongHyeon 		if (m->m_pkthdr.len < MSK_MIN_FRAMELEN &&
2601b5898b80SPyun YongHyeon 		    (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) {
2602b5898b80SPyun YongHyeon 			uint16_t csum;
2603b5898b80SPyun YongHyeon 
2604925da971SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
2605925da971SPyun YongHyeon 			if (m == NULL) {
2606925da971SPyun YongHyeon 				*m_head = NULL;
2607925da971SPyun YongHyeon 				return (ENOBUFS);
2608925da971SPyun YongHyeon 			}
2609b5898b80SPyun YongHyeon 			csum = in_cksum_skip(m, ntohs(ip->ip_len) + offset -
2610b5898b80SPyun YongHyeon 			    (ip->ip_hl << 2), offset);
2611b5898b80SPyun YongHyeon 			*(uint16_t *)(m->m_data + offset +
2612b5898b80SPyun YongHyeon 			    m->m_pkthdr.csum_data) = csum;
2613b5898b80SPyun YongHyeon 			m->m_pkthdr.csum_flags &= ~CSUM_TCP;
2614b5898b80SPyun YongHyeon 		}
26150dbe28b3SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
26160dbe28b3SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
26170dbe28b3SPyun YongHyeon 			if (m == NULL) {
26180dbe28b3SPyun YongHyeon 				*m_head = NULL;
26190dbe28b3SPyun YongHyeon 				return (ENOBUFS);
26200dbe28b3SPyun YongHyeon 			}
26213326191fSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + offset);
26220dbe28b3SPyun YongHyeon 			offset += (tcp->th_off << 2);
26230dbe28b3SPyun YongHyeon 		}
26240dbe28b3SPyun YongHyeon 		*m_head = m;
26250dbe28b3SPyun YongHyeon 	}
26260dbe28b3SPyun YongHyeon 
26270dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_tx_prod;
26280dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
26290dbe28b3SPyun YongHyeon 	txd_last = txd;
26300dbe28b3SPyun YongHyeon 	map = txd->tx_dmamap;
26310dbe28b3SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map,
26320dbe28b3SPyun YongHyeon 	    *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
26330dbe28b3SPyun YongHyeon 	if (error == EFBIG) {
2634304a4c6fSJohn Baldwin 		m = m_collapse(*m_head, M_DONTWAIT, MSK_MAXTXSEGS);
26350dbe28b3SPyun YongHyeon 		if (m == NULL) {
26360dbe28b3SPyun YongHyeon 			m_freem(*m_head);
26370dbe28b3SPyun YongHyeon 			*m_head = NULL;
26380dbe28b3SPyun YongHyeon 			return (ENOBUFS);
26390dbe28b3SPyun YongHyeon 		}
26400dbe28b3SPyun YongHyeon 		*m_head = m;
26410dbe28b3SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag,
26420dbe28b3SPyun YongHyeon 		    map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
26430dbe28b3SPyun YongHyeon 		if (error != 0) {
26440dbe28b3SPyun YongHyeon 			m_freem(*m_head);
26450dbe28b3SPyun YongHyeon 			*m_head = NULL;
26460dbe28b3SPyun YongHyeon 			return (error);
26470dbe28b3SPyun YongHyeon 		}
26480dbe28b3SPyun YongHyeon 	} else if (error != 0)
26490dbe28b3SPyun YongHyeon 		return (error);
26500dbe28b3SPyun YongHyeon 	if (nseg == 0) {
26510dbe28b3SPyun YongHyeon 		m_freem(*m_head);
26520dbe28b3SPyun YongHyeon 		*m_head = NULL;
26530dbe28b3SPyun YongHyeon 		return (EIO);
26540dbe28b3SPyun YongHyeon 	}
26550dbe28b3SPyun YongHyeon 
26560dbe28b3SPyun YongHyeon 	/* Check number of available descriptors. */
26570dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_cnt + nseg >=
26580dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) {
26590dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map);
26600dbe28b3SPyun YongHyeon 		return (ENOBUFS);
26610dbe28b3SPyun YongHyeon 	}
26620dbe28b3SPyun YongHyeon 
26630dbe28b3SPyun YongHyeon 	control = 0;
26640dbe28b3SPyun YongHyeon 	tso = 0;
26650dbe28b3SPyun YongHyeon 	tx_le = NULL;
26660dbe28b3SPyun YongHyeon 
26670dbe28b3SPyun YongHyeon 	/* Check TSO support. */
26680dbe28b3SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
26690dbe28b3SPyun YongHyeon 		tso_mtu = offset + m->m_pkthdr.tso_segsz;
26700dbe28b3SPyun YongHyeon 		if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) {
26710dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
26720dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(tso_mtu);
26730dbe28b3SPyun YongHyeon 			tx_le->msk_control = htole32(OP_LRGLEN | HW_OWNER);
26740dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
26750dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
26760dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tso_mtu = tso_mtu;
26770dbe28b3SPyun YongHyeon 		}
26780dbe28b3SPyun YongHyeon 		tso++;
26790dbe28b3SPyun YongHyeon 	}
26800dbe28b3SPyun YongHyeon 	/* Check if we have a VLAN tag to insert. */
26810dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
26820dbe28b3SPyun YongHyeon 		if (tso == 0) {
26830dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
26840dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(0);
26850dbe28b3SPyun YongHyeon 			tx_le->msk_control = htole32(OP_VLAN | HW_OWNER |
26860dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
26870dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
26880dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
26890dbe28b3SPyun YongHyeon 		} else {
26900dbe28b3SPyun YongHyeon 			tx_le->msk_control |= htole32(OP_VLAN |
26910dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
26920dbe28b3SPyun YongHyeon 		}
26930dbe28b3SPyun YongHyeon 		control |= INS_VLAN;
26940dbe28b3SPyun YongHyeon 	}
26950dbe28b3SPyun YongHyeon 	/* Check if we have to handle checksum offload. */
26960dbe28b3SPyun YongHyeon 	if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) {
26970dbe28b3SPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
26980dbe28b3SPyun YongHyeon 		tx_le->msk_addr = htole32(((tcp_offset + m->m_pkthdr.csum_data)
26990dbe28b3SPyun YongHyeon 		    & 0xffff) | ((uint32_t)tcp_offset << 16));
27000dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(1 << 16 | (OP_TCPLISW | HW_OWNER));
27010dbe28b3SPyun YongHyeon 		control = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
27020dbe28b3SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
27030dbe28b3SPyun YongHyeon 			control |= UDPTCP;
27040dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
27050dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
27060dbe28b3SPyun YongHyeon 	}
27070dbe28b3SPyun YongHyeon 
27080dbe28b3SPyun YongHyeon 	si = prod;
27090dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27100dbe28b3SPyun YongHyeon 	tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr));
27110dbe28b3SPyun YongHyeon 	if (tso == 0)
27120dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
27130dbe28b3SPyun YongHyeon 		    OP_PACKET);
27140dbe28b3SPyun YongHyeon 	else
27150dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
27160dbe28b3SPyun YongHyeon 		    OP_LARGESEND);
27170dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt++;
27180dbe28b3SPyun YongHyeon 	MSK_INC(prod, MSK_TX_RING_CNT);
27190dbe28b3SPyun YongHyeon 
27200dbe28b3SPyun YongHyeon 	for (i = 1; i < nseg; i++) {
27210dbe28b3SPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27220dbe28b3SPyun YongHyeon 		tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr));
27230dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[i].ds_len | control |
27240dbe28b3SPyun YongHyeon 		    OP_BUFFER | HW_OWNER);
27250dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
27260dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
27270dbe28b3SPyun YongHyeon 	}
27280dbe28b3SPyun YongHyeon 	/* Update producer index. */
27290dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = prod;
27300dbe28b3SPyun YongHyeon 
27310dbe28b3SPyun YongHyeon 	/* Set EOP on the last desciptor. */
27320dbe28b3SPyun YongHyeon 	prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT;
27330dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27340dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(EOP);
27350dbe28b3SPyun YongHyeon 
27360dbe28b3SPyun YongHyeon 	/* Turn the first descriptor ownership to hardware. */
27370dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[si];
27380dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(HW_OWNER);
27390dbe28b3SPyun YongHyeon 
27400dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
27410dbe28b3SPyun YongHyeon 	map = txd_last->tx_dmamap;
27420dbe28b3SPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
27430dbe28b3SPyun YongHyeon 	txd->tx_dmamap = map;
27440dbe28b3SPyun YongHyeon 	txd->tx_m = m;
27450dbe28b3SPyun YongHyeon 
27460dbe28b3SPyun YongHyeon 	/* Sync descriptors. */
27470dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE);
27480dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
27490dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
27500dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
27510dbe28b3SPyun YongHyeon 
27520dbe28b3SPyun YongHyeon 	return (0);
27530dbe28b3SPyun YongHyeon }
27540dbe28b3SPyun YongHyeon 
27550dbe28b3SPyun YongHyeon static void
27560dbe28b3SPyun YongHyeon msk_tx_task(void *arg, int pending)
27570dbe28b3SPyun YongHyeon {
27580dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
27590dbe28b3SPyun YongHyeon 
27600dbe28b3SPyun YongHyeon 	ifp = arg;
27610dbe28b3SPyun YongHyeon 	msk_start(ifp);
27620dbe28b3SPyun YongHyeon }
27630dbe28b3SPyun YongHyeon 
27640dbe28b3SPyun YongHyeon static void
27650dbe28b3SPyun YongHyeon msk_start(struct ifnet *ifp)
27660dbe28b3SPyun YongHyeon {
27670dbe28b3SPyun YongHyeon         struct msk_if_softc *sc_if;
27680dbe28b3SPyun YongHyeon         struct mbuf *m_head;
27690dbe28b3SPyun YongHyeon 	int enq;
27700dbe28b3SPyun YongHyeon 
27710dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
27720dbe28b3SPyun YongHyeon 
27730dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
27740dbe28b3SPyun YongHyeon 
27750dbe28b3SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
27760dbe28b3SPyun YongHyeon 	    IFF_DRV_RUNNING || sc_if->msk_link == 0) {
27770dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
27780dbe28b3SPyun YongHyeon 		return;
27790dbe28b3SPyun YongHyeon 	}
27800dbe28b3SPyun YongHyeon 
27810dbe28b3SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
27820dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_cnt <
27830dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) {
27840dbe28b3SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
27850dbe28b3SPyun YongHyeon 		if (m_head == NULL)
27860dbe28b3SPyun YongHyeon 			break;
27870dbe28b3SPyun YongHyeon 		/*
27880dbe28b3SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
27890dbe28b3SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
27900dbe28b3SPyun YongHyeon 		 * for the NIC to drain the ring.
27910dbe28b3SPyun YongHyeon 		 */
27920dbe28b3SPyun YongHyeon 		if (msk_encap(sc_if, &m_head) != 0) {
27930dbe28b3SPyun YongHyeon 			if (m_head == NULL)
27940dbe28b3SPyun YongHyeon 				break;
27950dbe28b3SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
27960dbe28b3SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
27970dbe28b3SPyun YongHyeon 			break;
27980dbe28b3SPyun YongHyeon 		}
27990dbe28b3SPyun YongHyeon 
28000dbe28b3SPyun YongHyeon 		enq++;
28010dbe28b3SPyun YongHyeon 		/*
28020dbe28b3SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
28030dbe28b3SPyun YongHyeon 		 * to him.
28040dbe28b3SPyun YongHyeon 		 */
280559a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
28060dbe28b3SPyun YongHyeon 	}
28070dbe28b3SPyun YongHyeon 
28080dbe28b3SPyun YongHyeon 	if (enq > 0) {
28090dbe28b3SPyun YongHyeon 		/* Transmit */
28100dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc_if->msk_softc,
28110dbe28b3SPyun YongHyeon 		    Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG),
28120dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_tx_prod);
28130dbe28b3SPyun YongHyeon 
28140dbe28b3SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
28152271eac7SPyun YongHyeon 		sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT;
28160dbe28b3SPyun YongHyeon 	}
28170dbe28b3SPyun YongHyeon 
28180dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
28190dbe28b3SPyun YongHyeon }
28200dbe28b3SPyun YongHyeon 
28210dbe28b3SPyun YongHyeon static void
28222271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if)
28230dbe28b3SPyun YongHyeon {
28240dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
28250dbe28b3SPyun YongHyeon 	uint32_t ridx;
28260dbe28b3SPyun YongHyeon 	int idx;
28270dbe28b3SPyun YongHyeon 
28280dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
28290dbe28b3SPyun YongHyeon 
28302271eac7SPyun YongHyeon 	if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer)
28312271eac7SPyun YongHyeon 		return;
28320dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
28330dbe28b3SPyun YongHyeon 	if (sc_if->msk_link == 0) {
28340dbe28b3SPyun YongHyeon 		if (bootverbose)
28350dbe28b3SPyun YongHyeon 			if_printf(sc_if->msk_ifp, "watchdog timeout "
28360dbe28b3SPyun YongHyeon 			   "(missed link)\n");
28370dbe28b3SPyun YongHyeon 		ifp->if_oerrors++;
28380dbe28b3SPyun YongHyeon 		msk_init_locked(sc_if);
28390dbe28b3SPyun YongHyeon 		return;
28400dbe28b3SPyun YongHyeon 	}
28410dbe28b3SPyun YongHyeon 
28420dbe28b3SPyun YongHyeon 	/*
28430dbe28b3SPyun YongHyeon 	 * Reclaim first as there is a possibility of losing Tx completion
28440dbe28b3SPyun YongHyeon 	 * interrupts.
28450dbe28b3SPyun YongHyeon 	 */
28460dbe28b3SPyun YongHyeon 	ridx = sc_if->msk_port == MSK_PORT_A ? STAT_TXA1_RIDX : STAT_TXA2_RIDX;
28470dbe28b3SPyun YongHyeon 	idx = CSR_READ_2(sc_if->msk_softc, ridx);
28480dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_cons != idx) {
28490dbe28b3SPyun YongHyeon 		msk_txeof(sc_if, idx);
28500dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt == 0) {
28510dbe28b3SPyun YongHyeon 			if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
28520dbe28b3SPyun YongHyeon 			    "-- recovering\n");
28530dbe28b3SPyun YongHyeon 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
28540dbe28b3SPyun YongHyeon 				taskqueue_enqueue(taskqueue_fast,
28550dbe28b3SPyun YongHyeon 				    &sc_if->msk_tx_task);
28560dbe28b3SPyun YongHyeon 			return;
28570dbe28b3SPyun YongHyeon 		}
28580dbe28b3SPyun YongHyeon 	}
28590dbe28b3SPyun YongHyeon 
28600dbe28b3SPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
28610dbe28b3SPyun YongHyeon 	ifp->if_oerrors++;
28620dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
28630dbe28b3SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
28640dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if->msk_tx_task);
28650dbe28b3SPyun YongHyeon }
28660dbe28b3SPyun YongHyeon 
28676a087a87SPyun YongHyeon static int
28680dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev)
28690dbe28b3SPyun YongHyeon {
28700dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
28710dbe28b3SPyun YongHyeon 	int i;
28720dbe28b3SPyun YongHyeon 
28730dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
28740dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
28750dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
28760dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL)
28770dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
28780dbe28b3SPyun YongHyeon 	}
28790dbe28b3SPyun YongHyeon 
28800dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
28810dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
28820dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
28830dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
28840dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
28850dbe28b3SPyun YongHyeon 
28860dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
28870dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
28880dbe28b3SPyun YongHyeon 
28890dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
28906a087a87SPyun YongHyeon 	return (0);
28910dbe28b3SPyun YongHyeon }
28920dbe28b3SPyun YongHyeon 
28930dbe28b3SPyun YongHyeon static int
28940dbe28b3SPyun YongHyeon mskc_suspend(device_t dev)
28950dbe28b3SPyun YongHyeon {
28960dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
28970dbe28b3SPyun YongHyeon 	int i;
28980dbe28b3SPyun YongHyeon 
28990dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
29000dbe28b3SPyun YongHyeon 
29010dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
29020dbe28b3SPyun YongHyeon 
29030dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
29040dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
29050dbe28b3SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_drv_flags &
29060dbe28b3SPyun YongHyeon 		    IFF_DRV_RUNNING) != 0))
29070dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
29080dbe28b3SPyun YongHyeon 	}
29090dbe28b3SPyun YongHyeon 
29100dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
29110dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
29120dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
29130dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
29140dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
29150dbe28b3SPyun YongHyeon 
29160dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERDOWN);
29170dbe28b3SPyun YongHyeon 
29180dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
29190dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
29200dbe28b3SPyun YongHyeon 	sc->msk_suspended = 1;
29210dbe28b3SPyun YongHyeon 
29220dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
29230dbe28b3SPyun YongHyeon 
29240dbe28b3SPyun YongHyeon 	return (0);
29250dbe28b3SPyun YongHyeon }
29260dbe28b3SPyun YongHyeon 
29270dbe28b3SPyun YongHyeon static int
29280dbe28b3SPyun YongHyeon mskc_resume(device_t dev)
29290dbe28b3SPyun YongHyeon {
29300dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
29310dbe28b3SPyun YongHyeon 	int i;
29320dbe28b3SPyun YongHyeon 
29330dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
29340dbe28b3SPyun YongHyeon 
29350dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
29360dbe28b3SPyun YongHyeon 
29370dbe28b3SPyun YongHyeon 	mskc_reset(sc);
29380dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
29390dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
29400dbe28b3SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0))
29410dbe28b3SPyun YongHyeon 			msk_init_locked(sc->msk_if[i]);
29420dbe28b3SPyun YongHyeon 	}
29430dbe28b3SPyun YongHyeon 	sc->msk_suspended = 0;
29440dbe28b3SPyun YongHyeon 
29450dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
29460dbe28b3SPyun YongHyeon 
29470dbe28b3SPyun YongHyeon 	return (0);
29480dbe28b3SPyun YongHyeon }
29490dbe28b3SPyun YongHyeon 
295083c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
295183c04c93SPyun YongHyeon static __inline void
295283c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m)
295383c04c93SPyun YongHyeon {
295483c04c93SPyun YongHyeon         int i;
295583c04c93SPyun YongHyeon         uint16_t *src, *dst;
295683c04c93SPyun YongHyeon 
295783c04c93SPyun YongHyeon 	src = mtod(m, uint16_t *);
295883c04c93SPyun YongHyeon 	dst = src - 3;
295983c04c93SPyun YongHyeon 
296083c04c93SPyun YongHyeon 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
296183c04c93SPyun YongHyeon 		*dst++ = *src++;
296283c04c93SPyun YongHyeon 
296383c04c93SPyun YongHyeon 	m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN);
296483c04c93SPyun YongHyeon }
296583c04c93SPyun YongHyeon #endif
296683c04c93SPyun YongHyeon 
29670dbe28b3SPyun YongHyeon static void
29680dbe28b3SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, int len)
29690dbe28b3SPyun YongHyeon {
29700dbe28b3SPyun YongHyeon 	struct mbuf *m;
29710dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
29720dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
29730dbe28b3SPyun YongHyeon 	int cons, rxlen;
29740dbe28b3SPyun YongHyeon 
29750dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
29760dbe28b3SPyun YongHyeon 
29770dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
29780dbe28b3SPyun YongHyeon 
29790dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
29800dbe28b3SPyun YongHyeon 	do {
29810dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
298271e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
298371e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
29840dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
29850dbe28b3SPyun YongHyeon 		if (len > sc_if->msk_framesize ||
29860dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
29870dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
29880dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
29890dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
29900dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
29910dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
29920dbe28b3SPyun YongHyeon 			break;
29930dbe28b3SPyun YongHyeon 		}
29940dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[cons];
29950dbe28b3SPyun YongHyeon 		m = rxd->rx_m;
29960dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, cons) != 0) {
29970dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
29980dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
29990dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
30000dbe28b3SPyun YongHyeon 			break;
30010dbe28b3SPyun YongHyeon 		}
30020dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
30030dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
300483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
300583c04c93SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
300683c04c93SPyun YongHyeon 			msk_fixup_rx(m);
300783c04c93SPyun YongHyeon #endif
30080dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
30090dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
30100dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
30110dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
30120dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
30130dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
30140dbe28b3SPyun YongHyeon 		}
30150dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
30160dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
30170dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
30180dbe28b3SPyun YongHyeon 	} while (0);
30190dbe28b3SPyun YongHyeon 
30200dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT);
30210dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT);
30220dbe28b3SPyun YongHyeon }
30230dbe28b3SPyun YongHyeon 
30240dbe28b3SPyun YongHyeon static void
30250dbe28b3SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, int len)
30260dbe28b3SPyun YongHyeon {
30270dbe28b3SPyun YongHyeon 	struct mbuf *m;
30280dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
30290dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
30300dbe28b3SPyun YongHyeon 	int cons, rxlen;
30310dbe28b3SPyun YongHyeon 
30320dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
30330dbe28b3SPyun YongHyeon 
30340dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
30350dbe28b3SPyun YongHyeon 
30360dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
30370dbe28b3SPyun YongHyeon 	do {
30380dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
303971e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
304071e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
30410dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
30420dbe28b3SPyun YongHyeon 		if (len > sc_if->msk_framesize ||
30430dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
30440dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
30450dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
30460dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
30470dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
30480dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
30490dbe28b3SPyun YongHyeon 			break;
30500dbe28b3SPyun YongHyeon 		}
30510dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons];
30520dbe28b3SPyun YongHyeon 		m = jrxd->rx_m;
30530dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, cons) != 0) {
30540dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
30550dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
30560dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
30570dbe28b3SPyun YongHyeon 			break;
30580dbe28b3SPyun YongHyeon 		}
30590dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
30600dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
306183c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
306283c04c93SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
306383c04c93SPyun YongHyeon 			msk_fixup_rx(m);
306483c04c93SPyun YongHyeon #endif
30650dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
30660dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
30670dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
30680dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
30690dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
30700dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
30710dbe28b3SPyun YongHyeon 		}
30720dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
30730dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
30740dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
30750dbe28b3SPyun YongHyeon 	} while (0);
30760dbe28b3SPyun YongHyeon 
30770dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT);
30780dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT);
30790dbe28b3SPyun YongHyeon }
30800dbe28b3SPyun YongHyeon 
30810dbe28b3SPyun YongHyeon static void
30820dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx)
30830dbe28b3SPyun YongHyeon {
30840dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
30850dbe28b3SPyun YongHyeon 	struct msk_tx_desc *cur_tx;
30860dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
30870dbe28b3SPyun YongHyeon 	uint32_t control;
30880dbe28b3SPyun YongHyeon 	int cons, prog;
30890dbe28b3SPyun YongHyeon 
30900dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
30910dbe28b3SPyun YongHyeon 
30920dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
30930dbe28b3SPyun YongHyeon 
30940dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
30950dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
30960dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
30970dbe28b3SPyun YongHyeon 	/*
30980dbe28b3SPyun YongHyeon 	 * Go through our tx ring and free mbufs for those
30990dbe28b3SPyun YongHyeon 	 * frames that have been sent.
31000dbe28b3SPyun YongHyeon 	 */
31010dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_tx_cons;
31020dbe28b3SPyun YongHyeon 	prog = 0;
31030dbe28b3SPyun YongHyeon 	for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) {
31040dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt <= 0)
31050dbe28b3SPyun YongHyeon 			break;
31060dbe28b3SPyun YongHyeon 		prog++;
31070dbe28b3SPyun YongHyeon 		cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons];
31080dbe28b3SPyun YongHyeon 		control = le32toh(cur_tx->msk_control);
31090dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt--;
31100dbe28b3SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
31110dbe28b3SPyun YongHyeon 		if ((control & EOP) == 0)
31120dbe28b3SPyun YongHyeon 			continue;
31130dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[cons];
31140dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap,
31150dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
31160dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap);
31170dbe28b3SPyun YongHyeon 
31180dbe28b3SPyun YongHyeon 		ifp->if_opackets++;
31190dbe28b3SPyun YongHyeon 		KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!",
31200dbe28b3SPyun YongHyeon 		    __func__));
31210dbe28b3SPyun YongHyeon 		m_freem(txd->tx_m);
31220dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
31230dbe28b3SPyun YongHyeon 	}
31240dbe28b3SPyun YongHyeon 
31250dbe28b3SPyun YongHyeon 	if (prog > 0) {
31260dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cons = cons;
31270dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt == 0)
31282271eac7SPyun YongHyeon 			sc_if->msk_watchdog_timer = 0;
31290dbe28b3SPyun YongHyeon 		/* No need to sync LEs as we didn't update LEs. */
31300dbe28b3SPyun YongHyeon 	}
31310dbe28b3SPyun YongHyeon }
31320dbe28b3SPyun YongHyeon 
31330dbe28b3SPyun YongHyeon static void
31340dbe28b3SPyun YongHyeon msk_tick(void *xsc_if)
31350dbe28b3SPyun YongHyeon {
31360dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
31370dbe28b3SPyun YongHyeon 	struct mii_data *mii;
31380dbe28b3SPyun YongHyeon 
31390dbe28b3SPyun YongHyeon 	sc_if = xsc_if;
31400dbe28b3SPyun YongHyeon 
31410dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
31420dbe28b3SPyun YongHyeon 
31430dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
31440dbe28b3SPyun YongHyeon 
31450dbe28b3SPyun YongHyeon 	mii_tick(mii);
31462271eac7SPyun YongHyeon 	msk_watchdog(sc_if);
31470dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
31480dbe28b3SPyun YongHyeon }
31490dbe28b3SPyun YongHyeon 
31500dbe28b3SPyun YongHyeon static void
31510dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if)
31520dbe28b3SPyun YongHyeon {
31530dbe28b3SPyun YongHyeon 	uint16_t status;
31540dbe28b3SPyun YongHyeon 
31550dbe28b3SPyun YongHyeon 	msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
3156431e606dSPyun YongHyeon 	status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
31570dbe28b3SPyun YongHyeon 	/* Handle FIFO Underrun/Overflow? */
31580dbe28b3SPyun YongHyeon 	if ((status & PHY_M_IS_FIFO_ERROR))
31590dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
31600dbe28b3SPyun YongHyeon 		    "PHY FIFO underrun/overflow.\n");
31610dbe28b3SPyun YongHyeon }
31620dbe28b3SPyun YongHyeon 
31630dbe28b3SPyun YongHyeon static void
31640dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if)
31650dbe28b3SPyun YongHyeon {
31660dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
31670dbe28b3SPyun YongHyeon 	uint8_t status;
31680dbe28b3SPyun YongHyeon 
31690dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
31700dbe28b3SPyun YongHyeon 	status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
31710dbe28b3SPyun YongHyeon 
31720dbe28b3SPyun YongHyeon 	/* GMAC Rx FIFO overrun. */
31730dbe28b3SPyun YongHyeon 	if ((status & GM_IS_RX_FF_OR) != 0) {
31740dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
31750dbe28b3SPyun YongHyeon 		    GMF_CLI_RX_FO);
31760dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx FIFO overrun!\n");
31770dbe28b3SPyun YongHyeon 	}
31780dbe28b3SPyun YongHyeon 	/* GMAC Tx FIFO underrun. */
31790dbe28b3SPyun YongHyeon 	if ((status & GM_IS_TX_FF_UR) != 0) {
31800dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
31810dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_FU);
31820dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n");
31830dbe28b3SPyun YongHyeon 		/*
31840dbe28b3SPyun YongHyeon 		 * XXX
31850dbe28b3SPyun YongHyeon 		 * In case of Tx underrun, we may need to flush/reset
31860dbe28b3SPyun YongHyeon 		 * Tx MAC but that would also require resynchronization
31870dbe28b3SPyun YongHyeon 		 * with status LEs. Reintializing status LEs would
31880dbe28b3SPyun YongHyeon 		 * affect other port in dual MAC configuration so it
31890dbe28b3SPyun YongHyeon 		 * should be avoided as possible as we can.
31900dbe28b3SPyun YongHyeon 		 * Due to lack of documentation it's all vague guess but
31910dbe28b3SPyun YongHyeon 		 * it needs more investigation.
31920dbe28b3SPyun YongHyeon 		 */
31930dbe28b3SPyun YongHyeon 	}
31940dbe28b3SPyun YongHyeon }
31950dbe28b3SPyun YongHyeon 
31960dbe28b3SPyun YongHyeon static void
31970dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status)
31980dbe28b3SPyun YongHyeon {
31990dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
32000dbe28b3SPyun YongHyeon 
32010dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
32020dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RD1) != 0) {
32030dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
32040dbe28b3SPyun YongHyeon 		    "RAM buffer read parity error\n");
32050dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32060dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
32070dbe28b3SPyun YongHyeon 		    RI_CLR_RD_PERR);
32080dbe28b3SPyun YongHyeon 	}
32090dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_WR1) != 0) {
32100dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
32110dbe28b3SPyun YongHyeon 		    "RAM buffer write parity error\n");
32120dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32130dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
32140dbe28b3SPyun YongHyeon 		    RI_CLR_WR_PERR);
32150dbe28b3SPyun YongHyeon 	}
32160dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_MAC1) != 0) {
32170dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n");
32180dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32190dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
32200dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_PE);
32210dbe28b3SPyun YongHyeon 	}
32220dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RX1) != 0) {
32230dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx parity error\n");
32240dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32250dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR);
32260dbe28b3SPyun YongHyeon 	}
32270dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) {
32280dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "TCP segmentation error\n");
32290dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32300dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP);
32310dbe28b3SPyun YongHyeon 	}
32320dbe28b3SPyun YongHyeon }
32330dbe28b3SPyun YongHyeon 
32340dbe28b3SPyun YongHyeon static void
32350dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc)
32360dbe28b3SPyun YongHyeon {
32370dbe28b3SPyun YongHyeon 	uint32_t status;
32380dbe28b3SPyun YongHyeon 	uint32_t tlphead[4];
32390dbe28b3SPyun YongHyeon 
32400dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_HWE_ISRC);
32410dbe28b3SPyun YongHyeon 	/* Time Stamp timer overflow. */
32420dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_TIST_OV) != 0)
32430dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
32440dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_NEXP) != 0) {
32450dbe28b3SPyun YongHyeon 		/*
32460dbe28b3SPyun YongHyeon 		 * PCI Express Error occured which is not described in PEX
32470dbe28b3SPyun YongHyeon 		 * spec.
32480dbe28b3SPyun YongHyeon 		 * This error is also mapped either to Master Abort(
32490dbe28b3SPyun YongHyeon 		 * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and
32500dbe28b3SPyun YongHyeon 		 * can only be cleared there.
32510dbe28b3SPyun YongHyeon                  */
32520dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
32530dbe28b3SPyun YongHyeon 		    "PCI Express protocol violation error\n");
32540dbe28b3SPyun YongHyeon 	}
32550dbe28b3SPyun YongHyeon 
32560dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) {
32570dbe28b3SPyun YongHyeon 		uint16_t v16;
32580dbe28b3SPyun YongHyeon 
32590dbe28b3SPyun YongHyeon 		if ((status & Y2_IS_MST_ERR) != 0)
32600dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
32610dbe28b3SPyun YongHyeon 			    "unexpected IRQ Status error\n");
32620dbe28b3SPyun YongHyeon 		else
32630dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
32640dbe28b3SPyun YongHyeon 			    "unexpected IRQ Master error\n");
32650dbe28b3SPyun YongHyeon 		/* Reset all bits in the PCI status register. */
32660dbe28b3SPyun YongHyeon 		v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
32670dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
32680dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCIR_STATUS, v16 |
32690dbe28b3SPyun YongHyeon 		    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
32700dbe28b3SPyun YongHyeon 		    PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2);
32710dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
32720dbe28b3SPyun YongHyeon 	}
32730dbe28b3SPyun YongHyeon 
32740dbe28b3SPyun YongHyeon 	/* Check for PCI Express Uncorrectable Error. */
32750dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_EXP) != 0) {
32760dbe28b3SPyun YongHyeon 		uint32_t v32;
32770dbe28b3SPyun YongHyeon 
32780dbe28b3SPyun YongHyeon 		/*
32790dbe28b3SPyun YongHyeon 		 * On PCI Express bus bridges are called root complexes (RC).
32800dbe28b3SPyun YongHyeon 		 * PCI Express errors are recognized by the root complex too,
32810dbe28b3SPyun YongHyeon 		 * which requests the system to handle the problem. After
32820dbe28b3SPyun YongHyeon 		 * error occurence it may be that no access to the adapter
32830dbe28b3SPyun YongHyeon 		 * may be performed any longer.
32840dbe28b3SPyun YongHyeon 		 */
32850dbe28b3SPyun YongHyeon 
32860dbe28b3SPyun YongHyeon 		v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
32870dbe28b3SPyun YongHyeon 		if ((v32 & PEX_UNSUP_REQ) != 0) {
32880dbe28b3SPyun YongHyeon 			/* Ignore unsupported request error. */
32890dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
32900dbe28b3SPyun YongHyeon 			    "Uncorrectable PCI Express error\n");
32910dbe28b3SPyun YongHyeon 		}
32920dbe28b3SPyun YongHyeon 		if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) {
32930dbe28b3SPyun YongHyeon 			int i;
32940dbe28b3SPyun YongHyeon 
32950dbe28b3SPyun YongHyeon 			/* Get TLP header form Log Registers. */
32960dbe28b3SPyun YongHyeon 			for (i = 0; i < 4; i++)
32970dbe28b3SPyun YongHyeon 				tlphead[i] = CSR_PCI_READ_4(sc,
32980dbe28b3SPyun YongHyeon 				    PEX_HEADER_LOG + i * 4);
32990dbe28b3SPyun YongHyeon 			/* Check for vendor defined broadcast message. */
33000dbe28b3SPyun YongHyeon 			if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) {
33010dbe28b3SPyun YongHyeon 				sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
33020dbe28b3SPyun YongHyeon 				CSR_WRITE_4(sc, B0_HWE_IMSK,
33030dbe28b3SPyun YongHyeon 				    sc->msk_intrhwemask);
33040dbe28b3SPyun YongHyeon 				CSR_READ_4(sc, B0_HWE_IMSK);
33050dbe28b3SPyun YongHyeon 			}
33060dbe28b3SPyun YongHyeon 		}
33070dbe28b3SPyun YongHyeon 		/* Clear the interrupt. */
33080dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
33090dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
33100dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
33110dbe28b3SPyun YongHyeon 	}
33120dbe28b3SPyun YongHyeon 
33130dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL)
33140dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status);
33150dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL)
33160dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8);
33170dbe28b3SPyun YongHyeon }
33180dbe28b3SPyun YongHyeon 
33190dbe28b3SPyun YongHyeon static __inline void
33200dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if)
33210dbe28b3SPyun YongHyeon {
33220dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
33230dbe28b3SPyun YongHyeon 
33240dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
33250dbe28b3SPyun YongHyeon 	if (sc_if->msk_framesize >(MCLBYTES - ETHER_HDR_LEN))
33260dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
33270dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
33280dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
33290dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
33300dbe28b3SPyun YongHyeon 	else
33310dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
33320dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_tag,
33330dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_map,
33340dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
33350dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq,
33360dbe28b3SPyun YongHyeon 	    PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod);
33370dbe28b3SPyun YongHyeon }
33380dbe28b3SPyun YongHyeon 
33390dbe28b3SPyun YongHyeon static int
33400dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc)
33410dbe28b3SPyun YongHyeon {
33420dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
33430dbe28b3SPyun YongHyeon 	int rxput[2];
33440dbe28b3SPyun YongHyeon 	struct msk_stat_desc *sd;
33450dbe28b3SPyun YongHyeon 	uint32_t control, status;
33460dbe28b3SPyun YongHyeon 	int cons, idx, len, port, rxprog;
33470dbe28b3SPyun YongHyeon 
33480dbe28b3SPyun YongHyeon 	idx = CSR_READ_2(sc, STAT_PUT_IDX);
33490dbe28b3SPyun YongHyeon 	if (idx == sc->msk_stat_cons)
33500dbe28b3SPyun YongHyeon 		return (0);
33510dbe28b3SPyun YongHyeon 
33520dbe28b3SPyun YongHyeon 	/* Sync status LEs. */
33530dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
33540dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
33550dbe28b3SPyun YongHyeon 	/* XXX Sync Rx LEs here. */
33560dbe28b3SPyun YongHyeon 
33570dbe28b3SPyun YongHyeon 	rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0;
33580dbe28b3SPyun YongHyeon 
33590dbe28b3SPyun YongHyeon 	rxprog = 0;
33600dbe28b3SPyun YongHyeon 	for (cons = sc->msk_stat_cons; cons != idx;) {
33610dbe28b3SPyun YongHyeon 		sd = &sc->msk_stat_ring[cons];
33620dbe28b3SPyun YongHyeon 		control = le32toh(sd->msk_control);
33630dbe28b3SPyun YongHyeon 		if ((control & HW_OWNER) == 0)
33640dbe28b3SPyun YongHyeon 			break;
33650dbe28b3SPyun YongHyeon 		/*
33660dbe28b3SPyun YongHyeon 		 * Marvell's FreeBSD driver updates status LE after clearing
33670dbe28b3SPyun YongHyeon 		 * HW_OWNER. However we don't have a way to sync single LE
33680dbe28b3SPyun YongHyeon 		 * with bus_dma(9) API. bus_dma(9) provides a way to sync
33690dbe28b3SPyun YongHyeon 		 * an entire DMA map. So don't sync LE until we have a better
33700dbe28b3SPyun YongHyeon 		 * way to sync LEs.
33710dbe28b3SPyun YongHyeon 		 */
33720dbe28b3SPyun YongHyeon 		control &= ~HW_OWNER;
33730dbe28b3SPyun YongHyeon 		sd->msk_control = htole32(control);
33740dbe28b3SPyun YongHyeon 		status = le32toh(sd->msk_status);
33750dbe28b3SPyun YongHyeon 		len = control & STLE_LEN_MASK;
33760dbe28b3SPyun YongHyeon 		port = (control >> 16) & 0x01;
33770dbe28b3SPyun YongHyeon 		sc_if = sc->msk_if[port];
33780dbe28b3SPyun YongHyeon 		if (sc_if == NULL) {
33790dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "invalid port opcode "
33800dbe28b3SPyun YongHyeon 			    "0x%08x\n", control & STLE_OP_MASK);
33810dbe28b3SPyun YongHyeon 			continue;
33820dbe28b3SPyun YongHyeon 		}
33830dbe28b3SPyun YongHyeon 
33840dbe28b3SPyun YongHyeon 		switch (control & STLE_OP_MASK) {
33850dbe28b3SPyun YongHyeon 		case OP_RXVLAN:
33860dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
33870dbe28b3SPyun YongHyeon 			break;
33880dbe28b3SPyun YongHyeon 		case OP_RXCHKSVLAN:
33890dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
33900dbe28b3SPyun YongHyeon 			break;
33910dbe28b3SPyun YongHyeon 		case OP_RXSTAT:
33920dbe28b3SPyun YongHyeon 			if (sc_if->msk_framesize > (MCLBYTES - ETHER_HDR_LEN))
33930dbe28b3SPyun YongHyeon 				msk_jumbo_rxeof(sc_if, status, len);
33940dbe28b3SPyun YongHyeon 			else
33950dbe28b3SPyun YongHyeon 				msk_rxeof(sc_if, status, len);
33960dbe28b3SPyun YongHyeon 			rxprog++;
33970dbe28b3SPyun YongHyeon 			/*
33980dbe28b3SPyun YongHyeon 			 * Because there is no way to sync single Rx LE
33990dbe28b3SPyun YongHyeon 			 * put the DMA sync operation off until the end of
34000dbe28b3SPyun YongHyeon 			 * event processing.
34010dbe28b3SPyun YongHyeon 			 */
34020dbe28b3SPyun YongHyeon 			rxput[port]++;
34030dbe28b3SPyun YongHyeon 			/* Update prefetch unit if we've passed water mark. */
34040dbe28b3SPyun YongHyeon 			if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) {
34050dbe28b3SPyun YongHyeon 				msk_rxput(sc_if);
34060dbe28b3SPyun YongHyeon 				rxput[port] = 0;
34070dbe28b3SPyun YongHyeon 			}
34080dbe28b3SPyun YongHyeon 			break;
34090dbe28b3SPyun YongHyeon 		case OP_TXINDEXLE:
34100dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_A] != NULL)
34110dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_A],
34120dbe28b3SPyun YongHyeon 				    status & STLE_TXA1_MSKL);
34130dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_B] != NULL)
34140dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_B],
34150dbe28b3SPyun YongHyeon 				    ((status & STLE_TXA2_MSKL) >>
34160dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTL) |
34170dbe28b3SPyun YongHyeon 				    ((len & STLE_TXA2_MSKH) <<
34180dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTH));
34190dbe28b3SPyun YongHyeon 			break;
34200dbe28b3SPyun YongHyeon 		default:
34210dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n",
34220dbe28b3SPyun YongHyeon 			    control & STLE_OP_MASK);
34230dbe28b3SPyun YongHyeon 			break;
34240dbe28b3SPyun YongHyeon 		}
34250dbe28b3SPyun YongHyeon 		MSK_INC(cons, MSK_STAT_RING_CNT);
34260dbe28b3SPyun YongHyeon 		if (rxprog > sc->msk_process_limit)
34270dbe28b3SPyun YongHyeon 			break;
34280dbe28b3SPyun YongHyeon 	}
34290dbe28b3SPyun YongHyeon 
34300dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = cons;
34310dbe28b3SPyun YongHyeon 	/* XXX We should sync status LEs here. See above notes. */
34320dbe28b3SPyun YongHyeon 
34330dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_A] > 0)
34340dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_A]);
34350dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_B] > 0)
34360dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_B]);
34370dbe28b3SPyun YongHyeon 
34380dbe28b3SPyun YongHyeon 	return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX));
34390dbe28b3SPyun YongHyeon }
34400dbe28b3SPyun YongHyeon 
344153dcfbd1SPyun YongHyeon /* Legacy interrupt handler for shared interrupt. */
344253dcfbd1SPyun YongHyeon static void
344353dcfbd1SPyun YongHyeon msk_legacy_intr(void *xsc)
344453dcfbd1SPyun YongHyeon {
344553dcfbd1SPyun YongHyeon 	struct msk_softc *sc;
344653dcfbd1SPyun YongHyeon 	struct msk_if_softc *sc_if0, *sc_if1;
344753dcfbd1SPyun YongHyeon 	struct ifnet *ifp0, *ifp1;
344853dcfbd1SPyun YongHyeon 	uint32_t status;
344953dcfbd1SPyun YongHyeon 
345053dcfbd1SPyun YongHyeon 	sc = xsc;
345153dcfbd1SPyun YongHyeon 	MSK_LOCK(sc);
345253dcfbd1SPyun YongHyeon 
345353dcfbd1SPyun YongHyeon 	/* Reading B0_Y2_SP_ISRC2 masks further interrupts. */
345453dcfbd1SPyun YongHyeon 	status = CSR_READ_4(sc, B0_Y2_SP_ISRC2);
345553dcfbd1SPyun YongHyeon 	if (status == 0 || status == 0xffffffff || sc->msk_suspended != 0 ||
345653dcfbd1SPyun YongHyeon 	    (status & sc->msk_intrmask) == 0) {
345753dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
345853dcfbd1SPyun YongHyeon 		return;
345953dcfbd1SPyun YongHyeon 	}
346053dcfbd1SPyun YongHyeon 
346153dcfbd1SPyun YongHyeon 	sc_if0 = sc->msk_if[MSK_PORT_A];
346253dcfbd1SPyun YongHyeon 	sc_if1 = sc->msk_if[MSK_PORT_B];
346353dcfbd1SPyun YongHyeon 	ifp0 = ifp1 = NULL;
346453dcfbd1SPyun YongHyeon 	if (sc_if0 != NULL)
346553dcfbd1SPyun YongHyeon 		ifp0 = sc_if0->msk_ifp;
346653dcfbd1SPyun YongHyeon 	if (sc_if1 != NULL)
346753dcfbd1SPyun YongHyeon 		ifp1 = sc_if1->msk_ifp;
346853dcfbd1SPyun YongHyeon 
346953dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL)
347053dcfbd1SPyun YongHyeon 		msk_intr_phy(sc_if0);
347153dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL)
347253dcfbd1SPyun YongHyeon 		msk_intr_phy(sc_if1);
347353dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL)
347453dcfbd1SPyun YongHyeon 		msk_intr_gmac(sc_if0);
347553dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL)
347653dcfbd1SPyun YongHyeon 		msk_intr_gmac(sc_if1);
347753dcfbd1SPyun YongHyeon 	if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) {
347853dcfbd1SPyun YongHyeon 		device_printf(sc->msk_dev, "Rx descriptor error\n");
347953dcfbd1SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2);
348053dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
348153dcfbd1SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
348253dcfbd1SPyun YongHyeon 	}
348353dcfbd1SPyun YongHyeon         if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) {
348453dcfbd1SPyun YongHyeon 		device_printf(sc->msk_dev, "Tx descriptor error\n");
348553dcfbd1SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2);
348653dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
348753dcfbd1SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
348853dcfbd1SPyun YongHyeon 	}
348953dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_HW_ERR) != 0)
349053dcfbd1SPyun YongHyeon 		msk_intr_hwerr(sc);
349153dcfbd1SPyun YongHyeon 
349253dcfbd1SPyun YongHyeon 	while (msk_handle_events(sc) != 0)
349353dcfbd1SPyun YongHyeon 		;
349453dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_STAT_BMU) != 0)
349553dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ);
349653dcfbd1SPyun YongHyeon 
349753dcfbd1SPyun YongHyeon 	/* Reenable interrupts. */
349853dcfbd1SPyun YongHyeon 	CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
349953dcfbd1SPyun YongHyeon 
350053dcfbd1SPyun YongHyeon 	if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
350153dcfbd1SPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp0->if_snd))
350253dcfbd1SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task);
350353dcfbd1SPyun YongHyeon 	if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
350453dcfbd1SPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp1->if_snd))
350553dcfbd1SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task);
350653dcfbd1SPyun YongHyeon 
350753dcfbd1SPyun YongHyeon 	MSK_UNLOCK(sc);
350853dcfbd1SPyun YongHyeon }
350953dcfbd1SPyun YongHyeon 
3510ef544f63SPaolo Pisati static int
35110dbe28b3SPyun YongHyeon msk_intr(void *xsc)
35120dbe28b3SPyun YongHyeon {
35130dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
35140dbe28b3SPyun YongHyeon 	uint32_t status;
35150dbe28b3SPyun YongHyeon 
35160dbe28b3SPyun YongHyeon 	sc = xsc;
35170dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_Y2_SP_ISRC2);
35180dbe28b3SPyun YongHyeon 	/* Reading B0_Y2_SP_ISRC2 masks further interrupts. */
35190dbe28b3SPyun YongHyeon 	if (status == 0 || status == 0xffffffff) {
35200dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
3521ef544f63SPaolo Pisati 		return (FILTER_STRAY);
35220dbe28b3SPyun YongHyeon 	}
35230dbe28b3SPyun YongHyeon 
35240dbe28b3SPyun YongHyeon 	taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task);
3525ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
35260dbe28b3SPyun YongHyeon }
35270dbe28b3SPyun YongHyeon 
35280dbe28b3SPyun YongHyeon static void
35290dbe28b3SPyun YongHyeon msk_int_task(void *arg, int pending)
35300dbe28b3SPyun YongHyeon {
35310dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
35320dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if0, *sc_if1;
35330dbe28b3SPyun YongHyeon 	struct ifnet *ifp0, *ifp1;
35340dbe28b3SPyun YongHyeon 	uint32_t status;
35350dbe28b3SPyun YongHyeon 	int domore;
35360dbe28b3SPyun YongHyeon 
35370dbe28b3SPyun YongHyeon 	sc = arg;
35380dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
35390dbe28b3SPyun YongHyeon 
35400dbe28b3SPyun YongHyeon 	/* Get interrupt source. */
35410dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_ISRC);
35420dbe28b3SPyun YongHyeon 	if (status == 0 || status == 0xffffffff || sc->msk_suspended != 0 ||
35430dbe28b3SPyun YongHyeon 	    (status & sc->msk_intrmask) == 0)
35440dbe28b3SPyun YongHyeon 		goto done;
35450dbe28b3SPyun YongHyeon 
35460dbe28b3SPyun YongHyeon 	sc_if0 = sc->msk_if[MSK_PORT_A];
35470dbe28b3SPyun YongHyeon 	sc_if1 = sc->msk_if[MSK_PORT_B];
35480dbe28b3SPyun YongHyeon 	ifp0 = ifp1 = NULL;
3549b55031fdSPyun YongHyeon 	if (sc_if0 != NULL)
35500dbe28b3SPyun YongHyeon 		ifp0 = sc_if0->msk_ifp;
3551b55031fdSPyun YongHyeon 	if (sc_if1 != NULL)
35520dbe28b3SPyun YongHyeon 		ifp1 = sc_if1->msk_ifp;
35530dbe28b3SPyun YongHyeon 
35540dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL)
35550dbe28b3SPyun YongHyeon 		msk_intr_phy(sc_if0);
35560dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL)
35570dbe28b3SPyun YongHyeon 		msk_intr_phy(sc_if1);
35580dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL)
35590dbe28b3SPyun YongHyeon 		msk_intr_gmac(sc_if0);
35600dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL)
35610dbe28b3SPyun YongHyeon 		msk_intr_gmac(sc_if1);
35620dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) {
35630dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev, "Rx descriptor error\n");
35640dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2);
35650dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
35660dbe28b3SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
35670dbe28b3SPyun YongHyeon 	}
35680dbe28b3SPyun YongHyeon         if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) {
35690dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev, "Tx descriptor error\n");
35700dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2);
35710dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
35720dbe28b3SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
35730dbe28b3SPyun YongHyeon 	}
35740dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_HW_ERR) != 0)
35750dbe28b3SPyun YongHyeon 		msk_intr_hwerr(sc);
35760dbe28b3SPyun YongHyeon 
35770dbe28b3SPyun YongHyeon 	domore = msk_handle_events(sc);
35780dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_STAT_BMU) != 0)
35790dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ);
35800dbe28b3SPyun YongHyeon 
3581b55031fdSPyun YongHyeon 	if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3582b55031fdSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp0->if_snd))
35830dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task);
3584b55031fdSPyun YongHyeon 	if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3585b55031fdSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp1->if_snd))
35860dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task);
35870dbe28b3SPyun YongHyeon 
35880dbe28b3SPyun YongHyeon 	if (domore > 0) {
35890dbe28b3SPyun YongHyeon 		taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task);
35900dbe28b3SPyun YongHyeon 		MSK_UNLOCK(sc);
35910dbe28b3SPyun YongHyeon 		return;
35920dbe28b3SPyun YongHyeon 	}
35930dbe28b3SPyun YongHyeon done:
35940dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
35950dbe28b3SPyun YongHyeon 
35960dbe28b3SPyun YongHyeon 	/* Reenable interrupts. */
35970dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
35980dbe28b3SPyun YongHyeon }
35990dbe28b3SPyun YongHyeon 
36000dbe28b3SPyun YongHyeon static void
36010dbe28b3SPyun YongHyeon msk_init(void *xsc)
36020dbe28b3SPyun YongHyeon {
36030dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if = xsc;
36040dbe28b3SPyun YongHyeon 
36050dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
36060dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
36070dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
36080dbe28b3SPyun YongHyeon }
36090dbe28b3SPyun YongHyeon 
36100dbe28b3SPyun YongHyeon static void
36110dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if)
36120dbe28b3SPyun YongHyeon {
36130dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
36140dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
36150dbe28b3SPyun YongHyeon 	struct mii_data	 *mii;
36160dbe28b3SPyun YongHyeon 	uint16_t eaddr[ETHER_ADDR_LEN / 2];
36170dbe28b3SPyun YongHyeon 	uint16_t gmac;
36180dbe28b3SPyun YongHyeon 	int error, i;
36190dbe28b3SPyun YongHyeon 
36200dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
36210dbe28b3SPyun YongHyeon 
36220dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
36230dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
36240dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
36250dbe28b3SPyun YongHyeon 
36260dbe28b3SPyun YongHyeon 	error = 0;
36270dbe28b3SPyun YongHyeon 	/* Cancel pending I/O and free all Rx/Tx buffers. */
36280dbe28b3SPyun YongHyeon 	msk_stop(sc_if);
36290dbe28b3SPyun YongHyeon 
36300dbe28b3SPyun YongHyeon 	sc_if->msk_framesize = ifp->if_mtu + ETHER_HDR_LEN +
36310dbe28b3SPyun YongHyeon 	    ETHER_VLAN_ENCAP_LEN;
3632a109c74fSPyun YongHyeon 	if (sc_if->msk_framesize > MSK_MAX_FRAMELEN &&
3633a109c74fSPyun YongHyeon 	    sc_if->msk_softc->msk_hw_id == CHIP_ID_YUKON_EC_U) {
3634a109c74fSPyun YongHyeon 		/*
3635a109c74fSPyun YongHyeon 		 * In Yukon EC Ultra, TSO & checksum offload is not
3636a109c74fSPyun YongHyeon 		 * supported for jumbo frame.
3637a109c74fSPyun YongHyeon 		 */
3638a109c74fSPyun YongHyeon 		ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO);
3639a109c74fSPyun YongHyeon 		ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM);
3640a109c74fSPyun YongHyeon 	}
36410dbe28b3SPyun YongHyeon 
36420dbe28b3SPyun YongHyeon 	/*
36430dbe28b3SPyun YongHyeon 	 * Initialize GMAC first.
36440dbe28b3SPyun YongHyeon 	 * Without this initialization, Rx MAC did not work as expected
36450dbe28b3SPyun YongHyeon 	 * and Rx MAC garbled status LEs and it resulted in out-of-order
36460dbe28b3SPyun YongHyeon 	 * or duplicated frame delivery which in turn showed very poor
36470dbe28b3SPyun YongHyeon 	 * Rx performance.(I had to write a packet analysis code that
36480dbe28b3SPyun YongHyeon 	 * could be embeded in driver to diagnose this issue.)
36490dbe28b3SPyun YongHyeon 	 * I've spent almost 2 months to fix this issue. If I have had
36500dbe28b3SPyun YongHyeon 	 * datasheet for Yukon II I wouldn't have encountered this. :-(
36510dbe28b3SPyun YongHyeon 	 */
36520dbe28b3SPyun YongHyeon 	gmac = GM_GPCR_SPEED_100 | GM_GPCR_SPEED_1000 | GM_GPCR_DUP_FULL;
36530dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
36540dbe28b3SPyun YongHyeon 
36550dbe28b3SPyun YongHyeon 	/* Dummy read the Interrupt Source Register. */
36560dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
36570dbe28b3SPyun YongHyeon 
36580dbe28b3SPyun YongHyeon 	/* Set MIB Clear Counter Mode. */
36590dbe28b3SPyun YongHyeon 	gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR);
36600dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR);
36610dbe28b3SPyun YongHyeon 	/* Read all MIB Counters with Clear Mode set. */
36620dbe28b3SPyun YongHyeon 	for (i = 0; i < GM_MIB_CNT_SIZE; i++)
36630dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_MIB_CNT_BASE + 8 * i);
36640dbe28b3SPyun YongHyeon 	/* Clear MIB Clear Counter Mode. */
36650dbe28b3SPyun YongHyeon 	gmac &= ~GM_PAR_MIB_CLR;
36660dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac);
36670dbe28b3SPyun YongHyeon 
36680dbe28b3SPyun YongHyeon 	/* Disable FCS. */
36690dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS);
36700dbe28b3SPyun YongHyeon 
36710dbe28b3SPyun YongHyeon 	/* Setup Transmit Control Register. */
36720dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
36730dbe28b3SPyun YongHyeon 
36740dbe28b3SPyun YongHyeon 	/* Setup Transmit Flow Control Register. */
36750dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff);
36760dbe28b3SPyun YongHyeon 
36770dbe28b3SPyun YongHyeon 	/* Setup Transmit Parameter Register. */
36780dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM,
36790dbe28b3SPyun YongHyeon 	    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
36800dbe28b3SPyun YongHyeon 	    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
36810dbe28b3SPyun YongHyeon 
36820dbe28b3SPyun YongHyeon 	gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) |
36830dbe28b3SPyun YongHyeon 	    GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
36840dbe28b3SPyun YongHyeon 
36850dbe28b3SPyun YongHyeon 	if (sc_if->msk_framesize > MSK_MAX_FRAMELEN)
36860dbe28b3SPyun YongHyeon 		gmac |= GM_SMOD_JUMBO_ENA;
36870dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac);
36880dbe28b3SPyun YongHyeon 
36890dbe28b3SPyun YongHyeon 	/* Set station address. */
36900dbe28b3SPyun YongHyeon         bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
36910dbe28b3SPyun YongHyeon         for (i = 0; i < ETHER_ADDR_LEN /2; i++)
36920dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L + i * 4,
36930dbe28b3SPyun YongHyeon 		    eaddr[i]);
36940dbe28b3SPyun YongHyeon         for (i = 0; i < ETHER_ADDR_LEN /2; i++)
36950dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L + i * 4,
36960dbe28b3SPyun YongHyeon 		    eaddr[i]);
36970dbe28b3SPyun YongHyeon 
36980dbe28b3SPyun YongHyeon 	/* Disable interrupts for counter overflows. */
36990dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0);
37000dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0);
37010dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0);
37020dbe28b3SPyun YongHyeon 
37030dbe28b3SPyun YongHyeon 	/* Configure Rx MAC FIFO. */
37040dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
37050dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR);
37060dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
37070dbe28b3SPyun YongHyeon 	    GMF_OPER_ON | GMF_RX_F_FL_ON);
37080dbe28b3SPyun YongHyeon 
37090dbe28b3SPyun YongHyeon 	/* Set promiscuous mode. */
37100dbe28b3SPyun YongHyeon 	msk_setpromisc(sc_if);
37110dbe28b3SPyun YongHyeon 
37120dbe28b3SPyun YongHyeon 	/* Set multicast filter. */
37130dbe28b3SPyun YongHyeon 	msk_setmulti(sc_if);
37140dbe28b3SPyun YongHyeon 
37150dbe28b3SPyun YongHyeon 	/* Flush Rx MAC FIFO on any flow control or error. */
37160dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK),
37170dbe28b3SPyun YongHyeon 	    GMR_FS_ANY_ERR);
37180dbe28b3SPyun YongHyeon 
3719d5d60164SPyun YongHyeon 	/*
3720d5d60164SPyun YongHyeon 	 * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word
3721d5d60164SPyun YongHyeon 	 * due to hardware hang on receipt of pause frames.
3722d5d60164SPyun YongHyeon 	 */
37230dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR),
3724d5d60164SPyun YongHyeon 	    RX_GMF_FL_THR_DEF + 1);
37250dbe28b3SPyun YongHyeon 
37260dbe28b3SPyun YongHyeon 	/* Configure Tx MAC FIFO. */
37270dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
37280dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR);
37290dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON);
37300dbe28b3SPyun YongHyeon 
37310dbe28b3SPyun YongHyeon 	/* Configure hardware VLAN tag insertion/stripping. */
37320dbe28b3SPyun YongHyeon 	msk_setvlan(sc_if, ifp);
37330dbe28b3SPyun YongHyeon 
373483c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) {
37350dbe28b3SPyun YongHyeon 		/* Set Rx Pause threshould. */
37360dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR),
37370dbe28b3SPyun YongHyeon 		    MSK_ECU_LLPP);
37380dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR),
37390dbe28b3SPyun YongHyeon 		    MSK_ECU_ULPP);
37400dbe28b3SPyun YongHyeon 		if (sc_if->msk_framesize > MSK_MAX_FRAMELEN) {
37410dbe28b3SPyun YongHyeon 			/*
37420dbe28b3SPyun YongHyeon 			 * Set Tx GMAC FIFO Almost Empty Threshold.
37430dbe28b3SPyun YongHyeon 			 */
37440dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR),
3745a109c74fSPyun YongHyeon 			    MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR);
37460dbe28b3SPyun YongHyeon 			/* Disable Store & Forward mode for Tx. */
37470dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
3748a109c74fSPyun YongHyeon 			    TX_JUMBO_ENA | TX_STFW_DIS);
3749a109c74fSPyun YongHyeon 		} else {
3750a109c74fSPyun YongHyeon 			/* Enable Store & Forward mode for Tx. */
3751a109c74fSPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
3752a109c74fSPyun YongHyeon 			    TX_JUMBO_DIS | TX_STFW_ENA);
37530dbe28b3SPyun YongHyeon 		}
37540dbe28b3SPyun YongHyeon 	}
37550dbe28b3SPyun YongHyeon 
37560dbe28b3SPyun YongHyeon 	/*
37570dbe28b3SPyun YongHyeon 	 * Disable Force Sync bit and Alloc bit in Tx RAM interface
37580dbe28b3SPyun YongHyeon 	 * arbiter as we don't use Sync Tx queue.
37590dbe28b3SPyun YongHyeon 	 */
37600dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL),
37610dbe28b3SPyun YongHyeon 	    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
37620dbe28b3SPyun YongHyeon 	/* Enable the RAM Interface Arbiter. */
37630dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB);
37640dbe28b3SPyun YongHyeon 
37650dbe28b3SPyun YongHyeon 	/* Setup RAM buffer. */
37660dbe28b3SPyun YongHyeon 	msk_set_rambuffer(sc_if);
37670dbe28b3SPyun YongHyeon 
37680dbe28b3SPyun YongHyeon 	/* Disable Tx sync Queue. */
37690dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET);
37700dbe28b3SPyun YongHyeon 
37710dbe28b3SPyun YongHyeon 	/* Setup Tx Queue Bus Memory Interface. */
37720dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET);
37730dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT);
37740dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON);
37750dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM);
37760dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
37770dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) {
37780dbe28b3SPyun YongHyeon 		/* Fix for Yukon-EC Ultra: set BMU FIFO level */
37790dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), MSK_ECU_TXFF_LEV);
37800dbe28b3SPyun YongHyeon 	}
37810dbe28b3SPyun YongHyeon 
37820dbe28b3SPyun YongHyeon 	/* Setup Rx Queue Bus Memory Interface. */
37830dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET);
37840dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT);
37850dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON);
37860dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM);
37870dbe28b3SPyun YongHyeon         if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
37880dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) {
37890dbe28b3SPyun YongHyeon 		/* MAC Rx RAM Read is controlled by hardware. */
37900dbe28b3SPyun YongHyeon                 CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS);
37910dbe28b3SPyun YongHyeon 	}
37920dbe28b3SPyun YongHyeon 
37930dbe28b3SPyun YongHyeon 	msk_set_prefetch(sc, sc_if->msk_txq,
37940dbe28b3SPyun YongHyeon 	    sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1);
37950dbe28b3SPyun YongHyeon 	msk_init_tx_ring(sc_if);
37960dbe28b3SPyun YongHyeon 
37970dbe28b3SPyun YongHyeon 	/* Disable Rx checksum offload and RSS hash. */
37980dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR),
37990dbe28b3SPyun YongHyeon 	    BMU_DIS_RX_CHKSUM | BMU_DIS_RX_RSS_HASH);
38000dbe28b3SPyun YongHyeon 	if (sc_if->msk_framesize > (MCLBYTES - ETHER_HDR_LEN)) {
38010dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
38020dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring_paddr,
38030dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_CNT - 1);
38040dbe28b3SPyun YongHyeon 		error = msk_init_jumbo_rx_ring(sc_if);
38050dbe28b3SPyun YongHyeon 	 } else {
38060dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
38070dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring_paddr,
38080dbe28b3SPyun YongHyeon 		    MSK_RX_RING_CNT - 1);
38090dbe28b3SPyun YongHyeon 		error = msk_init_rx_ring(sc_if);
38100dbe28b3SPyun YongHyeon 	}
38110dbe28b3SPyun YongHyeon 	if (error != 0) {
38120dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
38130dbe28b3SPyun YongHyeon 		    "initialization failed: no memory for Rx buffers\n");
38140dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
38150dbe28b3SPyun YongHyeon 		return;
38160dbe28b3SPyun YongHyeon 	}
38170dbe28b3SPyun YongHyeon 
38180dbe28b3SPyun YongHyeon 	/* Configure interrupt handling. */
38190dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
38200dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_A;
38210dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L1_MASK;
38220dbe28b3SPyun YongHyeon 	} else {
38230dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_B;
38240dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L2_MASK;
38250dbe28b3SPyun YongHyeon 	}
38260dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
38270dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
38280dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
38290dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
38300dbe28b3SPyun YongHyeon 
38310dbe28b3SPyun YongHyeon 	sc_if->msk_link = 0;
38320dbe28b3SPyun YongHyeon 	mii_mediachg(mii);
38330dbe28b3SPyun YongHyeon 
38340dbe28b3SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
38350dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
38360dbe28b3SPyun YongHyeon 
38370dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
38380dbe28b3SPyun YongHyeon }
38390dbe28b3SPyun YongHyeon 
38400dbe28b3SPyun YongHyeon static void
38410dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if)
38420dbe28b3SPyun YongHyeon {
38430dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
38440dbe28b3SPyun YongHyeon 	int ltpp, utpp;
38450dbe28b3SPyun YongHyeon 
38460dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
384783c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
384883c04c93SPyun YongHyeon 		return;
38490dbe28b3SPyun YongHyeon 
38500dbe28b3SPyun YongHyeon 	/* Setup Rx Queue. */
38510dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR);
38520dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START),
38530dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
38540dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END),
38550dbe28b3SPyun YongHyeon 	    sc->msk_rxqend[sc_if->msk_port] / 8);
38560dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP),
38570dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
38580dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP),
38590dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
38600dbe28b3SPyun YongHyeon 
38610dbe28b3SPyun YongHyeon 	utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
38620dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8;
38630dbe28b3SPyun YongHyeon 	ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
38640dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8;
38650dbe28b3SPyun YongHyeon 	if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE)
38660dbe28b3SPyun YongHyeon 		ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8;
38670dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp);
38680dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp);
38690dbe28b3SPyun YongHyeon 	/* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */
38700dbe28b3SPyun YongHyeon 
38710dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD);
38720dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL));
38730dbe28b3SPyun YongHyeon 
38740dbe28b3SPyun YongHyeon 	/* Setup Tx Queue. */
38750dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR);
38760dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START),
38770dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
38780dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END),
38790dbe28b3SPyun YongHyeon 	    sc->msk_txqend[sc_if->msk_port] / 8);
38800dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP),
38810dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
38820dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP),
38830dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
38840dbe28b3SPyun YongHyeon 	/* Enable Store & Forward for Tx side. */
38850dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD);
38860dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD);
38870dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL));
38880dbe28b3SPyun YongHyeon }
38890dbe28b3SPyun YongHyeon 
38900dbe28b3SPyun YongHyeon static void
38910dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr,
38920dbe28b3SPyun YongHyeon     uint32_t count)
38930dbe28b3SPyun YongHyeon {
38940dbe28b3SPyun YongHyeon 
38950dbe28b3SPyun YongHyeon 	/* Reset the prefetch unit. */
38960dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
38970dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
38980dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
38990dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_CLR);
39000dbe28b3SPyun YongHyeon 	/* Set LE base address. */
39010dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG),
39020dbe28b3SPyun YongHyeon 	    MSK_ADDR_LO(addr));
39030dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG),
39040dbe28b3SPyun YongHyeon 	    MSK_ADDR_HI(addr));
39050dbe28b3SPyun YongHyeon 	/* Set the list last index. */
39060dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG),
39070dbe28b3SPyun YongHyeon 	    count);
39080dbe28b3SPyun YongHyeon 	/* Turn on prefetch unit. */
39090dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
39100dbe28b3SPyun YongHyeon 	    PREF_UNIT_OP_ON);
39110dbe28b3SPyun YongHyeon 	/* Dummy read to ensure write. */
39120dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG));
39130dbe28b3SPyun YongHyeon }
39140dbe28b3SPyun YongHyeon 
39150dbe28b3SPyun YongHyeon static void
39160dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if)
39170dbe28b3SPyun YongHyeon {
39180dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
39190dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
39200dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
39210dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
39220dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
39230dbe28b3SPyun YongHyeon 	uint32_t val;
39240dbe28b3SPyun YongHyeon 	int i;
39250dbe28b3SPyun YongHyeon 
39260dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
39270dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
39280dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
39290dbe28b3SPyun YongHyeon 
39300dbe28b3SPyun YongHyeon 	callout_stop(&sc_if->msk_tick_ch);
39312271eac7SPyun YongHyeon 	sc_if->msk_watchdog_timer = 0;
39320dbe28b3SPyun YongHyeon 
39330dbe28b3SPyun YongHyeon 	/* Disable interrupts. */
39340dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
39350dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_A;
39360dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK;
39370dbe28b3SPyun YongHyeon 	} else {
39380dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_B;
39390dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK;
39400dbe28b3SPyun YongHyeon 	}
39410dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
39420dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
39430dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
39440dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
39450dbe28b3SPyun YongHyeon 
39460dbe28b3SPyun YongHyeon 	/* Disable Tx/Rx MAC. */
39470dbe28b3SPyun YongHyeon 	val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
39480dbe28b3SPyun YongHyeon 	val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
39490dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val);
39500dbe28b3SPyun YongHyeon 	/* Read again to ensure writing. */
39510dbe28b3SPyun YongHyeon 	GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
39520dbe28b3SPyun YongHyeon 
39530dbe28b3SPyun YongHyeon 	/* Stop Tx BMU. */
39540dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP);
39550dbe28b3SPyun YongHyeon 	val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
39560dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
39570dbe28b3SPyun YongHyeon 		if ((val & (BMU_STOP | BMU_IDLE)) == 0) {
39580dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
39590dbe28b3SPyun YongHyeon 			    BMU_STOP);
39600dbe28b3SPyun YongHyeon 			CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
39610dbe28b3SPyun YongHyeon 		} else
39620dbe28b3SPyun YongHyeon 			break;
39630dbe28b3SPyun YongHyeon 		DELAY(1);
39640dbe28b3SPyun YongHyeon 	}
39650dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
39660dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n");
39670dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL),
39680dbe28b3SPyun YongHyeon 	    RB_RST_SET | RB_DIS_OP_MD);
39690dbe28b3SPyun YongHyeon 
39700dbe28b3SPyun YongHyeon 	/* Disable all GMAC interrupt. */
39710dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0);
39720dbe28b3SPyun YongHyeon 	/* Disable PHY interrupt. */
39730dbe28b3SPyun YongHyeon 	msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
39740dbe28b3SPyun YongHyeon 
39750dbe28b3SPyun YongHyeon 	/* Disable the RAM Interface Arbiter. */
39760dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB);
39770dbe28b3SPyun YongHyeon 
39780dbe28b3SPyun YongHyeon 	/* Reset the PCI FIFO of the async Tx queue */
39790dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
39800dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
39810dbe28b3SPyun YongHyeon 
39820dbe28b3SPyun YongHyeon 	/* Reset the Tx prefetch units. */
39830dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG),
39840dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
39850dbe28b3SPyun YongHyeon 
39860dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer async Tx queue. */
39870dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET);
39880dbe28b3SPyun YongHyeon 
39890dbe28b3SPyun YongHyeon 	/* Reset Tx MAC FIFO. */
39900dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
39910dbe28b3SPyun YongHyeon 	/* Set Pause Off. */
39920dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF);
39930dbe28b3SPyun YongHyeon 
39940dbe28b3SPyun YongHyeon 	/*
39950dbe28b3SPyun YongHyeon 	 * The Rx Stop command will not work for Yukon-2 if the BMU does not
39960dbe28b3SPyun YongHyeon 	 * reach the end of packet and since we can't make sure that we have
39970dbe28b3SPyun YongHyeon 	 * incoming data, we must reset the BMU while it is not during a DMA
39980dbe28b3SPyun YongHyeon 	 * transfer. Since it is possible that the Rx path is still active,
39990dbe28b3SPyun YongHyeon 	 * the Rx RAM buffer will be stopped first, so any possible incoming
40000dbe28b3SPyun YongHyeon 	 * data will not trigger a DMA. After the RAM buffer is stopped, the
40010dbe28b3SPyun YongHyeon 	 * BMU is polled until any DMA in progress is ended and only then it
40020dbe28b3SPyun YongHyeon 	 * will be reset.
40030dbe28b3SPyun YongHyeon 	 */
40040dbe28b3SPyun YongHyeon 
40050dbe28b3SPyun YongHyeon 	/* Disable the RAM Buffer receive queue. */
40060dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD);
40070dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
40080dbe28b3SPyun YongHyeon 		if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) ==
40090dbe28b3SPyun YongHyeon 		    CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL)))
40100dbe28b3SPyun YongHyeon 			break;
40110dbe28b3SPyun YongHyeon 		DELAY(1);
40120dbe28b3SPyun YongHyeon 	}
40130dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
40140dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n");
40150dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR),
40160dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
40170dbe28b3SPyun YongHyeon 	/* Reset the Rx prefetch unit. */
40180dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG),
40190dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
40200dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer receive queue. */
40210dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET);
40220dbe28b3SPyun YongHyeon 	/* Reset Rx MAC FIFO. */
40230dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
40240dbe28b3SPyun YongHyeon 
40250dbe28b3SPyun YongHyeon 	/* Free Rx and Tx mbufs still in the queues. */
40260dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
40270dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
40280dbe28b3SPyun YongHyeon 		if (rxd->rx_m != NULL) {
40290dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag,
40300dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
40310dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag,
40320dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap);
40330dbe28b3SPyun YongHyeon 			m_freem(rxd->rx_m);
40340dbe28b3SPyun YongHyeon 			rxd->rx_m = NULL;
40350dbe28b3SPyun YongHyeon 		}
40360dbe28b3SPyun YongHyeon 	}
40370dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
40380dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
40390dbe28b3SPyun YongHyeon 		if (jrxd->rx_m != NULL) {
40400dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
40410dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
40420dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
40430dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap);
40440dbe28b3SPyun YongHyeon 			m_freem(jrxd->rx_m);
40450dbe28b3SPyun YongHyeon 			jrxd->rx_m = NULL;
40460dbe28b3SPyun YongHyeon 		}
40470dbe28b3SPyun YongHyeon 	}
40480dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
40490dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
40500dbe28b3SPyun YongHyeon 		if (txd->tx_m != NULL) {
40510dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag,
40520dbe28b3SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
40530dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag,
40540dbe28b3SPyun YongHyeon 			    txd->tx_dmamap);
40550dbe28b3SPyun YongHyeon 			m_freem(txd->tx_m);
40560dbe28b3SPyun YongHyeon 			txd->tx_m = NULL;
40570dbe28b3SPyun YongHyeon 		}
40580dbe28b3SPyun YongHyeon 	}
40590dbe28b3SPyun YongHyeon 
40600dbe28b3SPyun YongHyeon 	/*
40610dbe28b3SPyun YongHyeon 	 * Mark the interface down.
40620dbe28b3SPyun YongHyeon 	 */
40630dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
40640dbe28b3SPyun YongHyeon 	sc_if->msk_link = 0;
40650dbe28b3SPyun YongHyeon }
40660dbe28b3SPyun YongHyeon 
40670dbe28b3SPyun YongHyeon static int
40680dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
40690dbe28b3SPyun YongHyeon {
40700dbe28b3SPyun YongHyeon 	int error, value;
40710dbe28b3SPyun YongHyeon 
40720dbe28b3SPyun YongHyeon 	if (!arg1)
40730dbe28b3SPyun YongHyeon 		return (EINVAL);
40740dbe28b3SPyun YongHyeon 	value = *(int *)arg1;
40750dbe28b3SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
40760dbe28b3SPyun YongHyeon 	if (error || !req->newptr)
40770dbe28b3SPyun YongHyeon 		return (error);
40780dbe28b3SPyun YongHyeon 	if (value < low || value > high)
40790dbe28b3SPyun YongHyeon 		return (EINVAL);
40800dbe28b3SPyun YongHyeon 	*(int *)arg1 = value;
40810dbe28b3SPyun YongHyeon 
40820dbe28b3SPyun YongHyeon 	return (0);
40830dbe28b3SPyun YongHyeon }
40840dbe28b3SPyun YongHyeon 
40850dbe28b3SPyun YongHyeon static int
40860dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS)
40870dbe28b3SPyun YongHyeon {
40880dbe28b3SPyun YongHyeon 
40890dbe28b3SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN,
40900dbe28b3SPyun YongHyeon 	    MSK_PROC_MAX));
40910dbe28b3SPyun YongHyeon }
4092