xref: /freebsd/sys/dev/msk/if_msk.c (revision 8b51df84e9c0106b6273f6cc68636d3e2427b479)
10dbe28b3SPyun YongHyeon /******************************************************************************
20dbe28b3SPyun YongHyeon  *
30dbe28b3SPyun YongHyeon  * Name   : sky2.c
40dbe28b3SPyun YongHyeon  * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x
50dbe28b3SPyun YongHyeon  * Version: $Revision: 1.23 $
60dbe28b3SPyun YongHyeon  * Date   : $Date: 2005/12/22 09:04:11 $
70dbe28b3SPyun YongHyeon  * Purpose: Main driver source file
80dbe28b3SPyun YongHyeon  *
90dbe28b3SPyun YongHyeon  *****************************************************************************/
100dbe28b3SPyun YongHyeon 
110dbe28b3SPyun YongHyeon /******************************************************************************
120dbe28b3SPyun YongHyeon  *
130dbe28b3SPyun YongHyeon  *	LICENSE:
140dbe28b3SPyun YongHyeon  *	Copyright (C) Marvell International Ltd. and/or its affiliates
150dbe28b3SPyun YongHyeon  *
160dbe28b3SPyun YongHyeon  *	The computer program files contained in this folder ("Files")
170dbe28b3SPyun YongHyeon  *	are provided to you under the BSD-type license terms provided
180dbe28b3SPyun YongHyeon  *	below, and any use of such Files and any derivative works
190dbe28b3SPyun YongHyeon  *	thereof created by you shall be governed by the following terms
200dbe28b3SPyun YongHyeon  *	and conditions:
210dbe28b3SPyun YongHyeon  *
220dbe28b3SPyun YongHyeon  *	- Redistributions of source code must retain the above copyright
230dbe28b3SPyun YongHyeon  *	  notice, this list of conditions and the following disclaimer.
240dbe28b3SPyun YongHyeon  *	- Redistributions in binary form must reproduce the above
250dbe28b3SPyun YongHyeon  *	  copyright notice, this list of conditions and the following
260dbe28b3SPyun YongHyeon  *	  disclaimer in the documentation and/or other materials provided
270dbe28b3SPyun YongHyeon  *	  with the distribution.
280dbe28b3SPyun YongHyeon  *	- Neither the name of Marvell nor the names of its contributors
290dbe28b3SPyun YongHyeon  *	  may be used to endorse or promote products derived from this
300dbe28b3SPyun YongHyeon  *	  software without specific prior written permission.
310dbe28b3SPyun YongHyeon  *
320dbe28b3SPyun YongHyeon  *	THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
330dbe28b3SPyun YongHyeon  *	"AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
340dbe28b3SPyun YongHyeon  *	LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
350dbe28b3SPyun YongHyeon  *	FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
360dbe28b3SPyun YongHyeon  *	COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
370dbe28b3SPyun YongHyeon  *	INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
380dbe28b3SPyun YongHyeon  *	BUT NOT LIMITED TO, PROCUREMENT OF  SUBSTITUTE GOODS OR SERVICES;
390dbe28b3SPyun YongHyeon  *	LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
400dbe28b3SPyun YongHyeon  *	HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
410dbe28b3SPyun YongHyeon  *	STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
420dbe28b3SPyun YongHyeon  *	ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
430dbe28b3SPyun YongHyeon  *	OF THE POSSIBILITY OF SUCH DAMAGE.
440dbe28b3SPyun YongHyeon  *	/LICENSE
450dbe28b3SPyun YongHyeon  *
460dbe28b3SPyun YongHyeon  *****************************************************************************/
470dbe28b3SPyun YongHyeon 
480dbe28b3SPyun YongHyeon /*-
490dbe28b3SPyun YongHyeon  * Copyright (c) 1997, 1998, 1999, 2000
500dbe28b3SPyun YongHyeon  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
510dbe28b3SPyun YongHyeon  *
520dbe28b3SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
530dbe28b3SPyun YongHyeon  * modification, are permitted provided that the following conditions
540dbe28b3SPyun YongHyeon  * are met:
550dbe28b3SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
560dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer.
570dbe28b3SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
580dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
590dbe28b3SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
600dbe28b3SPyun YongHyeon  * 3. All advertising materials mentioning features or use of this software
610dbe28b3SPyun YongHyeon  *    must display the following acknowledgement:
620dbe28b3SPyun YongHyeon  *	This product includes software developed by Bill Paul.
630dbe28b3SPyun YongHyeon  * 4. Neither the name of the author nor the names of any co-contributors
640dbe28b3SPyun YongHyeon  *    may be used to endorse or promote products derived from this software
650dbe28b3SPyun YongHyeon  *    without specific prior written permission.
660dbe28b3SPyun YongHyeon  *
670dbe28b3SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
680dbe28b3SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
690dbe28b3SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
700dbe28b3SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
710dbe28b3SPyun YongHyeon  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
720dbe28b3SPyun YongHyeon  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
730dbe28b3SPyun YongHyeon  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
740dbe28b3SPyun YongHyeon  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
750dbe28b3SPyun YongHyeon  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
760dbe28b3SPyun YongHyeon  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
770dbe28b3SPyun YongHyeon  * THE POSSIBILITY OF SUCH DAMAGE.
780dbe28b3SPyun YongHyeon  */
790dbe28b3SPyun YongHyeon /*-
800dbe28b3SPyun YongHyeon  * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
810dbe28b3SPyun YongHyeon  *
820dbe28b3SPyun YongHyeon  * Permission to use, copy, modify, and distribute this software for any
830dbe28b3SPyun YongHyeon  * purpose with or without fee is hereby granted, provided that the above
840dbe28b3SPyun YongHyeon  * copyright notice and this permission notice appear in all copies.
850dbe28b3SPyun YongHyeon  *
860dbe28b3SPyun YongHyeon  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
870dbe28b3SPyun YongHyeon  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
880dbe28b3SPyun YongHyeon  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
890dbe28b3SPyun YongHyeon  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
900dbe28b3SPyun YongHyeon  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
910dbe28b3SPyun YongHyeon  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
920dbe28b3SPyun YongHyeon  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
930dbe28b3SPyun YongHyeon  */
940dbe28b3SPyun YongHyeon 
950dbe28b3SPyun YongHyeon /*
960dbe28b3SPyun YongHyeon  * Device driver for the Marvell Yukon II Ethernet controller.
970dbe28b3SPyun YongHyeon  * Due to lack of documentation, this driver is based on the code from
980dbe28b3SPyun YongHyeon  * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x.
990dbe28b3SPyun YongHyeon  */
1000dbe28b3SPyun YongHyeon 
1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h>
1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$");
1030dbe28b3SPyun YongHyeon 
1040dbe28b3SPyun YongHyeon #include <sys/param.h>
1050dbe28b3SPyun YongHyeon #include <sys/systm.h>
1060dbe28b3SPyun YongHyeon #include <sys/bus.h>
1070dbe28b3SPyun YongHyeon #include <sys/endian.h>
1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h>
1090dbe28b3SPyun YongHyeon #include <sys/malloc.h>
1100dbe28b3SPyun YongHyeon #include <sys/kernel.h>
1110dbe28b3SPyun YongHyeon #include <sys/module.h>
1120dbe28b3SPyun YongHyeon #include <sys/socket.h>
1130dbe28b3SPyun YongHyeon #include <sys/sockio.h>
1140dbe28b3SPyun YongHyeon #include <sys/queue.h>
1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h>
1160dbe28b3SPyun YongHyeon #include <sys/taskqueue.h>
1170dbe28b3SPyun YongHyeon 
1180dbe28b3SPyun YongHyeon #include <net/bpf.h>
1190dbe28b3SPyun YongHyeon #include <net/ethernet.h>
1200dbe28b3SPyun YongHyeon #include <net/if.h>
1210dbe28b3SPyun YongHyeon #include <net/if_arp.h>
1220dbe28b3SPyun YongHyeon #include <net/if_dl.h>
1230dbe28b3SPyun YongHyeon #include <net/if_media.h>
1240dbe28b3SPyun YongHyeon #include <net/if_types.h>
1250dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h>
1260dbe28b3SPyun YongHyeon 
1270dbe28b3SPyun YongHyeon #include <netinet/in.h>
1280dbe28b3SPyun YongHyeon #include <netinet/in_systm.h>
1290dbe28b3SPyun YongHyeon #include <netinet/ip.h>
1300dbe28b3SPyun YongHyeon #include <netinet/tcp.h>
1310dbe28b3SPyun YongHyeon #include <netinet/udp.h>
1320dbe28b3SPyun YongHyeon 
1330dbe28b3SPyun YongHyeon #include <machine/bus.h>
134b5898b80SPyun YongHyeon #include <machine/in_cksum.h>
1350dbe28b3SPyun YongHyeon #include <machine/resource.h>
1360dbe28b3SPyun YongHyeon #include <sys/rman.h>
1370dbe28b3SPyun YongHyeon 
1380dbe28b3SPyun YongHyeon #include <dev/mii/mii.h>
1390dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h>
1400dbe28b3SPyun YongHyeon #include <dev/mii/brgphyreg.h>
1410dbe28b3SPyun YongHyeon 
1420dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h>
1430dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h>
1440dbe28b3SPyun YongHyeon 
1450dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h>
1460dbe28b3SPyun YongHyeon 
1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1);
1480dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1);
1490dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1);
1500dbe28b3SPyun YongHyeon 
1510dbe28b3SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
1520dbe28b3SPyun YongHyeon #include "miibus_if.h"
1530dbe28b3SPyun YongHyeon 
1540dbe28b3SPyun YongHyeon /* Tunables. */
1550dbe28b3SPyun YongHyeon static int msi_disable = 0;
1560dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable);
1570dbe28b3SPyun YongHyeon 
1580dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
1590dbe28b3SPyun YongHyeon 
1600dbe28b3SPyun YongHyeon /*
1610dbe28b3SPyun YongHyeon  * Devices supported by this driver.
1620dbe28b3SPyun YongHyeon  */
1630dbe28b3SPyun YongHyeon static struct msk_product {
1640dbe28b3SPyun YongHyeon 	uint16_t	msk_vendorid;
1650dbe28b3SPyun YongHyeon 	uint16_t	msk_deviceid;
1660dbe28b3SPyun YongHyeon 	const char	*msk_name;
1670dbe28b3SPyun YongHyeon } msk_products[] = {
1680dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2,
1690dbe28b3SPyun YongHyeon 	    "SK-9Sxx Gigabit Ethernet" },
1700dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2_EXPR,
1710dbe28b3SPyun YongHyeon 	    "SK-9Exx Gigabit Ethernet"},
1720dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021CU,
1730dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021CU Gigabit Ethernet" },
1740dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021X,
1750dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" },
1760dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022CU,
1770dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022CU Gigabit Ethernet" },
1780dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022X,
1790dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" },
1800dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061CU,
1810dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061CU Gigabit Ethernet" },
1820dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061X,
1830dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" },
1840dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062CU,
1850dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062CU Gigabit Ethernet" },
1860dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062X,
1870dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" },
1880dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8035,
1890dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8035 Gigabit Ethernet" },
1900dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8036,
1910dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8036 Gigabit Ethernet" },
1920dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8038,
1930dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8038 Gigabit Ethernet" },
1940dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4361,
1950dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8050 Gigabit Ethernet" },
1960dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4360,
1970dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8052 Gigabit Ethernet" },
1980dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4362,
1990dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8053 Gigabit Ethernet" },
2000dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4363,
2010dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8055 Gigabit Ethernet" },
2020dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4364,
2030dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8056 Gigabit Ethernet" },
2040dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE550SX,
2050dbe28b3SPyun YongHyeon 	    "D-Link 550SX Gigabit Ethernet" },
2060dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE560T,
2070dbe28b3SPyun YongHyeon 	    "D-Link 560T Gigabit Ethernet" }
2080dbe28b3SPyun YongHyeon };
2090dbe28b3SPyun YongHyeon 
2100dbe28b3SPyun YongHyeon static const char *model_name[] = {
2110dbe28b3SPyun YongHyeon 	"Yukon XL",
2120dbe28b3SPyun YongHyeon         "Yukon EC Ultra",
2130dbe28b3SPyun YongHyeon         "Yukon Unknown",
2140dbe28b3SPyun YongHyeon         "Yukon EC",
2150dbe28b3SPyun YongHyeon         "Yukon FE"
2160dbe28b3SPyun YongHyeon };
2170dbe28b3SPyun YongHyeon 
2180dbe28b3SPyun YongHyeon static int mskc_probe(device_t);
2190dbe28b3SPyun YongHyeon static int mskc_attach(device_t);
2200dbe28b3SPyun YongHyeon static int mskc_detach(device_t);
2210dbe28b3SPyun YongHyeon static void mskc_shutdown(device_t);
2220dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *);
2230dbe28b3SPyun YongHyeon static int mskc_suspend(device_t);
2240dbe28b3SPyun YongHyeon static int mskc_resume(device_t);
2250dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *);
2260dbe28b3SPyun YongHyeon 
2270dbe28b3SPyun YongHyeon static int msk_probe(device_t);
2280dbe28b3SPyun YongHyeon static int msk_attach(device_t);
2290dbe28b3SPyun YongHyeon static int msk_detach(device_t);
2300dbe28b3SPyun YongHyeon 
2310dbe28b3SPyun YongHyeon static void msk_tick(void *);
232ef544f63SPaolo Pisati static int msk_intr(void *);
2330dbe28b3SPyun YongHyeon static void msk_int_task(void *, int);
2340dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *);
2350dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *);
2360dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *);
2370dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *);
2380dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t);
2390dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *);
2400dbe28b3SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, int);
2410dbe28b3SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, int);
2420dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int);
2430dbe28b3SPyun YongHyeon static struct mbuf *msk_defrag(struct mbuf *, int, int);
2440dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **);
2450dbe28b3SPyun YongHyeon static void msk_tx_task(void *, int);
2460dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *);
2470dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t);
2480dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t);
2490dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *);
2500dbe28b3SPyun YongHyeon static void msk_init(void *);
2510dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *);
2520dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *);
2532271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *);
2540dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *);
2550dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *);
2560dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int);
2570dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int);
2580dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *);
2590dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *);
2600dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *);
2610dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *);
2620dbe28b3SPyun YongHyeon static void *msk_jalloc(struct msk_if_softc *);
2630dbe28b3SPyun YongHyeon static void msk_jfree(void *, void *);
2640dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *);
2650dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *);
2660dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *);
2670dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int);
2680dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int);
2690dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int);
2700dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int);
2710dbe28b3SPyun YongHyeon 
2720dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int);
2730dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int);
2740dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int);
2750dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int);
2760dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t);
2770dbe28b3SPyun YongHyeon static void msk_link_task(void *, int);
2780dbe28b3SPyun YongHyeon 
2790dbe28b3SPyun YongHyeon static void msk_setmulti(struct msk_if_softc *);
2800dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *);
2810dbe28b3SPyun YongHyeon static void msk_setpromisc(struct msk_if_softc *);
2820dbe28b3SPyun YongHyeon 
2830dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
2840dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS);
2850dbe28b3SPyun YongHyeon 
2860dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = {
2870dbe28b3SPyun YongHyeon 	/* Device interface */
2880dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		mskc_probe),
2890dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	mskc_attach),
2900dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	mskc_detach),
2910dbe28b3SPyun YongHyeon 	DEVMETHOD(device_suspend,	mskc_suspend),
2920dbe28b3SPyun YongHyeon 	DEVMETHOD(device_resume,	mskc_resume),
2930dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	mskc_shutdown),
2940dbe28b3SPyun YongHyeon 
2950dbe28b3SPyun YongHyeon 	/* bus interface */
2960dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
2970dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
2980dbe28b3SPyun YongHyeon 
2990dbe28b3SPyun YongHyeon 	{ NULL, NULL }
3000dbe28b3SPyun YongHyeon };
3010dbe28b3SPyun YongHyeon 
3020dbe28b3SPyun YongHyeon static driver_t mskc_driver = {
3030dbe28b3SPyun YongHyeon 	"mskc",
3040dbe28b3SPyun YongHyeon 	mskc_methods,
3050dbe28b3SPyun YongHyeon 	sizeof(struct msk_softc)
3060dbe28b3SPyun YongHyeon };
3070dbe28b3SPyun YongHyeon 
3080dbe28b3SPyun YongHyeon static devclass_t mskc_devclass;
3090dbe28b3SPyun YongHyeon 
3100dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = {
3110dbe28b3SPyun YongHyeon 	/* Device interface */
3120dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		msk_probe),
3130dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	msk_attach),
3140dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	msk_detach),
3150dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
3160dbe28b3SPyun YongHyeon 
3170dbe28b3SPyun YongHyeon 	/* bus interface */
3180dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
3190dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
3200dbe28b3SPyun YongHyeon 
3210dbe28b3SPyun YongHyeon 	/* MII interface */
3220dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	msk_miibus_readreg),
3230dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	msk_miibus_writereg),
3240dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	msk_miibus_statchg),
3250dbe28b3SPyun YongHyeon 
3260dbe28b3SPyun YongHyeon 	{ NULL, NULL }
3270dbe28b3SPyun YongHyeon };
3280dbe28b3SPyun YongHyeon 
3290dbe28b3SPyun YongHyeon static driver_t msk_driver = {
3300dbe28b3SPyun YongHyeon 	"msk",
3310dbe28b3SPyun YongHyeon 	msk_methods,
3320dbe28b3SPyun YongHyeon 	sizeof(struct msk_if_softc)
3330dbe28b3SPyun YongHyeon };
3340dbe28b3SPyun YongHyeon 
3350dbe28b3SPyun YongHyeon static devclass_t msk_devclass;
3360dbe28b3SPyun YongHyeon 
3370dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0);
3380dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0);
3390dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0);
3400dbe28b3SPyun YongHyeon 
3410dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = {
3420dbe28b3SPyun YongHyeon 	{ SYS_RES_IOPORT,	PCIR_BAR(1),	RF_ACTIVE },
3430dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3440dbe28b3SPyun YongHyeon };
3450dbe28b3SPyun YongHyeon 
3460dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = {
3470dbe28b3SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
348298946a9SPyun YongHyeon 	{ -1,			0,		0 }
349298946a9SPyun YongHyeon };
350298946a9SPyun YongHyeon 
351298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = {
3520dbe28b3SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
3530dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3540dbe28b3SPyun YongHyeon };
3550dbe28b3SPyun YongHyeon 
356298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = {
357298946a9SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
358298946a9SPyun YongHyeon 	{ SYS_RES_IRQ,		2,		RF_ACTIVE },
359298946a9SPyun YongHyeon 	{ -1,			0,		0 }
360298946a9SPyun YongHyeon };
361298946a9SPyun YongHyeon 
3620dbe28b3SPyun YongHyeon static int
3630dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg)
3640dbe28b3SPyun YongHyeon {
3650dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
3660dbe28b3SPyun YongHyeon 
3670dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
3680dbe28b3SPyun YongHyeon 
3690dbe28b3SPyun YongHyeon 	return (msk_phy_readreg(sc_if, phy, reg));
3700dbe28b3SPyun YongHyeon }
3710dbe28b3SPyun YongHyeon 
3720dbe28b3SPyun YongHyeon static int
3730dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg)
3740dbe28b3SPyun YongHyeon {
3750dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
3760dbe28b3SPyun YongHyeon 	int i, val;
3770dbe28b3SPyun YongHyeon 
3780dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
3790dbe28b3SPyun YongHyeon 
3800dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
3810dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
3820dbe28b3SPyun YongHyeon 
3830dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
3840dbe28b3SPyun YongHyeon 		DELAY(1);
3850dbe28b3SPyun YongHyeon 		val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL);
3860dbe28b3SPyun YongHyeon 		if ((val & GM_SMI_CT_RD_VAL) != 0) {
3870dbe28b3SPyun YongHyeon 			val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA);
3880dbe28b3SPyun YongHyeon 			break;
3890dbe28b3SPyun YongHyeon 		}
3900dbe28b3SPyun YongHyeon 	}
3910dbe28b3SPyun YongHyeon 
3920dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT) {
3930dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy failed to come ready\n");
3940dbe28b3SPyun YongHyeon 		val = 0;
3950dbe28b3SPyun YongHyeon 	}
3960dbe28b3SPyun YongHyeon 
3970dbe28b3SPyun YongHyeon 	return (val);
3980dbe28b3SPyun YongHyeon }
3990dbe28b3SPyun YongHyeon 
4000dbe28b3SPyun YongHyeon static int
4010dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val)
4020dbe28b3SPyun YongHyeon {
4030dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4040dbe28b3SPyun YongHyeon 
4050dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4060dbe28b3SPyun YongHyeon 
4070dbe28b3SPyun YongHyeon 	return (msk_phy_writereg(sc_if, phy, reg, val));
4080dbe28b3SPyun YongHyeon }
4090dbe28b3SPyun YongHyeon 
4100dbe28b3SPyun YongHyeon static int
4110dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val)
4120dbe28b3SPyun YongHyeon {
4130dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4140dbe28b3SPyun YongHyeon 	int i;
4150dbe28b3SPyun YongHyeon 
4160dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4170dbe28b3SPyun YongHyeon 
4180dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val);
4190dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
4200dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg));
4210dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4220dbe28b3SPyun YongHyeon 		DELAY(1);
4230dbe28b3SPyun YongHyeon 		if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) &
4240dbe28b3SPyun YongHyeon 		    GM_SMI_CT_BUSY) == 0)
4250dbe28b3SPyun YongHyeon 			break;
4260dbe28b3SPyun YongHyeon 	}
4270dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
4280dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy write timeout\n");
4290dbe28b3SPyun YongHyeon 
4300dbe28b3SPyun YongHyeon 	return (0);
4310dbe28b3SPyun YongHyeon }
4320dbe28b3SPyun YongHyeon 
4330dbe28b3SPyun YongHyeon static void
4340dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev)
4350dbe28b3SPyun YongHyeon {
4360dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4370dbe28b3SPyun YongHyeon 
4380dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4390dbe28b3SPyun YongHyeon 	taskqueue_enqueue(taskqueue_swi, &sc_if->msk_link_task);
4400dbe28b3SPyun YongHyeon }
4410dbe28b3SPyun YongHyeon 
4420dbe28b3SPyun YongHyeon static void
4430dbe28b3SPyun YongHyeon msk_link_task(void *arg, int pending)
4440dbe28b3SPyun YongHyeon {
4450dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4460dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4470dbe28b3SPyun YongHyeon 	struct mii_data *mii;
4480dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
449bf59599fSPyun YongHyeon 	uint32_t gmac;
4500dbe28b3SPyun YongHyeon 
4510dbe28b3SPyun YongHyeon 	sc_if = (struct msk_if_softc *)arg;
4520dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4530dbe28b3SPyun YongHyeon 
4540dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
4550dbe28b3SPyun YongHyeon 
4560dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
4570dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
4580dbe28b3SPyun YongHyeon 	if (mii == NULL || ifp == NULL) {
4590dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
4600dbe28b3SPyun YongHyeon 		return;
4610dbe28b3SPyun YongHyeon 	}
4620dbe28b3SPyun YongHyeon 
4630dbe28b3SPyun YongHyeon 	if (mii->mii_media_status & IFM_ACTIVE) {
4640dbe28b3SPyun YongHyeon 		if (IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE)
4650dbe28b3SPyun YongHyeon 			sc_if->msk_link = 1;
4660dbe28b3SPyun YongHyeon 	} else
4670dbe28b3SPyun YongHyeon 		sc_if->msk_link = 0;
4680dbe28b3SPyun YongHyeon 
4690dbe28b3SPyun YongHyeon 	if (sc_if->msk_link != 0) {
4700dbe28b3SPyun YongHyeon 		/* Enable Tx FIFO Underrun. */
4710dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK),
4720dbe28b3SPyun YongHyeon 		    GM_IS_TX_FF_UR | GM_IS_RX_FF_OR);
473bf59599fSPyun YongHyeon 		/*
474bf59599fSPyun YongHyeon 		 * Because mii(4) notify msk(4) that it detected link status
475bf59599fSPyun YongHyeon 		 * change, there is no need to enable automatic
476bf59599fSPyun YongHyeon 		 * speed/flow-control/duplex updates.
477bf59599fSPyun YongHyeon 		 */
478bf59599fSPyun YongHyeon 		gmac = GM_GPCR_AU_ALL_DIS;
4790dbe28b3SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
4800dbe28b3SPyun YongHyeon 		case IFM_1000_SX:
4810dbe28b3SPyun YongHyeon 		case IFM_1000_T:
4820dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_1000;
4830dbe28b3SPyun YongHyeon 			break;
4840dbe28b3SPyun YongHyeon 		case IFM_100_TX:
4850dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_100;
4860dbe28b3SPyun YongHyeon 			break;
4870dbe28b3SPyun YongHyeon 		case IFM_10_T:
4880dbe28b3SPyun YongHyeon 			break;
4890dbe28b3SPyun YongHyeon 		}
4900dbe28b3SPyun YongHyeon 
4910dbe28b3SPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FDX) != 0)
4920dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_DUP_FULL;
493bf59599fSPyun YongHyeon 		/* Disable Rx flow control. */
494bf59599fSPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG0) == 0)
495bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_RX_DIS;
496bf59599fSPyun YongHyeon 		/* Disable Tx flow control. */
497bf59599fSPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG1) == 0)
498bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_TX_DIS;
4990dbe28b3SPyun YongHyeon 		gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
5000dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5010dbe28b3SPyun YongHyeon 		/* Read again to ensure writing. */
5020dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5030dbe28b3SPyun YongHyeon 
5040dbe28b3SPyun YongHyeon 		gmac = GMC_PAUSE_ON;
5050dbe28b3SPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) &
5060dbe28b3SPyun YongHyeon 		    (IFM_FLAG0 | IFM_FLAG1)) == 0)
5070dbe28b3SPyun YongHyeon 			gmac = GMC_PAUSE_OFF;
5080dbe28b3SPyun YongHyeon 		/* Diable pause for 10/100 Mbps in half-duplex mode. */
5090dbe28b3SPyun YongHyeon 		if ((((mii->mii_media_active & IFM_GMASK) & IFM_FDX) == 0) &&
5100dbe28b3SPyun YongHyeon 		    (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX ||
5110dbe28b3SPyun YongHyeon 		    IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T))
5120dbe28b3SPyun YongHyeon 			gmac = GMC_PAUSE_OFF;
5130dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac);
5140dbe28b3SPyun YongHyeon 
5150dbe28b3SPyun YongHyeon 		/* Enable PHY interrupt for FIFO underrun/overflow. */
5160dbe28b3SPyun YongHyeon 		if (sc->msk_marvell_phy)
5170dbe28b3SPyun YongHyeon 			msk_phy_writereg(sc_if, PHY_ADDR_MARV,
5180dbe28b3SPyun YongHyeon 			    PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR);
5190dbe28b3SPyun YongHyeon 	} else {
5200dbe28b3SPyun YongHyeon 		/*
5210dbe28b3SPyun YongHyeon 		 * Link state changed to down.
5220dbe28b3SPyun YongHyeon 		 * Disable PHY interrupts.
5230dbe28b3SPyun YongHyeon 		 */
5240dbe28b3SPyun YongHyeon 		if (sc->msk_marvell_phy)
5250dbe28b3SPyun YongHyeon 			msk_phy_writereg(sc_if, PHY_ADDR_MARV,
5260dbe28b3SPyun YongHyeon 			    PHY_MARV_INT_MASK, 0);
5270dbe28b3SPyun YongHyeon 		/* Disable Rx/Tx MAC. */
528bf59599fSPyun YongHyeon 		gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5290dbe28b3SPyun YongHyeon 		gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
5300dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5310dbe28b3SPyun YongHyeon 		/* Read again to ensure writing. */
5320dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5330dbe28b3SPyun YongHyeon 	}
5340dbe28b3SPyun YongHyeon 
5350dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
5360dbe28b3SPyun YongHyeon }
5370dbe28b3SPyun YongHyeon 
5380dbe28b3SPyun YongHyeon static void
5390dbe28b3SPyun YongHyeon msk_setmulti(struct msk_if_softc *sc_if)
5400dbe28b3SPyun YongHyeon {
5410dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
5420dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
5430dbe28b3SPyun YongHyeon 	struct ifmultiaddr *ifma;
5440dbe28b3SPyun YongHyeon 	uint32_t mchash[2];
5450dbe28b3SPyun YongHyeon 	uint32_t crc;
5460dbe28b3SPyun YongHyeon 	uint16_t mode;
5470dbe28b3SPyun YongHyeon 
5480dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
5490dbe28b3SPyun YongHyeon 
5500dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
5510dbe28b3SPyun YongHyeon 
5520dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
5530dbe28b3SPyun YongHyeon 
5540dbe28b3SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
5550dbe28b3SPyun YongHyeon 	mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL);
5560dbe28b3SPyun YongHyeon 	mode |= GM_RXCR_UCF_ENA;
5570dbe28b3SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
5580dbe28b3SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
5590dbe28b3SPyun YongHyeon 			mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
5600dbe28b3SPyun YongHyeon 		else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
5610dbe28b3SPyun YongHyeon 			mchash[0] = 0xffff;
5620dbe28b3SPyun YongHyeon 			mchash[1] = 0xffff;
5630dbe28b3SPyun YongHyeon 		}
5640dbe28b3SPyun YongHyeon 	} else {
5650dbe28b3SPyun YongHyeon 		IF_ADDR_LOCK(ifp);
5660dbe28b3SPyun YongHyeon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
5670dbe28b3SPyun YongHyeon 			if (ifma->ifma_addr->sa_family != AF_LINK)
5680dbe28b3SPyun YongHyeon 				continue;
5690dbe28b3SPyun YongHyeon 			crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
5700dbe28b3SPyun YongHyeon 			    ifma->ifma_addr), ETHER_ADDR_LEN);
5710dbe28b3SPyun YongHyeon 			/* Just want the 6 least significant bits. */
5720dbe28b3SPyun YongHyeon 			crc &= 0x3f;
5730dbe28b3SPyun YongHyeon 			/* Set the corresponding bit in the hash table. */
5740dbe28b3SPyun YongHyeon 			mchash[crc >> 5] |= 1 << (crc & 0x1f);
5750dbe28b3SPyun YongHyeon 		}
5760dbe28b3SPyun YongHyeon 		IF_ADDR_UNLOCK(ifp);
5770dbe28b3SPyun YongHyeon 		mode |= GM_RXCR_MCF_ENA;
5780dbe28b3SPyun YongHyeon 	}
5790dbe28b3SPyun YongHyeon 
5800dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1,
5810dbe28b3SPyun YongHyeon 	    mchash[0] & 0xffff);
5820dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2,
5830dbe28b3SPyun YongHyeon 	    (mchash[0] >> 16) & 0xffff);
5840dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3,
5850dbe28b3SPyun YongHyeon 	    mchash[1] & 0xffff);
5860dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4,
5870dbe28b3SPyun YongHyeon 	    (mchash[1] >> 16) & 0xffff);
5880dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode);
5890dbe28b3SPyun YongHyeon }
5900dbe28b3SPyun YongHyeon 
5910dbe28b3SPyun YongHyeon static void
5920dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp)
5930dbe28b3SPyun YongHyeon {
5940dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
5950dbe28b3SPyun YongHyeon 
5960dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
5970dbe28b3SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
5980dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
5990dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_ON);
6000dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6010dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_ON);
6020dbe28b3SPyun YongHyeon 	} else {
6030dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6040dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_OFF);
6050dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6060dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_OFF);
6070dbe28b3SPyun YongHyeon 	}
6080dbe28b3SPyun YongHyeon }
6090dbe28b3SPyun YongHyeon 
6100dbe28b3SPyun YongHyeon static void
6110dbe28b3SPyun YongHyeon msk_setpromisc(struct msk_if_softc *sc_if)
6120dbe28b3SPyun YongHyeon {
6130dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
6140dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
6150dbe28b3SPyun YongHyeon 	uint16_t mode;
6160dbe28b3SPyun YongHyeon 
6170dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6180dbe28b3SPyun YongHyeon 
6190dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
6200dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
6210dbe28b3SPyun YongHyeon 
6220dbe28b3SPyun YongHyeon 	mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL);
6230dbe28b3SPyun YongHyeon 	if (ifp->if_flags & IFF_PROMISC)
6240dbe28b3SPyun YongHyeon 		mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
6250dbe28b3SPyun YongHyeon 	else
6260dbe28b3SPyun YongHyeon 		mode |= (GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
6270dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode);
6280dbe28b3SPyun YongHyeon }
6290dbe28b3SPyun YongHyeon 
6300dbe28b3SPyun YongHyeon static int
6310dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if)
6320dbe28b3SPyun YongHyeon {
6330dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
6340dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
6350dbe28b3SPyun YongHyeon 	int i, prod;
6360dbe28b3SPyun YongHyeon 
6370dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6380dbe28b3SPyun YongHyeon 
6390dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
6400dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
6410dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
6420dbe28b3SPyun YongHyeon 
6430dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
6440dbe28b3SPyun YongHyeon 	bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
6450dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_rx_prod;
6460dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
6470dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[prod];
6480dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
6490dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_rx_ring[prod];
6500dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, prod) != 0)
6510dbe28b3SPyun YongHyeon 			return (ENOBUFS);
6520dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_RX_RING_CNT);
6530dbe28b3SPyun YongHyeon 	}
6540dbe28b3SPyun YongHyeon 
6550dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag,
6560dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map,
6570dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6580dbe28b3SPyun YongHyeon 
6590dbe28b3SPyun YongHyeon 	/* Update prefetch unit. */
6600dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = MSK_RX_RING_CNT - 1;
6610dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
6620dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
6630dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_prod);
6640dbe28b3SPyun YongHyeon 
6650dbe28b3SPyun YongHyeon 	return (0);
6660dbe28b3SPyun YongHyeon }
6670dbe28b3SPyun YongHyeon 
6680dbe28b3SPyun YongHyeon static int
6690dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if)
6700dbe28b3SPyun YongHyeon {
6710dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
6720dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
6730dbe28b3SPyun YongHyeon 	int i, prod;
6740dbe28b3SPyun YongHyeon 
6750dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6760dbe28b3SPyun YongHyeon 
6770dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
6780dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
6790dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
6800dbe28b3SPyun YongHyeon 
6810dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
6820dbe28b3SPyun YongHyeon 	bzero(rd->msk_jumbo_rx_ring,
6830dbe28b3SPyun YongHyeon 	    sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT);
6840dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_rx_prod;
6850dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
6860dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod];
6870dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
6880dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_jumbo_rx_ring[prod];
6890dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, prod) != 0)
6900dbe28b3SPyun YongHyeon 			return (ENOBUFS);
6910dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_JUMBO_RX_RING_CNT);
6920dbe28b3SPyun YongHyeon 	}
6930dbe28b3SPyun YongHyeon 
6940dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
6950dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
6960dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6970dbe28b3SPyun YongHyeon 
6980dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = MSK_JUMBO_RX_RING_CNT - 1;
6990dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
7000dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
7010dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_prod);
7020dbe28b3SPyun YongHyeon 
7030dbe28b3SPyun YongHyeon 	return (0);
7040dbe28b3SPyun YongHyeon }
7050dbe28b3SPyun YongHyeon 
7060dbe28b3SPyun YongHyeon static void
7070dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if)
7080dbe28b3SPyun YongHyeon {
7090dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
7100dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
7110dbe28b3SPyun YongHyeon 	int i;
7120dbe28b3SPyun YongHyeon 
7130dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tso_mtu = 0;
7140dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = 0;
7150dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cons = 0;
7160dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt = 0;
7170dbe28b3SPyun YongHyeon 
7180dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
7190dbe28b3SPyun YongHyeon 	bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
7200dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
7210dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
7220dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
7230dbe28b3SPyun YongHyeon 		txd->tx_le = &rd->msk_tx_ring[i];
7240dbe28b3SPyun YongHyeon 	}
7250dbe28b3SPyun YongHyeon 
7260dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
7270dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
7280dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7290dbe28b3SPyun YongHyeon }
7300dbe28b3SPyun YongHyeon 
7310dbe28b3SPyun YongHyeon static __inline void
7320dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx)
7330dbe28b3SPyun YongHyeon {
7340dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7350dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7360dbe28b3SPyun YongHyeon 	struct mbuf *m;
7370dbe28b3SPyun YongHyeon 
7380dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
7390dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
7400dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
7410dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
7420dbe28b3SPyun YongHyeon }
7430dbe28b3SPyun YongHyeon 
7440dbe28b3SPyun YongHyeon static __inline void
7450dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int	idx)
7460dbe28b3SPyun YongHyeon {
7470dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7480dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7490dbe28b3SPyun YongHyeon 	struct mbuf *m;
7500dbe28b3SPyun YongHyeon 
7510dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
7520dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
7530dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
7540dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
7550dbe28b3SPyun YongHyeon }
7560dbe28b3SPyun YongHyeon 
7570dbe28b3SPyun YongHyeon static int
7580dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx)
7590dbe28b3SPyun YongHyeon {
7600dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7610dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7620dbe28b3SPyun YongHyeon 	struct mbuf *m;
7630dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
7640dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
7650dbe28b3SPyun YongHyeon 	int nsegs;
7660dbe28b3SPyun YongHyeon 
7670dbe28b3SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
7680dbe28b3SPyun YongHyeon 	if (m == NULL)
7690dbe28b3SPyun YongHyeon 		return (ENOBUFS);
7700dbe28b3SPyun YongHyeon 
7710dbe28b3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
7720dbe28b3SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
7730dbe28b3SPyun YongHyeon 
7740dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag,
7750dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs,
7760dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
7770dbe28b3SPyun YongHyeon 		m_freem(m);
7780dbe28b3SPyun YongHyeon 		return (ENOBUFS);
7790dbe28b3SPyun YongHyeon 	}
7800dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
7810dbe28b3SPyun YongHyeon 
7820dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
7830dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
7840dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
7850dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
7860dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap);
7870dbe28b3SPyun YongHyeon 	}
7880dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
7890dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap;
7900dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_sparemap = map;
7910dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
7920dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
7930dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
7940dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
7950dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
7960dbe28b3SPyun YongHyeon 	rx_le->msk_control =
7970dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
7980dbe28b3SPyun YongHyeon 
7990dbe28b3SPyun YongHyeon 	return (0);
8000dbe28b3SPyun YongHyeon }
8010dbe28b3SPyun YongHyeon 
8020dbe28b3SPyun YongHyeon static int
8030dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx)
8040dbe28b3SPyun YongHyeon {
8050dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8060dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8070dbe28b3SPyun YongHyeon 	struct mbuf *m;
8080dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
8090dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
8100dbe28b3SPyun YongHyeon 	int nsegs;
8110dbe28b3SPyun YongHyeon 	void *buf;
8120dbe28b3SPyun YongHyeon 
8130dbe28b3SPyun YongHyeon 	MGETHDR(m, M_DONTWAIT, MT_DATA);
8140dbe28b3SPyun YongHyeon 	if (m == NULL)
8150dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8160dbe28b3SPyun YongHyeon 	buf = msk_jalloc(sc_if);
8170dbe28b3SPyun YongHyeon 	if (buf == NULL) {
8180dbe28b3SPyun YongHyeon 		m_freem(m);
8190dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8200dbe28b3SPyun YongHyeon 	}
8210dbe28b3SPyun YongHyeon 	/* Attach the buffer to the mbuf. */
8220dbe28b3SPyun YongHyeon 	MEXTADD(m, buf, MSK_JLEN, msk_jfree, (struct msk_if_softc *)sc_if, 0,
8230dbe28b3SPyun YongHyeon 	    EXT_NET_DRV);
8240dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_EXT) == 0) {
8250dbe28b3SPyun YongHyeon 		m_freem(m);
8260dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8270dbe28b3SPyun YongHyeon 	}
8280dbe28b3SPyun YongHyeon 	m->m_pkthdr.len = m->m_len = MSK_JLEN;
8290dbe28b3SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
8300dbe28b3SPyun YongHyeon 
8310dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag,
8320dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs,
8330dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
8340dbe28b3SPyun YongHyeon 		m_freem(m);
8350dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8360dbe28b3SPyun YongHyeon 	}
8370dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
8380dbe28b3SPyun YongHyeon 
8390dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
8400dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
8410dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
8420dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
8430dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
8440dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap);
8450dbe28b3SPyun YongHyeon 	}
8460dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
8470dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap;
8480dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_jumbo_rx_sparemap = map;
8490dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap,
8500dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
8510dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
8520dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8530dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
8540dbe28b3SPyun YongHyeon 	rx_le->msk_control =
8550dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
8560dbe28b3SPyun YongHyeon 
8570dbe28b3SPyun YongHyeon 	return (0);
8580dbe28b3SPyun YongHyeon }
8590dbe28b3SPyun YongHyeon 
8600dbe28b3SPyun YongHyeon /*
8610dbe28b3SPyun YongHyeon  * Set media options.
8620dbe28b3SPyun YongHyeon  */
8630dbe28b3SPyun YongHyeon static int
8640dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp)
8650dbe28b3SPyun YongHyeon {
8660dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
8670dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
8680dbe28b3SPyun YongHyeon 
8690dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
8700dbe28b3SPyun YongHyeon 
8710dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
8720dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
8730dbe28b3SPyun YongHyeon 	mii_mediachg(mii);
8740dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
8750dbe28b3SPyun YongHyeon 
8760dbe28b3SPyun YongHyeon 	return (0);
8770dbe28b3SPyun YongHyeon }
8780dbe28b3SPyun YongHyeon 
8790dbe28b3SPyun YongHyeon /*
8800dbe28b3SPyun YongHyeon  * Report current media status.
8810dbe28b3SPyun YongHyeon  */
8820dbe28b3SPyun YongHyeon static void
8830dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
8840dbe28b3SPyun YongHyeon {
8850dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
8860dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
8870dbe28b3SPyun YongHyeon 
8880dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
8890dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
8900dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
8910dbe28b3SPyun YongHyeon 
8920dbe28b3SPyun YongHyeon 	mii_pollstat(mii);
8930dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
8940dbe28b3SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
8950dbe28b3SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
8960dbe28b3SPyun YongHyeon }
8970dbe28b3SPyun YongHyeon 
8980dbe28b3SPyun YongHyeon static int
8990dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
9000dbe28b3SPyun YongHyeon {
9010dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
9020dbe28b3SPyun YongHyeon 	struct ifreq *ifr;
9030dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
9040dbe28b3SPyun YongHyeon 	int error, mask;
9050dbe28b3SPyun YongHyeon 
9060dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
9070dbe28b3SPyun YongHyeon 	ifr = (struct ifreq *)data;
9080dbe28b3SPyun YongHyeon 	error = 0;
9090dbe28b3SPyun YongHyeon 
9100dbe28b3SPyun YongHyeon 	switch(command) {
9110dbe28b3SPyun YongHyeon 	case SIOCSIFMTU:
9120dbe28b3SPyun YongHyeon 		if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN) {
9130dbe28b3SPyun YongHyeon 			error = EINVAL;
9140dbe28b3SPyun YongHyeon 			break;
9150dbe28b3SPyun YongHyeon 		}
9160dbe28b3SPyun YongHyeon 		if (sc_if->msk_softc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
9170dbe28b3SPyun YongHyeon 		    ifr->ifr_mtu > MSK_MAX_FRAMELEN) {
9180dbe28b3SPyun YongHyeon 			error = EINVAL;
9190dbe28b3SPyun YongHyeon 			break;
9200dbe28b3SPyun YongHyeon 		}
9210dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9220dbe28b3SPyun YongHyeon 		ifp->if_mtu = ifr->ifr_mtu;
9230dbe28b3SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
9240dbe28b3SPyun YongHyeon 			msk_init_locked(sc_if);
9250dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9260dbe28b3SPyun YongHyeon 		break;
9270dbe28b3SPyun YongHyeon 	case SIOCSIFFLAGS:
9280dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9290dbe28b3SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
9300dbe28b3SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
9310dbe28b3SPyun YongHyeon 				if (((ifp->if_flags ^ sc_if->msk_if_flags)
9320dbe28b3SPyun YongHyeon 				    & IFF_PROMISC) != 0) {
9330dbe28b3SPyun YongHyeon 					msk_setpromisc(sc_if);
9340dbe28b3SPyun YongHyeon 					msk_setmulti(sc_if);
9350dbe28b3SPyun YongHyeon 				}
9360dbe28b3SPyun YongHyeon 			} else {
9370dbe28b3SPyun YongHyeon 				if (sc_if->msk_detach == 0)
9380dbe28b3SPyun YongHyeon 					msk_init_locked(sc_if);
9390dbe28b3SPyun YongHyeon 			}
9400dbe28b3SPyun YongHyeon 		} else {
9410dbe28b3SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
9420dbe28b3SPyun YongHyeon 				msk_stop(sc_if);
9430dbe28b3SPyun YongHyeon 		}
9440dbe28b3SPyun YongHyeon 		sc_if->msk_if_flags = ifp->if_flags;
9450dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9460dbe28b3SPyun YongHyeon 		break;
9470dbe28b3SPyun YongHyeon 	case SIOCADDMULTI:
9480dbe28b3SPyun YongHyeon 	case SIOCDELMULTI:
9490dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9500dbe28b3SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
9510dbe28b3SPyun YongHyeon 			msk_setmulti(sc_if);
9520dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9530dbe28b3SPyun YongHyeon 		break;
9540dbe28b3SPyun YongHyeon 	case SIOCGIFMEDIA:
9550dbe28b3SPyun YongHyeon 	case SIOCSIFMEDIA:
9560dbe28b3SPyun YongHyeon 		mii = device_get_softc(sc_if->msk_miibus);
9570dbe28b3SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
9580dbe28b3SPyun YongHyeon 		break;
9590dbe28b3SPyun YongHyeon 	case SIOCSIFCAP:
9600dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9610dbe28b3SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
9620dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0) {
9630dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
9640dbe28b3SPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capenable) != 0 &&
9650dbe28b3SPyun YongHyeon 			    (IFCAP_TXCSUM & ifp->if_capabilities) != 0)
9660dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= MSK_CSUM_FEATURES;
9670dbe28b3SPyun YongHyeon 			else
9680dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~MSK_CSUM_FEATURES;
9690dbe28b3SPyun YongHyeon 		}
9700dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0) {
9710dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
9720dbe28b3SPyun YongHyeon 			msk_setvlan(sc_if, ifp);
9730dbe28b3SPyun YongHyeon 		}
9740dbe28b3SPyun YongHyeon 
9750dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0) {
9760dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
9770dbe28b3SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0 &&
9780dbe28b3SPyun YongHyeon 			    (IFCAP_TSO4 & ifp->if_capabilities) != 0)
9790dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
9800dbe28b3SPyun YongHyeon 			else
9810dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
9820dbe28b3SPyun YongHyeon 		}
9830dbe28b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
9840dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9850dbe28b3SPyun YongHyeon 		break;
9860dbe28b3SPyun YongHyeon 	default:
9870dbe28b3SPyun YongHyeon 		error = ether_ioctl(ifp, command, data);
9880dbe28b3SPyun YongHyeon 		break;
9890dbe28b3SPyun YongHyeon 	}
9900dbe28b3SPyun YongHyeon 
9910dbe28b3SPyun YongHyeon 	return (error);
9920dbe28b3SPyun YongHyeon }
9930dbe28b3SPyun YongHyeon 
9940dbe28b3SPyun YongHyeon static int
9950dbe28b3SPyun YongHyeon mskc_probe(device_t dev)
9960dbe28b3SPyun YongHyeon {
9970dbe28b3SPyun YongHyeon 	struct msk_product *mp;
9980dbe28b3SPyun YongHyeon 	uint16_t vendor, devid;
9990dbe28b3SPyun YongHyeon 	int i;
10000dbe28b3SPyun YongHyeon 
10010dbe28b3SPyun YongHyeon 	vendor = pci_get_vendor(dev);
10020dbe28b3SPyun YongHyeon 	devid = pci_get_device(dev);
10030dbe28b3SPyun YongHyeon 	mp = msk_products;
10040dbe28b3SPyun YongHyeon 	for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]);
10050dbe28b3SPyun YongHyeon 	    i++, mp++) {
10060dbe28b3SPyun YongHyeon 		if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) {
10070dbe28b3SPyun YongHyeon 			device_set_desc(dev, mp->msk_name);
10080dbe28b3SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
10090dbe28b3SPyun YongHyeon 		}
10100dbe28b3SPyun YongHyeon 	}
10110dbe28b3SPyun YongHyeon 
10120dbe28b3SPyun YongHyeon 	return (ENXIO);
10130dbe28b3SPyun YongHyeon }
10140dbe28b3SPyun YongHyeon 
10150dbe28b3SPyun YongHyeon static int
10160dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc)
10170dbe28b3SPyun YongHyeon {
10180dbe28b3SPyun YongHyeon 	int totqsize, minqsize;
10190dbe28b3SPyun YongHyeon 	int avail, next;
10200dbe28b3SPyun YongHyeon 	int i;
10210dbe28b3SPyun YongHyeon 	uint8_t val;
10220dbe28b3SPyun YongHyeon 
10230dbe28b3SPyun YongHyeon 	/* Get adapter SRAM size. */
10240dbe28b3SPyun YongHyeon 	val = CSR_READ_1(sc, B2_E_0);
10250dbe28b3SPyun YongHyeon 	sc->msk_ramsize = (val == 0) ? 128 : val * 4;
10260dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_FE)
10270dbe28b3SPyun YongHyeon 		sc->msk_ramsize = 4 * 4;
10280dbe28b3SPyun YongHyeon 	if (bootverbose)
10290dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
10300dbe28b3SPyun YongHyeon 		    "RAM buffer size : %dKB\n", sc->msk_ramsize);
10310dbe28b3SPyun YongHyeon 
10320dbe28b3SPyun YongHyeon 	totqsize = sc->msk_ramsize * sc->msk_num_port;
10330dbe28b3SPyun YongHyeon 	minqsize = MSK_MIN_RXQ_SIZE + MSK_MIN_TXQ_SIZE;
10340dbe28b3SPyun YongHyeon 	if (minqsize > sc->msk_ramsize)
10350dbe28b3SPyun YongHyeon 		minqsize = sc->msk_ramsize;
10360dbe28b3SPyun YongHyeon 
10370dbe28b3SPyun YongHyeon 	if (minqsize * sc->msk_num_port > totqsize) {
10380dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
10390dbe28b3SPyun YongHyeon 		    "not enough RAM buffer memory : %d/%dKB\n",
10400dbe28b3SPyun YongHyeon 		    minqsize * sc->msk_num_port, totqsize);
10410dbe28b3SPyun YongHyeon 		return (ENOSPC);
10420dbe28b3SPyun YongHyeon 	}
10430dbe28b3SPyun YongHyeon 
10440dbe28b3SPyun YongHyeon 	avail = totqsize;
10450dbe28b3SPyun YongHyeon 	if (sc->msk_num_port > 1) {
10460dbe28b3SPyun YongHyeon 		/*
10470dbe28b3SPyun YongHyeon 		 * Divide up the memory evenly so that everyone gets a
10480dbe28b3SPyun YongHyeon 		 * fair share for dual port adapters.
10490dbe28b3SPyun YongHyeon 		 */
10500dbe28b3SPyun YongHyeon 		avail = sc->msk_ramsize;
10510dbe28b3SPyun YongHyeon 	}
10520dbe28b3SPyun YongHyeon 
10530dbe28b3SPyun YongHyeon 	/* Take away the minimum memory for active queues. */
10540dbe28b3SPyun YongHyeon 	avail -= minqsize;
10550dbe28b3SPyun YongHyeon 	/* Rx queue gets the minimum + 80% of the rest. */
10560dbe28b3SPyun YongHyeon 	sc->msk_rxqsize =
10570dbe28b3SPyun YongHyeon 	    (avail * MSK_RAM_QUOTA_RX) / 100 + MSK_MIN_RXQ_SIZE;
10580dbe28b3SPyun YongHyeon 	avail -= (sc->msk_rxqsize - MSK_MIN_RXQ_SIZE);
10590dbe28b3SPyun YongHyeon 	sc->msk_txqsize = avail + MSK_MIN_TXQ_SIZE;
10600dbe28b3SPyun YongHyeon 
10610dbe28b3SPyun YongHyeon 	for (i = 0, next = 0; i < sc->msk_num_port; i++) {
10620dbe28b3SPyun YongHyeon 		sc->msk_rxqstart[i] = next;
10630dbe28b3SPyun YongHyeon 		sc->msk_rxqend[i] = next + (sc->msk_rxqsize * 1024) - 1;
10640dbe28b3SPyun YongHyeon 		next = sc->msk_rxqend[i] + 1;
10650dbe28b3SPyun YongHyeon 		sc->msk_txqstart[i] = next;
10660dbe28b3SPyun YongHyeon 		sc->msk_txqend[i] = next + (sc->msk_txqsize * 1024) - 1;
10670dbe28b3SPyun YongHyeon 		next = sc->msk_txqend[i] + 1;
10680dbe28b3SPyun YongHyeon 		if (bootverbose) {
10690dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
10700dbe28b3SPyun YongHyeon 			    "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i,
10710dbe28b3SPyun YongHyeon 			    sc->msk_rxqsize, sc->msk_rxqstart[i],
10720dbe28b3SPyun YongHyeon 			    sc->msk_rxqend[i]);
10730dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
10740dbe28b3SPyun YongHyeon 			    "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i,
10750dbe28b3SPyun YongHyeon 			    sc->msk_txqsize, sc->msk_txqstart[i],
10760dbe28b3SPyun YongHyeon 			    sc->msk_txqend[i]);
10770dbe28b3SPyun YongHyeon 		}
10780dbe28b3SPyun YongHyeon 	}
10790dbe28b3SPyun YongHyeon 
10800dbe28b3SPyun YongHyeon 	return (0);
10810dbe28b3SPyun YongHyeon }
10820dbe28b3SPyun YongHyeon 
10830dbe28b3SPyun YongHyeon static void
10840dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode)
10850dbe28b3SPyun YongHyeon {
10860dbe28b3SPyun YongHyeon 	uint32_t val;
10870dbe28b3SPyun YongHyeon 	int i;
10880dbe28b3SPyun YongHyeon 
10890dbe28b3SPyun YongHyeon 	switch (mode) {
10900dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERUP:
10910dbe28b3SPyun YongHyeon 		/* Switch power to VCC (WA for VAUX problem). */
10920dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
10930dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
10940dbe28b3SPyun YongHyeon 		/* Disable Core Clock Division, set Clock Select to 0. */
10950dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
10960dbe28b3SPyun YongHyeon 
10970dbe28b3SPyun YongHyeon 		val = 0;
10980dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
10990dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11000dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
11010dbe28b3SPyun YongHyeon 			val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
11020dbe28b3SPyun YongHyeon 			      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
11030dbe28b3SPyun YongHyeon 			      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
11040dbe28b3SPyun YongHyeon 		}
11050dbe28b3SPyun YongHyeon 		/*
11060dbe28b3SPyun YongHyeon 		 * Enable PCI & Core Clock, enable clock gating for both Links.
11070dbe28b3SPyun YongHyeon 		 */
11080dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
11090dbe28b3SPyun YongHyeon 
11100dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
11110dbe28b3SPyun YongHyeon 		val &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
11120dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11130dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11140dbe28b3SPyun YongHyeon 			/* Deassert Low Power for 1st PHY. */
11150dbe28b3SPyun YongHyeon 			val |= PCI_Y2_PHY1_COMA;
11160dbe28b3SPyun YongHyeon 			if (sc->msk_num_port > 1)
11170dbe28b3SPyun YongHyeon 				val |= PCI_Y2_PHY2_COMA;
11180dbe28b3SPyun YongHyeon 		} else if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U) {
11190dbe28b3SPyun YongHyeon 			uint32_t our;
11200dbe28b3SPyun YongHyeon 
11210dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_ON);
11220dbe28b3SPyun YongHyeon 
11230dbe28b3SPyun YongHyeon 			/* Enable all clocks. */
11240dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_3, 0, 4);
11250dbe28b3SPyun YongHyeon 			our = pci_read_config(sc->msk_dev, PCI_OUR_REG_4, 4);
11260dbe28b3SPyun YongHyeon 			our &= (PCI_FORCE_ASPM_REQUEST|PCI_ASPM_GPHY_LINK_DOWN|
11270dbe28b3SPyun YongHyeon 			    PCI_ASPM_INT_FIFO_EMPTY|PCI_ASPM_CLKRUN_REQUEST);
11280dbe28b3SPyun YongHyeon 			/* Set all bits to 0 except bits 15..12. */
11290dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_4, our, 4);
11300dbe28b3SPyun YongHyeon 			/* Set to default value. */
11310dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_5, 0, 4);
11320dbe28b3SPyun YongHyeon 		}
11330dbe28b3SPyun YongHyeon 		/* Release PHY from PowerDown/COMA mode. */
11340dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
11350dbe28b3SPyun YongHyeon 		for (i = 0; i < sc->msk_num_port; i++) {
11360dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
11370dbe28b3SPyun YongHyeon 			    GMLC_RST_SET);
11380dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
11390dbe28b3SPyun YongHyeon 			    GMLC_RST_CLR);
11400dbe28b3SPyun YongHyeon 		}
11410dbe28b3SPyun YongHyeon 		break;
11420dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERDOWN:
11430dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
11440dbe28b3SPyun YongHyeon 		val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD;
11450dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11460dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11470dbe28b3SPyun YongHyeon 			val &= ~PCI_Y2_PHY1_COMA;
11480dbe28b3SPyun YongHyeon 			if (sc->msk_num_port > 1)
11490dbe28b3SPyun YongHyeon 				val &= ~PCI_Y2_PHY2_COMA;
11500dbe28b3SPyun YongHyeon 		}
11510dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
11520dbe28b3SPyun YongHyeon 
11530dbe28b3SPyun YongHyeon 		val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
11540dbe28b3SPyun YongHyeon 		      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
11550dbe28b3SPyun YongHyeon 		      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
11560dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11570dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11580dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
11590dbe28b3SPyun YongHyeon 			val = 0;
11600dbe28b3SPyun YongHyeon 		}
11610dbe28b3SPyun YongHyeon 		/*
11620dbe28b3SPyun YongHyeon 		 * Disable PCI & Core Clock, disable clock gating for
11630dbe28b3SPyun YongHyeon 		 * both Links.
11640dbe28b3SPyun YongHyeon 		 */
11650dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
11660dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
11670dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
11680dbe28b3SPyun YongHyeon 		break;
11690dbe28b3SPyun YongHyeon 	default:
11700dbe28b3SPyun YongHyeon 		break;
11710dbe28b3SPyun YongHyeon 	}
11720dbe28b3SPyun YongHyeon }
11730dbe28b3SPyun YongHyeon 
11740dbe28b3SPyun YongHyeon static void
11750dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc)
11760dbe28b3SPyun YongHyeon {
11770dbe28b3SPyun YongHyeon 	bus_addr_t addr;
11780dbe28b3SPyun YongHyeon 	uint16_t status;
11790dbe28b3SPyun YongHyeon 	uint32_t val;
11800dbe28b3SPyun YongHyeon 	int i;
11810dbe28b3SPyun YongHyeon 
11820dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
11830dbe28b3SPyun YongHyeon 
11840dbe28b3SPyun YongHyeon 	/* Disable ASF. */
11850dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id < CHIP_ID_YUKON_XL) {
11860dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
11870dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE);
11880dbe28b3SPyun YongHyeon 	}
11890dbe28b3SPyun YongHyeon 	/*
11900dbe28b3SPyun YongHyeon 	 * Since we disabled ASF, S/W reset is required for Power Management.
11910dbe28b3SPyun YongHyeon 	 */
11920dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
11930dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
11940dbe28b3SPyun YongHyeon 
11950dbe28b3SPyun YongHyeon 	/* Clear all error bits in the PCI status register. */
11960dbe28b3SPyun YongHyeon 	status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
11970dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
11980dbe28b3SPyun YongHyeon 
11990dbe28b3SPyun YongHyeon 	pci_write_config(sc->msk_dev, PCIR_STATUS, status |
12000dbe28b3SPyun YongHyeon 	    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
12010dbe28b3SPyun YongHyeon 	    PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2);
12020dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR);
12030dbe28b3SPyun YongHyeon 
12040dbe28b3SPyun YongHyeon 	switch (sc->msk_bustype) {
12050dbe28b3SPyun YongHyeon 	case MSK_PEX_BUS:
12060dbe28b3SPyun YongHyeon 		/* Clear all PEX errors. */
12070dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
12080dbe28b3SPyun YongHyeon 		val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
12090dbe28b3SPyun YongHyeon 		if ((val & PEX_RX_OV) != 0) {
12100dbe28b3SPyun YongHyeon 			sc->msk_intrmask &= ~Y2_IS_HW_ERR;
12110dbe28b3SPyun YongHyeon 			sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
12120dbe28b3SPyun YongHyeon 		}
12130dbe28b3SPyun YongHyeon 		break;
12140dbe28b3SPyun YongHyeon 	case MSK_PCI_BUS:
12150dbe28b3SPyun YongHyeon 	case MSK_PCIX_BUS:
12160dbe28b3SPyun YongHyeon 		/* Set Cache Line Size to 2(8bytes) if configured to 0. */
12170dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1);
12180dbe28b3SPyun YongHyeon 		if (val == 0)
12190dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1);
12200dbe28b3SPyun YongHyeon 		if (sc->msk_bustype == MSK_PCIX_BUS) {
12210dbe28b3SPyun YongHyeon 			/* Set Cache Line Size opt. */
12220dbe28b3SPyun YongHyeon 			val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
12230dbe28b3SPyun YongHyeon 			val |= PCI_CLS_OPT;
12240dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
12250dbe28b3SPyun YongHyeon 		}
12260dbe28b3SPyun YongHyeon 		break;
12270dbe28b3SPyun YongHyeon 	}
12280dbe28b3SPyun YongHyeon 	/* Set PHY power state. */
12290dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERUP);
12300dbe28b3SPyun YongHyeon 
12310dbe28b3SPyun YongHyeon 	/* Reset GPHY/GMAC Control */
12320dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
12330dbe28b3SPyun YongHyeon 		/* GPHY Control reset. */
12340dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET);
12350dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR);
12360dbe28b3SPyun YongHyeon 		/* GMAC Control reset. */
12370dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET);
12380dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR);
12390dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF);
12400dbe28b3SPyun YongHyeon 	}
12410dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
12420dbe28b3SPyun YongHyeon 
12430dbe28b3SPyun YongHyeon 	/* LED On. */
12440dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON);
12450dbe28b3SPyun YongHyeon 
12460dbe28b3SPyun YongHyeon 	/* Clear TWSI IRQ. */
12470dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ);
12480dbe28b3SPyun YongHyeon 
12490dbe28b3SPyun YongHyeon 	/* Turn off hardware timer. */
12500dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP);
12510dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ);
12520dbe28b3SPyun YongHyeon 
12530dbe28b3SPyun YongHyeon 	/* Turn off descriptor polling. */
12540dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP);
12550dbe28b3SPyun YongHyeon 
12560dbe28b3SPyun YongHyeon 	/* Turn off time stamps. */
12570dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP);
12580dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
12590dbe28b3SPyun YongHyeon 
12600dbe28b3SPyun YongHyeon 	/* Configure timeout values. */
12610dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
12620dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET);
12630dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
12640dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1),
12650dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12660dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1),
12670dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12680dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1),
12690dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12700dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1),
12710dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12720dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1),
12730dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12740dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1),
12750dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12760dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2),
12770dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12780dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2),
12790dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12800dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2),
12810dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12820dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2),
12830dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12840dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2),
12850dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12860dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2),
12870dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12880dbe28b3SPyun YongHyeon 	}
12890dbe28b3SPyun YongHyeon 
12900dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
12910dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
12920dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
12930dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
12940dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
12950dbe28b3SPyun YongHyeon 
12960dbe28b3SPyun YongHyeon         /*
12970dbe28b3SPyun YongHyeon          * On dual port PCI-X card, there is an problem where status
12980dbe28b3SPyun YongHyeon          * can be received out of order due to split transactions.
12990dbe28b3SPyun YongHyeon          */
13000dbe28b3SPyun YongHyeon 	if (sc->msk_bustype == MSK_PCIX_BUS && sc->msk_num_port > 1) {
13010dbe28b3SPyun YongHyeon 		int pcix;
13020dbe28b3SPyun YongHyeon 		uint16_t pcix_cmd;
13030dbe28b3SPyun YongHyeon 
13040dbe28b3SPyun YongHyeon 		if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &pcix) == 0) {
13050dbe28b3SPyun YongHyeon 			pcix_cmd = pci_read_config(sc->msk_dev, pcix + 2, 2);
13060dbe28b3SPyun YongHyeon 			/* Clear Max Outstanding Split Transactions. */
13070dbe28b3SPyun YongHyeon 			pcix_cmd &= ~0x70;
13080dbe28b3SPyun YongHyeon 			CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
13090dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, pcix + 2, pcix_cmd, 2);
13100dbe28b3SPyun YongHyeon 			CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
13110dbe28b3SPyun YongHyeon 		}
13120dbe28b3SPyun YongHyeon         }
13130dbe28b3SPyun YongHyeon 	if (sc->msk_bustype == MSK_PEX_BUS) {
13140dbe28b3SPyun YongHyeon 		uint16_t v, width;
13150dbe28b3SPyun YongHyeon 
13160dbe28b3SPyun YongHyeon 		v = pci_read_config(sc->msk_dev, PEX_DEV_CTRL, 2);
13170dbe28b3SPyun YongHyeon 		/* Change Max. Read Request Size to 4096 bytes. */
13180dbe28b3SPyun YongHyeon 		v &= ~PEX_DC_MAX_RRS_MSK;
13190dbe28b3SPyun YongHyeon 		v |= PEX_DC_MAX_RD_RQ_SIZE(5);
13200dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PEX_DEV_CTRL, v, 2);
13210dbe28b3SPyun YongHyeon 		width = pci_read_config(sc->msk_dev, PEX_LNK_STAT, 2);
13220dbe28b3SPyun YongHyeon 		width = (width & PEX_LS_LINK_WI_MSK) >> 4;
13230dbe28b3SPyun YongHyeon 		v = pci_read_config(sc->msk_dev, PEX_LNK_CAP, 2);
13240dbe28b3SPyun YongHyeon 		v = (v & PEX_LS_LINK_WI_MSK) >> 4;
13250dbe28b3SPyun YongHyeon 		if (v != width)
13260dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
13270dbe28b3SPyun YongHyeon 			    "negotiated width of link(x%d) != "
13280dbe28b3SPyun YongHyeon 			    "max. width of link(x%d)\n", width, v);
13290dbe28b3SPyun YongHyeon 	}
13300dbe28b3SPyun YongHyeon 
13310dbe28b3SPyun YongHyeon 	/* Clear status list. */
13320dbe28b3SPyun YongHyeon 	bzero(sc->msk_stat_ring,
13330dbe28b3SPyun YongHyeon 	    sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT);
13340dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = 0;
13350dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
13360dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
13370dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET);
13380dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR);
13390dbe28b3SPyun YongHyeon 	/* Set the status list base address. */
13400dbe28b3SPyun YongHyeon 	addr = sc->msk_stat_ring_paddr;
13410dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr));
13420dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr));
13430dbe28b3SPyun YongHyeon 	/* Set the status list last index. */
13440dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, STAT_LAST_IDX, MSK_STAT_RING_CNT - 1);
13450dbe28b3SPyun YongHyeon 	if (HW_FEATURE(sc, HWF_WA_DEV_43_418)) {
13460dbe28b3SPyun YongHyeon 		/* WA for dev. #4.3 */
13470dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK);
13480dbe28b3SPyun YongHyeon 		/* WA for dev. #4.18 */
13490dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21);
13500dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07);
13510dbe28b3SPyun YongHyeon 	} else {
13520dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a);
13530dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10);
13540dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_ISR_WM,
13550dbe28b3SPyun YongHyeon 		    HW_FEATURE(sc, HWF_WA_DEV_4109) ? 0x10 : 0x04);
13560dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190);
13570dbe28b3SPyun YongHyeon 	}
13580dbe28b3SPyun YongHyeon 	/*
13590dbe28b3SPyun YongHyeon 	 * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI.
13600dbe28b3SPyun YongHyeon 	 */
13610dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000));
13620dbe28b3SPyun YongHyeon 
13630dbe28b3SPyun YongHyeon 	/* Enable status unit. */
13640dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON);
13650dbe28b3SPyun YongHyeon 
13660dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START);
13670dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START);
13680dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START);
13690dbe28b3SPyun YongHyeon }
13700dbe28b3SPyun YongHyeon 
13710dbe28b3SPyun YongHyeon static int
13720dbe28b3SPyun YongHyeon msk_probe(device_t dev)
13730dbe28b3SPyun YongHyeon {
13740dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
13750dbe28b3SPyun YongHyeon 	char desc[100];
13760dbe28b3SPyun YongHyeon 
13770dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
13780dbe28b3SPyun YongHyeon 	/*
13790dbe28b3SPyun YongHyeon 	 * Not much to do here. We always know there will be
13800dbe28b3SPyun YongHyeon 	 * at least one GMAC present, and if there are two,
13810dbe28b3SPyun YongHyeon 	 * mskc_attach() will create a second device instance
13820dbe28b3SPyun YongHyeon 	 * for us.
13830dbe28b3SPyun YongHyeon 	 */
13840dbe28b3SPyun YongHyeon 	snprintf(desc, sizeof(desc),
13850dbe28b3SPyun YongHyeon 	    "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x",
13860dbe28b3SPyun YongHyeon 	    model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id,
13870dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev);
13880dbe28b3SPyun YongHyeon 	device_set_desc_copy(dev, desc);
13890dbe28b3SPyun YongHyeon 
13900dbe28b3SPyun YongHyeon 	return (BUS_PROBE_DEFAULT);
13910dbe28b3SPyun YongHyeon }
13920dbe28b3SPyun YongHyeon 
13930dbe28b3SPyun YongHyeon static int
13940dbe28b3SPyun YongHyeon msk_attach(device_t dev)
13950dbe28b3SPyun YongHyeon {
13960dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
13970dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
13980dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
13990dbe28b3SPyun YongHyeon 	int i, port, error;
14000dbe28b3SPyun YongHyeon 	uint8_t eaddr[6];
14010dbe28b3SPyun YongHyeon 
14020dbe28b3SPyun YongHyeon 	if (dev == NULL)
14030dbe28b3SPyun YongHyeon 		return (EINVAL);
14040dbe28b3SPyun YongHyeon 
14050dbe28b3SPyun YongHyeon 	error = 0;
14060dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
14070dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
14080dbe28b3SPyun YongHyeon 	port = *(int *)device_get_ivars(dev);
14090dbe28b3SPyun YongHyeon 
14100dbe28b3SPyun YongHyeon 	sc_if->msk_if_dev = dev;
14110dbe28b3SPyun YongHyeon 	sc_if->msk_port = port;
14120dbe28b3SPyun YongHyeon 	sc_if->msk_softc = sc;
14130dbe28b3SPyun YongHyeon 	sc->msk_if[port] = sc_if;
14140dbe28b3SPyun YongHyeon 	/* Setup Tx/Rx queue register offsets. */
14150dbe28b3SPyun YongHyeon 	if (port == MSK_PORT_A) {
14160dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA1;
14170dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS1;
14180dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R1;
14190dbe28b3SPyun YongHyeon 	} else {
14200dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA2;
14210dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS2;
14220dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R2;
14230dbe28b3SPyun YongHyeon 	}
14240dbe28b3SPyun YongHyeon 
14250dbe28b3SPyun YongHyeon 	callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0);
14260dbe28b3SPyun YongHyeon 	TASK_INIT(&sc_if->msk_link_task, 0, msk_link_task, sc_if);
14270dbe28b3SPyun YongHyeon 
14280dbe28b3SPyun YongHyeon 	if ((error = msk_txrx_dma_alloc(sc_if) != 0))
14290dbe28b3SPyun YongHyeon 		goto fail;
14300dbe28b3SPyun YongHyeon 
14310dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER);
14320dbe28b3SPyun YongHyeon 	if (ifp == NULL) {
14330dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "can not if_alloc()\n");
14340dbe28b3SPyun YongHyeon 		error = ENOSPC;
14350dbe28b3SPyun YongHyeon 		goto fail;
14360dbe28b3SPyun YongHyeon 	}
14370dbe28b3SPyun YongHyeon 	ifp->if_softc = sc_if;
14380dbe28b3SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
14390dbe28b3SPyun YongHyeon 	ifp->if_mtu = ETHERMTU;
14400dbe28b3SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
14410dbe28b3SPyun YongHyeon 	/*
14420dbe28b3SPyun YongHyeon 	 * IFCAP_RXCSUM capability is intentionally disabled as the hardware
14430dbe28b3SPyun YongHyeon 	 * has serious bug in Rx checksum offload for all Yukon II family
14440dbe28b3SPyun YongHyeon 	 * hardware. It seems there is a workaround to make it work somtimes.
14450dbe28b3SPyun YongHyeon 	 * However, the workaround also have to check OP code sequences to
14460dbe28b3SPyun YongHyeon 	 * verify whether the OP code is correct. Sometimes it should compute
14470dbe28b3SPyun YongHyeon 	 * IP/TCP/UDP checksum in driver in order to verify correctness of
14480dbe28b3SPyun YongHyeon 	 * checksum computed by hardware. If you have to compute checksum
14490dbe28b3SPyun YongHyeon 	 * with software to verify the hardware's checksum why have hardware
14500dbe28b3SPyun YongHyeon 	 * compute the checksum? I think there is no reason to spend time to
14510dbe28b3SPyun YongHyeon 	 * make Rx checksum offload work on Yukon II hardware.
14520dbe28b3SPyun YongHyeon 	 */
14530dbe28b3SPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM;
1454303cb733SPyun YongHyeon 	ifp->if_hwassist = MSK_CSUM_FEATURES;
14550dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id != CHIP_ID_YUKON_EC_U) {
14560dbe28b3SPyun YongHyeon 		/* It seems Yukon EC Ultra doesn't support TSO. */
14570dbe28b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_TSO4;
14580dbe28b3SPyun YongHyeon 		ifp->if_hwassist |= CSUM_TSO;
14590dbe28b3SPyun YongHyeon 	}
14600dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
14610dbe28b3SPyun YongHyeon 	ifp->if_ioctl = msk_ioctl;
14620dbe28b3SPyun YongHyeon 	ifp->if_start = msk_start;
14630dbe28b3SPyun YongHyeon 	ifp->if_timer = 0;
14640dbe28b3SPyun YongHyeon 	ifp->if_watchdog = NULL;
14650dbe28b3SPyun YongHyeon 	ifp->if_init = msk_init;
14660dbe28b3SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
14670dbe28b3SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1;
14680dbe28b3SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
14690dbe28b3SPyun YongHyeon 
14700dbe28b3SPyun YongHyeon 	TASK_INIT(&sc_if->msk_tx_task, 1, msk_tx_task, ifp);
14710dbe28b3SPyun YongHyeon 
14720dbe28b3SPyun YongHyeon 	/*
14730dbe28b3SPyun YongHyeon 	 * Get station address for this interface. Note that
14740dbe28b3SPyun YongHyeon 	 * dual port cards actually come with three station
14750dbe28b3SPyun YongHyeon 	 * addresses: one for each port, plus an extra. The
14760dbe28b3SPyun YongHyeon 	 * extra one is used by the SysKonnect driver software
14770dbe28b3SPyun YongHyeon 	 * as a 'virtual' station address for when both ports
14780dbe28b3SPyun YongHyeon 	 * are operating in failover mode. Currently we don't
14790dbe28b3SPyun YongHyeon 	 * use this extra address.
14800dbe28b3SPyun YongHyeon 	 */
14810dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
14820dbe28b3SPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++)
14830dbe28b3SPyun YongHyeon 		eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i);
14840dbe28b3SPyun YongHyeon 
14850dbe28b3SPyun YongHyeon 	/*
14860dbe28b3SPyun YongHyeon 	 * Call MI attach routine.  Can't hold locks when calling into ether_*.
14870dbe28b3SPyun YongHyeon 	 */
14880dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
14890dbe28b3SPyun YongHyeon 	ether_ifattach(ifp, eaddr);
14900dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
14910dbe28b3SPyun YongHyeon 
14920dbe28b3SPyun YongHyeon 	/* VLAN capability setup */
14930dbe28b3SPyun YongHyeon         ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
14940dbe28b3SPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_HWCSUM)
14950dbe28b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
14960dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
14970dbe28b3SPyun YongHyeon 
14980dbe28b3SPyun YongHyeon 	/*
14990dbe28b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
15000dbe28b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
15010dbe28b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
15020dbe28b3SPyun YongHyeon 	 */
15030dbe28b3SPyun YongHyeon         ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
15040dbe28b3SPyun YongHyeon 
15050dbe28b3SPyun YongHyeon 	/*
15060dbe28b3SPyun YongHyeon 	 * Do miibus setup.
15070dbe28b3SPyun YongHyeon 	 */
15080dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
15090dbe28b3SPyun YongHyeon 	error = mii_phy_probe(dev, &sc_if->msk_miibus, msk_mediachange,
15100dbe28b3SPyun YongHyeon 	    msk_mediastatus);
15110dbe28b3SPyun YongHyeon 	if (error != 0) {
15120dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "no PHY found!\n");
15130dbe28b3SPyun YongHyeon 		ether_ifdetach(ifp);
15140dbe28b3SPyun YongHyeon 		error = ENXIO;
15150dbe28b3SPyun YongHyeon 		goto fail;
15160dbe28b3SPyun YongHyeon 	}
15170dbe28b3SPyun YongHyeon 	/* Check whether PHY Id is MARVELL. */
15180dbe28b3SPyun YongHyeon 	if (msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_ID0)
15190dbe28b3SPyun YongHyeon 	    == PHY_MARV_ID0_VAL)
15200dbe28b3SPyun YongHyeon 		sc->msk_marvell_phy = 1;
15210dbe28b3SPyun YongHyeon 
15220dbe28b3SPyun YongHyeon fail:
15230dbe28b3SPyun YongHyeon 	if (error != 0) {
15240dbe28b3SPyun YongHyeon 		/* Access should be ok even though lock has been dropped */
15250dbe28b3SPyun YongHyeon 		sc->msk_if[port] = NULL;
15260dbe28b3SPyun YongHyeon 		msk_detach(dev);
15270dbe28b3SPyun YongHyeon 	}
15280dbe28b3SPyun YongHyeon 
15290dbe28b3SPyun YongHyeon 	return (error);
15300dbe28b3SPyun YongHyeon }
15310dbe28b3SPyun YongHyeon 
15320dbe28b3SPyun YongHyeon /*
15330dbe28b3SPyun YongHyeon  * Attach the interface. Allocate softc structures, do ifmedia
15340dbe28b3SPyun YongHyeon  * setup and ethernet/BPF attach.
15350dbe28b3SPyun YongHyeon  */
15360dbe28b3SPyun YongHyeon static int
15370dbe28b3SPyun YongHyeon mskc_attach(device_t dev)
15380dbe28b3SPyun YongHyeon {
15390dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
15400dbe28b3SPyun YongHyeon 	int error, msic, *port, reg;
15410dbe28b3SPyun YongHyeon 
15420dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
15430dbe28b3SPyun YongHyeon 	sc->msk_dev = dev;
15440dbe28b3SPyun YongHyeon 	mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
15450dbe28b3SPyun YongHyeon 	    MTX_DEF);
15460dbe28b3SPyun YongHyeon 
15470dbe28b3SPyun YongHyeon 	/*
15480dbe28b3SPyun YongHyeon 	 * Map control/status registers.
15490dbe28b3SPyun YongHyeon 	 */
15500dbe28b3SPyun YongHyeon 	pci_enable_busmaster(dev);
15510dbe28b3SPyun YongHyeon 
1552298946a9SPyun YongHyeon 	/* Allocate I/O resource */
15530dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE
15540dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_io;
15550dbe28b3SPyun YongHyeon #else
15560dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_mem;
15570dbe28b3SPyun YongHyeon #endif
1558a485f97aSPyun YongHyeon 	sc->msk_irq_spec = msk_irq_spec_legacy;
15590dbe28b3SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
15600dbe28b3SPyun YongHyeon 	if (error) {
15610dbe28b3SPyun YongHyeon 		if (sc->msk_res_spec == msk_res_spec_mem)
15620dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_io;
15630dbe28b3SPyun YongHyeon 		else
15640dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_mem;
15650dbe28b3SPyun YongHyeon 		error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
15660dbe28b3SPyun YongHyeon 		if (error) {
15670dbe28b3SPyun YongHyeon 			device_printf(dev, "couldn't allocate %s resources\n",
15680dbe28b3SPyun YongHyeon 			    sc->msk_res_spec == msk_res_spec_mem ? "memory" :
15690dbe28b3SPyun YongHyeon 			    "I/O");
15700dbe28b3SPyun YongHyeon 			mtx_destroy(&sc->msk_mtx);
15710dbe28b3SPyun YongHyeon 			return (ENXIO);
15720dbe28b3SPyun YongHyeon 		}
15730dbe28b3SPyun YongHyeon 	}
15740dbe28b3SPyun YongHyeon 
15750dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
15760dbe28b3SPyun YongHyeon 	sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID);
15770dbe28b3SPyun YongHyeon 	sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f;
15780dbe28b3SPyun YongHyeon 	/* Bail out if chip is not recognized. */
15790dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id < CHIP_ID_YUKON_XL ||
15800dbe28b3SPyun YongHyeon 	    sc->msk_hw_id > CHIP_ID_YUKON_FE) {
15810dbe28b3SPyun YongHyeon 		device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n",
15820dbe28b3SPyun YongHyeon 		    sc->msk_hw_id, sc->msk_hw_rev);
1583ad6d01d1SPyun YongHyeon 		mtx_destroy(&sc->msk_mtx);
1584ad6d01d1SPyun YongHyeon 		return (ENXIO);
15850dbe28b3SPyun YongHyeon 	}
15860dbe28b3SPyun YongHyeon 
15870dbe28b3SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
15880dbe28b3SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
15890dbe28b3SPyun YongHyeon 	    OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW,
15900dbe28b3SPyun YongHyeon 	    &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I",
15910dbe28b3SPyun YongHyeon 	    "max number of Rx events to process");
15920dbe28b3SPyun YongHyeon 
15930dbe28b3SPyun YongHyeon 	sc->msk_process_limit = MSK_PROC_DEFAULT;
15940dbe28b3SPyun YongHyeon 	error = resource_int_value(device_get_name(dev), device_get_unit(dev),
15950dbe28b3SPyun YongHyeon 	    "process_limit", &sc->msk_process_limit);
15960dbe28b3SPyun YongHyeon 	if (error == 0) {
15970dbe28b3SPyun YongHyeon 		if (sc->msk_process_limit < MSK_PROC_MIN ||
15980dbe28b3SPyun YongHyeon 		    sc->msk_process_limit > MSK_PROC_MAX) {
15990dbe28b3SPyun YongHyeon 			device_printf(dev, "process_limit value out of range; "
16000dbe28b3SPyun YongHyeon 			    "using default: %d\n", MSK_PROC_DEFAULT);
16010dbe28b3SPyun YongHyeon 			sc->msk_process_limit = MSK_PROC_DEFAULT;
16020dbe28b3SPyun YongHyeon 		}
16030dbe28b3SPyun YongHyeon 	}
16040dbe28b3SPyun YongHyeon 
16050dbe28b3SPyun YongHyeon 	/* Soft reset. */
16060dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
16070dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
16080dbe28b3SPyun YongHyeon 	sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP);
16090dbe28b3SPyun YongHyeon 	 if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S')
16100dbe28b3SPyun YongHyeon 		 sc->msk_coppertype = 0;
16110dbe28b3SPyun YongHyeon 	 else
16120dbe28b3SPyun YongHyeon 		 sc->msk_coppertype = 1;
16130dbe28b3SPyun YongHyeon 	/* Check number of MACs. */
16140dbe28b3SPyun YongHyeon 	sc->msk_num_port = 1;
16150dbe28b3SPyun YongHyeon 	if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) ==
16160dbe28b3SPyun YongHyeon 	    CFG_DUAL_MAC_MSK) {
16170dbe28b3SPyun YongHyeon 		if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
16180dbe28b3SPyun YongHyeon 			sc->msk_num_port++;
16190dbe28b3SPyun YongHyeon 	}
16200dbe28b3SPyun YongHyeon 
16210dbe28b3SPyun YongHyeon 	/* Check bus type. */
16220dbe28b3SPyun YongHyeon 	if (pci_find_extcap(sc->msk_dev, PCIY_EXPRESS, &reg) == 0)
16230dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PEX_BUS;
16240dbe28b3SPyun YongHyeon 	else if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &reg) == 0)
16250dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCIX_BUS;
16260dbe28b3SPyun YongHyeon 	else
16270dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCI_BUS;
16280dbe28b3SPyun YongHyeon 
16290dbe28b3SPyun YongHyeon 	/* Get H/W features(bugs). */
16300dbe28b3SPyun YongHyeon 	switch (sc->msk_hw_id) {
16310dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC:
16320dbe28b3SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 Mhz */
16330dbe28b3SPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EC_A1) {
16340dbe28b3SPyun YongHyeon 			sc->msk_hw_feature =
16350dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_42  | HWF_WA_DEV_46 | HWF_WA_DEV_43_418 |
16360dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_420 | HWF_WA_DEV_423 |
16370dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_424 | HWF_WA_DEV_425 | HWF_WA_DEV_427 |
16380dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_428 | HWF_WA_DEV_483 | HWF_WA_DEV_4109 |
16390dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_4152 | HWF_WA_DEV_4167;
16400dbe28b3SPyun YongHyeon 		} else {
16410dbe28b3SPyun YongHyeon 			/* A2/A3 */
16420dbe28b3SPyun YongHyeon 			sc->msk_hw_feature =
16430dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_424 | HWF_WA_DEV_425 | HWF_WA_DEV_427 |
16440dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_428 | HWF_WA_DEV_483 | HWF_WA_DEV_4109 |
16450dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_4152 | HWF_WA_DEV_4167;
16460dbe28b3SPyun YongHyeon 		}
16470dbe28b3SPyun YongHyeon 		break;
16480dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC_U:
16490dbe28b3SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 Mhz */
16500dbe28b3SPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) {
16510dbe28b3SPyun YongHyeon 			sc->msk_hw_feature = HWF_WA_DEV_427 | HWF_WA_DEV_483 |
16520dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_4109;
16530dbe28b3SPyun YongHyeon 		} else if (sc->msk_hw_rev == CHIP_REV_YU_EC_A1) {
16540dbe28b3SPyun YongHyeon 			uint16_t v;
16550dbe28b3SPyun YongHyeon 
16560dbe28b3SPyun YongHyeon 			sc->msk_hw_feature = HWF_WA_DEV_427 | HWF_WA_DEV_4109 |
16570dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_4185;
16580dbe28b3SPyun YongHyeon 			v = CSR_READ_2(sc, Q_ADDR(Q_XA1, Q_WM));
16590dbe28b3SPyun YongHyeon 			if (v == 0)
16600dbe28b3SPyun YongHyeon 				sc->msk_hw_feature |= HWF_WA_DEV_4185CS |
16610dbe28b3SPyun YongHyeon 				    HWF_WA_DEV_4200;
16620dbe28b3SPyun YongHyeon 		}
16630dbe28b3SPyun YongHyeon 		break;
16640dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_FE:
16650dbe28b3SPyun YongHyeon 		sc->msk_clock = 100;	/* 100 Mhz */
16660dbe28b3SPyun YongHyeon 		sc->msk_hw_feature = HWF_WA_DEV_427 | HWF_WA_DEV_4109 |
16670dbe28b3SPyun YongHyeon 		    HWF_WA_DEV_4152 | HWF_WA_DEV_4167;
16680dbe28b3SPyun YongHyeon 		break;
16690dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_XL:
16700dbe28b3SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 Mhz */
16710dbe28b3SPyun YongHyeon 		switch (sc->msk_hw_rev) {
16720dbe28b3SPyun YongHyeon 		case CHIP_REV_YU_XL_A0:
16730dbe28b3SPyun YongHyeon 			sc->msk_hw_feature =
16740dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_427 | HWF_WA_DEV_463 | HWF_WA_DEV_472 |
16750dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_479 | HWF_WA_DEV_483 | HWF_WA_DEV_4115 |
16760dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_4152 | HWF_WA_DEV_4167;
16770dbe28b3SPyun YongHyeon 			break;
16780dbe28b3SPyun YongHyeon 		case CHIP_REV_YU_XL_A1:
16790dbe28b3SPyun YongHyeon 			sc->msk_hw_feature =
16800dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_427 | HWF_WA_DEV_483 | HWF_WA_DEV_4109 |
16810dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_4115 | HWF_WA_DEV_4152 | HWF_WA_DEV_4167;
16820dbe28b3SPyun YongHyeon 			break;
16830dbe28b3SPyun YongHyeon 		case CHIP_REV_YU_XL_A2:
16840dbe28b3SPyun YongHyeon 			sc->msk_hw_feature =
16850dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_427 | HWF_WA_DEV_483 | HWF_WA_DEV_4109 |
16860dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_4115 | HWF_WA_DEV_4167;
16870dbe28b3SPyun YongHyeon 			break;
16880dbe28b3SPyun YongHyeon 		case CHIP_REV_YU_XL_A3:
16890dbe28b3SPyun YongHyeon 			sc->msk_hw_feature =
16900dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_427 | HWF_WA_DEV_483 | HWF_WA_DEV_4109 |
16910dbe28b3SPyun YongHyeon 			    HWF_WA_DEV_4115;
16920dbe28b3SPyun YongHyeon 		}
16930dbe28b3SPyun YongHyeon 		break;
16940dbe28b3SPyun YongHyeon 	default:
16950dbe28b3SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 Mhz */
16960dbe28b3SPyun YongHyeon 		sc->msk_hw_feature = 0;
16970dbe28b3SPyun YongHyeon 	}
16980dbe28b3SPyun YongHyeon 
1699298946a9SPyun YongHyeon 	/* Allocate IRQ resources. */
1700298946a9SPyun YongHyeon 	msic = pci_msi_count(dev);
1701298946a9SPyun YongHyeon 	if (bootverbose)
1702298946a9SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
1703298946a9SPyun YongHyeon 	/*
1704298946a9SPyun YongHyeon 	 * The Yukon II reports it can handle two messages, one for each
1705298946a9SPyun YongHyeon 	 * possible port.  We go ahead and allocate two messages and only
1706298946a9SPyun YongHyeon 	 * setup a handler for both if we have a dual port card.
1707298946a9SPyun YongHyeon 	 *
1708298946a9SPyun YongHyeon 	 * XXX: I haven't untangled the interrupt handler to handle dual
1709298946a9SPyun YongHyeon 	 * port cards with separate MSI messages, so for now I disable MSI
1710298946a9SPyun YongHyeon 	 * on dual port cards.
1711298946a9SPyun YongHyeon 	 */
1712298946a9SPyun YongHyeon 	if (msic == 2 && msi_disable == 0 && sc->msk_num_port == 1 &&
1713298946a9SPyun YongHyeon 	    pci_alloc_msi(dev, &msic) == 0) {
1714298946a9SPyun YongHyeon 		if (msic == 2) {
1715298946a9SPyun YongHyeon 			sc->msk_msi = 1;
1716298946a9SPyun YongHyeon 			sc->msk_irq_spec = msk_irq_spec_msi;
17176ec27c17SPyun YongHyeon 		} else
1718298946a9SPyun YongHyeon 			pci_release_msi(dev);
1719298946a9SPyun YongHyeon 	}
1720298946a9SPyun YongHyeon 
1721298946a9SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq);
1722298946a9SPyun YongHyeon 	if (error) {
1723298946a9SPyun YongHyeon 		device_printf(dev, "couldn't allocate IRQ resources\n");
1724298946a9SPyun YongHyeon 		goto fail;
1725298946a9SPyun YongHyeon 	}
1726298946a9SPyun YongHyeon 
17270dbe28b3SPyun YongHyeon 	if ((error = msk_status_dma_alloc(sc)) != 0)
17280dbe28b3SPyun YongHyeon 		goto fail;
17290dbe28b3SPyun YongHyeon 
17300dbe28b3SPyun YongHyeon 	/* Set base interrupt mask. */
17310dbe28b3SPyun YongHyeon 	sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU;
17320dbe28b3SPyun YongHyeon 	sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR |
17330dbe28b3SPyun YongHyeon 	    Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP;
17340dbe28b3SPyun YongHyeon 
17350dbe28b3SPyun YongHyeon 	/* Reset the adapter. */
17360dbe28b3SPyun YongHyeon 	mskc_reset(sc);
17370dbe28b3SPyun YongHyeon 
17380dbe28b3SPyun YongHyeon 	if ((error = mskc_setup_rambuffer(sc)) != 0)
17390dbe28b3SPyun YongHyeon 		goto fail;
17400dbe28b3SPyun YongHyeon 
17410dbe28b3SPyun YongHyeon 	sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1);
17420dbe28b3SPyun YongHyeon 	if (sc->msk_devs[MSK_PORT_A] == NULL) {
17430dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to add child for PORT_A\n");
17440dbe28b3SPyun YongHyeon 		error = ENXIO;
17450dbe28b3SPyun YongHyeon 		goto fail;
17460dbe28b3SPyun YongHyeon 	}
17470dbe28b3SPyun YongHyeon 	port = malloc(sizeof(int), M_DEVBUF, M_WAITOK);
17480dbe28b3SPyun YongHyeon 	if (port == NULL) {
17490dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to allocate memory for "
17500dbe28b3SPyun YongHyeon 		    "ivars of PORT_A\n");
17510dbe28b3SPyun YongHyeon 		error = ENXIO;
17520dbe28b3SPyun YongHyeon 		goto fail;
17530dbe28b3SPyun YongHyeon 	}
17540dbe28b3SPyun YongHyeon 	*port = MSK_PORT_A;
17550dbe28b3SPyun YongHyeon 	device_set_ivars(sc->msk_devs[MSK_PORT_A], port);
17560dbe28b3SPyun YongHyeon 
17570dbe28b3SPyun YongHyeon 	if (sc->msk_num_port > 1) {
17580dbe28b3SPyun YongHyeon 		sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1);
17590dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] == NULL) {
17600dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to add child for PORT_B\n");
17610dbe28b3SPyun YongHyeon 			error = ENXIO;
17620dbe28b3SPyun YongHyeon 			goto fail;
17630dbe28b3SPyun YongHyeon 		}
17640dbe28b3SPyun YongHyeon 		port = malloc(sizeof(int), M_DEVBUF, M_WAITOK);
17650dbe28b3SPyun YongHyeon 		if (port == NULL) {
17660dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to allocate memory for "
17670dbe28b3SPyun YongHyeon 			    "ivars of PORT_B\n");
17680dbe28b3SPyun YongHyeon 			error = ENXIO;
17690dbe28b3SPyun YongHyeon 			goto fail;
17700dbe28b3SPyun YongHyeon 		}
17710dbe28b3SPyun YongHyeon 		*port = MSK_PORT_B;
17720dbe28b3SPyun YongHyeon 		device_set_ivars(sc->msk_devs[MSK_PORT_B], port);
17730dbe28b3SPyun YongHyeon 	}
17740dbe28b3SPyun YongHyeon 
17750dbe28b3SPyun YongHyeon 	error = bus_generic_attach(dev);
17760dbe28b3SPyun YongHyeon 	if (error) {
17770dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to attach port(s)\n");
17780dbe28b3SPyun YongHyeon 		goto fail;
17790dbe28b3SPyun YongHyeon 	}
17800dbe28b3SPyun YongHyeon 
17810dbe28b3SPyun YongHyeon 	TASK_INIT(&sc->msk_int_task, 0, msk_int_task, sc);
17820dbe28b3SPyun YongHyeon 	sc->msk_tq = taskqueue_create_fast("msk_taskq", M_WAITOK,
17830dbe28b3SPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->msk_tq);
17840dbe28b3SPyun YongHyeon 	taskqueue_start_threads(&sc->msk_tq, 1, PI_NET, "%s taskq",
17850dbe28b3SPyun YongHyeon 	    device_get_nameunit(sc->msk_dev));
17860dbe28b3SPyun YongHyeon 	/* Hook interrupt last to avoid having to lock softc. */
1787298946a9SPyun YongHyeon 	error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET |
1788ef544f63SPaolo Pisati 	    INTR_MPSAFE, msk_intr, NULL, sc, &sc->msk_intrhand[0]);
17890dbe28b3SPyun YongHyeon 
17900dbe28b3SPyun YongHyeon 	if (error != 0) {
17910dbe28b3SPyun YongHyeon 		device_printf(dev, "couldn't set up interrupt handler\n");
17920dbe28b3SPyun YongHyeon 		taskqueue_free(sc->msk_tq);
17930dbe28b3SPyun YongHyeon 		sc->msk_tq = NULL;
17940dbe28b3SPyun YongHyeon 		goto fail;
17950dbe28b3SPyun YongHyeon 	}
17960dbe28b3SPyun YongHyeon fail:
17970dbe28b3SPyun YongHyeon 	if (error != 0)
17980dbe28b3SPyun YongHyeon 		mskc_detach(dev);
17990dbe28b3SPyun YongHyeon 
18000dbe28b3SPyun YongHyeon 	return (error);
18010dbe28b3SPyun YongHyeon }
18020dbe28b3SPyun YongHyeon 
18030dbe28b3SPyun YongHyeon /*
18040dbe28b3SPyun YongHyeon  * Shutdown hardware and free up resources. This can be called any
18050dbe28b3SPyun YongHyeon  * time after the mutex has been initialized. It is called in both
18060dbe28b3SPyun YongHyeon  * the error case in attach and the normal detach case so it needs
18070dbe28b3SPyun YongHyeon  * to be careful about only freeing resources that have actually been
18080dbe28b3SPyun YongHyeon  * allocated.
18090dbe28b3SPyun YongHyeon  */
18100dbe28b3SPyun YongHyeon static int
18110dbe28b3SPyun YongHyeon msk_detach(device_t dev)
18120dbe28b3SPyun YongHyeon {
18130dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
18140dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
18150dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
18160dbe28b3SPyun YongHyeon 
18170dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
18180dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx),
18190dbe28b3SPyun YongHyeon 	    ("msk mutex not initialized in msk_detach"));
18200dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
18210dbe28b3SPyun YongHyeon 
18220dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
18230dbe28b3SPyun YongHyeon 	if (device_is_attached(dev)) {
18240dbe28b3SPyun YongHyeon 		/* XXX */
18250dbe28b3SPyun YongHyeon 		sc_if->msk_detach = 1;
18260dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
18270dbe28b3SPyun YongHyeon 		/* Can't hold locks while calling detach. */
18280dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
18290dbe28b3SPyun YongHyeon 		callout_drain(&sc_if->msk_tick_ch);
18300dbe28b3SPyun YongHyeon 		taskqueue_drain(taskqueue_fast, &sc_if->msk_tx_task);
18310dbe28b3SPyun YongHyeon 		taskqueue_drain(taskqueue_swi, &sc_if->msk_link_task);
18320dbe28b3SPyun YongHyeon 		ether_ifdetach(ifp);
18330dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
18340dbe28b3SPyun YongHyeon 	}
18350dbe28b3SPyun YongHyeon 
18360dbe28b3SPyun YongHyeon 	/*
18370dbe28b3SPyun YongHyeon 	 * We're generally called from mskc_detach() which is using
18380dbe28b3SPyun YongHyeon 	 * device_delete_child() to get to here. It's already trashed
18390dbe28b3SPyun YongHyeon 	 * miibus for us, so don't do it here or we'll panic.
18400dbe28b3SPyun YongHyeon 	 *
18410dbe28b3SPyun YongHyeon 	 * if (sc_if->msk_miibus != NULL) {
18420dbe28b3SPyun YongHyeon 	 * 	device_delete_child(dev, sc_if->msk_miibus);
18430dbe28b3SPyun YongHyeon 	 * 	sc_if->msk_miibus = NULL;
18440dbe28b3SPyun YongHyeon 	 * }
18450dbe28b3SPyun YongHyeon 	 */
18460dbe28b3SPyun YongHyeon 
18470dbe28b3SPyun YongHyeon 	msk_txrx_dma_free(sc_if);
18480dbe28b3SPyun YongHyeon 	bus_generic_detach(dev);
18490dbe28b3SPyun YongHyeon 
18500dbe28b3SPyun YongHyeon 	if (ifp)
18510dbe28b3SPyun YongHyeon 		if_free(ifp);
18520dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
18530dbe28b3SPyun YongHyeon 	sc->msk_if[sc_if->msk_port] = NULL;
18540dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
18550dbe28b3SPyun YongHyeon 
18560dbe28b3SPyun YongHyeon 	return (0);
18570dbe28b3SPyun YongHyeon }
18580dbe28b3SPyun YongHyeon 
18590dbe28b3SPyun YongHyeon static int
18600dbe28b3SPyun YongHyeon mskc_detach(device_t dev)
18610dbe28b3SPyun YongHyeon {
18620dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
18630dbe28b3SPyun YongHyeon 
18640dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
18650dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized"));
18660dbe28b3SPyun YongHyeon 
18670dbe28b3SPyun YongHyeon 	if (device_is_alive(dev)) {
18680dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_A] != NULL) {
18690dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_A]),
18700dbe28b3SPyun YongHyeon 			    M_DEVBUF);
18710dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_A]);
18720dbe28b3SPyun YongHyeon 		}
18730dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] != NULL) {
18740dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_B]),
18750dbe28b3SPyun YongHyeon 			    M_DEVBUF);
18760dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_B]);
18770dbe28b3SPyun YongHyeon 		}
18780dbe28b3SPyun YongHyeon 		bus_generic_detach(dev);
18790dbe28b3SPyun YongHyeon 	}
18800dbe28b3SPyun YongHyeon 
18810dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
18820dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
18830dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
18840dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
18850dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
18860dbe28b3SPyun YongHyeon 
18870dbe28b3SPyun YongHyeon 	/* LED Off. */
18880dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF);
18890dbe28b3SPyun YongHyeon 
18900dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
18910dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
18920dbe28b3SPyun YongHyeon 
18930dbe28b3SPyun YongHyeon 	msk_status_dma_free(sc);
18940dbe28b3SPyun YongHyeon 
18950dbe28b3SPyun YongHyeon 	if (sc->msk_tq != NULL) {
18960dbe28b3SPyun YongHyeon 		taskqueue_drain(sc->msk_tq, &sc->msk_int_task);
18970dbe28b3SPyun YongHyeon 		taskqueue_free(sc->msk_tq);
18980dbe28b3SPyun YongHyeon 		sc->msk_tq = NULL;
18990dbe28b3SPyun YongHyeon 	}
1900298946a9SPyun YongHyeon 	if (sc->msk_intrhand[0]) {
1901298946a9SPyun YongHyeon 		bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]);
1902298946a9SPyun YongHyeon 		sc->msk_intrhand[0] = NULL;
19030dbe28b3SPyun YongHyeon 	}
1904298946a9SPyun YongHyeon 	if (sc->msk_intrhand[1]) {
1905298946a9SPyun YongHyeon 		bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]);
1906298946a9SPyun YongHyeon 		sc->msk_intrhand[1] = NULL;
1907298946a9SPyun YongHyeon 	}
1908298946a9SPyun YongHyeon 	bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq);
19090dbe28b3SPyun YongHyeon 	if (sc->msk_msi)
19100dbe28b3SPyun YongHyeon 		pci_release_msi(dev);
19110dbe28b3SPyun YongHyeon 	bus_release_resources(dev, sc->msk_res_spec, sc->msk_res);
19120dbe28b3SPyun YongHyeon 	mtx_destroy(&sc->msk_mtx);
19130dbe28b3SPyun YongHyeon 
19140dbe28b3SPyun YongHyeon 	return (0);
19150dbe28b3SPyun YongHyeon }
19160dbe28b3SPyun YongHyeon 
19170dbe28b3SPyun YongHyeon struct msk_dmamap_arg {
19180dbe28b3SPyun YongHyeon 	bus_addr_t	msk_busaddr;
19190dbe28b3SPyun YongHyeon };
19200dbe28b3SPyun YongHyeon 
19210dbe28b3SPyun YongHyeon static void
19220dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
19230dbe28b3SPyun YongHyeon {
19240dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg *ctx;
19250dbe28b3SPyun YongHyeon 
19260dbe28b3SPyun YongHyeon 	if (error != 0)
19270dbe28b3SPyun YongHyeon 		return;
19280dbe28b3SPyun YongHyeon 	ctx = arg;
19290dbe28b3SPyun YongHyeon 	ctx->msk_busaddr = segs[0].ds_addr;
19300dbe28b3SPyun YongHyeon }
19310dbe28b3SPyun YongHyeon 
19320dbe28b3SPyun YongHyeon /* Create status DMA region. */
19330dbe28b3SPyun YongHyeon static int
19340dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc)
19350dbe28b3SPyun YongHyeon {
19360dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
19370dbe28b3SPyun YongHyeon 	int error;
19380dbe28b3SPyun YongHyeon 
19390dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
19400dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc->msk_dev),	/* parent */
19410dbe28b3SPyun YongHyeon 		    MSK_STAT_ALIGN, 0,		/* alignment, boundary */
19420dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
19430dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
19440dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
19450dbe28b3SPyun YongHyeon 		    MSK_STAT_RING_SZ,		/* maxsize */
19460dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
19470dbe28b3SPyun YongHyeon 		    MSK_STAT_RING_SZ,		/* maxsegsize */
19480dbe28b3SPyun YongHyeon 		    0,				/* flags */
19490dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
19500dbe28b3SPyun YongHyeon 		    &sc->msk_stat_tag);
19510dbe28b3SPyun YongHyeon 	if (error != 0) {
19520dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19530dbe28b3SPyun YongHyeon 		    "failed to create status DMA tag\n");
19540dbe28b3SPyun YongHyeon 		return (error);
19550dbe28b3SPyun YongHyeon 	}
19560dbe28b3SPyun YongHyeon 
19570dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for status ring. */
19580dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc->msk_stat_tag,
19590dbe28b3SPyun YongHyeon 	    (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT |
19600dbe28b3SPyun YongHyeon 	    BUS_DMA_ZERO, &sc->msk_stat_map);
19610dbe28b3SPyun YongHyeon 	if (error != 0) {
19620dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19630dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for status ring\n");
19640dbe28b3SPyun YongHyeon 		return (error);
19650dbe28b3SPyun YongHyeon 	}
19660dbe28b3SPyun YongHyeon 
19670dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
19680dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc->msk_stat_tag,
19690dbe28b3SPyun YongHyeon 	    sc->msk_stat_map, sc->msk_stat_ring, MSK_STAT_RING_SZ,
19700dbe28b3SPyun YongHyeon 	    msk_dmamap_cb, &ctx, 0);
19710dbe28b3SPyun YongHyeon 	if (error != 0) {
19720dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19730dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for status ring\n");
19740dbe28b3SPyun YongHyeon 		return (error);
19750dbe28b3SPyun YongHyeon 	}
19760dbe28b3SPyun YongHyeon 	sc->msk_stat_ring_paddr = ctx.msk_busaddr;
19770dbe28b3SPyun YongHyeon 
19780dbe28b3SPyun YongHyeon 	return (0);
19790dbe28b3SPyun YongHyeon }
19800dbe28b3SPyun YongHyeon 
19810dbe28b3SPyun YongHyeon static void
19820dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc)
19830dbe28b3SPyun YongHyeon {
19840dbe28b3SPyun YongHyeon 
19850dbe28b3SPyun YongHyeon 	/* Destroy status block. */
19860dbe28b3SPyun YongHyeon 	if (sc->msk_stat_tag) {
19870dbe28b3SPyun YongHyeon 		if (sc->msk_stat_map) {
19880dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map);
19890dbe28b3SPyun YongHyeon 			if (sc->msk_stat_ring) {
19900dbe28b3SPyun YongHyeon 				bus_dmamem_free(sc->msk_stat_tag,
19910dbe28b3SPyun YongHyeon 				    sc->msk_stat_ring, sc->msk_stat_map);
19920dbe28b3SPyun YongHyeon 				sc->msk_stat_ring = NULL;
19930dbe28b3SPyun YongHyeon 			}
19940dbe28b3SPyun YongHyeon 			sc->msk_stat_map = NULL;
19950dbe28b3SPyun YongHyeon 		}
19960dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc->msk_stat_tag);
19970dbe28b3SPyun YongHyeon 		sc->msk_stat_tag = NULL;
19980dbe28b3SPyun YongHyeon 	}
19990dbe28b3SPyun YongHyeon }
20000dbe28b3SPyun YongHyeon 
20010dbe28b3SPyun YongHyeon static int
20020dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if)
20030dbe28b3SPyun YongHyeon {
20040dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
20050dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
20060dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
20070dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
20080dbe28b3SPyun YongHyeon 	struct msk_jpool_entry *entry;
20090dbe28b3SPyun YongHyeon 	uint8_t *ptr;
20100dbe28b3SPyun YongHyeon 	int error, i;
20110dbe28b3SPyun YongHyeon 
20120dbe28b3SPyun YongHyeon 	mtx_init(&sc_if->msk_jlist_mtx, "msk_jlist_mtx", NULL, MTX_DEF);
20130dbe28b3SPyun YongHyeon 	SLIST_INIT(&sc_if->msk_jfree_listhead);
20140dbe28b3SPyun YongHyeon 	SLIST_INIT(&sc_if->msk_jinuse_listhead);
20150dbe28b3SPyun YongHyeon 
20160dbe28b3SPyun YongHyeon 	/* Create parent DMA tag. */
20170dbe28b3SPyun YongHyeon 	/*
20180dbe28b3SPyun YongHyeon 	 * XXX
20190dbe28b3SPyun YongHyeon 	 * It seems that Yukon II supports full 64bits DMA operations. But
20200dbe28b3SPyun YongHyeon 	 * it needs two descriptors(list elements) for 64bits DMA operations.
20210dbe28b3SPyun YongHyeon 	 * Since we don't know what DMA address mappings(32bits or 64bits)
20220dbe28b3SPyun YongHyeon 	 * would be used in advance for each mbufs, we limits its DMA space
20230dbe28b3SPyun YongHyeon 	 * to be in range of 32bits address space. Otherwise, we should check
20240dbe28b3SPyun YongHyeon 	 * what DMA address is used and chain another descriptor for the
20250dbe28b3SPyun YongHyeon 	 * 64bits DMA operation. This also means descriptor ring size is
20260dbe28b3SPyun YongHyeon 	 * variable. Limiting DMA address to be in 32bit address space greatly
20270dbe28b3SPyun YongHyeon 	 * simplyfies descriptor handling and possibly would increase
20280dbe28b3SPyun YongHyeon 	 * performance a bit due to efficient handling of descriptors.
20290dbe28b3SPyun YongHyeon 	 * Apart from harassing checksum offloading mechanisms, it seems
20300dbe28b3SPyun YongHyeon 	 * it's really bad idea to use a seperate descriptor for 64bit
20310dbe28b3SPyun YongHyeon 	 * DMA operation to save small descriptor memory. Anyway, I've
20320dbe28b3SPyun YongHyeon 	 * never seen these exotic scheme on ethernet interface hardware.
20330dbe28b3SPyun YongHyeon 	 */
20340dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
20350dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc_if->msk_if_dev),	/* parent */
20360dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
20370dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
20380dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20390dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20400dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
20410dbe28b3SPyun YongHyeon 		    0,				/* nsegments */
20420dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
20430dbe28b3SPyun YongHyeon 		    0,				/* flags */
20440dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20450dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_parent_tag);
20460dbe28b3SPyun YongHyeon 	if (error != 0) {
20470dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20480dbe28b3SPyun YongHyeon 		    "failed to create parent DMA tag\n");
20490dbe28b3SPyun YongHyeon 		goto fail;
20500dbe28b3SPyun YongHyeon 	}
20510dbe28b3SPyun YongHyeon 	/* Create tag for Tx ring. */
20520dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20530dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
20540dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20550dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20560dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20570dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsize */
20580dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20590dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsegsize */
20600dbe28b3SPyun YongHyeon 		    0,				/* flags */
20610dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20620dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_ring_tag);
20630dbe28b3SPyun YongHyeon 	if (error != 0) {
20640dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20650dbe28b3SPyun YongHyeon 		    "failed to create Tx ring DMA tag\n");
20660dbe28b3SPyun YongHyeon 		goto fail;
20670dbe28b3SPyun YongHyeon 	}
20680dbe28b3SPyun YongHyeon 
20690dbe28b3SPyun YongHyeon 	/* Create tag for Rx ring. */
20700dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20710dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
20720dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20730dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20740dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20750dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsize */
20760dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20770dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsegsize */
20780dbe28b3SPyun YongHyeon 		    0,				/* flags */
20790dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20800dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_ring_tag);
20810dbe28b3SPyun YongHyeon 	if (error != 0) {
20820dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20830dbe28b3SPyun YongHyeon 		    "failed to create Rx ring DMA tag\n");
20840dbe28b3SPyun YongHyeon 		goto fail;
20850dbe28b3SPyun YongHyeon 	}
20860dbe28b3SPyun YongHyeon 
20870dbe28b3SPyun YongHyeon 	/* Create tag for jumbo Rx ring. */
20880dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20890dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
20900dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20910dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20920dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20930dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsize */
20940dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20950dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsegsize */
20960dbe28b3SPyun YongHyeon 		    0,				/* flags */
20970dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20980dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
20990dbe28b3SPyun YongHyeon 	if (error != 0) {
21000dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21010dbe28b3SPyun YongHyeon 		    "failed to create jumbo Rx ring DMA tag\n");
21020dbe28b3SPyun YongHyeon 		goto fail;
21030dbe28b3SPyun YongHyeon 	}
21040dbe28b3SPyun YongHyeon 
21050dbe28b3SPyun YongHyeon 	/* Create tag for jumbo buffer blocks. */
21060dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
21070dbe28b3SPyun YongHyeon 		    PAGE_SIZE, 0,		/* alignment, boundary */
21080dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21090dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21100dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21110dbe28b3SPyun YongHyeon 		    MSK_JMEM,			/* maxsize */
21120dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
21130dbe28b3SPyun YongHyeon 		    MSK_JMEM,			/* maxsegsize */
21140dbe28b3SPyun YongHyeon 		    0,				/* flags */
21150dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21160dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_tag);
21170dbe28b3SPyun YongHyeon 	if (error != 0) {
21180dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21190dbe28b3SPyun YongHyeon 		    "failed to create jumbo Rx buffer block DMA tag\n");
21200dbe28b3SPyun YongHyeon 		goto fail;
21210dbe28b3SPyun YongHyeon 	}
21220dbe28b3SPyun YongHyeon 
21230dbe28b3SPyun YongHyeon 	/* Create tag for Tx buffers. */
21240dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
21250dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
21260dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21270dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21280dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21298b51df84SPyun YongHyeon 		    MSK_TSO_MAXSIZE,		/* maxsize */
21300dbe28b3SPyun YongHyeon 		    MSK_MAXTXSEGS,		/* nsegments */
21318b51df84SPyun YongHyeon 		    MSK_TSO_MAXSGSIZE,		/* maxsegsize */
21320dbe28b3SPyun YongHyeon 		    0,				/* flags */
21330dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21340dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_tag);
21350dbe28b3SPyun YongHyeon 	if (error != 0) {
21360dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21370dbe28b3SPyun YongHyeon 		    "failed to create Tx DMA tag\n");
21380dbe28b3SPyun YongHyeon 		goto fail;
21390dbe28b3SPyun YongHyeon 	}
21400dbe28b3SPyun YongHyeon 
21410dbe28b3SPyun YongHyeon 	/* Create tag for Rx buffers. */
21420dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
21430dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
21440dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21450dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21460dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21470dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsize */
21480dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
21490dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsegsize */
21500dbe28b3SPyun YongHyeon 		    0,				/* flags */
21510dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21520dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_tag);
21530dbe28b3SPyun YongHyeon 	if (error != 0) {
21540dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21550dbe28b3SPyun YongHyeon 		    "failed to create Rx DMA tag\n");
21560dbe28b3SPyun YongHyeon 		goto fail;
21570dbe28b3SPyun YongHyeon 	}
21580dbe28b3SPyun YongHyeon 
21590dbe28b3SPyun YongHyeon 	/* Create tag for jumbo Rx buffers. */
21600dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
21610dbe28b3SPyun YongHyeon 		    PAGE_SIZE, 0,		/* alignment, boundary */
21620dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21630dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21640dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
21650dbe28b3SPyun YongHyeon 		    MCLBYTES * MSK_MAXRXSEGS,	/* maxsize */
21660dbe28b3SPyun YongHyeon 		    MSK_MAXRXSEGS,		/* nsegments */
21670dbe28b3SPyun YongHyeon 		    MSK_JLEN,			/* maxsegsize */
21680dbe28b3SPyun YongHyeon 		    0,				/* flags */
21690dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21700dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_tag);
21710dbe28b3SPyun YongHyeon 	if (error != 0) {
21720dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21730dbe28b3SPyun YongHyeon 		    "failed to create jumbo Rx DMA tag\n");
21740dbe28b3SPyun YongHyeon 		goto fail;
21750dbe28b3SPyun YongHyeon 	}
21760dbe28b3SPyun YongHyeon 
21770dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
21780dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag,
21790dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK |
21800dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map);
21810dbe28b3SPyun YongHyeon 	if (error != 0) {
21820dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21830dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Tx ring\n");
21840dbe28b3SPyun YongHyeon 		goto fail;
21850dbe28b3SPyun YongHyeon 	}
21860dbe28b3SPyun YongHyeon 
21870dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
21880dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag,
21890dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring,
21900dbe28b3SPyun YongHyeon 	    MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, 0);
21910dbe28b3SPyun YongHyeon 	if (error != 0) {
21920dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21930dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Tx ring\n");
21940dbe28b3SPyun YongHyeon 		goto fail;
21950dbe28b3SPyun YongHyeon 	}
21960dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr;
21970dbe28b3SPyun YongHyeon 
21980dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
21990dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag,
22000dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK |
22010dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map);
22020dbe28b3SPyun YongHyeon 	if (error != 0) {
22030dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22040dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Rx ring\n");
22050dbe28b3SPyun YongHyeon 		goto fail;
22060dbe28b3SPyun YongHyeon 	}
22070dbe28b3SPyun YongHyeon 
22080dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
22090dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag,
22100dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring,
22110dbe28b3SPyun YongHyeon 	    MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, 0);
22120dbe28b3SPyun YongHyeon 	if (error != 0) {
22130dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22140dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Rx ring\n");
22150dbe28b3SPyun YongHyeon 		goto fail;
22160dbe28b3SPyun YongHyeon 	}
22170dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr;
22180dbe28b3SPyun YongHyeon 
22190dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */
22200dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
22210dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring,
22220dbe28b3SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
22230dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_ring_map);
22240dbe28b3SPyun YongHyeon 	if (error != 0) {
22250dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22260dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for jumbo Rx ring\n");
22270dbe28b3SPyun YongHyeon 		goto fail;
22280dbe28b3SPyun YongHyeon 	}
22290dbe28b3SPyun YongHyeon 
22300dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
22310dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
22320dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
22330dbe28b3SPyun YongHyeon 	    sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ,
22340dbe28b3SPyun YongHyeon 	    msk_dmamap_cb, &ctx, 0);
22350dbe28b3SPyun YongHyeon 	if (error != 0) {
22360dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22370dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for jumbo Rx ring\n");
22380dbe28b3SPyun YongHyeon 		goto fail;
22390dbe28b3SPyun YongHyeon 	}
22400dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr;
22410dbe28b3SPyun YongHyeon 
22420dbe28b3SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
22430dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
22440dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
22450dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
22460dbe28b3SPyun YongHyeon 		txd->tx_dmamap = NULL;
22470dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0,
22480dbe28b3SPyun YongHyeon 		    &txd->tx_dmamap);
22490dbe28b3SPyun YongHyeon 		if (error != 0) {
22500dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
22510dbe28b3SPyun YongHyeon 			    "failed to create Tx dmamap\n");
22520dbe28b3SPyun YongHyeon 			goto fail;
22530dbe28b3SPyun YongHyeon 		}
22540dbe28b3SPyun YongHyeon 	}
22550dbe28b3SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
22560dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
22570dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_rx_sparemap)) != 0) {
22580dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22590dbe28b3SPyun YongHyeon 		    "failed to create spare Rx dmamap\n");
22600dbe28b3SPyun YongHyeon 		goto fail;
22610dbe28b3SPyun YongHyeon 	}
22620dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
22630dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
22640dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
22650dbe28b3SPyun YongHyeon 		rxd->rx_dmamap = NULL;
22660dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
22670dbe28b3SPyun YongHyeon 		    &rxd->rx_dmamap);
22680dbe28b3SPyun YongHyeon 		if (error != 0) {
22690dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
22700dbe28b3SPyun YongHyeon 			    "failed to create Rx dmamap\n");
22710dbe28b3SPyun YongHyeon 			goto fail;
22720dbe28b3SPyun YongHyeon 		}
22730dbe28b3SPyun YongHyeon 	}
22740dbe28b3SPyun YongHyeon 	/* Create DMA maps for jumbo Rx buffers. */
22750dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
22760dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) {
22770dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22780dbe28b3SPyun YongHyeon 		    "failed to create spare jumbo Rx dmamap\n");
22790dbe28b3SPyun YongHyeon 		goto fail;
22800dbe28b3SPyun YongHyeon 	}
22810dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
22820dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
22830dbe28b3SPyun YongHyeon 		jrxd->rx_m = NULL;
22840dbe28b3SPyun YongHyeon 		jrxd->rx_dmamap = NULL;
22850dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
22860dbe28b3SPyun YongHyeon 		    &jrxd->rx_dmamap);
22870dbe28b3SPyun YongHyeon 		if (error != 0) {
22880dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
22890dbe28b3SPyun YongHyeon 			    "failed to create jumbo Rx dmamap\n");
22900dbe28b3SPyun YongHyeon 			goto fail;
22910dbe28b3SPyun YongHyeon 		}
22920dbe28b3SPyun YongHyeon 	}
22930dbe28b3SPyun YongHyeon 
22940dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for jumbo buf. */
22950dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_tag,
22960dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_jumbo_buf,
22970dbe28b3SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
22980dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_map);
22990dbe28b3SPyun YongHyeon 	if (error != 0) {
23000dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23010dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for jumbo buf\n");
23020dbe28b3SPyun YongHyeon 		goto fail;
23030dbe28b3SPyun YongHyeon 	}
23040dbe28b3SPyun YongHyeon 
23050dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
23060dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_tag,
23070dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_map, sc_if->msk_rdata.msk_jumbo_buf,
23080dbe28b3SPyun YongHyeon 	    MSK_JMEM, msk_dmamap_cb, &ctx, 0);
23090dbe28b3SPyun YongHyeon 	if (error != 0) {
23100dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23110dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for jumbobuf\n");
23120dbe28b3SPyun YongHyeon 		goto fail;
23130dbe28b3SPyun YongHyeon 	}
23140dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_jumbo_buf_paddr = ctx.msk_busaddr;
23150dbe28b3SPyun YongHyeon 
23160dbe28b3SPyun YongHyeon 	/*
23170dbe28b3SPyun YongHyeon 	 * Now divide it up into 9K pieces and save the addresses
23180dbe28b3SPyun YongHyeon 	 * in an array.
23190dbe28b3SPyun YongHyeon 	 */
23200dbe28b3SPyun YongHyeon 	ptr = sc_if->msk_rdata.msk_jumbo_buf;
23210dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JSLOTS; i++) {
23220dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jslots[i] = ptr;
23230dbe28b3SPyun YongHyeon 		ptr += MSK_JLEN;
23240dbe28b3SPyun YongHyeon 		entry = malloc(sizeof(struct msk_jpool_entry),
23250dbe28b3SPyun YongHyeon 		    M_DEVBUF, M_WAITOK);
23260dbe28b3SPyun YongHyeon 		if (entry == NULL) {
23270dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
23280dbe28b3SPyun YongHyeon 			    "no memory for jumbo buffers!\n");
23290dbe28b3SPyun YongHyeon 			error = ENOMEM;
23300dbe28b3SPyun YongHyeon 			goto fail;
23310dbe28b3SPyun YongHyeon 		}
23320dbe28b3SPyun YongHyeon 		entry->slot = i;
23330dbe28b3SPyun YongHyeon 		SLIST_INSERT_HEAD(&sc_if->msk_jfree_listhead, entry,
23340dbe28b3SPyun YongHyeon 		    jpool_entries);
23350dbe28b3SPyun YongHyeon 	}
23360dbe28b3SPyun YongHyeon 
23370dbe28b3SPyun YongHyeon fail:
23380dbe28b3SPyun YongHyeon 	return (error);
23390dbe28b3SPyun YongHyeon }
23400dbe28b3SPyun YongHyeon 
23410dbe28b3SPyun YongHyeon static void
23420dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if)
23430dbe28b3SPyun YongHyeon {
23440dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
23450dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
23460dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
23470dbe28b3SPyun YongHyeon 	struct msk_jpool_entry *entry;
23480dbe28b3SPyun YongHyeon 	int i;
23490dbe28b3SPyun YongHyeon 
23500dbe28b3SPyun YongHyeon 	MSK_JLIST_LOCK(sc_if);
23510dbe28b3SPyun YongHyeon 	while ((entry = SLIST_FIRST(&sc_if->msk_jinuse_listhead))) {
23520dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23530dbe28b3SPyun YongHyeon 		    "asked to free buffer that is in use!\n");
23540dbe28b3SPyun YongHyeon 		SLIST_REMOVE_HEAD(&sc_if->msk_jinuse_listhead, jpool_entries);
23550dbe28b3SPyun YongHyeon 		SLIST_INSERT_HEAD(&sc_if->msk_jfree_listhead, entry,
23560dbe28b3SPyun YongHyeon 		    jpool_entries);
23570dbe28b3SPyun YongHyeon 	}
23580dbe28b3SPyun YongHyeon 
23590dbe28b3SPyun YongHyeon 	while (!SLIST_EMPTY(&sc_if->msk_jfree_listhead)) {
23600dbe28b3SPyun YongHyeon 		entry = SLIST_FIRST(&sc_if->msk_jfree_listhead);
23610dbe28b3SPyun YongHyeon 		SLIST_REMOVE_HEAD(&sc_if->msk_jfree_listhead, jpool_entries);
23620dbe28b3SPyun YongHyeon 		free(entry, M_DEVBUF);
23630dbe28b3SPyun YongHyeon 	}
23640dbe28b3SPyun YongHyeon 	MSK_JLIST_UNLOCK(sc_if);
23650dbe28b3SPyun YongHyeon 
23660dbe28b3SPyun YongHyeon 	/* Destroy jumbo buffer block. */
23670dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_map)
23680dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_tag,
23690dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_map);
23700dbe28b3SPyun YongHyeon 
23710dbe28b3SPyun YongHyeon 	if (sc_if->msk_rdata.msk_jumbo_buf) {
23720dbe28b3SPyun YongHyeon 		bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_tag,
23730dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_buf,
23740dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_map);
23750dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_jumbo_buf = NULL;
23760dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_map = NULL;
23770dbe28b3SPyun YongHyeon 	}
23780dbe28b3SPyun YongHyeon 
23790dbe28b3SPyun YongHyeon 	/* Tx ring. */
23800dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_ring_tag) {
23810dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map)
23820dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag,
23830dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
23840dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map &&
23850dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_tx_ring)
23860dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag,
23870dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_tx_ring,
23880dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
23890dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_tx_ring = NULL;
23900dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_map = NULL;
23910dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag);
23920dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_tag = NULL;
23930dbe28b3SPyun YongHyeon 	}
23940dbe28b3SPyun YongHyeon 	/* Rx ring. */
23950dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_ring_tag) {
23960dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map)
23970dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag,
23980dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
23990dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map &&
24000dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring)
24010dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag,
24020dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_rx_ring,
24030dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
24040dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_rx_ring = NULL;
24050dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_map = NULL;
24060dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag);
24070dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_tag = NULL;
24080dbe28b3SPyun YongHyeon 	}
24090dbe28b3SPyun YongHyeon 	/* Jumbo Rx ring. */
24100dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) {
24110dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map)
24120dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
24130dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
24140dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map &&
24150dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring)
24160dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
24170dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_jumbo_rx_ring,
24180dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
24190dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_jumbo_rx_ring = NULL;
24200dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL;
24210dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
24220dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL;
24230dbe28b3SPyun YongHyeon 	}
24240dbe28b3SPyun YongHyeon 	/* Tx buffers. */
24250dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_tag) {
24260dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_TX_RING_CNT; i++) {
24270dbe28b3SPyun YongHyeon 			txd = &sc_if->msk_cdata.msk_txdesc[i];
24280dbe28b3SPyun YongHyeon 			if (txd->tx_dmamap) {
24290dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag,
24300dbe28b3SPyun YongHyeon 				    txd->tx_dmamap);
24310dbe28b3SPyun YongHyeon 				txd->tx_dmamap = NULL;
24320dbe28b3SPyun YongHyeon 			}
24330dbe28b3SPyun YongHyeon 		}
24340dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag);
24350dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_tag = NULL;
24360dbe28b3SPyun YongHyeon 	}
24370dbe28b3SPyun YongHyeon 	/* Rx buffers. */
24380dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_tag) {
24390dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_RX_RING_CNT; i++) {
24400dbe28b3SPyun YongHyeon 			rxd = &sc_if->msk_cdata.msk_rxdesc[i];
24410dbe28b3SPyun YongHyeon 			if (rxd->rx_dmamap) {
24420dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
24430dbe28b3SPyun YongHyeon 				    rxd->rx_dmamap);
24440dbe28b3SPyun YongHyeon 				rxd->rx_dmamap = NULL;
24450dbe28b3SPyun YongHyeon 			}
24460dbe28b3SPyun YongHyeon 		}
24470dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_sparemap) {
24480dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
24490dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_sparemap);
24500dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_rx_sparemap = 0;
24510dbe28b3SPyun YongHyeon 		}
24520dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag);
24530dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_tag = NULL;
24540dbe28b3SPyun YongHyeon 	}
24550dbe28b3SPyun YongHyeon 	/* Jumbo Rx buffers. */
24560dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_tag) {
24570dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
24580dbe28b3SPyun YongHyeon 			jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
24590dbe28b3SPyun YongHyeon 			if (jrxd->rx_dmamap) {
24600dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(
24610dbe28b3SPyun YongHyeon 				    sc_if->msk_cdata.msk_jumbo_rx_tag,
24620dbe28b3SPyun YongHyeon 				    jrxd->rx_dmamap);
24630dbe28b3SPyun YongHyeon 				jrxd->rx_dmamap = NULL;
24640dbe28b3SPyun YongHyeon 			}
24650dbe28b3SPyun YongHyeon 		}
24660dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) {
24670dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag,
24680dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_sparemap);
24690dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0;
24700dbe28b3SPyun YongHyeon 		}
24710dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag);
24720dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_tag = NULL;
24730dbe28b3SPyun YongHyeon 	}
24740dbe28b3SPyun YongHyeon 
24750dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_parent_tag) {
24760dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag);
24770dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_parent_tag = NULL;
24780dbe28b3SPyun YongHyeon 	}
24790dbe28b3SPyun YongHyeon 	mtx_destroy(&sc_if->msk_jlist_mtx);
24800dbe28b3SPyun YongHyeon }
24810dbe28b3SPyun YongHyeon 
24820dbe28b3SPyun YongHyeon /*
24830dbe28b3SPyun YongHyeon  * Allocate a jumbo buffer.
24840dbe28b3SPyun YongHyeon  */
24850dbe28b3SPyun YongHyeon static void *
24860dbe28b3SPyun YongHyeon msk_jalloc(struct msk_if_softc *sc_if)
24870dbe28b3SPyun YongHyeon {
24880dbe28b3SPyun YongHyeon 	struct msk_jpool_entry *entry;
24890dbe28b3SPyun YongHyeon 
24900dbe28b3SPyun YongHyeon 	MSK_JLIST_LOCK(sc_if);
24910dbe28b3SPyun YongHyeon 
24920dbe28b3SPyun YongHyeon 	entry = SLIST_FIRST(&sc_if->msk_jfree_listhead);
24930dbe28b3SPyun YongHyeon 
24940dbe28b3SPyun YongHyeon 	if (entry == NULL) {
24950dbe28b3SPyun YongHyeon 		MSK_JLIST_UNLOCK(sc_if);
24960dbe28b3SPyun YongHyeon 		return (NULL);
24970dbe28b3SPyun YongHyeon 	}
24980dbe28b3SPyun YongHyeon 
24990dbe28b3SPyun YongHyeon 	SLIST_REMOVE_HEAD(&sc_if->msk_jfree_listhead, jpool_entries);
25000dbe28b3SPyun YongHyeon 	SLIST_INSERT_HEAD(&sc_if->msk_jinuse_listhead, entry, jpool_entries);
25010dbe28b3SPyun YongHyeon 
25020dbe28b3SPyun YongHyeon 	MSK_JLIST_UNLOCK(sc_if);
25030dbe28b3SPyun YongHyeon 
25040dbe28b3SPyun YongHyeon 	return (sc_if->msk_cdata.msk_jslots[entry->slot]);
25050dbe28b3SPyun YongHyeon }
25060dbe28b3SPyun YongHyeon 
25070dbe28b3SPyun YongHyeon /*
25080dbe28b3SPyun YongHyeon  * Release a jumbo buffer.
25090dbe28b3SPyun YongHyeon  */
25100dbe28b3SPyun YongHyeon static void
25110dbe28b3SPyun YongHyeon msk_jfree(void *buf, void *args)
25120dbe28b3SPyun YongHyeon {
25130dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
25140dbe28b3SPyun YongHyeon 	struct msk_jpool_entry *entry;
25150dbe28b3SPyun YongHyeon 	int i;
25160dbe28b3SPyun YongHyeon 
25170dbe28b3SPyun YongHyeon 	/* Extract the softc struct pointer. */
25180dbe28b3SPyun YongHyeon 	sc_if = (struct msk_if_softc *)args;
25190dbe28b3SPyun YongHyeon 	KASSERT(sc_if != NULL, ("%s: can't find softc pointer!", __func__));
25200dbe28b3SPyun YongHyeon 
25210dbe28b3SPyun YongHyeon 	MSK_JLIST_LOCK(sc_if);
25220dbe28b3SPyun YongHyeon 	/* Calculate the slot this buffer belongs to. */
25230dbe28b3SPyun YongHyeon 	i = ((vm_offset_t)buf
25240dbe28b3SPyun YongHyeon 	     - (vm_offset_t)sc_if->msk_rdata.msk_jumbo_buf) / MSK_JLEN;
25250dbe28b3SPyun YongHyeon 	KASSERT(i >= 0 && i < MSK_JSLOTS,
25260dbe28b3SPyun YongHyeon 	    ("%s: asked to free buffer that we don't manage!", __func__));
25270dbe28b3SPyun YongHyeon 
25280dbe28b3SPyun YongHyeon 	entry = SLIST_FIRST(&sc_if->msk_jinuse_listhead);
25290dbe28b3SPyun YongHyeon 	KASSERT(entry != NULL, ("%s: buffer not in use!", __func__));
25300dbe28b3SPyun YongHyeon 	entry->slot = i;
25310dbe28b3SPyun YongHyeon 	SLIST_REMOVE_HEAD(&sc_if->msk_jinuse_listhead, jpool_entries);
25320dbe28b3SPyun YongHyeon 	SLIST_INSERT_HEAD(&sc_if->msk_jfree_listhead, entry, jpool_entries);
25330dbe28b3SPyun YongHyeon 	if (SLIST_EMPTY(&sc_if->msk_jinuse_listhead))
25340dbe28b3SPyun YongHyeon 		wakeup(sc_if);
25350dbe28b3SPyun YongHyeon 
25360dbe28b3SPyun YongHyeon 	MSK_JLIST_UNLOCK(sc_if);
25370dbe28b3SPyun YongHyeon }
25380dbe28b3SPyun YongHyeon 
25390dbe28b3SPyun YongHyeon /*
25400dbe28b3SPyun YongHyeon  * It's copy of ath_defrag(ath(4)).
25410dbe28b3SPyun YongHyeon  *
25420dbe28b3SPyun YongHyeon  * Defragment an mbuf chain, returning at most maxfrags separate
25430dbe28b3SPyun YongHyeon  * mbufs+clusters.  If this is not possible NULL is returned and
25440dbe28b3SPyun YongHyeon  * the original mbuf chain is left in it's present (potentially
25450dbe28b3SPyun YongHyeon  * modified) state.  We use two techniques: collapsing consecutive
25460dbe28b3SPyun YongHyeon  * mbufs and replacing consecutive mbufs by a cluster.
25470dbe28b3SPyun YongHyeon  */
25480dbe28b3SPyun YongHyeon static struct mbuf *
25490dbe28b3SPyun YongHyeon msk_defrag(struct mbuf *m0, int how, int maxfrags)
25500dbe28b3SPyun YongHyeon {
25510dbe28b3SPyun YongHyeon 	struct mbuf *m, *n, *n2, **prev;
25520dbe28b3SPyun YongHyeon 	u_int curfrags;
25530dbe28b3SPyun YongHyeon 
25540dbe28b3SPyun YongHyeon 	/*
25550dbe28b3SPyun YongHyeon 	 * Calculate the current number of frags.
25560dbe28b3SPyun YongHyeon 	 */
25570dbe28b3SPyun YongHyeon 	curfrags = 0;
25580dbe28b3SPyun YongHyeon 	for (m = m0; m != NULL; m = m->m_next)
25590dbe28b3SPyun YongHyeon 		curfrags++;
25600dbe28b3SPyun YongHyeon 	/*
25610dbe28b3SPyun YongHyeon 	 * First, try to collapse mbufs.  Note that we always collapse
25620dbe28b3SPyun YongHyeon 	 * towards the front so we don't need to deal with moving the
25630dbe28b3SPyun YongHyeon 	 * pkthdr.  This may be suboptimal if the first mbuf has much
25640dbe28b3SPyun YongHyeon 	 * less data than the following.
25650dbe28b3SPyun YongHyeon 	 */
25660dbe28b3SPyun YongHyeon 	m = m0;
25670dbe28b3SPyun YongHyeon again:
25680dbe28b3SPyun YongHyeon 	for (;;) {
25690dbe28b3SPyun YongHyeon 		n = m->m_next;
25700dbe28b3SPyun YongHyeon 		if (n == NULL)
25710dbe28b3SPyun YongHyeon 			break;
25720dbe28b3SPyun YongHyeon 		if ((m->m_flags & M_RDONLY) == 0 &&
25730dbe28b3SPyun YongHyeon 		    n->m_len < M_TRAILINGSPACE(m)) {
25740dbe28b3SPyun YongHyeon 			bcopy(mtod(n, void *), mtod(m, char *) + m->m_len,
25750dbe28b3SPyun YongHyeon 				n->m_len);
25760dbe28b3SPyun YongHyeon 			m->m_len += n->m_len;
25770dbe28b3SPyun YongHyeon 			m->m_next = n->m_next;
25780dbe28b3SPyun YongHyeon 			m_free(n);
25790dbe28b3SPyun YongHyeon 			if (--curfrags <= maxfrags)
25800dbe28b3SPyun YongHyeon 				return (m0);
25810dbe28b3SPyun YongHyeon 		} else
25820dbe28b3SPyun YongHyeon 			m = n;
25830dbe28b3SPyun YongHyeon 	}
25840dbe28b3SPyun YongHyeon 	KASSERT(maxfrags > 1,
25850dbe28b3SPyun YongHyeon 		("maxfrags %u, but normal collapse failed", maxfrags));
25860dbe28b3SPyun YongHyeon 	/*
25870dbe28b3SPyun YongHyeon 	 * Collapse consecutive mbufs to a cluster.
25880dbe28b3SPyun YongHyeon 	 */
25890dbe28b3SPyun YongHyeon 	prev = &m0->m_next;		/* NB: not the first mbuf */
25900dbe28b3SPyun YongHyeon 	while ((n = *prev) != NULL) {
25910dbe28b3SPyun YongHyeon 		if ((n2 = n->m_next) != NULL &&
25920dbe28b3SPyun YongHyeon 		    n->m_len + n2->m_len < MCLBYTES) {
25930dbe28b3SPyun YongHyeon 			m = m_getcl(how, MT_DATA, 0);
25940dbe28b3SPyun YongHyeon 			if (m == NULL)
25950dbe28b3SPyun YongHyeon 				goto bad;
25960dbe28b3SPyun YongHyeon 			bcopy(mtod(n, void *), mtod(m, void *), n->m_len);
25970dbe28b3SPyun YongHyeon 			bcopy(mtod(n2, void *), mtod(m, char *) + n->m_len,
25980dbe28b3SPyun YongHyeon 				n2->m_len);
25990dbe28b3SPyun YongHyeon 			m->m_len = n->m_len + n2->m_len;
26000dbe28b3SPyun YongHyeon 			m->m_next = n2->m_next;
26010dbe28b3SPyun YongHyeon 			*prev = m;
26020dbe28b3SPyun YongHyeon 			m_free(n);
26030dbe28b3SPyun YongHyeon 			m_free(n2);
26040dbe28b3SPyun YongHyeon 			if (--curfrags <= maxfrags)	/* +1 cl -2 mbufs */
26050dbe28b3SPyun YongHyeon 				return m0;
26060dbe28b3SPyun YongHyeon 			/*
26070dbe28b3SPyun YongHyeon 			 * Still not there, try the normal collapse
26080dbe28b3SPyun YongHyeon 			 * again before we allocate another cluster.
26090dbe28b3SPyun YongHyeon 			 */
26100dbe28b3SPyun YongHyeon 			goto again;
26110dbe28b3SPyun YongHyeon 		}
26120dbe28b3SPyun YongHyeon 		prev = &n->m_next;
26130dbe28b3SPyun YongHyeon 	}
26140dbe28b3SPyun YongHyeon 	/*
26150dbe28b3SPyun YongHyeon 	 * No place where we can collapse to a cluster; punt.
26160dbe28b3SPyun YongHyeon 	 * This can occur if, for example, you request 2 frags
26170dbe28b3SPyun YongHyeon 	 * but the packet requires that both be clusters (we
26180dbe28b3SPyun YongHyeon 	 * never reallocate the first mbuf to avoid moving the
26190dbe28b3SPyun YongHyeon 	 * packet header).
26200dbe28b3SPyun YongHyeon 	 */
26210dbe28b3SPyun YongHyeon bad:
26220dbe28b3SPyun YongHyeon 	return (NULL);
26230dbe28b3SPyun YongHyeon }
26240dbe28b3SPyun YongHyeon 
26250dbe28b3SPyun YongHyeon static int
26260dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head)
26270dbe28b3SPyun YongHyeon {
26280dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd, *txd_last;
26290dbe28b3SPyun YongHyeon 	struct msk_tx_desc *tx_le;
26300dbe28b3SPyun YongHyeon 	struct mbuf *m;
26310dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
26320dbe28b3SPyun YongHyeon 	bus_dma_segment_t txsegs[MSK_MAXTXSEGS];
26330dbe28b3SPyun YongHyeon 	uint32_t control, prod, si;
26340dbe28b3SPyun YongHyeon 	uint16_t offset, tcp_offset, tso_mtu;
26350dbe28b3SPyun YongHyeon 	int error, i, nseg, tso;
26360dbe28b3SPyun YongHyeon 
26370dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
26380dbe28b3SPyun YongHyeon 
26390dbe28b3SPyun YongHyeon 	tcp_offset = offset = 0;
26400dbe28b3SPyun YongHyeon 	m = *m_head;
26410dbe28b3SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & (MSK_CSUM_FEATURES | CSUM_TSO)) != 0) {
26420dbe28b3SPyun YongHyeon 		/*
26430dbe28b3SPyun YongHyeon 		 * Since mbuf has no protocol specific structure information
26440dbe28b3SPyun YongHyeon 		 * in it we have to inspect protocol information here to
26450dbe28b3SPyun YongHyeon 		 * setup TSO and checksum offload. I don't know why Marvell
26460dbe28b3SPyun YongHyeon 		 * made a such decision in chip design because other GigE
26470dbe28b3SPyun YongHyeon 		 * hardwares normally takes care of all these chores in
26480dbe28b3SPyun YongHyeon 		 * hardware. However, TSO performance of Yukon II is very
26490dbe28b3SPyun YongHyeon 		 * good such that it's worth to implement it.
26500dbe28b3SPyun YongHyeon 		 */
26510dbe28b3SPyun YongHyeon 		struct ether_header *eh;
26520dbe28b3SPyun YongHyeon 		struct ip *ip;
26530dbe28b3SPyun YongHyeon 		struct tcphdr *tcp;
26540dbe28b3SPyun YongHyeon 
26550dbe28b3SPyun YongHyeon 		/* TODO check for M_WRITABLE(m) */
26560dbe28b3SPyun YongHyeon 
26570dbe28b3SPyun YongHyeon 		offset = sizeof(struct ether_header);
26580dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset);
26590dbe28b3SPyun YongHyeon 		if (m == NULL) {
26600dbe28b3SPyun YongHyeon 			*m_head = NULL;
26610dbe28b3SPyun YongHyeon 			return (ENOBUFS);
26620dbe28b3SPyun YongHyeon 		}
26630dbe28b3SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
26640dbe28b3SPyun YongHyeon 		/* Check if hardware VLAN insertion is off. */
26650dbe28b3SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
26660dbe28b3SPyun YongHyeon 			offset = sizeof(struct ether_vlan_header);
26670dbe28b3SPyun YongHyeon 			m = m_pullup(m, offset);
26680dbe28b3SPyun YongHyeon 			if (m == NULL) {
26690dbe28b3SPyun YongHyeon 				*m_head = NULL;
26700dbe28b3SPyun YongHyeon 				return (ENOBUFS);
26710dbe28b3SPyun YongHyeon 			}
2672b5898b80SPyun YongHyeon 		}
26730dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset + sizeof(struct ip));
26740dbe28b3SPyun YongHyeon 		if (m == NULL) {
26750dbe28b3SPyun YongHyeon 			*m_head = NULL;
26760dbe28b3SPyun YongHyeon 			return (ENOBUFS);
26770dbe28b3SPyun YongHyeon 		}
2678b5898b80SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + offset);
26790dbe28b3SPyun YongHyeon 		offset += (ip->ip_hl << 2);
26800dbe28b3SPyun YongHyeon 		tcp_offset = offset;
2681b5898b80SPyun YongHyeon 		/*
2682b5898b80SPyun YongHyeon 		 * It seems that Yukon II has Tx checksum offload bug for
2683b5898b80SPyun YongHyeon 		 * small TCP packets that's less than 60 bytes in size
2684b5898b80SPyun YongHyeon 		 * (e.g. TCP window probe packet, pure ACK packet).
2685b5898b80SPyun YongHyeon 		 * Common work around like padding with zeros to make the
2686b5898b80SPyun YongHyeon 		 * frame minimum ethernet frame size didn't work at all.
2687b5898b80SPyun YongHyeon 		 * Instead of disabling checksum offload completely we
2688b5898b80SPyun YongHyeon 		 * resort to S/W checksum routine when we encounter short
2689b5898b80SPyun YongHyeon 		 * TCP frames.
2690b5898b80SPyun YongHyeon 		 * Short UDP packets appear to be handled correctly by
2691b5898b80SPyun YongHyeon 		 * Yukon II.
2692b5898b80SPyun YongHyeon 		 */
2693b5898b80SPyun YongHyeon 		if (m->m_pkthdr.len < MSK_MIN_FRAMELEN &&
2694b5898b80SPyun YongHyeon 		    (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) {
2695b5898b80SPyun YongHyeon 			uint16_t csum;
2696b5898b80SPyun YongHyeon 
2697b5898b80SPyun YongHyeon 			csum = in_cksum_skip(m, ntohs(ip->ip_len) + offset -
2698b5898b80SPyun YongHyeon 			    (ip->ip_hl << 2), offset);
2699b5898b80SPyun YongHyeon 			*(uint16_t *)(m->m_data + offset +
2700b5898b80SPyun YongHyeon 			    m->m_pkthdr.csum_data) = csum;
2701b5898b80SPyun YongHyeon 			m->m_pkthdr.csum_flags &= ~CSUM_TCP;
2702b5898b80SPyun YongHyeon 		}
27030dbe28b3SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
27040dbe28b3SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
27050dbe28b3SPyun YongHyeon 			if (m == NULL) {
27060dbe28b3SPyun YongHyeon 				*m_head = NULL;
27070dbe28b3SPyun YongHyeon 				return (ENOBUFS);
27080dbe28b3SPyun YongHyeon 			}
27093326191fSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + offset);
27100dbe28b3SPyun YongHyeon 			offset += (tcp->th_off << 2);
27110dbe28b3SPyun YongHyeon 		}
27120dbe28b3SPyun YongHyeon 		*m_head = m;
27130dbe28b3SPyun YongHyeon 	}
27140dbe28b3SPyun YongHyeon 
27150dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_tx_prod;
27160dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
27170dbe28b3SPyun YongHyeon 	txd_last = txd;
27180dbe28b3SPyun YongHyeon 	map = txd->tx_dmamap;
27190dbe28b3SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map,
27200dbe28b3SPyun YongHyeon 	    *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
27210dbe28b3SPyun YongHyeon 	if (error == EFBIG) {
27220dbe28b3SPyun YongHyeon 		m = msk_defrag(*m_head, M_DONTWAIT, MSK_MAXTXSEGS);
27230dbe28b3SPyun YongHyeon 		if (m == NULL) {
27240dbe28b3SPyun YongHyeon 			m_freem(*m_head);
27250dbe28b3SPyun YongHyeon 			*m_head = NULL;
27260dbe28b3SPyun YongHyeon 			return (ENOBUFS);
27270dbe28b3SPyun YongHyeon 		}
27280dbe28b3SPyun YongHyeon 		*m_head = m;
27290dbe28b3SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag,
27300dbe28b3SPyun YongHyeon 		    map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
27310dbe28b3SPyun YongHyeon 		if (error != 0) {
27320dbe28b3SPyun YongHyeon 			m_freem(*m_head);
27330dbe28b3SPyun YongHyeon 			*m_head = NULL;
27340dbe28b3SPyun YongHyeon 			return (error);
27350dbe28b3SPyun YongHyeon 		}
27360dbe28b3SPyun YongHyeon 	} else if (error != 0)
27370dbe28b3SPyun YongHyeon 		return (error);
27380dbe28b3SPyun YongHyeon 	if (nseg == 0) {
27390dbe28b3SPyun YongHyeon 		m_freem(*m_head);
27400dbe28b3SPyun YongHyeon 		*m_head = NULL;
27410dbe28b3SPyun YongHyeon 		return (EIO);
27420dbe28b3SPyun YongHyeon 	}
27430dbe28b3SPyun YongHyeon 
27440dbe28b3SPyun YongHyeon 	/* Check number of available descriptors. */
27450dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_cnt + nseg >=
27460dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) {
27470dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map);
27480dbe28b3SPyun YongHyeon 		return (ENOBUFS);
27490dbe28b3SPyun YongHyeon 	}
27500dbe28b3SPyun YongHyeon 
27510dbe28b3SPyun YongHyeon 	control = 0;
27520dbe28b3SPyun YongHyeon 	tso = 0;
27530dbe28b3SPyun YongHyeon 	tx_le = NULL;
27540dbe28b3SPyun YongHyeon 
27550dbe28b3SPyun YongHyeon 	/* Check TSO support. */
27560dbe28b3SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
27570dbe28b3SPyun YongHyeon 		tso_mtu = offset + m->m_pkthdr.tso_segsz;
27580dbe28b3SPyun YongHyeon 		if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) {
27590dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27600dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(tso_mtu);
27610dbe28b3SPyun YongHyeon 			tx_le->msk_control = htole32(OP_LRGLEN | HW_OWNER);
27620dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
27630dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
27640dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tso_mtu = tso_mtu;
27650dbe28b3SPyun YongHyeon 		}
27660dbe28b3SPyun YongHyeon 		tso++;
27670dbe28b3SPyun YongHyeon 	}
27680dbe28b3SPyun YongHyeon 	/* Check if we have a VLAN tag to insert. */
27690dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
27700dbe28b3SPyun YongHyeon 		if (tso == 0) {
27710dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27720dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(0);
27730dbe28b3SPyun YongHyeon 			tx_le->msk_control = htole32(OP_VLAN | HW_OWNER |
27740dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
27750dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
27760dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
27770dbe28b3SPyun YongHyeon 		} else {
27780dbe28b3SPyun YongHyeon 			tx_le->msk_control |= htole32(OP_VLAN |
27790dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
27800dbe28b3SPyun YongHyeon 		}
27810dbe28b3SPyun YongHyeon 		control |= INS_VLAN;
27820dbe28b3SPyun YongHyeon 	}
27830dbe28b3SPyun YongHyeon 	/* Check if we have to handle checksum offload. */
27840dbe28b3SPyun YongHyeon 	if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) {
27850dbe28b3SPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27860dbe28b3SPyun YongHyeon 		tx_le->msk_addr = htole32(((tcp_offset + m->m_pkthdr.csum_data)
27870dbe28b3SPyun YongHyeon 		    & 0xffff) | ((uint32_t)tcp_offset << 16));
27880dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(1 << 16 | (OP_TCPLISW | HW_OWNER));
27890dbe28b3SPyun YongHyeon 		control = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
27900dbe28b3SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
27910dbe28b3SPyun YongHyeon 			control |= UDPTCP;
27920dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
27930dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
27940dbe28b3SPyun YongHyeon 	}
27950dbe28b3SPyun YongHyeon 
27960dbe28b3SPyun YongHyeon 	si = prod;
27970dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27980dbe28b3SPyun YongHyeon 	tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr));
27990dbe28b3SPyun YongHyeon 	if (tso == 0)
28000dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
28010dbe28b3SPyun YongHyeon 		    OP_PACKET);
28020dbe28b3SPyun YongHyeon 	else
28030dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
28040dbe28b3SPyun YongHyeon 		    OP_LARGESEND);
28050dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt++;
28060dbe28b3SPyun YongHyeon 	MSK_INC(prod, MSK_TX_RING_CNT);
28070dbe28b3SPyun YongHyeon 
28080dbe28b3SPyun YongHyeon 	for (i = 1; i < nseg; i++) {
28090dbe28b3SPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
28100dbe28b3SPyun YongHyeon 		tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr));
28110dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[i].ds_len | control |
28120dbe28b3SPyun YongHyeon 		    OP_BUFFER | HW_OWNER);
28130dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
28140dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
28150dbe28b3SPyun YongHyeon 	}
28160dbe28b3SPyun YongHyeon 	/* Update producer index. */
28170dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = prod;
28180dbe28b3SPyun YongHyeon 
28190dbe28b3SPyun YongHyeon 	/* Set EOP on the last desciptor. */
28200dbe28b3SPyun YongHyeon 	prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT;
28210dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
28220dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(EOP);
28230dbe28b3SPyun YongHyeon 
28240dbe28b3SPyun YongHyeon 	/* Turn the first descriptor ownership to hardware. */
28250dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[si];
28260dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(HW_OWNER);
28270dbe28b3SPyun YongHyeon 
28280dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
28290dbe28b3SPyun YongHyeon 	map = txd_last->tx_dmamap;
28300dbe28b3SPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
28310dbe28b3SPyun YongHyeon 	txd->tx_dmamap = map;
28320dbe28b3SPyun YongHyeon 	txd->tx_m = m;
28330dbe28b3SPyun YongHyeon 
28340dbe28b3SPyun YongHyeon 	/* Sync descriptors. */
28350dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE);
28360dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
28370dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
28380dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
28390dbe28b3SPyun YongHyeon 
28400dbe28b3SPyun YongHyeon 	return (0);
28410dbe28b3SPyun YongHyeon }
28420dbe28b3SPyun YongHyeon 
28430dbe28b3SPyun YongHyeon static void
28440dbe28b3SPyun YongHyeon msk_tx_task(void *arg, int pending)
28450dbe28b3SPyun YongHyeon {
28460dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
28470dbe28b3SPyun YongHyeon 
28480dbe28b3SPyun YongHyeon 	ifp = arg;
28490dbe28b3SPyun YongHyeon 	msk_start(ifp);
28500dbe28b3SPyun YongHyeon }
28510dbe28b3SPyun YongHyeon 
28520dbe28b3SPyun YongHyeon static void
28530dbe28b3SPyun YongHyeon msk_start(struct ifnet *ifp)
28540dbe28b3SPyun YongHyeon {
28550dbe28b3SPyun YongHyeon         struct msk_if_softc *sc_if;
28560dbe28b3SPyun YongHyeon         struct mbuf *m_head;
28570dbe28b3SPyun YongHyeon 	int enq;
28580dbe28b3SPyun YongHyeon 
28590dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
28600dbe28b3SPyun YongHyeon 
28610dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
28620dbe28b3SPyun YongHyeon 
28630dbe28b3SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
28640dbe28b3SPyun YongHyeon 	    IFF_DRV_RUNNING || sc_if->msk_link == 0) {
28650dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
28660dbe28b3SPyun YongHyeon 		return;
28670dbe28b3SPyun YongHyeon 	}
28680dbe28b3SPyun YongHyeon 
28690dbe28b3SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
28700dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_cnt <
28710dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) {
28720dbe28b3SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
28730dbe28b3SPyun YongHyeon 		if (m_head == NULL)
28740dbe28b3SPyun YongHyeon 			break;
28750dbe28b3SPyun YongHyeon 		/*
28760dbe28b3SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
28770dbe28b3SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
28780dbe28b3SPyun YongHyeon 		 * for the NIC to drain the ring.
28790dbe28b3SPyun YongHyeon 		 */
28800dbe28b3SPyun YongHyeon 		if (msk_encap(sc_if, &m_head) != 0) {
28810dbe28b3SPyun YongHyeon 			if (m_head == NULL)
28820dbe28b3SPyun YongHyeon 				break;
28830dbe28b3SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
28840dbe28b3SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
28850dbe28b3SPyun YongHyeon 			break;
28860dbe28b3SPyun YongHyeon 		}
28870dbe28b3SPyun YongHyeon 
28880dbe28b3SPyun YongHyeon 		enq++;
28890dbe28b3SPyun YongHyeon 		/*
28900dbe28b3SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
28910dbe28b3SPyun YongHyeon 		 * to him.
28920dbe28b3SPyun YongHyeon 		 */
289359a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
28940dbe28b3SPyun YongHyeon 	}
28950dbe28b3SPyun YongHyeon 
28960dbe28b3SPyun YongHyeon 	if (enq > 0) {
28970dbe28b3SPyun YongHyeon 		/* Transmit */
28980dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc_if->msk_softc,
28990dbe28b3SPyun YongHyeon 		    Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG),
29000dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_tx_prod);
29010dbe28b3SPyun YongHyeon 
29020dbe28b3SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
29032271eac7SPyun YongHyeon 		sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT;
29040dbe28b3SPyun YongHyeon 	}
29050dbe28b3SPyun YongHyeon 
29060dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
29070dbe28b3SPyun YongHyeon }
29080dbe28b3SPyun YongHyeon 
29090dbe28b3SPyun YongHyeon static void
29102271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if)
29110dbe28b3SPyun YongHyeon {
29120dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
29130dbe28b3SPyun YongHyeon 	uint32_t ridx;
29140dbe28b3SPyun YongHyeon 	int idx;
29150dbe28b3SPyun YongHyeon 
29160dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
29170dbe28b3SPyun YongHyeon 
29182271eac7SPyun YongHyeon 	if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer)
29192271eac7SPyun YongHyeon 		return;
29200dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
29210dbe28b3SPyun YongHyeon 	if (sc_if->msk_link == 0) {
29220dbe28b3SPyun YongHyeon 		if (bootverbose)
29230dbe28b3SPyun YongHyeon 			if_printf(sc_if->msk_ifp, "watchdog timeout "
29240dbe28b3SPyun YongHyeon 			   "(missed link)\n");
29250dbe28b3SPyun YongHyeon 		ifp->if_oerrors++;
29260dbe28b3SPyun YongHyeon 		msk_init_locked(sc_if);
29270dbe28b3SPyun YongHyeon 		return;
29280dbe28b3SPyun YongHyeon 	}
29290dbe28b3SPyun YongHyeon 
29300dbe28b3SPyun YongHyeon 	/*
29310dbe28b3SPyun YongHyeon 	 * Reclaim first as there is a possibility of losing Tx completion
29320dbe28b3SPyun YongHyeon 	 * interrupts.
29330dbe28b3SPyun YongHyeon 	 */
29340dbe28b3SPyun YongHyeon 	ridx = sc_if->msk_port == MSK_PORT_A ? STAT_TXA1_RIDX : STAT_TXA2_RIDX;
29350dbe28b3SPyun YongHyeon 	idx = CSR_READ_2(sc_if->msk_softc, ridx);
29360dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_cons != idx) {
29370dbe28b3SPyun YongHyeon 		msk_txeof(sc_if, idx);
29380dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt == 0) {
29390dbe28b3SPyun YongHyeon 			if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
29400dbe28b3SPyun YongHyeon 			    "-- recovering\n");
29410dbe28b3SPyun YongHyeon 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
29420dbe28b3SPyun YongHyeon 				taskqueue_enqueue(taskqueue_fast,
29430dbe28b3SPyun YongHyeon 				    &sc_if->msk_tx_task);
29440dbe28b3SPyun YongHyeon 			return;
29450dbe28b3SPyun YongHyeon 		}
29460dbe28b3SPyun YongHyeon 	}
29470dbe28b3SPyun YongHyeon 
29480dbe28b3SPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
29490dbe28b3SPyun YongHyeon 	ifp->if_oerrors++;
29500dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
29510dbe28b3SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
29520dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if->msk_tx_task);
29530dbe28b3SPyun YongHyeon }
29540dbe28b3SPyun YongHyeon 
29550dbe28b3SPyun YongHyeon static void
29560dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev)
29570dbe28b3SPyun YongHyeon {
29580dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
29590dbe28b3SPyun YongHyeon 	int i;
29600dbe28b3SPyun YongHyeon 
29610dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
29620dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
29630dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
29640dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL)
29650dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
29660dbe28b3SPyun YongHyeon 	}
29670dbe28b3SPyun YongHyeon 
29680dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
29690dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
29700dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
29710dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
29720dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
29730dbe28b3SPyun YongHyeon 
29740dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
29750dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
29760dbe28b3SPyun YongHyeon 
29770dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
29780dbe28b3SPyun YongHyeon }
29790dbe28b3SPyun YongHyeon 
29800dbe28b3SPyun YongHyeon static int
29810dbe28b3SPyun YongHyeon mskc_suspend(device_t dev)
29820dbe28b3SPyun YongHyeon {
29830dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
29840dbe28b3SPyun YongHyeon 	int i;
29850dbe28b3SPyun YongHyeon 
29860dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
29870dbe28b3SPyun YongHyeon 
29880dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
29890dbe28b3SPyun YongHyeon 
29900dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
29910dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
29920dbe28b3SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_drv_flags &
29930dbe28b3SPyun YongHyeon 		    IFF_DRV_RUNNING) != 0))
29940dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
29950dbe28b3SPyun YongHyeon 	}
29960dbe28b3SPyun YongHyeon 
29970dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
29980dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
29990dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
30000dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
30010dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
30020dbe28b3SPyun YongHyeon 
30030dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERDOWN);
30040dbe28b3SPyun YongHyeon 
30050dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
30060dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
30070dbe28b3SPyun YongHyeon 	sc->msk_suspended = 1;
30080dbe28b3SPyun YongHyeon 
30090dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
30100dbe28b3SPyun YongHyeon 
30110dbe28b3SPyun YongHyeon 	return (0);
30120dbe28b3SPyun YongHyeon }
30130dbe28b3SPyun YongHyeon 
30140dbe28b3SPyun YongHyeon static int
30150dbe28b3SPyun YongHyeon mskc_resume(device_t dev)
30160dbe28b3SPyun YongHyeon {
30170dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
30180dbe28b3SPyun YongHyeon 	int i;
30190dbe28b3SPyun YongHyeon 
30200dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
30210dbe28b3SPyun YongHyeon 
30220dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
30230dbe28b3SPyun YongHyeon 
30240dbe28b3SPyun YongHyeon 	mskc_reset(sc);
30250dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
30260dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
30270dbe28b3SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0))
30280dbe28b3SPyun YongHyeon 			msk_init_locked(sc->msk_if[i]);
30290dbe28b3SPyun YongHyeon 	}
30300dbe28b3SPyun YongHyeon 	sc->msk_suspended = 0;
30310dbe28b3SPyun YongHyeon 
30320dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
30330dbe28b3SPyun YongHyeon 
30340dbe28b3SPyun YongHyeon 	return (0);
30350dbe28b3SPyun YongHyeon }
30360dbe28b3SPyun YongHyeon 
30370dbe28b3SPyun YongHyeon static void
30380dbe28b3SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, int len)
30390dbe28b3SPyun YongHyeon {
30400dbe28b3SPyun YongHyeon 	struct mbuf *m;
30410dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
30420dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
30430dbe28b3SPyun YongHyeon 	int cons, rxlen;
30440dbe28b3SPyun YongHyeon 
30450dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
30460dbe28b3SPyun YongHyeon 
30470dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
30480dbe28b3SPyun YongHyeon 
30490dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
30500dbe28b3SPyun YongHyeon 	do {
30510dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
305271e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
305371e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
30540dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
30550dbe28b3SPyun YongHyeon 		if (len > sc_if->msk_framesize ||
30560dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
30570dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
30580dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
30590dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
30600dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
30610dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
30620dbe28b3SPyun YongHyeon 			break;
30630dbe28b3SPyun YongHyeon 		}
30640dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[cons];
30650dbe28b3SPyun YongHyeon 		m = rxd->rx_m;
30660dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, cons) != 0) {
30670dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
30680dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
30690dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
30700dbe28b3SPyun YongHyeon 			break;
30710dbe28b3SPyun YongHyeon 		}
30720dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
30730dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
30740dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
30750dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
30760dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
30770dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
30780dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
30790dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
30800dbe28b3SPyun YongHyeon 		}
30810dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
30820dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
30830dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
30840dbe28b3SPyun YongHyeon 	} while (0);
30850dbe28b3SPyun YongHyeon 
30860dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT);
30870dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT);
30880dbe28b3SPyun YongHyeon }
30890dbe28b3SPyun YongHyeon 
30900dbe28b3SPyun YongHyeon static void
30910dbe28b3SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, int len)
30920dbe28b3SPyun YongHyeon {
30930dbe28b3SPyun YongHyeon 	struct mbuf *m;
30940dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
30950dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
30960dbe28b3SPyun YongHyeon 	int cons, rxlen;
30970dbe28b3SPyun YongHyeon 
30980dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
30990dbe28b3SPyun YongHyeon 
31000dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
31010dbe28b3SPyun YongHyeon 
31020dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
31030dbe28b3SPyun YongHyeon 	do {
31040dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
310571e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
310671e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
31070dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
31080dbe28b3SPyun YongHyeon 		if (len > sc_if->msk_framesize ||
31090dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
31100dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
31110dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
31120dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
31130dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
31140dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
31150dbe28b3SPyun YongHyeon 			break;
31160dbe28b3SPyun YongHyeon 		}
31170dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons];
31180dbe28b3SPyun YongHyeon 		m = jrxd->rx_m;
31190dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, cons) != 0) {
31200dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
31210dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
31220dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
31230dbe28b3SPyun YongHyeon 			break;
31240dbe28b3SPyun YongHyeon 		}
31250dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
31260dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
31270dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
31280dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
31290dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
31300dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
31310dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
31320dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
31330dbe28b3SPyun YongHyeon 		}
31340dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
31350dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
31360dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
31370dbe28b3SPyun YongHyeon 	} while (0);
31380dbe28b3SPyun YongHyeon 
31390dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT);
31400dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT);
31410dbe28b3SPyun YongHyeon }
31420dbe28b3SPyun YongHyeon 
31430dbe28b3SPyun YongHyeon static void
31440dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx)
31450dbe28b3SPyun YongHyeon {
31460dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
31470dbe28b3SPyun YongHyeon 	struct msk_tx_desc *cur_tx;
31480dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
31490dbe28b3SPyun YongHyeon 	uint32_t control;
31500dbe28b3SPyun YongHyeon 	int cons, prog;
31510dbe28b3SPyun YongHyeon 
31520dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
31530dbe28b3SPyun YongHyeon 
31540dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
31550dbe28b3SPyun YongHyeon 
31560dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
31570dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
31580dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
31590dbe28b3SPyun YongHyeon 	/*
31600dbe28b3SPyun YongHyeon 	 * Go through our tx ring and free mbufs for those
31610dbe28b3SPyun YongHyeon 	 * frames that have been sent.
31620dbe28b3SPyun YongHyeon 	 */
31630dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_tx_cons;
31640dbe28b3SPyun YongHyeon 	prog = 0;
31650dbe28b3SPyun YongHyeon 	for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) {
31660dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt <= 0)
31670dbe28b3SPyun YongHyeon 			break;
31680dbe28b3SPyun YongHyeon 		prog++;
31690dbe28b3SPyun YongHyeon 		cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons];
31700dbe28b3SPyun YongHyeon 		control = le32toh(cur_tx->msk_control);
31710dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt--;
31720dbe28b3SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
31730dbe28b3SPyun YongHyeon 		if ((control & EOP) == 0)
31740dbe28b3SPyun YongHyeon 			continue;
31750dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[cons];
31760dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap,
31770dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
31780dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap);
31790dbe28b3SPyun YongHyeon 
31800dbe28b3SPyun YongHyeon 		ifp->if_opackets++;
31810dbe28b3SPyun YongHyeon 		KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!",
31820dbe28b3SPyun YongHyeon 		    __func__));
31830dbe28b3SPyun YongHyeon 		m_freem(txd->tx_m);
31840dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
31850dbe28b3SPyun YongHyeon 	}
31860dbe28b3SPyun YongHyeon 
31870dbe28b3SPyun YongHyeon 	if (prog > 0) {
31880dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cons = cons;
31890dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt == 0)
31902271eac7SPyun YongHyeon 			sc_if->msk_watchdog_timer = 0;
31910dbe28b3SPyun YongHyeon 		/* No need to sync LEs as we didn't update LEs. */
31920dbe28b3SPyun YongHyeon 	}
31930dbe28b3SPyun YongHyeon }
31940dbe28b3SPyun YongHyeon 
31950dbe28b3SPyun YongHyeon static void
31960dbe28b3SPyun YongHyeon msk_tick(void *xsc_if)
31970dbe28b3SPyun YongHyeon {
31980dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
31990dbe28b3SPyun YongHyeon 	struct mii_data *mii;
32000dbe28b3SPyun YongHyeon 
32010dbe28b3SPyun YongHyeon 	sc_if = xsc_if;
32020dbe28b3SPyun YongHyeon 
32030dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
32040dbe28b3SPyun YongHyeon 
32050dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
32060dbe28b3SPyun YongHyeon 
32070dbe28b3SPyun YongHyeon 	mii_tick(mii);
32082271eac7SPyun YongHyeon 	msk_watchdog(sc_if);
32090dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
32100dbe28b3SPyun YongHyeon }
32110dbe28b3SPyun YongHyeon 
32120dbe28b3SPyun YongHyeon static void
32130dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if)
32140dbe28b3SPyun YongHyeon {
32150dbe28b3SPyun YongHyeon 	uint16_t status;
32160dbe28b3SPyun YongHyeon 
32170dbe28b3SPyun YongHyeon 	if (sc_if->msk_softc->msk_marvell_phy) {
32180dbe28b3SPyun YongHyeon 		msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
32190dbe28b3SPyun YongHyeon 		status = msk_phy_readreg(sc_if, PHY_ADDR_MARV,
32200dbe28b3SPyun YongHyeon 		    PHY_MARV_INT_STAT);
32210dbe28b3SPyun YongHyeon 		/* Handle FIFO Underrun/Overflow? */
32220dbe28b3SPyun YongHyeon 		if ((status & PHY_M_IS_FIFO_ERROR))
32230dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
32240dbe28b3SPyun YongHyeon 			    "PHY FIFO underrun/overflow.\n");
32250dbe28b3SPyun YongHyeon 	}
32260dbe28b3SPyun YongHyeon }
32270dbe28b3SPyun YongHyeon 
32280dbe28b3SPyun YongHyeon static void
32290dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if)
32300dbe28b3SPyun YongHyeon {
32310dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
32320dbe28b3SPyun YongHyeon 	uint8_t status;
32330dbe28b3SPyun YongHyeon 
32340dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
32350dbe28b3SPyun YongHyeon 	status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
32360dbe28b3SPyun YongHyeon 
32370dbe28b3SPyun YongHyeon 	/* GMAC Rx FIFO overrun. */
32380dbe28b3SPyun YongHyeon 	if ((status & GM_IS_RX_FF_OR) != 0) {
32390dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
32400dbe28b3SPyun YongHyeon 		    GMF_CLI_RX_FO);
32410dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx FIFO overrun!\n");
32420dbe28b3SPyun YongHyeon 	}
32430dbe28b3SPyun YongHyeon 	/* GMAC Tx FIFO underrun. */
32440dbe28b3SPyun YongHyeon 	if ((status & GM_IS_TX_FF_UR) != 0) {
32450dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
32460dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_FU);
32470dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n");
32480dbe28b3SPyun YongHyeon 		/*
32490dbe28b3SPyun YongHyeon 		 * XXX
32500dbe28b3SPyun YongHyeon 		 * In case of Tx underrun, we may need to flush/reset
32510dbe28b3SPyun YongHyeon 		 * Tx MAC but that would also require resynchronization
32520dbe28b3SPyun YongHyeon 		 * with status LEs. Reintializing status LEs would
32530dbe28b3SPyun YongHyeon 		 * affect other port in dual MAC configuration so it
32540dbe28b3SPyun YongHyeon 		 * should be avoided as possible as we can.
32550dbe28b3SPyun YongHyeon 		 * Due to lack of documentation it's all vague guess but
32560dbe28b3SPyun YongHyeon 		 * it needs more investigation.
32570dbe28b3SPyun YongHyeon 		 */
32580dbe28b3SPyun YongHyeon 	}
32590dbe28b3SPyun YongHyeon }
32600dbe28b3SPyun YongHyeon 
32610dbe28b3SPyun YongHyeon static void
32620dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status)
32630dbe28b3SPyun YongHyeon {
32640dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
32650dbe28b3SPyun YongHyeon 
32660dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
32670dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RD1) != 0) {
32680dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
32690dbe28b3SPyun YongHyeon 		    "RAM buffer read parity error\n");
32700dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32710dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
32720dbe28b3SPyun YongHyeon 		    RI_CLR_RD_PERR);
32730dbe28b3SPyun YongHyeon 	}
32740dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_WR1) != 0) {
32750dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
32760dbe28b3SPyun YongHyeon 		    "RAM buffer write parity error\n");
32770dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32780dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
32790dbe28b3SPyun YongHyeon 		    RI_CLR_WR_PERR);
32800dbe28b3SPyun YongHyeon 	}
32810dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_MAC1) != 0) {
32820dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n");
32830dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32840dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
32850dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_PE);
32860dbe28b3SPyun YongHyeon 	}
32870dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RX1) != 0) {
32880dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx parity error\n");
32890dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32900dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR);
32910dbe28b3SPyun YongHyeon 	}
32920dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) {
32930dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "TCP segmentation error\n");
32940dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
32950dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP);
32960dbe28b3SPyun YongHyeon 	}
32970dbe28b3SPyun YongHyeon }
32980dbe28b3SPyun YongHyeon 
32990dbe28b3SPyun YongHyeon static void
33000dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc)
33010dbe28b3SPyun YongHyeon {
33020dbe28b3SPyun YongHyeon 	uint32_t status;
33030dbe28b3SPyun YongHyeon 	uint32_t tlphead[4];
33040dbe28b3SPyun YongHyeon 
33050dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_HWE_ISRC);
33060dbe28b3SPyun YongHyeon 	/* Time Stamp timer overflow. */
33070dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_TIST_OV) != 0)
33080dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
33090dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_NEXP) != 0) {
33100dbe28b3SPyun YongHyeon 		/*
33110dbe28b3SPyun YongHyeon 		 * PCI Express Error occured which is not described in PEX
33120dbe28b3SPyun YongHyeon 		 * spec.
33130dbe28b3SPyun YongHyeon 		 * This error is also mapped either to Master Abort(
33140dbe28b3SPyun YongHyeon 		 * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and
33150dbe28b3SPyun YongHyeon 		 * can only be cleared there.
33160dbe28b3SPyun YongHyeon                  */
33170dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
33180dbe28b3SPyun YongHyeon 		    "PCI Express protocol violation error\n");
33190dbe28b3SPyun YongHyeon 	}
33200dbe28b3SPyun YongHyeon 
33210dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) {
33220dbe28b3SPyun YongHyeon 		uint16_t v16;
33230dbe28b3SPyun YongHyeon 
33240dbe28b3SPyun YongHyeon 		if ((status & Y2_IS_MST_ERR) != 0)
33250dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
33260dbe28b3SPyun YongHyeon 			    "unexpected IRQ Status error\n");
33270dbe28b3SPyun YongHyeon 		else
33280dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
33290dbe28b3SPyun YongHyeon 			    "unexpected IRQ Master error\n");
33300dbe28b3SPyun YongHyeon 		/* Reset all bits in the PCI status register. */
33310dbe28b3SPyun YongHyeon 		v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
33320dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
33330dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCIR_STATUS, v16 |
33340dbe28b3SPyun YongHyeon 		    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
33350dbe28b3SPyun YongHyeon 		    PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2);
33360dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
33370dbe28b3SPyun YongHyeon 	}
33380dbe28b3SPyun YongHyeon 
33390dbe28b3SPyun YongHyeon 	/* Check for PCI Express Uncorrectable Error. */
33400dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_EXP) != 0) {
33410dbe28b3SPyun YongHyeon 		uint32_t v32;
33420dbe28b3SPyun YongHyeon 
33430dbe28b3SPyun YongHyeon 		/*
33440dbe28b3SPyun YongHyeon 		 * On PCI Express bus bridges are called root complexes (RC).
33450dbe28b3SPyun YongHyeon 		 * PCI Express errors are recognized by the root complex too,
33460dbe28b3SPyun YongHyeon 		 * which requests the system to handle the problem. After
33470dbe28b3SPyun YongHyeon 		 * error occurence it may be that no access to the adapter
33480dbe28b3SPyun YongHyeon 		 * may be performed any longer.
33490dbe28b3SPyun YongHyeon 		 */
33500dbe28b3SPyun YongHyeon 
33510dbe28b3SPyun YongHyeon 		v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
33520dbe28b3SPyun YongHyeon 		if ((v32 & PEX_UNSUP_REQ) != 0) {
33530dbe28b3SPyun YongHyeon 			/* Ignore unsupported request error. */
33540dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
33550dbe28b3SPyun YongHyeon 			    "Uncorrectable PCI Express error\n");
33560dbe28b3SPyun YongHyeon 		}
33570dbe28b3SPyun YongHyeon 		if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) {
33580dbe28b3SPyun YongHyeon 			int i;
33590dbe28b3SPyun YongHyeon 
33600dbe28b3SPyun YongHyeon 			/* Get TLP header form Log Registers. */
33610dbe28b3SPyun YongHyeon 			for (i = 0; i < 4; i++)
33620dbe28b3SPyun YongHyeon 				tlphead[i] = CSR_PCI_READ_4(sc,
33630dbe28b3SPyun YongHyeon 				    PEX_HEADER_LOG + i * 4);
33640dbe28b3SPyun YongHyeon 			/* Check for vendor defined broadcast message. */
33650dbe28b3SPyun YongHyeon 			if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) {
33660dbe28b3SPyun YongHyeon 				sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
33670dbe28b3SPyun YongHyeon 				CSR_WRITE_4(sc, B0_HWE_IMSK,
33680dbe28b3SPyun YongHyeon 				    sc->msk_intrhwemask);
33690dbe28b3SPyun YongHyeon 				CSR_READ_4(sc, B0_HWE_IMSK);
33700dbe28b3SPyun YongHyeon 			}
33710dbe28b3SPyun YongHyeon 		}
33720dbe28b3SPyun YongHyeon 		/* Clear the interrupt. */
33730dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
33740dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
33750dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
33760dbe28b3SPyun YongHyeon 	}
33770dbe28b3SPyun YongHyeon 
33780dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL)
33790dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status);
33800dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL)
33810dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8);
33820dbe28b3SPyun YongHyeon }
33830dbe28b3SPyun YongHyeon 
33840dbe28b3SPyun YongHyeon static __inline void
33850dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if)
33860dbe28b3SPyun YongHyeon {
33870dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
33880dbe28b3SPyun YongHyeon 
33890dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
33900dbe28b3SPyun YongHyeon 	if (sc_if->msk_framesize >(MCLBYTES - ETHER_HDR_LEN))
33910dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
33920dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
33930dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
33940dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
33950dbe28b3SPyun YongHyeon 	else
33960dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
33970dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_tag,
33980dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_map,
33990dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
34000dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq,
34010dbe28b3SPyun YongHyeon 	    PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod);
34020dbe28b3SPyun YongHyeon }
34030dbe28b3SPyun YongHyeon 
34040dbe28b3SPyun YongHyeon static int
34050dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc)
34060dbe28b3SPyun YongHyeon {
34070dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
34080dbe28b3SPyun YongHyeon 	int rxput[2];
34090dbe28b3SPyun YongHyeon 	struct msk_stat_desc *sd;
34100dbe28b3SPyun YongHyeon 	uint32_t control, status;
34110dbe28b3SPyun YongHyeon 	int cons, idx, len, port, rxprog;
34120dbe28b3SPyun YongHyeon 
34130dbe28b3SPyun YongHyeon 	idx = CSR_READ_2(sc, STAT_PUT_IDX);
34140dbe28b3SPyun YongHyeon 	if (idx == sc->msk_stat_cons)
34150dbe28b3SPyun YongHyeon 		return (0);
34160dbe28b3SPyun YongHyeon 
34170dbe28b3SPyun YongHyeon 	/* Sync status LEs. */
34180dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
34190dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
34200dbe28b3SPyun YongHyeon 	/* XXX Sync Rx LEs here. */
34210dbe28b3SPyun YongHyeon 
34220dbe28b3SPyun YongHyeon 	rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0;
34230dbe28b3SPyun YongHyeon 
34240dbe28b3SPyun YongHyeon 	rxprog = 0;
34250dbe28b3SPyun YongHyeon 	for (cons = sc->msk_stat_cons; cons != idx;) {
34260dbe28b3SPyun YongHyeon 		sd = &sc->msk_stat_ring[cons];
34270dbe28b3SPyun YongHyeon 		control = le32toh(sd->msk_control);
34280dbe28b3SPyun YongHyeon 		if ((control & HW_OWNER) == 0)
34290dbe28b3SPyun YongHyeon 			break;
34300dbe28b3SPyun YongHyeon 		/*
34310dbe28b3SPyun YongHyeon 		 * Marvell's FreeBSD driver updates status LE after clearing
34320dbe28b3SPyun YongHyeon 		 * HW_OWNER. However we don't have a way to sync single LE
34330dbe28b3SPyun YongHyeon 		 * with bus_dma(9) API. bus_dma(9) provides a way to sync
34340dbe28b3SPyun YongHyeon 		 * an entire DMA map. So don't sync LE until we have a better
34350dbe28b3SPyun YongHyeon 		 * way to sync LEs.
34360dbe28b3SPyun YongHyeon 		 */
34370dbe28b3SPyun YongHyeon 		control &= ~HW_OWNER;
34380dbe28b3SPyun YongHyeon 		sd->msk_control = htole32(control);
34390dbe28b3SPyun YongHyeon 		status = le32toh(sd->msk_status);
34400dbe28b3SPyun YongHyeon 		len = control & STLE_LEN_MASK;
34410dbe28b3SPyun YongHyeon 		port = (control >> 16) & 0x01;
34420dbe28b3SPyun YongHyeon 		sc_if = sc->msk_if[port];
34430dbe28b3SPyun YongHyeon 		if (sc_if == NULL) {
34440dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "invalid port opcode "
34450dbe28b3SPyun YongHyeon 			    "0x%08x\n", control & STLE_OP_MASK);
34460dbe28b3SPyun YongHyeon 			continue;
34470dbe28b3SPyun YongHyeon 		}
34480dbe28b3SPyun YongHyeon 
34490dbe28b3SPyun YongHyeon 		switch (control & STLE_OP_MASK) {
34500dbe28b3SPyun YongHyeon 		case OP_RXVLAN:
34510dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
34520dbe28b3SPyun YongHyeon 			break;
34530dbe28b3SPyun YongHyeon 		case OP_RXCHKSVLAN:
34540dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
34550dbe28b3SPyun YongHyeon 			break;
34560dbe28b3SPyun YongHyeon 		case OP_RXSTAT:
34570dbe28b3SPyun YongHyeon 			if (sc_if->msk_framesize > (MCLBYTES - ETHER_HDR_LEN))
34580dbe28b3SPyun YongHyeon 				msk_jumbo_rxeof(sc_if, status, len);
34590dbe28b3SPyun YongHyeon 			else
34600dbe28b3SPyun YongHyeon 				msk_rxeof(sc_if, status, len);
34610dbe28b3SPyun YongHyeon 			rxprog++;
34620dbe28b3SPyun YongHyeon 			/*
34630dbe28b3SPyun YongHyeon 			 * Because there is no way to sync single Rx LE
34640dbe28b3SPyun YongHyeon 			 * put the DMA sync operation off until the end of
34650dbe28b3SPyun YongHyeon 			 * event processing.
34660dbe28b3SPyun YongHyeon 			 */
34670dbe28b3SPyun YongHyeon 			rxput[port]++;
34680dbe28b3SPyun YongHyeon 			/* Update prefetch unit if we've passed water mark. */
34690dbe28b3SPyun YongHyeon 			if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) {
34700dbe28b3SPyun YongHyeon 				msk_rxput(sc_if);
34710dbe28b3SPyun YongHyeon 				rxput[port] = 0;
34720dbe28b3SPyun YongHyeon 			}
34730dbe28b3SPyun YongHyeon 			break;
34740dbe28b3SPyun YongHyeon 		case OP_TXINDEXLE:
34750dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_A] != NULL)
34760dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_A],
34770dbe28b3SPyun YongHyeon 				    status & STLE_TXA1_MSKL);
34780dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_B] != NULL)
34790dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_B],
34800dbe28b3SPyun YongHyeon 				    ((status & STLE_TXA2_MSKL) >>
34810dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTL) |
34820dbe28b3SPyun YongHyeon 				    ((len & STLE_TXA2_MSKH) <<
34830dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTH));
34840dbe28b3SPyun YongHyeon 			break;
34850dbe28b3SPyun YongHyeon 		default:
34860dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n",
34870dbe28b3SPyun YongHyeon 			    control & STLE_OP_MASK);
34880dbe28b3SPyun YongHyeon 			break;
34890dbe28b3SPyun YongHyeon 		}
34900dbe28b3SPyun YongHyeon 		MSK_INC(cons, MSK_STAT_RING_CNT);
34910dbe28b3SPyun YongHyeon 		if (rxprog > sc->msk_process_limit)
34920dbe28b3SPyun YongHyeon 			break;
34930dbe28b3SPyun YongHyeon 	}
34940dbe28b3SPyun YongHyeon 
34950dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = cons;
34960dbe28b3SPyun YongHyeon 	/* XXX We should sync status LEs here. See above notes. */
34970dbe28b3SPyun YongHyeon 
34980dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_A] > 0)
34990dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_A]);
35000dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_B] > 0)
35010dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_B]);
35020dbe28b3SPyun YongHyeon 
35030dbe28b3SPyun YongHyeon 	return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX));
35040dbe28b3SPyun YongHyeon }
35050dbe28b3SPyun YongHyeon 
3506ef544f63SPaolo Pisati static int
35070dbe28b3SPyun YongHyeon msk_intr(void *xsc)
35080dbe28b3SPyun YongHyeon {
35090dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
35100dbe28b3SPyun YongHyeon 	uint32_t status;
35110dbe28b3SPyun YongHyeon 
35120dbe28b3SPyun YongHyeon 	sc = xsc;
35130dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_Y2_SP_ISRC2);
35140dbe28b3SPyun YongHyeon 	/* Reading B0_Y2_SP_ISRC2 masks further interrupts. */
35150dbe28b3SPyun YongHyeon 	if (status == 0 || status == 0xffffffff) {
35160dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
3517ef544f63SPaolo Pisati 		return (FILTER_STRAY);
35180dbe28b3SPyun YongHyeon 	}
35190dbe28b3SPyun YongHyeon 
35200dbe28b3SPyun YongHyeon 	taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task);
3521ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
35220dbe28b3SPyun YongHyeon }
35230dbe28b3SPyun YongHyeon 
35240dbe28b3SPyun YongHyeon static void
35250dbe28b3SPyun YongHyeon msk_int_task(void *arg, int pending)
35260dbe28b3SPyun YongHyeon {
35270dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
35280dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if0, *sc_if1;
35290dbe28b3SPyun YongHyeon 	struct ifnet *ifp0, *ifp1;
35300dbe28b3SPyun YongHyeon 	uint32_t status;
35310dbe28b3SPyun YongHyeon 	int domore;
35320dbe28b3SPyun YongHyeon 
35330dbe28b3SPyun YongHyeon 	sc = arg;
35340dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
35350dbe28b3SPyun YongHyeon 
35360dbe28b3SPyun YongHyeon 	/* Get interrupt source. */
35370dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_ISRC);
35380dbe28b3SPyun YongHyeon 	if (status == 0 || status == 0xffffffff || sc->msk_suspended != 0 ||
35390dbe28b3SPyun YongHyeon 	    (status & sc->msk_intrmask) == 0)
35400dbe28b3SPyun YongHyeon 		goto done;
35410dbe28b3SPyun YongHyeon 
35420dbe28b3SPyun YongHyeon 	sc_if0 = sc->msk_if[MSK_PORT_A];
35430dbe28b3SPyun YongHyeon 	sc_if1 = sc->msk_if[MSK_PORT_B];
35440dbe28b3SPyun YongHyeon 	ifp0 = ifp1 = NULL;
3545b55031fdSPyun YongHyeon 	if (sc_if0 != NULL)
35460dbe28b3SPyun YongHyeon 		ifp0 = sc_if0->msk_ifp;
3547b55031fdSPyun YongHyeon 	if (sc_if1 != NULL)
35480dbe28b3SPyun YongHyeon 		ifp1 = sc_if1->msk_ifp;
35490dbe28b3SPyun YongHyeon 
35500dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL)
35510dbe28b3SPyun YongHyeon 		msk_intr_phy(sc_if0);
35520dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL)
35530dbe28b3SPyun YongHyeon 		msk_intr_phy(sc_if1);
35540dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL)
35550dbe28b3SPyun YongHyeon 		msk_intr_gmac(sc_if0);
35560dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL)
35570dbe28b3SPyun YongHyeon 		msk_intr_gmac(sc_if1);
35580dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) {
35590dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev, "Rx descriptor error\n");
35600dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2);
35610dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
35620dbe28b3SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
35630dbe28b3SPyun YongHyeon 	}
35640dbe28b3SPyun YongHyeon         if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) {
35650dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev, "Tx descriptor error\n");
35660dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2);
35670dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
35680dbe28b3SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
35690dbe28b3SPyun YongHyeon 	}
35700dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_HW_ERR) != 0)
35710dbe28b3SPyun YongHyeon 		msk_intr_hwerr(sc);
35720dbe28b3SPyun YongHyeon 
35730dbe28b3SPyun YongHyeon 	domore = msk_handle_events(sc);
35740dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_STAT_BMU) != 0)
35750dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ);
35760dbe28b3SPyun YongHyeon 
3577b55031fdSPyun YongHyeon 	if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3578b55031fdSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp0->if_snd))
35790dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task);
3580b55031fdSPyun YongHyeon 	if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3581b55031fdSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp1->if_snd))
35820dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task);
35830dbe28b3SPyun YongHyeon 
35840dbe28b3SPyun YongHyeon 	if (domore > 0) {
35850dbe28b3SPyun YongHyeon 		taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task);
35860dbe28b3SPyun YongHyeon 		MSK_UNLOCK(sc);
35870dbe28b3SPyun YongHyeon 		return;
35880dbe28b3SPyun YongHyeon 	}
35890dbe28b3SPyun YongHyeon done:
35900dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
35910dbe28b3SPyun YongHyeon 
35920dbe28b3SPyun YongHyeon 	/* Reenable interrupts. */
35930dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
35940dbe28b3SPyun YongHyeon }
35950dbe28b3SPyun YongHyeon 
35960dbe28b3SPyun YongHyeon static void
35970dbe28b3SPyun YongHyeon msk_init(void *xsc)
35980dbe28b3SPyun YongHyeon {
35990dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if = xsc;
36000dbe28b3SPyun YongHyeon 
36010dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
36020dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
36030dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
36040dbe28b3SPyun YongHyeon }
36050dbe28b3SPyun YongHyeon 
36060dbe28b3SPyun YongHyeon static void
36070dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if)
36080dbe28b3SPyun YongHyeon {
36090dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
36100dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
36110dbe28b3SPyun YongHyeon 	struct mii_data	 *mii;
36120dbe28b3SPyun YongHyeon 	uint16_t eaddr[ETHER_ADDR_LEN / 2];
36130dbe28b3SPyun YongHyeon 	uint16_t gmac;
36140dbe28b3SPyun YongHyeon 	int error, i;
36150dbe28b3SPyun YongHyeon 
36160dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
36170dbe28b3SPyun YongHyeon 
36180dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
36190dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
36200dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
36210dbe28b3SPyun YongHyeon 
36220dbe28b3SPyun YongHyeon 	error = 0;
36230dbe28b3SPyun YongHyeon 	/* Cancel pending I/O and free all Rx/Tx buffers. */
36240dbe28b3SPyun YongHyeon 	msk_stop(sc_if);
36250dbe28b3SPyun YongHyeon 
36260dbe28b3SPyun YongHyeon 	sc_if->msk_framesize = ifp->if_mtu + ETHER_HDR_LEN +
36270dbe28b3SPyun YongHyeon 	    ETHER_VLAN_ENCAP_LEN;
36280dbe28b3SPyun YongHyeon 
36290dbe28b3SPyun YongHyeon 	/*
36300dbe28b3SPyun YongHyeon 	 * Initialize GMAC first.
36310dbe28b3SPyun YongHyeon 	 * Without this initialization, Rx MAC did not work as expected
36320dbe28b3SPyun YongHyeon 	 * and Rx MAC garbled status LEs and it resulted in out-of-order
36330dbe28b3SPyun YongHyeon 	 * or duplicated frame delivery which in turn showed very poor
36340dbe28b3SPyun YongHyeon 	 * Rx performance.(I had to write a packet analysis code that
36350dbe28b3SPyun YongHyeon 	 * could be embeded in driver to diagnose this issue.)
36360dbe28b3SPyun YongHyeon 	 * I've spent almost 2 months to fix this issue. If I have had
36370dbe28b3SPyun YongHyeon 	 * datasheet for Yukon II I wouldn't have encountered this. :-(
36380dbe28b3SPyun YongHyeon 	 */
36390dbe28b3SPyun YongHyeon 	gmac = GM_GPCR_SPEED_100 | GM_GPCR_SPEED_1000 | GM_GPCR_DUP_FULL;
36400dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
36410dbe28b3SPyun YongHyeon 
36420dbe28b3SPyun YongHyeon 	/* Dummy read the Interrupt Source Register. */
36430dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
36440dbe28b3SPyun YongHyeon 
36450dbe28b3SPyun YongHyeon 	/* Set MIB Clear Counter Mode. */
36460dbe28b3SPyun YongHyeon 	gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR);
36470dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR);
36480dbe28b3SPyun YongHyeon 	/* Read all MIB Counters with Clear Mode set. */
36490dbe28b3SPyun YongHyeon 	for (i = 0; i < GM_MIB_CNT_SIZE; i++)
36500dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_MIB_CNT_BASE + 8 * i);
36510dbe28b3SPyun YongHyeon 	/* Clear MIB Clear Counter Mode. */
36520dbe28b3SPyun YongHyeon 	gmac &= ~GM_PAR_MIB_CLR;
36530dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac);
36540dbe28b3SPyun YongHyeon 
36550dbe28b3SPyun YongHyeon 	/* Disable FCS. */
36560dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS);
36570dbe28b3SPyun YongHyeon 
36580dbe28b3SPyun YongHyeon 	/* Setup Transmit Control Register. */
36590dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
36600dbe28b3SPyun YongHyeon 
36610dbe28b3SPyun YongHyeon 	/* Setup Transmit Flow Control Register. */
36620dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff);
36630dbe28b3SPyun YongHyeon 
36640dbe28b3SPyun YongHyeon 	/* Setup Transmit Parameter Register. */
36650dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM,
36660dbe28b3SPyun YongHyeon 	    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
36670dbe28b3SPyun YongHyeon 	    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
36680dbe28b3SPyun YongHyeon 
36690dbe28b3SPyun YongHyeon 	gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) |
36700dbe28b3SPyun YongHyeon 	    GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
36710dbe28b3SPyun YongHyeon 
36720dbe28b3SPyun YongHyeon 	if (sc_if->msk_framesize > MSK_MAX_FRAMELEN)
36730dbe28b3SPyun YongHyeon 		gmac |= GM_SMOD_JUMBO_ENA;
36740dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac);
36750dbe28b3SPyun YongHyeon 
36760dbe28b3SPyun YongHyeon 	/* Set station address. */
36770dbe28b3SPyun YongHyeon         bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
36780dbe28b3SPyun YongHyeon         for (i = 0; i < ETHER_ADDR_LEN /2; i++)
36790dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L + i * 4,
36800dbe28b3SPyun YongHyeon 		    eaddr[i]);
36810dbe28b3SPyun YongHyeon         for (i = 0; i < ETHER_ADDR_LEN /2; i++)
36820dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L + i * 4,
36830dbe28b3SPyun YongHyeon 		    eaddr[i]);
36840dbe28b3SPyun YongHyeon 
36850dbe28b3SPyun YongHyeon 	/* Disable interrupts for counter overflows. */
36860dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0);
36870dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0);
36880dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0);
36890dbe28b3SPyun YongHyeon 
36900dbe28b3SPyun YongHyeon 	/* Configure Rx MAC FIFO. */
36910dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
36920dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR);
36930dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
36940dbe28b3SPyun YongHyeon 	    GMF_OPER_ON | GMF_RX_F_FL_ON);
36950dbe28b3SPyun YongHyeon 
36960dbe28b3SPyun YongHyeon 	/* Set promiscuous mode. */
36970dbe28b3SPyun YongHyeon 	msk_setpromisc(sc_if);
36980dbe28b3SPyun YongHyeon 
36990dbe28b3SPyun YongHyeon 	/* Set multicast filter. */
37000dbe28b3SPyun YongHyeon 	msk_setmulti(sc_if);
37010dbe28b3SPyun YongHyeon 
37020dbe28b3SPyun YongHyeon 	/* Flush Rx MAC FIFO on any flow control or error. */
37030dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK),
37040dbe28b3SPyun YongHyeon 	    GMR_FS_ANY_ERR);
37050dbe28b3SPyun YongHyeon 
37060dbe28b3SPyun YongHyeon 	/* Set Rx FIFO flush threshold to 64 bytes. */
37070dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR),
37080dbe28b3SPyun YongHyeon 	    RX_GMF_FL_THR_DEF);
37090dbe28b3SPyun YongHyeon 
37100dbe28b3SPyun YongHyeon 	/* Configure Tx MAC FIFO. */
37110dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
37120dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR);
37130dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON);
37140dbe28b3SPyun YongHyeon 
37150dbe28b3SPyun YongHyeon 	/* Configure hardware VLAN tag insertion/stripping. */
37160dbe28b3SPyun YongHyeon 	msk_setvlan(sc_if, ifp);
37170dbe28b3SPyun YongHyeon 
37180dbe28b3SPyun YongHyeon 	/* XXX It seems STFW is requried for all cases. */
37190dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), TX_STFW_ENA);
37200dbe28b3SPyun YongHyeon 
37210dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U) {
37220dbe28b3SPyun YongHyeon 		/* Set Rx Pause threshould. */
37230dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR),
37240dbe28b3SPyun YongHyeon 		    MSK_ECU_LLPP);
37250dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR),
37260dbe28b3SPyun YongHyeon 		    MSK_ECU_ULPP);
37270dbe28b3SPyun YongHyeon 		if (sc_if->msk_framesize > MSK_MAX_FRAMELEN) {
37280dbe28b3SPyun YongHyeon 			/*
37290dbe28b3SPyun YongHyeon 			 * Can't sure the following code is needed as Yukon
37300dbe28b3SPyun YongHyeon 			 * Yukon EC Ultra may not support jumbo frames.
37310dbe28b3SPyun YongHyeon 			 *
37320dbe28b3SPyun YongHyeon 			 * Set Tx GMAC FIFO Almost Empty Threshold.
37330dbe28b3SPyun YongHyeon 			 */
37340dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR),
37350dbe28b3SPyun YongHyeon 			    MSK_ECU_AE_THR);
37360dbe28b3SPyun YongHyeon 			/* Disable Store & Forward mode for Tx. */
37370dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
37380dbe28b3SPyun YongHyeon 			    TX_STFW_DIS);
37390dbe28b3SPyun YongHyeon 		}
37400dbe28b3SPyun YongHyeon 	}
37410dbe28b3SPyun YongHyeon 
37420dbe28b3SPyun YongHyeon 	/*
37430dbe28b3SPyun YongHyeon 	 * Disable Force Sync bit and Alloc bit in Tx RAM interface
37440dbe28b3SPyun YongHyeon 	 * arbiter as we don't use Sync Tx queue.
37450dbe28b3SPyun YongHyeon 	 */
37460dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL),
37470dbe28b3SPyun YongHyeon 	    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
37480dbe28b3SPyun YongHyeon 	/* Enable the RAM Interface Arbiter. */
37490dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB);
37500dbe28b3SPyun YongHyeon 
37510dbe28b3SPyun YongHyeon 	/* Setup RAM buffer. */
37520dbe28b3SPyun YongHyeon 	msk_set_rambuffer(sc_if);
37530dbe28b3SPyun YongHyeon 
37540dbe28b3SPyun YongHyeon 	/* Disable Tx sync Queue. */
37550dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET);
37560dbe28b3SPyun YongHyeon 
37570dbe28b3SPyun YongHyeon 	/* Setup Tx Queue Bus Memory Interface. */
37580dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET);
37590dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT);
37600dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON);
37610dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM);
37620dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
37630dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) {
37640dbe28b3SPyun YongHyeon 		/* Fix for Yukon-EC Ultra: set BMU FIFO level */
37650dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), MSK_ECU_TXFF_LEV);
37660dbe28b3SPyun YongHyeon 	}
37670dbe28b3SPyun YongHyeon 
37680dbe28b3SPyun YongHyeon 	/* Setup Rx Queue Bus Memory Interface. */
37690dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET);
37700dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT);
37710dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON);
37720dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM);
37730dbe28b3SPyun YongHyeon         if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
37740dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) {
37750dbe28b3SPyun YongHyeon 		/* MAC Rx RAM Read is controlled by hardware. */
37760dbe28b3SPyun YongHyeon                 CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS);
37770dbe28b3SPyun YongHyeon 	}
37780dbe28b3SPyun YongHyeon 
37790dbe28b3SPyun YongHyeon 	msk_set_prefetch(sc, sc_if->msk_txq,
37800dbe28b3SPyun YongHyeon 	    sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1);
37810dbe28b3SPyun YongHyeon 	msk_init_tx_ring(sc_if);
37820dbe28b3SPyun YongHyeon 
37830dbe28b3SPyun YongHyeon 	/* Disable Rx checksum offload and RSS hash. */
37840dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR),
37850dbe28b3SPyun YongHyeon 	    BMU_DIS_RX_CHKSUM | BMU_DIS_RX_RSS_HASH);
37860dbe28b3SPyun YongHyeon 	if (sc_if->msk_framesize > (MCLBYTES - ETHER_HDR_LEN)) {
37870dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
37880dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring_paddr,
37890dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_CNT - 1);
37900dbe28b3SPyun YongHyeon 		error = msk_init_jumbo_rx_ring(sc_if);
37910dbe28b3SPyun YongHyeon 	 } else {
37920dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
37930dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring_paddr,
37940dbe28b3SPyun YongHyeon 		    MSK_RX_RING_CNT - 1);
37950dbe28b3SPyun YongHyeon 		error = msk_init_rx_ring(sc_if);
37960dbe28b3SPyun YongHyeon 	}
37970dbe28b3SPyun YongHyeon 	if (error != 0) {
37980dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
37990dbe28b3SPyun YongHyeon 		    "initialization failed: no memory for Rx buffers\n");
38000dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
38010dbe28b3SPyun YongHyeon 		return;
38020dbe28b3SPyun YongHyeon 	}
38030dbe28b3SPyun YongHyeon 
38040dbe28b3SPyun YongHyeon 	/* Configure interrupt handling. */
38050dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
38060dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_A;
38070dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L1_MASK;
38080dbe28b3SPyun YongHyeon 	} else {
38090dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_B;
38100dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L2_MASK;
38110dbe28b3SPyun YongHyeon 	}
38120dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
38130dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
38140dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
38150dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
38160dbe28b3SPyun YongHyeon 
38170dbe28b3SPyun YongHyeon 	sc_if->msk_link = 0;
38180dbe28b3SPyun YongHyeon 	mii_mediachg(mii);
38190dbe28b3SPyun YongHyeon 
38200dbe28b3SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
38210dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
38220dbe28b3SPyun YongHyeon 
38230dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
38240dbe28b3SPyun YongHyeon }
38250dbe28b3SPyun YongHyeon 
38260dbe28b3SPyun YongHyeon static void
38270dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if)
38280dbe28b3SPyun YongHyeon {
38290dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
38300dbe28b3SPyun YongHyeon 	int ltpp, utpp;
38310dbe28b3SPyun YongHyeon 
38320dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
38330dbe28b3SPyun YongHyeon 
38340dbe28b3SPyun YongHyeon 	/* Setup Rx Queue. */
38350dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR);
38360dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START),
38370dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
38380dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END),
38390dbe28b3SPyun YongHyeon 	    sc->msk_rxqend[sc_if->msk_port] / 8);
38400dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP),
38410dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
38420dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP),
38430dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
38440dbe28b3SPyun YongHyeon 
38450dbe28b3SPyun YongHyeon 	utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
38460dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8;
38470dbe28b3SPyun YongHyeon 	ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
38480dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8;
38490dbe28b3SPyun YongHyeon 	if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE)
38500dbe28b3SPyun YongHyeon 		ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8;
38510dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp);
38520dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp);
38530dbe28b3SPyun YongHyeon 	/* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */
38540dbe28b3SPyun YongHyeon 
38550dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD);
38560dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL));
38570dbe28b3SPyun YongHyeon 
38580dbe28b3SPyun YongHyeon 	/* Setup Tx Queue. */
38590dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR);
38600dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START),
38610dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
38620dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END),
38630dbe28b3SPyun YongHyeon 	    sc->msk_txqend[sc_if->msk_port] / 8);
38640dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP),
38650dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
38660dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP),
38670dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
38680dbe28b3SPyun YongHyeon 	/* Enable Store & Forward for Tx side. */
38690dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD);
38700dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD);
38710dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL));
38720dbe28b3SPyun YongHyeon }
38730dbe28b3SPyun YongHyeon 
38740dbe28b3SPyun YongHyeon static void
38750dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr,
38760dbe28b3SPyun YongHyeon     uint32_t count)
38770dbe28b3SPyun YongHyeon {
38780dbe28b3SPyun YongHyeon 
38790dbe28b3SPyun YongHyeon 	/* Reset the prefetch unit. */
38800dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
38810dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
38820dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
38830dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_CLR);
38840dbe28b3SPyun YongHyeon 	/* Set LE base address. */
38850dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG),
38860dbe28b3SPyun YongHyeon 	    MSK_ADDR_LO(addr));
38870dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG),
38880dbe28b3SPyun YongHyeon 	    MSK_ADDR_HI(addr));
38890dbe28b3SPyun YongHyeon 	/* Set the list last index. */
38900dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG),
38910dbe28b3SPyun YongHyeon 	    count);
38920dbe28b3SPyun YongHyeon 	/* Turn on prefetch unit. */
38930dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
38940dbe28b3SPyun YongHyeon 	    PREF_UNIT_OP_ON);
38950dbe28b3SPyun YongHyeon 	/* Dummy read to ensure write. */
38960dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG));
38970dbe28b3SPyun YongHyeon }
38980dbe28b3SPyun YongHyeon 
38990dbe28b3SPyun YongHyeon static void
39000dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if)
39010dbe28b3SPyun YongHyeon {
39020dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
39030dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
39040dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
39050dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
39060dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
39070dbe28b3SPyun YongHyeon 	uint32_t val;
39080dbe28b3SPyun YongHyeon 	int i;
39090dbe28b3SPyun YongHyeon 
39100dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
39110dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
39120dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
39130dbe28b3SPyun YongHyeon 
39140dbe28b3SPyun YongHyeon 	callout_stop(&sc_if->msk_tick_ch);
39152271eac7SPyun YongHyeon 	sc_if->msk_watchdog_timer = 0;
39160dbe28b3SPyun YongHyeon 
39170dbe28b3SPyun YongHyeon 	/* Disable interrupts. */
39180dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
39190dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_A;
39200dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK;
39210dbe28b3SPyun YongHyeon 	} else {
39220dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_B;
39230dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK;
39240dbe28b3SPyun YongHyeon 	}
39250dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
39260dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
39270dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
39280dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
39290dbe28b3SPyun YongHyeon 
39300dbe28b3SPyun YongHyeon 	/* Disable Tx/Rx MAC. */
39310dbe28b3SPyun YongHyeon 	val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
39320dbe28b3SPyun YongHyeon 	val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
39330dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val);
39340dbe28b3SPyun YongHyeon 	/* Read again to ensure writing. */
39350dbe28b3SPyun YongHyeon 	GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
39360dbe28b3SPyun YongHyeon 
39370dbe28b3SPyun YongHyeon 	/* Stop Tx BMU. */
39380dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP);
39390dbe28b3SPyun YongHyeon 	val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
39400dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
39410dbe28b3SPyun YongHyeon 		if ((val & (BMU_STOP | BMU_IDLE)) == 0) {
39420dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
39430dbe28b3SPyun YongHyeon 			    BMU_STOP);
39440dbe28b3SPyun YongHyeon 			CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
39450dbe28b3SPyun YongHyeon 		} else
39460dbe28b3SPyun YongHyeon 			break;
39470dbe28b3SPyun YongHyeon 		DELAY(1);
39480dbe28b3SPyun YongHyeon 	}
39490dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
39500dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n");
39510dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL),
39520dbe28b3SPyun YongHyeon 	    RB_RST_SET | RB_DIS_OP_MD);
39530dbe28b3SPyun YongHyeon 
39540dbe28b3SPyun YongHyeon 	/* Disable all GMAC interrupt. */
39550dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0);
39560dbe28b3SPyun YongHyeon 	/* Disable PHY interrupt. */
39570dbe28b3SPyun YongHyeon 	if (sc->msk_marvell_phy)
39580dbe28b3SPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
39590dbe28b3SPyun YongHyeon 
39600dbe28b3SPyun YongHyeon 	/* Disable the RAM Interface Arbiter. */
39610dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB);
39620dbe28b3SPyun YongHyeon 
39630dbe28b3SPyun YongHyeon 	/* Reset the PCI FIFO of the async Tx queue */
39640dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
39650dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
39660dbe28b3SPyun YongHyeon 
39670dbe28b3SPyun YongHyeon 	/* Reset the Tx prefetch units. */
39680dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG),
39690dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
39700dbe28b3SPyun YongHyeon 
39710dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer async Tx queue. */
39720dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET);
39730dbe28b3SPyun YongHyeon 
39740dbe28b3SPyun YongHyeon 	/* Reset Tx MAC FIFO. */
39750dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
39760dbe28b3SPyun YongHyeon 	/* Set Pause Off. */
39770dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF);
39780dbe28b3SPyun YongHyeon 
39790dbe28b3SPyun YongHyeon 	/*
39800dbe28b3SPyun YongHyeon 	 * The Rx Stop command will not work for Yukon-2 if the BMU does not
39810dbe28b3SPyun YongHyeon 	 * reach the end of packet and since we can't make sure that we have
39820dbe28b3SPyun YongHyeon 	 * incoming data, we must reset the BMU while it is not during a DMA
39830dbe28b3SPyun YongHyeon 	 * transfer. Since it is possible that the Rx path is still active,
39840dbe28b3SPyun YongHyeon 	 * the Rx RAM buffer will be stopped first, so any possible incoming
39850dbe28b3SPyun YongHyeon 	 * data will not trigger a DMA. After the RAM buffer is stopped, the
39860dbe28b3SPyun YongHyeon 	 * BMU is polled until any DMA in progress is ended and only then it
39870dbe28b3SPyun YongHyeon 	 * will be reset.
39880dbe28b3SPyun YongHyeon 	 */
39890dbe28b3SPyun YongHyeon 
39900dbe28b3SPyun YongHyeon 	/* Disable the RAM Buffer receive queue. */
39910dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD);
39920dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
39930dbe28b3SPyun YongHyeon 		if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) ==
39940dbe28b3SPyun YongHyeon 		    CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL)))
39950dbe28b3SPyun YongHyeon 			break;
39960dbe28b3SPyun YongHyeon 		DELAY(1);
39970dbe28b3SPyun YongHyeon 	}
39980dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
39990dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n");
40000dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR),
40010dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
40020dbe28b3SPyun YongHyeon 	/* Reset the Rx prefetch unit. */
40030dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG),
40040dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
40050dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer receive queue. */
40060dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET);
40070dbe28b3SPyun YongHyeon 	/* Reset Rx MAC FIFO. */
40080dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
40090dbe28b3SPyun YongHyeon 
40100dbe28b3SPyun YongHyeon 	/* Free Rx and Tx mbufs still in the queues. */
40110dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
40120dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
40130dbe28b3SPyun YongHyeon 		if (rxd->rx_m != NULL) {
40140dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag,
40150dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
40160dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag,
40170dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap);
40180dbe28b3SPyun YongHyeon 			m_freem(rxd->rx_m);
40190dbe28b3SPyun YongHyeon 			rxd->rx_m = NULL;
40200dbe28b3SPyun YongHyeon 		}
40210dbe28b3SPyun YongHyeon 	}
40220dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
40230dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
40240dbe28b3SPyun YongHyeon 		if (jrxd->rx_m != NULL) {
40250dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
40260dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
40270dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
40280dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap);
40290dbe28b3SPyun YongHyeon 			m_freem(jrxd->rx_m);
40300dbe28b3SPyun YongHyeon 			jrxd->rx_m = NULL;
40310dbe28b3SPyun YongHyeon 		}
40320dbe28b3SPyun YongHyeon 	}
40330dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
40340dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
40350dbe28b3SPyun YongHyeon 		if (txd->tx_m != NULL) {
40360dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag,
40370dbe28b3SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
40380dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag,
40390dbe28b3SPyun YongHyeon 			    txd->tx_dmamap);
40400dbe28b3SPyun YongHyeon 			m_freem(txd->tx_m);
40410dbe28b3SPyun YongHyeon 			txd->tx_m = NULL;
40420dbe28b3SPyun YongHyeon 		}
40430dbe28b3SPyun YongHyeon 	}
40440dbe28b3SPyun YongHyeon 
40450dbe28b3SPyun YongHyeon 	/*
40460dbe28b3SPyun YongHyeon 	 * Mark the interface down.
40470dbe28b3SPyun YongHyeon 	 */
40480dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
40490dbe28b3SPyun YongHyeon 	sc_if->msk_link = 0;
40500dbe28b3SPyun YongHyeon }
40510dbe28b3SPyun YongHyeon 
40520dbe28b3SPyun YongHyeon static int
40530dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
40540dbe28b3SPyun YongHyeon {
40550dbe28b3SPyun YongHyeon 	int error, value;
40560dbe28b3SPyun YongHyeon 
40570dbe28b3SPyun YongHyeon 	if (!arg1)
40580dbe28b3SPyun YongHyeon 		return (EINVAL);
40590dbe28b3SPyun YongHyeon 	value = *(int *)arg1;
40600dbe28b3SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
40610dbe28b3SPyun YongHyeon 	if (error || !req->newptr)
40620dbe28b3SPyun YongHyeon 		return (error);
40630dbe28b3SPyun YongHyeon 	if (value < low || value > high)
40640dbe28b3SPyun YongHyeon 		return (EINVAL);
40650dbe28b3SPyun YongHyeon 	*(int *)arg1 = value;
40660dbe28b3SPyun YongHyeon 
40670dbe28b3SPyun YongHyeon 	return (0);
40680dbe28b3SPyun YongHyeon }
40690dbe28b3SPyun YongHyeon 
40700dbe28b3SPyun YongHyeon static int
40710dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS)
40720dbe28b3SPyun YongHyeon {
40730dbe28b3SPyun YongHyeon 
40740dbe28b3SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN,
40750dbe28b3SPyun YongHyeon 	    MSK_PROC_MAX));
40760dbe28b3SPyun YongHyeon }
4077