10dbe28b3SPyun YongHyeon /****************************************************************************** 20dbe28b3SPyun YongHyeon * 30dbe28b3SPyun YongHyeon * Name : sky2.c 40dbe28b3SPyun YongHyeon * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x 50dbe28b3SPyun YongHyeon * Version: $Revision: 1.23 $ 60dbe28b3SPyun YongHyeon * Date : $Date: 2005/12/22 09:04:11 $ 70dbe28b3SPyun YongHyeon * Purpose: Main driver source file 80dbe28b3SPyun YongHyeon * 90dbe28b3SPyun YongHyeon *****************************************************************************/ 100dbe28b3SPyun YongHyeon 110dbe28b3SPyun YongHyeon /****************************************************************************** 120dbe28b3SPyun YongHyeon * 130dbe28b3SPyun YongHyeon * LICENSE: 140dbe28b3SPyun YongHyeon * Copyright (C) Marvell International Ltd. and/or its affiliates 150dbe28b3SPyun YongHyeon * 160dbe28b3SPyun YongHyeon * The computer program files contained in this folder ("Files") 170dbe28b3SPyun YongHyeon * are provided to you under the BSD-type license terms provided 180dbe28b3SPyun YongHyeon * below, and any use of such Files and any derivative works 190dbe28b3SPyun YongHyeon * thereof created by you shall be governed by the following terms 200dbe28b3SPyun YongHyeon * and conditions: 210dbe28b3SPyun YongHyeon * 220dbe28b3SPyun YongHyeon * - Redistributions of source code must retain the above copyright 230dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 240dbe28b3SPyun YongHyeon * - Redistributions in binary form must reproduce the above 250dbe28b3SPyun YongHyeon * copyright notice, this list of conditions and the following 260dbe28b3SPyun YongHyeon * disclaimer in the documentation and/or other materials provided 270dbe28b3SPyun YongHyeon * with the distribution. 280dbe28b3SPyun YongHyeon * - Neither the name of Marvell nor the names of its contributors 290dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this 300dbe28b3SPyun YongHyeon * software without specific prior written permission. 310dbe28b3SPyun YongHyeon * 320dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 330dbe28b3SPyun YongHyeon * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 340dbe28b3SPyun YongHyeon * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 350dbe28b3SPyun YongHyeon * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 360dbe28b3SPyun YongHyeon * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 370dbe28b3SPyun YongHyeon * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 380dbe28b3SPyun YongHyeon * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 390dbe28b3SPyun YongHyeon * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 400dbe28b3SPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 410dbe28b3SPyun YongHyeon * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 420dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED 430dbe28b3SPyun YongHyeon * OF THE POSSIBILITY OF SUCH DAMAGE. 440dbe28b3SPyun YongHyeon * /LICENSE 450dbe28b3SPyun YongHyeon * 460dbe28b3SPyun YongHyeon *****************************************************************************/ 470dbe28b3SPyun YongHyeon 480dbe28b3SPyun YongHyeon /*- 490dbe28b3SPyun YongHyeon * Copyright (c) 1997, 1998, 1999, 2000 500dbe28b3SPyun YongHyeon * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 510dbe28b3SPyun YongHyeon * 520dbe28b3SPyun YongHyeon * Redistribution and use in source and binary forms, with or without 530dbe28b3SPyun YongHyeon * modification, are permitted provided that the following conditions 540dbe28b3SPyun YongHyeon * are met: 550dbe28b3SPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 560dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 570dbe28b3SPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 580dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 590dbe28b3SPyun YongHyeon * documentation and/or other materials provided with the distribution. 600dbe28b3SPyun YongHyeon * 3. All advertising materials mentioning features or use of this software 610dbe28b3SPyun YongHyeon * must display the following acknowledgement: 620dbe28b3SPyun YongHyeon * This product includes software developed by Bill Paul. 630dbe28b3SPyun YongHyeon * 4. Neither the name of the author nor the names of any co-contributors 640dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this software 650dbe28b3SPyun YongHyeon * without specific prior written permission. 660dbe28b3SPyun YongHyeon * 670dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 680dbe28b3SPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 690dbe28b3SPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 700dbe28b3SPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 710dbe28b3SPyun YongHyeon * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 720dbe28b3SPyun YongHyeon * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 730dbe28b3SPyun YongHyeon * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 740dbe28b3SPyun YongHyeon * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 750dbe28b3SPyun YongHyeon * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 760dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 770dbe28b3SPyun YongHyeon * THE POSSIBILITY OF SUCH DAMAGE. 780dbe28b3SPyun YongHyeon */ 790dbe28b3SPyun YongHyeon /*- 800dbe28b3SPyun YongHyeon * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu> 810dbe28b3SPyun YongHyeon * 820dbe28b3SPyun YongHyeon * Permission to use, copy, modify, and distribute this software for any 830dbe28b3SPyun YongHyeon * purpose with or without fee is hereby granted, provided that the above 840dbe28b3SPyun YongHyeon * copyright notice and this permission notice appear in all copies. 850dbe28b3SPyun YongHyeon * 860dbe28b3SPyun YongHyeon * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 870dbe28b3SPyun YongHyeon * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 880dbe28b3SPyun YongHyeon * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 890dbe28b3SPyun YongHyeon * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 900dbe28b3SPyun YongHyeon * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 910dbe28b3SPyun YongHyeon * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 920dbe28b3SPyun YongHyeon * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 930dbe28b3SPyun YongHyeon */ 940dbe28b3SPyun YongHyeon 950dbe28b3SPyun YongHyeon /* 960dbe28b3SPyun YongHyeon * Device driver for the Marvell Yukon II Ethernet controller. 970dbe28b3SPyun YongHyeon * Due to lack of documentation, this driver is based on the code from 980dbe28b3SPyun YongHyeon * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x. 990dbe28b3SPyun YongHyeon */ 1000dbe28b3SPyun YongHyeon 1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h> 1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$"); 1030dbe28b3SPyun YongHyeon 1040dbe28b3SPyun YongHyeon #include <sys/param.h> 1050dbe28b3SPyun YongHyeon #include <sys/systm.h> 1060dbe28b3SPyun YongHyeon #include <sys/bus.h> 1070dbe28b3SPyun YongHyeon #include <sys/endian.h> 1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h> 1090dbe28b3SPyun YongHyeon #include <sys/malloc.h> 1100dbe28b3SPyun YongHyeon #include <sys/kernel.h> 1110dbe28b3SPyun YongHyeon #include <sys/module.h> 1120dbe28b3SPyun YongHyeon #include <sys/socket.h> 1130dbe28b3SPyun YongHyeon #include <sys/sockio.h> 1140dbe28b3SPyun YongHyeon #include <sys/queue.h> 1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h> 1160dbe28b3SPyun YongHyeon 1170dbe28b3SPyun YongHyeon #include <net/bpf.h> 1180dbe28b3SPyun YongHyeon #include <net/ethernet.h> 1190dbe28b3SPyun YongHyeon #include <net/if.h> 12067784314SPoul-Henning Kamp #include <net/if_arp.h> 1210dbe28b3SPyun YongHyeon #include <net/if_dl.h> 1220dbe28b3SPyun YongHyeon #include <net/if_media.h> 1230dbe28b3SPyun YongHyeon #include <net/if_types.h> 1240dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h> 1250dbe28b3SPyun YongHyeon 1260dbe28b3SPyun YongHyeon #include <netinet/in.h> 12767784314SPoul-Henning Kamp #include <netinet/in_systm.h> 1280dbe28b3SPyun YongHyeon #include <netinet/ip.h> 1290dbe28b3SPyun YongHyeon #include <netinet/tcp.h> 13067784314SPoul-Henning Kamp #include <netinet/udp.h> 1310dbe28b3SPyun YongHyeon 1320dbe28b3SPyun YongHyeon #include <machine/bus.h> 133b5898b80SPyun YongHyeon #include <machine/in_cksum.h> 1340dbe28b3SPyun YongHyeon #include <machine/resource.h> 1350dbe28b3SPyun YongHyeon #include <sys/rman.h> 1360dbe28b3SPyun YongHyeon 13767784314SPoul-Henning Kamp #include <dev/mii/mii.h> 1380dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h> 1390dbe28b3SPyun YongHyeon 1400dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h> 1410dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h> 1420dbe28b3SPyun YongHyeon 1430dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h> 1440dbe28b3SPyun YongHyeon 1450dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1); 1460dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1); 1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1); 1480dbe28b3SPyun YongHyeon 1490dbe28b3SPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 1500dbe28b3SPyun YongHyeon #include "miibus_if.h" 1510dbe28b3SPyun YongHyeon 1520dbe28b3SPyun YongHyeon /* Tunables. */ 1530dbe28b3SPyun YongHyeon static int msi_disable = 0; 1540dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable); 15553dcfbd1SPyun YongHyeon static int legacy_intr = 0; 15653dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr); 15785b340cbSPyun YongHyeon static int jumbo_disable = 0; 15885b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable); 1590dbe28b3SPyun YongHyeon 1600dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 1610dbe28b3SPyun YongHyeon 1620dbe28b3SPyun YongHyeon /* 1630dbe28b3SPyun YongHyeon * Devices supported by this driver. 1640dbe28b3SPyun YongHyeon */ 1650dbe28b3SPyun YongHyeon static struct msk_product { 1660dbe28b3SPyun YongHyeon uint16_t msk_vendorid; 1670dbe28b3SPyun YongHyeon uint16_t msk_deviceid; 1680dbe28b3SPyun YongHyeon const char *msk_name; 1690dbe28b3SPyun YongHyeon } msk_products[] = { 1700dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2, 1710dbe28b3SPyun YongHyeon "SK-9Sxx Gigabit Ethernet" }, 1720dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2_EXPR, 1730dbe28b3SPyun YongHyeon "SK-9Exx Gigabit Ethernet"}, 1740dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021CU, 1750dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021CU Gigabit Ethernet" }, 1760dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021X, 1770dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" }, 1780dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022CU, 1790dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022CU Gigabit Ethernet" }, 1800dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022X, 1810dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" }, 1820dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061CU, 1830dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061CU Gigabit Ethernet" }, 1840dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061X, 1850dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" }, 1860dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062CU, 1870dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062CU Gigabit Ethernet" }, 1880dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062X, 1890dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" }, 1900dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8035, 191f972d4c6SPyun YongHyeon "Marvell Yukon 88E8035 Fast Ethernet" }, 1920dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8036, 193f972d4c6SPyun YongHyeon "Marvell Yukon 88E8036 Fast Ethernet" }, 1940dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8038, 195f972d4c6SPyun YongHyeon "Marvell Yukon 88E8038 Fast Ethernet" }, 19628d34c0eSRemko Lodder { VENDORID_MARVELL, DEVICEID_MRVL_8039, 197f972d4c6SPyun YongHyeon "Marvell Yukon 88E8039 Fast Ethernet" }, 19812909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040, 19912909985SPyun YongHyeon "Marvell Yukon 88E8040 Fast Ethernet" }, 20012909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040T, 20112909985SPyun YongHyeon "Marvell Yukon 88E8040T Fast Ethernet" }, 2020e0ed74fSUlf Lilleengen { VENDORID_MARVELL, DEVICEID_MRVL_8042, 2030e0ed74fSUlf Lilleengen "Marvell Yukon 88E8042 Fast Ethernet" }, 20412909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8048, 20512909985SPyun YongHyeon "Marvell Yukon 88E8048 Fast Ethernet" }, 2060dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4361, 2070dbe28b3SPyun YongHyeon "Marvell Yukon 88E8050 Gigabit Ethernet" }, 2080dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4360, 2090dbe28b3SPyun YongHyeon "Marvell Yukon 88E8052 Gigabit Ethernet" }, 2100dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4362, 2110dbe28b3SPyun YongHyeon "Marvell Yukon 88E8053 Gigabit Ethernet" }, 2120dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4363, 2130dbe28b3SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 2140dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4364, 2150dbe28b3SPyun YongHyeon "Marvell Yukon 88E8056 Gigabit Ethernet" }, 216a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4365, 217a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8070 Gigabit Ethernet" }, 21875ef16dfSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436A, 21975ef16dfSPyun YongHyeon "Marvell Yukon 88E8058 Gigabit Ethernet" }, 220a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436B, 221a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8071 Gigabit Ethernet" }, 222a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436C, 223a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8072 Gigabit Ethernet" }, 224e0029a72SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436D, 225e0029a72SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 226e0029a72SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4370, 227e0029a72SPyun YongHyeon "Marvell Yukon 88E8075 Gigabit Ethernet" }, 22876202a16SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4380, 22976202a16SPyun YongHyeon "Marvell Yukon 88E8057 Gigabit Ethernet" }, 230e19bd6eeSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4381, 231e19bd6eeSPyun YongHyeon "Marvell Yukon 88E8059 Gigabit Ethernet" }, 2320dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE550SX, 2330dbe28b3SPyun YongHyeon "D-Link 550SX Gigabit Ethernet" }, 23460d3251aSPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560SX, 23560d3251aSPyun YongHyeon "D-Link 560SX Gigabit Ethernet" }, 2360dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560T, 2370dbe28b3SPyun YongHyeon "D-Link 560T Gigabit Ethernet" } 2380dbe28b3SPyun YongHyeon }; 2390dbe28b3SPyun YongHyeon 2400dbe28b3SPyun YongHyeon static const char *model_name[] = { 2410dbe28b3SPyun YongHyeon "Yukon XL", 2420dbe28b3SPyun YongHyeon "Yukon EC Ultra", 243daf29227SPyun YongHyeon "Yukon EX", 2440dbe28b3SPyun YongHyeon "Yukon EC", 24561708f4cSPyun YongHyeon "Yukon FE", 24676202a16SPyun YongHyeon "Yukon FE+", 24776202a16SPyun YongHyeon "Yukon Supreme", 248e19bd6eeSPyun YongHyeon "Yukon Ultra 2", 249e19bd6eeSPyun YongHyeon "Yukon Unknown", 250e19bd6eeSPyun YongHyeon "Yukon Optima", 2510dbe28b3SPyun YongHyeon }; 2520dbe28b3SPyun YongHyeon 2530dbe28b3SPyun YongHyeon static int mskc_probe(device_t); 2540dbe28b3SPyun YongHyeon static int mskc_attach(device_t); 2550dbe28b3SPyun YongHyeon static int mskc_detach(device_t); 2566a087a87SPyun YongHyeon static int mskc_shutdown(device_t); 2570dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *); 2580dbe28b3SPyun YongHyeon static int mskc_suspend(device_t); 2590dbe28b3SPyun YongHyeon static int mskc_resume(device_t); 2600dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *); 2610dbe28b3SPyun YongHyeon 2620dbe28b3SPyun YongHyeon static int msk_probe(device_t); 2630dbe28b3SPyun YongHyeon static int msk_attach(device_t); 2640dbe28b3SPyun YongHyeon static int msk_detach(device_t); 2650dbe28b3SPyun YongHyeon 2660dbe28b3SPyun YongHyeon static void msk_tick(void *); 267c876b43fSPyun YongHyeon static void msk_intr(void *); 2680dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *); 2690dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *); 2700dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *); 2710dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *); 2720dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t); 2730dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *); 27483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 27583c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *); 27683c04c93SPyun YongHyeon #endif 277388214e4SPyun YongHyeon static __inline void msk_rxcsum(struct msk_if_softc *, uint32_t, struct mbuf *); 278efb74172SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 279efb74172SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 2800dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int); 2810dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **); 2820dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *); 283c876b43fSPyun YongHyeon static void msk_start_locked(struct ifnet *); 2840dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t); 2850dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t); 2860dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *); 287efb74172SPyun YongHyeon static void msk_set_tx_stfwd(struct msk_if_softc *); 2880dbe28b3SPyun YongHyeon static void msk_init(void *); 2890dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *); 2900dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *); 2912271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *); 2920dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *); 2930dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *); 2940dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int); 2950dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int); 2960dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *); 2970dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *); 2980dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *); 29985b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *); 3000dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *); 30185b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *); 302388214e4SPyun YongHyeon static int msk_rx_fill(struct msk_if_softc *, int); 3030dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *); 3040dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *); 3050dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *); 3060dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int); 3070dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int); 3080dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int); 3090dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int); 3100dbe28b3SPyun YongHyeon 3110dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int); 3120dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int); 3130dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int); 3140dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int); 3150dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t); 3160dbe28b3SPyun YongHyeon 3176d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *); 3180dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *); 3190dbe28b3SPyun YongHyeon 3203a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *); 3213a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *); 3223a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS); 3233a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS); 3243a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *); 3250dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 3260dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS); 3270dbe28b3SPyun YongHyeon 3280dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = { 3290dbe28b3SPyun YongHyeon /* Device interface */ 3300dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, mskc_probe), 3310dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, mskc_attach), 3320dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, mskc_detach), 3330dbe28b3SPyun YongHyeon DEVMETHOD(device_suspend, mskc_suspend), 3340dbe28b3SPyun YongHyeon DEVMETHOD(device_resume, mskc_resume), 3350dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, mskc_shutdown), 3360dbe28b3SPyun YongHyeon 3370dbe28b3SPyun YongHyeon /* bus interface */ 3380dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3390dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3400dbe28b3SPyun YongHyeon 3410dbe28b3SPyun YongHyeon { NULL, NULL } 3420dbe28b3SPyun YongHyeon }; 3430dbe28b3SPyun YongHyeon 3440dbe28b3SPyun YongHyeon static driver_t mskc_driver = { 3450dbe28b3SPyun YongHyeon "mskc", 3460dbe28b3SPyun YongHyeon mskc_methods, 3470dbe28b3SPyun YongHyeon sizeof(struct msk_softc) 3480dbe28b3SPyun YongHyeon }; 3490dbe28b3SPyun YongHyeon 3500dbe28b3SPyun YongHyeon static devclass_t mskc_devclass; 3510dbe28b3SPyun YongHyeon 3520dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = { 3530dbe28b3SPyun YongHyeon /* Device interface */ 3540dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, msk_probe), 3550dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, msk_attach), 3560dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, msk_detach), 3570dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, bus_generic_shutdown), 3580dbe28b3SPyun YongHyeon 3590dbe28b3SPyun YongHyeon /* bus interface */ 3600dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3610dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3620dbe28b3SPyun YongHyeon 3630dbe28b3SPyun YongHyeon /* MII interface */ 3640dbe28b3SPyun YongHyeon DEVMETHOD(miibus_readreg, msk_miibus_readreg), 3650dbe28b3SPyun YongHyeon DEVMETHOD(miibus_writereg, msk_miibus_writereg), 3660dbe28b3SPyun YongHyeon DEVMETHOD(miibus_statchg, msk_miibus_statchg), 3670dbe28b3SPyun YongHyeon 3680dbe28b3SPyun YongHyeon { NULL, NULL } 3690dbe28b3SPyun YongHyeon }; 3700dbe28b3SPyun YongHyeon 3710dbe28b3SPyun YongHyeon static driver_t msk_driver = { 3720dbe28b3SPyun YongHyeon "msk", 3730dbe28b3SPyun YongHyeon msk_methods, 3740dbe28b3SPyun YongHyeon sizeof(struct msk_if_softc) 3750dbe28b3SPyun YongHyeon }; 3760dbe28b3SPyun YongHyeon 3770dbe28b3SPyun YongHyeon static devclass_t msk_devclass; 3780dbe28b3SPyun YongHyeon 3790dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0); 3800dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0); 3810dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0); 3820dbe28b3SPyun YongHyeon 3830dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = { 3840dbe28b3SPyun YongHyeon { SYS_RES_IOPORT, PCIR_BAR(1), RF_ACTIVE }, 3850dbe28b3SPyun YongHyeon { -1, 0, 0 } 3860dbe28b3SPyun YongHyeon }; 3870dbe28b3SPyun YongHyeon 3880dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = { 3890dbe28b3SPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 390298946a9SPyun YongHyeon { -1, 0, 0 } 391298946a9SPyun YongHyeon }; 392298946a9SPyun YongHyeon 393298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = { 3940dbe28b3SPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 3950dbe28b3SPyun YongHyeon { -1, 0, 0 } 3960dbe28b3SPyun YongHyeon }; 3970dbe28b3SPyun YongHyeon 398298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = { 399298946a9SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 4008463d7a0SPyun YongHyeon { -1, 0, 0 } 4018463d7a0SPyun YongHyeon }; 4028463d7a0SPyun YongHyeon 4030dbe28b3SPyun YongHyeon static int 4040dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg) 4050dbe28b3SPyun YongHyeon { 4060dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4070dbe28b3SPyun YongHyeon 4080dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4090dbe28b3SPyun YongHyeon 4100dbe28b3SPyun YongHyeon return (msk_phy_readreg(sc_if, phy, reg)); 4110dbe28b3SPyun YongHyeon } 4120dbe28b3SPyun YongHyeon 4130dbe28b3SPyun YongHyeon static int 4140dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg) 4150dbe28b3SPyun YongHyeon { 4160dbe28b3SPyun YongHyeon struct msk_softc *sc; 4170dbe28b3SPyun YongHyeon int i, val; 4180dbe28b3SPyun YongHyeon 4190dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4200dbe28b3SPyun YongHyeon 4210dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4220dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); 4230dbe28b3SPyun YongHyeon 4240dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4250dbe28b3SPyun YongHyeon DELAY(1); 4260dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL); 4270dbe28b3SPyun YongHyeon if ((val & GM_SMI_CT_RD_VAL) != 0) { 4280dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA); 4290dbe28b3SPyun YongHyeon break; 4300dbe28b3SPyun YongHyeon } 4310dbe28b3SPyun YongHyeon } 4320dbe28b3SPyun YongHyeon 4330dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) { 4340dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy failed to come ready\n"); 4350dbe28b3SPyun YongHyeon val = 0; 4360dbe28b3SPyun YongHyeon } 4370dbe28b3SPyun YongHyeon 4380dbe28b3SPyun YongHyeon return (val); 4390dbe28b3SPyun YongHyeon } 4400dbe28b3SPyun YongHyeon 4410dbe28b3SPyun YongHyeon static int 4420dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val) 4430dbe28b3SPyun YongHyeon { 4440dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4450dbe28b3SPyun YongHyeon 4460dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4470dbe28b3SPyun YongHyeon 4480dbe28b3SPyun YongHyeon return (msk_phy_writereg(sc_if, phy, reg, val)); 4490dbe28b3SPyun YongHyeon } 4500dbe28b3SPyun YongHyeon 4510dbe28b3SPyun YongHyeon static int 4520dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val) 4530dbe28b3SPyun YongHyeon { 4540dbe28b3SPyun YongHyeon struct msk_softc *sc; 4550dbe28b3SPyun YongHyeon int i; 4560dbe28b3SPyun YongHyeon 4570dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4580dbe28b3SPyun YongHyeon 4590dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val); 4600dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4610dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg)); 4620dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4630dbe28b3SPyun YongHyeon DELAY(1); 4640dbe28b3SPyun YongHyeon if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) & 4650dbe28b3SPyun YongHyeon GM_SMI_CT_BUSY) == 0) 4660dbe28b3SPyun YongHyeon break; 4670dbe28b3SPyun YongHyeon } 4680dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 4690dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy write timeout\n"); 4700dbe28b3SPyun YongHyeon 4710dbe28b3SPyun YongHyeon return (0); 4720dbe28b3SPyun YongHyeon } 4730dbe28b3SPyun YongHyeon 4740dbe28b3SPyun YongHyeon static void 4750dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev) 4760dbe28b3SPyun YongHyeon { 4770dbe28b3SPyun YongHyeon struct msk_softc *sc; 4780dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4790dbe28b3SPyun YongHyeon struct mii_data *mii; 4800dbe28b3SPyun YongHyeon struct ifnet *ifp; 481bf59599fSPyun YongHyeon uint32_t gmac; 4820dbe28b3SPyun YongHyeon 48319585f45SPyun YongHyeon sc_if = device_get_softc(dev); 4840dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4850dbe28b3SPyun YongHyeon 4864b76fe63SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 4870dbe28b3SPyun YongHyeon 4880dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 4890dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 49019585f45SPyun YongHyeon if (mii == NULL || ifp == NULL || 49119585f45SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 4920dbe28b3SPyun YongHyeon return; 4930dbe28b3SPyun YongHyeon 494ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 4956c4d62e1SPyun YongHyeon if ((mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) == 4966c4d62e1SPyun YongHyeon (IFM_AVALID | IFM_ACTIVE)) { 4976c4d62e1SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 4986c4d62e1SPyun YongHyeon case IFM_10_T: 4996c4d62e1SPyun YongHyeon case IFM_100_TX: 5006c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5016c4d62e1SPyun YongHyeon break; 5026c4d62e1SPyun YongHyeon case IFM_1000_T: 5036c4d62e1SPyun YongHyeon case IFM_1000_SX: 5046c4d62e1SPyun YongHyeon case IFM_1000_LX: 5056c4d62e1SPyun YongHyeon case IFM_1000_CX: 5066c4d62e1SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_FASTETHER) == 0) 5076c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5086c4d62e1SPyun YongHyeon break; 5096c4d62e1SPyun YongHyeon default: 5106c4d62e1SPyun YongHyeon break; 5116c4d62e1SPyun YongHyeon } 5126c4d62e1SPyun YongHyeon } 5130dbe28b3SPyun YongHyeon 514ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) { 5150dbe28b3SPyun YongHyeon /* Enable Tx FIFO Underrun. */ 5160dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 5170dbe28b3SPyun YongHyeon GM_IS_TX_FF_UR | GM_IS_RX_FF_OR); 518bf59599fSPyun YongHyeon /* 519bf59599fSPyun YongHyeon * Because mii(4) notify msk(4) that it detected link status 520bf59599fSPyun YongHyeon * change, there is no need to enable automatic 521bf59599fSPyun YongHyeon * speed/flow-control/duplex updates. 522bf59599fSPyun YongHyeon */ 523bf59599fSPyun YongHyeon gmac = GM_GPCR_AU_ALL_DIS; 5240dbe28b3SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5250dbe28b3SPyun YongHyeon case IFM_1000_SX: 5260dbe28b3SPyun YongHyeon case IFM_1000_T: 5270dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_1000; 5280dbe28b3SPyun YongHyeon break; 5290dbe28b3SPyun YongHyeon case IFM_100_TX: 5300dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_100; 5310dbe28b3SPyun YongHyeon break; 5320dbe28b3SPyun YongHyeon case IFM_10_T: 5330dbe28b3SPyun YongHyeon break; 5340dbe28b3SPyun YongHyeon } 5350dbe28b3SPyun YongHyeon 536efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 537efd4fc3fSMarius Strobl IFM_ETH_RXPAUSE) == 0) 538bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS; 539efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 540efd4fc3fSMarius Strobl IFM_ETH_TXPAUSE) == 0) 541bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_TX_DIS; 54242f3ea9fSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) 54342f3ea9fSPyun YongHyeon gmac |= GM_GPCR_DUP_FULL; 54442f3ea9fSPyun YongHyeon else 54542f3ea9fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS; 5460dbe28b3SPyun YongHyeon gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; 5470dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5480dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5490dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 55042f3ea9fSPyun YongHyeon gmac = GMC_PAUSE_OFF; 55142f3ea9fSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 552efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 553efd4fc3fSMarius Strobl IFM_ETH_RXPAUSE) != 0) 5540dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_ON; 55542f3ea9fSPyun YongHyeon } 5560dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac); 5570dbe28b3SPyun YongHyeon 5580dbe28b3SPyun YongHyeon /* Enable PHY interrupt for FIFO underrun/overflow. */ 5590dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, 5600dbe28b3SPyun YongHyeon PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR); 5610dbe28b3SPyun YongHyeon } else { 5620dbe28b3SPyun YongHyeon /* 5630dbe28b3SPyun YongHyeon * Link state changed to down. 5640dbe28b3SPyun YongHyeon * Disable PHY interrupts. 5650dbe28b3SPyun YongHyeon */ 566431e606dSPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 5670dbe28b3SPyun YongHyeon /* Disable Rx/Tx MAC. */ 568bf59599fSPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5696c4d62e1SPyun YongHyeon if ((GM_GPCR_RX_ENA | GM_GPCR_TX_ENA) != 0) { 5700dbe28b3SPyun YongHyeon gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 5710dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5720dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5730dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5740dbe28b3SPyun YongHyeon } 5750dbe28b3SPyun YongHyeon } 5766c4d62e1SPyun YongHyeon } 5770dbe28b3SPyun YongHyeon 5780dbe28b3SPyun YongHyeon static void 5796d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if) 5800dbe28b3SPyun YongHyeon { 5810dbe28b3SPyun YongHyeon struct msk_softc *sc; 5820dbe28b3SPyun YongHyeon struct ifnet *ifp; 5830dbe28b3SPyun YongHyeon struct ifmultiaddr *ifma; 5840dbe28b3SPyun YongHyeon uint32_t mchash[2]; 5850dbe28b3SPyun YongHyeon uint32_t crc; 5860dbe28b3SPyun YongHyeon uint16_t mode; 5870dbe28b3SPyun YongHyeon 5880dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 5890dbe28b3SPyun YongHyeon 5900dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 5910dbe28b3SPyun YongHyeon 5920dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 5930dbe28b3SPyun YongHyeon 5940dbe28b3SPyun YongHyeon bzero(mchash, sizeof(mchash)); 5950dbe28b3SPyun YongHyeon mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL); 5960dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 5970dbe28b3SPyun YongHyeon mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); 5980dbe28b3SPyun YongHyeon else if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 5996d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA; 6000dbe28b3SPyun YongHyeon mchash[0] = 0xffff; 6010dbe28b3SPyun YongHyeon mchash[1] = 0xffff; 6020dbe28b3SPyun YongHyeon } else { 6036d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA; 604eb956cd0SRobert Watson if_maddr_rlock(ifp); 6050dbe28b3SPyun YongHyeon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 6060dbe28b3SPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 6070dbe28b3SPyun YongHyeon continue; 6080dbe28b3SPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6090dbe28b3SPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 6100dbe28b3SPyun YongHyeon /* Just want the 6 least significant bits. */ 6110dbe28b3SPyun YongHyeon crc &= 0x3f; 6120dbe28b3SPyun YongHyeon /* Set the corresponding bit in the hash table. */ 6130dbe28b3SPyun YongHyeon mchash[crc >> 5] |= 1 << (crc & 0x1f); 6140dbe28b3SPyun YongHyeon } 615eb956cd0SRobert Watson if_maddr_runlock(ifp); 6166d6588a1SPyun YongHyeon if (mchash[0] != 0 || mchash[1] != 0) 6170dbe28b3SPyun YongHyeon mode |= GM_RXCR_MCF_ENA; 6180dbe28b3SPyun YongHyeon } 6190dbe28b3SPyun YongHyeon 6200dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1, 6210dbe28b3SPyun YongHyeon mchash[0] & 0xffff); 6220dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2, 6230dbe28b3SPyun YongHyeon (mchash[0] >> 16) & 0xffff); 6240dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3, 6250dbe28b3SPyun YongHyeon mchash[1] & 0xffff); 6260dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4, 6270dbe28b3SPyun YongHyeon (mchash[1] >> 16) & 0xffff); 6280dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode); 6290dbe28b3SPyun YongHyeon } 6300dbe28b3SPyun YongHyeon 6310dbe28b3SPyun YongHyeon static void 6320dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp) 6330dbe28b3SPyun YongHyeon { 6340dbe28b3SPyun YongHyeon struct msk_softc *sc; 6350dbe28b3SPyun YongHyeon 6360dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 6370dbe28b3SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 6380dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6390dbe28b3SPyun YongHyeon RX_VLAN_STRIP_ON); 6400dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6410dbe28b3SPyun YongHyeon TX_VLAN_TAG_ON); 6420dbe28b3SPyun YongHyeon } else { 6430dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6440dbe28b3SPyun YongHyeon RX_VLAN_STRIP_OFF); 6450dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6460dbe28b3SPyun YongHyeon TX_VLAN_TAG_OFF); 6470dbe28b3SPyun YongHyeon } 6480dbe28b3SPyun YongHyeon } 6490dbe28b3SPyun YongHyeon 6500dbe28b3SPyun YongHyeon static int 651388214e4SPyun YongHyeon msk_rx_fill(struct msk_if_softc *sc_if, int jumbo) 652388214e4SPyun YongHyeon { 653388214e4SPyun YongHyeon uint16_t idx; 654388214e4SPyun YongHyeon int i; 655388214e4SPyun YongHyeon 656388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 657388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 658388214e4SPyun YongHyeon /* Wait until controller executes OP_TCPSTART command. */ 659388214e4SPyun YongHyeon for (i = 10; i > 0; i--) { 660388214e4SPyun YongHyeon DELAY(10); 661388214e4SPyun YongHyeon idx = CSR_READ_2(sc_if->msk_softc, 662388214e4SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, 663388214e4SPyun YongHyeon PREF_UNIT_GET_IDX_REG)); 664388214e4SPyun YongHyeon if (idx != 0) 665388214e4SPyun YongHyeon break; 666388214e4SPyun YongHyeon } 667388214e4SPyun YongHyeon if (i == 0) { 668388214e4SPyun YongHyeon device_printf(sc_if->msk_if_dev, 669388214e4SPyun YongHyeon "prefetch unit stuck?\n"); 670388214e4SPyun YongHyeon return (ETIMEDOUT); 671388214e4SPyun YongHyeon } 672388214e4SPyun YongHyeon /* 673388214e4SPyun YongHyeon * Fill consumed LE with free buffer. This can be done 674388214e4SPyun YongHyeon * in Rx handler but we don't want to add special code 675388214e4SPyun YongHyeon * in fast handler. 676388214e4SPyun YongHyeon */ 677388214e4SPyun YongHyeon if (jumbo > 0) { 678388214e4SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, 0) != 0) 679388214e4SPyun YongHyeon return (ENOBUFS); 680388214e4SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 681388214e4SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 682388214e4SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 683388214e4SPyun YongHyeon } else { 684388214e4SPyun YongHyeon if (msk_newbuf(sc_if, 0) != 0) 685388214e4SPyun YongHyeon return (ENOBUFS); 686388214e4SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 687388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 688388214e4SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 689388214e4SPyun YongHyeon } 690388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 691388214e4SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 692388214e4SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 693388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 694388214e4SPyun YongHyeon } 695388214e4SPyun YongHyeon return (0); 696388214e4SPyun YongHyeon } 697388214e4SPyun YongHyeon 698388214e4SPyun YongHyeon static int 6990dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if) 7000dbe28b3SPyun YongHyeon { 7010dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 7020dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7030dbe28b3SPyun YongHyeon int i, prod; 7040dbe28b3SPyun YongHyeon 7050dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 7060dbe28b3SPyun YongHyeon 7070dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 7080dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 7090dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 7100dbe28b3SPyun YongHyeon 7110dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7120dbe28b3SPyun YongHyeon bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT); 7130dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_rx_prod; 714388214e4SPyun YongHyeon i = 0; 715388214e4SPyun YongHyeon /* Have controller know how to compute Rx checksum. */ 716388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 717388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 718388214e4SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 719388214e4SPyun YongHyeon rxd->rx_m = NULL; 720388214e4SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 721388214e4SPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 722388214e4SPyun YongHyeon ETHER_HDR_LEN); 723388214e4SPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 724388214e4SPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 725388214e4SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 726388214e4SPyun YongHyeon i++; 727388214e4SPyun YongHyeon } 728388214e4SPyun YongHyeon for (; i < MSK_RX_RING_CNT; i++) { 7290dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 7300dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 7310dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 7320dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, prod) != 0) 7330dbe28b3SPyun YongHyeon return (ENOBUFS); 7340dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 7350dbe28b3SPyun YongHyeon } 7360dbe28b3SPyun YongHyeon 7370dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 7380dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 7390dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7400dbe28b3SPyun YongHyeon 7410dbe28b3SPyun YongHyeon /* Update prefetch unit. */ 7420dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = MSK_RX_RING_CNT - 1; 7430dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 7440dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 7450dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 746388214e4SPyun YongHyeon if (msk_rx_fill(sc_if, 0) != 0) 747388214e4SPyun YongHyeon return (ENOBUFS); 7480dbe28b3SPyun YongHyeon return (0); 7490dbe28b3SPyun YongHyeon } 7500dbe28b3SPyun YongHyeon 7510dbe28b3SPyun YongHyeon static int 7520dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if) 7530dbe28b3SPyun YongHyeon { 7540dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 7550dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7560dbe28b3SPyun YongHyeon int i, prod; 7570dbe28b3SPyun YongHyeon 7580dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 7590dbe28b3SPyun YongHyeon 7600dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 7610dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 7620dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 7630dbe28b3SPyun YongHyeon 7640dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7650dbe28b3SPyun YongHyeon bzero(rd->msk_jumbo_rx_ring, 7660dbe28b3SPyun YongHyeon sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT); 7670dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_rx_prod; 768388214e4SPyun YongHyeon i = 0; 769388214e4SPyun YongHyeon /* Have controller know how to compute Rx checksum. */ 770388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 771388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 772388214e4SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 773388214e4SPyun YongHyeon rxd->rx_m = NULL; 774388214e4SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 775388214e4SPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 776388214e4SPyun YongHyeon ETHER_HDR_LEN); 777388214e4SPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 778388214e4SPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 779388214e4SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 780388214e4SPyun YongHyeon i++; 781388214e4SPyun YongHyeon } 782388214e4SPyun YongHyeon for (; i < MSK_JUMBO_RX_RING_CNT; i++) { 7830dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 7840dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 7850dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 7860dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, prod) != 0) 7870dbe28b3SPyun YongHyeon return (ENOBUFS); 7880dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 7890dbe28b3SPyun YongHyeon } 7900dbe28b3SPyun YongHyeon 7910dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 7920dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 7930dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7940dbe28b3SPyun YongHyeon 7950dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = MSK_JUMBO_RX_RING_CNT - 1; 7960dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 7970dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 7980dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 799388214e4SPyun YongHyeon if (msk_rx_fill(sc_if, 1) != 0) 800388214e4SPyun YongHyeon return (ENOBUFS); 8010dbe28b3SPyun YongHyeon return (0); 8020dbe28b3SPyun YongHyeon } 8030dbe28b3SPyun YongHyeon 8040dbe28b3SPyun YongHyeon static void 8050dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if) 8060dbe28b3SPyun YongHyeon { 8070dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 8080dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 8090dbe28b3SPyun YongHyeon int i; 8100dbe28b3SPyun YongHyeon 8110dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = 0; 8121b7757c0SPyun YongHyeon sc_if->msk_cdata.msk_last_csum = 0; 8130dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = 0; 8140dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = 0; 8150dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt = 0; 8160dbe28b3SPyun YongHyeon 8170dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 8180dbe28b3SPyun YongHyeon bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT); 8190dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 8200dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 8210dbe28b3SPyun YongHyeon txd->tx_m = NULL; 8220dbe28b3SPyun YongHyeon txd->tx_le = &rd->msk_tx_ring[i]; 8230dbe28b3SPyun YongHyeon } 8240dbe28b3SPyun YongHyeon 8250dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 8260dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 8270dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 8280dbe28b3SPyun YongHyeon } 8290dbe28b3SPyun YongHyeon 8300dbe28b3SPyun YongHyeon static __inline void 8310dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx) 8320dbe28b3SPyun YongHyeon { 8330dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8340dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8350dbe28b3SPyun YongHyeon struct mbuf *m; 8360dbe28b3SPyun YongHyeon 8370dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 8380dbe28b3SPyun YongHyeon m = rxd->rx_m; 8390dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8400dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 8410dbe28b3SPyun YongHyeon } 8420dbe28b3SPyun YongHyeon 8430dbe28b3SPyun YongHyeon static __inline void 8440dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int idx) 8450dbe28b3SPyun YongHyeon { 8460dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8470dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8480dbe28b3SPyun YongHyeon struct mbuf *m; 8490dbe28b3SPyun YongHyeon 8500dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 8510dbe28b3SPyun YongHyeon m = rxd->rx_m; 8520dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8530dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 8540dbe28b3SPyun YongHyeon } 8550dbe28b3SPyun YongHyeon 8560dbe28b3SPyun YongHyeon static int 8570dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx) 8580dbe28b3SPyun YongHyeon { 8590dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8600dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8610dbe28b3SPyun YongHyeon struct mbuf *m; 8620dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 8630dbe28b3SPyun YongHyeon bus_dmamap_t map; 8640dbe28b3SPyun YongHyeon int nsegs; 8650dbe28b3SPyun YongHyeon 8660dbe28b3SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 8670dbe28b3SPyun YongHyeon if (m == NULL) 8680dbe28b3SPyun YongHyeon return (ENOBUFS); 8690dbe28b3SPyun YongHyeon 8700dbe28b3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 87183c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 8720dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 87383c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 87483c04c93SPyun YongHyeon else 87583c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 87683c04c93SPyun YongHyeon #endif 8770dbe28b3SPyun YongHyeon 8780dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag, 8790dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs, 8800dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 8810dbe28b3SPyun YongHyeon m_freem(m); 8820dbe28b3SPyun YongHyeon return (ENOBUFS); 8830dbe28b3SPyun YongHyeon } 8840dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 8850dbe28b3SPyun YongHyeon 8860dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 8870dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 8880dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 8890dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD); 8900dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap); 8910dbe28b3SPyun YongHyeon } 8920dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 8930dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap; 8940dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = map; 8950dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 8960dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 8970dbe28b3SPyun YongHyeon rxd->rx_m = m; 8980dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8990dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 9000dbe28b3SPyun YongHyeon rx_le->msk_control = 9010dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 9020dbe28b3SPyun YongHyeon 9030dbe28b3SPyun YongHyeon return (0); 9040dbe28b3SPyun YongHyeon } 9050dbe28b3SPyun YongHyeon 9060dbe28b3SPyun YongHyeon static int 9070dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx) 9080dbe28b3SPyun YongHyeon { 9090dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 9100dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 9110dbe28b3SPyun YongHyeon struct mbuf *m; 9120dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 9130dbe28b3SPyun YongHyeon bus_dmamap_t map; 9140dbe28b3SPyun YongHyeon int nsegs; 9150dbe28b3SPyun YongHyeon 91685b340cbSPyun YongHyeon m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 9170dbe28b3SPyun YongHyeon if (m == NULL) 9180dbe28b3SPyun YongHyeon return (ENOBUFS); 9190dbe28b3SPyun YongHyeon if ((m->m_flags & M_EXT) == 0) { 9200dbe28b3SPyun YongHyeon m_freem(m); 9210dbe28b3SPyun YongHyeon return (ENOBUFS); 9220dbe28b3SPyun YongHyeon } 92385b340cbSPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 92483c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 9250dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 92683c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 92783c04c93SPyun YongHyeon else 92883c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 92983c04c93SPyun YongHyeon #endif 9300dbe28b3SPyun YongHyeon 9310dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag, 9320dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs, 9330dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 9340dbe28b3SPyun YongHyeon m_freem(m); 9350dbe28b3SPyun YongHyeon return (ENOBUFS); 9360dbe28b3SPyun YongHyeon } 9370dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 9380dbe28b3SPyun YongHyeon 9390dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 9400dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 9410dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 9420dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 9430dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 9440dbe28b3SPyun YongHyeon rxd->rx_dmamap); 9450dbe28b3SPyun YongHyeon } 9460dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 9470dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap; 9480dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = map; 9490dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap, 9500dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 9510dbe28b3SPyun YongHyeon rxd->rx_m = m; 9520dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 9530dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 9540dbe28b3SPyun YongHyeon rx_le->msk_control = 9550dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 9560dbe28b3SPyun YongHyeon 9570dbe28b3SPyun YongHyeon return (0); 9580dbe28b3SPyun YongHyeon } 9590dbe28b3SPyun YongHyeon 9600dbe28b3SPyun YongHyeon /* 9610dbe28b3SPyun YongHyeon * Set media options. 9620dbe28b3SPyun YongHyeon */ 9630dbe28b3SPyun YongHyeon static int 9640dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp) 9650dbe28b3SPyun YongHyeon { 9660dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 9670dbe28b3SPyun YongHyeon struct mii_data *mii; 968325c534eSPyun YongHyeon int error; 9690dbe28b3SPyun YongHyeon 9700dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 9710dbe28b3SPyun YongHyeon 9720dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9730dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 974325c534eSPyun YongHyeon error = mii_mediachg(mii); 9750dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9760dbe28b3SPyun YongHyeon 977325c534eSPyun YongHyeon return (error); 9780dbe28b3SPyun YongHyeon } 9790dbe28b3SPyun YongHyeon 9800dbe28b3SPyun YongHyeon /* 9810dbe28b3SPyun YongHyeon * Report current media status. 9820dbe28b3SPyun YongHyeon */ 9830dbe28b3SPyun YongHyeon static void 9840dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 9850dbe28b3SPyun YongHyeon { 9860dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 9870dbe28b3SPyun YongHyeon struct mii_data *mii; 9880dbe28b3SPyun YongHyeon 9890dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 9900dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9916f5a0d1fSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 9926f5a0d1fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9936f5a0d1fSPyun YongHyeon return; 9946f5a0d1fSPyun YongHyeon } 9950dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 9960dbe28b3SPyun YongHyeon 9970dbe28b3SPyun YongHyeon mii_pollstat(mii); 9980dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9990dbe28b3SPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 10000dbe28b3SPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 10010dbe28b3SPyun YongHyeon } 10020dbe28b3SPyun YongHyeon 10030dbe28b3SPyun YongHyeon static int 10040dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 10050dbe28b3SPyun YongHyeon { 10060dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 10070dbe28b3SPyun YongHyeon struct ifreq *ifr; 10080dbe28b3SPyun YongHyeon struct mii_data *mii; 1009388214e4SPyun YongHyeon int error, mask, reinit; 10100dbe28b3SPyun YongHyeon 10110dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 10120dbe28b3SPyun YongHyeon ifr = (struct ifreq *)data; 10130dbe28b3SPyun YongHyeon error = 0; 10140dbe28b3SPyun YongHyeon 10150dbe28b3SPyun YongHyeon switch(command) { 10160dbe28b3SPyun YongHyeon case SIOCSIFMTU: 1017e2b16603SPyun YongHyeon MSK_IF_LOCK(sc_if); 101885b340cbSPyun YongHyeon if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN) 10190dbe28b3SPyun YongHyeon error = EINVAL; 102085b340cbSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 1021e2b16603SPyun YongHyeon if (ifr->ifr_mtu > ETHERMTU) { 1022e2b16603SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 10230dbe28b3SPyun YongHyeon error = EINVAL; 10240dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 1025e2b16603SPyun YongHyeon break; 1026e2b16603SPyun YongHyeon } 1027e2b16603SPyun YongHyeon if ((sc_if->msk_flags & 1028e2b16603SPyun YongHyeon MSK_FLAG_JUMBO_NOCSUM) != 0) { 1029e2b16603SPyun YongHyeon ifp->if_hwassist &= 1030e2b16603SPyun YongHyeon ~(MSK_CSUM_FEATURES | CSUM_TSO); 1031e2b16603SPyun YongHyeon ifp->if_capenable &= 1032e2b16603SPyun YongHyeon ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1033e2b16603SPyun YongHyeon VLAN_CAPABILITIES(ifp); 103485b340cbSPyun YongHyeon } 103585b340cbSPyun YongHyeon } 1036e2b16603SPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 10378be664b8SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 10388be664b8SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1039e2b16603SPyun YongHyeon msk_init_locked(sc_if); 1040e2b16603SPyun YongHyeon } 10418be664b8SPyun YongHyeon } 1042e2b16603SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10430dbe28b3SPyun YongHyeon break; 10440dbe28b3SPyun YongHyeon case SIOCSIFFLAGS: 10450dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 10460dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 1047b7e1e144SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 1048b7e1e144SPyun YongHyeon ((ifp->if_flags ^ sc_if->msk_if_flags) & 1049b7e1e144SPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 10506d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 1051b7e1e144SPyun YongHyeon else if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0) 10520dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 1053b7e1e144SPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 10540dbe28b3SPyun YongHyeon msk_stop(sc_if); 10550dbe28b3SPyun YongHyeon sc_if->msk_if_flags = ifp->if_flags; 10560dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10570dbe28b3SPyun YongHyeon break; 10580dbe28b3SPyun YongHyeon case SIOCADDMULTI: 10590dbe28b3SPyun YongHyeon case SIOCDELMULTI: 10600dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 10610dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 10626d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 10630dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10640dbe28b3SPyun YongHyeon break; 10650dbe28b3SPyun YongHyeon case SIOCGIFMEDIA: 10660dbe28b3SPyun YongHyeon case SIOCSIFMEDIA: 10670dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 10680dbe28b3SPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 10690dbe28b3SPyun YongHyeon break; 10700dbe28b3SPyun YongHyeon case SIOCSIFCAP: 1071388214e4SPyun YongHyeon reinit = 0; 10720dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 10730dbe28b3SPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 107498e02aebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 107598e02aebSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 10760dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 107798e02aebSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 10780dbe28b3SPyun YongHyeon ifp->if_hwassist |= MSK_CSUM_FEATURES; 10790dbe28b3SPyun YongHyeon else 10800dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~MSK_CSUM_FEATURES; 10810dbe28b3SPyun YongHyeon } 1082efb74172SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 1083388214e4SPyun YongHyeon (IFCAP_RXCSUM & ifp->if_capabilities) != 0) { 1084efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 1085388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0) 1086388214e4SPyun YongHyeon reinit = 1; 1087388214e4SPyun YongHyeon } 1088efb74172SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 1089efb74172SPyun YongHyeon (IFCAP_VLAN_HWCSUM & ifp->if_capabilities) != 0) 1090efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 109198e02aebSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 109298e02aebSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities) != 0) { 10930dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 109498e02aebSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 10950dbe28b3SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 10960dbe28b3SPyun YongHyeon else 10970dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 10980dbe28b3SPyun YongHyeon } 10994858893bSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 11004858893bSPyun YongHyeon (IFCAP_VLAN_HWTSO & ifp->if_capabilities) != 0) 11014858893bSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 11024858893bSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 11034858893bSPyun YongHyeon (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) { 11044858893bSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 11054858893bSPyun YongHyeon if ((IFCAP_VLAN_HWTAGGING & ifp->if_capenable) == 0) 11063edfecaaSPyun YongHyeon ifp->if_capenable &= 11073edfecaaSPyun YongHyeon ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM); 11084858893bSPyun YongHyeon msk_setvlan(sc_if, ifp); 11094858893bSPyun YongHyeon } 111085b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 1111e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 1112a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 1113a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1114a109c74fSPyun YongHyeon } 11150dbe28b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 1116388214e4SPyun YongHyeon if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1117388214e4SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1118388214e4SPyun YongHyeon msk_init_locked(sc_if); 1119388214e4SPyun YongHyeon } 11200dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 11210dbe28b3SPyun YongHyeon break; 11220dbe28b3SPyun YongHyeon default: 11230dbe28b3SPyun YongHyeon error = ether_ioctl(ifp, command, data); 11240dbe28b3SPyun YongHyeon break; 11250dbe28b3SPyun YongHyeon } 11260dbe28b3SPyun YongHyeon 11270dbe28b3SPyun YongHyeon return (error); 11280dbe28b3SPyun YongHyeon } 11290dbe28b3SPyun YongHyeon 11300dbe28b3SPyun YongHyeon static int 11310dbe28b3SPyun YongHyeon mskc_probe(device_t dev) 11320dbe28b3SPyun YongHyeon { 11330dbe28b3SPyun YongHyeon struct msk_product *mp; 11340dbe28b3SPyun YongHyeon uint16_t vendor, devid; 11350dbe28b3SPyun YongHyeon int i; 11360dbe28b3SPyun YongHyeon 11370dbe28b3SPyun YongHyeon vendor = pci_get_vendor(dev); 11380dbe28b3SPyun YongHyeon devid = pci_get_device(dev); 11390dbe28b3SPyun YongHyeon mp = msk_products; 11400dbe28b3SPyun YongHyeon for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]); 11410dbe28b3SPyun YongHyeon i++, mp++) { 11420dbe28b3SPyun YongHyeon if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) { 11430dbe28b3SPyun YongHyeon device_set_desc(dev, mp->msk_name); 11440dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 11450dbe28b3SPyun YongHyeon } 11460dbe28b3SPyun YongHyeon } 11470dbe28b3SPyun YongHyeon 11480dbe28b3SPyun YongHyeon return (ENXIO); 11490dbe28b3SPyun YongHyeon } 11500dbe28b3SPyun YongHyeon 11510dbe28b3SPyun YongHyeon static int 11520dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc) 11530dbe28b3SPyun YongHyeon { 1154e4a5f4e0SPyun YongHyeon int next; 11550dbe28b3SPyun YongHyeon int i; 11560dbe28b3SPyun YongHyeon 11570dbe28b3SPyun YongHyeon /* Get adapter SRAM size. */ 115883c04c93SPyun YongHyeon sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4; 11590dbe28b3SPyun YongHyeon if (bootverbose) 11600dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 11610dbe28b3SPyun YongHyeon "RAM buffer size : %dKB\n", sc->msk_ramsize); 116283c04c93SPyun YongHyeon if (sc->msk_ramsize == 0) 116383c04c93SPyun YongHyeon return (0); 116483c04c93SPyun YongHyeon 116583c04c93SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_RAMBUF; 11660dbe28b3SPyun YongHyeon /* 1167e4a5f4e0SPyun YongHyeon * Give receiver 2/3 of memory and round down to the multiple 1168b1ce21c6SRebecca Cran * of 1024. Tx/Rx RAM buffer size of Yukon II should be multiple 1169e4a5f4e0SPyun YongHyeon * of 1024. 11700dbe28b3SPyun YongHyeon */ 1171e4a5f4e0SPyun YongHyeon sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024); 1172e4a5f4e0SPyun YongHyeon sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize; 11730dbe28b3SPyun YongHyeon for (i = 0, next = 0; i < sc->msk_num_port; i++) { 11740dbe28b3SPyun YongHyeon sc->msk_rxqstart[i] = next; 1175e4a5f4e0SPyun YongHyeon sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1; 11760dbe28b3SPyun YongHyeon next = sc->msk_rxqend[i] + 1; 11770dbe28b3SPyun YongHyeon sc->msk_txqstart[i] = next; 1178e4a5f4e0SPyun YongHyeon sc->msk_txqend[i] = next + sc->msk_txqsize - 1; 11790dbe28b3SPyun YongHyeon next = sc->msk_txqend[i] + 1; 11800dbe28b3SPyun YongHyeon if (bootverbose) { 11810dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 11820dbe28b3SPyun YongHyeon "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i, 1183e4a5f4e0SPyun YongHyeon sc->msk_rxqsize / 1024, sc->msk_rxqstart[i], 11840dbe28b3SPyun YongHyeon sc->msk_rxqend[i]); 11850dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 11860dbe28b3SPyun YongHyeon "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i, 1187e4a5f4e0SPyun YongHyeon sc->msk_txqsize / 1024, sc->msk_txqstart[i], 11880dbe28b3SPyun YongHyeon sc->msk_txqend[i]); 11890dbe28b3SPyun YongHyeon } 11900dbe28b3SPyun YongHyeon } 11910dbe28b3SPyun YongHyeon 11920dbe28b3SPyun YongHyeon return (0); 11930dbe28b3SPyun YongHyeon } 11940dbe28b3SPyun YongHyeon 11950dbe28b3SPyun YongHyeon static void 11960dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode) 11970dbe28b3SPyun YongHyeon { 1198846e6d79SPyun YongHyeon uint32_t our, val; 11990dbe28b3SPyun YongHyeon int i; 12000dbe28b3SPyun YongHyeon 12010dbe28b3SPyun YongHyeon switch (mode) { 12020dbe28b3SPyun YongHyeon case MSK_PHY_POWERUP: 12030dbe28b3SPyun YongHyeon /* Switch power to VCC (WA for VAUX problem). */ 12040dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 12050dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); 12060dbe28b3SPyun YongHyeon /* Disable Core Clock Division, set Clock Select to 0. */ 12070dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS); 12080dbe28b3SPyun YongHyeon 12090dbe28b3SPyun YongHyeon val = 0; 12100dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 12110dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12120dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 12130dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 12140dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 12150dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 12160dbe28b3SPyun YongHyeon } 12170dbe28b3SPyun YongHyeon /* 12180dbe28b3SPyun YongHyeon * Enable PCI & Core Clock, enable clock gating for both Links. 12190dbe28b3SPyun YongHyeon */ 12200dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 12210dbe28b3SPyun YongHyeon 1222c6a34f76SPyun YongHyeon our = CSR_PCI_READ_4(sc, PCI_OUR_REG_1); 1223c6a34f76SPyun YongHyeon our &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); 1224daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 1225846e6d79SPyun YongHyeon if (sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12260dbe28b3SPyun YongHyeon /* Deassert Low Power for 1st PHY. */ 1227c6a34f76SPyun YongHyeon our |= PCI_Y2_PHY1_COMA; 12280dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 1229c6a34f76SPyun YongHyeon our |= PCI_Y2_PHY2_COMA; 1230846e6d79SPyun YongHyeon } 1231daf29227SPyun YongHyeon } 1232c6a34f76SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U || 1233c6a34f76SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EX || 1234c6a34f76SPyun YongHyeon sc->msk_hw_id >= CHIP_ID_YUKON_FE_P) { 1235c6a34f76SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_4); 1236c6a34f76SPyun YongHyeon val &= (PCI_FORCE_ASPM_REQUEST | 1237c6a34f76SPyun YongHyeon PCI_ASPM_GPHY_LINK_DOWN | PCI_ASPM_INT_FIFO_EMPTY | 1238c6a34f76SPyun YongHyeon PCI_ASPM_CLKRUN_REQUEST); 12390dbe28b3SPyun YongHyeon /* Set all bits to 0 except bits 15..12. */ 1240c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_4, val); 1241c6a34f76SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_5); 1242c6a34f76SPyun YongHyeon val &= PCI_CTL_TIM_VMAIN_AV_MSK; 1243c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_5, val); 1244b45923a6SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_CFG_REG_1, 0); 1245c6a34f76SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_ON); 1246daf29227SPyun YongHyeon /* 1247daf29227SPyun YongHyeon * Disable status race, workaround for 1248daf29227SPyun YongHyeon * Yukon EC Ultra & Yukon EX. 1249daf29227SPyun YongHyeon */ 1250daf29227SPyun YongHyeon val = CSR_READ_4(sc, B2_GP_IO); 1251daf29227SPyun YongHyeon val |= GLB_GPIO_STAT_RACE_DIS; 1252daf29227SPyun YongHyeon CSR_WRITE_4(sc, B2_GP_IO, val); 1253daf29227SPyun YongHyeon CSR_READ_4(sc, B2_GP_IO); 12540dbe28b3SPyun YongHyeon } 1255c6a34f76SPyun YongHyeon /* Release PHY from PowerDown/COMA mode. */ 1256c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, our); 1257c6a34f76SPyun YongHyeon 12580dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 12590dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 12600dbe28b3SPyun YongHyeon GMLC_RST_SET); 12610dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 12620dbe28b3SPyun YongHyeon GMLC_RST_CLR); 12630dbe28b3SPyun YongHyeon } 12640dbe28b3SPyun YongHyeon break; 12650dbe28b3SPyun YongHyeon case MSK_PHY_POWERDOWN: 1266b45923a6SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_1); 12670dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD; 12680dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 12690dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12700dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY1_COMA; 12710dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 12720dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY2_COMA; 12730dbe28b3SPyun YongHyeon } 1274b45923a6SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, val); 12750dbe28b3SPyun YongHyeon 12760dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 12770dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 12780dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 12790dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 12800dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12810dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 12820dbe28b3SPyun YongHyeon val = 0; 12830dbe28b3SPyun YongHyeon } 12840dbe28b3SPyun YongHyeon /* 12850dbe28b3SPyun YongHyeon * Disable PCI & Core Clock, disable clock gating for 12860dbe28b3SPyun YongHyeon * both Links. 12870dbe28b3SPyun YongHyeon */ 12880dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 12890dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 12900dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF); 12910dbe28b3SPyun YongHyeon break; 12920dbe28b3SPyun YongHyeon default: 12930dbe28b3SPyun YongHyeon break; 12940dbe28b3SPyun YongHyeon } 12950dbe28b3SPyun YongHyeon } 12960dbe28b3SPyun YongHyeon 12970dbe28b3SPyun YongHyeon static void 12980dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc) 12990dbe28b3SPyun YongHyeon { 13000dbe28b3SPyun YongHyeon bus_addr_t addr; 13010dbe28b3SPyun YongHyeon uint16_t status; 13020dbe28b3SPyun YongHyeon uint32_t val; 1303d91192e3SPyun YongHyeon int i, initram; 13040dbe28b3SPyun YongHyeon 13050dbe28b3SPyun YongHyeon /* Disable ASF. */ 1306fe0b141eSPyun YongHyeon if (sc->msk_hw_id >= CHIP_ID_YUKON_XL && 1307fe0b141eSPyun YongHyeon sc->msk_hw_id <= CHIP_ID_YUKON_SUPR) { 1308fe0b141eSPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 1309fe0b141eSPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) { 1310fe0b141eSPyun YongHyeon CSR_WRITE_4(sc, B28_Y2_CPU_WDOG, 0); 1311daf29227SPyun YongHyeon status = CSR_READ_2(sc, B28_Y2_ASF_HCU_CCSR); 1312daf29227SPyun YongHyeon /* Clear AHB bridge & microcontroller reset. */ 1313daf29227SPyun YongHyeon status &= ~(Y2_ASF_HCU_CCSR_AHB_RST | 1314daf29227SPyun YongHyeon Y2_ASF_HCU_CCSR_CPU_RST_MODE); 1315daf29227SPyun YongHyeon /* Clear ASF microcontroller state. */ 1316daf29227SPyun YongHyeon status &= ~Y2_ASF_HCU_CCSR_UC_STATE_MSK; 1317fe0b141eSPyun YongHyeon status &= ~Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_MSK; 1318daf29227SPyun YongHyeon CSR_WRITE_2(sc, B28_Y2_ASF_HCU_CCSR, status); 1319fe0b141eSPyun YongHyeon CSR_WRITE_4(sc, B28_Y2_CPU_WDOG, 0); 1320daf29227SPyun YongHyeon } else 1321daf29227SPyun YongHyeon CSR_WRITE_1(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET); 13220dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE); 13230dbe28b3SPyun YongHyeon /* 1324fe0b141eSPyun YongHyeon * Since we disabled ASF, S/W reset is required for 1325fe0b141eSPyun YongHyeon * Power Management. 13260dbe28b3SPyun YongHyeon */ 13270dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 13280dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 1329fe0b141eSPyun YongHyeon } 13300dbe28b3SPyun YongHyeon 13310dbe28b3SPyun YongHyeon /* Clear all error bits in the PCI status register. */ 13320dbe28b3SPyun YongHyeon status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 13330dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 13340dbe28b3SPyun YongHyeon 13350dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, status | 13360dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 1337d1a02e09SJohn Baldwin PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2); 13380dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR); 13390dbe28b3SPyun YongHyeon 13400dbe28b3SPyun YongHyeon switch (sc->msk_bustype) { 13410dbe28b3SPyun YongHyeon case MSK_PEX_BUS: 13420dbe28b3SPyun YongHyeon /* Clear all PEX errors. */ 13430dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 13440dbe28b3SPyun YongHyeon val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 13450dbe28b3SPyun YongHyeon if ((val & PEX_RX_OV) != 0) { 13460dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_HW_ERR; 13470dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 13480dbe28b3SPyun YongHyeon } 13490dbe28b3SPyun YongHyeon break; 13500dbe28b3SPyun YongHyeon case MSK_PCI_BUS: 13510dbe28b3SPyun YongHyeon case MSK_PCIX_BUS: 13520dbe28b3SPyun YongHyeon /* Set Cache Line Size to 2(8bytes) if configured to 0. */ 13530dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1); 13540dbe28b3SPyun YongHyeon if (val == 0) 13550dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1); 13560dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS) { 13570dbe28b3SPyun YongHyeon /* Set Cache Line Size opt. */ 13580dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 13590dbe28b3SPyun YongHyeon val |= PCI_CLS_OPT; 13600dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 13610dbe28b3SPyun YongHyeon } 13620dbe28b3SPyun YongHyeon break; 13630dbe28b3SPyun YongHyeon } 13640dbe28b3SPyun YongHyeon /* Set PHY power state. */ 13650dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERUP); 13660dbe28b3SPyun YongHyeon 13670dbe28b3SPyun YongHyeon /* Reset GPHY/GMAC Control */ 13680dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 13690dbe28b3SPyun YongHyeon /* GPHY Control reset. */ 137010e71e22SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET); 137110e71e22SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR); 13720dbe28b3SPyun YongHyeon /* GMAC Control reset. */ 13730dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET); 13740dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR); 13750dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF); 1376e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 1377e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) 1378daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), 1379daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 1380daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 13810dbe28b3SPyun YongHyeon } 1382e0029a72SPyun YongHyeon 1383e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_SUPR && 1384e0029a72SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_SU_B0) 1385e0029a72SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, PCI_CLK_MACSEC_DIS); 1386e19bd6eeSPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_OPT && sc->msk_hw_rev == 0) { 1387e19bd6eeSPyun YongHyeon /* Disable PCIe PHY powerdown(reg 0x80, bit7). */ 1388e19bd6eeSPyun YongHyeon CSR_WRITE_4(sc, Y2_PEX_PHY_DATA, (0x0080 << 16) | 0x0080); 1389e19bd6eeSPyun YongHyeon } 13900dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 13910dbe28b3SPyun YongHyeon 13920dbe28b3SPyun YongHyeon /* LED On. */ 13930dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON); 13940dbe28b3SPyun YongHyeon 13950dbe28b3SPyun YongHyeon /* Clear TWSI IRQ. */ 13960dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ); 13970dbe28b3SPyun YongHyeon 13980dbe28b3SPyun YongHyeon /* Turn off hardware timer. */ 13990dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP); 14000dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ); 14010dbe28b3SPyun YongHyeon 14020dbe28b3SPyun YongHyeon /* Turn off descriptor polling. */ 14030dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP); 14040dbe28b3SPyun YongHyeon 14050dbe28b3SPyun YongHyeon /* Turn off time stamps. */ 14060dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP); 14070dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 14080dbe28b3SPyun YongHyeon 1409d91192e3SPyun YongHyeon initram = 0; 1410d91192e3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL || 1411d91192e3SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EC || 1412d91192e3SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_FE) 1413d91192e3SPyun YongHyeon initram++; 1414d91192e3SPyun YongHyeon 14150dbe28b3SPyun YongHyeon /* Configure timeout values. */ 1416d91192e3SPyun YongHyeon for (i = 0; initram > 0 && i < sc->msk_num_port; i++) { 14170dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET); 14180dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR); 14190dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1), 14200dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14210dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1), 14220dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14230dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1), 14240dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14250dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1), 14260dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14270dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1), 14280dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14290dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1), 14300dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14310dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2), 14320dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14330dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2), 14340dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14350dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2), 14360dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14370dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2), 14380dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14390dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2), 14400dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14410dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2), 14420dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14430dbe28b3SPyun YongHyeon } 14440dbe28b3SPyun YongHyeon 14450dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 14460dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 14470dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 14480dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 14490dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 14500dbe28b3SPyun YongHyeon 14510dbe28b3SPyun YongHyeon /* 14520dbe28b3SPyun YongHyeon * On dual port PCI-X card, there is an problem where status 14530dbe28b3SPyun YongHyeon * can be received out of order due to split transactions. 14540dbe28b3SPyun YongHyeon */ 14557420e9dcSPyun YongHyeon if (sc->msk_pcixcap != 0 && sc->msk_num_port > 1) { 14560dbe28b3SPyun YongHyeon uint16_t pcix_cmd; 14570dbe28b3SPyun YongHyeon 14587420e9dcSPyun YongHyeon pcix_cmd = pci_read_config(sc->msk_dev, 14597420e9dcSPyun YongHyeon sc->msk_pcixcap + PCIXR_COMMAND, 2); 14600dbe28b3SPyun YongHyeon /* Clear Max Outstanding Split Transactions. */ 14617420e9dcSPyun YongHyeon pcix_cmd &= ~PCIXM_COMMAND_MAX_SPLITS; 14620dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 14637420e9dcSPyun YongHyeon pci_write_config(sc->msk_dev, 14647420e9dcSPyun YongHyeon sc->msk_pcixcap + PCIXR_COMMAND, pcix_cmd, 2); 14650dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 14660dbe28b3SPyun YongHyeon } 14677420e9dcSPyun YongHyeon if (sc->msk_expcap != 0) { 14687420e9dcSPyun YongHyeon /* Change Max. Read Request Size to 2048 bytes. */ 14697420e9dcSPyun YongHyeon if (pci_get_max_read_req(sc->msk_dev) == 512) 14707420e9dcSPyun YongHyeon pci_set_max_read_req(sc->msk_dev, 2048); 14710dbe28b3SPyun YongHyeon } 14720dbe28b3SPyun YongHyeon 14730dbe28b3SPyun YongHyeon /* Clear status list. */ 14740dbe28b3SPyun YongHyeon bzero(sc->msk_stat_ring, 14750dbe28b3SPyun YongHyeon sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT); 14760dbe28b3SPyun YongHyeon sc->msk_stat_cons = 0; 14770dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 14780dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 14790dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET); 14800dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR); 14810dbe28b3SPyun YongHyeon /* Set the status list base address. */ 14820dbe28b3SPyun YongHyeon addr = sc->msk_stat_ring_paddr; 14830dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr)); 14840dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr)); 14850dbe28b3SPyun YongHyeon /* Set the status list last index. */ 14860dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_LAST_IDX, MSK_STAT_RING_CNT - 1); 1487cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC && 1488cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_EC_A1) { 14890dbe28b3SPyun YongHyeon /* WA for dev. #4.3 */ 14900dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK); 14910dbe28b3SPyun YongHyeon /* WA for dev. #4.18 */ 14920dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21); 14930dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07); 14940dbe28b3SPyun YongHyeon } else { 14950dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a); 14960dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10); 1497cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 1498cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_XL_A0) 1499cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04); 1500cfd540e7SPyun YongHyeon else 1501cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10); 15020dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190); 15030dbe28b3SPyun YongHyeon } 15040dbe28b3SPyun YongHyeon /* 15050dbe28b3SPyun YongHyeon * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI. 15060dbe28b3SPyun YongHyeon */ 15070dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000)); 15080dbe28b3SPyun YongHyeon 15090dbe28b3SPyun YongHyeon /* Enable status unit. */ 15100dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON); 15110dbe28b3SPyun YongHyeon 15120dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START); 15130dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START); 15140dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START); 15150dbe28b3SPyun YongHyeon } 15160dbe28b3SPyun YongHyeon 15170dbe28b3SPyun YongHyeon static int 15180dbe28b3SPyun YongHyeon msk_probe(device_t dev) 15190dbe28b3SPyun YongHyeon { 15200dbe28b3SPyun YongHyeon struct msk_softc *sc; 15210dbe28b3SPyun YongHyeon char desc[100]; 15220dbe28b3SPyun YongHyeon 15230dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 15240dbe28b3SPyun YongHyeon /* 15250dbe28b3SPyun YongHyeon * Not much to do here. We always know there will be 15260dbe28b3SPyun YongHyeon * at least one GMAC present, and if there are two, 15270dbe28b3SPyun YongHyeon * mskc_attach() will create a second device instance 15280dbe28b3SPyun YongHyeon * for us. 15290dbe28b3SPyun YongHyeon */ 15300dbe28b3SPyun YongHyeon snprintf(desc, sizeof(desc), 15310dbe28b3SPyun YongHyeon "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x", 15320dbe28b3SPyun YongHyeon model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id, 15330dbe28b3SPyun YongHyeon sc->msk_hw_rev); 15340dbe28b3SPyun YongHyeon device_set_desc_copy(dev, desc); 15350dbe28b3SPyun YongHyeon 15360dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 15370dbe28b3SPyun YongHyeon } 15380dbe28b3SPyun YongHyeon 15390dbe28b3SPyun YongHyeon static int 15400dbe28b3SPyun YongHyeon msk_attach(device_t dev) 15410dbe28b3SPyun YongHyeon { 15420dbe28b3SPyun YongHyeon struct msk_softc *sc; 15430dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 15440dbe28b3SPyun YongHyeon struct ifnet *ifp; 1545fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 15460dbe28b3SPyun YongHyeon int i, port, error; 15470dbe28b3SPyun YongHyeon uint8_t eaddr[6]; 15480dbe28b3SPyun YongHyeon 15490dbe28b3SPyun YongHyeon if (dev == NULL) 15500dbe28b3SPyun YongHyeon return (EINVAL); 15510dbe28b3SPyun YongHyeon 15520dbe28b3SPyun YongHyeon error = 0; 15530dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 15540dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 1555fcb62a8bSPyun YongHyeon mmd = device_get_ivars(dev); 1556fcb62a8bSPyun YongHyeon port = mmd->port; 15570dbe28b3SPyun YongHyeon 15580dbe28b3SPyun YongHyeon sc_if->msk_if_dev = dev; 15590dbe28b3SPyun YongHyeon sc_if->msk_port = port; 15600dbe28b3SPyun YongHyeon sc_if->msk_softc = sc; 156183c04c93SPyun YongHyeon sc_if->msk_flags = sc->msk_pflags; 15620dbe28b3SPyun YongHyeon sc->msk_if[port] = sc_if; 15630dbe28b3SPyun YongHyeon /* Setup Tx/Rx queue register offsets. */ 15640dbe28b3SPyun YongHyeon if (port == MSK_PORT_A) { 15650dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA1; 15660dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS1; 15670dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R1; 15680dbe28b3SPyun YongHyeon } else { 15690dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA2; 15700dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS2; 15710dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R2; 15720dbe28b3SPyun YongHyeon } 15730dbe28b3SPyun YongHyeon 15740dbe28b3SPyun YongHyeon callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0); 15753a91ee71SPyun YongHyeon msk_sysctl_node(sc_if); 15760dbe28b3SPyun YongHyeon 15770dbe28b3SPyun YongHyeon if ((error = msk_txrx_dma_alloc(sc_if) != 0)) 15780dbe28b3SPyun YongHyeon goto fail; 157985b340cbSPyun YongHyeon msk_rx_dma_jalloc(sc_if); 15800dbe28b3SPyun YongHyeon 15810dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER); 15820dbe28b3SPyun YongHyeon if (ifp == NULL) { 15830dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "can not if_alloc()\n"); 15840dbe28b3SPyun YongHyeon error = ENOSPC; 15850dbe28b3SPyun YongHyeon goto fail; 15860dbe28b3SPyun YongHyeon } 15870dbe28b3SPyun YongHyeon ifp->if_softc = sc_if; 15880dbe28b3SPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 15890dbe28b3SPyun YongHyeon ifp->if_mtu = ETHERMTU; 15900dbe28b3SPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1591a109c74fSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4; 1592efb74172SPyun YongHyeon /* 1593388214e4SPyun YongHyeon * Enable Rx checksum offloading if controller supports 1594388214e4SPyun YongHyeon * new descriptor formant and controller is not Yukon XL. 1595efb74172SPyun YongHyeon */ 1596388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 1597388214e4SPyun YongHyeon sc->msk_hw_id != CHIP_ID_YUKON_XL) 1598388214e4SPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 1599efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1600efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1601efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 1602a109c74fSPyun YongHyeon ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO; 16030dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 16040dbe28b3SPyun YongHyeon ifp->if_ioctl = msk_ioctl; 16050dbe28b3SPyun YongHyeon ifp->if_start = msk_start; 16060dbe28b3SPyun YongHyeon ifp->if_init = msk_init; 16070dbe28b3SPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1); 16080dbe28b3SPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1; 16090dbe28b3SPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 16100dbe28b3SPyun YongHyeon /* 16110dbe28b3SPyun YongHyeon * Get station address for this interface. Note that 16120dbe28b3SPyun YongHyeon * dual port cards actually come with three station 16130dbe28b3SPyun YongHyeon * addresses: one for each port, plus an extra. The 16140dbe28b3SPyun YongHyeon * extra one is used by the SysKonnect driver software 16150dbe28b3SPyun YongHyeon * as a 'virtual' station address for when both ports 16160dbe28b3SPyun YongHyeon * are operating in failover mode. Currently we don't 16170dbe28b3SPyun YongHyeon * use this extra address. 16180dbe28b3SPyun YongHyeon */ 16190dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 16200dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 16210dbe28b3SPyun YongHyeon eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i); 16220dbe28b3SPyun YongHyeon 16230dbe28b3SPyun YongHyeon /* 16240dbe28b3SPyun YongHyeon * Call MI attach routine. Can't hold locks when calling into ether_*. 16250dbe28b3SPyun YongHyeon */ 16260dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 16270dbe28b3SPyun YongHyeon ether_ifattach(ifp, eaddr); 16280dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 16290dbe28b3SPyun YongHyeon 1630224003b7SPyun YongHyeon /* VLAN capability setup */ 1631224003b7SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 1632224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NOHWVLAN) == 0) { 163306ff0944SPyun YongHyeon /* 163406ff0944SPyun YongHyeon * Due to Tx checksum offload hardware bugs, msk(4) manually 163506ff0944SPyun YongHyeon * computes checksum for short frames. For VLAN tagged frames 163606ff0944SPyun YongHyeon * this workaround does not work so disable checksum offload 163706ff0944SPyun YongHyeon * for VLAN interface. 163806ff0944SPyun YongHyeon */ 16394858893bSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWTSO; 1640efb74172SPyun YongHyeon /* 1641b1ce21c6SRebecca Cran * Enable Rx checksum offloading for VLAN tagged frames 1642efb74172SPyun YongHyeon * if controller support new descriptor format. 1643efb74172SPyun YongHyeon */ 1644efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1645efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1646efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 1647224003b7SPyun YongHyeon } 16480dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 16490dbe28b3SPyun YongHyeon 16500dbe28b3SPyun YongHyeon /* 16510dbe28b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 16520dbe28b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 16530dbe28b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 16540dbe28b3SPyun YongHyeon */ 16550dbe28b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 16560dbe28b3SPyun YongHyeon 16570dbe28b3SPyun YongHyeon /* 16580dbe28b3SPyun YongHyeon * Do miibus setup. 16590dbe28b3SPyun YongHyeon */ 16600dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 16618e5d93dbSMarius Strobl error = mii_attach(dev, &sc_if->msk_miibus, ifp, msk_mediachange, 16628e5d93dbSMarius Strobl msk_mediastatus, BMSR_DEFCAPMASK, PHY_ADDR_MARV, MII_OFFSET_ANY, 16638e5d93dbSMarius Strobl mmd->mii_flags); 16640dbe28b3SPyun YongHyeon if (error != 0) { 16658e5d93dbSMarius Strobl device_printf(sc_if->msk_if_dev, "attaching PHYs failed\n"); 16660dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 16670dbe28b3SPyun YongHyeon error = ENXIO; 16680dbe28b3SPyun YongHyeon goto fail; 16690dbe28b3SPyun YongHyeon } 16700dbe28b3SPyun YongHyeon 16710dbe28b3SPyun YongHyeon fail: 16720dbe28b3SPyun YongHyeon if (error != 0) { 16730dbe28b3SPyun YongHyeon /* Access should be ok even though lock has been dropped */ 16740dbe28b3SPyun YongHyeon sc->msk_if[port] = NULL; 16750dbe28b3SPyun YongHyeon msk_detach(dev); 16760dbe28b3SPyun YongHyeon } 16770dbe28b3SPyun YongHyeon 16780dbe28b3SPyun YongHyeon return (error); 16790dbe28b3SPyun YongHyeon } 16800dbe28b3SPyun YongHyeon 16810dbe28b3SPyun YongHyeon /* 16820dbe28b3SPyun YongHyeon * Attach the interface. Allocate softc structures, do ifmedia 16830dbe28b3SPyun YongHyeon * setup and ethernet/BPF attach. 16840dbe28b3SPyun YongHyeon */ 16850dbe28b3SPyun YongHyeon static int 16860dbe28b3SPyun YongHyeon mskc_attach(device_t dev) 16870dbe28b3SPyun YongHyeon { 16880dbe28b3SPyun YongHyeon struct msk_softc *sc; 1689fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 1690fcb62a8bSPyun YongHyeon int error, msic, msir, reg; 16910dbe28b3SPyun YongHyeon 16920dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 16930dbe28b3SPyun YongHyeon sc->msk_dev = dev; 16940dbe28b3SPyun YongHyeon mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 16950dbe28b3SPyun YongHyeon MTX_DEF); 16960dbe28b3SPyun YongHyeon 16970dbe28b3SPyun YongHyeon /* 16980dbe28b3SPyun YongHyeon * Map control/status registers. 16990dbe28b3SPyun YongHyeon */ 17000dbe28b3SPyun YongHyeon pci_enable_busmaster(dev); 17010dbe28b3SPyun YongHyeon 1702298946a9SPyun YongHyeon /* Allocate I/O resource */ 17030dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE 17040dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 17050dbe28b3SPyun YongHyeon #else 17060dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 17070dbe28b3SPyun YongHyeon #endif 1708a485f97aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_legacy; 17090dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 17100dbe28b3SPyun YongHyeon if (error) { 17110dbe28b3SPyun YongHyeon if (sc->msk_res_spec == msk_res_spec_mem) 17120dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 17130dbe28b3SPyun YongHyeon else 17140dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 17150dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 17160dbe28b3SPyun YongHyeon if (error) { 17170dbe28b3SPyun YongHyeon device_printf(dev, "couldn't allocate %s resources\n", 17180dbe28b3SPyun YongHyeon sc->msk_res_spec == msk_res_spec_mem ? "memory" : 17190dbe28b3SPyun YongHyeon "I/O"); 17200dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 17210dbe28b3SPyun YongHyeon return (ENXIO); 17220dbe28b3SPyun YongHyeon } 17230dbe28b3SPyun YongHyeon } 17240dbe28b3SPyun YongHyeon 1725c6a34f76SPyun YongHyeon /* Enable all clocks before accessing any registers. */ 1726c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0); 1727c6a34f76SPyun YongHyeon 17280dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 17290dbe28b3SPyun YongHyeon sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID); 17300dbe28b3SPyun YongHyeon sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f; 17310dbe28b3SPyun YongHyeon /* Bail out if chip is not recognized. */ 17320dbe28b3SPyun YongHyeon if (sc->msk_hw_id < CHIP_ID_YUKON_XL || 1733e19bd6eeSPyun YongHyeon sc->msk_hw_id > CHIP_ID_YUKON_OPT || 1734e19bd6eeSPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_UNKNOWN) { 17350dbe28b3SPyun YongHyeon device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n", 17360dbe28b3SPyun YongHyeon sc->msk_hw_id, sc->msk_hw_rev); 1737ad6d01d1SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 1738ad6d01d1SPyun YongHyeon return (ENXIO); 17390dbe28b3SPyun YongHyeon } 17400dbe28b3SPyun YongHyeon 17410dbe28b3SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 17420dbe28b3SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 17430dbe28b3SPyun YongHyeon OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW, 17440dbe28b3SPyun YongHyeon &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I", 17450dbe28b3SPyun YongHyeon "max number of Rx events to process"); 17460dbe28b3SPyun YongHyeon 17470dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 17480dbe28b3SPyun YongHyeon error = resource_int_value(device_get_name(dev), device_get_unit(dev), 17490dbe28b3SPyun YongHyeon "process_limit", &sc->msk_process_limit); 17500dbe28b3SPyun YongHyeon if (error == 0) { 17510dbe28b3SPyun YongHyeon if (sc->msk_process_limit < MSK_PROC_MIN || 17520dbe28b3SPyun YongHyeon sc->msk_process_limit > MSK_PROC_MAX) { 17530dbe28b3SPyun YongHyeon device_printf(dev, "process_limit value out of range; " 17540dbe28b3SPyun YongHyeon "using default: %d\n", MSK_PROC_DEFAULT); 17550dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 17560dbe28b3SPyun YongHyeon } 17570dbe28b3SPyun YongHyeon } 17580dbe28b3SPyun YongHyeon 1759cf570c1fSPyun YongHyeon sc->msk_int_holdoff = MSK_INT_HOLDOFF_DEFAULT; 1760cf570c1fSPyun YongHyeon SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 1761cf570c1fSPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO, 1762cf570c1fSPyun YongHyeon "int_holdoff", CTLFLAG_RW, &sc->msk_int_holdoff, 0, 1763cf570c1fSPyun YongHyeon "Maximum number of time to delay interrupts"); 1764cf570c1fSPyun YongHyeon resource_int_value(device_get_name(dev), device_get_unit(dev), 1765cf570c1fSPyun YongHyeon "int_holdoff", &sc->msk_int_holdoff); 1766cf570c1fSPyun YongHyeon 17670dbe28b3SPyun YongHyeon sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP); 17680dbe28b3SPyun YongHyeon /* Check number of MACs. */ 17690dbe28b3SPyun YongHyeon sc->msk_num_port = 1; 17700dbe28b3SPyun YongHyeon if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) == 17710dbe28b3SPyun YongHyeon CFG_DUAL_MAC_MSK) { 17720dbe28b3SPyun YongHyeon if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC)) 17730dbe28b3SPyun YongHyeon sc->msk_num_port++; 17740dbe28b3SPyun YongHyeon } 17750dbe28b3SPyun YongHyeon 17760dbe28b3SPyun YongHyeon /* Check bus type. */ 17773b0a4aefSJohn Baldwin if (pci_find_cap(sc->msk_dev, PCIY_EXPRESS, ®) == 0) { 17780dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PEX_BUS; 17797420e9dcSPyun YongHyeon sc->msk_expcap = reg; 17803b0a4aefSJohn Baldwin } else if (pci_find_cap(sc->msk_dev, PCIY_PCIX, ®) == 0) { 17810dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCIX_BUS; 17827420e9dcSPyun YongHyeon sc->msk_pcixcap = reg; 17837420e9dcSPyun YongHyeon } else 17840dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCI_BUS; 17850dbe28b3SPyun YongHyeon 17860dbe28b3SPyun YongHyeon switch (sc->msk_hw_id) { 17870dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC: 1788a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1789e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 1790e2b16603SPyun YongHyeon break; 17910dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 1792a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1793e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM; 17940dbe28b3SPyun YongHyeon break; 1795daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 1796a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1797ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 | 1798ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1799ebb25bfaSPyun YongHyeon /* 1800ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 1801ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 1802ebb25bfaSPyun YongHyeon */ 1803ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 1804ebb25bfaSPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_AUTOTX_CSUM; 1805ebb25bfaSPyun YongHyeon /* 1806ebb25bfaSPyun YongHyeon * Yukon Extreme A0 could not use store-and-forward 1807ebb25bfaSPyun YongHyeon * for jumbo frames, so disable Tx checksum 1808ebb25bfaSPyun YongHyeon * offloading for jumbo frames. 1809ebb25bfaSPyun YongHyeon */ 1810ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0) 1811ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO_NOCSUM; 1812daf29227SPyun YongHyeon break; 18130dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_FE: 1814a91981e4SPyun YongHyeon sc->msk_clock = 100; /* 100 MHz */ 1815e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER; 18160dbe28b3SPyun YongHyeon break; 181761708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 1818a91981e4SPyun YongHyeon sc->msk_clock = 50; /* 50 MHz */ 1819ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER | MSK_FLAG_DESCV2 | 1820ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1821224003b7SPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 1822224003b7SPyun YongHyeon /* 1823224003b7SPyun YongHyeon * XXX 1824224003b7SPyun YongHyeon * FE+ A0 has status LE writeback bug so msk(4) 1825224003b7SPyun YongHyeon * does not rely on status word of received frame 1826224003b7SPyun YongHyeon * in msk_rxeof() which in turn disables all 1827224003b7SPyun YongHyeon * hardware assistance bits reported by the status 1828b1ce21c6SRebecca Cran * word as well as validity of the received frame. 1829224003b7SPyun YongHyeon * Just pass received frames to upper stack with 1830224003b7SPyun YongHyeon * minimal test and let upper stack handle them. 1831224003b7SPyun YongHyeon */ 1832efb74172SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_NOHWVLAN | 1833efb74172SPyun YongHyeon MSK_FLAG_NORXCHK | MSK_FLAG_NORX_CSUM; 1834224003b7SPyun YongHyeon } 183561708f4cSPyun YongHyeon break; 18360dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_XL: 1837a91981e4SPyun YongHyeon sc->msk_clock = 156; /* 156 MHz */ 1838e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 18390dbe28b3SPyun YongHyeon break; 1840e0029a72SPyun YongHyeon case CHIP_ID_YUKON_SUPR: 1841e0029a72SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1842e0029a72SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 | 1843e0029a72SPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1844e0029a72SPyun YongHyeon break; 184576202a16SPyun YongHyeon case CHIP_ID_YUKON_UL_2: 184684e3651eSPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 184776202a16SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 184876202a16SPyun YongHyeon break; 1849e19bd6eeSPyun YongHyeon case CHIP_ID_YUKON_OPT: 1850e19bd6eeSPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1851e19bd6eeSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2; 1852e19bd6eeSPyun YongHyeon break; 18530dbe28b3SPyun YongHyeon default: 1854a91981e4SPyun YongHyeon sc->msk_clock = 156; /* 156 MHz */ 1855cfd540e7SPyun YongHyeon break; 18560dbe28b3SPyun YongHyeon } 18570dbe28b3SPyun YongHyeon 1858298946a9SPyun YongHyeon /* Allocate IRQ resources. */ 1859298946a9SPyun YongHyeon msic = pci_msi_count(dev); 1860298946a9SPyun YongHyeon if (bootverbose) 1861298946a9SPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 186253dcfbd1SPyun YongHyeon if (legacy_intr != 0) 186353dcfbd1SPyun YongHyeon msi_disable = 1; 1864c72f075aSPyun YongHyeon if (msi_disable == 0 && msic > 0) { 1865c72f075aSPyun YongHyeon msir = 1; 1866c72f075aSPyun YongHyeon if (pci_alloc_msi(dev, &msir) == 0) { 1867c72f075aSPyun YongHyeon if (msir == 1) { 18687a76e8a4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_MSI; 1869c72f075aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_msi; 18706ec27c17SPyun YongHyeon } else 1871298946a9SPyun YongHyeon pci_release_msi(dev); 1872298946a9SPyun YongHyeon } 18738463d7a0SPyun YongHyeon } 1874298946a9SPyun YongHyeon 1875298946a9SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq); 1876298946a9SPyun YongHyeon if (error) { 1877298946a9SPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1878298946a9SPyun YongHyeon goto fail; 1879298946a9SPyun YongHyeon } 1880298946a9SPyun YongHyeon 18810dbe28b3SPyun YongHyeon if ((error = msk_status_dma_alloc(sc)) != 0) 18820dbe28b3SPyun YongHyeon goto fail; 18830dbe28b3SPyun YongHyeon 18840dbe28b3SPyun YongHyeon /* Set base interrupt mask. */ 18850dbe28b3SPyun YongHyeon sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU; 18860dbe28b3SPyun YongHyeon sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR | 18870dbe28b3SPyun YongHyeon Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP; 18880dbe28b3SPyun YongHyeon 18890dbe28b3SPyun YongHyeon /* Reset the adapter. */ 18900dbe28b3SPyun YongHyeon mskc_reset(sc); 18910dbe28b3SPyun YongHyeon 18920dbe28b3SPyun YongHyeon if ((error = mskc_setup_rambuffer(sc)) != 0) 18930dbe28b3SPyun YongHyeon goto fail; 18940dbe28b3SPyun YongHyeon 18950dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1); 18960dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] == NULL) { 18970dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_A\n"); 18980dbe28b3SPyun YongHyeon error = ENXIO; 18990dbe28b3SPyun YongHyeon goto fail; 19000dbe28b3SPyun YongHyeon } 1901fcb62a8bSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO); 1902fcb62a8bSPyun YongHyeon if (mmd == NULL) { 19030dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 19040dbe28b3SPyun YongHyeon "ivars of PORT_A\n"); 19050dbe28b3SPyun YongHyeon error = ENXIO; 19060dbe28b3SPyun YongHyeon goto fail; 19070dbe28b3SPyun YongHyeon } 1908fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_A; 1909fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 1910efd4fc3fSMarius Strobl mmd->mii_flags |= MIIF_DOPAUSE; 19118e5d93dbSMarius Strobl if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S') 1912fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 19138e5d93dbSMarius Strobl if (sc->msk_pmd == 'P') 19148e5d93dbSMarius Strobl mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0; 1915fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_A], mmd); 19160dbe28b3SPyun YongHyeon 19170dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) { 19180dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1); 19190dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] == NULL) { 19200dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_B\n"); 19210dbe28b3SPyun YongHyeon error = ENXIO; 19220dbe28b3SPyun YongHyeon goto fail; 19230dbe28b3SPyun YongHyeon } 1924*81e2a01aSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | 1925*81e2a01aSPyun YongHyeon M_ZERO); 1926fcb62a8bSPyun YongHyeon if (mmd == NULL) { 19270dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 19280dbe28b3SPyun YongHyeon "ivars of PORT_B\n"); 19290dbe28b3SPyun YongHyeon error = ENXIO; 19300dbe28b3SPyun YongHyeon goto fail; 19310dbe28b3SPyun YongHyeon } 1932fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_B; 1933fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 19348e5d93dbSMarius Strobl if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S') 1935fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 19368e5d93dbSMarius Strobl if (sc->msk_pmd == 'P') 19378e5d93dbSMarius Strobl mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0; 1938fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_B], mmd); 19390dbe28b3SPyun YongHyeon } 19400dbe28b3SPyun YongHyeon 19410dbe28b3SPyun YongHyeon error = bus_generic_attach(dev); 19420dbe28b3SPyun YongHyeon if (error) { 19430dbe28b3SPyun YongHyeon device_printf(dev, "failed to attach port(s)\n"); 19440dbe28b3SPyun YongHyeon goto fail; 19450dbe28b3SPyun YongHyeon } 19460dbe28b3SPyun YongHyeon 194753dcfbd1SPyun YongHyeon /* Hook interrupt last to avoid having to lock softc. */ 194853dcfbd1SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 1949c876b43fSPyun YongHyeon INTR_MPSAFE, NULL, msk_intr, sc, &sc->msk_intrhand); 19500dbe28b3SPyun YongHyeon if (error != 0) { 19510dbe28b3SPyun YongHyeon device_printf(dev, "couldn't set up interrupt handler\n"); 19520dbe28b3SPyun YongHyeon goto fail; 19530dbe28b3SPyun YongHyeon } 19540dbe28b3SPyun YongHyeon fail: 19550dbe28b3SPyun YongHyeon if (error != 0) 19560dbe28b3SPyun YongHyeon mskc_detach(dev); 19570dbe28b3SPyun YongHyeon 19580dbe28b3SPyun YongHyeon return (error); 19590dbe28b3SPyun YongHyeon } 19600dbe28b3SPyun YongHyeon 19610dbe28b3SPyun YongHyeon /* 19620dbe28b3SPyun YongHyeon * Shutdown hardware and free up resources. This can be called any 19630dbe28b3SPyun YongHyeon * time after the mutex has been initialized. It is called in both 19640dbe28b3SPyun YongHyeon * the error case in attach and the normal detach case so it needs 19650dbe28b3SPyun YongHyeon * to be careful about only freeing resources that have actually been 19660dbe28b3SPyun YongHyeon * allocated. 19670dbe28b3SPyun YongHyeon */ 19680dbe28b3SPyun YongHyeon static int 19690dbe28b3SPyun YongHyeon msk_detach(device_t dev) 19700dbe28b3SPyun YongHyeon { 19710dbe28b3SPyun YongHyeon struct msk_softc *sc; 19720dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 19730dbe28b3SPyun YongHyeon struct ifnet *ifp; 19740dbe28b3SPyun YongHyeon 19750dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 19760dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx), 19770dbe28b3SPyun YongHyeon ("msk mutex not initialized in msk_detach")); 19780dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 19790dbe28b3SPyun YongHyeon 19800dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 19810dbe28b3SPyun YongHyeon if (device_is_attached(dev)) { 19820dbe28b3SPyun YongHyeon /* XXX */ 19837a76e8a4SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_DETACH; 19840dbe28b3SPyun YongHyeon msk_stop(sc_if); 19850dbe28b3SPyun YongHyeon /* Can't hold locks while calling detach. */ 19860dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 19870dbe28b3SPyun YongHyeon callout_drain(&sc_if->msk_tick_ch); 19884c5a247bSGleb Smirnoff if (ifp) 19890dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 19900dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 19910dbe28b3SPyun YongHyeon } 19920dbe28b3SPyun YongHyeon 19930dbe28b3SPyun YongHyeon /* 19940dbe28b3SPyun YongHyeon * We're generally called from mskc_detach() which is using 19950dbe28b3SPyun YongHyeon * device_delete_child() to get to here. It's already trashed 19960dbe28b3SPyun YongHyeon * miibus for us, so don't do it here or we'll panic. 19970dbe28b3SPyun YongHyeon * 19980dbe28b3SPyun YongHyeon * if (sc_if->msk_miibus != NULL) { 19990dbe28b3SPyun YongHyeon * device_delete_child(dev, sc_if->msk_miibus); 20000dbe28b3SPyun YongHyeon * sc_if->msk_miibus = NULL; 20010dbe28b3SPyun YongHyeon * } 20020dbe28b3SPyun YongHyeon */ 20030dbe28b3SPyun YongHyeon 200485b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 20050dbe28b3SPyun YongHyeon msk_txrx_dma_free(sc_if); 20060dbe28b3SPyun YongHyeon bus_generic_detach(dev); 20070dbe28b3SPyun YongHyeon 20080dbe28b3SPyun YongHyeon if (ifp) 20090dbe28b3SPyun YongHyeon if_free(ifp); 20100dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 20110dbe28b3SPyun YongHyeon sc->msk_if[sc_if->msk_port] = NULL; 20120dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 20130dbe28b3SPyun YongHyeon 20140dbe28b3SPyun YongHyeon return (0); 20150dbe28b3SPyun YongHyeon } 20160dbe28b3SPyun YongHyeon 20170dbe28b3SPyun YongHyeon static int 20180dbe28b3SPyun YongHyeon mskc_detach(device_t dev) 20190dbe28b3SPyun YongHyeon { 20200dbe28b3SPyun YongHyeon struct msk_softc *sc; 20210dbe28b3SPyun YongHyeon 20220dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 20230dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized")); 20240dbe28b3SPyun YongHyeon 20250dbe28b3SPyun YongHyeon if (device_is_alive(dev)) { 20260dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] != NULL) { 20270dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_A]), 20280dbe28b3SPyun YongHyeon M_DEVBUF); 20290dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_A]); 20300dbe28b3SPyun YongHyeon } 20310dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] != NULL) { 20320dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_B]), 20330dbe28b3SPyun YongHyeon M_DEVBUF); 20340dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_B]); 20350dbe28b3SPyun YongHyeon } 20360dbe28b3SPyun YongHyeon bus_generic_detach(dev); 20370dbe28b3SPyun YongHyeon } 20380dbe28b3SPyun YongHyeon 20390dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 20400dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 20410dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 20420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 20430dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 20440dbe28b3SPyun YongHyeon 20450dbe28b3SPyun YongHyeon /* LED Off. */ 20460dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF); 20470dbe28b3SPyun YongHyeon 20480dbe28b3SPyun YongHyeon /* Put hardware reset. */ 20490dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 20500dbe28b3SPyun YongHyeon 20510dbe28b3SPyun YongHyeon msk_status_dma_free(sc); 20520dbe28b3SPyun YongHyeon 2053c72f075aSPyun YongHyeon if (sc->msk_intrhand) { 2054c72f075aSPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand); 2055c72f075aSPyun YongHyeon sc->msk_intrhand = NULL; 2056298946a9SPyun YongHyeon } 2057298946a9SPyun YongHyeon bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq); 20587a76e8a4SPyun YongHyeon if ((sc->msk_pflags & MSK_FLAG_MSI) != 0) 20590dbe28b3SPyun YongHyeon pci_release_msi(dev); 20600dbe28b3SPyun YongHyeon bus_release_resources(dev, sc->msk_res_spec, sc->msk_res); 20610dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 20620dbe28b3SPyun YongHyeon 20630dbe28b3SPyun YongHyeon return (0); 20640dbe28b3SPyun YongHyeon } 20650dbe28b3SPyun YongHyeon 20660dbe28b3SPyun YongHyeon struct msk_dmamap_arg { 20670dbe28b3SPyun YongHyeon bus_addr_t msk_busaddr; 20680dbe28b3SPyun YongHyeon }; 20690dbe28b3SPyun YongHyeon 20700dbe28b3SPyun YongHyeon static void 20710dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 20720dbe28b3SPyun YongHyeon { 20730dbe28b3SPyun YongHyeon struct msk_dmamap_arg *ctx; 20740dbe28b3SPyun YongHyeon 20750dbe28b3SPyun YongHyeon if (error != 0) 20760dbe28b3SPyun YongHyeon return; 20770dbe28b3SPyun YongHyeon ctx = arg; 20780dbe28b3SPyun YongHyeon ctx->msk_busaddr = segs[0].ds_addr; 20790dbe28b3SPyun YongHyeon } 20800dbe28b3SPyun YongHyeon 20810dbe28b3SPyun YongHyeon /* Create status DMA region. */ 20820dbe28b3SPyun YongHyeon static int 20830dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc) 20840dbe28b3SPyun YongHyeon { 20850dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 20860dbe28b3SPyun YongHyeon int error; 20870dbe28b3SPyun YongHyeon 20880dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 20890dbe28b3SPyun YongHyeon bus_get_dma_tag(sc->msk_dev), /* parent */ 20900dbe28b3SPyun YongHyeon MSK_STAT_ALIGN, 0, /* alignment, boundary */ 20910dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 20920dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 20930dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 20940dbe28b3SPyun YongHyeon MSK_STAT_RING_SZ, /* maxsize */ 20950dbe28b3SPyun YongHyeon 1, /* nsegments */ 20960dbe28b3SPyun YongHyeon MSK_STAT_RING_SZ, /* maxsegsize */ 20970dbe28b3SPyun YongHyeon 0, /* flags */ 20980dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 20990dbe28b3SPyun YongHyeon &sc->msk_stat_tag); 21000dbe28b3SPyun YongHyeon if (error != 0) { 21010dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21020dbe28b3SPyun YongHyeon "failed to create status DMA tag\n"); 21030dbe28b3SPyun YongHyeon return (error); 21040dbe28b3SPyun YongHyeon } 21050dbe28b3SPyun YongHyeon 21060dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for status ring. */ 21070dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc->msk_stat_tag, 21080dbe28b3SPyun YongHyeon (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT | 21090dbe28b3SPyun YongHyeon BUS_DMA_ZERO, &sc->msk_stat_map); 21100dbe28b3SPyun YongHyeon if (error != 0) { 21110dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21120dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for status ring\n"); 21130dbe28b3SPyun YongHyeon return (error); 21140dbe28b3SPyun YongHyeon } 21150dbe28b3SPyun YongHyeon 21160dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 21170dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc->msk_stat_tag, 21180dbe28b3SPyun YongHyeon sc->msk_stat_map, sc->msk_stat_ring, MSK_STAT_RING_SZ, 21190dbe28b3SPyun YongHyeon msk_dmamap_cb, &ctx, 0); 21200dbe28b3SPyun YongHyeon if (error != 0) { 21210dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21220dbe28b3SPyun YongHyeon "failed to load DMA'able memory for status ring\n"); 21230dbe28b3SPyun YongHyeon return (error); 21240dbe28b3SPyun YongHyeon } 21250dbe28b3SPyun YongHyeon sc->msk_stat_ring_paddr = ctx.msk_busaddr; 21260dbe28b3SPyun YongHyeon 21270dbe28b3SPyun YongHyeon return (0); 21280dbe28b3SPyun YongHyeon } 21290dbe28b3SPyun YongHyeon 21300dbe28b3SPyun YongHyeon static void 21310dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc) 21320dbe28b3SPyun YongHyeon { 21330dbe28b3SPyun YongHyeon 21340dbe28b3SPyun YongHyeon /* Destroy status block. */ 21350dbe28b3SPyun YongHyeon if (sc->msk_stat_tag) { 21360dbe28b3SPyun YongHyeon if (sc->msk_stat_map) { 21370dbe28b3SPyun YongHyeon bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map); 21380dbe28b3SPyun YongHyeon if (sc->msk_stat_ring) { 21390dbe28b3SPyun YongHyeon bus_dmamem_free(sc->msk_stat_tag, 21400dbe28b3SPyun YongHyeon sc->msk_stat_ring, sc->msk_stat_map); 21410dbe28b3SPyun YongHyeon sc->msk_stat_ring = NULL; 21420dbe28b3SPyun YongHyeon } 21430dbe28b3SPyun YongHyeon sc->msk_stat_map = NULL; 21440dbe28b3SPyun YongHyeon } 21450dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc->msk_stat_tag); 21460dbe28b3SPyun YongHyeon sc->msk_stat_tag = NULL; 21470dbe28b3SPyun YongHyeon } 21480dbe28b3SPyun YongHyeon } 21490dbe28b3SPyun YongHyeon 21500dbe28b3SPyun YongHyeon static int 21510dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if) 21520dbe28b3SPyun YongHyeon { 21530dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 21540dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 21550dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 215683c04c93SPyun YongHyeon bus_size_t rxalign; 21570dbe28b3SPyun YongHyeon int error, i; 21580dbe28b3SPyun YongHyeon 21590dbe28b3SPyun YongHyeon /* Create parent DMA tag. */ 21600dbe28b3SPyun YongHyeon /* 21610dbe28b3SPyun YongHyeon * XXX 21620dbe28b3SPyun YongHyeon * It seems that Yukon II supports full 64bits DMA operations. But 21630dbe28b3SPyun YongHyeon * it needs two descriptors(list elements) for 64bits DMA operations. 21640dbe28b3SPyun YongHyeon * Since we don't know what DMA address mappings(32bits or 64bits) 21650dbe28b3SPyun YongHyeon * would be used in advance for each mbufs, we limits its DMA space 21660dbe28b3SPyun YongHyeon * to be in range of 32bits address space. Otherwise, we should check 21670dbe28b3SPyun YongHyeon * what DMA address is used and chain another descriptor for the 21680dbe28b3SPyun YongHyeon * 64bits DMA operation. This also means descriptor ring size is 21690dbe28b3SPyun YongHyeon * variable. Limiting DMA address to be in 32bit address space greatly 2170b1ce21c6SRebecca Cran * simplifies descriptor handling and possibly would increase 21710dbe28b3SPyun YongHyeon * performance a bit due to efficient handling of descriptors. 21720dbe28b3SPyun YongHyeon * Apart from harassing checksum offloading mechanisms, it seems 2173b1ce21c6SRebecca Cran * it's really bad idea to use a separate descriptor for 64bit 21740dbe28b3SPyun YongHyeon * DMA operation to save small descriptor memory. Anyway, I've 21750dbe28b3SPyun YongHyeon * never seen these exotic scheme on ethernet interface hardware. 21760dbe28b3SPyun YongHyeon */ 21770dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 21780dbe28b3SPyun YongHyeon bus_get_dma_tag(sc_if->msk_if_dev), /* parent */ 21790dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 21800dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 21810dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21820dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21830dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 21840dbe28b3SPyun YongHyeon 0, /* nsegments */ 21850dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 21860dbe28b3SPyun YongHyeon 0, /* flags */ 21870dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21880dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_parent_tag); 21890dbe28b3SPyun YongHyeon if (error != 0) { 21900dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21910dbe28b3SPyun YongHyeon "failed to create parent DMA tag\n"); 21920dbe28b3SPyun YongHyeon goto fail; 21930dbe28b3SPyun YongHyeon } 21940dbe28b3SPyun YongHyeon /* Create tag for Tx ring. */ 21950dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 21960dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 21970dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21980dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21990dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22000dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsize */ 22010dbe28b3SPyun YongHyeon 1, /* nsegments */ 22020dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsegsize */ 22030dbe28b3SPyun YongHyeon 0, /* flags */ 22040dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22050dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_ring_tag); 22060dbe28b3SPyun YongHyeon if (error != 0) { 22070dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22080dbe28b3SPyun YongHyeon "failed to create Tx ring DMA tag\n"); 22090dbe28b3SPyun YongHyeon goto fail; 22100dbe28b3SPyun YongHyeon } 22110dbe28b3SPyun YongHyeon 22120dbe28b3SPyun YongHyeon /* Create tag for Rx ring. */ 22130dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 22140dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 22150dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22160dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22170dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22180dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsize */ 22190dbe28b3SPyun YongHyeon 1, /* nsegments */ 22200dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsegsize */ 22210dbe28b3SPyun YongHyeon 0, /* flags */ 22220dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22230dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_ring_tag); 22240dbe28b3SPyun YongHyeon if (error != 0) { 22250dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22260dbe28b3SPyun YongHyeon "failed to create Rx ring DMA tag\n"); 22270dbe28b3SPyun YongHyeon goto fail; 22280dbe28b3SPyun YongHyeon } 22290dbe28b3SPyun YongHyeon 22300dbe28b3SPyun YongHyeon /* Create tag for Tx buffers. */ 22310dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 22320dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 22330dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22340dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22350dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22368b51df84SPyun YongHyeon MSK_TSO_MAXSIZE, /* maxsize */ 22370dbe28b3SPyun YongHyeon MSK_MAXTXSEGS, /* nsegments */ 22388b51df84SPyun YongHyeon MSK_TSO_MAXSGSIZE, /* maxsegsize */ 22390dbe28b3SPyun YongHyeon 0, /* flags */ 22400dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22410dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_tag); 22420dbe28b3SPyun YongHyeon if (error != 0) { 22430dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22440dbe28b3SPyun YongHyeon "failed to create Tx DMA tag\n"); 22450dbe28b3SPyun YongHyeon goto fail; 22460dbe28b3SPyun YongHyeon } 22470dbe28b3SPyun YongHyeon 224883c04c93SPyun YongHyeon rxalign = 1; 224983c04c93SPyun YongHyeon /* 225083c04c93SPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 225183c04c93SPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 225283c04c93SPyun YongHyeon */ 225383c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 225483c04c93SPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 22550dbe28b3SPyun YongHyeon /* Create tag for Rx buffers. */ 22560dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 225783c04c93SPyun YongHyeon rxalign, 0, /* alignment, boundary */ 22580dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22590dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22600dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22610dbe28b3SPyun YongHyeon MCLBYTES, /* maxsize */ 22620dbe28b3SPyun YongHyeon 1, /* nsegments */ 22630dbe28b3SPyun YongHyeon MCLBYTES, /* maxsegsize */ 22640dbe28b3SPyun YongHyeon 0, /* flags */ 22650dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22660dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_tag); 22670dbe28b3SPyun YongHyeon if (error != 0) { 22680dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22690dbe28b3SPyun YongHyeon "failed to create Rx DMA tag\n"); 22700dbe28b3SPyun YongHyeon goto fail; 22710dbe28b3SPyun YongHyeon } 22720dbe28b3SPyun YongHyeon 22730dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 22740dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag, 22750dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK | 22760dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map); 22770dbe28b3SPyun YongHyeon if (error != 0) { 22780dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22790dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Tx ring\n"); 22800dbe28b3SPyun YongHyeon goto fail; 22810dbe28b3SPyun YongHyeon } 22820dbe28b3SPyun YongHyeon 22830dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 22840dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag, 22850dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring, 22860dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, 0); 22870dbe28b3SPyun YongHyeon if (error != 0) { 22880dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22890dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Tx ring\n"); 22900dbe28b3SPyun YongHyeon goto fail; 22910dbe28b3SPyun YongHyeon } 22920dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr; 22930dbe28b3SPyun YongHyeon 22940dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 22950dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag, 22960dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK | 22970dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map); 22980dbe28b3SPyun YongHyeon if (error != 0) { 22990dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23000dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Rx ring\n"); 23010dbe28b3SPyun YongHyeon goto fail; 23020dbe28b3SPyun YongHyeon } 23030dbe28b3SPyun YongHyeon 23040dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 23050dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag, 23060dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring, 23070dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, 0); 23080dbe28b3SPyun YongHyeon if (error != 0) { 23090dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23100dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Rx ring\n"); 23110dbe28b3SPyun YongHyeon goto fail; 23120dbe28b3SPyun YongHyeon } 23130dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr; 23140dbe28b3SPyun YongHyeon 23150dbe28b3SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 23160dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 23170dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 23180dbe28b3SPyun YongHyeon txd->tx_m = NULL; 23190dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 23200dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0, 23210dbe28b3SPyun YongHyeon &txd->tx_dmamap); 23220dbe28b3SPyun YongHyeon if (error != 0) { 23230dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23240dbe28b3SPyun YongHyeon "failed to create Tx dmamap\n"); 23250dbe28b3SPyun YongHyeon goto fail; 23260dbe28b3SPyun YongHyeon } 23270dbe28b3SPyun YongHyeon } 23280dbe28b3SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 23290dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 23300dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_sparemap)) != 0) { 23310dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23320dbe28b3SPyun YongHyeon "failed to create spare Rx dmamap\n"); 23330dbe28b3SPyun YongHyeon goto fail; 23340dbe28b3SPyun YongHyeon } 23350dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 23360dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 23370dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 23380dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 23390dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 23400dbe28b3SPyun YongHyeon &rxd->rx_dmamap); 23410dbe28b3SPyun YongHyeon if (error != 0) { 23420dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23430dbe28b3SPyun YongHyeon "failed to create Rx dmamap\n"); 23440dbe28b3SPyun YongHyeon goto fail; 23450dbe28b3SPyun YongHyeon } 23460dbe28b3SPyun YongHyeon } 234785b340cbSPyun YongHyeon 234885b340cbSPyun YongHyeon fail: 234985b340cbSPyun YongHyeon return (error); 235085b340cbSPyun YongHyeon } 235185b340cbSPyun YongHyeon 235285b340cbSPyun YongHyeon static int 235385b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if) 235485b340cbSPyun YongHyeon { 235585b340cbSPyun YongHyeon struct msk_dmamap_arg ctx; 235685b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 235785b340cbSPyun YongHyeon bus_size_t rxalign; 235885b340cbSPyun YongHyeon int error, i; 235985b340cbSPyun YongHyeon 2360e2b16603SPyun YongHyeon if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 2361e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 236285b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 236385b340cbSPyun YongHyeon "disabling jumbo frame support\n"); 236485b340cbSPyun YongHyeon return (0); 236585b340cbSPyun YongHyeon } 236685b340cbSPyun YongHyeon /* Create tag for jumbo Rx ring. */ 236785b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 236885b340cbSPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 236985b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 237085b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 237185b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 237285b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsize */ 237385b340cbSPyun YongHyeon 1, /* nsegments */ 237485b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsegsize */ 237585b340cbSPyun YongHyeon 0, /* flags */ 237685b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 237785b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 237885b340cbSPyun YongHyeon if (error != 0) { 237985b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 238085b340cbSPyun YongHyeon "failed to create jumbo Rx ring DMA tag\n"); 238185b340cbSPyun YongHyeon goto jumbo_fail; 238285b340cbSPyun YongHyeon } 238385b340cbSPyun YongHyeon 238485b340cbSPyun YongHyeon rxalign = 1; 238585b340cbSPyun YongHyeon /* 238685b340cbSPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 238785b340cbSPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 238885b340cbSPyun YongHyeon */ 238985b340cbSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 239085b340cbSPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 239185b340cbSPyun YongHyeon /* Create tag for jumbo Rx buffers. */ 239285b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 239385b340cbSPyun YongHyeon rxalign, 0, /* alignment, boundary */ 239485b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 239585b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 239685b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 239785b340cbSPyun YongHyeon MJUM9BYTES, /* maxsize */ 239885b340cbSPyun YongHyeon 1, /* nsegments */ 239985b340cbSPyun YongHyeon MJUM9BYTES, /* maxsegsize */ 240085b340cbSPyun YongHyeon 0, /* flags */ 240185b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 240285b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_tag); 240385b340cbSPyun YongHyeon if (error != 0) { 240485b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 240585b340cbSPyun YongHyeon "failed to create jumbo Rx DMA tag\n"); 240685b340cbSPyun YongHyeon goto jumbo_fail; 240785b340cbSPyun YongHyeon } 240885b340cbSPyun YongHyeon 240985b340cbSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */ 241085b340cbSPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 241185b340cbSPyun YongHyeon (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring, 241285b340cbSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 241385b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_map); 241485b340cbSPyun YongHyeon if (error != 0) { 241585b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 241685b340cbSPyun YongHyeon "failed to allocate DMA'able memory for jumbo Rx ring\n"); 241785b340cbSPyun YongHyeon goto jumbo_fail; 241885b340cbSPyun YongHyeon } 241985b340cbSPyun YongHyeon 242085b340cbSPyun YongHyeon ctx.msk_busaddr = 0; 242185b340cbSPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 242285b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 242385b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ, 242485b340cbSPyun YongHyeon msk_dmamap_cb, &ctx, 0); 242585b340cbSPyun YongHyeon if (error != 0) { 242685b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 242785b340cbSPyun YongHyeon "failed to load DMA'able memory for jumbo Rx ring\n"); 242885b340cbSPyun YongHyeon goto jumbo_fail; 242985b340cbSPyun YongHyeon } 243085b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr; 243185b340cbSPyun YongHyeon 24320dbe28b3SPyun YongHyeon /* Create DMA maps for jumbo Rx buffers. */ 24330dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 24340dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) { 24350dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 24360dbe28b3SPyun YongHyeon "failed to create spare jumbo Rx dmamap\n"); 243785b340cbSPyun YongHyeon goto jumbo_fail; 24380dbe28b3SPyun YongHyeon } 24390dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 24400dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 24410dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 24420dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 24430dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 24440dbe28b3SPyun YongHyeon &jrxd->rx_dmamap); 24450dbe28b3SPyun YongHyeon if (error != 0) { 24460dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 24470dbe28b3SPyun YongHyeon "failed to create jumbo Rx dmamap\n"); 244885b340cbSPyun YongHyeon goto jumbo_fail; 24490dbe28b3SPyun YongHyeon } 24500dbe28b3SPyun YongHyeon } 24510dbe28b3SPyun YongHyeon 245285b340cbSPyun YongHyeon return (0); 24530dbe28b3SPyun YongHyeon 245485b340cbSPyun YongHyeon jumbo_fail: 245585b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 245685b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, "disabling jumbo frame support " 245785b340cbSPyun YongHyeon "due to resource shortage\n"); 2458e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 24590dbe28b3SPyun YongHyeon return (error); 24600dbe28b3SPyun YongHyeon } 24610dbe28b3SPyun YongHyeon 24620dbe28b3SPyun YongHyeon static void 24630dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if) 24640dbe28b3SPyun YongHyeon { 24650dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 24660dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 24670dbe28b3SPyun YongHyeon int i; 24680dbe28b3SPyun YongHyeon 24690dbe28b3SPyun YongHyeon /* Tx ring. */ 24700dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_tag) { 24710dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map) 24720dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag, 24730dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 24740dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map && 24750dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring) 24760dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag, 24770dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring, 24780dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 24790dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring = NULL; 24800dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map = NULL; 24810dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag); 24820dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_tag = NULL; 24830dbe28b3SPyun YongHyeon } 24840dbe28b3SPyun YongHyeon /* Rx ring. */ 24850dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_tag) { 24860dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map) 24870dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag, 24880dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 24890dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map && 24900dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring) 24910dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag, 24920dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring, 24930dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 24940dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring = NULL; 24950dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map = NULL; 24960dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag); 24970dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag = NULL; 24980dbe28b3SPyun YongHyeon } 24990dbe28b3SPyun YongHyeon /* Tx buffers. */ 25000dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_tag) { 25010dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 25020dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 25030dbe28b3SPyun YongHyeon if (txd->tx_dmamap) { 25040dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag, 25050dbe28b3SPyun YongHyeon txd->tx_dmamap); 25060dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 25070dbe28b3SPyun YongHyeon } 25080dbe28b3SPyun YongHyeon } 25090dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag); 25100dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_tag = NULL; 25110dbe28b3SPyun YongHyeon } 25120dbe28b3SPyun YongHyeon /* Rx buffers. */ 25130dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_tag) { 25140dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 25150dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 25160dbe28b3SPyun YongHyeon if (rxd->rx_dmamap) { 25170dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 25180dbe28b3SPyun YongHyeon rxd->rx_dmamap); 25190dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 25200dbe28b3SPyun YongHyeon } 25210dbe28b3SPyun YongHyeon } 25220dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_sparemap) { 25230dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 25240dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap); 25250dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = 0; 25260dbe28b3SPyun YongHyeon } 25270dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag); 25280dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_tag = NULL; 25290dbe28b3SPyun YongHyeon } 253085b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_parent_tag) { 253185b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag); 253285b340cbSPyun YongHyeon sc_if->msk_cdata.msk_parent_tag = NULL; 253385b340cbSPyun YongHyeon } 253485b340cbSPyun YongHyeon } 253585b340cbSPyun YongHyeon 253685b340cbSPyun YongHyeon static void 253785b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if) 253885b340cbSPyun YongHyeon { 253985b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 254085b340cbSPyun YongHyeon int i; 254185b340cbSPyun YongHyeon 254285b340cbSPyun YongHyeon /* Jumbo Rx ring. */ 254385b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) { 254485b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map) 254585b340cbSPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 254685b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 254785b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map && 254885b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring) 254985b340cbSPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 255085b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, 255185b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 255285b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring = NULL; 255385b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL; 255485b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 255585b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL; 255685b340cbSPyun YongHyeon } 25570dbe28b3SPyun YongHyeon /* Jumbo Rx buffers. */ 25580dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_tag) { 25590dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 25600dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 25610dbe28b3SPyun YongHyeon if (jrxd->rx_dmamap) { 25620dbe28b3SPyun YongHyeon bus_dmamap_destroy( 25630dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag, 25640dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 25650dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 25660dbe28b3SPyun YongHyeon } 25670dbe28b3SPyun YongHyeon } 25680dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) { 25690dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag, 25700dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap); 25710dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0; 25720dbe28b3SPyun YongHyeon } 25730dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag); 25740dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag = NULL; 25750dbe28b3SPyun YongHyeon } 25760dbe28b3SPyun YongHyeon } 25770dbe28b3SPyun YongHyeon 25780dbe28b3SPyun YongHyeon static int 25790dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head) 25800dbe28b3SPyun YongHyeon { 25810dbe28b3SPyun YongHyeon struct msk_txdesc *txd, *txd_last; 25820dbe28b3SPyun YongHyeon struct msk_tx_desc *tx_le; 25830dbe28b3SPyun YongHyeon struct mbuf *m; 25840dbe28b3SPyun YongHyeon bus_dmamap_t map; 25850dbe28b3SPyun YongHyeon bus_dma_segment_t txsegs[MSK_MAXTXSEGS]; 25861b7757c0SPyun YongHyeon uint32_t control, csum, prod, si; 25870dbe28b3SPyun YongHyeon uint16_t offset, tcp_offset, tso_mtu; 25880dbe28b3SPyun YongHyeon int error, i, nseg, tso; 25890dbe28b3SPyun YongHyeon 25900dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 25910dbe28b3SPyun YongHyeon 25920dbe28b3SPyun YongHyeon tcp_offset = offset = 0; 25930dbe28b3SPyun YongHyeon m = *m_head; 2594ebb25bfaSPyun YongHyeon if (((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 2595ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) || 2596ebb25bfaSPyun YongHyeon ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 2597ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TSO) != 0)) { 25980dbe28b3SPyun YongHyeon /* 25990dbe28b3SPyun YongHyeon * Since mbuf has no protocol specific structure information 26000dbe28b3SPyun YongHyeon * in it we have to inspect protocol information here to 26010dbe28b3SPyun YongHyeon * setup TSO and checksum offload. I don't know why Marvell 26020dbe28b3SPyun YongHyeon * made a such decision in chip design because other GigE 26030dbe28b3SPyun YongHyeon * hardwares normally takes care of all these chores in 26040dbe28b3SPyun YongHyeon * hardware. However, TSO performance of Yukon II is very 26050dbe28b3SPyun YongHyeon * good such that it's worth to implement it. 26060dbe28b3SPyun YongHyeon */ 26070dbe28b3SPyun YongHyeon struct ether_header *eh; 26080dbe28b3SPyun YongHyeon struct ip *ip; 26090dbe28b3SPyun YongHyeon struct tcphdr *tcp; 26100dbe28b3SPyun YongHyeon 2611ad415775SPyun YongHyeon if (M_WRITABLE(m) == 0) { 2612ad415775SPyun YongHyeon /* Get a writable copy. */ 2613ad415775SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 2614ad415775SPyun YongHyeon m_freem(*m_head); 2615ad415775SPyun YongHyeon if (m == NULL) { 2616ad415775SPyun YongHyeon *m_head = NULL; 2617ad415775SPyun YongHyeon return (ENOBUFS); 2618ad415775SPyun YongHyeon } 2619ad415775SPyun YongHyeon *m_head = m; 2620ad415775SPyun YongHyeon } 26210dbe28b3SPyun YongHyeon 26220dbe28b3SPyun YongHyeon offset = sizeof(struct ether_header); 26230dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 26240dbe28b3SPyun YongHyeon if (m == NULL) { 26250dbe28b3SPyun YongHyeon *m_head = NULL; 26260dbe28b3SPyun YongHyeon return (ENOBUFS); 26270dbe28b3SPyun YongHyeon } 26280dbe28b3SPyun YongHyeon eh = mtod(m, struct ether_header *); 26290dbe28b3SPyun YongHyeon /* Check if hardware VLAN insertion is off. */ 26300dbe28b3SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 26310dbe28b3SPyun YongHyeon offset = sizeof(struct ether_vlan_header); 26320dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 26330dbe28b3SPyun YongHyeon if (m == NULL) { 26340dbe28b3SPyun YongHyeon *m_head = NULL; 26350dbe28b3SPyun YongHyeon return (ENOBUFS); 26360dbe28b3SPyun YongHyeon } 2637b5898b80SPyun YongHyeon } 26380dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct ip)); 26390dbe28b3SPyun YongHyeon if (m == NULL) { 26400dbe28b3SPyun YongHyeon *m_head = NULL; 26410dbe28b3SPyun YongHyeon return (ENOBUFS); 26420dbe28b3SPyun YongHyeon } 2643b5898b80SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + offset); 26440dbe28b3SPyun YongHyeon offset += (ip->ip_hl << 2); 26450dbe28b3SPyun YongHyeon tcp_offset = offset; 26466da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 26476da6d0a9SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 26486da6d0a9SPyun YongHyeon if (m == NULL) { 26496da6d0a9SPyun YongHyeon *m_head = NULL; 26506da6d0a9SPyun YongHyeon return (ENOBUFS); 26516da6d0a9SPyun YongHyeon } 26526da6d0a9SPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + offset); 26536da6d0a9SPyun YongHyeon offset += (tcp->th_off << 2); 26546da6d0a9SPyun YongHyeon } else if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 26556da6d0a9SPyun YongHyeon (m->m_pkthdr.len < MSK_MIN_FRAMELEN) && 26566da6d0a9SPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) { 2657b5898b80SPyun YongHyeon /* 26586da6d0a9SPyun YongHyeon * It seems that Yukon II has Tx checksum offload bug 26596da6d0a9SPyun YongHyeon * for small TCP packets that's less than 60 bytes in 26606da6d0a9SPyun YongHyeon * size (e.g. TCP window probe packet, pure ACK packet). 26616da6d0a9SPyun YongHyeon * Common work around like padding with zeros to make 26626da6d0a9SPyun YongHyeon * the frame minimum ethernet frame size didn't work at 26636da6d0a9SPyun YongHyeon * all. 2664b5898b80SPyun YongHyeon * Instead of disabling checksum offload completely we 26656da6d0a9SPyun YongHyeon * resort to S/W checksum routine when we encounter 26666da6d0a9SPyun YongHyeon * short TCP frames. 2667b5898b80SPyun YongHyeon * Short UDP packets appear to be handled correctly by 2668ebb25bfaSPyun YongHyeon * Yukon II. Also I assume this bug does not happen on 2669ebb25bfaSPyun YongHyeon * controllers that use newer descriptor format or 2670b1ce21c6SRebecca Cran * automatic Tx checksum calculation. 2671b5898b80SPyun YongHyeon */ 2672925da971SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 2673925da971SPyun YongHyeon if (m == NULL) { 2674925da971SPyun YongHyeon *m_head = NULL; 2675925da971SPyun YongHyeon return (ENOBUFS); 2676925da971SPyun YongHyeon } 2677b5898b80SPyun YongHyeon *(uint16_t *)(m->m_data + offset + 2678f9ad2b2fSPyun YongHyeon m->m_pkthdr.csum_data) = in_cksum_skip(m, 2679f9ad2b2fSPyun YongHyeon m->m_pkthdr.len, offset); 2680b5898b80SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_TCP; 2681b5898b80SPyun YongHyeon } 26820dbe28b3SPyun YongHyeon *m_head = m; 26830dbe28b3SPyun YongHyeon } 26840dbe28b3SPyun YongHyeon 26850dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_tx_prod; 26860dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 26870dbe28b3SPyun YongHyeon txd_last = txd; 26880dbe28b3SPyun YongHyeon map = txd->tx_dmamap; 26890dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map, 26900dbe28b3SPyun YongHyeon *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 26910dbe28b3SPyun YongHyeon if (error == EFBIG) { 2692304a4c6fSJohn Baldwin m = m_collapse(*m_head, M_DONTWAIT, MSK_MAXTXSEGS); 26930dbe28b3SPyun YongHyeon if (m == NULL) { 26940dbe28b3SPyun YongHyeon m_freem(*m_head); 26950dbe28b3SPyun YongHyeon *m_head = NULL; 26960dbe28b3SPyun YongHyeon return (ENOBUFS); 26970dbe28b3SPyun YongHyeon } 26980dbe28b3SPyun YongHyeon *m_head = m; 26990dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, 27000dbe28b3SPyun YongHyeon map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 27010dbe28b3SPyun YongHyeon if (error != 0) { 27020dbe28b3SPyun YongHyeon m_freem(*m_head); 27030dbe28b3SPyun YongHyeon *m_head = NULL; 27040dbe28b3SPyun YongHyeon return (error); 27050dbe28b3SPyun YongHyeon } 27060dbe28b3SPyun YongHyeon } else if (error != 0) 27070dbe28b3SPyun YongHyeon return (error); 27080dbe28b3SPyun YongHyeon if (nseg == 0) { 27090dbe28b3SPyun YongHyeon m_freem(*m_head); 27100dbe28b3SPyun YongHyeon *m_head = NULL; 27110dbe28b3SPyun YongHyeon return (EIO); 27120dbe28b3SPyun YongHyeon } 27130dbe28b3SPyun YongHyeon 27140dbe28b3SPyun YongHyeon /* Check number of available descriptors. */ 27150dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt + nseg >= 27160dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) { 27170dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map); 27180dbe28b3SPyun YongHyeon return (ENOBUFS); 27190dbe28b3SPyun YongHyeon } 27200dbe28b3SPyun YongHyeon 27210dbe28b3SPyun YongHyeon control = 0; 27220dbe28b3SPyun YongHyeon tso = 0; 27230dbe28b3SPyun YongHyeon tx_le = NULL; 27240dbe28b3SPyun YongHyeon 27250dbe28b3SPyun YongHyeon /* Check TSO support. */ 27260dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2727262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2728262e9dcfSPyun YongHyeon tso_mtu = m->m_pkthdr.tso_segsz; 2729262e9dcfSPyun YongHyeon else 27300dbe28b3SPyun YongHyeon tso_mtu = offset + m->m_pkthdr.tso_segsz; 27310dbe28b3SPyun YongHyeon if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) { 27320dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27330dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(tso_mtu); 2734262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2735262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(OP_MSS | HW_OWNER); 2736262e9dcfSPyun YongHyeon else 2737262e9dcfSPyun YongHyeon tx_le->msk_control = 2738262e9dcfSPyun YongHyeon htole32(OP_LRGLEN | HW_OWNER); 27390dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27400dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27410dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = tso_mtu; 27420dbe28b3SPyun YongHyeon } 27430dbe28b3SPyun YongHyeon tso++; 27440dbe28b3SPyun YongHyeon } 27450dbe28b3SPyun YongHyeon /* Check if we have a VLAN tag to insert. */ 27460dbe28b3SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 2747d06930afSPyun YongHyeon if (tx_le == NULL) { 27480dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27490dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(0); 27500dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(OP_VLAN | HW_OWNER | 27510dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 27520dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27530dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27540dbe28b3SPyun YongHyeon } else { 27550dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(OP_VLAN | 27560dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 27570dbe28b3SPyun YongHyeon } 27580dbe28b3SPyun YongHyeon control |= INS_VLAN; 27590dbe28b3SPyun YongHyeon } 27600dbe28b3SPyun YongHyeon /* Check if we have to handle checksum offload. */ 27610dbe28b3SPyun YongHyeon if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) { 2762ebb25bfaSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) != 0) 2763262e9dcfSPyun YongHyeon control |= CALSUM; 2764262e9dcfSPyun YongHyeon else { 27651b7757c0SPyun YongHyeon control |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM; 27660dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 27670dbe28b3SPyun YongHyeon control |= UDPTCP; 27681b7757c0SPyun YongHyeon /* Checksum write position. */ 27691b7757c0SPyun YongHyeon csum = (tcp_offset + m->m_pkthdr.csum_data) & 0xffff; 27701b7757c0SPyun YongHyeon /* Checksum start position. */ 27711b7757c0SPyun YongHyeon csum |= (uint32_t)tcp_offset << 16; 27721b7757c0SPyun YongHyeon if (csum != sc_if->msk_cdata.msk_last_csum) { 27731b7757c0SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27741b7757c0SPyun YongHyeon tx_le->msk_addr = htole32(csum); 27751b7757c0SPyun YongHyeon tx_le->msk_control = htole32(1 << 16 | 27761b7757c0SPyun YongHyeon (OP_TCPLISW | HW_OWNER)); 27770dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27780dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27791b7757c0SPyun YongHyeon sc_if->msk_cdata.msk_last_csum = csum; 27801b7757c0SPyun YongHyeon } 27810dbe28b3SPyun YongHyeon } 2782262e9dcfSPyun YongHyeon } 27830dbe28b3SPyun YongHyeon 27840dbe28b3SPyun YongHyeon si = prod; 27850dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27860dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr)); 27870dbe28b3SPyun YongHyeon if (tso == 0) 27880dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 27890dbe28b3SPyun YongHyeon OP_PACKET); 27900dbe28b3SPyun YongHyeon else 27910dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 27920dbe28b3SPyun YongHyeon OP_LARGESEND); 27930dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27940dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27950dbe28b3SPyun YongHyeon 27960dbe28b3SPyun YongHyeon for (i = 1; i < nseg; i++) { 27970dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27980dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr)); 27990dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[i].ds_len | control | 28000dbe28b3SPyun YongHyeon OP_BUFFER | HW_OWNER); 28010dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 28020dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 28030dbe28b3SPyun YongHyeon } 28040dbe28b3SPyun YongHyeon /* Update producer index. */ 28050dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = prod; 28060dbe28b3SPyun YongHyeon 2807b1ce21c6SRebecca Cran /* Set EOP on the last descriptor. */ 28080dbe28b3SPyun YongHyeon prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT; 28090dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 28100dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(EOP); 28110dbe28b3SPyun YongHyeon 28120dbe28b3SPyun YongHyeon /* Turn the first descriptor ownership to hardware. */ 28130dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[si]; 28140dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(HW_OWNER); 28150dbe28b3SPyun YongHyeon 28160dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 28170dbe28b3SPyun YongHyeon map = txd_last->tx_dmamap; 28180dbe28b3SPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 28190dbe28b3SPyun YongHyeon txd->tx_dmamap = map; 28200dbe28b3SPyun YongHyeon txd->tx_m = m; 28210dbe28b3SPyun YongHyeon 28220dbe28b3SPyun YongHyeon /* Sync descriptors. */ 28230dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE); 28240dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 28250dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 28260dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 28270dbe28b3SPyun YongHyeon 28280dbe28b3SPyun YongHyeon return (0); 28290dbe28b3SPyun YongHyeon } 28300dbe28b3SPyun YongHyeon 28310dbe28b3SPyun YongHyeon static void 2832c876b43fSPyun YongHyeon msk_start(struct ifnet *ifp) 28330dbe28b3SPyun YongHyeon { 2834c876b43fSPyun YongHyeon struct msk_if_softc *sc_if; 28350dbe28b3SPyun YongHyeon 2836c876b43fSPyun YongHyeon sc_if = ifp->if_softc; 2837c876b43fSPyun YongHyeon MSK_IF_LOCK(sc_if); 2838c876b43fSPyun YongHyeon msk_start_locked(ifp); 2839c876b43fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 28400dbe28b3SPyun YongHyeon } 28410dbe28b3SPyun YongHyeon 28420dbe28b3SPyun YongHyeon static void 2843c876b43fSPyun YongHyeon msk_start_locked(struct ifnet *ifp) 28440dbe28b3SPyun YongHyeon { 28450dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 28460dbe28b3SPyun YongHyeon struct mbuf *m_head; 28470dbe28b3SPyun YongHyeon int enq; 28480dbe28b3SPyun YongHyeon 28490dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 2850c876b43fSPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 28510dbe28b3SPyun YongHyeon 28520dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2853c876b43fSPyun YongHyeon IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0) 28540dbe28b3SPyun YongHyeon return; 28550dbe28b3SPyun YongHyeon 28560dbe28b3SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 28570dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt < 28580dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) { 28590dbe28b3SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 28600dbe28b3SPyun YongHyeon if (m_head == NULL) 28610dbe28b3SPyun YongHyeon break; 28620dbe28b3SPyun YongHyeon /* 28630dbe28b3SPyun YongHyeon * Pack the data into the transmit ring. If we 28640dbe28b3SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 28650dbe28b3SPyun YongHyeon * for the NIC to drain the ring. 28660dbe28b3SPyun YongHyeon */ 28670dbe28b3SPyun YongHyeon if (msk_encap(sc_if, &m_head) != 0) { 28680dbe28b3SPyun YongHyeon if (m_head == NULL) 28690dbe28b3SPyun YongHyeon break; 28700dbe28b3SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 28710dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 28720dbe28b3SPyun YongHyeon break; 28730dbe28b3SPyun YongHyeon } 28740dbe28b3SPyun YongHyeon 28750dbe28b3SPyun YongHyeon enq++; 28760dbe28b3SPyun YongHyeon /* 28770dbe28b3SPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 28780dbe28b3SPyun YongHyeon * to him. 28790dbe28b3SPyun YongHyeon */ 288059a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 28810dbe28b3SPyun YongHyeon } 28820dbe28b3SPyun YongHyeon 28830dbe28b3SPyun YongHyeon if (enq > 0) { 28840dbe28b3SPyun YongHyeon /* Transmit */ 28850dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 28860dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG), 28870dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod); 28880dbe28b3SPyun YongHyeon 28890dbe28b3SPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 28902271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT; 28910dbe28b3SPyun YongHyeon } 28920dbe28b3SPyun YongHyeon } 28930dbe28b3SPyun YongHyeon 28940dbe28b3SPyun YongHyeon static void 28952271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if) 28960dbe28b3SPyun YongHyeon { 28970dbe28b3SPyun YongHyeon struct ifnet *ifp; 28980dbe28b3SPyun YongHyeon 28990dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 29000dbe28b3SPyun YongHyeon 29012271eac7SPyun YongHyeon if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer) 29022271eac7SPyun YongHyeon return; 29030dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 2904ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 29050dbe28b3SPyun YongHyeon if (bootverbose) 29060dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "watchdog timeout " 29070dbe28b3SPyun YongHyeon "(missed link)\n"); 29080dbe28b3SPyun YongHyeon ifp->if_oerrors++; 290989e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 29100dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 29110dbe28b3SPyun YongHyeon return; 29120dbe28b3SPyun YongHyeon } 29130dbe28b3SPyun YongHyeon 29140dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 29150dbe28b3SPyun YongHyeon ifp->if_oerrors++; 291689e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 29170dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 29180dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2919c876b43fSPyun YongHyeon msk_start_locked(ifp); 29200dbe28b3SPyun YongHyeon } 29210dbe28b3SPyun YongHyeon 29226a087a87SPyun YongHyeon static int 29230dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev) 29240dbe28b3SPyun YongHyeon { 29250dbe28b3SPyun YongHyeon struct msk_softc *sc; 29260dbe28b3SPyun YongHyeon int i; 29270dbe28b3SPyun YongHyeon 29280dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 29290dbe28b3SPyun YongHyeon MSK_LOCK(sc); 29300dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 293131fefd0dSPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 293231fefd0dSPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 293331fefd0dSPyun YongHyeon IFF_DRV_RUNNING) != 0)) 29340dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 29350dbe28b3SPyun YongHyeon } 293631fefd0dSPyun YongHyeon MSK_UNLOCK(sc); 29370dbe28b3SPyun YongHyeon 29380dbe28b3SPyun YongHyeon /* Put hardware reset. */ 29390dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 29406a087a87SPyun YongHyeon return (0); 29410dbe28b3SPyun YongHyeon } 29420dbe28b3SPyun YongHyeon 29430dbe28b3SPyun YongHyeon static int 29440dbe28b3SPyun YongHyeon mskc_suspend(device_t dev) 29450dbe28b3SPyun YongHyeon { 29460dbe28b3SPyun YongHyeon struct msk_softc *sc; 29470dbe28b3SPyun YongHyeon int i; 29480dbe28b3SPyun YongHyeon 29490dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 29500dbe28b3SPyun YongHyeon 29510dbe28b3SPyun YongHyeon MSK_LOCK(sc); 29520dbe28b3SPyun YongHyeon 29530dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 29540dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 29550dbe28b3SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 29560dbe28b3SPyun YongHyeon IFF_DRV_RUNNING) != 0)) 29570dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 29580dbe28b3SPyun YongHyeon } 29590dbe28b3SPyun YongHyeon 29600dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 29610dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 29620dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 29630dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 29640dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 29650dbe28b3SPyun YongHyeon 29660dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERDOWN); 29670dbe28b3SPyun YongHyeon 29680dbe28b3SPyun YongHyeon /* Put hardware reset. */ 29690dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 2970ab7df1e4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_SUSPEND; 29710dbe28b3SPyun YongHyeon 29720dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 29730dbe28b3SPyun YongHyeon 29740dbe28b3SPyun YongHyeon return (0); 29750dbe28b3SPyun YongHyeon } 29760dbe28b3SPyun YongHyeon 29770dbe28b3SPyun YongHyeon static int 29780dbe28b3SPyun YongHyeon mskc_resume(device_t dev) 29790dbe28b3SPyun YongHyeon { 29800dbe28b3SPyun YongHyeon struct msk_softc *sc; 29810dbe28b3SPyun YongHyeon int i; 29820dbe28b3SPyun YongHyeon 29830dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 29840dbe28b3SPyun YongHyeon 29850dbe28b3SPyun YongHyeon MSK_LOCK(sc); 29860dbe28b3SPyun YongHyeon 2987c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0); 29880dbe28b3SPyun YongHyeon mskc_reset(sc); 29890dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 29900dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 299189e22666SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0)) { 299289e22666SPyun YongHyeon sc->msk_if[i]->msk_ifp->if_drv_flags &= 299389e22666SPyun YongHyeon ~IFF_DRV_RUNNING; 29940dbe28b3SPyun YongHyeon msk_init_locked(sc->msk_if[i]); 29950dbe28b3SPyun YongHyeon } 299689e22666SPyun YongHyeon } 299740d6bed8SPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_SUSPEND; 29980dbe28b3SPyun YongHyeon 29990dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 30000dbe28b3SPyun YongHyeon 30010dbe28b3SPyun YongHyeon return (0); 30020dbe28b3SPyun YongHyeon } 30030dbe28b3SPyun YongHyeon 300483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 300583c04c93SPyun YongHyeon static __inline void 300683c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m) 300783c04c93SPyun YongHyeon { 300883c04c93SPyun YongHyeon int i; 300983c04c93SPyun YongHyeon uint16_t *src, *dst; 301083c04c93SPyun YongHyeon 301183c04c93SPyun YongHyeon src = mtod(m, uint16_t *); 301283c04c93SPyun YongHyeon dst = src - 3; 301383c04c93SPyun YongHyeon 301483c04c93SPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 301583c04c93SPyun YongHyeon *dst++ = *src++; 301683c04c93SPyun YongHyeon 301783c04c93SPyun YongHyeon m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN); 301883c04c93SPyun YongHyeon } 301983c04c93SPyun YongHyeon #endif 302083c04c93SPyun YongHyeon 3021388214e4SPyun YongHyeon static __inline void 3022388214e4SPyun YongHyeon msk_rxcsum(struct msk_if_softc *sc_if, uint32_t control, struct mbuf *m) 3023388214e4SPyun YongHyeon { 3024388214e4SPyun YongHyeon struct ether_header *eh; 3025388214e4SPyun YongHyeon struct ip *ip; 3026388214e4SPyun YongHyeon struct udphdr *uh; 3027388214e4SPyun YongHyeon int32_t hlen, len, pktlen, temp32; 3028388214e4SPyun YongHyeon uint16_t csum, *opts; 3029388214e4SPyun YongHyeon 3030388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) { 3031388214e4SPyun YongHyeon if ((control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) { 3032388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 3033388214e4SPyun YongHyeon if ((control & CSS_IPV4_CSUM_OK) != 0) 3034388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 3035388214e4SPyun YongHyeon if ((control & (CSS_TCP | CSS_UDP)) != 0 && 3036388214e4SPyun YongHyeon (control & (CSS_TCPUDP_CSUM_OK)) != 0) { 3037388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 3038388214e4SPyun YongHyeon CSUM_PSEUDO_HDR; 3039388214e4SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 3040388214e4SPyun YongHyeon } 3041388214e4SPyun YongHyeon } 3042388214e4SPyun YongHyeon return; 3043388214e4SPyun YongHyeon } 3044388214e4SPyun YongHyeon /* 3045388214e4SPyun YongHyeon * Marvell Yukon controllers that support OP_RXCHKS has known 3046388214e4SPyun YongHyeon * to have various Rx checksum offloading bugs. These 3047388214e4SPyun YongHyeon * controllers can be configured to compute simple checksum 3048388214e4SPyun YongHyeon * at two different positions. So we can compute IP and TCP/UDP 3049388214e4SPyun YongHyeon * checksum at the same time. We intentionally have controller 3050388214e4SPyun YongHyeon * compute TCP/UDP checksum twice by specifying the same 3051388214e4SPyun YongHyeon * checksum start position and compare the result. If the value 3052388214e4SPyun YongHyeon * is different it would indicate the hardware logic was wrong. 3053388214e4SPyun YongHyeon */ 3054388214e4SPyun YongHyeon if ((sc_if->msk_csum & 0xFFFF) != (sc_if->msk_csum >> 16)) { 3055388214e4SPyun YongHyeon if (bootverbose) 3056388214e4SPyun YongHyeon device_printf(sc_if->msk_if_dev, 3057388214e4SPyun YongHyeon "Rx checksum value mismatch!\n"); 3058388214e4SPyun YongHyeon return; 3059388214e4SPyun YongHyeon } 3060388214e4SPyun YongHyeon pktlen = m->m_pkthdr.len; 3061388214e4SPyun YongHyeon if (pktlen < sizeof(struct ether_header) + sizeof(struct ip)) 3062388214e4SPyun YongHyeon return; 3063388214e4SPyun YongHyeon eh = mtod(m, struct ether_header *); 3064388214e4SPyun YongHyeon if (eh->ether_type != htons(ETHERTYPE_IP)) 3065388214e4SPyun YongHyeon return; 3066388214e4SPyun YongHyeon ip = (struct ip *)(eh + 1); 3067388214e4SPyun YongHyeon if (ip->ip_v != IPVERSION) 3068388214e4SPyun YongHyeon return; 3069388214e4SPyun YongHyeon 3070388214e4SPyun YongHyeon hlen = ip->ip_hl << 2; 3071388214e4SPyun YongHyeon pktlen -= sizeof(struct ether_header); 3072388214e4SPyun YongHyeon if (hlen < sizeof(struct ip)) 3073388214e4SPyun YongHyeon return; 3074388214e4SPyun YongHyeon if (ntohs(ip->ip_len) < hlen) 3075388214e4SPyun YongHyeon return; 3076388214e4SPyun YongHyeon if (ntohs(ip->ip_len) != pktlen) 3077388214e4SPyun YongHyeon return; 3078388214e4SPyun YongHyeon if (ip->ip_off & htons(IP_MF | IP_OFFMASK)) 3079388214e4SPyun YongHyeon return; /* can't handle fragmented packet. */ 3080388214e4SPyun YongHyeon 3081388214e4SPyun YongHyeon switch (ip->ip_p) { 3082388214e4SPyun YongHyeon case IPPROTO_TCP: 3083388214e4SPyun YongHyeon if (pktlen < (hlen + sizeof(struct tcphdr))) 3084388214e4SPyun YongHyeon return; 3085388214e4SPyun YongHyeon break; 3086388214e4SPyun YongHyeon case IPPROTO_UDP: 3087388214e4SPyun YongHyeon if (pktlen < (hlen + sizeof(struct udphdr))) 3088388214e4SPyun YongHyeon return; 3089388214e4SPyun YongHyeon uh = (struct udphdr *)((caddr_t)ip + hlen); 3090388214e4SPyun YongHyeon if (uh->uh_sum == 0) 3091388214e4SPyun YongHyeon return; /* no checksum */ 3092388214e4SPyun YongHyeon break; 3093388214e4SPyun YongHyeon default: 3094388214e4SPyun YongHyeon return; 3095388214e4SPyun YongHyeon } 30963c5571b3SPyun YongHyeon csum = bswap16(sc_if->msk_csum & 0xFFFF); 3097388214e4SPyun YongHyeon /* Checksum fixup for IP options. */ 3098388214e4SPyun YongHyeon len = hlen - sizeof(struct ip); 3099388214e4SPyun YongHyeon if (len > 0) { 3100388214e4SPyun YongHyeon opts = (uint16_t *)(ip + 1); 3101388214e4SPyun YongHyeon for (; len > 0; len -= sizeof(uint16_t), opts++) { 3102388214e4SPyun YongHyeon temp32 = csum - *opts; 3103388214e4SPyun YongHyeon temp32 = (temp32 >> 16) + (temp32 & 65535); 3104388214e4SPyun YongHyeon csum = temp32 & 65535; 3105388214e4SPyun YongHyeon } 3106388214e4SPyun YongHyeon } 3107388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 3108388214e4SPyun YongHyeon m->m_pkthdr.csum_data = csum; 3109388214e4SPyun YongHyeon } 3110388214e4SPyun YongHyeon 31110dbe28b3SPyun YongHyeon static void 3112efb74172SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 3113efb74172SPyun YongHyeon int len) 31140dbe28b3SPyun YongHyeon { 31150dbe28b3SPyun YongHyeon struct mbuf *m; 31160dbe28b3SPyun YongHyeon struct ifnet *ifp; 31170dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 31180dbe28b3SPyun YongHyeon int cons, rxlen; 31190dbe28b3SPyun YongHyeon 31200dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 31210dbe28b3SPyun YongHyeon 31220dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 31230dbe28b3SPyun YongHyeon 31240dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 31250dbe28b3SPyun YongHyeon do { 31260dbe28b3SPyun YongHyeon rxlen = status >> 16; 312771e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 312871e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 31290dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 3130224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NORXCHK) != 0) { 3131224003b7SPyun YongHyeon /* 3132224003b7SPyun YongHyeon * For controllers that returns bogus status code 3133224003b7SPyun YongHyeon * just do minimal check and let upper stack 3134224003b7SPyun YongHyeon * handle this frame. 3135224003b7SPyun YongHyeon */ 3136224003b7SPyun YongHyeon if (len > MSK_MAX_FRAMELEN || len < ETHER_HDR_LEN) { 3137224003b7SPyun YongHyeon ifp->if_ierrors++; 3138224003b7SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 3139224003b7SPyun YongHyeon break; 3140224003b7SPyun YongHyeon } 3141224003b7SPyun YongHyeon } else if (len > sc_if->msk_framesize || 31420dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 31430dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 31440dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 31450dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 31460dbe28b3SPyun YongHyeon ifp->if_ierrors++; 31470dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 31480dbe28b3SPyun YongHyeon break; 31490dbe28b3SPyun YongHyeon } 31500dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[cons]; 31510dbe28b3SPyun YongHyeon m = rxd->rx_m; 31520dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, cons) != 0) { 31530dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 31540dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 31550dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 31560dbe28b3SPyun YongHyeon break; 31570dbe28b3SPyun YongHyeon } 31580dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 31590dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 316083c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 316183c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 316283c04c93SPyun YongHyeon msk_fixup_rx(m); 316383c04c93SPyun YongHyeon #endif 31640dbe28b3SPyun YongHyeon ifp->if_ipackets++; 3165388214e4SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 3166388214e4SPyun YongHyeon msk_rxcsum(sc_if, control, m); 31670dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 31680dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 31690dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 31700dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 31710dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 31720dbe28b3SPyun YongHyeon } 31730dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 31740dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 31750dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 31760dbe28b3SPyun YongHyeon } while (0); 31770dbe28b3SPyun YongHyeon 31780dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 31790dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT); 31800dbe28b3SPyun YongHyeon } 31810dbe28b3SPyun YongHyeon 31820dbe28b3SPyun YongHyeon static void 3183efb74172SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 3184efb74172SPyun YongHyeon int len) 31850dbe28b3SPyun YongHyeon { 31860dbe28b3SPyun YongHyeon struct mbuf *m; 31870dbe28b3SPyun YongHyeon struct ifnet *ifp; 31880dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 31890dbe28b3SPyun YongHyeon int cons, rxlen; 31900dbe28b3SPyun YongHyeon 31910dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 31920dbe28b3SPyun YongHyeon 31930dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 31940dbe28b3SPyun YongHyeon 31950dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 31960dbe28b3SPyun YongHyeon do { 31970dbe28b3SPyun YongHyeon rxlen = status >> 16; 319871e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 319971e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 32000dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 32010dbe28b3SPyun YongHyeon if (len > sc_if->msk_framesize || 32020dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 32030dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 32040dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 32050dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 32060dbe28b3SPyun YongHyeon ifp->if_ierrors++; 32070dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 32080dbe28b3SPyun YongHyeon break; 32090dbe28b3SPyun YongHyeon } 32100dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons]; 32110dbe28b3SPyun YongHyeon m = jrxd->rx_m; 32120dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, cons) != 0) { 32130dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 32140dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 32150dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 32160dbe28b3SPyun YongHyeon break; 32170dbe28b3SPyun YongHyeon } 32180dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 32190dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 322083c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 322183c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 322283c04c93SPyun YongHyeon msk_fixup_rx(m); 322383c04c93SPyun YongHyeon #endif 32240dbe28b3SPyun YongHyeon ifp->if_ipackets++; 3225388214e4SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 3226388214e4SPyun YongHyeon msk_rxcsum(sc_if, control, m); 32270dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 32280dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 32290dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 32300dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 32310dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 32320dbe28b3SPyun YongHyeon } 32330dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 32340dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 32350dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 32360dbe28b3SPyun YongHyeon } while (0); 32370dbe28b3SPyun YongHyeon 32380dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 32390dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT); 32400dbe28b3SPyun YongHyeon } 32410dbe28b3SPyun YongHyeon 32420dbe28b3SPyun YongHyeon static void 32430dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx) 32440dbe28b3SPyun YongHyeon { 32450dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 32460dbe28b3SPyun YongHyeon struct msk_tx_desc *cur_tx; 32470dbe28b3SPyun YongHyeon struct ifnet *ifp; 32480dbe28b3SPyun YongHyeon uint32_t control; 32490dbe28b3SPyun YongHyeon int cons, prog; 32500dbe28b3SPyun YongHyeon 32510dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 32520dbe28b3SPyun YongHyeon 32530dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 32540dbe28b3SPyun YongHyeon 32550dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 32560dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 32570dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 32580dbe28b3SPyun YongHyeon /* 32590dbe28b3SPyun YongHyeon * Go through our tx ring and free mbufs for those 32600dbe28b3SPyun YongHyeon * frames that have been sent. 32610dbe28b3SPyun YongHyeon */ 32620dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_tx_cons; 32630dbe28b3SPyun YongHyeon prog = 0; 32640dbe28b3SPyun YongHyeon for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) { 32650dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt <= 0) 32660dbe28b3SPyun YongHyeon break; 32670dbe28b3SPyun YongHyeon prog++; 32680dbe28b3SPyun YongHyeon cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons]; 32690dbe28b3SPyun YongHyeon control = le32toh(cur_tx->msk_control); 32700dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt--; 32710dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 32720dbe28b3SPyun YongHyeon if ((control & EOP) == 0) 32730dbe28b3SPyun YongHyeon continue; 32740dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[cons]; 32750dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap, 32760dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 32770dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap); 32780dbe28b3SPyun YongHyeon 32790dbe28b3SPyun YongHyeon ifp->if_opackets++; 32800dbe28b3SPyun YongHyeon KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!", 32810dbe28b3SPyun YongHyeon __func__)); 32820dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 32830dbe28b3SPyun YongHyeon txd->tx_m = NULL; 32840dbe28b3SPyun YongHyeon } 32850dbe28b3SPyun YongHyeon 32860dbe28b3SPyun YongHyeon if (prog > 0) { 32870dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = cons; 32880dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) 32892271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 32900dbe28b3SPyun YongHyeon /* No need to sync LEs as we didn't update LEs. */ 32910dbe28b3SPyun YongHyeon } 32920dbe28b3SPyun YongHyeon } 32930dbe28b3SPyun YongHyeon 32940dbe28b3SPyun YongHyeon static void 32950dbe28b3SPyun YongHyeon msk_tick(void *xsc_if) 32960dbe28b3SPyun YongHyeon { 32970dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 32980dbe28b3SPyun YongHyeon struct mii_data *mii; 32990dbe28b3SPyun YongHyeon 33000dbe28b3SPyun YongHyeon sc_if = xsc_if; 33010dbe28b3SPyun YongHyeon 33020dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 33030dbe28b3SPyun YongHyeon 33040dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 33050dbe28b3SPyun YongHyeon 33060dbe28b3SPyun YongHyeon mii_tick(mii); 330777e6010fSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) 330877e6010fSPyun YongHyeon msk_miibus_statchg(sc_if->msk_if_dev); 3309cf570c1fSPyun YongHyeon msk_handle_events(sc_if->msk_softc); 33102271eac7SPyun YongHyeon msk_watchdog(sc_if); 33110dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 33120dbe28b3SPyun YongHyeon } 33130dbe28b3SPyun YongHyeon 33140dbe28b3SPyun YongHyeon static void 33150dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if) 33160dbe28b3SPyun YongHyeon { 33170dbe28b3SPyun YongHyeon uint16_t status; 33180dbe28b3SPyun YongHyeon 33190dbe28b3SPyun YongHyeon msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 3320431e606dSPyun YongHyeon status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 33210dbe28b3SPyun YongHyeon /* Handle FIFO Underrun/Overflow? */ 33220dbe28b3SPyun YongHyeon if ((status & PHY_M_IS_FIFO_ERROR)) 33230dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 33240dbe28b3SPyun YongHyeon "PHY FIFO underrun/overflow.\n"); 33250dbe28b3SPyun YongHyeon } 33260dbe28b3SPyun YongHyeon 33270dbe28b3SPyun YongHyeon static void 33280dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if) 33290dbe28b3SPyun YongHyeon { 33300dbe28b3SPyun YongHyeon struct msk_softc *sc; 33310dbe28b3SPyun YongHyeon uint8_t status; 33320dbe28b3SPyun YongHyeon 33330dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 33340dbe28b3SPyun YongHyeon status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 33350dbe28b3SPyun YongHyeon 33360dbe28b3SPyun YongHyeon /* GMAC Rx FIFO overrun. */ 3337ff080216SPyun YongHyeon if ((status & GM_IS_RX_FF_OR) != 0) 33380dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 33390dbe28b3SPyun YongHyeon GMF_CLI_RX_FO); 33400dbe28b3SPyun YongHyeon /* GMAC Tx FIFO underrun. */ 33410dbe28b3SPyun YongHyeon if ((status & GM_IS_TX_FF_UR) != 0) { 33420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 33430dbe28b3SPyun YongHyeon GMF_CLI_TX_FU); 33440dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n"); 33450dbe28b3SPyun YongHyeon /* 33460dbe28b3SPyun YongHyeon * XXX 33470dbe28b3SPyun YongHyeon * In case of Tx underrun, we may need to flush/reset 33480dbe28b3SPyun YongHyeon * Tx MAC but that would also require resynchronization 3349b1ce21c6SRebecca Cran * with status LEs. Reinitializing status LEs would 33500dbe28b3SPyun YongHyeon * affect other port in dual MAC configuration so it 33510dbe28b3SPyun YongHyeon * should be avoided as possible as we can. 33520dbe28b3SPyun YongHyeon * Due to lack of documentation it's all vague guess but 33530dbe28b3SPyun YongHyeon * it needs more investigation. 33540dbe28b3SPyun YongHyeon */ 33550dbe28b3SPyun YongHyeon } 33560dbe28b3SPyun YongHyeon } 33570dbe28b3SPyun YongHyeon 33580dbe28b3SPyun YongHyeon static void 33590dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status) 33600dbe28b3SPyun YongHyeon { 33610dbe28b3SPyun YongHyeon struct msk_softc *sc; 33620dbe28b3SPyun YongHyeon 33630dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 33640dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RD1) != 0) { 33650dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 33660dbe28b3SPyun YongHyeon "RAM buffer read parity error\n"); 33670dbe28b3SPyun YongHyeon /* Clear IRQ. */ 33680dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 33690dbe28b3SPyun YongHyeon RI_CLR_RD_PERR); 33700dbe28b3SPyun YongHyeon } 33710dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_WR1) != 0) { 33720dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 33730dbe28b3SPyun YongHyeon "RAM buffer write parity error\n"); 33740dbe28b3SPyun YongHyeon /* Clear IRQ. */ 33750dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 33760dbe28b3SPyun YongHyeon RI_CLR_WR_PERR); 33770dbe28b3SPyun YongHyeon } 33780dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_MAC1) != 0) { 33790dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n"); 33800dbe28b3SPyun YongHyeon /* Clear IRQ. */ 33810dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 33820dbe28b3SPyun YongHyeon GMF_CLI_TX_PE); 33830dbe28b3SPyun YongHyeon } 33840dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RX1) != 0) { 33850dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx parity error\n"); 33860dbe28b3SPyun YongHyeon /* Clear IRQ. */ 33870dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR); 33880dbe28b3SPyun YongHyeon } 33890dbe28b3SPyun YongHyeon if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) { 33900dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "TCP segmentation error\n"); 33910dbe28b3SPyun YongHyeon /* Clear IRQ. */ 33920dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP); 33930dbe28b3SPyun YongHyeon } 33940dbe28b3SPyun YongHyeon } 33950dbe28b3SPyun YongHyeon 33960dbe28b3SPyun YongHyeon static void 33970dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc) 33980dbe28b3SPyun YongHyeon { 33990dbe28b3SPyun YongHyeon uint32_t status; 34000dbe28b3SPyun YongHyeon uint32_t tlphead[4]; 34010dbe28b3SPyun YongHyeon 34020dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_HWE_ISRC); 34030dbe28b3SPyun YongHyeon /* Time Stamp timer overflow. */ 34040dbe28b3SPyun YongHyeon if ((status & Y2_IS_TIST_OV) != 0) 34050dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 34060dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_NEXP) != 0) { 34070dbe28b3SPyun YongHyeon /* 34080dbe28b3SPyun YongHyeon * PCI Express Error occured which is not described in PEX 34090dbe28b3SPyun YongHyeon * spec. 34100dbe28b3SPyun YongHyeon * This error is also mapped either to Master Abort( 34110dbe28b3SPyun YongHyeon * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and 34120dbe28b3SPyun YongHyeon * can only be cleared there. 34130dbe28b3SPyun YongHyeon */ 34140dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 34150dbe28b3SPyun YongHyeon "PCI Express protocol violation error\n"); 34160dbe28b3SPyun YongHyeon } 34170dbe28b3SPyun YongHyeon 34180dbe28b3SPyun YongHyeon if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) { 34190dbe28b3SPyun YongHyeon uint16_t v16; 34200dbe28b3SPyun YongHyeon 34210dbe28b3SPyun YongHyeon if ((status & Y2_IS_MST_ERR) != 0) 34220dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 34230dbe28b3SPyun YongHyeon "unexpected IRQ Status error\n"); 34240dbe28b3SPyun YongHyeon else 34250dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 34260dbe28b3SPyun YongHyeon "unexpected IRQ Master error\n"); 34270dbe28b3SPyun YongHyeon /* Reset all bits in the PCI status register. */ 34280dbe28b3SPyun YongHyeon v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 34290dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 34300dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, v16 | 34310dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 3432d1a02e09SJohn Baldwin PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2); 34330dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 34340dbe28b3SPyun YongHyeon } 34350dbe28b3SPyun YongHyeon 34360dbe28b3SPyun YongHyeon /* Check for PCI Express Uncorrectable Error. */ 34370dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_EXP) != 0) { 34380dbe28b3SPyun YongHyeon uint32_t v32; 34390dbe28b3SPyun YongHyeon 34400dbe28b3SPyun YongHyeon /* 34410dbe28b3SPyun YongHyeon * On PCI Express bus bridges are called root complexes (RC). 34420dbe28b3SPyun YongHyeon * PCI Express errors are recognized by the root complex too, 34430dbe28b3SPyun YongHyeon * which requests the system to handle the problem. After 34440dbe28b3SPyun YongHyeon * error occurence it may be that no access to the adapter 34450dbe28b3SPyun YongHyeon * may be performed any longer. 34460dbe28b3SPyun YongHyeon */ 34470dbe28b3SPyun YongHyeon 34480dbe28b3SPyun YongHyeon v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 34490dbe28b3SPyun YongHyeon if ((v32 & PEX_UNSUP_REQ) != 0) { 34500dbe28b3SPyun YongHyeon /* Ignore unsupported request error. */ 34510dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 34520dbe28b3SPyun YongHyeon "Uncorrectable PCI Express error\n"); 34530dbe28b3SPyun YongHyeon } 34540dbe28b3SPyun YongHyeon if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) { 34550dbe28b3SPyun YongHyeon int i; 34560dbe28b3SPyun YongHyeon 34570dbe28b3SPyun YongHyeon /* Get TLP header form Log Registers. */ 34580dbe28b3SPyun YongHyeon for (i = 0; i < 4; i++) 34590dbe28b3SPyun YongHyeon tlphead[i] = CSR_PCI_READ_4(sc, 34600dbe28b3SPyun YongHyeon PEX_HEADER_LOG + i * 4); 34610dbe28b3SPyun YongHyeon /* Check for vendor defined broadcast message. */ 34620dbe28b3SPyun YongHyeon if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) { 34630dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 34640dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 34650dbe28b3SPyun YongHyeon sc->msk_intrhwemask); 34660dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 34670dbe28b3SPyun YongHyeon } 34680dbe28b3SPyun YongHyeon } 34690dbe28b3SPyun YongHyeon /* Clear the interrupt. */ 34700dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 34710dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 34720dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 34730dbe28b3SPyun YongHyeon } 34740dbe28b3SPyun YongHyeon 34750dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL) 34760dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status); 34770dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL) 34780dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8); 34790dbe28b3SPyun YongHyeon } 34800dbe28b3SPyun YongHyeon 34810dbe28b3SPyun YongHyeon static __inline void 34820dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if) 34830dbe28b3SPyun YongHyeon { 34840dbe28b3SPyun YongHyeon struct msk_softc *sc; 34850dbe28b3SPyun YongHyeon 34860dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 348785b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) 34880dbe28b3SPyun YongHyeon bus_dmamap_sync( 34890dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 34900dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 34910dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 34920dbe28b3SPyun YongHyeon else 34930dbe28b3SPyun YongHyeon bus_dmamap_sync( 34940dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag, 34950dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 34960dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 34970dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, 34980dbe28b3SPyun YongHyeon PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod); 34990dbe28b3SPyun YongHyeon } 35000dbe28b3SPyun YongHyeon 35010dbe28b3SPyun YongHyeon static int 35020dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc) 35030dbe28b3SPyun YongHyeon { 35040dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 35050dbe28b3SPyun YongHyeon int rxput[2]; 35060dbe28b3SPyun YongHyeon struct msk_stat_desc *sd; 35070dbe28b3SPyun YongHyeon uint32_t control, status; 3508c876b43fSPyun YongHyeon int cons, len, port, rxprog; 35090dbe28b3SPyun YongHyeon 351007fa0751SPyun YongHyeon if (sc->msk_stat_cons == CSR_READ_2(sc, STAT_PUT_IDX)) 351107fa0751SPyun YongHyeon return (0); 351207fa0751SPyun YongHyeon 35130dbe28b3SPyun YongHyeon /* Sync status LEs. */ 35140dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 35150dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 35160dbe28b3SPyun YongHyeon 35170dbe28b3SPyun YongHyeon rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0; 35180dbe28b3SPyun YongHyeon rxprog = 0; 3519c876b43fSPyun YongHyeon cons = sc->msk_stat_cons; 3520c876b43fSPyun YongHyeon for (;;) { 35210dbe28b3SPyun YongHyeon sd = &sc->msk_stat_ring[cons]; 35220dbe28b3SPyun YongHyeon control = le32toh(sd->msk_control); 35230dbe28b3SPyun YongHyeon if ((control & HW_OWNER) == 0) 35240dbe28b3SPyun YongHyeon break; 35250dbe28b3SPyun YongHyeon control &= ~HW_OWNER; 35260dbe28b3SPyun YongHyeon sd->msk_control = htole32(control); 35270dbe28b3SPyun YongHyeon status = le32toh(sd->msk_status); 35280dbe28b3SPyun YongHyeon len = control & STLE_LEN_MASK; 35290dbe28b3SPyun YongHyeon port = (control >> 16) & 0x01; 35300dbe28b3SPyun YongHyeon sc_if = sc->msk_if[port]; 35310dbe28b3SPyun YongHyeon if (sc_if == NULL) { 35320dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "invalid port opcode " 35330dbe28b3SPyun YongHyeon "0x%08x\n", control & STLE_OP_MASK); 35340dbe28b3SPyun YongHyeon continue; 35350dbe28b3SPyun YongHyeon } 35360dbe28b3SPyun YongHyeon 35370dbe28b3SPyun YongHyeon switch (control & STLE_OP_MASK) { 35380dbe28b3SPyun YongHyeon case OP_RXVLAN: 35390dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 35400dbe28b3SPyun YongHyeon break; 35410dbe28b3SPyun YongHyeon case OP_RXCHKSVLAN: 35420dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 3543388214e4SPyun YongHyeon /* FALLTHROUGH */ 3544388214e4SPyun YongHyeon case OP_RXCHKS: 3545388214e4SPyun YongHyeon sc_if->msk_csum = status; 35460dbe28b3SPyun YongHyeon break; 35470dbe28b3SPyun YongHyeon case OP_RXSTAT: 354831fefd0dSPyun YongHyeon if (!(sc_if->msk_ifp->if_drv_flags & IFF_DRV_RUNNING)) 354931fefd0dSPyun YongHyeon break; 355085b340cbSPyun YongHyeon if (sc_if->msk_framesize > 355185b340cbSPyun YongHyeon (MCLBYTES - MSK_RX_BUF_ALIGN)) 3552efb74172SPyun YongHyeon msk_jumbo_rxeof(sc_if, status, control, len); 35530dbe28b3SPyun YongHyeon else 3554efb74172SPyun YongHyeon msk_rxeof(sc_if, status, control, len); 35550dbe28b3SPyun YongHyeon rxprog++; 35560dbe28b3SPyun YongHyeon /* 35570dbe28b3SPyun YongHyeon * Because there is no way to sync single Rx LE 35580dbe28b3SPyun YongHyeon * put the DMA sync operation off until the end of 35590dbe28b3SPyun YongHyeon * event processing. 35600dbe28b3SPyun YongHyeon */ 35610dbe28b3SPyun YongHyeon rxput[port]++; 35620dbe28b3SPyun YongHyeon /* Update prefetch unit if we've passed water mark. */ 35630dbe28b3SPyun YongHyeon if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) { 35640dbe28b3SPyun YongHyeon msk_rxput(sc_if); 35650dbe28b3SPyun YongHyeon rxput[port] = 0; 35660dbe28b3SPyun YongHyeon } 35670dbe28b3SPyun YongHyeon break; 35680dbe28b3SPyun YongHyeon case OP_TXINDEXLE: 35690dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_A] != NULL) 35700dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_A], 35710dbe28b3SPyun YongHyeon status & STLE_TXA1_MSKL); 35720dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_B] != NULL) 35730dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_B], 35740dbe28b3SPyun YongHyeon ((status & STLE_TXA2_MSKL) >> 35750dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTL) | 35760dbe28b3SPyun YongHyeon ((len & STLE_TXA2_MSKH) << 35770dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTH)); 35780dbe28b3SPyun YongHyeon break; 35790dbe28b3SPyun YongHyeon default: 35800dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n", 35810dbe28b3SPyun YongHyeon control & STLE_OP_MASK); 35820dbe28b3SPyun YongHyeon break; 35830dbe28b3SPyun YongHyeon } 35840dbe28b3SPyun YongHyeon MSK_INC(cons, MSK_STAT_RING_CNT); 35850dbe28b3SPyun YongHyeon if (rxprog > sc->msk_process_limit) 35860dbe28b3SPyun YongHyeon break; 35870dbe28b3SPyun YongHyeon } 35880dbe28b3SPyun YongHyeon 35890dbe28b3SPyun YongHyeon sc->msk_stat_cons = cons; 359017f6f326SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 359117f6f326SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 35920dbe28b3SPyun YongHyeon 35930dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_A] > 0) 35940dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_A]); 35950dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_B] > 0) 35960dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_B]); 35970dbe28b3SPyun YongHyeon 359807fa0751SPyun YongHyeon return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX)); 35990dbe28b3SPyun YongHyeon } 36000dbe28b3SPyun YongHyeon 360153dcfbd1SPyun YongHyeon static void 3602c876b43fSPyun YongHyeon msk_intr(void *xsc) 360353dcfbd1SPyun YongHyeon { 360453dcfbd1SPyun YongHyeon struct msk_softc *sc; 360553dcfbd1SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 360653dcfbd1SPyun YongHyeon struct ifnet *ifp0, *ifp1; 360753dcfbd1SPyun YongHyeon uint32_t status; 3608c876b43fSPyun YongHyeon int domore; 360953dcfbd1SPyun YongHyeon 361053dcfbd1SPyun YongHyeon sc = xsc; 361153dcfbd1SPyun YongHyeon MSK_LOCK(sc); 361253dcfbd1SPyun YongHyeon 361353dcfbd1SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 361453dcfbd1SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 3615ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3616ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 361753dcfbd1SPyun YongHyeon (status & sc->msk_intrmask) == 0) { 361853dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 36193d763c31SPyun YongHyeon MSK_UNLOCK(sc); 362053dcfbd1SPyun YongHyeon return; 362153dcfbd1SPyun YongHyeon } 362253dcfbd1SPyun YongHyeon 362353dcfbd1SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 362453dcfbd1SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 362553dcfbd1SPyun YongHyeon ifp0 = ifp1 = NULL; 362653dcfbd1SPyun YongHyeon if (sc_if0 != NULL) 362753dcfbd1SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 362853dcfbd1SPyun YongHyeon if (sc_if1 != NULL) 362953dcfbd1SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 363053dcfbd1SPyun YongHyeon 363153dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 363253dcfbd1SPyun YongHyeon msk_intr_phy(sc_if0); 363353dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 363453dcfbd1SPyun YongHyeon msk_intr_phy(sc_if1); 363553dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 363653dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if0); 363753dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 363853dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if1); 363953dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 364053dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 364153dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 364253dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 364353dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 364453dcfbd1SPyun YongHyeon } 364553dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 364653dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 364753dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 364853dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 364953dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 365053dcfbd1SPyun YongHyeon } 365153dcfbd1SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 365253dcfbd1SPyun YongHyeon msk_intr_hwerr(sc); 365353dcfbd1SPyun YongHyeon 36540dbe28b3SPyun YongHyeon domore = msk_handle_events(sc); 3655c876b43fSPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0 && domore == 0) 36560dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 36570dbe28b3SPyun YongHyeon 36580dbe28b3SPyun YongHyeon /* Reenable interrupts. */ 36590dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 3660c876b43fSPyun YongHyeon 3661c876b43fSPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3662c876b43fSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 3663c876b43fSPyun YongHyeon msk_start_locked(ifp0); 3664c876b43fSPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3665c876b43fSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 3666c876b43fSPyun YongHyeon msk_start_locked(ifp1); 3667c876b43fSPyun YongHyeon 3668c876b43fSPyun YongHyeon MSK_UNLOCK(sc); 36690dbe28b3SPyun YongHyeon } 36700dbe28b3SPyun YongHyeon 36710dbe28b3SPyun YongHyeon static void 3672daf29227SPyun YongHyeon msk_set_tx_stfwd(struct msk_if_softc *sc_if) 3673daf29227SPyun YongHyeon { 3674daf29227SPyun YongHyeon struct msk_softc *sc; 3675daf29227SPyun YongHyeon struct ifnet *ifp; 3676daf29227SPyun YongHyeon 3677daf29227SPyun YongHyeon ifp = sc_if->msk_ifp; 3678daf29227SPyun YongHyeon sc = sc_if->msk_softc; 36797b4f47c1SPyun YongHyeon if ((sc->msk_hw_id == CHIP_ID_YUKON_EX && 36807b4f47c1SPyun YongHyeon sc->msk_hw_rev != CHIP_REV_YU_EX_A0) || 36817b4f47c1SPyun YongHyeon sc->msk_hw_id >= CHIP_ID_YUKON_SUPR) { 36827b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 36837b4f47c1SPyun YongHyeon TX_STFW_ENA); 36847b4f47c1SPyun YongHyeon } else { 3685daf29227SPyun YongHyeon if (ifp->if_mtu > ETHERMTU) { 3686daf29227SPyun YongHyeon /* Set Tx GMAC FIFO Almost Empty Threshold. */ 3687daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3688daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR), 3689daf29227SPyun YongHyeon MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR); 3690daf29227SPyun YongHyeon /* Disable Store & Forward mode for Tx. */ 36917b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 36927b4f47c1SPyun YongHyeon TX_STFW_DIS); 3693daf29227SPyun YongHyeon } else { 36947b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 36957b4f47c1SPyun YongHyeon TX_STFW_ENA); 3696daf29227SPyun YongHyeon } 3697daf29227SPyun YongHyeon } 3698daf29227SPyun YongHyeon } 3699daf29227SPyun YongHyeon 3700daf29227SPyun YongHyeon static void 37010dbe28b3SPyun YongHyeon msk_init(void *xsc) 37020dbe28b3SPyun YongHyeon { 37030dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if = xsc; 37040dbe28b3SPyun YongHyeon 37050dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 37060dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 37070dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 37080dbe28b3SPyun YongHyeon } 37090dbe28b3SPyun YongHyeon 37100dbe28b3SPyun YongHyeon static void 37110dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if) 37120dbe28b3SPyun YongHyeon { 37130dbe28b3SPyun YongHyeon struct msk_softc *sc; 37140dbe28b3SPyun YongHyeon struct ifnet *ifp; 37150dbe28b3SPyun YongHyeon struct mii_data *mii; 3716cf5756a6SPyun YongHyeon uint8_t *eaddr; 37170dbe28b3SPyun YongHyeon uint16_t gmac; 371861708f4cSPyun YongHyeon uint32_t reg; 3719cf5756a6SPyun YongHyeon int error; 37200dbe28b3SPyun YongHyeon 37210dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 37220dbe28b3SPyun YongHyeon 37230dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 37240dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 37250dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 37260dbe28b3SPyun YongHyeon 372789e22666SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 372889e22666SPyun YongHyeon return; 372989e22666SPyun YongHyeon 37300dbe28b3SPyun YongHyeon error = 0; 37310dbe28b3SPyun YongHyeon /* Cancel pending I/O and free all Rx/Tx buffers. */ 37320dbe28b3SPyun YongHyeon msk_stop(sc_if); 37330dbe28b3SPyun YongHyeon 373485b340cbSPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 373585b340cbSPyun YongHyeon sc_if->msk_framesize = ETHERMTU; 373685b340cbSPyun YongHyeon else 373785b340cbSPyun YongHyeon sc_if->msk_framesize = ifp->if_mtu; 373885b340cbSPyun YongHyeon sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN; 373985b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 3740e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 3741a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 3742a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 3743a109c74fSPyun YongHyeon } 37440dbe28b3SPyun YongHyeon 3745e6e23ffeSPyun YongHyeon /* GMAC Control reset. */ 3746e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_SET); 3747e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_CLR); 3748e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_F_LOOPB_OFF); 3749e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 3750e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) 3751daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), 3752daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 3753daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 3754e6e23ffeSPyun YongHyeon 37550dbe28b3SPyun YongHyeon /* 3756e6e23ffeSPyun YongHyeon * Initialize GMAC first such that speed/duplex/flow-control 3757e6e23ffeSPyun YongHyeon * parameters are renegotiated when interface is brought up. 37580dbe28b3SPyun YongHyeon */ 3759e6e23ffeSPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, 0); 37600dbe28b3SPyun YongHyeon 37610dbe28b3SPyun YongHyeon /* Dummy read the Interrupt Source Register. */ 37620dbe28b3SPyun YongHyeon CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 37630dbe28b3SPyun YongHyeon 37643a91ee71SPyun YongHyeon /* Clear MIB stats. */ 37653a91ee71SPyun YongHyeon msk_stats_clear(sc_if); 37660dbe28b3SPyun YongHyeon 37670dbe28b3SPyun YongHyeon /* Disable FCS. */ 37680dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS); 37690dbe28b3SPyun YongHyeon 37700dbe28b3SPyun YongHyeon /* Setup Transmit Control Register. */ 37710dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); 37720dbe28b3SPyun YongHyeon 37730dbe28b3SPyun YongHyeon /* Setup Transmit Flow Control Register. */ 37740dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff); 37750dbe28b3SPyun YongHyeon 37760dbe28b3SPyun YongHyeon /* Setup Transmit Parameter Register. */ 37770dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM, 37780dbe28b3SPyun YongHyeon TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | 37790dbe28b3SPyun YongHyeon TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF)); 37800dbe28b3SPyun YongHyeon 37810dbe28b3SPyun YongHyeon gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) | 37820dbe28b3SPyun YongHyeon GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); 37830dbe28b3SPyun YongHyeon 378485b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU) 37850dbe28b3SPyun YongHyeon gmac |= GM_SMOD_JUMBO_ENA; 37860dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac); 37870dbe28b3SPyun YongHyeon 37880dbe28b3SPyun YongHyeon /* Set station address. */ 3789cf5756a6SPyun YongHyeon eaddr = IF_LLADDR(ifp); 3790cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L, 3791cf5756a6SPyun YongHyeon eaddr[0] | (eaddr[1] << 8)); 3792cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1M, 3793cf5756a6SPyun YongHyeon eaddr[2] | (eaddr[3] << 8)); 3794cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1H, 3795cf5756a6SPyun YongHyeon eaddr[4] | (eaddr[5] << 8)); 3796cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L, 3797cf5756a6SPyun YongHyeon eaddr[0] | (eaddr[1] << 8)); 3798cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2M, 3799cf5756a6SPyun YongHyeon eaddr[2] | (eaddr[3] << 8)); 3800cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2H, 3801cf5756a6SPyun YongHyeon eaddr[4] | (eaddr[5] << 8)); 38020dbe28b3SPyun YongHyeon 38030dbe28b3SPyun YongHyeon /* Disable interrupts for counter overflows. */ 38040dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0); 38050dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0); 38060dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0); 38070dbe28b3SPyun YongHyeon 38080dbe28b3SPyun YongHyeon /* Configure Rx MAC FIFO. */ 38090dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 38100dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR); 381161708f4cSPyun YongHyeon reg = GMF_OPER_ON | GMF_RX_F_FL_ON; 3812daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P || 3813daf29227SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EX) 381461708f4cSPyun YongHyeon reg |= GMF_RX_OVER_ON; 381561708f4cSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), reg); 38160dbe28b3SPyun YongHyeon 38176d6588a1SPyun YongHyeon /* Set receive filter. */ 38186d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 38190dbe28b3SPyun YongHyeon 3820cde64af3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 3821cde64af3SPyun YongHyeon /* Clear flush mask - HW bug. */ 3822cde64af3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 0); 3823cde64af3SPyun YongHyeon } else { 38240dbe28b3SPyun YongHyeon /* Flush Rx MAC FIFO on any flow control or error. */ 38250dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 38260dbe28b3SPyun YongHyeon GMR_FS_ANY_ERR); 3827cde64af3SPyun YongHyeon } 38280dbe28b3SPyun YongHyeon 3829d5d60164SPyun YongHyeon /* 3830d5d60164SPyun YongHyeon * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word 3831d5d60164SPyun YongHyeon * due to hardware hang on receipt of pause frames. 3832d5d60164SPyun YongHyeon */ 3833224003b7SPyun YongHyeon reg = RX_GMF_FL_THR_DEF + 1; 3834224003b7SPyun YongHyeon /* Another magic for Yukon FE+ - From Linux. */ 3835224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3836224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) 3837224003b7SPyun YongHyeon reg = 0x178; 3838224003b7SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR), reg); 38390dbe28b3SPyun YongHyeon 38400dbe28b3SPyun YongHyeon /* Configure Tx MAC FIFO. */ 38410dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 38420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR); 38430dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON); 38440dbe28b3SPyun YongHyeon 38450dbe28b3SPyun YongHyeon /* Configure hardware VLAN tag insertion/stripping. */ 38460dbe28b3SPyun YongHyeon msk_setvlan(sc_if, ifp); 38470dbe28b3SPyun YongHyeon 384883c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) { 3849b1ce21c6SRebecca Cran /* Set Rx Pause threshold. */ 3850106b2e2fSPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR), 38510dbe28b3SPyun YongHyeon MSK_ECU_LLPP); 3852106b2e2fSPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR), 38530dbe28b3SPyun YongHyeon MSK_ECU_ULPP); 3854daf29227SPyun YongHyeon /* Configure store-and-forward for Tx. */ 3855daf29227SPyun YongHyeon msk_set_tx_stfwd(sc_if); 38560dbe28b3SPyun YongHyeon } 38570dbe28b3SPyun YongHyeon 3858224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3859224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 3860224003b7SPyun YongHyeon /* Disable dynamic watermark - from Linux. */ 3861224003b7SPyun YongHyeon reg = CSR_READ_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA)); 3862224003b7SPyun YongHyeon reg &= ~0x03; 3863224003b7SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA), reg); 3864224003b7SPyun YongHyeon } 3865224003b7SPyun YongHyeon 38660dbe28b3SPyun YongHyeon /* 38670dbe28b3SPyun YongHyeon * Disable Force Sync bit and Alloc bit in Tx RAM interface 38680dbe28b3SPyun YongHyeon * arbiter as we don't use Sync Tx queue. 38690dbe28b3SPyun YongHyeon */ 38700dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), 38710dbe28b3SPyun YongHyeon TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); 38720dbe28b3SPyun YongHyeon /* Enable the RAM Interface Arbiter. */ 38730dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB); 38740dbe28b3SPyun YongHyeon 38750dbe28b3SPyun YongHyeon /* Setup RAM buffer. */ 38760dbe28b3SPyun YongHyeon msk_set_rambuffer(sc_if); 38770dbe28b3SPyun YongHyeon 38780dbe28b3SPyun YongHyeon /* Disable Tx sync Queue. */ 38790dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET); 38800dbe28b3SPyun YongHyeon 38810dbe28b3SPyun YongHyeon /* Setup Tx Queue Bus Memory Interface. */ 38820dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET); 38830dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT); 38840dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON); 38850dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM); 3886ebb25bfaSPyun YongHyeon switch (sc->msk_hw_id) { 3887ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EC_U: 3888ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) { 38890dbe28b3SPyun YongHyeon /* Fix for Yukon-EC Ultra: set BMU FIFO level */ 3890ebb25bfaSPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), 3891ebb25bfaSPyun YongHyeon MSK_ECU_TXFF_LEV); 3892ebb25bfaSPyun YongHyeon } 3893ebb25bfaSPyun YongHyeon break; 3894ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EX: 3895ebb25bfaSPyun YongHyeon /* 3896ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 3897ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 3898ebb25bfaSPyun YongHyeon */ 3899ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 3900ebb25bfaSPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_F), 3901ebb25bfaSPyun YongHyeon F_TX_CHK_AUTO_OFF); 3902ebb25bfaSPyun YongHyeon break; 39030dbe28b3SPyun YongHyeon } 39040dbe28b3SPyun YongHyeon 39050dbe28b3SPyun YongHyeon /* Setup Rx Queue Bus Memory Interface. */ 39060dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET); 39070dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT); 39080dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON); 39090dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM); 39100dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U && 39110dbe28b3SPyun YongHyeon sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) { 39120dbe28b3SPyun YongHyeon /* MAC Rx RAM Read is controlled by hardware. */ 39130dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS); 39140dbe28b3SPyun YongHyeon } 39150dbe28b3SPyun YongHyeon 39160dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_txq, 39170dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1); 39180dbe28b3SPyun YongHyeon msk_init_tx_ring(sc_if); 39190dbe28b3SPyun YongHyeon 39200dbe28b3SPyun YongHyeon /* Disable Rx checksum offload and RSS hash. */ 3921388214e4SPyun YongHyeon reg = BMU_DIS_RX_RSS_HASH; 3922388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 3923388214e4SPyun YongHyeon (ifp->if_capenable & IFCAP_RXCSUM) != 0) 3924388214e4SPyun YongHyeon reg |= BMU_ENA_RX_CHKSUM; 3925388214e4SPyun YongHyeon else 3926388214e4SPyun YongHyeon reg |= BMU_DIS_RX_CHKSUM; 3927388214e4SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), reg); 392885b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) { 39290dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 39300dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr, 39310dbe28b3SPyun YongHyeon MSK_JUMBO_RX_RING_CNT - 1); 39320dbe28b3SPyun YongHyeon error = msk_init_jumbo_rx_ring(sc_if); 39330dbe28b3SPyun YongHyeon } else { 39340dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 39350dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr, 39360dbe28b3SPyun YongHyeon MSK_RX_RING_CNT - 1); 39370dbe28b3SPyun YongHyeon error = msk_init_rx_ring(sc_if); 39380dbe28b3SPyun YongHyeon } 39390dbe28b3SPyun YongHyeon if (error != 0) { 39400dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 39410dbe28b3SPyun YongHyeon "initialization failed: no memory for Rx buffers\n"); 39420dbe28b3SPyun YongHyeon msk_stop(sc_if); 39430dbe28b3SPyun YongHyeon return; 39440dbe28b3SPyun YongHyeon } 3945e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 3946e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) { 39477c8db6fdSPyun YongHyeon /* Disable flushing of non-ASF packets. */ 39487c8db6fdSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 39497c8db6fdSPyun YongHyeon GMF_RX_MACSEC_FLUSH_OFF); 39507c8db6fdSPyun YongHyeon } 39510dbe28b3SPyun YongHyeon 39520dbe28b3SPyun YongHyeon /* Configure interrupt handling. */ 39530dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 39540dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_A; 39550dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L1_MASK; 39560dbe28b3SPyun YongHyeon } else { 39570dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_B; 39580dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L2_MASK; 39590dbe28b3SPyun YongHyeon } 3960cf570c1fSPyun YongHyeon /* Configure IRQ moderation mask. */ 3961cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_MSK, sc->msk_intrmask); 3962cf570c1fSPyun YongHyeon if (sc->msk_int_holdoff > 0) { 3963cf570c1fSPyun YongHyeon /* Configure initial IRQ moderation timer value. */ 3964cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_INI, 3965cf570c1fSPyun YongHyeon MSK_USECS(sc, sc->msk_int_holdoff)); 3966cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_VAL, 3967cf570c1fSPyun YongHyeon MSK_USECS(sc, sc->msk_int_holdoff)); 3968cf570c1fSPyun YongHyeon /* Start IRQ moderation. */ 3969cf570c1fSPyun YongHyeon CSR_WRITE_1(sc, B2_IRQM_CTRL, TIM_START); 3970cf570c1fSPyun YongHyeon } 39710dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 39720dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 39730dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 39740dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 39750dbe28b3SPyun YongHyeon 3976ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 39770dbe28b3SPyun YongHyeon mii_mediachg(mii); 39780dbe28b3SPyun YongHyeon 39790dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 39800dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 39810dbe28b3SPyun YongHyeon 39820dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 39830dbe28b3SPyun YongHyeon } 39840dbe28b3SPyun YongHyeon 39850dbe28b3SPyun YongHyeon static void 39860dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if) 39870dbe28b3SPyun YongHyeon { 39880dbe28b3SPyun YongHyeon struct msk_softc *sc; 39890dbe28b3SPyun YongHyeon int ltpp, utpp; 39900dbe28b3SPyun YongHyeon 39910dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 399283c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 399383c04c93SPyun YongHyeon return; 39940dbe28b3SPyun YongHyeon 39950dbe28b3SPyun YongHyeon /* Setup Rx Queue. */ 39960dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR); 39970dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START), 39980dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 39990dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END), 40000dbe28b3SPyun YongHyeon sc->msk_rxqend[sc_if->msk_port] / 8); 40010dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP), 40020dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 40030dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP), 40040dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 40050dbe28b3SPyun YongHyeon 40060dbe28b3SPyun YongHyeon utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 40070dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8; 40080dbe28b3SPyun YongHyeon ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 40090dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8; 40100dbe28b3SPyun YongHyeon if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE) 40110dbe28b3SPyun YongHyeon ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8; 40120dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp); 40130dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp); 40140dbe28b3SPyun YongHyeon /* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */ 40150dbe28b3SPyun YongHyeon 40160dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD); 40170dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL)); 40180dbe28b3SPyun YongHyeon 40190dbe28b3SPyun YongHyeon /* Setup Tx Queue. */ 40200dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR); 40210dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START), 40220dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 40230dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END), 40240dbe28b3SPyun YongHyeon sc->msk_txqend[sc_if->msk_port] / 8); 40250dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP), 40260dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 40270dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP), 40280dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 40290dbe28b3SPyun YongHyeon /* Enable Store & Forward for Tx side. */ 40300dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD); 40310dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD); 40320dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL)); 40330dbe28b3SPyun YongHyeon } 40340dbe28b3SPyun YongHyeon 40350dbe28b3SPyun YongHyeon static void 40360dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr, 40370dbe28b3SPyun YongHyeon uint32_t count) 40380dbe28b3SPyun YongHyeon { 40390dbe28b3SPyun YongHyeon 40400dbe28b3SPyun YongHyeon /* Reset the prefetch unit. */ 40410dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40420dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 40430dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40440dbe28b3SPyun YongHyeon PREF_UNIT_RST_CLR); 40450dbe28b3SPyun YongHyeon /* Set LE base address. */ 40460dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG), 40470dbe28b3SPyun YongHyeon MSK_ADDR_LO(addr)); 40480dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG), 40490dbe28b3SPyun YongHyeon MSK_ADDR_HI(addr)); 40500dbe28b3SPyun YongHyeon /* Set the list last index. */ 40510dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG), 40520dbe28b3SPyun YongHyeon count); 40530dbe28b3SPyun YongHyeon /* Turn on prefetch unit. */ 40540dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40550dbe28b3SPyun YongHyeon PREF_UNIT_OP_ON); 40560dbe28b3SPyun YongHyeon /* Dummy read to ensure write. */ 40570dbe28b3SPyun YongHyeon CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG)); 40580dbe28b3SPyun YongHyeon } 40590dbe28b3SPyun YongHyeon 40600dbe28b3SPyun YongHyeon static void 40610dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if) 40620dbe28b3SPyun YongHyeon { 40630dbe28b3SPyun YongHyeon struct msk_softc *sc; 40640dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 40650dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 40660dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 40670dbe28b3SPyun YongHyeon struct ifnet *ifp; 40680dbe28b3SPyun YongHyeon uint32_t val; 40690dbe28b3SPyun YongHyeon int i; 40700dbe28b3SPyun YongHyeon 40710dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 40720dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 40730dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 40740dbe28b3SPyun YongHyeon 40750dbe28b3SPyun YongHyeon callout_stop(&sc_if->msk_tick_ch); 40762271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 40770dbe28b3SPyun YongHyeon 40780dbe28b3SPyun YongHyeon /* Disable interrupts. */ 40790dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 40800dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_A; 40810dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK; 40820dbe28b3SPyun YongHyeon } else { 40830dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_B; 40840dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK; 40850dbe28b3SPyun YongHyeon } 40860dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 40870dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 40880dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 40890dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 40900dbe28b3SPyun YongHyeon 40910dbe28b3SPyun YongHyeon /* Disable Tx/Rx MAC. */ 40920dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 40930dbe28b3SPyun YongHyeon val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 40940dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val); 40950dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 40960dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 40973a91ee71SPyun YongHyeon /* Update stats and clear counters. */ 40983a91ee71SPyun YongHyeon msk_stats_update(sc_if); 40990dbe28b3SPyun YongHyeon 41000dbe28b3SPyun YongHyeon /* Stop Tx BMU. */ 41010dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP); 41020dbe28b3SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 41030dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 41040dbe28b3SPyun YongHyeon if ((val & (BMU_STOP | BMU_IDLE)) == 0) { 41050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 41060dbe28b3SPyun YongHyeon BMU_STOP); 4107e4816325SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 41080dbe28b3SPyun YongHyeon } else 41090dbe28b3SPyun YongHyeon break; 41100dbe28b3SPyun YongHyeon DELAY(1); 41110dbe28b3SPyun YongHyeon } 41120dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 41130dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n"); 41140dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), 41150dbe28b3SPyun YongHyeon RB_RST_SET | RB_DIS_OP_MD); 41160dbe28b3SPyun YongHyeon 41170dbe28b3SPyun YongHyeon /* Disable all GMAC interrupt. */ 41180dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0); 41190dbe28b3SPyun YongHyeon /* Disable PHY interrupt. */ 41200dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 41210dbe28b3SPyun YongHyeon 41220dbe28b3SPyun YongHyeon /* Disable the RAM Interface Arbiter. */ 41230dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB); 41240dbe28b3SPyun YongHyeon 41250dbe28b3SPyun YongHyeon /* Reset the PCI FIFO of the async Tx queue */ 41260dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 41270dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 41280dbe28b3SPyun YongHyeon 41290dbe28b3SPyun YongHyeon /* Reset the Tx prefetch units. */ 41300dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG), 41310dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 41320dbe28b3SPyun YongHyeon 41330dbe28b3SPyun YongHyeon /* Reset the RAM Buffer async Tx queue. */ 41340dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET); 41350dbe28b3SPyun YongHyeon 41360dbe28b3SPyun YongHyeon /* Reset Tx MAC FIFO. */ 41370dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 41380dbe28b3SPyun YongHyeon /* Set Pause Off. */ 41390dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF); 41400dbe28b3SPyun YongHyeon 41410dbe28b3SPyun YongHyeon /* 41420dbe28b3SPyun YongHyeon * The Rx Stop command will not work for Yukon-2 if the BMU does not 41430dbe28b3SPyun YongHyeon * reach the end of packet and since we can't make sure that we have 41440dbe28b3SPyun YongHyeon * incoming data, we must reset the BMU while it is not during a DMA 41450dbe28b3SPyun YongHyeon * transfer. Since it is possible that the Rx path is still active, 41460dbe28b3SPyun YongHyeon * the Rx RAM buffer will be stopped first, so any possible incoming 41470dbe28b3SPyun YongHyeon * data will not trigger a DMA. After the RAM buffer is stopped, the 41480dbe28b3SPyun YongHyeon * BMU is polled until any DMA in progress is ended and only then it 41490dbe28b3SPyun YongHyeon * will be reset. 41500dbe28b3SPyun YongHyeon */ 41510dbe28b3SPyun YongHyeon 41520dbe28b3SPyun YongHyeon /* Disable the RAM Buffer receive queue. */ 41530dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD); 41540dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 41550dbe28b3SPyun YongHyeon if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) == 41560dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL))) 41570dbe28b3SPyun YongHyeon break; 41580dbe28b3SPyun YongHyeon DELAY(1); 41590dbe28b3SPyun YongHyeon } 41600dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 41610dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n"); 41620dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 41630dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 41640dbe28b3SPyun YongHyeon /* Reset the Rx prefetch unit. */ 41650dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG), 41660dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 41670dbe28b3SPyun YongHyeon /* Reset the RAM Buffer receive queue. */ 41680dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET); 41690dbe28b3SPyun YongHyeon /* Reset Rx MAC FIFO. */ 41700dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 41710dbe28b3SPyun YongHyeon 41720dbe28b3SPyun YongHyeon /* Free Rx and Tx mbufs still in the queues. */ 41730dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 41740dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 41750dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 41760dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, 41770dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 41780dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, 41790dbe28b3SPyun YongHyeon rxd->rx_dmamap); 41800dbe28b3SPyun YongHyeon m_freem(rxd->rx_m); 41810dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 41820dbe28b3SPyun YongHyeon } 41830dbe28b3SPyun YongHyeon } 41840dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 41850dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 41860dbe28b3SPyun YongHyeon if (jrxd->rx_m != NULL) { 41870dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 41880dbe28b3SPyun YongHyeon jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 41890dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 41900dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 41910dbe28b3SPyun YongHyeon m_freem(jrxd->rx_m); 41920dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 41930dbe28b3SPyun YongHyeon } 41940dbe28b3SPyun YongHyeon } 41950dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 41960dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 41970dbe28b3SPyun YongHyeon if (txd->tx_m != NULL) { 41980dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, 41990dbe28b3SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 42000dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, 42010dbe28b3SPyun YongHyeon txd->tx_dmamap); 42020dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 42030dbe28b3SPyun YongHyeon txd->tx_m = NULL; 42040dbe28b3SPyun YongHyeon } 42050dbe28b3SPyun YongHyeon } 42060dbe28b3SPyun YongHyeon 42070dbe28b3SPyun YongHyeon /* 42080dbe28b3SPyun YongHyeon * Mark the interface down. 42090dbe28b3SPyun YongHyeon */ 42100dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 4211ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 42120dbe28b3SPyun YongHyeon } 42130dbe28b3SPyun YongHyeon 42143a91ee71SPyun YongHyeon /* 42153a91ee71SPyun YongHyeon * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower 42163a91ee71SPyun YongHyeon * counter clears high 16 bits of the counter such that accessing 42173a91ee71SPyun YongHyeon * lower 16 bits should be the last operation. 42183a91ee71SPyun YongHyeon */ 42193a91ee71SPyun YongHyeon #define MSK_READ_MIB32(x, y) \ 42203a91ee71SPyun YongHyeon (((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) + \ 42213a91ee71SPyun YongHyeon (uint32_t)GMAC_READ_2(sc, x, y) 42223a91ee71SPyun YongHyeon #define MSK_READ_MIB64(x, y) \ 42233a91ee71SPyun YongHyeon (((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) + \ 42243a91ee71SPyun YongHyeon (uint64_t)MSK_READ_MIB32(x, y) 42253a91ee71SPyun YongHyeon 42263a91ee71SPyun YongHyeon static void 42273a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if) 42283a91ee71SPyun YongHyeon { 42293a91ee71SPyun YongHyeon struct msk_softc *sc; 42303a91ee71SPyun YongHyeon uint32_t reg; 42313a91ee71SPyun YongHyeon uint16_t gmac; 42323a91ee71SPyun YongHyeon int i; 42333a91ee71SPyun YongHyeon 42343a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 42353a91ee71SPyun YongHyeon 42363a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 42373a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 42383a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 42393a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 42403a91ee71SPyun YongHyeon /* Read all MIB Counters with Clear Mode set. */ 424140d7192bSPyun YongHyeon for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i += sizeof(uint32_t)) 42423a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, i); 42433a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 42443a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 42453a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 42463a91ee71SPyun YongHyeon } 42473a91ee71SPyun YongHyeon 42483a91ee71SPyun YongHyeon static void 42493a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if) 42503a91ee71SPyun YongHyeon { 42513a91ee71SPyun YongHyeon struct msk_softc *sc; 42523a91ee71SPyun YongHyeon struct ifnet *ifp; 42533a91ee71SPyun YongHyeon struct msk_hw_stats *stats; 42543a91ee71SPyun YongHyeon uint16_t gmac; 42553a91ee71SPyun YongHyeon uint32_t reg; 42563a91ee71SPyun YongHyeon 42573a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 42583a91ee71SPyun YongHyeon 42593a91ee71SPyun YongHyeon ifp = sc_if->msk_ifp; 42603a91ee71SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 42613a91ee71SPyun YongHyeon return; 42623a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 42633a91ee71SPyun YongHyeon stats = &sc_if->msk_stats; 42643a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 42653a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 42663a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 42673a91ee71SPyun YongHyeon 42683a91ee71SPyun YongHyeon /* Rx stats. */ 42693a91ee71SPyun YongHyeon stats->rx_ucast_frames += 42703a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK); 42713a91ee71SPyun YongHyeon stats->rx_bcast_frames += 42723a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK); 42733a91ee71SPyun YongHyeon stats->rx_pause_frames += 42743a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE); 42753a91ee71SPyun YongHyeon stats->rx_mcast_frames += 42763a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK); 42773a91ee71SPyun YongHyeon stats->rx_crc_errs += 42783a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR); 42793a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE1); 42803a91ee71SPyun YongHyeon stats->rx_good_octets += 42813a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO); 42823a91ee71SPyun YongHyeon stats->rx_bad_octets += 42833a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO); 42843a91ee71SPyun YongHyeon stats->rx_runts += 42853a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT); 42863a91ee71SPyun YongHyeon stats->rx_runt_errs += 42873a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG); 42883a91ee71SPyun YongHyeon stats->rx_pkts_64 += 42893a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B); 42903a91ee71SPyun YongHyeon stats->rx_pkts_65_127 += 42913a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B); 42923a91ee71SPyun YongHyeon stats->rx_pkts_128_255 += 42933a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B); 42943a91ee71SPyun YongHyeon stats->rx_pkts_256_511 += 42953a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B); 42963a91ee71SPyun YongHyeon stats->rx_pkts_512_1023 += 42973a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B); 42983a91ee71SPyun YongHyeon stats->rx_pkts_1024_1518 += 42993a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B); 43003a91ee71SPyun YongHyeon stats->rx_pkts_1519_max += 43013a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ); 43023a91ee71SPyun YongHyeon stats->rx_pkts_too_long += 43033a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR); 43043a91ee71SPyun YongHyeon stats->rx_pkts_jabbers += 43053a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT); 43063a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE2); 43073a91ee71SPyun YongHyeon stats->rx_fifo_oflows += 43083a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV); 43093a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE3); 43103a91ee71SPyun YongHyeon 43113a91ee71SPyun YongHyeon /* Tx stats. */ 43123a91ee71SPyun YongHyeon stats->tx_ucast_frames += 43133a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK); 43143a91ee71SPyun YongHyeon stats->tx_bcast_frames += 43153a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK); 43163a91ee71SPyun YongHyeon stats->tx_pause_frames += 43173a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE); 43183a91ee71SPyun YongHyeon stats->tx_mcast_frames += 43193a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK); 43203a91ee71SPyun YongHyeon stats->tx_octets += 43213a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO); 43223a91ee71SPyun YongHyeon stats->tx_pkts_64 += 43233a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B); 43243a91ee71SPyun YongHyeon stats->tx_pkts_65_127 += 43253a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B); 43263a91ee71SPyun YongHyeon stats->tx_pkts_128_255 += 43273a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B); 43283a91ee71SPyun YongHyeon stats->tx_pkts_256_511 += 43293a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B); 43303a91ee71SPyun YongHyeon stats->tx_pkts_512_1023 += 43313a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B); 43323a91ee71SPyun YongHyeon stats->tx_pkts_1024_1518 += 43333a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B); 43343a91ee71SPyun YongHyeon stats->tx_pkts_1519_max += 43353a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ); 43363a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SPARE1); 43373a91ee71SPyun YongHyeon stats->tx_colls += 43383a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL); 43393a91ee71SPyun YongHyeon stats->tx_late_colls += 43403a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL); 43413a91ee71SPyun YongHyeon stats->tx_excess_colls += 43423a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL); 43433a91ee71SPyun YongHyeon stats->tx_multi_colls += 43443a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL); 43453a91ee71SPyun YongHyeon stats->tx_single_colls += 43463a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL); 43473a91ee71SPyun YongHyeon stats->tx_underflows += 43483a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR); 43493a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 43503a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 43513a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 43523a91ee71SPyun YongHyeon } 43533a91ee71SPyun YongHyeon 43543a91ee71SPyun YongHyeon static int 43553a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS) 43563a91ee71SPyun YongHyeon { 43573a91ee71SPyun YongHyeon struct msk_softc *sc; 43583a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 43593a91ee71SPyun YongHyeon uint32_t result, *stat; 43603a91ee71SPyun YongHyeon int off; 43613a91ee71SPyun YongHyeon 43623a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 43633a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43643a91ee71SPyun YongHyeon off = arg2; 43653a91ee71SPyun YongHyeon stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off); 43663a91ee71SPyun YongHyeon 43673a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 43683a91ee71SPyun YongHyeon result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 43693a91ee71SPyun YongHyeon result += *stat; 43703a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 43713a91ee71SPyun YongHyeon 43723a91ee71SPyun YongHyeon return (sysctl_handle_int(oidp, &result, 0, req)); 43733a91ee71SPyun YongHyeon } 43743a91ee71SPyun YongHyeon 43753a91ee71SPyun YongHyeon static int 43763a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS) 43773a91ee71SPyun YongHyeon { 43783a91ee71SPyun YongHyeon struct msk_softc *sc; 43793a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 43803a91ee71SPyun YongHyeon uint64_t result, *stat; 43813a91ee71SPyun YongHyeon int off; 43823a91ee71SPyun YongHyeon 43833a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 43843a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43853a91ee71SPyun YongHyeon off = arg2; 43863a91ee71SPyun YongHyeon stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off); 43873a91ee71SPyun YongHyeon 43883a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 43893a91ee71SPyun YongHyeon result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 43903a91ee71SPyun YongHyeon result += *stat; 43913a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 43923a91ee71SPyun YongHyeon 4393cbc134adSMatthew D Fleming return (sysctl_handle_64(oidp, &result, 0, req)); 43943a91ee71SPyun YongHyeon } 43953a91ee71SPyun YongHyeon 43963a91ee71SPyun YongHyeon #undef MSK_READ_MIB32 43973a91ee71SPyun YongHyeon #undef MSK_READ_MIB64 43983a91ee71SPyun YongHyeon 43993a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) \ 44003a91ee71SPyun YongHyeon SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, \ 44013a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32, \ 44023a91ee71SPyun YongHyeon "IU", d) 44033a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) \ 4404cbc134adSMatthew D Fleming SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_U64 | CTLFLAG_RD, \ 44053a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64, \ 4406cbc134adSMatthew D Fleming "QU", d) 44073a91ee71SPyun YongHyeon 44083a91ee71SPyun YongHyeon static void 44093a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if) 44103a91ee71SPyun YongHyeon { 44113a91ee71SPyun YongHyeon struct sysctl_ctx_list *ctx; 44123a91ee71SPyun YongHyeon struct sysctl_oid_list *child, *schild; 44133a91ee71SPyun YongHyeon struct sysctl_oid *tree; 44143a91ee71SPyun YongHyeon 44153a91ee71SPyun YongHyeon ctx = device_get_sysctl_ctx(sc_if->msk_if_dev); 44163a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev)); 44173a91ee71SPyun YongHyeon 44183a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 44193a91ee71SPyun YongHyeon NULL, "MSK Statistics"); 44203a91ee71SPyun YongHyeon schild = child = SYSCTL_CHILDREN(tree); 44213a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD, 44223a91ee71SPyun YongHyeon NULL, "MSK RX Statistics"); 44233a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 44243a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 44253a91ee71SPyun YongHyeon child, rx_ucast_frames, "Good unicast frames"); 44263a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 44273a91ee71SPyun YongHyeon child, rx_bcast_frames, "Good broadcast frames"); 44283a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 44293a91ee71SPyun YongHyeon child, rx_pause_frames, "Pause frames"); 44303a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 44313a91ee71SPyun YongHyeon child, rx_mcast_frames, "Multicast frames"); 44323a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs", 44333a91ee71SPyun YongHyeon child, rx_crc_errs, "CRC errors"); 44343a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets", 44353a91ee71SPyun YongHyeon child, rx_good_octets, "Good octets"); 44363a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets", 44373a91ee71SPyun YongHyeon child, rx_bad_octets, "Bad octets"); 44383a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 44393a91ee71SPyun YongHyeon child, rx_pkts_64, "64 bytes frames"); 44403a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 44413a91ee71SPyun YongHyeon child, rx_pkts_65_127, "65 to 127 bytes frames"); 44423a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 44433a91ee71SPyun YongHyeon child, rx_pkts_128_255, "128 to 255 bytes frames"); 44443a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 44453a91ee71SPyun YongHyeon child, rx_pkts_256_511, "256 to 511 bytes frames"); 44463a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 44473a91ee71SPyun YongHyeon child, rx_pkts_512_1023, "512 to 1023 bytes frames"); 44483a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 44493a91ee71SPyun YongHyeon child, rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 44503a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 44513a91ee71SPyun YongHyeon child, rx_pkts_1519_max, "1519 to max frames"); 44523a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long", 44533a91ee71SPyun YongHyeon child, rx_pkts_too_long, "frames too long"); 44543a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers", 44553a91ee71SPyun YongHyeon child, rx_pkts_jabbers, "Jabber errors"); 445679dd979aSPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "overflows", 44573a91ee71SPyun YongHyeon child, rx_fifo_oflows, "FIFO overflows"); 44583a91ee71SPyun YongHyeon 44593a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD, 44603a91ee71SPyun YongHyeon NULL, "MSK TX Statistics"); 44613a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 44623a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 44633a91ee71SPyun YongHyeon child, tx_ucast_frames, "Unicast frames"); 44643a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 44653a91ee71SPyun YongHyeon child, tx_bcast_frames, "Broadcast frames"); 44663a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 44673a91ee71SPyun YongHyeon child, tx_pause_frames, "Pause frames"); 44683a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 44693a91ee71SPyun YongHyeon child, tx_mcast_frames, "Multicast frames"); 44703a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "octets", 44713a91ee71SPyun YongHyeon child, tx_octets, "Octets"); 44723a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 44733a91ee71SPyun YongHyeon child, tx_pkts_64, "64 bytes frames"); 44743a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 44753a91ee71SPyun YongHyeon child, tx_pkts_65_127, "65 to 127 bytes frames"); 44763a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 44773a91ee71SPyun YongHyeon child, tx_pkts_128_255, "128 to 255 bytes frames"); 44783a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 44793a91ee71SPyun YongHyeon child, tx_pkts_256_511, "256 to 511 bytes frames"); 44803a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 44813a91ee71SPyun YongHyeon child, tx_pkts_512_1023, "512 to 1023 bytes frames"); 44823a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 44833a91ee71SPyun YongHyeon child, tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 44843a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 44853a91ee71SPyun YongHyeon child, tx_pkts_1519_max, "1519 to max frames"); 44863a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "colls", 44873a91ee71SPyun YongHyeon child, tx_colls, "Collisions"); 44883a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls", 44893a91ee71SPyun YongHyeon child, tx_late_colls, "Late collisions"); 44903a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls", 44913a91ee71SPyun YongHyeon child, tx_excess_colls, "Excessive collisions"); 44923a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls", 44933a91ee71SPyun YongHyeon child, tx_multi_colls, "Multiple collisions"); 44943a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls", 44953a91ee71SPyun YongHyeon child, tx_single_colls, "Single collisions"); 44963a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "underflows", 44973a91ee71SPyun YongHyeon child, tx_underflows, "FIFO underflows"); 44983a91ee71SPyun YongHyeon } 44993a91ee71SPyun YongHyeon 45003a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32 45013a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64 45023a91ee71SPyun YongHyeon 45030dbe28b3SPyun YongHyeon static int 45040dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 45050dbe28b3SPyun YongHyeon { 45060dbe28b3SPyun YongHyeon int error, value; 45070dbe28b3SPyun YongHyeon 45080dbe28b3SPyun YongHyeon if (!arg1) 45090dbe28b3SPyun YongHyeon return (EINVAL); 45100dbe28b3SPyun YongHyeon value = *(int *)arg1; 45110dbe28b3SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 45120dbe28b3SPyun YongHyeon if (error || !req->newptr) 45130dbe28b3SPyun YongHyeon return (error); 45140dbe28b3SPyun YongHyeon if (value < low || value > high) 45150dbe28b3SPyun YongHyeon return (EINVAL); 45160dbe28b3SPyun YongHyeon *(int *)arg1 = value; 45170dbe28b3SPyun YongHyeon 45180dbe28b3SPyun YongHyeon return (0); 45190dbe28b3SPyun YongHyeon } 45200dbe28b3SPyun YongHyeon 45210dbe28b3SPyun YongHyeon static int 45220dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS) 45230dbe28b3SPyun YongHyeon { 45240dbe28b3SPyun YongHyeon 45250dbe28b3SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN, 45260dbe28b3SPyun YongHyeon MSK_PROC_MAX)); 45270dbe28b3SPyun YongHyeon } 4528