10dbe28b3SPyun YongHyeon /****************************************************************************** 20dbe28b3SPyun YongHyeon * 30dbe28b3SPyun YongHyeon * Name : sky2.c 40dbe28b3SPyun YongHyeon * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x 50dbe28b3SPyun YongHyeon * Version: $Revision: 1.23 $ 60dbe28b3SPyun YongHyeon * Date : $Date: 2005/12/22 09:04:11 $ 70dbe28b3SPyun YongHyeon * Purpose: Main driver source file 80dbe28b3SPyun YongHyeon * 90dbe28b3SPyun YongHyeon *****************************************************************************/ 100dbe28b3SPyun YongHyeon 110dbe28b3SPyun YongHyeon /****************************************************************************** 120dbe28b3SPyun YongHyeon * 130dbe28b3SPyun YongHyeon * LICENSE: 140dbe28b3SPyun YongHyeon * Copyright (C) Marvell International Ltd. and/or its affiliates 150dbe28b3SPyun YongHyeon * 160dbe28b3SPyun YongHyeon * The computer program files contained in this folder ("Files") 170dbe28b3SPyun YongHyeon * are provided to you under the BSD-type license terms provided 180dbe28b3SPyun YongHyeon * below, and any use of such Files and any derivative works 190dbe28b3SPyun YongHyeon * thereof created by you shall be governed by the following terms 200dbe28b3SPyun YongHyeon * and conditions: 210dbe28b3SPyun YongHyeon * 220dbe28b3SPyun YongHyeon * - Redistributions of source code must retain the above copyright 230dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 240dbe28b3SPyun YongHyeon * - Redistributions in binary form must reproduce the above 250dbe28b3SPyun YongHyeon * copyright notice, this list of conditions and the following 260dbe28b3SPyun YongHyeon * disclaimer in the documentation and/or other materials provided 270dbe28b3SPyun YongHyeon * with the distribution. 280dbe28b3SPyun YongHyeon * - Neither the name of Marvell nor the names of its contributors 290dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this 300dbe28b3SPyun YongHyeon * software without specific prior written permission. 310dbe28b3SPyun YongHyeon * 320dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 330dbe28b3SPyun YongHyeon * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 340dbe28b3SPyun YongHyeon * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 350dbe28b3SPyun YongHyeon * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 360dbe28b3SPyun YongHyeon * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 370dbe28b3SPyun YongHyeon * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 380dbe28b3SPyun YongHyeon * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 390dbe28b3SPyun YongHyeon * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 400dbe28b3SPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 410dbe28b3SPyun YongHyeon * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 420dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED 430dbe28b3SPyun YongHyeon * OF THE POSSIBILITY OF SUCH DAMAGE. 440dbe28b3SPyun YongHyeon * /LICENSE 450dbe28b3SPyun YongHyeon * 460dbe28b3SPyun YongHyeon *****************************************************************************/ 470dbe28b3SPyun YongHyeon 480dbe28b3SPyun YongHyeon /*- 490dbe28b3SPyun YongHyeon * Copyright (c) 1997, 1998, 1999, 2000 500dbe28b3SPyun YongHyeon * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 510dbe28b3SPyun YongHyeon * 520dbe28b3SPyun YongHyeon * Redistribution and use in source and binary forms, with or without 530dbe28b3SPyun YongHyeon * modification, are permitted provided that the following conditions 540dbe28b3SPyun YongHyeon * are met: 550dbe28b3SPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 560dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 570dbe28b3SPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 580dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 590dbe28b3SPyun YongHyeon * documentation and/or other materials provided with the distribution. 600dbe28b3SPyun YongHyeon * 3. All advertising materials mentioning features or use of this software 610dbe28b3SPyun YongHyeon * must display the following acknowledgement: 620dbe28b3SPyun YongHyeon * This product includes software developed by Bill Paul. 630dbe28b3SPyun YongHyeon * 4. Neither the name of the author nor the names of any co-contributors 640dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this software 650dbe28b3SPyun YongHyeon * without specific prior written permission. 660dbe28b3SPyun YongHyeon * 670dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 680dbe28b3SPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 690dbe28b3SPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 700dbe28b3SPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 710dbe28b3SPyun YongHyeon * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 720dbe28b3SPyun YongHyeon * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 730dbe28b3SPyun YongHyeon * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 740dbe28b3SPyun YongHyeon * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 750dbe28b3SPyun YongHyeon * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 760dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 770dbe28b3SPyun YongHyeon * THE POSSIBILITY OF SUCH DAMAGE. 780dbe28b3SPyun YongHyeon */ 790dbe28b3SPyun YongHyeon /*- 800dbe28b3SPyun YongHyeon * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu> 810dbe28b3SPyun YongHyeon * 820dbe28b3SPyun YongHyeon * Permission to use, copy, modify, and distribute this software for any 830dbe28b3SPyun YongHyeon * purpose with or without fee is hereby granted, provided that the above 840dbe28b3SPyun YongHyeon * copyright notice and this permission notice appear in all copies. 850dbe28b3SPyun YongHyeon * 860dbe28b3SPyun YongHyeon * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 870dbe28b3SPyun YongHyeon * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 880dbe28b3SPyun YongHyeon * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 890dbe28b3SPyun YongHyeon * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 900dbe28b3SPyun YongHyeon * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 910dbe28b3SPyun YongHyeon * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 920dbe28b3SPyun YongHyeon * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 930dbe28b3SPyun YongHyeon */ 940dbe28b3SPyun YongHyeon 950dbe28b3SPyun YongHyeon /* 960dbe28b3SPyun YongHyeon * Device driver for the Marvell Yukon II Ethernet controller. 970dbe28b3SPyun YongHyeon * Due to lack of documentation, this driver is based on the code from 980dbe28b3SPyun YongHyeon * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x. 990dbe28b3SPyun YongHyeon */ 1000dbe28b3SPyun YongHyeon 1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h> 1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$"); 1030dbe28b3SPyun YongHyeon 1040dbe28b3SPyun YongHyeon #include <sys/param.h> 1050dbe28b3SPyun YongHyeon #include <sys/systm.h> 1060dbe28b3SPyun YongHyeon #include <sys/bus.h> 1070dbe28b3SPyun YongHyeon #include <sys/endian.h> 1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h> 1090dbe28b3SPyun YongHyeon #include <sys/malloc.h> 1100dbe28b3SPyun YongHyeon #include <sys/kernel.h> 1110dbe28b3SPyun YongHyeon #include <sys/module.h> 1120dbe28b3SPyun YongHyeon #include <sys/socket.h> 1130dbe28b3SPyun YongHyeon #include <sys/sockio.h> 1140dbe28b3SPyun YongHyeon #include <sys/queue.h> 1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h> 1160dbe28b3SPyun YongHyeon #include <sys/taskqueue.h> 1170dbe28b3SPyun YongHyeon 1180dbe28b3SPyun YongHyeon #include <net/bpf.h> 1190dbe28b3SPyun YongHyeon #include <net/ethernet.h> 1200dbe28b3SPyun YongHyeon #include <net/if.h> 12167784314SPoul-Henning Kamp #include <net/if_arp.h> 1220dbe28b3SPyun YongHyeon #include <net/if_dl.h> 1230dbe28b3SPyun YongHyeon #include <net/if_media.h> 1240dbe28b3SPyun YongHyeon #include <net/if_types.h> 1250dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h> 1260dbe28b3SPyun YongHyeon 1270dbe28b3SPyun YongHyeon #include <netinet/in.h> 12867784314SPoul-Henning Kamp #include <netinet/in_systm.h> 1290dbe28b3SPyun YongHyeon #include <netinet/ip.h> 1300dbe28b3SPyun YongHyeon #include <netinet/tcp.h> 13167784314SPoul-Henning Kamp #include <netinet/udp.h> 1320dbe28b3SPyun YongHyeon 1330dbe28b3SPyun YongHyeon #include <machine/bus.h> 134b5898b80SPyun YongHyeon #include <machine/in_cksum.h> 1350dbe28b3SPyun YongHyeon #include <machine/resource.h> 1360dbe28b3SPyun YongHyeon #include <sys/rman.h> 1370dbe28b3SPyun YongHyeon 13867784314SPoul-Henning Kamp #include <dev/mii/mii.h> 1390dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h> 1400dbe28b3SPyun YongHyeon 1410dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h> 1420dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h> 1430dbe28b3SPyun YongHyeon 1440dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h> 1450dbe28b3SPyun YongHyeon 1460dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1); 1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1); 1480dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1); 1490dbe28b3SPyun YongHyeon 1500dbe28b3SPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 1510dbe28b3SPyun YongHyeon #include "miibus_if.h" 1520dbe28b3SPyun YongHyeon 1530dbe28b3SPyun YongHyeon /* Tunables. */ 1540dbe28b3SPyun YongHyeon static int msi_disable = 0; 1550dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable); 15653dcfbd1SPyun YongHyeon static int legacy_intr = 0; 15753dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr); 15885b340cbSPyun YongHyeon static int jumbo_disable = 0; 15985b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable); 1600dbe28b3SPyun YongHyeon 1610dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 1620dbe28b3SPyun YongHyeon 1630dbe28b3SPyun YongHyeon /* 1640dbe28b3SPyun YongHyeon * Devices supported by this driver. 1650dbe28b3SPyun YongHyeon */ 1660dbe28b3SPyun YongHyeon static struct msk_product { 1670dbe28b3SPyun YongHyeon uint16_t msk_vendorid; 1680dbe28b3SPyun YongHyeon uint16_t msk_deviceid; 1690dbe28b3SPyun YongHyeon const char *msk_name; 1700dbe28b3SPyun YongHyeon } msk_products[] = { 1710dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2, 1720dbe28b3SPyun YongHyeon "SK-9Sxx Gigabit Ethernet" }, 1730dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2_EXPR, 1740dbe28b3SPyun YongHyeon "SK-9Exx Gigabit Ethernet"}, 1750dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021CU, 1760dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021CU Gigabit Ethernet" }, 1770dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021X, 1780dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" }, 1790dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022CU, 1800dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022CU Gigabit Ethernet" }, 1810dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022X, 1820dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" }, 1830dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061CU, 1840dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061CU Gigabit Ethernet" }, 1850dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061X, 1860dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" }, 1870dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062CU, 1880dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062CU Gigabit Ethernet" }, 1890dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062X, 1900dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" }, 1910dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8035, 192f972d4c6SPyun YongHyeon "Marvell Yukon 88E8035 Fast Ethernet" }, 1930dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8036, 194f972d4c6SPyun YongHyeon "Marvell Yukon 88E8036 Fast Ethernet" }, 1950dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8038, 196f972d4c6SPyun YongHyeon "Marvell Yukon 88E8038 Fast Ethernet" }, 19728d34c0eSRemko Lodder { VENDORID_MARVELL, DEVICEID_MRVL_8039, 198f972d4c6SPyun YongHyeon "Marvell Yukon 88E8039 Fast Ethernet" }, 19912909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040, 20012909985SPyun YongHyeon "Marvell Yukon 88E8040 Fast Ethernet" }, 20112909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040T, 20212909985SPyun YongHyeon "Marvell Yukon 88E8040T Fast Ethernet" }, 2030e0ed74fSUlf Lilleengen { VENDORID_MARVELL, DEVICEID_MRVL_8042, 2040e0ed74fSUlf Lilleengen "Marvell Yukon 88E8042 Fast Ethernet" }, 20512909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8048, 20612909985SPyun YongHyeon "Marvell Yukon 88E8048 Fast Ethernet" }, 2070dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4361, 2080dbe28b3SPyun YongHyeon "Marvell Yukon 88E8050 Gigabit Ethernet" }, 2090dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4360, 2100dbe28b3SPyun YongHyeon "Marvell Yukon 88E8052 Gigabit Ethernet" }, 2110dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4362, 2120dbe28b3SPyun YongHyeon "Marvell Yukon 88E8053 Gigabit Ethernet" }, 2130dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4363, 2140dbe28b3SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 2150dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4364, 2160dbe28b3SPyun YongHyeon "Marvell Yukon 88E8056 Gigabit Ethernet" }, 217a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4365, 218a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8070 Gigabit Ethernet" }, 21975ef16dfSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436A, 22075ef16dfSPyun YongHyeon "Marvell Yukon 88E8058 Gigabit Ethernet" }, 221a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436B, 222a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8071 Gigabit Ethernet" }, 223a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436C, 224a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8072 Gigabit Ethernet" }, 22576202a16SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4380, 22676202a16SPyun YongHyeon "Marvell Yukon 88E8057 Gigabit Ethernet" }, 2270dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE550SX, 2280dbe28b3SPyun YongHyeon "D-Link 550SX Gigabit Ethernet" }, 22960d3251aSPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560SX, 23060d3251aSPyun YongHyeon "D-Link 560SX Gigabit Ethernet" }, 2310dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560T, 2320dbe28b3SPyun YongHyeon "D-Link 560T Gigabit Ethernet" } 2330dbe28b3SPyun YongHyeon }; 2340dbe28b3SPyun YongHyeon 2350dbe28b3SPyun YongHyeon static const char *model_name[] = { 2360dbe28b3SPyun YongHyeon "Yukon XL", 2370dbe28b3SPyun YongHyeon "Yukon EC Ultra", 238daf29227SPyun YongHyeon "Yukon EX", 2390dbe28b3SPyun YongHyeon "Yukon EC", 24061708f4cSPyun YongHyeon "Yukon FE", 24176202a16SPyun YongHyeon "Yukon FE+", 24276202a16SPyun YongHyeon "Yukon Supreme", 24376202a16SPyun YongHyeon "Yukon Ultra 2" 2440dbe28b3SPyun YongHyeon }; 2450dbe28b3SPyun YongHyeon 2460dbe28b3SPyun YongHyeon static int mskc_probe(device_t); 2470dbe28b3SPyun YongHyeon static int mskc_attach(device_t); 2480dbe28b3SPyun YongHyeon static int mskc_detach(device_t); 2496a087a87SPyun YongHyeon static int mskc_shutdown(device_t); 2500dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *); 2510dbe28b3SPyun YongHyeon static int mskc_suspend(device_t); 2520dbe28b3SPyun YongHyeon static int mskc_resume(device_t); 2530dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *); 2540dbe28b3SPyun YongHyeon 2550dbe28b3SPyun YongHyeon static int msk_probe(device_t); 2560dbe28b3SPyun YongHyeon static int msk_attach(device_t); 2570dbe28b3SPyun YongHyeon static int msk_detach(device_t); 2580dbe28b3SPyun YongHyeon 2590dbe28b3SPyun YongHyeon static void msk_tick(void *); 26053dcfbd1SPyun YongHyeon static void msk_legacy_intr(void *); 261ef544f63SPaolo Pisati static int msk_intr(void *); 2620dbe28b3SPyun YongHyeon static void msk_int_task(void *, int); 2630dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *); 2640dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *); 2650dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *); 2660dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *); 2670dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t); 2680dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *); 26983c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 27083c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *); 27183c04c93SPyun YongHyeon #endif 272efb74172SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 273efb74172SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 2740dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int); 2750dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **); 2760dbe28b3SPyun YongHyeon static void msk_tx_task(void *, int); 2770dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *); 2780dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t); 2790dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t); 2800dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *); 281efb74172SPyun YongHyeon static void msk_set_tx_stfwd(struct msk_if_softc *); 2820dbe28b3SPyun YongHyeon static void msk_init(void *); 2830dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *); 2840dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *); 2852271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *); 2860dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *); 2870dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *); 2880dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int); 2890dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int); 2900dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *); 2910dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *); 2920dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *); 29385b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *); 2940dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *); 29585b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *); 2960dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *); 2970dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *); 2980dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *); 2990dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int); 3000dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int); 3010dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int); 3020dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int); 3030dbe28b3SPyun YongHyeon 3040dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int); 3050dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int); 3060dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int); 3070dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int); 3080dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t); 3090dbe28b3SPyun YongHyeon 3106d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *); 3110dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *); 3120dbe28b3SPyun YongHyeon 3133a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *); 3143a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *); 3153a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS); 3163a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS); 3173a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *); 3180dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 3190dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS); 3200dbe28b3SPyun YongHyeon 3210dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = { 3220dbe28b3SPyun YongHyeon /* Device interface */ 3230dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, mskc_probe), 3240dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, mskc_attach), 3250dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, mskc_detach), 3260dbe28b3SPyun YongHyeon DEVMETHOD(device_suspend, mskc_suspend), 3270dbe28b3SPyun YongHyeon DEVMETHOD(device_resume, mskc_resume), 3280dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, mskc_shutdown), 3290dbe28b3SPyun YongHyeon 3300dbe28b3SPyun YongHyeon /* bus interface */ 3310dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3320dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3330dbe28b3SPyun YongHyeon 3340dbe28b3SPyun YongHyeon { NULL, NULL } 3350dbe28b3SPyun YongHyeon }; 3360dbe28b3SPyun YongHyeon 3370dbe28b3SPyun YongHyeon static driver_t mskc_driver = { 3380dbe28b3SPyun YongHyeon "mskc", 3390dbe28b3SPyun YongHyeon mskc_methods, 3400dbe28b3SPyun YongHyeon sizeof(struct msk_softc) 3410dbe28b3SPyun YongHyeon }; 3420dbe28b3SPyun YongHyeon 3430dbe28b3SPyun YongHyeon static devclass_t mskc_devclass; 3440dbe28b3SPyun YongHyeon 3450dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = { 3460dbe28b3SPyun YongHyeon /* Device interface */ 3470dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, msk_probe), 3480dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, msk_attach), 3490dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, msk_detach), 3500dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, bus_generic_shutdown), 3510dbe28b3SPyun YongHyeon 3520dbe28b3SPyun YongHyeon /* bus interface */ 3530dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3540dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3550dbe28b3SPyun YongHyeon 3560dbe28b3SPyun YongHyeon /* MII interface */ 3570dbe28b3SPyun YongHyeon DEVMETHOD(miibus_readreg, msk_miibus_readreg), 3580dbe28b3SPyun YongHyeon DEVMETHOD(miibus_writereg, msk_miibus_writereg), 3590dbe28b3SPyun YongHyeon DEVMETHOD(miibus_statchg, msk_miibus_statchg), 3600dbe28b3SPyun YongHyeon 3610dbe28b3SPyun YongHyeon { NULL, NULL } 3620dbe28b3SPyun YongHyeon }; 3630dbe28b3SPyun YongHyeon 3640dbe28b3SPyun YongHyeon static driver_t msk_driver = { 3650dbe28b3SPyun YongHyeon "msk", 3660dbe28b3SPyun YongHyeon msk_methods, 3670dbe28b3SPyun YongHyeon sizeof(struct msk_if_softc) 3680dbe28b3SPyun YongHyeon }; 3690dbe28b3SPyun YongHyeon 3700dbe28b3SPyun YongHyeon static devclass_t msk_devclass; 3710dbe28b3SPyun YongHyeon 3720dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0); 3730dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0); 3740dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0); 3750dbe28b3SPyun YongHyeon 3760dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = { 3770dbe28b3SPyun YongHyeon { SYS_RES_IOPORT, PCIR_BAR(1), RF_ACTIVE }, 3780dbe28b3SPyun YongHyeon { -1, 0, 0 } 3790dbe28b3SPyun YongHyeon }; 3800dbe28b3SPyun YongHyeon 3810dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = { 3820dbe28b3SPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 383298946a9SPyun YongHyeon { -1, 0, 0 } 384298946a9SPyun YongHyeon }; 385298946a9SPyun YongHyeon 386298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = { 3870dbe28b3SPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 3880dbe28b3SPyun YongHyeon { -1, 0, 0 } 3890dbe28b3SPyun YongHyeon }; 3900dbe28b3SPyun YongHyeon 391298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = { 392298946a9SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 3938463d7a0SPyun YongHyeon { -1, 0, 0 } 3948463d7a0SPyun YongHyeon }; 3958463d7a0SPyun YongHyeon 3968463d7a0SPyun YongHyeon static struct resource_spec msk_irq_spec_msi2[] = { 3978463d7a0SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 398298946a9SPyun YongHyeon { SYS_RES_IRQ, 2, RF_ACTIVE }, 399298946a9SPyun YongHyeon { -1, 0, 0 } 400298946a9SPyun YongHyeon }; 401298946a9SPyun YongHyeon 4020dbe28b3SPyun YongHyeon static int 4030dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg) 4040dbe28b3SPyun YongHyeon { 4050dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4060dbe28b3SPyun YongHyeon 407431e606dSPyun YongHyeon if (phy != PHY_ADDR_MARV) 408431e606dSPyun YongHyeon return (0); 409431e606dSPyun YongHyeon 4100dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4110dbe28b3SPyun YongHyeon 4120dbe28b3SPyun YongHyeon return (msk_phy_readreg(sc_if, phy, reg)); 4130dbe28b3SPyun YongHyeon } 4140dbe28b3SPyun YongHyeon 4150dbe28b3SPyun YongHyeon static int 4160dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg) 4170dbe28b3SPyun YongHyeon { 4180dbe28b3SPyun YongHyeon struct msk_softc *sc; 4190dbe28b3SPyun YongHyeon int i, val; 4200dbe28b3SPyun YongHyeon 4210dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4220dbe28b3SPyun YongHyeon 4230dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4240dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); 4250dbe28b3SPyun YongHyeon 4260dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4270dbe28b3SPyun YongHyeon DELAY(1); 4280dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL); 4290dbe28b3SPyun YongHyeon if ((val & GM_SMI_CT_RD_VAL) != 0) { 4300dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA); 4310dbe28b3SPyun YongHyeon break; 4320dbe28b3SPyun YongHyeon } 4330dbe28b3SPyun YongHyeon } 4340dbe28b3SPyun YongHyeon 4350dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) { 4360dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy failed to come ready\n"); 4370dbe28b3SPyun YongHyeon val = 0; 4380dbe28b3SPyun YongHyeon } 4390dbe28b3SPyun YongHyeon 4400dbe28b3SPyun YongHyeon return (val); 4410dbe28b3SPyun YongHyeon } 4420dbe28b3SPyun YongHyeon 4430dbe28b3SPyun YongHyeon static int 4440dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val) 4450dbe28b3SPyun YongHyeon { 4460dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4470dbe28b3SPyun YongHyeon 448431e606dSPyun YongHyeon if (phy != PHY_ADDR_MARV) 449431e606dSPyun YongHyeon return (0); 450431e606dSPyun YongHyeon 4510dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4520dbe28b3SPyun YongHyeon 4530dbe28b3SPyun YongHyeon return (msk_phy_writereg(sc_if, phy, reg, val)); 4540dbe28b3SPyun YongHyeon } 4550dbe28b3SPyun YongHyeon 4560dbe28b3SPyun YongHyeon static int 4570dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val) 4580dbe28b3SPyun YongHyeon { 4590dbe28b3SPyun YongHyeon struct msk_softc *sc; 4600dbe28b3SPyun YongHyeon int i; 4610dbe28b3SPyun YongHyeon 4620dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4630dbe28b3SPyun YongHyeon 4640dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val); 4650dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4660dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg)); 4670dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4680dbe28b3SPyun YongHyeon DELAY(1); 4690dbe28b3SPyun YongHyeon if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) & 4700dbe28b3SPyun YongHyeon GM_SMI_CT_BUSY) == 0) 4710dbe28b3SPyun YongHyeon break; 4720dbe28b3SPyun YongHyeon } 4730dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 4740dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy write timeout\n"); 4750dbe28b3SPyun YongHyeon 4760dbe28b3SPyun YongHyeon return (0); 4770dbe28b3SPyun YongHyeon } 4780dbe28b3SPyun YongHyeon 4790dbe28b3SPyun YongHyeon static void 4800dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev) 4810dbe28b3SPyun YongHyeon { 4820dbe28b3SPyun YongHyeon struct msk_softc *sc; 4830dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4840dbe28b3SPyun YongHyeon struct mii_data *mii; 4850dbe28b3SPyun YongHyeon struct ifnet *ifp; 486bf59599fSPyun YongHyeon uint32_t gmac; 4870dbe28b3SPyun YongHyeon 48819585f45SPyun YongHyeon sc_if = device_get_softc(dev); 4890dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4900dbe28b3SPyun YongHyeon 4914b76fe63SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 4920dbe28b3SPyun YongHyeon 4930dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 4940dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 49519585f45SPyun YongHyeon if (mii == NULL || ifp == NULL || 49619585f45SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 4970dbe28b3SPyun YongHyeon return; 4980dbe28b3SPyun YongHyeon 499ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 5006c4d62e1SPyun YongHyeon if ((mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) == 5016c4d62e1SPyun YongHyeon (IFM_AVALID | IFM_ACTIVE)) { 5026c4d62e1SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5036c4d62e1SPyun YongHyeon case IFM_10_T: 5046c4d62e1SPyun YongHyeon case IFM_100_TX: 5056c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5066c4d62e1SPyun YongHyeon break; 5076c4d62e1SPyun YongHyeon case IFM_1000_T: 5086c4d62e1SPyun YongHyeon case IFM_1000_SX: 5096c4d62e1SPyun YongHyeon case IFM_1000_LX: 5106c4d62e1SPyun YongHyeon case IFM_1000_CX: 5116c4d62e1SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_FASTETHER) == 0) 5126c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5136c4d62e1SPyun YongHyeon break; 5146c4d62e1SPyun YongHyeon default: 5156c4d62e1SPyun YongHyeon break; 5166c4d62e1SPyun YongHyeon } 5176c4d62e1SPyun YongHyeon } 5180dbe28b3SPyun YongHyeon 519ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) { 5200dbe28b3SPyun YongHyeon /* Enable Tx FIFO Underrun. */ 5210dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 5220dbe28b3SPyun YongHyeon GM_IS_TX_FF_UR | GM_IS_RX_FF_OR); 523bf59599fSPyun YongHyeon /* 524bf59599fSPyun YongHyeon * Because mii(4) notify msk(4) that it detected link status 525bf59599fSPyun YongHyeon * change, there is no need to enable automatic 526bf59599fSPyun YongHyeon * speed/flow-control/duplex updates. 527bf59599fSPyun YongHyeon */ 528bf59599fSPyun YongHyeon gmac = GM_GPCR_AU_ALL_DIS; 5290dbe28b3SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5300dbe28b3SPyun YongHyeon case IFM_1000_SX: 5310dbe28b3SPyun YongHyeon case IFM_1000_T: 5320dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_1000; 5330dbe28b3SPyun YongHyeon break; 5340dbe28b3SPyun YongHyeon case IFM_100_TX: 5350dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_100; 5360dbe28b3SPyun YongHyeon break; 5370dbe28b3SPyun YongHyeon case IFM_10_T: 5380dbe28b3SPyun YongHyeon break; 5390dbe28b3SPyun YongHyeon } 5400dbe28b3SPyun YongHyeon 5410dbe28b3SPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FDX) != 0) 5420dbe28b3SPyun YongHyeon gmac |= GM_GPCR_DUP_FULL; 543bf59599fSPyun YongHyeon /* Disable Rx flow control. */ 544bf59599fSPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG0) == 0) 545bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS; 546bf59599fSPyun YongHyeon /* Disable Tx flow control. */ 547bf59599fSPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG1) == 0) 548bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_TX_DIS; 5490dbe28b3SPyun YongHyeon gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; 5500dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5510dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5520dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5530dbe28b3SPyun YongHyeon 5540dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_ON; 5550dbe28b3SPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & 5560dbe28b3SPyun YongHyeon (IFM_FLAG0 | IFM_FLAG1)) == 0) 5570dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_OFF; 5580dbe28b3SPyun YongHyeon /* Diable pause for 10/100 Mbps in half-duplex mode. */ 5590dbe28b3SPyun YongHyeon if ((((mii->mii_media_active & IFM_GMASK) & IFM_FDX) == 0) && 5600dbe28b3SPyun YongHyeon (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX || 5610dbe28b3SPyun YongHyeon IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T)) 5620dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_OFF; 5630dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac); 5640dbe28b3SPyun YongHyeon 5650dbe28b3SPyun YongHyeon /* Enable PHY interrupt for FIFO underrun/overflow. */ 5660dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, 5670dbe28b3SPyun YongHyeon PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR); 5680dbe28b3SPyun YongHyeon } else { 5690dbe28b3SPyun YongHyeon /* 5700dbe28b3SPyun YongHyeon * Link state changed to down. 5710dbe28b3SPyun YongHyeon * Disable PHY interrupts. 5720dbe28b3SPyun YongHyeon */ 573431e606dSPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 5740dbe28b3SPyun YongHyeon /* Disable Rx/Tx MAC. */ 575bf59599fSPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5766c4d62e1SPyun YongHyeon if ((GM_GPCR_RX_ENA | GM_GPCR_TX_ENA) != 0) { 5770dbe28b3SPyun YongHyeon gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 5780dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5790dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5800dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5810dbe28b3SPyun YongHyeon } 5820dbe28b3SPyun YongHyeon } 5836c4d62e1SPyun YongHyeon } 5840dbe28b3SPyun YongHyeon 5850dbe28b3SPyun YongHyeon static void 5866d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if) 5870dbe28b3SPyun YongHyeon { 5880dbe28b3SPyun YongHyeon struct msk_softc *sc; 5890dbe28b3SPyun YongHyeon struct ifnet *ifp; 5900dbe28b3SPyun YongHyeon struct ifmultiaddr *ifma; 5910dbe28b3SPyun YongHyeon uint32_t mchash[2]; 5920dbe28b3SPyun YongHyeon uint32_t crc; 5930dbe28b3SPyun YongHyeon uint16_t mode; 5940dbe28b3SPyun YongHyeon 5950dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 5960dbe28b3SPyun YongHyeon 5970dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 5980dbe28b3SPyun YongHyeon 5990dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 6000dbe28b3SPyun YongHyeon 6010dbe28b3SPyun YongHyeon bzero(mchash, sizeof(mchash)); 6020dbe28b3SPyun YongHyeon mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL); 6030dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 6040dbe28b3SPyun YongHyeon mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); 6050dbe28b3SPyun YongHyeon else if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 6066d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA; 6070dbe28b3SPyun YongHyeon mchash[0] = 0xffff; 6080dbe28b3SPyun YongHyeon mchash[1] = 0xffff; 6090dbe28b3SPyun YongHyeon } else { 6106d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA; 611eb956cd0SRobert Watson if_maddr_rlock(ifp); 6120dbe28b3SPyun YongHyeon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 6130dbe28b3SPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 6140dbe28b3SPyun YongHyeon continue; 6150dbe28b3SPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6160dbe28b3SPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 6170dbe28b3SPyun YongHyeon /* Just want the 6 least significant bits. */ 6180dbe28b3SPyun YongHyeon crc &= 0x3f; 6190dbe28b3SPyun YongHyeon /* Set the corresponding bit in the hash table. */ 6200dbe28b3SPyun YongHyeon mchash[crc >> 5] |= 1 << (crc & 0x1f); 6210dbe28b3SPyun YongHyeon } 622eb956cd0SRobert Watson if_maddr_runlock(ifp); 6236d6588a1SPyun YongHyeon if (mchash[0] != 0 || mchash[1] != 0) 6240dbe28b3SPyun YongHyeon mode |= GM_RXCR_MCF_ENA; 6250dbe28b3SPyun YongHyeon } 6260dbe28b3SPyun YongHyeon 6270dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1, 6280dbe28b3SPyun YongHyeon mchash[0] & 0xffff); 6290dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2, 6300dbe28b3SPyun YongHyeon (mchash[0] >> 16) & 0xffff); 6310dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3, 6320dbe28b3SPyun YongHyeon mchash[1] & 0xffff); 6330dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4, 6340dbe28b3SPyun YongHyeon (mchash[1] >> 16) & 0xffff); 6350dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode); 6360dbe28b3SPyun YongHyeon } 6370dbe28b3SPyun YongHyeon 6380dbe28b3SPyun YongHyeon static void 6390dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp) 6400dbe28b3SPyun YongHyeon { 6410dbe28b3SPyun YongHyeon struct msk_softc *sc; 6420dbe28b3SPyun YongHyeon 6430dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 6440dbe28b3SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 6450dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6460dbe28b3SPyun YongHyeon RX_VLAN_STRIP_ON); 6470dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6480dbe28b3SPyun YongHyeon TX_VLAN_TAG_ON); 6490dbe28b3SPyun YongHyeon } else { 6500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6510dbe28b3SPyun YongHyeon RX_VLAN_STRIP_OFF); 6520dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6530dbe28b3SPyun YongHyeon TX_VLAN_TAG_OFF); 6540dbe28b3SPyun YongHyeon } 6550dbe28b3SPyun YongHyeon } 6560dbe28b3SPyun YongHyeon 6570dbe28b3SPyun YongHyeon static int 6580dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if) 6590dbe28b3SPyun YongHyeon { 6600dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 6610dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 6620dbe28b3SPyun YongHyeon int i, prod; 6630dbe28b3SPyun YongHyeon 6640dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 6650dbe28b3SPyun YongHyeon 6660dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 6670dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 6680dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 6690dbe28b3SPyun YongHyeon 6700dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 6710dbe28b3SPyun YongHyeon bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT); 6720dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_rx_prod; 6730dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 6740dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 6750dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 6760dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 6770dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, prod) != 0) 6780dbe28b3SPyun YongHyeon return (ENOBUFS); 6790dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 6800dbe28b3SPyun YongHyeon } 6810dbe28b3SPyun YongHyeon 6820dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 6830dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 6840dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 6850dbe28b3SPyun YongHyeon 6860dbe28b3SPyun YongHyeon /* Update prefetch unit. */ 6870dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = MSK_RX_RING_CNT - 1; 6880dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 6890dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 6900dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 6910dbe28b3SPyun YongHyeon 6920dbe28b3SPyun YongHyeon return (0); 6930dbe28b3SPyun YongHyeon } 6940dbe28b3SPyun YongHyeon 6950dbe28b3SPyun YongHyeon static int 6960dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if) 6970dbe28b3SPyun YongHyeon { 6980dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 6990dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7000dbe28b3SPyun YongHyeon int i, prod; 7010dbe28b3SPyun YongHyeon 7020dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 7030dbe28b3SPyun YongHyeon 7040dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 7050dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 7060dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 7070dbe28b3SPyun YongHyeon 7080dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7090dbe28b3SPyun YongHyeon bzero(rd->msk_jumbo_rx_ring, 7100dbe28b3SPyun YongHyeon sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT); 7110dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_rx_prod; 7120dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 7130dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 7140dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 7150dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 7160dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, prod) != 0) 7170dbe28b3SPyun YongHyeon return (ENOBUFS); 7180dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 7190dbe28b3SPyun YongHyeon } 7200dbe28b3SPyun YongHyeon 7210dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 7220dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 7230dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7240dbe28b3SPyun YongHyeon 7250dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = MSK_JUMBO_RX_RING_CNT - 1; 7260dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 7270dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 7280dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 7290dbe28b3SPyun YongHyeon 7300dbe28b3SPyun YongHyeon return (0); 7310dbe28b3SPyun YongHyeon } 7320dbe28b3SPyun YongHyeon 7330dbe28b3SPyun YongHyeon static void 7340dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if) 7350dbe28b3SPyun YongHyeon { 7360dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 7370dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 7380dbe28b3SPyun YongHyeon int i; 7390dbe28b3SPyun YongHyeon 7400dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = 0; 7410dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = 0; 7420dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = 0; 7430dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt = 0; 7440dbe28b3SPyun YongHyeon 7450dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7460dbe28b3SPyun YongHyeon bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT); 7470dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 7480dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 7490dbe28b3SPyun YongHyeon txd->tx_m = NULL; 7500dbe28b3SPyun YongHyeon txd->tx_le = &rd->msk_tx_ring[i]; 7510dbe28b3SPyun YongHyeon } 7520dbe28b3SPyun YongHyeon 7530dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 7540dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 7550dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7560dbe28b3SPyun YongHyeon } 7570dbe28b3SPyun YongHyeon 7580dbe28b3SPyun YongHyeon static __inline void 7590dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx) 7600dbe28b3SPyun YongHyeon { 7610dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7620dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7630dbe28b3SPyun YongHyeon struct mbuf *m; 7640dbe28b3SPyun YongHyeon 7650dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 7660dbe28b3SPyun YongHyeon m = rxd->rx_m; 7670dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 7680dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 7690dbe28b3SPyun YongHyeon } 7700dbe28b3SPyun YongHyeon 7710dbe28b3SPyun YongHyeon static __inline void 7720dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int idx) 7730dbe28b3SPyun YongHyeon { 7740dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7750dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7760dbe28b3SPyun YongHyeon struct mbuf *m; 7770dbe28b3SPyun YongHyeon 7780dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 7790dbe28b3SPyun YongHyeon m = rxd->rx_m; 7800dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 7810dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 7820dbe28b3SPyun YongHyeon } 7830dbe28b3SPyun YongHyeon 7840dbe28b3SPyun YongHyeon static int 7850dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx) 7860dbe28b3SPyun YongHyeon { 7870dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7880dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7890dbe28b3SPyun YongHyeon struct mbuf *m; 7900dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 7910dbe28b3SPyun YongHyeon bus_dmamap_t map; 7920dbe28b3SPyun YongHyeon int nsegs; 7930dbe28b3SPyun YongHyeon 7940dbe28b3SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 7950dbe28b3SPyun YongHyeon if (m == NULL) 7960dbe28b3SPyun YongHyeon return (ENOBUFS); 7970dbe28b3SPyun YongHyeon 7980dbe28b3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 79983c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 8000dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 80183c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 80283c04c93SPyun YongHyeon else 80383c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 80483c04c93SPyun YongHyeon #endif 8050dbe28b3SPyun YongHyeon 8060dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag, 8070dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs, 8080dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 8090dbe28b3SPyun YongHyeon m_freem(m); 8100dbe28b3SPyun YongHyeon return (ENOBUFS); 8110dbe28b3SPyun YongHyeon } 8120dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 8130dbe28b3SPyun YongHyeon 8140dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 8150dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 8160dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 8170dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD); 8180dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap); 8190dbe28b3SPyun YongHyeon } 8200dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 8210dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap; 8220dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = map; 8230dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 8240dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 8250dbe28b3SPyun YongHyeon rxd->rx_m = m; 8260dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8270dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 8280dbe28b3SPyun YongHyeon rx_le->msk_control = 8290dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 8300dbe28b3SPyun YongHyeon 8310dbe28b3SPyun YongHyeon return (0); 8320dbe28b3SPyun YongHyeon } 8330dbe28b3SPyun YongHyeon 8340dbe28b3SPyun YongHyeon static int 8350dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx) 8360dbe28b3SPyun YongHyeon { 8370dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8380dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8390dbe28b3SPyun YongHyeon struct mbuf *m; 8400dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 8410dbe28b3SPyun YongHyeon bus_dmamap_t map; 8420dbe28b3SPyun YongHyeon int nsegs; 8430dbe28b3SPyun YongHyeon 84485b340cbSPyun YongHyeon m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 8450dbe28b3SPyun YongHyeon if (m == NULL) 8460dbe28b3SPyun YongHyeon return (ENOBUFS); 8470dbe28b3SPyun YongHyeon if ((m->m_flags & M_EXT) == 0) { 8480dbe28b3SPyun YongHyeon m_freem(m); 8490dbe28b3SPyun YongHyeon return (ENOBUFS); 8500dbe28b3SPyun YongHyeon } 85185b340cbSPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 85283c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 8530dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 85483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 85583c04c93SPyun YongHyeon else 85683c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 85783c04c93SPyun YongHyeon #endif 8580dbe28b3SPyun YongHyeon 8590dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag, 8600dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs, 8610dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 8620dbe28b3SPyun YongHyeon m_freem(m); 8630dbe28b3SPyun YongHyeon return (ENOBUFS); 8640dbe28b3SPyun YongHyeon } 8650dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 8660dbe28b3SPyun YongHyeon 8670dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 8680dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 8690dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 8700dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 8710dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 8720dbe28b3SPyun YongHyeon rxd->rx_dmamap); 8730dbe28b3SPyun YongHyeon } 8740dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 8750dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap; 8760dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = map; 8770dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap, 8780dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 8790dbe28b3SPyun YongHyeon rxd->rx_m = m; 8800dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8810dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 8820dbe28b3SPyun YongHyeon rx_le->msk_control = 8830dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 8840dbe28b3SPyun YongHyeon 8850dbe28b3SPyun YongHyeon return (0); 8860dbe28b3SPyun YongHyeon } 8870dbe28b3SPyun YongHyeon 8880dbe28b3SPyun YongHyeon /* 8890dbe28b3SPyun YongHyeon * Set media options. 8900dbe28b3SPyun YongHyeon */ 8910dbe28b3SPyun YongHyeon static int 8920dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp) 8930dbe28b3SPyun YongHyeon { 8940dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 8950dbe28b3SPyun YongHyeon struct mii_data *mii; 896325c534eSPyun YongHyeon int error; 8970dbe28b3SPyun YongHyeon 8980dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 8990dbe28b3SPyun YongHyeon 9000dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9010dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 902325c534eSPyun YongHyeon error = mii_mediachg(mii); 9030dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9040dbe28b3SPyun YongHyeon 905325c534eSPyun YongHyeon return (error); 9060dbe28b3SPyun YongHyeon } 9070dbe28b3SPyun YongHyeon 9080dbe28b3SPyun YongHyeon /* 9090dbe28b3SPyun YongHyeon * Report current media status. 9100dbe28b3SPyun YongHyeon */ 9110dbe28b3SPyun YongHyeon static void 9120dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 9130dbe28b3SPyun YongHyeon { 9140dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 9150dbe28b3SPyun YongHyeon struct mii_data *mii; 9160dbe28b3SPyun YongHyeon 9170dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 9180dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9196f5a0d1fSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 9206f5a0d1fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9216f5a0d1fSPyun YongHyeon return; 9226f5a0d1fSPyun YongHyeon } 9230dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 9240dbe28b3SPyun YongHyeon 9250dbe28b3SPyun YongHyeon mii_pollstat(mii); 9260dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9270dbe28b3SPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 9280dbe28b3SPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 9290dbe28b3SPyun YongHyeon } 9300dbe28b3SPyun YongHyeon 9310dbe28b3SPyun YongHyeon static int 9320dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 9330dbe28b3SPyun YongHyeon { 9340dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 9350dbe28b3SPyun YongHyeon struct ifreq *ifr; 9360dbe28b3SPyun YongHyeon struct mii_data *mii; 9370dbe28b3SPyun YongHyeon int error, mask; 9380dbe28b3SPyun YongHyeon 9390dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 9400dbe28b3SPyun YongHyeon ifr = (struct ifreq *)data; 9410dbe28b3SPyun YongHyeon error = 0; 9420dbe28b3SPyun YongHyeon 9430dbe28b3SPyun YongHyeon switch(command) { 9440dbe28b3SPyun YongHyeon case SIOCSIFMTU: 945e2b16603SPyun YongHyeon MSK_IF_LOCK(sc_if); 94685b340cbSPyun YongHyeon if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN) 9470dbe28b3SPyun YongHyeon error = EINVAL; 94885b340cbSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 949e2b16603SPyun YongHyeon if (ifr->ifr_mtu > ETHERMTU) { 950e2b16603SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 9510dbe28b3SPyun YongHyeon error = EINVAL; 9520dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 953e2b16603SPyun YongHyeon break; 954e2b16603SPyun YongHyeon } 955e2b16603SPyun YongHyeon if ((sc_if->msk_flags & 956e2b16603SPyun YongHyeon MSK_FLAG_JUMBO_NOCSUM) != 0) { 957e2b16603SPyun YongHyeon ifp->if_hwassist &= 958e2b16603SPyun YongHyeon ~(MSK_CSUM_FEATURES | CSUM_TSO); 959e2b16603SPyun YongHyeon ifp->if_capenable &= 960e2b16603SPyun YongHyeon ~(IFCAP_TSO4 | IFCAP_TXCSUM); 961e2b16603SPyun YongHyeon VLAN_CAPABILITIES(ifp); 96285b340cbSPyun YongHyeon } 96385b340cbSPyun YongHyeon } 964e2b16603SPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 965e2b16603SPyun YongHyeon msk_init_locked(sc_if); 966e2b16603SPyun YongHyeon } 967e2b16603SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9680dbe28b3SPyun YongHyeon break; 9690dbe28b3SPyun YongHyeon case SIOCSIFFLAGS: 9700dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9710dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 972b7e1e144SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 973b7e1e144SPyun YongHyeon ((ifp->if_flags ^ sc_if->msk_if_flags) & 974b7e1e144SPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 9756d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 976b7e1e144SPyun YongHyeon else if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0) 9770dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 978b7e1e144SPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 9790dbe28b3SPyun YongHyeon msk_stop(sc_if); 9800dbe28b3SPyun YongHyeon sc_if->msk_if_flags = ifp->if_flags; 9810dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9820dbe28b3SPyun YongHyeon break; 9830dbe28b3SPyun YongHyeon case SIOCADDMULTI: 9840dbe28b3SPyun YongHyeon case SIOCDELMULTI: 9850dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9860dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 9876d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 9880dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9890dbe28b3SPyun YongHyeon break; 9900dbe28b3SPyun YongHyeon case SIOCGIFMEDIA: 9910dbe28b3SPyun YongHyeon case SIOCSIFMEDIA: 9920dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 9930dbe28b3SPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 9940dbe28b3SPyun YongHyeon break; 9950dbe28b3SPyun YongHyeon case SIOCSIFCAP: 9960dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9970dbe28b3SPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 99898e02aebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 99998e02aebSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 10000dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 100198e02aebSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 10020dbe28b3SPyun YongHyeon ifp->if_hwassist |= MSK_CSUM_FEATURES; 10030dbe28b3SPyun YongHyeon else 10040dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~MSK_CSUM_FEATURES; 10050dbe28b3SPyun YongHyeon } 1006efb74172SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 1007efb74172SPyun YongHyeon (IFCAP_RXCSUM & ifp->if_capabilities) != 0) 1008efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 1009efb74172SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 1010efb74172SPyun YongHyeon (IFCAP_VLAN_HWCSUM & ifp->if_capabilities) != 0) 1011efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 101298e02aebSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 101398e02aebSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities) != 0) { 10140dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 101598e02aebSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 10160dbe28b3SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 10170dbe28b3SPyun YongHyeon else 10180dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 10190dbe28b3SPyun YongHyeon } 10204858893bSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 10214858893bSPyun YongHyeon (IFCAP_VLAN_HWTSO & ifp->if_capabilities) != 0) 10224858893bSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 10234858893bSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 10244858893bSPyun YongHyeon (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) { 10254858893bSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 10264858893bSPyun YongHyeon if ((IFCAP_VLAN_HWTAGGING & ifp->if_capenable) == 0) 10274858893bSPyun YongHyeon ifp->if_capenable &= ~IFCAP_VLAN_HWTSO; 10284858893bSPyun YongHyeon msk_setvlan(sc_if, ifp); 10294858893bSPyun YongHyeon } 103085b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 1031e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 1032a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 1033a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1034a109c74fSPyun YongHyeon } 1035a109c74fSPyun YongHyeon 10360dbe28b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 10370dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10380dbe28b3SPyun YongHyeon break; 10390dbe28b3SPyun YongHyeon default: 10400dbe28b3SPyun YongHyeon error = ether_ioctl(ifp, command, data); 10410dbe28b3SPyun YongHyeon break; 10420dbe28b3SPyun YongHyeon } 10430dbe28b3SPyun YongHyeon 10440dbe28b3SPyun YongHyeon return (error); 10450dbe28b3SPyun YongHyeon } 10460dbe28b3SPyun YongHyeon 10470dbe28b3SPyun YongHyeon static int 10480dbe28b3SPyun YongHyeon mskc_probe(device_t dev) 10490dbe28b3SPyun YongHyeon { 10500dbe28b3SPyun YongHyeon struct msk_product *mp; 10510dbe28b3SPyun YongHyeon uint16_t vendor, devid; 10520dbe28b3SPyun YongHyeon int i; 10530dbe28b3SPyun YongHyeon 10540dbe28b3SPyun YongHyeon vendor = pci_get_vendor(dev); 10550dbe28b3SPyun YongHyeon devid = pci_get_device(dev); 10560dbe28b3SPyun YongHyeon mp = msk_products; 10570dbe28b3SPyun YongHyeon for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]); 10580dbe28b3SPyun YongHyeon i++, mp++) { 10590dbe28b3SPyun YongHyeon if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) { 10600dbe28b3SPyun YongHyeon device_set_desc(dev, mp->msk_name); 10610dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 10620dbe28b3SPyun YongHyeon } 10630dbe28b3SPyun YongHyeon } 10640dbe28b3SPyun YongHyeon 10650dbe28b3SPyun YongHyeon return (ENXIO); 10660dbe28b3SPyun YongHyeon } 10670dbe28b3SPyun YongHyeon 10680dbe28b3SPyun YongHyeon static int 10690dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc) 10700dbe28b3SPyun YongHyeon { 1071e4a5f4e0SPyun YongHyeon int next; 10720dbe28b3SPyun YongHyeon int i; 10730dbe28b3SPyun YongHyeon 10740dbe28b3SPyun YongHyeon /* Get adapter SRAM size. */ 107583c04c93SPyun YongHyeon sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4; 10760dbe28b3SPyun YongHyeon if (bootverbose) 10770dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 10780dbe28b3SPyun YongHyeon "RAM buffer size : %dKB\n", sc->msk_ramsize); 107983c04c93SPyun YongHyeon if (sc->msk_ramsize == 0) 108083c04c93SPyun YongHyeon return (0); 108183c04c93SPyun YongHyeon 108283c04c93SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_RAMBUF; 10830dbe28b3SPyun YongHyeon /* 1084e4a5f4e0SPyun YongHyeon * Give receiver 2/3 of memory and round down to the multiple 1085e4a5f4e0SPyun YongHyeon * of 1024. Tx/Rx RAM buffer size of Yukon II shoud be multiple 1086e4a5f4e0SPyun YongHyeon * of 1024. 10870dbe28b3SPyun YongHyeon */ 1088e4a5f4e0SPyun YongHyeon sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024); 1089e4a5f4e0SPyun YongHyeon sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize; 10900dbe28b3SPyun YongHyeon for (i = 0, next = 0; i < sc->msk_num_port; i++) { 10910dbe28b3SPyun YongHyeon sc->msk_rxqstart[i] = next; 1092e4a5f4e0SPyun YongHyeon sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1; 10930dbe28b3SPyun YongHyeon next = sc->msk_rxqend[i] + 1; 10940dbe28b3SPyun YongHyeon sc->msk_txqstart[i] = next; 1095e4a5f4e0SPyun YongHyeon sc->msk_txqend[i] = next + sc->msk_txqsize - 1; 10960dbe28b3SPyun YongHyeon next = sc->msk_txqend[i] + 1; 10970dbe28b3SPyun YongHyeon if (bootverbose) { 10980dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 10990dbe28b3SPyun YongHyeon "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i, 1100e4a5f4e0SPyun YongHyeon sc->msk_rxqsize / 1024, sc->msk_rxqstart[i], 11010dbe28b3SPyun YongHyeon sc->msk_rxqend[i]); 11020dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 11030dbe28b3SPyun YongHyeon "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i, 1104e4a5f4e0SPyun YongHyeon sc->msk_txqsize / 1024, sc->msk_txqstart[i], 11050dbe28b3SPyun YongHyeon sc->msk_txqend[i]); 11060dbe28b3SPyun YongHyeon } 11070dbe28b3SPyun YongHyeon } 11080dbe28b3SPyun YongHyeon 11090dbe28b3SPyun YongHyeon return (0); 11100dbe28b3SPyun YongHyeon } 11110dbe28b3SPyun YongHyeon 11120dbe28b3SPyun YongHyeon static void 11130dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode) 11140dbe28b3SPyun YongHyeon { 1115846e6d79SPyun YongHyeon uint32_t our, val; 11160dbe28b3SPyun YongHyeon int i; 11170dbe28b3SPyun YongHyeon 11180dbe28b3SPyun YongHyeon switch (mode) { 11190dbe28b3SPyun YongHyeon case MSK_PHY_POWERUP: 11200dbe28b3SPyun YongHyeon /* Switch power to VCC (WA for VAUX problem). */ 11210dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 11220dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); 11230dbe28b3SPyun YongHyeon /* Disable Core Clock Division, set Clock Select to 0. */ 11240dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS); 11250dbe28b3SPyun YongHyeon 11260dbe28b3SPyun YongHyeon val = 0; 11270dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 11280dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11290dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 11300dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 11310dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 11320dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 11330dbe28b3SPyun YongHyeon } 11340dbe28b3SPyun YongHyeon /* 11350dbe28b3SPyun YongHyeon * Enable PCI & Core Clock, enable clock gating for both Links. 11360dbe28b3SPyun YongHyeon */ 11370dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 11380dbe28b3SPyun YongHyeon 11390dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 11400dbe28b3SPyun YongHyeon val &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); 1141daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 1142846e6d79SPyun YongHyeon if (sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11430dbe28b3SPyun YongHyeon /* Deassert Low Power for 1st PHY. */ 11440dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_COMA; 11450dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 11460dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY2_COMA; 1147846e6d79SPyun YongHyeon } 1148daf29227SPyun YongHyeon } 1149daf29227SPyun YongHyeon /* Release PHY from PowerDown/COMA mode. */ 1150daf29227SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 1151daf29227SPyun YongHyeon switch (sc->msk_hw_id) { 1152846e6d79SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 1153daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 115461708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 115576202a16SPyun YongHyeon case CHIP_ID_YUKON_UL_2: 1156846e6d79SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_OFF); 11570dbe28b3SPyun YongHyeon 11580dbe28b3SPyun YongHyeon /* Enable all clocks. */ 11590dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_3, 0, 4); 11600dbe28b3SPyun YongHyeon our = pci_read_config(sc->msk_dev, PCI_OUR_REG_4, 4); 11610dbe28b3SPyun YongHyeon our &= (PCI_FORCE_ASPM_REQUEST|PCI_ASPM_GPHY_LINK_DOWN| 11620dbe28b3SPyun YongHyeon PCI_ASPM_INT_FIFO_EMPTY|PCI_ASPM_CLKRUN_REQUEST); 11630dbe28b3SPyun YongHyeon /* Set all bits to 0 except bits 15..12. */ 11640dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_4, our, 4); 1165daf29227SPyun YongHyeon our = pci_read_config(sc->msk_dev, PCI_OUR_REG_5, 4); 1166daf29227SPyun YongHyeon our &= PCI_CTL_TIM_VMAIN_AV_MSK; 1167daf29227SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_5, our, 4); 1168daf29227SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_CFG_REG_1, 0, 4); 1169daf29227SPyun YongHyeon /* 1170daf29227SPyun YongHyeon * Disable status race, workaround for 1171daf29227SPyun YongHyeon * Yukon EC Ultra & Yukon EX. 1172daf29227SPyun YongHyeon */ 1173daf29227SPyun YongHyeon val = CSR_READ_4(sc, B2_GP_IO); 1174daf29227SPyun YongHyeon val |= GLB_GPIO_STAT_RACE_DIS; 1175daf29227SPyun YongHyeon CSR_WRITE_4(sc, B2_GP_IO, val); 1176daf29227SPyun YongHyeon CSR_READ_4(sc, B2_GP_IO); 1177846e6d79SPyun YongHyeon break; 1178846e6d79SPyun YongHyeon default: 1179846e6d79SPyun YongHyeon break; 11800dbe28b3SPyun YongHyeon } 11810dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 11820dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 11830dbe28b3SPyun YongHyeon GMLC_RST_SET); 11840dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 11850dbe28b3SPyun YongHyeon GMLC_RST_CLR); 11860dbe28b3SPyun YongHyeon } 11870dbe28b3SPyun YongHyeon break; 11880dbe28b3SPyun YongHyeon case MSK_PHY_POWERDOWN: 11890dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 11900dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD; 11910dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 11920dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11930dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY1_COMA; 11940dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 11950dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY2_COMA; 11960dbe28b3SPyun YongHyeon } 11970dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 11980dbe28b3SPyun YongHyeon 11990dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 12000dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 12010dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 12020dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 12030dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12040dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 12050dbe28b3SPyun YongHyeon val = 0; 12060dbe28b3SPyun YongHyeon } 12070dbe28b3SPyun YongHyeon /* 12080dbe28b3SPyun YongHyeon * Disable PCI & Core Clock, disable clock gating for 12090dbe28b3SPyun YongHyeon * both Links. 12100dbe28b3SPyun YongHyeon */ 12110dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 12120dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 12130dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF); 12140dbe28b3SPyun YongHyeon break; 12150dbe28b3SPyun YongHyeon default: 12160dbe28b3SPyun YongHyeon break; 12170dbe28b3SPyun YongHyeon } 12180dbe28b3SPyun YongHyeon } 12190dbe28b3SPyun YongHyeon 12200dbe28b3SPyun YongHyeon static void 12210dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc) 12220dbe28b3SPyun YongHyeon { 12230dbe28b3SPyun YongHyeon bus_addr_t addr; 12240dbe28b3SPyun YongHyeon uint16_t status; 12250dbe28b3SPyun YongHyeon uint32_t val; 12260dbe28b3SPyun YongHyeon int i; 12270dbe28b3SPyun YongHyeon 12280dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 12290dbe28b3SPyun YongHyeon 12300dbe28b3SPyun YongHyeon /* Disable ASF. */ 1231daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX) { 1232daf29227SPyun YongHyeon status = CSR_READ_2(sc, B28_Y2_ASF_HCU_CCSR); 1233daf29227SPyun YongHyeon /* Clear AHB bridge & microcontroller reset. */ 1234daf29227SPyun YongHyeon status &= ~(Y2_ASF_HCU_CCSR_AHB_RST | 1235daf29227SPyun YongHyeon Y2_ASF_HCU_CCSR_CPU_RST_MODE); 1236daf29227SPyun YongHyeon /* Clear ASF microcontroller state. */ 1237daf29227SPyun YongHyeon status &= ~ Y2_ASF_HCU_CCSR_UC_STATE_MSK; 1238daf29227SPyun YongHyeon CSR_WRITE_2(sc, B28_Y2_ASF_HCU_CCSR, status); 1239daf29227SPyun YongHyeon } else 1240daf29227SPyun YongHyeon CSR_WRITE_1(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET); 12410dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE); 1242daf29227SPyun YongHyeon 12430dbe28b3SPyun YongHyeon /* 12440dbe28b3SPyun YongHyeon * Since we disabled ASF, S/W reset is required for Power Management. 12450dbe28b3SPyun YongHyeon */ 12460dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 12470dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 12480dbe28b3SPyun YongHyeon 12490dbe28b3SPyun YongHyeon /* Clear all error bits in the PCI status register. */ 12500dbe28b3SPyun YongHyeon status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 12510dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 12520dbe28b3SPyun YongHyeon 12530dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, status | 12540dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 12550dbe28b3SPyun YongHyeon PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2); 12560dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR); 12570dbe28b3SPyun YongHyeon 12580dbe28b3SPyun YongHyeon switch (sc->msk_bustype) { 12590dbe28b3SPyun YongHyeon case MSK_PEX_BUS: 12600dbe28b3SPyun YongHyeon /* Clear all PEX errors. */ 12610dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 12620dbe28b3SPyun YongHyeon val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 12630dbe28b3SPyun YongHyeon if ((val & PEX_RX_OV) != 0) { 12640dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_HW_ERR; 12650dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 12660dbe28b3SPyun YongHyeon } 12670dbe28b3SPyun YongHyeon break; 12680dbe28b3SPyun YongHyeon case MSK_PCI_BUS: 12690dbe28b3SPyun YongHyeon case MSK_PCIX_BUS: 12700dbe28b3SPyun YongHyeon /* Set Cache Line Size to 2(8bytes) if configured to 0. */ 12710dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1); 12720dbe28b3SPyun YongHyeon if (val == 0) 12730dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1); 12740dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS) { 12750dbe28b3SPyun YongHyeon /* Set Cache Line Size opt. */ 12760dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 12770dbe28b3SPyun YongHyeon val |= PCI_CLS_OPT; 12780dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 12790dbe28b3SPyun YongHyeon } 12800dbe28b3SPyun YongHyeon break; 12810dbe28b3SPyun YongHyeon } 12820dbe28b3SPyun YongHyeon /* Set PHY power state. */ 12830dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERUP); 12840dbe28b3SPyun YongHyeon 12850dbe28b3SPyun YongHyeon /* Reset GPHY/GMAC Control */ 12860dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 12870dbe28b3SPyun YongHyeon /* GPHY Control reset. */ 12880dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET); 12890dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR); 12900dbe28b3SPyun YongHyeon /* GMAC Control reset. */ 12910dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET); 12920dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR); 12930dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF); 1294daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX) 1295daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), 1296daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 1297daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 12980dbe28b3SPyun YongHyeon } 12990dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 13000dbe28b3SPyun YongHyeon 13010dbe28b3SPyun YongHyeon /* LED On. */ 13020dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON); 13030dbe28b3SPyun YongHyeon 13040dbe28b3SPyun YongHyeon /* Clear TWSI IRQ. */ 13050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ); 13060dbe28b3SPyun YongHyeon 13070dbe28b3SPyun YongHyeon /* Turn off hardware timer. */ 13080dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP); 13090dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ); 13100dbe28b3SPyun YongHyeon 13110dbe28b3SPyun YongHyeon /* Turn off descriptor polling. */ 13120dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP); 13130dbe28b3SPyun YongHyeon 13140dbe28b3SPyun YongHyeon /* Turn off time stamps. */ 13150dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP); 13160dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 13170dbe28b3SPyun YongHyeon 13180dbe28b3SPyun YongHyeon /* Configure timeout values. */ 13190dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 13200dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET); 13210dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR); 13220dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1), 13230dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13240dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1), 13250dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13260dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1), 13270dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13280dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1), 13290dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13300dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1), 13310dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13320dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1), 13330dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13340dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2), 13350dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13360dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2), 13370dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13380dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2), 13390dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13400dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2), 13410dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13420dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2), 13430dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13440dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2), 13450dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13460dbe28b3SPyun YongHyeon } 13470dbe28b3SPyun YongHyeon 13480dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 13490dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 13500dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 13510dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 13520dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 13530dbe28b3SPyun YongHyeon 13540dbe28b3SPyun YongHyeon /* 13550dbe28b3SPyun YongHyeon * On dual port PCI-X card, there is an problem where status 13560dbe28b3SPyun YongHyeon * can be received out of order due to split transactions. 13570dbe28b3SPyun YongHyeon */ 13580dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS && sc->msk_num_port > 1) { 13590dbe28b3SPyun YongHyeon int pcix; 13600dbe28b3SPyun YongHyeon uint16_t pcix_cmd; 13610dbe28b3SPyun YongHyeon 13620dbe28b3SPyun YongHyeon if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &pcix) == 0) { 13630dbe28b3SPyun YongHyeon pcix_cmd = pci_read_config(sc->msk_dev, pcix + 2, 2); 13640dbe28b3SPyun YongHyeon /* Clear Max Outstanding Split Transactions. */ 13650dbe28b3SPyun YongHyeon pcix_cmd &= ~0x70; 13660dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 13670dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, pcix + 2, pcix_cmd, 2); 13680dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 13690dbe28b3SPyun YongHyeon } 13700dbe28b3SPyun YongHyeon } 13710dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PEX_BUS) { 13720dbe28b3SPyun YongHyeon uint16_t v, width; 13730dbe28b3SPyun YongHyeon 13740dbe28b3SPyun YongHyeon v = pci_read_config(sc->msk_dev, PEX_DEV_CTRL, 2); 13750dbe28b3SPyun YongHyeon /* Change Max. Read Request Size to 4096 bytes. */ 13760dbe28b3SPyun YongHyeon v &= ~PEX_DC_MAX_RRS_MSK; 13770dbe28b3SPyun YongHyeon v |= PEX_DC_MAX_RD_RQ_SIZE(5); 13780dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PEX_DEV_CTRL, v, 2); 13790dbe28b3SPyun YongHyeon width = pci_read_config(sc->msk_dev, PEX_LNK_STAT, 2); 13800dbe28b3SPyun YongHyeon width = (width & PEX_LS_LINK_WI_MSK) >> 4; 13810dbe28b3SPyun YongHyeon v = pci_read_config(sc->msk_dev, PEX_LNK_CAP, 2); 13820dbe28b3SPyun YongHyeon v = (v & PEX_LS_LINK_WI_MSK) >> 4; 13830dbe28b3SPyun YongHyeon if (v != width) 13840dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 13850dbe28b3SPyun YongHyeon "negotiated width of link(x%d) != " 13860dbe28b3SPyun YongHyeon "max. width of link(x%d)\n", width, v); 13870dbe28b3SPyun YongHyeon } 13880dbe28b3SPyun YongHyeon 13890dbe28b3SPyun YongHyeon /* Clear status list. */ 13900dbe28b3SPyun YongHyeon bzero(sc->msk_stat_ring, 13910dbe28b3SPyun YongHyeon sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT); 13920dbe28b3SPyun YongHyeon sc->msk_stat_cons = 0; 13930dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 13940dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 13950dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET); 13960dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR); 13970dbe28b3SPyun YongHyeon /* Set the status list base address. */ 13980dbe28b3SPyun YongHyeon addr = sc->msk_stat_ring_paddr; 13990dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr)); 14000dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr)); 14010dbe28b3SPyun YongHyeon /* Set the status list last index. */ 14020dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_LAST_IDX, MSK_STAT_RING_CNT - 1); 1403cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC && 1404cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_EC_A1) { 14050dbe28b3SPyun YongHyeon /* WA for dev. #4.3 */ 14060dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK); 14070dbe28b3SPyun YongHyeon /* WA for dev. #4.18 */ 14080dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21); 14090dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07); 14100dbe28b3SPyun YongHyeon } else { 14110dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a); 14120dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10); 1413cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 1414cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_XL_A0) 1415cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04); 1416cfd540e7SPyun YongHyeon else 1417cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10); 14180dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190); 14190dbe28b3SPyun YongHyeon } 14200dbe28b3SPyun YongHyeon /* 14210dbe28b3SPyun YongHyeon * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI. 14220dbe28b3SPyun YongHyeon */ 14230dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000)); 14240dbe28b3SPyun YongHyeon 14250dbe28b3SPyun YongHyeon /* Enable status unit. */ 14260dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON); 14270dbe28b3SPyun YongHyeon 14280dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START); 14290dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START); 14300dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START); 14310dbe28b3SPyun YongHyeon } 14320dbe28b3SPyun YongHyeon 14330dbe28b3SPyun YongHyeon static int 14340dbe28b3SPyun YongHyeon msk_probe(device_t dev) 14350dbe28b3SPyun YongHyeon { 14360dbe28b3SPyun YongHyeon struct msk_softc *sc; 14370dbe28b3SPyun YongHyeon char desc[100]; 14380dbe28b3SPyun YongHyeon 14390dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 14400dbe28b3SPyun YongHyeon /* 14410dbe28b3SPyun YongHyeon * Not much to do here. We always know there will be 14420dbe28b3SPyun YongHyeon * at least one GMAC present, and if there are two, 14430dbe28b3SPyun YongHyeon * mskc_attach() will create a second device instance 14440dbe28b3SPyun YongHyeon * for us. 14450dbe28b3SPyun YongHyeon */ 14460dbe28b3SPyun YongHyeon snprintf(desc, sizeof(desc), 14470dbe28b3SPyun YongHyeon "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x", 14480dbe28b3SPyun YongHyeon model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id, 14490dbe28b3SPyun YongHyeon sc->msk_hw_rev); 14500dbe28b3SPyun YongHyeon device_set_desc_copy(dev, desc); 14510dbe28b3SPyun YongHyeon 14520dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 14530dbe28b3SPyun YongHyeon } 14540dbe28b3SPyun YongHyeon 14550dbe28b3SPyun YongHyeon static int 14560dbe28b3SPyun YongHyeon msk_attach(device_t dev) 14570dbe28b3SPyun YongHyeon { 14580dbe28b3SPyun YongHyeon struct msk_softc *sc; 14590dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 14600dbe28b3SPyun YongHyeon struct ifnet *ifp; 1461fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 14620dbe28b3SPyun YongHyeon int i, port, error; 14630dbe28b3SPyun YongHyeon uint8_t eaddr[6]; 14640dbe28b3SPyun YongHyeon 14650dbe28b3SPyun YongHyeon if (dev == NULL) 14660dbe28b3SPyun YongHyeon return (EINVAL); 14670dbe28b3SPyun YongHyeon 14680dbe28b3SPyun YongHyeon error = 0; 14690dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 14700dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 1471fcb62a8bSPyun YongHyeon mmd = device_get_ivars(dev); 1472fcb62a8bSPyun YongHyeon port = mmd->port; 14730dbe28b3SPyun YongHyeon 14740dbe28b3SPyun YongHyeon sc_if->msk_if_dev = dev; 14750dbe28b3SPyun YongHyeon sc_if->msk_port = port; 14760dbe28b3SPyun YongHyeon sc_if->msk_softc = sc; 147783c04c93SPyun YongHyeon sc_if->msk_flags = sc->msk_pflags; 14780dbe28b3SPyun YongHyeon sc->msk_if[port] = sc_if; 14790dbe28b3SPyun YongHyeon /* Setup Tx/Rx queue register offsets. */ 14800dbe28b3SPyun YongHyeon if (port == MSK_PORT_A) { 14810dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA1; 14820dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS1; 14830dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R1; 14840dbe28b3SPyun YongHyeon } else { 14850dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA2; 14860dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS2; 14870dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R2; 14880dbe28b3SPyun YongHyeon } 14890dbe28b3SPyun YongHyeon 14900dbe28b3SPyun YongHyeon callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0); 14913a91ee71SPyun YongHyeon msk_sysctl_node(sc_if); 14920dbe28b3SPyun YongHyeon 14930dbe28b3SPyun YongHyeon if ((error = msk_txrx_dma_alloc(sc_if) != 0)) 14940dbe28b3SPyun YongHyeon goto fail; 149585b340cbSPyun YongHyeon msk_rx_dma_jalloc(sc_if); 14960dbe28b3SPyun YongHyeon 14970dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER); 14980dbe28b3SPyun YongHyeon if (ifp == NULL) { 14990dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "can not if_alloc()\n"); 15000dbe28b3SPyun YongHyeon error = ENOSPC; 15010dbe28b3SPyun YongHyeon goto fail; 15020dbe28b3SPyun YongHyeon } 15030dbe28b3SPyun YongHyeon ifp->if_softc = sc_if; 15040dbe28b3SPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 15050dbe28b3SPyun YongHyeon ifp->if_mtu = ETHERMTU; 15060dbe28b3SPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 15070dbe28b3SPyun YongHyeon /* 15080dbe28b3SPyun YongHyeon * IFCAP_RXCSUM capability is intentionally disabled as the hardware 15090dbe28b3SPyun YongHyeon * has serious bug in Rx checksum offload for all Yukon II family 15100dbe28b3SPyun YongHyeon * hardware. It seems there is a workaround to make it work somtimes. 15110dbe28b3SPyun YongHyeon * However, the workaround also have to check OP code sequences to 15120dbe28b3SPyun YongHyeon * verify whether the OP code is correct. Sometimes it should compute 15130dbe28b3SPyun YongHyeon * IP/TCP/UDP checksum in driver in order to verify correctness of 15140dbe28b3SPyun YongHyeon * checksum computed by hardware. If you have to compute checksum 15150dbe28b3SPyun YongHyeon * with software to verify the hardware's checksum why have hardware 15160dbe28b3SPyun YongHyeon * compute the checksum? I think there is no reason to spend time to 15170dbe28b3SPyun YongHyeon * make Rx checksum offload work on Yukon II hardware. 15180dbe28b3SPyun YongHyeon */ 1519a109c74fSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4; 1520efb74172SPyun YongHyeon /* 1521efb74172SPyun YongHyeon * Enable Rx checksum offloading if controller support new 1522efb74172SPyun YongHyeon * descriptor format. 1523efb74172SPyun YongHyeon */ 1524efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1525efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1526efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 1527a109c74fSPyun YongHyeon ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO; 15280dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 15290dbe28b3SPyun YongHyeon ifp->if_ioctl = msk_ioctl; 15300dbe28b3SPyun YongHyeon ifp->if_start = msk_start; 15310dbe28b3SPyun YongHyeon ifp->if_init = msk_init; 15320dbe28b3SPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1); 15330dbe28b3SPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1; 15340dbe28b3SPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 15350dbe28b3SPyun YongHyeon 15360dbe28b3SPyun YongHyeon TASK_INIT(&sc_if->msk_tx_task, 1, msk_tx_task, ifp); 15370dbe28b3SPyun YongHyeon 15380dbe28b3SPyun YongHyeon /* 15390dbe28b3SPyun YongHyeon * Get station address for this interface. Note that 15400dbe28b3SPyun YongHyeon * dual port cards actually come with three station 15410dbe28b3SPyun YongHyeon * addresses: one for each port, plus an extra. The 15420dbe28b3SPyun YongHyeon * extra one is used by the SysKonnect driver software 15430dbe28b3SPyun YongHyeon * as a 'virtual' station address for when both ports 15440dbe28b3SPyun YongHyeon * are operating in failover mode. Currently we don't 15450dbe28b3SPyun YongHyeon * use this extra address. 15460dbe28b3SPyun YongHyeon */ 15470dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 15480dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 15490dbe28b3SPyun YongHyeon eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i); 15500dbe28b3SPyun YongHyeon 15510dbe28b3SPyun YongHyeon /* 15520dbe28b3SPyun YongHyeon * Call MI attach routine. Can't hold locks when calling into ether_*. 15530dbe28b3SPyun YongHyeon */ 15540dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 15550dbe28b3SPyun YongHyeon ether_ifattach(ifp, eaddr); 15560dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 15570dbe28b3SPyun YongHyeon 1558224003b7SPyun YongHyeon /* VLAN capability setup */ 1559224003b7SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 1560224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NOHWVLAN) == 0) { 156106ff0944SPyun YongHyeon /* 156206ff0944SPyun YongHyeon * Due to Tx checksum offload hardware bugs, msk(4) manually 156306ff0944SPyun YongHyeon * computes checksum for short frames. For VLAN tagged frames 156406ff0944SPyun YongHyeon * this workaround does not work so disable checksum offload 156506ff0944SPyun YongHyeon * for VLAN interface. 156606ff0944SPyun YongHyeon */ 15674858893bSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWTSO; 1568efb74172SPyun YongHyeon /* 1569efb74172SPyun YongHyeon * Enable Rx checksum offloading for VLAN taggedd frames 1570efb74172SPyun YongHyeon * if controller support new descriptor format. 1571efb74172SPyun YongHyeon */ 1572efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1573efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1574efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 1575224003b7SPyun YongHyeon } 15760dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 15770dbe28b3SPyun YongHyeon 15780dbe28b3SPyun YongHyeon /* 15790dbe28b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 15800dbe28b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 15810dbe28b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 15820dbe28b3SPyun YongHyeon */ 15830dbe28b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 15840dbe28b3SPyun YongHyeon 15850dbe28b3SPyun YongHyeon /* 15860dbe28b3SPyun YongHyeon * Do miibus setup. 15870dbe28b3SPyun YongHyeon */ 15880dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 15890dbe28b3SPyun YongHyeon error = mii_phy_probe(dev, &sc_if->msk_miibus, msk_mediachange, 15900dbe28b3SPyun YongHyeon msk_mediastatus); 15910dbe28b3SPyun YongHyeon if (error != 0) { 15920dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "no PHY found!\n"); 15930dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 15940dbe28b3SPyun YongHyeon error = ENXIO; 15950dbe28b3SPyun YongHyeon goto fail; 15960dbe28b3SPyun YongHyeon } 15970dbe28b3SPyun YongHyeon 15980dbe28b3SPyun YongHyeon fail: 15990dbe28b3SPyun YongHyeon if (error != 0) { 16000dbe28b3SPyun YongHyeon /* Access should be ok even though lock has been dropped */ 16010dbe28b3SPyun YongHyeon sc->msk_if[port] = NULL; 16020dbe28b3SPyun YongHyeon msk_detach(dev); 16030dbe28b3SPyun YongHyeon } 16040dbe28b3SPyun YongHyeon 16050dbe28b3SPyun YongHyeon return (error); 16060dbe28b3SPyun YongHyeon } 16070dbe28b3SPyun YongHyeon 16080dbe28b3SPyun YongHyeon /* 16090dbe28b3SPyun YongHyeon * Attach the interface. Allocate softc structures, do ifmedia 16100dbe28b3SPyun YongHyeon * setup and ethernet/BPF attach. 16110dbe28b3SPyun YongHyeon */ 16120dbe28b3SPyun YongHyeon static int 16130dbe28b3SPyun YongHyeon mskc_attach(device_t dev) 16140dbe28b3SPyun YongHyeon { 16150dbe28b3SPyun YongHyeon struct msk_softc *sc; 1616fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 1617fcb62a8bSPyun YongHyeon int error, msic, msir, reg; 16180dbe28b3SPyun YongHyeon 16190dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 16200dbe28b3SPyun YongHyeon sc->msk_dev = dev; 16210dbe28b3SPyun YongHyeon mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 16220dbe28b3SPyun YongHyeon MTX_DEF); 16230dbe28b3SPyun YongHyeon 16240dbe28b3SPyun YongHyeon /* 16250dbe28b3SPyun YongHyeon * Map control/status registers. 16260dbe28b3SPyun YongHyeon */ 16270dbe28b3SPyun YongHyeon pci_enable_busmaster(dev); 16280dbe28b3SPyun YongHyeon 1629298946a9SPyun YongHyeon /* Allocate I/O resource */ 16300dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE 16310dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 16320dbe28b3SPyun YongHyeon #else 16330dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 16340dbe28b3SPyun YongHyeon #endif 1635a485f97aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_legacy; 16360dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 16370dbe28b3SPyun YongHyeon if (error) { 16380dbe28b3SPyun YongHyeon if (sc->msk_res_spec == msk_res_spec_mem) 16390dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 16400dbe28b3SPyun YongHyeon else 16410dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 16420dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 16430dbe28b3SPyun YongHyeon if (error) { 16440dbe28b3SPyun YongHyeon device_printf(dev, "couldn't allocate %s resources\n", 16450dbe28b3SPyun YongHyeon sc->msk_res_spec == msk_res_spec_mem ? "memory" : 16460dbe28b3SPyun YongHyeon "I/O"); 16470dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 16480dbe28b3SPyun YongHyeon return (ENXIO); 16490dbe28b3SPyun YongHyeon } 16500dbe28b3SPyun YongHyeon } 16510dbe28b3SPyun YongHyeon 16520dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 16530dbe28b3SPyun YongHyeon sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID); 16540dbe28b3SPyun YongHyeon sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f; 16550dbe28b3SPyun YongHyeon /* Bail out if chip is not recognized. */ 16560dbe28b3SPyun YongHyeon if (sc->msk_hw_id < CHIP_ID_YUKON_XL || 165776202a16SPyun YongHyeon sc->msk_hw_id > CHIP_ID_YUKON_UL_2 || 165876202a16SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) { 16590dbe28b3SPyun YongHyeon device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n", 16600dbe28b3SPyun YongHyeon sc->msk_hw_id, sc->msk_hw_rev); 1661ad6d01d1SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 1662ad6d01d1SPyun YongHyeon return (ENXIO); 16630dbe28b3SPyun YongHyeon } 16640dbe28b3SPyun YongHyeon 16650dbe28b3SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 16660dbe28b3SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 16670dbe28b3SPyun YongHyeon OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW, 16680dbe28b3SPyun YongHyeon &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I", 16690dbe28b3SPyun YongHyeon "max number of Rx events to process"); 16700dbe28b3SPyun YongHyeon 16710dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 16720dbe28b3SPyun YongHyeon error = resource_int_value(device_get_name(dev), device_get_unit(dev), 16730dbe28b3SPyun YongHyeon "process_limit", &sc->msk_process_limit); 16740dbe28b3SPyun YongHyeon if (error == 0) { 16750dbe28b3SPyun YongHyeon if (sc->msk_process_limit < MSK_PROC_MIN || 16760dbe28b3SPyun YongHyeon sc->msk_process_limit > MSK_PROC_MAX) { 16770dbe28b3SPyun YongHyeon device_printf(dev, "process_limit value out of range; " 16780dbe28b3SPyun YongHyeon "using default: %d\n", MSK_PROC_DEFAULT); 16790dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 16800dbe28b3SPyun YongHyeon } 16810dbe28b3SPyun YongHyeon } 16820dbe28b3SPyun YongHyeon 16830dbe28b3SPyun YongHyeon /* Soft reset. */ 16840dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 16850dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 16860dbe28b3SPyun YongHyeon sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP); 16870dbe28b3SPyun YongHyeon /* Check number of MACs. */ 16880dbe28b3SPyun YongHyeon sc->msk_num_port = 1; 16890dbe28b3SPyun YongHyeon if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) == 16900dbe28b3SPyun YongHyeon CFG_DUAL_MAC_MSK) { 16910dbe28b3SPyun YongHyeon if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC)) 16920dbe28b3SPyun YongHyeon sc->msk_num_port++; 16930dbe28b3SPyun YongHyeon } 16940dbe28b3SPyun YongHyeon 16950dbe28b3SPyun YongHyeon /* Check bus type. */ 16960dbe28b3SPyun YongHyeon if (pci_find_extcap(sc->msk_dev, PCIY_EXPRESS, ®) == 0) 16970dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PEX_BUS; 16980dbe28b3SPyun YongHyeon else if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, ®) == 0) 16990dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCIX_BUS; 17000dbe28b3SPyun YongHyeon else 17010dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCI_BUS; 17020dbe28b3SPyun YongHyeon 17030dbe28b3SPyun YongHyeon switch (sc->msk_hw_id) { 17040dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC: 1705a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1706e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 1707e2b16603SPyun YongHyeon break; 17080dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 1709a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1710e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM; 17110dbe28b3SPyun YongHyeon break; 1712daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 1713a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1714ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 | 1715ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1716ebb25bfaSPyun YongHyeon /* 1717ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 1718ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 1719ebb25bfaSPyun YongHyeon */ 1720ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 1721ebb25bfaSPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_AUTOTX_CSUM; 1722ebb25bfaSPyun YongHyeon /* 1723ebb25bfaSPyun YongHyeon * Yukon Extreme A0 could not use store-and-forward 1724ebb25bfaSPyun YongHyeon * for jumbo frames, so disable Tx checksum 1725ebb25bfaSPyun YongHyeon * offloading for jumbo frames. 1726ebb25bfaSPyun YongHyeon */ 1727ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0) 1728ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO_NOCSUM; 1729daf29227SPyun YongHyeon break; 17300dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_FE: 1731a91981e4SPyun YongHyeon sc->msk_clock = 100; /* 100 MHz */ 1732e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER; 17330dbe28b3SPyun YongHyeon break; 173461708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 1735a91981e4SPyun YongHyeon sc->msk_clock = 50; /* 50 MHz */ 1736ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER | MSK_FLAG_DESCV2 | 1737ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1738224003b7SPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 1739224003b7SPyun YongHyeon /* 1740224003b7SPyun YongHyeon * XXX 1741224003b7SPyun YongHyeon * FE+ A0 has status LE writeback bug so msk(4) 1742224003b7SPyun YongHyeon * does not rely on status word of received frame 1743224003b7SPyun YongHyeon * in msk_rxeof() which in turn disables all 1744224003b7SPyun YongHyeon * hardware assistance bits reported by the status 1745224003b7SPyun YongHyeon * word as well as validity of the recevied frame. 1746224003b7SPyun YongHyeon * Just pass received frames to upper stack with 1747224003b7SPyun YongHyeon * minimal test and let upper stack handle them. 1748224003b7SPyun YongHyeon */ 1749efb74172SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_NOHWVLAN | 1750efb74172SPyun YongHyeon MSK_FLAG_NORXCHK | MSK_FLAG_NORX_CSUM; 1751224003b7SPyun YongHyeon } 175261708f4cSPyun YongHyeon break; 17530dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_XL: 1754a91981e4SPyun YongHyeon sc->msk_clock = 156; /* 156 MHz */ 1755e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 17560dbe28b3SPyun YongHyeon break; 175776202a16SPyun YongHyeon case CHIP_ID_YUKON_UL_2: 175884e3651eSPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 175976202a16SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 176076202a16SPyun YongHyeon break; 17610dbe28b3SPyun YongHyeon default: 1762a91981e4SPyun YongHyeon sc->msk_clock = 156; /* 156 MHz */ 1763cfd540e7SPyun YongHyeon break; 17640dbe28b3SPyun YongHyeon } 17650dbe28b3SPyun YongHyeon 1766298946a9SPyun YongHyeon /* Allocate IRQ resources. */ 1767298946a9SPyun YongHyeon msic = pci_msi_count(dev); 1768298946a9SPyun YongHyeon if (bootverbose) 1769298946a9SPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 1770298946a9SPyun YongHyeon /* 1771298946a9SPyun YongHyeon * The Yukon II reports it can handle two messages, one for each 1772298946a9SPyun YongHyeon * possible port. We go ahead and allocate two messages and only 1773298946a9SPyun YongHyeon * setup a handler for both if we have a dual port card. 1774298946a9SPyun YongHyeon * 1775298946a9SPyun YongHyeon * XXX: I haven't untangled the interrupt handler to handle dual 1776298946a9SPyun YongHyeon * port cards with separate MSI messages, so for now I disable MSI 1777298946a9SPyun YongHyeon * on dual port cards. 1778298946a9SPyun YongHyeon */ 177953dcfbd1SPyun YongHyeon if (legacy_intr != 0) 178053dcfbd1SPyun YongHyeon msi_disable = 1; 17818463d7a0SPyun YongHyeon if (msi_disable == 0) { 17828463d7a0SPyun YongHyeon switch (msic) { 17838463d7a0SPyun YongHyeon case 2: 17848463d7a0SPyun YongHyeon case 1: /* 88E8058 reports 1 MSI message */ 17858463d7a0SPyun YongHyeon msir = msic; 17868463d7a0SPyun YongHyeon if (sc->msk_num_port == 1 && 17878463d7a0SPyun YongHyeon pci_alloc_msi(dev, &msir) == 0) { 17888463d7a0SPyun YongHyeon if (msic == msir) { 17897a76e8a4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_MSI; 17908463d7a0SPyun YongHyeon sc->msk_irq_spec = msic == 2 ? 17918463d7a0SPyun YongHyeon msk_irq_spec_msi2 : 17928463d7a0SPyun YongHyeon msk_irq_spec_msi; 17936ec27c17SPyun YongHyeon } else 1794298946a9SPyun YongHyeon pci_release_msi(dev); 1795298946a9SPyun YongHyeon } 17968463d7a0SPyun YongHyeon break; 17978463d7a0SPyun YongHyeon default: 17988463d7a0SPyun YongHyeon device_printf(dev, 17998463d7a0SPyun YongHyeon "Unexpected number of MSI messages : %d\n", msic); 18008463d7a0SPyun YongHyeon break; 18018463d7a0SPyun YongHyeon } 18028463d7a0SPyun YongHyeon } 1803298946a9SPyun YongHyeon 1804298946a9SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq); 1805298946a9SPyun YongHyeon if (error) { 1806298946a9SPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1807298946a9SPyun YongHyeon goto fail; 1808298946a9SPyun YongHyeon } 1809298946a9SPyun YongHyeon 18100dbe28b3SPyun YongHyeon if ((error = msk_status_dma_alloc(sc)) != 0) 18110dbe28b3SPyun YongHyeon goto fail; 18120dbe28b3SPyun YongHyeon 18130dbe28b3SPyun YongHyeon /* Set base interrupt mask. */ 18140dbe28b3SPyun YongHyeon sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU; 18150dbe28b3SPyun YongHyeon sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR | 18160dbe28b3SPyun YongHyeon Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP; 18170dbe28b3SPyun YongHyeon 18180dbe28b3SPyun YongHyeon /* Reset the adapter. */ 18190dbe28b3SPyun YongHyeon mskc_reset(sc); 18200dbe28b3SPyun YongHyeon 18210dbe28b3SPyun YongHyeon if ((error = mskc_setup_rambuffer(sc)) != 0) 18220dbe28b3SPyun YongHyeon goto fail; 18230dbe28b3SPyun YongHyeon 18240dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1); 18250dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] == NULL) { 18260dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_A\n"); 18270dbe28b3SPyun YongHyeon error = ENXIO; 18280dbe28b3SPyun YongHyeon goto fail; 18290dbe28b3SPyun YongHyeon } 1830fcb62a8bSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO); 1831fcb62a8bSPyun YongHyeon if (mmd == NULL) { 18320dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 18330dbe28b3SPyun YongHyeon "ivars of PORT_A\n"); 18340dbe28b3SPyun YongHyeon error = ENXIO; 18350dbe28b3SPyun YongHyeon goto fail; 18360dbe28b3SPyun YongHyeon } 1837fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_A; 1838fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 1839fcb62a8bSPyun YongHyeon if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S' || sc->msk_pmd == 'P') 1840fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 1841fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_A], mmd); 18420dbe28b3SPyun YongHyeon 18430dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) { 18440dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1); 18450dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] == NULL) { 18460dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_B\n"); 18470dbe28b3SPyun YongHyeon error = ENXIO; 18480dbe28b3SPyun YongHyeon goto fail; 18490dbe28b3SPyun YongHyeon } 1850fcb62a8bSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO); 1851fcb62a8bSPyun YongHyeon if (mmd == NULL) { 18520dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 18530dbe28b3SPyun YongHyeon "ivars of PORT_B\n"); 18540dbe28b3SPyun YongHyeon error = ENXIO; 18550dbe28b3SPyun YongHyeon goto fail; 18560dbe28b3SPyun YongHyeon } 1857fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_B; 1858fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 1859fcb62a8bSPyun YongHyeon if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S' || sc->msk_pmd == 'P') 1860fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 1861fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_B], mmd); 18620dbe28b3SPyun YongHyeon } 18630dbe28b3SPyun YongHyeon 18640dbe28b3SPyun YongHyeon error = bus_generic_attach(dev); 18650dbe28b3SPyun YongHyeon if (error) { 18660dbe28b3SPyun YongHyeon device_printf(dev, "failed to attach port(s)\n"); 18670dbe28b3SPyun YongHyeon goto fail; 18680dbe28b3SPyun YongHyeon } 18690dbe28b3SPyun YongHyeon 187053dcfbd1SPyun YongHyeon /* Hook interrupt last to avoid having to lock softc. */ 187153dcfbd1SPyun YongHyeon if (legacy_intr) 187253dcfbd1SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 187353dcfbd1SPyun YongHyeon INTR_MPSAFE, NULL, msk_legacy_intr, sc, 187453dcfbd1SPyun YongHyeon &sc->msk_intrhand[0]); 187553dcfbd1SPyun YongHyeon else { 18760dbe28b3SPyun YongHyeon TASK_INIT(&sc->msk_int_task, 0, msk_int_task, sc); 18770dbe28b3SPyun YongHyeon sc->msk_tq = taskqueue_create_fast("msk_taskq", M_WAITOK, 18780dbe28b3SPyun YongHyeon taskqueue_thread_enqueue, &sc->msk_tq); 18790dbe28b3SPyun YongHyeon taskqueue_start_threads(&sc->msk_tq, 1, PI_NET, "%s taskq", 18800dbe28b3SPyun YongHyeon device_get_nameunit(sc->msk_dev)); 1881298946a9SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 1882ef544f63SPaolo Pisati INTR_MPSAFE, msk_intr, NULL, sc, &sc->msk_intrhand[0]); 188353dcfbd1SPyun YongHyeon } 18840dbe28b3SPyun YongHyeon 18850dbe28b3SPyun YongHyeon if (error != 0) { 18860dbe28b3SPyun YongHyeon device_printf(dev, "couldn't set up interrupt handler\n"); 188753dcfbd1SPyun YongHyeon if (legacy_intr == 0) 18880dbe28b3SPyun YongHyeon taskqueue_free(sc->msk_tq); 18890dbe28b3SPyun YongHyeon sc->msk_tq = NULL; 18900dbe28b3SPyun YongHyeon goto fail; 18910dbe28b3SPyun YongHyeon } 18920dbe28b3SPyun YongHyeon fail: 18930dbe28b3SPyun YongHyeon if (error != 0) 18940dbe28b3SPyun YongHyeon mskc_detach(dev); 18950dbe28b3SPyun YongHyeon 18960dbe28b3SPyun YongHyeon return (error); 18970dbe28b3SPyun YongHyeon } 18980dbe28b3SPyun YongHyeon 18990dbe28b3SPyun YongHyeon /* 19000dbe28b3SPyun YongHyeon * Shutdown hardware and free up resources. This can be called any 19010dbe28b3SPyun YongHyeon * time after the mutex has been initialized. It is called in both 19020dbe28b3SPyun YongHyeon * the error case in attach and the normal detach case so it needs 19030dbe28b3SPyun YongHyeon * to be careful about only freeing resources that have actually been 19040dbe28b3SPyun YongHyeon * allocated. 19050dbe28b3SPyun YongHyeon */ 19060dbe28b3SPyun YongHyeon static int 19070dbe28b3SPyun YongHyeon msk_detach(device_t dev) 19080dbe28b3SPyun YongHyeon { 19090dbe28b3SPyun YongHyeon struct msk_softc *sc; 19100dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 19110dbe28b3SPyun YongHyeon struct ifnet *ifp; 19120dbe28b3SPyun YongHyeon 19130dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 19140dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx), 19150dbe28b3SPyun YongHyeon ("msk mutex not initialized in msk_detach")); 19160dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 19170dbe28b3SPyun YongHyeon 19180dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 19190dbe28b3SPyun YongHyeon if (device_is_attached(dev)) { 19200dbe28b3SPyun YongHyeon /* XXX */ 19217a76e8a4SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_DETACH; 19220dbe28b3SPyun YongHyeon msk_stop(sc_if); 19230dbe28b3SPyun YongHyeon /* Can't hold locks while calling detach. */ 19240dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 19250dbe28b3SPyun YongHyeon callout_drain(&sc_if->msk_tick_ch); 19260dbe28b3SPyun YongHyeon taskqueue_drain(taskqueue_fast, &sc_if->msk_tx_task); 19270dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 19280dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 19290dbe28b3SPyun YongHyeon } 19300dbe28b3SPyun YongHyeon 19310dbe28b3SPyun YongHyeon /* 19320dbe28b3SPyun YongHyeon * We're generally called from mskc_detach() which is using 19330dbe28b3SPyun YongHyeon * device_delete_child() to get to here. It's already trashed 19340dbe28b3SPyun YongHyeon * miibus for us, so don't do it here or we'll panic. 19350dbe28b3SPyun YongHyeon * 19360dbe28b3SPyun YongHyeon * if (sc_if->msk_miibus != NULL) { 19370dbe28b3SPyun YongHyeon * device_delete_child(dev, sc_if->msk_miibus); 19380dbe28b3SPyun YongHyeon * sc_if->msk_miibus = NULL; 19390dbe28b3SPyun YongHyeon * } 19400dbe28b3SPyun YongHyeon */ 19410dbe28b3SPyun YongHyeon 194285b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 19430dbe28b3SPyun YongHyeon msk_txrx_dma_free(sc_if); 19440dbe28b3SPyun YongHyeon bus_generic_detach(dev); 19450dbe28b3SPyun YongHyeon 19460dbe28b3SPyun YongHyeon if (ifp) 19470dbe28b3SPyun YongHyeon if_free(ifp); 19480dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 19490dbe28b3SPyun YongHyeon sc->msk_if[sc_if->msk_port] = NULL; 19500dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 19510dbe28b3SPyun YongHyeon 19520dbe28b3SPyun YongHyeon return (0); 19530dbe28b3SPyun YongHyeon } 19540dbe28b3SPyun YongHyeon 19550dbe28b3SPyun YongHyeon static int 19560dbe28b3SPyun YongHyeon mskc_detach(device_t dev) 19570dbe28b3SPyun YongHyeon { 19580dbe28b3SPyun YongHyeon struct msk_softc *sc; 19590dbe28b3SPyun YongHyeon 19600dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 19610dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized")); 19620dbe28b3SPyun YongHyeon 19630dbe28b3SPyun YongHyeon if (device_is_alive(dev)) { 19640dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] != NULL) { 19650dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_A]), 19660dbe28b3SPyun YongHyeon M_DEVBUF); 19670dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_A]); 19680dbe28b3SPyun YongHyeon } 19690dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] != NULL) { 19700dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_B]), 19710dbe28b3SPyun YongHyeon M_DEVBUF); 19720dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_B]); 19730dbe28b3SPyun YongHyeon } 19740dbe28b3SPyun YongHyeon bus_generic_detach(dev); 19750dbe28b3SPyun YongHyeon } 19760dbe28b3SPyun YongHyeon 19770dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 19780dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 19790dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 19800dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 19810dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 19820dbe28b3SPyun YongHyeon 19830dbe28b3SPyun YongHyeon /* LED Off. */ 19840dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF); 19850dbe28b3SPyun YongHyeon 19860dbe28b3SPyun YongHyeon /* Put hardware reset. */ 19870dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 19880dbe28b3SPyun YongHyeon 19890dbe28b3SPyun YongHyeon msk_status_dma_free(sc); 19900dbe28b3SPyun YongHyeon 199153dcfbd1SPyun YongHyeon if (legacy_intr == 0 && sc->msk_tq != NULL) { 19920dbe28b3SPyun YongHyeon taskqueue_drain(sc->msk_tq, &sc->msk_int_task); 19930dbe28b3SPyun YongHyeon taskqueue_free(sc->msk_tq); 19940dbe28b3SPyun YongHyeon sc->msk_tq = NULL; 19950dbe28b3SPyun YongHyeon } 1996298946a9SPyun YongHyeon if (sc->msk_intrhand[0]) { 1997298946a9SPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]); 1998298946a9SPyun YongHyeon sc->msk_intrhand[0] = NULL; 19990dbe28b3SPyun YongHyeon } 2000298946a9SPyun YongHyeon if (sc->msk_intrhand[1]) { 2001298946a9SPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]); 2002298946a9SPyun YongHyeon sc->msk_intrhand[1] = NULL; 2003298946a9SPyun YongHyeon } 2004298946a9SPyun YongHyeon bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq); 20057a76e8a4SPyun YongHyeon if ((sc->msk_pflags & MSK_FLAG_MSI) != 0) 20060dbe28b3SPyun YongHyeon pci_release_msi(dev); 20070dbe28b3SPyun YongHyeon bus_release_resources(dev, sc->msk_res_spec, sc->msk_res); 20080dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 20090dbe28b3SPyun YongHyeon 20100dbe28b3SPyun YongHyeon return (0); 20110dbe28b3SPyun YongHyeon } 20120dbe28b3SPyun YongHyeon 20130dbe28b3SPyun YongHyeon struct msk_dmamap_arg { 20140dbe28b3SPyun YongHyeon bus_addr_t msk_busaddr; 20150dbe28b3SPyun YongHyeon }; 20160dbe28b3SPyun YongHyeon 20170dbe28b3SPyun YongHyeon static void 20180dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 20190dbe28b3SPyun YongHyeon { 20200dbe28b3SPyun YongHyeon struct msk_dmamap_arg *ctx; 20210dbe28b3SPyun YongHyeon 20220dbe28b3SPyun YongHyeon if (error != 0) 20230dbe28b3SPyun YongHyeon return; 20240dbe28b3SPyun YongHyeon ctx = arg; 20250dbe28b3SPyun YongHyeon ctx->msk_busaddr = segs[0].ds_addr; 20260dbe28b3SPyun YongHyeon } 20270dbe28b3SPyun YongHyeon 20280dbe28b3SPyun YongHyeon /* Create status DMA region. */ 20290dbe28b3SPyun YongHyeon static int 20300dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc) 20310dbe28b3SPyun YongHyeon { 20320dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 20330dbe28b3SPyun YongHyeon int error; 20340dbe28b3SPyun YongHyeon 20350dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 20360dbe28b3SPyun YongHyeon bus_get_dma_tag(sc->msk_dev), /* parent */ 20370dbe28b3SPyun YongHyeon MSK_STAT_ALIGN, 0, /* alignment, boundary */ 20380dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 20390dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 20400dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 20410dbe28b3SPyun YongHyeon MSK_STAT_RING_SZ, /* maxsize */ 20420dbe28b3SPyun YongHyeon 1, /* nsegments */ 20430dbe28b3SPyun YongHyeon MSK_STAT_RING_SZ, /* maxsegsize */ 20440dbe28b3SPyun YongHyeon 0, /* flags */ 20450dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 20460dbe28b3SPyun YongHyeon &sc->msk_stat_tag); 20470dbe28b3SPyun YongHyeon if (error != 0) { 20480dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 20490dbe28b3SPyun YongHyeon "failed to create status DMA tag\n"); 20500dbe28b3SPyun YongHyeon return (error); 20510dbe28b3SPyun YongHyeon } 20520dbe28b3SPyun YongHyeon 20530dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for status ring. */ 20540dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc->msk_stat_tag, 20550dbe28b3SPyun YongHyeon (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT | 20560dbe28b3SPyun YongHyeon BUS_DMA_ZERO, &sc->msk_stat_map); 20570dbe28b3SPyun YongHyeon if (error != 0) { 20580dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 20590dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for status ring\n"); 20600dbe28b3SPyun YongHyeon return (error); 20610dbe28b3SPyun YongHyeon } 20620dbe28b3SPyun YongHyeon 20630dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 20640dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc->msk_stat_tag, 20650dbe28b3SPyun YongHyeon sc->msk_stat_map, sc->msk_stat_ring, MSK_STAT_RING_SZ, 20660dbe28b3SPyun YongHyeon msk_dmamap_cb, &ctx, 0); 20670dbe28b3SPyun YongHyeon if (error != 0) { 20680dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 20690dbe28b3SPyun YongHyeon "failed to load DMA'able memory for status ring\n"); 20700dbe28b3SPyun YongHyeon return (error); 20710dbe28b3SPyun YongHyeon } 20720dbe28b3SPyun YongHyeon sc->msk_stat_ring_paddr = ctx.msk_busaddr; 20730dbe28b3SPyun YongHyeon 20740dbe28b3SPyun YongHyeon return (0); 20750dbe28b3SPyun YongHyeon } 20760dbe28b3SPyun YongHyeon 20770dbe28b3SPyun YongHyeon static void 20780dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc) 20790dbe28b3SPyun YongHyeon { 20800dbe28b3SPyun YongHyeon 20810dbe28b3SPyun YongHyeon /* Destroy status block. */ 20820dbe28b3SPyun YongHyeon if (sc->msk_stat_tag) { 20830dbe28b3SPyun YongHyeon if (sc->msk_stat_map) { 20840dbe28b3SPyun YongHyeon bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map); 20850dbe28b3SPyun YongHyeon if (sc->msk_stat_ring) { 20860dbe28b3SPyun YongHyeon bus_dmamem_free(sc->msk_stat_tag, 20870dbe28b3SPyun YongHyeon sc->msk_stat_ring, sc->msk_stat_map); 20880dbe28b3SPyun YongHyeon sc->msk_stat_ring = NULL; 20890dbe28b3SPyun YongHyeon } 20900dbe28b3SPyun YongHyeon sc->msk_stat_map = NULL; 20910dbe28b3SPyun YongHyeon } 20920dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc->msk_stat_tag); 20930dbe28b3SPyun YongHyeon sc->msk_stat_tag = NULL; 20940dbe28b3SPyun YongHyeon } 20950dbe28b3SPyun YongHyeon } 20960dbe28b3SPyun YongHyeon 20970dbe28b3SPyun YongHyeon static int 20980dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if) 20990dbe28b3SPyun YongHyeon { 21000dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 21010dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 21020dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 210383c04c93SPyun YongHyeon bus_size_t rxalign; 21040dbe28b3SPyun YongHyeon int error, i; 21050dbe28b3SPyun YongHyeon 21060dbe28b3SPyun YongHyeon /* Create parent DMA tag. */ 21070dbe28b3SPyun YongHyeon /* 21080dbe28b3SPyun YongHyeon * XXX 21090dbe28b3SPyun YongHyeon * It seems that Yukon II supports full 64bits DMA operations. But 21100dbe28b3SPyun YongHyeon * it needs two descriptors(list elements) for 64bits DMA operations. 21110dbe28b3SPyun YongHyeon * Since we don't know what DMA address mappings(32bits or 64bits) 21120dbe28b3SPyun YongHyeon * would be used in advance for each mbufs, we limits its DMA space 21130dbe28b3SPyun YongHyeon * to be in range of 32bits address space. Otherwise, we should check 21140dbe28b3SPyun YongHyeon * what DMA address is used and chain another descriptor for the 21150dbe28b3SPyun YongHyeon * 64bits DMA operation. This also means descriptor ring size is 21160dbe28b3SPyun YongHyeon * variable. Limiting DMA address to be in 32bit address space greatly 21170dbe28b3SPyun YongHyeon * simplyfies descriptor handling and possibly would increase 21180dbe28b3SPyun YongHyeon * performance a bit due to efficient handling of descriptors. 21190dbe28b3SPyun YongHyeon * Apart from harassing checksum offloading mechanisms, it seems 21200dbe28b3SPyun YongHyeon * it's really bad idea to use a seperate descriptor for 64bit 21210dbe28b3SPyun YongHyeon * DMA operation to save small descriptor memory. Anyway, I've 21220dbe28b3SPyun YongHyeon * never seen these exotic scheme on ethernet interface hardware. 21230dbe28b3SPyun YongHyeon */ 21240dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 21250dbe28b3SPyun YongHyeon bus_get_dma_tag(sc_if->msk_if_dev), /* parent */ 21260dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 21270dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 21280dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21290dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21300dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 21310dbe28b3SPyun YongHyeon 0, /* nsegments */ 21320dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 21330dbe28b3SPyun YongHyeon 0, /* flags */ 21340dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21350dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_parent_tag); 21360dbe28b3SPyun YongHyeon if (error != 0) { 21370dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21380dbe28b3SPyun YongHyeon "failed to create parent DMA tag\n"); 21390dbe28b3SPyun YongHyeon goto fail; 21400dbe28b3SPyun YongHyeon } 21410dbe28b3SPyun YongHyeon /* Create tag for Tx ring. */ 21420dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 21430dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 21440dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21450dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21460dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21470dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsize */ 21480dbe28b3SPyun YongHyeon 1, /* nsegments */ 21490dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsegsize */ 21500dbe28b3SPyun YongHyeon 0, /* flags */ 21510dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21520dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_ring_tag); 21530dbe28b3SPyun YongHyeon if (error != 0) { 21540dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21550dbe28b3SPyun YongHyeon "failed to create Tx ring DMA tag\n"); 21560dbe28b3SPyun YongHyeon goto fail; 21570dbe28b3SPyun YongHyeon } 21580dbe28b3SPyun YongHyeon 21590dbe28b3SPyun YongHyeon /* Create tag for Rx ring. */ 21600dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 21610dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 21620dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21630dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21640dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21650dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsize */ 21660dbe28b3SPyun YongHyeon 1, /* nsegments */ 21670dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsegsize */ 21680dbe28b3SPyun YongHyeon 0, /* flags */ 21690dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21700dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_ring_tag); 21710dbe28b3SPyun YongHyeon if (error != 0) { 21720dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21730dbe28b3SPyun YongHyeon "failed to create Rx ring DMA tag\n"); 21740dbe28b3SPyun YongHyeon goto fail; 21750dbe28b3SPyun YongHyeon } 21760dbe28b3SPyun YongHyeon 21770dbe28b3SPyun YongHyeon /* Create tag for Tx buffers. */ 21780dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 21790dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 21800dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21810dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21820dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21838b51df84SPyun YongHyeon MSK_TSO_MAXSIZE, /* maxsize */ 21840dbe28b3SPyun YongHyeon MSK_MAXTXSEGS, /* nsegments */ 21858b51df84SPyun YongHyeon MSK_TSO_MAXSGSIZE, /* maxsegsize */ 21860dbe28b3SPyun YongHyeon 0, /* flags */ 21870dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21880dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_tag); 21890dbe28b3SPyun YongHyeon if (error != 0) { 21900dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21910dbe28b3SPyun YongHyeon "failed to create Tx DMA tag\n"); 21920dbe28b3SPyun YongHyeon goto fail; 21930dbe28b3SPyun YongHyeon } 21940dbe28b3SPyun YongHyeon 219583c04c93SPyun YongHyeon rxalign = 1; 219683c04c93SPyun YongHyeon /* 219783c04c93SPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 219883c04c93SPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 219983c04c93SPyun YongHyeon */ 220083c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 220183c04c93SPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 22020dbe28b3SPyun YongHyeon /* Create tag for Rx buffers. */ 22030dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 220483c04c93SPyun YongHyeon rxalign, 0, /* alignment, boundary */ 22050dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22060dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22070dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22080dbe28b3SPyun YongHyeon MCLBYTES, /* maxsize */ 22090dbe28b3SPyun YongHyeon 1, /* nsegments */ 22100dbe28b3SPyun YongHyeon MCLBYTES, /* maxsegsize */ 22110dbe28b3SPyun YongHyeon 0, /* flags */ 22120dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22130dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_tag); 22140dbe28b3SPyun YongHyeon if (error != 0) { 22150dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22160dbe28b3SPyun YongHyeon "failed to create Rx DMA tag\n"); 22170dbe28b3SPyun YongHyeon goto fail; 22180dbe28b3SPyun YongHyeon } 22190dbe28b3SPyun YongHyeon 22200dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 22210dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag, 22220dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK | 22230dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map); 22240dbe28b3SPyun YongHyeon if (error != 0) { 22250dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22260dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Tx ring\n"); 22270dbe28b3SPyun YongHyeon goto fail; 22280dbe28b3SPyun YongHyeon } 22290dbe28b3SPyun YongHyeon 22300dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 22310dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag, 22320dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring, 22330dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, 0); 22340dbe28b3SPyun YongHyeon if (error != 0) { 22350dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22360dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Tx ring\n"); 22370dbe28b3SPyun YongHyeon goto fail; 22380dbe28b3SPyun YongHyeon } 22390dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr; 22400dbe28b3SPyun YongHyeon 22410dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 22420dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag, 22430dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK | 22440dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map); 22450dbe28b3SPyun YongHyeon if (error != 0) { 22460dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22470dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Rx ring\n"); 22480dbe28b3SPyun YongHyeon goto fail; 22490dbe28b3SPyun YongHyeon } 22500dbe28b3SPyun YongHyeon 22510dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 22520dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag, 22530dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring, 22540dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, 0); 22550dbe28b3SPyun YongHyeon if (error != 0) { 22560dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22570dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Rx ring\n"); 22580dbe28b3SPyun YongHyeon goto fail; 22590dbe28b3SPyun YongHyeon } 22600dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr; 22610dbe28b3SPyun YongHyeon 22620dbe28b3SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 22630dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 22640dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 22650dbe28b3SPyun YongHyeon txd->tx_m = NULL; 22660dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 22670dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0, 22680dbe28b3SPyun YongHyeon &txd->tx_dmamap); 22690dbe28b3SPyun YongHyeon if (error != 0) { 22700dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22710dbe28b3SPyun YongHyeon "failed to create Tx dmamap\n"); 22720dbe28b3SPyun YongHyeon goto fail; 22730dbe28b3SPyun YongHyeon } 22740dbe28b3SPyun YongHyeon } 22750dbe28b3SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 22760dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 22770dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_sparemap)) != 0) { 22780dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22790dbe28b3SPyun YongHyeon "failed to create spare Rx dmamap\n"); 22800dbe28b3SPyun YongHyeon goto fail; 22810dbe28b3SPyun YongHyeon } 22820dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 22830dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 22840dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 22850dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 22860dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 22870dbe28b3SPyun YongHyeon &rxd->rx_dmamap); 22880dbe28b3SPyun YongHyeon if (error != 0) { 22890dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22900dbe28b3SPyun YongHyeon "failed to create Rx dmamap\n"); 22910dbe28b3SPyun YongHyeon goto fail; 22920dbe28b3SPyun YongHyeon } 22930dbe28b3SPyun YongHyeon } 229485b340cbSPyun YongHyeon 229585b340cbSPyun YongHyeon fail: 229685b340cbSPyun YongHyeon return (error); 229785b340cbSPyun YongHyeon } 229885b340cbSPyun YongHyeon 229985b340cbSPyun YongHyeon static int 230085b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if) 230185b340cbSPyun YongHyeon { 230285b340cbSPyun YongHyeon struct msk_dmamap_arg ctx; 230385b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 230485b340cbSPyun YongHyeon bus_size_t rxalign; 230585b340cbSPyun YongHyeon int error, i; 230685b340cbSPyun YongHyeon 2307e2b16603SPyun YongHyeon if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 2308e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 230985b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 231085b340cbSPyun YongHyeon "disabling jumbo frame support\n"); 231185b340cbSPyun YongHyeon return (0); 231285b340cbSPyun YongHyeon } 231385b340cbSPyun YongHyeon /* Create tag for jumbo Rx ring. */ 231485b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 231585b340cbSPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 231685b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 231785b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 231885b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 231985b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsize */ 232085b340cbSPyun YongHyeon 1, /* nsegments */ 232185b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsegsize */ 232285b340cbSPyun YongHyeon 0, /* flags */ 232385b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 232485b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 232585b340cbSPyun YongHyeon if (error != 0) { 232685b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 232785b340cbSPyun YongHyeon "failed to create jumbo Rx ring DMA tag\n"); 232885b340cbSPyun YongHyeon goto jumbo_fail; 232985b340cbSPyun YongHyeon } 233085b340cbSPyun YongHyeon 233185b340cbSPyun YongHyeon rxalign = 1; 233285b340cbSPyun YongHyeon /* 233385b340cbSPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 233485b340cbSPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 233585b340cbSPyun YongHyeon */ 233685b340cbSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 233785b340cbSPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 233885b340cbSPyun YongHyeon /* Create tag for jumbo Rx buffers. */ 233985b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 234085b340cbSPyun YongHyeon rxalign, 0, /* alignment, boundary */ 234185b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 234285b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 234385b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 234485b340cbSPyun YongHyeon MJUM9BYTES, /* maxsize */ 234585b340cbSPyun YongHyeon 1, /* nsegments */ 234685b340cbSPyun YongHyeon MJUM9BYTES, /* maxsegsize */ 234785b340cbSPyun YongHyeon 0, /* flags */ 234885b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 234985b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_tag); 235085b340cbSPyun YongHyeon if (error != 0) { 235185b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 235285b340cbSPyun YongHyeon "failed to create jumbo Rx DMA tag\n"); 235385b340cbSPyun YongHyeon goto jumbo_fail; 235485b340cbSPyun YongHyeon } 235585b340cbSPyun YongHyeon 235685b340cbSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */ 235785b340cbSPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 235885b340cbSPyun YongHyeon (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring, 235985b340cbSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 236085b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_map); 236185b340cbSPyun YongHyeon if (error != 0) { 236285b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 236385b340cbSPyun YongHyeon "failed to allocate DMA'able memory for jumbo Rx ring\n"); 236485b340cbSPyun YongHyeon goto jumbo_fail; 236585b340cbSPyun YongHyeon } 236685b340cbSPyun YongHyeon 236785b340cbSPyun YongHyeon ctx.msk_busaddr = 0; 236885b340cbSPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 236985b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 237085b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ, 237185b340cbSPyun YongHyeon msk_dmamap_cb, &ctx, 0); 237285b340cbSPyun YongHyeon if (error != 0) { 237385b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 237485b340cbSPyun YongHyeon "failed to load DMA'able memory for jumbo Rx ring\n"); 237585b340cbSPyun YongHyeon goto jumbo_fail; 237685b340cbSPyun YongHyeon } 237785b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr; 237885b340cbSPyun YongHyeon 23790dbe28b3SPyun YongHyeon /* Create DMA maps for jumbo Rx buffers. */ 23800dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 23810dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) { 23820dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23830dbe28b3SPyun YongHyeon "failed to create spare jumbo Rx dmamap\n"); 238485b340cbSPyun YongHyeon goto jumbo_fail; 23850dbe28b3SPyun YongHyeon } 23860dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 23870dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 23880dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 23890dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 23900dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 23910dbe28b3SPyun YongHyeon &jrxd->rx_dmamap); 23920dbe28b3SPyun YongHyeon if (error != 0) { 23930dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23940dbe28b3SPyun YongHyeon "failed to create jumbo Rx dmamap\n"); 239585b340cbSPyun YongHyeon goto jumbo_fail; 23960dbe28b3SPyun YongHyeon } 23970dbe28b3SPyun YongHyeon } 23980dbe28b3SPyun YongHyeon 239985b340cbSPyun YongHyeon return (0); 24000dbe28b3SPyun YongHyeon 240185b340cbSPyun YongHyeon jumbo_fail: 240285b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 240385b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, "disabling jumbo frame support " 240485b340cbSPyun YongHyeon "due to resource shortage\n"); 2405e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 24060dbe28b3SPyun YongHyeon return (error); 24070dbe28b3SPyun YongHyeon } 24080dbe28b3SPyun YongHyeon 24090dbe28b3SPyun YongHyeon static void 24100dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if) 24110dbe28b3SPyun YongHyeon { 24120dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 24130dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 24140dbe28b3SPyun YongHyeon int i; 24150dbe28b3SPyun YongHyeon 24160dbe28b3SPyun YongHyeon /* Tx ring. */ 24170dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_tag) { 24180dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map) 24190dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag, 24200dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 24210dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map && 24220dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring) 24230dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag, 24240dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring, 24250dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 24260dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring = NULL; 24270dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map = NULL; 24280dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag); 24290dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_tag = NULL; 24300dbe28b3SPyun YongHyeon } 24310dbe28b3SPyun YongHyeon /* Rx ring. */ 24320dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_tag) { 24330dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map) 24340dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag, 24350dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 24360dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map && 24370dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring) 24380dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag, 24390dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring, 24400dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 24410dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring = NULL; 24420dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map = NULL; 24430dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag); 24440dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag = NULL; 24450dbe28b3SPyun YongHyeon } 24460dbe28b3SPyun YongHyeon /* Tx buffers. */ 24470dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_tag) { 24480dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 24490dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 24500dbe28b3SPyun YongHyeon if (txd->tx_dmamap) { 24510dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag, 24520dbe28b3SPyun YongHyeon txd->tx_dmamap); 24530dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 24540dbe28b3SPyun YongHyeon } 24550dbe28b3SPyun YongHyeon } 24560dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag); 24570dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_tag = NULL; 24580dbe28b3SPyun YongHyeon } 24590dbe28b3SPyun YongHyeon /* Rx buffers. */ 24600dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_tag) { 24610dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 24620dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 24630dbe28b3SPyun YongHyeon if (rxd->rx_dmamap) { 24640dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 24650dbe28b3SPyun YongHyeon rxd->rx_dmamap); 24660dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 24670dbe28b3SPyun YongHyeon } 24680dbe28b3SPyun YongHyeon } 24690dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_sparemap) { 24700dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 24710dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap); 24720dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = 0; 24730dbe28b3SPyun YongHyeon } 24740dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag); 24750dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_tag = NULL; 24760dbe28b3SPyun YongHyeon } 247785b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_parent_tag) { 247885b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag); 247985b340cbSPyun YongHyeon sc_if->msk_cdata.msk_parent_tag = NULL; 248085b340cbSPyun YongHyeon } 248185b340cbSPyun YongHyeon } 248285b340cbSPyun YongHyeon 248385b340cbSPyun YongHyeon static void 248485b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if) 248585b340cbSPyun YongHyeon { 248685b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 248785b340cbSPyun YongHyeon int i; 248885b340cbSPyun YongHyeon 248985b340cbSPyun YongHyeon /* Jumbo Rx ring. */ 249085b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) { 249185b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map) 249285b340cbSPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 249385b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 249485b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map && 249585b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring) 249685b340cbSPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 249785b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, 249885b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 249985b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring = NULL; 250085b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL; 250185b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 250285b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL; 250385b340cbSPyun YongHyeon } 25040dbe28b3SPyun YongHyeon /* Jumbo Rx buffers. */ 25050dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_tag) { 25060dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 25070dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 25080dbe28b3SPyun YongHyeon if (jrxd->rx_dmamap) { 25090dbe28b3SPyun YongHyeon bus_dmamap_destroy( 25100dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag, 25110dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 25120dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 25130dbe28b3SPyun YongHyeon } 25140dbe28b3SPyun YongHyeon } 25150dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) { 25160dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag, 25170dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap); 25180dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0; 25190dbe28b3SPyun YongHyeon } 25200dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag); 25210dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag = NULL; 25220dbe28b3SPyun YongHyeon } 25230dbe28b3SPyun YongHyeon } 25240dbe28b3SPyun YongHyeon 25250dbe28b3SPyun YongHyeon static int 25260dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head) 25270dbe28b3SPyun YongHyeon { 25280dbe28b3SPyun YongHyeon struct msk_txdesc *txd, *txd_last; 25290dbe28b3SPyun YongHyeon struct msk_tx_desc *tx_le; 25300dbe28b3SPyun YongHyeon struct mbuf *m; 25310dbe28b3SPyun YongHyeon bus_dmamap_t map; 25320dbe28b3SPyun YongHyeon bus_dma_segment_t txsegs[MSK_MAXTXSEGS]; 25330dbe28b3SPyun YongHyeon uint32_t control, prod, si; 25340dbe28b3SPyun YongHyeon uint16_t offset, tcp_offset, tso_mtu; 25350dbe28b3SPyun YongHyeon int error, i, nseg, tso; 25360dbe28b3SPyun YongHyeon 25370dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 25380dbe28b3SPyun YongHyeon 25390dbe28b3SPyun YongHyeon tcp_offset = offset = 0; 25400dbe28b3SPyun YongHyeon m = *m_head; 2541ebb25bfaSPyun YongHyeon if (((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 2542ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) || 2543ebb25bfaSPyun YongHyeon ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 2544ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TSO) != 0)) { 25450dbe28b3SPyun YongHyeon /* 25460dbe28b3SPyun YongHyeon * Since mbuf has no protocol specific structure information 25470dbe28b3SPyun YongHyeon * in it we have to inspect protocol information here to 25480dbe28b3SPyun YongHyeon * setup TSO and checksum offload. I don't know why Marvell 25490dbe28b3SPyun YongHyeon * made a such decision in chip design because other GigE 25500dbe28b3SPyun YongHyeon * hardwares normally takes care of all these chores in 25510dbe28b3SPyun YongHyeon * hardware. However, TSO performance of Yukon II is very 25520dbe28b3SPyun YongHyeon * good such that it's worth to implement it. 25530dbe28b3SPyun YongHyeon */ 25540dbe28b3SPyun YongHyeon struct ether_header *eh; 25550dbe28b3SPyun YongHyeon struct ip *ip; 25560dbe28b3SPyun YongHyeon struct tcphdr *tcp; 25570dbe28b3SPyun YongHyeon 2558ad415775SPyun YongHyeon if (M_WRITABLE(m) == 0) { 2559ad415775SPyun YongHyeon /* Get a writable copy. */ 2560ad415775SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 2561ad415775SPyun YongHyeon m_freem(*m_head); 2562ad415775SPyun YongHyeon if (m == NULL) { 2563ad415775SPyun YongHyeon *m_head = NULL; 2564ad415775SPyun YongHyeon return (ENOBUFS); 2565ad415775SPyun YongHyeon } 2566ad415775SPyun YongHyeon *m_head = m; 2567ad415775SPyun YongHyeon } 25680dbe28b3SPyun YongHyeon 25690dbe28b3SPyun YongHyeon offset = sizeof(struct ether_header); 25700dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 25710dbe28b3SPyun YongHyeon if (m == NULL) { 25720dbe28b3SPyun YongHyeon *m_head = NULL; 25730dbe28b3SPyun YongHyeon return (ENOBUFS); 25740dbe28b3SPyun YongHyeon } 25750dbe28b3SPyun YongHyeon eh = mtod(m, struct ether_header *); 25760dbe28b3SPyun YongHyeon /* Check if hardware VLAN insertion is off. */ 25770dbe28b3SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 25780dbe28b3SPyun YongHyeon offset = sizeof(struct ether_vlan_header); 25790dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 25800dbe28b3SPyun YongHyeon if (m == NULL) { 25810dbe28b3SPyun YongHyeon *m_head = NULL; 25820dbe28b3SPyun YongHyeon return (ENOBUFS); 25830dbe28b3SPyun YongHyeon } 2584b5898b80SPyun YongHyeon } 25850dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct ip)); 25860dbe28b3SPyun YongHyeon if (m == NULL) { 25870dbe28b3SPyun YongHyeon *m_head = NULL; 25880dbe28b3SPyun YongHyeon return (ENOBUFS); 25890dbe28b3SPyun YongHyeon } 2590b5898b80SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + offset); 25910dbe28b3SPyun YongHyeon offset += (ip->ip_hl << 2); 25920dbe28b3SPyun YongHyeon tcp_offset = offset; 2593b5898b80SPyun YongHyeon /* 2594b5898b80SPyun YongHyeon * It seems that Yukon II has Tx checksum offload bug for 2595b5898b80SPyun YongHyeon * small TCP packets that's less than 60 bytes in size 2596b5898b80SPyun YongHyeon * (e.g. TCP window probe packet, pure ACK packet). 2597b5898b80SPyun YongHyeon * Common work around like padding with zeros to make the 2598b5898b80SPyun YongHyeon * frame minimum ethernet frame size didn't work at all. 2599b5898b80SPyun YongHyeon * Instead of disabling checksum offload completely we 2600b5898b80SPyun YongHyeon * resort to S/W checksum routine when we encounter short 2601b5898b80SPyun YongHyeon * TCP frames. 2602b5898b80SPyun YongHyeon * Short UDP packets appear to be handled correctly by 2603ebb25bfaSPyun YongHyeon * Yukon II. Also I assume this bug does not happen on 2604ebb25bfaSPyun YongHyeon * controllers that use newer descriptor format or 2605ebb25bfaSPyun YongHyeon * automatic Tx checksum calaulcation. 2606b5898b80SPyun YongHyeon */ 2607ebb25bfaSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 2608ebb25bfaSPyun YongHyeon (m->m_pkthdr.len < MSK_MIN_FRAMELEN) && 2609b5898b80SPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) { 2610925da971SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 2611925da971SPyun YongHyeon if (m == NULL) { 2612925da971SPyun YongHyeon *m_head = NULL; 2613925da971SPyun YongHyeon return (ENOBUFS); 2614925da971SPyun YongHyeon } 2615b5898b80SPyun YongHyeon *(uint16_t *)(m->m_data + offset + 2616f9ad2b2fSPyun YongHyeon m->m_pkthdr.csum_data) = in_cksum_skip(m, 2617f9ad2b2fSPyun YongHyeon m->m_pkthdr.len, offset); 2618b5898b80SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_TCP; 2619b5898b80SPyun YongHyeon } 26200dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 26210dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 26220dbe28b3SPyun YongHyeon if (m == NULL) { 26230dbe28b3SPyun YongHyeon *m_head = NULL; 26240dbe28b3SPyun YongHyeon return (ENOBUFS); 26250dbe28b3SPyun YongHyeon } 26263326191fSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + offset); 26270dbe28b3SPyun YongHyeon offset += (tcp->th_off << 2); 26280dbe28b3SPyun YongHyeon } 26290dbe28b3SPyun YongHyeon *m_head = m; 26300dbe28b3SPyun YongHyeon } 26310dbe28b3SPyun YongHyeon 26320dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_tx_prod; 26330dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 26340dbe28b3SPyun YongHyeon txd_last = txd; 26350dbe28b3SPyun YongHyeon map = txd->tx_dmamap; 26360dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map, 26370dbe28b3SPyun YongHyeon *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 26380dbe28b3SPyun YongHyeon if (error == EFBIG) { 2639304a4c6fSJohn Baldwin m = m_collapse(*m_head, M_DONTWAIT, MSK_MAXTXSEGS); 26400dbe28b3SPyun YongHyeon if (m == NULL) { 26410dbe28b3SPyun YongHyeon m_freem(*m_head); 26420dbe28b3SPyun YongHyeon *m_head = NULL; 26430dbe28b3SPyun YongHyeon return (ENOBUFS); 26440dbe28b3SPyun YongHyeon } 26450dbe28b3SPyun YongHyeon *m_head = m; 26460dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, 26470dbe28b3SPyun YongHyeon map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 26480dbe28b3SPyun YongHyeon if (error != 0) { 26490dbe28b3SPyun YongHyeon m_freem(*m_head); 26500dbe28b3SPyun YongHyeon *m_head = NULL; 26510dbe28b3SPyun YongHyeon return (error); 26520dbe28b3SPyun YongHyeon } 26530dbe28b3SPyun YongHyeon } else if (error != 0) 26540dbe28b3SPyun YongHyeon return (error); 26550dbe28b3SPyun YongHyeon if (nseg == 0) { 26560dbe28b3SPyun YongHyeon m_freem(*m_head); 26570dbe28b3SPyun YongHyeon *m_head = NULL; 26580dbe28b3SPyun YongHyeon return (EIO); 26590dbe28b3SPyun YongHyeon } 26600dbe28b3SPyun YongHyeon 26610dbe28b3SPyun YongHyeon /* Check number of available descriptors. */ 26620dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt + nseg >= 26630dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) { 26640dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map); 26650dbe28b3SPyun YongHyeon return (ENOBUFS); 26660dbe28b3SPyun YongHyeon } 26670dbe28b3SPyun YongHyeon 26680dbe28b3SPyun YongHyeon control = 0; 26690dbe28b3SPyun YongHyeon tso = 0; 26700dbe28b3SPyun YongHyeon tx_le = NULL; 26710dbe28b3SPyun YongHyeon 26720dbe28b3SPyun YongHyeon /* Check TSO support. */ 26730dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2674262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2675262e9dcfSPyun YongHyeon tso_mtu = m->m_pkthdr.tso_segsz; 2676262e9dcfSPyun YongHyeon else 26770dbe28b3SPyun YongHyeon tso_mtu = offset + m->m_pkthdr.tso_segsz; 26780dbe28b3SPyun YongHyeon if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) { 26790dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 26800dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(tso_mtu); 2681262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2682262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(OP_MSS | HW_OWNER); 2683262e9dcfSPyun YongHyeon else 2684262e9dcfSPyun YongHyeon tx_le->msk_control = 2685262e9dcfSPyun YongHyeon htole32(OP_LRGLEN | HW_OWNER); 26860dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 26870dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 26880dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = tso_mtu; 26890dbe28b3SPyun YongHyeon } 26900dbe28b3SPyun YongHyeon tso++; 26910dbe28b3SPyun YongHyeon } 26920dbe28b3SPyun YongHyeon /* Check if we have a VLAN tag to insert. */ 26930dbe28b3SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 2694d06930afSPyun YongHyeon if (tx_le == NULL) { 26950dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 26960dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(0); 26970dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(OP_VLAN | HW_OWNER | 26980dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 26990dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27000dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27010dbe28b3SPyun YongHyeon } else { 27020dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(OP_VLAN | 27030dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 27040dbe28b3SPyun YongHyeon } 27050dbe28b3SPyun YongHyeon control |= INS_VLAN; 27060dbe28b3SPyun YongHyeon } 27070dbe28b3SPyun YongHyeon /* Check if we have to handle checksum offload. */ 27080dbe28b3SPyun YongHyeon if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) { 2709ebb25bfaSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) != 0) 2710262e9dcfSPyun YongHyeon control |= CALSUM; 2711262e9dcfSPyun YongHyeon else { 27120dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2713262e9dcfSPyun YongHyeon tx_le->msk_addr = htole32(((tcp_offset + 2714262e9dcfSPyun YongHyeon m->m_pkthdr.csum_data) & 0xffff) | 2715262e9dcfSPyun YongHyeon ((uint32_t)tcp_offset << 16)); 2716262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(1 << 16 | 2717262e9dcfSPyun YongHyeon (OP_TCPLISW | HW_OWNER)); 27180dbe28b3SPyun YongHyeon control = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM; 27190dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 27200dbe28b3SPyun YongHyeon control |= UDPTCP; 27210dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27220dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27230dbe28b3SPyun YongHyeon } 2724262e9dcfSPyun YongHyeon } 27250dbe28b3SPyun YongHyeon 27260dbe28b3SPyun YongHyeon si = prod; 27270dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27280dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr)); 27290dbe28b3SPyun YongHyeon if (tso == 0) 27300dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 27310dbe28b3SPyun YongHyeon OP_PACKET); 27320dbe28b3SPyun YongHyeon else 27330dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 27340dbe28b3SPyun YongHyeon OP_LARGESEND); 27350dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27360dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27370dbe28b3SPyun YongHyeon 27380dbe28b3SPyun YongHyeon for (i = 1; i < nseg; i++) { 27390dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27400dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr)); 27410dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[i].ds_len | control | 27420dbe28b3SPyun YongHyeon OP_BUFFER | HW_OWNER); 27430dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27440dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27450dbe28b3SPyun YongHyeon } 27460dbe28b3SPyun YongHyeon /* Update producer index. */ 27470dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = prod; 27480dbe28b3SPyun YongHyeon 27490dbe28b3SPyun YongHyeon /* Set EOP on the last desciptor. */ 27500dbe28b3SPyun YongHyeon prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT; 27510dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27520dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(EOP); 27530dbe28b3SPyun YongHyeon 27540dbe28b3SPyun YongHyeon /* Turn the first descriptor ownership to hardware. */ 27550dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[si]; 27560dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(HW_OWNER); 27570dbe28b3SPyun YongHyeon 27580dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 27590dbe28b3SPyun YongHyeon map = txd_last->tx_dmamap; 27600dbe28b3SPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 27610dbe28b3SPyun YongHyeon txd->tx_dmamap = map; 27620dbe28b3SPyun YongHyeon txd->tx_m = m; 27630dbe28b3SPyun YongHyeon 27640dbe28b3SPyun YongHyeon /* Sync descriptors. */ 27650dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE); 27660dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 27670dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 27680dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 27690dbe28b3SPyun YongHyeon 27700dbe28b3SPyun YongHyeon return (0); 27710dbe28b3SPyun YongHyeon } 27720dbe28b3SPyun YongHyeon 27730dbe28b3SPyun YongHyeon static void 27740dbe28b3SPyun YongHyeon msk_tx_task(void *arg, int pending) 27750dbe28b3SPyun YongHyeon { 27760dbe28b3SPyun YongHyeon struct ifnet *ifp; 27770dbe28b3SPyun YongHyeon 27780dbe28b3SPyun YongHyeon ifp = arg; 27790dbe28b3SPyun YongHyeon msk_start(ifp); 27800dbe28b3SPyun YongHyeon } 27810dbe28b3SPyun YongHyeon 27820dbe28b3SPyun YongHyeon static void 27830dbe28b3SPyun YongHyeon msk_start(struct ifnet *ifp) 27840dbe28b3SPyun YongHyeon { 27850dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 27860dbe28b3SPyun YongHyeon struct mbuf *m_head; 27870dbe28b3SPyun YongHyeon int enq; 27880dbe28b3SPyun YongHyeon 27890dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 27900dbe28b3SPyun YongHyeon 27910dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 27920dbe28b3SPyun YongHyeon 27930dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2794ab7df1e4SPyun YongHyeon IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 27950dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 27960dbe28b3SPyun YongHyeon return; 27970dbe28b3SPyun YongHyeon } 27980dbe28b3SPyun YongHyeon 27990dbe28b3SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 28000dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt < 28010dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) { 28020dbe28b3SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 28030dbe28b3SPyun YongHyeon if (m_head == NULL) 28040dbe28b3SPyun YongHyeon break; 28050dbe28b3SPyun YongHyeon /* 28060dbe28b3SPyun YongHyeon * Pack the data into the transmit ring. If we 28070dbe28b3SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 28080dbe28b3SPyun YongHyeon * for the NIC to drain the ring. 28090dbe28b3SPyun YongHyeon */ 28100dbe28b3SPyun YongHyeon if (msk_encap(sc_if, &m_head) != 0) { 28110dbe28b3SPyun YongHyeon if (m_head == NULL) 28120dbe28b3SPyun YongHyeon break; 28130dbe28b3SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 28140dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 28150dbe28b3SPyun YongHyeon break; 28160dbe28b3SPyun YongHyeon } 28170dbe28b3SPyun YongHyeon 28180dbe28b3SPyun YongHyeon enq++; 28190dbe28b3SPyun YongHyeon /* 28200dbe28b3SPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 28210dbe28b3SPyun YongHyeon * to him. 28220dbe28b3SPyun YongHyeon */ 282359a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 28240dbe28b3SPyun YongHyeon } 28250dbe28b3SPyun YongHyeon 28260dbe28b3SPyun YongHyeon if (enq > 0) { 28270dbe28b3SPyun YongHyeon /* Transmit */ 28280dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 28290dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG), 28300dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod); 28310dbe28b3SPyun YongHyeon 28320dbe28b3SPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 28332271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT; 28340dbe28b3SPyun YongHyeon } 28350dbe28b3SPyun YongHyeon 28360dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 28370dbe28b3SPyun YongHyeon } 28380dbe28b3SPyun YongHyeon 28390dbe28b3SPyun YongHyeon static void 28402271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if) 28410dbe28b3SPyun YongHyeon { 28420dbe28b3SPyun YongHyeon struct ifnet *ifp; 28430dbe28b3SPyun YongHyeon uint32_t ridx; 28440dbe28b3SPyun YongHyeon int idx; 28450dbe28b3SPyun YongHyeon 28460dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 28470dbe28b3SPyun YongHyeon 28482271eac7SPyun YongHyeon if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer) 28492271eac7SPyun YongHyeon return; 28500dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 2851ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 28520dbe28b3SPyun YongHyeon if (bootverbose) 28530dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "watchdog timeout " 28540dbe28b3SPyun YongHyeon "(missed link)\n"); 28550dbe28b3SPyun YongHyeon ifp->if_oerrors++; 285689e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 28570dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 28580dbe28b3SPyun YongHyeon return; 28590dbe28b3SPyun YongHyeon } 28600dbe28b3SPyun YongHyeon 28610dbe28b3SPyun YongHyeon /* 28620dbe28b3SPyun YongHyeon * Reclaim first as there is a possibility of losing Tx completion 28630dbe28b3SPyun YongHyeon * interrupts. 28640dbe28b3SPyun YongHyeon */ 28650dbe28b3SPyun YongHyeon ridx = sc_if->msk_port == MSK_PORT_A ? STAT_TXA1_RIDX : STAT_TXA2_RIDX; 28660dbe28b3SPyun YongHyeon idx = CSR_READ_2(sc_if->msk_softc, ridx); 28670dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cons != idx) { 28680dbe28b3SPyun YongHyeon msk_txeof(sc_if, idx); 28690dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) { 28700dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout (missed Tx interrupts) " 28710dbe28b3SPyun YongHyeon "-- recovering\n"); 28720dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28730dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, 28740dbe28b3SPyun YongHyeon &sc_if->msk_tx_task); 28750dbe28b3SPyun YongHyeon return; 28760dbe28b3SPyun YongHyeon } 28770dbe28b3SPyun YongHyeon } 28780dbe28b3SPyun YongHyeon 28790dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 28800dbe28b3SPyun YongHyeon ifp->if_oerrors++; 288189e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 28820dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 28830dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28840dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if->msk_tx_task); 28850dbe28b3SPyun YongHyeon } 28860dbe28b3SPyun YongHyeon 28876a087a87SPyun YongHyeon static int 28880dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev) 28890dbe28b3SPyun YongHyeon { 28900dbe28b3SPyun YongHyeon struct msk_softc *sc; 28910dbe28b3SPyun YongHyeon int i; 28920dbe28b3SPyun YongHyeon 28930dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 28940dbe28b3SPyun YongHyeon MSK_LOCK(sc); 28950dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 28960dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL) 28970dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 28980dbe28b3SPyun YongHyeon } 28990dbe28b3SPyun YongHyeon 29000dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 29010dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 29020dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 29030dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 29040dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 29050dbe28b3SPyun YongHyeon 29060dbe28b3SPyun YongHyeon /* Put hardware reset. */ 29070dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 29080dbe28b3SPyun YongHyeon 29090dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 29106a087a87SPyun YongHyeon return (0); 29110dbe28b3SPyun YongHyeon } 29120dbe28b3SPyun YongHyeon 29130dbe28b3SPyun YongHyeon static int 29140dbe28b3SPyun YongHyeon mskc_suspend(device_t dev) 29150dbe28b3SPyun YongHyeon { 29160dbe28b3SPyun YongHyeon struct msk_softc *sc; 29170dbe28b3SPyun YongHyeon int i; 29180dbe28b3SPyun YongHyeon 29190dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 29200dbe28b3SPyun YongHyeon 29210dbe28b3SPyun YongHyeon MSK_LOCK(sc); 29220dbe28b3SPyun YongHyeon 29230dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 29240dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 29250dbe28b3SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 29260dbe28b3SPyun YongHyeon IFF_DRV_RUNNING) != 0)) 29270dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 29280dbe28b3SPyun YongHyeon } 29290dbe28b3SPyun YongHyeon 29300dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 29310dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 29320dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 29330dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 29340dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 29350dbe28b3SPyun YongHyeon 29360dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERDOWN); 29370dbe28b3SPyun YongHyeon 29380dbe28b3SPyun YongHyeon /* Put hardware reset. */ 29390dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 2940ab7df1e4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_SUSPEND; 29410dbe28b3SPyun YongHyeon 29420dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 29430dbe28b3SPyun YongHyeon 29440dbe28b3SPyun YongHyeon return (0); 29450dbe28b3SPyun YongHyeon } 29460dbe28b3SPyun YongHyeon 29470dbe28b3SPyun YongHyeon static int 29480dbe28b3SPyun YongHyeon mskc_resume(device_t dev) 29490dbe28b3SPyun YongHyeon { 29500dbe28b3SPyun YongHyeon struct msk_softc *sc; 29510dbe28b3SPyun YongHyeon int i; 29520dbe28b3SPyun YongHyeon 29530dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 29540dbe28b3SPyun YongHyeon 29550dbe28b3SPyun YongHyeon MSK_LOCK(sc); 29560dbe28b3SPyun YongHyeon 29570dbe28b3SPyun YongHyeon mskc_reset(sc); 29580dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 29590dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 296089e22666SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0)) { 296189e22666SPyun YongHyeon sc->msk_if[i]->msk_ifp->if_drv_flags &= 296289e22666SPyun YongHyeon ~IFF_DRV_RUNNING; 29630dbe28b3SPyun YongHyeon msk_init_locked(sc->msk_if[i]); 29640dbe28b3SPyun YongHyeon } 296589e22666SPyun YongHyeon } 296640d6bed8SPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_SUSPEND; 29670dbe28b3SPyun YongHyeon 29680dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 29690dbe28b3SPyun YongHyeon 29700dbe28b3SPyun YongHyeon return (0); 29710dbe28b3SPyun YongHyeon } 29720dbe28b3SPyun YongHyeon 297383c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 297483c04c93SPyun YongHyeon static __inline void 297583c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m) 297683c04c93SPyun YongHyeon { 297783c04c93SPyun YongHyeon int i; 297883c04c93SPyun YongHyeon uint16_t *src, *dst; 297983c04c93SPyun YongHyeon 298083c04c93SPyun YongHyeon src = mtod(m, uint16_t *); 298183c04c93SPyun YongHyeon dst = src - 3; 298283c04c93SPyun YongHyeon 298383c04c93SPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 298483c04c93SPyun YongHyeon *dst++ = *src++; 298583c04c93SPyun YongHyeon 298683c04c93SPyun YongHyeon m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN); 298783c04c93SPyun YongHyeon } 298883c04c93SPyun YongHyeon #endif 298983c04c93SPyun YongHyeon 29900dbe28b3SPyun YongHyeon static void 2991efb74172SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 2992efb74172SPyun YongHyeon int len) 29930dbe28b3SPyun YongHyeon { 29940dbe28b3SPyun YongHyeon struct mbuf *m; 29950dbe28b3SPyun YongHyeon struct ifnet *ifp; 29960dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 29970dbe28b3SPyun YongHyeon int cons, rxlen; 29980dbe28b3SPyun YongHyeon 29990dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 30000dbe28b3SPyun YongHyeon 30010dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 30020dbe28b3SPyun YongHyeon 30030dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 30040dbe28b3SPyun YongHyeon do { 30050dbe28b3SPyun YongHyeon rxlen = status >> 16; 300671e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 300771e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 30080dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 3009224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NORXCHK) != 0) { 3010224003b7SPyun YongHyeon /* 3011224003b7SPyun YongHyeon * For controllers that returns bogus status code 3012224003b7SPyun YongHyeon * just do minimal check and let upper stack 3013224003b7SPyun YongHyeon * handle this frame. 3014224003b7SPyun YongHyeon */ 3015224003b7SPyun YongHyeon if (len > MSK_MAX_FRAMELEN || len < ETHER_HDR_LEN) { 3016224003b7SPyun YongHyeon ifp->if_ierrors++; 3017224003b7SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 3018224003b7SPyun YongHyeon break; 3019224003b7SPyun YongHyeon } 3020224003b7SPyun YongHyeon } else if (len > sc_if->msk_framesize || 30210dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 30220dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 30230dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 30240dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 30250dbe28b3SPyun YongHyeon ifp->if_ierrors++; 30260dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 30270dbe28b3SPyun YongHyeon break; 30280dbe28b3SPyun YongHyeon } 30290dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[cons]; 30300dbe28b3SPyun YongHyeon m = rxd->rx_m; 30310dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, cons) != 0) { 30320dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 30330dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 30340dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 30350dbe28b3SPyun YongHyeon break; 30360dbe28b3SPyun YongHyeon } 30370dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 30380dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 303983c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 304083c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 304183c04c93SPyun YongHyeon msk_fixup_rx(m); 304283c04c93SPyun YongHyeon #endif 30430dbe28b3SPyun YongHyeon ifp->if_ipackets++; 3044efb74172SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 3045efb74172SPyun YongHyeon (control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) { 3046efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 3047efb74172SPyun YongHyeon if ((control & CSS_IPV4_CSUM_OK) != 0) 3048efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 3049efb74172SPyun YongHyeon if ((control & (CSS_TCP | CSS_UDP)) != 0 && 3050efb74172SPyun YongHyeon (control & (CSS_TCPUDP_CSUM_OK)) != 0) { 3051efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 3052efb74172SPyun YongHyeon CSUM_PSEUDO_HDR; 3053efb74172SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 3054efb74172SPyun YongHyeon } 3055efb74172SPyun YongHyeon } 30560dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 30570dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 30580dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 30590dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 30600dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 30610dbe28b3SPyun YongHyeon } 30620dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 30630dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 30640dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 30650dbe28b3SPyun YongHyeon } while (0); 30660dbe28b3SPyun YongHyeon 30670dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 30680dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT); 30690dbe28b3SPyun YongHyeon } 30700dbe28b3SPyun YongHyeon 30710dbe28b3SPyun YongHyeon static void 3072efb74172SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 3073efb74172SPyun YongHyeon int len) 30740dbe28b3SPyun YongHyeon { 30750dbe28b3SPyun YongHyeon struct mbuf *m; 30760dbe28b3SPyun YongHyeon struct ifnet *ifp; 30770dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 30780dbe28b3SPyun YongHyeon int cons, rxlen; 30790dbe28b3SPyun YongHyeon 30800dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 30810dbe28b3SPyun YongHyeon 30820dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 30830dbe28b3SPyun YongHyeon 30840dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 30850dbe28b3SPyun YongHyeon do { 30860dbe28b3SPyun YongHyeon rxlen = status >> 16; 308771e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 308871e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 30890dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 30900dbe28b3SPyun YongHyeon if (len > sc_if->msk_framesize || 30910dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 30920dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 30930dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 30940dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 30950dbe28b3SPyun YongHyeon ifp->if_ierrors++; 30960dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 30970dbe28b3SPyun YongHyeon break; 30980dbe28b3SPyun YongHyeon } 30990dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons]; 31000dbe28b3SPyun YongHyeon m = jrxd->rx_m; 31010dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, cons) != 0) { 31020dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 31030dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 31040dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 31050dbe28b3SPyun YongHyeon break; 31060dbe28b3SPyun YongHyeon } 31070dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 31080dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 310983c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 311083c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 311183c04c93SPyun YongHyeon msk_fixup_rx(m); 311283c04c93SPyun YongHyeon #endif 31130dbe28b3SPyun YongHyeon ifp->if_ipackets++; 3114efb74172SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 3115efb74172SPyun YongHyeon (control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) { 3116efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 3117efb74172SPyun YongHyeon if ((control & CSS_IPV4_CSUM_OK) != 0) 3118efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 3119efb74172SPyun YongHyeon if ((control & (CSS_TCP | CSS_UDP)) != 0 && 3120efb74172SPyun YongHyeon (control & (CSS_TCPUDP_CSUM_OK)) != 0) { 3121efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 3122efb74172SPyun YongHyeon CSUM_PSEUDO_HDR; 3123efb74172SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 3124efb74172SPyun YongHyeon } 3125efb74172SPyun YongHyeon } 31260dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 31270dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 31280dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 31290dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 31300dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 31310dbe28b3SPyun YongHyeon } 31320dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 31330dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 31340dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 31350dbe28b3SPyun YongHyeon } while (0); 31360dbe28b3SPyun YongHyeon 31370dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 31380dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT); 31390dbe28b3SPyun YongHyeon } 31400dbe28b3SPyun YongHyeon 31410dbe28b3SPyun YongHyeon static void 31420dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx) 31430dbe28b3SPyun YongHyeon { 31440dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 31450dbe28b3SPyun YongHyeon struct msk_tx_desc *cur_tx; 31460dbe28b3SPyun YongHyeon struct ifnet *ifp; 31470dbe28b3SPyun YongHyeon uint32_t control; 31480dbe28b3SPyun YongHyeon int cons, prog; 31490dbe28b3SPyun YongHyeon 31500dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 31510dbe28b3SPyun YongHyeon 31520dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 31530dbe28b3SPyun YongHyeon 31540dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 31550dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 31560dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 31570dbe28b3SPyun YongHyeon /* 31580dbe28b3SPyun YongHyeon * Go through our tx ring and free mbufs for those 31590dbe28b3SPyun YongHyeon * frames that have been sent. 31600dbe28b3SPyun YongHyeon */ 31610dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_tx_cons; 31620dbe28b3SPyun YongHyeon prog = 0; 31630dbe28b3SPyun YongHyeon for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) { 31640dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt <= 0) 31650dbe28b3SPyun YongHyeon break; 31660dbe28b3SPyun YongHyeon prog++; 31670dbe28b3SPyun YongHyeon cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons]; 31680dbe28b3SPyun YongHyeon control = le32toh(cur_tx->msk_control); 31690dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt--; 31700dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 31710dbe28b3SPyun YongHyeon if ((control & EOP) == 0) 31720dbe28b3SPyun YongHyeon continue; 31730dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[cons]; 31740dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap, 31750dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 31760dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap); 31770dbe28b3SPyun YongHyeon 31780dbe28b3SPyun YongHyeon ifp->if_opackets++; 31790dbe28b3SPyun YongHyeon KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!", 31800dbe28b3SPyun YongHyeon __func__)); 31810dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 31820dbe28b3SPyun YongHyeon txd->tx_m = NULL; 31830dbe28b3SPyun YongHyeon } 31840dbe28b3SPyun YongHyeon 31850dbe28b3SPyun YongHyeon if (prog > 0) { 31860dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = cons; 31870dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) 31882271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 31890dbe28b3SPyun YongHyeon /* No need to sync LEs as we didn't update LEs. */ 31900dbe28b3SPyun YongHyeon } 31910dbe28b3SPyun YongHyeon } 31920dbe28b3SPyun YongHyeon 31930dbe28b3SPyun YongHyeon static void 31940dbe28b3SPyun YongHyeon msk_tick(void *xsc_if) 31950dbe28b3SPyun YongHyeon { 31960dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 31970dbe28b3SPyun YongHyeon struct mii_data *mii; 31980dbe28b3SPyun YongHyeon 31990dbe28b3SPyun YongHyeon sc_if = xsc_if; 32000dbe28b3SPyun YongHyeon 32010dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 32020dbe28b3SPyun YongHyeon 32030dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 32040dbe28b3SPyun YongHyeon 32050dbe28b3SPyun YongHyeon mii_tick(mii); 320677e6010fSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) 320777e6010fSPyun YongHyeon msk_miibus_statchg(sc_if->msk_if_dev); 32082271eac7SPyun YongHyeon msk_watchdog(sc_if); 32090dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 32100dbe28b3SPyun YongHyeon } 32110dbe28b3SPyun YongHyeon 32120dbe28b3SPyun YongHyeon static void 32130dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if) 32140dbe28b3SPyun YongHyeon { 32150dbe28b3SPyun YongHyeon uint16_t status; 32160dbe28b3SPyun YongHyeon 32170dbe28b3SPyun YongHyeon msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 3218431e606dSPyun YongHyeon status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 32190dbe28b3SPyun YongHyeon /* Handle FIFO Underrun/Overflow? */ 32200dbe28b3SPyun YongHyeon if ((status & PHY_M_IS_FIFO_ERROR)) 32210dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 32220dbe28b3SPyun YongHyeon "PHY FIFO underrun/overflow.\n"); 32230dbe28b3SPyun YongHyeon } 32240dbe28b3SPyun YongHyeon 32250dbe28b3SPyun YongHyeon static void 32260dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if) 32270dbe28b3SPyun YongHyeon { 32280dbe28b3SPyun YongHyeon struct msk_softc *sc; 32290dbe28b3SPyun YongHyeon uint8_t status; 32300dbe28b3SPyun YongHyeon 32310dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 32320dbe28b3SPyun YongHyeon status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 32330dbe28b3SPyun YongHyeon 32340dbe28b3SPyun YongHyeon /* GMAC Rx FIFO overrun. */ 3235ff080216SPyun YongHyeon if ((status & GM_IS_RX_FF_OR) != 0) 32360dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 32370dbe28b3SPyun YongHyeon GMF_CLI_RX_FO); 32380dbe28b3SPyun YongHyeon /* GMAC Tx FIFO underrun. */ 32390dbe28b3SPyun YongHyeon if ((status & GM_IS_TX_FF_UR) != 0) { 32400dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 32410dbe28b3SPyun YongHyeon GMF_CLI_TX_FU); 32420dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n"); 32430dbe28b3SPyun YongHyeon /* 32440dbe28b3SPyun YongHyeon * XXX 32450dbe28b3SPyun YongHyeon * In case of Tx underrun, we may need to flush/reset 32460dbe28b3SPyun YongHyeon * Tx MAC but that would also require resynchronization 32470dbe28b3SPyun YongHyeon * with status LEs. Reintializing status LEs would 32480dbe28b3SPyun YongHyeon * affect other port in dual MAC configuration so it 32490dbe28b3SPyun YongHyeon * should be avoided as possible as we can. 32500dbe28b3SPyun YongHyeon * Due to lack of documentation it's all vague guess but 32510dbe28b3SPyun YongHyeon * it needs more investigation. 32520dbe28b3SPyun YongHyeon */ 32530dbe28b3SPyun YongHyeon } 32540dbe28b3SPyun YongHyeon } 32550dbe28b3SPyun YongHyeon 32560dbe28b3SPyun YongHyeon static void 32570dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status) 32580dbe28b3SPyun YongHyeon { 32590dbe28b3SPyun YongHyeon struct msk_softc *sc; 32600dbe28b3SPyun YongHyeon 32610dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 32620dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RD1) != 0) { 32630dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 32640dbe28b3SPyun YongHyeon "RAM buffer read parity error\n"); 32650dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32660dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 32670dbe28b3SPyun YongHyeon RI_CLR_RD_PERR); 32680dbe28b3SPyun YongHyeon } 32690dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_WR1) != 0) { 32700dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 32710dbe28b3SPyun YongHyeon "RAM buffer write parity error\n"); 32720dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32730dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 32740dbe28b3SPyun YongHyeon RI_CLR_WR_PERR); 32750dbe28b3SPyun YongHyeon } 32760dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_MAC1) != 0) { 32770dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n"); 32780dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32790dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 32800dbe28b3SPyun YongHyeon GMF_CLI_TX_PE); 32810dbe28b3SPyun YongHyeon } 32820dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RX1) != 0) { 32830dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx parity error\n"); 32840dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32850dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR); 32860dbe28b3SPyun YongHyeon } 32870dbe28b3SPyun YongHyeon if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) { 32880dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "TCP segmentation error\n"); 32890dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32900dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP); 32910dbe28b3SPyun YongHyeon } 32920dbe28b3SPyun YongHyeon } 32930dbe28b3SPyun YongHyeon 32940dbe28b3SPyun YongHyeon static void 32950dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc) 32960dbe28b3SPyun YongHyeon { 32970dbe28b3SPyun YongHyeon uint32_t status; 32980dbe28b3SPyun YongHyeon uint32_t tlphead[4]; 32990dbe28b3SPyun YongHyeon 33000dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_HWE_ISRC); 33010dbe28b3SPyun YongHyeon /* Time Stamp timer overflow. */ 33020dbe28b3SPyun YongHyeon if ((status & Y2_IS_TIST_OV) != 0) 33030dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 33040dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_NEXP) != 0) { 33050dbe28b3SPyun YongHyeon /* 33060dbe28b3SPyun YongHyeon * PCI Express Error occured which is not described in PEX 33070dbe28b3SPyun YongHyeon * spec. 33080dbe28b3SPyun YongHyeon * This error is also mapped either to Master Abort( 33090dbe28b3SPyun YongHyeon * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and 33100dbe28b3SPyun YongHyeon * can only be cleared there. 33110dbe28b3SPyun YongHyeon */ 33120dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 33130dbe28b3SPyun YongHyeon "PCI Express protocol violation error\n"); 33140dbe28b3SPyun YongHyeon } 33150dbe28b3SPyun YongHyeon 33160dbe28b3SPyun YongHyeon if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) { 33170dbe28b3SPyun YongHyeon uint16_t v16; 33180dbe28b3SPyun YongHyeon 33190dbe28b3SPyun YongHyeon if ((status & Y2_IS_MST_ERR) != 0) 33200dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 33210dbe28b3SPyun YongHyeon "unexpected IRQ Status error\n"); 33220dbe28b3SPyun YongHyeon else 33230dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 33240dbe28b3SPyun YongHyeon "unexpected IRQ Master error\n"); 33250dbe28b3SPyun YongHyeon /* Reset all bits in the PCI status register. */ 33260dbe28b3SPyun YongHyeon v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 33270dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 33280dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, v16 | 33290dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 33300dbe28b3SPyun YongHyeon PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2); 33310dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 33320dbe28b3SPyun YongHyeon } 33330dbe28b3SPyun YongHyeon 33340dbe28b3SPyun YongHyeon /* Check for PCI Express Uncorrectable Error. */ 33350dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_EXP) != 0) { 33360dbe28b3SPyun YongHyeon uint32_t v32; 33370dbe28b3SPyun YongHyeon 33380dbe28b3SPyun YongHyeon /* 33390dbe28b3SPyun YongHyeon * On PCI Express bus bridges are called root complexes (RC). 33400dbe28b3SPyun YongHyeon * PCI Express errors are recognized by the root complex too, 33410dbe28b3SPyun YongHyeon * which requests the system to handle the problem. After 33420dbe28b3SPyun YongHyeon * error occurence it may be that no access to the adapter 33430dbe28b3SPyun YongHyeon * may be performed any longer. 33440dbe28b3SPyun YongHyeon */ 33450dbe28b3SPyun YongHyeon 33460dbe28b3SPyun YongHyeon v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 33470dbe28b3SPyun YongHyeon if ((v32 & PEX_UNSUP_REQ) != 0) { 33480dbe28b3SPyun YongHyeon /* Ignore unsupported request error. */ 33490dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 33500dbe28b3SPyun YongHyeon "Uncorrectable PCI Express error\n"); 33510dbe28b3SPyun YongHyeon } 33520dbe28b3SPyun YongHyeon if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) { 33530dbe28b3SPyun YongHyeon int i; 33540dbe28b3SPyun YongHyeon 33550dbe28b3SPyun YongHyeon /* Get TLP header form Log Registers. */ 33560dbe28b3SPyun YongHyeon for (i = 0; i < 4; i++) 33570dbe28b3SPyun YongHyeon tlphead[i] = CSR_PCI_READ_4(sc, 33580dbe28b3SPyun YongHyeon PEX_HEADER_LOG + i * 4); 33590dbe28b3SPyun YongHyeon /* Check for vendor defined broadcast message. */ 33600dbe28b3SPyun YongHyeon if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) { 33610dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 33620dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 33630dbe28b3SPyun YongHyeon sc->msk_intrhwemask); 33640dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 33650dbe28b3SPyun YongHyeon } 33660dbe28b3SPyun YongHyeon } 33670dbe28b3SPyun YongHyeon /* Clear the interrupt. */ 33680dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 33690dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 33700dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 33710dbe28b3SPyun YongHyeon } 33720dbe28b3SPyun YongHyeon 33730dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL) 33740dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status); 33750dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL) 33760dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8); 33770dbe28b3SPyun YongHyeon } 33780dbe28b3SPyun YongHyeon 33790dbe28b3SPyun YongHyeon static __inline void 33800dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if) 33810dbe28b3SPyun YongHyeon { 33820dbe28b3SPyun YongHyeon struct msk_softc *sc; 33830dbe28b3SPyun YongHyeon 33840dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 338585b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) 33860dbe28b3SPyun YongHyeon bus_dmamap_sync( 33870dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 33880dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 33890dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 33900dbe28b3SPyun YongHyeon else 33910dbe28b3SPyun YongHyeon bus_dmamap_sync( 33920dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag, 33930dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 33940dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 33950dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, 33960dbe28b3SPyun YongHyeon PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod); 33970dbe28b3SPyun YongHyeon } 33980dbe28b3SPyun YongHyeon 33990dbe28b3SPyun YongHyeon static int 34000dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc) 34010dbe28b3SPyun YongHyeon { 34020dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 34030dbe28b3SPyun YongHyeon int rxput[2]; 34040dbe28b3SPyun YongHyeon struct msk_stat_desc *sd; 34050dbe28b3SPyun YongHyeon uint32_t control, status; 34060dbe28b3SPyun YongHyeon int cons, idx, len, port, rxprog; 34070dbe28b3SPyun YongHyeon 34080dbe28b3SPyun YongHyeon idx = CSR_READ_2(sc, STAT_PUT_IDX); 34090dbe28b3SPyun YongHyeon if (idx == sc->msk_stat_cons) 34100dbe28b3SPyun YongHyeon return (0); 34110dbe28b3SPyun YongHyeon 34120dbe28b3SPyun YongHyeon /* Sync status LEs. */ 34130dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 34140dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 34150dbe28b3SPyun YongHyeon /* XXX Sync Rx LEs here. */ 34160dbe28b3SPyun YongHyeon 34170dbe28b3SPyun YongHyeon rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0; 34180dbe28b3SPyun YongHyeon 34190dbe28b3SPyun YongHyeon rxprog = 0; 34200dbe28b3SPyun YongHyeon for (cons = sc->msk_stat_cons; cons != idx;) { 34210dbe28b3SPyun YongHyeon sd = &sc->msk_stat_ring[cons]; 34220dbe28b3SPyun YongHyeon control = le32toh(sd->msk_control); 34230dbe28b3SPyun YongHyeon if ((control & HW_OWNER) == 0) 34240dbe28b3SPyun YongHyeon break; 34250dbe28b3SPyun YongHyeon /* 34260dbe28b3SPyun YongHyeon * Marvell's FreeBSD driver updates status LE after clearing 34270dbe28b3SPyun YongHyeon * HW_OWNER. However we don't have a way to sync single LE 34280dbe28b3SPyun YongHyeon * with bus_dma(9) API. bus_dma(9) provides a way to sync 34290dbe28b3SPyun YongHyeon * an entire DMA map. So don't sync LE until we have a better 34300dbe28b3SPyun YongHyeon * way to sync LEs. 34310dbe28b3SPyun YongHyeon */ 34320dbe28b3SPyun YongHyeon control &= ~HW_OWNER; 34330dbe28b3SPyun YongHyeon sd->msk_control = htole32(control); 34340dbe28b3SPyun YongHyeon status = le32toh(sd->msk_status); 34350dbe28b3SPyun YongHyeon len = control & STLE_LEN_MASK; 34360dbe28b3SPyun YongHyeon port = (control >> 16) & 0x01; 34370dbe28b3SPyun YongHyeon sc_if = sc->msk_if[port]; 34380dbe28b3SPyun YongHyeon if (sc_if == NULL) { 34390dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "invalid port opcode " 34400dbe28b3SPyun YongHyeon "0x%08x\n", control & STLE_OP_MASK); 34410dbe28b3SPyun YongHyeon continue; 34420dbe28b3SPyun YongHyeon } 34430dbe28b3SPyun YongHyeon 34440dbe28b3SPyun YongHyeon switch (control & STLE_OP_MASK) { 34450dbe28b3SPyun YongHyeon case OP_RXVLAN: 34460dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 34470dbe28b3SPyun YongHyeon break; 34480dbe28b3SPyun YongHyeon case OP_RXCHKSVLAN: 34490dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 34500dbe28b3SPyun YongHyeon break; 34510dbe28b3SPyun YongHyeon case OP_RXSTAT: 345285b340cbSPyun YongHyeon if (sc_if->msk_framesize > 345385b340cbSPyun YongHyeon (MCLBYTES - MSK_RX_BUF_ALIGN)) 3454efb74172SPyun YongHyeon msk_jumbo_rxeof(sc_if, status, control, len); 34550dbe28b3SPyun YongHyeon else 3456efb74172SPyun YongHyeon msk_rxeof(sc_if, status, control, len); 34570dbe28b3SPyun YongHyeon rxprog++; 34580dbe28b3SPyun YongHyeon /* 34590dbe28b3SPyun YongHyeon * Because there is no way to sync single Rx LE 34600dbe28b3SPyun YongHyeon * put the DMA sync operation off until the end of 34610dbe28b3SPyun YongHyeon * event processing. 34620dbe28b3SPyun YongHyeon */ 34630dbe28b3SPyun YongHyeon rxput[port]++; 34640dbe28b3SPyun YongHyeon /* Update prefetch unit if we've passed water mark. */ 34650dbe28b3SPyun YongHyeon if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) { 34660dbe28b3SPyun YongHyeon msk_rxput(sc_if); 34670dbe28b3SPyun YongHyeon rxput[port] = 0; 34680dbe28b3SPyun YongHyeon } 34690dbe28b3SPyun YongHyeon break; 34700dbe28b3SPyun YongHyeon case OP_TXINDEXLE: 34710dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_A] != NULL) 34720dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_A], 34730dbe28b3SPyun YongHyeon status & STLE_TXA1_MSKL); 34740dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_B] != NULL) 34750dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_B], 34760dbe28b3SPyun YongHyeon ((status & STLE_TXA2_MSKL) >> 34770dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTL) | 34780dbe28b3SPyun YongHyeon ((len & STLE_TXA2_MSKH) << 34790dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTH)); 34800dbe28b3SPyun YongHyeon break; 34810dbe28b3SPyun YongHyeon default: 34820dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n", 34830dbe28b3SPyun YongHyeon control & STLE_OP_MASK); 34840dbe28b3SPyun YongHyeon break; 34850dbe28b3SPyun YongHyeon } 34860dbe28b3SPyun YongHyeon MSK_INC(cons, MSK_STAT_RING_CNT); 34870dbe28b3SPyun YongHyeon if (rxprog > sc->msk_process_limit) 34880dbe28b3SPyun YongHyeon break; 34890dbe28b3SPyun YongHyeon } 34900dbe28b3SPyun YongHyeon 34910dbe28b3SPyun YongHyeon sc->msk_stat_cons = cons; 34920dbe28b3SPyun YongHyeon /* XXX We should sync status LEs here. See above notes. */ 34930dbe28b3SPyun YongHyeon 34940dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_A] > 0) 34950dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_A]); 34960dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_B] > 0) 34970dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_B]); 34980dbe28b3SPyun YongHyeon 34990dbe28b3SPyun YongHyeon return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX)); 35000dbe28b3SPyun YongHyeon } 35010dbe28b3SPyun YongHyeon 350253dcfbd1SPyun YongHyeon /* Legacy interrupt handler for shared interrupt. */ 350353dcfbd1SPyun YongHyeon static void 350453dcfbd1SPyun YongHyeon msk_legacy_intr(void *xsc) 350553dcfbd1SPyun YongHyeon { 350653dcfbd1SPyun YongHyeon struct msk_softc *sc; 350753dcfbd1SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 350853dcfbd1SPyun YongHyeon struct ifnet *ifp0, *ifp1; 350953dcfbd1SPyun YongHyeon uint32_t status; 351053dcfbd1SPyun YongHyeon 351153dcfbd1SPyun YongHyeon sc = xsc; 351253dcfbd1SPyun YongHyeon MSK_LOCK(sc); 351353dcfbd1SPyun YongHyeon 351453dcfbd1SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 351553dcfbd1SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 3516ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3517ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 351853dcfbd1SPyun YongHyeon (status & sc->msk_intrmask) == 0) { 351953dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 352053dcfbd1SPyun YongHyeon return; 352153dcfbd1SPyun YongHyeon } 352253dcfbd1SPyun YongHyeon 352353dcfbd1SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 352453dcfbd1SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 352553dcfbd1SPyun YongHyeon ifp0 = ifp1 = NULL; 352653dcfbd1SPyun YongHyeon if (sc_if0 != NULL) 352753dcfbd1SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 352853dcfbd1SPyun YongHyeon if (sc_if1 != NULL) 352953dcfbd1SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 353053dcfbd1SPyun YongHyeon 353153dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 353253dcfbd1SPyun YongHyeon msk_intr_phy(sc_if0); 353353dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 353453dcfbd1SPyun YongHyeon msk_intr_phy(sc_if1); 353553dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 353653dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if0); 353753dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 353853dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if1); 353953dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 354053dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 354153dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 354253dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 354353dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 354453dcfbd1SPyun YongHyeon } 354553dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 354653dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 354753dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 354853dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 354953dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 355053dcfbd1SPyun YongHyeon } 355153dcfbd1SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 355253dcfbd1SPyun YongHyeon msk_intr_hwerr(sc); 355353dcfbd1SPyun YongHyeon 355453dcfbd1SPyun YongHyeon while (msk_handle_events(sc) != 0) 355553dcfbd1SPyun YongHyeon ; 355653dcfbd1SPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0) 355753dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 355853dcfbd1SPyun YongHyeon 355953dcfbd1SPyun YongHyeon /* Reenable interrupts. */ 356053dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 356153dcfbd1SPyun YongHyeon 356253dcfbd1SPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 356353dcfbd1SPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 356453dcfbd1SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task); 356553dcfbd1SPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 356653dcfbd1SPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 356753dcfbd1SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task); 356853dcfbd1SPyun YongHyeon 356953dcfbd1SPyun YongHyeon MSK_UNLOCK(sc); 357053dcfbd1SPyun YongHyeon } 357153dcfbd1SPyun YongHyeon 3572ef544f63SPaolo Pisati static int 35730dbe28b3SPyun YongHyeon msk_intr(void *xsc) 35740dbe28b3SPyun YongHyeon { 35750dbe28b3SPyun YongHyeon struct msk_softc *sc; 35760dbe28b3SPyun YongHyeon uint32_t status; 35770dbe28b3SPyun YongHyeon 35780dbe28b3SPyun YongHyeon sc = xsc; 35790dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 35800dbe28b3SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 35810dbe28b3SPyun YongHyeon if (status == 0 || status == 0xffffffff) { 35820dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 3583ef544f63SPaolo Pisati return (FILTER_STRAY); 35840dbe28b3SPyun YongHyeon } 35850dbe28b3SPyun YongHyeon 35860dbe28b3SPyun YongHyeon taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task); 3587ef544f63SPaolo Pisati return (FILTER_HANDLED); 35880dbe28b3SPyun YongHyeon } 35890dbe28b3SPyun YongHyeon 35900dbe28b3SPyun YongHyeon static void 35910dbe28b3SPyun YongHyeon msk_int_task(void *arg, int pending) 35920dbe28b3SPyun YongHyeon { 35930dbe28b3SPyun YongHyeon struct msk_softc *sc; 35940dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 35950dbe28b3SPyun YongHyeon struct ifnet *ifp0, *ifp1; 35960dbe28b3SPyun YongHyeon uint32_t status; 35970dbe28b3SPyun YongHyeon int domore; 35980dbe28b3SPyun YongHyeon 35990dbe28b3SPyun YongHyeon sc = arg; 36000dbe28b3SPyun YongHyeon MSK_LOCK(sc); 36010dbe28b3SPyun YongHyeon 36020dbe28b3SPyun YongHyeon /* Get interrupt source. */ 36030dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_ISRC); 3604ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3605ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 36060dbe28b3SPyun YongHyeon (status & sc->msk_intrmask) == 0) 36070dbe28b3SPyun YongHyeon goto done; 36080dbe28b3SPyun YongHyeon 36090dbe28b3SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 36100dbe28b3SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 36110dbe28b3SPyun YongHyeon ifp0 = ifp1 = NULL; 3612b55031fdSPyun YongHyeon if (sc_if0 != NULL) 36130dbe28b3SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 3614b55031fdSPyun YongHyeon if (sc_if1 != NULL) 36150dbe28b3SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 36160dbe28b3SPyun YongHyeon 36170dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 36180dbe28b3SPyun YongHyeon msk_intr_phy(sc_if0); 36190dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 36200dbe28b3SPyun YongHyeon msk_intr_phy(sc_if1); 36210dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 36220dbe28b3SPyun YongHyeon msk_intr_gmac(sc_if0); 36230dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 36240dbe28b3SPyun YongHyeon msk_intr_gmac(sc_if1); 36250dbe28b3SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 36260dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 36270dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 36280dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 36290dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 36300dbe28b3SPyun YongHyeon } 36310dbe28b3SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 36320dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 36330dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 36340dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 36350dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 36360dbe28b3SPyun YongHyeon } 36370dbe28b3SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 36380dbe28b3SPyun YongHyeon msk_intr_hwerr(sc); 36390dbe28b3SPyun YongHyeon 36400dbe28b3SPyun YongHyeon domore = msk_handle_events(sc); 36410dbe28b3SPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0) 36420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 36430dbe28b3SPyun YongHyeon 3644b55031fdSPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3645b55031fdSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 36460dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task); 3647b55031fdSPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3648b55031fdSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 36490dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task); 36500dbe28b3SPyun YongHyeon 36510dbe28b3SPyun YongHyeon if (domore > 0) { 36520dbe28b3SPyun YongHyeon taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task); 36530dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 36540dbe28b3SPyun YongHyeon return; 36550dbe28b3SPyun YongHyeon } 36560dbe28b3SPyun YongHyeon done: 36570dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 36580dbe28b3SPyun YongHyeon 36590dbe28b3SPyun YongHyeon /* Reenable interrupts. */ 36600dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 36610dbe28b3SPyun YongHyeon } 36620dbe28b3SPyun YongHyeon 36630dbe28b3SPyun YongHyeon static void 3664daf29227SPyun YongHyeon msk_set_tx_stfwd(struct msk_if_softc *sc_if) 3665daf29227SPyun YongHyeon { 3666daf29227SPyun YongHyeon struct msk_softc *sc; 3667daf29227SPyun YongHyeon struct ifnet *ifp; 3668daf29227SPyun YongHyeon 3669daf29227SPyun YongHyeon ifp = sc_if->msk_ifp; 3670daf29227SPyun YongHyeon sc = sc_if->msk_softc; 3671daf29227SPyun YongHyeon switch (sc->msk_hw_id) { 3672daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 3673daf29227SPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0) 3674daf29227SPyun YongHyeon goto yukon_ex_workaround; 3675daf29227SPyun YongHyeon if (ifp->if_mtu > ETHERMTU) 3676daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3677daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3678daf29227SPyun YongHyeon TX_JUMBO_ENA | TX_STFW_ENA); 3679daf29227SPyun YongHyeon else 3680daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3681daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3682daf29227SPyun YongHyeon TX_JUMBO_DIS | TX_STFW_ENA); 3683daf29227SPyun YongHyeon break; 3684daf29227SPyun YongHyeon default: 3685daf29227SPyun YongHyeon yukon_ex_workaround: 3686daf29227SPyun YongHyeon if (ifp->if_mtu > ETHERMTU) { 3687daf29227SPyun YongHyeon /* Set Tx GMAC FIFO Almost Empty Threshold. */ 3688daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3689daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR), 3690daf29227SPyun YongHyeon MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR); 3691daf29227SPyun YongHyeon /* Disable Store & Forward mode for Tx. */ 3692daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3693daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3694daf29227SPyun YongHyeon TX_JUMBO_ENA | TX_STFW_DIS); 3695daf29227SPyun YongHyeon } else { 3696daf29227SPyun YongHyeon /* Enable Store & Forward mode for Tx. */ 3697daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3698daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3699daf29227SPyun YongHyeon TX_JUMBO_DIS | TX_STFW_ENA); 3700daf29227SPyun YongHyeon } 3701daf29227SPyun YongHyeon break; 3702daf29227SPyun YongHyeon } 3703daf29227SPyun YongHyeon } 3704daf29227SPyun YongHyeon 3705daf29227SPyun YongHyeon static void 37060dbe28b3SPyun YongHyeon msk_init(void *xsc) 37070dbe28b3SPyun YongHyeon { 37080dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if = xsc; 37090dbe28b3SPyun YongHyeon 37100dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 37110dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 37120dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 37130dbe28b3SPyun YongHyeon } 37140dbe28b3SPyun YongHyeon 37150dbe28b3SPyun YongHyeon static void 37160dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if) 37170dbe28b3SPyun YongHyeon { 37180dbe28b3SPyun YongHyeon struct msk_softc *sc; 37190dbe28b3SPyun YongHyeon struct ifnet *ifp; 37200dbe28b3SPyun YongHyeon struct mii_data *mii; 3721cf5756a6SPyun YongHyeon uint8_t *eaddr; 37220dbe28b3SPyun YongHyeon uint16_t gmac; 372361708f4cSPyun YongHyeon uint32_t reg; 3724cf5756a6SPyun YongHyeon int error; 37250dbe28b3SPyun YongHyeon 37260dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 37270dbe28b3SPyun YongHyeon 37280dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 37290dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 37300dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 37310dbe28b3SPyun YongHyeon 373289e22666SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 373389e22666SPyun YongHyeon return; 373489e22666SPyun YongHyeon 37350dbe28b3SPyun YongHyeon error = 0; 37360dbe28b3SPyun YongHyeon /* Cancel pending I/O and free all Rx/Tx buffers. */ 37370dbe28b3SPyun YongHyeon msk_stop(sc_if); 37380dbe28b3SPyun YongHyeon 373985b340cbSPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 374085b340cbSPyun YongHyeon sc_if->msk_framesize = ETHERMTU; 374185b340cbSPyun YongHyeon else 374285b340cbSPyun YongHyeon sc_if->msk_framesize = ifp->if_mtu; 374385b340cbSPyun YongHyeon sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN; 374485b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 3745e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 3746a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 3747a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 3748a109c74fSPyun YongHyeon } 37490dbe28b3SPyun YongHyeon 3750e6e23ffeSPyun YongHyeon /* GMAC Control reset. */ 3751e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_SET); 3752e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_CLR); 3753e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_F_LOOPB_OFF); 3754daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX) 3755daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), 3756daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 3757daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 3758e6e23ffeSPyun YongHyeon 37590dbe28b3SPyun YongHyeon /* 3760e6e23ffeSPyun YongHyeon * Initialize GMAC first such that speed/duplex/flow-control 3761e6e23ffeSPyun YongHyeon * parameters are renegotiated when interface is brought up. 37620dbe28b3SPyun YongHyeon */ 3763e6e23ffeSPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, 0); 37640dbe28b3SPyun YongHyeon 37650dbe28b3SPyun YongHyeon /* Dummy read the Interrupt Source Register. */ 37660dbe28b3SPyun YongHyeon CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 37670dbe28b3SPyun YongHyeon 37683a91ee71SPyun YongHyeon /* Clear MIB stats. */ 37693a91ee71SPyun YongHyeon msk_stats_clear(sc_if); 37700dbe28b3SPyun YongHyeon 37710dbe28b3SPyun YongHyeon /* Disable FCS. */ 37720dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS); 37730dbe28b3SPyun YongHyeon 37740dbe28b3SPyun YongHyeon /* Setup Transmit Control Register. */ 37750dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); 37760dbe28b3SPyun YongHyeon 37770dbe28b3SPyun YongHyeon /* Setup Transmit Flow Control Register. */ 37780dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff); 37790dbe28b3SPyun YongHyeon 37800dbe28b3SPyun YongHyeon /* Setup Transmit Parameter Register. */ 37810dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM, 37820dbe28b3SPyun YongHyeon TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | 37830dbe28b3SPyun YongHyeon TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF)); 37840dbe28b3SPyun YongHyeon 37850dbe28b3SPyun YongHyeon gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) | 37860dbe28b3SPyun YongHyeon GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); 37870dbe28b3SPyun YongHyeon 378885b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU) 37890dbe28b3SPyun YongHyeon gmac |= GM_SMOD_JUMBO_ENA; 37900dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac); 37910dbe28b3SPyun YongHyeon 37920dbe28b3SPyun YongHyeon /* Set station address. */ 3793cf5756a6SPyun YongHyeon eaddr = IF_LLADDR(ifp); 3794cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L, 3795cf5756a6SPyun YongHyeon eaddr[0] | (eaddr[1] << 8)); 3796cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1M, 3797cf5756a6SPyun YongHyeon eaddr[2] | (eaddr[3] << 8)); 3798cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1H, 3799cf5756a6SPyun YongHyeon eaddr[4] | (eaddr[5] << 8)); 3800cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L, 3801cf5756a6SPyun YongHyeon eaddr[0] | (eaddr[1] << 8)); 3802cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2M, 3803cf5756a6SPyun YongHyeon eaddr[2] | (eaddr[3] << 8)); 3804cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2H, 3805cf5756a6SPyun YongHyeon eaddr[4] | (eaddr[5] << 8)); 38060dbe28b3SPyun YongHyeon 38070dbe28b3SPyun YongHyeon /* Disable interrupts for counter overflows. */ 38080dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0); 38090dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0); 38100dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0); 38110dbe28b3SPyun YongHyeon 38120dbe28b3SPyun YongHyeon /* Configure Rx MAC FIFO. */ 38130dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 38140dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR); 381561708f4cSPyun YongHyeon reg = GMF_OPER_ON | GMF_RX_F_FL_ON; 3816daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P || 3817daf29227SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EX) 381861708f4cSPyun YongHyeon reg |= GMF_RX_OVER_ON; 381961708f4cSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), reg); 38200dbe28b3SPyun YongHyeon 38216d6588a1SPyun YongHyeon /* Set receive filter. */ 38226d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 38230dbe28b3SPyun YongHyeon 3824cde64af3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 3825cde64af3SPyun YongHyeon /* Clear flush mask - HW bug. */ 3826cde64af3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 0); 3827cde64af3SPyun YongHyeon } else { 38280dbe28b3SPyun YongHyeon /* Flush Rx MAC FIFO on any flow control or error. */ 38290dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 38300dbe28b3SPyun YongHyeon GMR_FS_ANY_ERR); 3831cde64af3SPyun YongHyeon } 38320dbe28b3SPyun YongHyeon 3833d5d60164SPyun YongHyeon /* 3834d5d60164SPyun YongHyeon * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word 3835d5d60164SPyun YongHyeon * due to hardware hang on receipt of pause frames. 3836d5d60164SPyun YongHyeon */ 3837224003b7SPyun YongHyeon reg = RX_GMF_FL_THR_DEF + 1; 3838224003b7SPyun YongHyeon /* Another magic for Yukon FE+ - From Linux. */ 3839224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3840224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) 3841224003b7SPyun YongHyeon reg = 0x178; 3842224003b7SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR), reg); 38430dbe28b3SPyun YongHyeon 38440dbe28b3SPyun YongHyeon /* Configure Tx MAC FIFO. */ 38450dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 38460dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR); 38470dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON); 38480dbe28b3SPyun YongHyeon 38490dbe28b3SPyun YongHyeon /* Configure hardware VLAN tag insertion/stripping. */ 38500dbe28b3SPyun YongHyeon msk_setvlan(sc_if, ifp); 38510dbe28b3SPyun YongHyeon 385283c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) { 38530dbe28b3SPyun YongHyeon /* Set Rx Pause threshould. */ 38540dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR), 38550dbe28b3SPyun YongHyeon MSK_ECU_LLPP); 38560dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR), 38570dbe28b3SPyun YongHyeon MSK_ECU_ULPP); 3858daf29227SPyun YongHyeon /* Configure store-and-forward for Tx. */ 3859daf29227SPyun YongHyeon msk_set_tx_stfwd(sc_if); 38600dbe28b3SPyun YongHyeon } 38610dbe28b3SPyun YongHyeon 3862224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3863224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 3864224003b7SPyun YongHyeon /* Disable dynamic watermark - from Linux. */ 3865224003b7SPyun YongHyeon reg = CSR_READ_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA)); 3866224003b7SPyun YongHyeon reg &= ~0x03; 3867224003b7SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA), reg); 3868224003b7SPyun YongHyeon } 3869224003b7SPyun YongHyeon 38700dbe28b3SPyun YongHyeon /* 38710dbe28b3SPyun YongHyeon * Disable Force Sync bit and Alloc bit in Tx RAM interface 38720dbe28b3SPyun YongHyeon * arbiter as we don't use Sync Tx queue. 38730dbe28b3SPyun YongHyeon */ 38740dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), 38750dbe28b3SPyun YongHyeon TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); 38760dbe28b3SPyun YongHyeon /* Enable the RAM Interface Arbiter. */ 38770dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB); 38780dbe28b3SPyun YongHyeon 38790dbe28b3SPyun YongHyeon /* Setup RAM buffer. */ 38800dbe28b3SPyun YongHyeon msk_set_rambuffer(sc_if); 38810dbe28b3SPyun YongHyeon 38820dbe28b3SPyun YongHyeon /* Disable Tx sync Queue. */ 38830dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET); 38840dbe28b3SPyun YongHyeon 38850dbe28b3SPyun YongHyeon /* Setup Tx Queue Bus Memory Interface. */ 38860dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET); 38870dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT); 38880dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON); 38890dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM); 3890ebb25bfaSPyun YongHyeon switch (sc->msk_hw_id) { 3891ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EC_U: 3892ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) { 38930dbe28b3SPyun YongHyeon /* Fix for Yukon-EC Ultra: set BMU FIFO level */ 3894ebb25bfaSPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), 3895ebb25bfaSPyun YongHyeon MSK_ECU_TXFF_LEV); 3896ebb25bfaSPyun YongHyeon } 3897ebb25bfaSPyun YongHyeon break; 3898ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EX: 3899ebb25bfaSPyun YongHyeon /* 3900ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 3901ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 3902ebb25bfaSPyun YongHyeon */ 3903ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 3904ebb25bfaSPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_F), 3905ebb25bfaSPyun YongHyeon F_TX_CHK_AUTO_OFF); 3906ebb25bfaSPyun YongHyeon break; 39070dbe28b3SPyun YongHyeon } 39080dbe28b3SPyun YongHyeon 39090dbe28b3SPyun YongHyeon /* Setup Rx Queue Bus Memory Interface. */ 39100dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET); 39110dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT); 39120dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON); 39130dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM); 39140dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U && 39150dbe28b3SPyun YongHyeon sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) { 39160dbe28b3SPyun YongHyeon /* MAC Rx RAM Read is controlled by hardware. */ 39170dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS); 39180dbe28b3SPyun YongHyeon } 39190dbe28b3SPyun YongHyeon 39200dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_txq, 39210dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1); 39220dbe28b3SPyun YongHyeon msk_init_tx_ring(sc_if); 39230dbe28b3SPyun YongHyeon 39240dbe28b3SPyun YongHyeon /* Disable Rx checksum offload and RSS hash. */ 39250dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 39260dbe28b3SPyun YongHyeon BMU_DIS_RX_CHKSUM | BMU_DIS_RX_RSS_HASH); 392785b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) { 39280dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 39290dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr, 39300dbe28b3SPyun YongHyeon MSK_JUMBO_RX_RING_CNT - 1); 39310dbe28b3SPyun YongHyeon error = msk_init_jumbo_rx_ring(sc_if); 39320dbe28b3SPyun YongHyeon } else { 39330dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 39340dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr, 39350dbe28b3SPyun YongHyeon MSK_RX_RING_CNT - 1); 39360dbe28b3SPyun YongHyeon error = msk_init_rx_ring(sc_if); 39370dbe28b3SPyun YongHyeon } 39380dbe28b3SPyun YongHyeon if (error != 0) { 39390dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 39400dbe28b3SPyun YongHyeon "initialization failed: no memory for Rx buffers\n"); 39410dbe28b3SPyun YongHyeon msk_stop(sc_if); 39420dbe28b3SPyun YongHyeon return; 39430dbe28b3SPyun YongHyeon } 39440dbe28b3SPyun YongHyeon 39450dbe28b3SPyun YongHyeon /* Configure interrupt handling. */ 39460dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 39470dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_A; 39480dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L1_MASK; 39490dbe28b3SPyun YongHyeon } else { 39500dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_B; 39510dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L2_MASK; 39520dbe28b3SPyun YongHyeon } 39530dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 39540dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 39550dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 39560dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 39570dbe28b3SPyun YongHyeon 3958ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 39590dbe28b3SPyun YongHyeon mii_mediachg(mii); 39600dbe28b3SPyun YongHyeon 39610dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 39620dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 39630dbe28b3SPyun YongHyeon 39640dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 39650dbe28b3SPyun YongHyeon } 39660dbe28b3SPyun YongHyeon 39670dbe28b3SPyun YongHyeon static void 39680dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if) 39690dbe28b3SPyun YongHyeon { 39700dbe28b3SPyun YongHyeon struct msk_softc *sc; 39710dbe28b3SPyun YongHyeon int ltpp, utpp; 39720dbe28b3SPyun YongHyeon 39730dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 397483c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 397583c04c93SPyun YongHyeon return; 39760dbe28b3SPyun YongHyeon 39770dbe28b3SPyun YongHyeon /* Setup Rx Queue. */ 39780dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR); 39790dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START), 39800dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 39810dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END), 39820dbe28b3SPyun YongHyeon sc->msk_rxqend[sc_if->msk_port] / 8); 39830dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP), 39840dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 39850dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP), 39860dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 39870dbe28b3SPyun YongHyeon 39880dbe28b3SPyun YongHyeon utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 39890dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8; 39900dbe28b3SPyun YongHyeon ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 39910dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8; 39920dbe28b3SPyun YongHyeon if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE) 39930dbe28b3SPyun YongHyeon ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8; 39940dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp); 39950dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp); 39960dbe28b3SPyun YongHyeon /* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */ 39970dbe28b3SPyun YongHyeon 39980dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD); 39990dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL)); 40000dbe28b3SPyun YongHyeon 40010dbe28b3SPyun YongHyeon /* Setup Tx Queue. */ 40020dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR); 40030dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START), 40040dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 40050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END), 40060dbe28b3SPyun YongHyeon sc->msk_txqend[sc_if->msk_port] / 8); 40070dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP), 40080dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 40090dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP), 40100dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 40110dbe28b3SPyun YongHyeon /* Enable Store & Forward for Tx side. */ 40120dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD); 40130dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD); 40140dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL)); 40150dbe28b3SPyun YongHyeon } 40160dbe28b3SPyun YongHyeon 40170dbe28b3SPyun YongHyeon static void 40180dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr, 40190dbe28b3SPyun YongHyeon uint32_t count) 40200dbe28b3SPyun YongHyeon { 40210dbe28b3SPyun YongHyeon 40220dbe28b3SPyun YongHyeon /* Reset the prefetch unit. */ 40230dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40240dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 40250dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40260dbe28b3SPyun YongHyeon PREF_UNIT_RST_CLR); 40270dbe28b3SPyun YongHyeon /* Set LE base address. */ 40280dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG), 40290dbe28b3SPyun YongHyeon MSK_ADDR_LO(addr)); 40300dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG), 40310dbe28b3SPyun YongHyeon MSK_ADDR_HI(addr)); 40320dbe28b3SPyun YongHyeon /* Set the list last index. */ 40330dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG), 40340dbe28b3SPyun YongHyeon count); 40350dbe28b3SPyun YongHyeon /* Turn on prefetch unit. */ 40360dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40370dbe28b3SPyun YongHyeon PREF_UNIT_OP_ON); 40380dbe28b3SPyun YongHyeon /* Dummy read to ensure write. */ 40390dbe28b3SPyun YongHyeon CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG)); 40400dbe28b3SPyun YongHyeon } 40410dbe28b3SPyun YongHyeon 40420dbe28b3SPyun YongHyeon static void 40430dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if) 40440dbe28b3SPyun YongHyeon { 40450dbe28b3SPyun YongHyeon struct msk_softc *sc; 40460dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 40470dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 40480dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 40490dbe28b3SPyun YongHyeon struct ifnet *ifp; 40500dbe28b3SPyun YongHyeon uint32_t val; 40510dbe28b3SPyun YongHyeon int i; 40520dbe28b3SPyun YongHyeon 40530dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 40540dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 40550dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 40560dbe28b3SPyun YongHyeon 40570dbe28b3SPyun YongHyeon callout_stop(&sc_if->msk_tick_ch); 40582271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 40590dbe28b3SPyun YongHyeon 40600dbe28b3SPyun YongHyeon /* Disable interrupts. */ 40610dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 40620dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_A; 40630dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK; 40640dbe28b3SPyun YongHyeon } else { 40650dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_B; 40660dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK; 40670dbe28b3SPyun YongHyeon } 40680dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 40690dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 40700dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 40710dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 40720dbe28b3SPyun YongHyeon 40730dbe28b3SPyun YongHyeon /* Disable Tx/Rx MAC. */ 40740dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 40750dbe28b3SPyun YongHyeon val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 40760dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val); 40770dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 40780dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 40793a91ee71SPyun YongHyeon /* Update stats and clear counters. */ 40803a91ee71SPyun YongHyeon msk_stats_update(sc_if); 40810dbe28b3SPyun YongHyeon 40820dbe28b3SPyun YongHyeon /* Stop Tx BMU. */ 40830dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP); 40840dbe28b3SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 40850dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 40860dbe28b3SPyun YongHyeon if ((val & (BMU_STOP | BMU_IDLE)) == 0) { 40870dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 40880dbe28b3SPyun YongHyeon BMU_STOP); 4089e4816325SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 40900dbe28b3SPyun YongHyeon } else 40910dbe28b3SPyun YongHyeon break; 40920dbe28b3SPyun YongHyeon DELAY(1); 40930dbe28b3SPyun YongHyeon } 40940dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 40950dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n"); 40960dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), 40970dbe28b3SPyun YongHyeon RB_RST_SET | RB_DIS_OP_MD); 40980dbe28b3SPyun YongHyeon 40990dbe28b3SPyun YongHyeon /* Disable all GMAC interrupt. */ 41000dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0); 41010dbe28b3SPyun YongHyeon /* Disable PHY interrupt. */ 41020dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 41030dbe28b3SPyun YongHyeon 41040dbe28b3SPyun YongHyeon /* Disable the RAM Interface Arbiter. */ 41050dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB); 41060dbe28b3SPyun YongHyeon 41070dbe28b3SPyun YongHyeon /* Reset the PCI FIFO of the async Tx queue */ 41080dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 41090dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 41100dbe28b3SPyun YongHyeon 41110dbe28b3SPyun YongHyeon /* Reset the Tx prefetch units. */ 41120dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG), 41130dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 41140dbe28b3SPyun YongHyeon 41150dbe28b3SPyun YongHyeon /* Reset the RAM Buffer async Tx queue. */ 41160dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET); 41170dbe28b3SPyun YongHyeon 41180dbe28b3SPyun YongHyeon /* Reset Tx MAC FIFO. */ 41190dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 41200dbe28b3SPyun YongHyeon /* Set Pause Off. */ 41210dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF); 41220dbe28b3SPyun YongHyeon 41230dbe28b3SPyun YongHyeon /* 41240dbe28b3SPyun YongHyeon * The Rx Stop command will not work for Yukon-2 if the BMU does not 41250dbe28b3SPyun YongHyeon * reach the end of packet and since we can't make sure that we have 41260dbe28b3SPyun YongHyeon * incoming data, we must reset the BMU while it is not during a DMA 41270dbe28b3SPyun YongHyeon * transfer. Since it is possible that the Rx path is still active, 41280dbe28b3SPyun YongHyeon * the Rx RAM buffer will be stopped first, so any possible incoming 41290dbe28b3SPyun YongHyeon * data will not trigger a DMA. After the RAM buffer is stopped, the 41300dbe28b3SPyun YongHyeon * BMU is polled until any DMA in progress is ended and only then it 41310dbe28b3SPyun YongHyeon * will be reset. 41320dbe28b3SPyun YongHyeon */ 41330dbe28b3SPyun YongHyeon 41340dbe28b3SPyun YongHyeon /* Disable the RAM Buffer receive queue. */ 41350dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD); 41360dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 41370dbe28b3SPyun YongHyeon if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) == 41380dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL))) 41390dbe28b3SPyun YongHyeon break; 41400dbe28b3SPyun YongHyeon DELAY(1); 41410dbe28b3SPyun YongHyeon } 41420dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 41430dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n"); 41440dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 41450dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 41460dbe28b3SPyun YongHyeon /* Reset the Rx prefetch unit. */ 41470dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG), 41480dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 41490dbe28b3SPyun YongHyeon /* Reset the RAM Buffer receive queue. */ 41500dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET); 41510dbe28b3SPyun YongHyeon /* Reset Rx MAC FIFO. */ 41520dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 41530dbe28b3SPyun YongHyeon 41540dbe28b3SPyun YongHyeon /* Free Rx and Tx mbufs still in the queues. */ 41550dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 41560dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 41570dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 41580dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, 41590dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 41600dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, 41610dbe28b3SPyun YongHyeon rxd->rx_dmamap); 41620dbe28b3SPyun YongHyeon m_freem(rxd->rx_m); 41630dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 41640dbe28b3SPyun YongHyeon } 41650dbe28b3SPyun YongHyeon } 41660dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 41670dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 41680dbe28b3SPyun YongHyeon if (jrxd->rx_m != NULL) { 41690dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 41700dbe28b3SPyun YongHyeon jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 41710dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 41720dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 41730dbe28b3SPyun YongHyeon m_freem(jrxd->rx_m); 41740dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 41750dbe28b3SPyun YongHyeon } 41760dbe28b3SPyun YongHyeon } 41770dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 41780dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 41790dbe28b3SPyun YongHyeon if (txd->tx_m != NULL) { 41800dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, 41810dbe28b3SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 41820dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, 41830dbe28b3SPyun YongHyeon txd->tx_dmamap); 41840dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 41850dbe28b3SPyun YongHyeon txd->tx_m = NULL; 41860dbe28b3SPyun YongHyeon } 41870dbe28b3SPyun YongHyeon } 41880dbe28b3SPyun YongHyeon 41890dbe28b3SPyun YongHyeon /* 41900dbe28b3SPyun YongHyeon * Mark the interface down. 41910dbe28b3SPyun YongHyeon */ 41920dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 4193ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 41940dbe28b3SPyun YongHyeon } 41950dbe28b3SPyun YongHyeon 41963a91ee71SPyun YongHyeon /* 41973a91ee71SPyun YongHyeon * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower 41983a91ee71SPyun YongHyeon * counter clears high 16 bits of the counter such that accessing 41993a91ee71SPyun YongHyeon * lower 16 bits should be the last operation. 42003a91ee71SPyun YongHyeon */ 42013a91ee71SPyun YongHyeon #define MSK_READ_MIB32(x, y) \ 42023a91ee71SPyun YongHyeon (((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) + \ 42033a91ee71SPyun YongHyeon (uint32_t)GMAC_READ_2(sc, x, y) 42043a91ee71SPyun YongHyeon #define MSK_READ_MIB64(x, y) \ 42053a91ee71SPyun YongHyeon (((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) + \ 42063a91ee71SPyun YongHyeon (uint64_t)MSK_READ_MIB32(x, y) 42073a91ee71SPyun YongHyeon 42083a91ee71SPyun YongHyeon static void 42093a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if) 42103a91ee71SPyun YongHyeon { 42113a91ee71SPyun YongHyeon struct msk_softc *sc; 42123a91ee71SPyun YongHyeon uint32_t reg; 42133a91ee71SPyun YongHyeon uint16_t gmac; 42143a91ee71SPyun YongHyeon int i; 42153a91ee71SPyun YongHyeon 42163a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 42173a91ee71SPyun YongHyeon 42183a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 42193a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 42203a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 42213a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 42223a91ee71SPyun YongHyeon /* Read all MIB Counters with Clear Mode set. */ 422340d7192bSPyun YongHyeon for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i += sizeof(uint32_t)) 42243a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, i); 42253a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 42263a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 42273a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 42283a91ee71SPyun YongHyeon } 42293a91ee71SPyun YongHyeon 42303a91ee71SPyun YongHyeon static void 42313a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if) 42323a91ee71SPyun YongHyeon { 42333a91ee71SPyun YongHyeon struct msk_softc *sc; 42343a91ee71SPyun YongHyeon struct ifnet *ifp; 42353a91ee71SPyun YongHyeon struct msk_hw_stats *stats; 42363a91ee71SPyun YongHyeon uint16_t gmac; 42373a91ee71SPyun YongHyeon uint32_t reg; 42383a91ee71SPyun YongHyeon 42393a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 42403a91ee71SPyun YongHyeon 42413a91ee71SPyun YongHyeon ifp = sc_if->msk_ifp; 42423a91ee71SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 42433a91ee71SPyun YongHyeon return; 42443a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 42453a91ee71SPyun YongHyeon stats = &sc_if->msk_stats; 42463a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 42473a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 42483a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 42493a91ee71SPyun YongHyeon 42503a91ee71SPyun YongHyeon /* Rx stats. */ 42513a91ee71SPyun YongHyeon stats->rx_ucast_frames += 42523a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK); 42533a91ee71SPyun YongHyeon stats->rx_bcast_frames += 42543a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK); 42553a91ee71SPyun YongHyeon stats->rx_pause_frames += 42563a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE); 42573a91ee71SPyun YongHyeon stats->rx_mcast_frames += 42583a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK); 42593a91ee71SPyun YongHyeon stats->rx_crc_errs += 42603a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR); 42613a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE1); 42623a91ee71SPyun YongHyeon stats->rx_good_octets += 42633a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO); 42643a91ee71SPyun YongHyeon stats->rx_bad_octets += 42653a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO); 42663a91ee71SPyun YongHyeon stats->rx_runts += 42673a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT); 42683a91ee71SPyun YongHyeon stats->rx_runt_errs += 42693a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG); 42703a91ee71SPyun YongHyeon stats->rx_pkts_64 += 42713a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B); 42723a91ee71SPyun YongHyeon stats->rx_pkts_65_127 += 42733a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B); 42743a91ee71SPyun YongHyeon stats->rx_pkts_128_255 += 42753a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B); 42763a91ee71SPyun YongHyeon stats->rx_pkts_256_511 += 42773a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B); 42783a91ee71SPyun YongHyeon stats->rx_pkts_512_1023 += 42793a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B); 42803a91ee71SPyun YongHyeon stats->rx_pkts_1024_1518 += 42813a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B); 42823a91ee71SPyun YongHyeon stats->rx_pkts_1519_max += 42833a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ); 42843a91ee71SPyun YongHyeon stats->rx_pkts_too_long += 42853a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR); 42863a91ee71SPyun YongHyeon stats->rx_pkts_jabbers += 42873a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT); 42883a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE2); 42893a91ee71SPyun YongHyeon stats->rx_fifo_oflows += 42903a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV); 42913a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE3); 42923a91ee71SPyun YongHyeon 42933a91ee71SPyun YongHyeon /* Tx stats. */ 42943a91ee71SPyun YongHyeon stats->tx_ucast_frames += 42953a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK); 42963a91ee71SPyun YongHyeon stats->tx_bcast_frames += 42973a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK); 42983a91ee71SPyun YongHyeon stats->tx_pause_frames += 42993a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE); 43003a91ee71SPyun YongHyeon stats->tx_mcast_frames += 43013a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK); 43023a91ee71SPyun YongHyeon stats->tx_octets += 43033a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO); 43043a91ee71SPyun YongHyeon stats->tx_pkts_64 += 43053a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B); 43063a91ee71SPyun YongHyeon stats->tx_pkts_65_127 += 43073a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B); 43083a91ee71SPyun YongHyeon stats->tx_pkts_128_255 += 43093a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B); 43103a91ee71SPyun YongHyeon stats->tx_pkts_256_511 += 43113a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B); 43123a91ee71SPyun YongHyeon stats->tx_pkts_512_1023 += 43133a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B); 43143a91ee71SPyun YongHyeon stats->tx_pkts_1024_1518 += 43153a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B); 43163a91ee71SPyun YongHyeon stats->tx_pkts_1519_max += 43173a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ); 43183a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SPARE1); 43193a91ee71SPyun YongHyeon stats->tx_colls += 43203a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL); 43213a91ee71SPyun YongHyeon stats->tx_late_colls += 43223a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL); 43233a91ee71SPyun YongHyeon stats->tx_excess_colls += 43243a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL); 43253a91ee71SPyun YongHyeon stats->tx_multi_colls += 43263a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL); 43273a91ee71SPyun YongHyeon stats->tx_single_colls += 43283a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL); 43293a91ee71SPyun YongHyeon stats->tx_underflows += 43303a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR); 43313a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 43323a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 43333a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 43343a91ee71SPyun YongHyeon } 43353a91ee71SPyun YongHyeon 43363a91ee71SPyun YongHyeon static int 43373a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS) 43383a91ee71SPyun YongHyeon { 43393a91ee71SPyun YongHyeon struct msk_softc *sc; 43403a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 43413a91ee71SPyun YongHyeon uint32_t result, *stat; 43423a91ee71SPyun YongHyeon int off; 43433a91ee71SPyun YongHyeon 43443a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 43453a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43463a91ee71SPyun YongHyeon off = arg2; 43473a91ee71SPyun YongHyeon stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off); 43483a91ee71SPyun YongHyeon 43493a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 43503a91ee71SPyun YongHyeon result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 43513a91ee71SPyun YongHyeon result += *stat; 43523a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 43533a91ee71SPyun YongHyeon 43543a91ee71SPyun YongHyeon return (sysctl_handle_int(oidp, &result, 0, req)); 43553a91ee71SPyun YongHyeon } 43563a91ee71SPyun YongHyeon 43573a91ee71SPyun YongHyeon static int 43583a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS) 43593a91ee71SPyun YongHyeon { 43603a91ee71SPyun YongHyeon struct msk_softc *sc; 43613a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 43623a91ee71SPyun YongHyeon uint64_t result, *stat; 43633a91ee71SPyun YongHyeon int off; 43643a91ee71SPyun YongHyeon 43653a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 43663a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43673a91ee71SPyun YongHyeon off = arg2; 43683a91ee71SPyun YongHyeon stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off); 43693a91ee71SPyun YongHyeon 43703a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 43713a91ee71SPyun YongHyeon result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 43723a91ee71SPyun YongHyeon result += *stat; 43733a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 43743a91ee71SPyun YongHyeon 43753a91ee71SPyun YongHyeon return (sysctl_handle_quad(oidp, &result, 0, req)); 43763a91ee71SPyun YongHyeon } 43773a91ee71SPyun YongHyeon 43783a91ee71SPyun YongHyeon #undef MSK_READ_MIB32 43793a91ee71SPyun YongHyeon #undef MSK_READ_MIB64 43803a91ee71SPyun YongHyeon 43813a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) \ 43823a91ee71SPyun YongHyeon SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, \ 43833a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32, \ 43843a91ee71SPyun YongHyeon "IU", d) 43853a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) \ 43863a91ee71SPyun YongHyeon SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, \ 43873a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64, \ 43883a91ee71SPyun YongHyeon "Q", d) 43893a91ee71SPyun YongHyeon 43903a91ee71SPyun YongHyeon static void 43913a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if) 43923a91ee71SPyun YongHyeon { 43933a91ee71SPyun YongHyeon struct sysctl_ctx_list *ctx; 43943a91ee71SPyun YongHyeon struct sysctl_oid_list *child, *schild; 43953a91ee71SPyun YongHyeon struct sysctl_oid *tree; 43963a91ee71SPyun YongHyeon 43973a91ee71SPyun YongHyeon ctx = device_get_sysctl_ctx(sc_if->msk_if_dev); 43983a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev)); 43993a91ee71SPyun YongHyeon 44003a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 44013a91ee71SPyun YongHyeon NULL, "MSK Statistics"); 44023a91ee71SPyun YongHyeon schild = child = SYSCTL_CHILDREN(tree); 44033a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD, 44043a91ee71SPyun YongHyeon NULL, "MSK RX Statistics"); 44053a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 44063a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 44073a91ee71SPyun YongHyeon child, rx_ucast_frames, "Good unicast frames"); 44083a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 44093a91ee71SPyun YongHyeon child, rx_bcast_frames, "Good broadcast frames"); 44103a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 44113a91ee71SPyun YongHyeon child, rx_pause_frames, "Pause frames"); 44123a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 44133a91ee71SPyun YongHyeon child, rx_mcast_frames, "Multicast frames"); 44143a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs", 44153a91ee71SPyun YongHyeon child, rx_crc_errs, "CRC errors"); 44163a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets", 44173a91ee71SPyun YongHyeon child, rx_good_octets, "Good octets"); 44183a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets", 44193a91ee71SPyun YongHyeon child, rx_bad_octets, "Bad octets"); 44203a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 44213a91ee71SPyun YongHyeon child, rx_pkts_64, "64 bytes frames"); 44223a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 44233a91ee71SPyun YongHyeon child, rx_pkts_65_127, "65 to 127 bytes frames"); 44243a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 44253a91ee71SPyun YongHyeon child, rx_pkts_128_255, "128 to 255 bytes frames"); 44263a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 44273a91ee71SPyun YongHyeon child, rx_pkts_256_511, "256 to 511 bytes frames"); 44283a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 44293a91ee71SPyun YongHyeon child, rx_pkts_512_1023, "512 to 1023 bytes frames"); 44303a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 44313a91ee71SPyun YongHyeon child, rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 44323a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 44333a91ee71SPyun YongHyeon child, rx_pkts_1519_max, "1519 to max frames"); 44343a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long", 44353a91ee71SPyun YongHyeon child, rx_pkts_too_long, "frames too long"); 44363a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers", 44373a91ee71SPyun YongHyeon child, rx_pkts_jabbers, "Jabber errors"); 443879dd979aSPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "overflows", 44393a91ee71SPyun YongHyeon child, rx_fifo_oflows, "FIFO overflows"); 44403a91ee71SPyun YongHyeon 44413a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD, 44423a91ee71SPyun YongHyeon NULL, "MSK TX Statistics"); 44433a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 44443a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 44453a91ee71SPyun YongHyeon child, tx_ucast_frames, "Unicast frames"); 44463a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 44473a91ee71SPyun YongHyeon child, tx_bcast_frames, "Broadcast frames"); 44483a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 44493a91ee71SPyun YongHyeon child, tx_pause_frames, "Pause frames"); 44503a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 44513a91ee71SPyun YongHyeon child, tx_mcast_frames, "Multicast frames"); 44523a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "octets", 44533a91ee71SPyun YongHyeon child, tx_octets, "Octets"); 44543a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 44553a91ee71SPyun YongHyeon child, tx_pkts_64, "64 bytes frames"); 44563a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 44573a91ee71SPyun YongHyeon child, tx_pkts_65_127, "65 to 127 bytes frames"); 44583a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 44593a91ee71SPyun YongHyeon child, tx_pkts_128_255, "128 to 255 bytes frames"); 44603a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 44613a91ee71SPyun YongHyeon child, tx_pkts_256_511, "256 to 511 bytes frames"); 44623a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 44633a91ee71SPyun YongHyeon child, tx_pkts_512_1023, "512 to 1023 bytes frames"); 44643a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 44653a91ee71SPyun YongHyeon child, tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 44663a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 44673a91ee71SPyun YongHyeon child, tx_pkts_1519_max, "1519 to max frames"); 44683a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "colls", 44693a91ee71SPyun YongHyeon child, tx_colls, "Collisions"); 44703a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls", 44713a91ee71SPyun YongHyeon child, tx_late_colls, "Late collisions"); 44723a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls", 44733a91ee71SPyun YongHyeon child, tx_excess_colls, "Excessive collisions"); 44743a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls", 44753a91ee71SPyun YongHyeon child, tx_multi_colls, "Multiple collisions"); 44763a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls", 44773a91ee71SPyun YongHyeon child, tx_single_colls, "Single collisions"); 44783a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "underflows", 44793a91ee71SPyun YongHyeon child, tx_underflows, "FIFO underflows"); 44803a91ee71SPyun YongHyeon } 44813a91ee71SPyun YongHyeon 44823a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32 44833a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64 44843a91ee71SPyun YongHyeon 44850dbe28b3SPyun YongHyeon static int 44860dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 44870dbe28b3SPyun YongHyeon { 44880dbe28b3SPyun YongHyeon int error, value; 44890dbe28b3SPyun YongHyeon 44900dbe28b3SPyun YongHyeon if (!arg1) 44910dbe28b3SPyun YongHyeon return (EINVAL); 44920dbe28b3SPyun YongHyeon value = *(int *)arg1; 44930dbe28b3SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 44940dbe28b3SPyun YongHyeon if (error || !req->newptr) 44950dbe28b3SPyun YongHyeon return (error); 44960dbe28b3SPyun YongHyeon if (value < low || value > high) 44970dbe28b3SPyun YongHyeon return (EINVAL); 44980dbe28b3SPyun YongHyeon *(int *)arg1 = value; 44990dbe28b3SPyun YongHyeon 45000dbe28b3SPyun YongHyeon return (0); 45010dbe28b3SPyun YongHyeon } 45020dbe28b3SPyun YongHyeon 45030dbe28b3SPyun YongHyeon static int 45040dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS) 45050dbe28b3SPyun YongHyeon { 45060dbe28b3SPyun YongHyeon 45070dbe28b3SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN, 45080dbe28b3SPyun YongHyeon MSK_PROC_MAX)); 45090dbe28b3SPyun YongHyeon } 4510