xref: /freebsd/sys/dev/msk/if_msk.c (revision 40d6bed8a77f26b0aff57adfabd77354abcde414)
10dbe28b3SPyun YongHyeon /******************************************************************************
20dbe28b3SPyun YongHyeon  *
30dbe28b3SPyun YongHyeon  * Name   : sky2.c
40dbe28b3SPyun YongHyeon  * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x
50dbe28b3SPyun YongHyeon  * Version: $Revision: 1.23 $
60dbe28b3SPyun YongHyeon  * Date   : $Date: 2005/12/22 09:04:11 $
70dbe28b3SPyun YongHyeon  * Purpose: Main driver source file
80dbe28b3SPyun YongHyeon  *
90dbe28b3SPyun YongHyeon  *****************************************************************************/
100dbe28b3SPyun YongHyeon 
110dbe28b3SPyun YongHyeon /******************************************************************************
120dbe28b3SPyun YongHyeon  *
130dbe28b3SPyun YongHyeon  *	LICENSE:
140dbe28b3SPyun YongHyeon  *	Copyright (C) Marvell International Ltd. and/or its affiliates
150dbe28b3SPyun YongHyeon  *
160dbe28b3SPyun YongHyeon  *	The computer program files contained in this folder ("Files")
170dbe28b3SPyun YongHyeon  *	are provided to you under the BSD-type license terms provided
180dbe28b3SPyun YongHyeon  *	below, and any use of such Files and any derivative works
190dbe28b3SPyun YongHyeon  *	thereof created by you shall be governed by the following terms
200dbe28b3SPyun YongHyeon  *	and conditions:
210dbe28b3SPyun YongHyeon  *
220dbe28b3SPyun YongHyeon  *	- Redistributions of source code must retain the above copyright
230dbe28b3SPyun YongHyeon  *	  notice, this list of conditions and the following disclaimer.
240dbe28b3SPyun YongHyeon  *	- Redistributions in binary form must reproduce the above
250dbe28b3SPyun YongHyeon  *	  copyright notice, this list of conditions and the following
260dbe28b3SPyun YongHyeon  *	  disclaimer in the documentation and/or other materials provided
270dbe28b3SPyun YongHyeon  *	  with the distribution.
280dbe28b3SPyun YongHyeon  *	- Neither the name of Marvell nor the names of its contributors
290dbe28b3SPyun YongHyeon  *	  may be used to endorse or promote products derived from this
300dbe28b3SPyun YongHyeon  *	  software without specific prior written permission.
310dbe28b3SPyun YongHyeon  *
320dbe28b3SPyun YongHyeon  *	THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
330dbe28b3SPyun YongHyeon  *	"AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
340dbe28b3SPyun YongHyeon  *	LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
350dbe28b3SPyun YongHyeon  *	FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
360dbe28b3SPyun YongHyeon  *	COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
370dbe28b3SPyun YongHyeon  *	INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
380dbe28b3SPyun YongHyeon  *	BUT NOT LIMITED TO, PROCUREMENT OF  SUBSTITUTE GOODS OR SERVICES;
390dbe28b3SPyun YongHyeon  *	LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
400dbe28b3SPyun YongHyeon  *	HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
410dbe28b3SPyun YongHyeon  *	STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
420dbe28b3SPyun YongHyeon  *	ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
430dbe28b3SPyun YongHyeon  *	OF THE POSSIBILITY OF SUCH DAMAGE.
440dbe28b3SPyun YongHyeon  *	/LICENSE
450dbe28b3SPyun YongHyeon  *
460dbe28b3SPyun YongHyeon  *****************************************************************************/
470dbe28b3SPyun YongHyeon 
480dbe28b3SPyun YongHyeon /*-
490dbe28b3SPyun YongHyeon  * Copyright (c) 1997, 1998, 1999, 2000
500dbe28b3SPyun YongHyeon  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
510dbe28b3SPyun YongHyeon  *
520dbe28b3SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
530dbe28b3SPyun YongHyeon  * modification, are permitted provided that the following conditions
540dbe28b3SPyun YongHyeon  * are met:
550dbe28b3SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
560dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer.
570dbe28b3SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
580dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
590dbe28b3SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
600dbe28b3SPyun YongHyeon  * 3. All advertising materials mentioning features or use of this software
610dbe28b3SPyun YongHyeon  *    must display the following acknowledgement:
620dbe28b3SPyun YongHyeon  *	This product includes software developed by Bill Paul.
630dbe28b3SPyun YongHyeon  * 4. Neither the name of the author nor the names of any co-contributors
640dbe28b3SPyun YongHyeon  *    may be used to endorse or promote products derived from this software
650dbe28b3SPyun YongHyeon  *    without specific prior written permission.
660dbe28b3SPyun YongHyeon  *
670dbe28b3SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
680dbe28b3SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
690dbe28b3SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
700dbe28b3SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
710dbe28b3SPyun YongHyeon  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
720dbe28b3SPyun YongHyeon  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
730dbe28b3SPyun YongHyeon  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
740dbe28b3SPyun YongHyeon  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
750dbe28b3SPyun YongHyeon  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
760dbe28b3SPyun YongHyeon  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
770dbe28b3SPyun YongHyeon  * THE POSSIBILITY OF SUCH DAMAGE.
780dbe28b3SPyun YongHyeon  */
790dbe28b3SPyun YongHyeon /*-
800dbe28b3SPyun YongHyeon  * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
810dbe28b3SPyun YongHyeon  *
820dbe28b3SPyun YongHyeon  * Permission to use, copy, modify, and distribute this software for any
830dbe28b3SPyun YongHyeon  * purpose with or without fee is hereby granted, provided that the above
840dbe28b3SPyun YongHyeon  * copyright notice and this permission notice appear in all copies.
850dbe28b3SPyun YongHyeon  *
860dbe28b3SPyun YongHyeon  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
870dbe28b3SPyun YongHyeon  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
880dbe28b3SPyun YongHyeon  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
890dbe28b3SPyun YongHyeon  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
900dbe28b3SPyun YongHyeon  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
910dbe28b3SPyun YongHyeon  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
920dbe28b3SPyun YongHyeon  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
930dbe28b3SPyun YongHyeon  */
940dbe28b3SPyun YongHyeon 
950dbe28b3SPyun YongHyeon /*
960dbe28b3SPyun YongHyeon  * Device driver for the Marvell Yukon II Ethernet controller.
970dbe28b3SPyun YongHyeon  * Due to lack of documentation, this driver is based on the code from
980dbe28b3SPyun YongHyeon  * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x.
990dbe28b3SPyun YongHyeon  */
1000dbe28b3SPyun YongHyeon 
1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h>
1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$");
1030dbe28b3SPyun YongHyeon 
1040dbe28b3SPyun YongHyeon #include <sys/param.h>
1050dbe28b3SPyun YongHyeon #include <sys/systm.h>
1060dbe28b3SPyun YongHyeon #include <sys/bus.h>
1070dbe28b3SPyun YongHyeon #include <sys/endian.h>
1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h>
1090dbe28b3SPyun YongHyeon #include <sys/malloc.h>
1100dbe28b3SPyun YongHyeon #include <sys/kernel.h>
1110dbe28b3SPyun YongHyeon #include <sys/module.h>
1120dbe28b3SPyun YongHyeon #include <sys/socket.h>
1130dbe28b3SPyun YongHyeon #include <sys/sockio.h>
1140dbe28b3SPyun YongHyeon #include <sys/queue.h>
1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h>
1160dbe28b3SPyun YongHyeon #include <sys/taskqueue.h>
1170dbe28b3SPyun YongHyeon 
1180dbe28b3SPyun YongHyeon #include <net/bpf.h>
1190dbe28b3SPyun YongHyeon #include <net/ethernet.h>
1200dbe28b3SPyun YongHyeon #include <net/if.h>
1210dbe28b3SPyun YongHyeon #include <net/if_arp.h>
1220dbe28b3SPyun YongHyeon #include <net/if_dl.h>
1230dbe28b3SPyun YongHyeon #include <net/if_media.h>
1240dbe28b3SPyun YongHyeon #include <net/if_types.h>
1250dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h>
1260dbe28b3SPyun YongHyeon 
1270dbe28b3SPyun YongHyeon #include <netinet/in.h>
1280dbe28b3SPyun YongHyeon #include <netinet/in_systm.h>
1290dbe28b3SPyun YongHyeon #include <netinet/ip.h>
1300dbe28b3SPyun YongHyeon #include <netinet/tcp.h>
1310dbe28b3SPyun YongHyeon #include <netinet/udp.h>
1320dbe28b3SPyun YongHyeon 
1330dbe28b3SPyun YongHyeon #include <machine/bus.h>
134b5898b80SPyun YongHyeon #include <machine/in_cksum.h>
1350dbe28b3SPyun YongHyeon #include <machine/resource.h>
1360dbe28b3SPyun YongHyeon #include <sys/rman.h>
1370dbe28b3SPyun YongHyeon 
1380dbe28b3SPyun YongHyeon #include <dev/mii/mii.h>
1390dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h>
1400dbe28b3SPyun YongHyeon #include <dev/mii/brgphyreg.h>
1410dbe28b3SPyun YongHyeon 
1420dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h>
1430dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h>
1440dbe28b3SPyun YongHyeon 
1450dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h>
1460dbe28b3SPyun YongHyeon 
1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1);
1480dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1);
1490dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1);
1500dbe28b3SPyun YongHyeon 
1510dbe28b3SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
1520dbe28b3SPyun YongHyeon #include "miibus_if.h"
1530dbe28b3SPyun YongHyeon 
1540dbe28b3SPyun YongHyeon /* Tunables. */
1550dbe28b3SPyun YongHyeon static int msi_disable = 0;
1560dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable);
15753dcfbd1SPyun YongHyeon static int legacy_intr = 0;
15853dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr);
15985b340cbSPyun YongHyeon static int jumbo_disable = 0;
16085b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable);
1610dbe28b3SPyun YongHyeon 
1620dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
1630dbe28b3SPyun YongHyeon 
1640dbe28b3SPyun YongHyeon /*
1650dbe28b3SPyun YongHyeon  * Devices supported by this driver.
1660dbe28b3SPyun YongHyeon  */
1670dbe28b3SPyun YongHyeon static struct msk_product {
1680dbe28b3SPyun YongHyeon 	uint16_t	msk_vendorid;
1690dbe28b3SPyun YongHyeon 	uint16_t	msk_deviceid;
1700dbe28b3SPyun YongHyeon 	const char	*msk_name;
1710dbe28b3SPyun YongHyeon } msk_products[] = {
1720dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2,
1730dbe28b3SPyun YongHyeon 	    "SK-9Sxx Gigabit Ethernet" },
1740dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2_EXPR,
1750dbe28b3SPyun YongHyeon 	    "SK-9Exx Gigabit Ethernet"},
1760dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021CU,
1770dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021CU Gigabit Ethernet" },
1780dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021X,
1790dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" },
1800dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022CU,
1810dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022CU Gigabit Ethernet" },
1820dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022X,
1830dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" },
1840dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061CU,
1850dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061CU Gigabit Ethernet" },
1860dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061X,
1870dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" },
1880dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062CU,
1890dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062CU Gigabit Ethernet" },
1900dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062X,
1910dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" },
1920dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8035,
1930dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8035 Gigabit Ethernet" },
1940dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8036,
1950dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8036 Gigabit Ethernet" },
1960dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8038,
1970dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8038 Gigabit Ethernet" },
19828d34c0eSRemko Lodder 	{ VENDORID_MARVELL, DEVICEID_MRVL_8039,
19928d34c0eSRemko Lodder 	    "Marvell Yukon 88E8039 Gigabit Ethernet" },
2000dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4361,
2010dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8050 Gigabit Ethernet" },
2020dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4360,
2030dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8052 Gigabit Ethernet" },
2040dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4362,
2050dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8053 Gigabit Ethernet" },
2060dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4363,
2070dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8055 Gigabit Ethernet" },
2080dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4364,
2090dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8056 Gigabit Ethernet" },
21075ef16dfSPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436A,
21175ef16dfSPyun YongHyeon 	    "Marvell Yukon 88E8058 Gigabit Ethernet" },
2120dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE550SX,
2130dbe28b3SPyun YongHyeon 	    "D-Link 550SX Gigabit Ethernet" },
2140dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE560T,
2150dbe28b3SPyun YongHyeon 	    "D-Link 560T Gigabit Ethernet" }
2160dbe28b3SPyun YongHyeon };
2170dbe28b3SPyun YongHyeon 
2180dbe28b3SPyun YongHyeon static const char *model_name[] = {
2190dbe28b3SPyun YongHyeon 	"Yukon XL",
2200dbe28b3SPyun YongHyeon         "Yukon EC Ultra",
2210dbe28b3SPyun YongHyeon         "Yukon Unknown",
2220dbe28b3SPyun YongHyeon         "Yukon EC",
2230dbe28b3SPyun YongHyeon         "Yukon FE"
2240dbe28b3SPyun YongHyeon };
2250dbe28b3SPyun YongHyeon 
2260dbe28b3SPyun YongHyeon static int mskc_probe(device_t);
2270dbe28b3SPyun YongHyeon static int mskc_attach(device_t);
2280dbe28b3SPyun YongHyeon static int mskc_detach(device_t);
2296a087a87SPyun YongHyeon static int mskc_shutdown(device_t);
2300dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *);
2310dbe28b3SPyun YongHyeon static int mskc_suspend(device_t);
2320dbe28b3SPyun YongHyeon static int mskc_resume(device_t);
2330dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *);
2340dbe28b3SPyun YongHyeon 
2350dbe28b3SPyun YongHyeon static int msk_probe(device_t);
2360dbe28b3SPyun YongHyeon static int msk_attach(device_t);
2370dbe28b3SPyun YongHyeon static int msk_detach(device_t);
2380dbe28b3SPyun YongHyeon 
2390dbe28b3SPyun YongHyeon static void msk_tick(void *);
24053dcfbd1SPyun YongHyeon static void msk_legacy_intr(void *);
241ef544f63SPaolo Pisati static int msk_intr(void *);
2420dbe28b3SPyun YongHyeon static void msk_int_task(void *, int);
2430dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *);
2440dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *);
2450dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *);
2460dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *);
2470dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t);
2480dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *);
24983c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
25083c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *);
25183c04c93SPyun YongHyeon #endif
2520dbe28b3SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, int);
2530dbe28b3SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, int);
2540dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int);
2550dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **);
2560dbe28b3SPyun YongHyeon static void msk_tx_task(void *, int);
2570dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *);
2580dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t);
2590dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t);
2600dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *);
2610dbe28b3SPyun YongHyeon static void msk_init(void *);
2620dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *);
2630dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *);
2642271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *);
2650dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *);
2660dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *);
2670dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int);
2680dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int);
2690dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *);
2700dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *);
2710dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *);
27285b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *);
2730dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *);
27485b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *);
2750dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *);
2760dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *);
2770dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *);
2780dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int);
2790dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int);
2800dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int);
2810dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int);
2820dbe28b3SPyun YongHyeon 
2830dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int);
2840dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int);
2850dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int);
2860dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int);
2870dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t);
2880dbe28b3SPyun YongHyeon 
2896d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *);
2900dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *);
2910dbe28b3SPyun YongHyeon 
2923a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *);
2933a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *);
2943a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS);
2953a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS);
2963a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *);
2970dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
2980dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS);
2990dbe28b3SPyun YongHyeon 
3000dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = {
3010dbe28b3SPyun YongHyeon 	/* Device interface */
3020dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		mskc_probe),
3030dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	mskc_attach),
3040dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	mskc_detach),
3050dbe28b3SPyun YongHyeon 	DEVMETHOD(device_suspend,	mskc_suspend),
3060dbe28b3SPyun YongHyeon 	DEVMETHOD(device_resume,	mskc_resume),
3070dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	mskc_shutdown),
3080dbe28b3SPyun YongHyeon 
3090dbe28b3SPyun YongHyeon 	/* bus interface */
3100dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
3110dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
3120dbe28b3SPyun YongHyeon 
3130dbe28b3SPyun YongHyeon 	{ NULL, NULL }
3140dbe28b3SPyun YongHyeon };
3150dbe28b3SPyun YongHyeon 
3160dbe28b3SPyun YongHyeon static driver_t mskc_driver = {
3170dbe28b3SPyun YongHyeon 	"mskc",
3180dbe28b3SPyun YongHyeon 	mskc_methods,
3190dbe28b3SPyun YongHyeon 	sizeof(struct msk_softc)
3200dbe28b3SPyun YongHyeon };
3210dbe28b3SPyun YongHyeon 
3220dbe28b3SPyun YongHyeon static devclass_t mskc_devclass;
3230dbe28b3SPyun YongHyeon 
3240dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = {
3250dbe28b3SPyun YongHyeon 	/* Device interface */
3260dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		msk_probe),
3270dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	msk_attach),
3280dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	msk_detach),
3290dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
3300dbe28b3SPyun YongHyeon 
3310dbe28b3SPyun YongHyeon 	/* bus interface */
3320dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
3330dbe28b3SPyun YongHyeon 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
3340dbe28b3SPyun YongHyeon 
3350dbe28b3SPyun YongHyeon 	/* MII interface */
3360dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	msk_miibus_readreg),
3370dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	msk_miibus_writereg),
3380dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	msk_miibus_statchg),
3390dbe28b3SPyun YongHyeon 
3400dbe28b3SPyun YongHyeon 	{ NULL, NULL }
3410dbe28b3SPyun YongHyeon };
3420dbe28b3SPyun YongHyeon 
3430dbe28b3SPyun YongHyeon static driver_t msk_driver = {
3440dbe28b3SPyun YongHyeon 	"msk",
3450dbe28b3SPyun YongHyeon 	msk_methods,
3460dbe28b3SPyun YongHyeon 	sizeof(struct msk_if_softc)
3470dbe28b3SPyun YongHyeon };
3480dbe28b3SPyun YongHyeon 
3490dbe28b3SPyun YongHyeon static devclass_t msk_devclass;
3500dbe28b3SPyun YongHyeon 
3510dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0);
3520dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0);
3530dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0);
3540dbe28b3SPyun YongHyeon 
3550dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = {
3560dbe28b3SPyun YongHyeon 	{ SYS_RES_IOPORT,	PCIR_BAR(1),	RF_ACTIVE },
3570dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3580dbe28b3SPyun YongHyeon };
3590dbe28b3SPyun YongHyeon 
3600dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = {
3610dbe28b3SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
362298946a9SPyun YongHyeon 	{ -1,			0,		0 }
363298946a9SPyun YongHyeon };
364298946a9SPyun YongHyeon 
365298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = {
3660dbe28b3SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
3670dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3680dbe28b3SPyun YongHyeon };
3690dbe28b3SPyun YongHyeon 
370298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = {
371298946a9SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
3728463d7a0SPyun YongHyeon 	{ -1,			0,		0 }
3738463d7a0SPyun YongHyeon };
3748463d7a0SPyun YongHyeon 
3758463d7a0SPyun YongHyeon static struct resource_spec msk_irq_spec_msi2[] = {
3768463d7a0SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
377298946a9SPyun YongHyeon 	{ SYS_RES_IRQ,		2,		RF_ACTIVE },
378298946a9SPyun YongHyeon 	{ -1,			0,		0 }
379298946a9SPyun YongHyeon };
380298946a9SPyun YongHyeon 
3810dbe28b3SPyun YongHyeon static int
3820dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg)
3830dbe28b3SPyun YongHyeon {
3840dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
3850dbe28b3SPyun YongHyeon 
386431e606dSPyun YongHyeon 	if (phy != PHY_ADDR_MARV)
387431e606dSPyun YongHyeon 		return (0);
388431e606dSPyun YongHyeon 
3890dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
3900dbe28b3SPyun YongHyeon 
3910dbe28b3SPyun YongHyeon 	return (msk_phy_readreg(sc_if, phy, reg));
3920dbe28b3SPyun YongHyeon }
3930dbe28b3SPyun YongHyeon 
3940dbe28b3SPyun YongHyeon static int
3950dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg)
3960dbe28b3SPyun YongHyeon {
3970dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
3980dbe28b3SPyun YongHyeon 	int i, val;
3990dbe28b3SPyun YongHyeon 
4000dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4010dbe28b3SPyun YongHyeon 
4020dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
4030dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
4040dbe28b3SPyun YongHyeon 
4050dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4060dbe28b3SPyun YongHyeon 		DELAY(1);
4070dbe28b3SPyun YongHyeon 		val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL);
4080dbe28b3SPyun YongHyeon 		if ((val & GM_SMI_CT_RD_VAL) != 0) {
4090dbe28b3SPyun YongHyeon 			val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA);
4100dbe28b3SPyun YongHyeon 			break;
4110dbe28b3SPyun YongHyeon 		}
4120dbe28b3SPyun YongHyeon 	}
4130dbe28b3SPyun YongHyeon 
4140dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT) {
4150dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy failed to come ready\n");
4160dbe28b3SPyun YongHyeon 		val = 0;
4170dbe28b3SPyun YongHyeon 	}
4180dbe28b3SPyun YongHyeon 
4190dbe28b3SPyun YongHyeon 	return (val);
4200dbe28b3SPyun YongHyeon }
4210dbe28b3SPyun YongHyeon 
4220dbe28b3SPyun YongHyeon static int
4230dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val)
4240dbe28b3SPyun YongHyeon {
4250dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4260dbe28b3SPyun YongHyeon 
427431e606dSPyun YongHyeon 	if (phy != PHY_ADDR_MARV)
428431e606dSPyun YongHyeon 		return (0);
429431e606dSPyun YongHyeon 
4300dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4310dbe28b3SPyun YongHyeon 
4320dbe28b3SPyun YongHyeon 	return (msk_phy_writereg(sc_if, phy, reg, val));
4330dbe28b3SPyun YongHyeon }
4340dbe28b3SPyun YongHyeon 
4350dbe28b3SPyun YongHyeon static int
4360dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val)
4370dbe28b3SPyun YongHyeon {
4380dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4390dbe28b3SPyun YongHyeon 	int i;
4400dbe28b3SPyun YongHyeon 
4410dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4420dbe28b3SPyun YongHyeon 
4430dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val);
4440dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
4450dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg));
4460dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4470dbe28b3SPyun YongHyeon 		DELAY(1);
4480dbe28b3SPyun YongHyeon 		if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) &
4490dbe28b3SPyun YongHyeon 		    GM_SMI_CT_BUSY) == 0)
4500dbe28b3SPyun YongHyeon 			break;
4510dbe28b3SPyun YongHyeon 	}
4520dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
4530dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy write timeout\n");
4540dbe28b3SPyun YongHyeon 
4550dbe28b3SPyun YongHyeon 	return (0);
4560dbe28b3SPyun YongHyeon }
4570dbe28b3SPyun YongHyeon 
4580dbe28b3SPyun YongHyeon static void
4590dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev)
4600dbe28b3SPyun YongHyeon {
4610dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4620dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4630dbe28b3SPyun YongHyeon 	struct mii_data *mii;
4640dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
465bf59599fSPyun YongHyeon 	uint32_t gmac;
4660dbe28b3SPyun YongHyeon 
46719585f45SPyun YongHyeon 	sc_if = device_get_softc(dev);
4680dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4690dbe28b3SPyun YongHyeon 
4704b76fe63SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
4710dbe28b3SPyun YongHyeon 
4720dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
4730dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
47419585f45SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
47519585f45SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
4760dbe28b3SPyun YongHyeon 		return;
4770dbe28b3SPyun YongHyeon 
4780dbe28b3SPyun YongHyeon 	if (mii->mii_media_status & IFM_ACTIVE) {
4790dbe28b3SPyun YongHyeon 		if (IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE)
480ab7df1e4SPyun YongHyeon 			sc_if->msk_flags |= MSK_FLAG_LINK;
4810dbe28b3SPyun YongHyeon 	} else
482ab7df1e4SPyun YongHyeon 		sc_if->msk_flags &= ~MSK_FLAG_LINK;
4830dbe28b3SPyun YongHyeon 
484ab7df1e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) {
4850dbe28b3SPyun YongHyeon 		/* Enable Tx FIFO Underrun. */
4860dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK),
4870dbe28b3SPyun YongHyeon 		    GM_IS_TX_FF_UR | GM_IS_RX_FF_OR);
488bf59599fSPyun YongHyeon 		/*
489bf59599fSPyun YongHyeon 		 * Because mii(4) notify msk(4) that it detected link status
490bf59599fSPyun YongHyeon 		 * change, there is no need to enable automatic
491bf59599fSPyun YongHyeon 		 * speed/flow-control/duplex updates.
492bf59599fSPyun YongHyeon 		 */
493bf59599fSPyun YongHyeon 		gmac = GM_GPCR_AU_ALL_DIS;
4940dbe28b3SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
4950dbe28b3SPyun YongHyeon 		case IFM_1000_SX:
4960dbe28b3SPyun YongHyeon 		case IFM_1000_T:
4970dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_1000;
4980dbe28b3SPyun YongHyeon 			break;
4990dbe28b3SPyun YongHyeon 		case IFM_100_TX:
5000dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_100;
5010dbe28b3SPyun YongHyeon 			break;
5020dbe28b3SPyun YongHyeon 		case IFM_10_T:
5030dbe28b3SPyun YongHyeon 			break;
5040dbe28b3SPyun YongHyeon 		}
5050dbe28b3SPyun YongHyeon 
5060dbe28b3SPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FDX) != 0)
5070dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_DUP_FULL;
508bf59599fSPyun YongHyeon 		/* Disable Rx flow control. */
509bf59599fSPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG0) == 0)
510bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_RX_DIS;
511bf59599fSPyun YongHyeon 		/* Disable Tx flow control. */
512bf59599fSPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG1) == 0)
513bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_TX_DIS;
5140dbe28b3SPyun YongHyeon 		gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
5150dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5160dbe28b3SPyun YongHyeon 		/* Read again to ensure writing. */
5170dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5180dbe28b3SPyun YongHyeon 
5190dbe28b3SPyun YongHyeon 		gmac = GMC_PAUSE_ON;
5200dbe28b3SPyun YongHyeon 		if (((mii->mii_media_active & IFM_GMASK) &
5210dbe28b3SPyun YongHyeon 		    (IFM_FLAG0 | IFM_FLAG1)) == 0)
5220dbe28b3SPyun YongHyeon 			gmac = GMC_PAUSE_OFF;
5230dbe28b3SPyun YongHyeon 		/* Diable pause for 10/100 Mbps in half-duplex mode. */
5240dbe28b3SPyun YongHyeon 		if ((((mii->mii_media_active & IFM_GMASK) & IFM_FDX) == 0) &&
5250dbe28b3SPyun YongHyeon 		    (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX ||
5260dbe28b3SPyun YongHyeon 		    IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T))
5270dbe28b3SPyun YongHyeon 			gmac = GMC_PAUSE_OFF;
5280dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac);
5290dbe28b3SPyun YongHyeon 
5300dbe28b3SPyun YongHyeon 		/* Enable PHY interrupt for FIFO underrun/overflow. */
5310dbe28b3SPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV,
5320dbe28b3SPyun YongHyeon 		    PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR);
5330dbe28b3SPyun YongHyeon 	} else {
5340dbe28b3SPyun YongHyeon 		/*
5350dbe28b3SPyun YongHyeon 		 * Link state changed to down.
5360dbe28b3SPyun YongHyeon 		 * Disable PHY interrupts.
5370dbe28b3SPyun YongHyeon 		 */
538431e606dSPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
5390dbe28b3SPyun YongHyeon 		/* Disable Rx/Tx MAC. */
540bf59599fSPyun YongHyeon 		gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5410dbe28b3SPyun YongHyeon 		gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
5420dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5430dbe28b3SPyun YongHyeon 		/* Read again to ensure writing. */
5440dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5450dbe28b3SPyun YongHyeon 	}
5460dbe28b3SPyun YongHyeon }
5470dbe28b3SPyun YongHyeon 
5480dbe28b3SPyun YongHyeon static void
5496d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if)
5500dbe28b3SPyun YongHyeon {
5510dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
5520dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
5530dbe28b3SPyun YongHyeon 	struct ifmultiaddr *ifma;
5540dbe28b3SPyun YongHyeon 	uint32_t mchash[2];
5550dbe28b3SPyun YongHyeon 	uint32_t crc;
5560dbe28b3SPyun YongHyeon 	uint16_t mode;
5570dbe28b3SPyun YongHyeon 
5580dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
5590dbe28b3SPyun YongHyeon 
5600dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
5610dbe28b3SPyun YongHyeon 
5620dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
5630dbe28b3SPyun YongHyeon 
5640dbe28b3SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
5650dbe28b3SPyun YongHyeon 	mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL);
5660dbe28b3SPyun YongHyeon 	if ((ifp->if_flags & IFF_PROMISC) != 0)
5670dbe28b3SPyun YongHyeon 		mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
5680dbe28b3SPyun YongHyeon 	else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
5696d6588a1SPyun YongHyeon 		mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
5700dbe28b3SPyun YongHyeon 		mchash[0] = 0xffff;
5710dbe28b3SPyun YongHyeon 		mchash[1] = 0xffff;
5720dbe28b3SPyun YongHyeon 	} else {
5736d6588a1SPyun YongHyeon 		mode |= GM_RXCR_UCF_ENA;
5740dbe28b3SPyun YongHyeon 		IF_ADDR_LOCK(ifp);
5750dbe28b3SPyun YongHyeon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
5760dbe28b3SPyun YongHyeon 			if (ifma->ifma_addr->sa_family != AF_LINK)
5770dbe28b3SPyun YongHyeon 				continue;
5780dbe28b3SPyun YongHyeon 			crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
5790dbe28b3SPyun YongHyeon 			    ifma->ifma_addr), ETHER_ADDR_LEN);
5800dbe28b3SPyun YongHyeon 			/* Just want the 6 least significant bits. */
5810dbe28b3SPyun YongHyeon 			crc &= 0x3f;
5820dbe28b3SPyun YongHyeon 			/* Set the corresponding bit in the hash table. */
5830dbe28b3SPyun YongHyeon 			mchash[crc >> 5] |= 1 << (crc & 0x1f);
5840dbe28b3SPyun YongHyeon 		}
5850dbe28b3SPyun YongHyeon 		IF_ADDR_UNLOCK(ifp);
5866d6588a1SPyun YongHyeon 		if (mchash[0] != 0 || mchash[1] != 0)
5870dbe28b3SPyun YongHyeon 			mode |= GM_RXCR_MCF_ENA;
5880dbe28b3SPyun YongHyeon 	}
5890dbe28b3SPyun YongHyeon 
5900dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1,
5910dbe28b3SPyun YongHyeon 	    mchash[0] & 0xffff);
5920dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2,
5930dbe28b3SPyun YongHyeon 	    (mchash[0] >> 16) & 0xffff);
5940dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3,
5950dbe28b3SPyun YongHyeon 	    mchash[1] & 0xffff);
5960dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4,
5970dbe28b3SPyun YongHyeon 	    (mchash[1] >> 16) & 0xffff);
5980dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode);
5990dbe28b3SPyun YongHyeon }
6000dbe28b3SPyun YongHyeon 
6010dbe28b3SPyun YongHyeon static void
6020dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp)
6030dbe28b3SPyun YongHyeon {
6040dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
6050dbe28b3SPyun YongHyeon 
6060dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
6070dbe28b3SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
6080dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6090dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_ON);
6100dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6110dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_ON);
6120dbe28b3SPyun YongHyeon 	} else {
6130dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6140dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_OFF);
6150dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6160dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_OFF);
6170dbe28b3SPyun YongHyeon 	}
6180dbe28b3SPyun YongHyeon }
6190dbe28b3SPyun YongHyeon 
6200dbe28b3SPyun YongHyeon static int
6210dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if)
6220dbe28b3SPyun YongHyeon {
6230dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
6240dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
6250dbe28b3SPyun YongHyeon 	int i, prod;
6260dbe28b3SPyun YongHyeon 
6270dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6280dbe28b3SPyun YongHyeon 
6290dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
6300dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
6310dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
6320dbe28b3SPyun YongHyeon 
6330dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
6340dbe28b3SPyun YongHyeon 	bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
6350dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_rx_prod;
6360dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
6370dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[prod];
6380dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
6390dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_rx_ring[prod];
6400dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, prod) != 0)
6410dbe28b3SPyun YongHyeon 			return (ENOBUFS);
6420dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_RX_RING_CNT);
6430dbe28b3SPyun YongHyeon 	}
6440dbe28b3SPyun YongHyeon 
6450dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag,
6460dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map,
6470dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6480dbe28b3SPyun YongHyeon 
6490dbe28b3SPyun YongHyeon 	/* Update prefetch unit. */
6500dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = MSK_RX_RING_CNT - 1;
6510dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
6520dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
6530dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_prod);
6540dbe28b3SPyun YongHyeon 
6550dbe28b3SPyun YongHyeon 	return (0);
6560dbe28b3SPyun YongHyeon }
6570dbe28b3SPyun YongHyeon 
6580dbe28b3SPyun YongHyeon static int
6590dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if)
6600dbe28b3SPyun YongHyeon {
6610dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
6620dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
6630dbe28b3SPyun YongHyeon 	int i, prod;
6640dbe28b3SPyun YongHyeon 
6650dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6660dbe28b3SPyun YongHyeon 
6670dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
6680dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
6690dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
6700dbe28b3SPyun YongHyeon 
6710dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
6720dbe28b3SPyun YongHyeon 	bzero(rd->msk_jumbo_rx_ring,
6730dbe28b3SPyun YongHyeon 	    sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT);
6740dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_rx_prod;
6750dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
6760dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod];
6770dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
6780dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_jumbo_rx_ring[prod];
6790dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, prod) != 0)
6800dbe28b3SPyun YongHyeon 			return (ENOBUFS);
6810dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_JUMBO_RX_RING_CNT);
6820dbe28b3SPyun YongHyeon 	}
6830dbe28b3SPyun YongHyeon 
6840dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
6850dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
6860dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6870dbe28b3SPyun YongHyeon 
6880dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = MSK_JUMBO_RX_RING_CNT - 1;
6890dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
6900dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
6910dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_prod);
6920dbe28b3SPyun YongHyeon 
6930dbe28b3SPyun YongHyeon 	return (0);
6940dbe28b3SPyun YongHyeon }
6950dbe28b3SPyun YongHyeon 
6960dbe28b3SPyun YongHyeon static void
6970dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if)
6980dbe28b3SPyun YongHyeon {
6990dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
7000dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
7010dbe28b3SPyun YongHyeon 	int i;
7020dbe28b3SPyun YongHyeon 
7030dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tso_mtu = 0;
7040dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = 0;
7050dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cons = 0;
7060dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt = 0;
7070dbe28b3SPyun YongHyeon 
7080dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
7090dbe28b3SPyun YongHyeon 	bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
7100dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
7110dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
7120dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
7130dbe28b3SPyun YongHyeon 		txd->tx_le = &rd->msk_tx_ring[i];
7140dbe28b3SPyun YongHyeon 	}
7150dbe28b3SPyun YongHyeon 
7160dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
7170dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
7180dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7190dbe28b3SPyun YongHyeon }
7200dbe28b3SPyun YongHyeon 
7210dbe28b3SPyun YongHyeon static __inline void
7220dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx)
7230dbe28b3SPyun YongHyeon {
7240dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7250dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7260dbe28b3SPyun YongHyeon 	struct mbuf *m;
7270dbe28b3SPyun YongHyeon 
7280dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
7290dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
7300dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
7310dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
7320dbe28b3SPyun YongHyeon }
7330dbe28b3SPyun YongHyeon 
7340dbe28b3SPyun YongHyeon static __inline void
7350dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int	idx)
7360dbe28b3SPyun YongHyeon {
7370dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7380dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7390dbe28b3SPyun YongHyeon 	struct mbuf *m;
7400dbe28b3SPyun YongHyeon 
7410dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
7420dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
7430dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
7440dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
7450dbe28b3SPyun YongHyeon }
7460dbe28b3SPyun YongHyeon 
7470dbe28b3SPyun YongHyeon static int
7480dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx)
7490dbe28b3SPyun YongHyeon {
7500dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
7510dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
7520dbe28b3SPyun YongHyeon 	struct mbuf *m;
7530dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
7540dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
7550dbe28b3SPyun YongHyeon 	int nsegs;
7560dbe28b3SPyun YongHyeon 
7570dbe28b3SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
7580dbe28b3SPyun YongHyeon 	if (m == NULL)
7590dbe28b3SPyun YongHyeon 		return (ENOBUFS);
7600dbe28b3SPyun YongHyeon 
7610dbe28b3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
76283c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
7630dbe28b3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
76483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
76583c04c93SPyun YongHyeon 	else
76683c04c93SPyun YongHyeon 		m_adj(m, MSK_RX_BUF_ALIGN);
76783c04c93SPyun YongHyeon #endif
7680dbe28b3SPyun YongHyeon 
7690dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag,
7700dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs,
7710dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
7720dbe28b3SPyun YongHyeon 		m_freem(m);
7730dbe28b3SPyun YongHyeon 		return (ENOBUFS);
7740dbe28b3SPyun YongHyeon 	}
7750dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
7760dbe28b3SPyun YongHyeon 
7770dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
7780dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
7790dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
7800dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
7810dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap);
7820dbe28b3SPyun YongHyeon 	}
7830dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
7840dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap;
7850dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_sparemap = map;
7860dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
7870dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
7880dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
7890dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
7900dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
7910dbe28b3SPyun YongHyeon 	rx_le->msk_control =
7920dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
7930dbe28b3SPyun YongHyeon 
7940dbe28b3SPyun YongHyeon 	return (0);
7950dbe28b3SPyun YongHyeon }
7960dbe28b3SPyun YongHyeon 
7970dbe28b3SPyun YongHyeon static int
7980dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx)
7990dbe28b3SPyun YongHyeon {
8000dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8010dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8020dbe28b3SPyun YongHyeon 	struct mbuf *m;
8030dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
8040dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
8050dbe28b3SPyun YongHyeon 	int nsegs;
8060dbe28b3SPyun YongHyeon 
80785b340cbSPyun YongHyeon 	m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
8080dbe28b3SPyun YongHyeon 	if (m == NULL)
8090dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8100dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_EXT) == 0) {
8110dbe28b3SPyun YongHyeon 		m_freem(m);
8120dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8130dbe28b3SPyun YongHyeon 	}
81485b340cbSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
81583c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
8160dbe28b3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
81783c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
81883c04c93SPyun YongHyeon 	else
81983c04c93SPyun YongHyeon 		m_adj(m, MSK_RX_BUF_ALIGN);
82083c04c93SPyun YongHyeon #endif
8210dbe28b3SPyun YongHyeon 
8220dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag,
8230dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs,
8240dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
8250dbe28b3SPyun YongHyeon 		m_freem(m);
8260dbe28b3SPyun YongHyeon 		return (ENOBUFS);
8270dbe28b3SPyun YongHyeon 	}
8280dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
8290dbe28b3SPyun YongHyeon 
8300dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
8310dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
8320dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
8330dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
8340dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
8350dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap);
8360dbe28b3SPyun YongHyeon 	}
8370dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
8380dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap;
8390dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_jumbo_rx_sparemap = map;
8400dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap,
8410dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
8420dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
8430dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8440dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
8450dbe28b3SPyun YongHyeon 	rx_le->msk_control =
8460dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
8470dbe28b3SPyun YongHyeon 
8480dbe28b3SPyun YongHyeon 	return (0);
8490dbe28b3SPyun YongHyeon }
8500dbe28b3SPyun YongHyeon 
8510dbe28b3SPyun YongHyeon /*
8520dbe28b3SPyun YongHyeon  * Set media options.
8530dbe28b3SPyun YongHyeon  */
8540dbe28b3SPyun YongHyeon static int
8550dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp)
8560dbe28b3SPyun YongHyeon {
8570dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
8580dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
859325c534eSPyun YongHyeon 	int error;
8600dbe28b3SPyun YongHyeon 
8610dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
8620dbe28b3SPyun YongHyeon 
8630dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
8640dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
865325c534eSPyun YongHyeon 	error = mii_mediachg(mii);
8660dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
8670dbe28b3SPyun YongHyeon 
868325c534eSPyun YongHyeon 	return (error);
8690dbe28b3SPyun YongHyeon }
8700dbe28b3SPyun YongHyeon 
8710dbe28b3SPyun YongHyeon /*
8720dbe28b3SPyun YongHyeon  * Report current media status.
8730dbe28b3SPyun YongHyeon  */
8740dbe28b3SPyun YongHyeon static void
8750dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
8760dbe28b3SPyun YongHyeon {
8770dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
8780dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
8790dbe28b3SPyun YongHyeon 
8800dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
8810dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
8820dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
8830dbe28b3SPyun YongHyeon 
8840dbe28b3SPyun YongHyeon 	mii_pollstat(mii);
8850dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
8860dbe28b3SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
8870dbe28b3SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
8880dbe28b3SPyun YongHyeon }
8890dbe28b3SPyun YongHyeon 
8900dbe28b3SPyun YongHyeon static int
8910dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
8920dbe28b3SPyun YongHyeon {
8930dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
8940dbe28b3SPyun YongHyeon 	struct ifreq *ifr;
8950dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
8960dbe28b3SPyun YongHyeon 	int error, mask;
8970dbe28b3SPyun YongHyeon 
8980dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
8990dbe28b3SPyun YongHyeon 	ifr = (struct ifreq *)data;
9000dbe28b3SPyun YongHyeon 	error = 0;
9010dbe28b3SPyun YongHyeon 
9020dbe28b3SPyun YongHyeon 	switch(command) {
9030dbe28b3SPyun YongHyeon 	case SIOCSIFMTU:
904e2b16603SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
90585b340cbSPyun YongHyeon 		if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN)
9060dbe28b3SPyun YongHyeon 			error = EINVAL;
90785b340cbSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
908e2b16603SPyun YongHyeon  			if (ifr->ifr_mtu > ETHERMTU) {
909e2b16603SPyun YongHyeon 				if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) {
9100dbe28b3SPyun YongHyeon 					error = EINVAL;
9110dbe28b3SPyun YongHyeon 					MSK_IF_UNLOCK(sc_if);
912e2b16603SPyun YongHyeon 					break;
913e2b16603SPyun YongHyeon 				}
914e2b16603SPyun YongHyeon 				if ((sc_if->msk_flags &
915e2b16603SPyun YongHyeon 				    MSK_FLAG_JUMBO_NOCSUM) != 0) {
916e2b16603SPyun YongHyeon 					ifp->if_hwassist &=
917e2b16603SPyun YongHyeon 					    ~(MSK_CSUM_FEATURES | CSUM_TSO);
918e2b16603SPyun YongHyeon 					ifp->if_capenable &=
919e2b16603SPyun YongHyeon 					    ~(IFCAP_TSO4 | IFCAP_TXCSUM);
920e2b16603SPyun YongHyeon 					VLAN_CAPABILITIES(ifp);
92185b340cbSPyun YongHyeon 				}
92285b340cbSPyun YongHyeon 			}
923e2b16603SPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
924e2b16603SPyun YongHyeon 			msk_init_locked(sc_if);
925e2b16603SPyun YongHyeon 		}
926e2b16603SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9270dbe28b3SPyun YongHyeon 		break;
9280dbe28b3SPyun YongHyeon 	case SIOCSIFFLAGS:
9290dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9300dbe28b3SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
9310dbe28b3SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
9320dbe28b3SPyun YongHyeon 				if (((ifp->if_flags ^ sc_if->msk_if_flags)
9336d6588a1SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
9346d6588a1SPyun YongHyeon 					msk_rxfilter(sc_if);
9350dbe28b3SPyun YongHyeon 			} else {
9367a76e8a4SPyun YongHyeon 				if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0)
9370dbe28b3SPyun YongHyeon 					msk_init_locked(sc_if);
9380dbe28b3SPyun YongHyeon 			}
9390dbe28b3SPyun YongHyeon 		} else {
9400dbe28b3SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
9410dbe28b3SPyun YongHyeon 				msk_stop(sc_if);
9420dbe28b3SPyun YongHyeon 		}
9430dbe28b3SPyun YongHyeon 		sc_if->msk_if_flags = ifp->if_flags;
9440dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9450dbe28b3SPyun YongHyeon 		break;
9460dbe28b3SPyun YongHyeon 	case SIOCADDMULTI:
9470dbe28b3SPyun YongHyeon 	case SIOCDELMULTI:
9480dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9490dbe28b3SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
9506d6588a1SPyun YongHyeon 			msk_rxfilter(sc_if);
9510dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9520dbe28b3SPyun YongHyeon 		break;
9530dbe28b3SPyun YongHyeon 	case SIOCGIFMEDIA:
9540dbe28b3SPyun YongHyeon 	case SIOCSIFMEDIA:
9550dbe28b3SPyun YongHyeon 		mii = device_get_softc(sc_if->msk_miibus);
9560dbe28b3SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
9570dbe28b3SPyun YongHyeon 		break;
9580dbe28b3SPyun YongHyeon 	case SIOCSIFCAP:
9590dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
9600dbe28b3SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
9610dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0) {
9620dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
9630dbe28b3SPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capenable) != 0 &&
9640dbe28b3SPyun YongHyeon 			    (IFCAP_TXCSUM & ifp->if_capabilities) != 0)
9650dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= MSK_CSUM_FEATURES;
9660dbe28b3SPyun YongHyeon 			else
9670dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~MSK_CSUM_FEATURES;
9680dbe28b3SPyun YongHyeon 		}
9690dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0) {
9700dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
9710dbe28b3SPyun YongHyeon 			msk_setvlan(sc_if, ifp);
9720dbe28b3SPyun YongHyeon 		}
9730dbe28b3SPyun YongHyeon 
9740dbe28b3SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0) {
9750dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
9760dbe28b3SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0 &&
9770dbe28b3SPyun YongHyeon 			    (IFCAP_TSO4 & ifp->if_capabilities) != 0)
9780dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
9790dbe28b3SPyun YongHyeon 			else
9800dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
9810dbe28b3SPyun YongHyeon 		}
98285b340cbSPyun YongHyeon 		if (ifp->if_mtu > ETHERMTU &&
983e2b16603SPyun YongHyeon 		    (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) {
984a109c74fSPyun YongHyeon 			ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO);
985a109c74fSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM);
986a109c74fSPyun YongHyeon 		}
987a109c74fSPyun YongHyeon 
9880dbe28b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
9890dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
9900dbe28b3SPyun YongHyeon 		break;
9910dbe28b3SPyun YongHyeon 	default:
9920dbe28b3SPyun YongHyeon 		error = ether_ioctl(ifp, command, data);
9930dbe28b3SPyun YongHyeon 		break;
9940dbe28b3SPyun YongHyeon 	}
9950dbe28b3SPyun YongHyeon 
9960dbe28b3SPyun YongHyeon 	return (error);
9970dbe28b3SPyun YongHyeon }
9980dbe28b3SPyun YongHyeon 
9990dbe28b3SPyun YongHyeon static int
10000dbe28b3SPyun YongHyeon mskc_probe(device_t dev)
10010dbe28b3SPyun YongHyeon {
10020dbe28b3SPyun YongHyeon 	struct msk_product *mp;
10030dbe28b3SPyun YongHyeon 	uint16_t vendor, devid;
10040dbe28b3SPyun YongHyeon 	int i;
10050dbe28b3SPyun YongHyeon 
10060dbe28b3SPyun YongHyeon 	vendor = pci_get_vendor(dev);
10070dbe28b3SPyun YongHyeon 	devid = pci_get_device(dev);
10080dbe28b3SPyun YongHyeon 	mp = msk_products;
10090dbe28b3SPyun YongHyeon 	for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]);
10100dbe28b3SPyun YongHyeon 	    i++, mp++) {
10110dbe28b3SPyun YongHyeon 		if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) {
10120dbe28b3SPyun YongHyeon 			device_set_desc(dev, mp->msk_name);
10130dbe28b3SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
10140dbe28b3SPyun YongHyeon 		}
10150dbe28b3SPyun YongHyeon 	}
10160dbe28b3SPyun YongHyeon 
10170dbe28b3SPyun YongHyeon 	return (ENXIO);
10180dbe28b3SPyun YongHyeon }
10190dbe28b3SPyun YongHyeon 
10200dbe28b3SPyun YongHyeon static int
10210dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc)
10220dbe28b3SPyun YongHyeon {
1023e4a5f4e0SPyun YongHyeon 	int next;
10240dbe28b3SPyun YongHyeon 	int i;
10250dbe28b3SPyun YongHyeon 
10260dbe28b3SPyun YongHyeon 	/* Get adapter SRAM size. */
102783c04c93SPyun YongHyeon 	sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4;
10280dbe28b3SPyun YongHyeon 	if (bootverbose)
10290dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
10300dbe28b3SPyun YongHyeon 		    "RAM buffer size : %dKB\n", sc->msk_ramsize);
103183c04c93SPyun YongHyeon 	if (sc->msk_ramsize == 0)
103283c04c93SPyun YongHyeon 		return (0);
103383c04c93SPyun YongHyeon 
103483c04c93SPyun YongHyeon 	sc->msk_pflags |= MSK_FLAG_RAMBUF;
10350dbe28b3SPyun YongHyeon 	/*
1036e4a5f4e0SPyun YongHyeon 	 * Give receiver 2/3 of memory and round down to the multiple
1037e4a5f4e0SPyun YongHyeon 	 * of 1024. Tx/Rx RAM buffer size of Yukon II shoud be multiple
1038e4a5f4e0SPyun YongHyeon 	 * of 1024.
10390dbe28b3SPyun YongHyeon 	 */
1040e4a5f4e0SPyun YongHyeon 	sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024);
1041e4a5f4e0SPyun YongHyeon 	sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize;
10420dbe28b3SPyun YongHyeon 	for (i = 0, next = 0; i < sc->msk_num_port; i++) {
10430dbe28b3SPyun YongHyeon 		sc->msk_rxqstart[i] = next;
1044e4a5f4e0SPyun YongHyeon 		sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1;
10450dbe28b3SPyun YongHyeon 		next = sc->msk_rxqend[i] + 1;
10460dbe28b3SPyun YongHyeon 		sc->msk_txqstart[i] = next;
1047e4a5f4e0SPyun YongHyeon 		sc->msk_txqend[i] = next + sc->msk_txqsize - 1;
10480dbe28b3SPyun YongHyeon 		next = sc->msk_txqend[i] + 1;
10490dbe28b3SPyun YongHyeon 		if (bootverbose) {
10500dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
10510dbe28b3SPyun YongHyeon 			    "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i,
1052e4a5f4e0SPyun YongHyeon 			    sc->msk_rxqsize / 1024, sc->msk_rxqstart[i],
10530dbe28b3SPyun YongHyeon 			    sc->msk_rxqend[i]);
10540dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
10550dbe28b3SPyun YongHyeon 			    "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i,
1056e4a5f4e0SPyun YongHyeon 			    sc->msk_txqsize / 1024, sc->msk_txqstart[i],
10570dbe28b3SPyun YongHyeon 			    sc->msk_txqend[i]);
10580dbe28b3SPyun YongHyeon 		}
10590dbe28b3SPyun YongHyeon 	}
10600dbe28b3SPyun YongHyeon 
10610dbe28b3SPyun YongHyeon 	return (0);
10620dbe28b3SPyun YongHyeon }
10630dbe28b3SPyun YongHyeon 
10640dbe28b3SPyun YongHyeon static void
10650dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode)
10660dbe28b3SPyun YongHyeon {
10670dbe28b3SPyun YongHyeon 	uint32_t val;
10680dbe28b3SPyun YongHyeon 	int i;
10690dbe28b3SPyun YongHyeon 
10700dbe28b3SPyun YongHyeon 	switch (mode) {
10710dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERUP:
10720dbe28b3SPyun YongHyeon 		/* Switch power to VCC (WA for VAUX problem). */
10730dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
10740dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
10750dbe28b3SPyun YongHyeon 		/* Disable Core Clock Division, set Clock Select to 0. */
10760dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
10770dbe28b3SPyun YongHyeon 
10780dbe28b3SPyun YongHyeon 		val = 0;
10790dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
10800dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
10810dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
10820dbe28b3SPyun YongHyeon 			val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
10830dbe28b3SPyun YongHyeon 			      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
10840dbe28b3SPyun YongHyeon 			      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
10850dbe28b3SPyun YongHyeon 		}
10860dbe28b3SPyun YongHyeon 		/*
10870dbe28b3SPyun YongHyeon 		 * Enable PCI & Core Clock, enable clock gating for both Links.
10880dbe28b3SPyun YongHyeon 		 */
10890dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
10900dbe28b3SPyun YongHyeon 
10910dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
10920dbe28b3SPyun YongHyeon 		val &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
10930dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
10940dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
10950dbe28b3SPyun YongHyeon 			/* Deassert Low Power for 1st PHY. */
10960dbe28b3SPyun YongHyeon 			val |= PCI_Y2_PHY1_COMA;
10970dbe28b3SPyun YongHyeon 			if (sc->msk_num_port > 1)
10980dbe28b3SPyun YongHyeon 				val |= PCI_Y2_PHY2_COMA;
10990dbe28b3SPyun YongHyeon 		} else if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U) {
11000dbe28b3SPyun YongHyeon 			uint32_t our;
11010dbe28b3SPyun YongHyeon 
11020dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_ON);
11030dbe28b3SPyun YongHyeon 
11040dbe28b3SPyun YongHyeon 			/* Enable all clocks. */
11050dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_3, 0, 4);
11060dbe28b3SPyun YongHyeon 			our = pci_read_config(sc->msk_dev, PCI_OUR_REG_4, 4);
11070dbe28b3SPyun YongHyeon 			our &= (PCI_FORCE_ASPM_REQUEST|PCI_ASPM_GPHY_LINK_DOWN|
11080dbe28b3SPyun YongHyeon 			    PCI_ASPM_INT_FIFO_EMPTY|PCI_ASPM_CLKRUN_REQUEST);
11090dbe28b3SPyun YongHyeon 			/* Set all bits to 0 except bits 15..12. */
11100dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_4, our, 4);
11110dbe28b3SPyun YongHyeon 			/* Set to default value. */
11120dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_5, 0, 4);
11130dbe28b3SPyun YongHyeon 		}
11140dbe28b3SPyun YongHyeon 		/* Release PHY from PowerDown/COMA mode. */
11150dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
11160dbe28b3SPyun YongHyeon 		for (i = 0; i < sc->msk_num_port; i++) {
11170dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
11180dbe28b3SPyun YongHyeon 			    GMLC_RST_SET);
11190dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
11200dbe28b3SPyun YongHyeon 			    GMLC_RST_CLR);
11210dbe28b3SPyun YongHyeon 		}
11220dbe28b3SPyun YongHyeon 		break;
11230dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERDOWN:
11240dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
11250dbe28b3SPyun YongHyeon 		val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD;
11260dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11270dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11280dbe28b3SPyun YongHyeon 			val &= ~PCI_Y2_PHY1_COMA;
11290dbe28b3SPyun YongHyeon 			if (sc->msk_num_port > 1)
11300dbe28b3SPyun YongHyeon 				val &= ~PCI_Y2_PHY2_COMA;
11310dbe28b3SPyun YongHyeon 		}
11320dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
11330dbe28b3SPyun YongHyeon 
11340dbe28b3SPyun YongHyeon 		val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
11350dbe28b3SPyun YongHyeon 		      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
11360dbe28b3SPyun YongHyeon 		      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
11370dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
11380dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
11390dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
11400dbe28b3SPyun YongHyeon 			val = 0;
11410dbe28b3SPyun YongHyeon 		}
11420dbe28b3SPyun YongHyeon 		/*
11430dbe28b3SPyun YongHyeon 		 * Disable PCI & Core Clock, disable clock gating for
11440dbe28b3SPyun YongHyeon 		 * both Links.
11450dbe28b3SPyun YongHyeon 		 */
11460dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
11470dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
11480dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
11490dbe28b3SPyun YongHyeon 		break;
11500dbe28b3SPyun YongHyeon 	default:
11510dbe28b3SPyun YongHyeon 		break;
11520dbe28b3SPyun YongHyeon 	}
11530dbe28b3SPyun YongHyeon }
11540dbe28b3SPyun YongHyeon 
11550dbe28b3SPyun YongHyeon static void
11560dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc)
11570dbe28b3SPyun YongHyeon {
11580dbe28b3SPyun YongHyeon 	bus_addr_t addr;
11590dbe28b3SPyun YongHyeon 	uint16_t status;
11600dbe28b3SPyun YongHyeon 	uint32_t val;
11610dbe28b3SPyun YongHyeon 	int i;
11620dbe28b3SPyun YongHyeon 
11630dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
11640dbe28b3SPyun YongHyeon 
11650dbe28b3SPyun YongHyeon 	/* Disable ASF. */
11660dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id < CHIP_ID_YUKON_XL) {
11670dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
11680dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE);
11690dbe28b3SPyun YongHyeon 	}
11700dbe28b3SPyun YongHyeon 	/*
11710dbe28b3SPyun YongHyeon 	 * Since we disabled ASF, S/W reset is required for Power Management.
11720dbe28b3SPyun YongHyeon 	 */
11730dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
11740dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
11750dbe28b3SPyun YongHyeon 
11760dbe28b3SPyun YongHyeon 	/* Clear all error bits in the PCI status register. */
11770dbe28b3SPyun YongHyeon 	status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
11780dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
11790dbe28b3SPyun YongHyeon 
11800dbe28b3SPyun YongHyeon 	pci_write_config(sc->msk_dev, PCIR_STATUS, status |
11810dbe28b3SPyun YongHyeon 	    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
11820dbe28b3SPyun YongHyeon 	    PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2);
11830dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR);
11840dbe28b3SPyun YongHyeon 
11850dbe28b3SPyun YongHyeon 	switch (sc->msk_bustype) {
11860dbe28b3SPyun YongHyeon 	case MSK_PEX_BUS:
11870dbe28b3SPyun YongHyeon 		/* Clear all PEX errors. */
11880dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
11890dbe28b3SPyun YongHyeon 		val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
11900dbe28b3SPyun YongHyeon 		if ((val & PEX_RX_OV) != 0) {
11910dbe28b3SPyun YongHyeon 			sc->msk_intrmask &= ~Y2_IS_HW_ERR;
11920dbe28b3SPyun YongHyeon 			sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
11930dbe28b3SPyun YongHyeon 		}
11940dbe28b3SPyun YongHyeon 		break;
11950dbe28b3SPyun YongHyeon 	case MSK_PCI_BUS:
11960dbe28b3SPyun YongHyeon 	case MSK_PCIX_BUS:
11970dbe28b3SPyun YongHyeon 		/* Set Cache Line Size to 2(8bytes) if configured to 0. */
11980dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1);
11990dbe28b3SPyun YongHyeon 		if (val == 0)
12000dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1);
12010dbe28b3SPyun YongHyeon 		if (sc->msk_bustype == MSK_PCIX_BUS) {
12020dbe28b3SPyun YongHyeon 			/* Set Cache Line Size opt. */
12030dbe28b3SPyun YongHyeon 			val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
12040dbe28b3SPyun YongHyeon 			val |= PCI_CLS_OPT;
12050dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
12060dbe28b3SPyun YongHyeon 		}
12070dbe28b3SPyun YongHyeon 		break;
12080dbe28b3SPyun YongHyeon 	}
12090dbe28b3SPyun YongHyeon 	/* Set PHY power state. */
12100dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERUP);
12110dbe28b3SPyun YongHyeon 
12120dbe28b3SPyun YongHyeon 	/* Reset GPHY/GMAC Control */
12130dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
12140dbe28b3SPyun YongHyeon 		/* GPHY Control reset. */
12150dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET);
12160dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR);
12170dbe28b3SPyun YongHyeon 		/* GMAC Control reset. */
12180dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET);
12190dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR);
12200dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF);
12210dbe28b3SPyun YongHyeon 	}
12220dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
12230dbe28b3SPyun YongHyeon 
12240dbe28b3SPyun YongHyeon 	/* LED On. */
12250dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON);
12260dbe28b3SPyun YongHyeon 
12270dbe28b3SPyun YongHyeon 	/* Clear TWSI IRQ. */
12280dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ);
12290dbe28b3SPyun YongHyeon 
12300dbe28b3SPyun YongHyeon 	/* Turn off hardware timer. */
12310dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP);
12320dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ);
12330dbe28b3SPyun YongHyeon 
12340dbe28b3SPyun YongHyeon 	/* Turn off descriptor polling. */
12350dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP);
12360dbe28b3SPyun YongHyeon 
12370dbe28b3SPyun YongHyeon 	/* Turn off time stamps. */
12380dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP);
12390dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
12400dbe28b3SPyun YongHyeon 
12410dbe28b3SPyun YongHyeon 	/* Configure timeout values. */
12420dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
12430dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET);
12440dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
12450dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1),
12460dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12470dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1),
12480dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12490dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1),
12500dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12510dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1),
12520dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12530dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1),
12540dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12550dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1),
12560dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12570dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2),
12580dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12590dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2),
12600dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12610dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2),
12620dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12630dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2),
12640dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12650dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2),
12660dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12670dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2),
12680dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
12690dbe28b3SPyun YongHyeon 	}
12700dbe28b3SPyun YongHyeon 
12710dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
12720dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
12730dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
12740dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
12750dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
12760dbe28b3SPyun YongHyeon 
12770dbe28b3SPyun YongHyeon         /*
12780dbe28b3SPyun YongHyeon          * On dual port PCI-X card, there is an problem where status
12790dbe28b3SPyun YongHyeon          * can be received out of order due to split transactions.
12800dbe28b3SPyun YongHyeon          */
12810dbe28b3SPyun YongHyeon 	if (sc->msk_bustype == MSK_PCIX_BUS && sc->msk_num_port > 1) {
12820dbe28b3SPyun YongHyeon 		int pcix;
12830dbe28b3SPyun YongHyeon 		uint16_t pcix_cmd;
12840dbe28b3SPyun YongHyeon 
12850dbe28b3SPyun YongHyeon 		if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &pcix) == 0) {
12860dbe28b3SPyun YongHyeon 			pcix_cmd = pci_read_config(sc->msk_dev, pcix + 2, 2);
12870dbe28b3SPyun YongHyeon 			/* Clear Max Outstanding Split Transactions. */
12880dbe28b3SPyun YongHyeon 			pcix_cmd &= ~0x70;
12890dbe28b3SPyun YongHyeon 			CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
12900dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, pcix + 2, pcix_cmd, 2);
12910dbe28b3SPyun YongHyeon 			CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
12920dbe28b3SPyun YongHyeon 		}
12930dbe28b3SPyun YongHyeon         }
12940dbe28b3SPyun YongHyeon 	if (sc->msk_bustype == MSK_PEX_BUS) {
12950dbe28b3SPyun YongHyeon 		uint16_t v, width;
12960dbe28b3SPyun YongHyeon 
12970dbe28b3SPyun YongHyeon 		v = pci_read_config(sc->msk_dev, PEX_DEV_CTRL, 2);
12980dbe28b3SPyun YongHyeon 		/* Change Max. Read Request Size to 4096 bytes. */
12990dbe28b3SPyun YongHyeon 		v &= ~PEX_DC_MAX_RRS_MSK;
13000dbe28b3SPyun YongHyeon 		v |= PEX_DC_MAX_RD_RQ_SIZE(5);
13010dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PEX_DEV_CTRL, v, 2);
13020dbe28b3SPyun YongHyeon 		width = pci_read_config(sc->msk_dev, PEX_LNK_STAT, 2);
13030dbe28b3SPyun YongHyeon 		width = (width & PEX_LS_LINK_WI_MSK) >> 4;
13040dbe28b3SPyun YongHyeon 		v = pci_read_config(sc->msk_dev, PEX_LNK_CAP, 2);
13050dbe28b3SPyun YongHyeon 		v = (v & PEX_LS_LINK_WI_MSK) >> 4;
13060dbe28b3SPyun YongHyeon 		if (v != width)
13070dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
13080dbe28b3SPyun YongHyeon 			    "negotiated width of link(x%d) != "
13090dbe28b3SPyun YongHyeon 			    "max. width of link(x%d)\n", width, v);
13100dbe28b3SPyun YongHyeon 	}
13110dbe28b3SPyun YongHyeon 
13120dbe28b3SPyun YongHyeon 	/* Clear status list. */
13130dbe28b3SPyun YongHyeon 	bzero(sc->msk_stat_ring,
13140dbe28b3SPyun YongHyeon 	    sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT);
13150dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = 0;
13160dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
13170dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
13180dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET);
13190dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR);
13200dbe28b3SPyun YongHyeon 	/* Set the status list base address. */
13210dbe28b3SPyun YongHyeon 	addr = sc->msk_stat_ring_paddr;
13220dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr));
13230dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr));
13240dbe28b3SPyun YongHyeon 	/* Set the status list last index. */
13250dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, STAT_LAST_IDX, MSK_STAT_RING_CNT - 1);
1326cfd540e7SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EC &&
1327cfd540e7SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_EC_A1) {
13280dbe28b3SPyun YongHyeon 		/* WA for dev. #4.3 */
13290dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK);
13300dbe28b3SPyun YongHyeon 		/* WA for dev. #4.18 */
13310dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21);
13320dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07);
13330dbe28b3SPyun YongHyeon 	} else {
13340dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a);
13350dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10);
1336cfd540e7SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
1337cfd540e7SPyun YongHyeon 		    sc->msk_hw_rev == CHIP_REV_YU_XL_A0)
1338cfd540e7SPyun YongHyeon 			CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04);
1339cfd540e7SPyun YongHyeon 		else
1340cfd540e7SPyun YongHyeon 			CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10);
13410dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190);
13420dbe28b3SPyun YongHyeon 	}
13430dbe28b3SPyun YongHyeon 	/*
13440dbe28b3SPyun YongHyeon 	 * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI.
13450dbe28b3SPyun YongHyeon 	 */
13460dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000));
13470dbe28b3SPyun YongHyeon 
13480dbe28b3SPyun YongHyeon 	/* Enable status unit. */
13490dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON);
13500dbe28b3SPyun YongHyeon 
13510dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START);
13520dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START);
13530dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START);
13540dbe28b3SPyun YongHyeon }
13550dbe28b3SPyun YongHyeon 
13560dbe28b3SPyun YongHyeon static int
13570dbe28b3SPyun YongHyeon msk_probe(device_t dev)
13580dbe28b3SPyun YongHyeon {
13590dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
13600dbe28b3SPyun YongHyeon 	char desc[100];
13610dbe28b3SPyun YongHyeon 
13620dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
13630dbe28b3SPyun YongHyeon 	/*
13640dbe28b3SPyun YongHyeon 	 * Not much to do here. We always know there will be
13650dbe28b3SPyun YongHyeon 	 * at least one GMAC present, and if there are two,
13660dbe28b3SPyun YongHyeon 	 * mskc_attach() will create a second device instance
13670dbe28b3SPyun YongHyeon 	 * for us.
13680dbe28b3SPyun YongHyeon 	 */
13690dbe28b3SPyun YongHyeon 	snprintf(desc, sizeof(desc),
13700dbe28b3SPyun YongHyeon 	    "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x",
13710dbe28b3SPyun YongHyeon 	    model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id,
13720dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev);
13730dbe28b3SPyun YongHyeon 	device_set_desc_copy(dev, desc);
13740dbe28b3SPyun YongHyeon 
13750dbe28b3SPyun YongHyeon 	return (BUS_PROBE_DEFAULT);
13760dbe28b3SPyun YongHyeon }
13770dbe28b3SPyun YongHyeon 
13780dbe28b3SPyun YongHyeon static int
13790dbe28b3SPyun YongHyeon msk_attach(device_t dev)
13800dbe28b3SPyun YongHyeon {
13810dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
13820dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
13830dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
13840dbe28b3SPyun YongHyeon 	int i, port, error;
13850dbe28b3SPyun YongHyeon 	uint8_t eaddr[6];
13860dbe28b3SPyun YongHyeon 
13870dbe28b3SPyun YongHyeon 	if (dev == NULL)
13880dbe28b3SPyun YongHyeon 		return (EINVAL);
13890dbe28b3SPyun YongHyeon 
13900dbe28b3SPyun YongHyeon 	error = 0;
13910dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
13920dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
13930dbe28b3SPyun YongHyeon 	port = *(int *)device_get_ivars(dev);
13940dbe28b3SPyun YongHyeon 
13950dbe28b3SPyun YongHyeon 	sc_if->msk_if_dev = dev;
13960dbe28b3SPyun YongHyeon 	sc_if->msk_port = port;
13970dbe28b3SPyun YongHyeon 	sc_if->msk_softc = sc;
139883c04c93SPyun YongHyeon 	sc_if->msk_flags = sc->msk_pflags;
13990dbe28b3SPyun YongHyeon 	sc->msk_if[port] = sc_if;
14000dbe28b3SPyun YongHyeon 	/* Setup Tx/Rx queue register offsets. */
14010dbe28b3SPyun YongHyeon 	if (port == MSK_PORT_A) {
14020dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA1;
14030dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS1;
14040dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R1;
14050dbe28b3SPyun YongHyeon 	} else {
14060dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA2;
14070dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS2;
14080dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R2;
14090dbe28b3SPyun YongHyeon 	}
14100dbe28b3SPyun YongHyeon 
14110dbe28b3SPyun YongHyeon 	callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0);
14123a91ee71SPyun YongHyeon 	msk_sysctl_node(sc_if);
14130dbe28b3SPyun YongHyeon 
14140dbe28b3SPyun YongHyeon 	if ((error = msk_txrx_dma_alloc(sc_if) != 0))
14150dbe28b3SPyun YongHyeon 		goto fail;
141685b340cbSPyun YongHyeon 	msk_rx_dma_jalloc(sc_if);
14170dbe28b3SPyun YongHyeon 
14180dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER);
14190dbe28b3SPyun YongHyeon 	if (ifp == NULL) {
14200dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "can not if_alloc()\n");
14210dbe28b3SPyun YongHyeon 		error = ENOSPC;
14220dbe28b3SPyun YongHyeon 		goto fail;
14230dbe28b3SPyun YongHyeon 	}
14240dbe28b3SPyun YongHyeon 	ifp->if_softc = sc_if;
14250dbe28b3SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
14260dbe28b3SPyun YongHyeon 	ifp->if_mtu = ETHERMTU;
14270dbe28b3SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
14280dbe28b3SPyun YongHyeon 	/*
14290dbe28b3SPyun YongHyeon 	 * IFCAP_RXCSUM capability is intentionally disabled as the hardware
14300dbe28b3SPyun YongHyeon 	 * has serious bug in Rx checksum offload for all Yukon II family
14310dbe28b3SPyun YongHyeon 	 * hardware. It seems there is a workaround to make it work somtimes.
14320dbe28b3SPyun YongHyeon 	 * However, the workaround also have to check OP code sequences to
14330dbe28b3SPyun YongHyeon 	 * verify whether the OP code is correct. Sometimes it should compute
14340dbe28b3SPyun YongHyeon 	 * IP/TCP/UDP checksum in driver in order to verify correctness of
14350dbe28b3SPyun YongHyeon 	 * checksum computed by hardware. If you have to compute checksum
14360dbe28b3SPyun YongHyeon 	 * with software to verify the hardware's checksum why have hardware
14370dbe28b3SPyun YongHyeon 	 * compute the checksum? I think there is no reason to spend time to
14380dbe28b3SPyun YongHyeon 	 * make Rx checksum offload work on Yukon II hardware.
14390dbe28b3SPyun YongHyeon 	 */
1440a109c74fSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4;
1441a109c74fSPyun YongHyeon 	ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO;
14420dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
14430dbe28b3SPyun YongHyeon 	ifp->if_ioctl = msk_ioctl;
14440dbe28b3SPyun YongHyeon 	ifp->if_start = msk_start;
14450dbe28b3SPyun YongHyeon 	ifp->if_timer = 0;
14460dbe28b3SPyun YongHyeon 	ifp->if_watchdog = NULL;
14470dbe28b3SPyun YongHyeon 	ifp->if_init = msk_init;
14480dbe28b3SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
14490dbe28b3SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1;
14500dbe28b3SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
14510dbe28b3SPyun YongHyeon 
14520dbe28b3SPyun YongHyeon 	TASK_INIT(&sc_if->msk_tx_task, 1, msk_tx_task, ifp);
14530dbe28b3SPyun YongHyeon 
14540dbe28b3SPyun YongHyeon 	/*
14550dbe28b3SPyun YongHyeon 	 * Get station address for this interface. Note that
14560dbe28b3SPyun YongHyeon 	 * dual port cards actually come with three station
14570dbe28b3SPyun YongHyeon 	 * addresses: one for each port, plus an extra. The
14580dbe28b3SPyun YongHyeon 	 * extra one is used by the SysKonnect driver software
14590dbe28b3SPyun YongHyeon 	 * as a 'virtual' station address for when both ports
14600dbe28b3SPyun YongHyeon 	 * are operating in failover mode. Currently we don't
14610dbe28b3SPyun YongHyeon 	 * use this extra address.
14620dbe28b3SPyun YongHyeon 	 */
14630dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
14640dbe28b3SPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++)
14650dbe28b3SPyun YongHyeon 		eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i);
14660dbe28b3SPyun YongHyeon 
14670dbe28b3SPyun YongHyeon 	/*
14680dbe28b3SPyun YongHyeon 	 * Call MI attach routine.  Can't hold locks when calling into ether_*.
14690dbe28b3SPyun YongHyeon 	 */
14700dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
14710dbe28b3SPyun YongHyeon 	ether_ifattach(ifp, eaddr);
14720dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
14730dbe28b3SPyun YongHyeon 
147406ff0944SPyun YongHyeon 	/*
14752b71cf86SPyun YongHyeon 	 * VLAN capability setup
147606ff0944SPyun YongHyeon 	 * Due to Tx checksum offload hardware bugs, msk(4) manually
147706ff0944SPyun YongHyeon 	 * computes checksum for short frames. For VLAN tagged frames
147806ff0944SPyun YongHyeon 	 * this workaround does not work so disable checksum offload
147906ff0944SPyun YongHyeon 	 * for VLAN interface.
148006ff0944SPyun YongHyeon 	 */
14812b71cf86SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
14820dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
14830dbe28b3SPyun YongHyeon 
14840dbe28b3SPyun YongHyeon 	/*
14850dbe28b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
14860dbe28b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
14870dbe28b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
14880dbe28b3SPyun YongHyeon 	 */
14890dbe28b3SPyun YongHyeon         ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
14900dbe28b3SPyun YongHyeon 
14910dbe28b3SPyun YongHyeon 	/*
14920dbe28b3SPyun YongHyeon 	 * Do miibus setup.
14930dbe28b3SPyun YongHyeon 	 */
14940dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
14950dbe28b3SPyun YongHyeon 	error = mii_phy_probe(dev, &sc_if->msk_miibus, msk_mediachange,
14960dbe28b3SPyun YongHyeon 	    msk_mediastatus);
14970dbe28b3SPyun YongHyeon 	if (error != 0) {
14980dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "no PHY found!\n");
14990dbe28b3SPyun YongHyeon 		ether_ifdetach(ifp);
15000dbe28b3SPyun YongHyeon 		error = ENXIO;
15010dbe28b3SPyun YongHyeon 		goto fail;
15020dbe28b3SPyun YongHyeon 	}
15030dbe28b3SPyun YongHyeon 
15040dbe28b3SPyun YongHyeon fail:
15050dbe28b3SPyun YongHyeon 	if (error != 0) {
15060dbe28b3SPyun YongHyeon 		/* Access should be ok even though lock has been dropped */
15070dbe28b3SPyun YongHyeon 		sc->msk_if[port] = NULL;
15080dbe28b3SPyun YongHyeon 		msk_detach(dev);
15090dbe28b3SPyun YongHyeon 	}
15100dbe28b3SPyun YongHyeon 
15110dbe28b3SPyun YongHyeon 	return (error);
15120dbe28b3SPyun YongHyeon }
15130dbe28b3SPyun YongHyeon 
15140dbe28b3SPyun YongHyeon /*
15150dbe28b3SPyun YongHyeon  * Attach the interface. Allocate softc structures, do ifmedia
15160dbe28b3SPyun YongHyeon  * setup and ethernet/BPF attach.
15170dbe28b3SPyun YongHyeon  */
15180dbe28b3SPyun YongHyeon static int
15190dbe28b3SPyun YongHyeon mskc_attach(device_t dev)
15200dbe28b3SPyun YongHyeon {
15210dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
15228463d7a0SPyun YongHyeon 	int error, msic, msir, *port, reg;
15230dbe28b3SPyun YongHyeon 
15240dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
15250dbe28b3SPyun YongHyeon 	sc->msk_dev = dev;
15260dbe28b3SPyun YongHyeon 	mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
15270dbe28b3SPyun YongHyeon 	    MTX_DEF);
15280dbe28b3SPyun YongHyeon 
15290dbe28b3SPyun YongHyeon 	/*
15300dbe28b3SPyun YongHyeon 	 * Map control/status registers.
15310dbe28b3SPyun YongHyeon 	 */
15320dbe28b3SPyun YongHyeon 	pci_enable_busmaster(dev);
15330dbe28b3SPyun YongHyeon 
1534298946a9SPyun YongHyeon 	/* Allocate I/O resource */
15350dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE
15360dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_io;
15370dbe28b3SPyun YongHyeon #else
15380dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_mem;
15390dbe28b3SPyun YongHyeon #endif
1540a485f97aSPyun YongHyeon 	sc->msk_irq_spec = msk_irq_spec_legacy;
15410dbe28b3SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
15420dbe28b3SPyun YongHyeon 	if (error) {
15430dbe28b3SPyun YongHyeon 		if (sc->msk_res_spec == msk_res_spec_mem)
15440dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_io;
15450dbe28b3SPyun YongHyeon 		else
15460dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_mem;
15470dbe28b3SPyun YongHyeon 		error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
15480dbe28b3SPyun YongHyeon 		if (error) {
15490dbe28b3SPyun YongHyeon 			device_printf(dev, "couldn't allocate %s resources\n",
15500dbe28b3SPyun YongHyeon 			    sc->msk_res_spec == msk_res_spec_mem ? "memory" :
15510dbe28b3SPyun YongHyeon 			    "I/O");
15520dbe28b3SPyun YongHyeon 			mtx_destroy(&sc->msk_mtx);
15530dbe28b3SPyun YongHyeon 			return (ENXIO);
15540dbe28b3SPyun YongHyeon 		}
15550dbe28b3SPyun YongHyeon 	}
15560dbe28b3SPyun YongHyeon 
15570dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
15580dbe28b3SPyun YongHyeon 	sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID);
15590dbe28b3SPyun YongHyeon 	sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f;
15600dbe28b3SPyun YongHyeon 	/* Bail out if chip is not recognized. */
15610dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id < CHIP_ID_YUKON_XL ||
15620dbe28b3SPyun YongHyeon 	    sc->msk_hw_id > CHIP_ID_YUKON_FE) {
15630dbe28b3SPyun YongHyeon 		device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n",
15640dbe28b3SPyun YongHyeon 		    sc->msk_hw_id, sc->msk_hw_rev);
1565ad6d01d1SPyun YongHyeon 		mtx_destroy(&sc->msk_mtx);
1566ad6d01d1SPyun YongHyeon 		return (ENXIO);
15670dbe28b3SPyun YongHyeon 	}
15680dbe28b3SPyun YongHyeon 
15690dbe28b3SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
15700dbe28b3SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
15710dbe28b3SPyun YongHyeon 	    OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW,
15720dbe28b3SPyun YongHyeon 	    &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I",
15730dbe28b3SPyun YongHyeon 	    "max number of Rx events to process");
15740dbe28b3SPyun YongHyeon 
15750dbe28b3SPyun YongHyeon 	sc->msk_process_limit = MSK_PROC_DEFAULT;
15760dbe28b3SPyun YongHyeon 	error = resource_int_value(device_get_name(dev), device_get_unit(dev),
15770dbe28b3SPyun YongHyeon 	    "process_limit", &sc->msk_process_limit);
15780dbe28b3SPyun YongHyeon 	if (error == 0) {
15790dbe28b3SPyun YongHyeon 		if (sc->msk_process_limit < MSK_PROC_MIN ||
15800dbe28b3SPyun YongHyeon 		    sc->msk_process_limit > MSK_PROC_MAX) {
15810dbe28b3SPyun YongHyeon 			device_printf(dev, "process_limit value out of range; "
15820dbe28b3SPyun YongHyeon 			    "using default: %d\n", MSK_PROC_DEFAULT);
15830dbe28b3SPyun YongHyeon 			sc->msk_process_limit = MSK_PROC_DEFAULT;
15840dbe28b3SPyun YongHyeon 		}
15850dbe28b3SPyun YongHyeon 	}
15860dbe28b3SPyun YongHyeon 
15870dbe28b3SPyun YongHyeon 	/* Soft reset. */
15880dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
15890dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
15900dbe28b3SPyun YongHyeon 	sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP);
15910dbe28b3SPyun YongHyeon 	 if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S')
15920dbe28b3SPyun YongHyeon 		 sc->msk_coppertype = 0;
15930dbe28b3SPyun YongHyeon 	 else
15940dbe28b3SPyun YongHyeon 		 sc->msk_coppertype = 1;
15950dbe28b3SPyun YongHyeon 	/* Check number of MACs. */
15960dbe28b3SPyun YongHyeon 	sc->msk_num_port = 1;
15970dbe28b3SPyun YongHyeon 	if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) ==
15980dbe28b3SPyun YongHyeon 	    CFG_DUAL_MAC_MSK) {
15990dbe28b3SPyun YongHyeon 		if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
16000dbe28b3SPyun YongHyeon 			sc->msk_num_port++;
16010dbe28b3SPyun YongHyeon 	}
16020dbe28b3SPyun YongHyeon 
16030dbe28b3SPyun YongHyeon 	/* Check bus type. */
16040dbe28b3SPyun YongHyeon 	if (pci_find_extcap(sc->msk_dev, PCIY_EXPRESS, &reg) == 0)
16050dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PEX_BUS;
16060dbe28b3SPyun YongHyeon 	else if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &reg) == 0)
16070dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCIX_BUS;
16080dbe28b3SPyun YongHyeon 	else
16090dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCI_BUS;
16100dbe28b3SPyun YongHyeon 
16110dbe28b3SPyun YongHyeon 	switch (sc->msk_hw_id) {
16120dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC:
1613e2b16603SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 Mhz */
1614e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO;
1615e2b16603SPyun YongHyeon 		break;
16160dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC_U:
16170dbe28b3SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 Mhz */
1618e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM;
16190dbe28b3SPyun YongHyeon 		break;
16200dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_FE:
16210dbe28b3SPyun YongHyeon 		sc->msk_clock = 100;	/* 100 Mhz */
1622e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_FASTETHER;
16230dbe28b3SPyun YongHyeon 		break;
16240dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_XL:
16250dbe28b3SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 Mhz */
1626e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO;
16270dbe28b3SPyun YongHyeon 		break;
16280dbe28b3SPyun YongHyeon 	default:
16290dbe28b3SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 Mhz */
1630cfd540e7SPyun YongHyeon 		break;
16310dbe28b3SPyun YongHyeon 	}
16320dbe28b3SPyun YongHyeon 
1633298946a9SPyun YongHyeon 	/* Allocate IRQ resources. */
1634298946a9SPyun YongHyeon 	msic = pci_msi_count(dev);
1635298946a9SPyun YongHyeon 	if (bootverbose)
1636298946a9SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
1637298946a9SPyun YongHyeon 	/*
1638298946a9SPyun YongHyeon 	 * The Yukon II reports it can handle two messages, one for each
1639298946a9SPyun YongHyeon 	 * possible port.  We go ahead and allocate two messages and only
1640298946a9SPyun YongHyeon 	 * setup a handler for both if we have a dual port card.
1641298946a9SPyun YongHyeon 	 *
1642298946a9SPyun YongHyeon 	 * XXX: I haven't untangled the interrupt handler to handle dual
1643298946a9SPyun YongHyeon 	 * port cards with separate MSI messages, so for now I disable MSI
1644298946a9SPyun YongHyeon 	 * on dual port cards.
1645298946a9SPyun YongHyeon 	 */
164653dcfbd1SPyun YongHyeon 	if (legacy_intr != 0)
164753dcfbd1SPyun YongHyeon 		msi_disable = 1;
16488463d7a0SPyun YongHyeon 	if (msi_disable == 0) {
16498463d7a0SPyun YongHyeon 		switch (msic) {
16508463d7a0SPyun YongHyeon 		case 2:
16518463d7a0SPyun YongHyeon 		case 1: /* 88E8058 reports 1 MSI message */
16528463d7a0SPyun YongHyeon 			msir = msic;
16538463d7a0SPyun YongHyeon 			if (sc->msk_num_port == 1 &&
16548463d7a0SPyun YongHyeon 			    pci_alloc_msi(dev, &msir) == 0) {
16558463d7a0SPyun YongHyeon 				if (msic == msir) {
16567a76e8a4SPyun YongHyeon 					sc->msk_pflags |= MSK_FLAG_MSI;
16578463d7a0SPyun YongHyeon 					sc->msk_irq_spec = msic == 2 ?
16588463d7a0SPyun YongHyeon 					    msk_irq_spec_msi2 :
16598463d7a0SPyun YongHyeon 					    msk_irq_spec_msi;
16606ec27c17SPyun YongHyeon 				} else
1661298946a9SPyun YongHyeon 					pci_release_msi(dev);
1662298946a9SPyun YongHyeon 			}
16638463d7a0SPyun YongHyeon 			break;
16648463d7a0SPyun YongHyeon 		default:
16658463d7a0SPyun YongHyeon 			device_printf(dev,
16668463d7a0SPyun YongHyeon 			    "Unexpected number of MSI messages : %d\n", msic);
16678463d7a0SPyun YongHyeon 			break;
16688463d7a0SPyun YongHyeon 		}
16698463d7a0SPyun YongHyeon 	}
1670298946a9SPyun YongHyeon 
1671298946a9SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq);
1672298946a9SPyun YongHyeon 	if (error) {
1673298946a9SPyun YongHyeon 		device_printf(dev, "couldn't allocate IRQ resources\n");
1674298946a9SPyun YongHyeon 		goto fail;
1675298946a9SPyun YongHyeon 	}
1676298946a9SPyun YongHyeon 
16770dbe28b3SPyun YongHyeon 	if ((error = msk_status_dma_alloc(sc)) != 0)
16780dbe28b3SPyun YongHyeon 		goto fail;
16790dbe28b3SPyun YongHyeon 
16800dbe28b3SPyun YongHyeon 	/* Set base interrupt mask. */
16810dbe28b3SPyun YongHyeon 	sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU;
16820dbe28b3SPyun YongHyeon 	sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR |
16830dbe28b3SPyun YongHyeon 	    Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP;
16840dbe28b3SPyun YongHyeon 
16850dbe28b3SPyun YongHyeon 	/* Reset the adapter. */
16860dbe28b3SPyun YongHyeon 	mskc_reset(sc);
16870dbe28b3SPyun YongHyeon 
16880dbe28b3SPyun YongHyeon 	if ((error = mskc_setup_rambuffer(sc)) != 0)
16890dbe28b3SPyun YongHyeon 		goto fail;
16900dbe28b3SPyun YongHyeon 
16910dbe28b3SPyun YongHyeon 	sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1);
16920dbe28b3SPyun YongHyeon 	if (sc->msk_devs[MSK_PORT_A] == NULL) {
16930dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to add child for PORT_A\n");
16940dbe28b3SPyun YongHyeon 		error = ENXIO;
16950dbe28b3SPyun YongHyeon 		goto fail;
16960dbe28b3SPyun YongHyeon 	}
16970dbe28b3SPyun YongHyeon 	port = malloc(sizeof(int), M_DEVBUF, M_WAITOK);
16980dbe28b3SPyun YongHyeon 	if (port == NULL) {
16990dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to allocate memory for "
17000dbe28b3SPyun YongHyeon 		    "ivars of PORT_A\n");
17010dbe28b3SPyun YongHyeon 		error = ENXIO;
17020dbe28b3SPyun YongHyeon 		goto fail;
17030dbe28b3SPyun YongHyeon 	}
17040dbe28b3SPyun YongHyeon 	*port = MSK_PORT_A;
17050dbe28b3SPyun YongHyeon 	device_set_ivars(sc->msk_devs[MSK_PORT_A], port);
17060dbe28b3SPyun YongHyeon 
17070dbe28b3SPyun YongHyeon 	if (sc->msk_num_port > 1) {
17080dbe28b3SPyun YongHyeon 		sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1);
17090dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] == NULL) {
17100dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to add child for PORT_B\n");
17110dbe28b3SPyun YongHyeon 			error = ENXIO;
17120dbe28b3SPyun YongHyeon 			goto fail;
17130dbe28b3SPyun YongHyeon 		}
17140dbe28b3SPyun YongHyeon 		port = malloc(sizeof(int), M_DEVBUF, M_WAITOK);
17150dbe28b3SPyun YongHyeon 		if (port == NULL) {
17160dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to allocate memory for "
17170dbe28b3SPyun YongHyeon 			    "ivars of PORT_B\n");
17180dbe28b3SPyun YongHyeon 			error = ENXIO;
17190dbe28b3SPyun YongHyeon 			goto fail;
17200dbe28b3SPyun YongHyeon 		}
17210dbe28b3SPyun YongHyeon 		*port = MSK_PORT_B;
17220dbe28b3SPyun YongHyeon 		device_set_ivars(sc->msk_devs[MSK_PORT_B], port);
17230dbe28b3SPyun YongHyeon 	}
17240dbe28b3SPyun YongHyeon 
17250dbe28b3SPyun YongHyeon 	error = bus_generic_attach(dev);
17260dbe28b3SPyun YongHyeon 	if (error) {
17270dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to attach port(s)\n");
17280dbe28b3SPyun YongHyeon 		goto fail;
17290dbe28b3SPyun YongHyeon 	}
17300dbe28b3SPyun YongHyeon 
173153dcfbd1SPyun YongHyeon 	/* Hook interrupt last to avoid having to lock softc. */
173253dcfbd1SPyun YongHyeon 	if (legacy_intr)
173353dcfbd1SPyun YongHyeon 		error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET |
173453dcfbd1SPyun YongHyeon 		    INTR_MPSAFE, NULL, msk_legacy_intr, sc,
173553dcfbd1SPyun YongHyeon 		    &sc->msk_intrhand[0]);
173653dcfbd1SPyun YongHyeon 	else {
17370dbe28b3SPyun YongHyeon 		TASK_INIT(&sc->msk_int_task, 0, msk_int_task, sc);
17380dbe28b3SPyun YongHyeon 		sc->msk_tq = taskqueue_create_fast("msk_taskq", M_WAITOK,
17390dbe28b3SPyun YongHyeon 		    taskqueue_thread_enqueue, &sc->msk_tq);
17400dbe28b3SPyun YongHyeon 		taskqueue_start_threads(&sc->msk_tq, 1, PI_NET, "%s taskq",
17410dbe28b3SPyun YongHyeon 		    device_get_nameunit(sc->msk_dev));
1742298946a9SPyun YongHyeon 		error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET |
1743ef544f63SPaolo Pisati 		    INTR_MPSAFE, msk_intr, NULL, sc, &sc->msk_intrhand[0]);
174453dcfbd1SPyun YongHyeon 	}
17450dbe28b3SPyun YongHyeon 
17460dbe28b3SPyun YongHyeon 	if (error != 0) {
17470dbe28b3SPyun YongHyeon 		device_printf(dev, "couldn't set up interrupt handler\n");
174853dcfbd1SPyun YongHyeon 		if (legacy_intr == 0)
17490dbe28b3SPyun YongHyeon 			taskqueue_free(sc->msk_tq);
17500dbe28b3SPyun YongHyeon 		sc->msk_tq = NULL;
17510dbe28b3SPyun YongHyeon 		goto fail;
17520dbe28b3SPyun YongHyeon 	}
17530dbe28b3SPyun YongHyeon fail:
17540dbe28b3SPyun YongHyeon 	if (error != 0)
17550dbe28b3SPyun YongHyeon 		mskc_detach(dev);
17560dbe28b3SPyun YongHyeon 
17570dbe28b3SPyun YongHyeon 	return (error);
17580dbe28b3SPyun YongHyeon }
17590dbe28b3SPyun YongHyeon 
17600dbe28b3SPyun YongHyeon /*
17610dbe28b3SPyun YongHyeon  * Shutdown hardware and free up resources. This can be called any
17620dbe28b3SPyun YongHyeon  * time after the mutex has been initialized. It is called in both
17630dbe28b3SPyun YongHyeon  * the error case in attach and the normal detach case so it needs
17640dbe28b3SPyun YongHyeon  * to be careful about only freeing resources that have actually been
17650dbe28b3SPyun YongHyeon  * allocated.
17660dbe28b3SPyun YongHyeon  */
17670dbe28b3SPyun YongHyeon static int
17680dbe28b3SPyun YongHyeon msk_detach(device_t dev)
17690dbe28b3SPyun YongHyeon {
17700dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
17710dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
17720dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
17730dbe28b3SPyun YongHyeon 
17740dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
17750dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx),
17760dbe28b3SPyun YongHyeon 	    ("msk mutex not initialized in msk_detach"));
17770dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
17780dbe28b3SPyun YongHyeon 
17790dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
17800dbe28b3SPyun YongHyeon 	if (device_is_attached(dev)) {
17810dbe28b3SPyun YongHyeon 		/* XXX */
17827a76e8a4SPyun YongHyeon 		sc_if->msk_flags |= MSK_FLAG_DETACH;
17830dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
17840dbe28b3SPyun YongHyeon 		/* Can't hold locks while calling detach. */
17850dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
17860dbe28b3SPyun YongHyeon 		callout_drain(&sc_if->msk_tick_ch);
17870dbe28b3SPyun YongHyeon 		taskqueue_drain(taskqueue_fast, &sc_if->msk_tx_task);
17880dbe28b3SPyun YongHyeon 		ether_ifdetach(ifp);
17890dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
17900dbe28b3SPyun YongHyeon 	}
17910dbe28b3SPyun YongHyeon 
17920dbe28b3SPyun YongHyeon 	/*
17930dbe28b3SPyun YongHyeon 	 * We're generally called from mskc_detach() which is using
17940dbe28b3SPyun YongHyeon 	 * device_delete_child() to get to here. It's already trashed
17950dbe28b3SPyun YongHyeon 	 * miibus for us, so don't do it here or we'll panic.
17960dbe28b3SPyun YongHyeon 	 *
17970dbe28b3SPyun YongHyeon 	 * if (sc_if->msk_miibus != NULL) {
17980dbe28b3SPyun YongHyeon 	 * 	device_delete_child(dev, sc_if->msk_miibus);
17990dbe28b3SPyun YongHyeon 	 * 	sc_if->msk_miibus = NULL;
18000dbe28b3SPyun YongHyeon 	 * }
18010dbe28b3SPyun YongHyeon 	 */
18020dbe28b3SPyun YongHyeon 
180385b340cbSPyun YongHyeon 	msk_rx_dma_jfree(sc_if);
18040dbe28b3SPyun YongHyeon 	msk_txrx_dma_free(sc_if);
18050dbe28b3SPyun YongHyeon 	bus_generic_detach(dev);
18060dbe28b3SPyun YongHyeon 
18070dbe28b3SPyun YongHyeon 	if (ifp)
18080dbe28b3SPyun YongHyeon 		if_free(ifp);
18090dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
18100dbe28b3SPyun YongHyeon 	sc->msk_if[sc_if->msk_port] = NULL;
18110dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
18120dbe28b3SPyun YongHyeon 
18130dbe28b3SPyun YongHyeon 	return (0);
18140dbe28b3SPyun YongHyeon }
18150dbe28b3SPyun YongHyeon 
18160dbe28b3SPyun YongHyeon static int
18170dbe28b3SPyun YongHyeon mskc_detach(device_t dev)
18180dbe28b3SPyun YongHyeon {
18190dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
18200dbe28b3SPyun YongHyeon 
18210dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
18220dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized"));
18230dbe28b3SPyun YongHyeon 
18240dbe28b3SPyun YongHyeon 	if (device_is_alive(dev)) {
18250dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_A] != NULL) {
18260dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_A]),
18270dbe28b3SPyun YongHyeon 			    M_DEVBUF);
18280dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_A]);
18290dbe28b3SPyun YongHyeon 		}
18300dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] != NULL) {
18310dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_B]),
18320dbe28b3SPyun YongHyeon 			    M_DEVBUF);
18330dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_B]);
18340dbe28b3SPyun YongHyeon 		}
18350dbe28b3SPyun YongHyeon 		bus_generic_detach(dev);
18360dbe28b3SPyun YongHyeon 	}
18370dbe28b3SPyun YongHyeon 
18380dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
18390dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
18400dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
18410dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
18420dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
18430dbe28b3SPyun YongHyeon 
18440dbe28b3SPyun YongHyeon 	/* LED Off. */
18450dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF);
18460dbe28b3SPyun YongHyeon 
18470dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
18480dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
18490dbe28b3SPyun YongHyeon 
18500dbe28b3SPyun YongHyeon 	msk_status_dma_free(sc);
18510dbe28b3SPyun YongHyeon 
185253dcfbd1SPyun YongHyeon 	if (legacy_intr == 0 && sc->msk_tq != NULL) {
18530dbe28b3SPyun YongHyeon 		taskqueue_drain(sc->msk_tq, &sc->msk_int_task);
18540dbe28b3SPyun YongHyeon 		taskqueue_free(sc->msk_tq);
18550dbe28b3SPyun YongHyeon 		sc->msk_tq = NULL;
18560dbe28b3SPyun YongHyeon 	}
1857298946a9SPyun YongHyeon 	if (sc->msk_intrhand[0]) {
1858298946a9SPyun YongHyeon 		bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]);
1859298946a9SPyun YongHyeon 		sc->msk_intrhand[0] = NULL;
18600dbe28b3SPyun YongHyeon 	}
1861298946a9SPyun YongHyeon 	if (sc->msk_intrhand[1]) {
1862298946a9SPyun YongHyeon 		bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]);
1863298946a9SPyun YongHyeon 		sc->msk_intrhand[1] = NULL;
1864298946a9SPyun YongHyeon 	}
1865298946a9SPyun YongHyeon 	bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq);
18667a76e8a4SPyun YongHyeon 	if ((sc->msk_pflags & MSK_FLAG_MSI) != 0)
18670dbe28b3SPyun YongHyeon 		pci_release_msi(dev);
18680dbe28b3SPyun YongHyeon 	bus_release_resources(dev, sc->msk_res_spec, sc->msk_res);
18690dbe28b3SPyun YongHyeon 	mtx_destroy(&sc->msk_mtx);
18700dbe28b3SPyun YongHyeon 
18710dbe28b3SPyun YongHyeon 	return (0);
18720dbe28b3SPyun YongHyeon }
18730dbe28b3SPyun YongHyeon 
18740dbe28b3SPyun YongHyeon struct msk_dmamap_arg {
18750dbe28b3SPyun YongHyeon 	bus_addr_t	msk_busaddr;
18760dbe28b3SPyun YongHyeon };
18770dbe28b3SPyun YongHyeon 
18780dbe28b3SPyun YongHyeon static void
18790dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
18800dbe28b3SPyun YongHyeon {
18810dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg *ctx;
18820dbe28b3SPyun YongHyeon 
18830dbe28b3SPyun YongHyeon 	if (error != 0)
18840dbe28b3SPyun YongHyeon 		return;
18850dbe28b3SPyun YongHyeon 	ctx = arg;
18860dbe28b3SPyun YongHyeon 	ctx->msk_busaddr = segs[0].ds_addr;
18870dbe28b3SPyun YongHyeon }
18880dbe28b3SPyun YongHyeon 
18890dbe28b3SPyun YongHyeon /* Create status DMA region. */
18900dbe28b3SPyun YongHyeon static int
18910dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc)
18920dbe28b3SPyun YongHyeon {
18930dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
18940dbe28b3SPyun YongHyeon 	int error;
18950dbe28b3SPyun YongHyeon 
18960dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
18970dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc->msk_dev),	/* parent */
18980dbe28b3SPyun YongHyeon 		    MSK_STAT_ALIGN, 0,		/* alignment, boundary */
18990dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
19000dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
19010dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
19020dbe28b3SPyun YongHyeon 		    MSK_STAT_RING_SZ,		/* maxsize */
19030dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
19040dbe28b3SPyun YongHyeon 		    MSK_STAT_RING_SZ,		/* maxsegsize */
19050dbe28b3SPyun YongHyeon 		    0,				/* flags */
19060dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
19070dbe28b3SPyun YongHyeon 		    &sc->msk_stat_tag);
19080dbe28b3SPyun YongHyeon 	if (error != 0) {
19090dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19100dbe28b3SPyun YongHyeon 		    "failed to create status DMA tag\n");
19110dbe28b3SPyun YongHyeon 		return (error);
19120dbe28b3SPyun YongHyeon 	}
19130dbe28b3SPyun YongHyeon 
19140dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for status ring. */
19150dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc->msk_stat_tag,
19160dbe28b3SPyun YongHyeon 	    (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT |
19170dbe28b3SPyun YongHyeon 	    BUS_DMA_ZERO, &sc->msk_stat_map);
19180dbe28b3SPyun YongHyeon 	if (error != 0) {
19190dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19200dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for status ring\n");
19210dbe28b3SPyun YongHyeon 		return (error);
19220dbe28b3SPyun YongHyeon 	}
19230dbe28b3SPyun YongHyeon 
19240dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
19250dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc->msk_stat_tag,
19260dbe28b3SPyun YongHyeon 	    sc->msk_stat_map, sc->msk_stat_ring, MSK_STAT_RING_SZ,
19270dbe28b3SPyun YongHyeon 	    msk_dmamap_cb, &ctx, 0);
19280dbe28b3SPyun YongHyeon 	if (error != 0) {
19290dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
19300dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for status ring\n");
19310dbe28b3SPyun YongHyeon 		return (error);
19320dbe28b3SPyun YongHyeon 	}
19330dbe28b3SPyun YongHyeon 	sc->msk_stat_ring_paddr = ctx.msk_busaddr;
19340dbe28b3SPyun YongHyeon 
19350dbe28b3SPyun YongHyeon 	return (0);
19360dbe28b3SPyun YongHyeon }
19370dbe28b3SPyun YongHyeon 
19380dbe28b3SPyun YongHyeon static void
19390dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc)
19400dbe28b3SPyun YongHyeon {
19410dbe28b3SPyun YongHyeon 
19420dbe28b3SPyun YongHyeon 	/* Destroy status block. */
19430dbe28b3SPyun YongHyeon 	if (sc->msk_stat_tag) {
19440dbe28b3SPyun YongHyeon 		if (sc->msk_stat_map) {
19450dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map);
19460dbe28b3SPyun YongHyeon 			if (sc->msk_stat_ring) {
19470dbe28b3SPyun YongHyeon 				bus_dmamem_free(sc->msk_stat_tag,
19480dbe28b3SPyun YongHyeon 				    sc->msk_stat_ring, sc->msk_stat_map);
19490dbe28b3SPyun YongHyeon 				sc->msk_stat_ring = NULL;
19500dbe28b3SPyun YongHyeon 			}
19510dbe28b3SPyun YongHyeon 			sc->msk_stat_map = NULL;
19520dbe28b3SPyun YongHyeon 		}
19530dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc->msk_stat_tag);
19540dbe28b3SPyun YongHyeon 		sc->msk_stat_tag = NULL;
19550dbe28b3SPyun YongHyeon 	}
19560dbe28b3SPyun YongHyeon }
19570dbe28b3SPyun YongHyeon 
19580dbe28b3SPyun YongHyeon static int
19590dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if)
19600dbe28b3SPyun YongHyeon {
19610dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
19620dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
19630dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
196483c04c93SPyun YongHyeon 	bus_size_t rxalign;
19650dbe28b3SPyun YongHyeon 	int error, i;
19660dbe28b3SPyun YongHyeon 
19670dbe28b3SPyun YongHyeon 	/* Create parent DMA tag. */
19680dbe28b3SPyun YongHyeon 	/*
19690dbe28b3SPyun YongHyeon 	 * XXX
19700dbe28b3SPyun YongHyeon 	 * It seems that Yukon II supports full 64bits DMA operations. But
19710dbe28b3SPyun YongHyeon 	 * it needs two descriptors(list elements) for 64bits DMA operations.
19720dbe28b3SPyun YongHyeon 	 * Since we don't know what DMA address mappings(32bits or 64bits)
19730dbe28b3SPyun YongHyeon 	 * would be used in advance for each mbufs, we limits its DMA space
19740dbe28b3SPyun YongHyeon 	 * to be in range of 32bits address space. Otherwise, we should check
19750dbe28b3SPyun YongHyeon 	 * what DMA address is used and chain another descriptor for the
19760dbe28b3SPyun YongHyeon 	 * 64bits DMA operation. This also means descriptor ring size is
19770dbe28b3SPyun YongHyeon 	 * variable. Limiting DMA address to be in 32bit address space greatly
19780dbe28b3SPyun YongHyeon 	 * simplyfies descriptor handling and possibly would increase
19790dbe28b3SPyun YongHyeon 	 * performance a bit due to efficient handling of descriptors.
19800dbe28b3SPyun YongHyeon 	 * Apart from harassing checksum offloading mechanisms, it seems
19810dbe28b3SPyun YongHyeon 	 * it's really bad idea to use a seperate descriptor for 64bit
19820dbe28b3SPyun YongHyeon 	 * DMA operation to save small descriptor memory. Anyway, I've
19830dbe28b3SPyun YongHyeon 	 * never seen these exotic scheme on ethernet interface hardware.
19840dbe28b3SPyun YongHyeon 	 */
19850dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
19860dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc_if->msk_if_dev),	/* parent */
19870dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
19880dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
19890dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
19900dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
19910dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
19920dbe28b3SPyun YongHyeon 		    0,				/* nsegments */
19930dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
19940dbe28b3SPyun YongHyeon 		    0,				/* flags */
19950dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
19960dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_parent_tag);
19970dbe28b3SPyun YongHyeon 	if (error != 0) {
19980dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
19990dbe28b3SPyun YongHyeon 		    "failed to create parent DMA tag\n");
20000dbe28b3SPyun YongHyeon 		goto fail;
20010dbe28b3SPyun YongHyeon 	}
20020dbe28b3SPyun YongHyeon 	/* Create tag for Tx ring. */
20030dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20040dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
20050dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20060dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20070dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20080dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsize */
20090dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20100dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsegsize */
20110dbe28b3SPyun YongHyeon 		    0,				/* flags */
20120dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20130dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_ring_tag);
20140dbe28b3SPyun YongHyeon 	if (error != 0) {
20150dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20160dbe28b3SPyun YongHyeon 		    "failed to create Tx ring DMA tag\n");
20170dbe28b3SPyun YongHyeon 		goto fail;
20180dbe28b3SPyun YongHyeon 	}
20190dbe28b3SPyun YongHyeon 
20200dbe28b3SPyun YongHyeon 	/* Create tag for Rx ring. */
20210dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20220dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
20230dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20240dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20250dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20260dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsize */
20270dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20280dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsegsize */
20290dbe28b3SPyun YongHyeon 		    0,				/* flags */
20300dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20310dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_ring_tag);
20320dbe28b3SPyun YongHyeon 	if (error != 0) {
20330dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20340dbe28b3SPyun YongHyeon 		    "failed to create Rx ring DMA tag\n");
20350dbe28b3SPyun YongHyeon 		goto fail;
20360dbe28b3SPyun YongHyeon 	}
20370dbe28b3SPyun YongHyeon 
20380dbe28b3SPyun YongHyeon 	/* Create tag for Tx buffers. */
20390dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
20400dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
20410dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20420dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20430dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20448b51df84SPyun YongHyeon 		    MSK_TSO_MAXSIZE,		/* maxsize */
20450dbe28b3SPyun YongHyeon 		    MSK_MAXTXSEGS,		/* nsegments */
20468b51df84SPyun YongHyeon 		    MSK_TSO_MAXSGSIZE,		/* maxsegsize */
20470dbe28b3SPyun YongHyeon 		    0,				/* flags */
20480dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20490dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_tag);
20500dbe28b3SPyun YongHyeon 	if (error != 0) {
20510dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20520dbe28b3SPyun YongHyeon 		    "failed to create Tx DMA tag\n");
20530dbe28b3SPyun YongHyeon 		goto fail;
20540dbe28b3SPyun YongHyeon 	}
20550dbe28b3SPyun YongHyeon 
205683c04c93SPyun YongHyeon 	rxalign = 1;
205783c04c93SPyun YongHyeon 	/*
205883c04c93SPyun YongHyeon 	 * Workaround hardware hang which seems to happen when Rx buffer
205983c04c93SPyun YongHyeon 	 * is not aligned on multiple of FIFO word(8 bytes).
206083c04c93SPyun YongHyeon 	 */
206183c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
206283c04c93SPyun YongHyeon 		rxalign = MSK_RX_BUF_ALIGN;
20630dbe28b3SPyun YongHyeon 	/* Create tag for Rx buffers. */
20640dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
206583c04c93SPyun YongHyeon 		    rxalign, 0,			/* alignment, boundary */
20660dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
20670dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
20680dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
20690dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsize */
20700dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
20710dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsegsize */
20720dbe28b3SPyun YongHyeon 		    0,				/* flags */
20730dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
20740dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_tag);
20750dbe28b3SPyun YongHyeon 	if (error != 0) {
20760dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20770dbe28b3SPyun YongHyeon 		    "failed to create Rx DMA tag\n");
20780dbe28b3SPyun YongHyeon 		goto fail;
20790dbe28b3SPyun YongHyeon 	}
20800dbe28b3SPyun YongHyeon 
20810dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
20820dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag,
20830dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK |
20840dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map);
20850dbe28b3SPyun YongHyeon 	if (error != 0) {
20860dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20870dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Tx ring\n");
20880dbe28b3SPyun YongHyeon 		goto fail;
20890dbe28b3SPyun YongHyeon 	}
20900dbe28b3SPyun YongHyeon 
20910dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
20920dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag,
20930dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring,
20940dbe28b3SPyun YongHyeon 	    MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, 0);
20950dbe28b3SPyun YongHyeon 	if (error != 0) {
20960dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
20970dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Tx ring\n");
20980dbe28b3SPyun YongHyeon 		goto fail;
20990dbe28b3SPyun YongHyeon 	}
21000dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr;
21010dbe28b3SPyun YongHyeon 
21020dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
21030dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag,
21040dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK |
21050dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map);
21060dbe28b3SPyun YongHyeon 	if (error != 0) {
21070dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21080dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Rx ring\n");
21090dbe28b3SPyun YongHyeon 		goto fail;
21100dbe28b3SPyun YongHyeon 	}
21110dbe28b3SPyun YongHyeon 
21120dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
21130dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag,
21140dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring,
21150dbe28b3SPyun YongHyeon 	    MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, 0);
21160dbe28b3SPyun YongHyeon 	if (error != 0) {
21170dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21180dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Rx ring\n");
21190dbe28b3SPyun YongHyeon 		goto fail;
21200dbe28b3SPyun YongHyeon 	}
21210dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr;
21220dbe28b3SPyun YongHyeon 
21230dbe28b3SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
21240dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
21250dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
21260dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
21270dbe28b3SPyun YongHyeon 		txd->tx_dmamap = NULL;
21280dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0,
21290dbe28b3SPyun YongHyeon 		    &txd->tx_dmamap);
21300dbe28b3SPyun YongHyeon 		if (error != 0) {
21310dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
21320dbe28b3SPyun YongHyeon 			    "failed to create Tx dmamap\n");
21330dbe28b3SPyun YongHyeon 			goto fail;
21340dbe28b3SPyun YongHyeon 		}
21350dbe28b3SPyun YongHyeon 	}
21360dbe28b3SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
21370dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
21380dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_rx_sparemap)) != 0) {
21390dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
21400dbe28b3SPyun YongHyeon 		    "failed to create spare Rx dmamap\n");
21410dbe28b3SPyun YongHyeon 		goto fail;
21420dbe28b3SPyun YongHyeon 	}
21430dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
21440dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
21450dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
21460dbe28b3SPyun YongHyeon 		rxd->rx_dmamap = NULL;
21470dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
21480dbe28b3SPyun YongHyeon 		    &rxd->rx_dmamap);
21490dbe28b3SPyun YongHyeon 		if (error != 0) {
21500dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
21510dbe28b3SPyun YongHyeon 			    "failed to create Rx dmamap\n");
21520dbe28b3SPyun YongHyeon 			goto fail;
21530dbe28b3SPyun YongHyeon 		}
21540dbe28b3SPyun YongHyeon 	}
215585b340cbSPyun YongHyeon 
215685b340cbSPyun YongHyeon fail:
215785b340cbSPyun YongHyeon 	return (error);
215885b340cbSPyun YongHyeon }
215985b340cbSPyun YongHyeon 
216085b340cbSPyun YongHyeon static int
216185b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if)
216285b340cbSPyun YongHyeon {
216385b340cbSPyun YongHyeon 	struct msk_dmamap_arg ctx;
216485b340cbSPyun YongHyeon 	struct msk_rxdesc *jrxd;
216585b340cbSPyun YongHyeon 	bus_size_t rxalign;
216685b340cbSPyun YongHyeon 	int error, i;
216785b340cbSPyun YongHyeon 
2168e2b16603SPyun YongHyeon 	if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) {
2169e2b16603SPyun YongHyeon 		sc_if->msk_flags &= ~MSK_FLAG_JUMBO;
217085b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
217185b340cbSPyun YongHyeon 		    "disabling jumbo frame support\n");
217285b340cbSPyun YongHyeon 		return (0);
217385b340cbSPyun YongHyeon 	}
217485b340cbSPyun YongHyeon 	/* Create tag for jumbo Rx ring. */
217585b340cbSPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
217685b340cbSPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
217785b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
217885b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
217985b340cbSPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
218085b340cbSPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsize */
218185b340cbSPyun YongHyeon 		    1,				/* nsegments */
218285b340cbSPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsegsize */
218385b340cbSPyun YongHyeon 		    0,				/* flags */
218485b340cbSPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
218585b340cbSPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
218685b340cbSPyun YongHyeon 	if (error != 0) {
218785b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
218885b340cbSPyun YongHyeon 		    "failed to create jumbo Rx ring DMA tag\n");
218985b340cbSPyun YongHyeon 		goto jumbo_fail;
219085b340cbSPyun YongHyeon 	}
219185b340cbSPyun YongHyeon 
219285b340cbSPyun YongHyeon 	rxalign = 1;
219385b340cbSPyun YongHyeon 	/*
219485b340cbSPyun YongHyeon 	 * Workaround hardware hang which seems to happen when Rx buffer
219585b340cbSPyun YongHyeon 	 * is not aligned on multiple of FIFO word(8 bytes).
219685b340cbSPyun YongHyeon 	 */
219785b340cbSPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
219885b340cbSPyun YongHyeon 		rxalign = MSK_RX_BUF_ALIGN;
219985b340cbSPyun YongHyeon 	/* Create tag for jumbo Rx buffers. */
220085b340cbSPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
220185b340cbSPyun YongHyeon 		    rxalign, 0,			/* alignment, boundary */
220285b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
220385b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
220485b340cbSPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
220585b340cbSPyun YongHyeon 		    MJUM9BYTES,			/* maxsize */
220685b340cbSPyun YongHyeon 		    1,				/* nsegments */
220785b340cbSPyun YongHyeon 		    MJUM9BYTES,			/* maxsegsize */
220885b340cbSPyun YongHyeon 		    0,				/* flags */
220985b340cbSPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
221085b340cbSPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_tag);
221185b340cbSPyun YongHyeon 	if (error != 0) {
221285b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
221385b340cbSPyun YongHyeon 		    "failed to create jumbo Rx DMA tag\n");
221485b340cbSPyun YongHyeon 		goto jumbo_fail;
221585b340cbSPyun YongHyeon 	}
221685b340cbSPyun YongHyeon 
221785b340cbSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */
221885b340cbSPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
221985b340cbSPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring,
222085b340cbSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
222185b340cbSPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_ring_map);
222285b340cbSPyun YongHyeon 	if (error != 0) {
222385b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
222485b340cbSPyun YongHyeon 		    "failed to allocate DMA'able memory for jumbo Rx ring\n");
222585b340cbSPyun YongHyeon 		goto jumbo_fail;
222685b340cbSPyun YongHyeon 	}
222785b340cbSPyun YongHyeon 
222885b340cbSPyun YongHyeon 	ctx.msk_busaddr = 0;
222985b340cbSPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
223085b340cbSPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
223185b340cbSPyun YongHyeon 	    sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ,
223285b340cbSPyun YongHyeon 	    msk_dmamap_cb, &ctx, 0);
223385b340cbSPyun YongHyeon 	if (error != 0) {
223485b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
223585b340cbSPyun YongHyeon 		    "failed to load DMA'able memory for jumbo Rx ring\n");
223685b340cbSPyun YongHyeon 		goto jumbo_fail;
223785b340cbSPyun YongHyeon 	}
223885b340cbSPyun YongHyeon 	sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr;
223985b340cbSPyun YongHyeon 
22400dbe28b3SPyun YongHyeon 	/* Create DMA maps for jumbo Rx buffers. */
22410dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
22420dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) {
22430dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22440dbe28b3SPyun YongHyeon 		    "failed to create spare jumbo Rx dmamap\n");
224585b340cbSPyun YongHyeon 		goto jumbo_fail;
22460dbe28b3SPyun YongHyeon 	}
22470dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
22480dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
22490dbe28b3SPyun YongHyeon 		jrxd->rx_m = NULL;
22500dbe28b3SPyun YongHyeon 		jrxd->rx_dmamap = NULL;
22510dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
22520dbe28b3SPyun YongHyeon 		    &jrxd->rx_dmamap);
22530dbe28b3SPyun YongHyeon 		if (error != 0) {
22540dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
22550dbe28b3SPyun YongHyeon 			    "failed to create jumbo Rx dmamap\n");
225685b340cbSPyun YongHyeon 			goto jumbo_fail;
22570dbe28b3SPyun YongHyeon 		}
22580dbe28b3SPyun YongHyeon 	}
22590dbe28b3SPyun YongHyeon 
226085b340cbSPyun YongHyeon 	return (0);
22610dbe28b3SPyun YongHyeon 
226285b340cbSPyun YongHyeon jumbo_fail:
226385b340cbSPyun YongHyeon 	msk_rx_dma_jfree(sc_if);
226485b340cbSPyun YongHyeon 	device_printf(sc_if->msk_if_dev, "disabling jumbo frame support "
226585b340cbSPyun YongHyeon 	    "due to resource shortage\n");
2266e2b16603SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_JUMBO;
22670dbe28b3SPyun YongHyeon 	return (error);
22680dbe28b3SPyun YongHyeon }
22690dbe28b3SPyun YongHyeon 
22700dbe28b3SPyun YongHyeon static void
22710dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if)
22720dbe28b3SPyun YongHyeon {
22730dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
22740dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
22750dbe28b3SPyun YongHyeon 	int i;
22760dbe28b3SPyun YongHyeon 
22770dbe28b3SPyun YongHyeon 	/* Tx ring. */
22780dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_ring_tag) {
22790dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map)
22800dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag,
22810dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
22820dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map &&
22830dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_tx_ring)
22840dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag,
22850dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_tx_ring,
22860dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
22870dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_tx_ring = NULL;
22880dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_map = NULL;
22890dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag);
22900dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_tag = NULL;
22910dbe28b3SPyun YongHyeon 	}
22920dbe28b3SPyun YongHyeon 	/* Rx ring. */
22930dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_ring_tag) {
22940dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map)
22950dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag,
22960dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
22970dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map &&
22980dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring)
22990dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag,
23000dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_rx_ring,
23010dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
23020dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_rx_ring = NULL;
23030dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_map = NULL;
23040dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag);
23050dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_tag = NULL;
23060dbe28b3SPyun YongHyeon 	}
23070dbe28b3SPyun YongHyeon 	/* Tx buffers. */
23080dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_tag) {
23090dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_TX_RING_CNT; i++) {
23100dbe28b3SPyun YongHyeon 			txd = &sc_if->msk_cdata.msk_txdesc[i];
23110dbe28b3SPyun YongHyeon 			if (txd->tx_dmamap) {
23120dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag,
23130dbe28b3SPyun YongHyeon 				    txd->tx_dmamap);
23140dbe28b3SPyun YongHyeon 				txd->tx_dmamap = NULL;
23150dbe28b3SPyun YongHyeon 			}
23160dbe28b3SPyun YongHyeon 		}
23170dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag);
23180dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_tag = NULL;
23190dbe28b3SPyun YongHyeon 	}
23200dbe28b3SPyun YongHyeon 	/* Rx buffers. */
23210dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_tag) {
23220dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_RX_RING_CNT; i++) {
23230dbe28b3SPyun YongHyeon 			rxd = &sc_if->msk_cdata.msk_rxdesc[i];
23240dbe28b3SPyun YongHyeon 			if (rxd->rx_dmamap) {
23250dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
23260dbe28b3SPyun YongHyeon 				    rxd->rx_dmamap);
23270dbe28b3SPyun YongHyeon 				rxd->rx_dmamap = NULL;
23280dbe28b3SPyun YongHyeon 			}
23290dbe28b3SPyun YongHyeon 		}
23300dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_sparemap) {
23310dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
23320dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_sparemap);
23330dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_rx_sparemap = 0;
23340dbe28b3SPyun YongHyeon 		}
23350dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag);
23360dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_tag = NULL;
23370dbe28b3SPyun YongHyeon 	}
233885b340cbSPyun YongHyeon 	if (sc_if->msk_cdata.msk_parent_tag) {
233985b340cbSPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag);
234085b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_parent_tag = NULL;
234185b340cbSPyun YongHyeon 	}
234285b340cbSPyun YongHyeon }
234385b340cbSPyun YongHyeon 
234485b340cbSPyun YongHyeon static void
234585b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if)
234685b340cbSPyun YongHyeon {
234785b340cbSPyun YongHyeon 	struct msk_rxdesc *jrxd;
234885b340cbSPyun YongHyeon 	int i;
234985b340cbSPyun YongHyeon 
235085b340cbSPyun YongHyeon 	/* Jumbo Rx ring. */
235185b340cbSPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) {
235285b340cbSPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map)
235385b340cbSPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
235485b340cbSPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
235585b340cbSPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map &&
235685b340cbSPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring)
235785b340cbSPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
235885b340cbSPyun YongHyeon 			    sc_if->msk_rdata.msk_jumbo_rx_ring,
235985b340cbSPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
236085b340cbSPyun YongHyeon 		sc_if->msk_rdata.msk_jumbo_rx_ring = NULL;
236185b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL;
236285b340cbSPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
236385b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL;
236485b340cbSPyun YongHyeon 	}
23650dbe28b3SPyun YongHyeon 	/* Jumbo Rx buffers. */
23660dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_tag) {
23670dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
23680dbe28b3SPyun YongHyeon 			jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
23690dbe28b3SPyun YongHyeon 			if (jrxd->rx_dmamap) {
23700dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(
23710dbe28b3SPyun YongHyeon 				    sc_if->msk_cdata.msk_jumbo_rx_tag,
23720dbe28b3SPyun YongHyeon 				    jrxd->rx_dmamap);
23730dbe28b3SPyun YongHyeon 				jrxd->rx_dmamap = NULL;
23740dbe28b3SPyun YongHyeon 			}
23750dbe28b3SPyun YongHyeon 		}
23760dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) {
23770dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag,
23780dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_sparemap);
23790dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0;
23800dbe28b3SPyun YongHyeon 		}
23810dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag);
23820dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_tag = NULL;
23830dbe28b3SPyun YongHyeon 	}
23840dbe28b3SPyun YongHyeon }
23850dbe28b3SPyun YongHyeon 
23860dbe28b3SPyun YongHyeon static int
23870dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head)
23880dbe28b3SPyun YongHyeon {
23890dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd, *txd_last;
23900dbe28b3SPyun YongHyeon 	struct msk_tx_desc *tx_le;
23910dbe28b3SPyun YongHyeon 	struct mbuf *m;
23920dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
23930dbe28b3SPyun YongHyeon 	bus_dma_segment_t txsegs[MSK_MAXTXSEGS];
23940dbe28b3SPyun YongHyeon 	uint32_t control, prod, si;
23950dbe28b3SPyun YongHyeon 	uint16_t offset, tcp_offset, tso_mtu;
23960dbe28b3SPyun YongHyeon 	int error, i, nseg, tso;
23970dbe28b3SPyun YongHyeon 
23980dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
23990dbe28b3SPyun YongHyeon 
24000dbe28b3SPyun YongHyeon 	tcp_offset = offset = 0;
24010dbe28b3SPyun YongHyeon 	m = *m_head;
24020dbe28b3SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & (MSK_CSUM_FEATURES | CSUM_TSO)) != 0) {
24030dbe28b3SPyun YongHyeon 		/*
24040dbe28b3SPyun YongHyeon 		 * Since mbuf has no protocol specific structure information
24050dbe28b3SPyun YongHyeon 		 * in it we have to inspect protocol information here to
24060dbe28b3SPyun YongHyeon 		 * setup TSO and checksum offload. I don't know why Marvell
24070dbe28b3SPyun YongHyeon 		 * made a such decision in chip design because other GigE
24080dbe28b3SPyun YongHyeon 		 * hardwares normally takes care of all these chores in
24090dbe28b3SPyun YongHyeon 		 * hardware. However, TSO performance of Yukon II is very
24100dbe28b3SPyun YongHyeon 		 * good such that it's worth to implement it.
24110dbe28b3SPyun YongHyeon 		 */
24120dbe28b3SPyun YongHyeon 		struct ether_header *eh;
24130dbe28b3SPyun YongHyeon 		struct ip *ip;
24140dbe28b3SPyun YongHyeon 		struct tcphdr *tcp;
24150dbe28b3SPyun YongHyeon 
2416ad415775SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
2417ad415775SPyun YongHyeon 			/* Get a writable copy. */
2418ad415775SPyun YongHyeon 			m = m_dup(*m_head, M_DONTWAIT);
2419ad415775SPyun YongHyeon 			m_freem(*m_head);
2420ad415775SPyun YongHyeon 			if (m == NULL) {
2421ad415775SPyun YongHyeon 				*m_head = NULL;
2422ad415775SPyun YongHyeon 				return (ENOBUFS);
2423ad415775SPyun YongHyeon 			}
2424ad415775SPyun YongHyeon 			*m_head = m;
2425ad415775SPyun YongHyeon 		}
24260dbe28b3SPyun YongHyeon 
24270dbe28b3SPyun YongHyeon 		offset = sizeof(struct ether_header);
24280dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset);
24290dbe28b3SPyun YongHyeon 		if (m == NULL) {
24300dbe28b3SPyun YongHyeon 			*m_head = NULL;
24310dbe28b3SPyun YongHyeon 			return (ENOBUFS);
24320dbe28b3SPyun YongHyeon 		}
24330dbe28b3SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
24340dbe28b3SPyun YongHyeon 		/* Check if hardware VLAN insertion is off. */
24350dbe28b3SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
24360dbe28b3SPyun YongHyeon 			offset = sizeof(struct ether_vlan_header);
24370dbe28b3SPyun YongHyeon 			m = m_pullup(m, offset);
24380dbe28b3SPyun YongHyeon 			if (m == NULL) {
24390dbe28b3SPyun YongHyeon 				*m_head = NULL;
24400dbe28b3SPyun YongHyeon 				return (ENOBUFS);
24410dbe28b3SPyun YongHyeon 			}
2442b5898b80SPyun YongHyeon 		}
24430dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset + sizeof(struct ip));
24440dbe28b3SPyun YongHyeon 		if (m == NULL) {
24450dbe28b3SPyun YongHyeon 			*m_head = NULL;
24460dbe28b3SPyun YongHyeon 			return (ENOBUFS);
24470dbe28b3SPyun YongHyeon 		}
2448b5898b80SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + offset);
24490dbe28b3SPyun YongHyeon 		offset += (ip->ip_hl << 2);
24500dbe28b3SPyun YongHyeon 		tcp_offset = offset;
2451b5898b80SPyun YongHyeon 		/*
2452b5898b80SPyun YongHyeon 		 * It seems that Yukon II has Tx checksum offload bug for
2453b5898b80SPyun YongHyeon 		 * small TCP packets that's less than 60 bytes in size
2454b5898b80SPyun YongHyeon 		 * (e.g. TCP window probe packet, pure ACK packet).
2455b5898b80SPyun YongHyeon 		 * Common work around like padding with zeros to make the
2456b5898b80SPyun YongHyeon 		 * frame minimum ethernet frame size didn't work at all.
2457b5898b80SPyun YongHyeon 		 * Instead of disabling checksum offload completely we
2458b5898b80SPyun YongHyeon 		 * resort to S/W checksum routine when we encounter short
2459b5898b80SPyun YongHyeon 		 * TCP frames.
2460b5898b80SPyun YongHyeon 		 * Short UDP packets appear to be handled correctly by
2461b5898b80SPyun YongHyeon 		 * Yukon II.
2462b5898b80SPyun YongHyeon 		 */
2463b5898b80SPyun YongHyeon 		if (m->m_pkthdr.len < MSK_MIN_FRAMELEN &&
2464b5898b80SPyun YongHyeon 		    (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) {
2465925da971SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
2466925da971SPyun YongHyeon 			if (m == NULL) {
2467925da971SPyun YongHyeon 				*m_head = NULL;
2468925da971SPyun YongHyeon 				return (ENOBUFS);
2469925da971SPyun YongHyeon 			}
2470b5898b80SPyun YongHyeon 			*(uint16_t *)(m->m_data + offset +
2471f9ad2b2fSPyun YongHyeon 			    m->m_pkthdr.csum_data) = in_cksum_skip(m,
2472f9ad2b2fSPyun YongHyeon 			    m->m_pkthdr.len, offset);
2473b5898b80SPyun YongHyeon 			m->m_pkthdr.csum_flags &= ~CSUM_TCP;
2474b5898b80SPyun YongHyeon 		}
24750dbe28b3SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
24760dbe28b3SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
24770dbe28b3SPyun YongHyeon 			if (m == NULL) {
24780dbe28b3SPyun YongHyeon 				*m_head = NULL;
24790dbe28b3SPyun YongHyeon 				return (ENOBUFS);
24800dbe28b3SPyun YongHyeon 			}
24813326191fSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + offset);
24820dbe28b3SPyun YongHyeon 			offset += (tcp->th_off << 2);
24830dbe28b3SPyun YongHyeon 		}
24840dbe28b3SPyun YongHyeon 		*m_head = m;
24850dbe28b3SPyun YongHyeon 	}
24860dbe28b3SPyun YongHyeon 
24870dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_tx_prod;
24880dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
24890dbe28b3SPyun YongHyeon 	txd_last = txd;
24900dbe28b3SPyun YongHyeon 	map = txd->tx_dmamap;
24910dbe28b3SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map,
24920dbe28b3SPyun YongHyeon 	    *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
24930dbe28b3SPyun YongHyeon 	if (error == EFBIG) {
2494304a4c6fSJohn Baldwin 		m = m_collapse(*m_head, M_DONTWAIT, MSK_MAXTXSEGS);
24950dbe28b3SPyun YongHyeon 		if (m == NULL) {
24960dbe28b3SPyun YongHyeon 			m_freem(*m_head);
24970dbe28b3SPyun YongHyeon 			*m_head = NULL;
24980dbe28b3SPyun YongHyeon 			return (ENOBUFS);
24990dbe28b3SPyun YongHyeon 		}
25000dbe28b3SPyun YongHyeon 		*m_head = m;
25010dbe28b3SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag,
25020dbe28b3SPyun YongHyeon 		    map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
25030dbe28b3SPyun YongHyeon 		if (error != 0) {
25040dbe28b3SPyun YongHyeon 			m_freem(*m_head);
25050dbe28b3SPyun YongHyeon 			*m_head = NULL;
25060dbe28b3SPyun YongHyeon 			return (error);
25070dbe28b3SPyun YongHyeon 		}
25080dbe28b3SPyun YongHyeon 	} else if (error != 0)
25090dbe28b3SPyun YongHyeon 		return (error);
25100dbe28b3SPyun YongHyeon 	if (nseg == 0) {
25110dbe28b3SPyun YongHyeon 		m_freem(*m_head);
25120dbe28b3SPyun YongHyeon 		*m_head = NULL;
25130dbe28b3SPyun YongHyeon 		return (EIO);
25140dbe28b3SPyun YongHyeon 	}
25150dbe28b3SPyun YongHyeon 
25160dbe28b3SPyun YongHyeon 	/* Check number of available descriptors. */
25170dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_cnt + nseg >=
25180dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) {
25190dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map);
25200dbe28b3SPyun YongHyeon 		return (ENOBUFS);
25210dbe28b3SPyun YongHyeon 	}
25220dbe28b3SPyun YongHyeon 
25230dbe28b3SPyun YongHyeon 	control = 0;
25240dbe28b3SPyun YongHyeon 	tso = 0;
25250dbe28b3SPyun YongHyeon 	tx_le = NULL;
25260dbe28b3SPyun YongHyeon 
25270dbe28b3SPyun YongHyeon 	/* Check TSO support. */
25280dbe28b3SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
25290dbe28b3SPyun YongHyeon 		tso_mtu = offset + m->m_pkthdr.tso_segsz;
25300dbe28b3SPyun YongHyeon 		if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) {
25310dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
25320dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(tso_mtu);
25330dbe28b3SPyun YongHyeon 			tx_le->msk_control = htole32(OP_LRGLEN | HW_OWNER);
25340dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
25350dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
25360dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tso_mtu = tso_mtu;
25370dbe28b3SPyun YongHyeon 		}
25380dbe28b3SPyun YongHyeon 		tso++;
25390dbe28b3SPyun YongHyeon 	}
25400dbe28b3SPyun YongHyeon 	/* Check if we have a VLAN tag to insert. */
25410dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
25420dbe28b3SPyun YongHyeon 		if (tso == 0) {
25430dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
25440dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(0);
25450dbe28b3SPyun YongHyeon 			tx_le->msk_control = htole32(OP_VLAN | HW_OWNER |
25460dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
25470dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
25480dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
25490dbe28b3SPyun YongHyeon 		} else {
25500dbe28b3SPyun YongHyeon 			tx_le->msk_control |= htole32(OP_VLAN |
25510dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
25520dbe28b3SPyun YongHyeon 		}
25530dbe28b3SPyun YongHyeon 		control |= INS_VLAN;
25540dbe28b3SPyun YongHyeon 	}
25550dbe28b3SPyun YongHyeon 	/* Check if we have to handle checksum offload. */
25560dbe28b3SPyun YongHyeon 	if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) {
25570dbe28b3SPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
25580dbe28b3SPyun YongHyeon 		tx_le->msk_addr = htole32(((tcp_offset + m->m_pkthdr.csum_data)
25590dbe28b3SPyun YongHyeon 		    & 0xffff) | ((uint32_t)tcp_offset << 16));
25600dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(1 << 16 | (OP_TCPLISW | HW_OWNER));
25610dbe28b3SPyun YongHyeon 		control = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
25620dbe28b3SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
25630dbe28b3SPyun YongHyeon 			control |= UDPTCP;
25640dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
25650dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
25660dbe28b3SPyun YongHyeon 	}
25670dbe28b3SPyun YongHyeon 
25680dbe28b3SPyun YongHyeon 	si = prod;
25690dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
25700dbe28b3SPyun YongHyeon 	tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr));
25710dbe28b3SPyun YongHyeon 	if (tso == 0)
25720dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
25730dbe28b3SPyun YongHyeon 		    OP_PACKET);
25740dbe28b3SPyun YongHyeon 	else
25750dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
25760dbe28b3SPyun YongHyeon 		    OP_LARGESEND);
25770dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt++;
25780dbe28b3SPyun YongHyeon 	MSK_INC(prod, MSK_TX_RING_CNT);
25790dbe28b3SPyun YongHyeon 
25800dbe28b3SPyun YongHyeon 	for (i = 1; i < nseg; i++) {
25810dbe28b3SPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
25820dbe28b3SPyun YongHyeon 		tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr));
25830dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[i].ds_len | control |
25840dbe28b3SPyun YongHyeon 		    OP_BUFFER | HW_OWNER);
25850dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
25860dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
25870dbe28b3SPyun YongHyeon 	}
25880dbe28b3SPyun YongHyeon 	/* Update producer index. */
25890dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = prod;
25900dbe28b3SPyun YongHyeon 
25910dbe28b3SPyun YongHyeon 	/* Set EOP on the last desciptor. */
25920dbe28b3SPyun YongHyeon 	prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT;
25930dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
25940dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(EOP);
25950dbe28b3SPyun YongHyeon 
25960dbe28b3SPyun YongHyeon 	/* Turn the first descriptor ownership to hardware. */
25970dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[si];
25980dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(HW_OWNER);
25990dbe28b3SPyun YongHyeon 
26000dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
26010dbe28b3SPyun YongHyeon 	map = txd_last->tx_dmamap;
26020dbe28b3SPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
26030dbe28b3SPyun YongHyeon 	txd->tx_dmamap = map;
26040dbe28b3SPyun YongHyeon 	txd->tx_m = m;
26050dbe28b3SPyun YongHyeon 
26060dbe28b3SPyun YongHyeon 	/* Sync descriptors. */
26070dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE);
26080dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
26090dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
26100dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
26110dbe28b3SPyun YongHyeon 
26120dbe28b3SPyun YongHyeon 	return (0);
26130dbe28b3SPyun YongHyeon }
26140dbe28b3SPyun YongHyeon 
26150dbe28b3SPyun YongHyeon static void
26160dbe28b3SPyun YongHyeon msk_tx_task(void *arg, int pending)
26170dbe28b3SPyun YongHyeon {
26180dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
26190dbe28b3SPyun YongHyeon 
26200dbe28b3SPyun YongHyeon 	ifp = arg;
26210dbe28b3SPyun YongHyeon 	msk_start(ifp);
26220dbe28b3SPyun YongHyeon }
26230dbe28b3SPyun YongHyeon 
26240dbe28b3SPyun YongHyeon static void
26250dbe28b3SPyun YongHyeon msk_start(struct ifnet *ifp)
26260dbe28b3SPyun YongHyeon {
26270dbe28b3SPyun YongHyeon         struct msk_if_softc *sc_if;
26280dbe28b3SPyun YongHyeon         struct mbuf *m_head;
26290dbe28b3SPyun YongHyeon 	int enq;
26300dbe28b3SPyun YongHyeon 
26310dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
26320dbe28b3SPyun YongHyeon 
26330dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
26340dbe28b3SPyun YongHyeon 
26350dbe28b3SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2636ab7df1e4SPyun YongHyeon 	    IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0) {
26370dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
26380dbe28b3SPyun YongHyeon 		return;
26390dbe28b3SPyun YongHyeon 	}
26400dbe28b3SPyun YongHyeon 
26410dbe28b3SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
26420dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_cnt <
26430dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) {
26440dbe28b3SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
26450dbe28b3SPyun YongHyeon 		if (m_head == NULL)
26460dbe28b3SPyun YongHyeon 			break;
26470dbe28b3SPyun YongHyeon 		/*
26480dbe28b3SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
26490dbe28b3SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
26500dbe28b3SPyun YongHyeon 		 * for the NIC to drain the ring.
26510dbe28b3SPyun YongHyeon 		 */
26520dbe28b3SPyun YongHyeon 		if (msk_encap(sc_if, &m_head) != 0) {
26530dbe28b3SPyun YongHyeon 			if (m_head == NULL)
26540dbe28b3SPyun YongHyeon 				break;
26550dbe28b3SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
26560dbe28b3SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
26570dbe28b3SPyun YongHyeon 			break;
26580dbe28b3SPyun YongHyeon 		}
26590dbe28b3SPyun YongHyeon 
26600dbe28b3SPyun YongHyeon 		enq++;
26610dbe28b3SPyun YongHyeon 		/*
26620dbe28b3SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
26630dbe28b3SPyun YongHyeon 		 * to him.
26640dbe28b3SPyun YongHyeon 		 */
266559a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
26660dbe28b3SPyun YongHyeon 	}
26670dbe28b3SPyun YongHyeon 
26680dbe28b3SPyun YongHyeon 	if (enq > 0) {
26690dbe28b3SPyun YongHyeon 		/* Transmit */
26700dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc_if->msk_softc,
26710dbe28b3SPyun YongHyeon 		    Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG),
26720dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_tx_prod);
26730dbe28b3SPyun YongHyeon 
26740dbe28b3SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
26752271eac7SPyun YongHyeon 		sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT;
26760dbe28b3SPyun YongHyeon 	}
26770dbe28b3SPyun YongHyeon 
26780dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
26790dbe28b3SPyun YongHyeon }
26800dbe28b3SPyun YongHyeon 
26810dbe28b3SPyun YongHyeon static void
26822271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if)
26830dbe28b3SPyun YongHyeon {
26840dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
26850dbe28b3SPyun YongHyeon 	uint32_t ridx;
26860dbe28b3SPyun YongHyeon 	int idx;
26870dbe28b3SPyun YongHyeon 
26880dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
26890dbe28b3SPyun YongHyeon 
26902271eac7SPyun YongHyeon 	if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer)
26912271eac7SPyun YongHyeon 		return;
26920dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
2693ab7df1e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) {
26940dbe28b3SPyun YongHyeon 		if (bootverbose)
26950dbe28b3SPyun YongHyeon 			if_printf(sc_if->msk_ifp, "watchdog timeout "
26960dbe28b3SPyun YongHyeon 			   "(missed link)\n");
26970dbe28b3SPyun YongHyeon 		ifp->if_oerrors++;
26980dbe28b3SPyun YongHyeon 		msk_init_locked(sc_if);
26990dbe28b3SPyun YongHyeon 		return;
27000dbe28b3SPyun YongHyeon 	}
27010dbe28b3SPyun YongHyeon 
27020dbe28b3SPyun YongHyeon 	/*
27030dbe28b3SPyun YongHyeon 	 * Reclaim first as there is a possibility of losing Tx completion
27040dbe28b3SPyun YongHyeon 	 * interrupts.
27050dbe28b3SPyun YongHyeon 	 */
27060dbe28b3SPyun YongHyeon 	ridx = sc_if->msk_port == MSK_PORT_A ? STAT_TXA1_RIDX : STAT_TXA2_RIDX;
27070dbe28b3SPyun YongHyeon 	idx = CSR_READ_2(sc_if->msk_softc, ridx);
27080dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_cons != idx) {
27090dbe28b3SPyun YongHyeon 		msk_txeof(sc_if, idx);
27100dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt == 0) {
27110dbe28b3SPyun YongHyeon 			if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
27120dbe28b3SPyun YongHyeon 			    "-- recovering\n");
27130dbe28b3SPyun YongHyeon 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
27140dbe28b3SPyun YongHyeon 				taskqueue_enqueue(taskqueue_fast,
27150dbe28b3SPyun YongHyeon 				    &sc_if->msk_tx_task);
27160dbe28b3SPyun YongHyeon 			return;
27170dbe28b3SPyun YongHyeon 		}
27180dbe28b3SPyun YongHyeon 	}
27190dbe28b3SPyun YongHyeon 
27200dbe28b3SPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
27210dbe28b3SPyun YongHyeon 	ifp->if_oerrors++;
27220dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
27230dbe28b3SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
27240dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if->msk_tx_task);
27250dbe28b3SPyun YongHyeon }
27260dbe28b3SPyun YongHyeon 
27276a087a87SPyun YongHyeon static int
27280dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev)
27290dbe28b3SPyun YongHyeon {
27300dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
27310dbe28b3SPyun YongHyeon 	int i;
27320dbe28b3SPyun YongHyeon 
27330dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
27340dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
27350dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
27360dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL)
27370dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
27380dbe28b3SPyun YongHyeon 	}
27390dbe28b3SPyun YongHyeon 
27400dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
27410dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
27420dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
27430dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
27440dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
27450dbe28b3SPyun YongHyeon 
27460dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
27470dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
27480dbe28b3SPyun YongHyeon 
27490dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
27506a087a87SPyun YongHyeon 	return (0);
27510dbe28b3SPyun YongHyeon }
27520dbe28b3SPyun YongHyeon 
27530dbe28b3SPyun YongHyeon static int
27540dbe28b3SPyun YongHyeon mskc_suspend(device_t dev)
27550dbe28b3SPyun YongHyeon {
27560dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
27570dbe28b3SPyun YongHyeon 	int i;
27580dbe28b3SPyun YongHyeon 
27590dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
27600dbe28b3SPyun YongHyeon 
27610dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
27620dbe28b3SPyun YongHyeon 
27630dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
27640dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
27650dbe28b3SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_drv_flags &
27660dbe28b3SPyun YongHyeon 		    IFF_DRV_RUNNING) != 0))
27670dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
27680dbe28b3SPyun YongHyeon 	}
27690dbe28b3SPyun YongHyeon 
27700dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
27710dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
27720dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
27730dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
27740dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
27750dbe28b3SPyun YongHyeon 
27760dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERDOWN);
27770dbe28b3SPyun YongHyeon 
27780dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
27790dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
2780ab7df1e4SPyun YongHyeon 	sc->msk_pflags |= MSK_FLAG_SUSPEND;
27810dbe28b3SPyun YongHyeon 
27820dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
27830dbe28b3SPyun YongHyeon 
27840dbe28b3SPyun YongHyeon 	return (0);
27850dbe28b3SPyun YongHyeon }
27860dbe28b3SPyun YongHyeon 
27870dbe28b3SPyun YongHyeon static int
27880dbe28b3SPyun YongHyeon mskc_resume(device_t dev)
27890dbe28b3SPyun YongHyeon {
27900dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
27910dbe28b3SPyun YongHyeon 	int i;
27920dbe28b3SPyun YongHyeon 
27930dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
27940dbe28b3SPyun YongHyeon 
27950dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
27960dbe28b3SPyun YongHyeon 
27970dbe28b3SPyun YongHyeon 	mskc_reset(sc);
27980dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
27990dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
28000dbe28b3SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0))
28010dbe28b3SPyun YongHyeon 			msk_init_locked(sc->msk_if[i]);
28020dbe28b3SPyun YongHyeon 	}
280340d6bed8SPyun YongHyeon 	sc->msk_pflags &= ~MSK_FLAG_SUSPEND;
28040dbe28b3SPyun YongHyeon 
28050dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
28060dbe28b3SPyun YongHyeon 
28070dbe28b3SPyun YongHyeon 	return (0);
28080dbe28b3SPyun YongHyeon }
28090dbe28b3SPyun YongHyeon 
281083c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
281183c04c93SPyun YongHyeon static __inline void
281283c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m)
281383c04c93SPyun YongHyeon {
281483c04c93SPyun YongHyeon         int i;
281583c04c93SPyun YongHyeon         uint16_t *src, *dst;
281683c04c93SPyun YongHyeon 
281783c04c93SPyun YongHyeon 	src = mtod(m, uint16_t *);
281883c04c93SPyun YongHyeon 	dst = src - 3;
281983c04c93SPyun YongHyeon 
282083c04c93SPyun YongHyeon 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
282183c04c93SPyun YongHyeon 		*dst++ = *src++;
282283c04c93SPyun YongHyeon 
282383c04c93SPyun YongHyeon 	m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN);
282483c04c93SPyun YongHyeon }
282583c04c93SPyun YongHyeon #endif
282683c04c93SPyun YongHyeon 
28270dbe28b3SPyun YongHyeon static void
28280dbe28b3SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, int len)
28290dbe28b3SPyun YongHyeon {
28300dbe28b3SPyun YongHyeon 	struct mbuf *m;
28310dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
28320dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
28330dbe28b3SPyun YongHyeon 	int cons, rxlen;
28340dbe28b3SPyun YongHyeon 
28350dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
28360dbe28b3SPyun YongHyeon 
28370dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
28380dbe28b3SPyun YongHyeon 
28390dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
28400dbe28b3SPyun YongHyeon 	do {
28410dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
284271e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
284371e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
28440dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
28450dbe28b3SPyun YongHyeon 		if (len > sc_if->msk_framesize ||
28460dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
28470dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
28480dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
28490dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
28500dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
28510dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
28520dbe28b3SPyun YongHyeon 			break;
28530dbe28b3SPyun YongHyeon 		}
28540dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[cons];
28550dbe28b3SPyun YongHyeon 		m = rxd->rx_m;
28560dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, cons) != 0) {
28570dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
28580dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
28590dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
28600dbe28b3SPyun YongHyeon 			break;
28610dbe28b3SPyun YongHyeon 		}
28620dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
28630dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
286483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
286583c04c93SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
286683c04c93SPyun YongHyeon 			msk_fixup_rx(m);
286783c04c93SPyun YongHyeon #endif
28680dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
28690dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
28700dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
28710dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
28720dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
28730dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
28740dbe28b3SPyun YongHyeon 		}
28750dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
28760dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
28770dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
28780dbe28b3SPyun YongHyeon 	} while (0);
28790dbe28b3SPyun YongHyeon 
28800dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT);
28810dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT);
28820dbe28b3SPyun YongHyeon }
28830dbe28b3SPyun YongHyeon 
28840dbe28b3SPyun YongHyeon static void
28850dbe28b3SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, int len)
28860dbe28b3SPyun YongHyeon {
28870dbe28b3SPyun YongHyeon 	struct mbuf *m;
28880dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
28890dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
28900dbe28b3SPyun YongHyeon 	int cons, rxlen;
28910dbe28b3SPyun YongHyeon 
28920dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
28930dbe28b3SPyun YongHyeon 
28940dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
28950dbe28b3SPyun YongHyeon 
28960dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
28970dbe28b3SPyun YongHyeon 	do {
28980dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
289971e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
290071e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
29010dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
29020dbe28b3SPyun YongHyeon 		if (len > sc_if->msk_framesize ||
29030dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
29040dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
29050dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
29060dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
29070dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
29080dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
29090dbe28b3SPyun YongHyeon 			break;
29100dbe28b3SPyun YongHyeon 		}
29110dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons];
29120dbe28b3SPyun YongHyeon 		m = jrxd->rx_m;
29130dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, cons) != 0) {
29140dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
29150dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
29160dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
29170dbe28b3SPyun YongHyeon 			break;
29180dbe28b3SPyun YongHyeon 		}
29190dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
29200dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
292183c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
292283c04c93SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
292383c04c93SPyun YongHyeon 			msk_fixup_rx(m);
292483c04c93SPyun YongHyeon #endif
29250dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
29260dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
29270dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
29280dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
29290dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
29300dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
29310dbe28b3SPyun YongHyeon 		}
29320dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
29330dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
29340dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
29350dbe28b3SPyun YongHyeon 	} while (0);
29360dbe28b3SPyun YongHyeon 
29370dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT);
29380dbe28b3SPyun YongHyeon 	MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT);
29390dbe28b3SPyun YongHyeon }
29400dbe28b3SPyun YongHyeon 
29410dbe28b3SPyun YongHyeon static void
29420dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx)
29430dbe28b3SPyun YongHyeon {
29440dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
29450dbe28b3SPyun YongHyeon 	struct msk_tx_desc *cur_tx;
29460dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
29470dbe28b3SPyun YongHyeon 	uint32_t control;
29480dbe28b3SPyun YongHyeon 	int cons, prog;
29490dbe28b3SPyun YongHyeon 
29500dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
29510dbe28b3SPyun YongHyeon 
29520dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
29530dbe28b3SPyun YongHyeon 
29540dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
29550dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
29560dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
29570dbe28b3SPyun YongHyeon 	/*
29580dbe28b3SPyun YongHyeon 	 * Go through our tx ring and free mbufs for those
29590dbe28b3SPyun YongHyeon 	 * frames that have been sent.
29600dbe28b3SPyun YongHyeon 	 */
29610dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_tx_cons;
29620dbe28b3SPyun YongHyeon 	prog = 0;
29630dbe28b3SPyun YongHyeon 	for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) {
29640dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt <= 0)
29650dbe28b3SPyun YongHyeon 			break;
29660dbe28b3SPyun YongHyeon 		prog++;
29670dbe28b3SPyun YongHyeon 		cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons];
29680dbe28b3SPyun YongHyeon 		control = le32toh(cur_tx->msk_control);
29690dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt--;
29700dbe28b3SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
29710dbe28b3SPyun YongHyeon 		if ((control & EOP) == 0)
29720dbe28b3SPyun YongHyeon 			continue;
29730dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[cons];
29740dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap,
29750dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
29760dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap);
29770dbe28b3SPyun YongHyeon 
29780dbe28b3SPyun YongHyeon 		ifp->if_opackets++;
29790dbe28b3SPyun YongHyeon 		KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!",
29800dbe28b3SPyun YongHyeon 		    __func__));
29810dbe28b3SPyun YongHyeon 		m_freem(txd->tx_m);
29820dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
29830dbe28b3SPyun YongHyeon 	}
29840dbe28b3SPyun YongHyeon 
29850dbe28b3SPyun YongHyeon 	if (prog > 0) {
29860dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cons = cons;
29870dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt == 0)
29882271eac7SPyun YongHyeon 			sc_if->msk_watchdog_timer = 0;
29890dbe28b3SPyun YongHyeon 		/* No need to sync LEs as we didn't update LEs. */
29900dbe28b3SPyun YongHyeon 	}
29910dbe28b3SPyun YongHyeon }
29920dbe28b3SPyun YongHyeon 
29930dbe28b3SPyun YongHyeon static void
29940dbe28b3SPyun YongHyeon msk_tick(void *xsc_if)
29950dbe28b3SPyun YongHyeon {
29960dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
29970dbe28b3SPyun YongHyeon 	struct mii_data *mii;
29980dbe28b3SPyun YongHyeon 
29990dbe28b3SPyun YongHyeon 	sc_if = xsc_if;
30000dbe28b3SPyun YongHyeon 
30010dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
30020dbe28b3SPyun YongHyeon 
30030dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
30040dbe28b3SPyun YongHyeon 
30050dbe28b3SPyun YongHyeon 	mii_tick(mii);
30062271eac7SPyun YongHyeon 	msk_watchdog(sc_if);
30070dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
30080dbe28b3SPyun YongHyeon }
30090dbe28b3SPyun YongHyeon 
30100dbe28b3SPyun YongHyeon static void
30110dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if)
30120dbe28b3SPyun YongHyeon {
30130dbe28b3SPyun YongHyeon 	uint16_t status;
30140dbe28b3SPyun YongHyeon 
30150dbe28b3SPyun YongHyeon 	msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
3016431e606dSPyun YongHyeon 	status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
30170dbe28b3SPyun YongHyeon 	/* Handle FIFO Underrun/Overflow? */
30180dbe28b3SPyun YongHyeon 	if ((status & PHY_M_IS_FIFO_ERROR))
30190dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
30200dbe28b3SPyun YongHyeon 		    "PHY FIFO underrun/overflow.\n");
30210dbe28b3SPyun YongHyeon }
30220dbe28b3SPyun YongHyeon 
30230dbe28b3SPyun YongHyeon static void
30240dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if)
30250dbe28b3SPyun YongHyeon {
30260dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
30270dbe28b3SPyun YongHyeon 	uint8_t status;
30280dbe28b3SPyun YongHyeon 
30290dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
30300dbe28b3SPyun YongHyeon 	status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
30310dbe28b3SPyun YongHyeon 
30320dbe28b3SPyun YongHyeon 	/* GMAC Rx FIFO overrun. */
30330dbe28b3SPyun YongHyeon 	if ((status & GM_IS_RX_FF_OR) != 0) {
30340dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
30350dbe28b3SPyun YongHyeon 		    GMF_CLI_RX_FO);
30360dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx FIFO overrun!\n");
30370dbe28b3SPyun YongHyeon 	}
30380dbe28b3SPyun YongHyeon 	/* GMAC Tx FIFO underrun. */
30390dbe28b3SPyun YongHyeon 	if ((status & GM_IS_TX_FF_UR) != 0) {
30400dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
30410dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_FU);
30420dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n");
30430dbe28b3SPyun YongHyeon 		/*
30440dbe28b3SPyun YongHyeon 		 * XXX
30450dbe28b3SPyun YongHyeon 		 * In case of Tx underrun, we may need to flush/reset
30460dbe28b3SPyun YongHyeon 		 * Tx MAC but that would also require resynchronization
30470dbe28b3SPyun YongHyeon 		 * with status LEs. Reintializing status LEs would
30480dbe28b3SPyun YongHyeon 		 * affect other port in dual MAC configuration so it
30490dbe28b3SPyun YongHyeon 		 * should be avoided as possible as we can.
30500dbe28b3SPyun YongHyeon 		 * Due to lack of documentation it's all vague guess but
30510dbe28b3SPyun YongHyeon 		 * it needs more investigation.
30520dbe28b3SPyun YongHyeon 		 */
30530dbe28b3SPyun YongHyeon 	}
30540dbe28b3SPyun YongHyeon }
30550dbe28b3SPyun YongHyeon 
30560dbe28b3SPyun YongHyeon static void
30570dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status)
30580dbe28b3SPyun YongHyeon {
30590dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
30600dbe28b3SPyun YongHyeon 
30610dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
30620dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RD1) != 0) {
30630dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
30640dbe28b3SPyun YongHyeon 		    "RAM buffer read parity error\n");
30650dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
30660dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
30670dbe28b3SPyun YongHyeon 		    RI_CLR_RD_PERR);
30680dbe28b3SPyun YongHyeon 	}
30690dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_WR1) != 0) {
30700dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
30710dbe28b3SPyun YongHyeon 		    "RAM buffer write parity error\n");
30720dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
30730dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
30740dbe28b3SPyun YongHyeon 		    RI_CLR_WR_PERR);
30750dbe28b3SPyun YongHyeon 	}
30760dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_MAC1) != 0) {
30770dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n");
30780dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
30790dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
30800dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_PE);
30810dbe28b3SPyun YongHyeon 	}
30820dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RX1) != 0) {
30830dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx parity error\n");
30840dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
30850dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR);
30860dbe28b3SPyun YongHyeon 	}
30870dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) {
30880dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "TCP segmentation error\n");
30890dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
30900dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP);
30910dbe28b3SPyun YongHyeon 	}
30920dbe28b3SPyun YongHyeon }
30930dbe28b3SPyun YongHyeon 
30940dbe28b3SPyun YongHyeon static void
30950dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc)
30960dbe28b3SPyun YongHyeon {
30970dbe28b3SPyun YongHyeon 	uint32_t status;
30980dbe28b3SPyun YongHyeon 	uint32_t tlphead[4];
30990dbe28b3SPyun YongHyeon 
31000dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_HWE_ISRC);
31010dbe28b3SPyun YongHyeon 	/* Time Stamp timer overflow. */
31020dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_TIST_OV) != 0)
31030dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
31040dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_NEXP) != 0) {
31050dbe28b3SPyun YongHyeon 		/*
31060dbe28b3SPyun YongHyeon 		 * PCI Express Error occured which is not described in PEX
31070dbe28b3SPyun YongHyeon 		 * spec.
31080dbe28b3SPyun YongHyeon 		 * This error is also mapped either to Master Abort(
31090dbe28b3SPyun YongHyeon 		 * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and
31100dbe28b3SPyun YongHyeon 		 * can only be cleared there.
31110dbe28b3SPyun YongHyeon                  */
31120dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
31130dbe28b3SPyun YongHyeon 		    "PCI Express protocol violation error\n");
31140dbe28b3SPyun YongHyeon 	}
31150dbe28b3SPyun YongHyeon 
31160dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) {
31170dbe28b3SPyun YongHyeon 		uint16_t v16;
31180dbe28b3SPyun YongHyeon 
31190dbe28b3SPyun YongHyeon 		if ((status & Y2_IS_MST_ERR) != 0)
31200dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
31210dbe28b3SPyun YongHyeon 			    "unexpected IRQ Status error\n");
31220dbe28b3SPyun YongHyeon 		else
31230dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
31240dbe28b3SPyun YongHyeon 			    "unexpected IRQ Master error\n");
31250dbe28b3SPyun YongHyeon 		/* Reset all bits in the PCI status register. */
31260dbe28b3SPyun YongHyeon 		v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
31270dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
31280dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCIR_STATUS, v16 |
31290dbe28b3SPyun YongHyeon 		    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
31300dbe28b3SPyun YongHyeon 		    PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2);
31310dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
31320dbe28b3SPyun YongHyeon 	}
31330dbe28b3SPyun YongHyeon 
31340dbe28b3SPyun YongHyeon 	/* Check for PCI Express Uncorrectable Error. */
31350dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_EXP) != 0) {
31360dbe28b3SPyun YongHyeon 		uint32_t v32;
31370dbe28b3SPyun YongHyeon 
31380dbe28b3SPyun YongHyeon 		/*
31390dbe28b3SPyun YongHyeon 		 * On PCI Express bus bridges are called root complexes (RC).
31400dbe28b3SPyun YongHyeon 		 * PCI Express errors are recognized by the root complex too,
31410dbe28b3SPyun YongHyeon 		 * which requests the system to handle the problem. After
31420dbe28b3SPyun YongHyeon 		 * error occurence it may be that no access to the adapter
31430dbe28b3SPyun YongHyeon 		 * may be performed any longer.
31440dbe28b3SPyun YongHyeon 		 */
31450dbe28b3SPyun YongHyeon 
31460dbe28b3SPyun YongHyeon 		v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
31470dbe28b3SPyun YongHyeon 		if ((v32 & PEX_UNSUP_REQ) != 0) {
31480dbe28b3SPyun YongHyeon 			/* Ignore unsupported request error. */
31490dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
31500dbe28b3SPyun YongHyeon 			    "Uncorrectable PCI Express error\n");
31510dbe28b3SPyun YongHyeon 		}
31520dbe28b3SPyun YongHyeon 		if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) {
31530dbe28b3SPyun YongHyeon 			int i;
31540dbe28b3SPyun YongHyeon 
31550dbe28b3SPyun YongHyeon 			/* Get TLP header form Log Registers. */
31560dbe28b3SPyun YongHyeon 			for (i = 0; i < 4; i++)
31570dbe28b3SPyun YongHyeon 				tlphead[i] = CSR_PCI_READ_4(sc,
31580dbe28b3SPyun YongHyeon 				    PEX_HEADER_LOG + i * 4);
31590dbe28b3SPyun YongHyeon 			/* Check for vendor defined broadcast message. */
31600dbe28b3SPyun YongHyeon 			if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) {
31610dbe28b3SPyun YongHyeon 				sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
31620dbe28b3SPyun YongHyeon 				CSR_WRITE_4(sc, B0_HWE_IMSK,
31630dbe28b3SPyun YongHyeon 				    sc->msk_intrhwemask);
31640dbe28b3SPyun YongHyeon 				CSR_READ_4(sc, B0_HWE_IMSK);
31650dbe28b3SPyun YongHyeon 			}
31660dbe28b3SPyun YongHyeon 		}
31670dbe28b3SPyun YongHyeon 		/* Clear the interrupt. */
31680dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
31690dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
31700dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
31710dbe28b3SPyun YongHyeon 	}
31720dbe28b3SPyun YongHyeon 
31730dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL)
31740dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status);
31750dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL)
31760dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8);
31770dbe28b3SPyun YongHyeon }
31780dbe28b3SPyun YongHyeon 
31790dbe28b3SPyun YongHyeon static __inline void
31800dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if)
31810dbe28b3SPyun YongHyeon {
31820dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
31830dbe28b3SPyun YongHyeon 
31840dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
318585b340cbSPyun YongHyeon 	if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN))
31860dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
31870dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
31880dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
31890dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
31900dbe28b3SPyun YongHyeon 	else
31910dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
31920dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_tag,
31930dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_map,
31940dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
31950dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq,
31960dbe28b3SPyun YongHyeon 	    PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod);
31970dbe28b3SPyun YongHyeon }
31980dbe28b3SPyun YongHyeon 
31990dbe28b3SPyun YongHyeon static int
32000dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc)
32010dbe28b3SPyun YongHyeon {
32020dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
32030dbe28b3SPyun YongHyeon 	int rxput[2];
32040dbe28b3SPyun YongHyeon 	struct msk_stat_desc *sd;
32050dbe28b3SPyun YongHyeon 	uint32_t control, status;
32060dbe28b3SPyun YongHyeon 	int cons, idx, len, port, rxprog;
32070dbe28b3SPyun YongHyeon 
32080dbe28b3SPyun YongHyeon 	idx = CSR_READ_2(sc, STAT_PUT_IDX);
32090dbe28b3SPyun YongHyeon 	if (idx == sc->msk_stat_cons)
32100dbe28b3SPyun YongHyeon 		return (0);
32110dbe28b3SPyun YongHyeon 
32120dbe28b3SPyun YongHyeon 	/* Sync status LEs. */
32130dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
32140dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
32150dbe28b3SPyun YongHyeon 	/* XXX Sync Rx LEs here. */
32160dbe28b3SPyun YongHyeon 
32170dbe28b3SPyun YongHyeon 	rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0;
32180dbe28b3SPyun YongHyeon 
32190dbe28b3SPyun YongHyeon 	rxprog = 0;
32200dbe28b3SPyun YongHyeon 	for (cons = sc->msk_stat_cons; cons != idx;) {
32210dbe28b3SPyun YongHyeon 		sd = &sc->msk_stat_ring[cons];
32220dbe28b3SPyun YongHyeon 		control = le32toh(sd->msk_control);
32230dbe28b3SPyun YongHyeon 		if ((control & HW_OWNER) == 0)
32240dbe28b3SPyun YongHyeon 			break;
32250dbe28b3SPyun YongHyeon 		/*
32260dbe28b3SPyun YongHyeon 		 * Marvell's FreeBSD driver updates status LE after clearing
32270dbe28b3SPyun YongHyeon 		 * HW_OWNER. However we don't have a way to sync single LE
32280dbe28b3SPyun YongHyeon 		 * with bus_dma(9) API. bus_dma(9) provides a way to sync
32290dbe28b3SPyun YongHyeon 		 * an entire DMA map. So don't sync LE until we have a better
32300dbe28b3SPyun YongHyeon 		 * way to sync LEs.
32310dbe28b3SPyun YongHyeon 		 */
32320dbe28b3SPyun YongHyeon 		control &= ~HW_OWNER;
32330dbe28b3SPyun YongHyeon 		sd->msk_control = htole32(control);
32340dbe28b3SPyun YongHyeon 		status = le32toh(sd->msk_status);
32350dbe28b3SPyun YongHyeon 		len = control & STLE_LEN_MASK;
32360dbe28b3SPyun YongHyeon 		port = (control >> 16) & 0x01;
32370dbe28b3SPyun YongHyeon 		sc_if = sc->msk_if[port];
32380dbe28b3SPyun YongHyeon 		if (sc_if == NULL) {
32390dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "invalid port opcode "
32400dbe28b3SPyun YongHyeon 			    "0x%08x\n", control & STLE_OP_MASK);
32410dbe28b3SPyun YongHyeon 			continue;
32420dbe28b3SPyun YongHyeon 		}
32430dbe28b3SPyun YongHyeon 
32440dbe28b3SPyun YongHyeon 		switch (control & STLE_OP_MASK) {
32450dbe28b3SPyun YongHyeon 		case OP_RXVLAN:
32460dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
32470dbe28b3SPyun YongHyeon 			break;
32480dbe28b3SPyun YongHyeon 		case OP_RXCHKSVLAN:
32490dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
32500dbe28b3SPyun YongHyeon 			break;
32510dbe28b3SPyun YongHyeon 		case OP_RXSTAT:
325285b340cbSPyun YongHyeon 			if (sc_if->msk_framesize >
325385b340cbSPyun YongHyeon 			    (MCLBYTES - MSK_RX_BUF_ALIGN))
32540dbe28b3SPyun YongHyeon 				msk_jumbo_rxeof(sc_if, status, len);
32550dbe28b3SPyun YongHyeon 			else
32560dbe28b3SPyun YongHyeon 				msk_rxeof(sc_if, status, len);
32570dbe28b3SPyun YongHyeon 			rxprog++;
32580dbe28b3SPyun YongHyeon 			/*
32590dbe28b3SPyun YongHyeon 			 * Because there is no way to sync single Rx LE
32600dbe28b3SPyun YongHyeon 			 * put the DMA sync operation off until the end of
32610dbe28b3SPyun YongHyeon 			 * event processing.
32620dbe28b3SPyun YongHyeon 			 */
32630dbe28b3SPyun YongHyeon 			rxput[port]++;
32640dbe28b3SPyun YongHyeon 			/* Update prefetch unit if we've passed water mark. */
32650dbe28b3SPyun YongHyeon 			if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) {
32660dbe28b3SPyun YongHyeon 				msk_rxput(sc_if);
32670dbe28b3SPyun YongHyeon 				rxput[port] = 0;
32680dbe28b3SPyun YongHyeon 			}
32690dbe28b3SPyun YongHyeon 			break;
32700dbe28b3SPyun YongHyeon 		case OP_TXINDEXLE:
32710dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_A] != NULL)
32720dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_A],
32730dbe28b3SPyun YongHyeon 				    status & STLE_TXA1_MSKL);
32740dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_B] != NULL)
32750dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_B],
32760dbe28b3SPyun YongHyeon 				    ((status & STLE_TXA2_MSKL) >>
32770dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTL) |
32780dbe28b3SPyun YongHyeon 				    ((len & STLE_TXA2_MSKH) <<
32790dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTH));
32800dbe28b3SPyun YongHyeon 			break;
32810dbe28b3SPyun YongHyeon 		default:
32820dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n",
32830dbe28b3SPyun YongHyeon 			    control & STLE_OP_MASK);
32840dbe28b3SPyun YongHyeon 			break;
32850dbe28b3SPyun YongHyeon 		}
32860dbe28b3SPyun YongHyeon 		MSK_INC(cons, MSK_STAT_RING_CNT);
32870dbe28b3SPyun YongHyeon 		if (rxprog > sc->msk_process_limit)
32880dbe28b3SPyun YongHyeon 			break;
32890dbe28b3SPyun YongHyeon 	}
32900dbe28b3SPyun YongHyeon 
32910dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = cons;
32920dbe28b3SPyun YongHyeon 	/* XXX We should sync status LEs here. See above notes. */
32930dbe28b3SPyun YongHyeon 
32940dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_A] > 0)
32950dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_A]);
32960dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_B] > 0)
32970dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_B]);
32980dbe28b3SPyun YongHyeon 
32990dbe28b3SPyun YongHyeon 	return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX));
33000dbe28b3SPyun YongHyeon }
33010dbe28b3SPyun YongHyeon 
330253dcfbd1SPyun YongHyeon /* Legacy interrupt handler for shared interrupt. */
330353dcfbd1SPyun YongHyeon static void
330453dcfbd1SPyun YongHyeon msk_legacy_intr(void *xsc)
330553dcfbd1SPyun YongHyeon {
330653dcfbd1SPyun YongHyeon 	struct msk_softc *sc;
330753dcfbd1SPyun YongHyeon 	struct msk_if_softc *sc_if0, *sc_if1;
330853dcfbd1SPyun YongHyeon 	struct ifnet *ifp0, *ifp1;
330953dcfbd1SPyun YongHyeon 	uint32_t status;
331053dcfbd1SPyun YongHyeon 
331153dcfbd1SPyun YongHyeon 	sc = xsc;
331253dcfbd1SPyun YongHyeon 	MSK_LOCK(sc);
331353dcfbd1SPyun YongHyeon 
331453dcfbd1SPyun YongHyeon 	/* Reading B0_Y2_SP_ISRC2 masks further interrupts. */
331553dcfbd1SPyun YongHyeon 	status = CSR_READ_4(sc, B0_Y2_SP_ISRC2);
3316ab7df1e4SPyun YongHyeon 	if (status == 0 || status == 0xffffffff ||
3317ab7df1e4SPyun YongHyeon 	    (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 ||
331853dcfbd1SPyun YongHyeon 	    (status & sc->msk_intrmask) == 0) {
331953dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
332053dcfbd1SPyun YongHyeon 		return;
332153dcfbd1SPyun YongHyeon 	}
332253dcfbd1SPyun YongHyeon 
332353dcfbd1SPyun YongHyeon 	sc_if0 = sc->msk_if[MSK_PORT_A];
332453dcfbd1SPyun YongHyeon 	sc_if1 = sc->msk_if[MSK_PORT_B];
332553dcfbd1SPyun YongHyeon 	ifp0 = ifp1 = NULL;
332653dcfbd1SPyun YongHyeon 	if (sc_if0 != NULL)
332753dcfbd1SPyun YongHyeon 		ifp0 = sc_if0->msk_ifp;
332853dcfbd1SPyun YongHyeon 	if (sc_if1 != NULL)
332953dcfbd1SPyun YongHyeon 		ifp1 = sc_if1->msk_ifp;
333053dcfbd1SPyun YongHyeon 
333153dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL)
333253dcfbd1SPyun YongHyeon 		msk_intr_phy(sc_if0);
333353dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL)
333453dcfbd1SPyun YongHyeon 		msk_intr_phy(sc_if1);
333553dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL)
333653dcfbd1SPyun YongHyeon 		msk_intr_gmac(sc_if0);
333753dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL)
333853dcfbd1SPyun YongHyeon 		msk_intr_gmac(sc_if1);
333953dcfbd1SPyun YongHyeon 	if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) {
334053dcfbd1SPyun YongHyeon 		device_printf(sc->msk_dev, "Rx descriptor error\n");
334153dcfbd1SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2);
334253dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
334353dcfbd1SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
334453dcfbd1SPyun YongHyeon 	}
334553dcfbd1SPyun YongHyeon         if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) {
334653dcfbd1SPyun YongHyeon 		device_printf(sc->msk_dev, "Tx descriptor error\n");
334753dcfbd1SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2);
334853dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
334953dcfbd1SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
335053dcfbd1SPyun YongHyeon 	}
335153dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_HW_ERR) != 0)
335253dcfbd1SPyun YongHyeon 		msk_intr_hwerr(sc);
335353dcfbd1SPyun YongHyeon 
335453dcfbd1SPyun YongHyeon 	while (msk_handle_events(sc) != 0)
335553dcfbd1SPyun YongHyeon 		;
335653dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_STAT_BMU) != 0)
335753dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ);
335853dcfbd1SPyun YongHyeon 
335953dcfbd1SPyun YongHyeon 	/* Reenable interrupts. */
336053dcfbd1SPyun YongHyeon 	CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
336153dcfbd1SPyun YongHyeon 
336253dcfbd1SPyun YongHyeon 	if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
336353dcfbd1SPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp0->if_snd))
336453dcfbd1SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task);
336553dcfbd1SPyun YongHyeon 	if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
336653dcfbd1SPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp1->if_snd))
336753dcfbd1SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task);
336853dcfbd1SPyun YongHyeon 
336953dcfbd1SPyun YongHyeon 	MSK_UNLOCK(sc);
337053dcfbd1SPyun YongHyeon }
337153dcfbd1SPyun YongHyeon 
3372ef544f63SPaolo Pisati static int
33730dbe28b3SPyun YongHyeon msk_intr(void *xsc)
33740dbe28b3SPyun YongHyeon {
33750dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
33760dbe28b3SPyun YongHyeon 	uint32_t status;
33770dbe28b3SPyun YongHyeon 
33780dbe28b3SPyun YongHyeon 	sc = xsc;
33790dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_Y2_SP_ISRC2);
33800dbe28b3SPyun YongHyeon 	/* Reading B0_Y2_SP_ISRC2 masks further interrupts. */
33810dbe28b3SPyun YongHyeon 	if (status == 0 || status == 0xffffffff) {
33820dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
3383ef544f63SPaolo Pisati 		return (FILTER_STRAY);
33840dbe28b3SPyun YongHyeon 	}
33850dbe28b3SPyun YongHyeon 
33860dbe28b3SPyun YongHyeon 	taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task);
3387ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
33880dbe28b3SPyun YongHyeon }
33890dbe28b3SPyun YongHyeon 
33900dbe28b3SPyun YongHyeon static void
33910dbe28b3SPyun YongHyeon msk_int_task(void *arg, int pending)
33920dbe28b3SPyun YongHyeon {
33930dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
33940dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if0, *sc_if1;
33950dbe28b3SPyun YongHyeon 	struct ifnet *ifp0, *ifp1;
33960dbe28b3SPyun YongHyeon 	uint32_t status;
33970dbe28b3SPyun YongHyeon 	int domore;
33980dbe28b3SPyun YongHyeon 
33990dbe28b3SPyun YongHyeon 	sc = arg;
34000dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
34010dbe28b3SPyun YongHyeon 
34020dbe28b3SPyun YongHyeon 	/* Get interrupt source. */
34030dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_ISRC);
3404ab7df1e4SPyun YongHyeon 	if (status == 0 || status == 0xffffffff ||
3405ab7df1e4SPyun YongHyeon 	    (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 ||
34060dbe28b3SPyun YongHyeon 	    (status & sc->msk_intrmask) == 0)
34070dbe28b3SPyun YongHyeon 		goto done;
34080dbe28b3SPyun YongHyeon 
34090dbe28b3SPyun YongHyeon 	sc_if0 = sc->msk_if[MSK_PORT_A];
34100dbe28b3SPyun YongHyeon 	sc_if1 = sc->msk_if[MSK_PORT_B];
34110dbe28b3SPyun YongHyeon 	ifp0 = ifp1 = NULL;
3412b55031fdSPyun YongHyeon 	if (sc_if0 != NULL)
34130dbe28b3SPyun YongHyeon 		ifp0 = sc_if0->msk_ifp;
3414b55031fdSPyun YongHyeon 	if (sc_if1 != NULL)
34150dbe28b3SPyun YongHyeon 		ifp1 = sc_if1->msk_ifp;
34160dbe28b3SPyun YongHyeon 
34170dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL)
34180dbe28b3SPyun YongHyeon 		msk_intr_phy(sc_if0);
34190dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL)
34200dbe28b3SPyun YongHyeon 		msk_intr_phy(sc_if1);
34210dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL)
34220dbe28b3SPyun YongHyeon 		msk_intr_gmac(sc_if0);
34230dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL)
34240dbe28b3SPyun YongHyeon 		msk_intr_gmac(sc_if1);
34250dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) {
34260dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev, "Rx descriptor error\n");
34270dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2);
34280dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
34290dbe28b3SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
34300dbe28b3SPyun YongHyeon 	}
34310dbe28b3SPyun YongHyeon         if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) {
34320dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev, "Tx descriptor error\n");
34330dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2);
34340dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
34350dbe28b3SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
34360dbe28b3SPyun YongHyeon 	}
34370dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_HW_ERR) != 0)
34380dbe28b3SPyun YongHyeon 		msk_intr_hwerr(sc);
34390dbe28b3SPyun YongHyeon 
34400dbe28b3SPyun YongHyeon 	domore = msk_handle_events(sc);
34410dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_STAT_BMU) != 0)
34420dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ);
34430dbe28b3SPyun YongHyeon 
3444b55031fdSPyun YongHyeon 	if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3445b55031fdSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp0->if_snd))
34460dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task);
3447b55031fdSPyun YongHyeon 	if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3448b55031fdSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp1->if_snd))
34490dbe28b3SPyun YongHyeon 		taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task);
34500dbe28b3SPyun YongHyeon 
34510dbe28b3SPyun YongHyeon 	if (domore > 0) {
34520dbe28b3SPyun YongHyeon 		taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task);
34530dbe28b3SPyun YongHyeon 		MSK_UNLOCK(sc);
34540dbe28b3SPyun YongHyeon 		return;
34550dbe28b3SPyun YongHyeon 	}
34560dbe28b3SPyun YongHyeon done:
34570dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
34580dbe28b3SPyun YongHyeon 
34590dbe28b3SPyun YongHyeon 	/* Reenable interrupts. */
34600dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
34610dbe28b3SPyun YongHyeon }
34620dbe28b3SPyun YongHyeon 
34630dbe28b3SPyun YongHyeon static void
34640dbe28b3SPyun YongHyeon msk_init(void *xsc)
34650dbe28b3SPyun YongHyeon {
34660dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if = xsc;
34670dbe28b3SPyun YongHyeon 
34680dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
34690dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
34700dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
34710dbe28b3SPyun YongHyeon }
34720dbe28b3SPyun YongHyeon 
34730dbe28b3SPyun YongHyeon static void
34740dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if)
34750dbe28b3SPyun YongHyeon {
34760dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
34770dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
34780dbe28b3SPyun YongHyeon 	struct mii_data	 *mii;
34790dbe28b3SPyun YongHyeon 	uint16_t eaddr[ETHER_ADDR_LEN / 2];
34800dbe28b3SPyun YongHyeon 	uint16_t gmac;
34810dbe28b3SPyun YongHyeon 	int error, i;
34820dbe28b3SPyun YongHyeon 
34830dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
34840dbe28b3SPyun YongHyeon 
34850dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
34860dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
34870dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
34880dbe28b3SPyun YongHyeon 
34890dbe28b3SPyun YongHyeon 	error = 0;
34900dbe28b3SPyun YongHyeon 	/* Cancel pending I/O and free all Rx/Tx buffers. */
34910dbe28b3SPyun YongHyeon 	msk_stop(sc_if);
34920dbe28b3SPyun YongHyeon 
349385b340cbSPyun YongHyeon 	if (ifp->if_mtu < ETHERMTU)
349485b340cbSPyun YongHyeon 		sc_if->msk_framesize = ETHERMTU;
349585b340cbSPyun YongHyeon 	else
349685b340cbSPyun YongHyeon 		sc_if->msk_framesize = ifp->if_mtu;
349785b340cbSPyun YongHyeon 	sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
349885b340cbSPyun YongHyeon 	if (ifp->if_mtu > ETHERMTU &&
3499e2b16603SPyun YongHyeon 	    (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) {
3500a109c74fSPyun YongHyeon 		ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO);
3501a109c74fSPyun YongHyeon 		ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM);
3502a109c74fSPyun YongHyeon 	}
35030dbe28b3SPyun YongHyeon 
35040dbe28b3SPyun YongHyeon 	/*
35050dbe28b3SPyun YongHyeon 	 * Initialize GMAC first.
35060dbe28b3SPyun YongHyeon 	 * Without this initialization, Rx MAC did not work as expected
35070dbe28b3SPyun YongHyeon 	 * and Rx MAC garbled status LEs and it resulted in out-of-order
35080dbe28b3SPyun YongHyeon 	 * or duplicated frame delivery which in turn showed very poor
35090dbe28b3SPyun YongHyeon 	 * Rx performance.(I had to write a packet analysis code that
35100dbe28b3SPyun YongHyeon 	 * could be embeded in driver to diagnose this issue.)
35110dbe28b3SPyun YongHyeon 	 * I've spent almost 2 months to fix this issue. If I have had
35120dbe28b3SPyun YongHyeon 	 * datasheet for Yukon II I wouldn't have encountered this. :-(
35130dbe28b3SPyun YongHyeon 	 */
35140dbe28b3SPyun YongHyeon 	gmac = GM_GPCR_SPEED_100 | GM_GPCR_SPEED_1000 | GM_GPCR_DUP_FULL;
35150dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
35160dbe28b3SPyun YongHyeon 
35170dbe28b3SPyun YongHyeon 	/* Dummy read the Interrupt Source Register. */
35180dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
35190dbe28b3SPyun YongHyeon 
35203a91ee71SPyun YongHyeon 	/* Clear MIB stats. */
35213a91ee71SPyun YongHyeon 	msk_stats_clear(sc_if);
35220dbe28b3SPyun YongHyeon 
35230dbe28b3SPyun YongHyeon 	/* Disable FCS. */
35240dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS);
35250dbe28b3SPyun YongHyeon 
35260dbe28b3SPyun YongHyeon 	/* Setup Transmit Control Register. */
35270dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
35280dbe28b3SPyun YongHyeon 
35290dbe28b3SPyun YongHyeon 	/* Setup Transmit Flow Control Register. */
35300dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff);
35310dbe28b3SPyun YongHyeon 
35320dbe28b3SPyun YongHyeon 	/* Setup Transmit Parameter Register. */
35330dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM,
35340dbe28b3SPyun YongHyeon 	    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
35350dbe28b3SPyun YongHyeon 	    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
35360dbe28b3SPyun YongHyeon 
35370dbe28b3SPyun YongHyeon 	gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) |
35380dbe28b3SPyun YongHyeon 	    GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
35390dbe28b3SPyun YongHyeon 
354085b340cbSPyun YongHyeon 	if (ifp->if_mtu > ETHERMTU)
35410dbe28b3SPyun YongHyeon 		gmac |= GM_SMOD_JUMBO_ENA;
35420dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac);
35430dbe28b3SPyun YongHyeon 
35440dbe28b3SPyun YongHyeon 	/* Set station address. */
35450dbe28b3SPyun YongHyeon         bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
35460dbe28b3SPyun YongHyeon         for (i = 0; i < ETHER_ADDR_LEN /2; i++)
35470dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L + i * 4,
35480dbe28b3SPyun YongHyeon 		    eaddr[i]);
35490dbe28b3SPyun YongHyeon         for (i = 0; i < ETHER_ADDR_LEN /2; i++)
35500dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L + i * 4,
35510dbe28b3SPyun YongHyeon 		    eaddr[i]);
35520dbe28b3SPyun YongHyeon 
35530dbe28b3SPyun YongHyeon 	/* Disable interrupts for counter overflows. */
35540dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0);
35550dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0);
35560dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0);
35570dbe28b3SPyun YongHyeon 
35580dbe28b3SPyun YongHyeon 	/* Configure Rx MAC FIFO. */
35590dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
35600dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR);
35610dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
35620dbe28b3SPyun YongHyeon 	    GMF_OPER_ON | GMF_RX_F_FL_ON);
35630dbe28b3SPyun YongHyeon 
35646d6588a1SPyun YongHyeon 	/* Set receive filter. */
35656d6588a1SPyun YongHyeon 	msk_rxfilter(sc_if);
35660dbe28b3SPyun YongHyeon 
35670dbe28b3SPyun YongHyeon 	/* Flush Rx MAC FIFO on any flow control or error. */
35680dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK),
35690dbe28b3SPyun YongHyeon 	    GMR_FS_ANY_ERR);
35700dbe28b3SPyun YongHyeon 
3571d5d60164SPyun YongHyeon 	/*
3572d5d60164SPyun YongHyeon 	 * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word
3573d5d60164SPyun YongHyeon 	 * due to hardware hang on receipt of pause frames.
3574d5d60164SPyun YongHyeon 	 */
35750dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR),
3576d5d60164SPyun YongHyeon 	    RX_GMF_FL_THR_DEF + 1);
35770dbe28b3SPyun YongHyeon 
35780dbe28b3SPyun YongHyeon 	/* Configure Tx MAC FIFO. */
35790dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
35800dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR);
35810dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON);
35820dbe28b3SPyun YongHyeon 
35830dbe28b3SPyun YongHyeon 	/* Configure hardware VLAN tag insertion/stripping. */
35840dbe28b3SPyun YongHyeon 	msk_setvlan(sc_if, ifp);
35850dbe28b3SPyun YongHyeon 
358683c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) {
35870dbe28b3SPyun YongHyeon 		/* Set Rx Pause threshould. */
35880dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR),
35890dbe28b3SPyun YongHyeon 		    MSK_ECU_LLPP);
35900dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR),
35910dbe28b3SPyun YongHyeon 		    MSK_ECU_ULPP);
359285b340cbSPyun YongHyeon 		if (ifp->if_mtu > ETHERMTU) {
35930dbe28b3SPyun YongHyeon 			/*
35940dbe28b3SPyun YongHyeon 			 * Set Tx GMAC FIFO Almost Empty Threshold.
35950dbe28b3SPyun YongHyeon 			 */
35960dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR),
3597a109c74fSPyun YongHyeon 			    MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR);
35980dbe28b3SPyun YongHyeon 			/* Disable Store & Forward mode for Tx. */
35990dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
3600a109c74fSPyun YongHyeon 			    TX_JUMBO_ENA | TX_STFW_DIS);
3601a109c74fSPyun YongHyeon 		} else {
3602a109c74fSPyun YongHyeon 			/* Enable Store & Forward mode for Tx. */
3603a109c74fSPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
3604a109c74fSPyun YongHyeon 			    TX_JUMBO_DIS | TX_STFW_ENA);
36050dbe28b3SPyun YongHyeon 		}
36060dbe28b3SPyun YongHyeon 	}
36070dbe28b3SPyun YongHyeon 
36080dbe28b3SPyun YongHyeon 	/*
36090dbe28b3SPyun YongHyeon 	 * Disable Force Sync bit and Alloc bit in Tx RAM interface
36100dbe28b3SPyun YongHyeon 	 * arbiter as we don't use Sync Tx queue.
36110dbe28b3SPyun YongHyeon 	 */
36120dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL),
36130dbe28b3SPyun YongHyeon 	    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
36140dbe28b3SPyun YongHyeon 	/* Enable the RAM Interface Arbiter. */
36150dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB);
36160dbe28b3SPyun YongHyeon 
36170dbe28b3SPyun YongHyeon 	/* Setup RAM buffer. */
36180dbe28b3SPyun YongHyeon 	msk_set_rambuffer(sc_if);
36190dbe28b3SPyun YongHyeon 
36200dbe28b3SPyun YongHyeon 	/* Disable Tx sync Queue. */
36210dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET);
36220dbe28b3SPyun YongHyeon 
36230dbe28b3SPyun YongHyeon 	/* Setup Tx Queue Bus Memory Interface. */
36240dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET);
36250dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT);
36260dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON);
36270dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM);
36280dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
36290dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) {
36300dbe28b3SPyun YongHyeon 		/* Fix for Yukon-EC Ultra: set BMU FIFO level */
36310dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), MSK_ECU_TXFF_LEV);
36320dbe28b3SPyun YongHyeon 	}
36330dbe28b3SPyun YongHyeon 
36340dbe28b3SPyun YongHyeon 	/* Setup Rx Queue Bus Memory Interface. */
36350dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET);
36360dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT);
36370dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON);
36380dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM);
36390dbe28b3SPyun YongHyeon         if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
36400dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) {
36410dbe28b3SPyun YongHyeon 		/* MAC Rx RAM Read is controlled by hardware. */
36420dbe28b3SPyun YongHyeon                 CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS);
36430dbe28b3SPyun YongHyeon 	}
36440dbe28b3SPyun YongHyeon 
36450dbe28b3SPyun YongHyeon 	msk_set_prefetch(sc, sc_if->msk_txq,
36460dbe28b3SPyun YongHyeon 	    sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1);
36470dbe28b3SPyun YongHyeon 	msk_init_tx_ring(sc_if);
36480dbe28b3SPyun YongHyeon 
36490dbe28b3SPyun YongHyeon 	/* Disable Rx checksum offload and RSS hash. */
36500dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR),
36510dbe28b3SPyun YongHyeon 	    BMU_DIS_RX_CHKSUM | BMU_DIS_RX_RSS_HASH);
365285b340cbSPyun YongHyeon 	if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) {
36530dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
36540dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring_paddr,
36550dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_CNT - 1);
36560dbe28b3SPyun YongHyeon 		error = msk_init_jumbo_rx_ring(sc_if);
36570dbe28b3SPyun YongHyeon 	 } else {
36580dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
36590dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring_paddr,
36600dbe28b3SPyun YongHyeon 		    MSK_RX_RING_CNT - 1);
36610dbe28b3SPyun YongHyeon 		error = msk_init_rx_ring(sc_if);
36620dbe28b3SPyun YongHyeon 	}
36630dbe28b3SPyun YongHyeon 	if (error != 0) {
36640dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
36650dbe28b3SPyun YongHyeon 		    "initialization failed: no memory for Rx buffers\n");
36660dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
36670dbe28b3SPyun YongHyeon 		return;
36680dbe28b3SPyun YongHyeon 	}
36690dbe28b3SPyun YongHyeon 
36700dbe28b3SPyun YongHyeon 	/* Configure interrupt handling. */
36710dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
36720dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_A;
36730dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L1_MASK;
36740dbe28b3SPyun YongHyeon 	} else {
36750dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_B;
36760dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L2_MASK;
36770dbe28b3SPyun YongHyeon 	}
36780dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
36790dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
36800dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
36810dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
36820dbe28b3SPyun YongHyeon 
3683ab7df1e4SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_LINK;
36840dbe28b3SPyun YongHyeon 	mii_mediachg(mii);
36850dbe28b3SPyun YongHyeon 
36860dbe28b3SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
36870dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
36880dbe28b3SPyun YongHyeon 
36890dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
36900dbe28b3SPyun YongHyeon }
36910dbe28b3SPyun YongHyeon 
36920dbe28b3SPyun YongHyeon static void
36930dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if)
36940dbe28b3SPyun YongHyeon {
36950dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
36960dbe28b3SPyun YongHyeon 	int ltpp, utpp;
36970dbe28b3SPyun YongHyeon 
36980dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
369983c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
370083c04c93SPyun YongHyeon 		return;
37010dbe28b3SPyun YongHyeon 
37020dbe28b3SPyun YongHyeon 	/* Setup Rx Queue. */
37030dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR);
37040dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START),
37050dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
37060dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END),
37070dbe28b3SPyun YongHyeon 	    sc->msk_rxqend[sc_if->msk_port] / 8);
37080dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP),
37090dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
37100dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP),
37110dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
37120dbe28b3SPyun YongHyeon 
37130dbe28b3SPyun YongHyeon 	utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
37140dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8;
37150dbe28b3SPyun YongHyeon 	ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
37160dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8;
37170dbe28b3SPyun YongHyeon 	if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE)
37180dbe28b3SPyun YongHyeon 		ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8;
37190dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp);
37200dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp);
37210dbe28b3SPyun YongHyeon 	/* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */
37220dbe28b3SPyun YongHyeon 
37230dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD);
37240dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL));
37250dbe28b3SPyun YongHyeon 
37260dbe28b3SPyun YongHyeon 	/* Setup Tx Queue. */
37270dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR);
37280dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START),
37290dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
37300dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END),
37310dbe28b3SPyun YongHyeon 	    sc->msk_txqend[sc_if->msk_port] / 8);
37320dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP),
37330dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
37340dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP),
37350dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
37360dbe28b3SPyun YongHyeon 	/* Enable Store & Forward for Tx side. */
37370dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD);
37380dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD);
37390dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL));
37400dbe28b3SPyun YongHyeon }
37410dbe28b3SPyun YongHyeon 
37420dbe28b3SPyun YongHyeon static void
37430dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr,
37440dbe28b3SPyun YongHyeon     uint32_t count)
37450dbe28b3SPyun YongHyeon {
37460dbe28b3SPyun YongHyeon 
37470dbe28b3SPyun YongHyeon 	/* Reset the prefetch unit. */
37480dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
37490dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
37500dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
37510dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_CLR);
37520dbe28b3SPyun YongHyeon 	/* Set LE base address. */
37530dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG),
37540dbe28b3SPyun YongHyeon 	    MSK_ADDR_LO(addr));
37550dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG),
37560dbe28b3SPyun YongHyeon 	    MSK_ADDR_HI(addr));
37570dbe28b3SPyun YongHyeon 	/* Set the list last index. */
37580dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG),
37590dbe28b3SPyun YongHyeon 	    count);
37600dbe28b3SPyun YongHyeon 	/* Turn on prefetch unit. */
37610dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
37620dbe28b3SPyun YongHyeon 	    PREF_UNIT_OP_ON);
37630dbe28b3SPyun YongHyeon 	/* Dummy read to ensure write. */
37640dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG));
37650dbe28b3SPyun YongHyeon }
37660dbe28b3SPyun YongHyeon 
37670dbe28b3SPyun YongHyeon static void
37680dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if)
37690dbe28b3SPyun YongHyeon {
37700dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
37710dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
37720dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
37730dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
37740dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
37750dbe28b3SPyun YongHyeon 	uint32_t val;
37760dbe28b3SPyun YongHyeon 	int i;
37770dbe28b3SPyun YongHyeon 
37780dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
37790dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
37800dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
37810dbe28b3SPyun YongHyeon 
37820dbe28b3SPyun YongHyeon 	callout_stop(&sc_if->msk_tick_ch);
37832271eac7SPyun YongHyeon 	sc_if->msk_watchdog_timer = 0;
37840dbe28b3SPyun YongHyeon 
37850dbe28b3SPyun YongHyeon 	/* Disable interrupts. */
37860dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
37870dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_A;
37880dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK;
37890dbe28b3SPyun YongHyeon 	} else {
37900dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_B;
37910dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK;
37920dbe28b3SPyun YongHyeon 	}
37930dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
37940dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
37950dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
37960dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
37970dbe28b3SPyun YongHyeon 
37980dbe28b3SPyun YongHyeon 	/* Disable Tx/Rx MAC. */
37990dbe28b3SPyun YongHyeon 	val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
38000dbe28b3SPyun YongHyeon 	val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
38010dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val);
38020dbe28b3SPyun YongHyeon 	/* Read again to ensure writing. */
38030dbe28b3SPyun YongHyeon 	GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
38043a91ee71SPyun YongHyeon 	/* Update stats and clear counters. */
38053a91ee71SPyun YongHyeon 	msk_stats_update(sc_if);
38060dbe28b3SPyun YongHyeon 
38070dbe28b3SPyun YongHyeon 	/* Stop Tx BMU. */
38080dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP);
38090dbe28b3SPyun YongHyeon 	val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
38100dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
38110dbe28b3SPyun YongHyeon 		if ((val & (BMU_STOP | BMU_IDLE)) == 0) {
38120dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
38130dbe28b3SPyun YongHyeon 			    BMU_STOP);
3814e4816325SPyun YongHyeon 			val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
38150dbe28b3SPyun YongHyeon 		} else
38160dbe28b3SPyun YongHyeon 			break;
38170dbe28b3SPyun YongHyeon 		DELAY(1);
38180dbe28b3SPyun YongHyeon 	}
38190dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
38200dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n");
38210dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL),
38220dbe28b3SPyun YongHyeon 	    RB_RST_SET | RB_DIS_OP_MD);
38230dbe28b3SPyun YongHyeon 
38240dbe28b3SPyun YongHyeon 	/* Disable all GMAC interrupt. */
38250dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0);
38260dbe28b3SPyun YongHyeon 	/* Disable PHY interrupt. */
38270dbe28b3SPyun YongHyeon 	msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
38280dbe28b3SPyun YongHyeon 
38290dbe28b3SPyun YongHyeon 	/* Disable the RAM Interface Arbiter. */
38300dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB);
38310dbe28b3SPyun YongHyeon 
38320dbe28b3SPyun YongHyeon 	/* Reset the PCI FIFO of the async Tx queue */
38330dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
38340dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
38350dbe28b3SPyun YongHyeon 
38360dbe28b3SPyun YongHyeon 	/* Reset the Tx prefetch units. */
38370dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG),
38380dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
38390dbe28b3SPyun YongHyeon 
38400dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer async Tx queue. */
38410dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET);
38420dbe28b3SPyun YongHyeon 
38430dbe28b3SPyun YongHyeon 	/* Reset Tx MAC FIFO. */
38440dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
38450dbe28b3SPyun YongHyeon 	/* Set Pause Off. */
38460dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF);
38470dbe28b3SPyun YongHyeon 
38480dbe28b3SPyun YongHyeon 	/*
38490dbe28b3SPyun YongHyeon 	 * The Rx Stop command will not work for Yukon-2 if the BMU does not
38500dbe28b3SPyun YongHyeon 	 * reach the end of packet and since we can't make sure that we have
38510dbe28b3SPyun YongHyeon 	 * incoming data, we must reset the BMU while it is not during a DMA
38520dbe28b3SPyun YongHyeon 	 * transfer. Since it is possible that the Rx path is still active,
38530dbe28b3SPyun YongHyeon 	 * the Rx RAM buffer will be stopped first, so any possible incoming
38540dbe28b3SPyun YongHyeon 	 * data will not trigger a DMA. After the RAM buffer is stopped, the
38550dbe28b3SPyun YongHyeon 	 * BMU is polled until any DMA in progress is ended and only then it
38560dbe28b3SPyun YongHyeon 	 * will be reset.
38570dbe28b3SPyun YongHyeon 	 */
38580dbe28b3SPyun YongHyeon 
38590dbe28b3SPyun YongHyeon 	/* Disable the RAM Buffer receive queue. */
38600dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD);
38610dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
38620dbe28b3SPyun YongHyeon 		if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) ==
38630dbe28b3SPyun YongHyeon 		    CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL)))
38640dbe28b3SPyun YongHyeon 			break;
38650dbe28b3SPyun YongHyeon 		DELAY(1);
38660dbe28b3SPyun YongHyeon 	}
38670dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
38680dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n");
38690dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR),
38700dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
38710dbe28b3SPyun YongHyeon 	/* Reset the Rx prefetch unit. */
38720dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG),
38730dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
38740dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer receive queue. */
38750dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET);
38760dbe28b3SPyun YongHyeon 	/* Reset Rx MAC FIFO. */
38770dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
38780dbe28b3SPyun YongHyeon 
38790dbe28b3SPyun YongHyeon 	/* Free Rx and Tx mbufs still in the queues. */
38800dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
38810dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
38820dbe28b3SPyun YongHyeon 		if (rxd->rx_m != NULL) {
38830dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag,
38840dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
38850dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag,
38860dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap);
38870dbe28b3SPyun YongHyeon 			m_freem(rxd->rx_m);
38880dbe28b3SPyun YongHyeon 			rxd->rx_m = NULL;
38890dbe28b3SPyun YongHyeon 		}
38900dbe28b3SPyun YongHyeon 	}
38910dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
38920dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
38930dbe28b3SPyun YongHyeon 		if (jrxd->rx_m != NULL) {
38940dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
38950dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
38960dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
38970dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap);
38980dbe28b3SPyun YongHyeon 			m_freem(jrxd->rx_m);
38990dbe28b3SPyun YongHyeon 			jrxd->rx_m = NULL;
39000dbe28b3SPyun YongHyeon 		}
39010dbe28b3SPyun YongHyeon 	}
39020dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
39030dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
39040dbe28b3SPyun YongHyeon 		if (txd->tx_m != NULL) {
39050dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag,
39060dbe28b3SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
39070dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag,
39080dbe28b3SPyun YongHyeon 			    txd->tx_dmamap);
39090dbe28b3SPyun YongHyeon 			m_freem(txd->tx_m);
39100dbe28b3SPyun YongHyeon 			txd->tx_m = NULL;
39110dbe28b3SPyun YongHyeon 		}
39120dbe28b3SPyun YongHyeon 	}
39130dbe28b3SPyun YongHyeon 
39140dbe28b3SPyun YongHyeon 	/*
39150dbe28b3SPyun YongHyeon 	 * Mark the interface down.
39160dbe28b3SPyun YongHyeon 	 */
39170dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3918ab7df1e4SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_LINK;
39190dbe28b3SPyun YongHyeon }
39200dbe28b3SPyun YongHyeon 
39213a91ee71SPyun YongHyeon /*
39223a91ee71SPyun YongHyeon  * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower
39233a91ee71SPyun YongHyeon  * counter clears high 16 bits of the counter such that accessing
39243a91ee71SPyun YongHyeon  * lower 16 bits should be the last operation.
39253a91ee71SPyun YongHyeon  */
39263a91ee71SPyun YongHyeon #define	MSK_READ_MIB32(x, y)					\
39273a91ee71SPyun YongHyeon 	(((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) +	\
39283a91ee71SPyun YongHyeon 	(uint32_t)GMAC_READ_2(sc, x, y)
39293a91ee71SPyun YongHyeon #define	MSK_READ_MIB64(x, y)					\
39303a91ee71SPyun YongHyeon 	(((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) +	\
39313a91ee71SPyun YongHyeon 	(uint64_t)MSK_READ_MIB32(x, y)
39323a91ee71SPyun YongHyeon 
39333a91ee71SPyun YongHyeon static void
39343a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if)
39353a91ee71SPyun YongHyeon {
39363a91ee71SPyun YongHyeon 	struct msk_softc *sc;
39373a91ee71SPyun YongHyeon 	uint32_t reg;
39383a91ee71SPyun YongHyeon 	uint16_t gmac;
39393a91ee71SPyun YongHyeon 	int i;
39403a91ee71SPyun YongHyeon 
39413a91ee71SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
39423a91ee71SPyun YongHyeon 
39433a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
39443a91ee71SPyun YongHyeon 	/* Set MIB Clear Counter Mode. */
39453a91ee71SPyun YongHyeon 	gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR);
39463a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR);
39473a91ee71SPyun YongHyeon 	/* Read all MIB Counters with Clear Mode set. */
39483a91ee71SPyun YongHyeon 	for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i++)
39493a91ee71SPyun YongHyeon 		reg = MSK_READ_MIB32(sc_if->msk_port, i);
39503a91ee71SPyun YongHyeon 	/* Clear MIB Clear Counter Mode. */
39513a91ee71SPyun YongHyeon 	gmac &= ~GM_PAR_MIB_CLR;
39523a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac);
39533a91ee71SPyun YongHyeon }
39543a91ee71SPyun YongHyeon 
39553a91ee71SPyun YongHyeon static void
39563a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if)
39573a91ee71SPyun YongHyeon {
39583a91ee71SPyun YongHyeon 	struct msk_softc *sc;
39593a91ee71SPyun YongHyeon 	struct ifnet *ifp;
39603a91ee71SPyun YongHyeon 	struct msk_hw_stats *stats;
39613a91ee71SPyun YongHyeon 	uint16_t gmac;
39623a91ee71SPyun YongHyeon 	uint32_t reg;
39633a91ee71SPyun YongHyeon 
39643a91ee71SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
39653a91ee71SPyun YongHyeon 
39663a91ee71SPyun YongHyeon 	ifp = sc_if->msk_ifp;
39673a91ee71SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
39683a91ee71SPyun YongHyeon 		return;
39693a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
39703a91ee71SPyun YongHyeon 	stats = &sc_if->msk_stats;
39713a91ee71SPyun YongHyeon 	/* Set MIB Clear Counter Mode. */
39723a91ee71SPyun YongHyeon 	gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR);
39733a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR);
39743a91ee71SPyun YongHyeon 
39753a91ee71SPyun YongHyeon 	/* Rx stats. */
39763a91ee71SPyun YongHyeon 	stats->rx_ucast_frames +=
39773a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK);
39783a91ee71SPyun YongHyeon 	stats->rx_bcast_frames +=
39793a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK);
39803a91ee71SPyun YongHyeon 	stats->rx_pause_frames +=
39813a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE);
39823a91ee71SPyun YongHyeon 	stats->rx_mcast_frames +=
39833a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK);
39843a91ee71SPyun YongHyeon 	stats->rx_crc_errs +=
39853a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR);
39863a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE1);
39873a91ee71SPyun YongHyeon 	stats->rx_good_octets +=
39883a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO);
39893a91ee71SPyun YongHyeon 	stats->rx_bad_octets +=
39903a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO);
39913a91ee71SPyun YongHyeon 	stats->rx_runts +=
39923a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT);
39933a91ee71SPyun YongHyeon 	stats->rx_runt_errs +=
39943a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG);
39953a91ee71SPyun YongHyeon 	stats->rx_pkts_64 +=
39963a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B);
39973a91ee71SPyun YongHyeon 	stats->rx_pkts_65_127 +=
39983a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B);
39993a91ee71SPyun YongHyeon 	stats->rx_pkts_128_255 +=
40003a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B);
40013a91ee71SPyun YongHyeon 	stats->rx_pkts_256_511 +=
40023a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B);
40033a91ee71SPyun YongHyeon 	stats->rx_pkts_512_1023 +=
40043a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B);
40053a91ee71SPyun YongHyeon 	stats->rx_pkts_1024_1518 +=
40063a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B);
40073a91ee71SPyun YongHyeon 	stats->rx_pkts_1519_max +=
40083a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ);
40093a91ee71SPyun YongHyeon 	stats->rx_pkts_too_long +=
40103a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR);
40113a91ee71SPyun YongHyeon 	stats->rx_pkts_jabbers +=
40123a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT);
40133a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE2);
40143a91ee71SPyun YongHyeon 	stats->rx_fifo_oflows +=
40153a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV);
40163a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE3);
40173a91ee71SPyun YongHyeon 
40183a91ee71SPyun YongHyeon 	/* Tx stats. */
40193a91ee71SPyun YongHyeon 	stats->tx_ucast_frames +=
40203a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK);
40213a91ee71SPyun YongHyeon 	stats->tx_bcast_frames +=
40223a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK);
40233a91ee71SPyun YongHyeon 	stats->tx_pause_frames +=
40243a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE);
40253a91ee71SPyun YongHyeon 	stats->tx_mcast_frames +=
40263a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK);
40273a91ee71SPyun YongHyeon 	stats->tx_octets +=
40283a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO);
40293a91ee71SPyun YongHyeon 	stats->tx_pkts_64 +=
40303a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B);
40313a91ee71SPyun YongHyeon 	stats->tx_pkts_65_127 +=
40323a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B);
40333a91ee71SPyun YongHyeon 	stats->tx_pkts_128_255 +=
40343a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B);
40353a91ee71SPyun YongHyeon 	stats->tx_pkts_256_511 +=
40363a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B);
40373a91ee71SPyun YongHyeon 	stats->tx_pkts_512_1023 +=
40383a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B);
40393a91ee71SPyun YongHyeon 	stats->tx_pkts_1024_1518 +=
40403a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B);
40413a91ee71SPyun YongHyeon 	stats->tx_pkts_1519_max +=
40423a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ);
40433a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SPARE1);
40443a91ee71SPyun YongHyeon 	stats->tx_colls +=
40453a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL);
40463a91ee71SPyun YongHyeon 	stats->tx_late_colls +=
40473a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL);
40483a91ee71SPyun YongHyeon 	stats->tx_excess_colls +=
40493a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL);
40503a91ee71SPyun YongHyeon 	stats->tx_multi_colls +=
40513a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL);
40523a91ee71SPyun YongHyeon 	stats->tx_single_colls +=
40533a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL);
40543a91ee71SPyun YongHyeon 	stats->tx_underflows +=
40553a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR);
40563a91ee71SPyun YongHyeon 	/* Clear MIB Clear Counter Mode. */
40573a91ee71SPyun YongHyeon 	gmac &= ~GM_PAR_MIB_CLR;
40583a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac);
40593a91ee71SPyun YongHyeon }
40603a91ee71SPyun YongHyeon 
40613a91ee71SPyun YongHyeon static int
40623a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS)
40633a91ee71SPyun YongHyeon {
40643a91ee71SPyun YongHyeon 	struct msk_softc *sc;
40653a91ee71SPyun YongHyeon 	struct msk_if_softc *sc_if;
40663a91ee71SPyun YongHyeon 	uint32_t result, *stat;
40673a91ee71SPyun YongHyeon 	int off;
40683a91ee71SPyun YongHyeon 
40693a91ee71SPyun YongHyeon 	sc_if = (struct msk_if_softc *)arg1;
40703a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
40713a91ee71SPyun YongHyeon 	off = arg2;
40723a91ee71SPyun YongHyeon 	stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off);
40733a91ee71SPyun YongHyeon 
40743a91ee71SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
40753a91ee71SPyun YongHyeon 	result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2);
40763a91ee71SPyun YongHyeon 	result += *stat;
40773a91ee71SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
40783a91ee71SPyun YongHyeon 
40793a91ee71SPyun YongHyeon 	return (sysctl_handle_int(oidp, &result, 0, req));
40803a91ee71SPyun YongHyeon }
40813a91ee71SPyun YongHyeon 
40823a91ee71SPyun YongHyeon static int
40833a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS)
40843a91ee71SPyun YongHyeon {
40853a91ee71SPyun YongHyeon 	struct msk_softc *sc;
40863a91ee71SPyun YongHyeon 	struct msk_if_softc *sc_if;
40873a91ee71SPyun YongHyeon 	uint64_t result, *stat;
40883a91ee71SPyun YongHyeon 	int off;
40893a91ee71SPyun YongHyeon 
40903a91ee71SPyun YongHyeon 	sc_if = (struct msk_if_softc *)arg1;
40913a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
40923a91ee71SPyun YongHyeon 	off = arg2;
40933a91ee71SPyun YongHyeon 	stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off);
40943a91ee71SPyun YongHyeon 
40953a91ee71SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
40963a91ee71SPyun YongHyeon 	result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2);
40973a91ee71SPyun YongHyeon 	result += *stat;
40983a91ee71SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
40993a91ee71SPyun YongHyeon 
41003a91ee71SPyun YongHyeon 	return (sysctl_handle_quad(oidp, &result, 0, req));
41013a91ee71SPyun YongHyeon }
41023a91ee71SPyun YongHyeon 
41033a91ee71SPyun YongHyeon #undef MSK_READ_MIB32
41043a91ee71SPyun YongHyeon #undef MSK_READ_MIB64
41053a91ee71SPyun YongHyeon 
41063a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) 				\
41073a91ee71SPyun YongHyeon 	SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, 	\
41083a91ee71SPyun YongHyeon 	    sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32,	\
41093a91ee71SPyun YongHyeon 	    "IU", d)
41103a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) 				\
41113a91ee71SPyun YongHyeon 	SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, 	\
41123a91ee71SPyun YongHyeon 	    sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64,	\
41133a91ee71SPyun YongHyeon 	    "Q", d)
41143a91ee71SPyun YongHyeon 
41153a91ee71SPyun YongHyeon static void
41163a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if)
41173a91ee71SPyun YongHyeon {
41183a91ee71SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
41193a91ee71SPyun YongHyeon 	struct sysctl_oid_list *child, *schild;
41203a91ee71SPyun YongHyeon 	struct sysctl_oid *tree;
41213a91ee71SPyun YongHyeon 
41223a91ee71SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc_if->msk_if_dev);
41233a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev));
41243a91ee71SPyun YongHyeon 
41253a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
41263a91ee71SPyun YongHyeon 	    NULL, "MSK Statistics");
41273a91ee71SPyun YongHyeon 	schild = child = SYSCTL_CHILDREN(tree);
41283a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD,
41293a91ee71SPyun YongHyeon 	    NULL, "MSK RX Statistics");
41303a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
41313a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames",
41323a91ee71SPyun YongHyeon 	    child, rx_ucast_frames, "Good unicast frames");
41333a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames",
41343a91ee71SPyun YongHyeon 	    child, rx_bcast_frames, "Good broadcast frames");
41353a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames",
41363a91ee71SPyun YongHyeon 	    child, rx_pause_frames, "Pause frames");
41373a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames",
41383a91ee71SPyun YongHyeon 	    child, rx_mcast_frames, "Multicast frames");
41393a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs",
41403a91ee71SPyun YongHyeon 	    child, rx_crc_errs, "CRC errors");
41413a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets",
41423a91ee71SPyun YongHyeon 	    child, rx_good_octets, "Good octets");
41433a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets",
41443a91ee71SPyun YongHyeon 	    child, rx_bad_octets, "Bad octets");
41453a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64",
41463a91ee71SPyun YongHyeon 	    child, rx_pkts_64, "64 bytes frames");
41473a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127",
41483a91ee71SPyun YongHyeon 	    child, rx_pkts_65_127, "65 to 127 bytes frames");
41493a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255",
41503a91ee71SPyun YongHyeon 	    child, rx_pkts_128_255, "128 to 255 bytes frames");
41513a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511",
41523a91ee71SPyun YongHyeon 	    child, rx_pkts_256_511, "256 to 511 bytes frames");
41533a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023",
41543a91ee71SPyun YongHyeon 	    child, rx_pkts_512_1023, "512 to 1023 bytes frames");
41553a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518",
41563a91ee71SPyun YongHyeon 	    child, rx_pkts_1024_1518, "1024 to 1518 bytes frames");
41573a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max",
41583a91ee71SPyun YongHyeon 	    child, rx_pkts_1519_max, "1519 to max frames");
41593a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long",
41603a91ee71SPyun YongHyeon 	    child, rx_pkts_too_long, "frames too long");
41613a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers",
41623a91ee71SPyun YongHyeon 	    child, rx_pkts_jabbers, "Jabber errors");
416379dd979aSPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "overflows",
41643a91ee71SPyun YongHyeon 	    child, rx_fifo_oflows, "FIFO overflows");
41653a91ee71SPyun YongHyeon 
41663a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD,
41673a91ee71SPyun YongHyeon 	    NULL, "MSK TX Statistics");
41683a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
41693a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames",
41703a91ee71SPyun YongHyeon 	    child, tx_ucast_frames, "Unicast frames");
41713a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames",
41723a91ee71SPyun YongHyeon 	    child, tx_bcast_frames, "Broadcast frames");
41733a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames",
41743a91ee71SPyun YongHyeon 	    child, tx_pause_frames, "Pause frames");
41753a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames",
41763a91ee71SPyun YongHyeon 	    child, tx_mcast_frames, "Multicast frames");
41773a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "octets",
41783a91ee71SPyun YongHyeon 	    child, tx_octets, "Octets");
41793a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64",
41803a91ee71SPyun YongHyeon 	    child, tx_pkts_64, "64 bytes frames");
41813a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127",
41823a91ee71SPyun YongHyeon 	    child, tx_pkts_65_127, "65 to 127 bytes frames");
41833a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255",
41843a91ee71SPyun YongHyeon 	    child, tx_pkts_128_255, "128 to 255 bytes frames");
41853a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511",
41863a91ee71SPyun YongHyeon 	    child, tx_pkts_256_511, "256 to 511 bytes frames");
41873a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023",
41883a91ee71SPyun YongHyeon 	    child, tx_pkts_512_1023, "512 to 1023 bytes frames");
41893a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518",
41903a91ee71SPyun YongHyeon 	    child, tx_pkts_1024_1518, "1024 to 1518 bytes frames");
41913a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max",
41923a91ee71SPyun YongHyeon 	    child, tx_pkts_1519_max, "1519 to max frames");
41933a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "colls",
41943a91ee71SPyun YongHyeon 	    child, tx_colls, "Collisions");
41953a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls",
41963a91ee71SPyun YongHyeon 	    child, tx_late_colls, "Late collisions");
41973a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls",
41983a91ee71SPyun YongHyeon 	    child, tx_excess_colls, "Excessive collisions");
41993a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls",
42003a91ee71SPyun YongHyeon 	    child, tx_multi_colls, "Multiple collisions");
42013a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls",
42023a91ee71SPyun YongHyeon 	    child, tx_single_colls, "Single collisions");
42033a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "underflows",
42043a91ee71SPyun YongHyeon 	    child, tx_underflows, "FIFO underflows");
42053a91ee71SPyun YongHyeon }
42063a91ee71SPyun YongHyeon 
42073a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32
42083a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64
42093a91ee71SPyun YongHyeon 
42100dbe28b3SPyun YongHyeon static int
42110dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
42120dbe28b3SPyun YongHyeon {
42130dbe28b3SPyun YongHyeon 	int error, value;
42140dbe28b3SPyun YongHyeon 
42150dbe28b3SPyun YongHyeon 	if (!arg1)
42160dbe28b3SPyun YongHyeon 		return (EINVAL);
42170dbe28b3SPyun YongHyeon 	value = *(int *)arg1;
42180dbe28b3SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
42190dbe28b3SPyun YongHyeon 	if (error || !req->newptr)
42200dbe28b3SPyun YongHyeon 		return (error);
42210dbe28b3SPyun YongHyeon 	if (value < low || value > high)
42220dbe28b3SPyun YongHyeon 		return (EINVAL);
42230dbe28b3SPyun YongHyeon 	*(int *)arg1 = value;
42240dbe28b3SPyun YongHyeon 
42250dbe28b3SPyun YongHyeon 	return (0);
42260dbe28b3SPyun YongHyeon }
42270dbe28b3SPyun YongHyeon 
42280dbe28b3SPyun YongHyeon static int
42290dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS)
42300dbe28b3SPyun YongHyeon {
42310dbe28b3SPyun YongHyeon 
42320dbe28b3SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN,
42330dbe28b3SPyun YongHyeon 	    MSK_PROC_MAX));
42340dbe28b3SPyun YongHyeon }
4235