10dbe28b3SPyun YongHyeon /****************************************************************************** 20dbe28b3SPyun YongHyeon * 30dbe28b3SPyun YongHyeon * Name : sky2.c 40dbe28b3SPyun YongHyeon * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x 50dbe28b3SPyun YongHyeon * Version: $Revision: 1.23 $ 60dbe28b3SPyun YongHyeon * Date : $Date: 2005/12/22 09:04:11 $ 70dbe28b3SPyun YongHyeon * Purpose: Main driver source file 80dbe28b3SPyun YongHyeon * 90dbe28b3SPyun YongHyeon *****************************************************************************/ 100dbe28b3SPyun YongHyeon 110dbe28b3SPyun YongHyeon /****************************************************************************** 120dbe28b3SPyun YongHyeon * 130dbe28b3SPyun YongHyeon * LICENSE: 140dbe28b3SPyun YongHyeon * Copyright (C) Marvell International Ltd. and/or its affiliates 150dbe28b3SPyun YongHyeon * 160dbe28b3SPyun YongHyeon * The computer program files contained in this folder ("Files") 170dbe28b3SPyun YongHyeon * are provided to you under the BSD-type license terms provided 180dbe28b3SPyun YongHyeon * below, and any use of such Files and any derivative works 190dbe28b3SPyun YongHyeon * thereof created by you shall be governed by the following terms 200dbe28b3SPyun YongHyeon * and conditions: 210dbe28b3SPyun YongHyeon * 220dbe28b3SPyun YongHyeon * - Redistributions of source code must retain the above copyright 230dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 240dbe28b3SPyun YongHyeon * - Redistributions in binary form must reproduce the above 250dbe28b3SPyun YongHyeon * copyright notice, this list of conditions and the following 260dbe28b3SPyun YongHyeon * disclaimer in the documentation and/or other materials provided 270dbe28b3SPyun YongHyeon * with the distribution. 280dbe28b3SPyun YongHyeon * - Neither the name of Marvell nor the names of its contributors 290dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this 300dbe28b3SPyun YongHyeon * software without specific prior written permission. 310dbe28b3SPyun YongHyeon * 320dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 330dbe28b3SPyun YongHyeon * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 340dbe28b3SPyun YongHyeon * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 350dbe28b3SPyun YongHyeon * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 360dbe28b3SPyun YongHyeon * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 370dbe28b3SPyun YongHyeon * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 380dbe28b3SPyun YongHyeon * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 390dbe28b3SPyun YongHyeon * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 400dbe28b3SPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 410dbe28b3SPyun YongHyeon * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 420dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED 430dbe28b3SPyun YongHyeon * OF THE POSSIBILITY OF SUCH DAMAGE. 440dbe28b3SPyun YongHyeon * /LICENSE 450dbe28b3SPyun YongHyeon * 460dbe28b3SPyun YongHyeon *****************************************************************************/ 470dbe28b3SPyun YongHyeon 480dbe28b3SPyun YongHyeon /*- 490dbe28b3SPyun YongHyeon * Copyright (c) 1997, 1998, 1999, 2000 500dbe28b3SPyun YongHyeon * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 510dbe28b3SPyun YongHyeon * 520dbe28b3SPyun YongHyeon * Redistribution and use in source and binary forms, with or without 530dbe28b3SPyun YongHyeon * modification, are permitted provided that the following conditions 540dbe28b3SPyun YongHyeon * are met: 550dbe28b3SPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 560dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 570dbe28b3SPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 580dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 590dbe28b3SPyun YongHyeon * documentation and/or other materials provided with the distribution. 600dbe28b3SPyun YongHyeon * 3. All advertising materials mentioning features or use of this software 610dbe28b3SPyun YongHyeon * must display the following acknowledgement: 620dbe28b3SPyun YongHyeon * This product includes software developed by Bill Paul. 630dbe28b3SPyun YongHyeon * 4. Neither the name of the author nor the names of any co-contributors 640dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this software 650dbe28b3SPyun YongHyeon * without specific prior written permission. 660dbe28b3SPyun YongHyeon * 670dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 680dbe28b3SPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 690dbe28b3SPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 700dbe28b3SPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 710dbe28b3SPyun YongHyeon * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 720dbe28b3SPyun YongHyeon * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 730dbe28b3SPyun YongHyeon * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 740dbe28b3SPyun YongHyeon * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 750dbe28b3SPyun YongHyeon * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 760dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 770dbe28b3SPyun YongHyeon * THE POSSIBILITY OF SUCH DAMAGE. 780dbe28b3SPyun YongHyeon */ 790dbe28b3SPyun YongHyeon /*- 800dbe28b3SPyun YongHyeon * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu> 810dbe28b3SPyun YongHyeon * 820dbe28b3SPyun YongHyeon * Permission to use, copy, modify, and distribute this software for any 830dbe28b3SPyun YongHyeon * purpose with or without fee is hereby granted, provided that the above 840dbe28b3SPyun YongHyeon * copyright notice and this permission notice appear in all copies. 850dbe28b3SPyun YongHyeon * 860dbe28b3SPyun YongHyeon * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 870dbe28b3SPyun YongHyeon * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 880dbe28b3SPyun YongHyeon * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 890dbe28b3SPyun YongHyeon * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 900dbe28b3SPyun YongHyeon * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 910dbe28b3SPyun YongHyeon * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 920dbe28b3SPyun YongHyeon * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 930dbe28b3SPyun YongHyeon */ 940dbe28b3SPyun YongHyeon 950dbe28b3SPyun YongHyeon /* 960dbe28b3SPyun YongHyeon * Device driver for the Marvell Yukon II Ethernet controller. 970dbe28b3SPyun YongHyeon * Due to lack of documentation, this driver is based on the code from 980dbe28b3SPyun YongHyeon * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x. 990dbe28b3SPyun YongHyeon */ 1000dbe28b3SPyun YongHyeon 1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h> 1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$"); 1030dbe28b3SPyun YongHyeon 1040dbe28b3SPyun YongHyeon #include <sys/param.h> 1050dbe28b3SPyun YongHyeon #include <sys/systm.h> 1060dbe28b3SPyun YongHyeon #include <sys/bus.h> 1070dbe28b3SPyun YongHyeon #include <sys/endian.h> 1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h> 1090dbe28b3SPyun YongHyeon #include <sys/malloc.h> 1100dbe28b3SPyun YongHyeon #include <sys/kernel.h> 1110dbe28b3SPyun YongHyeon #include <sys/module.h> 1120dbe28b3SPyun YongHyeon #include <sys/socket.h> 1130dbe28b3SPyun YongHyeon #include <sys/sockio.h> 1140dbe28b3SPyun YongHyeon #include <sys/queue.h> 1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h> 1160dbe28b3SPyun YongHyeon 1170dbe28b3SPyun YongHyeon #include <net/bpf.h> 1180dbe28b3SPyun YongHyeon #include <net/ethernet.h> 1190dbe28b3SPyun YongHyeon #include <net/if.h> 12067784314SPoul-Henning Kamp #include <net/if_arp.h> 1210dbe28b3SPyun YongHyeon #include <net/if_dl.h> 1220dbe28b3SPyun YongHyeon #include <net/if_media.h> 1230dbe28b3SPyun YongHyeon #include <net/if_types.h> 1240dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h> 1250dbe28b3SPyun YongHyeon 1260dbe28b3SPyun YongHyeon #include <netinet/in.h> 12767784314SPoul-Henning Kamp #include <netinet/in_systm.h> 1280dbe28b3SPyun YongHyeon #include <netinet/ip.h> 1290dbe28b3SPyun YongHyeon #include <netinet/tcp.h> 13067784314SPoul-Henning Kamp #include <netinet/udp.h> 1310dbe28b3SPyun YongHyeon 1320dbe28b3SPyun YongHyeon #include <machine/bus.h> 133b5898b80SPyun YongHyeon #include <machine/in_cksum.h> 1340dbe28b3SPyun YongHyeon #include <machine/resource.h> 1350dbe28b3SPyun YongHyeon #include <sys/rman.h> 1360dbe28b3SPyun YongHyeon 13767784314SPoul-Henning Kamp #include <dev/mii/mii.h> 1380dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h> 1390dbe28b3SPyun YongHyeon 1400dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h> 1410dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h> 1420dbe28b3SPyun YongHyeon 1430dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h> 1440dbe28b3SPyun YongHyeon 1450dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1); 1460dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1); 1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1); 1480dbe28b3SPyun YongHyeon 1490dbe28b3SPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 1500dbe28b3SPyun YongHyeon #include "miibus_if.h" 1510dbe28b3SPyun YongHyeon 1520dbe28b3SPyun YongHyeon /* Tunables. */ 1530dbe28b3SPyun YongHyeon static int msi_disable = 0; 1540dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable); 15553dcfbd1SPyun YongHyeon static int legacy_intr = 0; 15653dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr); 15785b340cbSPyun YongHyeon static int jumbo_disable = 0; 15885b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable); 1590dbe28b3SPyun YongHyeon 1600dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 1610dbe28b3SPyun YongHyeon 1620dbe28b3SPyun YongHyeon /* 1630dbe28b3SPyun YongHyeon * Devices supported by this driver. 1640dbe28b3SPyun YongHyeon */ 1650dbe28b3SPyun YongHyeon static struct msk_product { 1660dbe28b3SPyun YongHyeon uint16_t msk_vendorid; 1670dbe28b3SPyun YongHyeon uint16_t msk_deviceid; 1680dbe28b3SPyun YongHyeon const char *msk_name; 1690dbe28b3SPyun YongHyeon } msk_products[] = { 1700dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2, 1710dbe28b3SPyun YongHyeon "SK-9Sxx Gigabit Ethernet" }, 1720dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2_EXPR, 1730dbe28b3SPyun YongHyeon "SK-9Exx Gigabit Ethernet"}, 1740dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021CU, 1750dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021CU Gigabit Ethernet" }, 1760dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021X, 1770dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" }, 1780dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022CU, 1790dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022CU Gigabit Ethernet" }, 1800dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022X, 1810dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" }, 1820dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061CU, 1830dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061CU Gigabit Ethernet" }, 1840dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061X, 1850dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" }, 1860dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062CU, 1870dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062CU Gigabit Ethernet" }, 1880dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062X, 1890dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" }, 1900dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8035, 191f972d4c6SPyun YongHyeon "Marvell Yukon 88E8035 Fast Ethernet" }, 1920dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8036, 193f972d4c6SPyun YongHyeon "Marvell Yukon 88E8036 Fast Ethernet" }, 1940dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8038, 195f972d4c6SPyun YongHyeon "Marvell Yukon 88E8038 Fast Ethernet" }, 19628d34c0eSRemko Lodder { VENDORID_MARVELL, DEVICEID_MRVL_8039, 197f972d4c6SPyun YongHyeon "Marvell Yukon 88E8039 Fast Ethernet" }, 19812909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040, 19912909985SPyun YongHyeon "Marvell Yukon 88E8040 Fast Ethernet" }, 20012909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040T, 20112909985SPyun YongHyeon "Marvell Yukon 88E8040T Fast Ethernet" }, 2020e0ed74fSUlf Lilleengen { VENDORID_MARVELL, DEVICEID_MRVL_8042, 2030e0ed74fSUlf Lilleengen "Marvell Yukon 88E8042 Fast Ethernet" }, 20412909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8048, 20512909985SPyun YongHyeon "Marvell Yukon 88E8048 Fast Ethernet" }, 2060dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4361, 2070dbe28b3SPyun YongHyeon "Marvell Yukon 88E8050 Gigabit Ethernet" }, 2080dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4360, 2090dbe28b3SPyun YongHyeon "Marvell Yukon 88E8052 Gigabit Ethernet" }, 2100dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4362, 2110dbe28b3SPyun YongHyeon "Marvell Yukon 88E8053 Gigabit Ethernet" }, 2120dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4363, 2130dbe28b3SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 2140dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4364, 2150dbe28b3SPyun YongHyeon "Marvell Yukon 88E8056 Gigabit Ethernet" }, 216a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4365, 217a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8070 Gigabit Ethernet" }, 21875ef16dfSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436A, 21975ef16dfSPyun YongHyeon "Marvell Yukon 88E8058 Gigabit Ethernet" }, 220a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436B, 221a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8071 Gigabit Ethernet" }, 222a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436C, 223a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8072 Gigabit Ethernet" }, 224e0029a72SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436D, 225e0029a72SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 226e0029a72SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4370, 227e0029a72SPyun YongHyeon "Marvell Yukon 88E8075 Gigabit Ethernet" }, 22876202a16SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4380, 22976202a16SPyun YongHyeon "Marvell Yukon 88E8057 Gigabit Ethernet" }, 230e19bd6eeSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4381, 231e19bd6eeSPyun YongHyeon "Marvell Yukon 88E8059 Gigabit Ethernet" }, 2320dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE550SX, 2330dbe28b3SPyun YongHyeon "D-Link 550SX Gigabit Ethernet" }, 23460d3251aSPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560SX, 23560d3251aSPyun YongHyeon "D-Link 560SX Gigabit Ethernet" }, 2360dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560T, 2370dbe28b3SPyun YongHyeon "D-Link 560T Gigabit Ethernet" } 2380dbe28b3SPyun YongHyeon }; 2390dbe28b3SPyun YongHyeon 2400dbe28b3SPyun YongHyeon static const char *model_name[] = { 2410dbe28b3SPyun YongHyeon "Yukon XL", 2420dbe28b3SPyun YongHyeon "Yukon EC Ultra", 243daf29227SPyun YongHyeon "Yukon EX", 2440dbe28b3SPyun YongHyeon "Yukon EC", 24561708f4cSPyun YongHyeon "Yukon FE", 24676202a16SPyun YongHyeon "Yukon FE+", 24776202a16SPyun YongHyeon "Yukon Supreme", 248e19bd6eeSPyun YongHyeon "Yukon Ultra 2", 249e19bd6eeSPyun YongHyeon "Yukon Unknown", 250e19bd6eeSPyun YongHyeon "Yukon Optima", 2510dbe28b3SPyun YongHyeon }; 2520dbe28b3SPyun YongHyeon 2530dbe28b3SPyun YongHyeon static int mskc_probe(device_t); 2540dbe28b3SPyun YongHyeon static int mskc_attach(device_t); 2550dbe28b3SPyun YongHyeon static int mskc_detach(device_t); 2566a087a87SPyun YongHyeon static int mskc_shutdown(device_t); 2570dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *); 2580dbe28b3SPyun YongHyeon static int mskc_suspend(device_t); 2590dbe28b3SPyun YongHyeon static int mskc_resume(device_t); 2600dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *); 2610dbe28b3SPyun YongHyeon 2620dbe28b3SPyun YongHyeon static int msk_probe(device_t); 2630dbe28b3SPyun YongHyeon static int msk_attach(device_t); 2640dbe28b3SPyun YongHyeon static int msk_detach(device_t); 2650dbe28b3SPyun YongHyeon 2660dbe28b3SPyun YongHyeon static void msk_tick(void *); 267c876b43fSPyun YongHyeon static void msk_intr(void *); 2680dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *); 2690dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *); 2700dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *); 2710dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *); 2720dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t); 2730dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *); 27483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 27583c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *); 27683c04c93SPyun YongHyeon #endif 277388214e4SPyun YongHyeon static __inline void msk_rxcsum(struct msk_if_softc *, uint32_t, struct mbuf *); 278efb74172SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 279efb74172SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 2800dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int); 2810dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **); 2820dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *); 283c876b43fSPyun YongHyeon static void msk_start_locked(struct ifnet *); 2840dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t); 2850dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t); 2860dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *); 287efb74172SPyun YongHyeon static void msk_set_tx_stfwd(struct msk_if_softc *); 2880dbe28b3SPyun YongHyeon static void msk_init(void *); 2890dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *); 2900dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *); 2912271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *); 2920dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *); 2930dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *); 2940dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int); 2950dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int); 2960dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *); 2970dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *); 2980dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *); 29985b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *); 3000dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *); 30185b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *); 302388214e4SPyun YongHyeon static int msk_rx_fill(struct msk_if_softc *, int); 3030dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *); 3040dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *); 3050dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *); 3060dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int); 3070dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int); 3080dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int); 3090dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int); 3100dbe28b3SPyun YongHyeon 3110dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int); 3120dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int); 3130dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int); 3140dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int); 3150dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t); 3160dbe28b3SPyun YongHyeon 3176d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *); 3180dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *); 3190dbe28b3SPyun YongHyeon 3203a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *); 3213a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *); 3223a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS); 3233a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS); 3243a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *); 3250dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 3260dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS); 3270dbe28b3SPyun YongHyeon 3280dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = { 3290dbe28b3SPyun YongHyeon /* Device interface */ 3300dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, mskc_probe), 3310dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, mskc_attach), 3320dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, mskc_detach), 3330dbe28b3SPyun YongHyeon DEVMETHOD(device_suspend, mskc_suspend), 3340dbe28b3SPyun YongHyeon DEVMETHOD(device_resume, mskc_resume), 3350dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, mskc_shutdown), 3360dbe28b3SPyun YongHyeon 3370dbe28b3SPyun YongHyeon /* bus interface */ 3380dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3390dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3400dbe28b3SPyun YongHyeon 3410dbe28b3SPyun YongHyeon { NULL, NULL } 3420dbe28b3SPyun YongHyeon }; 3430dbe28b3SPyun YongHyeon 3440dbe28b3SPyun YongHyeon static driver_t mskc_driver = { 3450dbe28b3SPyun YongHyeon "mskc", 3460dbe28b3SPyun YongHyeon mskc_methods, 3470dbe28b3SPyun YongHyeon sizeof(struct msk_softc) 3480dbe28b3SPyun YongHyeon }; 3490dbe28b3SPyun YongHyeon 3500dbe28b3SPyun YongHyeon static devclass_t mskc_devclass; 3510dbe28b3SPyun YongHyeon 3520dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = { 3530dbe28b3SPyun YongHyeon /* Device interface */ 3540dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, msk_probe), 3550dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, msk_attach), 3560dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, msk_detach), 3570dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, bus_generic_shutdown), 3580dbe28b3SPyun YongHyeon 3590dbe28b3SPyun YongHyeon /* bus interface */ 3600dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3610dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3620dbe28b3SPyun YongHyeon 3630dbe28b3SPyun YongHyeon /* MII interface */ 3640dbe28b3SPyun YongHyeon DEVMETHOD(miibus_readreg, msk_miibus_readreg), 3650dbe28b3SPyun YongHyeon DEVMETHOD(miibus_writereg, msk_miibus_writereg), 3660dbe28b3SPyun YongHyeon DEVMETHOD(miibus_statchg, msk_miibus_statchg), 3670dbe28b3SPyun YongHyeon 3680dbe28b3SPyun YongHyeon { NULL, NULL } 3690dbe28b3SPyun YongHyeon }; 3700dbe28b3SPyun YongHyeon 3710dbe28b3SPyun YongHyeon static driver_t msk_driver = { 3720dbe28b3SPyun YongHyeon "msk", 3730dbe28b3SPyun YongHyeon msk_methods, 3740dbe28b3SPyun YongHyeon sizeof(struct msk_if_softc) 3750dbe28b3SPyun YongHyeon }; 3760dbe28b3SPyun YongHyeon 3770dbe28b3SPyun YongHyeon static devclass_t msk_devclass; 3780dbe28b3SPyun YongHyeon 3790dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0); 3800dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0); 3810dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0); 3820dbe28b3SPyun YongHyeon 3830dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = { 3840dbe28b3SPyun YongHyeon { SYS_RES_IOPORT, PCIR_BAR(1), RF_ACTIVE }, 3850dbe28b3SPyun YongHyeon { -1, 0, 0 } 3860dbe28b3SPyun YongHyeon }; 3870dbe28b3SPyun YongHyeon 3880dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = { 3890dbe28b3SPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 390298946a9SPyun YongHyeon { -1, 0, 0 } 391298946a9SPyun YongHyeon }; 392298946a9SPyun YongHyeon 393298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = { 3940dbe28b3SPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 3950dbe28b3SPyun YongHyeon { -1, 0, 0 } 3960dbe28b3SPyun YongHyeon }; 3970dbe28b3SPyun YongHyeon 398298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = { 399298946a9SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 4008463d7a0SPyun YongHyeon { -1, 0, 0 } 4018463d7a0SPyun YongHyeon }; 4028463d7a0SPyun YongHyeon 4030dbe28b3SPyun YongHyeon static int 4040dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg) 4050dbe28b3SPyun YongHyeon { 4060dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4070dbe28b3SPyun YongHyeon 4080dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4090dbe28b3SPyun YongHyeon 4100dbe28b3SPyun YongHyeon return (msk_phy_readreg(sc_if, phy, reg)); 4110dbe28b3SPyun YongHyeon } 4120dbe28b3SPyun YongHyeon 4130dbe28b3SPyun YongHyeon static int 4140dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg) 4150dbe28b3SPyun YongHyeon { 4160dbe28b3SPyun YongHyeon struct msk_softc *sc; 4170dbe28b3SPyun YongHyeon int i, val; 4180dbe28b3SPyun YongHyeon 4190dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4200dbe28b3SPyun YongHyeon 4210dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4220dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); 4230dbe28b3SPyun YongHyeon 4240dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4250dbe28b3SPyun YongHyeon DELAY(1); 4260dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL); 4270dbe28b3SPyun YongHyeon if ((val & GM_SMI_CT_RD_VAL) != 0) { 4280dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA); 4290dbe28b3SPyun YongHyeon break; 4300dbe28b3SPyun YongHyeon } 4310dbe28b3SPyun YongHyeon } 4320dbe28b3SPyun YongHyeon 4330dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) { 4340dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy failed to come ready\n"); 4350dbe28b3SPyun YongHyeon val = 0; 4360dbe28b3SPyun YongHyeon } 4370dbe28b3SPyun YongHyeon 4380dbe28b3SPyun YongHyeon return (val); 4390dbe28b3SPyun YongHyeon } 4400dbe28b3SPyun YongHyeon 4410dbe28b3SPyun YongHyeon static int 4420dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val) 4430dbe28b3SPyun YongHyeon { 4440dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4450dbe28b3SPyun YongHyeon 4460dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4470dbe28b3SPyun YongHyeon 4480dbe28b3SPyun YongHyeon return (msk_phy_writereg(sc_if, phy, reg, val)); 4490dbe28b3SPyun YongHyeon } 4500dbe28b3SPyun YongHyeon 4510dbe28b3SPyun YongHyeon static int 4520dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val) 4530dbe28b3SPyun YongHyeon { 4540dbe28b3SPyun YongHyeon struct msk_softc *sc; 4550dbe28b3SPyun YongHyeon int i; 4560dbe28b3SPyun YongHyeon 4570dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4580dbe28b3SPyun YongHyeon 4590dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val); 4600dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4610dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg)); 4620dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4630dbe28b3SPyun YongHyeon DELAY(1); 4640dbe28b3SPyun YongHyeon if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) & 4650dbe28b3SPyun YongHyeon GM_SMI_CT_BUSY) == 0) 4660dbe28b3SPyun YongHyeon break; 4670dbe28b3SPyun YongHyeon } 4680dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 4690dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy write timeout\n"); 4700dbe28b3SPyun YongHyeon 4710dbe28b3SPyun YongHyeon return (0); 4720dbe28b3SPyun YongHyeon } 4730dbe28b3SPyun YongHyeon 4740dbe28b3SPyun YongHyeon static void 4750dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev) 4760dbe28b3SPyun YongHyeon { 4770dbe28b3SPyun YongHyeon struct msk_softc *sc; 4780dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4790dbe28b3SPyun YongHyeon struct mii_data *mii; 4800dbe28b3SPyun YongHyeon struct ifnet *ifp; 481bf59599fSPyun YongHyeon uint32_t gmac; 4820dbe28b3SPyun YongHyeon 48319585f45SPyun YongHyeon sc_if = device_get_softc(dev); 4840dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4850dbe28b3SPyun YongHyeon 4864b76fe63SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 4870dbe28b3SPyun YongHyeon 4880dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 4890dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 49019585f45SPyun YongHyeon if (mii == NULL || ifp == NULL || 49119585f45SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 4920dbe28b3SPyun YongHyeon return; 4930dbe28b3SPyun YongHyeon 494ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 4956c4d62e1SPyun YongHyeon if ((mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) == 4966c4d62e1SPyun YongHyeon (IFM_AVALID | IFM_ACTIVE)) { 4976c4d62e1SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 4986c4d62e1SPyun YongHyeon case IFM_10_T: 4996c4d62e1SPyun YongHyeon case IFM_100_TX: 5006c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5016c4d62e1SPyun YongHyeon break; 5026c4d62e1SPyun YongHyeon case IFM_1000_T: 5036c4d62e1SPyun YongHyeon case IFM_1000_SX: 5046c4d62e1SPyun YongHyeon case IFM_1000_LX: 5056c4d62e1SPyun YongHyeon case IFM_1000_CX: 5066c4d62e1SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_FASTETHER) == 0) 5076c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5086c4d62e1SPyun YongHyeon break; 5096c4d62e1SPyun YongHyeon default: 5106c4d62e1SPyun YongHyeon break; 5116c4d62e1SPyun YongHyeon } 5126c4d62e1SPyun YongHyeon } 5130dbe28b3SPyun YongHyeon 514ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) { 5150dbe28b3SPyun YongHyeon /* Enable Tx FIFO Underrun. */ 5160dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 5170dbe28b3SPyun YongHyeon GM_IS_TX_FF_UR | GM_IS_RX_FF_OR); 518bf59599fSPyun YongHyeon /* 519bf59599fSPyun YongHyeon * Because mii(4) notify msk(4) that it detected link status 520bf59599fSPyun YongHyeon * change, there is no need to enable automatic 521bf59599fSPyun YongHyeon * speed/flow-control/duplex updates. 522bf59599fSPyun YongHyeon */ 523bf59599fSPyun YongHyeon gmac = GM_GPCR_AU_ALL_DIS; 5240dbe28b3SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5250dbe28b3SPyun YongHyeon case IFM_1000_SX: 5260dbe28b3SPyun YongHyeon case IFM_1000_T: 5270dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_1000; 5280dbe28b3SPyun YongHyeon break; 5290dbe28b3SPyun YongHyeon case IFM_100_TX: 5300dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_100; 5310dbe28b3SPyun YongHyeon break; 5320dbe28b3SPyun YongHyeon case IFM_10_T: 5330dbe28b3SPyun YongHyeon break; 5340dbe28b3SPyun YongHyeon } 5350dbe28b3SPyun YongHyeon 536efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 537efd4fc3fSMarius Strobl IFM_ETH_RXPAUSE) == 0) 538bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS; 539efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 540efd4fc3fSMarius Strobl IFM_ETH_TXPAUSE) == 0) 541bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_TX_DIS; 54242f3ea9fSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) 54342f3ea9fSPyun YongHyeon gmac |= GM_GPCR_DUP_FULL; 54442f3ea9fSPyun YongHyeon else 54542f3ea9fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS; 5460dbe28b3SPyun YongHyeon gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; 5470dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5480dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5490dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 55042f3ea9fSPyun YongHyeon gmac = GMC_PAUSE_OFF; 55142f3ea9fSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 552efd4fc3fSMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 553efd4fc3fSMarius Strobl IFM_ETH_RXPAUSE) != 0) 5540dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_ON; 55542f3ea9fSPyun YongHyeon } 5560dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac); 5570dbe28b3SPyun YongHyeon 5580dbe28b3SPyun YongHyeon /* Enable PHY interrupt for FIFO underrun/overflow. */ 5590dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, 5600dbe28b3SPyun YongHyeon PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR); 5610dbe28b3SPyun YongHyeon } else { 5620dbe28b3SPyun YongHyeon /* 5630dbe28b3SPyun YongHyeon * Link state changed to down. 5640dbe28b3SPyun YongHyeon * Disable PHY interrupts. 5650dbe28b3SPyun YongHyeon */ 566431e606dSPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 5670dbe28b3SPyun YongHyeon /* Disable Rx/Tx MAC. */ 568bf59599fSPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5697c017a71SPyun YongHyeon if ((gmac & (GM_GPCR_RX_ENA | GM_GPCR_TX_ENA)) != 0) { 5700dbe28b3SPyun YongHyeon gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 5710dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5720dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5730dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5740dbe28b3SPyun YongHyeon } 5750dbe28b3SPyun YongHyeon } 5766c4d62e1SPyun YongHyeon } 5770dbe28b3SPyun YongHyeon 5780dbe28b3SPyun YongHyeon static void 5796d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if) 5800dbe28b3SPyun YongHyeon { 5810dbe28b3SPyun YongHyeon struct msk_softc *sc; 5820dbe28b3SPyun YongHyeon struct ifnet *ifp; 5830dbe28b3SPyun YongHyeon struct ifmultiaddr *ifma; 5840dbe28b3SPyun YongHyeon uint32_t mchash[2]; 5850dbe28b3SPyun YongHyeon uint32_t crc; 5860dbe28b3SPyun YongHyeon uint16_t mode; 5870dbe28b3SPyun YongHyeon 5880dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 5890dbe28b3SPyun YongHyeon 5900dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 5910dbe28b3SPyun YongHyeon 5920dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 5930dbe28b3SPyun YongHyeon 5940dbe28b3SPyun YongHyeon bzero(mchash, sizeof(mchash)); 5950dbe28b3SPyun YongHyeon mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL); 5960dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 5970dbe28b3SPyun YongHyeon mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); 5980dbe28b3SPyun YongHyeon else if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 5996d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA; 6000dbe28b3SPyun YongHyeon mchash[0] = 0xffff; 6010dbe28b3SPyun YongHyeon mchash[1] = 0xffff; 6020dbe28b3SPyun YongHyeon } else { 6036d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA; 604eb956cd0SRobert Watson if_maddr_rlock(ifp); 6050dbe28b3SPyun YongHyeon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 6060dbe28b3SPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 6070dbe28b3SPyun YongHyeon continue; 6080dbe28b3SPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6090dbe28b3SPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 6100dbe28b3SPyun YongHyeon /* Just want the 6 least significant bits. */ 6110dbe28b3SPyun YongHyeon crc &= 0x3f; 6120dbe28b3SPyun YongHyeon /* Set the corresponding bit in the hash table. */ 6130dbe28b3SPyun YongHyeon mchash[crc >> 5] |= 1 << (crc & 0x1f); 6140dbe28b3SPyun YongHyeon } 615eb956cd0SRobert Watson if_maddr_runlock(ifp); 6166d6588a1SPyun YongHyeon if (mchash[0] != 0 || mchash[1] != 0) 6170dbe28b3SPyun YongHyeon mode |= GM_RXCR_MCF_ENA; 6180dbe28b3SPyun YongHyeon } 6190dbe28b3SPyun YongHyeon 6200dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1, 6210dbe28b3SPyun YongHyeon mchash[0] & 0xffff); 6220dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2, 6230dbe28b3SPyun YongHyeon (mchash[0] >> 16) & 0xffff); 6240dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3, 6250dbe28b3SPyun YongHyeon mchash[1] & 0xffff); 6260dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4, 6270dbe28b3SPyun YongHyeon (mchash[1] >> 16) & 0xffff); 6280dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode); 6290dbe28b3SPyun YongHyeon } 6300dbe28b3SPyun YongHyeon 6310dbe28b3SPyun YongHyeon static void 6320dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp) 6330dbe28b3SPyun YongHyeon { 6340dbe28b3SPyun YongHyeon struct msk_softc *sc; 6350dbe28b3SPyun YongHyeon 6360dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 6370dbe28b3SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 6380dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6390dbe28b3SPyun YongHyeon RX_VLAN_STRIP_ON); 6400dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6410dbe28b3SPyun YongHyeon TX_VLAN_TAG_ON); 6420dbe28b3SPyun YongHyeon } else { 6430dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6440dbe28b3SPyun YongHyeon RX_VLAN_STRIP_OFF); 6450dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6460dbe28b3SPyun YongHyeon TX_VLAN_TAG_OFF); 6470dbe28b3SPyun YongHyeon } 6480dbe28b3SPyun YongHyeon } 6490dbe28b3SPyun YongHyeon 6500dbe28b3SPyun YongHyeon static int 651388214e4SPyun YongHyeon msk_rx_fill(struct msk_if_softc *sc_if, int jumbo) 652388214e4SPyun YongHyeon { 653388214e4SPyun YongHyeon uint16_t idx; 654388214e4SPyun YongHyeon int i; 655388214e4SPyun YongHyeon 656388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 657388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 658388214e4SPyun YongHyeon /* Wait until controller executes OP_TCPSTART command. */ 659388214e4SPyun YongHyeon for (i = 10; i > 0; i--) { 660388214e4SPyun YongHyeon DELAY(10); 661388214e4SPyun YongHyeon idx = CSR_READ_2(sc_if->msk_softc, 662388214e4SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, 663388214e4SPyun YongHyeon PREF_UNIT_GET_IDX_REG)); 664388214e4SPyun YongHyeon if (idx != 0) 665388214e4SPyun YongHyeon break; 666388214e4SPyun YongHyeon } 667388214e4SPyun YongHyeon if (i == 0) { 668388214e4SPyun YongHyeon device_printf(sc_if->msk_if_dev, 669388214e4SPyun YongHyeon "prefetch unit stuck?\n"); 670388214e4SPyun YongHyeon return (ETIMEDOUT); 671388214e4SPyun YongHyeon } 672388214e4SPyun YongHyeon /* 673388214e4SPyun YongHyeon * Fill consumed LE with free buffer. This can be done 674388214e4SPyun YongHyeon * in Rx handler but we don't want to add special code 675388214e4SPyun YongHyeon * in fast handler. 676388214e4SPyun YongHyeon */ 677388214e4SPyun YongHyeon if (jumbo > 0) { 678388214e4SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, 0) != 0) 679388214e4SPyun YongHyeon return (ENOBUFS); 680388214e4SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 681388214e4SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 682388214e4SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 683388214e4SPyun YongHyeon } else { 684388214e4SPyun YongHyeon if (msk_newbuf(sc_if, 0) != 0) 685388214e4SPyun YongHyeon return (ENOBUFS); 686388214e4SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 687388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 688388214e4SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 689388214e4SPyun YongHyeon } 690388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 691388214e4SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 692388214e4SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 693388214e4SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 694388214e4SPyun YongHyeon } 695388214e4SPyun YongHyeon return (0); 696388214e4SPyun YongHyeon } 697388214e4SPyun YongHyeon 698388214e4SPyun YongHyeon static int 6990dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if) 7000dbe28b3SPyun YongHyeon { 7010dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 7020dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 703*355a415eSPyun YongHyeon int i, nbuf, prod; 7040dbe28b3SPyun YongHyeon 7050dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 7060dbe28b3SPyun YongHyeon 7070dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 7080dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 7090dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 7100dbe28b3SPyun YongHyeon 7110dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7120dbe28b3SPyun YongHyeon bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT); 713*355a415eSPyun YongHyeon for (i = prod = 0; i < MSK_RX_RING_CNT; i++) { 714*355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 715*355a415eSPyun YongHyeon rxd->rx_m = NULL; 716*355a415eSPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 717*355a415eSPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 718*355a415eSPyun YongHyeon } 719*355a415eSPyun YongHyeon nbuf = MSK_RX_BUF_CNT; 720*355a415eSPyun YongHyeon prod = 0; 721388214e4SPyun YongHyeon /* Have controller know how to compute Rx checksum. */ 722388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 723388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 724*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 725388214e4SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 726388214e4SPyun YongHyeon rxd->rx_m = NULL; 727388214e4SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 728388214e4SPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 729388214e4SPyun YongHyeon ETHER_HDR_LEN); 730388214e4SPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 731388214e4SPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 732388214e4SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 733*355a415eSPyun YongHyeon #endif 7340dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 7350dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 7360dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 737*355a415eSPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 738*355a415eSPyun YongHyeon ETHER_HDR_LEN); 739*355a415eSPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 740*355a415eSPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 741*355a415eSPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 742*355a415eSPyun YongHyeon nbuf--; 743*355a415eSPyun YongHyeon } 744*355a415eSPyun YongHyeon for (i = 0; i < nbuf; i++) { 7450dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, prod) != 0) 7460dbe28b3SPyun YongHyeon return (ENOBUFS); 747*355a415eSPyun YongHyeon MSK_RX_INC(prod, MSK_RX_RING_CNT); 7480dbe28b3SPyun YongHyeon } 7490dbe28b3SPyun YongHyeon 7500dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 7510dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 7520dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7530dbe28b3SPyun YongHyeon 7540dbe28b3SPyun YongHyeon /* Update prefetch unit. */ 755*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = prod; 7560dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 7570dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 758*355a415eSPyun YongHyeon (sc_if->msk_cdata.msk_rx_prod + MSK_RX_RING_CNT - 1) % 759*355a415eSPyun YongHyeon MSK_RX_RING_CNT); 760388214e4SPyun YongHyeon if (msk_rx_fill(sc_if, 0) != 0) 761388214e4SPyun YongHyeon return (ENOBUFS); 7620dbe28b3SPyun YongHyeon return (0); 7630dbe28b3SPyun YongHyeon } 7640dbe28b3SPyun YongHyeon 7650dbe28b3SPyun YongHyeon static int 7660dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if) 7670dbe28b3SPyun YongHyeon { 7680dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 7690dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 770*355a415eSPyun YongHyeon int i, nbuf, prod; 7710dbe28b3SPyun YongHyeon 7720dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 7730dbe28b3SPyun YongHyeon 7740dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 7750dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 7760dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 7770dbe28b3SPyun YongHyeon 7780dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7790dbe28b3SPyun YongHyeon bzero(rd->msk_jumbo_rx_ring, 7800dbe28b3SPyun YongHyeon sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT); 781*355a415eSPyun YongHyeon for (i = prod = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 782*355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 783*355a415eSPyun YongHyeon rxd->rx_m = NULL; 784*355a415eSPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 785*355a415eSPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 786*355a415eSPyun YongHyeon } 787*355a415eSPyun YongHyeon nbuf = MSK_RX_BUF_CNT; 788*355a415eSPyun YongHyeon prod = 0; 789388214e4SPyun YongHyeon /* Have controller know how to compute Rx checksum. */ 790388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 791388214e4SPyun YongHyeon (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) { 792*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 793388214e4SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 794388214e4SPyun YongHyeon rxd->rx_m = NULL; 795388214e4SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 796388214e4SPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 797388214e4SPyun YongHyeon ETHER_HDR_LEN); 798388214e4SPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 799388214e4SPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 800388214e4SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 801*355a415eSPyun YongHyeon #endif 8020dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 8030dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 8040dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 805*355a415eSPyun YongHyeon rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 | 806*355a415eSPyun YongHyeon ETHER_HDR_LEN); 807*355a415eSPyun YongHyeon rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER); 808*355a415eSPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 809*355a415eSPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 810*355a415eSPyun YongHyeon nbuf--; 811*355a415eSPyun YongHyeon } 812*355a415eSPyun YongHyeon for (i = 0; i < nbuf; i++) { 8130dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, prod) != 0) 8140dbe28b3SPyun YongHyeon return (ENOBUFS); 815*355a415eSPyun YongHyeon MSK_RX_INC(prod, MSK_JUMBO_RX_RING_CNT); 8160dbe28b3SPyun YongHyeon } 8170dbe28b3SPyun YongHyeon 8180dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 8190dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 8200dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 8210dbe28b3SPyun YongHyeon 822*355a415eSPyun YongHyeon /* Update prefetch unit. */ 823*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = prod; 8240dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 8250dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 826*355a415eSPyun YongHyeon (sc_if->msk_cdata.msk_rx_prod + MSK_JUMBO_RX_RING_CNT - 1) % 827*355a415eSPyun YongHyeon MSK_JUMBO_RX_RING_CNT); 828388214e4SPyun YongHyeon if (msk_rx_fill(sc_if, 1) != 0) 829388214e4SPyun YongHyeon return (ENOBUFS); 8300dbe28b3SPyun YongHyeon return (0); 8310dbe28b3SPyun YongHyeon } 8320dbe28b3SPyun YongHyeon 8330dbe28b3SPyun YongHyeon static void 8340dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if) 8350dbe28b3SPyun YongHyeon { 8360dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 8370dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 8380dbe28b3SPyun YongHyeon int i; 8390dbe28b3SPyun YongHyeon 8400dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = 0; 8411b7757c0SPyun YongHyeon sc_if->msk_cdata.msk_last_csum = 0; 8420dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = 0; 8430dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = 0; 8440dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt = 0; 845*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr = 0; 8460dbe28b3SPyun YongHyeon 8470dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 8480dbe28b3SPyun YongHyeon bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT); 8490dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 8500dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 8510dbe28b3SPyun YongHyeon txd->tx_m = NULL; 8520dbe28b3SPyun YongHyeon txd->tx_le = &rd->msk_tx_ring[i]; 8530dbe28b3SPyun YongHyeon } 8540dbe28b3SPyun YongHyeon 8550dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 8560dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 8570dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 8580dbe28b3SPyun YongHyeon } 8590dbe28b3SPyun YongHyeon 8600dbe28b3SPyun YongHyeon static __inline void 8610dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx) 8620dbe28b3SPyun YongHyeon { 8630dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8640dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8650dbe28b3SPyun YongHyeon struct mbuf *m; 8660dbe28b3SPyun YongHyeon 867*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 868*355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 869*355a415eSPyun YongHyeon rx_le = rxd->rx_le; 870*355a415eSPyun YongHyeon rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 871*355a415eSPyun YongHyeon MSK_INC(idx, MSK_RX_RING_CNT); 872*355a415eSPyun YongHyeon #endif 8730dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 8740dbe28b3SPyun YongHyeon m = rxd->rx_m; 8750dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8760dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 8770dbe28b3SPyun YongHyeon } 8780dbe28b3SPyun YongHyeon 8790dbe28b3SPyun YongHyeon static __inline void 8800dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int idx) 8810dbe28b3SPyun YongHyeon { 8820dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8830dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8840dbe28b3SPyun YongHyeon struct mbuf *m; 8850dbe28b3SPyun YongHyeon 886*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 887*355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 888*355a415eSPyun YongHyeon rx_le = rxd->rx_le; 889*355a415eSPyun YongHyeon rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 890*355a415eSPyun YongHyeon MSK_INC(idx, MSK_JUMBO_RX_RING_CNT); 891*355a415eSPyun YongHyeon #endif 8920dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 8930dbe28b3SPyun YongHyeon m = rxd->rx_m; 8940dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8950dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 8960dbe28b3SPyun YongHyeon } 8970dbe28b3SPyun YongHyeon 8980dbe28b3SPyun YongHyeon static int 8990dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx) 9000dbe28b3SPyun YongHyeon { 9010dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 9020dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 9030dbe28b3SPyun YongHyeon struct mbuf *m; 9040dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 9050dbe28b3SPyun YongHyeon bus_dmamap_t map; 9060dbe28b3SPyun YongHyeon int nsegs; 9070dbe28b3SPyun YongHyeon 9080dbe28b3SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 9090dbe28b3SPyun YongHyeon if (m == NULL) 9100dbe28b3SPyun YongHyeon return (ENOBUFS); 9110dbe28b3SPyun YongHyeon 9120dbe28b3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 91383c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 9140dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 91583c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 91683c04c93SPyun YongHyeon else 91783c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 91883c04c93SPyun YongHyeon #endif 9190dbe28b3SPyun YongHyeon 9200dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag, 9210dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs, 9220dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 9230dbe28b3SPyun YongHyeon m_freem(m); 9240dbe28b3SPyun YongHyeon return (ENOBUFS); 9250dbe28b3SPyun YongHyeon } 9260dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 9270dbe28b3SPyun YongHyeon 9280dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 929*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 930*355a415eSPyun YongHyeon rx_le = rxd->rx_le; 931*355a415eSPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_HI(segs[0].ds_addr)); 932*355a415eSPyun YongHyeon rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 933*355a415eSPyun YongHyeon MSK_INC(idx, MSK_RX_RING_CNT); 934*355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 935*355a415eSPyun YongHyeon #endif 9360dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 9370dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 9380dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD); 9390dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap); 940*355a415eSPyun YongHyeon rxd->rx_m = NULL; 9410dbe28b3SPyun YongHyeon } 9420dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 9430dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap; 9440dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = map; 9450dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 9460dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 9470dbe28b3SPyun YongHyeon rxd->rx_m = m; 9480dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 9490dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 9500dbe28b3SPyun YongHyeon rx_le->msk_control = 9510dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 9520dbe28b3SPyun YongHyeon 9530dbe28b3SPyun YongHyeon return (0); 9540dbe28b3SPyun YongHyeon } 9550dbe28b3SPyun YongHyeon 9560dbe28b3SPyun YongHyeon static int 9570dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx) 9580dbe28b3SPyun YongHyeon { 9590dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 9600dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 9610dbe28b3SPyun YongHyeon struct mbuf *m; 9620dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 9630dbe28b3SPyun YongHyeon bus_dmamap_t map; 9640dbe28b3SPyun YongHyeon int nsegs; 9650dbe28b3SPyun YongHyeon 96685b340cbSPyun YongHyeon m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 9670dbe28b3SPyun YongHyeon if (m == NULL) 9680dbe28b3SPyun YongHyeon return (ENOBUFS); 9690dbe28b3SPyun YongHyeon if ((m->m_flags & M_EXT) == 0) { 9700dbe28b3SPyun YongHyeon m_freem(m); 9710dbe28b3SPyun YongHyeon return (ENOBUFS); 9720dbe28b3SPyun YongHyeon } 97385b340cbSPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 97483c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 9750dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 97683c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 97783c04c93SPyun YongHyeon else 97883c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 97983c04c93SPyun YongHyeon #endif 9800dbe28b3SPyun YongHyeon 9810dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag, 9820dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs, 9830dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 9840dbe28b3SPyun YongHyeon m_freem(m); 9850dbe28b3SPyun YongHyeon return (ENOBUFS); 9860dbe28b3SPyun YongHyeon } 9870dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 9880dbe28b3SPyun YongHyeon 9890dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 990*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 991*355a415eSPyun YongHyeon rx_le = rxd->rx_le; 992*355a415eSPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_HI(segs[0].ds_addr)); 993*355a415eSPyun YongHyeon rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 994*355a415eSPyun YongHyeon MSK_INC(idx, MSK_JUMBO_RX_RING_CNT); 995*355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 996*355a415eSPyun YongHyeon #endif 9970dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 9980dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 9990dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 10000dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 10010dbe28b3SPyun YongHyeon rxd->rx_dmamap); 1002*355a415eSPyun YongHyeon rxd->rx_m = NULL; 10030dbe28b3SPyun YongHyeon } 10040dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 10050dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap; 10060dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = map; 10070dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap, 10080dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 10090dbe28b3SPyun YongHyeon rxd->rx_m = m; 10100dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 10110dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 10120dbe28b3SPyun YongHyeon rx_le->msk_control = 10130dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 10140dbe28b3SPyun YongHyeon 10150dbe28b3SPyun YongHyeon return (0); 10160dbe28b3SPyun YongHyeon } 10170dbe28b3SPyun YongHyeon 10180dbe28b3SPyun YongHyeon /* 10190dbe28b3SPyun YongHyeon * Set media options. 10200dbe28b3SPyun YongHyeon */ 10210dbe28b3SPyun YongHyeon static int 10220dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp) 10230dbe28b3SPyun YongHyeon { 10240dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 10250dbe28b3SPyun YongHyeon struct mii_data *mii; 1026325c534eSPyun YongHyeon int error; 10270dbe28b3SPyun YongHyeon 10280dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 10290dbe28b3SPyun YongHyeon 10300dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 10310dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 1032325c534eSPyun YongHyeon error = mii_mediachg(mii); 10330dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10340dbe28b3SPyun YongHyeon 1035325c534eSPyun YongHyeon return (error); 10360dbe28b3SPyun YongHyeon } 10370dbe28b3SPyun YongHyeon 10380dbe28b3SPyun YongHyeon /* 10390dbe28b3SPyun YongHyeon * Report current media status. 10400dbe28b3SPyun YongHyeon */ 10410dbe28b3SPyun YongHyeon static void 10420dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 10430dbe28b3SPyun YongHyeon { 10440dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 10450dbe28b3SPyun YongHyeon struct mii_data *mii; 10460dbe28b3SPyun YongHyeon 10470dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 10480dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 10496f5a0d1fSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 10506f5a0d1fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10516f5a0d1fSPyun YongHyeon return; 10526f5a0d1fSPyun YongHyeon } 10530dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 10540dbe28b3SPyun YongHyeon 10550dbe28b3SPyun YongHyeon mii_pollstat(mii); 10560dbe28b3SPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 10570dbe28b3SPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 105857c81d92SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10590dbe28b3SPyun YongHyeon } 10600dbe28b3SPyun YongHyeon 10610dbe28b3SPyun YongHyeon static int 10620dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 10630dbe28b3SPyun YongHyeon { 10640dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 10650dbe28b3SPyun YongHyeon struct ifreq *ifr; 10660dbe28b3SPyun YongHyeon struct mii_data *mii; 1067388214e4SPyun YongHyeon int error, mask, reinit; 10680dbe28b3SPyun YongHyeon 10690dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 10700dbe28b3SPyun YongHyeon ifr = (struct ifreq *)data; 10710dbe28b3SPyun YongHyeon error = 0; 10720dbe28b3SPyun YongHyeon 10730dbe28b3SPyun YongHyeon switch(command) { 10740dbe28b3SPyun YongHyeon case SIOCSIFMTU: 1075e2b16603SPyun YongHyeon MSK_IF_LOCK(sc_if); 107685b340cbSPyun YongHyeon if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN) 10770dbe28b3SPyun YongHyeon error = EINVAL; 107885b340cbSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 1079e2b16603SPyun YongHyeon if (ifr->ifr_mtu > ETHERMTU) { 1080e2b16603SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 10810dbe28b3SPyun YongHyeon error = EINVAL; 10820dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 1083e2b16603SPyun YongHyeon break; 1084e2b16603SPyun YongHyeon } 1085e2b16603SPyun YongHyeon if ((sc_if->msk_flags & 1086e2b16603SPyun YongHyeon MSK_FLAG_JUMBO_NOCSUM) != 0) { 1087e2b16603SPyun YongHyeon ifp->if_hwassist &= 1088e2b16603SPyun YongHyeon ~(MSK_CSUM_FEATURES | CSUM_TSO); 1089e2b16603SPyun YongHyeon ifp->if_capenable &= 1090e2b16603SPyun YongHyeon ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1091e2b16603SPyun YongHyeon VLAN_CAPABILITIES(ifp); 109285b340cbSPyun YongHyeon } 109385b340cbSPyun YongHyeon } 1094e2b16603SPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 10958be664b8SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 10968be664b8SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1097e2b16603SPyun YongHyeon msk_init_locked(sc_if); 1098e2b16603SPyun YongHyeon } 10998be664b8SPyun YongHyeon } 1100e2b16603SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 11010dbe28b3SPyun YongHyeon break; 11020dbe28b3SPyun YongHyeon case SIOCSIFFLAGS: 11030dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 11040dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 1105b7e1e144SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 1106b7e1e144SPyun YongHyeon ((ifp->if_flags ^ sc_if->msk_if_flags) & 1107b7e1e144SPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 11086d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 1109b7e1e144SPyun YongHyeon else if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0) 11100dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 1111b7e1e144SPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 11120dbe28b3SPyun YongHyeon msk_stop(sc_if); 11130dbe28b3SPyun YongHyeon sc_if->msk_if_flags = ifp->if_flags; 11140dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 11150dbe28b3SPyun YongHyeon break; 11160dbe28b3SPyun YongHyeon case SIOCADDMULTI: 11170dbe28b3SPyun YongHyeon case SIOCDELMULTI: 11180dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 11190dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 11206d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 11210dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 11220dbe28b3SPyun YongHyeon break; 11230dbe28b3SPyun YongHyeon case SIOCGIFMEDIA: 11240dbe28b3SPyun YongHyeon case SIOCSIFMEDIA: 11250dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 11260dbe28b3SPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 11270dbe28b3SPyun YongHyeon break; 11280dbe28b3SPyun YongHyeon case SIOCSIFCAP: 1129388214e4SPyun YongHyeon reinit = 0; 11300dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 11310dbe28b3SPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 113298e02aebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 113398e02aebSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 11340dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 113598e02aebSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 11360dbe28b3SPyun YongHyeon ifp->if_hwassist |= MSK_CSUM_FEATURES; 11370dbe28b3SPyun YongHyeon else 11380dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~MSK_CSUM_FEATURES; 11390dbe28b3SPyun YongHyeon } 1140efb74172SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 1141388214e4SPyun YongHyeon (IFCAP_RXCSUM & ifp->if_capabilities) != 0) { 1142efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 1143388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0) 1144388214e4SPyun YongHyeon reinit = 1; 1145388214e4SPyun YongHyeon } 1146efb74172SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 1147efb74172SPyun YongHyeon (IFCAP_VLAN_HWCSUM & ifp->if_capabilities) != 0) 1148efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 114998e02aebSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 115098e02aebSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities) != 0) { 11510dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 115298e02aebSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 11530dbe28b3SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 11540dbe28b3SPyun YongHyeon else 11550dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 11560dbe28b3SPyun YongHyeon } 11574858893bSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 11584858893bSPyun YongHyeon (IFCAP_VLAN_HWTSO & ifp->if_capabilities) != 0) 11594858893bSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 11604858893bSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 11614858893bSPyun YongHyeon (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) { 11624858893bSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 11634858893bSPyun YongHyeon if ((IFCAP_VLAN_HWTAGGING & ifp->if_capenable) == 0) 11643edfecaaSPyun YongHyeon ifp->if_capenable &= 11653edfecaaSPyun YongHyeon ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM); 11664858893bSPyun YongHyeon msk_setvlan(sc_if, ifp); 11674858893bSPyun YongHyeon } 116885b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 1169e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 1170a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 1171a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1172a109c74fSPyun YongHyeon } 11730dbe28b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 1174388214e4SPyun YongHyeon if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1175388214e4SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1176388214e4SPyun YongHyeon msk_init_locked(sc_if); 1177388214e4SPyun YongHyeon } 11780dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 11790dbe28b3SPyun YongHyeon break; 11800dbe28b3SPyun YongHyeon default: 11810dbe28b3SPyun YongHyeon error = ether_ioctl(ifp, command, data); 11820dbe28b3SPyun YongHyeon break; 11830dbe28b3SPyun YongHyeon } 11840dbe28b3SPyun YongHyeon 11850dbe28b3SPyun YongHyeon return (error); 11860dbe28b3SPyun YongHyeon } 11870dbe28b3SPyun YongHyeon 11880dbe28b3SPyun YongHyeon static int 11890dbe28b3SPyun YongHyeon mskc_probe(device_t dev) 11900dbe28b3SPyun YongHyeon { 11910dbe28b3SPyun YongHyeon struct msk_product *mp; 11920dbe28b3SPyun YongHyeon uint16_t vendor, devid; 11930dbe28b3SPyun YongHyeon int i; 11940dbe28b3SPyun YongHyeon 11950dbe28b3SPyun YongHyeon vendor = pci_get_vendor(dev); 11960dbe28b3SPyun YongHyeon devid = pci_get_device(dev); 11970dbe28b3SPyun YongHyeon mp = msk_products; 11980dbe28b3SPyun YongHyeon for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]); 11990dbe28b3SPyun YongHyeon i++, mp++) { 12000dbe28b3SPyun YongHyeon if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) { 12010dbe28b3SPyun YongHyeon device_set_desc(dev, mp->msk_name); 12020dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 12030dbe28b3SPyun YongHyeon } 12040dbe28b3SPyun YongHyeon } 12050dbe28b3SPyun YongHyeon 12060dbe28b3SPyun YongHyeon return (ENXIO); 12070dbe28b3SPyun YongHyeon } 12080dbe28b3SPyun YongHyeon 12090dbe28b3SPyun YongHyeon static int 12100dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc) 12110dbe28b3SPyun YongHyeon { 1212e4a5f4e0SPyun YongHyeon int next; 12130dbe28b3SPyun YongHyeon int i; 12140dbe28b3SPyun YongHyeon 12150dbe28b3SPyun YongHyeon /* Get adapter SRAM size. */ 121683c04c93SPyun YongHyeon sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4; 12170dbe28b3SPyun YongHyeon if (bootverbose) 12180dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 12190dbe28b3SPyun YongHyeon "RAM buffer size : %dKB\n", sc->msk_ramsize); 122083c04c93SPyun YongHyeon if (sc->msk_ramsize == 0) 122183c04c93SPyun YongHyeon return (0); 122283c04c93SPyun YongHyeon 122383c04c93SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_RAMBUF; 12240dbe28b3SPyun YongHyeon /* 1225e4a5f4e0SPyun YongHyeon * Give receiver 2/3 of memory and round down to the multiple 1226b1ce21c6SRebecca Cran * of 1024. Tx/Rx RAM buffer size of Yukon II should be multiple 1227e4a5f4e0SPyun YongHyeon * of 1024. 12280dbe28b3SPyun YongHyeon */ 1229e4a5f4e0SPyun YongHyeon sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024); 1230e4a5f4e0SPyun YongHyeon sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize; 12310dbe28b3SPyun YongHyeon for (i = 0, next = 0; i < sc->msk_num_port; i++) { 12320dbe28b3SPyun YongHyeon sc->msk_rxqstart[i] = next; 1233e4a5f4e0SPyun YongHyeon sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1; 12340dbe28b3SPyun YongHyeon next = sc->msk_rxqend[i] + 1; 12350dbe28b3SPyun YongHyeon sc->msk_txqstart[i] = next; 1236e4a5f4e0SPyun YongHyeon sc->msk_txqend[i] = next + sc->msk_txqsize - 1; 12370dbe28b3SPyun YongHyeon next = sc->msk_txqend[i] + 1; 12380dbe28b3SPyun YongHyeon if (bootverbose) { 12390dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 12400dbe28b3SPyun YongHyeon "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i, 1241e4a5f4e0SPyun YongHyeon sc->msk_rxqsize / 1024, sc->msk_rxqstart[i], 12420dbe28b3SPyun YongHyeon sc->msk_rxqend[i]); 12430dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 12440dbe28b3SPyun YongHyeon "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i, 1245e4a5f4e0SPyun YongHyeon sc->msk_txqsize / 1024, sc->msk_txqstart[i], 12460dbe28b3SPyun YongHyeon sc->msk_txqend[i]); 12470dbe28b3SPyun YongHyeon } 12480dbe28b3SPyun YongHyeon } 12490dbe28b3SPyun YongHyeon 12500dbe28b3SPyun YongHyeon return (0); 12510dbe28b3SPyun YongHyeon } 12520dbe28b3SPyun YongHyeon 12530dbe28b3SPyun YongHyeon static void 12540dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode) 12550dbe28b3SPyun YongHyeon { 1256846e6d79SPyun YongHyeon uint32_t our, val; 12570dbe28b3SPyun YongHyeon int i; 12580dbe28b3SPyun YongHyeon 12590dbe28b3SPyun YongHyeon switch (mode) { 12600dbe28b3SPyun YongHyeon case MSK_PHY_POWERUP: 12610dbe28b3SPyun YongHyeon /* Switch power to VCC (WA for VAUX problem). */ 12620dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 12630dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); 12640dbe28b3SPyun YongHyeon /* Disable Core Clock Division, set Clock Select to 0. */ 12650dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS); 12660dbe28b3SPyun YongHyeon 12670dbe28b3SPyun YongHyeon val = 0; 12680dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 12690dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12700dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 12710dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 12720dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 12730dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 12740dbe28b3SPyun YongHyeon } 12750dbe28b3SPyun YongHyeon /* 12760dbe28b3SPyun YongHyeon * Enable PCI & Core Clock, enable clock gating for both Links. 12770dbe28b3SPyun YongHyeon */ 12780dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 12790dbe28b3SPyun YongHyeon 1280c6a34f76SPyun YongHyeon our = CSR_PCI_READ_4(sc, PCI_OUR_REG_1); 1281c6a34f76SPyun YongHyeon our &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); 1282daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 1283846e6d79SPyun YongHyeon if (sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 12840dbe28b3SPyun YongHyeon /* Deassert Low Power for 1st PHY. */ 1285c6a34f76SPyun YongHyeon our |= PCI_Y2_PHY1_COMA; 12860dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 1287c6a34f76SPyun YongHyeon our |= PCI_Y2_PHY2_COMA; 1288846e6d79SPyun YongHyeon } 1289daf29227SPyun YongHyeon } 1290c6a34f76SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U || 1291c6a34f76SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EX || 1292c6a34f76SPyun YongHyeon sc->msk_hw_id >= CHIP_ID_YUKON_FE_P) { 1293c6a34f76SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_4); 1294c6a34f76SPyun YongHyeon val &= (PCI_FORCE_ASPM_REQUEST | 1295c6a34f76SPyun YongHyeon PCI_ASPM_GPHY_LINK_DOWN | PCI_ASPM_INT_FIFO_EMPTY | 1296c6a34f76SPyun YongHyeon PCI_ASPM_CLKRUN_REQUEST); 12970dbe28b3SPyun YongHyeon /* Set all bits to 0 except bits 15..12. */ 1298c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_4, val); 1299c6a34f76SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_5); 1300c6a34f76SPyun YongHyeon val &= PCI_CTL_TIM_VMAIN_AV_MSK; 1301c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_5, val); 1302b45923a6SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_CFG_REG_1, 0); 1303c6a34f76SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_ON); 1304daf29227SPyun YongHyeon /* 1305daf29227SPyun YongHyeon * Disable status race, workaround for 1306daf29227SPyun YongHyeon * Yukon EC Ultra & Yukon EX. 1307daf29227SPyun YongHyeon */ 1308daf29227SPyun YongHyeon val = CSR_READ_4(sc, B2_GP_IO); 1309daf29227SPyun YongHyeon val |= GLB_GPIO_STAT_RACE_DIS; 1310daf29227SPyun YongHyeon CSR_WRITE_4(sc, B2_GP_IO, val); 1311daf29227SPyun YongHyeon CSR_READ_4(sc, B2_GP_IO); 13120dbe28b3SPyun YongHyeon } 1313c6a34f76SPyun YongHyeon /* Release PHY from PowerDown/COMA mode. */ 1314c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, our); 1315c6a34f76SPyun YongHyeon 13160dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 13170dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 13180dbe28b3SPyun YongHyeon GMLC_RST_SET); 13190dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 13200dbe28b3SPyun YongHyeon GMLC_RST_CLR); 13210dbe28b3SPyun YongHyeon } 13220dbe28b3SPyun YongHyeon break; 13230dbe28b3SPyun YongHyeon case MSK_PHY_POWERDOWN: 1324b45923a6SPyun YongHyeon val = CSR_PCI_READ_4(sc, PCI_OUR_REG_1); 13250dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD; 13260dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 13270dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 13280dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY1_COMA; 13290dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 13300dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY2_COMA; 13310dbe28b3SPyun YongHyeon } 1332b45923a6SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, val); 13330dbe28b3SPyun YongHyeon 13340dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 13350dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 13360dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 13370dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 13380dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 13390dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 13400dbe28b3SPyun YongHyeon val = 0; 13410dbe28b3SPyun YongHyeon } 13420dbe28b3SPyun YongHyeon /* 13430dbe28b3SPyun YongHyeon * Disable PCI & Core Clock, disable clock gating for 13440dbe28b3SPyun YongHyeon * both Links. 13450dbe28b3SPyun YongHyeon */ 13460dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 13470dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 13480dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF); 13490dbe28b3SPyun YongHyeon break; 13500dbe28b3SPyun YongHyeon default: 13510dbe28b3SPyun YongHyeon break; 13520dbe28b3SPyun YongHyeon } 13530dbe28b3SPyun YongHyeon } 13540dbe28b3SPyun YongHyeon 13550dbe28b3SPyun YongHyeon static void 13560dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc) 13570dbe28b3SPyun YongHyeon { 13580dbe28b3SPyun YongHyeon bus_addr_t addr; 13590dbe28b3SPyun YongHyeon uint16_t status; 13600dbe28b3SPyun YongHyeon uint32_t val; 1361d91192e3SPyun YongHyeon int i, initram; 13620dbe28b3SPyun YongHyeon 13630dbe28b3SPyun YongHyeon /* Disable ASF. */ 1364fe0b141eSPyun YongHyeon if (sc->msk_hw_id >= CHIP_ID_YUKON_XL && 1365fe0b141eSPyun YongHyeon sc->msk_hw_id <= CHIP_ID_YUKON_SUPR) { 1366fe0b141eSPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 1367fe0b141eSPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) { 1368fe0b141eSPyun YongHyeon CSR_WRITE_4(sc, B28_Y2_CPU_WDOG, 0); 1369daf29227SPyun YongHyeon status = CSR_READ_2(sc, B28_Y2_ASF_HCU_CCSR); 1370daf29227SPyun YongHyeon /* Clear AHB bridge & microcontroller reset. */ 1371daf29227SPyun YongHyeon status &= ~(Y2_ASF_HCU_CCSR_AHB_RST | 1372daf29227SPyun YongHyeon Y2_ASF_HCU_CCSR_CPU_RST_MODE); 1373daf29227SPyun YongHyeon /* Clear ASF microcontroller state. */ 1374daf29227SPyun YongHyeon status &= ~Y2_ASF_HCU_CCSR_UC_STATE_MSK; 1375fe0b141eSPyun YongHyeon status &= ~Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_MSK; 1376daf29227SPyun YongHyeon CSR_WRITE_2(sc, B28_Y2_ASF_HCU_CCSR, status); 1377fe0b141eSPyun YongHyeon CSR_WRITE_4(sc, B28_Y2_CPU_WDOG, 0); 1378daf29227SPyun YongHyeon } else 1379daf29227SPyun YongHyeon CSR_WRITE_1(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET); 13800dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE); 13810dbe28b3SPyun YongHyeon /* 1382fe0b141eSPyun YongHyeon * Since we disabled ASF, S/W reset is required for 1383fe0b141eSPyun YongHyeon * Power Management. 13840dbe28b3SPyun YongHyeon */ 13850dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 13860dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 1387fe0b141eSPyun YongHyeon } 13880dbe28b3SPyun YongHyeon 13890dbe28b3SPyun YongHyeon /* Clear all error bits in the PCI status register. */ 13900dbe28b3SPyun YongHyeon status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 13910dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 13920dbe28b3SPyun YongHyeon 13930dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, status | 13940dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 1395d1a02e09SJohn Baldwin PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2); 13960dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR); 13970dbe28b3SPyun YongHyeon 13980dbe28b3SPyun YongHyeon switch (sc->msk_bustype) { 13990dbe28b3SPyun YongHyeon case MSK_PEX_BUS: 14000dbe28b3SPyun YongHyeon /* Clear all PEX errors. */ 14010dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 14020dbe28b3SPyun YongHyeon val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 14030dbe28b3SPyun YongHyeon if ((val & PEX_RX_OV) != 0) { 14040dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_HW_ERR; 14050dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 14060dbe28b3SPyun YongHyeon } 14070dbe28b3SPyun YongHyeon break; 14080dbe28b3SPyun YongHyeon case MSK_PCI_BUS: 14090dbe28b3SPyun YongHyeon case MSK_PCIX_BUS: 14100dbe28b3SPyun YongHyeon /* Set Cache Line Size to 2(8bytes) if configured to 0. */ 14110dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1); 14120dbe28b3SPyun YongHyeon if (val == 0) 14130dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1); 14140dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS) { 14150dbe28b3SPyun YongHyeon /* Set Cache Line Size opt. */ 14160dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 14170dbe28b3SPyun YongHyeon val |= PCI_CLS_OPT; 14180dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 14190dbe28b3SPyun YongHyeon } 14200dbe28b3SPyun YongHyeon break; 14210dbe28b3SPyun YongHyeon } 14220dbe28b3SPyun YongHyeon /* Set PHY power state. */ 14230dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERUP); 14240dbe28b3SPyun YongHyeon 14250dbe28b3SPyun YongHyeon /* Reset GPHY/GMAC Control */ 14260dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 14270dbe28b3SPyun YongHyeon /* GPHY Control reset. */ 142810e71e22SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET); 142910e71e22SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR); 14300dbe28b3SPyun YongHyeon /* GMAC Control reset. */ 14310dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET); 14320dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR); 14330dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF); 1434e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 1435e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) 1436daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), 1437daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 1438daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 14390dbe28b3SPyun YongHyeon } 1440e0029a72SPyun YongHyeon 1441e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_SUPR && 1442e0029a72SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_SU_B0) 1443e0029a72SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, PCI_CLK_MACSEC_DIS); 1444e19bd6eeSPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_OPT && sc->msk_hw_rev == 0) { 1445e19bd6eeSPyun YongHyeon /* Disable PCIe PHY powerdown(reg 0x80, bit7). */ 1446e19bd6eeSPyun YongHyeon CSR_WRITE_4(sc, Y2_PEX_PHY_DATA, (0x0080 << 16) | 0x0080); 1447e19bd6eeSPyun YongHyeon } 14480dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 14490dbe28b3SPyun YongHyeon 14500dbe28b3SPyun YongHyeon /* LED On. */ 14510dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON); 14520dbe28b3SPyun YongHyeon 14530dbe28b3SPyun YongHyeon /* Clear TWSI IRQ. */ 14540dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ); 14550dbe28b3SPyun YongHyeon 14560dbe28b3SPyun YongHyeon /* Turn off hardware timer. */ 14570dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP); 14580dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ); 14590dbe28b3SPyun YongHyeon 14600dbe28b3SPyun YongHyeon /* Turn off descriptor polling. */ 14610dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP); 14620dbe28b3SPyun YongHyeon 14630dbe28b3SPyun YongHyeon /* Turn off time stamps. */ 14640dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP); 14650dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 14660dbe28b3SPyun YongHyeon 1467d91192e3SPyun YongHyeon initram = 0; 1468d91192e3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL || 1469d91192e3SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EC || 1470d91192e3SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_FE) 1471d91192e3SPyun YongHyeon initram++; 1472d91192e3SPyun YongHyeon 14730dbe28b3SPyun YongHyeon /* Configure timeout values. */ 1474d91192e3SPyun YongHyeon for (i = 0; initram > 0 && i < sc->msk_num_port; i++) { 14750dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET); 14760dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR); 14770dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1), 14780dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14790dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1), 14800dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14810dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1), 14820dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14830dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1), 14840dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14850dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1), 14860dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14870dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1), 14880dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14890dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2), 14900dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14910dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2), 14920dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14930dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2), 14940dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14950dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2), 14960dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14970dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2), 14980dbe28b3SPyun YongHyeon MSK_RI_TO_53); 14990dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2), 15000dbe28b3SPyun YongHyeon MSK_RI_TO_53); 15010dbe28b3SPyun YongHyeon } 15020dbe28b3SPyun YongHyeon 15030dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 15040dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 15050dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 15060dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 15070dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 15080dbe28b3SPyun YongHyeon 15090dbe28b3SPyun YongHyeon /* 15100dbe28b3SPyun YongHyeon * On dual port PCI-X card, there is an problem where status 15110dbe28b3SPyun YongHyeon * can be received out of order due to split transactions. 15120dbe28b3SPyun YongHyeon */ 15137420e9dcSPyun YongHyeon if (sc->msk_pcixcap != 0 && sc->msk_num_port > 1) { 15140dbe28b3SPyun YongHyeon uint16_t pcix_cmd; 15150dbe28b3SPyun YongHyeon 15167420e9dcSPyun YongHyeon pcix_cmd = pci_read_config(sc->msk_dev, 15177420e9dcSPyun YongHyeon sc->msk_pcixcap + PCIXR_COMMAND, 2); 15180dbe28b3SPyun YongHyeon /* Clear Max Outstanding Split Transactions. */ 15197420e9dcSPyun YongHyeon pcix_cmd &= ~PCIXM_COMMAND_MAX_SPLITS; 15200dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 15217420e9dcSPyun YongHyeon pci_write_config(sc->msk_dev, 15227420e9dcSPyun YongHyeon sc->msk_pcixcap + PCIXR_COMMAND, pcix_cmd, 2); 15230dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 15240dbe28b3SPyun YongHyeon } 15257420e9dcSPyun YongHyeon if (sc->msk_expcap != 0) { 15267420e9dcSPyun YongHyeon /* Change Max. Read Request Size to 2048 bytes. */ 15277420e9dcSPyun YongHyeon if (pci_get_max_read_req(sc->msk_dev) == 512) 15287420e9dcSPyun YongHyeon pci_set_max_read_req(sc->msk_dev, 2048); 15290dbe28b3SPyun YongHyeon } 15300dbe28b3SPyun YongHyeon 15310dbe28b3SPyun YongHyeon /* Clear status list. */ 15320dbe28b3SPyun YongHyeon bzero(sc->msk_stat_ring, 1533*355a415eSPyun YongHyeon sizeof(struct msk_stat_desc) * sc->msk_stat_count); 15340dbe28b3SPyun YongHyeon sc->msk_stat_cons = 0; 15350dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 15360dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15370dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET); 15380dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR); 15390dbe28b3SPyun YongHyeon /* Set the status list base address. */ 15400dbe28b3SPyun YongHyeon addr = sc->msk_stat_ring_paddr; 15410dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr)); 15420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr)); 15430dbe28b3SPyun YongHyeon /* Set the status list last index. */ 1544*355a415eSPyun YongHyeon CSR_WRITE_2(sc, STAT_LAST_IDX, sc->msk_stat_count - 1); 1545cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC && 1546cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_EC_A1) { 15470dbe28b3SPyun YongHyeon /* WA for dev. #4.3 */ 15480dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK); 15490dbe28b3SPyun YongHyeon /* WA for dev. #4.18 */ 15500dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21); 15510dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07); 15520dbe28b3SPyun YongHyeon } else { 15530dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a); 15540dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10); 1555cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 1556cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_XL_A0) 1557cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04); 1558cfd540e7SPyun YongHyeon else 1559cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10); 15600dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190); 15610dbe28b3SPyun YongHyeon } 15620dbe28b3SPyun YongHyeon /* 15630dbe28b3SPyun YongHyeon * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI. 15640dbe28b3SPyun YongHyeon */ 15650dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000)); 15660dbe28b3SPyun YongHyeon 15670dbe28b3SPyun YongHyeon /* Enable status unit. */ 15680dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON); 15690dbe28b3SPyun YongHyeon 15700dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START); 15710dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START); 15720dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START); 15730dbe28b3SPyun YongHyeon } 15740dbe28b3SPyun YongHyeon 15750dbe28b3SPyun YongHyeon static int 15760dbe28b3SPyun YongHyeon msk_probe(device_t dev) 15770dbe28b3SPyun YongHyeon { 15780dbe28b3SPyun YongHyeon struct msk_softc *sc; 15790dbe28b3SPyun YongHyeon char desc[100]; 15800dbe28b3SPyun YongHyeon 15810dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 15820dbe28b3SPyun YongHyeon /* 15830dbe28b3SPyun YongHyeon * Not much to do here. We always know there will be 15840dbe28b3SPyun YongHyeon * at least one GMAC present, and if there are two, 15850dbe28b3SPyun YongHyeon * mskc_attach() will create a second device instance 15860dbe28b3SPyun YongHyeon * for us. 15870dbe28b3SPyun YongHyeon */ 15880dbe28b3SPyun YongHyeon snprintf(desc, sizeof(desc), 15890dbe28b3SPyun YongHyeon "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x", 15900dbe28b3SPyun YongHyeon model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id, 15910dbe28b3SPyun YongHyeon sc->msk_hw_rev); 15920dbe28b3SPyun YongHyeon device_set_desc_copy(dev, desc); 15930dbe28b3SPyun YongHyeon 15940dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 15950dbe28b3SPyun YongHyeon } 15960dbe28b3SPyun YongHyeon 15970dbe28b3SPyun YongHyeon static int 15980dbe28b3SPyun YongHyeon msk_attach(device_t dev) 15990dbe28b3SPyun YongHyeon { 16000dbe28b3SPyun YongHyeon struct msk_softc *sc; 16010dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 16020dbe28b3SPyun YongHyeon struct ifnet *ifp; 1603fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 16040dbe28b3SPyun YongHyeon int i, port, error; 16050dbe28b3SPyun YongHyeon uint8_t eaddr[6]; 16060dbe28b3SPyun YongHyeon 16070dbe28b3SPyun YongHyeon if (dev == NULL) 16080dbe28b3SPyun YongHyeon return (EINVAL); 16090dbe28b3SPyun YongHyeon 16100dbe28b3SPyun YongHyeon error = 0; 16110dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 16120dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 1613fcb62a8bSPyun YongHyeon mmd = device_get_ivars(dev); 1614fcb62a8bSPyun YongHyeon port = mmd->port; 16150dbe28b3SPyun YongHyeon 16160dbe28b3SPyun YongHyeon sc_if->msk_if_dev = dev; 16170dbe28b3SPyun YongHyeon sc_if->msk_port = port; 16180dbe28b3SPyun YongHyeon sc_if->msk_softc = sc; 161983c04c93SPyun YongHyeon sc_if->msk_flags = sc->msk_pflags; 16200dbe28b3SPyun YongHyeon sc->msk_if[port] = sc_if; 16210dbe28b3SPyun YongHyeon /* Setup Tx/Rx queue register offsets. */ 16220dbe28b3SPyun YongHyeon if (port == MSK_PORT_A) { 16230dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA1; 16240dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS1; 16250dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R1; 16260dbe28b3SPyun YongHyeon } else { 16270dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA2; 16280dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS2; 16290dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R2; 16300dbe28b3SPyun YongHyeon } 16310dbe28b3SPyun YongHyeon 16320dbe28b3SPyun YongHyeon callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0); 16333a91ee71SPyun YongHyeon msk_sysctl_node(sc_if); 16340dbe28b3SPyun YongHyeon 16350dbe28b3SPyun YongHyeon if ((error = msk_txrx_dma_alloc(sc_if) != 0)) 16360dbe28b3SPyun YongHyeon goto fail; 163785b340cbSPyun YongHyeon msk_rx_dma_jalloc(sc_if); 16380dbe28b3SPyun YongHyeon 16390dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER); 16400dbe28b3SPyun YongHyeon if (ifp == NULL) { 16410dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "can not if_alloc()\n"); 16420dbe28b3SPyun YongHyeon error = ENOSPC; 16430dbe28b3SPyun YongHyeon goto fail; 16440dbe28b3SPyun YongHyeon } 16450dbe28b3SPyun YongHyeon ifp->if_softc = sc_if; 16460dbe28b3SPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 16470dbe28b3SPyun YongHyeon ifp->if_mtu = ETHERMTU; 16480dbe28b3SPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1649a109c74fSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4; 1650efb74172SPyun YongHyeon /* 1651388214e4SPyun YongHyeon * Enable Rx checksum offloading if controller supports 1652388214e4SPyun YongHyeon * new descriptor formant and controller is not Yukon XL. 1653efb74172SPyun YongHyeon */ 1654388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 1655388214e4SPyun YongHyeon sc->msk_hw_id != CHIP_ID_YUKON_XL) 1656388214e4SPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 1657efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1658efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1659efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 1660a109c74fSPyun YongHyeon ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO; 16610dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 16620dbe28b3SPyun YongHyeon ifp->if_ioctl = msk_ioctl; 16630dbe28b3SPyun YongHyeon ifp->if_start = msk_start; 16640dbe28b3SPyun YongHyeon ifp->if_init = msk_init; 16650dbe28b3SPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1); 16660dbe28b3SPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1; 16670dbe28b3SPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 16680dbe28b3SPyun YongHyeon /* 16690dbe28b3SPyun YongHyeon * Get station address for this interface. Note that 16700dbe28b3SPyun YongHyeon * dual port cards actually come with three station 16710dbe28b3SPyun YongHyeon * addresses: one for each port, plus an extra. The 16720dbe28b3SPyun YongHyeon * extra one is used by the SysKonnect driver software 16730dbe28b3SPyun YongHyeon * as a 'virtual' station address for when both ports 16740dbe28b3SPyun YongHyeon * are operating in failover mode. Currently we don't 16750dbe28b3SPyun YongHyeon * use this extra address. 16760dbe28b3SPyun YongHyeon */ 16770dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 16780dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 16790dbe28b3SPyun YongHyeon eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i); 16800dbe28b3SPyun YongHyeon 16810dbe28b3SPyun YongHyeon /* 16820dbe28b3SPyun YongHyeon * Call MI attach routine. Can't hold locks when calling into ether_*. 16830dbe28b3SPyun YongHyeon */ 16840dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 16850dbe28b3SPyun YongHyeon ether_ifattach(ifp, eaddr); 16860dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 16870dbe28b3SPyun YongHyeon 1688224003b7SPyun YongHyeon /* VLAN capability setup */ 1689224003b7SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 1690224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NOHWVLAN) == 0) { 169106ff0944SPyun YongHyeon /* 169206ff0944SPyun YongHyeon * Due to Tx checksum offload hardware bugs, msk(4) manually 169306ff0944SPyun YongHyeon * computes checksum for short frames. For VLAN tagged frames 169406ff0944SPyun YongHyeon * this workaround does not work so disable checksum offload 169506ff0944SPyun YongHyeon * for VLAN interface. 169606ff0944SPyun YongHyeon */ 16974858893bSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWTSO; 1698efb74172SPyun YongHyeon /* 1699b1ce21c6SRebecca Cran * Enable Rx checksum offloading for VLAN tagged frames 1700efb74172SPyun YongHyeon * if controller support new descriptor format. 1701efb74172SPyun YongHyeon */ 1702efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1703efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1704efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 1705224003b7SPyun YongHyeon } 17060dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 17070dbe28b3SPyun YongHyeon 17080dbe28b3SPyun YongHyeon /* 17090dbe28b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 17100dbe28b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 17110dbe28b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 17120dbe28b3SPyun YongHyeon */ 17130dbe28b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 17140dbe28b3SPyun YongHyeon 17150dbe28b3SPyun YongHyeon /* 17160dbe28b3SPyun YongHyeon * Do miibus setup. 17170dbe28b3SPyun YongHyeon */ 17180dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 17198e5d93dbSMarius Strobl error = mii_attach(dev, &sc_if->msk_miibus, ifp, msk_mediachange, 17208e5d93dbSMarius Strobl msk_mediastatus, BMSR_DEFCAPMASK, PHY_ADDR_MARV, MII_OFFSET_ANY, 17218e5d93dbSMarius Strobl mmd->mii_flags); 17220dbe28b3SPyun YongHyeon if (error != 0) { 17238e5d93dbSMarius Strobl device_printf(sc_if->msk_if_dev, "attaching PHYs failed\n"); 17240dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 17250dbe28b3SPyun YongHyeon error = ENXIO; 17260dbe28b3SPyun YongHyeon goto fail; 17270dbe28b3SPyun YongHyeon } 17280dbe28b3SPyun YongHyeon 17290dbe28b3SPyun YongHyeon fail: 17300dbe28b3SPyun YongHyeon if (error != 0) { 17310dbe28b3SPyun YongHyeon /* Access should be ok even though lock has been dropped */ 17320dbe28b3SPyun YongHyeon sc->msk_if[port] = NULL; 17330dbe28b3SPyun YongHyeon msk_detach(dev); 17340dbe28b3SPyun YongHyeon } 17350dbe28b3SPyun YongHyeon 17360dbe28b3SPyun YongHyeon return (error); 17370dbe28b3SPyun YongHyeon } 17380dbe28b3SPyun YongHyeon 17390dbe28b3SPyun YongHyeon /* 17400dbe28b3SPyun YongHyeon * Attach the interface. Allocate softc structures, do ifmedia 17410dbe28b3SPyun YongHyeon * setup and ethernet/BPF attach. 17420dbe28b3SPyun YongHyeon */ 17430dbe28b3SPyun YongHyeon static int 17440dbe28b3SPyun YongHyeon mskc_attach(device_t dev) 17450dbe28b3SPyun YongHyeon { 17460dbe28b3SPyun YongHyeon struct msk_softc *sc; 1747fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 1748fcb62a8bSPyun YongHyeon int error, msic, msir, reg; 17490dbe28b3SPyun YongHyeon 17500dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 17510dbe28b3SPyun YongHyeon sc->msk_dev = dev; 17520dbe28b3SPyun YongHyeon mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 17530dbe28b3SPyun YongHyeon MTX_DEF); 17540dbe28b3SPyun YongHyeon 17550dbe28b3SPyun YongHyeon /* 17560dbe28b3SPyun YongHyeon * Map control/status registers. 17570dbe28b3SPyun YongHyeon */ 17580dbe28b3SPyun YongHyeon pci_enable_busmaster(dev); 17590dbe28b3SPyun YongHyeon 1760298946a9SPyun YongHyeon /* Allocate I/O resource */ 17610dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE 17620dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 17630dbe28b3SPyun YongHyeon #else 17640dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 17650dbe28b3SPyun YongHyeon #endif 1766a485f97aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_legacy; 17670dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 17680dbe28b3SPyun YongHyeon if (error) { 17690dbe28b3SPyun YongHyeon if (sc->msk_res_spec == msk_res_spec_mem) 17700dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 17710dbe28b3SPyun YongHyeon else 17720dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 17730dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 17740dbe28b3SPyun YongHyeon if (error) { 17750dbe28b3SPyun YongHyeon device_printf(dev, "couldn't allocate %s resources\n", 17760dbe28b3SPyun YongHyeon sc->msk_res_spec == msk_res_spec_mem ? "memory" : 17770dbe28b3SPyun YongHyeon "I/O"); 17780dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 17790dbe28b3SPyun YongHyeon return (ENXIO); 17800dbe28b3SPyun YongHyeon } 17810dbe28b3SPyun YongHyeon } 17820dbe28b3SPyun YongHyeon 1783c6a34f76SPyun YongHyeon /* Enable all clocks before accessing any registers. */ 1784c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0); 1785c6a34f76SPyun YongHyeon 17860dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 17870dbe28b3SPyun YongHyeon sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID); 17880dbe28b3SPyun YongHyeon sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f; 17890dbe28b3SPyun YongHyeon /* Bail out if chip is not recognized. */ 17900dbe28b3SPyun YongHyeon if (sc->msk_hw_id < CHIP_ID_YUKON_XL || 1791e19bd6eeSPyun YongHyeon sc->msk_hw_id > CHIP_ID_YUKON_OPT || 1792e19bd6eeSPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_UNKNOWN) { 17930dbe28b3SPyun YongHyeon device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n", 17940dbe28b3SPyun YongHyeon sc->msk_hw_id, sc->msk_hw_rev); 1795ad6d01d1SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 1796ad6d01d1SPyun YongHyeon return (ENXIO); 17970dbe28b3SPyun YongHyeon } 17980dbe28b3SPyun YongHyeon 17990dbe28b3SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 18000dbe28b3SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 18010dbe28b3SPyun YongHyeon OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW, 18020dbe28b3SPyun YongHyeon &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I", 18030dbe28b3SPyun YongHyeon "max number of Rx events to process"); 18040dbe28b3SPyun YongHyeon 18050dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 18060dbe28b3SPyun YongHyeon error = resource_int_value(device_get_name(dev), device_get_unit(dev), 18070dbe28b3SPyun YongHyeon "process_limit", &sc->msk_process_limit); 18080dbe28b3SPyun YongHyeon if (error == 0) { 18090dbe28b3SPyun YongHyeon if (sc->msk_process_limit < MSK_PROC_MIN || 18100dbe28b3SPyun YongHyeon sc->msk_process_limit > MSK_PROC_MAX) { 18110dbe28b3SPyun YongHyeon device_printf(dev, "process_limit value out of range; " 18120dbe28b3SPyun YongHyeon "using default: %d\n", MSK_PROC_DEFAULT); 18130dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 18140dbe28b3SPyun YongHyeon } 18150dbe28b3SPyun YongHyeon } 18160dbe28b3SPyun YongHyeon 1817cf570c1fSPyun YongHyeon sc->msk_int_holdoff = MSK_INT_HOLDOFF_DEFAULT; 1818cf570c1fSPyun YongHyeon SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 1819cf570c1fSPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO, 1820cf570c1fSPyun YongHyeon "int_holdoff", CTLFLAG_RW, &sc->msk_int_holdoff, 0, 1821cf570c1fSPyun YongHyeon "Maximum number of time to delay interrupts"); 1822cf570c1fSPyun YongHyeon resource_int_value(device_get_name(dev), device_get_unit(dev), 1823cf570c1fSPyun YongHyeon "int_holdoff", &sc->msk_int_holdoff); 1824cf570c1fSPyun YongHyeon 18250dbe28b3SPyun YongHyeon sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP); 18260dbe28b3SPyun YongHyeon /* Check number of MACs. */ 18270dbe28b3SPyun YongHyeon sc->msk_num_port = 1; 18280dbe28b3SPyun YongHyeon if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) == 18290dbe28b3SPyun YongHyeon CFG_DUAL_MAC_MSK) { 18300dbe28b3SPyun YongHyeon if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC)) 18310dbe28b3SPyun YongHyeon sc->msk_num_port++; 18320dbe28b3SPyun YongHyeon } 18330dbe28b3SPyun YongHyeon 18340dbe28b3SPyun YongHyeon /* Check bus type. */ 18353b0a4aefSJohn Baldwin if (pci_find_cap(sc->msk_dev, PCIY_EXPRESS, ®) == 0) { 18360dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PEX_BUS; 18377420e9dcSPyun YongHyeon sc->msk_expcap = reg; 18383b0a4aefSJohn Baldwin } else if (pci_find_cap(sc->msk_dev, PCIY_PCIX, ®) == 0) { 18390dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCIX_BUS; 18407420e9dcSPyun YongHyeon sc->msk_pcixcap = reg; 18417420e9dcSPyun YongHyeon } else 18420dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCI_BUS; 18430dbe28b3SPyun YongHyeon 18440dbe28b3SPyun YongHyeon switch (sc->msk_hw_id) { 18450dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC: 1846a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1847e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 1848e2b16603SPyun YongHyeon break; 18490dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 1850a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1851e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM; 18520dbe28b3SPyun YongHyeon break; 1853daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 1854a91981e4SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1855ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 | 1856ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1857ebb25bfaSPyun YongHyeon /* 1858ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 1859ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 1860ebb25bfaSPyun YongHyeon */ 1861ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 1862ebb25bfaSPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_AUTOTX_CSUM; 1863ebb25bfaSPyun YongHyeon /* 1864ebb25bfaSPyun YongHyeon * Yukon Extreme A0 could not use store-and-forward 1865ebb25bfaSPyun YongHyeon * for jumbo frames, so disable Tx checksum 1866ebb25bfaSPyun YongHyeon * offloading for jumbo frames. 1867ebb25bfaSPyun YongHyeon */ 1868ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0) 1869ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO_NOCSUM; 1870daf29227SPyun YongHyeon break; 18710dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_FE: 1872a91981e4SPyun YongHyeon sc->msk_clock = 100; /* 100 MHz */ 1873e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER; 18740dbe28b3SPyun YongHyeon break; 187561708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 1876a91981e4SPyun YongHyeon sc->msk_clock = 50; /* 50 MHz */ 1877ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER | MSK_FLAG_DESCV2 | 1878ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1879224003b7SPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 1880224003b7SPyun YongHyeon /* 1881224003b7SPyun YongHyeon * XXX 1882224003b7SPyun YongHyeon * FE+ A0 has status LE writeback bug so msk(4) 1883224003b7SPyun YongHyeon * does not rely on status word of received frame 1884224003b7SPyun YongHyeon * in msk_rxeof() which in turn disables all 1885224003b7SPyun YongHyeon * hardware assistance bits reported by the status 1886b1ce21c6SRebecca Cran * word as well as validity of the received frame. 1887224003b7SPyun YongHyeon * Just pass received frames to upper stack with 1888224003b7SPyun YongHyeon * minimal test and let upper stack handle them. 1889224003b7SPyun YongHyeon */ 1890efb74172SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_NOHWVLAN | 1891efb74172SPyun YongHyeon MSK_FLAG_NORXCHK | MSK_FLAG_NORX_CSUM; 1892224003b7SPyun YongHyeon } 189361708f4cSPyun YongHyeon break; 18940dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_XL: 1895a91981e4SPyun YongHyeon sc->msk_clock = 156; /* 156 MHz */ 1896e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 18970dbe28b3SPyun YongHyeon break; 1898e0029a72SPyun YongHyeon case CHIP_ID_YUKON_SUPR: 1899e0029a72SPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1900e0029a72SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 | 1901e0029a72SPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1902e0029a72SPyun YongHyeon break; 190376202a16SPyun YongHyeon case CHIP_ID_YUKON_UL_2: 190484e3651eSPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 190576202a16SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 190676202a16SPyun YongHyeon break; 1907e19bd6eeSPyun YongHyeon case CHIP_ID_YUKON_OPT: 1908e19bd6eeSPyun YongHyeon sc->msk_clock = 125; /* 125 MHz */ 1909e19bd6eeSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2; 1910e19bd6eeSPyun YongHyeon break; 19110dbe28b3SPyun YongHyeon default: 1912a91981e4SPyun YongHyeon sc->msk_clock = 156; /* 156 MHz */ 1913cfd540e7SPyun YongHyeon break; 19140dbe28b3SPyun YongHyeon } 19150dbe28b3SPyun YongHyeon 1916298946a9SPyun YongHyeon /* Allocate IRQ resources. */ 1917298946a9SPyun YongHyeon msic = pci_msi_count(dev); 1918298946a9SPyun YongHyeon if (bootverbose) 1919298946a9SPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 192053dcfbd1SPyun YongHyeon if (legacy_intr != 0) 192153dcfbd1SPyun YongHyeon msi_disable = 1; 1922c72f075aSPyun YongHyeon if (msi_disable == 0 && msic > 0) { 1923c72f075aSPyun YongHyeon msir = 1; 1924c72f075aSPyun YongHyeon if (pci_alloc_msi(dev, &msir) == 0) { 1925c72f075aSPyun YongHyeon if (msir == 1) { 19267a76e8a4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_MSI; 1927c72f075aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_msi; 19286ec27c17SPyun YongHyeon } else 1929298946a9SPyun YongHyeon pci_release_msi(dev); 1930298946a9SPyun YongHyeon } 19318463d7a0SPyun YongHyeon } 1932298946a9SPyun YongHyeon 1933298946a9SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq); 1934298946a9SPyun YongHyeon if (error) { 1935298946a9SPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1936298946a9SPyun YongHyeon goto fail; 1937298946a9SPyun YongHyeon } 1938298946a9SPyun YongHyeon 19390dbe28b3SPyun YongHyeon if ((error = msk_status_dma_alloc(sc)) != 0) 19400dbe28b3SPyun YongHyeon goto fail; 19410dbe28b3SPyun YongHyeon 19420dbe28b3SPyun YongHyeon /* Set base interrupt mask. */ 19430dbe28b3SPyun YongHyeon sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU; 19440dbe28b3SPyun YongHyeon sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR | 19450dbe28b3SPyun YongHyeon Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP; 19460dbe28b3SPyun YongHyeon 19470dbe28b3SPyun YongHyeon /* Reset the adapter. */ 19480dbe28b3SPyun YongHyeon mskc_reset(sc); 19490dbe28b3SPyun YongHyeon 19500dbe28b3SPyun YongHyeon if ((error = mskc_setup_rambuffer(sc)) != 0) 19510dbe28b3SPyun YongHyeon goto fail; 19520dbe28b3SPyun YongHyeon 19530dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1); 19540dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] == NULL) { 19550dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_A\n"); 19560dbe28b3SPyun YongHyeon error = ENXIO; 19570dbe28b3SPyun YongHyeon goto fail; 19580dbe28b3SPyun YongHyeon } 1959fcb62a8bSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO); 1960fcb62a8bSPyun YongHyeon if (mmd == NULL) { 19610dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 19620dbe28b3SPyun YongHyeon "ivars of PORT_A\n"); 19630dbe28b3SPyun YongHyeon error = ENXIO; 19640dbe28b3SPyun YongHyeon goto fail; 19650dbe28b3SPyun YongHyeon } 1966fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_A; 1967fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 1968efd4fc3fSMarius Strobl mmd->mii_flags |= MIIF_DOPAUSE; 19698e5d93dbSMarius Strobl if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S') 1970fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 19718e5d93dbSMarius Strobl if (sc->msk_pmd == 'P') 19728e5d93dbSMarius Strobl mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0; 1973fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_A], mmd); 19740dbe28b3SPyun YongHyeon 19750dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) { 19760dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1); 19770dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] == NULL) { 19780dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_B\n"); 19790dbe28b3SPyun YongHyeon error = ENXIO; 19800dbe28b3SPyun YongHyeon goto fail; 19810dbe28b3SPyun YongHyeon } 198281e2a01aSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | 198381e2a01aSPyun YongHyeon M_ZERO); 1984fcb62a8bSPyun YongHyeon if (mmd == NULL) { 19850dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 19860dbe28b3SPyun YongHyeon "ivars of PORT_B\n"); 19870dbe28b3SPyun YongHyeon error = ENXIO; 19880dbe28b3SPyun YongHyeon goto fail; 19890dbe28b3SPyun YongHyeon } 1990fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_B; 1991fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 19928e5d93dbSMarius Strobl if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S') 1993fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 19948e5d93dbSMarius Strobl if (sc->msk_pmd == 'P') 19958e5d93dbSMarius Strobl mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0; 1996fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_B], mmd); 19970dbe28b3SPyun YongHyeon } 19980dbe28b3SPyun YongHyeon 19990dbe28b3SPyun YongHyeon error = bus_generic_attach(dev); 20000dbe28b3SPyun YongHyeon if (error) { 20010dbe28b3SPyun YongHyeon device_printf(dev, "failed to attach port(s)\n"); 20020dbe28b3SPyun YongHyeon goto fail; 20030dbe28b3SPyun YongHyeon } 20040dbe28b3SPyun YongHyeon 200553dcfbd1SPyun YongHyeon /* Hook interrupt last to avoid having to lock softc. */ 200653dcfbd1SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 2007c876b43fSPyun YongHyeon INTR_MPSAFE, NULL, msk_intr, sc, &sc->msk_intrhand); 20080dbe28b3SPyun YongHyeon if (error != 0) { 20090dbe28b3SPyun YongHyeon device_printf(dev, "couldn't set up interrupt handler\n"); 20100dbe28b3SPyun YongHyeon goto fail; 20110dbe28b3SPyun YongHyeon } 20120dbe28b3SPyun YongHyeon fail: 20130dbe28b3SPyun YongHyeon if (error != 0) 20140dbe28b3SPyun YongHyeon mskc_detach(dev); 20150dbe28b3SPyun YongHyeon 20160dbe28b3SPyun YongHyeon return (error); 20170dbe28b3SPyun YongHyeon } 20180dbe28b3SPyun YongHyeon 20190dbe28b3SPyun YongHyeon /* 20200dbe28b3SPyun YongHyeon * Shutdown hardware and free up resources. This can be called any 20210dbe28b3SPyun YongHyeon * time after the mutex has been initialized. It is called in both 20220dbe28b3SPyun YongHyeon * the error case in attach and the normal detach case so it needs 20230dbe28b3SPyun YongHyeon * to be careful about only freeing resources that have actually been 20240dbe28b3SPyun YongHyeon * allocated. 20250dbe28b3SPyun YongHyeon */ 20260dbe28b3SPyun YongHyeon static int 20270dbe28b3SPyun YongHyeon msk_detach(device_t dev) 20280dbe28b3SPyun YongHyeon { 20290dbe28b3SPyun YongHyeon struct msk_softc *sc; 20300dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 20310dbe28b3SPyun YongHyeon struct ifnet *ifp; 20320dbe28b3SPyun YongHyeon 20330dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 20340dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx), 20350dbe28b3SPyun YongHyeon ("msk mutex not initialized in msk_detach")); 20360dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 20370dbe28b3SPyun YongHyeon 20380dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 20390dbe28b3SPyun YongHyeon if (device_is_attached(dev)) { 20400dbe28b3SPyun YongHyeon /* XXX */ 20417a76e8a4SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_DETACH; 20420dbe28b3SPyun YongHyeon msk_stop(sc_if); 20430dbe28b3SPyun YongHyeon /* Can't hold locks while calling detach. */ 20440dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 20450dbe28b3SPyun YongHyeon callout_drain(&sc_if->msk_tick_ch); 20464c5a247bSGleb Smirnoff if (ifp) 20470dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 20480dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 20490dbe28b3SPyun YongHyeon } 20500dbe28b3SPyun YongHyeon 20510dbe28b3SPyun YongHyeon /* 20520dbe28b3SPyun YongHyeon * We're generally called from mskc_detach() which is using 20530dbe28b3SPyun YongHyeon * device_delete_child() to get to here. It's already trashed 20540dbe28b3SPyun YongHyeon * miibus for us, so don't do it here or we'll panic. 20550dbe28b3SPyun YongHyeon * 20560dbe28b3SPyun YongHyeon * if (sc_if->msk_miibus != NULL) { 20570dbe28b3SPyun YongHyeon * device_delete_child(dev, sc_if->msk_miibus); 20580dbe28b3SPyun YongHyeon * sc_if->msk_miibus = NULL; 20590dbe28b3SPyun YongHyeon * } 20600dbe28b3SPyun YongHyeon */ 20610dbe28b3SPyun YongHyeon 206285b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 20630dbe28b3SPyun YongHyeon msk_txrx_dma_free(sc_if); 20640dbe28b3SPyun YongHyeon bus_generic_detach(dev); 20650dbe28b3SPyun YongHyeon 20660dbe28b3SPyun YongHyeon if (ifp) 20670dbe28b3SPyun YongHyeon if_free(ifp); 20680dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 20690dbe28b3SPyun YongHyeon sc->msk_if[sc_if->msk_port] = NULL; 20700dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 20710dbe28b3SPyun YongHyeon 20720dbe28b3SPyun YongHyeon return (0); 20730dbe28b3SPyun YongHyeon } 20740dbe28b3SPyun YongHyeon 20750dbe28b3SPyun YongHyeon static int 20760dbe28b3SPyun YongHyeon mskc_detach(device_t dev) 20770dbe28b3SPyun YongHyeon { 20780dbe28b3SPyun YongHyeon struct msk_softc *sc; 20790dbe28b3SPyun YongHyeon 20800dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 20810dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized")); 20820dbe28b3SPyun YongHyeon 20830dbe28b3SPyun YongHyeon if (device_is_alive(dev)) { 20840dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] != NULL) { 20850dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_A]), 20860dbe28b3SPyun YongHyeon M_DEVBUF); 20870dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_A]); 20880dbe28b3SPyun YongHyeon } 20890dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] != NULL) { 20900dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_B]), 20910dbe28b3SPyun YongHyeon M_DEVBUF); 20920dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_B]); 20930dbe28b3SPyun YongHyeon } 20940dbe28b3SPyun YongHyeon bus_generic_detach(dev); 20950dbe28b3SPyun YongHyeon } 20960dbe28b3SPyun YongHyeon 20970dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 20980dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 20990dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 21000dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 21010dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 21020dbe28b3SPyun YongHyeon 21030dbe28b3SPyun YongHyeon /* LED Off. */ 21040dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF); 21050dbe28b3SPyun YongHyeon 21060dbe28b3SPyun YongHyeon /* Put hardware reset. */ 21070dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 21080dbe28b3SPyun YongHyeon 21090dbe28b3SPyun YongHyeon msk_status_dma_free(sc); 21100dbe28b3SPyun YongHyeon 2111c72f075aSPyun YongHyeon if (sc->msk_intrhand) { 2112c72f075aSPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand); 2113c72f075aSPyun YongHyeon sc->msk_intrhand = NULL; 2114298946a9SPyun YongHyeon } 2115298946a9SPyun YongHyeon bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq); 21167a76e8a4SPyun YongHyeon if ((sc->msk_pflags & MSK_FLAG_MSI) != 0) 21170dbe28b3SPyun YongHyeon pci_release_msi(dev); 21180dbe28b3SPyun YongHyeon bus_release_resources(dev, sc->msk_res_spec, sc->msk_res); 21190dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 21200dbe28b3SPyun YongHyeon 21210dbe28b3SPyun YongHyeon return (0); 21220dbe28b3SPyun YongHyeon } 21230dbe28b3SPyun YongHyeon 21240dbe28b3SPyun YongHyeon struct msk_dmamap_arg { 21250dbe28b3SPyun YongHyeon bus_addr_t msk_busaddr; 21260dbe28b3SPyun YongHyeon }; 21270dbe28b3SPyun YongHyeon 21280dbe28b3SPyun YongHyeon static void 21290dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 21300dbe28b3SPyun YongHyeon { 21310dbe28b3SPyun YongHyeon struct msk_dmamap_arg *ctx; 21320dbe28b3SPyun YongHyeon 21330dbe28b3SPyun YongHyeon if (error != 0) 21340dbe28b3SPyun YongHyeon return; 21350dbe28b3SPyun YongHyeon ctx = arg; 21360dbe28b3SPyun YongHyeon ctx->msk_busaddr = segs[0].ds_addr; 21370dbe28b3SPyun YongHyeon } 21380dbe28b3SPyun YongHyeon 21390dbe28b3SPyun YongHyeon /* Create status DMA region. */ 21400dbe28b3SPyun YongHyeon static int 21410dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc) 21420dbe28b3SPyun YongHyeon { 21430dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 2144*355a415eSPyun YongHyeon bus_size_t stat_sz; 2145*355a415eSPyun YongHyeon int count, error; 21460dbe28b3SPyun YongHyeon 2147*355a415eSPyun YongHyeon /* 2148*355a415eSPyun YongHyeon * It seems controller requires number of status LE entries 2149*355a415eSPyun YongHyeon * is power of 2 and the maximum number of status LE entries 2150*355a415eSPyun YongHyeon * is 4096. For dual-port controllers, the number of status 2151*355a415eSPyun YongHyeon * LE entries should be large enough to hold both port's 2152*355a415eSPyun YongHyeon * status updates. 2153*355a415eSPyun YongHyeon */ 2154*355a415eSPyun YongHyeon count = 3 * MSK_RX_RING_CNT + MSK_TX_RING_CNT; 2155*355a415eSPyun YongHyeon count = imin(4096, roundup2(count, 1024)); 2156*355a415eSPyun YongHyeon sc->msk_stat_count = count; 2157*355a415eSPyun YongHyeon stat_sz = count * sizeof(struct msk_stat_desc); 21580dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 21590dbe28b3SPyun YongHyeon bus_get_dma_tag(sc->msk_dev), /* parent */ 21600dbe28b3SPyun YongHyeon MSK_STAT_ALIGN, 0, /* alignment, boundary */ 21610dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21620dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21630dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2164*355a415eSPyun YongHyeon stat_sz, /* maxsize */ 21650dbe28b3SPyun YongHyeon 1, /* nsegments */ 2166*355a415eSPyun YongHyeon stat_sz, /* maxsegsize */ 21670dbe28b3SPyun YongHyeon 0, /* flags */ 21680dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21690dbe28b3SPyun YongHyeon &sc->msk_stat_tag); 21700dbe28b3SPyun YongHyeon if (error != 0) { 21710dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21720dbe28b3SPyun YongHyeon "failed to create status DMA tag\n"); 21730dbe28b3SPyun YongHyeon return (error); 21740dbe28b3SPyun YongHyeon } 21750dbe28b3SPyun YongHyeon 21760dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for status ring. */ 21770dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc->msk_stat_tag, 21780dbe28b3SPyun YongHyeon (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT | 21790dbe28b3SPyun YongHyeon BUS_DMA_ZERO, &sc->msk_stat_map); 21800dbe28b3SPyun YongHyeon if (error != 0) { 21810dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21820dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for status ring\n"); 21830dbe28b3SPyun YongHyeon return (error); 21840dbe28b3SPyun YongHyeon } 21850dbe28b3SPyun YongHyeon 21860dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 2187*355a415eSPyun YongHyeon error = bus_dmamap_load(sc->msk_stat_tag, sc->msk_stat_map, 2188*355a415eSPyun YongHyeon sc->msk_stat_ring, stat_sz, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 21890dbe28b3SPyun YongHyeon if (error != 0) { 21900dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 21910dbe28b3SPyun YongHyeon "failed to load DMA'able memory for status ring\n"); 21920dbe28b3SPyun YongHyeon return (error); 21930dbe28b3SPyun YongHyeon } 21940dbe28b3SPyun YongHyeon sc->msk_stat_ring_paddr = ctx.msk_busaddr; 21950dbe28b3SPyun YongHyeon 21960dbe28b3SPyun YongHyeon return (0); 21970dbe28b3SPyun YongHyeon } 21980dbe28b3SPyun YongHyeon 21990dbe28b3SPyun YongHyeon static void 22000dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc) 22010dbe28b3SPyun YongHyeon { 22020dbe28b3SPyun YongHyeon 22030dbe28b3SPyun YongHyeon /* Destroy status block. */ 22040dbe28b3SPyun YongHyeon if (sc->msk_stat_tag) { 22050dbe28b3SPyun YongHyeon if (sc->msk_stat_map) { 22060dbe28b3SPyun YongHyeon bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map); 22070dbe28b3SPyun YongHyeon if (sc->msk_stat_ring) { 22080dbe28b3SPyun YongHyeon bus_dmamem_free(sc->msk_stat_tag, 22090dbe28b3SPyun YongHyeon sc->msk_stat_ring, sc->msk_stat_map); 22100dbe28b3SPyun YongHyeon sc->msk_stat_ring = NULL; 22110dbe28b3SPyun YongHyeon } 22120dbe28b3SPyun YongHyeon sc->msk_stat_map = NULL; 22130dbe28b3SPyun YongHyeon } 22140dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc->msk_stat_tag); 22150dbe28b3SPyun YongHyeon sc->msk_stat_tag = NULL; 22160dbe28b3SPyun YongHyeon } 22170dbe28b3SPyun YongHyeon } 22180dbe28b3SPyun YongHyeon 22190dbe28b3SPyun YongHyeon static int 22200dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if) 22210dbe28b3SPyun YongHyeon { 22220dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 22230dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 22240dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 222583c04c93SPyun YongHyeon bus_size_t rxalign; 22260dbe28b3SPyun YongHyeon int error, i; 22270dbe28b3SPyun YongHyeon 22280dbe28b3SPyun YongHyeon /* Create parent DMA tag. */ 22290dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 22300dbe28b3SPyun YongHyeon bus_get_dma_tag(sc_if->msk_if_dev), /* parent */ 22310dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 2232*355a415eSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22330dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22340dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22350dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 22360dbe28b3SPyun YongHyeon 0, /* nsegments */ 22370dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 22380dbe28b3SPyun YongHyeon 0, /* flags */ 22390dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22400dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_parent_tag); 22410dbe28b3SPyun YongHyeon if (error != 0) { 22420dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22430dbe28b3SPyun YongHyeon "failed to create parent DMA tag\n"); 22440dbe28b3SPyun YongHyeon goto fail; 22450dbe28b3SPyun YongHyeon } 22460dbe28b3SPyun YongHyeon /* Create tag for Tx ring. */ 22470dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 22480dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 22490dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22500dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22510dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22520dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsize */ 22530dbe28b3SPyun YongHyeon 1, /* nsegments */ 22540dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsegsize */ 22550dbe28b3SPyun YongHyeon 0, /* flags */ 22560dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22570dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_ring_tag); 22580dbe28b3SPyun YongHyeon if (error != 0) { 22590dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22600dbe28b3SPyun YongHyeon "failed to create Tx ring DMA tag\n"); 22610dbe28b3SPyun YongHyeon goto fail; 22620dbe28b3SPyun YongHyeon } 22630dbe28b3SPyun YongHyeon 22640dbe28b3SPyun YongHyeon /* Create tag for Rx ring. */ 22650dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 22660dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 22670dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22680dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22690dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22700dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsize */ 22710dbe28b3SPyun YongHyeon 1, /* nsegments */ 22720dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsegsize */ 22730dbe28b3SPyun YongHyeon 0, /* flags */ 22740dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22750dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_ring_tag); 22760dbe28b3SPyun YongHyeon if (error != 0) { 22770dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22780dbe28b3SPyun YongHyeon "failed to create Rx ring DMA tag\n"); 22790dbe28b3SPyun YongHyeon goto fail; 22800dbe28b3SPyun YongHyeon } 22810dbe28b3SPyun YongHyeon 22820dbe28b3SPyun YongHyeon /* Create tag for Tx buffers. */ 22830dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 22840dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 22850dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 22860dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 22870dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 22888b51df84SPyun YongHyeon MSK_TSO_MAXSIZE, /* maxsize */ 22890dbe28b3SPyun YongHyeon MSK_MAXTXSEGS, /* nsegments */ 22908b51df84SPyun YongHyeon MSK_TSO_MAXSGSIZE, /* maxsegsize */ 22910dbe28b3SPyun YongHyeon 0, /* flags */ 22920dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22930dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_tag); 22940dbe28b3SPyun YongHyeon if (error != 0) { 22950dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22960dbe28b3SPyun YongHyeon "failed to create Tx DMA tag\n"); 22970dbe28b3SPyun YongHyeon goto fail; 22980dbe28b3SPyun YongHyeon } 22990dbe28b3SPyun YongHyeon 230083c04c93SPyun YongHyeon rxalign = 1; 230183c04c93SPyun YongHyeon /* 230283c04c93SPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 230383c04c93SPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 230483c04c93SPyun YongHyeon */ 230583c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 230683c04c93SPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 23070dbe28b3SPyun YongHyeon /* Create tag for Rx buffers. */ 23080dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 230983c04c93SPyun YongHyeon rxalign, 0, /* alignment, boundary */ 23100dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 23110dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 23120dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 23130dbe28b3SPyun YongHyeon MCLBYTES, /* maxsize */ 23140dbe28b3SPyun YongHyeon 1, /* nsegments */ 23150dbe28b3SPyun YongHyeon MCLBYTES, /* maxsegsize */ 23160dbe28b3SPyun YongHyeon 0, /* flags */ 23170dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 23180dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_tag); 23190dbe28b3SPyun YongHyeon if (error != 0) { 23200dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23210dbe28b3SPyun YongHyeon "failed to create Rx DMA tag\n"); 23220dbe28b3SPyun YongHyeon goto fail; 23230dbe28b3SPyun YongHyeon } 23240dbe28b3SPyun YongHyeon 23250dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 23260dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag, 23270dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK | 23280dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map); 23290dbe28b3SPyun YongHyeon if (error != 0) { 23300dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23310dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Tx ring\n"); 23320dbe28b3SPyun YongHyeon goto fail; 23330dbe28b3SPyun YongHyeon } 23340dbe28b3SPyun YongHyeon 23350dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 23360dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag, 23370dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring, 2338*355a415eSPyun YongHyeon MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 23390dbe28b3SPyun YongHyeon if (error != 0) { 23400dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23410dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Tx ring\n"); 23420dbe28b3SPyun YongHyeon goto fail; 23430dbe28b3SPyun YongHyeon } 23440dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr; 23450dbe28b3SPyun YongHyeon 23460dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 23470dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag, 23480dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK | 23490dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map); 23500dbe28b3SPyun YongHyeon if (error != 0) { 23510dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23520dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Rx ring\n"); 23530dbe28b3SPyun YongHyeon goto fail; 23540dbe28b3SPyun YongHyeon } 23550dbe28b3SPyun YongHyeon 23560dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 23570dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag, 23580dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring, 2359*355a415eSPyun YongHyeon MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 23600dbe28b3SPyun YongHyeon if (error != 0) { 23610dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23620dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Rx ring\n"); 23630dbe28b3SPyun YongHyeon goto fail; 23640dbe28b3SPyun YongHyeon } 23650dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr; 23660dbe28b3SPyun YongHyeon 23670dbe28b3SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 23680dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 23690dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 23700dbe28b3SPyun YongHyeon txd->tx_m = NULL; 23710dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 23720dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0, 23730dbe28b3SPyun YongHyeon &txd->tx_dmamap); 23740dbe28b3SPyun YongHyeon if (error != 0) { 23750dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23760dbe28b3SPyun YongHyeon "failed to create Tx dmamap\n"); 23770dbe28b3SPyun YongHyeon goto fail; 23780dbe28b3SPyun YongHyeon } 23790dbe28b3SPyun YongHyeon } 23800dbe28b3SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 23810dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 23820dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_sparemap)) != 0) { 23830dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23840dbe28b3SPyun YongHyeon "failed to create spare Rx dmamap\n"); 23850dbe28b3SPyun YongHyeon goto fail; 23860dbe28b3SPyun YongHyeon } 23870dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 23880dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 23890dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 23900dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 23910dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 23920dbe28b3SPyun YongHyeon &rxd->rx_dmamap); 23930dbe28b3SPyun YongHyeon if (error != 0) { 23940dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23950dbe28b3SPyun YongHyeon "failed to create Rx dmamap\n"); 23960dbe28b3SPyun YongHyeon goto fail; 23970dbe28b3SPyun YongHyeon } 23980dbe28b3SPyun YongHyeon } 239985b340cbSPyun YongHyeon 240085b340cbSPyun YongHyeon fail: 240185b340cbSPyun YongHyeon return (error); 240285b340cbSPyun YongHyeon } 240385b340cbSPyun YongHyeon 240485b340cbSPyun YongHyeon static int 240585b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if) 240685b340cbSPyun YongHyeon { 240785b340cbSPyun YongHyeon struct msk_dmamap_arg ctx; 240885b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 240985b340cbSPyun YongHyeon bus_size_t rxalign; 241085b340cbSPyun YongHyeon int error, i; 241185b340cbSPyun YongHyeon 2412e2b16603SPyun YongHyeon if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 2413e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 241485b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 241585b340cbSPyun YongHyeon "disabling jumbo frame support\n"); 241685b340cbSPyun YongHyeon return (0); 241785b340cbSPyun YongHyeon } 241885b340cbSPyun YongHyeon /* Create tag for jumbo Rx ring. */ 241985b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 242085b340cbSPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 242185b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 242285b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 242385b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 242485b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsize */ 242585b340cbSPyun YongHyeon 1, /* nsegments */ 242685b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsegsize */ 242785b340cbSPyun YongHyeon 0, /* flags */ 242885b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 242985b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 243085b340cbSPyun YongHyeon if (error != 0) { 243185b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 243285b340cbSPyun YongHyeon "failed to create jumbo Rx ring DMA tag\n"); 243385b340cbSPyun YongHyeon goto jumbo_fail; 243485b340cbSPyun YongHyeon } 243585b340cbSPyun YongHyeon 243685b340cbSPyun YongHyeon rxalign = 1; 243785b340cbSPyun YongHyeon /* 243885b340cbSPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 243985b340cbSPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 244085b340cbSPyun YongHyeon */ 244185b340cbSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 244285b340cbSPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 244385b340cbSPyun YongHyeon /* Create tag for jumbo Rx buffers. */ 244485b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 244585b340cbSPyun YongHyeon rxalign, 0, /* alignment, boundary */ 244685b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 244785b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 244885b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 244985b340cbSPyun YongHyeon MJUM9BYTES, /* maxsize */ 245085b340cbSPyun YongHyeon 1, /* nsegments */ 245185b340cbSPyun YongHyeon MJUM9BYTES, /* maxsegsize */ 245285b340cbSPyun YongHyeon 0, /* flags */ 245385b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 245485b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_tag); 245585b340cbSPyun YongHyeon if (error != 0) { 245685b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 245785b340cbSPyun YongHyeon "failed to create jumbo Rx DMA tag\n"); 245885b340cbSPyun YongHyeon goto jumbo_fail; 245985b340cbSPyun YongHyeon } 246085b340cbSPyun YongHyeon 246185b340cbSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */ 246285b340cbSPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 246385b340cbSPyun YongHyeon (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring, 246485b340cbSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 246585b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_map); 246685b340cbSPyun YongHyeon if (error != 0) { 246785b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 246885b340cbSPyun YongHyeon "failed to allocate DMA'able memory for jumbo Rx ring\n"); 246985b340cbSPyun YongHyeon goto jumbo_fail; 247085b340cbSPyun YongHyeon } 247185b340cbSPyun YongHyeon 247285b340cbSPyun YongHyeon ctx.msk_busaddr = 0; 247385b340cbSPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 247485b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 247585b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ, 2476*355a415eSPyun YongHyeon msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 247785b340cbSPyun YongHyeon if (error != 0) { 247885b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 247985b340cbSPyun YongHyeon "failed to load DMA'able memory for jumbo Rx ring\n"); 248085b340cbSPyun YongHyeon goto jumbo_fail; 248185b340cbSPyun YongHyeon } 248285b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr; 248385b340cbSPyun YongHyeon 24840dbe28b3SPyun YongHyeon /* Create DMA maps for jumbo Rx buffers. */ 24850dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 24860dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) { 24870dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 24880dbe28b3SPyun YongHyeon "failed to create spare jumbo Rx dmamap\n"); 248985b340cbSPyun YongHyeon goto jumbo_fail; 24900dbe28b3SPyun YongHyeon } 24910dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 24920dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 24930dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 24940dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 24950dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 24960dbe28b3SPyun YongHyeon &jrxd->rx_dmamap); 24970dbe28b3SPyun YongHyeon if (error != 0) { 24980dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 24990dbe28b3SPyun YongHyeon "failed to create jumbo Rx dmamap\n"); 250085b340cbSPyun YongHyeon goto jumbo_fail; 25010dbe28b3SPyun YongHyeon } 25020dbe28b3SPyun YongHyeon } 25030dbe28b3SPyun YongHyeon 250485b340cbSPyun YongHyeon return (0); 25050dbe28b3SPyun YongHyeon 250685b340cbSPyun YongHyeon jumbo_fail: 250785b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 250885b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, "disabling jumbo frame support " 250985b340cbSPyun YongHyeon "due to resource shortage\n"); 2510e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 25110dbe28b3SPyun YongHyeon return (error); 25120dbe28b3SPyun YongHyeon } 25130dbe28b3SPyun YongHyeon 25140dbe28b3SPyun YongHyeon static void 25150dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if) 25160dbe28b3SPyun YongHyeon { 25170dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 25180dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 25190dbe28b3SPyun YongHyeon int i; 25200dbe28b3SPyun YongHyeon 25210dbe28b3SPyun YongHyeon /* Tx ring. */ 25220dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_tag) { 25230dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map) 25240dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag, 25250dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 25260dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map && 25270dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring) 25280dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag, 25290dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring, 25300dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 25310dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring = NULL; 25320dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map = NULL; 25330dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag); 25340dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_tag = NULL; 25350dbe28b3SPyun YongHyeon } 25360dbe28b3SPyun YongHyeon /* Rx ring. */ 25370dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_tag) { 25380dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map) 25390dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag, 25400dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 25410dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map && 25420dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring) 25430dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag, 25440dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring, 25450dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 25460dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring = NULL; 25470dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map = NULL; 25480dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag); 25490dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag = NULL; 25500dbe28b3SPyun YongHyeon } 25510dbe28b3SPyun YongHyeon /* Tx buffers. */ 25520dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_tag) { 25530dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 25540dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 25550dbe28b3SPyun YongHyeon if (txd->tx_dmamap) { 25560dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag, 25570dbe28b3SPyun YongHyeon txd->tx_dmamap); 25580dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 25590dbe28b3SPyun YongHyeon } 25600dbe28b3SPyun YongHyeon } 25610dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag); 25620dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_tag = NULL; 25630dbe28b3SPyun YongHyeon } 25640dbe28b3SPyun YongHyeon /* Rx buffers. */ 25650dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_tag) { 25660dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 25670dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 25680dbe28b3SPyun YongHyeon if (rxd->rx_dmamap) { 25690dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 25700dbe28b3SPyun YongHyeon rxd->rx_dmamap); 25710dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 25720dbe28b3SPyun YongHyeon } 25730dbe28b3SPyun YongHyeon } 25740dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_sparemap) { 25750dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 25760dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap); 25770dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = 0; 25780dbe28b3SPyun YongHyeon } 25790dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag); 25800dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_tag = NULL; 25810dbe28b3SPyun YongHyeon } 258285b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_parent_tag) { 258385b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag); 258485b340cbSPyun YongHyeon sc_if->msk_cdata.msk_parent_tag = NULL; 258585b340cbSPyun YongHyeon } 258685b340cbSPyun YongHyeon } 258785b340cbSPyun YongHyeon 258885b340cbSPyun YongHyeon static void 258985b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if) 259085b340cbSPyun YongHyeon { 259185b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 259285b340cbSPyun YongHyeon int i; 259385b340cbSPyun YongHyeon 259485b340cbSPyun YongHyeon /* Jumbo Rx ring. */ 259585b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) { 259685b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map) 259785b340cbSPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 259885b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 259985b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map && 260085b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring) 260185b340cbSPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 260285b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, 260385b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 260485b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring = NULL; 260585b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL; 260685b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 260785b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL; 260885b340cbSPyun YongHyeon } 26090dbe28b3SPyun YongHyeon /* Jumbo Rx buffers. */ 26100dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_tag) { 26110dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 26120dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 26130dbe28b3SPyun YongHyeon if (jrxd->rx_dmamap) { 26140dbe28b3SPyun YongHyeon bus_dmamap_destroy( 26150dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag, 26160dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 26170dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 26180dbe28b3SPyun YongHyeon } 26190dbe28b3SPyun YongHyeon } 26200dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) { 26210dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag, 26220dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap); 26230dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0; 26240dbe28b3SPyun YongHyeon } 26250dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag); 26260dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag = NULL; 26270dbe28b3SPyun YongHyeon } 26280dbe28b3SPyun YongHyeon } 26290dbe28b3SPyun YongHyeon 26300dbe28b3SPyun YongHyeon static int 26310dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head) 26320dbe28b3SPyun YongHyeon { 26330dbe28b3SPyun YongHyeon struct msk_txdesc *txd, *txd_last; 26340dbe28b3SPyun YongHyeon struct msk_tx_desc *tx_le; 26350dbe28b3SPyun YongHyeon struct mbuf *m; 26360dbe28b3SPyun YongHyeon bus_dmamap_t map; 26370dbe28b3SPyun YongHyeon bus_dma_segment_t txsegs[MSK_MAXTXSEGS]; 26381b7757c0SPyun YongHyeon uint32_t control, csum, prod, si; 26390dbe28b3SPyun YongHyeon uint16_t offset, tcp_offset, tso_mtu; 26400dbe28b3SPyun YongHyeon int error, i, nseg, tso; 26410dbe28b3SPyun YongHyeon 26420dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 26430dbe28b3SPyun YongHyeon 26440dbe28b3SPyun YongHyeon tcp_offset = offset = 0; 26450dbe28b3SPyun YongHyeon m = *m_head; 2646ebb25bfaSPyun YongHyeon if (((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 2647ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) || 2648ebb25bfaSPyun YongHyeon ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 2649ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TSO) != 0)) { 26500dbe28b3SPyun YongHyeon /* 26510dbe28b3SPyun YongHyeon * Since mbuf has no protocol specific structure information 26520dbe28b3SPyun YongHyeon * in it we have to inspect protocol information here to 26530dbe28b3SPyun YongHyeon * setup TSO and checksum offload. I don't know why Marvell 26540dbe28b3SPyun YongHyeon * made a such decision in chip design because other GigE 26550dbe28b3SPyun YongHyeon * hardwares normally takes care of all these chores in 26560dbe28b3SPyun YongHyeon * hardware. However, TSO performance of Yukon II is very 26570dbe28b3SPyun YongHyeon * good such that it's worth to implement it. 26580dbe28b3SPyun YongHyeon */ 26590dbe28b3SPyun YongHyeon struct ether_header *eh; 26600dbe28b3SPyun YongHyeon struct ip *ip; 26610dbe28b3SPyun YongHyeon struct tcphdr *tcp; 26620dbe28b3SPyun YongHyeon 2663ad415775SPyun YongHyeon if (M_WRITABLE(m) == 0) { 2664ad415775SPyun YongHyeon /* Get a writable copy. */ 2665ad415775SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 2666ad415775SPyun YongHyeon m_freem(*m_head); 2667ad415775SPyun YongHyeon if (m == NULL) { 2668ad415775SPyun YongHyeon *m_head = NULL; 2669ad415775SPyun YongHyeon return (ENOBUFS); 2670ad415775SPyun YongHyeon } 2671ad415775SPyun YongHyeon *m_head = m; 2672ad415775SPyun YongHyeon } 26730dbe28b3SPyun YongHyeon 26740dbe28b3SPyun YongHyeon offset = sizeof(struct ether_header); 26750dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 26760dbe28b3SPyun YongHyeon if (m == NULL) { 26770dbe28b3SPyun YongHyeon *m_head = NULL; 26780dbe28b3SPyun YongHyeon return (ENOBUFS); 26790dbe28b3SPyun YongHyeon } 26800dbe28b3SPyun YongHyeon eh = mtod(m, struct ether_header *); 26810dbe28b3SPyun YongHyeon /* Check if hardware VLAN insertion is off. */ 26820dbe28b3SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 26830dbe28b3SPyun YongHyeon offset = sizeof(struct ether_vlan_header); 26840dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 26850dbe28b3SPyun YongHyeon if (m == NULL) { 26860dbe28b3SPyun YongHyeon *m_head = NULL; 26870dbe28b3SPyun YongHyeon return (ENOBUFS); 26880dbe28b3SPyun YongHyeon } 2689b5898b80SPyun YongHyeon } 26900dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct ip)); 26910dbe28b3SPyun YongHyeon if (m == NULL) { 26920dbe28b3SPyun YongHyeon *m_head = NULL; 26930dbe28b3SPyun YongHyeon return (ENOBUFS); 26940dbe28b3SPyun YongHyeon } 2695b5898b80SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + offset); 26960dbe28b3SPyun YongHyeon offset += (ip->ip_hl << 2); 26970dbe28b3SPyun YongHyeon tcp_offset = offset; 26986da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 26996da6d0a9SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 27006da6d0a9SPyun YongHyeon if (m == NULL) { 27016da6d0a9SPyun YongHyeon *m_head = NULL; 27026da6d0a9SPyun YongHyeon return (ENOBUFS); 27036da6d0a9SPyun YongHyeon } 27046da6d0a9SPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + offset); 27056da6d0a9SPyun YongHyeon offset += (tcp->th_off << 2); 27066da6d0a9SPyun YongHyeon } else if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 27076da6d0a9SPyun YongHyeon (m->m_pkthdr.len < MSK_MIN_FRAMELEN) && 27086da6d0a9SPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) { 2709b5898b80SPyun YongHyeon /* 27106da6d0a9SPyun YongHyeon * It seems that Yukon II has Tx checksum offload bug 27116da6d0a9SPyun YongHyeon * for small TCP packets that's less than 60 bytes in 27126da6d0a9SPyun YongHyeon * size (e.g. TCP window probe packet, pure ACK packet). 27136da6d0a9SPyun YongHyeon * Common work around like padding with zeros to make 27146da6d0a9SPyun YongHyeon * the frame minimum ethernet frame size didn't work at 27156da6d0a9SPyun YongHyeon * all. 2716b5898b80SPyun YongHyeon * Instead of disabling checksum offload completely we 27176da6d0a9SPyun YongHyeon * resort to S/W checksum routine when we encounter 27186da6d0a9SPyun YongHyeon * short TCP frames. 2719b5898b80SPyun YongHyeon * Short UDP packets appear to be handled correctly by 2720ebb25bfaSPyun YongHyeon * Yukon II. Also I assume this bug does not happen on 2721ebb25bfaSPyun YongHyeon * controllers that use newer descriptor format or 2722b1ce21c6SRebecca Cran * automatic Tx checksum calculation. 2723b5898b80SPyun YongHyeon */ 2724925da971SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 2725925da971SPyun YongHyeon if (m == NULL) { 2726925da971SPyun YongHyeon *m_head = NULL; 2727925da971SPyun YongHyeon return (ENOBUFS); 2728925da971SPyun YongHyeon } 2729b5898b80SPyun YongHyeon *(uint16_t *)(m->m_data + offset + 2730f9ad2b2fSPyun YongHyeon m->m_pkthdr.csum_data) = in_cksum_skip(m, 2731f9ad2b2fSPyun YongHyeon m->m_pkthdr.len, offset); 2732b5898b80SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_TCP; 2733b5898b80SPyun YongHyeon } 27340dbe28b3SPyun YongHyeon *m_head = m; 27350dbe28b3SPyun YongHyeon } 27360dbe28b3SPyun YongHyeon 27370dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_tx_prod; 27380dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 27390dbe28b3SPyun YongHyeon txd_last = txd; 27400dbe28b3SPyun YongHyeon map = txd->tx_dmamap; 27410dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map, 27420dbe28b3SPyun YongHyeon *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 27430dbe28b3SPyun YongHyeon if (error == EFBIG) { 2744304a4c6fSJohn Baldwin m = m_collapse(*m_head, M_DONTWAIT, MSK_MAXTXSEGS); 27450dbe28b3SPyun YongHyeon if (m == NULL) { 27460dbe28b3SPyun YongHyeon m_freem(*m_head); 27470dbe28b3SPyun YongHyeon *m_head = NULL; 27480dbe28b3SPyun YongHyeon return (ENOBUFS); 27490dbe28b3SPyun YongHyeon } 27500dbe28b3SPyun YongHyeon *m_head = m; 27510dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, 27520dbe28b3SPyun YongHyeon map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 27530dbe28b3SPyun YongHyeon if (error != 0) { 27540dbe28b3SPyun YongHyeon m_freem(*m_head); 27550dbe28b3SPyun YongHyeon *m_head = NULL; 27560dbe28b3SPyun YongHyeon return (error); 27570dbe28b3SPyun YongHyeon } 27580dbe28b3SPyun YongHyeon } else if (error != 0) 27590dbe28b3SPyun YongHyeon return (error); 27600dbe28b3SPyun YongHyeon if (nseg == 0) { 27610dbe28b3SPyun YongHyeon m_freem(*m_head); 27620dbe28b3SPyun YongHyeon *m_head = NULL; 27630dbe28b3SPyun YongHyeon return (EIO); 27640dbe28b3SPyun YongHyeon } 27650dbe28b3SPyun YongHyeon 27660dbe28b3SPyun YongHyeon /* Check number of available descriptors. */ 27670dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt + nseg >= 27680dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) { 27690dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map); 27700dbe28b3SPyun YongHyeon return (ENOBUFS); 27710dbe28b3SPyun YongHyeon } 27720dbe28b3SPyun YongHyeon 27730dbe28b3SPyun YongHyeon control = 0; 27740dbe28b3SPyun YongHyeon tso = 0; 27750dbe28b3SPyun YongHyeon tx_le = NULL; 27760dbe28b3SPyun YongHyeon 27770dbe28b3SPyun YongHyeon /* Check TSO support. */ 27780dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2779262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2780262e9dcfSPyun YongHyeon tso_mtu = m->m_pkthdr.tso_segsz; 2781262e9dcfSPyun YongHyeon else 27820dbe28b3SPyun YongHyeon tso_mtu = offset + m->m_pkthdr.tso_segsz; 27830dbe28b3SPyun YongHyeon if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) { 27840dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27850dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(tso_mtu); 2786262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2787262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(OP_MSS | HW_OWNER); 2788262e9dcfSPyun YongHyeon else 2789262e9dcfSPyun YongHyeon tx_le->msk_control = 2790262e9dcfSPyun YongHyeon htole32(OP_LRGLEN | HW_OWNER); 27910dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27920dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27930dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = tso_mtu; 27940dbe28b3SPyun YongHyeon } 27950dbe28b3SPyun YongHyeon tso++; 27960dbe28b3SPyun YongHyeon } 27970dbe28b3SPyun YongHyeon /* Check if we have a VLAN tag to insert. */ 27980dbe28b3SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 2799d06930afSPyun YongHyeon if (tx_le == NULL) { 28000dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 28010dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(0); 28020dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(OP_VLAN | HW_OWNER | 28030dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 28040dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 28050dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 28060dbe28b3SPyun YongHyeon } else { 28070dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(OP_VLAN | 28080dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 28090dbe28b3SPyun YongHyeon } 28100dbe28b3SPyun YongHyeon control |= INS_VLAN; 28110dbe28b3SPyun YongHyeon } 28120dbe28b3SPyun YongHyeon /* Check if we have to handle checksum offload. */ 28130dbe28b3SPyun YongHyeon if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) { 2814ebb25bfaSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) != 0) 2815262e9dcfSPyun YongHyeon control |= CALSUM; 2816262e9dcfSPyun YongHyeon else { 28171b7757c0SPyun YongHyeon control |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM; 28180dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 28190dbe28b3SPyun YongHyeon control |= UDPTCP; 28201b7757c0SPyun YongHyeon /* Checksum write position. */ 28211b7757c0SPyun YongHyeon csum = (tcp_offset + m->m_pkthdr.csum_data) & 0xffff; 28221b7757c0SPyun YongHyeon /* Checksum start position. */ 28231b7757c0SPyun YongHyeon csum |= (uint32_t)tcp_offset << 16; 28241b7757c0SPyun YongHyeon if (csum != sc_if->msk_cdata.msk_last_csum) { 28251b7757c0SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 28261b7757c0SPyun YongHyeon tx_le->msk_addr = htole32(csum); 28271b7757c0SPyun YongHyeon tx_le->msk_control = htole32(1 << 16 | 28281b7757c0SPyun YongHyeon (OP_TCPLISW | HW_OWNER)); 28290dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 28300dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 28311b7757c0SPyun YongHyeon sc_if->msk_cdata.msk_last_csum = csum; 28321b7757c0SPyun YongHyeon } 28330dbe28b3SPyun YongHyeon } 2834262e9dcfSPyun YongHyeon } 28350dbe28b3SPyun YongHyeon 2836*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 2837*355a415eSPyun YongHyeon if (MSK_ADDR_HI(txsegs[0].ds_addr) != 2838*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr) { 2839*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr = 2840*355a415eSPyun YongHyeon MSK_ADDR_HI(txsegs[0].ds_addr); 2841*355a415eSPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2842*355a415eSPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_HI(txsegs[0].ds_addr)); 2843*355a415eSPyun YongHyeon tx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 2844*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 2845*355a415eSPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 2846*355a415eSPyun YongHyeon } 2847*355a415eSPyun YongHyeon #endif 28480dbe28b3SPyun YongHyeon si = prod; 28490dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 28500dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr)); 28510dbe28b3SPyun YongHyeon if (tso == 0) 28520dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 28530dbe28b3SPyun YongHyeon OP_PACKET); 28540dbe28b3SPyun YongHyeon else 28550dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 28560dbe28b3SPyun YongHyeon OP_LARGESEND); 28570dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 28580dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 28590dbe28b3SPyun YongHyeon 28600dbe28b3SPyun YongHyeon for (i = 1; i < nseg; i++) { 28610dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2862*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 2863*355a415eSPyun YongHyeon if (MSK_ADDR_HI(txsegs[i].ds_addr) != 2864*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr) { 2865*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_high_addr = 2866*355a415eSPyun YongHyeon MSK_ADDR_HI(txsegs[i].ds_addr); 2867*355a415eSPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2868*355a415eSPyun YongHyeon tx_le->msk_addr = 2869*355a415eSPyun YongHyeon htole32(MSK_ADDR_HI(txsegs[i].ds_addr)); 2870*355a415eSPyun YongHyeon tx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER); 2871*355a415eSPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 2872*355a415eSPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 2873*355a415eSPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2874*355a415eSPyun YongHyeon } 2875*355a415eSPyun YongHyeon #endif 28760dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr)); 28770dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[i].ds_len | control | 28780dbe28b3SPyun YongHyeon OP_BUFFER | HW_OWNER); 28790dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 28800dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 28810dbe28b3SPyun YongHyeon } 28820dbe28b3SPyun YongHyeon /* Update producer index. */ 28830dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = prod; 28840dbe28b3SPyun YongHyeon 2885b1ce21c6SRebecca Cran /* Set EOP on the last descriptor. */ 28860dbe28b3SPyun YongHyeon prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT; 28870dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 28880dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(EOP); 28890dbe28b3SPyun YongHyeon 28900dbe28b3SPyun YongHyeon /* Turn the first descriptor ownership to hardware. */ 28910dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[si]; 28920dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(HW_OWNER); 28930dbe28b3SPyun YongHyeon 28940dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 28950dbe28b3SPyun YongHyeon map = txd_last->tx_dmamap; 28960dbe28b3SPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 28970dbe28b3SPyun YongHyeon txd->tx_dmamap = map; 28980dbe28b3SPyun YongHyeon txd->tx_m = m; 28990dbe28b3SPyun YongHyeon 29000dbe28b3SPyun YongHyeon /* Sync descriptors. */ 29010dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE); 29020dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 29030dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 29040dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 29050dbe28b3SPyun YongHyeon 29060dbe28b3SPyun YongHyeon return (0); 29070dbe28b3SPyun YongHyeon } 29080dbe28b3SPyun YongHyeon 29090dbe28b3SPyun YongHyeon static void 2910c876b43fSPyun YongHyeon msk_start(struct ifnet *ifp) 29110dbe28b3SPyun YongHyeon { 2912c876b43fSPyun YongHyeon struct msk_if_softc *sc_if; 29130dbe28b3SPyun YongHyeon 2914c876b43fSPyun YongHyeon sc_if = ifp->if_softc; 2915c876b43fSPyun YongHyeon MSK_IF_LOCK(sc_if); 2916c876b43fSPyun YongHyeon msk_start_locked(ifp); 2917c876b43fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 29180dbe28b3SPyun YongHyeon } 29190dbe28b3SPyun YongHyeon 29200dbe28b3SPyun YongHyeon static void 2921c876b43fSPyun YongHyeon msk_start_locked(struct ifnet *ifp) 29220dbe28b3SPyun YongHyeon { 29230dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 29240dbe28b3SPyun YongHyeon struct mbuf *m_head; 29250dbe28b3SPyun YongHyeon int enq; 29260dbe28b3SPyun YongHyeon 29270dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 2928c876b43fSPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 29290dbe28b3SPyun YongHyeon 29300dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2931c876b43fSPyun YongHyeon IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0) 29320dbe28b3SPyun YongHyeon return; 29330dbe28b3SPyun YongHyeon 29340dbe28b3SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 29350dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt < 29360dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) { 29370dbe28b3SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 29380dbe28b3SPyun YongHyeon if (m_head == NULL) 29390dbe28b3SPyun YongHyeon break; 29400dbe28b3SPyun YongHyeon /* 29410dbe28b3SPyun YongHyeon * Pack the data into the transmit ring. If we 29420dbe28b3SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 29430dbe28b3SPyun YongHyeon * for the NIC to drain the ring. 29440dbe28b3SPyun YongHyeon */ 29450dbe28b3SPyun YongHyeon if (msk_encap(sc_if, &m_head) != 0) { 29460dbe28b3SPyun YongHyeon if (m_head == NULL) 29470dbe28b3SPyun YongHyeon break; 29480dbe28b3SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 29490dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 29500dbe28b3SPyun YongHyeon break; 29510dbe28b3SPyun YongHyeon } 29520dbe28b3SPyun YongHyeon 29530dbe28b3SPyun YongHyeon enq++; 29540dbe28b3SPyun YongHyeon /* 29550dbe28b3SPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 29560dbe28b3SPyun YongHyeon * to him. 29570dbe28b3SPyun YongHyeon */ 295859a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 29590dbe28b3SPyun YongHyeon } 29600dbe28b3SPyun YongHyeon 29610dbe28b3SPyun YongHyeon if (enq > 0) { 29620dbe28b3SPyun YongHyeon /* Transmit */ 29630dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 29640dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG), 29650dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod); 29660dbe28b3SPyun YongHyeon 29670dbe28b3SPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 29682271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT; 29690dbe28b3SPyun YongHyeon } 29700dbe28b3SPyun YongHyeon } 29710dbe28b3SPyun YongHyeon 29720dbe28b3SPyun YongHyeon static void 29732271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if) 29740dbe28b3SPyun YongHyeon { 29750dbe28b3SPyun YongHyeon struct ifnet *ifp; 29760dbe28b3SPyun YongHyeon 29770dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 29780dbe28b3SPyun YongHyeon 29792271eac7SPyun YongHyeon if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer) 29802271eac7SPyun YongHyeon return; 29810dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 2982ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 29830dbe28b3SPyun YongHyeon if (bootverbose) 29840dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "watchdog timeout " 29850dbe28b3SPyun YongHyeon "(missed link)\n"); 29860dbe28b3SPyun YongHyeon ifp->if_oerrors++; 298789e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 29880dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 29890dbe28b3SPyun YongHyeon return; 29900dbe28b3SPyun YongHyeon } 29910dbe28b3SPyun YongHyeon 29920dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 29930dbe28b3SPyun YongHyeon ifp->if_oerrors++; 299489e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 29950dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 29960dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2997c876b43fSPyun YongHyeon msk_start_locked(ifp); 29980dbe28b3SPyun YongHyeon } 29990dbe28b3SPyun YongHyeon 30006a087a87SPyun YongHyeon static int 30010dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev) 30020dbe28b3SPyun YongHyeon { 30030dbe28b3SPyun YongHyeon struct msk_softc *sc; 30040dbe28b3SPyun YongHyeon int i; 30050dbe28b3SPyun YongHyeon 30060dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 30070dbe28b3SPyun YongHyeon MSK_LOCK(sc); 30080dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 300931fefd0dSPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 301031fefd0dSPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 301131fefd0dSPyun YongHyeon IFF_DRV_RUNNING) != 0)) 30120dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 30130dbe28b3SPyun YongHyeon } 301431fefd0dSPyun YongHyeon MSK_UNLOCK(sc); 30150dbe28b3SPyun YongHyeon 30160dbe28b3SPyun YongHyeon /* Put hardware reset. */ 30170dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 30186a087a87SPyun YongHyeon return (0); 30190dbe28b3SPyun YongHyeon } 30200dbe28b3SPyun YongHyeon 30210dbe28b3SPyun YongHyeon static int 30220dbe28b3SPyun YongHyeon mskc_suspend(device_t dev) 30230dbe28b3SPyun YongHyeon { 30240dbe28b3SPyun YongHyeon struct msk_softc *sc; 30250dbe28b3SPyun YongHyeon int i; 30260dbe28b3SPyun YongHyeon 30270dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 30280dbe28b3SPyun YongHyeon 30290dbe28b3SPyun YongHyeon MSK_LOCK(sc); 30300dbe28b3SPyun YongHyeon 30310dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 30320dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 30330dbe28b3SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 30340dbe28b3SPyun YongHyeon IFF_DRV_RUNNING) != 0)) 30350dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 30360dbe28b3SPyun YongHyeon } 30370dbe28b3SPyun YongHyeon 30380dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 30390dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 30400dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 30410dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 30420dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 30430dbe28b3SPyun YongHyeon 30440dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERDOWN); 30450dbe28b3SPyun YongHyeon 30460dbe28b3SPyun YongHyeon /* Put hardware reset. */ 30470dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 3048ab7df1e4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_SUSPEND; 30490dbe28b3SPyun YongHyeon 30500dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 30510dbe28b3SPyun YongHyeon 30520dbe28b3SPyun YongHyeon return (0); 30530dbe28b3SPyun YongHyeon } 30540dbe28b3SPyun YongHyeon 30550dbe28b3SPyun YongHyeon static int 30560dbe28b3SPyun YongHyeon mskc_resume(device_t dev) 30570dbe28b3SPyun YongHyeon { 30580dbe28b3SPyun YongHyeon struct msk_softc *sc; 30590dbe28b3SPyun YongHyeon int i; 30600dbe28b3SPyun YongHyeon 30610dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 30620dbe28b3SPyun YongHyeon 30630dbe28b3SPyun YongHyeon MSK_LOCK(sc); 30640dbe28b3SPyun YongHyeon 3065c6a34f76SPyun YongHyeon CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0); 30660dbe28b3SPyun YongHyeon mskc_reset(sc); 30670dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 30680dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 306989e22666SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0)) { 307089e22666SPyun YongHyeon sc->msk_if[i]->msk_ifp->if_drv_flags &= 307189e22666SPyun YongHyeon ~IFF_DRV_RUNNING; 30720dbe28b3SPyun YongHyeon msk_init_locked(sc->msk_if[i]); 30730dbe28b3SPyun YongHyeon } 307489e22666SPyun YongHyeon } 307540d6bed8SPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_SUSPEND; 30760dbe28b3SPyun YongHyeon 30770dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 30780dbe28b3SPyun YongHyeon 30790dbe28b3SPyun YongHyeon return (0); 30800dbe28b3SPyun YongHyeon } 30810dbe28b3SPyun YongHyeon 308283c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 308383c04c93SPyun YongHyeon static __inline void 308483c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m) 308583c04c93SPyun YongHyeon { 308683c04c93SPyun YongHyeon int i; 308783c04c93SPyun YongHyeon uint16_t *src, *dst; 308883c04c93SPyun YongHyeon 308983c04c93SPyun YongHyeon src = mtod(m, uint16_t *); 309083c04c93SPyun YongHyeon dst = src - 3; 309183c04c93SPyun YongHyeon 309283c04c93SPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 309383c04c93SPyun YongHyeon *dst++ = *src++; 309483c04c93SPyun YongHyeon 309583c04c93SPyun YongHyeon m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN); 309683c04c93SPyun YongHyeon } 309783c04c93SPyun YongHyeon #endif 309883c04c93SPyun YongHyeon 3099388214e4SPyun YongHyeon static __inline void 3100388214e4SPyun YongHyeon msk_rxcsum(struct msk_if_softc *sc_if, uint32_t control, struct mbuf *m) 3101388214e4SPyun YongHyeon { 3102388214e4SPyun YongHyeon struct ether_header *eh; 3103388214e4SPyun YongHyeon struct ip *ip; 3104388214e4SPyun YongHyeon struct udphdr *uh; 3105388214e4SPyun YongHyeon int32_t hlen, len, pktlen, temp32; 3106388214e4SPyun YongHyeon uint16_t csum, *opts; 3107388214e4SPyun YongHyeon 3108388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) { 3109388214e4SPyun YongHyeon if ((control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) { 3110388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 3111388214e4SPyun YongHyeon if ((control & CSS_IPV4_CSUM_OK) != 0) 3112388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 3113388214e4SPyun YongHyeon if ((control & (CSS_TCP | CSS_UDP)) != 0 && 3114388214e4SPyun YongHyeon (control & (CSS_TCPUDP_CSUM_OK)) != 0) { 3115388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 3116388214e4SPyun YongHyeon CSUM_PSEUDO_HDR; 3117388214e4SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 3118388214e4SPyun YongHyeon } 3119388214e4SPyun YongHyeon } 3120388214e4SPyun YongHyeon return; 3121388214e4SPyun YongHyeon } 3122388214e4SPyun YongHyeon /* 3123388214e4SPyun YongHyeon * Marvell Yukon controllers that support OP_RXCHKS has known 3124388214e4SPyun YongHyeon * to have various Rx checksum offloading bugs. These 3125388214e4SPyun YongHyeon * controllers can be configured to compute simple checksum 3126388214e4SPyun YongHyeon * at two different positions. So we can compute IP and TCP/UDP 3127388214e4SPyun YongHyeon * checksum at the same time. We intentionally have controller 3128388214e4SPyun YongHyeon * compute TCP/UDP checksum twice by specifying the same 3129388214e4SPyun YongHyeon * checksum start position and compare the result. If the value 3130388214e4SPyun YongHyeon * is different it would indicate the hardware logic was wrong. 3131388214e4SPyun YongHyeon */ 3132388214e4SPyun YongHyeon if ((sc_if->msk_csum & 0xFFFF) != (sc_if->msk_csum >> 16)) { 3133388214e4SPyun YongHyeon if (bootverbose) 3134388214e4SPyun YongHyeon device_printf(sc_if->msk_if_dev, 3135388214e4SPyun YongHyeon "Rx checksum value mismatch!\n"); 3136388214e4SPyun YongHyeon return; 3137388214e4SPyun YongHyeon } 3138388214e4SPyun YongHyeon pktlen = m->m_pkthdr.len; 3139388214e4SPyun YongHyeon if (pktlen < sizeof(struct ether_header) + sizeof(struct ip)) 3140388214e4SPyun YongHyeon return; 3141388214e4SPyun YongHyeon eh = mtod(m, struct ether_header *); 3142388214e4SPyun YongHyeon if (eh->ether_type != htons(ETHERTYPE_IP)) 3143388214e4SPyun YongHyeon return; 3144388214e4SPyun YongHyeon ip = (struct ip *)(eh + 1); 3145388214e4SPyun YongHyeon if (ip->ip_v != IPVERSION) 3146388214e4SPyun YongHyeon return; 3147388214e4SPyun YongHyeon 3148388214e4SPyun YongHyeon hlen = ip->ip_hl << 2; 3149388214e4SPyun YongHyeon pktlen -= sizeof(struct ether_header); 3150388214e4SPyun YongHyeon if (hlen < sizeof(struct ip)) 3151388214e4SPyun YongHyeon return; 3152388214e4SPyun YongHyeon if (ntohs(ip->ip_len) < hlen) 3153388214e4SPyun YongHyeon return; 3154388214e4SPyun YongHyeon if (ntohs(ip->ip_len) != pktlen) 3155388214e4SPyun YongHyeon return; 3156388214e4SPyun YongHyeon if (ip->ip_off & htons(IP_MF | IP_OFFMASK)) 3157388214e4SPyun YongHyeon return; /* can't handle fragmented packet. */ 3158388214e4SPyun YongHyeon 3159388214e4SPyun YongHyeon switch (ip->ip_p) { 3160388214e4SPyun YongHyeon case IPPROTO_TCP: 3161388214e4SPyun YongHyeon if (pktlen < (hlen + sizeof(struct tcphdr))) 3162388214e4SPyun YongHyeon return; 3163388214e4SPyun YongHyeon break; 3164388214e4SPyun YongHyeon case IPPROTO_UDP: 3165388214e4SPyun YongHyeon if (pktlen < (hlen + sizeof(struct udphdr))) 3166388214e4SPyun YongHyeon return; 3167388214e4SPyun YongHyeon uh = (struct udphdr *)((caddr_t)ip + hlen); 3168388214e4SPyun YongHyeon if (uh->uh_sum == 0) 3169388214e4SPyun YongHyeon return; /* no checksum */ 3170388214e4SPyun YongHyeon break; 3171388214e4SPyun YongHyeon default: 3172388214e4SPyun YongHyeon return; 3173388214e4SPyun YongHyeon } 31743c5571b3SPyun YongHyeon csum = bswap16(sc_if->msk_csum & 0xFFFF); 3175388214e4SPyun YongHyeon /* Checksum fixup for IP options. */ 3176388214e4SPyun YongHyeon len = hlen - sizeof(struct ip); 3177388214e4SPyun YongHyeon if (len > 0) { 3178388214e4SPyun YongHyeon opts = (uint16_t *)(ip + 1); 3179388214e4SPyun YongHyeon for (; len > 0; len -= sizeof(uint16_t), opts++) { 3180388214e4SPyun YongHyeon temp32 = csum - *opts; 3181388214e4SPyun YongHyeon temp32 = (temp32 >> 16) + (temp32 & 65535); 3182388214e4SPyun YongHyeon csum = temp32 & 65535; 3183388214e4SPyun YongHyeon } 3184388214e4SPyun YongHyeon } 3185388214e4SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 3186388214e4SPyun YongHyeon m->m_pkthdr.csum_data = csum; 3187388214e4SPyun YongHyeon } 3188388214e4SPyun YongHyeon 31890dbe28b3SPyun YongHyeon static void 3190efb74172SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 3191efb74172SPyun YongHyeon int len) 31920dbe28b3SPyun YongHyeon { 31930dbe28b3SPyun YongHyeon struct mbuf *m; 31940dbe28b3SPyun YongHyeon struct ifnet *ifp; 31950dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 31960dbe28b3SPyun YongHyeon int cons, rxlen; 31970dbe28b3SPyun YongHyeon 31980dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 31990dbe28b3SPyun YongHyeon 32000dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 32010dbe28b3SPyun YongHyeon 32020dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 32030dbe28b3SPyun YongHyeon do { 32040dbe28b3SPyun YongHyeon rxlen = status >> 16; 320571e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 320671e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 32070dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 3208224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NORXCHK) != 0) { 3209224003b7SPyun YongHyeon /* 3210224003b7SPyun YongHyeon * For controllers that returns bogus status code 3211224003b7SPyun YongHyeon * just do minimal check and let upper stack 3212224003b7SPyun YongHyeon * handle this frame. 3213224003b7SPyun YongHyeon */ 3214224003b7SPyun YongHyeon if (len > MSK_MAX_FRAMELEN || len < ETHER_HDR_LEN) { 3215224003b7SPyun YongHyeon ifp->if_ierrors++; 3216224003b7SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 3217224003b7SPyun YongHyeon break; 3218224003b7SPyun YongHyeon } 3219224003b7SPyun YongHyeon } else if (len > sc_if->msk_framesize || 32200dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 32210dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 32220dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 32230dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 32240dbe28b3SPyun YongHyeon ifp->if_ierrors++; 32250dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 32260dbe28b3SPyun YongHyeon break; 32270dbe28b3SPyun YongHyeon } 3228*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 3229*355a415eSPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[(cons + 1) % 3230*355a415eSPyun YongHyeon MSK_RX_RING_CNT]; 3231*355a415eSPyun YongHyeon #else 32320dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[cons]; 3233*355a415eSPyun YongHyeon #endif 32340dbe28b3SPyun YongHyeon m = rxd->rx_m; 32350dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, cons) != 0) { 32360dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 32370dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 32380dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 32390dbe28b3SPyun YongHyeon break; 32400dbe28b3SPyun YongHyeon } 32410dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 32420dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 324383c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 324483c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 324583c04c93SPyun YongHyeon msk_fixup_rx(m); 324683c04c93SPyun YongHyeon #endif 32470dbe28b3SPyun YongHyeon ifp->if_ipackets++; 3248388214e4SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 3249388214e4SPyun YongHyeon msk_rxcsum(sc_if, control, m); 32500dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 32510dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 32520dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 32530dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 32540dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 32550dbe28b3SPyun YongHyeon } 32560dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 32570dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 32580dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 32590dbe28b3SPyun YongHyeon } while (0); 32600dbe28b3SPyun YongHyeon 3261*355a415eSPyun YongHyeon MSK_RX_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 3262*355a415eSPyun YongHyeon MSK_RX_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT); 32630dbe28b3SPyun YongHyeon } 32640dbe28b3SPyun YongHyeon 32650dbe28b3SPyun YongHyeon static void 3266efb74172SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 3267efb74172SPyun YongHyeon int len) 32680dbe28b3SPyun YongHyeon { 32690dbe28b3SPyun YongHyeon struct mbuf *m; 32700dbe28b3SPyun YongHyeon struct ifnet *ifp; 32710dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 32720dbe28b3SPyun YongHyeon int cons, rxlen; 32730dbe28b3SPyun YongHyeon 32740dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 32750dbe28b3SPyun YongHyeon 32760dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 32770dbe28b3SPyun YongHyeon 32780dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 32790dbe28b3SPyun YongHyeon do { 32800dbe28b3SPyun YongHyeon rxlen = status >> 16; 328171e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 328271e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 32830dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 32840dbe28b3SPyun YongHyeon if (len > sc_if->msk_framesize || 32850dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 32860dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 32870dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 32880dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 32890dbe28b3SPyun YongHyeon ifp->if_ierrors++; 32900dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 32910dbe28b3SPyun YongHyeon break; 32920dbe28b3SPyun YongHyeon } 3293*355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA 3294*355a415eSPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[(cons + 1) % 3295*355a415eSPyun YongHyeon MSK_JUMBO_RX_RING_CNT]; 3296*355a415eSPyun YongHyeon #else 32970dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons]; 3298*355a415eSPyun YongHyeon #endif 32990dbe28b3SPyun YongHyeon m = jrxd->rx_m; 33000dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, cons) != 0) { 33010dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 33020dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 33030dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 33040dbe28b3SPyun YongHyeon break; 33050dbe28b3SPyun YongHyeon } 33060dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 33070dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 330883c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 330983c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 331083c04c93SPyun YongHyeon msk_fixup_rx(m); 331183c04c93SPyun YongHyeon #endif 33120dbe28b3SPyun YongHyeon ifp->if_ipackets++; 3313388214e4SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 3314388214e4SPyun YongHyeon msk_rxcsum(sc_if, control, m); 33150dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 33160dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 33170dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 33180dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 33190dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 33200dbe28b3SPyun YongHyeon } 33210dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 33220dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 33230dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 33240dbe28b3SPyun YongHyeon } while (0); 33250dbe28b3SPyun YongHyeon 3326*355a415eSPyun YongHyeon MSK_RX_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 3327*355a415eSPyun YongHyeon MSK_RX_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT); 33280dbe28b3SPyun YongHyeon } 33290dbe28b3SPyun YongHyeon 33300dbe28b3SPyun YongHyeon static void 33310dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx) 33320dbe28b3SPyun YongHyeon { 33330dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 33340dbe28b3SPyun YongHyeon struct msk_tx_desc *cur_tx; 33350dbe28b3SPyun YongHyeon struct ifnet *ifp; 33360dbe28b3SPyun YongHyeon uint32_t control; 33370dbe28b3SPyun YongHyeon int cons, prog; 33380dbe28b3SPyun YongHyeon 33390dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 33400dbe28b3SPyun YongHyeon 33410dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 33420dbe28b3SPyun YongHyeon 33430dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 33440dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 33450dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 33460dbe28b3SPyun YongHyeon /* 33470dbe28b3SPyun YongHyeon * Go through our tx ring and free mbufs for those 33480dbe28b3SPyun YongHyeon * frames that have been sent. 33490dbe28b3SPyun YongHyeon */ 33500dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_tx_cons; 33510dbe28b3SPyun YongHyeon prog = 0; 33520dbe28b3SPyun YongHyeon for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) { 33530dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt <= 0) 33540dbe28b3SPyun YongHyeon break; 33550dbe28b3SPyun YongHyeon prog++; 33560dbe28b3SPyun YongHyeon cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons]; 33570dbe28b3SPyun YongHyeon control = le32toh(cur_tx->msk_control); 33580dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt--; 33590dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 33600dbe28b3SPyun YongHyeon if ((control & EOP) == 0) 33610dbe28b3SPyun YongHyeon continue; 33620dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[cons]; 33630dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap, 33640dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 33650dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap); 33660dbe28b3SPyun YongHyeon 33670dbe28b3SPyun YongHyeon ifp->if_opackets++; 33680dbe28b3SPyun YongHyeon KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!", 33690dbe28b3SPyun YongHyeon __func__)); 33700dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 33710dbe28b3SPyun YongHyeon txd->tx_m = NULL; 33720dbe28b3SPyun YongHyeon } 33730dbe28b3SPyun YongHyeon 33740dbe28b3SPyun YongHyeon if (prog > 0) { 33750dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = cons; 33760dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) 33772271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 33780dbe28b3SPyun YongHyeon /* No need to sync LEs as we didn't update LEs. */ 33790dbe28b3SPyun YongHyeon } 33800dbe28b3SPyun YongHyeon } 33810dbe28b3SPyun YongHyeon 33820dbe28b3SPyun YongHyeon static void 33830dbe28b3SPyun YongHyeon msk_tick(void *xsc_if) 33840dbe28b3SPyun YongHyeon { 33850dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 33860dbe28b3SPyun YongHyeon struct mii_data *mii; 33870dbe28b3SPyun YongHyeon 33880dbe28b3SPyun YongHyeon sc_if = xsc_if; 33890dbe28b3SPyun YongHyeon 33900dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 33910dbe28b3SPyun YongHyeon 33920dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 33930dbe28b3SPyun YongHyeon 33940dbe28b3SPyun YongHyeon mii_tick(mii); 339577e6010fSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) 339677e6010fSPyun YongHyeon msk_miibus_statchg(sc_if->msk_if_dev); 3397cf570c1fSPyun YongHyeon msk_handle_events(sc_if->msk_softc); 33982271eac7SPyun YongHyeon msk_watchdog(sc_if); 33990dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 34000dbe28b3SPyun YongHyeon } 34010dbe28b3SPyun YongHyeon 34020dbe28b3SPyun YongHyeon static void 34030dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if) 34040dbe28b3SPyun YongHyeon { 34050dbe28b3SPyun YongHyeon uint16_t status; 34060dbe28b3SPyun YongHyeon 34070dbe28b3SPyun YongHyeon msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 3408431e606dSPyun YongHyeon status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 34090dbe28b3SPyun YongHyeon /* Handle FIFO Underrun/Overflow? */ 34100dbe28b3SPyun YongHyeon if ((status & PHY_M_IS_FIFO_ERROR)) 34110dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 34120dbe28b3SPyun YongHyeon "PHY FIFO underrun/overflow.\n"); 34130dbe28b3SPyun YongHyeon } 34140dbe28b3SPyun YongHyeon 34150dbe28b3SPyun YongHyeon static void 34160dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if) 34170dbe28b3SPyun YongHyeon { 34180dbe28b3SPyun YongHyeon struct msk_softc *sc; 34190dbe28b3SPyun YongHyeon uint8_t status; 34200dbe28b3SPyun YongHyeon 34210dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 34220dbe28b3SPyun YongHyeon status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 34230dbe28b3SPyun YongHyeon 34240dbe28b3SPyun YongHyeon /* GMAC Rx FIFO overrun. */ 3425ff080216SPyun YongHyeon if ((status & GM_IS_RX_FF_OR) != 0) 34260dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 34270dbe28b3SPyun YongHyeon GMF_CLI_RX_FO); 34280dbe28b3SPyun YongHyeon /* GMAC Tx FIFO underrun. */ 34290dbe28b3SPyun YongHyeon if ((status & GM_IS_TX_FF_UR) != 0) { 34300dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 34310dbe28b3SPyun YongHyeon GMF_CLI_TX_FU); 34320dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n"); 34330dbe28b3SPyun YongHyeon /* 34340dbe28b3SPyun YongHyeon * XXX 34350dbe28b3SPyun YongHyeon * In case of Tx underrun, we may need to flush/reset 34360dbe28b3SPyun YongHyeon * Tx MAC but that would also require resynchronization 3437b1ce21c6SRebecca Cran * with status LEs. Reinitializing status LEs would 34380dbe28b3SPyun YongHyeon * affect other port in dual MAC configuration so it 34390dbe28b3SPyun YongHyeon * should be avoided as possible as we can. 34400dbe28b3SPyun YongHyeon * Due to lack of documentation it's all vague guess but 34410dbe28b3SPyun YongHyeon * it needs more investigation. 34420dbe28b3SPyun YongHyeon */ 34430dbe28b3SPyun YongHyeon } 34440dbe28b3SPyun YongHyeon } 34450dbe28b3SPyun YongHyeon 34460dbe28b3SPyun YongHyeon static void 34470dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status) 34480dbe28b3SPyun YongHyeon { 34490dbe28b3SPyun YongHyeon struct msk_softc *sc; 34500dbe28b3SPyun YongHyeon 34510dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 34520dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RD1) != 0) { 34530dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 34540dbe28b3SPyun YongHyeon "RAM buffer read parity error\n"); 34550dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34560dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 34570dbe28b3SPyun YongHyeon RI_CLR_RD_PERR); 34580dbe28b3SPyun YongHyeon } 34590dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_WR1) != 0) { 34600dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 34610dbe28b3SPyun YongHyeon "RAM buffer write parity error\n"); 34620dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34630dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 34640dbe28b3SPyun YongHyeon RI_CLR_WR_PERR); 34650dbe28b3SPyun YongHyeon } 34660dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_MAC1) != 0) { 34670dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n"); 34680dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34690dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 34700dbe28b3SPyun YongHyeon GMF_CLI_TX_PE); 34710dbe28b3SPyun YongHyeon } 34720dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RX1) != 0) { 34730dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx parity error\n"); 34740dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34750dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR); 34760dbe28b3SPyun YongHyeon } 34770dbe28b3SPyun YongHyeon if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) { 34780dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "TCP segmentation error\n"); 34790dbe28b3SPyun YongHyeon /* Clear IRQ. */ 34800dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP); 34810dbe28b3SPyun YongHyeon } 34820dbe28b3SPyun YongHyeon } 34830dbe28b3SPyun YongHyeon 34840dbe28b3SPyun YongHyeon static void 34850dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc) 34860dbe28b3SPyun YongHyeon { 34870dbe28b3SPyun YongHyeon uint32_t status; 34880dbe28b3SPyun YongHyeon uint32_t tlphead[4]; 34890dbe28b3SPyun YongHyeon 34900dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_HWE_ISRC); 34910dbe28b3SPyun YongHyeon /* Time Stamp timer overflow. */ 34920dbe28b3SPyun YongHyeon if ((status & Y2_IS_TIST_OV) != 0) 34930dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 34940dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_NEXP) != 0) { 34950dbe28b3SPyun YongHyeon /* 34960dbe28b3SPyun YongHyeon * PCI Express Error occured which is not described in PEX 34970dbe28b3SPyun YongHyeon * spec. 34980dbe28b3SPyun YongHyeon * This error is also mapped either to Master Abort( 34990dbe28b3SPyun YongHyeon * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and 35000dbe28b3SPyun YongHyeon * can only be cleared there. 35010dbe28b3SPyun YongHyeon */ 35020dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 35030dbe28b3SPyun YongHyeon "PCI Express protocol violation error\n"); 35040dbe28b3SPyun YongHyeon } 35050dbe28b3SPyun YongHyeon 35060dbe28b3SPyun YongHyeon if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) { 35070dbe28b3SPyun YongHyeon uint16_t v16; 35080dbe28b3SPyun YongHyeon 35090dbe28b3SPyun YongHyeon if ((status & Y2_IS_MST_ERR) != 0) 35100dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 35110dbe28b3SPyun YongHyeon "unexpected IRQ Status error\n"); 35120dbe28b3SPyun YongHyeon else 35130dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 35140dbe28b3SPyun YongHyeon "unexpected IRQ Master error\n"); 35150dbe28b3SPyun YongHyeon /* Reset all bits in the PCI status register. */ 35160dbe28b3SPyun YongHyeon v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 35170dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 35180dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, v16 | 35190dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 3520d1a02e09SJohn Baldwin PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2); 35210dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 35220dbe28b3SPyun YongHyeon } 35230dbe28b3SPyun YongHyeon 35240dbe28b3SPyun YongHyeon /* Check for PCI Express Uncorrectable Error. */ 35250dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_EXP) != 0) { 35260dbe28b3SPyun YongHyeon uint32_t v32; 35270dbe28b3SPyun YongHyeon 35280dbe28b3SPyun YongHyeon /* 35290dbe28b3SPyun YongHyeon * On PCI Express bus bridges are called root complexes (RC). 35300dbe28b3SPyun YongHyeon * PCI Express errors are recognized by the root complex too, 35310dbe28b3SPyun YongHyeon * which requests the system to handle the problem. After 35320dbe28b3SPyun YongHyeon * error occurence it may be that no access to the adapter 35330dbe28b3SPyun YongHyeon * may be performed any longer. 35340dbe28b3SPyun YongHyeon */ 35350dbe28b3SPyun YongHyeon 35360dbe28b3SPyun YongHyeon v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 35370dbe28b3SPyun YongHyeon if ((v32 & PEX_UNSUP_REQ) != 0) { 35380dbe28b3SPyun YongHyeon /* Ignore unsupported request error. */ 35390dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 35400dbe28b3SPyun YongHyeon "Uncorrectable PCI Express error\n"); 35410dbe28b3SPyun YongHyeon } 35420dbe28b3SPyun YongHyeon if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) { 35430dbe28b3SPyun YongHyeon int i; 35440dbe28b3SPyun YongHyeon 35450dbe28b3SPyun YongHyeon /* Get TLP header form Log Registers. */ 35460dbe28b3SPyun YongHyeon for (i = 0; i < 4; i++) 35470dbe28b3SPyun YongHyeon tlphead[i] = CSR_PCI_READ_4(sc, 35480dbe28b3SPyun YongHyeon PEX_HEADER_LOG + i * 4); 35490dbe28b3SPyun YongHyeon /* Check for vendor defined broadcast message. */ 35500dbe28b3SPyun YongHyeon if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) { 35510dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 35520dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 35530dbe28b3SPyun YongHyeon sc->msk_intrhwemask); 35540dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 35550dbe28b3SPyun YongHyeon } 35560dbe28b3SPyun YongHyeon } 35570dbe28b3SPyun YongHyeon /* Clear the interrupt. */ 35580dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 35590dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 35600dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 35610dbe28b3SPyun YongHyeon } 35620dbe28b3SPyun YongHyeon 35630dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL) 35640dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status); 35650dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL) 35660dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8); 35670dbe28b3SPyun YongHyeon } 35680dbe28b3SPyun YongHyeon 35690dbe28b3SPyun YongHyeon static __inline void 35700dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if) 35710dbe28b3SPyun YongHyeon { 35720dbe28b3SPyun YongHyeon struct msk_softc *sc; 35730dbe28b3SPyun YongHyeon 35740dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 357585b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) 35760dbe28b3SPyun YongHyeon bus_dmamap_sync( 35770dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 35780dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 35790dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 35800dbe28b3SPyun YongHyeon else 35810dbe28b3SPyun YongHyeon bus_dmamap_sync( 35820dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag, 35830dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 35840dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 35850dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, 35860dbe28b3SPyun YongHyeon PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod); 35870dbe28b3SPyun YongHyeon } 35880dbe28b3SPyun YongHyeon 35890dbe28b3SPyun YongHyeon static int 35900dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc) 35910dbe28b3SPyun YongHyeon { 35920dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 35930dbe28b3SPyun YongHyeon int rxput[2]; 35940dbe28b3SPyun YongHyeon struct msk_stat_desc *sd; 35950dbe28b3SPyun YongHyeon uint32_t control, status; 3596c876b43fSPyun YongHyeon int cons, len, port, rxprog; 35970dbe28b3SPyun YongHyeon 359807fa0751SPyun YongHyeon if (sc->msk_stat_cons == CSR_READ_2(sc, STAT_PUT_IDX)) 359907fa0751SPyun YongHyeon return (0); 360007fa0751SPyun YongHyeon 36010dbe28b3SPyun YongHyeon /* Sync status LEs. */ 36020dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 36030dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 36040dbe28b3SPyun YongHyeon 36050dbe28b3SPyun YongHyeon rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0; 36060dbe28b3SPyun YongHyeon rxprog = 0; 3607c876b43fSPyun YongHyeon cons = sc->msk_stat_cons; 3608c876b43fSPyun YongHyeon for (;;) { 36090dbe28b3SPyun YongHyeon sd = &sc->msk_stat_ring[cons]; 36100dbe28b3SPyun YongHyeon control = le32toh(sd->msk_control); 36110dbe28b3SPyun YongHyeon if ((control & HW_OWNER) == 0) 36120dbe28b3SPyun YongHyeon break; 36130dbe28b3SPyun YongHyeon control &= ~HW_OWNER; 36140dbe28b3SPyun YongHyeon sd->msk_control = htole32(control); 36150dbe28b3SPyun YongHyeon status = le32toh(sd->msk_status); 36160dbe28b3SPyun YongHyeon len = control & STLE_LEN_MASK; 36170dbe28b3SPyun YongHyeon port = (control >> 16) & 0x01; 36180dbe28b3SPyun YongHyeon sc_if = sc->msk_if[port]; 36190dbe28b3SPyun YongHyeon if (sc_if == NULL) { 36200dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "invalid port opcode " 36210dbe28b3SPyun YongHyeon "0x%08x\n", control & STLE_OP_MASK); 36220dbe28b3SPyun YongHyeon continue; 36230dbe28b3SPyun YongHyeon } 36240dbe28b3SPyun YongHyeon 36250dbe28b3SPyun YongHyeon switch (control & STLE_OP_MASK) { 36260dbe28b3SPyun YongHyeon case OP_RXVLAN: 36270dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 36280dbe28b3SPyun YongHyeon break; 36290dbe28b3SPyun YongHyeon case OP_RXCHKSVLAN: 36300dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 3631388214e4SPyun YongHyeon /* FALLTHROUGH */ 3632388214e4SPyun YongHyeon case OP_RXCHKS: 3633388214e4SPyun YongHyeon sc_if->msk_csum = status; 36340dbe28b3SPyun YongHyeon break; 36350dbe28b3SPyun YongHyeon case OP_RXSTAT: 363631fefd0dSPyun YongHyeon if (!(sc_if->msk_ifp->if_drv_flags & IFF_DRV_RUNNING)) 363731fefd0dSPyun YongHyeon break; 363885b340cbSPyun YongHyeon if (sc_if->msk_framesize > 363985b340cbSPyun YongHyeon (MCLBYTES - MSK_RX_BUF_ALIGN)) 3640efb74172SPyun YongHyeon msk_jumbo_rxeof(sc_if, status, control, len); 36410dbe28b3SPyun YongHyeon else 3642efb74172SPyun YongHyeon msk_rxeof(sc_if, status, control, len); 36430dbe28b3SPyun YongHyeon rxprog++; 36440dbe28b3SPyun YongHyeon /* 36450dbe28b3SPyun YongHyeon * Because there is no way to sync single Rx LE 36460dbe28b3SPyun YongHyeon * put the DMA sync operation off until the end of 36470dbe28b3SPyun YongHyeon * event processing. 36480dbe28b3SPyun YongHyeon */ 36490dbe28b3SPyun YongHyeon rxput[port]++; 36500dbe28b3SPyun YongHyeon /* Update prefetch unit if we've passed water mark. */ 36510dbe28b3SPyun YongHyeon if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) { 36520dbe28b3SPyun YongHyeon msk_rxput(sc_if); 36530dbe28b3SPyun YongHyeon rxput[port] = 0; 36540dbe28b3SPyun YongHyeon } 36550dbe28b3SPyun YongHyeon break; 36560dbe28b3SPyun YongHyeon case OP_TXINDEXLE: 36570dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_A] != NULL) 36580dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_A], 36590dbe28b3SPyun YongHyeon status & STLE_TXA1_MSKL); 36600dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_B] != NULL) 36610dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_B], 36620dbe28b3SPyun YongHyeon ((status & STLE_TXA2_MSKL) >> 36630dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTL) | 36640dbe28b3SPyun YongHyeon ((len & STLE_TXA2_MSKH) << 36650dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTH)); 36660dbe28b3SPyun YongHyeon break; 36670dbe28b3SPyun YongHyeon default: 36680dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n", 36690dbe28b3SPyun YongHyeon control & STLE_OP_MASK); 36700dbe28b3SPyun YongHyeon break; 36710dbe28b3SPyun YongHyeon } 3672*355a415eSPyun YongHyeon MSK_INC(cons, sc->msk_stat_count); 36730dbe28b3SPyun YongHyeon if (rxprog > sc->msk_process_limit) 36740dbe28b3SPyun YongHyeon break; 36750dbe28b3SPyun YongHyeon } 36760dbe28b3SPyun YongHyeon 36770dbe28b3SPyun YongHyeon sc->msk_stat_cons = cons; 367817f6f326SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 367917f6f326SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 36800dbe28b3SPyun YongHyeon 36810dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_A] > 0) 36820dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_A]); 36830dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_B] > 0) 36840dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_B]); 36850dbe28b3SPyun YongHyeon 368607fa0751SPyun YongHyeon return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX)); 36870dbe28b3SPyun YongHyeon } 36880dbe28b3SPyun YongHyeon 368953dcfbd1SPyun YongHyeon static void 3690c876b43fSPyun YongHyeon msk_intr(void *xsc) 369153dcfbd1SPyun YongHyeon { 369253dcfbd1SPyun YongHyeon struct msk_softc *sc; 369353dcfbd1SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 369453dcfbd1SPyun YongHyeon struct ifnet *ifp0, *ifp1; 369553dcfbd1SPyun YongHyeon uint32_t status; 3696c876b43fSPyun YongHyeon int domore; 369753dcfbd1SPyun YongHyeon 369853dcfbd1SPyun YongHyeon sc = xsc; 369953dcfbd1SPyun YongHyeon MSK_LOCK(sc); 370053dcfbd1SPyun YongHyeon 370153dcfbd1SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 370253dcfbd1SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 3703ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3704ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 370553dcfbd1SPyun YongHyeon (status & sc->msk_intrmask) == 0) { 370653dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 37073d763c31SPyun YongHyeon MSK_UNLOCK(sc); 370853dcfbd1SPyun YongHyeon return; 370953dcfbd1SPyun YongHyeon } 371053dcfbd1SPyun YongHyeon 371153dcfbd1SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 371253dcfbd1SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 371353dcfbd1SPyun YongHyeon ifp0 = ifp1 = NULL; 371453dcfbd1SPyun YongHyeon if (sc_if0 != NULL) 371553dcfbd1SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 371653dcfbd1SPyun YongHyeon if (sc_if1 != NULL) 371753dcfbd1SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 371853dcfbd1SPyun YongHyeon 371953dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 372053dcfbd1SPyun YongHyeon msk_intr_phy(sc_if0); 372153dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 372253dcfbd1SPyun YongHyeon msk_intr_phy(sc_if1); 372353dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 372453dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if0); 372553dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 372653dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if1); 372753dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 372853dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 372953dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 373053dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 373153dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 373253dcfbd1SPyun YongHyeon } 373353dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 373453dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 373553dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 373653dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 373753dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 373853dcfbd1SPyun YongHyeon } 373953dcfbd1SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 374053dcfbd1SPyun YongHyeon msk_intr_hwerr(sc); 374153dcfbd1SPyun YongHyeon 37420dbe28b3SPyun YongHyeon domore = msk_handle_events(sc); 3743c876b43fSPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0 && domore == 0) 37440dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 37450dbe28b3SPyun YongHyeon 37460dbe28b3SPyun YongHyeon /* Reenable interrupts. */ 37470dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 3748c876b43fSPyun YongHyeon 3749c876b43fSPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3750c876b43fSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 3751c876b43fSPyun YongHyeon msk_start_locked(ifp0); 3752c876b43fSPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3753c876b43fSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 3754c876b43fSPyun YongHyeon msk_start_locked(ifp1); 3755c876b43fSPyun YongHyeon 3756c876b43fSPyun YongHyeon MSK_UNLOCK(sc); 37570dbe28b3SPyun YongHyeon } 37580dbe28b3SPyun YongHyeon 37590dbe28b3SPyun YongHyeon static void 3760daf29227SPyun YongHyeon msk_set_tx_stfwd(struct msk_if_softc *sc_if) 3761daf29227SPyun YongHyeon { 3762daf29227SPyun YongHyeon struct msk_softc *sc; 3763daf29227SPyun YongHyeon struct ifnet *ifp; 3764daf29227SPyun YongHyeon 3765daf29227SPyun YongHyeon ifp = sc_if->msk_ifp; 3766daf29227SPyun YongHyeon sc = sc_if->msk_softc; 37677b4f47c1SPyun YongHyeon if ((sc->msk_hw_id == CHIP_ID_YUKON_EX && 37687b4f47c1SPyun YongHyeon sc->msk_hw_rev != CHIP_REV_YU_EX_A0) || 37697b4f47c1SPyun YongHyeon sc->msk_hw_id >= CHIP_ID_YUKON_SUPR) { 37707b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 37717b4f47c1SPyun YongHyeon TX_STFW_ENA); 37727b4f47c1SPyun YongHyeon } else { 3773daf29227SPyun YongHyeon if (ifp->if_mtu > ETHERMTU) { 3774daf29227SPyun YongHyeon /* Set Tx GMAC FIFO Almost Empty Threshold. */ 3775daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3776daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR), 3777daf29227SPyun YongHyeon MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR); 3778daf29227SPyun YongHyeon /* Disable Store & Forward mode for Tx. */ 37797b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 37807b4f47c1SPyun YongHyeon TX_STFW_DIS); 3781daf29227SPyun YongHyeon } else { 37827b4f47c1SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 37837b4f47c1SPyun YongHyeon TX_STFW_ENA); 3784daf29227SPyun YongHyeon } 3785daf29227SPyun YongHyeon } 3786daf29227SPyun YongHyeon } 3787daf29227SPyun YongHyeon 3788daf29227SPyun YongHyeon static void 37890dbe28b3SPyun YongHyeon msk_init(void *xsc) 37900dbe28b3SPyun YongHyeon { 37910dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if = xsc; 37920dbe28b3SPyun YongHyeon 37930dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 37940dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 37950dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 37960dbe28b3SPyun YongHyeon } 37970dbe28b3SPyun YongHyeon 37980dbe28b3SPyun YongHyeon static void 37990dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if) 38000dbe28b3SPyun YongHyeon { 38010dbe28b3SPyun YongHyeon struct msk_softc *sc; 38020dbe28b3SPyun YongHyeon struct ifnet *ifp; 38030dbe28b3SPyun YongHyeon struct mii_data *mii; 3804cf5756a6SPyun YongHyeon uint8_t *eaddr; 38050dbe28b3SPyun YongHyeon uint16_t gmac; 380661708f4cSPyun YongHyeon uint32_t reg; 3807cf5756a6SPyun YongHyeon int error; 38080dbe28b3SPyun YongHyeon 38090dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 38100dbe28b3SPyun YongHyeon 38110dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 38120dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 38130dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 38140dbe28b3SPyun YongHyeon 381589e22666SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 381689e22666SPyun YongHyeon return; 381789e22666SPyun YongHyeon 38180dbe28b3SPyun YongHyeon error = 0; 38190dbe28b3SPyun YongHyeon /* Cancel pending I/O and free all Rx/Tx buffers. */ 38200dbe28b3SPyun YongHyeon msk_stop(sc_if); 38210dbe28b3SPyun YongHyeon 382285b340cbSPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 382385b340cbSPyun YongHyeon sc_if->msk_framesize = ETHERMTU; 382485b340cbSPyun YongHyeon else 382585b340cbSPyun YongHyeon sc_if->msk_framesize = ifp->if_mtu; 382685b340cbSPyun YongHyeon sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN; 382785b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 3828e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 3829a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 3830a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 3831a109c74fSPyun YongHyeon } 38320dbe28b3SPyun YongHyeon 3833e6e23ffeSPyun YongHyeon /* GMAC Control reset. */ 3834e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_SET); 3835e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_CLR); 3836e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_F_LOOPB_OFF); 3837e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 3838e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) 3839daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), 3840daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 3841daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 3842e6e23ffeSPyun YongHyeon 38430dbe28b3SPyun YongHyeon /* 3844e6e23ffeSPyun YongHyeon * Initialize GMAC first such that speed/duplex/flow-control 3845e6e23ffeSPyun YongHyeon * parameters are renegotiated when interface is brought up. 38460dbe28b3SPyun YongHyeon */ 3847e6e23ffeSPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, 0); 38480dbe28b3SPyun YongHyeon 38490dbe28b3SPyun YongHyeon /* Dummy read the Interrupt Source Register. */ 38500dbe28b3SPyun YongHyeon CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 38510dbe28b3SPyun YongHyeon 38523a91ee71SPyun YongHyeon /* Clear MIB stats. */ 38533a91ee71SPyun YongHyeon msk_stats_clear(sc_if); 38540dbe28b3SPyun YongHyeon 38550dbe28b3SPyun YongHyeon /* Disable FCS. */ 38560dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS); 38570dbe28b3SPyun YongHyeon 38580dbe28b3SPyun YongHyeon /* Setup Transmit Control Register. */ 38590dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); 38600dbe28b3SPyun YongHyeon 38610dbe28b3SPyun YongHyeon /* Setup Transmit Flow Control Register. */ 38620dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff); 38630dbe28b3SPyun YongHyeon 38640dbe28b3SPyun YongHyeon /* Setup Transmit Parameter Register. */ 38650dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM, 38660dbe28b3SPyun YongHyeon TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | 38670dbe28b3SPyun YongHyeon TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF)); 38680dbe28b3SPyun YongHyeon 38690dbe28b3SPyun YongHyeon gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) | 38700dbe28b3SPyun YongHyeon GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); 38710dbe28b3SPyun YongHyeon 387285b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU) 38730dbe28b3SPyun YongHyeon gmac |= GM_SMOD_JUMBO_ENA; 38740dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac); 38750dbe28b3SPyun YongHyeon 38760dbe28b3SPyun YongHyeon /* Set station address. */ 3877cf5756a6SPyun YongHyeon eaddr = IF_LLADDR(ifp); 3878cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L, 3879cf5756a6SPyun YongHyeon eaddr[0] | (eaddr[1] << 8)); 3880cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1M, 3881cf5756a6SPyun YongHyeon eaddr[2] | (eaddr[3] << 8)); 3882cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1H, 3883cf5756a6SPyun YongHyeon eaddr[4] | (eaddr[5] << 8)); 3884cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L, 3885cf5756a6SPyun YongHyeon eaddr[0] | (eaddr[1] << 8)); 3886cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2M, 3887cf5756a6SPyun YongHyeon eaddr[2] | (eaddr[3] << 8)); 3888cf5756a6SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2H, 3889cf5756a6SPyun YongHyeon eaddr[4] | (eaddr[5] << 8)); 38900dbe28b3SPyun YongHyeon 38910dbe28b3SPyun YongHyeon /* Disable interrupts for counter overflows. */ 38920dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0); 38930dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0); 38940dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0); 38950dbe28b3SPyun YongHyeon 38960dbe28b3SPyun YongHyeon /* Configure Rx MAC FIFO. */ 38970dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 38980dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR); 389961708f4cSPyun YongHyeon reg = GMF_OPER_ON | GMF_RX_F_FL_ON; 3900daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P || 3901daf29227SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EX) 390261708f4cSPyun YongHyeon reg |= GMF_RX_OVER_ON; 390361708f4cSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), reg); 39040dbe28b3SPyun YongHyeon 39056d6588a1SPyun YongHyeon /* Set receive filter. */ 39066d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 39070dbe28b3SPyun YongHyeon 3908cde64af3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 3909cde64af3SPyun YongHyeon /* Clear flush mask - HW bug. */ 3910cde64af3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 0); 3911cde64af3SPyun YongHyeon } else { 39120dbe28b3SPyun YongHyeon /* Flush Rx MAC FIFO on any flow control or error. */ 39130dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 39140dbe28b3SPyun YongHyeon GMR_FS_ANY_ERR); 3915cde64af3SPyun YongHyeon } 39160dbe28b3SPyun YongHyeon 3917d5d60164SPyun YongHyeon /* 3918d5d60164SPyun YongHyeon * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word 3919d5d60164SPyun YongHyeon * due to hardware hang on receipt of pause frames. 3920d5d60164SPyun YongHyeon */ 3921224003b7SPyun YongHyeon reg = RX_GMF_FL_THR_DEF + 1; 3922224003b7SPyun YongHyeon /* Another magic for Yukon FE+ - From Linux. */ 3923224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3924224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) 3925224003b7SPyun YongHyeon reg = 0x178; 3926224003b7SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR), reg); 39270dbe28b3SPyun YongHyeon 39280dbe28b3SPyun YongHyeon /* Configure Tx MAC FIFO. */ 39290dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 39300dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR); 39310dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON); 39320dbe28b3SPyun YongHyeon 39330dbe28b3SPyun YongHyeon /* Configure hardware VLAN tag insertion/stripping. */ 39340dbe28b3SPyun YongHyeon msk_setvlan(sc_if, ifp); 39350dbe28b3SPyun YongHyeon 393683c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) { 3937b1ce21c6SRebecca Cran /* Set Rx Pause threshold. */ 3938106b2e2fSPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR), 39390dbe28b3SPyun YongHyeon MSK_ECU_LLPP); 3940106b2e2fSPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR), 39410dbe28b3SPyun YongHyeon MSK_ECU_ULPP); 3942daf29227SPyun YongHyeon /* Configure store-and-forward for Tx. */ 3943daf29227SPyun YongHyeon msk_set_tx_stfwd(sc_if); 39440dbe28b3SPyun YongHyeon } 39450dbe28b3SPyun YongHyeon 3946224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3947224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 3948224003b7SPyun YongHyeon /* Disable dynamic watermark - from Linux. */ 3949224003b7SPyun YongHyeon reg = CSR_READ_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA)); 3950224003b7SPyun YongHyeon reg &= ~0x03; 3951224003b7SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA), reg); 3952224003b7SPyun YongHyeon } 3953224003b7SPyun YongHyeon 39540dbe28b3SPyun YongHyeon /* 39550dbe28b3SPyun YongHyeon * Disable Force Sync bit and Alloc bit in Tx RAM interface 39560dbe28b3SPyun YongHyeon * arbiter as we don't use Sync Tx queue. 39570dbe28b3SPyun YongHyeon */ 39580dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), 39590dbe28b3SPyun YongHyeon TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); 39600dbe28b3SPyun YongHyeon /* Enable the RAM Interface Arbiter. */ 39610dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB); 39620dbe28b3SPyun YongHyeon 39630dbe28b3SPyun YongHyeon /* Setup RAM buffer. */ 39640dbe28b3SPyun YongHyeon msk_set_rambuffer(sc_if); 39650dbe28b3SPyun YongHyeon 39660dbe28b3SPyun YongHyeon /* Disable Tx sync Queue. */ 39670dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET); 39680dbe28b3SPyun YongHyeon 39690dbe28b3SPyun YongHyeon /* Setup Tx Queue Bus Memory Interface. */ 39700dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET); 39710dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT); 39720dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON); 39730dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM); 3974ebb25bfaSPyun YongHyeon switch (sc->msk_hw_id) { 3975ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EC_U: 3976ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) { 39770dbe28b3SPyun YongHyeon /* Fix for Yukon-EC Ultra: set BMU FIFO level */ 3978ebb25bfaSPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), 3979ebb25bfaSPyun YongHyeon MSK_ECU_TXFF_LEV); 3980ebb25bfaSPyun YongHyeon } 3981ebb25bfaSPyun YongHyeon break; 3982ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EX: 3983ebb25bfaSPyun YongHyeon /* 3984ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 3985ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 3986ebb25bfaSPyun YongHyeon */ 3987ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 3988ebb25bfaSPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_F), 3989ebb25bfaSPyun YongHyeon F_TX_CHK_AUTO_OFF); 3990ebb25bfaSPyun YongHyeon break; 39910dbe28b3SPyun YongHyeon } 39920dbe28b3SPyun YongHyeon 39930dbe28b3SPyun YongHyeon /* Setup Rx Queue Bus Memory Interface. */ 39940dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET); 39950dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT); 39960dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON); 39970dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM); 39980dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U && 39990dbe28b3SPyun YongHyeon sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) { 40000dbe28b3SPyun YongHyeon /* MAC Rx RAM Read is controlled by hardware. */ 40010dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS); 40020dbe28b3SPyun YongHyeon } 40030dbe28b3SPyun YongHyeon 40040dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_txq, 40050dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1); 40060dbe28b3SPyun YongHyeon msk_init_tx_ring(sc_if); 40070dbe28b3SPyun YongHyeon 40080dbe28b3SPyun YongHyeon /* Disable Rx checksum offload and RSS hash. */ 4009388214e4SPyun YongHyeon reg = BMU_DIS_RX_RSS_HASH; 4010388214e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 4011388214e4SPyun YongHyeon (ifp->if_capenable & IFCAP_RXCSUM) != 0) 4012388214e4SPyun YongHyeon reg |= BMU_ENA_RX_CHKSUM; 4013388214e4SPyun YongHyeon else 4014388214e4SPyun YongHyeon reg |= BMU_DIS_RX_CHKSUM; 4015388214e4SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), reg); 401685b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) { 40170dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 40180dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr, 40190dbe28b3SPyun YongHyeon MSK_JUMBO_RX_RING_CNT - 1); 40200dbe28b3SPyun YongHyeon error = msk_init_jumbo_rx_ring(sc_if); 40210dbe28b3SPyun YongHyeon } else { 40220dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 40230dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr, 40240dbe28b3SPyun YongHyeon MSK_RX_RING_CNT - 1); 40250dbe28b3SPyun YongHyeon error = msk_init_rx_ring(sc_if); 40260dbe28b3SPyun YongHyeon } 40270dbe28b3SPyun YongHyeon if (error != 0) { 40280dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 40290dbe28b3SPyun YongHyeon "initialization failed: no memory for Rx buffers\n"); 40300dbe28b3SPyun YongHyeon msk_stop(sc_if); 40310dbe28b3SPyun YongHyeon return; 40320dbe28b3SPyun YongHyeon } 4033e0029a72SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX || 4034e0029a72SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_SUPR) { 40357c8db6fdSPyun YongHyeon /* Disable flushing of non-ASF packets. */ 40367c8db6fdSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 40377c8db6fdSPyun YongHyeon GMF_RX_MACSEC_FLUSH_OFF); 40387c8db6fdSPyun YongHyeon } 40390dbe28b3SPyun YongHyeon 40400dbe28b3SPyun YongHyeon /* Configure interrupt handling. */ 40410dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 40420dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_A; 40430dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L1_MASK; 40440dbe28b3SPyun YongHyeon } else { 40450dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_B; 40460dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L2_MASK; 40470dbe28b3SPyun YongHyeon } 4048cf570c1fSPyun YongHyeon /* Configure IRQ moderation mask. */ 4049cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_MSK, sc->msk_intrmask); 4050cf570c1fSPyun YongHyeon if (sc->msk_int_holdoff > 0) { 4051cf570c1fSPyun YongHyeon /* Configure initial IRQ moderation timer value. */ 4052cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_INI, 4053cf570c1fSPyun YongHyeon MSK_USECS(sc, sc->msk_int_holdoff)); 4054cf570c1fSPyun YongHyeon CSR_WRITE_4(sc, B2_IRQM_VAL, 4055cf570c1fSPyun YongHyeon MSK_USECS(sc, sc->msk_int_holdoff)); 4056cf570c1fSPyun YongHyeon /* Start IRQ moderation. */ 4057cf570c1fSPyun YongHyeon CSR_WRITE_1(sc, B2_IRQM_CTRL, TIM_START); 4058cf570c1fSPyun YongHyeon } 40590dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 40600dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 40610dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 40620dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 40630dbe28b3SPyun YongHyeon 4064ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 40650dbe28b3SPyun YongHyeon mii_mediachg(mii); 40660dbe28b3SPyun YongHyeon 40670dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 40680dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 40690dbe28b3SPyun YongHyeon 40700dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 40710dbe28b3SPyun YongHyeon } 40720dbe28b3SPyun YongHyeon 40730dbe28b3SPyun YongHyeon static void 40740dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if) 40750dbe28b3SPyun YongHyeon { 40760dbe28b3SPyun YongHyeon struct msk_softc *sc; 40770dbe28b3SPyun YongHyeon int ltpp, utpp; 40780dbe28b3SPyun YongHyeon 40790dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 408083c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 408183c04c93SPyun YongHyeon return; 40820dbe28b3SPyun YongHyeon 40830dbe28b3SPyun YongHyeon /* Setup Rx Queue. */ 40840dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR); 40850dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START), 40860dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 40870dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END), 40880dbe28b3SPyun YongHyeon sc->msk_rxqend[sc_if->msk_port] / 8); 40890dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP), 40900dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 40910dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP), 40920dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 40930dbe28b3SPyun YongHyeon 40940dbe28b3SPyun YongHyeon utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 40950dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8; 40960dbe28b3SPyun YongHyeon ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 40970dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8; 40980dbe28b3SPyun YongHyeon if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE) 40990dbe28b3SPyun YongHyeon ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8; 41000dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp); 41010dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp); 41020dbe28b3SPyun YongHyeon /* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */ 41030dbe28b3SPyun YongHyeon 41040dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD); 41050dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL)); 41060dbe28b3SPyun YongHyeon 41070dbe28b3SPyun YongHyeon /* Setup Tx Queue. */ 41080dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR); 41090dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START), 41100dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 41110dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END), 41120dbe28b3SPyun YongHyeon sc->msk_txqend[sc_if->msk_port] / 8); 41130dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP), 41140dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 41150dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP), 41160dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 41170dbe28b3SPyun YongHyeon /* Enable Store & Forward for Tx side. */ 41180dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD); 41190dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD); 41200dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL)); 41210dbe28b3SPyun YongHyeon } 41220dbe28b3SPyun YongHyeon 41230dbe28b3SPyun YongHyeon static void 41240dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr, 41250dbe28b3SPyun YongHyeon uint32_t count) 41260dbe28b3SPyun YongHyeon { 41270dbe28b3SPyun YongHyeon 41280dbe28b3SPyun YongHyeon /* Reset the prefetch unit. */ 41290dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 41300dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 41310dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 41320dbe28b3SPyun YongHyeon PREF_UNIT_RST_CLR); 41330dbe28b3SPyun YongHyeon /* Set LE base address. */ 41340dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG), 41350dbe28b3SPyun YongHyeon MSK_ADDR_LO(addr)); 41360dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG), 41370dbe28b3SPyun YongHyeon MSK_ADDR_HI(addr)); 41380dbe28b3SPyun YongHyeon /* Set the list last index. */ 41390dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG), 41400dbe28b3SPyun YongHyeon count); 41410dbe28b3SPyun YongHyeon /* Turn on prefetch unit. */ 41420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 41430dbe28b3SPyun YongHyeon PREF_UNIT_OP_ON); 41440dbe28b3SPyun YongHyeon /* Dummy read to ensure write. */ 41450dbe28b3SPyun YongHyeon CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG)); 41460dbe28b3SPyun YongHyeon } 41470dbe28b3SPyun YongHyeon 41480dbe28b3SPyun YongHyeon static void 41490dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if) 41500dbe28b3SPyun YongHyeon { 41510dbe28b3SPyun YongHyeon struct msk_softc *sc; 41520dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 41530dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 41540dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 41550dbe28b3SPyun YongHyeon struct ifnet *ifp; 41560dbe28b3SPyun YongHyeon uint32_t val; 41570dbe28b3SPyun YongHyeon int i; 41580dbe28b3SPyun YongHyeon 41590dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 41600dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 41610dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 41620dbe28b3SPyun YongHyeon 41630dbe28b3SPyun YongHyeon callout_stop(&sc_if->msk_tick_ch); 41642271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 41650dbe28b3SPyun YongHyeon 41660dbe28b3SPyun YongHyeon /* Disable interrupts. */ 41670dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 41680dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_A; 41690dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK; 41700dbe28b3SPyun YongHyeon } else { 41710dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_B; 41720dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK; 41730dbe28b3SPyun YongHyeon } 41740dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 41750dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 41760dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 41770dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 41780dbe28b3SPyun YongHyeon 41790dbe28b3SPyun YongHyeon /* Disable Tx/Rx MAC. */ 41800dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 41810dbe28b3SPyun YongHyeon val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 41820dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val); 41830dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 41840dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 41853a91ee71SPyun YongHyeon /* Update stats and clear counters. */ 41863a91ee71SPyun YongHyeon msk_stats_update(sc_if); 41870dbe28b3SPyun YongHyeon 41880dbe28b3SPyun YongHyeon /* Stop Tx BMU. */ 41890dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP); 41900dbe28b3SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 41910dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 41920dbe28b3SPyun YongHyeon if ((val & (BMU_STOP | BMU_IDLE)) == 0) { 41930dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 41940dbe28b3SPyun YongHyeon BMU_STOP); 4195e4816325SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 41960dbe28b3SPyun YongHyeon } else 41970dbe28b3SPyun YongHyeon break; 41980dbe28b3SPyun YongHyeon DELAY(1); 41990dbe28b3SPyun YongHyeon } 42000dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 42010dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n"); 42020dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), 42030dbe28b3SPyun YongHyeon RB_RST_SET | RB_DIS_OP_MD); 42040dbe28b3SPyun YongHyeon 42050dbe28b3SPyun YongHyeon /* Disable all GMAC interrupt. */ 42060dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0); 42070dbe28b3SPyun YongHyeon /* Disable PHY interrupt. */ 42080dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 42090dbe28b3SPyun YongHyeon 42100dbe28b3SPyun YongHyeon /* Disable the RAM Interface Arbiter. */ 42110dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB); 42120dbe28b3SPyun YongHyeon 42130dbe28b3SPyun YongHyeon /* Reset the PCI FIFO of the async Tx queue */ 42140dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 42150dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 42160dbe28b3SPyun YongHyeon 42170dbe28b3SPyun YongHyeon /* Reset the Tx prefetch units. */ 42180dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG), 42190dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 42200dbe28b3SPyun YongHyeon 42210dbe28b3SPyun YongHyeon /* Reset the RAM Buffer async Tx queue. */ 42220dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET); 42230dbe28b3SPyun YongHyeon 42240dbe28b3SPyun YongHyeon /* Reset Tx MAC FIFO. */ 42250dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 42260dbe28b3SPyun YongHyeon /* Set Pause Off. */ 42270dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF); 42280dbe28b3SPyun YongHyeon 42290dbe28b3SPyun YongHyeon /* 42300dbe28b3SPyun YongHyeon * The Rx Stop command will not work for Yukon-2 if the BMU does not 42310dbe28b3SPyun YongHyeon * reach the end of packet and since we can't make sure that we have 42320dbe28b3SPyun YongHyeon * incoming data, we must reset the BMU while it is not during a DMA 42330dbe28b3SPyun YongHyeon * transfer. Since it is possible that the Rx path is still active, 42340dbe28b3SPyun YongHyeon * the Rx RAM buffer will be stopped first, so any possible incoming 42350dbe28b3SPyun YongHyeon * data will not trigger a DMA. After the RAM buffer is stopped, the 42360dbe28b3SPyun YongHyeon * BMU is polled until any DMA in progress is ended and only then it 42370dbe28b3SPyun YongHyeon * will be reset. 42380dbe28b3SPyun YongHyeon */ 42390dbe28b3SPyun YongHyeon 42400dbe28b3SPyun YongHyeon /* Disable the RAM Buffer receive queue. */ 42410dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD); 42420dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 42430dbe28b3SPyun YongHyeon if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) == 42440dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL))) 42450dbe28b3SPyun YongHyeon break; 42460dbe28b3SPyun YongHyeon DELAY(1); 42470dbe28b3SPyun YongHyeon } 42480dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 42490dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n"); 42500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 42510dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 42520dbe28b3SPyun YongHyeon /* Reset the Rx prefetch unit. */ 42530dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG), 42540dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 42550dbe28b3SPyun YongHyeon /* Reset the RAM Buffer receive queue. */ 42560dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET); 42570dbe28b3SPyun YongHyeon /* Reset Rx MAC FIFO. */ 42580dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 42590dbe28b3SPyun YongHyeon 42600dbe28b3SPyun YongHyeon /* Free Rx and Tx mbufs still in the queues. */ 42610dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 42620dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 42630dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 42640dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, 42650dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 42660dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, 42670dbe28b3SPyun YongHyeon rxd->rx_dmamap); 42680dbe28b3SPyun YongHyeon m_freem(rxd->rx_m); 42690dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 42700dbe28b3SPyun YongHyeon } 42710dbe28b3SPyun YongHyeon } 42720dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 42730dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 42740dbe28b3SPyun YongHyeon if (jrxd->rx_m != NULL) { 42750dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 42760dbe28b3SPyun YongHyeon jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 42770dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 42780dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 42790dbe28b3SPyun YongHyeon m_freem(jrxd->rx_m); 42800dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 42810dbe28b3SPyun YongHyeon } 42820dbe28b3SPyun YongHyeon } 42830dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 42840dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 42850dbe28b3SPyun YongHyeon if (txd->tx_m != NULL) { 42860dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, 42870dbe28b3SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 42880dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, 42890dbe28b3SPyun YongHyeon txd->tx_dmamap); 42900dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 42910dbe28b3SPyun YongHyeon txd->tx_m = NULL; 42920dbe28b3SPyun YongHyeon } 42930dbe28b3SPyun YongHyeon } 42940dbe28b3SPyun YongHyeon 42950dbe28b3SPyun YongHyeon /* 42960dbe28b3SPyun YongHyeon * Mark the interface down. 42970dbe28b3SPyun YongHyeon */ 42980dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 4299ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 43000dbe28b3SPyun YongHyeon } 43010dbe28b3SPyun YongHyeon 43023a91ee71SPyun YongHyeon /* 43033a91ee71SPyun YongHyeon * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower 43043a91ee71SPyun YongHyeon * counter clears high 16 bits of the counter such that accessing 43053a91ee71SPyun YongHyeon * lower 16 bits should be the last operation. 43063a91ee71SPyun YongHyeon */ 43073a91ee71SPyun YongHyeon #define MSK_READ_MIB32(x, y) \ 43083a91ee71SPyun YongHyeon (((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) + \ 43093a91ee71SPyun YongHyeon (uint32_t)GMAC_READ_2(sc, x, y) 43103a91ee71SPyun YongHyeon #define MSK_READ_MIB64(x, y) \ 43113a91ee71SPyun YongHyeon (((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) + \ 43123a91ee71SPyun YongHyeon (uint64_t)MSK_READ_MIB32(x, y) 43133a91ee71SPyun YongHyeon 43143a91ee71SPyun YongHyeon static void 43153a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if) 43163a91ee71SPyun YongHyeon { 43173a91ee71SPyun YongHyeon struct msk_softc *sc; 43183a91ee71SPyun YongHyeon uint32_t reg; 43193a91ee71SPyun YongHyeon uint16_t gmac; 43203a91ee71SPyun YongHyeon int i; 43213a91ee71SPyun YongHyeon 43223a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 43233a91ee71SPyun YongHyeon 43243a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43253a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 43263a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 43273a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 43283a91ee71SPyun YongHyeon /* Read all MIB Counters with Clear Mode set. */ 432940d7192bSPyun YongHyeon for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i += sizeof(uint32_t)) 43303a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, i); 43313a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 43323a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 43333a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 43343a91ee71SPyun YongHyeon } 43353a91ee71SPyun YongHyeon 43363a91ee71SPyun YongHyeon static void 43373a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if) 43383a91ee71SPyun YongHyeon { 43393a91ee71SPyun YongHyeon struct msk_softc *sc; 43403a91ee71SPyun YongHyeon struct ifnet *ifp; 43413a91ee71SPyun YongHyeon struct msk_hw_stats *stats; 43423a91ee71SPyun YongHyeon uint16_t gmac; 43433a91ee71SPyun YongHyeon uint32_t reg; 43443a91ee71SPyun YongHyeon 43453a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 43463a91ee71SPyun YongHyeon 43473a91ee71SPyun YongHyeon ifp = sc_if->msk_ifp; 43483a91ee71SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 43493a91ee71SPyun YongHyeon return; 43503a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43513a91ee71SPyun YongHyeon stats = &sc_if->msk_stats; 43523a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 43533a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 43543a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 43553a91ee71SPyun YongHyeon 43563a91ee71SPyun YongHyeon /* Rx stats. */ 43573a91ee71SPyun YongHyeon stats->rx_ucast_frames += 43583a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK); 43593a91ee71SPyun YongHyeon stats->rx_bcast_frames += 43603a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK); 43613a91ee71SPyun YongHyeon stats->rx_pause_frames += 43623a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE); 43633a91ee71SPyun YongHyeon stats->rx_mcast_frames += 43643a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK); 43653a91ee71SPyun YongHyeon stats->rx_crc_errs += 43663a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR); 43673a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE1); 43683a91ee71SPyun YongHyeon stats->rx_good_octets += 43693a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO); 43703a91ee71SPyun YongHyeon stats->rx_bad_octets += 43713a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO); 43723a91ee71SPyun YongHyeon stats->rx_runts += 43733a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT); 43743a91ee71SPyun YongHyeon stats->rx_runt_errs += 43753a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG); 43763a91ee71SPyun YongHyeon stats->rx_pkts_64 += 43773a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B); 43783a91ee71SPyun YongHyeon stats->rx_pkts_65_127 += 43793a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B); 43803a91ee71SPyun YongHyeon stats->rx_pkts_128_255 += 43813a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B); 43823a91ee71SPyun YongHyeon stats->rx_pkts_256_511 += 43833a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B); 43843a91ee71SPyun YongHyeon stats->rx_pkts_512_1023 += 43853a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B); 43863a91ee71SPyun YongHyeon stats->rx_pkts_1024_1518 += 43873a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B); 43883a91ee71SPyun YongHyeon stats->rx_pkts_1519_max += 43893a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ); 43903a91ee71SPyun YongHyeon stats->rx_pkts_too_long += 43913a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR); 43923a91ee71SPyun YongHyeon stats->rx_pkts_jabbers += 43933a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT); 43943a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE2); 43953a91ee71SPyun YongHyeon stats->rx_fifo_oflows += 43963a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV); 43973a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE3); 43983a91ee71SPyun YongHyeon 43993a91ee71SPyun YongHyeon /* Tx stats. */ 44003a91ee71SPyun YongHyeon stats->tx_ucast_frames += 44013a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK); 44023a91ee71SPyun YongHyeon stats->tx_bcast_frames += 44033a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK); 44043a91ee71SPyun YongHyeon stats->tx_pause_frames += 44053a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE); 44063a91ee71SPyun YongHyeon stats->tx_mcast_frames += 44073a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK); 44083a91ee71SPyun YongHyeon stats->tx_octets += 44093a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO); 44103a91ee71SPyun YongHyeon stats->tx_pkts_64 += 44113a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B); 44123a91ee71SPyun YongHyeon stats->tx_pkts_65_127 += 44133a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B); 44143a91ee71SPyun YongHyeon stats->tx_pkts_128_255 += 44153a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B); 44163a91ee71SPyun YongHyeon stats->tx_pkts_256_511 += 44173a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B); 44183a91ee71SPyun YongHyeon stats->tx_pkts_512_1023 += 44193a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B); 44203a91ee71SPyun YongHyeon stats->tx_pkts_1024_1518 += 44213a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B); 44223a91ee71SPyun YongHyeon stats->tx_pkts_1519_max += 44233a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ); 44243a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SPARE1); 44253a91ee71SPyun YongHyeon stats->tx_colls += 44263a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL); 44273a91ee71SPyun YongHyeon stats->tx_late_colls += 44283a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL); 44293a91ee71SPyun YongHyeon stats->tx_excess_colls += 44303a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL); 44313a91ee71SPyun YongHyeon stats->tx_multi_colls += 44323a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL); 44333a91ee71SPyun YongHyeon stats->tx_single_colls += 44343a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL); 44353a91ee71SPyun YongHyeon stats->tx_underflows += 44363a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR); 44373a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 44383a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 44393a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 44403a91ee71SPyun YongHyeon } 44413a91ee71SPyun YongHyeon 44423a91ee71SPyun YongHyeon static int 44433a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS) 44443a91ee71SPyun YongHyeon { 44453a91ee71SPyun YongHyeon struct msk_softc *sc; 44463a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 44473a91ee71SPyun YongHyeon uint32_t result, *stat; 44483a91ee71SPyun YongHyeon int off; 44493a91ee71SPyun YongHyeon 44503a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 44513a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 44523a91ee71SPyun YongHyeon off = arg2; 44533a91ee71SPyun YongHyeon stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off); 44543a91ee71SPyun YongHyeon 44553a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 44563a91ee71SPyun YongHyeon result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 44573a91ee71SPyun YongHyeon result += *stat; 44583a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 44593a91ee71SPyun YongHyeon 44603a91ee71SPyun YongHyeon return (sysctl_handle_int(oidp, &result, 0, req)); 44613a91ee71SPyun YongHyeon } 44623a91ee71SPyun YongHyeon 44633a91ee71SPyun YongHyeon static int 44643a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS) 44653a91ee71SPyun YongHyeon { 44663a91ee71SPyun YongHyeon struct msk_softc *sc; 44673a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 44683a91ee71SPyun YongHyeon uint64_t result, *stat; 44693a91ee71SPyun YongHyeon int off; 44703a91ee71SPyun YongHyeon 44713a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 44723a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 44733a91ee71SPyun YongHyeon off = arg2; 44743a91ee71SPyun YongHyeon stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off); 44753a91ee71SPyun YongHyeon 44763a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 44773a91ee71SPyun YongHyeon result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 44783a91ee71SPyun YongHyeon result += *stat; 44793a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 44803a91ee71SPyun YongHyeon 4481cbc134adSMatthew D Fleming return (sysctl_handle_64(oidp, &result, 0, req)); 44823a91ee71SPyun YongHyeon } 44833a91ee71SPyun YongHyeon 44843a91ee71SPyun YongHyeon #undef MSK_READ_MIB32 44853a91ee71SPyun YongHyeon #undef MSK_READ_MIB64 44863a91ee71SPyun YongHyeon 44873a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) \ 44883a91ee71SPyun YongHyeon SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, \ 44893a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32, \ 44903a91ee71SPyun YongHyeon "IU", d) 44913a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) \ 4492cbc134adSMatthew D Fleming SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_U64 | CTLFLAG_RD, \ 44933a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64, \ 4494cbc134adSMatthew D Fleming "QU", d) 44953a91ee71SPyun YongHyeon 44963a91ee71SPyun YongHyeon static void 44973a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if) 44983a91ee71SPyun YongHyeon { 44993a91ee71SPyun YongHyeon struct sysctl_ctx_list *ctx; 45003a91ee71SPyun YongHyeon struct sysctl_oid_list *child, *schild; 45013a91ee71SPyun YongHyeon struct sysctl_oid *tree; 45023a91ee71SPyun YongHyeon 45033a91ee71SPyun YongHyeon ctx = device_get_sysctl_ctx(sc_if->msk_if_dev); 45043a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev)); 45053a91ee71SPyun YongHyeon 45063a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 45073a91ee71SPyun YongHyeon NULL, "MSK Statistics"); 45083a91ee71SPyun YongHyeon schild = child = SYSCTL_CHILDREN(tree); 45093a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD, 45103a91ee71SPyun YongHyeon NULL, "MSK RX Statistics"); 45113a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 45123a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 45133a91ee71SPyun YongHyeon child, rx_ucast_frames, "Good unicast frames"); 45143a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 45153a91ee71SPyun YongHyeon child, rx_bcast_frames, "Good broadcast frames"); 45163a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 45173a91ee71SPyun YongHyeon child, rx_pause_frames, "Pause frames"); 45183a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 45193a91ee71SPyun YongHyeon child, rx_mcast_frames, "Multicast frames"); 45203a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs", 45213a91ee71SPyun YongHyeon child, rx_crc_errs, "CRC errors"); 45223a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets", 45233a91ee71SPyun YongHyeon child, rx_good_octets, "Good octets"); 45243a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets", 45253a91ee71SPyun YongHyeon child, rx_bad_octets, "Bad octets"); 45263a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 45273a91ee71SPyun YongHyeon child, rx_pkts_64, "64 bytes frames"); 45283a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 45293a91ee71SPyun YongHyeon child, rx_pkts_65_127, "65 to 127 bytes frames"); 45303a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 45313a91ee71SPyun YongHyeon child, rx_pkts_128_255, "128 to 255 bytes frames"); 45323a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 45333a91ee71SPyun YongHyeon child, rx_pkts_256_511, "256 to 511 bytes frames"); 45343a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 45353a91ee71SPyun YongHyeon child, rx_pkts_512_1023, "512 to 1023 bytes frames"); 45363a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 45373a91ee71SPyun YongHyeon child, rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 45383a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 45393a91ee71SPyun YongHyeon child, rx_pkts_1519_max, "1519 to max frames"); 45403a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long", 45413a91ee71SPyun YongHyeon child, rx_pkts_too_long, "frames too long"); 45423a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers", 45433a91ee71SPyun YongHyeon child, rx_pkts_jabbers, "Jabber errors"); 454479dd979aSPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "overflows", 45453a91ee71SPyun YongHyeon child, rx_fifo_oflows, "FIFO overflows"); 45463a91ee71SPyun YongHyeon 45473a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD, 45483a91ee71SPyun YongHyeon NULL, "MSK TX Statistics"); 45493a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 45503a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 45513a91ee71SPyun YongHyeon child, tx_ucast_frames, "Unicast frames"); 45523a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 45533a91ee71SPyun YongHyeon child, tx_bcast_frames, "Broadcast frames"); 45543a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 45553a91ee71SPyun YongHyeon child, tx_pause_frames, "Pause frames"); 45563a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 45573a91ee71SPyun YongHyeon child, tx_mcast_frames, "Multicast frames"); 45583a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "octets", 45593a91ee71SPyun YongHyeon child, tx_octets, "Octets"); 45603a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 45613a91ee71SPyun YongHyeon child, tx_pkts_64, "64 bytes frames"); 45623a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 45633a91ee71SPyun YongHyeon child, tx_pkts_65_127, "65 to 127 bytes frames"); 45643a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 45653a91ee71SPyun YongHyeon child, tx_pkts_128_255, "128 to 255 bytes frames"); 45663a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 45673a91ee71SPyun YongHyeon child, tx_pkts_256_511, "256 to 511 bytes frames"); 45683a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 45693a91ee71SPyun YongHyeon child, tx_pkts_512_1023, "512 to 1023 bytes frames"); 45703a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 45713a91ee71SPyun YongHyeon child, tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 45723a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 45733a91ee71SPyun YongHyeon child, tx_pkts_1519_max, "1519 to max frames"); 45743a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "colls", 45753a91ee71SPyun YongHyeon child, tx_colls, "Collisions"); 45763a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls", 45773a91ee71SPyun YongHyeon child, tx_late_colls, "Late collisions"); 45783a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls", 45793a91ee71SPyun YongHyeon child, tx_excess_colls, "Excessive collisions"); 45803a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls", 45813a91ee71SPyun YongHyeon child, tx_multi_colls, "Multiple collisions"); 45823a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls", 45833a91ee71SPyun YongHyeon child, tx_single_colls, "Single collisions"); 45843a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "underflows", 45853a91ee71SPyun YongHyeon child, tx_underflows, "FIFO underflows"); 45863a91ee71SPyun YongHyeon } 45873a91ee71SPyun YongHyeon 45883a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32 45893a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64 45903a91ee71SPyun YongHyeon 45910dbe28b3SPyun YongHyeon static int 45920dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 45930dbe28b3SPyun YongHyeon { 45940dbe28b3SPyun YongHyeon int error, value; 45950dbe28b3SPyun YongHyeon 45960dbe28b3SPyun YongHyeon if (!arg1) 45970dbe28b3SPyun YongHyeon return (EINVAL); 45980dbe28b3SPyun YongHyeon value = *(int *)arg1; 45990dbe28b3SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 46000dbe28b3SPyun YongHyeon if (error || !req->newptr) 46010dbe28b3SPyun YongHyeon return (error); 46020dbe28b3SPyun YongHyeon if (value < low || value > high) 46030dbe28b3SPyun YongHyeon return (EINVAL); 46040dbe28b3SPyun YongHyeon *(int *)arg1 = value; 46050dbe28b3SPyun YongHyeon 46060dbe28b3SPyun YongHyeon return (0); 46070dbe28b3SPyun YongHyeon } 46080dbe28b3SPyun YongHyeon 46090dbe28b3SPyun YongHyeon static int 46100dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS) 46110dbe28b3SPyun YongHyeon { 46120dbe28b3SPyun YongHyeon 46130dbe28b3SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN, 46140dbe28b3SPyun YongHyeon MSK_PROC_MAX)); 46150dbe28b3SPyun YongHyeon } 4616