xref: /freebsd/sys/dev/msk/if_msk.c (revision 1c3515d2d514b1d8f8e13a5f4142e1bffacae051)
10dbe28b3SPyun YongHyeon /******************************************************************************
20dbe28b3SPyun YongHyeon  *
30dbe28b3SPyun YongHyeon  * Name   : sky2.c
40dbe28b3SPyun YongHyeon  * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x
50dbe28b3SPyun YongHyeon  * Version: $Revision: 1.23 $
60dbe28b3SPyun YongHyeon  * Date   : $Date: 2005/12/22 09:04:11 $
70dbe28b3SPyun YongHyeon  * Purpose: Main driver source file
80dbe28b3SPyun YongHyeon  *
90dbe28b3SPyun YongHyeon  *****************************************************************************/
100dbe28b3SPyun YongHyeon 
110dbe28b3SPyun YongHyeon /******************************************************************************
120dbe28b3SPyun YongHyeon  *
130dbe28b3SPyun YongHyeon  *	LICENSE:
140dbe28b3SPyun YongHyeon  *	Copyright (C) Marvell International Ltd. and/or its affiliates
150dbe28b3SPyun YongHyeon  *
160dbe28b3SPyun YongHyeon  *	The computer program files contained in this folder ("Files")
170dbe28b3SPyun YongHyeon  *	are provided to you under the BSD-type license terms provided
180dbe28b3SPyun YongHyeon  *	below, and any use of such Files and any derivative works
190dbe28b3SPyun YongHyeon  *	thereof created by you shall be governed by the following terms
200dbe28b3SPyun YongHyeon  *	and conditions:
210dbe28b3SPyun YongHyeon  *
220dbe28b3SPyun YongHyeon  *	- Redistributions of source code must retain the above copyright
230dbe28b3SPyun YongHyeon  *	  notice, this list of conditions and the following disclaimer.
240dbe28b3SPyun YongHyeon  *	- Redistributions in binary form must reproduce the above
250dbe28b3SPyun YongHyeon  *	  copyright notice, this list of conditions and the following
260dbe28b3SPyun YongHyeon  *	  disclaimer in the documentation and/or other materials provided
270dbe28b3SPyun YongHyeon  *	  with the distribution.
280dbe28b3SPyun YongHyeon  *	- Neither the name of Marvell nor the names of its contributors
290dbe28b3SPyun YongHyeon  *	  may be used to endorse or promote products derived from this
300dbe28b3SPyun YongHyeon  *	  software without specific prior written permission.
310dbe28b3SPyun YongHyeon  *
320dbe28b3SPyun YongHyeon  *	THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
330dbe28b3SPyun YongHyeon  *	"AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
340dbe28b3SPyun YongHyeon  *	LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
350dbe28b3SPyun YongHyeon  *	FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
360dbe28b3SPyun YongHyeon  *	COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
370dbe28b3SPyun YongHyeon  *	INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
380dbe28b3SPyun YongHyeon  *	BUT NOT LIMITED TO, PROCUREMENT OF  SUBSTITUTE GOODS OR SERVICES;
390dbe28b3SPyun YongHyeon  *	LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
400dbe28b3SPyun YongHyeon  *	HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
410dbe28b3SPyun YongHyeon  *	STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
420dbe28b3SPyun YongHyeon  *	ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
430dbe28b3SPyun YongHyeon  *	OF THE POSSIBILITY OF SUCH DAMAGE.
440dbe28b3SPyun YongHyeon  *	/LICENSE
450dbe28b3SPyun YongHyeon  *
460dbe28b3SPyun YongHyeon  *****************************************************************************/
470dbe28b3SPyun YongHyeon 
480dbe28b3SPyun YongHyeon /*-
490dbe28b3SPyun YongHyeon  * Copyright (c) 1997, 1998, 1999, 2000
500dbe28b3SPyun YongHyeon  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
510dbe28b3SPyun YongHyeon  *
520dbe28b3SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
530dbe28b3SPyun YongHyeon  * modification, are permitted provided that the following conditions
540dbe28b3SPyun YongHyeon  * are met:
550dbe28b3SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
560dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer.
570dbe28b3SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
580dbe28b3SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
590dbe28b3SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
600dbe28b3SPyun YongHyeon  * 3. All advertising materials mentioning features or use of this software
610dbe28b3SPyun YongHyeon  *    must display the following acknowledgement:
620dbe28b3SPyun YongHyeon  *	This product includes software developed by Bill Paul.
630dbe28b3SPyun YongHyeon  * 4. Neither the name of the author nor the names of any co-contributors
640dbe28b3SPyun YongHyeon  *    may be used to endorse or promote products derived from this software
650dbe28b3SPyun YongHyeon  *    without specific prior written permission.
660dbe28b3SPyun YongHyeon  *
670dbe28b3SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
680dbe28b3SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
690dbe28b3SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
700dbe28b3SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
710dbe28b3SPyun YongHyeon  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
720dbe28b3SPyun YongHyeon  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
730dbe28b3SPyun YongHyeon  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
740dbe28b3SPyun YongHyeon  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
750dbe28b3SPyun YongHyeon  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
760dbe28b3SPyun YongHyeon  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
770dbe28b3SPyun YongHyeon  * THE POSSIBILITY OF SUCH DAMAGE.
780dbe28b3SPyun YongHyeon  */
790dbe28b3SPyun YongHyeon /*-
800dbe28b3SPyun YongHyeon  * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
810dbe28b3SPyun YongHyeon  *
820dbe28b3SPyun YongHyeon  * Permission to use, copy, modify, and distribute this software for any
830dbe28b3SPyun YongHyeon  * purpose with or without fee is hereby granted, provided that the above
840dbe28b3SPyun YongHyeon  * copyright notice and this permission notice appear in all copies.
850dbe28b3SPyun YongHyeon  *
860dbe28b3SPyun YongHyeon  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
870dbe28b3SPyun YongHyeon  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
880dbe28b3SPyun YongHyeon  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
890dbe28b3SPyun YongHyeon  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
900dbe28b3SPyun YongHyeon  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
910dbe28b3SPyun YongHyeon  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
920dbe28b3SPyun YongHyeon  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
930dbe28b3SPyun YongHyeon  */
940dbe28b3SPyun YongHyeon 
950dbe28b3SPyun YongHyeon /*
960dbe28b3SPyun YongHyeon  * Device driver for the Marvell Yukon II Ethernet controller.
970dbe28b3SPyun YongHyeon  * Due to lack of documentation, this driver is based on the code from
980dbe28b3SPyun YongHyeon  * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x.
990dbe28b3SPyun YongHyeon  */
1000dbe28b3SPyun YongHyeon 
1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h>
1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$");
1030dbe28b3SPyun YongHyeon 
1040dbe28b3SPyun YongHyeon #include <sys/param.h>
1050dbe28b3SPyun YongHyeon #include <sys/systm.h>
1060dbe28b3SPyun YongHyeon #include <sys/bus.h>
1070dbe28b3SPyun YongHyeon #include <sys/endian.h>
1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h>
1090dbe28b3SPyun YongHyeon #include <sys/malloc.h>
1100dbe28b3SPyun YongHyeon #include <sys/kernel.h>
1110dbe28b3SPyun YongHyeon #include <sys/module.h>
1120dbe28b3SPyun YongHyeon #include <sys/socket.h>
1130dbe28b3SPyun YongHyeon #include <sys/sockio.h>
1140dbe28b3SPyun YongHyeon #include <sys/queue.h>
1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h>
1160dbe28b3SPyun YongHyeon 
1170dbe28b3SPyun YongHyeon #include <net/bpf.h>
1180dbe28b3SPyun YongHyeon #include <net/ethernet.h>
1190dbe28b3SPyun YongHyeon #include <net/if.h>
12067784314SPoul-Henning Kamp #include <net/if_arp.h>
1210dbe28b3SPyun YongHyeon #include <net/if_dl.h>
1220dbe28b3SPyun YongHyeon #include <net/if_media.h>
1230dbe28b3SPyun YongHyeon #include <net/if_types.h>
1240dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h>
1250dbe28b3SPyun YongHyeon 
1260dbe28b3SPyun YongHyeon #include <netinet/in.h>
12767784314SPoul-Henning Kamp #include <netinet/in_systm.h>
1280dbe28b3SPyun YongHyeon #include <netinet/ip.h>
1290dbe28b3SPyun YongHyeon #include <netinet/tcp.h>
13067784314SPoul-Henning Kamp #include <netinet/udp.h>
1310dbe28b3SPyun YongHyeon 
1320dbe28b3SPyun YongHyeon #include <machine/bus.h>
133b5898b80SPyun YongHyeon #include <machine/in_cksum.h>
1340dbe28b3SPyun YongHyeon #include <machine/resource.h>
1350dbe28b3SPyun YongHyeon #include <sys/rman.h>
1360dbe28b3SPyun YongHyeon 
13767784314SPoul-Henning Kamp #include <dev/mii/mii.h>
1380dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h>
1390dbe28b3SPyun YongHyeon 
1400dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h>
1410dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h>
1420dbe28b3SPyun YongHyeon 
1430dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h>
1440dbe28b3SPyun YongHyeon 
1450dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1);
1460dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1);
1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1);
1480dbe28b3SPyun YongHyeon 
1490dbe28b3SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
1500dbe28b3SPyun YongHyeon #include "miibus_if.h"
1510dbe28b3SPyun YongHyeon 
1520dbe28b3SPyun YongHyeon /* Tunables. */
1530dbe28b3SPyun YongHyeon static int msi_disable = 0;
1540dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable);
15553dcfbd1SPyun YongHyeon static int legacy_intr = 0;
15653dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr);
15785b340cbSPyun YongHyeon static int jumbo_disable = 0;
15885b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable);
1590dbe28b3SPyun YongHyeon 
1600dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
1610dbe28b3SPyun YongHyeon 
1620dbe28b3SPyun YongHyeon /*
1630dbe28b3SPyun YongHyeon  * Devices supported by this driver.
1640dbe28b3SPyun YongHyeon  */
1650dbe28b3SPyun YongHyeon static struct msk_product {
1660dbe28b3SPyun YongHyeon 	uint16_t	msk_vendorid;
1670dbe28b3SPyun YongHyeon 	uint16_t	msk_deviceid;
1680dbe28b3SPyun YongHyeon 	const char	*msk_name;
1690dbe28b3SPyun YongHyeon } msk_products[] = {
1700dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2,
1710dbe28b3SPyun YongHyeon 	    "SK-9Sxx Gigabit Ethernet" },
1720dbe28b3SPyun YongHyeon 	{ VENDORID_SK, DEVICEID_SK_YUKON2_EXPR,
1730dbe28b3SPyun YongHyeon 	    "SK-9Exx Gigabit Ethernet"},
1740dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021CU,
1750dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021CU Gigabit Ethernet" },
1760dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8021X,
1770dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" },
1780dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022CU,
1790dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022CU Gigabit Ethernet" },
1800dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8022X,
1810dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" },
1820dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061CU,
1830dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061CU Gigabit Ethernet" },
1840dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8061X,
1850dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" },
1860dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062CU,
1870dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062CU Gigabit Ethernet" },
1880dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8062X,
1890dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" },
1900dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8035,
191f972d4c6SPyun YongHyeon 	    "Marvell Yukon 88E8035 Fast Ethernet" },
1920dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8036,
193f972d4c6SPyun YongHyeon 	    "Marvell Yukon 88E8036 Fast Ethernet" },
1940dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8038,
195f972d4c6SPyun YongHyeon 	    "Marvell Yukon 88E8038 Fast Ethernet" },
19628d34c0eSRemko Lodder 	{ VENDORID_MARVELL, DEVICEID_MRVL_8039,
197f972d4c6SPyun YongHyeon 	    "Marvell Yukon 88E8039 Fast Ethernet" },
19812909985SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8040,
19912909985SPyun YongHyeon 	    "Marvell Yukon 88E8040 Fast Ethernet" },
20012909985SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8040T,
20112909985SPyun YongHyeon 	    "Marvell Yukon 88E8040T Fast Ethernet" },
2020e0ed74fSUlf Lilleengen 	{ VENDORID_MARVELL, DEVICEID_MRVL_8042,
2030e0ed74fSUlf Lilleengen 	    "Marvell Yukon 88E8042 Fast Ethernet" },
20412909985SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_8048,
20512909985SPyun YongHyeon 	    "Marvell Yukon 88E8048 Fast Ethernet" },
2060dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4361,
2070dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8050 Gigabit Ethernet" },
2080dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4360,
2090dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8052 Gigabit Ethernet" },
2100dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4362,
2110dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8053 Gigabit Ethernet" },
2120dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4363,
2130dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8055 Gigabit Ethernet" },
2140dbe28b3SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4364,
2150dbe28b3SPyun YongHyeon 	    "Marvell Yukon 88E8056 Gigabit Ethernet" },
216a56fe1f0SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4365,
217a56fe1f0SPyun YongHyeon 	    "Marvell Yukon 88E8070 Gigabit Ethernet" },
21875ef16dfSPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436A,
21975ef16dfSPyun YongHyeon 	    "Marvell Yukon 88E8058 Gigabit Ethernet" },
220a56fe1f0SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436B,
221a56fe1f0SPyun YongHyeon 	    "Marvell Yukon 88E8071 Gigabit Ethernet" },
222a56fe1f0SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436C,
223a56fe1f0SPyun YongHyeon 	    "Marvell Yukon 88E8072 Gigabit Ethernet" },
224e0029a72SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_436D,
225e0029a72SPyun YongHyeon 	    "Marvell Yukon 88E8055 Gigabit Ethernet" },
226e0029a72SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4370,
227e0029a72SPyun YongHyeon 	    "Marvell Yukon 88E8075 Gigabit Ethernet" },
22876202a16SPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4380,
22976202a16SPyun YongHyeon 	    "Marvell Yukon 88E8057 Gigabit Ethernet" },
230e19bd6eeSPyun YongHyeon 	{ VENDORID_MARVELL, DEVICEID_MRVL_4381,
231e19bd6eeSPyun YongHyeon 	    "Marvell Yukon 88E8059 Gigabit Ethernet" },
2320dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE550SX,
2330dbe28b3SPyun YongHyeon 	    "D-Link 550SX Gigabit Ethernet" },
23460d3251aSPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE560SX,
23560d3251aSPyun YongHyeon 	    "D-Link 560SX Gigabit Ethernet" },
2360dbe28b3SPyun YongHyeon 	{ VENDORID_DLINK, DEVICEID_DLINK_DGE560T,
2370dbe28b3SPyun YongHyeon 	    "D-Link 560T Gigabit Ethernet" }
2380dbe28b3SPyun YongHyeon };
2390dbe28b3SPyun YongHyeon 
2400dbe28b3SPyun YongHyeon static const char *model_name[] = {
2410dbe28b3SPyun YongHyeon 	"Yukon XL",
2420dbe28b3SPyun YongHyeon         "Yukon EC Ultra",
243daf29227SPyun YongHyeon         "Yukon EX",
2440dbe28b3SPyun YongHyeon         "Yukon EC",
24561708f4cSPyun YongHyeon         "Yukon FE",
24676202a16SPyun YongHyeon         "Yukon FE+",
24776202a16SPyun YongHyeon         "Yukon Supreme",
248e19bd6eeSPyun YongHyeon         "Yukon Ultra 2",
249e19bd6eeSPyun YongHyeon         "Yukon Unknown",
250e19bd6eeSPyun YongHyeon         "Yukon Optima",
2510dbe28b3SPyun YongHyeon };
2520dbe28b3SPyun YongHyeon 
2530dbe28b3SPyun YongHyeon static int mskc_probe(device_t);
2540dbe28b3SPyun YongHyeon static int mskc_attach(device_t);
2550dbe28b3SPyun YongHyeon static int mskc_detach(device_t);
2566a087a87SPyun YongHyeon static int mskc_shutdown(device_t);
2570dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *);
2580dbe28b3SPyun YongHyeon static int mskc_suspend(device_t);
2590dbe28b3SPyun YongHyeon static int mskc_resume(device_t);
2600dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *);
2610dbe28b3SPyun YongHyeon 
2620dbe28b3SPyun YongHyeon static int msk_probe(device_t);
2630dbe28b3SPyun YongHyeon static int msk_attach(device_t);
2640dbe28b3SPyun YongHyeon static int msk_detach(device_t);
2650dbe28b3SPyun YongHyeon 
2660dbe28b3SPyun YongHyeon static void msk_tick(void *);
267c876b43fSPyun YongHyeon static void msk_intr(void *);
2680dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *);
2690dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *);
2700dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *);
2710dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *);
2720dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t);
2730dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *);
27483c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
27583c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *);
27683c04c93SPyun YongHyeon #endif
277388214e4SPyun YongHyeon static __inline void msk_rxcsum(struct msk_if_softc *, uint32_t, struct mbuf *);
278efb74172SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int);
279efb74172SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int);
2800dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int);
2810dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **);
2820dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *);
283c876b43fSPyun YongHyeon static void msk_start_locked(struct ifnet *);
2840dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t);
2850dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t);
2860dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *);
287efb74172SPyun YongHyeon static void msk_set_tx_stfwd(struct msk_if_softc *);
2880dbe28b3SPyun YongHyeon static void msk_init(void *);
2890dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *);
2900dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *);
2912271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *);
2920dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *);
2930dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *);
2940dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int);
2950dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int);
2960dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *);
2970dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *);
2980dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *);
29985b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *);
3000dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *);
30185b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *);
302388214e4SPyun YongHyeon static int msk_rx_fill(struct msk_if_softc *, int);
3030dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *);
3040dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *);
3050dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *);
3060dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int);
3070dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int);
3080dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int);
3090dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int);
3100dbe28b3SPyun YongHyeon 
3110dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int);
3120dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int);
3130dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int);
3140dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int);
3150dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t);
3160dbe28b3SPyun YongHyeon 
3176d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *);
3180dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *);
3190dbe28b3SPyun YongHyeon 
3203a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *);
3213a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *);
3223a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS);
3233a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS);
3243a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *);
3250dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
3260dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS);
3270dbe28b3SPyun YongHyeon 
3280dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = {
3290dbe28b3SPyun YongHyeon 	/* Device interface */
3300dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		mskc_probe),
3310dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	mskc_attach),
3320dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	mskc_detach),
3330dbe28b3SPyun YongHyeon 	DEVMETHOD(device_suspend,	mskc_suspend),
3340dbe28b3SPyun YongHyeon 	DEVMETHOD(device_resume,	mskc_resume),
3350dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	mskc_shutdown),
3360dbe28b3SPyun YongHyeon 
3374b7ec270SMarius Strobl 	DEVMETHOD_END
3380dbe28b3SPyun YongHyeon };
3390dbe28b3SPyun YongHyeon 
3400dbe28b3SPyun YongHyeon static driver_t mskc_driver = {
3410dbe28b3SPyun YongHyeon 	"mskc",
3420dbe28b3SPyun YongHyeon 	mskc_methods,
3430dbe28b3SPyun YongHyeon 	sizeof(struct msk_softc)
3440dbe28b3SPyun YongHyeon };
3450dbe28b3SPyun YongHyeon 
3460dbe28b3SPyun YongHyeon static devclass_t mskc_devclass;
3470dbe28b3SPyun YongHyeon 
3480dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = {
3490dbe28b3SPyun YongHyeon 	/* Device interface */
3500dbe28b3SPyun YongHyeon 	DEVMETHOD(device_probe,		msk_probe),
3510dbe28b3SPyun YongHyeon 	DEVMETHOD(device_attach,	msk_attach),
3520dbe28b3SPyun YongHyeon 	DEVMETHOD(device_detach,	msk_detach),
3530dbe28b3SPyun YongHyeon 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
3540dbe28b3SPyun YongHyeon 
3550dbe28b3SPyun YongHyeon 	/* MII interface */
3560dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	msk_miibus_readreg),
3570dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	msk_miibus_writereg),
3580dbe28b3SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	msk_miibus_statchg),
3590dbe28b3SPyun YongHyeon 
3604b7ec270SMarius Strobl 	DEVMETHOD_END
3610dbe28b3SPyun YongHyeon };
3620dbe28b3SPyun YongHyeon 
3630dbe28b3SPyun YongHyeon static driver_t msk_driver = {
3640dbe28b3SPyun YongHyeon 	"msk",
3650dbe28b3SPyun YongHyeon 	msk_methods,
3660dbe28b3SPyun YongHyeon 	sizeof(struct msk_if_softc)
3670dbe28b3SPyun YongHyeon };
3680dbe28b3SPyun YongHyeon 
3690dbe28b3SPyun YongHyeon static devclass_t msk_devclass;
3700dbe28b3SPyun YongHyeon 
3710dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0);
3720dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0);
3730dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0);
3740dbe28b3SPyun YongHyeon 
3750dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = {
3760dbe28b3SPyun YongHyeon 	{ SYS_RES_IOPORT,	PCIR_BAR(1),	RF_ACTIVE },
3770dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3780dbe28b3SPyun YongHyeon };
3790dbe28b3SPyun YongHyeon 
3800dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = {
3810dbe28b3SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
382298946a9SPyun YongHyeon 	{ -1,			0,		0 }
383298946a9SPyun YongHyeon };
384298946a9SPyun YongHyeon 
385298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = {
3860dbe28b3SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
3870dbe28b3SPyun YongHyeon 	{ -1,			0,		0 }
3880dbe28b3SPyun YongHyeon };
3890dbe28b3SPyun YongHyeon 
390298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = {
391298946a9SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
3928463d7a0SPyun YongHyeon 	{ -1,			0,		0 }
3938463d7a0SPyun YongHyeon };
3948463d7a0SPyun YongHyeon 
3950dbe28b3SPyun YongHyeon static int
3960dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg)
3970dbe28b3SPyun YongHyeon {
3980dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
3990dbe28b3SPyun YongHyeon 
4000dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4010dbe28b3SPyun YongHyeon 
4020dbe28b3SPyun YongHyeon 	return (msk_phy_readreg(sc_if, phy, reg));
4030dbe28b3SPyun YongHyeon }
4040dbe28b3SPyun YongHyeon 
4050dbe28b3SPyun YongHyeon static int
4060dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg)
4070dbe28b3SPyun YongHyeon {
4080dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4090dbe28b3SPyun YongHyeon 	int i, val;
4100dbe28b3SPyun YongHyeon 
4110dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4120dbe28b3SPyun YongHyeon 
4130dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
4140dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
4150dbe28b3SPyun YongHyeon 
4160dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4170dbe28b3SPyun YongHyeon 		DELAY(1);
4180dbe28b3SPyun YongHyeon 		val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL);
4190dbe28b3SPyun YongHyeon 		if ((val & GM_SMI_CT_RD_VAL) != 0) {
4200dbe28b3SPyun YongHyeon 			val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA);
4210dbe28b3SPyun YongHyeon 			break;
4220dbe28b3SPyun YongHyeon 		}
4230dbe28b3SPyun YongHyeon 	}
4240dbe28b3SPyun YongHyeon 
4250dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT) {
4260dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy failed to come ready\n");
4270dbe28b3SPyun YongHyeon 		val = 0;
4280dbe28b3SPyun YongHyeon 	}
4290dbe28b3SPyun YongHyeon 
4300dbe28b3SPyun YongHyeon 	return (val);
4310dbe28b3SPyun YongHyeon }
4320dbe28b3SPyun YongHyeon 
4330dbe28b3SPyun YongHyeon static int
4340dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val)
4350dbe28b3SPyun YongHyeon {
4360dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4370dbe28b3SPyun YongHyeon 
4380dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
4390dbe28b3SPyun YongHyeon 
4400dbe28b3SPyun YongHyeon 	return (msk_phy_writereg(sc_if, phy, reg, val));
4410dbe28b3SPyun YongHyeon }
4420dbe28b3SPyun YongHyeon 
4430dbe28b3SPyun YongHyeon static int
4440dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val)
4450dbe28b3SPyun YongHyeon {
4460dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4470dbe28b3SPyun YongHyeon 	int i;
4480dbe28b3SPyun YongHyeon 
4490dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4500dbe28b3SPyun YongHyeon 
4510dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val);
4520dbe28b3SPyun YongHyeon         GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL,
4530dbe28b3SPyun YongHyeon 	    GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg));
4540dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
4550dbe28b3SPyun YongHyeon 		DELAY(1);
4560dbe28b3SPyun YongHyeon 		if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) &
4570dbe28b3SPyun YongHyeon 		    GM_SMI_CT_BUSY) == 0)
4580dbe28b3SPyun YongHyeon 			break;
4590dbe28b3SPyun YongHyeon 	}
4600dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
4610dbe28b3SPyun YongHyeon 		if_printf(sc_if->msk_ifp, "phy write timeout\n");
4620dbe28b3SPyun YongHyeon 
4630dbe28b3SPyun YongHyeon 	return (0);
4640dbe28b3SPyun YongHyeon }
4650dbe28b3SPyun YongHyeon 
4660dbe28b3SPyun YongHyeon static void
4670dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev)
4680dbe28b3SPyun YongHyeon {
4690dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
4700dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
4710dbe28b3SPyun YongHyeon 	struct mii_data *mii;
4720dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
473bf59599fSPyun YongHyeon 	uint32_t gmac;
4740dbe28b3SPyun YongHyeon 
47519585f45SPyun YongHyeon 	sc_if = device_get_softc(dev);
4760dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
4770dbe28b3SPyun YongHyeon 
4784b76fe63SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
4790dbe28b3SPyun YongHyeon 
4800dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
4810dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
48219585f45SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
48319585f45SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
4840dbe28b3SPyun YongHyeon 		return;
4850dbe28b3SPyun YongHyeon 
486ab7df1e4SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_LINK;
4876c4d62e1SPyun YongHyeon 	if ((mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) ==
4886c4d62e1SPyun YongHyeon 	    (IFM_AVALID | IFM_ACTIVE)) {
4896c4d62e1SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
4906c4d62e1SPyun YongHyeon 		case IFM_10_T:
4916c4d62e1SPyun YongHyeon 		case IFM_100_TX:
4926c4d62e1SPyun YongHyeon 			sc_if->msk_flags |= MSK_FLAG_LINK;
4936c4d62e1SPyun YongHyeon 			break;
4946c4d62e1SPyun YongHyeon 		case IFM_1000_T:
4956c4d62e1SPyun YongHyeon 		case IFM_1000_SX:
4966c4d62e1SPyun YongHyeon 		case IFM_1000_LX:
4976c4d62e1SPyun YongHyeon 		case IFM_1000_CX:
4986c4d62e1SPyun YongHyeon 			if ((sc_if->msk_flags & MSK_FLAG_FASTETHER) == 0)
4996c4d62e1SPyun YongHyeon 				sc_if->msk_flags |= MSK_FLAG_LINK;
5006c4d62e1SPyun YongHyeon 			break;
5016c4d62e1SPyun YongHyeon 		default:
5026c4d62e1SPyun YongHyeon 			break;
5036c4d62e1SPyun YongHyeon 		}
5046c4d62e1SPyun YongHyeon 	}
5050dbe28b3SPyun YongHyeon 
506ab7df1e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) {
5070dbe28b3SPyun YongHyeon 		/* Enable Tx FIFO Underrun. */
5080dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK),
5090dbe28b3SPyun YongHyeon 		    GM_IS_TX_FF_UR | GM_IS_RX_FF_OR);
510bf59599fSPyun YongHyeon 		/*
511bf59599fSPyun YongHyeon 		 * Because mii(4) notify msk(4) that it detected link status
512bf59599fSPyun YongHyeon 		 * change, there is no need to enable automatic
513bf59599fSPyun YongHyeon 		 * speed/flow-control/duplex updates.
514bf59599fSPyun YongHyeon 		 */
515bf59599fSPyun YongHyeon 		gmac = GM_GPCR_AU_ALL_DIS;
5160dbe28b3SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
5170dbe28b3SPyun YongHyeon 		case IFM_1000_SX:
5180dbe28b3SPyun YongHyeon 		case IFM_1000_T:
5190dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_1000;
5200dbe28b3SPyun YongHyeon 			break;
5210dbe28b3SPyun YongHyeon 		case IFM_100_TX:
5220dbe28b3SPyun YongHyeon 			gmac |= GM_GPCR_SPEED_100;
5230dbe28b3SPyun YongHyeon 			break;
5240dbe28b3SPyun YongHyeon 		case IFM_10_T:
5250dbe28b3SPyun YongHyeon 			break;
5260dbe28b3SPyun YongHyeon 		}
5270dbe28b3SPyun YongHyeon 
528efd4fc3fSMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
529efd4fc3fSMarius Strobl 		    IFM_ETH_RXPAUSE) == 0)
530bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_RX_DIS;
531efd4fc3fSMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
532efd4fc3fSMarius Strobl 		     IFM_ETH_TXPAUSE) == 0)
533bf59599fSPyun YongHyeon 			gmac |= GM_GPCR_FC_TX_DIS;
53442f3ea9fSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0)
53542f3ea9fSPyun YongHyeon 			gmac |= GM_GPCR_DUP_FULL;
53642f3ea9fSPyun YongHyeon 		else
53742f3ea9fSPyun YongHyeon 			gmac |= GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS;
5380dbe28b3SPyun YongHyeon 		gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
5390dbe28b3SPyun YongHyeon 		GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5400dbe28b3SPyun YongHyeon 		/* Read again to ensure writing. */
5410dbe28b3SPyun YongHyeon 		GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
54242f3ea9fSPyun YongHyeon 		gmac = GMC_PAUSE_OFF;
54342f3ea9fSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
544efd4fc3fSMarius Strobl 			if ((IFM_OPTIONS(mii->mii_media_active) &
545efd4fc3fSMarius Strobl 			    IFM_ETH_RXPAUSE) != 0)
5460dbe28b3SPyun YongHyeon 				gmac = GMC_PAUSE_ON;
54742f3ea9fSPyun YongHyeon 		}
5480dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac);
5490dbe28b3SPyun YongHyeon 
5500dbe28b3SPyun YongHyeon 		/* Enable PHY interrupt for FIFO underrun/overflow. */
5510dbe28b3SPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV,
5520dbe28b3SPyun YongHyeon 		    PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR);
5530dbe28b3SPyun YongHyeon 	} else {
5540dbe28b3SPyun YongHyeon 		/*
5550dbe28b3SPyun YongHyeon 		 * Link state changed to down.
5560dbe28b3SPyun YongHyeon 		 * Disable PHY interrupts.
5570dbe28b3SPyun YongHyeon 		 */
558431e606dSPyun YongHyeon 		msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
5590dbe28b3SPyun YongHyeon 		/* Disable Rx/Tx MAC. */
560bf59599fSPyun YongHyeon 		gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5617c017a71SPyun YongHyeon 		if ((gmac & (GM_GPCR_RX_ENA | GM_GPCR_TX_ENA)) != 0) {
5620dbe28b3SPyun YongHyeon 			gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
5630dbe28b3SPyun YongHyeon 			GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac);
5640dbe28b3SPyun YongHyeon 			/* Read again to ensure writing. */
5650dbe28b3SPyun YongHyeon 			GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
5660dbe28b3SPyun YongHyeon 		}
5670dbe28b3SPyun YongHyeon 	}
5686c4d62e1SPyun YongHyeon }
5690dbe28b3SPyun YongHyeon 
5700dbe28b3SPyun YongHyeon static void
5716d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if)
5720dbe28b3SPyun YongHyeon {
5730dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
5740dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
5750dbe28b3SPyun YongHyeon 	struct ifmultiaddr *ifma;
5760dbe28b3SPyun YongHyeon 	uint32_t mchash[2];
5770dbe28b3SPyun YongHyeon 	uint32_t crc;
5780dbe28b3SPyun YongHyeon 	uint16_t mode;
5790dbe28b3SPyun YongHyeon 
5800dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
5810dbe28b3SPyun YongHyeon 
5820dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
5830dbe28b3SPyun YongHyeon 
5840dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
5850dbe28b3SPyun YongHyeon 
5860dbe28b3SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
5870dbe28b3SPyun YongHyeon 	mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL);
5880dbe28b3SPyun YongHyeon 	if ((ifp->if_flags & IFF_PROMISC) != 0)
5890dbe28b3SPyun YongHyeon 		mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
5900dbe28b3SPyun YongHyeon 	else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
5916d6588a1SPyun YongHyeon 		mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
5920dbe28b3SPyun YongHyeon 		mchash[0] = 0xffff;
5930dbe28b3SPyun YongHyeon 		mchash[1] = 0xffff;
5940dbe28b3SPyun YongHyeon 	} else {
5956d6588a1SPyun YongHyeon 		mode |= GM_RXCR_UCF_ENA;
596eb956cd0SRobert Watson 		if_maddr_rlock(ifp);
5970dbe28b3SPyun YongHyeon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
5980dbe28b3SPyun YongHyeon 			if (ifma->ifma_addr->sa_family != AF_LINK)
5990dbe28b3SPyun YongHyeon 				continue;
6000dbe28b3SPyun YongHyeon 			crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6010dbe28b3SPyun YongHyeon 			    ifma->ifma_addr), ETHER_ADDR_LEN);
6020dbe28b3SPyun YongHyeon 			/* Just want the 6 least significant bits. */
6030dbe28b3SPyun YongHyeon 			crc &= 0x3f;
6040dbe28b3SPyun YongHyeon 			/* Set the corresponding bit in the hash table. */
6050dbe28b3SPyun YongHyeon 			mchash[crc >> 5] |= 1 << (crc & 0x1f);
6060dbe28b3SPyun YongHyeon 		}
607eb956cd0SRobert Watson 		if_maddr_runlock(ifp);
6086d6588a1SPyun YongHyeon 		if (mchash[0] != 0 || mchash[1] != 0)
6090dbe28b3SPyun YongHyeon 			mode |= GM_RXCR_MCF_ENA;
6100dbe28b3SPyun YongHyeon 	}
6110dbe28b3SPyun YongHyeon 
6120dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1,
6130dbe28b3SPyun YongHyeon 	    mchash[0] & 0xffff);
6140dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2,
6150dbe28b3SPyun YongHyeon 	    (mchash[0] >> 16) & 0xffff);
6160dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3,
6170dbe28b3SPyun YongHyeon 	    mchash[1] & 0xffff);
6180dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4,
6190dbe28b3SPyun YongHyeon 	    (mchash[1] >> 16) & 0xffff);
6200dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode);
6210dbe28b3SPyun YongHyeon }
6220dbe28b3SPyun YongHyeon 
6230dbe28b3SPyun YongHyeon static void
6240dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp)
6250dbe28b3SPyun YongHyeon {
6260dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
6270dbe28b3SPyun YongHyeon 
6280dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
6290dbe28b3SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
6300dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6310dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_ON);
6320dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6330dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_ON);
6340dbe28b3SPyun YongHyeon 	} else {
6350dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
6360dbe28b3SPyun YongHyeon 		    RX_VLAN_STRIP_OFF);
6370dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
6380dbe28b3SPyun YongHyeon 		    TX_VLAN_TAG_OFF);
6390dbe28b3SPyun YongHyeon 	}
6400dbe28b3SPyun YongHyeon }
6410dbe28b3SPyun YongHyeon 
6420dbe28b3SPyun YongHyeon static int
643388214e4SPyun YongHyeon msk_rx_fill(struct msk_if_softc *sc_if, int jumbo)
644388214e4SPyun YongHyeon {
645388214e4SPyun YongHyeon 	uint16_t idx;
646388214e4SPyun YongHyeon 	int i;
647388214e4SPyun YongHyeon 
648388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
649388214e4SPyun YongHyeon 	    (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) {
650388214e4SPyun YongHyeon 		/* Wait until controller executes OP_TCPSTART command. */
6517659f3c3SPyun YongHyeon 		for (i = 100; i > 0; i--) {
6527659f3c3SPyun YongHyeon 			DELAY(100);
653388214e4SPyun YongHyeon 			idx = CSR_READ_2(sc_if->msk_softc,
654388214e4SPyun YongHyeon 			    Y2_PREF_Q_ADDR(sc_if->msk_rxq,
655388214e4SPyun YongHyeon 			    PREF_UNIT_GET_IDX_REG));
656388214e4SPyun YongHyeon 			if (idx != 0)
657388214e4SPyun YongHyeon 				break;
658388214e4SPyun YongHyeon 		}
659388214e4SPyun YongHyeon 		if (i == 0) {
660388214e4SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
661388214e4SPyun YongHyeon 			    "prefetch unit stuck?\n");
662388214e4SPyun YongHyeon 			return (ETIMEDOUT);
663388214e4SPyun YongHyeon 		}
664388214e4SPyun YongHyeon 		/*
665388214e4SPyun YongHyeon 		 * Fill consumed LE with free buffer. This can be done
666388214e4SPyun YongHyeon 		 * in Rx handler but we don't want to add special code
667388214e4SPyun YongHyeon 		 * in fast handler.
668388214e4SPyun YongHyeon 		 */
669388214e4SPyun YongHyeon 		if (jumbo > 0) {
670388214e4SPyun YongHyeon 			if (msk_jumbo_newbuf(sc_if, 0) != 0)
671388214e4SPyun YongHyeon 				return (ENOBUFS);
672388214e4SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
673388214e4SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
674388214e4SPyun YongHyeon 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
675388214e4SPyun YongHyeon 		} else {
676388214e4SPyun YongHyeon 			if (msk_newbuf(sc_if, 0) != 0)
677388214e4SPyun YongHyeon 				return (ENOBUFS);
678388214e4SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag,
679388214e4SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map,
680388214e4SPyun YongHyeon 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
681388214e4SPyun YongHyeon 		}
682388214e4SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_prod = 0;
683388214e4SPyun YongHyeon 		CSR_WRITE_2(sc_if->msk_softc,
684388214e4SPyun YongHyeon 		    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
685388214e4SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_prod);
686388214e4SPyun YongHyeon 	}
687388214e4SPyun YongHyeon 	return (0);
688388214e4SPyun YongHyeon }
689388214e4SPyun YongHyeon 
690388214e4SPyun YongHyeon static int
6910dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if)
6920dbe28b3SPyun YongHyeon {
6930dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
6940dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
695355a415eSPyun YongHyeon 	int i, nbuf, prod;
6960dbe28b3SPyun YongHyeon 
6970dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
6980dbe28b3SPyun YongHyeon 
6990dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
7000dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
7010dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
7020dbe28b3SPyun YongHyeon 
7030dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
7040dbe28b3SPyun YongHyeon 	bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
705355a415eSPyun YongHyeon 	for (i = prod = 0; i < MSK_RX_RING_CNT; i++) {
706355a415eSPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[prod];
707355a415eSPyun YongHyeon 		rxd->rx_m = NULL;
708355a415eSPyun YongHyeon 		rxd->rx_le = &rd->msk_rx_ring[prod];
709355a415eSPyun YongHyeon 		MSK_INC(prod, MSK_RX_RING_CNT);
710355a415eSPyun YongHyeon 	}
711355a415eSPyun YongHyeon 	nbuf = MSK_RX_BUF_CNT;
712355a415eSPyun YongHyeon 	prod = 0;
713388214e4SPyun YongHyeon 	/* Have controller know how to compute Rx checksum. */
714388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
715388214e4SPyun YongHyeon 	    (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) {
716355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
717388214e4SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[prod];
718388214e4SPyun YongHyeon 		rxd->rx_m = NULL;
719388214e4SPyun YongHyeon 		rxd->rx_le = &rd->msk_rx_ring[prod];
720388214e4SPyun YongHyeon 		rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 |
721388214e4SPyun YongHyeon 		    ETHER_HDR_LEN);
722388214e4SPyun YongHyeon 		rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER);
723388214e4SPyun YongHyeon 		MSK_INC(prod, MSK_RX_RING_CNT);
724388214e4SPyun YongHyeon 		MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT);
725355a415eSPyun YongHyeon #endif
7260dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[prod];
7270dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
7280dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_rx_ring[prod];
729355a415eSPyun YongHyeon 		rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 |
730355a415eSPyun YongHyeon 		    ETHER_HDR_LEN);
731355a415eSPyun YongHyeon 		rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER);
732355a415eSPyun YongHyeon 		MSK_INC(prod, MSK_RX_RING_CNT);
733355a415eSPyun YongHyeon 		MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT);
734355a415eSPyun YongHyeon 		nbuf--;
735355a415eSPyun YongHyeon 	}
736355a415eSPyun YongHyeon 	for (i = 0; i < nbuf; i++) {
7370dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, prod) != 0)
7380dbe28b3SPyun YongHyeon 			return (ENOBUFS);
739355a415eSPyun YongHyeon 		MSK_RX_INC(prod, MSK_RX_RING_CNT);
7400dbe28b3SPyun YongHyeon 	}
7410dbe28b3SPyun YongHyeon 
7420dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag,
7430dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map,
7440dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7450dbe28b3SPyun YongHyeon 
7460dbe28b3SPyun YongHyeon 	/* Update prefetch unit. */
747355a415eSPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = prod;
7480dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
7490dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
750355a415eSPyun YongHyeon 	    (sc_if->msk_cdata.msk_rx_prod + MSK_RX_RING_CNT - 1) %
751355a415eSPyun YongHyeon 	    MSK_RX_RING_CNT);
752388214e4SPyun YongHyeon 	if (msk_rx_fill(sc_if, 0) != 0)
753388214e4SPyun YongHyeon 		return (ENOBUFS);
7540dbe28b3SPyun YongHyeon 	return (0);
7550dbe28b3SPyun YongHyeon }
7560dbe28b3SPyun YongHyeon 
7570dbe28b3SPyun YongHyeon static int
7580dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if)
7590dbe28b3SPyun YongHyeon {
7600dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
7610dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
762355a415eSPyun YongHyeon 	int i, nbuf, prod;
7630dbe28b3SPyun YongHyeon 
7640dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
7650dbe28b3SPyun YongHyeon 
7660dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_cons = 0;
7670dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = 0;
7680dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM;
7690dbe28b3SPyun YongHyeon 
7700dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
7710dbe28b3SPyun YongHyeon 	bzero(rd->msk_jumbo_rx_ring,
7720dbe28b3SPyun YongHyeon 	    sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT);
773355a415eSPyun YongHyeon 	for (i = prod = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
774355a415eSPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod];
775355a415eSPyun YongHyeon 		rxd->rx_m = NULL;
776355a415eSPyun YongHyeon 		rxd->rx_le = &rd->msk_jumbo_rx_ring[prod];
777355a415eSPyun YongHyeon 		MSK_INC(prod, MSK_JUMBO_RX_RING_CNT);
778355a415eSPyun YongHyeon 	}
779355a415eSPyun YongHyeon 	nbuf = MSK_RX_BUF_CNT;
780355a415eSPyun YongHyeon 	prod = 0;
781388214e4SPyun YongHyeon 	/* Have controller know how to compute Rx checksum. */
782388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
783388214e4SPyun YongHyeon 	    (sc_if->msk_ifp->if_capenable & IFCAP_RXCSUM) != 0) {
784355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
785388214e4SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod];
786388214e4SPyun YongHyeon 		rxd->rx_m = NULL;
787388214e4SPyun YongHyeon 		rxd->rx_le = &rd->msk_jumbo_rx_ring[prod];
788388214e4SPyun YongHyeon 		rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 |
789388214e4SPyun YongHyeon 		    ETHER_HDR_LEN);
790388214e4SPyun YongHyeon 		rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER);
791388214e4SPyun YongHyeon 		MSK_INC(prod, MSK_JUMBO_RX_RING_CNT);
792388214e4SPyun YongHyeon 		MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT);
793355a415eSPyun YongHyeon #endif
7940dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod];
7950dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
7960dbe28b3SPyun YongHyeon 		rxd->rx_le = &rd->msk_jumbo_rx_ring[prod];
797355a415eSPyun YongHyeon 		rxd->rx_le->msk_addr = htole32(ETHER_HDR_LEN << 16 |
798355a415eSPyun YongHyeon 		    ETHER_HDR_LEN);
799355a415eSPyun YongHyeon 		rxd->rx_le->msk_control = htole32(OP_TCPSTART | HW_OWNER);
800355a415eSPyun YongHyeon 		MSK_INC(prod, MSK_JUMBO_RX_RING_CNT);
801355a415eSPyun YongHyeon 		MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT);
802355a415eSPyun YongHyeon 		nbuf--;
803355a415eSPyun YongHyeon 	}
804355a415eSPyun YongHyeon 	for (i = 0; i < nbuf; i++) {
8050dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, prod) != 0)
8060dbe28b3SPyun YongHyeon 			return (ENOBUFS);
807355a415eSPyun YongHyeon 		MSK_RX_INC(prod, MSK_JUMBO_RX_RING_CNT);
8080dbe28b3SPyun YongHyeon 	}
8090dbe28b3SPyun YongHyeon 
8100dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
8110dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
8120dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
8130dbe28b3SPyun YongHyeon 
814355a415eSPyun YongHyeon 	/* Update prefetch unit. */
815355a415eSPyun YongHyeon 	sc_if->msk_cdata.msk_rx_prod = prod;
8160dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc_if->msk_softc,
8170dbe28b3SPyun YongHyeon 	    Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG),
818355a415eSPyun YongHyeon 	    (sc_if->msk_cdata.msk_rx_prod + MSK_JUMBO_RX_RING_CNT - 1) %
819355a415eSPyun YongHyeon 	    MSK_JUMBO_RX_RING_CNT);
820388214e4SPyun YongHyeon 	if (msk_rx_fill(sc_if, 1) != 0)
821388214e4SPyun YongHyeon 		return (ENOBUFS);
8220dbe28b3SPyun YongHyeon 	return (0);
8230dbe28b3SPyun YongHyeon }
8240dbe28b3SPyun YongHyeon 
8250dbe28b3SPyun YongHyeon static void
8260dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if)
8270dbe28b3SPyun YongHyeon {
8280dbe28b3SPyun YongHyeon 	struct msk_ring_data *rd;
8290dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
8300dbe28b3SPyun YongHyeon 	int i;
8310dbe28b3SPyun YongHyeon 
8320dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tso_mtu = 0;
8331b7757c0SPyun YongHyeon 	sc_if->msk_cdata.msk_last_csum = 0;
8340dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = 0;
8350dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cons = 0;
8360dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt = 0;
837355a415eSPyun YongHyeon 	sc_if->msk_cdata.msk_tx_high_addr = 0;
8380dbe28b3SPyun YongHyeon 
8390dbe28b3SPyun YongHyeon 	rd = &sc_if->msk_rdata;
8400dbe28b3SPyun YongHyeon 	bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
8410dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
8420dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
8430dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
8440dbe28b3SPyun YongHyeon 		txd->tx_le = &rd->msk_tx_ring[i];
8450dbe28b3SPyun YongHyeon 	}
8460dbe28b3SPyun YongHyeon 
8470dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
8480dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
8490dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
8500dbe28b3SPyun YongHyeon }
8510dbe28b3SPyun YongHyeon 
8520dbe28b3SPyun YongHyeon static __inline void
8530dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx)
8540dbe28b3SPyun YongHyeon {
8550dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8560dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8570dbe28b3SPyun YongHyeon 	struct mbuf *m;
8580dbe28b3SPyun YongHyeon 
859355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
860355a415eSPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
861355a415eSPyun YongHyeon 	rx_le = rxd->rx_le;
862355a415eSPyun YongHyeon 	rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER);
863355a415eSPyun YongHyeon 	MSK_INC(idx, MSK_RX_RING_CNT);
864355a415eSPyun YongHyeon #endif
8650dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
8660dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
8670dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8680dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
8690dbe28b3SPyun YongHyeon }
8700dbe28b3SPyun YongHyeon 
8710dbe28b3SPyun YongHyeon static __inline void
8720dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int	idx)
8730dbe28b3SPyun YongHyeon {
8740dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8750dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8760dbe28b3SPyun YongHyeon 	struct mbuf *m;
8770dbe28b3SPyun YongHyeon 
878355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
879355a415eSPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
880355a415eSPyun YongHyeon 	rx_le = rxd->rx_le;
881355a415eSPyun YongHyeon 	rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER);
882355a415eSPyun YongHyeon 	MSK_INC(idx, MSK_JUMBO_RX_RING_CNT);
883355a415eSPyun YongHyeon #endif
8840dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
8850dbe28b3SPyun YongHyeon 	m = rxd->rx_m;
8860dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
8870dbe28b3SPyun YongHyeon 	rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER);
8880dbe28b3SPyun YongHyeon }
8890dbe28b3SPyun YongHyeon 
8900dbe28b3SPyun YongHyeon static int
8910dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx)
8920dbe28b3SPyun YongHyeon {
8930dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
8940dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
8950dbe28b3SPyun YongHyeon 	struct mbuf *m;
8960dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
8970dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
8980dbe28b3SPyun YongHyeon 	int nsegs;
8990dbe28b3SPyun YongHyeon 
900c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
9010dbe28b3SPyun YongHyeon 	if (m == NULL)
9020dbe28b3SPyun YongHyeon 		return (ENOBUFS);
9030dbe28b3SPyun YongHyeon 
9040dbe28b3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
90583c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
9060dbe28b3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
90783c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
90883c04c93SPyun YongHyeon 	else
90983c04c93SPyun YongHyeon 		m_adj(m, MSK_RX_BUF_ALIGN);
91083c04c93SPyun YongHyeon #endif
9110dbe28b3SPyun YongHyeon 
9120dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag,
9130dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs,
9140dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
9150dbe28b3SPyun YongHyeon 		m_freem(m);
9160dbe28b3SPyun YongHyeon 		return (ENOBUFS);
9170dbe28b3SPyun YongHyeon 	}
9180dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
9190dbe28b3SPyun YongHyeon 
9200dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
921355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
922355a415eSPyun YongHyeon 	rx_le = rxd->rx_le;
923355a415eSPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_HI(segs[0].ds_addr));
924355a415eSPyun YongHyeon 	rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER);
925355a415eSPyun YongHyeon 	MSK_INC(idx, MSK_RX_RING_CNT);
926355a415eSPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_rxdesc[idx];
927355a415eSPyun YongHyeon #endif
9280dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
9290dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
9300dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
9310dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap);
932355a415eSPyun YongHyeon 		rxd->rx_m = NULL;
9330dbe28b3SPyun YongHyeon 	}
9340dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
9350dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap;
9360dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_rx_sparemap = map;
9370dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap,
9380dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
9390dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
9400dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
9410dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
9420dbe28b3SPyun YongHyeon 	rx_le->msk_control =
9430dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
9440dbe28b3SPyun YongHyeon 
9450dbe28b3SPyun YongHyeon 	return (0);
9460dbe28b3SPyun YongHyeon }
9470dbe28b3SPyun YongHyeon 
9480dbe28b3SPyun YongHyeon static int
9490dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx)
9500dbe28b3SPyun YongHyeon {
9510dbe28b3SPyun YongHyeon 	struct msk_rx_desc *rx_le;
9520dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
9530dbe28b3SPyun YongHyeon 	struct mbuf *m;
9540dbe28b3SPyun YongHyeon 	bus_dma_segment_t segs[1];
9550dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
9560dbe28b3SPyun YongHyeon 	int nsegs;
9570dbe28b3SPyun YongHyeon 
958c6499eccSGleb Smirnoff 	m = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
9590dbe28b3SPyun YongHyeon 	if (m == NULL)
9600dbe28b3SPyun YongHyeon 		return (ENOBUFS);
9610dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_EXT) == 0) {
9620dbe28b3SPyun YongHyeon 		m_freem(m);
9630dbe28b3SPyun YongHyeon 		return (ENOBUFS);
9640dbe28b3SPyun YongHyeon 	}
96585b340cbSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
96683c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
9670dbe28b3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
96883c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
96983c04c93SPyun YongHyeon 	else
97083c04c93SPyun YongHyeon 		m_adj(m, MSK_RX_BUF_ALIGN);
97183c04c93SPyun YongHyeon #endif
9720dbe28b3SPyun YongHyeon 
9730dbe28b3SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag,
9740dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs,
9750dbe28b3SPyun YongHyeon 	    BUS_DMA_NOWAIT) != 0) {
9760dbe28b3SPyun YongHyeon 		m_freem(m);
9770dbe28b3SPyun YongHyeon 		return (ENOBUFS);
9780dbe28b3SPyun YongHyeon 	}
9790dbe28b3SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
9800dbe28b3SPyun YongHyeon 
9810dbe28b3SPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
982355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
983355a415eSPyun YongHyeon 	rx_le = rxd->rx_le;
984355a415eSPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_HI(segs[0].ds_addr));
985355a415eSPyun YongHyeon 	rx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER);
986355a415eSPyun YongHyeon 	MSK_INC(idx, MSK_JUMBO_RX_RING_CNT);
987355a415eSPyun YongHyeon 	rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx];
988355a415eSPyun YongHyeon #endif
9890dbe28b3SPyun YongHyeon 	if (rxd->rx_m != NULL) {
9900dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
9910dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
9920dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
9930dbe28b3SPyun YongHyeon 		    rxd->rx_dmamap);
994355a415eSPyun YongHyeon 		rxd->rx_m = NULL;
9950dbe28b3SPyun YongHyeon 	}
9960dbe28b3SPyun YongHyeon 	map = rxd->rx_dmamap;
9970dbe28b3SPyun YongHyeon 	rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap;
9980dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_jumbo_rx_sparemap = map;
9990dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap,
10000dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
10010dbe28b3SPyun YongHyeon 	rxd->rx_m = m;
10020dbe28b3SPyun YongHyeon 	rx_le = rxd->rx_le;
10030dbe28b3SPyun YongHyeon 	rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr));
10040dbe28b3SPyun YongHyeon 	rx_le->msk_control =
10050dbe28b3SPyun YongHyeon 	    htole32(segs[0].ds_len | OP_PACKET | HW_OWNER);
10060dbe28b3SPyun YongHyeon 
10070dbe28b3SPyun YongHyeon 	return (0);
10080dbe28b3SPyun YongHyeon }
10090dbe28b3SPyun YongHyeon 
10100dbe28b3SPyun YongHyeon /*
10110dbe28b3SPyun YongHyeon  * Set media options.
10120dbe28b3SPyun YongHyeon  */
10130dbe28b3SPyun YongHyeon static int
10140dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp)
10150dbe28b3SPyun YongHyeon {
10160dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
10170dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
1018325c534eSPyun YongHyeon 	int error;
10190dbe28b3SPyun YongHyeon 
10200dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
10210dbe28b3SPyun YongHyeon 
10220dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
10230dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
1024325c534eSPyun YongHyeon 	error = mii_mediachg(mii);
10250dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
10260dbe28b3SPyun YongHyeon 
1027325c534eSPyun YongHyeon 	return (error);
10280dbe28b3SPyun YongHyeon }
10290dbe28b3SPyun YongHyeon 
10300dbe28b3SPyun YongHyeon /*
10310dbe28b3SPyun YongHyeon  * Report current media status.
10320dbe28b3SPyun YongHyeon  */
10330dbe28b3SPyun YongHyeon static void
10340dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
10350dbe28b3SPyun YongHyeon {
10360dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
10370dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
10380dbe28b3SPyun YongHyeon 
10390dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
10400dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
10416f5a0d1fSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
10426f5a0d1fSPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
10436f5a0d1fSPyun YongHyeon 		return;
10446f5a0d1fSPyun YongHyeon 	}
10450dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
10460dbe28b3SPyun YongHyeon 
10470dbe28b3SPyun YongHyeon 	mii_pollstat(mii);
10480dbe28b3SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
10490dbe28b3SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
105057c81d92SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
10510dbe28b3SPyun YongHyeon }
10520dbe28b3SPyun YongHyeon 
10530dbe28b3SPyun YongHyeon static int
10540dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
10550dbe28b3SPyun YongHyeon {
10560dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
10570dbe28b3SPyun YongHyeon 	struct ifreq *ifr;
10580dbe28b3SPyun YongHyeon 	struct mii_data	*mii;
1059388214e4SPyun YongHyeon 	int error, mask, reinit;
10600dbe28b3SPyun YongHyeon 
10610dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
10620dbe28b3SPyun YongHyeon 	ifr = (struct ifreq *)data;
10630dbe28b3SPyun YongHyeon 	error = 0;
10640dbe28b3SPyun YongHyeon 
10650dbe28b3SPyun YongHyeon 	switch(command) {
10660dbe28b3SPyun YongHyeon 	case SIOCSIFMTU:
1067e2b16603SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
106885b340cbSPyun YongHyeon 		if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN)
10690dbe28b3SPyun YongHyeon 			error = EINVAL;
107085b340cbSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
1071e2b16603SPyun YongHyeon 			if (ifr->ifr_mtu > ETHERMTU) {
1072e2b16603SPyun YongHyeon 				if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) {
10730dbe28b3SPyun YongHyeon 					error = EINVAL;
10740dbe28b3SPyun YongHyeon 					MSK_IF_UNLOCK(sc_if);
1075e2b16603SPyun YongHyeon 					break;
1076e2b16603SPyun YongHyeon 				}
1077e2b16603SPyun YongHyeon 				if ((sc_if->msk_flags &
1078e2b16603SPyun YongHyeon 				    MSK_FLAG_JUMBO_NOCSUM) != 0) {
1079e2b16603SPyun YongHyeon 					ifp->if_hwassist &=
1080e2b16603SPyun YongHyeon 					    ~(MSK_CSUM_FEATURES | CSUM_TSO);
1081e2b16603SPyun YongHyeon 					ifp->if_capenable &=
1082e2b16603SPyun YongHyeon 					    ~(IFCAP_TSO4 | IFCAP_TXCSUM);
1083e2b16603SPyun YongHyeon 					VLAN_CAPABILITIES(ifp);
108485b340cbSPyun YongHyeon 				}
108585b340cbSPyun YongHyeon 			}
1086e2b16603SPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
10878be664b8SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
10888be664b8SPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1089e2b16603SPyun YongHyeon 				msk_init_locked(sc_if);
1090e2b16603SPyun YongHyeon 			}
10918be664b8SPyun YongHyeon 		}
1092e2b16603SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
10930dbe28b3SPyun YongHyeon 		break;
10940dbe28b3SPyun YongHyeon 	case SIOCSIFFLAGS:
10950dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
10960dbe28b3SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
1097b7e1e144SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
1098b7e1e144SPyun YongHyeon 			    ((ifp->if_flags ^ sc_if->msk_if_flags) &
1099b7e1e144SPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
11006d6588a1SPyun YongHyeon 				msk_rxfilter(sc_if);
1101b7e1e144SPyun YongHyeon 			else if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0)
11020dbe28b3SPyun YongHyeon 				msk_init_locked(sc_if);
1103b7e1e144SPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
11040dbe28b3SPyun YongHyeon 			msk_stop(sc_if);
11050dbe28b3SPyun YongHyeon 		sc_if->msk_if_flags = ifp->if_flags;
11060dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
11070dbe28b3SPyun YongHyeon 		break;
11080dbe28b3SPyun YongHyeon 	case SIOCADDMULTI:
11090dbe28b3SPyun YongHyeon 	case SIOCDELMULTI:
11100dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
11110dbe28b3SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
11126d6588a1SPyun YongHyeon 			msk_rxfilter(sc_if);
11130dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
11140dbe28b3SPyun YongHyeon 		break;
11150dbe28b3SPyun YongHyeon 	case SIOCGIFMEDIA:
11160dbe28b3SPyun YongHyeon 	case SIOCSIFMEDIA:
11170dbe28b3SPyun YongHyeon 		mii = device_get_softc(sc_if->msk_miibus);
11180dbe28b3SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
11190dbe28b3SPyun YongHyeon 		break;
11200dbe28b3SPyun YongHyeon 	case SIOCSIFCAP:
1121388214e4SPyun YongHyeon 		reinit = 0;
11220dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
11230dbe28b3SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
112498e02aebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
112598e02aebSPyun YongHyeon 		    (IFCAP_TXCSUM & ifp->if_capabilities) != 0) {
11260dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
112798e02aebSPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capenable) != 0)
11280dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= MSK_CSUM_FEATURES;
11290dbe28b3SPyun YongHyeon 			else
11300dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~MSK_CSUM_FEATURES;
11310dbe28b3SPyun YongHyeon 		}
1132efb74172SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
1133388214e4SPyun YongHyeon 		    (IFCAP_RXCSUM & ifp->if_capabilities) != 0) {
1134efb74172SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
1135388214e4SPyun YongHyeon 			if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0)
1136388214e4SPyun YongHyeon 				reinit = 1;
1137388214e4SPyun YongHyeon 		}
1138efb74172SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
1139efb74172SPyun YongHyeon 		    (IFCAP_VLAN_HWCSUM & ifp->if_capabilities) != 0)
1140efb74172SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
114198e02aebSPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
114298e02aebSPyun YongHyeon 		    (IFCAP_TSO4 & ifp->if_capabilities) != 0) {
11430dbe28b3SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
114498e02aebSPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
11450dbe28b3SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
11460dbe28b3SPyun YongHyeon 			else
11470dbe28b3SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
11480dbe28b3SPyun YongHyeon 		}
11494858893bSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
11504858893bSPyun YongHyeon 		    (IFCAP_VLAN_HWTSO & ifp->if_capabilities) != 0)
11514858893bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
11524858893bSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
11534858893bSPyun YongHyeon 		    (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) {
11544858893bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
11554858893bSPyun YongHyeon 			if ((IFCAP_VLAN_HWTAGGING & ifp->if_capenable) == 0)
11563edfecaaSPyun YongHyeon 				ifp->if_capenable &=
11573edfecaaSPyun YongHyeon 				    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
11584858893bSPyun YongHyeon 			msk_setvlan(sc_if, ifp);
11594858893bSPyun YongHyeon 		}
116085b340cbSPyun YongHyeon 		if (ifp->if_mtu > ETHERMTU &&
1161e2b16603SPyun YongHyeon 		    (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) {
1162a109c74fSPyun YongHyeon 			ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO);
1163a109c74fSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM);
1164a109c74fSPyun YongHyeon 		}
11650dbe28b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
1166388214e4SPyun YongHyeon 		if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1167388214e4SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1168388214e4SPyun YongHyeon 			msk_init_locked(sc_if);
1169388214e4SPyun YongHyeon 		}
11700dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
11710dbe28b3SPyun YongHyeon 		break;
11720dbe28b3SPyun YongHyeon 	default:
11730dbe28b3SPyun YongHyeon 		error = ether_ioctl(ifp, command, data);
11740dbe28b3SPyun YongHyeon 		break;
11750dbe28b3SPyun YongHyeon 	}
11760dbe28b3SPyun YongHyeon 
11770dbe28b3SPyun YongHyeon 	return (error);
11780dbe28b3SPyun YongHyeon }
11790dbe28b3SPyun YongHyeon 
11800dbe28b3SPyun YongHyeon static int
11810dbe28b3SPyun YongHyeon mskc_probe(device_t dev)
11820dbe28b3SPyun YongHyeon {
11830dbe28b3SPyun YongHyeon 	struct msk_product *mp;
11840dbe28b3SPyun YongHyeon 	uint16_t vendor, devid;
11850dbe28b3SPyun YongHyeon 	int i;
11860dbe28b3SPyun YongHyeon 
11870dbe28b3SPyun YongHyeon 	vendor = pci_get_vendor(dev);
11880dbe28b3SPyun YongHyeon 	devid = pci_get_device(dev);
11890dbe28b3SPyun YongHyeon 	mp = msk_products;
11900dbe28b3SPyun YongHyeon 	for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]);
11910dbe28b3SPyun YongHyeon 	    i++, mp++) {
11920dbe28b3SPyun YongHyeon 		if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) {
11930dbe28b3SPyun YongHyeon 			device_set_desc(dev, mp->msk_name);
11940dbe28b3SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
11950dbe28b3SPyun YongHyeon 		}
11960dbe28b3SPyun YongHyeon 	}
11970dbe28b3SPyun YongHyeon 
11980dbe28b3SPyun YongHyeon 	return (ENXIO);
11990dbe28b3SPyun YongHyeon }
12000dbe28b3SPyun YongHyeon 
12010dbe28b3SPyun YongHyeon static int
12020dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc)
12030dbe28b3SPyun YongHyeon {
1204e4a5f4e0SPyun YongHyeon 	int next;
12050dbe28b3SPyun YongHyeon 	int i;
12060dbe28b3SPyun YongHyeon 
12070dbe28b3SPyun YongHyeon 	/* Get adapter SRAM size. */
120883c04c93SPyun YongHyeon 	sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4;
12090dbe28b3SPyun YongHyeon 	if (bootverbose)
12100dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
12110dbe28b3SPyun YongHyeon 		    "RAM buffer size : %dKB\n", sc->msk_ramsize);
121283c04c93SPyun YongHyeon 	if (sc->msk_ramsize == 0)
121383c04c93SPyun YongHyeon 		return (0);
121483c04c93SPyun YongHyeon 
121583c04c93SPyun YongHyeon 	sc->msk_pflags |= MSK_FLAG_RAMBUF;
12160dbe28b3SPyun YongHyeon 	/*
1217e4a5f4e0SPyun YongHyeon 	 * Give receiver 2/3 of memory and round down to the multiple
1218b1ce21c6SRebecca Cran 	 * of 1024. Tx/Rx RAM buffer size of Yukon II should be multiple
1219e4a5f4e0SPyun YongHyeon 	 * of 1024.
12200dbe28b3SPyun YongHyeon 	 */
1221e4a5f4e0SPyun YongHyeon 	sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024);
1222e4a5f4e0SPyun YongHyeon 	sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize;
12230dbe28b3SPyun YongHyeon 	for (i = 0, next = 0; i < sc->msk_num_port; i++) {
12240dbe28b3SPyun YongHyeon 		sc->msk_rxqstart[i] = next;
1225e4a5f4e0SPyun YongHyeon 		sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1;
12260dbe28b3SPyun YongHyeon 		next = sc->msk_rxqend[i] + 1;
12270dbe28b3SPyun YongHyeon 		sc->msk_txqstart[i] = next;
1228e4a5f4e0SPyun YongHyeon 		sc->msk_txqend[i] = next + sc->msk_txqsize - 1;
12290dbe28b3SPyun YongHyeon 		next = sc->msk_txqend[i] + 1;
12300dbe28b3SPyun YongHyeon 		if (bootverbose) {
12310dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
12320dbe28b3SPyun YongHyeon 			    "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i,
1233e4a5f4e0SPyun YongHyeon 			    sc->msk_rxqsize / 1024, sc->msk_rxqstart[i],
12340dbe28b3SPyun YongHyeon 			    sc->msk_rxqend[i]);
12350dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
12360dbe28b3SPyun YongHyeon 			    "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i,
1237e4a5f4e0SPyun YongHyeon 			    sc->msk_txqsize / 1024, sc->msk_txqstart[i],
12380dbe28b3SPyun YongHyeon 			    sc->msk_txqend[i]);
12390dbe28b3SPyun YongHyeon 		}
12400dbe28b3SPyun YongHyeon 	}
12410dbe28b3SPyun YongHyeon 
12420dbe28b3SPyun YongHyeon 	return (0);
12430dbe28b3SPyun YongHyeon }
12440dbe28b3SPyun YongHyeon 
12450dbe28b3SPyun YongHyeon static void
12460dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode)
12470dbe28b3SPyun YongHyeon {
1248846e6d79SPyun YongHyeon 	uint32_t our, val;
12490dbe28b3SPyun YongHyeon 	int i;
12500dbe28b3SPyun YongHyeon 
12510dbe28b3SPyun YongHyeon 	switch (mode) {
12520dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERUP:
12530dbe28b3SPyun YongHyeon 		/* Switch power to VCC (WA for VAUX problem). */
12540dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
12550dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
12560dbe28b3SPyun YongHyeon 		/* Disable Core Clock Division, set Clock Select to 0. */
12570dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
12580dbe28b3SPyun YongHyeon 
12590dbe28b3SPyun YongHyeon 		val = 0;
12600dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
12610dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
12620dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
12630dbe28b3SPyun YongHyeon 			val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
12640dbe28b3SPyun YongHyeon 			      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
12650dbe28b3SPyun YongHyeon 			      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
12660dbe28b3SPyun YongHyeon 		}
12670dbe28b3SPyun YongHyeon 		/*
12680dbe28b3SPyun YongHyeon 		 * Enable PCI & Core Clock, enable clock gating for both Links.
12690dbe28b3SPyun YongHyeon 		 */
12700dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
12710dbe28b3SPyun YongHyeon 
1272c6a34f76SPyun YongHyeon 		our = CSR_PCI_READ_4(sc, PCI_OUR_REG_1);
1273c6a34f76SPyun YongHyeon 		our &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
1274daf29227SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL) {
1275846e6d79SPyun YongHyeon 			if (sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
12760dbe28b3SPyun YongHyeon 				/* Deassert Low Power for 1st PHY. */
1277c6a34f76SPyun YongHyeon 				our |= PCI_Y2_PHY1_COMA;
12780dbe28b3SPyun YongHyeon 				if (sc->msk_num_port > 1)
1279c6a34f76SPyun YongHyeon 					our |= PCI_Y2_PHY2_COMA;
1280846e6d79SPyun YongHyeon 			}
1281daf29227SPyun YongHyeon 		}
1282c6a34f76SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U ||
1283c6a34f76SPyun YongHyeon 		    sc->msk_hw_id == CHIP_ID_YUKON_EX ||
1284c6a34f76SPyun YongHyeon 		    sc->msk_hw_id >= CHIP_ID_YUKON_FE_P) {
1285c6a34f76SPyun YongHyeon 			val = CSR_PCI_READ_4(sc, PCI_OUR_REG_4);
1286c6a34f76SPyun YongHyeon 			val &= (PCI_FORCE_ASPM_REQUEST |
1287c6a34f76SPyun YongHyeon 			    PCI_ASPM_GPHY_LINK_DOWN | PCI_ASPM_INT_FIFO_EMPTY |
1288c6a34f76SPyun YongHyeon 			    PCI_ASPM_CLKRUN_REQUEST);
12890dbe28b3SPyun YongHyeon 			/* Set all bits to 0 except bits 15..12. */
1290c6a34f76SPyun YongHyeon 			CSR_PCI_WRITE_4(sc, PCI_OUR_REG_4, val);
1291c6a34f76SPyun YongHyeon 			val = CSR_PCI_READ_4(sc, PCI_OUR_REG_5);
1292c6a34f76SPyun YongHyeon 			val &= PCI_CTL_TIM_VMAIN_AV_MSK;
1293c6a34f76SPyun YongHyeon 			CSR_PCI_WRITE_4(sc, PCI_OUR_REG_5, val);
1294b45923a6SPyun YongHyeon 			CSR_PCI_WRITE_4(sc, PCI_CFG_REG_1, 0);
1295c6a34f76SPyun YongHyeon 			CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_ON);
1296daf29227SPyun YongHyeon 			/*
1297daf29227SPyun YongHyeon 			 * Disable status race, workaround for
1298daf29227SPyun YongHyeon 			 * Yukon EC Ultra & Yukon EX.
1299daf29227SPyun YongHyeon 			 */
1300daf29227SPyun YongHyeon 			val = CSR_READ_4(sc, B2_GP_IO);
1301daf29227SPyun YongHyeon 			val |= GLB_GPIO_STAT_RACE_DIS;
1302daf29227SPyun YongHyeon 			CSR_WRITE_4(sc, B2_GP_IO, val);
1303daf29227SPyun YongHyeon 			CSR_READ_4(sc, B2_GP_IO);
13040dbe28b3SPyun YongHyeon 		}
1305c6a34f76SPyun YongHyeon 		/* Release PHY from PowerDown/COMA mode. */
1306c6a34f76SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, our);
1307c6a34f76SPyun YongHyeon 
13080dbe28b3SPyun YongHyeon 		for (i = 0; i < sc->msk_num_port; i++) {
13090dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
13100dbe28b3SPyun YongHyeon 			    GMLC_RST_SET);
13110dbe28b3SPyun YongHyeon 			CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL),
13120dbe28b3SPyun YongHyeon 			    GMLC_RST_CLR);
13130dbe28b3SPyun YongHyeon 		}
13140dbe28b3SPyun YongHyeon 		break;
13150dbe28b3SPyun YongHyeon 	case MSK_PHY_POWERDOWN:
1316b45923a6SPyun YongHyeon 		val = CSR_PCI_READ_4(sc, PCI_OUR_REG_1);
13170dbe28b3SPyun YongHyeon 		val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD;
13180dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
13190dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
13200dbe28b3SPyun YongHyeon 			val &= ~PCI_Y2_PHY1_COMA;
13210dbe28b3SPyun YongHyeon 			if (sc->msk_num_port > 1)
13220dbe28b3SPyun YongHyeon 				val &= ~PCI_Y2_PHY2_COMA;
13230dbe28b3SPyun YongHyeon 		}
1324b45923a6SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PCI_OUR_REG_1, val);
13250dbe28b3SPyun YongHyeon 
13260dbe28b3SPyun YongHyeon 		val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
13270dbe28b3SPyun YongHyeon 		      Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
13280dbe28b3SPyun YongHyeon 		      Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS;
13290dbe28b3SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
13300dbe28b3SPyun YongHyeon 		    sc->msk_hw_rev > CHIP_REV_YU_XL_A1) {
13310dbe28b3SPyun YongHyeon 			/* Enable bits are inverted. */
13320dbe28b3SPyun YongHyeon 			val = 0;
13330dbe28b3SPyun YongHyeon 		}
13340dbe28b3SPyun YongHyeon 		/*
13350dbe28b3SPyun YongHyeon 		 * Disable PCI & Core Clock, disable clock gating for
13360dbe28b3SPyun YongHyeon 		 * both Links.
13370dbe28b3SPyun YongHyeon 		 */
13380dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val);
13390dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B0_POWER_CTRL,
13400dbe28b3SPyun YongHyeon 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
13410dbe28b3SPyun YongHyeon 		break;
13420dbe28b3SPyun YongHyeon 	default:
13430dbe28b3SPyun YongHyeon 		break;
13440dbe28b3SPyun YongHyeon 	}
13450dbe28b3SPyun YongHyeon }
13460dbe28b3SPyun YongHyeon 
13470dbe28b3SPyun YongHyeon static void
13480dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc)
13490dbe28b3SPyun YongHyeon {
13500dbe28b3SPyun YongHyeon 	bus_addr_t addr;
13510dbe28b3SPyun YongHyeon 	uint16_t status;
13520dbe28b3SPyun YongHyeon 	uint32_t val;
1353d91192e3SPyun YongHyeon 	int i, initram;
13540dbe28b3SPyun YongHyeon 
13550dbe28b3SPyun YongHyeon 	/* Disable ASF. */
1356fe0b141eSPyun YongHyeon 	if (sc->msk_hw_id >= CHIP_ID_YUKON_XL &&
1357fe0b141eSPyun YongHyeon 	    sc->msk_hw_id <= CHIP_ID_YUKON_SUPR) {
1358fe0b141eSPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_EX ||
1359fe0b141eSPyun YongHyeon 		    sc->msk_hw_id == CHIP_ID_YUKON_SUPR) {
1360fe0b141eSPyun YongHyeon 			CSR_WRITE_4(sc, B28_Y2_CPU_WDOG, 0);
1361daf29227SPyun YongHyeon 			status = CSR_READ_2(sc, B28_Y2_ASF_HCU_CCSR);
1362daf29227SPyun YongHyeon 			/* Clear AHB bridge & microcontroller reset. */
1363daf29227SPyun YongHyeon 			status &= ~(Y2_ASF_HCU_CCSR_AHB_RST |
1364daf29227SPyun YongHyeon 			    Y2_ASF_HCU_CCSR_CPU_RST_MODE);
1365daf29227SPyun YongHyeon 			/* Clear ASF microcontroller state. */
1366daf29227SPyun YongHyeon 			status &= ~Y2_ASF_HCU_CCSR_UC_STATE_MSK;
1367fe0b141eSPyun YongHyeon 			status &= ~Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_MSK;
1368daf29227SPyun YongHyeon 			CSR_WRITE_2(sc, B28_Y2_ASF_HCU_CCSR, status);
1369fe0b141eSPyun YongHyeon 			CSR_WRITE_4(sc, B28_Y2_CPU_WDOG, 0);
1370daf29227SPyun YongHyeon 		} else
1371daf29227SPyun YongHyeon 			CSR_WRITE_1(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
13720dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE);
13730dbe28b3SPyun YongHyeon 		/*
1374fe0b141eSPyun YongHyeon 		 * Since we disabled ASF, S/W reset is required for
1375fe0b141eSPyun YongHyeon 		 * Power Management.
13760dbe28b3SPyun YongHyeon 		 */
13770dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
13780dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
1379fe0b141eSPyun YongHyeon 	}
13800dbe28b3SPyun YongHyeon 
13810dbe28b3SPyun YongHyeon 	/* Clear all error bits in the PCI status register. */
13820dbe28b3SPyun YongHyeon 	status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
13830dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
13840dbe28b3SPyun YongHyeon 
13850dbe28b3SPyun YongHyeon 	pci_write_config(sc->msk_dev, PCIR_STATUS, status |
13860dbe28b3SPyun YongHyeon 	    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
1387d1a02e09SJohn Baldwin 	    PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2);
13880dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR);
13890dbe28b3SPyun YongHyeon 
13900dbe28b3SPyun YongHyeon 	switch (sc->msk_bustype) {
13910dbe28b3SPyun YongHyeon 	case MSK_PEX_BUS:
13920dbe28b3SPyun YongHyeon 		/* Clear all PEX errors. */
13930dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
13940dbe28b3SPyun YongHyeon 		val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
13950dbe28b3SPyun YongHyeon 		if ((val & PEX_RX_OV) != 0) {
13960dbe28b3SPyun YongHyeon 			sc->msk_intrmask &= ~Y2_IS_HW_ERR;
13970dbe28b3SPyun YongHyeon 			sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
13980dbe28b3SPyun YongHyeon 		}
13990dbe28b3SPyun YongHyeon 		break;
14000dbe28b3SPyun YongHyeon 	case MSK_PCI_BUS:
14010dbe28b3SPyun YongHyeon 	case MSK_PCIX_BUS:
14020dbe28b3SPyun YongHyeon 		/* Set Cache Line Size to 2(8bytes) if configured to 0. */
14030dbe28b3SPyun YongHyeon 		val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1);
14040dbe28b3SPyun YongHyeon 		if (val == 0)
14050dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1);
14060dbe28b3SPyun YongHyeon 		if (sc->msk_bustype == MSK_PCIX_BUS) {
14070dbe28b3SPyun YongHyeon 			/* Set Cache Line Size opt. */
14080dbe28b3SPyun YongHyeon 			val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4);
14090dbe28b3SPyun YongHyeon 			val |= PCI_CLS_OPT;
14100dbe28b3SPyun YongHyeon 			pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4);
14110dbe28b3SPyun YongHyeon 		}
14120dbe28b3SPyun YongHyeon 		break;
14130dbe28b3SPyun YongHyeon 	}
14140dbe28b3SPyun YongHyeon 	/* Set PHY power state. */
14150dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERUP);
14160dbe28b3SPyun YongHyeon 
14170dbe28b3SPyun YongHyeon 	/* Reset GPHY/GMAC Control */
14180dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
14190dbe28b3SPyun YongHyeon 		/* GPHY Control reset. */
142010e71e22SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET);
142110e71e22SPyun YongHyeon 		CSR_WRITE_1(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR);
14220dbe28b3SPyun YongHyeon 		/* GMAC Control reset. */
14230dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET);
14240dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR);
14250dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF);
1426e0029a72SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_EX ||
1427e0029a72SPyun YongHyeon 		    sc->msk_hw_id == CHIP_ID_YUKON_SUPR)
1428daf29227SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL),
1429daf29227SPyun YongHyeon 			    GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON |
1430daf29227SPyun YongHyeon 			    GMC_BYP_RETR_ON);
14310dbe28b3SPyun YongHyeon 	}
1432e0029a72SPyun YongHyeon 
1433e0029a72SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_SUPR &&
1434e0029a72SPyun YongHyeon 	    sc->msk_hw_rev > CHIP_REV_YU_SU_B0)
1435e0029a72SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, PCI_CLK_MACSEC_DIS);
1436e19bd6eeSPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_OPT && sc->msk_hw_rev == 0) {
1437e19bd6eeSPyun YongHyeon 		/* Disable PCIe PHY powerdown(reg 0x80, bit7). */
1438e19bd6eeSPyun YongHyeon 		CSR_WRITE_4(sc, Y2_PEX_PHY_DATA, (0x0080 << 16) | 0x0080);
1439e19bd6eeSPyun YongHyeon 	}
14400dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
14410dbe28b3SPyun YongHyeon 
14420dbe28b3SPyun YongHyeon 	/* LED On. */
14430dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON);
14440dbe28b3SPyun YongHyeon 
14450dbe28b3SPyun YongHyeon 	/* Clear TWSI IRQ. */
14460dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ);
14470dbe28b3SPyun YongHyeon 
14480dbe28b3SPyun YongHyeon 	/* Turn off hardware timer. */
14490dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP);
14500dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ);
14510dbe28b3SPyun YongHyeon 
14520dbe28b3SPyun YongHyeon 	/* Turn off descriptor polling. */
14530dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP);
14540dbe28b3SPyun YongHyeon 
14550dbe28b3SPyun YongHyeon 	/* Turn off time stamps. */
14560dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP);
14570dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
14580dbe28b3SPyun YongHyeon 
1459d91192e3SPyun YongHyeon 	initram = 0;
1460d91192e3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_XL ||
1461d91192e3SPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_EC ||
1462d91192e3SPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_FE)
1463d91192e3SPyun YongHyeon 		initram++;
1464d91192e3SPyun YongHyeon 
14650dbe28b3SPyun YongHyeon 	/* Configure timeout values. */
1466d91192e3SPyun YongHyeon 	for (i = 0; initram > 0 && i < sc->msk_num_port; i++) {
14670dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET);
14680dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
14690dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1),
14700dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14710dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1),
14720dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14730dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1),
14740dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14750dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1),
14760dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14770dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1),
14780dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14790dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1),
14800dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14810dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2),
14820dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14830dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2),
14840dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14850dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2),
14860dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14870dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2),
14880dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14890dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2),
14900dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14910dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2),
14920dbe28b3SPyun YongHyeon 		    MSK_RI_TO_53);
14930dbe28b3SPyun YongHyeon 	}
14940dbe28b3SPyun YongHyeon 
14950dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
14960dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
14970dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
14980dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
14990dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
15000dbe28b3SPyun YongHyeon 
15010dbe28b3SPyun YongHyeon         /*
15020dbe28b3SPyun YongHyeon          * On dual port PCI-X card, there is an problem where status
15030dbe28b3SPyun YongHyeon          * can be received out of order due to split transactions.
15040dbe28b3SPyun YongHyeon          */
15057420e9dcSPyun YongHyeon 	if (sc->msk_pcixcap != 0 && sc->msk_num_port > 1) {
15060dbe28b3SPyun YongHyeon 		uint16_t pcix_cmd;
15070dbe28b3SPyun YongHyeon 
15087420e9dcSPyun YongHyeon 		pcix_cmd = pci_read_config(sc->msk_dev,
15097420e9dcSPyun YongHyeon 		    sc->msk_pcixcap + PCIXR_COMMAND, 2);
15100dbe28b3SPyun YongHyeon 		/* Clear Max Outstanding Split Transactions. */
15117420e9dcSPyun YongHyeon 		pcix_cmd &= ~PCIXM_COMMAND_MAX_SPLITS;
15120dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
15137420e9dcSPyun YongHyeon 		pci_write_config(sc->msk_dev,
15147420e9dcSPyun YongHyeon 		    sc->msk_pcixcap + PCIXR_COMMAND, pcix_cmd, 2);
15150dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
15160dbe28b3SPyun YongHyeon         }
15177420e9dcSPyun YongHyeon 	if (sc->msk_expcap != 0) {
15187420e9dcSPyun YongHyeon 		/* Change Max. Read Request Size to 2048 bytes. */
15197420e9dcSPyun YongHyeon 		if (pci_get_max_read_req(sc->msk_dev) == 512)
15207420e9dcSPyun YongHyeon 			pci_set_max_read_req(sc->msk_dev, 2048);
15210dbe28b3SPyun YongHyeon 	}
15220dbe28b3SPyun YongHyeon 
15230dbe28b3SPyun YongHyeon 	/* Clear status list. */
15240dbe28b3SPyun YongHyeon 	bzero(sc->msk_stat_ring,
1525355a415eSPyun YongHyeon 	    sizeof(struct msk_stat_desc) * sc->msk_stat_count);
15260dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = 0;
15270dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
15280dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
15290dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET);
15300dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR);
15310dbe28b3SPyun YongHyeon 	/* Set the status list base address. */
15320dbe28b3SPyun YongHyeon 	addr = sc->msk_stat_ring_paddr;
15330dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr));
15340dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr));
15350dbe28b3SPyun YongHyeon 	/* Set the status list last index. */
1536355a415eSPyun YongHyeon 	CSR_WRITE_2(sc, STAT_LAST_IDX, sc->msk_stat_count - 1);
1537cfd540e7SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EC &&
1538cfd540e7SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_EC_A1) {
15390dbe28b3SPyun YongHyeon 		/* WA for dev. #4.3 */
15400dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK);
15410dbe28b3SPyun YongHyeon 		/* WA for dev. #4.18 */
15420dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21);
15430dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07);
15440dbe28b3SPyun YongHyeon 	} else {
15450dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a);
15460dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10);
1547cfd540e7SPyun YongHyeon 		if (sc->msk_hw_id == CHIP_ID_YUKON_XL &&
1548cfd540e7SPyun YongHyeon 		    sc->msk_hw_rev == CHIP_REV_YU_XL_A0)
1549cfd540e7SPyun YongHyeon 			CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04);
1550cfd540e7SPyun YongHyeon 		else
1551cfd540e7SPyun YongHyeon 			CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10);
15520dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190);
15530dbe28b3SPyun YongHyeon 	}
15540dbe28b3SPyun YongHyeon 	/*
15550dbe28b3SPyun YongHyeon 	 * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI.
15560dbe28b3SPyun YongHyeon 	 */
15570dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000));
15580dbe28b3SPyun YongHyeon 
15590dbe28b3SPyun YongHyeon 	/* Enable status unit. */
15600dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON);
15610dbe28b3SPyun YongHyeon 
15620dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START);
15630dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START);
15640dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START);
15650dbe28b3SPyun YongHyeon }
15660dbe28b3SPyun YongHyeon 
15670dbe28b3SPyun YongHyeon static int
15680dbe28b3SPyun YongHyeon msk_probe(device_t dev)
15690dbe28b3SPyun YongHyeon {
15700dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
15710dbe28b3SPyun YongHyeon 	char desc[100];
15720dbe28b3SPyun YongHyeon 
15730dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
15740dbe28b3SPyun YongHyeon 	/*
15750dbe28b3SPyun YongHyeon 	 * Not much to do here. We always know there will be
15760dbe28b3SPyun YongHyeon 	 * at least one GMAC present, and if there are two,
15770dbe28b3SPyun YongHyeon 	 * mskc_attach() will create a second device instance
15780dbe28b3SPyun YongHyeon 	 * for us.
15790dbe28b3SPyun YongHyeon 	 */
15800dbe28b3SPyun YongHyeon 	snprintf(desc, sizeof(desc),
15810dbe28b3SPyun YongHyeon 	    "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x",
15820dbe28b3SPyun YongHyeon 	    model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id,
15830dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev);
15840dbe28b3SPyun YongHyeon 	device_set_desc_copy(dev, desc);
15850dbe28b3SPyun YongHyeon 
15860dbe28b3SPyun YongHyeon 	return (BUS_PROBE_DEFAULT);
15870dbe28b3SPyun YongHyeon }
15880dbe28b3SPyun YongHyeon 
15890dbe28b3SPyun YongHyeon static int
15900dbe28b3SPyun YongHyeon msk_attach(device_t dev)
15910dbe28b3SPyun YongHyeon {
15920dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
15930dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
15940dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
1595fcb62a8bSPyun YongHyeon 	struct msk_mii_data *mmd;
15960dbe28b3SPyun YongHyeon 	int i, port, error;
15970dbe28b3SPyun YongHyeon 	uint8_t eaddr[6];
15980dbe28b3SPyun YongHyeon 
15990dbe28b3SPyun YongHyeon 	if (dev == NULL)
16000dbe28b3SPyun YongHyeon 		return (EINVAL);
16010dbe28b3SPyun YongHyeon 
16020dbe28b3SPyun YongHyeon 	error = 0;
16030dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
16040dbe28b3SPyun YongHyeon 	sc = device_get_softc(device_get_parent(dev));
1605fcb62a8bSPyun YongHyeon 	mmd = device_get_ivars(dev);
1606fcb62a8bSPyun YongHyeon 	port = mmd->port;
16070dbe28b3SPyun YongHyeon 
16080dbe28b3SPyun YongHyeon 	sc_if->msk_if_dev = dev;
16090dbe28b3SPyun YongHyeon 	sc_if->msk_port = port;
16100dbe28b3SPyun YongHyeon 	sc_if->msk_softc = sc;
161183c04c93SPyun YongHyeon 	sc_if->msk_flags = sc->msk_pflags;
16120dbe28b3SPyun YongHyeon 	sc->msk_if[port] = sc_if;
16130dbe28b3SPyun YongHyeon 	/* Setup Tx/Rx queue register offsets. */
16140dbe28b3SPyun YongHyeon 	if (port == MSK_PORT_A) {
16150dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA1;
16160dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS1;
16170dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R1;
16180dbe28b3SPyun YongHyeon 	} else {
16190dbe28b3SPyun YongHyeon 		sc_if->msk_txq = Q_XA2;
16200dbe28b3SPyun YongHyeon 		sc_if->msk_txsq = Q_XS2;
16210dbe28b3SPyun YongHyeon 		sc_if->msk_rxq = Q_R2;
16220dbe28b3SPyun YongHyeon 	}
16230dbe28b3SPyun YongHyeon 
16240dbe28b3SPyun YongHyeon 	callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0);
16253a91ee71SPyun YongHyeon 	msk_sysctl_node(sc_if);
16260dbe28b3SPyun YongHyeon 
16270dbe28b3SPyun YongHyeon 	if ((error = msk_txrx_dma_alloc(sc_if) != 0))
16280dbe28b3SPyun YongHyeon 		goto fail;
162985b340cbSPyun YongHyeon 	msk_rx_dma_jalloc(sc_if);
16300dbe28b3SPyun YongHyeon 
16310dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER);
16320dbe28b3SPyun YongHyeon 	if (ifp == NULL) {
16330dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "can not if_alloc()\n");
16340dbe28b3SPyun YongHyeon 		error = ENOSPC;
16350dbe28b3SPyun YongHyeon 		goto fail;
16360dbe28b3SPyun YongHyeon 	}
16370dbe28b3SPyun YongHyeon 	ifp->if_softc = sc_if;
16380dbe28b3SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
16390dbe28b3SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1640a109c74fSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4;
1641efb74172SPyun YongHyeon 	/*
1642388214e4SPyun YongHyeon 	 * Enable Rx checksum offloading if controller supports
1643388214e4SPyun YongHyeon 	 * new descriptor formant and controller is not Yukon XL.
1644efb74172SPyun YongHyeon 	 */
1645388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
1646388214e4SPyun YongHyeon 	    sc->msk_hw_id != CHIP_ID_YUKON_XL)
1647388214e4SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_RXCSUM;
1648efb74172SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 &&
1649efb74172SPyun YongHyeon 	    (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0)
1650efb74172SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_RXCSUM;
1651a109c74fSPyun YongHyeon 	ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO;
16520dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
16530dbe28b3SPyun YongHyeon 	ifp->if_ioctl = msk_ioctl;
16540dbe28b3SPyun YongHyeon 	ifp->if_start = msk_start;
16550dbe28b3SPyun YongHyeon 	ifp->if_init = msk_init;
16560dbe28b3SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
16570dbe28b3SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1;
16580dbe28b3SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
16590dbe28b3SPyun YongHyeon 	/*
16600dbe28b3SPyun YongHyeon 	 * Get station address for this interface. Note that
16610dbe28b3SPyun YongHyeon 	 * dual port cards actually come with three station
16620dbe28b3SPyun YongHyeon 	 * addresses: one for each port, plus an extra. The
16630dbe28b3SPyun YongHyeon 	 * extra one is used by the SysKonnect driver software
16640dbe28b3SPyun YongHyeon 	 * as a 'virtual' station address for when both ports
16650dbe28b3SPyun YongHyeon 	 * are operating in failover mode. Currently we don't
16660dbe28b3SPyun YongHyeon 	 * use this extra address.
16670dbe28b3SPyun YongHyeon 	 */
16680dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
16690dbe28b3SPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++)
16700dbe28b3SPyun YongHyeon 		eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i);
16710dbe28b3SPyun YongHyeon 
16720dbe28b3SPyun YongHyeon 	/*
16730dbe28b3SPyun YongHyeon 	 * Call MI attach routine.  Can't hold locks when calling into ether_*.
16740dbe28b3SPyun YongHyeon 	 */
16750dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
16760dbe28b3SPyun YongHyeon 	ether_ifattach(ifp, eaddr);
16770dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
16780dbe28b3SPyun YongHyeon 
1679224003b7SPyun YongHyeon 	/* VLAN capability setup */
1680224003b7SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
1681224003b7SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_NOHWVLAN) == 0) {
168206ff0944SPyun YongHyeon 		/*
168306ff0944SPyun YongHyeon 		 * Due to Tx checksum offload hardware bugs, msk(4) manually
168406ff0944SPyun YongHyeon 		 * computes checksum for short frames. For VLAN tagged frames
168506ff0944SPyun YongHyeon 		 * this workaround does not work so disable checksum offload
168606ff0944SPyun YongHyeon 		 * for VLAN interface.
168706ff0944SPyun YongHyeon 		 */
16884858893bSPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWTSO;
1689efb74172SPyun YongHyeon 		/*
1690b1ce21c6SRebecca Cran 		 * Enable Rx checksum offloading for VLAN tagged frames
1691efb74172SPyun YongHyeon 		 * if controller support new descriptor format.
1692efb74172SPyun YongHyeon 		 */
1693efb74172SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 &&
1694efb74172SPyun YongHyeon 		    (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0)
1695efb74172SPyun YongHyeon 			ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
1696224003b7SPyun YongHyeon 	}
16970dbe28b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
1698*1c3515d2SPyun YongHyeon 	/*
1699*1c3515d2SPyun YongHyeon 	 * Disable RX checksum offloading on controllers that don't use
1700*1c3515d2SPyun YongHyeon 	 * new descriptor format but give chance to enable it.
1701*1c3515d2SPyun YongHyeon 	 */
1702*1c3515d2SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0)
1703*1c3515d2SPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_RXCSUM;
17040dbe28b3SPyun YongHyeon 
17050dbe28b3SPyun YongHyeon 	/*
17060dbe28b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
17070dbe28b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
17080dbe28b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
17090dbe28b3SPyun YongHyeon 	 */
17100dbe28b3SPyun YongHyeon         ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
17110dbe28b3SPyun YongHyeon 
17120dbe28b3SPyun YongHyeon 	/*
17130dbe28b3SPyun YongHyeon 	 * Do miibus setup.
17140dbe28b3SPyun YongHyeon 	 */
17150dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
17168e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc_if->msk_miibus, ifp, msk_mediachange,
17178e5d93dbSMarius Strobl 	    msk_mediastatus, BMSR_DEFCAPMASK, PHY_ADDR_MARV, MII_OFFSET_ANY,
17188e5d93dbSMarius Strobl 	    mmd->mii_flags);
17190dbe28b3SPyun YongHyeon 	if (error != 0) {
17208e5d93dbSMarius Strobl 		device_printf(sc_if->msk_if_dev, "attaching PHYs failed\n");
17210dbe28b3SPyun YongHyeon 		ether_ifdetach(ifp);
17220dbe28b3SPyun YongHyeon 		error = ENXIO;
17230dbe28b3SPyun YongHyeon 		goto fail;
17240dbe28b3SPyun YongHyeon 	}
17250dbe28b3SPyun YongHyeon 
17260dbe28b3SPyun YongHyeon fail:
17270dbe28b3SPyun YongHyeon 	if (error != 0) {
17280dbe28b3SPyun YongHyeon 		/* Access should be ok even though lock has been dropped */
17290dbe28b3SPyun YongHyeon 		sc->msk_if[port] = NULL;
17300dbe28b3SPyun YongHyeon 		msk_detach(dev);
17310dbe28b3SPyun YongHyeon 	}
17320dbe28b3SPyun YongHyeon 
17330dbe28b3SPyun YongHyeon 	return (error);
17340dbe28b3SPyun YongHyeon }
17350dbe28b3SPyun YongHyeon 
17360dbe28b3SPyun YongHyeon /*
17370dbe28b3SPyun YongHyeon  * Attach the interface. Allocate softc structures, do ifmedia
17380dbe28b3SPyun YongHyeon  * setup and ethernet/BPF attach.
17390dbe28b3SPyun YongHyeon  */
17400dbe28b3SPyun YongHyeon static int
17410dbe28b3SPyun YongHyeon mskc_attach(device_t dev)
17420dbe28b3SPyun YongHyeon {
17430dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
1744fcb62a8bSPyun YongHyeon 	struct msk_mii_data *mmd;
1745fcb62a8bSPyun YongHyeon 	int error, msic, msir, reg;
17460dbe28b3SPyun YongHyeon 
17470dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
17480dbe28b3SPyun YongHyeon 	sc->msk_dev = dev;
17490dbe28b3SPyun YongHyeon 	mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
17500dbe28b3SPyun YongHyeon 	    MTX_DEF);
17510dbe28b3SPyun YongHyeon 
17520dbe28b3SPyun YongHyeon 	/*
17530dbe28b3SPyun YongHyeon 	 * Map control/status registers.
17540dbe28b3SPyun YongHyeon 	 */
17550dbe28b3SPyun YongHyeon 	pci_enable_busmaster(dev);
17560dbe28b3SPyun YongHyeon 
1757298946a9SPyun YongHyeon 	/* Allocate I/O resource */
17580dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE
17590dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_io;
17600dbe28b3SPyun YongHyeon #else
17610dbe28b3SPyun YongHyeon 	sc->msk_res_spec = msk_res_spec_mem;
17620dbe28b3SPyun YongHyeon #endif
1763a485f97aSPyun YongHyeon 	sc->msk_irq_spec = msk_irq_spec_legacy;
17640dbe28b3SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
17650dbe28b3SPyun YongHyeon 	if (error) {
17660dbe28b3SPyun YongHyeon 		if (sc->msk_res_spec == msk_res_spec_mem)
17670dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_io;
17680dbe28b3SPyun YongHyeon 		else
17690dbe28b3SPyun YongHyeon 			sc->msk_res_spec = msk_res_spec_mem;
17700dbe28b3SPyun YongHyeon 		error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res);
17710dbe28b3SPyun YongHyeon 		if (error) {
17720dbe28b3SPyun YongHyeon 			device_printf(dev, "couldn't allocate %s resources\n",
17730dbe28b3SPyun YongHyeon 			    sc->msk_res_spec == msk_res_spec_mem ? "memory" :
17740dbe28b3SPyun YongHyeon 			    "I/O");
17750dbe28b3SPyun YongHyeon 			mtx_destroy(&sc->msk_mtx);
17760dbe28b3SPyun YongHyeon 			return (ENXIO);
17770dbe28b3SPyun YongHyeon 		}
17780dbe28b3SPyun YongHyeon 	}
17790dbe28b3SPyun YongHyeon 
1780c6a34f76SPyun YongHyeon 	/* Enable all clocks before accessing any registers. */
1781c6a34f76SPyun YongHyeon 	CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0);
1782c6a34f76SPyun YongHyeon 
17830dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR);
17840dbe28b3SPyun YongHyeon 	sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID);
17850dbe28b3SPyun YongHyeon 	sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f;
17860dbe28b3SPyun YongHyeon 	/* Bail out if chip is not recognized. */
17870dbe28b3SPyun YongHyeon 	if (sc->msk_hw_id < CHIP_ID_YUKON_XL ||
1788e19bd6eeSPyun YongHyeon 	    sc->msk_hw_id > CHIP_ID_YUKON_OPT ||
1789e19bd6eeSPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_UNKNOWN) {
17900dbe28b3SPyun YongHyeon 		device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n",
17910dbe28b3SPyun YongHyeon 		    sc->msk_hw_id, sc->msk_hw_rev);
1792ad6d01d1SPyun YongHyeon 		mtx_destroy(&sc->msk_mtx);
1793ad6d01d1SPyun YongHyeon 		return (ENXIO);
17940dbe28b3SPyun YongHyeon 	}
17950dbe28b3SPyun YongHyeon 
17960dbe28b3SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
17970dbe28b3SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
17980dbe28b3SPyun YongHyeon 	    OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW,
17990dbe28b3SPyun YongHyeon 	    &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I",
18000dbe28b3SPyun YongHyeon 	    "max number of Rx events to process");
18010dbe28b3SPyun YongHyeon 
18020dbe28b3SPyun YongHyeon 	sc->msk_process_limit = MSK_PROC_DEFAULT;
18030dbe28b3SPyun YongHyeon 	error = resource_int_value(device_get_name(dev), device_get_unit(dev),
18040dbe28b3SPyun YongHyeon 	    "process_limit", &sc->msk_process_limit);
18050dbe28b3SPyun YongHyeon 	if (error == 0) {
18060dbe28b3SPyun YongHyeon 		if (sc->msk_process_limit < MSK_PROC_MIN ||
18070dbe28b3SPyun YongHyeon 		    sc->msk_process_limit > MSK_PROC_MAX) {
18080dbe28b3SPyun YongHyeon 			device_printf(dev, "process_limit value out of range; "
18090dbe28b3SPyun YongHyeon 			    "using default: %d\n", MSK_PROC_DEFAULT);
18100dbe28b3SPyun YongHyeon 			sc->msk_process_limit = MSK_PROC_DEFAULT;
18110dbe28b3SPyun YongHyeon 		}
18120dbe28b3SPyun YongHyeon 	}
18130dbe28b3SPyun YongHyeon 
1814cf570c1fSPyun YongHyeon 	sc->msk_int_holdoff = MSK_INT_HOLDOFF_DEFAULT;
1815cf570c1fSPyun YongHyeon 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
1816cf570c1fSPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO,
1817cf570c1fSPyun YongHyeon 	    "int_holdoff", CTLFLAG_RW, &sc->msk_int_holdoff, 0,
1818cf570c1fSPyun YongHyeon 	    "Maximum number of time to delay interrupts");
1819cf570c1fSPyun YongHyeon 	resource_int_value(device_get_name(dev), device_get_unit(dev),
1820cf570c1fSPyun YongHyeon 	    "int_holdoff", &sc->msk_int_holdoff);
1821cf570c1fSPyun YongHyeon 
18220dbe28b3SPyun YongHyeon 	sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP);
18230dbe28b3SPyun YongHyeon 	/* Check number of MACs. */
18240dbe28b3SPyun YongHyeon 	sc->msk_num_port = 1;
18250dbe28b3SPyun YongHyeon 	if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) ==
18260dbe28b3SPyun YongHyeon 	    CFG_DUAL_MAC_MSK) {
18270dbe28b3SPyun YongHyeon 		if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
18280dbe28b3SPyun YongHyeon 			sc->msk_num_port++;
18290dbe28b3SPyun YongHyeon 	}
18300dbe28b3SPyun YongHyeon 
18310dbe28b3SPyun YongHyeon 	/* Check bus type. */
18323b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->msk_dev, PCIY_EXPRESS, &reg) == 0) {
18330dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PEX_BUS;
18347420e9dcSPyun YongHyeon 		sc->msk_expcap = reg;
18353b0a4aefSJohn Baldwin 	} else if (pci_find_cap(sc->msk_dev, PCIY_PCIX, &reg) == 0) {
18360dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCIX_BUS;
18377420e9dcSPyun YongHyeon 		sc->msk_pcixcap = reg;
18387420e9dcSPyun YongHyeon 	} else
18390dbe28b3SPyun YongHyeon 		sc->msk_bustype = MSK_PCI_BUS;
18400dbe28b3SPyun YongHyeon 
18410dbe28b3SPyun YongHyeon 	switch (sc->msk_hw_id) {
18420dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC:
1843a91981e4SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1844e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO;
1845e2b16603SPyun YongHyeon 		break;
18460dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_EC_U:
1847a91981e4SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1848e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM;
18490dbe28b3SPyun YongHyeon 		break;
1850daf29227SPyun YongHyeon 	case CHIP_ID_YUKON_EX:
1851a91981e4SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1852ebb25bfaSPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 |
1853ebb25bfaSPyun YongHyeon 		    MSK_FLAG_AUTOTX_CSUM;
1854ebb25bfaSPyun YongHyeon 		/*
1855ebb25bfaSPyun YongHyeon 		 * Yukon Extreme seems to have silicon bug for
1856ebb25bfaSPyun YongHyeon 		 * automatic Tx checksum calculation capability.
1857ebb25bfaSPyun YongHyeon 		 */
1858ebb25bfaSPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0)
1859ebb25bfaSPyun YongHyeon 			sc->msk_pflags &= ~MSK_FLAG_AUTOTX_CSUM;
1860ebb25bfaSPyun YongHyeon 		/*
1861ebb25bfaSPyun YongHyeon 		 * Yukon Extreme A0 could not use store-and-forward
1862ebb25bfaSPyun YongHyeon 		 * for jumbo frames, so disable Tx checksum
1863ebb25bfaSPyun YongHyeon 		 * offloading for jumbo frames.
1864ebb25bfaSPyun YongHyeon 		 */
1865ebb25bfaSPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0)
1866ebb25bfaSPyun YongHyeon 			sc->msk_pflags |= MSK_FLAG_JUMBO_NOCSUM;
1867daf29227SPyun YongHyeon 		break;
18680dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_FE:
1869a91981e4SPyun YongHyeon 		sc->msk_clock = 100;	/* 100 MHz */
1870e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_FASTETHER;
18710dbe28b3SPyun YongHyeon 		break;
187261708f4cSPyun YongHyeon 	case CHIP_ID_YUKON_FE_P:
1873a91981e4SPyun YongHyeon 		sc->msk_clock = 50;	/* 50 MHz */
1874ebb25bfaSPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_FASTETHER | MSK_FLAG_DESCV2 |
1875ebb25bfaSPyun YongHyeon 		    MSK_FLAG_AUTOTX_CSUM;
1876224003b7SPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) {
1877224003b7SPyun YongHyeon 			/*
1878224003b7SPyun YongHyeon 			 * XXX
1879224003b7SPyun YongHyeon 			 * FE+ A0 has status LE writeback bug so msk(4)
1880224003b7SPyun YongHyeon 			 * does not rely on status word of received frame
1881224003b7SPyun YongHyeon 			 * in msk_rxeof() which in turn disables all
1882224003b7SPyun YongHyeon 			 * hardware assistance bits reported by the status
1883b1ce21c6SRebecca Cran 			 * word as well as validity of the received frame.
1884224003b7SPyun YongHyeon 			 * Just pass received frames to upper stack with
1885224003b7SPyun YongHyeon 			 * minimal test and let upper stack handle them.
1886224003b7SPyun YongHyeon 			 */
1887efb74172SPyun YongHyeon 			sc->msk_pflags |= MSK_FLAG_NOHWVLAN |
1888efb74172SPyun YongHyeon 			    MSK_FLAG_NORXCHK | MSK_FLAG_NORX_CSUM;
1889224003b7SPyun YongHyeon 		}
189061708f4cSPyun YongHyeon 		break;
18910dbe28b3SPyun YongHyeon 	case CHIP_ID_YUKON_XL:
1892a91981e4SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 MHz */
1893e2b16603SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO;
18940dbe28b3SPyun YongHyeon 		break;
1895e0029a72SPyun YongHyeon 	case CHIP_ID_YUKON_SUPR:
1896e0029a72SPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1897e0029a72SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 |
1898e0029a72SPyun YongHyeon 		    MSK_FLAG_AUTOTX_CSUM;
1899e0029a72SPyun YongHyeon 		break;
190076202a16SPyun YongHyeon 	case CHIP_ID_YUKON_UL_2:
190184e3651eSPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
190276202a16SPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO;
190376202a16SPyun YongHyeon 		break;
1904e19bd6eeSPyun YongHyeon 	case CHIP_ID_YUKON_OPT:
1905e19bd6eeSPyun YongHyeon 		sc->msk_clock = 125;	/* 125 MHz */
1906e19bd6eeSPyun YongHyeon 		sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2;
1907e19bd6eeSPyun YongHyeon 		break;
19080dbe28b3SPyun YongHyeon 	default:
1909a91981e4SPyun YongHyeon 		sc->msk_clock = 156;	/* 156 MHz */
1910cfd540e7SPyun YongHyeon 		break;
19110dbe28b3SPyun YongHyeon 	}
19120dbe28b3SPyun YongHyeon 
1913298946a9SPyun YongHyeon 	/* Allocate IRQ resources. */
1914298946a9SPyun YongHyeon 	msic = pci_msi_count(dev);
1915298946a9SPyun YongHyeon 	if (bootverbose)
1916298946a9SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
191753dcfbd1SPyun YongHyeon 	if (legacy_intr != 0)
191853dcfbd1SPyun YongHyeon 		msi_disable = 1;
1919c72f075aSPyun YongHyeon 	if (msi_disable == 0 && msic > 0) {
1920c72f075aSPyun YongHyeon 		msir = 1;
1921c72f075aSPyun YongHyeon 		if (pci_alloc_msi(dev, &msir) == 0) {
1922c72f075aSPyun YongHyeon 			if (msir == 1) {
19237a76e8a4SPyun YongHyeon 				sc->msk_pflags |= MSK_FLAG_MSI;
1924c72f075aSPyun YongHyeon 				sc->msk_irq_spec = msk_irq_spec_msi;
19256ec27c17SPyun YongHyeon 			} else
1926298946a9SPyun YongHyeon 				pci_release_msi(dev);
1927298946a9SPyun YongHyeon 		}
19288463d7a0SPyun YongHyeon 	}
1929298946a9SPyun YongHyeon 
1930298946a9SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq);
1931298946a9SPyun YongHyeon 	if (error) {
1932298946a9SPyun YongHyeon 		device_printf(dev, "couldn't allocate IRQ resources\n");
1933298946a9SPyun YongHyeon 		goto fail;
1934298946a9SPyun YongHyeon 	}
1935298946a9SPyun YongHyeon 
19360dbe28b3SPyun YongHyeon 	if ((error = msk_status_dma_alloc(sc)) != 0)
19370dbe28b3SPyun YongHyeon 		goto fail;
19380dbe28b3SPyun YongHyeon 
19390dbe28b3SPyun YongHyeon 	/* Set base interrupt mask. */
19400dbe28b3SPyun YongHyeon 	sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU;
19410dbe28b3SPyun YongHyeon 	sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR |
19420dbe28b3SPyun YongHyeon 	    Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP;
19430dbe28b3SPyun YongHyeon 
19440dbe28b3SPyun YongHyeon 	/* Reset the adapter. */
19450dbe28b3SPyun YongHyeon 	mskc_reset(sc);
19460dbe28b3SPyun YongHyeon 
19470dbe28b3SPyun YongHyeon 	if ((error = mskc_setup_rambuffer(sc)) != 0)
19480dbe28b3SPyun YongHyeon 		goto fail;
19490dbe28b3SPyun YongHyeon 
19500dbe28b3SPyun YongHyeon 	sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1);
19510dbe28b3SPyun YongHyeon 	if (sc->msk_devs[MSK_PORT_A] == NULL) {
19520dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to add child for PORT_A\n");
19530dbe28b3SPyun YongHyeon 		error = ENXIO;
19540dbe28b3SPyun YongHyeon 		goto fail;
19550dbe28b3SPyun YongHyeon 	}
1956fcb62a8bSPyun YongHyeon 	mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO);
1957fcb62a8bSPyun YongHyeon 	if (mmd == NULL) {
19580dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to allocate memory for "
19590dbe28b3SPyun YongHyeon 		    "ivars of PORT_A\n");
19600dbe28b3SPyun YongHyeon 		error = ENXIO;
19610dbe28b3SPyun YongHyeon 		goto fail;
19620dbe28b3SPyun YongHyeon 	}
1963fcb62a8bSPyun YongHyeon 	mmd->port = MSK_PORT_A;
1964fcb62a8bSPyun YongHyeon 	mmd->pmd = sc->msk_pmd;
1965efd4fc3fSMarius Strobl 	mmd->mii_flags |= MIIF_DOPAUSE;
19668e5d93dbSMarius Strobl 	if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S')
1967fcb62a8bSPyun YongHyeon 		mmd->mii_flags |= MIIF_HAVEFIBER;
19688e5d93dbSMarius Strobl 	if (sc->msk_pmd == 'P')
19698e5d93dbSMarius Strobl 		mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0;
1970fcb62a8bSPyun YongHyeon 	device_set_ivars(sc->msk_devs[MSK_PORT_A], mmd);
19710dbe28b3SPyun YongHyeon 
19720dbe28b3SPyun YongHyeon 	if (sc->msk_num_port > 1) {
19730dbe28b3SPyun YongHyeon 		sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1);
19740dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] == NULL) {
19750dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to add child for PORT_B\n");
19760dbe28b3SPyun YongHyeon 			error = ENXIO;
19770dbe28b3SPyun YongHyeon 			goto fail;
19780dbe28b3SPyun YongHyeon 		}
197981e2a01aSPyun YongHyeon 		mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK |
198081e2a01aSPyun YongHyeon 		    M_ZERO);
1981fcb62a8bSPyun YongHyeon 		if (mmd == NULL) {
19820dbe28b3SPyun YongHyeon 			device_printf(dev, "failed to allocate memory for "
19830dbe28b3SPyun YongHyeon 			    "ivars of PORT_B\n");
19840dbe28b3SPyun YongHyeon 			error = ENXIO;
19850dbe28b3SPyun YongHyeon 			goto fail;
19860dbe28b3SPyun YongHyeon 		}
1987fcb62a8bSPyun YongHyeon 		mmd->port = MSK_PORT_B;
1988fcb62a8bSPyun YongHyeon 		mmd->pmd = sc->msk_pmd;
19898e5d93dbSMarius Strobl 		if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S')
1990fcb62a8bSPyun YongHyeon 			mmd->mii_flags |= MIIF_HAVEFIBER;
19918e5d93dbSMarius Strobl 		if (sc->msk_pmd == 'P')
19928e5d93dbSMarius Strobl 			mmd->mii_flags |= MIIF_HAVEFIBER | MIIF_MACPRIV0;
1993fcb62a8bSPyun YongHyeon 		device_set_ivars(sc->msk_devs[MSK_PORT_B], mmd);
19940dbe28b3SPyun YongHyeon 	}
19950dbe28b3SPyun YongHyeon 
19960dbe28b3SPyun YongHyeon 	error = bus_generic_attach(dev);
19970dbe28b3SPyun YongHyeon 	if (error) {
19980dbe28b3SPyun YongHyeon 		device_printf(dev, "failed to attach port(s)\n");
19990dbe28b3SPyun YongHyeon 		goto fail;
20000dbe28b3SPyun YongHyeon 	}
20010dbe28b3SPyun YongHyeon 
200253dcfbd1SPyun YongHyeon 	/* Hook interrupt last to avoid having to lock softc. */
200353dcfbd1SPyun YongHyeon 	error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET |
2004c876b43fSPyun YongHyeon 	    INTR_MPSAFE, NULL, msk_intr, sc, &sc->msk_intrhand);
20050dbe28b3SPyun YongHyeon 	if (error != 0) {
20060dbe28b3SPyun YongHyeon 		device_printf(dev, "couldn't set up interrupt handler\n");
20070dbe28b3SPyun YongHyeon 		goto fail;
20080dbe28b3SPyun YongHyeon 	}
20090dbe28b3SPyun YongHyeon fail:
20100dbe28b3SPyun YongHyeon 	if (error != 0)
20110dbe28b3SPyun YongHyeon 		mskc_detach(dev);
20120dbe28b3SPyun YongHyeon 
20130dbe28b3SPyun YongHyeon 	return (error);
20140dbe28b3SPyun YongHyeon }
20150dbe28b3SPyun YongHyeon 
20160dbe28b3SPyun YongHyeon /*
20170dbe28b3SPyun YongHyeon  * Shutdown hardware and free up resources. This can be called any
20180dbe28b3SPyun YongHyeon  * time after the mutex has been initialized. It is called in both
20190dbe28b3SPyun YongHyeon  * the error case in attach and the normal detach case so it needs
20200dbe28b3SPyun YongHyeon  * to be careful about only freeing resources that have actually been
20210dbe28b3SPyun YongHyeon  * allocated.
20220dbe28b3SPyun YongHyeon  */
20230dbe28b3SPyun YongHyeon static int
20240dbe28b3SPyun YongHyeon msk_detach(device_t dev)
20250dbe28b3SPyun YongHyeon {
20260dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
20270dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
20280dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
20290dbe28b3SPyun YongHyeon 
20300dbe28b3SPyun YongHyeon 	sc_if = device_get_softc(dev);
20310dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx),
20320dbe28b3SPyun YongHyeon 	    ("msk mutex not initialized in msk_detach"));
20330dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
20340dbe28b3SPyun YongHyeon 
20350dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
20360dbe28b3SPyun YongHyeon 	if (device_is_attached(dev)) {
20370dbe28b3SPyun YongHyeon 		/* XXX */
20387a76e8a4SPyun YongHyeon 		sc_if->msk_flags |= MSK_FLAG_DETACH;
20390dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
20400dbe28b3SPyun YongHyeon 		/* Can't hold locks while calling detach. */
20410dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
20420dbe28b3SPyun YongHyeon 		callout_drain(&sc_if->msk_tick_ch);
20434c5a247bSGleb Smirnoff 		if (ifp)
20440dbe28b3SPyun YongHyeon 			ether_ifdetach(ifp);
20450dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
20460dbe28b3SPyun YongHyeon 	}
20470dbe28b3SPyun YongHyeon 
20480dbe28b3SPyun YongHyeon 	/*
20490dbe28b3SPyun YongHyeon 	 * We're generally called from mskc_detach() which is using
20500dbe28b3SPyun YongHyeon 	 * device_delete_child() to get to here. It's already trashed
20510dbe28b3SPyun YongHyeon 	 * miibus for us, so don't do it here or we'll panic.
20520dbe28b3SPyun YongHyeon 	 *
20530dbe28b3SPyun YongHyeon 	 * if (sc_if->msk_miibus != NULL) {
20540dbe28b3SPyun YongHyeon 	 * 	device_delete_child(dev, sc_if->msk_miibus);
20550dbe28b3SPyun YongHyeon 	 * 	sc_if->msk_miibus = NULL;
20560dbe28b3SPyun YongHyeon 	 * }
20570dbe28b3SPyun YongHyeon 	 */
20580dbe28b3SPyun YongHyeon 
205985b340cbSPyun YongHyeon 	msk_rx_dma_jfree(sc_if);
20600dbe28b3SPyun YongHyeon 	msk_txrx_dma_free(sc_if);
20610dbe28b3SPyun YongHyeon 	bus_generic_detach(dev);
20620dbe28b3SPyun YongHyeon 
20630dbe28b3SPyun YongHyeon 	if (ifp)
20640dbe28b3SPyun YongHyeon 		if_free(ifp);
20650dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
20660dbe28b3SPyun YongHyeon 	sc->msk_if[sc_if->msk_port] = NULL;
20670dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
20680dbe28b3SPyun YongHyeon 
20690dbe28b3SPyun YongHyeon 	return (0);
20700dbe28b3SPyun YongHyeon }
20710dbe28b3SPyun YongHyeon 
20720dbe28b3SPyun YongHyeon static int
20730dbe28b3SPyun YongHyeon mskc_detach(device_t dev)
20740dbe28b3SPyun YongHyeon {
20750dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
20760dbe28b3SPyun YongHyeon 
20770dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
20780dbe28b3SPyun YongHyeon 	KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized"));
20790dbe28b3SPyun YongHyeon 
20800dbe28b3SPyun YongHyeon 	if (device_is_alive(dev)) {
20810dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_A] != NULL) {
20820dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_A]),
20830dbe28b3SPyun YongHyeon 			    M_DEVBUF);
20840dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_A]);
20850dbe28b3SPyun YongHyeon 		}
20860dbe28b3SPyun YongHyeon 		if (sc->msk_devs[MSK_PORT_B] != NULL) {
20870dbe28b3SPyun YongHyeon 			free(device_get_ivars(sc->msk_devs[MSK_PORT_B]),
20880dbe28b3SPyun YongHyeon 			    M_DEVBUF);
20890dbe28b3SPyun YongHyeon 			device_delete_child(dev, sc->msk_devs[MSK_PORT_B]);
20900dbe28b3SPyun YongHyeon 		}
20910dbe28b3SPyun YongHyeon 		bus_generic_detach(dev);
20920dbe28b3SPyun YongHyeon 	}
20930dbe28b3SPyun YongHyeon 
20940dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
20950dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
20960dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
20970dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
20980dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
20990dbe28b3SPyun YongHyeon 
21000dbe28b3SPyun YongHyeon 	/* LED Off. */
21010dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF);
21020dbe28b3SPyun YongHyeon 
21030dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
21040dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
21050dbe28b3SPyun YongHyeon 
21060dbe28b3SPyun YongHyeon 	msk_status_dma_free(sc);
21070dbe28b3SPyun YongHyeon 
2108c72f075aSPyun YongHyeon 	if (sc->msk_intrhand) {
2109c72f075aSPyun YongHyeon 		bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand);
2110c72f075aSPyun YongHyeon 		sc->msk_intrhand = NULL;
2111298946a9SPyun YongHyeon 	}
2112298946a9SPyun YongHyeon 	bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq);
21137a76e8a4SPyun YongHyeon 	if ((sc->msk_pflags & MSK_FLAG_MSI) != 0)
21140dbe28b3SPyun YongHyeon 		pci_release_msi(dev);
21150dbe28b3SPyun YongHyeon 	bus_release_resources(dev, sc->msk_res_spec, sc->msk_res);
21160dbe28b3SPyun YongHyeon 	mtx_destroy(&sc->msk_mtx);
21170dbe28b3SPyun YongHyeon 
21180dbe28b3SPyun YongHyeon 	return (0);
21190dbe28b3SPyun YongHyeon }
21200dbe28b3SPyun YongHyeon 
21210dbe28b3SPyun YongHyeon struct msk_dmamap_arg {
21220dbe28b3SPyun YongHyeon 	bus_addr_t	msk_busaddr;
21230dbe28b3SPyun YongHyeon };
21240dbe28b3SPyun YongHyeon 
21250dbe28b3SPyun YongHyeon static void
21260dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
21270dbe28b3SPyun YongHyeon {
21280dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg *ctx;
21290dbe28b3SPyun YongHyeon 
21300dbe28b3SPyun YongHyeon 	if (error != 0)
21310dbe28b3SPyun YongHyeon 		return;
21320dbe28b3SPyun YongHyeon 	ctx = arg;
21330dbe28b3SPyun YongHyeon 	ctx->msk_busaddr = segs[0].ds_addr;
21340dbe28b3SPyun YongHyeon }
21350dbe28b3SPyun YongHyeon 
21360dbe28b3SPyun YongHyeon /* Create status DMA region. */
21370dbe28b3SPyun YongHyeon static int
21380dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc)
21390dbe28b3SPyun YongHyeon {
21400dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
2141355a415eSPyun YongHyeon 	bus_size_t stat_sz;
2142355a415eSPyun YongHyeon 	int count, error;
21430dbe28b3SPyun YongHyeon 
2144355a415eSPyun YongHyeon 	/*
2145355a415eSPyun YongHyeon 	 * It seems controller requires number of status LE entries
2146355a415eSPyun YongHyeon 	 * is power of 2 and the maximum number of status LE entries
2147355a415eSPyun YongHyeon 	 * is 4096.  For dual-port controllers, the number of status
2148355a415eSPyun YongHyeon 	 * LE entries should be large enough to hold both port's
2149355a415eSPyun YongHyeon 	 * status updates.
2150355a415eSPyun YongHyeon 	 */
2151355a415eSPyun YongHyeon 	count = 3 * MSK_RX_RING_CNT + MSK_TX_RING_CNT;
2152355a415eSPyun YongHyeon 	count = imin(4096, roundup2(count, 1024));
2153355a415eSPyun YongHyeon 	sc->msk_stat_count = count;
2154355a415eSPyun YongHyeon 	stat_sz = count * sizeof(struct msk_stat_desc);
21550dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
21560dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc->msk_dev),	/* parent */
21570dbe28b3SPyun YongHyeon 		    MSK_STAT_ALIGN, 0,		/* alignment, boundary */
21580dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
21590dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
21600dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
2161355a415eSPyun YongHyeon 		    stat_sz,			/* maxsize */
21620dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
2163355a415eSPyun YongHyeon 		    stat_sz,			/* maxsegsize */
21640dbe28b3SPyun YongHyeon 		    0,				/* flags */
21650dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
21660dbe28b3SPyun YongHyeon 		    &sc->msk_stat_tag);
21670dbe28b3SPyun YongHyeon 	if (error != 0) {
21680dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
21690dbe28b3SPyun YongHyeon 		    "failed to create status DMA tag\n");
21700dbe28b3SPyun YongHyeon 		return (error);
21710dbe28b3SPyun YongHyeon 	}
21720dbe28b3SPyun YongHyeon 
21730dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for status ring. */
21740dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc->msk_stat_tag,
21750dbe28b3SPyun YongHyeon 	    (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT |
21760dbe28b3SPyun YongHyeon 	    BUS_DMA_ZERO, &sc->msk_stat_map);
21770dbe28b3SPyun YongHyeon 	if (error != 0) {
21780dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
21790dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for status ring\n");
21800dbe28b3SPyun YongHyeon 		return (error);
21810dbe28b3SPyun YongHyeon 	}
21820dbe28b3SPyun YongHyeon 
21830dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
2184355a415eSPyun YongHyeon 	error = bus_dmamap_load(sc->msk_stat_tag, sc->msk_stat_map,
2185355a415eSPyun YongHyeon 	    sc->msk_stat_ring, stat_sz, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
21860dbe28b3SPyun YongHyeon 	if (error != 0) {
21870dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
21880dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for status ring\n");
21890dbe28b3SPyun YongHyeon 		return (error);
21900dbe28b3SPyun YongHyeon 	}
21910dbe28b3SPyun YongHyeon 	sc->msk_stat_ring_paddr = ctx.msk_busaddr;
21920dbe28b3SPyun YongHyeon 
21930dbe28b3SPyun YongHyeon 	return (0);
21940dbe28b3SPyun YongHyeon }
21950dbe28b3SPyun YongHyeon 
21960dbe28b3SPyun YongHyeon static void
21970dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc)
21980dbe28b3SPyun YongHyeon {
21990dbe28b3SPyun YongHyeon 
22000dbe28b3SPyun YongHyeon 	/* Destroy status block. */
22010dbe28b3SPyun YongHyeon 	if (sc->msk_stat_tag) {
22020dbe28b3SPyun YongHyeon 		if (sc->msk_stat_map) {
22030dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map);
22040dbe28b3SPyun YongHyeon 			if (sc->msk_stat_ring) {
22050dbe28b3SPyun YongHyeon 				bus_dmamem_free(sc->msk_stat_tag,
22060dbe28b3SPyun YongHyeon 				    sc->msk_stat_ring, sc->msk_stat_map);
22070dbe28b3SPyun YongHyeon 				sc->msk_stat_ring = NULL;
22080dbe28b3SPyun YongHyeon 			}
22090dbe28b3SPyun YongHyeon 			sc->msk_stat_map = NULL;
22100dbe28b3SPyun YongHyeon 		}
22110dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc->msk_stat_tag);
22120dbe28b3SPyun YongHyeon 		sc->msk_stat_tag = NULL;
22130dbe28b3SPyun YongHyeon 	}
22140dbe28b3SPyun YongHyeon }
22150dbe28b3SPyun YongHyeon 
22160dbe28b3SPyun YongHyeon static int
22170dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if)
22180dbe28b3SPyun YongHyeon {
22190dbe28b3SPyun YongHyeon 	struct msk_dmamap_arg ctx;
22200dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
22210dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
222283c04c93SPyun YongHyeon 	bus_size_t rxalign;
22230dbe28b3SPyun YongHyeon 	int error, i;
22240dbe28b3SPyun YongHyeon 
22250dbe28b3SPyun YongHyeon 	/* Create parent DMA tag. */
22260dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(
22270dbe28b3SPyun YongHyeon 		    bus_get_dma_tag(sc_if->msk_if_dev),	/* parent */
22280dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
2229355a415eSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
22300dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
22310dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
22320dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
22330dbe28b3SPyun YongHyeon 		    0,				/* nsegments */
22340dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
22350dbe28b3SPyun YongHyeon 		    0,				/* flags */
22360dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
22370dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_parent_tag);
22380dbe28b3SPyun YongHyeon 	if (error != 0) {
22390dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22400dbe28b3SPyun YongHyeon 		    "failed to create parent DMA tag\n");
22410dbe28b3SPyun YongHyeon 		goto fail;
22420dbe28b3SPyun YongHyeon 	}
22430dbe28b3SPyun YongHyeon 	/* Create tag for Tx ring. */
22440dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
22450dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
22460dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
22470dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
22480dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
22490dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsize */
22500dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
22510dbe28b3SPyun YongHyeon 		    MSK_TX_RING_SZ,		/* maxsegsize */
22520dbe28b3SPyun YongHyeon 		    0,				/* flags */
22530dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
22540dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_ring_tag);
22550dbe28b3SPyun YongHyeon 	if (error != 0) {
22560dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22570dbe28b3SPyun YongHyeon 		    "failed to create Tx ring DMA tag\n");
22580dbe28b3SPyun YongHyeon 		goto fail;
22590dbe28b3SPyun YongHyeon 	}
22600dbe28b3SPyun YongHyeon 
22610dbe28b3SPyun YongHyeon 	/* Create tag for Rx ring. */
22620dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
22630dbe28b3SPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
22640dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
22650dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
22660dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
22670dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsize */
22680dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
22690dbe28b3SPyun YongHyeon 		    MSK_RX_RING_SZ,		/* maxsegsize */
22700dbe28b3SPyun YongHyeon 		    0,				/* flags */
22710dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
22720dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_ring_tag);
22730dbe28b3SPyun YongHyeon 	if (error != 0) {
22740dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22750dbe28b3SPyun YongHyeon 		    "failed to create Rx ring DMA tag\n");
22760dbe28b3SPyun YongHyeon 		goto fail;
22770dbe28b3SPyun YongHyeon 	}
22780dbe28b3SPyun YongHyeon 
22790dbe28b3SPyun YongHyeon 	/* Create tag for Tx buffers. */
22800dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
22810dbe28b3SPyun YongHyeon 		    1, 0,			/* alignment, boundary */
22820dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
22830dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
22840dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
22858b51df84SPyun YongHyeon 		    MSK_TSO_MAXSIZE,		/* maxsize */
22860dbe28b3SPyun YongHyeon 		    MSK_MAXTXSEGS,		/* nsegments */
22878b51df84SPyun YongHyeon 		    MSK_TSO_MAXSGSIZE,		/* maxsegsize */
22880dbe28b3SPyun YongHyeon 		    0,				/* flags */
22890dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
22900dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_tx_tag);
22910dbe28b3SPyun YongHyeon 	if (error != 0) {
22920dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
22930dbe28b3SPyun YongHyeon 		    "failed to create Tx DMA tag\n");
22940dbe28b3SPyun YongHyeon 		goto fail;
22950dbe28b3SPyun YongHyeon 	}
22960dbe28b3SPyun YongHyeon 
229783c04c93SPyun YongHyeon 	rxalign = 1;
229883c04c93SPyun YongHyeon 	/*
229983c04c93SPyun YongHyeon 	 * Workaround hardware hang which seems to happen when Rx buffer
230083c04c93SPyun YongHyeon 	 * is not aligned on multiple of FIFO word(8 bytes).
230183c04c93SPyun YongHyeon 	 */
230283c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
230383c04c93SPyun YongHyeon 		rxalign = MSK_RX_BUF_ALIGN;
23040dbe28b3SPyun YongHyeon 	/* Create tag for Rx buffers. */
23050dbe28b3SPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
230683c04c93SPyun YongHyeon 		    rxalign, 0,			/* alignment, boundary */
23070dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
23080dbe28b3SPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
23090dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
23100dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsize */
23110dbe28b3SPyun YongHyeon 		    1,				/* nsegments */
23120dbe28b3SPyun YongHyeon 		    MCLBYTES,			/* maxsegsize */
23130dbe28b3SPyun YongHyeon 		    0,				/* flags */
23140dbe28b3SPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
23150dbe28b3SPyun YongHyeon 		    &sc_if->msk_cdata.msk_rx_tag);
23160dbe28b3SPyun YongHyeon 	if (error != 0) {
23170dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23180dbe28b3SPyun YongHyeon 		    "failed to create Rx DMA tag\n");
23190dbe28b3SPyun YongHyeon 		goto fail;
23200dbe28b3SPyun YongHyeon 	}
23210dbe28b3SPyun YongHyeon 
23220dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
23230dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag,
23240dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK |
23250dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map);
23260dbe28b3SPyun YongHyeon 	if (error != 0) {
23270dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23280dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Tx ring\n");
23290dbe28b3SPyun YongHyeon 		goto fail;
23300dbe28b3SPyun YongHyeon 	}
23310dbe28b3SPyun YongHyeon 
23320dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
23330dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag,
23340dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring,
2335355a415eSPyun YongHyeon 	    MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
23360dbe28b3SPyun YongHyeon 	if (error != 0) {
23370dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23380dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Tx ring\n");
23390dbe28b3SPyun YongHyeon 		goto fail;
23400dbe28b3SPyun YongHyeon 	}
23410dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr;
23420dbe28b3SPyun YongHyeon 
23430dbe28b3SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
23440dbe28b3SPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag,
23450dbe28b3SPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK |
23460dbe28b3SPyun YongHyeon 	    BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map);
23470dbe28b3SPyun YongHyeon 	if (error != 0) {
23480dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23490dbe28b3SPyun YongHyeon 		    "failed to allocate DMA'able memory for Rx ring\n");
23500dbe28b3SPyun YongHyeon 		goto fail;
23510dbe28b3SPyun YongHyeon 	}
23520dbe28b3SPyun YongHyeon 
23530dbe28b3SPyun YongHyeon 	ctx.msk_busaddr = 0;
23540dbe28b3SPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag,
23550dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring,
2356355a415eSPyun YongHyeon 	    MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
23570dbe28b3SPyun YongHyeon 	if (error != 0) {
23580dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23590dbe28b3SPyun YongHyeon 		    "failed to load DMA'able memory for Rx ring\n");
23600dbe28b3SPyun YongHyeon 		goto fail;
23610dbe28b3SPyun YongHyeon 	}
23620dbe28b3SPyun YongHyeon 	sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr;
23630dbe28b3SPyun YongHyeon 
23640dbe28b3SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
23650dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
23660dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
23670dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
23680dbe28b3SPyun YongHyeon 		txd->tx_dmamap = NULL;
23690dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0,
23700dbe28b3SPyun YongHyeon 		    &txd->tx_dmamap);
23710dbe28b3SPyun YongHyeon 		if (error != 0) {
23720dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
23730dbe28b3SPyun YongHyeon 			    "failed to create Tx dmamap\n");
23740dbe28b3SPyun YongHyeon 			goto fail;
23750dbe28b3SPyun YongHyeon 		}
23760dbe28b3SPyun YongHyeon 	}
23770dbe28b3SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
23780dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
23790dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_rx_sparemap)) != 0) {
23800dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
23810dbe28b3SPyun YongHyeon 		    "failed to create spare Rx dmamap\n");
23820dbe28b3SPyun YongHyeon 		goto fail;
23830dbe28b3SPyun YongHyeon 	}
23840dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
23850dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
23860dbe28b3SPyun YongHyeon 		rxd->rx_m = NULL;
23870dbe28b3SPyun YongHyeon 		rxd->rx_dmamap = NULL;
23880dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0,
23890dbe28b3SPyun YongHyeon 		    &rxd->rx_dmamap);
23900dbe28b3SPyun YongHyeon 		if (error != 0) {
23910dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
23920dbe28b3SPyun YongHyeon 			    "failed to create Rx dmamap\n");
23930dbe28b3SPyun YongHyeon 			goto fail;
23940dbe28b3SPyun YongHyeon 		}
23950dbe28b3SPyun YongHyeon 	}
239685b340cbSPyun YongHyeon 
239785b340cbSPyun YongHyeon fail:
239885b340cbSPyun YongHyeon 	return (error);
239985b340cbSPyun YongHyeon }
240085b340cbSPyun YongHyeon 
240185b340cbSPyun YongHyeon static int
240285b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if)
240385b340cbSPyun YongHyeon {
240485b340cbSPyun YongHyeon 	struct msk_dmamap_arg ctx;
240585b340cbSPyun YongHyeon 	struct msk_rxdesc *jrxd;
240685b340cbSPyun YongHyeon 	bus_size_t rxalign;
240785b340cbSPyun YongHyeon 	int error, i;
240885b340cbSPyun YongHyeon 
2409e2b16603SPyun YongHyeon 	if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) {
2410e2b16603SPyun YongHyeon 		sc_if->msk_flags &= ~MSK_FLAG_JUMBO;
241185b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
241285b340cbSPyun YongHyeon 		    "disabling jumbo frame support\n");
241385b340cbSPyun YongHyeon 		return (0);
241485b340cbSPyun YongHyeon 	}
241585b340cbSPyun YongHyeon 	/* Create tag for jumbo Rx ring. */
241685b340cbSPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
241785b340cbSPyun YongHyeon 		    MSK_RING_ALIGN, 0,		/* alignment, boundary */
241885b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
241985b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
242085b340cbSPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
242185b340cbSPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsize */
242285b340cbSPyun YongHyeon 		    1,				/* nsegments */
242385b340cbSPyun YongHyeon 		    MSK_JUMBO_RX_RING_SZ,	/* maxsegsize */
242485b340cbSPyun YongHyeon 		    0,				/* flags */
242585b340cbSPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
242685b340cbSPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
242785b340cbSPyun YongHyeon 	if (error != 0) {
242885b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
242985b340cbSPyun YongHyeon 		    "failed to create jumbo Rx ring DMA tag\n");
243085b340cbSPyun YongHyeon 		goto jumbo_fail;
243185b340cbSPyun YongHyeon 	}
243285b340cbSPyun YongHyeon 
243385b340cbSPyun YongHyeon 	rxalign = 1;
243485b340cbSPyun YongHyeon 	/*
243585b340cbSPyun YongHyeon 	 * Workaround hardware hang which seems to happen when Rx buffer
243685b340cbSPyun YongHyeon 	 * is not aligned on multiple of FIFO word(8 bytes).
243785b340cbSPyun YongHyeon 	 */
243885b340cbSPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
243985b340cbSPyun YongHyeon 		rxalign = MSK_RX_BUF_ALIGN;
244085b340cbSPyun YongHyeon 	/* Create tag for jumbo Rx buffers. */
244185b340cbSPyun YongHyeon 	error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */
244285b340cbSPyun YongHyeon 		    rxalign, 0,			/* alignment, boundary */
244385b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* lowaddr */
244485b340cbSPyun YongHyeon 		    BUS_SPACE_MAXADDR,		/* highaddr */
244585b340cbSPyun YongHyeon 		    NULL, NULL,			/* filter, filterarg */
244685b340cbSPyun YongHyeon 		    MJUM9BYTES,			/* maxsize */
244785b340cbSPyun YongHyeon 		    1,				/* nsegments */
244885b340cbSPyun YongHyeon 		    MJUM9BYTES,			/* maxsegsize */
244985b340cbSPyun YongHyeon 		    0,				/* flags */
245085b340cbSPyun YongHyeon 		    NULL, NULL,			/* lockfunc, lockarg */
245185b340cbSPyun YongHyeon 		    &sc_if->msk_cdata.msk_jumbo_rx_tag);
245285b340cbSPyun YongHyeon 	if (error != 0) {
245385b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
245485b340cbSPyun YongHyeon 		    "failed to create jumbo Rx DMA tag\n");
245585b340cbSPyun YongHyeon 		goto jumbo_fail;
245685b340cbSPyun YongHyeon 	}
245785b340cbSPyun YongHyeon 
245885b340cbSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */
245985b340cbSPyun YongHyeon 	error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
246085b340cbSPyun YongHyeon 	    (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring,
246185b340cbSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
246285b340cbSPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_ring_map);
246385b340cbSPyun YongHyeon 	if (error != 0) {
246485b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
246585b340cbSPyun YongHyeon 		    "failed to allocate DMA'able memory for jumbo Rx ring\n");
246685b340cbSPyun YongHyeon 		goto jumbo_fail;
246785b340cbSPyun YongHyeon 	}
246885b340cbSPyun YongHyeon 
246985b340cbSPyun YongHyeon 	ctx.msk_busaddr = 0;
247085b340cbSPyun YongHyeon 	error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
247185b340cbSPyun YongHyeon 	    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
247285b340cbSPyun YongHyeon 	    sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ,
2473355a415eSPyun YongHyeon 	    msk_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
247485b340cbSPyun YongHyeon 	if (error != 0) {
247585b340cbSPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
247685b340cbSPyun YongHyeon 		    "failed to load DMA'able memory for jumbo Rx ring\n");
247785b340cbSPyun YongHyeon 		goto jumbo_fail;
247885b340cbSPyun YongHyeon 	}
247985b340cbSPyun YongHyeon 	sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr;
248085b340cbSPyun YongHyeon 
24810dbe28b3SPyun YongHyeon 	/* Create DMA maps for jumbo Rx buffers. */
24820dbe28b3SPyun YongHyeon 	if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
24830dbe28b3SPyun YongHyeon 	    &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) {
24840dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
24850dbe28b3SPyun YongHyeon 		    "failed to create spare jumbo Rx dmamap\n");
248685b340cbSPyun YongHyeon 		goto jumbo_fail;
24870dbe28b3SPyun YongHyeon 	}
24880dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
24890dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
24900dbe28b3SPyun YongHyeon 		jrxd->rx_m = NULL;
24910dbe28b3SPyun YongHyeon 		jrxd->rx_dmamap = NULL;
24920dbe28b3SPyun YongHyeon 		error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0,
24930dbe28b3SPyun YongHyeon 		    &jrxd->rx_dmamap);
24940dbe28b3SPyun YongHyeon 		if (error != 0) {
24950dbe28b3SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
24960dbe28b3SPyun YongHyeon 			    "failed to create jumbo Rx dmamap\n");
249785b340cbSPyun YongHyeon 			goto jumbo_fail;
24980dbe28b3SPyun YongHyeon 		}
24990dbe28b3SPyun YongHyeon 	}
25000dbe28b3SPyun YongHyeon 
250185b340cbSPyun YongHyeon 	return (0);
25020dbe28b3SPyun YongHyeon 
250385b340cbSPyun YongHyeon jumbo_fail:
250485b340cbSPyun YongHyeon 	msk_rx_dma_jfree(sc_if);
250585b340cbSPyun YongHyeon 	device_printf(sc_if->msk_if_dev, "disabling jumbo frame support "
250685b340cbSPyun YongHyeon 	    "due to resource shortage\n");
2507e2b16603SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_JUMBO;
25080dbe28b3SPyun YongHyeon 	return (error);
25090dbe28b3SPyun YongHyeon }
25100dbe28b3SPyun YongHyeon 
25110dbe28b3SPyun YongHyeon static void
25120dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if)
25130dbe28b3SPyun YongHyeon {
25140dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
25150dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
25160dbe28b3SPyun YongHyeon 	int i;
25170dbe28b3SPyun YongHyeon 
25180dbe28b3SPyun YongHyeon 	/* Tx ring. */
25190dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_ring_tag) {
25200dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map)
25210dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag,
25220dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
25230dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_ring_map &&
25240dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_tx_ring)
25250dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag,
25260dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_tx_ring,
25270dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_tx_ring_map);
25280dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_tx_ring = NULL;
25290dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_map = NULL;
25300dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag);
25310dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_ring_tag = NULL;
25320dbe28b3SPyun YongHyeon 	}
25330dbe28b3SPyun YongHyeon 	/* Rx ring. */
25340dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_ring_tag) {
25350dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map)
25360dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag,
25370dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
25380dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_ring_map &&
25390dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring)
25400dbe28b3SPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag,
25410dbe28b3SPyun YongHyeon 			    sc_if->msk_rdata.msk_rx_ring,
25420dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_ring_map);
25430dbe28b3SPyun YongHyeon 		sc_if->msk_rdata.msk_rx_ring = NULL;
25440dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_map = NULL;
25450dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag);
25460dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_ring_tag = NULL;
25470dbe28b3SPyun YongHyeon 	}
25480dbe28b3SPyun YongHyeon 	/* Tx buffers. */
25490dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_tag) {
25500dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_TX_RING_CNT; i++) {
25510dbe28b3SPyun YongHyeon 			txd = &sc_if->msk_cdata.msk_txdesc[i];
25520dbe28b3SPyun YongHyeon 			if (txd->tx_dmamap) {
25530dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag,
25540dbe28b3SPyun YongHyeon 				    txd->tx_dmamap);
25550dbe28b3SPyun YongHyeon 				txd->tx_dmamap = NULL;
25560dbe28b3SPyun YongHyeon 			}
25570dbe28b3SPyun YongHyeon 		}
25580dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag);
25590dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_tag = NULL;
25600dbe28b3SPyun YongHyeon 	}
25610dbe28b3SPyun YongHyeon 	/* Rx buffers. */
25620dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_rx_tag) {
25630dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_RX_RING_CNT; i++) {
25640dbe28b3SPyun YongHyeon 			rxd = &sc_if->msk_cdata.msk_rxdesc[i];
25650dbe28b3SPyun YongHyeon 			if (rxd->rx_dmamap) {
25660dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
25670dbe28b3SPyun YongHyeon 				    rxd->rx_dmamap);
25680dbe28b3SPyun YongHyeon 				rxd->rx_dmamap = NULL;
25690dbe28b3SPyun YongHyeon 			}
25700dbe28b3SPyun YongHyeon 		}
25710dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_rx_sparemap) {
25720dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag,
25730dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_rx_sparemap);
25740dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_rx_sparemap = 0;
25750dbe28b3SPyun YongHyeon 		}
25760dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag);
25770dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_rx_tag = NULL;
25780dbe28b3SPyun YongHyeon 	}
257985b340cbSPyun YongHyeon 	if (sc_if->msk_cdata.msk_parent_tag) {
258085b340cbSPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag);
258185b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_parent_tag = NULL;
258285b340cbSPyun YongHyeon 	}
258385b340cbSPyun YongHyeon }
258485b340cbSPyun YongHyeon 
258585b340cbSPyun YongHyeon static void
258685b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if)
258785b340cbSPyun YongHyeon {
258885b340cbSPyun YongHyeon 	struct msk_rxdesc *jrxd;
258985b340cbSPyun YongHyeon 	int i;
259085b340cbSPyun YongHyeon 
259185b340cbSPyun YongHyeon 	/* Jumbo Rx ring. */
259285b340cbSPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) {
259385b340cbSPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map)
259485b340cbSPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
259585b340cbSPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
259685b340cbSPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_ring_map &&
259785b340cbSPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring)
259885b340cbSPyun YongHyeon 			bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
259985b340cbSPyun YongHyeon 			    sc_if->msk_rdata.msk_jumbo_rx_ring,
260085b340cbSPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_ring_map);
260185b340cbSPyun YongHyeon 		sc_if->msk_rdata.msk_jumbo_rx_ring = NULL;
260285b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL;
260385b340cbSPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag);
260485b340cbSPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL;
260585b340cbSPyun YongHyeon 	}
26060dbe28b3SPyun YongHyeon 	/* Jumbo Rx buffers. */
26070dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_jumbo_rx_tag) {
26080dbe28b3SPyun YongHyeon 		for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
26090dbe28b3SPyun YongHyeon 			jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
26100dbe28b3SPyun YongHyeon 			if (jrxd->rx_dmamap) {
26110dbe28b3SPyun YongHyeon 				bus_dmamap_destroy(
26120dbe28b3SPyun YongHyeon 				    sc_if->msk_cdata.msk_jumbo_rx_tag,
26130dbe28b3SPyun YongHyeon 				    jrxd->rx_dmamap);
26140dbe28b3SPyun YongHyeon 				jrxd->rx_dmamap = NULL;
26150dbe28b3SPyun YongHyeon 			}
26160dbe28b3SPyun YongHyeon 		}
26170dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) {
26180dbe28b3SPyun YongHyeon 			bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag,
26190dbe28b3SPyun YongHyeon 			    sc_if->msk_cdata.msk_jumbo_rx_sparemap);
26200dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0;
26210dbe28b3SPyun YongHyeon 		}
26220dbe28b3SPyun YongHyeon 		bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag);
26230dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_jumbo_rx_tag = NULL;
26240dbe28b3SPyun YongHyeon 	}
26250dbe28b3SPyun YongHyeon }
26260dbe28b3SPyun YongHyeon 
26270dbe28b3SPyun YongHyeon static int
26280dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head)
26290dbe28b3SPyun YongHyeon {
26300dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd, *txd_last;
26310dbe28b3SPyun YongHyeon 	struct msk_tx_desc *tx_le;
26320dbe28b3SPyun YongHyeon 	struct mbuf *m;
26330dbe28b3SPyun YongHyeon 	bus_dmamap_t map;
26340dbe28b3SPyun YongHyeon 	bus_dma_segment_t txsegs[MSK_MAXTXSEGS];
26351b7757c0SPyun YongHyeon 	uint32_t control, csum, prod, si;
26360dbe28b3SPyun YongHyeon 	uint16_t offset, tcp_offset, tso_mtu;
26370dbe28b3SPyun YongHyeon 	int error, i, nseg, tso;
26380dbe28b3SPyun YongHyeon 
26390dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
26400dbe28b3SPyun YongHyeon 
26410dbe28b3SPyun YongHyeon 	tcp_offset = offset = 0;
26420dbe28b3SPyun YongHyeon 	m = *m_head;
2643ebb25bfaSPyun YongHyeon 	if (((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 &&
2644ebb25bfaSPyun YongHyeon 	    (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) ||
2645ebb25bfaSPyun YongHyeon 	    ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
2646ebb25bfaSPyun YongHyeon 	    (m->m_pkthdr.csum_flags & CSUM_TSO) != 0)) {
26470dbe28b3SPyun YongHyeon 		/*
26480dbe28b3SPyun YongHyeon 		 * Since mbuf has no protocol specific structure information
26490dbe28b3SPyun YongHyeon 		 * in it we have to inspect protocol information here to
26500dbe28b3SPyun YongHyeon 		 * setup TSO and checksum offload. I don't know why Marvell
26510dbe28b3SPyun YongHyeon 		 * made a such decision in chip design because other GigE
26520dbe28b3SPyun YongHyeon 		 * hardwares normally takes care of all these chores in
26530dbe28b3SPyun YongHyeon 		 * hardware. However, TSO performance of Yukon II is very
26540dbe28b3SPyun YongHyeon 		 * good such that it's worth to implement it.
26550dbe28b3SPyun YongHyeon 		 */
26560dbe28b3SPyun YongHyeon 		struct ether_header *eh;
26570dbe28b3SPyun YongHyeon 		struct ip *ip;
26580dbe28b3SPyun YongHyeon 		struct tcphdr *tcp;
26590dbe28b3SPyun YongHyeon 
2660ad415775SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
2661ad415775SPyun YongHyeon 			/* Get a writable copy. */
2662c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
2663ad415775SPyun YongHyeon 			m_freem(*m_head);
2664ad415775SPyun YongHyeon 			if (m == NULL) {
2665ad415775SPyun YongHyeon 				*m_head = NULL;
2666ad415775SPyun YongHyeon 				return (ENOBUFS);
2667ad415775SPyun YongHyeon 			}
2668ad415775SPyun YongHyeon 			*m_head = m;
2669ad415775SPyun YongHyeon 		}
26700dbe28b3SPyun YongHyeon 
26710dbe28b3SPyun YongHyeon 		offset = sizeof(struct ether_header);
26720dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset);
26730dbe28b3SPyun YongHyeon 		if (m == NULL) {
26740dbe28b3SPyun YongHyeon 			*m_head = NULL;
26750dbe28b3SPyun YongHyeon 			return (ENOBUFS);
26760dbe28b3SPyun YongHyeon 		}
26770dbe28b3SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
26780dbe28b3SPyun YongHyeon 		/* Check if hardware VLAN insertion is off. */
26790dbe28b3SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
26800dbe28b3SPyun YongHyeon 			offset = sizeof(struct ether_vlan_header);
26810dbe28b3SPyun YongHyeon 			m = m_pullup(m, offset);
26820dbe28b3SPyun YongHyeon 			if (m == NULL) {
26830dbe28b3SPyun YongHyeon 				*m_head = NULL;
26840dbe28b3SPyun YongHyeon 				return (ENOBUFS);
26850dbe28b3SPyun YongHyeon 			}
2686b5898b80SPyun YongHyeon 		}
26870dbe28b3SPyun YongHyeon 		m = m_pullup(m, offset + sizeof(struct ip));
26880dbe28b3SPyun YongHyeon 		if (m == NULL) {
26890dbe28b3SPyun YongHyeon 			*m_head = NULL;
26900dbe28b3SPyun YongHyeon 			return (ENOBUFS);
26910dbe28b3SPyun YongHyeon 		}
2692b5898b80SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + offset);
26930dbe28b3SPyun YongHyeon 		offset += (ip->ip_hl << 2);
26940dbe28b3SPyun YongHyeon 		tcp_offset = offset;
26956da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
26966da6d0a9SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
26976da6d0a9SPyun YongHyeon 			if (m == NULL) {
26986da6d0a9SPyun YongHyeon 				*m_head = NULL;
26996da6d0a9SPyun YongHyeon 				return (ENOBUFS);
27006da6d0a9SPyun YongHyeon 			}
27016da6d0a9SPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + offset);
27026da6d0a9SPyun YongHyeon 			offset += (tcp->th_off << 2);
27036da6d0a9SPyun YongHyeon 		} else if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 &&
27046da6d0a9SPyun YongHyeon 		    (m->m_pkthdr.len < MSK_MIN_FRAMELEN) &&
27056da6d0a9SPyun YongHyeon 		    (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) {
2706b5898b80SPyun YongHyeon 			/*
27076da6d0a9SPyun YongHyeon 			 * It seems that Yukon II has Tx checksum offload bug
27086da6d0a9SPyun YongHyeon 			 * for small TCP packets that's less than 60 bytes in
27096da6d0a9SPyun YongHyeon 			 * size (e.g. TCP window probe packet, pure ACK packet).
27106da6d0a9SPyun YongHyeon 			 * Common work around like padding with zeros to make
27116da6d0a9SPyun YongHyeon 			 * the frame minimum ethernet frame size didn't work at
27126da6d0a9SPyun YongHyeon 			 * all.
2713b5898b80SPyun YongHyeon 			 * Instead of disabling checksum offload completely we
27146da6d0a9SPyun YongHyeon 			 * resort to S/W checksum routine when we encounter
27156da6d0a9SPyun YongHyeon 			 * short TCP frames.
2716b5898b80SPyun YongHyeon 			 * Short UDP packets appear to be handled correctly by
2717ebb25bfaSPyun YongHyeon 			 * Yukon II. Also I assume this bug does not happen on
2718ebb25bfaSPyun YongHyeon 			 * controllers that use newer descriptor format or
2719b1ce21c6SRebecca Cran 			 * automatic Tx checksum calculation.
2720b5898b80SPyun YongHyeon 			 */
2721925da971SPyun YongHyeon 			m = m_pullup(m, offset + sizeof(struct tcphdr));
2722925da971SPyun YongHyeon 			if (m == NULL) {
2723925da971SPyun YongHyeon 				*m_head = NULL;
2724925da971SPyun YongHyeon 				return (ENOBUFS);
2725925da971SPyun YongHyeon 			}
2726b5898b80SPyun YongHyeon 			*(uint16_t *)(m->m_data + offset +
2727f9ad2b2fSPyun YongHyeon 			    m->m_pkthdr.csum_data) = in_cksum_skip(m,
2728f9ad2b2fSPyun YongHyeon 			    m->m_pkthdr.len, offset);
2729b5898b80SPyun YongHyeon 			m->m_pkthdr.csum_flags &= ~CSUM_TCP;
2730b5898b80SPyun YongHyeon 		}
27310dbe28b3SPyun YongHyeon 		*m_head = m;
27320dbe28b3SPyun YongHyeon 	}
27330dbe28b3SPyun YongHyeon 
27340dbe28b3SPyun YongHyeon 	prod = sc_if->msk_cdata.msk_tx_prod;
27350dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
27360dbe28b3SPyun YongHyeon 	txd_last = txd;
27370dbe28b3SPyun YongHyeon 	map = txd->tx_dmamap;
27380dbe28b3SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map,
27390dbe28b3SPyun YongHyeon 	    *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
27400dbe28b3SPyun YongHyeon 	if (error == EFBIG) {
2741c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, MSK_MAXTXSEGS);
27420dbe28b3SPyun YongHyeon 		if (m == NULL) {
27430dbe28b3SPyun YongHyeon 			m_freem(*m_head);
27440dbe28b3SPyun YongHyeon 			*m_head = NULL;
27450dbe28b3SPyun YongHyeon 			return (ENOBUFS);
27460dbe28b3SPyun YongHyeon 		}
27470dbe28b3SPyun YongHyeon 		*m_head = m;
27480dbe28b3SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag,
27490dbe28b3SPyun YongHyeon 		    map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT);
27500dbe28b3SPyun YongHyeon 		if (error != 0) {
27510dbe28b3SPyun YongHyeon 			m_freem(*m_head);
27520dbe28b3SPyun YongHyeon 			*m_head = NULL;
27530dbe28b3SPyun YongHyeon 			return (error);
27540dbe28b3SPyun YongHyeon 		}
27550dbe28b3SPyun YongHyeon 	} else if (error != 0)
27560dbe28b3SPyun YongHyeon 		return (error);
27570dbe28b3SPyun YongHyeon 	if (nseg == 0) {
27580dbe28b3SPyun YongHyeon 		m_freem(*m_head);
27590dbe28b3SPyun YongHyeon 		*m_head = NULL;
27600dbe28b3SPyun YongHyeon 		return (EIO);
27610dbe28b3SPyun YongHyeon 	}
27620dbe28b3SPyun YongHyeon 
27630dbe28b3SPyun YongHyeon 	/* Check number of available descriptors. */
27640dbe28b3SPyun YongHyeon 	if (sc_if->msk_cdata.msk_tx_cnt + nseg >=
27650dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) {
27660dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map);
27670dbe28b3SPyun YongHyeon 		return (ENOBUFS);
27680dbe28b3SPyun YongHyeon 	}
27690dbe28b3SPyun YongHyeon 
27700dbe28b3SPyun YongHyeon 	control = 0;
27710dbe28b3SPyun YongHyeon 	tso = 0;
27720dbe28b3SPyun YongHyeon 	tx_le = NULL;
27730dbe28b3SPyun YongHyeon 
27740dbe28b3SPyun YongHyeon 	/* Check TSO support. */
27750dbe28b3SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2776262e9dcfSPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0)
2777262e9dcfSPyun YongHyeon 			tso_mtu = m->m_pkthdr.tso_segsz;
2778262e9dcfSPyun YongHyeon 		else
27790dbe28b3SPyun YongHyeon 			tso_mtu = offset + m->m_pkthdr.tso_segsz;
27800dbe28b3SPyun YongHyeon 		if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) {
27810dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27820dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(tso_mtu);
2783262e9dcfSPyun YongHyeon 			if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0)
2784262e9dcfSPyun YongHyeon 				tx_le->msk_control = htole32(OP_MSS | HW_OWNER);
2785262e9dcfSPyun YongHyeon 			else
2786262e9dcfSPyun YongHyeon 				tx_le->msk_control =
2787262e9dcfSPyun YongHyeon 				    htole32(OP_LRGLEN | HW_OWNER);
27880dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
27890dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
27900dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tso_mtu = tso_mtu;
27910dbe28b3SPyun YongHyeon 		}
27920dbe28b3SPyun YongHyeon 		tso++;
27930dbe28b3SPyun YongHyeon 	}
27940dbe28b3SPyun YongHyeon 	/* Check if we have a VLAN tag to insert. */
27950dbe28b3SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
2796d06930afSPyun YongHyeon 		if (tx_le == NULL) {
27970dbe28b3SPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
27980dbe28b3SPyun YongHyeon 			tx_le->msk_addr = htole32(0);
27990dbe28b3SPyun YongHyeon 			tx_le->msk_control = htole32(OP_VLAN | HW_OWNER |
28000dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
28010dbe28b3SPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
28020dbe28b3SPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
28030dbe28b3SPyun YongHyeon 		} else {
28040dbe28b3SPyun YongHyeon 			tx_le->msk_control |= htole32(OP_VLAN |
28050dbe28b3SPyun YongHyeon 			    htons(m->m_pkthdr.ether_vtag));
28060dbe28b3SPyun YongHyeon 		}
28070dbe28b3SPyun YongHyeon 		control |= INS_VLAN;
28080dbe28b3SPyun YongHyeon 	}
28090dbe28b3SPyun YongHyeon 	/* Check if we have to handle checksum offload. */
28100dbe28b3SPyun YongHyeon 	if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) {
2811ebb25bfaSPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) != 0)
2812262e9dcfSPyun YongHyeon 			control |= CALSUM;
2813262e9dcfSPyun YongHyeon 		else {
28141b7757c0SPyun YongHyeon 			control |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
28150dbe28b3SPyun YongHyeon 			if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
28160dbe28b3SPyun YongHyeon 				control |= UDPTCP;
28171b7757c0SPyun YongHyeon 			/* Checksum write position. */
28181b7757c0SPyun YongHyeon 			csum = (tcp_offset + m->m_pkthdr.csum_data) & 0xffff;
28191b7757c0SPyun YongHyeon 			/* Checksum start position. */
28201b7757c0SPyun YongHyeon 			csum |= (uint32_t)tcp_offset << 16;
28211b7757c0SPyun YongHyeon 			if (csum != sc_if->msk_cdata.msk_last_csum) {
28221b7757c0SPyun YongHyeon 				tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
28231b7757c0SPyun YongHyeon 				tx_le->msk_addr = htole32(csum);
28241b7757c0SPyun YongHyeon 				tx_le->msk_control = htole32(1 << 16 |
28251b7757c0SPyun YongHyeon 				    (OP_TCPLISW | HW_OWNER));
28260dbe28b3SPyun YongHyeon 				sc_if->msk_cdata.msk_tx_cnt++;
28270dbe28b3SPyun YongHyeon 				MSK_INC(prod, MSK_TX_RING_CNT);
28281b7757c0SPyun YongHyeon 				sc_if->msk_cdata.msk_last_csum = csum;
28291b7757c0SPyun YongHyeon 			}
28300dbe28b3SPyun YongHyeon 		}
2831262e9dcfSPyun YongHyeon 	}
28320dbe28b3SPyun YongHyeon 
2833355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
2834355a415eSPyun YongHyeon 	if (MSK_ADDR_HI(txsegs[0].ds_addr) !=
2835355a415eSPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_high_addr) {
2836355a415eSPyun YongHyeon 		sc_if->msk_cdata.msk_tx_high_addr =
2837355a415eSPyun YongHyeon 		    MSK_ADDR_HI(txsegs[0].ds_addr);
2838355a415eSPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
2839355a415eSPyun YongHyeon 		tx_le->msk_addr = htole32(MSK_ADDR_HI(txsegs[0].ds_addr));
2840355a415eSPyun YongHyeon 		tx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER);
2841355a415eSPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
2842355a415eSPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
2843355a415eSPyun YongHyeon 	}
2844355a415eSPyun YongHyeon #endif
28450dbe28b3SPyun YongHyeon 	si = prod;
28460dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
28470dbe28b3SPyun YongHyeon 	tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr));
28480dbe28b3SPyun YongHyeon 	if (tso == 0)
28490dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
28500dbe28b3SPyun YongHyeon 		    OP_PACKET);
28510dbe28b3SPyun YongHyeon 	else
28520dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[0].ds_len | control |
28530dbe28b3SPyun YongHyeon 		    OP_LARGESEND);
28540dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_cnt++;
28550dbe28b3SPyun YongHyeon 	MSK_INC(prod, MSK_TX_RING_CNT);
28560dbe28b3SPyun YongHyeon 
28570dbe28b3SPyun YongHyeon 	for (i = 1; i < nseg; i++) {
28580dbe28b3SPyun YongHyeon 		tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
2859355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
2860355a415eSPyun YongHyeon 		if (MSK_ADDR_HI(txsegs[i].ds_addr) !=
2861355a415eSPyun YongHyeon 		    sc_if->msk_cdata.msk_tx_high_addr) {
2862355a415eSPyun YongHyeon 			sc_if->msk_cdata.msk_tx_high_addr =
2863355a415eSPyun YongHyeon 			    MSK_ADDR_HI(txsegs[i].ds_addr);
2864355a415eSPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
2865355a415eSPyun YongHyeon 			tx_le->msk_addr =
2866355a415eSPyun YongHyeon 			    htole32(MSK_ADDR_HI(txsegs[i].ds_addr));
2867355a415eSPyun YongHyeon 			tx_le->msk_control = htole32(OP_ADDR64 | HW_OWNER);
2868355a415eSPyun YongHyeon 			sc_if->msk_cdata.msk_tx_cnt++;
2869355a415eSPyun YongHyeon 			MSK_INC(prod, MSK_TX_RING_CNT);
2870355a415eSPyun YongHyeon 			tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
2871355a415eSPyun YongHyeon 		}
2872355a415eSPyun YongHyeon #endif
28730dbe28b3SPyun YongHyeon 		tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr));
28740dbe28b3SPyun YongHyeon 		tx_le->msk_control = htole32(txsegs[i].ds_len | control |
28750dbe28b3SPyun YongHyeon 		    OP_BUFFER | HW_OWNER);
28760dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt++;
28770dbe28b3SPyun YongHyeon 		MSK_INC(prod, MSK_TX_RING_CNT);
28780dbe28b3SPyun YongHyeon 	}
28790dbe28b3SPyun YongHyeon 	/* Update producer index. */
28800dbe28b3SPyun YongHyeon 	sc_if->msk_cdata.msk_tx_prod = prod;
28810dbe28b3SPyun YongHyeon 
2882b1ce21c6SRebecca Cran 	/* Set EOP on the last descriptor. */
28830dbe28b3SPyun YongHyeon 	prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT;
28840dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[prod];
28850dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(EOP);
28860dbe28b3SPyun YongHyeon 
28870dbe28b3SPyun YongHyeon 	/* Turn the first descriptor ownership to hardware. */
28880dbe28b3SPyun YongHyeon 	tx_le = &sc_if->msk_rdata.msk_tx_ring[si];
28890dbe28b3SPyun YongHyeon 	tx_le->msk_control |= htole32(HW_OWNER);
28900dbe28b3SPyun YongHyeon 
28910dbe28b3SPyun YongHyeon 	txd = &sc_if->msk_cdata.msk_txdesc[prod];
28920dbe28b3SPyun YongHyeon 	map = txd_last->tx_dmamap;
28930dbe28b3SPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
28940dbe28b3SPyun YongHyeon 	txd->tx_dmamap = map;
28950dbe28b3SPyun YongHyeon 	txd->tx_m = m;
28960dbe28b3SPyun YongHyeon 
28970dbe28b3SPyun YongHyeon 	/* Sync descriptors. */
28980dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE);
28990dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
29000dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
29010dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
29020dbe28b3SPyun YongHyeon 
29030dbe28b3SPyun YongHyeon 	return (0);
29040dbe28b3SPyun YongHyeon }
29050dbe28b3SPyun YongHyeon 
29060dbe28b3SPyun YongHyeon static void
2907c876b43fSPyun YongHyeon msk_start(struct ifnet *ifp)
29080dbe28b3SPyun YongHyeon {
2909c876b43fSPyun YongHyeon 	struct msk_if_softc *sc_if;
29100dbe28b3SPyun YongHyeon 
2911c876b43fSPyun YongHyeon 	sc_if = ifp->if_softc;
2912c876b43fSPyun YongHyeon 	MSK_IF_LOCK(sc_if);
2913c876b43fSPyun YongHyeon 	msk_start_locked(ifp);
2914c876b43fSPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
29150dbe28b3SPyun YongHyeon }
29160dbe28b3SPyun YongHyeon 
29170dbe28b3SPyun YongHyeon static void
2918c876b43fSPyun YongHyeon msk_start_locked(struct ifnet *ifp)
29190dbe28b3SPyun YongHyeon {
29200dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
29210dbe28b3SPyun YongHyeon 	struct mbuf *m_head;
29220dbe28b3SPyun YongHyeon 	int enq;
29230dbe28b3SPyun YongHyeon 
29240dbe28b3SPyun YongHyeon 	sc_if = ifp->if_softc;
2925c876b43fSPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
29260dbe28b3SPyun YongHyeon 
29270dbe28b3SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2928c876b43fSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0)
29290dbe28b3SPyun YongHyeon 		return;
29300dbe28b3SPyun YongHyeon 
29310dbe28b3SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
29320dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_cnt <
29330dbe28b3SPyun YongHyeon 	    (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) {
29340dbe28b3SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
29350dbe28b3SPyun YongHyeon 		if (m_head == NULL)
29360dbe28b3SPyun YongHyeon 			break;
29370dbe28b3SPyun YongHyeon 		/*
29380dbe28b3SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
29390dbe28b3SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
29400dbe28b3SPyun YongHyeon 		 * for the NIC to drain the ring.
29410dbe28b3SPyun YongHyeon 		 */
29420dbe28b3SPyun YongHyeon 		if (msk_encap(sc_if, &m_head) != 0) {
29430dbe28b3SPyun YongHyeon 			if (m_head == NULL)
29440dbe28b3SPyun YongHyeon 				break;
29450dbe28b3SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
29460dbe28b3SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
29470dbe28b3SPyun YongHyeon 			break;
29480dbe28b3SPyun YongHyeon 		}
29490dbe28b3SPyun YongHyeon 
29500dbe28b3SPyun YongHyeon 		enq++;
29510dbe28b3SPyun YongHyeon 		/*
29520dbe28b3SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
29530dbe28b3SPyun YongHyeon 		 * to him.
29540dbe28b3SPyun YongHyeon 		 */
295559a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
29560dbe28b3SPyun YongHyeon 	}
29570dbe28b3SPyun YongHyeon 
29580dbe28b3SPyun YongHyeon 	if (enq > 0) {
29590dbe28b3SPyun YongHyeon 		/* Transmit */
29600dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc_if->msk_softc,
29610dbe28b3SPyun YongHyeon 		    Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG),
29620dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_tx_prod);
29630dbe28b3SPyun YongHyeon 
29640dbe28b3SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
29652271eac7SPyun YongHyeon 		sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT;
29660dbe28b3SPyun YongHyeon 	}
29670dbe28b3SPyun YongHyeon }
29680dbe28b3SPyun YongHyeon 
29690dbe28b3SPyun YongHyeon static void
29702271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if)
29710dbe28b3SPyun YongHyeon {
29720dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
29730dbe28b3SPyun YongHyeon 
29740dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
29750dbe28b3SPyun YongHyeon 
29762271eac7SPyun YongHyeon 	if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer)
29772271eac7SPyun YongHyeon 		return;
29780dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
2979ab7df1e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) {
29800dbe28b3SPyun YongHyeon 		if (bootverbose)
29810dbe28b3SPyun YongHyeon 			if_printf(sc_if->msk_ifp, "watchdog timeout "
29820dbe28b3SPyun YongHyeon 			   "(missed link)\n");
29830dbe28b3SPyun YongHyeon 		ifp->if_oerrors++;
298489e22666SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
29850dbe28b3SPyun YongHyeon 		msk_init_locked(sc_if);
29860dbe28b3SPyun YongHyeon 		return;
29870dbe28b3SPyun YongHyeon 	}
29880dbe28b3SPyun YongHyeon 
29890dbe28b3SPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
29900dbe28b3SPyun YongHyeon 	ifp->if_oerrors++;
299189e22666SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
29920dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
29930dbe28b3SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2994c876b43fSPyun YongHyeon 		msk_start_locked(ifp);
29950dbe28b3SPyun YongHyeon }
29960dbe28b3SPyun YongHyeon 
29976a087a87SPyun YongHyeon static int
29980dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev)
29990dbe28b3SPyun YongHyeon {
30000dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
30010dbe28b3SPyun YongHyeon 	int i;
30020dbe28b3SPyun YongHyeon 
30030dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
30040dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
30050dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
300631fefd0dSPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
300731fefd0dSPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_drv_flags &
300831fefd0dSPyun YongHyeon 		    IFF_DRV_RUNNING) != 0))
30090dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
30100dbe28b3SPyun YongHyeon 	}
301131fefd0dSPyun YongHyeon 	MSK_UNLOCK(sc);
30120dbe28b3SPyun YongHyeon 
30130dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
30140dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
30156a087a87SPyun YongHyeon 	return (0);
30160dbe28b3SPyun YongHyeon }
30170dbe28b3SPyun YongHyeon 
30180dbe28b3SPyun YongHyeon static int
30190dbe28b3SPyun YongHyeon mskc_suspend(device_t dev)
30200dbe28b3SPyun YongHyeon {
30210dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
30220dbe28b3SPyun YongHyeon 	int i;
30230dbe28b3SPyun YongHyeon 
30240dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
30250dbe28b3SPyun YongHyeon 
30260dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
30270dbe28b3SPyun YongHyeon 
30280dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
30290dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
30300dbe28b3SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_drv_flags &
30310dbe28b3SPyun YongHyeon 		    IFF_DRV_RUNNING) != 0))
30320dbe28b3SPyun YongHyeon 			msk_stop(sc->msk_if[i]);
30330dbe28b3SPyun YongHyeon 	}
30340dbe28b3SPyun YongHyeon 
30350dbe28b3SPyun YongHyeon 	/* Disable all interrupts. */
30360dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, 0);
30370dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
30380dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, 0);
30390dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
30400dbe28b3SPyun YongHyeon 
30410dbe28b3SPyun YongHyeon 	msk_phy_power(sc, MSK_PHY_POWERDOWN);
30420dbe28b3SPyun YongHyeon 
30430dbe28b3SPyun YongHyeon 	/* Put hardware reset. */
30440dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, B0_CTST, CS_RST_SET);
3045ab7df1e4SPyun YongHyeon 	sc->msk_pflags |= MSK_FLAG_SUSPEND;
30460dbe28b3SPyun YongHyeon 
30470dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
30480dbe28b3SPyun YongHyeon 
30490dbe28b3SPyun YongHyeon 	return (0);
30500dbe28b3SPyun YongHyeon }
30510dbe28b3SPyun YongHyeon 
30520dbe28b3SPyun YongHyeon static int
30530dbe28b3SPyun YongHyeon mskc_resume(device_t dev)
30540dbe28b3SPyun YongHyeon {
30550dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
30560dbe28b3SPyun YongHyeon 	int i;
30570dbe28b3SPyun YongHyeon 
30580dbe28b3SPyun YongHyeon 	sc = device_get_softc(dev);
30590dbe28b3SPyun YongHyeon 
30600dbe28b3SPyun YongHyeon 	MSK_LOCK(sc);
30610dbe28b3SPyun YongHyeon 
3062c6a34f76SPyun YongHyeon 	CSR_PCI_WRITE_4(sc, PCI_OUR_REG_3, 0);
30630dbe28b3SPyun YongHyeon 	mskc_reset(sc);
30640dbe28b3SPyun YongHyeon 	for (i = 0; i < sc->msk_num_port; i++) {
30650dbe28b3SPyun YongHyeon 		if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL &&
306689e22666SPyun YongHyeon 		    ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0)) {
306789e22666SPyun YongHyeon 			sc->msk_if[i]->msk_ifp->if_drv_flags &=
306889e22666SPyun YongHyeon 			    ~IFF_DRV_RUNNING;
30690dbe28b3SPyun YongHyeon 			msk_init_locked(sc->msk_if[i]);
30700dbe28b3SPyun YongHyeon 		}
307189e22666SPyun YongHyeon 	}
307240d6bed8SPyun YongHyeon 	sc->msk_pflags &= ~MSK_FLAG_SUSPEND;
30730dbe28b3SPyun YongHyeon 
30740dbe28b3SPyun YongHyeon 	MSK_UNLOCK(sc);
30750dbe28b3SPyun YongHyeon 
30760dbe28b3SPyun YongHyeon 	return (0);
30770dbe28b3SPyun YongHyeon }
30780dbe28b3SPyun YongHyeon 
307983c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
308083c04c93SPyun YongHyeon static __inline void
308183c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m)
308283c04c93SPyun YongHyeon {
308383c04c93SPyun YongHyeon         int i;
308483c04c93SPyun YongHyeon         uint16_t *src, *dst;
308583c04c93SPyun YongHyeon 
308683c04c93SPyun YongHyeon 	src = mtod(m, uint16_t *);
308783c04c93SPyun YongHyeon 	dst = src - 3;
308883c04c93SPyun YongHyeon 
308983c04c93SPyun YongHyeon 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
309083c04c93SPyun YongHyeon 		*dst++ = *src++;
309183c04c93SPyun YongHyeon 
309283c04c93SPyun YongHyeon 	m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN);
309383c04c93SPyun YongHyeon }
309483c04c93SPyun YongHyeon #endif
309583c04c93SPyun YongHyeon 
3096388214e4SPyun YongHyeon static __inline void
3097388214e4SPyun YongHyeon msk_rxcsum(struct msk_if_softc *sc_if, uint32_t control, struct mbuf *m)
3098388214e4SPyun YongHyeon {
3099388214e4SPyun YongHyeon 	struct ether_header *eh;
3100388214e4SPyun YongHyeon 	struct ip *ip;
3101388214e4SPyun YongHyeon 	struct udphdr *uh;
3102388214e4SPyun YongHyeon 	int32_t hlen, len, pktlen, temp32;
3103388214e4SPyun YongHyeon 	uint16_t csum, *opts;
3104388214e4SPyun YongHyeon 
3105388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) {
3106388214e4SPyun YongHyeon 		if ((control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) {
3107388214e4SPyun YongHyeon 			m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
3108388214e4SPyun YongHyeon 			if ((control & CSS_IPV4_CSUM_OK) != 0)
3109388214e4SPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
3110388214e4SPyun YongHyeon 			if ((control & (CSS_TCP | CSS_UDP)) != 0 &&
3111388214e4SPyun YongHyeon 			    (control & (CSS_TCPUDP_CSUM_OK)) != 0) {
3112388214e4SPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
3113388214e4SPyun YongHyeon 				    CSUM_PSEUDO_HDR;
3114388214e4SPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
3115388214e4SPyun YongHyeon 			}
3116388214e4SPyun YongHyeon 		}
3117388214e4SPyun YongHyeon 		return;
3118388214e4SPyun YongHyeon 	}
3119388214e4SPyun YongHyeon 	/*
3120388214e4SPyun YongHyeon 	 * Marvell Yukon controllers that support OP_RXCHKS has known
3121388214e4SPyun YongHyeon 	 * to have various Rx checksum offloading bugs. These
3122388214e4SPyun YongHyeon 	 * controllers can be configured to compute simple checksum
3123388214e4SPyun YongHyeon 	 * at two different positions. So we can compute IP and TCP/UDP
3124388214e4SPyun YongHyeon 	 * checksum at the same time. We intentionally have controller
3125388214e4SPyun YongHyeon 	 * compute TCP/UDP checksum twice by specifying the same
3126388214e4SPyun YongHyeon 	 * checksum start position and compare the result. If the value
3127388214e4SPyun YongHyeon 	 * is different it would indicate the hardware logic was wrong.
3128388214e4SPyun YongHyeon 	 */
3129388214e4SPyun YongHyeon 	if ((sc_if->msk_csum & 0xFFFF) != (sc_if->msk_csum >> 16)) {
3130388214e4SPyun YongHyeon 		if (bootverbose)
3131388214e4SPyun YongHyeon 			device_printf(sc_if->msk_if_dev,
3132388214e4SPyun YongHyeon 			    "Rx checksum value mismatch!\n");
3133388214e4SPyun YongHyeon 		return;
3134388214e4SPyun YongHyeon 	}
3135388214e4SPyun YongHyeon 	pktlen = m->m_pkthdr.len;
3136388214e4SPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
3137388214e4SPyun YongHyeon 		return;
3138388214e4SPyun YongHyeon 	eh = mtod(m, struct ether_header *);
3139388214e4SPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
3140388214e4SPyun YongHyeon 		return;
3141388214e4SPyun YongHyeon 	ip = (struct ip *)(eh + 1);
3142388214e4SPyun YongHyeon 	if (ip->ip_v != IPVERSION)
3143388214e4SPyun YongHyeon 		return;
3144388214e4SPyun YongHyeon 
3145388214e4SPyun YongHyeon 	hlen = ip->ip_hl << 2;
3146388214e4SPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
3147388214e4SPyun YongHyeon 	if (hlen < sizeof(struct ip))
3148388214e4SPyun YongHyeon 		return;
3149388214e4SPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
3150388214e4SPyun YongHyeon 		return;
3151388214e4SPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
3152388214e4SPyun YongHyeon 		return;
3153388214e4SPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
3154388214e4SPyun YongHyeon 		return;	/* can't handle fragmented packet. */
3155388214e4SPyun YongHyeon 
3156388214e4SPyun YongHyeon 	switch (ip->ip_p) {
3157388214e4SPyun YongHyeon 	case IPPROTO_TCP:
3158388214e4SPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
3159388214e4SPyun YongHyeon 			return;
3160388214e4SPyun YongHyeon 		break;
3161388214e4SPyun YongHyeon 	case IPPROTO_UDP:
3162388214e4SPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
3163388214e4SPyun YongHyeon 			return;
3164388214e4SPyun YongHyeon 		uh = (struct udphdr *)((caddr_t)ip + hlen);
3165388214e4SPyun YongHyeon 		if (uh->uh_sum == 0)
3166388214e4SPyun YongHyeon 			return; /* no checksum */
3167388214e4SPyun YongHyeon 		break;
3168388214e4SPyun YongHyeon 	default:
3169388214e4SPyun YongHyeon 		return;
3170388214e4SPyun YongHyeon 	}
31713c5571b3SPyun YongHyeon 	csum = bswap16(sc_if->msk_csum & 0xFFFF);
3172388214e4SPyun YongHyeon 	/* Checksum fixup for IP options. */
3173388214e4SPyun YongHyeon 	len = hlen - sizeof(struct ip);
3174388214e4SPyun YongHyeon 	if (len > 0) {
3175388214e4SPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
3176388214e4SPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
3177388214e4SPyun YongHyeon 			temp32 = csum - *opts;
3178388214e4SPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
3179388214e4SPyun YongHyeon 			csum = temp32 & 65535;
3180388214e4SPyun YongHyeon 		}
3181388214e4SPyun YongHyeon 	}
3182388214e4SPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
3183388214e4SPyun YongHyeon 	m->m_pkthdr.csum_data = csum;
3184388214e4SPyun YongHyeon }
3185388214e4SPyun YongHyeon 
31860dbe28b3SPyun YongHyeon static void
3187efb74172SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control,
3188efb74172SPyun YongHyeon     int len)
31890dbe28b3SPyun YongHyeon {
31900dbe28b3SPyun YongHyeon 	struct mbuf *m;
31910dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
31920dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
31930dbe28b3SPyun YongHyeon 	int cons, rxlen;
31940dbe28b3SPyun YongHyeon 
31950dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
31960dbe28b3SPyun YongHyeon 
31970dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
31980dbe28b3SPyun YongHyeon 
31990dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
32000dbe28b3SPyun YongHyeon 	do {
32010dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
320271e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
320371e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
32040dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
3205224003b7SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_NORXCHK) != 0) {
3206224003b7SPyun YongHyeon 			/*
3207224003b7SPyun YongHyeon 			 * For controllers that returns bogus status code
3208224003b7SPyun YongHyeon 			 * just do minimal check and let upper stack
3209224003b7SPyun YongHyeon 			 * handle this frame.
3210224003b7SPyun YongHyeon 			 */
3211224003b7SPyun YongHyeon 			if (len > MSK_MAX_FRAMELEN || len < ETHER_HDR_LEN) {
3212224003b7SPyun YongHyeon 				ifp->if_ierrors++;
3213224003b7SPyun YongHyeon 				msk_discard_rxbuf(sc_if, cons);
3214224003b7SPyun YongHyeon 				break;
3215224003b7SPyun YongHyeon 			}
3216224003b7SPyun YongHyeon 		} else if (len > sc_if->msk_framesize ||
32170dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
32180dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
32190dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
32200dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
32210dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
32220dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
32230dbe28b3SPyun YongHyeon 			break;
32240dbe28b3SPyun YongHyeon 		}
3225355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
3226355a415eSPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[(cons + 1) %
3227355a415eSPyun YongHyeon 		    MSK_RX_RING_CNT];
3228355a415eSPyun YongHyeon #else
32290dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[cons];
3230355a415eSPyun YongHyeon #endif
32310dbe28b3SPyun YongHyeon 		m = rxd->rx_m;
32320dbe28b3SPyun YongHyeon 		if (msk_newbuf(sc_if, cons) != 0) {
32330dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
32340dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
32350dbe28b3SPyun YongHyeon 			msk_discard_rxbuf(sc_if, cons);
32360dbe28b3SPyun YongHyeon 			break;
32370dbe28b3SPyun YongHyeon 		}
32380dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
32390dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
324083c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
324183c04c93SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
324283c04c93SPyun YongHyeon 			msk_fixup_rx(m);
324383c04c93SPyun YongHyeon #endif
32440dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
3245388214e4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
3246388214e4SPyun YongHyeon 			msk_rxcsum(sc_if, control, m);
32470dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
32480dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
32490dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
32500dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
32510dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
32520dbe28b3SPyun YongHyeon 		}
32530dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
32540dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
32550dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
32560dbe28b3SPyun YongHyeon 	} while (0);
32570dbe28b3SPyun YongHyeon 
3258355a415eSPyun YongHyeon 	MSK_RX_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT);
3259355a415eSPyun YongHyeon 	MSK_RX_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT);
32600dbe28b3SPyun YongHyeon }
32610dbe28b3SPyun YongHyeon 
32620dbe28b3SPyun YongHyeon static void
3263efb74172SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control,
3264efb74172SPyun YongHyeon     int len)
32650dbe28b3SPyun YongHyeon {
32660dbe28b3SPyun YongHyeon 	struct mbuf *m;
32670dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
32680dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
32690dbe28b3SPyun YongHyeon 	int cons, rxlen;
32700dbe28b3SPyun YongHyeon 
32710dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
32720dbe28b3SPyun YongHyeon 
32730dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
32740dbe28b3SPyun YongHyeon 
32750dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_rx_cons;
32760dbe28b3SPyun YongHyeon 	do {
32770dbe28b3SPyun YongHyeon 		rxlen = status >> 16;
327871e88667SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
327971e88667SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
32800dbe28b3SPyun YongHyeon 			rxlen -= ETHER_VLAN_ENCAP_LEN;
32810dbe28b3SPyun YongHyeon 		if (len > sc_if->msk_framesize ||
32820dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_ANY_ERR) != 0) ||
32830dbe28b3SPyun YongHyeon 		    ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) {
32840dbe28b3SPyun YongHyeon 			/* Don't count flow-control packet as errors. */
32850dbe28b3SPyun YongHyeon 			if ((status & GMR_FS_GOOD_FC) == 0)
32860dbe28b3SPyun YongHyeon 				ifp->if_ierrors++;
32870dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
32880dbe28b3SPyun YongHyeon 			break;
32890dbe28b3SPyun YongHyeon 		}
3290355a415eSPyun YongHyeon #ifdef MSK_64BIT_DMA
3291355a415eSPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[(cons + 1) %
3292355a415eSPyun YongHyeon 		    MSK_JUMBO_RX_RING_CNT];
3293355a415eSPyun YongHyeon #else
32940dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons];
3295355a415eSPyun YongHyeon #endif
32960dbe28b3SPyun YongHyeon 		m = jrxd->rx_m;
32970dbe28b3SPyun YongHyeon 		if (msk_jumbo_newbuf(sc_if, cons) != 0) {
32980dbe28b3SPyun YongHyeon 			ifp->if_iqdrops++;
32990dbe28b3SPyun YongHyeon 			/* Reuse old buffer. */
33000dbe28b3SPyun YongHyeon 			msk_discard_jumbo_rxbuf(sc_if, cons);
33010dbe28b3SPyun YongHyeon 			break;
33020dbe28b3SPyun YongHyeon 		}
33030dbe28b3SPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
33040dbe28b3SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = len;
330583c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
330683c04c93SPyun YongHyeon 		if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0)
330783c04c93SPyun YongHyeon 			msk_fixup_rx(m);
330883c04c93SPyun YongHyeon #endif
33090dbe28b3SPyun YongHyeon 		ifp->if_ipackets++;
3310388214e4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
3311388214e4SPyun YongHyeon 			msk_rxcsum(sc_if, control, m);
33120dbe28b3SPyun YongHyeon 		/* Check for VLAN tagged packets. */
33130dbe28b3SPyun YongHyeon 		if ((status & GMR_FS_VLAN) != 0 &&
33140dbe28b3SPyun YongHyeon 		    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) {
33150dbe28b3SPyun YongHyeon 			m->m_pkthdr.ether_vtag = sc_if->msk_vtag;
33160dbe28b3SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
33170dbe28b3SPyun YongHyeon 		}
33180dbe28b3SPyun YongHyeon 		MSK_IF_UNLOCK(sc_if);
33190dbe28b3SPyun YongHyeon 		(*ifp->if_input)(ifp, m);
33200dbe28b3SPyun YongHyeon 		MSK_IF_LOCK(sc_if);
33210dbe28b3SPyun YongHyeon 	} while (0);
33220dbe28b3SPyun YongHyeon 
3323355a415eSPyun YongHyeon 	MSK_RX_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT);
3324355a415eSPyun YongHyeon 	MSK_RX_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT);
33250dbe28b3SPyun YongHyeon }
33260dbe28b3SPyun YongHyeon 
33270dbe28b3SPyun YongHyeon static void
33280dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx)
33290dbe28b3SPyun YongHyeon {
33300dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
33310dbe28b3SPyun YongHyeon 	struct msk_tx_desc *cur_tx;
33320dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
33330dbe28b3SPyun YongHyeon 	uint32_t control;
33340dbe28b3SPyun YongHyeon 	int cons, prog;
33350dbe28b3SPyun YongHyeon 
33360dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
33370dbe28b3SPyun YongHyeon 
33380dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
33390dbe28b3SPyun YongHyeon 
33400dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag,
33410dbe28b3SPyun YongHyeon 	    sc_if->msk_cdata.msk_tx_ring_map,
33420dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
33430dbe28b3SPyun YongHyeon 	/*
33440dbe28b3SPyun YongHyeon 	 * Go through our tx ring and free mbufs for those
33450dbe28b3SPyun YongHyeon 	 * frames that have been sent.
33460dbe28b3SPyun YongHyeon 	 */
33470dbe28b3SPyun YongHyeon 	cons = sc_if->msk_cdata.msk_tx_cons;
33480dbe28b3SPyun YongHyeon 	prog = 0;
33490dbe28b3SPyun YongHyeon 	for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) {
33500dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt <= 0)
33510dbe28b3SPyun YongHyeon 			break;
33520dbe28b3SPyun YongHyeon 		prog++;
33530dbe28b3SPyun YongHyeon 		cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons];
33540dbe28b3SPyun YongHyeon 		control = le32toh(cur_tx->msk_control);
33550dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cnt--;
33560dbe28b3SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
33570dbe28b3SPyun YongHyeon 		if ((control & EOP) == 0)
33580dbe28b3SPyun YongHyeon 			continue;
33590dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[cons];
33600dbe28b3SPyun YongHyeon 		bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap,
33610dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
33620dbe28b3SPyun YongHyeon 		bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap);
33630dbe28b3SPyun YongHyeon 
33640dbe28b3SPyun YongHyeon 		ifp->if_opackets++;
33650dbe28b3SPyun YongHyeon 		KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!",
33660dbe28b3SPyun YongHyeon 		    __func__));
33670dbe28b3SPyun YongHyeon 		m_freem(txd->tx_m);
33680dbe28b3SPyun YongHyeon 		txd->tx_m = NULL;
33690dbe28b3SPyun YongHyeon 	}
33700dbe28b3SPyun YongHyeon 
33710dbe28b3SPyun YongHyeon 	if (prog > 0) {
33720dbe28b3SPyun YongHyeon 		sc_if->msk_cdata.msk_tx_cons = cons;
33730dbe28b3SPyun YongHyeon 		if (sc_if->msk_cdata.msk_tx_cnt == 0)
33742271eac7SPyun YongHyeon 			sc_if->msk_watchdog_timer = 0;
33750dbe28b3SPyun YongHyeon 		/* No need to sync LEs as we didn't update LEs. */
33760dbe28b3SPyun YongHyeon 	}
33770dbe28b3SPyun YongHyeon }
33780dbe28b3SPyun YongHyeon 
33790dbe28b3SPyun YongHyeon static void
33800dbe28b3SPyun YongHyeon msk_tick(void *xsc_if)
33810dbe28b3SPyun YongHyeon {
33820dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
33830dbe28b3SPyun YongHyeon 	struct mii_data *mii;
33840dbe28b3SPyun YongHyeon 
33850dbe28b3SPyun YongHyeon 	sc_if = xsc_if;
33860dbe28b3SPyun YongHyeon 
33870dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
33880dbe28b3SPyun YongHyeon 
33890dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
33900dbe28b3SPyun YongHyeon 
33910dbe28b3SPyun YongHyeon 	mii_tick(mii);
339277e6010fSPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0)
339377e6010fSPyun YongHyeon 		msk_miibus_statchg(sc_if->msk_if_dev);
3394cf570c1fSPyun YongHyeon 	msk_handle_events(sc_if->msk_softc);
33952271eac7SPyun YongHyeon 	msk_watchdog(sc_if);
33960dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
33970dbe28b3SPyun YongHyeon }
33980dbe28b3SPyun YongHyeon 
33990dbe28b3SPyun YongHyeon static void
34000dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if)
34010dbe28b3SPyun YongHyeon {
34020dbe28b3SPyun YongHyeon 	uint16_t status;
34030dbe28b3SPyun YongHyeon 
34040dbe28b3SPyun YongHyeon 	msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
3405431e606dSPyun YongHyeon 	status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT);
34060dbe28b3SPyun YongHyeon 	/* Handle FIFO Underrun/Overflow? */
34070dbe28b3SPyun YongHyeon 	if ((status & PHY_M_IS_FIFO_ERROR))
34080dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
34090dbe28b3SPyun YongHyeon 		    "PHY FIFO underrun/overflow.\n");
34100dbe28b3SPyun YongHyeon }
34110dbe28b3SPyun YongHyeon 
34120dbe28b3SPyun YongHyeon static void
34130dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if)
34140dbe28b3SPyun YongHyeon {
34150dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
34160dbe28b3SPyun YongHyeon 	uint8_t status;
34170dbe28b3SPyun YongHyeon 
34180dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
34190dbe28b3SPyun YongHyeon 	status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
34200dbe28b3SPyun YongHyeon 
34210dbe28b3SPyun YongHyeon 	/* GMAC Rx FIFO overrun. */
3422ff080216SPyun YongHyeon 	if ((status & GM_IS_RX_FF_OR) != 0)
34230dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
34240dbe28b3SPyun YongHyeon 		    GMF_CLI_RX_FO);
34250dbe28b3SPyun YongHyeon 	/* GMAC Tx FIFO underrun. */
34260dbe28b3SPyun YongHyeon 	if ((status & GM_IS_TX_FF_UR) != 0) {
34270dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
34280dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_FU);
34290dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n");
34300dbe28b3SPyun YongHyeon 		/*
34310dbe28b3SPyun YongHyeon 		 * XXX
34320dbe28b3SPyun YongHyeon 		 * In case of Tx underrun, we may need to flush/reset
34330dbe28b3SPyun YongHyeon 		 * Tx MAC but that would also require resynchronization
3434b1ce21c6SRebecca Cran 		 * with status LEs. Reinitializing status LEs would
34350dbe28b3SPyun YongHyeon 		 * affect other port in dual MAC configuration so it
34360dbe28b3SPyun YongHyeon 		 * should be avoided as possible as we can.
34370dbe28b3SPyun YongHyeon 		 * Due to lack of documentation it's all vague guess but
34380dbe28b3SPyun YongHyeon 		 * it needs more investigation.
34390dbe28b3SPyun YongHyeon 		 */
34400dbe28b3SPyun YongHyeon 	}
34410dbe28b3SPyun YongHyeon }
34420dbe28b3SPyun YongHyeon 
34430dbe28b3SPyun YongHyeon static void
34440dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status)
34450dbe28b3SPyun YongHyeon {
34460dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
34470dbe28b3SPyun YongHyeon 
34480dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
34490dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RD1) != 0) {
34500dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
34510dbe28b3SPyun YongHyeon 		    "RAM buffer read parity error\n");
34520dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
34530dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
34540dbe28b3SPyun YongHyeon 		    RI_CLR_RD_PERR);
34550dbe28b3SPyun YongHyeon 	}
34560dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_WR1) != 0) {
34570dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
34580dbe28b3SPyun YongHyeon 		    "RAM buffer write parity error\n");
34590dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
34600dbe28b3SPyun YongHyeon 		CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL),
34610dbe28b3SPyun YongHyeon 		    RI_CLR_WR_PERR);
34620dbe28b3SPyun YongHyeon 	}
34630dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_MAC1) != 0) {
34640dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n");
34650dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
34660dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
34670dbe28b3SPyun YongHyeon 		    GMF_CLI_TX_PE);
34680dbe28b3SPyun YongHyeon 	}
34690dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PAR_RX1) != 0) {
34700dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx parity error\n");
34710dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
34720dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR);
34730dbe28b3SPyun YongHyeon 	}
34740dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) {
34750dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "TCP segmentation error\n");
34760dbe28b3SPyun YongHyeon 		/* Clear IRQ. */
34770dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP);
34780dbe28b3SPyun YongHyeon 	}
34790dbe28b3SPyun YongHyeon }
34800dbe28b3SPyun YongHyeon 
34810dbe28b3SPyun YongHyeon static void
34820dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc)
34830dbe28b3SPyun YongHyeon {
34840dbe28b3SPyun YongHyeon 	uint32_t status;
34850dbe28b3SPyun YongHyeon 	uint32_t tlphead[4];
34860dbe28b3SPyun YongHyeon 
34870dbe28b3SPyun YongHyeon 	status = CSR_READ_4(sc, B0_HWE_ISRC);
34880dbe28b3SPyun YongHyeon 	/* Time Stamp timer overflow. */
34890dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_TIST_OV) != 0)
34900dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
34910dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_NEXP) != 0) {
34920dbe28b3SPyun YongHyeon 		/*
34930dbe28b3SPyun YongHyeon 		 * PCI Express Error occured which is not described in PEX
34940dbe28b3SPyun YongHyeon 		 * spec.
34950dbe28b3SPyun YongHyeon 		 * This error is also mapped either to Master Abort(
34960dbe28b3SPyun YongHyeon 		 * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and
34970dbe28b3SPyun YongHyeon 		 * can only be cleared there.
34980dbe28b3SPyun YongHyeon                  */
34990dbe28b3SPyun YongHyeon 		device_printf(sc->msk_dev,
35000dbe28b3SPyun YongHyeon 		    "PCI Express protocol violation error\n");
35010dbe28b3SPyun YongHyeon 	}
35020dbe28b3SPyun YongHyeon 
35030dbe28b3SPyun YongHyeon 	if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) {
35040dbe28b3SPyun YongHyeon 		uint16_t v16;
35050dbe28b3SPyun YongHyeon 
35060dbe28b3SPyun YongHyeon 		if ((status & Y2_IS_MST_ERR) != 0)
35070dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
35080dbe28b3SPyun YongHyeon 			    "unexpected IRQ Status error\n");
35090dbe28b3SPyun YongHyeon 		else
35100dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
35110dbe28b3SPyun YongHyeon 			    "unexpected IRQ Master error\n");
35120dbe28b3SPyun YongHyeon 		/* Reset all bits in the PCI status register. */
35130dbe28b3SPyun YongHyeon 		v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2);
35140dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
35150dbe28b3SPyun YongHyeon 		pci_write_config(sc->msk_dev, PCIR_STATUS, v16 |
35160dbe28b3SPyun YongHyeon 		    PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT |
3517d1a02e09SJohn Baldwin 		    PCIM_STATUS_RTABORT | PCIM_STATUS_MDPERR, 2);
35180dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
35190dbe28b3SPyun YongHyeon 	}
35200dbe28b3SPyun YongHyeon 
35210dbe28b3SPyun YongHyeon 	/* Check for PCI Express Uncorrectable Error. */
35220dbe28b3SPyun YongHyeon 	if ((status & Y2_IS_PCI_EXP) != 0) {
35230dbe28b3SPyun YongHyeon 		uint32_t v32;
35240dbe28b3SPyun YongHyeon 
35250dbe28b3SPyun YongHyeon 		/*
35260dbe28b3SPyun YongHyeon 		 * On PCI Express bus bridges are called root complexes (RC).
35270dbe28b3SPyun YongHyeon 		 * PCI Express errors are recognized by the root complex too,
35280dbe28b3SPyun YongHyeon 		 * which requests the system to handle the problem. After
35290dbe28b3SPyun YongHyeon 		 * error occurence it may be that no access to the adapter
35300dbe28b3SPyun YongHyeon 		 * may be performed any longer.
35310dbe28b3SPyun YongHyeon 		 */
35320dbe28b3SPyun YongHyeon 
35330dbe28b3SPyun YongHyeon 		v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT);
35340dbe28b3SPyun YongHyeon 		if ((v32 & PEX_UNSUP_REQ) != 0) {
35350dbe28b3SPyun YongHyeon 			/* Ignore unsupported request error. */
35360dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev,
35370dbe28b3SPyun YongHyeon 			    "Uncorrectable PCI Express error\n");
35380dbe28b3SPyun YongHyeon 		}
35390dbe28b3SPyun YongHyeon 		if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) {
35400dbe28b3SPyun YongHyeon 			int i;
35410dbe28b3SPyun YongHyeon 
35420dbe28b3SPyun YongHyeon 			/* Get TLP header form Log Registers. */
35430dbe28b3SPyun YongHyeon 			for (i = 0; i < 4; i++)
35440dbe28b3SPyun YongHyeon 				tlphead[i] = CSR_PCI_READ_4(sc,
35450dbe28b3SPyun YongHyeon 				    PEX_HEADER_LOG + i * 4);
35460dbe28b3SPyun YongHyeon 			/* Check for vendor defined broadcast message. */
35470dbe28b3SPyun YongHyeon 			if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) {
35480dbe28b3SPyun YongHyeon 				sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP;
35490dbe28b3SPyun YongHyeon 				CSR_WRITE_4(sc, B0_HWE_IMSK,
35500dbe28b3SPyun YongHyeon 				    sc->msk_intrhwemask);
35510dbe28b3SPyun YongHyeon 				CSR_READ_4(sc, B0_HWE_IMSK);
35520dbe28b3SPyun YongHyeon 			}
35530dbe28b3SPyun YongHyeon 		}
35540dbe28b3SPyun YongHyeon 		/* Clear the interrupt. */
35550dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON);
35560dbe28b3SPyun YongHyeon 		CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff);
35570dbe28b3SPyun YongHyeon 		CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
35580dbe28b3SPyun YongHyeon 	}
35590dbe28b3SPyun YongHyeon 
35600dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL)
35610dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status);
35620dbe28b3SPyun YongHyeon 	if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL)
35630dbe28b3SPyun YongHyeon 		msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8);
35640dbe28b3SPyun YongHyeon }
35650dbe28b3SPyun YongHyeon 
35660dbe28b3SPyun YongHyeon static __inline void
35670dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if)
35680dbe28b3SPyun YongHyeon {
35690dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
35700dbe28b3SPyun YongHyeon 
35710dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
357285b340cbSPyun YongHyeon 	if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN))
35730dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
35740dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_tag,
35750dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_jumbo_rx_ring_map,
35760dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
35770dbe28b3SPyun YongHyeon 	else
35780dbe28b3SPyun YongHyeon 		bus_dmamap_sync(
35790dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_tag,
35800dbe28b3SPyun YongHyeon 		    sc_if->msk_cdata.msk_rx_ring_map,
35810dbe28b3SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
35820dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq,
35830dbe28b3SPyun YongHyeon 	    PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod);
35840dbe28b3SPyun YongHyeon }
35850dbe28b3SPyun YongHyeon 
35860dbe28b3SPyun YongHyeon static int
35870dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc)
35880dbe28b3SPyun YongHyeon {
35890dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if;
35900dbe28b3SPyun YongHyeon 	int rxput[2];
35910dbe28b3SPyun YongHyeon 	struct msk_stat_desc *sd;
35920dbe28b3SPyun YongHyeon 	uint32_t control, status;
3593c876b43fSPyun YongHyeon 	int cons, len, port, rxprog;
35940dbe28b3SPyun YongHyeon 
359507fa0751SPyun YongHyeon 	if (sc->msk_stat_cons == CSR_READ_2(sc, STAT_PUT_IDX))
359607fa0751SPyun YongHyeon 		return (0);
359707fa0751SPyun YongHyeon 
35980dbe28b3SPyun YongHyeon 	/* Sync status LEs. */
35990dbe28b3SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
36000dbe28b3SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
36010dbe28b3SPyun YongHyeon 
36020dbe28b3SPyun YongHyeon 	rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0;
36030dbe28b3SPyun YongHyeon 	rxprog = 0;
3604c876b43fSPyun YongHyeon 	cons = sc->msk_stat_cons;
3605c876b43fSPyun YongHyeon 	for (;;) {
36060dbe28b3SPyun YongHyeon 		sd = &sc->msk_stat_ring[cons];
36070dbe28b3SPyun YongHyeon 		control = le32toh(sd->msk_control);
36080dbe28b3SPyun YongHyeon 		if ((control & HW_OWNER) == 0)
36090dbe28b3SPyun YongHyeon 			break;
36100dbe28b3SPyun YongHyeon 		control &= ~HW_OWNER;
36110dbe28b3SPyun YongHyeon 		sd->msk_control = htole32(control);
36120dbe28b3SPyun YongHyeon 		status = le32toh(sd->msk_status);
36130dbe28b3SPyun YongHyeon 		len = control & STLE_LEN_MASK;
36140dbe28b3SPyun YongHyeon 		port = (control >> 16) & 0x01;
36150dbe28b3SPyun YongHyeon 		sc_if = sc->msk_if[port];
36160dbe28b3SPyun YongHyeon 		if (sc_if == NULL) {
36170dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "invalid port opcode "
36180dbe28b3SPyun YongHyeon 			    "0x%08x\n", control & STLE_OP_MASK);
36190dbe28b3SPyun YongHyeon 			continue;
36200dbe28b3SPyun YongHyeon 		}
36210dbe28b3SPyun YongHyeon 
36220dbe28b3SPyun YongHyeon 		switch (control & STLE_OP_MASK) {
36230dbe28b3SPyun YongHyeon 		case OP_RXVLAN:
36240dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
36250dbe28b3SPyun YongHyeon 			break;
36260dbe28b3SPyun YongHyeon 		case OP_RXCHKSVLAN:
36270dbe28b3SPyun YongHyeon 			sc_if->msk_vtag = ntohs(len);
3628388214e4SPyun YongHyeon 			/* FALLTHROUGH */
3629388214e4SPyun YongHyeon 		case OP_RXCHKS:
3630388214e4SPyun YongHyeon 			sc_if->msk_csum = status;
36310dbe28b3SPyun YongHyeon 			break;
36320dbe28b3SPyun YongHyeon 		case OP_RXSTAT:
363331fefd0dSPyun YongHyeon 			if (!(sc_if->msk_ifp->if_drv_flags & IFF_DRV_RUNNING))
363431fefd0dSPyun YongHyeon 				break;
363585b340cbSPyun YongHyeon 			if (sc_if->msk_framesize >
363685b340cbSPyun YongHyeon 			    (MCLBYTES - MSK_RX_BUF_ALIGN))
3637efb74172SPyun YongHyeon 				msk_jumbo_rxeof(sc_if, status, control, len);
36380dbe28b3SPyun YongHyeon 			else
3639efb74172SPyun YongHyeon 				msk_rxeof(sc_if, status, control, len);
36400dbe28b3SPyun YongHyeon 			rxprog++;
36410dbe28b3SPyun YongHyeon 			/*
36420dbe28b3SPyun YongHyeon 			 * Because there is no way to sync single Rx LE
36430dbe28b3SPyun YongHyeon 			 * put the DMA sync operation off until the end of
36440dbe28b3SPyun YongHyeon 			 * event processing.
36450dbe28b3SPyun YongHyeon 			 */
36460dbe28b3SPyun YongHyeon 			rxput[port]++;
36470dbe28b3SPyun YongHyeon 			/* Update prefetch unit if we've passed water mark. */
36480dbe28b3SPyun YongHyeon 			if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) {
36490dbe28b3SPyun YongHyeon 				msk_rxput(sc_if);
36500dbe28b3SPyun YongHyeon 				rxput[port] = 0;
36510dbe28b3SPyun YongHyeon 			}
36520dbe28b3SPyun YongHyeon 			break;
36530dbe28b3SPyun YongHyeon 		case OP_TXINDEXLE:
36540dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_A] != NULL)
36550dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_A],
36560dbe28b3SPyun YongHyeon 				    status & STLE_TXA1_MSKL);
36570dbe28b3SPyun YongHyeon 			if (sc->msk_if[MSK_PORT_B] != NULL)
36580dbe28b3SPyun YongHyeon 				msk_txeof(sc->msk_if[MSK_PORT_B],
36590dbe28b3SPyun YongHyeon 				    ((status & STLE_TXA2_MSKL) >>
36600dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTL) |
36610dbe28b3SPyun YongHyeon 				    ((len & STLE_TXA2_MSKH) <<
36620dbe28b3SPyun YongHyeon 				    STLE_TXA2_SHIFTH));
36630dbe28b3SPyun YongHyeon 			break;
36640dbe28b3SPyun YongHyeon 		default:
36650dbe28b3SPyun YongHyeon 			device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n",
36660dbe28b3SPyun YongHyeon 			    control & STLE_OP_MASK);
36670dbe28b3SPyun YongHyeon 			break;
36680dbe28b3SPyun YongHyeon 		}
3669355a415eSPyun YongHyeon 		MSK_INC(cons, sc->msk_stat_count);
36700dbe28b3SPyun YongHyeon 		if (rxprog > sc->msk_process_limit)
36710dbe28b3SPyun YongHyeon 			break;
36720dbe28b3SPyun YongHyeon 	}
36730dbe28b3SPyun YongHyeon 
36740dbe28b3SPyun YongHyeon 	sc->msk_stat_cons = cons;
367517f6f326SPyun YongHyeon 	bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map,
367617f6f326SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
36770dbe28b3SPyun YongHyeon 
36780dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_A] > 0)
36790dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_A]);
36800dbe28b3SPyun YongHyeon 	if (rxput[MSK_PORT_B] > 0)
36810dbe28b3SPyun YongHyeon 		msk_rxput(sc->msk_if[MSK_PORT_B]);
36820dbe28b3SPyun YongHyeon 
368307fa0751SPyun YongHyeon 	return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX));
36840dbe28b3SPyun YongHyeon }
36850dbe28b3SPyun YongHyeon 
368653dcfbd1SPyun YongHyeon static void
3687c876b43fSPyun YongHyeon msk_intr(void *xsc)
368853dcfbd1SPyun YongHyeon {
368953dcfbd1SPyun YongHyeon 	struct msk_softc *sc;
369053dcfbd1SPyun YongHyeon 	struct msk_if_softc *sc_if0, *sc_if1;
369153dcfbd1SPyun YongHyeon 	struct ifnet *ifp0, *ifp1;
369253dcfbd1SPyun YongHyeon 	uint32_t status;
3693c876b43fSPyun YongHyeon 	int domore;
369453dcfbd1SPyun YongHyeon 
369553dcfbd1SPyun YongHyeon 	sc = xsc;
369653dcfbd1SPyun YongHyeon 	MSK_LOCK(sc);
369753dcfbd1SPyun YongHyeon 
369853dcfbd1SPyun YongHyeon 	/* Reading B0_Y2_SP_ISRC2 masks further interrupts. */
369953dcfbd1SPyun YongHyeon 	status = CSR_READ_4(sc, B0_Y2_SP_ISRC2);
3700ab7df1e4SPyun YongHyeon 	if (status == 0 || status == 0xffffffff ||
3701ab7df1e4SPyun YongHyeon 	    (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 ||
370253dcfbd1SPyun YongHyeon 	    (status & sc->msk_intrmask) == 0) {
370353dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
37043d763c31SPyun YongHyeon 		MSK_UNLOCK(sc);
370553dcfbd1SPyun YongHyeon 		return;
370653dcfbd1SPyun YongHyeon 	}
370753dcfbd1SPyun YongHyeon 
370853dcfbd1SPyun YongHyeon 	sc_if0 = sc->msk_if[MSK_PORT_A];
370953dcfbd1SPyun YongHyeon 	sc_if1 = sc->msk_if[MSK_PORT_B];
371053dcfbd1SPyun YongHyeon 	ifp0 = ifp1 = NULL;
371153dcfbd1SPyun YongHyeon 	if (sc_if0 != NULL)
371253dcfbd1SPyun YongHyeon 		ifp0 = sc_if0->msk_ifp;
371353dcfbd1SPyun YongHyeon 	if (sc_if1 != NULL)
371453dcfbd1SPyun YongHyeon 		ifp1 = sc_if1->msk_ifp;
371553dcfbd1SPyun YongHyeon 
371653dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL)
371753dcfbd1SPyun YongHyeon 		msk_intr_phy(sc_if0);
371853dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL)
371953dcfbd1SPyun YongHyeon 		msk_intr_phy(sc_if1);
372053dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL)
372153dcfbd1SPyun YongHyeon 		msk_intr_gmac(sc_if0);
372253dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL)
372353dcfbd1SPyun YongHyeon 		msk_intr_gmac(sc_if1);
372453dcfbd1SPyun YongHyeon 	if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) {
372553dcfbd1SPyun YongHyeon 		device_printf(sc->msk_dev, "Rx descriptor error\n");
372653dcfbd1SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2);
372753dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
372853dcfbd1SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
372953dcfbd1SPyun YongHyeon 	}
373053dcfbd1SPyun YongHyeon         if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) {
373153dcfbd1SPyun YongHyeon 		device_printf(sc->msk_dev, "Tx descriptor error\n");
373253dcfbd1SPyun YongHyeon 		sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2);
373353dcfbd1SPyun YongHyeon 		CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
373453dcfbd1SPyun YongHyeon 		CSR_READ_4(sc, B0_IMSK);
373553dcfbd1SPyun YongHyeon 	}
373653dcfbd1SPyun YongHyeon 	if ((status & Y2_IS_HW_ERR) != 0)
373753dcfbd1SPyun YongHyeon 		msk_intr_hwerr(sc);
373853dcfbd1SPyun YongHyeon 
37390dbe28b3SPyun YongHyeon 	domore = msk_handle_events(sc);
3740c876b43fSPyun YongHyeon 	if ((status & Y2_IS_STAT_BMU) != 0 && domore == 0)
37410dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ);
37420dbe28b3SPyun YongHyeon 
3743fca56fb2SPyun YongHyeon 	/* Clear TWSI IRQ. */
3744fca56fb2SPyun YongHyeon 	if ((status & Y2_IS_TWSI_RDY) != 0)
3745fca56fb2SPyun YongHyeon 		CSR_WRITE_4(sc, B2_I2C_IRQ, 1);
37460dbe28b3SPyun YongHyeon 	/* Reenable interrupts. */
37470dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2);
3748c876b43fSPyun YongHyeon 
3749c876b43fSPyun YongHyeon 	if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3750c876b43fSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp0->if_snd))
3751c876b43fSPyun YongHyeon 		msk_start_locked(ifp0);
3752c876b43fSPyun YongHyeon 	if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3753c876b43fSPyun YongHyeon 	    !IFQ_DRV_IS_EMPTY(&ifp1->if_snd))
3754c876b43fSPyun YongHyeon 		msk_start_locked(ifp1);
3755c876b43fSPyun YongHyeon 
3756c876b43fSPyun YongHyeon 	MSK_UNLOCK(sc);
37570dbe28b3SPyun YongHyeon }
37580dbe28b3SPyun YongHyeon 
37590dbe28b3SPyun YongHyeon static void
3760daf29227SPyun YongHyeon msk_set_tx_stfwd(struct msk_if_softc *sc_if)
3761daf29227SPyun YongHyeon {
3762daf29227SPyun YongHyeon 	struct msk_softc *sc;
3763daf29227SPyun YongHyeon 	struct ifnet *ifp;
3764daf29227SPyun YongHyeon 
3765daf29227SPyun YongHyeon 	ifp = sc_if->msk_ifp;
3766daf29227SPyun YongHyeon 	sc = sc_if->msk_softc;
37677b4f47c1SPyun YongHyeon 	if ((sc->msk_hw_id == CHIP_ID_YUKON_EX &&
37687b4f47c1SPyun YongHyeon 	    sc->msk_hw_rev != CHIP_REV_YU_EX_A0) ||
37697b4f47c1SPyun YongHyeon 	    sc->msk_hw_id >= CHIP_ID_YUKON_SUPR) {
37707b4f47c1SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
37717b4f47c1SPyun YongHyeon 		    TX_STFW_ENA);
37727b4f47c1SPyun YongHyeon 	} else {
3773daf29227SPyun YongHyeon 		if (ifp->if_mtu > ETHERMTU) {
3774daf29227SPyun YongHyeon 			/* Set Tx GMAC FIFO Almost Empty Threshold. */
3775daf29227SPyun YongHyeon 			CSR_WRITE_4(sc,
3776daf29227SPyun YongHyeon 			    MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR),
3777daf29227SPyun YongHyeon 			    MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR);
3778daf29227SPyun YongHyeon 			/* Disable Store & Forward mode for Tx. */
37797b4f47c1SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
37807b4f47c1SPyun YongHyeon 			    TX_STFW_DIS);
3781daf29227SPyun YongHyeon 		} else {
37827b4f47c1SPyun YongHyeon 			CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T),
37837b4f47c1SPyun YongHyeon 			    TX_STFW_ENA);
3784daf29227SPyun YongHyeon 		}
3785daf29227SPyun YongHyeon 	}
3786daf29227SPyun YongHyeon }
3787daf29227SPyun YongHyeon 
3788daf29227SPyun YongHyeon static void
37890dbe28b3SPyun YongHyeon msk_init(void *xsc)
37900dbe28b3SPyun YongHyeon {
37910dbe28b3SPyun YongHyeon 	struct msk_if_softc *sc_if = xsc;
37920dbe28b3SPyun YongHyeon 
37930dbe28b3SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
37940dbe28b3SPyun YongHyeon 	msk_init_locked(sc_if);
37950dbe28b3SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
37960dbe28b3SPyun YongHyeon }
37970dbe28b3SPyun YongHyeon 
37980dbe28b3SPyun YongHyeon static void
37990dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if)
38000dbe28b3SPyun YongHyeon {
38010dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
38020dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
38030dbe28b3SPyun YongHyeon 	struct mii_data	 *mii;
3804cf5756a6SPyun YongHyeon 	uint8_t *eaddr;
38050dbe28b3SPyun YongHyeon 	uint16_t gmac;
380661708f4cSPyun YongHyeon 	uint32_t reg;
3807cf5756a6SPyun YongHyeon 	int error;
38080dbe28b3SPyun YongHyeon 
38090dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
38100dbe28b3SPyun YongHyeon 
38110dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
38120dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
38130dbe28b3SPyun YongHyeon 	mii = device_get_softc(sc_if->msk_miibus);
38140dbe28b3SPyun YongHyeon 
381589e22666SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
381689e22666SPyun YongHyeon 		return;
381789e22666SPyun YongHyeon 
38180dbe28b3SPyun YongHyeon 	error = 0;
38190dbe28b3SPyun YongHyeon 	/* Cancel pending I/O and free all Rx/Tx buffers. */
38200dbe28b3SPyun YongHyeon 	msk_stop(sc_if);
38210dbe28b3SPyun YongHyeon 
382285b340cbSPyun YongHyeon 	if (ifp->if_mtu < ETHERMTU)
382385b340cbSPyun YongHyeon 		sc_if->msk_framesize = ETHERMTU;
382485b340cbSPyun YongHyeon 	else
382585b340cbSPyun YongHyeon 		sc_if->msk_framesize = ifp->if_mtu;
382685b340cbSPyun YongHyeon 	sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
382785b340cbSPyun YongHyeon 	if (ifp->if_mtu > ETHERMTU &&
3828e2b16603SPyun YongHyeon 	    (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) {
3829a109c74fSPyun YongHyeon 		ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO);
3830a109c74fSPyun YongHyeon 		ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM);
3831a109c74fSPyun YongHyeon 	}
38320dbe28b3SPyun YongHyeon 
3833e6e23ffeSPyun YongHyeon 	/* GMAC Control reset. */
3834e6e23ffeSPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_SET);
3835e6e23ffeSPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_CLR);
3836e6e23ffeSPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_F_LOOPB_OFF);
3837e0029a72SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EX ||
3838e0029a72SPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_SUPR)
3839daf29227SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL),
3840daf29227SPyun YongHyeon 		    GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON |
3841daf29227SPyun YongHyeon 		    GMC_BYP_RETR_ON);
3842e6e23ffeSPyun YongHyeon 
38430dbe28b3SPyun YongHyeon 	/*
3844e6e23ffeSPyun YongHyeon 	 * Initialize GMAC first such that speed/duplex/flow-control
3845e6e23ffeSPyun YongHyeon 	 * parameters are renegotiated when interface is brought up.
38460dbe28b3SPyun YongHyeon 	 */
3847e6e23ffeSPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, 0);
38480dbe28b3SPyun YongHyeon 
38490dbe28b3SPyun YongHyeon 	/* Dummy read the Interrupt Source Register. */
38500dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC));
38510dbe28b3SPyun YongHyeon 
38523a91ee71SPyun YongHyeon 	/* Clear MIB stats. */
38533a91ee71SPyun YongHyeon 	msk_stats_clear(sc_if);
38540dbe28b3SPyun YongHyeon 
38550dbe28b3SPyun YongHyeon 	/* Disable FCS. */
38560dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS);
38570dbe28b3SPyun YongHyeon 
38580dbe28b3SPyun YongHyeon 	/* Setup Transmit Control Register. */
38590dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
38600dbe28b3SPyun YongHyeon 
38610dbe28b3SPyun YongHyeon 	/* Setup Transmit Flow Control Register. */
38620dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff);
38630dbe28b3SPyun YongHyeon 
38640dbe28b3SPyun YongHyeon 	/* Setup Transmit Parameter Register. */
38650dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM,
38660dbe28b3SPyun YongHyeon 	    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
38670dbe28b3SPyun YongHyeon 	    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
38680dbe28b3SPyun YongHyeon 
38690dbe28b3SPyun YongHyeon 	gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) |
38700dbe28b3SPyun YongHyeon 	    GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
38710dbe28b3SPyun YongHyeon 
387285b340cbSPyun YongHyeon 	if (ifp->if_mtu > ETHERMTU)
38730dbe28b3SPyun YongHyeon 		gmac |= GM_SMOD_JUMBO_ENA;
38740dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac);
38750dbe28b3SPyun YongHyeon 
38760dbe28b3SPyun YongHyeon 	/* Set station address. */
3877cf5756a6SPyun YongHyeon 	eaddr = IF_LLADDR(ifp);
3878cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L,
3879cf5756a6SPyun YongHyeon 	    eaddr[0] | (eaddr[1] << 8));
3880cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1M,
3881cf5756a6SPyun YongHyeon 	    eaddr[2] | (eaddr[3] << 8));
3882cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1H,
3883cf5756a6SPyun YongHyeon 	    eaddr[4] | (eaddr[5] << 8));
3884cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L,
3885cf5756a6SPyun YongHyeon 	    eaddr[0] | (eaddr[1] << 8));
3886cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2M,
3887cf5756a6SPyun YongHyeon 	    eaddr[2] | (eaddr[3] << 8));
3888cf5756a6SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2H,
3889cf5756a6SPyun YongHyeon 	    eaddr[4] | (eaddr[5] << 8));
38900dbe28b3SPyun YongHyeon 
38910dbe28b3SPyun YongHyeon 	/* Disable interrupts for counter overflows. */
38920dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0);
38930dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0);
38940dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0);
38950dbe28b3SPyun YongHyeon 
38960dbe28b3SPyun YongHyeon 	/* Configure Rx MAC FIFO. */
38970dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
38980dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR);
389961708f4cSPyun YongHyeon 	reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
3900daf29227SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P ||
3901daf29227SPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_EX)
390261708f4cSPyun YongHyeon 		reg |= GMF_RX_OVER_ON;
390361708f4cSPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), reg);
39040dbe28b3SPyun YongHyeon 
39056d6588a1SPyun YongHyeon 	/* Set receive filter. */
39066d6588a1SPyun YongHyeon 	msk_rxfilter(sc_if);
39070dbe28b3SPyun YongHyeon 
3908cde64af3SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_XL) {
3909cde64af3SPyun YongHyeon 		/* Clear flush mask - HW bug. */
3910cde64af3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 0);
3911cde64af3SPyun YongHyeon 	} else {
39120dbe28b3SPyun YongHyeon 		/* Flush Rx MAC FIFO on any flow control or error. */
39130dbe28b3SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK),
39140dbe28b3SPyun YongHyeon 		    GMR_FS_ANY_ERR);
3915cde64af3SPyun YongHyeon 	}
39160dbe28b3SPyun YongHyeon 
3917d5d60164SPyun YongHyeon 	/*
3918d5d60164SPyun YongHyeon 	 * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word
3919d5d60164SPyun YongHyeon 	 * due to hardware hang on receipt of pause frames.
3920d5d60164SPyun YongHyeon 	 */
3921224003b7SPyun YongHyeon 	reg = RX_GMF_FL_THR_DEF + 1;
3922224003b7SPyun YongHyeon 	/* Another magic for Yukon FE+ - From Linux. */
3923224003b7SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P &&
3924224003b7SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0)
3925224003b7SPyun YongHyeon 		reg = 0x178;
3926224003b7SPyun YongHyeon 	CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR), reg);
39270dbe28b3SPyun YongHyeon 
39280dbe28b3SPyun YongHyeon 	/* Configure Tx MAC FIFO. */
39290dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
39300dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR);
39310dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON);
39320dbe28b3SPyun YongHyeon 
39330dbe28b3SPyun YongHyeon 	/* Configure hardware VLAN tag insertion/stripping. */
39340dbe28b3SPyun YongHyeon 	msk_setvlan(sc_if, ifp);
39350dbe28b3SPyun YongHyeon 
393683c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) {
3937b1ce21c6SRebecca Cran 		/* Set Rx Pause threshold. */
3938106b2e2fSPyun YongHyeon 		CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR),
39390dbe28b3SPyun YongHyeon 		    MSK_ECU_LLPP);
3940106b2e2fSPyun YongHyeon 		CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR),
39410dbe28b3SPyun YongHyeon 		    MSK_ECU_ULPP);
3942daf29227SPyun YongHyeon 		/* Configure store-and-forward for Tx. */
3943daf29227SPyun YongHyeon 		msk_set_tx_stfwd(sc_if);
39440dbe28b3SPyun YongHyeon 	}
39450dbe28b3SPyun YongHyeon 
3946224003b7SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P &&
3947224003b7SPyun YongHyeon 	    sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) {
3948224003b7SPyun YongHyeon 		/* Disable dynamic watermark - from Linux. */
3949224003b7SPyun YongHyeon 		reg = CSR_READ_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA));
3950224003b7SPyun YongHyeon 		reg &= ~0x03;
3951224003b7SPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA), reg);
3952224003b7SPyun YongHyeon 	}
3953224003b7SPyun YongHyeon 
39540dbe28b3SPyun YongHyeon 	/*
39550dbe28b3SPyun YongHyeon 	 * Disable Force Sync bit and Alloc bit in Tx RAM interface
39560dbe28b3SPyun YongHyeon 	 * arbiter as we don't use Sync Tx queue.
39570dbe28b3SPyun YongHyeon 	 */
39580dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL),
39590dbe28b3SPyun YongHyeon 	    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
39600dbe28b3SPyun YongHyeon 	/* Enable the RAM Interface Arbiter. */
39610dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB);
39620dbe28b3SPyun YongHyeon 
39630dbe28b3SPyun YongHyeon 	/* Setup RAM buffer. */
39640dbe28b3SPyun YongHyeon 	msk_set_rambuffer(sc_if);
39650dbe28b3SPyun YongHyeon 
39660dbe28b3SPyun YongHyeon 	/* Disable Tx sync Queue. */
39670dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET);
39680dbe28b3SPyun YongHyeon 
39690dbe28b3SPyun YongHyeon 	/* Setup Tx Queue Bus Memory Interface. */
39700dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET);
39710dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT);
39720dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON);
39730dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM);
3974ebb25bfaSPyun YongHyeon 	switch (sc->msk_hw_id) {
3975ebb25bfaSPyun YongHyeon 	case CHIP_ID_YUKON_EC_U:
3976ebb25bfaSPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) {
39770dbe28b3SPyun YongHyeon 			/* Fix for Yukon-EC Ultra: set BMU FIFO level */
3978ebb25bfaSPyun YongHyeon 			CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL),
3979ebb25bfaSPyun YongHyeon 			    MSK_ECU_TXFF_LEV);
3980ebb25bfaSPyun YongHyeon 		}
3981ebb25bfaSPyun YongHyeon 		break;
3982ebb25bfaSPyun YongHyeon 	case CHIP_ID_YUKON_EX:
3983ebb25bfaSPyun YongHyeon 		/*
3984ebb25bfaSPyun YongHyeon 		 * Yukon Extreme seems to have silicon bug for
3985ebb25bfaSPyun YongHyeon 		 * automatic Tx checksum calculation capability.
3986ebb25bfaSPyun YongHyeon 		 */
3987ebb25bfaSPyun YongHyeon 		if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0)
3988ebb25bfaSPyun YongHyeon 			CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_F),
3989ebb25bfaSPyun YongHyeon 			    F_TX_CHK_AUTO_OFF);
3990ebb25bfaSPyun YongHyeon 		break;
39910dbe28b3SPyun YongHyeon 	}
39920dbe28b3SPyun YongHyeon 
39930dbe28b3SPyun YongHyeon 	/* Setup Rx Queue Bus Memory Interface. */
39940dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET);
39950dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT);
39960dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON);
39970dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM);
39980dbe28b3SPyun YongHyeon         if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U &&
39990dbe28b3SPyun YongHyeon 	    sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) {
40000dbe28b3SPyun YongHyeon 		/* MAC Rx RAM Read is controlled by hardware. */
40010dbe28b3SPyun YongHyeon                 CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS);
40020dbe28b3SPyun YongHyeon 	}
40030dbe28b3SPyun YongHyeon 
40040dbe28b3SPyun YongHyeon 	msk_set_prefetch(sc, sc_if->msk_txq,
40050dbe28b3SPyun YongHyeon 	    sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1);
40060dbe28b3SPyun YongHyeon 	msk_init_tx_ring(sc_if);
40070dbe28b3SPyun YongHyeon 
40080dbe28b3SPyun YongHyeon 	/* Disable Rx checksum offload and RSS hash. */
4009388214e4SPyun YongHyeon 	reg = BMU_DIS_RX_RSS_HASH;
4010388214e4SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 &&
4011388214e4SPyun YongHyeon 	    (ifp->if_capenable & IFCAP_RXCSUM) != 0)
4012388214e4SPyun YongHyeon 		reg |= BMU_ENA_RX_CHKSUM;
4013388214e4SPyun YongHyeon 	else
4014388214e4SPyun YongHyeon 		reg |= BMU_DIS_RX_CHKSUM;
4015388214e4SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), reg);
401685b340cbSPyun YongHyeon 	if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) {
40170dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
40180dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_jumbo_rx_ring_paddr,
40190dbe28b3SPyun YongHyeon 		    MSK_JUMBO_RX_RING_CNT - 1);
40200dbe28b3SPyun YongHyeon 		error = msk_init_jumbo_rx_ring(sc_if);
40210dbe28b3SPyun YongHyeon 	 } else {
40220dbe28b3SPyun YongHyeon 		msk_set_prefetch(sc, sc_if->msk_rxq,
40230dbe28b3SPyun YongHyeon 		    sc_if->msk_rdata.msk_rx_ring_paddr,
40240dbe28b3SPyun YongHyeon 		    MSK_RX_RING_CNT - 1);
40250dbe28b3SPyun YongHyeon 		error = msk_init_rx_ring(sc_if);
40260dbe28b3SPyun YongHyeon 	}
40270dbe28b3SPyun YongHyeon 	if (error != 0) {
40280dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev,
40290dbe28b3SPyun YongHyeon 		    "initialization failed: no memory for Rx buffers\n");
40300dbe28b3SPyun YongHyeon 		msk_stop(sc_if);
40310dbe28b3SPyun YongHyeon 		return;
40320dbe28b3SPyun YongHyeon 	}
4033e0029a72SPyun YongHyeon 	if (sc->msk_hw_id == CHIP_ID_YUKON_EX ||
4034e0029a72SPyun YongHyeon 	    sc->msk_hw_id == CHIP_ID_YUKON_SUPR) {
40357c8db6fdSPyun YongHyeon 		/* Disable flushing of non-ASF packets. */
40367c8db6fdSPyun YongHyeon 		CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T),
40377c8db6fdSPyun YongHyeon 		    GMF_RX_MACSEC_FLUSH_OFF);
40387c8db6fdSPyun YongHyeon 	}
40390dbe28b3SPyun YongHyeon 
40400dbe28b3SPyun YongHyeon 	/* Configure interrupt handling. */
40410dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
40420dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_A;
40430dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L1_MASK;
40440dbe28b3SPyun YongHyeon 	} else {
40450dbe28b3SPyun YongHyeon 		sc->msk_intrmask |= Y2_IS_PORT_B;
40460dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask |= Y2_HWE_L2_MASK;
40470dbe28b3SPyun YongHyeon 	}
4048cf570c1fSPyun YongHyeon 	/* Configure IRQ moderation mask. */
4049cf570c1fSPyun YongHyeon 	CSR_WRITE_4(sc, B2_IRQM_MSK, sc->msk_intrmask);
4050cf570c1fSPyun YongHyeon 	if (sc->msk_int_holdoff > 0) {
4051cf570c1fSPyun YongHyeon 		/* Configure initial IRQ moderation timer value. */
4052cf570c1fSPyun YongHyeon 		CSR_WRITE_4(sc, B2_IRQM_INI,
4053cf570c1fSPyun YongHyeon 		    MSK_USECS(sc, sc->msk_int_holdoff));
4054cf570c1fSPyun YongHyeon 		CSR_WRITE_4(sc, B2_IRQM_VAL,
4055cf570c1fSPyun YongHyeon 		    MSK_USECS(sc, sc->msk_int_holdoff));
4056cf570c1fSPyun YongHyeon 		/* Start IRQ moderation. */
4057cf570c1fSPyun YongHyeon 		CSR_WRITE_1(sc, B2_IRQM_CTRL, TIM_START);
4058cf570c1fSPyun YongHyeon 	}
40590dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
40600dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
40610dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
40620dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
40630dbe28b3SPyun YongHyeon 
4064ab7df1e4SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_LINK;
40650dbe28b3SPyun YongHyeon 	mii_mediachg(mii);
40660dbe28b3SPyun YongHyeon 
40670dbe28b3SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
40680dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
40690dbe28b3SPyun YongHyeon 
40700dbe28b3SPyun YongHyeon 	callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if);
40710dbe28b3SPyun YongHyeon }
40720dbe28b3SPyun YongHyeon 
40730dbe28b3SPyun YongHyeon static void
40740dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if)
40750dbe28b3SPyun YongHyeon {
40760dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
40770dbe28b3SPyun YongHyeon 	int ltpp, utpp;
40780dbe28b3SPyun YongHyeon 
40790dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
408083c04c93SPyun YongHyeon 	if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0)
408183c04c93SPyun YongHyeon 		return;
40820dbe28b3SPyun YongHyeon 
40830dbe28b3SPyun YongHyeon 	/* Setup Rx Queue. */
40840dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR);
40850dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START),
40860dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
40870dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END),
40880dbe28b3SPyun YongHyeon 	    sc->msk_rxqend[sc_if->msk_port] / 8);
40890dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP),
40900dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
40910dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP),
40920dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] / 8);
40930dbe28b3SPyun YongHyeon 
40940dbe28b3SPyun YongHyeon 	utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
40950dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8;
40960dbe28b3SPyun YongHyeon 	ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 -
40970dbe28b3SPyun YongHyeon 	    sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8;
40980dbe28b3SPyun YongHyeon 	if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE)
40990dbe28b3SPyun YongHyeon 		ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8;
41000dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp);
41010dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp);
41020dbe28b3SPyun YongHyeon 	/* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */
41030dbe28b3SPyun YongHyeon 
41040dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD);
41050dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL));
41060dbe28b3SPyun YongHyeon 
41070dbe28b3SPyun YongHyeon 	/* Setup Tx Queue. */
41080dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR);
41090dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START),
41100dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
41110dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END),
41120dbe28b3SPyun YongHyeon 	    sc->msk_txqend[sc_if->msk_port] / 8);
41130dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP),
41140dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
41150dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP),
41160dbe28b3SPyun YongHyeon 	    sc->msk_txqstart[sc_if->msk_port] / 8);
41170dbe28b3SPyun YongHyeon 	/* Enable Store & Forward for Tx side. */
41180dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD);
41190dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD);
41200dbe28b3SPyun YongHyeon 	CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL));
41210dbe28b3SPyun YongHyeon }
41220dbe28b3SPyun YongHyeon 
41230dbe28b3SPyun YongHyeon static void
41240dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr,
41250dbe28b3SPyun YongHyeon     uint32_t count)
41260dbe28b3SPyun YongHyeon {
41270dbe28b3SPyun YongHyeon 
41280dbe28b3SPyun YongHyeon 	/* Reset the prefetch unit. */
41290dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
41300dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
41310dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
41320dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_CLR);
41330dbe28b3SPyun YongHyeon 	/* Set LE base address. */
41340dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG),
41350dbe28b3SPyun YongHyeon 	    MSK_ADDR_LO(addr));
41360dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG),
41370dbe28b3SPyun YongHyeon 	    MSK_ADDR_HI(addr));
41380dbe28b3SPyun YongHyeon 	/* Set the list last index. */
41390dbe28b3SPyun YongHyeon 	CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG),
41400dbe28b3SPyun YongHyeon 	    count);
41410dbe28b3SPyun YongHyeon 	/* Turn on prefetch unit. */
41420dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG),
41430dbe28b3SPyun YongHyeon 	    PREF_UNIT_OP_ON);
41440dbe28b3SPyun YongHyeon 	/* Dummy read to ensure write. */
41450dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG));
41460dbe28b3SPyun YongHyeon }
41470dbe28b3SPyun YongHyeon 
41480dbe28b3SPyun YongHyeon static void
41490dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if)
41500dbe28b3SPyun YongHyeon {
41510dbe28b3SPyun YongHyeon 	struct msk_softc *sc;
41520dbe28b3SPyun YongHyeon 	struct msk_txdesc *txd;
41530dbe28b3SPyun YongHyeon 	struct msk_rxdesc *rxd;
41540dbe28b3SPyun YongHyeon 	struct msk_rxdesc *jrxd;
41550dbe28b3SPyun YongHyeon 	struct ifnet *ifp;
41560dbe28b3SPyun YongHyeon 	uint32_t val;
41570dbe28b3SPyun YongHyeon 	int i;
41580dbe28b3SPyun YongHyeon 
41590dbe28b3SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
41600dbe28b3SPyun YongHyeon 	sc = sc_if->msk_softc;
41610dbe28b3SPyun YongHyeon 	ifp = sc_if->msk_ifp;
41620dbe28b3SPyun YongHyeon 
41630dbe28b3SPyun YongHyeon 	callout_stop(&sc_if->msk_tick_ch);
41642271eac7SPyun YongHyeon 	sc_if->msk_watchdog_timer = 0;
41650dbe28b3SPyun YongHyeon 
41660dbe28b3SPyun YongHyeon 	/* Disable interrupts. */
41670dbe28b3SPyun YongHyeon 	if (sc_if->msk_port == MSK_PORT_A) {
41680dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_A;
41690dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK;
41700dbe28b3SPyun YongHyeon 	} else {
41710dbe28b3SPyun YongHyeon 		sc->msk_intrmask &= ~Y2_IS_PORT_B;
41720dbe28b3SPyun YongHyeon 		sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK;
41730dbe28b3SPyun YongHyeon 	}
41740dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask);
41750dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_HWE_IMSK);
41760dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask);
41770dbe28b3SPyun YongHyeon 	CSR_READ_4(sc, B0_IMSK);
41780dbe28b3SPyun YongHyeon 
41790dbe28b3SPyun YongHyeon 	/* Disable Tx/Rx MAC. */
41800dbe28b3SPyun YongHyeon 	val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
41810dbe28b3SPyun YongHyeon 	val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
41820dbe28b3SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val);
41830dbe28b3SPyun YongHyeon 	/* Read again to ensure writing. */
41840dbe28b3SPyun YongHyeon 	GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL);
41853a91ee71SPyun YongHyeon 	/* Update stats and clear counters. */
41863a91ee71SPyun YongHyeon 	msk_stats_update(sc_if);
41870dbe28b3SPyun YongHyeon 
41880dbe28b3SPyun YongHyeon 	/* Stop Tx BMU. */
41890dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP);
41900dbe28b3SPyun YongHyeon 	val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
41910dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
41920dbe28b3SPyun YongHyeon 		if ((val & (BMU_STOP | BMU_IDLE)) == 0) {
41930dbe28b3SPyun YongHyeon 			CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
41940dbe28b3SPyun YongHyeon 			    BMU_STOP);
4195e4816325SPyun YongHyeon 			val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR));
41960dbe28b3SPyun YongHyeon 		} else
41970dbe28b3SPyun YongHyeon 			break;
41980dbe28b3SPyun YongHyeon 		DELAY(1);
41990dbe28b3SPyun YongHyeon 	}
42000dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
42010dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n");
42020dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL),
42030dbe28b3SPyun YongHyeon 	    RB_RST_SET | RB_DIS_OP_MD);
42040dbe28b3SPyun YongHyeon 
42050dbe28b3SPyun YongHyeon 	/* Disable all GMAC interrupt. */
42060dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0);
42070dbe28b3SPyun YongHyeon 	/* Disable PHY interrupt. */
42080dbe28b3SPyun YongHyeon 	msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0);
42090dbe28b3SPyun YongHyeon 
42100dbe28b3SPyun YongHyeon 	/* Disable the RAM Interface Arbiter. */
42110dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB);
42120dbe28b3SPyun YongHyeon 
42130dbe28b3SPyun YongHyeon 	/* Reset the PCI FIFO of the async Tx queue */
42140dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR),
42150dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
42160dbe28b3SPyun YongHyeon 
42170dbe28b3SPyun YongHyeon 	/* Reset the Tx prefetch units. */
42180dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG),
42190dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
42200dbe28b3SPyun YongHyeon 
42210dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer async Tx queue. */
42220dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET);
42230dbe28b3SPyun YongHyeon 
42240dbe28b3SPyun YongHyeon 	/* Reset Tx MAC FIFO. */
42250dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET);
42260dbe28b3SPyun YongHyeon 	/* Set Pause Off. */
42270dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF);
42280dbe28b3SPyun YongHyeon 
42290dbe28b3SPyun YongHyeon 	/*
42300dbe28b3SPyun YongHyeon 	 * The Rx Stop command will not work for Yukon-2 if the BMU does not
42310dbe28b3SPyun YongHyeon 	 * reach the end of packet and since we can't make sure that we have
42320dbe28b3SPyun YongHyeon 	 * incoming data, we must reset the BMU while it is not during a DMA
42330dbe28b3SPyun YongHyeon 	 * transfer. Since it is possible that the Rx path is still active,
42340dbe28b3SPyun YongHyeon 	 * the Rx RAM buffer will be stopped first, so any possible incoming
42350dbe28b3SPyun YongHyeon 	 * data will not trigger a DMA. After the RAM buffer is stopped, the
42360dbe28b3SPyun YongHyeon 	 * BMU is polled until any DMA in progress is ended and only then it
42370dbe28b3SPyun YongHyeon 	 * will be reset.
42380dbe28b3SPyun YongHyeon 	 */
42390dbe28b3SPyun YongHyeon 
42400dbe28b3SPyun YongHyeon 	/* Disable the RAM Buffer receive queue. */
42410dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD);
42420dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TIMEOUT; i++) {
42430dbe28b3SPyun YongHyeon 		if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) ==
42440dbe28b3SPyun YongHyeon 		    CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL)))
42450dbe28b3SPyun YongHyeon 			break;
42460dbe28b3SPyun YongHyeon 		DELAY(1);
42470dbe28b3SPyun YongHyeon 	}
42480dbe28b3SPyun YongHyeon 	if (i == MSK_TIMEOUT)
42490dbe28b3SPyun YongHyeon 		device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n");
42500dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR),
42510dbe28b3SPyun YongHyeon 	    BMU_RST_SET | BMU_FIFO_RST);
42520dbe28b3SPyun YongHyeon 	/* Reset the Rx prefetch unit. */
42530dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG),
42540dbe28b3SPyun YongHyeon 	    PREF_UNIT_RST_SET);
42550dbe28b3SPyun YongHyeon 	/* Reset the RAM Buffer receive queue. */
42560dbe28b3SPyun YongHyeon 	CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET);
42570dbe28b3SPyun YongHyeon 	/* Reset Rx MAC FIFO. */
42580dbe28b3SPyun YongHyeon 	CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET);
42590dbe28b3SPyun YongHyeon 
42600dbe28b3SPyun YongHyeon 	/* Free Rx and Tx mbufs still in the queues. */
42610dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
42620dbe28b3SPyun YongHyeon 		rxd = &sc_if->msk_cdata.msk_rxdesc[i];
42630dbe28b3SPyun YongHyeon 		if (rxd->rx_m != NULL) {
42640dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag,
42650dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
42660dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag,
42670dbe28b3SPyun YongHyeon 			    rxd->rx_dmamap);
42680dbe28b3SPyun YongHyeon 			m_freem(rxd->rx_m);
42690dbe28b3SPyun YongHyeon 			rxd->rx_m = NULL;
42700dbe28b3SPyun YongHyeon 		}
42710dbe28b3SPyun YongHyeon 	}
42720dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) {
42730dbe28b3SPyun YongHyeon 		jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i];
42740dbe28b3SPyun YongHyeon 		if (jrxd->rx_m != NULL) {
42750dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag,
42760dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
42770dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag,
42780dbe28b3SPyun YongHyeon 			    jrxd->rx_dmamap);
42790dbe28b3SPyun YongHyeon 			m_freem(jrxd->rx_m);
42800dbe28b3SPyun YongHyeon 			jrxd->rx_m = NULL;
42810dbe28b3SPyun YongHyeon 		}
42820dbe28b3SPyun YongHyeon 	}
42830dbe28b3SPyun YongHyeon 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
42840dbe28b3SPyun YongHyeon 		txd = &sc_if->msk_cdata.msk_txdesc[i];
42850dbe28b3SPyun YongHyeon 		if (txd->tx_m != NULL) {
42860dbe28b3SPyun YongHyeon 			bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag,
42870dbe28b3SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
42880dbe28b3SPyun YongHyeon 			bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag,
42890dbe28b3SPyun YongHyeon 			    txd->tx_dmamap);
42900dbe28b3SPyun YongHyeon 			m_freem(txd->tx_m);
42910dbe28b3SPyun YongHyeon 			txd->tx_m = NULL;
42920dbe28b3SPyun YongHyeon 		}
42930dbe28b3SPyun YongHyeon 	}
42940dbe28b3SPyun YongHyeon 
42950dbe28b3SPyun YongHyeon 	/*
42960dbe28b3SPyun YongHyeon 	 * Mark the interface down.
42970dbe28b3SPyun YongHyeon 	 */
42980dbe28b3SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
4299ab7df1e4SPyun YongHyeon 	sc_if->msk_flags &= ~MSK_FLAG_LINK;
43000dbe28b3SPyun YongHyeon }
43010dbe28b3SPyun YongHyeon 
43023a91ee71SPyun YongHyeon /*
43033a91ee71SPyun YongHyeon  * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower
43043a91ee71SPyun YongHyeon  * counter clears high 16 bits of the counter such that accessing
43053a91ee71SPyun YongHyeon  * lower 16 bits should be the last operation.
43063a91ee71SPyun YongHyeon  */
43073a91ee71SPyun YongHyeon #define	MSK_READ_MIB32(x, y)					\
43083a91ee71SPyun YongHyeon 	(((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) +	\
43093a91ee71SPyun YongHyeon 	(uint32_t)GMAC_READ_2(sc, x, y)
43103a91ee71SPyun YongHyeon #define	MSK_READ_MIB64(x, y)					\
43113a91ee71SPyun YongHyeon 	(((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) +	\
43123a91ee71SPyun YongHyeon 	(uint64_t)MSK_READ_MIB32(x, y)
43133a91ee71SPyun YongHyeon 
43143a91ee71SPyun YongHyeon static void
43153a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if)
43163a91ee71SPyun YongHyeon {
43173a91ee71SPyun YongHyeon 	struct msk_softc *sc;
43183a91ee71SPyun YongHyeon 	uint32_t reg;
43193a91ee71SPyun YongHyeon 	uint16_t gmac;
43203a91ee71SPyun YongHyeon 	int i;
43213a91ee71SPyun YongHyeon 
43223a91ee71SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
43233a91ee71SPyun YongHyeon 
43243a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
43253a91ee71SPyun YongHyeon 	/* Set MIB Clear Counter Mode. */
43263a91ee71SPyun YongHyeon 	gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR);
43273a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR);
43283a91ee71SPyun YongHyeon 	/* Read all MIB Counters with Clear Mode set. */
432940d7192bSPyun YongHyeon 	for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i += sizeof(uint32_t))
43303a91ee71SPyun YongHyeon 		reg = MSK_READ_MIB32(sc_if->msk_port, i);
43313a91ee71SPyun YongHyeon 	/* Clear MIB Clear Counter Mode. */
43323a91ee71SPyun YongHyeon 	gmac &= ~GM_PAR_MIB_CLR;
43333a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac);
43343a91ee71SPyun YongHyeon }
43353a91ee71SPyun YongHyeon 
43363a91ee71SPyun YongHyeon static void
43373a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if)
43383a91ee71SPyun YongHyeon {
43393a91ee71SPyun YongHyeon 	struct msk_softc *sc;
43403a91ee71SPyun YongHyeon 	struct ifnet *ifp;
43413a91ee71SPyun YongHyeon 	struct msk_hw_stats *stats;
43423a91ee71SPyun YongHyeon 	uint16_t gmac;
43433a91ee71SPyun YongHyeon 	uint32_t reg;
43443a91ee71SPyun YongHyeon 
43453a91ee71SPyun YongHyeon 	MSK_IF_LOCK_ASSERT(sc_if);
43463a91ee71SPyun YongHyeon 
43473a91ee71SPyun YongHyeon 	ifp = sc_if->msk_ifp;
43483a91ee71SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
43493a91ee71SPyun YongHyeon 		return;
43503a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
43513a91ee71SPyun YongHyeon 	stats = &sc_if->msk_stats;
43523a91ee71SPyun YongHyeon 	/* Set MIB Clear Counter Mode. */
43533a91ee71SPyun YongHyeon 	gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR);
43543a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR);
43553a91ee71SPyun YongHyeon 
43563a91ee71SPyun YongHyeon 	/* Rx stats. */
43573a91ee71SPyun YongHyeon 	stats->rx_ucast_frames +=
43583a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK);
43593a91ee71SPyun YongHyeon 	stats->rx_bcast_frames +=
43603a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK);
43613a91ee71SPyun YongHyeon 	stats->rx_pause_frames +=
43623a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE);
43633a91ee71SPyun YongHyeon 	stats->rx_mcast_frames +=
43643a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK);
43653a91ee71SPyun YongHyeon 	stats->rx_crc_errs +=
43663a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR);
43673a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE1);
43683a91ee71SPyun YongHyeon 	stats->rx_good_octets +=
43693a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO);
43703a91ee71SPyun YongHyeon 	stats->rx_bad_octets +=
43713a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO);
43723a91ee71SPyun YongHyeon 	stats->rx_runts +=
43733a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT);
43743a91ee71SPyun YongHyeon 	stats->rx_runt_errs +=
43753a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG);
43763a91ee71SPyun YongHyeon 	stats->rx_pkts_64 +=
43773a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B);
43783a91ee71SPyun YongHyeon 	stats->rx_pkts_65_127 +=
43793a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B);
43803a91ee71SPyun YongHyeon 	stats->rx_pkts_128_255 +=
43813a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B);
43823a91ee71SPyun YongHyeon 	stats->rx_pkts_256_511 +=
43833a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B);
43843a91ee71SPyun YongHyeon 	stats->rx_pkts_512_1023 +=
43853a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B);
43863a91ee71SPyun YongHyeon 	stats->rx_pkts_1024_1518 +=
43873a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B);
43883a91ee71SPyun YongHyeon 	stats->rx_pkts_1519_max +=
43893a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ);
43903a91ee71SPyun YongHyeon 	stats->rx_pkts_too_long +=
43913a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR);
43923a91ee71SPyun YongHyeon 	stats->rx_pkts_jabbers +=
43933a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT);
43943a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE2);
43953a91ee71SPyun YongHyeon 	stats->rx_fifo_oflows +=
43963a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV);
43973a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE3);
43983a91ee71SPyun YongHyeon 
43993a91ee71SPyun YongHyeon 	/* Tx stats. */
44003a91ee71SPyun YongHyeon 	stats->tx_ucast_frames +=
44013a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK);
44023a91ee71SPyun YongHyeon 	stats->tx_bcast_frames +=
44033a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK);
44043a91ee71SPyun YongHyeon 	stats->tx_pause_frames +=
44053a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE);
44063a91ee71SPyun YongHyeon 	stats->tx_mcast_frames +=
44073a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK);
44083a91ee71SPyun YongHyeon 	stats->tx_octets +=
44093a91ee71SPyun YongHyeon 	    MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO);
44103a91ee71SPyun YongHyeon 	stats->tx_pkts_64 +=
44113a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B);
44123a91ee71SPyun YongHyeon 	stats->tx_pkts_65_127 +=
44133a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B);
44143a91ee71SPyun YongHyeon 	stats->tx_pkts_128_255 +=
44153a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B);
44163a91ee71SPyun YongHyeon 	stats->tx_pkts_256_511 +=
44173a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B);
44183a91ee71SPyun YongHyeon 	stats->tx_pkts_512_1023 +=
44193a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B);
44203a91ee71SPyun YongHyeon 	stats->tx_pkts_1024_1518 +=
44213a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B);
44223a91ee71SPyun YongHyeon 	stats->tx_pkts_1519_max +=
44233a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ);
44243a91ee71SPyun YongHyeon 	reg = MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SPARE1);
44253a91ee71SPyun YongHyeon 	stats->tx_colls +=
44263a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL);
44273a91ee71SPyun YongHyeon 	stats->tx_late_colls +=
44283a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL);
44293a91ee71SPyun YongHyeon 	stats->tx_excess_colls +=
44303a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL);
44313a91ee71SPyun YongHyeon 	stats->tx_multi_colls +=
44323a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL);
44333a91ee71SPyun YongHyeon 	stats->tx_single_colls +=
44343a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL);
44353a91ee71SPyun YongHyeon 	stats->tx_underflows +=
44363a91ee71SPyun YongHyeon 	    MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR);
44373a91ee71SPyun YongHyeon 	/* Clear MIB Clear Counter Mode. */
44383a91ee71SPyun YongHyeon 	gmac &= ~GM_PAR_MIB_CLR;
44393a91ee71SPyun YongHyeon 	GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac);
44403a91ee71SPyun YongHyeon }
44413a91ee71SPyun YongHyeon 
44423a91ee71SPyun YongHyeon static int
44433a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS)
44443a91ee71SPyun YongHyeon {
44453a91ee71SPyun YongHyeon 	struct msk_softc *sc;
44463a91ee71SPyun YongHyeon 	struct msk_if_softc *sc_if;
44473a91ee71SPyun YongHyeon 	uint32_t result, *stat;
44483a91ee71SPyun YongHyeon 	int off;
44493a91ee71SPyun YongHyeon 
44503a91ee71SPyun YongHyeon 	sc_if = (struct msk_if_softc *)arg1;
44513a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
44523a91ee71SPyun YongHyeon 	off = arg2;
44533a91ee71SPyun YongHyeon 	stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off);
44543a91ee71SPyun YongHyeon 
44553a91ee71SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
44563a91ee71SPyun YongHyeon 	result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2);
44573a91ee71SPyun YongHyeon 	result += *stat;
44583a91ee71SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
44593a91ee71SPyun YongHyeon 
44603a91ee71SPyun YongHyeon 	return (sysctl_handle_int(oidp, &result, 0, req));
44613a91ee71SPyun YongHyeon }
44623a91ee71SPyun YongHyeon 
44633a91ee71SPyun YongHyeon static int
44643a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS)
44653a91ee71SPyun YongHyeon {
44663a91ee71SPyun YongHyeon 	struct msk_softc *sc;
44673a91ee71SPyun YongHyeon 	struct msk_if_softc *sc_if;
44683a91ee71SPyun YongHyeon 	uint64_t result, *stat;
44693a91ee71SPyun YongHyeon 	int off;
44703a91ee71SPyun YongHyeon 
44713a91ee71SPyun YongHyeon 	sc_if = (struct msk_if_softc *)arg1;
44723a91ee71SPyun YongHyeon 	sc = sc_if->msk_softc;
44733a91ee71SPyun YongHyeon 	off = arg2;
44743a91ee71SPyun YongHyeon 	stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off);
44753a91ee71SPyun YongHyeon 
44763a91ee71SPyun YongHyeon 	MSK_IF_LOCK(sc_if);
44773a91ee71SPyun YongHyeon 	result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2);
44783a91ee71SPyun YongHyeon 	result += *stat;
44793a91ee71SPyun YongHyeon 	MSK_IF_UNLOCK(sc_if);
44803a91ee71SPyun YongHyeon 
4481cbc134adSMatthew D Fleming 	return (sysctl_handle_64(oidp, &result, 0, req));
44823a91ee71SPyun YongHyeon }
44833a91ee71SPyun YongHyeon 
44843a91ee71SPyun YongHyeon #undef MSK_READ_MIB32
44853a91ee71SPyun YongHyeon #undef MSK_READ_MIB64
44863a91ee71SPyun YongHyeon 
44873a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) 				\
44883a91ee71SPyun YongHyeon 	SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, 	\
44893a91ee71SPyun YongHyeon 	    sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32,	\
44903a91ee71SPyun YongHyeon 	    "IU", d)
44913a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) 				\
4492cbc134adSMatthew D Fleming 	SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_U64 | CTLFLAG_RD, 	\
44933a91ee71SPyun YongHyeon 	    sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64,	\
4494cbc134adSMatthew D Fleming 	    "QU", d)
44953a91ee71SPyun YongHyeon 
44963a91ee71SPyun YongHyeon static void
44973a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if)
44983a91ee71SPyun YongHyeon {
44993a91ee71SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
45003a91ee71SPyun YongHyeon 	struct sysctl_oid_list *child, *schild;
45013a91ee71SPyun YongHyeon 	struct sysctl_oid *tree;
45023a91ee71SPyun YongHyeon 
45033a91ee71SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc_if->msk_if_dev);
45043a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev));
45053a91ee71SPyun YongHyeon 
45063a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
45073a91ee71SPyun YongHyeon 	    NULL, "MSK Statistics");
45083a91ee71SPyun YongHyeon 	schild = child = SYSCTL_CHILDREN(tree);
45093a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD,
45103a91ee71SPyun YongHyeon 	    NULL, "MSK RX Statistics");
45113a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
45123a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames",
45133a91ee71SPyun YongHyeon 	    child, rx_ucast_frames, "Good unicast frames");
45143a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames",
45153a91ee71SPyun YongHyeon 	    child, rx_bcast_frames, "Good broadcast frames");
45163a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames",
45173a91ee71SPyun YongHyeon 	    child, rx_pause_frames, "Pause frames");
45183a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames",
45193a91ee71SPyun YongHyeon 	    child, rx_mcast_frames, "Multicast frames");
45203a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs",
45213a91ee71SPyun YongHyeon 	    child, rx_crc_errs, "CRC errors");
45223a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets",
45233a91ee71SPyun YongHyeon 	    child, rx_good_octets, "Good octets");
45243a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets",
45253a91ee71SPyun YongHyeon 	    child, rx_bad_octets, "Bad octets");
45263a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64",
45273a91ee71SPyun YongHyeon 	    child, rx_pkts_64, "64 bytes frames");
45283a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127",
45293a91ee71SPyun YongHyeon 	    child, rx_pkts_65_127, "65 to 127 bytes frames");
45303a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255",
45313a91ee71SPyun YongHyeon 	    child, rx_pkts_128_255, "128 to 255 bytes frames");
45323a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511",
45333a91ee71SPyun YongHyeon 	    child, rx_pkts_256_511, "256 to 511 bytes frames");
45343a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023",
45353a91ee71SPyun YongHyeon 	    child, rx_pkts_512_1023, "512 to 1023 bytes frames");
45363a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518",
45373a91ee71SPyun YongHyeon 	    child, rx_pkts_1024_1518, "1024 to 1518 bytes frames");
45383a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max",
45393a91ee71SPyun YongHyeon 	    child, rx_pkts_1519_max, "1519 to max frames");
45403a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long",
45413a91ee71SPyun YongHyeon 	    child, rx_pkts_too_long, "frames too long");
45423a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers",
45433a91ee71SPyun YongHyeon 	    child, rx_pkts_jabbers, "Jabber errors");
454479dd979aSPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "overflows",
45453a91ee71SPyun YongHyeon 	    child, rx_fifo_oflows, "FIFO overflows");
45463a91ee71SPyun YongHyeon 
45473a91ee71SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD,
45483a91ee71SPyun YongHyeon 	    NULL, "MSK TX Statistics");
45493a91ee71SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
45503a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames",
45513a91ee71SPyun YongHyeon 	    child, tx_ucast_frames, "Unicast frames");
45523a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames",
45533a91ee71SPyun YongHyeon 	    child, tx_bcast_frames, "Broadcast frames");
45543a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames",
45553a91ee71SPyun YongHyeon 	    child, tx_pause_frames, "Pause frames");
45563a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames",
45573a91ee71SPyun YongHyeon 	    child, tx_mcast_frames, "Multicast frames");
45583a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT64(sc_if, ctx, "octets",
45593a91ee71SPyun YongHyeon 	    child, tx_octets, "Octets");
45603a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64",
45613a91ee71SPyun YongHyeon 	    child, tx_pkts_64, "64 bytes frames");
45623a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127",
45633a91ee71SPyun YongHyeon 	    child, tx_pkts_65_127, "65 to 127 bytes frames");
45643a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255",
45653a91ee71SPyun YongHyeon 	    child, tx_pkts_128_255, "128 to 255 bytes frames");
45663a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511",
45673a91ee71SPyun YongHyeon 	    child, tx_pkts_256_511, "256 to 511 bytes frames");
45683a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023",
45693a91ee71SPyun YongHyeon 	    child, tx_pkts_512_1023, "512 to 1023 bytes frames");
45703a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518",
45713a91ee71SPyun YongHyeon 	    child, tx_pkts_1024_1518, "1024 to 1518 bytes frames");
45723a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max",
45733a91ee71SPyun YongHyeon 	    child, tx_pkts_1519_max, "1519 to max frames");
45743a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "colls",
45753a91ee71SPyun YongHyeon 	    child, tx_colls, "Collisions");
45763a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls",
45773a91ee71SPyun YongHyeon 	    child, tx_late_colls, "Late collisions");
45783a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls",
45793a91ee71SPyun YongHyeon 	    child, tx_excess_colls, "Excessive collisions");
45803a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls",
45813a91ee71SPyun YongHyeon 	    child, tx_multi_colls, "Multiple collisions");
45823a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls",
45833a91ee71SPyun YongHyeon 	    child, tx_single_colls, "Single collisions");
45843a91ee71SPyun YongHyeon 	MSK_SYSCTL_STAT32(sc_if, ctx, "underflows",
45853a91ee71SPyun YongHyeon 	    child, tx_underflows, "FIFO underflows");
45863a91ee71SPyun YongHyeon }
45873a91ee71SPyun YongHyeon 
45883a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32
45893a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64
45903a91ee71SPyun YongHyeon 
45910dbe28b3SPyun YongHyeon static int
45920dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
45930dbe28b3SPyun YongHyeon {
45940dbe28b3SPyun YongHyeon 	int error, value;
45950dbe28b3SPyun YongHyeon 
45960dbe28b3SPyun YongHyeon 	if (!arg1)
45970dbe28b3SPyun YongHyeon 		return (EINVAL);
45980dbe28b3SPyun YongHyeon 	value = *(int *)arg1;
45990dbe28b3SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
46000dbe28b3SPyun YongHyeon 	if (error || !req->newptr)
46010dbe28b3SPyun YongHyeon 		return (error);
46020dbe28b3SPyun YongHyeon 	if (value < low || value > high)
46030dbe28b3SPyun YongHyeon 		return (EINVAL);
46040dbe28b3SPyun YongHyeon 	*(int *)arg1 = value;
46050dbe28b3SPyun YongHyeon 
46060dbe28b3SPyun YongHyeon 	return (0);
46070dbe28b3SPyun YongHyeon }
46080dbe28b3SPyun YongHyeon 
46090dbe28b3SPyun YongHyeon static int
46100dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS)
46110dbe28b3SPyun YongHyeon {
46120dbe28b3SPyun YongHyeon 
46130dbe28b3SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN,
46140dbe28b3SPyun YongHyeon 	    MSK_PROC_MAX));
46150dbe28b3SPyun YongHyeon }
4616