10dbe28b3SPyun YongHyeon /****************************************************************************** 20dbe28b3SPyun YongHyeon * 30dbe28b3SPyun YongHyeon * Name : sky2.c 40dbe28b3SPyun YongHyeon * Project: Gigabit Ethernet Driver for FreeBSD 5.x/6.x 50dbe28b3SPyun YongHyeon * Version: $Revision: 1.23 $ 60dbe28b3SPyun YongHyeon * Date : $Date: 2005/12/22 09:04:11 $ 70dbe28b3SPyun YongHyeon * Purpose: Main driver source file 80dbe28b3SPyun YongHyeon * 90dbe28b3SPyun YongHyeon *****************************************************************************/ 100dbe28b3SPyun YongHyeon 110dbe28b3SPyun YongHyeon /****************************************************************************** 120dbe28b3SPyun YongHyeon * 130dbe28b3SPyun YongHyeon * LICENSE: 140dbe28b3SPyun YongHyeon * Copyright (C) Marvell International Ltd. and/or its affiliates 150dbe28b3SPyun YongHyeon * 160dbe28b3SPyun YongHyeon * The computer program files contained in this folder ("Files") 170dbe28b3SPyun YongHyeon * are provided to you under the BSD-type license terms provided 180dbe28b3SPyun YongHyeon * below, and any use of such Files and any derivative works 190dbe28b3SPyun YongHyeon * thereof created by you shall be governed by the following terms 200dbe28b3SPyun YongHyeon * and conditions: 210dbe28b3SPyun YongHyeon * 220dbe28b3SPyun YongHyeon * - Redistributions of source code must retain the above copyright 230dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 240dbe28b3SPyun YongHyeon * - Redistributions in binary form must reproduce the above 250dbe28b3SPyun YongHyeon * copyright notice, this list of conditions and the following 260dbe28b3SPyun YongHyeon * disclaimer in the documentation and/or other materials provided 270dbe28b3SPyun YongHyeon * with the distribution. 280dbe28b3SPyun YongHyeon * - Neither the name of Marvell nor the names of its contributors 290dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this 300dbe28b3SPyun YongHyeon * software without specific prior written permission. 310dbe28b3SPyun YongHyeon * 320dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 330dbe28b3SPyun YongHyeon * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 340dbe28b3SPyun YongHyeon * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 350dbe28b3SPyun YongHyeon * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 360dbe28b3SPyun YongHyeon * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 370dbe28b3SPyun YongHyeon * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 380dbe28b3SPyun YongHyeon * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 390dbe28b3SPyun YongHyeon * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 400dbe28b3SPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 410dbe28b3SPyun YongHyeon * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 420dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED 430dbe28b3SPyun YongHyeon * OF THE POSSIBILITY OF SUCH DAMAGE. 440dbe28b3SPyun YongHyeon * /LICENSE 450dbe28b3SPyun YongHyeon * 460dbe28b3SPyun YongHyeon *****************************************************************************/ 470dbe28b3SPyun YongHyeon 480dbe28b3SPyun YongHyeon /*- 490dbe28b3SPyun YongHyeon * Copyright (c) 1997, 1998, 1999, 2000 500dbe28b3SPyun YongHyeon * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 510dbe28b3SPyun YongHyeon * 520dbe28b3SPyun YongHyeon * Redistribution and use in source and binary forms, with or without 530dbe28b3SPyun YongHyeon * modification, are permitted provided that the following conditions 540dbe28b3SPyun YongHyeon * are met: 550dbe28b3SPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 560dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer. 570dbe28b3SPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 580dbe28b3SPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 590dbe28b3SPyun YongHyeon * documentation and/or other materials provided with the distribution. 600dbe28b3SPyun YongHyeon * 3. All advertising materials mentioning features or use of this software 610dbe28b3SPyun YongHyeon * must display the following acknowledgement: 620dbe28b3SPyun YongHyeon * This product includes software developed by Bill Paul. 630dbe28b3SPyun YongHyeon * 4. Neither the name of the author nor the names of any co-contributors 640dbe28b3SPyun YongHyeon * may be used to endorse or promote products derived from this software 650dbe28b3SPyun YongHyeon * without specific prior written permission. 660dbe28b3SPyun YongHyeon * 670dbe28b3SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 680dbe28b3SPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 690dbe28b3SPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 700dbe28b3SPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 710dbe28b3SPyun YongHyeon * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 720dbe28b3SPyun YongHyeon * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 730dbe28b3SPyun YongHyeon * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 740dbe28b3SPyun YongHyeon * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 750dbe28b3SPyun YongHyeon * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 760dbe28b3SPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 770dbe28b3SPyun YongHyeon * THE POSSIBILITY OF SUCH DAMAGE. 780dbe28b3SPyun YongHyeon */ 790dbe28b3SPyun YongHyeon /*- 800dbe28b3SPyun YongHyeon * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu> 810dbe28b3SPyun YongHyeon * 820dbe28b3SPyun YongHyeon * Permission to use, copy, modify, and distribute this software for any 830dbe28b3SPyun YongHyeon * purpose with or without fee is hereby granted, provided that the above 840dbe28b3SPyun YongHyeon * copyright notice and this permission notice appear in all copies. 850dbe28b3SPyun YongHyeon * 860dbe28b3SPyun YongHyeon * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 870dbe28b3SPyun YongHyeon * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 880dbe28b3SPyun YongHyeon * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 890dbe28b3SPyun YongHyeon * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 900dbe28b3SPyun YongHyeon * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 910dbe28b3SPyun YongHyeon * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 920dbe28b3SPyun YongHyeon * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 930dbe28b3SPyun YongHyeon */ 940dbe28b3SPyun YongHyeon 950dbe28b3SPyun YongHyeon /* 960dbe28b3SPyun YongHyeon * Device driver for the Marvell Yukon II Ethernet controller. 970dbe28b3SPyun YongHyeon * Due to lack of documentation, this driver is based on the code from 980dbe28b3SPyun YongHyeon * sk(4) and Marvell's myk(4) driver for FreeBSD 5.x. 990dbe28b3SPyun YongHyeon */ 1000dbe28b3SPyun YongHyeon 1010dbe28b3SPyun YongHyeon #include <sys/cdefs.h> 1020dbe28b3SPyun YongHyeon __FBSDID("$FreeBSD$"); 1030dbe28b3SPyun YongHyeon 1040dbe28b3SPyun YongHyeon #include <sys/param.h> 1050dbe28b3SPyun YongHyeon #include <sys/systm.h> 1060dbe28b3SPyun YongHyeon #include <sys/bus.h> 1070dbe28b3SPyun YongHyeon #include <sys/endian.h> 1080dbe28b3SPyun YongHyeon #include <sys/mbuf.h> 1090dbe28b3SPyun YongHyeon #include <sys/malloc.h> 1100dbe28b3SPyun YongHyeon #include <sys/kernel.h> 1110dbe28b3SPyun YongHyeon #include <sys/module.h> 1120dbe28b3SPyun YongHyeon #include <sys/socket.h> 1130dbe28b3SPyun YongHyeon #include <sys/sockio.h> 1140dbe28b3SPyun YongHyeon #include <sys/queue.h> 1150dbe28b3SPyun YongHyeon #include <sys/sysctl.h> 1160dbe28b3SPyun YongHyeon #include <sys/taskqueue.h> 1170dbe28b3SPyun YongHyeon 1180dbe28b3SPyun YongHyeon #include <net/bpf.h> 1190dbe28b3SPyun YongHyeon #include <net/ethernet.h> 1200dbe28b3SPyun YongHyeon #include <net/if.h> 12167784314SPoul-Henning Kamp #include <net/if_arp.h> 1220dbe28b3SPyun YongHyeon #include <net/if_dl.h> 1230dbe28b3SPyun YongHyeon #include <net/if_media.h> 1240dbe28b3SPyun YongHyeon #include <net/if_types.h> 1250dbe28b3SPyun YongHyeon #include <net/if_vlan_var.h> 1260dbe28b3SPyun YongHyeon 1270dbe28b3SPyun YongHyeon #include <netinet/in.h> 12867784314SPoul-Henning Kamp #include <netinet/in_systm.h> 1290dbe28b3SPyun YongHyeon #include <netinet/ip.h> 1300dbe28b3SPyun YongHyeon #include <netinet/tcp.h> 13167784314SPoul-Henning Kamp #include <netinet/udp.h> 1320dbe28b3SPyun YongHyeon 1330dbe28b3SPyun YongHyeon #include <machine/bus.h> 134b5898b80SPyun YongHyeon #include <machine/in_cksum.h> 1350dbe28b3SPyun YongHyeon #include <machine/resource.h> 1360dbe28b3SPyun YongHyeon #include <sys/rman.h> 1370dbe28b3SPyun YongHyeon 13867784314SPoul-Henning Kamp #include <dev/mii/mii.h> 1390dbe28b3SPyun YongHyeon #include <dev/mii/miivar.h> 14067784314SPoul-Henning Kamp #include <dev/mii/brgphyreg.h> 1410dbe28b3SPyun YongHyeon 1420dbe28b3SPyun YongHyeon #include <dev/pci/pcireg.h> 1430dbe28b3SPyun YongHyeon #include <dev/pci/pcivar.h> 1440dbe28b3SPyun YongHyeon 1450dbe28b3SPyun YongHyeon #include <dev/msk/if_mskreg.h> 1460dbe28b3SPyun YongHyeon 1470dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, pci, 1, 1, 1); 1480dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, ether, 1, 1, 1); 1490dbe28b3SPyun YongHyeon MODULE_DEPEND(msk, miibus, 1, 1, 1); 1500dbe28b3SPyun YongHyeon 1510dbe28b3SPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 1520dbe28b3SPyun YongHyeon #include "miibus_if.h" 1530dbe28b3SPyun YongHyeon 1540dbe28b3SPyun YongHyeon /* Tunables. */ 1550dbe28b3SPyun YongHyeon static int msi_disable = 0; 1560dbe28b3SPyun YongHyeon TUNABLE_INT("hw.msk.msi_disable", &msi_disable); 15753dcfbd1SPyun YongHyeon static int legacy_intr = 0; 15853dcfbd1SPyun YongHyeon TUNABLE_INT("hw.msk.legacy_intr", &legacy_intr); 15985b340cbSPyun YongHyeon static int jumbo_disable = 0; 16085b340cbSPyun YongHyeon TUNABLE_INT("hw.msk.jumbo_disable", &jumbo_disable); 1610dbe28b3SPyun YongHyeon 1620dbe28b3SPyun YongHyeon #define MSK_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 1630dbe28b3SPyun YongHyeon 1640dbe28b3SPyun YongHyeon /* 1650dbe28b3SPyun YongHyeon * Devices supported by this driver. 1660dbe28b3SPyun YongHyeon */ 1670dbe28b3SPyun YongHyeon static struct msk_product { 1680dbe28b3SPyun YongHyeon uint16_t msk_vendorid; 1690dbe28b3SPyun YongHyeon uint16_t msk_deviceid; 1700dbe28b3SPyun YongHyeon const char *msk_name; 1710dbe28b3SPyun YongHyeon } msk_products[] = { 1720dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2, 1730dbe28b3SPyun YongHyeon "SK-9Sxx Gigabit Ethernet" }, 1740dbe28b3SPyun YongHyeon { VENDORID_SK, DEVICEID_SK_YUKON2_EXPR, 1750dbe28b3SPyun YongHyeon "SK-9Exx Gigabit Ethernet"}, 1760dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021CU, 1770dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021CU Gigabit Ethernet" }, 1780dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8021X, 1790dbe28b3SPyun YongHyeon "Marvell Yukon 88E8021 SX/LX Gigabit Ethernet" }, 1800dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022CU, 1810dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022CU Gigabit Ethernet" }, 1820dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8022X, 1830dbe28b3SPyun YongHyeon "Marvell Yukon 88E8022 SX/LX Gigabit Ethernet" }, 1840dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061CU, 1850dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061CU Gigabit Ethernet" }, 1860dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8061X, 1870dbe28b3SPyun YongHyeon "Marvell Yukon 88E8061 SX/LX Gigabit Ethernet" }, 1880dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062CU, 1890dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062CU Gigabit Ethernet" }, 1900dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8062X, 1910dbe28b3SPyun YongHyeon "Marvell Yukon 88E8062 SX/LX Gigabit Ethernet" }, 1920dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8035, 193f972d4c6SPyun YongHyeon "Marvell Yukon 88E8035 Fast Ethernet" }, 1940dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8036, 195f972d4c6SPyun YongHyeon "Marvell Yukon 88E8036 Fast Ethernet" }, 1960dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8038, 197f972d4c6SPyun YongHyeon "Marvell Yukon 88E8038 Fast Ethernet" }, 19828d34c0eSRemko Lodder { VENDORID_MARVELL, DEVICEID_MRVL_8039, 199f972d4c6SPyun YongHyeon "Marvell Yukon 88E8039 Fast Ethernet" }, 20012909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040, 20112909985SPyun YongHyeon "Marvell Yukon 88E8040 Fast Ethernet" }, 20212909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8040T, 20312909985SPyun YongHyeon "Marvell Yukon 88E8040T Fast Ethernet" }, 2040e0ed74fSUlf Lilleengen { VENDORID_MARVELL, DEVICEID_MRVL_8042, 2050e0ed74fSUlf Lilleengen "Marvell Yukon 88E8042 Fast Ethernet" }, 20612909985SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_8048, 20712909985SPyun YongHyeon "Marvell Yukon 88E8048 Fast Ethernet" }, 2080dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4361, 2090dbe28b3SPyun YongHyeon "Marvell Yukon 88E8050 Gigabit Ethernet" }, 2100dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4360, 2110dbe28b3SPyun YongHyeon "Marvell Yukon 88E8052 Gigabit Ethernet" }, 2120dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4362, 2130dbe28b3SPyun YongHyeon "Marvell Yukon 88E8053 Gigabit Ethernet" }, 2140dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4363, 2150dbe28b3SPyun YongHyeon "Marvell Yukon 88E8055 Gigabit Ethernet" }, 2160dbe28b3SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4364, 2170dbe28b3SPyun YongHyeon "Marvell Yukon 88E8056 Gigabit Ethernet" }, 218a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_4365, 219a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8070 Gigabit Ethernet" }, 22075ef16dfSPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436A, 22175ef16dfSPyun YongHyeon "Marvell Yukon 88E8058 Gigabit Ethernet" }, 222a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436B, 223a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8071 Gigabit Ethernet" }, 224a56fe1f0SPyun YongHyeon { VENDORID_MARVELL, DEVICEID_MRVL_436C, 225a56fe1f0SPyun YongHyeon "Marvell Yukon 88E8072 Gigabit Ethernet" }, 2260dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE550SX, 2270dbe28b3SPyun YongHyeon "D-Link 550SX Gigabit Ethernet" }, 22860d3251aSPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560SX, 22960d3251aSPyun YongHyeon "D-Link 560SX Gigabit Ethernet" }, 2300dbe28b3SPyun YongHyeon { VENDORID_DLINK, DEVICEID_DLINK_DGE560T, 2310dbe28b3SPyun YongHyeon "D-Link 560T Gigabit Ethernet" } 2320dbe28b3SPyun YongHyeon }; 2330dbe28b3SPyun YongHyeon 2340dbe28b3SPyun YongHyeon static const char *model_name[] = { 2350dbe28b3SPyun YongHyeon "Yukon XL", 2360dbe28b3SPyun YongHyeon "Yukon EC Ultra", 237daf29227SPyun YongHyeon "Yukon EX", 2380dbe28b3SPyun YongHyeon "Yukon EC", 23961708f4cSPyun YongHyeon "Yukon FE", 24061708f4cSPyun YongHyeon "Yukon FE+" 2410dbe28b3SPyun YongHyeon }; 2420dbe28b3SPyun YongHyeon 2430dbe28b3SPyun YongHyeon static int mskc_probe(device_t); 2440dbe28b3SPyun YongHyeon static int mskc_attach(device_t); 2450dbe28b3SPyun YongHyeon static int mskc_detach(device_t); 2466a087a87SPyun YongHyeon static int mskc_shutdown(device_t); 2470dbe28b3SPyun YongHyeon static int mskc_setup_rambuffer(struct msk_softc *); 2480dbe28b3SPyun YongHyeon static int mskc_suspend(device_t); 2490dbe28b3SPyun YongHyeon static int mskc_resume(device_t); 2500dbe28b3SPyun YongHyeon static void mskc_reset(struct msk_softc *); 2510dbe28b3SPyun YongHyeon 2520dbe28b3SPyun YongHyeon static int msk_probe(device_t); 2530dbe28b3SPyun YongHyeon static int msk_attach(device_t); 2540dbe28b3SPyun YongHyeon static int msk_detach(device_t); 2550dbe28b3SPyun YongHyeon 2560dbe28b3SPyun YongHyeon static void msk_tick(void *); 25753dcfbd1SPyun YongHyeon static void msk_legacy_intr(void *); 258ef544f63SPaolo Pisati static int msk_intr(void *); 2590dbe28b3SPyun YongHyeon static void msk_int_task(void *, int); 2600dbe28b3SPyun YongHyeon static void msk_intr_phy(struct msk_if_softc *); 2610dbe28b3SPyun YongHyeon static void msk_intr_gmac(struct msk_if_softc *); 2620dbe28b3SPyun YongHyeon static __inline void msk_rxput(struct msk_if_softc *); 2630dbe28b3SPyun YongHyeon static int msk_handle_events(struct msk_softc *); 2640dbe28b3SPyun YongHyeon static void msk_handle_hwerr(struct msk_if_softc *, uint32_t); 2650dbe28b3SPyun YongHyeon static void msk_intr_hwerr(struct msk_softc *); 26683c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 26783c04c93SPyun YongHyeon static __inline void msk_fixup_rx(struct mbuf *); 26883c04c93SPyun YongHyeon #endif 269efb74172SPyun YongHyeon static void msk_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 270efb74172SPyun YongHyeon static void msk_jumbo_rxeof(struct msk_if_softc *, uint32_t, uint32_t, int); 2710dbe28b3SPyun YongHyeon static void msk_txeof(struct msk_if_softc *, int); 2720dbe28b3SPyun YongHyeon static int msk_encap(struct msk_if_softc *, struct mbuf **); 2730dbe28b3SPyun YongHyeon static void msk_tx_task(void *, int); 2740dbe28b3SPyun YongHyeon static void msk_start(struct ifnet *); 2750dbe28b3SPyun YongHyeon static int msk_ioctl(struct ifnet *, u_long, caddr_t); 2760dbe28b3SPyun YongHyeon static void msk_set_prefetch(struct msk_softc *, int, bus_addr_t, uint32_t); 2770dbe28b3SPyun YongHyeon static void msk_set_rambuffer(struct msk_if_softc *); 278efb74172SPyun YongHyeon static void msk_set_tx_stfwd(struct msk_if_softc *); 2790dbe28b3SPyun YongHyeon static void msk_init(void *); 2800dbe28b3SPyun YongHyeon static void msk_init_locked(struct msk_if_softc *); 2810dbe28b3SPyun YongHyeon static void msk_stop(struct msk_if_softc *); 2822271eac7SPyun YongHyeon static void msk_watchdog(struct msk_if_softc *); 2830dbe28b3SPyun YongHyeon static int msk_mediachange(struct ifnet *); 2840dbe28b3SPyun YongHyeon static void msk_mediastatus(struct ifnet *, struct ifmediareq *); 2850dbe28b3SPyun YongHyeon static void msk_phy_power(struct msk_softc *, int); 2860dbe28b3SPyun YongHyeon static void msk_dmamap_cb(void *, bus_dma_segment_t *, int, int); 2870dbe28b3SPyun YongHyeon static int msk_status_dma_alloc(struct msk_softc *); 2880dbe28b3SPyun YongHyeon static void msk_status_dma_free(struct msk_softc *); 2890dbe28b3SPyun YongHyeon static int msk_txrx_dma_alloc(struct msk_if_softc *); 29085b340cbSPyun YongHyeon static int msk_rx_dma_jalloc(struct msk_if_softc *); 2910dbe28b3SPyun YongHyeon static void msk_txrx_dma_free(struct msk_if_softc *); 29285b340cbSPyun YongHyeon static void msk_rx_dma_jfree(struct msk_if_softc *); 2930dbe28b3SPyun YongHyeon static int msk_init_rx_ring(struct msk_if_softc *); 2940dbe28b3SPyun YongHyeon static int msk_init_jumbo_rx_ring(struct msk_if_softc *); 2950dbe28b3SPyun YongHyeon static void msk_init_tx_ring(struct msk_if_softc *); 2960dbe28b3SPyun YongHyeon static __inline void msk_discard_rxbuf(struct msk_if_softc *, int); 2970dbe28b3SPyun YongHyeon static __inline void msk_discard_jumbo_rxbuf(struct msk_if_softc *, int); 2980dbe28b3SPyun YongHyeon static int msk_newbuf(struct msk_if_softc *, int); 2990dbe28b3SPyun YongHyeon static int msk_jumbo_newbuf(struct msk_if_softc *, int); 3000dbe28b3SPyun YongHyeon 3010dbe28b3SPyun YongHyeon static int msk_phy_readreg(struct msk_if_softc *, int, int); 3020dbe28b3SPyun YongHyeon static int msk_phy_writereg(struct msk_if_softc *, int, int, int); 3030dbe28b3SPyun YongHyeon static int msk_miibus_readreg(device_t, int, int); 3040dbe28b3SPyun YongHyeon static int msk_miibus_writereg(device_t, int, int, int); 3050dbe28b3SPyun YongHyeon static void msk_miibus_statchg(device_t); 3060dbe28b3SPyun YongHyeon 3076d6588a1SPyun YongHyeon static void msk_rxfilter(struct msk_if_softc *); 3080dbe28b3SPyun YongHyeon static void msk_setvlan(struct msk_if_softc *, struct ifnet *); 3090dbe28b3SPyun YongHyeon 3103a91ee71SPyun YongHyeon static void msk_stats_clear(struct msk_if_softc *); 3113a91ee71SPyun YongHyeon static void msk_stats_update(struct msk_if_softc *); 3123a91ee71SPyun YongHyeon static int msk_sysctl_stat32(SYSCTL_HANDLER_ARGS); 3133a91ee71SPyun YongHyeon static int msk_sysctl_stat64(SYSCTL_HANDLER_ARGS); 3143a91ee71SPyun YongHyeon static void msk_sysctl_node(struct msk_if_softc *); 3150dbe28b3SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 3160dbe28b3SPyun YongHyeon static int sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS); 3170dbe28b3SPyun YongHyeon 3180dbe28b3SPyun YongHyeon static device_method_t mskc_methods[] = { 3190dbe28b3SPyun YongHyeon /* Device interface */ 3200dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, mskc_probe), 3210dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, mskc_attach), 3220dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, mskc_detach), 3230dbe28b3SPyun YongHyeon DEVMETHOD(device_suspend, mskc_suspend), 3240dbe28b3SPyun YongHyeon DEVMETHOD(device_resume, mskc_resume), 3250dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, mskc_shutdown), 3260dbe28b3SPyun YongHyeon 3270dbe28b3SPyun YongHyeon /* bus interface */ 3280dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3290dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3300dbe28b3SPyun YongHyeon 3310dbe28b3SPyun YongHyeon { NULL, NULL } 3320dbe28b3SPyun YongHyeon }; 3330dbe28b3SPyun YongHyeon 3340dbe28b3SPyun YongHyeon static driver_t mskc_driver = { 3350dbe28b3SPyun YongHyeon "mskc", 3360dbe28b3SPyun YongHyeon mskc_methods, 3370dbe28b3SPyun YongHyeon sizeof(struct msk_softc) 3380dbe28b3SPyun YongHyeon }; 3390dbe28b3SPyun YongHyeon 3400dbe28b3SPyun YongHyeon static devclass_t mskc_devclass; 3410dbe28b3SPyun YongHyeon 3420dbe28b3SPyun YongHyeon static device_method_t msk_methods[] = { 3430dbe28b3SPyun YongHyeon /* Device interface */ 3440dbe28b3SPyun YongHyeon DEVMETHOD(device_probe, msk_probe), 3450dbe28b3SPyun YongHyeon DEVMETHOD(device_attach, msk_attach), 3460dbe28b3SPyun YongHyeon DEVMETHOD(device_detach, msk_detach), 3470dbe28b3SPyun YongHyeon DEVMETHOD(device_shutdown, bus_generic_shutdown), 3480dbe28b3SPyun YongHyeon 3490dbe28b3SPyun YongHyeon /* bus interface */ 3500dbe28b3SPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 3510dbe28b3SPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 3520dbe28b3SPyun YongHyeon 3530dbe28b3SPyun YongHyeon /* MII interface */ 3540dbe28b3SPyun YongHyeon DEVMETHOD(miibus_readreg, msk_miibus_readreg), 3550dbe28b3SPyun YongHyeon DEVMETHOD(miibus_writereg, msk_miibus_writereg), 3560dbe28b3SPyun YongHyeon DEVMETHOD(miibus_statchg, msk_miibus_statchg), 3570dbe28b3SPyun YongHyeon 3580dbe28b3SPyun YongHyeon { NULL, NULL } 3590dbe28b3SPyun YongHyeon }; 3600dbe28b3SPyun YongHyeon 3610dbe28b3SPyun YongHyeon static driver_t msk_driver = { 3620dbe28b3SPyun YongHyeon "msk", 3630dbe28b3SPyun YongHyeon msk_methods, 3640dbe28b3SPyun YongHyeon sizeof(struct msk_if_softc) 3650dbe28b3SPyun YongHyeon }; 3660dbe28b3SPyun YongHyeon 3670dbe28b3SPyun YongHyeon static devclass_t msk_devclass; 3680dbe28b3SPyun YongHyeon 3690dbe28b3SPyun YongHyeon DRIVER_MODULE(mskc, pci, mskc_driver, mskc_devclass, 0, 0); 3700dbe28b3SPyun YongHyeon DRIVER_MODULE(msk, mskc, msk_driver, msk_devclass, 0, 0); 3710dbe28b3SPyun YongHyeon DRIVER_MODULE(miibus, msk, miibus_driver, miibus_devclass, 0, 0); 3720dbe28b3SPyun YongHyeon 3730dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_io[] = { 3740dbe28b3SPyun YongHyeon { SYS_RES_IOPORT, PCIR_BAR(1), RF_ACTIVE }, 3750dbe28b3SPyun YongHyeon { -1, 0, 0 } 3760dbe28b3SPyun YongHyeon }; 3770dbe28b3SPyun YongHyeon 3780dbe28b3SPyun YongHyeon static struct resource_spec msk_res_spec_mem[] = { 3790dbe28b3SPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 380298946a9SPyun YongHyeon { -1, 0, 0 } 381298946a9SPyun YongHyeon }; 382298946a9SPyun YongHyeon 383298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_legacy[] = { 3840dbe28b3SPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 3850dbe28b3SPyun YongHyeon { -1, 0, 0 } 3860dbe28b3SPyun YongHyeon }; 3870dbe28b3SPyun YongHyeon 388298946a9SPyun YongHyeon static struct resource_spec msk_irq_spec_msi[] = { 389298946a9SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 3908463d7a0SPyun YongHyeon { -1, 0, 0 } 3918463d7a0SPyun YongHyeon }; 3928463d7a0SPyun YongHyeon 3938463d7a0SPyun YongHyeon static struct resource_spec msk_irq_spec_msi2[] = { 3948463d7a0SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 395298946a9SPyun YongHyeon { SYS_RES_IRQ, 2, RF_ACTIVE }, 396298946a9SPyun YongHyeon { -1, 0, 0 } 397298946a9SPyun YongHyeon }; 398298946a9SPyun YongHyeon 3990dbe28b3SPyun YongHyeon static int 4000dbe28b3SPyun YongHyeon msk_miibus_readreg(device_t dev, int phy, int reg) 4010dbe28b3SPyun YongHyeon { 4020dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4030dbe28b3SPyun YongHyeon 404431e606dSPyun YongHyeon if (phy != PHY_ADDR_MARV) 405431e606dSPyun YongHyeon return (0); 406431e606dSPyun YongHyeon 4070dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4080dbe28b3SPyun YongHyeon 4090dbe28b3SPyun YongHyeon return (msk_phy_readreg(sc_if, phy, reg)); 4100dbe28b3SPyun YongHyeon } 4110dbe28b3SPyun YongHyeon 4120dbe28b3SPyun YongHyeon static int 4130dbe28b3SPyun YongHyeon msk_phy_readreg(struct msk_if_softc *sc_if, int phy, int reg) 4140dbe28b3SPyun YongHyeon { 4150dbe28b3SPyun YongHyeon struct msk_softc *sc; 4160dbe28b3SPyun YongHyeon int i, val; 4170dbe28b3SPyun YongHyeon 4180dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4190dbe28b3SPyun YongHyeon 4200dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4210dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); 4220dbe28b3SPyun YongHyeon 4230dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4240dbe28b3SPyun YongHyeon DELAY(1); 4250dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL); 4260dbe28b3SPyun YongHyeon if ((val & GM_SMI_CT_RD_VAL) != 0) { 4270dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_DATA); 4280dbe28b3SPyun YongHyeon break; 4290dbe28b3SPyun YongHyeon } 4300dbe28b3SPyun YongHyeon } 4310dbe28b3SPyun YongHyeon 4320dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) { 4330dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy failed to come ready\n"); 4340dbe28b3SPyun YongHyeon val = 0; 4350dbe28b3SPyun YongHyeon } 4360dbe28b3SPyun YongHyeon 4370dbe28b3SPyun YongHyeon return (val); 4380dbe28b3SPyun YongHyeon } 4390dbe28b3SPyun YongHyeon 4400dbe28b3SPyun YongHyeon static int 4410dbe28b3SPyun YongHyeon msk_miibus_writereg(device_t dev, int phy, int reg, int val) 4420dbe28b3SPyun YongHyeon { 4430dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4440dbe28b3SPyun YongHyeon 445431e606dSPyun YongHyeon if (phy != PHY_ADDR_MARV) 446431e606dSPyun YongHyeon return (0); 447431e606dSPyun YongHyeon 4480dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 4490dbe28b3SPyun YongHyeon 4500dbe28b3SPyun YongHyeon return (msk_phy_writereg(sc_if, phy, reg, val)); 4510dbe28b3SPyun YongHyeon } 4520dbe28b3SPyun YongHyeon 4530dbe28b3SPyun YongHyeon static int 4540dbe28b3SPyun YongHyeon msk_phy_writereg(struct msk_if_softc *sc_if, int phy, int reg, int val) 4550dbe28b3SPyun YongHyeon { 4560dbe28b3SPyun YongHyeon struct msk_softc *sc; 4570dbe28b3SPyun YongHyeon int i; 4580dbe28b3SPyun YongHyeon 4590dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4600dbe28b3SPyun YongHyeon 4610dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_DATA, val); 4620dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SMI_CTRL, 4630dbe28b3SPyun YongHyeon GM_SMI_CT_PHY_AD(phy) | GM_SMI_CT_REG_AD(reg)); 4640dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 4650dbe28b3SPyun YongHyeon DELAY(1); 4660dbe28b3SPyun YongHyeon if ((GMAC_READ_2(sc, sc_if->msk_port, GM_SMI_CTRL) & 4670dbe28b3SPyun YongHyeon GM_SMI_CT_BUSY) == 0) 4680dbe28b3SPyun YongHyeon break; 4690dbe28b3SPyun YongHyeon } 4700dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 4710dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "phy write timeout\n"); 4720dbe28b3SPyun YongHyeon 4730dbe28b3SPyun YongHyeon return (0); 4740dbe28b3SPyun YongHyeon } 4750dbe28b3SPyun YongHyeon 4760dbe28b3SPyun YongHyeon static void 4770dbe28b3SPyun YongHyeon msk_miibus_statchg(device_t dev) 4780dbe28b3SPyun YongHyeon { 4790dbe28b3SPyun YongHyeon struct msk_softc *sc; 4800dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 4810dbe28b3SPyun YongHyeon struct mii_data *mii; 4820dbe28b3SPyun YongHyeon struct ifnet *ifp; 483bf59599fSPyun YongHyeon uint32_t gmac; 4840dbe28b3SPyun YongHyeon 48519585f45SPyun YongHyeon sc_if = device_get_softc(dev); 4860dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 4870dbe28b3SPyun YongHyeon 4884b76fe63SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 4890dbe28b3SPyun YongHyeon 4900dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 4910dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 49219585f45SPyun YongHyeon if (mii == NULL || ifp == NULL || 49319585f45SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 4940dbe28b3SPyun YongHyeon return; 4950dbe28b3SPyun YongHyeon 496ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 4976c4d62e1SPyun YongHyeon if ((mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) == 4986c4d62e1SPyun YongHyeon (IFM_AVALID | IFM_ACTIVE)) { 4996c4d62e1SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5006c4d62e1SPyun YongHyeon case IFM_10_T: 5016c4d62e1SPyun YongHyeon case IFM_100_TX: 5026c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5036c4d62e1SPyun YongHyeon break; 5046c4d62e1SPyun YongHyeon case IFM_1000_T: 5056c4d62e1SPyun YongHyeon case IFM_1000_SX: 5066c4d62e1SPyun YongHyeon case IFM_1000_LX: 5076c4d62e1SPyun YongHyeon case IFM_1000_CX: 5086c4d62e1SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_FASTETHER) == 0) 5096c4d62e1SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_LINK; 5106c4d62e1SPyun YongHyeon break; 5116c4d62e1SPyun YongHyeon default: 5126c4d62e1SPyun YongHyeon break; 5136c4d62e1SPyun YongHyeon } 5146c4d62e1SPyun YongHyeon } 5150dbe28b3SPyun YongHyeon 516ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) != 0) { 5170dbe28b3SPyun YongHyeon /* Enable Tx FIFO Underrun. */ 5180dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 5190dbe28b3SPyun YongHyeon GM_IS_TX_FF_UR | GM_IS_RX_FF_OR); 520bf59599fSPyun YongHyeon /* 521bf59599fSPyun YongHyeon * Because mii(4) notify msk(4) that it detected link status 522bf59599fSPyun YongHyeon * change, there is no need to enable automatic 523bf59599fSPyun YongHyeon * speed/flow-control/duplex updates. 524bf59599fSPyun YongHyeon */ 525bf59599fSPyun YongHyeon gmac = GM_GPCR_AU_ALL_DIS; 5260dbe28b3SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5270dbe28b3SPyun YongHyeon case IFM_1000_SX: 5280dbe28b3SPyun YongHyeon case IFM_1000_T: 5290dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_1000; 5300dbe28b3SPyun YongHyeon break; 5310dbe28b3SPyun YongHyeon case IFM_100_TX: 5320dbe28b3SPyun YongHyeon gmac |= GM_GPCR_SPEED_100; 5330dbe28b3SPyun YongHyeon break; 5340dbe28b3SPyun YongHyeon case IFM_10_T: 5350dbe28b3SPyun YongHyeon break; 5360dbe28b3SPyun YongHyeon } 5370dbe28b3SPyun YongHyeon 5380dbe28b3SPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FDX) != 0) 5390dbe28b3SPyun YongHyeon gmac |= GM_GPCR_DUP_FULL; 540bf59599fSPyun YongHyeon /* Disable Rx flow control. */ 541bf59599fSPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG0) == 0) 542bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_RX_DIS; 543bf59599fSPyun YongHyeon /* Disable Tx flow control. */ 544bf59599fSPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & IFM_FLAG1) == 0) 545bf59599fSPyun YongHyeon gmac |= GM_GPCR_FC_TX_DIS; 5460dbe28b3SPyun YongHyeon gmac |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; 5470dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5480dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5490dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5500dbe28b3SPyun YongHyeon 5510dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_ON; 5520dbe28b3SPyun YongHyeon if (((mii->mii_media_active & IFM_GMASK) & 5530dbe28b3SPyun YongHyeon (IFM_FLAG0 | IFM_FLAG1)) == 0) 5540dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_OFF; 5550dbe28b3SPyun YongHyeon /* Diable pause for 10/100 Mbps in half-duplex mode. */ 5560dbe28b3SPyun YongHyeon if ((((mii->mii_media_active & IFM_GMASK) & IFM_FDX) == 0) && 5570dbe28b3SPyun YongHyeon (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX || 5580dbe28b3SPyun YongHyeon IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T)) 5590dbe28b3SPyun YongHyeon gmac = GMC_PAUSE_OFF; 5600dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), gmac); 5610dbe28b3SPyun YongHyeon 5620dbe28b3SPyun YongHyeon /* Enable PHY interrupt for FIFO underrun/overflow. */ 5630dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, 5640dbe28b3SPyun YongHyeon PHY_MARV_INT_MASK, PHY_M_IS_FIFO_ERROR); 5650dbe28b3SPyun YongHyeon } else { 5660dbe28b3SPyun YongHyeon /* 5670dbe28b3SPyun YongHyeon * Link state changed to down. 5680dbe28b3SPyun YongHyeon * Disable PHY interrupts. 5690dbe28b3SPyun YongHyeon */ 570431e606dSPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 5710dbe28b3SPyun YongHyeon /* Disable Rx/Tx MAC. */ 572bf59599fSPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5736c4d62e1SPyun YongHyeon if ((GM_GPCR_RX_ENA | GM_GPCR_TX_ENA) != 0) { 5740dbe28b3SPyun YongHyeon gmac &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 5750dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, gmac); 5760dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 5770dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 5780dbe28b3SPyun YongHyeon } 5790dbe28b3SPyun YongHyeon } 5806c4d62e1SPyun YongHyeon } 5810dbe28b3SPyun YongHyeon 5820dbe28b3SPyun YongHyeon static void 5836d6588a1SPyun YongHyeon msk_rxfilter(struct msk_if_softc *sc_if) 5840dbe28b3SPyun YongHyeon { 5850dbe28b3SPyun YongHyeon struct msk_softc *sc; 5860dbe28b3SPyun YongHyeon struct ifnet *ifp; 5870dbe28b3SPyun YongHyeon struct ifmultiaddr *ifma; 5880dbe28b3SPyun YongHyeon uint32_t mchash[2]; 5890dbe28b3SPyun YongHyeon uint32_t crc; 5900dbe28b3SPyun YongHyeon uint16_t mode; 5910dbe28b3SPyun YongHyeon 5920dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 5930dbe28b3SPyun YongHyeon 5940dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 5950dbe28b3SPyun YongHyeon 5960dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 5970dbe28b3SPyun YongHyeon 5980dbe28b3SPyun YongHyeon bzero(mchash, sizeof(mchash)); 5990dbe28b3SPyun YongHyeon mode = GMAC_READ_2(sc, sc_if->msk_port, GM_RX_CTRL); 6000dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 6010dbe28b3SPyun YongHyeon mode &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); 6020dbe28b3SPyun YongHyeon else if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 6036d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA; 6040dbe28b3SPyun YongHyeon mchash[0] = 0xffff; 6050dbe28b3SPyun YongHyeon mchash[1] = 0xffff; 6060dbe28b3SPyun YongHyeon } else { 6076d6588a1SPyun YongHyeon mode |= GM_RXCR_UCF_ENA; 608eb956cd0SRobert Watson if_maddr_rlock(ifp); 6090dbe28b3SPyun YongHyeon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 6100dbe28b3SPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 6110dbe28b3SPyun YongHyeon continue; 6120dbe28b3SPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6130dbe28b3SPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 6140dbe28b3SPyun YongHyeon /* Just want the 6 least significant bits. */ 6150dbe28b3SPyun YongHyeon crc &= 0x3f; 6160dbe28b3SPyun YongHyeon /* Set the corresponding bit in the hash table. */ 6170dbe28b3SPyun YongHyeon mchash[crc >> 5] |= 1 << (crc & 0x1f); 6180dbe28b3SPyun YongHyeon } 619eb956cd0SRobert Watson if_maddr_runlock(ifp); 6206d6588a1SPyun YongHyeon if (mchash[0] != 0 || mchash[1] != 0) 6210dbe28b3SPyun YongHyeon mode |= GM_RXCR_MCF_ENA; 6220dbe28b3SPyun YongHyeon } 6230dbe28b3SPyun YongHyeon 6240dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H1, 6250dbe28b3SPyun YongHyeon mchash[0] & 0xffff); 6260dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H2, 6270dbe28b3SPyun YongHyeon (mchash[0] >> 16) & 0xffff); 6280dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H3, 6290dbe28b3SPyun YongHyeon mchash[1] & 0xffff); 6300dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_MC_ADDR_H4, 6310dbe28b3SPyun YongHyeon (mchash[1] >> 16) & 0xffff); 6320dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, mode); 6330dbe28b3SPyun YongHyeon } 6340dbe28b3SPyun YongHyeon 6350dbe28b3SPyun YongHyeon static void 6360dbe28b3SPyun YongHyeon msk_setvlan(struct msk_if_softc *sc_if, struct ifnet *ifp) 6370dbe28b3SPyun YongHyeon { 6380dbe28b3SPyun YongHyeon struct msk_softc *sc; 6390dbe28b3SPyun YongHyeon 6400dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 6410dbe28b3SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 6420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6430dbe28b3SPyun YongHyeon RX_VLAN_STRIP_ON); 6440dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6450dbe28b3SPyun YongHyeon TX_VLAN_TAG_ON); 6460dbe28b3SPyun YongHyeon } else { 6470dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 6480dbe28b3SPyun YongHyeon RX_VLAN_STRIP_OFF); 6490dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 6500dbe28b3SPyun YongHyeon TX_VLAN_TAG_OFF); 6510dbe28b3SPyun YongHyeon } 6520dbe28b3SPyun YongHyeon } 6530dbe28b3SPyun YongHyeon 6540dbe28b3SPyun YongHyeon static int 6550dbe28b3SPyun YongHyeon msk_init_rx_ring(struct msk_if_softc *sc_if) 6560dbe28b3SPyun YongHyeon { 6570dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 6580dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 6590dbe28b3SPyun YongHyeon int i, prod; 6600dbe28b3SPyun YongHyeon 6610dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 6620dbe28b3SPyun YongHyeon 6630dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 6640dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 6650dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 6660dbe28b3SPyun YongHyeon 6670dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 6680dbe28b3SPyun YongHyeon bzero(rd->msk_rx_ring, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT); 6690dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_rx_prod; 6700dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 6710dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[prod]; 6720dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 6730dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_rx_ring[prod]; 6740dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, prod) != 0) 6750dbe28b3SPyun YongHyeon return (ENOBUFS); 6760dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_RX_RING_CNT); 6770dbe28b3SPyun YongHyeon } 6780dbe28b3SPyun YongHyeon 6790dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_ring_tag, 6800dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 6810dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 6820dbe28b3SPyun YongHyeon 6830dbe28b3SPyun YongHyeon /* Update prefetch unit. */ 6840dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = MSK_RX_RING_CNT - 1; 6850dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 6860dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 6870dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 6880dbe28b3SPyun YongHyeon 6890dbe28b3SPyun YongHyeon return (0); 6900dbe28b3SPyun YongHyeon } 6910dbe28b3SPyun YongHyeon 6920dbe28b3SPyun YongHyeon static int 6930dbe28b3SPyun YongHyeon msk_init_jumbo_rx_ring(struct msk_if_softc *sc_if) 6940dbe28b3SPyun YongHyeon { 6950dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 6960dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 6970dbe28b3SPyun YongHyeon int i, prod; 6980dbe28b3SPyun YongHyeon 6990dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 7000dbe28b3SPyun YongHyeon 7010dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_cons = 0; 7020dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = 0; 7030dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_putwm = MSK_PUT_WM; 7040dbe28b3SPyun YongHyeon 7050dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7060dbe28b3SPyun YongHyeon bzero(rd->msk_jumbo_rx_ring, 7070dbe28b3SPyun YongHyeon sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT); 7080dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_rx_prod; 7090dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 7100dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[prod]; 7110dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 7120dbe28b3SPyun YongHyeon rxd->rx_le = &rd->msk_jumbo_rx_ring[prod]; 7130dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, prod) != 0) 7140dbe28b3SPyun YongHyeon return (ENOBUFS); 7150dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_JUMBO_RX_RING_CNT); 7160dbe28b3SPyun YongHyeon } 7170dbe28b3SPyun YongHyeon 7180dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 7190dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 7200dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7210dbe28b3SPyun YongHyeon 7220dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod = MSK_JUMBO_RX_RING_CNT - 1; 7230dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 7240dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_PUT_IDX_REG), 7250dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_prod); 7260dbe28b3SPyun YongHyeon 7270dbe28b3SPyun YongHyeon return (0); 7280dbe28b3SPyun YongHyeon } 7290dbe28b3SPyun YongHyeon 7300dbe28b3SPyun YongHyeon static void 7310dbe28b3SPyun YongHyeon msk_init_tx_ring(struct msk_if_softc *sc_if) 7320dbe28b3SPyun YongHyeon { 7330dbe28b3SPyun YongHyeon struct msk_ring_data *rd; 7340dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 7350dbe28b3SPyun YongHyeon int i; 7360dbe28b3SPyun YongHyeon 7370dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = 0; 7380dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = 0; 7390dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = 0; 7400dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt = 0; 7410dbe28b3SPyun YongHyeon 7420dbe28b3SPyun YongHyeon rd = &sc_if->msk_rdata; 7430dbe28b3SPyun YongHyeon bzero(rd->msk_tx_ring, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT); 7440dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 7450dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 7460dbe28b3SPyun YongHyeon txd->tx_m = NULL; 7470dbe28b3SPyun YongHyeon txd->tx_le = &rd->msk_tx_ring[i]; 7480dbe28b3SPyun YongHyeon } 7490dbe28b3SPyun YongHyeon 7500dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 7510dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 7520dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7530dbe28b3SPyun YongHyeon } 7540dbe28b3SPyun YongHyeon 7550dbe28b3SPyun YongHyeon static __inline void 7560dbe28b3SPyun YongHyeon msk_discard_rxbuf(struct msk_if_softc *sc_if, int idx) 7570dbe28b3SPyun YongHyeon { 7580dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7590dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7600dbe28b3SPyun YongHyeon struct mbuf *m; 7610dbe28b3SPyun YongHyeon 7620dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 7630dbe28b3SPyun YongHyeon m = rxd->rx_m; 7640dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 7650dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 7660dbe28b3SPyun YongHyeon } 7670dbe28b3SPyun YongHyeon 7680dbe28b3SPyun YongHyeon static __inline void 7690dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(struct msk_if_softc *sc_if, int idx) 7700dbe28b3SPyun YongHyeon { 7710dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7720dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7730dbe28b3SPyun YongHyeon struct mbuf *m; 7740dbe28b3SPyun YongHyeon 7750dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 7760dbe28b3SPyun YongHyeon m = rxd->rx_m; 7770dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 7780dbe28b3SPyun YongHyeon rx_le->msk_control = htole32(m->m_len | OP_PACKET | HW_OWNER); 7790dbe28b3SPyun YongHyeon } 7800dbe28b3SPyun YongHyeon 7810dbe28b3SPyun YongHyeon static int 7820dbe28b3SPyun YongHyeon msk_newbuf(struct msk_if_softc *sc_if, int idx) 7830dbe28b3SPyun YongHyeon { 7840dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 7850dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 7860dbe28b3SPyun YongHyeon struct mbuf *m; 7870dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 7880dbe28b3SPyun YongHyeon bus_dmamap_t map; 7890dbe28b3SPyun YongHyeon int nsegs; 7900dbe28b3SPyun YongHyeon 7910dbe28b3SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 7920dbe28b3SPyun YongHyeon if (m == NULL) 7930dbe28b3SPyun YongHyeon return (ENOBUFS); 7940dbe28b3SPyun YongHyeon 7950dbe28b3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 79683c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 7970dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 79883c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 79983c04c93SPyun YongHyeon else 80083c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 80183c04c93SPyun YongHyeon #endif 8020dbe28b3SPyun YongHyeon 8030dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_rx_tag, 8040dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap, m, segs, &nsegs, 8050dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 8060dbe28b3SPyun YongHyeon m_freem(m); 8070dbe28b3SPyun YongHyeon return (ENOBUFS); 8080dbe28b3SPyun YongHyeon } 8090dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 8100dbe28b3SPyun YongHyeon 8110dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[idx]; 8120dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 8130dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 8140dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD); 8150dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap); 8160dbe28b3SPyun YongHyeon } 8170dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 8180dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_rx_sparemap; 8190dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = map; 8200dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, rxd->rx_dmamap, 8210dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 8220dbe28b3SPyun YongHyeon rxd->rx_m = m; 8230dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8240dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 8250dbe28b3SPyun YongHyeon rx_le->msk_control = 8260dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 8270dbe28b3SPyun YongHyeon 8280dbe28b3SPyun YongHyeon return (0); 8290dbe28b3SPyun YongHyeon } 8300dbe28b3SPyun YongHyeon 8310dbe28b3SPyun YongHyeon static int 8320dbe28b3SPyun YongHyeon msk_jumbo_newbuf(struct msk_if_softc *sc_if, int idx) 8330dbe28b3SPyun YongHyeon { 8340dbe28b3SPyun YongHyeon struct msk_rx_desc *rx_le; 8350dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 8360dbe28b3SPyun YongHyeon struct mbuf *m; 8370dbe28b3SPyun YongHyeon bus_dma_segment_t segs[1]; 8380dbe28b3SPyun YongHyeon bus_dmamap_t map; 8390dbe28b3SPyun YongHyeon int nsegs; 8400dbe28b3SPyun YongHyeon 84185b340cbSPyun YongHyeon m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 8420dbe28b3SPyun YongHyeon if (m == NULL) 8430dbe28b3SPyun YongHyeon return (ENOBUFS); 8440dbe28b3SPyun YongHyeon if ((m->m_flags & M_EXT) == 0) { 8450dbe28b3SPyun YongHyeon m_freem(m); 8460dbe28b3SPyun YongHyeon return (ENOBUFS); 8470dbe28b3SPyun YongHyeon } 84885b340cbSPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 84983c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 8500dbe28b3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 85183c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 85283c04c93SPyun YongHyeon else 85383c04c93SPyun YongHyeon m_adj(m, MSK_RX_BUF_ALIGN); 85483c04c93SPyun YongHyeon #endif 8550dbe28b3SPyun YongHyeon 8560dbe28b3SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_jumbo_rx_tag, 8570dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap, m, segs, &nsegs, 8580dbe28b3SPyun YongHyeon BUS_DMA_NOWAIT) != 0) { 8590dbe28b3SPyun YongHyeon m_freem(m); 8600dbe28b3SPyun YongHyeon return (ENOBUFS); 8610dbe28b3SPyun YongHyeon } 8620dbe28b3SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 8630dbe28b3SPyun YongHyeon 8640dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[idx]; 8650dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 8660dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 8670dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 8680dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 8690dbe28b3SPyun YongHyeon rxd->rx_dmamap); 8700dbe28b3SPyun YongHyeon } 8710dbe28b3SPyun YongHyeon map = rxd->rx_dmamap; 8720dbe28b3SPyun YongHyeon rxd->rx_dmamap = sc_if->msk_cdata.msk_jumbo_rx_sparemap; 8730dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = map; 8740dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, rxd->rx_dmamap, 8750dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD); 8760dbe28b3SPyun YongHyeon rxd->rx_m = m; 8770dbe28b3SPyun YongHyeon rx_le = rxd->rx_le; 8780dbe28b3SPyun YongHyeon rx_le->msk_addr = htole32(MSK_ADDR_LO(segs[0].ds_addr)); 8790dbe28b3SPyun YongHyeon rx_le->msk_control = 8800dbe28b3SPyun YongHyeon htole32(segs[0].ds_len | OP_PACKET | HW_OWNER); 8810dbe28b3SPyun YongHyeon 8820dbe28b3SPyun YongHyeon return (0); 8830dbe28b3SPyun YongHyeon } 8840dbe28b3SPyun YongHyeon 8850dbe28b3SPyun YongHyeon /* 8860dbe28b3SPyun YongHyeon * Set media options. 8870dbe28b3SPyun YongHyeon */ 8880dbe28b3SPyun YongHyeon static int 8890dbe28b3SPyun YongHyeon msk_mediachange(struct ifnet *ifp) 8900dbe28b3SPyun YongHyeon { 8910dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 8920dbe28b3SPyun YongHyeon struct mii_data *mii; 893325c534eSPyun YongHyeon int error; 8940dbe28b3SPyun YongHyeon 8950dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 8960dbe28b3SPyun YongHyeon 8970dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 8980dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 899325c534eSPyun YongHyeon error = mii_mediachg(mii); 9000dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9010dbe28b3SPyun YongHyeon 902325c534eSPyun YongHyeon return (error); 9030dbe28b3SPyun YongHyeon } 9040dbe28b3SPyun YongHyeon 9050dbe28b3SPyun YongHyeon /* 9060dbe28b3SPyun YongHyeon * Report current media status. 9070dbe28b3SPyun YongHyeon */ 9080dbe28b3SPyun YongHyeon static void 9090dbe28b3SPyun YongHyeon msk_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 9100dbe28b3SPyun YongHyeon { 9110dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 9120dbe28b3SPyun YongHyeon struct mii_data *mii; 9130dbe28b3SPyun YongHyeon 9140dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 9150dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9166f5a0d1fSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 9176f5a0d1fSPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9186f5a0d1fSPyun YongHyeon return; 9196f5a0d1fSPyun YongHyeon } 9200dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 9210dbe28b3SPyun YongHyeon 9220dbe28b3SPyun YongHyeon mii_pollstat(mii); 9230dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9240dbe28b3SPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 9250dbe28b3SPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 9260dbe28b3SPyun YongHyeon } 9270dbe28b3SPyun YongHyeon 9280dbe28b3SPyun YongHyeon static int 9290dbe28b3SPyun YongHyeon msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 9300dbe28b3SPyun YongHyeon { 9310dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 9320dbe28b3SPyun YongHyeon struct ifreq *ifr; 9330dbe28b3SPyun YongHyeon struct mii_data *mii; 9340dbe28b3SPyun YongHyeon int error, mask; 9350dbe28b3SPyun YongHyeon 9360dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 9370dbe28b3SPyun YongHyeon ifr = (struct ifreq *)data; 9380dbe28b3SPyun YongHyeon error = 0; 9390dbe28b3SPyun YongHyeon 9400dbe28b3SPyun YongHyeon switch(command) { 9410dbe28b3SPyun YongHyeon case SIOCSIFMTU: 942e2b16603SPyun YongHyeon MSK_IF_LOCK(sc_if); 94385b340cbSPyun YongHyeon if (ifr->ifr_mtu > MSK_JUMBO_MTU || ifr->ifr_mtu < ETHERMIN) 9440dbe28b3SPyun YongHyeon error = EINVAL; 94585b340cbSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 946e2b16603SPyun YongHyeon if (ifr->ifr_mtu > ETHERMTU) { 947e2b16603SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 9480dbe28b3SPyun YongHyeon error = EINVAL; 9490dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 950e2b16603SPyun YongHyeon break; 951e2b16603SPyun YongHyeon } 952e2b16603SPyun YongHyeon if ((sc_if->msk_flags & 953e2b16603SPyun YongHyeon MSK_FLAG_JUMBO_NOCSUM) != 0) { 954e2b16603SPyun YongHyeon ifp->if_hwassist &= 955e2b16603SPyun YongHyeon ~(MSK_CSUM_FEATURES | CSUM_TSO); 956e2b16603SPyun YongHyeon ifp->if_capenable &= 957e2b16603SPyun YongHyeon ~(IFCAP_TSO4 | IFCAP_TXCSUM); 958e2b16603SPyun YongHyeon VLAN_CAPABILITIES(ifp); 95985b340cbSPyun YongHyeon } 96085b340cbSPyun YongHyeon } 961e2b16603SPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 962e2b16603SPyun YongHyeon msk_init_locked(sc_if); 963e2b16603SPyun YongHyeon } 964e2b16603SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9650dbe28b3SPyun YongHyeon break; 9660dbe28b3SPyun YongHyeon case SIOCSIFFLAGS: 9670dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9680dbe28b3SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 969b7e1e144SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 970b7e1e144SPyun YongHyeon ((ifp->if_flags ^ sc_if->msk_if_flags) & 971b7e1e144SPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 9726d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 973b7e1e144SPyun YongHyeon else if ((sc_if->msk_flags & MSK_FLAG_DETACH) == 0) 9740dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 975b7e1e144SPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 9760dbe28b3SPyun YongHyeon msk_stop(sc_if); 9770dbe28b3SPyun YongHyeon sc_if->msk_if_flags = ifp->if_flags; 9780dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9790dbe28b3SPyun YongHyeon break; 9800dbe28b3SPyun YongHyeon case SIOCADDMULTI: 9810dbe28b3SPyun YongHyeon case SIOCDELMULTI: 9820dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9830dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 9846d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 9850dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 9860dbe28b3SPyun YongHyeon break; 9870dbe28b3SPyun YongHyeon case SIOCGIFMEDIA: 9880dbe28b3SPyun YongHyeon case SIOCSIFMEDIA: 9890dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 9900dbe28b3SPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 9910dbe28b3SPyun YongHyeon break; 9920dbe28b3SPyun YongHyeon case SIOCSIFCAP: 9930dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 9940dbe28b3SPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 99598e02aebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 99698e02aebSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 9970dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 99898e02aebSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 9990dbe28b3SPyun YongHyeon ifp->if_hwassist |= MSK_CSUM_FEATURES; 10000dbe28b3SPyun YongHyeon else 10010dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~MSK_CSUM_FEATURES; 10020dbe28b3SPyun YongHyeon } 1003efb74172SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 1004efb74172SPyun YongHyeon (IFCAP_RXCSUM & ifp->if_capabilities) != 0) 1005efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 100698e02aebSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 100798e02aebSPyun YongHyeon (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) { 10080dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 10090dbe28b3SPyun YongHyeon msk_setvlan(sc_if, ifp); 10100dbe28b3SPyun YongHyeon } 1011efb74172SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 1012efb74172SPyun YongHyeon (IFCAP_VLAN_HWCSUM & ifp->if_capabilities) != 0) 1013efb74172SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 101498e02aebSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 101598e02aebSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities) != 0) { 10160dbe28b3SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 101798e02aebSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 10180dbe28b3SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 10190dbe28b3SPyun YongHyeon else 10200dbe28b3SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 10210dbe28b3SPyun YongHyeon } 102285b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 1023e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 1024a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 1025a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 1026a109c74fSPyun YongHyeon } 1027a109c74fSPyun YongHyeon 10280dbe28b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 10290dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 10300dbe28b3SPyun YongHyeon break; 10310dbe28b3SPyun YongHyeon default: 10320dbe28b3SPyun YongHyeon error = ether_ioctl(ifp, command, data); 10330dbe28b3SPyun YongHyeon break; 10340dbe28b3SPyun YongHyeon } 10350dbe28b3SPyun YongHyeon 10360dbe28b3SPyun YongHyeon return (error); 10370dbe28b3SPyun YongHyeon } 10380dbe28b3SPyun YongHyeon 10390dbe28b3SPyun YongHyeon static int 10400dbe28b3SPyun YongHyeon mskc_probe(device_t dev) 10410dbe28b3SPyun YongHyeon { 10420dbe28b3SPyun YongHyeon struct msk_product *mp; 10430dbe28b3SPyun YongHyeon uint16_t vendor, devid; 10440dbe28b3SPyun YongHyeon int i; 10450dbe28b3SPyun YongHyeon 10460dbe28b3SPyun YongHyeon vendor = pci_get_vendor(dev); 10470dbe28b3SPyun YongHyeon devid = pci_get_device(dev); 10480dbe28b3SPyun YongHyeon mp = msk_products; 10490dbe28b3SPyun YongHyeon for (i = 0; i < sizeof(msk_products)/sizeof(msk_products[0]); 10500dbe28b3SPyun YongHyeon i++, mp++) { 10510dbe28b3SPyun YongHyeon if (vendor == mp->msk_vendorid && devid == mp->msk_deviceid) { 10520dbe28b3SPyun YongHyeon device_set_desc(dev, mp->msk_name); 10530dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 10540dbe28b3SPyun YongHyeon } 10550dbe28b3SPyun YongHyeon } 10560dbe28b3SPyun YongHyeon 10570dbe28b3SPyun YongHyeon return (ENXIO); 10580dbe28b3SPyun YongHyeon } 10590dbe28b3SPyun YongHyeon 10600dbe28b3SPyun YongHyeon static int 10610dbe28b3SPyun YongHyeon mskc_setup_rambuffer(struct msk_softc *sc) 10620dbe28b3SPyun YongHyeon { 1063e4a5f4e0SPyun YongHyeon int next; 10640dbe28b3SPyun YongHyeon int i; 10650dbe28b3SPyun YongHyeon 10660dbe28b3SPyun YongHyeon /* Get adapter SRAM size. */ 106783c04c93SPyun YongHyeon sc->msk_ramsize = CSR_READ_1(sc, B2_E_0) * 4; 10680dbe28b3SPyun YongHyeon if (bootverbose) 10690dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 10700dbe28b3SPyun YongHyeon "RAM buffer size : %dKB\n", sc->msk_ramsize); 107183c04c93SPyun YongHyeon if (sc->msk_ramsize == 0) 107283c04c93SPyun YongHyeon return (0); 107383c04c93SPyun YongHyeon 107483c04c93SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_RAMBUF; 10750dbe28b3SPyun YongHyeon /* 1076e4a5f4e0SPyun YongHyeon * Give receiver 2/3 of memory and round down to the multiple 1077e4a5f4e0SPyun YongHyeon * of 1024. Tx/Rx RAM buffer size of Yukon II shoud be multiple 1078e4a5f4e0SPyun YongHyeon * of 1024. 10790dbe28b3SPyun YongHyeon */ 1080e4a5f4e0SPyun YongHyeon sc->msk_rxqsize = rounddown((sc->msk_ramsize * 1024 * 2) / 3, 1024); 1081e4a5f4e0SPyun YongHyeon sc->msk_txqsize = (sc->msk_ramsize * 1024) - sc->msk_rxqsize; 10820dbe28b3SPyun YongHyeon for (i = 0, next = 0; i < sc->msk_num_port; i++) { 10830dbe28b3SPyun YongHyeon sc->msk_rxqstart[i] = next; 1084e4a5f4e0SPyun YongHyeon sc->msk_rxqend[i] = next + sc->msk_rxqsize - 1; 10850dbe28b3SPyun YongHyeon next = sc->msk_rxqend[i] + 1; 10860dbe28b3SPyun YongHyeon sc->msk_txqstart[i] = next; 1087e4a5f4e0SPyun YongHyeon sc->msk_txqend[i] = next + sc->msk_txqsize - 1; 10880dbe28b3SPyun YongHyeon next = sc->msk_txqend[i] + 1; 10890dbe28b3SPyun YongHyeon if (bootverbose) { 10900dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 10910dbe28b3SPyun YongHyeon "Port %d : Rx Queue %dKB(0x%08x:0x%08x)\n", i, 1092e4a5f4e0SPyun YongHyeon sc->msk_rxqsize / 1024, sc->msk_rxqstart[i], 10930dbe28b3SPyun YongHyeon sc->msk_rxqend[i]); 10940dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 10950dbe28b3SPyun YongHyeon "Port %d : Tx Queue %dKB(0x%08x:0x%08x)\n", i, 1096e4a5f4e0SPyun YongHyeon sc->msk_txqsize / 1024, sc->msk_txqstart[i], 10970dbe28b3SPyun YongHyeon sc->msk_txqend[i]); 10980dbe28b3SPyun YongHyeon } 10990dbe28b3SPyun YongHyeon } 11000dbe28b3SPyun YongHyeon 11010dbe28b3SPyun YongHyeon return (0); 11020dbe28b3SPyun YongHyeon } 11030dbe28b3SPyun YongHyeon 11040dbe28b3SPyun YongHyeon static void 11050dbe28b3SPyun YongHyeon msk_phy_power(struct msk_softc *sc, int mode) 11060dbe28b3SPyun YongHyeon { 1107846e6d79SPyun YongHyeon uint32_t our, val; 11080dbe28b3SPyun YongHyeon int i; 11090dbe28b3SPyun YongHyeon 11100dbe28b3SPyun YongHyeon switch (mode) { 11110dbe28b3SPyun YongHyeon case MSK_PHY_POWERUP: 11120dbe28b3SPyun YongHyeon /* Switch power to VCC (WA for VAUX problem). */ 11130dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 11140dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); 11150dbe28b3SPyun YongHyeon /* Disable Core Clock Division, set Clock Select to 0. */ 11160dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS); 11170dbe28b3SPyun YongHyeon 11180dbe28b3SPyun YongHyeon val = 0; 11190dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 11200dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11210dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 11220dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 11230dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 11240dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 11250dbe28b3SPyun YongHyeon } 11260dbe28b3SPyun YongHyeon /* 11270dbe28b3SPyun YongHyeon * Enable PCI & Core Clock, enable clock gating for both Links. 11280dbe28b3SPyun YongHyeon */ 11290dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 11300dbe28b3SPyun YongHyeon 11310dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 11320dbe28b3SPyun YongHyeon val &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); 1133daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 1134846e6d79SPyun YongHyeon if (sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11350dbe28b3SPyun YongHyeon /* Deassert Low Power for 1st PHY. */ 11360dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_COMA; 11370dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 11380dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY2_COMA; 1139846e6d79SPyun YongHyeon } 1140daf29227SPyun YongHyeon } 1141daf29227SPyun YongHyeon /* Release PHY from PowerDown/COMA mode. */ 1142daf29227SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 1143daf29227SPyun YongHyeon switch (sc->msk_hw_id) { 1144846e6d79SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 1145daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 114661708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 1147846e6d79SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_HW_WOL_OFF); 11480dbe28b3SPyun YongHyeon 11490dbe28b3SPyun YongHyeon /* Enable all clocks. */ 11500dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_3, 0, 4); 11510dbe28b3SPyun YongHyeon our = pci_read_config(sc->msk_dev, PCI_OUR_REG_4, 4); 11520dbe28b3SPyun YongHyeon our &= (PCI_FORCE_ASPM_REQUEST|PCI_ASPM_GPHY_LINK_DOWN| 11530dbe28b3SPyun YongHyeon PCI_ASPM_INT_FIFO_EMPTY|PCI_ASPM_CLKRUN_REQUEST); 11540dbe28b3SPyun YongHyeon /* Set all bits to 0 except bits 15..12. */ 11550dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_4, our, 4); 1156daf29227SPyun YongHyeon our = pci_read_config(sc->msk_dev, PCI_OUR_REG_5, 4); 1157daf29227SPyun YongHyeon our &= PCI_CTL_TIM_VMAIN_AV_MSK; 1158daf29227SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_5, our, 4); 1159daf29227SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_CFG_REG_1, 0, 4); 1160daf29227SPyun YongHyeon /* 1161daf29227SPyun YongHyeon * Disable status race, workaround for 1162daf29227SPyun YongHyeon * Yukon EC Ultra & Yukon EX. 1163daf29227SPyun YongHyeon */ 1164daf29227SPyun YongHyeon val = CSR_READ_4(sc, B2_GP_IO); 1165daf29227SPyun YongHyeon val |= GLB_GPIO_STAT_RACE_DIS; 1166daf29227SPyun YongHyeon CSR_WRITE_4(sc, B2_GP_IO, val); 1167daf29227SPyun YongHyeon CSR_READ_4(sc, B2_GP_IO); 1168846e6d79SPyun YongHyeon break; 1169846e6d79SPyun YongHyeon default: 1170846e6d79SPyun YongHyeon break; 11710dbe28b3SPyun YongHyeon } 11720dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 11730dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 11740dbe28b3SPyun YongHyeon GMLC_RST_SET); 11750dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(i, GMAC_LINK_CTRL), 11760dbe28b3SPyun YongHyeon GMLC_RST_CLR); 11770dbe28b3SPyun YongHyeon } 11780dbe28b3SPyun YongHyeon break; 11790dbe28b3SPyun YongHyeon case MSK_PHY_POWERDOWN: 11800dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 11810dbe28b3SPyun YongHyeon val |= PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD; 11820dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 11830dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11840dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY1_COMA; 11850dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) 11860dbe28b3SPyun YongHyeon val &= ~PCI_Y2_PHY2_COMA; 11870dbe28b3SPyun YongHyeon } 11880dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 11890dbe28b3SPyun YongHyeon 11900dbe28b3SPyun YongHyeon val = Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 11910dbe28b3SPyun YongHyeon Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 11920dbe28b3SPyun YongHyeon Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS; 11930dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 11940dbe28b3SPyun YongHyeon sc->msk_hw_rev > CHIP_REV_YU_XL_A1) { 11950dbe28b3SPyun YongHyeon /* Enable bits are inverted. */ 11960dbe28b3SPyun YongHyeon val = 0; 11970dbe28b3SPyun YongHyeon } 11980dbe28b3SPyun YongHyeon /* 11990dbe28b3SPyun YongHyeon * Disable PCI & Core Clock, disable clock gating for 12000dbe28b3SPyun YongHyeon * both Links. 12010dbe28b3SPyun YongHyeon */ 12020dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_Y2_CLK_GATE, val); 12030dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B0_POWER_CTRL, 12040dbe28b3SPyun YongHyeon PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF); 12050dbe28b3SPyun YongHyeon break; 12060dbe28b3SPyun YongHyeon default: 12070dbe28b3SPyun YongHyeon break; 12080dbe28b3SPyun YongHyeon } 12090dbe28b3SPyun YongHyeon } 12100dbe28b3SPyun YongHyeon 12110dbe28b3SPyun YongHyeon static void 12120dbe28b3SPyun YongHyeon mskc_reset(struct msk_softc *sc) 12130dbe28b3SPyun YongHyeon { 12140dbe28b3SPyun YongHyeon bus_addr_t addr; 12150dbe28b3SPyun YongHyeon uint16_t status; 12160dbe28b3SPyun YongHyeon uint32_t val; 12170dbe28b3SPyun YongHyeon int i; 12180dbe28b3SPyun YongHyeon 12190dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 12200dbe28b3SPyun YongHyeon 12210dbe28b3SPyun YongHyeon /* Disable ASF. */ 1222daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX) { 1223daf29227SPyun YongHyeon status = CSR_READ_2(sc, B28_Y2_ASF_HCU_CCSR); 1224daf29227SPyun YongHyeon /* Clear AHB bridge & microcontroller reset. */ 1225daf29227SPyun YongHyeon status &= ~(Y2_ASF_HCU_CCSR_AHB_RST | 1226daf29227SPyun YongHyeon Y2_ASF_HCU_CCSR_CPU_RST_MODE); 1227daf29227SPyun YongHyeon /* Clear ASF microcontroller state. */ 1228daf29227SPyun YongHyeon status &= ~ Y2_ASF_HCU_CCSR_UC_STATE_MSK; 1229daf29227SPyun YongHyeon CSR_WRITE_2(sc, B28_Y2_ASF_HCU_CCSR, status); 1230daf29227SPyun YongHyeon } else 1231daf29227SPyun YongHyeon CSR_WRITE_1(sc, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET); 12320dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_ASF_DISABLE); 1233daf29227SPyun YongHyeon 12340dbe28b3SPyun YongHyeon /* 12350dbe28b3SPyun YongHyeon * Since we disabled ASF, S/W reset is required for Power Management. 12360dbe28b3SPyun YongHyeon */ 12370dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 12380dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 12390dbe28b3SPyun YongHyeon 12400dbe28b3SPyun YongHyeon /* Clear all error bits in the PCI status register. */ 12410dbe28b3SPyun YongHyeon status = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 12420dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 12430dbe28b3SPyun YongHyeon 12440dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, status | 12450dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 12460dbe28b3SPyun YongHyeon PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2); 12470dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_MRST_CLR); 12480dbe28b3SPyun YongHyeon 12490dbe28b3SPyun YongHyeon switch (sc->msk_bustype) { 12500dbe28b3SPyun YongHyeon case MSK_PEX_BUS: 12510dbe28b3SPyun YongHyeon /* Clear all PEX errors. */ 12520dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 12530dbe28b3SPyun YongHyeon val = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 12540dbe28b3SPyun YongHyeon if ((val & PEX_RX_OV) != 0) { 12550dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_HW_ERR; 12560dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 12570dbe28b3SPyun YongHyeon } 12580dbe28b3SPyun YongHyeon break; 12590dbe28b3SPyun YongHyeon case MSK_PCI_BUS: 12600dbe28b3SPyun YongHyeon case MSK_PCIX_BUS: 12610dbe28b3SPyun YongHyeon /* Set Cache Line Size to 2(8bytes) if configured to 0. */ 12620dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCIR_CACHELNSZ, 1); 12630dbe28b3SPyun YongHyeon if (val == 0) 12640dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_CACHELNSZ, 2, 1); 12650dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS) { 12660dbe28b3SPyun YongHyeon /* Set Cache Line Size opt. */ 12670dbe28b3SPyun YongHyeon val = pci_read_config(sc->msk_dev, PCI_OUR_REG_1, 4); 12680dbe28b3SPyun YongHyeon val |= PCI_CLS_OPT; 12690dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCI_OUR_REG_1, val, 4); 12700dbe28b3SPyun YongHyeon } 12710dbe28b3SPyun YongHyeon break; 12720dbe28b3SPyun YongHyeon } 12730dbe28b3SPyun YongHyeon /* Set PHY power state. */ 12740dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERUP); 12750dbe28b3SPyun YongHyeon 12760dbe28b3SPyun YongHyeon /* Reset GPHY/GMAC Control */ 12770dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 12780dbe28b3SPyun YongHyeon /* GPHY Control reset. */ 12790dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_SET); 12800dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GPHY_CTRL), GPC_RST_CLR); 12810dbe28b3SPyun YongHyeon /* GMAC Control reset. */ 12820dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_SET); 12830dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_RST_CLR); 12840dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), GMC_F_LOOPB_OFF); 1285daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX) 1286daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(i, GMAC_CTRL), 1287daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 1288daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 12890dbe28b3SPyun YongHyeon } 12900dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 12910dbe28b3SPyun YongHyeon 12920dbe28b3SPyun YongHyeon /* LED On. */ 12930dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_ON); 12940dbe28b3SPyun YongHyeon 12950dbe28b3SPyun YongHyeon /* Clear TWSI IRQ. */ 12960dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B2_I2C_IRQ, I2C_CLR_IRQ); 12970dbe28b3SPyun YongHyeon 12980dbe28b3SPyun YongHyeon /* Turn off hardware timer. */ 12990dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_STOP); 13000dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TI_CTRL, TIM_CLR_IRQ); 13010dbe28b3SPyun YongHyeon 13020dbe28b3SPyun YongHyeon /* Turn off descriptor polling. */ 13030dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B28_DPT_CTRL, DPT_STOP); 13040dbe28b3SPyun YongHyeon 13050dbe28b3SPyun YongHyeon /* Turn off time stamps. */ 13060dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_STOP); 13070dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 13080dbe28b3SPyun YongHyeon 13090dbe28b3SPyun YongHyeon /* Configure timeout values. */ 13100dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 13110dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_SET); 13120dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR); 13130dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R1), 13140dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13150dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA1), 13160dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13170dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS1), 13180dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13190dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R1), 13200dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13210dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA1), 13220dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13230dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS1), 13240dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13250dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_R2), 13260dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13270dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XA2), 13280dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13290dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_WTO_XS2), 13300dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13310dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_R2), 13320dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13330dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XA2), 13340dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13350dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, SELECT_RAM_BUFFER(i, B3_RI_RTO_XS2), 13360dbe28b3SPyun YongHyeon MSK_RI_TO_53); 13370dbe28b3SPyun YongHyeon } 13380dbe28b3SPyun YongHyeon 13390dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 13400dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 13410dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 13420dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 13430dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 13440dbe28b3SPyun YongHyeon 13450dbe28b3SPyun YongHyeon /* 13460dbe28b3SPyun YongHyeon * On dual port PCI-X card, there is an problem where status 13470dbe28b3SPyun YongHyeon * can be received out of order due to split transactions. 13480dbe28b3SPyun YongHyeon */ 13490dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PCIX_BUS && sc->msk_num_port > 1) { 13500dbe28b3SPyun YongHyeon int pcix; 13510dbe28b3SPyun YongHyeon uint16_t pcix_cmd; 13520dbe28b3SPyun YongHyeon 13530dbe28b3SPyun YongHyeon if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, &pcix) == 0) { 13540dbe28b3SPyun YongHyeon pcix_cmd = pci_read_config(sc->msk_dev, pcix + 2, 2); 13550dbe28b3SPyun YongHyeon /* Clear Max Outstanding Split Transactions. */ 13560dbe28b3SPyun YongHyeon pcix_cmd &= ~0x70; 13570dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 13580dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, pcix + 2, pcix_cmd, 2); 13590dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 13600dbe28b3SPyun YongHyeon } 13610dbe28b3SPyun YongHyeon } 13620dbe28b3SPyun YongHyeon if (sc->msk_bustype == MSK_PEX_BUS) { 13630dbe28b3SPyun YongHyeon uint16_t v, width; 13640dbe28b3SPyun YongHyeon 13650dbe28b3SPyun YongHyeon v = pci_read_config(sc->msk_dev, PEX_DEV_CTRL, 2); 13660dbe28b3SPyun YongHyeon /* Change Max. Read Request Size to 4096 bytes. */ 13670dbe28b3SPyun YongHyeon v &= ~PEX_DC_MAX_RRS_MSK; 13680dbe28b3SPyun YongHyeon v |= PEX_DC_MAX_RD_RQ_SIZE(5); 13690dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PEX_DEV_CTRL, v, 2); 13700dbe28b3SPyun YongHyeon width = pci_read_config(sc->msk_dev, PEX_LNK_STAT, 2); 13710dbe28b3SPyun YongHyeon width = (width & PEX_LS_LINK_WI_MSK) >> 4; 13720dbe28b3SPyun YongHyeon v = pci_read_config(sc->msk_dev, PEX_LNK_CAP, 2); 13730dbe28b3SPyun YongHyeon v = (v & PEX_LS_LINK_WI_MSK) >> 4; 13740dbe28b3SPyun YongHyeon if (v != width) 13750dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 13760dbe28b3SPyun YongHyeon "negotiated width of link(x%d) != " 13770dbe28b3SPyun YongHyeon "max. width of link(x%d)\n", width, v); 13780dbe28b3SPyun YongHyeon } 13790dbe28b3SPyun YongHyeon 13800dbe28b3SPyun YongHyeon /* Clear status list. */ 13810dbe28b3SPyun YongHyeon bzero(sc->msk_stat_ring, 13820dbe28b3SPyun YongHyeon sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT); 13830dbe28b3SPyun YongHyeon sc->msk_stat_cons = 0; 13840dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 13850dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 13860dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_SET); 13870dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_RST_CLR); 13880dbe28b3SPyun YongHyeon /* Set the status list base address. */ 13890dbe28b3SPyun YongHyeon addr = sc->msk_stat_ring_paddr; 13900dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_LO, MSK_ADDR_LO(addr)); 13910dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_LIST_ADDR_HI, MSK_ADDR_HI(addr)); 13920dbe28b3SPyun YongHyeon /* Set the status list last index. */ 13930dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_LAST_IDX, MSK_STAT_RING_CNT - 1); 1394cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC && 1395cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_EC_A1) { 13960dbe28b3SPyun YongHyeon /* WA for dev. #4.3 */ 13970dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, ST_TXTH_IDX_MASK); 13980dbe28b3SPyun YongHyeon /* WA for dev. #4.18 */ 13990dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x21); 14000dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x07); 14010dbe28b3SPyun YongHyeon } else { 14020dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, STAT_TX_IDX_TH, 0x0a); 14030dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_WM, 0x10); 1404cfd540e7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL && 1405cfd540e7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_XL_A0) 1406cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x04); 1407cfd540e7SPyun YongHyeon else 1408cfd540e7SPyun YongHyeon CSR_WRITE_1(sc, STAT_FIFO_ISR_WM, 0x10); 14090dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_ISR_TIMER_INI, 0x0190); 14100dbe28b3SPyun YongHyeon } 14110dbe28b3SPyun YongHyeon /* 14120dbe28b3SPyun YongHyeon * Use default value for STAT_ISR_TIMER_INI, STAT_LEV_TIMER_INI. 14130dbe28b3SPyun YongHyeon */ 14140dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_TX_TIMER_INI, MSK_USECS(sc, 1000)); 14150dbe28b3SPyun YongHyeon 14160dbe28b3SPyun YongHyeon /* Enable status unit. */ 14170dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_OP_ON); 14180dbe28b3SPyun YongHyeon 14190dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_TX_TIMER_CTRL, TIM_START); 14200dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_LEV_TIMER_CTRL, TIM_START); 14210dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, STAT_ISR_TIMER_CTRL, TIM_START); 14220dbe28b3SPyun YongHyeon } 14230dbe28b3SPyun YongHyeon 14240dbe28b3SPyun YongHyeon static int 14250dbe28b3SPyun YongHyeon msk_probe(device_t dev) 14260dbe28b3SPyun YongHyeon { 14270dbe28b3SPyun YongHyeon struct msk_softc *sc; 14280dbe28b3SPyun YongHyeon char desc[100]; 14290dbe28b3SPyun YongHyeon 14300dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 14310dbe28b3SPyun YongHyeon /* 14320dbe28b3SPyun YongHyeon * Not much to do here. We always know there will be 14330dbe28b3SPyun YongHyeon * at least one GMAC present, and if there are two, 14340dbe28b3SPyun YongHyeon * mskc_attach() will create a second device instance 14350dbe28b3SPyun YongHyeon * for us. 14360dbe28b3SPyun YongHyeon */ 14370dbe28b3SPyun YongHyeon snprintf(desc, sizeof(desc), 14380dbe28b3SPyun YongHyeon "Marvell Technology Group Ltd. %s Id 0x%02x Rev 0x%02x", 14390dbe28b3SPyun YongHyeon model_name[sc->msk_hw_id - CHIP_ID_YUKON_XL], sc->msk_hw_id, 14400dbe28b3SPyun YongHyeon sc->msk_hw_rev); 14410dbe28b3SPyun YongHyeon device_set_desc_copy(dev, desc); 14420dbe28b3SPyun YongHyeon 14430dbe28b3SPyun YongHyeon return (BUS_PROBE_DEFAULT); 14440dbe28b3SPyun YongHyeon } 14450dbe28b3SPyun YongHyeon 14460dbe28b3SPyun YongHyeon static int 14470dbe28b3SPyun YongHyeon msk_attach(device_t dev) 14480dbe28b3SPyun YongHyeon { 14490dbe28b3SPyun YongHyeon struct msk_softc *sc; 14500dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 14510dbe28b3SPyun YongHyeon struct ifnet *ifp; 1452fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 14530dbe28b3SPyun YongHyeon int i, port, error; 14540dbe28b3SPyun YongHyeon uint8_t eaddr[6]; 14550dbe28b3SPyun YongHyeon 14560dbe28b3SPyun YongHyeon if (dev == NULL) 14570dbe28b3SPyun YongHyeon return (EINVAL); 14580dbe28b3SPyun YongHyeon 14590dbe28b3SPyun YongHyeon error = 0; 14600dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 14610dbe28b3SPyun YongHyeon sc = device_get_softc(device_get_parent(dev)); 1462fcb62a8bSPyun YongHyeon mmd = device_get_ivars(dev); 1463fcb62a8bSPyun YongHyeon port = mmd->port; 14640dbe28b3SPyun YongHyeon 14650dbe28b3SPyun YongHyeon sc_if->msk_if_dev = dev; 14660dbe28b3SPyun YongHyeon sc_if->msk_port = port; 14670dbe28b3SPyun YongHyeon sc_if->msk_softc = sc; 146883c04c93SPyun YongHyeon sc_if->msk_flags = sc->msk_pflags; 14690dbe28b3SPyun YongHyeon sc->msk_if[port] = sc_if; 14700dbe28b3SPyun YongHyeon /* Setup Tx/Rx queue register offsets. */ 14710dbe28b3SPyun YongHyeon if (port == MSK_PORT_A) { 14720dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA1; 14730dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS1; 14740dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R1; 14750dbe28b3SPyun YongHyeon } else { 14760dbe28b3SPyun YongHyeon sc_if->msk_txq = Q_XA2; 14770dbe28b3SPyun YongHyeon sc_if->msk_txsq = Q_XS2; 14780dbe28b3SPyun YongHyeon sc_if->msk_rxq = Q_R2; 14790dbe28b3SPyun YongHyeon } 14800dbe28b3SPyun YongHyeon 14810dbe28b3SPyun YongHyeon callout_init_mtx(&sc_if->msk_tick_ch, &sc_if->msk_softc->msk_mtx, 0); 14823a91ee71SPyun YongHyeon msk_sysctl_node(sc_if); 14830dbe28b3SPyun YongHyeon 14840dbe28b3SPyun YongHyeon if ((error = msk_txrx_dma_alloc(sc_if) != 0)) 14850dbe28b3SPyun YongHyeon goto fail; 148685b340cbSPyun YongHyeon msk_rx_dma_jalloc(sc_if); 14870dbe28b3SPyun YongHyeon 14880dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp = if_alloc(IFT_ETHER); 14890dbe28b3SPyun YongHyeon if (ifp == NULL) { 14900dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "can not if_alloc()\n"); 14910dbe28b3SPyun YongHyeon error = ENOSPC; 14920dbe28b3SPyun YongHyeon goto fail; 14930dbe28b3SPyun YongHyeon } 14940dbe28b3SPyun YongHyeon ifp->if_softc = sc_if; 14950dbe28b3SPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 14960dbe28b3SPyun YongHyeon ifp->if_mtu = ETHERMTU; 14970dbe28b3SPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 14980dbe28b3SPyun YongHyeon /* 14990dbe28b3SPyun YongHyeon * IFCAP_RXCSUM capability is intentionally disabled as the hardware 15000dbe28b3SPyun YongHyeon * has serious bug in Rx checksum offload for all Yukon II family 15010dbe28b3SPyun YongHyeon * hardware. It seems there is a workaround to make it work somtimes. 15020dbe28b3SPyun YongHyeon * However, the workaround also have to check OP code sequences to 15030dbe28b3SPyun YongHyeon * verify whether the OP code is correct. Sometimes it should compute 15040dbe28b3SPyun YongHyeon * IP/TCP/UDP checksum in driver in order to verify correctness of 15050dbe28b3SPyun YongHyeon * checksum computed by hardware. If you have to compute checksum 15060dbe28b3SPyun YongHyeon * with software to verify the hardware's checksum why have hardware 15070dbe28b3SPyun YongHyeon * compute the checksum? I think there is no reason to spend time to 15080dbe28b3SPyun YongHyeon * make Rx checksum offload work on Yukon II hardware. 15090dbe28b3SPyun YongHyeon */ 1510a109c74fSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4; 1511efb74172SPyun YongHyeon /* 1512efb74172SPyun YongHyeon * Enable Rx checksum offloading if controller support new 1513efb74172SPyun YongHyeon * descriptor format. 1514efb74172SPyun YongHyeon */ 1515efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1516efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1517efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 1518a109c74fSPyun YongHyeon ifp->if_hwassist = MSK_CSUM_FEATURES | CSUM_TSO; 15190dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 15200dbe28b3SPyun YongHyeon ifp->if_ioctl = msk_ioctl; 15210dbe28b3SPyun YongHyeon ifp->if_start = msk_start; 15220dbe28b3SPyun YongHyeon ifp->if_timer = 0; 15230dbe28b3SPyun YongHyeon ifp->if_watchdog = NULL; 15240dbe28b3SPyun YongHyeon ifp->if_init = msk_init; 15250dbe28b3SPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1); 15260dbe28b3SPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = MSK_TX_RING_CNT - 1; 15270dbe28b3SPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 15280dbe28b3SPyun YongHyeon 15290dbe28b3SPyun YongHyeon TASK_INIT(&sc_if->msk_tx_task, 1, msk_tx_task, ifp); 15300dbe28b3SPyun YongHyeon 15310dbe28b3SPyun YongHyeon /* 15320dbe28b3SPyun YongHyeon * Get station address for this interface. Note that 15330dbe28b3SPyun YongHyeon * dual port cards actually come with three station 15340dbe28b3SPyun YongHyeon * addresses: one for each port, plus an extra. The 15350dbe28b3SPyun YongHyeon * extra one is used by the SysKonnect driver software 15360dbe28b3SPyun YongHyeon * as a 'virtual' station address for when both ports 15370dbe28b3SPyun YongHyeon * are operating in failover mode. Currently we don't 15380dbe28b3SPyun YongHyeon * use this extra address. 15390dbe28b3SPyun YongHyeon */ 15400dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 15410dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 15420dbe28b3SPyun YongHyeon eaddr[i] = CSR_READ_1(sc, B2_MAC_1 + (port * 8) + i); 15430dbe28b3SPyun YongHyeon 15440dbe28b3SPyun YongHyeon /* 15450dbe28b3SPyun YongHyeon * Call MI attach routine. Can't hold locks when calling into ether_*. 15460dbe28b3SPyun YongHyeon */ 15470dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 15480dbe28b3SPyun YongHyeon ether_ifattach(ifp, eaddr); 15490dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 15500dbe28b3SPyun YongHyeon 1551224003b7SPyun YongHyeon /* VLAN capability setup */ 1552224003b7SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 1553224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NOHWVLAN) == 0) { 155406ff0944SPyun YongHyeon /* 155506ff0944SPyun YongHyeon * Due to Tx checksum offload hardware bugs, msk(4) manually 155606ff0944SPyun YongHyeon * computes checksum for short frames. For VLAN tagged frames 155706ff0944SPyun YongHyeon * this workaround does not work so disable checksum offload 155806ff0944SPyun YongHyeon * for VLAN interface. 155906ff0944SPyun YongHyeon */ 1560224003b7SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING; 1561efb74172SPyun YongHyeon /* 1562efb74172SPyun YongHyeon * Enable Rx checksum offloading for VLAN taggedd frames 1563efb74172SPyun YongHyeon * if controller support new descriptor format. 1564efb74172SPyun YongHyeon */ 1565efb74172SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0 && 1566efb74172SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_NORX_CSUM) == 0) 1567efb74172SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 1568224003b7SPyun YongHyeon } 15690dbe28b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 15700dbe28b3SPyun YongHyeon 15710dbe28b3SPyun YongHyeon /* 15720dbe28b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 15730dbe28b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 15740dbe28b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 15750dbe28b3SPyun YongHyeon */ 15760dbe28b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 15770dbe28b3SPyun YongHyeon 15780dbe28b3SPyun YongHyeon /* 15790dbe28b3SPyun YongHyeon * Do miibus setup. 15800dbe28b3SPyun YongHyeon */ 15810dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 15820dbe28b3SPyun YongHyeon error = mii_phy_probe(dev, &sc_if->msk_miibus, msk_mediachange, 15830dbe28b3SPyun YongHyeon msk_mediastatus); 15840dbe28b3SPyun YongHyeon if (error != 0) { 15850dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "no PHY found!\n"); 15860dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 15870dbe28b3SPyun YongHyeon error = ENXIO; 15880dbe28b3SPyun YongHyeon goto fail; 15890dbe28b3SPyun YongHyeon } 15900dbe28b3SPyun YongHyeon 15910dbe28b3SPyun YongHyeon fail: 15920dbe28b3SPyun YongHyeon if (error != 0) { 15930dbe28b3SPyun YongHyeon /* Access should be ok even though lock has been dropped */ 15940dbe28b3SPyun YongHyeon sc->msk_if[port] = NULL; 15950dbe28b3SPyun YongHyeon msk_detach(dev); 15960dbe28b3SPyun YongHyeon } 15970dbe28b3SPyun YongHyeon 15980dbe28b3SPyun YongHyeon return (error); 15990dbe28b3SPyun YongHyeon } 16000dbe28b3SPyun YongHyeon 16010dbe28b3SPyun YongHyeon /* 16020dbe28b3SPyun YongHyeon * Attach the interface. Allocate softc structures, do ifmedia 16030dbe28b3SPyun YongHyeon * setup and ethernet/BPF attach. 16040dbe28b3SPyun YongHyeon */ 16050dbe28b3SPyun YongHyeon static int 16060dbe28b3SPyun YongHyeon mskc_attach(device_t dev) 16070dbe28b3SPyun YongHyeon { 16080dbe28b3SPyun YongHyeon struct msk_softc *sc; 1609fcb62a8bSPyun YongHyeon struct msk_mii_data *mmd; 1610fcb62a8bSPyun YongHyeon int error, msic, msir, reg; 16110dbe28b3SPyun YongHyeon 16120dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 16130dbe28b3SPyun YongHyeon sc->msk_dev = dev; 16140dbe28b3SPyun YongHyeon mtx_init(&sc->msk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 16150dbe28b3SPyun YongHyeon MTX_DEF); 16160dbe28b3SPyun YongHyeon 16170dbe28b3SPyun YongHyeon /* 16180dbe28b3SPyun YongHyeon * Map control/status registers. 16190dbe28b3SPyun YongHyeon */ 16200dbe28b3SPyun YongHyeon pci_enable_busmaster(dev); 16210dbe28b3SPyun YongHyeon 1622298946a9SPyun YongHyeon /* Allocate I/O resource */ 16230dbe28b3SPyun YongHyeon #ifdef MSK_USEIOSPACE 16240dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 16250dbe28b3SPyun YongHyeon #else 16260dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 16270dbe28b3SPyun YongHyeon #endif 1628a485f97aSPyun YongHyeon sc->msk_irq_spec = msk_irq_spec_legacy; 16290dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 16300dbe28b3SPyun YongHyeon if (error) { 16310dbe28b3SPyun YongHyeon if (sc->msk_res_spec == msk_res_spec_mem) 16320dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_io; 16330dbe28b3SPyun YongHyeon else 16340dbe28b3SPyun YongHyeon sc->msk_res_spec = msk_res_spec_mem; 16350dbe28b3SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_res_spec, sc->msk_res); 16360dbe28b3SPyun YongHyeon if (error) { 16370dbe28b3SPyun YongHyeon device_printf(dev, "couldn't allocate %s resources\n", 16380dbe28b3SPyun YongHyeon sc->msk_res_spec == msk_res_spec_mem ? "memory" : 16390dbe28b3SPyun YongHyeon "I/O"); 16400dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 16410dbe28b3SPyun YongHyeon return (ENXIO); 16420dbe28b3SPyun YongHyeon } 16430dbe28b3SPyun YongHyeon } 16440dbe28b3SPyun YongHyeon 16450dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 16460dbe28b3SPyun YongHyeon sc->msk_hw_id = CSR_READ_1(sc, B2_CHIP_ID); 16470dbe28b3SPyun YongHyeon sc->msk_hw_rev = (CSR_READ_1(sc, B2_MAC_CFG) >> 4) & 0x0f; 16480dbe28b3SPyun YongHyeon /* Bail out if chip is not recognized. */ 16490dbe28b3SPyun YongHyeon if (sc->msk_hw_id < CHIP_ID_YUKON_XL || 165061708f4cSPyun YongHyeon sc->msk_hw_id > CHIP_ID_YUKON_FE_P) { 16510dbe28b3SPyun YongHyeon device_printf(dev, "unknown device: id=0x%02x, rev=0x%02x\n", 16520dbe28b3SPyun YongHyeon sc->msk_hw_id, sc->msk_hw_rev); 1653ad6d01d1SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 1654ad6d01d1SPyun YongHyeon return (ENXIO); 16550dbe28b3SPyun YongHyeon } 16560dbe28b3SPyun YongHyeon 16570dbe28b3SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 16580dbe28b3SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 16590dbe28b3SPyun YongHyeon OID_AUTO, "process_limit", CTLTYPE_INT | CTLFLAG_RW, 16600dbe28b3SPyun YongHyeon &sc->msk_process_limit, 0, sysctl_hw_msk_proc_limit, "I", 16610dbe28b3SPyun YongHyeon "max number of Rx events to process"); 16620dbe28b3SPyun YongHyeon 16630dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 16640dbe28b3SPyun YongHyeon error = resource_int_value(device_get_name(dev), device_get_unit(dev), 16650dbe28b3SPyun YongHyeon "process_limit", &sc->msk_process_limit); 16660dbe28b3SPyun YongHyeon if (error == 0) { 16670dbe28b3SPyun YongHyeon if (sc->msk_process_limit < MSK_PROC_MIN || 16680dbe28b3SPyun YongHyeon sc->msk_process_limit > MSK_PROC_MAX) { 16690dbe28b3SPyun YongHyeon device_printf(dev, "process_limit value out of range; " 16700dbe28b3SPyun YongHyeon "using default: %d\n", MSK_PROC_DEFAULT); 16710dbe28b3SPyun YongHyeon sc->msk_process_limit = MSK_PROC_DEFAULT; 16720dbe28b3SPyun YongHyeon } 16730dbe28b3SPyun YongHyeon } 16740dbe28b3SPyun YongHyeon 16750dbe28b3SPyun YongHyeon /* Soft reset. */ 16760dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 16770dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_CLR); 16780dbe28b3SPyun YongHyeon sc->msk_pmd = CSR_READ_1(sc, B2_PMD_TYP); 16790dbe28b3SPyun YongHyeon /* Check number of MACs. */ 16800dbe28b3SPyun YongHyeon sc->msk_num_port = 1; 16810dbe28b3SPyun YongHyeon if ((CSR_READ_1(sc, B2_Y2_HW_RES) & CFG_DUAL_MAC_MSK) == 16820dbe28b3SPyun YongHyeon CFG_DUAL_MAC_MSK) { 16830dbe28b3SPyun YongHyeon if (!(CSR_READ_1(sc, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC)) 16840dbe28b3SPyun YongHyeon sc->msk_num_port++; 16850dbe28b3SPyun YongHyeon } 16860dbe28b3SPyun YongHyeon 16870dbe28b3SPyun YongHyeon /* Check bus type. */ 16880dbe28b3SPyun YongHyeon if (pci_find_extcap(sc->msk_dev, PCIY_EXPRESS, ®) == 0) 16890dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PEX_BUS; 16900dbe28b3SPyun YongHyeon else if (pci_find_extcap(sc->msk_dev, PCIY_PCIX, ®) == 0) 16910dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCIX_BUS; 16920dbe28b3SPyun YongHyeon else 16930dbe28b3SPyun YongHyeon sc->msk_bustype = MSK_PCI_BUS; 16940dbe28b3SPyun YongHyeon 16950dbe28b3SPyun YongHyeon switch (sc->msk_hw_id) { 16960dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC: 1697e2b16603SPyun YongHyeon sc->msk_clock = 125; /* 125 Mhz */ 1698e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 1699e2b16603SPyun YongHyeon break; 17000dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_EC_U: 17010dbe28b3SPyun YongHyeon sc->msk_clock = 125; /* 125 Mhz */ 1702e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_JUMBO_NOCSUM; 17030dbe28b3SPyun YongHyeon break; 1704daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 1705daf29227SPyun YongHyeon sc->msk_clock = 125; /* 125 Mhz */ 1706ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO | MSK_FLAG_DESCV2 | 1707ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1708ebb25bfaSPyun YongHyeon /* 1709ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 1710ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 1711ebb25bfaSPyun YongHyeon */ 1712ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 1713ebb25bfaSPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_AUTOTX_CSUM; 1714ebb25bfaSPyun YongHyeon /* 1715ebb25bfaSPyun YongHyeon * Yukon Extreme A0 could not use store-and-forward 1716ebb25bfaSPyun YongHyeon * for jumbo frames, so disable Tx checksum 1717ebb25bfaSPyun YongHyeon * offloading for jumbo frames. 1718ebb25bfaSPyun YongHyeon */ 1719ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0) 1720ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO_NOCSUM; 1721daf29227SPyun YongHyeon break; 17220dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_FE: 17230dbe28b3SPyun YongHyeon sc->msk_clock = 100; /* 100 Mhz */ 1724e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER; 17250dbe28b3SPyun YongHyeon break; 172661708f4cSPyun YongHyeon case CHIP_ID_YUKON_FE_P: 172761708f4cSPyun YongHyeon sc->msk_clock = 50; /* 50 Mhz */ 1728ebb25bfaSPyun YongHyeon sc->msk_pflags |= MSK_FLAG_FASTETHER | MSK_FLAG_DESCV2 | 1729ebb25bfaSPyun YongHyeon MSK_FLAG_AUTOTX_CSUM; 1730224003b7SPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 1731224003b7SPyun YongHyeon /* 1732224003b7SPyun YongHyeon * XXX 1733224003b7SPyun YongHyeon * FE+ A0 has status LE writeback bug so msk(4) 1734224003b7SPyun YongHyeon * does not rely on status word of received frame 1735224003b7SPyun YongHyeon * in msk_rxeof() which in turn disables all 1736224003b7SPyun YongHyeon * hardware assistance bits reported by the status 1737224003b7SPyun YongHyeon * word as well as validity of the recevied frame. 1738224003b7SPyun YongHyeon * Just pass received frames to upper stack with 1739224003b7SPyun YongHyeon * minimal test and let upper stack handle them. 1740224003b7SPyun YongHyeon */ 1741efb74172SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_NOHWVLAN | 1742efb74172SPyun YongHyeon MSK_FLAG_NORXCHK | MSK_FLAG_NORX_CSUM; 1743224003b7SPyun YongHyeon } 174461708f4cSPyun YongHyeon break; 17450dbe28b3SPyun YongHyeon case CHIP_ID_YUKON_XL: 17460dbe28b3SPyun YongHyeon sc->msk_clock = 156; /* 156 Mhz */ 1747e2b16603SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_JUMBO; 17480dbe28b3SPyun YongHyeon break; 17490dbe28b3SPyun YongHyeon default: 17500dbe28b3SPyun YongHyeon sc->msk_clock = 156; /* 156 Mhz */ 1751cfd540e7SPyun YongHyeon break; 17520dbe28b3SPyun YongHyeon } 17530dbe28b3SPyun YongHyeon 1754298946a9SPyun YongHyeon /* Allocate IRQ resources. */ 1755298946a9SPyun YongHyeon msic = pci_msi_count(dev); 1756298946a9SPyun YongHyeon if (bootverbose) 1757298946a9SPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 1758298946a9SPyun YongHyeon /* 1759298946a9SPyun YongHyeon * The Yukon II reports it can handle two messages, one for each 1760298946a9SPyun YongHyeon * possible port. We go ahead and allocate two messages and only 1761298946a9SPyun YongHyeon * setup a handler for both if we have a dual port card. 1762298946a9SPyun YongHyeon * 1763298946a9SPyun YongHyeon * XXX: I haven't untangled the interrupt handler to handle dual 1764298946a9SPyun YongHyeon * port cards with separate MSI messages, so for now I disable MSI 1765298946a9SPyun YongHyeon * on dual port cards. 1766298946a9SPyun YongHyeon */ 176753dcfbd1SPyun YongHyeon if (legacy_intr != 0) 176853dcfbd1SPyun YongHyeon msi_disable = 1; 17698463d7a0SPyun YongHyeon if (msi_disable == 0) { 17708463d7a0SPyun YongHyeon switch (msic) { 17718463d7a0SPyun YongHyeon case 2: 17728463d7a0SPyun YongHyeon case 1: /* 88E8058 reports 1 MSI message */ 17738463d7a0SPyun YongHyeon msir = msic; 17748463d7a0SPyun YongHyeon if (sc->msk_num_port == 1 && 17758463d7a0SPyun YongHyeon pci_alloc_msi(dev, &msir) == 0) { 17768463d7a0SPyun YongHyeon if (msic == msir) { 17777a76e8a4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_MSI; 17788463d7a0SPyun YongHyeon sc->msk_irq_spec = msic == 2 ? 17798463d7a0SPyun YongHyeon msk_irq_spec_msi2 : 17808463d7a0SPyun YongHyeon msk_irq_spec_msi; 17816ec27c17SPyun YongHyeon } else 1782298946a9SPyun YongHyeon pci_release_msi(dev); 1783298946a9SPyun YongHyeon } 17848463d7a0SPyun YongHyeon break; 17858463d7a0SPyun YongHyeon default: 17868463d7a0SPyun YongHyeon device_printf(dev, 17878463d7a0SPyun YongHyeon "Unexpected number of MSI messages : %d\n", msic); 17888463d7a0SPyun YongHyeon break; 17898463d7a0SPyun YongHyeon } 17908463d7a0SPyun YongHyeon } 1791298946a9SPyun YongHyeon 1792298946a9SPyun YongHyeon error = bus_alloc_resources(dev, sc->msk_irq_spec, sc->msk_irq); 1793298946a9SPyun YongHyeon if (error) { 1794298946a9SPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1795298946a9SPyun YongHyeon goto fail; 1796298946a9SPyun YongHyeon } 1797298946a9SPyun YongHyeon 17980dbe28b3SPyun YongHyeon if ((error = msk_status_dma_alloc(sc)) != 0) 17990dbe28b3SPyun YongHyeon goto fail; 18000dbe28b3SPyun YongHyeon 18010dbe28b3SPyun YongHyeon /* Set base interrupt mask. */ 18020dbe28b3SPyun YongHyeon sc->msk_intrmask = Y2_IS_HW_ERR | Y2_IS_STAT_BMU; 18030dbe28b3SPyun YongHyeon sc->msk_intrhwemask = Y2_IS_TIST_OV | Y2_IS_MST_ERR | 18040dbe28b3SPyun YongHyeon Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP; 18050dbe28b3SPyun YongHyeon 18060dbe28b3SPyun YongHyeon /* Reset the adapter. */ 18070dbe28b3SPyun YongHyeon mskc_reset(sc); 18080dbe28b3SPyun YongHyeon 18090dbe28b3SPyun YongHyeon if ((error = mskc_setup_rambuffer(sc)) != 0) 18100dbe28b3SPyun YongHyeon goto fail; 18110dbe28b3SPyun YongHyeon 18120dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_A] = device_add_child(dev, "msk", -1); 18130dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] == NULL) { 18140dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_A\n"); 18150dbe28b3SPyun YongHyeon error = ENXIO; 18160dbe28b3SPyun YongHyeon goto fail; 18170dbe28b3SPyun YongHyeon } 1818fcb62a8bSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO); 1819fcb62a8bSPyun YongHyeon if (mmd == NULL) { 18200dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 18210dbe28b3SPyun YongHyeon "ivars of PORT_A\n"); 18220dbe28b3SPyun YongHyeon error = ENXIO; 18230dbe28b3SPyun YongHyeon goto fail; 18240dbe28b3SPyun YongHyeon } 1825fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_A; 1826fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 1827fcb62a8bSPyun YongHyeon if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S' || sc->msk_pmd == 'P') 1828fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 1829fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_A], mmd); 18300dbe28b3SPyun YongHyeon 18310dbe28b3SPyun YongHyeon if (sc->msk_num_port > 1) { 18320dbe28b3SPyun YongHyeon sc->msk_devs[MSK_PORT_B] = device_add_child(dev, "msk", -1); 18330dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] == NULL) { 18340dbe28b3SPyun YongHyeon device_printf(dev, "failed to add child for PORT_B\n"); 18350dbe28b3SPyun YongHyeon error = ENXIO; 18360dbe28b3SPyun YongHyeon goto fail; 18370dbe28b3SPyun YongHyeon } 1838fcb62a8bSPyun YongHyeon mmd = malloc(sizeof(struct msk_mii_data), M_DEVBUF, M_WAITOK | M_ZERO); 1839fcb62a8bSPyun YongHyeon if (mmd == NULL) { 18400dbe28b3SPyun YongHyeon device_printf(dev, "failed to allocate memory for " 18410dbe28b3SPyun YongHyeon "ivars of PORT_B\n"); 18420dbe28b3SPyun YongHyeon error = ENXIO; 18430dbe28b3SPyun YongHyeon goto fail; 18440dbe28b3SPyun YongHyeon } 1845fcb62a8bSPyun YongHyeon mmd->port = MSK_PORT_B; 1846fcb62a8bSPyun YongHyeon mmd->pmd = sc->msk_pmd; 1847fcb62a8bSPyun YongHyeon if (sc->msk_pmd == 'L' || sc->msk_pmd == 'S' || sc->msk_pmd == 'P') 1848fcb62a8bSPyun YongHyeon mmd->mii_flags |= MIIF_HAVEFIBER; 1849fcb62a8bSPyun YongHyeon device_set_ivars(sc->msk_devs[MSK_PORT_B], mmd); 18500dbe28b3SPyun YongHyeon } 18510dbe28b3SPyun YongHyeon 18520dbe28b3SPyun YongHyeon error = bus_generic_attach(dev); 18530dbe28b3SPyun YongHyeon if (error) { 18540dbe28b3SPyun YongHyeon device_printf(dev, "failed to attach port(s)\n"); 18550dbe28b3SPyun YongHyeon goto fail; 18560dbe28b3SPyun YongHyeon } 18570dbe28b3SPyun YongHyeon 185853dcfbd1SPyun YongHyeon /* Hook interrupt last to avoid having to lock softc. */ 185953dcfbd1SPyun YongHyeon if (legacy_intr) 186053dcfbd1SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 186153dcfbd1SPyun YongHyeon INTR_MPSAFE, NULL, msk_legacy_intr, sc, 186253dcfbd1SPyun YongHyeon &sc->msk_intrhand[0]); 186353dcfbd1SPyun YongHyeon else { 18640dbe28b3SPyun YongHyeon TASK_INIT(&sc->msk_int_task, 0, msk_int_task, sc); 18650dbe28b3SPyun YongHyeon sc->msk_tq = taskqueue_create_fast("msk_taskq", M_WAITOK, 18660dbe28b3SPyun YongHyeon taskqueue_thread_enqueue, &sc->msk_tq); 18670dbe28b3SPyun YongHyeon taskqueue_start_threads(&sc->msk_tq, 1, PI_NET, "%s taskq", 18680dbe28b3SPyun YongHyeon device_get_nameunit(sc->msk_dev)); 1869298946a9SPyun YongHyeon error = bus_setup_intr(dev, sc->msk_irq[0], INTR_TYPE_NET | 1870ef544f63SPaolo Pisati INTR_MPSAFE, msk_intr, NULL, sc, &sc->msk_intrhand[0]); 187153dcfbd1SPyun YongHyeon } 18720dbe28b3SPyun YongHyeon 18730dbe28b3SPyun YongHyeon if (error != 0) { 18740dbe28b3SPyun YongHyeon device_printf(dev, "couldn't set up interrupt handler\n"); 187553dcfbd1SPyun YongHyeon if (legacy_intr == 0) 18760dbe28b3SPyun YongHyeon taskqueue_free(sc->msk_tq); 18770dbe28b3SPyun YongHyeon sc->msk_tq = NULL; 18780dbe28b3SPyun YongHyeon goto fail; 18790dbe28b3SPyun YongHyeon } 18800dbe28b3SPyun YongHyeon fail: 18810dbe28b3SPyun YongHyeon if (error != 0) 18820dbe28b3SPyun YongHyeon mskc_detach(dev); 18830dbe28b3SPyun YongHyeon 18840dbe28b3SPyun YongHyeon return (error); 18850dbe28b3SPyun YongHyeon } 18860dbe28b3SPyun YongHyeon 18870dbe28b3SPyun YongHyeon /* 18880dbe28b3SPyun YongHyeon * Shutdown hardware and free up resources. This can be called any 18890dbe28b3SPyun YongHyeon * time after the mutex has been initialized. It is called in both 18900dbe28b3SPyun YongHyeon * the error case in attach and the normal detach case so it needs 18910dbe28b3SPyun YongHyeon * to be careful about only freeing resources that have actually been 18920dbe28b3SPyun YongHyeon * allocated. 18930dbe28b3SPyun YongHyeon */ 18940dbe28b3SPyun YongHyeon static int 18950dbe28b3SPyun YongHyeon msk_detach(device_t dev) 18960dbe28b3SPyun YongHyeon { 18970dbe28b3SPyun YongHyeon struct msk_softc *sc; 18980dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 18990dbe28b3SPyun YongHyeon struct ifnet *ifp; 19000dbe28b3SPyun YongHyeon 19010dbe28b3SPyun YongHyeon sc_if = device_get_softc(dev); 19020dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc_if->msk_softc->msk_mtx), 19030dbe28b3SPyun YongHyeon ("msk mutex not initialized in msk_detach")); 19040dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 19050dbe28b3SPyun YongHyeon 19060dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 19070dbe28b3SPyun YongHyeon if (device_is_attached(dev)) { 19080dbe28b3SPyun YongHyeon /* XXX */ 19097a76e8a4SPyun YongHyeon sc_if->msk_flags |= MSK_FLAG_DETACH; 19100dbe28b3SPyun YongHyeon msk_stop(sc_if); 19110dbe28b3SPyun YongHyeon /* Can't hold locks while calling detach. */ 19120dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 19130dbe28b3SPyun YongHyeon callout_drain(&sc_if->msk_tick_ch); 19140dbe28b3SPyun YongHyeon taskqueue_drain(taskqueue_fast, &sc_if->msk_tx_task); 19150dbe28b3SPyun YongHyeon ether_ifdetach(ifp); 19160dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 19170dbe28b3SPyun YongHyeon } 19180dbe28b3SPyun YongHyeon 19190dbe28b3SPyun YongHyeon /* 19200dbe28b3SPyun YongHyeon * We're generally called from mskc_detach() which is using 19210dbe28b3SPyun YongHyeon * device_delete_child() to get to here. It's already trashed 19220dbe28b3SPyun YongHyeon * miibus for us, so don't do it here or we'll panic. 19230dbe28b3SPyun YongHyeon * 19240dbe28b3SPyun YongHyeon * if (sc_if->msk_miibus != NULL) { 19250dbe28b3SPyun YongHyeon * device_delete_child(dev, sc_if->msk_miibus); 19260dbe28b3SPyun YongHyeon * sc_if->msk_miibus = NULL; 19270dbe28b3SPyun YongHyeon * } 19280dbe28b3SPyun YongHyeon */ 19290dbe28b3SPyun YongHyeon 193085b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 19310dbe28b3SPyun YongHyeon msk_txrx_dma_free(sc_if); 19320dbe28b3SPyun YongHyeon bus_generic_detach(dev); 19330dbe28b3SPyun YongHyeon 19340dbe28b3SPyun YongHyeon if (ifp) 19350dbe28b3SPyun YongHyeon if_free(ifp); 19360dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 19370dbe28b3SPyun YongHyeon sc->msk_if[sc_if->msk_port] = NULL; 19380dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 19390dbe28b3SPyun YongHyeon 19400dbe28b3SPyun YongHyeon return (0); 19410dbe28b3SPyun YongHyeon } 19420dbe28b3SPyun YongHyeon 19430dbe28b3SPyun YongHyeon static int 19440dbe28b3SPyun YongHyeon mskc_detach(device_t dev) 19450dbe28b3SPyun YongHyeon { 19460dbe28b3SPyun YongHyeon struct msk_softc *sc; 19470dbe28b3SPyun YongHyeon 19480dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 19490dbe28b3SPyun YongHyeon KASSERT(mtx_initialized(&sc->msk_mtx), ("msk mutex not initialized")); 19500dbe28b3SPyun YongHyeon 19510dbe28b3SPyun YongHyeon if (device_is_alive(dev)) { 19520dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_A] != NULL) { 19530dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_A]), 19540dbe28b3SPyun YongHyeon M_DEVBUF); 19550dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_A]); 19560dbe28b3SPyun YongHyeon } 19570dbe28b3SPyun YongHyeon if (sc->msk_devs[MSK_PORT_B] != NULL) { 19580dbe28b3SPyun YongHyeon free(device_get_ivars(sc->msk_devs[MSK_PORT_B]), 19590dbe28b3SPyun YongHyeon M_DEVBUF); 19600dbe28b3SPyun YongHyeon device_delete_child(dev, sc->msk_devs[MSK_PORT_B]); 19610dbe28b3SPyun YongHyeon } 19620dbe28b3SPyun YongHyeon bus_generic_detach(dev); 19630dbe28b3SPyun YongHyeon } 19640dbe28b3SPyun YongHyeon 19650dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 19660dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 19670dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 19680dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 19690dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 19700dbe28b3SPyun YongHyeon 19710dbe28b3SPyun YongHyeon /* LED Off. */ 19720dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, Y2_LED_STAT_OFF); 19730dbe28b3SPyun YongHyeon 19740dbe28b3SPyun YongHyeon /* Put hardware reset. */ 19750dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 19760dbe28b3SPyun YongHyeon 19770dbe28b3SPyun YongHyeon msk_status_dma_free(sc); 19780dbe28b3SPyun YongHyeon 197953dcfbd1SPyun YongHyeon if (legacy_intr == 0 && sc->msk_tq != NULL) { 19800dbe28b3SPyun YongHyeon taskqueue_drain(sc->msk_tq, &sc->msk_int_task); 19810dbe28b3SPyun YongHyeon taskqueue_free(sc->msk_tq); 19820dbe28b3SPyun YongHyeon sc->msk_tq = NULL; 19830dbe28b3SPyun YongHyeon } 1984298946a9SPyun YongHyeon if (sc->msk_intrhand[0]) { 1985298946a9SPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]); 1986298946a9SPyun YongHyeon sc->msk_intrhand[0] = NULL; 19870dbe28b3SPyun YongHyeon } 1988298946a9SPyun YongHyeon if (sc->msk_intrhand[1]) { 1989298946a9SPyun YongHyeon bus_teardown_intr(dev, sc->msk_irq[0], sc->msk_intrhand[0]); 1990298946a9SPyun YongHyeon sc->msk_intrhand[1] = NULL; 1991298946a9SPyun YongHyeon } 1992298946a9SPyun YongHyeon bus_release_resources(dev, sc->msk_irq_spec, sc->msk_irq); 19937a76e8a4SPyun YongHyeon if ((sc->msk_pflags & MSK_FLAG_MSI) != 0) 19940dbe28b3SPyun YongHyeon pci_release_msi(dev); 19950dbe28b3SPyun YongHyeon bus_release_resources(dev, sc->msk_res_spec, sc->msk_res); 19960dbe28b3SPyun YongHyeon mtx_destroy(&sc->msk_mtx); 19970dbe28b3SPyun YongHyeon 19980dbe28b3SPyun YongHyeon return (0); 19990dbe28b3SPyun YongHyeon } 20000dbe28b3SPyun YongHyeon 20010dbe28b3SPyun YongHyeon struct msk_dmamap_arg { 20020dbe28b3SPyun YongHyeon bus_addr_t msk_busaddr; 20030dbe28b3SPyun YongHyeon }; 20040dbe28b3SPyun YongHyeon 20050dbe28b3SPyun YongHyeon static void 20060dbe28b3SPyun YongHyeon msk_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 20070dbe28b3SPyun YongHyeon { 20080dbe28b3SPyun YongHyeon struct msk_dmamap_arg *ctx; 20090dbe28b3SPyun YongHyeon 20100dbe28b3SPyun YongHyeon if (error != 0) 20110dbe28b3SPyun YongHyeon return; 20120dbe28b3SPyun YongHyeon ctx = arg; 20130dbe28b3SPyun YongHyeon ctx->msk_busaddr = segs[0].ds_addr; 20140dbe28b3SPyun YongHyeon } 20150dbe28b3SPyun YongHyeon 20160dbe28b3SPyun YongHyeon /* Create status DMA region. */ 20170dbe28b3SPyun YongHyeon static int 20180dbe28b3SPyun YongHyeon msk_status_dma_alloc(struct msk_softc *sc) 20190dbe28b3SPyun YongHyeon { 20200dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 20210dbe28b3SPyun YongHyeon int error; 20220dbe28b3SPyun YongHyeon 20230dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 20240dbe28b3SPyun YongHyeon bus_get_dma_tag(sc->msk_dev), /* parent */ 20250dbe28b3SPyun YongHyeon MSK_STAT_ALIGN, 0, /* alignment, boundary */ 20260dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 20270dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 20280dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 20290dbe28b3SPyun YongHyeon MSK_STAT_RING_SZ, /* maxsize */ 20300dbe28b3SPyun YongHyeon 1, /* nsegments */ 20310dbe28b3SPyun YongHyeon MSK_STAT_RING_SZ, /* maxsegsize */ 20320dbe28b3SPyun YongHyeon 0, /* flags */ 20330dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 20340dbe28b3SPyun YongHyeon &sc->msk_stat_tag); 20350dbe28b3SPyun YongHyeon if (error != 0) { 20360dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 20370dbe28b3SPyun YongHyeon "failed to create status DMA tag\n"); 20380dbe28b3SPyun YongHyeon return (error); 20390dbe28b3SPyun YongHyeon } 20400dbe28b3SPyun YongHyeon 20410dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for status ring. */ 20420dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc->msk_stat_tag, 20430dbe28b3SPyun YongHyeon (void **)&sc->msk_stat_ring, BUS_DMA_WAITOK | BUS_DMA_COHERENT | 20440dbe28b3SPyun YongHyeon BUS_DMA_ZERO, &sc->msk_stat_map); 20450dbe28b3SPyun YongHyeon if (error != 0) { 20460dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 20470dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for status ring\n"); 20480dbe28b3SPyun YongHyeon return (error); 20490dbe28b3SPyun YongHyeon } 20500dbe28b3SPyun YongHyeon 20510dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 20520dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc->msk_stat_tag, 20530dbe28b3SPyun YongHyeon sc->msk_stat_map, sc->msk_stat_ring, MSK_STAT_RING_SZ, 20540dbe28b3SPyun YongHyeon msk_dmamap_cb, &ctx, 0); 20550dbe28b3SPyun YongHyeon if (error != 0) { 20560dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 20570dbe28b3SPyun YongHyeon "failed to load DMA'able memory for status ring\n"); 20580dbe28b3SPyun YongHyeon return (error); 20590dbe28b3SPyun YongHyeon } 20600dbe28b3SPyun YongHyeon sc->msk_stat_ring_paddr = ctx.msk_busaddr; 20610dbe28b3SPyun YongHyeon 20620dbe28b3SPyun YongHyeon return (0); 20630dbe28b3SPyun YongHyeon } 20640dbe28b3SPyun YongHyeon 20650dbe28b3SPyun YongHyeon static void 20660dbe28b3SPyun YongHyeon msk_status_dma_free(struct msk_softc *sc) 20670dbe28b3SPyun YongHyeon { 20680dbe28b3SPyun YongHyeon 20690dbe28b3SPyun YongHyeon /* Destroy status block. */ 20700dbe28b3SPyun YongHyeon if (sc->msk_stat_tag) { 20710dbe28b3SPyun YongHyeon if (sc->msk_stat_map) { 20720dbe28b3SPyun YongHyeon bus_dmamap_unload(sc->msk_stat_tag, sc->msk_stat_map); 20730dbe28b3SPyun YongHyeon if (sc->msk_stat_ring) { 20740dbe28b3SPyun YongHyeon bus_dmamem_free(sc->msk_stat_tag, 20750dbe28b3SPyun YongHyeon sc->msk_stat_ring, sc->msk_stat_map); 20760dbe28b3SPyun YongHyeon sc->msk_stat_ring = NULL; 20770dbe28b3SPyun YongHyeon } 20780dbe28b3SPyun YongHyeon sc->msk_stat_map = NULL; 20790dbe28b3SPyun YongHyeon } 20800dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc->msk_stat_tag); 20810dbe28b3SPyun YongHyeon sc->msk_stat_tag = NULL; 20820dbe28b3SPyun YongHyeon } 20830dbe28b3SPyun YongHyeon } 20840dbe28b3SPyun YongHyeon 20850dbe28b3SPyun YongHyeon static int 20860dbe28b3SPyun YongHyeon msk_txrx_dma_alloc(struct msk_if_softc *sc_if) 20870dbe28b3SPyun YongHyeon { 20880dbe28b3SPyun YongHyeon struct msk_dmamap_arg ctx; 20890dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 20900dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 209183c04c93SPyun YongHyeon bus_size_t rxalign; 20920dbe28b3SPyun YongHyeon int error, i; 20930dbe28b3SPyun YongHyeon 20940dbe28b3SPyun YongHyeon /* Create parent DMA tag. */ 20950dbe28b3SPyun YongHyeon /* 20960dbe28b3SPyun YongHyeon * XXX 20970dbe28b3SPyun YongHyeon * It seems that Yukon II supports full 64bits DMA operations. But 20980dbe28b3SPyun YongHyeon * it needs two descriptors(list elements) for 64bits DMA operations. 20990dbe28b3SPyun YongHyeon * Since we don't know what DMA address mappings(32bits or 64bits) 21000dbe28b3SPyun YongHyeon * would be used in advance for each mbufs, we limits its DMA space 21010dbe28b3SPyun YongHyeon * to be in range of 32bits address space. Otherwise, we should check 21020dbe28b3SPyun YongHyeon * what DMA address is used and chain another descriptor for the 21030dbe28b3SPyun YongHyeon * 64bits DMA operation. This also means descriptor ring size is 21040dbe28b3SPyun YongHyeon * variable. Limiting DMA address to be in 32bit address space greatly 21050dbe28b3SPyun YongHyeon * simplyfies descriptor handling and possibly would increase 21060dbe28b3SPyun YongHyeon * performance a bit due to efficient handling of descriptors. 21070dbe28b3SPyun YongHyeon * Apart from harassing checksum offloading mechanisms, it seems 21080dbe28b3SPyun YongHyeon * it's really bad idea to use a seperate descriptor for 64bit 21090dbe28b3SPyun YongHyeon * DMA operation to save small descriptor memory. Anyway, I've 21100dbe28b3SPyun YongHyeon * never seen these exotic scheme on ethernet interface hardware. 21110dbe28b3SPyun YongHyeon */ 21120dbe28b3SPyun YongHyeon error = bus_dma_tag_create( 21130dbe28b3SPyun YongHyeon bus_get_dma_tag(sc_if->msk_if_dev), /* parent */ 21140dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 21150dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 21160dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21170dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21180dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 21190dbe28b3SPyun YongHyeon 0, /* nsegments */ 21200dbe28b3SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 21210dbe28b3SPyun YongHyeon 0, /* flags */ 21220dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21230dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_parent_tag); 21240dbe28b3SPyun YongHyeon if (error != 0) { 21250dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21260dbe28b3SPyun YongHyeon "failed to create parent DMA tag\n"); 21270dbe28b3SPyun YongHyeon goto fail; 21280dbe28b3SPyun YongHyeon } 21290dbe28b3SPyun YongHyeon /* Create tag for Tx ring. */ 21300dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 21310dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 21320dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21330dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21340dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21350dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsize */ 21360dbe28b3SPyun YongHyeon 1, /* nsegments */ 21370dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, /* maxsegsize */ 21380dbe28b3SPyun YongHyeon 0, /* flags */ 21390dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21400dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_ring_tag); 21410dbe28b3SPyun YongHyeon if (error != 0) { 21420dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21430dbe28b3SPyun YongHyeon "failed to create Tx ring DMA tag\n"); 21440dbe28b3SPyun YongHyeon goto fail; 21450dbe28b3SPyun YongHyeon } 21460dbe28b3SPyun YongHyeon 21470dbe28b3SPyun YongHyeon /* Create tag for Rx ring. */ 21480dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 21490dbe28b3SPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 21500dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21510dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21520dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21530dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsize */ 21540dbe28b3SPyun YongHyeon 1, /* nsegments */ 21550dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, /* maxsegsize */ 21560dbe28b3SPyun YongHyeon 0, /* flags */ 21570dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21580dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_ring_tag); 21590dbe28b3SPyun YongHyeon if (error != 0) { 21600dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21610dbe28b3SPyun YongHyeon "failed to create Rx ring DMA tag\n"); 21620dbe28b3SPyun YongHyeon goto fail; 21630dbe28b3SPyun YongHyeon } 21640dbe28b3SPyun YongHyeon 21650dbe28b3SPyun YongHyeon /* Create tag for Tx buffers. */ 21660dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 21670dbe28b3SPyun YongHyeon 1, 0, /* alignment, boundary */ 21680dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21690dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21700dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21718b51df84SPyun YongHyeon MSK_TSO_MAXSIZE, /* maxsize */ 21720dbe28b3SPyun YongHyeon MSK_MAXTXSEGS, /* nsegments */ 21738b51df84SPyun YongHyeon MSK_TSO_MAXSGSIZE, /* maxsegsize */ 21740dbe28b3SPyun YongHyeon 0, /* flags */ 21750dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 21760dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_tx_tag); 21770dbe28b3SPyun YongHyeon if (error != 0) { 21780dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 21790dbe28b3SPyun YongHyeon "failed to create Tx DMA tag\n"); 21800dbe28b3SPyun YongHyeon goto fail; 21810dbe28b3SPyun YongHyeon } 21820dbe28b3SPyun YongHyeon 218383c04c93SPyun YongHyeon rxalign = 1; 218483c04c93SPyun YongHyeon /* 218583c04c93SPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 218683c04c93SPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 218783c04c93SPyun YongHyeon */ 218883c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 218983c04c93SPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 21900dbe28b3SPyun YongHyeon /* Create tag for Rx buffers. */ 21910dbe28b3SPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 219283c04c93SPyun YongHyeon rxalign, 0, /* alignment, boundary */ 21930dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 21940dbe28b3SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 21950dbe28b3SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 21960dbe28b3SPyun YongHyeon MCLBYTES, /* maxsize */ 21970dbe28b3SPyun YongHyeon 1, /* nsegments */ 21980dbe28b3SPyun YongHyeon MCLBYTES, /* maxsegsize */ 21990dbe28b3SPyun YongHyeon 0, /* flags */ 22000dbe28b3SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 22010dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_tag); 22020dbe28b3SPyun YongHyeon if (error != 0) { 22030dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22040dbe28b3SPyun YongHyeon "failed to create Rx DMA tag\n"); 22050dbe28b3SPyun YongHyeon goto fail; 22060dbe28b3SPyun YongHyeon } 22070dbe28b3SPyun YongHyeon 22080dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 22090dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_tx_ring_tag, 22100dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_tx_ring, BUS_DMA_WAITOK | 22110dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_tx_ring_map); 22120dbe28b3SPyun YongHyeon if (error != 0) { 22130dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22140dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Tx ring\n"); 22150dbe28b3SPyun YongHyeon goto fail; 22160dbe28b3SPyun YongHyeon } 22170dbe28b3SPyun YongHyeon 22180dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 22190dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_tx_ring_tag, 22200dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, sc_if->msk_rdata.msk_tx_ring, 22210dbe28b3SPyun YongHyeon MSK_TX_RING_SZ, msk_dmamap_cb, &ctx, 0); 22220dbe28b3SPyun YongHyeon if (error != 0) { 22230dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22240dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Tx ring\n"); 22250dbe28b3SPyun YongHyeon goto fail; 22260dbe28b3SPyun YongHyeon } 22270dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr = ctx.msk_busaddr; 22280dbe28b3SPyun YongHyeon 22290dbe28b3SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 22300dbe28b3SPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_rx_ring_tag, 22310dbe28b3SPyun YongHyeon (void **)&sc_if->msk_rdata.msk_rx_ring, BUS_DMA_WAITOK | 22320dbe28b3SPyun YongHyeon BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->msk_cdata.msk_rx_ring_map); 22330dbe28b3SPyun YongHyeon if (error != 0) { 22340dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22350dbe28b3SPyun YongHyeon "failed to allocate DMA'able memory for Rx ring\n"); 22360dbe28b3SPyun YongHyeon goto fail; 22370dbe28b3SPyun YongHyeon } 22380dbe28b3SPyun YongHyeon 22390dbe28b3SPyun YongHyeon ctx.msk_busaddr = 0; 22400dbe28b3SPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_rx_ring_tag, 22410dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, sc_if->msk_rdata.msk_rx_ring, 22420dbe28b3SPyun YongHyeon MSK_RX_RING_SZ, msk_dmamap_cb, &ctx, 0); 22430dbe28b3SPyun YongHyeon if (error != 0) { 22440dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22450dbe28b3SPyun YongHyeon "failed to load DMA'able memory for Rx ring\n"); 22460dbe28b3SPyun YongHyeon goto fail; 22470dbe28b3SPyun YongHyeon } 22480dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr = ctx.msk_busaddr; 22490dbe28b3SPyun YongHyeon 22500dbe28b3SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 22510dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 22520dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 22530dbe28b3SPyun YongHyeon txd->tx_m = NULL; 22540dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 22550dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_tx_tag, 0, 22560dbe28b3SPyun YongHyeon &txd->tx_dmamap); 22570dbe28b3SPyun YongHyeon if (error != 0) { 22580dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22590dbe28b3SPyun YongHyeon "failed to create Tx dmamap\n"); 22600dbe28b3SPyun YongHyeon goto fail; 22610dbe28b3SPyun YongHyeon } 22620dbe28b3SPyun YongHyeon } 22630dbe28b3SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 22640dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 22650dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_rx_sparemap)) != 0) { 22660dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22670dbe28b3SPyun YongHyeon "failed to create spare Rx dmamap\n"); 22680dbe28b3SPyun YongHyeon goto fail; 22690dbe28b3SPyun YongHyeon } 22700dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 22710dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 22720dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 22730dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 22740dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_rx_tag, 0, 22750dbe28b3SPyun YongHyeon &rxd->rx_dmamap); 22760dbe28b3SPyun YongHyeon if (error != 0) { 22770dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 22780dbe28b3SPyun YongHyeon "failed to create Rx dmamap\n"); 22790dbe28b3SPyun YongHyeon goto fail; 22800dbe28b3SPyun YongHyeon } 22810dbe28b3SPyun YongHyeon } 228285b340cbSPyun YongHyeon 228385b340cbSPyun YongHyeon fail: 228485b340cbSPyun YongHyeon return (error); 228585b340cbSPyun YongHyeon } 228685b340cbSPyun YongHyeon 228785b340cbSPyun YongHyeon static int 228885b340cbSPyun YongHyeon msk_rx_dma_jalloc(struct msk_if_softc *sc_if) 228985b340cbSPyun YongHyeon { 229085b340cbSPyun YongHyeon struct msk_dmamap_arg ctx; 229185b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 229285b340cbSPyun YongHyeon bus_size_t rxalign; 229385b340cbSPyun YongHyeon int error, i; 229485b340cbSPyun YongHyeon 2295e2b16603SPyun YongHyeon if (jumbo_disable != 0 || (sc_if->msk_flags & MSK_FLAG_JUMBO) == 0) { 2296e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 229785b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 229885b340cbSPyun YongHyeon "disabling jumbo frame support\n"); 229985b340cbSPyun YongHyeon return (0); 230085b340cbSPyun YongHyeon } 230185b340cbSPyun YongHyeon /* Create tag for jumbo Rx ring. */ 230285b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 230385b340cbSPyun YongHyeon MSK_RING_ALIGN, 0, /* alignment, boundary */ 230485b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 230585b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 230685b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 230785b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsize */ 230885b340cbSPyun YongHyeon 1, /* nsegments */ 230985b340cbSPyun YongHyeon MSK_JUMBO_RX_RING_SZ, /* maxsegsize */ 231085b340cbSPyun YongHyeon 0, /* flags */ 231185b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 231285b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 231385b340cbSPyun YongHyeon if (error != 0) { 231485b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 231585b340cbSPyun YongHyeon "failed to create jumbo Rx ring DMA tag\n"); 231685b340cbSPyun YongHyeon goto jumbo_fail; 231785b340cbSPyun YongHyeon } 231885b340cbSPyun YongHyeon 231985b340cbSPyun YongHyeon rxalign = 1; 232085b340cbSPyun YongHyeon /* 232185b340cbSPyun YongHyeon * Workaround hardware hang which seems to happen when Rx buffer 232285b340cbSPyun YongHyeon * is not aligned on multiple of FIFO word(8 bytes). 232385b340cbSPyun YongHyeon */ 232485b340cbSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 232585b340cbSPyun YongHyeon rxalign = MSK_RX_BUF_ALIGN; 232685b340cbSPyun YongHyeon /* Create tag for jumbo Rx buffers. */ 232785b340cbSPyun YongHyeon error = bus_dma_tag_create(sc_if->msk_cdata.msk_parent_tag,/* parent */ 232885b340cbSPyun YongHyeon rxalign, 0, /* alignment, boundary */ 232985b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 233085b340cbSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 233185b340cbSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 233285b340cbSPyun YongHyeon MJUM9BYTES, /* maxsize */ 233385b340cbSPyun YongHyeon 1, /* nsegments */ 233485b340cbSPyun YongHyeon MJUM9BYTES, /* maxsegsize */ 233585b340cbSPyun YongHyeon 0, /* flags */ 233685b340cbSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 233785b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_tag); 233885b340cbSPyun YongHyeon if (error != 0) { 233985b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 234085b340cbSPyun YongHyeon "failed to create jumbo Rx DMA tag\n"); 234185b340cbSPyun YongHyeon goto jumbo_fail; 234285b340cbSPyun YongHyeon } 234385b340cbSPyun YongHyeon 234485b340cbSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for jumbo Rx ring. */ 234585b340cbSPyun YongHyeon error = bus_dmamem_alloc(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 234685b340cbSPyun YongHyeon (void **)&sc_if->msk_rdata.msk_jumbo_rx_ring, 234785b340cbSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 234885b340cbSPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_ring_map); 234985b340cbSPyun YongHyeon if (error != 0) { 235085b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 235185b340cbSPyun YongHyeon "failed to allocate DMA'able memory for jumbo Rx ring\n"); 235285b340cbSPyun YongHyeon goto jumbo_fail; 235385b340cbSPyun YongHyeon } 235485b340cbSPyun YongHyeon 235585b340cbSPyun YongHyeon ctx.msk_busaddr = 0; 235685b340cbSPyun YongHyeon error = bus_dmamap_load(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 235785b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 235885b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, MSK_JUMBO_RX_RING_SZ, 235985b340cbSPyun YongHyeon msk_dmamap_cb, &ctx, 0); 236085b340cbSPyun YongHyeon if (error != 0) { 236185b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, 236285b340cbSPyun YongHyeon "failed to load DMA'able memory for jumbo Rx ring\n"); 236385b340cbSPyun YongHyeon goto jumbo_fail; 236485b340cbSPyun YongHyeon } 236585b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr = ctx.msk_busaddr; 236685b340cbSPyun YongHyeon 23670dbe28b3SPyun YongHyeon /* Create DMA maps for jumbo Rx buffers. */ 23680dbe28b3SPyun YongHyeon if ((error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 23690dbe28b3SPyun YongHyeon &sc_if->msk_cdata.msk_jumbo_rx_sparemap)) != 0) { 23700dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23710dbe28b3SPyun YongHyeon "failed to create spare jumbo Rx dmamap\n"); 237285b340cbSPyun YongHyeon goto jumbo_fail; 23730dbe28b3SPyun YongHyeon } 23740dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 23750dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 23760dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 23770dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 23780dbe28b3SPyun YongHyeon error = bus_dmamap_create(sc_if->msk_cdata.msk_jumbo_rx_tag, 0, 23790dbe28b3SPyun YongHyeon &jrxd->rx_dmamap); 23800dbe28b3SPyun YongHyeon if (error != 0) { 23810dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 23820dbe28b3SPyun YongHyeon "failed to create jumbo Rx dmamap\n"); 238385b340cbSPyun YongHyeon goto jumbo_fail; 23840dbe28b3SPyun YongHyeon } 23850dbe28b3SPyun YongHyeon } 23860dbe28b3SPyun YongHyeon 238785b340cbSPyun YongHyeon return (0); 23880dbe28b3SPyun YongHyeon 238985b340cbSPyun YongHyeon jumbo_fail: 239085b340cbSPyun YongHyeon msk_rx_dma_jfree(sc_if); 239185b340cbSPyun YongHyeon device_printf(sc_if->msk_if_dev, "disabling jumbo frame support " 239285b340cbSPyun YongHyeon "due to resource shortage\n"); 2393e2b16603SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_JUMBO; 23940dbe28b3SPyun YongHyeon return (error); 23950dbe28b3SPyun YongHyeon } 23960dbe28b3SPyun YongHyeon 23970dbe28b3SPyun YongHyeon static void 23980dbe28b3SPyun YongHyeon msk_txrx_dma_free(struct msk_if_softc *sc_if) 23990dbe28b3SPyun YongHyeon { 24000dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 24010dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 24020dbe28b3SPyun YongHyeon int i; 24030dbe28b3SPyun YongHyeon 24040dbe28b3SPyun YongHyeon /* Tx ring. */ 24050dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_tag) { 24060dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map) 24070dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_ring_tag, 24080dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 24090dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_ring_map && 24100dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring) 24110dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_tx_ring_tag, 24120dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring, 24130dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map); 24140dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring = NULL; 24150dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map = NULL; 24160dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_ring_tag); 24170dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_tag = NULL; 24180dbe28b3SPyun YongHyeon } 24190dbe28b3SPyun YongHyeon /* Rx ring. */ 24200dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_tag) { 24210dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map) 24220dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_ring_tag, 24230dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 24240dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_ring_map && 24250dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring) 24260dbe28b3SPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_rx_ring_tag, 24270dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring, 24280dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map); 24290dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring = NULL; 24300dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map = NULL; 24310dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_ring_tag); 24320dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag = NULL; 24330dbe28b3SPyun YongHyeon } 24340dbe28b3SPyun YongHyeon /* Tx buffers. */ 24350dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_tag) { 24360dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 24370dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 24380dbe28b3SPyun YongHyeon if (txd->tx_dmamap) { 24390dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_tx_tag, 24400dbe28b3SPyun YongHyeon txd->tx_dmamap); 24410dbe28b3SPyun YongHyeon txd->tx_dmamap = NULL; 24420dbe28b3SPyun YongHyeon } 24430dbe28b3SPyun YongHyeon } 24440dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_tx_tag); 24450dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_tag = NULL; 24460dbe28b3SPyun YongHyeon } 24470dbe28b3SPyun YongHyeon /* Rx buffers. */ 24480dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_tag) { 24490dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 24500dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 24510dbe28b3SPyun YongHyeon if (rxd->rx_dmamap) { 24520dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 24530dbe28b3SPyun YongHyeon rxd->rx_dmamap); 24540dbe28b3SPyun YongHyeon rxd->rx_dmamap = NULL; 24550dbe28b3SPyun YongHyeon } 24560dbe28b3SPyun YongHyeon } 24570dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_rx_sparemap) { 24580dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_rx_tag, 24590dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap); 24600dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_sparemap = 0; 24610dbe28b3SPyun YongHyeon } 24620dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_rx_tag); 24630dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_tag = NULL; 24640dbe28b3SPyun YongHyeon } 246585b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_parent_tag) { 246685b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_parent_tag); 246785b340cbSPyun YongHyeon sc_if->msk_cdata.msk_parent_tag = NULL; 246885b340cbSPyun YongHyeon } 246985b340cbSPyun YongHyeon } 247085b340cbSPyun YongHyeon 247185b340cbSPyun YongHyeon static void 247285b340cbSPyun YongHyeon msk_rx_dma_jfree(struct msk_if_softc *sc_if) 247385b340cbSPyun YongHyeon { 247485b340cbSPyun YongHyeon struct msk_rxdesc *jrxd; 247585b340cbSPyun YongHyeon int i; 247685b340cbSPyun YongHyeon 247785b340cbSPyun YongHyeon /* Jumbo Rx ring. */ 247885b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_tag) { 247985b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map) 248085b340cbSPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 248185b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 248285b340cbSPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_ring_map && 248385b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring) 248485b340cbSPyun YongHyeon bus_dmamem_free(sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 248585b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring, 248685b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map); 248785b340cbSPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring = NULL; 248885b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map = NULL; 248985b340cbSPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_ring_tag); 249085b340cbSPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag = NULL; 249185b340cbSPyun YongHyeon } 24920dbe28b3SPyun YongHyeon /* Jumbo Rx buffers. */ 24930dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_tag) { 24940dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 24950dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 24960dbe28b3SPyun YongHyeon if (jrxd->rx_dmamap) { 24970dbe28b3SPyun YongHyeon bus_dmamap_destroy( 24980dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag, 24990dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 25000dbe28b3SPyun YongHyeon jrxd->rx_dmamap = NULL; 25010dbe28b3SPyun YongHyeon } 25020dbe28b3SPyun YongHyeon } 25030dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_jumbo_rx_sparemap) { 25040dbe28b3SPyun YongHyeon bus_dmamap_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag, 25050dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap); 25060dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_sparemap = 0; 25070dbe28b3SPyun YongHyeon } 25080dbe28b3SPyun YongHyeon bus_dma_tag_destroy(sc_if->msk_cdata.msk_jumbo_rx_tag); 25090dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_tag = NULL; 25100dbe28b3SPyun YongHyeon } 25110dbe28b3SPyun YongHyeon } 25120dbe28b3SPyun YongHyeon 25130dbe28b3SPyun YongHyeon static int 25140dbe28b3SPyun YongHyeon msk_encap(struct msk_if_softc *sc_if, struct mbuf **m_head) 25150dbe28b3SPyun YongHyeon { 25160dbe28b3SPyun YongHyeon struct msk_txdesc *txd, *txd_last; 25170dbe28b3SPyun YongHyeon struct msk_tx_desc *tx_le; 25180dbe28b3SPyun YongHyeon struct mbuf *m; 25190dbe28b3SPyun YongHyeon bus_dmamap_t map; 25200dbe28b3SPyun YongHyeon bus_dma_segment_t txsegs[MSK_MAXTXSEGS]; 25210dbe28b3SPyun YongHyeon uint32_t control, prod, si; 25220dbe28b3SPyun YongHyeon uint16_t offset, tcp_offset, tso_mtu; 25230dbe28b3SPyun YongHyeon int error, i, nseg, tso; 25240dbe28b3SPyun YongHyeon 25250dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 25260dbe28b3SPyun YongHyeon 25270dbe28b3SPyun YongHyeon tcp_offset = offset = 0; 25280dbe28b3SPyun YongHyeon m = *m_head; 2529ebb25bfaSPyun YongHyeon if (((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 2530ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) || 2531ebb25bfaSPyun YongHyeon ((sc_if->msk_flags & MSK_FLAG_DESCV2) == 0 && 2532ebb25bfaSPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TSO) != 0)) { 25330dbe28b3SPyun YongHyeon /* 25340dbe28b3SPyun YongHyeon * Since mbuf has no protocol specific structure information 25350dbe28b3SPyun YongHyeon * in it we have to inspect protocol information here to 25360dbe28b3SPyun YongHyeon * setup TSO and checksum offload. I don't know why Marvell 25370dbe28b3SPyun YongHyeon * made a such decision in chip design because other GigE 25380dbe28b3SPyun YongHyeon * hardwares normally takes care of all these chores in 25390dbe28b3SPyun YongHyeon * hardware. However, TSO performance of Yukon II is very 25400dbe28b3SPyun YongHyeon * good such that it's worth to implement it. 25410dbe28b3SPyun YongHyeon */ 25420dbe28b3SPyun YongHyeon struct ether_header *eh; 25430dbe28b3SPyun YongHyeon struct ip *ip; 25440dbe28b3SPyun YongHyeon struct tcphdr *tcp; 25450dbe28b3SPyun YongHyeon 2546ad415775SPyun YongHyeon if (M_WRITABLE(m) == 0) { 2547ad415775SPyun YongHyeon /* Get a writable copy. */ 2548ad415775SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 2549ad415775SPyun YongHyeon m_freem(*m_head); 2550ad415775SPyun YongHyeon if (m == NULL) { 2551ad415775SPyun YongHyeon *m_head = NULL; 2552ad415775SPyun YongHyeon return (ENOBUFS); 2553ad415775SPyun YongHyeon } 2554ad415775SPyun YongHyeon *m_head = m; 2555ad415775SPyun YongHyeon } 25560dbe28b3SPyun YongHyeon 25570dbe28b3SPyun YongHyeon offset = sizeof(struct ether_header); 25580dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 25590dbe28b3SPyun YongHyeon if (m == NULL) { 25600dbe28b3SPyun YongHyeon *m_head = NULL; 25610dbe28b3SPyun YongHyeon return (ENOBUFS); 25620dbe28b3SPyun YongHyeon } 25630dbe28b3SPyun YongHyeon eh = mtod(m, struct ether_header *); 25640dbe28b3SPyun YongHyeon /* Check if hardware VLAN insertion is off. */ 25650dbe28b3SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 25660dbe28b3SPyun YongHyeon offset = sizeof(struct ether_vlan_header); 25670dbe28b3SPyun YongHyeon m = m_pullup(m, offset); 25680dbe28b3SPyun YongHyeon if (m == NULL) { 25690dbe28b3SPyun YongHyeon *m_head = NULL; 25700dbe28b3SPyun YongHyeon return (ENOBUFS); 25710dbe28b3SPyun YongHyeon } 2572b5898b80SPyun YongHyeon } 25730dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct ip)); 25740dbe28b3SPyun YongHyeon if (m == NULL) { 25750dbe28b3SPyun YongHyeon *m_head = NULL; 25760dbe28b3SPyun YongHyeon return (ENOBUFS); 25770dbe28b3SPyun YongHyeon } 2578b5898b80SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + offset); 25790dbe28b3SPyun YongHyeon offset += (ip->ip_hl << 2); 25800dbe28b3SPyun YongHyeon tcp_offset = offset; 2581b5898b80SPyun YongHyeon /* 2582b5898b80SPyun YongHyeon * It seems that Yukon II has Tx checksum offload bug for 2583b5898b80SPyun YongHyeon * small TCP packets that's less than 60 bytes in size 2584b5898b80SPyun YongHyeon * (e.g. TCP window probe packet, pure ACK packet). 2585b5898b80SPyun YongHyeon * Common work around like padding with zeros to make the 2586b5898b80SPyun YongHyeon * frame minimum ethernet frame size didn't work at all. 2587b5898b80SPyun YongHyeon * Instead of disabling checksum offload completely we 2588b5898b80SPyun YongHyeon * resort to S/W checksum routine when we encounter short 2589b5898b80SPyun YongHyeon * TCP frames. 2590b5898b80SPyun YongHyeon * Short UDP packets appear to be handled correctly by 2591ebb25bfaSPyun YongHyeon * Yukon II. Also I assume this bug does not happen on 2592ebb25bfaSPyun YongHyeon * controllers that use newer descriptor format or 2593ebb25bfaSPyun YongHyeon * automatic Tx checksum calaulcation. 2594b5898b80SPyun YongHyeon */ 2595ebb25bfaSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) == 0 && 2596ebb25bfaSPyun YongHyeon (m->m_pkthdr.len < MSK_MIN_FRAMELEN) && 2597b5898b80SPyun YongHyeon (m->m_pkthdr.csum_flags & CSUM_TCP) != 0) { 2598925da971SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 2599925da971SPyun YongHyeon if (m == NULL) { 2600925da971SPyun YongHyeon *m_head = NULL; 2601925da971SPyun YongHyeon return (ENOBUFS); 2602925da971SPyun YongHyeon } 2603b5898b80SPyun YongHyeon *(uint16_t *)(m->m_data + offset + 2604f9ad2b2fSPyun YongHyeon m->m_pkthdr.csum_data) = in_cksum_skip(m, 2605f9ad2b2fSPyun YongHyeon m->m_pkthdr.len, offset); 2606b5898b80SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_TCP; 2607b5898b80SPyun YongHyeon } 26080dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 26090dbe28b3SPyun YongHyeon m = m_pullup(m, offset + sizeof(struct tcphdr)); 26100dbe28b3SPyun YongHyeon if (m == NULL) { 26110dbe28b3SPyun YongHyeon *m_head = NULL; 26120dbe28b3SPyun YongHyeon return (ENOBUFS); 26130dbe28b3SPyun YongHyeon } 26143326191fSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + offset); 26150dbe28b3SPyun YongHyeon offset += (tcp->th_off << 2); 26160dbe28b3SPyun YongHyeon } 26170dbe28b3SPyun YongHyeon *m_head = m; 26180dbe28b3SPyun YongHyeon } 26190dbe28b3SPyun YongHyeon 26200dbe28b3SPyun YongHyeon prod = sc_if->msk_cdata.msk_tx_prod; 26210dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 26220dbe28b3SPyun YongHyeon txd_last = txd; 26230dbe28b3SPyun YongHyeon map = txd->tx_dmamap; 26240dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, map, 26250dbe28b3SPyun YongHyeon *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 26260dbe28b3SPyun YongHyeon if (error == EFBIG) { 2627304a4c6fSJohn Baldwin m = m_collapse(*m_head, M_DONTWAIT, MSK_MAXTXSEGS); 26280dbe28b3SPyun YongHyeon if (m == NULL) { 26290dbe28b3SPyun YongHyeon m_freem(*m_head); 26300dbe28b3SPyun YongHyeon *m_head = NULL; 26310dbe28b3SPyun YongHyeon return (ENOBUFS); 26320dbe28b3SPyun YongHyeon } 26330dbe28b3SPyun YongHyeon *m_head = m; 26340dbe28b3SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc_if->msk_cdata.msk_tx_tag, 26350dbe28b3SPyun YongHyeon map, *m_head, txsegs, &nseg, BUS_DMA_NOWAIT); 26360dbe28b3SPyun YongHyeon if (error != 0) { 26370dbe28b3SPyun YongHyeon m_freem(*m_head); 26380dbe28b3SPyun YongHyeon *m_head = NULL; 26390dbe28b3SPyun YongHyeon return (error); 26400dbe28b3SPyun YongHyeon } 26410dbe28b3SPyun YongHyeon } else if (error != 0) 26420dbe28b3SPyun YongHyeon return (error); 26430dbe28b3SPyun YongHyeon if (nseg == 0) { 26440dbe28b3SPyun YongHyeon m_freem(*m_head); 26450dbe28b3SPyun YongHyeon *m_head = NULL; 26460dbe28b3SPyun YongHyeon return (EIO); 26470dbe28b3SPyun YongHyeon } 26480dbe28b3SPyun YongHyeon 26490dbe28b3SPyun YongHyeon /* Check number of available descriptors. */ 26500dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt + nseg >= 26510dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT)) { 26520dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, map); 26530dbe28b3SPyun YongHyeon return (ENOBUFS); 26540dbe28b3SPyun YongHyeon } 26550dbe28b3SPyun YongHyeon 26560dbe28b3SPyun YongHyeon control = 0; 26570dbe28b3SPyun YongHyeon tso = 0; 26580dbe28b3SPyun YongHyeon tx_le = NULL; 26590dbe28b3SPyun YongHyeon 26600dbe28b3SPyun YongHyeon /* Check TSO support. */ 26610dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2662262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2663262e9dcfSPyun YongHyeon tso_mtu = m->m_pkthdr.tso_segsz; 2664262e9dcfSPyun YongHyeon else 26650dbe28b3SPyun YongHyeon tso_mtu = offset + m->m_pkthdr.tso_segsz; 26660dbe28b3SPyun YongHyeon if (tso_mtu != sc_if->msk_cdata.msk_tso_mtu) { 26670dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 26680dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(tso_mtu); 2669262e9dcfSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_DESCV2) != 0) 2670262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(OP_MSS | HW_OWNER); 2671262e9dcfSPyun YongHyeon else 2672262e9dcfSPyun YongHyeon tx_le->msk_control = 2673262e9dcfSPyun YongHyeon htole32(OP_LRGLEN | HW_OWNER); 26740dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 26750dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 26760dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tso_mtu = tso_mtu; 26770dbe28b3SPyun YongHyeon } 26780dbe28b3SPyun YongHyeon tso++; 26790dbe28b3SPyun YongHyeon } 26800dbe28b3SPyun YongHyeon /* Check if we have a VLAN tag to insert. */ 26810dbe28b3SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 26820dbe28b3SPyun YongHyeon if (tso == 0) { 26830dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 26840dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(0); 26850dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(OP_VLAN | HW_OWNER | 26860dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 26870dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 26880dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 26890dbe28b3SPyun YongHyeon } else { 26900dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(OP_VLAN | 26910dbe28b3SPyun YongHyeon htons(m->m_pkthdr.ether_vtag)); 26920dbe28b3SPyun YongHyeon } 26930dbe28b3SPyun YongHyeon control |= INS_VLAN; 26940dbe28b3SPyun YongHyeon } 26950dbe28b3SPyun YongHyeon /* Check if we have to handle checksum offload. */ 26960dbe28b3SPyun YongHyeon if (tso == 0 && (m->m_pkthdr.csum_flags & MSK_CSUM_FEATURES) != 0) { 2697ebb25bfaSPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_AUTOTX_CSUM) != 0) 2698262e9dcfSPyun YongHyeon control |= CALSUM; 2699262e9dcfSPyun YongHyeon else { 27000dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 2701262e9dcfSPyun YongHyeon tx_le->msk_addr = htole32(((tcp_offset + 2702262e9dcfSPyun YongHyeon m->m_pkthdr.csum_data) & 0xffff) | 2703262e9dcfSPyun YongHyeon ((uint32_t)tcp_offset << 16)); 2704262e9dcfSPyun YongHyeon tx_le->msk_control = htole32(1 << 16 | 2705262e9dcfSPyun YongHyeon (OP_TCPLISW | HW_OWNER)); 27060dbe28b3SPyun YongHyeon control = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM; 27070dbe28b3SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 27080dbe28b3SPyun YongHyeon control |= UDPTCP; 27090dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27100dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27110dbe28b3SPyun YongHyeon } 2712262e9dcfSPyun YongHyeon } 27130dbe28b3SPyun YongHyeon 27140dbe28b3SPyun YongHyeon si = prod; 27150dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27160dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[0].ds_addr)); 27170dbe28b3SPyun YongHyeon if (tso == 0) 27180dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 27190dbe28b3SPyun YongHyeon OP_PACKET); 27200dbe28b3SPyun YongHyeon else 27210dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[0].ds_len | control | 27220dbe28b3SPyun YongHyeon OP_LARGESEND); 27230dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27240dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27250dbe28b3SPyun YongHyeon 27260dbe28b3SPyun YongHyeon for (i = 1; i < nseg; i++) { 27270dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27280dbe28b3SPyun YongHyeon tx_le->msk_addr = htole32(MSK_ADDR_LO(txsegs[i].ds_addr)); 27290dbe28b3SPyun YongHyeon tx_le->msk_control = htole32(txsegs[i].ds_len | control | 27300dbe28b3SPyun YongHyeon OP_BUFFER | HW_OWNER); 27310dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt++; 27320dbe28b3SPyun YongHyeon MSK_INC(prod, MSK_TX_RING_CNT); 27330dbe28b3SPyun YongHyeon } 27340dbe28b3SPyun YongHyeon /* Update producer index. */ 27350dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod = prod; 27360dbe28b3SPyun YongHyeon 27370dbe28b3SPyun YongHyeon /* Set EOP on the last desciptor. */ 27380dbe28b3SPyun YongHyeon prod = (prod + MSK_TX_RING_CNT - 1) % MSK_TX_RING_CNT; 27390dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[prod]; 27400dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(EOP); 27410dbe28b3SPyun YongHyeon 27420dbe28b3SPyun YongHyeon /* Turn the first descriptor ownership to hardware. */ 27430dbe28b3SPyun YongHyeon tx_le = &sc_if->msk_rdata.msk_tx_ring[si]; 27440dbe28b3SPyun YongHyeon tx_le->msk_control |= htole32(HW_OWNER); 27450dbe28b3SPyun YongHyeon 27460dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[prod]; 27470dbe28b3SPyun YongHyeon map = txd_last->tx_dmamap; 27480dbe28b3SPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 27490dbe28b3SPyun YongHyeon txd->tx_dmamap = map; 27500dbe28b3SPyun YongHyeon txd->tx_m = m; 27510dbe28b3SPyun YongHyeon 27520dbe28b3SPyun YongHyeon /* Sync descriptors. */ 27530dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, map, BUS_DMASYNC_PREWRITE); 27540dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 27550dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 27560dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 27570dbe28b3SPyun YongHyeon 27580dbe28b3SPyun YongHyeon return (0); 27590dbe28b3SPyun YongHyeon } 27600dbe28b3SPyun YongHyeon 27610dbe28b3SPyun YongHyeon static void 27620dbe28b3SPyun YongHyeon msk_tx_task(void *arg, int pending) 27630dbe28b3SPyun YongHyeon { 27640dbe28b3SPyun YongHyeon struct ifnet *ifp; 27650dbe28b3SPyun YongHyeon 27660dbe28b3SPyun YongHyeon ifp = arg; 27670dbe28b3SPyun YongHyeon msk_start(ifp); 27680dbe28b3SPyun YongHyeon } 27690dbe28b3SPyun YongHyeon 27700dbe28b3SPyun YongHyeon static void 27710dbe28b3SPyun YongHyeon msk_start(struct ifnet *ifp) 27720dbe28b3SPyun YongHyeon { 27730dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 27740dbe28b3SPyun YongHyeon struct mbuf *m_head; 27750dbe28b3SPyun YongHyeon int enq; 27760dbe28b3SPyun YongHyeon 27770dbe28b3SPyun YongHyeon sc_if = ifp->if_softc; 27780dbe28b3SPyun YongHyeon 27790dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 27800dbe28b3SPyun YongHyeon 27810dbe28b3SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2782ab7df1e4SPyun YongHyeon IFF_DRV_RUNNING || (sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 27830dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 27840dbe28b3SPyun YongHyeon return; 27850dbe28b3SPyun YongHyeon } 27860dbe28b3SPyun YongHyeon 27870dbe28b3SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 27880dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt < 27890dbe28b3SPyun YongHyeon (MSK_TX_RING_CNT - MSK_RESERVED_TX_DESC_CNT); ) { 27900dbe28b3SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 27910dbe28b3SPyun YongHyeon if (m_head == NULL) 27920dbe28b3SPyun YongHyeon break; 27930dbe28b3SPyun YongHyeon /* 27940dbe28b3SPyun YongHyeon * Pack the data into the transmit ring. If we 27950dbe28b3SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 27960dbe28b3SPyun YongHyeon * for the NIC to drain the ring. 27970dbe28b3SPyun YongHyeon */ 27980dbe28b3SPyun YongHyeon if (msk_encap(sc_if, &m_head) != 0) { 27990dbe28b3SPyun YongHyeon if (m_head == NULL) 28000dbe28b3SPyun YongHyeon break; 28010dbe28b3SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 28020dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 28030dbe28b3SPyun YongHyeon break; 28040dbe28b3SPyun YongHyeon } 28050dbe28b3SPyun YongHyeon 28060dbe28b3SPyun YongHyeon enq++; 28070dbe28b3SPyun YongHyeon /* 28080dbe28b3SPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 28090dbe28b3SPyun YongHyeon * to him. 28100dbe28b3SPyun YongHyeon */ 281159a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 28120dbe28b3SPyun YongHyeon } 28130dbe28b3SPyun YongHyeon 28140dbe28b3SPyun YongHyeon if (enq > 0) { 28150dbe28b3SPyun YongHyeon /* Transmit */ 28160dbe28b3SPyun YongHyeon CSR_WRITE_2(sc_if->msk_softc, 28170dbe28b3SPyun YongHyeon Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_PUT_IDX_REG), 28180dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_prod); 28190dbe28b3SPyun YongHyeon 28200dbe28b3SPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 28212271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = MSK_TX_TIMEOUT; 28220dbe28b3SPyun YongHyeon } 28230dbe28b3SPyun YongHyeon 28240dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 28250dbe28b3SPyun YongHyeon } 28260dbe28b3SPyun YongHyeon 28270dbe28b3SPyun YongHyeon static void 28282271eac7SPyun YongHyeon msk_watchdog(struct msk_if_softc *sc_if) 28290dbe28b3SPyun YongHyeon { 28300dbe28b3SPyun YongHyeon struct ifnet *ifp; 28310dbe28b3SPyun YongHyeon uint32_t ridx; 28320dbe28b3SPyun YongHyeon int idx; 28330dbe28b3SPyun YongHyeon 28340dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 28350dbe28b3SPyun YongHyeon 28362271eac7SPyun YongHyeon if (sc_if->msk_watchdog_timer == 0 || --sc_if->msk_watchdog_timer) 28372271eac7SPyun YongHyeon return; 28380dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 2839ab7df1e4SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_LINK) == 0) { 28400dbe28b3SPyun YongHyeon if (bootverbose) 28410dbe28b3SPyun YongHyeon if_printf(sc_if->msk_ifp, "watchdog timeout " 28420dbe28b3SPyun YongHyeon "(missed link)\n"); 28430dbe28b3SPyun YongHyeon ifp->if_oerrors++; 284489e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 28450dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 28460dbe28b3SPyun YongHyeon return; 28470dbe28b3SPyun YongHyeon } 28480dbe28b3SPyun YongHyeon 28490dbe28b3SPyun YongHyeon /* 28500dbe28b3SPyun YongHyeon * Reclaim first as there is a possibility of losing Tx completion 28510dbe28b3SPyun YongHyeon * interrupts. 28520dbe28b3SPyun YongHyeon */ 28530dbe28b3SPyun YongHyeon ridx = sc_if->msk_port == MSK_PORT_A ? STAT_TXA1_RIDX : STAT_TXA2_RIDX; 28540dbe28b3SPyun YongHyeon idx = CSR_READ_2(sc_if->msk_softc, ridx); 28550dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cons != idx) { 28560dbe28b3SPyun YongHyeon msk_txeof(sc_if, idx); 28570dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) { 28580dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout (missed Tx interrupts) " 28590dbe28b3SPyun YongHyeon "-- recovering\n"); 28600dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28610dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, 28620dbe28b3SPyun YongHyeon &sc_if->msk_tx_task); 28630dbe28b3SPyun YongHyeon return; 28640dbe28b3SPyun YongHyeon } 28650dbe28b3SPyun YongHyeon } 28660dbe28b3SPyun YongHyeon 28670dbe28b3SPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 28680dbe28b3SPyun YongHyeon ifp->if_oerrors++; 286989e22666SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 28700dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 28710dbe28b3SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28720dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if->msk_tx_task); 28730dbe28b3SPyun YongHyeon } 28740dbe28b3SPyun YongHyeon 28756a087a87SPyun YongHyeon static int 28760dbe28b3SPyun YongHyeon mskc_shutdown(device_t dev) 28770dbe28b3SPyun YongHyeon { 28780dbe28b3SPyun YongHyeon struct msk_softc *sc; 28790dbe28b3SPyun YongHyeon int i; 28800dbe28b3SPyun YongHyeon 28810dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 28820dbe28b3SPyun YongHyeon MSK_LOCK(sc); 28830dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 28840dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL) 28850dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 28860dbe28b3SPyun YongHyeon } 28870dbe28b3SPyun YongHyeon 28880dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 28890dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 28900dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 28910dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 28920dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 28930dbe28b3SPyun YongHyeon 28940dbe28b3SPyun YongHyeon /* Put hardware reset. */ 28950dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 28960dbe28b3SPyun YongHyeon 28970dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 28986a087a87SPyun YongHyeon return (0); 28990dbe28b3SPyun YongHyeon } 29000dbe28b3SPyun YongHyeon 29010dbe28b3SPyun YongHyeon static int 29020dbe28b3SPyun YongHyeon mskc_suspend(device_t dev) 29030dbe28b3SPyun YongHyeon { 29040dbe28b3SPyun YongHyeon struct msk_softc *sc; 29050dbe28b3SPyun YongHyeon int i; 29060dbe28b3SPyun YongHyeon 29070dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 29080dbe28b3SPyun YongHyeon 29090dbe28b3SPyun YongHyeon MSK_LOCK(sc); 29100dbe28b3SPyun YongHyeon 29110dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 29120dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 29130dbe28b3SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_drv_flags & 29140dbe28b3SPyun YongHyeon IFF_DRV_RUNNING) != 0)) 29150dbe28b3SPyun YongHyeon msk_stop(sc->msk_if[i]); 29160dbe28b3SPyun YongHyeon } 29170dbe28b3SPyun YongHyeon 29180dbe28b3SPyun YongHyeon /* Disable all interrupts. */ 29190dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, 0); 29200dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 29210dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 0); 29220dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 29230dbe28b3SPyun YongHyeon 29240dbe28b3SPyun YongHyeon msk_phy_power(sc, MSK_PHY_POWERDOWN); 29250dbe28b3SPyun YongHyeon 29260dbe28b3SPyun YongHyeon /* Put hardware reset. */ 29270dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, B0_CTST, CS_RST_SET); 2928ab7df1e4SPyun YongHyeon sc->msk_pflags |= MSK_FLAG_SUSPEND; 29290dbe28b3SPyun YongHyeon 29300dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 29310dbe28b3SPyun YongHyeon 29320dbe28b3SPyun YongHyeon return (0); 29330dbe28b3SPyun YongHyeon } 29340dbe28b3SPyun YongHyeon 29350dbe28b3SPyun YongHyeon static int 29360dbe28b3SPyun YongHyeon mskc_resume(device_t dev) 29370dbe28b3SPyun YongHyeon { 29380dbe28b3SPyun YongHyeon struct msk_softc *sc; 29390dbe28b3SPyun YongHyeon int i; 29400dbe28b3SPyun YongHyeon 29410dbe28b3SPyun YongHyeon sc = device_get_softc(dev); 29420dbe28b3SPyun YongHyeon 29430dbe28b3SPyun YongHyeon MSK_LOCK(sc); 29440dbe28b3SPyun YongHyeon 29450dbe28b3SPyun YongHyeon mskc_reset(sc); 29460dbe28b3SPyun YongHyeon for (i = 0; i < sc->msk_num_port; i++) { 29470dbe28b3SPyun YongHyeon if (sc->msk_if[i] != NULL && sc->msk_if[i]->msk_ifp != NULL && 294889e22666SPyun YongHyeon ((sc->msk_if[i]->msk_ifp->if_flags & IFF_UP) != 0)) { 294989e22666SPyun YongHyeon sc->msk_if[i]->msk_ifp->if_drv_flags &= 295089e22666SPyun YongHyeon ~IFF_DRV_RUNNING; 29510dbe28b3SPyun YongHyeon msk_init_locked(sc->msk_if[i]); 29520dbe28b3SPyun YongHyeon } 295389e22666SPyun YongHyeon } 295440d6bed8SPyun YongHyeon sc->msk_pflags &= ~MSK_FLAG_SUSPEND; 29550dbe28b3SPyun YongHyeon 29560dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 29570dbe28b3SPyun YongHyeon 29580dbe28b3SPyun YongHyeon return (0); 29590dbe28b3SPyun YongHyeon } 29600dbe28b3SPyun YongHyeon 296183c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 296283c04c93SPyun YongHyeon static __inline void 296383c04c93SPyun YongHyeon msk_fixup_rx(struct mbuf *m) 296483c04c93SPyun YongHyeon { 296583c04c93SPyun YongHyeon int i; 296683c04c93SPyun YongHyeon uint16_t *src, *dst; 296783c04c93SPyun YongHyeon 296883c04c93SPyun YongHyeon src = mtod(m, uint16_t *); 296983c04c93SPyun YongHyeon dst = src - 3; 297083c04c93SPyun YongHyeon 297183c04c93SPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 297283c04c93SPyun YongHyeon *dst++ = *src++; 297383c04c93SPyun YongHyeon 297483c04c93SPyun YongHyeon m->m_data -= (MSK_RX_BUF_ALIGN - ETHER_ALIGN); 297583c04c93SPyun YongHyeon } 297683c04c93SPyun YongHyeon #endif 297783c04c93SPyun YongHyeon 29780dbe28b3SPyun YongHyeon static void 2979efb74172SPyun YongHyeon msk_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 2980efb74172SPyun YongHyeon int len) 29810dbe28b3SPyun YongHyeon { 29820dbe28b3SPyun YongHyeon struct mbuf *m; 29830dbe28b3SPyun YongHyeon struct ifnet *ifp; 29840dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 29850dbe28b3SPyun YongHyeon int cons, rxlen; 29860dbe28b3SPyun YongHyeon 29870dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 29880dbe28b3SPyun YongHyeon 29890dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 29900dbe28b3SPyun YongHyeon 29910dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 29920dbe28b3SPyun YongHyeon do { 29930dbe28b3SPyun YongHyeon rxlen = status >> 16; 299471e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 299571e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 29960dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 2997224003b7SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_NORXCHK) != 0) { 2998224003b7SPyun YongHyeon /* 2999224003b7SPyun YongHyeon * For controllers that returns bogus status code 3000224003b7SPyun YongHyeon * just do minimal check and let upper stack 3001224003b7SPyun YongHyeon * handle this frame. 3002224003b7SPyun YongHyeon */ 3003224003b7SPyun YongHyeon if (len > MSK_MAX_FRAMELEN || len < ETHER_HDR_LEN) { 3004224003b7SPyun YongHyeon ifp->if_ierrors++; 3005224003b7SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 3006224003b7SPyun YongHyeon break; 3007224003b7SPyun YongHyeon } 3008224003b7SPyun YongHyeon } else if (len > sc_if->msk_framesize || 30090dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 30100dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 30110dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 30120dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 30130dbe28b3SPyun YongHyeon ifp->if_ierrors++; 30140dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 30150dbe28b3SPyun YongHyeon break; 30160dbe28b3SPyun YongHyeon } 30170dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[cons]; 30180dbe28b3SPyun YongHyeon m = rxd->rx_m; 30190dbe28b3SPyun YongHyeon if (msk_newbuf(sc_if, cons) != 0) { 30200dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 30210dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 30220dbe28b3SPyun YongHyeon msk_discard_rxbuf(sc_if, cons); 30230dbe28b3SPyun YongHyeon break; 30240dbe28b3SPyun YongHyeon } 30250dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 30260dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 302783c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 302883c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 302983c04c93SPyun YongHyeon msk_fixup_rx(m); 303083c04c93SPyun YongHyeon #endif 30310dbe28b3SPyun YongHyeon ifp->if_ipackets++; 3032efb74172SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 3033efb74172SPyun YongHyeon (control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) { 3034efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 3035efb74172SPyun YongHyeon if ((control & CSS_IPV4_CSUM_OK) != 0) 3036efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 3037efb74172SPyun YongHyeon if ((control & (CSS_TCP | CSS_UDP)) != 0 && 3038efb74172SPyun YongHyeon (control & (CSS_TCPUDP_CSUM_OK)) != 0) { 3039efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 3040efb74172SPyun YongHyeon CSUM_PSEUDO_HDR; 3041efb74172SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 3042efb74172SPyun YongHyeon } 3043efb74172SPyun YongHyeon } 30440dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 30450dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 30460dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 30470dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 30480dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 30490dbe28b3SPyun YongHyeon } 30500dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 30510dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 30520dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 30530dbe28b3SPyun YongHyeon } while (0); 30540dbe28b3SPyun YongHyeon 30550dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_RX_RING_CNT); 30560dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_RX_RING_CNT); 30570dbe28b3SPyun YongHyeon } 30580dbe28b3SPyun YongHyeon 30590dbe28b3SPyun YongHyeon static void 3060efb74172SPyun YongHyeon msk_jumbo_rxeof(struct msk_if_softc *sc_if, uint32_t status, uint32_t control, 3061efb74172SPyun YongHyeon int len) 30620dbe28b3SPyun YongHyeon { 30630dbe28b3SPyun YongHyeon struct mbuf *m; 30640dbe28b3SPyun YongHyeon struct ifnet *ifp; 30650dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 30660dbe28b3SPyun YongHyeon int cons, rxlen; 30670dbe28b3SPyun YongHyeon 30680dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 30690dbe28b3SPyun YongHyeon 30700dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 30710dbe28b3SPyun YongHyeon 30720dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_rx_cons; 30730dbe28b3SPyun YongHyeon do { 30740dbe28b3SPyun YongHyeon rxlen = status >> 16; 307571e88667SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 307671e88667SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 30770dbe28b3SPyun YongHyeon rxlen -= ETHER_VLAN_ENCAP_LEN; 30780dbe28b3SPyun YongHyeon if (len > sc_if->msk_framesize || 30790dbe28b3SPyun YongHyeon ((status & GMR_FS_ANY_ERR) != 0) || 30800dbe28b3SPyun YongHyeon ((status & GMR_FS_RX_OK) == 0) || (rxlen != len)) { 30810dbe28b3SPyun YongHyeon /* Don't count flow-control packet as errors. */ 30820dbe28b3SPyun YongHyeon if ((status & GMR_FS_GOOD_FC) == 0) 30830dbe28b3SPyun YongHyeon ifp->if_ierrors++; 30840dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 30850dbe28b3SPyun YongHyeon break; 30860dbe28b3SPyun YongHyeon } 30870dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[cons]; 30880dbe28b3SPyun YongHyeon m = jrxd->rx_m; 30890dbe28b3SPyun YongHyeon if (msk_jumbo_newbuf(sc_if, cons) != 0) { 30900dbe28b3SPyun YongHyeon ifp->if_iqdrops++; 30910dbe28b3SPyun YongHyeon /* Reuse old buffer. */ 30920dbe28b3SPyun YongHyeon msk_discard_jumbo_rxbuf(sc_if, cons); 30930dbe28b3SPyun YongHyeon break; 30940dbe28b3SPyun YongHyeon } 30950dbe28b3SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 30960dbe28b3SPyun YongHyeon m->m_pkthdr.len = m->m_len = len; 309783c04c93SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 309883c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) != 0) 309983c04c93SPyun YongHyeon msk_fixup_rx(m); 310083c04c93SPyun YongHyeon #endif 31010dbe28b3SPyun YongHyeon ifp->if_ipackets++; 3102efb74172SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 3103efb74172SPyun YongHyeon (control & (CSS_IPV4 | CSS_IPFRAG)) == CSS_IPV4) { 3104efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 3105efb74172SPyun YongHyeon if ((control & CSS_IPV4_CSUM_OK) != 0) 3106efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 3107efb74172SPyun YongHyeon if ((control & (CSS_TCP | CSS_UDP)) != 0 && 3108efb74172SPyun YongHyeon (control & (CSS_TCPUDP_CSUM_OK)) != 0) { 3109efb74172SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 3110efb74172SPyun YongHyeon CSUM_PSEUDO_HDR; 3111efb74172SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 3112efb74172SPyun YongHyeon } 3113efb74172SPyun YongHyeon } 31140dbe28b3SPyun YongHyeon /* Check for VLAN tagged packets. */ 31150dbe28b3SPyun YongHyeon if ((status & GMR_FS_VLAN) != 0 && 31160dbe28b3SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) { 31170dbe28b3SPyun YongHyeon m->m_pkthdr.ether_vtag = sc_if->msk_vtag; 31180dbe28b3SPyun YongHyeon m->m_flags |= M_VLANTAG; 31190dbe28b3SPyun YongHyeon } 31200dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 31210dbe28b3SPyun YongHyeon (*ifp->if_input)(ifp, m); 31220dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 31230dbe28b3SPyun YongHyeon } while (0); 31240dbe28b3SPyun YongHyeon 31250dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_cons, MSK_JUMBO_RX_RING_CNT); 31260dbe28b3SPyun YongHyeon MSK_INC(sc_if->msk_cdata.msk_rx_prod, MSK_JUMBO_RX_RING_CNT); 31270dbe28b3SPyun YongHyeon } 31280dbe28b3SPyun YongHyeon 31290dbe28b3SPyun YongHyeon static void 31300dbe28b3SPyun YongHyeon msk_txeof(struct msk_if_softc *sc_if, int idx) 31310dbe28b3SPyun YongHyeon { 31320dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 31330dbe28b3SPyun YongHyeon struct msk_tx_desc *cur_tx; 31340dbe28b3SPyun YongHyeon struct ifnet *ifp; 31350dbe28b3SPyun YongHyeon uint32_t control; 31360dbe28b3SPyun YongHyeon int cons, prog; 31370dbe28b3SPyun YongHyeon 31380dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 31390dbe28b3SPyun YongHyeon 31400dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 31410dbe28b3SPyun YongHyeon 31420dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_ring_tag, 31430dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_ring_map, 31440dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 31450dbe28b3SPyun YongHyeon /* 31460dbe28b3SPyun YongHyeon * Go through our tx ring and free mbufs for those 31470dbe28b3SPyun YongHyeon * frames that have been sent. 31480dbe28b3SPyun YongHyeon */ 31490dbe28b3SPyun YongHyeon cons = sc_if->msk_cdata.msk_tx_cons; 31500dbe28b3SPyun YongHyeon prog = 0; 31510dbe28b3SPyun YongHyeon for (; cons != idx; MSK_INC(cons, MSK_TX_RING_CNT)) { 31520dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt <= 0) 31530dbe28b3SPyun YongHyeon break; 31540dbe28b3SPyun YongHyeon prog++; 31550dbe28b3SPyun YongHyeon cur_tx = &sc_if->msk_rdata.msk_tx_ring[cons]; 31560dbe28b3SPyun YongHyeon control = le32toh(cur_tx->msk_control); 31570dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cnt--; 31580dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 31590dbe28b3SPyun YongHyeon if ((control & EOP) == 0) 31600dbe28b3SPyun YongHyeon continue; 31610dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[cons]; 31620dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap, 31630dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 31640dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, txd->tx_dmamap); 31650dbe28b3SPyun YongHyeon 31660dbe28b3SPyun YongHyeon ifp->if_opackets++; 31670dbe28b3SPyun YongHyeon KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!", 31680dbe28b3SPyun YongHyeon __func__)); 31690dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 31700dbe28b3SPyun YongHyeon txd->tx_m = NULL; 31710dbe28b3SPyun YongHyeon } 31720dbe28b3SPyun YongHyeon 31730dbe28b3SPyun YongHyeon if (prog > 0) { 31740dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_tx_cons = cons; 31750dbe28b3SPyun YongHyeon if (sc_if->msk_cdata.msk_tx_cnt == 0) 31762271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 31770dbe28b3SPyun YongHyeon /* No need to sync LEs as we didn't update LEs. */ 31780dbe28b3SPyun YongHyeon } 31790dbe28b3SPyun YongHyeon } 31800dbe28b3SPyun YongHyeon 31810dbe28b3SPyun YongHyeon static void 31820dbe28b3SPyun YongHyeon msk_tick(void *xsc_if) 31830dbe28b3SPyun YongHyeon { 31840dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 31850dbe28b3SPyun YongHyeon struct mii_data *mii; 31860dbe28b3SPyun YongHyeon 31870dbe28b3SPyun YongHyeon sc_if = xsc_if; 31880dbe28b3SPyun YongHyeon 31890dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 31900dbe28b3SPyun YongHyeon 31910dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 31920dbe28b3SPyun YongHyeon 31930dbe28b3SPyun YongHyeon mii_tick(mii); 31942271eac7SPyun YongHyeon msk_watchdog(sc_if); 31950dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 31960dbe28b3SPyun YongHyeon } 31970dbe28b3SPyun YongHyeon 31980dbe28b3SPyun YongHyeon static void 31990dbe28b3SPyun YongHyeon msk_intr_phy(struct msk_if_softc *sc_if) 32000dbe28b3SPyun YongHyeon { 32010dbe28b3SPyun YongHyeon uint16_t status; 32020dbe28b3SPyun YongHyeon 32030dbe28b3SPyun YongHyeon msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 3204431e606dSPyun YongHyeon status = msk_phy_readreg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_STAT); 32050dbe28b3SPyun YongHyeon /* Handle FIFO Underrun/Overflow? */ 32060dbe28b3SPyun YongHyeon if ((status & PHY_M_IS_FIFO_ERROR)) 32070dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 32080dbe28b3SPyun YongHyeon "PHY FIFO underrun/overflow.\n"); 32090dbe28b3SPyun YongHyeon } 32100dbe28b3SPyun YongHyeon 32110dbe28b3SPyun YongHyeon static void 32120dbe28b3SPyun YongHyeon msk_intr_gmac(struct msk_if_softc *sc_if) 32130dbe28b3SPyun YongHyeon { 32140dbe28b3SPyun YongHyeon struct msk_softc *sc; 32150dbe28b3SPyun YongHyeon uint8_t status; 32160dbe28b3SPyun YongHyeon 32170dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 32180dbe28b3SPyun YongHyeon status = CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 32190dbe28b3SPyun YongHyeon 32200dbe28b3SPyun YongHyeon /* GMAC Rx FIFO overrun. */ 32210dbe28b3SPyun YongHyeon if ((status & GM_IS_RX_FF_OR) != 0) { 32220dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), 32230dbe28b3SPyun YongHyeon GMF_CLI_RX_FO); 32240dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx FIFO overrun!\n"); 32250dbe28b3SPyun YongHyeon } 32260dbe28b3SPyun YongHyeon /* GMAC Tx FIFO underrun. */ 32270dbe28b3SPyun YongHyeon if ((status & GM_IS_TX_FF_UR) != 0) { 32280dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 32290dbe28b3SPyun YongHyeon GMF_CLI_TX_FU); 32300dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx FIFO underrun!\n"); 32310dbe28b3SPyun YongHyeon /* 32320dbe28b3SPyun YongHyeon * XXX 32330dbe28b3SPyun YongHyeon * In case of Tx underrun, we may need to flush/reset 32340dbe28b3SPyun YongHyeon * Tx MAC but that would also require resynchronization 32350dbe28b3SPyun YongHyeon * with status LEs. Reintializing status LEs would 32360dbe28b3SPyun YongHyeon * affect other port in dual MAC configuration so it 32370dbe28b3SPyun YongHyeon * should be avoided as possible as we can. 32380dbe28b3SPyun YongHyeon * Due to lack of documentation it's all vague guess but 32390dbe28b3SPyun YongHyeon * it needs more investigation. 32400dbe28b3SPyun YongHyeon */ 32410dbe28b3SPyun YongHyeon } 32420dbe28b3SPyun YongHyeon } 32430dbe28b3SPyun YongHyeon 32440dbe28b3SPyun YongHyeon static void 32450dbe28b3SPyun YongHyeon msk_handle_hwerr(struct msk_if_softc *sc_if, uint32_t status) 32460dbe28b3SPyun YongHyeon { 32470dbe28b3SPyun YongHyeon struct msk_softc *sc; 32480dbe28b3SPyun YongHyeon 32490dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 32500dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RD1) != 0) { 32510dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 32520dbe28b3SPyun YongHyeon "RAM buffer read parity error\n"); 32530dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32540dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 32550dbe28b3SPyun YongHyeon RI_CLR_RD_PERR); 32560dbe28b3SPyun YongHyeon } 32570dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_WR1) != 0) { 32580dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 32590dbe28b3SPyun YongHyeon "RAM buffer write parity error\n"); 32600dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32610dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, SELECT_RAM_BUFFER(sc_if->msk_port, B3_RI_CTRL), 32620dbe28b3SPyun YongHyeon RI_CLR_WR_PERR); 32630dbe28b3SPyun YongHyeon } 32640dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_MAC1) != 0) { 32650dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx MAC parity error\n"); 32660dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32670dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 32680dbe28b3SPyun YongHyeon GMF_CLI_TX_PE); 32690dbe28b3SPyun YongHyeon } 32700dbe28b3SPyun YongHyeon if ((status & Y2_IS_PAR_RX1) != 0) { 32710dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx parity error\n"); 32720dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32730dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_IRQ_PAR); 32740dbe28b3SPyun YongHyeon } 32750dbe28b3SPyun YongHyeon if ((status & (Y2_IS_TCP_TXS1 | Y2_IS_TCP_TXA1)) != 0) { 32760dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "TCP segmentation error\n"); 32770dbe28b3SPyun YongHyeon /* Clear IRQ. */ 32780dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_IRQ_TCP); 32790dbe28b3SPyun YongHyeon } 32800dbe28b3SPyun YongHyeon } 32810dbe28b3SPyun YongHyeon 32820dbe28b3SPyun YongHyeon static void 32830dbe28b3SPyun YongHyeon msk_intr_hwerr(struct msk_softc *sc) 32840dbe28b3SPyun YongHyeon { 32850dbe28b3SPyun YongHyeon uint32_t status; 32860dbe28b3SPyun YongHyeon uint32_t tlphead[4]; 32870dbe28b3SPyun YongHyeon 32880dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_HWE_ISRC); 32890dbe28b3SPyun YongHyeon /* Time Stamp timer overflow. */ 32900dbe28b3SPyun YongHyeon if ((status & Y2_IS_TIST_OV) != 0) 32910dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 32920dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_NEXP) != 0) { 32930dbe28b3SPyun YongHyeon /* 32940dbe28b3SPyun YongHyeon * PCI Express Error occured which is not described in PEX 32950dbe28b3SPyun YongHyeon * spec. 32960dbe28b3SPyun YongHyeon * This error is also mapped either to Master Abort( 32970dbe28b3SPyun YongHyeon * Y2_IS_MST_ERR) or Target Abort (Y2_IS_IRQ_STAT) bit and 32980dbe28b3SPyun YongHyeon * can only be cleared there. 32990dbe28b3SPyun YongHyeon */ 33000dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 33010dbe28b3SPyun YongHyeon "PCI Express protocol violation error\n"); 33020dbe28b3SPyun YongHyeon } 33030dbe28b3SPyun YongHyeon 33040dbe28b3SPyun YongHyeon if ((status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) != 0) { 33050dbe28b3SPyun YongHyeon uint16_t v16; 33060dbe28b3SPyun YongHyeon 33070dbe28b3SPyun YongHyeon if ((status & Y2_IS_MST_ERR) != 0) 33080dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 33090dbe28b3SPyun YongHyeon "unexpected IRQ Status error\n"); 33100dbe28b3SPyun YongHyeon else 33110dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 33120dbe28b3SPyun YongHyeon "unexpected IRQ Master error\n"); 33130dbe28b3SPyun YongHyeon /* Reset all bits in the PCI status register. */ 33140dbe28b3SPyun YongHyeon v16 = pci_read_config(sc->msk_dev, PCIR_STATUS, 2); 33150dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 33160dbe28b3SPyun YongHyeon pci_write_config(sc->msk_dev, PCIR_STATUS, v16 | 33170dbe28b3SPyun YongHyeon PCIM_STATUS_PERR | PCIM_STATUS_SERR | PCIM_STATUS_RMABORT | 33180dbe28b3SPyun YongHyeon PCIM_STATUS_RTABORT | PCIM_STATUS_PERRREPORT, 2); 33190dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 33200dbe28b3SPyun YongHyeon } 33210dbe28b3SPyun YongHyeon 33220dbe28b3SPyun YongHyeon /* Check for PCI Express Uncorrectable Error. */ 33230dbe28b3SPyun YongHyeon if ((status & Y2_IS_PCI_EXP) != 0) { 33240dbe28b3SPyun YongHyeon uint32_t v32; 33250dbe28b3SPyun YongHyeon 33260dbe28b3SPyun YongHyeon /* 33270dbe28b3SPyun YongHyeon * On PCI Express bus bridges are called root complexes (RC). 33280dbe28b3SPyun YongHyeon * PCI Express errors are recognized by the root complex too, 33290dbe28b3SPyun YongHyeon * which requests the system to handle the problem. After 33300dbe28b3SPyun YongHyeon * error occurence it may be that no access to the adapter 33310dbe28b3SPyun YongHyeon * may be performed any longer. 33320dbe28b3SPyun YongHyeon */ 33330dbe28b3SPyun YongHyeon 33340dbe28b3SPyun YongHyeon v32 = CSR_PCI_READ_4(sc, PEX_UNC_ERR_STAT); 33350dbe28b3SPyun YongHyeon if ((v32 & PEX_UNSUP_REQ) != 0) { 33360dbe28b3SPyun YongHyeon /* Ignore unsupported request error. */ 33370dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, 33380dbe28b3SPyun YongHyeon "Uncorrectable PCI Express error\n"); 33390dbe28b3SPyun YongHyeon } 33400dbe28b3SPyun YongHyeon if ((v32 & (PEX_FATAL_ERRORS | PEX_POIS_TLP)) != 0) { 33410dbe28b3SPyun YongHyeon int i; 33420dbe28b3SPyun YongHyeon 33430dbe28b3SPyun YongHyeon /* Get TLP header form Log Registers. */ 33440dbe28b3SPyun YongHyeon for (i = 0; i < 4; i++) 33450dbe28b3SPyun YongHyeon tlphead[i] = CSR_PCI_READ_4(sc, 33460dbe28b3SPyun YongHyeon PEX_HEADER_LOG + i * 4); 33470dbe28b3SPyun YongHyeon /* Check for vendor defined broadcast message. */ 33480dbe28b3SPyun YongHyeon if (!(tlphead[0] == 0x73004001 && tlphead[1] == 0x7f)) { 33490dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_IS_PCI_EXP; 33500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, 33510dbe28b3SPyun YongHyeon sc->msk_intrhwemask); 33520dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 33530dbe28b3SPyun YongHyeon } 33540dbe28b3SPyun YongHyeon } 33550dbe28b3SPyun YongHyeon /* Clear the interrupt. */ 33560dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_ON); 33570dbe28b3SPyun YongHyeon CSR_PCI_WRITE_4(sc, PEX_UNC_ERR_STAT, 0xffffffff); 33580dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 33590dbe28b3SPyun YongHyeon } 33600dbe28b3SPyun YongHyeon 33610dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L1_MASK) != 0 && sc->msk_if[MSK_PORT_A] != NULL) 33620dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_A], status); 33630dbe28b3SPyun YongHyeon if ((status & Y2_HWE_L2_MASK) != 0 && sc->msk_if[MSK_PORT_B] != NULL) 33640dbe28b3SPyun YongHyeon msk_handle_hwerr(sc->msk_if[MSK_PORT_B], status >> 8); 33650dbe28b3SPyun YongHyeon } 33660dbe28b3SPyun YongHyeon 33670dbe28b3SPyun YongHyeon static __inline void 33680dbe28b3SPyun YongHyeon msk_rxput(struct msk_if_softc *sc_if) 33690dbe28b3SPyun YongHyeon { 33700dbe28b3SPyun YongHyeon struct msk_softc *sc; 33710dbe28b3SPyun YongHyeon 33720dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 337385b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) 33740dbe28b3SPyun YongHyeon bus_dmamap_sync( 33750dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_tag, 33760dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_jumbo_rx_ring_map, 33770dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 33780dbe28b3SPyun YongHyeon else 33790dbe28b3SPyun YongHyeon bus_dmamap_sync( 33800dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_tag, 33810dbe28b3SPyun YongHyeon sc_if->msk_cdata.msk_rx_ring_map, 33820dbe28b3SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 33830dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, 33840dbe28b3SPyun YongHyeon PREF_UNIT_PUT_IDX_REG), sc_if->msk_cdata.msk_rx_prod); 33850dbe28b3SPyun YongHyeon } 33860dbe28b3SPyun YongHyeon 33870dbe28b3SPyun YongHyeon static int 33880dbe28b3SPyun YongHyeon msk_handle_events(struct msk_softc *sc) 33890dbe28b3SPyun YongHyeon { 33900dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if; 33910dbe28b3SPyun YongHyeon int rxput[2]; 33920dbe28b3SPyun YongHyeon struct msk_stat_desc *sd; 33930dbe28b3SPyun YongHyeon uint32_t control, status; 33940dbe28b3SPyun YongHyeon int cons, idx, len, port, rxprog; 33950dbe28b3SPyun YongHyeon 33960dbe28b3SPyun YongHyeon idx = CSR_READ_2(sc, STAT_PUT_IDX); 33970dbe28b3SPyun YongHyeon if (idx == sc->msk_stat_cons) 33980dbe28b3SPyun YongHyeon return (0); 33990dbe28b3SPyun YongHyeon 34000dbe28b3SPyun YongHyeon /* Sync status LEs. */ 34010dbe28b3SPyun YongHyeon bus_dmamap_sync(sc->msk_stat_tag, sc->msk_stat_map, 34020dbe28b3SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 34030dbe28b3SPyun YongHyeon /* XXX Sync Rx LEs here. */ 34040dbe28b3SPyun YongHyeon 34050dbe28b3SPyun YongHyeon rxput[MSK_PORT_A] = rxput[MSK_PORT_B] = 0; 34060dbe28b3SPyun YongHyeon 34070dbe28b3SPyun YongHyeon rxprog = 0; 34080dbe28b3SPyun YongHyeon for (cons = sc->msk_stat_cons; cons != idx;) { 34090dbe28b3SPyun YongHyeon sd = &sc->msk_stat_ring[cons]; 34100dbe28b3SPyun YongHyeon control = le32toh(sd->msk_control); 34110dbe28b3SPyun YongHyeon if ((control & HW_OWNER) == 0) 34120dbe28b3SPyun YongHyeon break; 34130dbe28b3SPyun YongHyeon /* 34140dbe28b3SPyun YongHyeon * Marvell's FreeBSD driver updates status LE after clearing 34150dbe28b3SPyun YongHyeon * HW_OWNER. However we don't have a way to sync single LE 34160dbe28b3SPyun YongHyeon * with bus_dma(9) API. bus_dma(9) provides a way to sync 34170dbe28b3SPyun YongHyeon * an entire DMA map. So don't sync LE until we have a better 34180dbe28b3SPyun YongHyeon * way to sync LEs. 34190dbe28b3SPyun YongHyeon */ 34200dbe28b3SPyun YongHyeon control &= ~HW_OWNER; 34210dbe28b3SPyun YongHyeon sd->msk_control = htole32(control); 34220dbe28b3SPyun YongHyeon status = le32toh(sd->msk_status); 34230dbe28b3SPyun YongHyeon len = control & STLE_LEN_MASK; 34240dbe28b3SPyun YongHyeon port = (control >> 16) & 0x01; 34250dbe28b3SPyun YongHyeon sc_if = sc->msk_if[port]; 34260dbe28b3SPyun YongHyeon if (sc_if == NULL) { 34270dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "invalid port opcode " 34280dbe28b3SPyun YongHyeon "0x%08x\n", control & STLE_OP_MASK); 34290dbe28b3SPyun YongHyeon continue; 34300dbe28b3SPyun YongHyeon } 34310dbe28b3SPyun YongHyeon 34320dbe28b3SPyun YongHyeon switch (control & STLE_OP_MASK) { 34330dbe28b3SPyun YongHyeon case OP_RXVLAN: 34340dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 34350dbe28b3SPyun YongHyeon break; 34360dbe28b3SPyun YongHyeon case OP_RXCHKSVLAN: 34370dbe28b3SPyun YongHyeon sc_if->msk_vtag = ntohs(len); 34380dbe28b3SPyun YongHyeon break; 34390dbe28b3SPyun YongHyeon case OP_RXSTAT: 344085b340cbSPyun YongHyeon if (sc_if->msk_framesize > 344185b340cbSPyun YongHyeon (MCLBYTES - MSK_RX_BUF_ALIGN)) 3442efb74172SPyun YongHyeon msk_jumbo_rxeof(sc_if, status, control, len); 34430dbe28b3SPyun YongHyeon else 3444efb74172SPyun YongHyeon msk_rxeof(sc_if, status, control, len); 34450dbe28b3SPyun YongHyeon rxprog++; 34460dbe28b3SPyun YongHyeon /* 34470dbe28b3SPyun YongHyeon * Because there is no way to sync single Rx LE 34480dbe28b3SPyun YongHyeon * put the DMA sync operation off until the end of 34490dbe28b3SPyun YongHyeon * event processing. 34500dbe28b3SPyun YongHyeon */ 34510dbe28b3SPyun YongHyeon rxput[port]++; 34520dbe28b3SPyun YongHyeon /* Update prefetch unit if we've passed water mark. */ 34530dbe28b3SPyun YongHyeon if (rxput[port] >= sc_if->msk_cdata.msk_rx_putwm) { 34540dbe28b3SPyun YongHyeon msk_rxput(sc_if); 34550dbe28b3SPyun YongHyeon rxput[port] = 0; 34560dbe28b3SPyun YongHyeon } 34570dbe28b3SPyun YongHyeon break; 34580dbe28b3SPyun YongHyeon case OP_TXINDEXLE: 34590dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_A] != NULL) 34600dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_A], 34610dbe28b3SPyun YongHyeon status & STLE_TXA1_MSKL); 34620dbe28b3SPyun YongHyeon if (sc->msk_if[MSK_PORT_B] != NULL) 34630dbe28b3SPyun YongHyeon msk_txeof(sc->msk_if[MSK_PORT_B], 34640dbe28b3SPyun YongHyeon ((status & STLE_TXA2_MSKL) >> 34650dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTL) | 34660dbe28b3SPyun YongHyeon ((len & STLE_TXA2_MSKH) << 34670dbe28b3SPyun YongHyeon STLE_TXA2_SHIFTH)); 34680dbe28b3SPyun YongHyeon break; 34690dbe28b3SPyun YongHyeon default: 34700dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "unhandled opcode 0x%08x\n", 34710dbe28b3SPyun YongHyeon control & STLE_OP_MASK); 34720dbe28b3SPyun YongHyeon break; 34730dbe28b3SPyun YongHyeon } 34740dbe28b3SPyun YongHyeon MSK_INC(cons, MSK_STAT_RING_CNT); 34750dbe28b3SPyun YongHyeon if (rxprog > sc->msk_process_limit) 34760dbe28b3SPyun YongHyeon break; 34770dbe28b3SPyun YongHyeon } 34780dbe28b3SPyun YongHyeon 34790dbe28b3SPyun YongHyeon sc->msk_stat_cons = cons; 34800dbe28b3SPyun YongHyeon /* XXX We should sync status LEs here. See above notes. */ 34810dbe28b3SPyun YongHyeon 34820dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_A] > 0) 34830dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_A]); 34840dbe28b3SPyun YongHyeon if (rxput[MSK_PORT_B] > 0) 34850dbe28b3SPyun YongHyeon msk_rxput(sc->msk_if[MSK_PORT_B]); 34860dbe28b3SPyun YongHyeon 34870dbe28b3SPyun YongHyeon return (sc->msk_stat_cons != CSR_READ_2(sc, STAT_PUT_IDX)); 34880dbe28b3SPyun YongHyeon } 34890dbe28b3SPyun YongHyeon 349053dcfbd1SPyun YongHyeon /* Legacy interrupt handler for shared interrupt. */ 349153dcfbd1SPyun YongHyeon static void 349253dcfbd1SPyun YongHyeon msk_legacy_intr(void *xsc) 349353dcfbd1SPyun YongHyeon { 349453dcfbd1SPyun YongHyeon struct msk_softc *sc; 349553dcfbd1SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 349653dcfbd1SPyun YongHyeon struct ifnet *ifp0, *ifp1; 349753dcfbd1SPyun YongHyeon uint32_t status; 349853dcfbd1SPyun YongHyeon 349953dcfbd1SPyun YongHyeon sc = xsc; 350053dcfbd1SPyun YongHyeon MSK_LOCK(sc); 350153dcfbd1SPyun YongHyeon 350253dcfbd1SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 350353dcfbd1SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 3504ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3505ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 350653dcfbd1SPyun YongHyeon (status & sc->msk_intrmask) == 0) { 350753dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 350853dcfbd1SPyun YongHyeon return; 350953dcfbd1SPyun YongHyeon } 351053dcfbd1SPyun YongHyeon 351153dcfbd1SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 351253dcfbd1SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 351353dcfbd1SPyun YongHyeon ifp0 = ifp1 = NULL; 351453dcfbd1SPyun YongHyeon if (sc_if0 != NULL) 351553dcfbd1SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 351653dcfbd1SPyun YongHyeon if (sc_if1 != NULL) 351753dcfbd1SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 351853dcfbd1SPyun YongHyeon 351953dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 352053dcfbd1SPyun YongHyeon msk_intr_phy(sc_if0); 352153dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 352253dcfbd1SPyun YongHyeon msk_intr_phy(sc_if1); 352353dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 352453dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if0); 352553dcfbd1SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 352653dcfbd1SPyun YongHyeon msk_intr_gmac(sc_if1); 352753dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 352853dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 352953dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 353053dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 353153dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 353253dcfbd1SPyun YongHyeon } 353353dcfbd1SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 353453dcfbd1SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 353553dcfbd1SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 353653dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 353753dcfbd1SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 353853dcfbd1SPyun YongHyeon } 353953dcfbd1SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 354053dcfbd1SPyun YongHyeon msk_intr_hwerr(sc); 354153dcfbd1SPyun YongHyeon 354253dcfbd1SPyun YongHyeon while (msk_handle_events(sc) != 0) 354353dcfbd1SPyun YongHyeon ; 354453dcfbd1SPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0) 354553dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 354653dcfbd1SPyun YongHyeon 354753dcfbd1SPyun YongHyeon /* Reenable interrupts. */ 354853dcfbd1SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 354953dcfbd1SPyun YongHyeon 355053dcfbd1SPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 355153dcfbd1SPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 355253dcfbd1SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task); 355353dcfbd1SPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 355453dcfbd1SPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 355553dcfbd1SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task); 355653dcfbd1SPyun YongHyeon 355753dcfbd1SPyun YongHyeon MSK_UNLOCK(sc); 355853dcfbd1SPyun YongHyeon } 355953dcfbd1SPyun YongHyeon 3560ef544f63SPaolo Pisati static int 35610dbe28b3SPyun YongHyeon msk_intr(void *xsc) 35620dbe28b3SPyun YongHyeon { 35630dbe28b3SPyun YongHyeon struct msk_softc *sc; 35640dbe28b3SPyun YongHyeon uint32_t status; 35650dbe28b3SPyun YongHyeon 35660dbe28b3SPyun YongHyeon sc = xsc; 35670dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_Y2_SP_ISRC2); 35680dbe28b3SPyun YongHyeon /* Reading B0_Y2_SP_ISRC2 masks further interrupts. */ 35690dbe28b3SPyun YongHyeon if (status == 0 || status == 0xffffffff) { 35700dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 3571ef544f63SPaolo Pisati return (FILTER_STRAY); 35720dbe28b3SPyun YongHyeon } 35730dbe28b3SPyun YongHyeon 35740dbe28b3SPyun YongHyeon taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task); 3575ef544f63SPaolo Pisati return (FILTER_HANDLED); 35760dbe28b3SPyun YongHyeon } 35770dbe28b3SPyun YongHyeon 35780dbe28b3SPyun YongHyeon static void 35790dbe28b3SPyun YongHyeon msk_int_task(void *arg, int pending) 35800dbe28b3SPyun YongHyeon { 35810dbe28b3SPyun YongHyeon struct msk_softc *sc; 35820dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if0, *sc_if1; 35830dbe28b3SPyun YongHyeon struct ifnet *ifp0, *ifp1; 35840dbe28b3SPyun YongHyeon uint32_t status; 35850dbe28b3SPyun YongHyeon int domore; 35860dbe28b3SPyun YongHyeon 35870dbe28b3SPyun YongHyeon sc = arg; 35880dbe28b3SPyun YongHyeon MSK_LOCK(sc); 35890dbe28b3SPyun YongHyeon 35900dbe28b3SPyun YongHyeon /* Get interrupt source. */ 35910dbe28b3SPyun YongHyeon status = CSR_READ_4(sc, B0_ISRC); 3592ab7df1e4SPyun YongHyeon if (status == 0 || status == 0xffffffff || 3593ab7df1e4SPyun YongHyeon (sc->msk_pflags & MSK_FLAG_SUSPEND) != 0 || 35940dbe28b3SPyun YongHyeon (status & sc->msk_intrmask) == 0) 35950dbe28b3SPyun YongHyeon goto done; 35960dbe28b3SPyun YongHyeon 35970dbe28b3SPyun YongHyeon sc_if0 = sc->msk_if[MSK_PORT_A]; 35980dbe28b3SPyun YongHyeon sc_if1 = sc->msk_if[MSK_PORT_B]; 35990dbe28b3SPyun YongHyeon ifp0 = ifp1 = NULL; 3600b55031fdSPyun YongHyeon if (sc_if0 != NULL) 36010dbe28b3SPyun YongHyeon ifp0 = sc_if0->msk_ifp; 3602b55031fdSPyun YongHyeon if (sc_if1 != NULL) 36030dbe28b3SPyun YongHyeon ifp1 = sc_if1->msk_ifp; 36040dbe28b3SPyun YongHyeon 36050dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY1) != 0 && sc_if0 != NULL) 36060dbe28b3SPyun YongHyeon msk_intr_phy(sc_if0); 36070dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_PHY2) != 0 && sc_if1 != NULL) 36080dbe28b3SPyun YongHyeon msk_intr_phy(sc_if1); 36090dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC1) != 0 && sc_if0 != NULL) 36100dbe28b3SPyun YongHyeon msk_intr_gmac(sc_if0); 36110dbe28b3SPyun YongHyeon if ((status & Y2_IS_IRQ_MAC2) != 0 && sc_if1 != NULL) 36120dbe28b3SPyun YongHyeon msk_intr_gmac(sc_if1); 36130dbe28b3SPyun YongHyeon if ((status & (Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2)) != 0) { 36140dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "Rx descriptor error\n"); 36150dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_RX1 | Y2_IS_CHK_RX2); 36160dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 36170dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 36180dbe28b3SPyun YongHyeon } 36190dbe28b3SPyun YongHyeon if ((status & (Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2)) != 0) { 36200dbe28b3SPyun YongHyeon device_printf(sc->msk_dev, "Tx descriptor error\n"); 36210dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~(Y2_IS_CHK_TXA1 | Y2_IS_CHK_TXA2); 36220dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 36230dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 36240dbe28b3SPyun YongHyeon } 36250dbe28b3SPyun YongHyeon if ((status & Y2_IS_HW_ERR) != 0) 36260dbe28b3SPyun YongHyeon msk_intr_hwerr(sc); 36270dbe28b3SPyun YongHyeon 36280dbe28b3SPyun YongHyeon domore = msk_handle_events(sc); 36290dbe28b3SPyun YongHyeon if ((status & Y2_IS_STAT_BMU) != 0) 36300dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, STAT_CTRL, SC_STAT_CLR_IRQ); 36310dbe28b3SPyun YongHyeon 3632b55031fdSPyun YongHyeon if (ifp0 != NULL && (ifp0->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3633b55031fdSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp0->if_snd)) 36340dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if0->msk_tx_task); 3635b55031fdSPyun YongHyeon if (ifp1 != NULL && (ifp1->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3636b55031fdSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp1->if_snd)) 36370dbe28b3SPyun YongHyeon taskqueue_enqueue(taskqueue_fast, &sc_if1->msk_tx_task); 36380dbe28b3SPyun YongHyeon 36390dbe28b3SPyun YongHyeon if (domore > 0) { 36400dbe28b3SPyun YongHyeon taskqueue_enqueue(sc->msk_tq, &sc->msk_int_task); 36410dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 36420dbe28b3SPyun YongHyeon return; 36430dbe28b3SPyun YongHyeon } 36440dbe28b3SPyun YongHyeon done: 36450dbe28b3SPyun YongHyeon MSK_UNLOCK(sc); 36460dbe28b3SPyun YongHyeon 36470dbe28b3SPyun YongHyeon /* Reenable interrupts. */ 36480dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_Y2_SP_ICR, 2); 36490dbe28b3SPyun YongHyeon } 36500dbe28b3SPyun YongHyeon 36510dbe28b3SPyun YongHyeon static void 3652daf29227SPyun YongHyeon msk_set_tx_stfwd(struct msk_if_softc *sc_if) 3653daf29227SPyun YongHyeon { 3654daf29227SPyun YongHyeon struct msk_softc *sc; 3655daf29227SPyun YongHyeon struct ifnet *ifp; 3656daf29227SPyun YongHyeon 3657daf29227SPyun YongHyeon ifp = sc_if->msk_ifp; 3658daf29227SPyun YongHyeon sc = sc_if->msk_softc; 3659daf29227SPyun YongHyeon switch (sc->msk_hw_id) { 3660daf29227SPyun YongHyeon case CHIP_ID_YUKON_EX: 3661daf29227SPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_A0) 3662daf29227SPyun YongHyeon goto yukon_ex_workaround; 3663daf29227SPyun YongHyeon if (ifp->if_mtu > ETHERMTU) 3664daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3665daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3666daf29227SPyun YongHyeon TX_JUMBO_ENA | TX_STFW_ENA); 3667daf29227SPyun YongHyeon else 3668daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3669daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3670daf29227SPyun YongHyeon TX_JUMBO_DIS | TX_STFW_ENA); 3671daf29227SPyun YongHyeon break; 3672daf29227SPyun YongHyeon default: 3673daf29227SPyun YongHyeon yukon_ex_workaround: 3674daf29227SPyun YongHyeon if (ifp->if_mtu > ETHERMTU) { 3675daf29227SPyun YongHyeon /* Set Tx GMAC FIFO Almost Empty Threshold. */ 3676daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3677daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_AE_THR), 3678daf29227SPyun YongHyeon MSK_ECU_JUMBO_WM << 16 | MSK_ECU_AE_THR); 3679daf29227SPyun YongHyeon /* Disable Store & Forward mode for Tx. */ 3680daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3681daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3682daf29227SPyun YongHyeon TX_JUMBO_ENA | TX_STFW_DIS); 3683daf29227SPyun YongHyeon } else { 3684daf29227SPyun YongHyeon /* Enable Store & Forward mode for Tx. */ 3685daf29227SPyun YongHyeon CSR_WRITE_4(sc, 3686daf29227SPyun YongHyeon MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), 3687daf29227SPyun YongHyeon TX_JUMBO_DIS | TX_STFW_ENA); 3688daf29227SPyun YongHyeon } 3689daf29227SPyun YongHyeon break; 3690daf29227SPyun YongHyeon } 3691daf29227SPyun YongHyeon } 3692daf29227SPyun YongHyeon 3693daf29227SPyun YongHyeon static void 36940dbe28b3SPyun YongHyeon msk_init(void *xsc) 36950dbe28b3SPyun YongHyeon { 36960dbe28b3SPyun YongHyeon struct msk_if_softc *sc_if = xsc; 36970dbe28b3SPyun YongHyeon 36980dbe28b3SPyun YongHyeon MSK_IF_LOCK(sc_if); 36990dbe28b3SPyun YongHyeon msk_init_locked(sc_if); 37000dbe28b3SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 37010dbe28b3SPyun YongHyeon } 37020dbe28b3SPyun YongHyeon 37030dbe28b3SPyun YongHyeon static void 37040dbe28b3SPyun YongHyeon msk_init_locked(struct msk_if_softc *sc_if) 37050dbe28b3SPyun YongHyeon { 37060dbe28b3SPyun YongHyeon struct msk_softc *sc; 37070dbe28b3SPyun YongHyeon struct ifnet *ifp; 37080dbe28b3SPyun YongHyeon struct mii_data *mii; 37090dbe28b3SPyun YongHyeon uint16_t eaddr[ETHER_ADDR_LEN / 2]; 37100dbe28b3SPyun YongHyeon uint16_t gmac; 371161708f4cSPyun YongHyeon uint32_t reg; 37120dbe28b3SPyun YongHyeon int error, i; 37130dbe28b3SPyun YongHyeon 37140dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 37150dbe28b3SPyun YongHyeon 37160dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 37170dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 37180dbe28b3SPyun YongHyeon mii = device_get_softc(sc_if->msk_miibus); 37190dbe28b3SPyun YongHyeon 372089e22666SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 372189e22666SPyun YongHyeon return; 372289e22666SPyun YongHyeon 37230dbe28b3SPyun YongHyeon error = 0; 37240dbe28b3SPyun YongHyeon /* Cancel pending I/O and free all Rx/Tx buffers. */ 37250dbe28b3SPyun YongHyeon msk_stop(sc_if); 37260dbe28b3SPyun YongHyeon 372785b340cbSPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 372885b340cbSPyun YongHyeon sc_if->msk_framesize = ETHERMTU; 372985b340cbSPyun YongHyeon else 373085b340cbSPyun YongHyeon sc_if->msk_framesize = ifp->if_mtu; 373185b340cbSPyun YongHyeon sc_if->msk_framesize += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN; 373285b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU && 3733e2b16603SPyun YongHyeon (sc_if->msk_flags & MSK_FLAG_JUMBO_NOCSUM) != 0) { 3734a109c74fSPyun YongHyeon ifp->if_hwassist &= ~(MSK_CSUM_FEATURES | CSUM_TSO); 3735a109c74fSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TXCSUM); 3736a109c74fSPyun YongHyeon } 37370dbe28b3SPyun YongHyeon 3738e6e23ffeSPyun YongHyeon /* GMAC Control reset. */ 3739e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_SET); 3740e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_RST_CLR); 3741e6e23ffeSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_F_LOOPB_OFF); 3742daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EX) 3743daf29227SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), 3744daf29227SPyun YongHyeon GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON | 3745daf29227SPyun YongHyeon GMC_BYP_RETR_ON); 3746e6e23ffeSPyun YongHyeon 37470dbe28b3SPyun YongHyeon /* 3748e6e23ffeSPyun YongHyeon * Initialize GMAC first such that speed/duplex/flow-control 3749e6e23ffeSPyun YongHyeon * parameters are renegotiated when interface is brought up. 37500dbe28b3SPyun YongHyeon */ 3751e6e23ffeSPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, 0); 37520dbe28b3SPyun YongHyeon 37530dbe28b3SPyun YongHyeon /* Dummy read the Interrupt Source Register. */ 37540dbe28b3SPyun YongHyeon CSR_READ_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_SRC)); 37550dbe28b3SPyun YongHyeon 37563a91ee71SPyun YongHyeon /* Clear MIB stats. */ 37573a91ee71SPyun YongHyeon msk_stats_clear(sc_if); 37580dbe28b3SPyun YongHyeon 37590dbe28b3SPyun YongHyeon /* Disable FCS. */ 37600dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_CTRL, GM_RXCR_CRC_DIS); 37610dbe28b3SPyun YongHyeon 37620dbe28b3SPyun YongHyeon /* Setup Transmit Control Register. */ 37630dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); 37640dbe28b3SPyun YongHyeon 37650dbe28b3SPyun YongHyeon /* Setup Transmit Flow Control Register. */ 37660dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_FLOW_CTRL, 0xffff); 37670dbe28b3SPyun YongHyeon 37680dbe28b3SPyun YongHyeon /* Setup Transmit Parameter Register. */ 37690dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_PARAM, 37700dbe28b3SPyun YongHyeon TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | 37710dbe28b3SPyun YongHyeon TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF)); 37720dbe28b3SPyun YongHyeon 37730dbe28b3SPyun YongHyeon gmac = DATA_BLIND_VAL(DATA_BLIND_DEF) | 37740dbe28b3SPyun YongHyeon GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); 37750dbe28b3SPyun YongHyeon 377685b340cbSPyun YongHyeon if (ifp->if_mtu > ETHERMTU) 37770dbe28b3SPyun YongHyeon gmac |= GM_SMOD_JUMBO_ENA; 37780dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SERIAL_MODE, gmac); 37790dbe28b3SPyun YongHyeon 37800dbe28b3SPyun YongHyeon /* Set station address. */ 37810dbe28b3SPyun YongHyeon bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN); 37820dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN /2; i++) 37830dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_1L + i * 4, 37840dbe28b3SPyun YongHyeon eaddr[i]); 37850dbe28b3SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN /2; i++) 37860dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_SRC_ADDR_2L + i * 4, 37870dbe28b3SPyun YongHyeon eaddr[i]); 37880dbe28b3SPyun YongHyeon 37890dbe28b3SPyun YongHyeon /* Disable interrupts for counter overflows. */ 37900dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TX_IRQ_MSK, 0); 37910dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_RX_IRQ_MSK, 0); 37920dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_TR_IRQ_MSK, 0); 37930dbe28b3SPyun YongHyeon 37940dbe28b3SPyun YongHyeon /* Configure Rx MAC FIFO. */ 37950dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 37960dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_CLR); 379761708f4cSPyun YongHyeon reg = GMF_OPER_ON | GMF_RX_F_FL_ON; 3798daf29227SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P || 3799daf29227SPyun YongHyeon sc->msk_hw_id == CHIP_ID_YUKON_EX) 380061708f4cSPyun YongHyeon reg |= GMF_RX_OVER_ON; 380161708f4cSPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), reg); 38020dbe28b3SPyun YongHyeon 38036d6588a1SPyun YongHyeon /* Set receive filter. */ 38046d6588a1SPyun YongHyeon msk_rxfilter(sc_if); 38050dbe28b3SPyun YongHyeon 3806cde64af3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_XL) { 3807cde64af3SPyun YongHyeon /* Clear flush mask - HW bug. */ 3808cde64af3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 0); 3809cde64af3SPyun YongHyeon } else { 38100dbe28b3SPyun YongHyeon /* Flush Rx MAC FIFO on any flow control or error. */ 38110dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_MSK), 38120dbe28b3SPyun YongHyeon GMR_FS_ANY_ERR); 3813cde64af3SPyun YongHyeon } 38140dbe28b3SPyun YongHyeon 3815d5d60164SPyun YongHyeon /* 3816d5d60164SPyun YongHyeon * Set Rx FIFO flush threshold to 64 bytes + 1 FIFO word 3817d5d60164SPyun YongHyeon * due to hardware hang on receipt of pause frames. 3818d5d60164SPyun YongHyeon */ 3819224003b7SPyun YongHyeon reg = RX_GMF_FL_THR_DEF + 1; 3820224003b7SPyun YongHyeon /* Another magic for Yukon FE+ - From Linux. */ 3821224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3822224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) 3823224003b7SPyun YongHyeon reg = 0x178; 3824224003b7SPyun YongHyeon CSR_WRITE_2(sc, MR_ADDR(sc_if->msk_port, RX_GMF_FL_THR), reg); 38250dbe28b3SPyun YongHyeon 38260dbe28b3SPyun YongHyeon /* Configure Tx MAC FIFO. */ 38270dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 38280dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_CLR); 38290dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_OPER_ON); 38300dbe28b3SPyun YongHyeon 38310dbe28b3SPyun YongHyeon /* Configure hardware VLAN tag insertion/stripping. */ 38320dbe28b3SPyun YongHyeon msk_setvlan(sc_if, ifp); 38330dbe28b3SPyun YongHyeon 383483c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) { 38350dbe28b3SPyun YongHyeon /* Set Rx Pause threshould. */ 38360dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_LP_THR), 38370dbe28b3SPyun YongHyeon MSK_ECU_LLPP); 38380dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, RX_GMF_UP_THR), 38390dbe28b3SPyun YongHyeon MSK_ECU_ULPP); 3840daf29227SPyun YongHyeon /* Configure store-and-forward for Tx. */ 3841daf29227SPyun YongHyeon msk_set_tx_stfwd(sc_if); 38420dbe28b3SPyun YongHyeon } 38430dbe28b3SPyun YongHyeon 3844224003b7SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_FE_P && 3845224003b7SPyun YongHyeon sc->msk_hw_rev == CHIP_REV_YU_FE_P_A0) { 3846224003b7SPyun YongHyeon /* Disable dynamic watermark - from Linux. */ 3847224003b7SPyun YongHyeon reg = CSR_READ_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA)); 3848224003b7SPyun YongHyeon reg &= ~0x03; 3849224003b7SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_EA), reg); 3850224003b7SPyun YongHyeon } 3851224003b7SPyun YongHyeon 38520dbe28b3SPyun YongHyeon /* 38530dbe28b3SPyun YongHyeon * Disable Force Sync bit and Alloc bit in Tx RAM interface 38540dbe28b3SPyun YongHyeon * arbiter as we don't use Sync Tx queue. 38550dbe28b3SPyun YongHyeon */ 38560dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), 38570dbe28b3SPyun YongHyeon TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); 38580dbe28b3SPyun YongHyeon /* Enable the RAM Interface Arbiter. */ 38590dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_ENA_ARB); 38600dbe28b3SPyun YongHyeon 38610dbe28b3SPyun YongHyeon /* Setup RAM buffer. */ 38620dbe28b3SPyun YongHyeon msk_set_rambuffer(sc_if); 38630dbe28b3SPyun YongHyeon 38640dbe28b3SPyun YongHyeon /* Disable Tx sync Queue. */ 38650dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txsq, RB_CTRL), RB_RST_SET); 38660dbe28b3SPyun YongHyeon 38670dbe28b3SPyun YongHyeon /* Setup Tx Queue Bus Memory Interface. */ 38680dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_CLR_RESET); 38690dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_OPER_INIT); 38700dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_FIFO_OP_ON); 38710dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_WM), MSK_BMU_TX_WM); 3872ebb25bfaSPyun YongHyeon switch (sc->msk_hw_id) { 3873ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EC_U: 3874ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EC_U_A0) { 38750dbe28b3SPyun YongHyeon /* Fix for Yukon-EC Ultra: set BMU FIFO level */ 3876ebb25bfaSPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_txq, Q_AL), 3877ebb25bfaSPyun YongHyeon MSK_ECU_TXFF_LEV); 3878ebb25bfaSPyun YongHyeon } 3879ebb25bfaSPyun YongHyeon break; 3880ebb25bfaSPyun YongHyeon case CHIP_ID_YUKON_EX: 3881ebb25bfaSPyun YongHyeon /* 3882ebb25bfaSPyun YongHyeon * Yukon Extreme seems to have silicon bug for 3883ebb25bfaSPyun YongHyeon * automatic Tx checksum calculation capability. 3884ebb25bfaSPyun YongHyeon */ 3885ebb25bfaSPyun YongHyeon if (sc->msk_hw_rev == CHIP_REV_YU_EX_B0) 3886ebb25bfaSPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_F), 3887ebb25bfaSPyun YongHyeon F_TX_CHK_AUTO_OFF); 3888ebb25bfaSPyun YongHyeon break; 38890dbe28b3SPyun YongHyeon } 38900dbe28b3SPyun YongHyeon 38910dbe28b3SPyun YongHyeon /* Setup Rx Queue Bus Memory Interface. */ 38920dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_CLR_RESET); 38930dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_OPER_INIT); 38940dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), BMU_FIFO_OP_ON); 38950dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Q_ADDR(sc_if->msk_rxq, Q_WM), MSK_BMU_RX_WM); 38960dbe28b3SPyun YongHyeon if (sc->msk_hw_id == CHIP_ID_YUKON_EC_U && 38970dbe28b3SPyun YongHyeon sc->msk_hw_rev >= CHIP_REV_YU_EC_U_A1) { 38980dbe28b3SPyun YongHyeon /* MAC Rx RAM Read is controlled by hardware. */ 38990dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_F), F_M_RX_RAM_DIS); 39000dbe28b3SPyun YongHyeon } 39010dbe28b3SPyun YongHyeon 39020dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_txq, 39030dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_tx_ring_paddr, MSK_TX_RING_CNT - 1); 39040dbe28b3SPyun YongHyeon msk_init_tx_ring(sc_if); 39050dbe28b3SPyun YongHyeon 39060dbe28b3SPyun YongHyeon /* Disable Rx checksum offload and RSS hash. */ 39070dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 39080dbe28b3SPyun YongHyeon BMU_DIS_RX_CHKSUM | BMU_DIS_RX_RSS_HASH); 390985b340cbSPyun YongHyeon if (sc_if->msk_framesize > (MCLBYTES - MSK_RX_BUF_ALIGN)) { 39100dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 39110dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_jumbo_rx_ring_paddr, 39120dbe28b3SPyun YongHyeon MSK_JUMBO_RX_RING_CNT - 1); 39130dbe28b3SPyun YongHyeon error = msk_init_jumbo_rx_ring(sc_if); 39140dbe28b3SPyun YongHyeon } else { 39150dbe28b3SPyun YongHyeon msk_set_prefetch(sc, sc_if->msk_rxq, 39160dbe28b3SPyun YongHyeon sc_if->msk_rdata.msk_rx_ring_paddr, 39170dbe28b3SPyun YongHyeon MSK_RX_RING_CNT - 1); 39180dbe28b3SPyun YongHyeon error = msk_init_rx_ring(sc_if); 39190dbe28b3SPyun YongHyeon } 39200dbe28b3SPyun YongHyeon if (error != 0) { 39210dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, 39220dbe28b3SPyun YongHyeon "initialization failed: no memory for Rx buffers\n"); 39230dbe28b3SPyun YongHyeon msk_stop(sc_if); 39240dbe28b3SPyun YongHyeon return; 39250dbe28b3SPyun YongHyeon } 39260dbe28b3SPyun YongHyeon 39270dbe28b3SPyun YongHyeon /* Configure interrupt handling. */ 39280dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 39290dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_A; 39300dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L1_MASK; 39310dbe28b3SPyun YongHyeon } else { 39320dbe28b3SPyun YongHyeon sc->msk_intrmask |= Y2_IS_PORT_B; 39330dbe28b3SPyun YongHyeon sc->msk_intrhwemask |= Y2_HWE_L2_MASK; 39340dbe28b3SPyun YongHyeon } 39350dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 39360dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 39370dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 39380dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 39390dbe28b3SPyun YongHyeon 3940ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 39410dbe28b3SPyun YongHyeon mii_mediachg(mii); 39420dbe28b3SPyun YongHyeon 39430dbe28b3SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 39440dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 39450dbe28b3SPyun YongHyeon 39460dbe28b3SPyun YongHyeon callout_reset(&sc_if->msk_tick_ch, hz, msk_tick, sc_if); 39470dbe28b3SPyun YongHyeon } 39480dbe28b3SPyun YongHyeon 39490dbe28b3SPyun YongHyeon static void 39500dbe28b3SPyun YongHyeon msk_set_rambuffer(struct msk_if_softc *sc_if) 39510dbe28b3SPyun YongHyeon { 39520dbe28b3SPyun YongHyeon struct msk_softc *sc; 39530dbe28b3SPyun YongHyeon int ltpp, utpp; 39540dbe28b3SPyun YongHyeon 39550dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 395683c04c93SPyun YongHyeon if ((sc_if->msk_flags & MSK_FLAG_RAMBUF) == 0) 395783c04c93SPyun YongHyeon return; 39580dbe28b3SPyun YongHyeon 39590dbe28b3SPyun YongHyeon /* Setup Rx Queue. */ 39600dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_CLR); 39610dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_START), 39620dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 39630dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_END), 39640dbe28b3SPyun YongHyeon sc->msk_rxqend[sc_if->msk_port] / 8); 39650dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_WP), 39660dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 39670dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RP), 39680dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] / 8); 39690dbe28b3SPyun YongHyeon 39700dbe28b3SPyun YongHyeon utpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 39710dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_ULPP) / 8; 39720dbe28b3SPyun YongHyeon ltpp = (sc->msk_rxqend[sc_if->msk_port] + 1 - 39730dbe28b3SPyun YongHyeon sc->msk_rxqstart[sc_if->msk_port] - MSK_RB_LLPP_B) / 8; 39740dbe28b3SPyun YongHyeon if (sc->msk_rxqsize < MSK_MIN_RXQ_SIZE) 39750dbe28b3SPyun YongHyeon ltpp += (MSK_RB_LLPP_B - MSK_RB_LLPP_S) / 8; 39760dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_UTPP), utpp); 39770dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_rxq, RB_RX_LTPP), ltpp); 39780dbe28b3SPyun YongHyeon /* Set Rx priority(RB_RX_UTHP/RB_RX_LTHP) thresholds? */ 39790dbe28b3SPyun YongHyeon 39800dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_ENA_OP_MD); 39810dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL)); 39820dbe28b3SPyun YongHyeon 39830dbe28b3SPyun YongHyeon /* Setup Tx Queue. */ 39840dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_CLR); 39850dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_START), 39860dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 39870dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_END), 39880dbe28b3SPyun YongHyeon sc->msk_txqend[sc_if->msk_port] / 8); 39890dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_WP), 39900dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 39910dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, RB_ADDR(sc_if->msk_txq, RB_RP), 39920dbe28b3SPyun YongHyeon sc->msk_txqstart[sc_if->msk_port] / 8); 39930dbe28b3SPyun YongHyeon /* Enable Store & Forward for Tx side. */ 39940dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_STFWD); 39950dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_ENA_OP_MD); 39960dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL)); 39970dbe28b3SPyun YongHyeon } 39980dbe28b3SPyun YongHyeon 39990dbe28b3SPyun YongHyeon static void 40000dbe28b3SPyun YongHyeon msk_set_prefetch(struct msk_softc *sc, int qaddr, bus_addr_t addr, 40010dbe28b3SPyun YongHyeon uint32_t count) 40020dbe28b3SPyun YongHyeon { 40030dbe28b3SPyun YongHyeon 40040dbe28b3SPyun YongHyeon /* Reset the prefetch unit. */ 40050dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40060dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 40070dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40080dbe28b3SPyun YongHyeon PREF_UNIT_RST_CLR); 40090dbe28b3SPyun YongHyeon /* Set LE base address. */ 40100dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_LOW_REG), 40110dbe28b3SPyun YongHyeon MSK_ADDR_LO(addr)); 40120dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_ADDR_HI_REG), 40130dbe28b3SPyun YongHyeon MSK_ADDR_HI(addr)); 40140dbe28b3SPyun YongHyeon /* Set the list last index. */ 40150dbe28b3SPyun YongHyeon CSR_WRITE_2(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_LAST_IDX_REG), 40160dbe28b3SPyun YongHyeon count); 40170dbe28b3SPyun YongHyeon /* Turn on prefetch unit. */ 40180dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG), 40190dbe28b3SPyun YongHyeon PREF_UNIT_OP_ON); 40200dbe28b3SPyun YongHyeon /* Dummy read to ensure write. */ 40210dbe28b3SPyun YongHyeon CSR_READ_4(sc, Y2_PREF_Q_ADDR(qaddr, PREF_UNIT_CTRL_REG)); 40220dbe28b3SPyun YongHyeon } 40230dbe28b3SPyun YongHyeon 40240dbe28b3SPyun YongHyeon static void 40250dbe28b3SPyun YongHyeon msk_stop(struct msk_if_softc *sc_if) 40260dbe28b3SPyun YongHyeon { 40270dbe28b3SPyun YongHyeon struct msk_softc *sc; 40280dbe28b3SPyun YongHyeon struct msk_txdesc *txd; 40290dbe28b3SPyun YongHyeon struct msk_rxdesc *rxd; 40300dbe28b3SPyun YongHyeon struct msk_rxdesc *jrxd; 40310dbe28b3SPyun YongHyeon struct ifnet *ifp; 40320dbe28b3SPyun YongHyeon uint32_t val; 40330dbe28b3SPyun YongHyeon int i; 40340dbe28b3SPyun YongHyeon 40350dbe28b3SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 40360dbe28b3SPyun YongHyeon sc = sc_if->msk_softc; 40370dbe28b3SPyun YongHyeon ifp = sc_if->msk_ifp; 40380dbe28b3SPyun YongHyeon 40390dbe28b3SPyun YongHyeon callout_stop(&sc_if->msk_tick_ch); 40402271eac7SPyun YongHyeon sc_if->msk_watchdog_timer = 0; 40410dbe28b3SPyun YongHyeon 40420dbe28b3SPyun YongHyeon /* Disable interrupts. */ 40430dbe28b3SPyun YongHyeon if (sc_if->msk_port == MSK_PORT_A) { 40440dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_A; 40450dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L1_MASK; 40460dbe28b3SPyun YongHyeon } else { 40470dbe28b3SPyun YongHyeon sc->msk_intrmask &= ~Y2_IS_PORT_B; 40480dbe28b3SPyun YongHyeon sc->msk_intrhwemask &= ~Y2_HWE_L2_MASK; 40490dbe28b3SPyun YongHyeon } 40500dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_HWE_IMSK, sc->msk_intrhwemask); 40510dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_HWE_IMSK); 40520dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, B0_IMSK, sc->msk_intrmask); 40530dbe28b3SPyun YongHyeon CSR_READ_4(sc, B0_IMSK); 40540dbe28b3SPyun YongHyeon 40550dbe28b3SPyun YongHyeon /* Disable Tx/Rx MAC. */ 40560dbe28b3SPyun YongHyeon val = GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 40570dbe28b3SPyun YongHyeon val &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 40580dbe28b3SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_GP_CTRL, val); 40590dbe28b3SPyun YongHyeon /* Read again to ensure writing. */ 40600dbe28b3SPyun YongHyeon GMAC_READ_2(sc, sc_if->msk_port, GM_GP_CTRL); 40613a91ee71SPyun YongHyeon /* Update stats and clear counters. */ 40623a91ee71SPyun YongHyeon msk_stats_update(sc_if); 40630dbe28b3SPyun YongHyeon 40640dbe28b3SPyun YongHyeon /* Stop Tx BMU. */ 40650dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), BMU_STOP); 40660dbe28b3SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 40670dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 40680dbe28b3SPyun YongHyeon if ((val & (BMU_STOP | BMU_IDLE)) == 0) { 40690dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 40700dbe28b3SPyun YongHyeon BMU_STOP); 4071e4816325SPyun YongHyeon val = CSR_READ_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR)); 40720dbe28b3SPyun YongHyeon } else 40730dbe28b3SPyun YongHyeon break; 40740dbe28b3SPyun YongHyeon DELAY(1); 40750dbe28b3SPyun YongHyeon } 40760dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 40770dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Tx BMU stop failed\n"); 40780dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), 40790dbe28b3SPyun YongHyeon RB_RST_SET | RB_DIS_OP_MD); 40800dbe28b3SPyun YongHyeon 40810dbe28b3SPyun YongHyeon /* Disable all GMAC interrupt. */ 40820dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, GMAC_IRQ_MSK), 0); 40830dbe28b3SPyun YongHyeon /* Disable PHY interrupt. */ 40840dbe28b3SPyun YongHyeon msk_phy_writereg(sc_if, PHY_ADDR_MARV, PHY_MARV_INT_MASK, 0); 40850dbe28b3SPyun YongHyeon 40860dbe28b3SPyun YongHyeon /* Disable the RAM Interface Arbiter. */ 40870dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, MR_ADDR(sc_if->msk_port, TXA_CTRL), TXA_DIS_ARB); 40880dbe28b3SPyun YongHyeon 40890dbe28b3SPyun YongHyeon /* Reset the PCI FIFO of the async Tx queue */ 40900dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_txq, Q_CSR), 40910dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 40920dbe28b3SPyun YongHyeon 40930dbe28b3SPyun YongHyeon /* Reset the Tx prefetch units. */ 40940dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_txq, PREF_UNIT_CTRL_REG), 40950dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 40960dbe28b3SPyun YongHyeon 40970dbe28b3SPyun YongHyeon /* Reset the RAM Buffer async Tx queue. */ 40980dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_txq, RB_CTRL), RB_RST_SET); 40990dbe28b3SPyun YongHyeon 41000dbe28b3SPyun YongHyeon /* Reset Tx MAC FIFO. */ 41010dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, TX_GMF_CTRL_T), GMF_RST_SET); 41020dbe28b3SPyun YongHyeon /* Set Pause Off. */ 41030dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, GMAC_CTRL), GMC_PAUSE_OFF); 41040dbe28b3SPyun YongHyeon 41050dbe28b3SPyun YongHyeon /* 41060dbe28b3SPyun YongHyeon * The Rx Stop command will not work for Yukon-2 if the BMU does not 41070dbe28b3SPyun YongHyeon * reach the end of packet and since we can't make sure that we have 41080dbe28b3SPyun YongHyeon * incoming data, we must reset the BMU while it is not during a DMA 41090dbe28b3SPyun YongHyeon * transfer. Since it is possible that the Rx path is still active, 41100dbe28b3SPyun YongHyeon * the Rx RAM buffer will be stopped first, so any possible incoming 41110dbe28b3SPyun YongHyeon * data will not trigger a DMA. After the RAM buffer is stopped, the 41120dbe28b3SPyun YongHyeon * BMU is polled until any DMA in progress is ended and only then it 41130dbe28b3SPyun YongHyeon * will be reset. 41140dbe28b3SPyun YongHyeon */ 41150dbe28b3SPyun YongHyeon 41160dbe28b3SPyun YongHyeon /* Disable the RAM Buffer receive queue. */ 41170dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_DIS_OP_MD); 41180dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TIMEOUT; i++) { 41190dbe28b3SPyun YongHyeon if (CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RSL)) == 41200dbe28b3SPyun YongHyeon CSR_READ_1(sc, RB_ADDR(sc_if->msk_rxq, Q_RL))) 41210dbe28b3SPyun YongHyeon break; 41220dbe28b3SPyun YongHyeon DELAY(1); 41230dbe28b3SPyun YongHyeon } 41240dbe28b3SPyun YongHyeon if (i == MSK_TIMEOUT) 41250dbe28b3SPyun YongHyeon device_printf(sc_if->msk_if_dev, "Rx BMU stop failed\n"); 41260dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Q_ADDR(sc_if->msk_rxq, Q_CSR), 41270dbe28b3SPyun YongHyeon BMU_RST_SET | BMU_FIFO_RST); 41280dbe28b3SPyun YongHyeon /* Reset the Rx prefetch unit. */ 41290dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, Y2_PREF_Q_ADDR(sc_if->msk_rxq, PREF_UNIT_CTRL_REG), 41300dbe28b3SPyun YongHyeon PREF_UNIT_RST_SET); 41310dbe28b3SPyun YongHyeon /* Reset the RAM Buffer receive queue. */ 41320dbe28b3SPyun YongHyeon CSR_WRITE_1(sc, RB_ADDR(sc_if->msk_rxq, RB_CTRL), RB_RST_SET); 41330dbe28b3SPyun YongHyeon /* Reset Rx MAC FIFO. */ 41340dbe28b3SPyun YongHyeon CSR_WRITE_4(sc, MR_ADDR(sc_if->msk_port, RX_GMF_CTRL_T), GMF_RST_SET); 41350dbe28b3SPyun YongHyeon 41360dbe28b3SPyun YongHyeon /* Free Rx and Tx mbufs still in the queues. */ 41370dbe28b3SPyun YongHyeon for (i = 0; i < MSK_RX_RING_CNT; i++) { 41380dbe28b3SPyun YongHyeon rxd = &sc_if->msk_cdata.msk_rxdesc[i]; 41390dbe28b3SPyun YongHyeon if (rxd->rx_m != NULL) { 41400dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_rx_tag, 41410dbe28b3SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 41420dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_rx_tag, 41430dbe28b3SPyun YongHyeon rxd->rx_dmamap); 41440dbe28b3SPyun YongHyeon m_freem(rxd->rx_m); 41450dbe28b3SPyun YongHyeon rxd->rx_m = NULL; 41460dbe28b3SPyun YongHyeon } 41470dbe28b3SPyun YongHyeon } 41480dbe28b3SPyun YongHyeon for (i = 0; i < MSK_JUMBO_RX_RING_CNT; i++) { 41490dbe28b3SPyun YongHyeon jrxd = &sc_if->msk_cdata.msk_jumbo_rxdesc[i]; 41500dbe28b3SPyun YongHyeon if (jrxd->rx_m != NULL) { 41510dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_jumbo_rx_tag, 41520dbe28b3SPyun YongHyeon jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 41530dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_jumbo_rx_tag, 41540dbe28b3SPyun YongHyeon jrxd->rx_dmamap); 41550dbe28b3SPyun YongHyeon m_freem(jrxd->rx_m); 41560dbe28b3SPyun YongHyeon jrxd->rx_m = NULL; 41570dbe28b3SPyun YongHyeon } 41580dbe28b3SPyun YongHyeon } 41590dbe28b3SPyun YongHyeon for (i = 0; i < MSK_TX_RING_CNT; i++) { 41600dbe28b3SPyun YongHyeon txd = &sc_if->msk_cdata.msk_txdesc[i]; 41610dbe28b3SPyun YongHyeon if (txd->tx_m != NULL) { 41620dbe28b3SPyun YongHyeon bus_dmamap_sync(sc_if->msk_cdata.msk_tx_tag, 41630dbe28b3SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 41640dbe28b3SPyun YongHyeon bus_dmamap_unload(sc_if->msk_cdata.msk_tx_tag, 41650dbe28b3SPyun YongHyeon txd->tx_dmamap); 41660dbe28b3SPyun YongHyeon m_freem(txd->tx_m); 41670dbe28b3SPyun YongHyeon txd->tx_m = NULL; 41680dbe28b3SPyun YongHyeon } 41690dbe28b3SPyun YongHyeon } 41700dbe28b3SPyun YongHyeon 41710dbe28b3SPyun YongHyeon /* 41720dbe28b3SPyun YongHyeon * Mark the interface down. 41730dbe28b3SPyun YongHyeon */ 41740dbe28b3SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 4175ab7df1e4SPyun YongHyeon sc_if->msk_flags &= ~MSK_FLAG_LINK; 41760dbe28b3SPyun YongHyeon } 41770dbe28b3SPyun YongHyeon 41783a91ee71SPyun YongHyeon /* 41793a91ee71SPyun YongHyeon * When GM_PAR_MIB_CLR bit of GM_PHY_ADDR is set, reading lower 41803a91ee71SPyun YongHyeon * counter clears high 16 bits of the counter such that accessing 41813a91ee71SPyun YongHyeon * lower 16 bits should be the last operation. 41823a91ee71SPyun YongHyeon */ 41833a91ee71SPyun YongHyeon #define MSK_READ_MIB32(x, y) \ 41843a91ee71SPyun YongHyeon (((uint32_t)GMAC_READ_2(sc, x, (y) + 4)) << 16) + \ 41853a91ee71SPyun YongHyeon (uint32_t)GMAC_READ_2(sc, x, y) 41863a91ee71SPyun YongHyeon #define MSK_READ_MIB64(x, y) \ 41873a91ee71SPyun YongHyeon (((uint64_t)MSK_READ_MIB32(x, (y) + 8)) << 32) + \ 41883a91ee71SPyun YongHyeon (uint64_t)MSK_READ_MIB32(x, y) 41893a91ee71SPyun YongHyeon 41903a91ee71SPyun YongHyeon static void 41913a91ee71SPyun YongHyeon msk_stats_clear(struct msk_if_softc *sc_if) 41923a91ee71SPyun YongHyeon { 41933a91ee71SPyun YongHyeon struct msk_softc *sc; 41943a91ee71SPyun YongHyeon uint32_t reg; 41953a91ee71SPyun YongHyeon uint16_t gmac; 41963a91ee71SPyun YongHyeon int i; 41973a91ee71SPyun YongHyeon 41983a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 41993a91ee71SPyun YongHyeon 42003a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 42013a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 42023a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 42033a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 42043a91ee71SPyun YongHyeon /* Read all MIB Counters with Clear Mode set. */ 420540d7192bSPyun YongHyeon for (i = GM_RXF_UC_OK; i <= GM_TXE_FIFO_UR; i += sizeof(uint32_t)) 42063a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, i); 42073a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 42083a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 42093a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 42103a91ee71SPyun YongHyeon } 42113a91ee71SPyun YongHyeon 42123a91ee71SPyun YongHyeon static void 42133a91ee71SPyun YongHyeon msk_stats_update(struct msk_if_softc *sc_if) 42143a91ee71SPyun YongHyeon { 42153a91ee71SPyun YongHyeon struct msk_softc *sc; 42163a91ee71SPyun YongHyeon struct ifnet *ifp; 42173a91ee71SPyun YongHyeon struct msk_hw_stats *stats; 42183a91ee71SPyun YongHyeon uint16_t gmac; 42193a91ee71SPyun YongHyeon uint32_t reg; 42203a91ee71SPyun YongHyeon 42213a91ee71SPyun YongHyeon MSK_IF_LOCK_ASSERT(sc_if); 42223a91ee71SPyun YongHyeon 42233a91ee71SPyun YongHyeon ifp = sc_if->msk_ifp; 42243a91ee71SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 42253a91ee71SPyun YongHyeon return; 42263a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 42273a91ee71SPyun YongHyeon stats = &sc_if->msk_stats; 42283a91ee71SPyun YongHyeon /* Set MIB Clear Counter Mode. */ 42293a91ee71SPyun YongHyeon gmac = GMAC_READ_2(sc, sc_if->msk_port, GM_PHY_ADDR); 42303a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac | GM_PAR_MIB_CLR); 42313a91ee71SPyun YongHyeon 42323a91ee71SPyun YongHyeon /* Rx stats. */ 42333a91ee71SPyun YongHyeon stats->rx_ucast_frames += 42343a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_UC_OK); 42353a91ee71SPyun YongHyeon stats->rx_bcast_frames += 42363a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_BC_OK); 42373a91ee71SPyun YongHyeon stats->rx_pause_frames += 42383a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MPAUSE); 42393a91ee71SPyun YongHyeon stats->rx_mcast_frames += 42403a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MC_OK); 42413a91ee71SPyun YongHyeon stats->rx_crc_errs += 42423a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_FCS_ERR); 42433a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE1); 42443a91ee71SPyun YongHyeon stats->rx_good_octets += 42453a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_OK_LO); 42463a91ee71SPyun YongHyeon stats->rx_bad_octets += 42473a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_RXO_ERR_LO); 42483a91ee71SPyun YongHyeon stats->rx_runts += 42493a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SHT); 42503a91ee71SPyun YongHyeon stats->rx_runt_errs += 42513a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FRAG); 42523a91ee71SPyun YongHyeon stats->rx_pkts_64 += 42533a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_64B); 42543a91ee71SPyun YongHyeon stats->rx_pkts_65_127 += 42553a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_127B); 42563a91ee71SPyun YongHyeon stats->rx_pkts_128_255 += 42573a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_255B); 42583a91ee71SPyun YongHyeon stats->rx_pkts_256_511 += 42593a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_511B); 42603a91ee71SPyun YongHyeon stats->rx_pkts_512_1023 += 42613a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1023B); 42623a91ee71SPyun YongHyeon stats->rx_pkts_1024_1518 += 42633a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_1518B); 42643a91ee71SPyun YongHyeon stats->rx_pkts_1519_max += 42653a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_MAX_SZ); 42663a91ee71SPyun YongHyeon stats->rx_pkts_too_long += 42673a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_LNG_ERR); 42683a91ee71SPyun YongHyeon stats->rx_pkts_jabbers += 42693a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXF_JAB_PKT); 42703a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE2); 42713a91ee71SPyun YongHyeon stats->rx_fifo_oflows += 42723a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_RXE_FIFO_OV); 42733a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_RXF_SPARE3); 42743a91ee71SPyun YongHyeon 42753a91ee71SPyun YongHyeon /* Tx stats. */ 42763a91ee71SPyun YongHyeon stats->tx_ucast_frames += 42773a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_UC_OK); 42783a91ee71SPyun YongHyeon stats->tx_bcast_frames += 42793a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_BC_OK); 42803a91ee71SPyun YongHyeon stats->tx_pause_frames += 42813a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MPAUSE); 42823a91ee71SPyun YongHyeon stats->tx_mcast_frames += 42833a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MC_OK); 42843a91ee71SPyun YongHyeon stats->tx_octets += 42853a91ee71SPyun YongHyeon MSK_READ_MIB64(sc_if->msk_port, GM_TXO_OK_LO); 42863a91ee71SPyun YongHyeon stats->tx_pkts_64 += 42873a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_64B); 42883a91ee71SPyun YongHyeon stats->tx_pkts_65_127 += 42893a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_127B); 42903a91ee71SPyun YongHyeon stats->tx_pkts_128_255 += 42913a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_255B); 42923a91ee71SPyun YongHyeon stats->tx_pkts_256_511 += 42933a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_511B); 42943a91ee71SPyun YongHyeon stats->tx_pkts_512_1023 += 42953a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1023B); 42963a91ee71SPyun YongHyeon stats->tx_pkts_1024_1518 += 42973a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_1518B); 42983a91ee71SPyun YongHyeon stats->tx_pkts_1519_max += 42993a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MAX_SZ); 43003a91ee71SPyun YongHyeon reg = MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SPARE1); 43013a91ee71SPyun YongHyeon stats->tx_colls += 43023a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_COL); 43033a91ee71SPyun YongHyeon stats->tx_late_colls += 43043a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_LAT_COL); 43053a91ee71SPyun YongHyeon stats->tx_excess_colls += 43063a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_ABO_COL); 43073a91ee71SPyun YongHyeon stats->tx_multi_colls += 43083a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_MUL_COL); 43093a91ee71SPyun YongHyeon stats->tx_single_colls += 43103a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXF_SNG_COL); 43113a91ee71SPyun YongHyeon stats->tx_underflows += 43123a91ee71SPyun YongHyeon MSK_READ_MIB32(sc_if->msk_port, GM_TXE_FIFO_UR); 43133a91ee71SPyun YongHyeon /* Clear MIB Clear Counter Mode. */ 43143a91ee71SPyun YongHyeon gmac &= ~GM_PAR_MIB_CLR; 43153a91ee71SPyun YongHyeon GMAC_WRITE_2(sc, sc_if->msk_port, GM_PHY_ADDR, gmac); 43163a91ee71SPyun YongHyeon } 43173a91ee71SPyun YongHyeon 43183a91ee71SPyun YongHyeon static int 43193a91ee71SPyun YongHyeon msk_sysctl_stat32(SYSCTL_HANDLER_ARGS) 43203a91ee71SPyun YongHyeon { 43213a91ee71SPyun YongHyeon struct msk_softc *sc; 43223a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 43233a91ee71SPyun YongHyeon uint32_t result, *stat; 43243a91ee71SPyun YongHyeon int off; 43253a91ee71SPyun YongHyeon 43263a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 43273a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43283a91ee71SPyun YongHyeon off = arg2; 43293a91ee71SPyun YongHyeon stat = (uint32_t *)((uint8_t *)&sc_if->msk_stats + off); 43303a91ee71SPyun YongHyeon 43313a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 43323a91ee71SPyun YongHyeon result = MSK_READ_MIB32(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 43333a91ee71SPyun YongHyeon result += *stat; 43343a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 43353a91ee71SPyun YongHyeon 43363a91ee71SPyun YongHyeon return (sysctl_handle_int(oidp, &result, 0, req)); 43373a91ee71SPyun YongHyeon } 43383a91ee71SPyun YongHyeon 43393a91ee71SPyun YongHyeon static int 43403a91ee71SPyun YongHyeon msk_sysctl_stat64(SYSCTL_HANDLER_ARGS) 43413a91ee71SPyun YongHyeon { 43423a91ee71SPyun YongHyeon struct msk_softc *sc; 43433a91ee71SPyun YongHyeon struct msk_if_softc *sc_if; 43443a91ee71SPyun YongHyeon uint64_t result, *stat; 43453a91ee71SPyun YongHyeon int off; 43463a91ee71SPyun YongHyeon 43473a91ee71SPyun YongHyeon sc_if = (struct msk_if_softc *)arg1; 43483a91ee71SPyun YongHyeon sc = sc_if->msk_softc; 43493a91ee71SPyun YongHyeon off = arg2; 43503a91ee71SPyun YongHyeon stat = (uint64_t *)((uint8_t *)&sc_if->msk_stats + off); 43513a91ee71SPyun YongHyeon 43523a91ee71SPyun YongHyeon MSK_IF_LOCK(sc_if); 43533a91ee71SPyun YongHyeon result = MSK_READ_MIB64(sc_if->msk_port, GM_MIB_CNT_BASE + off * 2); 43543a91ee71SPyun YongHyeon result += *stat; 43553a91ee71SPyun YongHyeon MSK_IF_UNLOCK(sc_if); 43563a91ee71SPyun YongHyeon 43573a91ee71SPyun YongHyeon return (sysctl_handle_quad(oidp, &result, 0, req)); 43583a91ee71SPyun YongHyeon } 43593a91ee71SPyun YongHyeon 43603a91ee71SPyun YongHyeon #undef MSK_READ_MIB32 43613a91ee71SPyun YongHyeon #undef MSK_READ_MIB64 43623a91ee71SPyun YongHyeon 43633a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT32(sc, c, o, p, n, d) \ 43643a91ee71SPyun YongHyeon SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, \ 43653a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat32, \ 43663a91ee71SPyun YongHyeon "IU", d) 43673a91ee71SPyun YongHyeon #define MSK_SYSCTL_STAT64(sc, c, o, p, n, d) \ 43683a91ee71SPyun YongHyeon SYSCTL_ADD_PROC(c, p, OID_AUTO, o, CTLTYPE_UINT | CTLFLAG_RD, \ 43693a91ee71SPyun YongHyeon sc, offsetof(struct msk_hw_stats, n), msk_sysctl_stat64, \ 43703a91ee71SPyun YongHyeon "Q", d) 43713a91ee71SPyun YongHyeon 43723a91ee71SPyun YongHyeon static void 43733a91ee71SPyun YongHyeon msk_sysctl_node(struct msk_if_softc *sc_if) 43743a91ee71SPyun YongHyeon { 43753a91ee71SPyun YongHyeon struct sysctl_ctx_list *ctx; 43763a91ee71SPyun YongHyeon struct sysctl_oid_list *child, *schild; 43773a91ee71SPyun YongHyeon struct sysctl_oid *tree; 43783a91ee71SPyun YongHyeon 43793a91ee71SPyun YongHyeon ctx = device_get_sysctl_ctx(sc_if->msk_if_dev); 43803a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc_if->msk_if_dev)); 43813a91ee71SPyun YongHyeon 43823a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 43833a91ee71SPyun YongHyeon NULL, "MSK Statistics"); 43843a91ee71SPyun YongHyeon schild = child = SYSCTL_CHILDREN(tree); 43853a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD, 43863a91ee71SPyun YongHyeon NULL, "MSK RX Statistics"); 43873a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 43883a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 43893a91ee71SPyun YongHyeon child, rx_ucast_frames, "Good unicast frames"); 43903a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 43913a91ee71SPyun YongHyeon child, rx_bcast_frames, "Good broadcast frames"); 43923a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 43933a91ee71SPyun YongHyeon child, rx_pause_frames, "Pause frames"); 43943a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 43953a91ee71SPyun YongHyeon child, rx_mcast_frames, "Multicast frames"); 43963a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "crc_errs", 43973a91ee71SPyun YongHyeon child, rx_crc_errs, "CRC errors"); 43983a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "good_octets", 43993a91ee71SPyun YongHyeon child, rx_good_octets, "Good octets"); 44003a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "bad_octets", 44013a91ee71SPyun YongHyeon child, rx_bad_octets, "Bad octets"); 44023a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 44033a91ee71SPyun YongHyeon child, rx_pkts_64, "64 bytes frames"); 44043a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 44053a91ee71SPyun YongHyeon child, rx_pkts_65_127, "65 to 127 bytes frames"); 44063a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 44073a91ee71SPyun YongHyeon child, rx_pkts_128_255, "128 to 255 bytes frames"); 44083a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 44093a91ee71SPyun YongHyeon child, rx_pkts_256_511, "256 to 511 bytes frames"); 44103a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 44113a91ee71SPyun YongHyeon child, rx_pkts_512_1023, "512 to 1023 bytes frames"); 44123a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 44133a91ee71SPyun YongHyeon child, rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 44143a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 44153a91ee71SPyun YongHyeon child, rx_pkts_1519_max, "1519 to max frames"); 44163a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_too_long", 44173a91ee71SPyun YongHyeon child, rx_pkts_too_long, "frames too long"); 44183a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "jabbers", 44193a91ee71SPyun YongHyeon child, rx_pkts_jabbers, "Jabber errors"); 442079dd979aSPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "overflows", 44213a91ee71SPyun YongHyeon child, rx_fifo_oflows, "FIFO overflows"); 44223a91ee71SPyun YongHyeon 44233a91ee71SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD, 44243a91ee71SPyun YongHyeon NULL, "MSK TX Statistics"); 44253a91ee71SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 44263a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "ucast_frames", 44273a91ee71SPyun YongHyeon child, tx_ucast_frames, "Unicast frames"); 44283a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "bcast_frames", 44293a91ee71SPyun YongHyeon child, tx_bcast_frames, "Broadcast frames"); 44303a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "pause_frames", 44313a91ee71SPyun YongHyeon child, tx_pause_frames, "Pause frames"); 44323a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "mcast_frames", 44333a91ee71SPyun YongHyeon child, tx_mcast_frames, "Multicast frames"); 44343a91ee71SPyun YongHyeon MSK_SYSCTL_STAT64(sc_if, ctx, "octets", 44353a91ee71SPyun YongHyeon child, tx_octets, "Octets"); 44363a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_64", 44373a91ee71SPyun YongHyeon child, tx_pkts_64, "64 bytes frames"); 44383a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_65_127", 44393a91ee71SPyun YongHyeon child, tx_pkts_65_127, "65 to 127 bytes frames"); 44403a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_128_255", 44413a91ee71SPyun YongHyeon child, tx_pkts_128_255, "128 to 255 bytes frames"); 44423a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_256_511", 44433a91ee71SPyun YongHyeon child, tx_pkts_256_511, "256 to 511 bytes frames"); 44443a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_512_1023", 44453a91ee71SPyun YongHyeon child, tx_pkts_512_1023, "512 to 1023 bytes frames"); 44463a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1024_1518", 44473a91ee71SPyun YongHyeon child, tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 44483a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "frames_1519_max", 44493a91ee71SPyun YongHyeon child, tx_pkts_1519_max, "1519 to max frames"); 44503a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "colls", 44513a91ee71SPyun YongHyeon child, tx_colls, "Collisions"); 44523a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "late_colls", 44533a91ee71SPyun YongHyeon child, tx_late_colls, "Late collisions"); 44543a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "excess_colls", 44553a91ee71SPyun YongHyeon child, tx_excess_colls, "Excessive collisions"); 44563a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "multi_colls", 44573a91ee71SPyun YongHyeon child, tx_multi_colls, "Multiple collisions"); 44583a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "single_colls", 44593a91ee71SPyun YongHyeon child, tx_single_colls, "Single collisions"); 44603a91ee71SPyun YongHyeon MSK_SYSCTL_STAT32(sc_if, ctx, "underflows", 44613a91ee71SPyun YongHyeon child, tx_underflows, "FIFO underflows"); 44623a91ee71SPyun YongHyeon } 44633a91ee71SPyun YongHyeon 44643a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT32 44653a91ee71SPyun YongHyeon #undef MSK_SYSCTL_STAT64 44663a91ee71SPyun YongHyeon 44670dbe28b3SPyun YongHyeon static int 44680dbe28b3SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 44690dbe28b3SPyun YongHyeon { 44700dbe28b3SPyun YongHyeon int error, value; 44710dbe28b3SPyun YongHyeon 44720dbe28b3SPyun YongHyeon if (!arg1) 44730dbe28b3SPyun YongHyeon return (EINVAL); 44740dbe28b3SPyun YongHyeon value = *(int *)arg1; 44750dbe28b3SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 44760dbe28b3SPyun YongHyeon if (error || !req->newptr) 44770dbe28b3SPyun YongHyeon return (error); 44780dbe28b3SPyun YongHyeon if (value < low || value > high) 44790dbe28b3SPyun YongHyeon return (EINVAL); 44800dbe28b3SPyun YongHyeon *(int *)arg1 = value; 44810dbe28b3SPyun YongHyeon 44820dbe28b3SPyun YongHyeon return (0); 44830dbe28b3SPyun YongHyeon } 44840dbe28b3SPyun YongHyeon 44850dbe28b3SPyun YongHyeon static int 44860dbe28b3SPyun YongHyeon sysctl_hw_msk_proc_limit(SYSCTL_HANDLER_ARGS) 44870dbe28b3SPyun YongHyeon { 44880dbe28b3SPyun YongHyeon 44890dbe28b3SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, MSK_PROC_MIN, 44900dbe28b3SPyun YongHyeon MSK_PROC_MAX)); 44910dbe28b3SPyun YongHyeon } 4492