1665484d8SDoug Ambrisko /* 2ecea5be4SKashyap D Desai * Copyright (c) 2015, AVAGO Tech. All rights reserved. Author: Marian Choy 38e727371SKashyap D Desai * Copyright (c) 2014, LSI Corp. All rights reserved. Author: Marian Choy 4ecea5be4SKashyap D Desai * Support: freebsdraid@avagotech.com 5665484d8SDoug Ambrisko * 6665484d8SDoug Ambrisko * Redistribution and use in source and binary forms, with or without 78e727371SKashyap D Desai * modification, are permitted provided that the following conditions are 88e727371SKashyap D Desai * met: 9665484d8SDoug Ambrisko * 108e727371SKashyap D Desai * 1. Redistributions of source code must retain the above copyright notice, 118e727371SKashyap D Desai * this list of conditions and the following disclaimer. 2. Redistributions 128e727371SKashyap D Desai * in binary form must reproduce the above copyright notice, this list of 138e727371SKashyap D Desai * conditions and the following disclaimer in the documentation and/or other 148e727371SKashyap D Desai * materials provided with the distribution. 3. Neither the name of the 158e727371SKashyap D Desai * <ORGANIZATION> nor the names of its contributors may be used to endorse or 168e727371SKashyap D Desai * promote products derived from this software without specific prior written 178e727371SKashyap D Desai * permission. 18665484d8SDoug Ambrisko * 198e727371SKashyap D Desai * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 208e727371SKashyap D Desai * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 218e727371SKashyap D Desai * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 228e727371SKashyap D Desai * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 238e727371SKashyap D Desai * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 248e727371SKashyap D Desai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 258e727371SKashyap D Desai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 268e727371SKashyap D Desai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 278e727371SKashyap D Desai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 288e727371SKashyap D Desai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29665484d8SDoug Ambrisko * POSSIBILITY OF SUCH DAMAGE. 30665484d8SDoug Ambrisko * 318e727371SKashyap D Desai * The views and conclusions contained in the software and documentation are 328e727371SKashyap D Desai * those of the authors and should not be interpreted as representing 33665484d8SDoug Ambrisko * official policies,either expressed or implied, of the FreeBSD Project. 34665484d8SDoug Ambrisko * 35ecea5be4SKashyap D Desai * Send feedback to: <megaraidfbsd@avagotech.com> Mail to: AVAGO TECHNOLOGIES 1621 368e727371SKashyap D Desai * Barber Lane, Milpitas, CA 95035 ATTN: MegaRaid FreeBSD 37665484d8SDoug Ambrisko * 38665484d8SDoug Ambrisko */ 39665484d8SDoug Ambrisko 40665484d8SDoug Ambrisko #include <sys/cdefs.h> 41665484d8SDoug Ambrisko __FBSDID("$FreeBSD$"); 42665484d8SDoug Ambrisko 43665484d8SDoug Ambrisko #include <dev/mrsas/mrsas.h> 44665484d8SDoug Ambrisko #include <dev/mrsas/mrsas_ioctl.h> 45665484d8SDoug Ambrisko 46665484d8SDoug Ambrisko #include <cam/cam.h> 47665484d8SDoug Ambrisko #include <cam/cam_ccb.h> 48665484d8SDoug Ambrisko 49665484d8SDoug Ambrisko #include <sys/sysctl.h> 50665484d8SDoug Ambrisko #include <sys/types.h> 518071588dSKashyap D Desai #include <sys/sysent.h> 52665484d8SDoug Ambrisko #include <sys/kthread.h> 53665484d8SDoug Ambrisko #include <sys/taskqueue.h> 54d18d1b47SKashyap D Desai #include <sys/smp.h> 55665484d8SDoug Ambrisko 56665484d8SDoug Ambrisko 57665484d8SDoug Ambrisko /* 58665484d8SDoug Ambrisko * Function prototypes 59665484d8SDoug Ambrisko */ 60665484d8SDoug Ambrisko static d_open_t mrsas_open; 61665484d8SDoug Ambrisko static d_close_t mrsas_close; 62665484d8SDoug Ambrisko static d_read_t mrsas_read; 63665484d8SDoug Ambrisko static d_write_t mrsas_write; 64665484d8SDoug Ambrisko static d_ioctl_t mrsas_ioctl; 65da011113SKashyap D Desai static d_poll_t mrsas_poll; 66665484d8SDoug Ambrisko 678071588dSKashyap D Desai static void mrsas_ich_startup(void *arg); 68536094dcSKashyap D Desai static struct mrsas_mgmt_info mrsas_mgmt_info; 69665484d8SDoug Ambrisko static struct mrsas_ident *mrsas_find_ident(device_t); 70d18d1b47SKashyap D Desai static int mrsas_setup_msix(struct mrsas_softc *sc); 71d18d1b47SKashyap D Desai static int mrsas_allocate_msix(struct mrsas_softc *sc); 72665484d8SDoug Ambrisko static void mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode); 73665484d8SDoug Ambrisko static void mrsas_flush_cache(struct mrsas_softc *sc); 74665484d8SDoug Ambrisko static void mrsas_reset_reply_desc(struct mrsas_softc *sc); 75665484d8SDoug Ambrisko static void mrsas_ocr_thread(void *arg); 76665484d8SDoug Ambrisko static int mrsas_get_map_info(struct mrsas_softc *sc); 77665484d8SDoug Ambrisko static int mrsas_get_ld_map_info(struct mrsas_softc *sc); 78665484d8SDoug Ambrisko static int mrsas_sync_map_info(struct mrsas_softc *sc); 79665484d8SDoug Ambrisko static int mrsas_get_pd_list(struct mrsas_softc *sc); 80665484d8SDoug Ambrisko static int mrsas_get_ld_list(struct mrsas_softc *sc); 81665484d8SDoug Ambrisko static int mrsas_setup_irq(struct mrsas_softc *sc); 82665484d8SDoug Ambrisko static int mrsas_alloc_mem(struct mrsas_softc *sc); 83665484d8SDoug Ambrisko static int mrsas_init_fw(struct mrsas_softc *sc); 84665484d8SDoug Ambrisko static int mrsas_setup_raidmap(struct mrsas_softc *sc); 85a688fcd0SKashyap D Desai static void megasas_setup_jbod_map(struct mrsas_softc *sc); 86a688fcd0SKashyap D Desai static int megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend); 87665484d8SDoug Ambrisko static int mrsas_clear_intr(struct mrsas_softc *sc); 88af51c29fSKashyap D Desai static int mrsas_get_ctrl_info(struct mrsas_softc *sc); 89af51c29fSKashyap D Desai static void mrsas_update_ext_vd_details(struct mrsas_softc *sc); 908e727371SKashyap D Desai static int 918e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 92665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort); 93dbcc81dfSKashyap D Desai static struct mrsas_softc * 94dbcc81dfSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, 955844115eSKashyap D Desai u_long cmd, caddr_t arg); 96665484d8SDoug Ambrisko u_int32_t mrsas_read_reg(struct mrsas_softc *sc, int offset); 978e727371SKashyap D Desai u_int8_t 988e727371SKashyap D Desai mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, 99665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd); 100daeed973SKashyap D Desai void mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc); 101665484d8SDoug Ambrisko int mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr); 102665484d8SDoug Ambrisko int mrsas_init_adapter(struct mrsas_softc *sc); 103665484d8SDoug Ambrisko int mrsas_alloc_mpt_cmds(struct mrsas_softc *sc); 104665484d8SDoug Ambrisko int mrsas_alloc_ioc_cmd(struct mrsas_softc *sc); 105665484d8SDoug Ambrisko int mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc); 106665484d8SDoug Ambrisko int mrsas_ioc_init(struct mrsas_softc *sc); 107665484d8SDoug Ambrisko int mrsas_bus_scan(struct mrsas_softc *sc); 108665484d8SDoug Ambrisko int mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 109665484d8SDoug Ambrisko int mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 110f0c7594bSKashyap D Desai int mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason); 111f0c7594bSKashyap D Desai int mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason); 1124bb0a4f0SKashyap D Desai int mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex); 1138e727371SKashyap D Desai int 1148e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, 115665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd); 1168e727371SKashyap D Desai int 1178e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, struct mrsas_tmp_dcmd *tcmd, 118665484d8SDoug Ambrisko int size); 119665484d8SDoug Ambrisko void mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd); 120665484d8SDoug Ambrisko void mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 121665484d8SDoug Ambrisko void mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 122665484d8SDoug Ambrisko void mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 123665484d8SDoug Ambrisko void mrsas_disable_intr(struct mrsas_softc *sc); 124665484d8SDoug Ambrisko void mrsas_enable_intr(struct mrsas_softc *sc); 125665484d8SDoug Ambrisko void mrsas_free_ioc_cmd(struct mrsas_softc *sc); 126665484d8SDoug Ambrisko void mrsas_free_mem(struct mrsas_softc *sc); 127665484d8SDoug Ambrisko void mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp); 128665484d8SDoug Ambrisko void mrsas_isr(void *arg); 129665484d8SDoug Ambrisko void mrsas_teardown_intr(struct mrsas_softc *sc); 130665484d8SDoug Ambrisko void mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error); 131665484d8SDoug Ambrisko void mrsas_kill_hba(struct mrsas_softc *sc); 132665484d8SDoug Ambrisko void mrsas_aen_handler(struct mrsas_softc *sc); 1338e727371SKashyap D Desai void 1348e727371SKashyap D Desai mrsas_write_reg(struct mrsas_softc *sc, int offset, 135665484d8SDoug Ambrisko u_int32_t value); 1368e727371SKashyap D Desai void 1378e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 138665484d8SDoug Ambrisko u_int32_t req_desc_hi); 139665484d8SDoug Ambrisko void mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc); 1408e727371SKashyap D Desai void 1418e727371SKashyap D Desai mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, 142665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd, u_int8_t status); 1438e727371SKashyap D Desai void 1448e727371SKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, u_int8_t status, 145665484d8SDoug Ambrisko u_int8_t extStatus); 146665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mrsas_get_mfi_cmd(struct mrsas_softc *sc); 1478e727371SKashyap D Desai 1488e727371SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *mrsas_build_mpt_cmd 1498e727371SKashyap D Desai (struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 150665484d8SDoug Ambrisko 151665484d8SDoug Ambrisko extern int mrsas_cam_attach(struct mrsas_softc *sc); 152665484d8SDoug Ambrisko extern void mrsas_cam_detach(struct mrsas_softc *sc); 153665484d8SDoug Ambrisko extern void mrsas_cmd_done(struct mrsas_softc *sc, struct mrsas_mpt_cmd *cmd); 154665484d8SDoug Ambrisko extern void mrsas_free_frame(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 155665484d8SDoug Ambrisko extern int mrsas_alloc_mfi_cmds(struct mrsas_softc *sc); 156665484d8SDoug Ambrisko extern struct mrsas_mpt_cmd *mrsas_get_mpt_cmd(struct mrsas_softc *sc); 157536094dcSKashyap D Desai extern int mrsas_passthru(struct mrsas_softc *sc, void *arg, u_long ioctlCmd); 158665484d8SDoug Ambrisko extern uint8_t MR_ValidateMapInfo(struct mrsas_softc *sc); 1594799d485SKashyap D Desai extern u_int16_t MR_GetLDTgtId(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 1604799d485SKashyap D Desai extern MR_LD_RAID *MR_LdRaidGet(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 161665484d8SDoug Ambrisko extern void mrsas_xpt_freeze(struct mrsas_softc *sc); 162665484d8SDoug Ambrisko extern void mrsas_xpt_release(struct mrsas_softc *sc); 1638e727371SKashyap D Desai extern MRSAS_REQUEST_DESCRIPTOR_UNION * 1648e727371SKashyap D Desai mrsas_get_request_desc(struct mrsas_softc *sc, 165665484d8SDoug Ambrisko u_int16_t index); 166665484d8SDoug Ambrisko extern int mrsas_bus_scan_sim(struct mrsas_softc *sc, struct cam_sim *sim); 167665484d8SDoug Ambrisko static int mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc); 168665484d8SDoug Ambrisko static void mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc); 1698e727371SKashyap D Desai 170665484d8SDoug Ambrisko SYSCTL_NODE(_hw, OID_AUTO, mrsas, CTLFLAG_RD, 0, "MRSAS Driver Parameters"); 171665484d8SDoug Ambrisko 1728e727371SKashyap D Desai /* 173665484d8SDoug Ambrisko * PCI device struct and table 174665484d8SDoug Ambrisko * 175665484d8SDoug Ambrisko */ 176665484d8SDoug Ambrisko typedef struct mrsas_ident { 177665484d8SDoug Ambrisko uint16_t vendor; 178665484d8SDoug Ambrisko uint16_t device; 179665484d8SDoug Ambrisko uint16_t subvendor; 180665484d8SDoug Ambrisko uint16_t subdevice; 181665484d8SDoug Ambrisko const char *desc; 182665484d8SDoug Ambrisko } MRSAS_CTLR_ID; 183665484d8SDoug Ambrisko 184665484d8SDoug Ambrisko MRSAS_CTLR_ID device_table[] = { 185ecea5be4SKashyap D Desai {0x1000, MRSAS_TBOLT, 0xffff, 0xffff, "AVAGO Thunderbolt SAS Controller"}, 186ecea5be4SKashyap D Desai {0x1000, MRSAS_INVADER, 0xffff, 0xffff, "AVAGO Invader SAS Controller"}, 187ecea5be4SKashyap D Desai {0x1000, MRSAS_FURY, 0xffff, 0xffff, "AVAGO Fury SAS Controller"}, 188c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER, 0xffff, 0xffff, "AVAGO Intruder SAS Controller"}, 189c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER_24, 0xffff, 0xffff, "AVAGO Intruder_24 SAS Controller"}, 1908cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_52, 0xffff, 0xffff, "AVAGO Cutlass_52 SAS Controller"}, 1918cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_53, 0xffff, 0xffff, "AVAGO Cutlass_53 SAS Controller"}, 192665484d8SDoug Ambrisko {0, 0, 0, 0, NULL} 193665484d8SDoug Ambrisko }; 194665484d8SDoug Ambrisko 1958e727371SKashyap D Desai /* 196665484d8SDoug Ambrisko * Character device entry points 197665484d8SDoug Ambrisko * 198665484d8SDoug Ambrisko */ 199665484d8SDoug Ambrisko static struct cdevsw mrsas_cdevsw = { 200665484d8SDoug Ambrisko .d_version = D_VERSION, 201665484d8SDoug Ambrisko .d_open = mrsas_open, 202665484d8SDoug Ambrisko .d_close = mrsas_close, 203665484d8SDoug Ambrisko .d_read = mrsas_read, 204665484d8SDoug Ambrisko .d_write = mrsas_write, 205665484d8SDoug Ambrisko .d_ioctl = mrsas_ioctl, 206da011113SKashyap D Desai .d_poll = mrsas_poll, 207665484d8SDoug Ambrisko .d_name = "mrsas", 208665484d8SDoug Ambrisko }; 209665484d8SDoug Ambrisko 210665484d8SDoug Ambrisko MALLOC_DEFINE(M_MRSAS, "mrsasbuf", "Buffers for the MRSAS driver"); 211665484d8SDoug Ambrisko 2128e727371SKashyap D Desai /* 2138e727371SKashyap D Desai * In the cdevsw routines, we find our softc by using the si_drv1 member of 2148e727371SKashyap D Desai * struct cdev. We set this variable to point to our softc in our attach 2158e727371SKashyap D Desai * routine when we create the /dev entry. 216665484d8SDoug Ambrisko */ 217665484d8SDoug Ambrisko int 2187fc5f329SJohn Baldwin mrsas_open(struct cdev *dev, int oflags, int devtype, struct thread *td) 219665484d8SDoug Ambrisko { 220665484d8SDoug Ambrisko struct mrsas_softc *sc; 221665484d8SDoug Ambrisko 222665484d8SDoug Ambrisko sc = dev->si_drv1; 223665484d8SDoug Ambrisko return (0); 224665484d8SDoug Ambrisko } 225665484d8SDoug Ambrisko 226665484d8SDoug Ambrisko int 2277fc5f329SJohn Baldwin mrsas_close(struct cdev *dev, int fflag, int devtype, struct thread *td) 228665484d8SDoug Ambrisko { 229665484d8SDoug Ambrisko struct mrsas_softc *sc; 230665484d8SDoug Ambrisko 231665484d8SDoug Ambrisko sc = dev->si_drv1; 232665484d8SDoug Ambrisko return (0); 233665484d8SDoug Ambrisko } 234665484d8SDoug Ambrisko 235665484d8SDoug Ambrisko int 236665484d8SDoug Ambrisko mrsas_read(struct cdev *dev, struct uio *uio, int ioflag) 237665484d8SDoug Ambrisko { 238665484d8SDoug Ambrisko struct mrsas_softc *sc; 239665484d8SDoug Ambrisko 240665484d8SDoug Ambrisko sc = dev->si_drv1; 241665484d8SDoug Ambrisko return (0); 242665484d8SDoug Ambrisko } 243665484d8SDoug Ambrisko int 244665484d8SDoug Ambrisko mrsas_write(struct cdev *dev, struct uio *uio, int ioflag) 245665484d8SDoug Ambrisko { 246665484d8SDoug Ambrisko struct mrsas_softc *sc; 247665484d8SDoug Ambrisko 248665484d8SDoug Ambrisko sc = dev->si_drv1; 249665484d8SDoug Ambrisko return (0); 250665484d8SDoug Ambrisko } 251665484d8SDoug Ambrisko 2528e727371SKashyap D Desai /* 253665484d8SDoug Ambrisko * Register Read/Write Functions 254665484d8SDoug Ambrisko * 255665484d8SDoug Ambrisko */ 256665484d8SDoug Ambrisko void 257665484d8SDoug Ambrisko mrsas_write_reg(struct mrsas_softc *sc, int offset, 258665484d8SDoug Ambrisko u_int32_t value) 259665484d8SDoug Ambrisko { 260665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 261665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 262665484d8SDoug Ambrisko 263665484d8SDoug Ambrisko bus_space_write_4(bus_tag, bus_handle, offset, value); 264665484d8SDoug Ambrisko } 265665484d8SDoug Ambrisko 266665484d8SDoug Ambrisko u_int32_t 267665484d8SDoug Ambrisko mrsas_read_reg(struct mrsas_softc *sc, int offset) 268665484d8SDoug Ambrisko { 269665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 270665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 271665484d8SDoug Ambrisko 272665484d8SDoug Ambrisko return ((u_int32_t)bus_space_read_4(bus_tag, bus_handle, offset)); 273665484d8SDoug Ambrisko } 274665484d8SDoug Ambrisko 275665484d8SDoug Ambrisko 2768e727371SKashyap D Desai /* 277665484d8SDoug Ambrisko * Interrupt Disable/Enable/Clear Functions 278665484d8SDoug Ambrisko * 279665484d8SDoug Ambrisko */ 2808e727371SKashyap D Desai void 2818e727371SKashyap D Desai mrsas_disable_intr(struct mrsas_softc *sc) 282665484d8SDoug Ambrisko { 283665484d8SDoug Ambrisko u_int32_t mask = 0xFFFFFFFF; 284665484d8SDoug Ambrisko u_int32_t status; 285665484d8SDoug Ambrisko 2862f863eb8SKashyap D Desai sc->mask_interrupts = 1; 287665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), mask); 288665484d8SDoug Ambrisko /* Dummy read to force pci flush */ 289665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 290665484d8SDoug Ambrisko } 291665484d8SDoug Ambrisko 2928e727371SKashyap D Desai void 2938e727371SKashyap D Desai mrsas_enable_intr(struct mrsas_softc *sc) 294665484d8SDoug Ambrisko { 295665484d8SDoug Ambrisko u_int32_t mask = MFI_FUSION_ENABLE_INTERRUPT_MASK; 296665484d8SDoug Ambrisko u_int32_t status; 297665484d8SDoug Ambrisko 2982f863eb8SKashyap D Desai sc->mask_interrupts = 0; 299665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), ~0); 300665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 301665484d8SDoug Ambrisko 302665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), ~mask); 303665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 304665484d8SDoug Ambrisko } 305665484d8SDoug Ambrisko 3068e727371SKashyap D Desai static int 3078e727371SKashyap D Desai mrsas_clear_intr(struct mrsas_softc *sc) 308665484d8SDoug Ambrisko { 309665484d8SDoug Ambrisko u_int32_t status, fw_status, fw_state; 310665484d8SDoug Ambrisko 311665484d8SDoug Ambrisko /* Read received interrupt */ 312665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 313665484d8SDoug Ambrisko 3148e727371SKashyap D Desai /* 3158e727371SKashyap D Desai * If FW state change interrupt is received, write to it again to 3168e727371SKashyap D Desai * clear 3178e727371SKashyap D Desai */ 318665484d8SDoug Ambrisko if (status & MRSAS_FW_STATE_CHNG_INTERRUPT) { 319665484d8SDoug Ambrisko fw_status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 320665484d8SDoug Ambrisko outbound_scratch_pad)); 321665484d8SDoug Ambrisko fw_state = fw_status & MFI_STATE_MASK; 322665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT) { 323665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW is in FAULT state!\n"); 324665484d8SDoug Ambrisko if (sc->ocr_thread_active) 325665484d8SDoug Ambrisko wakeup(&sc->ocr_chan); 326665484d8SDoug Ambrisko } 327665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), status); 328665484d8SDoug Ambrisko mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 329665484d8SDoug Ambrisko return (1); 330665484d8SDoug Ambrisko } 331665484d8SDoug Ambrisko /* Not our interrupt, so just return */ 332665484d8SDoug Ambrisko if (!(status & MFI_FUSION_ENABLE_INTERRUPT_MASK)) 333665484d8SDoug Ambrisko return (0); 334665484d8SDoug Ambrisko 335665484d8SDoug Ambrisko /* We got a reply interrupt */ 336665484d8SDoug Ambrisko return (1); 337665484d8SDoug Ambrisko } 338665484d8SDoug Ambrisko 3398e727371SKashyap D Desai /* 340665484d8SDoug Ambrisko * PCI Support Functions 341665484d8SDoug Ambrisko * 342665484d8SDoug Ambrisko */ 3438e727371SKashyap D Desai static struct mrsas_ident * 3448e727371SKashyap D Desai mrsas_find_ident(device_t dev) 345665484d8SDoug Ambrisko { 346665484d8SDoug Ambrisko struct mrsas_ident *pci_device; 347665484d8SDoug Ambrisko 3488e727371SKashyap D Desai for (pci_device = device_table; pci_device->vendor != 0; pci_device++) { 349665484d8SDoug Ambrisko if ((pci_device->vendor == pci_get_vendor(dev)) && 350665484d8SDoug Ambrisko (pci_device->device == pci_get_device(dev)) && 351665484d8SDoug Ambrisko ((pci_device->subvendor == pci_get_subvendor(dev)) || 352665484d8SDoug Ambrisko (pci_device->subvendor == 0xffff)) && 353665484d8SDoug Ambrisko ((pci_device->subdevice == pci_get_subdevice(dev)) || 354665484d8SDoug Ambrisko (pci_device->subdevice == 0xffff))) 355665484d8SDoug Ambrisko return (pci_device); 356665484d8SDoug Ambrisko } 357665484d8SDoug Ambrisko return (NULL); 358665484d8SDoug Ambrisko } 359665484d8SDoug Ambrisko 3608e727371SKashyap D Desai static int 3618e727371SKashyap D Desai mrsas_probe(device_t dev) 362665484d8SDoug Ambrisko { 363665484d8SDoug Ambrisko static u_int8_t first_ctrl = 1; 364665484d8SDoug Ambrisko struct mrsas_ident *id; 365665484d8SDoug Ambrisko 366665484d8SDoug Ambrisko if ((id = mrsas_find_ident(dev)) != NULL) { 367665484d8SDoug Ambrisko if (first_ctrl) { 368ecea5be4SKashyap D Desai printf("AVAGO MegaRAID SAS FreeBSD mrsas driver version: %s\n", 3698e727371SKashyap D Desai MRSAS_VERSION); 370665484d8SDoug Ambrisko first_ctrl = 0; 371665484d8SDoug Ambrisko } 372665484d8SDoug Ambrisko device_set_desc(dev, id->desc); 373665484d8SDoug Ambrisko /* between BUS_PROBE_DEFAULT and BUS_PROBE_LOW_PRIORITY */ 374665484d8SDoug Ambrisko return (-30); 375665484d8SDoug Ambrisko } 376665484d8SDoug Ambrisko return (ENXIO); 377665484d8SDoug Ambrisko } 378665484d8SDoug Ambrisko 3798e727371SKashyap D Desai /* 380665484d8SDoug Ambrisko * mrsas_setup_sysctl: setup sysctl values for mrsas 381665484d8SDoug Ambrisko * input: Adapter instance soft state 382665484d8SDoug Ambrisko * 383665484d8SDoug Ambrisko * Setup sysctl entries for mrsas driver. 384665484d8SDoug Ambrisko */ 385665484d8SDoug Ambrisko static void 386665484d8SDoug Ambrisko mrsas_setup_sysctl(struct mrsas_softc *sc) 387665484d8SDoug Ambrisko { 388665484d8SDoug Ambrisko struct sysctl_ctx_list *sysctl_ctx = NULL; 389665484d8SDoug Ambrisko struct sysctl_oid *sysctl_tree = NULL; 390665484d8SDoug Ambrisko char tmpstr[80], tmpstr2[80]; 391665484d8SDoug Ambrisko 392665484d8SDoug Ambrisko /* 393665484d8SDoug Ambrisko * Setup the sysctl variable so the user can change the debug level 394665484d8SDoug Ambrisko * on the fly. 395665484d8SDoug Ambrisko */ 396665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "MRSAS controller %d", 397665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 398665484d8SDoug Ambrisko snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mrsas_dev)); 399665484d8SDoug Ambrisko 400665484d8SDoug Ambrisko sysctl_ctx = device_get_sysctl_ctx(sc->mrsas_dev); 401665484d8SDoug Ambrisko if (sysctl_ctx != NULL) 402665484d8SDoug Ambrisko sysctl_tree = device_get_sysctl_tree(sc->mrsas_dev); 403665484d8SDoug Ambrisko 404665484d8SDoug Ambrisko if (sysctl_tree == NULL) { 405665484d8SDoug Ambrisko sysctl_ctx_init(&sc->sysctl_ctx); 406665484d8SDoug Ambrisko sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 407665484d8SDoug Ambrisko SYSCTL_STATIC_CHILDREN(_hw_mrsas), OID_AUTO, tmpstr2, 408665484d8SDoug Ambrisko CTLFLAG_RD, 0, tmpstr); 409665484d8SDoug Ambrisko if (sc->sysctl_tree == NULL) 410665484d8SDoug Ambrisko return; 411665484d8SDoug Ambrisko sysctl_ctx = &sc->sysctl_ctx; 412665484d8SDoug Ambrisko sysctl_tree = sc->sysctl_tree; 413665484d8SDoug Ambrisko } 414665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 415665484d8SDoug Ambrisko OID_AUTO, "disable_ocr", CTLFLAG_RW, &sc->disableOnlineCtrlReset, 0, 416665484d8SDoug Ambrisko "Disable the use of OCR"); 417665484d8SDoug Ambrisko 418665484d8SDoug Ambrisko SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 419665484d8SDoug Ambrisko OID_AUTO, "driver_version", CTLFLAG_RD, MRSAS_VERSION, 420665484d8SDoug Ambrisko strlen(MRSAS_VERSION), "driver version"); 421665484d8SDoug Ambrisko 422665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 423665484d8SDoug Ambrisko OID_AUTO, "reset_count", CTLFLAG_RD, 424665484d8SDoug Ambrisko &sc->reset_count, 0, "number of ocr from start of the day"); 425665484d8SDoug Ambrisko 426665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 427665484d8SDoug Ambrisko OID_AUTO, "fw_outstanding", CTLFLAG_RD, 428f0188618SHans Petter Selasky &sc->fw_outstanding.val_rdonly, 0, "FW outstanding commands"); 429665484d8SDoug Ambrisko 430665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 431665484d8SDoug Ambrisko OID_AUTO, "io_cmds_highwater", CTLFLAG_RD, 432665484d8SDoug Ambrisko &sc->io_cmds_highwater, 0, "Max FW outstanding commands"); 433665484d8SDoug Ambrisko 434665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 435665484d8SDoug Ambrisko OID_AUTO, "mrsas_debug", CTLFLAG_RW, &sc->mrsas_debug, 0, 436665484d8SDoug Ambrisko "Driver debug level"); 437665484d8SDoug Ambrisko 438665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 439665484d8SDoug Ambrisko OID_AUTO, "mrsas_io_timeout", CTLFLAG_RW, &sc->mrsas_io_timeout, 440665484d8SDoug Ambrisko 0, "Driver IO timeout value in mili-second."); 441665484d8SDoug Ambrisko 442665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 443665484d8SDoug Ambrisko OID_AUTO, "mrsas_fw_fault_check_delay", CTLFLAG_RW, 444665484d8SDoug Ambrisko &sc->mrsas_fw_fault_check_delay, 445665484d8SDoug Ambrisko 0, "FW fault check thread delay in seconds. <default is 1 sec>"); 446665484d8SDoug Ambrisko 447665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 448665484d8SDoug Ambrisko OID_AUTO, "reset_in_progress", CTLFLAG_RD, 449665484d8SDoug Ambrisko &sc->reset_in_progress, 0, "ocr in progress status"); 450665484d8SDoug Ambrisko 451665484d8SDoug Ambrisko } 452665484d8SDoug Ambrisko 4538e727371SKashyap D Desai /* 454665484d8SDoug Ambrisko * mrsas_get_tunables: get tunable parameters. 455665484d8SDoug Ambrisko * input: Adapter instance soft state 456665484d8SDoug Ambrisko * 457665484d8SDoug Ambrisko * Get tunable parameters. This will help to debug driver at boot time. 458665484d8SDoug Ambrisko */ 459665484d8SDoug Ambrisko static void 460665484d8SDoug Ambrisko mrsas_get_tunables(struct mrsas_softc *sc) 461665484d8SDoug Ambrisko { 462665484d8SDoug Ambrisko char tmpstr[80]; 463665484d8SDoug Ambrisko 464665484d8SDoug Ambrisko /* XXX default to some debugging for now */ 465665484d8SDoug Ambrisko sc->mrsas_debug = MRSAS_FAULT; 466665484d8SDoug Ambrisko sc->mrsas_io_timeout = MRSAS_IO_TIMEOUT; 467665484d8SDoug Ambrisko sc->mrsas_fw_fault_check_delay = 1; 468665484d8SDoug Ambrisko sc->reset_count = 0; 469665484d8SDoug Ambrisko sc->reset_in_progress = 0; 470665484d8SDoug Ambrisko 471665484d8SDoug Ambrisko /* 472665484d8SDoug Ambrisko * Grab the global variables. 473665484d8SDoug Ambrisko */ 474665484d8SDoug Ambrisko TUNABLE_INT_FETCH("hw.mrsas.debug_level", &sc->mrsas_debug); 475665484d8SDoug Ambrisko 47616dc2814SKashyap D Desai /* 47716dc2814SKashyap D Desai * Grab the global variables. 47816dc2814SKashyap D Desai */ 47916dc2814SKashyap D Desai TUNABLE_INT_FETCH("hw.mrsas.lb_pending_cmds", &sc->lb_pending_cmds); 48016dc2814SKashyap D Desai 481665484d8SDoug Ambrisko /* Grab the unit-instance variables */ 482665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "dev.mrsas.%d.debug_level", 483665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 484665484d8SDoug Ambrisko TUNABLE_INT_FETCH(tmpstr, &sc->mrsas_debug); 485665484d8SDoug Ambrisko } 486665484d8SDoug Ambrisko 4878e727371SKashyap D Desai /* 488665484d8SDoug Ambrisko * mrsas_alloc_evt_log_info cmd: Allocates memory to get event log information. 489665484d8SDoug Ambrisko * Used to get sequence number at driver load time. 490665484d8SDoug Ambrisko * input: Adapter soft state 491665484d8SDoug Ambrisko * 492665484d8SDoug Ambrisko * Allocates DMAable memory for the event log info internal command. 493665484d8SDoug Ambrisko */ 4948e727371SKashyap D Desai int 4958e727371SKashyap D Desai mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc) 496665484d8SDoug Ambrisko { 497665484d8SDoug Ambrisko int el_info_size; 498665484d8SDoug Ambrisko 499665484d8SDoug Ambrisko /* Allocate get event log info command */ 500665484d8SDoug Ambrisko el_info_size = sizeof(struct mrsas_evt_log_info); 5018e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 5028e727371SKashyap D Desai 1, 0, 5038e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 5048e727371SKashyap D Desai BUS_SPACE_MAXADDR, 5058e727371SKashyap D Desai NULL, NULL, 5068e727371SKashyap D Desai el_info_size, 5078e727371SKashyap D Desai 1, 5088e727371SKashyap D Desai el_info_size, 5098e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 5108e727371SKashyap D Desai NULL, NULL, 511665484d8SDoug Ambrisko &sc->el_info_tag)) { 512665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info tag\n"); 513665484d8SDoug Ambrisko return (ENOMEM); 514665484d8SDoug Ambrisko } 515665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->el_info_tag, (void **)&sc->el_info_mem, 516665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->el_info_dmamap)) { 517665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info cmd mem\n"); 518665484d8SDoug Ambrisko return (ENOMEM); 519665484d8SDoug Ambrisko } 520665484d8SDoug Ambrisko if (bus_dmamap_load(sc->el_info_tag, sc->el_info_dmamap, 521665484d8SDoug Ambrisko sc->el_info_mem, el_info_size, mrsas_addr_cb, 522665484d8SDoug Ambrisko &sc->el_info_phys_addr, BUS_DMA_NOWAIT)) { 523665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load event log info cmd mem\n"); 524665484d8SDoug Ambrisko return (ENOMEM); 525665484d8SDoug Ambrisko } 526665484d8SDoug Ambrisko memset(sc->el_info_mem, 0, el_info_size); 527665484d8SDoug Ambrisko return (0); 528665484d8SDoug Ambrisko } 529665484d8SDoug Ambrisko 5308e727371SKashyap D Desai /* 531665484d8SDoug Ambrisko * mrsas_free_evt_info_cmd: Free memory for Event log info command 532665484d8SDoug Ambrisko * input: Adapter soft state 533665484d8SDoug Ambrisko * 534665484d8SDoug Ambrisko * Deallocates memory for the event log info internal command. 535665484d8SDoug Ambrisko */ 5368e727371SKashyap D Desai void 5378e727371SKashyap D Desai mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc) 538665484d8SDoug Ambrisko { 539665484d8SDoug Ambrisko if (sc->el_info_phys_addr) 540665484d8SDoug Ambrisko bus_dmamap_unload(sc->el_info_tag, sc->el_info_dmamap); 541665484d8SDoug Ambrisko if (sc->el_info_mem != NULL) 542665484d8SDoug Ambrisko bus_dmamem_free(sc->el_info_tag, sc->el_info_mem, sc->el_info_dmamap); 543665484d8SDoug Ambrisko if (sc->el_info_tag != NULL) 544665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->el_info_tag); 545665484d8SDoug Ambrisko } 546665484d8SDoug Ambrisko 5478e727371SKashyap D Desai /* 548665484d8SDoug Ambrisko * mrsas_get_seq_num: Get latest event sequence number 549665484d8SDoug Ambrisko * @sc: Adapter soft state 550665484d8SDoug Ambrisko * @eli: Firmware event log sequence number information. 5518e727371SKashyap D Desai * 552665484d8SDoug Ambrisko * Firmware maintains a log of all events in a non-volatile area. 553665484d8SDoug Ambrisko * Driver get the sequence number using DCMD 554665484d8SDoug Ambrisko * "MR_DCMD_CTRL_EVENT_GET_INFO" at driver load time. 555665484d8SDoug Ambrisko */ 556665484d8SDoug Ambrisko 557665484d8SDoug Ambrisko static int 558665484d8SDoug Ambrisko mrsas_get_seq_num(struct mrsas_softc *sc, 559665484d8SDoug Ambrisko struct mrsas_evt_log_info *eli) 560665484d8SDoug Ambrisko { 561665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 562665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 563f0c7594bSKashyap D Desai u_int8_t do_ocr = 1, retcode = 0; 564665484d8SDoug Ambrisko 565665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 566665484d8SDoug Ambrisko 567665484d8SDoug Ambrisko if (!cmd) { 568665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 569665484d8SDoug Ambrisko return -ENOMEM; 570665484d8SDoug Ambrisko } 571665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 572665484d8SDoug Ambrisko 573665484d8SDoug Ambrisko if (mrsas_alloc_evt_log_info_cmd(sc) != SUCCESS) { 574665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate evt log info cmd\n"); 575665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 576665484d8SDoug Ambrisko return -ENOMEM; 577665484d8SDoug Ambrisko } 578665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 579665484d8SDoug Ambrisko 580665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 581665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 582665484d8SDoug Ambrisko dcmd->sge_count = 1; 583665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 584665484d8SDoug Ambrisko dcmd->timeout = 0; 585665484d8SDoug Ambrisko dcmd->pad_0 = 0; 586665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_evt_log_info); 587665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_EVENT_GET_INFO; 588665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = sc->el_info_phys_addr; 589665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_log_info); 590665484d8SDoug Ambrisko 591f0c7594bSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 592f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 593f0c7594bSKashyap D Desai goto dcmd_timeout; 594665484d8SDoug Ambrisko 595f0c7594bSKashyap D Desai do_ocr = 0; 596665484d8SDoug Ambrisko /* 597665484d8SDoug Ambrisko * Copy the data back into callers buffer 598665484d8SDoug Ambrisko */ 599665484d8SDoug Ambrisko memcpy(eli, sc->el_info_mem, sizeof(struct mrsas_evt_log_info)); 600665484d8SDoug Ambrisko mrsas_free_evt_log_info_cmd(sc); 601f0c7594bSKashyap D Desai 602f0c7594bSKashyap D Desai dcmd_timeout: 603f0c7594bSKashyap D Desai if (do_ocr) 604f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 605f0c7594bSKashyap D Desai else 606665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 607665484d8SDoug Ambrisko 608f0c7594bSKashyap D Desai return retcode; 609665484d8SDoug Ambrisko } 610665484d8SDoug Ambrisko 611665484d8SDoug Ambrisko 6128e727371SKashyap D Desai /* 613665484d8SDoug Ambrisko * mrsas_register_aen: Register for asynchronous event notification 614665484d8SDoug Ambrisko * @sc: Adapter soft state 615665484d8SDoug Ambrisko * @seq_num: Starting sequence number 616665484d8SDoug Ambrisko * @class_locale: Class of the event 6178e727371SKashyap D Desai * 618665484d8SDoug Ambrisko * This function subscribes for events beyond the @seq_num 619665484d8SDoug Ambrisko * and type @class_locale. 620665484d8SDoug Ambrisko * 6218e727371SKashyap D Desai */ 622665484d8SDoug Ambrisko static int 623665484d8SDoug Ambrisko mrsas_register_aen(struct mrsas_softc *sc, u_int32_t seq_num, 624665484d8SDoug Ambrisko u_int32_t class_locale_word) 625665484d8SDoug Ambrisko { 626665484d8SDoug Ambrisko int ret_val; 627665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 628665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 629665484d8SDoug Ambrisko union mrsas_evt_class_locale curr_aen; 630665484d8SDoug Ambrisko union mrsas_evt_class_locale prev_aen; 631665484d8SDoug Ambrisko 632665484d8SDoug Ambrisko /* 633665484d8SDoug Ambrisko * If there an AEN pending already (aen_cmd), check if the 6348e727371SKashyap D Desai * class_locale of that pending AEN is inclusive of the new AEN 6358e727371SKashyap D Desai * request we currently have. If it is, then we don't have to do 6368e727371SKashyap D Desai * anything. In other words, whichever events the current AEN request 6378e727371SKashyap D Desai * is subscribing to, have already been subscribed to. If the old_cmd 6388e727371SKashyap D Desai * is _not_ inclusive, then we have to abort that command, form a 6398e727371SKashyap D Desai * class_locale that is superset of both old and current and re-issue 6408e727371SKashyap D Desai * to the FW 6418e727371SKashyap D Desai */ 642665484d8SDoug Ambrisko 643665484d8SDoug Ambrisko curr_aen.word = class_locale_word; 644665484d8SDoug Ambrisko 645665484d8SDoug Ambrisko if (sc->aen_cmd) { 646665484d8SDoug Ambrisko 647665484d8SDoug Ambrisko prev_aen.word = sc->aen_cmd->frame->dcmd.mbox.w[1]; 648665484d8SDoug Ambrisko 649665484d8SDoug Ambrisko /* 650665484d8SDoug Ambrisko * A class whose enum value is smaller is inclusive of all 651665484d8SDoug Ambrisko * higher values. If a PROGRESS (= -1) was previously 652665484d8SDoug Ambrisko * registered, then a new registration requests for higher 653665484d8SDoug Ambrisko * classes need not be sent to FW. They are automatically 6548e727371SKashyap D Desai * included. Locale numbers don't have such hierarchy. They 6558e727371SKashyap D Desai * are bitmap values 656665484d8SDoug Ambrisko */ 657665484d8SDoug Ambrisko if ((prev_aen.members.class <= curr_aen.members.class) && 658665484d8SDoug Ambrisko !((prev_aen.members.locale & curr_aen.members.locale) ^ 659665484d8SDoug Ambrisko curr_aen.members.locale)) { 660665484d8SDoug Ambrisko /* 661665484d8SDoug Ambrisko * Previously issued event registration includes 662665484d8SDoug Ambrisko * current request. Nothing to do. 663665484d8SDoug Ambrisko */ 664665484d8SDoug Ambrisko return 0; 665665484d8SDoug Ambrisko } else { 666665484d8SDoug Ambrisko curr_aen.members.locale |= prev_aen.members.locale; 667665484d8SDoug Ambrisko 668665484d8SDoug Ambrisko if (prev_aen.members.class < curr_aen.members.class) 669665484d8SDoug Ambrisko curr_aen.members.class = prev_aen.members.class; 670665484d8SDoug Ambrisko 671665484d8SDoug Ambrisko sc->aen_cmd->abort_aen = 1; 672665484d8SDoug Ambrisko ret_val = mrsas_issue_blocked_abort_cmd(sc, 673665484d8SDoug Ambrisko sc->aen_cmd); 674665484d8SDoug Ambrisko 675665484d8SDoug Ambrisko if (ret_val) { 676731b7561SKashyap D Desai printf("mrsas: Failed to abort previous AEN command\n"); 677665484d8SDoug Ambrisko return ret_val; 678665484d8SDoug Ambrisko } 679665484d8SDoug Ambrisko } 680665484d8SDoug Ambrisko } 681665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 682665484d8SDoug Ambrisko if (!cmd) 683731b7561SKashyap D Desai return ENOMEM; 684665484d8SDoug Ambrisko 685665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 686665484d8SDoug Ambrisko 687665484d8SDoug Ambrisko memset(sc->evt_detail_mem, 0, sizeof(struct mrsas_evt_detail)); 688665484d8SDoug Ambrisko 689665484d8SDoug Ambrisko /* 690665484d8SDoug Ambrisko * Prepare DCMD for aen registration 691665484d8SDoug Ambrisko */ 692665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 693665484d8SDoug Ambrisko 694665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 695665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 696665484d8SDoug Ambrisko dcmd->sge_count = 1; 697665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 698665484d8SDoug Ambrisko dcmd->timeout = 0; 699665484d8SDoug Ambrisko dcmd->pad_0 = 0; 700665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_evt_detail); 701665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_EVENT_WAIT; 702665484d8SDoug Ambrisko dcmd->mbox.w[0] = seq_num; 703665484d8SDoug Ambrisko sc->last_seq_num = seq_num; 704665484d8SDoug Ambrisko dcmd->mbox.w[1] = curr_aen.word; 705665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->evt_detail_phys_addr; 706665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_detail); 707665484d8SDoug Ambrisko 708665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) { 709665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 710665484d8SDoug Ambrisko return 0; 711665484d8SDoug Ambrisko } 712665484d8SDoug Ambrisko /* 713665484d8SDoug Ambrisko * Store reference to the cmd used to register for AEN. When an 714665484d8SDoug Ambrisko * application wants us to register for AEN, we have to abort this 715665484d8SDoug Ambrisko * cmd and re-register with a new EVENT LOCALE supplied by that app 716665484d8SDoug Ambrisko */ 717665484d8SDoug Ambrisko sc->aen_cmd = cmd; 718665484d8SDoug Ambrisko 719665484d8SDoug Ambrisko /* 7208e727371SKashyap D Desai * Issue the aen registration frame 721665484d8SDoug Ambrisko */ 722665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 723665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue AEN DCMD command.\n"); 724665484d8SDoug Ambrisko return (1); 725665484d8SDoug Ambrisko } 726665484d8SDoug Ambrisko return 0; 727665484d8SDoug Ambrisko } 7288e727371SKashyap D Desai 7298e727371SKashyap D Desai /* 7308e727371SKashyap D Desai * mrsas_start_aen: Subscribes to AEN during driver load time 731665484d8SDoug Ambrisko * @instance: Adapter soft state 732665484d8SDoug Ambrisko */ 7338e727371SKashyap D Desai static int 7348e727371SKashyap D Desai mrsas_start_aen(struct mrsas_softc *sc) 735665484d8SDoug Ambrisko { 736665484d8SDoug Ambrisko struct mrsas_evt_log_info eli; 737665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 738665484d8SDoug Ambrisko 739665484d8SDoug Ambrisko 740665484d8SDoug Ambrisko /* Get the latest sequence number from FW */ 741665484d8SDoug Ambrisko 742665484d8SDoug Ambrisko memset(&eli, 0, sizeof(eli)); 743665484d8SDoug Ambrisko 744665484d8SDoug Ambrisko if (mrsas_get_seq_num(sc, &eli)) 745665484d8SDoug Ambrisko return -1; 746665484d8SDoug Ambrisko 747665484d8SDoug Ambrisko /* Register AEN with FW for latest sequence number plus 1 */ 748665484d8SDoug Ambrisko class_locale.members.reserved = 0; 749665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 750665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 751665484d8SDoug Ambrisko 752665484d8SDoug Ambrisko return mrsas_register_aen(sc, eli.newest_seq_num + 1, 753665484d8SDoug Ambrisko class_locale.word); 754d18d1b47SKashyap D Desai 755665484d8SDoug Ambrisko } 756665484d8SDoug Ambrisko 7578e727371SKashyap D Desai /* 758d18d1b47SKashyap D Desai * mrsas_setup_msix: Allocate MSI-x vectors 7598e727371SKashyap D Desai * @sc: adapter soft state 760d18d1b47SKashyap D Desai */ 7618e727371SKashyap D Desai static int 7628e727371SKashyap D Desai mrsas_setup_msix(struct mrsas_softc *sc) 763d18d1b47SKashyap D Desai { 764d18d1b47SKashyap D Desai int i; 7658e727371SKashyap D Desai 766d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 767d18d1b47SKashyap D Desai sc->irq_context[i].sc = sc; 768d18d1b47SKashyap D Desai sc->irq_context[i].MSIxIndex = i; 769d18d1b47SKashyap D Desai sc->irq_id[i] = i + 1; 770d18d1b47SKashyap D Desai sc->mrsas_irq[i] = bus_alloc_resource_any 771d18d1b47SKashyap D Desai (sc->mrsas_dev, SYS_RES_IRQ, &sc->irq_id[i] 772d18d1b47SKashyap D Desai ,RF_ACTIVE); 773d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] == NULL) { 774d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Can't allocate MSI-x\n"); 775d18d1b47SKashyap D Desai goto irq_alloc_failed; 776d18d1b47SKashyap D Desai } 777d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, 778d18d1b47SKashyap D Desai sc->mrsas_irq[i], 779d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, 780d18d1b47SKashyap D Desai NULL, mrsas_isr, &sc->irq_context[i], 781d18d1b47SKashyap D Desai &sc->intr_handle[i])) { 782d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, 783d18d1b47SKashyap D Desai "Cannot set up MSI-x interrupt handler\n"); 784d18d1b47SKashyap D Desai goto irq_alloc_failed; 785d18d1b47SKashyap D Desai } 786d18d1b47SKashyap D Desai } 787d18d1b47SKashyap D Desai return SUCCESS; 788d18d1b47SKashyap D Desai 789d18d1b47SKashyap D Desai irq_alloc_failed: 790d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 791d18d1b47SKashyap D Desai return (FAIL); 792d18d1b47SKashyap D Desai } 793d18d1b47SKashyap D Desai 7948e727371SKashyap D Desai /* 795d18d1b47SKashyap D Desai * mrsas_allocate_msix: Setup MSI-x vectors 7968e727371SKashyap D Desai * @sc: adapter soft state 797d18d1b47SKashyap D Desai */ 7988e727371SKashyap D Desai static int 7998e727371SKashyap D Desai mrsas_allocate_msix(struct mrsas_softc *sc) 800d18d1b47SKashyap D Desai { 801d18d1b47SKashyap D Desai if (pci_alloc_msix(sc->mrsas_dev, &sc->msix_vectors) == 0) { 802d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Using MSI-X with %d number" 803d18d1b47SKashyap D Desai " of vectors\n", sc->msix_vectors); 804d18d1b47SKashyap D Desai } else { 805d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x setup failed\n"); 806d18d1b47SKashyap D Desai goto irq_alloc_failed; 807d18d1b47SKashyap D Desai } 808d18d1b47SKashyap D Desai return SUCCESS; 809d18d1b47SKashyap D Desai 810d18d1b47SKashyap D Desai irq_alloc_failed: 811d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 812d18d1b47SKashyap D Desai return (FAIL); 813d18d1b47SKashyap D Desai } 8148e727371SKashyap D Desai 8158e727371SKashyap D Desai /* 816665484d8SDoug Ambrisko * mrsas_attach: PCI entry point 8178e727371SKashyap D Desai * input: pointer to device struct 818665484d8SDoug Ambrisko * 8198e727371SKashyap D Desai * Performs setup of PCI and registers, initializes mutexes and linked lists, 8208e727371SKashyap D Desai * registers interrupts and CAM, and initializes the adapter/controller to 8218e727371SKashyap D Desai * its proper state. 822665484d8SDoug Ambrisko */ 8238e727371SKashyap D Desai static int 8248e727371SKashyap D Desai mrsas_attach(device_t dev) 825665484d8SDoug Ambrisko { 826665484d8SDoug Ambrisko struct mrsas_softc *sc = device_get_softc(dev); 827665484d8SDoug Ambrisko uint32_t cmd, bar, error; 828665484d8SDoug Ambrisko 8294bb0a4f0SKashyap D Desai memset(sc, 0, sizeof(struct mrsas_softc)); 8304bb0a4f0SKashyap D Desai 831665484d8SDoug Ambrisko /* Look up our softc and initialize its fields. */ 832665484d8SDoug Ambrisko sc->mrsas_dev = dev; 833665484d8SDoug Ambrisko sc->device_id = pci_get_device(dev); 834665484d8SDoug Ambrisko 835*f9c63081SKashyap D Desai if ((sc->device_id == MRSAS_INVADER) || 836*f9c63081SKashyap D Desai (sc->device_id == MRSAS_FURY) || 837*f9c63081SKashyap D Desai (sc->device_id == MRSAS_INTRUDER) || 838*f9c63081SKashyap D Desai (sc->device_id == MRSAS_INTRUDER_24) || 839*f9c63081SKashyap D Desai (sc->device_id == MRSAS_CUTLASS_52) || 840*f9c63081SKashyap D Desai (sc->device_id == MRSAS_CUTLASS_53)) { 841*f9c63081SKashyap D Desai sc->mrsas_gen3_ctrl = 1; 842*f9c63081SKashyap D Desai } 843*f9c63081SKashyap D Desai 844665484d8SDoug Ambrisko mrsas_get_tunables(sc); 845665484d8SDoug Ambrisko 846665484d8SDoug Ambrisko /* 847665484d8SDoug Ambrisko * Set up PCI and registers 848665484d8SDoug Ambrisko */ 849665484d8SDoug Ambrisko cmd = pci_read_config(dev, PCIR_COMMAND, 2); 850665484d8SDoug Ambrisko if ((cmd & PCIM_CMD_PORTEN) == 0) { 851665484d8SDoug Ambrisko return (ENXIO); 852665484d8SDoug Ambrisko } 853665484d8SDoug Ambrisko /* Force the busmaster enable bit on. */ 854665484d8SDoug Ambrisko cmd |= PCIM_CMD_BUSMASTEREN; 855665484d8SDoug Ambrisko pci_write_config(dev, PCIR_COMMAND, cmd, 2); 856665484d8SDoug Ambrisko 857665484d8SDoug Ambrisko bar = pci_read_config(dev, MRSAS_PCI_BAR1, 4); 858665484d8SDoug Ambrisko 859665484d8SDoug Ambrisko sc->reg_res_id = MRSAS_PCI_BAR1;/* BAR1 offset */ 86043cd6160SJustin Hibbits if ((sc->reg_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 86143cd6160SJustin Hibbits &(sc->reg_res_id), RF_ACTIVE)) 862665484d8SDoug Ambrisko == NULL) { 863665484d8SDoug Ambrisko device_printf(dev, "Cannot allocate PCI registers\n"); 864665484d8SDoug Ambrisko goto attach_fail; 865665484d8SDoug Ambrisko } 866665484d8SDoug Ambrisko sc->bus_tag = rman_get_bustag(sc->reg_res); 867665484d8SDoug Ambrisko sc->bus_handle = rman_get_bushandle(sc->reg_res); 868665484d8SDoug Ambrisko 869665484d8SDoug Ambrisko /* Intialize mutexes */ 870665484d8SDoug Ambrisko mtx_init(&sc->sim_lock, "mrsas_sim_lock", NULL, MTX_DEF); 871665484d8SDoug Ambrisko mtx_init(&sc->pci_lock, "mrsas_pci_lock", NULL, MTX_DEF); 872665484d8SDoug Ambrisko mtx_init(&sc->io_lock, "mrsas_io_lock", NULL, MTX_DEF); 873665484d8SDoug Ambrisko mtx_init(&sc->aen_lock, "mrsas_aen_lock", NULL, MTX_DEF); 874665484d8SDoug Ambrisko mtx_init(&sc->ioctl_lock, "mrsas_ioctl_lock", NULL, MTX_SPIN); 875665484d8SDoug Ambrisko mtx_init(&sc->mpt_cmd_pool_lock, "mrsas_mpt_cmd_pool_lock", NULL, MTX_DEF); 876665484d8SDoug Ambrisko mtx_init(&sc->mfi_cmd_pool_lock, "mrsas_mfi_cmd_pool_lock", NULL, MTX_DEF); 877665484d8SDoug Ambrisko mtx_init(&sc->raidmap_lock, "mrsas_raidmap_lock", NULL, MTX_DEF); 878665484d8SDoug Ambrisko 879665484d8SDoug Ambrisko /* Intialize linked list */ 880665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mpt_cmd_list_head); 881665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mfi_cmd_list_head); 882665484d8SDoug Ambrisko 883f5fb2237SKashyap D Desai mrsas_atomic_set(&sc->fw_outstanding, 0); 884665484d8SDoug Ambrisko 885665484d8SDoug Ambrisko sc->io_cmds_highwater = 0; 886665484d8SDoug Ambrisko 887665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 888665484d8SDoug Ambrisko sc->UnevenSpanSupport = 0; 889665484d8SDoug Ambrisko 890d18d1b47SKashyap D Desai sc->msix_enable = 0; 891d18d1b47SKashyap D Desai 892665484d8SDoug Ambrisko /* Initialize Firmware */ 893665484d8SDoug Ambrisko if (mrsas_init_fw(sc) != SUCCESS) { 894665484d8SDoug Ambrisko goto attach_fail_fw; 895665484d8SDoug Ambrisko } 8968071588dSKashyap D Desai /* Register mrsas to CAM layer */ 897665484d8SDoug Ambrisko if ((mrsas_cam_attach(sc) != SUCCESS)) { 898665484d8SDoug Ambrisko goto attach_fail_cam; 899665484d8SDoug Ambrisko } 900665484d8SDoug Ambrisko /* Register IRQs */ 901665484d8SDoug Ambrisko if (mrsas_setup_irq(sc) != SUCCESS) { 902665484d8SDoug Ambrisko goto attach_fail_irq; 903665484d8SDoug Ambrisko } 904665484d8SDoug Ambrisko error = mrsas_kproc_create(mrsas_ocr_thread, sc, 905665484d8SDoug Ambrisko &sc->ocr_thread, 0, 0, "mrsas_ocr%d", 906665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 907665484d8SDoug Ambrisko if (error) { 9088071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error %d starting OCR thread\n", error); 9098071588dSKashyap D Desai goto attach_fail_ocr_thread; 910665484d8SDoug Ambrisko } 911536094dcSKashyap D Desai /* 9128071588dSKashyap D Desai * After FW initialization and OCR thread creation 9138071588dSKashyap D Desai * we will defer the cdev creation, AEN setup on ICH callback 914536094dcSKashyap D Desai */ 9158071588dSKashyap D Desai sc->mrsas_ich.ich_func = mrsas_ich_startup; 9168071588dSKashyap D Desai sc->mrsas_ich.ich_arg = sc; 9178071588dSKashyap D Desai if (config_intrhook_establish(&sc->mrsas_ich) != 0) { 9188071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Config hook is already established\n"); 9198071588dSKashyap D Desai } 9208071588dSKashyap D Desai mrsas_setup_sysctl(sc); 9218071588dSKashyap D Desai return SUCCESS; 922536094dcSKashyap D Desai 9238071588dSKashyap D Desai attach_fail_ocr_thread: 9248071588dSKashyap D Desai if (sc->ocr_thread_active) 9258071588dSKashyap D Desai wakeup(&sc->ocr_chan); 926665484d8SDoug Ambrisko attach_fail_irq: 927665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 928665484d8SDoug Ambrisko attach_fail_cam: 929665484d8SDoug Ambrisko mrsas_cam_detach(sc); 930665484d8SDoug Ambrisko attach_fail_fw: 931d18d1b47SKashyap D Desai /* if MSIX vector is allocated and FW Init FAILED then release MSIX */ 932d18d1b47SKashyap D Desai if (sc->msix_enable == 1) 933d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 934665484d8SDoug Ambrisko mrsas_free_mem(sc); 935665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 936665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 937665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 938665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 939665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 940665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 941665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 942665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 943665484d8SDoug Ambrisko attach_fail: 944665484d8SDoug Ambrisko if (sc->reg_res) { 945665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, SYS_RES_MEMORY, 946665484d8SDoug Ambrisko sc->reg_res_id, sc->reg_res); 947665484d8SDoug Ambrisko } 948665484d8SDoug Ambrisko return (ENXIO); 949665484d8SDoug Ambrisko } 950665484d8SDoug Ambrisko 9518e727371SKashyap D Desai /* 9528071588dSKashyap D Desai * Interrupt config hook 9538071588dSKashyap D Desai */ 9548071588dSKashyap D Desai static void 9558071588dSKashyap D Desai mrsas_ich_startup(void *arg) 9568071588dSKashyap D Desai { 9578071588dSKashyap D Desai struct mrsas_softc *sc = (struct mrsas_softc *)arg; 9588071588dSKashyap D Desai 9598071588dSKashyap D Desai /* 9608071588dSKashyap D Desai * Intialize a counting Semaphore to take care no. of concurrent IOCTLs 9618071588dSKashyap D Desai */ 962731b7561SKashyap D Desai sema_init(&sc->ioctl_count_sema, MRSAS_MAX_IOCTL_CMDS, 9638071588dSKashyap D Desai IOCTL_SEMA_DESCRIPTION); 9648071588dSKashyap D Desai 9658071588dSKashyap D Desai /* Create a /dev entry for mrsas controller. */ 9668071588dSKashyap D Desai sc->mrsas_cdev = make_dev(&mrsas_cdevsw, device_get_unit(sc->mrsas_dev), UID_ROOT, 9678071588dSKashyap D Desai GID_OPERATOR, (S_IRUSR | S_IWUSR | S_IRGRP | S_IWGRP), "mrsas%u", 9688071588dSKashyap D Desai device_get_unit(sc->mrsas_dev)); 9698071588dSKashyap D Desai 9708071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) { 9718071588dSKashyap D Desai make_dev_alias_p(MAKEDEV_CHECKNAME, 9728071588dSKashyap D Desai &sc->mrsas_linux_emulator_cdev, sc->mrsas_cdev, 9738071588dSKashyap D Desai "megaraid_sas_ioctl_node"); 9748071588dSKashyap D Desai } 9758071588dSKashyap D Desai if (sc->mrsas_cdev) 9768071588dSKashyap D Desai sc->mrsas_cdev->si_drv1 = sc; 9778071588dSKashyap D Desai 9788071588dSKashyap D Desai /* 9798071588dSKashyap D Desai * Add this controller to mrsas_mgmt_info structure so that it can be 9808071588dSKashyap D Desai * exported to management applications 9818071588dSKashyap D Desai */ 9828071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) 9838071588dSKashyap D Desai memset(&mrsas_mgmt_info, 0, sizeof(mrsas_mgmt_info)); 9848071588dSKashyap D Desai 9858071588dSKashyap D Desai mrsas_mgmt_info.count++; 9868071588dSKashyap D Desai mrsas_mgmt_info.sc_ptr[mrsas_mgmt_info.max_index] = sc; 9878071588dSKashyap D Desai mrsas_mgmt_info.max_index++; 9888071588dSKashyap D Desai 9898071588dSKashyap D Desai /* Enable Interrupts */ 9908071588dSKashyap D Desai mrsas_enable_intr(sc); 9918071588dSKashyap D Desai 9928071588dSKashyap D Desai /* Initiate AEN (Asynchronous Event Notification) */ 9938071588dSKashyap D Desai if (mrsas_start_aen(sc)) { 9948071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error: AEN registration FAILED !!! " 9958071588dSKashyap D Desai "Further events from the controller will not be communicated.\n" 9968071588dSKashyap D Desai "Either there is some problem in the controller" 9978071588dSKashyap D Desai "or the controller does not support AEN.\n" 9988071588dSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 9998071588dSKashyap D Desai } 10008071588dSKashyap D Desai if (sc->mrsas_ich.ich_arg != NULL) { 10018071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Disestablish mrsas intr hook\n"); 10028071588dSKashyap D Desai config_intrhook_disestablish(&sc->mrsas_ich); 10038071588dSKashyap D Desai sc->mrsas_ich.ich_arg = NULL; 10048071588dSKashyap D Desai } 10058071588dSKashyap D Desai } 10068071588dSKashyap D Desai 10078071588dSKashyap D Desai /* 1008665484d8SDoug Ambrisko * mrsas_detach: De-allocates and teardown resources 10098e727371SKashyap D Desai * input: pointer to device struct 1010665484d8SDoug Ambrisko * 10118e727371SKashyap D Desai * This function is the entry point for device disconnect and detach. 10128e727371SKashyap D Desai * It performs memory de-allocations, shutdown of the controller and various 1013665484d8SDoug Ambrisko * teardown and destroy resource functions. 1014665484d8SDoug Ambrisko */ 10158e727371SKashyap D Desai static int 10168e727371SKashyap D Desai mrsas_detach(device_t dev) 1017665484d8SDoug Ambrisko { 1018665484d8SDoug Ambrisko struct mrsas_softc *sc; 1019665484d8SDoug Ambrisko int i = 0; 1020665484d8SDoug Ambrisko 1021665484d8SDoug Ambrisko sc = device_get_softc(dev); 1022665484d8SDoug Ambrisko sc->remove_in_progress = 1; 1023536094dcSKashyap D Desai 1024839ee025SKashyap D Desai /* Destroy the character device so no other IOCTL will be handled */ 10258071588dSKashyap D Desai if ((device_get_unit(dev) == 0) && sc->mrsas_linux_emulator_cdev) 10268071588dSKashyap D Desai destroy_dev(sc->mrsas_linux_emulator_cdev); 1027839ee025SKashyap D Desai destroy_dev(sc->mrsas_cdev); 1028839ee025SKashyap D Desai 1029536094dcSKashyap D Desai /* 1030536094dcSKashyap D Desai * Take the instance off the instance array. Note that we will not 1031536094dcSKashyap D Desai * decrement the max_index. We let this array be sparse array 1032536094dcSKashyap D Desai */ 1033536094dcSKashyap D Desai for (i = 0; i < mrsas_mgmt_info.max_index; i++) { 1034536094dcSKashyap D Desai if (mrsas_mgmt_info.sc_ptr[i] == sc) { 1035536094dcSKashyap D Desai mrsas_mgmt_info.count--; 1036536094dcSKashyap D Desai mrsas_mgmt_info.sc_ptr[i] = NULL; 1037536094dcSKashyap D Desai break; 1038536094dcSKashyap D Desai } 1039536094dcSKashyap D Desai } 1040536094dcSKashyap D Desai 1041665484d8SDoug Ambrisko if (sc->ocr_thread_active) 1042665484d8SDoug Ambrisko wakeup(&sc->ocr_chan); 1043665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1044665484d8SDoug Ambrisko i++; 1045665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1046665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1047f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1048665484d8SDoug Ambrisko } 1049665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1050665484d8SDoug Ambrisko } 1051665484d8SDoug Ambrisko i = 0; 1052665484d8SDoug Ambrisko while (sc->ocr_thread_active) { 1053665484d8SDoug Ambrisko i++; 1054665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1055665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1056665484d8SDoug Ambrisko "[%2d]waiting for " 1057665484d8SDoug Ambrisko "mrsas_ocr thread to quit ocr %d\n", i, 1058665484d8SDoug Ambrisko sc->ocr_thread_active); 1059665484d8SDoug Ambrisko } 1060665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1061665484d8SDoug Ambrisko } 1062665484d8SDoug Ambrisko mrsas_flush_cache(sc); 1063665484d8SDoug Ambrisko mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN); 1064665484d8SDoug Ambrisko mrsas_disable_intr(sc); 1065665484d8SDoug Ambrisko mrsas_cam_detach(sc); 1066665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 1067665484d8SDoug Ambrisko mrsas_free_mem(sc); 1068665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 1069665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 1070665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 1071665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 1072665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 1073665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 1074665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 1075665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 1076839ee025SKashyap D Desai 1077839ee025SKashyap D Desai /* Wait for all the semaphores to be released */ 1078731b7561SKashyap D Desai while (sema_value(&sc->ioctl_count_sema) != MRSAS_MAX_IOCTL_CMDS) 1079839ee025SKashyap D Desai pause("mr_shutdown", hz); 1080839ee025SKashyap D Desai 1081839ee025SKashyap D Desai /* Destroy the counting semaphore created for Ioctl */ 1082839ee025SKashyap D Desai sema_destroy(&sc->ioctl_count_sema); 1083839ee025SKashyap D Desai 1084665484d8SDoug Ambrisko if (sc->reg_res) { 1085665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, 1086665484d8SDoug Ambrisko SYS_RES_MEMORY, sc->reg_res_id, sc->reg_res); 1087665484d8SDoug Ambrisko } 1088665484d8SDoug Ambrisko if (sc->sysctl_tree != NULL) 1089665484d8SDoug Ambrisko sysctl_ctx_free(&sc->sysctl_ctx); 1090839ee025SKashyap D Desai 1091665484d8SDoug Ambrisko return (0); 1092665484d8SDoug Ambrisko } 1093665484d8SDoug Ambrisko 10948e727371SKashyap D Desai /* 1095665484d8SDoug Ambrisko * mrsas_free_mem: Frees allocated memory 1096665484d8SDoug Ambrisko * input: Adapter instance soft state 1097665484d8SDoug Ambrisko * 1098665484d8SDoug Ambrisko * This function is called from mrsas_detach() to free previously allocated 1099665484d8SDoug Ambrisko * memory. 1100665484d8SDoug Ambrisko */ 11018e727371SKashyap D Desai void 11028e727371SKashyap D Desai mrsas_free_mem(struct mrsas_softc *sc) 1103665484d8SDoug Ambrisko { 1104665484d8SDoug Ambrisko int i; 1105665484d8SDoug Ambrisko u_int32_t max_cmd; 1106665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 1107665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 1108665484d8SDoug Ambrisko 1109665484d8SDoug Ambrisko /* 1110665484d8SDoug Ambrisko * Free RAID map memory 1111665484d8SDoug Ambrisko */ 11128e727371SKashyap D Desai for (i = 0; i < 2; i++) { 1113665484d8SDoug Ambrisko if (sc->raidmap_phys_addr[i]) 1114665484d8SDoug Ambrisko bus_dmamap_unload(sc->raidmap_tag[i], sc->raidmap_dmamap[i]); 1115665484d8SDoug Ambrisko if (sc->raidmap_mem[i] != NULL) 1116665484d8SDoug Ambrisko bus_dmamem_free(sc->raidmap_tag[i], sc->raidmap_mem[i], sc->raidmap_dmamap[i]); 1117665484d8SDoug Ambrisko if (sc->raidmap_tag[i] != NULL) 1118665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->raidmap_tag[i]); 11194799d485SKashyap D Desai 11204799d485SKashyap D Desai if (sc->ld_drv_map[i] != NULL) 11214799d485SKashyap D Desai free(sc->ld_drv_map[i], M_MRSAS); 1122665484d8SDoug Ambrisko } 1123a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 1124a688fcd0SKashyap D Desai if (sc->jbodmap_phys_addr[i]) 1125a688fcd0SKashyap D Desai bus_dmamap_unload(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i]); 1126a688fcd0SKashyap D Desai if (sc->jbodmap_mem[i] != NULL) 1127a688fcd0SKashyap D Desai bus_dmamem_free(sc->jbodmap_tag[i], sc->jbodmap_mem[i], sc->jbodmap_dmamap[i]); 1128a688fcd0SKashyap D Desai if (sc->jbodmap_tag[i] != NULL) 1129a688fcd0SKashyap D Desai bus_dma_tag_destroy(sc->jbodmap_tag[i]); 1130a688fcd0SKashyap D Desai } 1131665484d8SDoug Ambrisko /* 1132453130d9SPedro F. Giffuni * Free version buffer memory 1133665484d8SDoug Ambrisko */ 1134665484d8SDoug Ambrisko if (sc->verbuf_phys_addr) 1135665484d8SDoug Ambrisko bus_dmamap_unload(sc->verbuf_tag, sc->verbuf_dmamap); 1136665484d8SDoug Ambrisko if (sc->verbuf_mem != NULL) 1137665484d8SDoug Ambrisko bus_dmamem_free(sc->verbuf_tag, sc->verbuf_mem, sc->verbuf_dmamap); 1138665484d8SDoug Ambrisko if (sc->verbuf_tag != NULL) 1139665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->verbuf_tag); 1140665484d8SDoug Ambrisko 1141665484d8SDoug Ambrisko 1142665484d8SDoug Ambrisko /* 1143665484d8SDoug Ambrisko * Free sense buffer memory 1144665484d8SDoug Ambrisko */ 1145665484d8SDoug Ambrisko if (sc->sense_phys_addr) 1146665484d8SDoug Ambrisko bus_dmamap_unload(sc->sense_tag, sc->sense_dmamap); 1147665484d8SDoug Ambrisko if (sc->sense_mem != NULL) 1148665484d8SDoug Ambrisko bus_dmamem_free(sc->sense_tag, sc->sense_mem, sc->sense_dmamap); 1149665484d8SDoug Ambrisko if (sc->sense_tag != NULL) 1150665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->sense_tag); 1151665484d8SDoug Ambrisko 1152665484d8SDoug Ambrisko /* 1153665484d8SDoug Ambrisko * Free chain frame memory 1154665484d8SDoug Ambrisko */ 1155665484d8SDoug Ambrisko if (sc->chain_frame_phys_addr) 1156665484d8SDoug Ambrisko bus_dmamap_unload(sc->chain_frame_tag, sc->chain_frame_dmamap); 1157665484d8SDoug Ambrisko if (sc->chain_frame_mem != NULL) 1158665484d8SDoug Ambrisko bus_dmamem_free(sc->chain_frame_tag, sc->chain_frame_mem, sc->chain_frame_dmamap); 1159665484d8SDoug Ambrisko if (sc->chain_frame_tag != NULL) 1160665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->chain_frame_tag); 1161665484d8SDoug Ambrisko 1162665484d8SDoug Ambrisko /* 1163665484d8SDoug Ambrisko * Free IO Request memory 1164665484d8SDoug Ambrisko */ 1165665484d8SDoug Ambrisko if (sc->io_request_phys_addr) 1166665484d8SDoug Ambrisko bus_dmamap_unload(sc->io_request_tag, sc->io_request_dmamap); 1167665484d8SDoug Ambrisko if (sc->io_request_mem != NULL) 1168665484d8SDoug Ambrisko bus_dmamem_free(sc->io_request_tag, sc->io_request_mem, sc->io_request_dmamap); 1169665484d8SDoug Ambrisko if (sc->io_request_tag != NULL) 1170665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->io_request_tag); 1171665484d8SDoug Ambrisko 1172665484d8SDoug Ambrisko /* 1173665484d8SDoug Ambrisko * Free Reply Descriptor memory 1174665484d8SDoug Ambrisko */ 1175665484d8SDoug Ambrisko if (sc->reply_desc_phys_addr) 1176665484d8SDoug Ambrisko bus_dmamap_unload(sc->reply_desc_tag, sc->reply_desc_dmamap); 1177665484d8SDoug Ambrisko if (sc->reply_desc_mem != NULL) 1178665484d8SDoug Ambrisko bus_dmamem_free(sc->reply_desc_tag, sc->reply_desc_mem, sc->reply_desc_dmamap); 1179665484d8SDoug Ambrisko if (sc->reply_desc_tag != NULL) 1180665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->reply_desc_tag); 1181665484d8SDoug Ambrisko 1182665484d8SDoug Ambrisko /* 1183665484d8SDoug Ambrisko * Free event detail memory 1184665484d8SDoug Ambrisko */ 1185665484d8SDoug Ambrisko if (sc->evt_detail_phys_addr) 1186665484d8SDoug Ambrisko bus_dmamap_unload(sc->evt_detail_tag, sc->evt_detail_dmamap); 1187665484d8SDoug Ambrisko if (sc->evt_detail_mem != NULL) 1188665484d8SDoug Ambrisko bus_dmamem_free(sc->evt_detail_tag, sc->evt_detail_mem, sc->evt_detail_dmamap); 1189665484d8SDoug Ambrisko if (sc->evt_detail_tag != NULL) 1190665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->evt_detail_tag); 1191665484d8SDoug Ambrisko 1192665484d8SDoug Ambrisko /* 1193665484d8SDoug Ambrisko * Free MFI frames 1194665484d8SDoug Ambrisko */ 1195665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1196665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1197665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[i]; 1198665484d8SDoug Ambrisko mrsas_free_frame(sc, mfi_cmd); 1199665484d8SDoug Ambrisko } 1200665484d8SDoug Ambrisko } 1201665484d8SDoug Ambrisko if (sc->mficmd_frame_tag != NULL) 1202665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mficmd_frame_tag); 1203665484d8SDoug Ambrisko 1204665484d8SDoug Ambrisko /* 1205665484d8SDoug Ambrisko * Free MPT internal command list 1206665484d8SDoug Ambrisko */ 1207665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 1208665484d8SDoug Ambrisko if (sc->mpt_cmd_list) { 1209665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 1210665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 1211665484d8SDoug Ambrisko bus_dmamap_destroy(sc->data_tag, mpt_cmd->data_dmamap); 1212665484d8SDoug Ambrisko free(sc->mpt_cmd_list[i], M_MRSAS); 1213665484d8SDoug Ambrisko } 1214665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 1215665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 1216665484d8SDoug Ambrisko } 1217665484d8SDoug Ambrisko /* 1218665484d8SDoug Ambrisko * Free MFI internal command list 1219665484d8SDoug Ambrisko */ 1220665484d8SDoug Ambrisko 1221665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1222665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1223665484d8SDoug Ambrisko free(sc->mfi_cmd_list[i], M_MRSAS); 1224665484d8SDoug Ambrisko } 1225665484d8SDoug Ambrisko free(sc->mfi_cmd_list, M_MRSAS); 1226665484d8SDoug Ambrisko sc->mfi_cmd_list = NULL; 1227665484d8SDoug Ambrisko } 1228665484d8SDoug Ambrisko /* 1229665484d8SDoug Ambrisko * Free request descriptor memory 1230665484d8SDoug Ambrisko */ 1231665484d8SDoug Ambrisko free(sc->req_desc, M_MRSAS); 1232665484d8SDoug Ambrisko sc->req_desc = NULL; 1233665484d8SDoug Ambrisko 1234665484d8SDoug Ambrisko /* 1235665484d8SDoug Ambrisko * Destroy parent tag 1236665484d8SDoug Ambrisko */ 1237665484d8SDoug Ambrisko if (sc->mrsas_parent_tag != NULL) 1238665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mrsas_parent_tag); 1239af51c29fSKashyap D Desai 1240af51c29fSKashyap D Desai /* 1241af51c29fSKashyap D Desai * Free ctrl_info memory 1242af51c29fSKashyap D Desai */ 1243af51c29fSKashyap D Desai if (sc->ctrl_info != NULL) 1244af51c29fSKashyap D Desai free(sc->ctrl_info, M_MRSAS); 1245665484d8SDoug Ambrisko } 1246665484d8SDoug Ambrisko 12478e727371SKashyap D Desai /* 1248665484d8SDoug Ambrisko * mrsas_teardown_intr: Teardown interrupt 1249665484d8SDoug Ambrisko * input: Adapter instance soft state 1250665484d8SDoug Ambrisko * 12518e727371SKashyap D Desai * This function is called from mrsas_detach() to teardown and release bus 12528e727371SKashyap D Desai * interrupt resourse. 1253665484d8SDoug Ambrisko */ 12548e727371SKashyap D Desai void 12558e727371SKashyap D Desai mrsas_teardown_intr(struct mrsas_softc *sc) 1256665484d8SDoug Ambrisko { 1257d18d1b47SKashyap D Desai int i; 12588e727371SKashyap D Desai 1259d18d1b47SKashyap D Desai if (!sc->msix_enable) { 1260d18d1b47SKashyap D Desai if (sc->intr_handle[0]) 1261d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[0], sc->intr_handle[0]); 1262d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] != NULL) 12638e727371SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 12648e727371SKashyap D Desai sc->irq_id[0], sc->mrsas_irq[0]); 1265d18d1b47SKashyap D Desai sc->intr_handle[0] = NULL; 1266d18d1b47SKashyap D Desai } else { 1267d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 1268d18d1b47SKashyap D Desai if (sc->intr_handle[i]) 1269d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[i], 1270d18d1b47SKashyap D Desai sc->intr_handle[i]); 1271d18d1b47SKashyap D Desai 1272d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] != NULL) 1273d18d1b47SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 1274d18d1b47SKashyap D Desai sc->irq_id[i], sc->mrsas_irq[i]); 1275d18d1b47SKashyap D Desai 1276d18d1b47SKashyap D Desai sc->intr_handle[i] = NULL; 1277d18d1b47SKashyap D Desai } 1278d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 1279d18d1b47SKashyap D Desai } 1280d18d1b47SKashyap D Desai 1281665484d8SDoug Ambrisko } 1282665484d8SDoug Ambrisko 12838e727371SKashyap D Desai /* 1284665484d8SDoug Ambrisko * mrsas_suspend: Suspend entry point 1285665484d8SDoug Ambrisko * input: Device struct pointer 1286665484d8SDoug Ambrisko * 1287665484d8SDoug Ambrisko * This function is the entry point for system suspend from the OS. 1288665484d8SDoug Ambrisko */ 12898e727371SKashyap D Desai static int 12908e727371SKashyap D Desai mrsas_suspend(device_t dev) 1291665484d8SDoug Ambrisko { 12924bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1293665484d8SDoug Ambrisko return (0); 1294665484d8SDoug Ambrisko } 1295665484d8SDoug Ambrisko 12968e727371SKashyap D Desai /* 1297665484d8SDoug Ambrisko * mrsas_resume: Resume entry point 1298665484d8SDoug Ambrisko * input: Device struct pointer 1299665484d8SDoug Ambrisko * 1300665484d8SDoug Ambrisko * This function is the entry point for system resume from the OS. 1301665484d8SDoug Ambrisko */ 13028e727371SKashyap D Desai static int 13038e727371SKashyap D Desai mrsas_resume(device_t dev) 1304665484d8SDoug Ambrisko { 13054bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1306665484d8SDoug Ambrisko return (0); 1307665484d8SDoug Ambrisko } 1308665484d8SDoug Ambrisko 13095844115eSKashyap D Desai /** 13105844115eSKashyap D Desai * mrsas_get_softc_instance: Find softc instance based on cmd type 13115844115eSKashyap D Desai * 13125844115eSKashyap D Desai * This function will return softc instance based on cmd type. 13135844115eSKashyap D Desai * In some case, application fire ioctl on required management instance and 13145844115eSKashyap D Desai * do not provide host_no. Use cdev->si_drv1 to get softc instance for those 13155844115eSKashyap D Desai * case, else get the softc instance from host_no provided by application in 13165844115eSKashyap D Desai * user data. 13175844115eSKashyap D Desai */ 13185844115eSKashyap D Desai 13195844115eSKashyap D Desai static struct mrsas_softc * 13205844115eSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, u_long cmd, caddr_t arg) 13215844115eSKashyap D Desai { 13225844115eSKashyap D Desai struct mrsas_softc *sc = NULL; 13235844115eSKashyap D Desai struct mrsas_iocpacket *user_ioc = (struct mrsas_iocpacket *)arg; 1324dbcc81dfSKashyap D Desai 13255844115eSKashyap D Desai if (cmd == MRSAS_IOC_GET_PCI_INFO) { 13265844115eSKashyap D Desai sc = dev->si_drv1; 13275844115eSKashyap D Desai } else { 1328dbcc81dfSKashyap D Desai /* 1329dbcc81dfSKashyap D Desai * get the Host number & the softc from data sent by the 1330dbcc81dfSKashyap D Desai * Application 1331dbcc81dfSKashyap D Desai */ 13325844115eSKashyap D Desai sc = mrsas_mgmt_info.sc_ptr[user_ioc->host_no]; 13335844115eSKashyap D Desai if (sc == NULL) 13345bae00d6SSteven Hartland printf("There is no Controller number %d\n", 13355bae00d6SSteven Hartland user_ioc->host_no); 13365bae00d6SSteven Hartland else if (user_ioc->host_no >= mrsas_mgmt_info.max_index) 13375844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_FAULT, 13385bae00d6SSteven Hartland "Invalid Controller number %d\n", user_ioc->host_no); 13395844115eSKashyap D Desai } 13405844115eSKashyap D Desai 13415844115eSKashyap D Desai return sc; 13425844115eSKashyap D Desai } 13435844115eSKashyap D Desai 13448e727371SKashyap D Desai /* 1345665484d8SDoug Ambrisko * mrsas_ioctl: IOCtl commands entry point. 1346665484d8SDoug Ambrisko * 1347665484d8SDoug Ambrisko * This function is the entry point for IOCtls from the OS. It calls the 1348665484d8SDoug Ambrisko * appropriate function for processing depending on the command received. 1349665484d8SDoug Ambrisko */ 1350665484d8SDoug Ambrisko static int 13517fc5f329SJohn Baldwin mrsas_ioctl(struct cdev *dev, u_long cmd, caddr_t arg, int flag, 13527fc5f329SJohn Baldwin struct thread *td) 1353665484d8SDoug Ambrisko { 1354665484d8SDoug Ambrisko struct mrsas_softc *sc; 1355665484d8SDoug Ambrisko int ret = 0, i = 0; 13565844115eSKashyap D Desai MRSAS_DRV_PCI_INFORMATION *pciDrvInfo; 1357665484d8SDoug Ambrisko 13585844115eSKashyap D Desai sc = mrsas_get_softc_instance(dev, cmd, arg); 13595844115eSKashyap D Desai if (!sc) 1360536094dcSKashyap D Desai return ENOENT; 13615844115eSKashyap D Desai 1362665484d8SDoug Ambrisko if (sc->remove_in_progress) { 1363665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1364665484d8SDoug Ambrisko "Driver remove or shutdown called.\n"); 1365665484d8SDoug Ambrisko return ENOENT; 1366665484d8SDoug Ambrisko } 1367665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 1368665484d8SDoug Ambrisko if (!sc->reset_in_progress) { 1369665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1370665484d8SDoug Ambrisko goto do_ioctl; 1371665484d8SDoug Ambrisko } 1372665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1373665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1374665484d8SDoug Ambrisko i++; 1375665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1376665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1377f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1378665484d8SDoug Ambrisko } 1379665484d8SDoug Ambrisko pause("mr_ioctl", hz); 1380665484d8SDoug Ambrisko } 1381665484d8SDoug Ambrisko 1382665484d8SDoug Ambrisko do_ioctl: 1383665484d8SDoug Ambrisko switch (cmd) { 1384536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH64: 1385536094dcSKashyap D Desai #ifdef COMPAT_FREEBSD32 1386536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH32: 1387536094dcSKashyap D Desai #endif 13888e727371SKashyap D Desai /* 13898e727371SKashyap D Desai * Decrement the Ioctl counting Semaphore before getting an 13908e727371SKashyap D Desai * mfi command 13918e727371SKashyap D Desai */ 1392839ee025SKashyap D Desai sema_wait(&sc->ioctl_count_sema); 1393839ee025SKashyap D Desai 1394536094dcSKashyap D Desai ret = mrsas_passthru(sc, (void *)arg, cmd); 1395839ee025SKashyap D Desai 1396839ee025SKashyap D Desai /* Increment the Ioctl counting semaphore value */ 1397839ee025SKashyap D Desai sema_post(&sc->ioctl_count_sema); 1398839ee025SKashyap D Desai 1399665484d8SDoug Ambrisko break; 1400665484d8SDoug Ambrisko case MRSAS_IOC_SCAN_BUS: 1401665484d8SDoug Ambrisko ret = mrsas_bus_scan(sc); 1402665484d8SDoug Ambrisko break; 14035844115eSKashyap D Desai 14045844115eSKashyap D Desai case MRSAS_IOC_GET_PCI_INFO: 14055844115eSKashyap D Desai pciDrvInfo = (MRSAS_DRV_PCI_INFORMATION *) arg; 14065844115eSKashyap D Desai memset(pciDrvInfo, 0, sizeof(MRSAS_DRV_PCI_INFORMATION)); 14075844115eSKashyap D Desai pciDrvInfo->busNumber = pci_get_bus(sc->mrsas_dev); 14085844115eSKashyap D Desai pciDrvInfo->deviceNumber = pci_get_slot(sc->mrsas_dev); 14095844115eSKashyap D Desai pciDrvInfo->functionNumber = pci_get_function(sc->mrsas_dev); 14105844115eSKashyap D Desai pciDrvInfo->domainID = pci_get_domain(sc->mrsas_dev); 14115844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, "pci bus no: %d," 14125844115eSKashyap D Desai "pci device no: %d, pci function no: %d," 14135844115eSKashyap D Desai "pci domain ID: %d\n", 14145844115eSKashyap D Desai pciDrvInfo->busNumber, pciDrvInfo->deviceNumber, 14155844115eSKashyap D Desai pciDrvInfo->functionNumber, pciDrvInfo->domainID); 14165844115eSKashyap D Desai ret = 0; 14175844115eSKashyap D Desai break; 14185844115eSKashyap D Desai 1419536094dcSKashyap D Desai default: 1420536094dcSKashyap D Desai mrsas_dprint(sc, MRSAS_TRACE, "IOCTL command 0x%lx is not handled\n", cmd); 1421839ee025SKashyap D Desai ret = ENOENT; 1422665484d8SDoug Ambrisko } 1423665484d8SDoug Ambrisko 1424665484d8SDoug Ambrisko return (ret); 1425665484d8SDoug Ambrisko } 1426665484d8SDoug Ambrisko 14278e727371SKashyap D Desai /* 1428da011113SKashyap D Desai * mrsas_poll: poll entry point for mrsas driver fd 1429da011113SKashyap D Desai * 14308e727371SKashyap D Desai * This function is the entry point for poll from the OS. It waits for some AEN 14318e727371SKashyap D Desai * events to be triggered from the controller and notifies back. 1432da011113SKashyap D Desai */ 1433da011113SKashyap D Desai static int 1434da011113SKashyap D Desai mrsas_poll(struct cdev *dev, int poll_events, struct thread *td) 1435da011113SKashyap D Desai { 1436da011113SKashyap D Desai struct mrsas_softc *sc; 1437da011113SKashyap D Desai int revents = 0; 1438da011113SKashyap D Desai 1439da011113SKashyap D Desai sc = dev->si_drv1; 1440da011113SKashyap D Desai 1441da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1442da011113SKashyap D Desai if (sc->mrsas_aen_triggered) { 1443da011113SKashyap D Desai revents |= poll_events & (POLLIN | POLLRDNORM); 1444da011113SKashyap D Desai } 1445da011113SKashyap D Desai } 1446da011113SKashyap D Desai if (revents == 0) { 1447da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1448ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 1449da011113SKashyap D Desai sc->mrsas_poll_waiting = 1; 1450da011113SKashyap D Desai selrecord(td, &sc->mrsas_select); 1451ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 1452da011113SKashyap D Desai } 1453da011113SKashyap D Desai } 1454da011113SKashyap D Desai return revents; 1455da011113SKashyap D Desai } 1456da011113SKashyap D Desai 14578e727371SKashyap D Desai /* 14588e727371SKashyap D Desai * mrsas_setup_irq: Set up interrupt 1459665484d8SDoug Ambrisko * input: Adapter instance soft state 1460665484d8SDoug Ambrisko * 1461665484d8SDoug Ambrisko * This function sets up interrupts as a bus resource, with flags indicating 1462665484d8SDoug Ambrisko * resource permitting contemporaneous sharing and for resource to activate 1463665484d8SDoug Ambrisko * atomically. 1464665484d8SDoug Ambrisko */ 14658e727371SKashyap D Desai static int 14668e727371SKashyap D Desai mrsas_setup_irq(struct mrsas_softc *sc) 1467665484d8SDoug Ambrisko { 1468d18d1b47SKashyap D Desai if (sc->msix_enable && (mrsas_setup_msix(sc) == SUCCESS)) 1469d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x interrupts setup success\n"); 1470665484d8SDoug Ambrisko 1471d18d1b47SKashyap D Desai else { 1472d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Fall back to legacy interrupt\n"); 1473d18d1b47SKashyap D Desai sc->irq_context[0].sc = sc; 1474d18d1b47SKashyap D Desai sc->irq_context[0].MSIxIndex = 0; 1475d18d1b47SKashyap D Desai sc->irq_id[0] = 0; 1476d18d1b47SKashyap D Desai sc->mrsas_irq[0] = bus_alloc_resource_any(sc->mrsas_dev, 1477d18d1b47SKashyap D Desai SYS_RES_IRQ, &sc->irq_id[0], RF_SHAREABLE | RF_ACTIVE); 1478d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] == NULL) { 1479d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot allocate legcay" 1480d18d1b47SKashyap D Desai "interrupt\n"); 1481d18d1b47SKashyap D Desai return (FAIL); 1482d18d1b47SKashyap D Desai } 1483d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, sc->mrsas_irq[0], 1484d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, NULL, mrsas_isr, 1485d18d1b47SKashyap D Desai &sc->irq_context[0], &sc->intr_handle[0])) { 1486d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot set up legacy" 1487d18d1b47SKashyap D Desai "interrupt\n"); 1488d18d1b47SKashyap D Desai return (FAIL); 1489d18d1b47SKashyap D Desai } 1490d18d1b47SKashyap D Desai } 1491665484d8SDoug Ambrisko return (0); 1492665484d8SDoug Ambrisko } 1493665484d8SDoug Ambrisko 1494665484d8SDoug Ambrisko /* 1495665484d8SDoug Ambrisko * mrsas_isr: ISR entry point 1496665484d8SDoug Ambrisko * input: argument pointer 1497665484d8SDoug Ambrisko * 14988e727371SKashyap D Desai * This function is the interrupt service routine entry point. There are two 14998e727371SKashyap D Desai * types of interrupts, state change interrupt and response interrupt. If an 15008e727371SKashyap D Desai * interrupt is not ours, we just return. 1501665484d8SDoug Ambrisko */ 15028e727371SKashyap D Desai void 15038e727371SKashyap D Desai mrsas_isr(void *arg) 1504665484d8SDoug Ambrisko { 1505d18d1b47SKashyap D Desai struct mrsas_irq_context *irq_context = (struct mrsas_irq_context *)arg; 1506d18d1b47SKashyap D Desai struct mrsas_softc *sc = irq_context->sc; 1507d18d1b47SKashyap D Desai int status = 0; 1508665484d8SDoug Ambrisko 15092f863eb8SKashyap D Desai if (sc->mask_interrupts) 15102f863eb8SKashyap D Desai return; 15112f863eb8SKashyap D Desai 1512d18d1b47SKashyap D Desai if (!sc->msix_vectors) { 1513665484d8SDoug Ambrisko status = mrsas_clear_intr(sc); 1514665484d8SDoug Ambrisko if (!status) 1515665484d8SDoug Ambrisko return; 1516d18d1b47SKashyap D Desai } 1517665484d8SDoug Ambrisko /* If we are resetting, bail */ 1518f5fb2237SKashyap D Desai if (mrsas_test_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags)) { 1519665484d8SDoug Ambrisko printf(" Entered into ISR when OCR is going active. \n"); 1520665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1521665484d8SDoug Ambrisko return; 1522665484d8SDoug Ambrisko } 1523665484d8SDoug Ambrisko /* Process for reply request and clear response interrupt */ 1524d18d1b47SKashyap D Desai if (mrsas_complete_cmd(sc, irq_context->MSIxIndex) != SUCCESS) 1525665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1526665484d8SDoug Ambrisko 1527665484d8SDoug Ambrisko return; 1528665484d8SDoug Ambrisko } 1529665484d8SDoug Ambrisko 1530665484d8SDoug Ambrisko /* 1531665484d8SDoug Ambrisko * mrsas_complete_cmd: Process reply request 1532665484d8SDoug Ambrisko * input: Adapter instance soft state 1533665484d8SDoug Ambrisko * 15348e727371SKashyap D Desai * This function is called from mrsas_isr() to process reply request and clear 15358e727371SKashyap D Desai * response interrupt. Processing of the reply request entails walking 15368e727371SKashyap D Desai * through the reply descriptor array for the command request pended from 15378e727371SKashyap D Desai * Firmware. We look at the Function field to determine the command type and 15388e727371SKashyap D Desai * perform the appropriate action. Before we return, we clear the response 15398e727371SKashyap D Desai * interrupt. 1540665484d8SDoug Ambrisko */ 15414bb0a4f0SKashyap D Desai int 15428e727371SKashyap D Desai mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex) 1543665484d8SDoug Ambrisko { 1544665484d8SDoug Ambrisko Mpi2ReplyDescriptorsUnion_t *desc; 1545665484d8SDoug Ambrisko MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *reply_desc; 1546665484d8SDoug Ambrisko MRSAS_RAID_SCSI_IO_REQUEST *scsi_io_req; 1547665484d8SDoug Ambrisko struct mrsas_mpt_cmd *cmd_mpt; 1548665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_mfi; 154916dc2814SKashyap D Desai u_int8_t reply_descript_type; 1550665484d8SDoug Ambrisko u_int16_t smid, num_completed; 1551665484d8SDoug Ambrisko u_int8_t status, extStatus; 1552665484d8SDoug Ambrisko union desc_value desc_val; 1553665484d8SDoug Ambrisko PLD_LOAD_BALANCE_INFO lbinfo; 1554665484d8SDoug Ambrisko u_int32_t device_id; 1555665484d8SDoug Ambrisko int threshold_reply_count = 0; 1556665484d8SDoug Ambrisko 1557665484d8SDoug Ambrisko 1558665484d8SDoug Ambrisko /* If we have a hardware error, not need to continue */ 1559665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 1560665484d8SDoug Ambrisko return (DONE); 1561665484d8SDoug Ambrisko 1562665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1563d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)) 1564d18d1b47SKashyap D Desai + sc->last_reply_idx[MSIxIndex]; 1565665484d8SDoug Ambrisko 1566665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1567665484d8SDoug Ambrisko 1568665484d8SDoug Ambrisko desc_val.word = desc->Words; 1569665484d8SDoug Ambrisko num_completed = 0; 1570665484d8SDoug Ambrisko 1571665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1572665484d8SDoug Ambrisko 1573665484d8SDoug Ambrisko /* Find our reply descriptor for the command and process */ 15748e727371SKashyap D Desai while ((desc_val.u.low != 0xFFFFFFFF) && (desc_val.u.high != 0xFFFFFFFF)) { 1575665484d8SDoug Ambrisko smid = reply_desc->SMID; 1576665484d8SDoug Ambrisko cmd_mpt = sc->mpt_cmd_list[smid - 1]; 1577665484d8SDoug Ambrisko scsi_io_req = (MRSAS_RAID_SCSI_IO_REQUEST *) cmd_mpt->io_request; 1578665484d8SDoug Ambrisko 1579665484d8SDoug Ambrisko status = scsi_io_req->RaidContext.status; 1580665484d8SDoug Ambrisko extStatus = scsi_io_req->RaidContext.exStatus; 1581665484d8SDoug Ambrisko 15828e727371SKashyap D Desai switch (scsi_io_req->Function) { 1583665484d8SDoug Ambrisko case MPI2_FUNCTION_SCSI_IO_REQUEST: /* Fast Path IO. */ 1584665484d8SDoug Ambrisko device_id = cmd_mpt->ccb_ptr->ccb_h.target_id; 1585665484d8SDoug Ambrisko lbinfo = &sc->load_balance_info[device_id]; 1586665484d8SDoug Ambrisko if (cmd_mpt->load_balance == MRSAS_LOAD_BALANCE_FLAG) { 158716dc2814SKashyap D Desai mrsas_atomic_dec(&lbinfo->scsi_pending_cmds[cmd_mpt->pd_r1_lb]); 1588665484d8SDoug Ambrisko cmd_mpt->load_balance &= ~MRSAS_LOAD_BALANCE_FLAG; 1589665484d8SDoug Ambrisko } 15908e727371SKashyap D Desai /* Fall thru and complete IO */ 1591665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_LD_IO_REQUEST: 1592665484d8SDoug Ambrisko mrsas_map_mpt_cmd_status(cmd_mpt, status, extStatus); 1593665484d8SDoug Ambrisko mrsas_cmd_done(sc, cmd_mpt); 1594665484d8SDoug Ambrisko scsi_io_req->RaidContext.status = 0; 1595665484d8SDoug Ambrisko scsi_io_req->RaidContext.exStatus = 0; 1596f5fb2237SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 1597665484d8SDoug Ambrisko break; 1598665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST: /* MFI command */ 1599665484d8SDoug Ambrisko cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 1600731b7561SKashyap D Desai /* 1601731b7561SKashyap D Desai * Make sure NOT TO release the mfi command from the called 1602731b7561SKashyap D Desai * function's context if it is fired with issue_polled call. 1603731b7561SKashyap D Desai * And also make sure that the issue_polled call should only be 1604731b7561SKashyap D Desai * used if INTERRUPT IS DISABLED. 1605731b7561SKashyap D Desai */ 1606731b7561SKashyap D Desai if (cmd_mfi->frame->hdr.flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE) 1607731b7561SKashyap D Desai mrsas_release_mfi_cmd(cmd_mfi); 1608731b7561SKashyap D Desai else 1609665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(sc, cmd_mfi, status); 1610665484d8SDoug Ambrisko break; 1611665484d8SDoug Ambrisko } 1612665484d8SDoug Ambrisko 1613d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]++; 1614d18d1b47SKashyap D Desai if (sc->last_reply_idx[MSIxIndex] >= sc->reply_q_depth) 1615d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex] = 0; 1616665484d8SDoug Ambrisko 16178e727371SKashyap D Desai desc->Words = ~((uint64_t)0x00); /* set it back to all 16188e727371SKashyap D Desai * 0xFFFFFFFFs */ 1619665484d8SDoug Ambrisko num_completed++; 1620665484d8SDoug Ambrisko threshold_reply_count++; 1621665484d8SDoug Ambrisko 1622665484d8SDoug Ambrisko /* Get the next reply descriptor */ 1623d18d1b47SKashyap D Desai if (!sc->last_reply_idx[MSIxIndex]) { 1624665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1625d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)); 1626d18d1b47SKashyap D Desai } else 1627665484d8SDoug Ambrisko desc++; 1628665484d8SDoug Ambrisko 1629665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1630665484d8SDoug Ambrisko desc_val.word = desc->Words; 1631665484d8SDoug Ambrisko 1632665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1633665484d8SDoug Ambrisko 1634665484d8SDoug Ambrisko if (reply_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) 1635665484d8SDoug Ambrisko break; 1636665484d8SDoug Ambrisko 1637665484d8SDoug Ambrisko /* 16388e727371SKashyap D Desai * Write to reply post index after completing threshold reply 16398e727371SKashyap D Desai * count and still there are more replies in reply queue 16408e727371SKashyap D Desai * pending to be completed. 1641665484d8SDoug Ambrisko */ 1642665484d8SDoug Ambrisko if (threshold_reply_count >= THRESHOLD_REPLY_COUNT) { 1643d18d1b47SKashyap D Desai if (sc->msix_enable) { 1644*f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) 1645d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1646d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1647d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1648d18d1b47SKashyap D Desai else 1649d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1650d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1651d18d1b47SKashyap D Desai } else 1652d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1653d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1654d18d1b47SKashyap D Desai 1655665484d8SDoug Ambrisko threshold_reply_count = 0; 1656665484d8SDoug Ambrisko } 1657665484d8SDoug Ambrisko } 1658665484d8SDoug Ambrisko 1659665484d8SDoug Ambrisko /* No match, just return */ 1660665484d8SDoug Ambrisko if (num_completed == 0) 1661665484d8SDoug Ambrisko return (DONE); 1662665484d8SDoug Ambrisko 1663665484d8SDoug Ambrisko /* Clear response interrupt */ 1664d18d1b47SKashyap D Desai if (sc->msix_enable) { 1665*f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 1666d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1667d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1668d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1669d18d1b47SKashyap D Desai } else 1670d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1671d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1672d18d1b47SKashyap D Desai } else 1673d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1674d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1675665484d8SDoug Ambrisko 1676665484d8SDoug Ambrisko return (0); 1677665484d8SDoug Ambrisko } 1678665484d8SDoug Ambrisko 1679665484d8SDoug Ambrisko /* 1680665484d8SDoug Ambrisko * mrsas_map_mpt_cmd_status: Allocate DMAable memory. 1681665484d8SDoug Ambrisko * input: Adapter instance soft state 1682665484d8SDoug Ambrisko * 1683665484d8SDoug Ambrisko * This function is called from mrsas_complete_cmd(), for LD IO and FastPath IO. 16848e727371SKashyap D Desai * It checks the command status and maps the appropriate CAM status for the 16858e727371SKashyap D Desai * CCB. 1686665484d8SDoug Ambrisko */ 16878e727371SKashyap D Desai void 16888e727371SKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, u_int8_t status, u_int8_t extStatus) 1689665484d8SDoug Ambrisko { 1690665484d8SDoug Ambrisko struct mrsas_softc *sc = cmd->sc; 1691665484d8SDoug Ambrisko u_int8_t *sense_data; 1692665484d8SDoug Ambrisko 1693665484d8SDoug Ambrisko switch (status) { 1694665484d8SDoug Ambrisko case MFI_STAT_OK: 1695665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_REQ_CMP; 1696665484d8SDoug Ambrisko break; 1697665484d8SDoug Ambrisko case MFI_STAT_SCSI_IO_FAILED: 1698665484d8SDoug Ambrisko case MFI_STAT_SCSI_DONE_WITH_ERROR: 1699665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_SCSI_STATUS_ERROR; 1700665484d8SDoug Ambrisko sense_data = (u_int8_t *)&cmd->ccb_ptr->csio.sense_data; 1701665484d8SDoug Ambrisko if (sense_data) { 1702665484d8SDoug Ambrisko /* For now just copy 18 bytes back */ 1703665484d8SDoug Ambrisko memcpy(sense_data, cmd->sense, 18); 1704665484d8SDoug Ambrisko cmd->ccb_ptr->csio.sense_len = 18; 1705665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_AUTOSNS_VALID; 1706665484d8SDoug Ambrisko } 1707665484d8SDoug Ambrisko break; 1708665484d8SDoug Ambrisko case MFI_STAT_LD_OFFLINE: 1709665484d8SDoug Ambrisko case MFI_STAT_DEVICE_NOT_FOUND: 1710665484d8SDoug Ambrisko if (cmd->ccb_ptr->ccb_h.target_lun) 1711665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_LUN_INVALID; 1712665484d8SDoug Ambrisko else 1713665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_DEV_NOT_THERE; 1714665484d8SDoug Ambrisko break; 1715665484d8SDoug Ambrisko case MFI_STAT_CONFIG_SEQ_MISMATCH: 1716665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_REQUEUE_REQ; 1717665484d8SDoug Ambrisko break; 1718665484d8SDoug Ambrisko default: 1719665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW cmd complete status %x\n", status); 1720665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_REQ_CMP_ERR; 1721665484d8SDoug Ambrisko cmd->ccb_ptr->csio.scsi_status = status; 1722665484d8SDoug Ambrisko } 1723665484d8SDoug Ambrisko return; 1724665484d8SDoug Ambrisko } 1725665484d8SDoug Ambrisko 1726665484d8SDoug Ambrisko /* 17278e727371SKashyap D Desai * mrsas_alloc_mem: Allocate DMAable memory 1728665484d8SDoug Ambrisko * input: Adapter instance soft state 1729665484d8SDoug Ambrisko * 17308e727371SKashyap D Desai * This function creates the parent DMA tag and allocates DMAable memory. DMA 17318e727371SKashyap D Desai * tag describes constraints of DMA mapping. Memory allocated is mapped into 17328e727371SKashyap D Desai * Kernel virtual address. Callback argument is physical memory address. 1733665484d8SDoug Ambrisko */ 17348e727371SKashyap D Desai static int 17358e727371SKashyap D Desai mrsas_alloc_mem(struct mrsas_softc *sc) 1736665484d8SDoug Ambrisko { 1737dbcc81dfSKashyap D Desai u_int32_t verbuf_size, io_req_size, reply_desc_size, sense_size, 1738dbcc81dfSKashyap D Desai chain_frame_size, evt_detail_size, count; 1739665484d8SDoug Ambrisko 1740665484d8SDoug Ambrisko /* 1741665484d8SDoug Ambrisko * Allocate parent DMA tag 1742665484d8SDoug Ambrisko */ 1743665484d8SDoug Ambrisko if (bus_dma_tag_create(NULL, /* parent */ 1744665484d8SDoug Ambrisko 1, /* alignment */ 1745665484d8SDoug Ambrisko 0, /* boundary */ 1746665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* lowaddr */ 1747665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* highaddr */ 1748665484d8SDoug Ambrisko NULL, NULL, /* filter, filterarg */ 17493a3fc6cbSKashyap D Desai MAXPHYS, /* maxsize */ 17503a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 17513a3fc6cbSKashyap D Desai MAXPHYS, /* maxsegsize */ 1752665484d8SDoug Ambrisko 0, /* flags */ 1753665484d8SDoug Ambrisko NULL, NULL, /* lockfunc, lockarg */ 1754665484d8SDoug Ambrisko &sc->mrsas_parent_tag /* tag */ 1755665484d8SDoug Ambrisko )) { 1756665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate parent DMA tag\n"); 1757665484d8SDoug Ambrisko return (ENOMEM); 1758665484d8SDoug Ambrisko } 1759665484d8SDoug Ambrisko /* 1760665484d8SDoug Ambrisko * Allocate for version buffer 1761665484d8SDoug Ambrisko */ 1762665484d8SDoug Ambrisko verbuf_size = MRSAS_MAX_NAME_LENGTH * (sizeof(bus_addr_t)); 17638e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 17648e727371SKashyap D Desai 1, 0, 17658e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 17668e727371SKashyap D Desai BUS_SPACE_MAXADDR, 17678e727371SKashyap D Desai NULL, NULL, 17688e727371SKashyap D Desai verbuf_size, 17698e727371SKashyap D Desai 1, 17708e727371SKashyap D Desai verbuf_size, 17718e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 17728e727371SKashyap D Desai NULL, NULL, 1773665484d8SDoug Ambrisko &sc->verbuf_tag)) { 1774665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf DMA tag\n"); 1775665484d8SDoug Ambrisko return (ENOMEM); 1776665484d8SDoug Ambrisko } 1777665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->verbuf_tag, (void **)&sc->verbuf_mem, 1778665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->verbuf_dmamap)) { 1779665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf memory\n"); 1780665484d8SDoug Ambrisko return (ENOMEM); 1781665484d8SDoug Ambrisko } 1782665484d8SDoug Ambrisko bzero(sc->verbuf_mem, verbuf_size); 1783665484d8SDoug Ambrisko if (bus_dmamap_load(sc->verbuf_tag, sc->verbuf_dmamap, sc->verbuf_mem, 17848e727371SKashyap D Desai verbuf_size, mrsas_addr_cb, &sc->verbuf_phys_addr, 17858e727371SKashyap D Desai BUS_DMA_NOWAIT)) { 1786665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load verbuf DMA map\n"); 1787665484d8SDoug Ambrisko return (ENOMEM); 1788665484d8SDoug Ambrisko } 1789665484d8SDoug Ambrisko /* 1790665484d8SDoug Ambrisko * Allocate IO Request Frames 1791665484d8SDoug Ambrisko */ 1792665484d8SDoug Ambrisko io_req_size = sc->io_frames_alloc_sz; 17938e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 17948e727371SKashyap D Desai 16, 0, 17958e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 17968e727371SKashyap D Desai BUS_SPACE_MAXADDR, 17978e727371SKashyap D Desai NULL, NULL, 17988e727371SKashyap D Desai io_req_size, 17998e727371SKashyap D Desai 1, 18008e727371SKashyap D Desai io_req_size, 18018e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18028e727371SKashyap D Desai NULL, NULL, 1803665484d8SDoug Ambrisko &sc->io_request_tag)) { 1804665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create IO request tag\n"); 1805665484d8SDoug Ambrisko return (ENOMEM); 1806665484d8SDoug Ambrisko } 1807665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->io_request_tag, (void **)&sc->io_request_mem, 1808665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->io_request_dmamap)) { 1809665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc IO request memory\n"); 1810665484d8SDoug Ambrisko return (ENOMEM); 1811665484d8SDoug Ambrisko } 1812665484d8SDoug Ambrisko bzero(sc->io_request_mem, io_req_size); 1813665484d8SDoug Ambrisko if (bus_dmamap_load(sc->io_request_tag, sc->io_request_dmamap, 1814665484d8SDoug Ambrisko sc->io_request_mem, io_req_size, mrsas_addr_cb, 1815665484d8SDoug Ambrisko &sc->io_request_phys_addr, BUS_DMA_NOWAIT)) { 1816665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load IO request memory\n"); 1817665484d8SDoug Ambrisko return (ENOMEM); 1818665484d8SDoug Ambrisko } 1819665484d8SDoug Ambrisko /* 1820665484d8SDoug Ambrisko * Allocate Chain Frames 1821665484d8SDoug Ambrisko */ 1822665484d8SDoug Ambrisko chain_frame_size = sc->chain_frames_alloc_sz; 18238e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18248e727371SKashyap D Desai 4, 0, 18258e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18268e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18278e727371SKashyap D Desai NULL, NULL, 18288e727371SKashyap D Desai chain_frame_size, 18298e727371SKashyap D Desai 1, 18308e727371SKashyap D Desai chain_frame_size, 18318e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18328e727371SKashyap D Desai NULL, NULL, 1833665484d8SDoug Ambrisko &sc->chain_frame_tag)) { 1834665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create chain frame tag\n"); 1835665484d8SDoug Ambrisko return (ENOMEM); 1836665484d8SDoug Ambrisko } 1837665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->chain_frame_tag, (void **)&sc->chain_frame_mem, 1838665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->chain_frame_dmamap)) { 1839665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc chain frame memory\n"); 1840665484d8SDoug Ambrisko return (ENOMEM); 1841665484d8SDoug Ambrisko } 1842665484d8SDoug Ambrisko bzero(sc->chain_frame_mem, chain_frame_size); 1843665484d8SDoug Ambrisko if (bus_dmamap_load(sc->chain_frame_tag, sc->chain_frame_dmamap, 1844665484d8SDoug Ambrisko sc->chain_frame_mem, chain_frame_size, mrsas_addr_cb, 1845665484d8SDoug Ambrisko &sc->chain_frame_phys_addr, BUS_DMA_NOWAIT)) { 1846665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load chain frame memory\n"); 1847665484d8SDoug Ambrisko return (ENOMEM); 1848665484d8SDoug Ambrisko } 1849d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 1850665484d8SDoug Ambrisko /* 1851665484d8SDoug Ambrisko * Allocate Reply Descriptor Array 1852665484d8SDoug Ambrisko */ 1853d18d1b47SKashyap D Desai reply_desc_size = sc->reply_alloc_sz * count; 18548e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18558e727371SKashyap D Desai 16, 0, 18568e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18578e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18588e727371SKashyap D Desai NULL, NULL, 18598e727371SKashyap D Desai reply_desc_size, 18608e727371SKashyap D Desai 1, 18618e727371SKashyap D Desai reply_desc_size, 18628e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18638e727371SKashyap D Desai NULL, NULL, 1864665484d8SDoug Ambrisko &sc->reply_desc_tag)) { 1865665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create reply descriptor tag\n"); 1866665484d8SDoug Ambrisko return (ENOMEM); 1867665484d8SDoug Ambrisko } 1868665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->reply_desc_tag, (void **)&sc->reply_desc_mem, 1869665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->reply_desc_dmamap)) { 1870665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc reply descriptor memory\n"); 1871665484d8SDoug Ambrisko return (ENOMEM); 1872665484d8SDoug Ambrisko } 1873665484d8SDoug Ambrisko if (bus_dmamap_load(sc->reply_desc_tag, sc->reply_desc_dmamap, 1874665484d8SDoug Ambrisko sc->reply_desc_mem, reply_desc_size, mrsas_addr_cb, 1875665484d8SDoug Ambrisko &sc->reply_desc_phys_addr, BUS_DMA_NOWAIT)) { 1876665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load reply descriptor memory\n"); 1877665484d8SDoug Ambrisko return (ENOMEM); 1878665484d8SDoug Ambrisko } 1879665484d8SDoug Ambrisko /* 1880665484d8SDoug Ambrisko * Allocate Sense Buffer Array. Keep in lower 4GB 1881665484d8SDoug Ambrisko */ 1882665484d8SDoug Ambrisko sense_size = sc->max_fw_cmds * MRSAS_SENSE_LEN; 18838e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18848e727371SKashyap D Desai 64, 0, 18858e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18868e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18878e727371SKashyap D Desai NULL, NULL, 18888e727371SKashyap D Desai sense_size, 18898e727371SKashyap D Desai 1, 18908e727371SKashyap D Desai sense_size, 18918e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18928e727371SKashyap D Desai NULL, NULL, 1893665484d8SDoug Ambrisko &sc->sense_tag)) { 1894665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf tag\n"); 1895665484d8SDoug Ambrisko return (ENOMEM); 1896665484d8SDoug Ambrisko } 1897665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->sense_tag, (void **)&sc->sense_mem, 1898665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->sense_dmamap)) { 1899665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf memory\n"); 1900665484d8SDoug Ambrisko return (ENOMEM); 1901665484d8SDoug Ambrisko } 1902665484d8SDoug Ambrisko if (bus_dmamap_load(sc->sense_tag, sc->sense_dmamap, 1903665484d8SDoug Ambrisko sc->sense_mem, sense_size, mrsas_addr_cb, &sc->sense_phys_addr, 1904665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 1905665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load sense buf memory\n"); 1906665484d8SDoug Ambrisko return (ENOMEM); 1907665484d8SDoug Ambrisko } 1908665484d8SDoug Ambrisko /* 1909665484d8SDoug Ambrisko * Allocate for Event detail structure 1910665484d8SDoug Ambrisko */ 1911665484d8SDoug Ambrisko evt_detail_size = sizeof(struct mrsas_evt_detail); 19128e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19138e727371SKashyap D Desai 1, 0, 19148e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 19158e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19168e727371SKashyap D Desai NULL, NULL, 19178e727371SKashyap D Desai evt_detail_size, 19188e727371SKashyap D Desai 1, 19198e727371SKashyap D Desai evt_detail_size, 19208e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19218e727371SKashyap D Desai NULL, NULL, 1922665484d8SDoug Ambrisko &sc->evt_detail_tag)) { 1923665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create Event detail tag\n"); 1924665484d8SDoug Ambrisko return (ENOMEM); 1925665484d8SDoug Ambrisko } 1926665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->evt_detail_tag, (void **)&sc->evt_detail_mem, 1927665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->evt_detail_dmamap)) { 1928665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc Event detail buffer memory\n"); 1929665484d8SDoug Ambrisko return (ENOMEM); 1930665484d8SDoug Ambrisko } 1931665484d8SDoug Ambrisko bzero(sc->evt_detail_mem, evt_detail_size); 1932665484d8SDoug Ambrisko if (bus_dmamap_load(sc->evt_detail_tag, sc->evt_detail_dmamap, 1933665484d8SDoug Ambrisko sc->evt_detail_mem, evt_detail_size, mrsas_addr_cb, 1934665484d8SDoug Ambrisko &sc->evt_detail_phys_addr, BUS_DMA_NOWAIT)) { 1935665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load Event detail buffer memory\n"); 1936665484d8SDoug Ambrisko return (ENOMEM); 1937665484d8SDoug Ambrisko } 1938665484d8SDoug Ambrisko /* 1939665484d8SDoug Ambrisko * Create a dma tag for data buffers; size will be the maximum 1940665484d8SDoug Ambrisko * possible I/O size (280kB). 1941665484d8SDoug Ambrisko */ 19428e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19438e727371SKashyap D Desai 1, 19448e727371SKashyap D Desai 0, 19458e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19468e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19478e727371SKashyap D Desai NULL, NULL, 19483a3fc6cbSKashyap D Desai MAXPHYS, 19493a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 19503a3fc6cbSKashyap D Desai MAXPHYS, 19518e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19528e727371SKashyap D Desai busdma_lock_mutex, 19538e727371SKashyap D Desai &sc->io_lock, 1954665484d8SDoug Ambrisko &sc->data_tag)) { 1955665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create data dma tag\n"); 1956665484d8SDoug Ambrisko return (ENOMEM); 1957665484d8SDoug Ambrisko } 1958665484d8SDoug Ambrisko return (0); 1959665484d8SDoug Ambrisko } 1960665484d8SDoug Ambrisko 1961665484d8SDoug Ambrisko /* 1962665484d8SDoug Ambrisko * mrsas_addr_cb: Callback function of bus_dmamap_load() 19638e727371SKashyap D Desai * input: callback argument, machine dependent type 19648e727371SKashyap D Desai * that describes DMA segments, number of segments, error code 1965665484d8SDoug Ambrisko * 19668e727371SKashyap D Desai * This function is for the driver to receive mapping information resultant of 19678e727371SKashyap D Desai * the bus_dmamap_load(). The information is actually not being used, but the 19688e727371SKashyap D Desai * address is saved anyway. 1969665484d8SDoug Ambrisko */ 1970665484d8SDoug Ambrisko void 1971665484d8SDoug Ambrisko mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1972665484d8SDoug Ambrisko { 1973665484d8SDoug Ambrisko bus_addr_t *addr; 1974665484d8SDoug Ambrisko 1975665484d8SDoug Ambrisko addr = arg; 1976665484d8SDoug Ambrisko *addr = segs[0].ds_addr; 1977665484d8SDoug Ambrisko } 1978665484d8SDoug Ambrisko 1979665484d8SDoug Ambrisko /* 1980665484d8SDoug Ambrisko * mrsas_setup_raidmap: Set up RAID map. 1981665484d8SDoug Ambrisko * input: Adapter instance soft state 1982665484d8SDoug Ambrisko * 1983665484d8SDoug Ambrisko * Allocate DMA memory for the RAID maps and perform setup. 1984665484d8SDoug Ambrisko */ 19858e727371SKashyap D Desai static int 19868e727371SKashyap D Desai mrsas_setup_raidmap(struct mrsas_softc *sc) 1987665484d8SDoug Ambrisko { 19884799d485SKashyap D Desai int i; 19894799d485SKashyap D Desai 19904799d485SKashyap D Desai for (i = 0; i < 2; i++) { 19914799d485SKashyap D Desai sc->ld_drv_map[i] = 19924799d485SKashyap D Desai (void *)malloc(sc->drv_map_sz, M_MRSAS, M_NOWAIT); 19934799d485SKashyap D Desai /* Do Error handling */ 19944799d485SKashyap D Desai if (!sc->ld_drv_map[i]) { 19954799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Could not allocate memory for local map"); 19964799d485SKashyap D Desai 19974799d485SKashyap D Desai if (i == 1) 19984799d485SKashyap D Desai free(sc->ld_drv_map[0], M_MRSAS); 19998e727371SKashyap D Desai /* ABORT driver initialization */ 20004799d485SKashyap D Desai goto ABORT; 20014799d485SKashyap D Desai } 20024799d485SKashyap D Desai } 20034799d485SKashyap D Desai 20048e727371SKashyap D Desai for (int i = 0; i < 2; i++) { 20058e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20068e727371SKashyap D Desai 4, 0, 20078e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20088e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20098e727371SKashyap D Desai NULL, NULL, 20108e727371SKashyap D Desai sc->max_map_sz, 20118e727371SKashyap D Desai 1, 20128e727371SKashyap D Desai sc->max_map_sz, 20138e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20148e727371SKashyap D Desai NULL, NULL, 2015665484d8SDoug Ambrisko &sc->raidmap_tag[i])) { 20164799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20174799d485SKashyap D Desai "Cannot allocate raid map tag.\n"); 2018665484d8SDoug Ambrisko return (ENOMEM); 2019665484d8SDoug Ambrisko } 20204799d485SKashyap D Desai if (bus_dmamem_alloc(sc->raidmap_tag[i], 20214799d485SKashyap D Desai (void **)&sc->raidmap_mem[i], 2022665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->raidmap_dmamap[i])) { 20234799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20244799d485SKashyap D Desai "Cannot allocate raidmap memory.\n"); 2025665484d8SDoug Ambrisko return (ENOMEM); 2026665484d8SDoug Ambrisko } 20274799d485SKashyap D Desai bzero(sc->raidmap_mem[i], sc->max_map_sz); 20284799d485SKashyap D Desai 2029665484d8SDoug Ambrisko if (bus_dmamap_load(sc->raidmap_tag[i], sc->raidmap_dmamap[i], 20304799d485SKashyap D Desai sc->raidmap_mem[i], sc->max_map_sz, 20314799d485SKashyap D Desai mrsas_addr_cb, &sc->raidmap_phys_addr[i], 2032665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 2033665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load raidmap memory.\n"); 2034665484d8SDoug Ambrisko return (ENOMEM); 2035665484d8SDoug Ambrisko } 2036665484d8SDoug Ambrisko if (!sc->raidmap_mem[i]) { 20374799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20384799d485SKashyap D Desai "Cannot allocate memory for raid map.\n"); 2039665484d8SDoug Ambrisko return (ENOMEM); 2040665484d8SDoug Ambrisko } 2041665484d8SDoug Ambrisko } 2042665484d8SDoug Ambrisko 2043665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 2044665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 2045665484d8SDoug Ambrisko 2046665484d8SDoug Ambrisko return (0); 20474799d485SKashyap D Desai 20484799d485SKashyap D Desai ABORT: 20494799d485SKashyap D Desai return (1); 2050665484d8SDoug Ambrisko } 2051665484d8SDoug Ambrisko 2052a688fcd0SKashyap D Desai /** 2053a688fcd0SKashyap D Desai * megasas_setup_jbod_map - setup jbod map for FP seq_number. 2054a688fcd0SKashyap D Desai * @sc: Adapter soft state 2055a688fcd0SKashyap D Desai * 2056a688fcd0SKashyap D Desai * Return 0 on success. 2057a688fcd0SKashyap D Desai */ 2058a688fcd0SKashyap D Desai void 2059a688fcd0SKashyap D Desai megasas_setup_jbod_map(struct mrsas_softc *sc) 2060a688fcd0SKashyap D Desai { 2061a688fcd0SKashyap D Desai int i; 2062a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 2063a688fcd0SKashyap D Desai 2064a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 2065a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * (MAX_PHYSICAL_DEVICES - 1)); 2066a688fcd0SKashyap D Desai 2067a688fcd0SKashyap D Desai if (!sc->ctrl_info->adapterOperations3.useSeqNumJbodFP) { 2068a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2069a688fcd0SKashyap D Desai return; 2070a688fcd0SKashyap D Desai } 2071a688fcd0SKashyap D Desai if (sc->jbodmap_mem[0]) 2072a688fcd0SKashyap D Desai goto skip_alloc; 2073a688fcd0SKashyap D Desai 2074a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 2075a688fcd0SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 2076a688fcd0SKashyap D Desai 4, 0, 2077a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 2078a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR, 2079a688fcd0SKashyap D Desai NULL, NULL, 2080a688fcd0SKashyap D Desai pd_seq_map_sz, 2081a688fcd0SKashyap D Desai 1, 2082a688fcd0SKashyap D Desai pd_seq_map_sz, 2083a688fcd0SKashyap D Desai BUS_DMA_ALLOCNOW, 2084a688fcd0SKashyap D Desai NULL, NULL, 2085a688fcd0SKashyap D Desai &sc->jbodmap_tag[i])) { 2086a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2087a688fcd0SKashyap D Desai "Cannot allocate jbod map tag.\n"); 2088a688fcd0SKashyap D Desai return; 2089a688fcd0SKashyap D Desai } 2090a688fcd0SKashyap D Desai if (bus_dmamem_alloc(sc->jbodmap_tag[i], 2091a688fcd0SKashyap D Desai (void **)&sc->jbodmap_mem[i], 2092a688fcd0SKashyap D Desai BUS_DMA_NOWAIT, &sc->jbodmap_dmamap[i])) { 2093a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2094a688fcd0SKashyap D Desai "Cannot allocate jbod map memory.\n"); 2095a688fcd0SKashyap D Desai return; 2096a688fcd0SKashyap D Desai } 2097a688fcd0SKashyap D Desai bzero(sc->jbodmap_mem[i], pd_seq_map_sz); 2098a688fcd0SKashyap D Desai 2099a688fcd0SKashyap D Desai if (bus_dmamap_load(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i], 2100a688fcd0SKashyap D Desai sc->jbodmap_mem[i], pd_seq_map_sz, 2101a688fcd0SKashyap D Desai mrsas_addr_cb, &sc->jbodmap_phys_addr[i], 2102a688fcd0SKashyap D Desai BUS_DMA_NOWAIT)) { 2103a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot load jbod map memory.\n"); 2104a688fcd0SKashyap D Desai return; 2105a688fcd0SKashyap D Desai } 2106a688fcd0SKashyap D Desai if (!sc->jbodmap_mem[i]) { 2107a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2108a688fcd0SKashyap D Desai "Cannot allocate memory for jbod map.\n"); 2109a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2110a688fcd0SKashyap D Desai return; 2111a688fcd0SKashyap D Desai } 2112a688fcd0SKashyap D Desai } 2113a688fcd0SKashyap D Desai 2114a688fcd0SKashyap D Desai skip_alloc: 2115a688fcd0SKashyap D Desai if (!megasas_sync_pd_seq_num(sc, false) && 2116a688fcd0SKashyap D Desai !megasas_sync_pd_seq_num(sc, true)) 2117a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 1; 2118a688fcd0SKashyap D Desai else 2119a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2120a688fcd0SKashyap D Desai 2121a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Jbod map is supported\n"); 2122a688fcd0SKashyap D Desai } 2123a688fcd0SKashyap D Desai 21248e727371SKashyap D Desai /* 2125665484d8SDoug Ambrisko * mrsas_init_fw: Initialize Firmware 2126665484d8SDoug Ambrisko * input: Adapter soft state 2127665484d8SDoug Ambrisko * 21288e727371SKashyap D Desai * Calls transition_to_ready() to make sure Firmware is in operational state and 21298e727371SKashyap D Desai * calls mrsas_init_adapter() to send IOC_INIT command to Firmware. It 21308e727371SKashyap D Desai * issues internal commands to get the controller info after the IOC_INIT 21318e727371SKashyap D Desai * command response is received by Firmware. Note: code relating to 21328e727371SKashyap D Desai * get_pdlist, get_ld_list and max_sectors are currently not being used, it 21338e727371SKashyap D Desai * is left here as placeholder. 2134665484d8SDoug Ambrisko */ 21358e727371SKashyap D Desai static int 21368e727371SKashyap D Desai mrsas_init_fw(struct mrsas_softc *sc) 2137665484d8SDoug Ambrisko { 2138d18d1b47SKashyap D Desai 2139d18d1b47SKashyap D Desai int ret, loop, ocr = 0; 2140665484d8SDoug Ambrisko u_int32_t max_sectors_1; 2141665484d8SDoug Ambrisko u_int32_t max_sectors_2; 2142665484d8SDoug Ambrisko u_int32_t tmp_sectors; 2143d18d1b47SKashyap D Desai u_int32_t scratch_pad_2; 2144d18d1b47SKashyap D Desai int msix_enable = 0; 2145d18d1b47SKashyap D Desai int fw_msix_count = 0; 2146665484d8SDoug Ambrisko 2147665484d8SDoug Ambrisko /* Make sure Firmware is ready */ 2148665484d8SDoug Ambrisko ret = mrsas_transition_to_ready(sc, ocr); 2149665484d8SDoug Ambrisko if (ret != SUCCESS) { 2150665484d8SDoug Ambrisko return (ret); 2151665484d8SDoug Ambrisko } 2152d18d1b47SKashyap D Desai /* MSI-x index 0- reply post host index register */ 2153d18d1b47SKashyap D Desai sc->msix_reg_offset[0] = MPI2_REPLY_POST_HOST_INDEX_OFFSET; 2154d18d1b47SKashyap D Desai /* Check if MSI-X is supported while in ready state */ 2155d18d1b47SKashyap D Desai msix_enable = (mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)) & 0x4000000) >> 0x1a; 2156d18d1b47SKashyap D Desai 2157d18d1b47SKashyap D Desai if (msix_enable) { 2158d18d1b47SKashyap D Desai scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2159d18d1b47SKashyap D Desai outbound_scratch_pad_2)); 2160d18d1b47SKashyap D Desai 2161d18d1b47SKashyap D Desai /* Check max MSI-X vectors */ 2162d18d1b47SKashyap D Desai if (sc->device_id == MRSAS_TBOLT) { 2163d18d1b47SKashyap D Desai sc->msix_vectors = (scratch_pad_2 2164d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_OFFSET) + 1; 2165d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2166d18d1b47SKashyap D Desai } else { 2167d18d1b47SKashyap D Desai /* Invader/Fury supports 96 MSI-X vectors */ 2168d18d1b47SKashyap D Desai sc->msix_vectors = ((scratch_pad_2 2169d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_EXT_OFFSET) 2170d18d1b47SKashyap D Desai >> MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT) + 1; 2171d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2172d18d1b47SKashyap D Desai 2173d18d1b47SKashyap D Desai for (loop = 1; loop < MR_MAX_MSIX_REG_ARRAY; 2174d18d1b47SKashyap D Desai loop++) { 2175d18d1b47SKashyap D Desai sc->msix_reg_offset[loop] = 2176d18d1b47SKashyap D Desai MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET + 2177d18d1b47SKashyap D Desai (loop * 0x10); 2178d18d1b47SKashyap D Desai } 2179d18d1b47SKashyap D Desai } 2180d18d1b47SKashyap D Desai 2181d18d1b47SKashyap D Desai /* Don't bother allocating more MSI-X vectors than cpus */ 2182d18d1b47SKashyap D Desai sc->msix_vectors = min(sc->msix_vectors, 2183d18d1b47SKashyap D Desai mp_ncpus); 2184d18d1b47SKashyap D Desai 2185d18d1b47SKashyap D Desai /* Allocate MSI-x vectors */ 2186d18d1b47SKashyap D Desai if (mrsas_allocate_msix(sc) == SUCCESS) 2187d18d1b47SKashyap D Desai sc->msix_enable = 1; 2188d18d1b47SKashyap D Desai else 2189d18d1b47SKashyap D Desai sc->msix_enable = 0; 2190d18d1b47SKashyap D Desai 2191d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports <%d> MSIX vector," 2192d18d1b47SKashyap D Desai "Online CPU %d Current MSIX <%d>\n", 2193d18d1b47SKashyap D Desai fw_msix_count, mp_ncpus, sc->msix_vectors); 2194d18d1b47SKashyap D Desai } 2195665484d8SDoug Ambrisko if (mrsas_init_adapter(sc) != SUCCESS) { 2196665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Adapter initialize Fail.\n"); 2197665484d8SDoug Ambrisko return (1); 2198665484d8SDoug Ambrisko } 2199665484d8SDoug Ambrisko /* Allocate internal commands for pass-thru */ 2200665484d8SDoug Ambrisko if (mrsas_alloc_mfi_cmds(sc) != SUCCESS) { 2201665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Allocate MFI cmd failed.\n"); 2202665484d8SDoug Ambrisko return (1); 2203665484d8SDoug Ambrisko } 2204af51c29fSKashyap D Desai sc->ctrl_info = malloc(sizeof(struct mrsas_ctrl_info), M_MRSAS, M_NOWAIT); 2205af51c29fSKashyap D Desai if (!sc->ctrl_info) { 2206af51c29fSKashyap D Desai device_printf(sc->mrsas_dev, "Malloc for ctrl_info failed.\n"); 2207af51c29fSKashyap D Desai return (1); 2208af51c29fSKashyap D Desai } 22094799d485SKashyap D Desai /* 22108e727371SKashyap D Desai * Get the controller info from FW, so that the MAX VD support 22118e727371SKashyap D Desai * availability can be decided. 22124799d485SKashyap D Desai */ 2213af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 22144799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Unable to get FW ctrl_info.\n"); 2215af51c29fSKashyap D Desai return (1); 22164799d485SKashyap D Desai } 221777cf7df8SKashyap D Desai sc->secure_jbod_support = 2218af51c29fSKashyap D Desai (u_int8_t)sc->ctrl_info->adapterOperations3.supportSecurityonJBOD; 221977cf7df8SKashyap D Desai 222077cf7df8SKashyap D Desai if (sc->secure_jbod_support) 222177cf7df8SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports SED \n"); 222277cf7df8SKashyap D Desai 2223a688fcd0SKashyap D Desai if (sc->use_seqnum_jbod_fp) 2224a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports JBOD Map \n"); 2225a688fcd0SKashyap D Desai 2226665484d8SDoug Ambrisko if (mrsas_setup_raidmap(sc) != SUCCESS) { 2227a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Error: RAID map setup FAILED !!! " 2228a688fcd0SKashyap D Desai "There seems to be some problem in the controller\n" 2229a688fcd0SKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 2230665484d8SDoug Ambrisko } 2231a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 2232a688fcd0SKashyap D Desai 2233665484d8SDoug Ambrisko /* For pass-thru, get PD/LD list and controller info */ 22344799d485SKashyap D Desai memset(sc->pd_list, 0, 22354799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 2236a688fcd0SKashyap D Desai if (mrsas_get_pd_list(sc) != SUCCESS) { 2237a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get PD list failed.\n"); 2238a688fcd0SKashyap D Desai return (1); 2239a688fcd0SKashyap D Desai } 22404799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS); 2241a688fcd0SKashyap D Desai if (mrsas_get_ld_list(sc) != SUCCESS) { 2242a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get LD lsit failed.\n"); 2243a688fcd0SKashyap D Desai return (1); 2244a688fcd0SKashyap D Desai } 2245665484d8SDoug Ambrisko /* 22468e727371SKashyap D Desai * Compute the max allowed sectors per IO: The controller info has 22478e727371SKashyap D Desai * two limits on max sectors. Driver should use the minimum of these 22488e727371SKashyap D Desai * two. 2249665484d8SDoug Ambrisko * 2250665484d8SDoug Ambrisko * 1 << stripe_sz_ops.min = max sectors per strip 2251665484d8SDoug Ambrisko * 22528e727371SKashyap D Desai * Note that older firmwares ( < FW ver 30) didn't report information to 22538e727371SKashyap D Desai * calculate max_sectors_1. So the number ended up as zero always. 2254665484d8SDoug Ambrisko */ 2255665484d8SDoug Ambrisko tmp_sectors = 0; 2256af51c29fSKashyap D Desai max_sectors_1 = (1 << sc->ctrl_info->stripe_sz_ops.min) * 2257af51c29fSKashyap D Desai sc->ctrl_info->max_strips_per_io; 2258af51c29fSKashyap D Desai max_sectors_2 = sc->ctrl_info->max_request_size; 2259665484d8SDoug Ambrisko tmp_sectors = min(max_sectors_1, max_sectors_2); 22604799d485SKashyap D Desai sc->max_sectors_per_req = sc->max_num_sge * MRSAS_PAGE_SIZE / 512; 22614799d485SKashyap D Desai 22624799d485SKashyap D Desai if (tmp_sectors && (sc->max_sectors_per_req > tmp_sectors)) 22634799d485SKashyap D Desai sc->max_sectors_per_req = tmp_sectors; 22644799d485SKashyap D Desai 2265665484d8SDoug Ambrisko sc->disableOnlineCtrlReset = 2266af51c29fSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 2267665484d8SDoug Ambrisko sc->UnevenSpanSupport = 2268af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations2.supportUnevenSpans; 2269665484d8SDoug Ambrisko if (sc->UnevenSpanSupport) { 22708e727371SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports: UnevenSpanSupport=%x\n\n", 2271665484d8SDoug Ambrisko sc->UnevenSpanSupport); 22724799d485SKashyap D Desai 2273665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 2274665484d8SDoug Ambrisko sc->fast_path_io = 1; 2275665484d8SDoug Ambrisko else 2276665484d8SDoug Ambrisko sc->fast_path_io = 0; 2277665484d8SDoug Ambrisko } 2278665484d8SDoug Ambrisko return (0); 2279665484d8SDoug Ambrisko } 2280665484d8SDoug Ambrisko 22818e727371SKashyap D Desai /* 2282665484d8SDoug Ambrisko * mrsas_init_adapter: Initializes the adapter/controller 2283665484d8SDoug Ambrisko * input: Adapter soft state 2284665484d8SDoug Ambrisko * 2285665484d8SDoug Ambrisko * Prepares for the issuing of the IOC Init cmd to FW for initializing the 2286665484d8SDoug Ambrisko * ROC/controller. The FW register is read to determined the number of 2287665484d8SDoug Ambrisko * commands that is supported. All memory allocations for IO is based on 2288665484d8SDoug Ambrisko * max_cmd. Appropriate calculations are performed in this function. 2289665484d8SDoug Ambrisko */ 22908e727371SKashyap D Desai int 22918e727371SKashyap D Desai mrsas_init_adapter(struct mrsas_softc *sc) 2292665484d8SDoug Ambrisko { 2293665484d8SDoug Ambrisko uint32_t status; 22943a3fc6cbSKashyap D Desai u_int32_t max_cmd, scratch_pad_2; 2295665484d8SDoug Ambrisko int ret; 2296d18d1b47SKashyap D Desai int i = 0; 2297665484d8SDoug Ambrisko 2298665484d8SDoug Ambrisko /* Read FW status register */ 2299665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2300665484d8SDoug Ambrisko 2301665484d8SDoug Ambrisko /* Get operational params from status register */ 2302665484d8SDoug Ambrisko sc->max_fw_cmds = status & MRSAS_FWSTATE_MAXCMD_MASK; 2303665484d8SDoug Ambrisko 2304665484d8SDoug Ambrisko /* Decrement the max supported by 1, to correlate with FW */ 2305665484d8SDoug Ambrisko sc->max_fw_cmds = sc->max_fw_cmds - 1; 2306665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 2307665484d8SDoug Ambrisko 2308665484d8SDoug Ambrisko /* Determine allocation size of command frames */ 23092f863eb8SKashyap D Desai sc->reply_q_depth = ((max_cmd + 1 + 15) / 16 * 16) * 2; 2310665484d8SDoug Ambrisko sc->request_alloc_sz = sizeof(MRSAS_REQUEST_DESCRIPTOR_UNION) * max_cmd; 2311665484d8SDoug Ambrisko sc->reply_alloc_sz = sizeof(MPI2_REPLY_DESCRIPTORS_UNION) * (sc->reply_q_depth); 2312665484d8SDoug Ambrisko sc->io_frames_alloc_sz = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE + (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * (max_cmd + 1)); 23133a3fc6cbSKashyap D Desai scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 23143a3fc6cbSKashyap D Desai outbound_scratch_pad_2)); 23153a3fc6cbSKashyap D Desai /* 23163a3fc6cbSKashyap D Desai * If scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK is set, 23173a3fc6cbSKashyap D Desai * Firmware support extended IO chain frame which is 4 time more 23183a3fc6cbSKashyap D Desai * than legacy Firmware. Legacy Firmware - Frame size is (8 * 128) = 23193a3fc6cbSKashyap D Desai * 1K 1M IO Firmware - Frame size is (8 * 128 * 4) = 4K 23203a3fc6cbSKashyap D Desai */ 23213a3fc6cbSKashyap D Desai if (scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK) 23223a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 23233a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 23243a3fc6cbSKashyap D Desai * MEGASAS_1MB_IO; 23253a3fc6cbSKashyap D Desai else 23263a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 23273a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 23283a3fc6cbSKashyap D Desai * MEGASAS_256K_IO; 23293a3fc6cbSKashyap D Desai 23303a3fc6cbSKashyap D Desai sc->chain_frames_alloc_sz = sc->max_chain_frame_sz * max_cmd; 2331665484d8SDoug Ambrisko sc->max_sge_in_main_msg = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2332665484d8SDoug Ambrisko offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL)) / 16; 2333665484d8SDoug Ambrisko 23343a3fc6cbSKashyap D Desai sc->max_sge_in_chain = sc->max_chain_frame_sz / sizeof(MPI2_SGE_IO_UNION); 2335665484d8SDoug Ambrisko sc->max_num_sge = sc->max_sge_in_main_msg + sc->max_sge_in_chain - 2; 2336665484d8SDoug Ambrisko 23373a3fc6cbSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, "Avago Debug: MAX sge 0x%X MAX chain frame size 0x%X \n", 23383a3fc6cbSKashyap D Desai sc->max_num_sge, sc->max_chain_frame_sz); 23393a3fc6cbSKashyap D Desai 2340665484d8SDoug Ambrisko /* Used for pass thru MFI frame (DCMD) */ 2341665484d8SDoug Ambrisko sc->chain_offset_mfi_pthru = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 16; 2342665484d8SDoug Ambrisko 2343665484d8SDoug Ambrisko sc->chain_offset_io_request = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2344665484d8SDoug Ambrisko sizeof(MPI2_SGE_IO_UNION)) / 16; 2345665484d8SDoug Ambrisko 2346d18d1b47SKashyap D Desai int count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 23478e727371SKashyap D Desai 2348d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 2349d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 2350665484d8SDoug Ambrisko 2351665484d8SDoug Ambrisko ret = mrsas_alloc_mem(sc); 2352665484d8SDoug Ambrisko if (ret != SUCCESS) 2353665484d8SDoug Ambrisko return (ret); 2354665484d8SDoug Ambrisko 2355665484d8SDoug Ambrisko ret = mrsas_alloc_mpt_cmds(sc); 2356665484d8SDoug Ambrisko if (ret != SUCCESS) 2357665484d8SDoug Ambrisko return (ret); 2358665484d8SDoug Ambrisko 2359665484d8SDoug Ambrisko ret = mrsas_ioc_init(sc); 2360665484d8SDoug Ambrisko if (ret != SUCCESS) 2361665484d8SDoug Ambrisko return (ret); 2362665484d8SDoug Ambrisko 2363665484d8SDoug Ambrisko return (0); 2364665484d8SDoug Ambrisko } 2365665484d8SDoug Ambrisko 23668e727371SKashyap D Desai /* 2367665484d8SDoug Ambrisko * mrsas_alloc_ioc_cmd: Allocates memory for IOC Init command 2368665484d8SDoug Ambrisko * input: Adapter soft state 2369665484d8SDoug Ambrisko * 2370665484d8SDoug Ambrisko * Allocates for the IOC Init cmd to FW to initialize the ROC/controller. 2371665484d8SDoug Ambrisko */ 23728e727371SKashyap D Desai int 23738e727371SKashyap D Desai mrsas_alloc_ioc_cmd(struct mrsas_softc *sc) 2374665484d8SDoug Ambrisko { 2375665484d8SDoug Ambrisko int ioc_init_size; 2376665484d8SDoug Ambrisko 2377665484d8SDoug Ambrisko /* Allocate IOC INIT command */ 2378665484d8SDoug Ambrisko ioc_init_size = 1024 + sizeof(MPI2_IOC_INIT_REQUEST); 23798e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 23808e727371SKashyap D Desai 1, 0, 23818e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 23828e727371SKashyap D Desai BUS_SPACE_MAXADDR, 23838e727371SKashyap D Desai NULL, NULL, 23848e727371SKashyap D Desai ioc_init_size, 23858e727371SKashyap D Desai 1, 23868e727371SKashyap D Desai ioc_init_size, 23878e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 23888e727371SKashyap D Desai NULL, NULL, 2389665484d8SDoug Ambrisko &sc->ioc_init_tag)) { 2390665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init tag\n"); 2391665484d8SDoug Ambrisko return (ENOMEM); 2392665484d8SDoug Ambrisko } 2393665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ioc_init_tag, (void **)&sc->ioc_init_mem, 2394665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ioc_init_dmamap)) { 2395665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init cmd mem\n"); 2396665484d8SDoug Ambrisko return (ENOMEM); 2397665484d8SDoug Ambrisko } 2398665484d8SDoug Ambrisko bzero(sc->ioc_init_mem, ioc_init_size); 2399665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ioc_init_tag, sc->ioc_init_dmamap, 2400665484d8SDoug Ambrisko sc->ioc_init_mem, ioc_init_size, mrsas_addr_cb, 2401665484d8SDoug Ambrisko &sc->ioc_init_phys_mem, BUS_DMA_NOWAIT)) { 2402665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ioc init cmd mem\n"); 2403665484d8SDoug Ambrisko return (ENOMEM); 2404665484d8SDoug Ambrisko } 2405665484d8SDoug Ambrisko return (0); 2406665484d8SDoug Ambrisko } 2407665484d8SDoug Ambrisko 24088e727371SKashyap D Desai /* 2409665484d8SDoug Ambrisko * mrsas_free_ioc_cmd: Allocates memory for IOC Init command 2410665484d8SDoug Ambrisko * input: Adapter soft state 2411665484d8SDoug Ambrisko * 2412665484d8SDoug Ambrisko * Deallocates memory of the IOC Init cmd. 2413665484d8SDoug Ambrisko */ 24148e727371SKashyap D Desai void 24158e727371SKashyap D Desai mrsas_free_ioc_cmd(struct mrsas_softc *sc) 2416665484d8SDoug Ambrisko { 2417665484d8SDoug Ambrisko if (sc->ioc_init_phys_mem) 2418665484d8SDoug Ambrisko bus_dmamap_unload(sc->ioc_init_tag, sc->ioc_init_dmamap); 2419665484d8SDoug Ambrisko if (sc->ioc_init_mem != NULL) 2420665484d8SDoug Ambrisko bus_dmamem_free(sc->ioc_init_tag, sc->ioc_init_mem, sc->ioc_init_dmamap); 2421665484d8SDoug Ambrisko if (sc->ioc_init_tag != NULL) 2422665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ioc_init_tag); 2423665484d8SDoug Ambrisko } 2424665484d8SDoug Ambrisko 24258e727371SKashyap D Desai /* 2426665484d8SDoug Ambrisko * mrsas_ioc_init: Sends IOC Init command to FW 2427665484d8SDoug Ambrisko * input: Adapter soft state 2428665484d8SDoug Ambrisko * 2429665484d8SDoug Ambrisko * Issues the IOC Init cmd to FW to initialize the ROC/controller. 2430665484d8SDoug Ambrisko */ 24318e727371SKashyap D Desai int 24328e727371SKashyap D Desai mrsas_ioc_init(struct mrsas_softc *sc) 2433665484d8SDoug Ambrisko { 2434665484d8SDoug Ambrisko struct mrsas_init_frame *init_frame; 2435665484d8SDoug Ambrisko pMpi2IOCInitRequest_t IOCInitMsg; 2436665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION req_desc; 2437665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_IOC_INIT_WAIT_TIME; 2438665484d8SDoug Ambrisko bus_addr_t phys_addr; 2439665484d8SDoug Ambrisko int i, retcode = 0; 2440665484d8SDoug Ambrisko 2441665484d8SDoug Ambrisko /* Allocate memory for the IOC INIT command */ 2442665484d8SDoug Ambrisko if (mrsas_alloc_ioc_cmd(sc)) { 2443665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate IOC command.\n"); 2444665484d8SDoug Ambrisko return (1); 2445665484d8SDoug Ambrisko } 2446665484d8SDoug Ambrisko IOCInitMsg = (pMpi2IOCInitRequest_t)(((char *)sc->ioc_init_mem) + 1024); 2447665484d8SDoug Ambrisko IOCInitMsg->Function = MPI2_FUNCTION_IOC_INIT; 2448665484d8SDoug Ambrisko IOCInitMsg->WhoInit = MPI2_WHOINIT_HOST_DRIVER; 2449665484d8SDoug Ambrisko IOCInitMsg->MsgVersion = MPI2_VERSION; 2450665484d8SDoug Ambrisko IOCInitMsg->HeaderVersion = MPI2_HEADER_VERSION; 2451665484d8SDoug Ambrisko IOCInitMsg->SystemRequestFrameSize = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE / 4; 2452665484d8SDoug Ambrisko IOCInitMsg->ReplyDescriptorPostQueueDepth = sc->reply_q_depth; 2453665484d8SDoug Ambrisko IOCInitMsg->ReplyDescriptorPostQueueAddress = sc->reply_desc_phys_addr; 2454665484d8SDoug Ambrisko IOCInitMsg->SystemRequestFrameBaseAddress = sc->io_request_phys_addr; 2455d18d1b47SKashyap D Desai IOCInitMsg->HostMSIxVectors = (sc->msix_vectors > 0 ? sc->msix_vectors : 0); 2456665484d8SDoug Ambrisko 2457665484d8SDoug Ambrisko init_frame = (struct mrsas_init_frame *)sc->ioc_init_mem; 2458665484d8SDoug Ambrisko init_frame->cmd = MFI_CMD_INIT; 2459665484d8SDoug Ambrisko init_frame->cmd_status = 0xFF; 2460665484d8SDoug Ambrisko init_frame->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 2461665484d8SDoug Ambrisko 2462d18d1b47SKashyap D Desai /* driver support Extended MSIX */ 2463*f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 2464d18d1b47SKashyap D Desai init_frame->driver_operations. 2465d18d1b47SKashyap D Desai mfi_capabilities.support_additional_msix = 1; 2466d18d1b47SKashyap D Desai } 2467665484d8SDoug Ambrisko if (sc->verbuf_mem) { 2468665484d8SDoug Ambrisko snprintf((char *)sc->verbuf_mem, strlen(MRSAS_VERSION) + 2, "%s\n", 2469665484d8SDoug Ambrisko MRSAS_VERSION); 2470665484d8SDoug Ambrisko init_frame->driver_ver_lo = (bus_addr_t)sc->verbuf_phys_addr; 2471665484d8SDoug Ambrisko init_frame->driver_ver_hi = 0; 2472665484d8SDoug Ambrisko } 247316dc2814SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ndrive_r1_lb = 1; 24744799d485SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_max_255lds = 1; 247577cf7df8SKashyap D Desai init_frame->driver_operations.mfi_capabilities.security_protocol_cmds_fw = 1; 24763a3fc6cbSKashyap D Desai if (sc->max_chain_frame_sz > MEGASAS_CHAIN_FRAME_SZ_MIN) 24773a3fc6cbSKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ext_io_size = 1; 2478665484d8SDoug Ambrisko phys_addr = (bus_addr_t)sc->ioc_init_phys_mem + 1024; 2479665484d8SDoug Ambrisko init_frame->queue_info_new_phys_addr_lo = phys_addr; 2480665484d8SDoug Ambrisko init_frame->data_xfer_len = sizeof(Mpi2IOCInitRequest_t); 2481665484d8SDoug Ambrisko 2482665484d8SDoug Ambrisko req_desc.addr.Words = (bus_addr_t)sc->ioc_init_phys_mem; 2483665484d8SDoug Ambrisko req_desc.MFAIo.RequestFlags = 2484665484d8SDoug Ambrisko (MRSAS_REQ_DESCRIPT_FLAGS_MFA << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 2485665484d8SDoug Ambrisko 2486665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2487665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Issuing IOC INIT command to FW.\n"); 2488665484d8SDoug Ambrisko mrsas_fire_cmd(sc, req_desc.addr.u.low, req_desc.addr.u.high); 2489665484d8SDoug Ambrisko 2490665484d8SDoug Ambrisko /* 2491665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 2492665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 2493665484d8SDoug Ambrisko * this is only 1 millisecond. 2494665484d8SDoug Ambrisko */ 2495665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) { 2496665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 2497665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2498665484d8SDoug Ambrisko DELAY(1000); 2499665484d8SDoug Ambrisko else 2500665484d8SDoug Ambrisko break; 2501665484d8SDoug Ambrisko } 2502665484d8SDoug Ambrisko } 2503665484d8SDoug Ambrisko if (init_frame->cmd_status == 0) 2504665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2505665484d8SDoug Ambrisko "IOC INIT response received from FW.\n"); 25068e727371SKashyap D Desai else { 2507665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2508665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init timed out after %d seconds.\n", max_wait); 2509665484d8SDoug Ambrisko else 2510665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init failed, status = 0x%x\n", init_frame->cmd_status); 2511665484d8SDoug Ambrisko retcode = 1; 2512665484d8SDoug Ambrisko } 2513665484d8SDoug Ambrisko 2514665484d8SDoug Ambrisko mrsas_free_ioc_cmd(sc); 2515665484d8SDoug Ambrisko return (retcode); 2516665484d8SDoug Ambrisko } 2517665484d8SDoug Ambrisko 25188e727371SKashyap D Desai /* 2519665484d8SDoug Ambrisko * mrsas_alloc_mpt_cmds: Allocates the command packets 2520665484d8SDoug Ambrisko * input: Adapter instance soft state 2521665484d8SDoug Ambrisko * 2522665484d8SDoug Ambrisko * This function allocates the internal commands for IOs. Each command that is 25238e727371SKashyap D Desai * issued to FW is wrapped in a local data structure called mrsas_mpt_cmd. An 25248e727371SKashyap D Desai * array is allocated with mrsas_mpt_cmd context. The free commands are 2525665484d8SDoug Ambrisko * maintained in a linked list (cmd pool). SMID value range is from 1 to 2526665484d8SDoug Ambrisko * max_fw_cmds. 2527665484d8SDoug Ambrisko */ 25288e727371SKashyap D Desai int 25298e727371SKashyap D Desai mrsas_alloc_mpt_cmds(struct mrsas_softc *sc) 2530665484d8SDoug Ambrisko { 2531665484d8SDoug Ambrisko int i, j; 2532d18d1b47SKashyap D Desai u_int32_t max_cmd, count; 2533665484d8SDoug Ambrisko struct mrsas_mpt_cmd *cmd; 2534665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 2535665484d8SDoug Ambrisko u_int32_t offset, chain_offset, sense_offset; 2536665484d8SDoug Ambrisko bus_addr_t io_req_base_phys, chain_frame_base_phys, sense_base_phys; 2537665484d8SDoug Ambrisko u_int8_t *io_req_base, *chain_frame_base, *sense_base; 2538665484d8SDoug Ambrisko 2539665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 2540665484d8SDoug Ambrisko 2541665484d8SDoug Ambrisko sc->req_desc = malloc(sc->request_alloc_sz, M_MRSAS, M_NOWAIT); 2542665484d8SDoug Ambrisko if (!sc->req_desc) { 2543665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Out of memory, cannot alloc req desc\n"); 2544665484d8SDoug Ambrisko return (ENOMEM); 2545665484d8SDoug Ambrisko } 2546665484d8SDoug Ambrisko memset(sc->req_desc, 0, sc->request_alloc_sz); 2547665484d8SDoug Ambrisko 2548665484d8SDoug Ambrisko /* 25498e727371SKashyap D Desai * sc->mpt_cmd_list is an array of struct mrsas_mpt_cmd pointers. 25508e727371SKashyap D Desai * Allocate the dynamic array first and then allocate individual 25518e727371SKashyap D Desai * commands. 2552665484d8SDoug Ambrisko */ 2553665484d8SDoug Ambrisko sc->mpt_cmd_list = malloc(sizeof(struct mrsas_mpt_cmd *) * max_cmd, M_MRSAS, M_NOWAIT); 2554665484d8SDoug Ambrisko if (!sc->mpt_cmd_list) { 2555665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc memory for mpt_cmd_list.\n"); 2556665484d8SDoug Ambrisko return (ENOMEM); 2557665484d8SDoug Ambrisko } 2558665484d8SDoug Ambrisko memset(sc->mpt_cmd_list, 0, sizeof(struct mrsas_mpt_cmd *) * max_cmd); 2559665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 2560665484d8SDoug Ambrisko sc->mpt_cmd_list[i] = malloc(sizeof(struct mrsas_mpt_cmd), 2561665484d8SDoug Ambrisko M_MRSAS, M_NOWAIT); 2562665484d8SDoug Ambrisko if (!sc->mpt_cmd_list[i]) { 2563665484d8SDoug Ambrisko for (j = 0; j < i; j++) 2564665484d8SDoug Ambrisko free(sc->mpt_cmd_list[j], M_MRSAS); 2565665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 2566665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 2567665484d8SDoug Ambrisko return (ENOMEM); 2568665484d8SDoug Ambrisko } 2569665484d8SDoug Ambrisko } 2570665484d8SDoug Ambrisko 2571665484d8SDoug Ambrisko io_req_base = (u_int8_t *)sc->io_request_mem + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2572665484d8SDoug Ambrisko io_req_base_phys = (bus_addr_t)sc->io_request_phys_addr + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2573665484d8SDoug Ambrisko chain_frame_base = (u_int8_t *)sc->chain_frame_mem; 2574665484d8SDoug Ambrisko chain_frame_base_phys = (bus_addr_t)sc->chain_frame_phys_addr; 2575665484d8SDoug Ambrisko sense_base = (u_int8_t *)sc->sense_mem; 2576665484d8SDoug Ambrisko sense_base_phys = (bus_addr_t)sc->sense_phys_addr; 2577665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 2578665484d8SDoug Ambrisko cmd = sc->mpt_cmd_list[i]; 2579665484d8SDoug Ambrisko offset = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * i; 25803a3fc6cbSKashyap D Desai chain_offset = sc->max_chain_frame_sz * i; 2581665484d8SDoug Ambrisko sense_offset = MRSAS_SENSE_LEN * i; 2582665484d8SDoug Ambrisko memset(cmd, 0, sizeof(struct mrsas_mpt_cmd)); 2583665484d8SDoug Ambrisko cmd->index = i + 1; 2584665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 2585665484d8SDoug Ambrisko callout_init(&cmd->cm_callout, 0); 2586665484d8SDoug Ambrisko cmd->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 2587665484d8SDoug Ambrisko cmd->sc = sc; 2588665484d8SDoug Ambrisko cmd->io_request = (MRSAS_RAID_SCSI_IO_REQUEST *) (io_req_base + offset); 2589665484d8SDoug Ambrisko memset(cmd->io_request, 0, sizeof(MRSAS_RAID_SCSI_IO_REQUEST)); 2590665484d8SDoug Ambrisko cmd->io_request_phys_addr = io_req_base_phys + offset; 2591665484d8SDoug Ambrisko cmd->chain_frame = (MPI2_SGE_IO_UNION *) (chain_frame_base + chain_offset); 2592665484d8SDoug Ambrisko cmd->chain_frame_phys_addr = chain_frame_base_phys + chain_offset; 2593665484d8SDoug Ambrisko cmd->sense = sense_base + sense_offset; 2594665484d8SDoug Ambrisko cmd->sense_phys_addr = sense_base_phys + sense_offset; 2595665484d8SDoug Ambrisko if (bus_dmamap_create(sc->data_tag, 0, &cmd->data_dmamap)) { 2596665484d8SDoug Ambrisko return (FAIL); 2597665484d8SDoug Ambrisko } 2598665484d8SDoug Ambrisko TAILQ_INSERT_TAIL(&(sc->mrsas_mpt_cmd_list_head), cmd, next); 2599665484d8SDoug Ambrisko } 2600665484d8SDoug Ambrisko 2601665484d8SDoug Ambrisko /* Initialize reply descriptor array to 0xFFFFFFFF */ 2602665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 2603d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2604d18d1b47SKashyap D Desai for (i = 0; i < sc->reply_q_depth * count; i++, reply_desc++) { 2605665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 2606665484d8SDoug Ambrisko } 2607665484d8SDoug Ambrisko return (0); 2608665484d8SDoug Ambrisko } 2609665484d8SDoug Ambrisko 26108e727371SKashyap D Desai /* 2611665484d8SDoug Ambrisko * mrsas_fire_cmd: Sends command to FW 2612665484d8SDoug Ambrisko * input: Adapter softstate 2613665484d8SDoug Ambrisko * request descriptor address low 2614665484d8SDoug Ambrisko * request descriptor address high 2615665484d8SDoug Ambrisko * 2616665484d8SDoug Ambrisko * This functions fires the command to Firmware by writing to the 2617665484d8SDoug Ambrisko * inbound_low_queue_port and inbound_high_queue_port. 2618665484d8SDoug Ambrisko */ 26198e727371SKashyap D Desai void 26208e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 2621665484d8SDoug Ambrisko u_int32_t req_desc_hi) 2622665484d8SDoug Ambrisko { 2623665484d8SDoug Ambrisko mtx_lock(&sc->pci_lock); 2624665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_low_queue_port), 2625665484d8SDoug Ambrisko req_desc_lo); 2626665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_high_queue_port), 2627665484d8SDoug Ambrisko req_desc_hi); 2628665484d8SDoug Ambrisko mtx_unlock(&sc->pci_lock); 2629665484d8SDoug Ambrisko } 2630665484d8SDoug Ambrisko 26318e727371SKashyap D Desai /* 26328e727371SKashyap D Desai * mrsas_transition_to_ready: Move FW to Ready state input: 26338e727371SKashyap D Desai * Adapter instance soft state 2634665484d8SDoug Ambrisko * 26358e727371SKashyap D Desai * During the initialization, FW passes can potentially be in any one of several 26368e727371SKashyap D Desai * possible states. If the FW in operational, waiting-for-handshake states, 26378e727371SKashyap D Desai * driver must take steps to bring it to ready state. Otherwise, it has to 26388e727371SKashyap D Desai * wait for the ready state. 2639665484d8SDoug Ambrisko */ 26408e727371SKashyap D Desai int 26418e727371SKashyap D Desai mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr) 2642665484d8SDoug Ambrisko { 2643665484d8SDoug Ambrisko int i; 2644665484d8SDoug Ambrisko u_int8_t max_wait; 2645665484d8SDoug Ambrisko u_int32_t val, fw_state; 2646665484d8SDoug Ambrisko u_int32_t cur_state; 2647665484d8SDoug Ambrisko u_int32_t abs_state, curr_abs_state; 2648665484d8SDoug Ambrisko 2649665484d8SDoug Ambrisko val = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2650665484d8SDoug Ambrisko fw_state = val & MFI_STATE_MASK; 2651665484d8SDoug Ambrisko max_wait = MRSAS_RESET_WAIT_TIME; 2652665484d8SDoug Ambrisko 2653665484d8SDoug Ambrisko if (fw_state != MFI_STATE_READY) 2654665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Waiting for FW to come to ready state\n"); 2655665484d8SDoug Ambrisko 2656665484d8SDoug Ambrisko while (fw_state != MFI_STATE_READY) { 2657665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2658665484d8SDoug Ambrisko switch (fw_state) { 2659665484d8SDoug Ambrisko case MFI_STATE_FAULT: 2660665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW is in FAULT state!!\n"); 2661665484d8SDoug Ambrisko if (ocr) { 2662665484d8SDoug Ambrisko cur_state = MFI_STATE_FAULT; 2663665484d8SDoug Ambrisko break; 26648e727371SKashyap D Desai } else 2665665484d8SDoug Ambrisko return -ENODEV; 2666665484d8SDoug Ambrisko case MFI_STATE_WAIT_HANDSHAKE: 2667665484d8SDoug Ambrisko /* Set the CLR bit in inbound doorbell */ 2668665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2669665484d8SDoug Ambrisko MFI_INIT_CLEAR_HANDSHAKE | MFI_INIT_HOTPLUG); 2670665484d8SDoug Ambrisko cur_state = MFI_STATE_WAIT_HANDSHAKE; 2671665484d8SDoug Ambrisko break; 2672665484d8SDoug Ambrisko case MFI_STATE_BOOT_MESSAGE_PENDING: 2673665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2674665484d8SDoug Ambrisko MFI_INIT_HOTPLUG); 2675665484d8SDoug Ambrisko cur_state = MFI_STATE_BOOT_MESSAGE_PENDING; 2676665484d8SDoug Ambrisko break; 2677665484d8SDoug Ambrisko case MFI_STATE_OPERATIONAL: 26788e727371SKashyap D Desai /* 26798e727371SKashyap D Desai * Bring it to READY state; assuming max wait 10 26808e727371SKashyap D Desai * secs 26818e727371SKashyap D Desai */ 2682665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2683665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), MFI_RESET_FLAGS); 2684665484d8SDoug Ambrisko for (i = 0; i < max_wait * 1000; i++) { 2685665484d8SDoug Ambrisko if (mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)) & 1) 2686665484d8SDoug Ambrisko DELAY(1000); 2687665484d8SDoug Ambrisko else 2688665484d8SDoug Ambrisko break; 2689665484d8SDoug Ambrisko } 2690665484d8SDoug Ambrisko cur_state = MFI_STATE_OPERATIONAL; 2691665484d8SDoug Ambrisko break; 2692665484d8SDoug Ambrisko case MFI_STATE_UNDEFINED: 26938e727371SKashyap D Desai /* 26948e727371SKashyap D Desai * This state should not last for more than 2 26958e727371SKashyap D Desai * seconds 26968e727371SKashyap D Desai */ 2697665484d8SDoug Ambrisko cur_state = MFI_STATE_UNDEFINED; 2698665484d8SDoug Ambrisko break; 2699665484d8SDoug Ambrisko case MFI_STATE_BB_INIT: 2700665484d8SDoug Ambrisko cur_state = MFI_STATE_BB_INIT; 2701665484d8SDoug Ambrisko break; 2702665484d8SDoug Ambrisko case MFI_STATE_FW_INIT: 2703665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT; 2704665484d8SDoug Ambrisko break; 2705665484d8SDoug Ambrisko case MFI_STATE_FW_INIT_2: 2706665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT_2; 2707665484d8SDoug Ambrisko break; 2708665484d8SDoug Ambrisko case MFI_STATE_DEVICE_SCAN: 2709665484d8SDoug Ambrisko cur_state = MFI_STATE_DEVICE_SCAN; 2710665484d8SDoug Ambrisko break; 2711665484d8SDoug Ambrisko case MFI_STATE_FLUSH_CACHE: 2712665484d8SDoug Ambrisko cur_state = MFI_STATE_FLUSH_CACHE; 2713665484d8SDoug Ambrisko break; 2714665484d8SDoug Ambrisko default: 2715665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown state 0x%x\n", fw_state); 2716665484d8SDoug Ambrisko return -ENODEV; 2717665484d8SDoug Ambrisko } 2718665484d8SDoug Ambrisko 2719665484d8SDoug Ambrisko /* 2720665484d8SDoug Ambrisko * The cur_state should not last for more than max_wait secs 2721665484d8SDoug Ambrisko */ 2722665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 2723665484d8SDoug Ambrisko fw_state = (mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2724665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK); 2725665484d8SDoug Ambrisko curr_abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2726665484d8SDoug Ambrisko outbound_scratch_pad)); 2727665484d8SDoug Ambrisko if (abs_state == curr_abs_state) 2728665484d8SDoug Ambrisko DELAY(1000); 2729665484d8SDoug Ambrisko else 2730665484d8SDoug Ambrisko break; 2731665484d8SDoug Ambrisko } 2732665484d8SDoug Ambrisko 2733665484d8SDoug Ambrisko /* 2734665484d8SDoug Ambrisko * Return error if fw_state hasn't changed after max_wait 2735665484d8SDoug Ambrisko */ 2736665484d8SDoug Ambrisko if (curr_abs_state == abs_state) { 2737665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW state [%d] hasn't changed " 2738665484d8SDoug Ambrisko "in %d secs\n", fw_state, max_wait); 2739665484d8SDoug Ambrisko return -ENODEV; 2740665484d8SDoug Ambrisko } 2741665484d8SDoug Ambrisko } 2742665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "FW now in Ready state\n"); 2743665484d8SDoug Ambrisko return 0; 2744665484d8SDoug Ambrisko } 2745665484d8SDoug Ambrisko 27468e727371SKashyap D Desai /* 2747665484d8SDoug Ambrisko * mrsas_get_mfi_cmd: Get a cmd from free command pool 2748665484d8SDoug Ambrisko * input: Adapter soft state 2749665484d8SDoug Ambrisko * 2750665484d8SDoug Ambrisko * This function removes an MFI command from the command list. 2751665484d8SDoug Ambrisko */ 27528e727371SKashyap D Desai struct mrsas_mfi_cmd * 27538e727371SKashyap D Desai mrsas_get_mfi_cmd(struct mrsas_softc *sc) 2754665484d8SDoug Ambrisko { 2755665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd = NULL; 2756665484d8SDoug Ambrisko 2757665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 2758665484d8SDoug Ambrisko if (!TAILQ_EMPTY(&sc->mrsas_mfi_cmd_list_head)) { 2759665484d8SDoug Ambrisko cmd = TAILQ_FIRST(&sc->mrsas_mfi_cmd_list_head); 2760665484d8SDoug Ambrisko TAILQ_REMOVE(&sc->mrsas_mfi_cmd_list_head, cmd, next); 2761665484d8SDoug Ambrisko } 2762665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 2763665484d8SDoug Ambrisko 2764665484d8SDoug Ambrisko return cmd; 2765665484d8SDoug Ambrisko } 2766665484d8SDoug Ambrisko 27678e727371SKashyap D Desai /* 27688e727371SKashyap D Desai * mrsas_ocr_thread: Thread to handle OCR/Kill Adapter. 2769665484d8SDoug Ambrisko * input: Adapter Context. 2770665484d8SDoug Ambrisko * 27718e727371SKashyap D Desai * This function will check FW status register and flag do_timeout_reset flag. 27728e727371SKashyap D Desai * It will do OCR/Kill adapter if FW is in fault state or IO timed out has 27738e727371SKashyap D Desai * trigger reset. 2774665484d8SDoug Ambrisko */ 2775665484d8SDoug Ambrisko static void 2776665484d8SDoug Ambrisko mrsas_ocr_thread(void *arg) 2777665484d8SDoug Ambrisko { 2778665484d8SDoug Ambrisko struct mrsas_softc *sc; 2779665484d8SDoug Ambrisko u_int32_t fw_status, fw_state; 2780665484d8SDoug Ambrisko 2781665484d8SDoug Ambrisko sc = (struct mrsas_softc *)arg; 2782665484d8SDoug Ambrisko 2783665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_TRACE, "%s\n", __func__); 2784665484d8SDoug Ambrisko 2785665484d8SDoug Ambrisko sc->ocr_thread_active = 1; 2786665484d8SDoug Ambrisko mtx_lock(&sc->sim_lock); 2787665484d8SDoug Ambrisko for (;;) { 2788665484d8SDoug Ambrisko /* Sleep for 1 second and check the queue status */ 2789665484d8SDoug Ambrisko msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, 2790665484d8SDoug Ambrisko "mrsas_ocr", sc->mrsas_fw_fault_check_delay * hz); 2791f0c7594bSKashyap D Desai if (sc->remove_in_progress || 2792f0c7594bSKashyap D Desai sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 2793665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2794f0c7594bSKashyap D Desai "Exit due to %s from %s\n", 2795f0c7594bSKashyap D Desai sc->remove_in_progress ? "Shutdown" : 2796f0c7594bSKashyap D Desai "Hardware critical error", __func__); 2797665484d8SDoug Ambrisko break; 2798665484d8SDoug Ambrisko } 2799665484d8SDoug Ambrisko fw_status = mrsas_read_reg(sc, 2800665484d8SDoug Ambrisko offsetof(mrsas_reg_set, outbound_scratch_pad)); 2801665484d8SDoug Ambrisko fw_state = fw_status & MFI_STATE_MASK; 2802665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT || sc->do_timedout_reset) { 2803f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "%s started due to %s!\n", 2804f0c7594bSKashyap D Desai sc->disableOnlineCtrlReset ? "Kill Adapter" : "OCR", 2805665484d8SDoug Ambrisko sc->do_timedout_reset ? "IO Timeout" : 2806665484d8SDoug Ambrisko "FW fault detected"); 2807665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 2808665484d8SDoug Ambrisko sc->reset_in_progress = 1; 2809665484d8SDoug Ambrisko sc->reset_count++; 2810665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 2811665484d8SDoug Ambrisko mrsas_xpt_freeze(sc); 2812f0c7594bSKashyap D Desai mrsas_reset_ctrl(sc, sc->do_timedout_reset); 2813665484d8SDoug Ambrisko mrsas_xpt_release(sc); 2814665484d8SDoug Ambrisko sc->reset_in_progress = 0; 2815665484d8SDoug Ambrisko sc->do_timedout_reset = 0; 2816665484d8SDoug Ambrisko } 2817665484d8SDoug Ambrisko } 2818665484d8SDoug Ambrisko mtx_unlock(&sc->sim_lock); 2819665484d8SDoug Ambrisko sc->ocr_thread_active = 0; 2820665484d8SDoug Ambrisko mrsas_kproc_exit(0); 2821665484d8SDoug Ambrisko } 2822665484d8SDoug Ambrisko 28238e727371SKashyap D Desai /* 28248e727371SKashyap D Desai * mrsas_reset_reply_desc: Reset Reply descriptor as part of OCR. 2825665484d8SDoug Ambrisko * input: Adapter Context. 2826665484d8SDoug Ambrisko * 28278e727371SKashyap D Desai * This function will clear reply descriptor so that post OCR driver and FW will 28288e727371SKashyap D Desai * lost old history. 2829665484d8SDoug Ambrisko */ 28308e727371SKashyap D Desai void 28318e727371SKashyap D Desai mrsas_reset_reply_desc(struct mrsas_softc *sc) 2832665484d8SDoug Ambrisko { 2833d18d1b47SKashyap D Desai int i, count; 2834665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 2835665484d8SDoug Ambrisko 2836d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2837d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 2838d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 2839d18d1b47SKashyap D Desai 2840665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 2841665484d8SDoug Ambrisko for (i = 0; i < sc->reply_q_depth; i++, reply_desc++) { 2842665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 2843665484d8SDoug Ambrisko } 2844665484d8SDoug Ambrisko } 2845665484d8SDoug Ambrisko 28468e727371SKashyap D Desai /* 28478e727371SKashyap D Desai * mrsas_reset_ctrl: Core function to OCR/Kill adapter. 2848665484d8SDoug Ambrisko * input: Adapter Context. 2849665484d8SDoug Ambrisko * 28508e727371SKashyap D Desai * This function will run from thread context so that it can sleep. 1. Do not 28518e727371SKashyap D Desai * handle OCR if FW is in HW critical error. 2. Wait for outstanding command 28528e727371SKashyap D Desai * to complete for 180 seconds. 3. If #2 does not find any outstanding 28538e727371SKashyap D Desai * command Controller is in working state, so skip OCR. Otherwise, do 28548e727371SKashyap D Desai * OCR/kill Adapter based on flag disableOnlineCtrlReset. 4. Start of the 28558e727371SKashyap D Desai * OCR, return all SCSI command back to CAM layer which has ccb_ptr. 5. Post 2856453130d9SPedro F. Giffuni * OCR, Re-fire Management command and move Controller to Operation state. 2857665484d8SDoug Ambrisko */ 28588e727371SKashyap D Desai int 2859f0c7594bSKashyap D Desai mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason) 2860665484d8SDoug Ambrisko { 2861665484d8SDoug Ambrisko int retval = SUCCESS, i, j, retry = 0; 2862665484d8SDoug Ambrisko u_int32_t host_diag, abs_state, status_reg, reset_adapter; 2863665484d8SDoug Ambrisko union ccb *ccb; 2864665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 2865665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 2866f0c7594bSKashyap D Desai union mrsas_evt_class_locale class_locale; 2867665484d8SDoug Ambrisko 2868665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 2869665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, 2870665484d8SDoug Ambrisko "mrsas: Hardware critical error, returning FAIL.\n"); 2871665484d8SDoug Ambrisko return FAIL; 2872665484d8SDoug Ambrisko } 2873f5fb2237SKashyap D Desai mrsas_set_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 2874665484d8SDoug Ambrisko sc->adprecovery = MRSAS_ADPRESET_SM_INFAULT; 2875665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2876f0c7594bSKashyap D Desai msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, "mrsas_ocr", 2877f0c7594bSKashyap D Desai sc->mrsas_fw_fault_check_delay * hz); 2878665484d8SDoug Ambrisko 2879665484d8SDoug Ambrisko /* First try waiting for commands to complete */ 2880f0c7594bSKashyap D Desai if (mrsas_wait_for_outstanding(sc, reset_reason)) { 2881665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2882665484d8SDoug Ambrisko "resetting adapter from %s.\n", 2883665484d8SDoug Ambrisko __func__); 2884665484d8SDoug Ambrisko /* Now return commands back to the CAM layer */ 28855b2490f8SKashyap D Desai mtx_unlock(&sc->sim_lock); 2886665484d8SDoug Ambrisko for (i = 0; i < sc->max_fw_cmds; i++) { 2887665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 2888665484d8SDoug Ambrisko if (mpt_cmd->ccb_ptr) { 2889665484d8SDoug Ambrisko ccb = (union ccb *)(mpt_cmd->ccb_ptr); 2890665484d8SDoug Ambrisko ccb->ccb_h.status = CAM_SCSI_BUS_RESET; 2891665484d8SDoug Ambrisko mrsas_cmd_done(sc, mpt_cmd); 2892f5fb2237SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 2893665484d8SDoug Ambrisko } 2894665484d8SDoug Ambrisko } 28955b2490f8SKashyap D Desai mtx_lock(&sc->sim_lock); 2896665484d8SDoug Ambrisko 2897665484d8SDoug Ambrisko status_reg = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2898665484d8SDoug Ambrisko outbound_scratch_pad)); 2899665484d8SDoug Ambrisko abs_state = status_reg & MFI_STATE_MASK; 2900665484d8SDoug Ambrisko reset_adapter = status_reg & MFI_RESET_ADAPTER; 2901665484d8SDoug Ambrisko if (sc->disableOnlineCtrlReset || 2902665484d8SDoug Ambrisko (abs_state == MFI_STATE_FAULT && !reset_adapter)) { 2903665484d8SDoug Ambrisko /* Reset not supported, kill adapter */ 2904665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Reset not supported, killing adapter.\n"); 2905665484d8SDoug Ambrisko mrsas_kill_hba(sc); 2906665484d8SDoug Ambrisko retval = FAIL; 2907665484d8SDoug Ambrisko goto out; 2908665484d8SDoug Ambrisko } 2909665484d8SDoug Ambrisko /* Now try to reset the chip */ 2910665484d8SDoug Ambrisko for (i = 0; i < MRSAS_FUSION_MAX_RESET_TRIES; i++) { 2911665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2912665484d8SDoug Ambrisko MPI2_WRSEQ_FLUSH_KEY_VALUE); 2913665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2914665484d8SDoug Ambrisko MPI2_WRSEQ_1ST_KEY_VALUE); 2915665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2916665484d8SDoug Ambrisko MPI2_WRSEQ_2ND_KEY_VALUE); 2917665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2918665484d8SDoug Ambrisko MPI2_WRSEQ_3RD_KEY_VALUE); 2919665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2920665484d8SDoug Ambrisko MPI2_WRSEQ_4TH_KEY_VALUE); 2921665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2922665484d8SDoug Ambrisko MPI2_WRSEQ_5TH_KEY_VALUE); 2923665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2924665484d8SDoug Ambrisko MPI2_WRSEQ_6TH_KEY_VALUE); 2925665484d8SDoug Ambrisko 2926665484d8SDoug Ambrisko /* Check that the diag write enable (DRWE) bit is on */ 2927665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2928665484d8SDoug Ambrisko fusion_host_diag)); 2929665484d8SDoug Ambrisko retry = 0; 2930665484d8SDoug Ambrisko while (!(host_diag & HOST_DIAG_WRITE_ENABLE)) { 2931665484d8SDoug Ambrisko DELAY(100 * 1000); 2932665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2933665484d8SDoug Ambrisko fusion_host_diag)); 2934665484d8SDoug Ambrisko if (retry++ == 100) { 2935665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2936665484d8SDoug Ambrisko "Host diag unlock failed!\n"); 2937665484d8SDoug Ambrisko break; 2938665484d8SDoug Ambrisko } 2939665484d8SDoug Ambrisko } 2940665484d8SDoug Ambrisko if (!(host_diag & HOST_DIAG_WRITE_ENABLE)) 2941665484d8SDoug Ambrisko continue; 2942665484d8SDoug Ambrisko 2943665484d8SDoug Ambrisko /* Send chip reset command */ 2944665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_host_diag), 2945665484d8SDoug Ambrisko host_diag | HOST_DIAG_RESET_ADAPTER); 2946665484d8SDoug Ambrisko DELAY(3000 * 1000); 2947665484d8SDoug Ambrisko 2948665484d8SDoug Ambrisko /* Make sure reset adapter bit is cleared */ 2949665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2950665484d8SDoug Ambrisko fusion_host_diag)); 2951665484d8SDoug Ambrisko retry = 0; 2952665484d8SDoug Ambrisko while (host_diag & HOST_DIAG_RESET_ADAPTER) { 2953665484d8SDoug Ambrisko DELAY(100 * 1000); 2954665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2955665484d8SDoug Ambrisko fusion_host_diag)); 2956665484d8SDoug Ambrisko if (retry++ == 1000) { 2957665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2958665484d8SDoug Ambrisko "Diag reset adapter never cleared!\n"); 2959665484d8SDoug Ambrisko break; 2960665484d8SDoug Ambrisko } 2961665484d8SDoug Ambrisko } 2962665484d8SDoug Ambrisko if (host_diag & HOST_DIAG_RESET_ADAPTER) 2963665484d8SDoug Ambrisko continue; 2964665484d8SDoug Ambrisko 2965665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2966665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 2967665484d8SDoug Ambrisko retry = 0; 2968665484d8SDoug Ambrisko 2969665484d8SDoug Ambrisko while ((abs_state <= MFI_STATE_FW_INIT) && (retry++ < 1000)) { 2970665484d8SDoug Ambrisko DELAY(100 * 1000); 2971665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2972665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 2973665484d8SDoug Ambrisko } 2974665484d8SDoug Ambrisko if (abs_state <= MFI_STATE_FW_INIT) { 2975665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "firmware state < MFI_STATE_FW_INIT," 2976665484d8SDoug Ambrisko " state = 0x%x\n", abs_state); 2977665484d8SDoug Ambrisko continue; 2978665484d8SDoug Ambrisko } 2979665484d8SDoug Ambrisko /* Wait for FW to become ready */ 2980665484d8SDoug Ambrisko if (mrsas_transition_to_ready(sc, 1)) { 2981665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2982665484d8SDoug Ambrisko "mrsas: Failed to transition controller to ready.\n"); 2983665484d8SDoug Ambrisko continue; 2984665484d8SDoug Ambrisko } 2985665484d8SDoug Ambrisko mrsas_reset_reply_desc(sc); 2986665484d8SDoug Ambrisko if (mrsas_ioc_init(sc)) { 2987665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "mrsas_ioc_init() failed!\n"); 2988665484d8SDoug Ambrisko continue; 2989665484d8SDoug Ambrisko } 2990665484d8SDoug Ambrisko for (j = 0; j < sc->max_fw_cmds; j++) { 2991665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[j]; 2992665484d8SDoug Ambrisko if (mpt_cmd->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 2993665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[mpt_cmd->sync_cmd_idx]; 2994665484d8SDoug Ambrisko mrsas_release_mfi_cmd(mfi_cmd); 2995665484d8SDoug Ambrisko } 2996665484d8SDoug Ambrisko } 2997f0c7594bSKashyap D Desai 2998f0c7594bSKashyap D Desai sc->aen_cmd = NULL; 2999665484d8SDoug Ambrisko 3000665484d8SDoug Ambrisko /* Reset load balance info */ 3001665484d8SDoug Ambrisko memset(sc->load_balance_info, 0, 30024799d485SKashyap D Desai sizeof(LD_LOAD_BALANCE_INFO) * MAX_LOGICAL_DRIVES_EXT); 3003665484d8SDoug Ambrisko 3004af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 3005af51c29fSKashyap D Desai mrsas_kill_hba(sc); 30062f863eb8SKashyap D Desai retval = FAIL; 30072f863eb8SKashyap D Desai goto out; 3008af51c29fSKashyap D Desai } 3009665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 3010665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 3011665484d8SDoug Ambrisko 3012a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 3013a688fcd0SKashyap D Desai 3014f0c7594bSKashyap D Desai memset(sc->pd_list, 0, 3015f0c7594bSKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 3016f0c7594bSKashyap D Desai if (mrsas_get_pd_list(sc) != SUCCESS) { 3017f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "Get PD list failed from OCR.\n" 3018f0c7594bSKashyap D Desai "Will get the latest PD LIST after OCR on event.\n"); 3019f0c7594bSKashyap D Desai } 3020f0c7594bSKashyap D Desai memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS); 3021f0c7594bSKashyap D Desai if (mrsas_get_ld_list(sc) != SUCCESS) { 3022f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "Get LD lsit failed from OCR.\n" 3023f0c7594bSKashyap D Desai "Will get the latest LD LIST after OCR on event.\n"); 3024f0c7594bSKashyap D Desai } 30252f863eb8SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 30262f863eb8SKashyap D Desai mrsas_enable_intr(sc); 30272f863eb8SKashyap D Desai sc->adprecovery = MRSAS_HBA_OPERATIONAL; 30282f863eb8SKashyap D Desai 3029f0c7594bSKashyap D Desai /* Register AEN with FW for last sequence number */ 3030f0c7594bSKashyap D Desai class_locale.members.reserved = 0; 3031f0c7594bSKashyap D Desai class_locale.members.locale = MR_EVT_LOCALE_ALL; 3032f0c7594bSKashyap D Desai class_locale.members.class = MR_EVT_CLASS_DEBUG; 3033f0c7594bSKashyap D Desai 3034f0c7594bSKashyap D Desai if (mrsas_register_aen(sc, sc->last_seq_num, 3035f0c7594bSKashyap D Desai class_locale.word)) { 3036f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, 3037f0c7594bSKashyap D Desai "ERROR: AEN registration FAILED from OCR !!! " 3038f0c7594bSKashyap D Desai "Further events from the controller cannot be notified." 3039f0c7594bSKashyap D Desai "Either there is some problem in the controller" 3040f0c7594bSKashyap D Desai "or the controller does not support AEN.\n" 3041f0c7594bSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 3042f0c7594bSKashyap D Desai } 3043665484d8SDoug Ambrisko /* Adapter reset completed successfully */ 3044665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset successful\n"); 3045665484d8SDoug Ambrisko retval = SUCCESS; 3046665484d8SDoug Ambrisko goto out; 3047665484d8SDoug Ambrisko } 3048665484d8SDoug Ambrisko /* Reset failed, kill the adapter */ 3049665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset failed, killing adapter.\n"); 3050665484d8SDoug Ambrisko mrsas_kill_hba(sc); 3051665484d8SDoug Ambrisko retval = FAIL; 3052665484d8SDoug Ambrisko } else { 3053f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3054665484d8SDoug Ambrisko mrsas_enable_intr(sc); 3055665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 3056665484d8SDoug Ambrisko } 3057665484d8SDoug Ambrisko out: 3058f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3059665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3060665484d8SDoug Ambrisko "Reset Exit with %d.\n", retval); 3061665484d8SDoug Ambrisko return retval; 3062665484d8SDoug Ambrisko } 3063665484d8SDoug Ambrisko 30648e727371SKashyap D Desai /* 30658e727371SKashyap D Desai * mrsas_kill_hba: Kill HBA when OCR is not supported 3066665484d8SDoug Ambrisko * input: Adapter Context. 3067665484d8SDoug Ambrisko * 3068665484d8SDoug Ambrisko * This function will kill HBA when OCR is not supported. 3069665484d8SDoug Ambrisko */ 30708e727371SKashyap D Desai void 30718e727371SKashyap D Desai mrsas_kill_hba(struct mrsas_softc *sc) 3072665484d8SDoug Ambrisko { 3073daeed973SKashyap D Desai sc->adprecovery = MRSAS_HW_CRITICAL_ERROR; 3074f0c7594bSKashyap D Desai DELAY(1000 * 1000); 3075665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "%s\n", __func__); 3076665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 3077665484d8SDoug Ambrisko MFI_STOP_ADP); 3078665484d8SDoug Ambrisko /* Flush */ 3079665484d8SDoug Ambrisko mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)); 3080daeed973SKashyap D Desai mrsas_complete_outstanding_ioctls(sc); 3081daeed973SKashyap D Desai } 3082daeed973SKashyap D Desai 3083daeed973SKashyap D Desai /** 3084daeed973SKashyap D Desai * mrsas_complete_outstanding_ioctls Complete pending IOCTLS after kill_hba 3085daeed973SKashyap D Desai * input: Controller softc 3086daeed973SKashyap D Desai * 3087daeed973SKashyap D Desai * Returns void 3088daeed973SKashyap D Desai */ 3089dbcc81dfSKashyap D Desai void 3090dbcc81dfSKashyap D Desai mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc) 3091dbcc81dfSKashyap D Desai { 3092daeed973SKashyap D Desai int i; 3093daeed973SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3094daeed973SKashyap D Desai struct mrsas_mfi_cmd *cmd_mfi; 3095daeed973SKashyap D Desai u_int32_t count, MSIxIndex; 3096daeed973SKashyap D Desai 3097daeed973SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3098daeed973SKashyap D Desai for (i = 0; i < sc->max_fw_cmds; i++) { 3099daeed973SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[i]; 3100daeed973SKashyap D Desai 3101daeed973SKashyap D Desai if (cmd_mpt->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 3102daeed973SKashyap D Desai cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 3103daeed973SKashyap D Desai if (cmd_mfi->sync_cmd && cmd_mfi->frame->hdr.cmd != MFI_CMD_ABORT) { 3104daeed973SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3105daeed973SKashyap D Desai mrsas_complete_mptmfi_passthru(sc, cmd_mfi, 3106daeed973SKashyap D Desai cmd_mpt->io_request->RaidContext.status); 3107daeed973SKashyap D Desai } 3108daeed973SKashyap D Desai } 3109daeed973SKashyap D Desai } 3110665484d8SDoug Ambrisko } 3111665484d8SDoug Ambrisko 31128e727371SKashyap D Desai /* 31138e727371SKashyap D Desai * mrsas_wait_for_outstanding: Wait for outstanding commands 3114665484d8SDoug Ambrisko * input: Adapter Context. 3115665484d8SDoug Ambrisko * 31168e727371SKashyap D Desai * This function will wait for 180 seconds for outstanding commands to be 31178e727371SKashyap D Desai * completed. 3118665484d8SDoug Ambrisko */ 31198e727371SKashyap D Desai int 3120f0c7594bSKashyap D Desai mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason) 3121665484d8SDoug Ambrisko { 3122665484d8SDoug Ambrisko int i, outstanding, retval = 0; 3123d18d1b47SKashyap D Desai u_int32_t fw_state, count, MSIxIndex; 3124d18d1b47SKashyap D Desai 3125665484d8SDoug Ambrisko 3126665484d8SDoug Ambrisko for (i = 0; i < MRSAS_RESET_WAIT_TIME; i++) { 3127665484d8SDoug Ambrisko if (sc->remove_in_progress) { 3128665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3129665484d8SDoug Ambrisko "Driver remove or shutdown called.\n"); 3130665484d8SDoug Ambrisko retval = 1; 3131665484d8SDoug Ambrisko goto out; 3132665484d8SDoug Ambrisko } 3133665484d8SDoug Ambrisko /* Check if firmware is in fault state */ 3134665484d8SDoug Ambrisko fw_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 3135665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3136665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT) { 3137665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3138665484d8SDoug Ambrisko "Found FW in FAULT state, will reset adapter.\n"); 3139665484d8SDoug Ambrisko retval = 1; 3140665484d8SDoug Ambrisko goto out; 3141665484d8SDoug Ambrisko } 3142f0c7594bSKashyap D Desai if (check_reason == MFI_DCMD_TIMEOUT_OCR) { 3143f0c7594bSKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 3144f0c7594bSKashyap D Desai "DCMD IO TIMEOUT detected, will reset adapter.\n"); 3145f0c7594bSKashyap D Desai retval = 1; 3146f0c7594bSKashyap D Desai goto out; 3147f0c7594bSKashyap D Desai } 3148f5fb2237SKashyap D Desai outstanding = mrsas_atomic_read(&sc->fw_outstanding); 3149665484d8SDoug Ambrisko if (!outstanding) 3150665484d8SDoug Ambrisko goto out; 3151665484d8SDoug Ambrisko 3152665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 3153665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "[%2d]waiting for %d " 3154665484d8SDoug Ambrisko "commands to complete\n", i, outstanding); 3155d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3156d18d1b47SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3157d18d1b47SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 3158665484d8SDoug Ambrisko } 3159665484d8SDoug Ambrisko DELAY(1000 * 1000); 3160665484d8SDoug Ambrisko } 3161665484d8SDoug Ambrisko 3162f5fb2237SKashyap D Desai if (mrsas_atomic_read(&sc->fw_outstanding)) { 3163665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3164665484d8SDoug Ambrisko " pending commands remain after waiting," 3165665484d8SDoug Ambrisko " will reset adapter.\n"); 3166665484d8SDoug Ambrisko retval = 1; 3167665484d8SDoug Ambrisko } 3168665484d8SDoug Ambrisko out: 3169665484d8SDoug Ambrisko return retval; 3170665484d8SDoug Ambrisko } 3171665484d8SDoug Ambrisko 31728e727371SKashyap D Desai /* 3173665484d8SDoug Ambrisko * mrsas_release_mfi_cmd: Return a cmd to free command pool 3174665484d8SDoug Ambrisko * input: Command packet for return to free cmd pool 3175665484d8SDoug Ambrisko * 3176731b7561SKashyap D Desai * This function returns the MFI & MPT command to the command list. 3177665484d8SDoug Ambrisko */ 31788e727371SKashyap D Desai void 3179731b7561SKashyap D Desai mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd_mfi) 3180665484d8SDoug Ambrisko { 3181731b7561SKashyap D Desai struct mrsas_softc *sc = cmd_mfi->sc; 3182731b7561SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3183731b7561SKashyap D Desai 3184665484d8SDoug Ambrisko 3185665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 3186731b7561SKashyap D Desai /* 3187731b7561SKashyap D Desai * Release the mpt command (if at all it is allocated 3188731b7561SKashyap D Desai * associated with the mfi command 3189731b7561SKashyap D Desai */ 3190731b7561SKashyap D Desai if (cmd_mfi->cmd_id.context.smid) { 3191731b7561SKashyap D Desai mtx_lock(&sc->mpt_cmd_pool_lock); 3192731b7561SKashyap D Desai /* Get the mpt cmd from mfi cmd frame's smid value */ 3193731b7561SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[cmd_mfi->cmd_id.context.smid-1]; 3194731b7561SKashyap D Desai cmd_mpt->flags = 0; 3195731b7561SKashyap D Desai cmd_mpt->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 3196731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mpt_cmd_list_head), cmd_mpt, next); 3197731b7561SKashyap D Desai mtx_unlock(&sc->mpt_cmd_pool_lock); 3198731b7561SKashyap D Desai } 3199731b7561SKashyap D Desai /* Release the mfi command */ 3200731b7561SKashyap D Desai cmd_mfi->ccb_ptr = NULL; 3201731b7561SKashyap D Desai cmd_mfi->cmd_id.frame_count = 0; 3202731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mfi_cmd_list_head), cmd_mfi, next); 3203665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 3204665484d8SDoug Ambrisko 3205665484d8SDoug Ambrisko return; 3206665484d8SDoug Ambrisko } 3207665484d8SDoug Ambrisko 32088e727371SKashyap D Desai /* 32098e727371SKashyap D Desai * mrsas_get_controller_info: Returns FW's controller structure 3210665484d8SDoug Ambrisko * input: Adapter soft state 3211665484d8SDoug Ambrisko * Controller information structure 3212665484d8SDoug Ambrisko * 32138e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller structure. This 32148e727371SKashyap D Desai * information is mainly used to find out the maximum IO transfer per command 32158e727371SKashyap D Desai * supported by the FW. 3216665484d8SDoug Ambrisko */ 32178e727371SKashyap D Desai static int 3218af51c29fSKashyap D Desai mrsas_get_ctrl_info(struct mrsas_softc *sc) 3219665484d8SDoug Ambrisko { 3220665484d8SDoug Ambrisko int retcode = 0; 3221f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 3222665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3223665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3224665484d8SDoug Ambrisko 3225665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3226665484d8SDoug Ambrisko 3227665484d8SDoug Ambrisko if (!cmd) { 3228665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 3229665484d8SDoug Ambrisko return -ENOMEM; 3230665484d8SDoug Ambrisko } 3231665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3232665484d8SDoug Ambrisko 3233665484d8SDoug Ambrisko if (mrsas_alloc_ctlr_info_cmd(sc) != SUCCESS) { 3234665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate get ctlr info cmd\n"); 3235665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3236665484d8SDoug Ambrisko return -ENOMEM; 3237665484d8SDoug Ambrisko } 3238665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3239665484d8SDoug Ambrisko 3240665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3241665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 3242665484d8SDoug Ambrisko dcmd->sge_count = 1; 3243665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 3244665484d8SDoug Ambrisko dcmd->timeout = 0; 3245665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3246665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_ctrl_info); 3247665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_GET_INFO; 3248665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = sc->ctlr_info_phys_addr; 3249665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_ctrl_info); 3250665484d8SDoug Ambrisko 3251f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 3252f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 3253f0c7594bSKashyap D Desai goto dcmd_timeout; 3254665484d8SDoug Ambrisko else 3255f0c7594bSKashyap D Desai memcpy(sc->ctrl_info, sc->ctlr_info_mem, sizeof(struct mrsas_ctrl_info)); 3256665484d8SDoug Ambrisko 3257f0c7594bSKashyap D Desai do_ocr = 0; 3258af51c29fSKashyap D Desai mrsas_update_ext_vd_details(sc); 3259af51c29fSKashyap D Desai 3260a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 3261a688fcd0SKashyap D Desai sc->ctrl_info->adapterOperations3.useSeqNumJbodFP; 3262a688fcd0SKashyap D Desai 3263f0c7594bSKashyap D Desai dcmd_timeout: 3264665484d8SDoug Ambrisko mrsas_free_ctlr_info_cmd(sc); 3265f0c7594bSKashyap D Desai 3266f0c7594bSKashyap D Desai if (do_ocr) 3267f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 3268f0c7594bSKashyap D Desai 3269665484d8SDoug Ambrisko return (retcode); 3270665484d8SDoug Ambrisko } 3271665484d8SDoug Ambrisko 32728e727371SKashyap D Desai /* 3273af51c29fSKashyap D Desai * mrsas_update_ext_vd_details : Update details w.r.t Extended VD 3274af51c29fSKashyap D Desai * input: 3275af51c29fSKashyap D Desai * sc - Controller's softc 3276af51c29fSKashyap D Desai */ 3277dbcc81dfSKashyap D Desai static void 3278dbcc81dfSKashyap D Desai mrsas_update_ext_vd_details(struct mrsas_softc *sc) 3279af51c29fSKashyap D Desai { 3280af51c29fSKashyap D Desai sc->max256vdSupport = 3281af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations3.supportMaxExtLDs; 3282af51c29fSKashyap D Desai /* Below is additional check to address future FW enhancement */ 3283af51c29fSKashyap D Desai if (sc->ctrl_info->max_lds > 64) 3284af51c29fSKashyap D Desai sc->max256vdSupport = 1; 3285af51c29fSKashyap D Desai 3286af51c29fSKashyap D Desai sc->drv_supported_vd_count = MRSAS_MAX_LD_CHANNELS 3287af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3288af51c29fSKashyap D Desai sc->drv_supported_pd_count = MRSAS_MAX_PD_CHANNELS 3289af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3290af51c29fSKashyap D Desai if (sc->max256vdSupport) { 3291af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES_EXT; 3292af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3293af51c29fSKashyap D Desai } else { 3294af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES; 3295af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3296af51c29fSKashyap D Desai } 3297af51c29fSKashyap D Desai 3298af51c29fSKashyap D Desai sc->old_map_sz = sizeof(MR_FW_RAID_MAP) + 3299af51c29fSKashyap D Desai (sizeof(MR_LD_SPAN_MAP) * 3300af51c29fSKashyap D Desai (sc->fw_supported_vd_count - 1)); 3301af51c29fSKashyap D Desai sc->new_map_sz = sizeof(MR_FW_RAID_MAP_EXT); 3302af51c29fSKashyap D Desai sc->drv_map_sz = sizeof(MR_DRV_RAID_MAP) + 3303af51c29fSKashyap D Desai (sizeof(MR_LD_SPAN_MAP) * 3304af51c29fSKashyap D Desai (sc->drv_supported_vd_count - 1)); 3305af51c29fSKashyap D Desai 3306af51c29fSKashyap D Desai sc->max_map_sz = max(sc->old_map_sz, sc->new_map_sz); 3307af51c29fSKashyap D Desai 3308af51c29fSKashyap D Desai if (sc->max256vdSupport) 3309af51c29fSKashyap D Desai sc->current_map_sz = sc->new_map_sz; 3310af51c29fSKashyap D Desai else 3311af51c29fSKashyap D Desai sc->current_map_sz = sc->old_map_sz; 3312af51c29fSKashyap D Desai } 3313af51c29fSKashyap D Desai 3314af51c29fSKashyap D Desai /* 3315665484d8SDoug Ambrisko * mrsas_alloc_ctlr_info_cmd: Allocates memory for controller info command 3316665484d8SDoug Ambrisko * input: Adapter soft state 3317665484d8SDoug Ambrisko * 3318665484d8SDoug Ambrisko * Allocates DMAable memory for the controller info internal command. 3319665484d8SDoug Ambrisko */ 33208e727371SKashyap D Desai int 33218e727371SKashyap D Desai mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc) 3322665484d8SDoug Ambrisko { 3323665484d8SDoug Ambrisko int ctlr_info_size; 3324665484d8SDoug Ambrisko 3325665484d8SDoug Ambrisko /* Allocate get controller info command */ 3326665484d8SDoug Ambrisko ctlr_info_size = sizeof(struct mrsas_ctrl_info); 33278e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 33288e727371SKashyap D Desai 1, 0, 33298e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 33308e727371SKashyap D Desai BUS_SPACE_MAXADDR, 33318e727371SKashyap D Desai NULL, NULL, 33328e727371SKashyap D Desai ctlr_info_size, 33338e727371SKashyap D Desai 1, 33348e727371SKashyap D Desai ctlr_info_size, 33358e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 33368e727371SKashyap D Desai NULL, NULL, 3337665484d8SDoug Ambrisko &sc->ctlr_info_tag)) { 3338665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info tag\n"); 3339665484d8SDoug Ambrisko return (ENOMEM); 3340665484d8SDoug Ambrisko } 3341665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ctlr_info_tag, (void **)&sc->ctlr_info_mem, 3342665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ctlr_info_dmamap)) { 3343665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info cmd mem\n"); 3344665484d8SDoug Ambrisko return (ENOMEM); 3345665484d8SDoug Ambrisko } 3346665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ctlr_info_tag, sc->ctlr_info_dmamap, 3347665484d8SDoug Ambrisko sc->ctlr_info_mem, ctlr_info_size, mrsas_addr_cb, 3348665484d8SDoug Ambrisko &sc->ctlr_info_phys_addr, BUS_DMA_NOWAIT)) { 3349665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ctlr info cmd mem\n"); 3350665484d8SDoug Ambrisko return (ENOMEM); 3351665484d8SDoug Ambrisko } 3352665484d8SDoug Ambrisko memset(sc->ctlr_info_mem, 0, ctlr_info_size); 3353665484d8SDoug Ambrisko return (0); 3354665484d8SDoug Ambrisko } 3355665484d8SDoug Ambrisko 33568e727371SKashyap D Desai /* 3357665484d8SDoug Ambrisko * mrsas_free_ctlr_info_cmd: Free memory for controller info command 3358665484d8SDoug Ambrisko * input: Adapter soft state 3359665484d8SDoug Ambrisko * 3360665484d8SDoug Ambrisko * Deallocates memory of the get controller info cmd. 3361665484d8SDoug Ambrisko */ 33628e727371SKashyap D Desai void 33638e727371SKashyap D Desai mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc) 3364665484d8SDoug Ambrisko { 3365665484d8SDoug Ambrisko if (sc->ctlr_info_phys_addr) 3366665484d8SDoug Ambrisko bus_dmamap_unload(sc->ctlr_info_tag, sc->ctlr_info_dmamap); 3367665484d8SDoug Ambrisko if (sc->ctlr_info_mem != NULL) 3368665484d8SDoug Ambrisko bus_dmamem_free(sc->ctlr_info_tag, sc->ctlr_info_mem, sc->ctlr_info_dmamap); 3369665484d8SDoug Ambrisko if (sc->ctlr_info_tag != NULL) 3370665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ctlr_info_tag); 3371665484d8SDoug Ambrisko } 3372665484d8SDoug Ambrisko 33738e727371SKashyap D Desai /* 3374665484d8SDoug Ambrisko * mrsas_issue_polled: Issues a polling command 3375665484d8SDoug Ambrisko * inputs: Adapter soft state 3376665484d8SDoug Ambrisko * Command packet to be issued 3377665484d8SDoug Ambrisko * 33788e727371SKashyap D Desai * This function is for posting of internal commands to Firmware. MFI requires 33798e727371SKashyap D Desai * the cmd_status to be set to 0xFF before posting. The maximun wait time of 33808e727371SKashyap D Desai * the poll response timer is 180 seconds. 3381665484d8SDoug Ambrisko */ 33828e727371SKashyap D Desai int 33838e727371SKashyap D Desai mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3384665484d8SDoug Ambrisko { 3385665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &cmd->frame->hdr; 3386665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3387f0c7594bSKashyap D Desai int i, retcode = SUCCESS; 3388665484d8SDoug Ambrisko 3389665484d8SDoug Ambrisko frame_hdr->cmd_status = 0xFF; 3390665484d8SDoug Ambrisko frame_hdr->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3391665484d8SDoug Ambrisko 3392665484d8SDoug Ambrisko /* Issue the frame using inbound queue port */ 3393665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3394665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3395665484d8SDoug Ambrisko return (1); 3396665484d8SDoug Ambrisko } 3397665484d8SDoug Ambrisko /* 3398665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 3399665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 3400665484d8SDoug Ambrisko * this is only 1 millisecond. 3401665484d8SDoug Ambrisko */ 3402665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) { 3403665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 3404665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) 3405665484d8SDoug Ambrisko DELAY(1000); 3406665484d8SDoug Ambrisko else 3407665484d8SDoug Ambrisko break; 3408665484d8SDoug Ambrisko } 3409665484d8SDoug Ambrisko } 3410f0c7594bSKashyap D Desai if (frame_hdr->cmd_status == 0xFF) { 3411f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3412f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3413f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3414f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3415f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3416665484d8SDoug Ambrisko } 3417665484d8SDoug Ambrisko return (retcode); 3418665484d8SDoug Ambrisko } 3419665484d8SDoug Ambrisko 34208e727371SKashyap D Desai /* 34218e727371SKashyap D Desai * mrsas_issue_dcmd: Issues a MFI Pass thru cmd 34228e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3423665484d8SDoug Ambrisko * 3424665484d8SDoug Ambrisko * This function is called by mrsas_issued_blocked_cmd() and 34258e727371SKashyap D Desai * mrsas_issued_polled(), to build the MPT command and then fire the command 34268e727371SKashyap D Desai * to Firmware. 3427665484d8SDoug Ambrisko */ 3428665484d8SDoug Ambrisko int 3429665484d8SDoug Ambrisko mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3430665484d8SDoug Ambrisko { 3431665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3432665484d8SDoug Ambrisko 3433665484d8SDoug Ambrisko req_desc = mrsas_build_mpt_cmd(sc, cmd); 3434665484d8SDoug Ambrisko if (!req_desc) { 3435665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT cmd.\n"); 3436665484d8SDoug Ambrisko return (1); 3437665484d8SDoug Ambrisko } 3438665484d8SDoug Ambrisko mrsas_fire_cmd(sc, req_desc->addr.u.low, req_desc->addr.u.high); 3439665484d8SDoug Ambrisko 3440665484d8SDoug Ambrisko return (0); 3441665484d8SDoug Ambrisko } 3442665484d8SDoug Ambrisko 34438e727371SKashyap D Desai /* 34448e727371SKashyap D Desai * mrsas_build_mpt_cmd: Calls helper function to build Passthru cmd 34458e727371SKashyap D Desai * input: Adapter soft state mfi cmd to build 3446665484d8SDoug Ambrisko * 34478e727371SKashyap D Desai * This function is called by mrsas_issue_cmd() to build the MPT-MFI passthru 34488e727371SKashyap D Desai * command and prepares the MPT command to send to Firmware. 3449665484d8SDoug Ambrisko */ 3450665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION * 3451665484d8SDoug Ambrisko mrsas_build_mpt_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3452665484d8SDoug Ambrisko { 3453665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3454665484d8SDoug Ambrisko u_int16_t index; 3455665484d8SDoug Ambrisko 3456665484d8SDoug Ambrisko if (mrsas_build_mptmfi_passthru(sc, cmd)) { 3457665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT-MFI passthru cmd.\n"); 3458665484d8SDoug Ambrisko return NULL; 3459665484d8SDoug Ambrisko } 3460665484d8SDoug Ambrisko index = cmd->cmd_id.context.smid; 3461665484d8SDoug Ambrisko 3462665484d8SDoug Ambrisko req_desc = mrsas_get_request_desc(sc, index - 1); 3463665484d8SDoug Ambrisko if (!req_desc) 3464665484d8SDoug Ambrisko return NULL; 3465665484d8SDoug Ambrisko 3466665484d8SDoug Ambrisko req_desc->addr.Words = 0; 3467665484d8SDoug Ambrisko req_desc->SCSIIO.RequestFlags = (MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 3468665484d8SDoug Ambrisko 3469665484d8SDoug Ambrisko req_desc->SCSIIO.SMID = index; 3470665484d8SDoug Ambrisko 3471665484d8SDoug Ambrisko return (req_desc); 3472665484d8SDoug Ambrisko } 3473665484d8SDoug Ambrisko 34748e727371SKashyap D Desai /* 34758e727371SKashyap D Desai * mrsas_build_mptmfi_passthru: Builds a MPT MFI Passthru command 34768e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3477665484d8SDoug Ambrisko * 34788e727371SKashyap D Desai * The MPT command and the io_request are setup as a passthru command. The SGE 34798e727371SKashyap D Desai * chain address is set to frame_phys_addr of the MFI command. 3480665484d8SDoug Ambrisko */ 3481665484d8SDoug Ambrisko u_int8_t 3482665484d8SDoug Ambrisko mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *mfi_cmd) 3483665484d8SDoug Ambrisko { 3484665484d8SDoug Ambrisko MPI25_IEEE_SGE_CHAIN64 *mpi25_ieee_chain; 3485665484d8SDoug Ambrisko PTR_MRSAS_RAID_SCSI_IO_REQUEST io_req; 3486665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 3487665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &mfi_cmd->frame->hdr; 3488665484d8SDoug Ambrisko 3489665484d8SDoug Ambrisko mpt_cmd = mrsas_get_mpt_cmd(sc); 3490665484d8SDoug Ambrisko if (!mpt_cmd) 3491665484d8SDoug Ambrisko return (1); 3492665484d8SDoug Ambrisko 3493665484d8SDoug Ambrisko /* Save the smid. To be used for returning the cmd */ 3494665484d8SDoug Ambrisko mfi_cmd->cmd_id.context.smid = mpt_cmd->index; 3495665484d8SDoug Ambrisko 3496665484d8SDoug Ambrisko mpt_cmd->sync_cmd_idx = mfi_cmd->index; 3497665484d8SDoug Ambrisko 3498665484d8SDoug Ambrisko /* 34998e727371SKashyap D Desai * For cmds where the flag is set, store the flag and check on 35008e727371SKashyap D Desai * completion. For cmds with this flag, don't call 3501665484d8SDoug Ambrisko * mrsas_complete_cmd. 3502665484d8SDoug Ambrisko */ 3503665484d8SDoug Ambrisko 3504665484d8SDoug Ambrisko if (frame_hdr->flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE) 3505665484d8SDoug Ambrisko mpt_cmd->flags = MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3506665484d8SDoug Ambrisko 3507665484d8SDoug Ambrisko io_req = mpt_cmd->io_request; 3508665484d8SDoug Ambrisko 3509*f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 3510665484d8SDoug Ambrisko pMpi25IeeeSgeChain64_t sgl_ptr_end = (pMpi25IeeeSgeChain64_t)&io_req->SGL; 35118e727371SKashyap D Desai 3512665484d8SDoug Ambrisko sgl_ptr_end += sc->max_sge_in_main_msg - 1; 3513665484d8SDoug Ambrisko sgl_ptr_end->Flags = 0; 3514665484d8SDoug Ambrisko } 3515665484d8SDoug Ambrisko mpi25_ieee_chain = (MPI25_IEEE_SGE_CHAIN64 *) & io_req->SGL.IeeeChain; 3516665484d8SDoug Ambrisko 3517665484d8SDoug Ambrisko io_req->Function = MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST; 3518665484d8SDoug Ambrisko io_req->SGLOffset0 = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 4; 3519665484d8SDoug Ambrisko io_req->ChainOffset = sc->chain_offset_mfi_pthru; 3520665484d8SDoug Ambrisko 3521665484d8SDoug Ambrisko mpi25_ieee_chain->Address = mfi_cmd->frame_phys_addr; 3522665484d8SDoug Ambrisko 3523665484d8SDoug Ambrisko mpi25_ieee_chain->Flags = IEEE_SGE_FLAGS_CHAIN_ELEMENT | 3524665484d8SDoug Ambrisko MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR; 3525665484d8SDoug Ambrisko 35263a3fc6cbSKashyap D Desai mpi25_ieee_chain->Length = sc->max_chain_frame_sz; 3527665484d8SDoug Ambrisko 3528665484d8SDoug Ambrisko return (0); 3529665484d8SDoug Ambrisko } 3530665484d8SDoug Ambrisko 35318e727371SKashyap D Desai /* 35328e727371SKashyap D Desai * mrsas_issue_blocked_cmd: Synchronous wrapper around regular FW cmds 35338e727371SKashyap D Desai * input: Adapter soft state Command to be issued 3534665484d8SDoug Ambrisko * 35358e727371SKashyap D Desai * This function waits on an event for the command to be returned from the ISR. 35368e727371SKashyap D Desai * Max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME secs. Used for issuing 35378e727371SKashyap D Desai * internal and ioctl commands. 3538665484d8SDoug Ambrisko */ 35398e727371SKashyap D Desai int 35408e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3541665484d8SDoug Ambrisko { 3542665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3543665484d8SDoug Ambrisko unsigned long total_time = 0; 3544f0c7594bSKashyap D Desai int retcode = SUCCESS; 3545665484d8SDoug Ambrisko 3546665484d8SDoug Ambrisko /* Initialize cmd_status */ 3547f0c7594bSKashyap D Desai cmd->cmd_status = 0xFF; 3548665484d8SDoug Ambrisko 3549665484d8SDoug Ambrisko /* Build MPT-MFI command for issue to FW */ 3550665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3551665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3552665484d8SDoug Ambrisko return (1); 3553665484d8SDoug Ambrisko } 3554665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 3555665484d8SDoug Ambrisko 3556665484d8SDoug Ambrisko while (1) { 3557f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3558665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 35598e727371SKashyap D Desai } else 3560665484d8SDoug Ambrisko break; 3561f0c7594bSKashyap D Desai 3562f0c7594bSKashyap D Desai if (!cmd->sync_cmd) { /* cmd->sync will be set for an IOCTL 3563f0c7594bSKashyap D Desai * command */ 3564665484d8SDoug Ambrisko total_time++; 3565665484d8SDoug Ambrisko if (total_time >= max_wait) { 35668e727371SKashyap D Desai device_printf(sc->mrsas_dev, 35678e727371SKashyap D Desai "Internal command timed out after %d seconds.\n", max_wait); 3568665484d8SDoug Ambrisko retcode = 1; 3569665484d8SDoug Ambrisko break; 3570665484d8SDoug Ambrisko } 3571665484d8SDoug Ambrisko } 3572f0c7594bSKashyap D Desai } 3573f0c7594bSKashyap D Desai 3574f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3575f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3576f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3577f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3578f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3579f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3580f0c7594bSKashyap D Desai } 3581665484d8SDoug Ambrisko return (retcode); 3582665484d8SDoug Ambrisko } 3583665484d8SDoug Ambrisko 35848e727371SKashyap D Desai /* 35858e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru: Completes a command 35868e727371SKashyap D Desai * input: @sc: Adapter soft state 35878e727371SKashyap D Desai * @cmd: Command to be completed 35888e727371SKashyap D Desai * @status: cmd completion status 3589665484d8SDoug Ambrisko * 35908e727371SKashyap D Desai * This function is called from mrsas_complete_cmd() after an interrupt is 35918e727371SKashyap D Desai * received from Firmware, and io_request->Function is 3592665484d8SDoug Ambrisko * MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST. 3593665484d8SDoug Ambrisko */ 3594665484d8SDoug Ambrisko void 3595665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd, 3596665484d8SDoug Ambrisko u_int8_t status) 3597665484d8SDoug Ambrisko { 3598665484d8SDoug Ambrisko struct mrsas_header *hdr = &cmd->frame->hdr; 3599665484d8SDoug Ambrisko u_int8_t cmd_status = cmd->frame->hdr.cmd_status; 3600665484d8SDoug Ambrisko 3601665484d8SDoug Ambrisko /* Reset the retry counter for future re-tries */ 3602665484d8SDoug Ambrisko cmd->retry_for_fw_reset = 0; 3603665484d8SDoug Ambrisko 3604665484d8SDoug Ambrisko if (cmd->ccb_ptr) 3605665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 3606665484d8SDoug Ambrisko 3607665484d8SDoug Ambrisko switch (hdr->cmd) { 3608665484d8SDoug Ambrisko case MFI_CMD_INVALID: 3609665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "MFI_CMD_INVALID command.\n"); 3610665484d8SDoug Ambrisko break; 3611665484d8SDoug Ambrisko case MFI_CMD_PD_SCSI_IO: 3612665484d8SDoug Ambrisko case MFI_CMD_LD_SCSI_IO: 3613665484d8SDoug Ambrisko /* 3614665484d8SDoug Ambrisko * MFI_CMD_PD_SCSI_IO and MFI_CMD_LD_SCSI_IO could have been 3615665484d8SDoug Ambrisko * issued either through an IO path or an IOCTL path. If it 3616665484d8SDoug Ambrisko * was via IOCTL, we will send it to internal completion. 3617665484d8SDoug Ambrisko */ 3618665484d8SDoug Ambrisko if (cmd->sync_cmd) { 3619665484d8SDoug Ambrisko cmd->sync_cmd = 0; 3620665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 3621665484d8SDoug Ambrisko break; 3622665484d8SDoug Ambrisko } 3623665484d8SDoug Ambrisko case MFI_CMD_SMP: 3624665484d8SDoug Ambrisko case MFI_CMD_STP: 3625665484d8SDoug Ambrisko case MFI_CMD_DCMD: 3626665484d8SDoug Ambrisko /* Check for LD map update */ 3627665484d8SDoug Ambrisko if ((cmd->frame->dcmd.opcode == MR_DCMD_LD_MAP_GET_INFO) && 3628665484d8SDoug Ambrisko (cmd->frame->dcmd.mbox.b[1] == 1)) { 3629665484d8SDoug Ambrisko sc->fast_path_io = 0; 3630665484d8SDoug Ambrisko mtx_lock(&sc->raidmap_lock); 3631f0c7594bSKashyap D Desai sc->map_update_cmd = NULL; 3632665484d8SDoug Ambrisko if (cmd_status != 0) { 3633665484d8SDoug Ambrisko if (cmd_status != MFI_STAT_NOT_FOUND) 3634665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "map sync failed, status=%x\n", cmd_status); 3635665484d8SDoug Ambrisko else { 3636665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3637665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 3638665484d8SDoug Ambrisko break; 3639665484d8SDoug Ambrisko } 36408e727371SKashyap D Desai } else 3641665484d8SDoug Ambrisko sc->map_id++; 3642665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3643665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 3644665484d8SDoug Ambrisko sc->fast_path_io = 0; 3645665484d8SDoug Ambrisko else 3646665484d8SDoug Ambrisko sc->fast_path_io = 1; 3647665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 3648665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 3649665484d8SDoug Ambrisko break; 3650665484d8SDoug Ambrisko } 3651665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET_INFO || 3652665484d8SDoug Ambrisko cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET) { 3653da011113SKashyap D Desai sc->mrsas_aen_triggered = 0; 3654665484d8SDoug Ambrisko } 3655a688fcd0SKashyap D Desai /* FW has an updated PD sequence */ 3656a688fcd0SKashyap D Desai if ((cmd->frame->dcmd.opcode == 3657a688fcd0SKashyap D Desai MR_DCMD_SYSTEM_PD_MAP_GET_INFO) && 3658a688fcd0SKashyap D Desai (cmd->frame->dcmd.mbox.b[0] == 1)) { 3659a688fcd0SKashyap D Desai 3660a688fcd0SKashyap D Desai mtx_lock(&sc->raidmap_lock); 3661a688fcd0SKashyap D Desai sc->jbod_seq_cmd = NULL; 3662a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 3663a688fcd0SKashyap D Desai 3664a688fcd0SKashyap D Desai if (cmd_status == MFI_STAT_OK) { 3665a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 3666a688fcd0SKashyap D Desai /* Re-register a pd sync seq num cmd */ 3667a688fcd0SKashyap D Desai if (megasas_sync_pd_seq_num(sc, true)) 3668a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 3669a688fcd0SKashyap D Desai } else { 3670a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 3671a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3672a688fcd0SKashyap D Desai "Jbod map sync failed, status=%x\n", cmd_status); 3673a688fcd0SKashyap D Desai } 3674a688fcd0SKashyap D Desai mtx_unlock(&sc->raidmap_lock); 3675a688fcd0SKashyap D Desai break; 3676a688fcd0SKashyap D Desai } 3677665484d8SDoug Ambrisko /* See if got an event notification */ 3678665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_WAIT) 3679665484d8SDoug Ambrisko mrsas_complete_aen(sc, cmd); 3680665484d8SDoug Ambrisko else 3681665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 3682665484d8SDoug Ambrisko break; 3683665484d8SDoug Ambrisko case MFI_CMD_ABORT: 3684665484d8SDoug Ambrisko /* Command issued to abort another cmd return */ 3685665484d8SDoug Ambrisko mrsas_complete_abort(sc, cmd); 3686665484d8SDoug Ambrisko break; 3687665484d8SDoug Ambrisko default: 3688665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown command completed! [0x%X]\n", hdr->cmd); 3689665484d8SDoug Ambrisko break; 3690665484d8SDoug Ambrisko } 3691665484d8SDoug Ambrisko } 3692665484d8SDoug Ambrisko 36938e727371SKashyap D Desai /* 36948e727371SKashyap D Desai * mrsas_wakeup: Completes an internal command 3695665484d8SDoug Ambrisko * input: Adapter soft state 3696665484d8SDoug Ambrisko * Command to be completed 3697665484d8SDoug Ambrisko * 36988e727371SKashyap D Desai * In mrsas_issue_blocked_cmd(), after a command is issued to Firmware, a wait 36998e727371SKashyap D Desai * timer is started. This function is called from 37008e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru() as it completes the command, to wake up 37018e727371SKashyap D Desai * from the command wait. 3702665484d8SDoug Ambrisko */ 37038e727371SKashyap D Desai void 37048e727371SKashyap D Desai mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3705665484d8SDoug Ambrisko { 3706665484d8SDoug Ambrisko cmd->cmd_status = cmd->frame->io.cmd_status; 3707665484d8SDoug Ambrisko 3708f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) 3709665484d8SDoug Ambrisko cmd->cmd_status = 0; 3710665484d8SDoug Ambrisko 3711665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 3712665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 3713665484d8SDoug Ambrisko return; 3714665484d8SDoug Ambrisko } 3715665484d8SDoug Ambrisko 37168e727371SKashyap D Desai /* 37178e727371SKashyap D Desai * mrsas_shutdown_ctlr: Instructs FW to shutdown the controller input: 37188e727371SKashyap D Desai * Adapter soft state Shutdown/Hibernate 3719665484d8SDoug Ambrisko * 37208e727371SKashyap D Desai * This function issues a DCMD internal command to Firmware to initiate shutdown 37218e727371SKashyap D Desai * of the controller. 3722665484d8SDoug Ambrisko */ 37238e727371SKashyap D Desai static void 37248e727371SKashyap D Desai mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode) 3725665484d8SDoug Ambrisko { 3726665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3727665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3728665484d8SDoug Ambrisko 3729665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 3730665484d8SDoug Ambrisko return; 3731665484d8SDoug Ambrisko 3732665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3733665484d8SDoug Ambrisko if (!cmd) { 3734665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for shutdown cmd.\n"); 3735665484d8SDoug Ambrisko return; 3736665484d8SDoug Ambrisko } 3737665484d8SDoug Ambrisko if (sc->aen_cmd) 3738665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->aen_cmd); 3739665484d8SDoug Ambrisko if (sc->map_update_cmd) 3740665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->map_update_cmd); 3741a688fcd0SKashyap D Desai if (sc->jbod_seq_cmd) 3742a688fcd0SKashyap D Desai mrsas_issue_blocked_abort_cmd(sc, sc->jbod_seq_cmd); 3743665484d8SDoug Ambrisko 3744665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3745665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3746665484d8SDoug Ambrisko 3747665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3748665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 3749665484d8SDoug Ambrisko dcmd->sge_count = 0; 3750665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 3751665484d8SDoug Ambrisko dcmd->timeout = 0; 3752665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3753665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 3754665484d8SDoug Ambrisko dcmd->opcode = opcode; 3755665484d8SDoug Ambrisko 3756665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Preparing to shut down controller.\n"); 3757665484d8SDoug Ambrisko 3758665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 3759665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3760665484d8SDoug Ambrisko 3761665484d8SDoug Ambrisko return; 3762665484d8SDoug Ambrisko } 3763665484d8SDoug Ambrisko 37648e727371SKashyap D Desai /* 37658e727371SKashyap D Desai * mrsas_flush_cache: Requests FW to flush all its caches input: 37668e727371SKashyap D Desai * Adapter soft state 3767665484d8SDoug Ambrisko * 3768665484d8SDoug Ambrisko * This function is issues a DCMD internal command to Firmware to initiate 3769665484d8SDoug Ambrisko * flushing of all caches. 3770665484d8SDoug Ambrisko */ 37718e727371SKashyap D Desai static void 37728e727371SKashyap D Desai mrsas_flush_cache(struct mrsas_softc *sc) 3773665484d8SDoug Ambrisko { 3774665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3775665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3776665484d8SDoug Ambrisko 3777665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 3778665484d8SDoug Ambrisko return; 3779665484d8SDoug Ambrisko 3780665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3781665484d8SDoug Ambrisko if (!cmd) { 3782665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for flush cache cmd.\n"); 3783665484d8SDoug Ambrisko return; 3784665484d8SDoug Ambrisko } 3785665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3786665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3787665484d8SDoug Ambrisko 3788665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3789665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 3790665484d8SDoug Ambrisko dcmd->sge_count = 0; 3791665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 3792665484d8SDoug Ambrisko dcmd->timeout = 0; 3793665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3794665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 3795665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_CACHE_FLUSH; 3796665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_FLUSH_CTRL_CACHE | MR_FLUSH_DISK_CACHE; 3797665484d8SDoug Ambrisko 3798665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 3799665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3800665484d8SDoug Ambrisko 3801665484d8SDoug Ambrisko return; 3802665484d8SDoug Ambrisko } 3803665484d8SDoug Ambrisko 3804a688fcd0SKashyap D Desai int 3805a688fcd0SKashyap D Desai megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend) 3806a688fcd0SKashyap D Desai { 3807a688fcd0SKashyap D Desai int retcode = 0; 3808a688fcd0SKashyap D Desai u_int8_t do_ocr = 1; 3809a688fcd0SKashyap D Desai struct mrsas_mfi_cmd *cmd; 3810a688fcd0SKashyap D Desai struct mrsas_dcmd_frame *dcmd; 3811a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 3812a688fcd0SKashyap D Desai struct MR_PD_CFG_SEQ_NUM_SYNC *pd_sync; 3813a688fcd0SKashyap D Desai bus_addr_t pd_seq_h; 3814a688fcd0SKashyap D Desai 3815a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 3816a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * 3817a688fcd0SKashyap D Desai (MAX_PHYSICAL_DEVICES - 1)); 3818a688fcd0SKashyap D Desai 3819a688fcd0SKashyap D Desai cmd = mrsas_get_mfi_cmd(sc); 3820a688fcd0SKashyap D Desai if (!cmd) { 3821a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3822a688fcd0SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 3823a688fcd0SKashyap D Desai return 1; 3824a688fcd0SKashyap D Desai } 3825a688fcd0SKashyap D Desai dcmd = &cmd->frame->dcmd; 3826a688fcd0SKashyap D Desai 3827a688fcd0SKashyap D Desai pd_sync = (void *)sc->jbodmap_mem[(sc->pd_seq_map_id & 1)]; 3828a688fcd0SKashyap D Desai pd_seq_h = sc->jbodmap_phys_addr[(sc->pd_seq_map_id & 1)]; 3829a688fcd0SKashyap D Desai if (!pd_sync) { 3830a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3831a688fcd0SKashyap D Desai "Failed to alloc mem for jbod map info.\n"); 3832a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 3833a688fcd0SKashyap D Desai return (ENOMEM); 3834a688fcd0SKashyap D Desai } 3835a688fcd0SKashyap D Desai memset(pd_sync, 0, pd_seq_map_sz); 3836a688fcd0SKashyap D Desai memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3837a688fcd0SKashyap D Desai dcmd->cmd = MFI_CMD_DCMD; 3838a688fcd0SKashyap D Desai dcmd->cmd_status = 0xFF; 3839a688fcd0SKashyap D Desai dcmd->sge_count = 1; 3840a688fcd0SKashyap D Desai dcmd->timeout = 0; 3841a688fcd0SKashyap D Desai dcmd->pad_0 = 0; 3842a688fcd0SKashyap D Desai dcmd->data_xfer_len = (pd_seq_map_sz); 3843a688fcd0SKashyap D Desai dcmd->opcode = (MR_DCMD_SYSTEM_PD_MAP_GET_INFO); 3844a688fcd0SKashyap D Desai dcmd->sgl.sge32[0].phys_addr = (pd_seq_h); 3845a688fcd0SKashyap D Desai dcmd->sgl.sge32[0].length = (pd_seq_map_sz); 3846a688fcd0SKashyap D Desai 3847a688fcd0SKashyap D Desai if (pend) { 3848a688fcd0SKashyap D Desai dcmd->mbox.b[0] = MRSAS_DCMD_MBOX_PEND_FLAG; 3849a688fcd0SKashyap D Desai dcmd->flags = (MFI_FRAME_DIR_WRITE); 3850a688fcd0SKashyap D Desai sc->jbod_seq_cmd = cmd; 3851a688fcd0SKashyap D Desai if (mrsas_issue_dcmd(sc, cmd)) { 3852a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3853a688fcd0SKashyap D Desai "Fail to send sync map info command.\n"); 3854a688fcd0SKashyap D Desai return 1; 3855a688fcd0SKashyap D Desai } else 3856a688fcd0SKashyap D Desai return 0; 3857a688fcd0SKashyap D Desai } else 3858a688fcd0SKashyap D Desai dcmd->flags = MFI_FRAME_DIR_READ; 3859a688fcd0SKashyap D Desai 3860a688fcd0SKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 3861a688fcd0SKashyap D Desai if (retcode == ETIMEDOUT) 3862a688fcd0SKashyap D Desai goto dcmd_timeout; 3863a688fcd0SKashyap D Desai 3864a688fcd0SKashyap D Desai if (pd_sync->count > MAX_PHYSICAL_DEVICES) { 3865a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3866a688fcd0SKashyap D Desai "driver supports max %d JBOD, but FW reports %d\n", 3867a688fcd0SKashyap D Desai MAX_PHYSICAL_DEVICES, pd_sync->count); 3868a688fcd0SKashyap D Desai retcode = -EINVAL; 3869a688fcd0SKashyap D Desai } 3870a688fcd0SKashyap D Desai if (!retcode) 3871a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 3872a688fcd0SKashyap D Desai do_ocr = 0; 3873a688fcd0SKashyap D Desai 3874a688fcd0SKashyap D Desai dcmd_timeout: 3875a688fcd0SKashyap D Desai if (do_ocr) 3876a688fcd0SKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 3877a688fcd0SKashyap D Desai 3878a688fcd0SKashyap D Desai return (retcode); 3879a688fcd0SKashyap D Desai } 3880a688fcd0SKashyap D Desai 38818e727371SKashyap D Desai /* 38828e727371SKashyap D Desai * mrsas_get_map_info: Load and validate RAID map input: 38838e727371SKashyap D Desai * Adapter instance soft state 3884665484d8SDoug Ambrisko * 38858e727371SKashyap D Desai * This function calls mrsas_get_ld_map_info() and MR_ValidateMapInfo() to load 38868e727371SKashyap D Desai * and validate RAID map. It returns 0 if successful, 1 other- wise. 3887665484d8SDoug Ambrisko */ 38888e727371SKashyap D Desai static int 38898e727371SKashyap D Desai mrsas_get_map_info(struct mrsas_softc *sc) 3890665484d8SDoug Ambrisko { 3891665484d8SDoug Ambrisko uint8_t retcode = 0; 3892665484d8SDoug Ambrisko 3893665484d8SDoug Ambrisko sc->fast_path_io = 0; 3894665484d8SDoug Ambrisko if (!mrsas_get_ld_map_info(sc)) { 3895665484d8SDoug Ambrisko retcode = MR_ValidateMapInfo(sc); 3896665484d8SDoug Ambrisko if (retcode == 0) { 3897665484d8SDoug Ambrisko sc->fast_path_io = 1; 3898665484d8SDoug Ambrisko return 0; 3899665484d8SDoug Ambrisko } 3900665484d8SDoug Ambrisko } 3901665484d8SDoug Ambrisko return 1; 3902665484d8SDoug Ambrisko } 3903665484d8SDoug Ambrisko 39048e727371SKashyap D Desai /* 39058e727371SKashyap D Desai * mrsas_get_ld_map_info: Get FW's ld_map structure input: 39068e727371SKashyap D Desai * Adapter instance soft state 3907665484d8SDoug Ambrisko * 39088e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 39098e727371SKashyap D Desai * structure. 3910665484d8SDoug Ambrisko */ 39118e727371SKashyap D Desai static int 39128e727371SKashyap D Desai mrsas_get_ld_map_info(struct mrsas_softc *sc) 3913665484d8SDoug Ambrisko { 3914665484d8SDoug Ambrisko int retcode = 0; 3915665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3916665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 39174799d485SKashyap D Desai void *map; 3918665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 3919665484d8SDoug Ambrisko 3920665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3921665484d8SDoug Ambrisko if (!cmd) { 39224799d485SKashyap D Desai device_printf(sc->mrsas_dev, 39234799d485SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 3924665484d8SDoug Ambrisko return 1; 3925665484d8SDoug Ambrisko } 3926665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3927665484d8SDoug Ambrisko 39284799d485SKashyap D Desai map = (void *)sc->raidmap_mem[(sc->map_id & 1)]; 3929665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id & 1)]; 3930665484d8SDoug Ambrisko if (!map) { 39314799d485SKashyap D Desai device_printf(sc->mrsas_dev, 39324799d485SKashyap D Desai "Failed to alloc mem for ld map info.\n"); 3933665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3934665484d8SDoug Ambrisko return (ENOMEM); 3935665484d8SDoug Ambrisko } 39364799d485SKashyap D Desai memset(map, 0, sizeof(sc->max_map_sz)); 3937665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3938665484d8SDoug Ambrisko 3939665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3940665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 3941665484d8SDoug Ambrisko dcmd->sge_count = 1; 3942665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 3943665484d8SDoug Ambrisko dcmd->timeout = 0; 3944665484d8SDoug Ambrisko dcmd->pad_0 = 0; 39454799d485SKashyap D Desai dcmd->data_xfer_len = sc->current_map_sz; 3946665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO; 3947665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = map_phys_addr; 39484799d485SKashyap D Desai dcmd->sgl.sge32[0].length = sc->current_map_sz; 39494799d485SKashyap D Desai 3950f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 3951f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 3952f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 39534799d485SKashyap D Desai 3954665484d8SDoug Ambrisko return (retcode); 3955665484d8SDoug Ambrisko } 3956665484d8SDoug Ambrisko 39578e727371SKashyap D Desai /* 39588e727371SKashyap D Desai * mrsas_sync_map_info: Get FW's ld_map structure input: 39598e727371SKashyap D Desai * Adapter instance soft state 3960665484d8SDoug Ambrisko * 39618e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 39628e727371SKashyap D Desai * structure. 3963665484d8SDoug Ambrisko */ 39648e727371SKashyap D Desai static int 39658e727371SKashyap D Desai mrsas_sync_map_info(struct mrsas_softc *sc) 3966665484d8SDoug Ambrisko { 3967665484d8SDoug Ambrisko int retcode = 0, i; 3968665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3969665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3970665484d8SDoug Ambrisko uint32_t size_sync_info, num_lds; 3971665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *target_map = NULL; 39724799d485SKashyap D Desai MR_DRV_RAID_MAP_ALL *map; 3973665484d8SDoug Ambrisko MR_LD_RAID *raid; 3974665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *ld_sync; 3975665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 3976665484d8SDoug Ambrisko 3977665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3978665484d8SDoug Ambrisko if (!cmd) { 3979731b7561SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot alloc for sync map info cmd\n"); 3980731b7561SKashyap D Desai return ENOMEM; 3981665484d8SDoug Ambrisko } 39824799d485SKashyap D Desai map = sc->ld_drv_map[sc->map_id & 1]; 3983665484d8SDoug Ambrisko num_lds = map->raidMap.ldCount; 3984665484d8SDoug Ambrisko 3985665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3986665484d8SDoug Ambrisko size_sync_info = sizeof(MR_LD_TARGET_SYNC) * num_lds; 3987665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3988665484d8SDoug Ambrisko 39898e727371SKashyap D Desai target_map = (MR_LD_TARGET_SYNC *) sc->raidmap_mem[(sc->map_id - 1) & 1]; 39904799d485SKashyap D Desai memset(target_map, 0, sc->max_map_sz); 3991665484d8SDoug Ambrisko 3992665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id - 1) & 1]; 3993665484d8SDoug Ambrisko 3994665484d8SDoug Ambrisko ld_sync = (MR_LD_TARGET_SYNC *) target_map; 3995665484d8SDoug Ambrisko 3996665484d8SDoug Ambrisko for (i = 0; i < num_lds; i++, ld_sync++) { 3997665484d8SDoug Ambrisko raid = MR_LdRaidGet(i, map); 3998665484d8SDoug Ambrisko ld_sync->targetId = MR_GetLDTgtId(i, map); 3999665484d8SDoug Ambrisko ld_sync->seqNum = raid->seqNum; 4000665484d8SDoug Ambrisko } 4001665484d8SDoug Ambrisko 4002665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4003665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4004665484d8SDoug Ambrisko dcmd->sge_count = 1; 4005665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_WRITE; 4006665484d8SDoug Ambrisko dcmd->timeout = 0; 4007665484d8SDoug Ambrisko dcmd->pad_0 = 0; 40084799d485SKashyap D Desai dcmd->data_xfer_len = sc->current_map_sz; 4009665484d8SDoug Ambrisko dcmd->mbox.b[0] = num_lds; 4010665484d8SDoug Ambrisko dcmd->mbox.b[1] = MRSAS_DCMD_MBOX_PEND_FLAG; 4011665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO; 4012665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = map_phys_addr; 40134799d485SKashyap D Desai dcmd->sgl.sge32[0].length = sc->current_map_sz; 4014665484d8SDoug Ambrisko 4015665484d8SDoug Ambrisko sc->map_update_cmd = cmd; 4016665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 40174799d485SKashyap D Desai device_printf(sc->mrsas_dev, 40184799d485SKashyap D Desai "Fail to send sync map info command.\n"); 4019665484d8SDoug Ambrisko return (1); 4020665484d8SDoug Ambrisko } 4021665484d8SDoug Ambrisko return (retcode); 4022665484d8SDoug Ambrisko } 4023665484d8SDoug Ambrisko 40248e727371SKashyap D Desai /* 40258e727371SKashyap D Desai * mrsas_get_pd_list: Returns FW's PD list structure input: 40268e727371SKashyap D Desai * Adapter soft state 4027665484d8SDoug Ambrisko * 40288e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 40298e727371SKashyap D Desai * structure. This information is mainly used to find out about system 40308e727371SKashyap D Desai * supported by Firmware. 4031665484d8SDoug Ambrisko */ 40328e727371SKashyap D Desai static int 40338e727371SKashyap D Desai mrsas_get_pd_list(struct mrsas_softc *sc) 4034665484d8SDoug Ambrisko { 4035665484d8SDoug Ambrisko int retcode = 0, pd_index = 0, pd_count = 0, pd_list_size; 4036f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4037665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4038665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4039665484d8SDoug Ambrisko struct MR_PD_LIST *pd_list_mem; 4040665484d8SDoug Ambrisko struct MR_PD_ADDRESS *pd_addr; 4041665484d8SDoug Ambrisko bus_addr_t pd_list_phys_addr = 0; 4042665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4043665484d8SDoug Ambrisko 4044665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4045665484d8SDoug Ambrisko if (!cmd) { 40464799d485SKashyap D Desai device_printf(sc->mrsas_dev, 40474799d485SKashyap D Desai "Cannot alloc for get PD list cmd\n"); 4048665484d8SDoug Ambrisko return 1; 4049665484d8SDoug Ambrisko } 4050665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4051665484d8SDoug Ambrisko 4052665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4053665484d8SDoug Ambrisko pd_list_size = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4054665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, pd_list_size) != SUCCESS) { 40554799d485SKashyap D Desai device_printf(sc->mrsas_dev, 40564799d485SKashyap D Desai "Cannot alloc dmamap for get PD list cmd\n"); 4057665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4058f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4059f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4060665484d8SDoug Ambrisko return (ENOMEM); 40618e727371SKashyap D Desai } else { 4062665484d8SDoug Ambrisko pd_list_mem = tcmd->tmp_dcmd_mem; 4063665484d8SDoug Ambrisko pd_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4064665484d8SDoug Ambrisko } 4065665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4066665484d8SDoug Ambrisko 4067665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_PD_QUERY_TYPE_EXPOSED_TO_HOST; 4068665484d8SDoug Ambrisko dcmd->mbox.b[1] = 0; 4069665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4070665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4071665484d8SDoug Ambrisko dcmd->sge_count = 1; 4072665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4073665484d8SDoug Ambrisko dcmd->timeout = 0; 4074665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4075665484d8SDoug Ambrisko dcmd->data_xfer_len = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4076665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_PD_LIST_QUERY; 4077665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = pd_list_phys_addr; 4078665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4079665484d8SDoug Ambrisko 4080731b7561SKashyap D Desai if (!sc->mask_interrupts) 4081731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4082731b7561SKashyap D Desai else 4083f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4084731b7561SKashyap D Desai 4085f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4086f0c7594bSKashyap D Desai goto dcmd_timeout; 4087665484d8SDoug Ambrisko 4088665484d8SDoug Ambrisko /* Get the instance PD list */ 4089665484d8SDoug Ambrisko pd_count = MRSAS_MAX_PD; 4090665484d8SDoug Ambrisko pd_addr = pd_list_mem->addr; 4091f0c7594bSKashyap D Desai if (pd_list_mem->count < pd_count) { 40924799d485SKashyap D Desai memset(sc->local_pd_list, 0, 40934799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 4094665484d8SDoug Ambrisko for (pd_index = 0; pd_index < pd_list_mem->count; pd_index++) { 4095665484d8SDoug Ambrisko sc->local_pd_list[pd_addr->deviceId].tid = pd_addr->deviceId; 40964799d485SKashyap D Desai sc->local_pd_list[pd_addr->deviceId].driveType = 40974799d485SKashyap D Desai pd_addr->scsiDevType; 40984799d485SKashyap D Desai sc->local_pd_list[pd_addr->deviceId].driveState = 40994799d485SKashyap D Desai MR_PD_STATE_SYSTEM; 4100665484d8SDoug Ambrisko pd_addr++; 4101665484d8SDoug Ambrisko } 41028e727371SKashyap D Desai /* 41038e727371SKashyap D Desai * Use mutext/spinlock if pd_list component size increase more than 41048e727371SKashyap D Desai * 32 bit. 41058e727371SKashyap D Desai */ 4106665484d8SDoug Ambrisko memcpy(sc->pd_list, sc->local_pd_list, sizeof(sc->local_pd_list)); 4107f0c7594bSKashyap D Desai do_ocr = 0; 4108f0c7594bSKashyap D Desai } 4109f0c7594bSKashyap D Desai dcmd_timeout: 4110665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4111665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4112f0c7594bSKashyap D Desai 4113f0c7594bSKashyap D Desai if (do_ocr) 4114f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4115731b7561SKashyap D Desai 4116731b7561SKashyap D Desai if (!sc->mask_interrupts) 4117f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4118f0c7594bSKashyap D Desai 4119665484d8SDoug Ambrisko return (retcode); 4120665484d8SDoug Ambrisko } 4121665484d8SDoug Ambrisko 41228e727371SKashyap D Desai /* 41238e727371SKashyap D Desai * mrsas_get_ld_list: Returns FW's LD list structure input: 41248e727371SKashyap D Desai * Adapter soft state 4125665484d8SDoug Ambrisko * 41268e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 41278e727371SKashyap D Desai * structure. This information is mainly used to find out about supported by 41288e727371SKashyap D Desai * the FW. 4129665484d8SDoug Ambrisko */ 41308e727371SKashyap D Desai static int 41318e727371SKashyap D Desai mrsas_get_ld_list(struct mrsas_softc *sc) 4132665484d8SDoug Ambrisko { 4133665484d8SDoug Ambrisko int ld_list_size, retcode = 0, ld_index = 0, ids = 0; 4134f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4135665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4136665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4137665484d8SDoug Ambrisko struct MR_LD_LIST *ld_list_mem; 4138665484d8SDoug Ambrisko bus_addr_t ld_list_phys_addr = 0; 4139665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4140665484d8SDoug Ambrisko 4141665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4142665484d8SDoug Ambrisko if (!cmd) { 41434799d485SKashyap D Desai device_printf(sc->mrsas_dev, 41444799d485SKashyap D Desai "Cannot alloc for get LD list cmd\n"); 4145665484d8SDoug Ambrisko return 1; 4146665484d8SDoug Ambrisko } 4147665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4148665484d8SDoug Ambrisko 4149665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4150665484d8SDoug Ambrisko ld_list_size = sizeof(struct MR_LD_LIST); 4151665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, ld_list_size) != SUCCESS) { 41524799d485SKashyap D Desai device_printf(sc->mrsas_dev, 41534799d485SKashyap D Desai "Cannot alloc dmamap for get LD list cmd\n"); 4154665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4155f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4156f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4157665484d8SDoug Ambrisko return (ENOMEM); 41588e727371SKashyap D Desai } else { 4159665484d8SDoug Ambrisko ld_list_mem = tcmd->tmp_dcmd_mem; 4160665484d8SDoug Ambrisko ld_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4161665484d8SDoug Ambrisko } 4162665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4163665484d8SDoug Ambrisko 41644799d485SKashyap D Desai if (sc->max256vdSupport) 41654799d485SKashyap D Desai dcmd->mbox.b[0] = 1; 41664799d485SKashyap D Desai 4167665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4168665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4169665484d8SDoug Ambrisko dcmd->sge_count = 1; 4170665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4171665484d8SDoug Ambrisko dcmd->timeout = 0; 4172665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct MR_LD_LIST); 4173665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_GET_LIST; 4174665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = ld_list_phys_addr; 4175665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct MR_LD_LIST); 4176665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4177665484d8SDoug Ambrisko 4178731b7561SKashyap D Desai if (!sc->mask_interrupts) 4179731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4180731b7561SKashyap D Desai else 4181f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4182731b7561SKashyap D Desai 4183f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4184f0c7594bSKashyap D Desai goto dcmd_timeout; 4185665484d8SDoug Ambrisko 41864799d485SKashyap D Desai #if VD_EXT_DEBUG 41874799d485SKashyap D Desai printf("Number of LDs %d\n", ld_list_mem->ldCount); 41884799d485SKashyap D Desai #endif 41894799d485SKashyap D Desai 4190665484d8SDoug Ambrisko /* Get the instance LD list */ 4191f0c7594bSKashyap D Desai if (ld_list_mem->ldCount <= sc->fw_supported_vd_count) { 4192665484d8SDoug Ambrisko sc->CurLdCount = ld_list_mem->ldCount; 41934799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MAX_LOGICAL_DRIVES_EXT); 4194665484d8SDoug Ambrisko for (ld_index = 0; ld_index < ld_list_mem->ldCount; ld_index++) { 4195665484d8SDoug Ambrisko if (ld_list_mem->ldList[ld_index].state != 0) { 4196665484d8SDoug Ambrisko ids = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 4197665484d8SDoug Ambrisko sc->ld_ids[ids] = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 4198665484d8SDoug Ambrisko } 4199665484d8SDoug Ambrisko } 4200f0c7594bSKashyap D Desai do_ocr = 0; 4201665484d8SDoug Ambrisko } 4202f0c7594bSKashyap D Desai dcmd_timeout: 4203665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4204665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4205f0c7594bSKashyap D Desai 4206f0c7594bSKashyap D Desai if (do_ocr) 4207f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4208731b7561SKashyap D Desai if (!sc->mask_interrupts) 4209f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4210f0c7594bSKashyap D Desai 4211665484d8SDoug Ambrisko return (retcode); 4212665484d8SDoug Ambrisko } 4213665484d8SDoug Ambrisko 42148e727371SKashyap D Desai /* 42158e727371SKashyap D Desai * mrsas_alloc_tmp_dcmd: Allocates memory for temporary command input: 42168e727371SKashyap D Desai * Adapter soft state Temp command Size of alloction 4217665484d8SDoug Ambrisko * 4218665484d8SDoug Ambrisko * Allocates DMAable memory for a temporary internal command. The allocated 4219665484d8SDoug Ambrisko * memory is initialized to all zeros upon successful loading of the dma 4220665484d8SDoug Ambrisko * mapped memory. 4221665484d8SDoug Ambrisko */ 42228e727371SKashyap D Desai int 42238e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, 42248e727371SKashyap D Desai struct mrsas_tmp_dcmd *tcmd, int size) 4225665484d8SDoug Ambrisko { 42268e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 42278e727371SKashyap D Desai 1, 0, 42288e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 42298e727371SKashyap D Desai BUS_SPACE_MAXADDR, 42308e727371SKashyap D Desai NULL, NULL, 42318e727371SKashyap D Desai size, 42328e727371SKashyap D Desai 1, 42338e727371SKashyap D Desai size, 42348e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 42358e727371SKashyap D Desai NULL, NULL, 4236665484d8SDoug Ambrisko &tcmd->tmp_dcmd_tag)) { 4237665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd tag\n"); 4238665484d8SDoug Ambrisko return (ENOMEM); 4239665484d8SDoug Ambrisko } 4240665484d8SDoug Ambrisko if (bus_dmamem_alloc(tcmd->tmp_dcmd_tag, (void **)&tcmd->tmp_dcmd_mem, 4241665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &tcmd->tmp_dcmd_dmamap)) { 4242665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd mem\n"); 4243665484d8SDoug Ambrisko return (ENOMEM); 4244665484d8SDoug Ambrisko } 4245665484d8SDoug Ambrisko if (bus_dmamap_load(tcmd->tmp_dcmd_tag, tcmd->tmp_dcmd_dmamap, 4246665484d8SDoug Ambrisko tcmd->tmp_dcmd_mem, size, mrsas_addr_cb, 4247665484d8SDoug Ambrisko &tcmd->tmp_dcmd_phys_addr, BUS_DMA_NOWAIT)) { 4248665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load tmp dcmd mem\n"); 4249665484d8SDoug Ambrisko return (ENOMEM); 4250665484d8SDoug Ambrisko } 4251665484d8SDoug Ambrisko memset(tcmd->tmp_dcmd_mem, 0, size); 4252665484d8SDoug Ambrisko return (0); 4253665484d8SDoug Ambrisko } 4254665484d8SDoug Ambrisko 42558e727371SKashyap D Desai /* 42568e727371SKashyap D Desai * mrsas_free_tmp_dcmd: Free memory for temporary command input: 42578e727371SKashyap D Desai * temporary dcmd pointer 4258665484d8SDoug Ambrisko * 42598e727371SKashyap D Desai * Deallocates memory of the temporary command for use in the construction of 42608e727371SKashyap D Desai * the internal DCMD. 4261665484d8SDoug Ambrisko */ 42628e727371SKashyap D Desai void 42638e727371SKashyap D Desai mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp) 4264665484d8SDoug Ambrisko { 4265665484d8SDoug Ambrisko if (tmp->tmp_dcmd_phys_addr) 4266665484d8SDoug Ambrisko bus_dmamap_unload(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_dmamap); 4267665484d8SDoug Ambrisko if (tmp->tmp_dcmd_mem != NULL) 4268665484d8SDoug Ambrisko bus_dmamem_free(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_mem, tmp->tmp_dcmd_dmamap); 4269665484d8SDoug Ambrisko if (tmp->tmp_dcmd_tag != NULL) 4270665484d8SDoug Ambrisko bus_dma_tag_destroy(tmp->tmp_dcmd_tag); 4271665484d8SDoug Ambrisko } 4272665484d8SDoug Ambrisko 42738e727371SKashyap D Desai /* 42748e727371SKashyap D Desai * mrsas_issue_blocked_abort_cmd: Aborts previously issued cmd input: 42758e727371SKashyap D Desai * Adapter soft state Previously issued cmd to be aborted 4276665484d8SDoug Ambrisko * 4277665484d8SDoug Ambrisko * This function is used to abort previously issued commands, such as AEN and 4278665484d8SDoug Ambrisko * RAID map sync map commands. The abort command is sent as a DCMD internal 4279665484d8SDoug Ambrisko * command and subsequently the driver will wait for a return status. The 4280665484d8SDoug Ambrisko * max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME seconds. 4281665484d8SDoug Ambrisko */ 42828e727371SKashyap D Desai static int 42838e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 4284665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort) 4285665484d8SDoug Ambrisko { 4286665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4287665484d8SDoug Ambrisko struct mrsas_abort_frame *abort_fr; 4288665484d8SDoug Ambrisko u_int8_t retcode = 0; 4289665484d8SDoug Ambrisko unsigned long total_time = 0; 4290665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 4291665484d8SDoug Ambrisko 4292665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4293665484d8SDoug Ambrisko if (!cmd) { 4294665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc for abort cmd\n"); 4295665484d8SDoug Ambrisko return (1); 4296665484d8SDoug Ambrisko } 4297665484d8SDoug Ambrisko abort_fr = &cmd->frame->abort; 4298665484d8SDoug Ambrisko 4299665484d8SDoug Ambrisko /* Prepare and issue the abort frame */ 4300665484d8SDoug Ambrisko abort_fr->cmd = MFI_CMD_ABORT; 4301665484d8SDoug Ambrisko abort_fr->cmd_status = 0xFF; 4302665484d8SDoug Ambrisko abort_fr->flags = 0; 4303665484d8SDoug Ambrisko abort_fr->abort_context = cmd_to_abort->index; 4304665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_lo = cmd_to_abort->frame_phys_addr; 4305665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_hi = 0; 4306665484d8SDoug Ambrisko 4307665484d8SDoug Ambrisko cmd->sync_cmd = 1; 4308665484d8SDoug Ambrisko cmd->cmd_status = 0xFF; 4309665484d8SDoug Ambrisko 4310665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 4311665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Fail to send abort command.\n"); 4312665484d8SDoug Ambrisko return (1); 4313665484d8SDoug Ambrisko } 4314665484d8SDoug Ambrisko /* Wait for this cmd to complete */ 4315665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4316665484d8SDoug Ambrisko while (1) { 4317665484d8SDoug Ambrisko if (cmd->cmd_status == 0xFF) { 4318665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 43198e727371SKashyap D Desai } else 4320665484d8SDoug Ambrisko break; 4321665484d8SDoug Ambrisko total_time++; 4322665484d8SDoug Ambrisko if (total_time >= max_wait) { 4323665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Abort cmd timed out after %d sec.\n", max_wait); 4324665484d8SDoug Ambrisko retcode = 1; 4325665484d8SDoug Ambrisko break; 4326665484d8SDoug Ambrisko } 4327665484d8SDoug Ambrisko } 4328665484d8SDoug Ambrisko 4329665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4330665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4331665484d8SDoug Ambrisko return (retcode); 4332665484d8SDoug Ambrisko } 4333665484d8SDoug Ambrisko 43348e727371SKashyap D Desai /* 43358e727371SKashyap D Desai * mrsas_complete_abort: Completes aborting a command input: 43368e727371SKashyap D Desai * Adapter soft state Cmd that was issued to abort another cmd 4337665484d8SDoug Ambrisko * 43388e727371SKashyap D Desai * The mrsas_issue_blocked_abort_cmd() function waits for the command status to 43398e727371SKashyap D Desai * change after sending the command. This function is called from 4340665484d8SDoug Ambrisko * mrsas_complete_mptmfi_passthru() to wake up the sleep thread associated. 4341665484d8SDoug Ambrisko */ 43428e727371SKashyap D Desai void 43438e727371SKashyap D Desai mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4344665484d8SDoug Ambrisko { 4345665484d8SDoug Ambrisko if (cmd->sync_cmd) { 4346665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4347665484d8SDoug Ambrisko cmd->cmd_status = 0; 4348665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4349665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 4350665484d8SDoug Ambrisko } 4351665484d8SDoug Ambrisko return; 4352665484d8SDoug Ambrisko } 4353665484d8SDoug Ambrisko 43548e727371SKashyap D Desai /* 43558e727371SKashyap D Desai * mrsas_aen_handler: AEN processing callback function from thread context 4356665484d8SDoug Ambrisko * input: Adapter soft state 4357665484d8SDoug Ambrisko * 43588e727371SKashyap D Desai * Asynchronous event handler 4359665484d8SDoug Ambrisko */ 43608e727371SKashyap D Desai void 43618e727371SKashyap D Desai mrsas_aen_handler(struct mrsas_softc *sc) 4362665484d8SDoug Ambrisko { 4363665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 4364665484d8SDoug Ambrisko int doscan = 0; 4365665484d8SDoug Ambrisko u_int32_t seq_num; 4366f0c7594bSKashyap D Desai int error, fail_aen = 0; 4367665484d8SDoug Ambrisko 43685bae00d6SSteven Hartland if (sc == NULL) { 43695bae00d6SSteven Hartland printf("invalid instance!\n"); 4370665484d8SDoug Ambrisko return; 4371665484d8SDoug Ambrisko } 4372665484d8SDoug Ambrisko if (sc->evt_detail_mem) { 4373665484d8SDoug Ambrisko switch (sc->evt_detail_mem->code) { 4374665484d8SDoug Ambrisko case MR_EVT_PD_INSERTED: 4375f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4376f0c7594bSKashyap D Desai if (!fail_aen) 4377665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4378f0c7594bSKashyap D Desai else 4379f0c7594bSKashyap D Desai goto skip_register_aen; 4380665484d8SDoug Ambrisko doscan = 0; 4381665484d8SDoug Ambrisko break; 4382665484d8SDoug Ambrisko case MR_EVT_PD_REMOVED: 4383f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4384f0c7594bSKashyap D Desai if (!fail_aen) 4385665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4386f0c7594bSKashyap D Desai else 4387f0c7594bSKashyap D Desai goto skip_register_aen; 4388665484d8SDoug Ambrisko doscan = 0; 4389665484d8SDoug Ambrisko break; 4390665484d8SDoug Ambrisko case MR_EVT_LD_OFFLINE: 4391665484d8SDoug Ambrisko case MR_EVT_CFG_CLEARED: 4392665484d8SDoug Ambrisko case MR_EVT_LD_DELETED: 4393665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4394665484d8SDoug Ambrisko doscan = 0; 4395665484d8SDoug Ambrisko break; 4396665484d8SDoug Ambrisko case MR_EVT_LD_CREATED: 4397f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4398f0c7594bSKashyap D Desai if (!fail_aen) 4399665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4400f0c7594bSKashyap D Desai else 4401f0c7594bSKashyap D Desai goto skip_register_aen; 4402665484d8SDoug Ambrisko doscan = 0; 4403665484d8SDoug Ambrisko break; 4404665484d8SDoug Ambrisko case MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED: 4405665484d8SDoug Ambrisko case MR_EVT_FOREIGN_CFG_IMPORTED: 4406665484d8SDoug Ambrisko case MR_EVT_LD_STATE_CHANGE: 4407665484d8SDoug Ambrisko doscan = 1; 4408665484d8SDoug Ambrisko break; 4409665484d8SDoug Ambrisko default: 4410665484d8SDoug Ambrisko doscan = 0; 4411665484d8SDoug Ambrisko break; 4412665484d8SDoug Ambrisko } 4413665484d8SDoug Ambrisko } else { 4414665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "invalid evt_detail\n"); 4415665484d8SDoug Ambrisko return; 4416665484d8SDoug Ambrisko } 4417665484d8SDoug Ambrisko if (doscan) { 4418f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4419f0c7594bSKashyap D Desai if (!fail_aen) { 4420665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 1\n"); 4421665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4422f0c7594bSKashyap D Desai } else 4423f0c7594bSKashyap D Desai goto skip_register_aen; 4424f0c7594bSKashyap D Desai 4425f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4426f0c7594bSKashyap D Desai if (!fail_aen) { 4427665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 0\n"); 4428665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4429f0c7594bSKashyap D Desai } else 4430f0c7594bSKashyap D Desai goto skip_register_aen; 4431665484d8SDoug Ambrisko } 4432665484d8SDoug Ambrisko seq_num = sc->evt_detail_mem->seq_num + 1; 4433665484d8SDoug Ambrisko 44348e727371SKashyap D Desai /* Register AEN with FW for latest sequence number plus 1 */ 4435665484d8SDoug Ambrisko class_locale.members.reserved = 0; 4436665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 4437665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 4438665484d8SDoug Ambrisko 4439665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) 4440665484d8SDoug Ambrisko return; 4441665484d8SDoug Ambrisko 4442665484d8SDoug Ambrisko mtx_lock(&sc->aen_lock); 4443665484d8SDoug Ambrisko error = mrsas_register_aen(sc, seq_num, 4444665484d8SDoug Ambrisko class_locale.word); 4445665484d8SDoug Ambrisko mtx_unlock(&sc->aen_lock); 4446665484d8SDoug Ambrisko 4447665484d8SDoug Ambrisko if (error) 4448665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "register aen failed error %x\n", error); 4449665484d8SDoug Ambrisko 4450f0c7594bSKashyap D Desai skip_register_aen: 4451f0c7594bSKashyap D Desai return; 4452f0c7594bSKashyap D Desai 4453665484d8SDoug Ambrisko } 4454665484d8SDoug Ambrisko 4455665484d8SDoug Ambrisko 44568e727371SKashyap D Desai /* 4457665484d8SDoug Ambrisko * mrsas_complete_aen: Completes AEN command 4458665484d8SDoug Ambrisko * input: Adapter soft state 4459665484d8SDoug Ambrisko * Cmd that was issued to abort another cmd 4460665484d8SDoug Ambrisko * 44618e727371SKashyap D Desai * This function will be called from ISR and will continue event processing from 44628e727371SKashyap D Desai * thread context by enqueuing task in ev_tq (callback function 44638e727371SKashyap D Desai * "mrsas_aen_handler"). 4464665484d8SDoug Ambrisko */ 44658e727371SKashyap D Desai void 44668e727371SKashyap D Desai mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4467665484d8SDoug Ambrisko { 4468665484d8SDoug Ambrisko /* 44698e727371SKashyap D Desai * Don't signal app if it is just an aborted previously registered 44708e727371SKashyap D Desai * aen 4471665484d8SDoug Ambrisko */ 4472665484d8SDoug Ambrisko if ((!cmd->abort_aen) && (sc->remove_in_progress == 0)) { 4473da011113SKashyap D Desai sc->mrsas_aen_triggered = 1; 4474ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 4475da011113SKashyap D Desai if (sc->mrsas_poll_waiting) { 4476da011113SKashyap D Desai sc->mrsas_poll_waiting = 0; 4477da011113SKashyap D Desai selwakeup(&sc->mrsas_select); 4478da011113SKashyap D Desai } 4479ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 44808e727371SKashyap D Desai } else 4481665484d8SDoug Ambrisko cmd->abort_aen = 0; 4482665484d8SDoug Ambrisko 4483665484d8SDoug Ambrisko sc->aen_cmd = NULL; 4484665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4485665484d8SDoug Ambrisko 4486665484d8SDoug Ambrisko if (!sc->remove_in_progress) 4487665484d8SDoug Ambrisko taskqueue_enqueue(sc->ev_tq, &sc->ev_task); 4488665484d8SDoug Ambrisko 4489665484d8SDoug Ambrisko return; 4490665484d8SDoug Ambrisko } 4491665484d8SDoug Ambrisko 4492665484d8SDoug Ambrisko static device_method_t mrsas_methods[] = { 4493665484d8SDoug Ambrisko DEVMETHOD(device_probe, mrsas_probe), 4494665484d8SDoug Ambrisko DEVMETHOD(device_attach, mrsas_attach), 4495665484d8SDoug Ambrisko DEVMETHOD(device_detach, mrsas_detach), 4496665484d8SDoug Ambrisko DEVMETHOD(device_suspend, mrsas_suspend), 4497665484d8SDoug Ambrisko DEVMETHOD(device_resume, mrsas_resume), 4498665484d8SDoug Ambrisko DEVMETHOD(bus_print_child, bus_generic_print_child), 4499665484d8SDoug Ambrisko DEVMETHOD(bus_driver_added, bus_generic_driver_added), 4500665484d8SDoug Ambrisko {0, 0} 4501665484d8SDoug Ambrisko }; 4502665484d8SDoug Ambrisko 4503665484d8SDoug Ambrisko static driver_t mrsas_driver = { 4504665484d8SDoug Ambrisko "mrsas", 4505665484d8SDoug Ambrisko mrsas_methods, 4506665484d8SDoug Ambrisko sizeof(struct mrsas_softc) 4507665484d8SDoug Ambrisko }; 4508665484d8SDoug Ambrisko 4509665484d8SDoug Ambrisko static devclass_t mrsas_devclass; 45108e727371SKashyap D Desai 4511665484d8SDoug Ambrisko DRIVER_MODULE(mrsas, pci, mrsas_driver, mrsas_devclass, 0, 0); 4512665484d8SDoug Ambrisko MODULE_DEPEND(mrsas, cam, 1, 1, 1); 4513