1665484d8SDoug Ambrisko /* 2ecea5be4SKashyap D Desai * Copyright (c) 2015, AVAGO Tech. All rights reserved. Author: Marian Choy 38e727371SKashyap D Desai * Copyright (c) 2014, LSI Corp. All rights reserved. Author: Marian Choy 4ecea5be4SKashyap D Desai * Support: freebsdraid@avagotech.com 5665484d8SDoug Ambrisko * 6665484d8SDoug Ambrisko * Redistribution and use in source and binary forms, with or without 78e727371SKashyap D Desai * modification, are permitted provided that the following conditions are 88e727371SKashyap D Desai * met: 9665484d8SDoug Ambrisko * 108e727371SKashyap D Desai * 1. Redistributions of source code must retain the above copyright notice, 118e727371SKashyap D Desai * this list of conditions and the following disclaimer. 2. Redistributions 128e727371SKashyap D Desai * in binary form must reproduce the above copyright notice, this list of 138e727371SKashyap D Desai * conditions and the following disclaimer in the documentation and/or other 148e727371SKashyap D Desai * materials provided with the distribution. 3. Neither the name of the 158e727371SKashyap D Desai * <ORGANIZATION> nor the names of its contributors may be used to endorse or 168e727371SKashyap D Desai * promote products derived from this software without specific prior written 178e727371SKashyap D Desai * permission. 18665484d8SDoug Ambrisko * 198e727371SKashyap D Desai * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 208e727371SKashyap D Desai * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 218e727371SKashyap D Desai * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 228e727371SKashyap D Desai * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 238e727371SKashyap D Desai * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 248e727371SKashyap D Desai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 258e727371SKashyap D Desai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 268e727371SKashyap D Desai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 278e727371SKashyap D Desai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 288e727371SKashyap D Desai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29665484d8SDoug Ambrisko * POSSIBILITY OF SUCH DAMAGE. 30665484d8SDoug Ambrisko * 318e727371SKashyap D Desai * The views and conclusions contained in the software and documentation are 328e727371SKashyap D Desai * those of the authors and should not be interpreted as representing 33665484d8SDoug Ambrisko * official policies,either expressed or implied, of the FreeBSD Project. 34665484d8SDoug Ambrisko * 35ecea5be4SKashyap D Desai * Send feedback to: <megaraidfbsd@avagotech.com> Mail to: AVAGO TECHNOLOGIES 1621 368e727371SKashyap D Desai * Barber Lane, Milpitas, CA 95035 ATTN: MegaRaid FreeBSD 37665484d8SDoug Ambrisko * 38665484d8SDoug Ambrisko */ 39665484d8SDoug Ambrisko 40665484d8SDoug Ambrisko #include <sys/cdefs.h> 41665484d8SDoug Ambrisko __FBSDID("$FreeBSD$"); 42665484d8SDoug Ambrisko 43665484d8SDoug Ambrisko #include <dev/mrsas/mrsas.h> 44665484d8SDoug Ambrisko #include <dev/mrsas/mrsas_ioctl.h> 45665484d8SDoug Ambrisko 46665484d8SDoug Ambrisko #include <cam/cam.h> 47665484d8SDoug Ambrisko #include <cam/cam_ccb.h> 48665484d8SDoug Ambrisko 49665484d8SDoug Ambrisko #include <sys/sysctl.h> 50665484d8SDoug Ambrisko #include <sys/types.h> 518071588dSKashyap D Desai #include <sys/sysent.h> 52665484d8SDoug Ambrisko #include <sys/kthread.h> 53665484d8SDoug Ambrisko #include <sys/taskqueue.h> 54d18d1b47SKashyap D Desai #include <sys/smp.h> 55665484d8SDoug Ambrisko 56665484d8SDoug Ambrisko 57665484d8SDoug Ambrisko /* 58665484d8SDoug Ambrisko * Function prototypes 59665484d8SDoug Ambrisko */ 60665484d8SDoug Ambrisko static d_open_t mrsas_open; 61665484d8SDoug Ambrisko static d_close_t mrsas_close; 62665484d8SDoug Ambrisko static d_read_t mrsas_read; 63665484d8SDoug Ambrisko static d_write_t mrsas_write; 64665484d8SDoug Ambrisko static d_ioctl_t mrsas_ioctl; 65da011113SKashyap D Desai static d_poll_t mrsas_poll; 66665484d8SDoug Ambrisko 678071588dSKashyap D Desai static void mrsas_ich_startup(void *arg); 68536094dcSKashyap D Desai static struct mrsas_mgmt_info mrsas_mgmt_info; 69665484d8SDoug Ambrisko static struct mrsas_ident *mrsas_find_ident(device_t); 70d18d1b47SKashyap D Desai static int mrsas_setup_msix(struct mrsas_softc *sc); 71d18d1b47SKashyap D Desai static int mrsas_allocate_msix(struct mrsas_softc *sc); 72665484d8SDoug Ambrisko static void mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode); 73665484d8SDoug Ambrisko static void mrsas_flush_cache(struct mrsas_softc *sc); 74665484d8SDoug Ambrisko static void mrsas_reset_reply_desc(struct mrsas_softc *sc); 75665484d8SDoug Ambrisko static void mrsas_ocr_thread(void *arg); 76665484d8SDoug Ambrisko static int mrsas_get_map_info(struct mrsas_softc *sc); 77665484d8SDoug Ambrisko static int mrsas_get_ld_map_info(struct mrsas_softc *sc); 78665484d8SDoug Ambrisko static int mrsas_sync_map_info(struct mrsas_softc *sc); 79665484d8SDoug Ambrisko static int mrsas_get_pd_list(struct mrsas_softc *sc); 80665484d8SDoug Ambrisko static int mrsas_get_ld_list(struct mrsas_softc *sc); 81665484d8SDoug Ambrisko static int mrsas_setup_irq(struct mrsas_softc *sc); 82665484d8SDoug Ambrisko static int mrsas_alloc_mem(struct mrsas_softc *sc); 83665484d8SDoug Ambrisko static int mrsas_init_fw(struct mrsas_softc *sc); 84665484d8SDoug Ambrisko static int mrsas_setup_raidmap(struct mrsas_softc *sc); 85a688fcd0SKashyap D Desai static void megasas_setup_jbod_map(struct mrsas_softc *sc); 86a688fcd0SKashyap D Desai static int megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend); 87665484d8SDoug Ambrisko static int mrsas_clear_intr(struct mrsas_softc *sc); 88af51c29fSKashyap D Desai static int mrsas_get_ctrl_info(struct mrsas_softc *sc); 89af51c29fSKashyap D Desai static void mrsas_update_ext_vd_details(struct mrsas_softc *sc); 908e727371SKashyap D Desai static int 918e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 92665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort); 93dbcc81dfSKashyap D Desai static struct mrsas_softc * 94dbcc81dfSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, 955844115eSKashyap D Desai u_long cmd, caddr_t arg); 96665484d8SDoug Ambrisko u_int32_t mrsas_read_reg(struct mrsas_softc *sc, int offset); 978e727371SKashyap D Desai u_int8_t 988e727371SKashyap D Desai mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, 99665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd); 100daeed973SKashyap D Desai void mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc); 101665484d8SDoug Ambrisko int mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr); 102665484d8SDoug Ambrisko int mrsas_init_adapter(struct mrsas_softc *sc); 103665484d8SDoug Ambrisko int mrsas_alloc_mpt_cmds(struct mrsas_softc *sc); 104665484d8SDoug Ambrisko int mrsas_alloc_ioc_cmd(struct mrsas_softc *sc); 105665484d8SDoug Ambrisko int mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc); 106665484d8SDoug Ambrisko int mrsas_ioc_init(struct mrsas_softc *sc); 107665484d8SDoug Ambrisko int mrsas_bus_scan(struct mrsas_softc *sc); 108665484d8SDoug Ambrisko int mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 109665484d8SDoug Ambrisko int mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 110f0c7594bSKashyap D Desai int mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason); 111f0c7594bSKashyap D Desai int mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason); 1124bb0a4f0SKashyap D Desai int mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex); 1138e727371SKashyap D Desai int 1148e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, 115665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd); 1168e727371SKashyap D Desai int 1178e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, struct mrsas_tmp_dcmd *tcmd, 118665484d8SDoug Ambrisko int size); 119665484d8SDoug Ambrisko void mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd); 120665484d8SDoug Ambrisko void mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 121665484d8SDoug Ambrisko void mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 122665484d8SDoug Ambrisko void mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 123665484d8SDoug Ambrisko void mrsas_disable_intr(struct mrsas_softc *sc); 124665484d8SDoug Ambrisko void mrsas_enable_intr(struct mrsas_softc *sc); 125665484d8SDoug Ambrisko void mrsas_free_ioc_cmd(struct mrsas_softc *sc); 126665484d8SDoug Ambrisko void mrsas_free_mem(struct mrsas_softc *sc); 127665484d8SDoug Ambrisko void mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp); 128665484d8SDoug Ambrisko void mrsas_isr(void *arg); 129665484d8SDoug Ambrisko void mrsas_teardown_intr(struct mrsas_softc *sc); 130665484d8SDoug Ambrisko void mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error); 131665484d8SDoug Ambrisko void mrsas_kill_hba(struct mrsas_softc *sc); 132665484d8SDoug Ambrisko void mrsas_aen_handler(struct mrsas_softc *sc); 1338e727371SKashyap D Desai void 1348e727371SKashyap D Desai mrsas_write_reg(struct mrsas_softc *sc, int offset, 135665484d8SDoug Ambrisko u_int32_t value); 1368e727371SKashyap D Desai void 1378e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 138665484d8SDoug Ambrisko u_int32_t req_desc_hi); 139665484d8SDoug Ambrisko void mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc); 1408e727371SKashyap D Desai void 1418e727371SKashyap D Desai mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, 142665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd, u_int8_t status); 1438e727371SKashyap D Desai void 1448e727371SKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, u_int8_t status, 145665484d8SDoug Ambrisko u_int8_t extStatus); 146665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mrsas_get_mfi_cmd(struct mrsas_softc *sc); 1478e727371SKashyap D Desai 1488e727371SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *mrsas_build_mpt_cmd 1498e727371SKashyap D Desai (struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 150665484d8SDoug Ambrisko 151665484d8SDoug Ambrisko extern int mrsas_cam_attach(struct mrsas_softc *sc); 152665484d8SDoug Ambrisko extern void mrsas_cam_detach(struct mrsas_softc *sc); 153665484d8SDoug Ambrisko extern void mrsas_cmd_done(struct mrsas_softc *sc, struct mrsas_mpt_cmd *cmd); 154665484d8SDoug Ambrisko extern void mrsas_free_frame(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 155665484d8SDoug Ambrisko extern int mrsas_alloc_mfi_cmds(struct mrsas_softc *sc); 156665484d8SDoug Ambrisko extern struct mrsas_mpt_cmd *mrsas_get_mpt_cmd(struct mrsas_softc *sc); 157536094dcSKashyap D Desai extern int mrsas_passthru(struct mrsas_softc *sc, void *arg, u_long ioctlCmd); 158665484d8SDoug Ambrisko extern uint8_t MR_ValidateMapInfo(struct mrsas_softc *sc); 1594799d485SKashyap D Desai extern u_int16_t MR_GetLDTgtId(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 1604799d485SKashyap D Desai extern MR_LD_RAID *MR_LdRaidGet(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 161665484d8SDoug Ambrisko extern void mrsas_xpt_freeze(struct mrsas_softc *sc); 162665484d8SDoug Ambrisko extern void mrsas_xpt_release(struct mrsas_softc *sc); 1638e727371SKashyap D Desai extern MRSAS_REQUEST_DESCRIPTOR_UNION * 1648e727371SKashyap D Desai mrsas_get_request_desc(struct mrsas_softc *sc, 165665484d8SDoug Ambrisko u_int16_t index); 166665484d8SDoug Ambrisko extern int mrsas_bus_scan_sim(struct mrsas_softc *sc, struct cam_sim *sim); 167665484d8SDoug Ambrisko static int mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc); 168665484d8SDoug Ambrisko static void mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc); 1698e727371SKashyap D Desai 170665484d8SDoug Ambrisko SYSCTL_NODE(_hw, OID_AUTO, mrsas, CTLFLAG_RD, 0, "MRSAS Driver Parameters"); 171665484d8SDoug Ambrisko 1728e727371SKashyap D Desai /* 173665484d8SDoug Ambrisko * PCI device struct and table 174665484d8SDoug Ambrisko * 175665484d8SDoug Ambrisko */ 176665484d8SDoug Ambrisko typedef struct mrsas_ident { 177665484d8SDoug Ambrisko uint16_t vendor; 178665484d8SDoug Ambrisko uint16_t device; 179665484d8SDoug Ambrisko uint16_t subvendor; 180665484d8SDoug Ambrisko uint16_t subdevice; 181665484d8SDoug Ambrisko const char *desc; 182665484d8SDoug Ambrisko } MRSAS_CTLR_ID; 183665484d8SDoug Ambrisko 184665484d8SDoug Ambrisko MRSAS_CTLR_ID device_table[] = { 185ecea5be4SKashyap D Desai {0x1000, MRSAS_TBOLT, 0xffff, 0xffff, "AVAGO Thunderbolt SAS Controller"}, 186ecea5be4SKashyap D Desai {0x1000, MRSAS_INVADER, 0xffff, 0xffff, "AVAGO Invader SAS Controller"}, 187ecea5be4SKashyap D Desai {0x1000, MRSAS_FURY, 0xffff, 0xffff, "AVAGO Fury SAS Controller"}, 188c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER, 0xffff, 0xffff, "AVAGO Intruder SAS Controller"}, 189c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER_24, 0xffff, 0xffff, "AVAGO Intruder_24 SAS Controller"}, 1908cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_52, 0xffff, 0xffff, "AVAGO Cutlass_52 SAS Controller"}, 1918cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_53, 0xffff, 0xffff, "AVAGO Cutlass_53 SAS Controller"}, 192665484d8SDoug Ambrisko {0, 0, 0, 0, NULL} 193665484d8SDoug Ambrisko }; 194665484d8SDoug Ambrisko 1958e727371SKashyap D Desai /* 196665484d8SDoug Ambrisko * Character device entry points 197665484d8SDoug Ambrisko * 198665484d8SDoug Ambrisko */ 199665484d8SDoug Ambrisko static struct cdevsw mrsas_cdevsw = { 200665484d8SDoug Ambrisko .d_version = D_VERSION, 201665484d8SDoug Ambrisko .d_open = mrsas_open, 202665484d8SDoug Ambrisko .d_close = mrsas_close, 203665484d8SDoug Ambrisko .d_read = mrsas_read, 204665484d8SDoug Ambrisko .d_write = mrsas_write, 205665484d8SDoug Ambrisko .d_ioctl = mrsas_ioctl, 206da011113SKashyap D Desai .d_poll = mrsas_poll, 207665484d8SDoug Ambrisko .d_name = "mrsas", 208665484d8SDoug Ambrisko }; 209665484d8SDoug Ambrisko 210665484d8SDoug Ambrisko MALLOC_DEFINE(M_MRSAS, "mrsasbuf", "Buffers for the MRSAS driver"); 211665484d8SDoug Ambrisko 2128e727371SKashyap D Desai /* 2138e727371SKashyap D Desai * In the cdevsw routines, we find our softc by using the si_drv1 member of 2148e727371SKashyap D Desai * struct cdev. We set this variable to point to our softc in our attach 2158e727371SKashyap D Desai * routine when we create the /dev entry. 216665484d8SDoug Ambrisko */ 217665484d8SDoug Ambrisko int 2187fc5f329SJohn Baldwin mrsas_open(struct cdev *dev, int oflags, int devtype, struct thread *td) 219665484d8SDoug Ambrisko { 220665484d8SDoug Ambrisko struct mrsas_softc *sc; 221665484d8SDoug Ambrisko 222665484d8SDoug Ambrisko sc = dev->si_drv1; 223665484d8SDoug Ambrisko return (0); 224665484d8SDoug Ambrisko } 225665484d8SDoug Ambrisko 226665484d8SDoug Ambrisko int 2277fc5f329SJohn Baldwin mrsas_close(struct cdev *dev, int fflag, int devtype, struct thread *td) 228665484d8SDoug Ambrisko { 229665484d8SDoug Ambrisko struct mrsas_softc *sc; 230665484d8SDoug Ambrisko 231665484d8SDoug Ambrisko sc = dev->si_drv1; 232665484d8SDoug Ambrisko return (0); 233665484d8SDoug Ambrisko } 234665484d8SDoug Ambrisko 235665484d8SDoug Ambrisko int 236665484d8SDoug Ambrisko mrsas_read(struct cdev *dev, struct uio *uio, int ioflag) 237665484d8SDoug Ambrisko { 238665484d8SDoug Ambrisko struct mrsas_softc *sc; 239665484d8SDoug Ambrisko 240665484d8SDoug Ambrisko sc = dev->si_drv1; 241665484d8SDoug Ambrisko return (0); 242665484d8SDoug Ambrisko } 243665484d8SDoug Ambrisko int 244665484d8SDoug Ambrisko mrsas_write(struct cdev *dev, struct uio *uio, int ioflag) 245665484d8SDoug Ambrisko { 246665484d8SDoug Ambrisko struct mrsas_softc *sc; 247665484d8SDoug Ambrisko 248665484d8SDoug Ambrisko sc = dev->si_drv1; 249665484d8SDoug Ambrisko return (0); 250665484d8SDoug Ambrisko } 251665484d8SDoug Ambrisko 2528e727371SKashyap D Desai /* 253665484d8SDoug Ambrisko * Register Read/Write Functions 254665484d8SDoug Ambrisko * 255665484d8SDoug Ambrisko */ 256665484d8SDoug Ambrisko void 257665484d8SDoug Ambrisko mrsas_write_reg(struct mrsas_softc *sc, int offset, 258665484d8SDoug Ambrisko u_int32_t value) 259665484d8SDoug Ambrisko { 260665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 261665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 262665484d8SDoug Ambrisko 263665484d8SDoug Ambrisko bus_space_write_4(bus_tag, bus_handle, offset, value); 264665484d8SDoug Ambrisko } 265665484d8SDoug Ambrisko 266665484d8SDoug Ambrisko u_int32_t 267665484d8SDoug Ambrisko mrsas_read_reg(struct mrsas_softc *sc, int offset) 268665484d8SDoug Ambrisko { 269665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 270665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 271665484d8SDoug Ambrisko 272665484d8SDoug Ambrisko return ((u_int32_t)bus_space_read_4(bus_tag, bus_handle, offset)); 273665484d8SDoug Ambrisko } 274665484d8SDoug Ambrisko 275665484d8SDoug Ambrisko 2768e727371SKashyap D Desai /* 277665484d8SDoug Ambrisko * Interrupt Disable/Enable/Clear Functions 278665484d8SDoug Ambrisko * 279665484d8SDoug Ambrisko */ 2808e727371SKashyap D Desai void 2818e727371SKashyap D Desai mrsas_disable_intr(struct mrsas_softc *sc) 282665484d8SDoug Ambrisko { 283665484d8SDoug Ambrisko u_int32_t mask = 0xFFFFFFFF; 284665484d8SDoug Ambrisko u_int32_t status; 285665484d8SDoug Ambrisko 2862f863eb8SKashyap D Desai sc->mask_interrupts = 1; 287665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), mask); 288665484d8SDoug Ambrisko /* Dummy read to force pci flush */ 289665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 290665484d8SDoug Ambrisko } 291665484d8SDoug Ambrisko 2928e727371SKashyap D Desai void 2938e727371SKashyap D Desai mrsas_enable_intr(struct mrsas_softc *sc) 294665484d8SDoug Ambrisko { 295665484d8SDoug Ambrisko u_int32_t mask = MFI_FUSION_ENABLE_INTERRUPT_MASK; 296665484d8SDoug Ambrisko u_int32_t status; 297665484d8SDoug Ambrisko 2982f863eb8SKashyap D Desai sc->mask_interrupts = 0; 299665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), ~0); 300665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 301665484d8SDoug Ambrisko 302665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), ~mask); 303665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 304665484d8SDoug Ambrisko } 305665484d8SDoug Ambrisko 3068e727371SKashyap D Desai static int 3078e727371SKashyap D Desai mrsas_clear_intr(struct mrsas_softc *sc) 308665484d8SDoug Ambrisko { 309665484d8SDoug Ambrisko u_int32_t status, fw_status, fw_state; 310665484d8SDoug Ambrisko 311665484d8SDoug Ambrisko /* Read received interrupt */ 312665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 313665484d8SDoug Ambrisko 3148e727371SKashyap D Desai /* 3158e727371SKashyap D Desai * If FW state change interrupt is received, write to it again to 3168e727371SKashyap D Desai * clear 3178e727371SKashyap D Desai */ 318665484d8SDoug Ambrisko if (status & MRSAS_FW_STATE_CHNG_INTERRUPT) { 319665484d8SDoug Ambrisko fw_status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 320665484d8SDoug Ambrisko outbound_scratch_pad)); 321665484d8SDoug Ambrisko fw_state = fw_status & MFI_STATE_MASK; 322665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT) { 323665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW is in FAULT state!\n"); 324665484d8SDoug Ambrisko if (sc->ocr_thread_active) 325665484d8SDoug Ambrisko wakeup(&sc->ocr_chan); 326665484d8SDoug Ambrisko } 327665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), status); 328665484d8SDoug Ambrisko mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 329665484d8SDoug Ambrisko return (1); 330665484d8SDoug Ambrisko } 331665484d8SDoug Ambrisko /* Not our interrupt, so just return */ 332665484d8SDoug Ambrisko if (!(status & MFI_FUSION_ENABLE_INTERRUPT_MASK)) 333665484d8SDoug Ambrisko return (0); 334665484d8SDoug Ambrisko 335665484d8SDoug Ambrisko /* We got a reply interrupt */ 336665484d8SDoug Ambrisko return (1); 337665484d8SDoug Ambrisko } 338665484d8SDoug Ambrisko 3398e727371SKashyap D Desai /* 340665484d8SDoug Ambrisko * PCI Support Functions 341665484d8SDoug Ambrisko * 342665484d8SDoug Ambrisko */ 3438e727371SKashyap D Desai static struct mrsas_ident * 3448e727371SKashyap D Desai mrsas_find_ident(device_t dev) 345665484d8SDoug Ambrisko { 346665484d8SDoug Ambrisko struct mrsas_ident *pci_device; 347665484d8SDoug Ambrisko 3488e727371SKashyap D Desai for (pci_device = device_table; pci_device->vendor != 0; pci_device++) { 349665484d8SDoug Ambrisko if ((pci_device->vendor == pci_get_vendor(dev)) && 350665484d8SDoug Ambrisko (pci_device->device == pci_get_device(dev)) && 351665484d8SDoug Ambrisko ((pci_device->subvendor == pci_get_subvendor(dev)) || 352665484d8SDoug Ambrisko (pci_device->subvendor == 0xffff)) && 353665484d8SDoug Ambrisko ((pci_device->subdevice == pci_get_subdevice(dev)) || 354665484d8SDoug Ambrisko (pci_device->subdevice == 0xffff))) 355665484d8SDoug Ambrisko return (pci_device); 356665484d8SDoug Ambrisko } 357665484d8SDoug Ambrisko return (NULL); 358665484d8SDoug Ambrisko } 359665484d8SDoug Ambrisko 3608e727371SKashyap D Desai static int 3618e727371SKashyap D Desai mrsas_probe(device_t dev) 362665484d8SDoug Ambrisko { 363665484d8SDoug Ambrisko static u_int8_t first_ctrl = 1; 364665484d8SDoug Ambrisko struct mrsas_ident *id; 365665484d8SDoug Ambrisko 366665484d8SDoug Ambrisko if ((id = mrsas_find_ident(dev)) != NULL) { 367665484d8SDoug Ambrisko if (first_ctrl) { 368ecea5be4SKashyap D Desai printf("AVAGO MegaRAID SAS FreeBSD mrsas driver version: %s\n", 3698e727371SKashyap D Desai MRSAS_VERSION); 370665484d8SDoug Ambrisko first_ctrl = 0; 371665484d8SDoug Ambrisko } 372665484d8SDoug Ambrisko device_set_desc(dev, id->desc); 373665484d8SDoug Ambrisko /* between BUS_PROBE_DEFAULT and BUS_PROBE_LOW_PRIORITY */ 374665484d8SDoug Ambrisko return (-30); 375665484d8SDoug Ambrisko } 376665484d8SDoug Ambrisko return (ENXIO); 377665484d8SDoug Ambrisko } 378665484d8SDoug Ambrisko 3798e727371SKashyap D Desai /* 380665484d8SDoug Ambrisko * mrsas_setup_sysctl: setup sysctl values for mrsas 381665484d8SDoug Ambrisko * input: Adapter instance soft state 382665484d8SDoug Ambrisko * 383665484d8SDoug Ambrisko * Setup sysctl entries for mrsas driver. 384665484d8SDoug Ambrisko */ 385665484d8SDoug Ambrisko static void 386665484d8SDoug Ambrisko mrsas_setup_sysctl(struct mrsas_softc *sc) 387665484d8SDoug Ambrisko { 388665484d8SDoug Ambrisko struct sysctl_ctx_list *sysctl_ctx = NULL; 389665484d8SDoug Ambrisko struct sysctl_oid *sysctl_tree = NULL; 390665484d8SDoug Ambrisko char tmpstr[80], tmpstr2[80]; 391665484d8SDoug Ambrisko 392665484d8SDoug Ambrisko /* 393665484d8SDoug Ambrisko * Setup the sysctl variable so the user can change the debug level 394665484d8SDoug Ambrisko * on the fly. 395665484d8SDoug Ambrisko */ 396665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "MRSAS controller %d", 397665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 398665484d8SDoug Ambrisko snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mrsas_dev)); 399665484d8SDoug Ambrisko 400665484d8SDoug Ambrisko sysctl_ctx = device_get_sysctl_ctx(sc->mrsas_dev); 401665484d8SDoug Ambrisko if (sysctl_ctx != NULL) 402665484d8SDoug Ambrisko sysctl_tree = device_get_sysctl_tree(sc->mrsas_dev); 403665484d8SDoug Ambrisko 404665484d8SDoug Ambrisko if (sysctl_tree == NULL) { 405665484d8SDoug Ambrisko sysctl_ctx_init(&sc->sysctl_ctx); 406665484d8SDoug Ambrisko sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 407665484d8SDoug Ambrisko SYSCTL_STATIC_CHILDREN(_hw_mrsas), OID_AUTO, tmpstr2, 408665484d8SDoug Ambrisko CTLFLAG_RD, 0, tmpstr); 409665484d8SDoug Ambrisko if (sc->sysctl_tree == NULL) 410665484d8SDoug Ambrisko return; 411665484d8SDoug Ambrisko sysctl_ctx = &sc->sysctl_ctx; 412665484d8SDoug Ambrisko sysctl_tree = sc->sysctl_tree; 413665484d8SDoug Ambrisko } 414665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 415665484d8SDoug Ambrisko OID_AUTO, "disable_ocr", CTLFLAG_RW, &sc->disableOnlineCtrlReset, 0, 416665484d8SDoug Ambrisko "Disable the use of OCR"); 417665484d8SDoug Ambrisko 418665484d8SDoug Ambrisko SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 419665484d8SDoug Ambrisko OID_AUTO, "driver_version", CTLFLAG_RD, MRSAS_VERSION, 420665484d8SDoug Ambrisko strlen(MRSAS_VERSION), "driver version"); 421665484d8SDoug Ambrisko 422665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 423665484d8SDoug Ambrisko OID_AUTO, "reset_count", CTLFLAG_RD, 424665484d8SDoug Ambrisko &sc->reset_count, 0, "number of ocr from start of the day"); 425665484d8SDoug Ambrisko 426665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 427665484d8SDoug Ambrisko OID_AUTO, "fw_outstanding", CTLFLAG_RD, 428f0188618SHans Petter Selasky &sc->fw_outstanding.val_rdonly, 0, "FW outstanding commands"); 429665484d8SDoug Ambrisko 430665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 431665484d8SDoug Ambrisko OID_AUTO, "io_cmds_highwater", CTLFLAG_RD, 432665484d8SDoug Ambrisko &sc->io_cmds_highwater, 0, "Max FW outstanding commands"); 433665484d8SDoug Ambrisko 434665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 435665484d8SDoug Ambrisko OID_AUTO, "mrsas_debug", CTLFLAG_RW, &sc->mrsas_debug, 0, 436665484d8SDoug Ambrisko "Driver debug level"); 437665484d8SDoug Ambrisko 438665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 439665484d8SDoug Ambrisko OID_AUTO, "mrsas_io_timeout", CTLFLAG_RW, &sc->mrsas_io_timeout, 440665484d8SDoug Ambrisko 0, "Driver IO timeout value in mili-second."); 441665484d8SDoug Ambrisko 442665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 443665484d8SDoug Ambrisko OID_AUTO, "mrsas_fw_fault_check_delay", CTLFLAG_RW, 444665484d8SDoug Ambrisko &sc->mrsas_fw_fault_check_delay, 445665484d8SDoug Ambrisko 0, "FW fault check thread delay in seconds. <default is 1 sec>"); 446665484d8SDoug Ambrisko 447665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 448665484d8SDoug Ambrisko OID_AUTO, "reset_in_progress", CTLFLAG_RD, 449665484d8SDoug Ambrisko &sc->reset_in_progress, 0, "ocr in progress status"); 450665484d8SDoug Ambrisko 451665484d8SDoug Ambrisko } 452665484d8SDoug Ambrisko 4538e727371SKashyap D Desai /* 454665484d8SDoug Ambrisko * mrsas_get_tunables: get tunable parameters. 455665484d8SDoug Ambrisko * input: Adapter instance soft state 456665484d8SDoug Ambrisko * 457665484d8SDoug Ambrisko * Get tunable parameters. This will help to debug driver at boot time. 458665484d8SDoug Ambrisko */ 459665484d8SDoug Ambrisko static void 460665484d8SDoug Ambrisko mrsas_get_tunables(struct mrsas_softc *sc) 461665484d8SDoug Ambrisko { 462665484d8SDoug Ambrisko char tmpstr[80]; 463665484d8SDoug Ambrisko 464665484d8SDoug Ambrisko /* XXX default to some debugging for now */ 465665484d8SDoug Ambrisko sc->mrsas_debug = MRSAS_FAULT; 466665484d8SDoug Ambrisko sc->mrsas_io_timeout = MRSAS_IO_TIMEOUT; 467665484d8SDoug Ambrisko sc->mrsas_fw_fault_check_delay = 1; 468665484d8SDoug Ambrisko sc->reset_count = 0; 469665484d8SDoug Ambrisko sc->reset_in_progress = 0; 470665484d8SDoug Ambrisko 471665484d8SDoug Ambrisko /* 472665484d8SDoug Ambrisko * Grab the global variables. 473665484d8SDoug Ambrisko */ 474665484d8SDoug Ambrisko TUNABLE_INT_FETCH("hw.mrsas.debug_level", &sc->mrsas_debug); 475665484d8SDoug Ambrisko 47616dc2814SKashyap D Desai /* 47716dc2814SKashyap D Desai * Grab the global variables. 47816dc2814SKashyap D Desai */ 47916dc2814SKashyap D Desai TUNABLE_INT_FETCH("hw.mrsas.lb_pending_cmds", &sc->lb_pending_cmds); 48016dc2814SKashyap D Desai 481665484d8SDoug Ambrisko /* Grab the unit-instance variables */ 482665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "dev.mrsas.%d.debug_level", 483665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 484665484d8SDoug Ambrisko TUNABLE_INT_FETCH(tmpstr, &sc->mrsas_debug); 485665484d8SDoug Ambrisko } 486665484d8SDoug Ambrisko 4878e727371SKashyap D Desai /* 488665484d8SDoug Ambrisko * mrsas_alloc_evt_log_info cmd: Allocates memory to get event log information. 489665484d8SDoug Ambrisko * Used to get sequence number at driver load time. 490665484d8SDoug Ambrisko * input: Adapter soft state 491665484d8SDoug Ambrisko * 492665484d8SDoug Ambrisko * Allocates DMAable memory for the event log info internal command. 493665484d8SDoug Ambrisko */ 4948e727371SKashyap D Desai int 4958e727371SKashyap D Desai mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc) 496665484d8SDoug Ambrisko { 497665484d8SDoug Ambrisko int el_info_size; 498665484d8SDoug Ambrisko 499665484d8SDoug Ambrisko /* Allocate get event log info command */ 500665484d8SDoug Ambrisko el_info_size = sizeof(struct mrsas_evt_log_info); 5018e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 5028e727371SKashyap D Desai 1, 0, 5038e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 5048e727371SKashyap D Desai BUS_SPACE_MAXADDR, 5058e727371SKashyap D Desai NULL, NULL, 5068e727371SKashyap D Desai el_info_size, 5078e727371SKashyap D Desai 1, 5088e727371SKashyap D Desai el_info_size, 5098e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 5108e727371SKashyap D Desai NULL, NULL, 511665484d8SDoug Ambrisko &sc->el_info_tag)) { 512665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info tag\n"); 513665484d8SDoug Ambrisko return (ENOMEM); 514665484d8SDoug Ambrisko } 515665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->el_info_tag, (void **)&sc->el_info_mem, 516665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->el_info_dmamap)) { 517665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info cmd mem\n"); 518665484d8SDoug Ambrisko return (ENOMEM); 519665484d8SDoug Ambrisko } 520665484d8SDoug Ambrisko if (bus_dmamap_load(sc->el_info_tag, sc->el_info_dmamap, 521665484d8SDoug Ambrisko sc->el_info_mem, el_info_size, mrsas_addr_cb, 522665484d8SDoug Ambrisko &sc->el_info_phys_addr, BUS_DMA_NOWAIT)) { 523665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load event log info cmd mem\n"); 524665484d8SDoug Ambrisko return (ENOMEM); 525665484d8SDoug Ambrisko } 526665484d8SDoug Ambrisko memset(sc->el_info_mem, 0, el_info_size); 527665484d8SDoug Ambrisko return (0); 528665484d8SDoug Ambrisko } 529665484d8SDoug Ambrisko 5308e727371SKashyap D Desai /* 531665484d8SDoug Ambrisko * mrsas_free_evt_info_cmd: Free memory for Event log info command 532665484d8SDoug Ambrisko * input: Adapter soft state 533665484d8SDoug Ambrisko * 534665484d8SDoug Ambrisko * Deallocates memory for the event log info internal command. 535665484d8SDoug Ambrisko */ 5368e727371SKashyap D Desai void 5378e727371SKashyap D Desai mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc) 538665484d8SDoug Ambrisko { 539665484d8SDoug Ambrisko if (sc->el_info_phys_addr) 540665484d8SDoug Ambrisko bus_dmamap_unload(sc->el_info_tag, sc->el_info_dmamap); 541665484d8SDoug Ambrisko if (sc->el_info_mem != NULL) 542665484d8SDoug Ambrisko bus_dmamem_free(sc->el_info_tag, sc->el_info_mem, sc->el_info_dmamap); 543665484d8SDoug Ambrisko if (sc->el_info_tag != NULL) 544665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->el_info_tag); 545665484d8SDoug Ambrisko } 546665484d8SDoug Ambrisko 5478e727371SKashyap D Desai /* 548665484d8SDoug Ambrisko * mrsas_get_seq_num: Get latest event sequence number 549665484d8SDoug Ambrisko * @sc: Adapter soft state 550665484d8SDoug Ambrisko * @eli: Firmware event log sequence number information. 5518e727371SKashyap D Desai * 552665484d8SDoug Ambrisko * Firmware maintains a log of all events in a non-volatile area. 553665484d8SDoug Ambrisko * Driver get the sequence number using DCMD 554665484d8SDoug Ambrisko * "MR_DCMD_CTRL_EVENT_GET_INFO" at driver load time. 555665484d8SDoug Ambrisko */ 556665484d8SDoug Ambrisko 557665484d8SDoug Ambrisko static int 558665484d8SDoug Ambrisko mrsas_get_seq_num(struct mrsas_softc *sc, 559665484d8SDoug Ambrisko struct mrsas_evt_log_info *eli) 560665484d8SDoug Ambrisko { 561665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 562665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 563f0c7594bSKashyap D Desai u_int8_t do_ocr = 1, retcode = 0; 564665484d8SDoug Ambrisko 565665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 566665484d8SDoug Ambrisko 567665484d8SDoug Ambrisko if (!cmd) { 568665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 569665484d8SDoug Ambrisko return -ENOMEM; 570665484d8SDoug Ambrisko } 571665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 572665484d8SDoug Ambrisko 573665484d8SDoug Ambrisko if (mrsas_alloc_evt_log_info_cmd(sc) != SUCCESS) { 574665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate evt log info cmd\n"); 575665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 576665484d8SDoug Ambrisko return -ENOMEM; 577665484d8SDoug Ambrisko } 578665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 579665484d8SDoug Ambrisko 580665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 581665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 582665484d8SDoug Ambrisko dcmd->sge_count = 1; 583665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 584665484d8SDoug Ambrisko dcmd->timeout = 0; 585665484d8SDoug Ambrisko dcmd->pad_0 = 0; 586665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_evt_log_info); 587665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_EVENT_GET_INFO; 588665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = sc->el_info_phys_addr; 589665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_log_info); 590665484d8SDoug Ambrisko 591f0c7594bSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 592f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 593f0c7594bSKashyap D Desai goto dcmd_timeout; 594665484d8SDoug Ambrisko 595f0c7594bSKashyap D Desai do_ocr = 0; 596665484d8SDoug Ambrisko /* 597665484d8SDoug Ambrisko * Copy the data back into callers buffer 598665484d8SDoug Ambrisko */ 599665484d8SDoug Ambrisko memcpy(eli, sc->el_info_mem, sizeof(struct mrsas_evt_log_info)); 600665484d8SDoug Ambrisko mrsas_free_evt_log_info_cmd(sc); 601f0c7594bSKashyap D Desai 602f0c7594bSKashyap D Desai dcmd_timeout: 603f0c7594bSKashyap D Desai if (do_ocr) 604f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 605f0c7594bSKashyap D Desai else 606665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 607665484d8SDoug Ambrisko 608f0c7594bSKashyap D Desai return retcode; 609665484d8SDoug Ambrisko } 610665484d8SDoug Ambrisko 611665484d8SDoug Ambrisko 6128e727371SKashyap D Desai /* 613665484d8SDoug Ambrisko * mrsas_register_aen: Register for asynchronous event notification 614665484d8SDoug Ambrisko * @sc: Adapter soft state 615665484d8SDoug Ambrisko * @seq_num: Starting sequence number 616665484d8SDoug Ambrisko * @class_locale: Class of the event 6178e727371SKashyap D Desai * 618665484d8SDoug Ambrisko * This function subscribes for events beyond the @seq_num 619665484d8SDoug Ambrisko * and type @class_locale. 620665484d8SDoug Ambrisko * 6218e727371SKashyap D Desai */ 622665484d8SDoug Ambrisko static int 623665484d8SDoug Ambrisko mrsas_register_aen(struct mrsas_softc *sc, u_int32_t seq_num, 624665484d8SDoug Ambrisko u_int32_t class_locale_word) 625665484d8SDoug Ambrisko { 626665484d8SDoug Ambrisko int ret_val; 627665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 628665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 629665484d8SDoug Ambrisko union mrsas_evt_class_locale curr_aen; 630665484d8SDoug Ambrisko union mrsas_evt_class_locale prev_aen; 631665484d8SDoug Ambrisko 632665484d8SDoug Ambrisko /* 633665484d8SDoug Ambrisko * If there an AEN pending already (aen_cmd), check if the 6348e727371SKashyap D Desai * class_locale of that pending AEN is inclusive of the new AEN 6358e727371SKashyap D Desai * request we currently have. If it is, then we don't have to do 6368e727371SKashyap D Desai * anything. In other words, whichever events the current AEN request 6378e727371SKashyap D Desai * is subscribing to, have already been subscribed to. If the old_cmd 6388e727371SKashyap D Desai * is _not_ inclusive, then we have to abort that command, form a 6398e727371SKashyap D Desai * class_locale that is superset of both old and current and re-issue 6408e727371SKashyap D Desai * to the FW 6418e727371SKashyap D Desai */ 642665484d8SDoug Ambrisko 643665484d8SDoug Ambrisko curr_aen.word = class_locale_word; 644665484d8SDoug Ambrisko 645665484d8SDoug Ambrisko if (sc->aen_cmd) { 646665484d8SDoug Ambrisko 647665484d8SDoug Ambrisko prev_aen.word = sc->aen_cmd->frame->dcmd.mbox.w[1]; 648665484d8SDoug Ambrisko 649665484d8SDoug Ambrisko /* 650665484d8SDoug Ambrisko * A class whose enum value is smaller is inclusive of all 651665484d8SDoug Ambrisko * higher values. If a PROGRESS (= -1) was previously 652665484d8SDoug Ambrisko * registered, then a new registration requests for higher 653665484d8SDoug Ambrisko * classes need not be sent to FW. They are automatically 6548e727371SKashyap D Desai * included. Locale numbers don't have such hierarchy. They 6558e727371SKashyap D Desai * are bitmap values 656665484d8SDoug Ambrisko */ 657665484d8SDoug Ambrisko if ((prev_aen.members.class <= curr_aen.members.class) && 658665484d8SDoug Ambrisko !((prev_aen.members.locale & curr_aen.members.locale) ^ 659665484d8SDoug Ambrisko curr_aen.members.locale)) { 660665484d8SDoug Ambrisko /* 661665484d8SDoug Ambrisko * Previously issued event registration includes 662665484d8SDoug Ambrisko * current request. Nothing to do. 663665484d8SDoug Ambrisko */ 664665484d8SDoug Ambrisko return 0; 665665484d8SDoug Ambrisko } else { 666665484d8SDoug Ambrisko curr_aen.members.locale |= prev_aen.members.locale; 667665484d8SDoug Ambrisko 668665484d8SDoug Ambrisko if (prev_aen.members.class < curr_aen.members.class) 669665484d8SDoug Ambrisko curr_aen.members.class = prev_aen.members.class; 670665484d8SDoug Ambrisko 671665484d8SDoug Ambrisko sc->aen_cmd->abort_aen = 1; 672665484d8SDoug Ambrisko ret_val = mrsas_issue_blocked_abort_cmd(sc, 673665484d8SDoug Ambrisko sc->aen_cmd); 674665484d8SDoug Ambrisko 675665484d8SDoug Ambrisko if (ret_val) { 676731b7561SKashyap D Desai printf("mrsas: Failed to abort previous AEN command\n"); 677665484d8SDoug Ambrisko return ret_val; 678c2a20ff9SKashyap D Desai } else 679c2a20ff9SKashyap D Desai sc->aen_cmd = NULL; 680665484d8SDoug Ambrisko } 681665484d8SDoug Ambrisko } 682665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 683665484d8SDoug Ambrisko if (!cmd) 684731b7561SKashyap D Desai return ENOMEM; 685665484d8SDoug Ambrisko 686665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 687665484d8SDoug Ambrisko 688665484d8SDoug Ambrisko memset(sc->evt_detail_mem, 0, sizeof(struct mrsas_evt_detail)); 689665484d8SDoug Ambrisko 690665484d8SDoug Ambrisko /* 691665484d8SDoug Ambrisko * Prepare DCMD for aen registration 692665484d8SDoug Ambrisko */ 693665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 694665484d8SDoug Ambrisko 695665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 696665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 697665484d8SDoug Ambrisko dcmd->sge_count = 1; 698665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 699665484d8SDoug Ambrisko dcmd->timeout = 0; 700665484d8SDoug Ambrisko dcmd->pad_0 = 0; 701665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_evt_detail); 702665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_EVENT_WAIT; 703665484d8SDoug Ambrisko dcmd->mbox.w[0] = seq_num; 704665484d8SDoug Ambrisko sc->last_seq_num = seq_num; 705665484d8SDoug Ambrisko dcmd->mbox.w[1] = curr_aen.word; 706665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->evt_detail_phys_addr; 707665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_detail); 708665484d8SDoug Ambrisko 709665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) { 710665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 711665484d8SDoug Ambrisko return 0; 712665484d8SDoug Ambrisko } 713665484d8SDoug Ambrisko /* 714665484d8SDoug Ambrisko * Store reference to the cmd used to register for AEN. When an 715665484d8SDoug Ambrisko * application wants us to register for AEN, we have to abort this 716665484d8SDoug Ambrisko * cmd and re-register with a new EVENT LOCALE supplied by that app 717665484d8SDoug Ambrisko */ 718665484d8SDoug Ambrisko sc->aen_cmd = cmd; 719665484d8SDoug Ambrisko 720665484d8SDoug Ambrisko /* 7218e727371SKashyap D Desai * Issue the aen registration frame 722665484d8SDoug Ambrisko */ 723665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 724665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue AEN DCMD command.\n"); 725665484d8SDoug Ambrisko return (1); 726665484d8SDoug Ambrisko } 727665484d8SDoug Ambrisko return 0; 728665484d8SDoug Ambrisko } 7298e727371SKashyap D Desai 7308e727371SKashyap D Desai /* 7318e727371SKashyap D Desai * mrsas_start_aen: Subscribes to AEN during driver load time 732665484d8SDoug Ambrisko * @instance: Adapter soft state 733665484d8SDoug Ambrisko */ 7348e727371SKashyap D Desai static int 7358e727371SKashyap D Desai mrsas_start_aen(struct mrsas_softc *sc) 736665484d8SDoug Ambrisko { 737665484d8SDoug Ambrisko struct mrsas_evt_log_info eli; 738665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 739665484d8SDoug Ambrisko 740665484d8SDoug Ambrisko 741665484d8SDoug Ambrisko /* Get the latest sequence number from FW */ 742665484d8SDoug Ambrisko 743665484d8SDoug Ambrisko memset(&eli, 0, sizeof(eli)); 744665484d8SDoug Ambrisko 745665484d8SDoug Ambrisko if (mrsas_get_seq_num(sc, &eli)) 746665484d8SDoug Ambrisko return -1; 747665484d8SDoug Ambrisko 748665484d8SDoug Ambrisko /* Register AEN with FW for latest sequence number plus 1 */ 749665484d8SDoug Ambrisko class_locale.members.reserved = 0; 750665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 751665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 752665484d8SDoug Ambrisko 753665484d8SDoug Ambrisko return mrsas_register_aen(sc, eli.newest_seq_num + 1, 754665484d8SDoug Ambrisko class_locale.word); 755d18d1b47SKashyap D Desai 756665484d8SDoug Ambrisko } 757665484d8SDoug Ambrisko 7588e727371SKashyap D Desai /* 759d18d1b47SKashyap D Desai * mrsas_setup_msix: Allocate MSI-x vectors 7608e727371SKashyap D Desai * @sc: adapter soft state 761d18d1b47SKashyap D Desai */ 7628e727371SKashyap D Desai static int 7638e727371SKashyap D Desai mrsas_setup_msix(struct mrsas_softc *sc) 764d18d1b47SKashyap D Desai { 765d18d1b47SKashyap D Desai int i; 7668e727371SKashyap D Desai 767d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 768d18d1b47SKashyap D Desai sc->irq_context[i].sc = sc; 769d18d1b47SKashyap D Desai sc->irq_context[i].MSIxIndex = i; 770d18d1b47SKashyap D Desai sc->irq_id[i] = i + 1; 771d18d1b47SKashyap D Desai sc->mrsas_irq[i] = bus_alloc_resource_any 772d18d1b47SKashyap D Desai (sc->mrsas_dev, SYS_RES_IRQ, &sc->irq_id[i] 773d18d1b47SKashyap D Desai ,RF_ACTIVE); 774d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] == NULL) { 775d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Can't allocate MSI-x\n"); 776d18d1b47SKashyap D Desai goto irq_alloc_failed; 777d18d1b47SKashyap D Desai } 778d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, 779d18d1b47SKashyap D Desai sc->mrsas_irq[i], 780d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, 781d18d1b47SKashyap D Desai NULL, mrsas_isr, &sc->irq_context[i], 782d18d1b47SKashyap D Desai &sc->intr_handle[i])) { 783d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, 784d18d1b47SKashyap D Desai "Cannot set up MSI-x interrupt handler\n"); 785d18d1b47SKashyap D Desai goto irq_alloc_failed; 786d18d1b47SKashyap D Desai } 787d18d1b47SKashyap D Desai } 788d18d1b47SKashyap D Desai return SUCCESS; 789d18d1b47SKashyap D Desai 790d18d1b47SKashyap D Desai irq_alloc_failed: 791d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 792d18d1b47SKashyap D Desai return (FAIL); 793d18d1b47SKashyap D Desai } 794d18d1b47SKashyap D Desai 7958e727371SKashyap D Desai /* 796d18d1b47SKashyap D Desai * mrsas_allocate_msix: Setup MSI-x vectors 7978e727371SKashyap D Desai * @sc: adapter soft state 798d18d1b47SKashyap D Desai */ 7998e727371SKashyap D Desai static int 8008e727371SKashyap D Desai mrsas_allocate_msix(struct mrsas_softc *sc) 801d18d1b47SKashyap D Desai { 802d18d1b47SKashyap D Desai if (pci_alloc_msix(sc->mrsas_dev, &sc->msix_vectors) == 0) { 803d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Using MSI-X with %d number" 804d18d1b47SKashyap D Desai " of vectors\n", sc->msix_vectors); 805d18d1b47SKashyap D Desai } else { 806d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x setup failed\n"); 807d18d1b47SKashyap D Desai goto irq_alloc_failed; 808d18d1b47SKashyap D Desai } 809d18d1b47SKashyap D Desai return SUCCESS; 810d18d1b47SKashyap D Desai 811d18d1b47SKashyap D Desai irq_alloc_failed: 812d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 813d18d1b47SKashyap D Desai return (FAIL); 814d18d1b47SKashyap D Desai } 8158e727371SKashyap D Desai 8168e727371SKashyap D Desai /* 817665484d8SDoug Ambrisko * mrsas_attach: PCI entry point 8188e727371SKashyap D Desai * input: pointer to device struct 819665484d8SDoug Ambrisko * 8208e727371SKashyap D Desai * Performs setup of PCI and registers, initializes mutexes and linked lists, 8218e727371SKashyap D Desai * registers interrupts and CAM, and initializes the adapter/controller to 8228e727371SKashyap D Desai * its proper state. 823665484d8SDoug Ambrisko */ 8248e727371SKashyap D Desai static int 8258e727371SKashyap D Desai mrsas_attach(device_t dev) 826665484d8SDoug Ambrisko { 827665484d8SDoug Ambrisko struct mrsas_softc *sc = device_get_softc(dev); 828665484d8SDoug Ambrisko uint32_t cmd, bar, error; 829665484d8SDoug Ambrisko 8304bb0a4f0SKashyap D Desai memset(sc, 0, sizeof(struct mrsas_softc)); 8314bb0a4f0SKashyap D Desai 832665484d8SDoug Ambrisko /* Look up our softc and initialize its fields. */ 833665484d8SDoug Ambrisko sc->mrsas_dev = dev; 834665484d8SDoug Ambrisko sc->device_id = pci_get_device(dev); 835665484d8SDoug Ambrisko 836f9c63081SKashyap D Desai if ((sc->device_id == MRSAS_INVADER) || 837f9c63081SKashyap D Desai (sc->device_id == MRSAS_FURY) || 838f9c63081SKashyap D Desai (sc->device_id == MRSAS_INTRUDER) || 839f9c63081SKashyap D Desai (sc->device_id == MRSAS_INTRUDER_24) || 840f9c63081SKashyap D Desai (sc->device_id == MRSAS_CUTLASS_52) || 841f9c63081SKashyap D Desai (sc->device_id == MRSAS_CUTLASS_53)) { 842f9c63081SKashyap D Desai sc->mrsas_gen3_ctrl = 1; 843f9c63081SKashyap D Desai } 844f9c63081SKashyap D Desai 845665484d8SDoug Ambrisko mrsas_get_tunables(sc); 846665484d8SDoug Ambrisko 847665484d8SDoug Ambrisko /* 848665484d8SDoug Ambrisko * Set up PCI and registers 849665484d8SDoug Ambrisko */ 850665484d8SDoug Ambrisko cmd = pci_read_config(dev, PCIR_COMMAND, 2); 851665484d8SDoug Ambrisko if ((cmd & PCIM_CMD_PORTEN) == 0) { 852665484d8SDoug Ambrisko return (ENXIO); 853665484d8SDoug Ambrisko } 854665484d8SDoug Ambrisko /* Force the busmaster enable bit on. */ 855665484d8SDoug Ambrisko cmd |= PCIM_CMD_BUSMASTEREN; 856665484d8SDoug Ambrisko pci_write_config(dev, PCIR_COMMAND, cmd, 2); 857665484d8SDoug Ambrisko 858665484d8SDoug Ambrisko bar = pci_read_config(dev, MRSAS_PCI_BAR1, 4); 859665484d8SDoug Ambrisko 860665484d8SDoug Ambrisko sc->reg_res_id = MRSAS_PCI_BAR1;/* BAR1 offset */ 86143cd6160SJustin Hibbits if ((sc->reg_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 86243cd6160SJustin Hibbits &(sc->reg_res_id), RF_ACTIVE)) 863665484d8SDoug Ambrisko == NULL) { 864665484d8SDoug Ambrisko device_printf(dev, "Cannot allocate PCI registers\n"); 865665484d8SDoug Ambrisko goto attach_fail; 866665484d8SDoug Ambrisko } 867665484d8SDoug Ambrisko sc->bus_tag = rman_get_bustag(sc->reg_res); 868665484d8SDoug Ambrisko sc->bus_handle = rman_get_bushandle(sc->reg_res); 869665484d8SDoug Ambrisko 870665484d8SDoug Ambrisko /* Intialize mutexes */ 871665484d8SDoug Ambrisko mtx_init(&sc->sim_lock, "mrsas_sim_lock", NULL, MTX_DEF); 872665484d8SDoug Ambrisko mtx_init(&sc->pci_lock, "mrsas_pci_lock", NULL, MTX_DEF); 873665484d8SDoug Ambrisko mtx_init(&sc->io_lock, "mrsas_io_lock", NULL, MTX_DEF); 874665484d8SDoug Ambrisko mtx_init(&sc->aen_lock, "mrsas_aen_lock", NULL, MTX_DEF); 875665484d8SDoug Ambrisko mtx_init(&sc->ioctl_lock, "mrsas_ioctl_lock", NULL, MTX_SPIN); 876665484d8SDoug Ambrisko mtx_init(&sc->mpt_cmd_pool_lock, "mrsas_mpt_cmd_pool_lock", NULL, MTX_DEF); 877665484d8SDoug Ambrisko mtx_init(&sc->mfi_cmd_pool_lock, "mrsas_mfi_cmd_pool_lock", NULL, MTX_DEF); 878665484d8SDoug Ambrisko mtx_init(&sc->raidmap_lock, "mrsas_raidmap_lock", NULL, MTX_DEF); 879665484d8SDoug Ambrisko 880665484d8SDoug Ambrisko /* Intialize linked list */ 881665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mpt_cmd_list_head); 882665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mfi_cmd_list_head); 883665484d8SDoug Ambrisko 884f5fb2237SKashyap D Desai mrsas_atomic_set(&sc->fw_outstanding, 0); 885665484d8SDoug Ambrisko 886665484d8SDoug Ambrisko sc->io_cmds_highwater = 0; 887665484d8SDoug Ambrisko 888665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 889665484d8SDoug Ambrisko sc->UnevenSpanSupport = 0; 890665484d8SDoug Ambrisko 891d18d1b47SKashyap D Desai sc->msix_enable = 0; 892d18d1b47SKashyap D Desai 893665484d8SDoug Ambrisko /* Initialize Firmware */ 894665484d8SDoug Ambrisko if (mrsas_init_fw(sc) != SUCCESS) { 895665484d8SDoug Ambrisko goto attach_fail_fw; 896665484d8SDoug Ambrisko } 8978071588dSKashyap D Desai /* Register mrsas to CAM layer */ 898665484d8SDoug Ambrisko if ((mrsas_cam_attach(sc) != SUCCESS)) { 899665484d8SDoug Ambrisko goto attach_fail_cam; 900665484d8SDoug Ambrisko } 901665484d8SDoug Ambrisko /* Register IRQs */ 902665484d8SDoug Ambrisko if (mrsas_setup_irq(sc) != SUCCESS) { 903665484d8SDoug Ambrisko goto attach_fail_irq; 904665484d8SDoug Ambrisko } 905665484d8SDoug Ambrisko error = mrsas_kproc_create(mrsas_ocr_thread, sc, 906665484d8SDoug Ambrisko &sc->ocr_thread, 0, 0, "mrsas_ocr%d", 907665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 908665484d8SDoug Ambrisko if (error) { 9098071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error %d starting OCR thread\n", error); 9108071588dSKashyap D Desai goto attach_fail_ocr_thread; 911665484d8SDoug Ambrisko } 912536094dcSKashyap D Desai /* 9138071588dSKashyap D Desai * After FW initialization and OCR thread creation 9148071588dSKashyap D Desai * we will defer the cdev creation, AEN setup on ICH callback 915536094dcSKashyap D Desai */ 9168071588dSKashyap D Desai sc->mrsas_ich.ich_func = mrsas_ich_startup; 9178071588dSKashyap D Desai sc->mrsas_ich.ich_arg = sc; 9188071588dSKashyap D Desai if (config_intrhook_establish(&sc->mrsas_ich) != 0) { 9198071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Config hook is already established\n"); 9208071588dSKashyap D Desai } 9218071588dSKashyap D Desai mrsas_setup_sysctl(sc); 9228071588dSKashyap D Desai return SUCCESS; 923536094dcSKashyap D Desai 9248071588dSKashyap D Desai attach_fail_ocr_thread: 9258071588dSKashyap D Desai if (sc->ocr_thread_active) 9268071588dSKashyap D Desai wakeup(&sc->ocr_chan); 927665484d8SDoug Ambrisko attach_fail_irq: 928665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 929665484d8SDoug Ambrisko attach_fail_cam: 930665484d8SDoug Ambrisko mrsas_cam_detach(sc); 931665484d8SDoug Ambrisko attach_fail_fw: 932d18d1b47SKashyap D Desai /* if MSIX vector is allocated and FW Init FAILED then release MSIX */ 933d18d1b47SKashyap D Desai if (sc->msix_enable == 1) 934d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 935665484d8SDoug Ambrisko mrsas_free_mem(sc); 936665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 937665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 938665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 939665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 940665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 941665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 942665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 943665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 944665484d8SDoug Ambrisko attach_fail: 945665484d8SDoug Ambrisko if (sc->reg_res) { 946665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, SYS_RES_MEMORY, 947665484d8SDoug Ambrisko sc->reg_res_id, sc->reg_res); 948665484d8SDoug Ambrisko } 949665484d8SDoug Ambrisko return (ENXIO); 950665484d8SDoug Ambrisko } 951665484d8SDoug Ambrisko 9528e727371SKashyap D Desai /* 9538071588dSKashyap D Desai * Interrupt config hook 9548071588dSKashyap D Desai */ 9558071588dSKashyap D Desai static void 9568071588dSKashyap D Desai mrsas_ich_startup(void *arg) 9578071588dSKashyap D Desai { 9588071588dSKashyap D Desai struct mrsas_softc *sc = (struct mrsas_softc *)arg; 9598071588dSKashyap D Desai 9608071588dSKashyap D Desai /* 9618071588dSKashyap D Desai * Intialize a counting Semaphore to take care no. of concurrent IOCTLs 9628071588dSKashyap D Desai */ 963731b7561SKashyap D Desai sema_init(&sc->ioctl_count_sema, MRSAS_MAX_IOCTL_CMDS, 9648071588dSKashyap D Desai IOCTL_SEMA_DESCRIPTION); 9658071588dSKashyap D Desai 9668071588dSKashyap D Desai /* Create a /dev entry for mrsas controller. */ 9678071588dSKashyap D Desai sc->mrsas_cdev = make_dev(&mrsas_cdevsw, device_get_unit(sc->mrsas_dev), UID_ROOT, 9688071588dSKashyap D Desai GID_OPERATOR, (S_IRUSR | S_IWUSR | S_IRGRP | S_IWGRP), "mrsas%u", 9698071588dSKashyap D Desai device_get_unit(sc->mrsas_dev)); 9708071588dSKashyap D Desai 9718071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) { 9728071588dSKashyap D Desai make_dev_alias_p(MAKEDEV_CHECKNAME, 9738071588dSKashyap D Desai &sc->mrsas_linux_emulator_cdev, sc->mrsas_cdev, 9748071588dSKashyap D Desai "megaraid_sas_ioctl_node"); 9758071588dSKashyap D Desai } 9768071588dSKashyap D Desai if (sc->mrsas_cdev) 9778071588dSKashyap D Desai sc->mrsas_cdev->si_drv1 = sc; 9788071588dSKashyap D Desai 9798071588dSKashyap D Desai /* 9808071588dSKashyap D Desai * Add this controller to mrsas_mgmt_info structure so that it can be 9818071588dSKashyap D Desai * exported to management applications 9828071588dSKashyap D Desai */ 9838071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) 9848071588dSKashyap D Desai memset(&mrsas_mgmt_info, 0, sizeof(mrsas_mgmt_info)); 9858071588dSKashyap D Desai 9868071588dSKashyap D Desai mrsas_mgmt_info.count++; 9878071588dSKashyap D Desai mrsas_mgmt_info.sc_ptr[mrsas_mgmt_info.max_index] = sc; 9888071588dSKashyap D Desai mrsas_mgmt_info.max_index++; 9898071588dSKashyap D Desai 9908071588dSKashyap D Desai /* Enable Interrupts */ 9918071588dSKashyap D Desai mrsas_enable_intr(sc); 9928071588dSKashyap D Desai 9938071588dSKashyap D Desai /* Initiate AEN (Asynchronous Event Notification) */ 9948071588dSKashyap D Desai if (mrsas_start_aen(sc)) { 9958071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error: AEN registration FAILED !!! " 9968071588dSKashyap D Desai "Further events from the controller will not be communicated.\n" 9978071588dSKashyap D Desai "Either there is some problem in the controller" 9988071588dSKashyap D Desai "or the controller does not support AEN.\n" 9998071588dSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 10008071588dSKashyap D Desai } 10018071588dSKashyap D Desai if (sc->mrsas_ich.ich_arg != NULL) { 10028071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Disestablish mrsas intr hook\n"); 10038071588dSKashyap D Desai config_intrhook_disestablish(&sc->mrsas_ich); 10048071588dSKashyap D Desai sc->mrsas_ich.ich_arg = NULL; 10058071588dSKashyap D Desai } 10068071588dSKashyap D Desai } 10078071588dSKashyap D Desai 10088071588dSKashyap D Desai /* 1009665484d8SDoug Ambrisko * mrsas_detach: De-allocates and teardown resources 10108e727371SKashyap D Desai * input: pointer to device struct 1011665484d8SDoug Ambrisko * 10128e727371SKashyap D Desai * This function is the entry point for device disconnect and detach. 10138e727371SKashyap D Desai * It performs memory de-allocations, shutdown of the controller and various 1014665484d8SDoug Ambrisko * teardown and destroy resource functions. 1015665484d8SDoug Ambrisko */ 10168e727371SKashyap D Desai static int 10178e727371SKashyap D Desai mrsas_detach(device_t dev) 1018665484d8SDoug Ambrisko { 1019665484d8SDoug Ambrisko struct mrsas_softc *sc; 1020665484d8SDoug Ambrisko int i = 0; 1021665484d8SDoug Ambrisko 1022665484d8SDoug Ambrisko sc = device_get_softc(dev); 1023665484d8SDoug Ambrisko sc->remove_in_progress = 1; 1024536094dcSKashyap D Desai 1025839ee025SKashyap D Desai /* Destroy the character device so no other IOCTL will be handled */ 10268071588dSKashyap D Desai if ((device_get_unit(dev) == 0) && sc->mrsas_linux_emulator_cdev) 10278071588dSKashyap D Desai destroy_dev(sc->mrsas_linux_emulator_cdev); 1028839ee025SKashyap D Desai destroy_dev(sc->mrsas_cdev); 1029839ee025SKashyap D Desai 1030536094dcSKashyap D Desai /* 1031536094dcSKashyap D Desai * Take the instance off the instance array. Note that we will not 1032536094dcSKashyap D Desai * decrement the max_index. We let this array be sparse array 1033536094dcSKashyap D Desai */ 1034536094dcSKashyap D Desai for (i = 0; i < mrsas_mgmt_info.max_index; i++) { 1035536094dcSKashyap D Desai if (mrsas_mgmt_info.sc_ptr[i] == sc) { 1036536094dcSKashyap D Desai mrsas_mgmt_info.count--; 1037536094dcSKashyap D Desai mrsas_mgmt_info.sc_ptr[i] = NULL; 1038536094dcSKashyap D Desai break; 1039536094dcSKashyap D Desai } 1040536094dcSKashyap D Desai } 1041536094dcSKashyap D Desai 1042665484d8SDoug Ambrisko if (sc->ocr_thread_active) 1043665484d8SDoug Ambrisko wakeup(&sc->ocr_chan); 1044665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1045665484d8SDoug Ambrisko i++; 1046665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1047665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1048f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1049665484d8SDoug Ambrisko } 1050665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1051665484d8SDoug Ambrisko } 1052665484d8SDoug Ambrisko i = 0; 1053665484d8SDoug Ambrisko while (sc->ocr_thread_active) { 1054665484d8SDoug Ambrisko i++; 1055665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1056665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1057665484d8SDoug Ambrisko "[%2d]waiting for " 1058665484d8SDoug Ambrisko "mrsas_ocr thread to quit ocr %d\n", i, 1059665484d8SDoug Ambrisko sc->ocr_thread_active); 1060665484d8SDoug Ambrisko } 1061665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1062665484d8SDoug Ambrisko } 1063665484d8SDoug Ambrisko mrsas_flush_cache(sc); 1064665484d8SDoug Ambrisko mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN); 1065665484d8SDoug Ambrisko mrsas_disable_intr(sc); 1066665484d8SDoug Ambrisko mrsas_cam_detach(sc); 1067665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 1068665484d8SDoug Ambrisko mrsas_free_mem(sc); 1069665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 1070665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 1071665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 1072665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 1073665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 1074665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 1075665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 1076665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 1077839ee025SKashyap D Desai 1078839ee025SKashyap D Desai /* Wait for all the semaphores to be released */ 1079731b7561SKashyap D Desai while (sema_value(&sc->ioctl_count_sema) != MRSAS_MAX_IOCTL_CMDS) 1080839ee025SKashyap D Desai pause("mr_shutdown", hz); 1081839ee025SKashyap D Desai 1082839ee025SKashyap D Desai /* Destroy the counting semaphore created for Ioctl */ 1083839ee025SKashyap D Desai sema_destroy(&sc->ioctl_count_sema); 1084839ee025SKashyap D Desai 1085665484d8SDoug Ambrisko if (sc->reg_res) { 1086665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, 1087665484d8SDoug Ambrisko SYS_RES_MEMORY, sc->reg_res_id, sc->reg_res); 1088665484d8SDoug Ambrisko } 1089665484d8SDoug Ambrisko if (sc->sysctl_tree != NULL) 1090665484d8SDoug Ambrisko sysctl_ctx_free(&sc->sysctl_ctx); 1091839ee025SKashyap D Desai 1092665484d8SDoug Ambrisko return (0); 1093665484d8SDoug Ambrisko } 1094665484d8SDoug Ambrisko 10958e727371SKashyap D Desai /* 1096665484d8SDoug Ambrisko * mrsas_free_mem: Frees allocated memory 1097665484d8SDoug Ambrisko * input: Adapter instance soft state 1098665484d8SDoug Ambrisko * 1099665484d8SDoug Ambrisko * This function is called from mrsas_detach() to free previously allocated 1100665484d8SDoug Ambrisko * memory. 1101665484d8SDoug Ambrisko */ 11028e727371SKashyap D Desai void 11038e727371SKashyap D Desai mrsas_free_mem(struct mrsas_softc *sc) 1104665484d8SDoug Ambrisko { 1105665484d8SDoug Ambrisko int i; 1106665484d8SDoug Ambrisko u_int32_t max_cmd; 1107665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 1108665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 1109665484d8SDoug Ambrisko 1110665484d8SDoug Ambrisko /* 1111665484d8SDoug Ambrisko * Free RAID map memory 1112665484d8SDoug Ambrisko */ 11138e727371SKashyap D Desai for (i = 0; i < 2; i++) { 1114665484d8SDoug Ambrisko if (sc->raidmap_phys_addr[i]) 1115665484d8SDoug Ambrisko bus_dmamap_unload(sc->raidmap_tag[i], sc->raidmap_dmamap[i]); 1116665484d8SDoug Ambrisko if (sc->raidmap_mem[i] != NULL) 1117665484d8SDoug Ambrisko bus_dmamem_free(sc->raidmap_tag[i], sc->raidmap_mem[i], sc->raidmap_dmamap[i]); 1118665484d8SDoug Ambrisko if (sc->raidmap_tag[i] != NULL) 1119665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->raidmap_tag[i]); 11204799d485SKashyap D Desai 11214799d485SKashyap D Desai if (sc->ld_drv_map[i] != NULL) 11224799d485SKashyap D Desai free(sc->ld_drv_map[i], M_MRSAS); 1123665484d8SDoug Ambrisko } 1124a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 1125a688fcd0SKashyap D Desai if (sc->jbodmap_phys_addr[i]) 1126a688fcd0SKashyap D Desai bus_dmamap_unload(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i]); 1127a688fcd0SKashyap D Desai if (sc->jbodmap_mem[i] != NULL) 1128a688fcd0SKashyap D Desai bus_dmamem_free(sc->jbodmap_tag[i], sc->jbodmap_mem[i], sc->jbodmap_dmamap[i]); 1129a688fcd0SKashyap D Desai if (sc->jbodmap_tag[i] != NULL) 1130a688fcd0SKashyap D Desai bus_dma_tag_destroy(sc->jbodmap_tag[i]); 1131a688fcd0SKashyap D Desai } 1132665484d8SDoug Ambrisko /* 1133453130d9SPedro F. Giffuni * Free version buffer memory 1134665484d8SDoug Ambrisko */ 1135665484d8SDoug Ambrisko if (sc->verbuf_phys_addr) 1136665484d8SDoug Ambrisko bus_dmamap_unload(sc->verbuf_tag, sc->verbuf_dmamap); 1137665484d8SDoug Ambrisko if (sc->verbuf_mem != NULL) 1138665484d8SDoug Ambrisko bus_dmamem_free(sc->verbuf_tag, sc->verbuf_mem, sc->verbuf_dmamap); 1139665484d8SDoug Ambrisko if (sc->verbuf_tag != NULL) 1140665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->verbuf_tag); 1141665484d8SDoug Ambrisko 1142665484d8SDoug Ambrisko 1143665484d8SDoug Ambrisko /* 1144665484d8SDoug Ambrisko * Free sense buffer memory 1145665484d8SDoug Ambrisko */ 1146665484d8SDoug Ambrisko if (sc->sense_phys_addr) 1147665484d8SDoug Ambrisko bus_dmamap_unload(sc->sense_tag, sc->sense_dmamap); 1148665484d8SDoug Ambrisko if (sc->sense_mem != NULL) 1149665484d8SDoug Ambrisko bus_dmamem_free(sc->sense_tag, sc->sense_mem, sc->sense_dmamap); 1150665484d8SDoug Ambrisko if (sc->sense_tag != NULL) 1151665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->sense_tag); 1152665484d8SDoug Ambrisko 1153665484d8SDoug Ambrisko /* 1154665484d8SDoug Ambrisko * Free chain frame memory 1155665484d8SDoug Ambrisko */ 1156665484d8SDoug Ambrisko if (sc->chain_frame_phys_addr) 1157665484d8SDoug Ambrisko bus_dmamap_unload(sc->chain_frame_tag, sc->chain_frame_dmamap); 1158665484d8SDoug Ambrisko if (sc->chain_frame_mem != NULL) 1159665484d8SDoug Ambrisko bus_dmamem_free(sc->chain_frame_tag, sc->chain_frame_mem, sc->chain_frame_dmamap); 1160665484d8SDoug Ambrisko if (sc->chain_frame_tag != NULL) 1161665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->chain_frame_tag); 1162665484d8SDoug Ambrisko 1163665484d8SDoug Ambrisko /* 1164665484d8SDoug Ambrisko * Free IO Request memory 1165665484d8SDoug Ambrisko */ 1166665484d8SDoug Ambrisko if (sc->io_request_phys_addr) 1167665484d8SDoug Ambrisko bus_dmamap_unload(sc->io_request_tag, sc->io_request_dmamap); 1168665484d8SDoug Ambrisko if (sc->io_request_mem != NULL) 1169665484d8SDoug Ambrisko bus_dmamem_free(sc->io_request_tag, sc->io_request_mem, sc->io_request_dmamap); 1170665484d8SDoug Ambrisko if (sc->io_request_tag != NULL) 1171665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->io_request_tag); 1172665484d8SDoug Ambrisko 1173665484d8SDoug Ambrisko /* 1174665484d8SDoug Ambrisko * Free Reply Descriptor memory 1175665484d8SDoug Ambrisko */ 1176665484d8SDoug Ambrisko if (sc->reply_desc_phys_addr) 1177665484d8SDoug Ambrisko bus_dmamap_unload(sc->reply_desc_tag, sc->reply_desc_dmamap); 1178665484d8SDoug Ambrisko if (sc->reply_desc_mem != NULL) 1179665484d8SDoug Ambrisko bus_dmamem_free(sc->reply_desc_tag, sc->reply_desc_mem, sc->reply_desc_dmamap); 1180665484d8SDoug Ambrisko if (sc->reply_desc_tag != NULL) 1181665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->reply_desc_tag); 1182665484d8SDoug Ambrisko 1183665484d8SDoug Ambrisko /* 1184665484d8SDoug Ambrisko * Free event detail memory 1185665484d8SDoug Ambrisko */ 1186665484d8SDoug Ambrisko if (sc->evt_detail_phys_addr) 1187665484d8SDoug Ambrisko bus_dmamap_unload(sc->evt_detail_tag, sc->evt_detail_dmamap); 1188665484d8SDoug Ambrisko if (sc->evt_detail_mem != NULL) 1189665484d8SDoug Ambrisko bus_dmamem_free(sc->evt_detail_tag, sc->evt_detail_mem, sc->evt_detail_dmamap); 1190665484d8SDoug Ambrisko if (sc->evt_detail_tag != NULL) 1191665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->evt_detail_tag); 1192665484d8SDoug Ambrisko 1193665484d8SDoug Ambrisko /* 1194665484d8SDoug Ambrisko * Free MFI frames 1195665484d8SDoug Ambrisko */ 1196665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1197665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1198665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[i]; 1199665484d8SDoug Ambrisko mrsas_free_frame(sc, mfi_cmd); 1200665484d8SDoug Ambrisko } 1201665484d8SDoug Ambrisko } 1202665484d8SDoug Ambrisko if (sc->mficmd_frame_tag != NULL) 1203665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mficmd_frame_tag); 1204665484d8SDoug Ambrisko 1205665484d8SDoug Ambrisko /* 1206665484d8SDoug Ambrisko * Free MPT internal command list 1207665484d8SDoug Ambrisko */ 1208665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 1209665484d8SDoug Ambrisko if (sc->mpt_cmd_list) { 1210665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 1211665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 1212665484d8SDoug Ambrisko bus_dmamap_destroy(sc->data_tag, mpt_cmd->data_dmamap); 1213665484d8SDoug Ambrisko free(sc->mpt_cmd_list[i], M_MRSAS); 1214665484d8SDoug Ambrisko } 1215665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 1216665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 1217665484d8SDoug Ambrisko } 1218665484d8SDoug Ambrisko /* 1219665484d8SDoug Ambrisko * Free MFI internal command list 1220665484d8SDoug Ambrisko */ 1221665484d8SDoug Ambrisko 1222665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1223665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1224665484d8SDoug Ambrisko free(sc->mfi_cmd_list[i], M_MRSAS); 1225665484d8SDoug Ambrisko } 1226665484d8SDoug Ambrisko free(sc->mfi_cmd_list, M_MRSAS); 1227665484d8SDoug Ambrisko sc->mfi_cmd_list = NULL; 1228665484d8SDoug Ambrisko } 1229665484d8SDoug Ambrisko /* 1230665484d8SDoug Ambrisko * Free request descriptor memory 1231665484d8SDoug Ambrisko */ 1232665484d8SDoug Ambrisko free(sc->req_desc, M_MRSAS); 1233665484d8SDoug Ambrisko sc->req_desc = NULL; 1234665484d8SDoug Ambrisko 1235665484d8SDoug Ambrisko /* 1236665484d8SDoug Ambrisko * Destroy parent tag 1237665484d8SDoug Ambrisko */ 1238665484d8SDoug Ambrisko if (sc->mrsas_parent_tag != NULL) 1239665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mrsas_parent_tag); 1240af51c29fSKashyap D Desai 1241af51c29fSKashyap D Desai /* 1242af51c29fSKashyap D Desai * Free ctrl_info memory 1243af51c29fSKashyap D Desai */ 1244af51c29fSKashyap D Desai if (sc->ctrl_info != NULL) 1245af51c29fSKashyap D Desai free(sc->ctrl_info, M_MRSAS); 1246665484d8SDoug Ambrisko } 1247665484d8SDoug Ambrisko 12488e727371SKashyap D Desai /* 1249665484d8SDoug Ambrisko * mrsas_teardown_intr: Teardown interrupt 1250665484d8SDoug Ambrisko * input: Adapter instance soft state 1251665484d8SDoug Ambrisko * 12528e727371SKashyap D Desai * This function is called from mrsas_detach() to teardown and release bus 12538e727371SKashyap D Desai * interrupt resourse. 1254665484d8SDoug Ambrisko */ 12558e727371SKashyap D Desai void 12568e727371SKashyap D Desai mrsas_teardown_intr(struct mrsas_softc *sc) 1257665484d8SDoug Ambrisko { 1258d18d1b47SKashyap D Desai int i; 12598e727371SKashyap D Desai 1260d18d1b47SKashyap D Desai if (!sc->msix_enable) { 1261d18d1b47SKashyap D Desai if (sc->intr_handle[0]) 1262d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[0], sc->intr_handle[0]); 1263d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] != NULL) 12648e727371SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 12658e727371SKashyap D Desai sc->irq_id[0], sc->mrsas_irq[0]); 1266d18d1b47SKashyap D Desai sc->intr_handle[0] = NULL; 1267d18d1b47SKashyap D Desai } else { 1268d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 1269d18d1b47SKashyap D Desai if (sc->intr_handle[i]) 1270d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[i], 1271d18d1b47SKashyap D Desai sc->intr_handle[i]); 1272d18d1b47SKashyap D Desai 1273d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] != NULL) 1274d18d1b47SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 1275d18d1b47SKashyap D Desai sc->irq_id[i], sc->mrsas_irq[i]); 1276d18d1b47SKashyap D Desai 1277d18d1b47SKashyap D Desai sc->intr_handle[i] = NULL; 1278d18d1b47SKashyap D Desai } 1279d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 1280d18d1b47SKashyap D Desai } 1281d18d1b47SKashyap D Desai 1282665484d8SDoug Ambrisko } 1283665484d8SDoug Ambrisko 12848e727371SKashyap D Desai /* 1285665484d8SDoug Ambrisko * mrsas_suspend: Suspend entry point 1286665484d8SDoug Ambrisko * input: Device struct pointer 1287665484d8SDoug Ambrisko * 1288665484d8SDoug Ambrisko * This function is the entry point for system suspend from the OS. 1289665484d8SDoug Ambrisko */ 12908e727371SKashyap D Desai static int 12918e727371SKashyap D Desai mrsas_suspend(device_t dev) 1292665484d8SDoug Ambrisko { 12934bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1294665484d8SDoug Ambrisko return (0); 1295665484d8SDoug Ambrisko } 1296665484d8SDoug Ambrisko 12978e727371SKashyap D Desai /* 1298665484d8SDoug Ambrisko * mrsas_resume: Resume entry point 1299665484d8SDoug Ambrisko * input: Device struct pointer 1300665484d8SDoug Ambrisko * 1301665484d8SDoug Ambrisko * This function is the entry point for system resume from the OS. 1302665484d8SDoug Ambrisko */ 13038e727371SKashyap D Desai static int 13048e727371SKashyap D Desai mrsas_resume(device_t dev) 1305665484d8SDoug Ambrisko { 13064bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1307665484d8SDoug Ambrisko return (0); 1308665484d8SDoug Ambrisko } 1309665484d8SDoug Ambrisko 13105844115eSKashyap D Desai /** 13115844115eSKashyap D Desai * mrsas_get_softc_instance: Find softc instance based on cmd type 13125844115eSKashyap D Desai * 13135844115eSKashyap D Desai * This function will return softc instance based on cmd type. 13145844115eSKashyap D Desai * In some case, application fire ioctl on required management instance and 13155844115eSKashyap D Desai * do not provide host_no. Use cdev->si_drv1 to get softc instance for those 13165844115eSKashyap D Desai * case, else get the softc instance from host_no provided by application in 13175844115eSKashyap D Desai * user data. 13185844115eSKashyap D Desai */ 13195844115eSKashyap D Desai 13205844115eSKashyap D Desai static struct mrsas_softc * 13215844115eSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, u_long cmd, caddr_t arg) 13225844115eSKashyap D Desai { 13235844115eSKashyap D Desai struct mrsas_softc *sc = NULL; 13245844115eSKashyap D Desai struct mrsas_iocpacket *user_ioc = (struct mrsas_iocpacket *)arg; 1325dbcc81dfSKashyap D Desai 13265844115eSKashyap D Desai if (cmd == MRSAS_IOC_GET_PCI_INFO) { 13275844115eSKashyap D Desai sc = dev->si_drv1; 13285844115eSKashyap D Desai } else { 1329dbcc81dfSKashyap D Desai /* 1330dbcc81dfSKashyap D Desai * get the Host number & the softc from data sent by the 1331dbcc81dfSKashyap D Desai * Application 1332dbcc81dfSKashyap D Desai */ 13335844115eSKashyap D Desai sc = mrsas_mgmt_info.sc_ptr[user_ioc->host_no]; 13345844115eSKashyap D Desai if (sc == NULL) 13355bae00d6SSteven Hartland printf("There is no Controller number %d\n", 13365bae00d6SSteven Hartland user_ioc->host_no); 13375bae00d6SSteven Hartland else if (user_ioc->host_no >= mrsas_mgmt_info.max_index) 13385844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_FAULT, 13395bae00d6SSteven Hartland "Invalid Controller number %d\n", user_ioc->host_no); 13405844115eSKashyap D Desai } 13415844115eSKashyap D Desai 13425844115eSKashyap D Desai return sc; 13435844115eSKashyap D Desai } 13445844115eSKashyap D Desai 13458e727371SKashyap D Desai /* 1346665484d8SDoug Ambrisko * mrsas_ioctl: IOCtl commands entry point. 1347665484d8SDoug Ambrisko * 1348665484d8SDoug Ambrisko * This function is the entry point for IOCtls from the OS. It calls the 1349665484d8SDoug Ambrisko * appropriate function for processing depending on the command received. 1350665484d8SDoug Ambrisko */ 1351665484d8SDoug Ambrisko static int 13527fc5f329SJohn Baldwin mrsas_ioctl(struct cdev *dev, u_long cmd, caddr_t arg, int flag, 13537fc5f329SJohn Baldwin struct thread *td) 1354665484d8SDoug Ambrisko { 1355665484d8SDoug Ambrisko struct mrsas_softc *sc; 1356665484d8SDoug Ambrisko int ret = 0, i = 0; 13575844115eSKashyap D Desai MRSAS_DRV_PCI_INFORMATION *pciDrvInfo; 1358665484d8SDoug Ambrisko 13595844115eSKashyap D Desai sc = mrsas_get_softc_instance(dev, cmd, arg); 13605844115eSKashyap D Desai if (!sc) 1361536094dcSKashyap D Desai return ENOENT; 13625844115eSKashyap D Desai 1363808517a4SKashyap D Desai if (sc->remove_in_progress || 1364808517a4SKashyap D Desai (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)) { 1365665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1366808517a4SKashyap D Desai "Either driver remove or shutdown called or " 1367808517a4SKashyap D Desai "HW is in unrecoverable critical error state.\n"); 1368665484d8SDoug Ambrisko return ENOENT; 1369665484d8SDoug Ambrisko } 1370665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 1371665484d8SDoug Ambrisko if (!sc->reset_in_progress) { 1372665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1373665484d8SDoug Ambrisko goto do_ioctl; 1374665484d8SDoug Ambrisko } 1375665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1376665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1377665484d8SDoug Ambrisko i++; 1378665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1379665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1380f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1381665484d8SDoug Ambrisko } 1382665484d8SDoug Ambrisko pause("mr_ioctl", hz); 1383665484d8SDoug Ambrisko } 1384665484d8SDoug Ambrisko 1385665484d8SDoug Ambrisko do_ioctl: 1386665484d8SDoug Ambrisko switch (cmd) { 1387536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH64: 1388536094dcSKashyap D Desai #ifdef COMPAT_FREEBSD32 1389536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH32: 1390536094dcSKashyap D Desai #endif 13918e727371SKashyap D Desai /* 13928e727371SKashyap D Desai * Decrement the Ioctl counting Semaphore before getting an 13938e727371SKashyap D Desai * mfi command 13948e727371SKashyap D Desai */ 1395839ee025SKashyap D Desai sema_wait(&sc->ioctl_count_sema); 1396839ee025SKashyap D Desai 1397536094dcSKashyap D Desai ret = mrsas_passthru(sc, (void *)arg, cmd); 1398839ee025SKashyap D Desai 1399839ee025SKashyap D Desai /* Increment the Ioctl counting semaphore value */ 1400839ee025SKashyap D Desai sema_post(&sc->ioctl_count_sema); 1401839ee025SKashyap D Desai 1402665484d8SDoug Ambrisko break; 1403665484d8SDoug Ambrisko case MRSAS_IOC_SCAN_BUS: 1404665484d8SDoug Ambrisko ret = mrsas_bus_scan(sc); 1405665484d8SDoug Ambrisko break; 14065844115eSKashyap D Desai 14075844115eSKashyap D Desai case MRSAS_IOC_GET_PCI_INFO: 14085844115eSKashyap D Desai pciDrvInfo = (MRSAS_DRV_PCI_INFORMATION *) arg; 14095844115eSKashyap D Desai memset(pciDrvInfo, 0, sizeof(MRSAS_DRV_PCI_INFORMATION)); 14105844115eSKashyap D Desai pciDrvInfo->busNumber = pci_get_bus(sc->mrsas_dev); 14115844115eSKashyap D Desai pciDrvInfo->deviceNumber = pci_get_slot(sc->mrsas_dev); 14125844115eSKashyap D Desai pciDrvInfo->functionNumber = pci_get_function(sc->mrsas_dev); 14135844115eSKashyap D Desai pciDrvInfo->domainID = pci_get_domain(sc->mrsas_dev); 14145844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, "pci bus no: %d," 14155844115eSKashyap D Desai "pci device no: %d, pci function no: %d," 14165844115eSKashyap D Desai "pci domain ID: %d\n", 14175844115eSKashyap D Desai pciDrvInfo->busNumber, pciDrvInfo->deviceNumber, 14185844115eSKashyap D Desai pciDrvInfo->functionNumber, pciDrvInfo->domainID); 14195844115eSKashyap D Desai ret = 0; 14205844115eSKashyap D Desai break; 14215844115eSKashyap D Desai 1422536094dcSKashyap D Desai default: 1423536094dcSKashyap D Desai mrsas_dprint(sc, MRSAS_TRACE, "IOCTL command 0x%lx is not handled\n", cmd); 1424839ee025SKashyap D Desai ret = ENOENT; 1425665484d8SDoug Ambrisko } 1426665484d8SDoug Ambrisko 1427665484d8SDoug Ambrisko return (ret); 1428665484d8SDoug Ambrisko } 1429665484d8SDoug Ambrisko 14308e727371SKashyap D Desai /* 1431da011113SKashyap D Desai * mrsas_poll: poll entry point for mrsas driver fd 1432da011113SKashyap D Desai * 14338e727371SKashyap D Desai * This function is the entry point for poll from the OS. It waits for some AEN 14348e727371SKashyap D Desai * events to be triggered from the controller and notifies back. 1435da011113SKashyap D Desai */ 1436da011113SKashyap D Desai static int 1437da011113SKashyap D Desai mrsas_poll(struct cdev *dev, int poll_events, struct thread *td) 1438da011113SKashyap D Desai { 1439da011113SKashyap D Desai struct mrsas_softc *sc; 1440da011113SKashyap D Desai int revents = 0; 1441da011113SKashyap D Desai 1442da011113SKashyap D Desai sc = dev->si_drv1; 1443da011113SKashyap D Desai 1444da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1445da011113SKashyap D Desai if (sc->mrsas_aen_triggered) { 1446da011113SKashyap D Desai revents |= poll_events & (POLLIN | POLLRDNORM); 1447da011113SKashyap D Desai } 1448da011113SKashyap D Desai } 1449da011113SKashyap D Desai if (revents == 0) { 1450da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1451ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 1452da011113SKashyap D Desai sc->mrsas_poll_waiting = 1; 1453da011113SKashyap D Desai selrecord(td, &sc->mrsas_select); 1454ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 1455da011113SKashyap D Desai } 1456da011113SKashyap D Desai } 1457da011113SKashyap D Desai return revents; 1458da011113SKashyap D Desai } 1459da011113SKashyap D Desai 14608e727371SKashyap D Desai /* 14618e727371SKashyap D Desai * mrsas_setup_irq: Set up interrupt 1462665484d8SDoug Ambrisko * input: Adapter instance soft state 1463665484d8SDoug Ambrisko * 1464665484d8SDoug Ambrisko * This function sets up interrupts as a bus resource, with flags indicating 1465665484d8SDoug Ambrisko * resource permitting contemporaneous sharing and for resource to activate 1466665484d8SDoug Ambrisko * atomically. 1467665484d8SDoug Ambrisko */ 14688e727371SKashyap D Desai static int 14698e727371SKashyap D Desai mrsas_setup_irq(struct mrsas_softc *sc) 1470665484d8SDoug Ambrisko { 1471d18d1b47SKashyap D Desai if (sc->msix_enable && (mrsas_setup_msix(sc) == SUCCESS)) 1472d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x interrupts setup success\n"); 1473665484d8SDoug Ambrisko 1474d18d1b47SKashyap D Desai else { 1475d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Fall back to legacy interrupt\n"); 1476d18d1b47SKashyap D Desai sc->irq_context[0].sc = sc; 1477d18d1b47SKashyap D Desai sc->irq_context[0].MSIxIndex = 0; 1478d18d1b47SKashyap D Desai sc->irq_id[0] = 0; 1479d18d1b47SKashyap D Desai sc->mrsas_irq[0] = bus_alloc_resource_any(sc->mrsas_dev, 1480d18d1b47SKashyap D Desai SYS_RES_IRQ, &sc->irq_id[0], RF_SHAREABLE | RF_ACTIVE); 1481d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] == NULL) { 1482d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot allocate legcay" 1483d18d1b47SKashyap D Desai "interrupt\n"); 1484d18d1b47SKashyap D Desai return (FAIL); 1485d18d1b47SKashyap D Desai } 1486d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, sc->mrsas_irq[0], 1487d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, NULL, mrsas_isr, 1488d18d1b47SKashyap D Desai &sc->irq_context[0], &sc->intr_handle[0])) { 1489d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot set up legacy" 1490d18d1b47SKashyap D Desai "interrupt\n"); 1491d18d1b47SKashyap D Desai return (FAIL); 1492d18d1b47SKashyap D Desai } 1493d18d1b47SKashyap D Desai } 1494665484d8SDoug Ambrisko return (0); 1495665484d8SDoug Ambrisko } 1496665484d8SDoug Ambrisko 1497665484d8SDoug Ambrisko /* 1498665484d8SDoug Ambrisko * mrsas_isr: ISR entry point 1499665484d8SDoug Ambrisko * input: argument pointer 1500665484d8SDoug Ambrisko * 15018e727371SKashyap D Desai * This function is the interrupt service routine entry point. There are two 15028e727371SKashyap D Desai * types of interrupts, state change interrupt and response interrupt. If an 15038e727371SKashyap D Desai * interrupt is not ours, we just return. 1504665484d8SDoug Ambrisko */ 15058e727371SKashyap D Desai void 15068e727371SKashyap D Desai mrsas_isr(void *arg) 1507665484d8SDoug Ambrisko { 1508d18d1b47SKashyap D Desai struct mrsas_irq_context *irq_context = (struct mrsas_irq_context *)arg; 1509d18d1b47SKashyap D Desai struct mrsas_softc *sc = irq_context->sc; 1510d18d1b47SKashyap D Desai int status = 0; 1511665484d8SDoug Ambrisko 15122f863eb8SKashyap D Desai if (sc->mask_interrupts) 15132f863eb8SKashyap D Desai return; 15142f863eb8SKashyap D Desai 1515d18d1b47SKashyap D Desai if (!sc->msix_vectors) { 1516665484d8SDoug Ambrisko status = mrsas_clear_intr(sc); 1517665484d8SDoug Ambrisko if (!status) 1518665484d8SDoug Ambrisko return; 1519d18d1b47SKashyap D Desai } 1520665484d8SDoug Ambrisko /* If we are resetting, bail */ 1521f5fb2237SKashyap D Desai if (mrsas_test_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags)) { 1522665484d8SDoug Ambrisko printf(" Entered into ISR when OCR is going active. \n"); 1523665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1524665484d8SDoug Ambrisko return; 1525665484d8SDoug Ambrisko } 1526665484d8SDoug Ambrisko /* Process for reply request and clear response interrupt */ 1527d18d1b47SKashyap D Desai if (mrsas_complete_cmd(sc, irq_context->MSIxIndex) != SUCCESS) 1528665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1529665484d8SDoug Ambrisko 1530665484d8SDoug Ambrisko return; 1531665484d8SDoug Ambrisko } 1532665484d8SDoug Ambrisko 1533665484d8SDoug Ambrisko /* 1534665484d8SDoug Ambrisko * mrsas_complete_cmd: Process reply request 1535665484d8SDoug Ambrisko * input: Adapter instance soft state 1536665484d8SDoug Ambrisko * 15378e727371SKashyap D Desai * This function is called from mrsas_isr() to process reply request and clear 15388e727371SKashyap D Desai * response interrupt. Processing of the reply request entails walking 15398e727371SKashyap D Desai * through the reply descriptor array for the command request pended from 15408e727371SKashyap D Desai * Firmware. We look at the Function field to determine the command type and 15418e727371SKashyap D Desai * perform the appropriate action. Before we return, we clear the response 15428e727371SKashyap D Desai * interrupt. 1543665484d8SDoug Ambrisko */ 15444bb0a4f0SKashyap D Desai int 15458e727371SKashyap D Desai mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex) 1546665484d8SDoug Ambrisko { 1547665484d8SDoug Ambrisko Mpi2ReplyDescriptorsUnion_t *desc; 1548665484d8SDoug Ambrisko MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *reply_desc; 1549665484d8SDoug Ambrisko MRSAS_RAID_SCSI_IO_REQUEST *scsi_io_req; 1550665484d8SDoug Ambrisko struct mrsas_mpt_cmd *cmd_mpt; 1551665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_mfi; 155216dc2814SKashyap D Desai u_int8_t reply_descript_type; 1553665484d8SDoug Ambrisko u_int16_t smid, num_completed; 1554665484d8SDoug Ambrisko u_int8_t status, extStatus; 1555665484d8SDoug Ambrisko union desc_value desc_val; 1556665484d8SDoug Ambrisko PLD_LOAD_BALANCE_INFO lbinfo; 1557665484d8SDoug Ambrisko u_int32_t device_id; 1558665484d8SDoug Ambrisko int threshold_reply_count = 0; 1559665484d8SDoug Ambrisko 1560665484d8SDoug Ambrisko 1561665484d8SDoug Ambrisko /* If we have a hardware error, not need to continue */ 1562665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 1563665484d8SDoug Ambrisko return (DONE); 1564665484d8SDoug Ambrisko 1565665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1566d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)) 1567d18d1b47SKashyap D Desai + sc->last_reply_idx[MSIxIndex]; 1568665484d8SDoug Ambrisko 1569665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1570665484d8SDoug Ambrisko 1571665484d8SDoug Ambrisko desc_val.word = desc->Words; 1572665484d8SDoug Ambrisko num_completed = 0; 1573665484d8SDoug Ambrisko 1574665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1575665484d8SDoug Ambrisko 1576665484d8SDoug Ambrisko /* Find our reply descriptor for the command and process */ 15778e727371SKashyap D Desai while ((desc_val.u.low != 0xFFFFFFFF) && (desc_val.u.high != 0xFFFFFFFF)) { 1578665484d8SDoug Ambrisko smid = reply_desc->SMID; 1579665484d8SDoug Ambrisko cmd_mpt = sc->mpt_cmd_list[smid - 1]; 1580665484d8SDoug Ambrisko scsi_io_req = (MRSAS_RAID_SCSI_IO_REQUEST *) cmd_mpt->io_request; 1581665484d8SDoug Ambrisko 1582665484d8SDoug Ambrisko status = scsi_io_req->RaidContext.status; 1583665484d8SDoug Ambrisko extStatus = scsi_io_req->RaidContext.exStatus; 1584665484d8SDoug Ambrisko 15858e727371SKashyap D Desai switch (scsi_io_req->Function) { 1586665484d8SDoug Ambrisko case MPI2_FUNCTION_SCSI_IO_REQUEST: /* Fast Path IO. */ 1587665484d8SDoug Ambrisko device_id = cmd_mpt->ccb_ptr->ccb_h.target_id; 1588665484d8SDoug Ambrisko lbinfo = &sc->load_balance_info[device_id]; 1589665484d8SDoug Ambrisko if (cmd_mpt->load_balance == MRSAS_LOAD_BALANCE_FLAG) { 159016dc2814SKashyap D Desai mrsas_atomic_dec(&lbinfo->scsi_pending_cmds[cmd_mpt->pd_r1_lb]); 1591665484d8SDoug Ambrisko cmd_mpt->load_balance &= ~MRSAS_LOAD_BALANCE_FLAG; 1592665484d8SDoug Ambrisko } 15938e727371SKashyap D Desai /* Fall thru and complete IO */ 1594665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_LD_IO_REQUEST: 1595665484d8SDoug Ambrisko mrsas_map_mpt_cmd_status(cmd_mpt, status, extStatus); 1596665484d8SDoug Ambrisko mrsas_cmd_done(sc, cmd_mpt); 1597665484d8SDoug Ambrisko scsi_io_req->RaidContext.status = 0; 1598665484d8SDoug Ambrisko scsi_io_req->RaidContext.exStatus = 0; 1599f5fb2237SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 1600665484d8SDoug Ambrisko break; 1601665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST: /* MFI command */ 1602665484d8SDoug Ambrisko cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 1603731b7561SKashyap D Desai /* 1604731b7561SKashyap D Desai * Make sure NOT TO release the mfi command from the called 1605731b7561SKashyap D Desai * function's context if it is fired with issue_polled call. 1606731b7561SKashyap D Desai * And also make sure that the issue_polled call should only be 1607731b7561SKashyap D Desai * used if INTERRUPT IS DISABLED. 1608731b7561SKashyap D Desai */ 1609731b7561SKashyap D Desai if (cmd_mfi->frame->hdr.flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE) 1610731b7561SKashyap D Desai mrsas_release_mfi_cmd(cmd_mfi); 1611731b7561SKashyap D Desai else 1612665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(sc, cmd_mfi, status); 1613665484d8SDoug Ambrisko break; 1614665484d8SDoug Ambrisko } 1615665484d8SDoug Ambrisko 1616d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]++; 1617d18d1b47SKashyap D Desai if (sc->last_reply_idx[MSIxIndex] >= sc->reply_q_depth) 1618d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex] = 0; 1619665484d8SDoug Ambrisko 16208e727371SKashyap D Desai desc->Words = ~((uint64_t)0x00); /* set it back to all 16218e727371SKashyap D Desai * 0xFFFFFFFFs */ 1622665484d8SDoug Ambrisko num_completed++; 1623665484d8SDoug Ambrisko threshold_reply_count++; 1624665484d8SDoug Ambrisko 1625665484d8SDoug Ambrisko /* Get the next reply descriptor */ 1626d18d1b47SKashyap D Desai if (!sc->last_reply_idx[MSIxIndex]) { 1627665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1628d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)); 1629d18d1b47SKashyap D Desai } else 1630665484d8SDoug Ambrisko desc++; 1631665484d8SDoug Ambrisko 1632665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1633665484d8SDoug Ambrisko desc_val.word = desc->Words; 1634665484d8SDoug Ambrisko 1635665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1636665484d8SDoug Ambrisko 1637665484d8SDoug Ambrisko if (reply_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) 1638665484d8SDoug Ambrisko break; 1639665484d8SDoug Ambrisko 1640665484d8SDoug Ambrisko /* 16418e727371SKashyap D Desai * Write to reply post index after completing threshold reply 16428e727371SKashyap D Desai * count and still there are more replies in reply queue 16438e727371SKashyap D Desai * pending to be completed. 1644665484d8SDoug Ambrisko */ 1645665484d8SDoug Ambrisko if (threshold_reply_count >= THRESHOLD_REPLY_COUNT) { 1646d18d1b47SKashyap D Desai if (sc->msix_enable) { 1647f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) 1648d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1649d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1650d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1651d18d1b47SKashyap D Desai else 1652d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1653d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1654d18d1b47SKashyap D Desai } else 1655d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1656d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1657d18d1b47SKashyap D Desai 1658665484d8SDoug Ambrisko threshold_reply_count = 0; 1659665484d8SDoug Ambrisko } 1660665484d8SDoug Ambrisko } 1661665484d8SDoug Ambrisko 1662665484d8SDoug Ambrisko /* No match, just return */ 1663665484d8SDoug Ambrisko if (num_completed == 0) 1664665484d8SDoug Ambrisko return (DONE); 1665665484d8SDoug Ambrisko 1666665484d8SDoug Ambrisko /* Clear response interrupt */ 1667d18d1b47SKashyap D Desai if (sc->msix_enable) { 1668f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 1669d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1670d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1671d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1672d18d1b47SKashyap D Desai } else 1673d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1674d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1675d18d1b47SKashyap D Desai } else 1676d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1677d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1678665484d8SDoug Ambrisko 1679665484d8SDoug Ambrisko return (0); 1680665484d8SDoug Ambrisko } 1681665484d8SDoug Ambrisko 1682665484d8SDoug Ambrisko /* 1683665484d8SDoug Ambrisko * mrsas_map_mpt_cmd_status: Allocate DMAable memory. 1684665484d8SDoug Ambrisko * input: Adapter instance soft state 1685665484d8SDoug Ambrisko * 1686665484d8SDoug Ambrisko * This function is called from mrsas_complete_cmd(), for LD IO and FastPath IO. 16878e727371SKashyap D Desai * It checks the command status and maps the appropriate CAM status for the 16888e727371SKashyap D Desai * CCB. 1689665484d8SDoug Ambrisko */ 16908e727371SKashyap D Desai void 16918e727371SKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, u_int8_t status, u_int8_t extStatus) 1692665484d8SDoug Ambrisko { 1693665484d8SDoug Ambrisko struct mrsas_softc *sc = cmd->sc; 1694665484d8SDoug Ambrisko u_int8_t *sense_data; 1695665484d8SDoug Ambrisko 1696665484d8SDoug Ambrisko switch (status) { 1697665484d8SDoug Ambrisko case MFI_STAT_OK: 1698665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_REQ_CMP; 1699665484d8SDoug Ambrisko break; 1700665484d8SDoug Ambrisko case MFI_STAT_SCSI_IO_FAILED: 1701665484d8SDoug Ambrisko case MFI_STAT_SCSI_DONE_WITH_ERROR: 1702665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_SCSI_STATUS_ERROR; 1703665484d8SDoug Ambrisko sense_data = (u_int8_t *)&cmd->ccb_ptr->csio.sense_data; 1704665484d8SDoug Ambrisko if (sense_data) { 1705665484d8SDoug Ambrisko /* For now just copy 18 bytes back */ 1706665484d8SDoug Ambrisko memcpy(sense_data, cmd->sense, 18); 1707665484d8SDoug Ambrisko cmd->ccb_ptr->csio.sense_len = 18; 1708665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_AUTOSNS_VALID; 1709665484d8SDoug Ambrisko } 1710665484d8SDoug Ambrisko break; 1711665484d8SDoug Ambrisko case MFI_STAT_LD_OFFLINE: 1712665484d8SDoug Ambrisko case MFI_STAT_DEVICE_NOT_FOUND: 1713665484d8SDoug Ambrisko if (cmd->ccb_ptr->ccb_h.target_lun) 1714665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_LUN_INVALID; 1715665484d8SDoug Ambrisko else 1716665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_DEV_NOT_THERE; 1717665484d8SDoug Ambrisko break; 1718665484d8SDoug Ambrisko case MFI_STAT_CONFIG_SEQ_MISMATCH: 1719665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_REQUEUE_REQ; 1720665484d8SDoug Ambrisko break; 1721665484d8SDoug Ambrisko default: 1722665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW cmd complete status %x\n", status); 1723665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_REQ_CMP_ERR; 1724665484d8SDoug Ambrisko cmd->ccb_ptr->csio.scsi_status = status; 1725665484d8SDoug Ambrisko } 1726665484d8SDoug Ambrisko return; 1727665484d8SDoug Ambrisko } 1728665484d8SDoug Ambrisko 1729665484d8SDoug Ambrisko /* 17308e727371SKashyap D Desai * mrsas_alloc_mem: Allocate DMAable memory 1731665484d8SDoug Ambrisko * input: Adapter instance soft state 1732665484d8SDoug Ambrisko * 17338e727371SKashyap D Desai * This function creates the parent DMA tag and allocates DMAable memory. DMA 17348e727371SKashyap D Desai * tag describes constraints of DMA mapping. Memory allocated is mapped into 17358e727371SKashyap D Desai * Kernel virtual address. Callback argument is physical memory address. 1736665484d8SDoug Ambrisko */ 17378e727371SKashyap D Desai static int 17388e727371SKashyap D Desai mrsas_alloc_mem(struct mrsas_softc *sc) 1739665484d8SDoug Ambrisko { 1740dbcc81dfSKashyap D Desai u_int32_t verbuf_size, io_req_size, reply_desc_size, sense_size, 1741dbcc81dfSKashyap D Desai chain_frame_size, evt_detail_size, count; 1742665484d8SDoug Ambrisko 1743665484d8SDoug Ambrisko /* 1744665484d8SDoug Ambrisko * Allocate parent DMA tag 1745665484d8SDoug Ambrisko */ 1746665484d8SDoug Ambrisko if (bus_dma_tag_create(NULL, /* parent */ 1747665484d8SDoug Ambrisko 1, /* alignment */ 1748665484d8SDoug Ambrisko 0, /* boundary */ 1749665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* lowaddr */ 1750665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* highaddr */ 1751665484d8SDoug Ambrisko NULL, NULL, /* filter, filterarg */ 17523a3fc6cbSKashyap D Desai MAXPHYS, /* maxsize */ 17533a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 17543a3fc6cbSKashyap D Desai MAXPHYS, /* maxsegsize */ 1755665484d8SDoug Ambrisko 0, /* flags */ 1756665484d8SDoug Ambrisko NULL, NULL, /* lockfunc, lockarg */ 1757665484d8SDoug Ambrisko &sc->mrsas_parent_tag /* tag */ 1758665484d8SDoug Ambrisko )) { 1759665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate parent DMA tag\n"); 1760665484d8SDoug Ambrisko return (ENOMEM); 1761665484d8SDoug Ambrisko } 1762665484d8SDoug Ambrisko /* 1763665484d8SDoug Ambrisko * Allocate for version buffer 1764665484d8SDoug Ambrisko */ 1765665484d8SDoug Ambrisko verbuf_size = MRSAS_MAX_NAME_LENGTH * (sizeof(bus_addr_t)); 17668e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 17678e727371SKashyap D Desai 1, 0, 17688e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 17698e727371SKashyap D Desai BUS_SPACE_MAXADDR, 17708e727371SKashyap D Desai NULL, NULL, 17718e727371SKashyap D Desai verbuf_size, 17728e727371SKashyap D Desai 1, 17738e727371SKashyap D Desai verbuf_size, 17748e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 17758e727371SKashyap D Desai NULL, NULL, 1776665484d8SDoug Ambrisko &sc->verbuf_tag)) { 1777665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf DMA tag\n"); 1778665484d8SDoug Ambrisko return (ENOMEM); 1779665484d8SDoug Ambrisko } 1780665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->verbuf_tag, (void **)&sc->verbuf_mem, 1781665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->verbuf_dmamap)) { 1782665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf memory\n"); 1783665484d8SDoug Ambrisko return (ENOMEM); 1784665484d8SDoug Ambrisko } 1785665484d8SDoug Ambrisko bzero(sc->verbuf_mem, verbuf_size); 1786665484d8SDoug Ambrisko if (bus_dmamap_load(sc->verbuf_tag, sc->verbuf_dmamap, sc->verbuf_mem, 17878e727371SKashyap D Desai verbuf_size, mrsas_addr_cb, &sc->verbuf_phys_addr, 17888e727371SKashyap D Desai BUS_DMA_NOWAIT)) { 1789665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load verbuf DMA map\n"); 1790665484d8SDoug Ambrisko return (ENOMEM); 1791665484d8SDoug Ambrisko } 1792665484d8SDoug Ambrisko /* 1793665484d8SDoug Ambrisko * Allocate IO Request Frames 1794665484d8SDoug Ambrisko */ 1795665484d8SDoug Ambrisko io_req_size = sc->io_frames_alloc_sz; 17968e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 17978e727371SKashyap D Desai 16, 0, 17988e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 17998e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18008e727371SKashyap D Desai NULL, NULL, 18018e727371SKashyap D Desai io_req_size, 18028e727371SKashyap D Desai 1, 18038e727371SKashyap D Desai io_req_size, 18048e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18058e727371SKashyap D Desai NULL, NULL, 1806665484d8SDoug Ambrisko &sc->io_request_tag)) { 1807665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create IO request tag\n"); 1808665484d8SDoug Ambrisko return (ENOMEM); 1809665484d8SDoug Ambrisko } 1810665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->io_request_tag, (void **)&sc->io_request_mem, 1811665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->io_request_dmamap)) { 1812665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc IO request memory\n"); 1813665484d8SDoug Ambrisko return (ENOMEM); 1814665484d8SDoug Ambrisko } 1815665484d8SDoug Ambrisko bzero(sc->io_request_mem, io_req_size); 1816665484d8SDoug Ambrisko if (bus_dmamap_load(sc->io_request_tag, sc->io_request_dmamap, 1817665484d8SDoug Ambrisko sc->io_request_mem, io_req_size, mrsas_addr_cb, 1818665484d8SDoug Ambrisko &sc->io_request_phys_addr, BUS_DMA_NOWAIT)) { 1819665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load IO request memory\n"); 1820665484d8SDoug Ambrisko return (ENOMEM); 1821665484d8SDoug Ambrisko } 1822665484d8SDoug Ambrisko /* 1823665484d8SDoug Ambrisko * Allocate Chain Frames 1824665484d8SDoug Ambrisko */ 1825665484d8SDoug Ambrisko chain_frame_size = sc->chain_frames_alloc_sz; 18268e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18278e727371SKashyap D Desai 4, 0, 18288e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18298e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18308e727371SKashyap D Desai NULL, NULL, 18318e727371SKashyap D Desai chain_frame_size, 18328e727371SKashyap D Desai 1, 18338e727371SKashyap D Desai chain_frame_size, 18348e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18358e727371SKashyap D Desai NULL, NULL, 1836665484d8SDoug Ambrisko &sc->chain_frame_tag)) { 1837665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create chain frame tag\n"); 1838665484d8SDoug Ambrisko return (ENOMEM); 1839665484d8SDoug Ambrisko } 1840665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->chain_frame_tag, (void **)&sc->chain_frame_mem, 1841665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->chain_frame_dmamap)) { 1842665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc chain frame memory\n"); 1843665484d8SDoug Ambrisko return (ENOMEM); 1844665484d8SDoug Ambrisko } 1845665484d8SDoug Ambrisko bzero(sc->chain_frame_mem, chain_frame_size); 1846665484d8SDoug Ambrisko if (bus_dmamap_load(sc->chain_frame_tag, sc->chain_frame_dmamap, 1847665484d8SDoug Ambrisko sc->chain_frame_mem, chain_frame_size, mrsas_addr_cb, 1848665484d8SDoug Ambrisko &sc->chain_frame_phys_addr, BUS_DMA_NOWAIT)) { 1849665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load chain frame memory\n"); 1850665484d8SDoug Ambrisko return (ENOMEM); 1851665484d8SDoug Ambrisko } 1852d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 1853665484d8SDoug Ambrisko /* 1854665484d8SDoug Ambrisko * Allocate Reply Descriptor Array 1855665484d8SDoug Ambrisko */ 1856d18d1b47SKashyap D Desai reply_desc_size = sc->reply_alloc_sz * count; 18578e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18588e727371SKashyap D Desai 16, 0, 18598e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18608e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18618e727371SKashyap D Desai NULL, NULL, 18628e727371SKashyap D Desai reply_desc_size, 18638e727371SKashyap D Desai 1, 18648e727371SKashyap D Desai reply_desc_size, 18658e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18668e727371SKashyap D Desai NULL, NULL, 1867665484d8SDoug Ambrisko &sc->reply_desc_tag)) { 1868665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create reply descriptor tag\n"); 1869665484d8SDoug Ambrisko return (ENOMEM); 1870665484d8SDoug Ambrisko } 1871665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->reply_desc_tag, (void **)&sc->reply_desc_mem, 1872665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->reply_desc_dmamap)) { 1873665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc reply descriptor memory\n"); 1874665484d8SDoug Ambrisko return (ENOMEM); 1875665484d8SDoug Ambrisko } 1876665484d8SDoug Ambrisko if (bus_dmamap_load(sc->reply_desc_tag, sc->reply_desc_dmamap, 1877665484d8SDoug Ambrisko sc->reply_desc_mem, reply_desc_size, mrsas_addr_cb, 1878665484d8SDoug Ambrisko &sc->reply_desc_phys_addr, BUS_DMA_NOWAIT)) { 1879665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load reply descriptor memory\n"); 1880665484d8SDoug Ambrisko return (ENOMEM); 1881665484d8SDoug Ambrisko } 1882665484d8SDoug Ambrisko /* 1883665484d8SDoug Ambrisko * Allocate Sense Buffer Array. Keep in lower 4GB 1884665484d8SDoug Ambrisko */ 1885665484d8SDoug Ambrisko sense_size = sc->max_fw_cmds * MRSAS_SENSE_LEN; 18868e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18878e727371SKashyap D Desai 64, 0, 18888e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18898e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18908e727371SKashyap D Desai NULL, NULL, 18918e727371SKashyap D Desai sense_size, 18928e727371SKashyap D Desai 1, 18938e727371SKashyap D Desai sense_size, 18948e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18958e727371SKashyap D Desai NULL, NULL, 1896665484d8SDoug Ambrisko &sc->sense_tag)) { 1897665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf tag\n"); 1898665484d8SDoug Ambrisko return (ENOMEM); 1899665484d8SDoug Ambrisko } 1900665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->sense_tag, (void **)&sc->sense_mem, 1901665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->sense_dmamap)) { 1902665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf memory\n"); 1903665484d8SDoug Ambrisko return (ENOMEM); 1904665484d8SDoug Ambrisko } 1905665484d8SDoug Ambrisko if (bus_dmamap_load(sc->sense_tag, sc->sense_dmamap, 1906665484d8SDoug Ambrisko sc->sense_mem, sense_size, mrsas_addr_cb, &sc->sense_phys_addr, 1907665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 1908665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load sense buf memory\n"); 1909665484d8SDoug Ambrisko return (ENOMEM); 1910665484d8SDoug Ambrisko } 1911665484d8SDoug Ambrisko /* 1912665484d8SDoug Ambrisko * Allocate for Event detail structure 1913665484d8SDoug Ambrisko */ 1914665484d8SDoug Ambrisko evt_detail_size = sizeof(struct mrsas_evt_detail); 19158e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19168e727371SKashyap D Desai 1, 0, 19178e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 19188e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19198e727371SKashyap D Desai NULL, NULL, 19208e727371SKashyap D Desai evt_detail_size, 19218e727371SKashyap D Desai 1, 19228e727371SKashyap D Desai evt_detail_size, 19238e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19248e727371SKashyap D Desai NULL, NULL, 1925665484d8SDoug Ambrisko &sc->evt_detail_tag)) { 1926665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create Event detail tag\n"); 1927665484d8SDoug Ambrisko return (ENOMEM); 1928665484d8SDoug Ambrisko } 1929665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->evt_detail_tag, (void **)&sc->evt_detail_mem, 1930665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->evt_detail_dmamap)) { 1931665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc Event detail buffer memory\n"); 1932665484d8SDoug Ambrisko return (ENOMEM); 1933665484d8SDoug Ambrisko } 1934665484d8SDoug Ambrisko bzero(sc->evt_detail_mem, evt_detail_size); 1935665484d8SDoug Ambrisko if (bus_dmamap_load(sc->evt_detail_tag, sc->evt_detail_dmamap, 1936665484d8SDoug Ambrisko sc->evt_detail_mem, evt_detail_size, mrsas_addr_cb, 1937665484d8SDoug Ambrisko &sc->evt_detail_phys_addr, BUS_DMA_NOWAIT)) { 1938665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load Event detail buffer memory\n"); 1939665484d8SDoug Ambrisko return (ENOMEM); 1940665484d8SDoug Ambrisko } 1941665484d8SDoug Ambrisko /* 1942665484d8SDoug Ambrisko * Create a dma tag for data buffers; size will be the maximum 1943665484d8SDoug Ambrisko * possible I/O size (280kB). 1944665484d8SDoug Ambrisko */ 19458e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19468e727371SKashyap D Desai 1, 19478e727371SKashyap D Desai 0, 19488e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19498e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19508e727371SKashyap D Desai NULL, NULL, 19513a3fc6cbSKashyap D Desai MAXPHYS, 19523a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 19533a3fc6cbSKashyap D Desai MAXPHYS, 19548e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19558e727371SKashyap D Desai busdma_lock_mutex, 19568e727371SKashyap D Desai &sc->io_lock, 1957665484d8SDoug Ambrisko &sc->data_tag)) { 1958665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create data dma tag\n"); 1959665484d8SDoug Ambrisko return (ENOMEM); 1960665484d8SDoug Ambrisko } 1961665484d8SDoug Ambrisko return (0); 1962665484d8SDoug Ambrisko } 1963665484d8SDoug Ambrisko 1964665484d8SDoug Ambrisko /* 1965665484d8SDoug Ambrisko * mrsas_addr_cb: Callback function of bus_dmamap_load() 19668e727371SKashyap D Desai * input: callback argument, machine dependent type 19678e727371SKashyap D Desai * that describes DMA segments, number of segments, error code 1968665484d8SDoug Ambrisko * 19698e727371SKashyap D Desai * This function is for the driver to receive mapping information resultant of 19708e727371SKashyap D Desai * the bus_dmamap_load(). The information is actually not being used, but the 19718e727371SKashyap D Desai * address is saved anyway. 1972665484d8SDoug Ambrisko */ 1973665484d8SDoug Ambrisko void 1974665484d8SDoug Ambrisko mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1975665484d8SDoug Ambrisko { 1976665484d8SDoug Ambrisko bus_addr_t *addr; 1977665484d8SDoug Ambrisko 1978665484d8SDoug Ambrisko addr = arg; 1979665484d8SDoug Ambrisko *addr = segs[0].ds_addr; 1980665484d8SDoug Ambrisko } 1981665484d8SDoug Ambrisko 1982665484d8SDoug Ambrisko /* 1983665484d8SDoug Ambrisko * mrsas_setup_raidmap: Set up RAID map. 1984665484d8SDoug Ambrisko * input: Adapter instance soft state 1985665484d8SDoug Ambrisko * 1986665484d8SDoug Ambrisko * Allocate DMA memory for the RAID maps and perform setup. 1987665484d8SDoug Ambrisko */ 19888e727371SKashyap D Desai static int 19898e727371SKashyap D Desai mrsas_setup_raidmap(struct mrsas_softc *sc) 1990665484d8SDoug Ambrisko { 19914799d485SKashyap D Desai int i; 19924799d485SKashyap D Desai 19934799d485SKashyap D Desai for (i = 0; i < 2; i++) { 19944799d485SKashyap D Desai sc->ld_drv_map[i] = 19954799d485SKashyap D Desai (void *)malloc(sc->drv_map_sz, M_MRSAS, M_NOWAIT); 19964799d485SKashyap D Desai /* Do Error handling */ 19974799d485SKashyap D Desai if (!sc->ld_drv_map[i]) { 19984799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Could not allocate memory for local map"); 19994799d485SKashyap D Desai 20004799d485SKashyap D Desai if (i == 1) 20014799d485SKashyap D Desai free(sc->ld_drv_map[0], M_MRSAS); 20028e727371SKashyap D Desai /* ABORT driver initialization */ 20034799d485SKashyap D Desai goto ABORT; 20044799d485SKashyap D Desai } 20054799d485SKashyap D Desai } 20064799d485SKashyap D Desai 20078e727371SKashyap D Desai for (int i = 0; i < 2; i++) { 20088e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20098e727371SKashyap D Desai 4, 0, 20108e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20118e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20128e727371SKashyap D Desai NULL, NULL, 20138e727371SKashyap D Desai sc->max_map_sz, 20148e727371SKashyap D Desai 1, 20158e727371SKashyap D Desai sc->max_map_sz, 20168e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20178e727371SKashyap D Desai NULL, NULL, 2018665484d8SDoug Ambrisko &sc->raidmap_tag[i])) { 20194799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20204799d485SKashyap D Desai "Cannot allocate raid map tag.\n"); 2021665484d8SDoug Ambrisko return (ENOMEM); 2022665484d8SDoug Ambrisko } 20234799d485SKashyap D Desai if (bus_dmamem_alloc(sc->raidmap_tag[i], 20244799d485SKashyap D Desai (void **)&sc->raidmap_mem[i], 2025665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->raidmap_dmamap[i])) { 20264799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20274799d485SKashyap D Desai "Cannot allocate raidmap memory.\n"); 2028665484d8SDoug Ambrisko return (ENOMEM); 2029665484d8SDoug Ambrisko } 20304799d485SKashyap D Desai bzero(sc->raidmap_mem[i], sc->max_map_sz); 20314799d485SKashyap D Desai 2032665484d8SDoug Ambrisko if (bus_dmamap_load(sc->raidmap_tag[i], sc->raidmap_dmamap[i], 20334799d485SKashyap D Desai sc->raidmap_mem[i], sc->max_map_sz, 20344799d485SKashyap D Desai mrsas_addr_cb, &sc->raidmap_phys_addr[i], 2035665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 2036665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load raidmap memory.\n"); 2037665484d8SDoug Ambrisko return (ENOMEM); 2038665484d8SDoug Ambrisko } 2039665484d8SDoug Ambrisko if (!sc->raidmap_mem[i]) { 20404799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20414799d485SKashyap D Desai "Cannot allocate memory for raid map.\n"); 2042665484d8SDoug Ambrisko return (ENOMEM); 2043665484d8SDoug Ambrisko } 2044665484d8SDoug Ambrisko } 2045665484d8SDoug Ambrisko 2046665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 2047665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 2048665484d8SDoug Ambrisko 2049665484d8SDoug Ambrisko return (0); 20504799d485SKashyap D Desai 20514799d485SKashyap D Desai ABORT: 20524799d485SKashyap D Desai return (1); 2053665484d8SDoug Ambrisko } 2054665484d8SDoug Ambrisko 2055a688fcd0SKashyap D Desai /** 2056a688fcd0SKashyap D Desai * megasas_setup_jbod_map - setup jbod map for FP seq_number. 2057a688fcd0SKashyap D Desai * @sc: Adapter soft state 2058a688fcd0SKashyap D Desai * 2059a688fcd0SKashyap D Desai * Return 0 on success. 2060a688fcd0SKashyap D Desai */ 2061a688fcd0SKashyap D Desai void 2062a688fcd0SKashyap D Desai megasas_setup_jbod_map(struct mrsas_softc *sc) 2063a688fcd0SKashyap D Desai { 2064a688fcd0SKashyap D Desai int i; 2065a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 2066a688fcd0SKashyap D Desai 2067a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 2068a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * (MAX_PHYSICAL_DEVICES - 1)); 2069a688fcd0SKashyap D Desai 2070a688fcd0SKashyap D Desai if (!sc->ctrl_info->adapterOperations3.useSeqNumJbodFP) { 2071a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2072a688fcd0SKashyap D Desai return; 2073a688fcd0SKashyap D Desai } 2074a688fcd0SKashyap D Desai if (sc->jbodmap_mem[0]) 2075a688fcd0SKashyap D Desai goto skip_alloc; 2076a688fcd0SKashyap D Desai 2077a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 2078a688fcd0SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 2079a688fcd0SKashyap D Desai 4, 0, 2080a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 2081a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR, 2082a688fcd0SKashyap D Desai NULL, NULL, 2083a688fcd0SKashyap D Desai pd_seq_map_sz, 2084a688fcd0SKashyap D Desai 1, 2085a688fcd0SKashyap D Desai pd_seq_map_sz, 2086a688fcd0SKashyap D Desai BUS_DMA_ALLOCNOW, 2087a688fcd0SKashyap D Desai NULL, NULL, 2088a688fcd0SKashyap D Desai &sc->jbodmap_tag[i])) { 2089a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2090a688fcd0SKashyap D Desai "Cannot allocate jbod map tag.\n"); 2091a688fcd0SKashyap D Desai return; 2092a688fcd0SKashyap D Desai } 2093a688fcd0SKashyap D Desai if (bus_dmamem_alloc(sc->jbodmap_tag[i], 2094a688fcd0SKashyap D Desai (void **)&sc->jbodmap_mem[i], 2095a688fcd0SKashyap D Desai BUS_DMA_NOWAIT, &sc->jbodmap_dmamap[i])) { 2096a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2097a688fcd0SKashyap D Desai "Cannot allocate jbod map memory.\n"); 2098a688fcd0SKashyap D Desai return; 2099a688fcd0SKashyap D Desai } 2100a688fcd0SKashyap D Desai bzero(sc->jbodmap_mem[i], pd_seq_map_sz); 2101a688fcd0SKashyap D Desai 2102a688fcd0SKashyap D Desai if (bus_dmamap_load(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i], 2103a688fcd0SKashyap D Desai sc->jbodmap_mem[i], pd_seq_map_sz, 2104a688fcd0SKashyap D Desai mrsas_addr_cb, &sc->jbodmap_phys_addr[i], 2105a688fcd0SKashyap D Desai BUS_DMA_NOWAIT)) { 2106a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot load jbod map memory.\n"); 2107a688fcd0SKashyap D Desai return; 2108a688fcd0SKashyap D Desai } 2109a688fcd0SKashyap D Desai if (!sc->jbodmap_mem[i]) { 2110a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2111a688fcd0SKashyap D Desai "Cannot allocate memory for jbod map.\n"); 2112a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2113a688fcd0SKashyap D Desai return; 2114a688fcd0SKashyap D Desai } 2115a688fcd0SKashyap D Desai } 2116a688fcd0SKashyap D Desai 2117a688fcd0SKashyap D Desai skip_alloc: 2118a688fcd0SKashyap D Desai if (!megasas_sync_pd_seq_num(sc, false) && 2119a688fcd0SKashyap D Desai !megasas_sync_pd_seq_num(sc, true)) 2120a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 1; 2121a688fcd0SKashyap D Desai else 2122a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2123a688fcd0SKashyap D Desai 2124a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Jbod map is supported\n"); 2125a688fcd0SKashyap D Desai } 2126a688fcd0SKashyap D Desai 21278e727371SKashyap D Desai /* 2128665484d8SDoug Ambrisko * mrsas_init_fw: Initialize Firmware 2129665484d8SDoug Ambrisko * input: Adapter soft state 2130665484d8SDoug Ambrisko * 21318e727371SKashyap D Desai * Calls transition_to_ready() to make sure Firmware is in operational state and 21328e727371SKashyap D Desai * calls mrsas_init_adapter() to send IOC_INIT command to Firmware. It 21338e727371SKashyap D Desai * issues internal commands to get the controller info after the IOC_INIT 21348e727371SKashyap D Desai * command response is received by Firmware. Note: code relating to 21358e727371SKashyap D Desai * get_pdlist, get_ld_list and max_sectors are currently not being used, it 21368e727371SKashyap D Desai * is left here as placeholder. 2137665484d8SDoug Ambrisko */ 21388e727371SKashyap D Desai static int 21398e727371SKashyap D Desai mrsas_init_fw(struct mrsas_softc *sc) 2140665484d8SDoug Ambrisko { 2141d18d1b47SKashyap D Desai 2142d18d1b47SKashyap D Desai int ret, loop, ocr = 0; 2143665484d8SDoug Ambrisko u_int32_t max_sectors_1; 2144665484d8SDoug Ambrisko u_int32_t max_sectors_2; 2145665484d8SDoug Ambrisko u_int32_t tmp_sectors; 2146d18d1b47SKashyap D Desai u_int32_t scratch_pad_2; 2147d18d1b47SKashyap D Desai int msix_enable = 0; 2148d18d1b47SKashyap D Desai int fw_msix_count = 0; 2149665484d8SDoug Ambrisko 2150665484d8SDoug Ambrisko /* Make sure Firmware is ready */ 2151665484d8SDoug Ambrisko ret = mrsas_transition_to_ready(sc, ocr); 2152665484d8SDoug Ambrisko if (ret != SUCCESS) { 2153665484d8SDoug Ambrisko return (ret); 2154665484d8SDoug Ambrisko } 2155d18d1b47SKashyap D Desai /* MSI-x index 0- reply post host index register */ 2156d18d1b47SKashyap D Desai sc->msix_reg_offset[0] = MPI2_REPLY_POST_HOST_INDEX_OFFSET; 2157d18d1b47SKashyap D Desai /* Check if MSI-X is supported while in ready state */ 2158d18d1b47SKashyap D Desai msix_enable = (mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)) & 0x4000000) >> 0x1a; 2159d18d1b47SKashyap D Desai 2160d18d1b47SKashyap D Desai if (msix_enable) { 2161d18d1b47SKashyap D Desai scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2162d18d1b47SKashyap D Desai outbound_scratch_pad_2)); 2163d18d1b47SKashyap D Desai 2164d18d1b47SKashyap D Desai /* Check max MSI-X vectors */ 2165d18d1b47SKashyap D Desai if (sc->device_id == MRSAS_TBOLT) { 2166d18d1b47SKashyap D Desai sc->msix_vectors = (scratch_pad_2 2167d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_OFFSET) + 1; 2168d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2169d18d1b47SKashyap D Desai } else { 2170d18d1b47SKashyap D Desai /* Invader/Fury supports 96 MSI-X vectors */ 2171d18d1b47SKashyap D Desai sc->msix_vectors = ((scratch_pad_2 2172d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_EXT_OFFSET) 2173d18d1b47SKashyap D Desai >> MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT) + 1; 2174d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2175d18d1b47SKashyap D Desai 2176d18d1b47SKashyap D Desai for (loop = 1; loop < MR_MAX_MSIX_REG_ARRAY; 2177d18d1b47SKashyap D Desai loop++) { 2178d18d1b47SKashyap D Desai sc->msix_reg_offset[loop] = 2179d18d1b47SKashyap D Desai MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET + 2180d18d1b47SKashyap D Desai (loop * 0x10); 2181d18d1b47SKashyap D Desai } 2182d18d1b47SKashyap D Desai } 2183d18d1b47SKashyap D Desai 2184d18d1b47SKashyap D Desai /* Don't bother allocating more MSI-X vectors than cpus */ 2185d18d1b47SKashyap D Desai sc->msix_vectors = min(sc->msix_vectors, 2186d18d1b47SKashyap D Desai mp_ncpus); 2187d18d1b47SKashyap D Desai 2188d18d1b47SKashyap D Desai /* Allocate MSI-x vectors */ 2189d18d1b47SKashyap D Desai if (mrsas_allocate_msix(sc) == SUCCESS) 2190d18d1b47SKashyap D Desai sc->msix_enable = 1; 2191d18d1b47SKashyap D Desai else 2192d18d1b47SKashyap D Desai sc->msix_enable = 0; 2193d18d1b47SKashyap D Desai 2194d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports <%d> MSIX vector," 2195d18d1b47SKashyap D Desai "Online CPU %d Current MSIX <%d>\n", 2196d18d1b47SKashyap D Desai fw_msix_count, mp_ncpus, sc->msix_vectors); 2197d18d1b47SKashyap D Desai } 2198665484d8SDoug Ambrisko if (mrsas_init_adapter(sc) != SUCCESS) { 2199665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Adapter initialize Fail.\n"); 2200665484d8SDoug Ambrisko return (1); 2201665484d8SDoug Ambrisko } 2202665484d8SDoug Ambrisko /* Allocate internal commands for pass-thru */ 2203665484d8SDoug Ambrisko if (mrsas_alloc_mfi_cmds(sc) != SUCCESS) { 2204665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Allocate MFI cmd failed.\n"); 2205665484d8SDoug Ambrisko return (1); 2206665484d8SDoug Ambrisko } 2207af51c29fSKashyap D Desai sc->ctrl_info = malloc(sizeof(struct mrsas_ctrl_info), M_MRSAS, M_NOWAIT); 2208af51c29fSKashyap D Desai if (!sc->ctrl_info) { 2209af51c29fSKashyap D Desai device_printf(sc->mrsas_dev, "Malloc for ctrl_info failed.\n"); 2210af51c29fSKashyap D Desai return (1); 2211af51c29fSKashyap D Desai } 22124799d485SKashyap D Desai /* 22138e727371SKashyap D Desai * Get the controller info from FW, so that the MAX VD support 22148e727371SKashyap D Desai * availability can be decided. 22154799d485SKashyap D Desai */ 2216af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 22174799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Unable to get FW ctrl_info.\n"); 2218af51c29fSKashyap D Desai return (1); 22194799d485SKashyap D Desai } 222077cf7df8SKashyap D Desai sc->secure_jbod_support = 2221af51c29fSKashyap D Desai (u_int8_t)sc->ctrl_info->adapterOperations3.supportSecurityonJBOD; 222277cf7df8SKashyap D Desai 222377cf7df8SKashyap D Desai if (sc->secure_jbod_support) 222477cf7df8SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports SED \n"); 222577cf7df8SKashyap D Desai 2226a688fcd0SKashyap D Desai if (sc->use_seqnum_jbod_fp) 2227a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports JBOD Map \n"); 2228a688fcd0SKashyap D Desai 2229665484d8SDoug Ambrisko if (mrsas_setup_raidmap(sc) != SUCCESS) { 2230a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Error: RAID map setup FAILED !!! " 2231a688fcd0SKashyap D Desai "There seems to be some problem in the controller\n" 2232a688fcd0SKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 2233665484d8SDoug Ambrisko } 2234a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 2235a688fcd0SKashyap D Desai 2236665484d8SDoug Ambrisko /* For pass-thru, get PD/LD list and controller info */ 22374799d485SKashyap D Desai memset(sc->pd_list, 0, 22384799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 2239a688fcd0SKashyap D Desai if (mrsas_get_pd_list(sc) != SUCCESS) { 2240a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get PD list failed.\n"); 2241a688fcd0SKashyap D Desai return (1); 2242a688fcd0SKashyap D Desai } 22434799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS); 2244a688fcd0SKashyap D Desai if (mrsas_get_ld_list(sc) != SUCCESS) { 2245a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get LD lsit failed.\n"); 2246a688fcd0SKashyap D Desai return (1); 2247a688fcd0SKashyap D Desai } 2248665484d8SDoug Ambrisko /* 22498e727371SKashyap D Desai * Compute the max allowed sectors per IO: The controller info has 22508e727371SKashyap D Desai * two limits on max sectors. Driver should use the minimum of these 22518e727371SKashyap D Desai * two. 2252665484d8SDoug Ambrisko * 2253665484d8SDoug Ambrisko * 1 << stripe_sz_ops.min = max sectors per strip 2254665484d8SDoug Ambrisko * 22558e727371SKashyap D Desai * Note that older firmwares ( < FW ver 30) didn't report information to 22568e727371SKashyap D Desai * calculate max_sectors_1. So the number ended up as zero always. 2257665484d8SDoug Ambrisko */ 2258665484d8SDoug Ambrisko tmp_sectors = 0; 2259af51c29fSKashyap D Desai max_sectors_1 = (1 << sc->ctrl_info->stripe_sz_ops.min) * 2260af51c29fSKashyap D Desai sc->ctrl_info->max_strips_per_io; 2261af51c29fSKashyap D Desai max_sectors_2 = sc->ctrl_info->max_request_size; 2262665484d8SDoug Ambrisko tmp_sectors = min(max_sectors_1, max_sectors_2); 22634799d485SKashyap D Desai sc->max_sectors_per_req = sc->max_num_sge * MRSAS_PAGE_SIZE / 512; 22644799d485SKashyap D Desai 22654799d485SKashyap D Desai if (tmp_sectors && (sc->max_sectors_per_req > tmp_sectors)) 22664799d485SKashyap D Desai sc->max_sectors_per_req = tmp_sectors; 22674799d485SKashyap D Desai 2268665484d8SDoug Ambrisko sc->disableOnlineCtrlReset = 2269af51c29fSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 2270665484d8SDoug Ambrisko sc->UnevenSpanSupport = 2271af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations2.supportUnevenSpans; 2272665484d8SDoug Ambrisko if (sc->UnevenSpanSupport) { 22738e727371SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports: UnevenSpanSupport=%x\n\n", 2274665484d8SDoug Ambrisko sc->UnevenSpanSupport); 22754799d485SKashyap D Desai 2276665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 2277665484d8SDoug Ambrisko sc->fast_path_io = 1; 2278665484d8SDoug Ambrisko else 2279665484d8SDoug Ambrisko sc->fast_path_io = 0; 2280665484d8SDoug Ambrisko } 2281665484d8SDoug Ambrisko return (0); 2282665484d8SDoug Ambrisko } 2283665484d8SDoug Ambrisko 22848e727371SKashyap D Desai /* 2285665484d8SDoug Ambrisko * mrsas_init_adapter: Initializes the adapter/controller 2286665484d8SDoug Ambrisko * input: Adapter soft state 2287665484d8SDoug Ambrisko * 2288665484d8SDoug Ambrisko * Prepares for the issuing of the IOC Init cmd to FW for initializing the 2289665484d8SDoug Ambrisko * ROC/controller. The FW register is read to determined the number of 2290665484d8SDoug Ambrisko * commands that is supported. All memory allocations for IO is based on 2291665484d8SDoug Ambrisko * max_cmd. Appropriate calculations are performed in this function. 2292665484d8SDoug Ambrisko */ 22938e727371SKashyap D Desai int 22948e727371SKashyap D Desai mrsas_init_adapter(struct mrsas_softc *sc) 2295665484d8SDoug Ambrisko { 2296665484d8SDoug Ambrisko uint32_t status; 22973a3fc6cbSKashyap D Desai u_int32_t max_cmd, scratch_pad_2; 2298665484d8SDoug Ambrisko int ret; 2299d18d1b47SKashyap D Desai int i = 0; 2300665484d8SDoug Ambrisko 2301665484d8SDoug Ambrisko /* Read FW status register */ 2302665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2303665484d8SDoug Ambrisko 2304665484d8SDoug Ambrisko /* Get operational params from status register */ 2305665484d8SDoug Ambrisko sc->max_fw_cmds = status & MRSAS_FWSTATE_MAXCMD_MASK; 2306665484d8SDoug Ambrisko 2307665484d8SDoug Ambrisko /* Decrement the max supported by 1, to correlate with FW */ 2308665484d8SDoug Ambrisko sc->max_fw_cmds = sc->max_fw_cmds - 1; 2309665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 2310665484d8SDoug Ambrisko 2311665484d8SDoug Ambrisko /* Determine allocation size of command frames */ 23122f863eb8SKashyap D Desai sc->reply_q_depth = ((max_cmd + 1 + 15) / 16 * 16) * 2; 2313665484d8SDoug Ambrisko sc->request_alloc_sz = sizeof(MRSAS_REQUEST_DESCRIPTOR_UNION) * max_cmd; 2314665484d8SDoug Ambrisko sc->reply_alloc_sz = sizeof(MPI2_REPLY_DESCRIPTORS_UNION) * (sc->reply_q_depth); 2315665484d8SDoug Ambrisko sc->io_frames_alloc_sz = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE + (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * (max_cmd + 1)); 23163a3fc6cbSKashyap D Desai scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 23173a3fc6cbSKashyap D Desai outbound_scratch_pad_2)); 23183a3fc6cbSKashyap D Desai /* 23193a3fc6cbSKashyap D Desai * If scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK is set, 23203a3fc6cbSKashyap D Desai * Firmware support extended IO chain frame which is 4 time more 23213a3fc6cbSKashyap D Desai * than legacy Firmware. Legacy Firmware - Frame size is (8 * 128) = 23223a3fc6cbSKashyap D Desai * 1K 1M IO Firmware - Frame size is (8 * 128 * 4) = 4K 23233a3fc6cbSKashyap D Desai */ 23243a3fc6cbSKashyap D Desai if (scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK) 23253a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 23263a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 23273a3fc6cbSKashyap D Desai * MEGASAS_1MB_IO; 23283a3fc6cbSKashyap D Desai else 23293a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 23303a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 23313a3fc6cbSKashyap D Desai * MEGASAS_256K_IO; 23323a3fc6cbSKashyap D Desai 23333a3fc6cbSKashyap D Desai sc->chain_frames_alloc_sz = sc->max_chain_frame_sz * max_cmd; 2334665484d8SDoug Ambrisko sc->max_sge_in_main_msg = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2335665484d8SDoug Ambrisko offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL)) / 16; 2336665484d8SDoug Ambrisko 23373a3fc6cbSKashyap D Desai sc->max_sge_in_chain = sc->max_chain_frame_sz / sizeof(MPI2_SGE_IO_UNION); 2338665484d8SDoug Ambrisko sc->max_num_sge = sc->max_sge_in_main_msg + sc->max_sge_in_chain - 2; 2339665484d8SDoug Ambrisko 23403a3fc6cbSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, "Avago Debug: MAX sge 0x%X MAX chain frame size 0x%X \n", 23413a3fc6cbSKashyap D Desai sc->max_num_sge, sc->max_chain_frame_sz); 23423a3fc6cbSKashyap D Desai 2343665484d8SDoug Ambrisko /* Used for pass thru MFI frame (DCMD) */ 2344665484d8SDoug Ambrisko sc->chain_offset_mfi_pthru = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 16; 2345665484d8SDoug Ambrisko 2346665484d8SDoug Ambrisko sc->chain_offset_io_request = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2347665484d8SDoug Ambrisko sizeof(MPI2_SGE_IO_UNION)) / 16; 2348665484d8SDoug Ambrisko 2349d18d1b47SKashyap D Desai int count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 23508e727371SKashyap D Desai 2351d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 2352d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 2353665484d8SDoug Ambrisko 2354665484d8SDoug Ambrisko ret = mrsas_alloc_mem(sc); 2355665484d8SDoug Ambrisko if (ret != SUCCESS) 2356665484d8SDoug Ambrisko return (ret); 2357665484d8SDoug Ambrisko 2358665484d8SDoug Ambrisko ret = mrsas_alloc_mpt_cmds(sc); 2359665484d8SDoug Ambrisko if (ret != SUCCESS) 2360665484d8SDoug Ambrisko return (ret); 2361665484d8SDoug Ambrisko 2362665484d8SDoug Ambrisko ret = mrsas_ioc_init(sc); 2363665484d8SDoug Ambrisko if (ret != SUCCESS) 2364665484d8SDoug Ambrisko return (ret); 2365665484d8SDoug Ambrisko 2366665484d8SDoug Ambrisko return (0); 2367665484d8SDoug Ambrisko } 2368665484d8SDoug Ambrisko 23698e727371SKashyap D Desai /* 2370665484d8SDoug Ambrisko * mrsas_alloc_ioc_cmd: Allocates memory for IOC Init command 2371665484d8SDoug Ambrisko * input: Adapter soft state 2372665484d8SDoug Ambrisko * 2373665484d8SDoug Ambrisko * Allocates for the IOC Init cmd to FW to initialize the ROC/controller. 2374665484d8SDoug Ambrisko */ 23758e727371SKashyap D Desai int 23768e727371SKashyap D Desai mrsas_alloc_ioc_cmd(struct mrsas_softc *sc) 2377665484d8SDoug Ambrisko { 2378665484d8SDoug Ambrisko int ioc_init_size; 2379665484d8SDoug Ambrisko 2380665484d8SDoug Ambrisko /* Allocate IOC INIT command */ 2381665484d8SDoug Ambrisko ioc_init_size = 1024 + sizeof(MPI2_IOC_INIT_REQUEST); 23828e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 23838e727371SKashyap D Desai 1, 0, 23848e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 23858e727371SKashyap D Desai BUS_SPACE_MAXADDR, 23868e727371SKashyap D Desai NULL, NULL, 23878e727371SKashyap D Desai ioc_init_size, 23888e727371SKashyap D Desai 1, 23898e727371SKashyap D Desai ioc_init_size, 23908e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 23918e727371SKashyap D Desai NULL, NULL, 2392665484d8SDoug Ambrisko &sc->ioc_init_tag)) { 2393665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init tag\n"); 2394665484d8SDoug Ambrisko return (ENOMEM); 2395665484d8SDoug Ambrisko } 2396665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ioc_init_tag, (void **)&sc->ioc_init_mem, 2397665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ioc_init_dmamap)) { 2398665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init cmd mem\n"); 2399665484d8SDoug Ambrisko return (ENOMEM); 2400665484d8SDoug Ambrisko } 2401665484d8SDoug Ambrisko bzero(sc->ioc_init_mem, ioc_init_size); 2402665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ioc_init_tag, sc->ioc_init_dmamap, 2403665484d8SDoug Ambrisko sc->ioc_init_mem, ioc_init_size, mrsas_addr_cb, 2404665484d8SDoug Ambrisko &sc->ioc_init_phys_mem, BUS_DMA_NOWAIT)) { 2405665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ioc init cmd mem\n"); 2406665484d8SDoug Ambrisko return (ENOMEM); 2407665484d8SDoug Ambrisko } 2408665484d8SDoug Ambrisko return (0); 2409665484d8SDoug Ambrisko } 2410665484d8SDoug Ambrisko 24118e727371SKashyap D Desai /* 2412665484d8SDoug Ambrisko * mrsas_free_ioc_cmd: Allocates memory for IOC Init command 2413665484d8SDoug Ambrisko * input: Adapter soft state 2414665484d8SDoug Ambrisko * 2415665484d8SDoug Ambrisko * Deallocates memory of the IOC Init cmd. 2416665484d8SDoug Ambrisko */ 24178e727371SKashyap D Desai void 24188e727371SKashyap D Desai mrsas_free_ioc_cmd(struct mrsas_softc *sc) 2419665484d8SDoug Ambrisko { 2420665484d8SDoug Ambrisko if (sc->ioc_init_phys_mem) 2421665484d8SDoug Ambrisko bus_dmamap_unload(sc->ioc_init_tag, sc->ioc_init_dmamap); 2422665484d8SDoug Ambrisko if (sc->ioc_init_mem != NULL) 2423665484d8SDoug Ambrisko bus_dmamem_free(sc->ioc_init_tag, sc->ioc_init_mem, sc->ioc_init_dmamap); 2424665484d8SDoug Ambrisko if (sc->ioc_init_tag != NULL) 2425665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ioc_init_tag); 2426665484d8SDoug Ambrisko } 2427665484d8SDoug Ambrisko 24288e727371SKashyap D Desai /* 2429665484d8SDoug Ambrisko * mrsas_ioc_init: Sends IOC Init command to FW 2430665484d8SDoug Ambrisko * input: Adapter soft state 2431665484d8SDoug Ambrisko * 2432665484d8SDoug Ambrisko * Issues the IOC Init cmd to FW to initialize the ROC/controller. 2433665484d8SDoug Ambrisko */ 24348e727371SKashyap D Desai int 24358e727371SKashyap D Desai mrsas_ioc_init(struct mrsas_softc *sc) 2436665484d8SDoug Ambrisko { 2437665484d8SDoug Ambrisko struct mrsas_init_frame *init_frame; 2438665484d8SDoug Ambrisko pMpi2IOCInitRequest_t IOCInitMsg; 2439665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION req_desc; 2440665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_IOC_INIT_WAIT_TIME; 2441665484d8SDoug Ambrisko bus_addr_t phys_addr; 2442665484d8SDoug Ambrisko int i, retcode = 0; 2443665484d8SDoug Ambrisko 2444665484d8SDoug Ambrisko /* Allocate memory for the IOC INIT command */ 2445665484d8SDoug Ambrisko if (mrsas_alloc_ioc_cmd(sc)) { 2446665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate IOC command.\n"); 2447665484d8SDoug Ambrisko return (1); 2448665484d8SDoug Ambrisko } 2449665484d8SDoug Ambrisko IOCInitMsg = (pMpi2IOCInitRequest_t)(((char *)sc->ioc_init_mem) + 1024); 2450665484d8SDoug Ambrisko IOCInitMsg->Function = MPI2_FUNCTION_IOC_INIT; 2451665484d8SDoug Ambrisko IOCInitMsg->WhoInit = MPI2_WHOINIT_HOST_DRIVER; 2452665484d8SDoug Ambrisko IOCInitMsg->MsgVersion = MPI2_VERSION; 2453665484d8SDoug Ambrisko IOCInitMsg->HeaderVersion = MPI2_HEADER_VERSION; 2454665484d8SDoug Ambrisko IOCInitMsg->SystemRequestFrameSize = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE / 4; 2455665484d8SDoug Ambrisko IOCInitMsg->ReplyDescriptorPostQueueDepth = sc->reply_q_depth; 2456665484d8SDoug Ambrisko IOCInitMsg->ReplyDescriptorPostQueueAddress = sc->reply_desc_phys_addr; 2457665484d8SDoug Ambrisko IOCInitMsg->SystemRequestFrameBaseAddress = sc->io_request_phys_addr; 2458d18d1b47SKashyap D Desai IOCInitMsg->HostMSIxVectors = (sc->msix_vectors > 0 ? sc->msix_vectors : 0); 2459665484d8SDoug Ambrisko 2460665484d8SDoug Ambrisko init_frame = (struct mrsas_init_frame *)sc->ioc_init_mem; 2461665484d8SDoug Ambrisko init_frame->cmd = MFI_CMD_INIT; 2462665484d8SDoug Ambrisko init_frame->cmd_status = 0xFF; 2463665484d8SDoug Ambrisko init_frame->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 2464665484d8SDoug Ambrisko 2465d18d1b47SKashyap D Desai /* driver support Extended MSIX */ 2466f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 2467d18d1b47SKashyap D Desai init_frame->driver_operations. 2468d18d1b47SKashyap D Desai mfi_capabilities.support_additional_msix = 1; 2469d18d1b47SKashyap D Desai } 2470665484d8SDoug Ambrisko if (sc->verbuf_mem) { 2471665484d8SDoug Ambrisko snprintf((char *)sc->verbuf_mem, strlen(MRSAS_VERSION) + 2, "%s\n", 2472665484d8SDoug Ambrisko MRSAS_VERSION); 2473665484d8SDoug Ambrisko init_frame->driver_ver_lo = (bus_addr_t)sc->verbuf_phys_addr; 2474665484d8SDoug Ambrisko init_frame->driver_ver_hi = 0; 2475665484d8SDoug Ambrisko } 247616dc2814SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ndrive_r1_lb = 1; 24774799d485SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_max_255lds = 1; 247877cf7df8SKashyap D Desai init_frame->driver_operations.mfi_capabilities.security_protocol_cmds_fw = 1; 24793a3fc6cbSKashyap D Desai if (sc->max_chain_frame_sz > MEGASAS_CHAIN_FRAME_SZ_MIN) 24803a3fc6cbSKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ext_io_size = 1; 2481665484d8SDoug Ambrisko phys_addr = (bus_addr_t)sc->ioc_init_phys_mem + 1024; 2482665484d8SDoug Ambrisko init_frame->queue_info_new_phys_addr_lo = phys_addr; 2483665484d8SDoug Ambrisko init_frame->data_xfer_len = sizeof(Mpi2IOCInitRequest_t); 2484665484d8SDoug Ambrisko 2485665484d8SDoug Ambrisko req_desc.addr.Words = (bus_addr_t)sc->ioc_init_phys_mem; 2486665484d8SDoug Ambrisko req_desc.MFAIo.RequestFlags = 2487665484d8SDoug Ambrisko (MRSAS_REQ_DESCRIPT_FLAGS_MFA << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 2488665484d8SDoug Ambrisko 2489665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2490665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Issuing IOC INIT command to FW.\n"); 2491665484d8SDoug Ambrisko mrsas_fire_cmd(sc, req_desc.addr.u.low, req_desc.addr.u.high); 2492665484d8SDoug Ambrisko 2493665484d8SDoug Ambrisko /* 2494665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 2495665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 2496665484d8SDoug Ambrisko * this is only 1 millisecond. 2497665484d8SDoug Ambrisko */ 2498665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) { 2499665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 2500665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2501665484d8SDoug Ambrisko DELAY(1000); 2502665484d8SDoug Ambrisko else 2503665484d8SDoug Ambrisko break; 2504665484d8SDoug Ambrisko } 2505665484d8SDoug Ambrisko } 2506665484d8SDoug Ambrisko if (init_frame->cmd_status == 0) 2507665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2508665484d8SDoug Ambrisko "IOC INIT response received from FW.\n"); 25098e727371SKashyap D Desai else { 2510665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2511665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init timed out after %d seconds.\n", max_wait); 2512665484d8SDoug Ambrisko else 2513665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init failed, status = 0x%x\n", init_frame->cmd_status); 2514665484d8SDoug Ambrisko retcode = 1; 2515665484d8SDoug Ambrisko } 2516665484d8SDoug Ambrisko 2517665484d8SDoug Ambrisko mrsas_free_ioc_cmd(sc); 2518665484d8SDoug Ambrisko return (retcode); 2519665484d8SDoug Ambrisko } 2520665484d8SDoug Ambrisko 25218e727371SKashyap D Desai /* 2522665484d8SDoug Ambrisko * mrsas_alloc_mpt_cmds: Allocates the command packets 2523665484d8SDoug Ambrisko * input: Adapter instance soft state 2524665484d8SDoug Ambrisko * 2525665484d8SDoug Ambrisko * This function allocates the internal commands for IOs. Each command that is 25268e727371SKashyap D Desai * issued to FW is wrapped in a local data structure called mrsas_mpt_cmd. An 25278e727371SKashyap D Desai * array is allocated with mrsas_mpt_cmd context. The free commands are 2528665484d8SDoug Ambrisko * maintained in a linked list (cmd pool). SMID value range is from 1 to 2529665484d8SDoug Ambrisko * max_fw_cmds. 2530665484d8SDoug Ambrisko */ 25318e727371SKashyap D Desai int 25328e727371SKashyap D Desai mrsas_alloc_mpt_cmds(struct mrsas_softc *sc) 2533665484d8SDoug Ambrisko { 2534665484d8SDoug Ambrisko int i, j; 2535d18d1b47SKashyap D Desai u_int32_t max_cmd, count; 2536665484d8SDoug Ambrisko struct mrsas_mpt_cmd *cmd; 2537665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 2538665484d8SDoug Ambrisko u_int32_t offset, chain_offset, sense_offset; 2539665484d8SDoug Ambrisko bus_addr_t io_req_base_phys, chain_frame_base_phys, sense_base_phys; 2540665484d8SDoug Ambrisko u_int8_t *io_req_base, *chain_frame_base, *sense_base; 2541665484d8SDoug Ambrisko 2542665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 2543665484d8SDoug Ambrisko 2544665484d8SDoug Ambrisko sc->req_desc = malloc(sc->request_alloc_sz, M_MRSAS, M_NOWAIT); 2545665484d8SDoug Ambrisko if (!sc->req_desc) { 2546665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Out of memory, cannot alloc req desc\n"); 2547665484d8SDoug Ambrisko return (ENOMEM); 2548665484d8SDoug Ambrisko } 2549665484d8SDoug Ambrisko memset(sc->req_desc, 0, sc->request_alloc_sz); 2550665484d8SDoug Ambrisko 2551665484d8SDoug Ambrisko /* 25528e727371SKashyap D Desai * sc->mpt_cmd_list is an array of struct mrsas_mpt_cmd pointers. 25538e727371SKashyap D Desai * Allocate the dynamic array first and then allocate individual 25548e727371SKashyap D Desai * commands. 2555665484d8SDoug Ambrisko */ 2556665484d8SDoug Ambrisko sc->mpt_cmd_list = malloc(sizeof(struct mrsas_mpt_cmd *) * max_cmd, M_MRSAS, M_NOWAIT); 2557665484d8SDoug Ambrisko if (!sc->mpt_cmd_list) { 2558665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc memory for mpt_cmd_list.\n"); 2559665484d8SDoug Ambrisko return (ENOMEM); 2560665484d8SDoug Ambrisko } 2561665484d8SDoug Ambrisko memset(sc->mpt_cmd_list, 0, sizeof(struct mrsas_mpt_cmd *) * max_cmd); 2562665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 2563665484d8SDoug Ambrisko sc->mpt_cmd_list[i] = malloc(sizeof(struct mrsas_mpt_cmd), 2564665484d8SDoug Ambrisko M_MRSAS, M_NOWAIT); 2565665484d8SDoug Ambrisko if (!sc->mpt_cmd_list[i]) { 2566665484d8SDoug Ambrisko for (j = 0; j < i; j++) 2567665484d8SDoug Ambrisko free(sc->mpt_cmd_list[j], M_MRSAS); 2568665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 2569665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 2570665484d8SDoug Ambrisko return (ENOMEM); 2571665484d8SDoug Ambrisko } 2572665484d8SDoug Ambrisko } 2573665484d8SDoug Ambrisko 2574665484d8SDoug Ambrisko io_req_base = (u_int8_t *)sc->io_request_mem + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2575665484d8SDoug Ambrisko io_req_base_phys = (bus_addr_t)sc->io_request_phys_addr + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2576665484d8SDoug Ambrisko chain_frame_base = (u_int8_t *)sc->chain_frame_mem; 2577665484d8SDoug Ambrisko chain_frame_base_phys = (bus_addr_t)sc->chain_frame_phys_addr; 2578665484d8SDoug Ambrisko sense_base = (u_int8_t *)sc->sense_mem; 2579665484d8SDoug Ambrisko sense_base_phys = (bus_addr_t)sc->sense_phys_addr; 2580665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 2581665484d8SDoug Ambrisko cmd = sc->mpt_cmd_list[i]; 2582665484d8SDoug Ambrisko offset = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * i; 25833a3fc6cbSKashyap D Desai chain_offset = sc->max_chain_frame_sz * i; 2584665484d8SDoug Ambrisko sense_offset = MRSAS_SENSE_LEN * i; 2585665484d8SDoug Ambrisko memset(cmd, 0, sizeof(struct mrsas_mpt_cmd)); 2586665484d8SDoug Ambrisko cmd->index = i + 1; 2587665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 2588665484d8SDoug Ambrisko callout_init(&cmd->cm_callout, 0); 2589665484d8SDoug Ambrisko cmd->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 2590665484d8SDoug Ambrisko cmd->sc = sc; 2591665484d8SDoug Ambrisko cmd->io_request = (MRSAS_RAID_SCSI_IO_REQUEST *) (io_req_base + offset); 2592665484d8SDoug Ambrisko memset(cmd->io_request, 0, sizeof(MRSAS_RAID_SCSI_IO_REQUEST)); 2593665484d8SDoug Ambrisko cmd->io_request_phys_addr = io_req_base_phys + offset; 2594665484d8SDoug Ambrisko cmd->chain_frame = (MPI2_SGE_IO_UNION *) (chain_frame_base + chain_offset); 2595665484d8SDoug Ambrisko cmd->chain_frame_phys_addr = chain_frame_base_phys + chain_offset; 2596665484d8SDoug Ambrisko cmd->sense = sense_base + sense_offset; 2597665484d8SDoug Ambrisko cmd->sense_phys_addr = sense_base_phys + sense_offset; 2598665484d8SDoug Ambrisko if (bus_dmamap_create(sc->data_tag, 0, &cmd->data_dmamap)) { 2599665484d8SDoug Ambrisko return (FAIL); 2600665484d8SDoug Ambrisko } 2601665484d8SDoug Ambrisko TAILQ_INSERT_TAIL(&(sc->mrsas_mpt_cmd_list_head), cmd, next); 2602665484d8SDoug Ambrisko } 2603665484d8SDoug Ambrisko 2604665484d8SDoug Ambrisko /* Initialize reply descriptor array to 0xFFFFFFFF */ 2605665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 2606d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2607d18d1b47SKashyap D Desai for (i = 0; i < sc->reply_q_depth * count; i++, reply_desc++) { 2608665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 2609665484d8SDoug Ambrisko } 2610665484d8SDoug Ambrisko return (0); 2611665484d8SDoug Ambrisko } 2612665484d8SDoug Ambrisko 26138e727371SKashyap D Desai /* 2614665484d8SDoug Ambrisko * mrsas_fire_cmd: Sends command to FW 2615665484d8SDoug Ambrisko * input: Adapter softstate 2616665484d8SDoug Ambrisko * request descriptor address low 2617665484d8SDoug Ambrisko * request descriptor address high 2618665484d8SDoug Ambrisko * 2619665484d8SDoug Ambrisko * This functions fires the command to Firmware by writing to the 2620665484d8SDoug Ambrisko * inbound_low_queue_port and inbound_high_queue_port. 2621665484d8SDoug Ambrisko */ 26228e727371SKashyap D Desai void 26238e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 2624665484d8SDoug Ambrisko u_int32_t req_desc_hi) 2625665484d8SDoug Ambrisko { 2626665484d8SDoug Ambrisko mtx_lock(&sc->pci_lock); 2627665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_low_queue_port), 2628665484d8SDoug Ambrisko req_desc_lo); 2629665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_high_queue_port), 2630665484d8SDoug Ambrisko req_desc_hi); 2631665484d8SDoug Ambrisko mtx_unlock(&sc->pci_lock); 2632665484d8SDoug Ambrisko } 2633665484d8SDoug Ambrisko 26348e727371SKashyap D Desai /* 26358e727371SKashyap D Desai * mrsas_transition_to_ready: Move FW to Ready state input: 26368e727371SKashyap D Desai * Adapter instance soft state 2637665484d8SDoug Ambrisko * 26388e727371SKashyap D Desai * During the initialization, FW passes can potentially be in any one of several 26398e727371SKashyap D Desai * possible states. If the FW in operational, waiting-for-handshake states, 26408e727371SKashyap D Desai * driver must take steps to bring it to ready state. Otherwise, it has to 26418e727371SKashyap D Desai * wait for the ready state. 2642665484d8SDoug Ambrisko */ 26438e727371SKashyap D Desai int 26448e727371SKashyap D Desai mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr) 2645665484d8SDoug Ambrisko { 2646665484d8SDoug Ambrisko int i; 2647665484d8SDoug Ambrisko u_int8_t max_wait; 2648665484d8SDoug Ambrisko u_int32_t val, fw_state; 2649665484d8SDoug Ambrisko u_int32_t cur_state; 2650665484d8SDoug Ambrisko u_int32_t abs_state, curr_abs_state; 2651665484d8SDoug Ambrisko 2652665484d8SDoug Ambrisko val = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2653665484d8SDoug Ambrisko fw_state = val & MFI_STATE_MASK; 2654665484d8SDoug Ambrisko max_wait = MRSAS_RESET_WAIT_TIME; 2655665484d8SDoug Ambrisko 2656665484d8SDoug Ambrisko if (fw_state != MFI_STATE_READY) 2657665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Waiting for FW to come to ready state\n"); 2658665484d8SDoug Ambrisko 2659665484d8SDoug Ambrisko while (fw_state != MFI_STATE_READY) { 2660665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2661665484d8SDoug Ambrisko switch (fw_state) { 2662665484d8SDoug Ambrisko case MFI_STATE_FAULT: 2663665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW is in FAULT state!!\n"); 2664665484d8SDoug Ambrisko if (ocr) { 2665665484d8SDoug Ambrisko cur_state = MFI_STATE_FAULT; 2666665484d8SDoug Ambrisko break; 26678e727371SKashyap D Desai } else 2668665484d8SDoug Ambrisko return -ENODEV; 2669665484d8SDoug Ambrisko case MFI_STATE_WAIT_HANDSHAKE: 2670665484d8SDoug Ambrisko /* Set the CLR bit in inbound doorbell */ 2671665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2672665484d8SDoug Ambrisko MFI_INIT_CLEAR_HANDSHAKE | MFI_INIT_HOTPLUG); 2673665484d8SDoug Ambrisko cur_state = MFI_STATE_WAIT_HANDSHAKE; 2674665484d8SDoug Ambrisko break; 2675665484d8SDoug Ambrisko case MFI_STATE_BOOT_MESSAGE_PENDING: 2676665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2677665484d8SDoug Ambrisko MFI_INIT_HOTPLUG); 2678665484d8SDoug Ambrisko cur_state = MFI_STATE_BOOT_MESSAGE_PENDING; 2679665484d8SDoug Ambrisko break; 2680665484d8SDoug Ambrisko case MFI_STATE_OPERATIONAL: 26818e727371SKashyap D Desai /* 26828e727371SKashyap D Desai * Bring it to READY state; assuming max wait 10 26838e727371SKashyap D Desai * secs 26848e727371SKashyap D Desai */ 2685665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2686665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), MFI_RESET_FLAGS); 2687665484d8SDoug Ambrisko for (i = 0; i < max_wait * 1000; i++) { 2688665484d8SDoug Ambrisko if (mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)) & 1) 2689665484d8SDoug Ambrisko DELAY(1000); 2690665484d8SDoug Ambrisko else 2691665484d8SDoug Ambrisko break; 2692665484d8SDoug Ambrisko } 2693665484d8SDoug Ambrisko cur_state = MFI_STATE_OPERATIONAL; 2694665484d8SDoug Ambrisko break; 2695665484d8SDoug Ambrisko case MFI_STATE_UNDEFINED: 26968e727371SKashyap D Desai /* 26978e727371SKashyap D Desai * This state should not last for more than 2 26988e727371SKashyap D Desai * seconds 26998e727371SKashyap D Desai */ 2700665484d8SDoug Ambrisko cur_state = MFI_STATE_UNDEFINED; 2701665484d8SDoug Ambrisko break; 2702665484d8SDoug Ambrisko case MFI_STATE_BB_INIT: 2703665484d8SDoug Ambrisko cur_state = MFI_STATE_BB_INIT; 2704665484d8SDoug Ambrisko break; 2705665484d8SDoug Ambrisko case MFI_STATE_FW_INIT: 2706665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT; 2707665484d8SDoug Ambrisko break; 2708665484d8SDoug Ambrisko case MFI_STATE_FW_INIT_2: 2709665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT_2; 2710665484d8SDoug Ambrisko break; 2711665484d8SDoug Ambrisko case MFI_STATE_DEVICE_SCAN: 2712665484d8SDoug Ambrisko cur_state = MFI_STATE_DEVICE_SCAN; 2713665484d8SDoug Ambrisko break; 2714665484d8SDoug Ambrisko case MFI_STATE_FLUSH_CACHE: 2715665484d8SDoug Ambrisko cur_state = MFI_STATE_FLUSH_CACHE; 2716665484d8SDoug Ambrisko break; 2717665484d8SDoug Ambrisko default: 2718665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown state 0x%x\n", fw_state); 2719665484d8SDoug Ambrisko return -ENODEV; 2720665484d8SDoug Ambrisko } 2721665484d8SDoug Ambrisko 2722665484d8SDoug Ambrisko /* 2723665484d8SDoug Ambrisko * The cur_state should not last for more than max_wait secs 2724665484d8SDoug Ambrisko */ 2725665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 2726665484d8SDoug Ambrisko fw_state = (mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2727665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK); 2728665484d8SDoug Ambrisko curr_abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2729665484d8SDoug Ambrisko outbound_scratch_pad)); 2730665484d8SDoug Ambrisko if (abs_state == curr_abs_state) 2731665484d8SDoug Ambrisko DELAY(1000); 2732665484d8SDoug Ambrisko else 2733665484d8SDoug Ambrisko break; 2734665484d8SDoug Ambrisko } 2735665484d8SDoug Ambrisko 2736665484d8SDoug Ambrisko /* 2737665484d8SDoug Ambrisko * Return error if fw_state hasn't changed after max_wait 2738665484d8SDoug Ambrisko */ 2739665484d8SDoug Ambrisko if (curr_abs_state == abs_state) { 2740665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW state [%d] hasn't changed " 2741665484d8SDoug Ambrisko "in %d secs\n", fw_state, max_wait); 2742665484d8SDoug Ambrisko return -ENODEV; 2743665484d8SDoug Ambrisko } 2744665484d8SDoug Ambrisko } 2745665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "FW now in Ready state\n"); 2746665484d8SDoug Ambrisko return 0; 2747665484d8SDoug Ambrisko } 2748665484d8SDoug Ambrisko 27498e727371SKashyap D Desai /* 2750665484d8SDoug Ambrisko * mrsas_get_mfi_cmd: Get a cmd from free command pool 2751665484d8SDoug Ambrisko * input: Adapter soft state 2752665484d8SDoug Ambrisko * 2753665484d8SDoug Ambrisko * This function removes an MFI command from the command list. 2754665484d8SDoug Ambrisko */ 27558e727371SKashyap D Desai struct mrsas_mfi_cmd * 27568e727371SKashyap D Desai mrsas_get_mfi_cmd(struct mrsas_softc *sc) 2757665484d8SDoug Ambrisko { 2758665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd = NULL; 2759665484d8SDoug Ambrisko 2760665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 2761665484d8SDoug Ambrisko if (!TAILQ_EMPTY(&sc->mrsas_mfi_cmd_list_head)) { 2762665484d8SDoug Ambrisko cmd = TAILQ_FIRST(&sc->mrsas_mfi_cmd_list_head); 2763665484d8SDoug Ambrisko TAILQ_REMOVE(&sc->mrsas_mfi_cmd_list_head, cmd, next); 2764665484d8SDoug Ambrisko } 2765665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 2766665484d8SDoug Ambrisko 2767665484d8SDoug Ambrisko return cmd; 2768665484d8SDoug Ambrisko } 2769665484d8SDoug Ambrisko 27708e727371SKashyap D Desai /* 27718e727371SKashyap D Desai * mrsas_ocr_thread: Thread to handle OCR/Kill Adapter. 2772665484d8SDoug Ambrisko * input: Adapter Context. 2773665484d8SDoug Ambrisko * 27748e727371SKashyap D Desai * This function will check FW status register and flag do_timeout_reset flag. 27758e727371SKashyap D Desai * It will do OCR/Kill adapter if FW is in fault state or IO timed out has 27768e727371SKashyap D Desai * trigger reset. 2777665484d8SDoug Ambrisko */ 2778665484d8SDoug Ambrisko static void 2779665484d8SDoug Ambrisko mrsas_ocr_thread(void *arg) 2780665484d8SDoug Ambrisko { 2781665484d8SDoug Ambrisko struct mrsas_softc *sc; 2782665484d8SDoug Ambrisko u_int32_t fw_status, fw_state; 2783665484d8SDoug Ambrisko 2784665484d8SDoug Ambrisko sc = (struct mrsas_softc *)arg; 2785665484d8SDoug Ambrisko 2786665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_TRACE, "%s\n", __func__); 2787665484d8SDoug Ambrisko 2788665484d8SDoug Ambrisko sc->ocr_thread_active = 1; 2789665484d8SDoug Ambrisko mtx_lock(&sc->sim_lock); 2790665484d8SDoug Ambrisko for (;;) { 2791665484d8SDoug Ambrisko /* Sleep for 1 second and check the queue status */ 2792665484d8SDoug Ambrisko msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, 2793665484d8SDoug Ambrisko "mrsas_ocr", sc->mrsas_fw_fault_check_delay * hz); 2794f0c7594bSKashyap D Desai if (sc->remove_in_progress || 2795f0c7594bSKashyap D Desai sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 2796665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2797f0c7594bSKashyap D Desai "Exit due to %s from %s\n", 2798f0c7594bSKashyap D Desai sc->remove_in_progress ? "Shutdown" : 2799f0c7594bSKashyap D Desai "Hardware critical error", __func__); 2800665484d8SDoug Ambrisko break; 2801665484d8SDoug Ambrisko } 2802665484d8SDoug Ambrisko fw_status = mrsas_read_reg(sc, 2803665484d8SDoug Ambrisko offsetof(mrsas_reg_set, outbound_scratch_pad)); 2804665484d8SDoug Ambrisko fw_state = fw_status & MFI_STATE_MASK; 2805665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT || sc->do_timedout_reset) { 2806f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "%s started due to %s!\n", 2807f0c7594bSKashyap D Desai sc->disableOnlineCtrlReset ? "Kill Adapter" : "OCR", 2808665484d8SDoug Ambrisko sc->do_timedout_reset ? "IO Timeout" : 2809665484d8SDoug Ambrisko "FW fault detected"); 2810665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 2811665484d8SDoug Ambrisko sc->reset_in_progress = 1; 2812665484d8SDoug Ambrisko sc->reset_count++; 2813665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 2814665484d8SDoug Ambrisko mrsas_xpt_freeze(sc); 2815f0c7594bSKashyap D Desai mrsas_reset_ctrl(sc, sc->do_timedout_reset); 2816665484d8SDoug Ambrisko mrsas_xpt_release(sc); 2817665484d8SDoug Ambrisko sc->reset_in_progress = 0; 2818665484d8SDoug Ambrisko sc->do_timedout_reset = 0; 2819665484d8SDoug Ambrisko } 2820665484d8SDoug Ambrisko } 2821665484d8SDoug Ambrisko mtx_unlock(&sc->sim_lock); 2822665484d8SDoug Ambrisko sc->ocr_thread_active = 0; 2823665484d8SDoug Ambrisko mrsas_kproc_exit(0); 2824665484d8SDoug Ambrisko } 2825665484d8SDoug Ambrisko 28268e727371SKashyap D Desai /* 28278e727371SKashyap D Desai * mrsas_reset_reply_desc: Reset Reply descriptor as part of OCR. 2828665484d8SDoug Ambrisko * input: Adapter Context. 2829665484d8SDoug Ambrisko * 28308e727371SKashyap D Desai * This function will clear reply descriptor so that post OCR driver and FW will 28318e727371SKashyap D Desai * lost old history. 2832665484d8SDoug Ambrisko */ 28338e727371SKashyap D Desai void 28348e727371SKashyap D Desai mrsas_reset_reply_desc(struct mrsas_softc *sc) 2835665484d8SDoug Ambrisko { 2836d18d1b47SKashyap D Desai int i, count; 2837665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 2838665484d8SDoug Ambrisko 2839d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2840d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 2841d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 2842d18d1b47SKashyap D Desai 2843665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 2844665484d8SDoug Ambrisko for (i = 0; i < sc->reply_q_depth; i++, reply_desc++) { 2845665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 2846665484d8SDoug Ambrisko } 2847665484d8SDoug Ambrisko } 2848665484d8SDoug Ambrisko 28498e727371SKashyap D Desai /* 28508e727371SKashyap D Desai * mrsas_reset_ctrl: Core function to OCR/Kill adapter. 2851665484d8SDoug Ambrisko * input: Adapter Context. 2852665484d8SDoug Ambrisko * 28538e727371SKashyap D Desai * This function will run from thread context so that it can sleep. 1. Do not 28548e727371SKashyap D Desai * handle OCR if FW is in HW critical error. 2. Wait for outstanding command 28558e727371SKashyap D Desai * to complete for 180 seconds. 3. If #2 does not find any outstanding 28568e727371SKashyap D Desai * command Controller is in working state, so skip OCR. Otherwise, do 28578e727371SKashyap D Desai * OCR/kill Adapter based on flag disableOnlineCtrlReset. 4. Start of the 28588e727371SKashyap D Desai * OCR, return all SCSI command back to CAM layer which has ccb_ptr. 5. Post 2859453130d9SPedro F. Giffuni * OCR, Re-fire Management command and move Controller to Operation state. 2860665484d8SDoug Ambrisko */ 28618e727371SKashyap D Desai int 2862f0c7594bSKashyap D Desai mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason) 2863665484d8SDoug Ambrisko { 2864665484d8SDoug Ambrisko int retval = SUCCESS, i, j, retry = 0; 2865665484d8SDoug Ambrisko u_int32_t host_diag, abs_state, status_reg, reset_adapter; 2866665484d8SDoug Ambrisko union ccb *ccb; 2867665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 2868665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 2869f0c7594bSKashyap D Desai union mrsas_evt_class_locale class_locale; 2870665484d8SDoug Ambrisko 2871665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 2872665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, 2873665484d8SDoug Ambrisko "mrsas: Hardware critical error, returning FAIL.\n"); 2874665484d8SDoug Ambrisko return FAIL; 2875665484d8SDoug Ambrisko } 2876f5fb2237SKashyap D Desai mrsas_set_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 2877665484d8SDoug Ambrisko sc->adprecovery = MRSAS_ADPRESET_SM_INFAULT; 2878665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2879f0c7594bSKashyap D Desai msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, "mrsas_ocr", 2880f0c7594bSKashyap D Desai sc->mrsas_fw_fault_check_delay * hz); 2881665484d8SDoug Ambrisko 2882665484d8SDoug Ambrisko /* First try waiting for commands to complete */ 2883f0c7594bSKashyap D Desai if (mrsas_wait_for_outstanding(sc, reset_reason)) { 2884665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2885665484d8SDoug Ambrisko "resetting adapter from %s.\n", 2886665484d8SDoug Ambrisko __func__); 2887665484d8SDoug Ambrisko /* Now return commands back to the CAM layer */ 28885b2490f8SKashyap D Desai mtx_unlock(&sc->sim_lock); 2889665484d8SDoug Ambrisko for (i = 0; i < sc->max_fw_cmds; i++) { 2890665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 2891665484d8SDoug Ambrisko if (mpt_cmd->ccb_ptr) { 2892665484d8SDoug Ambrisko ccb = (union ccb *)(mpt_cmd->ccb_ptr); 2893665484d8SDoug Ambrisko ccb->ccb_h.status = CAM_SCSI_BUS_RESET; 2894665484d8SDoug Ambrisko mrsas_cmd_done(sc, mpt_cmd); 2895f5fb2237SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 2896665484d8SDoug Ambrisko } 2897665484d8SDoug Ambrisko } 28985b2490f8SKashyap D Desai mtx_lock(&sc->sim_lock); 2899665484d8SDoug Ambrisko 2900665484d8SDoug Ambrisko status_reg = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2901665484d8SDoug Ambrisko outbound_scratch_pad)); 2902665484d8SDoug Ambrisko abs_state = status_reg & MFI_STATE_MASK; 2903665484d8SDoug Ambrisko reset_adapter = status_reg & MFI_RESET_ADAPTER; 2904665484d8SDoug Ambrisko if (sc->disableOnlineCtrlReset || 2905665484d8SDoug Ambrisko (abs_state == MFI_STATE_FAULT && !reset_adapter)) { 2906665484d8SDoug Ambrisko /* Reset not supported, kill adapter */ 2907665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Reset not supported, killing adapter.\n"); 2908665484d8SDoug Ambrisko mrsas_kill_hba(sc); 2909665484d8SDoug Ambrisko retval = FAIL; 2910665484d8SDoug Ambrisko goto out; 2911665484d8SDoug Ambrisko } 2912665484d8SDoug Ambrisko /* Now try to reset the chip */ 2913665484d8SDoug Ambrisko for (i = 0; i < MRSAS_FUSION_MAX_RESET_TRIES; i++) { 2914665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2915665484d8SDoug Ambrisko MPI2_WRSEQ_FLUSH_KEY_VALUE); 2916665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2917665484d8SDoug Ambrisko MPI2_WRSEQ_1ST_KEY_VALUE); 2918665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2919665484d8SDoug Ambrisko MPI2_WRSEQ_2ND_KEY_VALUE); 2920665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2921665484d8SDoug Ambrisko MPI2_WRSEQ_3RD_KEY_VALUE); 2922665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2923665484d8SDoug Ambrisko MPI2_WRSEQ_4TH_KEY_VALUE); 2924665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2925665484d8SDoug Ambrisko MPI2_WRSEQ_5TH_KEY_VALUE); 2926665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2927665484d8SDoug Ambrisko MPI2_WRSEQ_6TH_KEY_VALUE); 2928665484d8SDoug Ambrisko 2929665484d8SDoug Ambrisko /* Check that the diag write enable (DRWE) bit is on */ 2930665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2931665484d8SDoug Ambrisko fusion_host_diag)); 2932665484d8SDoug Ambrisko retry = 0; 2933665484d8SDoug Ambrisko while (!(host_diag & HOST_DIAG_WRITE_ENABLE)) { 2934665484d8SDoug Ambrisko DELAY(100 * 1000); 2935665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2936665484d8SDoug Ambrisko fusion_host_diag)); 2937665484d8SDoug Ambrisko if (retry++ == 100) { 2938665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2939665484d8SDoug Ambrisko "Host diag unlock failed!\n"); 2940665484d8SDoug Ambrisko break; 2941665484d8SDoug Ambrisko } 2942665484d8SDoug Ambrisko } 2943665484d8SDoug Ambrisko if (!(host_diag & HOST_DIAG_WRITE_ENABLE)) 2944665484d8SDoug Ambrisko continue; 2945665484d8SDoug Ambrisko 2946665484d8SDoug Ambrisko /* Send chip reset command */ 2947665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_host_diag), 2948665484d8SDoug Ambrisko host_diag | HOST_DIAG_RESET_ADAPTER); 2949665484d8SDoug Ambrisko DELAY(3000 * 1000); 2950665484d8SDoug Ambrisko 2951665484d8SDoug Ambrisko /* Make sure reset adapter bit is cleared */ 2952665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2953665484d8SDoug Ambrisko fusion_host_diag)); 2954665484d8SDoug Ambrisko retry = 0; 2955665484d8SDoug Ambrisko while (host_diag & HOST_DIAG_RESET_ADAPTER) { 2956665484d8SDoug Ambrisko DELAY(100 * 1000); 2957665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2958665484d8SDoug Ambrisko fusion_host_diag)); 2959665484d8SDoug Ambrisko if (retry++ == 1000) { 2960665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2961665484d8SDoug Ambrisko "Diag reset adapter never cleared!\n"); 2962665484d8SDoug Ambrisko break; 2963665484d8SDoug Ambrisko } 2964665484d8SDoug Ambrisko } 2965665484d8SDoug Ambrisko if (host_diag & HOST_DIAG_RESET_ADAPTER) 2966665484d8SDoug Ambrisko continue; 2967665484d8SDoug Ambrisko 2968665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2969665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 2970665484d8SDoug Ambrisko retry = 0; 2971665484d8SDoug Ambrisko 2972665484d8SDoug Ambrisko while ((abs_state <= MFI_STATE_FW_INIT) && (retry++ < 1000)) { 2973665484d8SDoug Ambrisko DELAY(100 * 1000); 2974665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2975665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 2976665484d8SDoug Ambrisko } 2977665484d8SDoug Ambrisko if (abs_state <= MFI_STATE_FW_INIT) { 2978665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "firmware state < MFI_STATE_FW_INIT," 2979665484d8SDoug Ambrisko " state = 0x%x\n", abs_state); 2980665484d8SDoug Ambrisko continue; 2981665484d8SDoug Ambrisko } 2982665484d8SDoug Ambrisko /* Wait for FW to become ready */ 2983665484d8SDoug Ambrisko if (mrsas_transition_to_ready(sc, 1)) { 2984665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2985665484d8SDoug Ambrisko "mrsas: Failed to transition controller to ready.\n"); 2986665484d8SDoug Ambrisko continue; 2987665484d8SDoug Ambrisko } 2988665484d8SDoug Ambrisko mrsas_reset_reply_desc(sc); 2989665484d8SDoug Ambrisko if (mrsas_ioc_init(sc)) { 2990665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "mrsas_ioc_init() failed!\n"); 2991665484d8SDoug Ambrisko continue; 2992665484d8SDoug Ambrisko } 2993665484d8SDoug Ambrisko for (j = 0; j < sc->max_fw_cmds; j++) { 2994665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[j]; 2995665484d8SDoug Ambrisko if (mpt_cmd->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 2996665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[mpt_cmd->sync_cmd_idx]; 2997665484d8SDoug Ambrisko mrsas_release_mfi_cmd(mfi_cmd); 2998665484d8SDoug Ambrisko } 2999665484d8SDoug Ambrisko } 3000f0c7594bSKashyap D Desai 3001f0c7594bSKashyap D Desai sc->aen_cmd = NULL; 3002665484d8SDoug Ambrisko 3003665484d8SDoug Ambrisko /* Reset load balance info */ 3004665484d8SDoug Ambrisko memset(sc->load_balance_info, 0, 30054799d485SKashyap D Desai sizeof(LD_LOAD_BALANCE_INFO) * MAX_LOGICAL_DRIVES_EXT); 3006665484d8SDoug Ambrisko 3007af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 3008af51c29fSKashyap D Desai mrsas_kill_hba(sc); 30092f863eb8SKashyap D Desai retval = FAIL; 30102f863eb8SKashyap D Desai goto out; 3011af51c29fSKashyap D Desai } 3012665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 3013665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 3014665484d8SDoug Ambrisko 3015a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 3016a688fcd0SKashyap D Desai 3017f0c7594bSKashyap D Desai memset(sc->pd_list, 0, 3018f0c7594bSKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 3019f0c7594bSKashyap D Desai if (mrsas_get_pd_list(sc) != SUCCESS) { 3020f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "Get PD list failed from OCR.\n" 3021f0c7594bSKashyap D Desai "Will get the latest PD LIST after OCR on event.\n"); 3022f0c7594bSKashyap D Desai } 3023f0c7594bSKashyap D Desai memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS); 3024f0c7594bSKashyap D Desai if (mrsas_get_ld_list(sc) != SUCCESS) { 3025f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "Get LD lsit failed from OCR.\n" 3026f0c7594bSKashyap D Desai "Will get the latest LD LIST after OCR on event.\n"); 3027f0c7594bSKashyap D Desai } 30282f863eb8SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 30292f863eb8SKashyap D Desai mrsas_enable_intr(sc); 30302f863eb8SKashyap D Desai sc->adprecovery = MRSAS_HBA_OPERATIONAL; 30312f863eb8SKashyap D Desai 3032f0c7594bSKashyap D Desai /* Register AEN with FW for last sequence number */ 3033f0c7594bSKashyap D Desai class_locale.members.reserved = 0; 3034f0c7594bSKashyap D Desai class_locale.members.locale = MR_EVT_LOCALE_ALL; 3035f0c7594bSKashyap D Desai class_locale.members.class = MR_EVT_CLASS_DEBUG; 3036f0c7594bSKashyap D Desai 3037f0c7594bSKashyap D Desai if (mrsas_register_aen(sc, sc->last_seq_num, 3038f0c7594bSKashyap D Desai class_locale.word)) { 3039f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, 3040f0c7594bSKashyap D Desai "ERROR: AEN registration FAILED from OCR !!! " 3041f0c7594bSKashyap D Desai "Further events from the controller cannot be notified." 3042f0c7594bSKashyap D Desai "Either there is some problem in the controller" 3043f0c7594bSKashyap D Desai "or the controller does not support AEN.\n" 3044f0c7594bSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 3045f0c7594bSKashyap D Desai } 3046665484d8SDoug Ambrisko /* Adapter reset completed successfully */ 3047665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset successful\n"); 3048665484d8SDoug Ambrisko retval = SUCCESS; 3049665484d8SDoug Ambrisko goto out; 3050665484d8SDoug Ambrisko } 3051665484d8SDoug Ambrisko /* Reset failed, kill the adapter */ 3052665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset failed, killing adapter.\n"); 3053665484d8SDoug Ambrisko mrsas_kill_hba(sc); 3054665484d8SDoug Ambrisko retval = FAIL; 3055665484d8SDoug Ambrisko } else { 3056f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3057665484d8SDoug Ambrisko mrsas_enable_intr(sc); 3058665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 3059665484d8SDoug Ambrisko } 3060665484d8SDoug Ambrisko out: 3061f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3062665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3063665484d8SDoug Ambrisko "Reset Exit with %d.\n", retval); 3064665484d8SDoug Ambrisko return retval; 3065665484d8SDoug Ambrisko } 3066665484d8SDoug Ambrisko 30678e727371SKashyap D Desai /* 30688e727371SKashyap D Desai * mrsas_kill_hba: Kill HBA when OCR is not supported 3069665484d8SDoug Ambrisko * input: Adapter Context. 3070665484d8SDoug Ambrisko * 3071665484d8SDoug Ambrisko * This function will kill HBA when OCR is not supported. 3072665484d8SDoug Ambrisko */ 30738e727371SKashyap D Desai void 30748e727371SKashyap D Desai mrsas_kill_hba(struct mrsas_softc *sc) 3075665484d8SDoug Ambrisko { 3076daeed973SKashyap D Desai sc->adprecovery = MRSAS_HW_CRITICAL_ERROR; 3077f0c7594bSKashyap D Desai DELAY(1000 * 1000); 3078665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "%s\n", __func__); 3079665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 3080665484d8SDoug Ambrisko MFI_STOP_ADP); 3081665484d8SDoug Ambrisko /* Flush */ 3082665484d8SDoug Ambrisko mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)); 3083daeed973SKashyap D Desai mrsas_complete_outstanding_ioctls(sc); 3084daeed973SKashyap D Desai } 3085daeed973SKashyap D Desai 3086daeed973SKashyap D Desai /** 3087daeed973SKashyap D Desai * mrsas_complete_outstanding_ioctls Complete pending IOCTLS after kill_hba 3088daeed973SKashyap D Desai * input: Controller softc 3089daeed973SKashyap D Desai * 3090daeed973SKashyap D Desai * Returns void 3091daeed973SKashyap D Desai */ 3092dbcc81dfSKashyap D Desai void 3093dbcc81dfSKashyap D Desai mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc) 3094dbcc81dfSKashyap D Desai { 3095daeed973SKashyap D Desai int i; 3096daeed973SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3097daeed973SKashyap D Desai struct mrsas_mfi_cmd *cmd_mfi; 3098daeed973SKashyap D Desai u_int32_t count, MSIxIndex; 3099daeed973SKashyap D Desai 3100daeed973SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3101daeed973SKashyap D Desai for (i = 0; i < sc->max_fw_cmds; i++) { 3102daeed973SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[i]; 3103daeed973SKashyap D Desai 3104daeed973SKashyap D Desai if (cmd_mpt->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 3105daeed973SKashyap D Desai cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 3106daeed973SKashyap D Desai if (cmd_mfi->sync_cmd && cmd_mfi->frame->hdr.cmd != MFI_CMD_ABORT) { 3107daeed973SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3108daeed973SKashyap D Desai mrsas_complete_mptmfi_passthru(sc, cmd_mfi, 3109daeed973SKashyap D Desai cmd_mpt->io_request->RaidContext.status); 3110daeed973SKashyap D Desai } 3111daeed973SKashyap D Desai } 3112daeed973SKashyap D Desai } 3113665484d8SDoug Ambrisko } 3114665484d8SDoug Ambrisko 31158e727371SKashyap D Desai /* 31168e727371SKashyap D Desai * mrsas_wait_for_outstanding: Wait for outstanding commands 3117665484d8SDoug Ambrisko * input: Adapter Context. 3118665484d8SDoug Ambrisko * 31198e727371SKashyap D Desai * This function will wait for 180 seconds for outstanding commands to be 31208e727371SKashyap D Desai * completed. 3121665484d8SDoug Ambrisko */ 31228e727371SKashyap D Desai int 3123f0c7594bSKashyap D Desai mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason) 3124665484d8SDoug Ambrisko { 3125665484d8SDoug Ambrisko int i, outstanding, retval = 0; 3126d18d1b47SKashyap D Desai u_int32_t fw_state, count, MSIxIndex; 3127d18d1b47SKashyap D Desai 3128665484d8SDoug Ambrisko 3129665484d8SDoug Ambrisko for (i = 0; i < MRSAS_RESET_WAIT_TIME; i++) { 3130665484d8SDoug Ambrisko if (sc->remove_in_progress) { 3131665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3132665484d8SDoug Ambrisko "Driver remove or shutdown called.\n"); 3133665484d8SDoug Ambrisko retval = 1; 3134665484d8SDoug Ambrisko goto out; 3135665484d8SDoug Ambrisko } 3136665484d8SDoug Ambrisko /* Check if firmware is in fault state */ 3137665484d8SDoug Ambrisko fw_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 3138665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3139665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT) { 3140665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3141665484d8SDoug Ambrisko "Found FW in FAULT state, will reset adapter.\n"); 3142*e2e8afb1SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3143*e2e8afb1SKashyap D Desai mtx_unlock(&sc->sim_lock); 3144*e2e8afb1SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3145*e2e8afb1SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 3146*e2e8afb1SKashyap D Desai mtx_lock(&sc->sim_lock); 3147665484d8SDoug Ambrisko retval = 1; 3148665484d8SDoug Ambrisko goto out; 3149665484d8SDoug Ambrisko } 3150f0c7594bSKashyap D Desai if (check_reason == MFI_DCMD_TIMEOUT_OCR) { 3151f0c7594bSKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 3152f0c7594bSKashyap D Desai "DCMD IO TIMEOUT detected, will reset adapter.\n"); 3153f0c7594bSKashyap D Desai retval = 1; 3154f0c7594bSKashyap D Desai goto out; 3155f0c7594bSKashyap D Desai } 3156f5fb2237SKashyap D Desai outstanding = mrsas_atomic_read(&sc->fw_outstanding); 3157665484d8SDoug Ambrisko if (!outstanding) 3158665484d8SDoug Ambrisko goto out; 3159665484d8SDoug Ambrisko 3160665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 3161665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "[%2d]waiting for %d " 3162665484d8SDoug Ambrisko "commands to complete\n", i, outstanding); 3163d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3164d18d1b47SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3165d18d1b47SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 3166665484d8SDoug Ambrisko } 3167665484d8SDoug Ambrisko DELAY(1000 * 1000); 3168665484d8SDoug Ambrisko } 3169665484d8SDoug Ambrisko 3170f5fb2237SKashyap D Desai if (mrsas_atomic_read(&sc->fw_outstanding)) { 3171665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3172665484d8SDoug Ambrisko " pending commands remain after waiting," 3173665484d8SDoug Ambrisko " will reset adapter.\n"); 3174665484d8SDoug Ambrisko retval = 1; 3175665484d8SDoug Ambrisko } 3176665484d8SDoug Ambrisko out: 3177665484d8SDoug Ambrisko return retval; 3178665484d8SDoug Ambrisko } 3179665484d8SDoug Ambrisko 31808e727371SKashyap D Desai /* 3181665484d8SDoug Ambrisko * mrsas_release_mfi_cmd: Return a cmd to free command pool 3182665484d8SDoug Ambrisko * input: Command packet for return to free cmd pool 3183665484d8SDoug Ambrisko * 3184731b7561SKashyap D Desai * This function returns the MFI & MPT command to the command list. 3185665484d8SDoug Ambrisko */ 31868e727371SKashyap D Desai void 3187731b7561SKashyap D Desai mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd_mfi) 3188665484d8SDoug Ambrisko { 3189731b7561SKashyap D Desai struct mrsas_softc *sc = cmd_mfi->sc; 3190731b7561SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3191731b7561SKashyap D Desai 3192665484d8SDoug Ambrisko 3193665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 3194731b7561SKashyap D Desai /* 3195731b7561SKashyap D Desai * Release the mpt command (if at all it is allocated 3196731b7561SKashyap D Desai * associated with the mfi command 3197731b7561SKashyap D Desai */ 3198731b7561SKashyap D Desai if (cmd_mfi->cmd_id.context.smid) { 3199731b7561SKashyap D Desai mtx_lock(&sc->mpt_cmd_pool_lock); 3200731b7561SKashyap D Desai /* Get the mpt cmd from mfi cmd frame's smid value */ 3201731b7561SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[cmd_mfi->cmd_id.context.smid-1]; 3202731b7561SKashyap D Desai cmd_mpt->flags = 0; 3203731b7561SKashyap D Desai cmd_mpt->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 3204731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mpt_cmd_list_head), cmd_mpt, next); 3205731b7561SKashyap D Desai mtx_unlock(&sc->mpt_cmd_pool_lock); 3206731b7561SKashyap D Desai } 3207731b7561SKashyap D Desai /* Release the mfi command */ 3208731b7561SKashyap D Desai cmd_mfi->ccb_ptr = NULL; 3209731b7561SKashyap D Desai cmd_mfi->cmd_id.frame_count = 0; 3210731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mfi_cmd_list_head), cmd_mfi, next); 3211665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 3212665484d8SDoug Ambrisko 3213665484d8SDoug Ambrisko return; 3214665484d8SDoug Ambrisko } 3215665484d8SDoug Ambrisko 32168e727371SKashyap D Desai /* 32178e727371SKashyap D Desai * mrsas_get_controller_info: Returns FW's controller structure 3218665484d8SDoug Ambrisko * input: Adapter soft state 3219665484d8SDoug Ambrisko * Controller information structure 3220665484d8SDoug Ambrisko * 32218e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller structure. This 32228e727371SKashyap D Desai * information is mainly used to find out the maximum IO transfer per command 32238e727371SKashyap D Desai * supported by the FW. 3224665484d8SDoug Ambrisko */ 32258e727371SKashyap D Desai static int 3226af51c29fSKashyap D Desai mrsas_get_ctrl_info(struct mrsas_softc *sc) 3227665484d8SDoug Ambrisko { 3228665484d8SDoug Ambrisko int retcode = 0; 3229f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 3230665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3231665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3232665484d8SDoug Ambrisko 3233665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3234665484d8SDoug Ambrisko 3235665484d8SDoug Ambrisko if (!cmd) { 3236665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 3237665484d8SDoug Ambrisko return -ENOMEM; 3238665484d8SDoug Ambrisko } 3239665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3240665484d8SDoug Ambrisko 3241665484d8SDoug Ambrisko if (mrsas_alloc_ctlr_info_cmd(sc) != SUCCESS) { 3242665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate get ctlr info cmd\n"); 3243665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3244665484d8SDoug Ambrisko return -ENOMEM; 3245665484d8SDoug Ambrisko } 3246665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3247665484d8SDoug Ambrisko 3248665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3249665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 3250665484d8SDoug Ambrisko dcmd->sge_count = 1; 3251665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 3252665484d8SDoug Ambrisko dcmd->timeout = 0; 3253665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3254665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_ctrl_info); 3255665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_GET_INFO; 3256665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = sc->ctlr_info_phys_addr; 3257665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_ctrl_info); 3258665484d8SDoug Ambrisko 32598bc320adSKashyap D Desai if (!sc->mask_interrupts) 32608bc320adSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 32618bc320adSKashyap D Desai else 3262f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 32638bc320adSKashyap D Desai 3264f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 3265f0c7594bSKashyap D Desai goto dcmd_timeout; 3266665484d8SDoug Ambrisko else 3267f0c7594bSKashyap D Desai memcpy(sc->ctrl_info, sc->ctlr_info_mem, sizeof(struct mrsas_ctrl_info)); 3268665484d8SDoug Ambrisko 3269f0c7594bSKashyap D Desai do_ocr = 0; 3270af51c29fSKashyap D Desai mrsas_update_ext_vd_details(sc); 3271af51c29fSKashyap D Desai 3272a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 3273a688fcd0SKashyap D Desai sc->ctrl_info->adapterOperations3.useSeqNumJbodFP; 32748bc320adSKashyap D Desai sc->disableOnlineCtrlReset = 32758bc320adSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 3276a688fcd0SKashyap D Desai 3277f0c7594bSKashyap D Desai dcmd_timeout: 3278665484d8SDoug Ambrisko mrsas_free_ctlr_info_cmd(sc); 3279f0c7594bSKashyap D Desai 3280f0c7594bSKashyap D Desai if (do_ocr) 3281f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 3282f0c7594bSKashyap D Desai 32838bc320adSKashyap D Desai if (!sc->mask_interrupts) 32848bc320adSKashyap D Desai mrsas_release_mfi_cmd(cmd); 32858bc320adSKashyap D Desai 3286665484d8SDoug Ambrisko return (retcode); 3287665484d8SDoug Ambrisko } 3288665484d8SDoug Ambrisko 32898e727371SKashyap D Desai /* 3290af51c29fSKashyap D Desai * mrsas_update_ext_vd_details : Update details w.r.t Extended VD 3291af51c29fSKashyap D Desai * input: 3292af51c29fSKashyap D Desai * sc - Controller's softc 3293af51c29fSKashyap D Desai */ 3294dbcc81dfSKashyap D Desai static void 3295dbcc81dfSKashyap D Desai mrsas_update_ext_vd_details(struct mrsas_softc *sc) 3296af51c29fSKashyap D Desai { 3297af51c29fSKashyap D Desai sc->max256vdSupport = 3298af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations3.supportMaxExtLDs; 3299af51c29fSKashyap D Desai /* Below is additional check to address future FW enhancement */ 3300af51c29fSKashyap D Desai if (sc->ctrl_info->max_lds > 64) 3301af51c29fSKashyap D Desai sc->max256vdSupport = 1; 3302af51c29fSKashyap D Desai 3303af51c29fSKashyap D Desai sc->drv_supported_vd_count = MRSAS_MAX_LD_CHANNELS 3304af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3305af51c29fSKashyap D Desai sc->drv_supported_pd_count = MRSAS_MAX_PD_CHANNELS 3306af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3307af51c29fSKashyap D Desai if (sc->max256vdSupport) { 3308af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES_EXT; 3309af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3310af51c29fSKashyap D Desai } else { 3311af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES; 3312af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3313af51c29fSKashyap D Desai } 3314af51c29fSKashyap D Desai 3315af51c29fSKashyap D Desai sc->old_map_sz = sizeof(MR_FW_RAID_MAP) + 3316af51c29fSKashyap D Desai (sizeof(MR_LD_SPAN_MAP) * 3317af51c29fSKashyap D Desai (sc->fw_supported_vd_count - 1)); 3318af51c29fSKashyap D Desai sc->new_map_sz = sizeof(MR_FW_RAID_MAP_EXT); 3319af51c29fSKashyap D Desai sc->drv_map_sz = sizeof(MR_DRV_RAID_MAP) + 3320af51c29fSKashyap D Desai (sizeof(MR_LD_SPAN_MAP) * 3321af51c29fSKashyap D Desai (sc->drv_supported_vd_count - 1)); 3322af51c29fSKashyap D Desai 3323af51c29fSKashyap D Desai sc->max_map_sz = max(sc->old_map_sz, sc->new_map_sz); 3324af51c29fSKashyap D Desai 3325af51c29fSKashyap D Desai if (sc->max256vdSupport) 3326af51c29fSKashyap D Desai sc->current_map_sz = sc->new_map_sz; 3327af51c29fSKashyap D Desai else 3328af51c29fSKashyap D Desai sc->current_map_sz = sc->old_map_sz; 3329af51c29fSKashyap D Desai } 3330af51c29fSKashyap D Desai 3331af51c29fSKashyap D Desai /* 3332665484d8SDoug Ambrisko * mrsas_alloc_ctlr_info_cmd: Allocates memory for controller info command 3333665484d8SDoug Ambrisko * input: Adapter soft state 3334665484d8SDoug Ambrisko * 3335665484d8SDoug Ambrisko * Allocates DMAable memory for the controller info internal command. 3336665484d8SDoug Ambrisko */ 33378e727371SKashyap D Desai int 33388e727371SKashyap D Desai mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc) 3339665484d8SDoug Ambrisko { 3340665484d8SDoug Ambrisko int ctlr_info_size; 3341665484d8SDoug Ambrisko 3342665484d8SDoug Ambrisko /* Allocate get controller info command */ 3343665484d8SDoug Ambrisko ctlr_info_size = sizeof(struct mrsas_ctrl_info); 33448e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 33458e727371SKashyap D Desai 1, 0, 33468e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 33478e727371SKashyap D Desai BUS_SPACE_MAXADDR, 33488e727371SKashyap D Desai NULL, NULL, 33498e727371SKashyap D Desai ctlr_info_size, 33508e727371SKashyap D Desai 1, 33518e727371SKashyap D Desai ctlr_info_size, 33528e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 33538e727371SKashyap D Desai NULL, NULL, 3354665484d8SDoug Ambrisko &sc->ctlr_info_tag)) { 3355665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info tag\n"); 3356665484d8SDoug Ambrisko return (ENOMEM); 3357665484d8SDoug Ambrisko } 3358665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ctlr_info_tag, (void **)&sc->ctlr_info_mem, 3359665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ctlr_info_dmamap)) { 3360665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info cmd mem\n"); 3361665484d8SDoug Ambrisko return (ENOMEM); 3362665484d8SDoug Ambrisko } 3363665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ctlr_info_tag, sc->ctlr_info_dmamap, 3364665484d8SDoug Ambrisko sc->ctlr_info_mem, ctlr_info_size, mrsas_addr_cb, 3365665484d8SDoug Ambrisko &sc->ctlr_info_phys_addr, BUS_DMA_NOWAIT)) { 3366665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ctlr info cmd mem\n"); 3367665484d8SDoug Ambrisko return (ENOMEM); 3368665484d8SDoug Ambrisko } 3369665484d8SDoug Ambrisko memset(sc->ctlr_info_mem, 0, ctlr_info_size); 3370665484d8SDoug Ambrisko return (0); 3371665484d8SDoug Ambrisko } 3372665484d8SDoug Ambrisko 33738e727371SKashyap D Desai /* 3374665484d8SDoug Ambrisko * mrsas_free_ctlr_info_cmd: Free memory for controller info command 3375665484d8SDoug Ambrisko * input: Adapter soft state 3376665484d8SDoug Ambrisko * 3377665484d8SDoug Ambrisko * Deallocates memory of the get controller info cmd. 3378665484d8SDoug Ambrisko */ 33798e727371SKashyap D Desai void 33808e727371SKashyap D Desai mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc) 3381665484d8SDoug Ambrisko { 3382665484d8SDoug Ambrisko if (sc->ctlr_info_phys_addr) 3383665484d8SDoug Ambrisko bus_dmamap_unload(sc->ctlr_info_tag, sc->ctlr_info_dmamap); 3384665484d8SDoug Ambrisko if (sc->ctlr_info_mem != NULL) 3385665484d8SDoug Ambrisko bus_dmamem_free(sc->ctlr_info_tag, sc->ctlr_info_mem, sc->ctlr_info_dmamap); 3386665484d8SDoug Ambrisko if (sc->ctlr_info_tag != NULL) 3387665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ctlr_info_tag); 3388665484d8SDoug Ambrisko } 3389665484d8SDoug Ambrisko 33908e727371SKashyap D Desai /* 3391665484d8SDoug Ambrisko * mrsas_issue_polled: Issues a polling command 3392665484d8SDoug Ambrisko * inputs: Adapter soft state 3393665484d8SDoug Ambrisko * Command packet to be issued 3394665484d8SDoug Ambrisko * 33958e727371SKashyap D Desai * This function is for posting of internal commands to Firmware. MFI requires 33968e727371SKashyap D Desai * the cmd_status to be set to 0xFF before posting. The maximun wait time of 33978e727371SKashyap D Desai * the poll response timer is 180 seconds. 3398665484d8SDoug Ambrisko */ 33998e727371SKashyap D Desai int 34008e727371SKashyap D Desai mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3401665484d8SDoug Ambrisko { 3402665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &cmd->frame->hdr; 3403665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3404f0c7594bSKashyap D Desai int i, retcode = SUCCESS; 3405665484d8SDoug Ambrisko 3406665484d8SDoug Ambrisko frame_hdr->cmd_status = 0xFF; 3407665484d8SDoug Ambrisko frame_hdr->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3408665484d8SDoug Ambrisko 3409665484d8SDoug Ambrisko /* Issue the frame using inbound queue port */ 3410665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3411665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3412665484d8SDoug Ambrisko return (1); 3413665484d8SDoug Ambrisko } 3414665484d8SDoug Ambrisko /* 3415665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 3416665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 3417665484d8SDoug Ambrisko * this is only 1 millisecond. 3418665484d8SDoug Ambrisko */ 3419665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) { 3420665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 3421665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) 3422665484d8SDoug Ambrisko DELAY(1000); 3423665484d8SDoug Ambrisko else 3424665484d8SDoug Ambrisko break; 3425665484d8SDoug Ambrisko } 3426665484d8SDoug Ambrisko } 3427f0c7594bSKashyap D Desai if (frame_hdr->cmd_status == 0xFF) { 3428f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3429f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3430f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3431f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3432f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3433665484d8SDoug Ambrisko } 3434665484d8SDoug Ambrisko return (retcode); 3435665484d8SDoug Ambrisko } 3436665484d8SDoug Ambrisko 34378e727371SKashyap D Desai /* 34388e727371SKashyap D Desai * mrsas_issue_dcmd: Issues a MFI Pass thru cmd 34398e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3440665484d8SDoug Ambrisko * 3441665484d8SDoug Ambrisko * This function is called by mrsas_issued_blocked_cmd() and 34428e727371SKashyap D Desai * mrsas_issued_polled(), to build the MPT command and then fire the command 34438e727371SKashyap D Desai * to Firmware. 3444665484d8SDoug Ambrisko */ 3445665484d8SDoug Ambrisko int 3446665484d8SDoug Ambrisko mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3447665484d8SDoug Ambrisko { 3448665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3449665484d8SDoug Ambrisko 3450665484d8SDoug Ambrisko req_desc = mrsas_build_mpt_cmd(sc, cmd); 3451665484d8SDoug Ambrisko if (!req_desc) { 3452665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT cmd.\n"); 3453665484d8SDoug Ambrisko return (1); 3454665484d8SDoug Ambrisko } 3455665484d8SDoug Ambrisko mrsas_fire_cmd(sc, req_desc->addr.u.low, req_desc->addr.u.high); 3456665484d8SDoug Ambrisko 3457665484d8SDoug Ambrisko return (0); 3458665484d8SDoug Ambrisko } 3459665484d8SDoug Ambrisko 34608e727371SKashyap D Desai /* 34618e727371SKashyap D Desai * mrsas_build_mpt_cmd: Calls helper function to build Passthru cmd 34628e727371SKashyap D Desai * input: Adapter soft state mfi cmd to build 3463665484d8SDoug Ambrisko * 34648e727371SKashyap D Desai * This function is called by mrsas_issue_cmd() to build the MPT-MFI passthru 34658e727371SKashyap D Desai * command and prepares the MPT command to send to Firmware. 3466665484d8SDoug Ambrisko */ 3467665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION * 3468665484d8SDoug Ambrisko mrsas_build_mpt_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3469665484d8SDoug Ambrisko { 3470665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3471665484d8SDoug Ambrisko u_int16_t index; 3472665484d8SDoug Ambrisko 3473665484d8SDoug Ambrisko if (mrsas_build_mptmfi_passthru(sc, cmd)) { 3474665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT-MFI passthru cmd.\n"); 3475665484d8SDoug Ambrisko return NULL; 3476665484d8SDoug Ambrisko } 3477665484d8SDoug Ambrisko index = cmd->cmd_id.context.smid; 3478665484d8SDoug Ambrisko 3479665484d8SDoug Ambrisko req_desc = mrsas_get_request_desc(sc, index - 1); 3480665484d8SDoug Ambrisko if (!req_desc) 3481665484d8SDoug Ambrisko return NULL; 3482665484d8SDoug Ambrisko 3483665484d8SDoug Ambrisko req_desc->addr.Words = 0; 3484665484d8SDoug Ambrisko req_desc->SCSIIO.RequestFlags = (MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 3485665484d8SDoug Ambrisko 3486665484d8SDoug Ambrisko req_desc->SCSIIO.SMID = index; 3487665484d8SDoug Ambrisko 3488665484d8SDoug Ambrisko return (req_desc); 3489665484d8SDoug Ambrisko } 3490665484d8SDoug Ambrisko 34918e727371SKashyap D Desai /* 34928e727371SKashyap D Desai * mrsas_build_mptmfi_passthru: Builds a MPT MFI Passthru command 34938e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3494665484d8SDoug Ambrisko * 34958e727371SKashyap D Desai * The MPT command and the io_request are setup as a passthru command. The SGE 34968e727371SKashyap D Desai * chain address is set to frame_phys_addr of the MFI command. 3497665484d8SDoug Ambrisko */ 3498665484d8SDoug Ambrisko u_int8_t 3499665484d8SDoug Ambrisko mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *mfi_cmd) 3500665484d8SDoug Ambrisko { 3501665484d8SDoug Ambrisko MPI25_IEEE_SGE_CHAIN64 *mpi25_ieee_chain; 3502665484d8SDoug Ambrisko PTR_MRSAS_RAID_SCSI_IO_REQUEST io_req; 3503665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 3504665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &mfi_cmd->frame->hdr; 3505665484d8SDoug Ambrisko 3506665484d8SDoug Ambrisko mpt_cmd = mrsas_get_mpt_cmd(sc); 3507665484d8SDoug Ambrisko if (!mpt_cmd) 3508665484d8SDoug Ambrisko return (1); 3509665484d8SDoug Ambrisko 3510665484d8SDoug Ambrisko /* Save the smid. To be used for returning the cmd */ 3511665484d8SDoug Ambrisko mfi_cmd->cmd_id.context.smid = mpt_cmd->index; 3512665484d8SDoug Ambrisko 3513665484d8SDoug Ambrisko mpt_cmd->sync_cmd_idx = mfi_cmd->index; 3514665484d8SDoug Ambrisko 3515665484d8SDoug Ambrisko /* 35168e727371SKashyap D Desai * For cmds where the flag is set, store the flag and check on 35178e727371SKashyap D Desai * completion. For cmds with this flag, don't call 3518665484d8SDoug Ambrisko * mrsas_complete_cmd. 3519665484d8SDoug Ambrisko */ 3520665484d8SDoug Ambrisko 3521665484d8SDoug Ambrisko if (frame_hdr->flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE) 3522665484d8SDoug Ambrisko mpt_cmd->flags = MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3523665484d8SDoug Ambrisko 3524665484d8SDoug Ambrisko io_req = mpt_cmd->io_request; 3525665484d8SDoug Ambrisko 3526f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 3527665484d8SDoug Ambrisko pMpi25IeeeSgeChain64_t sgl_ptr_end = (pMpi25IeeeSgeChain64_t)&io_req->SGL; 35288e727371SKashyap D Desai 3529665484d8SDoug Ambrisko sgl_ptr_end += sc->max_sge_in_main_msg - 1; 3530665484d8SDoug Ambrisko sgl_ptr_end->Flags = 0; 3531665484d8SDoug Ambrisko } 3532665484d8SDoug Ambrisko mpi25_ieee_chain = (MPI25_IEEE_SGE_CHAIN64 *) & io_req->SGL.IeeeChain; 3533665484d8SDoug Ambrisko 3534665484d8SDoug Ambrisko io_req->Function = MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST; 3535665484d8SDoug Ambrisko io_req->SGLOffset0 = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 4; 3536665484d8SDoug Ambrisko io_req->ChainOffset = sc->chain_offset_mfi_pthru; 3537665484d8SDoug Ambrisko 3538665484d8SDoug Ambrisko mpi25_ieee_chain->Address = mfi_cmd->frame_phys_addr; 3539665484d8SDoug Ambrisko 3540665484d8SDoug Ambrisko mpi25_ieee_chain->Flags = IEEE_SGE_FLAGS_CHAIN_ELEMENT | 3541665484d8SDoug Ambrisko MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR; 3542665484d8SDoug Ambrisko 35433a3fc6cbSKashyap D Desai mpi25_ieee_chain->Length = sc->max_chain_frame_sz; 3544665484d8SDoug Ambrisko 3545665484d8SDoug Ambrisko return (0); 3546665484d8SDoug Ambrisko } 3547665484d8SDoug Ambrisko 35488e727371SKashyap D Desai /* 35498e727371SKashyap D Desai * mrsas_issue_blocked_cmd: Synchronous wrapper around regular FW cmds 35508e727371SKashyap D Desai * input: Adapter soft state Command to be issued 3551665484d8SDoug Ambrisko * 35528e727371SKashyap D Desai * This function waits on an event for the command to be returned from the ISR. 35538e727371SKashyap D Desai * Max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME secs. Used for issuing 35548e727371SKashyap D Desai * internal and ioctl commands. 3555665484d8SDoug Ambrisko */ 35568e727371SKashyap D Desai int 35578e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3558665484d8SDoug Ambrisko { 3559665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3560665484d8SDoug Ambrisko unsigned long total_time = 0; 3561f0c7594bSKashyap D Desai int retcode = SUCCESS; 3562665484d8SDoug Ambrisko 3563665484d8SDoug Ambrisko /* Initialize cmd_status */ 3564f0c7594bSKashyap D Desai cmd->cmd_status = 0xFF; 3565665484d8SDoug Ambrisko 3566665484d8SDoug Ambrisko /* Build MPT-MFI command for issue to FW */ 3567665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3568665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3569665484d8SDoug Ambrisko return (1); 3570665484d8SDoug Ambrisko } 3571665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 3572665484d8SDoug Ambrisko 3573665484d8SDoug Ambrisko while (1) { 3574f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3575665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 35768e727371SKashyap D Desai } else 3577665484d8SDoug Ambrisko break; 3578f0c7594bSKashyap D Desai 3579f0c7594bSKashyap D Desai if (!cmd->sync_cmd) { /* cmd->sync will be set for an IOCTL 3580f0c7594bSKashyap D Desai * command */ 3581665484d8SDoug Ambrisko total_time++; 3582665484d8SDoug Ambrisko if (total_time >= max_wait) { 35838e727371SKashyap D Desai device_printf(sc->mrsas_dev, 35848e727371SKashyap D Desai "Internal command timed out after %d seconds.\n", max_wait); 3585665484d8SDoug Ambrisko retcode = 1; 3586665484d8SDoug Ambrisko break; 3587665484d8SDoug Ambrisko } 3588665484d8SDoug Ambrisko } 3589f0c7594bSKashyap D Desai } 3590f0c7594bSKashyap D Desai 3591f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3592f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3593f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3594f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3595f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3596f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3597f0c7594bSKashyap D Desai } 3598665484d8SDoug Ambrisko return (retcode); 3599665484d8SDoug Ambrisko } 3600665484d8SDoug Ambrisko 36018e727371SKashyap D Desai /* 36028e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru: Completes a command 36038e727371SKashyap D Desai * input: @sc: Adapter soft state 36048e727371SKashyap D Desai * @cmd: Command to be completed 36058e727371SKashyap D Desai * @status: cmd completion status 3606665484d8SDoug Ambrisko * 36078e727371SKashyap D Desai * This function is called from mrsas_complete_cmd() after an interrupt is 36088e727371SKashyap D Desai * received from Firmware, and io_request->Function is 3609665484d8SDoug Ambrisko * MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST. 3610665484d8SDoug Ambrisko */ 3611665484d8SDoug Ambrisko void 3612665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd, 3613665484d8SDoug Ambrisko u_int8_t status) 3614665484d8SDoug Ambrisko { 3615665484d8SDoug Ambrisko struct mrsas_header *hdr = &cmd->frame->hdr; 3616665484d8SDoug Ambrisko u_int8_t cmd_status = cmd->frame->hdr.cmd_status; 3617665484d8SDoug Ambrisko 3618665484d8SDoug Ambrisko /* Reset the retry counter for future re-tries */ 3619665484d8SDoug Ambrisko cmd->retry_for_fw_reset = 0; 3620665484d8SDoug Ambrisko 3621665484d8SDoug Ambrisko if (cmd->ccb_ptr) 3622665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 3623665484d8SDoug Ambrisko 3624665484d8SDoug Ambrisko switch (hdr->cmd) { 3625665484d8SDoug Ambrisko case MFI_CMD_INVALID: 3626665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "MFI_CMD_INVALID command.\n"); 3627665484d8SDoug Ambrisko break; 3628665484d8SDoug Ambrisko case MFI_CMD_PD_SCSI_IO: 3629665484d8SDoug Ambrisko case MFI_CMD_LD_SCSI_IO: 3630665484d8SDoug Ambrisko /* 3631665484d8SDoug Ambrisko * MFI_CMD_PD_SCSI_IO and MFI_CMD_LD_SCSI_IO could have been 3632665484d8SDoug Ambrisko * issued either through an IO path or an IOCTL path. If it 3633665484d8SDoug Ambrisko * was via IOCTL, we will send it to internal completion. 3634665484d8SDoug Ambrisko */ 3635665484d8SDoug Ambrisko if (cmd->sync_cmd) { 3636665484d8SDoug Ambrisko cmd->sync_cmd = 0; 3637665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 3638665484d8SDoug Ambrisko break; 3639665484d8SDoug Ambrisko } 3640665484d8SDoug Ambrisko case MFI_CMD_SMP: 3641665484d8SDoug Ambrisko case MFI_CMD_STP: 3642665484d8SDoug Ambrisko case MFI_CMD_DCMD: 3643665484d8SDoug Ambrisko /* Check for LD map update */ 3644665484d8SDoug Ambrisko if ((cmd->frame->dcmd.opcode == MR_DCMD_LD_MAP_GET_INFO) && 3645665484d8SDoug Ambrisko (cmd->frame->dcmd.mbox.b[1] == 1)) { 3646665484d8SDoug Ambrisko sc->fast_path_io = 0; 3647665484d8SDoug Ambrisko mtx_lock(&sc->raidmap_lock); 3648f0c7594bSKashyap D Desai sc->map_update_cmd = NULL; 3649665484d8SDoug Ambrisko if (cmd_status != 0) { 3650665484d8SDoug Ambrisko if (cmd_status != MFI_STAT_NOT_FOUND) 3651665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "map sync failed, status=%x\n", cmd_status); 3652665484d8SDoug Ambrisko else { 3653665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3654665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 3655665484d8SDoug Ambrisko break; 3656665484d8SDoug Ambrisko } 36578e727371SKashyap D Desai } else 3658665484d8SDoug Ambrisko sc->map_id++; 3659665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3660665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 3661665484d8SDoug Ambrisko sc->fast_path_io = 0; 3662665484d8SDoug Ambrisko else 3663665484d8SDoug Ambrisko sc->fast_path_io = 1; 3664665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 3665665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 3666665484d8SDoug Ambrisko break; 3667665484d8SDoug Ambrisko } 3668665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET_INFO || 3669665484d8SDoug Ambrisko cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET) { 3670da011113SKashyap D Desai sc->mrsas_aen_triggered = 0; 3671665484d8SDoug Ambrisko } 3672a688fcd0SKashyap D Desai /* FW has an updated PD sequence */ 3673a688fcd0SKashyap D Desai if ((cmd->frame->dcmd.opcode == 3674a688fcd0SKashyap D Desai MR_DCMD_SYSTEM_PD_MAP_GET_INFO) && 3675a688fcd0SKashyap D Desai (cmd->frame->dcmd.mbox.b[0] == 1)) { 3676a688fcd0SKashyap D Desai 3677a688fcd0SKashyap D Desai mtx_lock(&sc->raidmap_lock); 3678a688fcd0SKashyap D Desai sc->jbod_seq_cmd = NULL; 3679a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 3680a688fcd0SKashyap D Desai 3681a688fcd0SKashyap D Desai if (cmd_status == MFI_STAT_OK) { 3682a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 3683a688fcd0SKashyap D Desai /* Re-register a pd sync seq num cmd */ 3684a688fcd0SKashyap D Desai if (megasas_sync_pd_seq_num(sc, true)) 3685a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 3686a688fcd0SKashyap D Desai } else { 3687a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 3688a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3689a688fcd0SKashyap D Desai "Jbod map sync failed, status=%x\n", cmd_status); 3690a688fcd0SKashyap D Desai } 3691a688fcd0SKashyap D Desai mtx_unlock(&sc->raidmap_lock); 3692a688fcd0SKashyap D Desai break; 3693a688fcd0SKashyap D Desai } 3694665484d8SDoug Ambrisko /* See if got an event notification */ 3695665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_WAIT) 3696665484d8SDoug Ambrisko mrsas_complete_aen(sc, cmd); 3697665484d8SDoug Ambrisko else 3698665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 3699665484d8SDoug Ambrisko break; 3700665484d8SDoug Ambrisko case MFI_CMD_ABORT: 3701665484d8SDoug Ambrisko /* Command issued to abort another cmd return */ 3702665484d8SDoug Ambrisko mrsas_complete_abort(sc, cmd); 3703665484d8SDoug Ambrisko break; 3704665484d8SDoug Ambrisko default: 3705665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown command completed! [0x%X]\n", hdr->cmd); 3706665484d8SDoug Ambrisko break; 3707665484d8SDoug Ambrisko } 3708665484d8SDoug Ambrisko } 3709665484d8SDoug Ambrisko 37108e727371SKashyap D Desai /* 37118e727371SKashyap D Desai * mrsas_wakeup: Completes an internal command 3712665484d8SDoug Ambrisko * input: Adapter soft state 3713665484d8SDoug Ambrisko * Command to be completed 3714665484d8SDoug Ambrisko * 37158e727371SKashyap D Desai * In mrsas_issue_blocked_cmd(), after a command is issued to Firmware, a wait 37168e727371SKashyap D Desai * timer is started. This function is called from 37178e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru() as it completes the command, to wake up 37188e727371SKashyap D Desai * from the command wait. 3719665484d8SDoug Ambrisko */ 37208e727371SKashyap D Desai void 37218e727371SKashyap D Desai mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3722665484d8SDoug Ambrisko { 3723665484d8SDoug Ambrisko cmd->cmd_status = cmd->frame->io.cmd_status; 3724665484d8SDoug Ambrisko 3725f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) 3726665484d8SDoug Ambrisko cmd->cmd_status = 0; 3727665484d8SDoug Ambrisko 3728665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 3729665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 3730665484d8SDoug Ambrisko return; 3731665484d8SDoug Ambrisko } 3732665484d8SDoug Ambrisko 37338e727371SKashyap D Desai /* 37348e727371SKashyap D Desai * mrsas_shutdown_ctlr: Instructs FW to shutdown the controller input: 37358e727371SKashyap D Desai * Adapter soft state Shutdown/Hibernate 3736665484d8SDoug Ambrisko * 37378e727371SKashyap D Desai * This function issues a DCMD internal command to Firmware to initiate shutdown 37388e727371SKashyap D Desai * of the controller. 3739665484d8SDoug Ambrisko */ 37408e727371SKashyap D Desai static void 37418e727371SKashyap D Desai mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode) 3742665484d8SDoug Ambrisko { 3743665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3744665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3745665484d8SDoug Ambrisko 3746665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 3747665484d8SDoug Ambrisko return; 3748665484d8SDoug Ambrisko 3749665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3750665484d8SDoug Ambrisko if (!cmd) { 3751665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for shutdown cmd.\n"); 3752665484d8SDoug Ambrisko return; 3753665484d8SDoug Ambrisko } 3754665484d8SDoug Ambrisko if (sc->aen_cmd) 3755665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->aen_cmd); 3756665484d8SDoug Ambrisko if (sc->map_update_cmd) 3757665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->map_update_cmd); 3758a688fcd0SKashyap D Desai if (sc->jbod_seq_cmd) 3759a688fcd0SKashyap D Desai mrsas_issue_blocked_abort_cmd(sc, sc->jbod_seq_cmd); 3760665484d8SDoug Ambrisko 3761665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3762665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3763665484d8SDoug Ambrisko 3764665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3765665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 3766665484d8SDoug Ambrisko dcmd->sge_count = 0; 3767665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 3768665484d8SDoug Ambrisko dcmd->timeout = 0; 3769665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3770665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 3771665484d8SDoug Ambrisko dcmd->opcode = opcode; 3772665484d8SDoug Ambrisko 3773665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Preparing to shut down controller.\n"); 3774665484d8SDoug Ambrisko 3775665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 3776665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3777665484d8SDoug Ambrisko 3778665484d8SDoug Ambrisko return; 3779665484d8SDoug Ambrisko } 3780665484d8SDoug Ambrisko 37818e727371SKashyap D Desai /* 37828e727371SKashyap D Desai * mrsas_flush_cache: Requests FW to flush all its caches input: 37838e727371SKashyap D Desai * Adapter soft state 3784665484d8SDoug Ambrisko * 3785665484d8SDoug Ambrisko * This function is issues a DCMD internal command to Firmware to initiate 3786665484d8SDoug Ambrisko * flushing of all caches. 3787665484d8SDoug Ambrisko */ 37888e727371SKashyap D Desai static void 37898e727371SKashyap D Desai mrsas_flush_cache(struct mrsas_softc *sc) 3790665484d8SDoug Ambrisko { 3791665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3792665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3793665484d8SDoug Ambrisko 3794665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 3795665484d8SDoug Ambrisko return; 3796665484d8SDoug Ambrisko 3797665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3798665484d8SDoug Ambrisko if (!cmd) { 3799665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for flush cache cmd.\n"); 3800665484d8SDoug Ambrisko return; 3801665484d8SDoug Ambrisko } 3802665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3803665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3804665484d8SDoug Ambrisko 3805665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3806665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 3807665484d8SDoug Ambrisko dcmd->sge_count = 0; 3808665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 3809665484d8SDoug Ambrisko dcmd->timeout = 0; 3810665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3811665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 3812665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_CACHE_FLUSH; 3813665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_FLUSH_CTRL_CACHE | MR_FLUSH_DISK_CACHE; 3814665484d8SDoug Ambrisko 3815665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 3816665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3817665484d8SDoug Ambrisko 3818665484d8SDoug Ambrisko return; 3819665484d8SDoug Ambrisko } 3820665484d8SDoug Ambrisko 3821a688fcd0SKashyap D Desai int 3822a688fcd0SKashyap D Desai megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend) 3823a688fcd0SKashyap D Desai { 3824a688fcd0SKashyap D Desai int retcode = 0; 3825a688fcd0SKashyap D Desai u_int8_t do_ocr = 1; 3826a688fcd0SKashyap D Desai struct mrsas_mfi_cmd *cmd; 3827a688fcd0SKashyap D Desai struct mrsas_dcmd_frame *dcmd; 3828a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 3829a688fcd0SKashyap D Desai struct MR_PD_CFG_SEQ_NUM_SYNC *pd_sync; 3830a688fcd0SKashyap D Desai bus_addr_t pd_seq_h; 3831a688fcd0SKashyap D Desai 3832a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 3833a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * 3834a688fcd0SKashyap D Desai (MAX_PHYSICAL_DEVICES - 1)); 3835a688fcd0SKashyap D Desai 3836a688fcd0SKashyap D Desai cmd = mrsas_get_mfi_cmd(sc); 3837a688fcd0SKashyap D Desai if (!cmd) { 3838a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3839a688fcd0SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 3840a688fcd0SKashyap D Desai return 1; 3841a688fcd0SKashyap D Desai } 3842a688fcd0SKashyap D Desai dcmd = &cmd->frame->dcmd; 3843a688fcd0SKashyap D Desai 3844a688fcd0SKashyap D Desai pd_sync = (void *)sc->jbodmap_mem[(sc->pd_seq_map_id & 1)]; 3845a688fcd0SKashyap D Desai pd_seq_h = sc->jbodmap_phys_addr[(sc->pd_seq_map_id & 1)]; 3846a688fcd0SKashyap D Desai if (!pd_sync) { 3847a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3848a688fcd0SKashyap D Desai "Failed to alloc mem for jbod map info.\n"); 3849a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 3850a688fcd0SKashyap D Desai return (ENOMEM); 3851a688fcd0SKashyap D Desai } 3852a688fcd0SKashyap D Desai memset(pd_sync, 0, pd_seq_map_sz); 3853a688fcd0SKashyap D Desai memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3854a688fcd0SKashyap D Desai dcmd->cmd = MFI_CMD_DCMD; 3855a688fcd0SKashyap D Desai dcmd->cmd_status = 0xFF; 3856a688fcd0SKashyap D Desai dcmd->sge_count = 1; 3857a688fcd0SKashyap D Desai dcmd->timeout = 0; 3858a688fcd0SKashyap D Desai dcmd->pad_0 = 0; 3859a688fcd0SKashyap D Desai dcmd->data_xfer_len = (pd_seq_map_sz); 3860a688fcd0SKashyap D Desai dcmd->opcode = (MR_DCMD_SYSTEM_PD_MAP_GET_INFO); 3861a688fcd0SKashyap D Desai dcmd->sgl.sge32[0].phys_addr = (pd_seq_h); 3862a688fcd0SKashyap D Desai dcmd->sgl.sge32[0].length = (pd_seq_map_sz); 3863a688fcd0SKashyap D Desai 3864a688fcd0SKashyap D Desai if (pend) { 3865a688fcd0SKashyap D Desai dcmd->mbox.b[0] = MRSAS_DCMD_MBOX_PEND_FLAG; 3866a688fcd0SKashyap D Desai dcmd->flags = (MFI_FRAME_DIR_WRITE); 3867a688fcd0SKashyap D Desai sc->jbod_seq_cmd = cmd; 3868a688fcd0SKashyap D Desai if (mrsas_issue_dcmd(sc, cmd)) { 3869a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3870a688fcd0SKashyap D Desai "Fail to send sync map info command.\n"); 3871a688fcd0SKashyap D Desai return 1; 3872a688fcd0SKashyap D Desai } else 3873a688fcd0SKashyap D Desai return 0; 3874a688fcd0SKashyap D Desai } else 3875a688fcd0SKashyap D Desai dcmd->flags = MFI_FRAME_DIR_READ; 3876a688fcd0SKashyap D Desai 3877a688fcd0SKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 3878a688fcd0SKashyap D Desai if (retcode == ETIMEDOUT) 3879a688fcd0SKashyap D Desai goto dcmd_timeout; 3880a688fcd0SKashyap D Desai 3881a688fcd0SKashyap D Desai if (pd_sync->count > MAX_PHYSICAL_DEVICES) { 3882a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3883a688fcd0SKashyap D Desai "driver supports max %d JBOD, but FW reports %d\n", 3884a688fcd0SKashyap D Desai MAX_PHYSICAL_DEVICES, pd_sync->count); 3885a688fcd0SKashyap D Desai retcode = -EINVAL; 3886a688fcd0SKashyap D Desai } 3887a688fcd0SKashyap D Desai if (!retcode) 3888a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 3889a688fcd0SKashyap D Desai do_ocr = 0; 3890a688fcd0SKashyap D Desai 3891a688fcd0SKashyap D Desai dcmd_timeout: 3892a688fcd0SKashyap D Desai if (do_ocr) 3893a688fcd0SKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 3894a688fcd0SKashyap D Desai 3895a688fcd0SKashyap D Desai return (retcode); 3896a688fcd0SKashyap D Desai } 3897a688fcd0SKashyap D Desai 38988e727371SKashyap D Desai /* 38998e727371SKashyap D Desai * mrsas_get_map_info: Load and validate RAID map input: 39008e727371SKashyap D Desai * Adapter instance soft state 3901665484d8SDoug Ambrisko * 39028e727371SKashyap D Desai * This function calls mrsas_get_ld_map_info() and MR_ValidateMapInfo() to load 39038e727371SKashyap D Desai * and validate RAID map. It returns 0 if successful, 1 other- wise. 3904665484d8SDoug Ambrisko */ 39058e727371SKashyap D Desai static int 39068e727371SKashyap D Desai mrsas_get_map_info(struct mrsas_softc *sc) 3907665484d8SDoug Ambrisko { 3908665484d8SDoug Ambrisko uint8_t retcode = 0; 3909665484d8SDoug Ambrisko 3910665484d8SDoug Ambrisko sc->fast_path_io = 0; 3911665484d8SDoug Ambrisko if (!mrsas_get_ld_map_info(sc)) { 3912665484d8SDoug Ambrisko retcode = MR_ValidateMapInfo(sc); 3913665484d8SDoug Ambrisko if (retcode == 0) { 3914665484d8SDoug Ambrisko sc->fast_path_io = 1; 3915665484d8SDoug Ambrisko return 0; 3916665484d8SDoug Ambrisko } 3917665484d8SDoug Ambrisko } 3918665484d8SDoug Ambrisko return 1; 3919665484d8SDoug Ambrisko } 3920665484d8SDoug Ambrisko 39218e727371SKashyap D Desai /* 39228e727371SKashyap D Desai * mrsas_get_ld_map_info: Get FW's ld_map structure input: 39238e727371SKashyap D Desai * Adapter instance soft state 3924665484d8SDoug Ambrisko * 39258e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 39268e727371SKashyap D Desai * structure. 3927665484d8SDoug Ambrisko */ 39288e727371SKashyap D Desai static int 39298e727371SKashyap D Desai mrsas_get_ld_map_info(struct mrsas_softc *sc) 3930665484d8SDoug Ambrisko { 3931665484d8SDoug Ambrisko int retcode = 0; 3932665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3933665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 39344799d485SKashyap D Desai void *map; 3935665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 3936665484d8SDoug Ambrisko 3937665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3938665484d8SDoug Ambrisko if (!cmd) { 39394799d485SKashyap D Desai device_printf(sc->mrsas_dev, 39404799d485SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 3941665484d8SDoug Ambrisko return 1; 3942665484d8SDoug Ambrisko } 3943665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3944665484d8SDoug Ambrisko 39454799d485SKashyap D Desai map = (void *)sc->raidmap_mem[(sc->map_id & 1)]; 3946665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id & 1)]; 3947665484d8SDoug Ambrisko if (!map) { 39484799d485SKashyap D Desai device_printf(sc->mrsas_dev, 39494799d485SKashyap D Desai "Failed to alloc mem for ld map info.\n"); 3950665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3951665484d8SDoug Ambrisko return (ENOMEM); 3952665484d8SDoug Ambrisko } 39534799d485SKashyap D Desai memset(map, 0, sizeof(sc->max_map_sz)); 3954665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3955665484d8SDoug Ambrisko 3956665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3957665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 3958665484d8SDoug Ambrisko dcmd->sge_count = 1; 3959665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 3960665484d8SDoug Ambrisko dcmd->timeout = 0; 3961665484d8SDoug Ambrisko dcmd->pad_0 = 0; 39624799d485SKashyap D Desai dcmd->data_xfer_len = sc->current_map_sz; 3963665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO; 3964665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = map_phys_addr; 39654799d485SKashyap D Desai dcmd->sgl.sge32[0].length = sc->current_map_sz; 39664799d485SKashyap D Desai 3967f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 3968f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 3969f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 39704799d485SKashyap D Desai 3971665484d8SDoug Ambrisko return (retcode); 3972665484d8SDoug Ambrisko } 3973665484d8SDoug Ambrisko 39748e727371SKashyap D Desai /* 39758e727371SKashyap D Desai * mrsas_sync_map_info: Get FW's ld_map structure input: 39768e727371SKashyap D Desai * Adapter instance soft state 3977665484d8SDoug Ambrisko * 39788e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 39798e727371SKashyap D Desai * structure. 3980665484d8SDoug Ambrisko */ 39818e727371SKashyap D Desai static int 39828e727371SKashyap D Desai mrsas_sync_map_info(struct mrsas_softc *sc) 3983665484d8SDoug Ambrisko { 3984665484d8SDoug Ambrisko int retcode = 0, i; 3985665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3986665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3987665484d8SDoug Ambrisko uint32_t size_sync_info, num_lds; 3988665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *target_map = NULL; 39894799d485SKashyap D Desai MR_DRV_RAID_MAP_ALL *map; 3990665484d8SDoug Ambrisko MR_LD_RAID *raid; 3991665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *ld_sync; 3992665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 3993665484d8SDoug Ambrisko 3994665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3995665484d8SDoug Ambrisko if (!cmd) { 3996731b7561SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot alloc for sync map info cmd\n"); 3997731b7561SKashyap D Desai return ENOMEM; 3998665484d8SDoug Ambrisko } 39994799d485SKashyap D Desai map = sc->ld_drv_map[sc->map_id & 1]; 4000665484d8SDoug Ambrisko num_lds = map->raidMap.ldCount; 4001665484d8SDoug Ambrisko 4002665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4003665484d8SDoug Ambrisko size_sync_info = sizeof(MR_LD_TARGET_SYNC) * num_lds; 4004665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4005665484d8SDoug Ambrisko 40068e727371SKashyap D Desai target_map = (MR_LD_TARGET_SYNC *) sc->raidmap_mem[(sc->map_id - 1) & 1]; 40074799d485SKashyap D Desai memset(target_map, 0, sc->max_map_sz); 4008665484d8SDoug Ambrisko 4009665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id - 1) & 1]; 4010665484d8SDoug Ambrisko 4011665484d8SDoug Ambrisko ld_sync = (MR_LD_TARGET_SYNC *) target_map; 4012665484d8SDoug Ambrisko 4013665484d8SDoug Ambrisko for (i = 0; i < num_lds; i++, ld_sync++) { 4014665484d8SDoug Ambrisko raid = MR_LdRaidGet(i, map); 4015665484d8SDoug Ambrisko ld_sync->targetId = MR_GetLDTgtId(i, map); 4016665484d8SDoug Ambrisko ld_sync->seqNum = raid->seqNum; 4017665484d8SDoug Ambrisko } 4018665484d8SDoug Ambrisko 4019665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4020665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4021665484d8SDoug Ambrisko dcmd->sge_count = 1; 4022665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_WRITE; 4023665484d8SDoug Ambrisko dcmd->timeout = 0; 4024665484d8SDoug Ambrisko dcmd->pad_0 = 0; 40254799d485SKashyap D Desai dcmd->data_xfer_len = sc->current_map_sz; 4026665484d8SDoug Ambrisko dcmd->mbox.b[0] = num_lds; 4027665484d8SDoug Ambrisko dcmd->mbox.b[1] = MRSAS_DCMD_MBOX_PEND_FLAG; 4028665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO; 4029665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = map_phys_addr; 40304799d485SKashyap D Desai dcmd->sgl.sge32[0].length = sc->current_map_sz; 4031665484d8SDoug Ambrisko 4032665484d8SDoug Ambrisko sc->map_update_cmd = cmd; 4033665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 40344799d485SKashyap D Desai device_printf(sc->mrsas_dev, 40354799d485SKashyap D Desai "Fail to send sync map info command.\n"); 4036665484d8SDoug Ambrisko return (1); 4037665484d8SDoug Ambrisko } 4038665484d8SDoug Ambrisko return (retcode); 4039665484d8SDoug Ambrisko } 4040665484d8SDoug Ambrisko 40418e727371SKashyap D Desai /* 40428e727371SKashyap D Desai * mrsas_get_pd_list: Returns FW's PD list structure input: 40438e727371SKashyap D Desai * Adapter soft state 4044665484d8SDoug Ambrisko * 40458e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 40468e727371SKashyap D Desai * structure. This information is mainly used to find out about system 40478e727371SKashyap D Desai * supported by Firmware. 4048665484d8SDoug Ambrisko */ 40498e727371SKashyap D Desai static int 40508e727371SKashyap D Desai mrsas_get_pd_list(struct mrsas_softc *sc) 4051665484d8SDoug Ambrisko { 4052665484d8SDoug Ambrisko int retcode = 0, pd_index = 0, pd_count = 0, pd_list_size; 4053f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4054665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4055665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4056665484d8SDoug Ambrisko struct MR_PD_LIST *pd_list_mem; 4057665484d8SDoug Ambrisko struct MR_PD_ADDRESS *pd_addr; 4058665484d8SDoug Ambrisko bus_addr_t pd_list_phys_addr = 0; 4059665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4060665484d8SDoug Ambrisko 4061665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4062665484d8SDoug Ambrisko if (!cmd) { 40634799d485SKashyap D Desai device_printf(sc->mrsas_dev, 40644799d485SKashyap D Desai "Cannot alloc for get PD list cmd\n"); 4065665484d8SDoug Ambrisko return 1; 4066665484d8SDoug Ambrisko } 4067665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4068665484d8SDoug Ambrisko 4069665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4070665484d8SDoug Ambrisko pd_list_size = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4071665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, pd_list_size) != SUCCESS) { 40724799d485SKashyap D Desai device_printf(sc->mrsas_dev, 40734799d485SKashyap D Desai "Cannot alloc dmamap for get PD list cmd\n"); 4074665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4075f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4076f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4077665484d8SDoug Ambrisko return (ENOMEM); 40788e727371SKashyap D Desai } else { 4079665484d8SDoug Ambrisko pd_list_mem = tcmd->tmp_dcmd_mem; 4080665484d8SDoug Ambrisko pd_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4081665484d8SDoug Ambrisko } 4082665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4083665484d8SDoug Ambrisko 4084665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_PD_QUERY_TYPE_EXPOSED_TO_HOST; 4085665484d8SDoug Ambrisko dcmd->mbox.b[1] = 0; 4086665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4087665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4088665484d8SDoug Ambrisko dcmd->sge_count = 1; 4089665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4090665484d8SDoug Ambrisko dcmd->timeout = 0; 4091665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4092665484d8SDoug Ambrisko dcmd->data_xfer_len = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4093665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_PD_LIST_QUERY; 4094665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = pd_list_phys_addr; 4095665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4096665484d8SDoug Ambrisko 4097731b7561SKashyap D Desai if (!sc->mask_interrupts) 4098731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4099731b7561SKashyap D Desai else 4100f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4101731b7561SKashyap D Desai 4102f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4103f0c7594bSKashyap D Desai goto dcmd_timeout; 4104665484d8SDoug Ambrisko 4105665484d8SDoug Ambrisko /* Get the instance PD list */ 4106665484d8SDoug Ambrisko pd_count = MRSAS_MAX_PD; 4107665484d8SDoug Ambrisko pd_addr = pd_list_mem->addr; 4108f0c7594bSKashyap D Desai if (pd_list_mem->count < pd_count) { 41094799d485SKashyap D Desai memset(sc->local_pd_list, 0, 41104799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 4111665484d8SDoug Ambrisko for (pd_index = 0; pd_index < pd_list_mem->count; pd_index++) { 4112665484d8SDoug Ambrisko sc->local_pd_list[pd_addr->deviceId].tid = pd_addr->deviceId; 41134799d485SKashyap D Desai sc->local_pd_list[pd_addr->deviceId].driveType = 41144799d485SKashyap D Desai pd_addr->scsiDevType; 41154799d485SKashyap D Desai sc->local_pd_list[pd_addr->deviceId].driveState = 41164799d485SKashyap D Desai MR_PD_STATE_SYSTEM; 4117665484d8SDoug Ambrisko pd_addr++; 4118665484d8SDoug Ambrisko } 41198e727371SKashyap D Desai /* 41208e727371SKashyap D Desai * Use mutext/spinlock if pd_list component size increase more than 41218e727371SKashyap D Desai * 32 bit. 41228e727371SKashyap D Desai */ 4123665484d8SDoug Ambrisko memcpy(sc->pd_list, sc->local_pd_list, sizeof(sc->local_pd_list)); 4124f0c7594bSKashyap D Desai do_ocr = 0; 4125f0c7594bSKashyap D Desai } 4126f0c7594bSKashyap D Desai dcmd_timeout: 4127665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4128665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4129f0c7594bSKashyap D Desai 4130f0c7594bSKashyap D Desai if (do_ocr) 4131f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4132731b7561SKashyap D Desai 4133731b7561SKashyap D Desai if (!sc->mask_interrupts) 4134f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4135f0c7594bSKashyap D Desai 4136665484d8SDoug Ambrisko return (retcode); 4137665484d8SDoug Ambrisko } 4138665484d8SDoug Ambrisko 41398e727371SKashyap D Desai /* 41408e727371SKashyap D Desai * mrsas_get_ld_list: Returns FW's LD list structure input: 41418e727371SKashyap D Desai * Adapter soft state 4142665484d8SDoug Ambrisko * 41438e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 41448e727371SKashyap D Desai * structure. This information is mainly used to find out about supported by 41458e727371SKashyap D Desai * the FW. 4146665484d8SDoug Ambrisko */ 41478e727371SKashyap D Desai static int 41488e727371SKashyap D Desai mrsas_get_ld_list(struct mrsas_softc *sc) 4149665484d8SDoug Ambrisko { 4150665484d8SDoug Ambrisko int ld_list_size, retcode = 0, ld_index = 0, ids = 0; 4151f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4152665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4153665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4154665484d8SDoug Ambrisko struct MR_LD_LIST *ld_list_mem; 4155665484d8SDoug Ambrisko bus_addr_t ld_list_phys_addr = 0; 4156665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4157665484d8SDoug Ambrisko 4158665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4159665484d8SDoug Ambrisko if (!cmd) { 41604799d485SKashyap D Desai device_printf(sc->mrsas_dev, 41614799d485SKashyap D Desai "Cannot alloc for get LD list cmd\n"); 4162665484d8SDoug Ambrisko return 1; 4163665484d8SDoug Ambrisko } 4164665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4165665484d8SDoug Ambrisko 4166665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4167665484d8SDoug Ambrisko ld_list_size = sizeof(struct MR_LD_LIST); 4168665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, ld_list_size) != SUCCESS) { 41694799d485SKashyap D Desai device_printf(sc->mrsas_dev, 41704799d485SKashyap D Desai "Cannot alloc dmamap for get LD list cmd\n"); 4171665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4172f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4173f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4174665484d8SDoug Ambrisko return (ENOMEM); 41758e727371SKashyap D Desai } else { 4176665484d8SDoug Ambrisko ld_list_mem = tcmd->tmp_dcmd_mem; 4177665484d8SDoug Ambrisko ld_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4178665484d8SDoug Ambrisko } 4179665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4180665484d8SDoug Ambrisko 41814799d485SKashyap D Desai if (sc->max256vdSupport) 41824799d485SKashyap D Desai dcmd->mbox.b[0] = 1; 41834799d485SKashyap D Desai 4184665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4185665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4186665484d8SDoug Ambrisko dcmd->sge_count = 1; 4187665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4188665484d8SDoug Ambrisko dcmd->timeout = 0; 4189665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct MR_LD_LIST); 4190665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_GET_LIST; 4191665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = ld_list_phys_addr; 4192665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct MR_LD_LIST); 4193665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4194665484d8SDoug Ambrisko 4195731b7561SKashyap D Desai if (!sc->mask_interrupts) 4196731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4197731b7561SKashyap D Desai else 4198f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4199731b7561SKashyap D Desai 4200f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4201f0c7594bSKashyap D Desai goto dcmd_timeout; 4202665484d8SDoug Ambrisko 42034799d485SKashyap D Desai #if VD_EXT_DEBUG 42044799d485SKashyap D Desai printf("Number of LDs %d\n", ld_list_mem->ldCount); 42054799d485SKashyap D Desai #endif 42064799d485SKashyap D Desai 4207665484d8SDoug Ambrisko /* Get the instance LD list */ 4208f0c7594bSKashyap D Desai if (ld_list_mem->ldCount <= sc->fw_supported_vd_count) { 4209665484d8SDoug Ambrisko sc->CurLdCount = ld_list_mem->ldCount; 42104799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MAX_LOGICAL_DRIVES_EXT); 4211665484d8SDoug Ambrisko for (ld_index = 0; ld_index < ld_list_mem->ldCount; ld_index++) { 4212665484d8SDoug Ambrisko if (ld_list_mem->ldList[ld_index].state != 0) { 4213665484d8SDoug Ambrisko ids = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 4214665484d8SDoug Ambrisko sc->ld_ids[ids] = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 4215665484d8SDoug Ambrisko } 4216665484d8SDoug Ambrisko } 4217f0c7594bSKashyap D Desai do_ocr = 0; 4218665484d8SDoug Ambrisko } 4219f0c7594bSKashyap D Desai dcmd_timeout: 4220665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4221665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4222f0c7594bSKashyap D Desai 4223f0c7594bSKashyap D Desai if (do_ocr) 4224f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4225731b7561SKashyap D Desai if (!sc->mask_interrupts) 4226f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4227f0c7594bSKashyap D Desai 4228665484d8SDoug Ambrisko return (retcode); 4229665484d8SDoug Ambrisko } 4230665484d8SDoug Ambrisko 42318e727371SKashyap D Desai /* 42328e727371SKashyap D Desai * mrsas_alloc_tmp_dcmd: Allocates memory for temporary command input: 42338e727371SKashyap D Desai * Adapter soft state Temp command Size of alloction 4234665484d8SDoug Ambrisko * 4235665484d8SDoug Ambrisko * Allocates DMAable memory for a temporary internal command. The allocated 4236665484d8SDoug Ambrisko * memory is initialized to all zeros upon successful loading of the dma 4237665484d8SDoug Ambrisko * mapped memory. 4238665484d8SDoug Ambrisko */ 42398e727371SKashyap D Desai int 42408e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, 42418e727371SKashyap D Desai struct mrsas_tmp_dcmd *tcmd, int size) 4242665484d8SDoug Ambrisko { 42438e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 42448e727371SKashyap D Desai 1, 0, 42458e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 42468e727371SKashyap D Desai BUS_SPACE_MAXADDR, 42478e727371SKashyap D Desai NULL, NULL, 42488e727371SKashyap D Desai size, 42498e727371SKashyap D Desai 1, 42508e727371SKashyap D Desai size, 42518e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 42528e727371SKashyap D Desai NULL, NULL, 4253665484d8SDoug Ambrisko &tcmd->tmp_dcmd_tag)) { 4254665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd tag\n"); 4255665484d8SDoug Ambrisko return (ENOMEM); 4256665484d8SDoug Ambrisko } 4257665484d8SDoug Ambrisko if (bus_dmamem_alloc(tcmd->tmp_dcmd_tag, (void **)&tcmd->tmp_dcmd_mem, 4258665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &tcmd->tmp_dcmd_dmamap)) { 4259665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd mem\n"); 4260665484d8SDoug Ambrisko return (ENOMEM); 4261665484d8SDoug Ambrisko } 4262665484d8SDoug Ambrisko if (bus_dmamap_load(tcmd->tmp_dcmd_tag, tcmd->tmp_dcmd_dmamap, 4263665484d8SDoug Ambrisko tcmd->tmp_dcmd_mem, size, mrsas_addr_cb, 4264665484d8SDoug Ambrisko &tcmd->tmp_dcmd_phys_addr, BUS_DMA_NOWAIT)) { 4265665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load tmp dcmd mem\n"); 4266665484d8SDoug Ambrisko return (ENOMEM); 4267665484d8SDoug Ambrisko } 4268665484d8SDoug Ambrisko memset(tcmd->tmp_dcmd_mem, 0, size); 4269665484d8SDoug Ambrisko return (0); 4270665484d8SDoug Ambrisko } 4271665484d8SDoug Ambrisko 42728e727371SKashyap D Desai /* 42738e727371SKashyap D Desai * mrsas_free_tmp_dcmd: Free memory for temporary command input: 42748e727371SKashyap D Desai * temporary dcmd pointer 4275665484d8SDoug Ambrisko * 42768e727371SKashyap D Desai * Deallocates memory of the temporary command for use in the construction of 42778e727371SKashyap D Desai * the internal DCMD. 4278665484d8SDoug Ambrisko */ 42798e727371SKashyap D Desai void 42808e727371SKashyap D Desai mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp) 4281665484d8SDoug Ambrisko { 4282665484d8SDoug Ambrisko if (tmp->tmp_dcmd_phys_addr) 4283665484d8SDoug Ambrisko bus_dmamap_unload(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_dmamap); 4284665484d8SDoug Ambrisko if (tmp->tmp_dcmd_mem != NULL) 4285665484d8SDoug Ambrisko bus_dmamem_free(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_mem, tmp->tmp_dcmd_dmamap); 4286665484d8SDoug Ambrisko if (tmp->tmp_dcmd_tag != NULL) 4287665484d8SDoug Ambrisko bus_dma_tag_destroy(tmp->tmp_dcmd_tag); 4288665484d8SDoug Ambrisko } 4289665484d8SDoug Ambrisko 42908e727371SKashyap D Desai /* 42918e727371SKashyap D Desai * mrsas_issue_blocked_abort_cmd: Aborts previously issued cmd input: 42928e727371SKashyap D Desai * Adapter soft state Previously issued cmd to be aborted 4293665484d8SDoug Ambrisko * 4294665484d8SDoug Ambrisko * This function is used to abort previously issued commands, such as AEN and 4295665484d8SDoug Ambrisko * RAID map sync map commands. The abort command is sent as a DCMD internal 4296665484d8SDoug Ambrisko * command and subsequently the driver will wait for a return status. The 4297665484d8SDoug Ambrisko * max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME seconds. 4298665484d8SDoug Ambrisko */ 42998e727371SKashyap D Desai static int 43008e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 4301665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort) 4302665484d8SDoug Ambrisko { 4303665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4304665484d8SDoug Ambrisko struct mrsas_abort_frame *abort_fr; 4305665484d8SDoug Ambrisko u_int8_t retcode = 0; 4306665484d8SDoug Ambrisko unsigned long total_time = 0; 4307665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 4308665484d8SDoug Ambrisko 4309665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4310665484d8SDoug Ambrisko if (!cmd) { 4311665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc for abort cmd\n"); 4312665484d8SDoug Ambrisko return (1); 4313665484d8SDoug Ambrisko } 4314665484d8SDoug Ambrisko abort_fr = &cmd->frame->abort; 4315665484d8SDoug Ambrisko 4316665484d8SDoug Ambrisko /* Prepare and issue the abort frame */ 4317665484d8SDoug Ambrisko abort_fr->cmd = MFI_CMD_ABORT; 4318665484d8SDoug Ambrisko abort_fr->cmd_status = 0xFF; 4319665484d8SDoug Ambrisko abort_fr->flags = 0; 4320665484d8SDoug Ambrisko abort_fr->abort_context = cmd_to_abort->index; 4321665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_lo = cmd_to_abort->frame_phys_addr; 4322665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_hi = 0; 4323665484d8SDoug Ambrisko 4324665484d8SDoug Ambrisko cmd->sync_cmd = 1; 4325665484d8SDoug Ambrisko cmd->cmd_status = 0xFF; 4326665484d8SDoug Ambrisko 4327665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 4328665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Fail to send abort command.\n"); 4329665484d8SDoug Ambrisko return (1); 4330665484d8SDoug Ambrisko } 4331665484d8SDoug Ambrisko /* Wait for this cmd to complete */ 4332665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4333665484d8SDoug Ambrisko while (1) { 4334665484d8SDoug Ambrisko if (cmd->cmd_status == 0xFF) { 4335665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 43368e727371SKashyap D Desai } else 4337665484d8SDoug Ambrisko break; 4338665484d8SDoug Ambrisko total_time++; 4339665484d8SDoug Ambrisko if (total_time >= max_wait) { 4340665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Abort cmd timed out after %d sec.\n", max_wait); 4341665484d8SDoug Ambrisko retcode = 1; 4342665484d8SDoug Ambrisko break; 4343665484d8SDoug Ambrisko } 4344665484d8SDoug Ambrisko } 4345665484d8SDoug Ambrisko 4346665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4347665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4348665484d8SDoug Ambrisko return (retcode); 4349665484d8SDoug Ambrisko } 4350665484d8SDoug Ambrisko 43518e727371SKashyap D Desai /* 43528e727371SKashyap D Desai * mrsas_complete_abort: Completes aborting a command input: 43538e727371SKashyap D Desai * Adapter soft state Cmd that was issued to abort another cmd 4354665484d8SDoug Ambrisko * 43558e727371SKashyap D Desai * The mrsas_issue_blocked_abort_cmd() function waits for the command status to 43568e727371SKashyap D Desai * change after sending the command. This function is called from 4357665484d8SDoug Ambrisko * mrsas_complete_mptmfi_passthru() to wake up the sleep thread associated. 4358665484d8SDoug Ambrisko */ 43598e727371SKashyap D Desai void 43608e727371SKashyap D Desai mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4361665484d8SDoug Ambrisko { 4362665484d8SDoug Ambrisko if (cmd->sync_cmd) { 4363665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4364665484d8SDoug Ambrisko cmd->cmd_status = 0; 4365665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4366665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 4367665484d8SDoug Ambrisko } 4368665484d8SDoug Ambrisko return; 4369665484d8SDoug Ambrisko } 4370665484d8SDoug Ambrisko 43718e727371SKashyap D Desai /* 43728e727371SKashyap D Desai * mrsas_aen_handler: AEN processing callback function from thread context 4373665484d8SDoug Ambrisko * input: Adapter soft state 4374665484d8SDoug Ambrisko * 43758e727371SKashyap D Desai * Asynchronous event handler 4376665484d8SDoug Ambrisko */ 43778e727371SKashyap D Desai void 43788e727371SKashyap D Desai mrsas_aen_handler(struct mrsas_softc *sc) 4379665484d8SDoug Ambrisko { 4380665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 4381665484d8SDoug Ambrisko int doscan = 0; 4382665484d8SDoug Ambrisko u_int32_t seq_num; 4383f0c7594bSKashyap D Desai int error, fail_aen = 0; 4384665484d8SDoug Ambrisko 43855bae00d6SSteven Hartland if (sc == NULL) { 43865bae00d6SSteven Hartland printf("invalid instance!\n"); 4387665484d8SDoug Ambrisko return; 4388665484d8SDoug Ambrisko } 4389665484d8SDoug Ambrisko if (sc->evt_detail_mem) { 4390665484d8SDoug Ambrisko switch (sc->evt_detail_mem->code) { 4391665484d8SDoug Ambrisko case MR_EVT_PD_INSERTED: 4392f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4393f0c7594bSKashyap D Desai if (!fail_aen) 4394665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4395f0c7594bSKashyap D Desai else 4396f0c7594bSKashyap D Desai goto skip_register_aen; 4397665484d8SDoug Ambrisko break; 4398665484d8SDoug Ambrisko case MR_EVT_PD_REMOVED: 4399f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4400f0c7594bSKashyap D Desai if (!fail_aen) 4401665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4402f0c7594bSKashyap D Desai else 4403f0c7594bSKashyap D Desai goto skip_register_aen; 4404665484d8SDoug Ambrisko break; 4405665484d8SDoug Ambrisko case MR_EVT_LD_OFFLINE: 4406665484d8SDoug Ambrisko case MR_EVT_CFG_CLEARED: 4407665484d8SDoug Ambrisko case MR_EVT_LD_DELETED: 4408665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4409665484d8SDoug Ambrisko break; 4410665484d8SDoug Ambrisko case MR_EVT_LD_CREATED: 4411f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4412f0c7594bSKashyap D Desai if (!fail_aen) 4413665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4414f0c7594bSKashyap D Desai else 4415f0c7594bSKashyap D Desai goto skip_register_aen; 4416665484d8SDoug Ambrisko break; 4417665484d8SDoug Ambrisko case MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED: 4418665484d8SDoug Ambrisko case MR_EVT_FOREIGN_CFG_IMPORTED: 4419665484d8SDoug Ambrisko case MR_EVT_LD_STATE_CHANGE: 4420665484d8SDoug Ambrisko doscan = 1; 4421665484d8SDoug Ambrisko break; 44228bc320adSKashyap D Desai case MR_EVT_CTRL_PROP_CHANGED: 44238bc320adSKashyap D Desai fail_aen = mrsas_get_ctrl_info(sc); 44248bc320adSKashyap D Desai if (fail_aen) 44258bc320adSKashyap D Desai goto skip_register_aen; 44268bc320adSKashyap D Desai break; 4427665484d8SDoug Ambrisko default: 4428665484d8SDoug Ambrisko break; 4429665484d8SDoug Ambrisko } 4430665484d8SDoug Ambrisko } else { 4431665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "invalid evt_detail\n"); 4432665484d8SDoug Ambrisko return; 4433665484d8SDoug Ambrisko } 4434665484d8SDoug Ambrisko if (doscan) { 4435f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4436f0c7594bSKashyap D Desai if (!fail_aen) { 4437665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 1\n"); 4438665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4439f0c7594bSKashyap D Desai } else 4440f0c7594bSKashyap D Desai goto skip_register_aen; 4441f0c7594bSKashyap D Desai 4442f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4443f0c7594bSKashyap D Desai if (!fail_aen) { 4444665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 0\n"); 4445665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4446f0c7594bSKashyap D Desai } else 4447f0c7594bSKashyap D Desai goto skip_register_aen; 4448665484d8SDoug Ambrisko } 4449665484d8SDoug Ambrisko seq_num = sc->evt_detail_mem->seq_num + 1; 4450665484d8SDoug Ambrisko 44518e727371SKashyap D Desai /* Register AEN with FW for latest sequence number plus 1 */ 4452665484d8SDoug Ambrisko class_locale.members.reserved = 0; 4453665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 4454665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 4455665484d8SDoug Ambrisko 4456665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) 4457665484d8SDoug Ambrisko return; 4458665484d8SDoug Ambrisko 4459665484d8SDoug Ambrisko mtx_lock(&sc->aen_lock); 4460665484d8SDoug Ambrisko error = mrsas_register_aen(sc, seq_num, 4461665484d8SDoug Ambrisko class_locale.word); 4462665484d8SDoug Ambrisko mtx_unlock(&sc->aen_lock); 4463665484d8SDoug Ambrisko 4464665484d8SDoug Ambrisko if (error) 4465665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "register aen failed error %x\n", error); 4466665484d8SDoug Ambrisko 4467f0c7594bSKashyap D Desai skip_register_aen: 4468f0c7594bSKashyap D Desai return; 4469f0c7594bSKashyap D Desai 4470665484d8SDoug Ambrisko } 4471665484d8SDoug Ambrisko 4472665484d8SDoug Ambrisko 44738e727371SKashyap D Desai /* 4474665484d8SDoug Ambrisko * mrsas_complete_aen: Completes AEN command 4475665484d8SDoug Ambrisko * input: Adapter soft state 4476665484d8SDoug Ambrisko * Cmd that was issued to abort another cmd 4477665484d8SDoug Ambrisko * 44788e727371SKashyap D Desai * This function will be called from ISR and will continue event processing from 44798e727371SKashyap D Desai * thread context by enqueuing task in ev_tq (callback function 44808e727371SKashyap D Desai * "mrsas_aen_handler"). 4481665484d8SDoug Ambrisko */ 44828e727371SKashyap D Desai void 44838e727371SKashyap D Desai mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4484665484d8SDoug Ambrisko { 4485665484d8SDoug Ambrisko /* 44868e727371SKashyap D Desai * Don't signal app if it is just an aborted previously registered 44878e727371SKashyap D Desai * aen 4488665484d8SDoug Ambrisko */ 4489665484d8SDoug Ambrisko if ((!cmd->abort_aen) && (sc->remove_in_progress == 0)) { 4490da011113SKashyap D Desai sc->mrsas_aen_triggered = 1; 4491ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 4492da011113SKashyap D Desai if (sc->mrsas_poll_waiting) { 4493da011113SKashyap D Desai sc->mrsas_poll_waiting = 0; 4494da011113SKashyap D Desai selwakeup(&sc->mrsas_select); 4495da011113SKashyap D Desai } 4496ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 44978e727371SKashyap D Desai } else 4498665484d8SDoug Ambrisko cmd->abort_aen = 0; 4499665484d8SDoug Ambrisko 4500665484d8SDoug Ambrisko sc->aen_cmd = NULL; 4501665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4502665484d8SDoug Ambrisko 4503665484d8SDoug Ambrisko if (!sc->remove_in_progress) 4504665484d8SDoug Ambrisko taskqueue_enqueue(sc->ev_tq, &sc->ev_task); 4505665484d8SDoug Ambrisko 4506665484d8SDoug Ambrisko return; 4507665484d8SDoug Ambrisko } 4508665484d8SDoug Ambrisko 4509665484d8SDoug Ambrisko static device_method_t mrsas_methods[] = { 4510665484d8SDoug Ambrisko DEVMETHOD(device_probe, mrsas_probe), 4511665484d8SDoug Ambrisko DEVMETHOD(device_attach, mrsas_attach), 4512665484d8SDoug Ambrisko DEVMETHOD(device_detach, mrsas_detach), 4513665484d8SDoug Ambrisko DEVMETHOD(device_suspend, mrsas_suspend), 4514665484d8SDoug Ambrisko DEVMETHOD(device_resume, mrsas_resume), 4515665484d8SDoug Ambrisko DEVMETHOD(bus_print_child, bus_generic_print_child), 4516665484d8SDoug Ambrisko DEVMETHOD(bus_driver_added, bus_generic_driver_added), 4517665484d8SDoug Ambrisko {0, 0} 4518665484d8SDoug Ambrisko }; 4519665484d8SDoug Ambrisko 4520665484d8SDoug Ambrisko static driver_t mrsas_driver = { 4521665484d8SDoug Ambrisko "mrsas", 4522665484d8SDoug Ambrisko mrsas_methods, 4523665484d8SDoug Ambrisko sizeof(struct mrsas_softc) 4524665484d8SDoug Ambrisko }; 4525665484d8SDoug Ambrisko 4526665484d8SDoug Ambrisko static devclass_t mrsas_devclass; 45278e727371SKashyap D Desai 4528665484d8SDoug Ambrisko DRIVER_MODULE(mrsas, pci, mrsas_driver, mrsas_devclass, 0, 0); 4529665484d8SDoug Ambrisko MODULE_DEPEND(mrsas, cam, 1, 1, 1); 4530