1665484d8SDoug Ambrisko /* 2ecea5be4SKashyap D Desai * Copyright (c) 2015, AVAGO Tech. All rights reserved. Author: Marian Choy 38e727371SKashyap D Desai * Copyright (c) 2014, LSI Corp. All rights reserved. Author: Marian Choy 4ecea5be4SKashyap D Desai * Support: freebsdraid@avagotech.com 5665484d8SDoug Ambrisko * 6665484d8SDoug Ambrisko * Redistribution and use in source and binary forms, with or without 78e727371SKashyap D Desai * modification, are permitted provided that the following conditions are 88e727371SKashyap D Desai * met: 9665484d8SDoug Ambrisko * 108e727371SKashyap D Desai * 1. Redistributions of source code must retain the above copyright notice, 118e727371SKashyap D Desai * this list of conditions and the following disclaimer. 2. Redistributions 128e727371SKashyap D Desai * in binary form must reproduce the above copyright notice, this list of 138e727371SKashyap D Desai * conditions and the following disclaimer in the documentation and/or other 148e727371SKashyap D Desai * materials provided with the distribution. 3. Neither the name of the 158e727371SKashyap D Desai * <ORGANIZATION> nor the names of its contributors may be used to endorse or 168e727371SKashyap D Desai * promote products derived from this software without specific prior written 178e727371SKashyap D Desai * permission. 18665484d8SDoug Ambrisko * 198e727371SKashyap D Desai * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 208e727371SKashyap D Desai * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 218e727371SKashyap D Desai * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 228e727371SKashyap D Desai * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 238e727371SKashyap D Desai * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 248e727371SKashyap D Desai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 258e727371SKashyap D Desai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 268e727371SKashyap D Desai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 278e727371SKashyap D Desai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 288e727371SKashyap D Desai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29665484d8SDoug Ambrisko * POSSIBILITY OF SUCH DAMAGE. 30665484d8SDoug Ambrisko * 318e727371SKashyap D Desai * The views and conclusions contained in the software and documentation are 328e727371SKashyap D Desai * those of the authors and should not be interpreted as representing 33665484d8SDoug Ambrisko * official policies,either expressed or implied, of the FreeBSD Project. 34665484d8SDoug Ambrisko * 35ecea5be4SKashyap D Desai * Send feedback to: <megaraidfbsd@avagotech.com> Mail to: AVAGO TECHNOLOGIES 1621 368e727371SKashyap D Desai * Barber Lane, Milpitas, CA 95035 ATTN: MegaRaid FreeBSD 37665484d8SDoug Ambrisko * 38665484d8SDoug Ambrisko */ 39665484d8SDoug Ambrisko 40665484d8SDoug Ambrisko #include <sys/cdefs.h> 41665484d8SDoug Ambrisko __FBSDID("$FreeBSD$"); 42665484d8SDoug Ambrisko 43665484d8SDoug Ambrisko #include <dev/mrsas/mrsas.h> 44665484d8SDoug Ambrisko #include <dev/mrsas/mrsas_ioctl.h> 45665484d8SDoug Ambrisko 46665484d8SDoug Ambrisko #include <cam/cam.h> 47665484d8SDoug Ambrisko #include <cam/cam_ccb.h> 48665484d8SDoug Ambrisko 49665484d8SDoug Ambrisko #include <sys/sysctl.h> 50665484d8SDoug Ambrisko #include <sys/types.h> 518071588dSKashyap D Desai #include <sys/sysent.h> 52665484d8SDoug Ambrisko #include <sys/kthread.h> 53665484d8SDoug Ambrisko #include <sys/taskqueue.h> 54d18d1b47SKashyap D Desai #include <sys/smp.h> 55665484d8SDoug Ambrisko 56665484d8SDoug Ambrisko /* 57665484d8SDoug Ambrisko * Function prototypes 58665484d8SDoug Ambrisko */ 59665484d8SDoug Ambrisko static d_open_t mrsas_open; 60665484d8SDoug Ambrisko static d_close_t mrsas_close; 61665484d8SDoug Ambrisko static d_read_t mrsas_read; 62665484d8SDoug Ambrisko static d_write_t mrsas_write; 63665484d8SDoug Ambrisko static d_ioctl_t mrsas_ioctl; 64da011113SKashyap D Desai static d_poll_t mrsas_poll; 65665484d8SDoug Ambrisko 668071588dSKashyap D Desai static void mrsas_ich_startup(void *arg); 67536094dcSKashyap D Desai static struct mrsas_mgmt_info mrsas_mgmt_info; 68665484d8SDoug Ambrisko static struct mrsas_ident *mrsas_find_ident(device_t); 69d18d1b47SKashyap D Desai static int mrsas_setup_msix(struct mrsas_softc *sc); 70d18d1b47SKashyap D Desai static int mrsas_allocate_msix(struct mrsas_softc *sc); 71665484d8SDoug Ambrisko static void mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode); 72665484d8SDoug Ambrisko static void mrsas_flush_cache(struct mrsas_softc *sc); 73665484d8SDoug Ambrisko static void mrsas_reset_reply_desc(struct mrsas_softc *sc); 74665484d8SDoug Ambrisko static void mrsas_ocr_thread(void *arg); 75665484d8SDoug Ambrisko static int mrsas_get_map_info(struct mrsas_softc *sc); 76665484d8SDoug Ambrisko static int mrsas_get_ld_map_info(struct mrsas_softc *sc); 77665484d8SDoug Ambrisko static int mrsas_sync_map_info(struct mrsas_softc *sc); 78665484d8SDoug Ambrisko static int mrsas_get_pd_list(struct mrsas_softc *sc); 79665484d8SDoug Ambrisko static int mrsas_get_ld_list(struct mrsas_softc *sc); 80665484d8SDoug Ambrisko static int mrsas_setup_irq(struct mrsas_softc *sc); 81665484d8SDoug Ambrisko static int mrsas_alloc_mem(struct mrsas_softc *sc); 82665484d8SDoug Ambrisko static int mrsas_init_fw(struct mrsas_softc *sc); 83665484d8SDoug Ambrisko static int mrsas_setup_raidmap(struct mrsas_softc *sc); 84a688fcd0SKashyap D Desai static void megasas_setup_jbod_map(struct mrsas_softc *sc); 85a688fcd0SKashyap D Desai static int megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend); 86665484d8SDoug Ambrisko static int mrsas_clear_intr(struct mrsas_softc *sc); 87af51c29fSKashyap D Desai static int mrsas_get_ctrl_info(struct mrsas_softc *sc); 88af51c29fSKashyap D Desai static void mrsas_update_ext_vd_details(struct mrsas_softc *sc); 898e727371SKashyap D Desai static int 908e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 91665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort); 9279b4460bSKashyap D Desai static void 9379b4460bSKashyap D Desai mrsas_get_pd_info(struct mrsas_softc *sc, u_int16_t device_id); 94dbcc81dfSKashyap D Desai static struct mrsas_softc * 95dbcc81dfSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, 965844115eSKashyap D Desai u_long cmd, caddr_t arg); 97e315cf4dSKashyap D Desai u_int32_t 98e315cf4dSKashyap D Desai mrsas_read_reg_with_retries(struct mrsas_softc *sc, int offset); 99665484d8SDoug Ambrisko u_int32_t mrsas_read_reg(struct mrsas_softc *sc, int offset); 1008e727371SKashyap D Desai u_int8_t 1018e727371SKashyap D Desai mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, 102665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd); 103daeed973SKashyap D Desai void mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc); 104665484d8SDoug Ambrisko int mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr); 105665484d8SDoug Ambrisko int mrsas_init_adapter(struct mrsas_softc *sc); 106665484d8SDoug Ambrisko int mrsas_alloc_mpt_cmds(struct mrsas_softc *sc); 107665484d8SDoug Ambrisko int mrsas_alloc_ioc_cmd(struct mrsas_softc *sc); 108665484d8SDoug Ambrisko int mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc); 109665484d8SDoug Ambrisko int mrsas_ioc_init(struct mrsas_softc *sc); 110665484d8SDoug Ambrisko int mrsas_bus_scan(struct mrsas_softc *sc); 111665484d8SDoug Ambrisko int mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 112665484d8SDoug Ambrisko int mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 113f0c7594bSKashyap D Desai int mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason); 114f0c7594bSKashyap D Desai int mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason); 1154bb0a4f0SKashyap D Desai int mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex); 1168bb601acSKashyap D Desai int mrsas_reset_targets(struct mrsas_softc *sc); 1178e727371SKashyap D Desai int 1188e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, 119665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd); 1208e727371SKashyap D Desai int 1218e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, struct mrsas_tmp_dcmd *tcmd, 122665484d8SDoug Ambrisko int size); 123665484d8SDoug Ambrisko void mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd); 124665484d8SDoug Ambrisko void mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 125665484d8SDoug Ambrisko void mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 126665484d8SDoug Ambrisko void mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 127665484d8SDoug Ambrisko void mrsas_disable_intr(struct mrsas_softc *sc); 128665484d8SDoug Ambrisko void mrsas_enable_intr(struct mrsas_softc *sc); 129665484d8SDoug Ambrisko void mrsas_free_ioc_cmd(struct mrsas_softc *sc); 130665484d8SDoug Ambrisko void mrsas_free_mem(struct mrsas_softc *sc); 131665484d8SDoug Ambrisko void mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp); 132665484d8SDoug Ambrisko void mrsas_isr(void *arg); 133665484d8SDoug Ambrisko void mrsas_teardown_intr(struct mrsas_softc *sc); 134665484d8SDoug Ambrisko void mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error); 135665484d8SDoug Ambrisko void mrsas_kill_hba(struct mrsas_softc *sc); 136665484d8SDoug Ambrisko void mrsas_aen_handler(struct mrsas_softc *sc); 1378e727371SKashyap D Desai void 1388e727371SKashyap D Desai mrsas_write_reg(struct mrsas_softc *sc, int offset, 139665484d8SDoug Ambrisko u_int32_t value); 1408e727371SKashyap D Desai void 1418e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 142665484d8SDoug Ambrisko u_int32_t req_desc_hi); 143665484d8SDoug Ambrisko void mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc); 1448e727371SKashyap D Desai void 1458e727371SKashyap D Desai mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, 146665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd, u_int8_t status); 147665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mrsas_get_mfi_cmd(struct mrsas_softc *sc); 1488e727371SKashyap D Desai 1498e727371SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *mrsas_build_mpt_cmd 1508e727371SKashyap D Desai (struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 151665484d8SDoug Ambrisko 152665484d8SDoug Ambrisko extern int mrsas_cam_attach(struct mrsas_softc *sc); 153665484d8SDoug Ambrisko extern void mrsas_cam_detach(struct mrsas_softc *sc); 154665484d8SDoug Ambrisko extern void mrsas_cmd_done(struct mrsas_softc *sc, struct mrsas_mpt_cmd *cmd); 155665484d8SDoug Ambrisko extern void mrsas_free_frame(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 156665484d8SDoug Ambrisko extern int mrsas_alloc_mfi_cmds(struct mrsas_softc *sc); 157665484d8SDoug Ambrisko extern struct mrsas_mpt_cmd *mrsas_get_mpt_cmd(struct mrsas_softc *sc); 158536094dcSKashyap D Desai extern int mrsas_passthru(struct mrsas_softc *sc, void *arg, u_long ioctlCmd); 159665484d8SDoug Ambrisko extern uint8_t MR_ValidateMapInfo(struct mrsas_softc *sc); 1604799d485SKashyap D Desai extern u_int16_t MR_GetLDTgtId(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 1614799d485SKashyap D Desai extern MR_LD_RAID *MR_LdRaidGet(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 162665484d8SDoug Ambrisko extern void mrsas_xpt_freeze(struct mrsas_softc *sc); 163665484d8SDoug Ambrisko extern void mrsas_xpt_release(struct mrsas_softc *sc); 1648e727371SKashyap D Desai extern MRSAS_REQUEST_DESCRIPTOR_UNION * 1658e727371SKashyap D Desai mrsas_get_request_desc(struct mrsas_softc *sc, 166665484d8SDoug Ambrisko u_int16_t index); 167665484d8SDoug Ambrisko extern int mrsas_bus_scan_sim(struct mrsas_softc *sc, struct cam_sim *sim); 168665484d8SDoug Ambrisko static int mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc); 169665484d8SDoug Ambrisko static void mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc); 1702a1d3bcdSKashyap D Desai void mrsas_release_mpt_cmd(struct mrsas_mpt_cmd *cmd); 1712a1d3bcdSKashyap D Desai 1722a1d3bcdSKashyap D Desai void mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, 1732a1d3bcdSKashyap D Desai union ccb *ccb_ptr, u_int8_t status, u_int8_t extStatus, 1742a1d3bcdSKashyap D Desai u_int32_t data_length, u_int8_t *sense); 175b518670cSKashyap D Desai void 176b518670cSKashyap D Desai mrsas_write_64bit_req_desc(struct mrsas_softc *sc, u_int32_t req_desc_lo, 177b518670cSKashyap D Desai u_int32_t req_desc_hi); 1782a1d3bcdSKashyap D Desai 1797029da5cSPawel Biernacki SYSCTL_NODE(_hw, OID_AUTO, mrsas, CTLFLAG_RD | CTLFLAG_MPSAFE, 0, 1807029da5cSPawel Biernacki "MRSAS Driver Parameters"); 181665484d8SDoug Ambrisko 1828e727371SKashyap D Desai /* 183665484d8SDoug Ambrisko * PCI device struct and table 184665484d8SDoug Ambrisko * 185665484d8SDoug Ambrisko */ 186665484d8SDoug Ambrisko typedef struct mrsas_ident { 187665484d8SDoug Ambrisko uint16_t vendor; 188665484d8SDoug Ambrisko uint16_t device; 189665484d8SDoug Ambrisko uint16_t subvendor; 190665484d8SDoug Ambrisko uint16_t subdevice; 191665484d8SDoug Ambrisko const char *desc; 192665484d8SDoug Ambrisko } MRSAS_CTLR_ID; 193665484d8SDoug Ambrisko 194665484d8SDoug Ambrisko MRSAS_CTLR_ID device_table[] = { 195ecea5be4SKashyap D Desai {0x1000, MRSAS_TBOLT, 0xffff, 0xffff, "AVAGO Thunderbolt SAS Controller"}, 196ecea5be4SKashyap D Desai {0x1000, MRSAS_INVADER, 0xffff, 0xffff, "AVAGO Invader SAS Controller"}, 197ecea5be4SKashyap D Desai {0x1000, MRSAS_FURY, 0xffff, 0xffff, "AVAGO Fury SAS Controller"}, 198c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER, 0xffff, 0xffff, "AVAGO Intruder SAS Controller"}, 199c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER_24, 0xffff, 0xffff, "AVAGO Intruder_24 SAS Controller"}, 2008cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_52, 0xffff, 0xffff, "AVAGO Cutlass_52 SAS Controller"}, 2018cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_53, 0xffff, 0xffff, "AVAGO Cutlass_53 SAS Controller"}, 2027aade8bfSKashyap D Desai {0x1000, MRSAS_VENTURA, 0xffff, 0xffff, "AVAGO Ventura SAS Controller"}, 2037aade8bfSKashyap D Desai {0x1000, MRSAS_CRUSADER, 0xffff, 0xffff, "AVAGO Crusader SAS Controller"}, 2047aade8bfSKashyap D Desai {0x1000, MRSAS_HARPOON, 0xffff, 0xffff, "AVAGO Harpoon SAS Controller"}, 2057aade8bfSKashyap D Desai {0x1000, MRSAS_TOMCAT, 0xffff, 0xffff, "AVAGO Tomcat SAS Controller"}, 2067aade8bfSKashyap D Desai {0x1000, MRSAS_VENTURA_4PORT, 0xffff, 0xffff, "AVAGO Ventura_4Port SAS Controller"}, 2077aade8bfSKashyap D Desai {0x1000, MRSAS_CRUSADER_4PORT, 0xffff, 0xffff, "AVAGO Crusader_4Port SAS Controller"}, 2082909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E0, 0xffff, 0xffff, "BROADCOM AERO-10E0 SAS Controller"}, 2092909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E1, 0xffff, 0xffff, "BROADCOM AERO-10E1 SAS Controller"}, 2102909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E2, 0xffff, 0xffff, "BROADCOM AERO-10E2 SAS Controller"}, 2112909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E3, 0xffff, 0xffff, "BROADCOM AERO-10E3 SAS Controller"}, 2122909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E4, 0xffff, 0xffff, "BROADCOM AERO-10E4 SAS Controller"}, 2132909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E5, 0xffff, 0xffff, "BROADCOM AERO-10E5 SAS Controller"}, 2142909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E6, 0xffff, 0xffff, "BROADCOM AERO-10E6 SAS Controller"}, 2152909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E7, 0xffff, 0xffff, "BROADCOM AERO-10E7 SAS Controller"}, 216665484d8SDoug Ambrisko {0, 0, 0, 0, NULL} 217665484d8SDoug Ambrisko }; 218665484d8SDoug Ambrisko 2198e727371SKashyap D Desai /* 220665484d8SDoug Ambrisko * Character device entry points 221665484d8SDoug Ambrisko * 222665484d8SDoug Ambrisko */ 223665484d8SDoug Ambrisko static struct cdevsw mrsas_cdevsw = { 224665484d8SDoug Ambrisko .d_version = D_VERSION, 225665484d8SDoug Ambrisko .d_open = mrsas_open, 226665484d8SDoug Ambrisko .d_close = mrsas_close, 227665484d8SDoug Ambrisko .d_read = mrsas_read, 228665484d8SDoug Ambrisko .d_write = mrsas_write, 229665484d8SDoug Ambrisko .d_ioctl = mrsas_ioctl, 230da011113SKashyap D Desai .d_poll = mrsas_poll, 231665484d8SDoug Ambrisko .d_name = "mrsas", 232665484d8SDoug Ambrisko }; 233665484d8SDoug Ambrisko 234665484d8SDoug Ambrisko MALLOC_DEFINE(M_MRSAS, "mrsasbuf", "Buffers for the MRSAS driver"); 235665484d8SDoug Ambrisko 2368e727371SKashyap D Desai /* 2378e727371SKashyap D Desai * In the cdevsw routines, we find our softc by using the si_drv1 member of 2388e727371SKashyap D Desai * struct cdev. We set this variable to point to our softc in our attach 2398e727371SKashyap D Desai * routine when we create the /dev entry. 240665484d8SDoug Ambrisko */ 241665484d8SDoug Ambrisko int 2427fc5f329SJohn Baldwin mrsas_open(struct cdev *dev, int oflags, int devtype, struct thread *td) 243665484d8SDoug Ambrisko { 244665484d8SDoug Ambrisko struct mrsas_softc *sc; 245665484d8SDoug Ambrisko 246665484d8SDoug Ambrisko sc = dev->si_drv1; 247665484d8SDoug Ambrisko return (0); 248665484d8SDoug Ambrisko } 249665484d8SDoug Ambrisko 250665484d8SDoug Ambrisko int 2517fc5f329SJohn Baldwin mrsas_close(struct cdev *dev, int fflag, int devtype, struct thread *td) 252665484d8SDoug Ambrisko { 253665484d8SDoug Ambrisko struct mrsas_softc *sc; 254665484d8SDoug Ambrisko 255665484d8SDoug Ambrisko sc = dev->si_drv1; 256665484d8SDoug Ambrisko return (0); 257665484d8SDoug Ambrisko } 258665484d8SDoug Ambrisko 259665484d8SDoug Ambrisko int 260665484d8SDoug Ambrisko mrsas_read(struct cdev *dev, struct uio *uio, int ioflag) 261665484d8SDoug Ambrisko { 262665484d8SDoug Ambrisko struct mrsas_softc *sc; 263665484d8SDoug Ambrisko 264665484d8SDoug Ambrisko sc = dev->si_drv1; 265665484d8SDoug Ambrisko return (0); 266665484d8SDoug Ambrisko } 267665484d8SDoug Ambrisko int 268665484d8SDoug Ambrisko mrsas_write(struct cdev *dev, struct uio *uio, int ioflag) 269665484d8SDoug Ambrisko { 270665484d8SDoug Ambrisko struct mrsas_softc *sc; 271665484d8SDoug Ambrisko 272665484d8SDoug Ambrisko sc = dev->si_drv1; 273665484d8SDoug Ambrisko return (0); 274665484d8SDoug Ambrisko } 275665484d8SDoug Ambrisko 276e315cf4dSKashyap D Desai u_int32_t 277e315cf4dSKashyap D Desai mrsas_read_reg_with_retries(struct mrsas_softc *sc, int offset) 278e315cf4dSKashyap D Desai { 279e315cf4dSKashyap D Desai u_int32_t i = 0, ret_val; 280e315cf4dSKashyap D Desai 281e315cf4dSKashyap D Desai if (sc->is_aero) { 282e315cf4dSKashyap D Desai do { 283e315cf4dSKashyap D Desai ret_val = mrsas_read_reg(sc, offset); 284e315cf4dSKashyap D Desai i++; 285e315cf4dSKashyap D Desai } while(ret_val == 0 && i < 3); 286e315cf4dSKashyap D Desai } else 287e315cf4dSKashyap D Desai ret_val = mrsas_read_reg(sc, offset); 288e315cf4dSKashyap D Desai 289e315cf4dSKashyap D Desai return ret_val; 290e315cf4dSKashyap D Desai } 291e315cf4dSKashyap D Desai 2928e727371SKashyap D Desai /* 293665484d8SDoug Ambrisko * Register Read/Write Functions 294665484d8SDoug Ambrisko * 295665484d8SDoug Ambrisko */ 296665484d8SDoug Ambrisko void 297665484d8SDoug Ambrisko mrsas_write_reg(struct mrsas_softc *sc, int offset, 298665484d8SDoug Ambrisko u_int32_t value) 299665484d8SDoug Ambrisko { 300665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 301665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 302665484d8SDoug Ambrisko 303665484d8SDoug Ambrisko bus_space_write_4(bus_tag, bus_handle, offset, value); 304665484d8SDoug Ambrisko } 305665484d8SDoug Ambrisko 306665484d8SDoug Ambrisko u_int32_t 307665484d8SDoug Ambrisko mrsas_read_reg(struct mrsas_softc *sc, int offset) 308665484d8SDoug Ambrisko { 309665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 310665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 311665484d8SDoug Ambrisko 312665484d8SDoug Ambrisko return ((u_int32_t)bus_space_read_4(bus_tag, bus_handle, offset)); 313665484d8SDoug Ambrisko } 314665484d8SDoug Ambrisko 3158e727371SKashyap D Desai /* 316665484d8SDoug Ambrisko * Interrupt Disable/Enable/Clear Functions 317665484d8SDoug Ambrisko * 318665484d8SDoug Ambrisko */ 3198e727371SKashyap D Desai void 3208e727371SKashyap D Desai mrsas_disable_intr(struct mrsas_softc *sc) 321665484d8SDoug Ambrisko { 322665484d8SDoug Ambrisko u_int32_t mask = 0xFFFFFFFF; 323665484d8SDoug Ambrisko u_int32_t status; 324665484d8SDoug Ambrisko 3252f863eb8SKashyap D Desai sc->mask_interrupts = 1; 326665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), mask); 327665484d8SDoug Ambrisko /* Dummy read to force pci flush */ 328665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 329665484d8SDoug Ambrisko } 330665484d8SDoug Ambrisko 3318e727371SKashyap D Desai void 3328e727371SKashyap D Desai mrsas_enable_intr(struct mrsas_softc *sc) 333665484d8SDoug Ambrisko { 334665484d8SDoug Ambrisko u_int32_t mask = MFI_FUSION_ENABLE_INTERRUPT_MASK; 335665484d8SDoug Ambrisko u_int32_t status; 336665484d8SDoug Ambrisko 3372f863eb8SKashyap D Desai sc->mask_interrupts = 0; 338665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), ~0); 339665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 340665484d8SDoug Ambrisko 341665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), ~mask); 342665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 343665484d8SDoug Ambrisko } 344665484d8SDoug Ambrisko 3458e727371SKashyap D Desai static int 3468e727371SKashyap D Desai mrsas_clear_intr(struct mrsas_softc *sc) 347665484d8SDoug Ambrisko { 3488bb601acSKashyap D Desai u_int32_t status; 349665484d8SDoug Ambrisko 350665484d8SDoug Ambrisko /* Read received interrupt */ 351e315cf4dSKashyap D Desai status = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 352665484d8SDoug Ambrisko 353665484d8SDoug Ambrisko /* Not our interrupt, so just return */ 354665484d8SDoug Ambrisko if (!(status & MFI_FUSION_ENABLE_INTERRUPT_MASK)) 355665484d8SDoug Ambrisko return (0); 356665484d8SDoug Ambrisko 357665484d8SDoug Ambrisko /* We got a reply interrupt */ 358665484d8SDoug Ambrisko return (1); 359665484d8SDoug Ambrisko } 360665484d8SDoug Ambrisko 3618e727371SKashyap D Desai /* 362665484d8SDoug Ambrisko * PCI Support Functions 363665484d8SDoug Ambrisko * 364665484d8SDoug Ambrisko */ 3658e727371SKashyap D Desai static struct mrsas_ident * 3668e727371SKashyap D Desai mrsas_find_ident(device_t dev) 367665484d8SDoug Ambrisko { 368665484d8SDoug Ambrisko struct mrsas_ident *pci_device; 369665484d8SDoug Ambrisko 3708e727371SKashyap D Desai for (pci_device = device_table; pci_device->vendor != 0; pci_device++) { 371665484d8SDoug Ambrisko if ((pci_device->vendor == pci_get_vendor(dev)) && 372665484d8SDoug Ambrisko (pci_device->device == pci_get_device(dev)) && 373665484d8SDoug Ambrisko ((pci_device->subvendor == pci_get_subvendor(dev)) || 374665484d8SDoug Ambrisko (pci_device->subvendor == 0xffff)) && 375665484d8SDoug Ambrisko ((pci_device->subdevice == pci_get_subdevice(dev)) || 376665484d8SDoug Ambrisko (pci_device->subdevice == 0xffff))) 377665484d8SDoug Ambrisko return (pci_device); 378665484d8SDoug Ambrisko } 379665484d8SDoug Ambrisko return (NULL); 380665484d8SDoug Ambrisko } 381665484d8SDoug Ambrisko 3828e727371SKashyap D Desai static int 3838e727371SKashyap D Desai mrsas_probe(device_t dev) 384665484d8SDoug Ambrisko { 385665484d8SDoug Ambrisko static u_int8_t first_ctrl = 1; 386665484d8SDoug Ambrisko struct mrsas_ident *id; 387665484d8SDoug Ambrisko 388665484d8SDoug Ambrisko if ((id = mrsas_find_ident(dev)) != NULL) { 389665484d8SDoug Ambrisko if (first_ctrl) { 390ecea5be4SKashyap D Desai printf("AVAGO MegaRAID SAS FreeBSD mrsas driver version: %s\n", 3918e727371SKashyap D Desai MRSAS_VERSION); 392665484d8SDoug Ambrisko first_ctrl = 0; 393665484d8SDoug Ambrisko } 394665484d8SDoug Ambrisko device_set_desc(dev, id->desc); 395665484d8SDoug Ambrisko /* between BUS_PROBE_DEFAULT and BUS_PROBE_LOW_PRIORITY */ 396665484d8SDoug Ambrisko return (-30); 397665484d8SDoug Ambrisko } 398665484d8SDoug Ambrisko return (ENXIO); 399665484d8SDoug Ambrisko } 400665484d8SDoug Ambrisko 4018e727371SKashyap D Desai /* 402665484d8SDoug Ambrisko * mrsas_setup_sysctl: setup sysctl values for mrsas 403665484d8SDoug Ambrisko * input: Adapter instance soft state 404665484d8SDoug Ambrisko * 405665484d8SDoug Ambrisko * Setup sysctl entries for mrsas driver. 406665484d8SDoug Ambrisko */ 407665484d8SDoug Ambrisko static void 408665484d8SDoug Ambrisko mrsas_setup_sysctl(struct mrsas_softc *sc) 409665484d8SDoug Ambrisko { 410665484d8SDoug Ambrisko struct sysctl_ctx_list *sysctl_ctx = NULL; 411665484d8SDoug Ambrisko struct sysctl_oid *sysctl_tree = NULL; 412665484d8SDoug Ambrisko char tmpstr[80], tmpstr2[80]; 413665484d8SDoug Ambrisko 414665484d8SDoug Ambrisko /* 415665484d8SDoug Ambrisko * Setup the sysctl variable so the user can change the debug level 416665484d8SDoug Ambrisko * on the fly. 417665484d8SDoug Ambrisko */ 418665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "MRSAS controller %d", 419665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 420665484d8SDoug Ambrisko snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mrsas_dev)); 421665484d8SDoug Ambrisko 422665484d8SDoug Ambrisko sysctl_ctx = device_get_sysctl_ctx(sc->mrsas_dev); 423665484d8SDoug Ambrisko if (sysctl_ctx != NULL) 424665484d8SDoug Ambrisko sysctl_tree = device_get_sysctl_tree(sc->mrsas_dev); 425665484d8SDoug Ambrisko 426665484d8SDoug Ambrisko if (sysctl_tree == NULL) { 427665484d8SDoug Ambrisko sysctl_ctx_init(&sc->sysctl_ctx); 428665484d8SDoug Ambrisko sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 429665484d8SDoug Ambrisko SYSCTL_STATIC_CHILDREN(_hw_mrsas), OID_AUTO, tmpstr2, 4307029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, 0, tmpstr); 431665484d8SDoug Ambrisko if (sc->sysctl_tree == NULL) 432665484d8SDoug Ambrisko return; 433665484d8SDoug Ambrisko sysctl_ctx = &sc->sysctl_ctx; 434665484d8SDoug Ambrisko sysctl_tree = sc->sysctl_tree; 435665484d8SDoug Ambrisko } 436665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 437665484d8SDoug Ambrisko OID_AUTO, "disable_ocr", CTLFLAG_RW, &sc->disableOnlineCtrlReset, 0, 438665484d8SDoug Ambrisko "Disable the use of OCR"); 439665484d8SDoug Ambrisko 440665484d8SDoug Ambrisko SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 441665484d8SDoug Ambrisko OID_AUTO, "driver_version", CTLFLAG_RD, MRSAS_VERSION, 442665484d8SDoug Ambrisko strlen(MRSAS_VERSION), "driver version"); 443665484d8SDoug Ambrisko 444665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 445665484d8SDoug Ambrisko OID_AUTO, "reset_count", CTLFLAG_RD, 446665484d8SDoug Ambrisko &sc->reset_count, 0, "number of ocr from start of the day"); 447665484d8SDoug Ambrisko 448665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 449665484d8SDoug Ambrisko OID_AUTO, "fw_outstanding", CTLFLAG_RD, 450f0188618SHans Petter Selasky &sc->fw_outstanding.val_rdonly, 0, "FW outstanding commands"); 451665484d8SDoug Ambrisko 452665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 453665484d8SDoug Ambrisko OID_AUTO, "io_cmds_highwater", CTLFLAG_RD, 454665484d8SDoug Ambrisko &sc->io_cmds_highwater, 0, "Max FW outstanding commands"); 455665484d8SDoug Ambrisko 456665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 457665484d8SDoug Ambrisko OID_AUTO, "mrsas_debug", CTLFLAG_RW, &sc->mrsas_debug, 0, 458665484d8SDoug Ambrisko "Driver debug level"); 459665484d8SDoug Ambrisko 460665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 461665484d8SDoug Ambrisko OID_AUTO, "mrsas_io_timeout", CTLFLAG_RW, &sc->mrsas_io_timeout, 462665484d8SDoug Ambrisko 0, "Driver IO timeout value in mili-second."); 463665484d8SDoug Ambrisko 464665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 465665484d8SDoug Ambrisko OID_AUTO, "mrsas_fw_fault_check_delay", CTLFLAG_RW, 466665484d8SDoug Ambrisko &sc->mrsas_fw_fault_check_delay, 467665484d8SDoug Ambrisko 0, "FW fault check thread delay in seconds. <default is 1 sec>"); 468665484d8SDoug Ambrisko 469665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 470665484d8SDoug Ambrisko OID_AUTO, "reset_in_progress", CTLFLAG_RD, 471665484d8SDoug Ambrisko &sc->reset_in_progress, 0, "ocr in progress status"); 472665484d8SDoug Ambrisko 473d993dd83SKashyap D Desai SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 474d993dd83SKashyap D Desai OID_AUTO, "block_sync_cache", CTLFLAG_RW, 475d993dd83SKashyap D Desai &sc->block_sync_cache, 0, 476d993dd83SKashyap D Desai "Block SYNC CACHE at driver. <default: 0, send it to FW>"); 477821df4b9SKashyap D Desai SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 478821df4b9SKashyap D Desai OID_AUTO, "stream detection", CTLFLAG_RW, 479821df4b9SKashyap D Desai &sc->drv_stream_detection, 0, 480821df4b9SKashyap D Desai "Disable/Enable Stream detection. <default: 1, Enable Stream Detection>"); 4813d273176SKashyap D Desai SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 4823d273176SKashyap D Desai OID_AUTO, "prp_count", CTLFLAG_RD, 4833d273176SKashyap D Desai &sc->prp_count.val_rdonly, 0, "Number of IOs for which PRPs are built"); 4843d273176SKashyap D Desai SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 4853d273176SKashyap D Desai OID_AUTO, "SGE holes", CTLFLAG_RD, 4863d273176SKashyap D Desai &sc->sge_holes.val_rdonly, 0, "Number of IOs with holes in SGEs"); 487665484d8SDoug Ambrisko } 488665484d8SDoug Ambrisko 4898e727371SKashyap D Desai /* 490665484d8SDoug Ambrisko * mrsas_get_tunables: get tunable parameters. 491665484d8SDoug Ambrisko * input: Adapter instance soft state 492665484d8SDoug Ambrisko * 493665484d8SDoug Ambrisko * Get tunable parameters. This will help to debug driver at boot time. 494665484d8SDoug Ambrisko */ 495665484d8SDoug Ambrisko static void 496665484d8SDoug Ambrisko mrsas_get_tunables(struct mrsas_softc *sc) 497665484d8SDoug Ambrisko { 498665484d8SDoug Ambrisko char tmpstr[80]; 499665484d8SDoug Ambrisko 500665484d8SDoug Ambrisko /* XXX default to some debugging for now */ 50156d91e49SKashyap D Desai sc->mrsas_debug = 50256d91e49SKashyap D Desai (MRSAS_FAULT | MRSAS_OCR | MRSAS_INFO | MRSAS_TRACE | MRSAS_AEN); 503665484d8SDoug Ambrisko sc->mrsas_io_timeout = MRSAS_IO_TIMEOUT; 504665484d8SDoug Ambrisko sc->mrsas_fw_fault_check_delay = 1; 505665484d8SDoug Ambrisko sc->reset_count = 0; 506665484d8SDoug Ambrisko sc->reset_in_progress = 0; 507d993dd83SKashyap D Desai sc->block_sync_cache = 0; 508821df4b9SKashyap D Desai sc->drv_stream_detection = 1; 509665484d8SDoug Ambrisko 510665484d8SDoug Ambrisko /* 511665484d8SDoug Ambrisko * Grab the global variables. 512665484d8SDoug Ambrisko */ 513665484d8SDoug Ambrisko TUNABLE_INT_FETCH("hw.mrsas.debug_level", &sc->mrsas_debug); 514665484d8SDoug Ambrisko 51516dc2814SKashyap D Desai /* 51616dc2814SKashyap D Desai * Grab the global variables. 51716dc2814SKashyap D Desai */ 51816dc2814SKashyap D Desai TUNABLE_INT_FETCH("hw.mrsas.lb_pending_cmds", &sc->lb_pending_cmds); 51916dc2814SKashyap D Desai 520665484d8SDoug Ambrisko /* Grab the unit-instance variables */ 521665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "dev.mrsas.%d.debug_level", 522665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 523665484d8SDoug Ambrisko TUNABLE_INT_FETCH(tmpstr, &sc->mrsas_debug); 524665484d8SDoug Ambrisko } 525665484d8SDoug Ambrisko 5268e727371SKashyap D Desai /* 527665484d8SDoug Ambrisko * mrsas_alloc_evt_log_info cmd: Allocates memory to get event log information. 528665484d8SDoug Ambrisko * Used to get sequence number at driver load time. 529665484d8SDoug Ambrisko * input: Adapter soft state 530665484d8SDoug Ambrisko * 531665484d8SDoug Ambrisko * Allocates DMAable memory for the event log info internal command. 532665484d8SDoug Ambrisko */ 5338e727371SKashyap D Desai int 5348e727371SKashyap D Desai mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc) 535665484d8SDoug Ambrisko { 536665484d8SDoug Ambrisko int el_info_size; 537665484d8SDoug Ambrisko 538665484d8SDoug Ambrisko /* Allocate get event log info command */ 539665484d8SDoug Ambrisko el_info_size = sizeof(struct mrsas_evt_log_info); 5408e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 5418e727371SKashyap D Desai 1, 0, 5428e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 5438e727371SKashyap D Desai BUS_SPACE_MAXADDR, 5448e727371SKashyap D Desai NULL, NULL, 5458e727371SKashyap D Desai el_info_size, 5468e727371SKashyap D Desai 1, 5478e727371SKashyap D Desai el_info_size, 5488e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 5498e727371SKashyap D Desai NULL, NULL, 550665484d8SDoug Ambrisko &sc->el_info_tag)) { 551665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info tag\n"); 552665484d8SDoug Ambrisko return (ENOMEM); 553665484d8SDoug Ambrisko } 554665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->el_info_tag, (void **)&sc->el_info_mem, 555665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->el_info_dmamap)) { 556665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info cmd mem\n"); 557665484d8SDoug Ambrisko return (ENOMEM); 558665484d8SDoug Ambrisko } 559665484d8SDoug Ambrisko if (bus_dmamap_load(sc->el_info_tag, sc->el_info_dmamap, 560665484d8SDoug Ambrisko sc->el_info_mem, el_info_size, mrsas_addr_cb, 561665484d8SDoug Ambrisko &sc->el_info_phys_addr, BUS_DMA_NOWAIT)) { 562665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load event log info cmd mem\n"); 563665484d8SDoug Ambrisko return (ENOMEM); 564665484d8SDoug Ambrisko } 565665484d8SDoug Ambrisko memset(sc->el_info_mem, 0, el_info_size); 566665484d8SDoug Ambrisko return (0); 567665484d8SDoug Ambrisko } 568665484d8SDoug Ambrisko 5698e727371SKashyap D Desai /* 570665484d8SDoug Ambrisko * mrsas_free_evt_info_cmd: Free memory for Event log info command 571665484d8SDoug Ambrisko * input: Adapter soft state 572665484d8SDoug Ambrisko * 573665484d8SDoug Ambrisko * Deallocates memory for the event log info internal command. 574665484d8SDoug Ambrisko */ 5758e727371SKashyap D Desai void 5768e727371SKashyap D Desai mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc) 577665484d8SDoug Ambrisko { 578665484d8SDoug Ambrisko if (sc->el_info_phys_addr) 579665484d8SDoug Ambrisko bus_dmamap_unload(sc->el_info_tag, sc->el_info_dmamap); 580665484d8SDoug Ambrisko if (sc->el_info_mem != NULL) 581665484d8SDoug Ambrisko bus_dmamem_free(sc->el_info_tag, sc->el_info_mem, sc->el_info_dmamap); 582665484d8SDoug Ambrisko if (sc->el_info_tag != NULL) 583665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->el_info_tag); 584665484d8SDoug Ambrisko } 585665484d8SDoug Ambrisko 5868e727371SKashyap D Desai /* 587665484d8SDoug Ambrisko * mrsas_get_seq_num: Get latest event sequence number 588665484d8SDoug Ambrisko * @sc: Adapter soft state 589665484d8SDoug Ambrisko * @eli: Firmware event log sequence number information. 5908e727371SKashyap D Desai * 591665484d8SDoug Ambrisko * Firmware maintains a log of all events in a non-volatile area. 592665484d8SDoug Ambrisko * Driver get the sequence number using DCMD 593665484d8SDoug Ambrisko * "MR_DCMD_CTRL_EVENT_GET_INFO" at driver load time. 594665484d8SDoug Ambrisko */ 595665484d8SDoug Ambrisko 596665484d8SDoug Ambrisko static int 597665484d8SDoug Ambrisko mrsas_get_seq_num(struct mrsas_softc *sc, 598665484d8SDoug Ambrisko struct mrsas_evt_log_info *eli) 599665484d8SDoug Ambrisko { 600665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 601665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 602f0c7594bSKashyap D Desai u_int8_t do_ocr = 1, retcode = 0; 603665484d8SDoug Ambrisko 604665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 605665484d8SDoug Ambrisko 606665484d8SDoug Ambrisko if (!cmd) { 607665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 608665484d8SDoug Ambrisko return -ENOMEM; 609665484d8SDoug Ambrisko } 610665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 611665484d8SDoug Ambrisko 612665484d8SDoug Ambrisko if (mrsas_alloc_evt_log_info_cmd(sc) != SUCCESS) { 613665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate evt log info cmd\n"); 614665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 615665484d8SDoug Ambrisko return -ENOMEM; 616665484d8SDoug Ambrisko } 617665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 618665484d8SDoug Ambrisko 619665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 620665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 621665484d8SDoug Ambrisko dcmd->sge_count = 1; 622665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 623665484d8SDoug Ambrisko dcmd->timeout = 0; 624665484d8SDoug Ambrisko dcmd->pad_0 = 0; 625665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_evt_log_info); 626665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_EVENT_GET_INFO; 627665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = sc->el_info_phys_addr; 628665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_log_info); 629665484d8SDoug Ambrisko 630f0c7594bSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 631f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 632f0c7594bSKashyap D Desai goto dcmd_timeout; 633665484d8SDoug Ambrisko 634f0c7594bSKashyap D Desai do_ocr = 0; 635665484d8SDoug Ambrisko /* 636665484d8SDoug Ambrisko * Copy the data back into callers buffer 637665484d8SDoug Ambrisko */ 638665484d8SDoug Ambrisko memcpy(eli, sc->el_info_mem, sizeof(struct mrsas_evt_log_info)); 639665484d8SDoug Ambrisko mrsas_free_evt_log_info_cmd(sc); 640f0c7594bSKashyap D Desai 641f0c7594bSKashyap D Desai dcmd_timeout: 642f0c7594bSKashyap D Desai if (do_ocr) 643f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 644f0c7594bSKashyap D Desai else 645665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 646665484d8SDoug Ambrisko 647f0c7594bSKashyap D Desai return retcode; 648665484d8SDoug Ambrisko } 649665484d8SDoug Ambrisko 6508e727371SKashyap D Desai /* 651665484d8SDoug Ambrisko * mrsas_register_aen: Register for asynchronous event notification 652665484d8SDoug Ambrisko * @sc: Adapter soft state 653665484d8SDoug Ambrisko * @seq_num: Starting sequence number 654665484d8SDoug Ambrisko * @class_locale: Class of the event 6558e727371SKashyap D Desai * 656665484d8SDoug Ambrisko * This function subscribes for events beyond the @seq_num 657665484d8SDoug Ambrisko * and type @class_locale. 658665484d8SDoug Ambrisko * 6598e727371SKashyap D Desai */ 660665484d8SDoug Ambrisko static int 661665484d8SDoug Ambrisko mrsas_register_aen(struct mrsas_softc *sc, u_int32_t seq_num, 662665484d8SDoug Ambrisko u_int32_t class_locale_word) 663665484d8SDoug Ambrisko { 664665484d8SDoug Ambrisko int ret_val; 665665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 666665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 667665484d8SDoug Ambrisko union mrsas_evt_class_locale curr_aen; 668665484d8SDoug Ambrisko union mrsas_evt_class_locale prev_aen; 669665484d8SDoug Ambrisko 670665484d8SDoug Ambrisko /* 671665484d8SDoug Ambrisko * If there an AEN pending already (aen_cmd), check if the 6728e727371SKashyap D Desai * class_locale of that pending AEN is inclusive of the new AEN 6738e727371SKashyap D Desai * request we currently have. If it is, then we don't have to do 6748e727371SKashyap D Desai * anything. In other words, whichever events the current AEN request 6758e727371SKashyap D Desai * is subscribing to, have already been subscribed to. If the old_cmd 6768e727371SKashyap D Desai * is _not_ inclusive, then we have to abort that command, form a 6778e727371SKashyap D Desai * class_locale that is superset of both old and current and re-issue 6788e727371SKashyap D Desai * to the FW 6798e727371SKashyap D Desai */ 680665484d8SDoug Ambrisko 681665484d8SDoug Ambrisko curr_aen.word = class_locale_word; 682665484d8SDoug Ambrisko 683665484d8SDoug Ambrisko if (sc->aen_cmd) { 684665484d8SDoug Ambrisko prev_aen.word = sc->aen_cmd->frame->dcmd.mbox.w[1]; 685665484d8SDoug Ambrisko 686665484d8SDoug Ambrisko /* 687665484d8SDoug Ambrisko * A class whose enum value is smaller is inclusive of all 688665484d8SDoug Ambrisko * higher values. If a PROGRESS (= -1) was previously 689665484d8SDoug Ambrisko * registered, then a new registration requests for higher 690665484d8SDoug Ambrisko * classes need not be sent to FW. They are automatically 6918e727371SKashyap D Desai * included. Locale numbers don't have such hierarchy. They 6928e727371SKashyap D Desai * are bitmap values 693665484d8SDoug Ambrisko */ 694665484d8SDoug Ambrisko if ((prev_aen.members.class <= curr_aen.members.class) && 695665484d8SDoug Ambrisko !((prev_aen.members.locale & curr_aen.members.locale) ^ 696665484d8SDoug Ambrisko curr_aen.members.locale)) { 697665484d8SDoug Ambrisko /* 698665484d8SDoug Ambrisko * Previously issued event registration includes 699665484d8SDoug Ambrisko * current request. Nothing to do. 700665484d8SDoug Ambrisko */ 701665484d8SDoug Ambrisko return 0; 702665484d8SDoug Ambrisko } else { 703665484d8SDoug Ambrisko curr_aen.members.locale |= prev_aen.members.locale; 704665484d8SDoug Ambrisko 705665484d8SDoug Ambrisko if (prev_aen.members.class < curr_aen.members.class) 706665484d8SDoug Ambrisko curr_aen.members.class = prev_aen.members.class; 707665484d8SDoug Ambrisko 708665484d8SDoug Ambrisko sc->aen_cmd->abort_aen = 1; 709665484d8SDoug Ambrisko ret_val = mrsas_issue_blocked_abort_cmd(sc, 710665484d8SDoug Ambrisko sc->aen_cmd); 711665484d8SDoug Ambrisko 712665484d8SDoug Ambrisko if (ret_val) { 713731b7561SKashyap D Desai printf("mrsas: Failed to abort previous AEN command\n"); 714665484d8SDoug Ambrisko return ret_val; 715c2a20ff9SKashyap D Desai } else 716c2a20ff9SKashyap D Desai sc->aen_cmd = NULL; 717665484d8SDoug Ambrisko } 718665484d8SDoug Ambrisko } 719665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 720665484d8SDoug Ambrisko if (!cmd) 721731b7561SKashyap D Desai return ENOMEM; 722665484d8SDoug Ambrisko 723665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 724665484d8SDoug Ambrisko 725665484d8SDoug Ambrisko memset(sc->evt_detail_mem, 0, sizeof(struct mrsas_evt_detail)); 726665484d8SDoug Ambrisko 727665484d8SDoug Ambrisko /* 728665484d8SDoug Ambrisko * Prepare DCMD for aen registration 729665484d8SDoug Ambrisko */ 730665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 731665484d8SDoug Ambrisko 732665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 733665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 734665484d8SDoug Ambrisko dcmd->sge_count = 1; 735665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 736665484d8SDoug Ambrisko dcmd->timeout = 0; 737665484d8SDoug Ambrisko dcmd->pad_0 = 0; 738665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_evt_detail); 739665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_EVENT_WAIT; 740665484d8SDoug Ambrisko dcmd->mbox.w[0] = seq_num; 741665484d8SDoug Ambrisko sc->last_seq_num = seq_num; 742665484d8SDoug Ambrisko dcmd->mbox.w[1] = curr_aen.word; 743665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->evt_detail_phys_addr; 744665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_detail); 745665484d8SDoug Ambrisko 746665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) { 747665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 748665484d8SDoug Ambrisko return 0; 749665484d8SDoug Ambrisko } 750665484d8SDoug Ambrisko /* 751665484d8SDoug Ambrisko * Store reference to the cmd used to register for AEN. When an 752665484d8SDoug Ambrisko * application wants us to register for AEN, we have to abort this 753665484d8SDoug Ambrisko * cmd and re-register with a new EVENT LOCALE supplied by that app 754665484d8SDoug Ambrisko */ 755665484d8SDoug Ambrisko sc->aen_cmd = cmd; 756665484d8SDoug Ambrisko 757665484d8SDoug Ambrisko /* 7588e727371SKashyap D Desai * Issue the aen registration frame 759665484d8SDoug Ambrisko */ 760665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 761665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue AEN DCMD command.\n"); 762665484d8SDoug Ambrisko return (1); 763665484d8SDoug Ambrisko } 764665484d8SDoug Ambrisko return 0; 765665484d8SDoug Ambrisko } 7668e727371SKashyap D Desai 7678e727371SKashyap D Desai /* 7688e727371SKashyap D Desai * mrsas_start_aen: Subscribes to AEN during driver load time 769665484d8SDoug Ambrisko * @instance: Adapter soft state 770665484d8SDoug Ambrisko */ 7718e727371SKashyap D Desai static int 7728e727371SKashyap D Desai mrsas_start_aen(struct mrsas_softc *sc) 773665484d8SDoug Ambrisko { 774665484d8SDoug Ambrisko struct mrsas_evt_log_info eli; 775665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 776665484d8SDoug Ambrisko 777665484d8SDoug Ambrisko /* Get the latest sequence number from FW */ 778665484d8SDoug Ambrisko 779665484d8SDoug Ambrisko memset(&eli, 0, sizeof(eli)); 780665484d8SDoug Ambrisko 781665484d8SDoug Ambrisko if (mrsas_get_seq_num(sc, &eli)) 782665484d8SDoug Ambrisko return -1; 783665484d8SDoug Ambrisko 784665484d8SDoug Ambrisko /* Register AEN with FW for latest sequence number plus 1 */ 785665484d8SDoug Ambrisko class_locale.members.reserved = 0; 786665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 787665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 788665484d8SDoug Ambrisko 789665484d8SDoug Ambrisko return mrsas_register_aen(sc, eli.newest_seq_num + 1, 790665484d8SDoug Ambrisko class_locale.word); 791d18d1b47SKashyap D Desai 792665484d8SDoug Ambrisko } 793665484d8SDoug Ambrisko 7948e727371SKashyap D Desai /* 795d18d1b47SKashyap D Desai * mrsas_setup_msix: Allocate MSI-x vectors 7968e727371SKashyap D Desai * @sc: adapter soft state 797d18d1b47SKashyap D Desai */ 7988e727371SKashyap D Desai static int 7998e727371SKashyap D Desai mrsas_setup_msix(struct mrsas_softc *sc) 800d18d1b47SKashyap D Desai { 801d18d1b47SKashyap D Desai int i; 8028e727371SKashyap D Desai 803d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 804d18d1b47SKashyap D Desai sc->irq_context[i].sc = sc; 805d18d1b47SKashyap D Desai sc->irq_context[i].MSIxIndex = i; 806d18d1b47SKashyap D Desai sc->irq_id[i] = i + 1; 807d18d1b47SKashyap D Desai sc->mrsas_irq[i] = bus_alloc_resource_any 808d18d1b47SKashyap D Desai (sc->mrsas_dev, SYS_RES_IRQ, &sc->irq_id[i] 809d18d1b47SKashyap D Desai ,RF_ACTIVE); 810d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] == NULL) { 811d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Can't allocate MSI-x\n"); 812d18d1b47SKashyap D Desai goto irq_alloc_failed; 813d18d1b47SKashyap D Desai } 814d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, 815d18d1b47SKashyap D Desai sc->mrsas_irq[i], 816d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, 817d18d1b47SKashyap D Desai NULL, mrsas_isr, &sc->irq_context[i], 818d18d1b47SKashyap D Desai &sc->intr_handle[i])) { 819d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, 820d18d1b47SKashyap D Desai "Cannot set up MSI-x interrupt handler\n"); 821d18d1b47SKashyap D Desai goto irq_alloc_failed; 822d18d1b47SKashyap D Desai } 823d18d1b47SKashyap D Desai } 824d18d1b47SKashyap D Desai return SUCCESS; 825d18d1b47SKashyap D Desai 826d18d1b47SKashyap D Desai irq_alloc_failed: 827d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 828d18d1b47SKashyap D Desai return (FAIL); 829d18d1b47SKashyap D Desai } 830d18d1b47SKashyap D Desai 8318e727371SKashyap D Desai /* 832d18d1b47SKashyap D Desai * mrsas_allocate_msix: Setup MSI-x vectors 8338e727371SKashyap D Desai * @sc: adapter soft state 834d18d1b47SKashyap D Desai */ 8358e727371SKashyap D Desai static int 8368e727371SKashyap D Desai mrsas_allocate_msix(struct mrsas_softc *sc) 837d18d1b47SKashyap D Desai { 838d18d1b47SKashyap D Desai if (pci_alloc_msix(sc->mrsas_dev, &sc->msix_vectors) == 0) { 839d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Using MSI-X with %d number" 840d18d1b47SKashyap D Desai " of vectors\n", sc->msix_vectors); 841d18d1b47SKashyap D Desai } else { 842d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x setup failed\n"); 843d18d1b47SKashyap D Desai goto irq_alloc_failed; 844d18d1b47SKashyap D Desai } 845d18d1b47SKashyap D Desai return SUCCESS; 846d18d1b47SKashyap D Desai 847d18d1b47SKashyap D Desai irq_alloc_failed: 848d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 849d18d1b47SKashyap D Desai return (FAIL); 850d18d1b47SKashyap D Desai } 8518e727371SKashyap D Desai 8528e727371SKashyap D Desai /* 853665484d8SDoug Ambrisko * mrsas_attach: PCI entry point 8548e727371SKashyap D Desai * input: pointer to device struct 855665484d8SDoug Ambrisko * 8568e727371SKashyap D Desai * Performs setup of PCI and registers, initializes mutexes and linked lists, 8578e727371SKashyap D Desai * registers interrupts and CAM, and initializes the adapter/controller to 8588e727371SKashyap D Desai * its proper state. 859665484d8SDoug Ambrisko */ 8608e727371SKashyap D Desai static int 8618e727371SKashyap D Desai mrsas_attach(device_t dev) 862665484d8SDoug Ambrisko { 863665484d8SDoug Ambrisko struct mrsas_softc *sc = device_get_softc(dev); 8647aade8bfSKashyap D Desai uint32_t cmd, error; 865665484d8SDoug Ambrisko 8664bb0a4f0SKashyap D Desai memset(sc, 0, sizeof(struct mrsas_softc)); 8674bb0a4f0SKashyap D Desai 868665484d8SDoug Ambrisko /* Look up our softc and initialize its fields. */ 869665484d8SDoug Ambrisko sc->mrsas_dev = dev; 870665484d8SDoug Ambrisko sc->device_id = pci_get_device(dev); 871665484d8SDoug Ambrisko 8722909aab4SKashyap D Desai switch (sc->device_id) { 8732909aab4SKashyap D Desai case MRSAS_INVADER: 8742909aab4SKashyap D Desai case MRSAS_FURY: 8752909aab4SKashyap D Desai case MRSAS_INTRUDER: 8762909aab4SKashyap D Desai case MRSAS_INTRUDER_24: 8772909aab4SKashyap D Desai case MRSAS_CUTLASS_52: 8782909aab4SKashyap D Desai case MRSAS_CUTLASS_53: 879f9c63081SKashyap D Desai sc->mrsas_gen3_ctrl = 1; 8802909aab4SKashyap D Desai break; 8812909aab4SKashyap D Desai case MRSAS_VENTURA: 8822909aab4SKashyap D Desai case MRSAS_CRUSADER: 8832909aab4SKashyap D Desai case MRSAS_HARPOON: 8842909aab4SKashyap D Desai case MRSAS_TOMCAT: 8852909aab4SKashyap D Desai case MRSAS_VENTURA_4PORT: 8862909aab4SKashyap D Desai case MRSAS_CRUSADER_4PORT: 8877aade8bfSKashyap D Desai sc->is_ventura = true; 8882909aab4SKashyap D Desai break; 8892909aab4SKashyap D Desai case MRSAS_AERO_10E1: 8902909aab4SKashyap D Desai case MRSAS_AERO_10E5: 8912909aab4SKashyap D Desai device_printf(dev, "Adapter is in configurable secure mode\n"); 8922909aab4SKashyap D Desai case MRSAS_AERO_10E2: 8932909aab4SKashyap D Desai case MRSAS_AERO_10E6: 8942909aab4SKashyap D Desai sc->is_aero = true; 8952909aab4SKashyap D Desai break; 8962909aab4SKashyap D Desai case MRSAS_AERO_10E0: 8972909aab4SKashyap D Desai case MRSAS_AERO_10E3: 8982909aab4SKashyap D Desai case MRSAS_AERO_10E4: 8992909aab4SKashyap D Desai case MRSAS_AERO_10E7: 9002909aab4SKashyap D Desai device_printf(dev, "Adapter is in non-secure mode\n"); 9012909aab4SKashyap D Desai return SUCCESS; 902f9c63081SKashyap D Desai } 903f9c63081SKashyap D Desai 904665484d8SDoug Ambrisko mrsas_get_tunables(sc); 905665484d8SDoug Ambrisko 906665484d8SDoug Ambrisko /* 907665484d8SDoug Ambrisko * Set up PCI and registers 908665484d8SDoug Ambrisko */ 909665484d8SDoug Ambrisko cmd = pci_read_config(dev, PCIR_COMMAND, 2); 910665484d8SDoug Ambrisko if ((cmd & PCIM_CMD_PORTEN) == 0) { 911665484d8SDoug Ambrisko return (ENXIO); 912665484d8SDoug Ambrisko } 913665484d8SDoug Ambrisko /* Force the busmaster enable bit on. */ 914665484d8SDoug Ambrisko cmd |= PCIM_CMD_BUSMASTEREN; 915665484d8SDoug Ambrisko pci_write_config(dev, PCIR_COMMAND, cmd, 2); 916665484d8SDoug Ambrisko 9172909aab4SKashyap D Desai /* For Ventura/Aero system registers are mapped to BAR0 */ 9182909aab4SKashyap D Desai if (sc->is_ventura || sc->is_aero) 9197aade8bfSKashyap D Desai sc->reg_res_id = PCIR_BAR(0); /* BAR0 offset */ 9207aade8bfSKashyap D Desai else 9217aade8bfSKashyap D Desai sc->reg_res_id = PCIR_BAR(1); /* BAR1 offset */ 922665484d8SDoug Ambrisko 92343cd6160SJustin Hibbits if ((sc->reg_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 92443cd6160SJustin Hibbits &(sc->reg_res_id), RF_ACTIVE)) 925665484d8SDoug Ambrisko == NULL) { 926665484d8SDoug Ambrisko device_printf(dev, "Cannot allocate PCI registers\n"); 927665484d8SDoug Ambrisko goto attach_fail; 928665484d8SDoug Ambrisko } 929665484d8SDoug Ambrisko sc->bus_tag = rman_get_bustag(sc->reg_res); 930665484d8SDoug Ambrisko sc->bus_handle = rman_get_bushandle(sc->reg_res); 931665484d8SDoug Ambrisko 932665484d8SDoug Ambrisko /* Intialize mutexes */ 933665484d8SDoug Ambrisko mtx_init(&sc->sim_lock, "mrsas_sim_lock", NULL, MTX_DEF); 934665484d8SDoug Ambrisko mtx_init(&sc->pci_lock, "mrsas_pci_lock", NULL, MTX_DEF); 935665484d8SDoug Ambrisko mtx_init(&sc->io_lock, "mrsas_io_lock", NULL, MTX_DEF); 936665484d8SDoug Ambrisko mtx_init(&sc->aen_lock, "mrsas_aen_lock", NULL, MTX_DEF); 937665484d8SDoug Ambrisko mtx_init(&sc->ioctl_lock, "mrsas_ioctl_lock", NULL, MTX_SPIN); 938665484d8SDoug Ambrisko mtx_init(&sc->mpt_cmd_pool_lock, "mrsas_mpt_cmd_pool_lock", NULL, MTX_DEF); 939665484d8SDoug Ambrisko mtx_init(&sc->mfi_cmd_pool_lock, "mrsas_mfi_cmd_pool_lock", NULL, MTX_DEF); 940665484d8SDoug Ambrisko mtx_init(&sc->raidmap_lock, "mrsas_raidmap_lock", NULL, MTX_DEF); 941821df4b9SKashyap D Desai mtx_init(&sc->stream_lock, "mrsas_stream_lock", NULL, MTX_DEF); 942665484d8SDoug Ambrisko 943665484d8SDoug Ambrisko /* Intialize linked list */ 944665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mpt_cmd_list_head); 945665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mfi_cmd_list_head); 946665484d8SDoug Ambrisko 947f5fb2237SKashyap D Desai mrsas_atomic_set(&sc->fw_outstanding, 0); 9488bb601acSKashyap D Desai mrsas_atomic_set(&sc->target_reset_outstanding, 0); 9493d273176SKashyap D Desai mrsas_atomic_set(&sc->prp_count, 0); 9503d273176SKashyap D Desai mrsas_atomic_set(&sc->sge_holes, 0); 951665484d8SDoug Ambrisko 952665484d8SDoug Ambrisko sc->io_cmds_highwater = 0; 953665484d8SDoug Ambrisko 954665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 955665484d8SDoug Ambrisko sc->UnevenSpanSupport = 0; 956665484d8SDoug Ambrisko 957d18d1b47SKashyap D Desai sc->msix_enable = 0; 958d18d1b47SKashyap D Desai 959665484d8SDoug Ambrisko /* Initialize Firmware */ 960665484d8SDoug Ambrisko if (mrsas_init_fw(sc) != SUCCESS) { 961665484d8SDoug Ambrisko goto attach_fail_fw; 962665484d8SDoug Ambrisko } 9638071588dSKashyap D Desai /* Register mrsas to CAM layer */ 964665484d8SDoug Ambrisko if ((mrsas_cam_attach(sc) != SUCCESS)) { 965665484d8SDoug Ambrisko goto attach_fail_cam; 966665484d8SDoug Ambrisko } 967665484d8SDoug Ambrisko /* Register IRQs */ 968665484d8SDoug Ambrisko if (mrsas_setup_irq(sc) != SUCCESS) { 969665484d8SDoug Ambrisko goto attach_fail_irq; 970665484d8SDoug Ambrisko } 971665484d8SDoug Ambrisko error = mrsas_kproc_create(mrsas_ocr_thread, sc, 972665484d8SDoug Ambrisko &sc->ocr_thread, 0, 0, "mrsas_ocr%d", 973665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 974665484d8SDoug Ambrisko if (error) { 9758071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error %d starting OCR thread\n", error); 9768071588dSKashyap D Desai goto attach_fail_ocr_thread; 977665484d8SDoug Ambrisko } 978536094dcSKashyap D Desai /* 9798071588dSKashyap D Desai * After FW initialization and OCR thread creation 9808071588dSKashyap D Desai * we will defer the cdev creation, AEN setup on ICH callback 981536094dcSKashyap D Desai */ 9828071588dSKashyap D Desai sc->mrsas_ich.ich_func = mrsas_ich_startup; 9838071588dSKashyap D Desai sc->mrsas_ich.ich_arg = sc; 9848071588dSKashyap D Desai if (config_intrhook_establish(&sc->mrsas_ich) != 0) { 9858071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Config hook is already established\n"); 9868071588dSKashyap D Desai } 9878071588dSKashyap D Desai mrsas_setup_sysctl(sc); 9888071588dSKashyap D Desai return SUCCESS; 989536094dcSKashyap D Desai 9908071588dSKashyap D Desai attach_fail_ocr_thread: 9918071588dSKashyap D Desai if (sc->ocr_thread_active) 9928071588dSKashyap D Desai wakeup(&sc->ocr_chan); 993665484d8SDoug Ambrisko attach_fail_irq: 994665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 995665484d8SDoug Ambrisko attach_fail_cam: 996665484d8SDoug Ambrisko mrsas_cam_detach(sc); 997665484d8SDoug Ambrisko attach_fail_fw: 998d18d1b47SKashyap D Desai /* if MSIX vector is allocated and FW Init FAILED then release MSIX */ 999d18d1b47SKashyap D Desai if (sc->msix_enable == 1) 1000d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 1001665484d8SDoug Ambrisko mrsas_free_mem(sc); 1002665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 1003665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 1004665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 1005665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 1006665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 1007665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 1008665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 1009665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 1010821df4b9SKashyap D Desai mtx_destroy(&sc->stream_lock); 1011665484d8SDoug Ambrisko attach_fail: 1012665484d8SDoug Ambrisko if (sc->reg_res) { 1013665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, SYS_RES_MEMORY, 1014665484d8SDoug Ambrisko sc->reg_res_id, sc->reg_res); 1015665484d8SDoug Ambrisko } 1016665484d8SDoug Ambrisko return (ENXIO); 1017665484d8SDoug Ambrisko } 1018665484d8SDoug Ambrisko 10198e727371SKashyap D Desai /* 10208071588dSKashyap D Desai * Interrupt config hook 10218071588dSKashyap D Desai */ 10228071588dSKashyap D Desai static void 10238071588dSKashyap D Desai mrsas_ich_startup(void *arg) 10248071588dSKashyap D Desai { 102579b4460bSKashyap D Desai int i = 0; 10268071588dSKashyap D Desai struct mrsas_softc *sc = (struct mrsas_softc *)arg; 10278071588dSKashyap D Desai 10288071588dSKashyap D Desai /* 10298071588dSKashyap D Desai * Intialize a counting Semaphore to take care no. of concurrent IOCTLs 10308071588dSKashyap D Desai */ 1031731b7561SKashyap D Desai sema_init(&sc->ioctl_count_sema, MRSAS_MAX_IOCTL_CMDS, 10328071588dSKashyap D Desai IOCTL_SEMA_DESCRIPTION); 10338071588dSKashyap D Desai 10348071588dSKashyap D Desai /* Create a /dev entry for mrsas controller. */ 10358071588dSKashyap D Desai sc->mrsas_cdev = make_dev(&mrsas_cdevsw, device_get_unit(sc->mrsas_dev), UID_ROOT, 10368071588dSKashyap D Desai GID_OPERATOR, (S_IRUSR | S_IWUSR | S_IRGRP | S_IWGRP), "mrsas%u", 10378071588dSKashyap D Desai device_get_unit(sc->mrsas_dev)); 10388071588dSKashyap D Desai 10398071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) { 10408071588dSKashyap D Desai make_dev_alias_p(MAKEDEV_CHECKNAME, 10418071588dSKashyap D Desai &sc->mrsas_linux_emulator_cdev, sc->mrsas_cdev, 10428071588dSKashyap D Desai "megaraid_sas_ioctl_node"); 10438071588dSKashyap D Desai } 10448071588dSKashyap D Desai if (sc->mrsas_cdev) 10458071588dSKashyap D Desai sc->mrsas_cdev->si_drv1 = sc; 10468071588dSKashyap D Desai 10478071588dSKashyap D Desai /* 10488071588dSKashyap D Desai * Add this controller to mrsas_mgmt_info structure so that it can be 10498071588dSKashyap D Desai * exported to management applications 10508071588dSKashyap D Desai */ 10518071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) 10528071588dSKashyap D Desai memset(&mrsas_mgmt_info, 0, sizeof(mrsas_mgmt_info)); 10538071588dSKashyap D Desai 10548071588dSKashyap D Desai mrsas_mgmt_info.count++; 10558071588dSKashyap D Desai mrsas_mgmt_info.sc_ptr[mrsas_mgmt_info.max_index] = sc; 10568071588dSKashyap D Desai mrsas_mgmt_info.max_index++; 10578071588dSKashyap D Desai 10588071588dSKashyap D Desai /* Enable Interrupts */ 10598071588dSKashyap D Desai mrsas_enable_intr(sc); 10608071588dSKashyap D Desai 106179b4460bSKashyap D Desai /* Call DCMD get_pd_info for all system PDs */ 106279b4460bSKashyap D Desai for (i = 0; i < MRSAS_MAX_PD; i++) { 106379b4460bSKashyap D Desai if ((sc->target_list[i].target_id != 0xffff) && 106479b4460bSKashyap D Desai sc->pd_info_mem) 106579b4460bSKashyap D Desai mrsas_get_pd_info(sc, sc->target_list[i].target_id); 106679b4460bSKashyap D Desai } 106779b4460bSKashyap D Desai 10688071588dSKashyap D Desai /* Initiate AEN (Asynchronous Event Notification) */ 10698071588dSKashyap D Desai if (mrsas_start_aen(sc)) { 10708071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error: AEN registration FAILED !!! " 10718071588dSKashyap D Desai "Further events from the controller will not be communicated.\n" 10728071588dSKashyap D Desai "Either there is some problem in the controller" 10738071588dSKashyap D Desai "or the controller does not support AEN.\n" 10748071588dSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 10758071588dSKashyap D Desai } 10768071588dSKashyap D Desai if (sc->mrsas_ich.ich_arg != NULL) { 10778071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Disestablish mrsas intr hook\n"); 10788071588dSKashyap D Desai config_intrhook_disestablish(&sc->mrsas_ich); 10798071588dSKashyap D Desai sc->mrsas_ich.ich_arg = NULL; 10808071588dSKashyap D Desai } 10818071588dSKashyap D Desai } 10828071588dSKashyap D Desai 10838071588dSKashyap D Desai /* 1084665484d8SDoug Ambrisko * mrsas_detach: De-allocates and teardown resources 10858e727371SKashyap D Desai * input: pointer to device struct 1086665484d8SDoug Ambrisko * 10878e727371SKashyap D Desai * This function is the entry point for device disconnect and detach. 10888e727371SKashyap D Desai * It performs memory de-allocations, shutdown of the controller and various 1089665484d8SDoug Ambrisko * teardown and destroy resource functions. 1090665484d8SDoug Ambrisko */ 10918e727371SKashyap D Desai static int 10928e727371SKashyap D Desai mrsas_detach(device_t dev) 1093665484d8SDoug Ambrisko { 1094665484d8SDoug Ambrisko struct mrsas_softc *sc; 1095665484d8SDoug Ambrisko int i = 0; 1096665484d8SDoug Ambrisko 1097665484d8SDoug Ambrisko sc = device_get_softc(dev); 1098665484d8SDoug Ambrisko sc->remove_in_progress = 1; 1099536094dcSKashyap D Desai 1100839ee025SKashyap D Desai /* Destroy the character device so no other IOCTL will be handled */ 11018071588dSKashyap D Desai if ((device_get_unit(dev) == 0) && sc->mrsas_linux_emulator_cdev) 11028071588dSKashyap D Desai destroy_dev(sc->mrsas_linux_emulator_cdev); 1103839ee025SKashyap D Desai destroy_dev(sc->mrsas_cdev); 1104839ee025SKashyap D Desai 1105536094dcSKashyap D Desai /* 1106536094dcSKashyap D Desai * Take the instance off the instance array. Note that we will not 1107536094dcSKashyap D Desai * decrement the max_index. We let this array be sparse array 1108536094dcSKashyap D Desai */ 1109536094dcSKashyap D Desai for (i = 0; i < mrsas_mgmt_info.max_index; i++) { 1110536094dcSKashyap D Desai if (mrsas_mgmt_info.sc_ptr[i] == sc) { 1111536094dcSKashyap D Desai mrsas_mgmt_info.count--; 1112536094dcSKashyap D Desai mrsas_mgmt_info.sc_ptr[i] = NULL; 1113536094dcSKashyap D Desai break; 1114536094dcSKashyap D Desai } 1115536094dcSKashyap D Desai } 1116536094dcSKashyap D Desai 1117665484d8SDoug Ambrisko if (sc->ocr_thread_active) 1118665484d8SDoug Ambrisko wakeup(&sc->ocr_chan); 1119665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1120665484d8SDoug Ambrisko i++; 1121665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1122665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1123f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1124665484d8SDoug Ambrisko } 1125665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1126665484d8SDoug Ambrisko } 1127665484d8SDoug Ambrisko i = 0; 1128665484d8SDoug Ambrisko while (sc->ocr_thread_active) { 1129665484d8SDoug Ambrisko i++; 1130665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1131665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1132665484d8SDoug Ambrisko "[%2d]waiting for " 1133665484d8SDoug Ambrisko "mrsas_ocr thread to quit ocr %d\n", i, 1134665484d8SDoug Ambrisko sc->ocr_thread_active); 1135665484d8SDoug Ambrisko } 1136665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1137665484d8SDoug Ambrisko } 1138665484d8SDoug Ambrisko mrsas_flush_cache(sc); 1139665484d8SDoug Ambrisko mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN); 1140665484d8SDoug Ambrisko mrsas_disable_intr(sc); 1141821df4b9SKashyap D Desai 11422909aab4SKashyap D Desai if ((sc->is_ventura || sc->is_aero) && sc->streamDetectByLD) { 1143821df4b9SKashyap D Desai for (i = 0; i < MAX_LOGICAL_DRIVES_EXT; ++i) 1144821df4b9SKashyap D Desai free(sc->streamDetectByLD[i], M_MRSAS); 1145821df4b9SKashyap D Desai free(sc->streamDetectByLD, M_MRSAS); 1146821df4b9SKashyap D Desai sc->streamDetectByLD = NULL; 1147821df4b9SKashyap D Desai } 1148821df4b9SKashyap D Desai 1149665484d8SDoug Ambrisko mrsas_cam_detach(sc); 1150665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 1151665484d8SDoug Ambrisko mrsas_free_mem(sc); 1152665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 1153665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 1154665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 1155665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 1156665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 1157665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 1158665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 1159665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 1160821df4b9SKashyap D Desai mtx_destroy(&sc->stream_lock); 1161839ee025SKashyap D Desai 1162839ee025SKashyap D Desai /* Wait for all the semaphores to be released */ 1163731b7561SKashyap D Desai while (sema_value(&sc->ioctl_count_sema) != MRSAS_MAX_IOCTL_CMDS) 1164839ee025SKashyap D Desai pause("mr_shutdown", hz); 1165839ee025SKashyap D Desai 1166839ee025SKashyap D Desai /* Destroy the counting semaphore created for Ioctl */ 1167839ee025SKashyap D Desai sema_destroy(&sc->ioctl_count_sema); 1168839ee025SKashyap D Desai 1169665484d8SDoug Ambrisko if (sc->reg_res) { 1170665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, 1171665484d8SDoug Ambrisko SYS_RES_MEMORY, sc->reg_res_id, sc->reg_res); 1172665484d8SDoug Ambrisko } 1173665484d8SDoug Ambrisko if (sc->sysctl_tree != NULL) 1174665484d8SDoug Ambrisko sysctl_ctx_free(&sc->sysctl_ctx); 1175839ee025SKashyap D Desai 1176665484d8SDoug Ambrisko return (0); 1177665484d8SDoug Ambrisko } 1178665484d8SDoug Ambrisko 1179f28ecf2bSAndriy Gapon static int 1180f28ecf2bSAndriy Gapon mrsas_shutdown(device_t dev) 1181f28ecf2bSAndriy Gapon { 1182f28ecf2bSAndriy Gapon struct mrsas_softc *sc; 1183f28ecf2bSAndriy Gapon int i; 1184f28ecf2bSAndriy Gapon 1185f28ecf2bSAndriy Gapon sc = device_get_softc(dev); 1186f28ecf2bSAndriy Gapon sc->remove_in_progress = 1; 1187879e0604SMateusz Guzik if (!KERNEL_PANICKED()) { 1188f28ecf2bSAndriy Gapon if (sc->ocr_thread_active) 1189f28ecf2bSAndriy Gapon wakeup(&sc->ocr_chan); 1190f28ecf2bSAndriy Gapon i = 0; 1191f28ecf2bSAndriy Gapon while (sc->reset_in_progress && i < 15) { 1192f28ecf2bSAndriy Gapon i++; 1193f28ecf2bSAndriy Gapon if ((i % MRSAS_RESET_NOTICE_INTERVAL) == 0) { 1194f28ecf2bSAndriy Gapon mrsas_dprint(sc, MRSAS_INFO, 1195f28ecf2bSAndriy Gapon "[%2d]waiting for OCR to be finished " 1196f28ecf2bSAndriy Gapon "from %s\n", i, __func__); 1197f28ecf2bSAndriy Gapon } 1198f28ecf2bSAndriy Gapon pause("mr_shutdown", hz); 1199f28ecf2bSAndriy Gapon } 1200f28ecf2bSAndriy Gapon if (sc->reset_in_progress) { 1201f28ecf2bSAndriy Gapon mrsas_dprint(sc, MRSAS_INFO, 1202f28ecf2bSAndriy Gapon "gave up waiting for OCR to be finished\n"); 1203f28ecf2bSAndriy Gapon } 1204f28ecf2bSAndriy Gapon } 1205f28ecf2bSAndriy Gapon 1206f28ecf2bSAndriy Gapon mrsas_flush_cache(sc); 1207f28ecf2bSAndriy Gapon mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN); 1208f28ecf2bSAndriy Gapon mrsas_disable_intr(sc); 1209f28ecf2bSAndriy Gapon return (0); 1210f28ecf2bSAndriy Gapon } 1211f28ecf2bSAndriy Gapon 12128e727371SKashyap D Desai /* 1213665484d8SDoug Ambrisko * mrsas_free_mem: Frees allocated memory 1214665484d8SDoug Ambrisko * input: Adapter instance soft state 1215665484d8SDoug Ambrisko * 1216665484d8SDoug Ambrisko * This function is called from mrsas_detach() to free previously allocated 1217665484d8SDoug Ambrisko * memory. 1218665484d8SDoug Ambrisko */ 12198e727371SKashyap D Desai void 12208e727371SKashyap D Desai mrsas_free_mem(struct mrsas_softc *sc) 1221665484d8SDoug Ambrisko { 1222665484d8SDoug Ambrisko int i; 12232a1d3bcdSKashyap D Desai u_int32_t max_fw_cmds; 1224665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 1225665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 1226665484d8SDoug Ambrisko 1227665484d8SDoug Ambrisko /* 1228665484d8SDoug Ambrisko * Free RAID map memory 1229665484d8SDoug Ambrisko */ 12308e727371SKashyap D Desai for (i = 0; i < 2; i++) { 1231665484d8SDoug Ambrisko if (sc->raidmap_phys_addr[i]) 1232665484d8SDoug Ambrisko bus_dmamap_unload(sc->raidmap_tag[i], sc->raidmap_dmamap[i]); 1233665484d8SDoug Ambrisko if (sc->raidmap_mem[i] != NULL) 1234665484d8SDoug Ambrisko bus_dmamem_free(sc->raidmap_tag[i], sc->raidmap_mem[i], sc->raidmap_dmamap[i]); 1235665484d8SDoug Ambrisko if (sc->raidmap_tag[i] != NULL) 1236665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->raidmap_tag[i]); 12374799d485SKashyap D Desai 12384799d485SKashyap D Desai if (sc->ld_drv_map[i] != NULL) 12394799d485SKashyap D Desai free(sc->ld_drv_map[i], M_MRSAS); 1240665484d8SDoug Ambrisko } 1241a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 1242a688fcd0SKashyap D Desai if (sc->jbodmap_phys_addr[i]) 1243a688fcd0SKashyap D Desai bus_dmamap_unload(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i]); 1244a688fcd0SKashyap D Desai if (sc->jbodmap_mem[i] != NULL) 1245a688fcd0SKashyap D Desai bus_dmamem_free(sc->jbodmap_tag[i], sc->jbodmap_mem[i], sc->jbodmap_dmamap[i]); 1246a688fcd0SKashyap D Desai if (sc->jbodmap_tag[i] != NULL) 1247a688fcd0SKashyap D Desai bus_dma_tag_destroy(sc->jbodmap_tag[i]); 1248a688fcd0SKashyap D Desai } 1249665484d8SDoug Ambrisko /* 1250453130d9SPedro F. Giffuni * Free version buffer memory 1251665484d8SDoug Ambrisko */ 1252665484d8SDoug Ambrisko if (sc->verbuf_phys_addr) 1253665484d8SDoug Ambrisko bus_dmamap_unload(sc->verbuf_tag, sc->verbuf_dmamap); 1254665484d8SDoug Ambrisko if (sc->verbuf_mem != NULL) 1255665484d8SDoug Ambrisko bus_dmamem_free(sc->verbuf_tag, sc->verbuf_mem, sc->verbuf_dmamap); 1256665484d8SDoug Ambrisko if (sc->verbuf_tag != NULL) 1257665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->verbuf_tag); 1258665484d8SDoug Ambrisko 1259665484d8SDoug Ambrisko /* 1260665484d8SDoug Ambrisko * Free sense buffer memory 1261665484d8SDoug Ambrisko */ 1262665484d8SDoug Ambrisko if (sc->sense_phys_addr) 1263665484d8SDoug Ambrisko bus_dmamap_unload(sc->sense_tag, sc->sense_dmamap); 1264665484d8SDoug Ambrisko if (sc->sense_mem != NULL) 1265665484d8SDoug Ambrisko bus_dmamem_free(sc->sense_tag, sc->sense_mem, sc->sense_dmamap); 1266665484d8SDoug Ambrisko if (sc->sense_tag != NULL) 1267665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->sense_tag); 1268665484d8SDoug Ambrisko 1269665484d8SDoug Ambrisko /* 1270665484d8SDoug Ambrisko * Free chain frame memory 1271665484d8SDoug Ambrisko */ 1272665484d8SDoug Ambrisko if (sc->chain_frame_phys_addr) 1273665484d8SDoug Ambrisko bus_dmamap_unload(sc->chain_frame_tag, sc->chain_frame_dmamap); 1274665484d8SDoug Ambrisko if (sc->chain_frame_mem != NULL) 1275665484d8SDoug Ambrisko bus_dmamem_free(sc->chain_frame_tag, sc->chain_frame_mem, sc->chain_frame_dmamap); 1276665484d8SDoug Ambrisko if (sc->chain_frame_tag != NULL) 1277665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->chain_frame_tag); 1278665484d8SDoug Ambrisko 1279665484d8SDoug Ambrisko /* 1280665484d8SDoug Ambrisko * Free IO Request memory 1281665484d8SDoug Ambrisko */ 1282665484d8SDoug Ambrisko if (sc->io_request_phys_addr) 1283665484d8SDoug Ambrisko bus_dmamap_unload(sc->io_request_tag, sc->io_request_dmamap); 1284665484d8SDoug Ambrisko if (sc->io_request_mem != NULL) 1285665484d8SDoug Ambrisko bus_dmamem_free(sc->io_request_tag, sc->io_request_mem, sc->io_request_dmamap); 1286665484d8SDoug Ambrisko if (sc->io_request_tag != NULL) 1287665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->io_request_tag); 1288665484d8SDoug Ambrisko 1289665484d8SDoug Ambrisko /* 1290665484d8SDoug Ambrisko * Free Reply Descriptor memory 1291665484d8SDoug Ambrisko */ 1292665484d8SDoug Ambrisko if (sc->reply_desc_phys_addr) 1293665484d8SDoug Ambrisko bus_dmamap_unload(sc->reply_desc_tag, sc->reply_desc_dmamap); 1294665484d8SDoug Ambrisko if (sc->reply_desc_mem != NULL) 1295665484d8SDoug Ambrisko bus_dmamem_free(sc->reply_desc_tag, sc->reply_desc_mem, sc->reply_desc_dmamap); 1296665484d8SDoug Ambrisko if (sc->reply_desc_tag != NULL) 1297665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->reply_desc_tag); 1298665484d8SDoug Ambrisko 1299665484d8SDoug Ambrisko /* 1300665484d8SDoug Ambrisko * Free event detail memory 1301665484d8SDoug Ambrisko */ 1302665484d8SDoug Ambrisko if (sc->evt_detail_phys_addr) 1303665484d8SDoug Ambrisko bus_dmamap_unload(sc->evt_detail_tag, sc->evt_detail_dmamap); 1304665484d8SDoug Ambrisko if (sc->evt_detail_mem != NULL) 1305665484d8SDoug Ambrisko bus_dmamem_free(sc->evt_detail_tag, sc->evt_detail_mem, sc->evt_detail_dmamap); 1306665484d8SDoug Ambrisko if (sc->evt_detail_tag != NULL) 1307665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->evt_detail_tag); 1308665484d8SDoug Ambrisko 1309665484d8SDoug Ambrisko /* 131079b4460bSKashyap D Desai * Free PD info memory 131179b4460bSKashyap D Desai */ 131279b4460bSKashyap D Desai if (sc->pd_info_phys_addr) 131379b4460bSKashyap D Desai bus_dmamap_unload(sc->pd_info_tag, sc->pd_info_dmamap); 131479b4460bSKashyap D Desai if (sc->pd_info_mem != NULL) 131579b4460bSKashyap D Desai bus_dmamem_free(sc->pd_info_tag, sc->pd_info_mem, sc->pd_info_dmamap); 131679b4460bSKashyap D Desai if (sc->pd_info_tag != NULL) 131779b4460bSKashyap D Desai bus_dma_tag_destroy(sc->pd_info_tag); 131879b4460bSKashyap D Desai 131979b4460bSKashyap D Desai /* 1320665484d8SDoug Ambrisko * Free MFI frames 1321665484d8SDoug Ambrisko */ 1322665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1323665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1324665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[i]; 1325665484d8SDoug Ambrisko mrsas_free_frame(sc, mfi_cmd); 1326665484d8SDoug Ambrisko } 1327665484d8SDoug Ambrisko } 1328665484d8SDoug Ambrisko if (sc->mficmd_frame_tag != NULL) 1329665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mficmd_frame_tag); 1330665484d8SDoug Ambrisko 1331665484d8SDoug Ambrisko /* 1332665484d8SDoug Ambrisko * Free MPT internal command list 1333665484d8SDoug Ambrisko */ 13342a1d3bcdSKashyap D Desai max_fw_cmds = sc->max_fw_cmds; 1335665484d8SDoug Ambrisko if (sc->mpt_cmd_list) { 13362a1d3bcdSKashyap D Desai for (i = 0; i < max_fw_cmds; i++) { 1337665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 1338665484d8SDoug Ambrisko bus_dmamap_destroy(sc->data_tag, mpt_cmd->data_dmamap); 1339665484d8SDoug Ambrisko free(sc->mpt_cmd_list[i], M_MRSAS); 1340665484d8SDoug Ambrisko } 1341665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 1342665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 1343665484d8SDoug Ambrisko } 1344665484d8SDoug Ambrisko /* 1345665484d8SDoug Ambrisko * Free MFI internal command list 1346665484d8SDoug Ambrisko */ 1347665484d8SDoug Ambrisko 1348665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1349665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1350665484d8SDoug Ambrisko free(sc->mfi_cmd_list[i], M_MRSAS); 1351665484d8SDoug Ambrisko } 1352665484d8SDoug Ambrisko free(sc->mfi_cmd_list, M_MRSAS); 1353665484d8SDoug Ambrisko sc->mfi_cmd_list = NULL; 1354665484d8SDoug Ambrisko } 1355665484d8SDoug Ambrisko /* 1356665484d8SDoug Ambrisko * Free request descriptor memory 1357665484d8SDoug Ambrisko */ 1358665484d8SDoug Ambrisko free(sc->req_desc, M_MRSAS); 1359665484d8SDoug Ambrisko sc->req_desc = NULL; 1360665484d8SDoug Ambrisko 1361665484d8SDoug Ambrisko /* 1362665484d8SDoug Ambrisko * Destroy parent tag 1363665484d8SDoug Ambrisko */ 1364665484d8SDoug Ambrisko if (sc->mrsas_parent_tag != NULL) 1365665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mrsas_parent_tag); 1366af51c29fSKashyap D Desai 1367af51c29fSKashyap D Desai /* 1368af51c29fSKashyap D Desai * Free ctrl_info memory 1369af51c29fSKashyap D Desai */ 1370af51c29fSKashyap D Desai if (sc->ctrl_info != NULL) 1371af51c29fSKashyap D Desai free(sc->ctrl_info, M_MRSAS); 1372665484d8SDoug Ambrisko } 1373665484d8SDoug Ambrisko 13748e727371SKashyap D Desai /* 1375665484d8SDoug Ambrisko * mrsas_teardown_intr: Teardown interrupt 1376665484d8SDoug Ambrisko * input: Adapter instance soft state 1377665484d8SDoug Ambrisko * 13788e727371SKashyap D Desai * This function is called from mrsas_detach() to teardown and release bus 13798e727371SKashyap D Desai * interrupt resourse. 1380665484d8SDoug Ambrisko */ 13818e727371SKashyap D Desai void 13828e727371SKashyap D Desai mrsas_teardown_intr(struct mrsas_softc *sc) 1383665484d8SDoug Ambrisko { 1384d18d1b47SKashyap D Desai int i; 13858e727371SKashyap D Desai 1386d18d1b47SKashyap D Desai if (!sc->msix_enable) { 1387d18d1b47SKashyap D Desai if (sc->intr_handle[0]) 1388d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[0], sc->intr_handle[0]); 1389d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] != NULL) 13908e727371SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 13918e727371SKashyap D Desai sc->irq_id[0], sc->mrsas_irq[0]); 1392d18d1b47SKashyap D Desai sc->intr_handle[0] = NULL; 1393d18d1b47SKashyap D Desai } else { 1394d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 1395d18d1b47SKashyap D Desai if (sc->intr_handle[i]) 1396d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[i], 1397d18d1b47SKashyap D Desai sc->intr_handle[i]); 1398d18d1b47SKashyap D Desai 1399d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] != NULL) 1400d18d1b47SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 1401d18d1b47SKashyap D Desai sc->irq_id[i], sc->mrsas_irq[i]); 1402d18d1b47SKashyap D Desai 1403d18d1b47SKashyap D Desai sc->intr_handle[i] = NULL; 1404d18d1b47SKashyap D Desai } 1405d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 1406d18d1b47SKashyap D Desai } 1407d18d1b47SKashyap D Desai 1408665484d8SDoug Ambrisko } 1409665484d8SDoug Ambrisko 14108e727371SKashyap D Desai /* 1411665484d8SDoug Ambrisko * mrsas_suspend: Suspend entry point 1412665484d8SDoug Ambrisko * input: Device struct pointer 1413665484d8SDoug Ambrisko * 1414665484d8SDoug Ambrisko * This function is the entry point for system suspend from the OS. 1415665484d8SDoug Ambrisko */ 14168e727371SKashyap D Desai static int 14178e727371SKashyap D Desai mrsas_suspend(device_t dev) 1418665484d8SDoug Ambrisko { 14194bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1420665484d8SDoug Ambrisko return (0); 1421665484d8SDoug Ambrisko } 1422665484d8SDoug Ambrisko 14238e727371SKashyap D Desai /* 1424665484d8SDoug Ambrisko * mrsas_resume: Resume entry point 1425665484d8SDoug Ambrisko * input: Device struct pointer 1426665484d8SDoug Ambrisko * 1427665484d8SDoug Ambrisko * This function is the entry point for system resume from the OS. 1428665484d8SDoug Ambrisko */ 14298e727371SKashyap D Desai static int 14308e727371SKashyap D Desai mrsas_resume(device_t dev) 1431665484d8SDoug Ambrisko { 14324bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1433665484d8SDoug Ambrisko return (0); 1434665484d8SDoug Ambrisko } 1435665484d8SDoug Ambrisko 14365844115eSKashyap D Desai /** 14375844115eSKashyap D Desai * mrsas_get_softc_instance: Find softc instance based on cmd type 14385844115eSKashyap D Desai * 14395844115eSKashyap D Desai * This function will return softc instance based on cmd type. 14405844115eSKashyap D Desai * In some case, application fire ioctl on required management instance and 14415844115eSKashyap D Desai * do not provide host_no. Use cdev->si_drv1 to get softc instance for those 14425844115eSKashyap D Desai * case, else get the softc instance from host_no provided by application in 14435844115eSKashyap D Desai * user data. 14445844115eSKashyap D Desai */ 14455844115eSKashyap D Desai 14465844115eSKashyap D Desai static struct mrsas_softc * 14475844115eSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, u_long cmd, caddr_t arg) 14485844115eSKashyap D Desai { 14495844115eSKashyap D Desai struct mrsas_softc *sc = NULL; 14505844115eSKashyap D Desai struct mrsas_iocpacket *user_ioc = (struct mrsas_iocpacket *)arg; 1451dbcc81dfSKashyap D Desai 14525844115eSKashyap D Desai if (cmd == MRSAS_IOC_GET_PCI_INFO) { 14535844115eSKashyap D Desai sc = dev->si_drv1; 14545844115eSKashyap D Desai } else { 1455dbcc81dfSKashyap D Desai /* 1456dbcc81dfSKashyap D Desai * get the Host number & the softc from data sent by the 1457dbcc81dfSKashyap D Desai * Application 1458dbcc81dfSKashyap D Desai */ 14595844115eSKashyap D Desai sc = mrsas_mgmt_info.sc_ptr[user_ioc->host_no]; 14605844115eSKashyap D Desai if (sc == NULL) 14615bae00d6SSteven Hartland printf("There is no Controller number %d\n", 14625bae00d6SSteven Hartland user_ioc->host_no); 14635bae00d6SSteven Hartland else if (user_ioc->host_no >= mrsas_mgmt_info.max_index) 14645844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_FAULT, 14655bae00d6SSteven Hartland "Invalid Controller number %d\n", user_ioc->host_no); 14665844115eSKashyap D Desai } 14675844115eSKashyap D Desai 14685844115eSKashyap D Desai return sc; 14695844115eSKashyap D Desai } 14705844115eSKashyap D Desai 14718e727371SKashyap D Desai /* 1472665484d8SDoug Ambrisko * mrsas_ioctl: IOCtl commands entry point. 1473665484d8SDoug Ambrisko * 1474665484d8SDoug Ambrisko * This function is the entry point for IOCtls from the OS. It calls the 1475665484d8SDoug Ambrisko * appropriate function for processing depending on the command received. 1476665484d8SDoug Ambrisko */ 1477665484d8SDoug Ambrisko static int 14787fc5f329SJohn Baldwin mrsas_ioctl(struct cdev *dev, u_long cmd, caddr_t arg, int flag, 14797fc5f329SJohn Baldwin struct thread *td) 1480665484d8SDoug Ambrisko { 1481665484d8SDoug Ambrisko struct mrsas_softc *sc; 1482665484d8SDoug Ambrisko int ret = 0, i = 0; 14835844115eSKashyap D Desai MRSAS_DRV_PCI_INFORMATION *pciDrvInfo; 1484665484d8SDoug Ambrisko 14855844115eSKashyap D Desai sc = mrsas_get_softc_instance(dev, cmd, arg); 14865844115eSKashyap D Desai if (!sc) 1487536094dcSKashyap D Desai return ENOENT; 14885844115eSKashyap D Desai 1489808517a4SKashyap D Desai if (sc->remove_in_progress || 1490808517a4SKashyap D Desai (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)) { 1491665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1492808517a4SKashyap D Desai "Either driver remove or shutdown called or " 1493808517a4SKashyap D Desai "HW is in unrecoverable critical error state.\n"); 1494665484d8SDoug Ambrisko return ENOENT; 1495665484d8SDoug Ambrisko } 1496665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 1497665484d8SDoug Ambrisko if (!sc->reset_in_progress) { 1498665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1499665484d8SDoug Ambrisko goto do_ioctl; 1500665484d8SDoug Ambrisko } 1501665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1502665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1503665484d8SDoug Ambrisko i++; 1504665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1505665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1506f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1507665484d8SDoug Ambrisko } 1508665484d8SDoug Ambrisko pause("mr_ioctl", hz); 1509665484d8SDoug Ambrisko } 1510665484d8SDoug Ambrisko 1511665484d8SDoug Ambrisko do_ioctl: 1512665484d8SDoug Ambrisko switch (cmd) { 1513536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH64: 1514536094dcSKashyap D Desai #ifdef COMPAT_FREEBSD32 1515536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH32: 1516536094dcSKashyap D Desai #endif 15178e727371SKashyap D Desai /* 15188e727371SKashyap D Desai * Decrement the Ioctl counting Semaphore before getting an 15198e727371SKashyap D Desai * mfi command 15208e727371SKashyap D Desai */ 1521839ee025SKashyap D Desai sema_wait(&sc->ioctl_count_sema); 1522839ee025SKashyap D Desai 1523536094dcSKashyap D Desai ret = mrsas_passthru(sc, (void *)arg, cmd); 1524839ee025SKashyap D Desai 1525839ee025SKashyap D Desai /* Increment the Ioctl counting semaphore value */ 1526839ee025SKashyap D Desai sema_post(&sc->ioctl_count_sema); 1527839ee025SKashyap D Desai 1528665484d8SDoug Ambrisko break; 1529665484d8SDoug Ambrisko case MRSAS_IOC_SCAN_BUS: 1530665484d8SDoug Ambrisko ret = mrsas_bus_scan(sc); 1531665484d8SDoug Ambrisko break; 15325844115eSKashyap D Desai 15335844115eSKashyap D Desai case MRSAS_IOC_GET_PCI_INFO: 15345844115eSKashyap D Desai pciDrvInfo = (MRSAS_DRV_PCI_INFORMATION *) arg; 15355844115eSKashyap D Desai memset(pciDrvInfo, 0, sizeof(MRSAS_DRV_PCI_INFORMATION)); 15365844115eSKashyap D Desai pciDrvInfo->busNumber = pci_get_bus(sc->mrsas_dev); 15375844115eSKashyap D Desai pciDrvInfo->deviceNumber = pci_get_slot(sc->mrsas_dev); 15385844115eSKashyap D Desai pciDrvInfo->functionNumber = pci_get_function(sc->mrsas_dev); 15395844115eSKashyap D Desai pciDrvInfo->domainID = pci_get_domain(sc->mrsas_dev); 15405844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, "pci bus no: %d," 15415844115eSKashyap D Desai "pci device no: %d, pci function no: %d," 15425844115eSKashyap D Desai "pci domain ID: %d\n", 15435844115eSKashyap D Desai pciDrvInfo->busNumber, pciDrvInfo->deviceNumber, 15445844115eSKashyap D Desai pciDrvInfo->functionNumber, pciDrvInfo->domainID); 15455844115eSKashyap D Desai ret = 0; 15465844115eSKashyap D Desai break; 15475844115eSKashyap D Desai 1548536094dcSKashyap D Desai default: 1549536094dcSKashyap D Desai mrsas_dprint(sc, MRSAS_TRACE, "IOCTL command 0x%lx is not handled\n", cmd); 1550839ee025SKashyap D Desai ret = ENOENT; 1551665484d8SDoug Ambrisko } 1552665484d8SDoug Ambrisko 1553665484d8SDoug Ambrisko return (ret); 1554665484d8SDoug Ambrisko } 1555665484d8SDoug Ambrisko 15568e727371SKashyap D Desai /* 1557da011113SKashyap D Desai * mrsas_poll: poll entry point for mrsas driver fd 1558da011113SKashyap D Desai * 15598e727371SKashyap D Desai * This function is the entry point for poll from the OS. It waits for some AEN 15608e727371SKashyap D Desai * events to be triggered from the controller and notifies back. 1561da011113SKashyap D Desai */ 1562da011113SKashyap D Desai static int 1563da011113SKashyap D Desai mrsas_poll(struct cdev *dev, int poll_events, struct thread *td) 1564da011113SKashyap D Desai { 1565da011113SKashyap D Desai struct mrsas_softc *sc; 1566da011113SKashyap D Desai int revents = 0; 1567da011113SKashyap D Desai 1568da011113SKashyap D Desai sc = dev->si_drv1; 1569da011113SKashyap D Desai 1570da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1571da011113SKashyap D Desai if (sc->mrsas_aen_triggered) { 1572da011113SKashyap D Desai revents |= poll_events & (POLLIN | POLLRDNORM); 1573da011113SKashyap D Desai } 1574da011113SKashyap D Desai } 1575da011113SKashyap D Desai if (revents == 0) { 1576da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1577ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 1578da011113SKashyap D Desai sc->mrsas_poll_waiting = 1; 1579da011113SKashyap D Desai selrecord(td, &sc->mrsas_select); 1580ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 1581da011113SKashyap D Desai } 1582da011113SKashyap D Desai } 1583da011113SKashyap D Desai return revents; 1584da011113SKashyap D Desai } 1585da011113SKashyap D Desai 15868e727371SKashyap D Desai /* 15878e727371SKashyap D Desai * mrsas_setup_irq: Set up interrupt 1588665484d8SDoug Ambrisko * input: Adapter instance soft state 1589665484d8SDoug Ambrisko * 1590665484d8SDoug Ambrisko * This function sets up interrupts as a bus resource, with flags indicating 1591665484d8SDoug Ambrisko * resource permitting contemporaneous sharing and for resource to activate 1592665484d8SDoug Ambrisko * atomically. 1593665484d8SDoug Ambrisko */ 15948e727371SKashyap D Desai static int 15958e727371SKashyap D Desai mrsas_setup_irq(struct mrsas_softc *sc) 1596665484d8SDoug Ambrisko { 1597d18d1b47SKashyap D Desai if (sc->msix_enable && (mrsas_setup_msix(sc) == SUCCESS)) 1598d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x interrupts setup success\n"); 1599665484d8SDoug Ambrisko 1600d18d1b47SKashyap D Desai else { 1601d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Fall back to legacy interrupt\n"); 1602d18d1b47SKashyap D Desai sc->irq_context[0].sc = sc; 1603d18d1b47SKashyap D Desai sc->irq_context[0].MSIxIndex = 0; 1604d18d1b47SKashyap D Desai sc->irq_id[0] = 0; 1605d18d1b47SKashyap D Desai sc->mrsas_irq[0] = bus_alloc_resource_any(sc->mrsas_dev, 1606d18d1b47SKashyap D Desai SYS_RES_IRQ, &sc->irq_id[0], RF_SHAREABLE | RF_ACTIVE); 1607d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] == NULL) { 1608d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot allocate legcay" 1609d18d1b47SKashyap D Desai "interrupt\n"); 1610d18d1b47SKashyap D Desai return (FAIL); 1611d18d1b47SKashyap D Desai } 1612d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, sc->mrsas_irq[0], 1613d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, NULL, mrsas_isr, 1614d18d1b47SKashyap D Desai &sc->irq_context[0], &sc->intr_handle[0])) { 1615d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot set up legacy" 1616d18d1b47SKashyap D Desai "interrupt\n"); 1617d18d1b47SKashyap D Desai return (FAIL); 1618d18d1b47SKashyap D Desai } 1619d18d1b47SKashyap D Desai } 1620665484d8SDoug Ambrisko return (0); 1621665484d8SDoug Ambrisko } 1622665484d8SDoug Ambrisko 1623665484d8SDoug Ambrisko /* 1624665484d8SDoug Ambrisko * mrsas_isr: ISR entry point 1625665484d8SDoug Ambrisko * input: argument pointer 1626665484d8SDoug Ambrisko * 16278e727371SKashyap D Desai * This function is the interrupt service routine entry point. There are two 16288e727371SKashyap D Desai * types of interrupts, state change interrupt and response interrupt. If an 16298e727371SKashyap D Desai * interrupt is not ours, we just return. 1630665484d8SDoug Ambrisko */ 16318e727371SKashyap D Desai void 16328e727371SKashyap D Desai mrsas_isr(void *arg) 1633665484d8SDoug Ambrisko { 1634d18d1b47SKashyap D Desai struct mrsas_irq_context *irq_context = (struct mrsas_irq_context *)arg; 1635d18d1b47SKashyap D Desai struct mrsas_softc *sc = irq_context->sc; 1636d18d1b47SKashyap D Desai int status = 0; 1637665484d8SDoug Ambrisko 16382f863eb8SKashyap D Desai if (sc->mask_interrupts) 16392f863eb8SKashyap D Desai return; 16402f863eb8SKashyap D Desai 1641d18d1b47SKashyap D Desai if (!sc->msix_vectors) { 1642665484d8SDoug Ambrisko status = mrsas_clear_intr(sc); 1643665484d8SDoug Ambrisko if (!status) 1644665484d8SDoug Ambrisko return; 1645d18d1b47SKashyap D Desai } 1646665484d8SDoug Ambrisko /* If we are resetting, bail */ 1647f5fb2237SKashyap D Desai if (mrsas_test_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags)) { 1648665484d8SDoug Ambrisko printf(" Entered into ISR when OCR is going active. \n"); 1649665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1650665484d8SDoug Ambrisko return; 1651665484d8SDoug Ambrisko } 1652665484d8SDoug Ambrisko /* Process for reply request and clear response interrupt */ 1653d18d1b47SKashyap D Desai if (mrsas_complete_cmd(sc, irq_context->MSIxIndex) != SUCCESS) 1654665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1655665484d8SDoug Ambrisko 1656665484d8SDoug Ambrisko return; 1657665484d8SDoug Ambrisko } 1658665484d8SDoug Ambrisko 1659665484d8SDoug Ambrisko /* 1660665484d8SDoug Ambrisko * mrsas_complete_cmd: Process reply request 1661665484d8SDoug Ambrisko * input: Adapter instance soft state 1662665484d8SDoug Ambrisko * 16638e727371SKashyap D Desai * This function is called from mrsas_isr() to process reply request and clear 16648e727371SKashyap D Desai * response interrupt. Processing of the reply request entails walking 16658e727371SKashyap D Desai * through the reply descriptor array for the command request pended from 16668e727371SKashyap D Desai * Firmware. We look at the Function field to determine the command type and 16678e727371SKashyap D Desai * perform the appropriate action. Before we return, we clear the response 16688e727371SKashyap D Desai * interrupt. 1669665484d8SDoug Ambrisko */ 16704bb0a4f0SKashyap D Desai int 16718e727371SKashyap D Desai mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex) 1672665484d8SDoug Ambrisko { 1673665484d8SDoug Ambrisko Mpi2ReplyDescriptorsUnion_t *desc; 1674665484d8SDoug Ambrisko MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *reply_desc; 1675665484d8SDoug Ambrisko MRSAS_RAID_SCSI_IO_REQUEST *scsi_io_req; 16762a1d3bcdSKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt, *r1_cmd = NULL; 1677665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_mfi; 16782a1d3bcdSKashyap D Desai u_int8_t reply_descript_type, *sense; 1679665484d8SDoug Ambrisko u_int16_t smid, num_completed; 1680665484d8SDoug Ambrisko u_int8_t status, extStatus; 1681665484d8SDoug Ambrisko union desc_value desc_val; 1682665484d8SDoug Ambrisko PLD_LOAD_BALANCE_INFO lbinfo; 16832a1d3bcdSKashyap D Desai u_int32_t device_id, data_length; 1684665484d8SDoug Ambrisko int threshold_reply_count = 0; 16858bb601acSKashyap D Desai #if TM_DEBUG 16868bb601acSKashyap D Desai MR_TASK_MANAGE_REQUEST *mr_tm_req; 16878bb601acSKashyap D Desai MPI2_SCSI_TASK_MANAGE_REQUEST *mpi_tm_req; 16888bb601acSKashyap D Desai #endif 1689665484d8SDoug Ambrisko 1690665484d8SDoug Ambrisko /* If we have a hardware error, not need to continue */ 1691665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 1692665484d8SDoug Ambrisko return (DONE); 1693665484d8SDoug Ambrisko 1694665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1695d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)) 1696d18d1b47SKashyap D Desai + sc->last_reply_idx[MSIxIndex]; 1697665484d8SDoug Ambrisko 1698665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1699665484d8SDoug Ambrisko 1700665484d8SDoug Ambrisko desc_val.word = desc->Words; 1701665484d8SDoug Ambrisko num_completed = 0; 1702665484d8SDoug Ambrisko 1703665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1704665484d8SDoug Ambrisko 1705665484d8SDoug Ambrisko /* Find our reply descriptor for the command and process */ 17068e727371SKashyap D Desai while ((desc_val.u.low != 0xFFFFFFFF) && (desc_val.u.high != 0xFFFFFFFF)) { 1707665484d8SDoug Ambrisko smid = reply_desc->SMID; 1708665484d8SDoug Ambrisko cmd_mpt = sc->mpt_cmd_list[smid - 1]; 1709665484d8SDoug Ambrisko scsi_io_req = (MRSAS_RAID_SCSI_IO_REQUEST *) cmd_mpt->io_request; 1710665484d8SDoug Ambrisko 1711503c4f8dSKashyap D Desai status = scsi_io_req->RaidContext.raid_context.status; 1712503c4f8dSKashyap D Desai extStatus = scsi_io_req->RaidContext.raid_context.exStatus; 17132a1d3bcdSKashyap D Desai sense = cmd_mpt->sense; 17142a1d3bcdSKashyap D Desai data_length = scsi_io_req->DataLength; 1715665484d8SDoug Ambrisko 17168e727371SKashyap D Desai switch (scsi_io_req->Function) { 17178bb601acSKashyap D Desai case MPI2_FUNCTION_SCSI_TASK_MGMT: 17188bb601acSKashyap D Desai #if TM_DEBUG 17198bb601acSKashyap D Desai mr_tm_req = (MR_TASK_MANAGE_REQUEST *) cmd_mpt->io_request; 17208bb601acSKashyap D Desai mpi_tm_req = (MPI2_SCSI_TASK_MANAGE_REQUEST *) 17218bb601acSKashyap D Desai &mr_tm_req->TmRequest; 17228bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "TM completion type 0x%X, " 17238bb601acSKashyap D Desai "TaskMID: 0x%X", mpi_tm_req->TaskType, mpi_tm_req->TaskMID); 17248bb601acSKashyap D Desai #endif 17258bb601acSKashyap D Desai wakeup_one((void *)&sc->ocr_chan); 17268bb601acSKashyap D Desai break; 1727665484d8SDoug Ambrisko case MPI2_FUNCTION_SCSI_IO_REQUEST: /* Fast Path IO. */ 1728665484d8SDoug Ambrisko device_id = cmd_mpt->ccb_ptr->ccb_h.target_id; 1729665484d8SDoug Ambrisko lbinfo = &sc->load_balance_info[device_id]; 17302a1d3bcdSKashyap D Desai /* R1 load balancing for READ */ 1731665484d8SDoug Ambrisko if (cmd_mpt->load_balance == MRSAS_LOAD_BALANCE_FLAG) { 173216dc2814SKashyap D Desai mrsas_atomic_dec(&lbinfo->scsi_pending_cmds[cmd_mpt->pd_r1_lb]); 1733665484d8SDoug Ambrisko cmd_mpt->load_balance &= ~MRSAS_LOAD_BALANCE_FLAG; 1734665484d8SDoug Ambrisko } 17358e727371SKashyap D Desai /* Fall thru and complete IO */ 1736665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_LD_IO_REQUEST: 17372a1d3bcdSKashyap D Desai if (cmd_mpt->r1_alt_dev_handle == MR_DEVHANDLE_INVALID) { 17382a1d3bcdSKashyap D Desai mrsas_map_mpt_cmd_status(cmd_mpt, cmd_mpt->ccb_ptr, status, 17392a1d3bcdSKashyap D Desai extStatus, data_length, sense); 1740665484d8SDoug Ambrisko mrsas_cmd_done(sc, cmd_mpt); 17415437c8b8SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 17422a1d3bcdSKashyap D Desai } else { 17432a1d3bcdSKashyap D Desai /* 17442a1d3bcdSKashyap D Desai * If the peer Raid 1/10 fast path failed, 17452a1d3bcdSKashyap D Desai * mark IO as failed to the scsi layer. 17462a1d3bcdSKashyap D Desai * Overwrite the current status by the failed status 17472a1d3bcdSKashyap D Desai * and make sure that if any command fails, 17482a1d3bcdSKashyap D Desai * driver returns fail status to CAM. 17492a1d3bcdSKashyap D Desai */ 17502a1d3bcdSKashyap D Desai cmd_mpt->cmd_completed = 1; 17512a1d3bcdSKashyap D Desai r1_cmd = cmd_mpt->peer_cmd; 17522a1d3bcdSKashyap D Desai if (r1_cmd->cmd_completed) { 17532a1d3bcdSKashyap D Desai if (r1_cmd->io_request->RaidContext.raid_context.status != MFI_STAT_OK) { 17542a1d3bcdSKashyap D Desai status = r1_cmd->io_request->RaidContext.raid_context.status; 17552a1d3bcdSKashyap D Desai extStatus = r1_cmd->io_request->RaidContext.raid_context.exStatus; 17562a1d3bcdSKashyap D Desai data_length = r1_cmd->io_request->DataLength; 17572a1d3bcdSKashyap D Desai sense = r1_cmd->sense; 17582a1d3bcdSKashyap D Desai } 17592a1d3bcdSKashyap D Desai r1_cmd->ccb_ptr = NULL; 17602a1d3bcdSKashyap D Desai if (r1_cmd->callout_owner) { 17612a1d3bcdSKashyap D Desai callout_stop(&r1_cmd->cm_callout); 17622a1d3bcdSKashyap D Desai r1_cmd->callout_owner = false; 17632a1d3bcdSKashyap D Desai } 17642a1d3bcdSKashyap D Desai mrsas_release_mpt_cmd(r1_cmd); 17655437c8b8SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 17662a1d3bcdSKashyap D Desai mrsas_map_mpt_cmd_status(cmd_mpt, cmd_mpt->ccb_ptr, status, 17672a1d3bcdSKashyap D Desai extStatus, data_length, sense); 17682a1d3bcdSKashyap D Desai mrsas_cmd_done(sc, cmd_mpt); 1769f5fb2237SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 17705437c8b8SKashyap D Desai } 17715437c8b8SKashyap D Desai } 1772665484d8SDoug Ambrisko break; 1773665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST: /* MFI command */ 1774665484d8SDoug Ambrisko cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 1775731b7561SKashyap D Desai /* 1776731b7561SKashyap D Desai * Make sure NOT TO release the mfi command from the called 1777731b7561SKashyap D Desai * function's context if it is fired with issue_polled call. 1778731b7561SKashyap D Desai * And also make sure that the issue_polled call should only be 1779731b7561SKashyap D Desai * used if INTERRUPT IS DISABLED. 1780731b7561SKashyap D Desai */ 1781731b7561SKashyap D Desai if (cmd_mfi->frame->hdr.flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE) 1782731b7561SKashyap D Desai mrsas_release_mfi_cmd(cmd_mfi); 1783731b7561SKashyap D Desai else 1784665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(sc, cmd_mfi, status); 1785665484d8SDoug Ambrisko break; 1786665484d8SDoug Ambrisko } 1787665484d8SDoug Ambrisko 1788d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]++; 1789d18d1b47SKashyap D Desai if (sc->last_reply_idx[MSIxIndex] >= sc->reply_q_depth) 1790d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex] = 0; 1791665484d8SDoug Ambrisko 17928e727371SKashyap D Desai desc->Words = ~((uint64_t)0x00); /* set it back to all 17938e727371SKashyap D Desai * 0xFFFFFFFFs */ 1794665484d8SDoug Ambrisko num_completed++; 1795665484d8SDoug Ambrisko threshold_reply_count++; 1796665484d8SDoug Ambrisko 1797665484d8SDoug Ambrisko /* Get the next reply descriptor */ 1798d18d1b47SKashyap D Desai if (!sc->last_reply_idx[MSIxIndex]) { 1799665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1800d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)); 1801d18d1b47SKashyap D Desai } else 1802665484d8SDoug Ambrisko desc++; 1803665484d8SDoug Ambrisko 1804665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1805665484d8SDoug Ambrisko desc_val.word = desc->Words; 1806665484d8SDoug Ambrisko 1807665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1808665484d8SDoug Ambrisko 1809665484d8SDoug Ambrisko if (reply_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) 1810665484d8SDoug Ambrisko break; 1811665484d8SDoug Ambrisko 1812665484d8SDoug Ambrisko /* 18138e727371SKashyap D Desai * Write to reply post index after completing threshold reply 18148e727371SKashyap D Desai * count and still there are more replies in reply queue 18158e727371SKashyap D Desai * pending to be completed. 1816665484d8SDoug Ambrisko */ 1817665484d8SDoug Ambrisko if (threshold_reply_count >= THRESHOLD_REPLY_COUNT) { 1818d18d1b47SKashyap D Desai if (sc->msix_enable) { 18197aade8bfSKashyap D Desai if (sc->msix_combined) 1820d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1821d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1822d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1823d18d1b47SKashyap D Desai else 1824d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1825d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1826d18d1b47SKashyap D Desai } else 1827d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1828d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1829d18d1b47SKashyap D Desai 1830665484d8SDoug Ambrisko threshold_reply_count = 0; 1831665484d8SDoug Ambrisko } 1832665484d8SDoug Ambrisko } 1833665484d8SDoug Ambrisko 1834665484d8SDoug Ambrisko /* No match, just return */ 1835665484d8SDoug Ambrisko if (num_completed == 0) 1836665484d8SDoug Ambrisko return (DONE); 1837665484d8SDoug Ambrisko 1838665484d8SDoug Ambrisko /* Clear response interrupt */ 1839d18d1b47SKashyap D Desai if (sc->msix_enable) { 18407aade8bfSKashyap D Desai if (sc->msix_combined) { 1841d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1842d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1843d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1844d18d1b47SKashyap D Desai } else 1845d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1846d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1847d18d1b47SKashyap D Desai } else 1848d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1849d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1850665484d8SDoug Ambrisko 1851665484d8SDoug Ambrisko return (0); 1852665484d8SDoug Ambrisko } 1853665484d8SDoug Ambrisko 1854665484d8SDoug Ambrisko /* 1855665484d8SDoug Ambrisko * mrsas_map_mpt_cmd_status: Allocate DMAable memory. 1856665484d8SDoug Ambrisko * input: Adapter instance soft state 1857665484d8SDoug Ambrisko * 1858665484d8SDoug Ambrisko * This function is called from mrsas_complete_cmd(), for LD IO and FastPath IO. 18598e727371SKashyap D Desai * It checks the command status and maps the appropriate CAM status for the 18608e727371SKashyap D Desai * CCB. 1861665484d8SDoug Ambrisko */ 18628e727371SKashyap D Desai void 18632a1d3bcdSKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, union ccb *ccb_ptr, u_int8_t status, 18642a1d3bcdSKashyap D Desai u_int8_t extStatus, u_int32_t data_length, u_int8_t *sense) 1865665484d8SDoug Ambrisko { 1866665484d8SDoug Ambrisko struct mrsas_softc *sc = cmd->sc; 1867665484d8SDoug Ambrisko u_int8_t *sense_data; 1868665484d8SDoug Ambrisko 1869665484d8SDoug Ambrisko switch (status) { 1870665484d8SDoug Ambrisko case MFI_STAT_OK: 18712a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status = CAM_REQ_CMP; 1872665484d8SDoug Ambrisko break; 1873665484d8SDoug Ambrisko case MFI_STAT_SCSI_IO_FAILED: 1874665484d8SDoug Ambrisko case MFI_STAT_SCSI_DONE_WITH_ERROR: 18752a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status = CAM_SCSI_STATUS_ERROR; 18762a1d3bcdSKashyap D Desai sense_data = (u_int8_t *)&ccb_ptr->csio.sense_data; 1877665484d8SDoug Ambrisko if (sense_data) { 1878665484d8SDoug Ambrisko /* For now just copy 18 bytes back */ 18792a1d3bcdSKashyap D Desai memcpy(sense_data, sense, 18); 18802a1d3bcdSKashyap D Desai ccb_ptr->csio.sense_len = 18; 18812a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status |= CAM_AUTOSNS_VALID; 1882665484d8SDoug Ambrisko } 1883665484d8SDoug Ambrisko break; 1884665484d8SDoug Ambrisko case MFI_STAT_LD_OFFLINE: 1885665484d8SDoug Ambrisko case MFI_STAT_DEVICE_NOT_FOUND: 18862a1d3bcdSKashyap D Desai if (ccb_ptr->ccb_h.target_lun) 18872a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status |= CAM_LUN_INVALID; 1888665484d8SDoug Ambrisko else 18892a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status |= CAM_DEV_NOT_THERE; 1890665484d8SDoug Ambrisko break; 1891665484d8SDoug Ambrisko case MFI_STAT_CONFIG_SEQ_MISMATCH: 18922a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status |= CAM_REQUEUE_REQ; 1893665484d8SDoug Ambrisko break; 1894665484d8SDoug Ambrisko default: 1895665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW cmd complete status %x\n", status); 18962a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status = CAM_REQ_CMP_ERR; 18972a1d3bcdSKashyap D Desai ccb_ptr->csio.scsi_status = status; 1898665484d8SDoug Ambrisko } 1899665484d8SDoug Ambrisko return; 1900665484d8SDoug Ambrisko } 1901665484d8SDoug Ambrisko 1902665484d8SDoug Ambrisko /* 19038e727371SKashyap D Desai * mrsas_alloc_mem: Allocate DMAable memory 1904665484d8SDoug Ambrisko * input: Adapter instance soft state 1905665484d8SDoug Ambrisko * 19068e727371SKashyap D Desai * This function creates the parent DMA tag and allocates DMAable memory. DMA 19078e727371SKashyap D Desai * tag describes constraints of DMA mapping. Memory allocated is mapped into 19088e727371SKashyap D Desai * Kernel virtual address. Callback argument is physical memory address. 1909665484d8SDoug Ambrisko */ 19108e727371SKashyap D Desai static int 19118e727371SKashyap D Desai mrsas_alloc_mem(struct mrsas_softc *sc) 1912665484d8SDoug Ambrisko { 19134ad83576SKashyap D Desai u_int32_t verbuf_size, io_req_size, reply_desc_size, sense_size, chain_frame_size, 191479b4460bSKashyap D Desai evt_detail_size, count, pd_info_size; 1915665484d8SDoug Ambrisko 1916665484d8SDoug Ambrisko /* 1917665484d8SDoug Ambrisko * Allocate parent DMA tag 1918665484d8SDoug Ambrisko */ 1919665484d8SDoug Ambrisko if (bus_dma_tag_create(NULL, /* parent */ 1920665484d8SDoug Ambrisko 1, /* alignment */ 1921665484d8SDoug Ambrisko 0, /* boundary */ 1922665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* lowaddr */ 1923665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* highaddr */ 1924665484d8SDoug Ambrisko NULL, NULL, /* filter, filterarg */ 1925*cd853791SKonstantin Belousov maxphys, /* maxsize */ 19263a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 1927*cd853791SKonstantin Belousov maxphys, /* maxsegsize */ 1928665484d8SDoug Ambrisko 0, /* flags */ 1929665484d8SDoug Ambrisko NULL, NULL, /* lockfunc, lockarg */ 1930665484d8SDoug Ambrisko &sc->mrsas_parent_tag /* tag */ 1931665484d8SDoug Ambrisko )) { 1932665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate parent DMA tag\n"); 1933665484d8SDoug Ambrisko return (ENOMEM); 1934665484d8SDoug Ambrisko } 1935665484d8SDoug Ambrisko /* 1936665484d8SDoug Ambrisko * Allocate for version buffer 1937665484d8SDoug Ambrisko */ 1938665484d8SDoug Ambrisko verbuf_size = MRSAS_MAX_NAME_LENGTH * (sizeof(bus_addr_t)); 19398e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19408e727371SKashyap D Desai 1, 0, 19418e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 19428e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19438e727371SKashyap D Desai NULL, NULL, 19448e727371SKashyap D Desai verbuf_size, 19458e727371SKashyap D Desai 1, 19468e727371SKashyap D Desai verbuf_size, 19478e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19488e727371SKashyap D Desai NULL, NULL, 1949665484d8SDoug Ambrisko &sc->verbuf_tag)) { 1950665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf DMA tag\n"); 1951665484d8SDoug Ambrisko return (ENOMEM); 1952665484d8SDoug Ambrisko } 1953665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->verbuf_tag, (void **)&sc->verbuf_mem, 1954665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->verbuf_dmamap)) { 1955665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf memory\n"); 1956665484d8SDoug Ambrisko return (ENOMEM); 1957665484d8SDoug Ambrisko } 1958665484d8SDoug Ambrisko bzero(sc->verbuf_mem, verbuf_size); 1959665484d8SDoug Ambrisko if (bus_dmamap_load(sc->verbuf_tag, sc->verbuf_dmamap, sc->verbuf_mem, 19608e727371SKashyap D Desai verbuf_size, mrsas_addr_cb, &sc->verbuf_phys_addr, 19618e727371SKashyap D Desai BUS_DMA_NOWAIT)) { 1962665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load verbuf DMA map\n"); 1963665484d8SDoug Ambrisko return (ENOMEM); 1964665484d8SDoug Ambrisko } 1965665484d8SDoug Ambrisko /* 1966665484d8SDoug Ambrisko * Allocate IO Request Frames 1967665484d8SDoug Ambrisko */ 1968665484d8SDoug Ambrisko io_req_size = sc->io_frames_alloc_sz; 19698e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19708e727371SKashyap D Desai 16, 0, 19718e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 19728e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19738e727371SKashyap D Desai NULL, NULL, 19748e727371SKashyap D Desai io_req_size, 19758e727371SKashyap D Desai 1, 19768e727371SKashyap D Desai io_req_size, 19778e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19788e727371SKashyap D Desai NULL, NULL, 1979665484d8SDoug Ambrisko &sc->io_request_tag)) { 1980665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create IO request tag\n"); 1981665484d8SDoug Ambrisko return (ENOMEM); 1982665484d8SDoug Ambrisko } 1983665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->io_request_tag, (void **)&sc->io_request_mem, 1984665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->io_request_dmamap)) { 1985665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc IO request memory\n"); 1986665484d8SDoug Ambrisko return (ENOMEM); 1987665484d8SDoug Ambrisko } 1988665484d8SDoug Ambrisko bzero(sc->io_request_mem, io_req_size); 1989665484d8SDoug Ambrisko if (bus_dmamap_load(sc->io_request_tag, sc->io_request_dmamap, 1990665484d8SDoug Ambrisko sc->io_request_mem, io_req_size, mrsas_addr_cb, 1991665484d8SDoug Ambrisko &sc->io_request_phys_addr, BUS_DMA_NOWAIT)) { 1992665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load IO request memory\n"); 1993665484d8SDoug Ambrisko return (ENOMEM); 1994665484d8SDoug Ambrisko } 1995665484d8SDoug Ambrisko /* 1996665484d8SDoug Ambrisko * Allocate Chain Frames 1997665484d8SDoug Ambrisko */ 1998665484d8SDoug Ambrisko chain_frame_size = sc->chain_frames_alloc_sz; 19998e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20008e727371SKashyap D Desai 4, 0, 20018e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20028e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20038e727371SKashyap D Desai NULL, NULL, 20048e727371SKashyap D Desai chain_frame_size, 20058e727371SKashyap D Desai 1, 20068e727371SKashyap D Desai chain_frame_size, 20078e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20088e727371SKashyap D Desai NULL, NULL, 2009665484d8SDoug Ambrisko &sc->chain_frame_tag)) { 2010665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create chain frame tag\n"); 2011665484d8SDoug Ambrisko return (ENOMEM); 2012665484d8SDoug Ambrisko } 2013665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->chain_frame_tag, (void **)&sc->chain_frame_mem, 2014665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->chain_frame_dmamap)) { 2015665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc chain frame memory\n"); 2016665484d8SDoug Ambrisko return (ENOMEM); 2017665484d8SDoug Ambrisko } 2018665484d8SDoug Ambrisko bzero(sc->chain_frame_mem, chain_frame_size); 2019665484d8SDoug Ambrisko if (bus_dmamap_load(sc->chain_frame_tag, sc->chain_frame_dmamap, 2020665484d8SDoug Ambrisko sc->chain_frame_mem, chain_frame_size, mrsas_addr_cb, 2021665484d8SDoug Ambrisko &sc->chain_frame_phys_addr, BUS_DMA_NOWAIT)) { 2022665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load chain frame memory\n"); 2023665484d8SDoug Ambrisko return (ENOMEM); 2024665484d8SDoug Ambrisko } 2025d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2026665484d8SDoug Ambrisko /* 2027665484d8SDoug Ambrisko * Allocate Reply Descriptor Array 2028665484d8SDoug Ambrisko */ 2029d18d1b47SKashyap D Desai reply_desc_size = sc->reply_alloc_sz * count; 20308e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20318e727371SKashyap D Desai 16, 0, 20328e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20338e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20348e727371SKashyap D Desai NULL, NULL, 20358e727371SKashyap D Desai reply_desc_size, 20368e727371SKashyap D Desai 1, 20378e727371SKashyap D Desai reply_desc_size, 20388e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20398e727371SKashyap D Desai NULL, NULL, 2040665484d8SDoug Ambrisko &sc->reply_desc_tag)) { 2041665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create reply descriptor tag\n"); 2042665484d8SDoug Ambrisko return (ENOMEM); 2043665484d8SDoug Ambrisko } 2044665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->reply_desc_tag, (void **)&sc->reply_desc_mem, 2045665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->reply_desc_dmamap)) { 2046665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc reply descriptor memory\n"); 2047665484d8SDoug Ambrisko return (ENOMEM); 2048665484d8SDoug Ambrisko } 2049665484d8SDoug Ambrisko if (bus_dmamap_load(sc->reply_desc_tag, sc->reply_desc_dmamap, 2050665484d8SDoug Ambrisko sc->reply_desc_mem, reply_desc_size, mrsas_addr_cb, 2051665484d8SDoug Ambrisko &sc->reply_desc_phys_addr, BUS_DMA_NOWAIT)) { 2052665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load reply descriptor memory\n"); 2053665484d8SDoug Ambrisko return (ENOMEM); 2054665484d8SDoug Ambrisko } 2055665484d8SDoug Ambrisko /* 2056665484d8SDoug Ambrisko * Allocate Sense Buffer Array. Keep in lower 4GB 2057665484d8SDoug Ambrisko */ 2058665484d8SDoug Ambrisko sense_size = sc->max_fw_cmds * MRSAS_SENSE_LEN; 20598e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20608e727371SKashyap D Desai 64, 0, 20618e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20628e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20638e727371SKashyap D Desai NULL, NULL, 20648e727371SKashyap D Desai sense_size, 20658e727371SKashyap D Desai 1, 20668e727371SKashyap D Desai sense_size, 20678e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20688e727371SKashyap D Desai NULL, NULL, 2069665484d8SDoug Ambrisko &sc->sense_tag)) { 2070665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf tag\n"); 2071665484d8SDoug Ambrisko return (ENOMEM); 2072665484d8SDoug Ambrisko } 2073665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->sense_tag, (void **)&sc->sense_mem, 2074665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->sense_dmamap)) { 2075665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf memory\n"); 2076665484d8SDoug Ambrisko return (ENOMEM); 2077665484d8SDoug Ambrisko } 2078665484d8SDoug Ambrisko if (bus_dmamap_load(sc->sense_tag, sc->sense_dmamap, 2079665484d8SDoug Ambrisko sc->sense_mem, sense_size, mrsas_addr_cb, &sc->sense_phys_addr, 2080665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 2081665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load sense buf memory\n"); 2082665484d8SDoug Ambrisko return (ENOMEM); 2083665484d8SDoug Ambrisko } 20842a1d3bcdSKashyap D Desai 2085665484d8SDoug Ambrisko /* 2086665484d8SDoug Ambrisko * Allocate for Event detail structure 2087665484d8SDoug Ambrisko */ 2088665484d8SDoug Ambrisko evt_detail_size = sizeof(struct mrsas_evt_detail); 20898e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20908e727371SKashyap D Desai 1, 0, 20918e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20928e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20938e727371SKashyap D Desai NULL, NULL, 20948e727371SKashyap D Desai evt_detail_size, 20958e727371SKashyap D Desai 1, 20968e727371SKashyap D Desai evt_detail_size, 20978e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20988e727371SKashyap D Desai NULL, NULL, 2099665484d8SDoug Ambrisko &sc->evt_detail_tag)) { 2100665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create Event detail tag\n"); 2101665484d8SDoug Ambrisko return (ENOMEM); 2102665484d8SDoug Ambrisko } 2103665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->evt_detail_tag, (void **)&sc->evt_detail_mem, 2104665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->evt_detail_dmamap)) { 2105665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc Event detail buffer memory\n"); 2106665484d8SDoug Ambrisko return (ENOMEM); 2107665484d8SDoug Ambrisko } 2108665484d8SDoug Ambrisko bzero(sc->evt_detail_mem, evt_detail_size); 2109665484d8SDoug Ambrisko if (bus_dmamap_load(sc->evt_detail_tag, sc->evt_detail_dmamap, 2110665484d8SDoug Ambrisko sc->evt_detail_mem, evt_detail_size, mrsas_addr_cb, 2111665484d8SDoug Ambrisko &sc->evt_detail_phys_addr, BUS_DMA_NOWAIT)) { 2112665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load Event detail buffer memory\n"); 2113665484d8SDoug Ambrisko return (ENOMEM); 2114665484d8SDoug Ambrisko } 211579b4460bSKashyap D Desai 211679b4460bSKashyap D Desai /* 211779b4460bSKashyap D Desai * Allocate for PD INFO structure 211879b4460bSKashyap D Desai */ 211979b4460bSKashyap D Desai pd_info_size = sizeof(struct mrsas_pd_info); 212079b4460bSKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 212179b4460bSKashyap D Desai 1, 0, 212279b4460bSKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 212379b4460bSKashyap D Desai BUS_SPACE_MAXADDR, 212479b4460bSKashyap D Desai NULL, NULL, 212579b4460bSKashyap D Desai pd_info_size, 212679b4460bSKashyap D Desai 1, 212779b4460bSKashyap D Desai pd_info_size, 212879b4460bSKashyap D Desai BUS_DMA_ALLOCNOW, 212979b4460bSKashyap D Desai NULL, NULL, 213079b4460bSKashyap D Desai &sc->pd_info_tag)) { 213179b4460bSKashyap D Desai device_printf(sc->mrsas_dev, "Cannot create PD INFO tag\n"); 213279b4460bSKashyap D Desai return (ENOMEM); 213379b4460bSKashyap D Desai } 213479b4460bSKashyap D Desai if (bus_dmamem_alloc(sc->pd_info_tag, (void **)&sc->pd_info_mem, 213579b4460bSKashyap D Desai BUS_DMA_NOWAIT, &sc->pd_info_dmamap)) { 213679b4460bSKashyap D Desai device_printf(sc->mrsas_dev, "Cannot alloc PD INFO buffer memory\n"); 213779b4460bSKashyap D Desai return (ENOMEM); 213879b4460bSKashyap D Desai } 213979b4460bSKashyap D Desai bzero(sc->pd_info_mem, pd_info_size); 214079b4460bSKashyap D Desai if (bus_dmamap_load(sc->pd_info_tag, sc->pd_info_dmamap, 214179b4460bSKashyap D Desai sc->pd_info_mem, pd_info_size, mrsas_addr_cb, 214279b4460bSKashyap D Desai &sc->pd_info_phys_addr, BUS_DMA_NOWAIT)) { 214379b4460bSKashyap D Desai device_printf(sc->mrsas_dev, "Cannot load PD INFO buffer memory\n"); 214479b4460bSKashyap D Desai return (ENOMEM); 214579b4460bSKashyap D Desai } 214679b4460bSKashyap D Desai 2147665484d8SDoug Ambrisko /* 2148665484d8SDoug Ambrisko * Create a dma tag for data buffers; size will be the maximum 2149665484d8SDoug Ambrisko * possible I/O size (280kB). 2150665484d8SDoug Ambrisko */ 21518e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 21528e727371SKashyap D Desai 1, 21538e727371SKashyap D Desai 0, 21548e727371SKashyap D Desai BUS_SPACE_MAXADDR, 21558e727371SKashyap D Desai BUS_SPACE_MAXADDR, 21568e727371SKashyap D Desai NULL, NULL, 2157*cd853791SKonstantin Belousov maxphys, 21583a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 2159*cd853791SKonstantin Belousov maxphys, 21608e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 21618e727371SKashyap D Desai busdma_lock_mutex, 21628e727371SKashyap D Desai &sc->io_lock, 2163665484d8SDoug Ambrisko &sc->data_tag)) { 2164665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create data dma tag\n"); 2165665484d8SDoug Ambrisko return (ENOMEM); 2166665484d8SDoug Ambrisko } 2167665484d8SDoug Ambrisko return (0); 2168665484d8SDoug Ambrisko } 2169665484d8SDoug Ambrisko 2170665484d8SDoug Ambrisko /* 2171665484d8SDoug Ambrisko * mrsas_addr_cb: Callback function of bus_dmamap_load() 21728e727371SKashyap D Desai * input: callback argument, machine dependent type 21738e727371SKashyap D Desai * that describes DMA segments, number of segments, error code 2174665484d8SDoug Ambrisko * 21758e727371SKashyap D Desai * This function is for the driver to receive mapping information resultant of 21768e727371SKashyap D Desai * the bus_dmamap_load(). The information is actually not being used, but the 21778e727371SKashyap D Desai * address is saved anyway. 2178665484d8SDoug Ambrisko */ 2179665484d8SDoug Ambrisko void 2180665484d8SDoug Ambrisko mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 2181665484d8SDoug Ambrisko { 2182665484d8SDoug Ambrisko bus_addr_t *addr; 2183665484d8SDoug Ambrisko 2184665484d8SDoug Ambrisko addr = arg; 2185665484d8SDoug Ambrisko *addr = segs[0].ds_addr; 2186665484d8SDoug Ambrisko } 2187665484d8SDoug Ambrisko 2188665484d8SDoug Ambrisko /* 2189665484d8SDoug Ambrisko * mrsas_setup_raidmap: Set up RAID map. 2190665484d8SDoug Ambrisko * input: Adapter instance soft state 2191665484d8SDoug Ambrisko * 2192665484d8SDoug Ambrisko * Allocate DMA memory for the RAID maps and perform setup. 2193665484d8SDoug Ambrisko */ 21948e727371SKashyap D Desai static int 21958e727371SKashyap D Desai mrsas_setup_raidmap(struct mrsas_softc *sc) 2196665484d8SDoug Ambrisko { 21974799d485SKashyap D Desai int i; 21984799d485SKashyap D Desai 21994799d485SKashyap D Desai for (i = 0; i < 2; i++) { 22004799d485SKashyap D Desai sc->ld_drv_map[i] = 22014799d485SKashyap D Desai (void *)malloc(sc->drv_map_sz, M_MRSAS, M_NOWAIT); 22024799d485SKashyap D Desai /* Do Error handling */ 22034799d485SKashyap D Desai if (!sc->ld_drv_map[i]) { 22044799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Could not allocate memory for local map"); 22054799d485SKashyap D Desai 22064799d485SKashyap D Desai if (i == 1) 22074799d485SKashyap D Desai free(sc->ld_drv_map[0], M_MRSAS); 22088e727371SKashyap D Desai /* ABORT driver initialization */ 22094799d485SKashyap D Desai goto ABORT; 22104799d485SKashyap D Desai } 22114799d485SKashyap D Desai } 22124799d485SKashyap D Desai 22138e727371SKashyap D Desai for (int i = 0; i < 2; i++) { 22148e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 22158e727371SKashyap D Desai 4, 0, 22168e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 22178e727371SKashyap D Desai BUS_SPACE_MAXADDR, 22188e727371SKashyap D Desai NULL, NULL, 22198e727371SKashyap D Desai sc->max_map_sz, 22208e727371SKashyap D Desai 1, 22218e727371SKashyap D Desai sc->max_map_sz, 22228e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 22238e727371SKashyap D Desai NULL, NULL, 2224665484d8SDoug Ambrisko &sc->raidmap_tag[i])) { 22254799d485SKashyap D Desai device_printf(sc->mrsas_dev, 22264799d485SKashyap D Desai "Cannot allocate raid map tag.\n"); 2227665484d8SDoug Ambrisko return (ENOMEM); 2228665484d8SDoug Ambrisko } 22294799d485SKashyap D Desai if (bus_dmamem_alloc(sc->raidmap_tag[i], 22304799d485SKashyap D Desai (void **)&sc->raidmap_mem[i], 2231665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->raidmap_dmamap[i])) { 22324799d485SKashyap D Desai device_printf(sc->mrsas_dev, 22334799d485SKashyap D Desai "Cannot allocate raidmap memory.\n"); 2234665484d8SDoug Ambrisko return (ENOMEM); 2235665484d8SDoug Ambrisko } 22364799d485SKashyap D Desai bzero(sc->raidmap_mem[i], sc->max_map_sz); 22374799d485SKashyap D Desai 2238665484d8SDoug Ambrisko if (bus_dmamap_load(sc->raidmap_tag[i], sc->raidmap_dmamap[i], 22394799d485SKashyap D Desai sc->raidmap_mem[i], sc->max_map_sz, 22404799d485SKashyap D Desai mrsas_addr_cb, &sc->raidmap_phys_addr[i], 2241665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 2242665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load raidmap memory.\n"); 2243665484d8SDoug Ambrisko return (ENOMEM); 2244665484d8SDoug Ambrisko } 2245665484d8SDoug Ambrisko if (!sc->raidmap_mem[i]) { 22464799d485SKashyap D Desai device_printf(sc->mrsas_dev, 22474799d485SKashyap D Desai "Cannot allocate memory for raid map.\n"); 2248665484d8SDoug Ambrisko return (ENOMEM); 2249665484d8SDoug Ambrisko } 2250665484d8SDoug Ambrisko } 2251665484d8SDoug Ambrisko 2252665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 2253665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 2254665484d8SDoug Ambrisko 2255665484d8SDoug Ambrisko return (0); 22564799d485SKashyap D Desai 22574799d485SKashyap D Desai ABORT: 22584799d485SKashyap D Desai return (1); 2259665484d8SDoug Ambrisko } 2260665484d8SDoug Ambrisko 2261a688fcd0SKashyap D Desai /** 2262a688fcd0SKashyap D Desai * megasas_setup_jbod_map - setup jbod map for FP seq_number. 2263a688fcd0SKashyap D Desai * @sc: Adapter soft state 2264a688fcd0SKashyap D Desai * 2265a688fcd0SKashyap D Desai * Return 0 on success. 2266a688fcd0SKashyap D Desai */ 2267a688fcd0SKashyap D Desai void 2268a688fcd0SKashyap D Desai megasas_setup_jbod_map(struct mrsas_softc *sc) 2269a688fcd0SKashyap D Desai { 2270a688fcd0SKashyap D Desai int i; 2271a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 2272a688fcd0SKashyap D Desai 2273a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 2274a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * (MAX_PHYSICAL_DEVICES - 1)); 2275a688fcd0SKashyap D Desai 2276a688fcd0SKashyap D Desai if (!sc->ctrl_info->adapterOperations3.useSeqNumJbodFP) { 2277a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2278a688fcd0SKashyap D Desai return; 2279a688fcd0SKashyap D Desai } 2280a688fcd0SKashyap D Desai if (sc->jbodmap_mem[0]) 2281a688fcd0SKashyap D Desai goto skip_alloc; 2282a688fcd0SKashyap D Desai 2283a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 2284a688fcd0SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 2285a688fcd0SKashyap D Desai 4, 0, 2286a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 2287a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR, 2288a688fcd0SKashyap D Desai NULL, NULL, 2289a688fcd0SKashyap D Desai pd_seq_map_sz, 2290a688fcd0SKashyap D Desai 1, 2291a688fcd0SKashyap D Desai pd_seq_map_sz, 2292a688fcd0SKashyap D Desai BUS_DMA_ALLOCNOW, 2293a688fcd0SKashyap D Desai NULL, NULL, 2294a688fcd0SKashyap D Desai &sc->jbodmap_tag[i])) { 2295a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2296a688fcd0SKashyap D Desai "Cannot allocate jbod map tag.\n"); 2297a688fcd0SKashyap D Desai return; 2298a688fcd0SKashyap D Desai } 2299a688fcd0SKashyap D Desai if (bus_dmamem_alloc(sc->jbodmap_tag[i], 2300a688fcd0SKashyap D Desai (void **)&sc->jbodmap_mem[i], 2301a688fcd0SKashyap D Desai BUS_DMA_NOWAIT, &sc->jbodmap_dmamap[i])) { 2302a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2303a688fcd0SKashyap D Desai "Cannot allocate jbod map memory.\n"); 2304a688fcd0SKashyap D Desai return; 2305a688fcd0SKashyap D Desai } 2306a688fcd0SKashyap D Desai bzero(sc->jbodmap_mem[i], pd_seq_map_sz); 2307a688fcd0SKashyap D Desai 2308a688fcd0SKashyap D Desai if (bus_dmamap_load(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i], 2309a688fcd0SKashyap D Desai sc->jbodmap_mem[i], pd_seq_map_sz, 2310a688fcd0SKashyap D Desai mrsas_addr_cb, &sc->jbodmap_phys_addr[i], 2311a688fcd0SKashyap D Desai BUS_DMA_NOWAIT)) { 2312a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot load jbod map memory.\n"); 2313a688fcd0SKashyap D Desai return; 2314a688fcd0SKashyap D Desai } 2315a688fcd0SKashyap D Desai if (!sc->jbodmap_mem[i]) { 2316a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2317a688fcd0SKashyap D Desai "Cannot allocate memory for jbod map.\n"); 2318a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2319a688fcd0SKashyap D Desai return; 2320a688fcd0SKashyap D Desai } 2321a688fcd0SKashyap D Desai } 2322a688fcd0SKashyap D Desai 2323a688fcd0SKashyap D Desai skip_alloc: 2324a688fcd0SKashyap D Desai if (!megasas_sync_pd_seq_num(sc, false) && 2325a688fcd0SKashyap D Desai !megasas_sync_pd_seq_num(sc, true)) 2326a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 1; 2327a688fcd0SKashyap D Desai else 2328a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2329a688fcd0SKashyap D Desai 2330a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Jbod map is supported\n"); 2331a688fcd0SKashyap D Desai } 2332a688fcd0SKashyap D Desai 23338e727371SKashyap D Desai /* 2334665484d8SDoug Ambrisko * mrsas_init_fw: Initialize Firmware 2335665484d8SDoug Ambrisko * input: Adapter soft state 2336665484d8SDoug Ambrisko * 23378e727371SKashyap D Desai * Calls transition_to_ready() to make sure Firmware is in operational state and 23388e727371SKashyap D Desai * calls mrsas_init_adapter() to send IOC_INIT command to Firmware. It 23398e727371SKashyap D Desai * issues internal commands to get the controller info after the IOC_INIT 23408e727371SKashyap D Desai * command response is received by Firmware. Note: code relating to 23418e727371SKashyap D Desai * get_pdlist, get_ld_list and max_sectors are currently not being used, it 23428e727371SKashyap D Desai * is left here as placeholder. 2343665484d8SDoug Ambrisko */ 23448e727371SKashyap D Desai static int 23458e727371SKashyap D Desai mrsas_init_fw(struct mrsas_softc *sc) 2346665484d8SDoug Ambrisko { 2347d18d1b47SKashyap D Desai 2348d18d1b47SKashyap D Desai int ret, loop, ocr = 0; 2349665484d8SDoug Ambrisko u_int32_t max_sectors_1; 2350665484d8SDoug Ambrisko u_int32_t max_sectors_2; 2351665484d8SDoug Ambrisko u_int32_t tmp_sectors; 23523d273176SKashyap D Desai u_int32_t scratch_pad_2, scratch_pad_3, scratch_pad_4; 2353d18d1b47SKashyap D Desai int msix_enable = 0; 2354d18d1b47SKashyap D Desai int fw_msix_count = 0; 2355821df4b9SKashyap D Desai int i, j; 2356665484d8SDoug Ambrisko 2357665484d8SDoug Ambrisko /* Make sure Firmware is ready */ 2358665484d8SDoug Ambrisko ret = mrsas_transition_to_ready(sc, ocr); 2359665484d8SDoug Ambrisko if (ret != SUCCESS) { 2360665484d8SDoug Ambrisko return (ret); 2361665484d8SDoug Ambrisko } 23622909aab4SKashyap D Desai if (sc->is_ventura || sc->is_aero) { 2363e315cf4dSKashyap D Desai scratch_pad_3 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad_3)); 23644ad83576SKashyap D Desai #if VD_EXT_DEBUG 23654ad83576SKashyap D Desai device_printf(sc->mrsas_dev, "scratch_pad_3 0x%x\n", scratch_pad_3); 23664ad83576SKashyap D Desai #endif 23674ad83576SKashyap D Desai sc->maxRaidMapSize = ((scratch_pad_3 >> 23684ad83576SKashyap D Desai MR_MAX_RAID_MAP_SIZE_OFFSET_SHIFT) & 23694ad83576SKashyap D Desai MR_MAX_RAID_MAP_SIZE_MASK); 23704ad83576SKashyap D Desai } 2371d18d1b47SKashyap D Desai /* MSI-x index 0- reply post host index register */ 2372d18d1b47SKashyap D Desai sc->msix_reg_offset[0] = MPI2_REPLY_POST_HOST_INDEX_OFFSET; 2373d18d1b47SKashyap D Desai /* Check if MSI-X is supported while in ready state */ 2374e315cf4dSKashyap D Desai msix_enable = (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)) & 0x4000000) >> 0x1a; 2375d18d1b47SKashyap D Desai 2376d18d1b47SKashyap D Desai if (msix_enable) { 2377e315cf4dSKashyap D Desai scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 2378d18d1b47SKashyap D Desai outbound_scratch_pad_2)); 2379d18d1b47SKashyap D Desai 2380d18d1b47SKashyap D Desai /* Check max MSI-X vectors */ 2381d18d1b47SKashyap D Desai if (sc->device_id == MRSAS_TBOLT) { 2382d18d1b47SKashyap D Desai sc->msix_vectors = (scratch_pad_2 2383d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_OFFSET) + 1; 2384d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2385d18d1b47SKashyap D Desai } else { 2386d18d1b47SKashyap D Desai /* Invader/Fury supports 96 MSI-X vectors */ 2387d18d1b47SKashyap D Desai sc->msix_vectors = ((scratch_pad_2 2388d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_EXT_OFFSET) 2389d18d1b47SKashyap D Desai >> MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT) + 1; 2390d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2391d18d1b47SKashyap D Desai 23927aade8bfSKashyap D Desai if ((sc->mrsas_gen3_ctrl && (sc->msix_vectors > 8)) || 23932909aab4SKashyap D Desai ((sc->is_ventura || sc->is_aero) && (sc->msix_vectors > 16))) 23947aade8bfSKashyap D Desai sc->msix_combined = true; 23957aade8bfSKashyap D Desai /* 23967aade8bfSKashyap D Desai * Save 1-15 reply post index 23977aade8bfSKashyap D Desai * address to local memory Index 0 23987aade8bfSKashyap D Desai * is already saved from reg offset 23997aade8bfSKashyap D Desai * MPI2_REPLY_POST_HOST_INDEX_OFFSET 24007aade8bfSKashyap D Desai */ 2401d18d1b47SKashyap D Desai for (loop = 1; loop < MR_MAX_MSIX_REG_ARRAY; 2402d18d1b47SKashyap D Desai loop++) { 2403d18d1b47SKashyap D Desai sc->msix_reg_offset[loop] = 2404d18d1b47SKashyap D Desai MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET + 2405d18d1b47SKashyap D Desai (loop * 0x10); 2406d18d1b47SKashyap D Desai } 2407d18d1b47SKashyap D Desai } 2408d18d1b47SKashyap D Desai 2409d18d1b47SKashyap D Desai /* Don't bother allocating more MSI-X vectors than cpus */ 2410d18d1b47SKashyap D Desai sc->msix_vectors = min(sc->msix_vectors, 2411d18d1b47SKashyap D Desai mp_ncpus); 2412d18d1b47SKashyap D Desai 2413d18d1b47SKashyap D Desai /* Allocate MSI-x vectors */ 2414d18d1b47SKashyap D Desai if (mrsas_allocate_msix(sc) == SUCCESS) 2415d18d1b47SKashyap D Desai sc->msix_enable = 1; 2416d18d1b47SKashyap D Desai else 2417d18d1b47SKashyap D Desai sc->msix_enable = 0; 2418d18d1b47SKashyap D Desai 2419d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports <%d> MSIX vector," 2420d18d1b47SKashyap D Desai "Online CPU %d Current MSIX <%d>\n", 2421d18d1b47SKashyap D Desai fw_msix_count, mp_ncpus, sc->msix_vectors); 2422d18d1b47SKashyap D Desai } 24237aade8bfSKashyap D Desai /* 24247aade8bfSKashyap D Desai * MSI-X host index 0 is common for all adapter. 24257aade8bfSKashyap D Desai * It is used for all MPT based Adapters. 24267aade8bfSKashyap D Desai */ 24277aade8bfSKashyap D Desai if (sc->msix_combined) { 24287aade8bfSKashyap D Desai sc->msix_reg_offset[0] = 24297aade8bfSKashyap D Desai MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET; 24307aade8bfSKashyap D Desai } 2431665484d8SDoug Ambrisko if (mrsas_init_adapter(sc) != SUCCESS) { 2432665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Adapter initialize Fail.\n"); 2433665484d8SDoug Ambrisko return (1); 2434665484d8SDoug Ambrisko } 243579b4460bSKashyap D Desai 24362909aab4SKashyap D Desai if (sc->is_ventura || sc->is_aero) { 2437e315cf4dSKashyap D Desai scratch_pad_4 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 24383d273176SKashyap D Desai outbound_scratch_pad_4)); 24393d273176SKashyap D Desai if ((scratch_pad_4 & MR_NVME_PAGE_SIZE_MASK) >= MR_DEFAULT_NVME_PAGE_SHIFT) 24403d273176SKashyap D Desai sc->nvme_page_size = 1 << (scratch_pad_4 & MR_NVME_PAGE_SIZE_MASK); 24413d273176SKashyap D Desai 24423d273176SKashyap D Desai device_printf(sc->mrsas_dev, "NVME page size\t: (%d)\n", sc->nvme_page_size); 24433d273176SKashyap D Desai } 24443d273176SKashyap D Desai 2445665484d8SDoug Ambrisko /* Allocate internal commands for pass-thru */ 2446665484d8SDoug Ambrisko if (mrsas_alloc_mfi_cmds(sc) != SUCCESS) { 2447665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Allocate MFI cmd failed.\n"); 2448665484d8SDoug Ambrisko return (1); 2449665484d8SDoug Ambrisko } 2450af51c29fSKashyap D Desai sc->ctrl_info = malloc(sizeof(struct mrsas_ctrl_info), M_MRSAS, M_NOWAIT); 2451af51c29fSKashyap D Desai if (!sc->ctrl_info) { 2452af51c29fSKashyap D Desai device_printf(sc->mrsas_dev, "Malloc for ctrl_info failed.\n"); 2453af51c29fSKashyap D Desai return (1); 2454af51c29fSKashyap D Desai } 24554799d485SKashyap D Desai /* 24568e727371SKashyap D Desai * Get the controller info from FW, so that the MAX VD support 24578e727371SKashyap D Desai * availability can be decided. 24584799d485SKashyap D Desai */ 2459af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 24604799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Unable to get FW ctrl_info.\n"); 2461af51c29fSKashyap D Desai return (1); 24624799d485SKashyap D Desai } 246377cf7df8SKashyap D Desai sc->secure_jbod_support = 2464af51c29fSKashyap D Desai (u_int8_t)sc->ctrl_info->adapterOperations3.supportSecurityonJBOD; 246577cf7df8SKashyap D Desai 246677cf7df8SKashyap D Desai if (sc->secure_jbod_support) 246777cf7df8SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports SED \n"); 246877cf7df8SKashyap D Desai 2469a688fcd0SKashyap D Desai if (sc->use_seqnum_jbod_fp) 2470a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports JBOD Map \n"); 2471a688fcd0SKashyap D Desai 2472c376f864SKashyap D Desai if (sc->support_morethan256jbod) 2473c376f864SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports JBOD Map Ext \n"); 2474c376f864SKashyap D Desai 2475665484d8SDoug Ambrisko if (mrsas_setup_raidmap(sc) != SUCCESS) { 2476a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Error: RAID map setup FAILED !!! " 2477a688fcd0SKashyap D Desai "There seems to be some problem in the controller\n" 2478a688fcd0SKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 2479665484d8SDoug Ambrisko } 2480a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 2481a688fcd0SKashyap D Desai 248279b4460bSKashyap D Desai memset(sc->target_list, 0, 248379b4460bSKashyap D Desai MRSAS_MAX_TM_TARGETS * sizeof(struct mrsas_target)); 248479b4460bSKashyap D Desai for (i = 0; i < MRSAS_MAX_TM_TARGETS; i++) 248579b4460bSKashyap D Desai sc->target_list[i].target_id = 0xffff; 248679b4460bSKashyap D Desai 2487665484d8SDoug Ambrisko /* For pass-thru, get PD/LD list and controller info */ 24884799d485SKashyap D Desai memset(sc->pd_list, 0, 24894799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 2490a688fcd0SKashyap D Desai if (mrsas_get_pd_list(sc) != SUCCESS) { 2491a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get PD list failed.\n"); 2492a688fcd0SKashyap D Desai return (1); 2493a688fcd0SKashyap D Desai } 24944799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS); 2495a688fcd0SKashyap D Desai if (mrsas_get_ld_list(sc) != SUCCESS) { 2496a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get LD lsit failed.\n"); 2497a688fcd0SKashyap D Desai return (1); 2498a688fcd0SKashyap D Desai } 2499821df4b9SKashyap D Desai 25002909aab4SKashyap D Desai if ((sc->is_ventura || sc->is_aero) && sc->drv_stream_detection) { 2501821df4b9SKashyap D Desai sc->streamDetectByLD = malloc(sizeof(PTR_LD_STREAM_DETECT) * 2502821df4b9SKashyap D Desai MAX_LOGICAL_DRIVES_EXT, M_MRSAS, M_NOWAIT); 2503821df4b9SKashyap D Desai if (!sc->streamDetectByLD) { 2504821df4b9SKashyap D Desai device_printf(sc->mrsas_dev, 2505821df4b9SKashyap D Desai "unable to allocate stream detection for pool of LDs\n"); 2506821df4b9SKashyap D Desai return (1); 2507821df4b9SKashyap D Desai } 2508821df4b9SKashyap D Desai for (i = 0; i < MAX_LOGICAL_DRIVES_EXT; ++i) { 2509821df4b9SKashyap D Desai sc->streamDetectByLD[i] = malloc(sizeof(LD_STREAM_DETECT), M_MRSAS, M_NOWAIT); 2510821df4b9SKashyap D Desai if (!sc->streamDetectByLD[i]) { 2511821df4b9SKashyap D Desai device_printf(sc->mrsas_dev, "unable to allocate stream detect by LD\n"); 2512821df4b9SKashyap D Desai for (j = 0; j < i; ++j) 2513821df4b9SKashyap D Desai free(sc->streamDetectByLD[j], M_MRSAS); 2514821df4b9SKashyap D Desai free(sc->streamDetectByLD, M_MRSAS); 2515821df4b9SKashyap D Desai sc->streamDetectByLD = NULL; 2516821df4b9SKashyap D Desai return (1); 2517821df4b9SKashyap D Desai } 2518821df4b9SKashyap D Desai memset(sc->streamDetectByLD[i], 0, sizeof(LD_STREAM_DETECT)); 2519821df4b9SKashyap D Desai sc->streamDetectByLD[i]->mruBitMap = MR_STREAM_BITMAP; 2520821df4b9SKashyap D Desai } 2521821df4b9SKashyap D Desai } 2522821df4b9SKashyap D Desai 2523665484d8SDoug Ambrisko /* 25248e727371SKashyap D Desai * Compute the max allowed sectors per IO: The controller info has 25258e727371SKashyap D Desai * two limits on max sectors. Driver should use the minimum of these 25268e727371SKashyap D Desai * two. 2527665484d8SDoug Ambrisko * 2528665484d8SDoug Ambrisko * 1 << stripe_sz_ops.min = max sectors per strip 2529665484d8SDoug Ambrisko * 25308e727371SKashyap D Desai * Note that older firmwares ( < FW ver 30) didn't report information to 25318e727371SKashyap D Desai * calculate max_sectors_1. So the number ended up as zero always. 2532665484d8SDoug Ambrisko */ 2533665484d8SDoug Ambrisko tmp_sectors = 0; 2534af51c29fSKashyap D Desai max_sectors_1 = (1 << sc->ctrl_info->stripe_sz_ops.min) * 2535af51c29fSKashyap D Desai sc->ctrl_info->max_strips_per_io; 2536af51c29fSKashyap D Desai max_sectors_2 = sc->ctrl_info->max_request_size; 2537665484d8SDoug Ambrisko tmp_sectors = min(max_sectors_1, max_sectors_2); 25384799d485SKashyap D Desai sc->max_sectors_per_req = sc->max_num_sge * MRSAS_PAGE_SIZE / 512; 25394799d485SKashyap D Desai 25404799d485SKashyap D Desai if (tmp_sectors && (sc->max_sectors_per_req > tmp_sectors)) 25414799d485SKashyap D Desai sc->max_sectors_per_req = tmp_sectors; 25424799d485SKashyap D Desai 2543665484d8SDoug Ambrisko sc->disableOnlineCtrlReset = 2544af51c29fSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 2545665484d8SDoug Ambrisko sc->UnevenSpanSupport = 2546af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations2.supportUnevenSpans; 2547665484d8SDoug Ambrisko if (sc->UnevenSpanSupport) { 25488e727371SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports: UnevenSpanSupport=%x\n\n", 2549665484d8SDoug Ambrisko sc->UnevenSpanSupport); 25504799d485SKashyap D Desai 2551665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 2552665484d8SDoug Ambrisko sc->fast_path_io = 1; 2553665484d8SDoug Ambrisko else 2554665484d8SDoug Ambrisko sc->fast_path_io = 0; 2555665484d8SDoug Ambrisko } 25565437c8b8SKashyap D Desai 25575437c8b8SKashyap D Desai device_printf(sc->mrsas_dev, "max_fw_cmds: %u max_scsi_cmds: %u\n", 25585437c8b8SKashyap D Desai sc->max_fw_cmds, sc->max_scsi_cmds); 2559665484d8SDoug Ambrisko return (0); 2560665484d8SDoug Ambrisko } 2561665484d8SDoug Ambrisko 25628e727371SKashyap D Desai /* 2563665484d8SDoug Ambrisko * mrsas_init_adapter: Initializes the adapter/controller 2564665484d8SDoug Ambrisko * input: Adapter soft state 2565665484d8SDoug Ambrisko * 2566665484d8SDoug Ambrisko * Prepares for the issuing of the IOC Init cmd to FW for initializing the 2567665484d8SDoug Ambrisko * ROC/controller. The FW register is read to determined the number of 2568665484d8SDoug Ambrisko * commands that is supported. All memory allocations for IO is based on 2569665484d8SDoug Ambrisko * max_cmd. Appropriate calculations are performed in this function. 2570665484d8SDoug Ambrisko */ 25718e727371SKashyap D Desai int 25728e727371SKashyap D Desai mrsas_init_adapter(struct mrsas_softc *sc) 2573665484d8SDoug Ambrisko { 2574665484d8SDoug Ambrisko uint32_t status; 25752a1d3bcdSKashyap D Desai u_int32_t scratch_pad_2; 2576665484d8SDoug Ambrisko int ret; 2577d18d1b47SKashyap D Desai int i = 0; 2578665484d8SDoug Ambrisko 2579665484d8SDoug Ambrisko /* Read FW status register */ 2580e315cf4dSKashyap D Desai status = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2581665484d8SDoug Ambrisko 2582665484d8SDoug Ambrisko sc->max_fw_cmds = status & MRSAS_FWSTATE_MAXCMD_MASK; 2583665484d8SDoug Ambrisko 2584665484d8SDoug Ambrisko /* Decrement the max supported by 1, to correlate with FW */ 2585665484d8SDoug Ambrisko sc->max_fw_cmds = sc->max_fw_cmds - 1; 258654f784f5SKashyap D Desai sc->max_scsi_cmds = sc->max_fw_cmds - MRSAS_MAX_MFI_CMDS; 2587665484d8SDoug Ambrisko 2588665484d8SDoug Ambrisko /* Determine allocation size of command frames */ 25892a1d3bcdSKashyap D Desai sc->reply_q_depth = ((sc->max_fw_cmds + 1 + 15) / 16 * 16) * 2; 25902a1d3bcdSKashyap D Desai sc->request_alloc_sz = sizeof(MRSAS_REQUEST_DESCRIPTOR_UNION) * sc->max_fw_cmds; 2591665484d8SDoug Ambrisko sc->reply_alloc_sz = sizeof(MPI2_REPLY_DESCRIPTORS_UNION) * (sc->reply_q_depth); 25922a1d3bcdSKashyap D Desai sc->io_frames_alloc_sz = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE + 25932a1d3bcdSKashyap D Desai (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * (sc->max_fw_cmds + 1)); 2594e315cf4dSKashyap D Desai scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 25953a3fc6cbSKashyap D Desai outbound_scratch_pad_2)); 25963a3fc6cbSKashyap D Desai /* 25973a3fc6cbSKashyap D Desai * If scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK is set, 25983a3fc6cbSKashyap D Desai * Firmware support extended IO chain frame which is 4 time more 25993a3fc6cbSKashyap D Desai * than legacy Firmware. Legacy Firmware - Frame size is (8 * 128) = 26003a3fc6cbSKashyap D Desai * 1K 1M IO Firmware - Frame size is (8 * 128 * 4) = 4K 26013a3fc6cbSKashyap D Desai */ 26023a3fc6cbSKashyap D Desai if (scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK) 26033a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 26043a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 26053a3fc6cbSKashyap D Desai * MEGASAS_1MB_IO; 26063a3fc6cbSKashyap D Desai else 26073a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 26083a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 26093a3fc6cbSKashyap D Desai * MEGASAS_256K_IO; 26103a3fc6cbSKashyap D Desai 26112a1d3bcdSKashyap D Desai sc->chain_frames_alloc_sz = sc->max_chain_frame_sz * sc->max_fw_cmds; 2612665484d8SDoug Ambrisko sc->max_sge_in_main_msg = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2613665484d8SDoug Ambrisko offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL)) / 16; 2614665484d8SDoug Ambrisko 26153a3fc6cbSKashyap D Desai sc->max_sge_in_chain = sc->max_chain_frame_sz / sizeof(MPI2_SGE_IO_UNION); 2616665484d8SDoug Ambrisko sc->max_num_sge = sc->max_sge_in_main_msg + sc->max_sge_in_chain - 2; 2617665484d8SDoug Ambrisko 26182a1d3bcdSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, 26192a1d3bcdSKashyap D Desai "max sge: 0x%x, max chain frame size: 0x%x, " 26202a1d3bcdSKashyap D Desai "max fw cmd: 0x%x\n", sc->max_num_sge, 26212a1d3bcdSKashyap D Desai sc->max_chain_frame_sz, sc->max_fw_cmds); 26223a3fc6cbSKashyap D Desai 2623665484d8SDoug Ambrisko /* Used for pass thru MFI frame (DCMD) */ 2624665484d8SDoug Ambrisko sc->chain_offset_mfi_pthru = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 16; 2625665484d8SDoug Ambrisko 2626665484d8SDoug Ambrisko sc->chain_offset_io_request = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2627665484d8SDoug Ambrisko sizeof(MPI2_SGE_IO_UNION)) / 16; 2628665484d8SDoug Ambrisko 2629d18d1b47SKashyap D Desai int count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 26308e727371SKashyap D Desai 2631d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 2632d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 2633665484d8SDoug Ambrisko 2634665484d8SDoug Ambrisko ret = mrsas_alloc_mem(sc); 2635665484d8SDoug Ambrisko if (ret != SUCCESS) 2636665484d8SDoug Ambrisko return (ret); 2637665484d8SDoug Ambrisko 2638665484d8SDoug Ambrisko ret = mrsas_alloc_mpt_cmds(sc); 2639665484d8SDoug Ambrisko if (ret != SUCCESS) 2640665484d8SDoug Ambrisko return (ret); 2641665484d8SDoug Ambrisko 2642665484d8SDoug Ambrisko ret = mrsas_ioc_init(sc); 2643665484d8SDoug Ambrisko if (ret != SUCCESS) 2644665484d8SDoug Ambrisko return (ret); 2645665484d8SDoug Ambrisko 2646665484d8SDoug Ambrisko return (0); 2647665484d8SDoug Ambrisko } 2648665484d8SDoug Ambrisko 26498e727371SKashyap D Desai /* 2650665484d8SDoug Ambrisko * mrsas_alloc_ioc_cmd: Allocates memory for IOC Init command 2651665484d8SDoug Ambrisko * input: Adapter soft state 2652665484d8SDoug Ambrisko * 2653665484d8SDoug Ambrisko * Allocates for the IOC Init cmd to FW to initialize the ROC/controller. 2654665484d8SDoug Ambrisko */ 26558e727371SKashyap D Desai int 26568e727371SKashyap D Desai mrsas_alloc_ioc_cmd(struct mrsas_softc *sc) 2657665484d8SDoug Ambrisko { 2658665484d8SDoug Ambrisko int ioc_init_size; 2659665484d8SDoug Ambrisko 2660665484d8SDoug Ambrisko /* Allocate IOC INIT command */ 2661665484d8SDoug Ambrisko ioc_init_size = 1024 + sizeof(MPI2_IOC_INIT_REQUEST); 26628e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 26638e727371SKashyap D Desai 1, 0, 26648e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 26658e727371SKashyap D Desai BUS_SPACE_MAXADDR, 26668e727371SKashyap D Desai NULL, NULL, 26678e727371SKashyap D Desai ioc_init_size, 26688e727371SKashyap D Desai 1, 26698e727371SKashyap D Desai ioc_init_size, 26708e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 26718e727371SKashyap D Desai NULL, NULL, 2672665484d8SDoug Ambrisko &sc->ioc_init_tag)) { 2673665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init tag\n"); 2674665484d8SDoug Ambrisko return (ENOMEM); 2675665484d8SDoug Ambrisko } 2676665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ioc_init_tag, (void **)&sc->ioc_init_mem, 2677665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ioc_init_dmamap)) { 2678665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init cmd mem\n"); 2679665484d8SDoug Ambrisko return (ENOMEM); 2680665484d8SDoug Ambrisko } 2681665484d8SDoug Ambrisko bzero(sc->ioc_init_mem, ioc_init_size); 2682665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ioc_init_tag, sc->ioc_init_dmamap, 2683665484d8SDoug Ambrisko sc->ioc_init_mem, ioc_init_size, mrsas_addr_cb, 2684665484d8SDoug Ambrisko &sc->ioc_init_phys_mem, BUS_DMA_NOWAIT)) { 2685665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ioc init cmd mem\n"); 2686665484d8SDoug Ambrisko return (ENOMEM); 2687665484d8SDoug Ambrisko } 2688665484d8SDoug Ambrisko return (0); 2689665484d8SDoug Ambrisko } 2690665484d8SDoug Ambrisko 26918e727371SKashyap D Desai /* 2692665484d8SDoug Ambrisko * mrsas_free_ioc_cmd: Allocates memory for IOC Init command 2693665484d8SDoug Ambrisko * input: Adapter soft state 2694665484d8SDoug Ambrisko * 2695665484d8SDoug Ambrisko * Deallocates memory of the IOC Init cmd. 2696665484d8SDoug Ambrisko */ 26978e727371SKashyap D Desai void 26988e727371SKashyap D Desai mrsas_free_ioc_cmd(struct mrsas_softc *sc) 2699665484d8SDoug Ambrisko { 2700665484d8SDoug Ambrisko if (sc->ioc_init_phys_mem) 2701665484d8SDoug Ambrisko bus_dmamap_unload(sc->ioc_init_tag, sc->ioc_init_dmamap); 2702665484d8SDoug Ambrisko if (sc->ioc_init_mem != NULL) 2703665484d8SDoug Ambrisko bus_dmamem_free(sc->ioc_init_tag, sc->ioc_init_mem, sc->ioc_init_dmamap); 2704665484d8SDoug Ambrisko if (sc->ioc_init_tag != NULL) 2705665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ioc_init_tag); 2706665484d8SDoug Ambrisko } 2707665484d8SDoug Ambrisko 27088e727371SKashyap D Desai /* 2709665484d8SDoug Ambrisko * mrsas_ioc_init: Sends IOC Init command to FW 2710665484d8SDoug Ambrisko * input: Adapter soft state 2711665484d8SDoug Ambrisko * 2712665484d8SDoug Ambrisko * Issues the IOC Init cmd to FW to initialize the ROC/controller. 2713665484d8SDoug Ambrisko */ 27148e727371SKashyap D Desai int 27158e727371SKashyap D Desai mrsas_ioc_init(struct mrsas_softc *sc) 2716665484d8SDoug Ambrisko { 2717665484d8SDoug Ambrisko struct mrsas_init_frame *init_frame; 2718665484d8SDoug Ambrisko pMpi2IOCInitRequest_t IOCInitMsg; 2719665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION req_desc; 2720e80341d5SKashyap D Desai u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 2721665484d8SDoug Ambrisko bus_addr_t phys_addr; 2722665484d8SDoug Ambrisko int i, retcode = 0; 2723d993dd83SKashyap D Desai u_int32_t scratch_pad_2; 2724665484d8SDoug Ambrisko 2725665484d8SDoug Ambrisko /* Allocate memory for the IOC INIT command */ 2726665484d8SDoug Ambrisko if (mrsas_alloc_ioc_cmd(sc)) { 2727665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate IOC command.\n"); 2728665484d8SDoug Ambrisko return (1); 2729665484d8SDoug Ambrisko } 2730d993dd83SKashyap D Desai 2731d993dd83SKashyap D Desai if (!sc->block_sync_cache) { 2732e315cf4dSKashyap D Desai scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 2733d993dd83SKashyap D Desai outbound_scratch_pad_2)); 2734d993dd83SKashyap D Desai sc->fw_sync_cache_support = (scratch_pad_2 & 2735d993dd83SKashyap D Desai MR_CAN_HANDLE_SYNC_CACHE_OFFSET) ? 1 : 0; 2736d993dd83SKashyap D Desai } 2737d993dd83SKashyap D Desai 2738665484d8SDoug Ambrisko IOCInitMsg = (pMpi2IOCInitRequest_t)(((char *)sc->ioc_init_mem) + 1024); 2739665484d8SDoug Ambrisko IOCInitMsg->Function = MPI2_FUNCTION_IOC_INIT; 2740665484d8SDoug Ambrisko IOCInitMsg->WhoInit = MPI2_WHOINIT_HOST_DRIVER; 2741665484d8SDoug Ambrisko IOCInitMsg->MsgVersion = MPI2_VERSION; 2742665484d8SDoug Ambrisko IOCInitMsg->HeaderVersion = MPI2_HEADER_VERSION; 2743665484d8SDoug Ambrisko IOCInitMsg->SystemRequestFrameSize = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE / 4; 2744665484d8SDoug Ambrisko IOCInitMsg->ReplyDescriptorPostQueueDepth = sc->reply_q_depth; 2745665484d8SDoug Ambrisko IOCInitMsg->ReplyDescriptorPostQueueAddress = sc->reply_desc_phys_addr; 2746665484d8SDoug Ambrisko IOCInitMsg->SystemRequestFrameBaseAddress = sc->io_request_phys_addr; 2747d18d1b47SKashyap D Desai IOCInitMsg->HostMSIxVectors = (sc->msix_vectors > 0 ? sc->msix_vectors : 0); 27483d273176SKashyap D Desai IOCInitMsg->HostPageSize = MR_DEFAULT_NVME_PAGE_SHIFT; 2749665484d8SDoug Ambrisko 2750665484d8SDoug Ambrisko init_frame = (struct mrsas_init_frame *)sc->ioc_init_mem; 2751665484d8SDoug Ambrisko init_frame->cmd = MFI_CMD_INIT; 2752665484d8SDoug Ambrisko init_frame->cmd_status = 0xFF; 2753665484d8SDoug Ambrisko init_frame->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 2754665484d8SDoug Ambrisko 2755d18d1b47SKashyap D Desai /* driver support Extended MSIX */ 27562909aab4SKashyap D Desai if (sc->mrsas_gen3_ctrl || sc->is_ventura || sc->is_aero) { 2757d18d1b47SKashyap D Desai init_frame->driver_operations. 2758d18d1b47SKashyap D Desai mfi_capabilities.support_additional_msix = 1; 2759d18d1b47SKashyap D Desai } 2760665484d8SDoug Ambrisko if (sc->verbuf_mem) { 2761665484d8SDoug Ambrisko snprintf((char *)sc->verbuf_mem, strlen(MRSAS_VERSION) + 2, "%s\n", 2762665484d8SDoug Ambrisko MRSAS_VERSION); 2763665484d8SDoug Ambrisko init_frame->driver_ver_lo = (bus_addr_t)sc->verbuf_phys_addr; 2764665484d8SDoug Ambrisko init_frame->driver_ver_hi = 0; 2765665484d8SDoug Ambrisko } 276616dc2814SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ndrive_r1_lb = 1; 27674799d485SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_max_255lds = 1; 276877cf7df8SKashyap D Desai init_frame->driver_operations.mfi_capabilities.security_protocol_cmds_fw = 1; 27693a3fc6cbSKashyap D Desai if (sc->max_chain_frame_sz > MEGASAS_CHAIN_FRAME_SZ_MIN) 27703a3fc6cbSKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ext_io_size = 1; 2771665484d8SDoug Ambrisko phys_addr = (bus_addr_t)sc->ioc_init_phys_mem + 1024; 2772665484d8SDoug Ambrisko init_frame->queue_info_new_phys_addr_lo = phys_addr; 2773665484d8SDoug Ambrisko init_frame->data_xfer_len = sizeof(Mpi2IOCInitRequest_t); 2774665484d8SDoug Ambrisko 2775665484d8SDoug Ambrisko req_desc.addr.Words = (bus_addr_t)sc->ioc_init_phys_mem; 2776665484d8SDoug Ambrisko req_desc.MFAIo.RequestFlags = 2777665484d8SDoug Ambrisko (MRSAS_REQ_DESCRIPT_FLAGS_MFA << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 2778665484d8SDoug Ambrisko 2779665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2780665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Issuing IOC INIT command to FW.\n"); 2781b518670cSKashyap D Desai mrsas_write_64bit_req_desc(sc, req_desc.addr.u.low, req_desc.addr.u.high); 2782665484d8SDoug Ambrisko 2783665484d8SDoug Ambrisko /* 2784665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 2785665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 2786665484d8SDoug Ambrisko * this is only 1 millisecond. 2787665484d8SDoug Ambrisko */ 2788665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) { 2789665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 2790665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2791665484d8SDoug Ambrisko DELAY(1000); 2792665484d8SDoug Ambrisko else 2793665484d8SDoug Ambrisko break; 2794665484d8SDoug Ambrisko } 2795665484d8SDoug Ambrisko } 2796665484d8SDoug Ambrisko if (init_frame->cmd_status == 0) 2797665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2798665484d8SDoug Ambrisko "IOC INIT response received from FW.\n"); 27998e727371SKashyap D Desai else { 2800665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2801665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init timed out after %d seconds.\n", max_wait); 2802665484d8SDoug Ambrisko else 2803665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init failed, status = 0x%x\n", init_frame->cmd_status); 2804665484d8SDoug Ambrisko retcode = 1; 2805665484d8SDoug Ambrisko } 2806665484d8SDoug Ambrisko 2807b518670cSKashyap D Desai if (sc->is_aero) { 2808e315cf4dSKashyap D Desai scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 2809b518670cSKashyap D Desai outbound_scratch_pad_2)); 2810b518670cSKashyap D Desai sc->atomic_desc_support = (scratch_pad_2 & 2811b518670cSKashyap D Desai MR_ATOMIC_DESCRIPTOR_SUPPORT_OFFSET) ? 1 : 0; 2812b518670cSKashyap D Desai device_printf(sc->mrsas_dev, "FW supports atomic descriptor: %s\n", 2813b518670cSKashyap D Desai sc->atomic_desc_support ? "Yes" : "No"); 2814b518670cSKashyap D Desai } 2815b518670cSKashyap D Desai 2816665484d8SDoug Ambrisko mrsas_free_ioc_cmd(sc); 2817665484d8SDoug Ambrisko return (retcode); 2818665484d8SDoug Ambrisko } 2819665484d8SDoug Ambrisko 28208e727371SKashyap D Desai /* 2821665484d8SDoug Ambrisko * mrsas_alloc_mpt_cmds: Allocates the command packets 2822665484d8SDoug Ambrisko * input: Adapter instance soft state 2823665484d8SDoug Ambrisko * 2824665484d8SDoug Ambrisko * This function allocates the internal commands for IOs. Each command that is 28258e727371SKashyap D Desai * issued to FW is wrapped in a local data structure called mrsas_mpt_cmd. An 28268e727371SKashyap D Desai * array is allocated with mrsas_mpt_cmd context. The free commands are 2827665484d8SDoug Ambrisko * maintained in a linked list (cmd pool). SMID value range is from 1 to 2828665484d8SDoug Ambrisko * max_fw_cmds. 2829665484d8SDoug Ambrisko */ 28308e727371SKashyap D Desai int 28318e727371SKashyap D Desai mrsas_alloc_mpt_cmds(struct mrsas_softc *sc) 2832665484d8SDoug Ambrisko { 2833665484d8SDoug Ambrisko int i, j; 28342a1d3bcdSKashyap D Desai u_int32_t max_fw_cmds, count; 2835665484d8SDoug Ambrisko struct mrsas_mpt_cmd *cmd; 2836665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 2837665484d8SDoug Ambrisko u_int32_t offset, chain_offset, sense_offset; 2838665484d8SDoug Ambrisko bus_addr_t io_req_base_phys, chain_frame_base_phys, sense_base_phys; 2839665484d8SDoug Ambrisko u_int8_t *io_req_base, *chain_frame_base, *sense_base; 2840665484d8SDoug Ambrisko 28412a1d3bcdSKashyap D Desai max_fw_cmds = sc->max_fw_cmds; 2842665484d8SDoug Ambrisko 2843665484d8SDoug Ambrisko sc->req_desc = malloc(sc->request_alloc_sz, M_MRSAS, M_NOWAIT); 2844665484d8SDoug Ambrisko if (!sc->req_desc) { 2845665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Out of memory, cannot alloc req desc\n"); 2846665484d8SDoug Ambrisko return (ENOMEM); 2847665484d8SDoug Ambrisko } 2848665484d8SDoug Ambrisko memset(sc->req_desc, 0, sc->request_alloc_sz); 2849665484d8SDoug Ambrisko 2850665484d8SDoug Ambrisko /* 28518e727371SKashyap D Desai * sc->mpt_cmd_list is an array of struct mrsas_mpt_cmd pointers. 28528e727371SKashyap D Desai * Allocate the dynamic array first and then allocate individual 28538e727371SKashyap D Desai * commands. 2854665484d8SDoug Ambrisko */ 28552a1d3bcdSKashyap D Desai sc->mpt_cmd_list = malloc(sizeof(struct mrsas_mpt_cmd *) * max_fw_cmds, 28562a1d3bcdSKashyap D Desai M_MRSAS, M_NOWAIT); 2857665484d8SDoug Ambrisko if (!sc->mpt_cmd_list) { 2858665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc memory for mpt_cmd_list.\n"); 2859665484d8SDoug Ambrisko return (ENOMEM); 2860665484d8SDoug Ambrisko } 28612a1d3bcdSKashyap D Desai memset(sc->mpt_cmd_list, 0, sizeof(struct mrsas_mpt_cmd *) * max_fw_cmds); 28622a1d3bcdSKashyap D Desai for (i = 0; i < max_fw_cmds; i++) { 2863665484d8SDoug Ambrisko sc->mpt_cmd_list[i] = malloc(sizeof(struct mrsas_mpt_cmd), 2864665484d8SDoug Ambrisko M_MRSAS, M_NOWAIT); 2865665484d8SDoug Ambrisko if (!sc->mpt_cmd_list[i]) { 2866665484d8SDoug Ambrisko for (j = 0; j < i; j++) 2867665484d8SDoug Ambrisko free(sc->mpt_cmd_list[j], M_MRSAS); 2868665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 2869665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 2870665484d8SDoug Ambrisko return (ENOMEM); 2871665484d8SDoug Ambrisko } 2872665484d8SDoug Ambrisko } 2873665484d8SDoug Ambrisko 2874665484d8SDoug Ambrisko io_req_base = (u_int8_t *)sc->io_request_mem + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2875665484d8SDoug Ambrisko io_req_base_phys = (bus_addr_t)sc->io_request_phys_addr + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2876665484d8SDoug Ambrisko chain_frame_base = (u_int8_t *)sc->chain_frame_mem; 2877665484d8SDoug Ambrisko chain_frame_base_phys = (bus_addr_t)sc->chain_frame_phys_addr; 2878665484d8SDoug Ambrisko sense_base = (u_int8_t *)sc->sense_mem; 2879665484d8SDoug Ambrisko sense_base_phys = (bus_addr_t)sc->sense_phys_addr; 28802a1d3bcdSKashyap D Desai for (i = 0; i < max_fw_cmds; i++) { 2881665484d8SDoug Ambrisko cmd = sc->mpt_cmd_list[i]; 2882665484d8SDoug Ambrisko offset = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * i; 28833a3fc6cbSKashyap D Desai chain_offset = sc->max_chain_frame_sz * i; 2884665484d8SDoug Ambrisko sense_offset = MRSAS_SENSE_LEN * i; 2885665484d8SDoug Ambrisko memset(cmd, 0, sizeof(struct mrsas_mpt_cmd)); 2886665484d8SDoug Ambrisko cmd->index = i + 1; 2887665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 28882a1d3bcdSKashyap D Desai cmd->r1_alt_dev_handle = MR_DEVHANDLE_INVALID; 28898bb601acSKashyap D Desai callout_init_mtx(&cmd->cm_callout, &sc->sim_lock, 0); 2890665484d8SDoug Ambrisko cmd->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 2891665484d8SDoug Ambrisko cmd->sc = sc; 2892665484d8SDoug Ambrisko cmd->io_request = (MRSAS_RAID_SCSI_IO_REQUEST *) (io_req_base + offset); 2893665484d8SDoug Ambrisko memset(cmd->io_request, 0, sizeof(MRSAS_RAID_SCSI_IO_REQUEST)); 2894665484d8SDoug Ambrisko cmd->io_request_phys_addr = io_req_base_phys + offset; 2895665484d8SDoug Ambrisko cmd->chain_frame = (MPI2_SGE_IO_UNION *) (chain_frame_base + chain_offset); 2896665484d8SDoug Ambrisko cmd->chain_frame_phys_addr = chain_frame_base_phys + chain_offset; 2897665484d8SDoug Ambrisko cmd->sense = sense_base + sense_offset; 2898665484d8SDoug Ambrisko cmd->sense_phys_addr = sense_base_phys + sense_offset; 2899665484d8SDoug Ambrisko if (bus_dmamap_create(sc->data_tag, 0, &cmd->data_dmamap)) { 2900665484d8SDoug Ambrisko return (FAIL); 2901665484d8SDoug Ambrisko } 2902665484d8SDoug Ambrisko TAILQ_INSERT_TAIL(&(sc->mrsas_mpt_cmd_list_head), cmd, next); 2903665484d8SDoug Ambrisko } 2904665484d8SDoug Ambrisko 2905665484d8SDoug Ambrisko /* Initialize reply descriptor array to 0xFFFFFFFF */ 2906665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 2907d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2908d18d1b47SKashyap D Desai for (i = 0; i < sc->reply_q_depth * count; i++, reply_desc++) { 2909665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 2910665484d8SDoug Ambrisko } 2911665484d8SDoug Ambrisko return (0); 2912665484d8SDoug Ambrisko } 2913665484d8SDoug Ambrisko 29148e727371SKashyap D Desai /* 2915b518670cSKashyap D Desai * mrsas_write_64bit_req_dsc: Writes 64 bit request descriptor to FW 2916b518670cSKashyap D Desai * input: Adapter softstate 2917b518670cSKashyap D Desai * request descriptor address low 2918b518670cSKashyap D Desai * request descriptor address high 2919b518670cSKashyap D Desai */ 2920b518670cSKashyap D Desai void 2921b518670cSKashyap D Desai mrsas_write_64bit_req_desc(struct mrsas_softc *sc, u_int32_t req_desc_lo, 2922b518670cSKashyap D Desai u_int32_t req_desc_hi) 2923b518670cSKashyap D Desai { 2924b518670cSKashyap D Desai mtx_lock(&sc->pci_lock); 2925b518670cSKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_low_queue_port), 2926b518670cSKashyap D Desai req_desc_lo); 2927b518670cSKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_high_queue_port), 2928b518670cSKashyap D Desai req_desc_hi); 2929b518670cSKashyap D Desai mtx_unlock(&sc->pci_lock); 2930b518670cSKashyap D Desai } 2931b518670cSKashyap D Desai 2932b518670cSKashyap D Desai /* 2933665484d8SDoug Ambrisko * mrsas_fire_cmd: Sends command to FW 2934665484d8SDoug Ambrisko * input: Adapter softstate 2935665484d8SDoug Ambrisko * request descriptor address low 2936665484d8SDoug Ambrisko * request descriptor address high 2937665484d8SDoug Ambrisko * 2938665484d8SDoug Ambrisko * This functions fires the command to Firmware by writing to the 2939665484d8SDoug Ambrisko * inbound_low_queue_port and inbound_high_queue_port. 2940665484d8SDoug Ambrisko */ 29418e727371SKashyap D Desai void 29428e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 2943665484d8SDoug Ambrisko u_int32_t req_desc_hi) 2944665484d8SDoug Ambrisko { 2945b518670cSKashyap D Desai if (sc->atomic_desc_support) 2946b518670cSKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_single_queue_port), 2947665484d8SDoug Ambrisko req_desc_lo); 2948b518670cSKashyap D Desai else 2949b518670cSKashyap D Desai mrsas_write_64bit_req_desc(sc, req_desc_lo, req_desc_hi); 2950665484d8SDoug Ambrisko } 2951665484d8SDoug Ambrisko 29528e727371SKashyap D Desai /* 29538e727371SKashyap D Desai * mrsas_transition_to_ready: Move FW to Ready state input: 29548e727371SKashyap D Desai * Adapter instance soft state 2955665484d8SDoug Ambrisko * 29568e727371SKashyap D Desai * During the initialization, FW passes can potentially be in any one of several 29578e727371SKashyap D Desai * possible states. If the FW in operational, waiting-for-handshake states, 29588e727371SKashyap D Desai * driver must take steps to bring it to ready state. Otherwise, it has to 29598e727371SKashyap D Desai * wait for the ready state. 2960665484d8SDoug Ambrisko */ 29618e727371SKashyap D Desai int 29628e727371SKashyap D Desai mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr) 2963665484d8SDoug Ambrisko { 2964665484d8SDoug Ambrisko int i; 2965665484d8SDoug Ambrisko u_int8_t max_wait; 2966665484d8SDoug Ambrisko u_int32_t val, fw_state; 2967665484d8SDoug Ambrisko u_int32_t cur_state; 2968665484d8SDoug Ambrisko u_int32_t abs_state, curr_abs_state; 2969665484d8SDoug Ambrisko 2970e315cf4dSKashyap D Desai val = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2971665484d8SDoug Ambrisko fw_state = val & MFI_STATE_MASK; 2972665484d8SDoug Ambrisko max_wait = MRSAS_RESET_WAIT_TIME; 2973665484d8SDoug Ambrisko 2974665484d8SDoug Ambrisko if (fw_state != MFI_STATE_READY) 2975665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Waiting for FW to come to ready state\n"); 2976665484d8SDoug Ambrisko 2977665484d8SDoug Ambrisko while (fw_state != MFI_STATE_READY) { 2978e315cf4dSKashyap D Desai abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2979665484d8SDoug Ambrisko switch (fw_state) { 2980665484d8SDoug Ambrisko case MFI_STATE_FAULT: 2981665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW is in FAULT state!!\n"); 2982665484d8SDoug Ambrisko if (ocr) { 2983665484d8SDoug Ambrisko cur_state = MFI_STATE_FAULT; 2984665484d8SDoug Ambrisko break; 29858e727371SKashyap D Desai } else 2986665484d8SDoug Ambrisko return -ENODEV; 2987665484d8SDoug Ambrisko case MFI_STATE_WAIT_HANDSHAKE: 2988665484d8SDoug Ambrisko /* Set the CLR bit in inbound doorbell */ 2989665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2990665484d8SDoug Ambrisko MFI_INIT_CLEAR_HANDSHAKE | MFI_INIT_HOTPLUG); 2991665484d8SDoug Ambrisko cur_state = MFI_STATE_WAIT_HANDSHAKE; 2992665484d8SDoug Ambrisko break; 2993665484d8SDoug Ambrisko case MFI_STATE_BOOT_MESSAGE_PENDING: 2994665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2995665484d8SDoug Ambrisko MFI_INIT_HOTPLUG); 2996665484d8SDoug Ambrisko cur_state = MFI_STATE_BOOT_MESSAGE_PENDING; 2997665484d8SDoug Ambrisko break; 2998665484d8SDoug Ambrisko case MFI_STATE_OPERATIONAL: 29998e727371SKashyap D Desai /* 30008e727371SKashyap D Desai * Bring it to READY state; assuming max wait 10 30018e727371SKashyap D Desai * secs 30028e727371SKashyap D Desai */ 3003665484d8SDoug Ambrisko mrsas_disable_intr(sc); 3004665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), MFI_RESET_FLAGS); 3005665484d8SDoug Ambrisko for (i = 0; i < max_wait * 1000; i++) { 3006e315cf4dSKashyap D Desai if (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, doorbell)) & 1) 3007665484d8SDoug Ambrisko DELAY(1000); 3008665484d8SDoug Ambrisko else 3009665484d8SDoug Ambrisko break; 3010665484d8SDoug Ambrisko } 3011665484d8SDoug Ambrisko cur_state = MFI_STATE_OPERATIONAL; 3012665484d8SDoug Ambrisko break; 3013665484d8SDoug Ambrisko case MFI_STATE_UNDEFINED: 30148e727371SKashyap D Desai /* 30158e727371SKashyap D Desai * This state should not last for more than 2 30168e727371SKashyap D Desai * seconds 30178e727371SKashyap D Desai */ 3018665484d8SDoug Ambrisko cur_state = MFI_STATE_UNDEFINED; 3019665484d8SDoug Ambrisko break; 3020665484d8SDoug Ambrisko case MFI_STATE_BB_INIT: 3021665484d8SDoug Ambrisko cur_state = MFI_STATE_BB_INIT; 3022665484d8SDoug Ambrisko break; 3023665484d8SDoug Ambrisko case MFI_STATE_FW_INIT: 3024665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT; 3025665484d8SDoug Ambrisko break; 3026665484d8SDoug Ambrisko case MFI_STATE_FW_INIT_2: 3027665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT_2; 3028665484d8SDoug Ambrisko break; 3029665484d8SDoug Ambrisko case MFI_STATE_DEVICE_SCAN: 3030665484d8SDoug Ambrisko cur_state = MFI_STATE_DEVICE_SCAN; 3031665484d8SDoug Ambrisko break; 3032665484d8SDoug Ambrisko case MFI_STATE_FLUSH_CACHE: 3033665484d8SDoug Ambrisko cur_state = MFI_STATE_FLUSH_CACHE; 3034665484d8SDoug Ambrisko break; 3035665484d8SDoug Ambrisko default: 3036665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown state 0x%x\n", fw_state); 3037665484d8SDoug Ambrisko return -ENODEV; 3038665484d8SDoug Ambrisko } 3039665484d8SDoug Ambrisko 3040665484d8SDoug Ambrisko /* 3041665484d8SDoug Ambrisko * The cur_state should not last for more than max_wait secs 3042665484d8SDoug Ambrisko */ 3043665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 3044e315cf4dSKashyap D Desai fw_state = (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3045665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK); 3046e315cf4dSKashyap D Desai curr_abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3047665484d8SDoug Ambrisko outbound_scratch_pad)); 3048665484d8SDoug Ambrisko if (abs_state == curr_abs_state) 3049665484d8SDoug Ambrisko DELAY(1000); 3050665484d8SDoug Ambrisko else 3051665484d8SDoug Ambrisko break; 3052665484d8SDoug Ambrisko } 3053665484d8SDoug Ambrisko 3054665484d8SDoug Ambrisko /* 3055665484d8SDoug Ambrisko * Return error if fw_state hasn't changed after max_wait 3056665484d8SDoug Ambrisko */ 3057665484d8SDoug Ambrisko if (curr_abs_state == abs_state) { 3058665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW state [%d] hasn't changed " 3059665484d8SDoug Ambrisko "in %d secs\n", fw_state, max_wait); 3060665484d8SDoug Ambrisko return -ENODEV; 3061665484d8SDoug Ambrisko } 3062665484d8SDoug Ambrisko } 3063665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "FW now in Ready state\n"); 3064665484d8SDoug Ambrisko return 0; 3065665484d8SDoug Ambrisko } 3066665484d8SDoug Ambrisko 30678e727371SKashyap D Desai /* 3068665484d8SDoug Ambrisko * mrsas_get_mfi_cmd: Get a cmd from free command pool 3069665484d8SDoug Ambrisko * input: Adapter soft state 3070665484d8SDoug Ambrisko * 3071665484d8SDoug Ambrisko * This function removes an MFI command from the command list. 3072665484d8SDoug Ambrisko */ 30738e727371SKashyap D Desai struct mrsas_mfi_cmd * 30748e727371SKashyap D Desai mrsas_get_mfi_cmd(struct mrsas_softc *sc) 3075665484d8SDoug Ambrisko { 3076665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd = NULL; 3077665484d8SDoug Ambrisko 3078665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 3079665484d8SDoug Ambrisko if (!TAILQ_EMPTY(&sc->mrsas_mfi_cmd_list_head)) { 3080665484d8SDoug Ambrisko cmd = TAILQ_FIRST(&sc->mrsas_mfi_cmd_list_head); 3081665484d8SDoug Ambrisko TAILQ_REMOVE(&sc->mrsas_mfi_cmd_list_head, cmd, next); 3082665484d8SDoug Ambrisko } 3083665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 3084665484d8SDoug Ambrisko 3085665484d8SDoug Ambrisko return cmd; 3086665484d8SDoug Ambrisko } 3087665484d8SDoug Ambrisko 30888e727371SKashyap D Desai /* 30898e727371SKashyap D Desai * mrsas_ocr_thread: Thread to handle OCR/Kill Adapter. 3090665484d8SDoug Ambrisko * input: Adapter Context. 3091665484d8SDoug Ambrisko * 30928e727371SKashyap D Desai * This function will check FW status register and flag do_timeout_reset flag. 30938e727371SKashyap D Desai * It will do OCR/Kill adapter if FW is in fault state or IO timed out has 30948e727371SKashyap D Desai * trigger reset. 3095665484d8SDoug Ambrisko */ 3096665484d8SDoug Ambrisko static void 3097665484d8SDoug Ambrisko mrsas_ocr_thread(void *arg) 3098665484d8SDoug Ambrisko { 3099665484d8SDoug Ambrisko struct mrsas_softc *sc; 3100665484d8SDoug Ambrisko u_int32_t fw_status, fw_state; 31018bb601acSKashyap D Desai u_int8_t tm_target_reset_failed = 0; 3102665484d8SDoug Ambrisko 3103665484d8SDoug Ambrisko sc = (struct mrsas_softc *)arg; 3104665484d8SDoug Ambrisko 3105665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_TRACE, "%s\n", __func__); 3106665484d8SDoug Ambrisko 3107665484d8SDoug Ambrisko sc->ocr_thread_active = 1; 3108665484d8SDoug Ambrisko mtx_lock(&sc->sim_lock); 3109665484d8SDoug Ambrisko for (;;) { 3110665484d8SDoug Ambrisko /* Sleep for 1 second and check the queue status */ 3111665484d8SDoug Ambrisko msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, 3112665484d8SDoug Ambrisko "mrsas_ocr", sc->mrsas_fw_fault_check_delay * hz); 3113f0c7594bSKashyap D Desai if (sc->remove_in_progress || 3114f0c7594bSKashyap D Desai sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 3115665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3116f0c7594bSKashyap D Desai "Exit due to %s from %s\n", 3117f0c7594bSKashyap D Desai sc->remove_in_progress ? "Shutdown" : 3118f0c7594bSKashyap D Desai "Hardware critical error", __func__); 3119665484d8SDoug Ambrisko break; 3120665484d8SDoug Ambrisko } 3121e315cf4dSKashyap D Desai fw_status = mrsas_read_reg_with_retries(sc, 3122665484d8SDoug Ambrisko offsetof(mrsas_reg_set, outbound_scratch_pad)); 3123665484d8SDoug Ambrisko fw_state = fw_status & MFI_STATE_MASK; 31248bb601acSKashyap D Desai if (fw_state == MFI_STATE_FAULT || sc->do_timedout_reset || 31258bb601acSKashyap D Desai mrsas_atomic_read(&sc->target_reset_outstanding)) { 31268bb601acSKashyap D Desai /* First, freeze further IOs to come to the SIM */ 31278bb601acSKashyap D Desai mrsas_xpt_freeze(sc); 31288bb601acSKashyap D Desai 31298bb601acSKashyap D Desai /* If this is an IO timeout then go for target reset */ 31308bb601acSKashyap D Desai if (mrsas_atomic_read(&sc->target_reset_outstanding)) { 31318bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiating Target RESET " 31328bb601acSKashyap D Desai "because of SCSI IO timeout!\n"); 31338bb601acSKashyap D Desai 31348bb601acSKashyap D Desai /* Let the remaining IOs to complete */ 31358bb601acSKashyap D Desai msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, 31368bb601acSKashyap D Desai "mrsas_reset_targets", 5 * hz); 31378bb601acSKashyap D Desai 31388bb601acSKashyap D Desai /* Try to reset the target device */ 31398bb601acSKashyap D Desai if (mrsas_reset_targets(sc) == FAIL) 31408bb601acSKashyap D Desai tm_target_reset_failed = 1; 31418bb601acSKashyap D Desai } 31428bb601acSKashyap D Desai 31438bb601acSKashyap D Desai /* If this is a DCMD timeout or FW fault, 31448bb601acSKashyap D Desai * then go for controller reset 31458bb601acSKashyap D Desai */ 31468bb601acSKashyap D Desai if (fw_state == MFI_STATE_FAULT || tm_target_reset_failed || 31478bb601acSKashyap D Desai (sc->do_timedout_reset == MFI_DCMD_TIMEOUT_OCR)) { 31488bb601acSKashyap D Desai if (tm_target_reset_failed) 31498bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiaiting OCR because of " 31508bb601acSKashyap D Desai "TM FAILURE!\n"); 31518bb601acSKashyap D Desai else 31528bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiaiting OCR " 31538bb601acSKashyap D Desai "because of %s!\n", sc->do_timedout_reset ? 31548bb601acSKashyap D Desai "DCMD IO Timeout" : "FW fault"); 31558bb601acSKashyap D Desai 3156665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 3157665484d8SDoug Ambrisko sc->reset_in_progress = 1; 3158665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 31598bb601acSKashyap D Desai sc->reset_count++; 31608bb601acSKashyap D Desai 316185c0a961SKashyap D Desai /* 316285c0a961SKashyap D Desai * Wait for the AEN task to be completed if it is running. 316385c0a961SKashyap D Desai */ 316485c0a961SKashyap D Desai mtx_unlock(&sc->sim_lock); 316585c0a961SKashyap D Desai taskqueue_drain(sc->ev_tq, &sc->ev_task); 316685c0a961SKashyap D Desai mtx_lock(&sc->sim_lock); 316785c0a961SKashyap D Desai 316885c0a961SKashyap D Desai taskqueue_block(sc->ev_tq); 31698bb601acSKashyap D Desai /* Try to reset the controller */ 3170f0c7594bSKashyap D Desai mrsas_reset_ctrl(sc, sc->do_timedout_reset); 31718bb601acSKashyap D Desai 3172665484d8SDoug Ambrisko sc->do_timedout_reset = 0; 31738bb601acSKashyap D Desai sc->reset_in_progress = 0; 31748bb601acSKashyap D Desai tm_target_reset_failed = 0; 31758bb601acSKashyap D Desai mrsas_atomic_set(&sc->target_reset_outstanding, 0); 31768bb601acSKashyap D Desai memset(sc->target_reset_pool, 0, 31778bb601acSKashyap D Desai sizeof(sc->target_reset_pool)); 317885c0a961SKashyap D Desai taskqueue_unblock(sc->ev_tq); 31798bb601acSKashyap D Desai } 31808bb601acSKashyap D Desai 31818bb601acSKashyap D Desai /* Now allow IOs to come to the SIM */ 31828bb601acSKashyap D Desai mrsas_xpt_release(sc); 3183665484d8SDoug Ambrisko } 3184665484d8SDoug Ambrisko } 3185665484d8SDoug Ambrisko mtx_unlock(&sc->sim_lock); 3186665484d8SDoug Ambrisko sc->ocr_thread_active = 0; 3187665484d8SDoug Ambrisko mrsas_kproc_exit(0); 3188665484d8SDoug Ambrisko } 3189665484d8SDoug Ambrisko 31908e727371SKashyap D Desai /* 31918e727371SKashyap D Desai * mrsas_reset_reply_desc: Reset Reply descriptor as part of OCR. 3192665484d8SDoug Ambrisko * input: Adapter Context. 3193665484d8SDoug Ambrisko * 31948e727371SKashyap D Desai * This function will clear reply descriptor so that post OCR driver and FW will 31958e727371SKashyap D Desai * lost old history. 3196665484d8SDoug Ambrisko */ 31978e727371SKashyap D Desai void 31988e727371SKashyap D Desai mrsas_reset_reply_desc(struct mrsas_softc *sc) 3199665484d8SDoug Ambrisko { 3200d18d1b47SKashyap D Desai int i, count; 3201665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 3202665484d8SDoug Ambrisko 3203d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3204d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 3205d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 3206d18d1b47SKashyap D Desai 3207665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 3208665484d8SDoug Ambrisko for (i = 0; i < sc->reply_q_depth; i++, reply_desc++) { 3209665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 3210665484d8SDoug Ambrisko } 3211665484d8SDoug Ambrisko } 3212665484d8SDoug Ambrisko 32138e727371SKashyap D Desai /* 32148e727371SKashyap D Desai * mrsas_reset_ctrl: Core function to OCR/Kill adapter. 3215665484d8SDoug Ambrisko * input: Adapter Context. 3216665484d8SDoug Ambrisko * 32178e727371SKashyap D Desai * This function will run from thread context so that it can sleep. 1. Do not 32188e727371SKashyap D Desai * handle OCR if FW is in HW critical error. 2. Wait for outstanding command 32198e727371SKashyap D Desai * to complete for 180 seconds. 3. If #2 does not find any outstanding 32208e727371SKashyap D Desai * command Controller is in working state, so skip OCR. Otherwise, do 32218e727371SKashyap D Desai * OCR/kill Adapter based on flag disableOnlineCtrlReset. 4. Start of the 32228e727371SKashyap D Desai * OCR, return all SCSI command back to CAM layer which has ccb_ptr. 5. Post 3223453130d9SPedro F. Giffuni * OCR, Re-fire Management command and move Controller to Operation state. 3224665484d8SDoug Ambrisko */ 32258e727371SKashyap D Desai int 3226f0c7594bSKashyap D Desai mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason) 3227665484d8SDoug Ambrisko { 3228665484d8SDoug Ambrisko int retval = SUCCESS, i, j, retry = 0; 3229665484d8SDoug Ambrisko u_int32_t host_diag, abs_state, status_reg, reset_adapter; 3230665484d8SDoug Ambrisko union ccb *ccb; 3231665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 3232665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 3233f0c7594bSKashyap D Desai union mrsas_evt_class_locale class_locale; 32342d53b485SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3235665484d8SDoug Ambrisko 3236665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 3237665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, 3238665484d8SDoug Ambrisko "mrsas: Hardware critical error, returning FAIL.\n"); 3239665484d8SDoug Ambrisko return FAIL; 3240665484d8SDoug Ambrisko } 3241f5fb2237SKashyap D Desai mrsas_set_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3242665484d8SDoug Ambrisko sc->adprecovery = MRSAS_ADPRESET_SM_INFAULT; 3243665484d8SDoug Ambrisko mrsas_disable_intr(sc); 3244f0c7594bSKashyap D Desai msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, "mrsas_ocr", 3245f0c7594bSKashyap D Desai sc->mrsas_fw_fault_check_delay * hz); 3246665484d8SDoug Ambrisko 3247665484d8SDoug Ambrisko /* First try waiting for commands to complete */ 3248f0c7594bSKashyap D Desai if (mrsas_wait_for_outstanding(sc, reset_reason)) { 3249665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3250665484d8SDoug Ambrisko "resetting adapter from %s.\n", 3251665484d8SDoug Ambrisko __func__); 3252665484d8SDoug Ambrisko /* Now return commands back to the CAM layer */ 32535b2490f8SKashyap D Desai mtx_unlock(&sc->sim_lock); 3254665484d8SDoug Ambrisko for (i = 0; i < sc->max_fw_cmds; i++) { 3255665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 32562a1d3bcdSKashyap D Desai 32572a1d3bcdSKashyap D Desai if (mpt_cmd->peer_cmd) { 32582a1d3bcdSKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 32592a1d3bcdSKashyap D Desai "R1 FP command [%d] - (mpt_cmd) %p, (peer_cmd) %p\n", 32602a1d3bcdSKashyap D Desai i, mpt_cmd, mpt_cmd->peer_cmd); 32612a1d3bcdSKashyap D Desai } 32622a1d3bcdSKashyap D Desai 3263665484d8SDoug Ambrisko if (mpt_cmd->ccb_ptr) { 32642a1d3bcdSKashyap D Desai if (mpt_cmd->callout_owner) { 3265665484d8SDoug Ambrisko ccb = (union ccb *)(mpt_cmd->ccb_ptr); 3266665484d8SDoug Ambrisko ccb->ccb_h.status = CAM_SCSI_BUS_RESET; 3267665484d8SDoug Ambrisko mrsas_cmd_done(sc, mpt_cmd); 32682a1d3bcdSKashyap D Desai } else { 32692a1d3bcdSKashyap D Desai mpt_cmd->ccb_ptr = NULL; 32702a1d3bcdSKashyap D Desai mrsas_release_mpt_cmd(mpt_cmd); 3271665484d8SDoug Ambrisko } 3272665484d8SDoug Ambrisko } 32732a1d3bcdSKashyap D Desai } 32742a1d3bcdSKashyap D Desai 32752a1d3bcdSKashyap D Desai mrsas_atomic_set(&sc->fw_outstanding, 0); 32762a1d3bcdSKashyap D Desai 32775b2490f8SKashyap D Desai mtx_lock(&sc->sim_lock); 3278665484d8SDoug Ambrisko 3279e315cf4dSKashyap D Desai status_reg = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3280665484d8SDoug Ambrisko outbound_scratch_pad)); 3281665484d8SDoug Ambrisko abs_state = status_reg & MFI_STATE_MASK; 3282665484d8SDoug Ambrisko reset_adapter = status_reg & MFI_RESET_ADAPTER; 3283665484d8SDoug Ambrisko if (sc->disableOnlineCtrlReset || 3284665484d8SDoug Ambrisko (abs_state == MFI_STATE_FAULT && !reset_adapter)) { 3285665484d8SDoug Ambrisko /* Reset not supported, kill adapter */ 3286665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Reset not supported, killing adapter.\n"); 3287665484d8SDoug Ambrisko mrsas_kill_hba(sc); 3288665484d8SDoug Ambrisko retval = FAIL; 3289665484d8SDoug Ambrisko goto out; 3290665484d8SDoug Ambrisko } 3291665484d8SDoug Ambrisko /* Now try to reset the chip */ 3292665484d8SDoug Ambrisko for (i = 0; i < MRSAS_FUSION_MAX_RESET_TRIES; i++) { 3293665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3294665484d8SDoug Ambrisko MPI2_WRSEQ_FLUSH_KEY_VALUE); 3295665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3296665484d8SDoug Ambrisko MPI2_WRSEQ_1ST_KEY_VALUE); 3297665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3298665484d8SDoug Ambrisko MPI2_WRSEQ_2ND_KEY_VALUE); 3299665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3300665484d8SDoug Ambrisko MPI2_WRSEQ_3RD_KEY_VALUE); 3301665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3302665484d8SDoug Ambrisko MPI2_WRSEQ_4TH_KEY_VALUE); 3303665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3304665484d8SDoug Ambrisko MPI2_WRSEQ_5TH_KEY_VALUE); 3305665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3306665484d8SDoug Ambrisko MPI2_WRSEQ_6TH_KEY_VALUE); 3307665484d8SDoug Ambrisko 3308665484d8SDoug Ambrisko /* Check that the diag write enable (DRWE) bit is on */ 3309e315cf4dSKashyap D Desai host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3310665484d8SDoug Ambrisko fusion_host_diag)); 3311665484d8SDoug Ambrisko retry = 0; 3312665484d8SDoug Ambrisko while (!(host_diag & HOST_DIAG_WRITE_ENABLE)) { 3313665484d8SDoug Ambrisko DELAY(100 * 1000); 3314e315cf4dSKashyap D Desai host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3315665484d8SDoug Ambrisko fusion_host_diag)); 3316665484d8SDoug Ambrisko if (retry++ == 100) { 3317665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3318665484d8SDoug Ambrisko "Host diag unlock failed!\n"); 3319665484d8SDoug Ambrisko break; 3320665484d8SDoug Ambrisko } 3321665484d8SDoug Ambrisko } 3322665484d8SDoug Ambrisko if (!(host_diag & HOST_DIAG_WRITE_ENABLE)) 3323665484d8SDoug Ambrisko continue; 3324665484d8SDoug Ambrisko 3325665484d8SDoug Ambrisko /* Send chip reset command */ 3326665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_host_diag), 3327665484d8SDoug Ambrisko host_diag | HOST_DIAG_RESET_ADAPTER); 3328665484d8SDoug Ambrisko DELAY(3000 * 1000); 3329665484d8SDoug Ambrisko 3330665484d8SDoug Ambrisko /* Make sure reset adapter bit is cleared */ 3331e315cf4dSKashyap D Desai host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3332665484d8SDoug Ambrisko fusion_host_diag)); 3333665484d8SDoug Ambrisko retry = 0; 3334665484d8SDoug Ambrisko while (host_diag & HOST_DIAG_RESET_ADAPTER) { 3335665484d8SDoug Ambrisko DELAY(100 * 1000); 3336e315cf4dSKashyap D Desai host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3337665484d8SDoug Ambrisko fusion_host_diag)); 3338665484d8SDoug Ambrisko if (retry++ == 1000) { 3339665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3340665484d8SDoug Ambrisko "Diag reset adapter never cleared!\n"); 3341665484d8SDoug Ambrisko break; 3342665484d8SDoug Ambrisko } 3343665484d8SDoug Ambrisko } 3344665484d8SDoug Ambrisko if (host_diag & HOST_DIAG_RESET_ADAPTER) 3345665484d8SDoug Ambrisko continue; 3346665484d8SDoug Ambrisko 3347e315cf4dSKashyap D Desai abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3348665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3349665484d8SDoug Ambrisko retry = 0; 3350665484d8SDoug Ambrisko 3351665484d8SDoug Ambrisko while ((abs_state <= MFI_STATE_FW_INIT) && (retry++ < 1000)) { 3352665484d8SDoug Ambrisko DELAY(100 * 1000); 3353e315cf4dSKashyap D Desai abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3354665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3355665484d8SDoug Ambrisko } 3356665484d8SDoug Ambrisko if (abs_state <= MFI_STATE_FW_INIT) { 3357665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "firmware state < MFI_STATE_FW_INIT," 3358665484d8SDoug Ambrisko " state = 0x%x\n", abs_state); 3359665484d8SDoug Ambrisko continue; 3360665484d8SDoug Ambrisko } 3361665484d8SDoug Ambrisko /* Wait for FW to become ready */ 3362665484d8SDoug Ambrisko if (mrsas_transition_to_ready(sc, 1)) { 3363665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3364665484d8SDoug Ambrisko "mrsas: Failed to transition controller to ready.\n"); 3365665484d8SDoug Ambrisko continue; 3366665484d8SDoug Ambrisko } 3367665484d8SDoug Ambrisko mrsas_reset_reply_desc(sc); 3368665484d8SDoug Ambrisko if (mrsas_ioc_init(sc)) { 3369665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "mrsas_ioc_init() failed!\n"); 3370665484d8SDoug Ambrisko continue; 3371665484d8SDoug Ambrisko } 3372665484d8SDoug Ambrisko for (j = 0; j < sc->max_fw_cmds; j++) { 3373665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[j]; 3374665484d8SDoug Ambrisko if (mpt_cmd->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 3375665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[mpt_cmd->sync_cmd_idx]; 33762d53b485SKashyap D Desai /* If not an IOCTL then release the command else re-fire */ 33772d53b485SKashyap D Desai if (!mfi_cmd->sync_cmd) { 3378665484d8SDoug Ambrisko mrsas_release_mfi_cmd(mfi_cmd); 33792d53b485SKashyap D Desai } else { 33802d53b485SKashyap D Desai req_desc = mrsas_get_request_desc(sc, 33812d53b485SKashyap D Desai mfi_cmd->cmd_id.context.smid - 1); 33822d53b485SKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 33832d53b485SKashyap D Desai "Re-fire command DCMD opcode 0x%x index %d\n ", 33842d53b485SKashyap D Desai mfi_cmd->frame->dcmd.opcode, j); 33852d53b485SKashyap D Desai if (!req_desc) 33862d53b485SKashyap D Desai device_printf(sc->mrsas_dev, 33872d53b485SKashyap D Desai "Cannot build MPT cmd.\n"); 33882d53b485SKashyap D Desai else 33892d53b485SKashyap D Desai mrsas_fire_cmd(sc, req_desc->addr.u.low, 33902d53b485SKashyap D Desai req_desc->addr.u.high); 33912d53b485SKashyap D Desai } 3392665484d8SDoug Ambrisko } 3393665484d8SDoug Ambrisko } 3394f0c7594bSKashyap D Desai 3395665484d8SDoug Ambrisko /* Reset load balance info */ 3396665484d8SDoug Ambrisko memset(sc->load_balance_info, 0, 33974799d485SKashyap D Desai sizeof(LD_LOAD_BALANCE_INFO) * MAX_LOGICAL_DRIVES_EXT); 3398665484d8SDoug Ambrisko 3399af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 3400af51c29fSKashyap D Desai mrsas_kill_hba(sc); 34012f863eb8SKashyap D Desai retval = FAIL; 34022f863eb8SKashyap D Desai goto out; 3403af51c29fSKashyap D Desai } 3404665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 3405665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 3406665484d8SDoug Ambrisko 3407a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 3408a688fcd0SKashyap D Desai 34092909aab4SKashyap D Desai if ((sc->is_ventura || sc->is_aero) && sc->streamDetectByLD) { 3410821df4b9SKashyap D Desai for (j = 0; j < MAX_LOGICAL_DRIVES_EXT; ++j) { 3411821df4b9SKashyap D Desai memset(sc->streamDetectByLD[i], 0, sizeof(LD_STREAM_DETECT)); 3412821df4b9SKashyap D Desai sc->streamDetectByLD[i]->mruBitMap = MR_STREAM_BITMAP; 3413821df4b9SKashyap D Desai } 3414821df4b9SKashyap D Desai } 3415821df4b9SKashyap D Desai 34162f863eb8SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 34172f863eb8SKashyap D Desai mrsas_enable_intr(sc); 34182f863eb8SKashyap D Desai sc->adprecovery = MRSAS_HBA_OPERATIONAL; 34192f863eb8SKashyap D Desai 3420f0c7594bSKashyap D Desai /* Register AEN with FW for last sequence number */ 3421f0c7594bSKashyap D Desai class_locale.members.reserved = 0; 3422f0c7594bSKashyap D Desai class_locale.members.locale = MR_EVT_LOCALE_ALL; 3423f0c7594bSKashyap D Desai class_locale.members.class = MR_EVT_CLASS_DEBUG; 3424f0c7594bSKashyap D Desai 34252d53b485SKashyap D Desai mtx_unlock(&sc->sim_lock); 3426f0c7594bSKashyap D Desai if (mrsas_register_aen(sc, sc->last_seq_num, 3427f0c7594bSKashyap D Desai class_locale.word)) { 3428f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, 3429f0c7594bSKashyap D Desai "ERROR: AEN registration FAILED from OCR !!! " 3430f0c7594bSKashyap D Desai "Further events from the controller cannot be notified." 3431f0c7594bSKashyap D Desai "Either there is some problem in the controller" 3432f0c7594bSKashyap D Desai "or the controller does not support AEN.\n" 3433f0c7594bSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 3434f0c7594bSKashyap D Desai } 34352d53b485SKashyap D Desai mtx_lock(&sc->sim_lock); 34362d53b485SKashyap D Desai 3437665484d8SDoug Ambrisko /* Adapter reset completed successfully */ 3438665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset successful\n"); 3439665484d8SDoug Ambrisko retval = SUCCESS; 3440665484d8SDoug Ambrisko goto out; 3441665484d8SDoug Ambrisko } 3442665484d8SDoug Ambrisko /* Reset failed, kill the adapter */ 3443665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset failed, killing adapter.\n"); 3444665484d8SDoug Ambrisko mrsas_kill_hba(sc); 3445665484d8SDoug Ambrisko retval = FAIL; 3446665484d8SDoug Ambrisko } else { 3447f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3448665484d8SDoug Ambrisko mrsas_enable_intr(sc); 3449665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 3450665484d8SDoug Ambrisko } 3451665484d8SDoug Ambrisko out: 3452f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3453665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3454665484d8SDoug Ambrisko "Reset Exit with %d.\n", retval); 3455665484d8SDoug Ambrisko return retval; 3456665484d8SDoug Ambrisko } 3457665484d8SDoug Ambrisko 34588e727371SKashyap D Desai /* 34598e727371SKashyap D Desai * mrsas_kill_hba: Kill HBA when OCR is not supported 3460665484d8SDoug Ambrisko * input: Adapter Context. 3461665484d8SDoug Ambrisko * 3462665484d8SDoug Ambrisko * This function will kill HBA when OCR is not supported. 3463665484d8SDoug Ambrisko */ 34648e727371SKashyap D Desai void 34658e727371SKashyap D Desai mrsas_kill_hba(struct mrsas_softc *sc) 3466665484d8SDoug Ambrisko { 3467daeed973SKashyap D Desai sc->adprecovery = MRSAS_HW_CRITICAL_ERROR; 3468f0c7594bSKashyap D Desai DELAY(1000 * 1000); 3469665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "%s\n", __func__); 3470665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 3471665484d8SDoug Ambrisko MFI_STOP_ADP); 3472665484d8SDoug Ambrisko /* Flush */ 3473665484d8SDoug Ambrisko mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)); 3474daeed973SKashyap D Desai mrsas_complete_outstanding_ioctls(sc); 3475daeed973SKashyap D Desai } 3476daeed973SKashyap D Desai 3477daeed973SKashyap D Desai /** 3478daeed973SKashyap D Desai * mrsas_complete_outstanding_ioctls Complete pending IOCTLS after kill_hba 3479daeed973SKashyap D Desai * input: Controller softc 3480daeed973SKashyap D Desai * 3481daeed973SKashyap D Desai * Returns void 3482daeed973SKashyap D Desai */ 3483dbcc81dfSKashyap D Desai void 3484dbcc81dfSKashyap D Desai mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc) 3485dbcc81dfSKashyap D Desai { 3486daeed973SKashyap D Desai int i; 3487daeed973SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3488daeed973SKashyap D Desai struct mrsas_mfi_cmd *cmd_mfi; 3489daeed973SKashyap D Desai u_int32_t count, MSIxIndex; 3490daeed973SKashyap D Desai 3491daeed973SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3492daeed973SKashyap D Desai for (i = 0; i < sc->max_fw_cmds; i++) { 3493daeed973SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[i]; 3494daeed973SKashyap D Desai 3495daeed973SKashyap D Desai if (cmd_mpt->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 3496daeed973SKashyap D Desai cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 3497daeed973SKashyap D Desai if (cmd_mfi->sync_cmd && cmd_mfi->frame->hdr.cmd != MFI_CMD_ABORT) { 3498daeed973SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3499daeed973SKashyap D Desai mrsas_complete_mptmfi_passthru(sc, cmd_mfi, 3500503c4f8dSKashyap D Desai cmd_mpt->io_request->RaidContext.raid_context.status); 3501daeed973SKashyap D Desai } 3502daeed973SKashyap D Desai } 3503daeed973SKashyap D Desai } 3504665484d8SDoug Ambrisko } 3505665484d8SDoug Ambrisko 35068e727371SKashyap D Desai /* 35078e727371SKashyap D Desai * mrsas_wait_for_outstanding: Wait for outstanding commands 3508665484d8SDoug Ambrisko * input: Adapter Context. 3509665484d8SDoug Ambrisko * 35108e727371SKashyap D Desai * This function will wait for 180 seconds for outstanding commands to be 35118e727371SKashyap D Desai * completed. 3512665484d8SDoug Ambrisko */ 35138e727371SKashyap D Desai int 3514f0c7594bSKashyap D Desai mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason) 3515665484d8SDoug Ambrisko { 3516665484d8SDoug Ambrisko int i, outstanding, retval = 0; 3517d18d1b47SKashyap D Desai u_int32_t fw_state, count, MSIxIndex; 3518d18d1b47SKashyap D Desai 3519665484d8SDoug Ambrisko for (i = 0; i < MRSAS_RESET_WAIT_TIME; i++) { 3520665484d8SDoug Ambrisko if (sc->remove_in_progress) { 3521665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3522665484d8SDoug Ambrisko "Driver remove or shutdown called.\n"); 3523665484d8SDoug Ambrisko retval = 1; 3524665484d8SDoug Ambrisko goto out; 3525665484d8SDoug Ambrisko } 3526665484d8SDoug Ambrisko /* Check if firmware is in fault state */ 3527e315cf4dSKashyap D Desai fw_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3528665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3529665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT) { 3530665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3531665484d8SDoug Ambrisko "Found FW in FAULT state, will reset adapter.\n"); 3532e2e8afb1SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3533e2e8afb1SKashyap D Desai mtx_unlock(&sc->sim_lock); 3534e2e8afb1SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3535e2e8afb1SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 3536e2e8afb1SKashyap D Desai mtx_lock(&sc->sim_lock); 3537665484d8SDoug Ambrisko retval = 1; 3538665484d8SDoug Ambrisko goto out; 3539665484d8SDoug Ambrisko } 3540f0c7594bSKashyap D Desai if (check_reason == MFI_DCMD_TIMEOUT_OCR) { 3541f0c7594bSKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 3542f0c7594bSKashyap D Desai "DCMD IO TIMEOUT detected, will reset adapter.\n"); 3543f0c7594bSKashyap D Desai retval = 1; 3544f0c7594bSKashyap D Desai goto out; 3545f0c7594bSKashyap D Desai } 3546f5fb2237SKashyap D Desai outstanding = mrsas_atomic_read(&sc->fw_outstanding); 3547665484d8SDoug Ambrisko if (!outstanding) 3548665484d8SDoug Ambrisko goto out; 3549665484d8SDoug Ambrisko 3550665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 3551665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "[%2d]waiting for %d " 3552665484d8SDoug Ambrisko "commands to complete\n", i, outstanding); 3553d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 35542d53b485SKashyap D Desai mtx_unlock(&sc->sim_lock); 3555d18d1b47SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3556d18d1b47SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 35572d53b485SKashyap D Desai mtx_lock(&sc->sim_lock); 3558665484d8SDoug Ambrisko } 3559665484d8SDoug Ambrisko DELAY(1000 * 1000); 3560665484d8SDoug Ambrisko } 3561665484d8SDoug Ambrisko 3562f5fb2237SKashyap D Desai if (mrsas_atomic_read(&sc->fw_outstanding)) { 3563665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3564665484d8SDoug Ambrisko " pending commands remain after waiting," 3565665484d8SDoug Ambrisko " will reset adapter.\n"); 3566665484d8SDoug Ambrisko retval = 1; 3567665484d8SDoug Ambrisko } 3568665484d8SDoug Ambrisko out: 3569665484d8SDoug Ambrisko return retval; 3570665484d8SDoug Ambrisko } 3571665484d8SDoug Ambrisko 35728e727371SKashyap D Desai /* 3573665484d8SDoug Ambrisko * mrsas_release_mfi_cmd: Return a cmd to free command pool 3574665484d8SDoug Ambrisko * input: Command packet for return to free cmd pool 3575665484d8SDoug Ambrisko * 3576731b7561SKashyap D Desai * This function returns the MFI & MPT command to the command list. 3577665484d8SDoug Ambrisko */ 35788e727371SKashyap D Desai void 3579731b7561SKashyap D Desai mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd_mfi) 3580665484d8SDoug Ambrisko { 3581731b7561SKashyap D Desai struct mrsas_softc *sc = cmd_mfi->sc; 3582731b7561SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3583731b7561SKashyap D Desai 3584665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 3585731b7561SKashyap D Desai /* 3586731b7561SKashyap D Desai * Release the mpt command (if at all it is allocated 3587731b7561SKashyap D Desai * associated with the mfi command 3588731b7561SKashyap D Desai */ 3589731b7561SKashyap D Desai if (cmd_mfi->cmd_id.context.smid) { 3590731b7561SKashyap D Desai mtx_lock(&sc->mpt_cmd_pool_lock); 3591731b7561SKashyap D Desai /* Get the mpt cmd from mfi cmd frame's smid value */ 3592731b7561SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[cmd_mfi->cmd_id.context.smid-1]; 3593731b7561SKashyap D Desai cmd_mpt->flags = 0; 3594731b7561SKashyap D Desai cmd_mpt->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 3595731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mpt_cmd_list_head), cmd_mpt, next); 3596731b7561SKashyap D Desai mtx_unlock(&sc->mpt_cmd_pool_lock); 3597731b7561SKashyap D Desai } 3598731b7561SKashyap D Desai /* Release the mfi command */ 3599731b7561SKashyap D Desai cmd_mfi->ccb_ptr = NULL; 3600731b7561SKashyap D Desai cmd_mfi->cmd_id.frame_count = 0; 3601731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mfi_cmd_list_head), cmd_mfi, next); 3602665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 3603665484d8SDoug Ambrisko 3604665484d8SDoug Ambrisko return; 3605665484d8SDoug Ambrisko } 3606665484d8SDoug Ambrisko 36078e727371SKashyap D Desai /* 36088e727371SKashyap D Desai * mrsas_get_controller_info: Returns FW's controller structure 3609665484d8SDoug Ambrisko * input: Adapter soft state 3610665484d8SDoug Ambrisko * Controller information structure 3611665484d8SDoug Ambrisko * 36128e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller structure. This 36138e727371SKashyap D Desai * information is mainly used to find out the maximum IO transfer per command 36148e727371SKashyap D Desai * supported by the FW. 3615665484d8SDoug Ambrisko */ 36168e727371SKashyap D Desai static int 3617af51c29fSKashyap D Desai mrsas_get_ctrl_info(struct mrsas_softc *sc) 3618665484d8SDoug Ambrisko { 3619665484d8SDoug Ambrisko int retcode = 0; 3620f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 3621665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3622665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3623665484d8SDoug Ambrisko 3624665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3625665484d8SDoug Ambrisko 3626665484d8SDoug Ambrisko if (!cmd) { 3627665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 3628665484d8SDoug Ambrisko return -ENOMEM; 3629665484d8SDoug Ambrisko } 3630665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3631665484d8SDoug Ambrisko 3632665484d8SDoug Ambrisko if (mrsas_alloc_ctlr_info_cmd(sc) != SUCCESS) { 3633665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate get ctlr info cmd\n"); 3634665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3635665484d8SDoug Ambrisko return -ENOMEM; 3636665484d8SDoug Ambrisko } 3637665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3638665484d8SDoug Ambrisko 3639665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3640665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 3641665484d8SDoug Ambrisko dcmd->sge_count = 1; 3642665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 3643665484d8SDoug Ambrisko dcmd->timeout = 0; 3644665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3645665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_ctrl_info); 3646665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_GET_INFO; 3647665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = sc->ctlr_info_phys_addr; 3648665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_ctrl_info); 3649665484d8SDoug Ambrisko 36508bc320adSKashyap D Desai if (!sc->mask_interrupts) 36518bc320adSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 36528bc320adSKashyap D Desai else 3653f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 36548bc320adSKashyap D Desai 3655f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 3656f0c7594bSKashyap D Desai goto dcmd_timeout; 3657665484d8SDoug Ambrisko else 3658f0c7594bSKashyap D Desai memcpy(sc->ctrl_info, sc->ctlr_info_mem, sizeof(struct mrsas_ctrl_info)); 3659665484d8SDoug Ambrisko 3660f0c7594bSKashyap D Desai do_ocr = 0; 3661af51c29fSKashyap D Desai mrsas_update_ext_vd_details(sc); 3662af51c29fSKashyap D Desai 3663a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 3664a688fcd0SKashyap D Desai sc->ctrl_info->adapterOperations3.useSeqNumJbodFP; 3665c376f864SKashyap D Desai sc->support_morethan256jbod = 3666c376f864SKashyap D Desai sc->ctrl_info->adapterOperations4.supportPdMapTargetId; 3667c376f864SKashyap D Desai 36688bc320adSKashyap D Desai sc->disableOnlineCtrlReset = 36698bc320adSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 3670a688fcd0SKashyap D Desai 3671f0c7594bSKashyap D Desai dcmd_timeout: 3672665484d8SDoug Ambrisko mrsas_free_ctlr_info_cmd(sc); 3673f0c7594bSKashyap D Desai 3674f0c7594bSKashyap D Desai if (do_ocr) 3675f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 3676f0c7594bSKashyap D Desai 36778bc320adSKashyap D Desai if (!sc->mask_interrupts) 36788bc320adSKashyap D Desai mrsas_release_mfi_cmd(cmd); 36798bc320adSKashyap D Desai 3680665484d8SDoug Ambrisko return (retcode); 3681665484d8SDoug Ambrisko } 3682665484d8SDoug Ambrisko 36838e727371SKashyap D Desai /* 3684af51c29fSKashyap D Desai * mrsas_update_ext_vd_details : Update details w.r.t Extended VD 3685af51c29fSKashyap D Desai * input: 3686af51c29fSKashyap D Desai * sc - Controller's softc 3687af51c29fSKashyap D Desai */ 3688dbcc81dfSKashyap D Desai static void 3689dbcc81dfSKashyap D Desai mrsas_update_ext_vd_details(struct mrsas_softc *sc) 3690af51c29fSKashyap D Desai { 36914ad83576SKashyap D Desai u_int32_t ventura_map_sz = 0; 3692af51c29fSKashyap D Desai sc->max256vdSupport = 3693af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations3.supportMaxExtLDs; 36944ad83576SKashyap D Desai 3695af51c29fSKashyap D Desai /* Below is additional check to address future FW enhancement */ 3696af51c29fSKashyap D Desai if (sc->ctrl_info->max_lds > 64) 3697af51c29fSKashyap D Desai sc->max256vdSupport = 1; 3698af51c29fSKashyap D Desai 3699af51c29fSKashyap D Desai sc->drv_supported_vd_count = MRSAS_MAX_LD_CHANNELS 3700af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3701af51c29fSKashyap D Desai sc->drv_supported_pd_count = MRSAS_MAX_PD_CHANNELS 3702af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3703af51c29fSKashyap D Desai if (sc->max256vdSupport) { 3704af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES_EXT; 3705af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3706af51c29fSKashyap D Desai } else { 3707af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES; 3708af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3709af51c29fSKashyap D Desai } 3710af51c29fSKashyap D Desai 37114ad83576SKashyap D Desai if (sc->maxRaidMapSize) { 37124ad83576SKashyap D Desai ventura_map_sz = sc->maxRaidMapSize * 37134ad83576SKashyap D Desai MR_MIN_MAP_SIZE; 37144ad83576SKashyap D Desai sc->current_map_sz = ventura_map_sz; 37154ad83576SKashyap D Desai sc->max_map_sz = ventura_map_sz; 37164ad83576SKashyap D Desai } else { 3717af51c29fSKashyap D Desai sc->old_map_sz = sizeof(MR_FW_RAID_MAP) + 37184ad83576SKashyap D Desai (sizeof(MR_LD_SPAN_MAP) * (sc->fw_supported_vd_count - 1)); 3719af51c29fSKashyap D Desai sc->new_map_sz = sizeof(MR_FW_RAID_MAP_EXT); 3720af51c29fSKashyap D Desai sc->max_map_sz = max(sc->old_map_sz, sc->new_map_sz); 3721af51c29fSKashyap D Desai if (sc->max256vdSupport) 3722af51c29fSKashyap D Desai sc->current_map_sz = sc->new_map_sz; 3723af51c29fSKashyap D Desai else 3724af51c29fSKashyap D Desai sc->current_map_sz = sc->old_map_sz; 3725af51c29fSKashyap D Desai } 3726af51c29fSKashyap D Desai 37274ad83576SKashyap D Desai sc->drv_map_sz = sizeof(MR_DRV_RAID_MAP_ALL); 37284ad83576SKashyap D Desai #if VD_EXT_DEBUG 37294ad83576SKashyap D Desai device_printf(sc->mrsas_dev, "sc->maxRaidMapSize 0x%x \n", 37304ad83576SKashyap D Desai sc->maxRaidMapSize); 37314ad83576SKashyap D Desai device_printf(sc->mrsas_dev, 37324ad83576SKashyap D Desai "new_map_sz = 0x%x, old_map_sz = 0x%x, " 37334ad83576SKashyap D Desai "ventura_map_sz = 0x%x, current_map_sz = 0x%x " 37344ad83576SKashyap D Desai "fusion->drv_map_sz =0x%x, size of driver raid map 0x%lx \n", 37354ad83576SKashyap D Desai sc->new_map_sz, sc->old_map_sz, ventura_map_sz, 37364ad83576SKashyap D Desai sc->current_map_sz, sc->drv_map_sz, sizeof(MR_DRV_RAID_MAP_ALL)); 37374ad83576SKashyap D Desai #endif 37384ad83576SKashyap D Desai } 37394ad83576SKashyap D Desai 3740af51c29fSKashyap D Desai /* 3741665484d8SDoug Ambrisko * mrsas_alloc_ctlr_info_cmd: Allocates memory for controller info command 3742665484d8SDoug Ambrisko * input: Adapter soft state 3743665484d8SDoug Ambrisko * 3744665484d8SDoug Ambrisko * Allocates DMAable memory for the controller info internal command. 3745665484d8SDoug Ambrisko */ 37468e727371SKashyap D Desai int 37478e727371SKashyap D Desai mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc) 3748665484d8SDoug Ambrisko { 3749665484d8SDoug Ambrisko int ctlr_info_size; 3750665484d8SDoug Ambrisko 3751665484d8SDoug Ambrisko /* Allocate get controller info command */ 3752665484d8SDoug Ambrisko ctlr_info_size = sizeof(struct mrsas_ctrl_info); 37538e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 37548e727371SKashyap D Desai 1, 0, 37558e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 37568e727371SKashyap D Desai BUS_SPACE_MAXADDR, 37578e727371SKashyap D Desai NULL, NULL, 37588e727371SKashyap D Desai ctlr_info_size, 37598e727371SKashyap D Desai 1, 37608e727371SKashyap D Desai ctlr_info_size, 37618e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 37628e727371SKashyap D Desai NULL, NULL, 3763665484d8SDoug Ambrisko &sc->ctlr_info_tag)) { 3764665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info tag\n"); 3765665484d8SDoug Ambrisko return (ENOMEM); 3766665484d8SDoug Ambrisko } 3767665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ctlr_info_tag, (void **)&sc->ctlr_info_mem, 3768665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ctlr_info_dmamap)) { 3769665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info cmd mem\n"); 3770665484d8SDoug Ambrisko return (ENOMEM); 3771665484d8SDoug Ambrisko } 3772665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ctlr_info_tag, sc->ctlr_info_dmamap, 3773665484d8SDoug Ambrisko sc->ctlr_info_mem, ctlr_info_size, mrsas_addr_cb, 3774665484d8SDoug Ambrisko &sc->ctlr_info_phys_addr, BUS_DMA_NOWAIT)) { 3775665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ctlr info cmd mem\n"); 3776665484d8SDoug Ambrisko return (ENOMEM); 3777665484d8SDoug Ambrisko } 3778665484d8SDoug Ambrisko memset(sc->ctlr_info_mem, 0, ctlr_info_size); 3779665484d8SDoug Ambrisko return (0); 3780665484d8SDoug Ambrisko } 3781665484d8SDoug Ambrisko 37828e727371SKashyap D Desai /* 3783665484d8SDoug Ambrisko * mrsas_free_ctlr_info_cmd: Free memory for controller info command 3784665484d8SDoug Ambrisko * input: Adapter soft state 3785665484d8SDoug Ambrisko * 3786665484d8SDoug Ambrisko * Deallocates memory of the get controller info cmd. 3787665484d8SDoug Ambrisko */ 37888e727371SKashyap D Desai void 37898e727371SKashyap D Desai mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc) 3790665484d8SDoug Ambrisko { 3791665484d8SDoug Ambrisko if (sc->ctlr_info_phys_addr) 3792665484d8SDoug Ambrisko bus_dmamap_unload(sc->ctlr_info_tag, sc->ctlr_info_dmamap); 3793665484d8SDoug Ambrisko if (sc->ctlr_info_mem != NULL) 3794665484d8SDoug Ambrisko bus_dmamem_free(sc->ctlr_info_tag, sc->ctlr_info_mem, sc->ctlr_info_dmamap); 3795665484d8SDoug Ambrisko if (sc->ctlr_info_tag != NULL) 3796665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ctlr_info_tag); 3797665484d8SDoug Ambrisko } 3798665484d8SDoug Ambrisko 37998e727371SKashyap D Desai /* 3800665484d8SDoug Ambrisko * mrsas_issue_polled: Issues a polling command 3801665484d8SDoug Ambrisko * inputs: Adapter soft state 3802665484d8SDoug Ambrisko * Command packet to be issued 3803665484d8SDoug Ambrisko * 38048e727371SKashyap D Desai * This function is for posting of internal commands to Firmware. MFI requires 38058e727371SKashyap D Desai * the cmd_status to be set to 0xFF before posting. The maximun wait time of 38068e727371SKashyap D Desai * the poll response timer is 180 seconds. 3807665484d8SDoug Ambrisko */ 38088e727371SKashyap D Desai int 38098e727371SKashyap D Desai mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3810665484d8SDoug Ambrisko { 3811665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &cmd->frame->hdr; 3812665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3813f0c7594bSKashyap D Desai int i, retcode = SUCCESS; 3814665484d8SDoug Ambrisko 3815665484d8SDoug Ambrisko frame_hdr->cmd_status = 0xFF; 3816665484d8SDoug Ambrisko frame_hdr->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3817665484d8SDoug Ambrisko 3818665484d8SDoug Ambrisko /* Issue the frame using inbound queue port */ 3819665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3820665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3821665484d8SDoug Ambrisko return (1); 3822665484d8SDoug Ambrisko } 3823665484d8SDoug Ambrisko /* 3824665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 3825665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 3826665484d8SDoug Ambrisko * this is only 1 millisecond. 3827665484d8SDoug Ambrisko */ 3828665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) { 3829665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 3830665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) 3831665484d8SDoug Ambrisko DELAY(1000); 3832665484d8SDoug Ambrisko else 3833665484d8SDoug Ambrisko break; 3834665484d8SDoug Ambrisko } 3835665484d8SDoug Ambrisko } 3836f0c7594bSKashyap D Desai if (frame_hdr->cmd_status == 0xFF) { 3837f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3838f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3839f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3840f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3841f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3842665484d8SDoug Ambrisko } 3843665484d8SDoug Ambrisko return (retcode); 3844665484d8SDoug Ambrisko } 3845665484d8SDoug Ambrisko 38468e727371SKashyap D Desai /* 38478e727371SKashyap D Desai * mrsas_issue_dcmd: Issues a MFI Pass thru cmd 38488e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3849665484d8SDoug Ambrisko * 3850665484d8SDoug Ambrisko * This function is called by mrsas_issued_blocked_cmd() and 38518e727371SKashyap D Desai * mrsas_issued_polled(), to build the MPT command and then fire the command 38528e727371SKashyap D Desai * to Firmware. 3853665484d8SDoug Ambrisko */ 3854665484d8SDoug Ambrisko int 3855665484d8SDoug Ambrisko mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3856665484d8SDoug Ambrisko { 3857665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3858665484d8SDoug Ambrisko 3859665484d8SDoug Ambrisko req_desc = mrsas_build_mpt_cmd(sc, cmd); 3860665484d8SDoug Ambrisko if (!req_desc) { 3861665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT cmd.\n"); 3862665484d8SDoug Ambrisko return (1); 3863665484d8SDoug Ambrisko } 3864665484d8SDoug Ambrisko mrsas_fire_cmd(sc, req_desc->addr.u.low, req_desc->addr.u.high); 3865665484d8SDoug Ambrisko 3866665484d8SDoug Ambrisko return (0); 3867665484d8SDoug Ambrisko } 3868665484d8SDoug Ambrisko 38698e727371SKashyap D Desai /* 38708e727371SKashyap D Desai * mrsas_build_mpt_cmd: Calls helper function to build Passthru cmd 38718e727371SKashyap D Desai * input: Adapter soft state mfi cmd to build 3872665484d8SDoug Ambrisko * 38738e727371SKashyap D Desai * This function is called by mrsas_issue_cmd() to build the MPT-MFI passthru 38748e727371SKashyap D Desai * command and prepares the MPT command to send to Firmware. 3875665484d8SDoug Ambrisko */ 3876665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION * 3877665484d8SDoug Ambrisko mrsas_build_mpt_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3878665484d8SDoug Ambrisko { 3879665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3880665484d8SDoug Ambrisko u_int16_t index; 3881665484d8SDoug Ambrisko 3882665484d8SDoug Ambrisko if (mrsas_build_mptmfi_passthru(sc, cmd)) { 3883665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT-MFI passthru cmd.\n"); 3884665484d8SDoug Ambrisko return NULL; 3885665484d8SDoug Ambrisko } 3886665484d8SDoug Ambrisko index = cmd->cmd_id.context.smid; 3887665484d8SDoug Ambrisko 3888665484d8SDoug Ambrisko req_desc = mrsas_get_request_desc(sc, index - 1); 3889665484d8SDoug Ambrisko if (!req_desc) 3890665484d8SDoug Ambrisko return NULL; 3891665484d8SDoug Ambrisko 3892665484d8SDoug Ambrisko req_desc->addr.Words = 0; 3893665484d8SDoug Ambrisko req_desc->SCSIIO.RequestFlags = (MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 3894665484d8SDoug Ambrisko 3895665484d8SDoug Ambrisko req_desc->SCSIIO.SMID = index; 3896665484d8SDoug Ambrisko 3897665484d8SDoug Ambrisko return (req_desc); 3898665484d8SDoug Ambrisko } 3899665484d8SDoug Ambrisko 39008e727371SKashyap D Desai /* 39018e727371SKashyap D Desai * mrsas_build_mptmfi_passthru: Builds a MPT MFI Passthru command 39028e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3903665484d8SDoug Ambrisko * 39048e727371SKashyap D Desai * The MPT command and the io_request are setup as a passthru command. The SGE 39058e727371SKashyap D Desai * chain address is set to frame_phys_addr of the MFI command. 3906665484d8SDoug Ambrisko */ 3907665484d8SDoug Ambrisko u_int8_t 3908665484d8SDoug Ambrisko mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *mfi_cmd) 3909665484d8SDoug Ambrisko { 3910665484d8SDoug Ambrisko MPI25_IEEE_SGE_CHAIN64 *mpi25_ieee_chain; 3911665484d8SDoug Ambrisko PTR_MRSAS_RAID_SCSI_IO_REQUEST io_req; 3912665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 3913665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &mfi_cmd->frame->hdr; 3914665484d8SDoug Ambrisko 3915665484d8SDoug Ambrisko mpt_cmd = mrsas_get_mpt_cmd(sc); 3916665484d8SDoug Ambrisko if (!mpt_cmd) 3917665484d8SDoug Ambrisko return (1); 3918665484d8SDoug Ambrisko 3919665484d8SDoug Ambrisko /* Save the smid. To be used for returning the cmd */ 3920665484d8SDoug Ambrisko mfi_cmd->cmd_id.context.smid = mpt_cmd->index; 3921665484d8SDoug Ambrisko 3922665484d8SDoug Ambrisko mpt_cmd->sync_cmd_idx = mfi_cmd->index; 3923665484d8SDoug Ambrisko 3924665484d8SDoug Ambrisko /* 39258e727371SKashyap D Desai * For cmds where the flag is set, store the flag and check on 39268e727371SKashyap D Desai * completion. For cmds with this flag, don't call 3927665484d8SDoug Ambrisko * mrsas_complete_cmd. 3928665484d8SDoug Ambrisko */ 3929665484d8SDoug Ambrisko 3930665484d8SDoug Ambrisko if (frame_hdr->flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE) 3931665484d8SDoug Ambrisko mpt_cmd->flags = MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3932665484d8SDoug Ambrisko 3933665484d8SDoug Ambrisko io_req = mpt_cmd->io_request; 3934665484d8SDoug Ambrisko 39352909aab4SKashyap D Desai if (sc->mrsas_gen3_ctrl || sc->is_ventura || sc->is_aero) { 3936665484d8SDoug Ambrisko pMpi25IeeeSgeChain64_t sgl_ptr_end = (pMpi25IeeeSgeChain64_t)&io_req->SGL; 39378e727371SKashyap D Desai 3938665484d8SDoug Ambrisko sgl_ptr_end += sc->max_sge_in_main_msg - 1; 3939665484d8SDoug Ambrisko sgl_ptr_end->Flags = 0; 3940665484d8SDoug Ambrisko } 3941665484d8SDoug Ambrisko mpi25_ieee_chain = (MPI25_IEEE_SGE_CHAIN64 *) & io_req->SGL.IeeeChain; 3942665484d8SDoug Ambrisko 3943665484d8SDoug Ambrisko io_req->Function = MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST; 3944665484d8SDoug Ambrisko io_req->SGLOffset0 = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 4; 3945665484d8SDoug Ambrisko io_req->ChainOffset = sc->chain_offset_mfi_pthru; 3946665484d8SDoug Ambrisko 3947665484d8SDoug Ambrisko mpi25_ieee_chain->Address = mfi_cmd->frame_phys_addr; 3948665484d8SDoug Ambrisko 3949665484d8SDoug Ambrisko mpi25_ieee_chain->Flags = IEEE_SGE_FLAGS_CHAIN_ELEMENT | 3950665484d8SDoug Ambrisko MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR; 3951665484d8SDoug Ambrisko 39523a3fc6cbSKashyap D Desai mpi25_ieee_chain->Length = sc->max_chain_frame_sz; 3953665484d8SDoug Ambrisko 3954665484d8SDoug Ambrisko return (0); 3955665484d8SDoug Ambrisko } 3956665484d8SDoug Ambrisko 39578e727371SKashyap D Desai /* 39588e727371SKashyap D Desai * mrsas_issue_blocked_cmd: Synchronous wrapper around regular FW cmds 39598e727371SKashyap D Desai * input: Adapter soft state Command to be issued 3960665484d8SDoug Ambrisko * 39618e727371SKashyap D Desai * This function waits on an event for the command to be returned from the ISR. 39628e727371SKashyap D Desai * Max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME secs. Used for issuing 39638e727371SKashyap D Desai * internal and ioctl commands. 3964665484d8SDoug Ambrisko */ 39658e727371SKashyap D Desai int 39668e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3967665484d8SDoug Ambrisko { 3968665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3969665484d8SDoug Ambrisko unsigned long total_time = 0; 3970f0c7594bSKashyap D Desai int retcode = SUCCESS; 3971665484d8SDoug Ambrisko 3972665484d8SDoug Ambrisko /* Initialize cmd_status */ 3973f0c7594bSKashyap D Desai cmd->cmd_status = 0xFF; 3974665484d8SDoug Ambrisko 3975665484d8SDoug Ambrisko /* Build MPT-MFI command for issue to FW */ 3976665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3977665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3978665484d8SDoug Ambrisko return (1); 3979665484d8SDoug Ambrisko } 3980665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 3981665484d8SDoug Ambrisko 3982665484d8SDoug Ambrisko while (1) { 3983f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3984665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 39858e727371SKashyap D Desai } else 3986665484d8SDoug Ambrisko break; 3987f0c7594bSKashyap D Desai 3988f0c7594bSKashyap D Desai if (!cmd->sync_cmd) { /* cmd->sync will be set for an IOCTL 3989f0c7594bSKashyap D Desai * command */ 3990665484d8SDoug Ambrisko total_time++; 3991665484d8SDoug Ambrisko if (total_time >= max_wait) { 39928e727371SKashyap D Desai device_printf(sc->mrsas_dev, 39938e727371SKashyap D Desai "Internal command timed out after %d seconds.\n", max_wait); 3994665484d8SDoug Ambrisko retcode = 1; 3995665484d8SDoug Ambrisko break; 3996665484d8SDoug Ambrisko } 3997665484d8SDoug Ambrisko } 3998f0c7594bSKashyap D Desai } 3999f0c7594bSKashyap D Desai 4000f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 4001f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 4002f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 4003f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 4004f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 4005f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 4006f0c7594bSKashyap D Desai } 4007665484d8SDoug Ambrisko return (retcode); 4008665484d8SDoug Ambrisko } 4009665484d8SDoug Ambrisko 40108e727371SKashyap D Desai /* 40118e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru: Completes a command 40128e727371SKashyap D Desai * input: @sc: Adapter soft state 40138e727371SKashyap D Desai * @cmd: Command to be completed 40148e727371SKashyap D Desai * @status: cmd completion status 4015665484d8SDoug Ambrisko * 40168e727371SKashyap D Desai * This function is called from mrsas_complete_cmd() after an interrupt is 40178e727371SKashyap D Desai * received from Firmware, and io_request->Function is 4018665484d8SDoug Ambrisko * MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST. 4019665484d8SDoug Ambrisko */ 4020665484d8SDoug Ambrisko void 4021665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd, 4022665484d8SDoug Ambrisko u_int8_t status) 4023665484d8SDoug Ambrisko { 4024665484d8SDoug Ambrisko struct mrsas_header *hdr = &cmd->frame->hdr; 4025665484d8SDoug Ambrisko u_int8_t cmd_status = cmd->frame->hdr.cmd_status; 4026665484d8SDoug Ambrisko 4027665484d8SDoug Ambrisko /* Reset the retry counter for future re-tries */ 4028665484d8SDoug Ambrisko cmd->retry_for_fw_reset = 0; 4029665484d8SDoug Ambrisko 4030665484d8SDoug Ambrisko if (cmd->ccb_ptr) 4031665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 4032665484d8SDoug Ambrisko 4033665484d8SDoug Ambrisko switch (hdr->cmd) { 4034665484d8SDoug Ambrisko case MFI_CMD_INVALID: 4035665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "MFI_CMD_INVALID command.\n"); 4036665484d8SDoug Ambrisko break; 4037665484d8SDoug Ambrisko case MFI_CMD_PD_SCSI_IO: 4038665484d8SDoug Ambrisko case MFI_CMD_LD_SCSI_IO: 4039665484d8SDoug Ambrisko /* 4040665484d8SDoug Ambrisko * MFI_CMD_PD_SCSI_IO and MFI_CMD_LD_SCSI_IO could have been 4041665484d8SDoug Ambrisko * issued either through an IO path or an IOCTL path. If it 4042665484d8SDoug Ambrisko * was via IOCTL, we will send it to internal completion. 4043665484d8SDoug Ambrisko */ 4044665484d8SDoug Ambrisko if (cmd->sync_cmd) { 4045665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4046665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 4047665484d8SDoug Ambrisko break; 4048665484d8SDoug Ambrisko } 4049665484d8SDoug Ambrisko case MFI_CMD_SMP: 4050665484d8SDoug Ambrisko case MFI_CMD_STP: 4051665484d8SDoug Ambrisko case MFI_CMD_DCMD: 4052665484d8SDoug Ambrisko /* Check for LD map update */ 4053665484d8SDoug Ambrisko if ((cmd->frame->dcmd.opcode == MR_DCMD_LD_MAP_GET_INFO) && 4054665484d8SDoug Ambrisko (cmd->frame->dcmd.mbox.b[1] == 1)) { 4055665484d8SDoug Ambrisko sc->fast_path_io = 0; 4056665484d8SDoug Ambrisko mtx_lock(&sc->raidmap_lock); 4057f0c7594bSKashyap D Desai sc->map_update_cmd = NULL; 4058665484d8SDoug Ambrisko if (cmd_status != 0) { 4059665484d8SDoug Ambrisko if (cmd_status != MFI_STAT_NOT_FOUND) 4060665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "map sync failed, status=%x\n", cmd_status); 4061665484d8SDoug Ambrisko else { 4062665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4063665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 4064665484d8SDoug Ambrisko break; 4065665484d8SDoug Ambrisko } 40668e727371SKashyap D Desai } else 4067665484d8SDoug Ambrisko sc->map_id++; 4068665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4069665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 4070665484d8SDoug Ambrisko sc->fast_path_io = 0; 4071665484d8SDoug Ambrisko else 4072665484d8SDoug Ambrisko sc->fast_path_io = 1; 4073665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 4074665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 4075665484d8SDoug Ambrisko break; 4076665484d8SDoug Ambrisko } 4077665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET_INFO || 4078665484d8SDoug Ambrisko cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET) { 4079da011113SKashyap D Desai sc->mrsas_aen_triggered = 0; 4080665484d8SDoug Ambrisko } 4081a688fcd0SKashyap D Desai /* FW has an updated PD sequence */ 4082a688fcd0SKashyap D Desai if ((cmd->frame->dcmd.opcode == 4083a688fcd0SKashyap D Desai MR_DCMD_SYSTEM_PD_MAP_GET_INFO) && 4084a688fcd0SKashyap D Desai (cmd->frame->dcmd.mbox.b[0] == 1)) { 4085a688fcd0SKashyap D Desai mtx_lock(&sc->raidmap_lock); 4086a688fcd0SKashyap D Desai sc->jbod_seq_cmd = NULL; 4087a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 4088a688fcd0SKashyap D Desai 4089a688fcd0SKashyap D Desai if (cmd_status == MFI_STAT_OK) { 4090a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 4091a688fcd0SKashyap D Desai /* Re-register a pd sync seq num cmd */ 4092a688fcd0SKashyap D Desai if (megasas_sync_pd_seq_num(sc, true)) 4093a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 4094a688fcd0SKashyap D Desai } else { 4095a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 4096a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4097a688fcd0SKashyap D Desai "Jbod map sync failed, status=%x\n", cmd_status); 4098a688fcd0SKashyap D Desai } 4099a688fcd0SKashyap D Desai mtx_unlock(&sc->raidmap_lock); 4100a688fcd0SKashyap D Desai break; 4101a688fcd0SKashyap D Desai } 4102665484d8SDoug Ambrisko /* See if got an event notification */ 4103665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_WAIT) 4104665484d8SDoug Ambrisko mrsas_complete_aen(sc, cmd); 4105665484d8SDoug Ambrisko else 4106665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 4107665484d8SDoug Ambrisko break; 4108665484d8SDoug Ambrisko case MFI_CMD_ABORT: 4109665484d8SDoug Ambrisko /* Command issued to abort another cmd return */ 4110665484d8SDoug Ambrisko mrsas_complete_abort(sc, cmd); 4111665484d8SDoug Ambrisko break; 4112665484d8SDoug Ambrisko default: 4113665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown command completed! [0x%X]\n", hdr->cmd); 4114665484d8SDoug Ambrisko break; 4115665484d8SDoug Ambrisko } 4116665484d8SDoug Ambrisko } 4117665484d8SDoug Ambrisko 41188e727371SKashyap D Desai /* 41198e727371SKashyap D Desai * mrsas_wakeup: Completes an internal command 4120665484d8SDoug Ambrisko * input: Adapter soft state 4121665484d8SDoug Ambrisko * Command to be completed 4122665484d8SDoug Ambrisko * 41238e727371SKashyap D Desai * In mrsas_issue_blocked_cmd(), after a command is issued to Firmware, a wait 41248e727371SKashyap D Desai * timer is started. This function is called from 41258e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru() as it completes the command, to wake up 41268e727371SKashyap D Desai * from the command wait. 4127665484d8SDoug Ambrisko */ 41288e727371SKashyap D Desai void 41298e727371SKashyap D Desai mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4130665484d8SDoug Ambrisko { 4131665484d8SDoug Ambrisko cmd->cmd_status = cmd->frame->io.cmd_status; 4132665484d8SDoug Ambrisko 4133f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) 4134665484d8SDoug Ambrisko cmd->cmd_status = 0; 4135665484d8SDoug Ambrisko 4136665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4137665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 4138665484d8SDoug Ambrisko return; 4139665484d8SDoug Ambrisko } 4140665484d8SDoug Ambrisko 41418e727371SKashyap D Desai /* 41428e727371SKashyap D Desai * mrsas_shutdown_ctlr: Instructs FW to shutdown the controller input: 41438e727371SKashyap D Desai * Adapter soft state Shutdown/Hibernate 4144665484d8SDoug Ambrisko * 41458e727371SKashyap D Desai * This function issues a DCMD internal command to Firmware to initiate shutdown 41468e727371SKashyap D Desai * of the controller. 4147665484d8SDoug Ambrisko */ 41488e727371SKashyap D Desai static void 41498e727371SKashyap D Desai mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode) 4150665484d8SDoug Ambrisko { 4151665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4152665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4153665484d8SDoug Ambrisko 4154665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 4155665484d8SDoug Ambrisko return; 4156665484d8SDoug Ambrisko 4157665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4158665484d8SDoug Ambrisko if (!cmd) { 4159665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for shutdown cmd.\n"); 4160665484d8SDoug Ambrisko return; 4161665484d8SDoug Ambrisko } 4162665484d8SDoug Ambrisko if (sc->aen_cmd) 4163665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->aen_cmd); 4164665484d8SDoug Ambrisko if (sc->map_update_cmd) 4165665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->map_update_cmd); 4166a688fcd0SKashyap D Desai if (sc->jbod_seq_cmd) 4167a688fcd0SKashyap D Desai mrsas_issue_blocked_abort_cmd(sc, sc->jbod_seq_cmd); 4168665484d8SDoug Ambrisko 4169665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4170665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4171665484d8SDoug Ambrisko 4172665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4173665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 4174665484d8SDoug Ambrisko dcmd->sge_count = 0; 4175665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 4176665484d8SDoug Ambrisko dcmd->timeout = 0; 4177665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4178665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 4179665484d8SDoug Ambrisko dcmd->opcode = opcode; 4180665484d8SDoug Ambrisko 4181665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Preparing to shut down controller.\n"); 4182665484d8SDoug Ambrisko 4183665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 4184665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4185665484d8SDoug Ambrisko 4186665484d8SDoug Ambrisko return; 4187665484d8SDoug Ambrisko } 4188665484d8SDoug Ambrisko 41898e727371SKashyap D Desai /* 41908e727371SKashyap D Desai * mrsas_flush_cache: Requests FW to flush all its caches input: 41918e727371SKashyap D Desai * Adapter soft state 4192665484d8SDoug Ambrisko * 4193665484d8SDoug Ambrisko * This function is issues a DCMD internal command to Firmware to initiate 4194665484d8SDoug Ambrisko * flushing of all caches. 4195665484d8SDoug Ambrisko */ 41968e727371SKashyap D Desai static void 41978e727371SKashyap D Desai mrsas_flush_cache(struct mrsas_softc *sc) 4198665484d8SDoug Ambrisko { 4199665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4200665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4201665484d8SDoug Ambrisko 4202665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 4203665484d8SDoug Ambrisko return; 4204665484d8SDoug Ambrisko 4205665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4206665484d8SDoug Ambrisko if (!cmd) { 4207665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for flush cache cmd.\n"); 4208665484d8SDoug Ambrisko return; 4209665484d8SDoug Ambrisko } 4210665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4211665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4212665484d8SDoug Ambrisko 4213665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4214665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 4215665484d8SDoug Ambrisko dcmd->sge_count = 0; 4216665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 4217665484d8SDoug Ambrisko dcmd->timeout = 0; 4218665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4219665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 4220665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_CACHE_FLUSH; 4221665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_FLUSH_CTRL_CACHE | MR_FLUSH_DISK_CACHE; 4222665484d8SDoug Ambrisko 4223665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 4224665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4225665484d8SDoug Ambrisko 4226665484d8SDoug Ambrisko return; 4227665484d8SDoug Ambrisko } 4228665484d8SDoug Ambrisko 4229a688fcd0SKashyap D Desai int 4230a688fcd0SKashyap D Desai megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend) 4231a688fcd0SKashyap D Desai { 4232a688fcd0SKashyap D Desai int retcode = 0; 4233a688fcd0SKashyap D Desai u_int8_t do_ocr = 1; 4234a688fcd0SKashyap D Desai struct mrsas_mfi_cmd *cmd; 4235a688fcd0SKashyap D Desai struct mrsas_dcmd_frame *dcmd; 4236a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 4237a688fcd0SKashyap D Desai struct MR_PD_CFG_SEQ_NUM_SYNC *pd_sync; 4238a688fcd0SKashyap D Desai bus_addr_t pd_seq_h; 4239a688fcd0SKashyap D Desai 4240a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 4241a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * 4242a688fcd0SKashyap D Desai (MAX_PHYSICAL_DEVICES - 1)); 4243a688fcd0SKashyap D Desai 4244a688fcd0SKashyap D Desai cmd = mrsas_get_mfi_cmd(sc); 4245a688fcd0SKashyap D Desai if (!cmd) { 4246a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4247a688fcd0SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 4248a688fcd0SKashyap D Desai return 1; 4249a688fcd0SKashyap D Desai } 4250a688fcd0SKashyap D Desai dcmd = &cmd->frame->dcmd; 4251a688fcd0SKashyap D Desai 4252a688fcd0SKashyap D Desai pd_sync = (void *)sc->jbodmap_mem[(sc->pd_seq_map_id & 1)]; 4253a688fcd0SKashyap D Desai pd_seq_h = sc->jbodmap_phys_addr[(sc->pd_seq_map_id & 1)]; 4254a688fcd0SKashyap D Desai if (!pd_sync) { 4255a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4256a688fcd0SKashyap D Desai "Failed to alloc mem for jbod map info.\n"); 4257a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 4258a688fcd0SKashyap D Desai return (ENOMEM); 4259a688fcd0SKashyap D Desai } 4260a688fcd0SKashyap D Desai memset(pd_sync, 0, pd_seq_map_sz); 4261a688fcd0SKashyap D Desai memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4262a688fcd0SKashyap D Desai dcmd->cmd = MFI_CMD_DCMD; 4263a688fcd0SKashyap D Desai dcmd->cmd_status = 0xFF; 4264a688fcd0SKashyap D Desai dcmd->sge_count = 1; 4265a688fcd0SKashyap D Desai dcmd->timeout = 0; 4266a688fcd0SKashyap D Desai dcmd->pad_0 = 0; 4267a688fcd0SKashyap D Desai dcmd->data_xfer_len = (pd_seq_map_sz); 4268a688fcd0SKashyap D Desai dcmd->opcode = (MR_DCMD_SYSTEM_PD_MAP_GET_INFO); 4269a688fcd0SKashyap D Desai dcmd->sgl.sge32[0].phys_addr = (pd_seq_h); 4270a688fcd0SKashyap D Desai dcmd->sgl.sge32[0].length = (pd_seq_map_sz); 4271a688fcd0SKashyap D Desai 4272a688fcd0SKashyap D Desai if (pend) { 4273a688fcd0SKashyap D Desai dcmd->mbox.b[0] = MRSAS_DCMD_MBOX_PEND_FLAG; 4274a688fcd0SKashyap D Desai dcmd->flags = (MFI_FRAME_DIR_WRITE); 4275a688fcd0SKashyap D Desai sc->jbod_seq_cmd = cmd; 4276a688fcd0SKashyap D Desai if (mrsas_issue_dcmd(sc, cmd)) { 4277a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4278a688fcd0SKashyap D Desai "Fail to send sync map info command.\n"); 4279a688fcd0SKashyap D Desai return 1; 4280a688fcd0SKashyap D Desai } else 4281a688fcd0SKashyap D Desai return 0; 4282a688fcd0SKashyap D Desai } else 4283a688fcd0SKashyap D Desai dcmd->flags = MFI_FRAME_DIR_READ; 4284a688fcd0SKashyap D Desai 4285a688fcd0SKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4286a688fcd0SKashyap D Desai if (retcode == ETIMEDOUT) 4287a688fcd0SKashyap D Desai goto dcmd_timeout; 4288a688fcd0SKashyap D Desai 4289a688fcd0SKashyap D Desai if (pd_sync->count > MAX_PHYSICAL_DEVICES) { 4290a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4291a688fcd0SKashyap D Desai "driver supports max %d JBOD, but FW reports %d\n", 4292a688fcd0SKashyap D Desai MAX_PHYSICAL_DEVICES, pd_sync->count); 4293a688fcd0SKashyap D Desai retcode = -EINVAL; 4294a688fcd0SKashyap D Desai } 4295a688fcd0SKashyap D Desai if (!retcode) 4296a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 4297a688fcd0SKashyap D Desai do_ocr = 0; 4298a688fcd0SKashyap D Desai 4299a688fcd0SKashyap D Desai dcmd_timeout: 4300a688fcd0SKashyap D Desai if (do_ocr) 4301a688fcd0SKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4302a688fcd0SKashyap D Desai 4303a688fcd0SKashyap D Desai return (retcode); 4304a688fcd0SKashyap D Desai } 4305a688fcd0SKashyap D Desai 43068e727371SKashyap D Desai /* 43078e727371SKashyap D Desai * mrsas_get_map_info: Load and validate RAID map input: 43088e727371SKashyap D Desai * Adapter instance soft state 4309665484d8SDoug Ambrisko * 43108e727371SKashyap D Desai * This function calls mrsas_get_ld_map_info() and MR_ValidateMapInfo() to load 43118e727371SKashyap D Desai * and validate RAID map. It returns 0 if successful, 1 other- wise. 4312665484d8SDoug Ambrisko */ 43138e727371SKashyap D Desai static int 43148e727371SKashyap D Desai mrsas_get_map_info(struct mrsas_softc *sc) 4315665484d8SDoug Ambrisko { 4316665484d8SDoug Ambrisko uint8_t retcode = 0; 4317665484d8SDoug Ambrisko 4318665484d8SDoug Ambrisko sc->fast_path_io = 0; 4319665484d8SDoug Ambrisko if (!mrsas_get_ld_map_info(sc)) { 4320665484d8SDoug Ambrisko retcode = MR_ValidateMapInfo(sc); 4321665484d8SDoug Ambrisko if (retcode == 0) { 4322665484d8SDoug Ambrisko sc->fast_path_io = 1; 4323665484d8SDoug Ambrisko return 0; 4324665484d8SDoug Ambrisko } 4325665484d8SDoug Ambrisko } 4326665484d8SDoug Ambrisko return 1; 4327665484d8SDoug Ambrisko } 4328665484d8SDoug Ambrisko 43298e727371SKashyap D Desai /* 43308e727371SKashyap D Desai * mrsas_get_ld_map_info: Get FW's ld_map structure input: 43318e727371SKashyap D Desai * Adapter instance soft state 4332665484d8SDoug Ambrisko * 43338e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 43348e727371SKashyap D Desai * structure. 4335665484d8SDoug Ambrisko */ 43368e727371SKashyap D Desai static int 43378e727371SKashyap D Desai mrsas_get_ld_map_info(struct mrsas_softc *sc) 4338665484d8SDoug Ambrisko { 4339665484d8SDoug Ambrisko int retcode = 0; 4340665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4341665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 43424799d485SKashyap D Desai void *map; 4343665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 4344665484d8SDoug Ambrisko 4345665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4346665484d8SDoug Ambrisko if (!cmd) { 43474799d485SKashyap D Desai device_printf(sc->mrsas_dev, 43484799d485SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 4349665484d8SDoug Ambrisko return 1; 4350665484d8SDoug Ambrisko } 4351665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4352665484d8SDoug Ambrisko 43534799d485SKashyap D Desai map = (void *)sc->raidmap_mem[(sc->map_id & 1)]; 4354665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id & 1)]; 4355665484d8SDoug Ambrisko if (!map) { 43564799d485SKashyap D Desai device_printf(sc->mrsas_dev, 43574799d485SKashyap D Desai "Failed to alloc mem for ld map info.\n"); 4358665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4359665484d8SDoug Ambrisko return (ENOMEM); 4360665484d8SDoug Ambrisko } 43614799d485SKashyap D Desai memset(map, 0, sizeof(sc->max_map_sz)); 4362665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4363665484d8SDoug Ambrisko 4364665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4365665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4366665484d8SDoug Ambrisko dcmd->sge_count = 1; 4367665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4368665484d8SDoug Ambrisko dcmd->timeout = 0; 4369665484d8SDoug Ambrisko dcmd->pad_0 = 0; 43704799d485SKashyap D Desai dcmd->data_xfer_len = sc->current_map_sz; 4371665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO; 4372665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = map_phys_addr; 43734799d485SKashyap D Desai dcmd->sgl.sge32[0].length = sc->current_map_sz; 43744799d485SKashyap D Desai 4375f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4376f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4377f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 43784799d485SKashyap D Desai 4379665484d8SDoug Ambrisko return (retcode); 4380665484d8SDoug Ambrisko } 4381665484d8SDoug Ambrisko 43828e727371SKashyap D Desai /* 43838e727371SKashyap D Desai * mrsas_sync_map_info: Get FW's ld_map structure input: 43848e727371SKashyap D Desai * Adapter instance soft state 4385665484d8SDoug Ambrisko * 43868e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 43878e727371SKashyap D Desai * structure. 4388665484d8SDoug Ambrisko */ 43898e727371SKashyap D Desai static int 43908e727371SKashyap D Desai mrsas_sync_map_info(struct mrsas_softc *sc) 4391665484d8SDoug Ambrisko { 4392665484d8SDoug Ambrisko int retcode = 0, i; 4393665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4394665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4395665484d8SDoug Ambrisko uint32_t size_sync_info, num_lds; 4396665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *target_map = NULL; 43974799d485SKashyap D Desai MR_DRV_RAID_MAP_ALL *map; 4398665484d8SDoug Ambrisko MR_LD_RAID *raid; 4399665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *ld_sync; 4400665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 4401665484d8SDoug Ambrisko 4402665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4403665484d8SDoug Ambrisko if (!cmd) { 4404731b7561SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot alloc for sync map info cmd\n"); 4405731b7561SKashyap D Desai return ENOMEM; 4406665484d8SDoug Ambrisko } 44074799d485SKashyap D Desai map = sc->ld_drv_map[sc->map_id & 1]; 4408665484d8SDoug Ambrisko num_lds = map->raidMap.ldCount; 4409665484d8SDoug Ambrisko 4410665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4411665484d8SDoug Ambrisko size_sync_info = sizeof(MR_LD_TARGET_SYNC) * num_lds; 4412665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4413665484d8SDoug Ambrisko 44148e727371SKashyap D Desai target_map = (MR_LD_TARGET_SYNC *) sc->raidmap_mem[(sc->map_id - 1) & 1]; 44154799d485SKashyap D Desai memset(target_map, 0, sc->max_map_sz); 4416665484d8SDoug Ambrisko 4417665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id - 1) & 1]; 4418665484d8SDoug Ambrisko 4419665484d8SDoug Ambrisko ld_sync = (MR_LD_TARGET_SYNC *) target_map; 4420665484d8SDoug Ambrisko 4421665484d8SDoug Ambrisko for (i = 0; i < num_lds; i++, ld_sync++) { 4422665484d8SDoug Ambrisko raid = MR_LdRaidGet(i, map); 4423665484d8SDoug Ambrisko ld_sync->targetId = MR_GetLDTgtId(i, map); 4424665484d8SDoug Ambrisko ld_sync->seqNum = raid->seqNum; 4425665484d8SDoug Ambrisko } 4426665484d8SDoug Ambrisko 4427665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4428665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4429665484d8SDoug Ambrisko dcmd->sge_count = 1; 4430665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_WRITE; 4431665484d8SDoug Ambrisko dcmd->timeout = 0; 4432665484d8SDoug Ambrisko dcmd->pad_0 = 0; 44334799d485SKashyap D Desai dcmd->data_xfer_len = sc->current_map_sz; 4434665484d8SDoug Ambrisko dcmd->mbox.b[0] = num_lds; 4435665484d8SDoug Ambrisko dcmd->mbox.b[1] = MRSAS_DCMD_MBOX_PEND_FLAG; 4436665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO; 4437665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = map_phys_addr; 44384799d485SKashyap D Desai dcmd->sgl.sge32[0].length = sc->current_map_sz; 4439665484d8SDoug Ambrisko 4440665484d8SDoug Ambrisko sc->map_update_cmd = cmd; 4441665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 44424799d485SKashyap D Desai device_printf(sc->mrsas_dev, 44434799d485SKashyap D Desai "Fail to send sync map info command.\n"); 4444665484d8SDoug Ambrisko return (1); 4445665484d8SDoug Ambrisko } 4446665484d8SDoug Ambrisko return (retcode); 4447665484d8SDoug Ambrisko } 4448665484d8SDoug Ambrisko 444979b4460bSKashyap D Desai /* Input: dcmd.opcode - MR_DCMD_PD_GET_INFO 445079b4460bSKashyap D Desai * dcmd.mbox.s[0] - deviceId for this physical drive 445179b4460bSKashyap D Desai * dcmd.sge IN - ptr to returned MR_PD_INFO structure 445279b4460bSKashyap D Desai * Desc: Firmware return the physical drive info structure 445379b4460bSKashyap D Desai * 445479b4460bSKashyap D Desai */ 445579b4460bSKashyap D Desai static void 445679b4460bSKashyap D Desai mrsas_get_pd_info(struct mrsas_softc *sc, u_int16_t device_id) 445779b4460bSKashyap D Desai { 445879b4460bSKashyap D Desai int retcode; 445979b4460bSKashyap D Desai u_int8_t do_ocr = 1; 446079b4460bSKashyap D Desai struct mrsas_mfi_cmd *cmd; 446179b4460bSKashyap D Desai struct mrsas_dcmd_frame *dcmd; 446279b4460bSKashyap D Desai 446379b4460bSKashyap D Desai cmd = mrsas_get_mfi_cmd(sc); 446479b4460bSKashyap D Desai 446579b4460bSKashyap D Desai if (!cmd) { 446679b4460bSKashyap D Desai device_printf(sc->mrsas_dev, 446779b4460bSKashyap D Desai "Cannot alloc for get PD info cmd\n"); 446879b4460bSKashyap D Desai return; 446979b4460bSKashyap D Desai } 447079b4460bSKashyap D Desai dcmd = &cmd->frame->dcmd; 447179b4460bSKashyap D Desai 447279b4460bSKashyap D Desai memset(sc->pd_info_mem, 0, sizeof(struct mrsas_pd_info)); 447379b4460bSKashyap D Desai memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 447479b4460bSKashyap D Desai 447579b4460bSKashyap D Desai dcmd->mbox.s[0] = device_id; 447679b4460bSKashyap D Desai dcmd->cmd = MFI_CMD_DCMD; 447779b4460bSKashyap D Desai dcmd->cmd_status = 0xFF; 447879b4460bSKashyap D Desai dcmd->sge_count = 1; 447979b4460bSKashyap D Desai dcmd->flags = MFI_FRAME_DIR_READ; 448079b4460bSKashyap D Desai dcmd->timeout = 0; 448179b4460bSKashyap D Desai dcmd->pad_0 = 0; 448279b4460bSKashyap D Desai dcmd->data_xfer_len = sizeof(struct mrsas_pd_info); 448379b4460bSKashyap D Desai dcmd->opcode = MR_DCMD_PD_GET_INFO; 448479b4460bSKashyap D Desai dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->pd_info_phys_addr; 448579b4460bSKashyap D Desai dcmd->sgl.sge32[0].length = sizeof(struct mrsas_pd_info); 448679b4460bSKashyap D Desai 448779b4460bSKashyap D Desai if (!sc->mask_interrupts) 448879b4460bSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 448979b4460bSKashyap D Desai else 449079b4460bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 449179b4460bSKashyap D Desai 449279b4460bSKashyap D Desai if (retcode == ETIMEDOUT) 449379b4460bSKashyap D Desai goto dcmd_timeout; 449479b4460bSKashyap D Desai 449579b4460bSKashyap D Desai sc->target_list[device_id].interface_type = 449679b4460bSKashyap D Desai sc->pd_info_mem->state.ddf.pdType.intf; 449779b4460bSKashyap D Desai 449879b4460bSKashyap D Desai do_ocr = 0; 449979b4460bSKashyap D Desai 450079b4460bSKashyap D Desai dcmd_timeout: 450179b4460bSKashyap D Desai 450279b4460bSKashyap D Desai if (do_ocr) 450379b4460bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 450479b4460bSKashyap D Desai 450579b4460bSKashyap D Desai if (!sc->mask_interrupts) 450679b4460bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 450779b4460bSKashyap D Desai } 450879b4460bSKashyap D Desai 450979b4460bSKashyap D Desai /* 451079b4460bSKashyap D Desai * mrsas_add_target: Add target ID of system PD/VD to driver's data structure. 451179b4460bSKashyap D Desai * sc: Adapter's soft state 451279b4460bSKashyap D Desai * target_id: Unique target id per controller(managed by driver) 451379b4460bSKashyap D Desai * for system PDs- target ID ranges from 0 to (MRSAS_MAX_PD - 1) 451479b4460bSKashyap D Desai * for VDs- target ID ranges from MRSAS_MAX_PD to MRSAS_MAX_TM_TARGETS 451579b4460bSKashyap D Desai * return: void 451679b4460bSKashyap D Desai * Descripton: This function will be called whenever system PD or VD is created. 451779b4460bSKashyap D Desai */ 451879b4460bSKashyap D Desai static void mrsas_add_target(struct mrsas_softc *sc, 451979b4460bSKashyap D Desai u_int16_t target_id) 452079b4460bSKashyap D Desai { 452179b4460bSKashyap D Desai sc->target_list[target_id].target_id = target_id; 452279b4460bSKashyap D Desai 452379b4460bSKashyap D Desai device_printf(sc->mrsas_dev, 452479b4460bSKashyap D Desai "%s created target ID: 0x%x\n", 452579b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD ? "System PD" : "VD"), 452679b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD ? target_id : (target_id - MRSAS_MAX_PD))); 452779b4460bSKashyap D Desai /* 452879b4460bSKashyap D Desai * If interrupts are enabled, then only fire DCMD to get pd_info 452979b4460bSKashyap D Desai * for system PDs 453079b4460bSKashyap D Desai */ 453179b4460bSKashyap D Desai if (!sc->mask_interrupts && sc->pd_info_mem && 453279b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD)) 453379b4460bSKashyap D Desai mrsas_get_pd_info(sc, target_id); 453479b4460bSKashyap D Desai 453579b4460bSKashyap D Desai } 453679b4460bSKashyap D Desai 453779b4460bSKashyap D Desai /* 453879b4460bSKashyap D Desai * mrsas_remove_target: Remove target ID of system PD/VD from driver's data structure. 453979b4460bSKashyap D Desai * sc: Adapter's soft state 454079b4460bSKashyap D Desai * target_id: Unique target id per controller(managed by driver) 454179b4460bSKashyap D Desai * for system PDs- target ID ranges from 0 to (MRSAS_MAX_PD - 1) 454279b4460bSKashyap D Desai * for VDs- target ID ranges from MRSAS_MAX_PD to MRSAS_MAX_TM_TARGETS 454379b4460bSKashyap D Desai * return: void 454479b4460bSKashyap D Desai * Descripton: This function will be called whenever system PD or VD is deleted 454579b4460bSKashyap D Desai */ 454679b4460bSKashyap D Desai static void mrsas_remove_target(struct mrsas_softc *sc, 454779b4460bSKashyap D Desai u_int16_t target_id) 454879b4460bSKashyap D Desai { 454979b4460bSKashyap D Desai sc->target_list[target_id].target_id = 0xffff; 455079b4460bSKashyap D Desai device_printf(sc->mrsas_dev, 455179b4460bSKashyap D Desai "%s deleted target ID: 0x%x\n", 455279b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD ? "System PD" : "VD"), 455379b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD ? target_id : (target_id - MRSAS_MAX_PD))); 455479b4460bSKashyap D Desai } 455579b4460bSKashyap D Desai 45568e727371SKashyap D Desai /* 45578e727371SKashyap D Desai * mrsas_get_pd_list: Returns FW's PD list structure input: 45588e727371SKashyap D Desai * Adapter soft state 4559665484d8SDoug Ambrisko * 45608e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 45618e727371SKashyap D Desai * structure. This information is mainly used to find out about system 45628e727371SKashyap D Desai * supported by Firmware. 4563665484d8SDoug Ambrisko */ 45648e727371SKashyap D Desai static int 45658e727371SKashyap D Desai mrsas_get_pd_list(struct mrsas_softc *sc) 4566665484d8SDoug Ambrisko { 4567665484d8SDoug Ambrisko int retcode = 0, pd_index = 0, pd_count = 0, pd_list_size; 4568f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4569665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4570665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4571665484d8SDoug Ambrisko struct MR_PD_LIST *pd_list_mem; 4572665484d8SDoug Ambrisko struct MR_PD_ADDRESS *pd_addr; 4573665484d8SDoug Ambrisko bus_addr_t pd_list_phys_addr = 0; 4574665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4575665484d8SDoug Ambrisko 4576665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4577665484d8SDoug Ambrisko if (!cmd) { 45784799d485SKashyap D Desai device_printf(sc->mrsas_dev, 45794799d485SKashyap D Desai "Cannot alloc for get PD list cmd\n"); 4580665484d8SDoug Ambrisko return 1; 4581665484d8SDoug Ambrisko } 4582665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4583665484d8SDoug Ambrisko 4584665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4585665484d8SDoug Ambrisko pd_list_size = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4586665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, pd_list_size) != SUCCESS) { 45874799d485SKashyap D Desai device_printf(sc->mrsas_dev, 45884799d485SKashyap D Desai "Cannot alloc dmamap for get PD list cmd\n"); 4589665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4590f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4591f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4592665484d8SDoug Ambrisko return (ENOMEM); 45938e727371SKashyap D Desai } else { 4594665484d8SDoug Ambrisko pd_list_mem = tcmd->tmp_dcmd_mem; 4595665484d8SDoug Ambrisko pd_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4596665484d8SDoug Ambrisko } 4597665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4598665484d8SDoug Ambrisko 4599665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_PD_QUERY_TYPE_EXPOSED_TO_HOST; 4600665484d8SDoug Ambrisko dcmd->mbox.b[1] = 0; 4601665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4602665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4603665484d8SDoug Ambrisko dcmd->sge_count = 1; 4604665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4605665484d8SDoug Ambrisko dcmd->timeout = 0; 4606665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4607665484d8SDoug Ambrisko dcmd->data_xfer_len = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4608665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_PD_LIST_QUERY; 4609665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = pd_list_phys_addr; 4610665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4611665484d8SDoug Ambrisko 4612731b7561SKashyap D Desai if (!sc->mask_interrupts) 4613731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4614731b7561SKashyap D Desai else 4615f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4616731b7561SKashyap D Desai 4617f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4618f0c7594bSKashyap D Desai goto dcmd_timeout; 4619665484d8SDoug Ambrisko 4620665484d8SDoug Ambrisko /* Get the instance PD list */ 4621665484d8SDoug Ambrisko pd_count = MRSAS_MAX_PD; 4622665484d8SDoug Ambrisko pd_addr = pd_list_mem->addr; 4623f0c7594bSKashyap D Desai if (pd_list_mem->count < pd_count) { 46244799d485SKashyap D Desai memset(sc->local_pd_list, 0, 46254799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 4626665484d8SDoug Ambrisko for (pd_index = 0; pd_index < pd_list_mem->count; pd_index++) { 4627665484d8SDoug Ambrisko sc->local_pd_list[pd_addr->deviceId].tid = pd_addr->deviceId; 46284799d485SKashyap D Desai sc->local_pd_list[pd_addr->deviceId].driveType = 46294799d485SKashyap D Desai pd_addr->scsiDevType; 46304799d485SKashyap D Desai sc->local_pd_list[pd_addr->deviceId].driveState = 46314799d485SKashyap D Desai MR_PD_STATE_SYSTEM; 463279b4460bSKashyap D Desai if (sc->target_list[pd_addr->deviceId].target_id == 0xffff) 463379b4460bSKashyap D Desai mrsas_add_target(sc, pd_addr->deviceId); 4634665484d8SDoug Ambrisko pd_addr++; 4635665484d8SDoug Ambrisko } 463679b4460bSKashyap D Desai for (pd_index = 0; pd_index < MRSAS_MAX_PD; pd_index++) { 463779b4460bSKashyap D Desai if ((sc->local_pd_list[pd_index].driveState != 463879b4460bSKashyap D Desai MR_PD_STATE_SYSTEM) && 463979b4460bSKashyap D Desai (sc->target_list[pd_index].target_id != 464079b4460bSKashyap D Desai 0xffff)) { 464179b4460bSKashyap D Desai mrsas_remove_target(sc, pd_index); 464279b4460bSKashyap D Desai } 464379b4460bSKashyap D Desai } 46448e727371SKashyap D Desai /* 46458e727371SKashyap D Desai * Use mutext/spinlock if pd_list component size increase more than 46468e727371SKashyap D Desai * 32 bit. 46478e727371SKashyap D Desai */ 4648665484d8SDoug Ambrisko memcpy(sc->pd_list, sc->local_pd_list, sizeof(sc->local_pd_list)); 4649f0c7594bSKashyap D Desai do_ocr = 0; 4650f0c7594bSKashyap D Desai } 4651f0c7594bSKashyap D Desai dcmd_timeout: 4652665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4653665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4654f0c7594bSKashyap D Desai 4655f0c7594bSKashyap D Desai if (do_ocr) 4656f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4657731b7561SKashyap D Desai 4658731b7561SKashyap D Desai if (!sc->mask_interrupts) 4659f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4660f0c7594bSKashyap D Desai 4661665484d8SDoug Ambrisko return (retcode); 4662665484d8SDoug Ambrisko } 4663665484d8SDoug Ambrisko 46648e727371SKashyap D Desai /* 46658e727371SKashyap D Desai * mrsas_get_ld_list: Returns FW's LD list structure input: 46668e727371SKashyap D Desai * Adapter soft state 4667665484d8SDoug Ambrisko * 46688e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 46698e727371SKashyap D Desai * structure. This information is mainly used to find out about supported by 46708e727371SKashyap D Desai * the FW. 4671665484d8SDoug Ambrisko */ 46728e727371SKashyap D Desai static int 46738e727371SKashyap D Desai mrsas_get_ld_list(struct mrsas_softc *sc) 4674665484d8SDoug Ambrisko { 467579b4460bSKashyap D Desai int ld_list_size, retcode = 0, ld_index = 0, ids = 0, drv_tgt_id; 4676f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4677665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4678665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4679665484d8SDoug Ambrisko struct MR_LD_LIST *ld_list_mem; 4680665484d8SDoug Ambrisko bus_addr_t ld_list_phys_addr = 0; 4681665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4682665484d8SDoug Ambrisko 4683665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4684665484d8SDoug Ambrisko if (!cmd) { 46854799d485SKashyap D Desai device_printf(sc->mrsas_dev, 46864799d485SKashyap D Desai "Cannot alloc for get LD list cmd\n"); 4687665484d8SDoug Ambrisko return 1; 4688665484d8SDoug Ambrisko } 4689665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4690665484d8SDoug Ambrisko 4691665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4692665484d8SDoug Ambrisko ld_list_size = sizeof(struct MR_LD_LIST); 4693665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, ld_list_size) != SUCCESS) { 46944799d485SKashyap D Desai device_printf(sc->mrsas_dev, 46954799d485SKashyap D Desai "Cannot alloc dmamap for get LD list cmd\n"); 4696665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4697f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4698f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4699665484d8SDoug Ambrisko return (ENOMEM); 47008e727371SKashyap D Desai } else { 4701665484d8SDoug Ambrisko ld_list_mem = tcmd->tmp_dcmd_mem; 4702665484d8SDoug Ambrisko ld_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4703665484d8SDoug Ambrisko } 4704665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4705665484d8SDoug Ambrisko 47064799d485SKashyap D Desai if (sc->max256vdSupport) 47074799d485SKashyap D Desai dcmd->mbox.b[0] = 1; 47084799d485SKashyap D Desai 4709665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4710665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4711665484d8SDoug Ambrisko dcmd->sge_count = 1; 4712665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4713665484d8SDoug Ambrisko dcmd->timeout = 0; 4714665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct MR_LD_LIST); 4715665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_GET_LIST; 4716665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = ld_list_phys_addr; 4717665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct MR_LD_LIST); 4718665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4719665484d8SDoug Ambrisko 4720731b7561SKashyap D Desai if (!sc->mask_interrupts) 4721731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4722731b7561SKashyap D Desai else 4723f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4724731b7561SKashyap D Desai 4725f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4726f0c7594bSKashyap D Desai goto dcmd_timeout; 4727665484d8SDoug Ambrisko 47284799d485SKashyap D Desai #if VD_EXT_DEBUG 47294799d485SKashyap D Desai printf("Number of LDs %d\n", ld_list_mem->ldCount); 47304799d485SKashyap D Desai #endif 47314799d485SKashyap D Desai 4732665484d8SDoug Ambrisko /* Get the instance LD list */ 4733f0c7594bSKashyap D Desai if (ld_list_mem->ldCount <= sc->fw_supported_vd_count) { 4734665484d8SDoug Ambrisko sc->CurLdCount = ld_list_mem->ldCount; 47354799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MAX_LOGICAL_DRIVES_EXT); 4736665484d8SDoug Ambrisko for (ld_index = 0; ld_index < ld_list_mem->ldCount; ld_index++) { 4737665484d8SDoug Ambrisko ids = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 473879b4460bSKashyap D Desai drv_tgt_id = ids + MRSAS_MAX_PD; 473979b4460bSKashyap D Desai if (ld_list_mem->ldList[ld_index].state != 0) { 4740665484d8SDoug Ambrisko sc->ld_ids[ids] = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 474179b4460bSKashyap D Desai if (sc->target_list[drv_tgt_id].target_id == 474279b4460bSKashyap D Desai 0xffff) 474379b4460bSKashyap D Desai mrsas_add_target(sc, drv_tgt_id); 474479b4460bSKashyap D Desai } else { 474579b4460bSKashyap D Desai if (sc->target_list[drv_tgt_id].target_id != 474679b4460bSKashyap D Desai 0xffff) 474779b4460bSKashyap D Desai mrsas_remove_target(sc, 474879b4460bSKashyap D Desai drv_tgt_id); 4749665484d8SDoug Ambrisko } 4750665484d8SDoug Ambrisko } 475179b4460bSKashyap D Desai 4752f0c7594bSKashyap D Desai do_ocr = 0; 4753665484d8SDoug Ambrisko } 4754f0c7594bSKashyap D Desai dcmd_timeout: 4755665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4756665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4757f0c7594bSKashyap D Desai 4758f0c7594bSKashyap D Desai if (do_ocr) 4759f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4760731b7561SKashyap D Desai if (!sc->mask_interrupts) 4761f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4762f0c7594bSKashyap D Desai 4763665484d8SDoug Ambrisko return (retcode); 4764665484d8SDoug Ambrisko } 4765665484d8SDoug Ambrisko 47668e727371SKashyap D Desai /* 47678e727371SKashyap D Desai * mrsas_alloc_tmp_dcmd: Allocates memory for temporary command input: 47688e727371SKashyap D Desai * Adapter soft state Temp command Size of alloction 4769665484d8SDoug Ambrisko * 4770665484d8SDoug Ambrisko * Allocates DMAable memory for a temporary internal command. The allocated 4771665484d8SDoug Ambrisko * memory is initialized to all zeros upon successful loading of the dma 4772665484d8SDoug Ambrisko * mapped memory. 4773665484d8SDoug Ambrisko */ 47748e727371SKashyap D Desai int 47758e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, 47768e727371SKashyap D Desai struct mrsas_tmp_dcmd *tcmd, int size) 4777665484d8SDoug Ambrisko { 47788e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 47798e727371SKashyap D Desai 1, 0, 47808e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 47818e727371SKashyap D Desai BUS_SPACE_MAXADDR, 47828e727371SKashyap D Desai NULL, NULL, 47838e727371SKashyap D Desai size, 47848e727371SKashyap D Desai 1, 47858e727371SKashyap D Desai size, 47868e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 47878e727371SKashyap D Desai NULL, NULL, 4788665484d8SDoug Ambrisko &tcmd->tmp_dcmd_tag)) { 4789665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd tag\n"); 4790665484d8SDoug Ambrisko return (ENOMEM); 4791665484d8SDoug Ambrisko } 4792665484d8SDoug Ambrisko if (bus_dmamem_alloc(tcmd->tmp_dcmd_tag, (void **)&tcmd->tmp_dcmd_mem, 4793665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &tcmd->tmp_dcmd_dmamap)) { 4794665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd mem\n"); 4795665484d8SDoug Ambrisko return (ENOMEM); 4796665484d8SDoug Ambrisko } 4797665484d8SDoug Ambrisko if (bus_dmamap_load(tcmd->tmp_dcmd_tag, tcmd->tmp_dcmd_dmamap, 4798665484d8SDoug Ambrisko tcmd->tmp_dcmd_mem, size, mrsas_addr_cb, 4799665484d8SDoug Ambrisko &tcmd->tmp_dcmd_phys_addr, BUS_DMA_NOWAIT)) { 4800665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load tmp dcmd mem\n"); 4801665484d8SDoug Ambrisko return (ENOMEM); 4802665484d8SDoug Ambrisko } 4803665484d8SDoug Ambrisko memset(tcmd->tmp_dcmd_mem, 0, size); 4804665484d8SDoug Ambrisko return (0); 4805665484d8SDoug Ambrisko } 4806665484d8SDoug Ambrisko 48078e727371SKashyap D Desai /* 48088e727371SKashyap D Desai * mrsas_free_tmp_dcmd: Free memory for temporary command input: 48098e727371SKashyap D Desai * temporary dcmd pointer 4810665484d8SDoug Ambrisko * 48118e727371SKashyap D Desai * Deallocates memory of the temporary command for use in the construction of 48128e727371SKashyap D Desai * the internal DCMD. 4813665484d8SDoug Ambrisko */ 48148e727371SKashyap D Desai void 48158e727371SKashyap D Desai mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp) 4816665484d8SDoug Ambrisko { 4817665484d8SDoug Ambrisko if (tmp->tmp_dcmd_phys_addr) 4818665484d8SDoug Ambrisko bus_dmamap_unload(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_dmamap); 4819665484d8SDoug Ambrisko if (tmp->tmp_dcmd_mem != NULL) 4820665484d8SDoug Ambrisko bus_dmamem_free(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_mem, tmp->tmp_dcmd_dmamap); 4821665484d8SDoug Ambrisko if (tmp->tmp_dcmd_tag != NULL) 4822665484d8SDoug Ambrisko bus_dma_tag_destroy(tmp->tmp_dcmd_tag); 4823665484d8SDoug Ambrisko } 4824665484d8SDoug Ambrisko 48258e727371SKashyap D Desai /* 48268e727371SKashyap D Desai * mrsas_issue_blocked_abort_cmd: Aborts previously issued cmd input: 48278e727371SKashyap D Desai * Adapter soft state Previously issued cmd to be aborted 4828665484d8SDoug Ambrisko * 4829665484d8SDoug Ambrisko * This function is used to abort previously issued commands, such as AEN and 4830665484d8SDoug Ambrisko * RAID map sync map commands. The abort command is sent as a DCMD internal 4831665484d8SDoug Ambrisko * command and subsequently the driver will wait for a return status. The 4832665484d8SDoug Ambrisko * max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME seconds. 4833665484d8SDoug Ambrisko */ 48348e727371SKashyap D Desai static int 48358e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 4836665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort) 4837665484d8SDoug Ambrisko { 4838665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4839665484d8SDoug Ambrisko struct mrsas_abort_frame *abort_fr; 4840665484d8SDoug Ambrisko u_int8_t retcode = 0; 4841665484d8SDoug Ambrisko unsigned long total_time = 0; 4842665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 4843665484d8SDoug Ambrisko 4844665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4845665484d8SDoug Ambrisko if (!cmd) { 4846665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc for abort cmd\n"); 4847665484d8SDoug Ambrisko return (1); 4848665484d8SDoug Ambrisko } 4849665484d8SDoug Ambrisko abort_fr = &cmd->frame->abort; 4850665484d8SDoug Ambrisko 4851665484d8SDoug Ambrisko /* Prepare and issue the abort frame */ 4852665484d8SDoug Ambrisko abort_fr->cmd = MFI_CMD_ABORT; 4853665484d8SDoug Ambrisko abort_fr->cmd_status = 0xFF; 4854665484d8SDoug Ambrisko abort_fr->flags = 0; 4855665484d8SDoug Ambrisko abort_fr->abort_context = cmd_to_abort->index; 4856665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_lo = cmd_to_abort->frame_phys_addr; 4857665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_hi = 0; 4858665484d8SDoug Ambrisko 4859665484d8SDoug Ambrisko cmd->sync_cmd = 1; 4860665484d8SDoug Ambrisko cmd->cmd_status = 0xFF; 4861665484d8SDoug Ambrisko 4862665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 4863665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Fail to send abort command.\n"); 4864665484d8SDoug Ambrisko return (1); 4865665484d8SDoug Ambrisko } 4866665484d8SDoug Ambrisko /* Wait for this cmd to complete */ 4867665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4868665484d8SDoug Ambrisko while (1) { 4869665484d8SDoug Ambrisko if (cmd->cmd_status == 0xFF) { 4870665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 48718e727371SKashyap D Desai } else 4872665484d8SDoug Ambrisko break; 4873665484d8SDoug Ambrisko total_time++; 4874665484d8SDoug Ambrisko if (total_time >= max_wait) { 4875665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Abort cmd timed out after %d sec.\n", max_wait); 4876665484d8SDoug Ambrisko retcode = 1; 4877665484d8SDoug Ambrisko break; 4878665484d8SDoug Ambrisko } 4879665484d8SDoug Ambrisko } 4880665484d8SDoug Ambrisko 4881665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4882665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4883665484d8SDoug Ambrisko return (retcode); 4884665484d8SDoug Ambrisko } 4885665484d8SDoug Ambrisko 48868e727371SKashyap D Desai /* 48878e727371SKashyap D Desai * mrsas_complete_abort: Completes aborting a command input: 48888e727371SKashyap D Desai * Adapter soft state Cmd that was issued to abort another cmd 4889665484d8SDoug Ambrisko * 48908e727371SKashyap D Desai * The mrsas_issue_blocked_abort_cmd() function waits for the command status to 48918e727371SKashyap D Desai * change after sending the command. This function is called from 4892665484d8SDoug Ambrisko * mrsas_complete_mptmfi_passthru() to wake up the sleep thread associated. 4893665484d8SDoug Ambrisko */ 48948e727371SKashyap D Desai void 48958e727371SKashyap D Desai mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4896665484d8SDoug Ambrisko { 4897665484d8SDoug Ambrisko if (cmd->sync_cmd) { 4898665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4899665484d8SDoug Ambrisko cmd->cmd_status = 0; 4900665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4901665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 4902665484d8SDoug Ambrisko } 4903665484d8SDoug Ambrisko return; 4904665484d8SDoug Ambrisko } 4905665484d8SDoug Ambrisko 49068e727371SKashyap D Desai /* 49078e727371SKashyap D Desai * mrsas_aen_handler: AEN processing callback function from thread context 4908665484d8SDoug Ambrisko * input: Adapter soft state 4909665484d8SDoug Ambrisko * 49108e727371SKashyap D Desai * Asynchronous event handler 4911665484d8SDoug Ambrisko */ 49128e727371SKashyap D Desai void 49138e727371SKashyap D Desai mrsas_aen_handler(struct mrsas_softc *sc) 4914665484d8SDoug Ambrisko { 4915665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 4916665484d8SDoug Ambrisko int doscan = 0; 4917665484d8SDoug Ambrisko u_int32_t seq_num; 4918f0c7594bSKashyap D Desai int error, fail_aen = 0; 4919665484d8SDoug Ambrisko 49205bae00d6SSteven Hartland if (sc == NULL) { 49215bae00d6SSteven Hartland printf("invalid instance!\n"); 4922665484d8SDoug Ambrisko return; 4923665484d8SDoug Ambrisko } 492485c0a961SKashyap D Desai if (sc->remove_in_progress || sc->reset_in_progress) { 492585c0a961SKashyap D Desai device_printf(sc->mrsas_dev, "Returning from %s, line no %d\n", 492685c0a961SKashyap D Desai __func__, __LINE__); 492785c0a961SKashyap D Desai return; 492885c0a961SKashyap D Desai } 4929665484d8SDoug Ambrisko if (sc->evt_detail_mem) { 4930665484d8SDoug Ambrisko switch (sc->evt_detail_mem->code) { 4931665484d8SDoug Ambrisko case MR_EVT_PD_INSERTED: 4932f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4933f0c7594bSKashyap D Desai if (!fail_aen) 4934665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4935f0c7594bSKashyap D Desai else 4936f0c7594bSKashyap D Desai goto skip_register_aen; 4937665484d8SDoug Ambrisko break; 4938665484d8SDoug Ambrisko case MR_EVT_PD_REMOVED: 4939f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4940f0c7594bSKashyap D Desai if (!fail_aen) 4941665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4942f0c7594bSKashyap D Desai else 4943f0c7594bSKashyap D Desai goto skip_register_aen; 4944665484d8SDoug Ambrisko break; 4945665484d8SDoug Ambrisko case MR_EVT_LD_OFFLINE: 4946665484d8SDoug Ambrisko case MR_EVT_CFG_CLEARED: 4947665484d8SDoug Ambrisko case MR_EVT_LD_DELETED: 4948665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4949665484d8SDoug Ambrisko break; 4950665484d8SDoug Ambrisko case MR_EVT_LD_CREATED: 4951f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4952f0c7594bSKashyap D Desai if (!fail_aen) 4953665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4954f0c7594bSKashyap D Desai else 4955f0c7594bSKashyap D Desai goto skip_register_aen; 4956665484d8SDoug Ambrisko break; 4957665484d8SDoug Ambrisko case MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED: 4958665484d8SDoug Ambrisko case MR_EVT_FOREIGN_CFG_IMPORTED: 4959665484d8SDoug Ambrisko case MR_EVT_LD_STATE_CHANGE: 4960665484d8SDoug Ambrisko doscan = 1; 4961665484d8SDoug Ambrisko break; 49628bc320adSKashyap D Desai case MR_EVT_CTRL_PROP_CHANGED: 49638bc320adSKashyap D Desai fail_aen = mrsas_get_ctrl_info(sc); 49648bc320adSKashyap D Desai if (fail_aen) 49658bc320adSKashyap D Desai goto skip_register_aen; 49668bc320adSKashyap D Desai break; 4967665484d8SDoug Ambrisko default: 4968665484d8SDoug Ambrisko break; 4969665484d8SDoug Ambrisko } 4970665484d8SDoug Ambrisko } else { 4971665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "invalid evt_detail\n"); 4972665484d8SDoug Ambrisko return; 4973665484d8SDoug Ambrisko } 4974665484d8SDoug Ambrisko if (doscan) { 4975f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4976f0c7594bSKashyap D Desai if (!fail_aen) { 4977665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 1\n"); 4978665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4979f0c7594bSKashyap D Desai } else 4980f0c7594bSKashyap D Desai goto skip_register_aen; 4981f0c7594bSKashyap D Desai 4982f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4983f0c7594bSKashyap D Desai if (!fail_aen) { 4984665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 0\n"); 4985665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4986f0c7594bSKashyap D Desai } else 4987f0c7594bSKashyap D Desai goto skip_register_aen; 4988665484d8SDoug Ambrisko } 4989665484d8SDoug Ambrisko seq_num = sc->evt_detail_mem->seq_num + 1; 4990665484d8SDoug Ambrisko 49918e727371SKashyap D Desai /* Register AEN with FW for latest sequence number plus 1 */ 4992665484d8SDoug Ambrisko class_locale.members.reserved = 0; 4993665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 4994665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 4995665484d8SDoug Ambrisko 4996665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) 4997665484d8SDoug Ambrisko return; 4998665484d8SDoug Ambrisko 4999665484d8SDoug Ambrisko mtx_lock(&sc->aen_lock); 5000665484d8SDoug Ambrisko error = mrsas_register_aen(sc, seq_num, 5001665484d8SDoug Ambrisko class_locale.word); 5002665484d8SDoug Ambrisko mtx_unlock(&sc->aen_lock); 5003665484d8SDoug Ambrisko 5004665484d8SDoug Ambrisko if (error) 5005665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "register aen failed error %x\n", error); 5006665484d8SDoug Ambrisko 5007f0c7594bSKashyap D Desai skip_register_aen: 5008f0c7594bSKashyap D Desai return; 5009f0c7594bSKashyap D Desai 5010665484d8SDoug Ambrisko } 5011665484d8SDoug Ambrisko 50128e727371SKashyap D Desai /* 5013665484d8SDoug Ambrisko * mrsas_complete_aen: Completes AEN command 5014665484d8SDoug Ambrisko * input: Adapter soft state 5015665484d8SDoug Ambrisko * Cmd that was issued to abort another cmd 5016665484d8SDoug Ambrisko * 50178e727371SKashyap D Desai * This function will be called from ISR and will continue event processing from 50188e727371SKashyap D Desai * thread context by enqueuing task in ev_tq (callback function 50198e727371SKashyap D Desai * "mrsas_aen_handler"). 5020665484d8SDoug Ambrisko */ 50218e727371SKashyap D Desai void 50228e727371SKashyap D Desai mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 5023665484d8SDoug Ambrisko { 5024665484d8SDoug Ambrisko /* 50258e727371SKashyap D Desai * Don't signal app if it is just an aborted previously registered 50268e727371SKashyap D Desai * aen 5027665484d8SDoug Ambrisko */ 5028665484d8SDoug Ambrisko if ((!cmd->abort_aen) && (sc->remove_in_progress == 0)) { 5029da011113SKashyap D Desai sc->mrsas_aen_triggered = 1; 5030ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 5031da011113SKashyap D Desai if (sc->mrsas_poll_waiting) { 5032da011113SKashyap D Desai sc->mrsas_poll_waiting = 0; 5033da011113SKashyap D Desai selwakeup(&sc->mrsas_select); 5034da011113SKashyap D Desai } 5035ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 50368e727371SKashyap D Desai } else 5037665484d8SDoug Ambrisko cmd->abort_aen = 0; 5038665484d8SDoug Ambrisko 5039665484d8SDoug Ambrisko sc->aen_cmd = NULL; 5040665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 5041665484d8SDoug Ambrisko 5042665484d8SDoug Ambrisko taskqueue_enqueue(sc->ev_tq, &sc->ev_task); 5043665484d8SDoug Ambrisko 5044665484d8SDoug Ambrisko return; 5045665484d8SDoug Ambrisko } 5046665484d8SDoug Ambrisko 5047665484d8SDoug Ambrisko static device_method_t mrsas_methods[] = { 5048665484d8SDoug Ambrisko DEVMETHOD(device_probe, mrsas_probe), 5049665484d8SDoug Ambrisko DEVMETHOD(device_attach, mrsas_attach), 5050665484d8SDoug Ambrisko DEVMETHOD(device_detach, mrsas_detach), 5051f28ecf2bSAndriy Gapon DEVMETHOD(device_shutdown, mrsas_shutdown), 5052665484d8SDoug Ambrisko DEVMETHOD(device_suspend, mrsas_suspend), 5053665484d8SDoug Ambrisko DEVMETHOD(device_resume, mrsas_resume), 5054665484d8SDoug Ambrisko DEVMETHOD(bus_print_child, bus_generic_print_child), 5055665484d8SDoug Ambrisko DEVMETHOD(bus_driver_added, bus_generic_driver_added), 5056665484d8SDoug Ambrisko {0, 0} 5057665484d8SDoug Ambrisko }; 5058665484d8SDoug Ambrisko 5059665484d8SDoug Ambrisko static driver_t mrsas_driver = { 5060665484d8SDoug Ambrisko "mrsas", 5061665484d8SDoug Ambrisko mrsas_methods, 5062665484d8SDoug Ambrisko sizeof(struct mrsas_softc) 5063665484d8SDoug Ambrisko }; 5064665484d8SDoug Ambrisko 5065665484d8SDoug Ambrisko static devclass_t mrsas_devclass; 50668e727371SKashyap D Desai 5067665484d8SDoug Ambrisko DRIVER_MODULE(mrsas, pci, mrsas_driver, mrsas_devclass, 0, 0); 5068665484d8SDoug Ambrisko MODULE_DEPEND(mrsas, cam, 1, 1, 1); 5069