1665484d8SDoug Ambrisko /* 2ecea5be4SKashyap D Desai * Copyright (c) 2015, AVAGO Tech. All rights reserved. Author: Marian Choy 38e727371SKashyap D Desai * Copyright (c) 2014, LSI Corp. All rights reserved. Author: Marian Choy 4ecea5be4SKashyap D Desai * Support: freebsdraid@avagotech.com 5665484d8SDoug Ambrisko * 6665484d8SDoug Ambrisko * Redistribution and use in source and binary forms, with or without 78e727371SKashyap D Desai * modification, are permitted provided that the following conditions are 88e727371SKashyap D Desai * met: 9665484d8SDoug Ambrisko * 108e727371SKashyap D Desai * 1. Redistributions of source code must retain the above copyright notice, 118e727371SKashyap D Desai * this list of conditions and the following disclaimer. 2. Redistributions 128e727371SKashyap D Desai * in binary form must reproduce the above copyright notice, this list of 138e727371SKashyap D Desai * conditions and the following disclaimer in the documentation and/or other 148e727371SKashyap D Desai * materials provided with the distribution. 3. Neither the name of the 158e727371SKashyap D Desai * <ORGANIZATION> nor the names of its contributors may be used to endorse or 168e727371SKashyap D Desai * promote products derived from this software without specific prior written 178e727371SKashyap D Desai * permission. 18665484d8SDoug Ambrisko * 198e727371SKashyap D Desai * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 208e727371SKashyap D Desai * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 218e727371SKashyap D Desai * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 228e727371SKashyap D Desai * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 238e727371SKashyap D Desai * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 248e727371SKashyap D Desai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 258e727371SKashyap D Desai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 268e727371SKashyap D Desai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 278e727371SKashyap D Desai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 288e727371SKashyap D Desai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29665484d8SDoug Ambrisko * POSSIBILITY OF SUCH DAMAGE. 30665484d8SDoug Ambrisko * 318e727371SKashyap D Desai * The views and conclusions contained in the software and documentation are 328e727371SKashyap D Desai * those of the authors and should not be interpreted as representing 33665484d8SDoug Ambrisko * official policies,either expressed or implied, of the FreeBSD Project. 34665484d8SDoug Ambrisko * 35ecea5be4SKashyap D Desai * Send feedback to: <megaraidfbsd@avagotech.com> Mail to: AVAGO TECHNOLOGIES 1621 368e727371SKashyap D Desai * Barber Lane, Milpitas, CA 95035 ATTN: MegaRaid FreeBSD 37665484d8SDoug Ambrisko * 38665484d8SDoug Ambrisko */ 39665484d8SDoug Ambrisko 40665484d8SDoug Ambrisko #include <sys/cdefs.h> 41665484d8SDoug Ambrisko __FBSDID("$FreeBSD$"); 42665484d8SDoug Ambrisko 43665484d8SDoug Ambrisko #include <dev/mrsas/mrsas.h> 44665484d8SDoug Ambrisko #include <dev/mrsas/mrsas_ioctl.h> 45665484d8SDoug Ambrisko 46665484d8SDoug Ambrisko #include <cam/cam.h> 47665484d8SDoug Ambrisko #include <cam/cam_ccb.h> 48665484d8SDoug Ambrisko 49665484d8SDoug Ambrisko #include <sys/sysctl.h> 50665484d8SDoug Ambrisko #include <sys/types.h> 518071588dSKashyap D Desai #include <sys/sysent.h> 52665484d8SDoug Ambrisko #include <sys/kthread.h> 53665484d8SDoug Ambrisko #include <sys/taskqueue.h> 54d18d1b47SKashyap D Desai #include <sys/smp.h> 55665484d8SDoug Ambrisko 56665484d8SDoug Ambrisko 57665484d8SDoug Ambrisko /* 58665484d8SDoug Ambrisko * Function prototypes 59665484d8SDoug Ambrisko */ 60665484d8SDoug Ambrisko static d_open_t mrsas_open; 61665484d8SDoug Ambrisko static d_close_t mrsas_close; 62665484d8SDoug Ambrisko static d_read_t mrsas_read; 63665484d8SDoug Ambrisko static d_write_t mrsas_write; 64665484d8SDoug Ambrisko static d_ioctl_t mrsas_ioctl; 65da011113SKashyap D Desai static d_poll_t mrsas_poll; 66665484d8SDoug Ambrisko 678071588dSKashyap D Desai static void mrsas_ich_startup(void *arg); 68536094dcSKashyap D Desai static struct mrsas_mgmt_info mrsas_mgmt_info; 69665484d8SDoug Ambrisko static struct mrsas_ident *mrsas_find_ident(device_t); 70d18d1b47SKashyap D Desai static int mrsas_setup_msix(struct mrsas_softc *sc); 71d18d1b47SKashyap D Desai static int mrsas_allocate_msix(struct mrsas_softc *sc); 72665484d8SDoug Ambrisko static void mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode); 73665484d8SDoug Ambrisko static void mrsas_flush_cache(struct mrsas_softc *sc); 74665484d8SDoug Ambrisko static void mrsas_reset_reply_desc(struct mrsas_softc *sc); 75665484d8SDoug Ambrisko static void mrsas_ocr_thread(void *arg); 76665484d8SDoug Ambrisko static int mrsas_get_map_info(struct mrsas_softc *sc); 77665484d8SDoug Ambrisko static int mrsas_get_ld_map_info(struct mrsas_softc *sc); 78665484d8SDoug Ambrisko static int mrsas_sync_map_info(struct mrsas_softc *sc); 79665484d8SDoug Ambrisko static int mrsas_get_pd_list(struct mrsas_softc *sc); 80665484d8SDoug Ambrisko static int mrsas_get_ld_list(struct mrsas_softc *sc); 81665484d8SDoug Ambrisko static int mrsas_setup_irq(struct mrsas_softc *sc); 82665484d8SDoug Ambrisko static int mrsas_alloc_mem(struct mrsas_softc *sc); 83665484d8SDoug Ambrisko static int mrsas_init_fw(struct mrsas_softc *sc); 84665484d8SDoug Ambrisko static int mrsas_setup_raidmap(struct mrsas_softc *sc); 85a688fcd0SKashyap D Desai static void megasas_setup_jbod_map(struct mrsas_softc *sc); 86a688fcd0SKashyap D Desai static int megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend); 87665484d8SDoug Ambrisko static int mrsas_clear_intr(struct mrsas_softc *sc); 88af51c29fSKashyap D Desai static int mrsas_get_ctrl_info(struct mrsas_softc *sc); 89af51c29fSKashyap D Desai static void mrsas_update_ext_vd_details(struct mrsas_softc *sc); 908e727371SKashyap D Desai static int 918e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 92665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort); 93dbcc81dfSKashyap D Desai static struct mrsas_softc * 94dbcc81dfSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, 955844115eSKashyap D Desai u_long cmd, caddr_t arg); 96665484d8SDoug Ambrisko u_int32_t mrsas_read_reg(struct mrsas_softc *sc, int offset); 978e727371SKashyap D Desai u_int8_t 988e727371SKashyap D Desai mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, 99665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd); 100daeed973SKashyap D Desai void mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc); 101665484d8SDoug Ambrisko int mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr); 102665484d8SDoug Ambrisko int mrsas_init_adapter(struct mrsas_softc *sc); 103665484d8SDoug Ambrisko int mrsas_alloc_mpt_cmds(struct mrsas_softc *sc); 104665484d8SDoug Ambrisko int mrsas_alloc_ioc_cmd(struct mrsas_softc *sc); 105665484d8SDoug Ambrisko int mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc); 106665484d8SDoug Ambrisko int mrsas_ioc_init(struct mrsas_softc *sc); 107665484d8SDoug Ambrisko int mrsas_bus_scan(struct mrsas_softc *sc); 108665484d8SDoug Ambrisko int mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 109665484d8SDoug Ambrisko int mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 110f0c7594bSKashyap D Desai int mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason); 111f0c7594bSKashyap D Desai int mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason); 1124bb0a4f0SKashyap D Desai int mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex); 113*8bb601acSKashyap D Desai int mrsas_reset_targets(struct mrsas_softc *sc); 1148e727371SKashyap D Desai int 1158e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, 116665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd); 1178e727371SKashyap D Desai int 1188e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, struct mrsas_tmp_dcmd *tcmd, 119665484d8SDoug Ambrisko int size); 120665484d8SDoug Ambrisko void mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd); 121665484d8SDoug Ambrisko void mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 122665484d8SDoug Ambrisko void mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 123665484d8SDoug Ambrisko void mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 124665484d8SDoug Ambrisko void mrsas_disable_intr(struct mrsas_softc *sc); 125665484d8SDoug Ambrisko void mrsas_enable_intr(struct mrsas_softc *sc); 126665484d8SDoug Ambrisko void mrsas_free_ioc_cmd(struct mrsas_softc *sc); 127665484d8SDoug Ambrisko void mrsas_free_mem(struct mrsas_softc *sc); 128665484d8SDoug Ambrisko void mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp); 129665484d8SDoug Ambrisko void mrsas_isr(void *arg); 130665484d8SDoug Ambrisko void mrsas_teardown_intr(struct mrsas_softc *sc); 131665484d8SDoug Ambrisko void mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error); 132665484d8SDoug Ambrisko void mrsas_kill_hba(struct mrsas_softc *sc); 133665484d8SDoug Ambrisko void mrsas_aen_handler(struct mrsas_softc *sc); 1348e727371SKashyap D Desai void 1358e727371SKashyap D Desai mrsas_write_reg(struct mrsas_softc *sc, int offset, 136665484d8SDoug Ambrisko u_int32_t value); 1378e727371SKashyap D Desai void 1388e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 139665484d8SDoug Ambrisko u_int32_t req_desc_hi); 140665484d8SDoug Ambrisko void mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc); 1418e727371SKashyap D Desai void 1428e727371SKashyap D Desai mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, 143665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd, u_int8_t status); 1448e727371SKashyap D Desai void 1458e727371SKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, u_int8_t status, 146665484d8SDoug Ambrisko u_int8_t extStatus); 147665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mrsas_get_mfi_cmd(struct mrsas_softc *sc); 1488e727371SKashyap D Desai 1498e727371SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *mrsas_build_mpt_cmd 1508e727371SKashyap D Desai (struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 151665484d8SDoug Ambrisko 152665484d8SDoug Ambrisko extern int mrsas_cam_attach(struct mrsas_softc *sc); 153665484d8SDoug Ambrisko extern void mrsas_cam_detach(struct mrsas_softc *sc); 154665484d8SDoug Ambrisko extern void mrsas_cmd_done(struct mrsas_softc *sc, struct mrsas_mpt_cmd *cmd); 155665484d8SDoug Ambrisko extern void mrsas_free_frame(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 156665484d8SDoug Ambrisko extern int mrsas_alloc_mfi_cmds(struct mrsas_softc *sc); 157665484d8SDoug Ambrisko extern struct mrsas_mpt_cmd *mrsas_get_mpt_cmd(struct mrsas_softc *sc); 158536094dcSKashyap D Desai extern int mrsas_passthru(struct mrsas_softc *sc, void *arg, u_long ioctlCmd); 159665484d8SDoug Ambrisko extern uint8_t MR_ValidateMapInfo(struct mrsas_softc *sc); 1604799d485SKashyap D Desai extern u_int16_t MR_GetLDTgtId(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 1614799d485SKashyap D Desai extern MR_LD_RAID *MR_LdRaidGet(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 162665484d8SDoug Ambrisko extern void mrsas_xpt_freeze(struct mrsas_softc *sc); 163665484d8SDoug Ambrisko extern void mrsas_xpt_release(struct mrsas_softc *sc); 1648e727371SKashyap D Desai extern MRSAS_REQUEST_DESCRIPTOR_UNION * 1658e727371SKashyap D Desai mrsas_get_request_desc(struct mrsas_softc *sc, 166665484d8SDoug Ambrisko u_int16_t index); 167665484d8SDoug Ambrisko extern int mrsas_bus_scan_sim(struct mrsas_softc *sc, struct cam_sim *sim); 168665484d8SDoug Ambrisko static int mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc); 169665484d8SDoug Ambrisko static void mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc); 1708e727371SKashyap D Desai 171665484d8SDoug Ambrisko SYSCTL_NODE(_hw, OID_AUTO, mrsas, CTLFLAG_RD, 0, "MRSAS Driver Parameters"); 172665484d8SDoug Ambrisko 1738e727371SKashyap D Desai /* 174665484d8SDoug Ambrisko * PCI device struct and table 175665484d8SDoug Ambrisko * 176665484d8SDoug Ambrisko */ 177665484d8SDoug Ambrisko typedef struct mrsas_ident { 178665484d8SDoug Ambrisko uint16_t vendor; 179665484d8SDoug Ambrisko uint16_t device; 180665484d8SDoug Ambrisko uint16_t subvendor; 181665484d8SDoug Ambrisko uint16_t subdevice; 182665484d8SDoug Ambrisko const char *desc; 183665484d8SDoug Ambrisko } MRSAS_CTLR_ID; 184665484d8SDoug Ambrisko 185665484d8SDoug Ambrisko MRSAS_CTLR_ID device_table[] = { 186ecea5be4SKashyap D Desai {0x1000, MRSAS_TBOLT, 0xffff, 0xffff, "AVAGO Thunderbolt SAS Controller"}, 187ecea5be4SKashyap D Desai {0x1000, MRSAS_INVADER, 0xffff, 0xffff, "AVAGO Invader SAS Controller"}, 188ecea5be4SKashyap D Desai {0x1000, MRSAS_FURY, 0xffff, 0xffff, "AVAGO Fury SAS Controller"}, 189c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER, 0xffff, 0xffff, "AVAGO Intruder SAS Controller"}, 190c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER_24, 0xffff, 0xffff, "AVAGO Intruder_24 SAS Controller"}, 1918cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_52, 0xffff, 0xffff, "AVAGO Cutlass_52 SAS Controller"}, 1928cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_53, 0xffff, 0xffff, "AVAGO Cutlass_53 SAS Controller"}, 193665484d8SDoug Ambrisko {0, 0, 0, 0, NULL} 194665484d8SDoug Ambrisko }; 195665484d8SDoug Ambrisko 1968e727371SKashyap D Desai /* 197665484d8SDoug Ambrisko * Character device entry points 198665484d8SDoug Ambrisko * 199665484d8SDoug Ambrisko */ 200665484d8SDoug Ambrisko static struct cdevsw mrsas_cdevsw = { 201665484d8SDoug Ambrisko .d_version = D_VERSION, 202665484d8SDoug Ambrisko .d_open = mrsas_open, 203665484d8SDoug Ambrisko .d_close = mrsas_close, 204665484d8SDoug Ambrisko .d_read = mrsas_read, 205665484d8SDoug Ambrisko .d_write = mrsas_write, 206665484d8SDoug Ambrisko .d_ioctl = mrsas_ioctl, 207da011113SKashyap D Desai .d_poll = mrsas_poll, 208665484d8SDoug Ambrisko .d_name = "mrsas", 209665484d8SDoug Ambrisko }; 210665484d8SDoug Ambrisko 211665484d8SDoug Ambrisko MALLOC_DEFINE(M_MRSAS, "mrsasbuf", "Buffers for the MRSAS driver"); 212665484d8SDoug Ambrisko 2138e727371SKashyap D Desai /* 2148e727371SKashyap D Desai * In the cdevsw routines, we find our softc by using the si_drv1 member of 2158e727371SKashyap D Desai * struct cdev. We set this variable to point to our softc in our attach 2168e727371SKashyap D Desai * routine when we create the /dev entry. 217665484d8SDoug Ambrisko */ 218665484d8SDoug Ambrisko int 2197fc5f329SJohn Baldwin mrsas_open(struct cdev *dev, int oflags, int devtype, struct thread *td) 220665484d8SDoug Ambrisko { 221665484d8SDoug Ambrisko struct mrsas_softc *sc; 222665484d8SDoug Ambrisko 223665484d8SDoug Ambrisko sc = dev->si_drv1; 224665484d8SDoug Ambrisko return (0); 225665484d8SDoug Ambrisko } 226665484d8SDoug Ambrisko 227665484d8SDoug Ambrisko int 2287fc5f329SJohn Baldwin mrsas_close(struct cdev *dev, int fflag, int devtype, struct thread *td) 229665484d8SDoug Ambrisko { 230665484d8SDoug Ambrisko struct mrsas_softc *sc; 231665484d8SDoug Ambrisko 232665484d8SDoug Ambrisko sc = dev->si_drv1; 233665484d8SDoug Ambrisko return (0); 234665484d8SDoug Ambrisko } 235665484d8SDoug Ambrisko 236665484d8SDoug Ambrisko int 237665484d8SDoug Ambrisko mrsas_read(struct cdev *dev, struct uio *uio, int ioflag) 238665484d8SDoug Ambrisko { 239665484d8SDoug Ambrisko struct mrsas_softc *sc; 240665484d8SDoug Ambrisko 241665484d8SDoug Ambrisko sc = dev->si_drv1; 242665484d8SDoug Ambrisko return (0); 243665484d8SDoug Ambrisko } 244665484d8SDoug Ambrisko int 245665484d8SDoug Ambrisko mrsas_write(struct cdev *dev, struct uio *uio, int ioflag) 246665484d8SDoug Ambrisko { 247665484d8SDoug Ambrisko struct mrsas_softc *sc; 248665484d8SDoug Ambrisko 249665484d8SDoug Ambrisko sc = dev->si_drv1; 250665484d8SDoug Ambrisko return (0); 251665484d8SDoug Ambrisko } 252665484d8SDoug Ambrisko 2538e727371SKashyap D Desai /* 254665484d8SDoug Ambrisko * Register Read/Write Functions 255665484d8SDoug Ambrisko * 256665484d8SDoug Ambrisko */ 257665484d8SDoug Ambrisko void 258665484d8SDoug Ambrisko mrsas_write_reg(struct mrsas_softc *sc, int offset, 259665484d8SDoug Ambrisko u_int32_t value) 260665484d8SDoug Ambrisko { 261665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 262665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 263665484d8SDoug Ambrisko 264665484d8SDoug Ambrisko bus_space_write_4(bus_tag, bus_handle, offset, value); 265665484d8SDoug Ambrisko } 266665484d8SDoug Ambrisko 267665484d8SDoug Ambrisko u_int32_t 268665484d8SDoug Ambrisko mrsas_read_reg(struct mrsas_softc *sc, int offset) 269665484d8SDoug Ambrisko { 270665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 271665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 272665484d8SDoug Ambrisko 273665484d8SDoug Ambrisko return ((u_int32_t)bus_space_read_4(bus_tag, bus_handle, offset)); 274665484d8SDoug Ambrisko } 275665484d8SDoug Ambrisko 276665484d8SDoug Ambrisko 2778e727371SKashyap D Desai /* 278665484d8SDoug Ambrisko * Interrupt Disable/Enable/Clear Functions 279665484d8SDoug Ambrisko * 280665484d8SDoug Ambrisko */ 2818e727371SKashyap D Desai void 2828e727371SKashyap D Desai mrsas_disable_intr(struct mrsas_softc *sc) 283665484d8SDoug Ambrisko { 284665484d8SDoug Ambrisko u_int32_t mask = 0xFFFFFFFF; 285665484d8SDoug Ambrisko u_int32_t status; 286665484d8SDoug Ambrisko 2872f863eb8SKashyap D Desai sc->mask_interrupts = 1; 288665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), mask); 289665484d8SDoug Ambrisko /* Dummy read to force pci flush */ 290665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 291665484d8SDoug Ambrisko } 292665484d8SDoug Ambrisko 2938e727371SKashyap D Desai void 2948e727371SKashyap D Desai mrsas_enable_intr(struct mrsas_softc *sc) 295665484d8SDoug Ambrisko { 296665484d8SDoug Ambrisko u_int32_t mask = MFI_FUSION_ENABLE_INTERRUPT_MASK; 297665484d8SDoug Ambrisko u_int32_t status; 298665484d8SDoug Ambrisko 2992f863eb8SKashyap D Desai sc->mask_interrupts = 0; 300665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), ~0); 301665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 302665484d8SDoug Ambrisko 303665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), ~mask); 304665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 305665484d8SDoug Ambrisko } 306665484d8SDoug Ambrisko 3078e727371SKashyap D Desai static int 3088e727371SKashyap D Desai mrsas_clear_intr(struct mrsas_softc *sc) 309665484d8SDoug Ambrisko { 310*8bb601acSKashyap D Desai u_int32_t status; 311665484d8SDoug Ambrisko 312665484d8SDoug Ambrisko /* Read received interrupt */ 313665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 314665484d8SDoug Ambrisko 315665484d8SDoug Ambrisko /* Not our interrupt, so just return */ 316665484d8SDoug Ambrisko if (!(status & MFI_FUSION_ENABLE_INTERRUPT_MASK)) 317665484d8SDoug Ambrisko return (0); 318665484d8SDoug Ambrisko 319665484d8SDoug Ambrisko /* We got a reply interrupt */ 320665484d8SDoug Ambrisko return (1); 321665484d8SDoug Ambrisko } 322665484d8SDoug Ambrisko 3238e727371SKashyap D Desai /* 324665484d8SDoug Ambrisko * PCI Support Functions 325665484d8SDoug Ambrisko * 326665484d8SDoug Ambrisko */ 3278e727371SKashyap D Desai static struct mrsas_ident * 3288e727371SKashyap D Desai mrsas_find_ident(device_t dev) 329665484d8SDoug Ambrisko { 330665484d8SDoug Ambrisko struct mrsas_ident *pci_device; 331665484d8SDoug Ambrisko 3328e727371SKashyap D Desai for (pci_device = device_table; pci_device->vendor != 0; pci_device++) { 333665484d8SDoug Ambrisko if ((pci_device->vendor == pci_get_vendor(dev)) && 334665484d8SDoug Ambrisko (pci_device->device == pci_get_device(dev)) && 335665484d8SDoug Ambrisko ((pci_device->subvendor == pci_get_subvendor(dev)) || 336665484d8SDoug Ambrisko (pci_device->subvendor == 0xffff)) && 337665484d8SDoug Ambrisko ((pci_device->subdevice == pci_get_subdevice(dev)) || 338665484d8SDoug Ambrisko (pci_device->subdevice == 0xffff))) 339665484d8SDoug Ambrisko return (pci_device); 340665484d8SDoug Ambrisko } 341665484d8SDoug Ambrisko return (NULL); 342665484d8SDoug Ambrisko } 343665484d8SDoug Ambrisko 3448e727371SKashyap D Desai static int 3458e727371SKashyap D Desai mrsas_probe(device_t dev) 346665484d8SDoug Ambrisko { 347665484d8SDoug Ambrisko static u_int8_t first_ctrl = 1; 348665484d8SDoug Ambrisko struct mrsas_ident *id; 349665484d8SDoug Ambrisko 350665484d8SDoug Ambrisko if ((id = mrsas_find_ident(dev)) != NULL) { 351665484d8SDoug Ambrisko if (first_ctrl) { 352ecea5be4SKashyap D Desai printf("AVAGO MegaRAID SAS FreeBSD mrsas driver version: %s\n", 3538e727371SKashyap D Desai MRSAS_VERSION); 354665484d8SDoug Ambrisko first_ctrl = 0; 355665484d8SDoug Ambrisko } 356665484d8SDoug Ambrisko device_set_desc(dev, id->desc); 357665484d8SDoug Ambrisko /* between BUS_PROBE_DEFAULT and BUS_PROBE_LOW_PRIORITY */ 358665484d8SDoug Ambrisko return (-30); 359665484d8SDoug Ambrisko } 360665484d8SDoug Ambrisko return (ENXIO); 361665484d8SDoug Ambrisko } 362665484d8SDoug Ambrisko 3638e727371SKashyap D Desai /* 364665484d8SDoug Ambrisko * mrsas_setup_sysctl: setup sysctl values for mrsas 365665484d8SDoug Ambrisko * input: Adapter instance soft state 366665484d8SDoug Ambrisko * 367665484d8SDoug Ambrisko * Setup sysctl entries for mrsas driver. 368665484d8SDoug Ambrisko */ 369665484d8SDoug Ambrisko static void 370665484d8SDoug Ambrisko mrsas_setup_sysctl(struct mrsas_softc *sc) 371665484d8SDoug Ambrisko { 372665484d8SDoug Ambrisko struct sysctl_ctx_list *sysctl_ctx = NULL; 373665484d8SDoug Ambrisko struct sysctl_oid *sysctl_tree = NULL; 374665484d8SDoug Ambrisko char tmpstr[80], tmpstr2[80]; 375665484d8SDoug Ambrisko 376665484d8SDoug Ambrisko /* 377665484d8SDoug Ambrisko * Setup the sysctl variable so the user can change the debug level 378665484d8SDoug Ambrisko * on the fly. 379665484d8SDoug Ambrisko */ 380665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "MRSAS controller %d", 381665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 382665484d8SDoug Ambrisko snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mrsas_dev)); 383665484d8SDoug Ambrisko 384665484d8SDoug Ambrisko sysctl_ctx = device_get_sysctl_ctx(sc->mrsas_dev); 385665484d8SDoug Ambrisko if (sysctl_ctx != NULL) 386665484d8SDoug Ambrisko sysctl_tree = device_get_sysctl_tree(sc->mrsas_dev); 387665484d8SDoug Ambrisko 388665484d8SDoug Ambrisko if (sysctl_tree == NULL) { 389665484d8SDoug Ambrisko sysctl_ctx_init(&sc->sysctl_ctx); 390665484d8SDoug Ambrisko sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 391665484d8SDoug Ambrisko SYSCTL_STATIC_CHILDREN(_hw_mrsas), OID_AUTO, tmpstr2, 392665484d8SDoug Ambrisko CTLFLAG_RD, 0, tmpstr); 393665484d8SDoug Ambrisko if (sc->sysctl_tree == NULL) 394665484d8SDoug Ambrisko return; 395665484d8SDoug Ambrisko sysctl_ctx = &sc->sysctl_ctx; 396665484d8SDoug Ambrisko sysctl_tree = sc->sysctl_tree; 397665484d8SDoug Ambrisko } 398665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 399665484d8SDoug Ambrisko OID_AUTO, "disable_ocr", CTLFLAG_RW, &sc->disableOnlineCtrlReset, 0, 400665484d8SDoug Ambrisko "Disable the use of OCR"); 401665484d8SDoug Ambrisko 402665484d8SDoug Ambrisko SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 403665484d8SDoug Ambrisko OID_AUTO, "driver_version", CTLFLAG_RD, MRSAS_VERSION, 404665484d8SDoug Ambrisko strlen(MRSAS_VERSION), "driver version"); 405665484d8SDoug Ambrisko 406665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 407665484d8SDoug Ambrisko OID_AUTO, "reset_count", CTLFLAG_RD, 408665484d8SDoug Ambrisko &sc->reset_count, 0, "number of ocr from start of the day"); 409665484d8SDoug Ambrisko 410665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 411665484d8SDoug Ambrisko OID_AUTO, "fw_outstanding", CTLFLAG_RD, 412f0188618SHans Petter Selasky &sc->fw_outstanding.val_rdonly, 0, "FW outstanding commands"); 413665484d8SDoug Ambrisko 414665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 415665484d8SDoug Ambrisko OID_AUTO, "io_cmds_highwater", CTLFLAG_RD, 416665484d8SDoug Ambrisko &sc->io_cmds_highwater, 0, "Max FW outstanding commands"); 417665484d8SDoug Ambrisko 418665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 419665484d8SDoug Ambrisko OID_AUTO, "mrsas_debug", CTLFLAG_RW, &sc->mrsas_debug, 0, 420665484d8SDoug Ambrisko "Driver debug level"); 421665484d8SDoug Ambrisko 422665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 423665484d8SDoug Ambrisko OID_AUTO, "mrsas_io_timeout", CTLFLAG_RW, &sc->mrsas_io_timeout, 424665484d8SDoug Ambrisko 0, "Driver IO timeout value in mili-second."); 425665484d8SDoug Ambrisko 426665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 427665484d8SDoug Ambrisko OID_AUTO, "mrsas_fw_fault_check_delay", CTLFLAG_RW, 428665484d8SDoug Ambrisko &sc->mrsas_fw_fault_check_delay, 429665484d8SDoug Ambrisko 0, "FW fault check thread delay in seconds. <default is 1 sec>"); 430665484d8SDoug Ambrisko 431665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 432665484d8SDoug Ambrisko OID_AUTO, "reset_in_progress", CTLFLAG_RD, 433665484d8SDoug Ambrisko &sc->reset_in_progress, 0, "ocr in progress status"); 434665484d8SDoug Ambrisko 435665484d8SDoug Ambrisko } 436665484d8SDoug Ambrisko 4378e727371SKashyap D Desai /* 438665484d8SDoug Ambrisko * mrsas_get_tunables: get tunable parameters. 439665484d8SDoug Ambrisko * input: Adapter instance soft state 440665484d8SDoug Ambrisko * 441665484d8SDoug Ambrisko * Get tunable parameters. This will help to debug driver at boot time. 442665484d8SDoug Ambrisko */ 443665484d8SDoug Ambrisko static void 444665484d8SDoug Ambrisko mrsas_get_tunables(struct mrsas_softc *sc) 445665484d8SDoug Ambrisko { 446665484d8SDoug Ambrisko char tmpstr[80]; 447665484d8SDoug Ambrisko 448665484d8SDoug Ambrisko /* XXX default to some debugging for now */ 449665484d8SDoug Ambrisko sc->mrsas_debug = MRSAS_FAULT; 450665484d8SDoug Ambrisko sc->mrsas_io_timeout = MRSAS_IO_TIMEOUT; 451665484d8SDoug Ambrisko sc->mrsas_fw_fault_check_delay = 1; 452665484d8SDoug Ambrisko sc->reset_count = 0; 453665484d8SDoug Ambrisko sc->reset_in_progress = 0; 454665484d8SDoug Ambrisko 455665484d8SDoug Ambrisko /* 456665484d8SDoug Ambrisko * Grab the global variables. 457665484d8SDoug Ambrisko */ 458665484d8SDoug Ambrisko TUNABLE_INT_FETCH("hw.mrsas.debug_level", &sc->mrsas_debug); 459665484d8SDoug Ambrisko 46016dc2814SKashyap D Desai /* 46116dc2814SKashyap D Desai * Grab the global variables. 46216dc2814SKashyap D Desai */ 46316dc2814SKashyap D Desai TUNABLE_INT_FETCH("hw.mrsas.lb_pending_cmds", &sc->lb_pending_cmds); 46416dc2814SKashyap D Desai 465665484d8SDoug Ambrisko /* Grab the unit-instance variables */ 466665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "dev.mrsas.%d.debug_level", 467665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 468665484d8SDoug Ambrisko TUNABLE_INT_FETCH(tmpstr, &sc->mrsas_debug); 469665484d8SDoug Ambrisko } 470665484d8SDoug Ambrisko 4718e727371SKashyap D Desai /* 472665484d8SDoug Ambrisko * mrsas_alloc_evt_log_info cmd: Allocates memory to get event log information. 473665484d8SDoug Ambrisko * Used to get sequence number at driver load time. 474665484d8SDoug Ambrisko * input: Adapter soft state 475665484d8SDoug Ambrisko * 476665484d8SDoug Ambrisko * Allocates DMAable memory for the event log info internal command. 477665484d8SDoug Ambrisko */ 4788e727371SKashyap D Desai int 4798e727371SKashyap D Desai mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc) 480665484d8SDoug Ambrisko { 481665484d8SDoug Ambrisko int el_info_size; 482665484d8SDoug Ambrisko 483665484d8SDoug Ambrisko /* Allocate get event log info command */ 484665484d8SDoug Ambrisko el_info_size = sizeof(struct mrsas_evt_log_info); 4858e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 4868e727371SKashyap D Desai 1, 0, 4878e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 4888e727371SKashyap D Desai BUS_SPACE_MAXADDR, 4898e727371SKashyap D Desai NULL, NULL, 4908e727371SKashyap D Desai el_info_size, 4918e727371SKashyap D Desai 1, 4928e727371SKashyap D Desai el_info_size, 4938e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 4948e727371SKashyap D Desai NULL, NULL, 495665484d8SDoug Ambrisko &sc->el_info_tag)) { 496665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info tag\n"); 497665484d8SDoug Ambrisko return (ENOMEM); 498665484d8SDoug Ambrisko } 499665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->el_info_tag, (void **)&sc->el_info_mem, 500665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->el_info_dmamap)) { 501665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info cmd mem\n"); 502665484d8SDoug Ambrisko return (ENOMEM); 503665484d8SDoug Ambrisko } 504665484d8SDoug Ambrisko if (bus_dmamap_load(sc->el_info_tag, sc->el_info_dmamap, 505665484d8SDoug Ambrisko sc->el_info_mem, el_info_size, mrsas_addr_cb, 506665484d8SDoug Ambrisko &sc->el_info_phys_addr, BUS_DMA_NOWAIT)) { 507665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load event log info cmd mem\n"); 508665484d8SDoug Ambrisko return (ENOMEM); 509665484d8SDoug Ambrisko } 510665484d8SDoug Ambrisko memset(sc->el_info_mem, 0, el_info_size); 511665484d8SDoug Ambrisko return (0); 512665484d8SDoug Ambrisko } 513665484d8SDoug Ambrisko 5148e727371SKashyap D Desai /* 515665484d8SDoug Ambrisko * mrsas_free_evt_info_cmd: Free memory for Event log info command 516665484d8SDoug Ambrisko * input: Adapter soft state 517665484d8SDoug Ambrisko * 518665484d8SDoug Ambrisko * Deallocates memory for the event log info internal command. 519665484d8SDoug Ambrisko */ 5208e727371SKashyap D Desai void 5218e727371SKashyap D Desai mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc) 522665484d8SDoug Ambrisko { 523665484d8SDoug Ambrisko if (sc->el_info_phys_addr) 524665484d8SDoug Ambrisko bus_dmamap_unload(sc->el_info_tag, sc->el_info_dmamap); 525665484d8SDoug Ambrisko if (sc->el_info_mem != NULL) 526665484d8SDoug Ambrisko bus_dmamem_free(sc->el_info_tag, sc->el_info_mem, sc->el_info_dmamap); 527665484d8SDoug Ambrisko if (sc->el_info_tag != NULL) 528665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->el_info_tag); 529665484d8SDoug Ambrisko } 530665484d8SDoug Ambrisko 5318e727371SKashyap D Desai /* 532665484d8SDoug Ambrisko * mrsas_get_seq_num: Get latest event sequence number 533665484d8SDoug Ambrisko * @sc: Adapter soft state 534665484d8SDoug Ambrisko * @eli: Firmware event log sequence number information. 5358e727371SKashyap D Desai * 536665484d8SDoug Ambrisko * Firmware maintains a log of all events in a non-volatile area. 537665484d8SDoug Ambrisko * Driver get the sequence number using DCMD 538665484d8SDoug Ambrisko * "MR_DCMD_CTRL_EVENT_GET_INFO" at driver load time. 539665484d8SDoug Ambrisko */ 540665484d8SDoug Ambrisko 541665484d8SDoug Ambrisko static int 542665484d8SDoug Ambrisko mrsas_get_seq_num(struct mrsas_softc *sc, 543665484d8SDoug Ambrisko struct mrsas_evt_log_info *eli) 544665484d8SDoug Ambrisko { 545665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 546665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 547f0c7594bSKashyap D Desai u_int8_t do_ocr = 1, retcode = 0; 548665484d8SDoug Ambrisko 549665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 550665484d8SDoug Ambrisko 551665484d8SDoug Ambrisko if (!cmd) { 552665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 553665484d8SDoug Ambrisko return -ENOMEM; 554665484d8SDoug Ambrisko } 555665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 556665484d8SDoug Ambrisko 557665484d8SDoug Ambrisko if (mrsas_alloc_evt_log_info_cmd(sc) != SUCCESS) { 558665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate evt log info cmd\n"); 559665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 560665484d8SDoug Ambrisko return -ENOMEM; 561665484d8SDoug Ambrisko } 562665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 563665484d8SDoug Ambrisko 564665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 565665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 566665484d8SDoug Ambrisko dcmd->sge_count = 1; 567665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 568665484d8SDoug Ambrisko dcmd->timeout = 0; 569665484d8SDoug Ambrisko dcmd->pad_0 = 0; 570665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_evt_log_info); 571665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_EVENT_GET_INFO; 572665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = sc->el_info_phys_addr; 573665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_log_info); 574665484d8SDoug Ambrisko 575f0c7594bSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 576f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 577f0c7594bSKashyap D Desai goto dcmd_timeout; 578665484d8SDoug Ambrisko 579f0c7594bSKashyap D Desai do_ocr = 0; 580665484d8SDoug Ambrisko /* 581665484d8SDoug Ambrisko * Copy the data back into callers buffer 582665484d8SDoug Ambrisko */ 583665484d8SDoug Ambrisko memcpy(eli, sc->el_info_mem, sizeof(struct mrsas_evt_log_info)); 584665484d8SDoug Ambrisko mrsas_free_evt_log_info_cmd(sc); 585f0c7594bSKashyap D Desai 586f0c7594bSKashyap D Desai dcmd_timeout: 587f0c7594bSKashyap D Desai if (do_ocr) 588f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 589f0c7594bSKashyap D Desai else 590665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 591665484d8SDoug Ambrisko 592f0c7594bSKashyap D Desai return retcode; 593665484d8SDoug Ambrisko } 594665484d8SDoug Ambrisko 595665484d8SDoug Ambrisko 5968e727371SKashyap D Desai /* 597665484d8SDoug Ambrisko * mrsas_register_aen: Register for asynchronous event notification 598665484d8SDoug Ambrisko * @sc: Adapter soft state 599665484d8SDoug Ambrisko * @seq_num: Starting sequence number 600665484d8SDoug Ambrisko * @class_locale: Class of the event 6018e727371SKashyap D Desai * 602665484d8SDoug Ambrisko * This function subscribes for events beyond the @seq_num 603665484d8SDoug Ambrisko * and type @class_locale. 604665484d8SDoug Ambrisko * 6058e727371SKashyap D Desai */ 606665484d8SDoug Ambrisko static int 607665484d8SDoug Ambrisko mrsas_register_aen(struct mrsas_softc *sc, u_int32_t seq_num, 608665484d8SDoug Ambrisko u_int32_t class_locale_word) 609665484d8SDoug Ambrisko { 610665484d8SDoug Ambrisko int ret_val; 611665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 612665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 613665484d8SDoug Ambrisko union mrsas_evt_class_locale curr_aen; 614665484d8SDoug Ambrisko union mrsas_evt_class_locale prev_aen; 615665484d8SDoug Ambrisko 616665484d8SDoug Ambrisko /* 617665484d8SDoug Ambrisko * If there an AEN pending already (aen_cmd), check if the 6188e727371SKashyap D Desai * class_locale of that pending AEN is inclusive of the new AEN 6198e727371SKashyap D Desai * request we currently have. If it is, then we don't have to do 6208e727371SKashyap D Desai * anything. In other words, whichever events the current AEN request 6218e727371SKashyap D Desai * is subscribing to, have already been subscribed to. If the old_cmd 6228e727371SKashyap D Desai * is _not_ inclusive, then we have to abort that command, form a 6238e727371SKashyap D Desai * class_locale that is superset of both old and current and re-issue 6248e727371SKashyap D Desai * to the FW 6258e727371SKashyap D Desai */ 626665484d8SDoug Ambrisko 627665484d8SDoug Ambrisko curr_aen.word = class_locale_word; 628665484d8SDoug Ambrisko 629665484d8SDoug Ambrisko if (sc->aen_cmd) { 630665484d8SDoug Ambrisko 631665484d8SDoug Ambrisko prev_aen.word = sc->aen_cmd->frame->dcmd.mbox.w[1]; 632665484d8SDoug Ambrisko 633665484d8SDoug Ambrisko /* 634665484d8SDoug Ambrisko * A class whose enum value is smaller is inclusive of all 635665484d8SDoug Ambrisko * higher values. If a PROGRESS (= -1) was previously 636665484d8SDoug Ambrisko * registered, then a new registration requests for higher 637665484d8SDoug Ambrisko * classes need not be sent to FW. They are automatically 6388e727371SKashyap D Desai * included. Locale numbers don't have such hierarchy. They 6398e727371SKashyap D Desai * are bitmap values 640665484d8SDoug Ambrisko */ 641665484d8SDoug Ambrisko if ((prev_aen.members.class <= curr_aen.members.class) && 642665484d8SDoug Ambrisko !((prev_aen.members.locale & curr_aen.members.locale) ^ 643665484d8SDoug Ambrisko curr_aen.members.locale)) { 644665484d8SDoug Ambrisko /* 645665484d8SDoug Ambrisko * Previously issued event registration includes 646665484d8SDoug Ambrisko * current request. Nothing to do. 647665484d8SDoug Ambrisko */ 648665484d8SDoug Ambrisko return 0; 649665484d8SDoug Ambrisko } else { 650665484d8SDoug Ambrisko curr_aen.members.locale |= prev_aen.members.locale; 651665484d8SDoug Ambrisko 652665484d8SDoug Ambrisko if (prev_aen.members.class < curr_aen.members.class) 653665484d8SDoug Ambrisko curr_aen.members.class = prev_aen.members.class; 654665484d8SDoug Ambrisko 655665484d8SDoug Ambrisko sc->aen_cmd->abort_aen = 1; 656665484d8SDoug Ambrisko ret_val = mrsas_issue_blocked_abort_cmd(sc, 657665484d8SDoug Ambrisko sc->aen_cmd); 658665484d8SDoug Ambrisko 659665484d8SDoug Ambrisko if (ret_val) { 660731b7561SKashyap D Desai printf("mrsas: Failed to abort previous AEN command\n"); 661665484d8SDoug Ambrisko return ret_val; 662c2a20ff9SKashyap D Desai } else 663c2a20ff9SKashyap D Desai sc->aen_cmd = NULL; 664665484d8SDoug Ambrisko } 665665484d8SDoug Ambrisko } 666665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 667665484d8SDoug Ambrisko if (!cmd) 668731b7561SKashyap D Desai return ENOMEM; 669665484d8SDoug Ambrisko 670665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 671665484d8SDoug Ambrisko 672665484d8SDoug Ambrisko memset(sc->evt_detail_mem, 0, sizeof(struct mrsas_evt_detail)); 673665484d8SDoug Ambrisko 674665484d8SDoug Ambrisko /* 675665484d8SDoug Ambrisko * Prepare DCMD for aen registration 676665484d8SDoug Ambrisko */ 677665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 678665484d8SDoug Ambrisko 679665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 680665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 681665484d8SDoug Ambrisko dcmd->sge_count = 1; 682665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 683665484d8SDoug Ambrisko dcmd->timeout = 0; 684665484d8SDoug Ambrisko dcmd->pad_0 = 0; 685665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_evt_detail); 686665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_EVENT_WAIT; 687665484d8SDoug Ambrisko dcmd->mbox.w[0] = seq_num; 688665484d8SDoug Ambrisko sc->last_seq_num = seq_num; 689665484d8SDoug Ambrisko dcmd->mbox.w[1] = curr_aen.word; 690665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->evt_detail_phys_addr; 691665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_detail); 692665484d8SDoug Ambrisko 693665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) { 694665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 695665484d8SDoug Ambrisko return 0; 696665484d8SDoug Ambrisko } 697665484d8SDoug Ambrisko /* 698665484d8SDoug Ambrisko * Store reference to the cmd used to register for AEN. When an 699665484d8SDoug Ambrisko * application wants us to register for AEN, we have to abort this 700665484d8SDoug Ambrisko * cmd and re-register with a new EVENT LOCALE supplied by that app 701665484d8SDoug Ambrisko */ 702665484d8SDoug Ambrisko sc->aen_cmd = cmd; 703665484d8SDoug Ambrisko 704665484d8SDoug Ambrisko /* 7058e727371SKashyap D Desai * Issue the aen registration frame 706665484d8SDoug Ambrisko */ 707665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 708665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue AEN DCMD command.\n"); 709665484d8SDoug Ambrisko return (1); 710665484d8SDoug Ambrisko } 711665484d8SDoug Ambrisko return 0; 712665484d8SDoug Ambrisko } 7138e727371SKashyap D Desai 7148e727371SKashyap D Desai /* 7158e727371SKashyap D Desai * mrsas_start_aen: Subscribes to AEN during driver load time 716665484d8SDoug Ambrisko * @instance: Adapter soft state 717665484d8SDoug Ambrisko */ 7188e727371SKashyap D Desai static int 7198e727371SKashyap D Desai mrsas_start_aen(struct mrsas_softc *sc) 720665484d8SDoug Ambrisko { 721665484d8SDoug Ambrisko struct mrsas_evt_log_info eli; 722665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 723665484d8SDoug Ambrisko 724665484d8SDoug Ambrisko 725665484d8SDoug Ambrisko /* Get the latest sequence number from FW */ 726665484d8SDoug Ambrisko 727665484d8SDoug Ambrisko memset(&eli, 0, sizeof(eli)); 728665484d8SDoug Ambrisko 729665484d8SDoug Ambrisko if (mrsas_get_seq_num(sc, &eli)) 730665484d8SDoug Ambrisko return -1; 731665484d8SDoug Ambrisko 732665484d8SDoug Ambrisko /* Register AEN with FW for latest sequence number plus 1 */ 733665484d8SDoug Ambrisko class_locale.members.reserved = 0; 734665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 735665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 736665484d8SDoug Ambrisko 737665484d8SDoug Ambrisko return mrsas_register_aen(sc, eli.newest_seq_num + 1, 738665484d8SDoug Ambrisko class_locale.word); 739d18d1b47SKashyap D Desai 740665484d8SDoug Ambrisko } 741665484d8SDoug Ambrisko 7428e727371SKashyap D Desai /* 743d18d1b47SKashyap D Desai * mrsas_setup_msix: Allocate MSI-x vectors 7448e727371SKashyap D Desai * @sc: adapter soft state 745d18d1b47SKashyap D Desai */ 7468e727371SKashyap D Desai static int 7478e727371SKashyap D Desai mrsas_setup_msix(struct mrsas_softc *sc) 748d18d1b47SKashyap D Desai { 749d18d1b47SKashyap D Desai int i; 7508e727371SKashyap D Desai 751d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 752d18d1b47SKashyap D Desai sc->irq_context[i].sc = sc; 753d18d1b47SKashyap D Desai sc->irq_context[i].MSIxIndex = i; 754d18d1b47SKashyap D Desai sc->irq_id[i] = i + 1; 755d18d1b47SKashyap D Desai sc->mrsas_irq[i] = bus_alloc_resource_any 756d18d1b47SKashyap D Desai (sc->mrsas_dev, SYS_RES_IRQ, &sc->irq_id[i] 757d18d1b47SKashyap D Desai ,RF_ACTIVE); 758d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] == NULL) { 759d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Can't allocate MSI-x\n"); 760d18d1b47SKashyap D Desai goto irq_alloc_failed; 761d18d1b47SKashyap D Desai } 762d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, 763d18d1b47SKashyap D Desai sc->mrsas_irq[i], 764d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, 765d18d1b47SKashyap D Desai NULL, mrsas_isr, &sc->irq_context[i], 766d18d1b47SKashyap D Desai &sc->intr_handle[i])) { 767d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, 768d18d1b47SKashyap D Desai "Cannot set up MSI-x interrupt handler\n"); 769d18d1b47SKashyap D Desai goto irq_alloc_failed; 770d18d1b47SKashyap D Desai } 771d18d1b47SKashyap D Desai } 772d18d1b47SKashyap D Desai return SUCCESS; 773d18d1b47SKashyap D Desai 774d18d1b47SKashyap D Desai irq_alloc_failed: 775d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 776d18d1b47SKashyap D Desai return (FAIL); 777d18d1b47SKashyap D Desai } 778d18d1b47SKashyap D Desai 7798e727371SKashyap D Desai /* 780d18d1b47SKashyap D Desai * mrsas_allocate_msix: Setup MSI-x vectors 7818e727371SKashyap D Desai * @sc: adapter soft state 782d18d1b47SKashyap D Desai */ 7838e727371SKashyap D Desai static int 7848e727371SKashyap D Desai mrsas_allocate_msix(struct mrsas_softc *sc) 785d18d1b47SKashyap D Desai { 786d18d1b47SKashyap D Desai if (pci_alloc_msix(sc->mrsas_dev, &sc->msix_vectors) == 0) { 787d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Using MSI-X with %d number" 788d18d1b47SKashyap D Desai " of vectors\n", sc->msix_vectors); 789d18d1b47SKashyap D Desai } else { 790d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x setup failed\n"); 791d18d1b47SKashyap D Desai goto irq_alloc_failed; 792d18d1b47SKashyap D Desai } 793d18d1b47SKashyap D Desai return SUCCESS; 794d18d1b47SKashyap D Desai 795d18d1b47SKashyap D Desai irq_alloc_failed: 796d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 797d18d1b47SKashyap D Desai return (FAIL); 798d18d1b47SKashyap D Desai } 7998e727371SKashyap D Desai 8008e727371SKashyap D Desai /* 801665484d8SDoug Ambrisko * mrsas_attach: PCI entry point 8028e727371SKashyap D Desai * input: pointer to device struct 803665484d8SDoug Ambrisko * 8048e727371SKashyap D Desai * Performs setup of PCI and registers, initializes mutexes and linked lists, 8058e727371SKashyap D Desai * registers interrupts and CAM, and initializes the adapter/controller to 8068e727371SKashyap D Desai * its proper state. 807665484d8SDoug Ambrisko */ 8088e727371SKashyap D Desai static int 8098e727371SKashyap D Desai mrsas_attach(device_t dev) 810665484d8SDoug Ambrisko { 811665484d8SDoug Ambrisko struct mrsas_softc *sc = device_get_softc(dev); 812665484d8SDoug Ambrisko uint32_t cmd, bar, error; 813665484d8SDoug Ambrisko 8144bb0a4f0SKashyap D Desai memset(sc, 0, sizeof(struct mrsas_softc)); 8154bb0a4f0SKashyap D Desai 816665484d8SDoug Ambrisko /* Look up our softc and initialize its fields. */ 817665484d8SDoug Ambrisko sc->mrsas_dev = dev; 818665484d8SDoug Ambrisko sc->device_id = pci_get_device(dev); 819665484d8SDoug Ambrisko 820f9c63081SKashyap D Desai if ((sc->device_id == MRSAS_INVADER) || 821f9c63081SKashyap D Desai (sc->device_id == MRSAS_FURY) || 822f9c63081SKashyap D Desai (sc->device_id == MRSAS_INTRUDER) || 823f9c63081SKashyap D Desai (sc->device_id == MRSAS_INTRUDER_24) || 824f9c63081SKashyap D Desai (sc->device_id == MRSAS_CUTLASS_52) || 825f9c63081SKashyap D Desai (sc->device_id == MRSAS_CUTLASS_53)) { 826f9c63081SKashyap D Desai sc->mrsas_gen3_ctrl = 1; 827f9c63081SKashyap D Desai } 828f9c63081SKashyap D Desai 829665484d8SDoug Ambrisko mrsas_get_tunables(sc); 830665484d8SDoug Ambrisko 831665484d8SDoug Ambrisko /* 832665484d8SDoug Ambrisko * Set up PCI and registers 833665484d8SDoug Ambrisko */ 834665484d8SDoug Ambrisko cmd = pci_read_config(dev, PCIR_COMMAND, 2); 835665484d8SDoug Ambrisko if ((cmd & PCIM_CMD_PORTEN) == 0) { 836665484d8SDoug Ambrisko return (ENXIO); 837665484d8SDoug Ambrisko } 838665484d8SDoug Ambrisko /* Force the busmaster enable bit on. */ 839665484d8SDoug Ambrisko cmd |= PCIM_CMD_BUSMASTEREN; 840665484d8SDoug Ambrisko pci_write_config(dev, PCIR_COMMAND, cmd, 2); 841665484d8SDoug Ambrisko 842665484d8SDoug Ambrisko bar = pci_read_config(dev, MRSAS_PCI_BAR1, 4); 843665484d8SDoug Ambrisko 844665484d8SDoug Ambrisko sc->reg_res_id = MRSAS_PCI_BAR1;/* BAR1 offset */ 84543cd6160SJustin Hibbits if ((sc->reg_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 84643cd6160SJustin Hibbits &(sc->reg_res_id), RF_ACTIVE)) 847665484d8SDoug Ambrisko == NULL) { 848665484d8SDoug Ambrisko device_printf(dev, "Cannot allocate PCI registers\n"); 849665484d8SDoug Ambrisko goto attach_fail; 850665484d8SDoug Ambrisko } 851665484d8SDoug Ambrisko sc->bus_tag = rman_get_bustag(sc->reg_res); 852665484d8SDoug Ambrisko sc->bus_handle = rman_get_bushandle(sc->reg_res); 853665484d8SDoug Ambrisko 854665484d8SDoug Ambrisko /* Intialize mutexes */ 855665484d8SDoug Ambrisko mtx_init(&sc->sim_lock, "mrsas_sim_lock", NULL, MTX_DEF); 856665484d8SDoug Ambrisko mtx_init(&sc->pci_lock, "mrsas_pci_lock", NULL, MTX_DEF); 857665484d8SDoug Ambrisko mtx_init(&sc->io_lock, "mrsas_io_lock", NULL, MTX_DEF); 858665484d8SDoug Ambrisko mtx_init(&sc->aen_lock, "mrsas_aen_lock", NULL, MTX_DEF); 859665484d8SDoug Ambrisko mtx_init(&sc->ioctl_lock, "mrsas_ioctl_lock", NULL, MTX_SPIN); 860665484d8SDoug Ambrisko mtx_init(&sc->mpt_cmd_pool_lock, "mrsas_mpt_cmd_pool_lock", NULL, MTX_DEF); 861665484d8SDoug Ambrisko mtx_init(&sc->mfi_cmd_pool_lock, "mrsas_mfi_cmd_pool_lock", NULL, MTX_DEF); 862665484d8SDoug Ambrisko mtx_init(&sc->raidmap_lock, "mrsas_raidmap_lock", NULL, MTX_DEF); 863665484d8SDoug Ambrisko 864665484d8SDoug Ambrisko /* Intialize linked list */ 865665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mpt_cmd_list_head); 866665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mfi_cmd_list_head); 867665484d8SDoug Ambrisko 868f5fb2237SKashyap D Desai mrsas_atomic_set(&sc->fw_outstanding, 0); 869*8bb601acSKashyap D Desai mrsas_atomic_set(&sc->target_reset_outstanding, 0); 870665484d8SDoug Ambrisko 871665484d8SDoug Ambrisko sc->io_cmds_highwater = 0; 872665484d8SDoug Ambrisko 873665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 874665484d8SDoug Ambrisko sc->UnevenSpanSupport = 0; 875665484d8SDoug Ambrisko 876d18d1b47SKashyap D Desai sc->msix_enable = 0; 877d18d1b47SKashyap D Desai 878665484d8SDoug Ambrisko /* Initialize Firmware */ 879665484d8SDoug Ambrisko if (mrsas_init_fw(sc) != SUCCESS) { 880665484d8SDoug Ambrisko goto attach_fail_fw; 881665484d8SDoug Ambrisko } 8828071588dSKashyap D Desai /* Register mrsas to CAM layer */ 883665484d8SDoug Ambrisko if ((mrsas_cam_attach(sc) != SUCCESS)) { 884665484d8SDoug Ambrisko goto attach_fail_cam; 885665484d8SDoug Ambrisko } 886665484d8SDoug Ambrisko /* Register IRQs */ 887665484d8SDoug Ambrisko if (mrsas_setup_irq(sc) != SUCCESS) { 888665484d8SDoug Ambrisko goto attach_fail_irq; 889665484d8SDoug Ambrisko } 890665484d8SDoug Ambrisko error = mrsas_kproc_create(mrsas_ocr_thread, sc, 891665484d8SDoug Ambrisko &sc->ocr_thread, 0, 0, "mrsas_ocr%d", 892665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 893665484d8SDoug Ambrisko if (error) { 8948071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error %d starting OCR thread\n", error); 8958071588dSKashyap D Desai goto attach_fail_ocr_thread; 896665484d8SDoug Ambrisko } 897536094dcSKashyap D Desai /* 8988071588dSKashyap D Desai * After FW initialization and OCR thread creation 8998071588dSKashyap D Desai * we will defer the cdev creation, AEN setup on ICH callback 900536094dcSKashyap D Desai */ 9018071588dSKashyap D Desai sc->mrsas_ich.ich_func = mrsas_ich_startup; 9028071588dSKashyap D Desai sc->mrsas_ich.ich_arg = sc; 9038071588dSKashyap D Desai if (config_intrhook_establish(&sc->mrsas_ich) != 0) { 9048071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Config hook is already established\n"); 9058071588dSKashyap D Desai } 9068071588dSKashyap D Desai mrsas_setup_sysctl(sc); 9078071588dSKashyap D Desai return SUCCESS; 908536094dcSKashyap D Desai 9098071588dSKashyap D Desai attach_fail_ocr_thread: 9108071588dSKashyap D Desai if (sc->ocr_thread_active) 9118071588dSKashyap D Desai wakeup(&sc->ocr_chan); 912665484d8SDoug Ambrisko attach_fail_irq: 913665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 914665484d8SDoug Ambrisko attach_fail_cam: 915665484d8SDoug Ambrisko mrsas_cam_detach(sc); 916665484d8SDoug Ambrisko attach_fail_fw: 917d18d1b47SKashyap D Desai /* if MSIX vector is allocated and FW Init FAILED then release MSIX */ 918d18d1b47SKashyap D Desai if (sc->msix_enable == 1) 919d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 920665484d8SDoug Ambrisko mrsas_free_mem(sc); 921665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 922665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 923665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 924665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 925665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 926665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 927665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 928665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 929665484d8SDoug Ambrisko attach_fail: 930665484d8SDoug Ambrisko if (sc->reg_res) { 931665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, SYS_RES_MEMORY, 932665484d8SDoug Ambrisko sc->reg_res_id, sc->reg_res); 933665484d8SDoug Ambrisko } 934665484d8SDoug Ambrisko return (ENXIO); 935665484d8SDoug Ambrisko } 936665484d8SDoug Ambrisko 9378e727371SKashyap D Desai /* 9388071588dSKashyap D Desai * Interrupt config hook 9398071588dSKashyap D Desai */ 9408071588dSKashyap D Desai static void 9418071588dSKashyap D Desai mrsas_ich_startup(void *arg) 9428071588dSKashyap D Desai { 9438071588dSKashyap D Desai struct mrsas_softc *sc = (struct mrsas_softc *)arg; 9448071588dSKashyap D Desai 9458071588dSKashyap D Desai /* 9468071588dSKashyap D Desai * Intialize a counting Semaphore to take care no. of concurrent IOCTLs 9478071588dSKashyap D Desai */ 948731b7561SKashyap D Desai sema_init(&sc->ioctl_count_sema, MRSAS_MAX_IOCTL_CMDS, 9498071588dSKashyap D Desai IOCTL_SEMA_DESCRIPTION); 9508071588dSKashyap D Desai 9518071588dSKashyap D Desai /* Create a /dev entry for mrsas controller. */ 9528071588dSKashyap D Desai sc->mrsas_cdev = make_dev(&mrsas_cdevsw, device_get_unit(sc->mrsas_dev), UID_ROOT, 9538071588dSKashyap D Desai GID_OPERATOR, (S_IRUSR | S_IWUSR | S_IRGRP | S_IWGRP), "mrsas%u", 9548071588dSKashyap D Desai device_get_unit(sc->mrsas_dev)); 9558071588dSKashyap D Desai 9568071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) { 9578071588dSKashyap D Desai make_dev_alias_p(MAKEDEV_CHECKNAME, 9588071588dSKashyap D Desai &sc->mrsas_linux_emulator_cdev, sc->mrsas_cdev, 9598071588dSKashyap D Desai "megaraid_sas_ioctl_node"); 9608071588dSKashyap D Desai } 9618071588dSKashyap D Desai if (sc->mrsas_cdev) 9628071588dSKashyap D Desai sc->mrsas_cdev->si_drv1 = sc; 9638071588dSKashyap D Desai 9648071588dSKashyap D Desai /* 9658071588dSKashyap D Desai * Add this controller to mrsas_mgmt_info structure so that it can be 9668071588dSKashyap D Desai * exported to management applications 9678071588dSKashyap D Desai */ 9688071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) 9698071588dSKashyap D Desai memset(&mrsas_mgmt_info, 0, sizeof(mrsas_mgmt_info)); 9708071588dSKashyap D Desai 9718071588dSKashyap D Desai mrsas_mgmt_info.count++; 9728071588dSKashyap D Desai mrsas_mgmt_info.sc_ptr[mrsas_mgmt_info.max_index] = sc; 9738071588dSKashyap D Desai mrsas_mgmt_info.max_index++; 9748071588dSKashyap D Desai 9758071588dSKashyap D Desai /* Enable Interrupts */ 9768071588dSKashyap D Desai mrsas_enable_intr(sc); 9778071588dSKashyap D Desai 9788071588dSKashyap D Desai /* Initiate AEN (Asynchronous Event Notification) */ 9798071588dSKashyap D Desai if (mrsas_start_aen(sc)) { 9808071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error: AEN registration FAILED !!! " 9818071588dSKashyap D Desai "Further events from the controller will not be communicated.\n" 9828071588dSKashyap D Desai "Either there is some problem in the controller" 9838071588dSKashyap D Desai "or the controller does not support AEN.\n" 9848071588dSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 9858071588dSKashyap D Desai } 9868071588dSKashyap D Desai if (sc->mrsas_ich.ich_arg != NULL) { 9878071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Disestablish mrsas intr hook\n"); 9888071588dSKashyap D Desai config_intrhook_disestablish(&sc->mrsas_ich); 9898071588dSKashyap D Desai sc->mrsas_ich.ich_arg = NULL; 9908071588dSKashyap D Desai } 9918071588dSKashyap D Desai } 9928071588dSKashyap D Desai 9938071588dSKashyap D Desai /* 994665484d8SDoug Ambrisko * mrsas_detach: De-allocates and teardown resources 9958e727371SKashyap D Desai * input: pointer to device struct 996665484d8SDoug Ambrisko * 9978e727371SKashyap D Desai * This function is the entry point for device disconnect and detach. 9988e727371SKashyap D Desai * It performs memory de-allocations, shutdown of the controller and various 999665484d8SDoug Ambrisko * teardown and destroy resource functions. 1000665484d8SDoug Ambrisko */ 10018e727371SKashyap D Desai static int 10028e727371SKashyap D Desai mrsas_detach(device_t dev) 1003665484d8SDoug Ambrisko { 1004665484d8SDoug Ambrisko struct mrsas_softc *sc; 1005665484d8SDoug Ambrisko int i = 0; 1006665484d8SDoug Ambrisko 1007665484d8SDoug Ambrisko sc = device_get_softc(dev); 1008665484d8SDoug Ambrisko sc->remove_in_progress = 1; 1009536094dcSKashyap D Desai 1010839ee025SKashyap D Desai /* Destroy the character device so no other IOCTL will be handled */ 10118071588dSKashyap D Desai if ((device_get_unit(dev) == 0) && sc->mrsas_linux_emulator_cdev) 10128071588dSKashyap D Desai destroy_dev(sc->mrsas_linux_emulator_cdev); 1013839ee025SKashyap D Desai destroy_dev(sc->mrsas_cdev); 1014839ee025SKashyap D Desai 1015536094dcSKashyap D Desai /* 1016536094dcSKashyap D Desai * Take the instance off the instance array. Note that we will not 1017536094dcSKashyap D Desai * decrement the max_index. We let this array be sparse array 1018536094dcSKashyap D Desai */ 1019536094dcSKashyap D Desai for (i = 0; i < mrsas_mgmt_info.max_index; i++) { 1020536094dcSKashyap D Desai if (mrsas_mgmt_info.sc_ptr[i] == sc) { 1021536094dcSKashyap D Desai mrsas_mgmt_info.count--; 1022536094dcSKashyap D Desai mrsas_mgmt_info.sc_ptr[i] = NULL; 1023536094dcSKashyap D Desai break; 1024536094dcSKashyap D Desai } 1025536094dcSKashyap D Desai } 1026536094dcSKashyap D Desai 1027665484d8SDoug Ambrisko if (sc->ocr_thread_active) 1028665484d8SDoug Ambrisko wakeup(&sc->ocr_chan); 1029665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1030665484d8SDoug Ambrisko i++; 1031665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1032665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1033f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1034665484d8SDoug Ambrisko } 1035665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1036665484d8SDoug Ambrisko } 1037665484d8SDoug Ambrisko i = 0; 1038665484d8SDoug Ambrisko while (sc->ocr_thread_active) { 1039665484d8SDoug Ambrisko i++; 1040665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1041665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1042665484d8SDoug Ambrisko "[%2d]waiting for " 1043665484d8SDoug Ambrisko "mrsas_ocr thread to quit ocr %d\n", i, 1044665484d8SDoug Ambrisko sc->ocr_thread_active); 1045665484d8SDoug Ambrisko } 1046665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1047665484d8SDoug Ambrisko } 1048665484d8SDoug Ambrisko mrsas_flush_cache(sc); 1049665484d8SDoug Ambrisko mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN); 1050665484d8SDoug Ambrisko mrsas_disable_intr(sc); 1051665484d8SDoug Ambrisko mrsas_cam_detach(sc); 1052665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 1053665484d8SDoug Ambrisko mrsas_free_mem(sc); 1054665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 1055665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 1056665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 1057665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 1058665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 1059665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 1060665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 1061665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 1062839ee025SKashyap D Desai 1063839ee025SKashyap D Desai /* Wait for all the semaphores to be released */ 1064731b7561SKashyap D Desai while (sema_value(&sc->ioctl_count_sema) != MRSAS_MAX_IOCTL_CMDS) 1065839ee025SKashyap D Desai pause("mr_shutdown", hz); 1066839ee025SKashyap D Desai 1067839ee025SKashyap D Desai /* Destroy the counting semaphore created for Ioctl */ 1068839ee025SKashyap D Desai sema_destroy(&sc->ioctl_count_sema); 1069839ee025SKashyap D Desai 1070665484d8SDoug Ambrisko if (sc->reg_res) { 1071665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, 1072665484d8SDoug Ambrisko SYS_RES_MEMORY, sc->reg_res_id, sc->reg_res); 1073665484d8SDoug Ambrisko } 1074665484d8SDoug Ambrisko if (sc->sysctl_tree != NULL) 1075665484d8SDoug Ambrisko sysctl_ctx_free(&sc->sysctl_ctx); 1076839ee025SKashyap D Desai 1077665484d8SDoug Ambrisko return (0); 1078665484d8SDoug Ambrisko } 1079665484d8SDoug Ambrisko 10808e727371SKashyap D Desai /* 1081665484d8SDoug Ambrisko * mrsas_free_mem: Frees allocated memory 1082665484d8SDoug Ambrisko * input: Adapter instance soft state 1083665484d8SDoug Ambrisko * 1084665484d8SDoug Ambrisko * This function is called from mrsas_detach() to free previously allocated 1085665484d8SDoug Ambrisko * memory. 1086665484d8SDoug Ambrisko */ 10878e727371SKashyap D Desai void 10888e727371SKashyap D Desai mrsas_free_mem(struct mrsas_softc *sc) 1089665484d8SDoug Ambrisko { 1090665484d8SDoug Ambrisko int i; 1091665484d8SDoug Ambrisko u_int32_t max_cmd; 1092665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 1093665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 1094665484d8SDoug Ambrisko 1095665484d8SDoug Ambrisko /* 1096665484d8SDoug Ambrisko * Free RAID map memory 1097665484d8SDoug Ambrisko */ 10988e727371SKashyap D Desai for (i = 0; i < 2; i++) { 1099665484d8SDoug Ambrisko if (sc->raidmap_phys_addr[i]) 1100665484d8SDoug Ambrisko bus_dmamap_unload(sc->raidmap_tag[i], sc->raidmap_dmamap[i]); 1101665484d8SDoug Ambrisko if (sc->raidmap_mem[i] != NULL) 1102665484d8SDoug Ambrisko bus_dmamem_free(sc->raidmap_tag[i], sc->raidmap_mem[i], sc->raidmap_dmamap[i]); 1103665484d8SDoug Ambrisko if (sc->raidmap_tag[i] != NULL) 1104665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->raidmap_tag[i]); 11054799d485SKashyap D Desai 11064799d485SKashyap D Desai if (sc->ld_drv_map[i] != NULL) 11074799d485SKashyap D Desai free(sc->ld_drv_map[i], M_MRSAS); 1108665484d8SDoug Ambrisko } 1109a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 1110a688fcd0SKashyap D Desai if (sc->jbodmap_phys_addr[i]) 1111a688fcd0SKashyap D Desai bus_dmamap_unload(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i]); 1112a688fcd0SKashyap D Desai if (sc->jbodmap_mem[i] != NULL) 1113a688fcd0SKashyap D Desai bus_dmamem_free(sc->jbodmap_tag[i], sc->jbodmap_mem[i], sc->jbodmap_dmamap[i]); 1114a688fcd0SKashyap D Desai if (sc->jbodmap_tag[i] != NULL) 1115a688fcd0SKashyap D Desai bus_dma_tag_destroy(sc->jbodmap_tag[i]); 1116a688fcd0SKashyap D Desai } 1117665484d8SDoug Ambrisko /* 1118453130d9SPedro F. Giffuni * Free version buffer memory 1119665484d8SDoug Ambrisko */ 1120665484d8SDoug Ambrisko if (sc->verbuf_phys_addr) 1121665484d8SDoug Ambrisko bus_dmamap_unload(sc->verbuf_tag, sc->verbuf_dmamap); 1122665484d8SDoug Ambrisko if (sc->verbuf_mem != NULL) 1123665484d8SDoug Ambrisko bus_dmamem_free(sc->verbuf_tag, sc->verbuf_mem, sc->verbuf_dmamap); 1124665484d8SDoug Ambrisko if (sc->verbuf_tag != NULL) 1125665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->verbuf_tag); 1126665484d8SDoug Ambrisko 1127665484d8SDoug Ambrisko 1128665484d8SDoug Ambrisko /* 1129665484d8SDoug Ambrisko * Free sense buffer memory 1130665484d8SDoug Ambrisko */ 1131665484d8SDoug Ambrisko if (sc->sense_phys_addr) 1132665484d8SDoug Ambrisko bus_dmamap_unload(sc->sense_tag, sc->sense_dmamap); 1133665484d8SDoug Ambrisko if (sc->sense_mem != NULL) 1134665484d8SDoug Ambrisko bus_dmamem_free(sc->sense_tag, sc->sense_mem, sc->sense_dmamap); 1135665484d8SDoug Ambrisko if (sc->sense_tag != NULL) 1136665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->sense_tag); 1137665484d8SDoug Ambrisko 1138665484d8SDoug Ambrisko /* 1139665484d8SDoug Ambrisko * Free chain frame memory 1140665484d8SDoug Ambrisko */ 1141665484d8SDoug Ambrisko if (sc->chain_frame_phys_addr) 1142665484d8SDoug Ambrisko bus_dmamap_unload(sc->chain_frame_tag, sc->chain_frame_dmamap); 1143665484d8SDoug Ambrisko if (sc->chain_frame_mem != NULL) 1144665484d8SDoug Ambrisko bus_dmamem_free(sc->chain_frame_tag, sc->chain_frame_mem, sc->chain_frame_dmamap); 1145665484d8SDoug Ambrisko if (sc->chain_frame_tag != NULL) 1146665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->chain_frame_tag); 1147665484d8SDoug Ambrisko 1148665484d8SDoug Ambrisko /* 1149665484d8SDoug Ambrisko * Free IO Request memory 1150665484d8SDoug Ambrisko */ 1151665484d8SDoug Ambrisko if (sc->io_request_phys_addr) 1152665484d8SDoug Ambrisko bus_dmamap_unload(sc->io_request_tag, sc->io_request_dmamap); 1153665484d8SDoug Ambrisko if (sc->io_request_mem != NULL) 1154665484d8SDoug Ambrisko bus_dmamem_free(sc->io_request_tag, sc->io_request_mem, sc->io_request_dmamap); 1155665484d8SDoug Ambrisko if (sc->io_request_tag != NULL) 1156665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->io_request_tag); 1157665484d8SDoug Ambrisko 1158665484d8SDoug Ambrisko /* 1159665484d8SDoug Ambrisko * Free Reply Descriptor memory 1160665484d8SDoug Ambrisko */ 1161665484d8SDoug Ambrisko if (sc->reply_desc_phys_addr) 1162665484d8SDoug Ambrisko bus_dmamap_unload(sc->reply_desc_tag, sc->reply_desc_dmamap); 1163665484d8SDoug Ambrisko if (sc->reply_desc_mem != NULL) 1164665484d8SDoug Ambrisko bus_dmamem_free(sc->reply_desc_tag, sc->reply_desc_mem, sc->reply_desc_dmamap); 1165665484d8SDoug Ambrisko if (sc->reply_desc_tag != NULL) 1166665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->reply_desc_tag); 1167665484d8SDoug Ambrisko 1168665484d8SDoug Ambrisko /* 1169665484d8SDoug Ambrisko * Free event detail memory 1170665484d8SDoug Ambrisko */ 1171665484d8SDoug Ambrisko if (sc->evt_detail_phys_addr) 1172665484d8SDoug Ambrisko bus_dmamap_unload(sc->evt_detail_tag, sc->evt_detail_dmamap); 1173665484d8SDoug Ambrisko if (sc->evt_detail_mem != NULL) 1174665484d8SDoug Ambrisko bus_dmamem_free(sc->evt_detail_tag, sc->evt_detail_mem, sc->evt_detail_dmamap); 1175665484d8SDoug Ambrisko if (sc->evt_detail_tag != NULL) 1176665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->evt_detail_tag); 1177665484d8SDoug Ambrisko 1178665484d8SDoug Ambrisko /* 1179665484d8SDoug Ambrisko * Free MFI frames 1180665484d8SDoug Ambrisko */ 1181665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1182665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1183665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[i]; 1184665484d8SDoug Ambrisko mrsas_free_frame(sc, mfi_cmd); 1185665484d8SDoug Ambrisko } 1186665484d8SDoug Ambrisko } 1187665484d8SDoug Ambrisko if (sc->mficmd_frame_tag != NULL) 1188665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mficmd_frame_tag); 1189665484d8SDoug Ambrisko 1190665484d8SDoug Ambrisko /* 1191665484d8SDoug Ambrisko * Free MPT internal command list 1192665484d8SDoug Ambrisko */ 1193665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 1194665484d8SDoug Ambrisko if (sc->mpt_cmd_list) { 1195665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 1196665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 1197665484d8SDoug Ambrisko bus_dmamap_destroy(sc->data_tag, mpt_cmd->data_dmamap); 1198665484d8SDoug Ambrisko free(sc->mpt_cmd_list[i], M_MRSAS); 1199665484d8SDoug Ambrisko } 1200665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 1201665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 1202665484d8SDoug Ambrisko } 1203665484d8SDoug Ambrisko /* 1204665484d8SDoug Ambrisko * Free MFI internal command list 1205665484d8SDoug Ambrisko */ 1206665484d8SDoug Ambrisko 1207665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1208665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1209665484d8SDoug Ambrisko free(sc->mfi_cmd_list[i], M_MRSAS); 1210665484d8SDoug Ambrisko } 1211665484d8SDoug Ambrisko free(sc->mfi_cmd_list, M_MRSAS); 1212665484d8SDoug Ambrisko sc->mfi_cmd_list = NULL; 1213665484d8SDoug Ambrisko } 1214665484d8SDoug Ambrisko /* 1215665484d8SDoug Ambrisko * Free request descriptor memory 1216665484d8SDoug Ambrisko */ 1217665484d8SDoug Ambrisko free(sc->req_desc, M_MRSAS); 1218665484d8SDoug Ambrisko sc->req_desc = NULL; 1219665484d8SDoug Ambrisko 1220665484d8SDoug Ambrisko /* 1221665484d8SDoug Ambrisko * Destroy parent tag 1222665484d8SDoug Ambrisko */ 1223665484d8SDoug Ambrisko if (sc->mrsas_parent_tag != NULL) 1224665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mrsas_parent_tag); 1225af51c29fSKashyap D Desai 1226af51c29fSKashyap D Desai /* 1227af51c29fSKashyap D Desai * Free ctrl_info memory 1228af51c29fSKashyap D Desai */ 1229af51c29fSKashyap D Desai if (sc->ctrl_info != NULL) 1230af51c29fSKashyap D Desai free(sc->ctrl_info, M_MRSAS); 1231665484d8SDoug Ambrisko } 1232665484d8SDoug Ambrisko 12338e727371SKashyap D Desai /* 1234665484d8SDoug Ambrisko * mrsas_teardown_intr: Teardown interrupt 1235665484d8SDoug Ambrisko * input: Adapter instance soft state 1236665484d8SDoug Ambrisko * 12378e727371SKashyap D Desai * This function is called from mrsas_detach() to teardown and release bus 12388e727371SKashyap D Desai * interrupt resourse. 1239665484d8SDoug Ambrisko */ 12408e727371SKashyap D Desai void 12418e727371SKashyap D Desai mrsas_teardown_intr(struct mrsas_softc *sc) 1242665484d8SDoug Ambrisko { 1243d18d1b47SKashyap D Desai int i; 12448e727371SKashyap D Desai 1245d18d1b47SKashyap D Desai if (!sc->msix_enable) { 1246d18d1b47SKashyap D Desai if (sc->intr_handle[0]) 1247d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[0], sc->intr_handle[0]); 1248d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] != NULL) 12498e727371SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 12508e727371SKashyap D Desai sc->irq_id[0], sc->mrsas_irq[0]); 1251d18d1b47SKashyap D Desai sc->intr_handle[0] = NULL; 1252d18d1b47SKashyap D Desai } else { 1253d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 1254d18d1b47SKashyap D Desai if (sc->intr_handle[i]) 1255d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[i], 1256d18d1b47SKashyap D Desai sc->intr_handle[i]); 1257d18d1b47SKashyap D Desai 1258d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] != NULL) 1259d18d1b47SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 1260d18d1b47SKashyap D Desai sc->irq_id[i], sc->mrsas_irq[i]); 1261d18d1b47SKashyap D Desai 1262d18d1b47SKashyap D Desai sc->intr_handle[i] = NULL; 1263d18d1b47SKashyap D Desai } 1264d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 1265d18d1b47SKashyap D Desai } 1266d18d1b47SKashyap D Desai 1267665484d8SDoug Ambrisko } 1268665484d8SDoug Ambrisko 12698e727371SKashyap D Desai /* 1270665484d8SDoug Ambrisko * mrsas_suspend: Suspend entry point 1271665484d8SDoug Ambrisko * input: Device struct pointer 1272665484d8SDoug Ambrisko * 1273665484d8SDoug Ambrisko * This function is the entry point for system suspend from the OS. 1274665484d8SDoug Ambrisko */ 12758e727371SKashyap D Desai static int 12768e727371SKashyap D Desai mrsas_suspend(device_t dev) 1277665484d8SDoug Ambrisko { 12784bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1279665484d8SDoug Ambrisko return (0); 1280665484d8SDoug Ambrisko } 1281665484d8SDoug Ambrisko 12828e727371SKashyap D Desai /* 1283665484d8SDoug Ambrisko * mrsas_resume: Resume entry point 1284665484d8SDoug Ambrisko * input: Device struct pointer 1285665484d8SDoug Ambrisko * 1286665484d8SDoug Ambrisko * This function is the entry point for system resume from the OS. 1287665484d8SDoug Ambrisko */ 12888e727371SKashyap D Desai static int 12898e727371SKashyap D Desai mrsas_resume(device_t dev) 1290665484d8SDoug Ambrisko { 12914bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1292665484d8SDoug Ambrisko return (0); 1293665484d8SDoug Ambrisko } 1294665484d8SDoug Ambrisko 12955844115eSKashyap D Desai /** 12965844115eSKashyap D Desai * mrsas_get_softc_instance: Find softc instance based on cmd type 12975844115eSKashyap D Desai * 12985844115eSKashyap D Desai * This function will return softc instance based on cmd type. 12995844115eSKashyap D Desai * In some case, application fire ioctl on required management instance and 13005844115eSKashyap D Desai * do not provide host_no. Use cdev->si_drv1 to get softc instance for those 13015844115eSKashyap D Desai * case, else get the softc instance from host_no provided by application in 13025844115eSKashyap D Desai * user data. 13035844115eSKashyap D Desai */ 13045844115eSKashyap D Desai 13055844115eSKashyap D Desai static struct mrsas_softc * 13065844115eSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, u_long cmd, caddr_t arg) 13075844115eSKashyap D Desai { 13085844115eSKashyap D Desai struct mrsas_softc *sc = NULL; 13095844115eSKashyap D Desai struct mrsas_iocpacket *user_ioc = (struct mrsas_iocpacket *)arg; 1310dbcc81dfSKashyap D Desai 13115844115eSKashyap D Desai if (cmd == MRSAS_IOC_GET_PCI_INFO) { 13125844115eSKashyap D Desai sc = dev->si_drv1; 13135844115eSKashyap D Desai } else { 1314dbcc81dfSKashyap D Desai /* 1315dbcc81dfSKashyap D Desai * get the Host number & the softc from data sent by the 1316dbcc81dfSKashyap D Desai * Application 1317dbcc81dfSKashyap D Desai */ 13185844115eSKashyap D Desai sc = mrsas_mgmt_info.sc_ptr[user_ioc->host_no]; 13195844115eSKashyap D Desai if (sc == NULL) 13205bae00d6SSteven Hartland printf("There is no Controller number %d\n", 13215bae00d6SSteven Hartland user_ioc->host_no); 13225bae00d6SSteven Hartland else if (user_ioc->host_no >= mrsas_mgmt_info.max_index) 13235844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_FAULT, 13245bae00d6SSteven Hartland "Invalid Controller number %d\n", user_ioc->host_no); 13255844115eSKashyap D Desai } 13265844115eSKashyap D Desai 13275844115eSKashyap D Desai return sc; 13285844115eSKashyap D Desai } 13295844115eSKashyap D Desai 13308e727371SKashyap D Desai /* 1331665484d8SDoug Ambrisko * mrsas_ioctl: IOCtl commands entry point. 1332665484d8SDoug Ambrisko * 1333665484d8SDoug Ambrisko * This function is the entry point for IOCtls from the OS. It calls the 1334665484d8SDoug Ambrisko * appropriate function for processing depending on the command received. 1335665484d8SDoug Ambrisko */ 1336665484d8SDoug Ambrisko static int 13377fc5f329SJohn Baldwin mrsas_ioctl(struct cdev *dev, u_long cmd, caddr_t arg, int flag, 13387fc5f329SJohn Baldwin struct thread *td) 1339665484d8SDoug Ambrisko { 1340665484d8SDoug Ambrisko struct mrsas_softc *sc; 1341665484d8SDoug Ambrisko int ret = 0, i = 0; 13425844115eSKashyap D Desai MRSAS_DRV_PCI_INFORMATION *pciDrvInfo; 1343665484d8SDoug Ambrisko 13445844115eSKashyap D Desai sc = mrsas_get_softc_instance(dev, cmd, arg); 13455844115eSKashyap D Desai if (!sc) 1346536094dcSKashyap D Desai return ENOENT; 13475844115eSKashyap D Desai 1348808517a4SKashyap D Desai if (sc->remove_in_progress || 1349808517a4SKashyap D Desai (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)) { 1350665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1351808517a4SKashyap D Desai "Either driver remove or shutdown called or " 1352808517a4SKashyap D Desai "HW is in unrecoverable critical error state.\n"); 1353665484d8SDoug Ambrisko return ENOENT; 1354665484d8SDoug Ambrisko } 1355665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 1356665484d8SDoug Ambrisko if (!sc->reset_in_progress) { 1357665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1358665484d8SDoug Ambrisko goto do_ioctl; 1359665484d8SDoug Ambrisko } 1360665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1361665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1362665484d8SDoug Ambrisko i++; 1363665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1364665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1365f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1366665484d8SDoug Ambrisko } 1367665484d8SDoug Ambrisko pause("mr_ioctl", hz); 1368665484d8SDoug Ambrisko } 1369665484d8SDoug Ambrisko 1370665484d8SDoug Ambrisko do_ioctl: 1371665484d8SDoug Ambrisko switch (cmd) { 1372536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH64: 1373536094dcSKashyap D Desai #ifdef COMPAT_FREEBSD32 1374536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH32: 1375536094dcSKashyap D Desai #endif 13768e727371SKashyap D Desai /* 13778e727371SKashyap D Desai * Decrement the Ioctl counting Semaphore before getting an 13788e727371SKashyap D Desai * mfi command 13798e727371SKashyap D Desai */ 1380839ee025SKashyap D Desai sema_wait(&sc->ioctl_count_sema); 1381839ee025SKashyap D Desai 1382536094dcSKashyap D Desai ret = mrsas_passthru(sc, (void *)arg, cmd); 1383839ee025SKashyap D Desai 1384839ee025SKashyap D Desai /* Increment the Ioctl counting semaphore value */ 1385839ee025SKashyap D Desai sema_post(&sc->ioctl_count_sema); 1386839ee025SKashyap D Desai 1387665484d8SDoug Ambrisko break; 1388665484d8SDoug Ambrisko case MRSAS_IOC_SCAN_BUS: 1389665484d8SDoug Ambrisko ret = mrsas_bus_scan(sc); 1390665484d8SDoug Ambrisko break; 13915844115eSKashyap D Desai 13925844115eSKashyap D Desai case MRSAS_IOC_GET_PCI_INFO: 13935844115eSKashyap D Desai pciDrvInfo = (MRSAS_DRV_PCI_INFORMATION *) arg; 13945844115eSKashyap D Desai memset(pciDrvInfo, 0, sizeof(MRSAS_DRV_PCI_INFORMATION)); 13955844115eSKashyap D Desai pciDrvInfo->busNumber = pci_get_bus(sc->mrsas_dev); 13965844115eSKashyap D Desai pciDrvInfo->deviceNumber = pci_get_slot(sc->mrsas_dev); 13975844115eSKashyap D Desai pciDrvInfo->functionNumber = pci_get_function(sc->mrsas_dev); 13985844115eSKashyap D Desai pciDrvInfo->domainID = pci_get_domain(sc->mrsas_dev); 13995844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, "pci bus no: %d," 14005844115eSKashyap D Desai "pci device no: %d, pci function no: %d," 14015844115eSKashyap D Desai "pci domain ID: %d\n", 14025844115eSKashyap D Desai pciDrvInfo->busNumber, pciDrvInfo->deviceNumber, 14035844115eSKashyap D Desai pciDrvInfo->functionNumber, pciDrvInfo->domainID); 14045844115eSKashyap D Desai ret = 0; 14055844115eSKashyap D Desai break; 14065844115eSKashyap D Desai 1407536094dcSKashyap D Desai default: 1408536094dcSKashyap D Desai mrsas_dprint(sc, MRSAS_TRACE, "IOCTL command 0x%lx is not handled\n", cmd); 1409839ee025SKashyap D Desai ret = ENOENT; 1410665484d8SDoug Ambrisko } 1411665484d8SDoug Ambrisko 1412665484d8SDoug Ambrisko return (ret); 1413665484d8SDoug Ambrisko } 1414665484d8SDoug Ambrisko 14158e727371SKashyap D Desai /* 1416da011113SKashyap D Desai * mrsas_poll: poll entry point for mrsas driver fd 1417da011113SKashyap D Desai * 14188e727371SKashyap D Desai * This function is the entry point for poll from the OS. It waits for some AEN 14198e727371SKashyap D Desai * events to be triggered from the controller and notifies back. 1420da011113SKashyap D Desai */ 1421da011113SKashyap D Desai static int 1422da011113SKashyap D Desai mrsas_poll(struct cdev *dev, int poll_events, struct thread *td) 1423da011113SKashyap D Desai { 1424da011113SKashyap D Desai struct mrsas_softc *sc; 1425da011113SKashyap D Desai int revents = 0; 1426da011113SKashyap D Desai 1427da011113SKashyap D Desai sc = dev->si_drv1; 1428da011113SKashyap D Desai 1429da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1430da011113SKashyap D Desai if (sc->mrsas_aen_triggered) { 1431da011113SKashyap D Desai revents |= poll_events & (POLLIN | POLLRDNORM); 1432da011113SKashyap D Desai } 1433da011113SKashyap D Desai } 1434da011113SKashyap D Desai if (revents == 0) { 1435da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1436ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 1437da011113SKashyap D Desai sc->mrsas_poll_waiting = 1; 1438da011113SKashyap D Desai selrecord(td, &sc->mrsas_select); 1439ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 1440da011113SKashyap D Desai } 1441da011113SKashyap D Desai } 1442da011113SKashyap D Desai return revents; 1443da011113SKashyap D Desai } 1444da011113SKashyap D Desai 14458e727371SKashyap D Desai /* 14468e727371SKashyap D Desai * mrsas_setup_irq: Set up interrupt 1447665484d8SDoug Ambrisko * input: Adapter instance soft state 1448665484d8SDoug Ambrisko * 1449665484d8SDoug Ambrisko * This function sets up interrupts as a bus resource, with flags indicating 1450665484d8SDoug Ambrisko * resource permitting contemporaneous sharing and for resource to activate 1451665484d8SDoug Ambrisko * atomically. 1452665484d8SDoug Ambrisko */ 14538e727371SKashyap D Desai static int 14548e727371SKashyap D Desai mrsas_setup_irq(struct mrsas_softc *sc) 1455665484d8SDoug Ambrisko { 1456d18d1b47SKashyap D Desai if (sc->msix_enable && (mrsas_setup_msix(sc) == SUCCESS)) 1457d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x interrupts setup success\n"); 1458665484d8SDoug Ambrisko 1459d18d1b47SKashyap D Desai else { 1460d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Fall back to legacy interrupt\n"); 1461d18d1b47SKashyap D Desai sc->irq_context[0].sc = sc; 1462d18d1b47SKashyap D Desai sc->irq_context[0].MSIxIndex = 0; 1463d18d1b47SKashyap D Desai sc->irq_id[0] = 0; 1464d18d1b47SKashyap D Desai sc->mrsas_irq[0] = bus_alloc_resource_any(sc->mrsas_dev, 1465d18d1b47SKashyap D Desai SYS_RES_IRQ, &sc->irq_id[0], RF_SHAREABLE | RF_ACTIVE); 1466d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] == NULL) { 1467d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot allocate legcay" 1468d18d1b47SKashyap D Desai "interrupt\n"); 1469d18d1b47SKashyap D Desai return (FAIL); 1470d18d1b47SKashyap D Desai } 1471d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, sc->mrsas_irq[0], 1472d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, NULL, mrsas_isr, 1473d18d1b47SKashyap D Desai &sc->irq_context[0], &sc->intr_handle[0])) { 1474d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot set up legacy" 1475d18d1b47SKashyap D Desai "interrupt\n"); 1476d18d1b47SKashyap D Desai return (FAIL); 1477d18d1b47SKashyap D Desai } 1478d18d1b47SKashyap D Desai } 1479665484d8SDoug Ambrisko return (0); 1480665484d8SDoug Ambrisko } 1481665484d8SDoug Ambrisko 1482665484d8SDoug Ambrisko /* 1483665484d8SDoug Ambrisko * mrsas_isr: ISR entry point 1484665484d8SDoug Ambrisko * input: argument pointer 1485665484d8SDoug Ambrisko * 14868e727371SKashyap D Desai * This function is the interrupt service routine entry point. There are two 14878e727371SKashyap D Desai * types of interrupts, state change interrupt and response interrupt. If an 14888e727371SKashyap D Desai * interrupt is not ours, we just return. 1489665484d8SDoug Ambrisko */ 14908e727371SKashyap D Desai void 14918e727371SKashyap D Desai mrsas_isr(void *arg) 1492665484d8SDoug Ambrisko { 1493d18d1b47SKashyap D Desai struct mrsas_irq_context *irq_context = (struct mrsas_irq_context *)arg; 1494d18d1b47SKashyap D Desai struct mrsas_softc *sc = irq_context->sc; 1495d18d1b47SKashyap D Desai int status = 0; 1496665484d8SDoug Ambrisko 14972f863eb8SKashyap D Desai if (sc->mask_interrupts) 14982f863eb8SKashyap D Desai return; 14992f863eb8SKashyap D Desai 1500d18d1b47SKashyap D Desai if (!sc->msix_vectors) { 1501665484d8SDoug Ambrisko status = mrsas_clear_intr(sc); 1502665484d8SDoug Ambrisko if (!status) 1503665484d8SDoug Ambrisko return; 1504d18d1b47SKashyap D Desai } 1505665484d8SDoug Ambrisko /* If we are resetting, bail */ 1506f5fb2237SKashyap D Desai if (mrsas_test_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags)) { 1507665484d8SDoug Ambrisko printf(" Entered into ISR when OCR is going active. \n"); 1508665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1509665484d8SDoug Ambrisko return; 1510665484d8SDoug Ambrisko } 1511665484d8SDoug Ambrisko /* Process for reply request and clear response interrupt */ 1512d18d1b47SKashyap D Desai if (mrsas_complete_cmd(sc, irq_context->MSIxIndex) != SUCCESS) 1513665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1514665484d8SDoug Ambrisko 1515665484d8SDoug Ambrisko return; 1516665484d8SDoug Ambrisko } 1517665484d8SDoug Ambrisko 1518665484d8SDoug Ambrisko /* 1519665484d8SDoug Ambrisko * mrsas_complete_cmd: Process reply request 1520665484d8SDoug Ambrisko * input: Adapter instance soft state 1521665484d8SDoug Ambrisko * 15228e727371SKashyap D Desai * This function is called from mrsas_isr() to process reply request and clear 15238e727371SKashyap D Desai * response interrupt. Processing of the reply request entails walking 15248e727371SKashyap D Desai * through the reply descriptor array for the command request pended from 15258e727371SKashyap D Desai * Firmware. We look at the Function field to determine the command type and 15268e727371SKashyap D Desai * perform the appropriate action. Before we return, we clear the response 15278e727371SKashyap D Desai * interrupt. 1528665484d8SDoug Ambrisko */ 15294bb0a4f0SKashyap D Desai int 15308e727371SKashyap D Desai mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex) 1531665484d8SDoug Ambrisko { 1532665484d8SDoug Ambrisko Mpi2ReplyDescriptorsUnion_t *desc; 1533665484d8SDoug Ambrisko MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *reply_desc; 1534665484d8SDoug Ambrisko MRSAS_RAID_SCSI_IO_REQUEST *scsi_io_req; 1535665484d8SDoug Ambrisko struct mrsas_mpt_cmd *cmd_mpt; 1536665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_mfi; 153716dc2814SKashyap D Desai u_int8_t reply_descript_type; 1538665484d8SDoug Ambrisko u_int16_t smid, num_completed; 1539665484d8SDoug Ambrisko u_int8_t status, extStatus; 1540665484d8SDoug Ambrisko union desc_value desc_val; 1541665484d8SDoug Ambrisko PLD_LOAD_BALANCE_INFO lbinfo; 1542665484d8SDoug Ambrisko u_int32_t device_id; 1543665484d8SDoug Ambrisko int threshold_reply_count = 0; 1544*8bb601acSKashyap D Desai #if TM_DEBUG 1545*8bb601acSKashyap D Desai MR_TASK_MANAGE_REQUEST *mr_tm_req; 1546*8bb601acSKashyap D Desai MPI2_SCSI_TASK_MANAGE_REQUEST *mpi_tm_req; 1547*8bb601acSKashyap D Desai #endif 1548665484d8SDoug Ambrisko 1549665484d8SDoug Ambrisko /* If we have a hardware error, not need to continue */ 1550665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 1551665484d8SDoug Ambrisko return (DONE); 1552665484d8SDoug Ambrisko 1553665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1554d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)) 1555d18d1b47SKashyap D Desai + sc->last_reply_idx[MSIxIndex]; 1556665484d8SDoug Ambrisko 1557665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1558665484d8SDoug Ambrisko 1559665484d8SDoug Ambrisko desc_val.word = desc->Words; 1560665484d8SDoug Ambrisko num_completed = 0; 1561665484d8SDoug Ambrisko 1562665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1563665484d8SDoug Ambrisko 1564665484d8SDoug Ambrisko /* Find our reply descriptor for the command and process */ 15658e727371SKashyap D Desai while ((desc_val.u.low != 0xFFFFFFFF) && (desc_val.u.high != 0xFFFFFFFF)) { 1566665484d8SDoug Ambrisko smid = reply_desc->SMID; 1567665484d8SDoug Ambrisko cmd_mpt = sc->mpt_cmd_list[smid - 1]; 1568665484d8SDoug Ambrisko scsi_io_req = (MRSAS_RAID_SCSI_IO_REQUEST *) cmd_mpt->io_request; 1569665484d8SDoug Ambrisko 1570665484d8SDoug Ambrisko status = scsi_io_req->RaidContext.status; 1571665484d8SDoug Ambrisko extStatus = scsi_io_req->RaidContext.exStatus; 1572665484d8SDoug Ambrisko 15738e727371SKashyap D Desai switch (scsi_io_req->Function) { 1574*8bb601acSKashyap D Desai case MPI2_FUNCTION_SCSI_TASK_MGMT: 1575*8bb601acSKashyap D Desai #if TM_DEBUG 1576*8bb601acSKashyap D Desai mr_tm_req = (MR_TASK_MANAGE_REQUEST *) cmd_mpt->io_request; 1577*8bb601acSKashyap D Desai mpi_tm_req = (MPI2_SCSI_TASK_MANAGE_REQUEST *) 1578*8bb601acSKashyap D Desai &mr_tm_req->TmRequest; 1579*8bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "TM completion type 0x%X, " 1580*8bb601acSKashyap D Desai "TaskMID: 0x%X", mpi_tm_req->TaskType, mpi_tm_req->TaskMID); 1581*8bb601acSKashyap D Desai #endif 1582*8bb601acSKashyap D Desai wakeup_one((void *)&sc->ocr_chan); 1583*8bb601acSKashyap D Desai break; 1584665484d8SDoug Ambrisko case MPI2_FUNCTION_SCSI_IO_REQUEST: /* Fast Path IO. */ 1585665484d8SDoug Ambrisko device_id = cmd_mpt->ccb_ptr->ccb_h.target_id; 1586665484d8SDoug Ambrisko lbinfo = &sc->load_balance_info[device_id]; 1587665484d8SDoug Ambrisko if (cmd_mpt->load_balance == MRSAS_LOAD_BALANCE_FLAG) { 158816dc2814SKashyap D Desai mrsas_atomic_dec(&lbinfo->scsi_pending_cmds[cmd_mpt->pd_r1_lb]); 1589665484d8SDoug Ambrisko cmd_mpt->load_balance &= ~MRSAS_LOAD_BALANCE_FLAG; 1590665484d8SDoug Ambrisko } 15918e727371SKashyap D Desai /* Fall thru and complete IO */ 1592665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_LD_IO_REQUEST: 1593665484d8SDoug Ambrisko mrsas_map_mpt_cmd_status(cmd_mpt, status, extStatus); 1594665484d8SDoug Ambrisko mrsas_cmd_done(sc, cmd_mpt); 1595665484d8SDoug Ambrisko scsi_io_req->RaidContext.status = 0; 1596665484d8SDoug Ambrisko scsi_io_req->RaidContext.exStatus = 0; 1597f5fb2237SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 1598665484d8SDoug Ambrisko break; 1599665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST: /* MFI command */ 1600665484d8SDoug Ambrisko cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 1601731b7561SKashyap D Desai /* 1602731b7561SKashyap D Desai * Make sure NOT TO release the mfi command from the called 1603731b7561SKashyap D Desai * function's context if it is fired with issue_polled call. 1604731b7561SKashyap D Desai * And also make sure that the issue_polled call should only be 1605731b7561SKashyap D Desai * used if INTERRUPT IS DISABLED. 1606731b7561SKashyap D Desai */ 1607731b7561SKashyap D Desai if (cmd_mfi->frame->hdr.flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE) 1608731b7561SKashyap D Desai mrsas_release_mfi_cmd(cmd_mfi); 1609731b7561SKashyap D Desai else 1610665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(sc, cmd_mfi, status); 1611665484d8SDoug Ambrisko break; 1612665484d8SDoug Ambrisko } 1613665484d8SDoug Ambrisko 1614d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]++; 1615d18d1b47SKashyap D Desai if (sc->last_reply_idx[MSIxIndex] >= sc->reply_q_depth) 1616d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex] = 0; 1617665484d8SDoug Ambrisko 16188e727371SKashyap D Desai desc->Words = ~((uint64_t)0x00); /* set it back to all 16198e727371SKashyap D Desai * 0xFFFFFFFFs */ 1620665484d8SDoug Ambrisko num_completed++; 1621665484d8SDoug Ambrisko threshold_reply_count++; 1622665484d8SDoug Ambrisko 1623665484d8SDoug Ambrisko /* Get the next reply descriptor */ 1624d18d1b47SKashyap D Desai if (!sc->last_reply_idx[MSIxIndex]) { 1625665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1626d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)); 1627d18d1b47SKashyap D Desai } else 1628665484d8SDoug Ambrisko desc++; 1629665484d8SDoug Ambrisko 1630665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1631665484d8SDoug Ambrisko desc_val.word = desc->Words; 1632665484d8SDoug Ambrisko 1633665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1634665484d8SDoug Ambrisko 1635665484d8SDoug Ambrisko if (reply_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) 1636665484d8SDoug Ambrisko break; 1637665484d8SDoug Ambrisko 1638665484d8SDoug Ambrisko /* 16398e727371SKashyap D Desai * Write to reply post index after completing threshold reply 16408e727371SKashyap D Desai * count and still there are more replies in reply queue 16418e727371SKashyap D Desai * pending to be completed. 1642665484d8SDoug Ambrisko */ 1643665484d8SDoug Ambrisko if (threshold_reply_count >= THRESHOLD_REPLY_COUNT) { 1644d18d1b47SKashyap D Desai if (sc->msix_enable) { 1645f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) 1646d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1647d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1648d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1649d18d1b47SKashyap D Desai else 1650d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1651d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1652d18d1b47SKashyap D Desai } else 1653d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1654d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1655d18d1b47SKashyap D Desai 1656665484d8SDoug Ambrisko threshold_reply_count = 0; 1657665484d8SDoug Ambrisko } 1658665484d8SDoug Ambrisko } 1659665484d8SDoug Ambrisko 1660665484d8SDoug Ambrisko /* No match, just return */ 1661665484d8SDoug Ambrisko if (num_completed == 0) 1662665484d8SDoug Ambrisko return (DONE); 1663665484d8SDoug Ambrisko 1664665484d8SDoug Ambrisko /* Clear response interrupt */ 1665d18d1b47SKashyap D Desai if (sc->msix_enable) { 1666f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 1667d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1668d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1669d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1670d18d1b47SKashyap D Desai } else 1671d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1672d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1673d18d1b47SKashyap D Desai } else 1674d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1675d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1676665484d8SDoug Ambrisko 1677665484d8SDoug Ambrisko return (0); 1678665484d8SDoug Ambrisko } 1679665484d8SDoug Ambrisko 1680665484d8SDoug Ambrisko /* 1681665484d8SDoug Ambrisko * mrsas_map_mpt_cmd_status: Allocate DMAable memory. 1682665484d8SDoug Ambrisko * input: Adapter instance soft state 1683665484d8SDoug Ambrisko * 1684665484d8SDoug Ambrisko * This function is called from mrsas_complete_cmd(), for LD IO and FastPath IO. 16858e727371SKashyap D Desai * It checks the command status and maps the appropriate CAM status for the 16868e727371SKashyap D Desai * CCB. 1687665484d8SDoug Ambrisko */ 16888e727371SKashyap D Desai void 16898e727371SKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, u_int8_t status, u_int8_t extStatus) 1690665484d8SDoug Ambrisko { 1691665484d8SDoug Ambrisko struct mrsas_softc *sc = cmd->sc; 1692665484d8SDoug Ambrisko u_int8_t *sense_data; 1693665484d8SDoug Ambrisko 1694665484d8SDoug Ambrisko switch (status) { 1695665484d8SDoug Ambrisko case MFI_STAT_OK: 1696665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_REQ_CMP; 1697665484d8SDoug Ambrisko break; 1698665484d8SDoug Ambrisko case MFI_STAT_SCSI_IO_FAILED: 1699665484d8SDoug Ambrisko case MFI_STAT_SCSI_DONE_WITH_ERROR: 1700665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_SCSI_STATUS_ERROR; 1701665484d8SDoug Ambrisko sense_data = (u_int8_t *)&cmd->ccb_ptr->csio.sense_data; 1702665484d8SDoug Ambrisko if (sense_data) { 1703665484d8SDoug Ambrisko /* For now just copy 18 bytes back */ 1704665484d8SDoug Ambrisko memcpy(sense_data, cmd->sense, 18); 1705665484d8SDoug Ambrisko cmd->ccb_ptr->csio.sense_len = 18; 1706665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_AUTOSNS_VALID; 1707665484d8SDoug Ambrisko } 1708665484d8SDoug Ambrisko break; 1709665484d8SDoug Ambrisko case MFI_STAT_LD_OFFLINE: 1710665484d8SDoug Ambrisko case MFI_STAT_DEVICE_NOT_FOUND: 1711665484d8SDoug Ambrisko if (cmd->ccb_ptr->ccb_h.target_lun) 1712665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_LUN_INVALID; 1713665484d8SDoug Ambrisko else 1714665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_DEV_NOT_THERE; 1715665484d8SDoug Ambrisko break; 1716665484d8SDoug Ambrisko case MFI_STAT_CONFIG_SEQ_MISMATCH: 1717665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status |= CAM_REQUEUE_REQ; 1718665484d8SDoug Ambrisko break; 1719665484d8SDoug Ambrisko default: 1720665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW cmd complete status %x\n", status); 1721665484d8SDoug Ambrisko cmd->ccb_ptr->ccb_h.status = CAM_REQ_CMP_ERR; 1722665484d8SDoug Ambrisko cmd->ccb_ptr->csio.scsi_status = status; 1723665484d8SDoug Ambrisko } 1724665484d8SDoug Ambrisko return; 1725665484d8SDoug Ambrisko } 1726665484d8SDoug Ambrisko 1727665484d8SDoug Ambrisko /* 17288e727371SKashyap D Desai * mrsas_alloc_mem: Allocate DMAable memory 1729665484d8SDoug Ambrisko * input: Adapter instance soft state 1730665484d8SDoug Ambrisko * 17318e727371SKashyap D Desai * This function creates the parent DMA tag and allocates DMAable memory. DMA 17328e727371SKashyap D Desai * tag describes constraints of DMA mapping. Memory allocated is mapped into 17338e727371SKashyap D Desai * Kernel virtual address. Callback argument is physical memory address. 1734665484d8SDoug Ambrisko */ 17358e727371SKashyap D Desai static int 17368e727371SKashyap D Desai mrsas_alloc_mem(struct mrsas_softc *sc) 1737665484d8SDoug Ambrisko { 1738dbcc81dfSKashyap D Desai u_int32_t verbuf_size, io_req_size, reply_desc_size, sense_size, 1739dbcc81dfSKashyap D Desai chain_frame_size, evt_detail_size, count; 1740665484d8SDoug Ambrisko 1741665484d8SDoug Ambrisko /* 1742665484d8SDoug Ambrisko * Allocate parent DMA tag 1743665484d8SDoug Ambrisko */ 1744665484d8SDoug Ambrisko if (bus_dma_tag_create(NULL, /* parent */ 1745665484d8SDoug Ambrisko 1, /* alignment */ 1746665484d8SDoug Ambrisko 0, /* boundary */ 1747665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* lowaddr */ 1748665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* highaddr */ 1749665484d8SDoug Ambrisko NULL, NULL, /* filter, filterarg */ 17503a3fc6cbSKashyap D Desai MAXPHYS, /* maxsize */ 17513a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 17523a3fc6cbSKashyap D Desai MAXPHYS, /* maxsegsize */ 1753665484d8SDoug Ambrisko 0, /* flags */ 1754665484d8SDoug Ambrisko NULL, NULL, /* lockfunc, lockarg */ 1755665484d8SDoug Ambrisko &sc->mrsas_parent_tag /* tag */ 1756665484d8SDoug Ambrisko )) { 1757665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate parent DMA tag\n"); 1758665484d8SDoug Ambrisko return (ENOMEM); 1759665484d8SDoug Ambrisko } 1760665484d8SDoug Ambrisko /* 1761665484d8SDoug Ambrisko * Allocate for version buffer 1762665484d8SDoug Ambrisko */ 1763665484d8SDoug Ambrisko verbuf_size = MRSAS_MAX_NAME_LENGTH * (sizeof(bus_addr_t)); 17648e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 17658e727371SKashyap D Desai 1, 0, 17668e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 17678e727371SKashyap D Desai BUS_SPACE_MAXADDR, 17688e727371SKashyap D Desai NULL, NULL, 17698e727371SKashyap D Desai verbuf_size, 17708e727371SKashyap D Desai 1, 17718e727371SKashyap D Desai verbuf_size, 17728e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 17738e727371SKashyap D Desai NULL, NULL, 1774665484d8SDoug Ambrisko &sc->verbuf_tag)) { 1775665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf DMA tag\n"); 1776665484d8SDoug Ambrisko return (ENOMEM); 1777665484d8SDoug Ambrisko } 1778665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->verbuf_tag, (void **)&sc->verbuf_mem, 1779665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->verbuf_dmamap)) { 1780665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf memory\n"); 1781665484d8SDoug Ambrisko return (ENOMEM); 1782665484d8SDoug Ambrisko } 1783665484d8SDoug Ambrisko bzero(sc->verbuf_mem, verbuf_size); 1784665484d8SDoug Ambrisko if (bus_dmamap_load(sc->verbuf_tag, sc->verbuf_dmamap, sc->verbuf_mem, 17858e727371SKashyap D Desai verbuf_size, mrsas_addr_cb, &sc->verbuf_phys_addr, 17868e727371SKashyap D Desai BUS_DMA_NOWAIT)) { 1787665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load verbuf DMA map\n"); 1788665484d8SDoug Ambrisko return (ENOMEM); 1789665484d8SDoug Ambrisko } 1790665484d8SDoug Ambrisko /* 1791665484d8SDoug Ambrisko * Allocate IO Request Frames 1792665484d8SDoug Ambrisko */ 1793665484d8SDoug Ambrisko io_req_size = sc->io_frames_alloc_sz; 17948e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 17958e727371SKashyap D Desai 16, 0, 17968e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 17978e727371SKashyap D Desai BUS_SPACE_MAXADDR, 17988e727371SKashyap D Desai NULL, NULL, 17998e727371SKashyap D Desai io_req_size, 18008e727371SKashyap D Desai 1, 18018e727371SKashyap D Desai io_req_size, 18028e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18038e727371SKashyap D Desai NULL, NULL, 1804665484d8SDoug Ambrisko &sc->io_request_tag)) { 1805665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create IO request tag\n"); 1806665484d8SDoug Ambrisko return (ENOMEM); 1807665484d8SDoug Ambrisko } 1808665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->io_request_tag, (void **)&sc->io_request_mem, 1809665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->io_request_dmamap)) { 1810665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc IO request memory\n"); 1811665484d8SDoug Ambrisko return (ENOMEM); 1812665484d8SDoug Ambrisko } 1813665484d8SDoug Ambrisko bzero(sc->io_request_mem, io_req_size); 1814665484d8SDoug Ambrisko if (bus_dmamap_load(sc->io_request_tag, sc->io_request_dmamap, 1815665484d8SDoug Ambrisko sc->io_request_mem, io_req_size, mrsas_addr_cb, 1816665484d8SDoug Ambrisko &sc->io_request_phys_addr, BUS_DMA_NOWAIT)) { 1817665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load IO request memory\n"); 1818665484d8SDoug Ambrisko return (ENOMEM); 1819665484d8SDoug Ambrisko } 1820665484d8SDoug Ambrisko /* 1821665484d8SDoug Ambrisko * Allocate Chain Frames 1822665484d8SDoug Ambrisko */ 1823665484d8SDoug Ambrisko chain_frame_size = sc->chain_frames_alloc_sz; 18248e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18258e727371SKashyap D Desai 4, 0, 18268e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18278e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18288e727371SKashyap D Desai NULL, NULL, 18298e727371SKashyap D Desai chain_frame_size, 18308e727371SKashyap D Desai 1, 18318e727371SKashyap D Desai chain_frame_size, 18328e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18338e727371SKashyap D Desai NULL, NULL, 1834665484d8SDoug Ambrisko &sc->chain_frame_tag)) { 1835665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create chain frame tag\n"); 1836665484d8SDoug Ambrisko return (ENOMEM); 1837665484d8SDoug Ambrisko } 1838665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->chain_frame_tag, (void **)&sc->chain_frame_mem, 1839665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->chain_frame_dmamap)) { 1840665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc chain frame memory\n"); 1841665484d8SDoug Ambrisko return (ENOMEM); 1842665484d8SDoug Ambrisko } 1843665484d8SDoug Ambrisko bzero(sc->chain_frame_mem, chain_frame_size); 1844665484d8SDoug Ambrisko if (bus_dmamap_load(sc->chain_frame_tag, sc->chain_frame_dmamap, 1845665484d8SDoug Ambrisko sc->chain_frame_mem, chain_frame_size, mrsas_addr_cb, 1846665484d8SDoug Ambrisko &sc->chain_frame_phys_addr, BUS_DMA_NOWAIT)) { 1847665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load chain frame memory\n"); 1848665484d8SDoug Ambrisko return (ENOMEM); 1849665484d8SDoug Ambrisko } 1850d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 1851665484d8SDoug Ambrisko /* 1852665484d8SDoug Ambrisko * Allocate Reply Descriptor Array 1853665484d8SDoug Ambrisko */ 1854d18d1b47SKashyap D Desai reply_desc_size = sc->reply_alloc_sz * count; 18558e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18568e727371SKashyap D Desai 16, 0, 18578e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18588e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18598e727371SKashyap D Desai NULL, NULL, 18608e727371SKashyap D Desai reply_desc_size, 18618e727371SKashyap D Desai 1, 18628e727371SKashyap D Desai reply_desc_size, 18638e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18648e727371SKashyap D Desai NULL, NULL, 1865665484d8SDoug Ambrisko &sc->reply_desc_tag)) { 1866665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create reply descriptor tag\n"); 1867665484d8SDoug Ambrisko return (ENOMEM); 1868665484d8SDoug Ambrisko } 1869665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->reply_desc_tag, (void **)&sc->reply_desc_mem, 1870665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->reply_desc_dmamap)) { 1871665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc reply descriptor memory\n"); 1872665484d8SDoug Ambrisko return (ENOMEM); 1873665484d8SDoug Ambrisko } 1874665484d8SDoug Ambrisko if (bus_dmamap_load(sc->reply_desc_tag, sc->reply_desc_dmamap, 1875665484d8SDoug Ambrisko sc->reply_desc_mem, reply_desc_size, mrsas_addr_cb, 1876665484d8SDoug Ambrisko &sc->reply_desc_phys_addr, BUS_DMA_NOWAIT)) { 1877665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load reply descriptor memory\n"); 1878665484d8SDoug Ambrisko return (ENOMEM); 1879665484d8SDoug Ambrisko } 1880665484d8SDoug Ambrisko /* 1881665484d8SDoug Ambrisko * Allocate Sense Buffer Array. Keep in lower 4GB 1882665484d8SDoug Ambrisko */ 1883665484d8SDoug Ambrisko sense_size = sc->max_fw_cmds * MRSAS_SENSE_LEN; 18848e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 18858e727371SKashyap D Desai 64, 0, 18868e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 18878e727371SKashyap D Desai BUS_SPACE_MAXADDR, 18888e727371SKashyap D Desai NULL, NULL, 18898e727371SKashyap D Desai sense_size, 18908e727371SKashyap D Desai 1, 18918e727371SKashyap D Desai sense_size, 18928e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 18938e727371SKashyap D Desai NULL, NULL, 1894665484d8SDoug Ambrisko &sc->sense_tag)) { 1895665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf tag\n"); 1896665484d8SDoug Ambrisko return (ENOMEM); 1897665484d8SDoug Ambrisko } 1898665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->sense_tag, (void **)&sc->sense_mem, 1899665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->sense_dmamap)) { 1900665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf memory\n"); 1901665484d8SDoug Ambrisko return (ENOMEM); 1902665484d8SDoug Ambrisko } 1903665484d8SDoug Ambrisko if (bus_dmamap_load(sc->sense_tag, sc->sense_dmamap, 1904665484d8SDoug Ambrisko sc->sense_mem, sense_size, mrsas_addr_cb, &sc->sense_phys_addr, 1905665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 1906665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load sense buf memory\n"); 1907665484d8SDoug Ambrisko return (ENOMEM); 1908665484d8SDoug Ambrisko } 1909665484d8SDoug Ambrisko /* 1910665484d8SDoug Ambrisko * Allocate for Event detail structure 1911665484d8SDoug Ambrisko */ 1912665484d8SDoug Ambrisko evt_detail_size = sizeof(struct mrsas_evt_detail); 19138e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19148e727371SKashyap D Desai 1, 0, 19158e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 19168e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19178e727371SKashyap D Desai NULL, NULL, 19188e727371SKashyap D Desai evt_detail_size, 19198e727371SKashyap D Desai 1, 19208e727371SKashyap D Desai evt_detail_size, 19218e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19228e727371SKashyap D Desai NULL, NULL, 1923665484d8SDoug Ambrisko &sc->evt_detail_tag)) { 1924665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create Event detail tag\n"); 1925665484d8SDoug Ambrisko return (ENOMEM); 1926665484d8SDoug Ambrisko } 1927665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->evt_detail_tag, (void **)&sc->evt_detail_mem, 1928665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->evt_detail_dmamap)) { 1929665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc Event detail buffer memory\n"); 1930665484d8SDoug Ambrisko return (ENOMEM); 1931665484d8SDoug Ambrisko } 1932665484d8SDoug Ambrisko bzero(sc->evt_detail_mem, evt_detail_size); 1933665484d8SDoug Ambrisko if (bus_dmamap_load(sc->evt_detail_tag, sc->evt_detail_dmamap, 1934665484d8SDoug Ambrisko sc->evt_detail_mem, evt_detail_size, mrsas_addr_cb, 1935665484d8SDoug Ambrisko &sc->evt_detail_phys_addr, BUS_DMA_NOWAIT)) { 1936665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load Event detail buffer memory\n"); 1937665484d8SDoug Ambrisko return (ENOMEM); 1938665484d8SDoug Ambrisko } 1939665484d8SDoug Ambrisko /* 1940665484d8SDoug Ambrisko * Create a dma tag for data buffers; size will be the maximum 1941665484d8SDoug Ambrisko * possible I/O size (280kB). 1942665484d8SDoug Ambrisko */ 19438e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19448e727371SKashyap D Desai 1, 19458e727371SKashyap D Desai 0, 19468e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19478e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19488e727371SKashyap D Desai NULL, NULL, 19493a3fc6cbSKashyap D Desai MAXPHYS, 19503a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 19513a3fc6cbSKashyap D Desai MAXPHYS, 19528e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19538e727371SKashyap D Desai busdma_lock_mutex, 19548e727371SKashyap D Desai &sc->io_lock, 1955665484d8SDoug Ambrisko &sc->data_tag)) { 1956665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create data dma tag\n"); 1957665484d8SDoug Ambrisko return (ENOMEM); 1958665484d8SDoug Ambrisko } 1959665484d8SDoug Ambrisko return (0); 1960665484d8SDoug Ambrisko } 1961665484d8SDoug Ambrisko 1962665484d8SDoug Ambrisko /* 1963665484d8SDoug Ambrisko * mrsas_addr_cb: Callback function of bus_dmamap_load() 19648e727371SKashyap D Desai * input: callback argument, machine dependent type 19658e727371SKashyap D Desai * that describes DMA segments, number of segments, error code 1966665484d8SDoug Ambrisko * 19678e727371SKashyap D Desai * This function is for the driver to receive mapping information resultant of 19688e727371SKashyap D Desai * the bus_dmamap_load(). The information is actually not being used, but the 19698e727371SKashyap D Desai * address is saved anyway. 1970665484d8SDoug Ambrisko */ 1971665484d8SDoug Ambrisko void 1972665484d8SDoug Ambrisko mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1973665484d8SDoug Ambrisko { 1974665484d8SDoug Ambrisko bus_addr_t *addr; 1975665484d8SDoug Ambrisko 1976665484d8SDoug Ambrisko addr = arg; 1977665484d8SDoug Ambrisko *addr = segs[0].ds_addr; 1978665484d8SDoug Ambrisko } 1979665484d8SDoug Ambrisko 1980665484d8SDoug Ambrisko /* 1981665484d8SDoug Ambrisko * mrsas_setup_raidmap: Set up RAID map. 1982665484d8SDoug Ambrisko * input: Adapter instance soft state 1983665484d8SDoug Ambrisko * 1984665484d8SDoug Ambrisko * Allocate DMA memory for the RAID maps and perform setup. 1985665484d8SDoug Ambrisko */ 19868e727371SKashyap D Desai static int 19878e727371SKashyap D Desai mrsas_setup_raidmap(struct mrsas_softc *sc) 1988665484d8SDoug Ambrisko { 19894799d485SKashyap D Desai int i; 19904799d485SKashyap D Desai 19914799d485SKashyap D Desai for (i = 0; i < 2; i++) { 19924799d485SKashyap D Desai sc->ld_drv_map[i] = 19934799d485SKashyap D Desai (void *)malloc(sc->drv_map_sz, M_MRSAS, M_NOWAIT); 19944799d485SKashyap D Desai /* Do Error handling */ 19954799d485SKashyap D Desai if (!sc->ld_drv_map[i]) { 19964799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Could not allocate memory for local map"); 19974799d485SKashyap D Desai 19984799d485SKashyap D Desai if (i == 1) 19994799d485SKashyap D Desai free(sc->ld_drv_map[0], M_MRSAS); 20008e727371SKashyap D Desai /* ABORT driver initialization */ 20014799d485SKashyap D Desai goto ABORT; 20024799d485SKashyap D Desai } 20034799d485SKashyap D Desai } 20044799d485SKashyap D Desai 20058e727371SKashyap D Desai for (int i = 0; i < 2; i++) { 20068e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20078e727371SKashyap D Desai 4, 0, 20088e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20098e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20108e727371SKashyap D Desai NULL, NULL, 20118e727371SKashyap D Desai sc->max_map_sz, 20128e727371SKashyap D Desai 1, 20138e727371SKashyap D Desai sc->max_map_sz, 20148e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20158e727371SKashyap D Desai NULL, NULL, 2016665484d8SDoug Ambrisko &sc->raidmap_tag[i])) { 20174799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20184799d485SKashyap D Desai "Cannot allocate raid map tag.\n"); 2019665484d8SDoug Ambrisko return (ENOMEM); 2020665484d8SDoug Ambrisko } 20214799d485SKashyap D Desai if (bus_dmamem_alloc(sc->raidmap_tag[i], 20224799d485SKashyap D Desai (void **)&sc->raidmap_mem[i], 2023665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->raidmap_dmamap[i])) { 20244799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20254799d485SKashyap D Desai "Cannot allocate raidmap memory.\n"); 2026665484d8SDoug Ambrisko return (ENOMEM); 2027665484d8SDoug Ambrisko } 20284799d485SKashyap D Desai bzero(sc->raidmap_mem[i], sc->max_map_sz); 20294799d485SKashyap D Desai 2030665484d8SDoug Ambrisko if (bus_dmamap_load(sc->raidmap_tag[i], sc->raidmap_dmamap[i], 20314799d485SKashyap D Desai sc->raidmap_mem[i], sc->max_map_sz, 20324799d485SKashyap D Desai mrsas_addr_cb, &sc->raidmap_phys_addr[i], 2033665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 2034665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load raidmap memory.\n"); 2035665484d8SDoug Ambrisko return (ENOMEM); 2036665484d8SDoug Ambrisko } 2037665484d8SDoug Ambrisko if (!sc->raidmap_mem[i]) { 20384799d485SKashyap D Desai device_printf(sc->mrsas_dev, 20394799d485SKashyap D Desai "Cannot allocate memory for raid map.\n"); 2040665484d8SDoug Ambrisko return (ENOMEM); 2041665484d8SDoug Ambrisko } 2042665484d8SDoug Ambrisko } 2043665484d8SDoug Ambrisko 2044665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 2045665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 2046665484d8SDoug Ambrisko 2047665484d8SDoug Ambrisko return (0); 20484799d485SKashyap D Desai 20494799d485SKashyap D Desai ABORT: 20504799d485SKashyap D Desai return (1); 2051665484d8SDoug Ambrisko } 2052665484d8SDoug Ambrisko 2053a688fcd0SKashyap D Desai /** 2054a688fcd0SKashyap D Desai * megasas_setup_jbod_map - setup jbod map for FP seq_number. 2055a688fcd0SKashyap D Desai * @sc: Adapter soft state 2056a688fcd0SKashyap D Desai * 2057a688fcd0SKashyap D Desai * Return 0 on success. 2058a688fcd0SKashyap D Desai */ 2059a688fcd0SKashyap D Desai void 2060a688fcd0SKashyap D Desai megasas_setup_jbod_map(struct mrsas_softc *sc) 2061a688fcd0SKashyap D Desai { 2062a688fcd0SKashyap D Desai int i; 2063a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 2064a688fcd0SKashyap D Desai 2065a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 2066a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * (MAX_PHYSICAL_DEVICES - 1)); 2067a688fcd0SKashyap D Desai 2068a688fcd0SKashyap D Desai if (!sc->ctrl_info->adapterOperations3.useSeqNumJbodFP) { 2069a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2070a688fcd0SKashyap D Desai return; 2071a688fcd0SKashyap D Desai } 2072a688fcd0SKashyap D Desai if (sc->jbodmap_mem[0]) 2073a688fcd0SKashyap D Desai goto skip_alloc; 2074a688fcd0SKashyap D Desai 2075a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 2076a688fcd0SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 2077a688fcd0SKashyap D Desai 4, 0, 2078a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 2079a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR, 2080a688fcd0SKashyap D Desai NULL, NULL, 2081a688fcd0SKashyap D Desai pd_seq_map_sz, 2082a688fcd0SKashyap D Desai 1, 2083a688fcd0SKashyap D Desai pd_seq_map_sz, 2084a688fcd0SKashyap D Desai BUS_DMA_ALLOCNOW, 2085a688fcd0SKashyap D Desai NULL, NULL, 2086a688fcd0SKashyap D Desai &sc->jbodmap_tag[i])) { 2087a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2088a688fcd0SKashyap D Desai "Cannot allocate jbod map tag.\n"); 2089a688fcd0SKashyap D Desai return; 2090a688fcd0SKashyap D Desai } 2091a688fcd0SKashyap D Desai if (bus_dmamem_alloc(sc->jbodmap_tag[i], 2092a688fcd0SKashyap D Desai (void **)&sc->jbodmap_mem[i], 2093a688fcd0SKashyap D Desai BUS_DMA_NOWAIT, &sc->jbodmap_dmamap[i])) { 2094a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2095a688fcd0SKashyap D Desai "Cannot allocate jbod map memory.\n"); 2096a688fcd0SKashyap D Desai return; 2097a688fcd0SKashyap D Desai } 2098a688fcd0SKashyap D Desai bzero(sc->jbodmap_mem[i], pd_seq_map_sz); 2099a688fcd0SKashyap D Desai 2100a688fcd0SKashyap D Desai if (bus_dmamap_load(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i], 2101a688fcd0SKashyap D Desai sc->jbodmap_mem[i], pd_seq_map_sz, 2102a688fcd0SKashyap D Desai mrsas_addr_cb, &sc->jbodmap_phys_addr[i], 2103a688fcd0SKashyap D Desai BUS_DMA_NOWAIT)) { 2104a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot load jbod map memory.\n"); 2105a688fcd0SKashyap D Desai return; 2106a688fcd0SKashyap D Desai } 2107a688fcd0SKashyap D Desai if (!sc->jbodmap_mem[i]) { 2108a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2109a688fcd0SKashyap D Desai "Cannot allocate memory for jbod map.\n"); 2110a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2111a688fcd0SKashyap D Desai return; 2112a688fcd0SKashyap D Desai } 2113a688fcd0SKashyap D Desai } 2114a688fcd0SKashyap D Desai 2115a688fcd0SKashyap D Desai skip_alloc: 2116a688fcd0SKashyap D Desai if (!megasas_sync_pd_seq_num(sc, false) && 2117a688fcd0SKashyap D Desai !megasas_sync_pd_seq_num(sc, true)) 2118a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 1; 2119a688fcd0SKashyap D Desai else 2120a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2121a688fcd0SKashyap D Desai 2122a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Jbod map is supported\n"); 2123a688fcd0SKashyap D Desai } 2124a688fcd0SKashyap D Desai 21258e727371SKashyap D Desai /* 2126665484d8SDoug Ambrisko * mrsas_init_fw: Initialize Firmware 2127665484d8SDoug Ambrisko * input: Adapter soft state 2128665484d8SDoug Ambrisko * 21298e727371SKashyap D Desai * Calls transition_to_ready() to make sure Firmware is in operational state and 21308e727371SKashyap D Desai * calls mrsas_init_adapter() to send IOC_INIT command to Firmware. It 21318e727371SKashyap D Desai * issues internal commands to get the controller info after the IOC_INIT 21328e727371SKashyap D Desai * command response is received by Firmware. Note: code relating to 21338e727371SKashyap D Desai * get_pdlist, get_ld_list and max_sectors are currently not being used, it 21348e727371SKashyap D Desai * is left here as placeholder. 2135665484d8SDoug Ambrisko */ 21368e727371SKashyap D Desai static int 21378e727371SKashyap D Desai mrsas_init_fw(struct mrsas_softc *sc) 2138665484d8SDoug Ambrisko { 2139d18d1b47SKashyap D Desai 2140d18d1b47SKashyap D Desai int ret, loop, ocr = 0; 2141665484d8SDoug Ambrisko u_int32_t max_sectors_1; 2142665484d8SDoug Ambrisko u_int32_t max_sectors_2; 2143665484d8SDoug Ambrisko u_int32_t tmp_sectors; 2144d18d1b47SKashyap D Desai u_int32_t scratch_pad_2; 2145d18d1b47SKashyap D Desai int msix_enable = 0; 2146d18d1b47SKashyap D Desai int fw_msix_count = 0; 2147665484d8SDoug Ambrisko 2148665484d8SDoug Ambrisko /* Make sure Firmware is ready */ 2149665484d8SDoug Ambrisko ret = mrsas_transition_to_ready(sc, ocr); 2150665484d8SDoug Ambrisko if (ret != SUCCESS) { 2151665484d8SDoug Ambrisko return (ret); 2152665484d8SDoug Ambrisko } 2153d18d1b47SKashyap D Desai /* MSI-x index 0- reply post host index register */ 2154d18d1b47SKashyap D Desai sc->msix_reg_offset[0] = MPI2_REPLY_POST_HOST_INDEX_OFFSET; 2155d18d1b47SKashyap D Desai /* Check if MSI-X is supported while in ready state */ 2156d18d1b47SKashyap D Desai msix_enable = (mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)) & 0x4000000) >> 0x1a; 2157d18d1b47SKashyap D Desai 2158d18d1b47SKashyap D Desai if (msix_enable) { 2159d18d1b47SKashyap D Desai scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2160d18d1b47SKashyap D Desai outbound_scratch_pad_2)); 2161d18d1b47SKashyap D Desai 2162d18d1b47SKashyap D Desai /* Check max MSI-X vectors */ 2163d18d1b47SKashyap D Desai if (sc->device_id == MRSAS_TBOLT) { 2164d18d1b47SKashyap D Desai sc->msix_vectors = (scratch_pad_2 2165d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_OFFSET) + 1; 2166d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2167d18d1b47SKashyap D Desai } else { 2168d18d1b47SKashyap D Desai /* Invader/Fury supports 96 MSI-X vectors */ 2169d18d1b47SKashyap D Desai sc->msix_vectors = ((scratch_pad_2 2170d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_EXT_OFFSET) 2171d18d1b47SKashyap D Desai >> MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT) + 1; 2172d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2173d18d1b47SKashyap D Desai 2174d18d1b47SKashyap D Desai for (loop = 1; loop < MR_MAX_MSIX_REG_ARRAY; 2175d18d1b47SKashyap D Desai loop++) { 2176d18d1b47SKashyap D Desai sc->msix_reg_offset[loop] = 2177d18d1b47SKashyap D Desai MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET + 2178d18d1b47SKashyap D Desai (loop * 0x10); 2179d18d1b47SKashyap D Desai } 2180d18d1b47SKashyap D Desai } 2181d18d1b47SKashyap D Desai 2182d18d1b47SKashyap D Desai /* Don't bother allocating more MSI-X vectors than cpus */ 2183d18d1b47SKashyap D Desai sc->msix_vectors = min(sc->msix_vectors, 2184d18d1b47SKashyap D Desai mp_ncpus); 2185d18d1b47SKashyap D Desai 2186d18d1b47SKashyap D Desai /* Allocate MSI-x vectors */ 2187d18d1b47SKashyap D Desai if (mrsas_allocate_msix(sc) == SUCCESS) 2188d18d1b47SKashyap D Desai sc->msix_enable = 1; 2189d18d1b47SKashyap D Desai else 2190d18d1b47SKashyap D Desai sc->msix_enable = 0; 2191d18d1b47SKashyap D Desai 2192d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports <%d> MSIX vector," 2193d18d1b47SKashyap D Desai "Online CPU %d Current MSIX <%d>\n", 2194d18d1b47SKashyap D Desai fw_msix_count, mp_ncpus, sc->msix_vectors); 2195d18d1b47SKashyap D Desai } 2196665484d8SDoug Ambrisko if (mrsas_init_adapter(sc) != SUCCESS) { 2197665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Adapter initialize Fail.\n"); 2198665484d8SDoug Ambrisko return (1); 2199665484d8SDoug Ambrisko } 2200665484d8SDoug Ambrisko /* Allocate internal commands for pass-thru */ 2201665484d8SDoug Ambrisko if (mrsas_alloc_mfi_cmds(sc) != SUCCESS) { 2202665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Allocate MFI cmd failed.\n"); 2203665484d8SDoug Ambrisko return (1); 2204665484d8SDoug Ambrisko } 2205af51c29fSKashyap D Desai sc->ctrl_info = malloc(sizeof(struct mrsas_ctrl_info), M_MRSAS, M_NOWAIT); 2206af51c29fSKashyap D Desai if (!sc->ctrl_info) { 2207af51c29fSKashyap D Desai device_printf(sc->mrsas_dev, "Malloc for ctrl_info failed.\n"); 2208af51c29fSKashyap D Desai return (1); 2209af51c29fSKashyap D Desai } 22104799d485SKashyap D Desai /* 22118e727371SKashyap D Desai * Get the controller info from FW, so that the MAX VD support 22128e727371SKashyap D Desai * availability can be decided. 22134799d485SKashyap D Desai */ 2214af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 22154799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Unable to get FW ctrl_info.\n"); 2216af51c29fSKashyap D Desai return (1); 22174799d485SKashyap D Desai } 221877cf7df8SKashyap D Desai sc->secure_jbod_support = 2219af51c29fSKashyap D Desai (u_int8_t)sc->ctrl_info->adapterOperations3.supportSecurityonJBOD; 222077cf7df8SKashyap D Desai 222177cf7df8SKashyap D Desai if (sc->secure_jbod_support) 222277cf7df8SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports SED \n"); 222377cf7df8SKashyap D Desai 2224a688fcd0SKashyap D Desai if (sc->use_seqnum_jbod_fp) 2225a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports JBOD Map \n"); 2226a688fcd0SKashyap D Desai 2227665484d8SDoug Ambrisko if (mrsas_setup_raidmap(sc) != SUCCESS) { 2228a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Error: RAID map setup FAILED !!! " 2229a688fcd0SKashyap D Desai "There seems to be some problem in the controller\n" 2230a688fcd0SKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 2231665484d8SDoug Ambrisko } 2232a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 2233a688fcd0SKashyap D Desai 2234665484d8SDoug Ambrisko /* For pass-thru, get PD/LD list and controller info */ 22354799d485SKashyap D Desai memset(sc->pd_list, 0, 22364799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 2237a688fcd0SKashyap D Desai if (mrsas_get_pd_list(sc) != SUCCESS) { 2238a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get PD list failed.\n"); 2239a688fcd0SKashyap D Desai return (1); 2240a688fcd0SKashyap D Desai } 22414799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS); 2242a688fcd0SKashyap D Desai if (mrsas_get_ld_list(sc) != SUCCESS) { 2243a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get LD lsit failed.\n"); 2244a688fcd0SKashyap D Desai return (1); 2245a688fcd0SKashyap D Desai } 2246665484d8SDoug Ambrisko /* 22478e727371SKashyap D Desai * Compute the max allowed sectors per IO: The controller info has 22488e727371SKashyap D Desai * two limits on max sectors. Driver should use the minimum of these 22498e727371SKashyap D Desai * two. 2250665484d8SDoug Ambrisko * 2251665484d8SDoug Ambrisko * 1 << stripe_sz_ops.min = max sectors per strip 2252665484d8SDoug Ambrisko * 22538e727371SKashyap D Desai * Note that older firmwares ( < FW ver 30) didn't report information to 22548e727371SKashyap D Desai * calculate max_sectors_1. So the number ended up as zero always. 2255665484d8SDoug Ambrisko */ 2256665484d8SDoug Ambrisko tmp_sectors = 0; 2257af51c29fSKashyap D Desai max_sectors_1 = (1 << sc->ctrl_info->stripe_sz_ops.min) * 2258af51c29fSKashyap D Desai sc->ctrl_info->max_strips_per_io; 2259af51c29fSKashyap D Desai max_sectors_2 = sc->ctrl_info->max_request_size; 2260665484d8SDoug Ambrisko tmp_sectors = min(max_sectors_1, max_sectors_2); 22614799d485SKashyap D Desai sc->max_sectors_per_req = sc->max_num_sge * MRSAS_PAGE_SIZE / 512; 22624799d485SKashyap D Desai 22634799d485SKashyap D Desai if (tmp_sectors && (sc->max_sectors_per_req > tmp_sectors)) 22644799d485SKashyap D Desai sc->max_sectors_per_req = tmp_sectors; 22654799d485SKashyap D Desai 2266665484d8SDoug Ambrisko sc->disableOnlineCtrlReset = 2267af51c29fSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 2268665484d8SDoug Ambrisko sc->UnevenSpanSupport = 2269af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations2.supportUnevenSpans; 2270665484d8SDoug Ambrisko if (sc->UnevenSpanSupport) { 22718e727371SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports: UnevenSpanSupport=%x\n\n", 2272665484d8SDoug Ambrisko sc->UnevenSpanSupport); 22734799d485SKashyap D Desai 2274665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 2275665484d8SDoug Ambrisko sc->fast_path_io = 1; 2276665484d8SDoug Ambrisko else 2277665484d8SDoug Ambrisko sc->fast_path_io = 0; 2278665484d8SDoug Ambrisko } 2279665484d8SDoug Ambrisko return (0); 2280665484d8SDoug Ambrisko } 2281665484d8SDoug Ambrisko 22828e727371SKashyap D Desai /* 2283665484d8SDoug Ambrisko * mrsas_init_adapter: Initializes the adapter/controller 2284665484d8SDoug Ambrisko * input: Adapter soft state 2285665484d8SDoug Ambrisko * 2286665484d8SDoug Ambrisko * Prepares for the issuing of the IOC Init cmd to FW for initializing the 2287665484d8SDoug Ambrisko * ROC/controller. The FW register is read to determined the number of 2288665484d8SDoug Ambrisko * commands that is supported. All memory allocations for IO is based on 2289665484d8SDoug Ambrisko * max_cmd. Appropriate calculations are performed in this function. 2290665484d8SDoug Ambrisko */ 22918e727371SKashyap D Desai int 22928e727371SKashyap D Desai mrsas_init_adapter(struct mrsas_softc *sc) 2293665484d8SDoug Ambrisko { 2294665484d8SDoug Ambrisko uint32_t status; 22953a3fc6cbSKashyap D Desai u_int32_t max_cmd, scratch_pad_2; 2296665484d8SDoug Ambrisko int ret; 2297d18d1b47SKashyap D Desai int i = 0; 2298665484d8SDoug Ambrisko 2299665484d8SDoug Ambrisko /* Read FW status register */ 2300665484d8SDoug Ambrisko status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2301665484d8SDoug Ambrisko 2302665484d8SDoug Ambrisko /* Get operational params from status register */ 2303665484d8SDoug Ambrisko sc->max_fw_cmds = status & MRSAS_FWSTATE_MAXCMD_MASK; 2304665484d8SDoug Ambrisko 2305665484d8SDoug Ambrisko /* Decrement the max supported by 1, to correlate with FW */ 2306665484d8SDoug Ambrisko sc->max_fw_cmds = sc->max_fw_cmds - 1; 2307665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 2308665484d8SDoug Ambrisko 2309665484d8SDoug Ambrisko /* Determine allocation size of command frames */ 23102f863eb8SKashyap D Desai sc->reply_q_depth = ((max_cmd + 1 + 15) / 16 * 16) * 2; 2311665484d8SDoug Ambrisko sc->request_alloc_sz = sizeof(MRSAS_REQUEST_DESCRIPTOR_UNION) * max_cmd; 2312665484d8SDoug Ambrisko sc->reply_alloc_sz = sizeof(MPI2_REPLY_DESCRIPTORS_UNION) * (sc->reply_q_depth); 2313665484d8SDoug Ambrisko sc->io_frames_alloc_sz = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE + (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * (max_cmd + 1)); 23143a3fc6cbSKashyap D Desai scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 23153a3fc6cbSKashyap D Desai outbound_scratch_pad_2)); 23163a3fc6cbSKashyap D Desai /* 23173a3fc6cbSKashyap D Desai * If scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK is set, 23183a3fc6cbSKashyap D Desai * Firmware support extended IO chain frame which is 4 time more 23193a3fc6cbSKashyap D Desai * than legacy Firmware. Legacy Firmware - Frame size is (8 * 128) = 23203a3fc6cbSKashyap D Desai * 1K 1M IO Firmware - Frame size is (8 * 128 * 4) = 4K 23213a3fc6cbSKashyap D Desai */ 23223a3fc6cbSKashyap D Desai if (scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK) 23233a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 23243a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 23253a3fc6cbSKashyap D Desai * MEGASAS_1MB_IO; 23263a3fc6cbSKashyap D Desai else 23273a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 23283a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 23293a3fc6cbSKashyap D Desai * MEGASAS_256K_IO; 23303a3fc6cbSKashyap D Desai 23313a3fc6cbSKashyap D Desai sc->chain_frames_alloc_sz = sc->max_chain_frame_sz * max_cmd; 2332665484d8SDoug Ambrisko sc->max_sge_in_main_msg = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2333665484d8SDoug Ambrisko offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL)) / 16; 2334665484d8SDoug Ambrisko 23353a3fc6cbSKashyap D Desai sc->max_sge_in_chain = sc->max_chain_frame_sz / sizeof(MPI2_SGE_IO_UNION); 2336665484d8SDoug Ambrisko sc->max_num_sge = sc->max_sge_in_main_msg + sc->max_sge_in_chain - 2; 2337665484d8SDoug Ambrisko 23383a3fc6cbSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, "Avago Debug: MAX sge 0x%X MAX chain frame size 0x%X \n", 23393a3fc6cbSKashyap D Desai sc->max_num_sge, sc->max_chain_frame_sz); 23403a3fc6cbSKashyap D Desai 2341665484d8SDoug Ambrisko /* Used for pass thru MFI frame (DCMD) */ 2342665484d8SDoug Ambrisko sc->chain_offset_mfi_pthru = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 16; 2343665484d8SDoug Ambrisko 2344665484d8SDoug Ambrisko sc->chain_offset_io_request = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2345665484d8SDoug Ambrisko sizeof(MPI2_SGE_IO_UNION)) / 16; 2346665484d8SDoug Ambrisko 2347d18d1b47SKashyap D Desai int count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 23488e727371SKashyap D Desai 2349d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 2350d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 2351665484d8SDoug Ambrisko 2352665484d8SDoug Ambrisko ret = mrsas_alloc_mem(sc); 2353665484d8SDoug Ambrisko if (ret != SUCCESS) 2354665484d8SDoug Ambrisko return (ret); 2355665484d8SDoug Ambrisko 2356665484d8SDoug Ambrisko ret = mrsas_alloc_mpt_cmds(sc); 2357665484d8SDoug Ambrisko if (ret != SUCCESS) 2358665484d8SDoug Ambrisko return (ret); 2359665484d8SDoug Ambrisko 2360665484d8SDoug Ambrisko ret = mrsas_ioc_init(sc); 2361665484d8SDoug Ambrisko if (ret != SUCCESS) 2362665484d8SDoug Ambrisko return (ret); 2363665484d8SDoug Ambrisko 2364665484d8SDoug Ambrisko return (0); 2365665484d8SDoug Ambrisko } 2366665484d8SDoug Ambrisko 23678e727371SKashyap D Desai /* 2368665484d8SDoug Ambrisko * mrsas_alloc_ioc_cmd: Allocates memory for IOC Init command 2369665484d8SDoug Ambrisko * input: Adapter soft state 2370665484d8SDoug Ambrisko * 2371665484d8SDoug Ambrisko * Allocates for the IOC Init cmd to FW to initialize the ROC/controller. 2372665484d8SDoug Ambrisko */ 23738e727371SKashyap D Desai int 23748e727371SKashyap D Desai mrsas_alloc_ioc_cmd(struct mrsas_softc *sc) 2375665484d8SDoug Ambrisko { 2376665484d8SDoug Ambrisko int ioc_init_size; 2377665484d8SDoug Ambrisko 2378665484d8SDoug Ambrisko /* Allocate IOC INIT command */ 2379665484d8SDoug Ambrisko ioc_init_size = 1024 + sizeof(MPI2_IOC_INIT_REQUEST); 23808e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 23818e727371SKashyap D Desai 1, 0, 23828e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 23838e727371SKashyap D Desai BUS_SPACE_MAXADDR, 23848e727371SKashyap D Desai NULL, NULL, 23858e727371SKashyap D Desai ioc_init_size, 23868e727371SKashyap D Desai 1, 23878e727371SKashyap D Desai ioc_init_size, 23888e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 23898e727371SKashyap D Desai NULL, NULL, 2390665484d8SDoug Ambrisko &sc->ioc_init_tag)) { 2391665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init tag\n"); 2392665484d8SDoug Ambrisko return (ENOMEM); 2393665484d8SDoug Ambrisko } 2394665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ioc_init_tag, (void **)&sc->ioc_init_mem, 2395665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ioc_init_dmamap)) { 2396665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init cmd mem\n"); 2397665484d8SDoug Ambrisko return (ENOMEM); 2398665484d8SDoug Ambrisko } 2399665484d8SDoug Ambrisko bzero(sc->ioc_init_mem, ioc_init_size); 2400665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ioc_init_tag, sc->ioc_init_dmamap, 2401665484d8SDoug Ambrisko sc->ioc_init_mem, ioc_init_size, mrsas_addr_cb, 2402665484d8SDoug Ambrisko &sc->ioc_init_phys_mem, BUS_DMA_NOWAIT)) { 2403665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ioc init cmd mem\n"); 2404665484d8SDoug Ambrisko return (ENOMEM); 2405665484d8SDoug Ambrisko } 2406665484d8SDoug Ambrisko return (0); 2407665484d8SDoug Ambrisko } 2408665484d8SDoug Ambrisko 24098e727371SKashyap D Desai /* 2410665484d8SDoug Ambrisko * mrsas_free_ioc_cmd: Allocates memory for IOC Init command 2411665484d8SDoug Ambrisko * input: Adapter soft state 2412665484d8SDoug Ambrisko * 2413665484d8SDoug Ambrisko * Deallocates memory of the IOC Init cmd. 2414665484d8SDoug Ambrisko */ 24158e727371SKashyap D Desai void 24168e727371SKashyap D Desai mrsas_free_ioc_cmd(struct mrsas_softc *sc) 2417665484d8SDoug Ambrisko { 2418665484d8SDoug Ambrisko if (sc->ioc_init_phys_mem) 2419665484d8SDoug Ambrisko bus_dmamap_unload(sc->ioc_init_tag, sc->ioc_init_dmamap); 2420665484d8SDoug Ambrisko if (sc->ioc_init_mem != NULL) 2421665484d8SDoug Ambrisko bus_dmamem_free(sc->ioc_init_tag, sc->ioc_init_mem, sc->ioc_init_dmamap); 2422665484d8SDoug Ambrisko if (sc->ioc_init_tag != NULL) 2423665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ioc_init_tag); 2424665484d8SDoug Ambrisko } 2425665484d8SDoug Ambrisko 24268e727371SKashyap D Desai /* 2427665484d8SDoug Ambrisko * mrsas_ioc_init: Sends IOC Init command to FW 2428665484d8SDoug Ambrisko * input: Adapter soft state 2429665484d8SDoug Ambrisko * 2430665484d8SDoug Ambrisko * Issues the IOC Init cmd to FW to initialize the ROC/controller. 2431665484d8SDoug Ambrisko */ 24328e727371SKashyap D Desai int 24338e727371SKashyap D Desai mrsas_ioc_init(struct mrsas_softc *sc) 2434665484d8SDoug Ambrisko { 2435665484d8SDoug Ambrisko struct mrsas_init_frame *init_frame; 2436665484d8SDoug Ambrisko pMpi2IOCInitRequest_t IOCInitMsg; 2437665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION req_desc; 2438665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_IOC_INIT_WAIT_TIME; 2439665484d8SDoug Ambrisko bus_addr_t phys_addr; 2440665484d8SDoug Ambrisko int i, retcode = 0; 2441665484d8SDoug Ambrisko 2442665484d8SDoug Ambrisko /* Allocate memory for the IOC INIT command */ 2443665484d8SDoug Ambrisko if (mrsas_alloc_ioc_cmd(sc)) { 2444665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate IOC command.\n"); 2445665484d8SDoug Ambrisko return (1); 2446665484d8SDoug Ambrisko } 2447665484d8SDoug Ambrisko IOCInitMsg = (pMpi2IOCInitRequest_t)(((char *)sc->ioc_init_mem) + 1024); 2448665484d8SDoug Ambrisko IOCInitMsg->Function = MPI2_FUNCTION_IOC_INIT; 2449665484d8SDoug Ambrisko IOCInitMsg->WhoInit = MPI2_WHOINIT_HOST_DRIVER; 2450665484d8SDoug Ambrisko IOCInitMsg->MsgVersion = MPI2_VERSION; 2451665484d8SDoug Ambrisko IOCInitMsg->HeaderVersion = MPI2_HEADER_VERSION; 2452665484d8SDoug Ambrisko IOCInitMsg->SystemRequestFrameSize = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE / 4; 2453665484d8SDoug Ambrisko IOCInitMsg->ReplyDescriptorPostQueueDepth = sc->reply_q_depth; 2454665484d8SDoug Ambrisko IOCInitMsg->ReplyDescriptorPostQueueAddress = sc->reply_desc_phys_addr; 2455665484d8SDoug Ambrisko IOCInitMsg->SystemRequestFrameBaseAddress = sc->io_request_phys_addr; 2456d18d1b47SKashyap D Desai IOCInitMsg->HostMSIxVectors = (sc->msix_vectors > 0 ? sc->msix_vectors : 0); 2457665484d8SDoug Ambrisko 2458665484d8SDoug Ambrisko init_frame = (struct mrsas_init_frame *)sc->ioc_init_mem; 2459665484d8SDoug Ambrisko init_frame->cmd = MFI_CMD_INIT; 2460665484d8SDoug Ambrisko init_frame->cmd_status = 0xFF; 2461665484d8SDoug Ambrisko init_frame->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 2462665484d8SDoug Ambrisko 2463d18d1b47SKashyap D Desai /* driver support Extended MSIX */ 2464f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 2465d18d1b47SKashyap D Desai init_frame->driver_operations. 2466d18d1b47SKashyap D Desai mfi_capabilities.support_additional_msix = 1; 2467d18d1b47SKashyap D Desai } 2468665484d8SDoug Ambrisko if (sc->verbuf_mem) { 2469665484d8SDoug Ambrisko snprintf((char *)sc->verbuf_mem, strlen(MRSAS_VERSION) + 2, "%s\n", 2470665484d8SDoug Ambrisko MRSAS_VERSION); 2471665484d8SDoug Ambrisko init_frame->driver_ver_lo = (bus_addr_t)sc->verbuf_phys_addr; 2472665484d8SDoug Ambrisko init_frame->driver_ver_hi = 0; 2473665484d8SDoug Ambrisko } 247416dc2814SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ndrive_r1_lb = 1; 24754799d485SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_max_255lds = 1; 247677cf7df8SKashyap D Desai init_frame->driver_operations.mfi_capabilities.security_protocol_cmds_fw = 1; 24773a3fc6cbSKashyap D Desai if (sc->max_chain_frame_sz > MEGASAS_CHAIN_FRAME_SZ_MIN) 24783a3fc6cbSKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ext_io_size = 1; 2479665484d8SDoug Ambrisko phys_addr = (bus_addr_t)sc->ioc_init_phys_mem + 1024; 2480665484d8SDoug Ambrisko init_frame->queue_info_new_phys_addr_lo = phys_addr; 2481665484d8SDoug Ambrisko init_frame->data_xfer_len = sizeof(Mpi2IOCInitRequest_t); 2482665484d8SDoug Ambrisko 2483665484d8SDoug Ambrisko req_desc.addr.Words = (bus_addr_t)sc->ioc_init_phys_mem; 2484665484d8SDoug Ambrisko req_desc.MFAIo.RequestFlags = 2485665484d8SDoug Ambrisko (MRSAS_REQ_DESCRIPT_FLAGS_MFA << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 2486665484d8SDoug Ambrisko 2487665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2488665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Issuing IOC INIT command to FW.\n"); 2489665484d8SDoug Ambrisko mrsas_fire_cmd(sc, req_desc.addr.u.low, req_desc.addr.u.high); 2490665484d8SDoug Ambrisko 2491665484d8SDoug Ambrisko /* 2492665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 2493665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 2494665484d8SDoug Ambrisko * this is only 1 millisecond. 2495665484d8SDoug Ambrisko */ 2496665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) { 2497665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 2498665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2499665484d8SDoug Ambrisko DELAY(1000); 2500665484d8SDoug Ambrisko else 2501665484d8SDoug Ambrisko break; 2502665484d8SDoug Ambrisko } 2503665484d8SDoug Ambrisko } 2504665484d8SDoug Ambrisko if (init_frame->cmd_status == 0) 2505665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2506665484d8SDoug Ambrisko "IOC INIT response received from FW.\n"); 25078e727371SKashyap D Desai else { 2508665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2509665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init timed out after %d seconds.\n", max_wait); 2510665484d8SDoug Ambrisko else 2511665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init failed, status = 0x%x\n", init_frame->cmd_status); 2512665484d8SDoug Ambrisko retcode = 1; 2513665484d8SDoug Ambrisko } 2514665484d8SDoug Ambrisko 2515665484d8SDoug Ambrisko mrsas_free_ioc_cmd(sc); 2516665484d8SDoug Ambrisko return (retcode); 2517665484d8SDoug Ambrisko } 2518665484d8SDoug Ambrisko 25198e727371SKashyap D Desai /* 2520665484d8SDoug Ambrisko * mrsas_alloc_mpt_cmds: Allocates the command packets 2521665484d8SDoug Ambrisko * input: Adapter instance soft state 2522665484d8SDoug Ambrisko * 2523665484d8SDoug Ambrisko * This function allocates the internal commands for IOs. Each command that is 25248e727371SKashyap D Desai * issued to FW is wrapped in a local data structure called mrsas_mpt_cmd. An 25258e727371SKashyap D Desai * array is allocated with mrsas_mpt_cmd context. The free commands are 2526665484d8SDoug Ambrisko * maintained in a linked list (cmd pool). SMID value range is from 1 to 2527665484d8SDoug Ambrisko * max_fw_cmds. 2528665484d8SDoug Ambrisko */ 25298e727371SKashyap D Desai int 25308e727371SKashyap D Desai mrsas_alloc_mpt_cmds(struct mrsas_softc *sc) 2531665484d8SDoug Ambrisko { 2532665484d8SDoug Ambrisko int i, j; 2533d18d1b47SKashyap D Desai u_int32_t max_cmd, count; 2534665484d8SDoug Ambrisko struct mrsas_mpt_cmd *cmd; 2535665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 2536665484d8SDoug Ambrisko u_int32_t offset, chain_offset, sense_offset; 2537665484d8SDoug Ambrisko bus_addr_t io_req_base_phys, chain_frame_base_phys, sense_base_phys; 2538665484d8SDoug Ambrisko u_int8_t *io_req_base, *chain_frame_base, *sense_base; 2539665484d8SDoug Ambrisko 2540665484d8SDoug Ambrisko max_cmd = sc->max_fw_cmds; 2541665484d8SDoug Ambrisko 2542665484d8SDoug Ambrisko sc->req_desc = malloc(sc->request_alloc_sz, M_MRSAS, M_NOWAIT); 2543665484d8SDoug Ambrisko if (!sc->req_desc) { 2544665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Out of memory, cannot alloc req desc\n"); 2545665484d8SDoug Ambrisko return (ENOMEM); 2546665484d8SDoug Ambrisko } 2547665484d8SDoug Ambrisko memset(sc->req_desc, 0, sc->request_alloc_sz); 2548665484d8SDoug Ambrisko 2549665484d8SDoug Ambrisko /* 25508e727371SKashyap D Desai * sc->mpt_cmd_list is an array of struct mrsas_mpt_cmd pointers. 25518e727371SKashyap D Desai * Allocate the dynamic array first and then allocate individual 25528e727371SKashyap D Desai * commands. 2553665484d8SDoug Ambrisko */ 2554665484d8SDoug Ambrisko sc->mpt_cmd_list = malloc(sizeof(struct mrsas_mpt_cmd *) * max_cmd, M_MRSAS, M_NOWAIT); 2555665484d8SDoug Ambrisko if (!sc->mpt_cmd_list) { 2556665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc memory for mpt_cmd_list.\n"); 2557665484d8SDoug Ambrisko return (ENOMEM); 2558665484d8SDoug Ambrisko } 2559665484d8SDoug Ambrisko memset(sc->mpt_cmd_list, 0, sizeof(struct mrsas_mpt_cmd *) * max_cmd); 2560665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 2561665484d8SDoug Ambrisko sc->mpt_cmd_list[i] = malloc(sizeof(struct mrsas_mpt_cmd), 2562665484d8SDoug Ambrisko M_MRSAS, M_NOWAIT); 2563665484d8SDoug Ambrisko if (!sc->mpt_cmd_list[i]) { 2564665484d8SDoug Ambrisko for (j = 0; j < i; j++) 2565665484d8SDoug Ambrisko free(sc->mpt_cmd_list[j], M_MRSAS); 2566665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 2567665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 2568665484d8SDoug Ambrisko return (ENOMEM); 2569665484d8SDoug Ambrisko } 2570665484d8SDoug Ambrisko } 2571665484d8SDoug Ambrisko 2572665484d8SDoug Ambrisko io_req_base = (u_int8_t *)sc->io_request_mem + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2573665484d8SDoug Ambrisko io_req_base_phys = (bus_addr_t)sc->io_request_phys_addr + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2574665484d8SDoug Ambrisko chain_frame_base = (u_int8_t *)sc->chain_frame_mem; 2575665484d8SDoug Ambrisko chain_frame_base_phys = (bus_addr_t)sc->chain_frame_phys_addr; 2576665484d8SDoug Ambrisko sense_base = (u_int8_t *)sc->sense_mem; 2577665484d8SDoug Ambrisko sense_base_phys = (bus_addr_t)sc->sense_phys_addr; 2578665484d8SDoug Ambrisko for (i = 0; i < max_cmd; i++) { 2579665484d8SDoug Ambrisko cmd = sc->mpt_cmd_list[i]; 2580665484d8SDoug Ambrisko offset = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * i; 25813a3fc6cbSKashyap D Desai chain_offset = sc->max_chain_frame_sz * i; 2582665484d8SDoug Ambrisko sense_offset = MRSAS_SENSE_LEN * i; 2583665484d8SDoug Ambrisko memset(cmd, 0, sizeof(struct mrsas_mpt_cmd)); 2584665484d8SDoug Ambrisko cmd->index = i + 1; 2585665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 2586*8bb601acSKashyap D Desai callout_init_mtx(&cmd->cm_callout, &sc->sim_lock, 0); 2587665484d8SDoug Ambrisko cmd->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 2588665484d8SDoug Ambrisko cmd->sc = sc; 2589665484d8SDoug Ambrisko cmd->io_request = (MRSAS_RAID_SCSI_IO_REQUEST *) (io_req_base + offset); 2590665484d8SDoug Ambrisko memset(cmd->io_request, 0, sizeof(MRSAS_RAID_SCSI_IO_REQUEST)); 2591665484d8SDoug Ambrisko cmd->io_request_phys_addr = io_req_base_phys + offset; 2592665484d8SDoug Ambrisko cmd->chain_frame = (MPI2_SGE_IO_UNION *) (chain_frame_base + chain_offset); 2593665484d8SDoug Ambrisko cmd->chain_frame_phys_addr = chain_frame_base_phys + chain_offset; 2594665484d8SDoug Ambrisko cmd->sense = sense_base + sense_offset; 2595665484d8SDoug Ambrisko cmd->sense_phys_addr = sense_base_phys + sense_offset; 2596665484d8SDoug Ambrisko if (bus_dmamap_create(sc->data_tag, 0, &cmd->data_dmamap)) { 2597665484d8SDoug Ambrisko return (FAIL); 2598665484d8SDoug Ambrisko } 2599665484d8SDoug Ambrisko TAILQ_INSERT_TAIL(&(sc->mrsas_mpt_cmd_list_head), cmd, next); 2600665484d8SDoug Ambrisko } 2601665484d8SDoug Ambrisko 2602665484d8SDoug Ambrisko /* Initialize reply descriptor array to 0xFFFFFFFF */ 2603665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 2604d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2605d18d1b47SKashyap D Desai for (i = 0; i < sc->reply_q_depth * count; i++, reply_desc++) { 2606665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 2607665484d8SDoug Ambrisko } 2608665484d8SDoug Ambrisko return (0); 2609665484d8SDoug Ambrisko } 2610665484d8SDoug Ambrisko 26118e727371SKashyap D Desai /* 2612665484d8SDoug Ambrisko * mrsas_fire_cmd: Sends command to FW 2613665484d8SDoug Ambrisko * input: Adapter softstate 2614665484d8SDoug Ambrisko * request descriptor address low 2615665484d8SDoug Ambrisko * request descriptor address high 2616665484d8SDoug Ambrisko * 2617665484d8SDoug Ambrisko * This functions fires the command to Firmware by writing to the 2618665484d8SDoug Ambrisko * inbound_low_queue_port and inbound_high_queue_port. 2619665484d8SDoug Ambrisko */ 26208e727371SKashyap D Desai void 26218e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 2622665484d8SDoug Ambrisko u_int32_t req_desc_hi) 2623665484d8SDoug Ambrisko { 2624665484d8SDoug Ambrisko mtx_lock(&sc->pci_lock); 2625665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_low_queue_port), 2626665484d8SDoug Ambrisko req_desc_lo); 2627665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_high_queue_port), 2628665484d8SDoug Ambrisko req_desc_hi); 2629665484d8SDoug Ambrisko mtx_unlock(&sc->pci_lock); 2630665484d8SDoug Ambrisko } 2631665484d8SDoug Ambrisko 26328e727371SKashyap D Desai /* 26338e727371SKashyap D Desai * mrsas_transition_to_ready: Move FW to Ready state input: 26348e727371SKashyap D Desai * Adapter instance soft state 2635665484d8SDoug Ambrisko * 26368e727371SKashyap D Desai * During the initialization, FW passes can potentially be in any one of several 26378e727371SKashyap D Desai * possible states. If the FW in operational, waiting-for-handshake states, 26388e727371SKashyap D Desai * driver must take steps to bring it to ready state. Otherwise, it has to 26398e727371SKashyap D Desai * wait for the ready state. 2640665484d8SDoug Ambrisko */ 26418e727371SKashyap D Desai int 26428e727371SKashyap D Desai mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr) 2643665484d8SDoug Ambrisko { 2644665484d8SDoug Ambrisko int i; 2645665484d8SDoug Ambrisko u_int8_t max_wait; 2646665484d8SDoug Ambrisko u_int32_t val, fw_state; 2647665484d8SDoug Ambrisko u_int32_t cur_state; 2648665484d8SDoug Ambrisko u_int32_t abs_state, curr_abs_state; 2649665484d8SDoug Ambrisko 2650665484d8SDoug Ambrisko val = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2651665484d8SDoug Ambrisko fw_state = val & MFI_STATE_MASK; 2652665484d8SDoug Ambrisko max_wait = MRSAS_RESET_WAIT_TIME; 2653665484d8SDoug Ambrisko 2654665484d8SDoug Ambrisko if (fw_state != MFI_STATE_READY) 2655665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Waiting for FW to come to ready state\n"); 2656665484d8SDoug Ambrisko 2657665484d8SDoug Ambrisko while (fw_state != MFI_STATE_READY) { 2658665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2659665484d8SDoug Ambrisko switch (fw_state) { 2660665484d8SDoug Ambrisko case MFI_STATE_FAULT: 2661665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW is in FAULT state!!\n"); 2662665484d8SDoug Ambrisko if (ocr) { 2663665484d8SDoug Ambrisko cur_state = MFI_STATE_FAULT; 2664665484d8SDoug Ambrisko break; 26658e727371SKashyap D Desai } else 2666665484d8SDoug Ambrisko return -ENODEV; 2667665484d8SDoug Ambrisko case MFI_STATE_WAIT_HANDSHAKE: 2668665484d8SDoug Ambrisko /* Set the CLR bit in inbound doorbell */ 2669665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2670665484d8SDoug Ambrisko MFI_INIT_CLEAR_HANDSHAKE | MFI_INIT_HOTPLUG); 2671665484d8SDoug Ambrisko cur_state = MFI_STATE_WAIT_HANDSHAKE; 2672665484d8SDoug Ambrisko break; 2673665484d8SDoug Ambrisko case MFI_STATE_BOOT_MESSAGE_PENDING: 2674665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2675665484d8SDoug Ambrisko MFI_INIT_HOTPLUG); 2676665484d8SDoug Ambrisko cur_state = MFI_STATE_BOOT_MESSAGE_PENDING; 2677665484d8SDoug Ambrisko break; 2678665484d8SDoug Ambrisko case MFI_STATE_OPERATIONAL: 26798e727371SKashyap D Desai /* 26808e727371SKashyap D Desai * Bring it to READY state; assuming max wait 10 26818e727371SKashyap D Desai * secs 26828e727371SKashyap D Desai */ 2683665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2684665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), MFI_RESET_FLAGS); 2685665484d8SDoug Ambrisko for (i = 0; i < max_wait * 1000; i++) { 2686665484d8SDoug Ambrisko if (mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)) & 1) 2687665484d8SDoug Ambrisko DELAY(1000); 2688665484d8SDoug Ambrisko else 2689665484d8SDoug Ambrisko break; 2690665484d8SDoug Ambrisko } 2691665484d8SDoug Ambrisko cur_state = MFI_STATE_OPERATIONAL; 2692665484d8SDoug Ambrisko break; 2693665484d8SDoug Ambrisko case MFI_STATE_UNDEFINED: 26948e727371SKashyap D Desai /* 26958e727371SKashyap D Desai * This state should not last for more than 2 26968e727371SKashyap D Desai * seconds 26978e727371SKashyap D Desai */ 2698665484d8SDoug Ambrisko cur_state = MFI_STATE_UNDEFINED; 2699665484d8SDoug Ambrisko break; 2700665484d8SDoug Ambrisko case MFI_STATE_BB_INIT: 2701665484d8SDoug Ambrisko cur_state = MFI_STATE_BB_INIT; 2702665484d8SDoug Ambrisko break; 2703665484d8SDoug Ambrisko case MFI_STATE_FW_INIT: 2704665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT; 2705665484d8SDoug Ambrisko break; 2706665484d8SDoug Ambrisko case MFI_STATE_FW_INIT_2: 2707665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT_2; 2708665484d8SDoug Ambrisko break; 2709665484d8SDoug Ambrisko case MFI_STATE_DEVICE_SCAN: 2710665484d8SDoug Ambrisko cur_state = MFI_STATE_DEVICE_SCAN; 2711665484d8SDoug Ambrisko break; 2712665484d8SDoug Ambrisko case MFI_STATE_FLUSH_CACHE: 2713665484d8SDoug Ambrisko cur_state = MFI_STATE_FLUSH_CACHE; 2714665484d8SDoug Ambrisko break; 2715665484d8SDoug Ambrisko default: 2716665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown state 0x%x\n", fw_state); 2717665484d8SDoug Ambrisko return -ENODEV; 2718665484d8SDoug Ambrisko } 2719665484d8SDoug Ambrisko 2720665484d8SDoug Ambrisko /* 2721665484d8SDoug Ambrisko * The cur_state should not last for more than max_wait secs 2722665484d8SDoug Ambrisko */ 2723665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 2724665484d8SDoug Ambrisko fw_state = (mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2725665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK); 2726665484d8SDoug Ambrisko curr_abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2727665484d8SDoug Ambrisko outbound_scratch_pad)); 2728665484d8SDoug Ambrisko if (abs_state == curr_abs_state) 2729665484d8SDoug Ambrisko DELAY(1000); 2730665484d8SDoug Ambrisko else 2731665484d8SDoug Ambrisko break; 2732665484d8SDoug Ambrisko } 2733665484d8SDoug Ambrisko 2734665484d8SDoug Ambrisko /* 2735665484d8SDoug Ambrisko * Return error if fw_state hasn't changed after max_wait 2736665484d8SDoug Ambrisko */ 2737665484d8SDoug Ambrisko if (curr_abs_state == abs_state) { 2738665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW state [%d] hasn't changed " 2739665484d8SDoug Ambrisko "in %d secs\n", fw_state, max_wait); 2740665484d8SDoug Ambrisko return -ENODEV; 2741665484d8SDoug Ambrisko } 2742665484d8SDoug Ambrisko } 2743665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "FW now in Ready state\n"); 2744665484d8SDoug Ambrisko return 0; 2745665484d8SDoug Ambrisko } 2746665484d8SDoug Ambrisko 27478e727371SKashyap D Desai /* 2748665484d8SDoug Ambrisko * mrsas_get_mfi_cmd: Get a cmd from free command pool 2749665484d8SDoug Ambrisko * input: Adapter soft state 2750665484d8SDoug Ambrisko * 2751665484d8SDoug Ambrisko * This function removes an MFI command from the command list. 2752665484d8SDoug Ambrisko */ 27538e727371SKashyap D Desai struct mrsas_mfi_cmd * 27548e727371SKashyap D Desai mrsas_get_mfi_cmd(struct mrsas_softc *sc) 2755665484d8SDoug Ambrisko { 2756665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd = NULL; 2757665484d8SDoug Ambrisko 2758665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 2759665484d8SDoug Ambrisko if (!TAILQ_EMPTY(&sc->mrsas_mfi_cmd_list_head)) { 2760665484d8SDoug Ambrisko cmd = TAILQ_FIRST(&sc->mrsas_mfi_cmd_list_head); 2761665484d8SDoug Ambrisko TAILQ_REMOVE(&sc->mrsas_mfi_cmd_list_head, cmd, next); 2762665484d8SDoug Ambrisko } 2763665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 2764665484d8SDoug Ambrisko 2765665484d8SDoug Ambrisko return cmd; 2766665484d8SDoug Ambrisko } 2767665484d8SDoug Ambrisko 27688e727371SKashyap D Desai /* 27698e727371SKashyap D Desai * mrsas_ocr_thread: Thread to handle OCR/Kill Adapter. 2770665484d8SDoug Ambrisko * input: Adapter Context. 2771665484d8SDoug Ambrisko * 27728e727371SKashyap D Desai * This function will check FW status register and flag do_timeout_reset flag. 27738e727371SKashyap D Desai * It will do OCR/Kill adapter if FW is in fault state or IO timed out has 27748e727371SKashyap D Desai * trigger reset. 2775665484d8SDoug Ambrisko */ 2776665484d8SDoug Ambrisko static void 2777665484d8SDoug Ambrisko mrsas_ocr_thread(void *arg) 2778665484d8SDoug Ambrisko { 2779665484d8SDoug Ambrisko struct mrsas_softc *sc; 2780665484d8SDoug Ambrisko u_int32_t fw_status, fw_state; 2781*8bb601acSKashyap D Desai u_int8_t tm_target_reset_failed = 0; 2782665484d8SDoug Ambrisko 2783665484d8SDoug Ambrisko sc = (struct mrsas_softc *)arg; 2784665484d8SDoug Ambrisko 2785665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_TRACE, "%s\n", __func__); 2786665484d8SDoug Ambrisko 2787665484d8SDoug Ambrisko sc->ocr_thread_active = 1; 2788665484d8SDoug Ambrisko mtx_lock(&sc->sim_lock); 2789665484d8SDoug Ambrisko for (;;) { 2790665484d8SDoug Ambrisko /* Sleep for 1 second and check the queue status */ 2791665484d8SDoug Ambrisko msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, 2792665484d8SDoug Ambrisko "mrsas_ocr", sc->mrsas_fw_fault_check_delay * hz); 2793f0c7594bSKashyap D Desai if (sc->remove_in_progress || 2794f0c7594bSKashyap D Desai sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 2795665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2796f0c7594bSKashyap D Desai "Exit due to %s from %s\n", 2797f0c7594bSKashyap D Desai sc->remove_in_progress ? "Shutdown" : 2798f0c7594bSKashyap D Desai "Hardware critical error", __func__); 2799665484d8SDoug Ambrisko break; 2800665484d8SDoug Ambrisko } 2801665484d8SDoug Ambrisko fw_status = mrsas_read_reg(sc, 2802665484d8SDoug Ambrisko offsetof(mrsas_reg_set, outbound_scratch_pad)); 2803665484d8SDoug Ambrisko fw_state = fw_status & MFI_STATE_MASK; 2804*8bb601acSKashyap D Desai if (fw_state == MFI_STATE_FAULT || sc->do_timedout_reset || 2805*8bb601acSKashyap D Desai mrsas_atomic_read(&sc->target_reset_outstanding)) { 2806*8bb601acSKashyap D Desai 2807*8bb601acSKashyap D Desai /* First, freeze further IOs to come to the SIM */ 2808*8bb601acSKashyap D Desai mrsas_xpt_freeze(sc); 2809*8bb601acSKashyap D Desai 2810*8bb601acSKashyap D Desai /* If this is an IO timeout then go for target reset */ 2811*8bb601acSKashyap D Desai if (mrsas_atomic_read(&sc->target_reset_outstanding)) { 2812*8bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiating Target RESET " 2813*8bb601acSKashyap D Desai "because of SCSI IO timeout!\n"); 2814*8bb601acSKashyap D Desai 2815*8bb601acSKashyap D Desai /* Let the remaining IOs to complete */ 2816*8bb601acSKashyap D Desai msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, 2817*8bb601acSKashyap D Desai "mrsas_reset_targets", 5 * hz); 2818*8bb601acSKashyap D Desai 2819*8bb601acSKashyap D Desai /* Try to reset the target device */ 2820*8bb601acSKashyap D Desai if (mrsas_reset_targets(sc) == FAIL) 2821*8bb601acSKashyap D Desai tm_target_reset_failed = 1; 2822*8bb601acSKashyap D Desai } 2823*8bb601acSKashyap D Desai 2824*8bb601acSKashyap D Desai /* If this is a DCMD timeout or FW fault, 2825*8bb601acSKashyap D Desai * then go for controller reset 2826*8bb601acSKashyap D Desai */ 2827*8bb601acSKashyap D Desai if (fw_state == MFI_STATE_FAULT || tm_target_reset_failed || 2828*8bb601acSKashyap D Desai (sc->do_timedout_reset == MFI_DCMD_TIMEOUT_OCR)) { 2829*8bb601acSKashyap D Desai if (tm_target_reset_failed) 2830*8bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiaiting OCR because of " 2831*8bb601acSKashyap D Desai "TM FAILURE!\n"); 2832*8bb601acSKashyap D Desai else 2833*8bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiaiting OCR " 2834*8bb601acSKashyap D Desai "because of %s!\n", sc->do_timedout_reset ? 2835*8bb601acSKashyap D Desai "DCMD IO Timeout" : "FW fault"); 2836*8bb601acSKashyap D Desai 2837665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 2838665484d8SDoug Ambrisko sc->reset_in_progress = 1; 2839665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 2840*8bb601acSKashyap D Desai sc->reset_count++; 2841*8bb601acSKashyap D Desai 2842*8bb601acSKashyap D Desai /* Try to reset the controller */ 2843f0c7594bSKashyap D Desai mrsas_reset_ctrl(sc, sc->do_timedout_reset); 2844*8bb601acSKashyap D Desai 2845665484d8SDoug Ambrisko sc->do_timedout_reset = 0; 2846*8bb601acSKashyap D Desai sc->reset_in_progress = 0; 2847*8bb601acSKashyap D Desai tm_target_reset_failed = 0; 2848*8bb601acSKashyap D Desai mrsas_atomic_set(&sc->target_reset_outstanding, 0); 2849*8bb601acSKashyap D Desai memset(sc->target_reset_pool, 0, 2850*8bb601acSKashyap D Desai sizeof(sc->target_reset_pool)); 2851*8bb601acSKashyap D Desai } 2852*8bb601acSKashyap D Desai 2853*8bb601acSKashyap D Desai /* Now allow IOs to come to the SIM */ 2854*8bb601acSKashyap D Desai mrsas_xpt_release(sc); 2855665484d8SDoug Ambrisko } 2856665484d8SDoug Ambrisko } 2857665484d8SDoug Ambrisko mtx_unlock(&sc->sim_lock); 2858665484d8SDoug Ambrisko sc->ocr_thread_active = 0; 2859665484d8SDoug Ambrisko mrsas_kproc_exit(0); 2860665484d8SDoug Ambrisko } 2861665484d8SDoug Ambrisko 28628e727371SKashyap D Desai /* 28638e727371SKashyap D Desai * mrsas_reset_reply_desc: Reset Reply descriptor as part of OCR. 2864665484d8SDoug Ambrisko * input: Adapter Context. 2865665484d8SDoug Ambrisko * 28668e727371SKashyap D Desai * This function will clear reply descriptor so that post OCR driver and FW will 28678e727371SKashyap D Desai * lost old history. 2868665484d8SDoug Ambrisko */ 28698e727371SKashyap D Desai void 28708e727371SKashyap D Desai mrsas_reset_reply_desc(struct mrsas_softc *sc) 2871665484d8SDoug Ambrisko { 2872d18d1b47SKashyap D Desai int i, count; 2873665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 2874665484d8SDoug Ambrisko 2875d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2876d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 2877d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 2878d18d1b47SKashyap D Desai 2879665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 2880665484d8SDoug Ambrisko for (i = 0; i < sc->reply_q_depth; i++, reply_desc++) { 2881665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 2882665484d8SDoug Ambrisko } 2883665484d8SDoug Ambrisko } 2884665484d8SDoug Ambrisko 28858e727371SKashyap D Desai /* 28868e727371SKashyap D Desai * mrsas_reset_ctrl: Core function to OCR/Kill adapter. 2887665484d8SDoug Ambrisko * input: Adapter Context. 2888665484d8SDoug Ambrisko * 28898e727371SKashyap D Desai * This function will run from thread context so that it can sleep. 1. Do not 28908e727371SKashyap D Desai * handle OCR if FW is in HW critical error. 2. Wait for outstanding command 28918e727371SKashyap D Desai * to complete for 180 seconds. 3. If #2 does not find any outstanding 28928e727371SKashyap D Desai * command Controller is in working state, so skip OCR. Otherwise, do 28938e727371SKashyap D Desai * OCR/kill Adapter based on flag disableOnlineCtrlReset. 4. Start of the 28948e727371SKashyap D Desai * OCR, return all SCSI command back to CAM layer which has ccb_ptr. 5. Post 2895453130d9SPedro F. Giffuni * OCR, Re-fire Management command and move Controller to Operation state. 2896665484d8SDoug Ambrisko */ 28978e727371SKashyap D Desai int 2898f0c7594bSKashyap D Desai mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason) 2899665484d8SDoug Ambrisko { 2900665484d8SDoug Ambrisko int retval = SUCCESS, i, j, retry = 0; 2901665484d8SDoug Ambrisko u_int32_t host_diag, abs_state, status_reg, reset_adapter; 2902665484d8SDoug Ambrisko union ccb *ccb; 2903665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 2904665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 2905f0c7594bSKashyap D Desai union mrsas_evt_class_locale class_locale; 2906665484d8SDoug Ambrisko 2907665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 2908665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, 2909665484d8SDoug Ambrisko "mrsas: Hardware critical error, returning FAIL.\n"); 2910665484d8SDoug Ambrisko return FAIL; 2911665484d8SDoug Ambrisko } 2912f5fb2237SKashyap D Desai mrsas_set_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 2913665484d8SDoug Ambrisko sc->adprecovery = MRSAS_ADPRESET_SM_INFAULT; 2914665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2915f0c7594bSKashyap D Desai msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, "mrsas_ocr", 2916f0c7594bSKashyap D Desai sc->mrsas_fw_fault_check_delay * hz); 2917665484d8SDoug Ambrisko 2918665484d8SDoug Ambrisko /* First try waiting for commands to complete */ 2919f0c7594bSKashyap D Desai if (mrsas_wait_for_outstanding(sc, reset_reason)) { 2920665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2921665484d8SDoug Ambrisko "resetting adapter from %s.\n", 2922665484d8SDoug Ambrisko __func__); 2923665484d8SDoug Ambrisko /* Now return commands back to the CAM layer */ 29245b2490f8SKashyap D Desai mtx_unlock(&sc->sim_lock); 2925665484d8SDoug Ambrisko for (i = 0; i < sc->max_fw_cmds; i++) { 2926665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 2927665484d8SDoug Ambrisko if (mpt_cmd->ccb_ptr) { 2928665484d8SDoug Ambrisko ccb = (union ccb *)(mpt_cmd->ccb_ptr); 2929665484d8SDoug Ambrisko ccb->ccb_h.status = CAM_SCSI_BUS_RESET; 2930665484d8SDoug Ambrisko mrsas_cmd_done(sc, mpt_cmd); 2931f5fb2237SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 2932665484d8SDoug Ambrisko } 2933665484d8SDoug Ambrisko } 29345b2490f8SKashyap D Desai mtx_lock(&sc->sim_lock); 2935665484d8SDoug Ambrisko 2936665484d8SDoug Ambrisko status_reg = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2937665484d8SDoug Ambrisko outbound_scratch_pad)); 2938665484d8SDoug Ambrisko abs_state = status_reg & MFI_STATE_MASK; 2939665484d8SDoug Ambrisko reset_adapter = status_reg & MFI_RESET_ADAPTER; 2940665484d8SDoug Ambrisko if (sc->disableOnlineCtrlReset || 2941665484d8SDoug Ambrisko (abs_state == MFI_STATE_FAULT && !reset_adapter)) { 2942665484d8SDoug Ambrisko /* Reset not supported, kill adapter */ 2943665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Reset not supported, killing adapter.\n"); 2944665484d8SDoug Ambrisko mrsas_kill_hba(sc); 2945665484d8SDoug Ambrisko retval = FAIL; 2946665484d8SDoug Ambrisko goto out; 2947665484d8SDoug Ambrisko } 2948665484d8SDoug Ambrisko /* Now try to reset the chip */ 2949665484d8SDoug Ambrisko for (i = 0; i < MRSAS_FUSION_MAX_RESET_TRIES; i++) { 2950665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2951665484d8SDoug Ambrisko MPI2_WRSEQ_FLUSH_KEY_VALUE); 2952665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2953665484d8SDoug Ambrisko MPI2_WRSEQ_1ST_KEY_VALUE); 2954665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2955665484d8SDoug Ambrisko MPI2_WRSEQ_2ND_KEY_VALUE); 2956665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2957665484d8SDoug Ambrisko MPI2_WRSEQ_3RD_KEY_VALUE); 2958665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2959665484d8SDoug Ambrisko MPI2_WRSEQ_4TH_KEY_VALUE); 2960665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2961665484d8SDoug Ambrisko MPI2_WRSEQ_5TH_KEY_VALUE); 2962665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 2963665484d8SDoug Ambrisko MPI2_WRSEQ_6TH_KEY_VALUE); 2964665484d8SDoug Ambrisko 2965665484d8SDoug Ambrisko /* Check that the diag write enable (DRWE) bit is on */ 2966665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2967665484d8SDoug Ambrisko fusion_host_diag)); 2968665484d8SDoug Ambrisko retry = 0; 2969665484d8SDoug Ambrisko while (!(host_diag & HOST_DIAG_WRITE_ENABLE)) { 2970665484d8SDoug Ambrisko DELAY(100 * 1000); 2971665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2972665484d8SDoug Ambrisko fusion_host_diag)); 2973665484d8SDoug Ambrisko if (retry++ == 100) { 2974665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2975665484d8SDoug Ambrisko "Host diag unlock failed!\n"); 2976665484d8SDoug Ambrisko break; 2977665484d8SDoug Ambrisko } 2978665484d8SDoug Ambrisko } 2979665484d8SDoug Ambrisko if (!(host_diag & HOST_DIAG_WRITE_ENABLE)) 2980665484d8SDoug Ambrisko continue; 2981665484d8SDoug Ambrisko 2982665484d8SDoug Ambrisko /* Send chip reset command */ 2983665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_host_diag), 2984665484d8SDoug Ambrisko host_diag | HOST_DIAG_RESET_ADAPTER); 2985665484d8SDoug Ambrisko DELAY(3000 * 1000); 2986665484d8SDoug Ambrisko 2987665484d8SDoug Ambrisko /* Make sure reset adapter bit is cleared */ 2988665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2989665484d8SDoug Ambrisko fusion_host_diag)); 2990665484d8SDoug Ambrisko retry = 0; 2991665484d8SDoug Ambrisko while (host_diag & HOST_DIAG_RESET_ADAPTER) { 2992665484d8SDoug Ambrisko DELAY(100 * 1000); 2993665484d8SDoug Ambrisko host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 2994665484d8SDoug Ambrisko fusion_host_diag)); 2995665484d8SDoug Ambrisko if (retry++ == 1000) { 2996665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2997665484d8SDoug Ambrisko "Diag reset adapter never cleared!\n"); 2998665484d8SDoug Ambrisko break; 2999665484d8SDoug Ambrisko } 3000665484d8SDoug Ambrisko } 3001665484d8SDoug Ambrisko if (host_diag & HOST_DIAG_RESET_ADAPTER) 3002665484d8SDoug Ambrisko continue; 3003665484d8SDoug Ambrisko 3004665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 3005665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3006665484d8SDoug Ambrisko retry = 0; 3007665484d8SDoug Ambrisko 3008665484d8SDoug Ambrisko while ((abs_state <= MFI_STATE_FW_INIT) && (retry++ < 1000)) { 3009665484d8SDoug Ambrisko DELAY(100 * 1000); 3010665484d8SDoug Ambrisko abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 3011665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3012665484d8SDoug Ambrisko } 3013665484d8SDoug Ambrisko if (abs_state <= MFI_STATE_FW_INIT) { 3014665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "firmware state < MFI_STATE_FW_INIT," 3015665484d8SDoug Ambrisko " state = 0x%x\n", abs_state); 3016665484d8SDoug Ambrisko continue; 3017665484d8SDoug Ambrisko } 3018665484d8SDoug Ambrisko /* Wait for FW to become ready */ 3019665484d8SDoug Ambrisko if (mrsas_transition_to_ready(sc, 1)) { 3020665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3021665484d8SDoug Ambrisko "mrsas: Failed to transition controller to ready.\n"); 3022665484d8SDoug Ambrisko continue; 3023665484d8SDoug Ambrisko } 3024665484d8SDoug Ambrisko mrsas_reset_reply_desc(sc); 3025665484d8SDoug Ambrisko if (mrsas_ioc_init(sc)) { 3026665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "mrsas_ioc_init() failed!\n"); 3027665484d8SDoug Ambrisko continue; 3028665484d8SDoug Ambrisko } 3029665484d8SDoug Ambrisko for (j = 0; j < sc->max_fw_cmds; j++) { 3030665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[j]; 3031665484d8SDoug Ambrisko if (mpt_cmd->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 3032665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[mpt_cmd->sync_cmd_idx]; 3033665484d8SDoug Ambrisko mrsas_release_mfi_cmd(mfi_cmd); 3034665484d8SDoug Ambrisko } 3035665484d8SDoug Ambrisko } 3036f0c7594bSKashyap D Desai 3037f0c7594bSKashyap D Desai sc->aen_cmd = NULL; 3038665484d8SDoug Ambrisko 3039665484d8SDoug Ambrisko /* Reset load balance info */ 3040665484d8SDoug Ambrisko memset(sc->load_balance_info, 0, 30414799d485SKashyap D Desai sizeof(LD_LOAD_BALANCE_INFO) * MAX_LOGICAL_DRIVES_EXT); 3042665484d8SDoug Ambrisko 3043af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 3044af51c29fSKashyap D Desai mrsas_kill_hba(sc); 30452f863eb8SKashyap D Desai retval = FAIL; 30462f863eb8SKashyap D Desai goto out; 3047af51c29fSKashyap D Desai } 3048665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 3049665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 3050665484d8SDoug Ambrisko 3051a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 3052a688fcd0SKashyap D Desai 3053f0c7594bSKashyap D Desai memset(sc->pd_list, 0, 3054f0c7594bSKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 3055f0c7594bSKashyap D Desai if (mrsas_get_pd_list(sc) != SUCCESS) { 3056f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "Get PD list failed from OCR.\n" 3057f0c7594bSKashyap D Desai "Will get the latest PD LIST after OCR on event.\n"); 3058f0c7594bSKashyap D Desai } 3059f0c7594bSKashyap D Desai memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS); 3060f0c7594bSKashyap D Desai if (mrsas_get_ld_list(sc) != SUCCESS) { 3061f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "Get LD lsit failed from OCR.\n" 3062f0c7594bSKashyap D Desai "Will get the latest LD LIST after OCR on event.\n"); 3063f0c7594bSKashyap D Desai } 30642f863eb8SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 30652f863eb8SKashyap D Desai mrsas_enable_intr(sc); 30662f863eb8SKashyap D Desai sc->adprecovery = MRSAS_HBA_OPERATIONAL; 30672f863eb8SKashyap D Desai 3068f0c7594bSKashyap D Desai /* Register AEN with FW for last sequence number */ 3069f0c7594bSKashyap D Desai class_locale.members.reserved = 0; 3070f0c7594bSKashyap D Desai class_locale.members.locale = MR_EVT_LOCALE_ALL; 3071f0c7594bSKashyap D Desai class_locale.members.class = MR_EVT_CLASS_DEBUG; 3072f0c7594bSKashyap D Desai 3073f0c7594bSKashyap D Desai if (mrsas_register_aen(sc, sc->last_seq_num, 3074f0c7594bSKashyap D Desai class_locale.word)) { 3075f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, 3076f0c7594bSKashyap D Desai "ERROR: AEN registration FAILED from OCR !!! " 3077f0c7594bSKashyap D Desai "Further events from the controller cannot be notified." 3078f0c7594bSKashyap D Desai "Either there is some problem in the controller" 3079f0c7594bSKashyap D Desai "or the controller does not support AEN.\n" 3080f0c7594bSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 3081f0c7594bSKashyap D Desai } 3082665484d8SDoug Ambrisko /* Adapter reset completed successfully */ 3083665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset successful\n"); 3084665484d8SDoug Ambrisko retval = SUCCESS; 3085665484d8SDoug Ambrisko goto out; 3086665484d8SDoug Ambrisko } 3087665484d8SDoug Ambrisko /* Reset failed, kill the adapter */ 3088665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset failed, killing adapter.\n"); 3089665484d8SDoug Ambrisko mrsas_kill_hba(sc); 3090665484d8SDoug Ambrisko retval = FAIL; 3091665484d8SDoug Ambrisko } else { 3092f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3093665484d8SDoug Ambrisko mrsas_enable_intr(sc); 3094665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 3095665484d8SDoug Ambrisko } 3096665484d8SDoug Ambrisko out: 3097f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3098665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3099665484d8SDoug Ambrisko "Reset Exit with %d.\n", retval); 3100665484d8SDoug Ambrisko return retval; 3101665484d8SDoug Ambrisko } 3102665484d8SDoug Ambrisko 31038e727371SKashyap D Desai /* 31048e727371SKashyap D Desai * mrsas_kill_hba: Kill HBA when OCR is not supported 3105665484d8SDoug Ambrisko * input: Adapter Context. 3106665484d8SDoug Ambrisko * 3107665484d8SDoug Ambrisko * This function will kill HBA when OCR is not supported. 3108665484d8SDoug Ambrisko */ 31098e727371SKashyap D Desai void 31108e727371SKashyap D Desai mrsas_kill_hba(struct mrsas_softc *sc) 3111665484d8SDoug Ambrisko { 3112daeed973SKashyap D Desai sc->adprecovery = MRSAS_HW_CRITICAL_ERROR; 3113f0c7594bSKashyap D Desai DELAY(1000 * 1000); 3114665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "%s\n", __func__); 3115665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 3116665484d8SDoug Ambrisko MFI_STOP_ADP); 3117665484d8SDoug Ambrisko /* Flush */ 3118665484d8SDoug Ambrisko mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)); 3119daeed973SKashyap D Desai mrsas_complete_outstanding_ioctls(sc); 3120daeed973SKashyap D Desai } 3121daeed973SKashyap D Desai 3122daeed973SKashyap D Desai /** 3123daeed973SKashyap D Desai * mrsas_complete_outstanding_ioctls Complete pending IOCTLS after kill_hba 3124daeed973SKashyap D Desai * input: Controller softc 3125daeed973SKashyap D Desai * 3126daeed973SKashyap D Desai * Returns void 3127daeed973SKashyap D Desai */ 3128dbcc81dfSKashyap D Desai void 3129dbcc81dfSKashyap D Desai mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc) 3130dbcc81dfSKashyap D Desai { 3131daeed973SKashyap D Desai int i; 3132daeed973SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3133daeed973SKashyap D Desai struct mrsas_mfi_cmd *cmd_mfi; 3134daeed973SKashyap D Desai u_int32_t count, MSIxIndex; 3135daeed973SKashyap D Desai 3136daeed973SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3137daeed973SKashyap D Desai for (i = 0; i < sc->max_fw_cmds; i++) { 3138daeed973SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[i]; 3139daeed973SKashyap D Desai 3140daeed973SKashyap D Desai if (cmd_mpt->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 3141daeed973SKashyap D Desai cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 3142daeed973SKashyap D Desai if (cmd_mfi->sync_cmd && cmd_mfi->frame->hdr.cmd != MFI_CMD_ABORT) { 3143daeed973SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3144daeed973SKashyap D Desai mrsas_complete_mptmfi_passthru(sc, cmd_mfi, 3145daeed973SKashyap D Desai cmd_mpt->io_request->RaidContext.status); 3146daeed973SKashyap D Desai } 3147daeed973SKashyap D Desai } 3148daeed973SKashyap D Desai } 3149665484d8SDoug Ambrisko } 3150665484d8SDoug Ambrisko 31518e727371SKashyap D Desai /* 31528e727371SKashyap D Desai * mrsas_wait_for_outstanding: Wait for outstanding commands 3153665484d8SDoug Ambrisko * input: Adapter Context. 3154665484d8SDoug Ambrisko * 31558e727371SKashyap D Desai * This function will wait for 180 seconds for outstanding commands to be 31568e727371SKashyap D Desai * completed. 3157665484d8SDoug Ambrisko */ 31588e727371SKashyap D Desai int 3159f0c7594bSKashyap D Desai mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason) 3160665484d8SDoug Ambrisko { 3161665484d8SDoug Ambrisko int i, outstanding, retval = 0; 3162d18d1b47SKashyap D Desai u_int32_t fw_state, count, MSIxIndex; 3163d18d1b47SKashyap D Desai 3164665484d8SDoug Ambrisko 3165665484d8SDoug Ambrisko for (i = 0; i < MRSAS_RESET_WAIT_TIME; i++) { 3166665484d8SDoug Ambrisko if (sc->remove_in_progress) { 3167665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3168665484d8SDoug Ambrisko "Driver remove or shutdown called.\n"); 3169665484d8SDoug Ambrisko retval = 1; 3170665484d8SDoug Ambrisko goto out; 3171665484d8SDoug Ambrisko } 3172665484d8SDoug Ambrisko /* Check if firmware is in fault state */ 3173665484d8SDoug Ambrisko fw_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, 3174665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3175665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT) { 3176665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3177665484d8SDoug Ambrisko "Found FW in FAULT state, will reset adapter.\n"); 3178e2e8afb1SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3179e2e8afb1SKashyap D Desai mtx_unlock(&sc->sim_lock); 3180e2e8afb1SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3181e2e8afb1SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 3182e2e8afb1SKashyap D Desai mtx_lock(&sc->sim_lock); 3183665484d8SDoug Ambrisko retval = 1; 3184665484d8SDoug Ambrisko goto out; 3185665484d8SDoug Ambrisko } 3186f0c7594bSKashyap D Desai if (check_reason == MFI_DCMD_TIMEOUT_OCR) { 3187f0c7594bSKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 3188f0c7594bSKashyap D Desai "DCMD IO TIMEOUT detected, will reset adapter.\n"); 3189f0c7594bSKashyap D Desai retval = 1; 3190f0c7594bSKashyap D Desai goto out; 3191f0c7594bSKashyap D Desai } 3192f5fb2237SKashyap D Desai outstanding = mrsas_atomic_read(&sc->fw_outstanding); 3193665484d8SDoug Ambrisko if (!outstanding) 3194665484d8SDoug Ambrisko goto out; 3195665484d8SDoug Ambrisko 3196665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 3197665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "[%2d]waiting for %d " 3198665484d8SDoug Ambrisko "commands to complete\n", i, outstanding); 3199d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3200d18d1b47SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3201d18d1b47SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 3202665484d8SDoug Ambrisko } 3203665484d8SDoug Ambrisko DELAY(1000 * 1000); 3204665484d8SDoug Ambrisko } 3205665484d8SDoug Ambrisko 3206f5fb2237SKashyap D Desai if (mrsas_atomic_read(&sc->fw_outstanding)) { 3207665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3208665484d8SDoug Ambrisko " pending commands remain after waiting," 3209665484d8SDoug Ambrisko " will reset adapter.\n"); 3210665484d8SDoug Ambrisko retval = 1; 3211665484d8SDoug Ambrisko } 3212665484d8SDoug Ambrisko out: 3213665484d8SDoug Ambrisko return retval; 3214665484d8SDoug Ambrisko } 3215665484d8SDoug Ambrisko 32168e727371SKashyap D Desai /* 3217665484d8SDoug Ambrisko * mrsas_release_mfi_cmd: Return a cmd to free command pool 3218665484d8SDoug Ambrisko * input: Command packet for return to free cmd pool 3219665484d8SDoug Ambrisko * 3220731b7561SKashyap D Desai * This function returns the MFI & MPT command to the command list. 3221665484d8SDoug Ambrisko */ 32228e727371SKashyap D Desai void 3223731b7561SKashyap D Desai mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd_mfi) 3224665484d8SDoug Ambrisko { 3225731b7561SKashyap D Desai struct mrsas_softc *sc = cmd_mfi->sc; 3226731b7561SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3227731b7561SKashyap D Desai 3228665484d8SDoug Ambrisko 3229665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 3230731b7561SKashyap D Desai /* 3231731b7561SKashyap D Desai * Release the mpt command (if at all it is allocated 3232731b7561SKashyap D Desai * associated with the mfi command 3233731b7561SKashyap D Desai */ 3234731b7561SKashyap D Desai if (cmd_mfi->cmd_id.context.smid) { 3235731b7561SKashyap D Desai mtx_lock(&sc->mpt_cmd_pool_lock); 3236731b7561SKashyap D Desai /* Get the mpt cmd from mfi cmd frame's smid value */ 3237731b7561SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[cmd_mfi->cmd_id.context.smid-1]; 3238731b7561SKashyap D Desai cmd_mpt->flags = 0; 3239731b7561SKashyap D Desai cmd_mpt->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 3240731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mpt_cmd_list_head), cmd_mpt, next); 3241731b7561SKashyap D Desai mtx_unlock(&sc->mpt_cmd_pool_lock); 3242731b7561SKashyap D Desai } 3243731b7561SKashyap D Desai /* Release the mfi command */ 3244731b7561SKashyap D Desai cmd_mfi->ccb_ptr = NULL; 3245731b7561SKashyap D Desai cmd_mfi->cmd_id.frame_count = 0; 3246731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mfi_cmd_list_head), cmd_mfi, next); 3247665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 3248665484d8SDoug Ambrisko 3249665484d8SDoug Ambrisko return; 3250665484d8SDoug Ambrisko } 3251665484d8SDoug Ambrisko 32528e727371SKashyap D Desai /* 32538e727371SKashyap D Desai * mrsas_get_controller_info: Returns FW's controller structure 3254665484d8SDoug Ambrisko * input: Adapter soft state 3255665484d8SDoug Ambrisko * Controller information structure 3256665484d8SDoug Ambrisko * 32578e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller structure. This 32588e727371SKashyap D Desai * information is mainly used to find out the maximum IO transfer per command 32598e727371SKashyap D Desai * supported by the FW. 3260665484d8SDoug Ambrisko */ 32618e727371SKashyap D Desai static int 3262af51c29fSKashyap D Desai mrsas_get_ctrl_info(struct mrsas_softc *sc) 3263665484d8SDoug Ambrisko { 3264665484d8SDoug Ambrisko int retcode = 0; 3265f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 3266665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3267665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3268665484d8SDoug Ambrisko 3269665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3270665484d8SDoug Ambrisko 3271665484d8SDoug Ambrisko if (!cmd) { 3272665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 3273665484d8SDoug Ambrisko return -ENOMEM; 3274665484d8SDoug Ambrisko } 3275665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3276665484d8SDoug Ambrisko 3277665484d8SDoug Ambrisko if (mrsas_alloc_ctlr_info_cmd(sc) != SUCCESS) { 3278665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate get ctlr info cmd\n"); 3279665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3280665484d8SDoug Ambrisko return -ENOMEM; 3281665484d8SDoug Ambrisko } 3282665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3283665484d8SDoug Ambrisko 3284665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3285665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 3286665484d8SDoug Ambrisko dcmd->sge_count = 1; 3287665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 3288665484d8SDoug Ambrisko dcmd->timeout = 0; 3289665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3290665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct mrsas_ctrl_info); 3291665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_GET_INFO; 3292665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = sc->ctlr_info_phys_addr; 3293665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct mrsas_ctrl_info); 3294665484d8SDoug Ambrisko 32958bc320adSKashyap D Desai if (!sc->mask_interrupts) 32968bc320adSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 32978bc320adSKashyap D Desai else 3298f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 32998bc320adSKashyap D Desai 3300f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 3301f0c7594bSKashyap D Desai goto dcmd_timeout; 3302665484d8SDoug Ambrisko else 3303f0c7594bSKashyap D Desai memcpy(sc->ctrl_info, sc->ctlr_info_mem, sizeof(struct mrsas_ctrl_info)); 3304665484d8SDoug Ambrisko 3305f0c7594bSKashyap D Desai do_ocr = 0; 3306af51c29fSKashyap D Desai mrsas_update_ext_vd_details(sc); 3307af51c29fSKashyap D Desai 3308a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 3309a688fcd0SKashyap D Desai sc->ctrl_info->adapterOperations3.useSeqNumJbodFP; 33108bc320adSKashyap D Desai sc->disableOnlineCtrlReset = 33118bc320adSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 3312a688fcd0SKashyap D Desai 3313f0c7594bSKashyap D Desai dcmd_timeout: 3314665484d8SDoug Ambrisko mrsas_free_ctlr_info_cmd(sc); 3315f0c7594bSKashyap D Desai 3316f0c7594bSKashyap D Desai if (do_ocr) 3317f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 3318f0c7594bSKashyap D Desai 33198bc320adSKashyap D Desai if (!sc->mask_interrupts) 33208bc320adSKashyap D Desai mrsas_release_mfi_cmd(cmd); 33218bc320adSKashyap D Desai 3322665484d8SDoug Ambrisko return (retcode); 3323665484d8SDoug Ambrisko } 3324665484d8SDoug Ambrisko 33258e727371SKashyap D Desai /* 3326af51c29fSKashyap D Desai * mrsas_update_ext_vd_details : Update details w.r.t Extended VD 3327af51c29fSKashyap D Desai * input: 3328af51c29fSKashyap D Desai * sc - Controller's softc 3329af51c29fSKashyap D Desai */ 3330dbcc81dfSKashyap D Desai static void 3331dbcc81dfSKashyap D Desai mrsas_update_ext_vd_details(struct mrsas_softc *sc) 3332af51c29fSKashyap D Desai { 3333af51c29fSKashyap D Desai sc->max256vdSupport = 3334af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations3.supportMaxExtLDs; 3335af51c29fSKashyap D Desai /* Below is additional check to address future FW enhancement */ 3336af51c29fSKashyap D Desai if (sc->ctrl_info->max_lds > 64) 3337af51c29fSKashyap D Desai sc->max256vdSupport = 1; 3338af51c29fSKashyap D Desai 3339af51c29fSKashyap D Desai sc->drv_supported_vd_count = MRSAS_MAX_LD_CHANNELS 3340af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3341af51c29fSKashyap D Desai sc->drv_supported_pd_count = MRSAS_MAX_PD_CHANNELS 3342af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3343af51c29fSKashyap D Desai if (sc->max256vdSupport) { 3344af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES_EXT; 3345af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3346af51c29fSKashyap D Desai } else { 3347af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES; 3348af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3349af51c29fSKashyap D Desai } 3350af51c29fSKashyap D Desai 3351af51c29fSKashyap D Desai sc->old_map_sz = sizeof(MR_FW_RAID_MAP) + 3352af51c29fSKashyap D Desai (sizeof(MR_LD_SPAN_MAP) * 3353af51c29fSKashyap D Desai (sc->fw_supported_vd_count - 1)); 3354af51c29fSKashyap D Desai sc->new_map_sz = sizeof(MR_FW_RAID_MAP_EXT); 3355af51c29fSKashyap D Desai sc->drv_map_sz = sizeof(MR_DRV_RAID_MAP) + 3356af51c29fSKashyap D Desai (sizeof(MR_LD_SPAN_MAP) * 3357af51c29fSKashyap D Desai (sc->drv_supported_vd_count - 1)); 3358af51c29fSKashyap D Desai 3359af51c29fSKashyap D Desai sc->max_map_sz = max(sc->old_map_sz, sc->new_map_sz); 3360af51c29fSKashyap D Desai 3361af51c29fSKashyap D Desai if (sc->max256vdSupport) 3362af51c29fSKashyap D Desai sc->current_map_sz = sc->new_map_sz; 3363af51c29fSKashyap D Desai else 3364af51c29fSKashyap D Desai sc->current_map_sz = sc->old_map_sz; 3365af51c29fSKashyap D Desai } 3366af51c29fSKashyap D Desai 3367af51c29fSKashyap D Desai /* 3368665484d8SDoug Ambrisko * mrsas_alloc_ctlr_info_cmd: Allocates memory for controller info command 3369665484d8SDoug Ambrisko * input: Adapter soft state 3370665484d8SDoug Ambrisko * 3371665484d8SDoug Ambrisko * Allocates DMAable memory for the controller info internal command. 3372665484d8SDoug Ambrisko */ 33738e727371SKashyap D Desai int 33748e727371SKashyap D Desai mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc) 3375665484d8SDoug Ambrisko { 3376665484d8SDoug Ambrisko int ctlr_info_size; 3377665484d8SDoug Ambrisko 3378665484d8SDoug Ambrisko /* Allocate get controller info command */ 3379665484d8SDoug Ambrisko ctlr_info_size = sizeof(struct mrsas_ctrl_info); 33808e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 33818e727371SKashyap D Desai 1, 0, 33828e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 33838e727371SKashyap D Desai BUS_SPACE_MAXADDR, 33848e727371SKashyap D Desai NULL, NULL, 33858e727371SKashyap D Desai ctlr_info_size, 33868e727371SKashyap D Desai 1, 33878e727371SKashyap D Desai ctlr_info_size, 33888e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 33898e727371SKashyap D Desai NULL, NULL, 3390665484d8SDoug Ambrisko &sc->ctlr_info_tag)) { 3391665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info tag\n"); 3392665484d8SDoug Ambrisko return (ENOMEM); 3393665484d8SDoug Ambrisko } 3394665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ctlr_info_tag, (void **)&sc->ctlr_info_mem, 3395665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ctlr_info_dmamap)) { 3396665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info cmd mem\n"); 3397665484d8SDoug Ambrisko return (ENOMEM); 3398665484d8SDoug Ambrisko } 3399665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ctlr_info_tag, sc->ctlr_info_dmamap, 3400665484d8SDoug Ambrisko sc->ctlr_info_mem, ctlr_info_size, mrsas_addr_cb, 3401665484d8SDoug Ambrisko &sc->ctlr_info_phys_addr, BUS_DMA_NOWAIT)) { 3402665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ctlr info cmd mem\n"); 3403665484d8SDoug Ambrisko return (ENOMEM); 3404665484d8SDoug Ambrisko } 3405665484d8SDoug Ambrisko memset(sc->ctlr_info_mem, 0, ctlr_info_size); 3406665484d8SDoug Ambrisko return (0); 3407665484d8SDoug Ambrisko } 3408665484d8SDoug Ambrisko 34098e727371SKashyap D Desai /* 3410665484d8SDoug Ambrisko * mrsas_free_ctlr_info_cmd: Free memory for controller info command 3411665484d8SDoug Ambrisko * input: Adapter soft state 3412665484d8SDoug Ambrisko * 3413665484d8SDoug Ambrisko * Deallocates memory of the get controller info cmd. 3414665484d8SDoug Ambrisko */ 34158e727371SKashyap D Desai void 34168e727371SKashyap D Desai mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc) 3417665484d8SDoug Ambrisko { 3418665484d8SDoug Ambrisko if (sc->ctlr_info_phys_addr) 3419665484d8SDoug Ambrisko bus_dmamap_unload(sc->ctlr_info_tag, sc->ctlr_info_dmamap); 3420665484d8SDoug Ambrisko if (sc->ctlr_info_mem != NULL) 3421665484d8SDoug Ambrisko bus_dmamem_free(sc->ctlr_info_tag, sc->ctlr_info_mem, sc->ctlr_info_dmamap); 3422665484d8SDoug Ambrisko if (sc->ctlr_info_tag != NULL) 3423665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ctlr_info_tag); 3424665484d8SDoug Ambrisko } 3425665484d8SDoug Ambrisko 34268e727371SKashyap D Desai /* 3427665484d8SDoug Ambrisko * mrsas_issue_polled: Issues a polling command 3428665484d8SDoug Ambrisko * inputs: Adapter soft state 3429665484d8SDoug Ambrisko * Command packet to be issued 3430665484d8SDoug Ambrisko * 34318e727371SKashyap D Desai * This function is for posting of internal commands to Firmware. MFI requires 34328e727371SKashyap D Desai * the cmd_status to be set to 0xFF before posting. The maximun wait time of 34338e727371SKashyap D Desai * the poll response timer is 180 seconds. 3434665484d8SDoug Ambrisko */ 34358e727371SKashyap D Desai int 34368e727371SKashyap D Desai mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3437665484d8SDoug Ambrisko { 3438665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &cmd->frame->hdr; 3439665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3440f0c7594bSKashyap D Desai int i, retcode = SUCCESS; 3441665484d8SDoug Ambrisko 3442665484d8SDoug Ambrisko frame_hdr->cmd_status = 0xFF; 3443665484d8SDoug Ambrisko frame_hdr->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3444665484d8SDoug Ambrisko 3445665484d8SDoug Ambrisko /* Issue the frame using inbound queue port */ 3446665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3447665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3448665484d8SDoug Ambrisko return (1); 3449665484d8SDoug Ambrisko } 3450665484d8SDoug Ambrisko /* 3451665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 3452665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 3453665484d8SDoug Ambrisko * this is only 1 millisecond. 3454665484d8SDoug Ambrisko */ 3455665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) { 3456665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 3457665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) 3458665484d8SDoug Ambrisko DELAY(1000); 3459665484d8SDoug Ambrisko else 3460665484d8SDoug Ambrisko break; 3461665484d8SDoug Ambrisko } 3462665484d8SDoug Ambrisko } 3463f0c7594bSKashyap D Desai if (frame_hdr->cmd_status == 0xFF) { 3464f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3465f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3466f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3467f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3468f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3469665484d8SDoug Ambrisko } 3470665484d8SDoug Ambrisko return (retcode); 3471665484d8SDoug Ambrisko } 3472665484d8SDoug Ambrisko 34738e727371SKashyap D Desai /* 34748e727371SKashyap D Desai * mrsas_issue_dcmd: Issues a MFI Pass thru cmd 34758e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3476665484d8SDoug Ambrisko * 3477665484d8SDoug Ambrisko * This function is called by mrsas_issued_blocked_cmd() and 34788e727371SKashyap D Desai * mrsas_issued_polled(), to build the MPT command and then fire the command 34798e727371SKashyap D Desai * to Firmware. 3480665484d8SDoug Ambrisko */ 3481665484d8SDoug Ambrisko int 3482665484d8SDoug Ambrisko mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3483665484d8SDoug Ambrisko { 3484665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3485665484d8SDoug Ambrisko 3486665484d8SDoug Ambrisko req_desc = mrsas_build_mpt_cmd(sc, cmd); 3487665484d8SDoug Ambrisko if (!req_desc) { 3488665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT cmd.\n"); 3489665484d8SDoug Ambrisko return (1); 3490665484d8SDoug Ambrisko } 3491665484d8SDoug Ambrisko mrsas_fire_cmd(sc, req_desc->addr.u.low, req_desc->addr.u.high); 3492665484d8SDoug Ambrisko 3493665484d8SDoug Ambrisko return (0); 3494665484d8SDoug Ambrisko } 3495665484d8SDoug Ambrisko 34968e727371SKashyap D Desai /* 34978e727371SKashyap D Desai * mrsas_build_mpt_cmd: Calls helper function to build Passthru cmd 34988e727371SKashyap D Desai * input: Adapter soft state mfi cmd to build 3499665484d8SDoug Ambrisko * 35008e727371SKashyap D Desai * This function is called by mrsas_issue_cmd() to build the MPT-MFI passthru 35018e727371SKashyap D Desai * command and prepares the MPT command to send to Firmware. 3502665484d8SDoug Ambrisko */ 3503665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION * 3504665484d8SDoug Ambrisko mrsas_build_mpt_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3505665484d8SDoug Ambrisko { 3506665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3507665484d8SDoug Ambrisko u_int16_t index; 3508665484d8SDoug Ambrisko 3509665484d8SDoug Ambrisko if (mrsas_build_mptmfi_passthru(sc, cmd)) { 3510665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT-MFI passthru cmd.\n"); 3511665484d8SDoug Ambrisko return NULL; 3512665484d8SDoug Ambrisko } 3513665484d8SDoug Ambrisko index = cmd->cmd_id.context.smid; 3514665484d8SDoug Ambrisko 3515665484d8SDoug Ambrisko req_desc = mrsas_get_request_desc(sc, index - 1); 3516665484d8SDoug Ambrisko if (!req_desc) 3517665484d8SDoug Ambrisko return NULL; 3518665484d8SDoug Ambrisko 3519665484d8SDoug Ambrisko req_desc->addr.Words = 0; 3520665484d8SDoug Ambrisko req_desc->SCSIIO.RequestFlags = (MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 3521665484d8SDoug Ambrisko 3522665484d8SDoug Ambrisko req_desc->SCSIIO.SMID = index; 3523665484d8SDoug Ambrisko 3524665484d8SDoug Ambrisko return (req_desc); 3525665484d8SDoug Ambrisko } 3526665484d8SDoug Ambrisko 35278e727371SKashyap D Desai /* 35288e727371SKashyap D Desai * mrsas_build_mptmfi_passthru: Builds a MPT MFI Passthru command 35298e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3530665484d8SDoug Ambrisko * 35318e727371SKashyap D Desai * The MPT command and the io_request are setup as a passthru command. The SGE 35328e727371SKashyap D Desai * chain address is set to frame_phys_addr of the MFI command. 3533665484d8SDoug Ambrisko */ 3534665484d8SDoug Ambrisko u_int8_t 3535665484d8SDoug Ambrisko mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *mfi_cmd) 3536665484d8SDoug Ambrisko { 3537665484d8SDoug Ambrisko MPI25_IEEE_SGE_CHAIN64 *mpi25_ieee_chain; 3538665484d8SDoug Ambrisko PTR_MRSAS_RAID_SCSI_IO_REQUEST io_req; 3539665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 3540665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &mfi_cmd->frame->hdr; 3541665484d8SDoug Ambrisko 3542665484d8SDoug Ambrisko mpt_cmd = mrsas_get_mpt_cmd(sc); 3543665484d8SDoug Ambrisko if (!mpt_cmd) 3544665484d8SDoug Ambrisko return (1); 3545665484d8SDoug Ambrisko 3546665484d8SDoug Ambrisko /* Save the smid. To be used for returning the cmd */ 3547665484d8SDoug Ambrisko mfi_cmd->cmd_id.context.smid = mpt_cmd->index; 3548665484d8SDoug Ambrisko 3549665484d8SDoug Ambrisko mpt_cmd->sync_cmd_idx = mfi_cmd->index; 3550665484d8SDoug Ambrisko 3551665484d8SDoug Ambrisko /* 35528e727371SKashyap D Desai * For cmds where the flag is set, store the flag and check on 35538e727371SKashyap D Desai * completion. For cmds with this flag, don't call 3554665484d8SDoug Ambrisko * mrsas_complete_cmd. 3555665484d8SDoug Ambrisko */ 3556665484d8SDoug Ambrisko 3557665484d8SDoug Ambrisko if (frame_hdr->flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE) 3558665484d8SDoug Ambrisko mpt_cmd->flags = MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3559665484d8SDoug Ambrisko 3560665484d8SDoug Ambrisko io_req = mpt_cmd->io_request; 3561665484d8SDoug Ambrisko 3562f9c63081SKashyap D Desai if (sc->mrsas_gen3_ctrl) { 3563665484d8SDoug Ambrisko pMpi25IeeeSgeChain64_t sgl_ptr_end = (pMpi25IeeeSgeChain64_t)&io_req->SGL; 35648e727371SKashyap D Desai 3565665484d8SDoug Ambrisko sgl_ptr_end += sc->max_sge_in_main_msg - 1; 3566665484d8SDoug Ambrisko sgl_ptr_end->Flags = 0; 3567665484d8SDoug Ambrisko } 3568665484d8SDoug Ambrisko mpi25_ieee_chain = (MPI25_IEEE_SGE_CHAIN64 *) & io_req->SGL.IeeeChain; 3569665484d8SDoug Ambrisko 3570665484d8SDoug Ambrisko io_req->Function = MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST; 3571665484d8SDoug Ambrisko io_req->SGLOffset0 = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 4; 3572665484d8SDoug Ambrisko io_req->ChainOffset = sc->chain_offset_mfi_pthru; 3573665484d8SDoug Ambrisko 3574665484d8SDoug Ambrisko mpi25_ieee_chain->Address = mfi_cmd->frame_phys_addr; 3575665484d8SDoug Ambrisko 3576665484d8SDoug Ambrisko mpi25_ieee_chain->Flags = IEEE_SGE_FLAGS_CHAIN_ELEMENT | 3577665484d8SDoug Ambrisko MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR; 3578665484d8SDoug Ambrisko 35793a3fc6cbSKashyap D Desai mpi25_ieee_chain->Length = sc->max_chain_frame_sz; 3580665484d8SDoug Ambrisko 3581665484d8SDoug Ambrisko return (0); 3582665484d8SDoug Ambrisko } 3583665484d8SDoug Ambrisko 35848e727371SKashyap D Desai /* 35858e727371SKashyap D Desai * mrsas_issue_blocked_cmd: Synchronous wrapper around regular FW cmds 35868e727371SKashyap D Desai * input: Adapter soft state Command to be issued 3587665484d8SDoug Ambrisko * 35888e727371SKashyap D Desai * This function waits on an event for the command to be returned from the ISR. 35898e727371SKashyap D Desai * Max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME secs. Used for issuing 35908e727371SKashyap D Desai * internal and ioctl commands. 3591665484d8SDoug Ambrisko */ 35928e727371SKashyap D Desai int 35938e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3594665484d8SDoug Ambrisko { 3595665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3596665484d8SDoug Ambrisko unsigned long total_time = 0; 3597f0c7594bSKashyap D Desai int retcode = SUCCESS; 3598665484d8SDoug Ambrisko 3599665484d8SDoug Ambrisko /* Initialize cmd_status */ 3600f0c7594bSKashyap D Desai cmd->cmd_status = 0xFF; 3601665484d8SDoug Ambrisko 3602665484d8SDoug Ambrisko /* Build MPT-MFI command for issue to FW */ 3603665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3604665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3605665484d8SDoug Ambrisko return (1); 3606665484d8SDoug Ambrisko } 3607665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 3608665484d8SDoug Ambrisko 3609665484d8SDoug Ambrisko while (1) { 3610f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3611665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 36128e727371SKashyap D Desai } else 3613665484d8SDoug Ambrisko break; 3614f0c7594bSKashyap D Desai 3615f0c7594bSKashyap D Desai if (!cmd->sync_cmd) { /* cmd->sync will be set for an IOCTL 3616f0c7594bSKashyap D Desai * command */ 3617665484d8SDoug Ambrisko total_time++; 3618665484d8SDoug Ambrisko if (total_time >= max_wait) { 36198e727371SKashyap D Desai device_printf(sc->mrsas_dev, 36208e727371SKashyap D Desai "Internal command timed out after %d seconds.\n", max_wait); 3621665484d8SDoug Ambrisko retcode = 1; 3622665484d8SDoug Ambrisko break; 3623665484d8SDoug Ambrisko } 3624665484d8SDoug Ambrisko } 3625f0c7594bSKashyap D Desai } 3626f0c7594bSKashyap D Desai 3627f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3628f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3629f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3630f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3631f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3632f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3633f0c7594bSKashyap D Desai } 3634665484d8SDoug Ambrisko return (retcode); 3635665484d8SDoug Ambrisko } 3636665484d8SDoug Ambrisko 36378e727371SKashyap D Desai /* 36388e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru: Completes a command 36398e727371SKashyap D Desai * input: @sc: Adapter soft state 36408e727371SKashyap D Desai * @cmd: Command to be completed 36418e727371SKashyap D Desai * @status: cmd completion status 3642665484d8SDoug Ambrisko * 36438e727371SKashyap D Desai * This function is called from mrsas_complete_cmd() after an interrupt is 36448e727371SKashyap D Desai * received from Firmware, and io_request->Function is 3645665484d8SDoug Ambrisko * MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST. 3646665484d8SDoug Ambrisko */ 3647665484d8SDoug Ambrisko void 3648665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd, 3649665484d8SDoug Ambrisko u_int8_t status) 3650665484d8SDoug Ambrisko { 3651665484d8SDoug Ambrisko struct mrsas_header *hdr = &cmd->frame->hdr; 3652665484d8SDoug Ambrisko u_int8_t cmd_status = cmd->frame->hdr.cmd_status; 3653665484d8SDoug Ambrisko 3654665484d8SDoug Ambrisko /* Reset the retry counter for future re-tries */ 3655665484d8SDoug Ambrisko cmd->retry_for_fw_reset = 0; 3656665484d8SDoug Ambrisko 3657665484d8SDoug Ambrisko if (cmd->ccb_ptr) 3658665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 3659665484d8SDoug Ambrisko 3660665484d8SDoug Ambrisko switch (hdr->cmd) { 3661665484d8SDoug Ambrisko case MFI_CMD_INVALID: 3662665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "MFI_CMD_INVALID command.\n"); 3663665484d8SDoug Ambrisko break; 3664665484d8SDoug Ambrisko case MFI_CMD_PD_SCSI_IO: 3665665484d8SDoug Ambrisko case MFI_CMD_LD_SCSI_IO: 3666665484d8SDoug Ambrisko /* 3667665484d8SDoug Ambrisko * MFI_CMD_PD_SCSI_IO and MFI_CMD_LD_SCSI_IO could have been 3668665484d8SDoug Ambrisko * issued either through an IO path or an IOCTL path. If it 3669665484d8SDoug Ambrisko * was via IOCTL, we will send it to internal completion. 3670665484d8SDoug Ambrisko */ 3671665484d8SDoug Ambrisko if (cmd->sync_cmd) { 3672665484d8SDoug Ambrisko cmd->sync_cmd = 0; 3673665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 3674665484d8SDoug Ambrisko break; 3675665484d8SDoug Ambrisko } 3676665484d8SDoug Ambrisko case MFI_CMD_SMP: 3677665484d8SDoug Ambrisko case MFI_CMD_STP: 3678665484d8SDoug Ambrisko case MFI_CMD_DCMD: 3679665484d8SDoug Ambrisko /* Check for LD map update */ 3680665484d8SDoug Ambrisko if ((cmd->frame->dcmd.opcode == MR_DCMD_LD_MAP_GET_INFO) && 3681665484d8SDoug Ambrisko (cmd->frame->dcmd.mbox.b[1] == 1)) { 3682665484d8SDoug Ambrisko sc->fast_path_io = 0; 3683665484d8SDoug Ambrisko mtx_lock(&sc->raidmap_lock); 3684f0c7594bSKashyap D Desai sc->map_update_cmd = NULL; 3685665484d8SDoug Ambrisko if (cmd_status != 0) { 3686665484d8SDoug Ambrisko if (cmd_status != MFI_STAT_NOT_FOUND) 3687665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "map sync failed, status=%x\n", cmd_status); 3688665484d8SDoug Ambrisko else { 3689665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3690665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 3691665484d8SDoug Ambrisko break; 3692665484d8SDoug Ambrisko } 36938e727371SKashyap D Desai } else 3694665484d8SDoug Ambrisko sc->map_id++; 3695665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3696665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 3697665484d8SDoug Ambrisko sc->fast_path_io = 0; 3698665484d8SDoug Ambrisko else 3699665484d8SDoug Ambrisko sc->fast_path_io = 1; 3700665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 3701665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 3702665484d8SDoug Ambrisko break; 3703665484d8SDoug Ambrisko } 3704665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET_INFO || 3705665484d8SDoug Ambrisko cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET) { 3706da011113SKashyap D Desai sc->mrsas_aen_triggered = 0; 3707665484d8SDoug Ambrisko } 3708a688fcd0SKashyap D Desai /* FW has an updated PD sequence */ 3709a688fcd0SKashyap D Desai if ((cmd->frame->dcmd.opcode == 3710a688fcd0SKashyap D Desai MR_DCMD_SYSTEM_PD_MAP_GET_INFO) && 3711a688fcd0SKashyap D Desai (cmd->frame->dcmd.mbox.b[0] == 1)) { 3712a688fcd0SKashyap D Desai 3713a688fcd0SKashyap D Desai mtx_lock(&sc->raidmap_lock); 3714a688fcd0SKashyap D Desai sc->jbod_seq_cmd = NULL; 3715a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 3716a688fcd0SKashyap D Desai 3717a688fcd0SKashyap D Desai if (cmd_status == MFI_STAT_OK) { 3718a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 3719a688fcd0SKashyap D Desai /* Re-register a pd sync seq num cmd */ 3720a688fcd0SKashyap D Desai if (megasas_sync_pd_seq_num(sc, true)) 3721a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 3722a688fcd0SKashyap D Desai } else { 3723a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 3724a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3725a688fcd0SKashyap D Desai "Jbod map sync failed, status=%x\n", cmd_status); 3726a688fcd0SKashyap D Desai } 3727a688fcd0SKashyap D Desai mtx_unlock(&sc->raidmap_lock); 3728a688fcd0SKashyap D Desai break; 3729a688fcd0SKashyap D Desai } 3730665484d8SDoug Ambrisko /* See if got an event notification */ 3731665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_WAIT) 3732665484d8SDoug Ambrisko mrsas_complete_aen(sc, cmd); 3733665484d8SDoug Ambrisko else 3734665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 3735665484d8SDoug Ambrisko break; 3736665484d8SDoug Ambrisko case MFI_CMD_ABORT: 3737665484d8SDoug Ambrisko /* Command issued to abort another cmd return */ 3738665484d8SDoug Ambrisko mrsas_complete_abort(sc, cmd); 3739665484d8SDoug Ambrisko break; 3740665484d8SDoug Ambrisko default: 3741665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown command completed! [0x%X]\n", hdr->cmd); 3742665484d8SDoug Ambrisko break; 3743665484d8SDoug Ambrisko } 3744665484d8SDoug Ambrisko } 3745665484d8SDoug Ambrisko 37468e727371SKashyap D Desai /* 37478e727371SKashyap D Desai * mrsas_wakeup: Completes an internal command 3748665484d8SDoug Ambrisko * input: Adapter soft state 3749665484d8SDoug Ambrisko * Command to be completed 3750665484d8SDoug Ambrisko * 37518e727371SKashyap D Desai * In mrsas_issue_blocked_cmd(), after a command is issued to Firmware, a wait 37528e727371SKashyap D Desai * timer is started. This function is called from 37538e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru() as it completes the command, to wake up 37548e727371SKashyap D Desai * from the command wait. 3755665484d8SDoug Ambrisko */ 37568e727371SKashyap D Desai void 37578e727371SKashyap D Desai mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3758665484d8SDoug Ambrisko { 3759665484d8SDoug Ambrisko cmd->cmd_status = cmd->frame->io.cmd_status; 3760665484d8SDoug Ambrisko 3761f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) 3762665484d8SDoug Ambrisko cmd->cmd_status = 0; 3763665484d8SDoug Ambrisko 3764665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 3765665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 3766665484d8SDoug Ambrisko return; 3767665484d8SDoug Ambrisko } 3768665484d8SDoug Ambrisko 37698e727371SKashyap D Desai /* 37708e727371SKashyap D Desai * mrsas_shutdown_ctlr: Instructs FW to shutdown the controller input: 37718e727371SKashyap D Desai * Adapter soft state Shutdown/Hibernate 3772665484d8SDoug Ambrisko * 37738e727371SKashyap D Desai * This function issues a DCMD internal command to Firmware to initiate shutdown 37748e727371SKashyap D Desai * of the controller. 3775665484d8SDoug Ambrisko */ 37768e727371SKashyap D Desai static void 37778e727371SKashyap D Desai mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode) 3778665484d8SDoug Ambrisko { 3779665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3780665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3781665484d8SDoug Ambrisko 3782665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 3783665484d8SDoug Ambrisko return; 3784665484d8SDoug Ambrisko 3785665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3786665484d8SDoug Ambrisko if (!cmd) { 3787665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for shutdown cmd.\n"); 3788665484d8SDoug Ambrisko return; 3789665484d8SDoug Ambrisko } 3790665484d8SDoug Ambrisko if (sc->aen_cmd) 3791665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->aen_cmd); 3792665484d8SDoug Ambrisko if (sc->map_update_cmd) 3793665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->map_update_cmd); 3794a688fcd0SKashyap D Desai if (sc->jbod_seq_cmd) 3795a688fcd0SKashyap D Desai mrsas_issue_blocked_abort_cmd(sc, sc->jbod_seq_cmd); 3796665484d8SDoug Ambrisko 3797665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3798665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3799665484d8SDoug Ambrisko 3800665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3801665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 3802665484d8SDoug Ambrisko dcmd->sge_count = 0; 3803665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 3804665484d8SDoug Ambrisko dcmd->timeout = 0; 3805665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3806665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 3807665484d8SDoug Ambrisko dcmd->opcode = opcode; 3808665484d8SDoug Ambrisko 3809665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Preparing to shut down controller.\n"); 3810665484d8SDoug Ambrisko 3811665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 3812665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3813665484d8SDoug Ambrisko 3814665484d8SDoug Ambrisko return; 3815665484d8SDoug Ambrisko } 3816665484d8SDoug Ambrisko 38178e727371SKashyap D Desai /* 38188e727371SKashyap D Desai * mrsas_flush_cache: Requests FW to flush all its caches input: 38198e727371SKashyap D Desai * Adapter soft state 3820665484d8SDoug Ambrisko * 3821665484d8SDoug Ambrisko * This function is issues a DCMD internal command to Firmware to initiate 3822665484d8SDoug Ambrisko * flushing of all caches. 3823665484d8SDoug Ambrisko */ 38248e727371SKashyap D Desai static void 38258e727371SKashyap D Desai mrsas_flush_cache(struct mrsas_softc *sc) 3826665484d8SDoug Ambrisko { 3827665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3828665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3829665484d8SDoug Ambrisko 3830665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 3831665484d8SDoug Ambrisko return; 3832665484d8SDoug Ambrisko 3833665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3834665484d8SDoug Ambrisko if (!cmd) { 3835665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for flush cache cmd.\n"); 3836665484d8SDoug Ambrisko return; 3837665484d8SDoug Ambrisko } 3838665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3839665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3840665484d8SDoug Ambrisko 3841665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3842665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 3843665484d8SDoug Ambrisko dcmd->sge_count = 0; 3844665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 3845665484d8SDoug Ambrisko dcmd->timeout = 0; 3846665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3847665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 3848665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_CACHE_FLUSH; 3849665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_FLUSH_CTRL_CACHE | MR_FLUSH_DISK_CACHE; 3850665484d8SDoug Ambrisko 3851665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 3852665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3853665484d8SDoug Ambrisko 3854665484d8SDoug Ambrisko return; 3855665484d8SDoug Ambrisko } 3856665484d8SDoug Ambrisko 3857a688fcd0SKashyap D Desai int 3858a688fcd0SKashyap D Desai megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend) 3859a688fcd0SKashyap D Desai { 3860a688fcd0SKashyap D Desai int retcode = 0; 3861a688fcd0SKashyap D Desai u_int8_t do_ocr = 1; 3862a688fcd0SKashyap D Desai struct mrsas_mfi_cmd *cmd; 3863a688fcd0SKashyap D Desai struct mrsas_dcmd_frame *dcmd; 3864a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 3865a688fcd0SKashyap D Desai struct MR_PD_CFG_SEQ_NUM_SYNC *pd_sync; 3866a688fcd0SKashyap D Desai bus_addr_t pd_seq_h; 3867a688fcd0SKashyap D Desai 3868a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 3869a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * 3870a688fcd0SKashyap D Desai (MAX_PHYSICAL_DEVICES - 1)); 3871a688fcd0SKashyap D Desai 3872a688fcd0SKashyap D Desai cmd = mrsas_get_mfi_cmd(sc); 3873a688fcd0SKashyap D Desai if (!cmd) { 3874a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3875a688fcd0SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 3876a688fcd0SKashyap D Desai return 1; 3877a688fcd0SKashyap D Desai } 3878a688fcd0SKashyap D Desai dcmd = &cmd->frame->dcmd; 3879a688fcd0SKashyap D Desai 3880a688fcd0SKashyap D Desai pd_sync = (void *)sc->jbodmap_mem[(sc->pd_seq_map_id & 1)]; 3881a688fcd0SKashyap D Desai pd_seq_h = sc->jbodmap_phys_addr[(sc->pd_seq_map_id & 1)]; 3882a688fcd0SKashyap D Desai if (!pd_sync) { 3883a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3884a688fcd0SKashyap D Desai "Failed to alloc mem for jbod map info.\n"); 3885a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 3886a688fcd0SKashyap D Desai return (ENOMEM); 3887a688fcd0SKashyap D Desai } 3888a688fcd0SKashyap D Desai memset(pd_sync, 0, pd_seq_map_sz); 3889a688fcd0SKashyap D Desai memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3890a688fcd0SKashyap D Desai dcmd->cmd = MFI_CMD_DCMD; 3891a688fcd0SKashyap D Desai dcmd->cmd_status = 0xFF; 3892a688fcd0SKashyap D Desai dcmd->sge_count = 1; 3893a688fcd0SKashyap D Desai dcmd->timeout = 0; 3894a688fcd0SKashyap D Desai dcmd->pad_0 = 0; 3895a688fcd0SKashyap D Desai dcmd->data_xfer_len = (pd_seq_map_sz); 3896a688fcd0SKashyap D Desai dcmd->opcode = (MR_DCMD_SYSTEM_PD_MAP_GET_INFO); 3897a688fcd0SKashyap D Desai dcmd->sgl.sge32[0].phys_addr = (pd_seq_h); 3898a688fcd0SKashyap D Desai dcmd->sgl.sge32[0].length = (pd_seq_map_sz); 3899a688fcd0SKashyap D Desai 3900a688fcd0SKashyap D Desai if (pend) { 3901a688fcd0SKashyap D Desai dcmd->mbox.b[0] = MRSAS_DCMD_MBOX_PEND_FLAG; 3902a688fcd0SKashyap D Desai dcmd->flags = (MFI_FRAME_DIR_WRITE); 3903a688fcd0SKashyap D Desai sc->jbod_seq_cmd = cmd; 3904a688fcd0SKashyap D Desai if (mrsas_issue_dcmd(sc, cmd)) { 3905a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3906a688fcd0SKashyap D Desai "Fail to send sync map info command.\n"); 3907a688fcd0SKashyap D Desai return 1; 3908a688fcd0SKashyap D Desai } else 3909a688fcd0SKashyap D Desai return 0; 3910a688fcd0SKashyap D Desai } else 3911a688fcd0SKashyap D Desai dcmd->flags = MFI_FRAME_DIR_READ; 3912a688fcd0SKashyap D Desai 3913a688fcd0SKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 3914a688fcd0SKashyap D Desai if (retcode == ETIMEDOUT) 3915a688fcd0SKashyap D Desai goto dcmd_timeout; 3916a688fcd0SKashyap D Desai 3917a688fcd0SKashyap D Desai if (pd_sync->count > MAX_PHYSICAL_DEVICES) { 3918a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 3919a688fcd0SKashyap D Desai "driver supports max %d JBOD, but FW reports %d\n", 3920a688fcd0SKashyap D Desai MAX_PHYSICAL_DEVICES, pd_sync->count); 3921a688fcd0SKashyap D Desai retcode = -EINVAL; 3922a688fcd0SKashyap D Desai } 3923a688fcd0SKashyap D Desai if (!retcode) 3924a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 3925a688fcd0SKashyap D Desai do_ocr = 0; 3926a688fcd0SKashyap D Desai 3927a688fcd0SKashyap D Desai dcmd_timeout: 3928a688fcd0SKashyap D Desai if (do_ocr) 3929a688fcd0SKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 3930a688fcd0SKashyap D Desai 3931a688fcd0SKashyap D Desai return (retcode); 3932a688fcd0SKashyap D Desai } 3933a688fcd0SKashyap D Desai 39348e727371SKashyap D Desai /* 39358e727371SKashyap D Desai * mrsas_get_map_info: Load and validate RAID map input: 39368e727371SKashyap D Desai * Adapter instance soft state 3937665484d8SDoug Ambrisko * 39388e727371SKashyap D Desai * This function calls mrsas_get_ld_map_info() and MR_ValidateMapInfo() to load 39398e727371SKashyap D Desai * and validate RAID map. It returns 0 if successful, 1 other- wise. 3940665484d8SDoug Ambrisko */ 39418e727371SKashyap D Desai static int 39428e727371SKashyap D Desai mrsas_get_map_info(struct mrsas_softc *sc) 3943665484d8SDoug Ambrisko { 3944665484d8SDoug Ambrisko uint8_t retcode = 0; 3945665484d8SDoug Ambrisko 3946665484d8SDoug Ambrisko sc->fast_path_io = 0; 3947665484d8SDoug Ambrisko if (!mrsas_get_ld_map_info(sc)) { 3948665484d8SDoug Ambrisko retcode = MR_ValidateMapInfo(sc); 3949665484d8SDoug Ambrisko if (retcode == 0) { 3950665484d8SDoug Ambrisko sc->fast_path_io = 1; 3951665484d8SDoug Ambrisko return 0; 3952665484d8SDoug Ambrisko } 3953665484d8SDoug Ambrisko } 3954665484d8SDoug Ambrisko return 1; 3955665484d8SDoug Ambrisko } 3956665484d8SDoug Ambrisko 39578e727371SKashyap D Desai /* 39588e727371SKashyap D Desai * mrsas_get_ld_map_info: Get FW's ld_map structure input: 39598e727371SKashyap D Desai * Adapter instance soft state 3960665484d8SDoug Ambrisko * 39618e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 39628e727371SKashyap D Desai * structure. 3963665484d8SDoug Ambrisko */ 39648e727371SKashyap D Desai static int 39658e727371SKashyap D Desai mrsas_get_ld_map_info(struct mrsas_softc *sc) 3966665484d8SDoug Ambrisko { 3967665484d8SDoug Ambrisko int retcode = 0; 3968665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3969665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 39704799d485SKashyap D Desai void *map; 3971665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 3972665484d8SDoug Ambrisko 3973665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3974665484d8SDoug Ambrisko if (!cmd) { 39754799d485SKashyap D Desai device_printf(sc->mrsas_dev, 39764799d485SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 3977665484d8SDoug Ambrisko return 1; 3978665484d8SDoug Ambrisko } 3979665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3980665484d8SDoug Ambrisko 39814799d485SKashyap D Desai map = (void *)sc->raidmap_mem[(sc->map_id & 1)]; 3982665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id & 1)]; 3983665484d8SDoug Ambrisko if (!map) { 39844799d485SKashyap D Desai device_printf(sc->mrsas_dev, 39854799d485SKashyap D Desai "Failed to alloc mem for ld map info.\n"); 3986665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3987665484d8SDoug Ambrisko return (ENOMEM); 3988665484d8SDoug Ambrisko } 39894799d485SKashyap D Desai memset(map, 0, sizeof(sc->max_map_sz)); 3990665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3991665484d8SDoug Ambrisko 3992665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3993665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 3994665484d8SDoug Ambrisko dcmd->sge_count = 1; 3995665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 3996665484d8SDoug Ambrisko dcmd->timeout = 0; 3997665484d8SDoug Ambrisko dcmd->pad_0 = 0; 39984799d485SKashyap D Desai dcmd->data_xfer_len = sc->current_map_sz; 3999665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO; 4000665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = map_phys_addr; 40014799d485SKashyap D Desai dcmd->sgl.sge32[0].length = sc->current_map_sz; 40024799d485SKashyap D Desai 4003f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4004f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4005f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 40064799d485SKashyap D Desai 4007665484d8SDoug Ambrisko return (retcode); 4008665484d8SDoug Ambrisko } 4009665484d8SDoug Ambrisko 40108e727371SKashyap D Desai /* 40118e727371SKashyap D Desai * mrsas_sync_map_info: Get FW's ld_map structure input: 40128e727371SKashyap D Desai * Adapter instance soft state 4013665484d8SDoug Ambrisko * 40148e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 40158e727371SKashyap D Desai * structure. 4016665484d8SDoug Ambrisko */ 40178e727371SKashyap D Desai static int 40188e727371SKashyap D Desai mrsas_sync_map_info(struct mrsas_softc *sc) 4019665484d8SDoug Ambrisko { 4020665484d8SDoug Ambrisko int retcode = 0, i; 4021665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4022665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4023665484d8SDoug Ambrisko uint32_t size_sync_info, num_lds; 4024665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *target_map = NULL; 40254799d485SKashyap D Desai MR_DRV_RAID_MAP_ALL *map; 4026665484d8SDoug Ambrisko MR_LD_RAID *raid; 4027665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *ld_sync; 4028665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 4029665484d8SDoug Ambrisko 4030665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4031665484d8SDoug Ambrisko if (!cmd) { 4032731b7561SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot alloc for sync map info cmd\n"); 4033731b7561SKashyap D Desai return ENOMEM; 4034665484d8SDoug Ambrisko } 40354799d485SKashyap D Desai map = sc->ld_drv_map[sc->map_id & 1]; 4036665484d8SDoug Ambrisko num_lds = map->raidMap.ldCount; 4037665484d8SDoug Ambrisko 4038665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4039665484d8SDoug Ambrisko size_sync_info = sizeof(MR_LD_TARGET_SYNC) * num_lds; 4040665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4041665484d8SDoug Ambrisko 40428e727371SKashyap D Desai target_map = (MR_LD_TARGET_SYNC *) sc->raidmap_mem[(sc->map_id - 1) & 1]; 40434799d485SKashyap D Desai memset(target_map, 0, sc->max_map_sz); 4044665484d8SDoug Ambrisko 4045665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id - 1) & 1]; 4046665484d8SDoug Ambrisko 4047665484d8SDoug Ambrisko ld_sync = (MR_LD_TARGET_SYNC *) target_map; 4048665484d8SDoug Ambrisko 4049665484d8SDoug Ambrisko for (i = 0; i < num_lds; i++, ld_sync++) { 4050665484d8SDoug Ambrisko raid = MR_LdRaidGet(i, map); 4051665484d8SDoug Ambrisko ld_sync->targetId = MR_GetLDTgtId(i, map); 4052665484d8SDoug Ambrisko ld_sync->seqNum = raid->seqNum; 4053665484d8SDoug Ambrisko } 4054665484d8SDoug Ambrisko 4055665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4056665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4057665484d8SDoug Ambrisko dcmd->sge_count = 1; 4058665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_WRITE; 4059665484d8SDoug Ambrisko dcmd->timeout = 0; 4060665484d8SDoug Ambrisko dcmd->pad_0 = 0; 40614799d485SKashyap D Desai dcmd->data_xfer_len = sc->current_map_sz; 4062665484d8SDoug Ambrisko dcmd->mbox.b[0] = num_lds; 4063665484d8SDoug Ambrisko dcmd->mbox.b[1] = MRSAS_DCMD_MBOX_PEND_FLAG; 4064665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO; 4065665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = map_phys_addr; 40664799d485SKashyap D Desai dcmd->sgl.sge32[0].length = sc->current_map_sz; 4067665484d8SDoug Ambrisko 4068665484d8SDoug Ambrisko sc->map_update_cmd = cmd; 4069665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 40704799d485SKashyap D Desai device_printf(sc->mrsas_dev, 40714799d485SKashyap D Desai "Fail to send sync map info command.\n"); 4072665484d8SDoug Ambrisko return (1); 4073665484d8SDoug Ambrisko } 4074665484d8SDoug Ambrisko return (retcode); 4075665484d8SDoug Ambrisko } 4076665484d8SDoug Ambrisko 40778e727371SKashyap D Desai /* 40788e727371SKashyap D Desai * mrsas_get_pd_list: Returns FW's PD list structure input: 40798e727371SKashyap D Desai * Adapter soft state 4080665484d8SDoug Ambrisko * 40818e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 40828e727371SKashyap D Desai * structure. This information is mainly used to find out about system 40838e727371SKashyap D Desai * supported by Firmware. 4084665484d8SDoug Ambrisko */ 40858e727371SKashyap D Desai static int 40868e727371SKashyap D Desai mrsas_get_pd_list(struct mrsas_softc *sc) 4087665484d8SDoug Ambrisko { 4088665484d8SDoug Ambrisko int retcode = 0, pd_index = 0, pd_count = 0, pd_list_size; 4089f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4090665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4091665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4092665484d8SDoug Ambrisko struct MR_PD_LIST *pd_list_mem; 4093665484d8SDoug Ambrisko struct MR_PD_ADDRESS *pd_addr; 4094665484d8SDoug Ambrisko bus_addr_t pd_list_phys_addr = 0; 4095665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4096665484d8SDoug Ambrisko 4097665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4098665484d8SDoug Ambrisko if (!cmd) { 40994799d485SKashyap D Desai device_printf(sc->mrsas_dev, 41004799d485SKashyap D Desai "Cannot alloc for get PD list cmd\n"); 4101665484d8SDoug Ambrisko return 1; 4102665484d8SDoug Ambrisko } 4103665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4104665484d8SDoug Ambrisko 4105665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4106665484d8SDoug Ambrisko pd_list_size = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4107665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, pd_list_size) != SUCCESS) { 41084799d485SKashyap D Desai device_printf(sc->mrsas_dev, 41094799d485SKashyap D Desai "Cannot alloc dmamap for get PD list cmd\n"); 4110665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4111f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4112f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4113665484d8SDoug Ambrisko return (ENOMEM); 41148e727371SKashyap D Desai } else { 4115665484d8SDoug Ambrisko pd_list_mem = tcmd->tmp_dcmd_mem; 4116665484d8SDoug Ambrisko pd_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4117665484d8SDoug Ambrisko } 4118665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4119665484d8SDoug Ambrisko 4120665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_PD_QUERY_TYPE_EXPOSED_TO_HOST; 4121665484d8SDoug Ambrisko dcmd->mbox.b[1] = 0; 4122665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4123665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4124665484d8SDoug Ambrisko dcmd->sge_count = 1; 4125665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4126665484d8SDoug Ambrisko dcmd->timeout = 0; 4127665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4128665484d8SDoug Ambrisko dcmd->data_xfer_len = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4129665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_PD_LIST_QUERY; 4130665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = pd_list_phys_addr; 4131665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4132665484d8SDoug Ambrisko 4133731b7561SKashyap D Desai if (!sc->mask_interrupts) 4134731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4135731b7561SKashyap D Desai else 4136f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4137731b7561SKashyap D Desai 4138f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4139f0c7594bSKashyap D Desai goto dcmd_timeout; 4140665484d8SDoug Ambrisko 4141665484d8SDoug Ambrisko /* Get the instance PD list */ 4142665484d8SDoug Ambrisko pd_count = MRSAS_MAX_PD; 4143665484d8SDoug Ambrisko pd_addr = pd_list_mem->addr; 4144f0c7594bSKashyap D Desai if (pd_list_mem->count < pd_count) { 41454799d485SKashyap D Desai memset(sc->local_pd_list, 0, 41464799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 4147665484d8SDoug Ambrisko for (pd_index = 0; pd_index < pd_list_mem->count; pd_index++) { 4148665484d8SDoug Ambrisko sc->local_pd_list[pd_addr->deviceId].tid = pd_addr->deviceId; 41494799d485SKashyap D Desai sc->local_pd_list[pd_addr->deviceId].driveType = 41504799d485SKashyap D Desai pd_addr->scsiDevType; 41514799d485SKashyap D Desai sc->local_pd_list[pd_addr->deviceId].driveState = 41524799d485SKashyap D Desai MR_PD_STATE_SYSTEM; 4153665484d8SDoug Ambrisko pd_addr++; 4154665484d8SDoug Ambrisko } 41558e727371SKashyap D Desai /* 41568e727371SKashyap D Desai * Use mutext/spinlock if pd_list component size increase more than 41578e727371SKashyap D Desai * 32 bit. 41588e727371SKashyap D Desai */ 4159665484d8SDoug Ambrisko memcpy(sc->pd_list, sc->local_pd_list, sizeof(sc->local_pd_list)); 4160f0c7594bSKashyap D Desai do_ocr = 0; 4161f0c7594bSKashyap D Desai } 4162f0c7594bSKashyap D Desai dcmd_timeout: 4163665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4164665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4165f0c7594bSKashyap D Desai 4166f0c7594bSKashyap D Desai if (do_ocr) 4167f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4168731b7561SKashyap D Desai 4169731b7561SKashyap D Desai if (!sc->mask_interrupts) 4170f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4171f0c7594bSKashyap D Desai 4172665484d8SDoug Ambrisko return (retcode); 4173665484d8SDoug Ambrisko } 4174665484d8SDoug Ambrisko 41758e727371SKashyap D Desai /* 41768e727371SKashyap D Desai * mrsas_get_ld_list: Returns FW's LD list structure input: 41778e727371SKashyap D Desai * Adapter soft state 4178665484d8SDoug Ambrisko * 41798e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 41808e727371SKashyap D Desai * structure. This information is mainly used to find out about supported by 41818e727371SKashyap D Desai * the FW. 4182665484d8SDoug Ambrisko */ 41838e727371SKashyap D Desai static int 41848e727371SKashyap D Desai mrsas_get_ld_list(struct mrsas_softc *sc) 4185665484d8SDoug Ambrisko { 4186665484d8SDoug Ambrisko int ld_list_size, retcode = 0, ld_index = 0, ids = 0; 4187f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4188665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4189665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4190665484d8SDoug Ambrisko struct MR_LD_LIST *ld_list_mem; 4191665484d8SDoug Ambrisko bus_addr_t ld_list_phys_addr = 0; 4192665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4193665484d8SDoug Ambrisko 4194665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4195665484d8SDoug Ambrisko if (!cmd) { 41964799d485SKashyap D Desai device_printf(sc->mrsas_dev, 41974799d485SKashyap D Desai "Cannot alloc for get LD list cmd\n"); 4198665484d8SDoug Ambrisko return 1; 4199665484d8SDoug Ambrisko } 4200665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4201665484d8SDoug Ambrisko 4202665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4203665484d8SDoug Ambrisko ld_list_size = sizeof(struct MR_LD_LIST); 4204665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, ld_list_size) != SUCCESS) { 42054799d485SKashyap D Desai device_printf(sc->mrsas_dev, 42064799d485SKashyap D Desai "Cannot alloc dmamap for get LD list cmd\n"); 4207665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4208f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4209f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4210665484d8SDoug Ambrisko return (ENOMEM); 42118e727371SKashyap D Desai } else { 4212665484d8SDoug Ambrisko ld_list_mem = tcmd->tmp_dcmd_mem; 4213665484d8SDoug Ambrisko ld_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4214665484d8SDoug Ambrisko } 4215665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4216665484d8SDoug Ambrisko 42174799d485SKashyap D Desai if (sc->max256vdSupport) 42184799d485SKashyap D Desai dcmd->mbox.b[0] = 1; 42194799d485SKashyap D Desai 4220665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4221665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4222665484d8SDoug Ambrisko dcmd->sge_count = 1; 4223665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4224665484d8SDoug Ambrisko dcmd->timeout = 0; 4225665484d8SDoug Ambrisko dcmd->data_xfer_len = sizeof(struct MR_LD_LIST); 4226665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_LD_GET_LIST; 4227665484d8SDoug Ambrisko dcmd->sgl.sge32[0].phys_addr = ld_list_phys_addr; 4228665484d8SDoug Ambrisko dcmd->sgl.sge32[0].length = sizeof(struct MR_LD_LIST); 4229665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4230665484d8SDoug Ambrisko 4231731b7561SKashyap D Desai if (!sc->mask_interrupts) 4232731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4233731b7561SKashyap D Desai else 4234f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4235731b7561SKashyap D Desai 4236f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4237f0c7594bSKashyap D Desai goto dcmd_timeout; 4238665484d8SDoug Ambrisko 42394799d485SKashyap D Desai #if VD_EXT_DEBUG 42404799d485SKashyap D Desai printf("Number of LDs %d\n", ld_list_mem->ldCount); 42414799d485SKashyap D Desai #endif 42424799d485SKashyap D Desai 4243665484d8SDoug Ambrisko /* Get the instance LD list */ 4244f0c7594bSKashyap D Desai if (ld_list_mem->ldCount <= sc->fw_supported_vd_count) { 4245665484d8SDoug Ambrisko sc->CurLdCount = ld_list_mem->ldCount; 42464799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MAX_LOGICAL_DRIVES_EXT); 4247665484d8SDoug Ambrisko for (ld_index = 0; ld_index < ld_list_mem->ldCount; ld_index++) { 4248665484d8SDoug Ambrisko if (ld_list_mem->ldList[ld_index].state != 0) { 4249665484d8SDoug Ambrisko ids = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 4250665484d8SDoug Ambrisko sc->ld_ids[ids] = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 4251665484d8SDoug Ambrisko } 4252665484d8SDoug Ambrisko } 4253f0c7594bSKashyap D Desai do_ocr = 0; 4254665484d8SDoug Ambrisko } 4255f0c7594bSKashyap D Desai dcmd_timeout: 4256665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4257665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4258f0c7594bSKashyap D Desai 4259f0c7594bSKashyap D Desai if (do_ocr) 4260f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4261731b7561SKashyap D Desai if (!sc->mask_interrupts) 4262f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4263f0c7594bSKashyap D Desai 4264665484d8SDoug Ambrisko return (retcode); 4265665484d8SDoug Ambrisko } 4266665484d8SDoug Ambrisko 42678e727371SKashyap D Desai /* 42688e727371SKashyap D Desai * mrsas_alloc_tmp_dcmd: Allocates memory for temporary command input: 42698e727371SKashyap D Desai * Adapter soft state Temp command Size of alloction 4270665484d8SDoug Ambrisko * 4271665484d8SDoug Ambrisko * Allocates DMAable memory for a temporary internal command. The allocated 4272665484d8SDoug Ambrisko * memory is initialized to all zeros upon successful loading of the dma 4273665484d8SDoug Ambrisko * mapped memory. 4274665484d8SDoug Ambrisko */ 42758e727371SKashyap D Desai int 42768e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, 42778e727371SKashyap D Desai struct mrsas_tmp_dcmd *tcmd, int size) 4278665484d8SDoug Ambrisko { 42798e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 42808e727371SKashyap D Desai 1, 0, 42818e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 42828e727371SKashyap D Desai BUS_SPACE_MAXADDR, 42838e727371SKashyap D Desai NULL, NULL, 42848e727371SKashyap D Desai size, 42858e727371SKashyap D Desai 1, 42868e727371SKashyap D Desai size, 42878e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 42888e727371SKashyap D Desai NULL, NULL, 4289665484d8SDoug Ambrisko &tcmd->tmp_dcmd_tag)) { 4290665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd tag\n"); 4291665484d8SDoug Ambrisko return (ENOMEM); 4292665484d8SDoug Ambrisko } 4293665484d8SDoug Ambrisko if (bus_dmamem_alloc(tcmd->tmp_dcmd_tag, (void **)&tcmd->tmp_dcmd_mem, 4294665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &tcmd->tmp_dcmd_dmamap)) { 4295665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd mem\n"); 4296665484d8SDoug Ambrisko return (ENOMEM); 4297665484d8SDoug Ambrisko } 4298665484d8SDoug Ambrisko if (bus_dmamap_load(tcmd->tmp_dcmd_tag, tcmd->tmp_dcmd_dmamap, 4299665484d8SDoug Ambrisko tcmd->tmp_dcmd_mem, size, mrsas_addr_cb, 4300665484d8SDoug Ambrisko &tcmd->tmp_dcmd_phys_addr, BUS_DMA_NOWAIT)) { 4301665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load tmp dcmd mem\n"); 4302665484d8SDoug Ambrisko return (ENOMEM); 4303665484d8SDoug Ambrisko } 4304665484d8SDoug Ambrisko memset(tcmd->tmp_dcmd_mem, 0, size); 4305665484d8SDoug Ambrisko return (0); 4306665484d8SDoug Ambrisko } 4307665484d8SDoug Ambrisko 43088e727371SKashyap D Desai /* 43098e727371SKashyap D Desai * mrsas_free_tmp_dcmd: Free memory for temporary command input: 43108e727371SKashyap D Desai * temporary dcmd pointer 4311665484d8SDoug Ambrisko * 43128e727371SKashyap D Desai * Deallocates memory of the temporary command for use in the construction of 43138e727371SKashyap D Desai * the internal DCMD. 4314665484d8SDoug Ambrisko */ 43158e727371SKashyap D Desai void 43168e727371SKashyap D Desai mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp) 4317665484d8SDoug Ambrisko { 4318665484d8SDoug Ambrisko if (tmp->tmp_dcmd_phys_addr) 4319665484d8SDoug Ambrisko bus_dmamap_unload(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_dmamap); 4320665484d8SDoug Ambrisko if (tmp->tmp_dcmd_mem != NULL) 4321665484d8SDoug Ambrisko bus_dmamem_free(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_mem, tmp->tmp_dcmd_dmamap); 4322665484d8SDoug Ambrisko if (tmp->tmp_dcmd_tag != NULL) 4323665484d8SDoug Ambrisko bus_dma_tag_destroy(tmp->tmp_dcmd_tag); 4324665484d8SDoug Ambrisko } 4325665484d8SDoug Ambrisko 43268e727371SKashyap D Desai /* 43278e727371SKashyap D Desai * mrsas_issue_blocked_abort_cmd: Aborts previously issued cmd input: 43288e727371SKashyap D Desai * Adapter soft state Previously issued cmd to be aborted 4329665484d8SDoug Ambrisko * 4330665484d8SDoug Ambrisko * This function is used to abort previously issued commands, such as AEN and 4331665484d8SDoug Ambrisko * RAID map sync map commands. The abort command is sent as a DCMD internal 4332665484d8SDoug Ambrisko * command and subsequently the driver will wait for a return status. The 4333665484d8SDoug Ambrisko * max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME seconds. 4334665484d8SDoug Ambrisko */ 43358e727371SKashyap D Desai static int 43368e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 4337665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort) 4338665484d8SDoug Ambrisko { 4339665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4340665484d8SDoug Ambrisko struct mrsas_abort_frame *abort_fr; 4341665484d8SDoug Ambrisko u_int8_t retcode = 0; 4342665484d8SDoug Ambrisko unsigned long total_time = 0; 4343665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 4344665484d8SDoug Ambrisko 4345665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4346665484d8SDoug Ambrisko if (!cmd) { 4347665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc for abort cmd\n"); 4348665484d8SDoug Ambrisko return (1); 4349665484d8SDoug Ambrisko } 4350665484d8SDoug Ambrisko abort_fr = &cmd->frame->abort; 4351665484d8SDoug Ambrisko 4352665484d8SDoug Ambrisko /* Prepare and issue the abort frame */ 4353665484d8SDoug Ambrisko abort_fr->cmd = MFI_CMD_ABORT; 4354665484d8SDoug Ambrisko abort_fr->cmd_status = 0xFF; 4355665484d8SDoug Ambrisko abort_fr->flags = 0; 4356665484d8SDoug Ambrisko abort_fr->abort_context = cmd_to_abort->index; 4357665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_lo = cmd_to_abort->frame_phys_addr; 4358665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_hi = 0; 4359665484d8SDoug Ambrisko 4360665484d8SDoug Ambrisko cmd->sync_cmd = 1; 4361665484d8SDoug Ambrisko cmd->cmd_status = 0xFF; 4362665484d8SDoug Ambrisko 4363665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 4364665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Fail to send abort command.\n"); 4365665484d8SDoug Ambrisko return (1); 4366665484d8SDoug Ambrisko } 4367665484d8SDoug Ambrisko /* Wait for this cmd to complete */ 4368665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4369665484d8SDoug Ambrisko while (1) { 4370665484d8SDoug Ambrisko if (cmd->cmd_status == 0xFF) { 4371665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 43728e727371SKashyap D Desai } else 4373665484d8SDoug Ambrisko break; 4374665484d8SDoug Ambrisko total_time++; 4375665484d8SDoug Ambrisko if (total_time >= max_wait) { 4376665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Abort cmd timed out after %d sec.\n", max_wait); 4377665484d8SDoug Ambrisko retcode = 1; 4378665484d8SDoug Ambrisko break; 4379665484d8SDoug Ambrisko } 4380665484d8SDoug Ambrisko } 4381665484d8SDoug Ambrisko 4382665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4383665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4384665484d8SDoug Ambrisko return (retcode); 4385665484d8SDoug Ambrisko } 4386665484d8SDoug Ambrisko 43878e727371SKashyap D Desai /* 43888e727371SKashyap D Desai * mrsas_complete_abort: Completes aborting a command input: 43898e727371SKashyap D Desai * Adapter soft state Cmd that was issued to abort another cmd 4390665484d8SDoug Ambrisko * 43918e727371SKashyap D Desai * The mrsas_issue_blocked_abort_cmd() function waits for the command status to 43928e727371SKashyap D Desai * change after sending the command. This function is called from 4393665484d8SDoug Ambrisko * mrsas_complete_mptmfi_passthru() to wake up the sleep thread associated. 4394665484d8SDoug Ambrisko */ 43958e727371SKashyap D Desai void 43968e727371SKashyap D Desai mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4397665484d8SDoug Ambrisko { 4398665484d8SDoug Ambrisko if (cmd->sync_cmd) { 4399665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4400665484d8SDoug Ambrisko cmd->cmd_status = 0; 4401665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4402665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 4403665484d8SDoug Ambrisko } 4404665484d8SDoug Ambrisko return; 4405665484d8SDoug Ambrisko } 4406665484d8SDoug Ambrisko 44078e727371SKashyap D Desai /* 44088e727371SKashyap D Desai * mrsas_aen_handler: AEN processing callback function from thread context 4409665484d8SDoug Ambrisko * input: Adapter soft state 4410665484d8SDoug Ambrisko * 44118e727371SKashyap D Desai * Asynchronous event handler 4412665484d8SDoug Ambrisko */ 44138e727371SKashyap D Desai void 44148e727371SKashyap D Desai mrsas_aen_handler(struct mrsas_softc *sc) 4415665484d8SDoug Ambrisko { 4416665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 4417665484d8SDoug Ambrisko int doscan = 0; 4418665484d8SDoug Ambrisko u_int32_t seq_num; 4419f0c7594bSKashyap D Desai int error, fail_aen = 0; 4420665484d8SDoug Ambrisko 44215bae00d6SSteven Hartland if (sc == NULL) { 44225bae00d6SSteven Hartland printf("invalid instance!\n"); 4423665484d8SDoug Ambrisko return; 4424665484d8SDoug Ambrisko } 4425665484d8SDoug Ambrisko if (sc->evt_detail_mem) { 4426665484d8SDoug Ambrisko switch (sc->evt_detail_mem->code) { 4427665484d8SDoug Ambrisko case MR_EVT_PD_INSERTED: 4428f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4429f0c7594bSKashyap D Desai if (!fail_aen) 4430665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4431f0c7594bSKashyap D Desai else 4432f0c7594bSKashyap D Desai goto skip_register_aen; 4433665484d8SDoug Ambrisko break; 4434665484d8SDoug Ambrisko case MR_EVT_PD_REMOVED: 4435f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4436f0c7594bSKashyap D Desai if (!fail_aen) 4437665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4438f0c7594bSKashyap D Desai else 4439f0c7594bSKashyap D Desai goto skip_register_aen; 4440665484d8SDoug Ambrisko break; 4441665484d8SDoug Ambrisko case MR_EVT_LD_OFFLINE: 4442665484d8SDoug Ambrisko case MR_EVT_CFG_CLEARED: 4443665484d8SDoug Ambrisko case MR_EVT_LD_DELETED: 4444665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4445665484d8SDoug Ambrisko break; 4446665484d8SDoug Ambrisko case MR_EVT_LD_CREATED: 4447f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4448f0c7594bSKashyap D Desai if (!fail_aen) 4449665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4450f0c7594bSKashyap D Desai else 4451f0c7594bSKashyap D Desai goto skip_register_aen; 4452665484d8SDoug Ambrisko break; 4453665484d8SDoug Ambrisko case MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED: 4454665484d8SDoug Ambrisko case MR_EVT_FOREIGN_CFG_IMPORTED: 4455665484d8SDoug Ambrisko case MR_EVT_LD_STATE_CHANGE: 4456665484d8SDoug Ambrisko doscan = 1; 4457665484d8SDoug Ambrisko break; 44588bc320adSKashyap D Desai case MR_EVT_CTRL_PROP_CHANGED: 44598bc320adSKashyap D Desai fail_aen = mrsas_get_ctrl_info(sc); 44608bc320adSKashyap D Desai if (fail_aen) 44618bc320adSKashyap D Desai goto skip_register_aen; 44628bc320adSKashyap D Desai break; 4463665484d8SDoug Ambrisko default: 4464665484d8SDoug Ambrisko break; 4465665484d8SDoug Ambrisko } 4466665484d8SDoug Ambrisko } else { 4467665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "invalid evt_detail\n"); 4468665484d8SDoug Ambrisko return; 4469665484d8SDoug Ambrisko } 4470665484d8SDoug Ambrisko if (doscan) { 4471f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4472f0c7594bSKashyap D Desai if (!fail_aen) { 4473665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 1\n"); 4474665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4475f0c7594bSKashyap D Desai } else 4476f0c7594bSKashyap D Desai goto skip_register_aen; 4477f0c7594bSKashyap D Desai 4478f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4479f0c7594bSKashyap D Desai if (!fail_aen) { 4480665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 0\n"); 4481665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4482f0c7594bSKashyap D Desai } else 4483f0c7594bSKashyap D Desai goto skip_register_aen; 4484665484d8SDoug Ambrisko } 4485665484d8SDoug Ambrisko seq_num = sc->evt_detail_mem->seq_num + 1; 4486665484d8SDoug Ambrisko 44878e727371SKashyap D Desai /* Register AEN with FW for latest sequence number plus 1 */ 4488665484d8SDoug Ambrisko class_locale.members.reserved = 0; 4489665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 4490665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 4491665484d8SDoug Ambrisko 4492665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) 4493665484d8SDoug Ambrisko return; 4494665484d8SDoug Ambrisko 4495665484d8SDoug Ambrisko mtx_lock(&sc->aen_lock); 4496665484d8SDoug Ambrisko error = mrsas_register_aen(sc, seq_num, 4497665484d8SDoug Ambrisko class_locale.word); 4498665484d8SDoug Ambrisko mtx_unlock(&sc->aen_lock); 4499665484d8SDoug Ambrisko 4500665484d8SDoug Ambrisko if (error) 4501665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "register aen failed error %x\n", error); 4502665484d8SDoug Ambrisko 4503f0c7594bSKashyap D Desai skip_register_aen: 4504f0c7594bSKashyap D Desai return; 4505f0c7594bSKashyap D Desai 4506665484d8SDoug Ambrisko } 4507665484d8SDoug Ambrisko 4508665484d8SDoug Ambrisko 45098e727371SKashyap D Desai /* 4510665484d8SDoug Ambrisko * mrsas_complete_aen: Completes AEN command 4511665484d8SDoug Ambrisko * input: Adapter soft state 4512665484d8SDoug Ambrisko * Cmd that was issued to abort another cmd 4513665484d8SDoug Ambrisko * 45148e727371SKashyap D Desai * This function will be called from ISR and will continue event processing from 45158e727371SKashyap D Desai * thread context by enqueuing task in ev_tq (callback function 45168e727371SKashyap D Desai * "mrsas_aen_handler"). 4517665484d8SDoug Ambrisko */ 45188e727371SKashyap D Desai void 45198e727371SKashyap D Desai mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4520665484d8SDoug Ambrisko { 4521665484d8SDoug Ambrisko /* 45228e727371SKashyap D Desai * Don't signal app if it is just an aborted previously registered 45238e727371SKashyap D Desai * aen 4524665484d8SDoug Ambrisko */ 4525665484d8SDoug Ambrisko if ((!cmd->abort_aen) && (sc->remove_in_progress == 0)) { 4526da011113SKashyap D Desai sc->mrsas_aen_triggered = 1; 4527ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 4528da011113SKashyap D Desai if (sc->mrsas_poll_waiting) { 4529da011113SKashyap D Desai sc->mrsas_poll_waiting = 0; 4530da011113SKashyap D Desai selwakeup(&sc->mrsas_select); 4531da011113SKashyap D Desai } 4532ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 45338e727371SKashyap D Desai } else 4534665484d8SDoug Ambrisko cmd->abort_aen = 0; 4535665484d8SDoug Ambrisko 4536665484d8SDoug Ambrisko sc->aen_cmd = NULL; 4537665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4538665484d8SDoug Ambrisko 4539665484d8SDoug Ambrisko if (!sc->remove_in_progress) 4540665484d8SDoug Ambrisko taskqueue_enqueue(sc->ev_tq, &sc->ev_task); 4541665484d8SDoug Ambrisko 4542665484d8SDoug Ambrisko return; 4543665484d8SDoug Ambrisko } 4544665484d8SDoug Ambrisko 4545665484d8SDoug Ambrisko static device_method_t mrsas_methods[] = { 4546665484d8SDoug Ambrisko DEVMETHOD(device_probe, mrsas_probe), 4547665484d8SDoug Ambrisko DEVMETHOD(device_attach, mrsas_attach), 4548665484d8SDoug Ambrisko DEVMETHOD(device_detach, mrsas_detach), 4549665484d8SDoug Ambrisko DEVMETHOD(device_suspend, mrsas_suspend), 4550665484d8SDoug Ambrisko DEVMETHOD(device_resume, mrsas_resume), 4551665484d8SDoug Ambrisko DEVMETHOD(bus_print_child, bus_generic_print_child), 4552665484d8SDoug Ambrisko DEVMETHOD(bus_driver_added, bus_generic_driver_added), 4553665484d8SDoug Ambrisko {0, 0} 4554665484d8SDoug Ambrisko }; 4555665484d8SDoug Ambrisko 4556665484d8SDoug Ambrisko static driver_t mrsas_driver = { 4557665484d8SDoug Ambrisko "mrsas", 4558665484d8SDoug Ambrisko mrsas_methods, 4559665484d8SDoug Ambrisko sizeof(struct mrsas_softc) 4560665484d8SDoug Ambrisko }; 4561665484d8SDoug Ambrisko 4562665484d8SDoug Ambrisko static devclass_t mrsas_devclass; 45638e727371SKashyap D Desai 4564665484d8SDoug Ambrisko DRIVER_MODULE(mrsas, pci, mrsas_driver, mrsas_devclass, 0, 0); 4565665484d8SDoug Ambrisko MODULE_DEPEND(mrsas, cam, 1, 1, 1); 4566