1665484d8SDoug Ambrisko /* 2ecea5be4SKashyap D Desai * Copyright (c) 2015, AVAGO Tech. All rights reserved. Author: Marian Choy 38e727371SKashyap D Desai * Copyright (c) 2014, LSI Corp. All rights reserved. Author: Marian Choy 4ecea5be4SKashyap D Desai * Support: freebsdraid@avagotech.com 5665484d8SDoug Ambrisko * 6665484d8SDoug Ambrisko * Redistribution and use in source and binary forms, with or without 78e727371SKashyap D Desai * modification, are permitted provided that the following conditions are 88e727371SKashyap D Desai * met: 9665484d8SDoug Ambrisko * 108e727371SKashyap D Desai * 1. Redistributions of source code must retain the above copyright notice, 118e727371SKashyap D Desai * this list of conditions and the following disclaimer. 2. Redistributions 128e727371SKashyap D Desai * in binary form must reproduce the above copyright notice, this list of 138e727371SKashyap D Desai * conditions and the following disclaimer in the documentation and/or other 148e727371SKashyap D Desai * materials provided with the distribution. 3. Neither the name of the 158e727371SKashyap D Desai * <ORGANIZATION> nor the names of its contributors may be used to endorse or 168e727371SKashyap D Desai * promote products derived from this software without specific prior written 178e727371SKashyap D Desai * permission. 18665484d8SDoug Ambrisko * 198e727371SKashyap D Desai * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 208e727371SKashyap D Desai * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 218e727371SKashyap D Desai * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 228e727371SKashyap D Desai * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 238e727371SKashyap D Desai * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 248e727371SKashyap D Desai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 258e727371SKashyap D Desai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 268e727371SKashyap D Desai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 278e727371SKashyap D Desai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 288e727371SKashyap D Desai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29665484d8SDoug Ambrisko * POSSIBILITY OF SUCH DAMAGE. 30665484d8SDoug Ambrisko * 318e727371SKashyap D Desai * The views and conclusions contained in the software and documentation are 328e727371SKashyap D Desai * those of the authors and should not be interpreted as representing 33665484d8SDoug Ambrisko * official policies,either expressed or implied, of the FreeBSD Project. 34665484d8SDoug Ambrisko * 35ecea5be4SKashyap D Desai * Send feedback to: <megaraidfbsd@avagotech.com> Mail to: AVAGO TECHNOLOGIES 1621 368e727371SKashyap D Desai * Barber Lane, Milpitas, CA 95035 ATTN: MegaRaid FreeBSD 37665484d8SDoug Ambrisko * 38665484d8SDoug Ambrisko */ 39665484d8SDoug Ambrisko 40665484d8SDoug Ambrisko #include <sys/cdefs.h> 41665484d8SDoug Ambrisko __FBSDID("$FreeBSD$"); 42665484d8SDoug Ambrisko 43665484d8SDoug Ambrisko #include <dev/mrsas/mrsas.h> 44665484d8SDoug Ambrisko #include <dev/mrsas/mrsas_ioctl.h> 45665484d8SDoug Ambrisko 46665484d8SDoug Ambrisko #include <cam/cam.h> 47665484d8SDoug Ambrisko #include <cam/cam_ccb.h> 48665484d8SDoug Ambrisko 49665484d8SDoug Ambrisko #include <sys/sysctl.h> 50665484d8SDoug Ambrisko #include <sys/types.h> 518071588dSKashyap D Desai #include <sys/sysent.h> 52665484d8SDoug Ambrisko #include <sys/kthread.h> 53665484d8SDoug Ambrisko #include <sys/taskqueue.h> 54d18d1b47SKashyap D Desai #include <sys/smp.h> 55e34a057cSAlfredo Dal'Ava Junior #include <sys/endian.h> 56665484d8SDoug Ambrisko 57665484d8SDoug Ambrisko /* 58665484d8SDoug Ambrisko * Function prototypes 59665484d8SDoug Ambrisko */ 60665484d8SDoug Ambrisko static d_open_t mrsas_open; 61665484d8SDoug Ambrisko static d_close_t mrsas_close; 62665484d8SDoug Ambrisko static d_ioctl_t mrsas_ioctl; 63da011113SKashyap D Desai static d_poll_t mrsas_poll; 64665484d8SDoug Ambrisko 658071588dSKashyap D Desai static void mrsas_ich_startup(void *arg); 66536094dcSKashyap D Desai static struct mrsas_mgmt_info mrsas_mgmt_info; 67665484d8SDoug Ambrisko static struct mrsas_ident *mrsas_find_ident(device_t); 68d18d1b47SKashyap D Desai static int mrsas_setup_msix(struct mrsas_softc *sc); 69d18d1b47SKashyap D Desai static int mrsas_allocate_msix(struct mrsas_softc *sc); 70665484d8SDoug Ambrisko static void mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode); 71665484d8SDoug Ambrisko static void mrsas_flush_cache(struct mrsas_softc *sc); 72665484d8SDoug Ambrisko static void mrsas_reset_reply_desc(struct mrsas_softc *sc); 73665484d8SDoug Ambrisko static void mrsas_ocr_thread(void *arg); 74665484d8SDoug Ambrisko static int mrsas_get_map_info(struct mrsas_softc *sc); 75665484d8SDoug Ambrisko static int mrsas_get_ld_map_info(struct mrsas_softc *sc); 76665484d8SDoug Ambrisko static int mrsas_sync_map_info(struct mrsas_softc *sc); 77665484d8SDoug Ambrisko static int mrsas_get_pd_list(struct mrsas_softc *sc); 78665484d8SDoug Ambrisko static int mrsas_get_ld_list(struct mrsas_softc *sc); 79665484d8SDoug Ambrisko static int mrsas_setup_irq(struct mrsas_softc *sc); 80665484d8SDoug Ambrisko static int mrsas_alloc_mem(struct mrsas_softc *sc); 81665484d8SDoug Ambrisko static int mrsas_init_fw(struct mrsas_softc *sc); 82665484d8SDoug Ambrisko static int mrsas_setup_raidmap(struct mrsas_softc *sc); 83a688fcd0SKashyap D Desai static void megasas_setup_jbod_map(struct mrsas_softc *sc); 84a688fcd0SKashyap D Desai static int megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend); 85665484d8SDoug Ambrisko static int mrsas_clear_intr(struct mrsas_softc *sc); 86af51c29fSKashyap D Desai static int mrsas_get_ctrl_info(struct mrsas_softc *sc); 87af51c29fSKashyap D Desai static void mrsas_update_ext_vd_details(struct mrsas_softc *sc); 888e727371SKashyap D Desai static int 898e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 90665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort); 9179b4460bSKashyap D Desai static void 9279b4460bSKashyap D Desai mrsas_get_pd_info(struct mrsas_softc *sc, u_int16_t device_id); 93dbcc81dfSKashyap D Desai static struct mrsas_softc * 94dbcc81dfSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, 955844115eSKashyap D Desai u_long cmd, caddr_t arg); 96e315cf4dSKashyap D Desai u_int32_t 97e315cf4dSKashyap D Desai mrsas_read_reg_with_retries(struct mrsas_softc *sc, int offset); 98665484d8SDoug Ambrisko u_int32_t mrsas_read_reg(struct mrsas_softc *sc, int offset); 998e727371SKashyap D Desai u_int8_t 1008e727371SKashyap D Desai mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, 101665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd); 102daeed973SKashyap D Desai void mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc); 103665484d8SDoug Ambrisko int mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr); 104665484d8SDoug Ambrisko int mrsas_init_adapter(struct mrsas_softc *sc); 105665484d8SDoug Ambrisko int mrsas_alloc_mpt_cmds(struct mrsas_softc *sc); 106665484d8SDoug Ambrisko int mrsas_alloc_ioc_cmd(struct mrsas_softc *sc); 107665484d8SDoug Ambrisko int mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc); 108665484d8SDoug Ambrisko int mrsas_ioc_init(struct mrsas_softc *sc); 109665484d8SDoug Ambrisko int mrsas_bus_scan(struct mrsas_softc *sc); 110665484d8SDoug Ambrisko int mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 111665484d8SDoug Ambrisko int mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 112f0c7594bSKashyap D Desai int mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason); 113f0c7594bSKashyap D Desai int mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason); 1144bb0a4f0SKashyap D Desai int mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex); 1158bb601acSKashyap D Desai int mrsas_reset_targets(struct mrsas_softc *sc); 1168e727371SKashyap D Desai int 1178e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, 118665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd); 1198e727371SKashyap D Desai int 1208e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, struct mrsas_tmp_dcmd *tcmd, 121665484d8SDoug Ambrisko int size); 122665484d8SDoug Ambrisko void mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd); 123665484d8SDoug Ambrisko void mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 124665484d8SDoug Ambrisko void mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 125665484d8SDoug Ambrisko void mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 126665484d8SDoug Ambrisko void mrsas_disable_intr(struct mrsas_softc *sc); 127665484d8SDoug Ambrisko void mrsas_enable_intr(struct mrsas_softc *sc); 128665484d8SDoug Ambrisko void mrsas_free_ioc_cmd(struct mrsas_softc *sc); 129665484d8SDoug Ambrisko void mrsas_free_mem(struct mrsas_softc *sc); 130665484d8SDoug Ambrisko void mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp); 131665484d8SDoug Ambrisko void mrsas_isr(void *arg); 132665484d8SDoug Ambrisko void mrsas_teardown_intr(struct mrsas_softc *sc); 133665484d8SDoug Ambrisko void mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error); 134665484d8SDoug Ambrisko void mrsas_kill_hba(struct mrsas_softc *sc); 135665484d8SDoug Ambrisko void mrsas_aen_handler(struct mrsas_softc *sc); 1368e727371SKashyap D Desai void 1378e727371SKashyap D Desai mrsas_write_reg(struct mrsas_softc *sc, int offset, 138665484d8SDoug Ambrisko u_int32_t value); 1398e727371SKashyap D Desai void 1408e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 141665484d8SDoug Ambrisko u_int32_t req_desc_hi); 142665484d8SDoug Ambrisko void mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc); 1438e727371SKashyap D Desai void 1448e727371SKashyap D Desai mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, 145665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd, u_int8_t status); 146665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mrsas_get_mfi_cmd(struct mrsas_softc *sc); 1478e727371SKashyap D Desai 1488e727371SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *mrsas_build_mpt_cmd 1498e727371SKashyap D Desai (struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 150665484d8SDoug Ambrisko 151665484d8SDoug Ambrisko extern int mrsas_cam_attach(struct mrsas_softc *sc); 152665484d8SDoug Ambrisko extern void mrsas_cam_detach(struct mrsas_softc *sc); 153665484d8SDoug Ambrisko extern void mrsas_cmd_done(struct mrsas_softc *sc, struct mrsas_mpt_cmd *cmd); 154665484d8SDoug Ambrisko extern void mrsas_free_frame(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd); 155665484d8SDoug Ambrisko extern int mrsas_alloc_mfi_cmds(struct mrsas_softc *sc); 156665484d8SDoug Ambrisko extern struct mrsas_mpt_cmd *mrsas_get_mpt_cmd(struct mrsas_softc *sc); 157536094dcSKashyap D Desai extern int mrsas_passthru(struct mrsas_softc *sc, void *arg, u_long ioctlCmd); 158665484d8SDoug Ambrisko extern uint8_t MR_ValidateMapInfo(struct mrsas_softc *sc); 1594799d485SKashyap D Desai extern u_int16_t MR_GetLDTgtId(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 1604799d485SKashyap D Desai extern MR_LD_RAID *MR_LdRaidGet(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map); 161665484d8SDoug Ambrisko extern void mrsas_xpt_freeze(struct mrsas_softc *sc); 162665484d8SDoug Ambrisko extern void mrsas_xpt_release(struct mrsas_softc *sc); 1638e727371SKashyap D Desai extern MRSAS_REQUEST_DESCRIPTOR_UNION * 1648e727371SKashyap D Desai mrsas_get_request_desc(struct mrsas_softc *sc, 165665484d8SDoug Ambrisko u_int16_t index); 166665484d8SDoug Ambrisko extern int mrsas_bus_scan_sim(struct mrsas_softc *sc, struct cam_sim *sim); 167665484d8SDoug Ambrisko static int mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc); 168665484d8SDoug Ambrisko static void mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc); 1692a1d3bcdSKashyap D Desai void mrsas_release_mpt_cmd(struct mrsas_mpt_cmd *cmd); 1702a1d3bcdSKashyap D Desai 1712a1d3bcdSKashyap D Desai void mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, 1722a1d3bcdSKashyap D Desai union ccb *ccb_ptr, u_int8_t status, u_int8_t extStatus, 1732a1d3bcdSKashyap D Desai u_int32_t data_length, u_int8_t *sense); 174b518670cSKashyap D Desai void 175b518670cSKashyap D Desai mrsas_write_64bit_req_desc(struct mrsas_softc *sc, u_int32_t req_desc_lo, 176b518670cSKashyap D Desai u_int32_t req_desc_hi); 1772a1d3bcdSKashyap D Desai 1787029da5cSPawel Biernacki SYSCTL_NODE(_hw, OID_AUTO, mrsas, CTLFLAG_RD | CTLFLAG_MPSAFE, 0, 1797029da5cSPawel Biernacki "MRSAS Driver Parameters"); 180665484d8SDoug Ambrisko 1818e727371SKashyap D Desai /* 182665484d8SDoug Ambrisko * PCI device struct and table 183665484d8SDoug Ambrisko * 184665484d8SDoug Ambrisko */ 185665484d8SDoug Ambrisko typedef struct mrsas_ident { 186665484d8SDoug Ambrisko uint16_t vendor; 187665484d8SDoug Ambrisko uint16_t device; 188665484d8SDoug Ambrisko uint16_t subvendor; 189665484d8SDoug Ambrisko uint16_t subdevice; 190665484d8SDoug Ambrisko const char *desc; 191665484d8SDoug Ambrisko } MRSAS_CTLR_ID; 192665484d8SDoug Ambrisko 193665484d8SDoug Ambrisko MRSAS_CTLR_ID device_table[] = { 194ecea5be4SKashyap D Desai {0x1000, MRSAS_TBOLT, 0xffff, 0xffff, "AVAGO Thunderbolt SAS Controller"}, 195ecea5be4SKashyap D Desai {0x1000, MRSAS_INVADER, 0xffff, 0xffff, "AVAGO Invader SAS Controller"}, 196ecea5be4SKashyap D Desai {0x1000, MRSAS_FURY, 0xffff, 0xffff, "AVAGO Fury SAS Controller"}, 197c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER, 0xffff, 0xffff, "AVAGO Intruder SAS Controller"}, 198c620f351SKashyap D Desai {0x1000, MRSAS_INTRUDER_24, 0xffff, 0xffff, "AVAGO Intruder_24 SAS Controller"}, 1998cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_52, 0xffff, 0xffff, "AVAGO Cutlass_52 SAS Controller"}, 2008cd174a4SKashyap D Desai {0x1000, MRSAS_CUTLASS_53, 0xffff, 0xffff, "AVAGO Cutlass_53 SAS Controller"}, 2017aade8bfSKashyap D Desai {0x1000, MRSAS_VENTURA, 0xffff, 0xffff, "AVAGO Ventura SAS Controller"}, 2027aade8bfSKashyap D Desai {0x1000, MRSAS_CRUSADER, 0xffff, 0xffff, "AVAGO Crusader SAS Controller"}, 2037aade8bfSKashyap D Desai {0x1000, MRSAS_HARPOON, 0xffff, 0xffff, "AVAGO Harpoon SAS Controller"}, 2047aade8bfSKashyap D Desai {0x1000, MRSAS_TOMCAT, 0xffff, 0xffff, "AVAGO Tomcat SAS Controller"}, 2057aade8bfSKashyap D Desai {0x1000, MRSAS_VENTURA_4PORT, 0xffff, 0xffff, "AVAGO Ventura_4Port SAS Controller"}, 2067aade8bfSKashyap D Desai {0x1000, MRSAS_CRUSADER_4PORT, 0xffff, 0xffff, "AVAGO Crusader_4Port SAS Controller"}, 2072909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E0, 0xffff, 0xffff, "BROADCOM AERO-10E0 SAS Controller"}, 2082909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E1, 0xffff, 0xffff, "BROADCOM AERO-10E1 SAS Controller"}, 2092909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E2, 0xffff, 0xffff, "BROADCOM AERO-10E2 SAS Controller"}, 2102909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E3, 0xffff, 0xffff, "BROADCOM AERO-10E3 SAS Controller"}, 2112909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E4, 0xffff, 0xffff, "BROADCOM AERO-10E4 SAS Controller"}, 2122909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E5, 0xffff, 0xffff, "BROADCOM AERO-10E5 SAS Controller"}, 2132909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E6, 0xffff, 0xffff, "BROADCOM AERO-10E6 SAS Controller"}, 2142909aab4SKashyap D Desai {0x1000, MRSAS_AERO_10E7, 0xffff, 0xffff, "BROADCOM AERO-10E7 SAS Controller"}, 215665484d8SDoug Ambrisko {0, 0, 0, 0, NULL} 216665484d8SDoug Ambrisko }; 217665484d8SDoug Ambrisko 2188e727371SKashyap D Desai /* 219665484d8SDoug Ambrisko * Character device entry points 220665484d8SDoug Ambrisko * 221665484d8SDoug Ambrisko */ 222665484d8SDoug Ambrisko static struct cdevsw mrsas_cdevsw = { 223665484d8SDoug Ambrisko .d_version = D_VERSION, 224665484d8SDoug Ambrisko .d_open = mrsas_open, 225665484d8SDoug Ambrisko .d_close = mrsas_close, 226665484d8SDoug Ambrisko .d_ioctl = mrsas_ioctl, 227da011113SKashyap D Desai .d_poll = mrsas_poll, 228665484d8SDoug Ambrisko .d_name = "mrsas", 229665484d8SDoug Ambrisko }; 230665484d8SDoug Ambrisko 231665484d8SDoug Ambrisko MALLOC_DEFINE(M_MRSAS, "mrsasbuf", "Buffers for the MRSAS driver"); 232665484d8SDoug Ambrisko 233665484d8SDoug Ambrisko int 2347fc5f329SJohn Baldwin mrsas_open(struct cdev *dev, int oflags, int devtype, struct thread *td) 235665484d8SDoug Ambrisko { 236665484d8SDoug Ambrisko 237665484d8SDoug Ambrisko return (0); 238665484d8SDoug Ambrisko } 239665484d8SDoug Ambrisko 240665484d8SDoug Ambrisko int 2417fc5f329SJohn Baldwin mrsas_close(struct cdev *dev, int fflag, int devtype, struct thread *td) 242665484d8SDoug Ambrisko { 243665484d8SDoug Ambrisko 244665484d8SDoug Ambrisko return (0); 245665484d8SDoug Ambrisko } 246665484d8SDoug Ambrisko 247e315cf4dSKashyap D Desai u_int32_t 248e315cf4dSKashyap D Desai mrsas_read_reg_with_retries(struct mrsas_softc *sc, int offset) 249e315cf4dSKashyap D Desai { 250e315cf4dSKashyap D Desai u_int32_t i = 0, ret_val; 251e315cf4dSKashyap D Desai 252e315cf4dSKashyap D Desai if (sc->is_aero) { 253e315cf4dSKashyap D Desai do { 254e315cf4dSKashyap D Desai ret_val = mrsas_read_reg(sc, offset); 255e315cf4dSKashyap D Desai i++; 256e315cf4dSKashyap D Desai } while(ret_val == 0 && i < 3); 257e315cf4dSKashyap D Desai } else 258e315cf4dSKashyap D Desai ret_val = mrsas_read_reg(sc, offset); 259e315cf4dSKashyap D Desai 260e315cf4dSKashyap D Desai return ret_val; 261e315cf4dSKashyap D Desai } 262e315cf4dSKashyap D Desai 2638e727371SKashyap D Desai /* 264665484d8SDoug Ambrisko * Register Read/Write Functions 265665484d8SDoug Ambrisko * 266665484d8SDoug Ambrisko */ 267665484d8SDoug Ambrisko void 268665484d8SDoug Ambrisko mrsas_write_reg(struct mrsas_softc *sc, int offset, 269665484d8SDoug Ambrisko u_int32_t value) 270665484d8SDoug Ambrisko { 271665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 272665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 273665484d8SDoug Ambrisko 274665484d8SDoug Ambrisko bus_space_write_4(bus_tag, bus_handle, offset, value); 275665484d8SDoug Ambrisko } 276665484d8SDoug Ambrisko 277665484d8SDoug Ambrisko u_int32_t 278665484d8SDoug Ambrisko mrsas_read_reg(struct mrsas_softc *sc, int offset) 279665484d8SDoug Ambrisko { 280665484d8SDoug Ambrisko bus_space_tag_t bus_tag = sc->bus_tag; 281665484d8SDoug Ambrisko bus_space_handle_t bus_handle = sc->bus_handle; 282665484d8SDoug Ambrisko 283665484d8SDoug Ambrisko return ((u_int32_t)bus_space_read_4(bus_tag, bus_handle, offset)); 284665484d8SDoug Ambrisko } 285665484d8SDoug Ambrisko 2868e727371SKashyap D Desai /* 287665484d8SDoug Ambrisko * Interrupt Disable/Enable/Clear Functions 288665484d8SDoug Ambrisko * 289665484d8SDoug Ambrisko */ 2908e727371SKashyap D Desai void 2918e727371SKashyap D Desai mrsas_disable_intr(struct mrsas_softc *sc) 292665484d8SDoug Ambrisko { 293665484d8SDoug Ambrisko u_int32_t mask = 0xFFFFFFFF; 294665484d8SDoug Ambrisko 2952f863eb8SKashyap D Desai sc->mask_interrupts = 1; 296665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), mask); 297665484d8SDoug Ambrisko /* Dummy read to force pci flush */ 29898470f0eSScott Long (void)mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 299665484d8SDoug Ambrisko } 300665484d8SDoug Ambrisko 3018e727371SKashyap D Desai void 3028e727371SKashyap D Desai mrsas_enable_intr(struct mrsas_softc *sc) 303665484d8SDoug Ambrisko { 304665484d8SDoug Ambrisko u_int32_t mask = MFI_FUSION_ENABLE_INTERRUPT_MASK; 305665484d8SDoug Ambrisko 3062f863eb8SKashyap D Desai sc->mask_interrupts = 0; 307665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), ~0); 30898470f0eSScott Long (void)mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 309665484d8SDoug Ambrisko 310665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), ~mask); 31198470f0eSScott Long (void)mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask)); 312665484d8SDoug Ambrisko } 313665484d8SDoug Ambrisko 3148e727371SKashyap D Desai static int 3158e727371SKashyap D Desai mrsas_clear_intr(struct mrsas_softc *sc) 316665484d8SDoug Ambrisko { 3178bb601acSKashyap D Desai u_int32_t status; 318665484d8SDoug Ambrisko 319665484d8SDoug Ambrisko /* Read received interrupt */ 320e315cf4dSKashyap D Desai status = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_intr_status)); 321665484d8SDoug Ambrisko 322665484d8SDoug Ambrisko /* Not our interrupt, so just return */ 323665484d8SDoug Ambrisko if (!(status & MFI_FUSION_ENABLE_INTERRUPT_MASK)) 324665484d8SDoug Ambrisko return (0); 325665484d8SDoug Ambrisko 326665484d8SDoug Ambrisko /* We got a reply interrupt */ 327665484d8SDoug Ambrisko return (1); 328665484d8SDoug Ambrisko } 329665484d8SDoug Ambrisko 3308e727371SKashyap D Desai /* 331665484d8SDoug Ambrisko * PCI Support Functions 332665484d8SDoug Ambrisko * 333665484d8SDoug Ambrisko */ 3348e727371SKashyap D Desai static struct mrsas_ident * 3358e727371SKashyap D Desai mrsas_find_ident(device_t dev) 336665484d8SDoug Ambrisko { 337665484d8SDoug Ambrisko struct mrsas_ident *pci_device; 338665484d8SDoug Ambrisko 3398e727371SKashyap D Desai for (pci_device = device_table; pci_device->vendor != 0; pci_device++) { 340665484d8SDoug Ambrisko if ((pci_device->vendor == pci_get_vendor(dev)) && 341665484d8SDoug Ambrisko (pci_device->device == pci_get_device(dev)) && 342665484d8SDoug Ambrisko ((pci_device->subvendor == pci_get_subvendor(dev)) || 343665484d8SDoug Ambrisko (pci_device->subvendor == 0xffff)) && 344665484d8SDoug Ambrisko ((pci_device->subdevice == pci_get_subdevice(dev)) || 345665484d8SDoug Ambrisko (pci_device->subdevice == 0xffff))) 346665484d8SDoug Ambrisko return (pci_device); 347665484d8SDoug Ambrisko } 348665484d8SDoug Ambrisko return (NULL); 349665484d8SDoug Ambrisko } 350665484d8SDoug Ambrisko 3518e727371SKashyap D Desai static int 3528e727371SKashyap D Desai mrsas_probe(device_t dev) 353665484d8SDoug Ambrisko { 354665484d8SDoug Ambrisko static u_int8_t first_ctrl = 1; 355665484d8SDoug Ambrisko struct mrsas_ident *id; 356665484d8SDoug Ambrisko 357665484d8SDoug Ambrisko if ((id = mrsas_find_ident(dev)) != NULL) { 358665484d8SDoug Ambrisko if (first_ctrl) { 359ecea5be4SKashyap D Desai printf("AVAGO MegaRAID SAS FreeBSD mrsas driver version: %s\n", 3608e727371SKashyap D Desai MRSAS_VERSION); 361665484d8SDoug Ambrisko first_ctrl = 0; 362665484d8SDoug Ambrisko } 363665484d8SDoug Ambrisko device_set_desc(dev, id->desc); 364665484d8SDoug Ambrisko /* between BUS_PROBE_DEFAULT and BUS_PROBE_LOW_PRIORITY */ 365665484d8SDoug Ambrisko return (-30); 366665484d8SDoug Ambrisko } 367665484d8SDoug Ambrisko return (ENXIO); 368665484d8SDoug Ambrisko } 369665484d8SDoug Ambrisko 3708e727371SKashyap D Desai /* 371665484d8SDoug Ambrisko * mrsas_setup_sysctl: setup sysctl values for mrsas 372665484d8SDoug Ambrisko * input: Adapter instance soft state 373665484d8SDoug Ambrisko * 374665484d8SDoug Ambrisko * Setup sysctl entries for mrsas driver. 375665484d8SDoug Ambrisko */ 376665484d8SDoug Ambrisko static void 377665484d8SDoug Ambrisko mrsas_setup_sysctl(struct mrsas_softc *sc) 378665484d8SDoug Ambrisko { 379665484d8SDoug Ambrisko struct sysctl_ctx_list *sysctl_ctx = NULL; 380665484d8SDoug Ambrisko struct sysctl_oid *sysctl_tree = NULL; 381665484d8SDoug Ambrisko char tmpstr[80], tmpstr2[80]; 382665484d8SDoug Ambrisko 383665484d8SDoug Ambrisko /* 384665484d8SDoug Ambrisko * Setup the sysctl variable so the user can change the debug level 385665484d8SDoug Ambrisko * on the fly. 386665484d8SDoug Ambrisko */ 387665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "MRSAS controller %d", 388665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 389665484d8SDoug Ambrisko snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mrsas_dev)); 390665484d8SDoug Ambrisko 391665484d8SDoug Ambrisko sysctl_ctx = device_get_sysctl_ctx(sc->mrsas_dev); 392665484d8SDoug Ambrisko if (sysctl_ctx != NULL) 393665484d8SDoug Ambrisko sysctl_tree = device_get_sysctl_tree(sc->mrsas_dev); 394665484d8SDoug Ambrisko 395665484d8SDoug Ambrisko if (sysctl_tree == NULL) { 396665484d8SDoug Ambrisko sysctl_ctx_init(&sc->sysctl_ctx); 397665484d8SDoug Ambrisko sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 398665484d8SDoug Ambrisko SYSCTL_STATIC_CHILDREN(_hw_mrsas), OID_AUTO, tmpstr2, 3997029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, 0, tmpstr); 400665484d8SDoug Ambrisko if (sc->sysctl_tree == NULL) 401665484d8SDoug Ambrisko return; 402665484d8SDoug Ambrisko sysctl_ctx = &sc->sysctl_ctx; 403665484d8SDoug Ambrisko sysctl_tree = sc->sysctl_tree; 404665484d8SDoug Ambrisko } 405665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 406665484d8SDoug Ambrisko OID_AUTO, "disable_ocr", CTLFLAG_RW, &sc->disableOnlineCtrlReset, 0, 407665484d8SDoug Ambrisko "Disable the use of OCR"); 408665484d8SDoug Ambrisko 409665484d8SDoug Ambrisko SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 410665484d8SDoug Ambrisko OID_AUTO, "driver_version", CTLFLAG_RD, MRSAS_VERSION, 411665484d8SDoug Ambrisko strlen(MRSAS_VERSION), "driver version"); 412665484d8SDoug Ambrisko 413665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 414665484d8SDoug Ambrisko OID_AUTO, "reset_count", CTLFLAG_RD, 415665484d8SDoug Ambrisko &sc->reset_count, 0, "number of ocr from start of the day"); 416665484d8SDoug Ambrisko 417665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 418665484d8SDoug Ambrisko OID_AUTO, "fw_outstanding", CTLFLAG_RD, 419f0188618SHans Petter Selasky &sc->fw_outstanding.val_rdonly, 0, "FW outstanding commands"); 420665484d8SDoug Ambrisko 421665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 422665484d8SDoug Ambrisko OID_AUTO, "io_cmds_highwater", CTLFLAG_RD, 423665484d8SDoug Ambrisko &sc->io_cmds_highwater, 0, "Max FW outstanding commands"); 424665484d8SDoug Ambrisko 425665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 426665484d8SDoug Ambrisko OID_AUTO, "mrsas_debug", CTLFLAG_RW, &sc->mrsas_debug, 0, 427665484d8SDoug Ambrisko "Driver debug level"); 428665484d8SDoug Ambrisko 429665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 430665484d8SDoug Ambrisko OID_AUTO, "mrsas_io_timeout", CTLFLAG_RW, &sc->mrsas_io_timeout, 431665484d8SDoug Ambrisko 0, "Driver IO timeout value in mili-second."); 432665484d8SDoug Ambrisko 433665484d8SDoug Ambrisko SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 434665484d8SDoug Ambrisko OID_AUTO, "mrsas_fw_fault_check_delay", CTLFLAG_RW, 435665484d8SDoug Ambrisko &sc->mrsas_fw_fault_check_delay, 436665484d8SDoug Ambrisko 0, "FW fault check thread delay in seconds. <default is 1 sec>"); 437665484d8SDoug Ambrisko 438665484d8SDoug Ambrisko SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 439665484d8SDoug Ambrisko OID_AUTO, "reset_in_progress", CTLFLAG_RD, 440665484d8SDoug Ambrisko &sc->reset_in_progress, 0, "ocr in progress status"); 441665484d8SDoug Ambrisko 442d993dd83SKashyap D Desai SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 443d993dd83SKashyap D Desai OID_AUTO, "block_sync_cache", CTLFLAG_RW, 444d993dd83SKashyap D Desai &sc->block_sync_cache, 0, 445d993dd83SKashyap D Desai "Block SYNC CACHE at driver. <default: 0, send it to FW>"); 446821df4b9SKashyap D Desai SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 447821df4b9SKashyap D Desai OID_AUTO, "stream detection", CTLFLAG_RW, 448821df4b9SKashyap D Desai &sc->drv_stream_detection, 0, 449821df4b9SKashyap D Desai "Disable/Enable Stream detection. <default: 1, Enable Stream Detection>"); 4503d273176SKashyap D Desai SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 4513d273176SKashyap D Desai OID_AUTO, "prp_count", CTLFLAG_RD, 4523d273176SKashyap D Desai &sc->prp_count.val_rdonly, 0, "Number of IOs for which PRPs are built"); 4533d273176SKashyap D Desai SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 4543d273176SKashyap D Desai OID_AUTO, "SGE holes", CTLFLAG_RD, 4553d273176SKashyap D Desai &sc->sge_holes.val_rdonly, 0, "Number of IOs with holes in SGEs"); 456665484d8SDoug Ambrisko } 457665484d8SDoug Ambrisko 4588e727371SKashyap D Desai /* 459665484d8SDoug Ambrisko * mrsas_get_tunables: get tunable parameters. 460665484d8SDoug Ambrisko * input: Adapter instance soft state 461665484d8SDoug Ambrisko * 462665484d8SDoug Ambrisko * Get tunable parameters. This will help to debug driver at boot time. 463665484d8SDoug Ambrisko */ 464665484d8SDoug Ambrisko static void 465665484d8SDoug Ambrisko mrsas_get_tunables(struct mrsas_softc *sc) 466665484d8SDoug Ambrisko { 467665484d8SDoug Ambrisko char tmpstr[80]; 468665484d8SDoug Ambrisko 469665484d8SDoug Ambrisko /* XXX default to some debugging for now */ 47056d91e49SKashyap D Desai sc->mrsas_debug = 47156d91e49SKashyap D Desai (MRSAS_FAULT | MRSAS_OCR | MRSAS_INFO | MRSAS_TRACE | MRSAS_AEN); 472665484d8SDoug Ambrisko sc->mrsas_io_timeout = MRSAS_IO_TIMEOUT; 473665484d8SDoug Ambrisko sc->mrsas_fw_fault_check_delay = 1; 474665484d8SDoug Ambrisko sc->reset_count = 0; 475665484d8SDoug Ambrisko sc->reset_in_progress = 0; 476d993dd83SKashyap D Desai sc->block_sync_cache = 0; 477821df4b9SKashyap D Desai sc->drv_stream_detection = 1; 478665484d8SDoug Ambrisko 479665484d8SDoug Ambrisko /* 480665484d8SDoug Ambrisko * Grab the global variables. 481665484d8SDoug Ambrisko */ 482665484d8SDoug Ambrisko TUNABLE_INT_FETCH("hw.mrsas.debug_level", &sc->mrsas_debug); 483665484d8SDoug Ambrisko 48416dc2814SKashyap D Desai /* 48516dc2814SKashyap D Desai * Grab the global variables. 48616dc2814SKashyap D Desai */ 48716dc2814SKashyap D Desai TUNABLE_INT_FETCH("hw.mrsas.lb_pending_cmds", &sc->lb_pending_cmds); 48816dc2814SKashyap D Desai 489665484d8SDoug Ambrisko /* Grab the unit-instance variables */ 490665484d8SDoug Ambrisko snprintf(tmpstr, sizeof(tmpstr), "dev.mrsas.%d.debug_level", 491665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 492665484d8SDoug Ambrisko TUNABLE_INT_FETCH(tmpstr, &sc->mrsas_debug); 493665484d8SDoug Ambrisko } 494665484d8SDoug Ambrisko 4958e727371SKashyap D Desai /* 496665484d8SDoug Ambrisko * mrsas_alloc_evt_log_info cmd: Allocates memory to get event log information. 497665484d8SDoug Ambrisko * Used to get sequence number at driver load time. 498665484d8SDoug Ambrisko * input: Adapter soft state 499665484d8SDoug Ambrisko * 500665484d8SDoug Ambrisko * Allocates DMAable memory for the event log info internal command. 501665484d8SDoug Ambrisko */ 5028e727371SKashyap D Desai int 5038e727371SKashyap D Desai mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc) 504665484d8SDoug Ambrisko { 505665484d8SDoug Ambrisko int el_info_size; 506665484d8SDoug Ambrisko 507665484d8SDoug Ambrisko /* Allocate get event log info command */ 508665484d8SDoug Ambrisko el_info_size = sizeof(struct mrsas_evt_log_info); 5098e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 5108e727371SKashyap D Desai 1, 0, 5118e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 5128e727371SKashyap D Desai BUS_SPACE_MAXADDR, 5138e727371SKashyap D Desai NULL, NULL, 5148e727371SKashyap D Desai el_info_size, 5158e727371SKashyap D Desai 1, 5168e727371SKashyap D Desai el_info_size, 5178e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 5188e727371SKashyap D Desai NULL, NULL, 519665484d8SDoug Ambrisko &sc->el_info_tag)) { 520665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info tag\n"); 521665484d8SDoug Ambrisko return (ENOMEM); 522665484d8SDoug Ambrisko } 523665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->el_info_tag, (void **)&sc->el_info_mem, 524665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->el_info_dmamap)) { 525665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate event log info cmd mem\n"); 526665484d8SDoug Ambrisko return (ENOMEM); 527665484d8SDoug Ambrisko } 528665484d8SDoug Ambrisko if (bus_dmamap_load(sc->el_info_tag, sc->el_info_dmamap, 529665484d8SDoug Ambrisko sc->el_info_mem, el_info_size, mrsas_addr_cb, 530665484d8SDoug Ambrisko &sc->el_info_phys_addr, BUS_DMA_NOWAIT)) { 531665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load event log info cmd mem\n"); 532665484d8SDoug Ambrisko return (ENOMEM); 533665484d8SDoug Ambrisko } 534665484d8SDoug Ambrisko memset(sc->el_info_mem, 0, el_info_size); 535665484d8SDoug Ambrisko return (0); 536665484d8SDoug Ambrisko } 537665484d8SDoug Ambrisko 5388e727371SKashyap D Desai /* 539665484d8SDoug Ambrisko * mrsas_free_evt_info_cmd: Free memory for Event log info command 540665484d8SDoug Ambrisko * input: Adapter soft state 541665484d8SDoug Ambrisko * 542665484d8SDoug Ambrisko * Deallocates memory for the event log info internal command. 543665484d8SDoug Ambrisko */ 5448e727371SKashyap D Desai void 5458e727371SKashyap D Desai mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc) 546665484d8SDoug Ambrisko { 547665484d8SDoug Ambrisko if (sc->el_info_phys_addr) 548665484d8SDoug Ambrisko bus_dmamap_unload(sc->el_info_tag, sc->el_info_dmamap); 549665484d8SDoug Ambrisko if (sc->el_info_mem != NULL) 550665484d8SDoug Ambrisko bus_dmamem_free(sc->el_info_tag, sc->el_info_mem, sc->el_info_dmamap); 551665484d8SDoug Ambrisko if (sc->el_info_tag != NULL) 552665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->el_info_tag); 553665484d8SDoug Ambrisko } 554665484d8SDoug Ambrisko 5558e727371SKashyap D Desai /* 556665484d8SDoug Ambrisko * mrsas_get_seq_num: Get latest event sequence number 557665484d8SDoug Ambrisko * @sc: Adapter soft state 558665484d8SDoug Ambrisko * @eli: Firmware event log sequence number information. 5598e727371SKashyap D Desai * 560665484d8SDoug Ambrisko * Firmware maintains a log of all events in a non-volatile area. 561665484d8SDoug Ambrisko * Driver get the sequence number using DCMD 562665484d8SDoug Ambrisko * "MR_DCMD_CTRL_EVENT_GET_INFO" at driver load time. 563665484d8SDoug Ambrisko */ 564665484d8SDoug Ambrisko 565665484d8SDoug Ambrisko static int 566665484d8SDoug Ambrisko mrsas_get_seq_num(struct mrsas_softc *sc, 567665484d8SDoug Ambrisko struct mrsas_evt_log_info *eli) 568665484d8SDoug Ambrisko { 569665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 570665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 571f0c7594bSKashyap D Desai u_int8_t do_ocr = 1, retcode = 0; 572665484d8SDoug Ambrisko 573665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 574665484d8SDoug Ambrisko 575665484d8SDoug Ambrisko if (!cmd) { 576665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 577665484d8SDoug Ambrisko return -ENOMEM; 578665484d8SDoug Ambrisko } 579665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 580665484d8SDoug Ambrisko 581665484d8SDoug Ambrisko if (mrsas_alloc_evt_log_info_cmd(sc) != SUCCESS) { 582665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate evt log info cmd\n"); 583665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 584665484d8SDoug Ambrisko return -ENOMEM; 585665484d8SDoug Ambrisko } 586665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 587665484d8SDoug Ambrisko 588665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 589665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 590665484d8SDoug Ambrisko dcmd->sge_count = 1; 591e34a057cSAlfredo Dal'Ava Junior dcmd->flags = htole16(MFI_FRAME_DIR_READ); 592665484d8SDoug Ambrisko dcmd->timeout = 0; 593665484d8SDoug Ambrisko dcmd->pad_0 = 0; 594e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(sizeof(struct mrsas_evt_log_info)); 595e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_CTRL_EVENT_GET_INFO); 596e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32(sc->el_info_phys_addr & 0xFFFFFFFF); 597e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(sizeof(struct mrsas_evt_log_info)); 598665484d8SDoug Ambrisko 599f0c7594bSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 600f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 601f0c7594bSKashyap D Desai goto dcmd_timeout; 602665484d8SDoug Ambrisko 603f0c7594bSKashyap D Desai do_ocr = 0; 604665484d8SDoug Ambrisko /* 605665484d8SDoug Ambrisko * Copy the data back into callers buffer 606665484d8SDoug Ambrisko */ 607665484d8SDoug Ambrisko memcpy(eli, sc->el_info_mem, sizeof(struct mrsas_evt_log_info)); 608665484d8SDoug Ambrisko mrsas_free_evt_log_info_cmd(sc); 609f0c7594bSKashyap D Desai 610f0c7594bSKashyap D Desai dcmd_timeout: 611f0c7594bSKashyap D Desai if (do_ocr) 612f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 613f0c7594bSKashyap D Desai else 614665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 615665484d8SDoug Ambrisko 616f0c7594bSKashyap D Desai return retcode; 617665484d8SDoug Ambrisko } 618665484d8SDoug Ambrisko 6198e727371SKashyap D Desai /* 620665484d8SDoug Ambrisko * mrsas_register_aen: Register for asynchronous event notification 621665484d8SDoug Ambrisko * @sc: Adapter soft state 622665484d8SDoug Ambrisko * @seq_num: Starting sequence number 623665484d8SDoug Ambrisko * @class_locale: Class of the event 6248e727371SKashyap D Desai * 625665484d8SDoug Ambrisko * This function subscribes for events beyond the @seq_num 626665484d8SDoug Ambrisko * and type @class_locale. 627665484d8SDoug Ambrisko * 6288e727371SKashyap D Desai */ 629665484d8SDoug Ambrisko static int 630665484d8SDoug Ambrisko mrsas_register_aen(struct mrsas_softc *sc, u_int32_t seq_num, 631665484d8SDoug Ambrisko u_int32_t class_locale_word) 632665484d8SDoug Ambrisko { 633665484d8SDoug Ambrisko int ret_val; 634665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 635665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 636665484d8SDoug Ambrisko union mrsas_evt_class_locale curr_aen; 637665484d8SDoug Ambrisko union mrsas_evt_class_locale prev_aen; 638665484d8SDoug Ambrisko 639665484d8SDoug Ambrisko /* 640665484d8SDoug Ambrisko * If there an AEN pending already (aen_cmd), check if the 6418e727371SKashyap D Desai * class_locale of that pending AEN is inclusive of the new AEN 6428e727371SKashyap D Desai * request we currently have. If it is, then we don't have to do 6438e727371SKashyap D Desai * anything. In other words, whichever events the current AEN request 6448e727371SKashyap D Desai * is subscribing to, have already been subscribed to. If the old_cmd 6458e727371SKashyap D Desai * is _not_ inclusive, then we have to abort that command, form a 6468e727371SKashyap D Desai * class_locale that is superset of both old and current and re-issue 6478e727371SKashyap D Desai * to the FW 6488e727371SKashyap D Desai */ 649665484d8SDoug Ambrisko 650665484d8SDoug Ambrisko curr_aen.word = class_locale_word; 651665484d8SDoug Ambrisko 652665484d8SDoug Ambrisko if (sc->aen_cmd) { 653e34a057cSAlfredo Dal'Ava Junior prev_aen.word = le32toh(sc->aen_cmd->frame->dcmd.mbox.w[1]); 654665484d8SDoug Ambrisko 655665484d8SDoug Ambrisko /* 656665484d8SDoug Ambrisko * A class whose enum value is smaller is inclusive of all 657665484d8SDoug Ambrisko * higher values. If a PROGRESS (= -1) was previously 658665484d8SDoug Ambrisko * registered, then a new registration requests for higher 659665484d8SDoug Ambrisko * classes need not be sent to FW. They are automatically 6608e727371SKashyap D Desai * included. Locale numbers don't have such hierarchy. They 6618e727371SKashyap D Desai * are bitmap values 662665484d8SDoug Ambrisko */ 663665484d8SDoug Ambrisko if ((prev_aen.members.class <= curr_aen.members.class) && 664665484d8SDoug Ambrisko !((prev_aen.members.locale & curr_aen.members.locale) ^ 665665484d8SDoug Ambrisko curr_aen.members.locale)) { 666665484d8SDoug Ambrisko /* 667665484d8SDoug Ambrisko * Previously issued event registration includes 668665484d8SDoug Ambrisko * current request. Nothing to do. 669665484d8SDoug Ambrisko */ 670665484d8SDoug Ambrisko return 0; 671665484d8SDoug Ambrisko } else { 672665484d8SDoug Ambrisko curr_aen.members.locale |= prev_aen.members.locale; 673665484d8SDoug Ambrisko 674665484d8SDoug Ambrisko if (prev_aen.members.class < curr_aen.members.class) 675665484d8SDoug Ambrisko curr_aen.members.class = prev_aen.members.class; 676665484d8SDoug Ambrisko 677665484d8SDoug Ambrisko sc->aen_cmd->abort_aen = 1; 678665484d8SDoug Ambrisko ret_val = mrsas_issue_blocked_abort_cmd(sc, 679665484d8SDoug Ambrisko sc->aen_cmd); 680665484d8SDoug Ambrisko 681665484d8SDoug Ambrisko if (ret_val) { 682731b7561SKashyap D Desai printf("mrsas: Failed to abort previous AEN command\n"); 683665484d8SDoug Ambrisko return ret_val; 684c2a20ff9SKashyap D Desai } else 685c2a20ff9SKashyap D Desai sc->aen_cmd = NULL; 686665484d8SDoug Ambrisko } 687665484d8SDoug Ambrisko } 688665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 689665484d8SDoug Ambrisko if (!cmd) 690731b7561SKashyap D Desai return ENOMEM; 691665484d8SDoug Ambrisko 692665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 693665484d8SDoug Ambrisko 694665484d8SDoug Ambrisko memset(sc->evt_detail_mem, 0, sizeof(struct mrsas_evt_detail)); 695665484d8SDoug Ambrisko 696665484d8SDoug Ambrisko /* 697665484d8SDoug Ambrisko * Prepare DCMD for aen registration 698665484d8SDoug Ambrisko */ 699665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 700665484d8SDoug Ambrisko 701665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 702665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 703665484d8SDoug Ambrisko dcmd->sge_count = 1; 704e34a057cSAlfredo Dal'Ava Junior dcmd->flags = htole16(MFI_FRAME_DIR_READ); 705665484d8SDoug Ambrisko dcmd->timeout = 0; 706665484d8SDoug Ambrisko dcmd->pad_0 = 0; 707e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(sizeof(struct mrsas_evt_detail)); 708e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_CTRL_EVENT_WAIT); 709e34a057cSAlfredo Dal'Ava Junior dcmd->mbox.w[0] = htole32(seq_num); 710665484d8SDoug Ambrisko sc->last_seq_num = seq_num; 711e34a057cSAlfredo Dal'Ava Junior dcmd->mbox.w[1] = htole32(curr_aen.word); 712e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32((u_int32_t)sc->evt_detail_phys_addr & 0xFFFFFFFF); 713e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(sizeof(struct mrsas_evt_detail)); 714665484d8SDoug Ambrisko 715665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) { 716665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 717665484d8SDoug Ambrisko return 0; 718665484d8SDoug Ambrisko } 719665484d8SDoug Ambrisko /* 720665484d8SDoug Ambrisko * Store reference to the cmd used to register for AEN. When an 721665484d8SDoug Ambrisko * application wants us to register for AEN, we have to abort this 722665484d8SDoug Ambrisko * cmd and re-register with a new EVENT LOCALE supplied by that app 723665484d8SDoug Ambrisko */ 724665484d8SDoug Ambrisko sc->aen_cmd = cmd; 725665484d8SDoug Ambrisko 726665484d8SDoug Ambrisko /* 7278e727371SKashyap D Desai * Issue the aen registration frame 728665484d8SDoug Ambrisko */ 729665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 730665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue AEN DCMD command.\n"); 731665484d8SDoug Ambrisko return (1); 732665484d8SDoug Ambrisko } 733665484d8SDoug Ambrisko return 0; 734665484d8SDoug Ambrisko } 7358e727371SKashyap D Desai 7368e727371SKashyap D Desai /* 7378e727371SKashyap D Desai * mrsas_start_aen: Subscribes to AEN during driver load time 738665484d8SDoug Ambrisko * @instance: Adapter soft state 739665484d8SDoug Ambrisko */ 7408e727371SKashyap D Desai static int 7418e727371SKashyap D Desai mrsas_start_aen(struct mrsas_softc *sc) 742665484d8SDoug Ambrisko { 743665484d8SDoug Ambrisko struct mrsas_evt_log_info eli; 744665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 745665484d8SDoug Ambrisko 746665484d8SDoug Ambrisko /* Get the latest sequence number from FW */ 747665484d8SDoug Ambrisko 748665484d8SDoug Ambrisko memset(&eli, 0, sizeof(eli)); 749665484d8SDoug Ambrisko 750665484d8SDoug Ambrisko if (mrsas_get_seq_num(sc, &eli)) 751665484d8SDoug Ambrisko return -1; 752665484d8SDoug Ambrisko 753665484d8SDoug Ambrisko /* Register AEN with FW for latest sequence number plus 1 */ 754665484d8SDoug Ambrisko class_locale.members.reserved = 0; 755665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 756665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 757665484d8SDoug Ambrisko 758665484d8SDoug Ambrisko return mrsas_register_aen(sc, eli.newest_seq_num + 1, 759665484d8SDoug Ambrisko class_locale.word); 760d18d1b47SKashyap D Desai 761665484d8SDoug Ambrisko } 762665484d8SDoug Ambrisko 7638e727371SKashyap D Desai /* 764d18d1b47SKashyap D Desai * mrsas_setup_msix: Allocate MSI-x vectors 7658e727371SKashyap D Desai * @sc: adapter soft state 766d18d1b47SKashyap D Desai */ 7678e727371SKashyap D Desai static int 7688e727371SKashyap D Desai mrsas_setup_msix(struct mrsas_softc *sc) 769d18d1b47SKashyap D Desai { 770d18d1b47SKashyap D Desai int i; 7718e727371SKashyap D Desai 772d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 773d18d1b47SKashyap D Desai sc->irq_context[i].sc = sc; 774d18d1b47SKashyap D Desai sc->irq_context[i].MSIxIndex = i; 775d18d1b47SKashyap D Desai sc->irq_id[i] = i + 1; 776d18d1b47SKashyap D Desai sc->mrsas_irq[i] = bus_alloc_resource_any 777d18d1b47SKashyap D Desai (sc->mrsas_dev, SYS_RES_IRQ, &sc->irq_id[i] 778d18d1b47SKashyap D Desai ,RF_ACTIVE); 779d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] == NULL) { 780d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Can't allocate MSI-x\n"); 781d18d1b47SKashyap D Desai goto irq_alloc_failed; 782d18d1b47SKashyap D Desai } 783d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, 784d18d1b47SKashyap D Desai sc->mrsas_irq[i], 785d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, 786d18d1b47SKashyap D Desai NULL, mrsas_isr, &sc->irq_context[i], 787d18d1b47SKashyap D Desai &sc->intr_handle[i])) { 788d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, 789d18d1b47SKashyap D Desai "Cannot set up MSI-x interrupt handler\n"); 790d18d1b47SKashyap D Desai goto irq_alloc_failed; 791d18d1b47SKashyap D Desai } 792d18d1b47SKashyap D Desai } 793d18d1b47SKashyap D Desai return SUCCESS; 794d18d1b47SKashyap D Desai 795d18d1b47SKashyap D Desai irq_alloc_failed: 796d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 797d18d1b47SKashyap D Desai return (FAIL); 798d18d1b47SKashyap D Desai } 799d18d1b47SKashyap D Desai 8008e727371SKashyap D Desai /* 801d18d1b47SKashyap D Desai * mrsas_allocate_msix: Setup MSI-x vectors 8028e727371SKashyap D Desai * @sc: adapter soft state 803d18d1b47SKashyap D Desai */ 8048e727371SKashyap D Desai static int 8058e727371SKashyap D Desai mrsas_allocate_msix(struct mrsas_softc *sc) 806d18d1b47SKashyap D Desai { 807d18d1b47SKashyap D Desai if (pci_alloc_msix(sc->mrsas_dev, &sc->msix_vectors) == 0) { 808d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Using MSI-X with %d number" 809d18d1b47SKashyap D Desai " of vectors\n", sc->msix_vectors); 810d18d1b47SKashyap D Desai } else { 811d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x setup failed\n"); 812d18d1b47SKashyap D Desai goto irq_alloc_failed; 813d18d1b47SKashyap D Desai } 814d18d1b47SKashyap D Desai return SUCCESS; 815d18d1b47SKashyap D Desai 816d18d1b47SKashyap D Desai irq_alloc_failed: 817d18d1b47SKashyap D Desai mrsas_teardown_intr(sc); 818d18d1b47SKashyap D Desai return (FAIL); 819d18d1b47SKashyap D Desai } 8208e727371SKashyap D Desai 8218e727371SKashyap D Desai /* 822665484d8SDoug Ambrisko * mrsas_attach: PCI entry point 8238e727371SKashyap D Desai * input: pointer to device struct 824665484d8SDoug Ambrisko * 8258e727371SKashyap D Desai * Performs setup of PCI and registers, initializes mutexes and linked lists, 8268e727371SKashyap D Desai * registers interrupts and CAM, and initializes the adapter/controller to 8278e727371SKashyap D Desai * its proper state. 828665484d8SDoug Ambrisko */ 8298e727371SKashyap D Desai static int 8308e727371SKashyap D Desai mrsas_attach(device_t dev) 831665484d8SDoug Ambrisko { 832665484d8SDoug Ambrisko struct mrsas_softc *sc = device_get_softc(dev); 8337aade8bfSKashyap D Desai uint32_t cmd, error; 834665484d8SDoug Ambrisko 8354bb0a4f0SKashyap D Desai memset(sc, 0, sizeof(struct mrsas_softc)); 8364bb0a4f0SKashyap D Desai 837665484d8SDoug Ambrisko /* Look up our softc and initialize its fields. */ 838665484d8SDoug Ambrisko sc->mrsas_dev = dev; 839665484d8SDoug Ambrisko sc->device_id = pci_get_device(dev); 840665484d8SDoug Ambrisko 8412909aab4SKashyap D Desai switch (sc->device_id) { 8422909aab4SKashyap D Desai case MRSAS_INVADER: 8432909aab4SKashyap D Desai case MRSAS_FURY: 8442909aab4SKashyap D Desai case MRSAS_INTRUDER: 8452909aab4SKashyap D Desai case MRSAS_INTRUDER_24: 8462909aab4SKashyap D Desai case MRSAS_CUTLASS_52: 8472909aab4SKashyap D Desai case MRSAS_CUTLASS_53: 848f9c63081SKashyap D Desai sc->mrsas_gen3_ctrl = 1; 8492909aab4SKashyap D Desai break; 8502909aab4SKashyap D Desai case MRSAS_VENTURA: 8512909aab4SKashyap D Desai case MRSAS_CRUSADER: 8522909aab4SKashyap D Desai case MRSAS_HARPOON: 8532909aab4SKashyap D Desai case MRSAS_TOMCAT: 8542909aab4SKashyap D Desai case MRSAS_VENTURA_4PORT: 8552909aab4SKashyap D Desai case MRSAS_CRUSADER_4PORT: 8567aade8bfSKashyap D Desai sc->is_ventura = true; 8572909aab4SKashyap D Desai break; 8582909aab4SKashyap D Desai case MRSAS_AERO_10E1: 8592909aab4SKashyap D Desai case MRSAS_AERO_10E5: 8602909aab4SKashyap D Desai device_printf(dev, "Adapter is in configurable secure mode\n"); 8612909aab4SKashyap D Desai case MRSAS_AERO_10E2: 8622909aab4SKashyap D Desai case MRSAS_AERO_10E6: 8632909aab4SKashyap D Desai sc->is_aero = true; 8642909aab4SKashyap D Desai break; 8652909aab4SKashyap D Desai case MRSAS_AERO_10E0: 8662909aab4SKashyap D Desai case MRSAS_AERO_10E3: 8672909aab4SKashyap D Desai case MRSAS_AERO_10E4: 8682909aab4SKashyap D Desai case MRSAS_AERO_10E7: 8692909aab4SKashyap D Desai device_printf(dev, "Adapter is in non-secure mode\n"); 8702909aab4SKashyap D Desai return SUCCESS; 871f9c63081SKashyap D Desai } 872f9c63081SKashyap D Desai 873665484d8SDoug Ambrisko mrsas_get_tunables(sc); 874665484d8SDoug Ambrisko 875665484d8SDoug Ambrisko /* 876665484d8SDoug Ambrisko * Set up PCI and registers 877665484d8SDoug Ambrisko */ 878665484d8SDoug Ambrisko cmd = pci_read_config(dev, PCIR_COMMAND, 2); 879665484d8SDoug Ambrisko /* Force the busmaster enable bit on. */ 880665484d8SDoug Ambrisko cmd |= PCIM_CMD_BUSMASTEREN; 881665484d8SDoug Ambrisko pci_write_config(dev, PCIR_COMMAND, cmd, 2); 882665484d8SDoug Ambrisko 8832909aab4SKashyap D Desai /* For Ventura/Aero system registers are mapped to BAR0 */ 8842909aab4SKashyap D Desai if (sc->is_ventura || sc->is_aero) 8857aade8bfSKashyap D Desai sc->reg_res_id = PCIR_BAR(0); /* BAR0 offset */ 8867aade8bfSKashyap D Desai else 8877aade8bfSKashyap D Desai sc->reg_res_id = PCIR_BAR(1); /* BAR1 offset */ 888665484d8SDoug Ambrisko 88943cd6160SJustin Hibbits if ((sc->reg_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 89043cd6160SJustin Hibbits &(sc->reg_res_id), RF_ACTIVE)) 891665484d8SDoug Ambrisko == NULL) { 892665484d8SDoug Ambrisko device_printf(dev, "Cannot allocate PCI registers\n"); 893665484d8SDoug Ambrisko goto attach_fail; 894665484d8SDoug Ambrisko } 895665484d8SDoug Ambrisko sc->bus_tag = rman_get_bustag(sc->reg_res); 896665484d8SDoug Ambrisko sc->bus_handle = rman_get_bushandle(sc->reg_res); 897665484d8SDoug Ambrisko 898665484d8SDoug Ambrisko /* Intialize mutexes */ 899665484d8SDoug Ambrisko mtx_init(&sc->sim_lock, "mrsas_sim_lock", NULL, MTX_DEF); 900665484d8SDoug Ambrisko mtx_init(&sc->pci_lock, "mrsas_pci_lock", NULL, MTX_DEF); 901665484d8SDoug Ambrisko mtx_init(&sc->io_lock, "mrsas_io_lock", NULL, MTX_DEF); 902665484d8SDoug Ambrisko mtx_init(&sc->aen_lock, "mrsas_aen_lock", NULL, MTX_DEF); 903665484d8SDoug Ambrisko mtx_init(&sc->ioctl_lock, "mrsas_ioctl_lock", NULL, MTX_SPIN); 904665484d8SDoug Ambrisko mtx_init(&sc->mpt_cmd_pool_lock, "mrsas_mpt_cmd_pool_lock", NULL, MTX_DEF); 905665484d8SDoug Ambrisko mtx_init(&sc->mfi_cmd_pool_lock, "mrsas_mfi_cmd_pool_lock", NULL, MTX_DEF); 906665484d8SDoug Ambrisko mtx_init(&sc->raidmap_lock, "mrsas_raidmap_lock", NULL, MTX_DEF); 907821df4b9SKashyap D Desai mtx_init(&sc->stream_lock, "mrsas_stream_lock", NULL, MTX_DEF); 908665484d8SDoug Ambrisko 909665484d8SDoug Ambrisko /* Intialize linked list */ 910665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mpt_cmd_list_head); 911665484d8SDoug Ambrisko TAILQ_INIT(&sc->mrsas_mfi_cmd_list_head); 912665484d8SDoug Ambrisko 913f5fb2237SKashyap D Desai mrsas_atomic_set(&sc->fw_outstanding, 0); 9148bb601acSKashyap D Desai mrsas_atomic_set(&sc->target_reset_outstanding, 0); 9153d273176SKashyap D Desai mrsas_atomic_set(&sc->prp_count, 0); 9163d273176SKashyap D Desai mrsas_atomic_set(&sc->sge_holes, 0); 917665484d8SDoug Ambrisko 918665484d8SDoug Ambrisko sc->io_cmds_highwater = 0; 919665484d8SDoug Ambrisko 920665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 921665484d8SDoug Ambrisko sc->UnevenSpanSupport = 0; 922665484d8SDoug Ambrisko 923d18d1b47SKashyap D Desai sc->msix_enable = 0; 924d18d1b47SKashyap D Desai 925665484d8SDoug Ambrisko /* Initialize Firmware */ 926665484d8SDoug Ambrisko if (mrsas_init_fw(sc) != SUCCESS) { 927665484d8SDoug Ambrisko goto attach_fail_fw; 928665484d8SDoug Ambrisko } 9298071588dSKashyap D Desai /* Register mrsas to CAM layer */ 930665484d8SDoug Ambrisko if ((mrsas_cam_attach(sc) != SUCCESS)) { 931665484d8SDoug Ambrisko goto attach_fail_cam; 932665484d8SDoug Ambrisko } 933665484d8SDoug Ambrisko /* Register IRQs */ 934665484d8SDoug Ambrisko if (mrsas_setup_irq(sc) != SUCCESS) { 935665484d8SDoug Ambrisko goto attach_fail_irq; 936665484d8SDoug Ambrisko } 937665484d8SDoug Ambrisko error = mrsas_kproc_create(mrsas_ocr_thread, sc, 938665484d8SDoug Ambrisko &sc->ocr_thread, 0, 0, "mrsas_ocr%d", 939665484d8SDoug Ambrisko device_get_unit(sc->mrsas_dev)); 940665484d8SDoug Ambrisko if (error) { 9418071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error %d starting OCR thread\n", error); 9428071588dSKashyap D Desai goto attach_fail_ocr_thread; 943665484d8SDoug Ambrisko } 944536094dcSKashyap D Desai /* 9458071588dSKashyap D Desai * After FW initialization and OCR thread creation 9468071588dSKashyap D Desai * we will defer the cdev creation, AEN setup on ICH callback 947536094dcSKashyap D Desai */ 9488071588dSKashyap D Desai sc->mrsas_ich.ich_func = mrsas_ich_startup; 9498071588dSKashyap D Desai sc->mrsas_ich.ich_arg = sc; 9508071588dSKashyap D Desai if (config_intrhook_establish(&sc->mrsas_ich) != 0) { 9518071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Config hook is already established\n"); 9528071588dSKashyap D Desai } 9538071588dSKashyap D Desai mrsas_setup_sysctl(sc); 9548071588dSKashyap D Desai return SUCCESS; 955536094dcSKashyap D Desai 9568071588dSKashyap D Desai attach_fail_ocr_thread: 9578071588dSKashyap D Desai if (sc->ocr_thread_active) 9588071588dSKashyap D Desai wakeup(&sc->ocr_chan); 959665484d8SDoug Ambrisko attach_fail_irq: 960665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 961665484d8SDoug Ambrisko attach_fail_cam: 962665484d8SDoug Ambrisko mrsas_cam_detach(sc); 963665484d8SDoug Ambrisko attach_fail_fw: 964d18d1b47SKashyap D Desai /* if MSIX vector is allocated and FW Init FAILED then release MSIX */ 965d18d1b47SKashyap D Desai if (sc->msix_enable == 1) 966d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 967665484d8SDoug Ambrisko mrsas_free_mem(sc); 968665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 969665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 970665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 971665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 972665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 973665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 974665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 975665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 976821df4b9SKashyap D Desai mtx_destroy(&sc->stream_lock); 977665484d8SDoug Ambrisko attach_fail: 978665484d8SDoug Ambrisko if (sc->reg_res) { 979665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, SYS_RES_MEMORY, 980665484d8SDoug Ambrisko sc->reg_res_id, sc->reg_res); 981665484d8SDoug Ambrisko } 982665484d8SDoug Ambrisko return (ENXIO); 983665484d8SDoug Ambrisko } 984665484d8SDoug Ambrisko 9858e727371SKashyap D Desai /* 9868071588dSKashyap D Desai * Interrupt config hook 9878071588dSKashyap D Desai */ 9888071588dSKashyap D Desai static void 9898071588dSKashyap D Desai mrsas_ich_startup(void *arg) 9908071588dSKashyap D Desai { 99179b4460bSKashyap D Desai int i = 0; 9928071588dSKashyap D Desai struct mrsas_softc *sc = (struct mrsas_softc *)arg; 9938071588dSKashyap D Desai 9948071588dSKashyap D Desai /* 9958071588dSKashyap D Desai * Intialize a counting Semaphore to take care no. of concurrent IOCTLs 9968071588dSKashyap D Desai */ 997731b7561SKashyap D Desai sema_init(&sc->ioctl_count_sema, MRSAS_MAX_IOCTL_CMDS, 9988071588dSKashyap D Desai IOCTL_SEMA_DESCRIPTION); 9998071588dSKashyap D Desai 10008071588dSKashyap D Desai /* Create a /dev entry for mrsas controller. */ 10018071588dSKashyap D Desai sc->mrsas_cdev = make_dev(&mrsas_cdevsw, device_get_unit(sc->mrsas_dev), UID_ROOT, 10028071588dSKashyap D Desai GID_OPERATOR, (S_IRUSR | S_IWUSR | S_IRGRP | S_IWGRP), "mrsas%u", 10038071588dSKashyap D Desai device_get_unit(sc->mrsas_dev)); 10048071588dSKashyap D Desai 10058071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) { 10068071588dSKashyap D Desai make_dev_alias_p(MAKEDEV_CHECKNAME, 10078071588dSKashyap D Desai &sc->mrsas_linux_emulator_cdev, sc->mrsas_cdev, 10088071588dSKashyap D Desai "megaraid_sas_ioctl_node"); 10098071588dSKashyap D Desai } 10108071588dSKashyap D Desai if (sc->mrsas_cdev) 10118071588dSKashyap D Desai sc->mrsas_cdev->si_drv1 = sc; 10128071588dSKashyap D Desai 10138071588dSKashyap D Desai /* 10148071588dSKashyap D Desai * Add this controller to mrsas_mgmt_info structure so that it can be 10158071588dSKashyap D Desai * exported to management applications 10168071588dSKashyap D Desai */ 10178071588dSKashyap D Desai if (device_get_unit(sc->mrsas_dev) == 0) 10188071588dSKashyap D Desai memset(&mrsas_mgmt_info, 0, sizeof(mrsas_mgmt_info)); 10198071588dSKashyap D Desai 10208071588dSKashyap D Desai mrsas_mgmt_info.count++; 10218071588dSKashyap D Desai mrsas_mgmt_info.sc_ptr[mrsas_mgmt_info.max_index] = sc; 10228071588dSKashyap D Desai mrsas_mgmt_info.max_index++; 10238071588dSKashyap D Desai 10248071588dSKashyap D Desai /* Enable Interrupts */ 10258071588dSKashyap D Desai mrsas_enable_intr(sc); 10268071588dSKashyap D Desai 102779b4460bSKashyap D Desai /* Call DCMD get_pd_info for all system PDs */ 102879b4460bSKashyap D Desai for (i = 0; i < MRSAS_MAX_PD; i++) { 102979b4460bSKashyap D Desai if ((sc->target_list[i].target_id != 0xffff) && 103079b4460bSKashyap D Desai sc->pd_info_mem) 103179b4460bSKashyap D Desai mrsas_get_pd_info(sc, sc->target_list[i].target_id); 103279b4460bSKashyap D Desai } 103379b4460bSKashyap D Desai 10348071588dSKashyap D Desai /* Initiate AEN (Asynchronous Event Notification) */ 10358071588dSKashyap D Desai if (mrsas_start_aen(sc)) { 10368071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Error: AEN registration FAILED !!! " 10378071588dSKashyap D Desai "Further events from the controller will not be communicated.\n" 10388071588dSKashyap D Desai "Either there is some problem in the controller" 10398071588dSKashyap D Desai "or the controller does not support AEN.\n" 10408071588dSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 10418071588dSKashyap D Desai } 10428071588dSKashyap D Desai if (sc->mrsas_ich.ich_arg != NULL) { 10438071588dSKashyap D Desai device_printf(sc->mrsas_dev, "Disestablish mrsas intr hook\n"); 10448071588dSKashyap D Desai config_intrhook_disestablish(&sc->mrsas_ich); 10458071588dSKashyap D Desai sc->mrsas_ich.ich_arg = NULL; 10468071588dSKashyap D Desai } 10478071588dSKashyap D Desai } 10488071588dSKashyap D Desai 10498071588dSKashyap D Desai /* 1050665484d8SDoug Ambrisko * mrsas_detach: De-allocates and teardown resources 10518e727371SKashyap D Desai * input: pointer to device struct 1052665484d8SDoug Ambrisko * 10538e727371SKashyap D Desai * This function is the entry point for device disconnect and detach. 10548e727371SKashyap D Desai * It performs memory de-allocations, shutdown of the controller and various 1055665484d8SDoug Ambrisko * teardown and destroy resource functions. 1056665484d8SDoug Ambrisko */ 10578e727371SKashyap D Desai static int 10588e727371SKashyap D Desai mrsas_detach(device_t dev) 1059665484d8SDoug Ambrisko { 1060665484d8SDoug Ambrisko struct mrsas_softc *sc; 1061665484d8SDoug Ambrisko int i = 0; 1062665484d8SDoug Ambrisko 1063665484d8SDoug Ambrisko sc = device_get_softc(dev); 1064665484d8SDoug Ambrisko sc->remove_in_progress = 1; 1065536094dcSKashyap D Desai 1066839ee025SKashyap D Desai /* Destroy the character device so no other IOCTL will be handled */ 10678071588dSKashyap D Desai if ((device_get_unit(dev) == 0) && sc->mrsas_linux_emulator_cdev) 10688071588dSKashyap D Desai destroy_dev(sc->mrsas_linux_emulator_cdev); 1069839ee025SKashyap D Desai destroy_dev(sc->mrsas_cdev); 1070839ee025SKashyap D Desai 1071536094dcSKashyap D Desai /* 1072536094dcSKashyap D Desai * Take the instance off the instance array. Note that we will not 1073536094dcSKashyap D Desai * decrement the max_index. We let this array be sparse array 1074536094dcSKashyap D Desai */ 1075536094dcSKashyap D Desai for (i = 0; i < mrsas_mgmt_info.max_index; i++) { 1076536094dcSKashyap D Desai if (mrsas_mgmt_info.sc_ptr[i] == sc) { 1077536094dcSKashyap D Desai mrsas_mgmt_info.count--; 1078536094dcSKashyap D Desai mrsas_mgmt_info.sc_ptr[i] = NULL; 1079536094dcSKashyap D Desai break; 1080536094dcSKashyap D Desai } 1081536094dcSKashyap D Desai } 1082536094dcSKashyap D Desai 1083665484d8SDoug Ambrisko if (sc->ocr_thread_active) 1084665484d8SDoug Ambrisko wakeup(&sc->ocr_chan); 1085665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1086665484d8SDoug Ambrisko i++; 1087665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1088665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1089f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1090665484d8SDoug Ambrisko } 1091665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1092665484d8SDoug Ambrisko } 1093665484d8SDoug Ambrisko i = 0; 1094665484d8SDoug Ambrisko while (sc->ocr_thread_active) { 1095665484d8SDoug Ambrisko i++; 1096665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1097665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1098665484d8SDoug Ambrisko "[%2d]waiting for " 1099665484d8SDoug Ambrisko "mrsas_ocr thread to quit ocr %d\n", i, 1100665484d8SDoug Ambrisko sc->ocr_thread_active); 1101665484d8SDoug Ambrisko } 1102665484d8SDoug Ambrisko pause("mr_shutdown", hz); 1103665484d8SDoug Ambrisko } 1104665484d8SDoug Ambrisko mrsas_flush_cache(sc); 1105665484d8SDoug Ambrisko mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN); 1106665484d8SDoug Ambrisko mrsas_disable_intr(sc); 1107821df4b9SKashyap D Desai 11082909aab4SKashyap D Desai if ((sc->is_ventura || sc->is_aero) && sc->streamDetectByLD) { 1109821df4b9SKashyap D Desai for (i = 0; i < MAX_LOGICAL_DRIVES_EXT; ++i) 1110821df4b9SKashyap D Desai free(sc->streamDetectByLD[i], M_MRSAS); 1111821df4b9SKashyap D Desai free(sc->streamDetectByLD, M_MRSAS); 1112821df4b9SKashyap D Desai sc->streamDetectByLD = NULL; 1113821df4b9SKashyap D Desai } 1114821df4b9SKashyap D Desai 1115665484d8SDoug Ambrisko mrsas_cam_detach(sc); 1116665484d8SDoug Ambrisko mrsas_teardown_intr(sc); 1117665484d8SDoug Ambrisko mrsas_free_mem(sc); 1118665484d8SDoug Ambrisko mtx_destroy(&sc->sim_lock); 1119665484d8SDoug Ambrisko mtx_destroy(&sc->aen_lock); 1120665484d8SDoug Ambrisko mtx_destroy(&sc->pci_lock); 1121665484d8SDoug Ambrisko mtx_destroy(&sc->io_lock); 1122665484d8SDoug Ambrisko mtx_destroy(&sc->ioctl_lock); 1123665484d8SDoug Ambrisko mtx_destroy(&sc->mpt_cmd_pool_lock); 1124665484d8SDoug Ambrisko mtx_destroy(&sc->mfi_cmd_pool_lock); 1125665484d8SDoug Ambrisko mtx_destroy(&sc->raidmap_lock); 1126821df4b9SKashyap D Desai mtx_destroy(&sc->stream_lock); 1127839ee025SKashyap D Desai 1128839ee025SKashyap D Desai /* Wait for all the semaphores to be released */ 1129731b7561SKashyap D Desai while (sema_value(&sc->ioctl_count_sema) != MRSAS_MAX_IOCTL_CMDS) 1130839ee025SKashyap D Desai pause("mr_shutdown", hz); 1131839ee025SKashyap D Desai 1132839ee025SKashyap D Desai /* Destroy the counting semaphore created for Ioctl */ 1133839ee025SKashyap D Desai sema_destroy(&sc->ioctl_count_sema); 1134839ee025SKashyap D Desai 1135665484d8SDoug Ambrisko if (sc->reg_res) { 1136665484d8SDoug Ambrisko bus_release_resource(sc->mrsas_dev, 1137665484d8SDoug Ambrisko SYS_RES_MEMORY, sc->reg_res_id, sc->reg_res); 1138665484d8SDoug Ambrisko } 1139665484d8SDoug Ambrisko if (sc->sysctl_tree != NULL) 1140665484d8SDoug Ambrisko sysctl_ctx_free(&sc->sysctl_ctx); 1141839ee025SKashyap D Desai 1142665484d8SDoug Ambrisko return (0); 1143665484d8SDoug Ambrisko } 1144665484d8SDoug Ambrisko 1145f28ecf2bSAndriy Gapon static int 1146f28ecf2bSAndriy Gapon mrsas_shutdown(device_t dev) 1147f28ecf2bSAndriy Gapon { 1148f28ecf2bSAndriy Gapon struct mrsas_softc *sc; 1149f28ecf2bSAndriy Gapon int i; 1150f28ecf2bSAndriy Gapon 1151f28ecf2bSAndriy Gapon sc = device_get_softc(dev); 1152f28ecf2bSAndriy Gapon sc->remove_in_progress = 1; 1153879e0604SMateusz Guzik if (!KERNEL_PANICKED()) { 1154f28ecf2bSAndriy Gapon if (sc->ocr_thread_active) 1155f28ecf2bSAndriy Gapon wakeup(&sc->ocr_chan); 1156f28ecf2bSAndriy Gapon i = 0; 1157f28ecf2bSAndriy Gapon while (sc->reset_in_progress && i < 15) { 1158f28ecf2bSAndriy Gapon i++; 1159f28ecf2bSAndriy Gapon if ((i % MRSAS_RESET_NOTICE_INTERVAL) == 0) { 1160f28ecf2bSAndriy Gapon mrsas_dprint(sc, MRSAS_INFO, 1161f28ecf2bSAndriy Gapon "[%2d]waiting for OCR to be finished " 1162f28ecf2bSAndriy Gapon "from %s\n", i, __func__); 1163f28ecf2bSAndriy Gapon } 1164f28ecf2bSAndriy Gapon pause("mr_shutdown", hz); 1165f28ecf2bSAndriy Gapon } 1166f28ecf2bSAndriy Gapon if (sc->reset_in_progress) { 1167f28ecf2bSAndriy Gapon mrsas_dprint(sc, MRSAS_INFO, 1168f28ecf2bSAndriy Gapon "gave up waiting for OCR to be finished\n"); 1169*79c4c4beSChandrakanth Patil return (0); 1170f28ecf2bSAndriy Gapon } 1171f28ecf2bSAndriy Gapon } 1172f28ecf2bSAndriy Gapon 1173f28ecf2bSAndriy Gapon mrsas_flush_cache(sc); 1174f28ecf2bSAndriy Gapon mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN); 1175f28ecf2bSAndriy Gapon mrsas_disable_intr(sc); 1176f28ecf2bSAndriy Gapon return (0); 1177f28ecf2bSAndriy Gapon } 1178f28ecf2bSAndriy Gapon 11798e727371SKashyap D Desai /* 1180665484d8SDoug Ambrisko * mrsas_free_mem: Frees allocated memory 1181665484d8SDoug Ambrisko * input: Adapter instance soft state 1182665484d8SDoug Ambrisko * 1183665484d8SDoug Ambrisko * This function is called from mrsas_detach() to free previously allocated 1184665484d8SDoug Ambrisko * memory. 1185665484d8SDoug Ambrisko */ 11868e727371SKashyap D Desai void 11878e727371SKashyap D Desai mrsas_free_mem(struct mrsas_softc *sc) 1188665484d8SDoug Ambrisko { 1189665484d8SDoug Ambrisko int i; 11902a1d3bcdSKashyap D Desai u_int32_t max_fw_cmds; 1191665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 1192665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 1193665484d8SDoug Ambrisko 1194665484d8SDoug Ambrisko /* 1195665484d8SDoug Ambrisko * Free RAID map memory 1196665484d8SDoug Ambrisko */ 11978e727371SKashyap D Desai for (i = 0; i < 2; i++) { 1198665484d8SDoug Ambrisko if (sc->raidmap_phys_addr[i]) 1199665484d8SDoug Ambrisko bus_dmamap_unload(sc->raidmap_tag[i], sc->raidmap_dmamap[i]); 1200665484d8SDoug Ambrisko if (sc->raidmap_mem[i] != NULL) 1201665484d8SDoug Ambrisko bus_dmamem_free(sc->raidmap_tag[i], sc->raidmap_mem[i], sc->raidmap_dmamap[i]); 1202665484d8SDoug Ambrisko if (sc->raidmap_tag[i] != NULL) 1203665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->raidmap_tag[i]); 12044799d485SKashyap D Desai 12054799d485SKashyap D Desai if (sc->ld_drv_map[i] != NULL) 12064799d485SKashyap D Desai free(sc->ld_drv_map[i], M_MRSAS); 1207665484d8SDoug Ambrisko } 1208a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 1209a688fcd0SKashyap D Desai if (sc->jbodmap_phys_addr[i]) 1210a688fcd0SKashyap D Desai bus_dmamap_unload(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i]); 1211a688fcd0SKashyap D Desai if (sc->jbodmap_mem[i] != NULL) 1212a688fcd0SKashyap D Desai bus_dmamem_free(sc->jbodmap_tag[i], sc->jbodmap_mem[i], sc->jbodmap_dmamap[i]); 1213a688fcd0SKashyap D Desai if (sc->jbodmap_tag[i] != NULL) 1214a688fcd0SKashyap D Desai bus_dma_tag_destroy(sc->jbodmap_tag[i]); 1215a688fcd0SKashyap D Desai } 1216665484d8SDoug Ambrisko /* 1217453130d9SPedro F. Giffuni * Free version buffer memory 1218665484d8SDoug Ambrisko */ 1219665484d8SDoug Ambrisko if (sc->verbuf_phys_addr) 1220665484d8SDoug Ambrisko bus_dmamap_unload(sc->verbuf_tag, sc->verbuf_dmamap); 1221665484d8SDoug Ambrisko if (sc->verbuf_mem != NULL) 1222665484d8SDoug Ambrisko bus_dmamem_free(sc->verbuf_tag, sc->verbuf_mem, sc->verbuf_dmamap); 1223665484d8SDoug Ambrisko if (sc->verbuf_tag != NULL) 1224665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->verbuf_tag); 1225665484d8SDoug Ambrisko 1226665484d8SDoug Ambrisko /* 1227665484d8SDoug Ambrisko * Free sense buffer memory 1228665484d8SDoug Ambrisko */ 1229665484d8SDoug Ambrisko if (sc->sense_phys_addr) 1230665484d8SDoug Ambrisko bus_dmamap_unload(sc->sense_tag, sc->sense_dmamap); 1231665484d8SDoug Ambrisko if (sc->sense_mem != NULL) 1232665484d8SDoug Ambrisko bus_dmamem_free(sc->sense_tag, sc->sense_mem, sc->sense_dmamap); 1233665484d8SDoug Ambrisko if (sc->sense_tag != NULL) 1234665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->sense_tag); 1235665484d8SDoug Ambrisko 1236665484d8SDoug Ambrisko /* 1237665484d8SDoug Ambrisko * Free chain frame memory 1238665484d8SDoug Ambrisko */ 1239665484d8SDoug Ambrisko if (sc->chain_frame_phys_addr) 1240665484d8SDoug Ambrisko bus_dmamap_unload(sc->chain_frame_tag, sc->chain_frame_dmamap); 1241665484d8SDoug Ambrisko if (sc->chain_frame_mem != NULL) 1242665484d8SDoug Ambrisko bus_dmamem_free(sc->chain_frame_tag, sc->chain_frame_mem, sc->chain_frame_dmamap); 1243665484d8SDoug Ambrisko if (sc->chain_frame_tag != NULL) 1244665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->chain_frame_tag); 1245665484d8SDoug Ambrisko 1246665484d8SDoug Ambrisko /* 1247665484d8SDoug Ambrisko * Free IO Request memory 1248665484d8SDoug Ambrisko */ 1249665484d8SDoug Ambrisko if (sc->io_request_phys_addr) 1250665484d8SDoug Ambrisko bus_dmamap_unload(sc->io_request_tag, sc->io_request_dmamap); 1251665484d8SDoug Ambrisko if (sc->io_request_mem != NULL) 1252665484d8SDoug Ambrisko bus_dmamem_free(sc->io_request_tag, sc->io_request_mem, sc->io_request_dmamap); 1253665484d8SDoug Ambrisko if (sc->io_request_tag != NULL) 1254665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->io_request_tag); 1255665484d8SDoug Ambrisko 1256665484d8SDoug Ambrisko /* 1257665484d8SDoug Ambrisko * Free Reply Descriptor memory 1258665484d8SDoug Ambrisko */ 1259665484d8SDoug Ambrisko if (sc->reply_desc_phys_addr) 1260665484d8SDoug Ambrisko bus_dmamap_unload(sc->reply_desc_tag, sc->reply_desc_dmamap); 1261665484d8SDoug Ambrisko if (sc->reply_desc_mem != NULL) 1262665484d8SDoug Ambrisko bus_dmamem_free(sc->reply_desc_tag, sc->reply_desc_mem, sc->reply_desc_dmamap); 1263665484d8SDoug Ambrisko if (sc->reply_desc_tag != NULL) 1264665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->reply_desc_tag); 1265665484d8SDoug Ambrisko 1266665484d8SDoug Ambrisko /* 1267665484d8SDoug Ambrisko * Free event detail memory 1268665484d8SDoug Ambrisko */ 1269665484d8SDoug Ambrisko if (sc->evt_detail_phys_addr) 1270665484d8SDoug Ambrisko bus_dmamap_unload(sc->evt_detail_tag, sc->evt_detail_dmamap); 1271665484d8SDoug Ambrisko if (sc->evt_detail_mem != NULL) 1272665484d8SDoug Ambrisko bus_dmamem_free(sc->evt_detail_tag, sc->evt_detail_mem, sc->evt_detail_dmamap); 1273665484d8SDoug Ambrisko if (sc->evt_detail_tag != NULL) 1274665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->evt_detail_tag); 1275665484d8SDoug Ambrisko 1276665484d8SDoug Ambrisko /* 127779b4460bSKashyap D Desai * Free PD info memory 127879b4460bSKashyap D Desai */ 127979b4460bSKashyap D Desai if (sc->pd_info_phys_addr) 128079b4460bSKashyap D Desai bus_dmamap_unload(sc->pd_info_tag, sc->pd_info_dmamap); 128179b4460bSKashyap D Desai if (sc->pd_info_mem != NULL) 128279b4460bSKashyap D Desai bus_dmamem_free(sc->pd_info_tag, sc->pd_info_mem, sc->pd_info_dmamap); 128379b4460bSKashyap D Desai if (sc->pd_info_tag != NULL) 128479b4460bSKashyap D Desai bus_dma_tag_destroy(sc->pd_info_tag); 128579b4460bSKashyap D Desai 128679b4460bSKashyap D Desai /* 1287665484d8SDoug Ambrisko * Free MFI frames 1288665484d8SDoug Ambrisko */ 1289665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1290665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1291665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[i]; 1292665484d8SDoug Ambrisko mrsas_free_frame(sc, mfi_cmd); 1293665484d8SDoug Ambrisko } 1294665484d8SDoug Ambrisko } 1295665484d8SDoug Ambrisko if (sc->mficmd_frame_tag != NULL) 1296665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mficmd_frame_tag); 1297665484d8SDoug Ambrisko 1298665484d8SDoug Ambrisko /* 1299665484d8SDoug Ambrisko * Free MPT internal command list 1300665484d8SDoug Ambrisko */ 13012a1d3bcdSKashyap D Desai max_fw_cmds = sc->max_fw_cmds; 1302665484d8SDoug Ambrisko if (sc->mpt_cmd_list) { 13032a1d3bcdSKashyap D Desai for (i = 0; i < max_fw_cmds; i++) { 1304665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 1305665484d8SDoug Ambrisko bus_dmamap_destroy(sc->data_tag, mpt_cmd->data_dmamap); 1306665484d8SDoug Ambrisko free(sc->mpt_cmd_list[i], M_MRSAS); 1307665484d8SDoug Ambrisko } 1308665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 1309665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 1310665484d8SDoug Ambrisko } 1311665484d8SDoug Ambrisko /* 1312665484d8SDoug Ambrisko * Free MFI internal command list 1313665484d8SDoug Ambrisko */ 1314665484d8SDoug Ambrisko 1315665484d8SDoug Ambrisko if (sc->mfi_cmd_list) { 1316665484d8SDoug Ambrisko for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) { 1317665484d8SDoug Ambrisko free(sc->mfi_cmd_list[i], M_MRSAS); 1318665484d8SDoug Ambrisko } 1319665484d8SDoug Ambrisko free(sc->mfi_cmd_list, M_MRSAS); 1320665484d8SDoug Ambrisko sc->mfi_cmd_list = NULL; 1321665484d8SDoug Ambrisko } 1322665484d8SDoug Ambrisko /* 1323665484d8SDoug Ambrisko * Free request descriptor memory 1324665484d8SDoug Ambrisko */ 1325665484d8SDoug Ambrisko free(sc->req_desc, M_MRSAS); 1326665484d8SDoug Ambrisko sc->req_desc = NULL; 1327665484d8SDoug Ambrisko 1328665484d8SDoug Ambrisko /* 1329665484d8SDoug Ambrisko * Destroy parent tag 1330665484d8SDoug Ambrisko */ 1331665484d8SDoug Ambrisko if (sc->mrsas_parent_tag != NULL) 1332665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->mrsas_parent_tag); 1333af51c29fSKashyap D Desai 1334af51c29fSKashyap D Desai /* 1335af51c29fSKashyap D Desai * Free ctrl_info memory 1336af51c29fSKashyap D Desai */ 1337af51c29fSKashyap D Desai if (sc->ctrl_info != NULL) 1338af51c29fSKashyap D Desai free(sc->ctrl_info, M_MRSAS); 1339665484d8SDoug Ambrisko } 1340665484d8SDoug Ambrisko 13418e727371SKashyap D Desai /* 1342665484d8SDoug Ambrisko * mrsas_teardown_intr: Teardown interrupt 1343665484d8SDoug Ambrisko * input: Adapter instance soft state 1344665484d8SDoug Ambrisko * 13458e727371SKashyap D Desai * This function is called from mrsas_detach() to teardown and release bus 13468e727371SKashyap D Desai * interrupt resourse. 1347665484d8SDoug Ambrisko */ 13488e727371SKashyap D Desai void 13498e727371SKashyap D Desai mrsas_teardown_intr(struct mrsas_softc *sc) 1350665484d8SDoug Ambrisko { 1351d18d1b47SKashyap D Desai int i; 13528e727371SKashyap D Desai 1353d18d1b47SKashyap D Desai if (!sc->msix_enable) { 1354d18d1b47SKashyap D Desai if (sc->intr_handle[0]) 1355d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[0], sc->intr_handle[0]); 1356d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] != NULL) 13578e727371SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 13588e727371SKashyap D Desai sc->irq_id[0], sc->mrsas_irq[0]); 1359d18d1b47SKashyap D Desai sc->intr_handle[0] = NULL; 1360d18d1b47SKashyap D Desai } else { 1361d18d1b47SKashyap D Desai for (i = 0; i < sc->msix_vectors; i++) { 1362d18d1b47SKashyap D Desai if (sc->intr_handle[i]) 1363d18d1b47SKashyap D Desai bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[i], 1364d18d1b47SKashyap D Desai sc->intr_handle[i]); 1365d18d1b47SKashyap D Desai 1366d18d1b47SKashyap D Desai if (sc->mrsas_irq[i] != NULL) 1367d18d1b47SKashyap D Desai bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ, 1368d18d1b47SKashyap D Desai sc->irq_id[i], sc->mrsas_irq[i]); 1369d18d1b47SKashyap D Desai 1370d18d1b47SKashyap D Desai sc->intr_handle[i] = NULL; 1371d18d1b47SKashyap D Desai } 1372d18d1b47SKashyap D Desai pci_release_msi(sc->mrsas_dev); 1373d18d1b47SKashyap D Desai } 1374d18d1b47SKashyap D Desai 1375665484d8SDoug Ambrisko } 1376665484d8SDoug Ambrisko 13778e727371SKashyap D Desai /* 1378665484d8SDoug Ambrisko * mrsas_suspend: Suspend entry point 1379665484d8SDoug Ambrisko * input: Device struct pointer 1380665484d8SDoug Ambrisko * 1381665484d8SDoug Ambrisko * This function is the entry point for system suspend from the OS. 1382665484d8SDoug Ambrisko */ 13838e727371SKashyap D Desai static int 13848e727371SKashyap D Desai mrsas_suspend(device_t dev) 1385665484d8SDoug Ambrisko { 13864bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1387665484d8SDoug Ambrisko return (0); 1388665484d8SDoug Ambrisko } 1389665484d8SDoug Ambrisko 13908e727371SKashyap D Desai /* 1391665484d8SDoug Ambrisko * mrsas_resume: Resume entry point 1392665484d8SDoug Ambrisko * input: Device struct pointer 1393665484d8SDoug Ambrisko * 1394665484d8SDoug Ambrisko * This function is the entry point for system resume from the OS. 1395665484d8SDoug Ambrisko */ 13968e727371SKashyap D Desai static int 13978e727371SKashyap D Desai mrsas_resume(device_t dev) 1398665484d8SDoug Ambrisko { 13994bb0a4f0SKashyap D Desai /* This will be filled when the driver will have hibernation support */ 1400665484d8SDoug Ambrisko return (0); 1401665484d8SDoug Ambrisko } 1402665484d8SDoug Ambrisko 14035844115eSKashyap D Desai /** 14045844115eSKashyap D Desai * mrsas_get_softc_instance: Find softc instance based on cmd type 14055844115eSKashyap D Desai * 14065844115eSKashyap D Desai * This function will return softc instance based on cmd type. 14075844115eSKashyap D Desai * In some case, application fire ioctl on required management instance and 14085844115eSKashyap D Desai * do not provide host_no. Use cdev->si_drv1 to get softc instance for those 14095844115eSKashyap D Desai * case, else get the softc instance from host_no provided by application in 14105844115eSKashyap D Desai * user data. 14115844115eSKashyap D Desai */ 14125844115eSKashyap D Desai 14135844115eSKashyap D Desai static struct mrsas_softc * 14145844115eSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, u_long cmd, caddr_t arg) 14155844115eSKashyap D Desai { 14165844115eSKashyap D Desai struct mrsas_softc *sc = NULL; 14175844115eSKashyap D Desai struct mrsas_iocpacket *user_ioc = (struct mrsas_iocpacket *)arg; 1418dbcc81dfSKashyap D Desai 14195844115eSKashyap D Desai if (cmd == MRSAS_IOC_GET_PCI_INFO) { 14205844115eSKashyap D Desai sc = dev->si_drv1; 14215844115eSKashyap D Desai } else { 1422dbcc81dfSKashyap D Desai /* 1423dbcc81dfSKashyap D Desai * get the Host number & the softc from data sent by the 1424dbcc81dfSKashyap D Desai * Application 1425dbcc81dfSKashyap D Desai */ 14265844115eSKashyap D Desai sc = mrsas_mgmt_info.sc_ptr[user_ioc->host_no]; 14275844115eSKashyap D Desai if (sc == NULL) 14285bae00d6SSteven Hartland printf("There is no Controller number %d\n", 14295bae00d6SSteven Hartland user_ioc->host_no); 14305bae00d6SSteven Hartland else if (user_ioc->host_no >= mrsas_mgmt_info.max_index) 14315844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_FAULT, 14325bae00d6SSteven Hartland "Invalid Controller number %d\n", user_ioc->host_no); 14335844115eSKashyap D Desai } 14345844115eSKashyap D Desai 14355844115eSKashyap D Desai return sc; 14365844115eSKashyap D Desai } 14375844115eSKashyap D Desai 14388e727371SKashyap D Desai /* 1439665484d8SDoug Ambrisko * mrsas_ioctl: IOCtl commands entry point. 1440665484d8SDoug Ambrisko * 1441665484d8SDoug Ambrisko * This function is the entry point for IOCtls from the OS. It calls the 1442665484d8SDoug Ambrisko * appropriate function for processing depending on the command received. 1443665484d8SDoug Ambrisko */ 1444665484d8SDoug Ambrisko static int 14457fc5f329SJohn Baldwin mrsas_ioctl(struct cdev *dev, u_long cmd, caddr_t arg, int flag, 14467fc5f329SJohn Baldwin struct thread *td) 1447665484d8SDoug Ambrisko { 1448665484d8SDoug Ambrisko struct mrsas_softc *sc; 1449665484d8SDoug Ambrisko int ret = 0, i = 0; 14505844115eSKashyap D Desai MRSAS_DRV_PCI_INFORMATION *pciDrvInfo; 1451665484d8SDoug Ambrisko 14525844115eSKashyap D Desai sc = mrsas_get_softc_instance(dev, cmd, arg); 14535844115eSKashyap D Desai if (!sc) 1454536094dcSKashyap D Desai return ENOENT; 14555844115eSKashyap D Desai 1456808517a4SKashyap D Desai if (sc->remove_in_progress || 1457808517a4SKashyap D Desai (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)) { 1458665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1459808517a4SKashyap D Desai "Either driver remove or shutdown called or " 1460808517a4SKashyap D Desai "HW is in unrecoverable critical error state.\n"); 1461665484d8SDoug Ambrisko return ENOENT; 1462665484d8SDoug Ambrisko } 1463665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 1464665484d8SDoug Ambrisko if (!sc->reset_in_progress) { 1465665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1466665484d8SDoug Ambrisko goto do_ioctl; 1467665484d8SDoug Ambrisko } 1468665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 1469665484d8SDoug Ambrisko while (sc->reset_in_progress) { 1470665484d8SDoug Ambrisko i++; 1471665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 1472665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_INFO, 1473f0c7594bSKashyap D Desai "[%2d]waiting for OCR to be finished from %s\n", i, __func__); 1474665484d8SDoug Ambrisko } 1475665484d8SDoug Ambrisko pause("mr_ioctl", hz); 1476665484d8SDoug Ambrisko } 1477665484d8SDoug Ambrisko 1478665484d8SDoug Ambrisko do_ioctl: 1479665484d8SDoug Ambrisko switch (cmd) { 1480536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH64: 1481536094dcSKashyap D Desai #ifdef COMPAT_FREEBSD32 1482536094dcSKashyap D Desai case MRSAS_IOC_FIRMWARE_PASS_THROUGH32: 1483536094dcSKashyap D Desai #endif 14848e727371SKashyap D Desai /* 14858e727371SKashyap D Desai * Decrement the Ioctl counting Semaphore before getting an 14868e727371SKashyap D Desai * mfi command 14878e727371SKashyap D Desai */ 1488839ee025SKashyap D Desai sema_wait(&sc->ioctl_count_sema); 1489839ee025SKashyap D Desai 1490536094dcSKashyap D Desai ret = mrsas_passthru(sc, (void *)arg, cmd); 1491839ee025SKashyap D Desai 1492839ee025SKashyap D Desai /* Increment the Ioctl counting semaphore value */ 1493839ee025SKashyap D Desai sema_post(&sc->ioctl_count_sema); 1494839ee025SKashyap D Desai 1495665484d8SDoug Ambrisko break; 1496665484d8SDoug Ambrisko case MRSAS_IOC_SCAN_BUS: 1497665484d8SDoug Ambrisko ret = mrsas_bus_scan(sc); 1498665484d8SDoug Ambrisko break; 14995844115eSKashyap D Desai 15005844115eSKashyap D Desai case MRSAS_IOC_GET_PCI_INFO: 15015844115eSKashyap D Desai pciDrvInfo = (MRSAS_DRV_PCI_INFORMATION *) arg; 15025844115eSKashyap D Desai memset(pciDrvInfo, 0, sizeof(MRSAS_DRV_PCI_INFORMATION)); 15035844115eSKashyap D Desai pciDrvInfo->busNumber = pci_get_bus(sc->mrsas_dev); 15045844115eSKashyap D Desai pciDrvInfo->deviceNumber = pci_get_slot(sc->mrsas_dev); 15055844115eSKashyap D Desai pciDrvInfo->functionNumber = pci_get_function(sc->mrsas_dev); 15065844115eSKashyap D Desai pciDrvInfo->domainID = pci_get_domain(sc->mrsas_dev); 15075844115eSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, "pci bus no: %d," 15085844115eSKashyap D Desai "pci device no: %d, pci function no: %d," 15095844115eSKashyap D Desai "pci domain ID: %d\n", 15105844115eSKashyap D Desai pciDrvInfo->busNumber, pciDrvInfo->deviceNumber, 15115844115eSKashyap D Desai pciDrvInfo->functionNumber, pciDrvInfo->domainID); 15125844115eSKashyap D Desai ret = 0; 15135844115eSKashyap D Desai break; 15145844115eSKashyap D Desai 1515536094dcSKashyap D Desai default: 1516536094dcSKashyap D Desai mrsas_dprint(sc, MRSAS_TRACE, "IOCTL command 0x%lx is not handled\n", cmd); 1517839ee025SKashyap D Desai ret = ENOENT; 1518665484d8SDoug Ambrisko } 1519665484d8SDoug Ambrisko 1520665484d8SDoug Ambrisko return (ret); 1521665484d8SDoug Ambrisko } 1522665484d8SDoug Ambrisko 15238e727371SKashyap D Desai /* 1524da011113SKashyap D Desai * mrsas_poll: poll entry point for mrsas driver fd 1525da011113SKashyap D Desai * 15268e727371SKashyap D Desai * This function is the entry point for poll from the OS. It waits for some AEN 15278e727371SKashyap D Desai * events to be triggered from the controller and notifies back. 1528da011113SKashyap D Desai */ 1529da011113SKashyap D Desai static int 1530da011113SKashyap D Desai mrsas_poll(struct cdev *dev, int poll_events, struct thread *td) 1531da011113SKashyap D Desai { 1532da011113SKashyap D Desai struct mrsas_softc *sc; 1533da011113SKashyap D Desai int revents = 0; 1534da011113SKashyap D Desai 1535da011113SKashyap D Desai sc = dev->si_drv1; 1536da011113SKashyap D Desai 1537da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1538da011113SKashyap D Desai if (sc->mrsas_aen_triggered) { 1539da011113SKashyap D Desai revents |= poll_events & (POLLIN | POLLRDNORM); 1540da011113SKashyap D Desai } 1541da011113SKashyap D Desai } 1542da011113SKashyap D Desai if (revents == 0) { 1543da011113SKashyap D Desai if (poll_events & (POLLIN | POLLRDNORM)) { 1544ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 1545da011113SKashyap D Desai sc->mrsas_poll_waiting = 1; 1546da011113SKashyap D Desai selrecord(td, &sc->mrsas_select); 1547ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 1548da011113SKashyap D Desai } 1549da011113SKashyap D Desai } 1550da011113SKashyap D Desai return revents; 1551da011113SKashyap D Desai } 1552da011113SKashyap D Desai 15538e727371SKashyap D Desai /* 15548e727371SKashyap D Desai * mrsas_setup_irq: Set up interrupt 1555665484d8SDoug Ambrisko * input: Adapter instance soft state 1556665484d8SDoug Ambrisko * 1557665484d8SDoug Ambrisko * This function sets up interrupts as a bus resource, with flags indicating 1558665484d8SDoug Ambrisko * resource permitting contemporaneous sharing and for resource to activate 1559665484d8SDoug Ambrisko * atomically. 1560665484d8SDoug Ambrisko */ 15618e727371SKashyap D Desai static int 15628e727371SKashyap D Desai mrsas_setup_irq(struct mrsas_softc *sc) 1563665484d8SDoug Ambrisko { 1564d18d1b47SKashyap D Desai if (sc->msix_enable && (mrsas_setup_msix(sc) == SUCCESS)) 1565d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "MSI-x interrupts setup success\n"); 1566665484d8SDoug Ambrisko 1567d18d1b47SKashyap D Desai else { 1568d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Fall back to legacy interrupt\n"); 1569d18d1b47SKashyap D Desai sc->irq_context[0].sc = sc; 1570d18d1b47SKashyap D Desai sc->irq_context[0].MSIxIndex = 0; 1571d18d1b47SKashyap D Desai sc->irq_id[0] = 0; 1572d18d1b47SKashyap D Desai sc->mrsas_irq[0] = bus_alloc_resource_any(sc->mrsas_dev, 1573d18d1b47SKashyap D Desai SYS_RES_IRQ, &sc->irq_id[0], RF_SHAREABLE | RF_ACTIVE); 1574d18d1b47SKashyap D Desai if (sc->mrsas_irq[0] == NULL) { 1575d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot allocate legcay" 1576d18d1b47SKashyap D Desai "interrupt\n"); 1577d18d1b47SKashyap D Desai return (FAIL); 1578d18d1b47SKashyap D Desai } 1579d18d1b47SKashyap D Desai if (bus_setup_intr(sc->mrsas_dev, sc->mrsas_irq[0], 1580d18d1b47SKashyap D Desai INTR_MPSAFE | INTR_TYPE_CAM, NULL, mrsas_isr, 1581d18d1b47SKashyap D Desai &sc->irq_context[0], &sc->intr_handle[0])) { 1582d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot set up legacy" 1583d18d1b47SKashyap D Desai "interrupt\n"); 1584d18d1b47SKashyap D Desai return (FAIL); 1585d18d1b47SKashyap D Desai } 1586d18d1b47SKashyap D Desai } 1587665484d8SDoug Ambrisko return (0); 1588665484d8SDoug Ambrisko } 1589665484d8SDoug Ambrisko 1590665484d8SDoug Ambrisko /* 1591665484d8SDoug Ambrisko * mrsas_isr: ISR entry point 1592665484d8SDoug Ambrisko * input: argument pointer 1593665484d8SDoug Ambrisko * 15948e727371SKashyap D Desai * This function is the interrupt service routine entry point. There are two 15958e727371SKashyap D Desai * types of interrupts, state change interrupt and response interrupt. If an 15968e727371SKashyap D Desai * interrupt is not ours, we just return. 1597665484d8SDoug Ambrisko */ 15988e727371SKashyap D Desai void 15998e727371SKashyap D Desai mrsas_isr(void *arg) 1600665484d8SDoug Ambrisko { 1601d18d1b47SKashyap D Desai struct mrsas_irq_context *irq_context = (struct mrsas_irq_context *)arg; 1602d18d1b47SKashyap D Desai struct mrsas_softc *sc = irq_context->sc; 1603d18d1b47SKashyap D Desai int status = 0; 1604665484d8SDoug Ambrisko 16052f863eb8SKashyap D Desai if (sc->mask_interrupts) 16062f863eb8SKashyap D Desai return; 16072f863eb8SKashyap D Desai 1608d18d1b47SKashyap D Desai if (!sc->msix_vectors) { 1609665484d8SDoug Ambrisko status = mrsas_clear_intr(sc); 1610665484d8SDoug Ambrisko if (!status) 1611665484d8SDoug Ambrisko return; 1612d18d1b47SKashyap D Desai } 1613665484d8SDoug Ambrisko /* If we are resetting, bail */ 1614f5fb2237SKashyap D Desai if (mrsas_test_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags)) { 1615665484d8SDoug Ambrisko printf(" Entered into ISR when OCR is going active. \n"); 1616665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1617665484d8SDoug Ambrisko return; 1618665484d8SDoug Ambrisko } 1619665484d8SDoug Ambrisko /* Process for reply request and clear response interrupt */ 1620d18d1b47SKashyap D Desai if (mrsas_complete_cmd(sc, irq_context->MSIxIndex) != SUCCESS) 1621665484d8SDoug Ambrisko mrsas_clear_intr(sc); 1622665484d8SDoug Ambrisko 1623665484d8SDoug Ambrisko return; 1624665484d8SDoug Ambrisko } 1625665484d8SDoug Ambrisko 1626665484d8SDoug Ambrisko /* 1627665484d8SDoug Ambrisko * mrsas_complete_cmd: Process reply request 1628665484d8SDoug Ambrisko * input: Adapter instance soft state 1629665484d8SDoug Ambrisko * 16308e727371SKashyap D Desai * This function is called from mrsas_isr() to process reply request and clear 16318e727371SKashyap D Desai * response interrupt. Processing of the reply request entails walking 16328e727371SKashyap D Desai * through the reply descriptor array for the command request pended from 16338e727371SKashyap D Desai * Firmware. We look at the Function field to determine the command type and 16348e727371SKashyap D Desai * perform the appropriate action. Before we return, we clear the response 16358e727371SKashyap D Desai * interrupt. 1636665484d8SDoug Ambrisko */ 16374bb0a4f0SKashyap D Desai int 16388e727371SKashyap D Desai mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex) 1639665484d8SDoug Ambrisko { 1640665484d8SDoug Ambrisko Mpi2ReplyDescriptorsUnion_t *desc; 1641665484d8SDoug Ambrisko MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *reply_desc; 1642665484d8SDoug Ambrisko MRSAS_RAID_SCSI_IO_REQUEST *scsi_io_req; 16432a1d3bcdSKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt, *r1_cmd = NULL; 1644665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_mfi; 16452a1d3bcdSKashyap D Desai u_int8_t reply_descript_type, *sense; 1646665484d8SDoug Ambrisko u_int16_t smid, num_completed; 1647665484d8SDoug Ambrisko u_int8_t status, extStatus; 1648665484d8SDoug Ambrisko union desc_value desc_val; 1649665484d8SDoug Ambrisko PLD_LOAD_BALANCE_INFO lbinfo; 16502a1d3bcdSKashyap D Desai u_int32_t device_id, data_length; 1651665484d8SDoug Ambrisko int threshold_reply_count = 0; 16528bb601acSKashyap D Desai #if TM_DEBUG 16538bb601acSKashyap D Desai MR_TASK_MANAGE_REQUEST *mr_tm_req; 16548bb601acSKashyap D Desai MPI2_SCSI_TASK_MANAGE_REQUEST *mpi_tm_req; 16558bb601acSKashyap D Desai #endif 1656665484d8SDoug Ambrisko 1657665484d8SDoug Ambrisko /* If we have a hardware error, not need to continue */ 1658665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 1659665484d8SDoug Ambrisko return (DONE); 1660665484d8SDoug Ambrisko 1661665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1662d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)) 1663d18d1b47SKashyap D Desai + sc->last_reply_idx[MSIxIndex]; 1664665484d8SDoug Ambrisko 1665665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1666665484d8SDoug Ambrisko 1667665484d8SDoug Ambrisko desc_val.word = desc->Words; 1668665484d8SDoug Ambrisko num_completed = 0; 1669665484d8SDoug Ambrisko 1670665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1671665484d8SDoug Ambrisko 1672665484d8SDoug Ambrisko /* Find our reply descriptor for the command and process */ 16738e727371SKashyap D Desai while ((desc_val.u.low != 0xFFFFFFFF) && (desc_val.u.high != 0xFFFFFFFF)) { 1674e34a057cSAlfredo Dal'Ava Junior smid = le16toh(reply_desc->SMID); 1675665484d8SDoug Ambrisko cmd_mpt = sc->mpt_cmd_list[smid - 1]; 1676665484d8SDoug Ambrisko scsi_io_req = (MRSAS_RAID_SCSI_IO_REQUEST *) cmd_mpt->io_request; 1677665484d8SDoug Ambrisko 1678503c4f8dSKashyap D Desai status = scsi_io_req->RaidContext.raid_context.status; 1679503c4f8dSKashyap D Desai extStatus = scsi_io_req->RaidContext.raid_context.exStatus; 16802a1d3bcdSKashyap D Desai sense = cmd_mpt->sense; 16812a1d3bcdSKashyap D Desai data_length = scsi_io_req->DataLength; 1682665484d8SDoug Ambrisko 16838e727371SKashyap D Desai switch (scsi_io_req->Function) { 16848bb601acSKashyap D Desai case MPI2_FUNCTION_SCSI_TASK_MGMT: 16858bb601acSKashyap D Desai #if TM_DEBUG 16868bb601acSKashyap D Desai mr_tm_req = (MR_TASK_MANAGE_REQUEST *) cmd_mpt->io_request; 16878bb601acSKashyap D Desai mpi_tm_req = (MPI2_SCSI_TASK_MANAGE_REQUEST *) 16888bb601acSKashyap D Desai &mr_tm_req->TmRequest; 16898bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "TM completion type 0x%X, " 16908bb601acSKashyap D Desai "TaskMID: 0x%X", mpi_tm_req->TaskType, mpi_tm_req->TaskMID); 16918bb601acSKashyap D Desai #endif 16928bb601acSKashyap D Desai wakeup_one((void *)&sc->ocr_chan); 16938bb601acSKashyap D Desai break; 1694665484d8SDoug Ambrisko case MPI2_FUNCTION_SCSI_IO_REQUEST: /* Fast Path IO. */ 1695665484d8SDoug Ambrisko device_id = cmd_mpt->ccb_ptr->ccb_h.target_id; 1696665484d8SDoug Ambrisko lbinfo = &sc->load_balance_info[device_id]; 16972a1d3bcdSKashyap D Desai /* R1 load balancing for READ */ 1698665484d8SDoug Ambrisko if (cmd_mpt->load_balance == MRSAS_LOAD_BALANCE_FLAG) { 169916dc2814SKashyap D Desai mrsas_atomic_dec(&lbinfo->scsi_pending_cmds[cmd_mpt->pd_r1_lb]); 1700665484d8SDoug Ambrisko cmd_mpt->load_balance &= ~MRSAS_LOAD_BALANCE_FLAG; 1701665484d8SDoug Ambrisko } 17028e727371SKashyap D Desai /* Fall thru and complete IO */ 1703665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_LD_IO_REQUEST: 17042a1d3bcdSKashyap D Desai if (cmd_mpt->r1_alt_dev_handle == MR_DEVHANDLE_INVALID) { 17052a1d3bcdSKashyap D Desai mrsas_map_mpt_cmd_status(cmd_mpt, cmd_mpt->ccb_ptr, status, 1706e34a057cSAlfredo Dal'Ava Junior extStatus, le32toh(data_length), sense); 1707665484d8SDoug Ambrisko mrsas_cmd_done(sc, cmd_mpt); 17085437c8b8SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 17092a1d3bcdSKashyap D Desai } else { 17102a1d3bcdSKashyap D Desai /* 17112a1d3bcdSKashyap D Desai * If the peer Raid 1/10 fast path failed, 17122a1d3bcdSKashyap D Desai * mark IO as failed to the scsi layer. 17132a1d3bcdSKashyap D Desai * Overwrite the current status by the failed status 17142a1d3bcdSKashyap D Desai * and make sure that if any command fails, 17152a1d3bcdSKashyap D Desai * driver returns fail status to CAM. 17162a1d3bcdSKashyap D Desai */ 17172a1d3bcdSKashyap D Desai cmd_mpt->cmd_completed = 1; 17182a1d3bcdSKashyap D Desai r1_cmd = cmd_mpt->peer_cmd; 17192a1d3bcdSKashyap D Desai if (r1_cmd->cmd_completed) { 17202a1d3bcdSKashyap D Desai if (r1_cmd->io_request->RaidContext.raid_context.status != MFI_STAT_OK) { 17212a1d3bcdSKashyap D Desai status = r1_cmd->io_request->RaidContext.raid_context.status; 17222a1d3bcdSKashyap D Desai extStatus = r1_cmd->io_request->RaidContext.raid_context.exStatus; 17232a1d3bcdSKashyap D Desai data_length = r1_cmd->io_request->DataLength; 17242a1d3bcdSKashyap D Desai sense = r1_cmd->sense; 17252a1d3bcdSKashyap D Desai } 17262a1d3bcdSKashyap D Desai r1_cmd->ccb_ptr = NULL; 17272a1d3bcdSKashyap D Desai if (r1_cmd->callout_owner) { 17282a1d3bcdSKashyap D Desai callout_stop(&r1_cmd->cm_callout); 17292a1d3bcdSKashyap D Desai r1_cmd->callout_owner = false; 17302a1d3bcdSKashyap D Desai } 17312a1d3bcdSKashyap D Desai mrsas_release_mpt_cmd(r1_cmd); 17325437c8b8SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 17332a1d3bcdSKashyap D Desai mrsas_map_mpt_cmd_status(cmd_mpt, cmd_mpt->ccb_ptr, status, 1734e34a057cSAlfredo Dal'Ava Junior extStatus, le32toh(data_length), sense); 17352a1d3bcdSKashyap D Desai mrsas_cmd_done(sc, cmd_mpt); 1736f5fb2237SKashyap D Desai mrsas_atomic_dec(&sc->fw_outstanding); 17375437c8b8SKashyap D Desai } 17385437c8b8SKashyap D Desai } 1739665484d8SDoug Ambrisko break; 1740665484d8SDoug Ambrisko case MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST: /* MFI command */ 1741665484d8SDoug Ambrisko cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 1742731b7561SKashyap D Desai /* 1743731b7561SKashyap D Desai * Make sure NOT TO release the mfi command from the called 1744731b7561SKashyap D Desai * function's context if it is fired with issue_polled call. 1745731b7561SKashyap D Desai * And also make sure that the issue_polled call should only be 1746731b7561SKashyap D Desai * used if INTERRUPT IS DISABLED. 1747731b7561SKashyap D Desai */ 1748e34a057cSAlfredo Dal'Ava Junior if (cmd_mfi->frame->hdr.flags & htole16(MFI_FRAME_DONT_POST_IN_REPLY_QUEUE)) 1749731b7561SKashyap D Desai mrsas_release_mfi_cmd(cmd_mfi); 1750731b7561SKashyap D Desai else 1751665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(sc, cmd_mfi, status); 1752665484d8SDoug Ambrisko break; 1753665484d8SDoug Ambrisko } 1754665484d8SDoug Ambrisko 1755d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]++; 1756d18d1b47SKashyap D Desai if (sc->last_reply_idx[MSIxIndex] >= sc->reply_q_depth) 1757d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex] = 0; 1758665484d8SDoug Ambrisko 17598e727371SKashyap D Desai desc->Words = ~((uint64_t)0x00); /* set it back to all 17608e727371SKashyap D Desai * 0xFFFFFFFFs */ 1761665484d8SDoug Ambrisko num_completed++; 1762665484d8SDoug Ambrisko threshold_reply_count++; 1763665484d8SDoug Ambrisko 1764665484d8SDoug Ambrisko /* Get the next reply descriptor */ 1765d18d1b47SKashyap D Desai if (!sc->last_reply_idx[MSIxIndex]) { 1766665484d8SDoug Ambrisko desc = sc->reply_desc_mem; 1767d18d1b47SKashyap D Desai desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION)); 1768d18d1b47SKashyap D Desai } else 1769665484d8SDoug Ambrisko desc++; 1770665484d8SDoug Ambrisko 1771665484d8SDoug Ambrisko reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc; 1772665484d8SDoug Ambrisko desc_val.word = desc->Words; 1773665484d8SDoug Ambrisko 1774665484d8SDoug Ambrisko reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 1775665484d8SDoug Ambrisko 1776665484d8SDoug Ambrisko if (reply_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) 1777665484d8SDoug Ambrisko break; 1778665484d8SDoug Ambrisko 1779665484d8SDoug Ambrisko /* 17808e727371SKashyap D Desai * Write to reply post index after completing threshold reply 17818e727371SKashyap D Desai * count and still there are more replies in reply queue 17828e727371SKashyap D Desai * pending to be completed. 1783665484d8SDoug Ambrisko */ 1784665484d8SDoug Ambrisko if (threshold_reply_count >= THRESHOLD_REPLY_COUNT) { 1785d18d1b47SKashyap D Desai if (sc->msix_enable) { 17867aade8bfSKashyap D Desai if (sc->msix_combined) 1787d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1788d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1789d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1790d18d1b47SKashyap D Desai else 1791d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1792d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1793d18d1b47SKashyap D Desai } else 1794d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1795d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1796d18d1b47SKashyap D Desai 1797665484d8SDoug Ambrisko threshold_reply_count = 0; 1798665484d8SDoug Ambrisko } 1799665484d8SDoug Ambrisko } 1800665484d8SDoug Ambrisko 1801665484d8SDoug Ambrisko /* No match, just return */ 1802665484d8SDoug Ambrisko if (num_completed == 0) 1803665484d8SDoug Ambrisko return (DONE); 1804665484d8SDoug Ambrisko 1805665484d8SDoug Ambrisko /* Clear response interrupt */ 1806d18d1b47SKashyap D Desai if (sc->msix_enable) { 18077aade8bfSKashyap D Desai if (sc->msix_combined) { 1808d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8], 1809d18d1b47SKashyap D Desai ((MSIxIndex & 0x7) << 24) | 1810d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1811d18d1b47SKashyap D Desai } else 1812d18d1b47SKashyap D Desai mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) | 1813d18d1b47SKashyap D Desai sc->last_reply_idx[MSIxIndex]); 1814d18d1b47SKashyap D Desai } else 1815d18d1b47SKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, 1816d18d1b47SKashyap D Desai reply_post_host_index), sc->last_reply_idx[0]); 1817665484d8SDoug Ambrisko 1818665484d8SDoug Ambrisko return (0); 1819665484d8SDoug Ambrisko } 1820665484d8SDoug Ambrisko 1821665484d8SDoug Ambrisko /* 1822665484d8SDoug Ambrisko * mrsas_map_mpt_cmd_status: Allocate DMAable memory. 1823665484d8SDoug Ambrisko * input: Adapter instance soft state 1824665484d8SDoug Ambrisko * 1825665484d8SDoug Ambrisko * This function is called from mrsas_complete_cmd(), for LD IO and FastPath IO. 18268e727371SKashyap D Desai * It checks the command status and maps the appropriate CAM status for the 18278e727371SKashyap D Desai * CCB. 1828665484d8SDoug Ambrisko */ 18298e727371SKashyap D Desai void 18302a1d3bcdSKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, union ccb *ccb_ptr, u_int8_t status, 18312a1d3bcdSKashyap D Desai u_int8_t extStatus, u_int32_t data_length, u_int8_t *sense) 1832665484d8SDoug Ambrisko { 1833665484d8SDoug Ambrisko struct mrsas_softc *sc = cmd->sc; 1834665484d8SDoug Ambrisko u_int8_t *sense_data; 1835665484d8SDoug Ambrisko 1836665484d8SDoug Ambrisko switch (status) { 1837665484d8SDoug Ambrisko case MFI_STAT_OK: 18382a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status = CAM_REQ_CMP; 1839665484d8SDoug Ambrisko break; 1840665484d8SDoug Ambrisko case MFI_STAT_SCSI_IO_FAILED: 1841665484d8SDoug Ambrisko case MFI_STAT_SCSI_DONE_WITH_ERROR: 18422a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status = CAM_SCSI_STATUS_ERROR; 18432a1d3bcdSKashyap D Desai sense_data = (u_int8_t *)&ccb_ptr->csio.sense_data; 1844665484d8SDoug Ambrisko if (sense_data) { 1845665484d8SDoug Ambrisko /* For now just copy 18 bytes back */ 18462a1d3bcdSKashyap D Desai memcpy(sense_data, sense, 18); 18472a1d3bcdSKashyap D Desai ccb_ptr->csio.sense_len = 18; 18482a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status |= CAM_AUTOSNS_VALID; 1849665484d8SDoug Ambrisko } 1850665484d8SDoug Ambrisko break; 1851665484d8SDoug Ambrisko case MFI_STAT_LD_OFFLINE: 1852665484d8SDoug Ambrisko case MFI_STAT_DEVICE_NOT_FOUND: 18532a1d3bcdSKashyap D Desai if (ccb_ptr->ccb_h.target_lun) 18542a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status |= CAM_LUN_INVALID; 1855665484d8SDoug Ambrisko else 18562a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status |= CAM_DEV_NOT_THERE; 1857665484d8SDoug Ambrisko break; 1858665484d8SDoug Ambrisko case MFI_STAT_CONFIG_SEQ_MISMATCH: 18592a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status |= CAM_REQUEUE_REQ; 1860665484d8SDoug Ambrisko break; 1861665484d8SDoug Ambrisko default: 1862665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW cmd complete status %x\n", status); 18632a1d3bcdSKashyap D Desai ccb_ptr->ccb_h.status = CAM_REQ_CMP_ERR; 18642a1d3bcdSKashyap D Desai ccb_ptr->csio.scsi_status = status; 1865665484d8SDoug Ambrisko } 1866665484d8SDoug Ambrisko return; 1867665484d8SDoug Ambrisko } 1868665484d8SDoug Ambrisko 1869665484d8SDoug Ambrisko /* 18708e727371SKashyap D Desai * mrsas_alloc_mem: Allocate DMAable memory 1871665484d8SDoug Ambrisko * input: Adapter instance soft state 1872665484d8SDoug Ambrisko * 18738e727371SKashyap D Desai * This function creates the parent DMA tag and allocates DMAable memory. DMA 18748e727371SKashyap D Desai * tag describes constraints of DMA mapping. Memory allocated is mapped into 18758e727371SKashyap D Desai * Kernel virtual address. Callback argument is physical memory address. 1876665484d8SDoug Ambrisko */ 18778e727371SKashyap D Desai static int 18788e727371SKashyap D Desai mrsas_alloc_mem(struct mrsas_softc *sc) 1879665484d8SDoug Ambrisko { 18804ad83576SKashyap D Desai u_int32_t verbuf_size, io_req_size, reply_desc_size, sense_size, chain_frame_size, 188179b4460bSKashyap D Desai evt_detail_size, count, pd_info_size; 1882665484d8SDoug Ambrisko 1883665484d8SDoug Ambrisko /* 1884665484d8SDoug Ambrisko * Allocate parent DMA tag 1885665484d8SDoug Ambrisko */ 1886fa3d57c2SAlexander Motin if (bus_dma_tag_create( 1887fa3d57c2SAlexander Motin bus_get_dma_tag(sc->mrsas_dev), /* parent */ 1888665484d8SDoug Ambrisko 1, /* alignment */ 1889665484d8SDoug Ambrisko 0, /* boundary */ 1890665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* lowaddr */ 1891665484d8SDoug Ambrisko BUS_SPACE_MAXADDR, /* highaddr */ 1892665484d8SDoug Ambrisko NULL, NULL, /* filter, filterarg */ 1893fa3d57c2SAlexander Motin BUS_SPACE_MAXSIZE, /* maxsize */ 1894fa3d57c2SAlexander Motin BUS_SPACE_UNRESTRICTED, /* nsegments */ 1895fa3d57c2SAlexander Motin BUS_SPACE_MAXSIZE, /* maxsegsize */ 1896665484d8SDoug Ambrisko 0, /* flags */ 1897665484d8SDoug Ambrisko NULL, NULL, /* lockfunc, lockarg */ 1898665484d8SDoug Ambrisko &sc->mrsas_parent_tag /* tag */ 1899665484d8SDoug Ambrisko )) { 1900665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate parent DMA tag\n"); 1901665484d8SDoug Ambrisko return (ENOMEM); 1902665484d8SDoug Ambrisko } 1903665484d8SDoug Ambrisko /* 1904665484d8SDoug Ambrisko * Allocate for version buffer 1905665484d8SDoug Ambrisko */ 1906665484d8SDoug Ambrisko verbuf_size = MRSAS_MAX_NAME_LENGTH * (sizeof(bus_addr_t)); 19078e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19088e727371SKashyap D Desai 1, 0, 19098e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 19108e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19118e727371SKashyap D Desai NULL, NULL, 19128e727371SKashyap D Desai verbuf_size, 19138e727371SKashyap D Desai 1, 19148e727371SKashyap D Desai verbuf_size, 19158e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19168e727371SKashyap D Desai NULL, NULL, 1917665484d8SDoug Ambrisko &sc->verbuf_tag)) { 1918665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf DMA tag\n"); 1919665484d8SDoug Ambrisko return (ENOMEM); 1920665484d8SDoug Ambrisko } 1921665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->verbuf_tag, (void **)&sc->verbuf_mem, 1922665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->verbuf_dmamap)) { 1923665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate verbuf memory\n"); 1924665484d8SDoug Ambrisko return (ENOMEM); 1925665484d8SDoug Ambrisko } 1926665484d8SDoug Ambrisko bzero(sc->verbuf_mem, verbuf_size); 1927665484d8SDoug Ambrisko if (bus_dmamap_load(sc->verbuf_tag, sc->verbuf_dmamap, sc->verbuf_mem, 19288e727371SKashyap D Desai verbuf_size, mrsas_addr_cb, &sc->verbuf_phys_addr, 19298e727371SKashyap D Desai BUS_DMA_NOWAIT)) { 1930665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load verbuf DMA map\n"); 1931665484d8SDoug Ambrisko return (ENOMEM); 1932665484d8SDoug Ambrisko } 1933665484d8SDoug Ambrisko /* 1934665484d8SDoug Ambrisko * Allocate IO Request Frames 1935665484d8SDoug Ambrisko */ 1936665484d8SDoug Ambrisko io_req_size = sc->io_frames_alloc_sz; 19378e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19388e727371SKashyap D Desai 16, 0, 19398e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 19408e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19418e727371SKashyap D Desai NULL, NULL, 19428e727371SKashyap D Desai io_req_size, 19438e727371SKashyap D Desai 1, 19448e727371SKashyap D Desai io_req_size, 19458e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19468e727371SKashyap D Desai NULL, NULL, 1947665484d8SDoug Ambrisko &sc->io_request_tag)) { 1948665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create IO request tag\n"); 1949665484d8SDoug Ambrisko return (ENOMEM); 1950665484d8SDoug Ambrisko } 1951665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->io_request_tag, (void **)&sc->io_request_mem, 1952665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->io_request_dmamap)) { 1953665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc IO request memory\n"); 1954665484d8SDoug Ambrisko return (ENOMEM); 1955665484d8SDoug Ambrisko } 1956665484d8SDoug Ambrisko bzero(sc->io_request_mem, io_req_size); 1957665484d8SDoug Ambrisko if (bus_dmamap_load(sc->io_request_tag, sc->io_request_dmamap, 1958665484d8SDoug Ambrisko sc->io_request_mem, io_req_size, mrsas_addr_cb, 1959665484d8SDoug Ambrisko &sc->io_request_phys_addr, BUS_DMA_NOWAIT)) { 1960665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load IO request memory\n"); 1961665484d8SDoug Ambrisko return (ENOMEM); 1962665484d8SDoug Ambrisko } 1963665484d8SDoug Ambrisko /* 1964665484d8SDoug Ambrisko * Allocate Chain Frames 1965665484d8SDoug Ambrisko */ 1966665484d8SDoug Ambrisko chain_frame_size = sc->chain_frames_alloc_sz; 19678e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19688e727371SKashyap D Desai 4, 0, 19698e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 19708e727371SKashyap D Desai BUS_SPACE_MAXADDR, 19718e727371SKashyap D Desai NULL, NULL, 19728e727371SKashyap D Desai chain_frame_size, 19738e727371SKashyap D Desai 1, 19748e727371SKashyap D Desai chain_frame_size, 19758e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 19768e727371SKashyap D Desai NULL, NULL, 1977665484d8SDoug Ambrisko &sc->chain_frame_tag)) { 1978665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create chain frame tag\n"); 1979665484d8SDoug Ambrisko return (ENOMEM); 1980665484d8SDoug Ambrisko } 1981665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->chain_frame_tag, (void **)&sc->chain_frame_mem, 1982665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->chain_frame_dmamap)) { 1983665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc chain frame memory\n"); 1984665484d8SDoug Ambrisko return (ENOMEM); 1985665484d8SDoug Ambrisko } 1986665484d8SDoug Ambrisko bzero(sc->chain_frame_mem, chain_frame_size); 1987665484d8SDoug Ambrisko if (bus_dmamap_load(sc->chain_frame_tag, sc->chain_frame_dmamap, 1988665484d8SDoug Ambrisko sc->chain_frame_mem, chain_frame_size, mrsas_addr_cb, 1989665484d8SDoug Ambrisko &sc->chain_frame_phys_addr, BUS_DMA_NOWAIT)) { 1990665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load chain frame memory\n"); 1991665484d8SDoug Ambrisko return (ENOMEM); 1992665484d8SDoug Ambrisko } 1993d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 1994665484d8SDoug Ambrisko /* 1995665484d8SDoug Ambrisko * Allocate Reply Descriptor Array 1996665484d8SDoug Ambrisko */ 1997d18d1b47SKashyap D Desai reply_desc_size = sc->reply_alloc_sz * count; 19988e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 19998e727371SKashyap D Desai 16, 0, 20008e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20018e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20028e727371SKashyap D Desai NULL, NULL, 20038e727371SKashyap D Desai reply_desc_size, 20048e727371SKashyap D Desai 1, 20058e727371SKashyap D Desai reply_desc_size, 20068e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20078e727371SKashyap D Desai NULL, NULL, 2008665484d8SDoug Ambrisko &sc->reply_desc_tag)) { 2009665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create reply descriptor tag\n"); 2010665484d8SDoug Ambrisko return (ENOMEM); 2011665484d8SDoug Ambrisko } 2012665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->reply_desc_tag, (void **)&sc->reply_desc_mem, 2013665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->reply_desc_dmamap)) { 2014665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc reply descriptor memory\n"); 2015665484d8SDoug Ambrisko return (ENOMEM); 2016665484d8SDoug Ambrisko } 2017665484d8SDoug Ambrisko if (bus_dmamap_load(sc->reply_desc_tag, sc->reply_desc_dmamap, 2018665484d8SDoug Ambrisko sc->reply_desc_mem, reply_desc_size, mrsas_addr_cb, 2019665484d8SDoug Ambrisko &sc->reply_desc_phys_addr, BUS_DMA_NOWAIT)) { 2020665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load reply descriptor memory\n"); 2021665484d8SDoug Ambrisko return (ENOMEM); 2022665484d8SDoug Ambrisko } 2023665484d8SDoug Ambrisko /* 2024665484d8SDoug Ambrisko * Allocate Sense Buffer Array. Keep in lower 4GB 2025665484d8SDoug Ambrisko */ 2026665484d8SDoug Ambrisko sense_size = sc->max_fw_cmds * MRSAS_SENSE_LEN; 20278e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20288e727371SKashyap D Desai 64, 0, 20298e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20308e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20318e727371SKashyap D Desai NULL, NULL, 20328e727371SKashyap D Desai sense_size, 20338e727371SKashyap D Desai 1, 20348e727371SKashyap D Desai sense_size, 20358e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20368e727371SKashyap D Desai NULL, NULL, 2037665484d8SDoug Ambrisko &sc->sense_tag)) { 2038665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf tag\n"); 2039665484d8SDoug Ambrisko return (ENOMEM); 2040665484d8SDoug Ambrisko } 2041665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->sense_tag, (void **)&sc->sense_mem, 2042665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->sense_dmamap)) { 2043665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate sense buf memory\n"); 2044665484d8SDoug Ambrisko return (ENOMEM); 2045665484d8SDoug Ambrisko } 2046665484d8SDoug Ambrisko if (bus_dmamap_load(sc->sense_tag, sc->sense_dmamap, 2047665484d8SDoug Ambrisko sc->sense_mem, sense_size, mrsas_addr_cb, &sc->sense_phys_addr, 2048665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 2049665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load sense buf memory\n"); 2050665484d8SDoug Ambrisko return (ENOMEM); 2051665484d8SDoug Ambrisko } 20522a1d3bcdSKashyap D Desai 2053665484d8SDoug Ambrisko /* 2054665484d8SDoug Ambrisko * Allocate for Event detail structure 2055665484d8SDoug Ambrisko */ 2056665484d8SDoug Ambrisko evt_detail_size = sizeof(struct mrsas_evt_detail); 20578e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 20588e727371SKashyap D Desai 1, 0, 20598e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 20608e727371SKashyap D Desai BUS_SPACE_MAXADDR, 20618e727371SKashyap D Desai NULL, NULL, 20628e727371SKashyap D Desai evt_detail_size, 20638e727371SKashyap D Desai 1, 20648e727371SKashyap D Desai evt_detail_size, 20658e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 20668e727371SKashyap D Desai NULL, NULL, 2067665484d8SDoug Ambrisko &sc->evt_detail_tag)) { 2068665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create Event detail tag\n"); 2069665484d8SDoug Ambrisko return (ENOMEM); 2070665484d8SDoug Ambrisko } 2071665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->evt_detail_tag, (void **)&sc->evt_detail_mem, 2072665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->evt_detail_dmamap)) { 2073665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc Event detail buffer memory\n"); 2074665484d8SDoug Ambrisko return (ENOMEM); 2075665484d8SDoug Ambrisko } 2076665484d8SDoug Ambrisko bzero(sc->evt_detail_mem, evt_detail_size); 2077665484d8SDoug Ambrisko if (bus_dmamap_load(sc->evt_detail_tag, sc->evt_detail_dmamap, 2078665484d8SDoug Ambrisko sc->evt_detail_mem, evt_detail_size, mrsas_addr_cb, 2079665484d8SDoug Ambrisko &sc->evt_detail_phys_addr, BUS_DMA_NOWAIT)) { 2080665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load Event detail buffer memory\n"); 2081665484d8SDoug Ambrisko return (ENOMEM); 2082665484d8SDoug Ambrisko } 208379b4460bSKashyap D Desai 208479b4460bSKashyap D Desai /* 208579b4460bSKashyap D Desai * Allocate for PD INFO structure 208679b4460bSKashyap D Desai */ 208779b4460bSKashyap D Desai pd_info_size = sizeof(struct mrsas_pd_info); 208879b4460bSKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 208979b4460bSKashyap D Desai 1, 0, 209079b4460bSKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 209179b4460bSKashyap D Desai BUS_SPACE_MAXADDR, 209279b4460bSKashyap D Desai NULL, NULL, 209379b4460bSKashyap D Desai pd_info_size, 209479b4460bSKashyap D Desai 1, 209579b4460bSKashyap D Desai pd_info_size, 209679b4460bSKashyap D Desai BUS_DMA_ALLOCNOW, 209779b4460bSKashyap D Desai NULL, NULL, 209879b4460bSKashyap D Desai &sc->pd_info_tag)) { 209979b4460bSKashyap D Desai device_printf(sc->mrsas_dev, "Cannot create PD INFO tag\n"); 210079b4460bSKashyap D Desai return (ENOMEM); 210179b4460bSKashyap D Desai } 210279b4460bSKashyap D Desai if (bus_dmamem_alloc(sc->pd_info_tag, (void **)&sc->pd_info_mem, 210379b4460bSKashyap D Desai BUS_DMA_NOWAIT, &sc->pd_info_dmamap)) { 210479b4460bSKashyap D Desai device_printf(sc->mrsas_dev, "Cannot alloc PD INFO buffer memory\n"); 210579b4460bSKashyap D Desai return (ENOMEM); 210679b4460bSKashyap D Desai } 210779b4460bSKashyap D Desai bzero(sc->pd_info_mem, pd_info_size); 210879b4460bSKashyap D Desai if (bus_dmamap_load(sc->pd_info_tag, sc->pd_info_dmamap, 210979b4460bSKashyap D Desai sc->pd_info_mem, pd_info_size, mrsas_addr_cb, 211079b4460bSKashyap D Desai &sc->pd_info_phys_addr, BUS_DMA_NOWAIT)) { 211179b4460bSKashyap D Desai device_printf(sc->mrsas_dev, "Cannot load PD INFO buffer memory\n"); 211279b4460bSKashyap D Desai return (ENOMEM); 211379b4460bSKashyap D Desai } 211479b4460bSKashyap D Desai 2115665484d8SDoug Ambrisko /* 2116665484d8SDoug Ambrisko * Create a dma tag for data buffers; size will be the maximum 2117665484d8SDoug Ambrisko * possible I/O size (280kB). 2118665484d8SDoug Ambrisko */ 21198e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 21208e727371SKashyap D Desai 1, 21218e727371SKashyap D Desai 0, 21228e727371SKashyap D Desai BUS_SPACE_MAXADDR, 21238e727371SKashyap D Desai BUS_SPACE_MAXADDR, 21248e727371SKashyap D Desai NULL, NULL, 2125cd853791SKonstantin Belousov maxphys, 21263a3fc6cbSKashyap D Desai sc->max_num_sge, /* nsegments */ 2127cd853791SKonstantin Belousov maxphys, 21288e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 21298e727371SKashyap D Desai busdma_lock_mutex, 21308e727371SKashyap D Desai &sc->io_lock, 2131665484d8SDoug Ambrisko &sc->data_tag)) { 2132665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot create data dma tag\n"); 2133665484d8SDoug Ambrisko return (ENOMEM); 2134665484d8SDoug Ambrisko } 2135665484d8SDoug Ambrisko return (0); 2136665484d8SDoug Ambrisko } 2137665484d8SDoug Ambrisko 2138665484d8SDoug Ambrisko /* 2139665484d8SDoug Ambrisko * mrsas_addr_cb: Callback function of bus_dmamap_load() 21408e727371SKashyap D Desai * input: callback argument, machine dependent type 21418e727371SKashyap D Desai * that describes DMA segments, number of segments, error code 2142665484d8SDoug Ambrisko * 21438e727371SKashyap D Desai * This function is for the driver to receive mapping information resultant of 21448e727371SKashyap D Desai * the bus_dmamap_load(). The information is actually not being used, but the 21458e727371SKashyap D Desai * address is saved anyway. 2146665484d8SDoug Ambrisko */ 2147665484d8SDoug Ambrisko void 2148665484d8SDoug Ambrisko mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 2149665484d8SDoug Ambrisko { 2150665484d8SDoug Ambrisko bus_addr_t *addr; 2151665484d8SDoug Ambrisko 2152665484d8SDoug Ambrisko addr = arg; 2153665484d8SDoug Ambrisko *addr = segs[0].ds_addr; 2154665484d8SDoug Ambrisko } 2155665484d8SDoug Ambrisko 2156665484d8SDoug Ambrisko /* 2157665484d8SDoug Ambrisko * mrsas_setup_raidmap: Set up RAID map. 2158665484d8SDoug Ambrisko * input: Adapter instance soft state 2159665484d8SDoug Ambrisko * 2160665484d8SDoug Ambrisko * Allocate DMA memory for the RAID maps and perform setup. 2161665484d8SDoug Ambrisko */ 21628e727371SKashyap D Desai static int 21638e727371SKashyap D Desai mrsas_setup_raidmap(struct mrsas_softc *sc) 2164665484d8SDoug Ambrisko { 21654799d485SKashyap D Desai int i; 21664799d485SKashyap D Desai 21674799d485SKashyap D Desai for (i = 0; i < 2; i++) { 21684799d485SKashyap D Desai sc->ld_drv_map[i] = 21694799d485SKashyap D Desai (void *)malloc(sc->drv_map_sz, M_MRSAS, M_NOWAIT); 21704799d485SKashyap D Desai /* Do Error handling */ 21714799d485SKashyap D Desai if (!sc->ld_drv_map[i]) { 21724799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Could not allocate memory for local map"); 21734799d485SKashyap D Desai 21744799d485SKashyap D Desai if (i == 1) 21754799d485SKashyap D Desai free(sc->ld_drv_map[0], M_MRSAS); 21768e727371SKashyap D Desai /* ABORT driver initialization */ 21774799d485SKashyap D Desai goto ABORT; 21784799d485SKashyap D Desai } 21794799d485SKashyap D Desai } 21804799d485SKashyap D Desai 21818e727371SKashyap D Desai for (int i = 0; i < 2; i++) { 21828e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 21838e727371SKashyap D Desai 4, 0, 21848e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 21858e727371SKashyap D Desai BUS_SPACE_MAXADDR, 21868e727371SKashyap D Desai NULL, NULL, 21878e727371SKashyap D Desai sc->max_map_sz, 21888e727371SKashyap D Desai 1, 21898e727371SKashyap D Desai sc->max_map_sz, 21908e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 21918e727371SKashyap D Desai NULL, NULL, 2192665484d8SDoug Ambrisko &sc->raidmap_tag[i])) { 21934799d485SKashyap D Desai device_printf(sc->mrsas_dev, 21944799d485SKashyap D Desai "Cannot allocate raid map tag.\n"); 2195665484d8SDoug Ambrisko return (ENOMEM); 2196665484d8SDoug Ambrisko } 21974799d485SKashyap D Desai if (bus_dmamem_alloc(sc->raidmap_tag[i], 21984799d485SKashyap D Desai (void **)&sc->raidmap_mem[i], 2199665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->raidmap_dmamap[i])) { 22004799d485SKashyap D Desai device_printf(sc->mrsas_dev, 22014799d485SKashyap D Desai "Cannot allocate raidmap memory.\n"); 2202665484d8SDoug Ambrisko return (ENOMEM); 2203665484d8SDoug Ambrisko } 22044799d485SKashyap D Desai bzero(sc->raidmap_mem[i], sc->max_map_sz); 22054799d485SKashyap D Desai 2206665484d8SDoug Ambrisko if (bus_dmamap_load(sc->raidmap_tag[i], sc->raidmap_dmamap[i], 22074799d485SKashyap D Desai sc->raidmap_mem[i], sc->max_map_sz, 22084799d485SKashyap D Desai mrsas_addr_cb, &sc->raidmap_phys_addr[i], 2209665484d8SDoug Ambrisko BUS_DMA_NOWAIT)) { 2210665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load raidmap memory.\n"); 2211665484d8SDoug Ambrisko return (ENOMEM); 2212665484d8SDoug Ambrisko } 2213665484d8SDoug Ambrisko if (!sc->raidmap_mem[i]) { 22144799d485SKashyap D Desai device_printf(sc->mrsas_dev, 22154799d485SKashyap D Desai "Cannot allocate memory for raid map.\n"); 2216665484d8SDoug Ambrisko return (ENOMEM); 2217665484d8SDoug Ambrisko } 2218665484d8SDoug Ambrisko } 2219665484d8SDoug Ambrisko 2220665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 2221665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 2222665484d8SDoug Ambrisko 2223665484d8SDoug Ambrisko return (0); 22244799d485SKashyap D Desai 22254799d485SKashyap D Desai ABORT: 22264799d485SKashyap D Desai return (1); 2227665484d8SDoug Ambrisko } 2228665484d8SDoug Ambrisko 2229a688fcd0SKashyap D Desai /** 2230a688fcd0SKashyap D Desai * megasas_setup_jbod_map - setup jbod map for FP seq_number. 2231a688fcd0SKashyap D Desai * @sc: Adapter soft state 2232a688fcd0SKashyap D Desai * 2233a688fcd0SKashyap D Desai * Return 0 on success. 2234a688fcd0SKashyap D Desai */ 2235a688fcd0SKashyap D Desai void 2236a688fcd0SKashyap D Desai megasas_setup_jbod_map(struct mrsas_softc *sc) 2237a688fcd0SKashyap D Desai { 2238a688fcd0SKashyap D Desai int i; 2239a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 2240a688fcd0SKashyap D Desai 2241a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 2242a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * (MAX_PHYSICAL_DEVICES - 1)); 2243a688fcd0SKashyap D Desai 2244a688fcd0SKashyap D Desai if (!sc->ctrl_info->adapterOperations3.useSeqNumJbodFP) { 2245a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2246a688fcd0SKashyap D Desai return; 2247a688fcd0SKashyap D Desai } 2248a688fcd0SKashyap D Desai if (sc->jbodmap_mem[0]) 2249a688fcd0SKashyap D Desai goto skip_alloc; 2250a688fcd0SKashyap D Desai 2251a688fcd0SKashyap D Desai for (i = 0; i < 2; i++) { 2252a688fcd0SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 2253a688fcd0SKashyap D Desai 4, 0, 2254a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 2255a688fcd0SKashyap D Desai BUS_SPACE_MAXADDR, 2256a688fcd0SKashyap D Desai NULL, NULL, 2257a688fcd0SKashyap D Desai pd_seq_map_sz, 2258a688fcd0SKashyap D Desai 1, 2259a688fcd0SKashyap D Desai pd_seq_map_sz, 2260a688fcd0SKashyap D Desai BUS_DMA_ALLOCNOW, 2261a688fcd0SKashyap D Desai NULL, NULL, 2262a688fcd0SKashyap D Desai &sc->jbodmap_tag[i])) { 2263a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2264a688fcd0SKashyap D Desai "Cannot allocate jbod map tag.\n"); 2265a688fcd0SKashyap D Desai return; 2266a688fcd0SKashyap D Desai } 2267a688fcd0SKashyap D Desai if (bus_dmamem_alloc(sc->jbodmap_tag[i], 2268a688fcd0SKashyap D Desai (void **)&sc->jbodmap_mem[i], 2269a688fcd0SKashyap D Desai BUS_DMA_NOWAIT, &sc->jbodmap_dmamap[i])) { 2270a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2271a688fcd0SKashyap D Desai "Cannot allocate jbod map memory.\n"); 2272a688fcd0SKashyap D Desai return; 2273a688fcd0SKashyap D Desai } 2274a688fcd0SKashyap D Desai bzero(sc->jbodmap_mem[i], pd_seq_map_sz); 2275a688fcd0SKashyap D Desai 2276a688fcd0SKashyap D Desai if (bus_dmamap_load(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i], 2277a688fcd0SKashyap D Desai sc->jbodmap_mem[i], pd_seq_map_sz, 2278a688fcd0SKashyap D Desai mrsas_addr_cb, &sc->jbodmap_phys_addr[i], 2279a688fcd0SKashyap D Desai BUS_DMA_NOWAIT)) { 2280a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot load jbod map memory.\n"); 2281a688fcd0SKashyap D Desai return; 2282a688fcd0SKashyap D Desai } 2283a688fcd0SKashyap D Desai if (!sc->jbodmap_mem[i]) { 2284a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 2285a688fcd0SKashyap D Desai "Cannot allocate memory for jbod map.\n"); 2286a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2287a688fcd0SKashyap D Desai return; 2288a688fcd0SKashyap D Desai } 2289a688fcd0SKashyap D Desai } 2290a688fcd0SKashyap D Desai 2291a688fcd0SKashyap D Desai skip_alloc: 2292a688fcd0SKashyap D Desai if (!megasas_sync_pd_seq_num(sc, false) && 2293a688fcd0SKashyap D Desai !megasas_sync_pd_seq_num(sc, true)) 2294a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 1; 2295a688fcd0SKashyap D Desai else 2296a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 2297a688fcd0SKashyap D Desai 2298a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Jbod map is supported\n"); 2299a688fcd0SKashyap D Desai } 2300a688fcd0SKashyap D Desai 23018e727371SKashyap D Desai /* 2302665484d8SDoug Ambrisko * mrsas_init_fw: Initialize Firmware 2303665484d8SDoug Ambrisko * input: Adapter soft state 2304665484d8SDoug Ambrisko * 23058e727371SKashyap D Desai * Calls transition_to_ready() to make sure Firmware is in operational state and 23068e727371SKashyap D Desai * calls mrsas_init_adapter() to send IOC_INIT command to Firmware. It 23078e727371SKashyap D Desai * issues internal commands to get the controller info after the IOC_INIT 23088e727371SKashyap D Desai * command response is received by Firmware. Note: code relating to 23098e727371SKashyap D Desai * get_pdlist, get_ld_list and max_sectors are currently not being used, it 23108e727371SKashyap D Desai * is left here as placeholder. 2311665484d8SDoug Ambrisko */ 23128e727371SKashyap D Desai static int 23138e727371SKashyap D Desai mrsas_init_fw(struct mrsas_softc *sc) 2314665484d8SDoug Ambrisko { 2315d18d1b47SKashyap D Desai 2316d18d1b47SKashyap D Desai int ret, loop, ocr = 0; 2317665484d8SDoug Ambrisko u_int32_t max_sectors_1; 2318665484d8SDoug Ambrisko u_int32_t max_sectors_2; 2319665484d8SDoug Ambrisko u_int32_t tmp_sectors; 23203d273176SKashyap D Desai u_int32_t scratch_pad_2, scratch_pad_3, scratch_pad_4; 2321d18d1b47SKashyap D Desai int msix_enable = 0; 2322d18d1b47SKashyap D Desai int fw_msix_count = 0; 2323821df4b9SKashyap D Desai int i, j; 2324665484d8SDoug Ambrisko 2325665484d8SDoug Ambrisko /* Make sure Firmware is ready */ 2326665484d8SDoug Ambrisko ret = mrsas_transition_to_ready(sc, ocr); 2327665484d8SDoug Ambrisko if (ret != SUCCESS) { 2328665484d8SDoug Ambrisko return (ret); 2329665484d8SDoug Ambrisko } 23302909aab4SKashyap D Desai if (sc->is_ventura || sc->is_aero) { 2331e315cf4dSKashyap D Desai scratch_pad_3 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad_3)); 23324ad83576SKashyap D Desai #if VD_EXT_DEBUG 23334ad83576SKashyap D Desai device_printf(sc->mrsas_dev, "scratch_pad_3 0x%x\n", scratch_pad_3); 23344ad83576SKashyap D Desai #endif 23354ad83576SKashyap D Desai sc->maxRaidMapSize = ((scratch_pad_3 >> 23364ad83576SKashyap D Desai MR_MAX_RAID_MAP_SIZE_OFFSET_SHIFT) & 23374ad83576SKashyap D Desai MR_MAX_RAID_MAP_SIZE_MASK); 23384ad83576SKashyap D Desai } 2339d18d1b47SKashyap D Desai /* MSI-x index 0- reply post host index register */ 2340d18d1b47SKashyap D Desai sc->msix_reg_offset[0] = MPI2_REPLY_POST_HOST_INDEX_OFFSET; 2341d18d1b47SKashyap D Desai /* Check if MSI-X is supported while in ready state */ 2342e315cf4dSKashyap D Desai msix_enable = (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)) & 0x4000000) >> 0x1a; 2343d18d1b47SKashyap D Desai 2344d18d1b47SKashyap D Desai if (msix_enable) { 2345e315cf4dSKashyap D Desai scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 2346d18d1b47SKashyap D Desai outbound_scratch_pad_2)); 2347d18d1b47SKashyap D Desai 2348d18d1b47SKashyap D Desai /* Check max MSI-X vectors */ 2349d18d1b47SKashyap D Desai if (sc->device_id == MRSAS_TBOLT) { 2350d18d1b47SKashyap D Desai sc->msix_vectors = (scratch_pad_2 2351d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_OFFSET) + 1; 2352d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2353d18d1b47SKashyap D Desai } else { 2354d18d1b47SKashyap D Desai /* Invader/Fury supports 96 MSI-X vectors */ 2355d18d1b47SKashyap D Desai sc->msix_vectors = ((scratch_pad_2 2356d18d1b47SKashyap D Desai & MR_MAX_REPLY_QUEUES_EXT_OFFSET) 2357d18d1b47SKashyap D Desai >> MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT) + 1; 2358d18d1b47SKashyap D Desai fw_msix_count = sc->msix_vectors; 2359d18d1b47SKashyap D Desai 23607aade8bfSKashyap D Desai if ((sc->mrsas_gen3_ctrl && (sc->msix_vectors > 8)) || 23612909aab4SKashyap D Desai ((sc->is_ventura || sc->is_aero) && (sc->msix_vectors > 16))) 23627aade8bfSKashyap D Desai sc->msix_combined = true; 23637aade8bfSKashyap D Desai /* 23647aade8bfSKashyap D Desai * Save 1-15 reply post index 23657aade8bfSKashyap D Desai * address to local memory Index 0 23667aade8bfSKashyap D Desai * is already saved from reg offset 23677aade8bfSKashyap D Desai * MPI2_REPLY_POST_HOST_INDEX_OFFSET 23687aade8bfSKashyap D Desai */ 2369d18d1b47SKashyap D Desai for (loop = 1; loop < MR_MAX_MSIX_REG_ARRAY; 2370d18d1b47SKashyap D Desai loop++) { 2371d18d1b47SKashyap D Desai sc->msix_reg_offset[loop] = 2372d18d1b47SKashyap D Desai MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET + 2373d18d1b47SKashyap D Desai (loop * 0x10); 2374d18d1b47SKashyap D Desai } 2375d18d1b47SKashyap D Desai } 2376d18d1b47SKashyap D Desai 2377d18d1b47SKashyap D Desai /* Don't bother allocating more MSI-X vectors than cpus */ 2378d18d1b47SKashyap D Desai sc->msix_vectors = min(sc->msix_vectors, 2379d18d1b47SKashyap D Desai mp_ncpus); 2380d18d1b47SKashyap D Desai 2381d18d1b47SKashyap D Desai /* Allocate MSI-x vectors */ 2382d18d1b47SKashyap D Desai if (mrsas_allocate_msix(sc) == SUCCESS) 2383d18d1b47SKashyap D Desai sc->msix_enable = 1; 2384d18d1b47SKashyap D Desai else 2385d18d1b47SKashyap D Desai sc->msix_enable = 0; 2386d18d1b47SKashyap D Desai 2387d18d1b47SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports <%d> MSIX vector," 2388d18d1b47SKashyap D Desai "Online CPU %d Current MSIX <%d>\n", 2389d18d1b47SKashyap D Desai fw_msix_count, mp_ncpus, sc->msix_vectors); 2390d18d1b47SKashyap D Desai } 23917aade8bfSKashyap D Desai /* 23927aade8bfSKashyap D Desai * MSI-X host index 0 is common for all adapter. 23937aade8bfSKashyap D Desai * It is used for all MPT based Adapters. 23947aade8bfSKashyap D Desai */ 23957aade8bfSKashyap D Desai if (sc->msix_combined) { 23967aade8bfSKashyap D Desai sc->msix_reg_offset[0] = 23977aade8bfSKashyap D Desai MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET; 23987aade8bfSKashyap D Desai } 2399665484d8SDoug Ambrisko if (mrsas_init_adapter(sc) != SUCCESS) { 2400665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Adapter initialize Fail.\n"); 2401665484d8SDoug Ambrisko return (1); 2402665484d8SDoug Ambrisko } 240379b4460bSKashyap D Desai 24042909aab4SKashyap D Desai if (sc->is_ventura || sc->is_aero) { 2405e315cf4dSKashyap D Desai scratch_pad_4 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 24063d273176SKashyap D Desai outbound_scratch_pad_4)); 24073d273176SKashyap D Desai if ((scratch_pad_4 & MR_NVME_PAGE_SIZE_MASK) >= MR_DEFAULT_NVME_PAGE_SHIFT) 24083d273176SKashyap D Desai sc->nvme_page_size = 1 << (scratch_pad_4 & MR_NVME_PAGE_SIZE_MASK); 24093d273176SKashyap D Desai 24103d273176SKashyap D Desai device_printf(sc->mrsas_dev, "NVME page size\t: (%d)\n", sc->nvme_page_size); 24113d273176SKashyap D Desai } 24123d273176SKashyap D Desai 2413665484d8SDoug Ambrisko /* Allocate internal commands for pass-thru */ 2414665484d8SDoug Ambrisko if (mrsas_alloc_mfi_cmds(sc) != SUCCESS) { 2415665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Allocate MFI cmd failed.\n"); 2416665484d8SDoug Ambrisko return (1); 2417665484d8SDoug Ambrisko } 2418af51c29fSKashyap D Desai sc->ctrl_info = malloc(sizeof(struct mrsas_ctrl_info), M_MRSAS, M_NOWAIT); 2419af51c29fSKashyap D Desai if (!sc->ctrl_info) { 2420af51c29fSKashyap D Desai device_printf(sc->mrsas_dev, "Malloc for ctrl_info failed.\n"); 2421af51c29fSKashyap D Desai return (1); 2422af51c29fSKashyap D Desai } 24234799d485SKashyap D Desai /* 24248e727371SKashyap D Desai * Get the controller info from FW, so that the MAX VD support 24258e727371SKashyap D Desai * availability can be decided. 24264799d485SKashyap D Desai */ 2427af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 24284799d485SKashyap D Desai device_printf(sc->mrsas_dev, "Unable to get FW ctrl_info.\n"); 2429af51c29fSKashyap D Desai return (1); 24304799d485SKashyap D Desai } 243177cf7df8SKashyap D Desai sc->secure_jbod_support = 2432af51c29fSKashyap D Desai (u_int8_t)sc->ctrl_info->adapterOperations3.supportSecurityonJBOD; 243377cf7df8SKashyap D Desai 243477cf7df8SKashyap D Desai if (sc->secure_jbod_support) 243577cf7df8SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports SED \n"); 243677cf7df8SKashyap D Desai 2437a688fcd0SKashyap D Desai if (sc->use_seqnum_jbod_fp) 2438a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports JBOD Map \n"); 2439a688fcd0SKashyap D Desai 2440c376f864SKashyap D Desai if (sc->support_morethan256jbod) 2441c376f864SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports JBOD Map Ext \n"); 2442c376f864SKashyap D Desai 2443665484d8SDoug Ambrisko if (mrsas_setup_raidmap(sc) != SUCCESS) { 2444a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Error: RAID map setup FAILED !!! " 2445a688fcd0SKashyap D Desai "There seems to be some problem in the controller\n" 2446a688fcd0SKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 2447665484d8SDoug Ambrisko } 2448a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 2449a688fcd0SKashyap D Desai 245079b4460bSKashyap D Desai memset(sc->target_list, 0, 245179b4460bSKashyap D Desai MRSAS_MAX_TM_TARGETS * sizeof(struct mrsas_target)); 245279b4460bSKashyap D Desai for (i = 0; i < MRSAS_MAX_TM_TARGETS; i++) 245379b4460bSKashyap D Desai sc->target_list[i].target_id = 0xffff; 245479b4460bSKashyap D Desai 2455665484d8SDoug Ambrisko /* For pass-thru, get PD/LD list and controller info */ 24564799d485SKashyap D Desai memset(sc->pd_list, 0, 24574799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 2458a688fcd0SKashyap D Desai if (mrsas_get_pd_list(sc) != SUCCESS) { 2459a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get PD list failed.\n"); 2460a688fcd0SKashyap D Desai return (1); 2461a688fcd0SKashyap D Desai } 24624799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS); 2463a688fcd0SKashyap D Desai if (mrsas_get_ld_list(sc) != SUCCESS) { 2464a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, "Get LD lsit failed.\n"); 2465a688fcd0SKashyap D Desai return (1); 2466a688fcd0SKashyap D Desai } 2467821df4b9SKashyap D Desai 24682909aab4SKashyap D Desai if ((sc->is_ventura || sc->is_aero) && sc->drv_stream_detection) { 2469821df4b9SKashyap D Desai sc->streamDetectByLD = malloc(sizeof(PTR_LD_STREAM_DETECT) * 2470821df4b9SKashyap D Desai MAX_LOGICAL_DRIVES_EXT, M_MRSAS, M_NOWAIT); 2471821df4b9SKashyap D Desai if (!sc->streamDetectByLD) { 2472821df4b9SKashyap D Desai device_printf(sc->mrsas_dev, 2473821df4b9SKashyap D Desai "unable to allocate stream detection for pool of LDs\n"); 2474821df4b9SKashyap D Desai return (1); 2475821df4b9SKashyap D Desai } 2476821df4b9SKashyap D Desai for (i = 0; i < MAX_LOGICAL_DRIVES_EXT; ++i) { 2477821df4b9SKashyap D Desai sc->streamDetectByLD[i] = malloc(sizeof(LD_STREAM_DETECT), M_MRSAS, M_NOWAIT); 2478821df4b9SKashyap D Desai if (!sc->streamDetectByLD[i]) { 2479821df4b9SKashyap D Desai device_printf(sc->mrsas_dev, "unable to allocate stream detect by LD\n"); 2480821df4b9SKashyap D Desai for (j = 0; j < i; ++j) 2481821df4b9SKashyap D Desai free(sc->streamDetectByLD[j], M_MRSAS); 2482821df4b9SKashyap D Desai free(sc->streamDetectByLD, M_MRSAS); 2483821df4b9SKashyap D Desai sc->streamDetectByLD = NULL; 2484821df4b9SKashyap D Desai return (1); 2485821df4b9SKashyap D Desai } 2486821df4b9SKashyap D Desai memset(sc->streamDetectByLD[i], 0, sizeof(LD_STREAM_DETECT)); 2487821df4b9SKashyap D Desai sc->streamDetectByLD[i]->mruBitMap = MR_STREAM_BITMAP; 2488821df4b9SKashyap D Desai } 2489821df4b9SKashyap D Desai } 2490821df4b9SKashyap D Desai 2491665484d8SDoug Ambrisko /* 24928e727371SKashyap D Desai * Compute the max allowed sectors per IO: The controller info has 24938e727371SKashyap D Desai * two limits on max sectors. Driver should use the minimum of these 24948e727371SKashyap D Desai * two. 2495665484d8SDoug Ambrisko * 2496665484d8SDoug Ambrisko * 1 << stripe_sz_ops.min = max sectors per strip 2497665484d8SDoug Ambrisko * 24988e727371SKashyap D Desai * Note that older firmwares ( < FW ver 30) didn't report information to 24998e727371SKashyap D Desai * calculate max_sectors_1. So the number ended up as zero always. 2500665484d8SDoug Ambrisko */ 2501665484d8SDoug Ambrisko tmp_sectors = 0; 2502af51c29fSKashyap D Desai max_sectors_1 = (1 << sc->ctrl_info->stripe_sz_ops.min) * 2503af51c29fSKashyap D Desai sc->ctrl_info->max_strips_per_io; 2504af51c29fSKashyap D Desai max_sectors_2 = sc->ctrl_info->max_request_size; 2505665484d8SDoug Ambrisko tmp_sectors = min(max_sectors_1, max_sectors_2); 2506fa3d57c2SAlexander Motin sc->max_sectors_per_req = (sc->max_num_sge - 1) * MRSAS_PAGE_SIZE / 512; 25074799d485SKashyap D Desai 25084799d485SKashyap D Desai if (tmp_sectors && (sc->max_sectors_per_req > tmp_sectors)) 25094799d485SKashyap D Desai sc->max_sectors_per_req = tmp_sectors; 25104799d485SKashyap D Desai 2511665484d8SDoug Ambrisko sc->disableOnlineCtrlReset = 2512af51c29fSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 2513665484d8SDoug Ambrisko sc->UnevenSpanSupport = 2514af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations2.supportUnevenSpans; 2515665484d8SDoug Ambrisko if (sc->UnevenSpanSupport) { 25168e727371SKashyap D Desai device_printf(sc->mrsas_dev, "FW supports: UnevenSpanSupport=%x\n\n", 2517665484d8SDoug Ambrisko sc->UnevenSpanSupport); 25184799d485SKashyap D Desai 2519665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 2520665484d8SDoug Ambrisko sc->fast_path_io = 1; 2521665484d8SDoug Ambrisko else 2522665484d8SDoug Ambrisko sc->fast_path_io = 0; 2523665484d8SDoug Ambrisko } 25245437c8b8SKashyap D Desai 25255437c8b8SKashyap D Desai device_printf(sc->mrsas_dev, "max_fw_cmds: %u max_scsi_cmds: %u\n", 25265437c8b8SKashyap D Desai sc->max_fw_cmds, sc->max_scsi_cmds); 2527665484d8SDoug Ambrisko return (0); 2528665484d8SDoug Ambrisko } 2529665484d8SDoug Ambrisko 25308e727371SKashyap D Desai /* 2531665484d8SDoug Ambrisko * mrsas_init_adapter: Initializes the adapter/controller 2532665484d8SDoug Ambrisko * input: Adapter soft state 2533665484d8SDoug Ambrisko * 2534665484d8SDoug Ambrisko * Prepares for the issuing of the IOC Init cmd to FW for initializing the 2535665484d8SDoug Ambrisko * ROC/controller. The FW register is read to determined the number of 2536665484d8SDoug Ambrisko * commands that is supported. All memory allocations for IO is based on 2537665484d8SDoug Ambrisko * max_cmd. Appropriate calculations are performed in this function. 2538665484d8SDoug Ambrisko */ 25398e727371SKashyap D Desai int 25408e727371SKashyap D Desai mrsas_init_adapter(struct mrsas_softc *sc) 2541665484d8SDoug Ambrisko { 2542665484d8SDoug Ambrisko uint32_t status; 25432a1d3bcdSKashyap D Desai u_int32_t scratch_pad_2; 2544665484d8SDoug Ambrisko int ret; 2545d18d1b47SKashyap D Desai int i = 0; 2546665484d8SDoug Ambrisko 2547665484d8SDoug Ambrisko /* Read FW status register */ 2548e315cf4dSKashyap D Desai status = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2549665484d8SDoug Ambrisko 2550665484d8SDoug Ambrisko sc->max_fw_cmds = status & MRSAS_FWSTATE_MAXCMD_MASK; 2551665484d8SDoug Ambrisko 2552665484d8SDoug Ambrisko /* Decrement the max supported by 1, to correlate with FW */ 2553665484d8SDoug Ambrisko sc->max_fw_cmds = sc->max_fw_cmds - 1; 255454f784f5SKashyap D Desai sc->max_scsi_cmds = sc->max_fw_cmds - MRSAS_MAX_MFI_CMDS; 2555665484d8SDoug Ambrisko 2556665484d8SDoug Ambrisko /* Determine allocation size of command frames */ 25572a1d3bcdSKashyap D Desai sc->reply_q_depth = ((sc->max_fw_cmds + 1 + 15) / 16 * 16) * 2; 25582a1d3bcdSKashyap D Desai sc->request_alloc_sz = sizeof(MRSAS_REQUEST_DESCRIPTOR_UNION) * sc->max_fw_cmds; 2559665484d8SDoug Ambrisko sc->reply_alloc_sz = sizeof(MPI2_REPLY_DESCRIPTORS_UNION) * (sc->reply_q_depth); 25602a1d3bcdSKashyap D Desai sc->io_frames_alloc_sz = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE + 25612a1d3bcdSKashyap D Desai (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * (sc->max_fw_cmds + 1)); 2562e315cf4dSKashyap D Desai scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 25633a3fc6cbSKashyap D Desai outbound_scratch_pad_2)); 2564e34a057cSAlfredo Dal'Ava Junior 2565e34a057cSAlfredo Dal'Ava Junior mrsas_dprint(sc, MRSAS_TRACE, "%s: sc->reply_q_depth 0x%x," 2566e34a057cSAlfredo Dal'Ava Junior "sc->request_alloc_sz 0x%x, sc->reply_alloc_sz 0x%x," 2567e34a057cSAlfredo Dal'Ava Junior "sc->io_frames_alloc_sz 0x%x\n", __func__, 2568e34a057cSAlfredo Dal'Ava Junior sc->reply_q_depth, sc->request_alloc_sz, 2569e34a057cSAlfredo Dal'Ava Junior sc->reply_alloc_sz, sc->io_frames_alloc_sz); 2570e34a057cSAlfredo Dal'Ava Junior 25713a3fc6cbSKashyap D Desai /* 25723a3fc6cbSKashyap D Desai * If scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK is set, 25733a3fc6cbSKashyap D Desai * Firmware support extended IO chain frame which is 4 time more 25743a3fc6cbSKashyap D Desai * than legacy Firmware. Legacy Firmware - Frame size is (8 * 128) = 25753a3fc6cbSKashyap D Desai * 1K 1M IO Firmware - Frame size is (8 * 128 * 4) = 4K 25763a3fc6cbSKashyap D Desai */ 25773a3fc6cbSKashyap D Desai if (scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK) 25783a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 25793a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 25803a3fc6cbSKashyap D Desai * MEGASAS_1MB_IO; 25813a3fc6cbSKashyap D Desai else 25823a3fc6cbSKashyap D Desai sc->max_chain_frame_sz = 25833a3fc6cbSKashyap D Desai ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5) 25843a3fc6cbSKashyap D Desai * MEGASAS_256K_IO; 25853a3fc6cbSKashyap D Desai 25862a1d3bcdSKashyap D Desai sc->chain_frames_alloc_sz = sc->max_chain_frame_sz * sc->max_fw_cmds; 2587665484d8SDoug Ambrisko sc->max_sge_in_main_msg = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2588665484d8SDoug Ambrisko offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL)) / 16; 2589665484d8SDoug Ambrisko 25903a3fc6cbSKashyap D Desai sc->max_sge_in_chain = sc->max_chain_frame_sz / sizeof(MPI2_SGE_IO_UNION); 2591665484d8SDoug Ambrisko sc->max_num_sge = sc->max_sge_in_main_msg + sc->max_sge_in_chain - 2; 2592665484d8SDoug Ambrisko 25932a1d3bcdSKashyap D Desai mrsas_dprint(sc, MRSAS_INFO, 25942a1d3bcdSKashyap D Desai "max sge: 0x%x, max chain frame size: 0x%x, " 2595e34a057cSAlfredo Dal'Ava Junior "max fw cmd: 0x%x sc->chain_frames_alloc_sz: 0x%x\n", 2596e34a057cSAlfredo Dal'Ava Junior sc->max_num_sge, 2597e34a057cSAlfredo Dal'Ava Junior sc->max_chain_frame_sz, sc->max_fw_cmds, 2598e34a057cSAlfredo Dal'Ava Junior sc->chain_frames_alloc_sz); 25993a3fc6cbSKashyap D Desai 2600665484d8SDoug Ambrisko /* Used for pass thru MFI frame (DCMD) */ 2601665484d8SDoug Ambrisko sc->chain_offset_mfi_pthru = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 16; 2602665484d8SDoug Ambrisko 2603665484d8SDoug Ambrisko sc->chain_offset_io_request = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE - 2604665484d8SDoug Ambrisko sizeof(MPI2_SGE_IO_UNION)) / 16; 2605665484d8SDoug Ambrisko 2606d18d1b47SKashyap D Desai int count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 26078e727371SKashyap D Desai 2608d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 2609d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 2610665484d8SDoug Ambrisko 2611665484d8SDoug Ambrisko ret = mrsas_alloc_mem(sc); 2612665484d8SDoug Ambrisko if (ret != SUCCESS) 2613665484d8SDoug Ambrisko return (ret); 2614665484d8SDoug Ambrisko 2615665484d8SDoug Ambrisko ret = mrsas_alloc_mpt_cmds(sc); 2616665484d8SDoug Ambrisko if (ret != SUCCESS) 2617665484d8SDoug Ambrisko return (ret); 2618665484d8SDoug Ambrisko 2619665484d8SDoug Ambrisko ret = mrsas_ioc_init(sc); 2620665484d8SDoug Ambrisko if (ret != SUCCESS) 2621665484d8SDoug Ambrisko return (ret); 2622665484d8SDoug Ambrisko 2623665484d8SDoug Ambrisko return (0); 2624665484d8SDoug Ambrisko } 2625665484d8SDoug Ambrisko 26268e727371SKashyap D Desai /* 2627665484d8SDoug Ambrisko * mrsas_alloc_ioc_cmd: Allocates memory for IOC Init command 2628665484d8SDoug Ambrisko * input: Adapter soft state 2629665484d8SDoug Ambrisko * 2630665484d8SDoug Ambrisko * Allocates for the IOC Init cmd to FW to initialize the ROC/controller. 2631665484d8SDoug Ambrisko */ 26328e727371SKashyap D Desai int 26338e727371SKashyap D Desai mrsas_alloc_ioc_cmd(struct mrsas_softc *sc) 2634665484d8SDoug Ambrisko { 2635665484d8SDoug Ambrisko int ioc_init_size; 2636665484d8SDoug Ambrisko 2637665484d8SDoug Ambrisko /* Allocate IOC INIT command */ 2638665484d8SDoug Ambrisko ioc_init_size = 1024 + sizeof(MPI2_IOC_INIT_REQUEST); 26398e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 26408e727371SKashyap D Desai 1, 0, 26418e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 26428e727371SKashyap D Desai BUS_SPACE_MAXADDR, 26438e727371SKashyap D Desai NULL, NULL, 26448e727371SKashyap D Desai ioc_init_size, 26458e727371SKashyap D Desai 1, 26468e727371SKashyap D Desai ioc_init_size, 26478e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 26488e727371SKashyap D Desai NULL, NULL, 2649665484d8SDoug Ambrisko &sc->ioc_init_tag)) { 2650665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init tag\n"); 2651665484d8SDoug Ambrisko return (ENOMEM); 2652665484d8SDoug Ambrisko } 2653665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ioc_init_tag, (void **)&sc->ioc_init_mem, 2654665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ioc_init_dmamap)) { 2655665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ioc init cmd mem\n"); 2656665484d8SDoug Ambrisko return (ENOMEM); 2657665484d8SDoug Ambrisko } 2658665484d8SDoug Ambrisko bzero(sc->ioc_init_mem, ioc_init_size); 2659665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ioc_init_tag, sc->ioc_init_dmamap, 2660665484d8SDoug Ambrisko sc->ioc_init_mem, ioc_init_size, mrsas_addr_cb, 2661665484d8SDoug Ambrisko &sc->ioc_init_phys_mem, BUS_DMA_NOWAIT)) { 2662665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ioc init cmd mem\n"); 2663665484d8SDoug Ambrisko return (ENOMEM); 2664665484d8SDoug Ambrisko } 2665665484d8SDoug Ambrisko return (0); 2666665484d8SDoug Ambrisko } 2667665484d8SDoug Ambrisko 26688e727371SKashyap D Desai /* 2669665484d8SDoug Ambrisko * mrsas_free_ioc_cmd: Allocates memory for IOC Init command 2670665484d8SDoug Ambrisko * input: Adapter soft state 2671665484d8SDoug Ambrisko * 2672665484d8SDoug Ambrisko * Deallocates memory of the IOC Init cmd. 2673665484d8SDoug Ambrisko */ 26748e727371SKashyap D Desai void 26758e727371SKashyap D Desai mrsas_free_ioc_cmd(struct mrsas_softc *sc) 2676665484d8SDoug Ambrisko { 2677665484d8SDoug Ambrisko if (sc->ioc_init_phys_mem) 2678665484d8SDoug Ambrisko bus_dmamap_unload(sc->ioc_init_tag, sc->ioc_init_dmamap); 2679665484d8SDoug Ambrisko if (sc->ioc_init_mem != NULL) 2680665484d8SDoug Ambrisko bus_dmamem_free(sc->ioc_init_tag, sc->ioc_init_mem, sc->ioc_init_dmamap); 2681665484d8SDoug Ambrisko if (sc->ioc_init_tag != NULL) 2682665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ioc_init_tag); 2683665484d8SDoug Ambrisko } 2684665484d8SDoug Ambrisko 26858e727371SKashyap D Desai /* 2686665484d8SDoug Ambrisko * mrsas_ioc_init: Sends IOC Init command to FW 2687665484d8SDoug Ambrisko * input: Adapter soft state 2688665484d8SDoug Ambrisko * 2689665484d8SDoug Ambrisko * Issues the IOC Init cmd to FW to initialize the ROC/controller. 2690665484d8SDoug Ambrisko */ 26918e727371SKashyap D Desai int 26928e727371SKashyap D Desai mrsas_ioc_init(struct mrsas_softc *sc) 2693665484d8SDoug Ambrisko { 2694665484d8SDoug Ambrisko struct mrsas_init_frame *init_frame; 2695665484d8SDoug Ambrisko pMpi2IOCInitRequest_t IOCInitMsg; 2696665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION req_desc; 2697e80341d5SKashyap D Desai u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 2698665484d8SDoug Ambrisko bus_addr_t phys_addr; 2699665484d8SDoug Ambrisko int i, retcode = 0; 2700d993dd83SKashyap D Desai u_int32_t scratch_pad_2; 2701665484d8SDoug Ambrisko 2702665484d8SDoug Ambrisko /* Allocate memory for the IOC INIT command */ 2703665484d8SDoug Ambrisko if (mrsas_alloc_ioc_cmd(sc)) { 2704665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate IOC command.\n"); 2705665484d8SDoug Ambrisko return (1); 2706665484d8SDoug Ambrisko } 2707d993dd83SKashyap D Desai 2708d993dd83SKashyap D Desai if (!sc->block_sync_cache) { 2709e315cf4dSKashyap D Desai scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 2710d993dd83SKashyap D Desai outbound_scratch_pad_2)); 2711d993dd83SKashyap D Desai sc->fw_sync_cache_support = (scratch_pad_2 & 2712d993dd83SKashyap D Desai MR_CAN_HANDLE_SYNC_CACHE_OFFSET) ? 1 : 0; 2713d993dd83SKashyap D Desai } 2714d993dd83SKashyap D Desai 2715665484d8SDoug Ambrisko IOCInitMsg = (pMpi2IOCInitRequest_t)(((char *)sc->ioc_init_mem) + 1024); 2716665484d8SDoug Ambrisko IOCInitMsg->Function = MPI2_FUNCTION_IOC_INIT; 2717665484d8SDoug Ambrisko IOCInitMsg->WhoInit = MPI2_WHOINIT_HOST_DRIVER; 2718e34a057cSAlfredo Dal'Ava Junior IOCInitMsg->MsgVersion = htole16(MPI2_VERSION); 2719e34a057cSAlfredo Dal'Ava Junior IOCInitMsg->HeaderVersion = htole16(MPI2_HEADER_VERSION); 2720e34a057cSAlfredo Dal'Ava Junior IOCInitMsg->SystemRequestFrameSize = htole16(MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE / 4); 2721e34a057cSAlfredo Dal'Ava Junior IOCInitMsg->ReplyDescriptorPostQueueDepth = htole16(sc->reply_q_depth); 2722e34a057cSAlfredo Dal'Ava Junior IOCInitMsg->ReplyDescriptorPostQueueAddress = htole64(sc->reply_desc_phys_addr); 2723e34a057cSAlfredo Dal'Ava Junior IOCInitMsg->SystemRequestFrameBaseAddress = htole64(sc->io_request_phys_addr); 2724d18d1b47SKashyap D Desai IOCInitMsg->HostMSIxVectors = (sc->msix_vectors > 0 ? sc->msix_vectors : 0); 27253d273176SKashyap D Desai IOCInitMsg->HostPageSize = MR_DEFAULT_NVME_PAGE_SHIFT; 2726665484d8SDoug Ambrisko 2727665484d8SDoug Ambrisko init_frame = (struct mrsas_init_frame *)sc->ioc_init_mem; 2728665484d8SDoug Ambrisko init_frame->cmd = MFI_CMD_INIT; 2729665484d8SDoug Ambrisko init_frame->cmd_status = 0xFF; 2730e34a057cSAlfredo Dal'Ava Junior init_frame->flags |= htole16(MFI_FRAME_DONT_POST_IN_REPLY_QUEUE); 2731665484d8SDoug Ambrisko 2732d18d1b47SKashyap D Desai /* driver support Extended MSIX */ 27332909aab4SKashyap D Desai if (sc->mrsas_gen3_ctrl || sc->is_ventura || sc->is_aero) { 2734d18d1b47SKashyap D Desai init_frame->driver_operations. 2735d18d1b47SKashyap D Desai mfi_capabilities.support_additional_msix = 1; 2736d18d1b47SKashyap D Desai } 2737665484d8SDoug Ambrisko if (sc->verbuf_mem) { 2738665484d8SDoug Ambrisko snprintf((char *)sc->verbuf_mem, strlen(MRSAS_VERSION) + 2, "%s\n", 2739665484d8SDoug Ambrisko MRSAS_VERSION); 2740665484d8SDoug Ambrisko init_frame->driver_ver_lo = (bus_addr_t)sc->verbuf_phys_addr; 2741665484d8SDoug Ambrisko init_frame->driver_ver_hi = 0; 2742665484d8SDoug Ambrisko } 274316dc2814SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ndrive_r1_lb = 1; 27444799d485SKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_max_255lds = 1; 274577cf7df8SKashyap D Desai init_frame->driver_operations.mfi_capabilities.security_protocol_cmds_fw = 1; 27463a3fc6cbSKashyap D Desai if (sc->max_chain_frame_sz > MEGASAS_CHAIN_FRAME_SZ_MIN) 27473a3fc6cbSKashyap D Desai init_frame->driver_operations.mfi_capabilities.support_ext_io_size = 1; 2748665484d8SDoug Ambrisko 2749e34a057cSAlfredo Dal'Ava Junior init_frame->driver_operations.reg = htole32(init_frame->driver_operations.reg); 2750e34a057cSAlfredo Dal'Ava Junior 2751e34a057cSAlfredo Dal'Ava Junior phys_addr = (bus_addr_t)sc->ioc_init_phys_mem + 1024; 2752e34a057cSAlfredo Dal'Ava Junior init_frame->queue_info_new_phys_addr_lo = htole32(phys_addr); 2753e34a057cSAlfredo Dal'Ava Junior init_frame->data_xfer_len = htole32(sizeof(Mpi2IOCInitRequest_t)); 2754e34a057cSAlfredo Dal'Ava Junior 275559fffbcfSAlfredo Dal'Ava Junior req_desc.addr.Words = htole64((bus_addr_t)sc->ioc_init_phys_mem); 2756665484d8SDoug Ambrisko req_desc.MFAIo.RequestFlags = 2757665484d8SDoug Ambrisko (MRSAS_REQ_DESCRIPT_FLAGS_MFA << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 2758665484d8SDoug Ambrisko 2759665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2760665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Issuing IOC INIT command to FW.\n"); 2761b518670cSKashyap D Desai mrsas_write_64bit_req_desc(sc, req_desc.addr.u.low, req_desc.addr.u.high); 2762665484d8SDoug Ambrisko 2763665484d8SDoug Ambrisko /* 2764665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 2765665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 2766665484d8SDoug Ambrisko * this is only 1 millisecond. 2767665484d8SDoug Ambrisko */ 2768665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) { 2769665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 2770665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2771665484d8SDoug Ambrisko DELAY(1000); 2772665484d8SDoug Ambrisko else 2773665484d8SDoug Ambrisko break; 2774665484d8SDoug Ambrisko } 2775665484d8SDoug Ambrisko } 2776665484d8SDoug Ambrisko if (init_frame->cmd_status == 0) 2777665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 2778665484d8SDoug Ambrisko "IOC INIT response received from FW.\n"); 27798e727371SKashyap D Desai else { 2780665484d8SDoug Ambrisko if (init_frame->cmd_status == 0xFF) 2781665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init timed out after %d seconds.\n", max_wait); 2782665484d8SDoug Ambrisko else 2783665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "IOC Init failed, status = 0x%x\n", init_frame->cmd_status); 2784665484d8SDoug Ambrisko retcode = 1; 2785665484d8SDoug Ambrisko } 2786665484d8SDoug Ambrisko 2787b518670cSKashyap D Desai if (sc->is_aero) { 2788e315cf4dSKashyap D Desai scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 2789b518670cSKashyap D Desai outbound_scratch_pad_2)); 2790b518670cSKashyap D Desai sc->atomic_desc_support = (scratch_pad_2 & 2791b518670cSKashyap D Desai MR_ATOMIC_DESCRIPTOR_SUPPORT_OFFSET) ? 1 : 0; 2792b518670cSKashyap D Desai device_printf(sc->mrsas_dev, "FW supports atomic descriptor: %s\n", 2793b518670cSKashyap D Desai sc->atomic_desc_support ? "Yes" : "No"); 2794b518670cSKashyap D Desai } 2795b518670cSKashyap D Desai 2796665484d8SDoug Ambrisko mrsas_free_ioc_cmd(sc); 2797665484d8SDoug Ambrisko return (retcode); 2798665484d8SDoug Ambrisko } 2799665484d8SDoug Ambrisko 28008e727371SKashyap D Desai /* 2801665484d8SDoug Ambrisko * mrsas_alloc_mpt_cmds: Allocates the command packets 2802665484d8SDoug Ambrisko * input: Adapter instance soft state 2803665484d8SDoug Ambrisko * 2804665484d8SDoug Ambrisko * This function allocates the internal commands for IOs. Each command that is 28058e727371SKashyap D Desai * issued to FW is wrapped in a local data structure called mrsas_mpt_cmd. An 28068e727371SKashyap D Desai * array is allocated with mrsas_mpt_cmd context. The free commands are 2807665484d8SDoug Ambrisko * maintained in a linked list (cmd pool). SMID value range is from 1 to 2808665484d8SDoug Ambrisko * max_fw_cmds. 2809665484d8SDoug Ambrisko */ 28108e727371SKashyap D Desai int 28118e727371SKashyap D Desai mrsas_alloc_mpt_cmds(struct mrsas_softc *sc) 2812665484d8SDoug Ambrisko { 2813665484d8SDoug Ambrisko int i, j; 28142a1d3bcdSKashyap D Desai u_int32_t max_fw_cmds, count; 2815665484d8SDoug Ambrisko struct mrsas_mpt_cmd *cmd; 2816665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 2817665484d8SDoug Ambrisko u_int32_t offset, chain_offset, sense_offset; 2818665484d8SDoug Ambrisko bus_addr_t io_req_base_phys, chain_frame_base_phys, sense_base_phys; 2819665484d8SDoug Ambrisko u_int8_t *io_req_base, *chain_frame_base, *sense_base; 2820665484d8SDoug Ambrisko 28212a1d3bcdSKashyap D Desai max_fw_cmds = sc->max_fw_cmds; 2822665484d8SDoug Ambrisko 2823665484d8SDoug Ambrisko sc->req_desc = malloc(sc->request_alloc_sz, M_MRSAS, M_NOWAIT); 2824665484d8SDoug Ambrisko if (!sc->req_desc) { 2825665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Out of memory, cannot alloc req desc\n"); 2826665484d8SDoug Ambrisko return (ENOMEM); 2827665484d8SDoug Ambrisko } 2828665484d8SDoug Ambrisko memset(sc->req_desc, 0, sc->request_alloc_sz); 2829665484d8SDoug Ambrisko 2830665484d8SDoug Ambrisko /* 28318e727371SKashyap D Desai * sc->mpt_cmd_list is an array of struct mrsas_mpt_cmd pointers. 28328e727371SKashyap D Desai * Allocate the dynamic array first and then allocate individual 28338e727371SKashyap D Desai * commands. 2834665484d8SDoug Ambrisko */ 28352a1d3bcdSKashyap D Desai sc->mpt_cmd_list = malloc(sizeof(struct mrsas_mpt_cmd *) * max_fw_cmds, 28362a1d3bcdSKashyap D Desai M_MRSAS, M_NOWAIT); 2837665484d8SDoug Ambrisko if (!sc->mpt_cmd_list) { 2838665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc memory for mpt_cmd_list.\n"); 2839665484d8SDoug Ambrisko return (ENOMEM); 2840665484d8SDoug Ambrisko } 28412a1d3bcdSKashyap D Desai memset(sc->mpt_cmd_list, 0, sizeof(struct mrsas_mpt_cmd *) * max_fw_cmds); 28422a1d3bcdSKashyap D Desai for (i = 0; i < max_fw_cmds; i++) { 2843665484d8SDoug Ambrisko sc->mpt_cmd_list[i] = malloc(sizeof(struct mrsas_mpt_cmd), 2844665484d8SDoug Ambrisko M_MRSAS, M_NOWAIT); 2845665484d8SDoug Ambrisko if (!sc->mpt_cmd_list[i]) { 2846665484d8SDoug Ambrisko for (j = 0; j < i; j++) 2847665484d8SDoug Ambrisko free(sc->mpt_cmd_list[j], M_MRSAS); 2848665484d8SDoug Ambrisko free(sc->mpt_cmd_list, M_MRSAS); 2849665484d8SDoug Ambrisko sc->mpt_cmd_list = NULL; 2850665484d8SDoug Ambrisko return (ENOMEM); 2851665484d8SDoug Ambrisko } 2852665484d8SDoug Ambrisko } 2853665484d8SDoug Ambrisko 2854665484d8SDoug Ambrisko io_req_base = (u_int8_t *)sc->io_request_mem + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2855665484d8SDoug Ambrisko io_req_base_phys = (bus_addr_t)sc->io_request_phys_addr + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE; 2856665484d8SDoug Ambrisko chain_frame_base = (u_int8_t *)sc->chain_frame_mem; 2857665484d8SDoug Ambrisko chain_frame_base_phys = (bus_addr_t)sc->chain_frame_phys_addr; 2858665484d8SDoug Ambrisko sense_base = (u_int8_t *)sc->sense_mem; 2859665484d8SDoug Ambrisko sense_base_phys = (bus_addr_t)sc->sense_phys_addr; 28602a1d3bcdSKashyap D Desai for (i = 0; i < max_fw_cmds; i++) { 2861665484d8SDoug Ambrisko cmd = sc->mpt_cmd_list[i]; 2862665484d8SDoug Ambrisko offset = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * i; 28633a3fc6cbSKashyap D Desai chain_offset = sc->max_chain_frame_sz * i; 2864665484d8SDoug Ambrisko sense_offset = MRSAS_SENSE_LEN * i; 2865665484d8SDoug Ambrisko memset(cmd, 0, sizeof(struct mrsas_mpt_cmd)); 2866665484d8SDoug Ambrisko cmd->index = i + 1; 2867665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 28682a1d3bcdSKashyap D Desai cmd->r1_alt_dev_handle = MR_DEVHANDLE_INVALID; 28698bb601acSKashyap D Desai callout_init_mtx(&cmd->cm_callout, &sc->sim_lock, 0); 2870665484d8SDoug Ambrisko cmd->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 2871665484d8SDoug Ambrisko cmd->sc = sc; 2872665484d8SDoug Ambrisko cmd->io_request = (MRSAS_RAID_SCSI_IO_REQUEST *) (io_req_base + offset); 2873665484d8SDoug Ambrisko memset(cmd->io_request, 0, sizeof(MRSAS_RAID_SCSI_IO_REQUEST)); 2874665484d8SDoug Ambrisko cmd->io_request_phys_addr = io_req_base_phys + offset; 2875665484d8SDoug Ambrisko cmd->chain_frame = (MPI2_SGE_IO_UNION *) (chain_frame_base + chain_offset); 2876665484d8SDoug Ambrisko cmd->chain_frame_phys_addr = chain_frame_base_phys + chain_offset; 2877665484d8SDoug Ambrisko cmd->sense = sense_base + sense_offset; 2878665484d8SDoug Ambrisko cmd->sense_phys_addr = sense_base_phys + sense_offset; 2879665484d8SDoug Ambrisko if (bus_dmamap_create(sc->data_tag, 0, &cmd->data_dmamap)) { 2880665484d8SDoug Ambrisko return (FAIL); 2881665484d8SDoug Ambrisko } 2882665484d8SDoug Ambrisko TAILQ_INSERT_TAIL(&(sc->mrsas_mpt_cmd_list_head), cmd, next); 2883665484d8SDoug Ambrisko } 2884665484d8SDoug Ambrisko 2885665484d8SDoug Ambrisko /* Initialize reply descriptor array to 0xFFFFFFFF */ 2886665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 2887d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 2888d18d1b47SKashyap D Desai for (i = 0; i < sc->reply_q_depth * count; i++, reply_desc++) { 2889665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 2890665484d8SDoug Ambrisko } 2891665484d8SDoug Ambrisko return (0); 2892665484d8SDoug Ambrisko } 2893665484d8SDoug Ambrisko 28948e727371SKashyap D Desai /* 2895b518670cSKashyap D Desai * mrsas_write_64bit_req_dsc: Writes 64 bit request descriptor to FW 2896b518670cSKashyap D Desai * input: Adapter softstate 2897b518670cSKashyap D Desai * request descriptor address low 2898b518670cSKashyap D Desai * request descriptor address high 2899b518670cSKashyap D Desai */ 2900b518670cSKashyap D Desai void 2901b518670cSKashyap D Desai mrsas_write_64bit_req_desc(struct mrsas_softc *sc, u_int32_t req_desc_lo, 2902b518670cSKashyap D Desai u_int32_t req_desc_hi) 2903b518670cSKashyap D Desai { 2904b518670cSKashyap D Desai mtx_lock(&sc->pci_lock); 2905b518670cSKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_low_queue_port), 2906e34a057cSAlfredo Dal'Ava Junior le32toh(req_desc_lo)); 2907b518670cSKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_high_queue_port), 2908e34a057cSAlfredo Dal'Ava Junior le32toh(req_desc_hi)); 2909b518670cSKashyap D Desai mtx_unlock(&sc->pci_lock); 2910b518670cSKashyap D Desai } 2911b518670cSKashyap D Desai 2912b518670cSKashyap D Desai /* 2913665484d8SDoug Ambrisko * mrsas_fire_cmd: Sends command to FW 2914665484d8SDoug Ambrisko * input: Adapter softstate 2915665484d8SDoug Ambrisko * request descriptor address low 2916665484d8SDoug Ambrisko * request descriptor address high 2917665484d8SDoug Ambrisko * 2918665484d8SDoug Ambrisko * This functions fires the command to Firmware by writing to the 2919665484d8SDoug Ambrisko * inbound_low_queue_port and inbound_high_queue_port. 2920665484d8SDoug Ambrisko */ 29218e727371SKashyap D Desai void 29228e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo, 2923665484d8SDoug Ambrisko u_int32_t req_desc_hi) 2924665484d8SDoug Ambrisko { 2925b518670cSKashyap D Desai if (sc->atomic_desc_support) 2926b518670cSKashyap D Desai mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_single_queue_port), 2927e34a057cSAlfredo Dal'Ava Junior le32toh(req_desc_lo)); 2928b518670cSKashyap D Desai else 2929b518670cSKashyap D Desai mrsas_write_64bit_req_desc(sc, req_desc_lo, req_desc_hi); 2930665484d8SDoug Ambrisko } 2931665484d8SDoug Ambrisko 29328e727371SKashyap D Desai /* 29338e727371SKashyap D Desai * mrsas_transition_to_ready: Move FW to Ready state input: 29348e727371SKashyap D Desai * Adapter instance soft state 2935665484d8SDoug Ambrisko * 29368e727371SKashyap D Desai * During the initialization, FW passes can potentially be in any one of several 29378e727371SKashyap D Desai * possible states. If the FW in operational, waiting-for-handshake states, 29388e727371SKashyap D Desai * driver must take steps to bring it to ready state. Otherwise, it has to 29398e727371SKashyap D Desai * wait for the ready state. 2940665484d8SDoug Ambrisko */ 29418e727371SKashyap D Desai int 29428e727371SKashyap D Desai mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr) 2943665484d8SDoug Ambrisko { 2944665484d8SDoug Ambrisko int i; 2945665484d8SDoug Ambrisko u_int8_t max_wait; 2946665484d8SDoug Ambrisko u_int32_t val, fw_state; 294798470f0eSScott Long u_int32_t cur_state __unused; 2948665484d8SDoug Ambrisko u_int32_t abs_state, curr_abs_state; 2949665484d8SDoug Ambrisko 2950e315cf4dSKashyap D Desai val = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2951665484d8SDoug Ambrisko fw_state = val & MFI_STATE_MASK; 2952665484d8SDoug Ambrisko max_wait = MRSAS_RESET_WAIT_TIME; 2953665484d8SDoug Ambrisko 2954665484d8SDoug Ambrisko if (fw_state != MFI_STATE_READY) 2955665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Waiting for FW to come to ready state\n"); 2956665484d8SDoug Ambrisko 2957665484d8SDoug Ambrisko while (fw_state != MFI_STATE_READY) { 2958e315cf4dSKashyap D Desai abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)); 2959665484d8SDoug Ambrisko switch (fw_state) { 2960665484d8SDoug Ambrisko case MFI_STATE_FAULT: 2961665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW is in FAULT state!!\n"); 2962665484d8SDoug Ambrisko if (ocr) { 2963665484d8SDoug Ambrisko cur_state = MFI_STATE_FAULT; 2964665484d8SDoug Ambrisko break; 29658e727371SKashyap D Desai } else 2966665484d8SDoug Ambrisko return -ENODEV; 2967665484d8SDoug Ambrisko case MFI_STATE_WAIT_HANDSHAKE: 2968665484d8SDoug Ambrisko /* Set the CLR bit in inbound doorbell */ 2969665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2970665484d8SDoug Ambrisko MFI_INIT_CLEAR_HANDSHAKE | MFI_INIT_HOTPLUG); 2971665484d8SDoug Ambrisko cur_state = MFI_STATE_WAIT_HANDSHAKE; 2972665484d8SDoug Ambrisko break; 2973665484d8SDoug Ambrisko case MFI_STATE_BOOT_MESSAGE_PENDING: 2974665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 2975665484d8SDoug Ambrisko MFI_INIT_HOTPLUG); 2976665484d8SDoug Ambrisko cur_state = MFI_STATE_BOOT_MESSAGE_PENDING; 2977665484d8SDoug Ambrisko break; 2978665484d8SDoug Ambrisko case MFI_STATE_OPERATIONAL: 29798e727371SKashyap D Desai /* 29808e727371SKashyap D Desai * Bring it to READY state; assuming max wait 10 29818e727371SKashyap D Desai * secs 29828e727371SKashyap D Desai */ 2983665484d8SDoug Ambrisko mrsas_disable_intr(sc); 2984665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), MFI_RESET_FLAGS); 2985665484d8SDoug Ambrisko for (i = 0; i < max_wait * 1000; i++) { 2986e315cf4dSKashyap D Desai if (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, doorbell)) & 1) 2987665484d8SDoug Ambrisko DELAY(1000); 2988665484d8SDoug Ambrisko else 2989665484d8SDoug Ambrisko break; 2990665484d8SDoug Ambrisko } 2991665484d8SDoug Ambrisko cur_state = MFI_STATE_OPERATIONAL; 2992665484d8SDoug Ambrisko break; 2993665484d8SDoug Ambrisko case MFI_STATE_UNDEFINED: 29948e727371SKashyap D Desai /* 29958e727371SKashyap D Desai * This state should not last for more than 2 29968e727371SKashyap D Desai * seconds 29978e727371SKashyap D Desai */ 2998665484d8SDoug Ambrisko cur_state = MFI_STATE_UNDEFINED; 2999665484d8SDoug Ambrisko break; 3000665484d8SDoug Ambrisko case MFI_STATE_BB_INIT: 3001665484d8SDoug Ambrisko cur_state = MFI_STATE_BB_INIT; 3002665484d8SDoug Ambrisko break; 3003665484d8SDoug Ambrisko case MFI_STATE_FW_INIT: 3004665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT; 3005665484d8SDoug Ambrisko break; 3006665484d8SDoug Ambrisko case MFI_STATE_FW_INIT_2: 3007665484d8SDoug Ambrisko cur_state = MFI_STATE_FW_INIT_2; 3008665484d8SDoug Ambrisko break; 3009665484d8SDoug Ambrisko case MFI_STATE_DEVICE_SCAN: 3010665484d8SDoug Ambrisko cur_state = MFI_STATE_DEVICE_SCAN; 3011665484d8SDoug Ambrisko break; 3012665484d8SDoug Ambrisko case MFI_STATE_FLUSH_CACHE: 3013665484d8SDoug Ambrisko cur_state = MFI_STATE_FLUSH_CACHE; 3014665484d8SDoug Ambrisko break; 3015665484d8SDoug Ambrisko default: 3016665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown state 0x%x\n", fw_state); 3017665484d8SDoug Ambrisko return -ENODEV; 3018665484d8SDoug Ambrisko } 3019665484d8SDoug Ambrisko 3020665484d8SDoug Ambrisko /* 3021665484d8SDoug Ambrisko * The cur_state should not last for more than max_wait secs 3022665484d8SDoug Ambrisko */ 3023665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 3024e315cf4dSKashyap D Desai fw_state = (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3025665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK); 3026e315cf4dSKashyap D Desai curr_abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3027665484d8SDoug Ambrisko outbound_scratch_pad)); 3028665484d8SDoug Ambrisko if (abs_state == curr_abs_state) 3029665484d8SDoug Ambrisko DELAY(1000); 3030665484d8SDoug Ambrisko else 3031665484d8SDoug Ambrisko break; 3032665484d8SDoug Ambrisko } 3033665484d8SDoug Ambrisko 3034665484d8SDoug Ambrisko /* 3035665484d8SDoug Ambrisko * Return error if fw_state hasn't changed after max_wait 3036665484d8SDoug Ambrisko */ 3037665484d8SDoug Ambrisko if (curr_abs_state == abs_state) { 3038665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "FW state [%d] hasn't changed " 3039665484d8SDoug Ambrisko "in %d secs\n", fw_state, max_wait); 3040665484d8SDoug Ambrisko return -ENODEV; 3041665484d8SDoug Ambrisko } 3042665484d8SDoug Ambrisko } 3043665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "FW now in Ready state\n"); 3044665484d8SDoug Ambrisko return 0; 3045665484d8SDoug Ambrisko } 3046665484d8SDoug Ambrisko 30478e727371SKashyap D Desai /* 3048665484d8SDoug Ambrisko * mrsas_get_mfi_cmd: Get a cmd from free command pool 3049665484d8SDoug Ambrisko * input: Adapter soft state 3050665484d8SDoug Ambrisko * 3051665484d8SDoug Ambrisko * This function removes an MFI command from the command list. 3052665484d8SDoug Ambrisko */ 30538e727371SKashyap D Desai struct mrsas_mfi_cmd * 30548e727371SKashyap D Desai mrsas_get_mfi_cmd(struct mrsas_softc *sc) 3055665484d8SDoug Ambrisko { 3056665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd = NULL; 3057665484d8SDoug Ambrisko 3058665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 3059665484d8SDoug Ambrisko if (!TAILQ_EMPTY(&sc->mrsas_mfi_cmd_list_head)) { 3060665484d8SDoug Ambrisko cmd = TAILQ_FIRST(&sc->mrsas_mfi_cmd_list_head); 3061665484d8SDoug Ambrisko TAILQ_REMOVE(&sc->mrsas_mfi_cmd_list_head, cmd, next); 3062665484d8SDoug Ambrisko } 3063665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 3064665484d8SDoug Ambrisko 3065665484d8SDoug Ambrisko return cmd; 3066665484d8SDoug Ambrisko } 3067665484d8SDoug Ambrisko 30688e727371SKashyap D Desai /* 30698e727371SKashyap D Desai * mrsas_ocr_thread: Thread to handle OCR/Kill Adapter. 3070665484d8SDoug Ambrisko * input: Adapter Context. 3071665484d8SDoug Ambrisko * 30728e727371SKashyap D Desai * This function will check FW status register and flag do_timeout_reset flag. 30738e727371SKashyap D Desai * It will do OCR/Kill adapter if FW is in fault state or IO timed out has 30748e727371SKashyap D Desai * trigger reset. 3075665484d8SDoug Ambrisko */ 3076665484d8SDoug Ambrisko static void 3077665484d8SDoug Ambrisko mrsas_ocr_thread(void *arg) 3078665484d8SDoug Ambrisko { 3079665484d8SDoug Ambrisko struct mrsas_softc *sc; 3080665484d8SDoug Ambrisko u_int32_t fw_status, fw_state; 30818bb601acSKashyap D Desai u_int8_t tm_target_reset_failed = 0; 3082665484d8SDoug Ambrisko 3083665484d8SDoug Ambrisko sc = (struct mrsas_softc *)arg; 3084665484d8SDoug Ambrisko 3085665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_TRACE, "%s\n", __func__); 3086665484d8SDoug Ambrisko sc->ocr_thread_active = 1; 3087665484d8SDoug Ambrisko mtx_lock(&sc->sim_lock); 3088665484d8SDoug Ambrisko for (;;) { 3089665484d8SDoug Ambrisko /* Sleep for 1 second and check the queue status */ 3090665484d8SDoug Ambrisko msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, 3091665484d8SDoug Ambrisko "mrsas_ocr", sc->mrsas_fw_fault_check_delay * hz); 3092f0c7594bSKashyap D Desai if (sc->remove_in_progress || 3093f0c7594bSKashyap D Desai sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 3094665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3095f0c7594bSKashyap D Desai "Exit due to %s from %s\n", 3096f0c7594bSKashyap D Desai sc->remove_in_progress ? "Shutdown" : 3097f0c7594bSKashyap D Desai "Hardware critical error", __func__); 3098665484d8SDoug Ambrisko break; 3099665484d8SDoug Ambrisko } 3100e315cf4dSKashyap D Desai fw_status = mrsas_read_reg_with_retries(sc, 3101665484d8SDoug Ambrisko offsetof(mrsas_reg_set, outbound_scratch_pad)); 3102665484d8SDoug Ambrisko fw_state = fw_status & MFI_STATE_MASK; 31038bb601acSKashyap D Desai if (fw_state == MFI_STATE_FAULT || sc->do_timedout_reset || 31048bb601acSKashyap D Desai mrsas_atomic_read(&sc->target_reset_outstanding)) { 31058bb601acSKashyap D Desai /* First, freeze further IOs to come to the SIM */ 31068bb601acSKashyap D Desai mrsas_xpt_freeze(sc); 31078bb601acSKashyap D Desai 31088bb601acSKashyap D Desai /* If this is an IO timeout then go for target reset */ 31098bb601acSKashyap D Desai if (mrsas_atomic_read(&sc->target_reset_outstanding)) { 31108bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiating Target RESET " 31118bb601acSKashyap D Desai "because of SCSI IO timeout!\n"); 31128bb601acSKashyap D Desai 31138bb601acSKashyap D Desai /* Let the remaining IOs to complete */ 31148bb601acSKashyap D Desai msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, 31158bb601acSKashyap D Desai "mrsas_reset_targets", 5 * hz); 31168bb601acSKashyap D Desai 31178bb601acSKashyap D Desai /* Try to reset the target device */ 31188bb601acSKashyap D Desai if (mrsas_reset_targets(sc) == FAIL) 31198bb601acSKashyap D Desai tm_target_reset_failed = 1; 31208bb601acSKashyap D Desai } 31218bb601acSKashyap D Desai 31228bb601acSKashyap D Desai /* If this is a DCMD timeout or FW fault, 31238bb601acSKashyap D Desai * then go for controller reset 31248bb601acSKashyap D Desai */ 31258bb601acSKashyap D Desai if (fw_state == MFI_STATE_FAULT || tm_target_reset_failed || 31268bb601acSKashyap D Desai (sc->do_timedout_reset == MFI_DCMD_TIMEOUT_OCR)) { 31278bb601acSKashyap D Desai if (tm_target_reset_failed) 31288bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiaiting OCR because of " 31298bb601acSKashyap D Desai "TM FAILURE!\n"); 31308bb601acSKashyap D Desai else 31318bb601acSKashyap D Desai device_printf(sc->mrsas_dev, "Initiaiting OCR " 31328bb601acSKashyap D Desai "because of %s!\n", sc->do_timedout_reset ? 31338bb601acSKashyap D Desai "DCMD IO Timeout" : "FW fault"); 31348bb601acSKashyap D Desai 3135665484d8SDoug Ambrisko mtx_lock_spin(&sc->ioctl_lock); 3136665484d8SDoug Ambrisko sc->reset_in_progress = 1; 3137665484d8SDoug Ambrisko mtx_unlock_spin(&sc->ioctl_lock); 31388bb601acSKashyap D Desai sc->reset_count++; 31398bb601acSKashyap D Desai 314085c0a961SKashyap D Desai /* 314185c0a961SKashyap D Desai * Wait for the AEN task to be completed if it is running. 314285c0a961SKashyap D Desai */ 314385c0a961SKashyap D Desai mtx_unlock(&sc->sim_lock); 314485c0a961SKashyap D Desai taskqueue_drain(sc->ev_tq, &sc->ev_task); 314585c0a961SKashyap D Desai mtx_lock(&sc->sim_lock); 314685c0a961SKashyap D Desai 314785c0a961SKashyap D Desai taskqueue_block(sc->ev_tq); 31488bb601acSKashyap D Desai /* Try to reset the controller */ 3149f0c7594bSKashyap D Desai mrsas_reset_ctrl(sc, sc->do_timedout_reset); 31508bb601acSKashyap D Desai 3151665484d8SDoug Ambrisko sc->do_timedout_reset = 0; 31528bb601acSKashyap D Desai sc->reset_in_progress = 0; 31538bb601acSKashyap D Desai tm_target_reset_failed = 0; 31548bb601acSKashyap D Desai mrsas_atomic_set(&sc->target_reset_outstanding, 0); 31558bb601acSKashyap D Desai memset(sc->target_reset_pool, 0, 31568bb601acSKashyap D Desai sizeof(sc->target_reset_pool)); 315785c0a961SKashyap D Desai taskqueue_unblock(sc->ev_tq); 31588bb601acSKashyap D Desai } 31598bb601acSKashyap D Desai 31608bb601acSKashyap D Desai /* Now allow IOs to come to the SIM */ 31618bb601acSKashyap D Desai mrsas_xpt_release(sc); 3162665484d8SDoug Ambrisko } 3163665484d8SDoug Ambrisko } 3164665484d8SDoug Ambrisko mtx_unlock(&sc->sim_lock); 3165665484d8SDoug Ambrisko sc->ocr_thread_active = 0; 3166665484d8SDoug Ambrisko mrsas_kproc_exit(0); 3167665484d8SDoug Ambrisko } 3168665484d8SDoug Ambrisko 31698e727371SKashyap D Desai /* 31708e727371SKashyap D Desai * mrsas_reset_reply_desc: Reset Reply descriptor as part of OCR. 3171665484d8SDoug Ambrisko * input: Adapter Context. 3172665484d8SDoug Ambrisko * 31738e727371SKashyap D Desai * This function will clear reply descriptor so that post OCR driver and FW will 31748e727371SKashyap D Desai * lost old history. 3175665484d8SDoug Ambrisko */ 31768e727371SKashyap D Desai void 31778e727371SKashyap D Desai mrsas_reset_reply_desc(struct mrsas_softc *sc) 3178665484d8SDoug Ambrisko { 3179d18d1b47SKashyap D Desai int i, count; 3180665484d8SDoug Ambrisko pMpi2ReplyDescriptorsUnion_t reply_desc; 3181665484d8SDoug Ambrisko 3182d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3183d18d1b47SKashyap D Desai for (i = 0; i < count; i++) 3184d18d1b47SKashyap D Desai sc->last_reply_idx[i] = 0; 3185d18d1b47SKashyap D Desai 3186665484d8SDoug Ambrisko reply_desc = sc->reply_desc_mem; 3187665484d8SDoug Ambrisko for (i = 0; i < sc->reply_q_depth; i++, reply_desc++) { 3188665484d8SDoug Ambrisko reply_desc->Words = MRSAS_ULONG_MAX; 3189665484d8SDoug Ambrisko } 3190665484d8SDoug Ambrisko } 3191665484d8SDoug Ambrisko 31928e727371SKashyap D Desai /* 31938e727371SKashyap D Desai * mrsas_reset_ctrl: Core function to OCR/Kill adapter. 3194665484d8SDoug Ambrisko * input: Adapter Context. 3195665484d8SDoug Ambrisko * 31968e727371SKashyap D Desai * This function will run from thread context so that it can sleep. 1. Do not 31978e727371SKashyap D Desai * handle OCR if FW is in HW critical error. 2. Wait for outstanding command 31988e727371SKashyap D Desai * to complete for 180 seconds. 3. If #2 does not find any outstanding 31998e727371SKashyap D Desai * command Controller is in working state, so skip OCR. Otherwise, do 32008e727371SKashyap D Desai * OCR/kill Adapter based on flag disableOnlineCtrlReset. 4. Start of the 32018e727371SKashyap D Desai * OCR, return all SCSI command back to CAM layer which has ccb_ptr. 5. Post 3202453130d9SPedro F. Giffuni * OCR, Re-fire Management command and move Controller to Operation state. 3203665484d8SDoug Ambrisko */ 32048e727371SKashyap D Desai int 3205f0c7594bSKashyap D Desai mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason) 3206665484d8SDoug Ambrisko { 3207665484d8SDoug Ambrisko int retval = SUCCESS, i, j, retry = 0; 3208665484d8SDoug Ambrisko u_int32_t host_diag, abs_state, status_reg, reset_adapter; 3209665484d8SDoug Ambrisko union ccb *ccb; 3210665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mfi_cmd; 3211665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 3212f0c7594bSKashyap D Desai union mrsas_evt_class_locale class_locale; 32132d53b485SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3214665484d8SDoug Ambrisko 3215665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) { 3216665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, 3217665484d8SDoug Ambrisko "mrsas: Hardware critical error, returning FAIL.\n"); 3218665484d8SDoug Ambrisko return FAIL; 3219665484d8SDoug Ambrisko } 3220f5fb2237SKashyap D Desai mrsas_set_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3221665484d8SDoug Ambrisko sc->adprecovery = MRSAS_ADPRESET_SM_INFAULT; 3222665484d8SDoug Ambrisko mrsas_disable_intr(sc); 3223f0c7594bSKashyap D Desai msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, "mrsas_ocr", 3224f0c7594bSKashyap D Desai sc->mrsas_fw_fault_check_delay * hz); 3225665484d8SDoug Ambrisko 3226665484d8SDoug Ambrisko /* First try waiting for commands to complete */ 3227f0c7594bSKashyap D Desai if (mrsas_wait_for_outstanding(sc, reset_reason)) { 3228665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3229665484d8SDoug Ambrisko "resetting adapter from %s.\n", 3230665484d8SDoug Ambrisko __func__); 3231665484d8SDoug Ambrisko /* Now return commands back to the CAM layer */ 32325b2490f8SKashyap D Desai mtx_unlock(&sc->sim_lock); 3233665484d8SDoug Ambrisko for (i = 0; i < sc->max_fw_cmds; i++) { 3234665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[i]; 32352a1d3bcdSKashyap D Desai 32362a1d3bcdSKashyap D Desai if (mpt_cmd->peer_cmd) { 32372a1d3bcdSKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 32382a1d3bcdSKashyap D Desai "R1 FP command [%d] - (mpt_cmd) %p, (peer_cmd) %p\n", 32392a1d3bcdSKashyap D Desai i, mpt_cmd, mpt_cmd->peer_cmd); 32402a1d3bcdSKashyap D Desai } 32412a1d3bcdSKashyap D Desai 3242665484d8SDoug Ambrisko if (mpt_cmd->ccb_ptr) { 32432a1d3bcdSKashyap D Desai if (mpt_cmd->callout_owner) { 3244665484d8SDoug Ambrisko ccb = (union ccb *)(mpt_cmd->ccb_ptr); 3245665484d8SDoug Ambrisko ccb->ccb_h.status = CAM_SCSI_BUS_RESET; 3246665484d8SDoug Ambrisko mrsas_cmd_done(sc, mpt_cmd); 32472a1d3bcdSKashyap D Desai } else { 32482a1d3bcdSKashyap D Desai mpt_cmd->ccb_ptr = NULL; 32492a1d3bcdSKashyap D Desai mrsas_release_mpt_cmd(mpt_cmd); 3250665484d8SDoug Ambrisko } 3251665484d8SDoug Ambrisko } 32522a1d3bcdSKashyap D Desai } 32532a1d3bcdSKashyap D Desai 32542a1d3bcdSKashyap D Desai mrsas_atomic_set(&sc->fw_outstanding, 0); 32552a1d3bcdSKashyap D Desai 32565b2490f8SKashyap D Desai mtx_lock(&sc->sim_lock); 3257665484d8SDoug Ambrisko 3258e315cf4dSKashyap D Desai status_reg = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3259665484d8SDoug Ambrisko outbound_scratch_pad)); 3260665484d8SDoug Ambrisko abs_state = status_reg & MFI_STATE_MASK; 3261665484d8SDoug Ambrisko reset_adapter = status_reg & MFI_RESET_ADAPTER; 3262665484d8SDoug Ambrisko if (sc->disableOnlineCtrlReset || 3263665484d8SDoug Ambrisko (abs_state == MFI_STATE_FAULT && !reset_adapter)) { 3264665484d8SDoug Ambrisko /* Reset not supported, kill adapter */ 3265665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "Reset not supported, killing adapter.\n"); 3266665484d8SDoug Ambrisko mrsas_kill_hba(sc); 3267665484d8SDoug Ambrisko retval = FAIL; 3268665484d8SDoug Ambrisko goto out; 3269665484d8SDoug Ambrisko } 3270665484d8SDoug Ambrisko /* Now try to reset the chip */ 3271665484d8SDoug Ambrisko for (i = 0; i < MRSAS_FUSION_MAX_RESET_TRIES; i++) { 3272665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3273665484d8SDoug Ambrisko MPI2_WRSEQ_FLUSH_KEY_VALUE); 3274665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3275665484d8SDoug Ambrisko MPI2_WRSEQ_1ST_KEY_VALUE); 3276665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3277665484d8SDoug Ambrisko MPI2_WRSEQ_2ND_KEY_VALUE); 3278665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3279665484d8SDoug Ambrisko MPI2_WRSEQ_3RD_KEY_VALUE); 3280665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3281665484d8SDoug Ambrisko MPI2_WRSEQ_4TH_KEY_VALUE); 3282665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3283665484d8SDoug Ambrisko MPI2_WRSEQ_5TH_KEY_VALUE); 3284665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset), 3285665484d8SDoug Ambrisko MPI2_WRSEQ_6TH_KEY_VALUE); 3286665484d8SDoug Ambrisko 3287665484d8SDoug Ambrisko /* Check that the diag write enable (DRWE) bit is on */ 3288e315cf4dSKashyap D Desai host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3289665484d8SDoug Ambrisko fusion_host_diag)); 3290665484d8SDoug Ambrisko retry = 0; 3291665484d8SDoug Ambrisko while (!(host_diag & HOST_DIAG_WRITE_ENABLE)) { 3292665484d8SDoug Ambrisko DELAY(100 * 1000); 3293e315cf4dSKashyap D Desai host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3294665484d8SDoug Ambrisko fusion_host_diag)); 3295665484d8SDoug Ambrisko if (retry++ == 100) { 3296665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3297665484d8SDoug Ambrisko "Host diag unlock failed!\n"); 3298665484d8SDoug Ambrisko break; 3299665484d8SDoug Ambrisko } 3300665484d8SDoug Ambrisko } 3301665484d8SDoug Ambrisko if (!(host_diag & HOST_DIAG_WRITE_ENABLE)) 3302665484d8SDoug Ambrisko continue; 3303665484d8SDoug Ambrisko 3304665484d8SDoug Ambrisko /* Send chip reset command */ 3305665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_host_diag), 3306665484d8SDoug Ambrisko host_diag | HOST_DIAG_RESET_ADAPTER); 3307665484d8SDoug Ambrisko DELAY(3000 * 1000); 3308665484d8SDoug Ambrisko 3309665484d8SDoug Ambrisko /* Make sure reset adapter bit is cleared */ 3310e315cf4dSKashyap D Desai host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3311665484d8SDoug Ambrisko fusion_host_diag)); 3312665484d8SDoug Ambrisko retry = 0; 3313665484d8SDoug Ambrisko while (host_diag & HOST_DIAG_RESET_ADAPTER) { 3314665484d8SDoug Ambrisko DELAY(100 * 1000); 3315e315cf4dSKashyap D Desai host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3316665484d8SDoug Ambrisko fusion_host_diag)); 3317665484d8SDoug Ambrisko if (retry++ == 1000) { 3318665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3319665484d8SDoug Ambrisko "Diag reset adapter never cleared!\n"); 3320665484d8SDoug Ambrisko break; 3321665484d8SDoug Ambrisko } 3322665484d8SDoug Ambrisko } 3323665484d8SDoug Ambrisko if (host_diag & HOST_DIAG_RESET_ADAPTER) 3324665484d8SDoug Ambrisko continue; 3325665484d8SDoug Ambrisko 3326e315cf4dSKashyap D Desai abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3327665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3328665484d8SDoug Ambrisko retry = 0; 3329665484d8SDoug Ambrisko 3330665484d8SDoug Ambrisko while ((abs_state <= MFI_STATE_FW_INIT) && (retry++ < 1000)) { 3331665484d8SDoug Ambrisko DELAY(100 * 1000); 3332e315cf4dSKashyap D Desai abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3333665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3334665484d8SDoug Ambrisko } 3335665484d8SDoug Ambrisko if (abs_state <= MFI_STATE_FW_INIT) { 3336665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "firmware state < MFI_STATE_FW_INIT," 3337665484d8SDoug Ambrisko " state = 0x%x\n", abs_state); 3338665484d8SDoug Ambrisko continue; 3339665484d8SDoug Ambrisko } 3340665484d8SDoug Ambrisko /* Wait for FW to become ready */ 3341665484d8SDoug Ambrisko if (mrsas_transition_to_ready(sc, 1)) { 3342665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3343665484d8SDoug Ambrisko "mrsas: Failed to transition controller to ready.\n"); 3344665484d8SDoug Ambrisko continue; 3345665484d8SDoug Ambrisko } 3346665484d8SDoug Ambrisko mrsas_reset_reply_desc(sc); 3347665484d8SDoug Ambrisko if (mrsas_ioc_init(sc)) { 3348665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "mrsas_ioc_init() failed!\n"); 3349665484d8SDoug Ambrisko continue; 3350665484d8SDoug Ambrisko } 3351665484d8SDoug Ambrisko for (j = 0; j < sc->max_fw_cmds; j++) { 3352665484d8SDoug Ambrisko mpt_cmd = sc->mpt_cmd_list[j]; 3353665484d8SDoug Ambrisko if (mpt_cmd->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 3354665484d8SDoug Ambrisko mfi_cmd = sc->mfi_cmd_list[mpt_cmd->sync_cmd_idx]; 33552d53b485SKashyap D Desai /* If not an IOCTL then release the command else re-fire */ 33562d53b485SKashyap D Desai if (!mfi_cmd->sync_cmd) { 3357665484d8SDoug Ambrisko mrsas_release_mfi_cmd(mfi_cmd); 33582d53b485SKashyap D Desai } else { 33592d53b485SKashyap D Desai req_desc = mrsas_get_request_desc(sc, 33602d53b485SKashyap D Desai mfi_cmd->cmd_id.context.smid - 1); 33612d53b485SKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 33622d53b485SKashyap D Desai "Re-fire command DCMD opcode 0x%x index %d\n ", 33632d53b485SKashyap D Desai mfi_cmd->frame->dcmd.opcode, j); 33642d53b485SKashyap D Desai if (!req_desc) 33652d53b485SKashyap D Desai device_printf(sc->mrsas_dev, 33662d53b485SKashyap D Desai "Cannot build MPT cmd.\n"); 33672d53b485SKashyap D Desai else 33682d53b485SKashyap D Desai mrsas_fire_cmd(sc, req_desc->addr.u.low, 33692d53b485SKashyap D Desai req_desc->addr.u.high); 33702d53b485SKashyap D Desai } 3371665484d8SDoug Ambrisko } 3372665484d8SDoug Ambrisko } 3373f0c7594bSKashyap D Desai 3374665484d8SDoug Ambrisko /* Reset load balance info */ 3375665484d8SDoug Ambrisko memset(sc->load_balance_info, 0, 33764799d485SKashyap D Desai sizeof(LD_LOAD_BALANCE_INFO) * MAX_LOGICAL_DRIVES_EXT); 3377665484d8SDoug Ambrisko 3378af51c29fSKashyap D Desai if (mrsas_get_ctrl_info(sc)) { 3379af51c29fSKashyap D Desai mrsas_kill_hba(sc); 33802f863eb8SKashyap D Desai retval = FAIL; 33812f863eb8SKashyap D Desai goto out; 3382af51c29fSKashyap D Desai } 3383665484d8SDoug Ambrisko if (!mrsas_get_map_info(sc)) 3384665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 3385665484d8SDoug Ambrisko 3386a688fcd0SKashyap D Desai megasas_setup_jbod_map(sc); 3387a688fcd0SKashyap D Desai 33882909aab4SKashyap D Desai if ((sc->is_ventura || sc->is_aero) && sc->streamDetectByLD) { 3389821df4b9SKashyap D Desai for (j = 0; j < MAX_LOGICAL_DRIVES_EXT; ++j) { 3390821df4b9SKashyap D Desai memset(sc->streamDetectByLD[i], 0, sizeof(LD_STREAM_DETECT)); 3391821df4b9SKashyap D Desai sc->streamDetectByLD[i]->mruBitMap = MR_STREAM_BITMAP; 3392821df4b9SKashyap D Desai } 3393821df4b9SKashyap D Desai } 3394821df4b9SKashyap D Desai 33952f863eb8SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 33962f863eb8SKashyap D Desai mrsas_enable_intr(sc); 33972f863eb8SKashyap D Desai sc->adprecovery = MRSAS_HBA_OPERATIONAL; 33982f863eb8SKashyap D Desai 3399f0c7594bSKashyap D Desai /* Register AEN with FW for last sequence number */ 3400f0c7594bSKashyap D Desai class_locale.members.reserved = 0; 3401f0c7594bSKashyap D Desai class_locale.members.locale = MR_EVT_LOCALE_ALL; 3402f0c7594bSKashyap D Desai class_locale.members.class = MR_EVT_CLASS_DEBUG; 3403f0c7594bSKashyap D Desai 34042d53b485SKashyap D Desai mtx_unlock(&sc->sim_lock); 3405f0c7594bSKashyap D Desai if (mrsas_register_aen(sc, sc->last_seq_num, 3406f0c7594bSKashyap D Desai class_locale.word)) { 3407f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, 3408f0c7594bSKashyap D Desai "ERROR: AEN registration FAILED from OCR !!! " 3409f0c7594bSKashyap D Desai "Further events from the controller cannot be notified." 3410f0c7594bSKashyap D Desai "Either there is some problem in the controller" 3411f0c7594bSKashyap D Desai "or the controller does not support AEN.\n" 3412f0c7594bSKashyap D Desai "Please contact to the SUPPORT TEAM if the problem persists\n"); 3413f0c7594bSKashyap D Desai } 34142d53b485SKashyap D Desai mtx_lock(&sc->sim_lock); 34152d53b485SKashyap D Desai 3416665484d8SDoug Ambrisko /* Adapter reset completed successfully */ 3417665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset successful\n"); 3418665484d8SDoug Ambrisko retval = SUCCESS; 3419665484d8SDoug Ambrisko goto out; 3420665484d8SDoug Ambrisko } 3421665484d8SDoug Ambrisko /* Reset failed, kill the adapter */ 3422665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Reset failed, killing adapter.\n"); 3423665484d8SDoug Ambrisko mrsas_kill_hba(sc); 3424665484d8SDoug Ambrisko retval = FAIL; 3425665484d8SDoug Ambrisko } else { 3426f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3427665484d8SDoug Ambrisko mrsas_enable_intr(sc); 3428665484d8SDoug Ambrisko sc->adprecovery = MRSAS_HBA_OPERATIONAL; 3429665484d8SDoug Ambrisko } 3430665484d8SDoug Ambrisko out: 3431f5fb2237SKashyap D Desai mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags); 3432665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3433665484d8SDoug Ambrisko "Reset Exit with %d.\n", retval); 3434665484d8SDoug Ambrisko return retval; 3435665484d8SDoug Ambrisko } 3436665484d8SDoug Ambrisko 34378e727371SKashyap D Desai /* 34388e727371SKashyap D Desai * mrsas_kill_hba: Kill HBA when OCR is not supported 3439665484d8SDoug Ambrisko * input: Adapter Context. 3440665484d8SDoug Ambrisko * 3441665484d8SDoug Ambrisko * This function will kill HBA when OCR is not supported. 3442665484d8SDoug Ambrisko */ 34438e727371SKashyap D Desai void 34448e727371SKashyap D Desai mrsas_kill_hba(struct mrsas_softc *sc) 3445665484d8SDoug Ambrisko { 3446daeed973SKashyap D Desai sc->adprecovery = MRSAS_HW_CRITICAL_ERROR; 3447f0c7594bSKashyap D Desai DELAY(1000 * 1000); 3448665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "%s\n", __func__); 3449665484d8SDoug Ambrisko mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), 3450665484d8SDoug Ambrisko MFI_STOP_ADP); 3451665484d8SDoug Ambrisko /* Flush */ 3452665484d8SDoug Ambrisko mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)); 3453daeed973SKashyap D Desai mrsas_complete_outstanding_ioctls(sc); 3454daeed973SKashyap D Desai } 3455daeed973SKashyap D Desai 3456daeed973SKashyap D Desai /** 3457daeed973SKashyap D Desai * mrsas_complete_outstanding_ioctls Complete pending IOCTLS after kill_hba 3458daeed973SKashyap D Desai * input: Controller softc 3459daeed973SKashyap D Desai * 3460daeed973SKashyap D Desai * Returns void 3461daeed973SKashyap D Desai */ 3462dbcc81dfSKashyap D Desai void 3463dbcc81dfSKashyap D Desai mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc) 3464dbcc81dfSKashyap D Desai { 3465daeed973SKashyap D Desai int i; 3466daeed973SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3467daeed973SKashyap D Desai struct mrsas_mfi_cmd *cmd_mfi; 3468daeed973SKashyap D Desai u_int32_t count, MSIxIndex; 3469daeed973SKashyap D Desai 3470daeed973SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3471daeed973SKashyap D Desai for (i = 0; i < sc->max_fw_cmds; i++) { 3472daeed973SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[i]; 3473daeed973SKashyap D Desai 3474daeed973SKashyap D Desai if (cmd_mpt->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) { 3475daeed973SKashyap D Desai cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx]; 3476daeed973SKashyap D Desai if (cmd_mfi->sync_cmd && cmd_mfi->frame->hdr.cmd != MFI_CMD_ABORT) { 3477daeed973SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3478daeed973SKashyap D Desai mrsas_complete_mptmfi_passthru(sc, cmd_mfi, 3479503c4f8dSKashyap D Desai cmd_mpt->io_request->RaidContext.raid_context.status); 3480daeed973SKashyap D Desai } 3481daeed973SKashyap D Desai } 3482daeed973SKashyap D Desai } 3483665484d8SDoug Ambrisko } 3484665484d8SDoug Ambrisko 34858e727371SKashyap D Desai /* 34868e727371SKashyap D Desai * mrsas_wait_for_outstanding: Wait for outstanding commands 3487665484d8SDoug Ambrisko * input: Adapter Context. 3488665484d8SDoug Ambrisko * 34898e727371SKashyap D Desai * This function will wait for 180 seconds for outstanding commands to be 34908e727371SKashyap D Desai * completed. 3491665484d8SDoug Ambrisko */ 34928e727371SKashyap D Desai int 3493f0c7594bSKashyap D Desai mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason) 3494665484d8SDoug Ambrisko { 3495665484d8SDoug Ambrisko int i, outstanding, retval = 0; 3496d18d1b47SKashyap D Desai u_int32_t fw_state, count, MSIxIndex; 3497d18d1b47SKashyap D Desai 3498665484d8SDoug Ambrisko for (i = 0; i < MRSAS_RESET_WAIT_TIME; i++) { 3499665484d8SDoug Ambrisko if (sc->remove_in_progress) { 3500665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3501665484d8SDoug Ambrisko "Driver remove or shutdown called.\n"); 3502665484d8SDoug Ambrisko retval = 1; 3503665484d8SDoug Ambrisko goto out; 3504665484d8SDoug Ambrisko } 3505665484d8SDoug Ambrisko /* Check if firmware is in fault state */ 3506e315cf4dSKashyap D Desai fw_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, 3507665484d8SDoug Ambrisko outbound_scratch_pad)) & MFI_STATE_MASK; 3508665484d8SDoug Ambrisko if (fw_state == MFI_STATE_FAULT) { 3509665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3510665484d8SDoug Ambrisko "Found FW in FAULT state, will reset adapter.\n"); 3511e2e8afb1SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 3512e2e8afb1SKashyap D Desai mtx_unlock(&sc->sim_lock); 3513e2e8afb1SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3514e2e8afb1SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 3515e2e8afb1SKashyap D Desai mtx_lock(&sc->sim_lock); 3516665484d8SDoug Ambrisko retval = 1; 3517665484d8SDoug Ambrisko goto out; 3518665484d8SDoug Ambrisko } 3519f0c7594bSKashyap D Desai if (check_reason == MFI_DCMD_TIMEOUT_OCR) { 3520f0c7594bSKashyap D Desai mrsas_dprint(sc, MRSAS_OCR, 3521f0c7594bSKashyap D Desai "DCMD IO TIMEOUT detected, will reset adapter.\n"); 3522f0c7594bSKashyap D Desai retval = 1; 3523f0c7594bSKashyap D Desai goto out; 3524f0c7594bSKashyap D Desai } 3525f5fb2237SKashyap D Desai outstanding = mrsas_atomic_read(&sc->fw_outstanding); 3526665484d8SDoug Ambrisko if (!outstanding) 3527665484d8SDoug Ambrisko goto out; 3528665484d8SDoug Ambrisko 3529665484d8SDoug Ambrisko if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) { 3530665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, "[%2d]waiting for %d " 3531665484d8SDoug Ambrisko "commands to complete\n", i, outstanding); 3532d18d1b47SKashyap D Desai count = sc->msix_vectors > 0 ? sc->msix_vectors : 1; 35332d53b485SKashyap D Desai mtx_unlock(&sc->sim_lock); 3534d18d1b47SKashyap D Desai for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++) 3535d18d1b47SKashyap D Desai mrsas_complete_cmd(sc, MSIxIndex); 35362d53b485SKashyap D Desai mtx_lock(&sc->sim_lock); 3537665484d8SDoug Ambrisko } 3538665484d8SDoug Ambrisko DELAY(1000 * 1000); 3539665484d8SDoug Ambrisko } 3540665484d8SDoug Ambrisko 3541f5fb2237SKashyap D Desai if (mrsas_atomic_read(&sc->fw_outstanding)) { 3542665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_OCR, 3543665484d8SDoug Ambrisko " pending commands remain after waiting," 3544665484d8SDoug Ambrisko " will reset adapter.\n"); 3545665484d8SDoug Ambrisko retval = 1; 3546665484d8SDoug Ambrisko } 3547665484d8SDoug Ambrisko out: 3548665484d8SDoug Ambrisko return retval; 3549665484d8SDoug Ambrisko } 3550665484d8SDoug Ambrisko 35518e727371SKashyap D Desai /* 3552665484d8SDoug Ambrisko * mrsas_release_mfi_cmd: Return a cmd to free command pool 3553665484d8SDoug Ambrisko * input: Command packet for return to free cmd pool 3554665484d8SDoug Ambrisko * 3555731b7561SKashyap D Desai * This function returns the MFI & MPT command to the command list. 3556665484d8SDoug Ambrisko */ 35578e727371SKashyap D Desai void 3558731b7561SKashyap D Desai mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd_mfi) 3559665484d8SDoug Ambrisko { 3560731b7561SKashyap D Desai struct mrsas_softc *sc = cmd_mfi->sc; 3561731b7561SKashyap D Desai struct mrsas_mpt_cmd *cmd_mpt; 3562731b7561SKashyap D Desai 3563665484d8SDoug Ambrisko mtx_lock(&sc->mfi_cmd_pool_lock); 3564731b7561SKashyap D Desai /* 3565731b7561SKashyap D Desai * Release the mpt command (if at all it is allocated 3566731b7561SKashyap D Desai * associated with the mfi command 3567731b7561SKashyap D Desai */ 3568731b7561SKashyap D Desai if (cmd_mfi->cmd_id.context.smid) { 3569731b7561SKashyap D Desai mtx_lock(&sc->mpt_cmd_pool_lock); 3570731b7561SKashyap D Desai /* Get the mpt cmd from mfi cmd frame's smid value */ 3571731b7561SKashyap D Desai cmd_mpt = sc->mpt_cmd_list[cmd_mfi->cmd_id.context.smid-1]; 3572731b7561SKashyap D Desai cmd_mpt->flags = 0; 3573731b7561SKashyap D Desai cmd_mpt->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX; 3574731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mpt_cmd_list_head), cmd_mpt, next); 3575731b7561SKashyap D Desai mtx_unlock(&sc->mpt_cmd_pool_lock); 3576731b7561SKashyap D Desai } 3577731b7561SKashyap D Desai /* Release the mfi command */ 3578731b7561SKashyap D Desai cmd_mfi->ccb_ptr = NULL; 3579731b7561SKashyap D Desai cmd_mfi->cmd_id.frame_count = 0; 3580731b7561SKashyap D Desai TAILQ_INSERT_HEAD(&(sc->mrsas_mfi_cmd_list_head), cmd_mfi, next); 3581665484d8SDoug Ambrisko mtx_unlock(&sc->mfi_cmd_pool_lock); 3582665484d8SDoug Ambrisko 3583665484d8SDoug Ambrisko return; 3584665484d8SDoug Ambrisko } 3585665484d8SDoug Ambrisko 35868e727371SKashyap D Desai /* 35878e727371SKashyap D Desai * mrsas_get_controller_info: Returns FW's controller structure 3588665484d8SDoug Ambrisko * input: Adapter soft state 3589665484d8SDoug Ambrisko * Controller information structure 3590665484d8SDoug Ambrisko * 35918e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller structure. This 35928e727371SKashyap D Desai * information is mainly used to find out the maximum IO transfer per command 35938e727371SKashyap D Desai * supported by the FW. 3594665484d8SDoug Ambrisko */ 35958e727371SKashyap D Desai static int 3596af51c29fSKashyap D Desai mrsas_get_ctrl_info(struct mrsas_softc *sc) 3597665484d8SDoug Ambrisko { 3598665484d8SDoug Ambrisko int retcode = 0; 3599f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 3600665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 3601665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 3602665484d8SDoug Ambrisko 3603665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 3604665484d8SDoug Ambrisko 3605665484d8SDoug Ambrisko if (!cmd) { 3606665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Failed to get a free cmd\n"); 3607665484d8SDoug Ambrisko return -ENOMEM; 3608665484d8SDoug Ambrisko } 3609665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 3610665484d8SDoug Ambrisko 3611665484d8SDoug Ambrisko if (mrsas_alloc_ctlr_info_cmd(sc) != SUCCESS) { 3612665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate get ctlr info cmd\n"); 3613665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 3614665484d8SDoug Ambrisko return -ENOMEM; 3615665484d8SDoug Ambrisko } 3616665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 3617665484d8SDoug Ambrisko 3618665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 3619665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 3620665484d8SDoug Ambrisko dcmd->sge_count = 1; 3621665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 3622665484d8SDoug Ambrisko dcmd->timeout = 0; 3623665484d8SDoug Ambrisko dcmd->pad_0 = 0; 3624e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(sizeof(struct mrsas_ctrl_info)); 3625e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_CTRL_GET_INFO); 3626e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32(sc->ctlr_info_phys_addr & 0xFFFFFFFF); 3627e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(sizeof(struct mrsas_ctrl_info)); 3628665484d8SDoug Ambrisko 36298bc320adSKashyap D Desai if (!sc->mask_interrupts) 36308bc320adSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 36318bc320adSKashyap D Desai else 3632f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 36338bc320adSKashyap D Desai 3634f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 3635f0c7594bSKashyap D Desai goto dcmd_timeout; 3636e34a057cSAlfredo Dal'Ava Junior else { 3637f0c7594bSKashyap D Desai memcpy(sc->ctrl_info, sc->ctlr_info_mem, sizeof(struct mrsas_ctrl_info)); 3638e34a057cSAlfredo Dal'Ava Junior le32_to_cpus(&sc->ctrl_info->properties.OnOffProperties); 3639e34a057cSAlfredo Dal'Ava Junior le32_to_cpus(&sc->ctrl_info->adapterOperations2); 3640e34a057cSAlfredo Dal'Ava Junior le32_to_cpus(&sc->ctrl_info->adapterOperations3); 3641e34a057cSAlfredo Dal'Ava Junior le16_to_cpus(&sc->ctrl_info->adapterOperations4); 3642e34a057cSAlfredo Dal'Ava Junior } 3643665484d8SDoug Ambrisko 3644f0c7594bSKashyap D Desai do_ocr = 0; 3645af51c29fSKashyap D Desai mrsas_update_ext_vd_details(sc); 3646af51c29fSKashyap D Desai 3647a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 3648a688fcd0SKashyap D Desai sc->ctrl_info->adapterOperations3.useSeqNumJbodFP; 3649c376f864SKashyap D Desai sc->support_morethan256jbod = 3650c376f864SKashyap D Desai sc->ctrl_info->adapterOperations4.supportPdMapTargetId; 3651c376f864SKashyap D Desai 36528bc320adSKashyap D Desai sc->disableOnlineCtrlReset = 36538bc320adSKashyap D Desai sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset; 3654a688fcd0SKashyap D Desai 3655f0c7594bSKashyap D Desai dcmd_timeout: 3656665484d8SDoug Ambrisko mrsas_free_ctlr_info_cmd(sc); 3657f0c7594bSKashyap D Desai 3658f0c7594bSKashyap D Desai if (do_ocr) 3659f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 3660f0c7594bSKashyap D Desai 36618bc320adSKashyap D Desai if (!sc->mask_interrupts) 36628bc320adSKashyap D Desai mrsas_release_mfi_cmd(cmd); 36638bc320adSKashyap D Desai 3664665484d8SDoug Ambrisko return (retcode); 3665665484d8SDoug Ambrisko } 3666665484d8SDoug Ambrisko 36678e727371SKashyap D Desai /* 3668af51c29fSKashyap D Desai * mrsas_update_ext_vd_details : Update details w.r.t Extended VD 3669af51c29fSKashyap D Desai * input: 3670af51c29fSKashyap D Desai * sc - Controller's softc 3671af51c29fSKashyap D Desai */ 3672dbcc81dfSKashyap D Desai static void 3673dbcc81dfSKashyap D Desai mrsas_update_ext_vd_details(struct mrsas_softc *sc) 3674af51c29fSKashyap D Desai { 36754ad83576SKashyap D Desai u_int32_t ventura_map_sz = 0; 3676af51c29fSKashyap D Desai sc->max256vdSupport = 3677af51c29fSKashyap D Desai sc->ctrl_info->adapterOperations3.supportMaxExtLDs; 36784ad83576SKashyap D Desai 3679af51c29fSKashyap D Desai /* Below is additional check to address future FW enhancement */ 3680af51c29fSKashyap D Desai if (sc->ctrl_info->max_lds > 64) 3681af51c29fSKashyap D Desai sc->max256vdSupport = 1; 3682af51c29fSKashyap D Desai 3683af51c29fSKashyap D Desai sc->drv_supported_vd_count = MRSAS_MAX_LD_CHANNELS 3684af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3685af51c29fSKashyap D Desai sc->drv_supported_pd_count = MRSAS_MAX_PD_CHANNELS 3686af51c29fSKashyap D Desai * MRSAS_MAX_DEV_PER_CHANNEL; 3687af51c29fSKashyap D Desai if (sc->max256vdSupport) { 3688af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES_EXT; 3689af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3690af51c29fSKashyap D Desai } else { 3691af51c29fSKashyap D Desai sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES; 3692af51c29fSKashyap D Desai sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES; 3693af51c29fSKashyap D Desai } 3694af51c29fSKashyap D Desai 36954ad83576SKashyap D Desai if (sc->maxRaidMapSize) { 36964ad83576SKashyap D Desai ventura_map_sz = sc->maxRaidMapSize * 36974ad83576SKashyap D Desai MR_MIN_MAP_SIZE; 36984ad83576SKashyap D Desai sc->current_map_sz = ventura_map_sz; 36994ad83576SKashyap D Desai sc->max_map_sz = ventura_map_sz; 37004ad83576SKashyap D Desai } else { 3701af51c29fSKashyap D Desai sc->old_map_sz = sizeof(MR_FW_RAID_MAP) + 37024ad83576SKashyap D Desai (sizeof(MR_LD_SPAN_MAP) * (sc->fw_supported_vd_count - 1)); 3703af51c29fSKashyap D Desai sc->new_map_sz = sizeof(MR_FW_RAID_MAP_EXT); 3704af51c29fSKashyap D Desai sc->max_map_sz = max(sc->old_map_sz, sc->new_map_sz); 3705af51c29fSKashyap D Desai if (sc->max256vdSupport) 3706af51c29fSKashyap D Desai sc->current_map_sz = sc->new_map_sz; 3707af51c29fSKashyap D Desai else 3708af51c29fSKashyap D Desai sc->current_map_sz = sc->old_map_sz; 3709af51c29fSKashyap D Desai } 3710af51c29fSKashyap D Desai 37114ad83576SKashyap D Desai sc->drv_map_sz = sizeof(MR_DRV_RAID_MAP_ALL); 37124ad83576SKashyap D Desai #if VD_EXT_DEBUG 37134ad83576SKashyap D Desai device_printf(sc->mrsas_dev, "sc->maxRaidMapSize 0x%x \n", 37144ad83576SKashyap D Desai sc->maxRaidMapSize); 37154ad83576SKashyap D Desai device_printf(sc->mrsas_dev, 37164ad83576SKashyap D Desai "new_map_sz = 0x%x, old_map_sz = 0x%x, " 37174ad83576SKashyap D Desai "ventura_map_sz = 0x%x, current_map_sz = 0x%x " 37184ad83576SKashyap D Desai "fusion->drv_map_sz =0x%x, size of driver raid map 0x%lx \n", 37194ad83576SKashyap D Desai sc->new_map_sz, sc->old_map_sz, ventura_map_sz, 37204ad83576SKashyap D Desai sc->current_map_sz, sc->drv_map_sz, sizeof(MR_DRV_RAID_MAP_ALL)); 37214ad83576SKashyap D Desai #endif 37224ad83576SKashyap D Desai } 37234ad83576SKashyap D Desai 3724af51c29fSKashyap D Desai /* 3725665484d8SDoug Ambrisko * mrsas_alloc_ctlr_info_cmd: Allocates memory for controller info command 3726665484d8SDoug Ambrisko * input: Adapter soft state 3727665484d8SDoug Ambrisko * 3728665484d8SDoug Ambrisko * Allocates DMAable memory for the controller info internal command. 3729665484d8SDoug Ambrisko */ 37308e727371SKashyap D Desai int 37318e727371SKashyap D Desai mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc) 3732665484d8SDoug Ambrisko { 3733665484d8SDoug Ambrisko int ctlr_info_size; 3734665484d8SDoug Ambrisko 3735665484d8SDoug Ambrisko /* Allocate get controller info command */ 3736665484d8SDoug Ambrisko ctlr_info_size = sizeof(struct mrsas_ctrl_info); 37378e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 37388e727371SKashyap D Desai 1, 0, 37398e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 37408e727371SKashyap D Desai BUS_SPACE_MAXADDR, 37418e727371SKashyap D Desai NULL, NULL, 37428e727371SKashyap D Desai ctlr_info_size, 37438e727371SKashyap D Desai 1, 37448e727371SKashyap D Desai ctlr_info_size, 37458e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 37468e727371SKashyap D Desai NULL, NULL, 3747665484d8SDoug Ambrisko &sc->ctlr_info_tag)) { 3748665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info tag\n"); 3749665484d8SDoug Ambrisko return (ENOMEM); 3750665484d8SDoug Ambrisko } 3751665484d8SDoug Ambrisko if (bus_dmamem_alloc(sc->ctlr_info_tag, (void **)&sc->ctlr_info_mem, 3752665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &sc->ctlr_info_dmamap)) { 3753665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate ctlr info cmd mem\n"); 3754665484d8SDoug Ambrisko return (ENOMEM); 3755665484d8SDoug Ambrisko } 3756665484d8SDoug Ambrisko if (bus_dmamap_load(sc->ctlr_info_tag, sc->ctlr_info_dmamap, 3757665484d8SDoug Ambrisko sc->ctlr_info_mem, ctlr_info_size, mrsas_addr_cb, 3758665484d8SDoug Ambrisko &sc->ctlr_info_phys_addr, BUS_DMA_NOWAIT)) { 3759665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load ctlr info cmd mem\n"); 3760665484d8SDoug Ambrisko return (ENOMEM); 3761665484d8SDoug Ambrisko } 3762665484d8SDoug Ambrisko memset(sc->ctlr_info_mem, 0, ctlr_info_size); 3763665484d8SDoug Ambrisko return (0); 3764665484d8SDoug Ambrisko } 3765665484d8SDoug Ambrisko 37668e727371SKashyap D Desai /* 3767665484d8SDoug Ambrisko * mrsas_free_ctlr_info_cmd: Free memory for controller info command 3768665484d8SDoug Ambrisko * input: Adapter soft state 3769665484d8SDoug Ambrisko * 3770665484d8SDoug Ambrisko * Deallocates memory of the get controller info cmd. 3771665484d8SDoug Ambrisko */ 37728e727371SKashyap D Desai void 37738e727371SKashyap D Desai mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc) 3774665484d8SDoug Ambrisko { 3775665484d8SDoug Ambrisko if (sc->ctlr_info_phys_addr) 3776665484d8SDoug Ambrisko bus_dmamap_unload(sc->ctlr_info_tag, sc->ctlr_info_dmamap); 3777665484d8SDoug Ambrisko if (sc->ctlr_info_mem != NULL) 3778665484d8SDoug Ambrisko bus_dmamem_free(sc->ctlr_info_tag, sc->ctlr_info_mem, sc->ctlr_info_dmamap); 3779665484d8SDoug Ambrisko if (sc->ctlr_info_tag != NULL) 3780665484d8SDoug Ambrisko bus_dma_tag_destroy(sc->ctlr_info_tag); 3781665484d8SDoug Ambrisko } 3782665484d8SDoug Ambrisko 37838e727371SKashyap D Desai /* 3784665484d8SDoug Ambrisko * mrsas_issue_polled: Issues a polling command 3785665484d8SDoug Ambrisko * inputs: Adapter soft state 3786665484d8SDoug Ambrisko * Command packet to be issued 3787665484d8SDoug Ambrisko * 37888e727371SKashyap D Desai * This function is for posting of internal commands to Firmware. MFI requires 37898e727371SKashyap D Desai * the cmd_status to be set to 0xFF before posting. The maximun wait time of 37908e727371SKashyap D Desai * the poll response timer is 180 seconds. 3791665484d8SDoug Ambrisko */ 37928e727371SKashyap D Desai int 37938e727371SKashyap D Desai mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3794665484d8SDoug Ambrisko { 3795665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &cmd->frame->hdr; 3796665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3797f0c7594bSKashyap D Desai int i, retcode = SUCCESS; 3798665484d8SDoug Ambrisko 3799665484d8SDoug Ambrisko frame_hdr->cmd_status = 0xFF; 3800e34a057cSAlfredo Dal'Ava Junior frame_hdr->flags |= htole16(MFI_FRAME_DONT_POST_IN_REPLY_QUEUE); 3801665484d8SDoug Ambrisko 3802665484d8SDoug Ambrisko /* Issue the frame using inbound queue port */ 3803665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3804665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3805665484d8SDoug Ambrisko return (1); 3806665484d8SDoug Ambrisko } 3807665484d8SDoug Ambrisko /* 3808665484d8SDoug Ambrisko * Poll response timer to wait for Firmware response. While this 3809665484d8SDoug Ambrisko * timer with the DELAY call could block CPU, the time interval for 3810665484d8SDoug Ambrisko * this is only 1 millisecond. 3811665484d8SDoug Ambrisko */ 3812665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) { 3813665484d8SDoug Ambrisko for (i = 0; i < (max_wait * 1000); i++) { 3814665484d8SDoug Ambrisko if (frame_hdr->cmd_status == 0xFF) 3815665484d8SDoug Ambrisko DELAY(1000); 3816665484d8SDoug Ambrisko else 3817665484d8SDoug Ambrisko break; 3818665484d8SDoug Ambrisko } 3819665484d8SDoug Ambrisko } 3820f0c7594bSKashyap D Desai if (frame_hdr->cmd_status == 0xFF) { 3821f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3822f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3823f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3824f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3825f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3826665484d8SDoug Ambrisko } 3827665484d8SDoug Ambrisko return (retcode); 3828665484d8SDoug Ambrisko } 3829665484d8SDoug Ambrisko 38308e727371SKashyap D Desai /* 38318e727371SKashyap D Desai * mrsas_issue_dcmd: Issues a MFI Pass thru cmd 38328e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3833665484d8SDoug Ambrisko * 3834665484d8SDoug Ambrisko * This function is called by mrsas_issued_blocked_cmd() and 38358e727371SKashyap D Desai * mrsas_issued_polled(), to build the MPT command and then fire the command 38368e727371SKashyap D Desai * to Firmware. 3837665484d8SDoug Ambrisko */ 3838665484d8SDoug Ambrisko int 3839665484d8SDoug Ambrisko mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3840665484d8SDoug Ambrisko { 3841665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3842665484d8SDoug Ambrisko 3843665484d8SDoug Ambrisko req_desc = mrsas_build_mpt_cmd(sc, cmd); 3844665484d8SDoug Ambrisko if (!req_desc) { 3845665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT cmd.\n"); 3846665484d8SDoug Ambrisko return (1); 3847665484d8SDoug Ambrisko } 3848665484d8SDoug Ambrisko mrsas_fire_cmd(sc, req_desc->addr.u.low, req_desc->addr.u.high); 3849665484d8SDoug Ambrisko 3850665484d8SDoug Ambrisko return (0); 3851665484d8SDoug Ambrisko } 3852665484d8SDoug Ambrisko 38538e727371SKashyap D Desai /* 38548e727371SKashyap D Desai * mrsas_build_mpt_cmd: Calls helper function to build Passthru cmd 38558e727371SKashyap D Desai * input: Adapter soft state mfi cmd to build 3856665484d8SDoug Ambrisko * 38578e727371SKashyap D Desai * This function is called by mrsas_issue_cmd() to build the MPT-MFI passthru 38588e727371SKashyap D Desai * command and prepares the MPT command to send to Firmware. 3859665484d8SDoug Ambrisko */ 3860665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION * 3861665484d8SDoug Ambrisko mrsas_build_mpt_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3862665484d8SDoug Ambrisko { 3863665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc; 3864665484d8SDoug Ambrisko u_int16_t index; 3865665484d8SDoug Ambrisko 3866665484d8SDoug Ambrisko if (mrsas_build_mptmfi_passthru(sc, cmd)) { 3867665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot build MPT-MFI passthru cmd.\n"); 3868665484d8SDoug Ambrisko return NULL; 3869665484d8SDoug Ambrisko } 3870665484d8SDoug Ambrisko index = cmd->cmd_id.context.smid; 3871665484d8SDoug Ambrisko 3872665484d8SDoug Ambrisko req_desc = mrsas_get_request_desc(sc, index - 1); 3873665484d8SDoug Ambrisko if (!req_desc) 3874665484d8SDoug Ambrisko return NULL; 3875665484d8SDoug Ambrisko 3876665484d8SDoug Ambrisko req_desc->addr.Words = 0; 3877665484d8SDoug Ambrisko req_desc->SCSIIO.RequestFlags = (MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT); 3878665484d8SDoug Ambrisko 3879e34a057cSAlfredo Dal'Ava Junior req_desc->SCSIIO.SMID = htole16(index); 3880665484d8SDoug Ambrisko 3881665484d8SDoug Ambrisko return (req_desc); 3882665484d8SDoug Ambrisko } 3883665484d8SDoug Ambrisko 38848e727371SKashyap D Desai /* 38858e727371SKashyap D Desai * mrsas_build_mptmfi_passthru: Builds a MPT MFI Passthru command 38868e727371SKashyap D Desai * input: Adapter soft state mfi cmd pointer 3887665484d8SDoug Ambrisko * 38888e727371SKashyap D Desai * The MPT command and the io_request are setup as a passthru command. The SGE 38898e727371SKashyap D Desai * chain address is set to frame_phys_addr of the MFI command. 3890665484d8SDoug Ambrisko */ 3891665484d8SDoug Ambrisko u_int8_t 3892665484d8SDoug Ambrisko mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *mfi_cmd) 3893665484d8SDoug Ambrisko { 3894665484d8SDoug Ambrisko MPI25_IEEE_SGE_CHAIN64 *mpi25_ieee_chain; 3895665484d8SDoug Ambrisko PTR_MRSAS_RAID_SCSI_IO_REQUEST io_req; 3896665484d8SDoug Ambrisko struct mrsas_mpt_cmd *mpt_cmd; 3897665484d8SDoug Ambrisko struct mrsas_header *frame_hdr = &mfi_cmd->frame->hdr; 3898665484d8SDoug Ambrisko 3899665484d8SDoug Ambrisko mpt_cmd = mrsas_get_mpt_cmd(sc); 3900665484d8SDoug Ambrisko if (!mpt_cmd) 3901665484d8SDoug Ambrisko return (1); 3902665484d8SDoug Ambrisko 3903665484d8SDoug Ambrisko /* Save the smid. To be used for returning the cmd */ 3904665484d8SDoug Ambrisko mfi_cmd->cmd_id.context.smid = mpt_cmd->index; 3905665484d8SDoug Ambrisko 3906665484d8SDoug Ambrisko mpt_cmd->sync_cmd_idx = mfi_cmd->index; 3907665484d8SDoug Ambrisko 3908665484d8SDoug Ambrisko /* 39098e727371SKashyap D Desai * For cmds where the flag is set, store the flag and check on 39108e727371SKashyap D Desai * completion. For cmds with this flag, don't call 3911665484d8SDoug Ambrisko * mrsas_complete_cmd. 3912665484d8SDoug Ambrisko */ 3913665484d8SDoug Ambrisko 3914e34a057cSAlfredo Dal'Ava Junior if (frame_hdr->flags & htole16(MFI_FRAME_DONT_POST_IN_REPLY_QUEUE)) 3915665484d8SDoug Ambrisko mpt_cmd->flags = MFI_FRAME_DONT_POST_IN_REPLY_QUEUE; 3916665484d8SDoug Ambrisko 3917665484d8SDoug Ambrisko io_req = mpt_cmd->io_request; 3918665484d8SDoug Ambrisko 39192909aab4SKashyap D Desai if (sc->mrsas_gen3_ctrl || sc->is_ventura || sc->is_aero) { 3920665484d8SDoug Ambrisko pMpi25IeeeSgeChain64_t sgl_ptr_end = (pMpi25IeeeSgeChain64_t)&io_req->SGL; 39218e727371SKashyap D Desai 3922665484d8SDoug Ambrisko sgl_ptr_end += sc->max_sge_in_main_msg - 1; 3923665484d8SDoug Ambrisko sgl_ptr_end->Flags = 0; 3924665484d8SDoug Ambrisko } 3925665484d8SDoug Ambrisko mpi25_ieee_chain = (MPI25_IEEE_SGE_CHAIN64 *) & io_req->SGL.IeeeChain; 3926665484d8SDoug Ambrisko 3927665484d8SDoug Ambrisko io_req->Function = MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST; 3928665484d8SDoug Ambrisko io_req->SGLOffset0 = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 4; 3929665484d8SDoug Ambrisko io_req->ChainOffset = sc->chain_offset_mfi_pthru; 3930665484d8SDoug Ambrisko 3931e34a057cSAlfredo Dal'Ava Junior mpi25_ieee_chain->Address = htole64(mfi_cmd->frame_phys_addr); 3932665484d8SDoug Ambrisko 3933665484d8SDoug Ambrisko mpi25_ieee_chain->Flags = IEEE_SGE_FLAGS_CHAIN_ELEMENT | 3934665484d8SDoug Ambrisko MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR; 3935665484d8SDoug Ambrisko 3936e34a057cSAlfredo Dal'Ava Junior mpi25_ieee_chain->Length = htole32(sc->max_chain_frame_sz); 3937665484d8SDoug Ambrisko 3938665484d8SDoug Ambrisko return (0); 3939665484d8SDoug Ambrisko } 3940665484d8SDoug Ambrisko 39418e727371SKashyap D Desai /* 39428e727371SKashyap D Desai * mrsas_issue_blocked_cmd: Synchronous wrapper around regular FW cmds 39438e727371SKashyap D Desai * input: Adapter soft state Command to be issued 3944665484d8SDoug Ambrisko * 39458e727371SKashyap D Desai * This function waits on an event for the command to be returned from the ISR. 39468e727371SKashyap D Desai * Max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME secs. Used for issuing 39478e727371SKashyap D Desai * internal and ioctl commands. 3948665484d8SDoug Ambrisko */ 39498e727371SKashyap D Desai int 39508e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 3951665484d8SDoug Ambrisko { 3952665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 3953665484d8SDoug Ambrisko unsigned long total_time = 0; 3954f0c7594bSKashyap D Desai int retcode = SUCCESS; 3955665484d8SDoug Ambrisko 3956665484d8SDoug Ambrisko /* Initialize cmd_status */ 3957f0c7594bSKashyap D Desai cmd->cmd_status = 0xFF; 3958665484d8SDoug Ambrisko 3959665484d8SDoug Ambrisko /* Build MPT-MFI command for issue to FW */ 3960665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 3961665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n"); 3962665484d8SDoug Ambrisko return (1); 3963665484d8SDoug Ambrisko } 3964665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 3965665484d8SDoug Ambrisko 3966665484d8SDoug Ambrisko while (1) { 3967f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3968665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 39698e727371SKashyap D Desai } else 3970665484d8SDoug Ambrisko break; 3971f0c7594bSKashyap D Desai 3972f0c7594bSKashyap D Desai if (!cmd->sync_cmd) { /* cmd->sync will be set for an IOCTL 3973f0c7594bSKashyap D Desai * command */ 3974665484d8SDoug Ambrisko total_time++; 3975665484d8SDoug Ambrisko if (total_time >= max_wait) { 39768e727371SKashyap D Desai device_printf(sc->mrsas_dev, 39778e727371SKashyap D Desai "Internal command timed out after %d seconds.\n", max_wait); 3978665484d8SDoug Ambrisko retcode = 1; 3979665484d8SDoug Ambrisko break; 3980665484d8SDoug Ambrisko } 3981665484d8SDoug Ambrisko } 3982f0c7594bSKashyap D Desai } 3983f0c7594bSKashyap D Desai 3984f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) { 3985f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD timed out after %d " 3986f0c7594bSKashyap D Desai "seconds from %s\n", max_wait, __func__); 3987f0c7594bSKashyap D Desai device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n", 3988f0c7594bSKashyap D Desai cmd->frame->dcmd.opcode); 3989f0c7594bSKashyap D Desai retcode = ETIMEDOUT; 3990f0c7594bSKashyap D Desai } 3991665484d8SDoug Ambrisko return (retcode); 3992665484d8SDoug Ambrisko } 3993665484d8SDoug Ambrisko 39948e727371SKashyap D Desai /* 39958e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru: Completes a command 39968e727371SKashyap D Desai * input: @sc: Adapter soft state 39978e727371SKashyap D Desai * @cmd: Command to be completed 39988e727371SKashyap D Desai * @status: cmd completion status 3999665484d8SDoug Ambrisko * 40008e727371SKashyap D Desai * This function is called from mrsas_complete_cmd() after an interrupt is 40018e727371SKashyap D Desai * received from Firmware, and io_request->Function is 4002665484d8SDoug Ambrisko * MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST. 4003665484d8SDoug Ambrisko */ 4004665484d8SDoug Ambrisko void 4005665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd, 4006665484d8SDoug Ambrisko u_int8_t status) 4007665484d8SDoug Ambrisko { 4008665484d8SDoug Ambrisko struct mrsas_header *hdr = &cmd->frame->hdr; 4009665484d8SDoug Ambrisko u_int8_t cmd_status = cmd->frame->hdr.cmd_status; 4010665484d8SDoug Ambrisko 4011665484d8SDoug Ambrisko /* Reset the retry counter for future re-tries */ 4012665484d8SDoug Ambrisko cmd->retry_for_fw_reset = 0; 4013665484d8SDoug Ambrisko 4014665484d8SDoug Ambrisko if (cmd->ccb_ptr) 4015665484d8SDoug Ambrisko cmd->ccb_ptr = NULL; 4016665484d8SDoug Ambrisko 4017665484d8SDoug Ambrisko switch (hdr->cmd) { 4018665484d8SDoug Ambrisko case MFI_CMD_INVALID: 4019665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "MFI_CMD_INVALID command.\n"); 4020665484d8SDoug Ambrisko break; 4021665484d8SDoug Ambrisko case MFI_CMD_PD_SCSI_IO: 4022665484d8SDoug Ambrisko case MFI_CMD_LD_SCSI_IO: 4023665484d8SDoug Ambrisko /* 4024665484d8SDoug Ambrisko * MFI_CMD_PD_SCSI_IO and MFI_CMD_LD_SCSI_IO could have been 4025665484d8SDoug Ambrisko * issued either through an IO path or an IOCTL path. If it 4026665484d8SDoug Ambrisko * was via IOCTL, we will send it to internal completion. 4027665484d8SDoug Ambrisko */ 4028665484d8SDoug Ambrisko if (cmd->sync_cmd) { 4029665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4030665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 4031665484d8SDoug Ambrisko break; 4032665484d8SDoug Ambrisko } 4033665484d8SDoug Ambrisko case MFI_CMD_SMP: 4034665484d8SDoug Ambrisko case MFI_CMD_STP: 4035665484d8SDoug Ambrisko case MFI_CMD_DCMD: 4036665484d8SDoug Ambrisko /* Check for LD map update */ 4037665484d8SDoug Ambrisko if ((cmd->frame->dcmd.opcode == MR_DCMD_LD_MAP_GET_INFO) && 4038665484d8SDoug Ambrisko (cmd->frame->dcmd.mbox.b[1] == 1)) { 4039665484d8SDoug Ambrisko sc->fast_path_io = 0; 4040665484d8SDoug Ambrisko mtx_lock(&sc->raidmap_lock); 4041f0c7594bSKashyap D Desai sc->map_update_cmd = NULL; 4042665484d8SDoug Ambrisko if (cmd_status != 0) { 4043665484d8SDoug Ambrisko if (cmd_status != MFI_STAT_NOT_FOUND) 4044665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "map sync failed, status=%x\n", cmd_status); 4045665484d8SDoug Ambrisko else { 4046665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4047665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 4048665484d8SDoug Ambrisko break; 4049665484d8SDoug Ambrisko } 40508e727371SKashyap D Desai } else 4051665484d8SDoug Ambrisko sc->map_id++; 4052665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4053665484d8SDoug Ambrisko if (MR_ValidateMapInfo(sc)) 4054665484d8SDoug Ambrisko sc->fast_path_io = 0; 4055665484d8SDoug Ambrisko else 4056665484d8SDoug Ambrisko sc->fast_path_io = 1; 4057665484d8SDoug Ambrisko mrsas_sync_map_info(sc); 4058665484d8SDoug Ambrisko mtx_unlock(&sc->raidmap_lock); 4059665484d8SDoug Ambrisko break; 4060665484d8SDoug Ambrisko } 4061665484d8SDoug Ambrisko if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET_INFO || 4062665484d8SDoug Ambrisko cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET) { 4063da011113SKashyap D Desai sc->mrsas_aen_triggered = 0; 4064665484d8SDoug Ambrisko } 4065a688fcd0SKashyap D Desai /* FW has an updated PD sequence */ 4066a688fcd0SKashyap D Desai if ((cmd->frame->dcmd.opcode == 4067a688fcd0SKashyap D Desai MR_DCMD_SYSTEM_PD_MAP_GET_INFO) && 4068a688fcd0SKashyap D Desai (cmd->frame->dcmd.mbox.b[0] == 1)) { 4069a688fcd0SKashyap D Desai mtx_lock(&sc->raidmap_lock); 4070a688fcd0SKashyap D Desai sc->jbod_seq_cmd = NULL; 4071a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 4072a688fcd0SKashyap D Desai 4073a688fcd0SKashyap D Desai if (cmd_status == MFI_STAT_OK) { 4074a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 4075a688fcd0SKashyap D Desai /* Re-register a pd sync seq num cmd */ 4076a688fcd0SKashyap D Desai if (megasas_sync_pd_seq_num(sc, true)) 4077a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 4078a688fcd0SKashyap D Desai } else { 4079a688fcd0SKashyap D Desai sc->use_seqnum_jbod_fp = 0; 4080a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4081a688fcd0SKashyap D Desai "Jbod map sync failed, status=%x\n", cmd_status); 4082a688fcd0SKashyap D Desai } 4083a688fcd0SKashyap D Desai mtx_unlock(&sc->raidmap_lock); 4084a688fcd0SKashyap D Desai break; 4085a688fcd0SKashyap D Desai } 4086665484d8SDoug Ambrisko /* See if got an event notification */ 4087e34a057cSAlfredo Dal'Ava Junior if (le32toh(cmd->frame->dcmd.opcode) == MR_DCMD_CTRL_EVENT_WAIT) 4088665484d8SDoug Ambrisko mrsas_complete_aen(sc, cmd); 4089665484d8SDoug Ambrisko else 4090665484d8SDoug Ambrisko mrsas_wakeup(sc, cmd); 4091665484d8SDoug Ambrisko break; 4092665484d8SDoug Ambrisko case MFI_CMD_ABORT: 4093665484d8SDoug Ambrisko /* Command issued to abort another cmd return */ 4094665484d8SDoug Ambrisko mrsas_complete_abort(sc, cmd); 4095665484d8SDoug Ambrisko break; 4096665484d8SDoug Ambrisko default: 4097665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Unknown command completed! [0x%X]\n", hdr->cmd); 4098665484d8SDoug Ambrisko break; 4099665484d8SDoug Ambrisko } 4100665484d8SDoug Ambrisko } 4101665484d8SDoug Ambrisko 41028e727371SKashyap D Desai /* 41038e727371SKashyap D Desai * mrsas_wakeup: Completes an internal command 4104665484d8SDoug Ambrisko * input: Adapter soft state 4105665484d8SDoug Ambrisko * Command to be completed 4106665484d8SDoug Ambrisko * 41078e727371SKashyap D Desai * In mrsas_issue_blocked_cmd(), after a command is issued to Firmware, a wait 41088e727371SKashyap D Desai * timer is started. This function is called from 41098e727371SKashyap D Desai * mrsas_complete_mptmfi_passthru() as it completes the command, to wake up 41108e727371SKashyap D Desai * from the command wait. 4111665484d8SDoug Ambrisko */ 41128e727371SKashyap D Desai void 41138e727371SKashyap D Desai mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4114665484d8SDoug Ambrisko { 4115665484d8SDoug Ambrisko cmd->cmd_status = cmd->frame->io.cmd_status; 4116665484d8SDoug Ambrisko 4117f0c7594bSKashyap D Desai if (cmd->cmd_status == 0xFF) 4118665484d8SDoug Ambrisko cmd->cmd_status = 0; 4119665484d8SDoug Ambrisko 4120665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4121665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 4122665484d8SDoug Ambrisko return; 4123665484d8SDoug Ambrisko } 4124665484d8SDoug Ambrisko 41258e727371SKashyap D Desai /* 41268e727371SKashyap D Desai * mrsas_shutdown_ctlr: Instructs FW to shutdown the controller input: 41278e727371SKashyap D Desai * Adapter soft state Shutdown/Hibernate 4128665484d8SDoug Ambrisko * 41298e727371SKashyap D Desai * This function issues a DCMD internal command to Firmware to initiate shutdown 41308e727371SKashyap D Desai * of the controller. 4131665484d8SDoug Ambrisko */ 41328e727371SKashyap D Desai static void 41338e727371SKashyap D Desai mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode) 4134665484d8SDoug Ambrisko { 4135665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4136665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4137665484d8SDoug Ambrisko 4138665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 4139665484d8SDoug Ambrisko return; 4140665484d8SDoug Ambrisko 4141665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4142665484d8SDoug Ambrisko if (!cmd) { 4143665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for shutdown cmd.\n"); 4144665484d8SDoug Ambrisko return; 4145665484d8SDoug Ambrisko } 4146665484d8SDoug Ambrisko if (sc->aen_cmd) 4147665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->aen_cmd); 4148665484d8SDoug Ambrisko if (sc->map_update_cmd) 4149665484d8SDoug Ambrisko mrsas_issue_blocked_abort_cmd(sc, sc->map_update_cmd); 4150a688fcd0SKashyap D Desai if (sc->jbod_seq_cmd) 4151a688fcd0SKashyap D Desai mrsas_issue_blocked_abort_cmd(sc, sc->jbod_seq_cmd); 4152665484d8SDoug Ambrisko 4153665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4154665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4155665484d8SDoug Ambrisko 4156665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4157665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 4158665484d8SDoug Ambrisko dcmd->sge_count = 0; 4159665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 4160665484d8SDoug Ambrisko dcmd->timeout = 0; 4161665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4162665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 4163665484d8SDoug Ambrisko dcmd->opcode = opcode; 4164665484d8SDoug Ambrisko 4165665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Preparing to shut down controller.\n"); 4166665484d8SDoug Ambrisko 4167665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 4168665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4169665484d8SDoug Ambrisko 4170665484d8SDoug Ambrisko return; 4171665484d8SDoug Ambrisko } 4172665484d8SDoug Ambrisko 41738e727371SKashyap D Desai /* 41748e727371SKashyap D Desai * mrsas_flush_cache: Requests FW to flush all its caches input: 41758e727371SKashyap D Desai * Adapter soft state 4176665484d8SDoug Ambrisko * 4177665484d8SDoug Ambrisko * This function is issues a DCMD internal command to Firmware to initiate 4178665484d8SDoug Ambrisko * flushing of all caches. 4179665484d8SDoug Ambrisko */ 41808e727371SKashyap D Desai static void 41818e727371SKashyap D Desai mrsas_flush_cache(struct mrsas_softc *sc) 4182665484d8SDoug Ambrisko { 4183665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4184665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4185665484d8SDoug Ambrisko 4186665484d8SDoug Ambrisko if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) 4187665484d8SDoug Ambrisko return; 4188665484d8SDoug Ambrisko 4189665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4190665484d8SDoug Ambrisko if (!cmd) { 4191665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate for flush cache cmd.\n"); 4192665484d8SDoug Ambrisko return; 4193665484d8SDoug Ambrisko } 4194665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4195665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4196665484d8SDoug Ambrisko 4197665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4198665484d8SDoug Ambrisko dcmd->cmd_status = 0x0; 4199665484d8SDoug Ambrisko dcmd->sge_count = 0; 4200665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_NONE; 4201665484d8SDoug Ambrisko dcmd->timeout = 0; 4202665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4203665484d8SDoug Ambrisko dcmd->data_xfer_len = 0; 4204665484d8SDoug Ambrisko dcmd->opcode = MR_DCMD_CTRL_CACHE_FLUSH; 4205665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_FLUSH_CTRL_CACHE | MR_FLUSH_DISK_CACHE; 4206665484d8SDoug Ambrisko 4207665484d8SDoug Ambrisko mrsas_issue_blocked_cmd(sc, cmd); 4208665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4209665484d8SDoug Ambrisko 4210665484d8SDoug Ambrisko return; 4211665484d8SDoug Ambrisko } 4212665484d8SDoug Ambrisko 4213a688fcd0SKashyap D Desai int 4214a688fcd0SKashyap D Desai megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend) 4215a688fcd0SKashyap D Desai { 4216a688fcd0SKashyap D Desai int retcode = 0; 4217a688fcd0SKashyap D Desai u_int8_t do_ocr = 1; 4218a688fcd0SKashyap D Desai struct mrsas_mfi_cmd *cmd; 4219a688fcd0SKashyap D Desai struct mrsas_dcmd_frame *dcmd; 4220a688fcd0SKashyap D Desai uint32_t pd_seq_map_sz; 4221a688fcd0SKashyap D Desai struct MR_PD_CFG_SEQ_NUM_SYNC *pd_sync; 4222a688fcd0SKashyap D Desai bus_addr_t pd_seq_h; 4223a688fcd0SKashyap D Desai 4224a688fcd0SKashyap D Desai pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) + 4225a688fcd0SKashyap D Desai (sizeof(struct MR_PD_CFG_SEQ) * 4226a688fcd0SKashyap D Desai (MAX_PHYSICAL_DEVICES - 1)); 4227a688fcd0SKashyap D Desai 4228a688fcd0SKashyap D Desai cmd = mrsas_get_mfi_cmd(sc); 4229a688fcd0SKashyap D Desai if (!cmd) { 4230a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4231a688fcd0SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 4232a688fcd0SKashyap D Desai return 1; 4233a688fcd0SKashyap D Desai } 4234a688fcd0SKashyap D Desai dcmd = &cmd->frame->dcmd; 4235a688fcd0SKashyap D Desai 4236a688fcd0SKashyap D Desai pd_sync = (void *)sc->jbodmap_mem[(sc->pd_seq_map_id & 1)]; 4237a688fcd0SKashyap D Desai pd_seq_h = sc->jbodmap_phys_addr[(sc->pd_seq_map_id & 1)]; 4238a688fcd0SKashyap D Desai if (!pd_sync) { 4239a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4240a688fcd0SKashyap D Desai "Failed to alloc mem for jbod map info.\n"); 4241a688fcd0SKashyap D Desai mrsas_release_mfi_cmd(cmd); 4242a688fcd0SKashyap D Desai return (ENOMEM); 4243a688fcd0SKashyap D Desai } 4244a688fcd0SKashyap D Desai memset(pd_sync, 0, pd_seq_map_sz); 4245a688fcd0SKashyap D Desai memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4246a688fcd0SKashyap D Desai dcmd->cmd = MFI_CMD_DCMD; 4247a688fcd0SKashyap D Desai dcmd->cmd_status = 0xFF; 4248a688fcd0SKashyap D Desai dcmd->sge_count = 1; 4249a688fcd0SKashyap D Desai dcmd->timeout = 0; 4250a688fcd0SKashyap D Desai dcmd->pad_0 = 0; 4251e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(pd_seq_map_sz); 4252e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_SYSTEM_PD_MAP_GET_INFO); 4253e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32(pd_seq_h & 0xFFFFFFFF); 4254e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(pd_seq_map_sz); 4255a688fcd0SKashyap D Desai 4256a688fcd0SKashyap D Desai if (pend) { 4257a688fcd0SKashyap D Desai dcmd->mbox.b[0] = MRSAS_DCMD_MBOX_PEND_FLAG; 4258e34a057cSAlfredo Dal'Ava Junior dcmd->flags = htole16(MFI_FRAME_DIR_WRITE); 4259a688fcd0SKashyap D Desai sc->jbod_seq_cmd = cmd; 4260a688fcd0SKashyap D Desai if (mrsas_issue_dcmd(sc, cmd)) { 4261a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4262a688fcd0SKashyap D Desai "Fail to send sync map info command.\n"); 4263a688fcd0SKashyap D Desai return 1; 4264a688fcd0SKashyap D Desai } else 4265a688fcd0SKashyap D Desai return 0; 4266a688fcd0SKashyap D Desai } else 4267e34a057cSAlfredo Dal'Ava Junior dcmd->flags = htole16(MFI_FRAME_DIR_READ); 4268a688fcd0SKashyap D Desai 4269a688fcd0SKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4270a688fcd0SKashyap D Desai if (retcode == ETIMEDOUT) 4271a688fcd0SKashyap D Desai goto dcmd_timeout; 4272a688fcd0SKashyap D Desai 4273e34a057cSAlfredo Dal'Ava Junior if (le32toh(pd_sync->count) > MAX_PHYSICAL_DEVICES) { 4274a688fcd0SKashyap D Desai device_printf(sc->mrsas_dev, 4275a688fcd0SKashyap D Desai "driver supports max %d JBOD, but FW reports %d\n", 4276a688fcd0SKashyap D Desai MAX_PHYSICAL_DEVICES, pd_sync->count); 4277a688fcd0SKashyap D Desai retcode = -EINVAL; 4278a688fcd0SKashyap D Desai } 4279a688fcd0SKashyap D Desai if (!retcode) 4280a688fcd0SKashyap D Desai sc->pd_seq_map_id++; 4281a688fcd0SKashyap D Desai do_ocr = 0; 4282a688fcd0SKashyap D Desai 4283a688fcd0SKashyap D Desai dcmd_timeout: 4284a688fcd0SKashyap D Desai if (do_ocr) 4285a688fcd0SKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4286a688fcd0SKashyap D Desai 4287a688fcd0SKashyap D Desai return (retcode); 4288a688fcd0SKashyap D Desai } 4289a688fcd0SKashyap D Desai 42908e727371SKashyap D Desai /* 42918e727371SKashyap D Desai * mrsas_get_map_info: Load and validate RAID map input: 42928e727371SKashyap D Desai * Adapter instance soft state 4293665484d8SDoug Ambrisko * 42948e727371SKashyap D Desai * This function calls mrsas_get_ld_map_info() and MR_ValidateMapInfo() to load 42958e727371SKashyap D Desai * and validate RAID map. It returns 0 if successful, 1 other- wise. 4296665484d8SDoug Ambrisko */ 42978e727371SKashyap D Desai static int 42988e727371SKashyap D Desai mrsas_get_map_info(struct mrsas_softc *sc) 4299665484d8SDoug Ambrisko { 4300665484d8SDoug Ambrisko uint8_t retcode = 0; 4301665484d8SDoug Ambrisko 4302665484d8SDoug Ambrisko sc->fast_path_io = 0; 4303665484d8SDoug Ambrisko if (!mrsas_get_ld_map_info(sc)) { 4304665484d8SDoug Ambrisko retcode = MR_ValidateMapInfo(sc); 4305665484d8SDoug Ambrisko if (retcode == 0) { 4306665484d8SDoug Ambrisko sc->fast_path_io = 1; 4307665484d8SDoug Ambrisko return 0; 4308665484d8SDoug Ambrisko } 4309665484d8SDoug Ambrisko } 4310665484d8SDoug Ambrisko return 1; 4311665484d8SDoug Ambrisko } 4312665484d8SDoug Ambrisko 43138e727371SKashyap D Desai /* 43148e727371SKashyap D Desai * mrsas_get_ld_map_info: Get FW's ld_map structure input: 43158e727371SKashyap D Desai * Adapter instance soft state 4316665484d8SDoug Ambrisko * 43178e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 43188e727371SKashyap D Desai * structure. 4319665484d8SDoug Ambrisko */ 43208e727371SKashyap D Desai static int 43218e727371SKashyap D Desai mrsas_get_ld_map_info(struct mrsas_softc *sc) 4322665484d8SDoug Ambrisko { 4323665484d8SDoug Ambrisko int retcode = 0; 4324665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4325665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 43264799d485SKashyap D Desai void *map; 4327665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 4328665484d8SDoug Ambrisko 4329665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4330665484d8SDoug Ambrisko if (!cmd) { 43314799d485SKashyap D Desai device_printf(sc->mrsas_dev, 43324799d485SKashyap D Desai "Cannot alloc for ld map info cmd.\n"); 4333665484d8SDoug Ambrisko return 1; 4334665484d8SDoug Ambrisko } 4335665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4336665484d8SDoug Ambrisko 43374799d485SKashyap D Desai map = (void *)sc->raidmap_mem[(sc->map_id & 1)]; 4338665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id & 1)]; 4339665484d8SDoug Ambrisko if (!map) { 43404799d485SKashyap D Desai device_printf(sc->mrsas_dev, 43414799d485SKashyap D Desai "Failed to alloc mem for ld map info.\n"); 4342665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4343665484d8SDoug Ambrisko return (ENOMEM); 4344665484d8SDoug Ambrisko } 43454799d485SKashyap D Desai memset(map, 0, sizeof(sc->max_map_sz)); 4346665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4347665484d8SDoug Ambrisko 4348665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4349665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4350665484d8SDoug Ambrisko dcmd->sge_count = 1; 4351e34a057cSAlfredo Dal'Ava Junior dcmd->flags = htole16(MFI_FRAME_DIR_READ); 4352665484d8SDoug Ambrisko dcmd->timeout = 0; 4353665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4354e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(sc->current_map_sz); 4355e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_LD_MAP_GET_INFO); 4356e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32(map_phys_addr & 0xFFFFFFFF); 4357e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(sc->current_map_sz); 43584799d485SKashyap D Desai 4359f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4360f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4361f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 43624799d485SKashyap D Desai 4363665484d8SDoug Ambrisko return (retcode); 4364665484d8SDoug Ambrisko } 4365665484d8SDoug Ambrisko 43668e727371SKashyap D Desai /* 43678e727371SKashyap D Desai * mrsas_sync_map_info: Get FW's ld_map structure input: 43688e727371SKashyap D Desai * Adapter instance soft state 4369665484d8SDoug Ambrisko * 43708e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 43718e727371SKashyap D Desai * structure. 4372665484d8SDoug Ambrisko */ 43738e727371SKashyap D Desai static int 43748e727371SKashyap D Desai mrsas_sync_map_info(struct mrsas_softc *sc) 4375665484d8SDoug Ambrisko { 4376665484d8SDoug Ambrisko int retcode = 0, i; 4377665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4378665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 437998470f0eSScott Long uint32_t num_lds; 4380665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *target_map = NULL; 43814799d485SKashyap D Desai MR_DRV_RAID_MAP_ALL *map; 4382665484d8SDoug Ambrisko MR_LD_RAID *raid; 4383665484d8SDoug Ambrisko MR_LD_TARGET_SYNC *ld_sync; 4384665484d8SDoug Ambrisko bus_addr_t map_phys_addr = 0; 4385665484d8SDoug Ambrisko 4386665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4387665484d8SDoug Ambrisko if (!cmd) { 4388731b7561SKashyap D Desai device_printf(sc->mrsas_dev, "Cannot alloc for sync map info cmd\n"); 4389731b7561SKashyap D Desai return ENOMEM; 4390665484d8SDoug Ambrisko } 43914799d485SKashyap D Desai map = sc->ld_drv_map[sc->map_id & 1]; 4392665484d8SDoug Ambrisko num_lds = map->raidMap.ldCount; 4393665484d8SDoug Ambrisko 4394665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4395665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4396665484d8SDoug Ambrisko 43978e727371SKashyap D Desai target_map = (MR_LD_TARGET_SYNC *) sc->raidmap_mem[(sc->map_id - 1) & 1]; 43984799d485SKashyap D Desai memset(target_map, 0, sc->max_map_sz); 4399665484d8SDoug Ambrisko 4400665484d8SDoug Ambrisko map_phys_addr = sc->raidmap_phys_addr[(sc->map_id - 1) & 1]; 4401665484d8SDoug Ambrisko 4402665484d8SDoug Ambrisko ld_sync = (MR_LD_TARGET_SYNC *) target_map; 4403665484d8SDoug Ambrisko 4404665484d8SDoug Ambrisko for (i = 0; i < num_lds; i++, ld_sync++) { 4405665484d8SDoug Ambrisko raid = MR_LdRaidGet(i, map); 4406665484d8SDoug Ambrisko ld_sync->targetId = MR_GetLDTgtId(i, map); 4407665484d8SDoug Ambrisko ld_sync->seqNum = raid->seqNum; 4408665484d8SDoug Ambrisko } 4409665484d8SDoug Ambrisko 4410665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4411665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4412665484d8SDoug Ambrisko dcmd->sge_count = 1; 4413e34a057cSAlfredo Dal'Ava Junior dcmd->flags = htole16(MFI_FRAME_DIR_WRITE); 4414665484d8SDoug Ambrisko dcmd->timeout = 0; 4415665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4416e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(sc->current_map_sz); 4417665484d8SDoug Ambrisko dcmd->mbox.b[0] = num_lds; 4418665484d8SDoug Ambrisko dcmd->mbox.b[1] = MRSAS_DCMD_MBOX_PEND_FLAG; 4419e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_LD_MAP_GET_INFO); 4420e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32(map_phys_addr & 0xFFFFFFFF); 4421e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(sc->current_map_sz); 4422665484d8SDoug Ambrisko 4423665484d8SDoug Ambrisko sc->map_update_cmd = cmd; 4424665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 44254799d485SKashyap D Desai device_printf(sc->mrsas_dev, 44264799d485SKashyap D Desai "Fail to send sync map info command.\n"); 4427665484d8SDoug Ambrisko return (1); 4428665484d8SDoug Ambrisko } 4429665484d8SDoug Ambrisko return (retcode); 4430665484d8SDoug Ambrisko } 4431665484d8SDoug Ambrisko 443279b4460bSKashyap D Desai /* Input: dcmd.opcode - MR_DCMD_PD_GET_INFO 443379b4460bSKashyap D Desai * dcmd.mbox.s[0] - deviceId for this physical drive 443479b4460bSKashyap D Desai * dcmd.sge IN - ptr to returned MR_PD_INFO structure 443579b4460bSKashyap D Desai * Desc: Firmware return the physical drive info structure 443679b4460bSKashyap D Desai * 443779b4460bSKashyap D Desai */ 443879b4460bSKashyap D Desai static void 443979b4460bSKashyap D Desai mrsas_get_pd_info(struct mrsas_softc *sc, u_int16_t device_id) 444079b4460bSKashyap D Desai { 444179b4460bSKashyap D Desai int retcode; 444279b4460bSKashyap D Desai u_int8_t do_ocr = 1; 444379b4460bSKashyap D Desai struct mrsas_mfi_cmd *cmd; 444479b4460bSKashyap D Desai struct mrsas_dcmd_frame *dcmd; 444579b4460bSKashyap D Desai 444679b4460bSKashyap D Desai cmd = mrsas_get_mfi_cmd(sc); 444779b4460bSKashyap D Desai 444879b4460bSKashyap D Desai if (!cmd) { 444979b4460bSKashyap D Desai device_printf(sc->mrsas_dev, 445079b4460bSKashyap D Desai "Cannot alloc for get PD info cmd\n"); 445179b4460bSKashyap D Desai return; 445279b4460bSKashyap D Desai } 445379b4460bSKashyap D Desai dcmd = &cmd->frame->dcmd; 445479b4460bSKashyap D Desai 445579b4460bSKashyap D Desai memset(sc->pd_info_mem, 0, sizeof(struct mrsas_pd_info)); 445679b4460bSKashyap D Desai memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 445779b4460bSKashyap D Desai 4458e34a057cSAlfredo Dal'Ava Junior dcmd->mbox.s[0] = htole16(device_id); 445979b4460bSKashyap D Desai dcmd->cmd = MFI_CMD_DCMD; 446079b4460bSKashyap D Desai dcmd->cmd_status = 0xFF; 446179b4460bSKashyap D Desai dcmd->sge_count = 1; 446279b4460bSKashyap D Desai dcmd->flags = MFI_FRAME_DIR_READ; 446379b4460bSKashyap D Desai dcmd->timeout = 0; 446479b4460bSKashyap D Desai dcmd->pad_0 = 0; 4465e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(sizeof(struct mrsas_pd_info)); 4466e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_PD_GET_INFO); 4467e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32((u_int32_t)sc->pd_info_phys_addr & 0xFFFFFFFF); 4468e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(sizeof(struct mrsas_pd_info)); 446979b4460bSKashyap D Desai 447079b4460bSKashyap D Desai if (!sc->mask_interrupts) 447179b4460bSKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 447279b4460bSKashyap D Desai else 447379b4460bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 447479b4460bSKashyap D Desai 447579b4460bSKashyap D Desai if (retcode == ETIMEDOUT) 447679b4460bSKashyap D Desai goto dcmd_timeout; 447779b4460bSKashyap D Desai 447879b4460bSKashyap D Desai sc->target_list[device_id].interface_type = 4479e34a057cSAlfredo Dal'Ava Junior le16toh(sc->pd_info_mem->state.ddf.pdType.intf); 448079b4460bSKashyap D Desai 448179b4460bSKashyap D Desai do_ocr = 0; 448279b4460bSKashyap D Desai 448379b4460bSKashyap D Desai dcmd_timeout: 448479b4460bSKashyap D Desai 448579b4460bSKashyap D Desai if (do_ocr) 448679b4460bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 448779b4460bSKashyap D Desai 448879b4460bSKashyap D Desai if (!sc->mask_interrupts) 448979b4460bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 449079b4460bSKashyap D Desai } 449179b4460bSKashyap D Desai 449279b4460bSKashyap D Desai /* 449379b4460bSKashyap D Desai * mrsas_add_target: Add target ID of system PD/VD to driver's data structure. 449479b4460bSKashyap D Desai * sc: Adapter's soft state 449579b4460bSKashyap D Desai * target_id: Unique target id per controller(managed by driver) 449679b4460bSKashyap D Desai * for system PDs- target ID ranges from 0 to (MRSAS_MAX_PD - 1) 449779b4460bSKashyap D Desai * for VDs- target ID ranges from MRSAS_MAX_PD to MRSAS_MAX_TM_TARGETS 449879b4460bSKashyap D Desai * return: void 449979b4460bSKashyap D Desai * Descripton: This function will be called whenever system PD or VD is created. 450079b4460bSKashyap D Desai */ 450179b4460bSKashyap D Desai static void mrsas_add_target(struct mrsas_softc *sc, 450279b4460bSKashyap D Desai u_int16_t target_id) 450379b4460bSKashyap D Desai { 450479b4460bSKashyap D Desai sc->target_list[target_id].target_id = target_id; 450579b4460bSKashyap D Desai 450679b4460bSKashyap D Desai device_printf(sc->mrsas_dev, 450779b4460bSKashyap D Desai "%s created target ID: 0x%x\n", 450879b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD ? "System PD" : "VD"), 450979b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD ? target_id : (target_id - MRSAS_MAX_PD))); 451079b4460bSKashyap D Desai /* 451179b4460bSKashyap D Desai * If interrupts are enabled, then only fire DCMD to get pd_info 451279b4460bSKashyap D Desai * for system PDs 451379b4460bSKashyap D Desai */ 451479b4460bSKashyap D Desai if (!sc->mask_interrupts && sc->pd_info_mem && 451579b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD)) 451679b4460bSKashyap D Desai mrsas_get_pd_info(sc, target_id); 451779b4460bSKashyap D Desai 451879b4460bSKashyap D Desai } 451979b4460bSKashyap D Desai 452079b4460bSKashyap D Desai /* 452179b4460bSKashyap D Desai * mrsas_remove_target: Remove target ID of system PD/VD from driver's data structure. 452279b4460bSKashyap D Desai * sc: Adapter's soft state 452379b4460bSKashyap D Desai * target_id: Unique target id per controller(managed by driver) 452479b4460bSKashyap D Desai * for system PDs- target ID ranges from 0 to (MRSAS_MAX_PD - 1) 452579b4460bSKashyap D Desai * for VDs- target ID ranges from MRSAS_MAX_PD to MRSAS_MAX_TM_TARGETS 452679b4460bSKashyap D Desai * return: void 452779b4460bSKashyap D Desai * Descripton: This function will be called whenever system PD or VD is deleted 452879b4460bSKashyap D Desai */ 452979b4460bSKashyap D Desai static void mrsas_remove_target(struct mrsas_softc *sc, 453079b4460bSKashyap D Desai u_int16_t target_id) 453179b4460bSKashyap D Desai { 453279b4460bSKashyap D Desai sc->target_list[target_id].target_id = 0xffff; 453379b4460bSKashyap D Desai device_printf(sc->mrsas_dev, 453479b4460bSKashyap D Desai "%s deleted target ID: 0x%x\n", 453579b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD ? "System PD" : "VD"), 453679b4460bSKashyap D Desai (target_id < MRSAS_MAX_PD ? target_id : (target_id - MRSAS_MAX_PD))); 453779b4460bSKashyap D Desai } 453879b4460bSKashyap D Desai 45398e727371SKashyap D Desai /* 45408e727371SKashyap D Desai * mrsas_get_pd_list: Returns FW's PD list structure input: 45418e727371SKashyap D Desai * Adapter soft state 4542665484d8SDoug Ambrisko * 45438e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 45448e727371SKashyap D Desai * structure. This information is mainly used to find out about system 45458e727371SKashyap D Desai * supported by Firmware. 4546665484d8SDoug Ambrisko */ 45478e727371SKashyap D Desai static int 45488e727371SKashyap D Desai mrsas_get_pd_list(struct mrsas_softc *sc) 4549665484d8SDoug Ambrisko { 4550665484d8SDoug Ambrisko int retcode = 0, pd_index = 0, pd_count = 0, pd_list_size; 4551f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4552665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4553665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4554665484d8SDoug Ambrisko struct MR_PD_LIST *pd_list_mem; 4555665484d8SDoug Ambrisko struct MR_PD_ADDRESS *pd_addr; 4556665484d8SDoug Ambrisko bus_addr_t pd_list_phys_addr = 0; 4557665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4558e34a057cSAlfredo Dal'Ava Junior u_int16_t dev_id; 4559665484d8SDoug Ambrisko 4560665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4561665484d8SDoug Ambrisko if (!cmd) { 45624799d485SKashyap D Desai device_printf(sc->mrsas_dev, 45634799d485SKashyap D Desai "Cannot alloc for get PD list cmd\n"); 4564665484d8SDoug Ambrisko return 1; 4565665484d8SDoug Ambrisko } 4566665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4567665484d8SDoug Ambrisko 4568665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4569665484d8SDoug Ambrisko pd_list_size = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST); 4570665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, pd_list_size) != SUCCESS) { 45714799d485SKashyap D Desai device_printf(sc->mrsas_dev, 45724799d485SKashyap D Desai "Cannot alloc dmamap for get PD list cmd\n"); 4573665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4574f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4575f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4576665484d8SDoug Ambrisko return (ENOMEM); 45778e727371SKashyap D Desai } else { 4578665484d8SDoug Ambrisko pd_list_mem = tcmd->tmp_dcmd_mem; 4579665484d8SDoug Ambrisko pd_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4580665484d8SDoug Ambrisko } 4581665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4582665484d8SDoug Ambrisko 4583665484d8SDoug Ambrisko dcmd->mbox.b[0] = MR_PD_QUERY_TYPE_EXPOSED_TO_HOST; 4584665484d8SDoug Ambrisko dcmd->mbox.b[1] = 0; 4585665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4586665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4587665484d8SDoug Ambrisko dcmd->sge_count = 1; 4588e34a057cSAlfredo Dal'Ava Junior dcmd->flags = htole16(MFI_FRAME_DIR_READ); 4589665484d8SDoug Ambrisko dcmd->timeout = 0; 4590665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4591e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(MRSAS_MAX_PD * sizeof(struct MR_PD_LIST)); 4592e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_PD_LIST_QUERY); 4593e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32(pd_list_phys_addr & 0xFFFFFFFF); 4594e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(MRSAS_MAX_PD * sizeof(struct MR_PD_LIST)); 4595665484d8SDoug Ambrisko 4596731b7561SKashyap D Desai if (!sc->mask_interrupts) 4597731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4598731b7561SKashyap D Desai else 4599f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4600731b7561SKashyap D Desai 4601f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4602f0c7594bSKashyap D Desai goto dcmd_timeout; 4603665484d8SDoug Ambrisko 4604665484d8SDoug Ambrisko /* Get the instance PD list */ 4605665484d8SDoug Ambrisko pd_count = MRSAS_MAX_PD; 4606665484d8SDoug Ambrisko pd_addr = pd_list_mem->addr; 4607e34a057cSAlfredo Dal'Ava Junior if (le32toh(pd_list_mem->count) < pd_count) { 46084799d485SKashyap D Desai memset(sc->local_pd_list, 0, 46094799d485SKashyap D Desai MRSAS_MAX_PD * sizeof(struct mrsas_pd_list)); 4610e34a057cSAlfredo Dal'Ava Junior for (pd_index = 0; pd_index < le32toh(pd_list_mem->count); pd_index++) { 4611e34a057cSAlfredo Dal'Ava Junior dev_id = le16toh(pd_addr->deviceId); 4612e34a057cSAlfredo Dal'Ava Junior sc->local_pd_list[dev_id].tid = dev_id; 4613e34a057cSAlfredo Dal'Ava Junior sc->local_pd_list[dev_id].driveType = 4614e34a057cSAlfredo Dal'Ava Junior le16toh(pd_addr->scsiDevType); 4615e34a057cSAlfredo Dal'Ava Junior sc->local_pd_list[dev_id].driveState = 46164799d485SKashyap D Desai MR_PD_STATE_SYSTEM; 4617e34a057cSAlfredo Dal'Ava Junior if (sc->target_list[dev_id].target_id == 0xffff) 4618e34a057cSAlfredo Dal'Ava Junior mrsas_add_target(sc, dev_id); 4619665484d8SDoug Ambrisko pd_addr++; 4620665484d8SDoug Ambrisko } 462179b4460bSKashyap D Desai for (pd_index = 0; pd_index < MRSAS_MAX_PD; pd_index++) { 462279b4460bSKashyap D Desai if ((sc->local_pd_list[pd_index].driveState != 462379b4460bSKashyap D Desai MR_PD_STATE_SYSTEM) && 462479b4460bSKashyap D Desai (sc->target_list[pd_index].target_id != 462579b4460bSKashyap D Desai 0xffff)) { 462679b4460bSKashyap D Desai mrsas_remove_target(sc, pd_index); 462779b4460bSKashyap D Desai } 462879b4460bSKashyap D Desai } 46298e727371SKashyap D Desai /* 46308e727371SKashyap D Desai * Use mutext/spinlock if pd_list component size increase more than 46318e727371SKashyap D Desai * 32 bit. 46328e727371SKashyap D Desai */ 4633665484d8SDoug Ambrisko memcpy(sc->pd_list, sc->local_pd_list, sizeof(sc->local_pd_list)); 4634f0c7594bSKashyap D Desai do_ocr = 0; 4635f0c7594bSKashyap D Desai } 4636f0c7594bSKashyap D Desai dcmd_timeout: 4637665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4638665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4639f0c7594bSKashyap D Desai 4640f0c7594bSKashyap D Desai if (do_ocr) 4641f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4642731b7561SKashyap D Desai 4643731b7561SKashyap D Desai if (!sc->mask_interrupts) 4644f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4645f0c7594bSKashyap D Desai 4646665484d8SDoug Ambrisko return (retcode); 4647665484d8SDoug Ambrisko } 4648665484d8SDoug Ambrisko 46498e727371SKashyap D Desai /* 46508e727371SKashyap D Desai * mrsas_get_ld_list: Returns FW's LD list structure input: 46518e727371SKashyap D Desai * Adapter soft state 4652665484d8SDoug Ambrisko * 46538e727371SKashyap D Desai * Issues an internal command (DCMD) to get the FW's controller PD list 46548e727371SKashyap D Desai * structure. This information is mainly used to find out about supported by 46558e727371SKashyap D Desai * the FW. 4656665484d8SDoug Ambrisko */ 46578e727371SKashyap D Desai static int 46588e727371SKashyap D Desai mrsas_get_ld_list(struct mrsas_softc *sc) 4659665484d8SDoug Ambrisko { 466079b4460bSKashyap D Desai int ld_list_size, retcode = 0, ld_index = 0, ids = 0, drv_tgt_id; 4661f0c7594bSKashyap D Desai u_int8_t do_ocr = 1; 4662665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4663665484d8SDoug Ambrisko struct mrsas_dcmd_frame *dcmd; 4664665484d8SDoug Ambrisko struct MR_LD_LIST *ld_list_mem; 4665665484d8SDoug Ambrisko bus_addr_t ld_list_phys_addr = 0; 4666665484d8SDoug Ambrisko struct mrsas_tmp_dcmd *tcmd; 4667665484d8SDoug Ambrisko 4668665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4669665484d8SDoug Ambrisko if (!cmd) { 46704799d485SKashyap D Desai device_printf(sc->mrsas_dev, 46714799d485SKashyap D Desai "Cannot alloc for get LD list cmd\n"); 4672665484d8SDoug Ambrisko return 1; 4673665484d8SDoug Ambrisko } 4674665484d8SDoug Ambrisko dcmd = &cmd->frame->dcmd; 4675665484d8SDoug Ambrisko 4676665484d8SDoug Ambrisko tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT); 4677665484d8SDoug Ambrisko ld_list_size = sizeof(struct MR_LD_LIST); 4678665484d8SDoug Ambrisko if (mrsas_alloc_tmp_dcmd(sc, tcmd, ld_list_size) != SUCCESS) { 46794799d485SKashyap D Desai device_printf(sc->mrsas_dev, 46804799d485SKashyap D Desai "Cannot alloc dmamap for get LD list cmd\n"); 4681665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4682f0c7594bSKashyap D Desai mrsas_free_tmp_dcmd(tcmd); 4683f0c7594bSKashyap D Desai free(tcmd, M_MRSAS); 4684665484d8SDoug Ambrisko return (ENOMEM); 46858e727371SKashyap D Desai } else { 4686665484d8SDoug Ambrisko ld_list_mem = tcmd->tmp_dcmd_mem; 4687665484d8SDoug Ambrisko ld_list_phys_addr = tcmd->tmp_dcmd_phys_addr; 4688665484d8SDoug Ambrisko } 4689665484d8SDoug Ambrisko memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE); 4690665484d8SDoug Ambrisko 46914799d485SKashyap D Desai if (sc->max256vdSupport) 46924799d485SKashyap D Desai dcmd->mbox.b[0] = 1; 46934799d485SKashyap D Desai 4694665484d8SDoug Ambrisko dcmd->cmd = MFI_CMD_DCMD; 4695665484d8SDoug Ambrisko dcmd->cmd_status = 0xFF; 4696665484d8SDoug Ambrisko dcmd->sge_count = 1; 4697665484d8SDoug Ambrisko dcmd->flags = MFI_FRAME_DIR_READ; 4698665484d8SDoug Ambrisko dcmd->timeout = 0; 4699e34a057cSAlfredo Dal'Ava Junior dcmd->data_xfer_len = htole32(sizeof(struct MR_LD_LIST)); 4700e34a057cSAlfredo Dal'Ava Junior dcmd->opcode = htole32(MR_DCMD_LD_GET_LIST); 4701e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].phys_addr = htole32(ld_list_phys_addr); 4702e34a057cSAlfredo Dal'Ava Junior dcmd->sgl.sge32[0].length = htole32(sizeof(struct MR_LD_LIST)); 4703665484d8SDoug Ambrisko dcmd->pad_0 = 0; 4704665484d8SDoug Ambrisko 4705731b7561SKashyap D Desai if (!sc->mask_interrupts) 4706731b7561SKashyap D Desai retcode = mrsas_issue_blocked_cmd(sc, cmd); 4707731b7561SKashyap D Desai else 4708f0c7594bSKashyap D Desai retcode = mrsas_issue_polled(sc, cmd); 4709731b7561SKashyap D Desai 4710f0c7594bSKashyap D Desai if (retcode == ETIMEDOUT) 4711f0c7594bSKashyap D Desai goto dcmd_timeout; 4712665484d8SDoug Ambrisko 47134799d485SKashyap D Desai #if VD_EXT_DEBUG 47144799d485SKashyap D Desai printf("Number of LDs %d\n", ld_list_mem->ldCount); 47154799d485SKashyap D Desai #endif 47164799d485SKashyap D Desai 4717665484d8SDoug Ambrisko /* Get the instance LD list */ 4718e34a057cSAlfredo Dal'Ava Junior if (le32toh(ld_list_mem->ldCount) <= sc->fw_supported_vd_count) { 4719e34a057cSAlfredo Dal'Ava Junior sc->CurLdCount = le32toh(ld_list_mem->ldCount); 47204799d485SKashyap D Desai memset(sc->ld_ids, 0xff, MAX_LOGICAL_DRIVES_EXT); 4721e34a057cSAlfredo Dal'Ava Junior for (ld_index = 0; ld_index < le32toh(ld_list_mem->ldCount); ld_index++) { 4722665484d8SDoug Ambrisko ids = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 472379b4460bSKashyap D Desai drv_tgt_id = ids + MRSAS_MAX_PD; 472479b4460bSKashyap D Desai if (ld_list_mem->ldList[ld_index].state != 0) { 4725665484d8SDoug Ambrisko sc->ld_ids[ids] = ld_list_mem->ldList[ld_index].ref.ld_context.targetId; 472679b4460bSKashyap D Desai if (sc->target_list[drv_tgt_id].target_id == 472779b4460bSKashyap D Desai 0xffff) 472879b4460bSKashyap D Desai mrsas_add_target(sc, drv_tgt_id); 472979b4460bSKashyap D Desai } else { 473079b4460bSKashyap D Desai if (sc->target_list[drv_tgt_id].target_id != 473179b4460bSKashyap D Desai 0xffff) 473279b4460bSKashyap D Desai mrsas_remove_target(sc, 473379b4460bSKashyap D Desai drv_tgt_id); 4734665484d8SDoug Ambrisko } 4735665484d8SDoug Ambrisko } 473679b4460bSKashyap D Desai 4737f0c7594bSKashyap D Desai do_ocr = 0; 4738665484d8SDoug Ambrisko } 4739f0c7594bSKashyap D Desai dcmd_timeout: 4740665484d8SDoug Ambrisko mrsas_free_tmp_dcmd(tcmd); 4741665484d8SDoug Ambrisko free(tcmd, M_MRSAS); 4742f0c7594bSKashyap D Desai 4743f0c7594bSKashyap D Desai if (do_ocr) 4744f0c7594bSKashyap D Desai sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR; 4745731b7561SKashyap D Desai if (!sc->mask_interrupts) 4746f0c7594bSKashyap D Desai mrsas_release_mfi_cmd(cmd); 4747f0c7594bSKashyap D Desai 4748665484d8SDoug Ambrisko return (retcode); 4749665484d8SDoug Ambrisko } 4750665484d8SDoug Ambrisko 47518e727371SKashyap D Desai /* 47528e727371SKashyap D Desai * mrsas_alloc_tmp_dcmd: Allocates memory for temporary command input: 475332c601b6SGordon Bergling * Adapter soft state Temp command Size of allocation 4754665484d8SDoug Ambrisko * 4755665484d8SDoug Ambrisko * Allocates DMAable memory for a temporary internal command. The allocated 4756665484d8SDoug Ambrisko * memory is initialized to all zeros upon successful loading of the dma 4757665484d8SDoug Ambrisko * mapped memory. 4758665484d8SDoug Ambrisko */ 47598e727371SKashyap D Desai int 47608e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, 47618e727371SKashyap D Desai struct mrsas_tmp_dcmd *tcmd, int size) 4762665484d8SDoug Ambrisko { 47638e727371SKashyap D Desai if (bus_dma_tag_create(sc->mrsas_parent_tag, 47648e727371SKashyap D Desai 1, 0, 47658e727371SKashyap D Desai BUS_SPACE_MAXADDR_32BIT, 47668e727371SKashyap D Desai BUS_SPACE_MAXADDR, 47678e727371SKashyap D Desai NULL, NULL, 47688e727371SKashyap D Desai size, 47698e727371SKashyap D Desai 1, 47708e727371SKashyap D Desai size, 47718e727371SKashyap D Desai BUS_DMA_ALLOCNOW, 47728e727371SKashyap D Desai NULL, NULL, 4773665484d8SDoug Ambrisko &tcmd->tmp_dcmd_tag)) { 4774665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd tag\n"); 4775665484d8SDoug Ambrisko return (ENOMEM); 4776665484d8SDoug Ambrisko } 4777665484d8SDoug Ambrisko if (bus_dmamem_alloc(tcmd->tmp_dcmd_tag, (void **)&tcmd->tmp_dcmd_mem, 4778665484d8SDoug Ambrisko BUS_DMA_NOWAIT, &tcmd->tmp_dcmd_dmamap)) { 4779665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd mem\n"); 4780665484d8SDoug Ambrisko return (ENOMEM); 4781665484d8SDoug Ambrisko } 4782665484d8SDoug Ambrisko if (bus_dmamap_load(tcmd->tmp_dcmd_tag, tcmd->tmp_dcmd_dmamap, 4783665484d8SDoug Ambrisko tcmd->tmp_dcmd_mem, size, mrsas_addr_cb, 4784665484d8SDoug Ambrisko &tcmd->tmp_dcmd_phys_addr, BUS_DMA_NOWAIT)) { 4785665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot load tmp dcmd mem\n"); 4786665484d8SDoug Ambrisko return (ENOMEM); 4787665484d8SDoug Ambrisko } 4788665484d8SDoug Ambrisko memset(tcmd->tmp_dcmd_mem, 0, size); 4789665484d8SDoug Ambrisko return (0); 4790665484d8SDoug Ambrisko } 4791665484d8SDoug Ambrisko 47928e727371SKashyap D Desai /* 47938e727371SKashyap D Desai * mrsas_free_tmp_dcmd: Free memory for temporary command input: 47948e727371SKashyap D Desai * temporary dcmd pointer 4795665484d8SDoug Ambrisko * 47968e727371SKashyap D Desai * Deallocates memory of the temporary command for use in the construction of 47978e727371SKashyap D Desai * the internal DCMD. 4798665484d8SDoug Ambrisko */ 47998e727371SKashyap D Desai void 48008e727371SKashyap D Desai mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp) 4801665484d8SDoug Ambrisko { 4802665484d8SDoug Ambrisko if (tmp->tmp_dcmd_phys_addr) 4803665484d8SDoug Ambrisko bus_dmamap_unload(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_dmamap); 4804665484d8SDoug Ambrisko if (tmp->tmp_dcmd_mem != NULL) 4805665484d8SDoug Ambrisko bus_dmamem_free(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_mem, tmp->tmp_dcmd_dmamap); 4806665484d8SDoug Ambrisko if (tmp->tmp_dcmd_tag != NULL) 4807665484d8SDoug Ambrisko bus_dma_tag_destroy(tmp->tmp_dcmd_tag); 4808665484d8SDoug Ambrisko } 4809665484d8SDoug Ambrisko 48108e727371SKashyap D Desai /* 48118e727371SKashyap D Desai * mrsas_issue_blocked_abort_cmd: Aborts previously issued cmd input: 48128e727371SKashyap D Desai * Adapter soft state Previously issued cmd to be aborted 4813665484d8SDoug Ambrisko * 4814665484d8SDoug Ambrisko * This function is used to abort previously issued commands, such as AEN and 4815665484d8SDoug Ambrisko * RAID map sync map commands. The abort command is sent as a DCMD internal 4816665484d8SDoug Ambrisko * command and subsequently the driver will wait for a return status. The 4817665484d8SDoug Ambrisko * max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME seconds. 4818665484d8SDoug Ambrisko */ 48198e727371SKashyap D Desai static int 48208e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc, 4821665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd_to_abort) 4822665484d8SDoug Ambrisko { 4823665484d8SDoug Ambrisko struct mrsas_mfi_cmd *cmd; 4824665484d8SDoug Ambrisko struct mrsas_abort_frame *abort_fr; 4825665484d8SDoug Ambrisko u_int8_t retcode = 0; 4826665484d8SDoug Ambrisko unsigned long total_time = 0; 4827665484d8SDoug Ambrisko u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME; 4828665484d8SDoug Ambrisko 4829665484d8SDoug Ambrisko cmd = mrsas_get_mfi_cmd(sc); 4830665484d8SDoug Ambrisko if (!cmd) { 4831665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Cannot alloc for abort cmd\n"); 4832665484d8SDoug Ambrisko return (1); 4833665484d8SDoug Ambrisko } 4834665484d8SDoug Ambrisko abort_fr = &cmd->frame->abort; 4835665484d8SDoug Ambrisko 4836665484d8SDoug Ambrisko /* Prepare and issue the abort frame */ 4837665484d8SDoug Ambrisko abort_fr->cmd = MFI_CMD_ABORT; 4838665484d8SDoug Ambrisko abort_fr->cmd_status = 0xFF; 4839665484d8SDoug Ambrisko abort_fr->flags = 0; 4840665484d8SDoug Ambrisko abort_fr->abort_context = cmd_to_abort->index; 4841665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_lo = cmd_to_abort->frame_phys_addr; 4842665484d8SDoug Ambrisko abort_fr->abort_mfi_phys_addr_hi = 0; 4843665484d8SDoug Ambrisko 4844665484d8SDoug Ambrisko cmd->sync_cmd = 1; 4845665484d8SDoug Ambrisko cmd->cmd_status = 0xFF; 4846665484d8SDoug Ambrisko 4847665484d8SDoug Ambrisko if (mrsas_issue_dcmd(sc, cmd)) { 4848665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Fail to send abort command.\n"); 4849665484d8SDoug Ambrisko return (1); 4850665484d8SDoug Ambrisko } 4851665484d8SDoug Ambrisko /* Wait for this cmd to complete */ 4852665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4853665484d8SDoug Ambrisko while (1) { 4854665484d8SDoug Ambrisko if (cmd->cmd_status == 0xFF) { 4855665484d8SDoug Ambrisko tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz); 48568e727371SKashyap D Desai } else 4857665484d8SDoug Ambrisko break; 4858665484d8SDoug Ambrisko total_time++; 4859665484d8SDoug Ambrisko if (total_time >= max_wait) { 4860665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "Abort cmd timed out after %d sec.\n", max_wait); 4861665484d8SDoug Ambrisko retcode = 1; 4862665484d8SDoug Ambrisko break; 4863665484d8SDoug Ambrisko } 4864665484d8SDoug Ambrisko } 4865665484d8SDoug Ambrisko 4866665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4867665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 4868665484d8SDoug Ambrisko return (retcode); 4869665484d8SDoug Ambrisko } 4870665484d8SDoug Ambrisko 48718e727371SKashyap D Desai /* 48728e727371SKashyap D Desai * mrsas_complete_abort: Completes aborting a command input: 48738e727371SKashyap D Desai * Adapter soft state Cmd that was issued to abort another cmd 4874665484d8SDoug Ambrisko * 48758e727371SKashyap D Desai * The mrsas_issue_blocked_abort_cmd() function waits for the command status to 48768e727371SKashyap D Desai * change after sending the command. This function is called from 4877665484d8SDoug Ambrisko * mrsas_complete_mptmfi_passthru() to wake up the sleep thread associated. 4878665484d8SDoug Ambrisko */ 48798e727371SKashyap D Desai void 48808e727371SKashyap D Desai mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 4881665484d8SDoug Ambrisko { 4882665484d8SDoug Ambrisko if (cmd->sync_cmd) { 4883665484d8SDoug Ambrisko cmd->sync_cmd = 0; 4884665484d8SDoug Ambrisko cmd->cmd_status = 0; 4885665484d8SDoug Ambrisko sc->chan = (void *)&cmd; 4886665484d8SDoug Ambrisko wakeup_one((void *)&sc->chan); 4887665484d8SDoug Ambrisko } 4888665484d8SDoug Ambrisko return; 4889665484d8SDoug Ambrisko } 4890665484d8SDoug Ambrisko 48918e727371SKashyap D Desai /* 48928e727371SKashyap D Desai * mrsas_aen_handler: AEN processing callback function from thread context 4893665484d8SDoug Ambrisko * input: Adapter soft state 4894665484d8SDoug Ambrisko * 48958e727371SKashyap D Desai * Asynchronous event handler 4896665484d8SDoug Ambrisko */ 48978e727371SKashyap D Desai void 48988e727371SKashyap D Desai mrsas_aen_handler(struct mrsas_softc *sc) 4899665484d8SDoug Ambrisko { 4900665484d8SDoug Ambrisko union mrsas_evt_class_locale class_locale; 4901665484d8SDoug Ambrisko int doscan = 0; 4902665484d8SDoug Ambrisko u_int32_t seq_num; 4903f0c7594bSKashyap D Desai int error, fail_aen = 0; 4904665484d8SDoug Ambrisko 49055bae00d6SSteven Hartland if (sc == NULL) { 49065bae00d6SSteven Hartland printf("invalid instance!\n"); 4907665484d8SDoug Ambrisko return; 4908665484d8SDoug Ambrisko } 490985c0a961SKashyap D Desai if (sc->remove_in_progress || sc->reset_in_progress) { 491085c0a961SKashyap D Desai device_printf(sc->mrsas_dev, "Returning from %s, line no %d\n", 491185c0a961SKashyap D Desai __func__, __LINE__); 491285c0a961SKashyap D Desai return; 491385c0a961SKashyap D Desai } 4914665484d8SDoug Ambrisko if (sc->evt_detail_mem) { 4915665484d8SDoug Ambrisko switch (sc->evt_detail_mem->code) { 4916665484d8SDoug Ambrisko case MR_EVT_PD_INSERTED: 4917f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4918f0c7594bSKashyap D Desai if (!fail_aen) 4919665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4920f0c7594bSKashyap D Desai else 4921f0c7594bSKashyap D Desai goto skip_register_aen; 4922665484d8SDoug Ambrisko break; 4923665484d8SDoug Ambrisko case MR_EVT_PD_REMOVED: 4924f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4925f0c7594bSKashyap D Desai if (!fail_aen) 4926665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4927f0c7594bSKashyap D Desai else 4928f0c7594bSKashyap D Desai goto skip_register_aen; 4929665484d8SDoug Ambrisko break; 4930665484d8SDoug Ambrisko case MR_EVT_LD_OFFLINE: 4931665484d8SDoug Ambrisko case MR_EVT_CFG_CLEARED: 4932665484d8SDoug Ambrisko case MR_EVT_LD_DELETED: 4933665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4934665484d8SDoug Ambrisko break; 4935665484d8SDoug Ambrisko case MR_EVT_LD_CREATED: 4936f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4937f0c7594bSKashyap D Desai if (!fail_aen) 4938665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4939f0c7594bSKashyap D Desai else 4940f0c7594bSKashyap D Desai goto skip_register_aen; 4941665484d8SDoug Ambrisko break; 4942665484d8SDoug Ambrisko case MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED: 4943665484d8SDoug Ambrisko case MR_EVT_FOREIGN_CFG_IMPORTED: 4944665484d8SDoug Ambrisko case MR_EVT_LD_STATE_CHANGE: 4945665484d8SDoug Ambrisko doscan = 1; 4946665484d8SDoug Ambrisko break; 49478bc320adSKashyap D Desai case MR_EVT_CTRL_PROP_CHANGED: 49488bc320adSKashyap D Desai fail_aen = mrsas_get_ctrl_info(sc); 49498bc320adSKashyap D Desai if (fail_aen) 49508bc320adSKashyap D Desai goto skip_register_aen; 49518bc320adSKashyap D Desai break; 4952665484d8SDoug Ambrisko default: 4953665484d8SDoug Ambrisko break; 4954665484d8SDoug Ambrisko } 4955665484d8SDoug Ambrisko } else { 4956665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "invalid evt_detail\n"); 4957665484d8SDoug Ambrisko return; 4958665484d8SDoug Ambrisko } 4959665484d8SDoug Ambrisko if (doscan) { 4960f0c7594bSKashyap D Desai fail_aen = mrsas_get_pd_list(sc); 4961f0c7594bSKashyap D Desai if (!fail_aen) { 4962665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 1\n"); 4963665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_1); 4964f0c7594bSKashyap D Desai } else 4965f0c7594bSKashyap D Desai goto skip_register_aen; 4966f0c7594bSKashyap D Desai 4967f0c7594bSKashyap D Desai fail_aen = mrsas_get_ld_list(sc); 4968f0c7594bSKashyap D Desai if (!fail_aen) { 4969665484d8SDoug Ambrisko mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 0\n"); 4970665484d8SDoug Ambrisko mrsas_bus_scan_sim(sc, sc->sim_0); 4971f0c7594bSKashyap D Desai } else 4972f0c7594bSKashyap D Desai goto skip_register_aen; 4973665484d8SDoug Ambrisko } 4974665484d8SDoug Ambrisko seq_num = sc->evt_detail_mem->seq_num + 1; 4975665484d8SDoug Ambrisko 49768e727371SKashyap D Desai /* Register AEN with FW for latest sequence number plus 1 */ 4977665484d8SDoug Ambrisko class_locale.members.reserved = 0; 4978665484d8SDoug Ambrisko class_locale.members.locale = MR_EVT_LOCALE_ALL; 4979665484d8SDoug Ambrisko class_locale.members.class = MR_EVT_CLASS_DEBUG; 4980665484d8SDoug Ambrisko 4981665484d8SDoug Ambrisko if (sc->aen_cmd != NULL) 4982665484d8SDoug Ambrisko return; 4983665484d8SDoug Ambrisko 4984665484d8SDoug Ambrisko mtx_lock(&sc->aen_lock); 4985665484d8SDoug Ambrisko error = mrsas_register_aen(sc, seq_num, 4986665484d8SDoug Ambrisko class_locale.word); 4987665484d8SDoug Ambrisko mtx_unlock(&sc->aen_lock); 4988665484d8SDoug Ambrisko 4989665484d8SDoug Ambrisko if (error) 4990665484d8SDoug Ambrisko device_printf(sc->mrsas_dev, "register aen failed error %x\n", error); 4991665484d8SDoug Ambrisko 4992f0c7594bSKashyap D Desai skip_register_aen: 4993f0c7594bSKashyap D Desai return; 4994f0c7594bSKashyap D Desai 4995665484d8SDoug Ambrisko } 4996665484d8SDoug Ambrisko 49978e727371SKashyap D Desai /* 4998665484d8SDoug Ambrisko * mrsas_complete_aen: Completes AEN command 4999665484d8SDoug Ambrisko * input: Adapter soft state 5000665484d8SDoug Ambrisko * Cmd that was issued to abort another cmd 5001665484d8SDoug Ambrisko * 50028e727371SKashyap D Desai * This function will be called from ISR and will continue event processing from 50038e727371SKashyap D Desai * thread context by enqueuing task in ev_tq (callback function 50048e727371SKashyap D Desai * "mrsas_aen_handler"). 5005665484d8SDoug Ambrisko */ 50068e727371SKashyap D Desai void 50078e727371SKashyap D Desai mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd) 5008665484d8SDoug Ambrisko { 5009665484d8SDoug Ambrisko /* 50108e727371SKashyap D Desai * Don't signal app if it is just an aborted previously registered 50118e727371SKashyap D Desai * aen 5012665484d8SDoug Ambrisko */ 5013665484d8SDoug Ambrisko if ((!cmd->abort_aen) && (sc->remove_in_progress == 0)) { 5014da011113SKashyap D Desai sc->mrsas_aen_triggered = 1; 5015ecea5be4SKashyap D Desai mtx_lock(&sc->aen_lock); 5016da011113SKashyap D Desai if (sc->mrsas_poll_waiting) { 5017da011113SKashyap D Desai sc->mrsas_poll_waiting = 0; 5018da011113SKashyap D Desai selwakeup(&sc->mrsas_select); 5019da011113SKashyap D Desai } 5020ecea5be4SKashyap D Desai mtx_unlock(&sc->aen_lock); 50218e727371SKashyap D Desai } else 5022665484d8SDoug Ambrisko cmd->abort_aen = 0; 5023665484d8SDoug Ambrisko 5024665484d8SDoug Ambrisko sc->aen_cmd = NULL; 5025665484d8SDoug Ambrisko mrsas_release_mfi_cmd(cmd); 5026665484d8SDoug Ambrisko 5027665484d8SDoug Ambrisko taskqueue_enqueue(sc->ev_tq, &sc->ev_task); 5028665484d8SDoug Ambrisko 5029665484d8SDoug Ambrisko return; 5030665484d8SDoug Ambrisko } 5031665484d8SDoug Ambrisko 5032665484d8SDoug Ambrisko static device_method_t mrsas_methods[] = { 5033665484d8SDoug Ambrisko DEVMETHOD(device_probe, mrsas_probe), 5034665484d8SDoug Ambrisko DEVMETHOD(device_attach, mrsas_attach), 5035665484d8SDoug Ambrisko DEVMETHOD(device_detach, mrsas_detach), 5036f28ecf2bSAndriy Gapon DEVMETHOD(device_shutdown, mrsas_shutdown), 5037665484d8SDoug Ambrisko DEVMETHOD(device_suspend, mrsas_suspend), 5038665484d8SDoug Ambrisko DEVMETHOD(device_resume, mrsas_resume), 5039665484d8SDoug Ambrisko DEVMETHOD(bus_print_child, bus_generic_print_child), 5040665484d8SDoug Ambrisko DEVMETHOD(bus_driver_added, bus_generic_driver_added), 5041665484d8SDoug Ambrisko {0, 0} 5042665484d8SDoug Ambrisko }; 5043665484d8SDoug Ambrisko 5044665484d8SDoug Ambrisko static driver_t mrsas_driver = { 5045665484d8SDoug Ambrisko "mrsas", 5046665484d8SDoug Ambrisko mrsas_methods, 5047665484d8SDoug Ambrisko sizeof(struct mrsas_softc) 5048665484d8SDoug Ambrisko }; 5049665484d8SDoug Ambrisko 5050665484d8SDoug Ambrisko static devclass_t mrsas_devclass; 50518e727371SKashyap D Desai 5052665484d8SDoug Ambrisko DRIVER_MODULE(mrsas, pci, mrsas_driver, mrsas_devclass, 0, 0); 5053665484d8SDoug Ambrisko MODULE_DEPEND(mrsas, cam, 1, 1, 1); 5054