xref: /freebsd/sys/dev/mrsas/mrsas.c (revision 79b4460b0f19709d533d1b692546b7b3cf8b384d)
1665484d8SDoug Ambrisko /*
2ecea5be4SKashyap D Desai  * Copyright (c) 2015, AVAGO Tech. All rights reserved. Author: Marian Choy
38e727371SKashyap D Desai  * Copyright (c) 2014, LSI Corp. All rights reserved. Author: Marian Choy
4ecea5be4SKashyap D Desai  * Support: freebsdraid@avagotech.com
5665484d8SDoug Ambrisko  *
6665484d8SDoug Ambrisko  * Redistribution and use in source and binary forms, with or without
78e727371SKashyap D Desai  * modification, are permitted provided that the following conditions are
88e727371SKashyap D Desai  * met:
9665484d8SDoug Ambrisko  *
108e727371SKashyap D Desai  * 1. Redistributions of source code must retain the above copyright notice,
118e727371SKashyap D Desai  * this list of conditions and the following disclaimer. 2. Redistributions
128e727371SKashyap D Desai  * in binary form must reproduce the above copyright notice, this list of
138e727371SKashyap D Desai  * conditions and the following disclaimer in the documentation and/or other
148e727371SKashyap D Desai  * materials provided with the distribution. 3. Neither the name of the
158e727371SKashyap D Desai  * <ORGANIZATION> nor the names of its contributors may be used to endorse or
168e727371SKashyap D Desai  * promote products derived from this software without specific prior written
178e727371SKashyap D Desai  * permission.
18665484d8SDoug Ambrisko  *
198e727371SKashyap D Desai  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
208e727371SKashyap D Desai  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
218e727371SKashyap D Desai  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
228e727371SKashyap D Desai  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
238e727371SKashyap D Desai  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
248e727371SKashyap D Desai  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
258e727371SKashyap D Desai  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
268e727371SKashyap D Desai  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
278e727371SKashyap D Desai  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
288e727371SKashyap D Desai  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29665484d8SDoug Ambrisko  * POSSIBILITY OF SUCH DAMAGE.
30665484d8SDoug Ambrisko  *
318e727371SKashyap D Desai  * The views and conclusions contained in the software and documentation are
328e727371SKashyap D Desai  * those of the authors and should not be interpreted as representing
33665484d8SDoug Ambrisko  * official policies,either expressed or implied, of the FreeBSD Project.
34665484d8SDoug Ambrisko  *
35ecea5be4SKashyap D Desai  * Send feedback to: <megaraidfbsd@avagotech.com> Mail to: AVAGO TECHNOLOGIES 1621
368e727371SKashyap D Desai  * Barber Lane, Milpitas, CA 95035 ATTN: MegaRaid FreeBSD
37665484d8SDoug Ambrisko  *
38665484d8SDoug Ambrisko  */
39665484d8SDoug Ambrisko 
40665484d8SDoug Ambrisko #include <sys/cdefs.h>
41665484d8SDoug Ambrisko __FBSDID("$FreeBSD$");
42665484d8SDoug Ambrisko 
43665484d8SDoug Ambrisko #include <dev/mrsas/mrsas.h>
44665484d8SDoug Ambrisko #include <dev/mrsas/mrsas_ioctl.h>
45665484d8SDoug Ambrisko 
46665484d8SDoug Ambrisko #include <cam/cam.h>
47665484d8SDoug Ambrisko #include <cam/cam_ccb.h>
48665484d8SDoug Ambrisko 
49665484d8SDoug Ambrisko #include <sys/sysctl.h>
50665484d8SDoug Ambrisko #include <sys/types.h>
518071588dSKashyap D Desai #include <sys/sysent.h>
52665484d8SDoug Ambrisko #include <sys/kthread.h>
53665484d8SDoug Ambrisko #include <sys/taskqueue.h>
54d18d1b47SKashyap D Desai #include <sys/smp.h>
55665484d8SDoug Ambrisko 
56665484d8SDoug Ambrisko 
57665484d8SDoug Ambrisko /*
58665484d8SDoug Ambrisko  * Function prototypes
59665484d8SDoug Ambrisko  */
60665484d8SDoug Ambrisko static d_open_t mrsas_open;
61665484d8SDoug Ambrisko static d_close_t mrsas_close;
62665484d8SDoug Ambrisko static d_read_t mrsas_read;
63665484d8SDoug Ambrisko static d_write_t mrsas_write;
64665484d8SDoug Ambrisko static d_ioctl_t mrsas_ioctl;
65da011113SKashyap D Desai static d_poll_t mrsas_poll;
66665484d8SDoug Ambrisko 
678071588dSKashyap D Desai static void mrsas_ich_startup(void *arg);
68536094dcSKashyap D Desai static struct mrsas_mgmt_info mrsas_mgmt_info;
69665484d8SDoug Ambrisko static struct mrsas_ident *mrsas_find_ident(device_t);
70d18d1b47SKashyap D Desai static int mrsas_setup_msix(struct mrsas_softc *sc);
71d18d1b47SKashyap D Desai static int mrsas_allocate_msix(struct mrsas_softc *sc);
72665484d8SDoug Ambrisko static void mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode);
73665484d8SDoug Ambrisko static void mrsas_flush_cache(struct mrsas_softc *sc);
74665484d8SDoug Ambrisko static void mrsas_reset_reply_desc(struct mrsas_softc *sc);
75665484d8SDoug Ambrisko static void mrsas_ocr_thread(void *arg);
76665484d8SDoug Ambrisko static int mrsas_get_map_info(struct mrsas_softc *sc);
77665484d8SDoug Ambrisko static int mrsas_get_ld_map_info(struct mrsas_softc *sc);
78665484d8SDoug Ambrisko static int mrsas_sync_map_info(struct mrsas_softc *sc);
79665484d8SDoug Ambrisko static int mrsas_get_pd_list(struct mrsas_softc *sc);
80665484d8SDoug Ambrisko static int mrsas_get_ld_list(struct mrsas_softc *sc);
81665484d8SDoug Ambrisko static int mrsas_setup_irq(struct mrsas_softc *sc);
82665484d8SDoug Ambrisko static int mrsas_alloc_mem(struct mrsas_softc *sc);
83665484d8SDoug Ambrisko static int mrsas_init_fw(struct mrsas_softc *sc);
84665484d8SDoug Ambrisko static int mrsas_setup_raidmap(struct mrsas_softc *sc);
85a688fcd0SKashyap D Desai static void megasas_setup_jbod_map(struct mrsas_softc *sc);
86a688fcd0SKashyap D Desai static int megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend);
87665484d8SDoug Ambrisko static int mrsas_clear_intr(struct mrsas_softc *sc);
88af51c29fSKashyap D Desai static int mrsas_get_ctrl_info(struct mrsas_softc *sc);
89af51c29fSKashyap D Desai static void mrsas_update_ext_vd_details(struct mrsas_softc *sc);
908e727371SKashyap D Desai static int
918e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc,
92665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *cmd_to_abort);
93*79b4460bSKashyap D Desai static void
94*79b4460bSKashyap D Desai mrsas_get_pd_info(struct mrsas_softc *sc, u_int16_t device_id);
95dbcc81dfSKashyap D Desai static struct mrsas_softc *
96dbcc81dfSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev,
975844115eSKashyap D Desai     u_long cmd, caddr_t arg);
98665484d8SDoug Ambrisko u_int32_t mrsas_read_reg(struct mrsas_softc *sc, int offset);
998e727371SKashyap D Desai u_int8_t
1008e727371SKashyap D Desai mrsas_build_mptmfi_passthru(struct mrsas_softc *sc,
101665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *mfi_cmd);
102daeed973SKashyap D Desai void	mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc);
103665484d8SDoug Ambrisko int	mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr);
104665484d8SDoug Ambrisko int	mrsas_init_adapter(struct mrsas_softc *sc);
105665484d8SDoug Ambrisko int	mrsas_alloc_mpt_cmds(struct mrsas_softc *sc);
106665484d8SDoug Ambrisko int	mrsas_alloc_ioc_cmd(struct mrsas_softc *sc);
107665484d8SDoug Ambrisko int	mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc);
108665484d8SDoug Ambrisko int	mrsas_ioc_init(struct mrsas_softc *sc);
109665484d8SDoug Ambrisko int	mrsas_bus_scan(struct mrsas_softc *sc);
110665484d8SDoug Ambrisko int	mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
111665484d8SDoug Ambrisko int	mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
112f0c7594bSKashyap D Desai int	mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason);
113f0c7594bSKashyap D Desai int	mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason);
1144bb0a4f0SKashyap D Desai int mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex);
1158bb601acSKashyap D Desai int mrsas_reset_targets(struct mrsas_softc *sc);
1168e727371SKashyap D Desai int
1178e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc,
118665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *cmd);
1198e727371SKashyap D Desai int
1208e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, struct mrsas_tmp_dcmd *tcmd,
121665484d8SDoug Ambrisko     int size);
122665484d8SDoug Ambrisko void	mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd);
123665484d8SDoug Ambrisko void	mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
124665484d8SDoug Ambrisko void	mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
125665484d8SDoug Ambrisko void	mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
126665484d8SDoug Ambrisko void	mrsas_disable_intr(struct mrsas_softc *sc);
127665484d8SDoug Ambrisko void	mrsas_enable_intr(struct mrsas_softc *sc);
128665484d8SDoug Ambrisko void	mrsas_free_ioc_cmd(struct mrsas_softc *sc);
129665484d8SDoug Ambrisko void	mrsas_free_mem(struct mrsas_softc *sc);
130665484d8SDoug Ambrisko void	mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp);
131665484d8SDoug Ambrisko void	mrsas_isr(void *arg);
132665484d8SDoug Ambrisko void	mrsas_teardown_intr(struct mrsas_softc *sc);
133665484d8SDoug Ambrisko void	mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error);
134665484d8SDoug Ambrisko void	mrsas_kill_hba(struct mrsas_softc *sc);
135665484d8SDoug Ambrisko void	mrsas_aen_handler(struct mrsas_softc *sc);
1368e727371SKashyap D Desai void
1378e727371SKashyap D Desai mrsas_write_reg(struct mrsas_softc *sc, int offset,
138665484d8SDoug Ambrisko     u_int32_t value);
1398e727371SKashyap D Desai void
1408e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo,
141665484d8SDoug Ambrisko     u_int32_t req_desc_hi);
142665484d8SDoug Ambrisko void	mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc);
1438e727371SKashyap D Desai void
1448e727371SKashyap D Desai mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc,
145665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *cmd, u_int8_t status);
146665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mrsas_get_mfi_cmd(struct mrsas_softc *sc);
1478e727371SKashyap D Desai 
1488e727371SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *mrsas_build_mpt_cmd
1498e727371SKashyap D Desai         (struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
150665484d8SDoug Ambrisko 
151665484d8SDoug Ambrisko extern int mrsas_cam_attach(struct mrsas_softc *sc);
152665484d8SDoug Ambrisko extern void mrsas_cam_detach(struct mrsas_softc *sc);
153665484d8SDoug Ambrisko extern void mrsas_cmd_done(struct mrsas_softc *sc, struct mrsas_mpt_cmd *cmd);
154665484d8SDoug Ambrisko extern void mrsas_free_frame(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
155665484d8SDoug Ambrisko extern int mrsas_alloc_mfi_cmds(struct mrsas_softc *sc);
156665484d8SDoug Ambrisko extern struct mrsas_mpt_cmd *mrsas_get_mpt_cmd(struct mrsas_softc *sc);
157536094dcSKashyap D Desai extern int mrsas_passthru(struct mrsas_softc *sc, void *arg, u_long ioctlCmd);
158665484d8SDoug Ambrisko extern uint8_t MR_ValidateMapInfo(struct mrsas_softc *sc);
1594799d485SKashyap D Desai extern u_int16_t MR_GetLDTgtId(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map);
1604799d485SKashyap D Desai extern MR_LD_RAID *MR_LdRaidGet(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map);
161665484d8SDoug Ambrisko extern void mrsas_xpt_freeze(struct mrsas_softc *sc);
162665484d8SDoug Ambrisko extern void mrsas_xpt_release(struct mrsas_softc *sc);
1638e727371SKashyap D Desai extern MRSAS_REQUEST_DESCRIPTOR_UNION *
1648e727371SKashyap D Desai mrsas_get_request_desc(struct mrsas_softc *sc,
165665484d8SDoug Ambrisko     u_int16_t index);
166665484d8SDoug Ambrisko extern int mrsas_bus_scan_sim(struct mrsas_softc *sc, struct cam_sim *sim);
167665484d8SDoug Ambrisko static int mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc);
168665484d8SDoug Ambrisko static void mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc);
1692a1d3bcdSKashyap D Desai void	mrsas_release_mpt_cmd(struct mrsas_mpt_cmd *cmd);
1702a1d3bcdSKashyap D Desai 
1712a1d3bcdSKashyap D Desai void mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd,
1722a1d3bcdSKashyap D Desai 	union ccb *ccb_ptr, u_int8_t status, u_int8_t extStatus,
1732a1d3bcdSKashyap D Desai 	u_int32_t data_length, u_int8_t *sense);
1742a1d3bcdSKashyap D Desai 
1758e727371SKashyap D Desai 
176665484d8SDoug Ambrisko SYSCTL_NODE(_hw, OID_AUTO, mrsas, CTLFLAG_RD, 0, "MRSAS Driver Parameters");
177665484d8SDoug Ambrisko 
1788e727371SKashyap D Desai /*
179665484d8SDoug Ambrisko  * PCI device struct and table
180665484d8SDoug Ambrisko  *
181665484d8SDoug Ambrisko  */
182665484d8SDoug Ambrisko typedef struct mrsas_ident {
183665484d8SDoug Ambrisko 	uint16_t vendor;
184665484d8SDoug Ambrisko 	uint16_t device;
185665484d8SDoug Ambrisko 	uint16_t subvendor;
186665484d8SDoug Ambrisko 	uint16_t subdevice;
187665484d8SDoug Ambrisko 	const char *desc;
188665484d8SDoug Ambrisko }	MRSAS_CTLR_ID;
189665484d8SDoug Ambrisko 
190665484d8SDoug Ambrisko MRSAS_CTLR_ID device_table[] = {
191ecea5be4SKashyap D Desai 	{0x1000, MRSAS_TBOLT, 0xffff, 0xffff, "AVAGO Thunderbolt SAS Controller"},
192ecea5be4SKashyap D Desai 	{0x1000, MRSAS_INVADER, 0xffff, 0xffff, "AVAGO Invader SAS Controller"},
193ecea5be4SKashyap D Desai 	{0x1000, MRSAS_FURY, 0xffff, 0xffff, "AVAGO Fury SAS Controller"},
194c620f351SKashyap D Desai 	{0x1000, MRSAS_INTRUDER, 0xffff, 0xffff, "AVAGO Intruder SAS Controller"},
195c620f351SKashyap D Desai 	{0x1000, MRSAS_INTRUDER_24, 0xffff, 0xffff, "AVAGO Intruder_24 SAS Controller"},
1968cd174a4SKashyap D Desai 	{0x1000, MRSAS_CUTLASS_52, 0xffff, 0xffff, "AVAGO Cutlass_52 SAS Controller"},
1978cd174a4SKashyap D Desai 	{0x1000, MRSAS_CUTLASS_53, 0xffff, 0xffff, "AVAGO Cutlass_53 SAS Controller"},
1987aade8bfSKashyap D Desai 	{0x1000, MRSAS_VENTURA, 0xffff, 0xffff, "AVAGO Ventura SAS Controller"},
1997aade8bfSKashyap D Desai 	{0x1000, MRSAS_CRUSADER, 0xffff, 0xffff, "AVAGO Crusader SAS Controller"},
2007aade8bfSKashyap D Desai 	{0x1000, MRSAS_HARPOON, 0xffff, 0xffff, "AVAGO Harpoon SAS Controller"},
2017aade8bfSKashyap D Desai 	{0x1000, MRSAS_TOMCAT, 0xffff, 0xffff, "AVAGO Tomcat SAS Controller"},
2027aade8bfSKashyap D Desai 	{0x1000, MRSAS_VENTURA_4PORT, 0xffff, 0xffff, "AVAGO Ventura_4Port SAS Controller"},
2037aade8bfSKashyap D Desai 	{0x1000, MRSAS_CRUSADER_4PORT, 0xffff, 0xffff, "AVAGO Crusader_4Port SAS Controller"},
204665484d8SDoug Ambrisko 	{0, 0, 0, 0, NULL}
205665484d8SDoug Ambrisko };
206665484d8SDoug Ambrisko 
2078e727371SKashyap D Desai /*
208665484d8SDoug Ambrisko  * Character device entry points
209665484d8SDoug Ambrisko  *
210665484d8SDoug Ambrisko  */
211665484d8SDoug Ambrisko static struct cdevsw mrsas_cdevsw = {
212665484d8SDoug Ambrisko 	.d_version = D_VERSION,
213665484d8SDoug Ambrisko 	.d_open = mrsas_open,
214665484d8SDoug Ambrisko 	.d_close = mrsas_close,
215665484d8SDoug Ambrisko 	.d_read = mrsas_read,
216665484d8SDoug Ambrisko 	.d_write = mrsas_write,
217665484d8SDoug Ambrisko 	.d_ioctl = mrsas_ioctl,
218da011113SKashyap D Desai 	.d_poll = mrsas_poll,
219665484d8SDoug Ambrisko 	.d_name = "mrsas",
220665484d8SDoug Ambrisko };
221665484d8SDoug Ambrisko 
222665484d8SDoug Ambrisko MALLOC_DEFINE(M_MRSAS, "mrsasbuf", "Buffers for the MRSAS driver");
223665484d8SDoug Ambrisko 
2248e727371SKashyap D Desai /*
2258e727371SKashyap D Desai  * In the cdevsw routines, we find our softc by using the si_drv1 member of
2268e727371SKashyap D Desai  * struct cdev.  We set this variable to point to our softc in our attach
2278e727371SKashyap D Desai  * routine when we create the /dev entry.
228665484d8SDoug Ambrisko  */
229665484d8SDoug Ambrisko int
2307fc5f329SJohn Baldwin mrsas_open(struct cdev *dev, int oflags, int devtype, struct thread *td)
231665484d8SDoug Ambrisko {
232665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
233665484d8SDoug Ambrisko 
234665484d8SDoug Ambrisko 	sc = dev->si_drv1;
235665484d8SDoug Ambrisko 	return (0);
236665484d8SDoug Ambrisko }
237665484d8SDoug Ambrisko 
238665484d8SDoug Ambrisko int
2397fc5f329SJohn Baldwin mrsas_close(struct cdev *dev, int fflag, int devtype, struct thread *td)
240665484d8SDoug Ambrisko {
241665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
242665484d8SDoug Ambrisko 
243665484d8SDoug Ambrisko 	sc = dev->si_drv1;
244665484d8SDoug Ambrisko 	return (0);
245665484d8SDoug Ambrisko }
246665484d8SDoug Ambrisko 
247665484d8SDoug Ambrisko int
248665484d8SDoug Ambrisko mrsas_read(struct cdev *dev, struct uio *uio, int ioflag)
249665484d8SDoug Ambrisko {
250665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
251665484d8SDoug Ambrisko 
252665484d8SDoug Ambrisko 	sc = dev->si_drv1;
253665484d8SDoug Ambrisko 	return (0);
254665484d8SDoug Ambrisko }
255665484d8SDoug Ambrisko int
256665484d8SDoug Ambrisko mrsas_write(struct cdev *dev, struct uio *uio, int ioflag)
257665484d8SDoug Ambrisko {
258665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
259665484d8SDoug Ambrisko 
260665484d8SDoug Ambrisko 	sc = dev->si_drv1;
261665484d8SDoug Ambrisko 	return (0);
262665484d8SDoug Ambrisko }
263665484d8SDoug Ambrisko 
2648e727371SKashyap D Desai /*
265665484d8SDoug Ambrisko  * Register Read/Write Functions
266665484d8SDoug Ambrisko  *
267665484d8SDoug Ambrisko  */
268665484d8SDoug Ambrisko void
269665484d8SDoug Ambrisko mrsas_write_reg(struct mrsas_softc *sc, int offset,
270665484d8SDoug Ambrisko     u_int32_t value)
271665484d8SDoug Ambrisko {
272665484d8SDoug Ambrisko 	bus_space_tag_t bus_tag = sc->bus_tag;
273665484d8SDoug Ambrisko 	bus_space_handle_t bus_handle = sc->bus_handle;
274665484d8SDoug Ambrisko 
275665484d8SDoug Ambrisko 	bus_space_write_4(bus_tag, bus_handle, offset, value);
276665484d8SDoug Ambrisko }
277665484d8SDoug Ambrisko 
278665484d8SDoug Ambrisko u_int32_t
279665484d8SDoug Ambrisko mrsas_read_reg(struct mrsas_softc *sc, int offset)
280665484d8SDoug Ambrisko {
281665484d8SDoug Ambrisko 	bus_space_tag_t bus_tag = sc->bus_tag;
282665484d8SDoug Ambrisko 	bus_space_handle_t bus_handle = sc->bus_handle;
283665484d8SDoug Ambrisko 
284665484d8SDoug Ambrisko 	return ((u_int32_t)bus_space_read_4(bus_tag, bus_handle, offset));
285665484d8SDoug Ambrisko }
286665484d8SDoug Ambrisko 
287665484d8SDoug Ambrisko 
2888e727371SKashyap D Desai /*
289665484d8SDoug Ambrisko  * Interrupt Disable/Enable/Clear Functions
290665484d8SDoug Ambrisko  *
291665484d8SDoug Ambrisko  */
2928e727371SKashyap D Desai void
2938e727371SKashyap D Desai mrsas_disable_intr(struct mrsas_softc *sc)
294665484d8SDoug Ambrisko {
295665484d8SDoug Ambrisko 	u_int32_t mask = 0xFFFFFFFF;
296665484d8SDoug Ambrisko 	u_int32_t status;
297665484d8SDoug Ambrisko 
2982f863eb8SKashyap D Desai 	sc->mask_interrupts = 1;
299665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), mask);
300665484d8SDoug Ambrisko 	/* Dummy read to force pci flush */
301665484d8SDoug Ambrisko 	status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask));
302665484d8SDoug Ambrisko }
303665484d8SDoug Ambrisko 
3048e727371SKashyap D Desai void
3058e727371SKashyap D Desai mrsas_enable_intr(struct mrsas_softc *sc)
306665484d8SDoug Ambrisko {
307665484d8SDoug Ambrisko 	u_int32_t mask = MFI_FUSION_ENABLE_INTERRUPT_MASK;
308665484d8SDoug Ambrisko 	u_int32_t status;
309665484d8SDoug Ambrisko 
3102f863eb8SKashyap D Desai 	sc->mask_interrupts = 0;
311665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), ~0);
312665484d8SDoug Ambrisko 	status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status));
313665484d8SDoug Ambrisko 
314665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), ~mask);
315665484d8SDoug Ambrisko 	status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask));
316665484d8SDoug Ambrisko }
317665484d8SDoug Ambrisko 
3188e727371SKashyap D Desai static int
3198e727371SKashyap D Desai mrsas_clear_intr(struct mrsas_softc *sc)
320665484d8SDoug Ambrisko {
3218bb601acSKashyap D Desai 	u_int32_t status;
322665484d8SDoug Ambrisko 
323665484d8SDoug Ambrisko 	/* Read received interrupt */
324665484d8SDoug Ambrisko 	status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status));
325665484d8SDoug Ambrisko 
326665484d8SDoug Ambrisko 	/* Not our interrupt, so just return */
327665484d8SDoug Ambrisko 	if (!(status & MFI_FUSION_ENABLE_INTERRUPT_MASK))
328665484d8SDoug Ambrisko 		return (0);
329665484d8SDoug Ambrisko 
330665484d8SDoug Ambrisko 	/* We got a reply interrupt */
331665484d8SDoug Ambrisko 	return (1);
332665484d8SDoug Ambrisko }
333665484d8SDoug Ambrisko 
3348e727371SKashyap D Desai /*
335665484d8SDoug Ambrisko  * PCI Support Functions
336665484d8SDoug Ambrisko  *
337665484d8SDoug Ambrisko  */
3388e727371SKashyap D Desai static struct mrsas_ident *
3398e727371SKashyap D Desai mrsas_find_ident(device_t dev)
340665484d8SDoug Ambrisko {
341665484d8SDoug Ambrisko 	struct mrsas_ident *pci_device;
342665484d8SDoug Ambrisko 
3438e727371SKashyap D Desai 	for (pci_device = device_table; pci_device->vendor != 0; pci_device++) {
344665484d8SDoug Ambrisko 		if ((pci_device->vendor == pci_get_vendor(dev)) &&
345665484d8SDoug Ambrisko 		    (pci_device->device == pci_get_device(dev)) &&
346665484d8SDoug Ambrisko 		    ((pci_device->subvendor == pci_get_subvendor(dev)) ||
347665484d8SDoug Ambrisko 		    (pci_device->subvendor == 0xffff)) &&
348665484d8SDoug Ambrisko 		    ((pci_device->subdevice == pci_get_subdevice(dev)) ||
349665484d8SDoug Ambrisko 		    (pci_device->subdevice == 0xffff)))
350665484d8SDoug Ambrisko 			return (pci_device);
351665484d8SDoug Ambrisko 	}
352665484d8SDoug Ambrisko 	return (NULL);
353665484d8SDoug Ambrisko }
354665484d8SDoug Ambrisko 
3558e727371SKashyap D Desai static int
3568e727371SKashyap D Desai mrsas_probe(device_t dev)
357665484d8SDoug Ambrisko {
358665484d8SDoug Ambrisko 	static u_int8_t first_ctrl = 1;
359665484d8SDoug Ambrisko 	struct mrsas_ident *id;
360665484d8SDoug Ambrisko 
361665484d8SDoug Ambrisko 	if ((id = mrsas_find_ident(dev)) != NULL) {
362665484d8SDoug Ambrisko 		if (first_ctrl) {
363ecea5be4SKashyap D Desai 			printf("AVAGO MegaRAID SAS FreeBSD mrsas driver version: %s\n",
3648e727371SKashyap D Desai 			    MRSAS_VERSION);
365665484d8SDoug Ambrisko 			first_ctrl = 0;
366665484d8SDoug Ambrisko 		}
367665484d8SDoug Ambrisko 		device_set_desc(dev, id->desc);
368665484d8SDoug Ambrisko 		/* between BUS_PROBE_DEFAULT and BUS_PROBE_LOW_PRIORITY */
369665484d8SDoug Ambrisko 		return (-30);
370665484d8SDoug Ambrisko 	}
371665484d8SDoug Ambrisko 	return (ENXIO);
372665484d8SDoug Ambrisko }
373665484d8SDoug Ambrisko 
3748e727371SKashyap D Desai /*
375665484d8SDoug Ambrisko  * mrsas_setup_sysctl:	setup sysctl values for mrsas
376665484d8SDoug Ambrisko  * input:				Adapter instance soft state
377665484d8SDoug Ambrisko  *
378665484d8SDoug Ambrisko  * Setup sysctl entries for mrsas driver.
379665484d8SDoug Ambrisko  */
380665484d8SDoug Ambrisko static void
381665484d8SDoug Ambrisko mrsas_setup_sysctl(struct mrsas_softc *sc)
382665484d8SDoug Ambrisko {
383665484d8SDoug Ambrisko 	struct sysctl_ctx_list *sysctl_ctx = NULL;
384665484d8SDoug Ambrisko 	struct sysctl_oid *sysctl_tree = NULL;
385665484d8SDoug Ambrisko 	char tmpstr[80], tmpstr2[80];
386665484d8SDoug Ambrisko 
387665484d8SDoug Ambrisko 	/*
388665484d8SDoug Ambrisko 	 * Setup the sysctl variable so the user can change the debug level
389665484d8SDoug Ambrisko 	 * on the fly.
390665484d8SDoug Ambrisko 	 */
391665484d8SDoug Ambrisko 	snprintf(tmpstr, sizeof(tmpstr), "MRSAS controller %d",
392665484d8SDoug Ambrisko 	    device_get_unit(sc->mrsas_dev));
393665484d8SDoug Ambrisko 	snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mrsas_dev));
394665484d8SDoug Ambrisko 
395665484d8SDoug Ambrisko 	sysctl_ctx = device_get_sysctl_ctx(sc->mrsas_dev);
396665484d8SDoug Ambrisko 	if (sysctl_ctx != NULL)
397665484d8SDoug Ambrisko 		sysctl_tree = device_get_sysctl_tree(sc->mrsas_dev);
398665484d8SDoug Ambrisko 
399665484d8SDoug Ambrisko 	if (sysctl_tree == NULL) {
400665484d8SDoug Ambrisko 		sysctl_ctx_init(&sc->sysctl_ctx);
401665484d8SDoug Ambrisko 		sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx,
402665484d8SDoug Ambrisko 		    SYSCTL_STATIC_CHILDREN(_hw_mrsas), OID_AUTO, tmpstr2,
403665484d8SDoug Ambrisko 		    CTLFLAG_RD, 0, tmpstr);
404665484d8SDoug Ambrisko 		if (sc->sysctl_tree == NULL)
405665484d8SDoug Ambrisko 			return;
406665484d8SDoug Ambrisko 		sysctl_ctx = &sc->sysctl_ctx;
407665484d8SDoug Ambrisko 		sysctl_tree = sc->sysctl_tree;
408665484d8SDoug Ambrisko 	}
409665484d8SDoug Ambrisko 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
410665484d8SDoug Ambrisko 	    OID_AUTO, "disable_ocr", CTLFLAG_RW, &sc->disableOnlineCtrlReset, 0,
411665484d8SDoug Ambrisko 	    "Disable the use of OCR");
412665484d8SDoug Ambrisko 
413665484d8SDoug Ambrisko 	SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
414665484d8SDoug Ambrisko 	    OID_AUTO, "driver_version", CTLFLAG_RD, MRSAS_VERSION,
415665484d8SDoug Ambrisko 	    strlen(MRSAS_VERSION), "driver version");
416665484d8SDoug Ambrisko 
417665484d8SDoug Ambrisko 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
418665484d8SDoug Ambrisko 	    OID_AUTO, "reset_count", CTLFLAG_RD,
419665484d8SDoug Ambrisko 	    &sc->reset_count, 0, "number of ocr from start of the day");
420665484d8SDoug Ambrisko 
421665484d8SDoug Ambrisko 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
422665484d8SDoug Ambrisko 	    OID_AUTO, "fw_outstanding", CTLFLAG_RD,
423f0188618SHans Petter Selasky 	    &sc->fw_outstanding.val_rdonly, 0, "FW outstanding commands");
424665484d8SDoug Ambrisko 
425665484d8SDoug Ambrisko 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
426665484d8SDoug Ambrisko 	    OID_AUTO, "io_cmds_highwater", CTLFLAG_RD,
427665484d8SDoug Ambrisko 	    &sc->io_cmds_highwater, 0, "Max FW outstanding commands");
428665484d8SDoug Ambrisko 
429665484d8SDoug Ambrisko 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
430665484d8SDoug Ambrisko 	    OID_AUTO, "mrsas_debug", CTLFLAG_RW, &sc->mrsas_debug, 0,
431665484d8SDoug Ambrisko 	    "Driver debug level");
432665484d8SDoug Ambrisko 
433665484d8SDoug Ambrisko 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
434665484d8SDoug Ambrisko 	    OID_AUTO, "mrsas_io_timeout", CTLFLAG_RW, &sc->mrsas_io_timeout,
435665484d8SDoug Ambrisko 	    0, "Driver IO timeout value in mili-second.");
436665484d8SDoug Ambrisko 
437665484d8SDoug Ambrisko 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
438665484d8SDoug Ambrisko 	    OID_AUTO, "mrsas_fw_fault_check_delay", CTLFLAG_RW,
439665484d8SDoug Ambrisko 	    &sc->mrsas_fw_fault_check_delay,
440665484d8SDoug Ambrisko 	    0, "FW fault check thread delay in seconds. <default is 1 sec>");
441665484d8SDoug Ambrisko 
442665484d8SDoug Ambrisko 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
443665484d8SDoug Ambrisko 	    OID_AUTO, "reset_in_progress", CTLFLAG_RD,
444665484d8SDoug Ambrisko 	    &sc->reset_in_progress, 0, "ocr in progress status");
445665484d8SDoug Ambrisko 
446d993dd83SKashyap D Desai 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
447d993dd83SKashyap D Desai 	    OID_AUTO, "block_sync_cache", CTLFLAG_RW,
448d993dd83SKashyap D Desai 	    &sc->block_sync_cache, 0,
449d993dd83SKashyap D Desai 	    "Block SYNC CACHE at driver. <default: 0, send it to FW>");
450821df4b9SKashyap D Desai 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
451821df4b9SKashyap D Desai 	    OID_AUTO, "stream detection", CTLFLAG_RW,
452821df4b9SKashyap D Desai 		&sc->drv_stream_detection, 0,
453821df4b9SKashyap D Desai 		"Disable/Enable Stream detection. <default: 1, Enable Stream Detection>");
454665484d8SDoug Ambrisko }
455665484d8SDoug Ambrisko 
4568e727371SKashyap D Desai /*
457665484d8SDoug Ambrisko  * mrsas_get_tunables:	get tunable parameters.
458665484d8SDoug Ambrisko  * input:				Adapter instance soft state
459665484d8SDoug Ambrisko  *
460665484d8SDoug Ambrisko  * Get tunable parameters. This will help to debug driver at boot time.
461665484d8SDoug Ambrisko  */
462665484d8SDoug Ambrisko static void
463665484d8SDoug Ambrisko mrsas_get_tunables(struct mrsas_softc *sc)
464665484d8SDoug Ambrisko {
465665484d8SDoug Ambrisko 	char tmpstr[80];
466665484d8SDoug Ambrisko 
467665484d8SDoug Ambrisko 	/* XXX default to some debugging for now */
468665484d8SDoug Ambrisko 	sc->mrsas_debug = MRSAS_FAULT;
469665484d8SDoug Ambrisko 	sc->mrsas_io_timeout = MRSAS_IO_TIMEOUT;
470665484d8SDoug Ambrisko 	sc->mrsas_fw_fault_check_delay = 1;
471665484d8SDoug Ambrisko 	sc->reset_count = 0;
472665484d8SDoug Ambrisko 	sc->reset_in_progress = 0;
473d993dd83SKashyap D Desai 	sc->block_sync_cache = 0;
474821df4b9SKashyap D Desai 	sc->drv_stream_detection = 1;
475665484d8SDoug Ambrisko 
476665484d8SDoug Ambrisko 	/*
477665484d8SDoug Ambrisko 	 * Grab the global variables.
478665484d8SDoug Ambrisko 	 */
479665484d8SDoug Ambrisko 	TUNABLE_INT_FETCH("hw.mrsas.debug_level", &sc->mrsas_debug);
480665484d8SDoug Ambrisko 
48116dc2814SKashyap D Desai 	/*
48216dc2814SKashyap D Desai 	 * Grab the global variables.
48316dc2814SKashyap D Desai 	 */
48416dc2814SKashyap D Desai 	TUNABLE_INT_FETCH("hw.mrsas.lb_pending_cmds", &sc->lb_pending_cmds);
48516dc2814SKashyap D Desai 
486665484d8SDoug Ambrisko 	/* Grab the unit-instance variables */
487665484d8SDoug Ambrisko 	snprintf(tmpstr, sizeof(tmpstr), "dev.mrsas.%d.debug_level",
488665484d8SDoug Ambrisko 	    device_get_unit(sc->mrsas_dev));
489665484d8SDoug Ambrisko 	TUNABLE_INT_FETCH(tmpstr, &sc->mrsas_debug);
490665484d8SDoug Ambrisko }
491665484d8SDoug Ambrisko 
4928e727371SKashyap D Desai /*
493665484d8SDoug Ambrisko  * mrsas_alloc_evt_log_info cmd: Allocates memory to get event log information.
494665484d8SDoug Ambrisko  * Used to get sequence number at driver load time.
495665484d8SDoug Ambrisko  * input:		Adapter soft state
496665484d8SDoug Ambrisko  *
497665484d8SDoug Ambrisko  * Allocates DMAable memory for the event log info internal command.
498665484d8SDoug Ambrisko  */
4998e727371SKashyap D Desai int
5008e727371SKashyap D Desai mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc)
501665484d8SDoug Ambrisko {
502665484d8SDoug Ambrisko 	int el_info_size;
503665484d8SDoug Ambrisko 
504665484d8SDoug Ambrisko 	/* Allocate get event log info command */
505665484d8SDoug Ambrisko 	el_info_size = sizeof(struct mrsas_evt_log_info);
5068e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
5078e727371SKashyap D Desai 	    1, 0,
5088e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
5098e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
5108e727371SKashyap D Desai 	    NULL, NULL,
5118e727371SKashyap D Desai 	    el_info_size,
5128e727371SKashyap D Desai 	    1,
5138e727371SKashyap D Desai 	    el_info_size,
5148e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
5158e727371SKashyap D Desai 	    NULL, NULL,
516665484d8SDoug Ambrisko 	    &sc->el_info_tag)) {
517665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate event log info tag\n");
518665484d8SDoug Ambrisko 		return (ENOMEM);
519665484d8SDoug Ambrisko 	}
520665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->el_info_tag, (void **)&sc->el_info_mem,
521665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->el_info_dmamap)) {
522665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate event log info cmd mem\n");
523665484d8SDoug Ambrisko 		return (ENOMEM);
524665484d8SDoug Ambrisko 	}
525665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->el_info_tag, sc->el_info_dmamap,
526665484d8SDoug Ambrisko 	    sc->el_info_mem, el_info_size, mrsas_addr_cb,
527665484d8SDoug Ambrisko 	    &sc->el_info_phys_addr, BUS_DMA_NOWAIT)) {
528665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load event log info cmd mem\n");
529665484d8SDoug Ambrisko 		return (ENOMEM);
530665484d8SDoug Ambrisko 	}
531665484d8SDoug Ambrisko 	memset(sc->el_info_mem, 0, el_info_size);
532665484d8SDoug Ambrisko 	return (0);
533665484d8SDoug Ambrisko }
534665484d8SDoug Ambrisko 
5358e727371SKashyap D Desai /*
536665484d8SDoug Ambrisko  * mrsas_free_evt_info_cmd:	Free memory for Event log info command
537665484d8SDoug Ambrisko  * input:					Adapter soft state
538665484d8SDoug Ambrisko  *
539665484d8SDoug Ambrisko  * Deallocates memory for the event log info internal command.
540665484d8SDoug Ambrisko  */
5418e727371SKashyap D Desai void
5428e727371SKashyap D Desai mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc)
543665484d8SDoug Ambrisko {
544665484d8SDoug Ambrisko 	if (sc->el_info_phys_addr)
545665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->el_info_tag, sc->el_info_dmamap);
546665484d8SDoug Ambrisko 	if (sc->el_info_mem != NULL)
547665484d8SDoug Ambrisko 		bus_dmamem_free(sc->el_info_tag, sc->el_info_mem, sc->el_info_dmamap);
548665484d8SDoug Ambrisko 	if (sc->el_info_tag != NULL)
549665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->el_info_tag);
550665484d8SDoug Ambrisko }
551665484d8SDoug Ambrisko 
5528e727371SKashyap D Desai /*
553665484d8SDoug Ambrisko  *  mrsas_get_seq_num:	Get latest event sequence number
554665484d8SDoug Ambrisko  *  @sc:				Adapter soft state
555665484d8SDoug Ambrisko  *  @eli:				Firmware event log sequence number information.
5568e727371SKashyap D Desai  *
557665484d8SDoug Ambrisko  * Firmware maintains a log of all events in a non-volatile area.
558665484d8SDoug Ambrisko  * Driver get the sequence number using DCMD
559665484d8SDoug Ambrisko  * "MR_DCMD_CTRL_EVENT_GET_INFO" at driver load time.
560665484d8SDoug Ambrisko  */
561665484d8SDoug Ambrisko 
562665484d8SDoug Ambrisko static int
563665484d8SDoug Ambrisko mrsas_get_seq_num(struct mrsas_softc *sc,
564665484d8SDoug Ambrisko     struct mrsas_evt_log_info *eli)
565665484d8SDoug Ambrisko {
566665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
567665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
568f0c7594bSKashyap D Desai 	u_int8_t do_ocr = 1, retcode = 0;
569665484d8SDoug Ambrisko 
570665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
571665484d8SDoug Ambrisko 
572665484d8SDoug Ambrisko 	if (!cmd) {
573665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Failed to get a free cmd\n");
574665484d8SDoug Ambrisko 		return -ENOMEM;
575665484d8SDoug Ambrisko 	}
576665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
577665484d8SDoug Ambrisko 
578665484d8SDoug Ambrisko 	if (mrsas_alloc_evt_log_info_cmd(sc) != SUCCESS) {
579665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate evt log info cmd\n");
580665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
581665484d8SDoug Ambrisko 		return -ENOMEM;
582665484d8SDoug Ambrisko 	}
583665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
584665484d8SDoug Ambrisko 
585665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
586665484d8SDoug Ambrisko 	dcmd->cmd_status = 0x0;
587665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
588665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
589665484d8SDoug Ambrisko 	dcmd->timeout = 0;
590665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
591665484d8SDoug Ambrisko 	dcmd->data_xfer_len = sizeof(struct mrsas_evt_log_info);
592665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_CTRL_EVENT_GET_INFO;
593665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = sc->el_info_phys_addr;
594665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_log_info);
595665484d8SDoug Ambrisko 
596f0c7594bSKashyap D Desai 	retcode = mrsas_issue_blocked_cmd(sc, cmd);
597f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
598f0c7594bSKashyap D Desai 		goto dcmd_timeout;
599665484d8SDoug Ambrisko 
600f0c7594bSKashyap D Desai 	do_ocr = 0;
601665484d8SDoug Ambrisko 	/*
602665484d8SDoug Ambrisko 	 * Copy the data back into callers buffer
603665484d8SDoug Ambrisko 	 */
604665484d8SDoug Ambrisko 	memcpy(eli, sc->el_info_mem, sizeof(struct mrsas_evt_log_info));
605665484d8SDoug Ambrisko 	mrsas_free_evt_log_info_cmd(sc);
606f0c7594bSKashyap D Desai 
607f0c7594bSKashyap D Desai dcmd_timeout:
608f0c7594bSKashyap D Desai 	if (do_ocr)
609f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
610f0c7594bSKashyap D Desai 	else
611665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
612665484d8SDoug Ambrisko 
613f0c7594bSKashyap D Desai 	return retcode;
614665484d8SDoug Ambrisko }
615665484d8SDoug Ambrisko 
616665484d8SDoug Ambrisko 
6178e727371SKashyap D Desai /*
618665484d8SDoug Ambrisko  *  mrsas_register_aen:		Register for asynchronous event notification
619665484d8SDoug Ambrisko  *  @sc:			Adapter soft state
620665484d8SDoug Ambrisko  *  @seq_num:			Starting sequence number
621665484d8SDoug Ambrisko  *  @class_locale:		Class of the event
6228e727371SKashyap D Desai  *
623665484d8SDoug Ambrisko  *  This function subscribes for events beyond the @seq_num
624665484d8SDoug Ambrisko  *  and type @class_locale.
625665484d8SDoug Ambrisko  *
6268e727371SKashyap D Desai  */
627665484d8SDoug Ambrisko static int
628665484d8SDoug Ambrisko mrsas_register_aen(struct mrsas_softc *sc, u_int32_t seq_num,
629665484d8SDoug Ambrisko     u_int32_t class_locale_word)
630665484d8SDoug Ambrisko {
631665484d8SDoug Ambrisko 	int ret_val;
632665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
633665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
634665484d8SDoug Ambrisko 	union mrsas_evt_class_locale curr_aen;
635665484d8SDoug Ambrisko 	union mrsas_evt_class_locale prev_aen;
636665484d8SDoug Ambrisko 
637665484d8SDoug Ambrisko 	/*
638665484d8SDoug Ambrisko 	 * If there an AEN pending already (aen_cmd), check if the
6398e727371SKashyap D Desai 	 * class_locale of that pending AEN is inclusive of the new AEN
6408e727371SKashyap D Desai 	 * request we currently have. If it is, then we don't have to do
6418e727371SKashyap D Desai 	 * anything. In other words, whichever events the current AEN request
6428e727371SKashyap D Desai 	 * is subscribing to, have already been subscribed to. If the old_cmd
6438e727371SKashyap D Desai 	 * is _not_ inclusive, then we have to abort that command, form a
6448e727371SKashyap D Desai 	 * class_locale that is superset of both old and current and re-issue
6458e727371SKashyap D Desai 	 * to the FW
6468e727371SKashyap D Desai 	 */
647665484d8SDoug Ambrisko 
648665484d8SDoug Ambrisko 	curr_aen.word = class_locale_word;
649665484d8SDoug Ambrisko 
650665484d8SDoug Ambrisko 	if (sc->aen_cmd) {
651665484d8SDoug Ambrisko 
652665484d8SDoug Ambrisko 		prev_aen.word = sc->aen_cmd->frame->dcmd.mbox.w[1];
653665484d8SDoug Ambrisko 
654665484d8SDoug Ambrisko 		/*
655665484d8SDoug Ambrisko 		 * A class whose enum value is smaller is inclusive of all
656665484d8SDoug Ambrisko 		 * higher values. If a PROGRESS (= -1) was previously
657665484d8SDoug Ambrisko 		 * registered, then a new registration requests for higher
658665484d8SDoug Ambrisko 		 * classes need not be sent to FW. They are automatically
6598e727371SKashyap D Desai 		 * included. Locale numbers don't have such hierarchy. They
6608e727371SKashyap D Desai 		 * are bitmap values
661665484d8SDoug Ambrisko 		 */
662665484d8SDoug Ambrisko 		if ((prev_aen.members.class <= curr_aen.members.class) &&
663665484d8SDoug Ambrisko 		    !((prev_aen.members.locale & curr_aen.members.locale) ^
664665484d8SDoug Ambrisko 		    curr_aen.members.locale)) {
665665484d8SDoug Ambrisko 			/*
666665484d8SDoug Ambrisko 			 * Previously issued event registration includes
667665484d8SDoug Ambrisko 			 * current request. Nothing to do.
668665484d8SDoug Ambrisko 			 */
669665484d8SDoug Ambrisko 			return 0;
670665484d8SDoug Ambrisko 		} else {
671665484d8SDoug Ambrisko 			curr_aen.members.locale |= prev_aen.members.locale;
672665484d8SDoug Ambrisko 
673665484d8SDoug Ambrisko 			if (prev_aen.members.class < curr_aen.members.class)
674665484d8SDoug Ambrisko 				curr_aen.members.class = prev_aen.members.class;
675665484d8SDoug Ambrisko 
676665484d8SDoug Ambrisko 			sc->aen_cmd->abort_aen = 1;
677665484d8SDoug Ambrisko 			ret_val = mrsas_issue_blocked_abort_cmd(sc,
678665484d8SDoug Ambrisko 			    sc->aen_cmd);
679665484d8SDoug Ambrisko 
680665484d8SDoug Ambrisko 			if (ret_val) {
681731b7561SKashyap D Desai 				printf("mrsas: Failed to abort previous AEN command\n");
682665484d8SDoug Ambrisko 				return ret_val;
683c2a20ff9SKashyap D Desai 			} else
684c2a20ff9SKashyap D Desai 				sc->aen_cmd = NULL;
685665484d8SDoug Ambrisko 		}
686665484d8SDoug Ambrisko 	}
687665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
688665484d8SDoug Ambrisko 	if (!cmd)
689731b7561SKashyap D Desai 		return ENOMEM;
690665484d8SDoug Ambrisko 
691665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
692665484d8SDoug Ambrisko 
693665484d8SDoug Ambrisko 	memset(sc->evt_detail_mem, 0, sizeof(struct mrsas_evt_detail));
694665484d8SDoug Ambrisko 
695665484d8SDoug Ambrisko 	/*
696665484d8SDoug Ambrisko 	 * Prepare DCMD for aen registration
697665484d8SDoug Ambrisko 	 */
698665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
699665484d8SDoug Ambrisko 
700665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
701665484d8SDoug Ambrisko 	dcmd->cmd_status = 0x0;
702665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
703665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
704665484d8SDoug Ambrisko 	dcmd->timeout = 0;
705665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
706665484d8SDoug Ambrisko 	dcmd->data_xfer_len = sizeof(struct mrsas_evt_detail);
707665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_CTRL_EVENT_WAIT;
708665484d8SDoug Ambrisko 	dcmd->mbox.w[0] = seq_num;
709665484d8SDoug Ambrisko 	sc->last_seq_num = seq_num;
710665484d8SDoug Ambrisko 	dcmd->mbox.w[1] = curr_aen.word;
711665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->evt_detail_phys_addr;
712665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_detail);
713665484d8SDoug Ambrisko 
714665484d8SDoug Ambrisko 	if (sc->aen_cmd != NULL) {
715665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
716665484d8SDoug Ambrisko 		return 0;
717665484d8SDoug Ambrisko 	}
718665484d8SDoug Ambrisko 	/*
719665484d8SDoug Ambrisko 	 * Store reference to the cmd used to register for AEN. When an
720665484d8SDoug Ambrisko 	 * application wants us to register for AEN, we have to abort this
721665484d8SDoug Ambrisko 	 * cmd and re-register with a new EVENT LOCALE supplied by that app
722665484d8SDoug Ambrisko 	 */
723665484d8SDoug Ambrisko 	sc->aen_cmd = cmd;
724665484d8SDoug Ambrisko 
725665484d8SDoug Ambrisko 	/*
7268e727371SKashyap D Desai 	 * Issue the aen registration frame
727665484d8SDoug Ambrisko 	 */
728665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
729665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot issue AEN DCMD command.\n");
730665484d8SDoug Ambrisko 		return (1);
731665484d8SDoug Ambrisko 	}
732665484d8SDoug Ambrisko 	return 0;
733665484d8SDoug Ambrisko }
7348e727371SKashyap D Desai 
7358e727371SKashyap D Desai /*
7368e727371SKashyap D Desai  * mrsas_start_aen:	Subscribes to AEN during driver load time
737665484d8SDoug Ambrisko  * @instance:		Adapter soft state
738665484d8SDoug Ambrisko  */
7398e727371SKashyap D Desai static int
7408e727371SKashyap D Desai mrsas_start_aen(struct mrsas_softc *sc)
741665484d8SDoug Ambrisko {
742665484d8SDoug Ambrisko 	struct mrsas_evt_log_info eli;
743665484d8SDoug Ambrisko 	union mrsas_evt_class_locale class_locale;
744665484d8SDoug Ambrisko 
745665484d8SDoug Ambrisko 
746665484d8SDoug Ambrisko 	/* Get the latest sequence number from FW */
747665484d8SDoug Ambrisko 
748665484d8SDoug Ambrisko 	memset(&eli, 0, sizeof(eli));
749665484d8SDoug Ambrisko 
750665484d8SDoug Ambrisko 	if (mrsas_get_seq_num(sc, &eli))
751665484d8SDoug Ambrisko 		return -1;
752665484d8SDoug Ambrisko 
753665484d8SDoug Ambrisko 	/* Register AEN with FW for latest sequence number plus 1 */
754665484d8SDoug Ambrisko 	class_locale.members.reserved = 0;
755665484d8SDoug Ambrisko 	class_locale.members.locale = MR_EVT_LOCALE_ALL;
756665484d8SDoug Ambrisko 	class_locale.members.class = MR_EVT_CLASS_DEBUG;
757665484d8SDoug Ambrisko 
758665484d8SDoug Ambrisko 	return mrsas_register_aen(sc, eli.newest_seq_num + 1,
759665484d8SDoug Ambrisko 	    class_locale.word);
760d18d1b47SKashyap D Desai 
761665484d8SDoug Ambrisko }
762665484d8SDoug Ambrisko 
7638e727371SKashyap D Desai /*
764d18d1b47SKashyap D Desai  * mrsas_setup_msix:	Allocate MSI-x vectors
7658e727371SKashyap D Desai  * @sc:					adapter soft state
766d18d1b47SKashyap D Desai  */
7678e727371SKashyap D Desai static int
7688e727371SKashyap D Desai mrsas_setup_msix(struct mrsas_softc *sc)
769d18d1b47SKashyap D Desai {
770d18d1b47SKashyap D Desai 	int i;
7718e727371SKashyap D Desai 
772d18d1b47SKashyap D Desai 	for (i = 0; i < sc->msix_vectors; i++) {
773d18d1b47SKashyap D Desai 		sc->irq_context[i].sc = sc;
774d18d1b47SKashyap D Desai 		sc->irq_context[i].MSIxIndex = i;
775d18d1b47SKashyap D Desai 		sc->irq_id[i] = i + 1;
776d18d1b47SKashyap D Desai 		sc->mrsas_irq[i] = bus_alloc_resource_any
777d18d1b47SKashyap D Desai 		    (sc->mrsas_dev, SYS_RES_IRQ, &sc->irq_id[i]
778d18d1b47SKashyap D Desai 		    ,RF_ACTIVE);
779d18d1b47SKashyap D Desai 		if (sc->mrsas_irq[i] == NULL) {
780d18d1b47SKashyap D Desai 			device_printf(sc->mrsas_dev, "Can't allocate MSI-x\n");
781d18d1b47SKashyap D Desai 			goto irq_alloc_failed;
782d18d1b47SKashyap D Desai 		}
783d18d1b47SKashyap D Desai 		if (bus_setup_intr(sc->mrsas_dev,
784d18d1b47SKashyap D Desai 		    sc->mrsas_irq[i],
785d18d1b47SKashyap D Desai 		    INTR_MPSAFE | INTR_TYPE_CAM,
786d18d1b47SKashyap D Desai 		    NULL, mrsas_isr, &sc->irq_context[i],
787d18d1b47SKashyap D Desai 		    &sc->intr_handle[i])) {
788d18d1b47SKashyap D Desai 			device_printf(sc->mrsas_dev,
789d18d1b47SKashyap D Desai 			    "Cannot set up MSI-x interrupt handler\n");
790d18d1b47SKashyap D Desai 			goto irq_alloc_failed;
791d18d1b47SKashyap D Desai 		}
792d18d1b47SKashyap D Desai 	}
793d18d1b47SKashyap D Desai 	return SUCCESS;
794d18d1b47SKashyap D Desai 
795d18d1b47SKashyap D Desai irq_alloc_failed:
796d18d1b47SKashyap D Desai 	mrsas_teardown_intr(sc);
797d18d1b47SKashyap D Desai 	return (FAIL);
798d18d1b47SKashyap D Desai }
799d18d1b47SKashyap D Desai 
8008e727371SKashyap D Desai /*
801d18d1b47SKashyap D Desai  * mrsas_allocate_msix:		Setup MSI-x vectors
8028e727371SKashyap D Desai  * @sc:						adapter soft state
803d18d1b47SKashyap D Desai  */
8048e727371SKashyap D Desai static int
8058e727371SKashyap D Desai mrsas_allocate_msix(struct mrsas_softc *sc)
806d18d1b47SKashyap D Desai {
807d18d1b47SKashyap D Desai 	if (pci_alloc_msix(sc->mrsas_dev, &sc->msix_vectors) == 0) {
808d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "Using MSI-X with %d number"
809d18d1b47SKashyap D Desai 		    " of vectors\n", sc->msix_vectors);
810d18d1b47SKashyap D Desai 	} else {
811d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "MSI-x setup failed\n");
812d18d1b47SKashyap D Desai 		goto irq_alloc_failed;
813d18d1b47SKashyap D Desai 	}
814d18d1b47SKashyap D Desai 	return SUCCESS;
815d18d1b47SKashyap D Desai 
816d18d1b47SKashyap D Desai irq_alloc_failed:
817d18d1b47SKashyap D Desai 	mrsas_teardown_intr(sc);
818d18d1b47SKashyap D Desai 	return (FAIL);
819d18d1b47SKashyap D Desai }
8208e727371SKashyap D Desai 
8218e727371SKashyap D Desai /*
822665484d8SDoug Ambrisko  * mrsas_attach:	PCI entry point
8238e727371SKashyap D Desai  * input:			pointer to device struct
824665484d8SDoug Ambrisko  *
8258e727371SKashyap D Desai  * Performs setup of PCI and registers, initializes mutexes and linked lists,
8268e727371SKashyap D Desai  * registers interrupts and CAM, and initializes   the adapter/controller to
8278e727371SKashyap D Desai  * its proper state.
828665484d8SDoug Ambrisko  */
8298e727371SKashyap D Desai static int
8308e727371SKashyap D Desai mrsas_attach(device_t dev)
831665484d8SDoug Ambrisko {
832665484d8SDoug Ambrisko 	struct mrsas_softc *sc = device_get_softc(dev);
8337aade8bfSKashyap D Desai 	uint32_t cmd, error;
834665484d8SDoug Ambrisko 
8354bb0a4f0SKashyap D Desai 	memset(sc, 0, sizeof(struct mrsas_softc));
8364bb0a4f0SKashyap D Desai 
837665484d8SDoug Ambrisko 	/* Look up our softc and initialize its fields. */
838665484d8SDoug Ambrisko 	sc->mrsas_dev = dev;
839665484d8SDoug Ambrisko 	sc->device_id = pci_get_device(dev);
840665484d8SDoug Ambrisko 
841f9c63081SKashyap D Desai 	if ((sc->device_id == MRSAS_INVADER) ||
842f9c63081SKashyap D Desai 	    (sc->device_id == MRSAS_FURY) ||
843f9c63081SKashyap D Desai 	    (sc->device_id == MRSAS_INTRUDER) ||
844f9c63081SKashyap D Desai 	    (sc->device_id == MRSAS_INTRUDER_24) ||
845f9c63081SKashyap D Desai 	    (sc->device_id == MRSAS_CUTLASS_52) ||
846f9c63081SKashyap D Desai 	    (sc->device_id == MRSAS_CUTLASS_53)) {
847f9c63081SKashyap D Desai 		sc->mrsas_gen3_ctrl = 1;
8487aade8bfSKashyap D Desai 	} else if ((sc->device_id == MRSAS_VENTURA) ||
8497aade8bfSKashyap D Desai 	    (sc->device_id == MRSAS_CRUSADER) ||
8507aade8bfSKashyap D Desai 	    (sc->device_id == MRSAS_HARPOON) ||
8517aade8bfSKashyap D Desai 	    (sc->device_id == MRSAS_TOMCAT) ||
8527aade8bfSKashyap D Desai 	    (sc->device_id == MRSAS_VENTURA_4PORT) ||
8537aade8bfSKashyap D Desai 	    (sc->device_id == MRSAS_CRUSADER_4PORT)) {
8547aade8bfSKashyap D Desai 		sc->is_ventura = true;
855f9c63081SKashyap D Desai 	}
856f9c63081SKashyap D Desai 
857665484d8SDoug Ambrisko 	mrsas_get_tunables(sc);
858665484d8SDoug Ambrisko 
859665484d8SDoug Ambrisko 	/*
860665484d8SDoug Ambrisko 	 * Set up PCI and registers
861665484d8SDoug Ambrisko 	 */
862665484d8SDoug Ambrisko 	cmd = pci_read_config(dev, PCIR_COMMAND, 2);
863665484d8SDoug Ambrisko 	if ((cmd & PCIM_CMD_PORTEN) == 0) {
864665484d8SDoug Ambrisko 		return (ENXIO);
865665484d8SDoug Ambrisko 	}
866665484d8SDoug Ambrisko 	/* Force the busmaster enable bit on. */
867665484d8SDoug Ambrisko 	cmd |= PCIM_CMD_BUSMASTEREN;
868665484d8SDoug Ambrisko 	pci_write_config(dev, PCIR_COMMAND, cmd, 2);
869665484d8SDoug Ambrisko 
8707aade8bfSKashyap D Desai 	/* For Ventura system registers are mapped to BAR0 */
8717aade8bfSKashyap D Desai 	if (sc->is_ventura)
8727aade8bfSKashyap D Desai 		sc->reg_res_id = PCIR_BAR(0);	/* BAR0 offset */
8737aade8bfSKashyap D Desai 	else
8747aade8bfSKashyap D Desai 		sc->reg_res_id = PCIR_BAR(1);	/* BAR1 offset */
875665484d8SDoug Ambrisko 
87643cd6160SJustin Hibbits 	if ((sc->reg_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
87743cd6160SJustin Hibbits 	    &(sc->reg_res_id), RF_ACTIVE))
878665484d8SDoug Ambrisko 	    == NULL) {
879665484d8SDoug Ambrisko 		device_printf(dev, "Cannot allocate PCI registers\n");
880665484d8SDoug Ambrisko 		goto attach_fail;
881665484d8SDoug Ambrisko 	}
882665484d8SDoug Ambrisko 	sc->bus_tag = rman_get_bustag(sc->reg_res);
883665484d8SDoug Ambrisko 	sc->bus_handle = rman_get_bushandle(sc->reg_res);
884665484d8SDoug Ambrisko 
885665484d8SDoug Ambrisko 	/* Intialize mutexes */
886665484d8SDoug Ambrisko 	mtx_init(&sc->sim_lock, "mrsas_sim_lock", NULL, MTX_DEF);
887665484d8SDoug Ambrisko 	mtx_init(&sc->pci_lock, "mrsas_pci_lock", NULL, MTX_DEF);
888665484d8SDoug Ambrisko 	mtx_init(&sc->io_lock, "mrsas_io_lock", NULL, MTX_DEF);
889665484d8SDoug Ambrisko 	mtx_init(&sc->aen_lock, "mrsas_aen_lock", NULL, MTX_DEF);
890665484d8SDoug Ambrisko 	mtx_init(&sc->ioctl_lock, "mrsas_ioctl_lock", NULL, MTX_SPIN);
891665484d8SDoug Ambrisko 	mtx_init(&sc->mpt_cmd_pool_lock, "mrsas_mpt_cmd_pool_lock", NULL, MTX_DEF);
892665484d8SDoug Ambrisko 	mtx_init(&sc->mfi_cmd_pool_lock, "mrsas_mfi_cmd_pool_lock", NULL, MTX_DEF);
893665484d8SDoug Ambrisko 	mtx_init(&sc->raidmap_lock, "mrsas_raidmap_lock", NULL, MTX_DEF);
894821df4b9SKashyap D Desai 	mtx_init(&sc->stream_lock, "mrsas_stream_lock", NULL, MTX_DEF);
895665484d8SDoug Ambrisko 
896665484d8SDoug Ambrisko 	/* Intialize linked list */
897665484d8SDoug Ambrisko 	TAILQ_INIT(&sc->mrsas_mpt_cmd_list_head);
898665484d8SDoug Ambrisko 	TAILQ_INIT(&sc->mrsas_mfi_cmd_list_head);
899665484d8SDoug Ambrisko 
900f5fb2237SKashyap D Desai 	mrsas_atomic_set(&sc->fw_outstanding, 0);
9018bb601acSKashyap D Desai 	mrsas_atomic_set(&sc->target_reset_outstanding, 0);
902665484d8SDoug Ambrisko 
903665484d8SDoug Ambrisko 	sc->io_cmds_highwater = 0;
904665484d8SDoug Ambrisko 
905665484d8SDoug Ambrisko 	sc->adprecovery = MRSAS_HBA_OPERATIONAL;
906665484d8SDoug Ambrisko 	sc->UnevenSpanSupport = 0;
907665484d8SDoug Ambrisko 
908d18d1b47SKashyap D Desai 	sc->msix_enable = 0;
909d18d1b47SKashyap D Desai 
910665484d8SDoug Ambrisko 	/* Initialize Firmware */
911665484d8SDoug Ambrisko 	if (mrsas_init_fw(sc) != SUCCESS) {
912665484d8SDoug Ambrisko 		goto attach_fail_fw;
913665484d8SDoug Ambrisko 	}
9148071588dSKashyap D Desai 	/* Register mrsas to CAM layer */
915665484d8SDoug Ambrisko 	if ((mrsas_cam_attach(sc) != SUCCESS)) {
916665484d8SDoug Ambrisko 		goto attach_fail_cam;
917665484d8SDoug Ambrisko 	}
918665484d8SDoug Ambrisko 	/* Register IRQs */
919665484d8SDoug Ambrisko 	if (mrsas_setup_irq(sc) != SUCCESS) {
920665484d8SDoug Ambrisko 		goto attach_fail_irq;
921665484d8SDoug Ambrisko 	}
922665484d8SDoug Ambrisko 	error = mrsas_kproc_create(mrsas_ocr_thread, sc,
923665484d8SDoug Ambrisko 	    &sc->ocr_thread, 0, 0, "mrsas_ocr%d",
924665484d8SDoug Ambrisko 	    device_get_unit(sc->mrsas_dev));
925665484d8SDoug Ambrisko 	if (error) {
9268071588dSKashyap D Desai 		device_printf(sc->mrsas_dev, "Error %d starting OCR thread\n", error);
9278071588dSKashyap D Desai 		goto attach_fail_ocr_thread;
928665484d8SDoug Ambrisko 	}
929536094dcSKashyap D Desai 	/*
9308071588dSKashyap D Desai 	 * After FW initialization and OCR thread creation
9318071588dSKashyap D Desai 	 * we will defer the cdev creation, AEN setup on ICH callback
932536094dcSKashyap D Desai 	 */
9338071588dSKashyap D Desai 	sc->mrsas_ich.ich_func = mrsas_ich_startup;
9348071588dSKashyap D Desai 	sc->mrsas_ich.ich_arg = sc;
9358071588dSKashyap D Desai 	if (config_intrhook_establish(&sc->mrsas_ich) != 0) {
9368071588dSKashyap D Desai 		device_printf(sc->mrsas_dev, "Config hook is already established\n");
9378071588dSKashyap D Desai 	}
9388071588dSKashyap D Desai 	mrsas_setup_sysctl(sc);
9398071588dSKashyap D Desai 	return SUCCESS;
940536094dcSKashyap D Desai 
9418071588dSKashyap D Desai attach_fail_ocr_thread:
9428071588dSKashyap D Desai 	if (sc->ocr_thread_active)
9438071588dSKashyap D Desai 		wakeup(&sc->ocr_chan);
944665484d8SDoug Ambrisko attach_fail_irq:
945665484d8SDoug Ambrisko 	mrsas_teardown_intr(sc);
946665484d8SDoug Ambrisko attach_fail_cam:
947665484d8SDoug Ambrisko 	mrsas_cam_detach(sc);
948665484d8SDoug Ambrisko attach_fail_fw:
949d18d1b47SKashyap D Desai 	/* if MSIX vector is allocated and FW Init FAILED then release MSIX */
950d18d1b47SKashyap D Desai 	if (sc->msix_enable == 1)
951d18d1b47SKashyap D Desai 		pci_release_msi(sc->mrsas_dev);
952665484d8SDoug Ambrisko 	mrsas_free_mem(sc);
953665484d8SDoug Ambrisko 	mtx_destroy(&sc->sim_lock);
954665484d8SDoug Ambrisko 	mtx_destroy(&sc->aen_lock);
955665484d8SDoug Ambrisko 	mtx_destroy(&sc->pci_lock);
956665484d8SDoug Ambrisko 	mtx_destroy(&sc->io_lock);
957665484d8SDoug Ambrisko 	mtx_destroy(&sc->ioctl_lock);
958665484d8SDoug Ambrisko 	mtx_destroy(&sc->mpt_cmd_pool_lock);
959665484d8SDoug Ambrisko 	mtx_destroy(&sc->mfi_cmd_pool_lock);
960665484d8SDoug Ambrisko 	mtx_destroy(&sc->raidmap_lock);
961821df4b9SKashyap D Desai 	mtx_destroy(&sc->stream_lock);
962665484d8SDoug Ambrisko attach_fail:
963665484d8SDoug Ambrisko 	if (sc->reg_res) {
964665484d8SDoug Ambrisko 		bus_release_resource(sc->mrsas_dev, SYS_RES_MEMORY,
965665484d8SDoug Ambrisko 		    sc->reg_res_id, sc->reg_res);
966665484d8SDoug Ambrisko 	}
967665484d8SDoug Ambrisko 	return (ENXIO);
968665484d8SDoug Ambrisko }
969665484d8SDoug Ambrisko 
9708e727371SKashyap D Desai /*
9718071588dSKashyap D Desai  * Interrupt config hook
9728071588dSKashyap D Desai  */
9738071588dSKashyap D Desai static void
9748071588dSKashyap D Desai mrsas_ich_startup(void *arg)
9758071588dSKashyap D Desai {
976*79b4460bSKashyap D Desai 	int i = 0;
9778071588dSKashyap D Desai 	struct mrsas_softc *sc = (struct mrsas_softc *)arg;
9788071588dSKashyap D Desai 
9798071588dSKashyap D Desai 	/*
9808071588dSKashyap D Desai 	 * Intialize a counting Semaphore to take care no. of concurrent IOCTLs
9818071588dSKashyap D Desai 	 */
982731b7561SKashyap D Desai 	sema_init(&sc->ioctl_count_sema, MRSAS_MAX_IOCTL_CMDS,
9838071588dSKashyap D Desai 	    IOCTL_SEMA_DESCRIPTION);
9848071588dSKashyap D Desai 
9858071588dSKashyap D Desai 	/* Create a /dev entry for mrsas controller. */
9868071588dSKashyap D Desai 	sc->mrsas_cdev = make_dev(&mrsas_cdevsw, device_get_unit(sc->mrsas_dev), UID_ROOT,
9878071588dSKashyap D Desai 	    GID_OPERATOR, (S_IRUSR | S_IWUSR | S_IRGRP | S_IWGRP), "mrsas%u",
9888071588dSKashyap D Desai 	    device_get_unit(sc->mrsas_dev));
9898071588dSKashyap D Desai 
9908071588dSKashyap D Desai 	if (device_get_unit(sc->mrsas_dev) == 0) {
9918071588dSKashyap D Desai 		make_dev_alias_p(MAKEDEV_CHECKNAME,
9928071588dSKashyap D Desai 		    &sc->mrsas_linux_emulator_cdev, sc->mrsas_cdev,
9938071588dSKashyap D Desai 		    "megaraid_sas_ioctl_node");
9948071588dSKashyap D Desai 	}
9958071588dSKashyap D Desai 	if (sc->mrsas_cdev)
9968071588dSKashyap D Desai 		sc->mrsas_cdev->si_drv1 = sc;
9978071588dSKashyap D Desai 
9988071588dSKashyap D Desai 	/*
9998071588dSKashyap D Desai 	 * Add this controller to mrsas_mgmt_info structure so that it can be
10008071588dSKashyap D Desai 	 * exported to management applications
10018071588dSKashyap D Desai 	 */
10028071588dSKashyap D Desai 	if (device_get_unit(sc->mrsas_dev) == 0)
10038071588dSKashyap D Desai 		memset(&mrsas_mgmt_info, 0, sizeof(mrsas_mgmt_info));
10048071588dSKashyap D Desai 
10058071588dSKashyap D Desai 	mrsas_mgmt_info.count++;
10068071588dSKashyap D Desai 	mrsas_mgmt_info.sc_ptr[mrsas_mgmt_info.max_index] = sc;
10078071588dSKashyap D Desai 	mrsas_mgmt_info.max_index++;
10088071588dSKashyap D Desai 
10098071588dSKashyap D Desai 	/* Enable Interrupts */
10108071588dSKashyap D Desai 	mrsas_enable_intr(sc);
10118071588dSKashyap D Desai 
1012*79b4460bSKashyap D Desai 	/* Call DCMD get_pd_info for all system PDs */
1013*79b4460bSKashyap D Desai 	for (i = 0; i < MRSAS_MAX_PD; i++) {
1014*79b4460bSKashyap D Desai 		if ((sc->target_list[i].target_id != 0xffff) &&
1015*79b4460bSKashyap D Desai 			sc->pd_info_mem)
1016*79b4460bSKashyap D Desai 			mrsas_get_pd_info(sc, sc->target_list[i].target_id);
1017*79b4460bSKashyap D Desai 	}
1018*79b4460bSKashyap D Desai 
10198071588dSKashyap D Desai 	/* Initiate AEN (Asynchronous Event Notification) */
10208071588dSKashyap D Desai 	if (mrsas_start_aen(sc)) {
10218071588dSKashyap D Desai 		device_printf(sc->mrsas_dev, "Error: AEN registration FAILED !!! "
10228071588dSKashyap D Desai 		    "Further events from the controller will not be communicated.\n"
10238071588dSKashyap D Desai 		    "Either there is some problem in the controller"
10248071588dSKashyap D Desai 		    "or the controller does not support AEN.\n"
10258071588dSKashyap D Desai 		    "Please contact to the SUPPORT TEAM if the problem persists\n");
10268071588dSKashyap D Desai 	}
10278071588dSKashyap D Desai 	if (sc->mrsas_ich.ich_arg != NULL) {
10288071588dSKashyap D Desai 		device_printf(sc->mrsas_dev, "Disestablish mrsas intr hook\n");
10298071588dSKashyap D Desai 		config_intrhook_disestablish(&sc->mrsas_ich);
10308071588dSKashyap D Desai 		sc->mrsas_ich.ich_arg = NULL;
10318071588dSKashyap D Desai 	}
10328071588dSKashyap D Desai }
10338071588dSKashyap D Desai 
10348071588dSKashyap D Desai /*
1035665484d8SDoug Ambrisko  * mrsas_detach:	De-allocates and teardown resources
10368e727371SKashyap D Desai  * input:			pointer to device struct
1037665484d8SDoug Ambrisko  *
10388e727371SKashyap D Desai  * This function is the entry point for device disconnect and detach.
10398e727371SKashyap D Desai  * It performs memory de-allocations, shutdown of the controller and various
1040665484d8SDoug Ambrisko  * teardown and destroy resource functions.
1041665484d8SDoug Ambrisko  */
10428e727371SKashyap D Desai static int
10438e727371SKashyap D Desai mrsas_detach(device_t dev)
1044665484d8SDoug Ambrisko {
1045665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
1046665484d8SDoug Ambrisko 	int i = 0;
1047665484d8SDoug Ambrisko 
1048665484d8SDoug Ambrisko 	sc = device_get_softc(dev);
1049665484d8SDoug Ambrisko 	sc->remove_in_progress = 1;
1050536094dcSKashyap D Desai 
1051839ee025SKashyap D Desai 	/* Destroy the character device so no other IOCTL will be handled */
10528071588dSKashyap D Desai 	if ((device_get_unit(dev) == 0) && sc->mrsas_linux_emulator_cdev)
10538071588dSKashyap D Desai 		destroy_dev(sc->mrsas_linux_emulator_cdev);
1054839ee025SKashyap D Desai 	destroy_dev(sc->mrsas_cdev);
1055839ee025SKashyap D Desai 
1056536094dcSKashyap D Desai 	/*
1057536094dcSKashyap D Desai 	 * Take the instance off the instance array. Note that we will not
1058536094dcSKashyap D Desai 	 * decrement the max_index. We let this array be sparse array
1059536094dcSKashyap D Desai 	 */
1060536094dcSKashyap D Desai 	for (i = 0; i < mrsas_mgmt_info.max_index; i++) {
1061536094dcSKashyap D Desai 		if (mrsas_mgmt_info.sc_ptr[i] == sc) {
1062536094dcSKashyap D Desai 			mrsas_mgmt_info.count--;
1063536094dcSKashyap D Desai 			mrsas_mgmt_info.sc_ptr[i] = NULL;
1064536094dcSKashyap D Desai 			break;
1065536094dcSKashyap D Desai 		}
1066536094dcSKashyap D Desai 	}
1067536094dcSKashyap D Desai 
1068665484d8SDoug Ambrisko 	if (sc->ocr_thread_active)
1069665484d8SDoug Ambrisko 		wakeup(&sc->ocr_chan);
1070665484d8SDoug Ambrisko 	while (sc->reset_in_progress) {
1071665484d8SDoug Ambrisko 		i++;
1072665484d8SDoug Ambrisko 		if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) {
1073665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_INFO,
1074f0c7594bSKashyap D Desai 			    "[%2d]waiting for OCR to be finished from %s\n", i, __func__);
1075665484d8SDoug Ambrisko 		}
1076665484d8SDoug Ambrisko 		pause("mr_shutdown", hz);
1077665484d8SDoug Ambrisko 	}
1078665484d8SDoug Ambrisko 	i = 0;
1079665484d8SDoug Ambrisko 	while (sc->ocr_thread_active) {
1080665484d8SDoug Ambrisko 		i++;
1081665484d8SDoug Ambrisko 		if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) {
1082665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_INFO,
1083665484d8SDoug Ambrisko 			    "[%2d]waiting for "
1084665484d8SDoug Ambrisko 			    "mrsas_ocr thread to quit ocr %d\n", i,
1085665484d8SDoug Ambrisko 			    sc->ocr_thread_active);
1086665484d8SDoug Ambrisko 		}
1087665484d8SDoug Ambrisko 		pause("mr_shutdown", hz);
1088665484d8SDoug Ambrisko 	}
1089665484d8SDoug Ambrisko 	mrsas_flush_cache(sc);
1090665484d8SDoug Ambrisko 	mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN);
1091665484d8SDoug Ambrisko 	mrsas_disable_intr(sc);
1092821df4b9SKashyap D Desai 
1093821df4b9SKashyap D Desai 	if (sc->is_ventura && sc->streamDetectByLD) {
1094821df4b9SKashyap D Desai 		for (i = 0; i < MAX_LOGICAL_DRIVES_EXT; ++i)
1095821df4b9SKashyap D Desai 			free(sc->streamDetectByLD[i], M_MRSAS);
1096821df4b9SKashyap D Desai 		free(sc->streamDetectByLD, M_MRSAS);
1097821df4b9SKashyap D Desai 		sc->streamDetectByLD = NULL;
1098821df4b9SKashyap D Desai 	}
1099821df4b9SKashyap D Desai 
1100665484d8SDoug Ambrisko 	mrsas_cam_detach(sc);
1101665484d8SDoug Ambrisko 	mrsas_teardown_intr(sc);
1102665484d8SDoug Ambrisko 	mrsas_free_mem(sc);
1103665484d8SDoug Ambrisko 	mtx_destroy(&sc->sim_lock);
1104665484d8SDoug Ambrisko 	mtx_destroy(&sc->aen_lock);
1105665484d8SDoug Ambrisko 	mtx_destroy(&sc->pci_lock);
1106665484d8SDoug Ambrisko 	mtx_destroy(&sc->io_lock);
1107665484d8SDoug Ambrisko 	mtx_destroy(&sc->ioctl_lock);
1108665484d8SDoug Ambrisko 	mtx_destroy(&sc->mpt_cmd_pool_lock);
1109665484d8SDoug Ambrisko 	mtx_destroy(&sc->mfi_cmd_pool_lock);
1110665484d8SDoug Ambrisko 	mtx_destroy(&sc->raidmap_lock);
1111821df4b9SKashyap D Desai 	mtx_destroy(&sc->stream_lock);
1112839ee025SKashyap D Desai 
1113839ee025SKashyap D Desai 	/* Wait for all the semaphores to be released */
1114731b7561SKashyap D Desai 	while (sema_value(&sc->ioctl_count_sema) != MRSAS_MAX_IOCTL_CMDS)
1115839ee025SKashyap D Desai 		pause("mr_shutdown", hz);
1116839ee025SKashyap D Desai 
1117839ee025SKashyap D Desai 	/* Destroy the counting semaphore created for Ioctl */
1118839ee025SKashyap D Desai 	sema_destroy(&sc->ioctl_count_sema);
1119839ee025SKashyap D Desai 
1120665484d8SDoug Ambrisko 	if (sc->reg_res) {
1121665484d8SDoug Ambrisko 		bus_release_resource(sc->mrsas_dev,
1122665484d8SDoug Ambrisko 		    SYS_RES_MEMORY, sc->reg_res_id, sc->reg_res);
1123665484d8SDoug Ambrisko 	}
1124665484d8SDoug Ambrisko 	if (sc->sysctl_tree != NULL)
1125665484d8SDoug Ambrisko 		sysctl_ctx_free(&sc->sysctl_ctx);
1126839ee025SKashyap D Desai 
1127665484d8SDoug Ambrisko 	return (0);
1128665484d8SDoug Ambrisko }
1129665484d8SDoug Ambrisko 
11308e727371SKashyap D Desai /*
1131665484d8SDoug Ambrisko  * mrsas_free_mem:		Frees allocated memory
1132665484d8SDoug Ambrisko  * input:				Adapter instance soft state
1133665484d8SDoug Ambrisko  *
1134665484d8SDoug Ambrisko  * This function is called from mrsas_detach() to free previously allocated
1135665484d8SDoug Ambrisko  * memory.
1136665484d8SDoug Ambrisko  */
11378e727371SKashyap D Desai void
11388e727371SKashyap D Desai mrsas_free_mem(struct mrsas_softc *sc)
1139665484d8SDoug Ambrisko {
1140665484d8SDoug Ambrisko 	int i;
11412a1d3bcdSKashyap D Desai 	u_int32_t max_fw_cmds;
1142665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *mfi_cmd;
1143665484d8SDoug Ambrisko 	struct mrsas_mpt_cmd *mpt_cmd;
1144665484d8SDoug Ambrisko 
1145665484d8SDoug Ambrisko 	/*
1146665484d8SDoug Ambrisko 	 * Free RAID map memory
1147665484d8SDoug Ambrisko 	 */
11488e727371SKashyap D Desai 	for (i = 0; i < 2; i++) {
1149665484d8SDoug Ambrisko 		if (sc->raidmap_phys_addr[i])
1150665484d8SDoug Ambrisko 			bus_dmamap_unload(sc->raidmap_tag[i], sc->raidmap_dmamap[i]);
1151665484d8SDoug Ambrisko 		if (sc->raidmap_mem[i] != NULL)
1152665484d8SDoug Ambrisko 			bus_dmamem_free(sc->raidmap_tag[i], sc->raidmap_mem[i], sc->raidmap_dmamap[i]);
1153665484d8SDoug Ambrisko 		if (sc->raidmap_tag[i] != NULL)
1154665484d8SDoug Ambrisko 			bus_dma_tag_destroy(sc->raidmap_tag[i]);
11554799d485SKashyap D Desai 
11564799d485SKashyap D Desai 		if (sc->ld_drv_map[i] != NULL)
11574799d485SKashyap D Desai 			free(sc->ld_drv_map[i], M_MRSAS);
1158665484d8SDoug Ambrisko 	}
1159a688fcd0SKashyap D Desai 	for (i = 0; i < 2; i++) {
1160a688fcd0SKashyap D Desai 		if (sc->jbodmap_phys_addr[i])
1161a688fcd0SKashyap D Desai 			bus_dmamap_unload(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i]);
1162a688fcd0SKashyap D Desai 		if (sc->jbodmap_mem[i] != NULL)
1163a688fcd0SKashyap D Desai 			bus_dmamem_free(sc->jbodmap_tag[i], sc->jbodmap_mem[i], sc->jbodmap_dmamap[i]);
1164a688fcd0SKashyap D Desai 		if (sc->jbodmap_tag[i] != NULL)
1165a688fcd0SKashyap D Desai 			bus_dma_tag_destroy(sc->jbodmap_tag[i]);
1166a688fcd0SKashyap D Desai 	}
1167665484d8SDoug Ambrisko 	/*
1168453130d9SPedro F. Giffuni 	 * Free version buffer memory
1169665484d8SDoug Ambrisko 	 */
1170665484d8SDoug Ambrisko 	if (sc->verbuf_phys_addr)
1171665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->verbuf_tag, sc->verbuf_dmamap);
1172665484d8SDoug Ambrisko 	if (sc->verbuf_mem != NULL)
1173665484d8SDoug Ambrisko 		bus_dmamem_free(sc->verbuf_tag, sc->verbuf_mem, sc->verbuf_dmamap);
1174665484d8SDoug Ambrisko 	if (sc->verbuf_tag != NULL)
1175665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->verbuf_tag);
1176665484d8SDoug Ambrisko 
1177665484d8SDoug Ambrisko 
1178665484d8SDoug Ambrisko 	/*
1179665484d8SDoug Ambrisko 	 * Free sense buffer memory
1180665484d8SDoug Ambrisko 	 */
1181665484d8SDoug Ambrisko 	if (sc->sense_phys_addr)
1182665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->sense_tag, sc->sense_dmamap);
1183665484d8SDoug Ambrisko 	if (sc->sense_mem != NULL)
1184665484d8SDoug Ambrisko 		bus_dmamem_free(sc->sense_tag, sc->sense_mem, sc->sense_dmamap);
1185665484d8SDoug Ambrisko 	if (sc->sense_tag != NULL)
1186665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->sense_tag);
1187665484d8SDoug Ambrisko 
1188665484d8SDoug Ambrisko 	/*
1189665484d8SDoug Ambrisko 	 * Free chain frame memory
1190665484d8SDoug Ambrisko 	 */
1191665484d8SDoug Ambrisko 	if (sc->chain_frame_phys_addr)
1192665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->chain_frame_tag, sc->chain_frame_dmamap);
1193665484d8SDoug Ambrisko 	if (sc->chain_frame_mem != NULL)
1194665484d8SDoug Ambrisko 		bus_dmamem_free(sc->chain_frame_tag, sc->chain_frame_mem, sc->chain_frame_dmamap);
1195665484d8SDoug Ambrisko 	if (sc->chain_frame_tag != NULL)
1196665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->chain_frame_tag);
1197665484d8SDoug Ambrisko 
1198665484d8SDoug Ambrisko 	/*
1199665484d8SDoug Ambrisko 	 * Free IO Request memory
1200665484d8SDoug Ambrisko 	 */
1201665484d8SDoug Ambrisko 	if (sc->io_request_phys_addr)
1202665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->io_request_tag, sc->io_request_dmamap);
1203665484d8SDoug Ambrisko 	if (sc->io_request_mem != NULL)
1204665484d8SDoug Ambrisko 		bus_dmamem_free(sc->io_request_tag, sc->io_request_mem, sc->io_request_dmamap);
1205665484d8SDoug Ambrisko 	if (sc->io_request_tag != NULL)
1206665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->io_request_tag);
1207665484d8SDoug Ambrisko 
1208665484d8SDoug Ambrisko 	/*
1209665484d8SDoug Ambrisko 	 * Free Reply Descriptor memory
1210665484d8SDoug Ambrisko 	 */
1211665484d8SDoug Ambrisko 	if (sc->reply_desc_phys_addr)
1212665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->reply_desc_tag, sc->reply_desc_dmamap);
1213665484d8SDoug Ambrisko 	if (sc->reply_desc_mem != NULL)
1214665484d8SDoug Ambrisko 		bus_dmamem_free(sc->reply_desc_tag, sc->reply_desc_mem, sc->reply_desc_dmamap);
1215665484d8SDoug Ambrisko 	if (sc->reply_desc_tag != NULL)
1216665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->reply_desc_tag);
1217665484d8SDoug Ambrisko 
1218665484d8SDoug Ambrisko 	/*
1219665484d8SDoug Ambrisko 	 * Free event detail memory
1220665484d8SDoug Ambrisko 	 */
1221665484d8SDoug Ambrisko 	if (sc->evt_detail_phys_addr)
1222665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->evt_detail_tag, sc->evt_detail_dmamap);
1223665484d8SDoug Ambrisko 	if (sc->evt_detail_mem != NULL)
1224665484d8SDoug Ambrisko 		bus_dmamem_free(sc->evt_detail_tag, sc->evt_detail_mem, sc->evt_detail_dmamap);
1225665484d8SDoug Ambrisko 	if (sc->evt_detail_tag != NULL)
1226665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->evt_detail_tag);
1227665484d8SDoug Ambrisko 
1228665484d8SDoug Ambrisko 	/*
1229*79b4460bSKashyap D Desai 	 * Free PD info memory
1230*79b4460bSKashyap D Desai 	 */
1231*79b4460bSKashyap D Desai 	if (sc->pd_info_phys_addr)
1232*79b4460bSKashyap D Desai 		bus_dmamap_unload(sc->pd_info_tag, sc->pd_info_dmamap);
1233*79b4460bSKashyap D Desai 	if (sc->pd_info_mem != NULL)
1234*79b4460bSKashyap D Desai 		bus_dmamem_free(sc->pd_info_tag, sc->pd_info_mem, sc->pd_info_dmamap);
1235*79b4460bSKashyap D Desai 	if (sc->pd_info_tag != NULL)
1236*79b4460bSKashyap D Desai 		bus_dma_tag_destroy(sc->pd_info_tag);
1237*79b4460bSKashyap D Desai 
1238*79b4460bSKashyap D Desai 	/*
1239665484d8SDoug Ambrisko 	 * Free MFI frames
1240665484d8SDoug Ambrisko 	 */
1241665484d8SDoug Ambrisko 	if (sc->mfi_cmd_list) {
1242665484d8SDoug Ambrisko 		for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) {
1243665484d8SDoug Ambrisko 			mfi_cmd = sc->mfi_cmd_list[i];
1244665484d8SDoug Ambrisko 			mrsas_free_frame(sc, mfi_cmd);
1245665484d8SDoug Ambrisko 		}
1246665484d8SDoug Ambrisko 	}
1247665484d8SDoug Ambrisko 	if (sc->mficmd_frame_tag != NULL)
1248665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->mficmd_frame_tag);
1249665484d8SDoug Ambrisko 
1250665484d8SDoug Ambrisko 	/*
1251665484d8SDoug Ambrisko 	 * Free MPT internal command list
1252665484d8SDoug Ambrisko 	 */
12532a1d3bcdSKashyap D Desai 	max_fw_cmds = sc->max_fw_cmds;
1254665484d8SDoug Ambrisko 	if (sc->mpt_cmd_list) {
12552a1d3bcdSKashyap D Desai 		for (i = 0; i < max_fw_cmds; i++) {
1256665484d8SDoug Ambrisko 			mpt_cmd = sc->mpt_cmd_list[i];
1257665484d8SDoug Ambrisko 			bus_dmamap_destroy(sc->data_tag, mpt_cmd->data_dmamap);
1258665484d8SDoug Ambrisko 			free(sc->mpt_cmd_list[i], M_MRSAS);
1259665484d8SDoug Ambrisko 		}
1260665484d8SDoug Ambrisko 		free(sc->mpt_cmd_list, M_MRSAS);
1261665484d8SDoug Ambrisko 		sc->mpt_cmd_list = NULL;
1262665484d8SDoug Ambrisko 	}
1263665484d8SDoug Ambrisko 	/*
1264665484d8SDoug Ambrisko 	 * Free MFI internal command list
1265665484d8SDoug Ambrisko 	 */
1266665484d8SDoug Ambrisko 
1267665484d8SDoug Ambrisko 	if (sc->mfi_cmd_list) {
1268665484d8SDoug Ambrisko 		for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) {
1269665484d8SDoug Ambrisko 			free(sc->mfi_cmd_list[i], M_MRSAS);
1270665484d8SDoug Ambrisko 		}
1271665484d8SDoug Ambrisko 		free(sc->mfi_cmd_list, M_MRSAS);
1272665484d8SDoug Ambrisko 		sc->mfi_cmd_list = NULL;
1273665484d8SDoug Ambrisko 	}
1274665484d8SDoug Ambrisko 	/*
1275665484d8SDoug Ambrisko 	 * Free request descriptor memory
1276665484d8SDoug Ambrisko 	 */
1277665484d8SDoug Ambrisko 	free(sc->req_desc, M_MRSAS);
1278665484d8SDoug Ambrisko 	sc->req_desc = NULL;
1279665484d8SDoug Ambrisko 
1280665484d8SDoug Ambrisko 	/*
1281665484d8SDoug Ambrisko 	 * Destroy parent tag
1282665484d8SDoug Ambrisko 	 */
1283665484d8SDoug Ambrisko 	if (sc->mrsas_parent_tag != NULL)
1284665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->mrsas_parent_tag);
1285af51c29fSKashyap D Desai 
1286af51c29fSKashyap D Desai 	/*
1287af51c29fSKashyap D Desai 	 * Free ctrl_info memory
1288af51c29fSKashyap D Desai 	 */
1289af51c29fSKashyap D Desai 	if (sc->ctrl_info != NULL)
1290af51c29fSKashyap D Desai 		free(sc->ctrl_info, M_MRSAS);
1291665484d8SDoug Ambrisko }
1292665484d8SDoug Ambrisko 
12938e727371SKashyap D Desai /*
1294665484d8SDoug Ambrisko  * mrsas_teardown_intr:	Teardown interrupt
1295665484d8SDoug Ambrisko  * input:				Adapter instance soft state
1296665484d8SDoug Ambrisko  *
12978e727371SKashyap D Desai  * This function is called from mrsas_detach() to teardown and release bus
12988e727371SKashyap D Desai  * interrupt resourse.
1299665484d8SDoug Ambrisko  */
13008e727371SKashyap D Desai void
13018e727371SKashyap D Desai mrsas_teardown_intr(struct mrsas_softc *sc)
1302665484d8SDoug Ambrisko {
1303d18d1b47SKashyap D Desai 	int i;
13048e727371SKashyap D Desai 
1305d18d1b47SKashyap D Desai 	if (!sc->msix_enable) {
1306d18d1b47SKashyap D Desai 		if (sc->intr_handle[0])
1307d18d1b47SKashyap D Desai 			bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[0], sc->intr_handle[0]);
1308d18d1b47SKashyap D Desai 		if (sc->mrsas_irq[0] != NULL)
13098e727371SKashyap D Desai 			bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ,
13108e727371SKashyap D Desai 			    sc->irq_id[0], sc->mrsas_irq[0]);
1311d18d1b47SKashyap D Desai 		sc->intr_handle[0] = NULL;
1312d18d1b47SKashyap D Desai 	} else {
1313d18d1b47SKashyap D Desai 		for (i = 0; i < sc->msix_vectors; i++) {
1314d18d1b47SKashyap D Desai 			if (sc->intr_handle[i])
1315d18d1b47SKashyap D Desai 				bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[i],
1316d18d1b47SKashyap D Desai 				    sc->intr_handle[i]);
1317d18d1b47SKashyap D Desai 
1318d18d1b47SKashyap D Desai 			if (sc->mrsas_irq[i] != NULL)
1319d18d1b47SKashyap D Desai 				bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ,
1320d18d1b47SKashyap D Desai 				    sc->irq_id[i], sc->mrsas_irq[i]);
1321d18d1b47SKashyap D Desai 
1322d18d1b47SKashyap D Desai 			sc->intr_handle[i] = NULL;
1323d18d1b47SKashyap D Desai 		}
1324d18d1b47SKashyap D Desai 		pci_release_msi(sc->mrsas_dev);
1325d18d1b47SKashyap D Desai 	}
1326d18d1b47SKashyap D Desai 
1327665484d8SDoug Ambrisko }
1328665484d8SDoug Ambrisko 
13298e727371SKashyap D Desai /*
1330665484d8SDoug Ambrisko  * mrsas_suspend:	Suspend entry point
1331665484d8SDoug Ambrisko  * input:			Device struct pointer
1332665484d8SDoug Ambrisko  *
1333665484d8SDoug Ambrisko  * This function is the entry point for system suspend from the OS.
1334665484d8SDoug Ambrisko  */
13358e727371SKashyap D Desai static int
13368e727371SKashyap D Desai mrsas_suspend(device_t dev)
1337665484d8SDoug Ambrisko {
13384bb0a4f0SKashyap D Desai 	/* This will be filled when the driver will have hibernation support */
1339665484d8SDoug Ambrisko 	return (0);
1340665484d8SDoug Ambrisko }
1341665484d8SDoug Ambrisko 
13428e727371SKashyap D Desai /*
1343665484d8SDoug Ambrisko  * mrsas_resume:	Resume entry point
1344665484d8SDoug Ambrisko  * input:			Device struct pointer
1345665484d8SDoug Ambrisko  *
1346665484d8SDoug Ambrisko  * This function is the entry point for system resume from the OS.
1347665484d8SDoug Ambrisko  */
13488e727371SKashyap D Desai static int
13498e727371SKashyap D Desai mrsas_resume(device_t dev)
1350665484d8SDoug Ambrisko {
13514bb0a4f0SKashyap D Desai 	/* This will be filled when the driver will have hibernation support */
1352665484d8SDoug Ambrisko 	return (0);
1353665484d8SDoug Ambrisko }
1354665484d8SDoug Ambrisko 
13555844115eSKashyap D Desai /**
13565844115eSKashyap D Desai  * mrsas_get_softc_instance:    Find softc instance based on cmd type
13575844115eSKashyap D Desai  *
13585844115eSKashyap D Desai  * This function will return softc instance based on cmd type.
13595844115eSKashyap D Desai  * In some case, application fire ioctl on required management instance and
13605844115eSKashyap D Desai  * do not provide host_no. Use cdev->si_drv1 to get softc instance for those
13615844115eSKashyap D Desai  * case, else get the softc instance from host_no provided by application in
13625844115eSKashyap D Desai  * user data.
13635844115eSKashyap D Desai  */
13645844115eSKashyap D Desai 
13655844115eSKashyap D Desai static struct mrsas_softc *
13665844115eSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, u_long cmd, caddr_t arg)
13675844115eSKashyap D Desai {
13685844115eSKashyap D Desai 	struct mrsas_softc *sc = NULL;
13695844115eSKashyap D Desai 	struct mrsas_iocpacket *user_ioc = (struct mrsas_iocpacket *)arg;
1370dbcc81dfSKashyap D Desai 
13715844115eSKashyap D Desai 	if (cmd == MRSAS_IOC_GET_PCI_INFO) {
13725844115eSKashyap D Desai 		sc = dev->si_drv1;
13735844115eSKashyap D Desai 	} else {
1374dbcc81dfSKashyap D Desai 		/*
1375dbcc81dfSKashyap D Desai 		 * get the Host number & the softc from data sent by the
1376dbcc81dfSKashyap D Desai 		 * Application
1377dbcc81dfSKashyap D Desai 		 */
13785844115eSKashyap D Desai 		sc = mrsas_mgmt_info.sc_ptr[user_ioc->host_no];
13795844115eSKashyap D Desai 		if (sc == NULL)
13805bae00d6SSteven Hartland 			printf("There is no Controller number %d\n",
13815bae00d6SSteven Hartland 			    user_ioc->host_no);
13825bae00d6SSteven Hartland 		else if (user_ioc->host_no >= mrsas_mgmt_info.max_index)
13835844115eSKashyap D Desai 			mrsas_dprint(sc, MRSAS_FAULT,
13845bae00d6SSteven Hartland 			    "Invalid Controller number %d\n", user_ioc->host_no);
13855844115eSKashyap D Desai 	}
13865844115eSKashyap D Desai 
13875844115eSKashyap D Desai 	return sc;
13885844115eSKashyap D Desai }
13895844115eSKashyap D Desai 
13908e727371SKashyap D Desai /*
1391665484d8SDoug Ambrisko  * mrsas_ioctl:	IOCtl commands entry point.
1392665484d8SDoug Ambrisko  *
1393665484d8SDoug Ambrisko  * This function is the entry point for IOCtls from the OS.  It calls the
1394665484d8SDoug Ambrisko  * appropriate function for processing depending on the command received.
1395665484d8SDoug Ambrisko  */
1396665484d8SDoug Ambrisko static int
13977fc5f329SJohn Baldwin mrsas_ioctl(struct cdev *dev, u_long cmd, caddr_t arg, int flag,
13987fc5f329SJohn Baldwin     struct thread *td)
1399665484d8SDoug Ambrisko {
1400665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
1401665484d8SDoug Ambrisko 	int ret = 0, i = 0;
14025844115eSKashyap D Desai 	MRSAS_DRV_PCI_INFORMATION *pciDrvInfo;
1403665484d8SDoug Ambrisko 
14045844115eSKashyap D Desai 	sc = mrsas_get_softc_instance(dev, cmd, arg);
14055844115eSKashyap D Desai 	if (!sc)
1406536094dcSKashyap D Desai 		return ENOENT;
14075844115eSKashyap D Desai 
1408808517a4SKashyap D Desai 	if (sc->remove_in_progress ||
1409808517a4SKashyap D Desai 		(sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)) {
1410665484d8SDoug Ambrisko 		mrsas_dprint(sc, MRSAS_INFO,
1411808517a4SKashyap D Desai 		    "Either driver remove or shutdown called or "
1412808517a4SKashyap D Desai 			"HW is in unrecoverable critical error state.\n");
1413665484d8SDoug Ambrisko 		return ENOENT;
1414665484d8SDoug Ambrisko 	}
1415665484d8SDoug Ambrisko 	mtx_lock_spin(&sc->ioctl_lock);
1416665484d8SDoug Ambrisko 	if (!sc->reset_in_progress) {
1417665484d8SDoug Ambrisko 		mtx_unlock_spin(&sc->ioctl_lock);
1418665484d8SDoug Ambrisko 		goto do_ioctl;
1419665484d8SDoug Ambrisko 	}
1420665484d8SDoug Ambrisko 	mtx_unlock_spin(&sc->ioctl_lock);
1421665484d8SDoug Ambrisko 	while (sc->reset_in_progress) {
1422665484d8SDoug Ambrisko 		i++;
1423665484d8SDoug Ambrisko 		if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) {
1424665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_INFO,
1425f0c7594bSKashyap D Desai 			    "[%2d]waiting for OCR to be finished from %s\n", i, __func__);
1426665484d8SDoug Ambrisko 		}
1427665484d8SDoug Ambrisko 		pause("mr_ioctl", hz);
1428665484d8SDoug Ambrisko 	}
1429665484d8SDoug Ambrisko 
1430665484d8SDoug Ambrisko do_ioctl:
1431665484d8SDoug Ambrisko 	switch (cmd) {
1432536094dcSKashyap D Desai 	case MRSAS_IOC_FIRMWARE_PASS_THROUGH64:
1433536094dcSKashyap D Desai #ifdef COMPAT_FREEBSD32
1434536094dcSKashyap D Desai 	case MRSAS_IOC_FIRMWARE_PASS_THROUGH32:
1435536094dcSKashyap D Desai #endif
14368e727371SKashyap D Desai 		/*
14378e727371SKashyap D Desai 		 * Decrement the Ioctl counting Semaphore before getting an
14388e727371SKashyap D Desai 		 * mfi command
14398e727371SKashyap D Desai 		 */
1440839ee025SKashyap D Desai 		sema_wait(&sc->ioctl_count_sema);
1441839ee025SKashyap D Desai 
1442536094dcSKashyap D Desai 		ret = mrsas_passthru(sc, (void *)arg, cmd);
1443839ee025SKashyap D Desai 
1444839ee025SKashyap D Desai 		/* Increment the Ioctl counting semaphore value */
1445839ee025SKashyap D Desai 		sema_post(&sc->ioctl_count_sema);
1446839ee025SKashyap D Desai 
1447665484d8SDoug Ambrisko 		break;
1448665484d8SDoug Ambrisko 	case MRSAS_IOC_SCAN_BUS:
1449665484d8SDoug Ambrisko 		ret = mrsas_bus_scan(sc);
1450665484d8SDoug Ambrisko 		break;
14515844115eSKashyap D Desai 
14525844115eSKashyap D Desai 	case MRSAS_IOC_GET_PCI_INFO:
14535844115eSKashyap D Desai 		pciDrvInfo = (MRSAS_DRV_PCI_INFORMATION *) arg;
14545844115eSKashyap D Desai 		memset(pciDrvInfo, 0, sizeof(MRSAS_DRV_PCI_INFORMATION));
14555844115eSKashyap D Desai 		pciDrvInfo->busNumber = pci_get_bus(sc->mrsas_dev);
14565844115eSKashyap D Desai 		pciDrvInfo->deviceNumber = pci_get_slot(sc->mrsas_dev);
14575844115eSKashyap D Desai 		pciDrvInfo->functionNumber = pci_get_function(sc->mrsas_dev);
14585844115eSKashyap D Desai 		pciDrvInfo->domainID = pci_get_domain(sc->mrsas_dev);
14595844115eSKashyap D Desai 		mrsas_dprint(sc, MRSAS_INFO, "pci bus no: %d,"
14605844115eSKashyap D Desai 		    "pci device no: %d, pci function no: %d,"
14615844115eSKashyap D Desai 		    "pci domain ID: %d\n",
14625844115eSKashyap D Desai 		    pciDrvInfo->busNumber, pciDrvInfo->deviceNumber,
14635844115eSKashyap D Desai 		    pciDrvInfo->functionNumber, pciDrvInfo->domainID);
14645844115eSKashyap D Desai 		ret = 0;
14655844115eSKashyap D Desai 		break;
14665844115eSKashyap D Desai 
1467536094dcSKashyap D Desai 	default:
1468536094dcSKashyap D Desai 		mrsas_dprint(sc, MRSAS_TRACE, "IOCTL command 0x%lx is not handled\n", cmd);
1469839ee025SKashyap D Desai 		ret = ENOENT;
1470665484d8SDoug Ambrisko 	}
1471665484d8SDoug Ambrisko 
1472665484d8SDoug Ambrisko 	return (ret);
1473665484d8SDoug Ambrisko }
1474665484d8SDoug Ambrisko 
14758e727371SKashyap D Desai /*
1476da011113SKashyap D Desai  * mrsas_poll:	poll entry point for mrsas driver fd
1477da011113SKashyap D Desai  *
14788e727371SKashyap D Desai  * This function is the entry point for poll from the OS.  It waits for some AEN
14798e727371SKashyap D Desai  * events to be triggered from the controller and notifies back.
1480da011113SKashyap D Desai  */
1481da011113SKashyap D Desai static int
1482da011113SKashyap D Desai mrsas_poll(struct cdev *dev, int poll_events, struct thread *td)
1483da011113SKashyap D Desai {
1484da011113SKashyap D Desai 	struct mrsas_softc *sc;
1485da011113SKashyap D Desai 	int revents = 0;
1486da011113SKashyap D Desai 
1487da011113SKashyap D Desai 	sc = dev->si_drv1;
1488da011113SKashyap D Desai 
1489da011113SKashyap D Desai 	if (poll_events & (POLLIN | POLLRDNORM)) {
1490da011113SKashyap D Desai 		if (sc->mrsas_aen_triggered) {
1491da011113SKashyap D Desai 			revents |= poll_events & (POLLIN | POLLRDNORM);
1492da011113SKashyap D Desai 		}
1493da011113SKashyap D Desai 	}
1494da011113SKashyap D Desai 	if (revents == 0) {
1495da011113SKashyap D Desai 		if (poll_events & (POLLIN | POLLRDNORM)) {
1496ecea5be4SKashyap D Desai 			mtx_lock(&sc->aen_lock);
1497da011113SKashyap D Desai 			sc->mrsas_poll_waiting = 1;
1498da011113SKashyap D Desai 			selrecord(td, &sc->mrsas_select);
1499ecea5be4SKashyap D Desai 			mtx_unlock(&sc->aen_lock);
1500da011113SKashyap D Desai 		}
1501da011113SKashyap D Desai 	}
1502da011113SKashyap D Desai 	return revents;
1503da011113SKashyap D Desai }
1504da011113SKashyap D Desai 
15058e727371SKashyap D Desai /*
15068e727371SKashyap D Desai  * mrsas_setup_irq:	Set up interrupt
1507665484d8SDoug Ambrisko  * input:			Adapter instance soft state
1508665484d8SDoug Ambrisko  *
1509665484d8SDoug Ambrisko  * This function sets up interrupts as a bus resource, with flags indicating
1510665484d8SDoug Ambrisko  * resource permitting contemporaneous sharing and for resource to activate
1511665484d8SDoug Ambrisko  * atomically.
1512665484d8SDoug Ambrisko  */
15138e727371SKashyap D Desai static int
15148e727371SKashyap D Desai mrsas_setup_irq(struct mrsas_softc *sc)
1515665484d8SDoug Ambrisko {
1516d18d1b47SKashyap D Desai 	if (sc->msix_enable && (mrsas_setup_msix(sc) == SUCCESS))
1517d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "MSI-x interrupts setup success\n");
1518665484d8SDoug Ambrisko 
1519d18d1b47SKashyap D Desai 	else {
1520d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "Fall back to legacy interrupt\n");
1521d18d1b47SKashyap D Desai 		sc->irq_context[0].sc = sc;
1522d18d1b47SKashyap D Desai 		sc->irq_context[0].MSIxIndex = 0;
1523d18d1b47SKashyap D Desai 		sc->irq_id[0] = 0;
1524d18d1b47SKashyap D Desai 		sc->mrsas_irq[0] = bus_alloc_resource_any(sc->mrsas_dev,
1525d18d1b47SKashyap D Desai 		    SYS_RES_IRQ, &sc->irq_id[0], RF_SHAREABLE | RF_ACTIVE);
1526d18d1b47SKashyap D Desai 		if (sc->mrsas_irq[0] == NULL) {
1527d18d1b47SKashyap D Desai 			device_printf(sc->mrsas_dev, "Cannot allocate legcay"
1528d18d1b47SKashyap D Desai 			    "interrupt\n");
1529d18d1b47SKashyap D Desai 			return (FAIL);
1530d18d1b47SKashyap D Desai 		}
1531d18d1b47SKashyap D Desai 		if (bus_setup_intr(sc->mrsas_dev, sc->mrsas_irq[0],
1532d18d1b47SKashyap D Desai 		    INTR_MPSAFE | INTR_TYPE_CAM, NULL, mrsas_isr,
1533d18d1b47SKashyap D Desai 		    &sc->irq_context[0], &sc->intr_handle[0])) {
1534d18d1b47SKashyap D Desai 			device_printf(sc->mrsas_dev, "Cannot set up legacy"
1535d18d1b47SKashyap D Desai 			    "interrupt\n");
1536d18d1b47SKashyap D Desai 			return (FAIL);
1537d18d1b47SKashyap D Desai 		}
1538d18d1b47SKashyap D Desai 	}
1539665484d8SDoug Ambrisko 	return (0);
1540665484d8SDoug Ambrisko }
1541665484d8SDoug Ambrisko 
1542665484d8SDoug Ambrisko /*
1543665484d8SDoug Ambrisko  * mrsas_isr:	ISR entry point
1544665484d8SDoug Ambrisko  * input:		argument pointer
1545665484d8SDoug Ambrisko  *
15468e727371SKashyap D Desai  * This function is the interrupt service routine entry point.  There are two
15478e727371SKashyap D Desai  * types of interrupts, state change interrupt and response interrupt.  If an
15488e727371SKashyap D Desai  * interrupt is not ours, we just return.
1549665484d8SDoug Ambrisko  */
15508e727371SKashyap D Desai void
15518e727371SKashyap D Desai mrsas_isr(void *arg)
1552665484d8SDoug Ambrisko {
1553d18d1b47SKashyap D Desai 	struct mrsas_irq_context *irq_context = (struct mrsas_irq_context *)arg;
1554d18d1b47SKashyap D Desai 	struct mrsas_softc *sc = irq_context->sc;
1555d18d1b47SKashyap D Desai 	int status = 0;
1556665484d8SDoug Ambrisko 
15572f863eb8SKashyap D Desai 	if (sc->mask_interrupts)
15582f863eb8SKashyap D Desai 		return;
15592f863eb8SKashyap D Desai 
1560d18d1b47SKashyap D Desai 	if (!sc->msix_vectors) {
1561665484d8SDoug Ambrisko 		status = mrsas_clear_intr(sc);
1562665484d8SDoug Ambrisko 		if (!status)
1563665484d8SDoug Ambrisko 			return;
1564d18d1b47SKashyap D Desai 	}
1565665484d8SDoug Ambrisko 	/* If we are resetting, bail */
1566f5fb2237SKashyap D Desai 	if (mrsas_test_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags)) {
1567665484d8SDoug Ambrisko 		printf(" Entered into ISR when OCR is going active. \n");
1568665484d8SDoug Ambrisko 		mrsas_clear_intr(sc);
1569665484d8SDoug Ambrisko 		return;
1570665484d8SDoug Ambrisko 	}
1571665484d8SDoug Ambrisko 	/* Process for reply request and clear response interrupt */
1572d18d1b47SKashyap D Desai 	if (mrsas_complete_cmd(sc, irq_context->MSIxIndex) != SUCCESS)
1573665484d8SDoug Ambrisko 		mrsas_clear_intr(sc);
1574665484d8SDoug Ambrisko 
1575665484d8SDoug Ambrisko 	return;
1576665484d8SDoug Ambrisko }
1577665484d8SDoug Ambrisko 
1578665484d8SDoug Ambrisko /*
1579665484d8SDoug Ambrisko  * mrsas_complete_cmd:	Process reply request
1580665484d8SDoug Ambrisko  * input:				Adapter instance soft state
1581665484d8SDoug Ambrisko  *
15828e727371SKashyap D Desai  * This function is called from mrsas_isr() to process reply request and clear
15838e727371SKashyap D Desai  * response interrupt. Processing of the reply request entails walking
15848e727371SKashyap D Desai  * through the reply descriptor array for the command request  pended from
15858e727371SKashyap D Desai  * Firmware.  We look at the Function field to determine the command type and
15868e727371SKashyap D Desai  * perform the appropriate action.  Before we return, we clear the response
15878e727371SKashyap D Desai  * interrupt.
1588665484d8SDoug Ambrisko  */
15894bb0a4f0SKashyap D Desai int
15908e727371SKashyap D Desai mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex)
1591665484d8SDoug Ambrisko {
1592665484d8SDoug Ambrisko 	Mpi2ReplyDescriptorsUnion_t *desc;
1593665484d8SDoug Ambrisko 	MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *reply_desc;
1594665484d8SDoug Ambrisko 	MRSAS_RAID_SCSI_IO_REQUEST *scsi_io_req;
15952a1d3bcdSKashyap D Desai 	struct mrsas_mpt_cmd *cmd_mpt, *r1_cmd = NULL;
1596665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd_mfi;
15972a1d3bcdSKashyap D Desai 	u_int8_t reply_descript_type, *sense;
1598665484d8SDoug Ambrisko 	u_int16_t smid, num_completed;
1599665484d8SDoug Ambrisko 	u_int8_t status, extStatus;
1600665484d8SDoug Ambrisko 	union desc_value desc_val;
1601665484d8SDoug Ambrisko 	PLD_LOAD_BALANCE_INFO lbinfo;
16022a1d3bcdSKashyap D Desai 	u_int32_t device_id, data_length;
1603665484d8SDoug Ambrisko 	int threshold_reply_count = 0;
16048bb601acSKashyap D Desai #if TM_DEBUG
16058bb601acSKashyap D Desai 	MR_TASK_MANAGE_REQUEST *mr_tm_req;
16068bb601acSKashyap D Desai 	MPI2_SCSI_TASK_MANAGE_REQUEST *mpi_tm_req;
16078bb601acSKashyap D Desai #endif
1608665484d8SDoug Ambrisko 
1609665484d8SDoug Ambrisko 	/* If we have a hardware error, not need to continue */
1610665484d8SDoug Ambrisko 	if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)
1611665484d8SDoug Ambrisko 		return (DONE);
1612665484d8SDoug Ambrisko 
1613665484d8SDoug Ambrisko 	desc = sc->reply_desc_mem;
1614d18d1b47SKashyap D Desai 	desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION))
1615d18d1b47SKashyap D Desai 	    + sc->last_reply_idx[MSIxIndex];
1616665484d8SDoug Ambrisko 
1617665484d8SDoug Ambrisko 	reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc;
1618665484d8SDoug Ambrisko 
1619665484d8SDoug Ambrisko 	desc_val.word = desc->Words;
1620665484d8SDoug Ambrisko 	num_completed = 0;
1621665484d8SDoug Ambrisko 
1622665484d8SDoug Ambrisko 	reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
1623665484d8SDoug Ambrisko 
1624665484d8SDoug Ambrisko 	/* Find our reply descriptor for the command and process */
16258e727371SKashyap D Desai 	while ((desc_val.u.low != 0xFFFFFFFF) && (desc_val.u.high != 0xFFFFFFFF)) {
1626665484d8SDoug Ambrisko 		smid = reply_desc->SMID;
1627665484d8SDoug Ambrisko 		cmd_mpt = sc->mpt_cmd_list[smid - 1];
1628665484d8SDoug Ambrisko 		scsi_io_req = (MRSAS_RAID_SCSI_IO_REQUEST *) cmd_mpt->io_request;
1629665484d8SDoug Ambrisko 
1630503c4f8dSKashyap D Desai 		status = scsi_io_req->RaidContext.raid_context.status;
1631503c4f8dSKashyap D Desai 		extStatus = scsi_io_req->RaidContext.raid_context.exStatus;
16322a1d3bcdSKashyap D Desai 		sense = cmd_mpt->sense;
16332a1d3bcdSKashyap D Desai 		data_length = scsi_io_req->DataLength;
1634665484d8SDoug Ambrisko 
16358e727371SKashyap D Desai 		switch (scsi_io_req->Function) {
16368bb601acSKashyap D Desai 		case MPI2_FUNCTION_SCSI_TASK_MGMT:
16378bb601acSKashyap D Desai #if TM_DEBUG
16388bb601acSKashyap D Desai 			mr_tm_req = (MR_TASK_MANAGE_REQUEST *) cmd_mpt->io_request;
16398bb601acSKashyap D Desai 			mpi_tm_req = (MPI2_SCSI_TASK_MANAGE_REQUEST *)
16408bb601acSKashyap D Desai 			    &mr_tm_req->TmRequest;
16418bb601acSKashyap D Desai 			device_printf(sc->mrsas_dev, "TM completion type 0x%X, "
16428bb601acSKashyap D Desai 			    "TaskMID: 0x%X", mpi_tm_req->TaskType, mpi_tm_req->TaskMID);
16438bb601acSKashyap D Desai #endif
16448bb601acSKashyap D Desai             wakeup_one((void *)&sc->ocr_chan);
16458bb601acSKashyap D Desai             break;
1646665484d8SDoug Ambrisko 		case MPI2_FUNCTION_SCSI_IO_REQUEST:	/* Fast Path IO. */
1647665484d8SDoug Ambrisko 			device_id = cmd_mpt->ccb_ptr->ccb_h.target_id;
1648665484d8SDoug Ambrisko 			lbinfo = &sc->load_balance_info[device_id];
16492a1d3bcdSKashyap D Desai 			/* R1 load balancing for READ */
1650665484d8SDoug Ambrisko 			if (cmd_mpt->load_balance == MRSAS_LOAD_BALANCE_FLAG) {
165116dc2814SKashyap D Desai 				mrsas_atomic_dec(&lbinfo->scsi_pending_cmds[cmd_mpt->pd_r1_lb]);
1652665484d8SDoug Ambrisko 				cmd_mpt->load_balance &= ~MRSAS_LOAD_BALANCE_FLAG;
1653665484d8SDoug Ambrisko 			}
16548e727371SKashyap D Desai 			/* Fall thru and complete IO */
1655665484d8SDoug Ambrisko 		case MRSAS_MPI2_FUNCTION_LD_IO_REQUEST:
16562a1d3bcdSKashyap D Desai 			if (cmd_mpt->r1_alt_dev_handle == MR_DEVHANDLE_INVALID) {
16572a1d3bcdSKashyap D Desai 				mrsas_map_mpt_cmd_status(cmd_mpt, cmd_mpt->ccb_ptr, status,
16582a1d3bcdSKashyap D Desai 				    extStatus, data_length, sense);
1659665484d8SDoug Ambrisko 				mrsas_cmd_done(sc, cmd_mpt);
16602a1d3bcdSKashyap D Desai 			} else {
16612a1d3bcdSKashyap D Desai 				/*
16622a1d3bcdSKashyap D Desai 				 * If the peer  Raid  1/10 fast path failed,
16632a1d3bcdSKashyap D Desai 				 * mark IO as failed to the scsi layer.
16642a1d3bcdSKashyap D Desai 				 * Overwrite the current status by the failed status
16652a1d3bcdSKashyap D Desai 				 * and make sure that if any command fails,
16662a1d3bcdSKashyap D Desai 				 * driver returns fail status to CAM.
16672a1d3bcdSKashyap D Desai 				 */
16682a1d3bcdSKashyap D Desai 				cmd_mpt->cmd_completed = 1;
16692a1d3bcdSKashyap D Desai 				r1_cmd = cmd_mpt->peer_cmd;
16702a1d3bcdSKashyap D Desai 				if (r1_cmd->cmd_completed) {
16712a1d3bcdSKashyap D Desai 					if (r1_cmd->io_request->RaidContext.raid_context.status != MFI_STAT_OK) {
16722a1d3bcdSKashyap D Desai 						status = r1_cmd->io_request->RaidContext.raid_context.status;
16732a1d3bcdSKashyap D Desai 						extStatus = r1_cmd->io_request->RaidContext.raid_context.exStatus;
16742a1d3bcdSKashyap D Desai 						data_length = r1_cmd->io_request->DataLength;
16752a1d3bcdSKashyap D Desai 						sense = r1_cmd->sense;
16762a1d3bcdSKashyap D Desai 					}
16772a1d3bcdSKashyap D Desai 					r1_cmd->ccb_ptr = NULL;
16782a1d3bcdSKashyap D Desai 					if (r1_cmd->callout_owner) {
16792a1d3bcdSKashyap D Desai 						callout_stop(&r1_cmd->cm_callout);
16802a1d3bcdSKashyap D Desai 						r1_cmd->callout_owner  = false;
16812a1d3bcdSKashyap D Desai 					}
16822a1d3bcdSKashyap D Desai 					mrsas_release_mpt_cmd(r1_cmd);
16832a1d3bcdSKashyap D Desai 					mrsas_map_mpt_cmd_status(cmd_mpt, cmd_mpt->ccb_ptr, status,
16842a1d3bcdSKashyap D Desai 					    extStatus, data_length, sense);
16852a1d3bcdSKashyap D Desai 					mrsas_cmd_done(sc, cmd_mpt);
16862a1d3bcdSKashyap D Desai 				}
16872a1d3bcdSKashyap D Desai 			}
1688f5fb2237SKashyap D Desai 			mrsas_atomic_dec(&sc->fw_outstanding);
1689665484d8SDoug Ambrisko 			break;
1690665484d8SDoug Ambrisko 		case MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST:	/* MFI command */
1691665484d8SDoug Ambrisko 			cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx];
1692731b7561SKashyap D Desai 			/*
1693731b7561SKashyap D Desai 			 * Make sure NOT TO release the mfi command from the called
1694731b7561SKashyap D Desai 			 * function's context if it is fired with issue_polled call.
1695731b7561SKashyap D Desai 			 * And also make sure that the issue_polled call should only be
1696731b7561SKashyap D Desai 			 * used if INTERRUPT IS DISABLED.
1697731b7561SKashyap D Desai 			 */
1698731b7561SKashyap D Desai 			if (cmd_mfi->frame->hdr.flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE)
1699731b7561SKashyap D Desai 				mrsas_release_mfi_cmd(cmd_mfi);
1700731b7561SKashyap D Desai 			else
1701665484d8SDoug Ambrisko 				mrsas_complete_mptmfi_passthru(sc, cmd_mfi, status);
1702665484d8SDoug Ambrisko 			break;
1703665484d8SDoug Ambrisko 		}
1704665484d8SDoug Ambrisko 
1705d18d1b47SKashyap D Desai 		sc->last_reply_idx[MSIxIndex]++;
1706d18d1b47SKashyap D Desai 		if (sc->last_reply_idx[MSIxIndex] >= sc->reply_q_depth)
1707d18d1b47SKashyap D Desai 			sc->last_reply_idx[MSIxIndex] = 0;
1708665484d8SDoug Ambrisko 
17098e727371SKashyap D Desai 		desc->Words = ~((uint64_t)0x00);	/* set it back to all
17108e727371SKashyap D Desai 							 * 0xFFFFFFFFs */
1711665484d8SDoug Ambrisko 		num_completed++;
1712665484d8SDoug Ambrisko 		threshold_reply_count++;
1713665484d8SDoug Ambrisko 
1714665484d8SDoug Ambrisko 		/* Get the next reply descriptor */
1715d18d1b47SKashyap D Desai 		if (!sc->last_reply_idx[MSIxIndex]) {
1716665484d8SDoug Ambrisko 			desc = sc->reply_desc_mem;
1717d18d1b47SKashyap D Desai 			desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION));
1718d18d1b47SKashyap D Desai 		} else
1719665484d8SDoug Ambrisko 			desc++;
1720665484d8SDoug Ambrisko 
1721665484d8SDoug Ambrisko 		reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc;
1722665484d8SDoug Ambrisko 		desc_val.word = desc->Words;
1723665484d8SDoug Ambrisko 
1724665484d8SDoug Ambrisko 		reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
1725665484d8SDoug Ambrisko 
1726665484d8SDoug Ambrisko 		if (reply_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED)
1727665484d8SDoug Ambrisko 			break;
1728665484d8SDoug Ambrisko 
1729665484d8SDoug Ambrisko 		/*
17308e727371SKashyap D Desai 		 * Write to reply post index after completing threshold reply
17318e727371SKashyap D Desai 		 * count and still there are more replies in reply queue
17328e727371SKashyap D Desai 		 * pending to be completed.
1733665484d8SDoug Ambrisko 		 */
1734665484d8SDoug Ambrisko 		if (threshold_reply_count >= THRESHOLD_REPLY_COUNT) {
1735d18d1b47SKashyap D Desai 			if (sc->msix_enable) {
17367aade8bfSKashyap D Desai 				if (sc->msix_combined)
1737d18d1b47SKashyap D Desai 					mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8],
1738d18d1b47SKashyap D Desai 					    ((MSIxIndex & 0x7) << 24) |
1739d18d1b47SKashyap D Desai 					    sc->last_reply_idx[MSIxIndex]);
1740d18d1b47SKashyap D Desai 				else
1741d18d1b47SKashyap D Desai 					mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) |
1742d18d1b47SKashyap D Desai 					    sc->last_reply_idx[MSIxIndex]);
1743d18d1b47SKashyap D Desai 			} else
1744d18d1b47SKashyap D Desai 				mrsas_write_reg(sc, offsetof(mrsas_reg_set,
1745d18d1b47SKashyap D Desai 				    reply_post_host_index), sc->last_reply_idx[0]);
1746d18d1b47SKashyap D Desai 
1747665484d8SDoug Ambrisko 			threshold_reply_count = 0;
1748665484d8SDoug Ambrisko 		}
1749665484d8SDoug Ambrisko 	}
1750665484d8SDoug Ambrisko 
1751665484d8SDoug Ambrisko 	/* No match, just return */
1752665484d8SDoug Ambrisko 	if (num_completed == 0)
1753665484d8SDoug Ambrisko 		return (DONE);
1754665484d8SDoug Ambrisko 
1755665484d8SDoug Ambrisko 	/* Clear response interrupt */
1756d18d1b47SKashyap D Desai 	if (sc->msix_enable) {
17577aade8bfSKashyap D Desai 		if (sc->msix_combined) {
1758d18d1b47SKashyap D Desai 			mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8],
1759d18d1b47SKashyap D Desai 			    ((MSIxIndex & 0x7) << 24) |
1760d18d1b47SKashyap D Desai 			    sc->last_reply_idx[MSIxIndex]);
1761d18d1b47SKashyap D Desai 		} else
1762d18d1b47SKashyap D Desai 			mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) |
1763d18d1b47SKashyap D Desai 			    sc->last_reply_idx[MSIxIndex]);
1764d18d1b47SKashyap D Desai 	} else
1765d18d1b47SKashyap D Desai 		mrsas_write_reg(sc, offsetof(mrsas_reg_set,
1766d18d1b47SKashyap D Desai 		    reply_post_host_index), sc->last_reply_idx[0]);
1767665484d8SDoug Ambrisko 
1768665484d8SDoug Ambrisko 	return (0);
1769665484d8SDoug Ambrisko }
1770665484d8SDoug Ambrisko 
1771665484d8SDoug Ambrisko /*
1772665484d8SDoug Ambrisko  * mrsas_map_mpt_cmd_status:	Allocate DMAable memory.
1773665484d8SDoug Ambrisko  * input:						Adapter instance soft state
1774665484d8SDoug Ambrisko  *
1775665484d8SDoug Ambrisko  * This function is called from mrsas_complete_cmd(), for LD IO and FastPath IO.
17768e727371SKashyap D Desai  * It checks the command status and maps the appropriate CAM status for the
17778e727371SKashyap D Desai  * CCB.
1778665484d8SDoug Ambrisko  */
17798e727371SKashyap D Desai void
17802a1d3bcdSKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, union ccb *ccb_ptr, u_int8_t status,
17812a1d3bcdSKashyap D Desai     u_int8_t extStatus, u_int32_t data_length, u_int8_t *sense)
1782665484d8SDoug Ambrisko {
1783665484d8SDoug Ambrisko 	struct mrsas_softc *sc = cmd->sc;
1784665484d8SDoug Ambrisko 	u_int8_t *sense_data;
1785665484d8SDoug Ambrisko 
1786665484d8SDoug Ambrisko 	switch (status) {
1787665484d8SDoug Ambrisko 	case MFI_STAT_OK:
17882a1d3bcdSKashyap D Desai 		ccb_ptr->ccb_h.status = CAM_REQ_CMP;
1789665484d8SDoug Ambrisko 		break;
1790665484d8SDoug Ambrisko 	case MFI_STAT_SCSI_IO_FAILED:
1791665484d8SDoug Ambrisko 	case MFI_STAT_SCSI_DONE_WITH_ERROR:
17922a1d3bcdSKashyap D Desai 		ccb_ptr->ccb_h.status = CAM_SCSI_STATUS_ERROR;
17932a1d3bcdSKashyap D Desai 		sense_data = (u_int8_t *)&ccb_ptr->csio.sense_data;
1794665484d8SDoug Ambrisko 		if (sense_data) {
1795665484d8SDoug Ambrisko 			/* For now just copy 18 bytes back */
17962a1d3bcdSKashyap D Desai 			memcpy(sense_data, sense, 18);
17972a1d3bcdSKashyap D Desai 			ccb_ptr->csio.sense_len = 18;
17982a1d3bcdSKashyap D Desai 			ccb_ptr->ccb_h.status |= CAM_AUTOSNS_VALID;
1799665484d8SDoug Ambrisko 		}
1800665484d8SDoug Ambrisko 		break;
1801665484d8SDoug Ambrisko 	case MFI_STAT_LD_OFFLINE:
1802665484d8SDoug Ambrisko 	case MFI_STAT_DEVICE_NOT_FOUND:
18032a1d3bcdSKashyap D Desai 		if (ccb_ptr->ccb_h.target_lun)
18042a1d3bcdSKashyap D Desai 			ccb_ptr->ccb_h.status |= CAM_LUN_INVALID;
1805665484d8SDoug Ambrisko 		else
18062a1d3bcdSKashyap D Desai 			ccb_ptr->ccb_h.status |= CAM_DEV_NOT_THERE;
1807665484d8SDoug Ambrisko 		break;
1808665484d8SDoug Ambrisko 	case MFI_STAT_CONFIG_SEQ_MISMATCH:
18092a1d3bcdSKashyap D Desai 		ccb_ptr->ccb_h.status |= CAM_REQUEUE_REQ;
1810665484d8SDoug Ambrisko 		break;
1811665484d8SDoug Ambrisko 	default:
1812665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "FW cmd complete status %x\n", status);
18132a1d3bcdSKashyap D Desai 		ccb_ptr->ccb_h.status = CAM_REQ_CMP_ERR;
18142a1d3bcdSKashyap D Desai 		ccb_ptr->csio.scsi_status = status;
1815665484d8SDoug Ambrisko 	}
1816665484d8SDoug Ambrisko 	return;
1817665484d8SDoug Ambrisko }
1818665484d8SDoug Ambrisko 
1819665484d8SDoug Ambrisko /*
18208e727371SKashyap D Desai  * mrsas_alloc_mem:	Allocate DMAable memory
1821665484d8SDoug Ambrisko  * input:			Adapter instance soft state
1822665484d8SDoug Ambrisko  *
18238e727371SKashyap D Desai  * This function creates the parent DMA tag and allocates DMAable memory. DMA
18248e727371SKashyap D Desai  * tag describes constraints of DMA mapping. Memory allocated is mapped into
18258e727371SKashyap D Desai  * Kernel virtual address. Callback argument is physical memory address.
1826665484d8SDoug Ambrisko  */
18278e727371SKashyap D Desai static int
18288e727371SKashyap D Desai mrsas_alloc_mem(struct mrsas_softc *sc)
1829665484d8SDoug Ambrisko {
18304ad83576SKashyap D Desai 	u_int32_t verbuf_size, io_req_size, reply_desc_size, sense_size, chain_frame_size,
1831*79b4460bSKashyap D Desai 		evt_detail_size, count, pd_info_size;
1832665484d8SDoug Ambrisko 
1833665484d8SDoug Ambrisko 	/*
1834665484d8SDoug Ambrisko 	 * Allocate parent DMA tag
1835665484d8SDoug Ambrisko 	 */
1836665484d8SDoug Ambrisko 	if (bus_dma_tag_create(NULL,	/* parent */
1837665484d8SDoug Ambrisko 	    1,				/* alignment */
1838665484d8SDoug Ambrisko 	    0,				/* boundary */
1839665484d8SDoug Ambrisko 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1840665484d8SDoug Ambrisko 	    BUS_SPACE_MAXADDR,		/* highaddr */
1841665484d8SDoug Ambrisko 	    NULL, NULL,			/* filter, filterarg */
18423a3fc6cbSKashyap D Desai 	    MAXPHYS,			/* maxsize */
18433a3fc6cbSKashyap D Desai 	    sc->max_num_sge,		/* nsegments */
18443a3fc6cbSKashyap D Desai 	    MAXPHYS,			/* maxsegsize */
1845665484d8SDoug Ambrisko 	    0,				/* flags */
1846665484d8SDoug Ambrisko 	    NULL, NULL,			/* lockfunc, lockarg */
1847665484d8SDoug Ambrisko 	    &sc->mrsas_parent_tag	/* tag */
1848665484d8SDoug Ambrisko 	    )) {
1849665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate parent DMA tag\n");
1850665484d8SDoug Ambrisko 		return (ENOMEM);
1851665484d8SDoug Ambrisko 	}
1852665484d8SDoug Ambrisko 	/*
1853665484d8SDoug Ambrisko 	 * Allocate for version buffer
1854665484d8SDoug Ambrisko 	 */
1855665484d8SDoug Ambrisko 	verbuf_size = MRSAS_MAX_NAME_LENGTH * (sizeof(bus_addr_t));
18568e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
18578e727371SKashyap D Desai 	    1, 0,
18588e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
18598e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
18608e727371SKashyap D Desai 	    NULL, NULL,
18618e727371SKashyap D Desai 	    verbuf_size,
18628e727371SKashyap D Desai 	    1,
18638e727371SKashyap D Desai 	    verbuf_size,
18648e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
18658e727371SKashyap D Desai 	    NULL, NULL,
1866665484d8SDoug Ambrisko 	    &sc->verbuf_tag)) {
1867665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate verbuf DMA tag\n");
1868665484d8SDoug Ambrisko 		return (ENOMEM);
1869665484d8SDoug Ambrisko 	}
1870665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->verbuf_tag, (void **)&sc->verbuf_mem,
1871665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->verbuf_dmamap)) {
1872665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate verbuf memory\n");
1873665484d8SDoug Ambrisko 		return (ENOMEM);
1874665484d8SDoug Ambrisko 	}
1875665484d8SDoug Ambrisko 	bzero(sc->verbuf_mem, verbuf_size);
1876665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->verbuf_tag, sc->verbuf_dmamap, sc->verbuf_mem,
18778e727371SKashyap D Desai 	    verbuf_size, mrsas_addr_cb, &sc->verbuf_phys_addr,
18788e727371SKashyap D Desai 	    BUS_DMA_NOWAIT)) {
1879665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load verbuf DMA map\n");
1880665484d8SDoug Ambrisko 		return (ENOMEM);
1881665484d8SDoug Ambrisko 	}
1882665484d8SDoug Ambrisko 	/*
1883665484d8SDoug Ambrisko 	 * Allocate IO Request Frames
1884665484d8SDoug Ambrisko 	 */
1885665484d8SDoug Ambrisko 	io_req_size = sc->io_frames_alloc_sz;
18868e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
18878e727371SKashyap D Desai 	    16, 0,
18888e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
18898e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
18908e727371SKashyap D Desai 	    NULL, NULL,
18918e727371SKashyap D Desai 	    io_req_size,
18928e727371SKashyap D Desai 	    1,
18938e727371SKashyap D Desai 	    io_req_size,
18948e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
18958e727371SKashyap D Desai 	    NULL, NULL,
1896665484d8SDoug Ambrisko 	    &sc->io_request_tag)) {
1897665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create IO request tag\n");
1898665484d8SDoug Ambrisko 		return (ENOMEM);
1899665484d8SDoug Ambrisko 	}
1900665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->io_request_tag, (void **)&sc->io_request_mem,
1901665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->io_request_dmamap)) {
1902665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc IO request memory\n");
1903665484d8SDoug Ambrisko 		return (ENOMEM);
1904665484d8SDoug Ambrisko 	}
1905665484d8SDoug Ambrisko 	bzero(sc->io_request_mem, io_req_size);
1906665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->io_request_tag, sc->io_request_dmamap,
1907665484d8SDoug Ambrisko 	    sc->io_request_mem, io_req_size, mrsas_addr_cb,
1908665484d8SDoug Ambrisko 	    &sc->io_request_phys_addr, BUS_DMA_NOWAIT)) {
1909665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load IO request memory\n");
1910665484d8SDoug Ambrisko 		return (ENOMEM);
1911665484d8SDoug Ambrisko 	}
1912665484d8SDoug Ambrisko 	/*
1913665484d8SDoug Ambrisko 	 * Allocate Chain Frames
1914665484d8SDoug Ambrisko 	 */
1915665484d8SDoug Ambrisko 	chain_frame_size = sc->chain_frames_alloc_sz;
19168e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
19178e727371SKashyap D Desai 	    4, 0,
19188e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
19198e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
19208e727371SKashyap D Desai 	    NULL, NULL,
19218e727371SKashyap D Desai 	    chain_frame_size,
19228e727371SKashyap D Desai 	    1,
19238e727371SKashyap D Desai 	    chain_frame_size,
19248e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
19258e727371SKashyap D Desai 	    NULL, NULL,
1926665484d8SDoug Ambrisko 	    &sc->chain_frame_tag)) {
1927665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create chain frame tag\n");
1928665484d8SDoug Ambrisko 		return (ENOMEM);
1929665484d8SDoug Ambrisko 	}
1930665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->chain_frame_tag, (void **)&sc->chain_frame_mem,
1931665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->chain_frame_dmamap)) {
1932665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc chain frame memory\n");
1933665484d8SDoug Ambrisko 		return (ENOMEM);
1934665484d8SDoug Ambrisko 	}
1935665484d8SDoug Ambrisko 	bzero(sc->chain_frame_mem, chain_frame_size);
1936665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->chain_frame_tag, sc->chain_frame_dmamap,
1937665484d8SDoug Ambrisko 	    sc->chain_frame_mem, chain_frame_size, mrsas_addr_cb,
1938665484d8SDoug Ambrisko 	    &sc->chain_frame_phys_addr, BUS_DMA_NOWAIT)) {
1939665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load chain frame memory\n");
1940665484d8SDoug Ambrisko 		return (ENOMEM);
1941665484d8SDoug Ambrisko 	}
1942d18d1b47SKashyap D Desai 	count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
1943665484d8SDoug Ambrisko 	/*
1944665484d8SDoug Ambrisko 	 * Allocate Reply Descriptor Array
1945665484d8SDoug Ambrisko 	 */
1946d18d1b47SKashyap D Desai 	reply_desc_size = sc->reply_alloc_sz * count;
19478e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
19488e727371SKashyap D Desai 	    16, 0,
19498e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
19508e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
19518e727371SKashyap D Desai 	    NULL, NULL,
19528e727371SKashyap D Desai 	    reply_desc_size,
19538e727371SKashyap D Desai 	    1,
19548e727371SKashyap D Desai 	    reply_desc_size,
19558e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
19568e727371SKashyap D Desai 	    NULL, NULL,
1957665484d8SDoug Ambrisko 	    &sc->reply_desc_tag)) {
1958665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create reply descriptor tag\n");
1959665484d8SDoug Ambrisko 		return (ENOMEM);
1960665484d8SDoug Ambrisko 	}
1961665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->reply_desc_tag, (void **)&sc->reply_desc_mem,
1962665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->reply_desc_dmamap)) {
1963665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc reply descriptor memory\n");
1964665484d8SDoug Ambrisko 		return (ENOMEM);
1965665484d8SDoug Ambrisko 	}
1966665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->reply_desc_tag, sc->reply_desc_dmamap,
1967665484d8SDoug Ambrisko 	    sc->reply_desc_mem, reply_desc_size, mrsas_addr_cb,
1968665484d8SDoug Ambrisko 	    &sc->reply_desc_phys_addr, BUS_DMA_NOWAIT)) {
1969665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load reply descriptor memory\n");
1970665484d8SDoug Ambrisko 		return (ENOMEM);
1971665484d8SDoug Ambrisko 	}
1972665484d8SDoug Ambrisko 	/*
1973665484d8SDoug Ambrisko 	 * Allocate Sense Buffer Array.  Keep in lower 4GB
1974665484d8SDoug Ambrisko 	 */
1975665484d8SDoug Ambrisko 	sense_size = sc->max_fw_cmds * MRSAS_SENSE_LEN;
19768e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
19778e727371SKashyap D Desai 	    64, 0,
19788e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
19798e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
19808e727371SKashyap D Desai 	    NULL, NULL,
19818e727371SKashyap D Desai 	    sense_size,
19828e727371SKashyap D Desai 	    1,
19838e727371SKashyap D Desai 	    sense_size,
19848e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
19858e727371SKashyap D Desai 	    NULL, NULL,
1986665484d8SDoug Ambrisko 	    &sc->sense_tag)) {
1987665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate sense buf tag\n");
1988665484d8SDoug Ambrisko 		return (ENOMEM);
1989665484d8SDoug Ambrisko 	}
1990665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->sense_tag, (void **)&sc->sense_mem,
1991665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->sense_dmamap)) {
1992665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate sense buf memory\n");
1993665484d8SDoug Ambrisko 		return (ENOMEM);
1994665484d8SDoug Ambrisko 	}
1995665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->sense_tag, sc->sense_dmamap,
1996665484d8SDoug Ambrisko 	    sc->sense_mem, sense_size, mrsas_addr_cb, &sc->sense_phys_addr,
1997665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT)) {
1998665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load sense buf memory\n");
1999665484d8SDoug Ambrisko 		return (ENOMEM);
2000665484d8SDoug Ambrisko 	}
20012a1d3bcdSKashyap D Desai 
2002665484d8SDoug Ambrisko 	/*
2003665484d8SDoug Ambrisko 	 * Allocate for Event detail structure
2004665484d8SDoug Ambrisko 	 */
2005665484d8SDoug Ambrisko 	evt_detail_size = sizeof(struct mrsas_evt_detail);
20068e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
20078e727371SKashyap D Desai 	    1, 0,
20088e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
20098e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
20108e727371SKashyap D Desai 	    NULL, NULL,
20118e727371SKashyap D Desai 	    evt_detail_size,
20128e727371SKashyap D Desai 	    1,
20138e727371SKashyap D Desai 	    evt_detail_size,
20148e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
20158e727371SKashyap D Desai 	    NULL, NULL,
2016665484d8SDoug Ambrisko 	    &sc->evt_detail_tag)) {
2017665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create Event detail tag\n");
2018665484d8SDoug Ambrisko 		return (ENOMEM);
2019665484d8SDoug Ambrisko 	}
2020665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->evt_detail_tag, (void **)&sc->evt_detail_mem,
2021665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->evt_detail_dmamap)) {
2022665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc Event detail buffer memory\n");
2023665484d8SDoug Ambrisko 		return (ENOMEM);
2024665484d8SDoug Ambrisko 	}
2025665484d8SDoug Ambrisko 	bzero(sc->evt_detail_mem, evt_detail_size);
2026665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->evt_detail_tag, sc->evt_detail_dmamap,
2027665484d8SDoug Ambrisko 	    sc->evt_detail_mem, evt_detail_size, mrsas_addr_cb,
2028665484d8SDoug Ambrisko 	    &sc->evt_detail_phys_addr, BUS_DMA_NOWAIT)) {
2029665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load Event detail buffer memory\n");
2030665484d8SDoug Ambrisko 		return (ENOMEM);
2031665484d8SDoug Ambrisko 	}
2032*79b4460bSKashyap D Desai 
2033*79b4460bSKashyap D Desai 	/*
2034*79b4460bSKashyap D Desai 	 * Allocate for PD INFO structure
2035*79b4460bSKashyap D Desai 	 */
2036*79b4460bSKashyap D Desai 	pd_info_size = sizeof(struct mrsas_pd_info);
2037*79b4460bSKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
2038*79b4460bSKashyap D Desai 	    1, 0,
2039*79b4460bSKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
2040*79b4460bSKashyap D Desai 	    BUS_SPACE_MAXADDR,
2041*79b4460bSKashyap D Desai 	    NULL, NULL,
2042*79b4460bSKashyap D Desai 	    pd_info_size,
2043*79b4460bSKashyap D Desai 	    1,
2044*79b4460bSKashyap D Desai 	    pd_info_size,
2045*79b4460bSKashyap D Desai 	    BUS_DMA_ALLOCNOW,
2046*79b4460bSKashyap D Desai 	    NULL, NULL,
2047*79b4460bSKashyap D Desai 	    &sc->pd_info_tag)) {
2048*79b4460bSKashyap D Desai 		device_printf(sc->mrsas_dev, "Cannot create PD INFO tag\n");
2049*79b4460bSKashyap D Desai 		return (ENOMEM);
2050*79b4460bSKashyap D Desai 	}
2051*79b4460bSKashyap D Desai 	if (bus_dmamem_alloc(sc->pd_info_tag, (void **)&sc->pd_info_mem,
2052*79b4460bSKashyap D Desai 	    BUS_DMA_NOWAIT, &sc->pd_info_dmamap)) {
2053*79b4460bSKashyap D Desai 		device_printf(sc->mrsas_dev, "Cannot alloc PD INFO buffer memory\n");
2054*79b4460bSKashyap D Desai 		return (ENOMEM);
2055*79b4460bSKashyap D Desai 	}
2056*79b4460bSKashyap D Desai 	bzero(sc->pd_info_mem, pd_info_size);
2057*79b4460bSKashyap D Desai 	if (bus_dmamap_load(sc->pd_info_tag, sc->pd_info_dmamap,
2058*79b4460bSKashyap D Desai 	    sc->pd_info_mem, pd_info_size, mrsas_addr_cb,
2059*79b4460bSKashyap D Desai 	    &sc->pd_info_phys_addr, BUS_DMA_NOWAIT)) {
2060*79b4460bSKashyap D Desai 		device_printf(sc->mrsas_dev, "Cannot load PD INFO buffer memory\n");
2061*79b4460bSKashyap D Desai 		return (ENOMEM);
2062*79b4460bSKashyap D Desai 	}
2063*79b4460bSKashyap D Desai 
2064665484d8SDoug Ambrisko 	/*
2065665484d8SDoug Ambrisko 	 * Create a dma tag for data buffers; size will be the maximum
2066665484d8SDoug Ambrisko 	 * possible I/O size (280kB).
2067665484d8SDoug Ambrisko 	 */
20688e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
20698e727371SKashyap D Desai 	    1,
20708e727371SKashyap D Desai 	    0,
20718e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
20728e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
20738e727371SKashyap D Desai 	    NULL, NULL,
20743a3fc6cbSKashyap D Desai 	    MAXPHYS,
20753a3fc6cbSKashyap D Desai 	    sc->max_num_sge,		/* nsegments */
20763a3fc6cbSKashyap D Desai 	    MAXPHYS,
20778e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
20788e727371SKashyap D Desai 	    busdma_lock_mutex,
20798e727371SKashyap D Desai 	    &sc->io_lock,
2080665484d8SDoug Ambrisko 	    &sc->data_tag)) {
2081665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create data dma tag\n");
2082665484d8SDoug Ambrisko 		return (ENOMEM);
2083665484d8SDoug Ambrisko 	}
2084665484d8SDoug Ambrisko 	return (0);
2085665484d8SDoug Ambrisko }
2086665484d8SDoug Ambrisko 
2087665484d8SDoug Ambrisko /*
2088665484d8SDoug Ambrisko  * mrsas_addr_cb:	Callback function of bus_dmamap_load()
20898e727371SKashyap D Desai  * input:			callback argument, machine dependent type
20908e727371SKashyap D Desai  * 					that describes DMA segments, number of segments, error code
2091665484d8SDoug Ambrisko  *
20928e727371SKashyap D Desai  * This function is for the driver to receive mapping information resultant of
20938e727371SKashyap D Desai  * the bus_dmamap_load(). The information is actually not being used, but the
20948e727371SKashyap D Desai  * address is saved anyway.
2095665484d8SDoug Ambrisko  */
2096665484d8SDoug Ambrisko void
2097665484d8SDoug Ambrisko mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
2098665484d8SDoug Ambrisko {
2099665484d8SDoug Ambrisko 	bus_addr_t *addr;
2100665484d8SDoug Ambrisko 
2101665484d8SDoug Ambrisko 	addr = arg;
2102665484d8SDoug Ambrisko 	*addr = segs[0].ds_addr;
2103665484d8SDoug Ambrisko }
2104665484d8SDoug Ambrisko 
2105665484d8SDoug Ambrisko /*
2106665484d8SDoug Ambrisko  * mrsas_setup_raidmap:	Set up RAID map.
2107665484d8SDoug Ambrisko  * input:				Adapter instance soft state
2108665484d8SDoug Ambrisko  *
2109665484d8SDoug Ambrisko  * Allocate DMA memory for the RAID maps and perform setup.
2110665484d8SDoug Ambrisko  */
21118e727371SKashyap D Desai static int
21128e727371SKashyap D Desai mrsas_setup_raidmap(struct mrsas_softc *sc)
2113665484d8SDoug Ambrisko {
21144799d485SKashyap D Desai 	int i;
21154799d485SKashyap D Desai 
21164799d485SKashyap D Desai 	for (i = 0; i < 2; i++) {
21174799d485SKashyap D Desai 		sc->ld_drv_map[i] =
21184799d485SKashyap D Desai 		    (void *)malloc(sc->drv_map_sz, M_MRSAS, M_NOWAIT);
21194799d485SKashyap D Desai 		/* Do Error handling */
21204799d485SKashyap D Desai 		if (!sc->ld_drv_map[i]) {
21214799d485SKashyap D Desai 			device_printf(sc->mrsas_dev, "Could not allocate memory for local map");
21224799d485SKashyap D Desai 
21234799d485SKashyap D Desai 			if (i == 1)
21244799d485SKashyap D Desai 				free(sc->ld_drv_map[0], M_MRSAS);
21258e727371SKashyap D Desai 			/* ABORT driver initialization */
21264799d485SKashyap D Desai 			goto ABORT;
21274799d485SKashyap D Desai 		}
21284799d485SKashyap D Desai 	}
21294799d485SKashyap D Desai 
21308e727371SKashyap D Desai 	for (int i = 0; i < 2; i++) {
21318e727371SKashyap D Desai 		if (bus_dma_tag_create(sc->mrsas_parent_tag,
21328e727371SKashyap D Desai 		    4, 0,
21338e727371SKashyap D Desai 		    BUS_SPACE_MAXADDR_32BIT,
21348e727371SKashyap D Desai 		    BUS_SPACE_MAXADDR,
21358e727371SKashyap D Desai 		    NULL, NULL,
21368e727371SKashyap D Desai 		    sc->max_map_sz,
21378e727371SKashyap D Desai 		    1,
21388e727371SKashyap D Desai 		    sc->max_map_sz,
21398e727371SKashyap D Desai 		    BUS_DMA_ALLOCNOW,
21408e727371SKashyap D Desai 		    NULL, NULL,
2141665484d8SDoug Ambrisko 		    &sc->raidmap_tag[i])) {
21424799d485SKashyap D Desai 			device_printf(sc->mrsas_dev,
21434799d485SKashyap D Desai 			    "Cannot allocate raid map tag.\n");
2144665484d8SDoug Ambrisko 			return (ENOMEM);
2145665484d8SDoug Ambrisko 		}
21464799d485SKashyap D Desai 		if (bus_dmamem_alloc(sc->raidmap_tag[i],
21474799d485SKashyap D Desai 		    (void **)&sc->raidmap_mem[i],
2148665484d8SDoug Ambrisko 		    BUS_DMA_NOWAIT, &sc->raidmap_dmamap[i])) {
21494799d485SKashyap D Desai 			device_printf(sc->mrsas_dev,
21504799d485SKashyap D Desai 			    "Cannot allocate raidmap memory.\n");
2151665484d8SDoug Ambrisko 			return (ENOMEM);
2152665484d8SDoug Ambrisko 		}
21534799d485SKashyap D Desai 		bzero(sc->raidmap_mem[i], sc->max_map_sz);
21544799d485SKashyap D Desai 
2155665484d8SDoug Ambrisko 		if (bus_dmamap_load(sc->raidmap_tag[i], sc->raidmap_dmamap[i],
21564799d485SKashyap D Desai 		    sc->raidmap_mem[i], sc->max_map_sz,
21574799d485SKashyap D Desai 		    mrsas_addr_cb, &sc->raidmap_phys_addr[i],
2158665484d8SDoug Ambrisko 		    BUS_DMA_NOWAIT)) {
2159665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "Cannot load raidmap memory.\n");
2160665484d8SDoug Ambrisko 			return (ENOMEM);
2161665484d8SDoug Ambrisko 		}
2162665484d8SDoug Ambrisko 		if (!sc->raidmap_mem[i]) {
21634799d485SKashyap D Desai 			device_printf(sc->mrsas_dev,
21644799d485SKashyap D Desai 			    "Cannot allocate memory for raid map.\n");
2165665484d8SDoug Ambrisko 			return (ENOMEM);
2166665484d8SDoug Ambrisko 		}
2167665484d8SDoug Ambrisko 	}
2168665484d8SDoug Ambrisko 
2169665484d8SDoug Ambrisko 	if (!mrsas_get_map_info(sc))
2170665484d8SDoug Ambrisko 		mrsas_sync_map_info(sc);
2171665484d8SDoug Ambrisko 
2172665484d8SDoug Ambrisko 	return (0);
21734799d485SKashyap D Desai 
21744799d485SKashyap D Desai ABORT:
21754799d485SKashyap D Desai 	return (1);
2176665484d8SDoug Ambrisko }
2177665484d8SDoug Ambrisko 
2178a688fcd0SKashyap D Desai /**
2179a688fcd0SKashyap D Desai  * megasas_setup_jbod_map -	setup jbod map for FP seq_number.
2180a688fcd0SKashyap D Desai  * @sc:				Adapter soft state
2181a688fcd0SKashyap D Desai  *
2182a688fcd0SKashyap D Desai  * Return 0 on success.
2183a688fcd0SKashyap D Desai  */
2184a688fcd0SKashyap D Desai void
2185a688fcd0SKashyap D Desai megasas_setup_jbod_map(struct mrsas_softc *sc)
2186a688fcd0SKashyap D Desai {
2187a688fcd0SKashyap D Desai 	int i;
2188a688fcd0SKashyap D Desai 	uint32_t pd_seq_map_sz;
2189a688fcd0SKashyap D Desai 
2190a688fcd0SKashyap D Desai 	pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) +
2191a688fcd0SKashyap D Desai 	    (sizeof(struct MR_PD_CFG_SEQ) * (MAX_PHYSICAL_DEVICES - 1));
2192a688fcd0SKashyap D Desai 
2193a688fcd0SKashyap D Desai 	if (!sc->ctrl_info->adapterOperations3.useSeqNumJbodFP) {
2194a688fcd0SKashyap D Desai 		sc->use_seqnum_jbod_fp = 0;
2195a688fcd0SKashyap D Desai 		return;
2196a688fcd0SKashyap D Desai 	}
2197a688fcd0SKashyap D Desai 	if (sc->jbodmap_mem[0])
2198a688fcd0SKashyap D Desai 		goto skip_alloc;
2199a688fcd0SKashyap D Desai 
2200a688fcd0SKashyap D Desai 	for (i = 0; i < 2; i++) {
2201a688fcd0SKashyap D Desai 		if (bus_dma_tag_create(sc->mrsas_parent_tag,
2202a688fcd0SKashyap D Desai 		    4, 0,
2203a688fcd0SKashyap D Desai 		    BUS_SPACE_MAXADDR_32BIT,
2204a688fcd0SKashyap D Desai 		    BUS_SPACE_MAXADDR,
2205a688fcd0SKashyap D Desai 		    NULL, NULL,
2206a688fcd0SKashyap D Desai 		    pd_seq_map_sz,
2207a688fcd0SKashyap D Desai 		    1,
2208a688fcd0SKashyap D Desai 		    pd_seq_map_sz,
2209a688fcd0SKashyap D Desai 		    BUS_DMA_ALLOCNOW,
2210a688fcd0SKashyap D Desai 		    NULL, NULL,
2211a688fcd0SKashyap D Desai 		    &sc->jbodmap_tag[i])) {
2212a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev,
2213a688fcd0SKashyap D Desai 			    "Cannot allocate jbod map tag.\n");
2214a688fcd0SKashyap D Desai 			return;
2215a688fcd0SKashyap D Desai 		}
2216a688fcd0SKashyap D Desai 		if (bus_dmamem_alloc(sc->jbodmap_tag[i],
2217a688fcd0SKashyap D Desai 		    (void **)&sc->jbodmap_mem[i],
2218a688fcd0SKashyap D Desai 		    BUS_DMA_NOWAIT, &sc->jbodmap_dmamap[i])) {
2219a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev,
2220a688fcd0SKashyap D Desai 			    "Cannot allocate jbod map memory.\n");
2221a688fcd0SKashyap D Desai 			return;
2222a688fcd0SKashyap D Desai 		}
2223a688fcd0SKashyap D Desai 		bzero(sc->jbodmap_mem[i], pd_seq_map_sz);
2224a688fcd0SKashyap D Desai 
2225a688fcd0SKashyap D Desai 		if (bus_dmamap_load(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i],
2226a688fcd0SKashyap D Desai 		    sc->jbodmap_mem[i], pd_seq_map_sz,
2227a688fcd0SKashyap D Desai 		    mrsas_addr_cb, &sc->jbodmap_phys_addr[i],
2228a688fcd0SKashyap D Desai 		    BUS_DMA_NOWAIT)) {
2229a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev, "Cannot load jbod map memory.\n");
2230a688fcd0SKashyap D Desai 			return;
2231a688fcd0SKashyap D Desai 		}
2232a688fcd0SKashyap D Desai 		if (!sc->jbodmap_mem[i]) {
2233a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev,
2234a688fcd0SKashyap D Desai 			    "Cannot allocate memory for jbod map.\n");
2235a688fcd0SKashyap D Desai 			sc->use_seqnum_jbod_fp = 0;
2236a688fcd0SKashyap D Desai 			return;
2237a688fcd0SKashyap D Desai 		}
2238a688fcd0SKashyap D Desai 	}
2239a688fcd0SKashyap D Desai 
2240a688fcd0SKashyap D Desai skip_alloc:
2241a688fcd0SKashyap D Desai 	if (!megasas_sync_pd_seq_num(sc, false) &&
2242a688fcd0SKashyap D Desai 	    !megasas_sync_pd_seq_num(sc, true))
2243a688fcd0SKashyap D Desai 		sc->use_seqnum_jbod_fp = 1;
2244a688fcd0SKashyap D Desai 	else
2245a688fcd0SKashyap D Desai 		sc->use_seqnum_jbod_fp = 0;
2246a688fcd0SKashyap D Desai 
2247a688fcd0SKashyap D Desai 	device_printf(sc->mrsas_dev, "Jbod map is supported\n");
2248a688fcd0SKashyap D Desai }
2249a688fcd0SKashyap D Desai 
22508e727371SKashyap D Desai /*
2251665484d8SDoug Ambrisko  * mrsas_init_fw:	Initialize Firmware
2252665484d8SDoug Ambrisko  * input:			Adapter soft state
2253665484d8SDoug Ambrisko  *
22548e727371SKashyap D Desai  * Calls transition_to_ready() to make sure Firmware is in operational state and
22558e727371SKashyap D Desai  * calls mrsas_init_adapter() to send IOC_INIT command to Firmware.  It
22568e727371SKashyap D Desai  * issues internal commands to get the controller info after the IOC_INIT
22578e727371SKashyap D Desai  * command response is received by Firmware.  Note:  code relating to
22588e727371SKashyap D Desai  * get_pdlist, get_ld_list and max_sectors are currently not being used, it
22598e727371SKashyap D Desai  * is left here as placeholder.
2260665484d8SDoug Ambrisko  */
22618e727371SKashyap D Desai static int
22628e727371SKashyap D Desai mrsas_init_fw(struct mrsas_softc *sc)
2263665484d8SDoug Ambrisko {
2264d18d1b47SKashyap D Desai 
2265d18d1b47SKashyap D Desai 	int ret, loop, ocr = 0;
2266665484d8SDoug Ambrisko 	u_int32_t max_sectors_1;
2267665484d8SDoug Ambrisko 	u_int32_t max_sectors_2;
2268665484d8SDoug Ambrisko 	u_int32_t tmp_sectors;
22694ad83576SKashyap D Desai 	u_int32_t scratch_pad_2, scratch_pad_3;
2270d18d1b47SKashyap D Desai 	int msix_enable = 0;
2271d18d1b47SKashyap D Desai 	int fw_msix_count = 0;
2272821df4b9SKashyap D Desai 	int i, j;
2273665484d8SDoug Ambrisko 
2274665484d8SDoug Ambrisko 	/* Make sure Firmware is ready */
2275665484d8SDoug Ambrisko 	ret = mrsas_transition_to_ready(sc, ocr);
2276665484d8SDoug Ambrisko 	if (ret != SUCCESS) {
2277665484d8SDoug Ambrisko 		return (ret);
2278665484d8SDoug Ambrisko 	}
22794ad83576SKashyap D Desai 	if (sc->is_ventura) {
22804ad83576SKashyap D Desai 		scratch_pad_3 = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad_3));
22814ad83576SKashyap D Desai #if VD_EXT_DEBUG
22824ad83576SKashyap D Desai 		device_printf(sc->mrsas_dev, "scratch_pad_3 0x%x\n", scratch_pad_3);
22834ad83576SKashyap D Desai #endif
22844ad83576SKashyap D Desai 		sc->maxRaidMapSize = ((scratch_pad_3 >>
22854ad83576SKashyap D Desai 		    MR_MAX_RAID_MAP_SIZE_OFFSET_SHIFT) &
22864ad83576SKashyap D Desai 		    MR_MAX_RAID_MAP_SIZE_MASK);
22874ad83576SKashyap D Desai 	}
2288d18d1b47SKashyap D Desai 	/* MSI-x index 0- reply post host index register */
2289d18d1b47SKashyap D Desai 	sc->msix_reg_offset[0] = MPI2_REPLY_POST_HOST_INDEX_OFFSET;
2290d18d1b47SKashyap D Desai 	/* Check if MSI-X is supported while in ready state */
2291d18d1b47SKashyap D Desai 	msix_enable = (mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)) & 0x4000000) >> 0x1a;
2292d18d1b47SKashyap D Desai 
2293d18d1b47SKashyap D Desai 	if (msix_enable) {
2294d18d1b47SKashyap D Desai 		scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
2295d18d1b47SKashyap D Desai 		    outbound_scratch_pad_2));
2296d18d1b47SKashyap D Desai 
2297d18d1b47SKashyap D Desai 		/* Check max MSI-X vectors */
2298d18d1b47SKashyap D Desai 		if (sc->device_id == MRSAS_TBOLT) {
2299d18d1b47SKashyap D Desai 			sc->msix_vectors = (scratch_pad_2
2300d18d1b47SKashyap D Desai 			    & MR_MAX_REPLY_QUEUES_OFFSET) + 1;
2301d18d1b47SKashyap D Desai 			fw_msix_count = sc->msix_vectors;
2302d18d1b47SKashyap D Desai 		} else {
2303d18d1b47SKashyap D Desai 			/* Invader/Fury supports 96 MSI-X vectors */
2304d18d1b47SKashyap D Desai 			sc->msix_vectors = ((scratch_pad_2
2305d18d1b47SKashyap D Desai 			    & MR_MAX_REPLY_QUEUES_EXT_OFFSET)
2306d18d1b47SKashyap D Desai 			    >> MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT) + 1;
2307d18d1b47SKashyap D Desai 			fw_msix_count = sc->msix_vectors;
2308d18d1b47SKashyap D Desai 
23097aade8bfSKashyap D Desai 			if ((sc->mrsas_gen3_ctrl && (sc->msix_vectors > 8)) ||
23107aade8bfSKashyap D Desai 				(sc->is_ventura && (sc->msix_vectors > 16)))
23117aade8bfSKashyap D Desai 				sc->msix_combined = true;
23127aade8bfSKashyap D Desai 			/*
23137aade8bfSKashyap D Desai 			 * Save 1-15 reply post index
23147aade8bfSKashyap D Desai 			 * address to local memory Index 0
23157aade8bfSKashyap D Desai 			 * is already saved from reg offset
23167aade8bfSKashyap D Desai 			 * MPI2_REPLY_POST_HOST_INDEX_OFFSET
23177aade8bfSKashyap D Desai 			 */
2318d18d1b47SKashyap D Desai 			for (loop = 1; loop < MR_MAX_MSIX_REG_ARRAY;
2319d18d1b47SKashyap D Desai 			    loop++) {
2320d18d1b47SKashyap D Desai 				sc->msix_reg_offset[loop] =
2321d18d1b47SKashyap D Desai 				    MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET +
2322d18d1b47SKashyap D Desai 				    (loop * 0x10);
2323d18d1b47SKashyap D Desai 			}
2324d18d1b47SKashyap D Desai 		}
2325d18d1b47SKashyap D Desai 
2326d18d1b47SKashyap D Desai 		/* Don't bother allocating more MSI-X vectors than cpus */
2327d18d1b47SKashyap D Desai 		sc->msix_vectors = min(sc->msix_vectors,
2328d18d1b47SKashyap D Desai 		    mp_ncpus);
2329d18d1b47SKashyap D Desai 
2330d18d1b47SKashyap D Desai 		/* Allocate MSI-x vectors */
2331d18d1b47SKashyap D Desai 		if (mrsas_allocate_msix(sc) == SUCCESS)
2332d18d1b47SKashyap D Desai 			sc->msix_enable = 1;
2333d18d1b47SKashyap D Desai 		else
2334d18d1b47SKashyap D Desai 			sc->msix_enable = 0;
2335d18d1b47SKashyap D Desai 
2336d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports <%d> MSIX vector,"
2337d18d1b47SKashyap D Desai 		    "Online CPU %d Current MSIX <%d>\n",
2338d18d1b47SKashyap D Desai 		    fw_msix_count, mp_ncpus, sc->msix_vectors);
2339d18d1b47SKashyap D Desai 	}
23407aade8bfSKashyap D Desai 	/*
23417aade8bfSKashyap D Desai      * MSI-X host index 0 is common for all adapter.
23427aade8bfSKashyap D Desai      * It is used for all MPT based Adapters.
23437aade8bfSKashyap D Desai 	 */
23447aade8bfSKashyap D Desai 	if (sc->msix_combined) {
23457aade8bfSKashyap D Desai 		sc->msix_reg_offset[0] =
23467aade8bfSKashyap D Desai 		    MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET;
23477aade8bfSKashyap D Desai 	}
2348665484d8SDoug Ambrisko 	if (mrsas_init_adapter(sc) != SUCCESS) {
2349665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Adapter initialize Fail.\n");
2350665484d8SDoug Ambrisko 		return (1);
2351665484d8SDoug Ambrisko 	}
2352*79b4460bSKashyap D Desai 
2353665484d8SDoug Ambrisko 	/* Allocate internal commands for pass-thru */
2354665484d8SDoug Ambrisko 	if (mrsas_alloc_mfi_cmds(sc) != SUCCESS) {
2355665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Allocate MFI cmd failed.\n");
2356665484d8SDoug Ambrisko 		return (1);
2357665484d8SDoug Ambrisko 	}
2358af51c29fSKashyap D Desai 	sc->ctrl_info = malloc(sizeof(struct mrsas_ctrl_info), M_MRSAS, M_NOWAIT);
2359af51c29fSKashyap D Desai 	if (!sc->ctrl_info) {
2360af51c29fSKashyap D Desai 		device_printf(sc->mrsas_dev, "Malloc for ctrl_info failed.\n");
2361af51c29fSKashyap D Desai 		return (1);
2362af51c29fSKashyap D Desai 	}
23634799d485SKashyap D Desai 	/*
23648e727371SKashyap D Desai 	 * Get the controller info from FW, so that the MAX VD support
23658e727371SKashyap D Desai 	 * availability can be decided.
23664799d485SKashyap D Desai 	 */
2367af51c29fSKashyap D Desai 	if (mrsas_get_ctrl_info(sc)) {
23684799d485SKashyap D Desai 		device_printf(sc->mrsas_dev, "Unable to get FW ctrl_info.\n");
2369af51c29fSKashyap D Desai 		return (1);
23704799d485SKashyap D Desai 	}
237177cf7df8SKashyap D Desai 	sc->secure_jbod_support =
2372af51c29fSKashyap D Desai 	    (u_int8_t)sc->ctrl_info->adapterOperations3.supportSecurityonJBOD;
237377cf7df8SKashyap D Desai 
237477cf7df8SKashyap D Desai 	if (sc->secure_jbod_support)
237577cf7df8SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports SED \n");
237677cf7df8SKashyap D Desai 
2377a688fcd0SKashyap D Desai 	if (sc->use_seqnum_jbod_fp)
2378a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports JBOD Map \n");
2379a688fcd0SKashyap D Desai 
2380c376f864SKashyap D Desai 	if (sc->support_morethan256jbod)
2381c376f864SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports JBOD Map Ext \n");
2382c376f864SKashyap D Desai 
2383665484d8SDoug Ambrisko 	if (mrsas_setup_raidmap(sc) != SUCCESS) {
2384a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev, "Error: RAID map setup FAILED !!! "
2385a688fcd0SKashyap D Desai 		    "There seems to be some problem in the controller\n"
2386a688fcd0SKashyap D Desai 		    "Please contact to the SUPPORT TEAM if the problem persists\n");
2387665484d8SDoug Ambrisko 	}
2388a688fcd0SKashyap D Desai 	megasas_setup_jbod_map(sc);
2389a688fcd0SKashyap D Desai 
2390*79b4460bSKashyap D Desai 
2391*79b4460bSKashyap D Desai 	memset(sc->target_list, 0,
2392*79b4460bSKashyap D Desai 		MRSAS_MAX_TM_TARGETS * sizeof(struct mrsas_target));
2393*79b4460bSKashyap D Desai 	for (i = 0; i < MRSAS_MAX_TM_TARGETS; i++)
2394*79b4460bSKashyap D Desai 		sc->target_list[i].target_id = 0xffff;
2395*79b4460bSKashyap D Desai 
2396665484d8SDoug Ambrisko 	/* For pass-thru, get PD/LD list and controller info */
23974799d485SKashyap D Desai 	memset(sc->pd_list, 0,
23984799d485SKashyap D Desai 	    MRSAS_MAX_PD * sizeof(struct mrsas_pd_list));
2399a688fcd0SKashyap D Desai 	if (mrsas_get_pd_list(sc) != SUCCESS) {
2400a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev, "Get PD list failed.\n");
2401a688fcd0SKashyap D Desai 		return (1);
2402a688fcd0SKashyap D Desai 	}
24034799d485SKashyap D Desai 	memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS);
2404a688fcd0SKashyap D Desai 	if (mrsas_get_ld_list(sc) != SUCCESS) {
2405a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev, "Get LD lsit failed.\n");
2406a688fcd0SKashyap D Desai 		return (1);
2407a688fcd0SKashyap D Desai 	}
2408821df4b9SKashyap D Desai 
2409821df4b9SKashyap D Desai 	if (sc->is_ventura && sc->drv_stream_detection) {
2410821df4b9SKashyap D Desai 		sc->streamDetectByLD = malloc(sizeof(PTR_LD_STREAM_DETECT) *
2411821df4b9SKashyap D Desai 						MAX_LOGICAL_DRIVES_EXT, M_MRSAS, M_NOWAIT);
2412821df4b9SKashyap D Desai 		if (!sc->streamDetectByLD) {
2413821df4b9SKashyap D Desai 			device_printf(sc->mrsas_dev,
2414821df4b9SKashyap D Desai 				"unable to allocate stream detection for pool of LDs\n");
2415821df4b9SKashyap D Desai 			return (1);
2416821df4b9SKashyap D Desai 		}
2417821df4b9SKashyap D Desai 		for (i = 0; i < MAX_LOGICAL_DRIVES_EXT; ++i) {
2418821df4b9SKashyap D Desai 			sc->streamDetectByLD[i] = malloc(sizeof(LD_STREAM_DETECT), M_MRSAS, M_NOWAIT);
2419821df4b9SKashyap D Desai 			if (!sc->streamDetectByLD[i]) {
2420821df4b9SKashyap D Desai 				device_printf(sc->mrsas_dev, "unable to allocate stream detect by LD\n");
2421821df4b9SKashyap D Desai 				for (j = 0; j < i; ++j)
2422821df4b9SKashyap D Desai 					free(sc->streamDetectByLD[j], M_MRSAS);
2423821df4b9SKashyap D Desai 				free(sc->streamDetectByLD, M_MRSAS);
2424821df4b9SKashyap D Desai 				sc->streamDetectByLD = NULL;
2425821df4b9SKashyap D Desai 				return (1);
2426821df4b9SKashyap D Desai 			}
2427821df4b9SKashyap D Desai 			memset(sc->streamDetectByLD[i], 0, sizeof(LD_STREAM_DETECT));
2428821df4b9SKashyap D Desai 			sc->streamDetectByLD[i]->mruBitMap = MR_STREAM_BITMAP;
2429821df4b9SKashyap D Desai 		}
2430821df4b9SKashyap D Desai 	}
2431821df4b9SKashyap D Desai 
2432665484d8SDoug Ambrisko 	/*
24338e727371SKashyap D Desai 	 * Compute the max allowed sectors per IO: The controller info has
24348e727371SKashyap D Desai 	 * two limits on max sectors. Driver should use the minimum of these
24358e727371SKashyap D Desai 	 * two.
2436665484d8SDoug Ambrisko 	 *
2437665484d8SDoug Ambrisko 	 * 1 << stripe_sz_ops.min = max sectors per strip
2438665484d8SDoug Ambrisko 	 *
24398e727371SKashyap D Desai 	 * Note that older firmwares ( < FW ver 30) didn't report information to
24408e727371SKashyap D Desai 	 * calculate max_sectors_1. So the number ended up as zero always.
2441665484d8SDoug Ambrisko 	 */
2442665484d8SDoug Ambrisko 	tmp_sectors = 0;
2443af51c29fSKashyap D Desai 	max_sectors_1 = (1 << sc->ctrl_info->stripe_sz_ops.min) *
2444af51c29fSKashyap D Desai 	    sc->ctrl_info->max_strips_per_io;
2445af51c29fSKashyap D Desai 	max_sectors_2 = sc->ctrl_info->max_request_size;
2446665484d8SDoug Ambrisko 	tmp_sectors = min(max_sectors_1, max_sectors_2);
24474799d485SKashyap D Desai 	sc->max_sectors_per_req = sc->max_num_sge * MRSAS_PAGE_SIZE / 512;
24484799d485SKashyap D Desai 
24494799d485SKashyap D Desai 	if (tmp_sectors && (sc->max_sectors_per_req > tmp_sectors))
24504799d485SKashyap D Desai 		sc->max_sectors_per_req = tmp_sectors;
24514799d485SKashyap D Desai 
2452665484d8SDoug Ambrisko 	sc->disableOnlineCtrlReset =
2453af51c29fSKashyap D Desai 	    sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset;
2454665484d8SDoug Ambrisko 	sc->UnevenSpanSupport =
2455af51c29fSKashyap D Desai 	    sc->ctrl_info->adapterOperations2.supportUnevenSpans;
2456665484d8SDoug Ambrisko 	if (sc->UnevenSpanSupport) {
24578e727371SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports: UnevenSpanSupport=%x\n\n",
2458665484d8SDoug Ambrisko 		    sc->UnevenSpanSupport);
24594799d485SKashyap D Desai 
2460665484d8SDoug Ambrisko 		if (MR_ValidateMapInfo(sc))
2461665484d8SDoug Ambrisko 			sc->fast_path_io = 1;
2462665484d8SDoug Ambrisko 		else
2463665484d8SDoug Ambrisko 			sc->fast_path_io = 0;
2464665484d8SDoug Ambrisko 	}
2465665484d8SDoug Ambrisko 	return (0);
2466665484d8SDoug Ambrisko }
2467665484d8SDoug Ambrisko 
24688e727371SKashyap D Desai /*
2469665484d8SDoug Ambrisko  * mrsas_init_adapter:	Initializes the adapter/controller
2470665484d8SDoug Ambrisko  * input:				Adapter soft state
2471665484d8SDoug Ambrisko  *
2472665484d8SDoug Ambrisko  * Prepares for the issuing of the IOC Init cmd to FW for initializing the
2473665484d8SDoug Ambrisko  * ROC/controller.  The FW register is read to determined the number of
2474665484d8SDoug Ambrisko  * commands that is supported.  All memory allocations for IO is based on
2475665484d8SDoug Ambrisko  * max_cmd.  Appropriate calculations are performed in this function.
2476665484d8SDoug Ambrisko  */
24778e727371SKashyap D Desai int
24788e727371SKashyap D Desai mrsas_init_adapter(struct mrsas_softc *sc)
2479665484d8SDoug Ambrisko {
2480665484d8SDoug Ambrisko 	uint32_t status;
24812a1d3bcdSKashyap D Desai 	u_int32_t scratch_pad_2;
2482665484d8SDoug Ambrisko 	int ret;
2483d18d1b47SKashyap D Desai 	int i = 0;
2484665484d8SDoug Ambrisko 
2485665484d8SDoug Ambrisko 	/* Read FW status register */
2486665484d8SDoug Ambrisko 	status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad));
2487665484d8SDoug Ambrisko 
2488665484d8SDoug Ambrisko 	sc->max_fw_cmds = status & MRSAS_FWSTATE_MAXCMD_MASK;
2489665484d8SDoug Ambrisko 
2490665484d8SDoug Ambrisko 	/* Decrement the max supported by 1, to correlate with FW */
2491665484d8SDoug Ambrisko 	sc->max_fw_cmds = sc->max_fw_cmds - 1;
24922a1d3bcdSKashyap D Desai 	sc->max_scsi_cmds = sc->max_fw_cmds -
24932a1d3bcdSKashyap D Desai 	    (MRSAS_FUSION_INT_CMDS + MRSAS_MAX_IOCTL_CMDS);
2494665484d8SDoug Ambrisko 
2495665484d8SDoug Ambrisko 	/* Determine allocation size of command frames */
24962a1d3bcdSKashyap D Desai 	sc->reply_q_depth = ((sc->max_fw_cmds + 1 + 15) / 16 * 16) * 2;
24972a1d3bcdSKashyap D Desai 	sc->request_alloc_sz = sizeof(MRSAS_REQUEST_DESCRIPTOR_UNION) * sc->max_fw_cmds;
2498665484d8SDoug Ambrisko 	sc->reply_alloc_sz = sizeof(MPI2_REPLY_DESCRIPTORS_UNION) * (sc->reply_q_depth);
24992a1d3bcdSKashyap D Desai 	sc->io_frames_alloc_sz = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE +
25002a1d3bcdSKashyap D Desai 	    (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * (sc->max_fw_cmds + 1));
25013a3fc6cbSKashyap D Desai 	scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
25023a3fc6cbSKashyap D Desai 	    outbound_scratch_pad_2));
25033a3fc6cbSKashyap D Desai 	/*
25043a3fc6cbSKashyap D Desai 	 * If scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK is set,
25053a3fc6cbSKashyap D Desai 	 * Firmware support extended IO chain frame which is 4 time more
25063a3fc6cbSKashyap D Desai 	 * than legacy Firmware. Legacy Firmware - Frame size is (8 * 128) =
25073a3fc6cbSKashyap D Desai 	 * 1K 1M IO Firmware  - Frame size is (8 * 128 * 4)  = 4K
25083a3fc6cbSKashyap D Desai 	 */
25093a3fc6cbSKashyap D Desai 	if (scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK)
25103a3fc6cbSKashyap D Desai 		sc->max_chain_frame_sz =
25113a3fc6cbSKashyap D Desai 		    ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5)
25123a3fc6cbSKashyap D Desai 		    * MEGASAS_1MB_IO;
25133a3fc6cbSKashyap D Desai 	else
25143a3fc6cbSKashyap D Desai 		sc->max_chain_frame_sz =
25153a3fc6cbSKashyap D Desai 		    ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5)
25163a3fc6cbSKashyap D Desai 		    * MEGASAS_256K_IO;
25173a3fc6cbSKashyap D Desai 
25182a1d3bcdSKashyap D Desai 	sc->chain_frames_alloc_sz = sc->max_chain_frame_sz * sc->max_fw_cmds;
2519665484d8SDoug Ambrisko 	sc->max_sge_in_main_msg = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE -
2520665484d8SDoug Ambrisko 	    offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL)) / 16;
2521665484d8SDoug Ambrisko 
25223a3fc6cbSKashyap D Desai 	sc->max_sge_in_chain = sc->max_chain_frame_sz / sizeof(MPI2_SGE_IO_UNION);
2523665484d8SDoug Ambrisko 	sc->max_num_sge = sc->max_sge_in_main_msg + sc->max_sge_in_chain - 2;
2524665484d8SDoug Ambrisko 
25252a1d3bcdSKashyap D Desai 	mrsas_dprint(sc, MRSAS_INFO,
25262a1d3bcdSKashyap D Desai 	    "max sge: 0x%x, max chain frame size: 0x%x, "
25272a1d3bcdSKashyap D Desai 	    "max fw cmd: 0x%x\n", sc->max_num_sge,
25282a1d3bcdSKashyap D Desai 	    sc->max_chain_frame_sz, sc->max_fw_cmds);
25293a3fc6cbSKashyap D Desai 
2530665484d8SDoug Ambrisko 	/* Used for pass thru MFI frame (DCMD) */
2531665484d8SDoug Ambrisko 	sc->chain_offset_mfi_pthru = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 16;
2532665484d8SDoug Ambrisko 
2533665484d8SDoug Ambrisko 	sc->chain_offset_io_request = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE -
2534665484d8SDoug Ambrisko 	    sizeof(MPI2_SGE_IO_UNION)) / 16;
2535665484d8SDoug Ambrisko 
2536d18d1b47SKashyap D Desai 	int count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
25378e727371SKashyap D Desai 
2538d18d1b47SKashyap D Desai 	for (i = 0; i < count; i++)
2539d18d1b47SKashyap D Desai 		sc->last_reply_idx[i] = 0;
2540665484d8SDoug Ambrisko 
2541665484d8SDoug Ambrisko 	ret = mrsas_alloc_mem(sc);
2542665484d8SDoug Ambrisko 	if (ret != SUCCESS)
2543665484d8SDoug Ambrisko 		return (ret);
2544665484d8SDoug Ambrisko 
2545665484d8SDoug Ambrisko 	ret = mrsas_alloc_mpt_cmds(sc);
2546665484d8SDoug Ambrisko 	if (ret != SUCCESS)
2547665484d8SDoug Ambrisko 		return (ret);
2548665484d8SDoug Ambrisko 
2549665484d8SDoug Ambrisko 	ret = mrsas_ioc_init(sc);
2550665484d8SDoug Ambrisko 	if (ret != SUCCESS)
2551665484d8SDoug Ambrisko 		return (ret);
2552665484d8SDoug Ambrisko 
2553665484d8SDoug Ambrisko 	return (0);
2554665484d8SDoug Ambrisko }
2555665484d8SDoug Ambrisko 
25568e727371SKashyap D Desai /*
2557665484d8SDoug Ambrisko  * mrsas_alloc_ioc_cmd:	Allocates memory for IOC Init command
2558665484d8SDoug Ambrisko  * input:				Adapter soft state
2559665484d8SDoug Ambrisko  *
2560665484d8SDoug Ambrisko  * Allocates for the IOC Init cmd to FW to initialize the ROC/controller.
2561665484d8SDoug Ambrisko  */
25628e727371SKashyap D Desai int
25638e727371SKashyap D Desai mrsas_alloc_ioc_cmd(struct mrsas_softc *sc)
2564665484d8SDoug Ambrisko {
2565665484d8SDoug Ambrisko 	int ioc_init_size;
2566665484d8SDoug Ambrisko 
2567665484d8SDoug Ambrisko 	/* Allocate IOC INIT command */
2568665484d8SDoug Ambrisko 	ioc_init_size = 1024 + sizeof(MPI2_IOC_INIT_REQUEST);
25698e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
25708e727371SKashyap D Desai 	    1, 0,
25718e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
25728e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
25738e727371SKashyap D Desai 	    NULL, NULL,
25748e727371SKashyap D Desai 	    ioc_init_size,
25758e727371SKashyap D Desai 	    1,
25768e727371SKashyap D Desai 	    ioc_init_size,
25778e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
25788e727371SKashyap D Desai 	    NULL, NULL,
2579665484d8SDoug Ambrisko 	    &sc->ioc_init_tag)) {
2580665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate ioc init tag\n");
2581665484d8SDoug Ambrisko 		return (ENOMEM);
2582665484d8SDoug Ambrisko 	}
2583665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->ioc_init_tag, (void **)&sc->ioc_init_mem,
2584665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->ioc_init_dmamap)) {
2585665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate ioc init cmd mem\n");
2586665484d8SDoug Ambrisko 		return (ENOMEM);
2587665484d8SDoug Ambrisko 	}
2588665484d8SDoug Ambrisko 	bzero(sc->ioc_init_mem, ioc_init_size);
2589665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->ioc_init_tag, sc->ioc_init_dmamap,
2590665484d8SDoug Ambrisko 	    sc->ioc_init_mem, ioc_init_size, mrsas_addr_cb,
2591665484d8SDoug Ambrisko 	    &sc->ioc_init_phys_mem, BUS_DMA_NOWAIT)) {
2592665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load ioc init cmd mem\n");
2593665484d8SDoug Ambrisko 		return (ENOMEM);
2594665484d8SDoug Ambrisko 	}
2595665484d8SDoug Ambrisko 	return (0);
2596665484d8SDoug Ambrisko }
2597665484d8SDoug Ambrisko 
25988e727371SKashyap D Desai /*
2599665484d8SDoug Ambrisko  * mrsas_free_ioc_cmd:	Allocates memory for IOC Init command
2600665484d8SDoug Ambrisko  * input:				Adapter soft state
2601665484d8SDoug Ambrisko  *
2602665484d8SDoug Ambrisko  * Deallocates memory of the IOC Init cmd.
2603665484d8SDoug Ambrisko  */
26048e727371SKashyap D Desai void
26058e727371SKashyap D Desai mrsas_free_ioc_cmd(struct mrsas_softc *sc)
2606665484d8SDoug Ambrisko {
2607665484d8SDoug Ambrisko 	if (sc->ioc_init_phys_mem)
2608665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->ioc_init_tag, sc->ioc_init_dmamap);
2609665484d8SDoug Ambrisko 	if (sc->ioc_init_mem != NULL)
2610665484d8SDoug Ambrisko 		bus_dmamem_free(sc->ioc_init_tag, sc->ioc_init_mem, sc->ioc_init_dmamap);
2611665484d8SDoug Ambrisko 	if (sc->ioc_init_tag != NULL)
2612665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->ioc_init_tag);
2613665484d8SDoug Ambrisko }
2614665484d8SDoug Ambrisko 
26158e727371SKashyap D Desai /*
2616665484d8SDoug Ambrisko  * mrsas_ioc_init:	Sends IOC Init command to FW
2617665484d8SDoug Ambrisko  * input:			Adapter soft state
2618665484d8SDoug Ambrisko  *
2619665484d8SDoug Ambrisko  * Issues the IOC Init cmd to FW to initialize the ROC/controller.
2620665484d8SDoug Ambrisko  */
26218e727371SKashyap D Desai int
26228e727371SKashyap D Desai mrsas_ioc_init(struct mrsas_softc *sc)
2623665484d8SDoug Ambrisko {
2624665484d8SDoug Ambrisko 	struct mrsas_init_frame *init_frame;
2625665484d8SDoug Ambrisko 	pMpi2IOCInitRequest_t IOCInitMsg;
2626665484d8SDoug Ambrisko 	MRSAS_REQUEST_DESCRIPTOR_UNION req_desc;
2627665484d8SDoug Ambrisko 	u_int8_t max_wait = MRSAS_IOC_INIT_WAIT_TIME;
2628665484d8SDoug Ambrisko 	bus_addr_t phys_addr;
2629665484d8SDoug Ambrisko 	int i, retcode = 0;
2630d993dd83SKashyap D Desai 	u_int32_t scratch_pad_2;
2631665484d8SDoug Ambrisko 
2632665484d8SDoug Ambrisko 	/* Allocate memory for the IOC INIT command */
2633665484d8SDoug Ambrisko 	if (mrsas_alloc_ioc_cmd(sc)) {
2634665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate IOC command.\n");
2635665484d8SDoug Ambrisko 		return (1);
2636665484d8SDoug Ambrisko 	}
2637d993dd83SKashyap D Desai 
2638d993dd83SKashyap D Desai 	if (!sc->block_sync_cache) {
2639d993dd83SKashyap D Desai 		scratch_pad_2 = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
2640d993dd83SKashyap D Desai 		    outbound_scratch_pad_2));
2641d993dd83SKashyap D Desai 		sc->fw_sync_cache_support = (scratch_pad_2 &
2642d993dd83SKashyap D Desai 		    MR_CAN_HANDLE_SYNC_CACHE_OFFSET) ? 1 : 0;
2643d993dd83SKashyap D Desai 	}
2644d993dd83SKashyap D Desai 
2645665484d8SDoug Ambrisko 	IOCInitMsg = (pMpi2IOCInitRequest_t)(((char *)sc->ioc_init_mem) + 1024);
2646665484d8SDoug Ambrisko 	IOCInitMsg->Function = MPI2_FUNCTION_IOC_INIT;
2647665484d8SDoug Ambrisko 	IOCInitMsg->WhoInit = MPI2_WHOINIT_HOST_DRIVER;
2648665484d8SDoug Ambrisko 	IOCInitMsg->MsgVersion = MPI2_VERSION;
2649665484d8SDoug Ambrisko 	IOCInitMsg->HeaderVersion = MPI2_HEADER_VERSION;
2650665484d8SDoug Ambrisko 	IOCInitMsg->SystemRequestFrameSize = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE / 4;
2651665484d8SDoug Ambrisko 	IOCInitMsg->ReplyDescriptorPostQueueDepth = sc->reply_q_depth;
2652665484d8SDoug Ambrisko 	IOCInitMsg->ReplyDescriptorPostQueueAddress = sc->reply_desc_phys_addr;
2653665484d8SDoug Ambrisko 	IOCInitMsg->SystemRequestFrameBaseAddress = sc->io_request_phys_addr;
2654d18d1b47SKashyap D Desai 	IOCInitMsg->HostMSIxVectors = (sc->msix_vectors > 0 ? sc->msix_vectors : 0);
2655665484d8SDoug Ambrisko 
2656665484d8SDoug Ambrisko 	init_frame = (struct mrsas_init_frame *)sc->ioc_init_mem;
2657665484d8SDoug Ambrisko 	init_frame->cmd = MFI_CMD_INIT;
2658665484d8SDoug Ambrisko 	init_frame->cmd_status = 0xFF;
2659665484d8SDoug Ambrisko 	init_frame->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE;
2660665484d8SDoug Ambrisko 
2661d18d1b47SKashyap D Desai 	/* driver support Extended MSIX */
26627aade8bfSKashyap D Desai 	if (sc->mrsas_gen3_ctrl || sc->is_ventura) {
2663d18d1b47SKashyap D Desai 		init_frame->driver_operations.
2664d18d1b47SKashyap D Desai 		    mfi_capabilities.support_additional_msix = 1;
2665d18d1b47SKashyap D Desai 	}
2666665484d8SDoug Ambrisko 	if (sc->verbuf_mem) {
2667665484d8SDoug Ambrisko 		snprintf((char *)sc->verbuf_mem, strlen(MRSAS_VERSION) + 2, "%s\n",
2668665484d8SDoug Ambrisko 		    MRSAS_VERSION);
2669665484d8SDoug Ambrisko 		init_frame->driver_ver_lo = (bus_addr_t)sc->verbuf_phys_addr;
2670665484d8SDoug Ambrisko 		init_frame->driver_ver_hi = 0;
2671665484d8SDoug Ambrisko 	}
267216dc2814SKashyap D Desai 	init_frame->driver_operations.mfi_capabilities.support_ndrive_r1_lb = 1;
26734799d485SKashyap D Desai 	init_frame->driver_operations.mfi_capabilities.support_max_255lds = 1;
267477cf7df8SKashyap D Desai 	init_frame->driver_operations.mfi_capabilities.security_protocol_cmds_fw = 1;
26753a3fc6cbSKashyap D Desai 	if (sc->max_chain_frame_sz > MEGASAS_CHAIN_FRAME_SZ_MIN)
26763a3fc6cbSKashyap D Desai 		init_frame->driver_operations.mfi_capabilities.support_ext_io_size = 1;
2677665484d8SDoug Ambrisko 	phys_addr = (bus_addr_t)sc->ioc_init_phys_mem + 1024;
2678665484d8SDoug Ambrisko 	init_frame->queue_info_new_phys_addr_lo = phys_addr;
2679665484d8SDoug Ambrisko 	init_frame->data_xfer_len = sizeof(Mpi2IOCInitRequest_t);
2680665484d8SDoug Ambrisko 
2681665484d8SDoug Ambrisko 	req_desc.addr.Words = (bus_addr_t)sc->ioc_init_phys_mem;
2682665484d8SDoug Ambrisko 	req_desc.MFAIo.RequestFlags =
2683665484d8SDoug Ambrisko 	    (MRSAS_REQ_DESCRIPT_FLAGS_MFA << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT);
2684665484d8SDoug Ambrisko 
2685665484d8SDoug Ambrisko 	mrsas_disable_intr(sc);
2686665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_OCR, "Issuing IOC INIT command to FW.\n");
2687665484d8SDoug Ambrisko 	mrsas_fire_cmd(sc, req_desc.addr.u.low, req_desc.addr.u.high);
2688665484d8SDoug Ambrisko 
2689665484d8SDoug Ambrisko 	/*
2690665484d8SDoug Ambrisko 	 * Poll response timer to wait for Firmware response.  While this
2691665484d8SDoug Ambrisko 	 * timer with the DELAY call could block CPU, the time interval for
2692665484d8SDoug Ambrisko 	 * this is only 1 millisecond.
2693665484d8SDoug Ambrisko 	 */
2694665484d8SDoug Ambrisko 	if (init_frame->cmd_status == 0xFF) {
2695665484d8SDoug Ambrisko 		for (i = 0; i < (max_wait * 1000); i++) {
2696665484d8SDoug Ambrisko 			if (init_frame->cmd_status == 0xFF)
2697665484d8SDoug Ambrisko 				DELAY(1000);
2698665484d8SDoug Ambrisko 			else
2699665484d8SDoug Ambrisko 				break;
2700665484d8SDoug Ambrisko 		}
2701665484d8SDoug Ambrisko 	}
2702665484d8SDoug Ambrisko 	if (init_frame->cmd_status == 0)
2703665484d8SDoug Ambrisko 		mrsas_dprint(sc, MRSAS_OCR,
2704665484d8SDoug Ambrisko 		    "IOC INIT response received from FW.\n");
27058e727371SKashyap D Desai 	else {
2706665484d8SDoug Ambrisko 		if (init_frame->cmd_status == 0xFF)
2707665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "IOC Init timed out after %d seconds.\n", max_wait);
2708665484d8SDoug Ambrisko 		else
2709665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "IOC Init failed, status = 0x%x\n", init_frame->cmd_status);
2710665484d8SDoug Ambrisko 		retcode = 1;
2711665484d8SDoug Ambrisko 	}
2712665484d8SDoug Ambrisko 
2713665484d8SDoug Ambrisko 	mrsas_free_ioc_cmd(sc);
2714665484d8SDoug Ambrisko 	return (retcode);
2715665484d8SDoug Ambrisko }
2716665484d8SDoug Ambrisko 
27178e727371SKashyap D Desai /*
2718665484d8SDoug Ambrisko  * mrsas_alloc_mpt_cmds:	Allocates the command packets
2719665484d8SDoug Ambrisko  * input:					Adapter instance soft state
2720665484d8SDoug Ambrisko  *
2721665484d8SDoug Ambrisko  * This function allocates the internal commands for IOs. Each command that is
27228e727371SKashyap D Desai  * issued to FW is wrapped in a local data structure called mrsas_mpt_cmd. An
27238e727371SKashyap D Desai  * array is allocated with mrsas_mpt_cmd context.  The free commands are
2724665484d8SDoug Ambrisko  * maintained in a linked list (cmd pool). SMID value range is from 1 to
2725665484d8SDoug Ambrisko  * max_fw_cmds.
2726665484d8SDoug Ambrisko  */
27278e727371SKashyap D Desai int
27288e727371SKashyap D Desai mrsas_alloc_mpt_cmds(struct mrsas_softc *sc)
2729665484d8SDoug Ambrisko {
2730665484d8SDoug Ambrisko 	int i, j;
27312a1d3bcdSKashyap D Desai 	u_int32_t max_fw_cmds, count;
2732665484d8SDoug Ambrisko 	struct mrsas_mpt_cmd *cmd;
2733665484d8SDoug Ambrisko 	pMpi2ReplyDescriptorsUnion_t reply_desc;
2734665484d8SDoug Ambrisko 	u_int32_t offset, chain_offset, sense_offset;
2735665484d8SDoug Ambrisko 	bus_addr_t io_req_base_phys, chain_frame_base_phys, sense_base_phys;
2736665484d8SDoug Ambrisko 	u_int8_t *io_req_base, *chain_frame_base, *sense_base;
2737665484d8SDoug Ambrisko 
27382a1d3bcdSKashyap D Desai 	max_fw_cmds = sc->max_fw_cmds;
2739665484d8SDoug Ambrisko 
2740665484d8SDoug Ambrisko 	sc->req_desc = malloc(sc->request_alloc_sz, M_MRSAS, M_NOWAIT);
2741665484d8SDoug Ambrisko 	if (!sc->req_desc) {
2742665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Out of memory, cannot alloc req desc\n");
2743665484d8SDoug Ambrisko 		return (ENOMEM);
2744665484d8SDoug Ambrisko 	}
2745665484d8SDoug Ambrisko 	memset(sc->req_desc, 0, sc->request_alloc_sz);
2746665484d8SDoug Ambrisko 
2747665484d8SDoug Ambrisko 	/*
27488e727371SKashyap D Desai 	 * sc->mpt_cmd_list is an array of struct mrsas_mpt_cmd pointers.
27498e727371SKashyap D Desai 	 * Allocate the dynamic array first and then allocate individual
27508e727371SKashyap D Desai 	 * commands.
2751665484d8SDoug Ambrisko 	 */
27522a1d3bcdSKashyap D Desai 	sc->mpt_cmd_list = malloc(sizeof(struct mrsas_mpt_cmd *) * max_fw_cmds,
27532a1d3bcdSKashyap D Desai 	    M_MRSAS, M_NOWAIT);
2754665484d8SDoug Ambrisko 	if (!sc->mpt_cmd_list) {
2755665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc memory for mpt_cmd_list.\n");
2756665484d8SDoug Ambrisko 		return (ENOMEM);
2757665484d8SDoug Ambrisko 	}
27582a1d3bcdSKashyap D Desai 	memset(sc->mpt_cmd_list, 0, sizeof(struct mrsas_mpt_cmd *) * max_fw_cmds);
27592a1d3bcdSKashyap D Desai 	for (i = 0; i < max_fw_cmds; i++) {
2760665484d8SDoug Ambrisko 		sc->mpt_cmd_list[i] = malloc(sizeof(struct mrsas_mpt_cmd),
2761665484d8SDoug Ambrisko 		    M_MRSAS, M_NOWAIT);
2762665484d8SDoug Ambrisko 		if (!sc->mpt_cmd_list[i]) {
2763665484d8SDoug Ambrisko 			for (j = 0; j < i; j++)
2764665484d8SDoug Ambrisko 				free(sc->mpt_cmd_list[j], M_MRSAS);
2765665484d8SDoug Ambrisko 			free(sc->mpt_cmd_list, M_MRSAS);
2766665484d8SDoug Ambrisko 			sc->mpt_cmd_list = NULL;
2767665484d8SDoug Ambrisko 			return (ENOMEM);
2768665484d8SDoug Ambrisko 		}
2769665484d8SDoug Ambrisko 	}
2770665484d8SDoug Ambrisko 
2771665484d8SDoug Ambrisko 	io_req_base = (u_int8_t *)sc->io_request_mem + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE;
2772665484d8SDoug Ambrisko 	io_req_base_phys = (bus_addr_t)sc->io_request_phys_addr + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE;
2773665484d8SDoug Ambrisko 	chain_frame_base = (u_int8_t *)sc->chain_frame_mem;
2774665484d8SDoug Ambrisko 	chain_frame_base_phys = (bus_addr_t)sc->chain_frame_phys_addr;
2775665484d8SDoug Ambrisko 	sense_base = (u_int8_t *)sc->sense_mem;
2776665484d8SDoug Ambrisko 	sense_base_phys = (bus_addr_t)sc->sense_phys_addr;
27772a1d3bcdSKashyap D Desai 	for (i = 0; i < max_fw_cmds; i++) {
2778665484d8SDoug Ambrisko 		cmd = sc->mpt_cmd_list[i];
2779665484d8SDoug Ambrisko 		offset = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * i;
27803a3fc6cbSKashyap D Desai 		chain_offset = sc->max_chain_frame_sz * i;
2781665484d8SDoug Ambrisko 		sense_offset = MRSAS_SENSE_LEN * i;
2782665484d8SDoug Ambrisko 		memset(cmd, 0, sizeof(struct mrsas_mpt_cmd));
2783665484d8SDoug Ambrisko 		cmd->index = i + 1;
2784665484d8SDoug Ambrisko 		cmd->ccb_ptr = NULL;
27852a1d3bcdSKashyap D Desai 		cmd->r1_alt_dev_handle = MR_DEVHANDLE_INVALID;
27868bb601acSKashyap D Desai 		callout_init_mtx(&cmd->cm_callout, &sc->sim_lock, 0);
2787665484d8SDoug Ambrisko 		cmd->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX;
2788665484d8SDoug Ambrisko 		cmd->sc = sc;
2789665484d8SDoug Ambrisko 		cmd->io_request = (MRSAS_RAID_SCSI_IO_REQUEST *) (io_req_base + offset);
2790665484d8SDoug Ambrisko 		memset(cmd->io_request, 0, sizeof(MRSAS_RAID_SCSI_IO_REQUEST));
2791665484d8SDoug Ambrisko 		cmd->io_request_phys_addr = io_req_base_phys + offset;
2792665484d8SDoug Ambrisko 		cmd->chain_frame = (MPI2_SGE_IO_UNION *) (chain_frame_base + chain_offset);
2793665484d8SDoug Ambrisko 		cmd->chain_frame_phys_addr = chain_frame_base_phys + chain_offset;
2794665484d8SDoug Ambrisko 		cmd->sense = sense_base + sense_offset;
2795665484d8SDoug Ambrisko 		cmd->sense_phys_addr = sense_base_phys + sense_offset;
2796665484d8SDoug Ambrisko 		if (bus_dmamap_create(sc->data_tag, 0, &cmd->data_dmamap)) {
2797665484d8SDoug Ambrisko 			return (FAIL);
2798665484d8SDoug Ambrisko 		}
2799665484d8SDoug Ambrisko 		TAILQ_INSERT_TAIL(&(sc->mrsas_mpt_cmd_list_head), cmd, next);
2800665484d8SDoug Ambrisko 	}
2801665484d8SDoug Ambrisko 
2802665484d8SDoug Ambrisko 	/* Initialize reply descriptor array to 0xFFFFFFFF */
2803665484d8SDoug Ambrisko 	reply_desc = sc->reply_desc_mem;
2804d18d1b47SKashyap D Desai 	count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
2805d18d1b47SKashyap D Desai 	for (i = 0; i < sc->reply_q_depth * count; i++, reply_desc++) {
2806665484d8SDoug Ambrisko 		reply_desc->Words = MRSAS_ULONG_MAX;
2807665484d8SDoug Ambrisko 	}
2808665484d8SDoug Ambrisko 	return (0);
2809665484d8SDoug Ambrisko }
2810665484d8SDoug Ambrisko 
28118e727371SKashyap D Desai /*
2812665484d8SDoug Ambrisko  * mrsas_fire_cmd:	Sends command to FW
2813665484d8SDoug Ambrisko  * input:			Adapter softstate
2814665484d8SDoug Ambrisko  * 					request descriptor address low
2815665484d8SDoug Ambrisko  * 					request descriptor address high
2816665484d8SDoug Ambrisko  *
2817665484d8SDoug Ambrisko  * This functions fires the command to Firmware by writing to the
2818665484d8SDoug Ambrisko  * inbound_low_queue_port and inbound_high_queue_port.
2819665484d8SDoug Ambrisko  */
28208e727371SKashyap D Desai void
28218e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo,
2822665484d8SDoug Ambrisko     u_int32_t req_desc_hi)
2823665484d8SDoug Ambrisko {
2824665484d8SDoug Ambrisko 	mtx_lock(&sc->pci_lock);
2825665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_low_queue_port),
2826665484d8SDoug Ambrisko 	    req_desc_lo);
2827665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_high_queue_port),
2828665484d8SDoug Ambrisko 	    req_desc_hi);
2829665484d8SDoug Ambrisko 	mtx_unlock(&sc->pci_lock);
2830665484d8SDoug Ambrisko }
2831665484d8SDoug Ambrisko 
28328e727371SKashyap D Desai /*
28338e727371SKashyap D Desai  * mrsas_transition_to_ready:  Move FW to Ready state input:
28348e727371SKashyap D Desai  * Adapter instance soft state
2835665484d8SDoug Ambrisko  *
28368e727371SKashyap D Desai  * During the initialization, FW passes can potentially be in any one of several
28378e727371SKashyap D Desai  * possible states. If the FW in operational, waiting-for-handshake states,
28388e727371SKashyap D Desai  * driver must take steps to bring it to ready state. Otherwise, it has to
28398e727371SKashyap D Desai  * wait for the ready state.
2840665484d8SDoug Ambrisko  */
28418e727371SKashyap D Desai int
28428e727371SKashyap D Desai mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr)
2843665484d8SDoug Ambrisko {
2844665484d8SDoug Ambrisko 	int i;
2845665484d8SDoug Ambrisko 	u_int8_t max_wait;
2846665484d8SDoug Ambrisko 	u_int32_t val, fw_state;
2847665484d8SDoug Ambrisko 	u_int32_t cur_state;
2848665484d8SDoug Ambrisko 	u_int32_t abs_state, curr_abs_state;
2849665484d8SDoug Ambrisko 
2850665484d8SDoug Ambrisko 	val = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad));
2851665484d8SDoug Ambrisko 	fw_state = val & MFI_STATE_MASK;
2852665484d8SDoug Ambrisko 	max_wait = MRSAS_RESET_WAIT_TIME;
2853665484d8SDoug Ambrisko 
2854665484d8SDoug Ambrisko 	if (fw_state != MFI_STATE_READY)
2855665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Waiting for FW to come to ready state\n");
2856665484d8SDoug Ambrisko 
2857665484d8SDoug Ambrisko 	while (fw_state != MFI_STATE_READY) {
2858665484d8SDoug Ambrisko 		abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_scratch_pad));
2859665484d8SDoug Ambrisko 		switch (fw_state) {
2860665484d8SDoug Ambrisko 		case MFI_STATE_FAULT:
2861665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "FW is in FAULT state!!\n");
2862665484d8SDoug Ambrisko 			if (ocr) {
2863665484d8SDoug Ambrisko 				cur_state = MFI_STATE_FAULT;
2864665484d8SDoug Ambrisko 				break;
28658e727371SKashyap D Desai 			} else
2866665484d8SDoug Ambrisko 				return -ENODEV;
2867665484d8SDoug Ambrisko 		case MFI_STATE_WAIT_HANDSHAKE:
2868665484d8SDoug Ambrisko 			/* Set the CLR bit in inbound doorbell */
2869665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell),
2870665484d8SDoug Ambrisko 			    MFI_INIT_CLEAR_HANDSHAKE | MFI_INIT_HOTPLUG);
2871665484d8SDoug Ambrisko 			cur_state = MFI_STATE_WAIT_HANDSHAKE;
2872665484d8SDoug Ambrisko 			break;
2873665484d8SDoug Ambrisko 		case MFI_STATE_BOOT_MESSAGE_PENDING:
2874665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell),
2875665484d8SDoug Ambrisko 			    MFI_INIT_HOTPLUG);
2876665484d8SDoug Ambrisko 			cur_state = MFI_STATE_BOOT_MESSAGE_PENDING;
2877665484d8SDoug Ambrisko 			break;
2878665484d8SDoug Ambrisko 		case MFI_STATE_OPERATIONAL:
28798e727371SKashyap D Desai 			/*
28808e727371SKashyap D Desai 			 * Bring it to READY state; assuming max wait 10
28818e727371SKashyap D Desai 			 * secs
28828e727371SKashyap D Desai 			 */
2883665484d8SDoug Ambrisko 			mrsas_disable_intr(sc);
2884665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), MFI_RESET_FLAGS);
2885665484d8SDoug Ambrisko 			for (i = 0; i < max_wait * 1000; i++) {
2886665484d8SDoug Ambrisko 				if (mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell)) & 1)
2887665484d8SDoug Ambrisko 					DELAY(1000);
2888665484d8SDoug Ambrisko 				else
2889665484d8SDoug Ambrisko 					break;
2890665484d8SDoug Ambrisko 			}
2891665484d8SDoug Ambrisko 			cur_state = MFI_STATE_OPERATIONAL;
2892665484d8SDoug Ambrisko 			break;
2893665484d8SDoug Ambrisko 		case MFI_STATE_UNDEFINED:
28948e727371SKashyap D Desai 			/*
28958e727371SKashyap D Desai 			 * This state should not last for more than 2
28968e727371SKashyap D Desai 			 * seconds
28978e727371SKashyap D Desai 			 */
2898665484d8SDoug Ambrisko 			cur_state = MFI_STATE_UNDEFINED;
2899665484d8SDoug Ambrisko 			break;
2900665484d8SDoug Ambrisko 		case MFI_STATE_BB_INIT:
2901665484d8SDoug Ambrisko 			cur_state = MFI_STATE_BB_INIT;
2902665484d8SDoug Ambrisko 			break;
2903665484d8SDoug Ambrisko 		case MFI_STATE_FW_INIT:
2904665484d8SDoug Ambrisko 			cur_state = MFI_STATE_FW_INIT;
2905665484d8SDoug Ambrisko 			break;
2906665484d8SDoug Ambrisko 		case MFI_STATE_FW_INIT_2:
2907665484d8SDoug Ambrisko 			cur_state = MFI_STATE_FW_INIT_2;
2908665484d8SDoug Ambrisko 			break;
2909665484d8SDoug Ambrisko 		case MFI_STATE_DEVICE_SCAN:
2910665484d8SDoug Ambrisko 			cur_state = MFI_STATE_DEVICE_SCAN;
2911665484d8SDoug Ambrisko 			break;
2912665484d8SDoug Ambrisko 		case MFI_STATE_FLUSH_CACHE:
2913665484d8SDoug Ambrisko 			cur_state = MFI_STATE_FLUSH_CACHE;
2914665484d8SDoug Ambrisko 			break;
2915665484d8SDoug Ambrisko 		default:
2916665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "Unknown state 0x%x\n", fw_state);
2917665484d8SDoug Ambrisko 			return -ENODEV;
2918665484d8SDoug Ambrisko 		}
2919665484d8SDoug Ambrisko 
2920665484d8SDoug Ambrisko 		/*
2921665484d8SDoug Ambrisko 		 * The cur_state should not last for more than max_wait secs
2922665484d8SDoug Ambrisko 		 */
2923665484d8SDoug Ambrisko 		for (i = 0; i < (max_wait * 1000); i++) {
2924665484d8SDoug Ambrisko 			fw_state = (mrsas_read_reg(sc, offsetof(mrsas_reg_set,
2925665484d8SDoug Ambrisko 			    outbound_scratch_pad)) & MFI_STATE_MASK);
2926665484d8SDoug Ambrisko 			curr_abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
2927665484d8SDoug Ambrisko 			    outbound_scratch_pad));
2928665484d8SDoug Ambrisko 			if (abs_state == curr_abs_state)
2929665484d8SDoug Ambrisko 				DELAY(1000);
2930665484d8SDoug Ambrisko 			else
2931665484d8SDoug Ambrisko 				break;
2932665484d8SDoug Ambrisko 		}
2933665484d8SDoug Ambrisko 
2934665484d8SDoug Ambrisko 		/*
2935665484d8SDoug Ambrisko 		 * Return error if fw_state hasn't changed after max_wait
2936665484d8SDoug Ambrisko 		 */
2937665484d8SDoug Ambrisko 		if (curr_abs_state == abs_state) {
2938665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "FW state [%d] hasn't changed "
2939665484d8SDoug Ambrisko 			    "in %d secs\n", fw_state, max_wait);
2940665484d8SDoug Ambrisko 			return -ENODEV;
2941665484d8SDoug Ambrisko 		}
2942665484d8SDoug Ambrisko 	}
2943665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_OCR, "FW now in Ready state\n");
2944665484d8SDoug Ambrisko 	return 0;
2945665484d8SDoug Ambrisko }
2946665484d8SDoug Ambrisko 
29478e727371SKashyap D Desai /*
2948665484d8SDoug Ambrisko  * mrsas_get_mfi_cmd:	Get a cmd from free command pool
2949665484d8SDoug Ambrisko  * input:				Adapter soft state
2950665484d8SDoug Ambrisko  *
2951665484d8SDoug Ambrisko  * This function removes an MFI command from the command list.
2952665484d8SDoug Ambrisko  */
29538e727371SKashyap D Desai struct mrsas_mfi_cmd *
29548e727371SKashyap D Desai mrsas_get_mfi_cmd(struct mrsas_softc *sc)
2955665484d8SDoug Ambrisko {
2956665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd = NULL;
2957665484d8SDoug Ambrisko 
2958665484d8SDoug Ambrisko 	mtx_lock(&sc->mfi_cmd_pool_lock);
2959665484d8SDoug Ambrisko 	if (!TAILQ_EMPTY(&sc->mrsas_mfi_cmd_list_head)) {
2960665484d8SDoug Ambrisko 		cmd = TAILQ_FIRST(&sc->mrsas_mfi_cmd_list_head);
2961665484d8SDoug Ambrisko 		TAILQ_REMOVE(&sc->mrsas_mfi_cmd_list_head, cmd, next);
2962665484d8SDoug Ambrisko 	}
2963665484d8SDoug Ambrisko 	mtx_unlock(&sc->mfi_cmd_pool_lock);
2964665484d8SDoug Ambrisko 
2965665484d8SDoug Ambrisko 	return cmd;
2966665484d8SDoug Ambrisko }
2967665484d8SDoug Ambrisko 
29688e727371SKashyap D Desai /*
29698e727371SKashyap D Desai  * mrsas_ocr_thread:	Thread to handle OCR/Kill Adapter.
2970665484d8SDoug Ambrisko  * input:				Adapter Context.
2971665484d8SDoug Ambrisko  *
29728e727371SKashyap D Desai  * This function will check FW status register and flag do_timeout_reset flag.
29738e727371SKashyap D Desai  * It will do OCR/Kill adapter if FW is in fault state or IO timed out has
29748e727371SKashyap D Desai  * trigger reset.
2975665484d8SDoug Ambrisko  */
2976665484d8SDoug Ambrisko static void
2977665484d8SDoug Ambrisko mrsas_ocr_thread(void *arg)
2978665484d8SDoug Ambrisko {
2979665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
2980665484d8SDoug Ambrisko 	u_int32_t fw_status, fw_state;
29818bb601acSKashyap D Desai 	u_int8_t tm_target_reset_failed = 0;
2982665484d8SDoug Ambrisko 
2983665484d8SDoug Ambrisko 	sc = (struct mrsas_softc *)arg;
2984665484d8SDoug Ambrisko 
2985665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_TRACE, "%s\n", __func__);
2986665484d8SDoug Ambrisko 
2987665484d8SDoug Ambrisko 	sc->ocr_thread_active = 1;
2988665484d8SDoug Ambrisko 	mtx_lock(&sc->sim_lock);
2989665484d8SDoug Ambrisko 	for (;;) {
2990665484d8SDoug Ambrisko 		/* Sleep for 1 second and check the queue status */
2991665484d8SDoug Ambrisko 		msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO,
2992665484d8SDoug Ambrisko 		    "mrsas_ocr", sc->mrsas_fw_fault_check_delay * hz);
2993f0c7594bSKashyap D Desai 		if (sc->remove_in_progress ||
2994f0c7594bSKashyap D Desai 		    sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) {
2995665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR,
2996f0c7594bSKashyap D Desai 			    "Exit due to %s from %s\n",
2997f0c7594bSKashyap D Desai 			    sc->remove_in_progress ? "Shutdown" :
2998f0c7594bSKashyap D Desai 			    "Hardware critical error", __func__);
2999665484d8SDoug Ambrisko 			break;
3000665484d8SDoug Ambrisko 		}
3001665484d8SDoug Ambrisko 		fw_status = mrsas_read_reg(sc,
3002665484d8SDoug Ambrisko 		    offsetof(mrsas_reg_set, outbound_scratch_pad));
3003665484d8SDoug Ambrisko 		fw_state = fw_status & MFI_STATE_MASK;
30048bb601acSKashyap D Desai 		if (fw_state == MFI_STATE_FAULT || sc->do_timedout_reset ||
30058bb601acSKashyap D Desai 			mrsas_atomic_read(&sc->target_reset_outstanding)) {
30068bb601acSKashyap D Desai 
30078bb601acSKashyap D Desai 			/* First, freeze further IOs to come to the SIM */
30088bb601acSKashyap D Desai 			mrsas_xpt_freeze(sc);
30098bb601acSKashyap D Desai 
30108bb601acSKashyap D Desai 			/* If this is an IO timeout then go for target reset */
30118bb601acSKashyap D Desai 			if (mrsas_atomic_read(&sc->target_reset_outstanding)) {
30128bb601acSKashyap D Desai 				device_printf(sc->mrsas_dev, "Initiating Target RESET "
30138bb601acSKashyap D Desai 				    "because of SCSI IO timeout!\n");
30148bb601acSKashyap D Desai 
30158bb601acSKashyap D Desai 				/* Let the remaining IOs to complete */
30168bb601acSKashyap D Desai 				msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO,
30178bb601acSKashyap D Desai 				      "mrsas_reset_targets", 5 * hz);
30188bb601acSKashyap D Desai 
30198bb601acSKashyap D Desai 				/* Try to reset the target device */
30208bb601acSKashyap D Desai 				if (mrsas_reset_targets(sc) == FAIL)
30218bb601acSKashyap D Desai 					tm_target_reset_failed = 1;
30228bb601acSKashyap D Desai 			}
30238bb601acSKashyap D Desai 
30248bb601acSKashyap D Desai 			/* If this is a DCMD timeout or FW fault,
30258bb601acSKashyap D Desai 			 * then go for controller reset
30268bb601acSKashyap D Desai 			 */
30278bb601acSKashyap D Desai 			if (fw_state == MFI_STATE_FAULT || tm_target_reset_failed ||
30288bb601acSKashyap D Desai 			    (sc->do_timedout_reset == MFI_DCMD_TIMEOUT_OCR)) {
30298bb601acSKashyap D Desai 				if (tm_target_reset_failed)
30308bb601acSKashyap D Desai 					device_printf(sc->mrsas_dev, "Initiaiting OCR because of "
30318bb601acSKashyap D Desai 					    "TM FAILURE!\n");
30328bb601acSKashyap D Desai 				else
30338bb601acSKashyap D Desai 					device_printf(sc->mrsas_dev, "Initiaiting OCR "
30348bb601acSKashyap D Desai 						"because of %s!\n", sc->do_timedout_reset ?
30358bb601acSKashyap D Desai 						"DCMD IO Timeout" : "FW fault");
30368bb601acSKashyap D Desai 
3037665484d8SDoug Ambrisko 				mtx_lock_spin(&sc->ioctl_lock);
3038665484d8SDoug Ambrisko 				sc->reset_in_progress = 1;
3039665484d8SDoug Ambrisko 				mtx_unlock_spin(&sc->ioctl_lock);
30408bb601acSKashyap D Desai 				sc->reset_count++;
30418bb601acSKashyap D Desai 
304285c0a961SKashyap D Desai 				/*
304385c0a961SKashyap D Desai 				 * Wait for the AEN task to be completed if it is running.
304485c0a961SKashyap D Desai 				 */
304585c0a961SKashyap D Desai 				mtx_unlock(&sc->sim_lock);
304685c0a961SKashyap D Desai 				taskqueue_drain(sc->ev_tq, &sc->ev_task);
304785c0a961SKashyap D Desai 				mtx_lock(&sc->sim_lock);
304885c0a961SKashyap D Desai 
304985c0a961SKashyap D Desai 				taskqueue_block(sc->ev_tq);
30508bb601acSKashyap D Desai 				/* Try to reset the controller */
3051f0c7594bSKashyap D Desai 				mrsas_reset_ctrl(sc, sc->do_timedout_reset);
30528bb601acSKashyap D Desai 
3053665484d8SDoug Ambrisko 				sc->do_timedout_reset = 0;
30548bb601acSKashyap D Desai 				sc->reset_in_progress = 0;
30558bb601acSKashyap D Desai 				tm_target_reset_failed = 0;
30568bb601acSKashyap D Desai 				mrsas_atomic_set(&sc->target_reset_outstanding, 0);
30578bb601acSKashyap D Desai 				memset(sc->target_reset_pool, 0,
30588bb601acSKashyap D Desai 				    sizeof(sc->target_reset_pool));
305985c0a961SKashyap D Desai 				taskqueue_unblock(sc->ev_tq);
30608bb601acSKashyap D Desai 			}
30618bb601acSKashyap D Desai 
30628bb601acSKashyap D Desai 			/* Now allow IOs to come to the SIM */
30638bb601acSKashyap D Desai 			 mrsas_xpt_release(sc);
3064665484d8SDoug Ambrisko 		}
3065665484d8SDoug Ambrisko 	}
3066665484d8SDoug Ambrisko 	mtx_unlock(&sc->sim_lock);
3067665484d8SDoug Ambrisko 	sc->ocr_thread_active = 0;
3068665484d8SDoug Ambrisko 	mrsas_kproc_exit(0);
3069665484d8SDoug Ambrisko }
3070665484d8SDoug Ambrisko 
30718e727371SKashyap D Desai /*
30728e727371SKashyap D Desai  * mrsas_reset_reply_desc:	Reset Reply descriptor as part of OCR.
3073665484d8SDoug Ambrisko  * input:					Adapter Context.
3074665484d8SDoug Ambrisko  *
30758e727371SKashyap D Desai  * This function will clear reply descriptor so that post OCR driver and FW will
30768e727371SKashyap D Desai  * lost old history.
3077665484d8SDoug Ambrisko  */
30788e727371SKashyap D Desai void
30798e727371SKashyap D Desai mrsas_reset_reply_desc(struct mrsas_softc *sc)
3080665484d8SDoug Ambrisko {
3081d18d1b47SKashyap D Desai 	int i, count;
3082665484d8SDoug Ambrisko 	pMpi2ReplyDescriptorsUnion_t reply_desc;
3083665484d8SDoug Ambrisko 
3084d18d1b47SKashyap D Desai 	count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
3085d18d1b47SKashyap D Desai 	for (i = 0; i < count; i++)
3086d18d1b47SKashyap D Desai 		sc->last_reply_idx[i] = 0;
3087d18d1b47SKashyap D Desai 
3088665484d8SDoug Ambrisko 	reply_desc = sc->reply_desc_mem;
3089665484d8SDoug Ambrisko 	for (i = 0; i < sc->reply_q_depth; i++, reply_desc++) {
3090665484d8SDoug Ambrisko 		reply_desc->Words = MRSAS_ULONG_MAX;
3091665484d8SDoug Ambrisko 	}
3092665484d8SDoug Ambrisko }
3093665484d8SDoug Ambrisko 
30948e727371SKashyap D Desai /*
30958e727371SKashyap D Desai  * mrsas_reset_ctrl:	Core function to OCR/Kill adapter.
3096665484d8SDoug Ambrisko  * input:				Adapter Context.
3097665484d8SDoug Ambrisko  *
30988e727371SKashyap D Desai  * This function will run from thread context so that it can sleep. 1. Do not
30998e727371SKashyap D Desai  * handle OCR if FW is in HW critical error. 2. Wait for outstanding command
31008e727371SKashyap D Desai  * to complete for 180 seconds. 3. If #2 does not find any outstanding
31018e727371SKashyap D Desai  * command Controller is in working state, so skip OCR. Otherwise, do
31028e727371SKashyap D Desai  * OCR/kill Adapter based on flag disableOnlineCtrlReset. 4. Start of the
31038e727371SKashyap D Desai  * OCR, return all SCSI command back to CAM layer which has ccb_ptr. 5. Post
3104453130d9SPedro F. Giffuni  * OCR, Re-fire Management command and move Controller to Operation state.
3105665484d8SDoug Ambrisko  */
31068e727371SKashyap D Desai int
3107f0c7594bSKashyap D Desai mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason)
3108665484d8SDoug Ambrisko {
3109665484d8SDoug Ambrisko 	int retval = SUCCESS, i, j, retry = 0;
3110665484d8SDoug Ambrisko 	u_int32_t host_diag, abs_state, status_reg, reset_adapter;
3111665484d8SDoug Ambrisko 	union ccb *ccb;
3112665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *mfi_cmd;
3113665484d8SDoug Ambrisko 	struct mrsas_mpt_cmd *mpt_cmd;
3114f0c7594bSKashyap D Desai 	union mrsas_evt_class_locale class_locale;
31152d53b485SKashyap D Desai 	MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc;
3116665484d8SDoug Ambrisko 
3117665484d8SDoug Ambrisko 	if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) {
3118665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev,
3119665484d8SDoug Ambrisko 		    "mrsas: Hardware critical error, returning FAIL.\n");
3120665484d8SDoug Ambrisko 		return FAIL;
3121665484d8SDoug Ambrisko 	}
3122f5fb2237SKashyap D Desai 	mrsas_set_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags);
3123665484d8SDoug Ambrisko 	sc->adprecovery = MRSAS_ADPRESET_SM_INFAULT;
3124665484d8SDoug Ambrisko 	mrsas_disable_intr(sc);
3125f0c7594bSKashyap D Desai 	msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, "mrsas_ocr",
3126f0c7594bSKashyap D Desai 	    sc->mrsas_fw_fault_check_delay * hz);
3127665484d8SDoug Ambrisko 
3128665484d8SDoug Ambrisko 	/* First try waiting for commands to complete */
3129f0c7594bSKashyap D Desai 	if (mrsas_wait_for_outstanding(sc, reset_reason)) {
3130665484d8SDoug Ambrisko 		mrsas_dprint(sc, MRSAS_OCR,
3131665484d8SDoug Ambrisko 		    "resetting adapter from %s.\n",
3132665484d8SDoug Ambrisko 		    __func__);
3133665484d8SDoug Ambrisko 		/* Now return commands back to the CAM layer */
31345b2490f8SKashyap D Desai 		mtx_unlock(&sc->sim_lock);
3135665484d8SDoug Ambrisko 		for (i = 0; i < sc->max_fw_cmds; i++) {
3136665484d8SDoug Ambrisko 			mpt_cmd = sc->mpt_cmd_list[i];
31372a1d3bcdSKashyap D Desai 
31382a1d3bcdSKashyap D Desai 			if (mpt_cmd->peer_cmd) {
31392a1d3bcdSKashyap D Desai 				mrsas_dprint(sc, MRSAS_OCR,
31402a1d3bcdSKashyap D Desai 				    "R1 FP command [%d] - (mpt_cmd) %p, (peer_cmd) %p\n",
31412a1d3bcdSKashyap D Desai 				    i, mpt_cmd, mpt_cmd->peer_cmd);
31422a1d3bcdSKashyap D Desai 			}
31432a1d3bcdSKashyap D Desai 
3144665484d8SDoug Ambrisko 			if (mpt_cmd->ccb_ptr) {
31452a1d3bcdSKashyap D Desai 				if (mpt_cmd->callout_owner) {
3146665484d8SDoug Ambrisko 					ccb = (union ccb *)(mpt_cmd->ccb_ptr);
3147665484d8SDoug Ambrisko 					ccb->ccb_h.status = CAM_SCSI_BUS_RESET;
3148665484d8SDoug Ambrisko 					mrsas_cmd_done(sc, mpt_cmd);
31492a1d3bcdSKashyap D Desai 				} else {
31502a1d3bcdSKashyap D Desai 					mpt_cmd->ccb_ptr = NULL;
31512a1d3bcdSKashyap D Desai 					mrsas_release_mpt_cmd(mpt_cmd);
3152665484d8SDoug Ambrisko 				}
3153665484d8SDoug Ambrisko 			}
31542a1d3bcdSKashyap D Desai 		}
31552a1d3bcdSKashyap D Desai 
31562a1d3bcdSKashyap D Desai 		mrsas_atomic_set(&sc->fw_outstanding, 0);
31572a1d3bcdSKashyap D Desai 
31585b2490f8SKashyap D Desai 		mtx_lock(&sc->sim_lock);
3159665484d8SDoug Ambrisko 
3160665484d8SDoug Ambrisko 		status_reg = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
3161665484d8SDoug Ambrisko 		    outbound_scratch_pad));
3162665484d8SDoug Ambrisko 		abs_state = status_reg & MFI_STATE_MASK;
3163665484d8SDoug Ambrisko 		reset_adapter = status_reg & MFI_RESET_ADAPTER;
3164665484d8SDoug Ambrisko 		if (sc->disableOnlineCtrlReset ||
3165665484d8SDoug Ambrisko 		    (abs_state == MFI_STATE_FAULT && !reset_adapter)) {
3166665484d8SDoug Ambrisko 			/* Reset not supported, kill adapter */
3167665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR, "Reset not supported, killing adapter.\n");
3168665484d8SDoug Ambrisko 			mrsas_kill_hba(sc);
3169665484d8SDoug Ambrisko 			retval = FAIL;
3170665484d8SDoug Ambrisko 			goto out;
3171665484d8SDoug Ambrisko 		}
3172665484d8SDoug Ambrisko 		/* Now try to reset the chip */
3173665484d8SDoug Ambrisko 		for (i = 0; i < MRSAS_FUSION_MAX_RESET_TRIES; i++) {
3174665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3175665484d8SDoug Ambrisko 			    MPI2_WRSEQ_FLUSH_KEY_VALUE);
3176665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3177665484d8SDoug Ambrisko 			    MPI2_WRSEQ_1ST_KEY_VALUE);
3178665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3179665484d8SDoug Ambrisko 			    MPI2_WRSEQ_2ND_KEY_VALUE);
3180665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3181665484d8SDoug Ambrisko 			    MPI2_WRSEQ_3RD_KEY_VALUE);
3182665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3183665484d8SDoug Ambrisko 			    MPI2_WRSEQ_4TH_KEY_VALUE);
3184665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3185665484d8SDoug Ambrisko 			    MPI2_WRSEQ_5TH_KEY_VALUE);
3186665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3187665484d8SDoug Ambrisko 			    MPI2_WRSEQ_6TH_KEY_VALUE);
3188665484d8SDoug Ambrisko 
3189665484d8SDoug Ambrisko 			/* Check that the diag write enable (DRWE) bit is on */
3190665484d8SDoug Ambrisko 			host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
3191665484d8SDoug Ambrisko 			    fusion_host_diag));
3192665484d8SDoug Ambrisko 			retry = 0;
3193665484d8SDoug Ambrisko 			while (!(host_diag & HOST_DIAG_WRITE_ENABLE)) {
3194665484d8SDoug Ambrisko 				DELAY(100 * 1000);
3195665484d8SDoug Ambrisko 				host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
3196665484d8SDoug Ambrisko 				    fusion_host_diag));
3197665484d8SDoug Ambrisko 				if (retry++ == 100) {
3198665484d8SDoug Ambrisko 					mrsas_dprint(sc, MRSAS_OCR,
3199665484d8SDoug Ambrisko 					    "Host diag unlock failed!\n");
3200665484d8SDoug Ambrisko 					break;
3201665484d8SDoug Ambrisko 				}
3202665484d8SDoug Ambrisko 			}
3203665484d8SDoug Ambrisko 			if (!(host_diag & HOST_DIAG_WRITE_ENABLE))
3204665484d8SDoug Ambrisko 				continue;
3205665484d8SDoug Ambrisko 
3206665484d8SDoug Ambrisko 			/* Send chip reset command */
3207665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_host_diag),
3208665484d8SDoug Ambrisko 			    host_diag | HOST_DIAG_RESET_ADAPTER);
3209665484d8SDoug Ambrisko 			DELAY(3000 * 1000);
3210665484d8SDoug Ambrisko 
3211665484d8SDoug Ambrisko 			/* Make sure reset adapter bit is cleared */
3212665484d8SDoug Ambrisko 			host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
3213665484d8SDoug Ambrisko 			    fusion_host_diag));
3214665484d8SDoug Ambrisko 			retry = 0;
3215665484d8SDoug Ambrisko 			while (host_diag & HOST_DIAG_RESET_ADAPTER) {
3216665484d8SDoug Ambrisko 				DELAY(100 * 1000);
3217665484d8SDoug Ambrisko 				host_diag = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
3218665484d8SDoug Ambrisko 				    fusion_host_diag));
3219665484d8SDoug Ambrisko 				if (retry++ == 1000) {
3220665484d8SDoug Ambrisko 					mrsas_dprint(sc, MRSAS_OCR,
3221665484d8SDoug Ambrisko 					    "Diag reset adapter never cleared!\n");
3222665484d8SDoug Ambrisko 					break;
3223665484d8SDoug Ambrisko 				}
3224665484d8SDoug Ambrisko 			}
3225665484d8SDoug Ambrisko 			if (host_diag & HOST_DIAG_RESET_ADAPTER)
3226665484d8SDoug Ambrisko 				continue;
3227665484d8SDoug Ambrisko 
3228665484d8SDoug Ambrisko 			abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
3229665484d8SDoug Ambrisko 			    outbound_scratch_pad)) & MFI_STATE_MASK;
3230665484d8SDoug Ambrisko 			retry = 0;
3231665484d8SDoug Ambrisko 
3232665484d8SDoug Ambrisko 			while ((abs_state <= MFI_STATE_FW_INIT) && (retry++ < 1000)) {
3233665484d8SDoug Ambrisko 				DELAY(100 * 1000);
3234665484d8SDoug Ambrisko 				abs_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
3235665484d8SDoug Ambrisko 				    outbound_scratch_pad)) & MFI_STATE_MASK;
3236665484d8SDoug Ambrisko 			}
3237665484d8SDoug Ambrisko 			if (abs_state <= MFI_STATE_FW_INIT) {
3238665484d8SDoug Ambrisko 				mrsas_dprint(sc, MRSAS_OCR, "firmware state < MFI_STATE_FW_INIT,"
3239665484d8SDoug Ambrisko 				    " state = 0x%x\n", abs_state);
3240665484d8SDoug Ambrisko 				continue;
3241665484d8SDoug Ambrisko 			}
3242665484d8SDoug Ambrisko 			/* Wait for FW to become ready */
3243665484d8SDoug Ambrisko 			if (mrsas_transition_to_ready(sc, 1)) {
3244665484d8SDoug Ambrisko 				mrsas_dprint(sc, MRSAS_OCR,
3245665484d8SDoug Ambrisko 				    "mrsas: Failed to transition controller to ready.\n");
3246665484d8SDoug Ambrisko 				continue;
3247665484d8SDoug Ambrisko 			}
3248665484d8SDoug Ambrisko 			mrsas_reset_reply_desc(sc);
3249665484d8SDoug Ambrisko 			if (mrsas_ioc_init(sc)) {
3250665484d8SDoug Ambrisko 				mrsas_dprint(sc, MRSAS_OCR, "mrsas_ioc_init() failed!\n");
3251665484d8SDoug Ambrisko 				continue;
3252665484d8SDoug Ambrisko 			}
3253665484d8SDoug Ambrisko 			for (j = 0; j < sc->max_fw_cmds; j++) {
3254665484d8SDoug Ambrisko 				mpt_cmd = sc->mpt_cmd_list[j];
3255665484d8SDoug Ambrisko 				if (mpt_cmd->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) {
3256665484d8SDoug Ambrisko 					mfi_cmd = sc->mfi_cmd_list[mpt_cmd->sync_cmd_idx];
32572d53b485SKashyap D Desai 					/* If not an IOCTL then release the command else re-fire */
32582d53b485SKashyap D Desai 					if (!mfi_cmd->sync_cmd) {
3259665484d8SDoug Ambrisko 						mrsas_release_mfi_cmd(mfi_cmd);
32602d53b485SKashyap D Desai 					} else {
32612d53b485SKashyap D Desai 						req_desc = mrsas_get_request_desc(sc,
32622d53b485SKashyap D Desai 						    mfi_cmd->cmd_id.context.smid - 1);
32632d53b485SKashyap D Desai 						mrsas_dprint(sc, MRSAS_OCR,
32642d53b485SKashyap D Desai 						    "Re-fire command DCMD opcode 0x%x index %d\n ",
32652d53b485SKashyap D Desai 						    mfi_cmd->frame->dcmd.opcode, j);
32662d53b485SKashyap D Desai 						if (!req_desc)
32672d53b485SKashyap D Desai 							device_printf(sc->mrsas_dev,
32682d53b485SKashyap D Desai 							    "Cannot build MPT cmd.\n");
32692d53b485SKashyap D Desai 						else
32702d53b485SKashyap D Desai 							mrsas_fire_cmd(sc, req_desc->addr.u.low,
32712d53b485SKashyap D Desai 							    req_desc->addr.u.high);
32722d53b485SKashyap D Desai 					}
3273665484d8SDoug Ambrisko 				}
3274665484d8SDoug Ambrisko 			}
3275f0c7594bSKashyap D Desai 
3276665484d8SDoug Ambrisko 			/* Reset load balance info */
3277665484d8SDoug Ambrisko 			memset(sc->load_balance_info, 0,
32784799d485SKashyap D Desai 			    sizeof(LD_LOAD_BALANCE_INFO) * MAX_LOGICAL_DRIVES_EXT);
3279665484d8SDoug Ambrisko 
3280af51c29fSKashyap D Desai 			if (mrsas_get_ctrl_info(sc)) {
3281af51c29fSKashyap D Desai 				mrsas_kill_hba(sc);
32822f863eb8SKashyap D Desai 				retval = FAIL;
32832f863eb8SKashyap D Desai 				goto out;
3284af51c29fSKashyap D Desai 			}
3285665484d8SDoug Ambrisko 			if (!mrsas_get_map_info(sc))
3286665484d8SDoug Ambrisko 				mrsas_sync_map_info(sc);
3287665484d8SDoug Ambrisko 
3288a688fcd0SKashyap D Desai 			megasas_setup_jbod_map(sc);
3289a688fcd0SKashyap D Desai 
3290821df4b9SKashyap D Desai 			if (sc->is_ventura && sc->streamDetectByLD) {
3291821df4b9SKashyap D Desai 				for (j = 0; j < MAX_LOGICAL_DRIVES_EXT; ++j) {
3292821df4b9SKashyap D Desai 					memset(sc->streamDetectByLD[i], 0, sizeof(LD_STREAM_DETECT));
3293821df4b9SKashyap D Desai 					sc->streamDetectByLD[i]->mruBitMap = MR_STREAM_BITMAP;
3294821df4b9SKashyap D Desai 				}
3295821df4b9SKashyap D Desai 			}
3296821df4b9SKashyap D Desai 
32972f863eb8SKashyap D Desai 			mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags);
32982f863eb8SKashyap D Desai 			mrsas_enable_intr(sc);
32992f863eb8SKashyap D Desai 			sc->adprecovery = MRSAS_HBA_OPERATIONAL;
33002f863eb8SKashyap D Desai 
3301f0c7594bSKashyap D Desai 			/* Register AEN with FW for last sequence number */
3302f0c7594bSKashyap D Desai 			class_locale.members.reserved = 0;
3303f0c7594bSKashyap D Desai 			class_locale.members.locale = MR_EVT_LOCALE_ALL;
3304f0c7594bSKashyap D Desai 			class_locale.members.class = MR_EVT_CLASS_DEBUG;
3305f0c7594bSKashyap D Desai 
33062d53b485SKashyap D Desai 			mtx_unlock(&sc->sim_lock);
3307f0c7594bSKashyap D Desai 			if (mrsas_register_aen(sc, sc->last_seq_num,
3308f0c7594bSKashyap D Desai 			    class_locale.word)) {
3309f0c7594bSKashyap D Desai 				device_printf(sc->mrsas_dev,
3310f0c7594bSKashyap D Desai 				    "ERROR: AEN registration FAILED from OCR !!! "
3311f0c7594bSKashyap D Desai 				    "Further events from the controller cannot be notified."
3312f0c7594bSKashyap D Desai 				    "Either there is some problem in the controller"
3313f0c7594bSKashyap D Desai 				    "or the controller does not support AEN.\n"
3314f0c7594bSKashyap D Desai 				    "Please contact to the SUPPORT TEAM if the problem persists\n");
3315f0c7594bSKashyap D Desai 			}
33162d53b485SKashyap D Desai 			mtx_lock(&sc->sim_lock);
33172d53b485SKashyap D Desai 
3318665484d8SDoug Ambrisko 			/* Adapter reset completed successfully */
3319665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "Reset successful\n");
3320665484d8SDoug Ambrisko 			retval = SUCCESS;
3321665484d8SDoug Ambrisko 			goto out;
3322665484d8SDoug Ambrisko 		}
3323665484d8SDoug Ambrisko 		/* Reset failed, kill the adapter */
3324665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Reset failed, killing adapter.\n");
3325665484d8SDoug Ambrisko 		mrsas_kill_hba(sc);
3326665484d8SDoug Ambrisko 		retval = FAIL;
3327665484d8SDoug Ambrisko 	} else {
3328f5fb2237SKashyap D Desai 		mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags);
3329665484d8SDoug Ambrisko 		mrsas_enable_intr(sc);
3330665484d8SDoug Ambrisko 		sc->adprecovery = MRSAS_HBA_OPERATIONAL;
3331665484d8SDoug Ambrisko 	}
3332665484d8SDoug Ambrisko out:
3333f5fb2237SKashyap D Desai 	mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags);
3334665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_OCR,
3335665484d8SDoug Ambrisko 	    "Reset Exit with %d.\n", retval);
3336665484d8SDoug Ambrisko 	return retval;
3337665484d8SDoug Ambrisko }
3338665484d8SDoug Ambrisko 
33398e727371SKashyap D Desai /*
33408e727371SKashyap D Desai  * mrsas_kill_hba:	Kill HBA when OCR is not supported
3341665484d8SDoug Ambrisko  * input:			Adapter Context.
3342665484d8SDoug Ambrisko  *
3343665484d8SDoug Ambrisko  * This function will kill HBA when OCR is not supported.
3344665484d8SDoug Ambrisko  */
33458e727371SKashyap D Desai void
33468e727371SKashyap D Desai mrsas_kill_hba(struct mrsas_softc *sc)
3347665484d8SDoug Ambrisko {
3348daeed973SKashyap D Desai 	sc->adprecovery = MRSAS_HW_CRITICAL_ERROR;
3349f0c7594bSKashyap D Desai 	DELAY(1000 * 1000);
3350665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_OCR, "%s\n", __func__);
3351665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell),
3352665484d8SDoug Ambrisko 	    MFI_STOP_ADP);
3353665484d8SDoug Ambrisko 	/* Flush */
3354665484d8SDoug Ambrisko 	mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell));
3355daeed973SKashyap D Desai 	mrsas_complete_outstanding_ioctls(sc);
3356daeed973SKashyap D Desai }
3357daeed973SKashyap D Desai 
3358daeed973SKashyap D Desai /**
3359daeed973SKashyap D Desai  * mrsas_complete_outstanding_ioctls	Complete pending IOCTLS after kill_hba
3360daeed973SKashyap D Desai  * input:			Controller softc
3361daeed973SKashyap D Desai  *
3362daeed973SKashyap D Desai  * Returns void
3363daeed973SKashyap D Desai  */
3364dbcc81dfSKashyap D Desai void
3365dbcc81dfSKashyap D Desai mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc)
3366dbcc81dfSKashyap D Desai {
3367daeed973SKashyap D Desai 	int i;
3368daeed973SKashyap D Desai 	struct mrsas_mpt_cmd *cmd_mpt;
3369daeed973SKashyap D Desai 	struct mrsas_mfi_cmd *cmd_mfi;
3370daeed973SKashyap D Desai 	u_int32_t count, MSIxIndex;
3371daeed973SKashyap D Desai 
3372daeed973SKashyap D Desai 	count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
3373daeed973SKashyap D Desai 	for (i = 0; i < sc->max_fw_cmds; i++) {
3374daeed973SKashyap D Desai 		cmd_mpt = sc->mpt_cmd_list[i];
3375daeed973SKashyap D Desai 
3376daeed973SKashyap D Desai 		if (cmd_mpt->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) {
3377daeed973SKashyap D Desai 			cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx];
3378daeed973SKashyap D Desai 			if (cmd_mfi->sync_cmd && cmd_mfi->frame->hdr.cmd != MFI_CMD_ABORT) {
3379daeed973SKashyap D Desai 				for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++)
3380daeed973SKashyap D Desai 					mrsas_complete_mptmfi_passthru(sc, cmd_mfi,
3381503c4f8dSKashyap D Desai 					    cmd_mpt->io_request->RaidContext.raid_context.status);
3382daeed973SKashyap D Desai 			}
3383daeed973SKashyap D Desai 		}
3384daeed973SKashyap D Desai 	}
3385665484d8SDoug Ambrisko }
3386665484d8SDoug Ambrisko 
33878e727371SKashyap D Desai /*
33888e727371SKashyap D Desai  * mrsas_wait_for_outstanding:	Wait for outstanding commands
3389665484d8SDoug Ambrisko  * input:						Adapter Context.
3390665484d8SDoug Ambrisko  *
33918e727371SKashyap D Desai  * This function will wait for 180 seconds for outstanding commands to be
33928e727371SKashyap D Desai  * completed.
3393665484d8SDoug Ambrisko  */
33948e727371SKashyap D Desai int
3395f0c7594bSKashyap D Desai mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason)
3396665484d8SDoug Ambrisko {
3397665484d8SDoug Ambrisko 	int i, outstanding, retval = 0;
3398d18d1b47SKashyap D Desai 	u_int32_t fw_state, count, MSIxIndex;
3399d18d1b47SKashyap D Desai 
3400665484d8SDoug Ambrisko 
3401665484d8SDoug Ambrisko 	for (i = 0; i < MRSAS_RESET_WAIT_TIME; i++) {
3402665484d8SDoug Ambrisko 		if (sc->remove_in_progress) {
3403665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR,
3404665484d8SDoug Ambrisko 			    "Driver remove or shutdown called.\n");
3405665484d8SDoug Ambrisko 			retval = 1;
3406665484d8SDoug Ambrisko 			goto out;
3407665484d8SDoug Ambrisko 		}
3408665484d8SDoug Ambrisko 		/* Check if firmware is in fault state */
3409665484d8SDoug Ambrisko 		fw_state = mrsas_read_reg(sc, offsetof(mrsas_reg_set,
3410665484d8SDoug Ambrisko 		    outbound_scratch_pad)) & MFI_STATE_MASK;
3411665484d8SDoug Ambrisko 		if (fw_state == MFI_STATE_FAULT) {
3412665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR,
3413665484d8SDoug Ambrisko 			    "Found FW in FAULT state, will reset adapter.\n");
3414e2e8afb1SKashyap D Desai 			count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
3415e2e8afb1SKashyap D Desai 			mtx_unlock(&sc->sim_lock);
3416e2e8afb1SKashyap D Desai 			for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++)
3417e2e8afb1SKashyap D Desai 				mrsas_complete_cmd(sc, MSIxIndex);
3418e2e8afb1SKashyap D Desai 			mtx_lock(&sc->sim_lock);
3419665484d8SDoug Ambrisko 			retval = 1;
3420665484d8SDoug Ambrisko 			goto out;
3421665484d8SDoug Ambrisko 		}
3422f0c7594bSKashyap D Desai 		if (check_reason == MFI_DCMD_TIMEOUT_OCR) {
3423f0c7594bSKashyap D Desai 			mrsas_dprint(sc, MRSAS_OCR,
3424f0c7594bSKashyap D Desai 			    "DCMD IO TIMEOUT detected, will reset adapter.\n");
3425f0c7594bSKashyap D Desai 			retval = 1;
3426f0c7594bSKashyap D Desai 			goto out;
3427f0c7594bSKashyap D Desai 		}
3428f5fb2237SKashyap D Desai 		outstanding = mrsas_atomic_read(&sc->fw_outstanding);
3429665484d8SDoug Ambrisko 		if (!outstanding)
3430665484d8SDoug Ambrisko 			goto out;
3431665484d8SDoug Ambrisko 
3432665484d8SDoug Ambrisko 		if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) {
3433665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR, "[%2d]waiting for %d "
3434665484d8SDoug Ambrisko 			    "commands to complete\n", i, outstanding);
3435d18d1b47SKashyap D Desai 			count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
34362d53b485SKashyap D Desai 			mtx_unlock(&sc->sim_lock);
3437d18d1b47SKashyap D Desai 			for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++)
3438d18d1b47SKashyap D Desai 				mrsas_complete_cmd(sc, MSIxIndex);
34392d53b485SKashyap D Desai 			mtx_lock(&sc->sim_lock);
3440665484d8SDoug Ambrisko 		}
3441665484d8SDoug Ambrisko 		DELAY(1000 * 1000);
3442665484d8SDoug Ambrisko 	}
3443665484d8SDoug Ambrisko 
3444f5fb2237SKashyap D Desai 	if (mrsas_atomic_read(&sc->fw_outstanding)) {
3445665484d8SDoug Ambrisko 		mrsas_dprint(sc, MRSAS_OCR,
3446665484d8SDoug Ambrisko 		    " pending commands remain after waiting,"
3447665484d8SDoug Ambrisko 		    " will reset adapter.\n");
3448665484d8SDoug Ambrisko 		retval = 1;
3449665484d8SDoug Ambrisko 	}
3450665484d8SDoug Ambrisko out:
3451665484d8SDoug Ambrisko 	return retval;
3452665484d8SDoug Ambrisko }
3453665484d8SDoug Ambrisko 
34548e727371SKashyap D Desai /*
3455665484d8SDoug Ambrisko  * mrsas_release_mfi_cmd:	Return a cmd to free command pool
3456665484d8SDoug Ambrisko  * input:					Command packet for return to free cmd pool
3457665484d8SDoug Ambrisko  *
3458731b7561SKashyap D Desai  * This function returns the MFI & MPT command to the command list.
3459665484d8SDoug Ambrisko  */
34608e727371SKashyap D Desai void
3461731b7561SKashyap D Desai mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd_mfi)
3462665484d8SDoug Ambrisko {
3463731b7561SKashyap D Desai 	struct mrsas_softc *sc = cmd_mfi->sc;
3464731b7561SKashyap D Desai 	struct mrsas_mpt_cmd *cmd_mpt;
3465731b7561SKashyap D Desai 
3466665484d8SDoug Ambrisko 
3467665484d8SDoug Ambrisko 	mtx_lock(&sc->mfi_cmd_pool_lock);
3468731b7561SKashyap D Desai 	/*
3469731b7561SKashyap D Desai 	 * Release the mpt command (if at all it is allocated
3470731b7561SKashyap D Desai 	 * associated with the mfi command
3471731b7561SKashyap D Desai 	 */
3472731b7561SKashyap D Desai 	if (cmd_mfi->cmd_id.context.smid) {
3473731b7561SKashyap D Desai 		mtx_lock(&sc->mpt_cmd_pool_lock);
3474731b7561SKashyap D Desai 		/* Get the mpt cmd from mfi cmd frame's smid value */
3475731b7561SKashyap D Desai 		cmd_mpt = sc->mpt_cmd_list[cmd_mfi->cmd_id.context.smid-1];
3476731b7561SKashyap D Desai 		cmd_mpt->flags = 0;
3477731b7561SKashyap D Desai 		cmd_mpt->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX;
3478731b7561SKashyap D Desai 		TAILQ_INSERT_HEAD(&(sc->mrsas_mpt_cmd_list_head), cmd_mpt, next);
3479731b7561SKashyap D Desai 		mtx_unlock(&sc->mpt_cmd_pool_lock);
3480731b7561SKashyap D Desai 	}
3481731b7561SKashyap D Desai 	/* Release the mfi command */
3482731b7561SKashyap D Desai 	cmd_mfi->ccb_ptr = NULL;
3483731b7561SKashyap D Desai 	cmd_mfi->cmd_id.frame_count = 0;
3484731b7561SKashyap D Desai 	TAILQ_INSERT_HEAD(&(sc->mrsas_mfi_cmd_list_head), cmd_mfi, next);
3485665484d8SDoug Ambrisko 	mtx_unlock(&sc->mfi_cmd_pool_lock);
3486665484d8SDoug Ambrisko 
3487665484d8SDoug Ambrisko 	return;
3488665484d8SDoug Ambrisko }
3489665484d8SDoug Ambrisko 
34908e727371SKashyap D Desai /*
34918e727371SKashyap D Desai  * mrsas_get_controller_info:	Returns FW's controller structure
3492665484d8SDoug Ambrisko  * input:						Adapter soft state
3493665484d8SDoug Ambrisko  * 								Controller information structure
3494665484d8SDoug Ambrisko  *
34958e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller structure. This
34968e727371SKashyap D Desai  * information is mainly used to find out the maximum IO transfer per command
34978e727371SKashyap D Desai  * supported by the FW.
3498665484d8SDoug Ambrisko  */
34998e727371SKashyap D Desai static int
3500af51c29fSKashyap D Desai mrsas_get_ctrl_info(struct mrsas_softc *sc)
3501665484d8SDoug Ambrisko {
3502665484d8SDoug Ambrisko 	int retcode = 0;
3503f0c7594bSKashyap D Desai 	u_int8_t do_ocr = 1;
3504665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
3505665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
3506665484d8SDoug Ambrisko 
3507665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
3508665484d8SDoug Ambrisko 
3509665484d8SDoug Ambrisko 	if (!cmd) {
3510665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Failed to get a free cmd\n");
3511665484d8SDoug Ambrisko 		return -ENOMEM;
3512665484d8SDoug Ambrisko 	}
3513665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
3514665484d8SDoug Ambrisko 
3515665484d8SDoug Ambrisko 	if (mrsas_alloc_ctlr_info_cmd(sc) != SUCCESS) {
3516665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate get ctlr info cmd\n");
3517665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
3518665484d8SDoug Ambrisko 		return -ENOMEM;
3519665484d8SDoug Ambrisko 	}
3520665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
3521665484d8SDoug Ambrisko 
3522665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
3523665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
3524665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
3525665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
3526665484d8SDoug Ambrisko 	dcmd->timeout = 0;
3527665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
3528665484d8SDoug Ambrisko 	dcmd->data_xfer_len = sizeof(struct mrsas_ctrl_info);
3529665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_CTRL_GET_INFO;
3530665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = sc->ctlr_info_phys_addr;
3531665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = sizeof(struct mrsas_ctrl_info);
3532665484d8SDoug Ambrisko 
35338bc320adSKashyap D Desai 	if (!sc->mask_interrupts)
35348bc320adSKashyap D Desai 		retcode = mrsas_issue_blocked_cmd(sc, cmd);
35358bc320adSKashyap D Desai 	else
3536f0c7594bSKashyap D Desai 		retcode = mrsas_issue_polled(sc, cmd);
35378bc320adSKashyap D Desai 
3538f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
3539f0c7594bSKashyap D Desai 		goto dcmd_timeout;
3540665484d8SDoug Ambrisko 	else
3541f0c7594bSKashyap D Desai 		memcpy(sc->ctrl_info, sc->ctlr_info_mem, sizeof(struct mrsas_ctrl_info));
3542665484d8SDoug Ambrisko 
3543f0c7594bSKashyap D Desai 	do_ocr = 0;
3544af51c29fSKashyap D Desai 	mrsas_update_ext_vd_details(sc);
3545af51c29fSKashyap D Desai 
3546a688fcd0SKashyap D Desai 	sc->use_seqnum_jbod_fp =
3547a688fcd0SKashyap D Desai 	    sc->ctrl_info->adapterOperations3.useSeqNumJbodFP;
3548c376f864SKashyap D Desai 	sc->support_morethan256jbod =
3549c376f864SKashyap D Desai 		sc->ctrl_info->adapterOperations4.supportPdMapTargetId;
3550c376f864SKashyap D Desai 
35518bc320adSKashyap D Desai 	sc->disableOnlineCtrlReset =
35528bc320adSKashyap D Desai 	    sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset;
3553a688fcd0SKashyap D Desai 
3554f0c7594bSKashyap D Desai dcmd_timeout:
3555665484d8SDoug Ambrisko 	mrsas_free_ctlr_info_cmd(sc);
3556f0c7594bSKashyap D Desai 
3557f0c7594bSKashyap D Desai 	if (do_ocr)
3558f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
3559f0c7594bSKashyap D Desai 
35608bc320adSKashyap D Desai 	if (!sc->mask_interrupts)
35618bc320adSKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
35628bc320adSKashyap D Desai 
3563665484d8SDoug Ambrisko 	return (retcode);
3564665484d8SDoug Ambrisko }
3565665484d8SDoug Ambrisko 
35668e727371SKashyap D Desai /*
3567af51c29fSKashyap D Desai  * mrsas_update_ext_vd_details : Update details w.r.t Extended VD
3568af51c29fSKashyap D Desai  * input:
3569af51c29fSKashyap D Desai  *	sc - Controller's softc
3570af51c29fSKashyap D Desai */
3571dbcc81dfSKashyap D Desai static void
3572dbcc81dfSKashyap D Desai mrsas_update_ext_vd_details(struct mrsas_softc *sc)
3573af51c29fSKashyap D Desai {
35744ad83576SKashyap D Desai 	u_int32_t ventura_map_sz = 0;
3575af51c29fSKashyap D Desai 	sc->max256vdSupport =
3576af51c29fSKashyap D Desai 		sc->ctrl_info->adapterOperations3.supportMaxExtLDs;
35774ad83576SKashyap D Desai 
3578af51c29fSKashyap D Desai 	/* Below is additional check to address future FW enhancement */
3579af51c29fSKashyap D Desai 	if (sc->ctrl_info->max_lds > 64)
3580af51c29fSKashyap D Desai 		sc->max256vdSupport = 1;
3581af51c29fSKashyap D Desai 
3582af51c29fSKashyap D Desai 	sc->drv_supported_vd_count = MRSAS_MAX_LD_CHANNELS
3583af51c29fSKashyap D Desai 	    * MRSAS_MAX_DEV_PER_CHANNEL;
3584af51c29fSKashyap D Desai 	sc->drv_supported_pd_count = MRSAS_MAX_PD_CHANNELS
3585af51c29fSKashyap D Desai 	    * MRSAS_MAX_DEV_PER_CHANNEL;
3586af51c29fSKashyap D Desai 	if (sc->max256vdSupport) {
3587af51c29fSKashyap D Desai 		sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES_EXT;
3588af51c29fSKashyap D Desai 		sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES;
3589af51c29fSKashyap D Desai 	} else {
3590af51c29fSKashyap D Desai 		sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES;
3591af51c29fSKashyap D Desai 		sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES;
3592af51c29fSKashyap D Desai 	}
3593af51c29fSKashyap D Desai 
35944ad83576SKashyap D Desai 	if (sc->maxRaidMapSize) {
35954ad83576SKashyap D Desai 		ventura_map_sz = sc->maxRaidMapSize *
35964ad83576SKashyap D Desai 		    MR_MIN_MAP_SIZE;
35974ad83576SKashyap D Desai 		sc->current_map_sz = ventura_map_sz;
35984ad83576SKashyap D Desai 		sc->max_map_sz = ventura_map_sz;
35994ad83576SKashyap D Desai 	} else {
3600af51c29fSKashyap D Desai 		sc->old_map_sz = sizeof(MR_FW_RAID_MAP) +
36014ad83576SKashyap D Desai 		    (sizeof(MR_LD_SPAN_MAP) * (sc->fw_supported_vd_count - 1));
3602af51c29fSKashyap D Desai 		sc->new_map_sz = sizeof(MR_FW_RAID_MAP_EXT);
3603af51c29fSKashyap D Desai 		sc->max_map_sz = max(sc->old_map_sz, sc->new_map_sz);
3604af51c29fSKashyap D Desai 		if (sc->max256vdSupport)
3605af51c29fSKashyap D Desai 			sc->current_map_sz = sc->new_map_sz;
3606af51c29fSKashyap D Desai 		else
3607af51c29fSKashyap D Desai 			sc->current_map_sz = sc->old_map_sz;
3608af51c29fSKashyap D Desai 	}
3609af51c29fSKashyap D Desai 
36104ad83576SKashyap D Desai 	sc->drv_map_sz = sizeof(MR_DRV_RAID_MAP_ALL);
36114ad83576SKashyap D Desai #if VD_EXT_DEBUG
36124ad83576SKashyap D Desai 	device_printf(sc->mrsas_dev, "sc->maxRaidMapSize 0x%x \n",
36134ad83576SKashyap D Desai 	    sc->maxRaidMapSize);
36144ad83576SKashyap D Desai 	device_printf(sc->mrsas_dev,
36154ad83576SKashyap D Desai 	    "new_map_sz = 0x%x, old_map_sz = 0x%x, "
36164ad83576SKashyap D Desai 	    "ventura_map_sz = 0x%x, current_map_sz = 0x%x "
36174ad83576SKashyap D Desai 	    "fusion->drv_map_sz =0x%x, size of driver raid map 0x%lx \n",
36184ad83576SKashyap D Desai 	    sc->new_map_sz, sc->old_map_sz, ventura_map_sz,
36194ad83576SKashyap D Desai 	    sc->current_map_sz, sc->drv_map_sz, sizeof(MR_DRV_RAID_MAP_ALL));
36204ad83576SKashyap D Desai #endif
36214ad83576SKashyap D Desai }
36224ad83576SKashyap D Desai 
3623af51c29fSKashyap D Desai /*
3624665484d8SDoug Ambrisko  * mrsas_alloc_ctlr_info_cmd:	Allocates memory for controller info command
3625665484d8SDoug Ambrisko  * input:						Adapter soft state
3626665484d8SDoug Ambrisko  *
3627665484d8SDoug Ambrisko  * Allocates DMAable memory for the controller info internal command.
3628665484d8SDoug Ambrisko  */
36298e727371SKashyap D Desai int
36308e727371SKashyap D Desai mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc)
3631665484d8SDoug Ambrisko {
3632665484d8SDoug Ambrisko 	int ctlr_info_size;
3633665484d8SDoug Ambrisko 
3634665484d8SDoug Ambrisko 	/* Allocate get controller info command */
3635665484d8SDoug Ambrisko 	ctlr_info_size = sizeof(struct mrsas_ctrl_info);
36368e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
36378e727371SKashyap D Desai 	    1, 0,
36388e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
36398e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
36408e727371SKashyap D Desai 	    NULL, NULL,
36418e727371SKashyap D Desai 	    ctlr_info_size,
36428e727371SKashyap D Desai 	    1,
36438e727371SKashyap D Desai 	    ctlr_info_size,
36448e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
36458e727371SKashyap D Desai 	    NULL, NULL,
3646665484d8SDoug Ambrisko 	    &sc->ctlr_info_tag)) {
3647665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate ctlr info tag\n");
3648665484d8SDoug Ambrisko 		return (ENOMEM);
3649665484d8SDoug Ambrisko 	}
3650665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->ctlr_info_tag, (void **)&sc->ctlr_info_mem,
3651665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->ctlr_info_dmamap)) {
3652665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate ctlr info cmd mem\n");
3653665484d8SDoug Ambrisko 		return (ENOMEM);
3654665484d8SDoug Ambrisko 	}
3655665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->ctlr_info_tag, sc->ctlr_info_dmamap,
3656665484d8SDoug Ambrisko 	    sc->ctlr_info_mem, ctlr_info_size, mrsas_addr_cb,
3657665484d8SDoug Ambrisko 	    &sc->ctlr_info_phys_addr, BUS_DMA_NOWAIT)) {
3658665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load ctlr info cmd mem\n");
3659665484d8SDoug Ambrisko 		return (ENOMEM);
3660665484d8SDoug Ambrisko 	}
3661665484d8SDoug Ambrisko 	memset(sc->ctlr_info_mem, 0, ctlr_info_size);
3662665484d8SDoug Ambrisko 	return (0);
3663665484d8SDoug Ambrisko }
3664665484d8SDoug Ambrisko 
36658e727371SKashyap D Desai /*
3666665484d8SDoug Ambrisko  * mrsas_free_ctlr_info_cmd:	Free memory for controller info command
3667665484d8SDoug Ambrisko  * input:						Adapter soft state
3668665484d8SDoug Ambrisko  *
3669665484d8SDoug Ambrisko  * Deallocates memory of the get controller info cmd.
3670665484d8SDoug Ambrisko  */
36718e727371SKashyap D Desai void
36728e727371SKashyap D Desai mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc)
3673665484d8SDoug Ambrisko {
3674665484d8SDoug Ambrisko 	if (sc->ctlr_info_phys_addr)
3675665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->ctlr_info_tag, sc->ctlr_info_dmamap);
3676665484d8SDoug Ambrisko 	if (sc->ctlr_info_mem != NULL)
3677665484d8SDoug Ambrisko 		bus_dmamem_free(sc->ctlr_info_tag, sc->ctlr_info_mem, sc->ctlr_info_dmamap);
3678665484d8SDoug Ambrisko 	if (sc->ctlr_info_tag != NULL)
3679665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->ctlr_info_tag);
3680665484d8SDoug Ambrisko }
3681665484d8SDoug Ambrisko 
36828e727371SKashyap D Desai /*
3683665484d8SDoug Ambrisko  * mrsas_issue_polled:	Issues a polling command
3684665484d8SDoug Ambrisko  * inputs:				Adapter soft state
3685665484d8SDoug Ambrisko  * 						Command packet to be issued
3686665484d8SDoug Ambrisko  *
36878e727371SKashyap D Desai  * This function is for posting of internal commands to Firmware.  MFI requires
36888e727371SKashyap D Desai  * the cmd_status to be set to 0xFF before posting.  The maximun wait time of
36898e727371SKashyap D Desai  * the poll response timer is 180 seconds.
3690665484d8SDoug Ambrisko  */
36918e727371SKashyap D Desai int
36928e727371SKashyap D Desai mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
3693665484d8SDoug Ambrisko {
3694665484d8SDoug Ambrisko 	struct mrsas_header *frame_hdr = &cmd->frame->hdr;
3695665484d8SDoug Ambrisko 	u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME;
3696f0c7594bSKashyap D Desai 	int i, retcode = SUCCESS;
3697665484d8SDoug Ambrisko 
3698665484d8SDoug Ambrisko 	frame_hdr->cmd_status = 0xFF;
3699665484d8SDoug Ambrisko 	frame_hdr->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE;
3700665484d8SDoug Ambrisko 
3701665484d8SDoug Ambrisko 	/* Issue the frame using inbound queue port */
3702665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
3703665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n");
3704665484d8SDoug Ambrisko 		return (1);
3705665484d8SDoug Ambrisko 	}
3706665484d8SDoug Ambrisko 	/*
3707665484d8SDoug Ambrisko 	 * Poll response timer to wait for Firmware response.  While this
3708665484d8SDoug Ambrisko 	 * timer with the DELAY call could block CPU, the time interval for
3709665484d8SDoug Ambrisko 	 * this is only 1 millisecond.
3710665484d8SDoug Ambrisko 	 */
3711665484d8SDoug Ambrisko 	if (frame_hdr->cmd_status == 0xFF) {
3712665484d8SDoug Ambrisko 		for (i = 0; i < (max_wait * 1000); i++) {
3713665484d8SDoug Ambrisko 			if (frame_hdr->cmd_status == 0xFF)
3714665484d8SDoug Ambrisko 				DELAY(1000);
3715665484d8SDoug Ambrisko 			else
3716665484d8SDoug Ambrisko 				break;
3717665484d8SDoug Ambrisko 		}
3718665484d8SDoug Ambrisko 	}
3719f0c7594bSKashyap D Desai 	if (frame_hdr->cmd_status == 0xFF) {
3720f0c7594bSKashyap D Desai 		device_printf(sc->mrsas_dev, "DCMD timed out after %d "
3721f0c7594bSKashyap D Desai 		    "seconds from %s\n", max_wait, __func__);
3722f0c7594bSKashyap D Desai 		device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n",
3723f0c7594bSKashyap D Desai 		    cmd->frame->dcmd.opcode);
3724f0c7594bSKashyap D Desai 		retcode = ETIMEDOUT;
3725665484d8SDoug Ambrisko 	}
3726665484d8SDoug Ambrisko 	return (retcode);
3727665484d8SDoug Ambrisko }
3728665484d8SDoug Ambrisko 
37298e727371SKashyap D Desai /*
37308e727371SKashyap D Desai  * mrsas_issue_dcmd:	Issues a MFI Pass thru cmd
37318e727371SKashyap D Desai  * input:				Adapter soft state mfi cmd pointer
3732665484d8SDoug Ambrisko  *
3733665484d8SDoug Ambrisko  * This function is called by mrsas_issued_blocked_cmd() and
37348e727371SKashyap D Desai  * mrsas_issued_polled(), to build the MPT command and then fire the command
37358e727371SKashyap D Desai  * to Firmware.
3736665484d8SDoug Ambrisko  */
3737665484d8SDoug Ambrisko int
3738665484d8SDoug Ambrisko mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
3739665484d8SDoug Ambrisko {
3740665484d8SDoug Ambrisko 	MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc;
3741665484d8SDoug Ambrisko 
3742665484d8SDoug Ambrisko 	req_desc = mrsas_build_mpt_cmd(sc, cmd);
3743665484d8SDoug Ambrisko 	if (!req_desc) {
3744665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot build MPT cmd.\n");
3745665484d8SDoug Ambrisko 		return (1);
3746665484d8SDoug Ambrisko 	}
3747665484d8SDoug Ambrisko 	mrsas_fire_cmd(sc, req_desc->addr.u.low, req_desc->addr.u.high);
3748665484d8SDoug Ambrisko 
3749665484d8SDoug Ambrisko 	return (0);
3750665484d8SDoug Ambrisko }
3751665484d8SDoug Ambrisko 
37528e727371SKashyap D Desai /*
37538e727371SKashyap D Desai  * mrsas_build_mpt_cmd:	Calls helper function to build Passthru cmd
37548e727371SKashyap D Desai  * input:				Adapter soft state mfi cmd to build
3755665484d8SDoug Ambrisko  *
37568e727371SKashyap D Desai  * This function is called by mrsas_issue_cmd() to build the MPT-MFI passthru
37578e727371SKashyap D Desai  * command and prepares the MPT command to send to Firmware.
3758665484d8SDoug Ambrisko  */
3759665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *
3760665484d8SDoug Ambrisko mrsas_build_mpt_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
3761665484d8SDoug Ambrisko {
3762665484d8SDoug Ambrisko 	MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc;
3763665484d8SDoug Ambrisko 	u_int16_t index;
3764665484d8SDoug Ambrisko 
3765665484d8SDoug Ambrisko 	if (mrsas_build_mptmfi_passthru(sc, cmd)) {
3766665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot build MPT-MFI passthru cmd.\n");
3767665484d8SDoug Ambrisko 		return NULL;
3768665484d8SDoug Ambrisko 	}
3769665484d8SDoug Ambrisko 	index = cmd->cmd_id.context.smid;
3770665484d8SDoug Ambrisko 
3771665484d8SDoug Ambrisko 	req_desc = mrsas_get_request_desc(sc, index - 1);
3772665484d8SDoug Ambrisko 	if (!req_desc)
3773665484d8SDoug Ambrisko 		return NULL;
3774665484d8SDoug Ambrisko 
3775665484d8SDoug Ambrisko 	req_desc->addr.Words = 0;
3776665484d8SDoug Ambrisko 	req_desc->SCSIIO.RequestFlags = (MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT);
3777665484d8SDoug Ambrisko 
3778665484d8SDoug Ambrisko 	req_desc->SCSIIO.SMID = index;
3779665484d8SDoug Ambrisko 
3780665484d8SDoug Ambrisko 	return (req_desc);
3781665484d8SDoug Ambrisko }
3782665484d8SDoug Ambrisko 
37838e727371SKashyap D Desai /*
37848e727371SKashyap D Desai  * mrsas_build_mptmfi_passthru:	Builds a MPT MFI Passthru command
37858e727371SKashyap D Desai  * input:						Adapter soft state mfi cmd pointer
3786665484d8SDoug Ambrisko  *
37878e727371SKashyap D Desai  * The MPT command and the io_request are setup as a passthru command. The SGE
37888e727371SKashyap D Desai  * chain address is set to frame_phys_addr of the MFI command.
3789665484d8SDoug Ambrisko  */
3790665484d8SDoug Ambrisko u_int8_t
3791665484d8SDoug Ambrisko mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *mfi_cmd)
3792665484d8SDoug Ambrisko {
3793665484d8SDoug Ambrisko 	MPI25_IEEE_SGE_CHAIN64 *mpi25_ieee_chain;
3794665484d8SDoug Ambrisko 	PTR_MRSAS_RAID_SCSI_IO_REQUEST io_req;
3795665484d8SDoug Ambrisko 	struct mrsas_mpt_cmd *mpt_cmd;
3796665484d8SDoug Ambrisko 	struct mrsas_header *frame_hdr = &mfi_cmd->frame->hdr;
3797665484d8SDoug Ambrisko 
3798665484d8SDoug Ambrisko 	mpt_cmd = mrsas_get_mpt_cmd(sc);
3799665484d8SDoug Ambrisko 	if (!mpt_cmd)
3800665484d8SDoug Ambrisko 		return (1);
3801665484d8SDoug Ambrisko 
3802665484d8SDoug Ambrisko 	/* Save the smid. To be used for returning the cmd */
3803665484d8SDoug Ambrisko 	mfi_cmd->cmd_id.context.smid = mpt_cmd->index;
3804665484d8SDoug Ambrisko 
3805665484d8SDoug Ambrisko 	mpt_cmd->sync_cmd_idx = mfi_cmd->index;
3806665484d8SDoug Ambrisko 
3807665484d8SDoug Ambrisko 	/*
38088e727371SKashyap D Desai 	 * For cmds where the flag is set, store the flag and check on
38098e727371SKashyap D Desai 	 * completion. For cmds with this flag, don't call
3810665484d8SDoug Ambrisko 	 * mrsas_complete_cmd.
3811665484d8SDoug Ambrisko 	 */
3812665484d8SDoug Ambrisko 
3813665484d8SDoug Ambrisko 	if (frame_hdr->flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE)
3814665484d8SDoug Ambrisko 		mpt_cmd->flags = MFI_FRAME_DONT_POST_IN_REPLY_QUEUE;
3815665484d8SDoug Ambrisko 
3816665484d8SDoug Ambrisko 	io_req = mpt_cmd->io_request;
3817665484d8SDoug Ambrisko 
38187aade8bfSKashyap D Desai 	if (sc->mrsas_gen3_ctrl || sc->is_ventura) {
3819665484d8SDoug Ambrisko 		pMpi25IeeeSgeChain64_t sgl_ptr_end = (pMpi25IeeeSgeChain64_t)&io_req->SGL;
38208e727371SKashyap D Desai 
3821665484d8SDoug Ambrisko 		sgl_ptr_end += sc->max_sge_in_main_msg - 1;
3822665484d8SDoug Ambrisko 		sgl_ptr_end->Flags = 0;
3823665484d8SDoug Ambrisko 	}
3824665484d8SDoug Ambrisko 	mpi25_ieee_chain = (MPI25_IEEE_SGE_CHAIN64 *) & io_req->SGL.IeeeChain;
3825665484d8SDoug Ambrisko 
3826665484d8SDoug Ambrisko 	io_req->Function = MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST;
3827665484d8SDoug Ambrisko 	io_req->SGLOffset0 = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 4;
3828665484d8SDoug Ambrisko 	io_req->ChainOffset = sc->chain_offset_mfi_pthru;
3829665484d8SDoug Ambrisko 
3830665484d8SDoug Ambrisko 	mpi25_ieee_chain->Address = mfi_cmd->frame_phys_addr;
3831665484d8SDoug Ambrisko 
3832665484d8SDoug Ambrisko 	mpi25_ieee_chain->Flags = IEEE_SGE_FLAGS_CHAIN_ELEMENT |
3833665484d8SDoug Ambrisko 	    MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR;
3834665484d8SDoug Ambrisko 
38353a3fc6cbSKashyap D Desai 	mpi25_ieee_chain->Length = sc->max_chain_frame_sz;
3836665484d8SDoug Ambrisko 
3837665484d8SDoug Ambrisko 	return (0);
3838665484d8SDoug Ambrisko }
3839665484d8SDoug Ambrisko 
38408e727371SKashyap D Desai /*
38418e727371SKashyap D Desai  * mrsas_issue_blocked_cmd:	Synchronous wrapper around regular FW cmds
38428e727371SKashyap D Desai  * input:					Adapter soft state Command to be issued
3843665484d8SDoug Ambrisko  *
38448e727371SKashyap D Desai  * This function waits on an event for the command to be returned from the ISR.
38458e727371SKashyap D Desai  * Max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME secs. Used for issuing
38468e727371SKashyap D Desai  * internal and ioctl commands.
3847665484d8SDoug Ambrisko  */
38488e727371SKashyap D Desai int
38498e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
3850665484d8SDoug Ambrisko {
3851665484d8SDoug Ambrisko 	u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME;
3852665484d8SDoug Ambrisko 	unsigned long total_time = 0;
3853f0c7594bSKashyap D Desai 	int retcode = SUCCESS;
3854665484d8SDoug Ambrisko 
3855665484d8SDoug Ambrisko 	/* Initialize cmd_status */
3856f0c7594bSKashyap D Desai 	cmd->cmd_status = 0xFF;
3857665484d8SDoug Ambrisko 
3858665484d8SDoug Ambrisko 	/* Build MPT-MFI command for issue to FW */
3859665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
3860665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n");
3861665484d8SDoug Ambrisko 		return (1);
3862665484d8SDoug Ambrisko 	}
3863665484d8SDoug Ambrisko 	sc->chan = (void *)&cmd;
3864665484d8SDoug Ambrisko 
3865665484d8SDoug Ambrisko 	while (1) {
3866f0c7594bSKashyap D Desai 		if (cmd->cmd_status == 0xFF) {
3867665484d8SDoug Ambrisko 			tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz);
38688e727371SKashyap D Desai 		} else
3869665484d8SDoug Ambrisko 			break;
3870f0c7594bSKashyap D Desai 
3871f0c7594bSKashyap D Desai 		if (!cmd->sync_cmd) {	/* cmd->sync will be set for an IOCTL
3872f0c7594bSKashyap D Desai 					 * command */
3873665484d8SDoug Ambrisko 			total_time++;
3874665484d8SDoug Ambrisko 			if (total_time >= max_wait) {
38758e727371SKashyap D Desai 				device_printf(sc->mrsas_dev,
38768e727371SKashyap D Desai 				    "Internal command timed out after %d seconds.\n", max_wait);
3877665484d8SDoug Ambrisko 				retcode = 1;
3878665484d8SDoug Ambrisko 				break;
3879665484d8SDoug Ambrisko 			}
3880665484d8SDoug Ambrisko 		}
3881f0c7594bSKashyap D Desai 	}
3882f0c7594bSKashyap D Desai 
3883f0c7594bSKashyap D Desai 	if (cmd->cmd_status == 0xFF) {
3884f0c7594bSKashyap D Desai 		device_printf(sc->mrsas_dev, "DCMD timed out after %d "
3885f0c7594bSKashyap D Desai 		    "seconds from %s\n", max_wait, __func__);
3886f0c7594bSKashyap D Desai 		device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n",
3887f0c7594bSKashyap D Desai 		    cmd->frame->dcmd.opcode);
3888f0c7594bSKashyap D Desai 		retcode = ETIMEDOUT;
3889f0c7594bSKashyap D Desai 	}
3890665484d8SDoug Ambrisko 	return (retcode);
3891665484d8SDoug Ambrisko }
3892665484d8SDoug Ambrisko 
38938e727371SKashyap D Desai /*
38948e727371SKashyap D Desai  * mrsas_complete_mptmfi_passthru:	Completes a command
38958e727371SKashyap D Desai  * input:	@sc:					Adapter soft state
38968e727371SKashyap D Desai  * 			@cmd:					Command to be completed
38978e727371SKashyap D Desai  * 			@status:				cmd completion status
3898665484d8SDoug Ambrisko  *
38998e727371SKashyap D Desai  * This function is called from mrsas_complete_cmd() after an interrupt is
39008e727371SKashyap D Desai  * received from Firmware, and io_request->Function is
3901665484d8SDoug Ambrisko  * MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST.
3902665484d8SDoug Ambrisko  */
3903665484d8SDoug Ambrisko void
3904665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd,
3905665484d8SDoug Ambrisko     u_int8_t status)
3906665484d8SDoug Ambrisko {
3907665484d8SDoug Ambrisko 	struct mrsas_header *hdr = &cmd->frame->hdr;
3908665484d8SDoug Ambrisko 	u_int8_t cmd_status = cmd->frame->hdr.cmd_status;
3909665484d8SDoug Ambrisko 
3910665484d8SDoug Ambrisko 	/* Reset the retry counter for future re-tries */
3911665484d8SDoug Ambrisko 	cmd->retry_for_fw_reset = 0;
3912665484d8SDoug Ambrisko 
3913665484d8SDoug Ambrisko 	if (cmd->ccb_ptr)
3914665484d8SDoug Ambrisko 		cmd->ccb_ptr = NULL;
3915665484d8SDoug Ambrisko 
3916665484d8SDoug Ambrisko 	switch (hdr->cmd) {
3917665484d8SDoug Ambrisko 	case MFI_CMD_INVALID:
3918665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "MFI_CMD_INVALID command.\n");
3919665484d8SDoug Ambrisko 		break;
3920665484d8SDoug Ambrisko 	case MFI_CMD_PD_SCSI_IO:
3921665484d8SDoug Ambrisko 	case MFI_CMD_LD_SCSI_IO:
3922665484d8SDoug Ambrisko 		/*
3923665484d8SDoug Ambrisko 		 * MFI_CMD_PD_SCSI_IO and MFI_CMD_LD_SCSI_IO could have been
3924665484d8SDoug Ambrisko 		 * issued either through an IO path or an IOCTL path. If it
3925665484d8SDoug Ambrisko 		 * was via IOCTL, we will send it to internal completion.
3926665484d8SDoug Ambrisko 		 */
3927665484d8SDoug Ambrisko 		if (cmd->sync_cmd) {
3928665484d8SDoug Ambrisko 			cmd->sync_cmd = 0;
3929665484d8SDoug Ambrisko 			mrsas_wakeup(sc, cmd);
3930665484d8SDoug Ambrisko 			break;
3931665484d8SDoug Ambrisko 		}
3932665484d8SDoug Ambrisko 	case MFI_CMD_SMP:
3933665484d8SDoug Ambrisko 	case MFI_CMD_STP:
3934665484d8SDoug Ambrisko 	case MFI_CMD_DCMD:
3935665484d8SDoug Ambrisko 		/* Check for LD map update */
3936665484d8SDoug Ambrisko 		if ((cmd->frame->dcmd.opcode == MR_DCMD_LD_MAP_GET_INFO) &&
3937665484d8SDoug Ambrisko 		    (cmd->frame->dcmd.mbox.b[1] == 1)) {
3938665484d8SDoug Ambrisko 			sc->fast_path_io = 0;
3939665484d8SDoug Ambrisko 			mtx_lock(&sc->raidmap_lock);
3940f0c7594bSKashyap D Desai 			sc->map_update_cmd = NULL;
3941665484d8SDoug Ambrisko 			if (cmd_status != 0) {
3942665484d8SDoug Ambrisko 				if (cmd_status != MFI_STAT_NOT_FOUND)
3943665484d8SDoug Ambrisko 					device_printf(sc->mrsas_dev, "map sync failed, status=%x\n", cmd_status);
3944665484d8SDoug Ambrisko 				else {
3945665484d8SDoug Ambrisko 					mrsas_release_mfi_cmd(cmd);
3946665484d8SDoug Ambrisko 					mtx_unlock(&sc->raidmap_lock);
3947665484d8SDoug Ambrisko 					break;
3948665484d8SDoug Ambrisko 				}
39498e727371SKashyap D Desai 			} else
3950665484d8SDoug Ambrisko 				sc->map_id++;
3951665484d8SDoug Ambrisko 			mrsas_release_mfi_cmd(cmd);
3952665484d8SDoug Ambrisko 			if (MR_ValidateMapInfo(sc))
3953665484d8SDoug Ambrisko 				sc->fast_path_io = 0;
3954665484d8SDoug Ambrisko 			else
3955665484d8SDoug Ambrisko 				sc->fast_path_io = 1;
3956665484d8SDoug Ambrisko 			mrsas_sync_map_info(sc);
3957665484d8SDoug Ambrisko 			mtx_unlock(&sc->raidmap_lock);
3958665484d8SDoug Ambrisko 			break;
3959665484d8SDoug Ambrisko 		}
3960665484d8SDoug Ambrisko 		if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET_INFO ||
3961665484d8SDoug Ambrisko 		    cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET) {
3962da011113SKashyap D Desai 			sc->mrsas_aen_triggered = 0;
3963665484d8SDoug Ambrisko 		}
3964a688fcd0SKashyap D Desai 		/* FW has an updated PD sequence */
3965a688fcd0SKashyap D Desai 		if ((cmd->frame->dcmd.opcode ==
3966a688fcd0SKashyap D Desai 		    MR_DCMD_SYSTEM_PD_MAP_GET_INFO) &&
3967a688fcd0SKashyap D Desai 		    (cmd->frame->dcmd.mbox.b[0] == 1)) {
3968a688fcd0SKashyap D Desai 
3969a688fcd0SKashyap D Desai 			mtx_lock(&sc->raidmap_lock);
3970a688fcd0SKashyap D Desai 			sc->jbod_seq_cmd = NULL;
3971a688fcd0SKashyap D Desai 			mrsas_release_mfi_cmd(cmd);
3972a688fcd0SKashyap D Desai 
3973a688fcd0SKashyap D Desai 			if (cmd_status == MFI_STAT_OK) {
3974a688fcd0SKashyap D Desai 				sc->pd_seq_map_id++;
3975a688fcd0SKashyap D Desai 				/* Re-register a pd sync seq num cmd */
3976a688fcd0SKashyap D Desai 				if (megasas_sync_pd_seq_num(sc, true))
3977a688fcd0SKashyap D Desai 					sc->use_seqnum_jbod_fp = 0;
3978a688fcd0SKashyap D Desai 			} else {
3979a688fcd0SKashyap D Desai 				sc->use_seqnum_jbod_fp = 0;
3980a688fcd0SKashyap D Desai 				device_printf(sc->mrsas_dev,
3981a688fcd0SKashyap D Desai 				    "Jbod map sync failed, status=%x\n", cmd_status);
3982a688fcd0SKashyap D Desai 			}
3983a688fcd0SKashyap D Desai 			mtx_unlock(&sc->raidmap_lock);
3984a688fcd0SKashyap D Desai 			break;
3985a688fcd0SKashyap D Desai 		}
3986665484d8SDoug Ambrisko 		/* See if got an event notification */
3987665484d8SDoug Ambrisko 		if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_WAIT)
3988665484d8SDoug Ambrisko 			mrsas_complete_aen(sc, cmd);
3989665484d8SDoug Ambrisko 		else
3990665484d8SDoug Ambrisko 			mrsas_wakeup(sc, cmd);
3991665484d8SDoug Ambrisko 		break;
3992665484d8SDoug Ambrisko 	case MFI_CMD_ABORT:
3993665484d8SDoug Ambrisko 		/* Command issued to abort another cmd return */
3994665484d8SDoug Ambrisko 		mrsas_complete_abort(sc, cmd);
3995665484d8SDoug Ambrisko 		break;
3996665484d8SDoug Ambrisko 	default:
3997665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Unknown command completed! [0x%X]\n", hdr->cmd);
3998665484d8SDoug Ambrisko 		break;
3999665484d8SDoug Ambrisko 	}
4000665484d8SDoug Ambrisko }
4001665484d8SDoug Ambrisko 
40028e727371SKashyap D Desai /*
40038e727371SKashyap D Desai  * mrsas_wakeup:	Completes an internal command
4004665484d8SDoug Ambrisko  * input:			Adapter soft state
4005665484d8SDoug Ambrisko  * 					Command to be completed
4006665484d8SDoug Ambrisko  *
40078e727371SKashyap D Desai  * In mrsas_issue_blocked_cmd(), after a command is issued to Firmware, a wait
40088e727371SKashyap D Desai  * timer is started.  This function is called from
40098e727371SKashyap D Desai  * mrsas_complete_mptmfi_passthru() as it completes the command, to wake up
40108e727371SKashyap D Desai  * from the command wait.
4011665484d8SDoug Ambrisko  */
40128e727371SKashyap D Desai void
40138e727371SKashyap D Desai mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
4014665484d8SDoug Ambrisko {
4015665484d8SDoug Ambrisko 	cmd->cmd_status = cmd->frame->io.cmd_status;
4016665484d8SDoug Ambrisko 
4017f0c7594bSKashyap D Desai 	if (cmd->cmd_status == 0xFF)
4018665484d8SDoug Ambrisko 		cmd->cmd_status = 0;
4019665484d8SDoug Ambrisko 
4020665484d8SDoug Ambrisko 	sc->chan = (void *)&cmd;
4021665484d8SDoug Ambrisko 	wakeup_one((void *)&sc->chan);
4022665484d8SDoug Ambrisko 	return;
4023665484d8SDoug Ambrisko }
4024665484d8SDoug Ambrisko 
40258e727371SKashyap D Desai /*
40268e727371SKashyap D Desai  * mrsas_shutdown_ctlr:       Instructs FW to shutdown the controller input:
40278e727371SKashyap D Desai  * Adapter soft state Shutdown/Hibernate
4028665484d8SDoug Ambrisko  *
40298e727371SKashyap D Desai  * This function issues a DCMD internal command to Firmware to initiate shutdown
40308e727371SKashyap D Desai  * of the controller.
4031665484d8SDoug Ambrisko  */
40328e727371SKashyap D Desai static void
40338e727371SKashyap D Desai mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode)
4034665484d8SDoug Ambrisko {
4035665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4036665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4037665484d8SDoug Ambrisko 
4038665484d8SDoug Ambrisko 	if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)
4039665484d8SDoug Ambrisko 		return;
4040665484d8SDoug Ambrisko 
4041665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4042665484d8SDoug Ambrisko 	if (!cmd) {
4043665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate for shutdown cmd.\n");
4044665484d8SDoug Ambrisko 		return;
4045665484d8SDoug Ambrisko 	}
4046665484d8SDoug Ambrisko 	if (sc->aen_cmd)
4047665484d8SDoug Ambrisko 		mrsas_issue_blocked_abort_cmd(sc, sc->aen_cmd);
4048665484d8SDoug Ambrisko 	if (sc->map_update_cmd)
4049665484d8SDoug Ambrisko 		mrsas_issue_blocked_abort_cmd(sc, sc->map_update_cmd);
4050a688fcd0SKashyap D Desai 	if (sc->jbod_seq_cmd)
4051a688fcd0SKashyap D Desai 		mrsas_issue_blocked_abort_cmd(sc, sc->jbod_seq_cmd);
4052665484d8SDoug Ambrisko 
4053665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4054665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4055665484d8SDoug Ambrisko 
4056665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4057665484d8SDoug Ambrisko 	dcmd->cmd_status = 0x0;
4058665484d8SDoug Ambrisko 	dcmd->sge_count = 0;
4059665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_NONE;
4060665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4061665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
4062665484d8SDoug Ambrisko 	dcmd->data_xfer_len = 0;
4063665484d8SDoug Ambrisko 	dcmd->opcode = opcode;
4064665484d8SDoug Ambrisko 
4065665484d8SDoug Ambrisko 	device_printf(sc->mrsas_dev, "Preparing to shut down controller.\n");
4066665484d8SDoug Ambrisko 
4067665484d8SDoug Ambrisko 	mrsas_issue_blocked_cmd(sc, cmd);
4068665484d8SDoug Ambrisko 	mrsas_release_mfi_cmd(cmd);
4069665484d8SDoug Ambrisko 
4070665484d8SDoug Ambrisko 	return;
4071665484d8SDoug Ambrisko }
4072665484d8SDoug Ambrisko 
40738e727371SKashyap D Desai /*
40748e727371SKashyap D Desai  * mrsas_flush_cache:         Requests FW to flush all its caches input:
40758e727371SKashyap D Desai  * Adapter soft state
4076665484d8SDoug Ambrisko  *
4077665484d8SDoug Ambrisko  * This function is issues a DCMD internal command to Firmware to initiate
4078665484d8SDoug Ambrisko  * flushing of all caches.
4079665484d8SDoug Ambrisko  */
40808e727371SKashyap D Desai static void
40818e727371SKashyap D Desai mrsas_flush_cache(struct mrsas_softc *sc)
4082665484d8SDoug Ambrisko {
4083665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4084665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4085665484d8SDoug Ambrisko 
4086665484d8SDoug Ambrisko 	if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)
4087665484d8SDoug Ambrisko 		return;
4088665484d8SDoug Ambrisko 
4089665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4090665484d8SDoug Ambrisko 	if (!cmd) {
4091665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate for flush cache cmd.\n");
4092665484d8SDoug Ambrisko 		return;
4093665484d8SDoug Ambrisko 	}
4094665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4095665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4096665484d8SDoug Ambrisko 
4097665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4098665484d8SDoug Ambrisko 	dcmd->cmd_status = 0x0;
4099665484d8SDoug Ambrisko 	dcmd->sge_count = 0;
4100665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_NONE;
4101665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4102665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
4103665484d8SDoug Ambrisko 	dcmd->data_xfer_len = 0;
4104665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_CTRL_CACHE_FLUSH;
4105665484d8SDoug Ambrisko 	dcmd->mbox.b[0] = MR_FLUSH_CTRL_CACHE | MR_FLUSH_DISK_CACHE;
4106665484d8SDoug Ambrisko 
4107665484d8SDoug Ambrisko 	mrsas_issue_blocked_cmd(sc, cmd);
4108665484d8SDoug Ambrisko 	mrsas_release_mfi_cmd(cmd);
4109665484d8SDoug Ambrisko 
4110665484d8SDoug Ambrisko 	return;
4111665484d8SDoug Ambrisko }
4112665484d8SDoug Ambrisko 
4113a688fcd0SKashyap D Desai int
4114a688fcd0SKashyap D Desai megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend)
4115a688fcd0SKashyap D Desai {
4116a688fcd0SKashyap D Desai 	int retcode = 0;
4117a688fcd0SKashyap D Desai 	u_int8_t do_ocr = 1;
4118a688fcd0SKashyap D Desai 	struct mrsas_mfi_cmd *cmd;
4119a688fcd0SKashyap D Desai 	struct mrsas_dcmd_frame *dcmd;
4120a688fcd0SKashyap D Desai 	uint32_t pd_seq_map_sz;
4121a688fcd0SKashyap D Desai 	struct MR_PD_CFG_SEQ_NUM_SYNC *pd_sync;
4122a688fcd0SKashyap D Desai 	bus_addr_t pd_seq_h;
4123a688fcd0SKashyap D Desai 
4124a688fcd0SKashyap D Desai 	pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) +
4125a688fcd0SKashyap D Desai 	    (sizeof(struct MR_PD_CFG_SEQ) *
4126a688fcd0SKashyap D Desai 	    (MAX_PHYSICAL_DEVICES - 1));
4127a688fcd0SKashyap D Desai 
4128a688fcd0SKashyap D Desai 	cmd = mrsas_get_mfi_cmd(sc);
4129a688fcd0SKashyap D Desai 	if (!cmd) {
4130a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev,
4131a688fcd0SKashyap D Desai 		    "Cannot alloc for ld map info cmd.\n");
4132a688fcd0SKashyap D Desai 		return 1;
4133a688fcd0SKashyap D Desai 	}
4134a688fcd0SKashyap D Desai 	dcmd = &cmd->frame->dcmd;
4135a688fcd0SKashyap D Desai 
4136a688fcd0SKashyap D Desai 	pd_sync = (void *)sc->jbodmap_mem[(sc->pd_seq_map_id & 1)];
4137a688fcd0SKashyap D Desai 	pd_seq_h = sc->jbodmap_phys_addr[(sc->pd_seq_map_id & 1)];
4138a688fcd0SKashyap D Desai 	if (!pd_sync) {
4139a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev,
4140a688fcd0SKashyap D Desai 		    "Failed to alloc mem for jbod map info.\n");
4141a688fcd0SKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
4142a688fcd0SKashyap D Desai 		return (ENOMEM);
4143a688fcd0SKashyap D Desai 	}
4144a688fcd0SKashyap D Desai 	memset(pd_sync, 0, pd_seq_map_sz);
4145a688fcd0SKashyap D Desai 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4146a688fcd0SKashyap D Desai 	dcmd->cmd = MFI_CMD_DCMD;
4147a688fcd0SKashyap D Desai 	dcmd->cmd_status = 0xFF;
4148a688fcd0SKashyap D Desai 	dcmd->sge_count = 1;
4149a688fcd0SKashyap D Desai 	dcmd->timeout = 0;
4150a688fcd0SKashyap D Desai 	dcmd->pad_0 = 0;
4151a688fcd0SKashyap D Desai 	dcmd->data_xfer_len = (pd_seq_map_sz);
4152a688fcd0SKashyap D Desai 	dcmd->opcode = (MR_DCMD_SYSTEM_PD_MAP_GET_INFO);
4153a688fcd0SKashyap D Desai 	dcmd->sgl.sge32[0].phys_addr = (pd_seq_h);
4154a688fcd0SKashyap D Desai 	dcmd->sgl.sge32[0].length = (pd_seq_map_sz);
4155a688fcd0SKashyap D Desai 
4156a688fcd0SKashyap D Desai 	if (pend) {
4157a688fcd0SKashyap D Desai 		dcmd->mbox.b[0] = MRSAS_DCMD_MBOX_PEND_FLAG;
4158a688fcd0SKashyap D Desai 		dcmd->flags = (MFI_FRAME_DIR_WRITE);
4159a688fcd0SKashyap D Desai 		sc->jbod_seq_cmd = cmd;
4160a688fcd0SKashyap D Desai 		if (mrsas_issue_dcmd(sc, cmd)) {
4161a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev,
4162a688fcd0SKashyap D Desai 			    "Fail to send sync map info command.\n");
4163a688fcd0SKashyap D Desai 			return 1;
4164a688fcd0SKashyap D Desai 		} else
4165a688fcd0SKashyap D Desai 			return 0;
4166a688fcd0SKashyap D Desai 	} else
4167a688fcd0SKashyap D Desai 		dcmd->flags = MFI_FRAME_DIR_READ;
4168a688fcd0SKashyap D Desai 
4169a688fcd0SKashyap D Desai 	retcode = mrsas_issue_polled(sc, cmd);
4170a688fcd0SKashyap D Desai 	if (retcode == ETIMEDOUT)
4171a688fcd0SKashyap D Desai 		goto dcmd_timeout;
4172a688fcd0SKashyap D Desai 
4173a688fcd0SKashyap D Desai 	if (pd_sync->count > MAX_PHYSICAL_DEVICES) {
4174a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev,
4175a688fcd0SKashyap D Desai 		    "driver supports max %d JBOD, but FW reports %d\n",
4176a688fcd0SKashyap D Desai 		    MAX_PHYSICAL_DEVICES, pd_sync->count);
4177a688fcd0SKashyap D Desai 		retcode = -EINVAL;
4178a688fcd0SKashyap D Desai 	}
4179a688fcd0SKashyap D Desai 	if (!retcode)
4180a688fcd0SKashyap D Desai 		sc->pd_seq_map_id++;
4181a688fcd0SKashyap D Desai 	do_ocr = 0;
4182a688fcd0SKashyap D Desai 
4183a688fcd0SKashyap D Desai dcmd_timeout:
4184a688fcd0SKashyap D Desai 	if (do_ocr)
4185a688fcd0SKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
4186a688fcd0SKashyap D Desai 
4187a688fcd0SKashyap D Desai 	return (retcode);
4188a688fcd0SKashyap D Desai }
4189a688fcd0SKashyap D Desai 
41908e727371SKashyap D Desai /*
41918e727371SKashyap D Desai  * mrsas_get_map_info:        Load and validate RAID map input:
41928e727371SKashyap D Desai  * Adapter instance soft state
4193665484d8SDoug Ambrisko  *
41948e727371SKashyap D Desai  * This function calls mrsas_get_ld_map_info() and MR_ValidateMapInfo() to load
41958e727371SKashyap D Desai  * and validate RAID map.  It returns 0 if successful, 1 other- wise.
4196665484d8SDoug Ambrisko  */
41978e727371SKashyap D Desai static int
41988e727371SKashyap D Desai mrsas_get_map_info(struct mrsas_softc *sc)
4199665484d8SDoug Ambrisko {
4200665484d8SDoug Ambrisko 	uint8_t retcode = 0;
4201665484d8SDoug Ambrisko 
4202665484d8SDoug Ambrisko 	sc->fast_path_io = 0;
4203665484d8SDoug Ambrisko 	if (!mrsas_get_ld_map_info(sc)) {
4204665484d8SDoug Ambrisko 		retcode = MR_ValidateMapInfo(sc);
4205665484d8SDoug Ambrisko 		if (retcode == 0) {
4206665484d8SDoug Ambrisko 			sc->fast_path_io = 1;
4207665484d8SDoug Ambrisko 			return 0;
4208665484d8SDoug Ambrisko 		}
4209665484d8SDoug Ambrisko 	}
4210665484d8SDoug Ambrisko 	return 1;
4211665484d8SDoug Ambrisko }
4212665484d8SDoug Ambrisko 
42138e727371SKashyap D Desai /*
42148e727371SKashyap D Desai  * mrsas_get_ld_map_info:      Get FW's ld_map structure input:
42158e727371SKashyap D Desai  * Adapter instance soft state
4216665484d8SDoug Ambrisko  *
42178e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller PD list
42188e727371SKashyap D Desai  * structure.
4219665484d8SDoug Ambrisko  */
42208e727371SKashyap D Desai static int
42218e727371SKashyap D Desai mrsas_get_ld_map_info(struct mrsas_softc *sc)
4222665484d8SDoug Ambrisko {
4223665484d8SDoug Ambrisko 	int retcode = 0;
4224665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4225665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
42264799d485SKashyap D Desai 	void *map;
4227665484d8SDoug Ambrisko 	bus_addr_t map_phys_addr = 0;
4228665484d8SDoug Ambrisko 
4229665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4230665484d8SDoug Ambrisko 	if (!cmd) {
42314799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
42324799d485SKashyap D Desai 		    "Cannot alloc for ld map info cmd.\n");
4233665484d8SDoug Ambrisko 		return 1;
4234665484d8SDoug Ambrisko 	}
4235665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4236665484d8SDoug Ambrisko 
42374799d485SKashyap D Desai 	map = (void *)sc->raidmap_mem[(sc->map_id & 1)];
4238665484d8SDoug Ambrisko 	map_phys_addr = sc->raidmap_phys_addr[(sc->map_id & 1)];
4239665484d8SDoug Ambrisko 	if (!map) {
42404799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
42414799d485SKashyap D Desai 		    "Failed to alloc mem for ld map info.\n");
4242665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
4243665484d8SDoug Ambrisko 		return (ENOMEM);
4244665484d8SDoug Ambrisko 	}
42454799d485SKashyap D Desai 	memset(map, 0, sizeof(sc->max_map_sz));
4246665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4247665484d8SDoug Ambrisko 
4248665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4249665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
4250665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
4251665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
4252665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4253665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
42544799d485SKashyap D Desai 	dcmd->data_xfer_len = sc->current_map_sz;
4255665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO;
4256665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = map_phys_addr;
42574799d485SKashyap D Desai 	dcmd->sgl.sge32[0].length = sc->current_map_sz;
42584799d485SKashyap D Desai 
4259f0c7594bSKashyap D Desai 	retcode = mrsas_issue_polled(sc, cmd);
4260f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
4261f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
42624799d485SKashyap D Desai 
4263665484d8SDoug Ambrisko 	return (retcode);
4264665484d8SDoug Ambrisko }
4265665484d8SDoug Ambrisko 
42668e727371SKashyap D Desai /*
42678e727371SKashyap D Desai  * mrsas_sync_map_info:        Get FW's ld_map structure input:
42688e727371SKashyap D Desai  * Adapter instance soft state
4269665484d8SDoug Ambrisko  *
42708e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller PD list
42718e727371SKashyap D Desai  * structure.
4272665484d8SDoug Ambrisko  */
42738e727371SKashyap D Desai static int
42748e727371SKashyap D Desai mrsas_sync_map_info(struct mrsas_softc *sc)
4275665484d8SDoug Ambrisko {
4276665484d8SDoug Ambrisko 	int retcode = 0, i;
4277665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4278665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4279665484d8SDoug Ambrisko 	uint32_t size_sync_info, num_lds;
4280665484d8SDoug Ambrisko 	MR_LD_TARGET_SYNC *target_map = NULL;
42814799d485SKashyap D Desai 	MR_DRV_RAID_MAP_ALL *map;
4282665484d8SDoug Ambrisko 	MR_LD_RAID *raid;
4283665484d8SDoug Ambrisko 	MR_LD_TARGET_SYNC *ld_sync;
4284665484d8SDoug Ambrisko 	bus_addr_t map_phys_addr = 0;
4285665484d8SDoug Ambrisko 
4286665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4287665484d8SDoug Ambrisko 	if (!cmd) {
4288731b7561SKashyap D Desai 		device_printf(sc->mrsas_dev, "Cannot alloc for sync map info cmd\n");
4289731b7561SKashyap D Desai 		return ENOMEM;
4290665484d8SDoug Ambrisko 	}
42914799d485SKashyap D Desai 	map = sc->ld_drv_map[sc->map_id & 1];
4292665484d8SDoug Ambrisko 	num_lds = map->raidMap.ldCount;
4293665484d8SDoug Ambrisko 
4294665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4295665484d8SDoug Ambrisko 	size_sync_info = sizeof(MR_LD_TARGET_SYNC) * num_lds;
4296665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4297665484d8SDoug Ambrisko 
42988e727371SKashyap D Desai 	target_map = (MR_LD_TARGET_SYNC *) sc->raidmap_mem[(sc->map_id - 1) & 1];
42994799d485SKashyap D Desai 	memset(target_map, 0, sc->max_map_sz);
4300665484d8SDoug Ambrisko 
4301665484d8SDoug Ambrisko 	map_phys_addr = sc->raidmap_phys_addr[(sc->map_id - 1) & 1];
4302665484d8SDoug Ambrisko 
4303665484d8SDoug Ambrisko 	ld_sync = (MR_LD_TARGET_SYNC *) target_map;
4304665484d8SDoug Ambrisko 
4305665484d8SDoug Ambrisko 	for (i = 0; i < num_lds; i++, ld_sync++) {
4306665484d8SDoug Ambrisko 		raid = MR_LdRaidGet(i, map);
4307665484d8SDoug Ambrisko 		ld_sync->targetId = MR_GetLDTgtId(i, map);
4308665484d8SDoug Ambrisko 		ld_sync->seqNum = raid->seqNum;
4309665484d8SDoug Ambrisko 	}
4310665484d8SDoug Ambrisko 
4311665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4312665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
4313665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
4314665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_WRITE;
4315665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4316665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
43174799d485SKashyap D Desai 	dcmd->data_xfer_len = sc->current_map_sz;
4318665484d8SDoug Ambrisko 	dcmd->mbox.b[0] = num_lds;
4319665484d8SDoug Ambrisko 	dcmd->mbox.b[1] = MRSAS_DCMD_MBOX_PEND_FLAG;
4320665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO;
4321665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = map_phys_addr;
43224799d485SKashyap D Desai 	dcmd->sgl.sge32[0].length = sc->current_map_sz;
4323665484d8SDoug Ambrisko 
4324665484d8SDoug Ambrisko 	sc->map_update_cmd = cmd;
4325665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
43264799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
43274799d485SKashyap D Desai 		    "Fail to send sync map info command.\n");
4328665484d8SDoug Ambrisko 		return (1);
4329665484d8SDoug Ambrisko 	}
4330665484d8SDoug Ambrisko 	return (retcode);
4331665484d8SDoug Ambrisko }
4332665484d8SDoug Ambrisko 
4333*79b4460bSKashyap D Desai /* Input:	dcmd.opcode		- MR_DCMD_PD_GET_INFO
4334*79b4460bSKashyap D Desai   *		dcmd.mbox.s[0]		- deviceId for this physical drive
4335*79b4460bSKashyap D Desai   *		dcmd.sge IN		- ptr to returned MR_PD_INFO structure
4336*79b4460bSKashyap D Desai   * Desc:	Firmware return the physical drive info structure
4337*79b4460bSKashyap D Desai   *
4338*79b4460bSKashyap D Desai   */
4339*79b4460bSKashyap D Desai static void
4340*79b4460bSKashyap D Desai mrsas_get_pd_info(struct mrsas_softc *sc, u_int16_t device_id)
4341*79b4460bSKashyap D Desai {
4342*79b4460bSKashyap D Desai 	int retcode;
4343*79b4460bSKashyap D Desai 	u_int8_t do_ocr = 1;
4344*79b4460bSKashyap D Desai 	struct mrsas_mfi_cmd *cmd;
4345*79b4460bSKashyap D Desai 	struct mrsas_dcmd_frame *dcmd;
4346*79b4460bSKashyap D Desai 
4347*79b4460bSKashyap D Desai 	cmd = mrsas_get_mfi_cmd(sc);
4348*79b4460bSKashyap D Desai 
4349*79b4460bSKashyap D Desai 	if (!cmd) {
4350*79b4460bSKashyap D Desai 		device_printf(sc->mrsas_dev,
4351*79b4460bSKashyap D Desai 		    "Cannot alloc for get PD info cmd\n");
4352*79b4460bSKashyap D Desai 		return;
4353*79b4460bSKashyap D Desai 	}
4354*79b4460bSKashyap D Desai 	dcmd = &cmd->frame->dcmd;
4355*79b4460bSKashyap D Desai 
4356*79b4460bSKashyap D Desai 	memset(sc->pd_info_mem, 0, sizeof(struct mrsas_pd_info));
4357*79b4460bSKashyap D Desai 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4358*79b4460bSKashyap D Desai 
4359*79b4460bSKashyap D Desai 	dcmd->mbox.s[0] = device_id;
4360*79b4460bSKashyap D Desai 	dcmd->cmd = MFI_CMD_DCMD;
4361*79b4460bSKashyap D Desai 	dcmd->cmd_status = 0xFF;
4362*79b4460bSKashyap D Desai 	dcmd->sge_count = 1;
4363*79b4460bSKashyap D Desai 	dcmd->flags = MFI_FRAME_DIR_READ;
4364*79b4460bSKashyap D Desai 	dcmd->timeout = 0;
4365*79b4460bSKashyap D Desai 	dcmd->pad_0 = 0;
4366*79b4460bSKashyap D Desai 	dcmd->data_xfer_len = sizeof(struct mrsas_pd_info);
4367*79b4460bSKashyap D Desai 	dcmd->opcode = MR_DCMD_PD_GET_INFO;
4368*79b4460bSKashyap D Desai 	dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->pd_info_phys_addr;
4369*79b4460bSKashyap D Desai 	dcmd->sgl.sge32[0].length = sizeof(struct mrsas_pd_info);
4370*79b4460bSKashyap D Desai 
4371*79b4460bSKashyap D Desai 	if (!sc->mask_interrupts)
4372*79b4460bSKashyap D Desai 		retcode = mrsas_issue_blocked_cmd(sc, cmd);
4373*79b4460bSKashyap D Desai 	else
4374*79b4460bSKashyap D Desai 		retcode = mrsas_issue_polled(sc, cmd);
4375*79b4460bSKashyap D Desai 
4376*79b4460bSKashyap D Desai 	if (retcode == ETIMEDOUT)
4377*79b4460bSKashyap D Desai 		goto dcmd_timeout;
4378*79b4460bSKashyap D Desai 
4379*79b4460bSKashyap D Desai 	sc->target_list[device_id].interface_type =
4380*79b4460bSKashyap D Desai 		sc->pd_info_mem->state.ddf.pdType.intf;
4381*79b4460bSKashyap D Desai 
4382*79b4460bSKashyap D Desai 	do_ocr = 0;
4383*79b4460bSKashyap D Desai 
4384*79b4460bSKashyap D Desai dcmd_timeout:
4385*79b4460bSKashyap D Desai 
4386*79b4460bSKashyap D Desai 	if (do_ocr)
4387*79b4460bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
4388*79b4460bSKashyap D Desai 
4389*79b4460bSKashyap D Desai 	if (!sc->mask_interrupts)
4390*79b4460bSKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
4391*79b4460bSKashyap D Desai }
4392*79b4460bSKashyap D Desai 
4393*79b4460bSKashyap D Desai /*
4394*79b4460bSKashyap D Desai  * mrsas_add_target:				Add target ID of system PD/VD to driver's data structure.
4395*79b4460bSKashyap D Desai  * sc:						Adapter's soft state
4396*79b4460bSKashyap D Desai  * target_id:					Unique target id per controller(managed by driver)
4397*79b4460bSKashyap D Desai  *						for system PDs- target ID ranges from 0 to (MRSAS_MAX_PD - 1)
4398*79b4460bSKashyap D Desai  *						for VDs- target ID ranges from MRSAS_MAX_PD to MRSAS_MAX_TM_TARGETS
4399*79b4460bSKashyap D Desai  * return:					void
4400*79b4460bSKashyap D Desai  * Descripton:					This function will be called whenever system PD or VD is created.
4401*79b4460bSKashyap D Desai  */
4402*79b4460bSKashyap D Desai static void mrsas_add_target(struct mrsas_softc *sc,
4403*79b4460bSKashyap D Desai 	u_int16_t target_id)
4404*79b4460bSKashyap D Desai {
4405*79b4460bSKashyap D Desai 	sc->target_list[target_id].target_id = target_id;
4406*79b4460bSKashyap D Desai 
4407*79b4460bSKashyap D Desai 	device_printf(sc->mrsas_dev,
4408*79b4460bSKashyap D Desai 		"%s created target ID: 0x%x\n",
4409*79b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD ? "System PD" : "VD"),
4410*79b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD ? target_id : (target_id - MRSAS_MAX_PD)));
4411*79b4460bSKashyap D Desai 	/*
4412*79b4460bSKashyap D Desai 	 * If interrupts are enabled, then only fire DCMD to get pd_info
4413*79b4460bSKashyap D Desai 	 * for system PDs
4414*79b4460bSKashyap D Desai 	 */
4415*79b4460bSKashyap D Desai 	if (!sc->mask_interrupts && sc->pd_info_mem &&
4416*79b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD))
4417*79b4460bSKashyap D Desai 		mrsas_get_pd_info(sc, target_id);
4418*79b4460bSKashyap D Desai 
4419*79b4460bSKashyap D Desai }
4420*79b4460bSKashyap D Desai 
4421*79b4460bSKashyap D Desai /*
4422*79b4460bSKashyap D Desai  * mrsas_remove_target:			Remove target ID of system PD/VD from driver's data structure.
4423*79b4460bSKashyap D Desai  * sc:						Adapter's soft state
4424*79b4460bSKashyap D Desai  * target_id:					Unique target id per controller(managed by driver)
4425*79b4460bSKashyap D Desai  *						for system PDs- target ID ranges from 0 to (MRSAS_MAX_PD - 1)
4426*79b4460bSKashyap D Desai  *						for VDs- target ID ranges from MRSAS_MAX_PD to MRSAS_MAX_TM_TARGETS
4427*79b4460bSKashyap D Desai  * return:					void
4428*79b4460bSKashyap D Desai  * Descripton:					This function will be called whenever system PD or VD is deleted
4429*79b4460bSKashyap D Desai  */
4430*79b4460bSKashyap D Desai static void mrsas_remove_target(struct mrsas_softc *sc,
4431*79b4460bSKashyap D Desai 	u_int16_t target_id)
4432*79b4460bSKashyap D Desai {
4433*79b4460bSKashyap D Desai 	sc->target_list[target_id].target_id = 0xffff;
4434*79b4460bSKashyap D Desai 	device_printf(sc->mrsas_dev,
4435*79b4460bSKashyap D Desai 		"%s deleted target ID: 0x%x\n",
4436*79b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD ? "System PD" : "VD"),
4437*79b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD ? target_id : (target_id - MRSAS_MAX_PD)));
4438*79b4460bSKashyap D Desai }
4439*79b4460bSKashyap D Desai 
44408e727371SKashyap D Desai /*
44418e727371SKashyap D Desai  * mrsas_get_pd_list:           Returns FW's PD list structure input:
44428e727371SKashyap D Desai  * Adapter soft state
4443665484d8SDoug Ambrisko  *
44448e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller PD list
44458e727371SKashyap D Desai  * structure.  This information is mainly used to find out about system
44468e727371SKashyap D Desai  * supported by Firmware.
4447665484d8SDoug Ambrisko  */
44488e727371SKashyap D Desai static int
44498e727371SKashyap D Desai mrsas_get_pd_list(struct mrsas_softc *sc)
4450665484d8SDoug Ambrisko {
4451665484d8SDoug Ambrisko 	int retcode = 0, pd_index = 0, pd_count = 0, pd_list_size;
4452f0c7594bSKashyap D Desai 	u_int8_t do_ocr = 1;
4453665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4454665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4455665484d8SDoug Ambrisko 	struct MR_PD_LIST *pd_list_mem;
4456665484d8SDoug Ambrisko 	struct MR_PD_ADDRESS *pd_addr;
4457665484d8SDoug Ambrisko 	bus_addr_t pd_list_phys_addr = 0;
4458665484d8SDoug Ambrisko 	struct mrsas_tmp_dcmd *tcmd;
4459665484d8SDoug Ambrisko 
4460665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4461665484d8SDoug Ambrisko 	if (!cmd) {
44624799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
44634799d485SKashyap D Desai 		    "Cannot alloc for get PD list cmd\n");
4464665484d8SDoug Ambrisko 		return 1;
4465665484d8SDoug Ambrisko 	}
4466665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4467665484d8SDoug Ambrisko 
4468665484d8SDoug Ambrisko 	tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT);
4469665484d8SDoug Ambrisko 	pd_list_size = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST);
4470665484d8SDoug Ambrisko 	if (mrsas_alloc_tmp_dcmd(sc, tcmd, pd_list_size) != SUCCESS) {
44714799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
44724799d485SKashyap D Desai 		    "Cannot alloc dmamap for get PD list cmd\n");
4473665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
4474f0c7594bSKashyap D Desai 		mrsas_free_tmp_dcmd(tcmd);
4475f0c7594bSKashyap D Desai 		free(tcmd, M_MRSAS);
4476665484d8SDoug Ambrisko 		return (ENOMEM);
44778e727371SKashyap D Desai 	} else {
4478665484d8SDoug Ambrisko 		pd_list_mem = tcmd->tmp_dcmd_mem;
4479665484d8SDoug Ambrisko 		pd_list_phys_addr = tcmd->tmp_dcmd_phys_addr;
4480665484d8SDoug Ambrisko 	}
4481665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4482665484d8SDoug Ambrisko 
4483665484d8SDoug Ambrisko 	dcmd->mbox.b[0] = MR_PD_QUERY_TYPE_EXPOSED_TO_HOST;
4484665484d8SDoug Ambrisko 	dcmd->mbox.b[1] = 0;
4485665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4486665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
4487665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
4488665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
4489665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4490665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
4491665484d8SDoug Ambrisko 	dcmd->data_xfer_len = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST);
4492665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_PD_LIST_QUERY;
4493665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = pd_list_phys_addr;
4494665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST);
4495665484d8SDoug Ambrisko 
4496731b7561SKashyap D Desai 	if (!sc->mask_interrupts)
4497731b7561SKashyap D Desai 		retcode = mrsas_issue_blocked_cmd(sc, cmd);
4498731b7561SKashyap D Desai 	else
4499f0c7594bSKashyap D Desai 		retcode = mrsas_issue_polled(sc, cmd);
4500731b7561SKashyap D Desai 
4501f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
4502f0c7594bSKashyap D Desai 		goto dcmd_timeout;
4503665484d8SDoug Ambrisko 
4504665484d8SDoug Ambrisko 	/* Get the instance PD list */
4505665484d8SDoug Ambrisko 	pd_count = MRSAS_MAX_PD;
4506665484d8SDoug Ambrisko 	pd_addr = pd_list_mem->addr;
4507f0c7594bSKashyap D Desai 	if (pd_list_mem->count < pd_count) {
45084799d485SKashyap D Desai 		memset(sc->local_pd_list, 0,
45094799d485SKashyap D Desai 		    MRSAS_MAX_PD * sizeof(struct mrsas_pd_list));
4510665484d8SDoug Ambrisko 		for (pd_index = 0; pd_index < pd_list_mem->count; pd_index++) {
4511665484d8SDoug Ambrisko 			sc->local_pd_list[pd_addr->deviceId].tid = pd_addr->deviceId;
45124799d485SKashyap D Desai 			sc->local_pd_list[pd_addr->deviceId].driveType =
45134799d485SKashyap D Desai 			    pd_addr->scsiDevType;
45144799d485SKashyap D Desai 			sc->local_pd_list[pd_addr->deviceId].driveState =
45154799d485SKashyap D Desai 			    MR_PD_STATE_SYSTEM;
4516*79b4460bSKashyap D Desai 			if (sc->target_list[pd_addr->deviceId].target_id == 0xffff)
4517*79b4460bSKashyap D Desai 				mrsas_add_target(sc, pd_addr->deviceId);
4518665484d8SDoug Ambrisko 			pd_addr++;
4519665484d8SDoug Ambrisko 		}
4520*79b4460bSKashyap D Desai 		for (pd_index = 0; pd_index < MRSAS_MAX_PD; pd_index++) {
4521*79b4460bSKashyap D Desai 			if ((sc->local_pd_list[pd_index].driveState !=
4522*79b4460bSKashyap D Desai 				MR_PD_STATE_SYSTEM) &&
4523*79b4460bSKashyap D Desai 				(sc->target_list[pd_index].target_id !=
4524*79b4460bSKashyap D Desai 				0xffff)) {
4525*79b4460bSKashyap D Desai 				mrsas_remove_target(sc, pd_index);
4526*79b4460bSKashyap D Desai 			}
4527*79b4460bSKashyap D Desai 		}
45288e727371SKashyap D Desai 		/*
45298e727371SKashyap D Desai 		 * Use mutext/spinlock if pd_list component size increase more than
45308e727371SKashyap D Desai 		 * 32 bit.
45318e727371SKashyap D Desai 		 */
4532665484d8SDoug Ambrisko 		memcpy(sc->pd_list, sc->local_pd_list, sizeof(sc->local_pd_list));
4533f0c7594bSKashyap D Desai 		do_ocr = 0;
4534f0c7594bSKashyap D Desai 	}
4535f0c7594bSKashyap D Desai dcmd_timeout:
4536665484d8SDoug Ambrisko 	mrsas_free_tmp_dcmd(tcmd);
4537665484d8SDoug Ambrisko 	free(tcmd, M_MRSAS);
4538f0c7594bSKashyap D Desai 
4539f0c7594bSKashyap D Desai 	if (do_ocr)
4540f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
4541731b7561SKashyap D Desai 
4542731b7561SKashyap D Desai 	if (!sc->mask_interrupts)
4543f0c7594bSKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
4544f0c7594bSKashyap D Desai 
4545665484d8SDoug Ambrisko 	return (retcode);
4546665484d8SDoug Ambrisko }
4547665484d8SDoug Ambrisko 
45488e727371SKashyap D Desai /*
45498e727371SKashyap D Desai  * mrsas_get_ld_list:           Returns FW's LD list structure input:
45508e727371SKashyap D Desai  * Adapter soft state
4551665484d8SDoug Ambrisko  *
45528e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller PD list
45538e727371SKashyap D Desai  * structure.  This information is mainly used to find out about supported by
45548e727371SKashyap D Desai  * the FW.
4555665484d8SDoug Ambrisko  */
45568e727371SKashyap D Desai static int
45578e727371SKashyap D Desai mrsas_get_ld_list(struct mrsas_softc *sc)
4558665484d8SDoug Ambrisko {
4559*79b4460bSKashyap D Desai 	int ld_list_size, retcode = 0, ld_index = 0, ids = 0, drv_tgt_id;
4560f0c7594bSKashyap D Desai 	u_int8_t do_ocr = 1;
4561665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4562665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4563665484d8SDoug Ambrisko 	struct MR_LD_LIST *ld_list_mem;
4564665484d8SDoug Ambrisko 	bus_addr_t ld_list_phys_addr = 0;
4565665484d8SDoug Ambrisko 	struct mrsas_tmp_dcmd *tcmd;
4566665484d8SDoug Ambrisko 
4567665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4568665484d8SDoug Ambrisko 	if (!cmd) {
45694799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
45704799d485SKashyap D Desai 		    "Cannot alloc for get LD list cmd\n");
4571665484d8SDoug Ambrisko 		return 1;
4572665484d8SDoug Ambrisko 	}
4573665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4574665484d8SDoug Ambrisko 
4575665484d8SDoug Ambrisko 	tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT);
4576665484d8SDoug Ambrisko 	ld_list_size = sizeof(struct MR_LD_LIST);
4577665484d8SDoug Ambrisko 	if (mrsas_alloc_tmp_dcmd(sc, tcmd, ld_list_size) != SUCCESS) {
45784799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
45794799d485SKashyap D Desai 		    "Cannot alloc dmamap for get LD list cmd\n");
4580665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
4581f0c7594bSKashyap D Desai 		mrsas_free_tmp_dcmd(tcmd);
4582f0c7594bSKashyap D Desai 		free(tcmd, M_MRSAS);
4583665484d8SDoug Ambrisko 		return (ENOMEM);
45848e727371SKashyap D Desai 	} else {
4585665484d8SDoug Ambrisko 		ld_list_mem = tcmd->tmp_dcmd_mem;
4586665484d8SDoug Ambrisko 		ld_list_phys_addr = tcmd->tmp_dcmd_phys_addr;
4587665484d8SDoug Ambrisko 	}
4588665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4589665484d8SDoug Ambrisko 
45904799d485SKashyap D Desai 	if (sc->max256vdSupport)
45914799d485SKashyap D Desai 		dcmd->mbox.b[0] = 1;
45924799d485SKashyap D Desai 
4593665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4594665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
4595665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
4596665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
4597665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4598665484d8SDoug Ambrisko 	dcmd->data_xfer_len = sizeof(struct MR_LD_LIST);
4599665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_LD_GET_LIST;
4600665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = ld_list_phys_addr;
4601665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = sizeof(struct MR_LD_LIST);
4602665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
4603665484d8SDoug Ambrisko 
4604731b7561SKashyap D Desai 	if (!sc->mask_interrupts)
4605731b7561SKashyap D Desai 		retcode = mrsas_issue_blocked_cmd(sc, cmd);
4606731b7561SKashyap D Desai 	else
4607f0c7594bSKashyap D Desai 		retcode = mrsas_issue_polled(sc, cmd);
4608731b7561SKashyap D Desai 
4609f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
4610f0c7594bSKashyap D Desai 		goto dcmd_timeout;
4611665484d8SDoug Ambrisko 
46124799d485SKashyap D Desai #if VD_EXT_DEBUG
46134799d485SKashyap D Desai 	printf("Number of LDs %d\n", ld_list_mem->ldCount);
46144799d485SKashyap D Desai #endif
46154799d485SKashyap D Desai 
4616665484d8SDoug Ambrisko 	/* Get the instance LD list */
4617f0c7594bSKashyap D Desai 	if (ld_list_mem->ldCount <= sc->fw_supported_vd_count) {
4618665484d8SDoug Ambrisko 		sc->CurLdCount = ld_list_mem->ldCount;
46194799d485SKashyap D Desai 		memset(sc->ld_ids, 0xff, MAX_LOGICAL_DRIVES_EXT);
4620665484d8SDoug Ambrisko 		for (ld_index = 0; ld_index < ld_list_mem->ldCount; ld_index++) {
4621665484d8SDoug Ambrisko 			ids = ld_list_mem->ldList[ld_index].ref.ld_context.targetId;
4622*79b4460bSKashyap D Desai 			drv_tgt_id = ids + MRSAS_MAX_PD;
4623*79b4460bSKashyap D Desai 			if (ld_list_mem->ldList[ld_index].state != 0) {
4624665484d8SDoug Ambrisko 				sc->ld_ids[ids] = ld_list_mem->ldList[ld_index].ref.ld_context.targetId;
4625*79b4460bSKashyap D Desai 				if (sc->target_list[drv_tgt_id].target_id ==
4626*79b4460bSKashyap D Desai 					0xffff)
4627*79b4460bSKashyap D Desai 					mrsas_add_target(sc, drv_tgt_id);
4628*79b4460bSKashyap D Desai 			} else {
4629*79b4460bSKashyap D Desai 				if (sc->target_list[drv_tgt_id].target_id !=
4630*79b4460bSKashyap D Desai 					0xffff)
4631*79b4460bSKashyap D Desai 					mrsas_remove_target(sc,
4632*79b4460bSKashyap D Desai 						drv_tgt_id);
4633665484d8SDoug Ambrisko 			}
4634665484d8SDoug Ambrisko 		}
4635*79b4460bSKashyap D Desai 
4636f0c7594bSKashyap D Desai 		do_ocr = 0;
4637665484d8SDoug Ambrisko 	}
4638f0c7594bSKashyap D Desai dcmd_timeout:
4639665484d8SDoug Ambrisko 	mrsas_free_tmp_dcmd(tcmd);
4640665484d8SDoug Ambrisko 	free(tcmd, M_MRSAS);
4641f0c7594bSKashyap D Desai 
4642f0c7594bSKashyap D Desai 	if (do_ocr)
4643f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
4644731b7561SKashyap D Desai 	if (!sc->mask_interrupts)
4645f0c7594bSKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
4646f0c7594bSKashyap D Desai 
4647665484d8SDoug Ambrisko 	return (retcode);
4648665484d8SDoug Ambrisko }
4649665484d8SDoug Ambrisko 
46508e727371SKashyap D Desai /*
46518e727371SKashyap D Desai  * mrsas_alloc_tmp_dcmd:       Allocates memory for temporary command input:
46528e727371SKashyap D Desai  * Adapter soft state Temp command Size of alloction
4653665484d8SDoug Ambrisko  *
4654665484d8SDoug Ambrisko  * Allocates DMAable memory for a temporary internal command. The allocated
4655665484d8SDoug Ambrisko  * memory is initialized to all zeros upon successful loading of the dma
4656665484d8SDoug Ambrisko  * mapped memory.
4657665484d8SDoug Ambrisko  */
46588e727371SKashyap D Desai int
46598e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc,
46608e727371SKashyap D Desai     struct mrsas_tmp_dcmd *tcmd, int size)
4661665484d8SDoug Ambrisko {
46628e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
46638e727371SKashyap D Desai 	    1, 0,
46648e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
46658e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
46668e727371SKashyap D Desai 	    NULL, NULL,
46678e727371SKashyap D Desai 	    size,
46688e727371SKashyap D Desai 	    1,
46698e727371SKashyap D Desai 	    size,
46708e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
46718e727371SKashyap D Desai 	    NULL, NULL,
4672665484d8SDoug Ambrisko 	    &tcmd->tmp_dcmd_tag)) {
4673665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd tag\n");
4674665484d8SDoug Ambrisko 		return (ENOMEM);
4675665484d8SDoug Ambrisko 	}
4676665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(tcmd->tmp_dcmd_tag, (void **)&tcmd->tmp_dcmd_mem,
4677665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &tcmd->tmp_dcmd_dmamap)) {
4678665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd mem\n");
4679665484d8SDoug Ambrisko 		return (ENOMEM);
4680665484d8SDoug Ambrisko 	}
4681665484d8SDoug Ambrisko 	if (bus_dmamap_load(tcmd->tmp_dcmd_tag, tcmd->tmp_dcmd_dmamap,
4682665484d8SDoug Ambrisko 	    tcmd->tmp_dcmd_mem, size, mrsas_addr_cb,
4683665484d8SDoug Ambrisko 	    &tcmd->tmp_dcmd_phys_addr, BUS_DMA_NOWAIT)) {
4684665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load tmp dcmd mem\n");
4685665484d8SDoug Ambrisko 		return (ENOMEM);
4686665484d8SDoug Ambrisko 	}
4687665484d8SDoug Ambrisko 	memset(tcmd->tmp_dcmd_mem, 0, size);
4688665484d8SDoug Ambrisko 	return (0);
4689665484d8SDoug Ambrisko }
4690665484d8SDoug Ambrisko 
46918e727371SKashyap D Desai /*
46928e727371SKashyap D Desai  * mrsas_free_tmp_dcmd:      Free memory for temporary command input:
46938e727371SKashyap D Desai  * temporary dcmd pointer
4694665484d8SDoug Ambrisko  *
46958e727371SKashyap D Desai  * Deallocates memory of the temporary command for use in the construction of
46968e727371SKashyap D Desai  * the internal DCMD.
4697665484d8SDoug Ambrisko  */
46988e727371SKashyap D Desai void
46998e727371SKashyap D Desai mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp)
4700665484d8SDoug Ambrisko {
4701665484d8SDoug Ambrisko 	if (tmp->tmp_dcmd_phys_addr)
4702665484d8SDoug Ambrisko 		bus_dmamap_unload(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_dmamap);
4703665484d8SDoug Ambrisko 	if (tmp->tmp_dcmd_mem != NULL)
4704665484d8SDoug Ambrisko 		bus_dmamem_free(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_mem, tmp->tmp_dcmd_dmamap);
4705665484d8SDoug Ambrisko 	if (tmp->tmp_dcmd_tag != NULL)
4706665484d8SDoug Ambrisko 		bus_dma_tag_destroy(tmp->tmp_dcmd_tag);
4707665484d8SDoug Ambrisko }
4708665484d8SDoug Ambrisko 
47098e727371SKashyap D Desai /*
47108e727371SKashyap D Desai  * mrsas_issue_blocked_abort_cmd:       Aborts previously issued cmd input:
47118e727371SKashyap D Desai  * Adapter soft state Previously issued cmd to be aborted
4712665484d8SDoug Ambrisko  *
4713665484d8SDoug Ambrisko  * This function is used to abort previously issued commands, such as AEN and
4714665484d8SDoug Ambrisko  * RAID map sync map commands.  The abort command is sent as a DCMD internal
4715665484d8SDoug Ambrisko  * command and subsequently the driver will wait for a return status.  The
4716665484d8SDoug Ambrisko  * max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME seconds.
4717665484d8SDoug Ambrisko  */
47188e727371SKashyap D Desai static int
47198e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc,
4720665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *cmd_to_abort)
4721665484d8SDoug Ambrisko {
4722665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4723665484d8SDoug Ambrisko 	struct mrsas_abort_frame *abort_fr;
4724665484d8SDoug Ambrisko 	u_int8_t retcode = 0;
4725665484d8SDoug Ambrisko 	unsigned long total_time = 0;
4726665484d8SDoug Ambrisko 	u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME;
4727665484d8SDoug Ambrisko 
4728665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4729665484d8SDoug Ambrisko 	if (!cmd) {
4730665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc for abort cmd\n");
4731665484d8SDoug Ambrisko 		return (1);
4732665484d8SDoug Ambrisko 	}
4733665484d8SDoug Ambrisko 	abort_fr = &cmd->frame->abort;
4734665484d8SDoug Ambrisko 
4735665484d8SDoug Ambrisko 	/* Prepare and issue the abort frame */
4736665484d8SDoug Ambrisko 	abort_fr->cmd = MFI_CMD_ABORT;
4737665484d8SDoug Ambrisko 	abort_fr->cmd_status = 0xFF;
4738665484d8SDoug Ambrisko 	abort_fr->flags = 0;
4739665484d8SDoug Ambrisko 	abort_fr->abort_context = cmd_to_abort->index;
4740665484d8SDoug Ambrisko 	abort_fr->abort_mfi_phys_addr_lo = cmd_to_abort->frame_phys_addr;
4741665484d8SDoug Ambrisko 	abort_fr->abort_mfi_phys_addr_hi = 0;
4742665484d8SDoug Ambrisko 
4743665484d8SDoug Ambrisko 	cmd->sync_cmd = 1;
4744665484d8SDoug Ambrisko 	cmd->cmd_status = 0xFF;
4745665484d8SDoug Ambrisko 
4746665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
4747665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Fail to send abort command.\n");
4748665484d8SDoug Ambrisko 		return (1);
4749665484d8SDoug Ambrisko 	}
4750665484d8SDoug Ambrisko 	/* Wait for this cmd to complete */
4751665484d8SDoug Ambrisko 	sc->chan = (void *)&cmd;
4752665484d8SDoug Ambrisko 	while (1) {
4753665484d8SDoug Ambrisko 		if (cmd->cmd_status == 0xFF) {
4754665484d8SDoug Ambrisko 			tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz);
47558e727371SKashyap D Desai 		} else
4756665484d8SDoug Ambrisko 			break;
4757665484d8SDoug Ambrisko 		total_time++;
4758665484d8SDoug Ambrisko 		if (total_time >= max_wait) {
4759665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "Abort cmd timed out after %d sec.\n", max_wait);
4760665484d8SDoug Ambrisko 			retcode = 1;
4761665484d8SDoug Ambrisko 			break;
4762665484d8SDoug Ambrisko 		}
4763665484d8SDoug Ambrisko 	}
4764665484d8SDoug Ambrisko 
4765665484d8SDoug Ambrisko 	cmd->sync_cmd = 0;
4766665484d8SDoug Ambrisko 	mrsas_release_mfi_cmd(cmd);
4767665484d8SDoug Ambrisko 	return (retcode);
4768665484d8SDoug Ambrisko }
4769665484d8SDoug Ambrisko 
47708e727371SKashyap D Desai /*
47718e727371SKashyap D Desai  * mrsas_complete_abort:      Completes aborting a command input:
47728e727371SKashyap D Desai  * Adapter soft state Cmd that was issued to abort another cmd
4773665484d8SDoug Ambrisko  *
47748e727371SKashyap D Desai  * The mrsas_issue_blocked_abort_cmd() function waits for the command status to
47758e727371SKashyap D Desai  * change after sending the command.  This function is called from
4776665484d8SDoug Ambrisko  * mrsas_complete_mptmfi_passthru() to wake up the sleep thread associated.
4777665484d8SDoug Ambrisko  */
47788e727371SKashyap D Desai void
47798e727371SKashyap D Desai mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
4780665484d8SDoug Ambrisko {
4781665484d8SDoug Ambrisko 	if (cmd->sync_cmd) {
4782665484d8SDoug Ambrisko 		cmd->sync_cmd = 0;
4783665484d8SDoug Ambrisko 		cmd->cmd_status = 0;
4784665484d8SDoug Ambrisko 		sc->chan = (void *)&cmd;
4785665484d8SDoug Ambrisko 		wakeup_one((void *)&sc->chan);
4786665484d8SDoug Ambrisko 	}
4787665484d8SDoug Ambrisko 	return;
4788665484d8SDoug Ambrisko }
4789665484d8SDoug Ambrisko 
47908e727371SKashyap D Desai /*
47918e727371SKashyap D Desai  * mrsas_aen_handler:	AEN processing callback function from thread context
4792665484d8SDoug Ambrisko  * input:				Adapter soft state
4793665484d8SDoug Ambrisko  *
47948e727371SKashyap D Desai  * Asynchronous event handler
4795665484d8SDoug Ambrisko  */
47968e727371SKashyap D Desai void
47978e727371SKashyap D Desai mrsas_aen_handler(struct mrsas_softc *sc)
4798665484d8SDoug Ambrisko {
4799665484d8SDoug Ambrisko 	union mrsas_evt_class_locale class_locale;
4800665484d8SDoug Ambrisko 	int doscan = 0;
4801665484d8SDoug Ambrisko 	u_int32_t seq_num;
4802f0c7594bSKashyap D Desai  	int error, fail_aen = 0;
4803665484d8SDoug Ambrisko 
48045bae00d6SSteven Hartland 	if (sc == NULL) {
48055bae00d6SSteven Hartland 		printf("invalid instance!\n");
4806665484d8SDoug Ambrisko 		return;
4807665484d8SDoug Ambrisko 	}
480885c0a961SKashyap D Desai 	if (sc->remove_in_progress || sc->reset_in_progress) {
480985c0a961SKashyap D Desai 		device_printf(sc->mrsas_dev, "Returning from %s, line no %d\n",
481085c0a961SKashyap D Desai 			__func__, __LINE__);
481185c0a961SKashyap D Desai 		return;
481285c0a961SKashyap D Desai 	}
4813665484d8SDoug Ambrisko 	if (sc->evt_detail_mem) {
4814665484d8SDoug Ambrisko 		switch (sc->evt_detail_mem->code) {
4815665484d8SDoug Ambrisko 		case MR_EVT_PD_INSERTED:
4816f0c7594bSKashyap D Desai 			fail_aen = mrsas_get_pd_list(sc);
4817f0c7594bSKashyap D Desai 			if (!fail_aen)
4818665484d8SDoug Ambrisko 				mrsas_bus_scan_sim(sc, sc->sim_1);
4819f0c7594bSKashyap D Desai 			else
4820f0c7594bSKashyap D Desai 				goto skip_register_aen;
4821665484d8SDoug Ambrisko 			break;
4822665484d8SDoug Ambrisko 		case MR_EVT_PD_REMOVED:
4823f0c7594bSKashyap D Desai 			fail_aen = mrsas_get_pd_list(sc);
4824f0c7594bSKashyap D Desai 			if (!fail_aen)
4825665484d8SDoug Ambrisko 				mrsas_bus_scan_sim(sc, sc->sim_1);
4826f0c7594bSKashyap D Desai 			else
4827f0c7594bSKashyap D Desai 				goto skip_register_aen;
4828665484d8SDoug Ambrisko 			break;
4829665484d8SDoug Ambrisko 		case MR_EVT_LD_OFFLINE:
4830665484d8SDoug Ambrisko 		case MR_EVT_CFG_CLEARED:
4831665484d8SDoug Ambrisko 		case MR_EVT_LD_DELETED:
4832665484d8SDoug Ambrisko 			mrsas_bus_scan_sim(sc, sc->sim_0);
4833665484d8SDoug Ambrisko 			break;
4834665484d8SDoug Ambrisko 		case MR_EVT_LD_CREATED:
4835f0c7594bSKashyap D Desai 			fail_aen = mrsas_get_ld_list(sc);
4836f0c7594bSKashyap D Desai 			if (!fail_aen)
4837665484d8SDoug Ambrisko 				mrsas_bus_scan_sim(sc, sc->sim_0);
4838f0c7594bSKashyap D Desai 			else
4839f0c7594bSKashyap D Desai 				goto skip_register_aen;
4840665484d8SDoug Ambrisko 			break;
4841665484d8SDoug Ambrisko 		case MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED:
4842665484d8SDoug Ambrisko 		case MR_EVT_FOREIGN_CFG_IMPORTED:
4843665484d8SDoug Ambrisko 		case MR_EVT_LD_STATE_CHANGE:
4844665484d8SDoug Ambrisko 			doscan = 1;
4845665484d8SDoug Ambrisko 			break;
48468bc320adSKashyap D Desai 		case MR_EVT_CTRL_PROP_CHANGED:
48478bc320adSKashyap D Desai 			fail_aen = mrsas_get_ctrl_info(sc);
48488bc320adSKashyap D Desai 			if (fail_aen)
48498bc320adSKashyap D Desai 				goto skip_register_aen;
48508bc320adSKashyap D Desai 			break;
4851665484d8SDoug Ambrisko 		default:
4852665484d8SDoug Ambrisko 			break;
4853665484d8SDoug Ambrisko 		}
4854665484d8SDoug Ambrisko 	} else {
4855665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "invalid evt_detail\n");
4856665484d8SDoug Ambrisko 		return;
4857665484d8SDoug Ambrisko 	}
4858665484d8SDoug Ambrisko 	if (doscan) {
4859f0c7594bSKashyap D Desai 		fail_aen = mrsas_get_pd_list(sc);
4860f0c7594bSKashyap D Desai 		if (!fail_aen) {
4861665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 1\n");
4862665484d8SDoug Ambrisko 			mrsas_bus_scan_sim(sc, sc->sim_1);
4863f0c7594bSKashyap D Desai 		} else
4864f0c7594bSKashyap D Desai 			goto skip_register_aen;
4865f0c7594bSKashyap D Desai 
4866f0c7594bSKashyap D Desai 		fail_aen = mrsas_get_ld_list(sc);
4867f0c7594bSKashyap D Desai 		if (!fail_aen) {
4868665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 0\n");
4869665484d8SDoug Ambrisko 			mrsas_bus_scan_sim(sc, sc->sim_0);
4870f0c7594bSKashyap D Desai 		} else
4871f0c7594bSKashyap D Desai 			goto skip_register_aen;
4872665484d8SDoug Ambrisko 	}
4873665484d8SDoug Ambrisko 	seq_num = sc->evt_detail_mem->seq_num + 1;
4874665484d8SDoug Ambrisko 
48758e727371SKashyap D Desai 	/* Register AEN with FW for latest sequence number plus 1 */
4876665484d8SDoug Ambrisko 	class_locale.members.reserved = 0;
4877665484d8SDoug Ambrisko 	class_locale.members.locale = MR_EVT_LOCALE_ALL;
4878665484d8SDoug Ambrisko 	class_locale.members.class = MR_EVT_CLASS_DEBUG;
4879665484d8SDoug Ambrisko 
4880665484d8SDoug Ambrisko 	if (sc->aen_cmd != NULL)
4881665484d8SDoug Ambrisko 		return;
4882665484d8SDoug Ambrisko 
4883665484d8SDoug Ambrisko 	mtx_lock(&sc->aen_lock);
4884665484d8SDoug Ambrisko 	error = mrsas_register_aen(sc, seq_num,
4885665484d8SDoug Ambrisko 	    class_locale.word);
4886665484d8SDoug Ambrisko 	mtx_unlock(&sc->aen_lock);
4887665484d8SDoug Ambrisko 
4888665484d8SDoug Ambrisko 	if (error)
4889665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "register aen failed error %x\n", error);
4890665484d8SDoug Ambrisko 
4891f0c7594bSKashyap D Desai skip_register_aen:
4892f0c7594bSKashyap D Desai 	return;
4893f0c7594bSKashyap D Desai 
4894665484d8SDoug Ambrisko }
4895665484d8SDoug Ambrisko 
4896665484d8SDoug Ambrisko 
48978e727371SKashyap D Desai /*
4898665484d8SDoug Ambrisko  * mrsas_complete_aen:	Completes AEN command
4899665484d8SDoug Ambrisko  * input:				Adapter soft state
4900665484d8SDoug Ambrisko  * 						Cmd that was issued to abort another cmd
4901665484d8SDoug Ambrisko  *
49028e727371SKashyap D Desai  * This function will be called from ISR and will continue event processing from
49038e727371SKashyap D Desai  * thread context by enqueuing task in ev_tq (callback function
49048e727371SKashyap D Desai  * "mrsas_aen_handler").
4905665484d8SDoug Ambrisko  */
49068e727371SKashyap D Desai void
49078e727371SKashyap D Desai mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
4908665484d8SDoug Ambrisko {
4909665484d8SDoug Ambrisko 	/*
49108e727371SKashyap D Desai 	 * Don't signal app if it is just an aborted previously registered
49118e727371SKashyap D Desai 	 * aen
4912665484d8SDoug Ambrisko 	 */
4913665484d8SDoug Ambrisko 	if ((!cmd->abort_aen) && (sc->remove_in_progress == 0)) {
4914da011113SKashyap D Desai 		sc->mrsas_aen_triggered = 1;
4915ecea5be4SKashyap D Desai 		mtx_lock(&sc->aen_lock);
4916da011113SKashyap D Desai 		if (sc->mrsas_poll_waiting) {
4917da011113SKashyap D Desai 			sc->mrsas_poll_waiting = 0;
4918da011113SKashyap D Desai 			selwakeup(&sc->mrsas_select);
4919da011113SKashyap D Desai 		}
4920ecea5be4SKashyap D Desai 		mtx_unlock(&sc->aen_lock);
49218e727371SKashyap D Desai 	} else
4922665484d8SDoug Ambrisko 		cmd->abort_aen = 0;
4923665484d8SDoug Ambrisko 
4924665484d8SDoug Ambrisko 	sc->aen_cmd = NULL;
4925665484d8SDoug Ambrisko 	mrsas_release_mfi_cmd(cmd);
4926665484d8SDoug Ambrisko 
4927665484d8SDoug Ambrisko 	taskqueue_enqueue(sc->ev_tq, &sc->ev_task);
4928665484d8SDoug Ambrisko 
4929665484d8SDoug Ambrisko 	return;
4930665484d8SDoug Ambrisko }
4931665484d8SDoug Ambrisko 
4932665484d8SDoug Ambrisko static device_method_t mrsas_methods[] = {
4933665484d8SDoug Ambrisko 	DEVMETHOD(device_probe, mrsas_probe),
4934665484d8SDoug Ambrisko 	DEVMETHOD(device_attach, mrsas_attach),
4935665484d8SDoug Ambrisko 	DEVMETHOD(device_detach, mrsas_detach),
4936665484d8SDoug Ambrisko 	DEVMETHOD(device_suspend, mrsas_suspend),
4937665484d8SDoug Ambrisko 	DEVMETHOD(device_resume, mrsas_resume),
4938665484d8SDoug Ambrisko 	DEVMETHOD(bus_print_child, bus_generic_print_child),
4939665484d8SDoug Ambrisko 	DEVMETHOD(bus_driver_added, bus_generic_driver_added),
4940665484d8SDoug Ambrisko 	{0, 0}
4941665484d8SDoug Ambrisko };
4942665484d8SDoug Ambrisko 
4943665484d8SDoug Ambrisko static driver_t mrsas_driver = {
4944665484d8SDoug Ambrisko 	"mrsas",
4945665484d8SDoug Ambrisko 	mrsas_methods,
4946665484d8SDoug Ambrisko 	sizeof(struct mrsas_softc)
4947665484d8SDoug Ambrisko };
4948665484d8SDoug Ambrisko 
4949665484d8SDoug Ambrisko static devclass_t mrsas_devclass;
49508e727371SKashyap D Desai 
4951665484d8SDoug Ambrisko DRIVER_MODULE(mrsas, pci, mrsas_driver, mrsas_devclass, 0, 0);
4952665484d8SDoug Ambrisko MODULE_DEPEND(mrsas, cam, 1, 1, 1);
4953