xref: /freebsd/sys/dev/mrsas/mrsas.c (revision 5437c8b88e7c8074da51580129d57719c5cc8f7f)
1665484d8SDoug Ambrisko /*
2ecea5be4SKashyap D Desai  * Copyright (c) 2015, AVAGO Tech. All rights reserved. Author: Marian Choy
38e727371SKashyap D Desai  * Copyright (c) 2014, LSI Corp. All rights reserved. Author: Marian Choy
4ecea5be4SKashyap D Desai  * Support: freebsdraid@avagotech.com
5665484d8SDoug Ambrisko  *
6665484d8SDoug Ambrisko  * Redistribution and use in source and binary forms, with or without
78e727371SKashyap D Desai  * modification, are permitted provided that the following conditions are
88e727371SKashyap D Desai  * met:
9665484d8SDoug Ambrisko  *
108e727371SKashyap D Desai  * 1. Redistributions of source code must retain the above copyright notice,
118e727371SKashyap D Desai  * this list of conditions and the following disclaimer. 2. Redistributions
128e727371SKashyap D Desai  * in binary form must reproduce the above copyright notice, this list of
138e727371SKashyap D Desai  * conditions and the following disclaimer in the documentation and/or other
148e727371SKashyap D Desai  * materials provided with the distribution. 3. Neither the name of the
158e727371SKashyap D Desai  * <ORGANIZATION> nor the names of its contributors may be used to endorse or
168e727371SKashyap D Desai  * promote products derived from this software without specific prior written
178e727371SKashyap D Desai  * permission.
18665484d8SDoug Ambrisko  *
198e727371SKashyap D Desai  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
208e727371SKashyap D Desai  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
218e727371SKashyap D Desai  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
228e727371SKashyap D Desai  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
238e727371SKashyap D Desai  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
248e727371SKashyap D Desai  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
258e727371SKashyap D Desai  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
268e727371SKashyap D Desai  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
278e727371SKashyap D Desai  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
288e727371SKashyap D Desai  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29665484d8SDoug Ambrisko  * POSSIBILITY OF SUCH DAMAGE.
30665484d8SDoug Ambrisko  *
318e727371SKashyap D Desai  * The views and conclusions contained in the software and documentation are
328e727371SKashyap D Desai  * those of the authors and should not be interpreted as representing
33665484d8SDoug Ambrisko  * official policies,either expressed or implied, of the FreeBSD Project.
34665484d8SDoug Ambrisko  *
35ecea5be4SKashyap D Desai  * Send feedback to: <megaraidfbsd@avagotech.com> Mail to: AVAGO TECHNOLOGIES 1621
368e727371SKashyap D Desai  * Barber Lane, Milpitas, CA 95035 ATTN: MegaRaid FreeBSD
37665484d8SDoug Ambrisko  *
38665484d8SDoug Ambrisko  */
39665484d8SDoug Ambrisko 
40665484d8SDoug Ambrisko #include <sys/cdefs.h>
41665484d8SDoug Ambrisko __FBSDID("$FreeBSD$");
42665484d8SDoug Ambrisko 
43665484d8SDoug Ambrisko #include <dev/mrsas/mrsas.h>
44665484d8SDoug Ambrisko #include <dev/mrsas/mrsas_ioctl.h>
45665484d8SDoug Ambrisko 
46665484d8SDoug Ambrisko #include <cam/cam.h>
47665484d8SDoug Ambrisko #include <cam/cam_ccb.h>
48665484d8SDoug Ambrisko 
49665484d8SDoug Ambrisko #include <sys/sysctl.h>
50665484d8SDoug Ambrisko #include <sys/types.h>
518071588dSKashyap D Desai #include <sys/sysent.h>
52665484d8SDoug Ambrisko #include <sys/kthread.h>
53665484d8SDoug Ambrisko #include <sys/taskqueue.h>
54d18d1b47SKashyap D Desai #include <sys/smp.h>
55665484d8SDoug Ambrisko 
56665484d8SDoug Ambrisko 
57665484d8SDoug Ambrisko /*
58665484d8SDoug Ambrisko  * Function prototypes
59665484d8SDoug Ambrisko  */
60665484d8SDoug Ambrisko static d_open_t mrsas_open;
61665484d8SDoug Ambrisko static d_close_t mrsas_close;
62665484d8SDoug Ambrisko static d_read_t mrsas_read;
63665484d8SDoug Ambrisko static d_write_t mrsas_write;
64665484d8SDoug Ambrisko static d_ioctl_t mrsas_ioctl;
65da011113SKashyap D Desai static d_poll_t mrsas_poll;
66665484d8SDoug Ambrisko 
678071588dSKashyap D Desai static void mrsas_ich_startup(void *arg);
68536094dcSKashyap D Desai static struct mrsas_mgmt_info mrsas_mgmt_info;
69665484d8SDoug Ambrisko static struct mrsas_ident *mrsas_find_ident(device_t);
70d18d1b47SKashyap D Desai static int mrsas_setup_msix(struct mrsas_softc *sc);
71d18d1b47SKashyap D Desai static int mrsas_allocate_msix(struct mrsas_softc *sc);
72665484d8SDoug Ambrisko static void mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode);
73665484d8SDoug Ambrisko static void mrsas_flush_cache(struct mrsas_softc *sc);
74665484d8SDoug Ambrisko static void mrsas_reset_reply_desc(struct mrsas_softc *sc);
75665484d8SDoug Ambrisko static void mrsas_ocr_thread(void *arg);
76665484d8SDoug Ambrisko static int mrsas_get_map_info(struct mrsas_softc *sc);
77665484d8SDoug Ambrisko static int mrsas_get_ld_map_info(struct mrsas_softc *sc);
78665484d8SDoug Ambrisko static int mrsas_sync_map_info(struct mrsas_softc *sc);
79665484d8SDoug Ambrisko static int mrsas_get_pd_list(struct mrsas_softc *sc);
80665484d8SDoug Ambrisko static int mrsas_get_ld_list(struct mrsas_softc *sc);
81665484d8SDoug Ambrisko static int mrsas_setup_irq(struct mrsas_softc *sc);
82665484d8SDoug Ambrisko static int mrsas_alloc_mem(struct mrsas_softc *sc);
83665484d8SDoug Ambrisko static int mrsas_init_fw(struct mrsas_softc *sc);
84665484d8SDoug Ambrisko static int mrsas_setup_raidmap(struct mrsas_softc *sc);
85a688fcd0SKashyap D Desai static void megasas_setup_jbod_map(struct mrsas_softc *sc);
86a688fcd0SKashyap D Desai static int megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend);
87665484d8SDoug Ambrisko static int mrsas_clear_intr(struct mrsas_softc *sc);
88af51c29fSKashyap D Desai static int mrsas_get_ctrl_info(struct mrsas_softc *sc);
89af51c29fSKashyap D Desai static void mrsas_update_ext_vd_details(struct mrsas_softc *sc);
908e727371SKashyap D Desai static int
918e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc,
92665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *cmd_to_abort);
9379b4460bSKashyap D Desai static void
9479b4460bSKashyap D Desai mrsas_get_pd_info(struct mrsas_softc *sc, u_int16_t device_id);
95dbcc81dfSKashyap D Desai static struct mrsas_softc *
96dbcc81dfSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev,
975844115eSKashyap D Desai     u_long cmd, caddr_t arg);
98e315cf4dSKashyap D Desai u_int32_t
99e315cf4dSKashyap D Desai mrsas_read_reg_with_retries(struct mrsas_softc *sc, int offset);
100665484d8SDoug Ambrisko u_int32_t mrsas_read_reg(struct mrsas_softc *sc, int offset);
1018e727371SKashyap D Desai u_int8_t
1028e727371SKashyap D Desai mrsas_build_mptmfi_passthru(struct mrsas_softc *sc,
103665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *mfi_cmd);
104daeed973SKashyap D Desai void	mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc);
105665484d8SDoug Ambrisko int	mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr);
106665484d8SDoug Ambrisko int	mrsas_init_adapter(struct mrsas_softc *sc);
107665484d8SDoug Ambrisko int	mrsas_alloc_mpt_cmds(struct mrsas_softc *sc);
108665484d8SDoug Ambrisko int	mrsas_alloc_ioc_cmd(struct mrsas_softc *sc);
109665484d8SDoug Ambrisko int	mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc);
110665484d8SDoug Ambrisko int	mrsas_ioc_init(struct mrsas_softc *sc);
111665484d8SDoug Ambrisko int	mrsas_bus_scan(struct mrsas_softc *sc);
112665484d8SDoug Ambrisko int	mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
113665484d8SDoug Ambrisko int	mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
114f0c7594bSKashyap D Desai int	mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason);
115f0c7594bSKashyap D Desai int	mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason);
1164bb0a4f0SKashyap D Desai int mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex);
1178bb601acSKashyap D Desai int mrsas_reset_targets(struct mrsas_softc *sc);
1188e727371SKashyap D Desai int
1198e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc,
120665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *cmd);
1218e727371SKashyap D Desai int
1228e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc, struct mrsas_tmp_dcmd *tcmd,
123665484d8SDoug Ambrisko     int size);
124665484d8SDoug Ambrisko void	mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd);
125665484d8SDoug Ambrisko void	mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
126665484d8SDoug Ambrisko void	mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
127665484d8SDoug Ambrisko void	mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
128665484d8SDoug Ambrisko void	mrsas_disable_intr(struct mrsas_softc *sc);
129665484d8SDoug Ambrisko void	mrsas_enable_intr(struct mrsas_softc *sc);
130665484d8SDoug Ambrisko void	mrsas_free_ioc_cmd(struct mrsas_softc *sc);
131665484d8SDoug Ambrisko void	mrsas_free_mem(struct mrsas_softc *sc);
132665484d8SDoug Ambrisko void	mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp);
133665484d8SDoug Ambrisko void	mrsas_isr(void *arg);
134665484d8SDoug Ambrisko void	mrsas_teardown_intr(struct mrsas_softc *sc);
135665484d8SDoug Ambrisko void	mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error);
136665484d8SDoug Ambrisko void	mrsas_kill_hba(struct mrsas_softc *sc);
137665484d8SDoug Ambrisko void	mrsas_aen_handler(struct mrsas_softc *sc);
1388e727371SKashyap D Desai void
1398e727371SKashyap D Desai mrsas_write_reg(struct mrsas_softc *sc, int offset,
140665484d8SDoug Ambrisko     u_int32_t value);
1418e727371SKashyap D Desai void
1428e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo,
143665484d8SDoug Ambrisko     u_int32_t req_desc_hi);
144665484d8SDoug Ambrisko void	mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc);
1458e727371SKashyap D Desai void
1468e727371SKashyap D Desai mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc,
147665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *cmd, u_int8_t status);
148665484d8SDoug Ambrisko struct mrsas_mfi_cmd *mrsas_get_mfi_cmd(struct mrsas_softc *sc);
1498e727371SKashyap D Desai 
1508e727371SKashyap D Desai MRSAS_REQUEST_DESCRIPTOR_UNION *mrsas_build_mpt_cmd
1518e727371SKashyap D Desai         (struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
152665484d8SDoug Ambrisko 
153665484d8SDoug Ambrisko extern int mrsas_cam_attach(struct mrsas_softc *sc);
154665484d8SDoug Ambrisko extern void mrsas_cam_detach(struct mrsas_softc *sc);
155665484d8SDoug Ambrisko extern void mrsas_cmd_done(struct mrsas_softc *sc, struct mrsas_mpt_cmd *cmd);
156665484d8SDoug Ambrisko extern void mrsas_free_frame(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd);
157665484d8SDoug Ambrisko extern int mrsas_alloc_mfi_cmds(struct mrsas_softc *sc);
158665484d8SDoug Ambrisko extern struct mrsas_mpt_cmd *mrsas_get_mpt_cmd(struct mrsas_softc *sc);
159536094dcSKashyap D Desai extern int mrsas_passthru(struct mrsas_softc *sc, void *arg, u_long ioctlCmd);
160665484d8SDoug Ambrisko extern uint8_t MR_ValidateMapInfo(struct mrsas_softc *sc);
1614799d485SKashyap D Desai extern u_int16_t MR_GetLDTgtId(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map);
1624799d485SKashyap D Desai extern MR_LD_RAID *MR_LdRaidGet(u_int32_t ld, MR_DRV_RAID_MAP_ALL * map);
163665484d8SDoug Ambrisko extern void mrsas_xpt_freeze(struct mrsas_softc *sc);
164665484d8SDoug Ambrisko extern void mrsas_xpt_release(struct mrsas_softc *sc);
1658e727371SKashyap D Desai extern MRSAS_REQUEST_DESCRIPTOR_UNION *
1668e727371SKashyap D Desai mrsas_get_request_desc(struct mrsas_softc *sc,
167665484d8SDoug Ambrisko     u_int16_t index);
168665484d8SDoug Ambrisko extern int mrsas_bus_scan_sim(struct mrsas_softc *sc, struct cam_sim *sim);
169665484d8SDoug Ambrisko static int mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc);
170665484d8SDoug Ambrisko static void mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc);
1712a1d3bcdSKashyap D Desai void	mrsas_release_mpt_cmd(struct mrsas_mpt_cmd *cmd);
1722a1d3bcdSKashyap D Desai 
1732a1d3bcdSKashyap D Desai void mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd,
1742a1d3bcdSKashyap D Desai 	union ccb *ccb_ptr, u_int8_t status, u_int8_t extStatus,
1752a1d3bcdSKashyap D Desai 	u_int32_t data_length, u_int8_t *sense);
176b518670cSKashyap D Desai void
177b518670cSKashyap D Desai mrsas_write_64bit_req_desc(struct mrsas_softc *sc, u_int32_t req_desc_lo,
178b518670cSKashyap D Desai     u_int32_t req_desc_hi);
1792a1d3bcdSKashyap D Desai 
1808e727371SKashyap D Desai 
181665484d8SDoug Ambrisko SYSCTL_NODE(_hw, OID_AUTO, mrsas, CTLFLAG_RD, 0, "MRSAS Driver Parameters");
182665484d8SDoug Ambrisko 
1838e727371SKashyap D Desai /*
184665484d8SDoug Ambrisko  * PCI device struct and table
185665484d8SDoug Ambrisko  *
186665484d8SDoug Ambrisko  */
187665484d8SDoug Ambrisko typedef struct mrsas_ident {
188665484d8SDoug Ambrisko 	uint16_t vendor;
189665484d8SDoug Ambrisko 	uint16_t device;
190665484d8SDoug Ambrisko 	uint16_t subvendor;
191665484d8SDoug Ambrisko 	uint16_t subdevice;
192665484d8SDoug Ambrisko 	const char *desc;
193665484d8SDoug Ambrisko }	MRSAS_CTLR_ID;
194665484d8SDoug Ambrisko 
195665484d8SDoug Ambrisko MRSAS_CTLR_ID device_table[] = {
196ecea5be4SKashyap D Desai 	{0x1000, MRSAS_TBOLT, 0xffff, 0xffff, "AVAGO Thunderbolt SAS Controller"},
197ecea5be4SKashyap D Desai 	{0x1000, MRSAS_INVADER, 0xffff, 0xffff, "AVAGO Invader SAS Controller"},
198ecea5be4SKashyap D Desai 	{0x1000, MRSAS_FURY, 0xffff, 0xffff, "AVAGO Fury SAS Controller"},
199c620f351SKashyap D Desai 	{0x1000, MRSAS_INTRUDER, 0xffff, 0xffff, "AVAGO Intruder SAS Controller"},
200c620f351SKashyap D Desai 	{0x1000, MRSAS_INTRUDER_24, 0xffff, 0xffff, "AVAGO Intruder_24 SAS Controller"},
2018cd174a4SKashyap D Desai 	{0x1000, MRSAS_CUTLASS_52, 0xffff, 0xffff, "AVAGO Cutlass_52 SAS Controller"},
2028cd174a4SKashyap D Desai 	{0x1000, MRSAS_CUTLASS_53, 0xffff, 0xffff, "AVAGO Cutlass_53 SAS Controller"},
2037aade8bfSKashyap D Desai 	{0x1000, MRSAS_VENTURA, 0xffff, 0xffff, "AVAGO Ventura SAS Controller"},
2047aade8bfSKashyap D Desai 	{0x1000, MRSAS_CRUSADER, 0xffff, 0xffff, "AVAGO Crusader SAS Controller"},
2057aade8bfSKashyap D Desai 	{0x1000, MRSAS_HARPOON, 0xffff, 0xffff, "AVAGO Harpoon SAS Controller"},
2067aade8bfSKashyap D Desai 	{0x1000, MRSAS_TOMCAT, 0xffff, 0xffff, "AVAGO Tomcat SAS Controller"},
2077aade8bfSKashyap D Desai 	{0x1000, MRSAS_VENTURA_4PORT, 0xffff, 0xffff, "AVAGO Ventura_4Port SAS Controller"},
2087aade8bfSKashyap D Desai 	{0x1000, MRSAS_CRUSADER_4PORT, 0xffff, 0xffff, "AVAGO Crusader_4Port SAS Controller"},
2092909aab4SKashyap D Desai 	{0x1000, MRSAS_AERO_10E0, 0xffff, 0xffff, "BROADCOM AERO-10E0 SAS Controller"},
2102909aab4SKashyap D Desai 	{0x1000, MRSAS_AERO_10E1, 0xffff, 0xffff, "BROADCOM AERO-10E1 SAS Controller"},
2112909aab4SKashyap D Desai 	{0x1000, MRSAS_AERO_10E2, 0xffff, 0xffff, "BROADCOM AERO-10E2 SAS Controller"},
2122909aab4SKashyap D Desai 	{0x1000, MRSAS_AERO_10E3, 0xffff, 0xffff, "BROADCOM AERO-10E3 SAS Controller"},
2132909aab4SKashyap D Desai 	{0x1000, MRSAS_AERO_10E4, 0xffff, 0xffff, "BROADCOM AERO-10E4 SAS Controller"},
2142909aab4SKashyap D Desai 	{0x1000, MRSAS_AERO_10E5, 0xffff, 0xffff, "BROADCOM AERO-10E5 SAS Controller"},
2152909aab4SKashyap D Desai 	{0x1000, MRSAS_AERO_10E6, 0xffff, 0xffff, "BROADCOM AERO-10E6 SAS Controller"},
2162909aab4SKashyap D Desai 	{0x1000, MRSAS_AERO_10E7, 0xffff, 0xffff, "BROADCOM AERO-10E7 SAS Controller"},
217665484d8SDoug Ambrisko 	{0, 0, 0, 0, NULL}
218665484d8SDoug Ambrisko };
219665484d8SDoug Ambrisko 
2208e727371SKashyap D Desai /*
221665484d8SDoug Ambrisko  * Character device entry points
222665484d8SDoug Ambrisko  *
223665484d8SDoug Ambrisko  */
224665484d8SDoug Ambrisko static struct cdevsw mrsas_cdevsw = {
225665484d8SDoug Ambrisko 	.d_version = D_VERSION,
226665484d8SDoug Ambrisko 	.d_open = mrsas_open,
227665484d8SDoug Ambrisko 	.d_close = mrsas_close,
228665484d8SDoug Ambrisko 	.d_read = mrsas_read,
229665484d8SDoug Ambrisko 	.d_write = mrsas_write,
230665484d8SDoug Ambrisko 	.d_ioctl = mrsas_ioctl,
231da011113SKashyap D Desai 	.d_poll = mrsas_poll,
232665484d8SDoug Ambrisko 	.d_name = "mrsas",
233665484d8SDoug Ambrisko };
234665484d8SDoug Ambrisko 
235665484d8SDoug Ambrisko MALLOC_DEFINE(M_MRSAS, "mrsasbuf", "Buffers for the MRSAS driver");
236665484d8SDoug Ambrisko 
2378e727371SKashyap D Desai /*
2388e727371SKashyap D Desai  * In the cdevsw routines, we find our softc by using the si_drv1 member of
2398e727371SKashyap D Desai  * struct cdev.  We set this variable to point to our softc in our attach
2408e727371SKashyap D Desai  * routine when we create the /dev entry.
241665484d8SDoug Ambrisko  */
242665484d8SDoug Ambrisko int
2437fc5f329SJohn Baldwin mrsas_open(struct cdev *dev, int oflags, int devtype, struct thread *td)
244665484d8SDoug Ambrisko {
245665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
246665484d8SDoug Ambrisko 
247665484d8SDoug Ambrisko 	sc = dev->si_drv1;
248665484d8SDoug Ambrisko 	return (0);
249665484d8SDoug Ambrisko }
250665484d8SDoug Ambrisko 
251665484d8SDoug Ambrisko int
2527fc5f329SJohn Baldwin mrsas_close(struct cdev *dev, int fflag, int devtype, struct thread *td)
253665484d8SDoug Ambrisko {
254665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
255665484d8SDoug Ambrisko 
256665484d8SDoug Ambrisko 	sc = dev->si_drv1;
257665484d8SDoug Ambrisko 	return (0);
258665484d8SDoug Ambrisko }
259665484d8SDoug Ambrisko 
260665484d8SDoug Ambrisko int
261665484d8SDoug Ambrisko mrsas_read(struct cdev *dev, struct uio *uio, int ioflag)
262665484d8SDoug Ambrisko {
263665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
264665484d8SDoug Ambrisko 
265665484d8SDoug Ambrisko 	sc = dev->si_drv1;
266665484d8SDoug Ambrisko 	return (0);
267665484d8SDoug Ambrisko }
268665484d8SDoug Ambrisko int
269665484d8SDoug Ambrisko mrsas_write(struct cdev *dev, struct uio *uio, int ioflag)
270665484d8SDoug Ambrisko {
271665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
272665484d8SDoug Ambrisko 
273665484d8SDoug Ambrisko 	sc = dev->si_drv1;
274665484d8SDoug Ambrisko 	return (0);
275665484d8SDoug Ambrisko }
276665484d8SDoug Ambrisko 
277e315cf4dSKashyap D Desai u_int32_t
278e315cf4dSKashyap D Desai mrsas_read_reg_with_retries(struct mrsas_softc *sc, int offset)
279e315cf4dSKashyap D Desai {
280e315cf4dSKashyap D Desai 	u_int32_t i = 0, ret_val;
281e315cf4dSKashyap D Desai 
282e315cf4dSKashyap D Desai 	if (sc->is_aero) {
283e315cf4dSKashyap D Desai 		do {
284e315cf4dSKashyap D Desai 			ret_val = mrsas_read_reg(sc, offset);
285e315cf4dSKashyap D Desai 			i++;
286e315cf4dSKashyap D Desai 		} while(ret_val == 0 && i < 3);
287e315cf4dSKashyap D Desai 	} else
288e315cf4dSKashyap D Desai 		ret_val = mrsas_read_reg(sc, offset);
289e315cf4dSKashyap D Desai 
290e315cf4dSKashyap D Desai 	return ret_val;
291e315cf4dSKashyap D Desai }
292e315cf4dSKashyap D Desai 
2938e727371SKashyap D Desai /*
294665484d8SDoug Ambrisko  * Register Read/Write Functions
295665484d8SDoug Ambrisko  *
296665484d8SDoug Ambrisko  */
297665484d8SDoug Ambrisko void
298665484d8SDoug Ambrisko mrsas_write_reg(struct mrsas_softc *sc, int offset,
299665484d8SDoug Ambrisko     u_int32_t value)
300665484d8SDoug Ambrisko {
301665484d8SDoug Ambrisko 	bus_space_tag_t bus_tag = sc->bus_tag;
302665484d8SDoug Ambrisko 	bus_space_handle_t bus_handle = sc->bus_handle;
303665484d8SDoug Ambrisko 
304665484d8SDoug Ambrisko 	bus_space_write_4(bus_tag, bus_handle, offset, value);
305665484d8SDoug Ambrisko }
306665484d8SDoug Ambrisko 
307665484d8SDoug Ambrisko u_int32_t
308665484d8SDoug Ambrisko mrsas_read_reg(struct mrsas_softc *sc, int offset)
309665484d8SDoug Ambrisko {
310665484d8SDoug Ambrisko 	bus_space_tag_t bus_tag = sc->bus_tag;
311665484d8SDoug Ambrisko 	bus_space_handle_t bus_handle = sc->bus_handle;
312665484d8SDoug Ambrisko 
313665484d8SDoug Ambrisko 	return ((u_int32_t)bus_space_read_4(bus_tag, bus_handle, offset));
314665484d8SDoug Ambrisko }
315665484d8SDoug Ambrisko 
316665484d8SDoug Ambrisko 
3178e727371SKashyap D Desai /*
318665484d8SDoug Ambrisko  * Interrupt Disable/Enable/Clear Functions
319665484d8SDoug Ambrisko  *
320665484d8SDoug Ambrisko  */
3218e727371SKashyap D Desai void
3228e727371SKashyap D Desai mrsas_disable_intr(struct mrsas_softc *sc)
323665484d8SDoug Ambrisko {
324665484d8SDoug Ambrisko 	u_int32_t mask = 0xFFFFFFFF;
325665484d8SDoug Ambrisko 	u_int32_t status;
326665484d8SDoug Ambrisko 
3272f863eb8SKashyap D Desai 	sc->mask_interrupts = 1;
328665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), mask);
329665484d8SDoug Ambrisko 	/* Dummy read to force pci flush */
330665484d8SDoug Ambrisko 	status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask));
331665484d8SDoug Ambrisko }
332665484d8SDoug Ambrisko 
3338e727371SKashyap D Desai void
3348e727371SKashyap D Desai mrsas_enable_intr(struct mrsas_softc *sc)
335665484d8SDoug Ambrisko {
336665484d8SDoug Ambrisko 	u_int32_t mask = MFI_FUSION_ENABLE_INTERRUPT_MASK;
337665484d8SDoug Ambrisko 	u_int32_t status;
338665484d8SDoug Ambrisko 
3392f863eb8SKashyap D Desai 	sc->mask_interrupts = 0;
340665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status), ~0);
341665484d8SDoug Ambrisko 	status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_status));
342665484d8SDoug Ambrisko 
343665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask), ~mask);
344665484d8SDoug Ambrisko 	status = mrsas_read_reg(sc, offsetof(mrsas_reg_set, outbound_intr_mask));
345665484d8SDoug Ambrisko }
346665484d8SDoug Ambrisko 
3478e727371SKashyap D Desai static int
3488e727371SKashyap D Desai mrsas_clear_intr(struct mrsas_softc *sc)
349665484d8SDoug Ambrisko {
3508bb601acSKashyap D Desai 	u_int32_t status;
351665484d8SDoug Ambrisko 
352665484d8SDoug Ambrisko 	/* Read received interrupt */
353e315cf4dSKashyap D Desai 	status = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_intr_status));
354665484d8SDoug Ambrisko 
355665484d8SDoug Ambrisko 	/* Not our interrupt, so just return */
356665484d8SDoug Ambrisko 	if (!(status & MFI_FUSION_ENABLE_INTERRUPT_MASK))
357665484d8SDoug Ambrisko 		return (0);
358665484d8SDoug Ambrisko 
359665484d8SDoug Ambrisko 	/* We got a reply interrupt */
360665484d8SDoug Ambrisko 	return (1);
361665484d8SDoug Ambrisko }
362665484d8SDoug Ambrisko 
3638e727371SKashyap D Desai /*
364665484d8SDoug Ambrisko  * PCI Support Functions
365665484d8SDoug Ambrisko  *
366665484d8SDoug Ambrisko  */
3678e727371SKashyap D Desai static struct mrsas_ident *
3688e727371SKashyap D Desai mrsas_find_ident(device_t dev)
369665484d8SDoug Ambrisko {
370665484d8SDoug Ambrisko 	struct mrsas_ident *pci_device;
371665484d8SDoug Ambrisko 
3728e727371SKashyap D Desai 	for (pci_device = device_table; pci_device->vendor != 0; pci_device++) {
373665484d8SDoug Ambrisko 		if ((pci_device->vendor == pci_get_vendor(dev)) &&
374665484d8SDoug Ambrisko 		    (pci_device->device == pci_get_device(dev)) &&
375665484d8SDoug Ambrisko 		    ((pci_device->subvendor == pci_get_subvendor(dev)) ||
376665484d8SDoug Ambrisko 		    (pci_device->subvendor == 0xffff)) &&
377665484d8SDoug Ambrisko 		    ((pci_device->subdevice == pci_get_subdevice(dev)) ||
378665484d8SDoug Ambrisko 		    (pci_device->subdevice == 0xffff)))
379665484d8SDoug Ambrisko 			return (pci_device);
380665484d8SDoug Ambrisko 	}
381665484d8SDoug Ambrisko 	return (NULL);
382665484d8SDoug Ambrisko }
383665484d8SDoug Ambrisko 
3848e727371SKashyap D Desai static int
3858e727371SKashyap D Desai mrsas_probe(device_t dev)
386665484d8SDoug Ambrisko {
387665484d8SDoug Ambrisko 	static u_int8_t first_ctrl = 1;
388665484d8SDoug Ambrisko 	struct mrsas_ident *id;
389665484d8SDoug Ambrisko 
390665484d8SDoug Ambrisko 	if ((id = mrsas_find_ident(dev)) != NULL) {
391665484d8SDoug Ambrisko 		if (first_ctrl) {
392ecea5be4SKashyap D Desai 			printf("AVAGO MegaRAID SAS FreeBSD mrsas driver version: %s\n",
3938e727371SKashyap D Desai 			    MRSAS_VERSION);
394665484d8SDoug Ambrisko 			first_ctrl = 0;
395665484d8SDoug Ambrisko 		}
396665484d8SDoug Ambrisko 		device_set_desc(dev, id->desc);
397665484d8SDoug Ambrisko 		/* between BUS_PROBE_DEFAULT and BUS_PROBE_LOW_PRIORITY */
398665484d8SDoug Ambrisko 		return (-30);
399665484d8SDoug Ambrisko 	}
400665484d8SDoug Ambrisko 	return (ENXIO);
401665484d8SDoug Ambrisko }
402665484d8SDoug Ambrisko 
4038e727371SKashyap D Desai /*
404665484d8SDoug Ambrisko  * mrsas_setup_sysctl:	setup sysctl values for mrsas
405665484d8SDoug Ambrisko  * input:				Adapter instance soft state
406665484d8SDoug Ambrisko  *
407665484d8SDoug Ambrisko  * Setup sysctl entries for mrsas driver.
408665484d8SDoug Ambrisko  */
409665484d8SDoug Ambrisko static void
410665484d8SDoug Ambrisko mrsas_setup_sysctl(struct mrsas_softc *sc)
411665484d8SDoug Ambrisko {
412665484d8SDoug Ambrisko 	struct sysctl_ctx_list *sysctl_ctx = NULL;
413665484d8SDoug Ambrisko 	struct sysctl_oid *sysctl_tree = NULL;
414665484d8SDoug Ambrisko 	char tmpstr[80], tmpstr2[80];
415665484d8SDoug Ambrisko 
416665484d8SDoug Ambrisko 	/*
417665484d8SDoug Ambrisko 	 * Setup the sysctl variable so the user can change the debug level
418665484d8SDoug Ambrisko 	 * on the fly.
419665484d8SDoug Ambrisko 	 */
420665484d8SDoug Ambrisko 	snprintf(tmpstr, sizeof(tmpstr), "MRSAS controller %d",
421665484d8SDoug Ambrisko 	    device_get_unit(sc->mrsas_dev));
422665484d8SDoug Ambrisko 	snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mrsas_dev));
423665484d8SDoug Ambrisko 
424665484d8SDoug Ambrisko 	sysctl_ctx = device_get_sysctl_ctx(sc->mrsas_dev);
425665484d8SDoug Ambrisko 	if (sysctl_ctx != NULL)
426665484d8SDoug Ambrisko 		sysctl_tree = device_get_sysctl_tree(sc->mrsas_dev);
427665484d8SDoug Ambrisko 
428665484d8SDoug Ambrisko 	if (sysctl_tree == NULL) {
429665484d8SDoug Ambrisko 		sysctl_ctx_init(&sc->sysctl_ctx);
430665484d8SDoug Ambrisko 		sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx,
431665484d8SDoug Ambrisko 		    SYSCTL_STATIC_CHILDREN(_hw_mrsas), OID_AUTO, tmpstr2,
432665484d8SDoug Ambrisko 		    CTLFLAG_RD, 0, tmpstr);
433665484d8SDoug Ambrisko 		if (sc->sysctl_tree == NULL)
434665484d8SDoug Ambrisko 			return;
435665484d8SDoug Ambrisko 		sysctl_ctx = &sc->sysctl_ctx;
436665484d8SDoug Ambrisko 		sysctl_tree = sc->sysctl_tree;
437665484d8SDoug Ambrisko 	}
438665484d8SDoug Ambrisko 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
439665484d8SDoug Ambrisko 	    OID_AUTO, "disable_ocr", CTLFLAG_RW, &sc->disableOnlineCtrlReset, 0,
440665484d8SDoug Ambrisko 	    "Disable the use of OCR");
441665484d8SDoug Ambrisko 
442665484d8SDoug Ambrisko 	SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
443665484d8SDoug Ambrisko 	    OID_AUTO, "driver_version", CTLFLAG_RD, MRSAS_VERSION,
444665484d8SDoug Ambrisko 	    strlen(MRSAS_VERSION), "driver version");
445665484d8SDoug Ambrisko 
446665484d8SDoug Ambrisko 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
447665484d8SDoug Ambrisko 	    OID_AUTO, "reset_count", CTLFLAG_RD,
448665484d8SDoug Ambrisko 	    &sc->reset_count, 0, "number of ocr from start of the day");
449665484d8SDoug Ambrisko 
450665484d8SDoug Ambrisko 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
451665484d8SDoug Ambrisko 	    OID_AUTO, "fw_outstanding", CTLFLAG_RD,
452f0188618SHans Petter Selasky 	    &sc->fw_outstanding.val_rdonly, 0, "FW outstanding commands");
453665484d8SDoug Ambrisko 
454665484d8SDoug Ambrisko 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
455665484d8SDoug Ambrisko 	    OID_AUTO, "io_cmds_highwater", CTLFLAG_RD,
456665484d8SDoug Ambrisko 	    &sc->io_cmds_highwater, 0, "Max FW outstanding commands");
457665484d8SDoug Ambrisko 
458665484d8SDoug Ambrisko 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
459665484d8SDoug Ambrisko 	    OID_AUTO, "mrsas_debug", CTLFLAG_RW, &sc->mrsas_debug, 0,
460665484d8SDoug Ambrisko 	    "Driver debug level");
461665484d8SDoug Ambrisko 
462665484d8SDoug Ambrisko 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
463665484d8SDoug Ambrisko 	    OID_AUTO, "mrsas_io_timeout", CTLFLAG_RW, &sc->mrsas_io_timeout,
464665484d8SDoug Ambrisko 	    0, "Driver IO timeout value in mili-second.");
465665484d8SDoug Ambrisko 
466665484d8SDoug Ambrisko 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
467665484d8SDoug Ambrisko 	    OID_AUTO, "mrsas_fw_fault_check_delay", CTLFLAG_RW,
468665484d8SDoug Ambrisko 	    &sc->mrsas_fw_fault_check_delay,
469665484d8SDoug Ambrisko 	    0, "FW fault check thread delay in seconds. <default is 1 sec>");
470665484d8SDoug Ambrisko 
471665484d8SDoug Ambrisko 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
472665484d8SDoug Ambrisko 	    OID_AUTO, "reset_in_progress", CTLFLAG_RD,
473665484d8SDoug Ambrisko 	    &sc->reset_in_progress, 0, "ocr in progress status");
474665484d8SDoug Ambrisko 
475d993dd83SKashyap D Desai 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
476d993dd83SKashyap D Desai 	    OID_AUTO, "block_sync_cache", CTLFLAG_RW,
477d993dd83SKashyap D Desai 	    &sc->block_sync_cache, 0,
478d993dd83SKashyap D Desai 	    "Block SYNC CACHE at driver. <default: 0, send it to FW>");
479821df4b9SKashyap D Desai 	SYSCTL_ADD_UINT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
480821df4b9SKashyap D Desai 	    OID_AUTO, "stream detection", CTLFLAG_RW,
481821df4b9SKashyap D Desai 		&sc->drv_stream_detection, 0,
482821df4b9SKashyap D Desai 		"Disable/Enable Stream detection. <default: 1, Enable Stream Detection>");
4833d273176SKashyap D Desai 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
4843d273176SKashyap D Desai 	    OID_AUTO, "prp_count", CTLFLAG_RD,
4853d273176SKashyap D Desai 	    &sc->prp_count.val_rdonly, 0, "Number of IOs for which PRPs are built");
4863d273176SKashyap D Desai 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
4873d273176SKashyap D Desai 	    OID_AUTO, "SGE holes", CTLFLAG_RD,
4883d273176SKashyap D Desai 	    &sc->sge_holes.val_rdonly, 0, "Number of IOs with holes in SGEs");
489665484d8SDoug Ambrisko }
490665484d8SDoug Ambrisko 
4918e727371SKashyap D Desai /*
492665484d8SDoug Ambrisko  * mrsas_get_tunables:	get tunable parameters.
493665484d8SDoug Ambrisko  * input:				Adapter instance soft state
494665484d8SDoug Ambrisko  *
495665484d8SDoug Ambrisko  * Get tunable parameters. This will help to debug driver at boot time.
496665484d8SDoug Ambrisko  */
497665484d8SDoug Ambrisko static void
498665484d8SDoug Ambrisko mrsas_get_tunables(struct mrsas_softc *sc)
499665484d8SDoug Ambrisko {
500665484d8SDoug Ambrisko 	char tmpstr[80];
501665484d8SDoug Ambrisko 
502665484d8SDoug Ambrisko 	/* XXX default to some debugging for now */
50356d91e49SKashyap D Desai 	sc->mrsas_debug =
50456d91e49SKashyap D Desai 		(MRSAS_FAULT | MRSAS_OCR | MRSAS_INFO | MRSAS_TRACE | MRSAS_AEN);
505665484d8SDoug Ambrisko 	sc->mrsas_io_timeout = MRSAS_IO_TIMEOUT;
506665484d8SDoug Ambrisko 	sc->mrsas_fw_fault_check_delay = 1;
507665484d8SDoug Ambrisko 	sc->reset_count = 0;
508665484d8SDoug Ambrisko 	sc->reset_in_progress = 0;
509d993dd83SKashyap D Desai 	sc->block_sync_cache = 0;
510821df4b9SKashyap D Desai 	sc->drv_stream_detection = 1;
511665484d8SDoug Ambrisko 
512665484d8SDoug Ambrisko 	/*
513665484d8SDoug Ambrisko 	 * Grab the global variables.
514665484d8SDoug Ambrisko 	 */
515665484d8SDoug Ambrisko 	TUNABLE_INT_FETCH("hw.mrsas.debug_level", &sc->mrsas_debug);
516665484d8SDoug Ambrisko 
51716dc2814SKashyap D Desai 	/*
51816dc2814SKashyap D Desai 	 * Grab the global variables.
51916dc2814SKashyap D Desai 	 */
52016dc2814SKashyap D Desai 	TUNABLE_INT_FETCH("hw.mrsas.lb_pending_cmds", &sc->lb_pending_cmds);
52116dc2814SKashyap D Desai 
522665484d8SDoug Ambrisko 	/* Grab the unit-instance variables */
523665484d8SDoug Ambrisko 	snprintf(tmpstr, sizeof(tmpstr), "dev.mrsas.%d.debug_level",
524665484d8SDoug Ambrisko 	    device_get_unit(sc->mrsas_dev));
525665484d8SDoug Ambrisko 	TUNABLE_INT_FETCH(tmpstr, &sc->mrsas_debug);
526665484d8SDoug Ambrisko }
527665484d8SDoug Ambrisko 
5288e727371SKashyap D Desai /*
529665484d8SDoug Ambrisko  * mrsas_alloc_evt_log_info cmd: Allocates memory to get event log information.
530665484d8SDoug Ambrisko  * Used to get sequence number at driver load time.
531665484d8SDoug Ambrisko  * input:		Adapter soft state
532665484d8SDoug Ambrisko  *
533665484d8SDoug Ambrisko  * Allocates DMAable memory for the event log info internal command.
534665484d8SDoug Ambrisko  */
5358e727371SKashyap D Desai int
5368e727371SKashyap D Desai mrsas_alloc_evt_log_info_cmd(struct mrsas_softc *sc)
537665484d8SDoug Ambrisko {
538665484d8SDoug Ambrisko 	int el_info_size;
539665484d8SDoug Ambrisko 
540665484d8SDoug Ambrisko 	/* Allocate get event log info command */
541665484d8SDoug Ambrisko 	el_info_size = sizeof(struct mrsas_evt_log_info);
5428e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
5438e727371SKashyap D Desai 	    1, 0,
5448e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
5458e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
5468e727371SKashyap D Desai 	    NULL, NULL,
5478e727371SKashyap D Desai 	    el_info_size,
5488e727371SKashyap D Desai 	    1,
5498e727371SKashyap D Desai 	    el_info_size,
5508e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
5518e727371SKashyap D Desai 	    NULL, NULL,
552665484d8SDoug Ambrisko 	    &sc->el_info_tag)) {
553665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate event log info tag\n");
554665484d8SDoug Ambrisko 		return (ENOMEM);
555665484d8SDoug Ambrisko 	}
556665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->el_info_tag, (void **)&sc->el_info_mem,
557665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->el_info_dmamap)) {
558665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate event log info cmd mem\n");
559665484d8SDoug Ambrisko 		return (ENOMEM);
560665484d8SDoug Ambrisko 	}
561665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->el_info_tag, sc->el_info_dmamap,
562665484d8SDoug Ambrisko 	    sc->el_info_mem, el_info_size, mrsas_addr_cb,
563665484d8SDoug Ambrisko 	    &sc->el_info_phys_addr, BUS_DMA_NOWAIT)) {
564665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load event log info cmd mem\n");
565665484d8SDoug Ambrisko 		return (ENOMEM);
566665484d8SDoug Ambrisko 	}
567665484d8SDoug Ambrisko 	memset(sc->el_info_mem, 0, el_info_size);
568665484d8SDoug Ambrisko 	return (0);
569665484d8SDoug Ambrisko }
570665484d8SDoug Ambrisko 
5718e727371SKashyap D Desai /*
572665484d8SDoug Ambrisko  * mrsas_free_evt_info_cmd:	Free memory for Event log info command
573665484d8SDoug Ambrisko  * input:					Adapter soft state
574665484d8SDoug Ambrisko  *
575665484d8SDoug Ambrisko  * Deallocates memory for the event log info internal command.
576665484d8SDoug Ambrisko  */
5778e727371SKashyap D Desai void
5788e727371SKashyap D Desai mrsas_free_evt_log_info_cmd(struct mrsas_softc *sc)
579665484d8SDoug Ambrisko {
580665484d8SDoug Ambrisko 	if (sc->el_info_phys_addr)
581665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->el_info_tag, sc->el_info_dmamap);
582665484d8SDoug Ambrisko 	if (sc->el_info_mem != NULL)
583665484d8SDoug Ambrisko 		bus_dmamem_free(sc->el_info_tag, sc->el_info_mem, sc->el_info_dmamap);
584665484d8SDoug Ambrisko 	if (sc->el_info_tag != NULL)
585665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->el_info_tag);
586665484d8SDoug Ambrisko }
587665484d8SDoug Ambrisko 
5888e727371SKashyap D Desai /*
589665484d8SDoug Ambrisko  *  mrsas_get_seq_num:	Get latest event sequence number
590665484d8SDoug Ambrisko  *  @sc:				Adapter soft state
591665484d8SDoug Ambrisko  *  @eli:				Firmware event log sequence number information.
5928e727371SKashyap D Desai  *
593665484d8SDoug Ambrisko  * Firmware maintains a log of all events in a non-volatile area.
594665484d8SDoug Ambrisko  * Driver get the sequence number using DCMD
595665484d8SDoug Ambrisko  * "MR_DCMD_CTRL_EVENT_GET_INFO" at driver load time.
596665484d8SDoug Ambrisko  */
597665484d8SDoug Ambrisko 
598665484d8SDoug Ambrisko static int
599665484d8SDoug Ambrisko mrsas_get_seq_num(struct mrsas_softc *sc,
600665484d8SDoug Ambrisko     struct mrsas_evt_log_info *eli)
601665484d8SDoug Ambrisko {
602665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
603665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
604f0c7594bSKashyap D Desai 	u_int8_t do_ocr = 1, retcode = 0;
605665484d8SDoug Ambrisko 
606665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
607665484d8SDoug Ambrisko 
608665484d8SDoug Ambrisko 	if (!cmd) {
609665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Failed to get a free cmd\n");
610665484d8SDoug Ambrisko 		return -ENOMEM;
611665484d8SDoug Ambrisko 	}
612665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
613665484d8SDoug Ambrisko 
614665484d8SDoug Ambrisko 	if (mrsas_alloc_evt_log_info_cmd(sc) != SUCCESS) {
615665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate evt log info cmd\n");
616665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
617665484d8SDoug Ambrisko 		return -ENOMEM;
618665484d8SDoug Ambrisko 	}
619665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
620665484d8SDoug Ambrisko 
621665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
622665484d8SDoug Ambrisko 	dcmd->cmd_status = 0x0;
623665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
624665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
625665484d8SDoug Ambrisko 	dcmd->timeout = 0;
626665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
627665484d8SDoug Ambrisko 	dcmd->data_xfer_len = sizeof(struct mrsas_evt_log_info);
628665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_CTRL_EVENT_GET_INFO;
629665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = sc->el_info_phys_addr;
630665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_log_info);
631665484d8SDoug Ambrisko 
632f0c7594bSKashyap D Desai 	retcode = mrsas_issue_blocked_cmd(sc, cmd);
633f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
634f0c7594bSKashyap D Desai 		goto dcmd_timeout;
635665484d8SDoug Ambrisko 
636f0c7594bSKashyap D Desai 	do_ocr = 0;
637665484d8SDoug Ambrisko 	/*
638665484d8SDoug Ambrisko 	 * Copy the data back into callers buffer
639665484d8SDoug Ambrisko 	 */
640665484d8SDoug Ambrisko 	memcpy(eli, sc->el_info_mem, sizeof(struct mrsas_evt_log_info));
641665484d8SDoug Ambrisko 	mrsas_free_evt_log_info_cmd(sc);
642f0c7594bSKashyap D Desai 
643f0c7594bSKashyap D Desai dcmd_timeout:
644f0c7594bSKashyap D Desai 	if (do_ocr)
645f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
646f0c7594bSKashyap D Desai 	else
647665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
648665484d8SDoug Ambrisko 
649f0c7594bSKashyap D Desai 	return retcode;
650665484d8SDoug Ambrisko }
651665484d8SDoug Ambrisko 
652665484d8SDoug Ambrisko 
6538e727371SKashyap D Desai /*
654665484d8SDoug Ambrisko  *  mrsas_register_aen:		Register for asynchronous event notification
655665484d8SDoug Ambrisko  *  @sc:			Adapter soft state
656665484d8SDoug Ambrisko  *  @seq_num:			Starting sequence number
657665484d8SDoug Ambrisko  *  @class_locale:		Class of the event
6588e727371SKashyap D Desai  *
659665484d8SDoug Ambrisko  *  This function subscribes for events beyond the @seq_num
660665484d8SDoug Ambrisko  *  and type @class_locale.
661665484d8SDoug Ambrisko  *
6628e727371SKashyap D Desai  */
663665484d8SDoug Ambrisko static int
664665484d8SDoug Ambrisko mrsas_register_aen(struct mrsas_softc *sc, u_int32_t seq_num,
665665484d8SDoug Ambrisko     u_int32_t class_locale_word)
666665484d8SDoug Ambrisko {
667665484d8SDoug Ambrisko 	int ret_val;
668665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
669665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
670665484d8SDoug Ambrisko 	union mrsas_evt_class_locale curr_aen;
671665484d8SDoug Ambrisko 	union mrsas_evt_class_locale prev_aen;
672665484d8SDoug Ambrisko 
673665484d8SDoug Ambrisko 	/*
674665484d8SDoug Ambrisko 	 * If there an AEN pending already (aen_cmd), check if the
6758e727371SKashyap D Desai 	 * class_locale of that pending AEN is inclusive of the new AEN
6768e727371SKashyap D Desai 	 * request we currently have. If it is, then we don't have to do
6778e727371SKashyap D Desai 	 * anything. In other words, whichever events the current AEN request
6788e727371SKashyap D Desai 	 * is subscribing to, have already been subscribed to. If the old_cmd
6798e727371SKashyap D Desai 	 * is _not_ inclusive, then we have to abort that command, form a
6808e727371SKashyap D Desai 	 * class_locale that is superset of both old and current and re-issue
6818e727371SKashyap D Desai 	 * to the FW
6828e727371SKashyap D Desai 	 */
683665484d8SDoug Ambrisko 
684665484d8SDoug Ambrisko 	curr_aen.word = class_locale_word;
685665484d8SDoug Ambrisko 
686665484d8SDoug Ambrisko 	if (sc->aen_cmd) {
687665484d8SDoug Ambrisko 
688665484d8SDoug Ambrisko 		prev_aen.word = sc->aen_cmd->frame->dcmd.mbox.w[1];
689665484d8SDoug Ambrisko 
690665484d8SDoug Ambrisko 		/*
691665484d8SDoug Ambrisko 		 * A class whose enum value is smaller is inclusive of all
692665484d8SDoug Ambrisko 		 * higher values. If a PROGRESS (= -1) was previously
693665484d8SDoug Ambrisko 		 * registered, then a new registration requests for higher
694665484d8SDoug Ambrisko 		 * classes need not be sent to FW. They are automatically
6958e727371SKashyap D Desai 		 * included. Locale numbers don't have such hierarchy. They
6968e727371SKashyap D Desai 		 * are bitmap values
697665484d8SDoug Ambrisko 		 */
698665484d8SDoug Ambrisko 		if ((prev_aen.members.class <= curr_aen.members.class) &&
699665484d8SDoug Ambrisko 		    !((prev_aen.members.locale & curr_aen.members.locale) ^
700665484d8SDoug Ambrisko 		    curr_aen.members.locale)) {
701665484d8SDoug Ambrisko 			/*
702665484d8SDoug Ambrisko 			 * Previously issued event registration includes
703665484d8SDoug Ambrisko 			 * current request. Nothing to do.
704665484d8SDoug Ambrisko 			 */
705665484d8SDoug Ambrisko 			return 0;
706665484d8SDoug Ambrisko 		} else {
707665484d8SDoug Ambrisko 			curr_aen.members.locale |= prev_aen.members.locale;
708665484d8SDoug Ambrisko 
709665484d8SDoug Ambrisko 			if (prev_aen.members.class < curr_aen.members.class)
710665484d8SDoug Ambrisko 				curr_aen.members.class = prev_aen.members.class;
711665484d8SDoug Ambrisko 
712665484d8SDoug Ambrisko 			sc->aen_cmd->abort_aen = 1;
713665484d8SDoug Ambrisko 			ret_val = mrsas_issue_blocked_abort_cmd(sc,
714665484d8SDoug Ambrisko 			    sc->aen_cmd);
715665484d8SDoug Ambrisko 
716665484d8SDoug Ambrisko 			if (ret_val) {
717731b7561SKashyap D Desai 				printf("mrsas: Failed to abort previous AEN command\n");
718665484d8SDoug Ambrisko 				return ret_val;
719c2a20ff9SKashyap D Desai 			} else
720c2a20ff9SKashyap D Desai 				sc->aen_cmd = NULL;
721665484d8SDoug Ambrisko 		}
722665484d8SDoug Ambrisko 	}
723665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
724665484d8SDoug Ambrisko 	if (!cmd)
725731b7561SKashyap D Desai 		return ENOMEM;
726665484d8SDoug Ambrisko 
727665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
728665484d8SDoug Ambrisko 
729665484d8SDoug Ambrisko 	memset(sc->evt_detail_mem, 0, sizeof(struct mrsas_evt_detail));
730665484d8SDoug Ambrisko 
731665484d8SDoug Ambrisko 	/*
732665484d8SDoug Ambrisko 	 * Prepare DCMD for aen registration
733665484d8SDoug Ambrisko 	 */
734665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
735665484d8SDoug Ambrisko 
736665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
737665484d8SDoug Ambrisko 	dcmd->cmd_status = 0x0;
738665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
739665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
740665484d8SDoug Ambrisko 	dcmd->timeout = 0;
741665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
742665484d8SDoug Ambrisko 	dcmd->data_xfer_len = sizeof(struct mrsas_evt_detail);
743665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_CTRL_EVENT_WAIT;
744665484d8SDoug Ambrisko 	dcmd->mbox.w[0] = seq_num;
745665484d8SDoug Ambrisko 	sc->last_seq_num = seq_num;
746665484d8SDoug Ambrisko 	dcmd->mbox.w[1] = curr_aen.word;
747665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->evt_detail_phys_addr;
748665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = sizeof(struct mrsas_evt_detail);
749665484d8SDoug Ambrisko 
750665484d8SDoug Ambrisko 	if (sc->aen_cmd != NULL) {
751665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
752665484d8SDoug Ambrisko 		return 0;
753665484d8SDoug Ambrisko 	}
754665484d8SDoug Ambrisko 	/*
755665484d8SDoug Ambrisko 	 * Store reference to the cmd used to register for AEN. When an
756665484d8SDoug Ambrisko 	 * application wants us to register for AEN, we have to abort this
757665484d8SDoug Ambrisko 	 * cmd and re-register with a new EVENT LOCALE supplied by that app
758665484d8SDoug Ambrisko 	 */
759665484d8SDoug Ambrisko 	sc->aen_cmd = cmd;
760665484d8SDoug Ambrisko 
761665484d8SDoug Ambrisko 	/*
7628e727371SKashyap D Desai 	 * Issue the aen registration frame
763665484d8SDoug Ambrisko 	 */
764665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
765665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot issue AEN DCMD command.\n");
766665484d8SDoug Ambrisko 		return (1);
767665484d8SDoug Ambrisko 	}
768665484d8SDoug Ambrisko 	return 0;
769665484d8SDoug Ambrisko }
7708e727371SKashyap D Desai 
7718e727371SKashyap D Desai /*
7728e727371SKashyap D Desai  * mrsas_start_aen:	Subscribes to AEN during driver load time
773665484d8SDoug Ambrisko  * @instance:		Adapter soft state
774665484d8SDoug Ambrisko  */
7758e727371SKashyap D Desai static int
7768e727371SKashyap D Desai mrsas_start_aen(struct mrsas_softc *sc)
777665484d8SDoug Ambrisko {
778665484d8SDoug Ambrisko 	struct mrsas_evt_log_info eli;
779665484d8SDoug Ambrisko 	union mrsas_evt_class_locale class_locale;
780665484d8SDoug Ambrisko 
781665484d8SDoug Ambrisko 
782665484d8SDoug Ambrisko 	/* Get the latest sequence number from FW */
783665484d8SDoug Ambrisko 
784665484d8SDoug Ambrisko 	memset(&eli, 0, sizeof(eli));
785665484d8SDoug Ambrisko 
786665484d8SDoug Ambrisko 	if (mrsas_get_seq_num(sc, &eli))
787665484d8SDoug Ambrisko 		return -1;
788665484d8SDoug Ambrisko 
789665484d8SDoug Ambrisko 	/* Register AEN with FW for latest sequence number plus 1 */
790665484d8SDoug Ambrisko 	class_locale.members.reserved = 0;
791665484d8SDoug Ambrisko 	class_locale.members.locale = MR_EVT_LOCALE_ALL;
792665484d8SDoug Ambrisko 	class_locale.members.class = MR_EVT_CLASS_DEBUG;
793665484d8SDoug Ambrisko 
794665484d8SDoug Ambrisko 	return mrsas_register_aen(sc, eli.newest_seq_num + 1,
795665484d8SDoug Ambrisko 	    class_locale.word);
796d18d1b47SKashyap D Desai 
797665484d8SDoug Ambrisko }
798665484d8SDoug Ambrisko 
7998e727371SKashyap D Desai /*
800d18d1b47SKashyap D Desai  * mrsas_setup_msix:	Allocate MSI-x vectors
8018e727371SKashyap D Desai  * @sc:					adapter soft state
802d18d1b47SKashyap D Desai  */
8038e727371SKashyap D Desai static int
8048e727371SKashyap D Desai mrsas_setup_msix(struct mrsas_softc *sc)
805d18d1b47SKashyap D Desai {
806d18d1b47SKashyap D Desai 	int i;
8078e727371SKashyap D Desai 
808d18d1b47SKashyap D Desai 	for (i = 0; i < sc->msix_vectors; i++) {
809d18d1b47SKashyap D Desai 		sc->irq_context[i].sc = sc;
810d18d1b47SKashyap D Desai 		sc->irq_context[i].MSIxIndex = i;
811d18d1b47SKashyap D Desai 		sc->irq_id[i] = i + 1;
812d18d1b47SKashyap D Desai 		sc->mrsas_irq[i] = bus_alloc_resource_any
813d18d1b47SKashyap D Desai 		    (sc->mrsas_dev, SYS_RES_IRQ, &sc->irq_id[i]
814d18d1b47SKashyap D Desai 		    ,RF_ACTIVE);
815d18d1b47SKashyap D Desai 		if (sc->mrsas_irq[i] == NULL) {
816d18d1b47SKashyap D Desai 			device_printf(sc->mrsas_dev, "Can't allocate MSI-x\n");
817d18d1b47SKashyap D Desai 			goto irq_alloc_failed;
818d18d1b47SKashyap D Desai 		}
819d18d1b47SKashyap D Desai 		if (bus_setup_intr(sc->mrsas_dev,
820d18d1b47SKashyap D Desai 		    sc->mrsas_irq[i],
821d18d1b47SKashyap D Desai 		    INTR_MPSAFE | INTR_TYPE_CAM,
822d18d1b47SKashyap D Desai 		    NULL, mrsas_isr, &sc->irq_context[i],
823d18d1b47SKashyap D Desai 		    &sc->intr_handle[i])) {
824d18d1b47SKashyap D Desai 			device_printf(sc->mrsas_dev,
825d18d1b47SKashyap D Desai 			    "Cannot set up MSI-x interrupt handler\n");
826d18d1b47SKashyap D Desai 			goto irq_alloc_failed;
827d18d1b47SKashyap D Desai 		}
828d18d1b47SKashyap D Desai 	}
829d18d1b47SKashyap D Desai 	return SUCCESS;
830d18d1b47SKashyap D Desai 
831d18d1b47SKashyap D Desai irq_alloc_failed:
832d18d1b47SKashyap D Desai 	mrsas_teardown_intr(sc);
833d18d1b47SKashyap D Desai 	return (FAIL);
834d18d1b47SKashyap D Desai }
835d18d1b47SKashyap D Desai 
8368e727371SKashyap D Desai /*
837d18d1b47SKashyap D Desai  * mrsas_allocate_msix:		Setup MSI-x vectors
8388e727371SKashyap D Desai  * @sc:						adapter soft state
839d18d1b47SKashyap D Desai  */
8408e727371SKashyap D Desai static int
8418e727371SKashyap D Desai mrsas_allocate_msix(struct mrsas_softc *sc)
842d18d1b47SKashyap D Desai {
843d18d1b47SKashyap D Desai 	if (pci_alloc_msix(sc->mrsas_dev, &sc->msix_vectors) == 0) {
844d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "Using MSI-X with %d number"
845d18d1b47SKashyap D Desai 		    " of vectors\n", sc->msix_vectors);
846d18d1b47SKashyap D Desai 	} else {
847d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "MSI-x setup failed\n");
848d18d1b47SKashyap D Desai 		goto irq_alloc_failed;
849d18d1b47SKashyap D Desai 	}
850d18d1b47SKashyap D Desai 	return SUCCESS;
851d18d1b47SKashyap D Desai 
852d18d1b47SKashyap D Desai irq_alloc_failed:
853d18d1b47SKashyap D Desai 	mrsas_teardown_intr(sc);
854d18d1b47SKashyap D Desai 	return (FAIL);
855d18d1b47SKashyap D Desai }
8568e727371SKashyap D Desai 
8578e727371SKashyap D Desai /*
858665484d8SDoug Ambrisko  * mrsas_attach:	PCI entry point
8598e727371SKashyap D Desai  * input:			pointer to device struct
860665484d8SDoug Ambrisko  *
8618e727371SKashyap D Desai  * Performs setup of PCI and registers, initializes mutexes and linked lists,
8628e727371SKashyap D Desai  * registers interrupts and CAM, and initializes   the adapter/controller to
8638e727371SKashyap D Desai  * its proper state.
864665484d8SDoug Ambrisko  */
8658e727371SKashyap D Desai static int
8668e727371SKashyap D Desai mrsas_attach(device_t dev)
867665484d8SDoug Ambrisko {
868665484d8SDoug Ambrisko 	struct mrsas_softc *sc = device_get_softc(dev);
8697aade8bfSKashyap D Desai 	uint32_t cmd, error;
870665484d8SDoug Ambrisko 
8714bb0a4f0SKashyap D Desai 	memset(sc, 0, sizeof(struct mrsas_softc));
8724bb0a4f0SKashyap D Desai 
873665484d8SDoug Ambrisko 	/* Look up our softc and initialize its fields. */
874665484d8SDoug Ambrisko 	sc->mrsas_dev = dev;
875665484d8SDoug Ambrisko 	sc->device_id = pci_get_device(dev);
876665484d8SDoug Ambrisko 
8772909aab4SKashyap D Desai 	switch (sc->device_id) {
8782909aab4SKashyap D Desai 	case MRSAS_INVADER:
8792909aab4SKashyap D Desai 	case MRSAS_FURY:
8802909aab4SKashyap D Desai 	case MRSAS_INTRUDER:
8812909aab4SKashyap D Desai 	case MRSAS_INTRUDER_24:
8822909aab4SKashyap D Desai 	case MRSAS_CUTLASS_52:
8832909aab4SKashyap D Desai 	case MRSAS_CUTLASS_53:
884f9c63081SKashyap D Desai 		sc->mrsas_gen3_ctrl = 1;
8852909aab4SKashyap D Desai 		break;
8862909aab4SKashyap D Desai 	case MRSAS_VENTURA:
8872909aab4SKashyap D Desai 	case MRSAS_CRUSADER:
8882909aab4SKashyap D Desai 	case MRSAS_HARPOON:
8892909aab4SKashyap D Desai 	case MRSAS_TOMCAT:
8902909aab4SKashyap D Desai 	case MRSAS_VENTURA_4PORT:
8912909aab4SKashyap D Desai 	case MRSAS_CRUSADER_4PORT:
8927aade8bfSKashyap D Desai 		sc->is_ventura = true;
8932909aab4SKashyap D Desai 		break;
8942909aab4SKashyap D Desai 	case MRSAS_AERO_10E1:
8952909aab4SKashyap D Desai 	case MRSAS_AERO_10E5:
8962909aab4SKashyap D Desai 		device_printf(dev, "Adapter is in configurable secure mode\n");
8972909aab4SKashyap D Desai 	case MRSAS_AERO_10E2:
8982909aab4SKashyap D Desai 	case MRSAS_AERO_10E6:
8992909aab4SKashyap D Desai 		sc->is_aero = true;
9002909aab4SKashyap D Desai 		break;
9012909aab4SKashyap D Desai 	case MRSAS_AERO_10E0:
9022909aab4SKashyap D Desai 	case MRSAS_AERO_10E3:
9032909aab4SKashyap D Desai 	case MRSAS_AERO_10E4:
9042909aab4SKashyap D Desai 	case MRSAS_AERO_10E7:
9052909aab4SKashyap D Desai 		device_printf(dev, "Adapter is in non-secure mode\n");
9062909aab4SKashyap D Desai 		return SUCCESS;
9072909aab4SKashyap D Desai 
908f9c63081SKashyap D Desai 	}
909f9c63081SKashyap D Desai 
910665484d8SDoug Ambrisko 	mrsas_get_tunables(sc);
911665484d8SDoug Ambrisko 
912665484d8SDoug Ambrisko 	/*
913665484d8SDoug Ambrisko 	 * Set up PCI and registers
914665484d8SDoug Ambrisko 	 */
915665484d8SDoug Ambrisko 	cmd = pci_read_config(dev, PCIR_COMMAND, 2);
916665484d8SDoug Ambrisko 	if ((cmd & PCIM_CMD_PORTEN) == 0) {
917665484d8SDoug Ambrisko 		return (ENXIO);
918665484d8SDoug Ambrisko 	}
919665484d8SDoug Ambrisko 	/* Force the busmaster enable bit on. */
920665484d8SDoug Ambrisko 	cmd |= PCIM_CMD_BUSMASTEREN;
921665484d8SDoug Ambrisko 	pci_write_config(dev, PCIR_COMMAND, cmd, 2);
922665484d8SDoug Ambrisko 
9232909aab4SKashyap D Desai 	/* For Ventura/Aero system registers are mapped to BAR0 */
9242909aab4SKashyap D Desai 	if (sc->is_ventura || sc->is_aero)
9257aade8bfSKashyap D Desai 		sc->reg_res_id = PCIR_BAR(0);	/* BAR0 offset */
9267aade8bfSKashyap D Desai 	else
9277aade8bfSKashyap D Desai 		sc->reg_res_id = PCIR_BAR(1);	/* BAR1 offset */
928665484d8SDoug Ambrisko 
92943cd6160SJustin Hibbits 	if ((sc->reg_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
93043cd6160SJustin Hibbits 	    &(sc->reg_res_id), RF_ACTIVE))
931665484d8SDoug Ambrisko 	    == NULL) {
932665484d8SDoug Ambrisko 		device_printf(dev, "Cannot allocate PCI registers\n");
933665484d8SDoug Ambrisko 		goto attach_fail;
934665484d8SDoug Ambrisko 	}
935665484d8SDoug Ambrisko 	sc->bus_tag = rman_get_bustag(sc->reg_res);
936665484d8SDoug Ambrisko 	sc->bus_handle = rman_get_bushandle(sc->reg_res);
937665484d8SDoug Ambrisko 
938665484d8SDoug Ambrisko 	/* Intialize mutexes */
939665484d8SDoug Ambrisko 	mtx_init(&sc->sim_lock, "mrsas_sim_lock", NULL, MTX_DEF);
940665484d8SDoug Ambrisko 	mtx_init(&sc->pci_lock, "mrsas_pci_lock", NULL, MTX_DEF);
941665484d8SDoug Ambrisko 	mtx_init(&sc->io_lock, "mrsas_io_lock", NULL, MTX_DEF);
942665484d8SDoug Ambrisko 	mtx_init(&sc->aen_lock, "mrsas_aen_lock", NULL, MTX_DEF);
943665484d8SDoug Ambrisko 	mtx_init(&sc->ioctl_lock, "mrsas_ioctl_lock", NULL, MTX_SPIN);
944665484d8SDoug Ambrisko 	mtx_init(&sc->mpt_cmd_pool_lock, "mrsas_mpt_cmd_pool_lock", NULL, MTX_DEF);
945665484d8SDoug Ambrisko 	mtx_init(&sc->mfi_cmd_pool_lock, "mrsas_mfi_cmd_pool_lock", NULL, MTX_DEF);
946665484d8SDoug Ambrisko 	mtx_init(&sc->raidmap_lock, "mrsas_raidmap_lock", NULL, MTX_DEF);
947821df4b9SKashyap D Desai 	mtx_init(&sc->stream_lock, "mrsas_stream_lock", NULL, MTX_DEF);
948665484d8SDoug Ambrisko 
949665484d8SDoug Ambrisko 	/* Intialize linked list */
950665484d8SDoug Ambrisko 	TAILQ_INIT(&sc->mrsas_mpt_cmd_list_head);
951665484d8SDoug Ambrisko 	TAILQ_INIT(&sc->mrsas_mfi_cmd_list_head);
952665484d8SDoug Ambrisko 
953f5fb2237SKashyap D Desai 	mrsas_atomic_set(&sc->fw_outstanding, 0);
9548bb601acSKashyap D Desai 	mrsas_atomic_set(&sc->target_reset_outstanding, 0);
9553d273176SKashyap D Desai 	mrsas_atomic_set(&sc->prp_count, 0);
9563d273176SKashyap D Desai 	mrsas_atomic_set(&sc->sge_holes, 0);
957665484d8SDoug Ambrisko 
958665484d8SDoug Ambrisko 	sc->io_cmds_highwater = 0;
959665484d8SDoug Ambrisko 
960665484d8SDoug Ambrisko 	sc->adprecovery = MRSAS_HBA_OPERATIONAL;
961665484d8SDoug Ambrisko 	sc->UnevenSpanSupport = 0;
962665484d8SDoug Ambrisko 
963d18d1b47SKashyap D Desai 	sc->msix_enable = 0;
964d18d1b47SKashyap D Desai 
965665484d8SDoug Ambrisko 	/* Initialize Firmware */
966665484d8SDoug Ambrisko 	if (mrsas_init_fw(sc) != SUCCESS) {
967665484d8SDoug Ambrisko 		goto attach_fail_fw;
968665484d8SDoug Ambrisko 	}
9698071588dSKashyap D Desai 	/* Register mrsas to CAM layer */
970665484d8SDoug Ambrisko 	if ((mrsas_cam_attach(sc) != SUCCESS)) {
971665484d8SDoug Ambrisko 		goto attach_fail_cam;
972665484d8SDoug Ambrisko 	}
973665484d8SDoug Ambrisko 	/* Register IRQs */
974665484d8SDoug Ambrisko 	if (mrsas_setup_irq(sc) != SUCCESS) {
975665484d8SDoug Ambrisko 		goto attach_fail_irq;
976665484d8SDoug Ambrisko 	}
977665484d8SDoug Ambrisko 	error = mrsas_kproc_create(mrsas_ocr_thread, sc,
978665484d8SDoug Ambrisko 	    &sc->ocr_thread, 0, 0, "mrsas_ocr%d",
979665484d8SDoug Ambrisko 	    device_get_unit(sc->mrsas_dev));
980665484d8SDoug Ambrisko 	if (error) {
9818071588dSKashyap D Desai 		device_printf(sc->mrsas_dev, "Error %d starting OCR thread\n", error);
9828071588dSKashyap D Desai 		goto attach_fail_ocr_thread;
983665484d8SDoug Ambrisko 	}
984536094dcSKashyap D Desai 	/*
9858071588dSKashyap D Desai 	 * After FW initialization and OCR thread creation
9868071588dSKashyap D Desai 	 * we will defer the cdev creation, AEN setup on ICH callback
987536094dcSKashyap D Desai 	 */
9888071588dSKashyap D Desai 	sc->mrsas_ich.ich_func = mrsas_ich_startup;
9898071588dSKashyap D Desai 	sc->mrsas_ich.ich_arg = sc;
9908071588dSKashyap D Desai 	if (config_intrhook_establish(&sc->mrsas_ich) != 0) {
9918071588dSKashyap D Desai 		device_printf(sc->mrsas_dev, "Config hook is already established\n");
9928071588dSKashyap D Desai 	}
9938071588dSKashyap D Desai 	mrsas_setup_sysctl(sc);
9948071588dSKashyap D Desai 	return SUCCESS;
995536094dcSKashyap D Desai 
9968071588dSKashyap D Desai attach_fail_ocr_thread:
9978071588dSKashyap D Desai 	if (sc->ocr_thread_active)
9988071588dSKashyap D Desai 		wakeup(&sc->ocr_chan);
999665484d8SDoug Ambrisko attach_fail_irq:
1000665484d8SDoug Ambrisko 	mrsas_teardown_intr(sc);
1001665484d8SDoug Ambrisko attach_fail_cam:
1002665484d8SDoug Ambrisko 	mrsas_cam_detach(sc);
1003665484d8SDoug Ambrisko attach_fail_fw:
1004d18d1b47SKashyap D Desai 	/* if MSIX vector is allocated and FW Init FAILED then release MSIX */
1005d18d1b47SKashyap D Desai 	if (sc->msix_enable == 1)
1006d18d1b47SKashyap D Desai 		pci_release_msi(sc->mrsas_dev);
1007665484d8SDoug Ambrisko 	mrsas_free_mem(sc);
1008665484d8SDoug Ambrisko 	mtx_destroy(&sc->sim_lock);
1009665484d8SDoug Ambrisko 	mtx_destroy(&sc->aen_lock);
1010665484d8SDoug Ambrisko 	mtx_destroy(&sc->pci_lock);
1011665484d8SDoug Ambrisko 	mtx_destroy(&sc->io_lock);
1012665484d8SDoug Ambrisko 	mtx_destroy(&sc->ioctl_lock);
1013665484d8SDoug Ambrisko 	mtx_destroy(&sc->mpt_cmd_pool_lock);
1014665484d8SDoug Ambrisko 	mtx_destroy(&sc->mfi_cmd_pool_lock);
1015665484d8SDoug Ambrisko 	mtx_destroy(&sc->raidmap_lock);
1016821df4b9SKashyap D Desai 	mtx_destroy(&sc->stream_lock);
1017665484d8SDoug Ambrisko attach_fail:
1018665484d8SDoug Ambrisko 	if (sc->reg_res) {
1019665484d8SDoug Ambrisko 		bus_release_resource(sc->mrsas_dev, SYS_RES_MEMORY,
1020665484d8SDoug Ambrisko 		    sc->reg_res_id, sc->reg_res);
1021665484d8SDoug Ambrisko 	}
1022665484d8SDoug Ambrisko 	return (ENXIO);
1023665484d8SDoug Ambrisko }
1024665484d8SDoug Ambrisko 
10258e727371SKashyap D Desai /*
10268071588dSKashyap D Desai  * Interrupt config hook
10278071588dSKashyap D Desai  */
10288071588dSKashyap D Desai static void
10298071588dSKashyap D Desai mrsas_ich_startup(void *arg)
10308071588dSKashyap D Desai {
103179b4460bSKashyap D Desai 	int i = 0;
10328071588dSKashyap D Desai 	struct mrsas_softc *sc = (struct mrsas_softc *)arg;
10338071588dSKashyap D Desai 
10348071588dSKashyap D Desai 	/*
10358071588dSKashyap D Desai 	 * Intialize a counting Semaphore to take care no. of concurrent IOCTLs
10368071588dSKashyap D Desai 	 */
1037731b7561SKashyap D Desai 	sema_init(&sc->ioctl_count_sema, MRSAS_MAX_IOCTL_CMDS,
10388071588dSKashyap D Desai 	    IOCTL_SEMA_DESCRIPTION);
10398071588dSKashyap D Desai 
10408071588dSKashyap D Desai 	/* Create a /dev entry for mrsas controller. */
10418071588dSKashyap D Desai 	sc->mrsas_cdev = make_dev(&mrsas_cdevsw, device_get_unit(sc->mrsas_dev), UID_ROOT,
10428071588dSKashyap D Desai 	    GID_OPERATOR, (S_IRUSR | S_IWUSR | S_IRGRP | S_IWGRP), "mrsas%u",
10438071588dSKashyap D Desai 	    device_get_unit(sc->mrsas_dev));
10448071588dSKashyap D Desai 
10458071588dSKashyap D Desai 	if (device_get_unit(sc->mrsas_dev) == 0) {
10468071588dSKashyap D Desai 		make_dev_alias_p(MAKEDEV_CHECKNAME,
10478071588dSKashyap D Desai 		    &sc->mrsas_linux_emulator_cdev, sc->mrsas_cdev,
10488071588dSKashyap D Desai 		    "megaraid_sas_ioctl_node");
10498071588dSKashyap D Desai 	}
10508071588dSKashyap D Desai 	if (sc->mrsas_cdev)
10518071588dSKashyap D Desai 		sc->mrsas_cdev->si_drv1 = sc;
10528071588dSKashyap D Desai 
10538071588dSKashyap D Desai 	/*
10548071588dSKashyap D Desai 	 * Add this controller to mrsas_mgmt_info structure so that it can be
10558071588dSKashyap D Desai 	 * exported to management applications
10568071588dSKashyap D Desai 	 */
10578071588dSKashyap D Desai 	if (device_get_unit(sc->mrsas_dev) == 0)
10588071588dSKashyap D Desai 		memset(&mrsas_mgmt_info, 0, sizeof(mrsas_mgmt_info));
10598071588dSKashyap D Desai 
10608071588dSKashyap D Desai 	mrsas_mgmt_info.count++;
10618071588dSKashyap D Desai 	mrsas_mgmt_info.sc_ptr[mrsas_mgmt_info.max_index] = sc;
10628071588dSKashyap D Desai 	mrsas_mgmt_info.max_index++;
10638071588dSKashyap D Desai 
10648071588dSKashyap D Desai 	/* Enable Interrupts */
10658071588dSKashyap D Desai 	mrsas_enable_intr(sc);
10668071588dSKashyap D Desai 
106779b4460bSKashyap D Desai 	/* Call DCMD get_pd_info for all system PDs */
106879b4460bSKashyap D Desai 	for (i = 0; i < MRSAS_MAX_PD; i++) {
106979b4460bSKashyap D Desai 		if ((sc->target_list[i].target_id != 0xffff) &&
107079b4460bSKashyap D Desai 			sc->pd_info_mem)
107179b4460bSKashyap D Desai 			mrsas_get_pd_info(sc, sc->target_list[i].target_id);
107279b4460bSKashyap D Desai 	}
107379b4460bSKashyap D Desai 
10748071588dSKashyap D Desai 	/* Initiate AEN (Asynchronous Event Notification) */
10758071588dSKashyap D Desai 	if (mrsas_start_aen(sc)) {
10768071588dSKashyap D Desai 		device_printf(sc->mrsas_dev, "Error: AEN registration FAILED !!! "
10778071588dSKashyap D Desai 		    "Further events from the controller will not be communicated.\n"
10788071588dSKashyap D Desai 		    "Either there is some problem in the controller"
10798071588dSKashyap D Desai 		    "or the controller does not support AEN.\n"
10808071588dSKashyap D Desai 		    "Please contact to the SUPPORT TEAM if the problem persists\n");
10818071588dSKashyap D Desai 	}
10828071588dSKashyap D Desai 	if (sc->mrsas_ich.ich_arg != NULL) {
10838071588dSKashyap D Desai 		device_printf(sc->mrsas_dev, "Disestablish mrsas intr hook\n");
10848071588dSKashyap D Desai 		config_intrhook_disestablish(&sc->mrsas_ich);
10858071588dSKashyap D Desai 		sc->mrsas_ich.ich_arg = NULL;
10868071588dSKashyap D Desai 	}
10878071588dSKashyap D Desai }
10888071588dSKashyap D Desai 
10898071588dSKashyap D Desai /*
1090665484d8SDoug Ambrisko  * mrsas_detach:	De-allocates and teardown resources
10918e727371SKashyap D Desai  * input:			pointer to device struct
1092665484d8SDoug Ambrisko  *
10938e727371SKashyap D Desai  * This function is the entry point for device disconnect and detach.
10948e727371SKashyap D Desai  * It performs memory de-allocations, shutdown of the controller and various
1095665484d8SDoug Ambrisko  * teardown and destroy resource functions.
1096665484d8SDoug Ambrisko  */
10978e727371SKashyap D Desai static int
10988e727371SKashyap D Desai mrsas_detach(device_t dev)
1099665484d8SDoug Ambrisko {
1100665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
1101665484d8SDoug Ambrisko 	int i = 0;
1102665484d8SDoug Ambrisko 
1103665484d8SDoug Ambrisko 	sc = device_get_softc(dev);
1104665484d8SDoug Ambrisko 	sc->remove_in_progress = 1;
1105536094dcSKashyap D Desai 
1106839ee025SKashyap D Desai 	/* Destroy the character device so no other IOCTL will be handled */
11078071588dSKashyap D Desai 	if ((device_get_unit(dev) == 0) && sc->mrsas_linux_emulator_cdev)
11088071588dSKashyap D Desai 		destroy_dev(sc->mrsas_linux_emulator_cdev);
1109839ee025SKashyap D Desai 	destroy_dev(sc->mrsas_cdev);
1110839ee025SKashyap D Desai 
1111536094dcSKashyap D Desai 	/*
1112536094dcSKashyap D Desai 	 * Take the instance off the instance array. Note that we will not
1113536094dcSKashyap D Desai 	 * decrement the max_index. We let this array be sparse array
1114536094dcSKashyap D Desai 	 */
1115536094dcSKashyap D Desai 	for (i = 0; i < mrsas_mgmt_info.max_index; i++) {
1116536094dcSKashyap D Desai 		if (mrsas_mgmt_info.sc_ptr[i] == sc) {
1117536094dcSKashyap D Desai 			mrsas_mgmt_info.count--;
1118536094dcSKashyap D Desai 			mrsas_mgmt_info.sc_ptr[i] = NULL;
1119536094dcSKashyap D Desai 			break;
1120536094dcSKashyap D Desai 		}
1121536094dcSKashyap D Desai 	}
1122536094dcSKashyap D Desai 
1123665484d8SDoug Ambrisko 	if (sc->ocr_thread_active)
1124665484d8SDoug Ambrisko 		wakeup(&sc->ocr_chan);
1125665484d8SDoug Ambrisko 	while (sc->reset_in_progress) {
1126665484d8SDoug Ambrisko 		i++;
1127665484d8SDoug Ambrisko 		if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) {
1128665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_INFO,
1129f0c7594bSKashyap D Desai 			    "[%2d]waiting for OCR to be finished from %s\n", i, __func__);
1130665484d8SDoug Ambrisko 		}
1131665484d8SDoug Ambrisko 		pause("mr_shutdown", hz);
1132665484d8SDoug Ambrisko 	}
1133665484d8SDoug Ambrisko 	i = 0;
1134665484d8SDoug Ambrisko 	while (sc->ocr_thread_active) {
1135665484d8SDoug Ambrisko 		i++;
1136665484d8SDoug Ambrisko 		if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) {
1137665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_INFO,
1138665484d8SDoug Ambrisko 			    "[%2d]waiting for "
1139665484d8SDoug Ambrisko 			    "mrsas_ocr thread to quit ocr %d\n", i,
1140665484d8SDoug Ambrisko 			    sc->ocr_thread_active);
1141665484d8SDoug Ambrisko 		}
1142665484d8SDoug Ambrisko 		pause("mr_shutdown", hz);
1143665484d8SDoug Ambrisko 	}
1144665484d8SDoug Ambrisko 	mrsas_flush_cache(sc);
1145665484d8SDoug Ambrisko 	mrsas_shutdown_ctlr(sc, MR_DCMD_CTRL_SHUTDOWN);
1146665484d8SDoug Ambrisko 	mrsas_disable_intr(sc);
1147821df4b9SKashyap D Desai 
11482909aab4SKashyap D Desai 	if ((sc->is_ventura || sc->is_aero) && sc->streamDetectByLD) {
1149821df4b9SKashyap D Desai 		for (i = 0; i < MAX_LOGICAL_DRIVES_EXT; ++i)
1150821df4b9SKashyap D Desai 			free(sc->streamDetectByLD[i], M_MRSAS);
1151821df4b9SKashyap D Desai 		free(sc->streamDetectByLD, M_MRSAS);
1152821df4b9SKashyap D Desai 		sc->streamDetectByLD = NULL;
1153821df4b9SKashyap D Desai 	}
1154821df4b9SKashyap D Desai 
1155665484d8SDoug Ambrisko 	mrsas_cam_detach(sc);
1156665484d8SDoug Ambrisko 	mrsas_teardown_intr(sc);
1157665484d8SDoug Ambrisko 	mrsas_free_mem(sc);
1158665484d8SDoug Ambrisko 	mtx_destroy(&sc->sim_lock);
1159665484d8SDoug Ambrisko 	mtx_destroy(&sc->aen_lock);
1160665484d8SDoug Ambrisko 	mtx_destroy(&sc->pci_lock);
1161665484d8SDoug Ambrisko 	mtx_destroy(&sc->io_lock);
1162665484d8SDoug Ambrisko 	mtx_destroy(&sc->ioctl_lock);
1163665484d8SDoug Ambrisko 	mtx_destroy(&sc->mpt_cmd_pool_lock);
1164665484d8SDoug Ambrisko 	mtx_destroy(&sc->mfi_cmd_pool_lock);
1165665484d8SDoug Ambrisko 	mtx_destroy(&sc->raidmap_lock);
1166821df4b9SKashyap D Desai 	mtx_destroy(&sc->stream_lock);
1167839ee025SKashyap D Desai 
1168839ee025SKashyap D Desai 	/* Wait for all the semaphores to be released */
1169731b7561SKashyap D Desai 	while (sema_value(&sc->ioctl_count_sema) != MRSAS_MAX_IOCTL_CMDS)
1170839ee025SKashyap D Desai 		pause("mr_shutdown", hz);
1171839ee025SKashyap D Desai 
1172839ee025SKashyap D Desai 	/* Destroy the counting semaphore created for Ioctl */
1173839ee025SKashyap D Desai 	sema_destroy(&sc->ioctl_count_sema);
1174839ee025SKashyap D Desai 
1175665484d8SDoug Ambrisko 	if (sc->reg_res) {
1176665484d8SDoug Ambrisko 		bus_release_resource(sc->mrsas_dev,
1177665484d8SDoug Ambrisko 		    SYS_RES_MEMORY, sc->reg_res_id, sc->reg_res);
1178665484d8SDoug Ambrisko 	}
1179665484d8SDoug Ambrisko 	if (sc->sysctl_tree != NULL)
1180665484d8SDoug Ambrisko 		sysctl_ctx_free(&sc->sysctl_ctx);
1181839ee025SKashyap D Desai 
1182665484d8SDoug Ambrisko 	return (0);
1183665484d8SDoug Ambrisko }
1184665484d8SDoug Ambrisko 
11858e727371SKashyap D Desai /*
1186665484d8SDoug Ambrisko  * mrsas_free_mem:		Frees allocated memory
1187665484d8SDoug Ambrisko  * input:				Adapter instance soft state
1188665484d8SDoug Ambrisko  *
1189665484d8SDoug Ambrisko  * This function is called from mrsas_detach() to free previously allocated
1190665484d8SDoug Ambrisko  * memory.
1191665484d8SDoug Ambrisko  */
11928e727371SKashyap D Desai void
11938e727371SKashyap D Desai mrsas_free_mem(struct mrsas_softc *sc)
1194665484d8SDoug Ambrisko {
1195665484d8SDoug Ambrisko 	int i;
11962a1d3bcdSKashyap D Desai 	u_int32_t max_fw_cmds;
1197665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *mfi_cmd;
1198665484d8SDoug Ambrisko 	struct mrsas_mpt_cmd *mpt_cmd;
1199665484d8SDoug Ambrisko 
1200665484d8SDoug Ambrisko 	/*
1201665484d8SDoug Ambrisko 	 * Free RAID map memory
1202665484d8SDoug Ambrisko 	 */
12038e727371SKashyap D Desai 	for (i = 0; i < 2; i++) {
1204665484d8SDoug Ambrisko 		if (sc->raidmap_phys_addr[i])
1205665484d8SDoug Ambrisko 			bus_dmamap_unload(sc->raidmap_tag[i], sc->raidmap_dmamap[i]);
1206665484d8SDoug Ambrisko 		if (sc->raidmap_mem[i] != NULL)
1207665484d8SDoug Ambrisko 			bus_dmamem_free(sc->raidmap_tag[i], sc->raidmap_mem[i], sc->raidmap_dmamap[i]);
1208665484d8SDoug Ambrisko 		if (sc->raidmap_tag[i] != NULL)
1209665484d8SDoug Ambrisko 			bus_dma_tag_destroy(sc->raidmap_tag[i]);
12104799d485SKashyap D Desai 
12114799d485SKashyap D Desai 		if (sc->ld_drv_map[i] != NULL)
12124799d485SKashyap D Desai 			free(sc->ld_drv_map[i], M_MRSAS);
1213665484d8SDoug Ambrisko 	}
1214a688fcd0SKashyap D Desai 	for (i = 0; i < 2; i++) {
1215a688fcd0SKashyap D Desai 		if (sc->jbodmap_phys_addr[i])
1216a688fcd0SKashyap D Desai 			bus_dmamap_unload(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i]);
1217a688fcd0SKashyap D Desai 		if (sc->jbodmap_mem[i] != NULL)
1218a688fcd0SKashyap D Desai 			bus_dmamem_free(sc->jbodmap_tag[i], sc->jbodmap_mem[i], sc->jbodmap_dmamap[i]);
1219a688fcd0SKashyap D Desai 		if (sc->jbodmap_tag[i] != NULL)
1220a688fcd0SKashyap D Desai 			bus_dma_tag_destroy(sc->jbodmap_tag[i]);
1221a688fcd0SKashyap D Desai 	}
1222665484d8SDoug Ambrisko 	/*
1223453130d9SPedro F. Giffuni 	 * Free version buffer memory
1224665484d8SDoug Ambrisko 	 */
1225665484d8SDoug Ambrisko 	if (sc->verbuf_phys_addr)
1226665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->verbuf_tag, sc->verbuf_dmamap);
1227665484d8SDoug Ambrisko 	if (sc->verbuf_mem != NULL)
1228665484d8SDoug Ambrisko 		bus_dmamem_free(sc->verbuf_tag, sc->verbuf_mem, sc->verbuf_dmamap);
1229665484d8SDoug Ambrisko 	if (sc->verbuf_tag != NULL)
1230665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->verbuf_tag);
1231665484d8SDoug Ambrisko 
1232665484d8SDoug Ambrisko 
1233665484d8SDoug Ambrisko 	/*
1234665484d8SDoug Ambrisko 	 * Free sense buffer memory
1235665484d8SDoug Ambrisko 	 */
1236665484d8SDoug Ambrisko 	if (sc->sense_phys_addr)
1237665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->sense_tag, sc->sense_dmamap);
1238665484d8SDoug Ambrisko 	if (sc->sense_mem != NULL)
1239665484d8SDoug Ambrisko 		bus_dmamem_free(sc->sense_tag, sc->sense_mem, sc->sense_dmamap);
1240665484d8SDoug Ambrisko 	if (sc->sense_tag != NULL)
1241665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->sense_tag);
1242665484d8SDoug Ambrisko 
1243665484d8SDoug Ambrisko 	/*
1244665484d8SDoug Ambrisko 	 * Free chain frame memory
1245665484d8SDoug Ambrisko 	 */
1246665484d8SDoug Ambrisko 	if (sc->chain_frame_phys_addr)
1247665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->chain_frame_tag, sc->chain_frame_dmamap);
1248665484d8SDoug Ambrisko 	if (sc->chain_frame_mem != NULL)
1249665484d8SDoug Ambrisko 		bus_dmamem_free(sc->chain_frame_tag, sc->chain_frame_mem, sc->chain_frame_dmamap);
1250665484d8SDoug Ambrisko 	if (sc->chain_frame_tag != NULL)
1251665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->chain_frame_tag);
1252665484d8SDoug Ambrisko 
1253665484d8SDoug Ambrisko 	/*
1254665484d8SDoug Ambrisko 	 * Free IO Request memory
1255665484d8SDoug Ambrisko 	 */
1256665484d8SDoug Ambrisko 	if (sc->io_request_phys_addr)
1257665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->io_request_tag, sc->io_request_dmamap);
1258665484d8SDoug Ambrisko 	if (sc->io_request_mem != NULL)
1259665484d8SDoug Ambrisko 		bus_dmamem_free(sc->io_request_tag, sc->io_request_mem, sc->io_request_dmamap);
1260665484d8SDoug Ambrisko 	if (sc->io_request_tag != NULL)
1261665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->io_request_tag);
1262665484d8SDoug Ambrisko 
1263665484d8SDoug Ambrisko 	/*
1264665484d8SDoug Ambrisko 	 * Free Reply Descriptor memory
1265665484d8SDoug Ambrisko 	 */
1266665484d8SDoug Ambrisko 	if (sc->reply_desc_phys_addr)
1267665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->reply_desc_tag, sc->reply_desc_dmamap);
1268665484d8SDoug Ambrisko 	if (sc->reply_desc_mem != NULL)
1269665484d8SDoug Ambrisko 		bus_dmamem_free(sc->reply_desc_tag, sc->reply_desc_mem, sc->reply_desc_dmamap);
1270665484d8SDoug Ambrisko 	if (sc->reply_desc_tag != NULL)
1271665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->reply_desc_tag);
1272665484d8SDoug Ambrisko 
1273665484d8SDoug Ambrisko 	/*
1274665484d8SDoug Ambrisko 	 * Free event detail memory
1275665484d8SDoug Ambrisko 	 */
1276665484d8SDoug Ambrisko 	if (sc->evt_detail_phys_addr)
1277665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->evt_detail_tag, sc->evt_detail_dmamap);
1278665484d8SDoug Ambrisko 	if (sc->evt_detail_mem != NULL)
1279665484d8SDoug Ambrisko 		bus_dmamem_free(sc->evt_detail_tag, sc->evt_detail_mem, sc->evt_detail_dmamap);
1280665484d8SDoug Ambrisko 	if (sc->evt_detail_tag != NULL)
1281665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->evt_detail_tag);
1282665484d8SDoug Ambrisko 
1283665484d8SDoug Ambrisko 	/*
128479b4460bSKashyap D Desai 	 * Free PD info memory
128579b4460bSKashyap D Desai 	 */
128679b4460bSKashyap D Desai 	if (sc->pd_info_phys_addr)
128779b4460bSKashyap D Desai 		bus_dmamap_unload(sc->pd_info_tag, sc->pd_info_dmamap);
128879b4460bSKashyap D Desai 	if (sc->pd_info_mem != NULL)
128979b4460bSKashyap D Desai 		bus_dmamem_free(sc->pd_info_tag, sc->pd_info_mem, sc->pd_info_dmamap);
129079b4460bSKashyap D Desai 	if (sc->pd_info_tag != NULL)
129179b4460bSKashyap D Desai 		bus_dma_tag_destroy(sc->pd_info_tag);
129279b4460bSKashyap D Desai 
129379b4460bSKashyap D Desai 	/*
1294665484d8SDoug Ambrisko 	 * Free MFI frames
1295665484d8SDoug Ambrisko 	 */
1296665484d8SDoug Ambrisko 	if (sc->mfi_cmd_list) {
1297665484d8SDoug Ambrisko 		for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) {
1298665484d8SDoug Ambrisko 			mfi_cmd = sc->mfi_cmd_list[i];
1299665484d8SDoug Ambrisko 			mrsas_free_frame(sc, mfi_cmd);
1300665484d8SDoug Ambrisko 		}
1301665484d8SDoug Ambrisko 	}
1302665484d8SDoug Ambrisko 	if (sc->mficmd_frame_tag != NULL)
1303665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->mficmd_frame_tag);
1304665484d8SDoug Ambrisko 
1305665484d8SDoug Ambrisko 	/*
1306665484d8SDoug Ambrisko 	 * Free MPT internal command list
1307665484d8SDoug Ambrisko 	 */
13082a1d3bcdSKashyap D Desai 	max_fw_cmds = sc->max_fw_cmds;
1309665484d8SDoug Ambrisko 	if (sc->mpt_cmd_list) {
13102a1d3bcdSKashyap D Desai 		for (i = 0; i < max_fw_cmds; i++) {
1311665484d8SDoug Ambrisko 			mpt_cmd = sc->mpt_cmd_list[i];
1312665484d8SDoug Ambrisko 			bus_dmamap_destroy(sc->data_tag, mpt_cmd->data_dmamap);
1313665484d8SDoug Ambrisko 			free(sc->mpt_cmd_list[i], M_MRSAS);
1314665484d8SDoug Ambrisko 		}
1315665484d8SDoug Ambrisko 		free(sc->mpt_cmd_list, M_MRSAS);
1316665484d8SDoug Ambrisko 		sc->mpt_cmd_list = NULL;
1317665484d8SDoug Ambrisko 	}
1318665484d8SDoug Ambrisko 	/*
1319665484d8SDoug Ambrisko 	 * Free MFI internal command list
1320665484d8SDoug Ambrisko 	 */
1321665484d8SDoug Ambrisko 
1322665484d8SDoug Ambrisko 	if (sc->mfi_cmd_list) {
1323665484d8SDoug Ambrisko 		for (i = 0; i < MRSAS_MAX_MFI_CMDS; i++) {
1324665484d8SDoug Ambrisko 			free(sc->mfi_cmd_list[i], M_MRSAS);
1325665484d8SDoug Ambrisko 		}
1326665484d8SDoug Ambrisko 		free(sc->mfi_cmd_list, M_MRSAS);
1327665484d8SDoug Ambrisko 		sc->mfi_cmd_list = NULL;
1328665484d8SDoug Ambrisko 	}
1329665484d8SDoug Ambrisko 	/*
1330665484d8SDoug Ambrisko 	 * Free request descriptor memory
1331665484d8SDoug Ambrisko 	 */
1332665484d8SDoug Ambrisko 	free(sc->req_desc, M_MRSAS);
1333665484d8SDoug Ambrisko 	sc->req_desc = NULL;
1334665484d8SDoug Ambrisko 
1335665484d8SDoug Ambrisko 	/*
1336665484d8SDoug Ambrisko 	 * Destroy parent tag
1337665484d8SDoug Ambrisko 	 */
1338665484d8SDoug Ambrisko 	if (sc->mrsas_parent_tag != NULL)
1339665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->mrsas_parent_tag);
1340af51c29fSKashyap D Desai 
1341af51c29fSKashyap D Desai 	/*
1342af51c29fSKashyap D Desai 	 * Free ctrl_info memory
1343af51c29fSKashyap D Desai 	 */
1344af51c29fSKashyap D Desai 	if (sc->ctrl_info != NULL)
1345af51c29fSKashyap D Desai 		free(sc->ctrl_info, M_MRSAS);
1346665484d8SDoug Ambrisko }
1347665484d8SDoug Ambrisko 
13488e727371SKashyap D Desai /*
1349665484d8SDoug Ambrisko  * mrsas_teardown_intr:	Teardown interrupt
1350665484d8SDoug Ambrisko  * input:				Adapter instance soft state
1351665484d8SDoug Ambrisko  *
13528e727371SKashyap D Desai  * This function is called from mrsas_detach() to teardown and release bus
13538e727371SKashyap D Desai  * interrupt resourse.
1354665484d8SDoug Ambrisko  */
13558e727371SKashyap D Desai void
13568e727371SKashyap D Desai mrsas_teardown_intr(struct mrsas_softc *sc)
1357665484d8SDoug Ambrisko {
1358d18d1b47SKashyap D Desai 	int i;
13598e727371SKashyap D Desai 
1360d18d1b47SKashyap D Desai 	if (!sc->msix_enable) {
1361d18d1b47SKashyap D Desai 		if (sc->intr_handle[0])
1362d18d1b47SKashyap D Desai 			bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[0], sc->intr_handle[0]);
1363d18d1b47SKashyap D Desai 		if (sc->mrsas_irq[0] != NULL)
13648e727371SKashyap D Desai 			bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ,
13658e727371SKashyap D Desai 			    sc->irq_id[0], sc->mrsas_irq[0]);
1366d18d1b47SKashyap D Desai 		sc->intr_handle[0] = NULL;
1367d18d1b47SKashyap D Desai 	} else {
1368d18d1b47SKashyap D Desai 		for (i = 0; i < sc->msix_vectors; i++) {
1369d18d1b47SKashyap D Desai 			if (sc->intr_handle[i])
1370d18d1b47SKashyap D Desai 				bus_teardown_intr(sc->mrsas_dev, sc->mrsas_irq[i],
1371d18d1b47SKashyap D Desai 				    sc->intr_handle[i]);
1372d18d1b47SKashyap D Desai 
1373d18d1b47SKashyap D Desai 			if (sc->mrsas_irq[i] != NULL)
1374d18d1b47SKashyap D Desai 				bus_release_resource(sc->mrsas_dev, SYS_RES_IRQ,
1375d18d1b47SKashyap D Desai 				    sc->irq_id[i], sc->mrsas_irq[i]);
1376d18d1b47SKashyap D Desai 
1377d18d1b47SKashyap D Desai 			sc->intr_handle[i] = NULL;
1378d18d1b47SKashyap D Desai 		}
1379d18d1b47SKashyap D Desai 		pci_release_msi(sc->mrsas_dev);
1380d18d1b47SKashyap D Desai 	}
1381d18d1b47SKashyap D Desai 
1382665484d8SDoug Ambrisko }
1383665484d8SDoug Ambrisko 
13848e727371SKashyap D Desai /*
1385665484d8SDoug Ambrisko  * mrsas_suspend:	Suspend entry point
1386665484d8SDoug Ambrisko  * input:			Device struct pointer
1387665484d8SDoug Ambrisko  *
1388665484d8SDoug Ambrisko  * This function is the entry point for system suspend from the OS.
1389665484d8SDoug Ambrisko  */
13908e727371SKashyap D Desai static int
13918e727371SKashyap D Desai mrsas_suspend(device_t dev)
1392665484d8SDoug Ambrisko {
13934bb0a4f0SKashyap D Desai 	/* This will be filled when the driver will have hibernation support */
1394665484d8SDoug Ambrisko 	return (0);
1395665484d8SDoug Ambrisko }
1396665484d8SDoug Ambrisko 
13978e727371SKashyap D Desai /*
1398665484d8SDoug Ambrisko  * mrsas_resume:	Resume entry point
1399665484d8SDoug Ambrisko  * input:			Device struct pointer
1400665484d8SDoug Ambrisko  *
1401665484d8SDoug Ambrisko  * This function is the entry point for system resume from the OS.
1402665484d8SDoug Ambrisko  */
14038e727371SKashyap D Desai static int
14048e727371SKashyap D Desai mrsas_resume(device_t dev)
1405665484d8SDoug Ambrisko {
14064bb0a4f0SKashyap D Desai 	/* This will be filled when the driver will have hibernation support */
1407665484d8SDoug Ambrisko 	return (0);
1408665484d8SDoug Ambrisko }
1409665484d8SDoug Ambrisko 
14105844115eSKashyap D Desai /**
14115844115eSKashyap D Desai  * mrsas_get_softc_instance:    Find softc instance based on cmd type
14125844115eSKashyap D Desai  *
14135844115eSKashyap D Desai  * This function will return softc instance based on cmd type.
14145844115eSKashyap D Desai  * In some case, application fire ioctl on required management instance and
14155844115eSKashyap D Desai  * do not provide host_no. Use cdev->si_drv1 to get softc instance for those
14165844115eSKashyap D Desai  * case, else get the softc instance from host_no provided by application in
14175844115eSKashyap D Desai  * user data.
14185844115eSKashyap D Desai  */
14195844115eSKashyap D Desai 
14205844115eSKashyap D Desai static struct mrsas_softc *
14215844115eSKashyap D Desai mrsas_get_softc_instance(struct cdev *dev, u_long cmd, caddr_t arg)
14225844115eSKashyap D Desai {
14235844115eSKashyap D Desai 	struct mrsas_softc *sc = NULL;
14245844115eSKashyap D Desai 	struct mrsas_iocpacket *user_ioc = (struct mrsas_iocpacket *)arg;
1425dbcc81dfSKashyap D Desai 
14265844115eSKashyap D Desai 	if (cmd == MRSAS_IOC_GET_PCI_INFO) {
14275844115eSKashyap D Desai 		sc = dev->si_drv1;
14285844115eSKashyap D Desai 	} else {
1429dbcc81dfSKashyap D Desai 		/*
1430dbcc81dfSKashyap D Desai 		 * get the Host number & the softc from data sent by the
1431dbcc81dfSKashyap D Desai 		 * Application
1432dbcc81dfSKashyap D Desai 		 */
14335844115eSKashyap D Desai 		sc = mrsas_mgmt_info.sc_ptr[user_ioc->host_no];
14345844115eSKashyap D Desai 		if (sc == NULL)
14355bae00d6SSteven Hartland 			printf("There is no Controller number %d\n",
14365bae00d6SSteven Hartland 			    user_ioc->host_no);
14375bae00d6SSteven Hartland 		else if (user_ioc->host_no >= mrsas_mgmt_info.max_index)
14385844115eSKashyap D Desai 			mrsas_dprint(sc, MRSAS_FAULT,
14395bae00d6SSteven Hartland 			    "Invalid Controller number %d\n", user_ioc->host_no);
14405844115eSKashyap D Desai 	}
14415844115eSKashyap D Desai 
14425844115eSKashyap D Desai 	return sc;
14435844115eSKashyap D Desai }
14445844115eSKashyap D Desai 
14458e727371SKashyap D Desai /*
1446665484d8SDoug Ambrisko  * mrsas_ioctl:	IOCtl commands entry point.
1447665484d8SDoug Ambrisko  *
1448665484d8SDoug Ambrisko  * This function is the entry point for IOCtls from the OS.  It calls the
1449665484d8SDoug Ambrisko  * appropriate function for processing depending on the command received.
1450665484d8SDoug Ambrisko  */
1451665484d8SDoug Ambrisko static int
14527fc5f329SJohn Baldwin mrsas_ioctl(struct cdev *dev, u_long cmd, caddr_t arg, int flag,
14537fc5f329SJohn Baldwin     struct thread *td)
1454665484d8SDoug Ambrisko {
1455665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
1456665484d8SDoug Ambrisko 	int ret = 0, i = 0;
14575844115eSKashyap D Desai 	MRSAS_DRV_PCI_INFORMATION *pciDrvInfo;
1458665484d8SDoug Ambrisko 
14595844115eSKashyap D Desai 	sc = mrsas_get_softc_instance(dev, cmd, arg);
14605844115eSKashyap D Desai 	if (!sc)
1461536094dcSKashyap D Desai 		return ENOENT;
14625844115eSKashyap D Desai 
1463808517a4SKashyap D Desai 	if (sc->remove_in_progress ||
1464808517a4SKashyap D Desai 		(sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)) {
1465665484d8SDoug Ambrisko 		mrsas_dprint(sc, MRSAS_INFO,
1466808517a4SKashyap D Desai 		    "Either driver remove or shutdown called or "
1467808517a4SKashyap D Desai 			"HW is in unrecoverable critical error state.\n");
1468665484d8SDoug Ambrisko 		return ENOENT;
1469665484d8SDoug Ambrisko 	}
1470665484d8SDoug Ambrisko 	mtx_lock_spin(&sc->ioctl_lock);
1471665484d8SDoug Ambrisko 	if (!sc->reset_in_progress) {
1472665484d8SDoug Ambrisko 		mtx_unlock_spin(&sc->ioctl_lock);
1473665484d8SDoug Ambrisko 		goto do_ioctl;
1474665484d8SDoug Ambrisko 	}
1475665484d8SDoug Ambrisko 	mtx_unlock_spin(&sc->ioctl_lock);
1476665484d8SDoug Ambrisko 	while (sc->reset_in_progress) {
1477665484d8SDoug Ambrisko 		i++;
1478665484d8SDoug Ambrisko 		if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) {
1479665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_INFO,
1480f0c7594bSKashyap D Desai 			    "[%2d]waiting for OCR to be finished from %s\n", i, __func__);
1481665484d8SDoug Ambrisko 		}
1482665484d8SDoug Ambrisko 		pause("mr_ioctl", hz);
1483665484d8SDoug Ambrisko 	}
1484665484d8SDoug Ambrisko 
1485665484d8SDoug Ambrisko do_ioctl:
1486665484d8SDoug Ambrisko 	switch (cmd) {
1487536094dcSKashyap D Desai 	case MRSAS_IOC_FIRMWARE_PASS_THROUGH64:
1488536094dcSKashyap D Desai #ifdef COMPAT_FREEBSD32
1489536094dcSKashyap D Desai 	case MRSAS_IOC_FIRMWARE_PASS_THROUGH32:
1490536094dcSKashyap D Desai #endif
14918e727371SKashyap D Desai 		/*
14928e727371SKashyap D Desai 		 * Decrement the Ioctl counting Semaphore before getting an
14938e727371SKashyap D Desai 		 * mfi command
14948e727371SKashyap D Desai 		 */
1495839ee025SKashyap D Desai 		sema_wait(&sc->ioctl_count_sema);
1496839ee025SKashyap D Desai 
1497536094dcSKashyap D Desai 		ret = mrsas_passthru(sc, (void *)arg, cmd);
1498839ee025SKashyap D Desai 
1499839ee025SKashyap D Desai 		/* Increment the Ioctl counting semaphore value */
1500839ee025SKashyap D Desai 		sema_post(&sc->ioctl_count_sema);
1501839ee025SKashyap D Desai 
1502665484d8SDoug Ambrisko 		break;
1503665484d8SDoug Ambrisko 	case MRSAS_IOC_SCAN_BUS:
1504665484d8SDoug Ambrisko 		ret = mrsas_bus_scan(sc);
1505665484d8SDoug Ambrisko 		break;
15065844115eSKashyap D Desai 
15075844115eSKashyap D Desai 	case MRSAS_IOC_GET_PCI_INFO:
15085844115eSKashyap D Desai 		pciDrvInfo = (MRSAS_DRV_PCI_INFORMATION *) arg;
15095844115eSKashyap D Desai 		memset(pciDrvInfo, 0, sizeof(MRSAS_DRV_PCI_INFORMATION));
15105844115eSKashyap D Desai 		pciDrvInfo->busNumber = pci_get_bus(sc->mrsas_dev);
15115844115eSKashyap D Desai 		pciDrvInfo->deviceNumber = pci_get_slot(sc->mrsas_dev);
15125844115eSKashyap D Desai 		pciDrvInfo->functionNumber = pci_get_function(sc->mrsas_dev);
15135844115eSKashyap D Desai 		pciDrvInfo->domainID = pci_get_domain(sc->mrsas_dev);
15145844115eSKashyap D Desai 		mrsas_dprint(sc, MRSAS_INFO, "pci bus no: %d,"
15155844115eSKashyap D Desai 		    "pci device no: %d, pci function no: %d,"
15165844115eSKashyap D Desai 		    "pci domain ID: %d\n",
15175844115eSKashyap D Desai 		    pciDrvInfo->busNumber, pciDrvInfo->deviceNumber,
15185844115eSKashyap D Desai 		    pciDrvInfo->functionNumber, pciDrvInfo->domainID);
15195844115eSKashyap D Desai 		ret = 0;
15205844115eSKashyap D Desai 		break;
15215844115eSKashyap D Desai 
1522536094dcSKashyap D Desai 	default:
1523536094dcSKashyap D Desai 		mrsas_dprint(sc, MRSAS_TRACE, "IOCTL command 0x%lx is not handled\n", cmd);
1524839ee025SKashyap D Desai 		ret = ENOENT;
1525665484d8SDoug Ambrisko 	}
1526665484d8SDoug Ambrisko 
1527665484d8SDoug Ambrisko 	return (ret);
1528665484d8SDoug Ambrisko }
1529665484d8SDoug Ambrisko 
15308e727371SKashyap D Desai /*
1531da011113SKashyap D Desai  * mrsas_poll:	poll entry point for mrsas driver fd
1532da011113SKashyap D Desai  *
15338e727371SKashyap D Desai  * This function is the entry point for poll from the OS.  It waits for some AEN
15348e727371SKashyap D Desai  * events to be triggered from the controller and notifies back.
1535da011113SKashyap D Desai  */
1536da011113SKashyap D Desai static int
1537da011113SKashyap D Desai mrsas_poll(struct cdev *dev, int poll_events, struct thread *td)
1538da011113SKashyap D Desai {
1539da011113SKashyap D Desai 	struct mrsas_softc *sc;
1540da011113SKashyap D Desai 	int revents = 0;
1541da011113SKashyap D Desai 
1542da011113SKashyap D Desai 	sc = dev->si_drv1;
1543da011113SKashyap D Desai 
1544da011113SKashyap D Desai 	if (poll_events & (POLLIN | POLLRDNORM)) {
1545da011113SKashyap D Desai 		if (sc->mrsas_aen_triggered) {
1546da011113SKashyap D Desai 			revents |= poll_events & (POLLIN | POLLRDNORM);
1547da011113SKashyap D Desai 		}
1548da011113SKashyap D Desai 	}
1549da011113SKashyap D Desai 	if (revents == 0) {
1550da011113SKashyap D Desai 		if (poll_events & (POLLIN | POLLRDNORM)) {
1551ecea5be4SKashyap D Desai 			mtx_lock(&sc->aen_lock);
1552da011113SKashyap D Desai 			sc->mrsas_poll_waiting = 1;
1553da011113SKashyap D Desai 			selrecord(td, &sc->mrsas_select);
1554ecea5be4SKashyap D Desai 			mtx_unlock(&sc->aen_lock);
1555da011113SKashyap D Desai 		}
1556da011113SKashyap D Desai 	}
1557da011113SKashyap D Desai 	return revents;
1558da011113SKashyap D Desai }
1559da011113SKashyap D Desai 
15608e727371SKashyap D Desai /*
15618e727371SKashyap D Desai  * mrsas_setup_irq:	Set up interrupt
1562665484d8SDoug Ambrisko  * input:			Adapter instance soft state
1563665484d8SDoug Ambrisko  *
1564665484d8SDoug Ambrisko  * This function sets up interrupts as a bus resource, with flags indicating
1565665484d8SDoug Ambrisko  * resource permitting contemporaneous sharing and for resource to activate
1566665484d8SDoug Ambrisko  * atomically.
1567665484d8SDoug Ambrisko  */
15688e727371SKashyap D Desai static int
15698e727371SKashyap D Desai mrsas_setup_irq(struct mrsas_softc *sc)
1570665484d8SDoug Ambrisko {
1571d18d1b47SKashyap D Desai 	if (sc->msix_enable && (mrsas_setup_msix(sc) == SUCCESS))
1572d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "MSI-x interrupts setup success\n");
1573665484d8SDoug Ambrisko 
1574d18d1b47SKashyap D Desai 	else {
1575d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "Fall back to legacy interrupt\n");
1576d18d1b47SKashyap D Desai 		sc->irq_context[0].sc = sc;
1577d18d1b47SKashyap D Desai 		sc->irq_context[0].MSIxIndex = 0;
1578d18d1b47SKashyap D Desai 		sc->irq_id[0] = 0;
1579d18d1b47SKashyap D Desai 		sc->mrsas_irq[0] = bus_alloc_resource_any(sc->mrsas_dev,
1580d18d1b47SKashyap D Desai 		    SYS_RES_IRQ, &sc->irq_id[0], RF_SHAREABLE | RF_ACTIVE);
1581d18d1b47SKashyap D Desai 		if (sc->mrsas_irq[0] == NULL) {
1582d18d1b47SKashyap D Desai 			device_printf(sc->mrsas_dev, "Cannot allocate legcay"
1583d18d1b47SKashyap D Desai 			    "interrupt\n");
1584d18d1b47SKashyap D Desai 			return (FAIL);
1585d18d1b47SKashyap D Desai 		}
1586d18d1b47SKashyap D Desai 		if (bus_setup_intr(sc->mrsas_dev, sc->mrsas_irq[0],
1587d18d1b47SKashyap D Desai 		    INTR_MPSAFE | INTR_TYPE_CAM, NULL, mrsas_isr,
1588d18d1b47SKashyap D Desai 		    &sc->irq_context[0], &sc->intr_handle[0])) {
1589d18d1b47SKashyap D Desai 			device_printf(sc->mrsas_dev, "Cannot set up legacy"
1590d18d1b47SKashyap D Desai 			    "interrupt\n");
1591d18d1b47SKashyap D Desai 			return (FAIL);
1592d18d1b47SKashyap D Desai 		}
1593d18d1b47SKashyap D Desai 	}
1594665484d8SDoug Ambrisko 	return (0);
1595665484d8SDoug Ambrisko }
1596665484d8SDoug Ambrisko 
1597665484d8SDoug Ambrisko /*
1598665484d8SDoug Ambrisko  * mrsas_isr:	ISR entry point
1599665484d8SDoug Ambrisko  * input:		argument pointer
1600665484d8SDoug Ambrisko  *
16018e727371SKashyap D Desai  * This function is the interrupt service routine entry point.  There are two
16028e727371SKashyap D Desai  * types of interrupts, state change interrupt and response interrupt.  If an
16038e727371SKashyap D Desai  * interrupt is not ours, we just return.
1604665484d8SDoug Ambrisko  */
16058e727371SKashyap D Desai void
16068e727371SKashyap D Desai mrsas_isr(void *arg)
1607665484d8SDoug Ambrisko {
1608d18d1b47SKashyap D Desai 	struct mrsas_irq_context *irq_context = (struct mrsas_irq_context *)arg;
1609d18d1b47SKashyap D Desai 	struct mrsas_softc *sc = irq_context->sc;
1610d18d1b47SKashyap D Desai 	int status = 0;
1611665484d8SDoug Ambrisko 
16122f863eb8SKashyap D Desai 	if (sc->mask_interrupts)
16132f863eb8SKashyap D Desai 		return;
16142f863eb8SKashyap D Desai 
1615d18d1b47SKashyap D Desai 	if (!sc->msix_vectors) {
1616665484d8SDoug Ambrisko 		status = mrsas_clear_intr(sc);
1617665484d8SDoug Ambrisko 		if (!status)
1618665484d8SDoug Ambrisko 			return;
1619d18d1b47SKashyap D Desai 	}
1620665484d8SDoug Ambrisko 	/* If we are resetting, bail */
1621f5fb2237SKashyap D Desai 	if (mrsas_test_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags)) {
1622665484d8SDoug Ambrisko 		printf(" Entered into ISR when OCR is going active. \n");
1623665484d8SDoug Ambrisko 		mrsas_clear_intr(sc);
1624665484d8SDoug Ambrisko 		return;
1625665484d8SDoug Ambrisko 	}
1626665484d8SDoug Ambrisko 	/* Process for reply request and clear response interrupt */
1627d18d1b47SKashyap D Desai 	if (mrsas_complete_cmd(sc, irq_context->MSIxIndex) != SUCCESS)
1628665484d8SDoug Ambrisko 		mrsas_clear_intr(sc);
1629665484d8SDoug Ambrisko 
1630665484d8SDoug Ambrisko 	return;
1631665484d8SDoug Ambrisko }
1632665484d8SDoug Ambrisko 
1633665484d8SDoug Ambrisko /*
1634665484d8SDoug Ambrisko  * mrsas_complete_cmd:	Process reply request
1635665484d8SDoug Ambrisko  * input:				Adapter instance soft state
1636665484d8SDoug Ambrisko  *
16378e727371SKashyap D Desai  * This function is called from mrsas_isr() to process reply request and clear
16388e727371SKashyap D Desai  * response interrupt. Processing of the reply request entails walking
16398e727371SKashyap D Desai  * through the reply descriptor array for the command request  pended from
16408e727371SKashyap D Desai  * Firmware.  We look at the Function field to determine the command type and
16418e727371SKashyap D Desai  * perform the appropriate action.  Before we return, we clear the response
16428e727371SKashyap D Desai  * interrupt.
1643665484d8SDoug Ambrisko  */
16444bb0a4f0SKashyap D Desai int
16458e727371SKashyap D Desai mrsas_complete_cmd(struct mrsas_softc *sc, u_int32_t MSIxIndex)
1646665484d8SDoug Ambrisko {
1647665484d8SDoug Ambrisko 	Mpi2ReplyDescriptorsUnion_t *desc;
1648665484d8SDoug Ambrisko 	MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *reply_desc;
1649665484d8SDoug Ambrisko 	MRSAS_RAID_SCSI_IO_REQUEST *scsi_io_req;
16502a1d3bcdSKashyap D Desai 	struct mrsas_mpt_cmd *cmd_mpt, *r1_cmd = NULL;
1651665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd_mfi;
16522a1d3bcdSKashyap D Desai 	u_int8_t reply_descript_type, *sense;
1653665484d8SDoug Ambrisko 	u_int16_t smid, num_completed;
1654665484d8SDoug Ambrisko 	u_int8_t status, extStatus;
1655665484d8SDoug Ambrisko 	union desc_value desc_val;
1656665484d8SDoug Ambrisko 	PLD_LOAD_BALANCE_INFO lbinfo;
16572a1d3bcdSKashyap D Desai 	u_int32_t device_id, data_length;
1658665484d8SDoug Ambrisko 	int threshold_reply_count = 0;
16598bb601acSKashyap D Desai #if TM_DEBUG
16608bb601acSKashyap D Desai 	MR_TASK_MANAGE_REQUEST *mr_tm_req;
16618bb601acSKashyap D Desai 	MPI2_SCSI_TASK_MANAGE_REQUEST *mpi_tm_req;
16628bb601acSKashyap D Desai #endif
1663665484d8SDoug Ambrisko 
1664665484d8SDoug Ambrisko 	/* If we have a hardware error, not need to continue */
1665665484d8SDoug Ambrisko 	if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)
1666665484d8SDoug Ambrisko 		return (DONE);
1667665484d8SDoug Ambrisko 
1668665484d8SDoug Ambrisko 	desc = sc->reply_desc_mem;
1669d18d1b47SKashyap D Desai 	desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION))
1670d18d1b47SKashyap D Desai 	    + sc->last_reply_idx[MSIxIndex];
1671665484d8SDoug Ambrisko 
1672665484d8SDoug Ambrisko 	reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc;
1673665484d8SDoug Ambrisko 
1674665484d8SDoug Ambrisko 	desc_val.word = desc->Words;
1675665484d8SDoug Ambrisko 	num_completed = 0;
1676665484d8SDoug Ambrisko 
1677665484d8SDoug Ambrisko 	reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
1678665484d8SDoug Ambrisko 
1679665484d8SDoug Ambrisko 	/* Find our reply descriptor for the command and process */
16808e727371SKashyap D Desai 	while ((desc_val.u.low != 0xFFFFFFFF) && (desc_val.u.high != 0xFFFFFFFF)) {
1681665484d8SDoug Ambrisko 		smid = reply_desc->SMID;
1682665484d8SDoug Ambrisko 		cmd_mpt = sc->mpt_cmd_list[smid - 1];
1683665484d8SDoug Ambrisko 		scsi_io_req = (MRSAS_RAID_SCSI_IO_REQUEST *) cmd_mpt->io_request;
1684665484d8SDoug Ambrisko 
1685503c4f8dSKashyap D Desai 		status = scsi_io_req->RaidContext.raid_context.status;
1686503c4f8dSKashyap D Desai 		extStatus = scsi_io_req->RaidContext.raid_context.exStatus;
16872a1d3bcdSKashyap D Desai 		sense = cmd_mpt->sense;
16882a1d3bcdSKashyap D Desai 		data_length = scsi_io_req->DataLength;
1689665484d8SDoug Ambrisko 
16908e727371SKashyap D Desai 		switch (scsi_io_req->Function) {
16918bb601acSKashyap D Desai 		case MPI2_FUNCTION_SCSI_TASK_MGMT:
16928bb601acSKashyap D Desai #if TM_DEBUG
16938bb601acSKashyap D Desai 			mr_tm_req = (MR_TASK_MANAGE_REQUEST *) cmd_mpt->io_request;
16948bb601acSKashyap D Desai 			mpi_tm_req = (MPI2_SCSI_TASK_MANAGE_REQUEST *)
16958bb601acSKashyap D Desai 			    &mr_tm_req->TmRequest;
16968bb601acSKashyap D Desai 			device_printf(sc->mrsas_dev, "TM completion type 0x%X, "
16978bb601acSKashyap D Desai 			    "TaskMID: 0x%X", mpi_tm_req->TaskType, mpi_tm_req->TaskMID);
16988bb601acSKashyap D Desai #endif
16998bb601acSKashyap D Desai             wakeup_one((void *)&sc->ocr_chan);
17008bb601acSKashyap D Desai             break;
1701665484d8SDoug Ambrisko 		case MPI2_FUNCTION_SCSI_IO_REQUEST:	/* Fast Path IO. */
1702665484d8SDoug Ambrisko 			device_id = cmd_mpt->ccb_ptr->ccb_h.target_id;
1703665484d8SDoug Ambrisko 			lbinfo = &sc->load_balance_info[device_id];
17042a1d3bcdSKashyap D Desai 			/* R1 load balancing for READ */
1705665484d8SDoug Ambrisko 			if (cmd_mpt->load_balance == MRSAS_LOAD_BALANCE_FLAG) {
170616dc2814SKashyap D Desai 				mrsas_atomic_dec(&lbinfo->scsi_pending_cmds[cmd_mpt->pd_r1_lb]);
1707665484d8SDoug Ambrisko 				cmd_mpt->load_balance &= ~MRSAS_LOAD_BALANCE_FLAG;
1708665484d8SDoug Ambrisko 			}
17098e727371SKashyap D Desai 			/* Fall thru and complete IO */
1710665484d8SDoug Ambrisko 		case MRSAS_MPI2_FUNCTION_LD_IO_REQUEST:
17112a1d3bcdSKashyap D Desai 			if (cmd_mpt->r1_alt_dev_handle == MR_DEVHANDLE_INVALID) {
17122a1d3bcdSKashyap D Desai 				mrsas_map_mpt_cmd_status(cmd_mpt, cmd_mpt->ccb_ptr, status,
17132a1d3bcdSKashyap D Desai 				    extStatus, data_length, sense);
1714665484d8SDoug Ambrisko 				mrsas_cmd_done(sc, cmd_mpt);
1715*5437c8b8SKashyap D Desai 				mrsas_atomic_dec(&sc->fw_outstanding);
17162a1d3bcdSKashyap D Desai 			} else {
17172a1d3bcdSKashyap D Desai 				/*
17182a1d3bcdSKashyap D Desai 				 * If the peer  Raid  1/10 fast path failed,
17192a1d3bcdSKashyap D Desai 				 * mark IO as failed to the scsi layer.
17202a1d3bcdSKashyap D Desai 				 * Overwrite the current status by the failed status
17212a1d3bcdSKashyap D Desai 				 * and make sure that if any command fails,
17222a1d3bcdSKashyap D Desai 				 * driver returns fail status to CAM.
17232a1d3bcdSKashyap D Desai 				 */
17242a1d3bcdSKashyap D Desai 				cmd_mpt->cmd_completed = 1;
17252a1d3bcdSKashyap D Desai 				r1_cmd = cmd_mpt->peer_cmd;
17262a1d3bcdSKashyap D Desai 				if (r1_cmd->cmd_completed) {
17272a1d3bcdSKashyap D Desai 					if (r1_cmd->io_request->RaidContext.raid_context.status != MFI_STAT_OK) {
17282a1d3bcdSKashyap D Desai 						status = r1_cmd->io_request->RaidContext.raid_context.status;
17292a1d3bcdSKashyap D Desai 						extStatus = r1_cmd->io_request->RaidContext.raid_context.exStatus;
17302a1d3bcdSKashyap D Desai 						data_length = r1_cmd->io_request->DataLength;
17312a1d3bcdSKashyap D Desai 						sense = r1_cmd->sense;
17322a1d3bcdSKashyap D Desai 					}
17332a1d3bcdSKashyap D Desai 					r1_cmd->ccb_ptr = NULL;
17342a1d3bcdSKashyap D Desai 					if (r1_cmd->callout_owner) {
17352a1d3bcdSKashyap D Desai 						callout_stop(&r1_cmd->cm_callout);
17362a1d3bcdSKashyap D Desai 						r1_cmd->callout_owner  = false;
17372a1d3bcdSKashyap D Desai 					}
17382a1d3bcdSKashyap D Desai 					mrsas_release_mpt_cmd(r1_cmd);
1739*5437c8b8SKashyap D Desai 					mrsas_atomic_dec(&sc->fw_outstanding);
17402a1d3bcdSKashyap D Desai 					mrsas_map_mpt_cmd_status(cmd_mpt, cmd_mpt->ccb_ptr, status,
17412a1d3bcdSKashyap D Desai 					    extStatus, data_length, sense);
17422a1d3bcdSKashyap D Desai 					mrsas_cmd_done(sc, cmd_mpt);
1743f5fb2237SKashyap D Desai 					mrsas_atomic_dec(&sc->fw_outstanding);
1744*5437c8b8SKashyap D Desai 				}
1745*5437c8b8SKashyap D Desai 			}
1746665484d8SDoug Ambrisko 			break;
1747665484d8SDoug Ambrisko 		case MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST:	/* MFI command */
1748665484d8SDoug Ambrisko 			cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx];
1749731b7561SKashyap D Desai 			/*
1750731b7561SKashyap D Desai 			 * Make sure NOT TO release the mfi command from the called
1751731b7561SKashyap D Desai 			 * function's context if it is fired with issue_polled call.
1752731b7561SKashyap D Desai 			 * And also make sure that the issue_polled call should only be
1753731b7561SKashyap D Desai 			 * used if INTERRUPT IS DISABLED.
1754731b7561SKashyap D Desai 			 */
1755731b7561SKashyap D Desai 			if (cmd_mfi->frame->hdr.flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE)
1756731b7561SKashyap D Desai 				mrsas_release_mfi_cmd(cmd_mfi);
1757731b7561SKashyap D Desai 			else
1758665484d8SDoug Ambrisko 				mrsas_complete_mptmfi_passthru(sc, cmd_mfi, status);
1759665484d8SDoug Ambrisko 			break;
1760665484d8SDoug Ambrisko 		}
1761665484d8SDoug Ambrisko 
1762d18d1b47SKashyap D Desai 		sc->last_reply_idx[MSIxIndex]++;
1763d18d1b47SKashyap D Desai 		if (sc->last_reply_idx[MSIxIndex] >= sc->reply_q_depth)
1764d18d1b47SKashyap D Desai 			sc->last_reply_idx[MSIxIndex] = 0;
1765665484d8SDoug Ambrisko 
17668e727371SKashyap D Desai 		desc->Words = ~((uint64_t)0x00);	/* set it back to all
17678e727371SKashyap D Desai 							 * 0xFFFFFFFFs */
1768665484d8SDoug Ambrisko 		num_completed++;
1769665484d8SDoug Ambrisko 		threshold_reply_count++;
1770665484d8SDoug Ambrisko 
1771665484d8SDoug Ambrisko 		/* Get the next reply descriptor */
1772d18d1b47SKashyap D Desai 		if (!sc->last_reply_idx[MSIxIndex]) {
1773665484d8SDoug Ambrisko 			desc = sc->reply_desc_mem;
1774d18d1b47SKashyap D Desai 			desc += ((MSIxIndex * sc->reply_alloc_sz) / sizeof(MPI2_REPLY_DESCRIPTORS_UNION));
1775d18d1b47SKashyap D Desai 		} else
1776665484d8SDoug Ambrisko 			desc++;
1777665484d8SDoug Ambrisko 
1778665484d8SDoug Ambrisko 		reply_desc = (MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR *) desc;
1779665484d8SDoug Ambrisko 		desc_val.word = desc->Words;
1780665484d8SDoug Ambrisko 
1781665484d8SDoug Ambrisko 		reply_descript_type = reply_desc->ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
1782665484d8SDoug Ambrisko 
1783665484d8SDoug Ambrisko 		if (reply_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED)
1784665484d8SDoug Ambrisko 			break;
1785665484d8SDoug Ambrisko 
1786665484d8SDoug Ambrisko 		/*
17878e727371SKashyap D Desai 		 * Write to reply post index after completing threshold reply
17888e727371SKashyap D Desai 		 * count and still there are more replies in reply queue
17898e727371SKashyap D Desai 		 * pending to be completed.
1790665484d8SDoug Ambrisko 		 */
1791665484d8SDoug Ambrisko 		if (threshold_reply_count >= THRESHOLD_REPLY_COUNT) {
1792d18d1b47SKashyap D Desai 			if (sc->msix_enable) {
17937aade8bfSKashyap D Desai 				if (sc->msix_combined)
1794d18d1b47SKashyap D Desai 					mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8],
1795d18d1b47SKashyap D Desai 					    ((MSIxIndex & 0x7) << 24) |
1796d18d1b47SKashyap D Desai 					    sc->last_reply_idx[MSIxIndex]);
1797d18d1b47SKashyap D Desai 				else
1798d18d1b47SKashyap D Desai 					mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) |
1799d18d1b47SKashyap D Desai 					    sc->last_reply_idx[MSIxIndex]);
1800d18d1b47SKashyap D Desai 			} else
1801d18d1b47SKashyap D Desai 				mrsas_write_reg(sc, offsetof(mrsas_reg_set,
1802d18d1b47SKashyap D Desai 				    reply_post_host_index), sc->last_reply_idx[0]);
1803d18d1b47SKashyap D Desai 
1804665484d8SDoug Ambrisko 			threshold_reply_count = 0;
1805665484d8SDoug Ambrisko 		}
1806665484d8SDoug Ambrisko 	}
1807665484d8SDoug Ambrisko 
1808665484d8SDoug Ambrisko 	/* No match, just return */
1809665484d8SDoug Ambrisko 	if (num_completed == 0)
1810665484d8SDoug Ambrisko 		return (DONE);
1811665484d8SDoug Ambrisko 
1812665484d8SDoug Ambrisko 	/* Clear response interrupt */
1813d18d1b47SKashyap D Desai 	if (sc->msix_enable) {
18147aade8bfSKashyap D Desai 		if (sc->msix_combined) {
1815d18d1b47SKashyap D Desai 			mrsas_write_reg(sc, sc->msix_reg_offset[MSIxIndex / 8],
1816d18d1b47SKashyap D Desai 			    ((MSIxIndex & 0x7) << 24) |
1817d18d1b47SKashyap D Desai 			    sc->last_reply_idx[MSIxIndex]);
1818d18d1b47SKashyap D Desai 		} else
1819d18d1b47SKashyap D Desai 			mrsas_write_reg(sc, sc->msix_reg_offset[0], (MSIxIndex << 24) |
1820d18d1b47SKashyap D Desai 			    sc->last_reply_idx[MSIxIndex]);
1821d18d1b47SKashyap D Desai 	} else
1822d18d1b47SKashyap D Desai 		mrsas_write_reg(sc, offsetof(mrsas_reg_set,
1823d18d1b47SKashyap D Desai 		    reply_post_host_index), sc->last_reply_idx[0]);
1824665484d8SDoug Ambrisko 
1825665484d8SDoug Ambrisko 	return (0);
1826665484d8SDoug Ambrisko }
1827665484d8SDoug Ambrisko 
1828665484d8SDoug Ambrisko /*
1829665484d8SDoug Ambrisko  * mrsas_map_mpt_cmd_status:	Allocate DMAable memory.
1830665484d8SDoug Ambrisko  * input:						Adapter instance soft state
1831665484d8SDoug Ambrisko  *
1832665484d8SDoug Ambrisko  * This function is called from mrsas_complete_cmd(), for LD IO and FastPath IO.
18338e727371SKashyap D Desai  * It checks the command status and maps the appropriate CAM status for the
18348e727371SKashyap D Desai  * CCB.
1835665484d8SDoug Ambrisko  */
18368e727371SKashyap D Desai void
18372a1d3bcdSKashyap D Desai mrsas_map_mpt_cmd_status(struct mrsas_mpt_cmd *cmd, union ccb *ccb_ptr, u_int8_t status,
18382a1d3bcdSKashyap D Desai     u_int8_t extStatus, u_int32_t data_length, u_int8_t *sense)
1839665484d8SDoug Ambrisko {
1840665484d8SDoug Ambrisko 	struct mrsas_softc *sc = cmd->sc;
1841665484d8SDoug Ambrisko 	u_int8_t *sense_data;
1842665484d8SDoug Ambrisko 
1843665484d8SDoug Ambrisko 	switch (status) {
1844665484d8SDoug Ambrisko 	case MFI_STAT_OK:
18452a1d3bcdSKashyap D Desai 		ccb_ptr->ccb_h.status = CAM_REQ_CMP;
1846665484d8SDoug Ambrisko 		break;
1847665484d8SDoug Ambrisko 	case MFI_STAT_SCSI_IO_FAILED:
1848665484d8SDoug Ambrisko 	case MFI_STAT_SCSI_DONE_WITH_ERROR:
18492a1d3bcdSKashyap D Desai 		ccb_ptr->ccb_h.status = CAM_SCSI_STATUS_ERROR;
18502a1d3bcdSKashyap D Desai 		sense_data = (u_int8_t *)&ccb_ptr->csio.sense_data;
1851665484d8SDoug Ambrisko 		if (sense_data) {
1852665484d8SDoug Ambrisko 			/* For now just copy 18 bytes back */
18532a1d3bcdSKashyap D Desai 			memcpy(sense_data, sense, 18);
18542a1d3bcdSKashyap D Desai 			ccb_ptr->csio.sense_len = 18;
18552a1d3bcdSKashyap D Desai 			ccb_ptr->ccb_h.status |= CAM_AUTOSNS_VALID;
1856665484d8SDoug Ambrisko 		}
1857665484d8SDoug Ambrisko 		break;
1858665484d8SDoug Ambrisko 	case MFI_STAT_LD_OFFLINE:
1859665484d8SDoug Ambrisko 	case MFI_STAT_DEVICE_NOT_FOUND:
18602a1d3bcdSKashyap D Desai 		if (ccb_ptr->ccb_h.target_lun)
18612a1d3bcdSKashyap D Desai 			ccb_ptr->ccb_h.status |= CAM_LUN_INVALID;
1862665484d8SDoug Ambrisko 		else
18632a1d3bcdSKashyap D Desai 			ccb_ptr->ccb_h.status |= CAM_DEV_NOT_THERE;
1864665484d8SDoug Ambrisko 		break;
1865665484d8SDoug Ambrisko 	case MFI_STAT_CONFIG_SEQ_MISMATCH:
18662a1d3bcdSKashyap D Desai 		ccb_ptr->ccb_h.status |= CAM_REQUEUE_REQ;
1867665484d8SDoug Ambrisko 		break;
1868665484d8SDoug Ambrisko 	default:
1869665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "FW cmd complete status %x\n", status);
18702a1d3bcdSKashyap D Desai 		ccb_ptr->ccb_h.status = CAM_REQ_CMP_ERR;
18712a1d3bcdSKashyap D Desai 		ccb_ptr->csio.scsi_status = status;
1872665484d8SDoug Ambrisko 	}
1873665484d8SDoug Ambrisko 	return;
1874665484d8SDoug Ambrisko }
1875665484d8SDoug Ambrisko 
1876665484d8SDoug Ambrisko /*
18778e727371SKashyap D Desai  * mrsas_alloc_mem:	Allocate DMAable memory
1878665484d8SDoug Ambrisko  * input:			Adapter instance soft state
1879665484d8SDoug Ambrisko  *
18808e727371SKashyap D Desai  * This function creates the parent DMA tag and allocates DMAable memory. DMA
18818e727371SKashyap D Desai  * tag describes constraints of DMA mapping. Memory allocated is mapped into
18828e727371SKashyap D Desai  * Kernel virtual address. Callback argument is physical memory address.
1883665484d8SDoug Ambrisko  */
18848e727371SKashyap D Desai static int
18858e727371SKashyap D Desai mrsas_alloc_mem(struct mrsas_softc *sc)
1886665484d8SDoug Ambrisko {
18874ad83576SKashyap D Desai 	u_int32_t verbuf_size, io_req_size, reply_desc_size, sense_size, chain_frame_size,
188879b4460bSKashyap D Desai 		evt_detail_size, count, pd_info_size;
1889665484d8SDoug Ambrisko 
1890665484d8SDoug Ambrisko 	/*
1891665484d8SDoug Ambrisko 	 * Allocate parent DMA tag
1892665484d8SDoug Ambrisko 	 */
1893665484d8SDoug Ambrisko 	if (bus_dma_tag_create(NULL,	/* parent */
1894665484d8SDoug Ambrisko 	    1,				/* alignment */
1895665484d8SDoug Ambrisko 	    0,				/* boundary */
1896665484d8SDoug Ambrisko 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1897665484d8SDoug Ambrisko 	    BUS_SPACE_MAXADDR,		/* highaddr */
1898665484d8SDoug Ambrisko 	    NULL, NULL,			/* filter, filterarg */
18993a3fc6cbSKashyap D Desai 	    MAXPHYS,			/* maxsize */
19003a3fc6cbSKashyap D Desai 	    sc->max_num_sge,		/* nsegments */
19013a3fc6cbSKashyap D Desai 	    MAXPHYS,			/* maxsegsize */
1902665484d8SDoug Ambrisko 	    0,				/* flags */
1903665484d8SDoug Ambrisko 	    NULL, NULL,			/* lockfunc, lockarg */
1904665484d8SDoug Ambrisko 	    &sc->mrsas_parent_tag	/* tag */
1905665484d8SDoug Ambrisko 	    )) {
1906665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate parent DMA tag\n");
1907665484d8SDoug Ambrisko 		return (ENOMEM);
1908665484d8SDoug Ambrisko 	}
1909665484d8SDoug Ambrisko 	/*
1910665484d8SDoug Ambrisko 	 * Allocate for version buffer
1911665484d8SDoug Ambrisko 	 */
1912665484d8SDoug Ambrisko 	verbuf_size = MRSAS_MAX_NAME_LENGTH * (sizeof(bus_addr_t));
19138e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
19148e727371SKashyap D Desai 	    1, 0,
19158e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
19168e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
19178e727371SKashyap D Desai 	    NULL, NULL,
19188e727371SKashyap D Desai 	    verbuf_size,
19198e727371SKashyap D Desai 	    1,
19208e727371SKashyap D Desai 	    verbuf_size,
19218e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
19228e727371SKashyap D Desai 	    NULL, NULL,
1923665484d8SDoug Ambrisko 	    &sc->verbuf_tag)) {
1924665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate verbuf DMA tag\n");
1925665484d8SDoug Ambrisko 		return (ENOMEM);
1926665484d8SDoug Ambrisko 	}
1927665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->verbuf_tag, (void **)&sc->verbuf_mem,
1928665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->verbuf_dmamap)) {
1929665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate verbuf memory\n");
1930665484d8SDoug Ambrisko 		return (ENOMEM);
1931665484d8SDoug Ambrisko 	}
1932665484d8SDoug Ambrisko 	bzero(sc->verbuf_mem, verbuf_size);
1933665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->verbuf_tag, sc->verbuf_dmamap, sc->verbuf_mem,
19348e727371SKashyap D Desai 	    verbuf_size, mrsas_addr_cb, &sc->verbuf_phys_addr,
19358e727371SKashyap D Desai 	    BUS_DMA_NOWAIT)) {
1936665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load verbuf DMA map\n");
1937665484d8SDoug Ambrisko 		return (ENOMEM);
1938665484d8SDoug Ambrisko 	}
1939665484d8SDoug Ambrisko 	/*
1940665484d8SDoug Ambrisko 	 * Allocate IO Request Frames
1941665484d8SDoug Ambrisko 	 */
1942665484d8SDoug Ambrisko 	io_req_size = sc->io_frames_alloc_sz;
19438e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
19448e727371SKashyap D Desai 	    16, 0,
19458e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
19468e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
19478e727371SKashyap D Desai 	    NULL, NULL,
19488e727371SKashyap D Desai 	    io_req_size,
19498e727371SKashyap D Desai 	    1,
19508e727371SKashyap D Desai 	    io_req_size,
19518e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
19528e727371SKashyap D Desai 	    NULL, NULL,
1953665484d8SDoug Ambrisko 	    &sc->io_request_tag)) {
1954665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create IO request tag\n");
1955665484d8SDoug Ambrisko 		return (ENOMEM);
1956665484d8SDoug Ambrisko 	}
1957665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->io_request_tag, (void **)&sc->io_request_mem,
1958665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->io_request_dmamap)) {
1959665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc IO request memory\n");
1960665484d8SDoug Ambrisko 		return (ENOMEM);
1961665484d8SDoug Ambrisko 	}
1962665484d8SDoug Ambrisko 	bzero(sc->io_request_mem, io_req_size);
1963665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->io_request_tag, sc->io_request_dmamap,
1964665484d8SDoug Ambrisko 	    sc->io_request_mem, io_req_size, mrsas_addr_cb,
1965665484d8SDoug Ambrisko 	    &sc->io_request_phys_addr, BUS_DMA_NOWAIT)) {
1966665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load IO request memory\n");
1967665484d8SDoug Ambrisko 		return (ENOMEM);
1968665484d8SDoug Ambrisko 	}
1969665484d8SDoug Ambrisko 	/*
1970665484d8SDoug Ambrisko 	 * Allocate Chain Frames
1971665484d8SDoug Ambrisko 	 */
1972665484d8SDoug Ambrisko 	chain_frame_size = sc->chain_frames_alloc_sz;
19738e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
19748e727371SKashyap D Desai 	    4, 0,
19758e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
19768e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
19778e727371SKashyap D Desai 	    NULL, NULL,
19788e727371SKashyap D Desai 	    chain_frame_size,
19798e727371SKashyap D Desai 	    1,
19808e727371SKashyap D Desai 	    chain_frame_size,
19818e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
19828e727371SKashyap D Desai 	    NULL, NULL,
1983665484d8SDoug Ambrisko 	    &sc->chain_frame_tag)) {
1984665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create chain frame tag\n");
1985665484d8SDoug Ambrisko 		return (ENOMEM);
1986665484d8SDoug Ambrisko 	}
1987665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->chain_frame_tag, (void **)&sc->chain_frame_mem,
1988665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->chain_frame_dmamap)) {
1989665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc chain frame memory\n");
1990665484d8SDoug Ambrisko 		return (ENOMEM);
1991665484d8SDoug Ambrisko 	}
1992665484d8SDoug Ambrisko 	bzero(sc->chain_frame_mem, chain_frame_size);
1993665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->chain_frame_tag, sc->chain_frame_dmamap,
1994665484d8SDoug Ambrisko 	    sc->chain_frame_mem, chain_frame_size, mrsas_addr_cb,
1995665484d8SDoug Ambrisko 	    &sc->chain_frame_phys_addr, BUS_DMA_NOWAIT)) {
1996665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load chain frame memory\n");
1997665484d8SDoug Ambrisko 		return (ENOMEM);
1998665484d8SDoug Ambrisko 	}
1999d18d1b47SKashyap D Desai 	count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
2000665484d8SDoug Ambrisko 	/*
2001665484d8SDoug Ambrisko 	 * Allocate Reply Descriptor Array
2002665484d8SDoug Ambrisko 	 */
2003d18d1b47SKashyap D Desai 	reply_desc_size = sc->reply_alloc_sz * count;
20048e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
20058e727371SKashyap D Desai 	    16, 0,
20068e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
20078e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
20088e727371SKashyap D Desai 	    NULL, NULL,
20098e727371SKashyap D Desai 	    reply_desc_size,
20108e727371SKashyap D Desai 	    1,
20118e727371SKashyap D Desai 	    reply_desc_size,
20128e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
20138e727371SKashyap D Desai 	    NULL, NULL,
2014665484d8SDoug Ambrisko 	    &sc->reply_desc_tag)) {
2015665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create reply descriptor tag\n");
2016665484d8SDoug Ambrisko 		return (ENOMEM);
2017665484d8SDoug Ambrisko 	}
2018665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->reply_desc_tag, (void **)&sc->reply_desc_mem,
2019665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->reply_desc_dmamap)) {
2020665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc reply descriptor memory\n");
2021665484d8SDoug Ambrisko 		return (ENOMEM);
2022665484d8SDoug Ambrisko 	}
2023665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->reply_desc_tag, sc->reply_desc_dmamap,
2024665484d8SDoug Ambrisko 	    sc->reply_desc_mem, reply_desc_size, mrsas_addr_cb,
2025665484d8SDoug Ambrisko 	    &sc->reply_desc_phys_addr, BUS_DMA_NOWAIT)) {
2026665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load reply descriptor memory\n");
2027665484d8SDoug Ambrisko 		return (ENOMEM);
2028665484d8SDoug Ambrisko 	}
2029665484d8SDoug Ambrisko 	/*
2030665484d8SDoug Ambrisko 	 * Allocate Sense Buffer Array.  Keep in lower 4GB
2031665484d8SDoug Ambrisko 	 */
2032665484d8SDoug Ambrisko 	sense_size = sc->max_fw_cmds * MRSAS_SENSE_LEN;
20338e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
20348e727371SKashyap D Desai 	    64, 0,
20358e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
20368e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
20378e727371SKashyap D Desai 	    NULL, NULL,
20388e727371SKashyap D Desai 	    sense_size,
20398e727371SKashyap D Desai 	    1,
20408e727371SKashyap D Desai 	    sense_size,
20418e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
20428e727371SKashyap D Desai 	    NULL, NULL,
2043665484d8SDoug Ambrisko 	    &sc->sense_tag)) {
2044665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate sense buf tag\n");
2045665484d8SDoug Ambrisko 		return (ENOMEM);
2046665484d8SDoug Ambrisko 	}
2047665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->sense_tag, (void **)&sc->sense_mem,
2048665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->sense_dmamap)) {
2049665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate sense buf memory\n");
2050665484d8SDoug Ambrisko 		return (ENOMEM);
2051665484d8SDoug Ambrisko 	}
2052665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->sense_tag, sc->sense_dmamap,
2053665484d8SDoug Ambrisko 	    sc->sense_mem, sense_size, mrsas_addr_cb, &sc->sense_phys_addr,
2054665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT)) {
2055665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load sense buf memory\n");
2056665484d8SDoug Ambrisko 		return (ENOMEM);
2057665484d8SDoug Ambrisko 	}
20582a1d3bcdSKashyap D Desai 
2059665484d8SDoug Ambrisko 	/*
2060665484d8SDoug Ambrisko 	 * Allocate for Event detail structure
2061665484d8SDoug Ambrisko 	 */
2062665484d8SDoug Ambrisko 	evt_detail_size = sizeof(struct mrsas_evt_detail);
20638e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
20648e727371SKashyap D Desai 	    1, 0,
20658e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
20668e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
20678e727371SKashyap D Desai 	    NULL, NULL,
20688e727371SKashyap D Desai 	    evt_detail_size,
20698e727371SKashyap D Desai 	    1,
20708e727371SKashyap D Desai 	    evt_detail_size,
20718e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
20728e727371SKashyap D Desai 	    NULL, NULL,
2073665484d8SDoug Ambrisko 	    &sc->evt_detail_tag)) {
2074665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create Event detail tag\n");
2075665484d8SDoug Ambrisko 		return (ENOMEM);
2076665484d8SDoug Ambrisko 	}
2077665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->evt_detail_tag, (void **)&sc->evt_detail_mem,
2078665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->evt_detail_dmamap)) {
2079665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc Event detail buffer memory\n");
2080665484d8SDoug Ambrisko 		return (ENOMEM);
2081665484d8SDoug Ambrisko 	}
2082665484d8SDoug Ambrisko 	bzero(sc->evt_detail_mem, evt_detail_size);
2083665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->evt_detail_tag, sc->evt_detail_dmamap,
2084665484d8SDoug Ambrisko 	    sc->evt_detail_mem, evt_detail_size, mrsas_addr_cb,
2085665484d8SDoug Ambrisko 	    &sc->evt_detail_phys_addr, BUS_DMA_NOWAIT)) {
2086665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load Event detail buffer memory\n");
2087665484d8SDoug Ambrisko 		return (ENOMEM);
2088665484d8SDoug Ambrisko 	}
208979b4460bSKashyap D Desai 
209079b4460bSKashyap D Desai 	/*
209179b4460bSKashyap D Desai 	 * Allocate for PD INFO structure
209279b4460bSKashyap D Desai 	 */
209379b4460bSKashyap D Desai 	pd_info_size = sizeof(struct mrsas_pd_info);
209479b4460bSKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
209579b4460bSKashyap D Desai 	    1, 0,
209679b4460bSKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
209779b4460bSKashyap D Desai 	    BUS_SPACE_MAXADDR,
209879b4460bSKashyap D Desai 	    NULL, NULL,
209979b4460bSKashyap D Desai 	    pd_info_size,
210079b4460bSKashyap D Desai 	    1,
210179b4460bSKashyap D Desai 	    pd_info_size,
210279b4460bSKashyap D Desai 	    BUS_DMA_ALLOCNOW,
210379b4460bSKashyap D Desai 	    NULL, NULL,
210479b4460bSKashyap D Desai 	    &sc->pd_info_tag)) {
210579b4460bSKashyap D Desai 		device_printf(sc->mrsas_dev, "Cannot create PD INFO tag\n");
210679b4460bSKashyap D Desai 		return (ENOMEM);
210779b4460bSKashyap D Desai 	}
210879b4460bSKashyap D Desai 	if (bus_dmamem_alloc(sc->pd_info_tag, (void **)&sc->pd_info_mem,
210979b4460bSKashyap D Desai 	    BUS_DMA_NOWAIT, &sc->pd_info_dmamap)) {
211079b4460bSKashyap D Desai 		device_printf(sc->mrsas_dev, "Cannot alloc PD INFO buffer memory\n");
211179b4460bSKashyap D Desai 		return (ENOMEM);
211279b4460bSKashyap D Desai 	}
211379b4460bSKashyap D Desai 	bzero(sc->pd_info_mem, pd_info_size);
211479b4460bSKashyap D Desai 	if (bus_dmamap_load(sc->pd_info_tag, sc->pd_info_dmamap,
211579b4460bSKashyap D Desai 	    sc->pd_info_mem, pd_info_size, mrsas_addr_cb,
211679b4460bSKashyap D Desai 	    &sc->pd_info_phys_addr, BUS_DMA_NOWAIT)) {
211779b4460bSKashyap D Desai 		device_printf(sc->mrsas_dev, "Cannot load PD INFO buffer memory\n");
211879b4460bSKashyap D Desai 		return (ENOMEM);
211979b4460bSKashyap D Desai 	}
212079b4460bSKashyap D Desai 
2121665484d8SDoug Ambrisko 	/*
2122665484d8SDoug Ambrisko 	 * Create a dma tag for data buffers; size will be the maximum
2123665484d8SDoug Ambrisko 	 * possible I/O size (280kB).
2124665484d8SDoug Ambrisko 	 */
21258e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
21268e727371SKashyap D Desai 	    1,
21278e727371SKashyap D Desai 	    0,
21288e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
21298e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
21308e727371SKashyap D Desai 	    NULL, NULL,
21313a3fc6cbSKashyap D Desai 	    MAXPHYS,
21323a3fc6cbSKashyap D Desai 	    sc->max_num_sge,		/* nsegments */
21333a3fc6cbSKashyap D Desai 	    MAXPHYS,
21348e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
21358e727371SKashyap D Desai 	    busdma_lock_mutex,
21368e727371SKashyap D Desai 	    &sc->io_lock,
2137665484d8SDoug Ambrisko 	    &sc->data_tag)) {
2138665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot create data dma tag\n");
2139665484d8SDoug Ambrisko 		return (ENOMEM);
2140665484d8SDoug Ambrisko 	}
2141665484d8SDoug Ambrisko 	return (0);
2142665484d8SDoug Ambrisko }
2143665484d8SDoug Ambrisko 
2144665484d8SDoug Ambrisko /*
2145665484d8SDoug Ambrisko  * mrsas_addr_cb:	Callback function of bus_dmamap_load()
21468e727371SKashyap D Desai  * input:			callback argument, machine dependent type
21478e727371SKashyap D Desai  * 					that describes DMA segments, number of segments, error code
2148665484d8SDoug Ambrisko  *
21498e727371SKashyap D Desai  * This function is for the driver to receive mapping information resultant of
21508e727371SKashyap D Desai  * the bus_dmamap_load(). The information is actually not being used, but the
21518e727371SKashyap D Desai  * address is saved anyway.
2152665484d8SDoug Ambrisko  */
2153665484d8SDoug Ambrisko void
2154665484d8SDoug Ambrisko mrsas_addr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
2155665484d8SDoug Ambrisko {
2156665484d8SDoug Ambrisko 	bus_addr_t *addr;
2157665484d8SDoug Ambrisko 
2158665484d8SDoug Ambrisko 	addr = arg;
2159665484d8SDoug Ambrisko 	*addr = segs[0].ds_addr;
2160665484d8SDoug Ambrisko }
2161665484d8SDoug Ambrisko 
2162665484d8SDoug Ambrisko /*
2163665484d8SDoug Ambrisko  * mrsas_setup_raidmap:	Set up RAID map.
2164665484d8SDoug Ambrisko  * input:				Adapter instance soft state
2165665484d8SDoug Ambrisko  *
2166665484d8SDoug Ambrisko  * Allocate DMA memory for the RAID maps and perform setup.
2167665484d8SDoug Ambrisko  */
21688e727371SKashyap D Desai static int
21698e727371SKashyap D Desai mrsas_setup_raidmap(struct mrsas_softc *sc)
2170665484d8SDoug Ambrisko {
21714799d485SKashyap D Desai 	int i;
21724799d485SKashyap D Desai 
21734799d485SKashyap D Desai 	for (i = 0; i < 2; i++) {
21744799d485SKashyap D Desai 		sc->ld_drv_map[i] =
21754799d485SKashyap D Desai 		    (void *)malloc(sc->drv_map_sz, M_MRSAS, M_NOWAIT);
21764799d485SKashyap D Desai 		/* Do Error handling */
21774799d485SKashyap D Desai 		if (!sc->ld_drv_map[i]) {
21784799d485SKashyap D Desai 			device_printf(sc->mrsas_dev, "Could not allocate memory for local map");
21794799d485SKashyap D Desai 
21804799d485SKashyap D Desai 			if (i == 1)
21814799d485SKashyap D Desai 				free(sc->ld_drv_map[0], M_MRSAS);
21828e727371SKashyap D Desai 			/* ABORT driver initialization */
21834799d485SKashyap D Desai 			goto ABORT;
21844799d485SKashyap D Desai 		}
21854799d485SKashyap D Desai 	}
21864799d485SKashyap D Desai 
21878e727371SKashyap D Desai 	for (int i = 0; i < 2; i++) {
21888e727371SKashyap D Desai 		if (bus_dma_tag_create(sc->mrsas_parent_tag,
21898e727371SKashyap D Desai 		    4, 0,
21908e727371SKashyap D Desai 		    BUS_SPACE_MAXADDR_32BIT,
21918e727371SKashyap D Desai 		    BUS_SPACE_MAXADDR,
21928e727371SKashyap D Desai 		    NULL, NULL,
21938e727371SKashyap D Desai 		    sc->max_map_sz,
21948e727371SKashyap D Desai 		    1,
21958e727371SKashyap D Desai 		    sc->max_map_sz,
21968e727371SKashyap D Desai 		    BUS_DMA_ALLOCNOW,
21978e727371SKashyap D Desai 		    NULL, NULL,
2198665484d8SDoug Ambrisko 		    &sc->raidmap_tag[i])) {
21994799d485SKashyap D Desai 			device_printf(sc->mrsas_dev,
22004799d485SKashyap D Desai 			    "Cannot allocate raid map tag.\n");
2201665484d8SDoug Ambrisko 			return (ENOMEM);
2202665484d8SDoug Ambrisko 		}
22034799d485SKashyap D Desai 		if (bus_dmamem_alloc(sc->raidmap_tag[i],
22044799d485SKashyap D Desai 		    (void **)&sc->raidmap_mem[i],
2205665484d8SDoug Ambrisko 		    BUS_DMA_NOWAIT, &sc->raidmap_dmamap[i])) {
22064799d485SKashyap D Desai 			device_printf(sc->mrsas_dev,
22074799d485SKashyap D Desai 			    "Cannot allocate raidmap memory.\n");
2208665484d8SDoug Ambrisko 			return (ENOMEM);
2209665484d8SDoug Ambrisko 		}
22104799d485SKashyap D Desai 		bzero(sc->raidmap_mem[i], sc->max_map_sz);
22114799d485SKashyap D Desai 
2212665484d8SDoug Ambrisko 		if (bus_dmamap_load(sc->raidmap_tag[i], sc->raidmap_dmamap[i],
22134799d485SKashyap D Desai 		    sc->raidmap_mem[i], sc->max_map_sz,
22144799d485SKashyap D Desai 		    mrsas_addr_cb, &sc->raidmap_phys_addr[i],
2215665484d8SDoug Ambrisko 		    BUS_DMA_NOWAIT)) {
2216665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "Cannot load raidmap memory.\n");
2217665484d8SDoug Ambrisko 			return (ENOMEM);
2218665484d8SDoug Ambrisko 		}
2219665484d8SDoug Ambrisko 		if (!sc->raidmap_mem[i]) {
22204799d485SKashyap D Desai 			device_printf(sc->mrsas_dev,
22214799d485SKashyap D Desai 			    "Cannot allocate memory for raid map.\n");
2222665484d8SDoug Ambrisko 			return (ENOMEM);
2223665484d8SDoug Ambrisko 		}
2224665484d8SDoug Ambrisko 	}
2225665484d8SDoug Ambrisko 
2226665484d8SDoug Ambrisko 	if (!mrsas_get_map_info(sc))
2227665484d8SDoug Ambrisko 		mrsas_sync_map_info(sc);
2228665484d8SDoug Ambrisko 
2229665484d8SDoug Ambrisko 	return (0);
22304799d485SKashyap D Desai 
22314799d485SKashyap D Desai ABORT:
22324799d485SKashyap D Desai 	return (1);
2233665484d8SDoug Ambrisko }
2234665484d8SDoug Ambrisko 
2235a688fcd0SKashyap D Desai /**
2236a688fcd0SKashyap D Desai  * megasas_setup_jbod_map -	setup jbod map for FP seq_number.
2237a688fcd0SKashyap D Desai  * @sc:				Adapter soft state
2238a688fcd0SKashyap D Desai  *
2239a688fcd0SKashyap D Desai  * Return 0 on success.
2240a688fcd0SKashyap D Desai  */
2241a688fcd0SKashyap D Desai void
2242a688fcd0SKashyap D Desai megasas_setup_jbod_map(struct mrsas_softc *sc)
2243a688fcd0SKashyap D Desai {
2244a688fcd0SKashyap D Desai 	int i;
2245a688fcd0SKashyap D Desai 	uint32_t pd_seq_map_sz;
2246a688fcd0SKashyap D Desai 
2247a688fcd0SKashyap D Desai 	pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) +
2248a688fcd0SKashyap D Desai 	    (sizeof(struct MR_PD_CFG_SEQ) * (MAX_PHYSICAL_DEVICES - 1));
2249a688fcd0SKashyap D Desai 
2250a688fcd0SKashyap D Desai 	if (!sc->ctrl_info->adapterOperations3.useSeqNumJbodFP) {
2251a688fcd0SKashyap D Desai 		sc->use_seqnum_jbod_fp = 0;
2252a688fcd0SKashyap D Desai 		return;
2253a688fcd0SKashyap D Desai 	}
2254a688fcd0SKashyap D Desai 	if (sc->jbodmap_mem[0])
2255a688fcd0SKashyap D Desai 		goto skip_alloc;
2256a688fcd0SKashyap D Desai 
2257a688fcd0SKashyap D Desai 	for (i = 0; i < 2; i++) {
2258a688fcd0SKashyap D Desai 		if (bus_dma_tag_create(sc->mrsas_parent_tag,
2259a688fcd0SKashyap D Desai 		    4, 0,
2260a688fcd0SKashyap D Desai 		    BUS_SPACE_MAXADDR_32BIT,
2261a688fcd0SKashyap D Desai 		    BUS_SPACE_MAXADDR,
2262a688fcd0SKashyap D Desai 		    NULL, NULL,
2263a688fcd0SKashyap D Desai 		    pd_seq_map_sz,
2264a688fcd0SKashyap D Desai 		    1,
2265a688fcd0SKashyap D Desai 		    pd_seq_map_sz,
2266a688fcd0SKashyap D Desai 		    BUS_DMA_ALLOCNOW,
2267a688fcd0SKashyap D Desai 		    NULL, NULL,
2268a688fcd0SKashyap D Desai 		    &sc->jbodmap_tag[i])) {
2269a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev,
2270a688fcd0SKashyap D Desai 			    "Cannot allocate jbod map tag.\n");
2271a688fcd0SKashyap D Desai 			return;
2272a688fcd0SKashyap D Desai 		}
2273a688fcd0SKashyap D Desai 		if (bus_dmamem_alloc(sc->jbodmap_tag[i],
2274a688fcd0SKashyap D Desai 		    (void **)&sc->jbodmap_mem[i],
2275a688fcd0SKashyap D Desai 		    BUS_DMA_NOWAIT, &sc->jbodmap_dmamap[i])) {
2276a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev,
2277a688fcd0SKashyap D Desai 			    "Cannot allocate jbod map memory.\n");
2278a688fcd0SKashyap D Desai 			return;
2279a688fcd0SKashyap D Desai 		}
2280a688fcd0SKashyap D Desai 		bzero(sc->jbodmap_mem[i], pd_seq_map_sz);
2281a688fcd0SKashyap D Desai 
2282a688fcd0SKashyap D Desai 		if (bus_dmamap_load(sc->jbodmap_tag[i], sc->jbodmap_dmamap[i],
2283a688fcd0SKashyap D Desai 		    sc->jbodmap_mem[i], pd_seq_map_sz,
2284a688fcd0SKashyap D Desai 		    mrsas_addr_cb, &sc->jbodmap_phys_addr[i],
2285a688fcd0SKashyap D Desai 		    BUS_DMA_NOWAIT)) {
2286a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev, "Cannot load jbod map memory.\n");
2287a688fcd0SKashyap D Desai 			return;
2288a688fcd0SKashyap D Desai 		}
2289a688fcd0SKashyap D Desai 		if (!sc->jbodmap_mem[i]) {
2290a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev,
2291a688fcd0SKashyap D Desai 			    "Cannot allocate memory for jbod map.\n");
2292a688fcd0SKashyap D Desai 			sc->use_seqnum_jbod_fp = 0;
2293a688fcd0SKashyap D Desai 			return;
2294a688fcd0SKashyap D Desai 		}
2295a688fcd0SKashyap D Desai 	}
2296a688fcd0SKashyap D Desai 
2297a688fcd0SKashyap D Desai skip_alloc:
2298a688fcd0SKashyap D Desai 	if (!megasas_sync_pd_seq_num(sc, false) &&
2299a688fcd0SKashyap D Desai 	    !megasas_sync_pd_seq_num(sc, true))
2300a688fcd0SKashyap D Desai 		sc->use_seqnum_jbod_fp = 1;
2301a688fcd0SKashyap D Desai 	else
2302a688fcd0SKashyap D Desai 		sc->use_seqnum_jbod_fp = 0;
2303a688fcd0SKashyap D Desai 
2304a688fcd0SKashyap D Desai 	device_printf(sc->mrsas_dev, "Jbod map is supported\n");
2305a688fcd0SKashyap D Desai }
2306a688fcd0SKashyap D Desai 
23078e727371SKashyap D Desai /*
2308665484d8SDoug Ambrisko  * mrsas_init_fw:	Initialize Firmware
2309665484d8SDoug Ambrisko  * input:			Adapter soft state
2310665484d8SDoug Ambrisko  *
23118e727371SKashyap D Desai  * Calls transition_to_ready() to make sure Firmware is in operational state and
23128e727371SKashyap D Desai  * calls mrsas_init_adapter() to send IOC_INIT command to Firmware.  It
23138e727371SKashyap D Desai  * issues internal commands to get the controller info after the IOC_INIT
23148e727371SKashyap D Desai  * command response is received by Firmware.  Note:  code relating to
23158e727371SKashyap D Desai  * get_pdlist, get_ld_list and max_sectors are currently not being used, it
23168e727371SKashyap D Desai  * is left here as placeholder.
2317665484d8SDoug Ambrisko  */
23188e727371SKashyap D Desai static int
23198e727371SKashyap D Desai mrsas_init_fw(struct mrsas_softc *sc)
2320665484d8SDoug Ambrisko {
2321d18d1b47SKashyap D Desai 
2322d18d1b47SKashyap D Desai 	int ret, loop, ocr = 0;
2323665484d8SDoug Ambrisko 	u_int32_t max_sectors_1;
2324665484d8SDoug Ambrisko 	u_int32_t max_sectors_2;
2325665484d8SDoug Ambrisko 	u_int32_t tmp_sectors;
23263d273176SKashyap D Desai 	u_int32_t scratch_pad_2, scratch_pad_3, scratch_pad_4;
2327d18d1b47SKashyap D Desai 	int msix_enable = 0;
2328d18d1b47SKashyap D Desai 	int fw_msix_count = 0;
2329821df4b9SKashyap D Desai 	int i, j;
2330665484d8SDoug Ambrisko 
2331665484d8SDoug Ambrisko 	/* Make sure Firmware is ready */
2332665484d8SDoug Ambrisko 	ret = mrsas_transition_to_ready(sc, ocr);
2333665484d8SDoug Ambrisko 	if (ret != SUCCESS) {
2334665484d8SDoug Ambrisko 		return (ret);
2335665484d8SDoug Ambrisko 	}
23362909aab4SKashyap D Desai 	if (sc->is_ventura || sc->is_aero) {
2337e315cf4dSKashyap D Desai 		scratch_pad_3 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad_3));
23384ad83576SKashyap D Desai #if VD_EXT_DEBUG
23394ad83576SKashyap D Desai 		device_printf(sc->mrsas_dev, "scratch_pad_3 0x%x\n", scratch_pad_3);
23404ad83576SKashyap D Desai #endif
23414ad83576SKashyap D Desai 		sc->maxRaidMapSize = ((scratch_pad_3 >>
23424ad83576SKashyap D Desai 		    MR_MAX_RAID_MAP_SIZE_OFFSET_SHIFT) &
23434ad83576SKashyap D Desai 		    MR_MAX_RAID_MAP_SIZE_MASK);
23444ad83576SKashyap D Desai 	}
2345d18d1b47SKashyap D Desai 	/* MSI-x index 0- reply post host index register */
2346d18d1b47SKashyap D Desai 	sc->msix_reg_offset[0] = MPI2_REPLY_POST_HOST_INDEX_OFFSET;
2347d18d1b47SKashyap D Desai 	/* Check if MSI-X is supported while in ready state */
2348e315cf4dSKashyap D Desai 	msix_enable = (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad)) & 0x4000000) >> 0x1a;
2349d18d1b47SKashyap D Desai 
2350d18d1b47SKashyap D Desai 	if (msix_enable) {
2351e315cf4dSKashyap D Desai 		scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
2352d18d1b47SKashyap D Desai 		    outbound_scratch_pad_2));
2353d18d1b47SKashyap D Desai 
2354d18d1b47SKashyap D Desai 		/* Check max MSI-X vectors */
2355d18d1b47SKashyap D Desai 		if (sc->device_id == MRSAS_TBOLT) {
2356d18d1b47SKashyap D Desai 			sc->msix_vectors = (scratch_pad_2
2357d18d1b47SKashyap D Desai 			    & MR_MAX_REPLY_QUEUES_OFFSET) + 1;
2358d18d1b47SKashyap D Desai 			fw_msix_count = sc->msix_vectors;
2359d18d1b47SKashyap D Desai 		} else {
2360d18d1b47SKashyap D Desai 			/* Invader/Fury supports 96 MSI-X vectors */
2361d18d1b47SKashyap D Desai 			sc->msix_vectors = ((scratch_pad_2
2362d18d1b47SKashyap D Desai 			    & MR_MAX_REPLY_QUEUES_EXT_OFFSET)
2363d18d1b47SKashyap D Desai 			    >> MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT) + 1;
2364d18d1b47SKashyap D Desai 			fw_msix_count = sc->msix_vectors;
2365d18d1b47SKashyap D Desai 
23667aade8bfSKashyap D Desai 			if ((sc->mrsas_gen3_ctrl && (sc->msix_vectors > 8)) ||
23672909aab4SKashyap D Desai 				((sc->is_ventura || sc->is_aero) && (sc->msix_vectors > 16)))
23687aade8bfSKashyap D Desai 				sc->msix_combined = true;
23697aade8bfSKashyap D Desai 			/*
23707aade8bfSKashyap D Desai 			 * Save 1-15 reply post index
23717aade8bfSKashyap D Desai 			 * address to local memory Index 0
23727aade8bfSKashyap D Desai 			 * is already saved from reg offset
23737aade8bfSKashyap D Desai 			 * MPI2_REPLY_POST_HOST_INDEX_OFFSET
23747aade8bfSKashyap D Desai 			 */
2375d18d1b47SKashyap D Desai 			for (loop = 1; loop < MR_MAX_MSIX_REG_ARRAY;
2376d18d1b47SKashyap D Desai 			    loop++) {
2377d18d1b47SKashyap D Desai 				sc->msix_reg_offset[loop] =
2378d18d1b47SKashyap D Desai 				    MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET +
2379d18d1b47SKashyap D Desai 				    (loop * 0x10);
2380d18d1b47SKashyap D Desai 			}
2381d18d1b47SKashyap D Desai 		}
2382d18d1b47SKashyap D Desai 
2383d18d1b47SKashyap D Desai 		/* Don't bother allocating more MSI-X vectors than cpus */
2384d18d1b47SKashyap D Desai 		sc->msix_vectors = min(sc->msix_vectors,
2385d18d1b47SKashyap D Desai 		    mp_ncpus);
2386d18d1b47SKashyap D Desai 
2387d18d1b47SKashyap D Desai 		/* Allocate MSI-x vectors */
2388d18d1b47SKashyap D Desai 		if (mrsas_allocate_msix(sc) == SUCCESS)
2389d18d1b47SKashyap D Desai 			sc->msix_enable = 1;
2390d18d1b47SKashyap D Desai 		else
2391d18d1b47SKashyap D Desai 			sc->msix_enable = 0;
2392d18d1b47SKashyap D Desai 
2393d18d1b47SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports <%d> MSIX vector,"
2394d18d1b47SKashyap D Desai 		    "Online CPU %d Current MSIX <%d>\n",
2395d18d1b47SKashyap D Desai 		    fw_msix_count, mp_ncpus, sc->msix_vectors);
2396d18d1b47SKashyap D Desai 	}
23977aade8bfSKashyap D Desai 	/*
23987aade8bfSKashyap D Desai      * MSI-X host index 0 is common for all adapter.
23997aade8bfSKashyap D Desai      * It is used for all MPT based Adapters.
24007aade8bfSKashyap D Desai 	 */
24017aade8bfSKashyap D Desai 	if (sc->msix_combined) {
24027aade8bfSKashyap D Desai 		sc->msix_reg_offset[0] =
24037aade8bfSKashyap D Desai 		    MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET;
24047aade8bfSKashyap D Desai 	}
2405665484d8SDoug Ambrisko 	if (mrsas_init_adapter(sc) != SUCCESS) {
2406665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Adapter initialize Fail.\n");
2407665484d8SDoug Ambrisko 		return (1);
2408665484d8SDoug Ambrisko 	}
240979b4460bSKashyap D Desai 
24102909aab4SKashyap D Desai 	if (sc->is_ventura || sc->is_aero) {
2411e315cf4dSKashyap D Desai 		scratch_pad_4 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
24123d273176SKashyap D Desai 		    outbound_scratch_pad_4));
24133d273176SKashyap D Desai 		if ((scratch_pad_4 & MR_NVME_PAGE_SIZE_MASK) >= MR_DEFAULT_NVME_PAGE_SHIFT)
24143d273176SKashyap D Desai 			sc->nvme_page_size = 1 << (scratch_pad_4 & MR_NVME_PAGE_SIZE_MASK);
24153d273176SKashyap D Desai 
24163d273176SKashyap D Desai 		device_printf(sc->mrsas_dev, "NVME page size\t: (%d)\n", sc->nvme_page_size);
24173d273176SKashyap D Desai 	}
24183d273176SKashyap D Desai 
2419665484d8SDoug Ambrisko 	/* Allocate internal commands for pass-thru */
2420665484d8SDoug Ambrisko 	if (mrsas_alloc_mfi_cmds(sc) != SUCCESS) {
2421665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Allocate MFI cmd failed.\n");
2422665484d8SDoug Ambrisko 		return (1);
2423665484d8SDoug Ambrisko 	}
2424af51c29fSKashyap D Desai 	sc->ctrl_info = malloc(sizeof(struct mrsas_ctrl_info), M_MRSAS, M_NOWAIT);
2425af51c29fSKashyap D Desai 	if (!sc->ctrl_info) {
2426af51c29fSKashyap D Desai 		device_printf(sc->mrsas_dev, "Malloc for ctrl_info failed.\n");
2427af51c29fSKashyap D Desai 		return (1);
2428af51c29fSKashyap D Desai 	}
24294799d485SKashyap D Desai 	/*
24308e727371SKashyap D Desai 	 * Get the controller info from FW, so that the MAX VD support
24318e727371SKashyap D Desai 	 * availability can be decided.
24324799d485SKashyap D Desai 	 */
2433af51c29fSKashyap D Desai 	if (mrsas_get_ctrl_info(sc)) {
24344799d485SKashyap D Desai 		device_printf(sc->mrsas_dev, "Unable to get FW ctrl_info.\n");
2435af51c29fSKashyap D Desai 		return (1);
24364799d485SKashyap D Desai 	}
243777cf7df8SKashyap D Desai 	sc->secure_jbod_support =
2438af51c29fSKashyap D Desai 	    (u_int8_t)sc->ctrl_info->adapterOperations3.supportSecurityonJBOD;
243977cf7df8SKashyap D Desai 
244077cf7df8SKashyap D Desai 	if (sc->secure_jbod_support)
244177cf7df8SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports SED \n");
244277cf7df8SKashyap D Desai 
2443a688fcd0SKashyap D Desai 	if (sc->use_seqnum_jbod_fp)
2444a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports JBOD Map \n");
2445a688fcd0SKashyap D Desai 
2446c376f864SKashyap D Desai 	if (sc->support_morethan256jbod)
2447c376f864SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports JBOD Map Ext \n");
2448c376f864SKashyap D Desai 
2449665484d8SDoug Ambrisko 	if (mrsas_setup_raidmap(sc) != SUCCESS) {
2450a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev, "Error: RAID map setup FAILED !!! "
2451a688fcd0SKashyap D Desai 		    "There seems to be some problem in the controller\n"
2452a688fcd0SKashyap D Desai 		    "Please contact to the SUPPORT TEAM if the problem persists\n");
2453665484d8SDoug Ambrisko 	}
2454a688fcd0SKashyap D Desai 	megasas_setup_jbod_map(sc);
2455a688fcd0SKashyap D Desai 
245679b4460bSKashyap D Desai 
245779b4460bSKashyap D Desai 	memset(sc->target_list, 0,
245879b4460bSKashyap D Desai 		MRSAS_MAX_TM_TARGETS * sizeof(struct mrsas_target));
245979b4460bSKashyap D Desai 	for (i = 0; i < MRSAS_MAX_TM_TARGETS; i++)
246079b4460bSKashyap D Desai 		sc->target_list[i].target_id = 0xffff;
246179b4460bSKashyap D Desai 
2462665484d8SDoug Ambrisko 	/* For pass-thru, get PD/LD list and controller info */
24634799d485SKashyap D Desai 	memset(sc->pd_list, 0,
24644799d485SKashyap D Desai 	    MRSAS_MAX_PD * sizeof(struct mrsas_pd_list));
2465a688fcd0SKashyap D Desai 	if (mrsas_get_pd_list(sc) != SUCCESS) {
2466a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev, "Get PD list failed.\n");
2467a688fcd0SKashyap D Desai 		return (1);
2468a688fcd0SKashyap D Desai 	}
24694799d485SKashyap D Desai 	memset(sc->ld_ids, 0xff, MRSAS_MAX_LD_IDS);
2470a688fcd0SKashyap D Desai 	if (mrsas_get_ld_list(sc) != SUCCESS) {
2471a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev, "Get LD lsit failed.\n");
2472a688fcd0SKashyap D Desai 		return (1);
2473a688fcd0SKashyap D Desai 	}
2474821df4b9SKashyap D Desai 
24752909aab4SKashyap D Desai 	if ((sc->is_ventura || sc->is_aero) && sc->drv_stream_detection) {
2476821df4b9SKashyap D Desai 		sc->streamDetectByLD = malloc(sizeof(PTR_LD_STREAM_DETECT) *
2477821df4b9SKashyap D Desai 						MAX_LOGICAL_DRIVES_EXT, M_MRSAS, M_NOWAIT);
2478821df4b9SKashyap D Desai 		if (!sc->streamDetectByLD) {
2479821df4b9SKashyap D Desai 			device_printf(sc->mrsas_dev,
2480821df4b9SKashyap D Desai 				"unable to allocate stream detection for pool of LDs\n");
2481821df4b9SKashyap D Desai 			return (1);
2482821df4b9SKashyap D Desai 		}
2483821df4b9SKashyap D Desai 		for (i = 0; i < MAX_LOGICAL_DRIVES_EXT; ++i) {
2484821df4b9SKashyap D Desai 			sc->streamDetectByLD[i] = malloc(sizeof(LD_STREAM_DETECT), M_MRSAS, M_NOWAIT);
2485821df4b9SKashyap D Desai 			if (!sc->streamDetectByLD[i]) {
2486821df4b9SKashyap D Desai 				device_printf(sc->mrsas_dev, "unable to allocate stream detect by LD\n");
2487821df4b9SKashyap D Desai 				for (j = 0; j < i; ++j)
2488821df4b9SKashyap D Desai 					free(sc->streamDetectByLD[j], M_MRSAS);
2489821df4b9SKashyap D Desai 				free(sc->streamDetectByLD, M_MRSAS);
2490821df4b9SKashyap D Desai 				sc->streamDetectByLD = NULL;
2491821df4b9SKashyap D Desai 				return (1);
2492821df4b9SKashyap D Desai 			}
2493821df4b9SKashyap D Desai 			memset(sc->streamDetectByLD[i], 0, sizeof(LD_STREAM_DETECT));
2494821df4b9SKashyap D Desai 			sc->streamDetectByLD[i]->mruBitMap = MR_STREAM_BITMAP;
2495821df4b9SKashyap D Desai 		}
2496821df4b9SKashyap D Desai 	}
2497821df4b9SKashyap D Desai 
2498665484d8SDoug Ambrisko 	/*
24998e727371SKashyap D Desai 	 * Compute the max allowed sectors per IO: The controller info has
25008e727371SKashyap D Desai 	 * two limits on max sectors. Driver should use the minimum of these
25018e727371SKashyap D Desai 	 * two.
2502665484d8SDoug Ambrisko 	 *
2503665484d8SDoug Ambrisko 	 * 1 << stripe_sz_ops.min = max sectors per strip
2504665484d8SDoug Ambrisko 	 *
25058e727371SKashyap D Desai 	 * Note that older firmwares ( < FW ver 30) didn't report information to
25068e727371SKashyap D Desai 	 * calculate max_sectors_1. So the number ended up as zero always.
2507665484d8SDoug Ambrisko 	 */
2508665484d8SDoug Ambrisko 	tmp_sectors = 0;
2509af51c29fSKashyap D Desai 	max_sectors_1 = (1 << sc->ctrl_info->stripe_sz_ops.min) *
2510af51c29fSKashyap D Desai 	    sc->ctrl_info->max_strips_per_io;
2511af51c29fSKashyap D Desai 	max_sectors_2 = sc->ctrl_info->max_request_size;
2512665484d8SDoug Ambrisko 	tmp_sectors = min(max_sectors_1, max_sectors_2);
25134799d485SKashyap D Desai 	sc->max_sectors_per_req = sc->max_num_sge * MRSAS_PAGE_SIZE / 512;
25144799d485SKashyap D Desai 
25154799d485SKashyap D Desai 	if (tmp_sectors && (sc->max_sectors_per_req > tmp_sectors))
25164799d485SKashyap D Desai 		sc->max_sectors_per_req = tmp_sectors;
25174799d485SKashyap D Desai 
2518665484d8SDoug Ambrisko 	sc->disableOnlineCtrlReset =
2519af51c29fSKashyap D Desai 	    sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset;
2520665484d8SDoug Ambrisko 	sc->UnevenSpanSupport =
2521af51c29fSKashyap D Desai 	    sc->ctrl_info->adapterOperations2.supportUnevenSpans;
2522665484d8SDoug Ambrisko 	if (sc->UnevenSpanSupport) {
25238e727371SKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports: UnevenSpanSupport=%x\n\n",
2524665484d8SDoug Ambrisko 		    sc->UnevenSpanSupport);
25254799d485SKashyap D Desai 
2526665484d8SDoug Ambrisko 		if (MR_ValidateMapInfo(sc))
2527665484d8SDoug Ambrisko 			sc->fast_path_io = 1;
2528665484d8SDoug Ambrisko 		else
2529665484d8SDoug Ambrisko 			sc->fast_path_io = 0;
2530665484d8SDoug Ambrisko 	}
2531*5437c8b8SKashyap D Desai 
2532*5437c8b8SKashyap D Desai 	device_printf(sc->mrsas_dev, "max_fw_cmds: %u  max_scsi_cmds: %u\n",
2533*5437c8b8SKashyap D Desai 		sc->max_fw_cmds, sc->max_scsi_cmds);
2534665484d8SDoug Ambrisko 	return (0);
2535665484d8SDoug Ambrisko }
2536665484d8SDoug Ambrisko 
25378e727371SKashyap D Desai /*
2538665484d8SDoug Ambrisko  * mrsas_init_adapter:	Initializes the adapter/controller
2539665484d8SDoug Ambrisko  * input:				Adapter soft state
2540665484d8SDoug Ambrisko  *
2541665484d8SDoug Ambrisko  * Prepares for the issuing of the IOC Init cmd to FW for initializing the
2542665484d8SDoug Ambrisko  * ROC/controller.  The FW register is read to determined the number of
2543665484d8SDoug Ambrisko  * commands that is supported.  All memory allocations for IO is based on
2544665484d8SDoug Ambrisko  * max_cmd.  Appropriate calculations are performed in this function.
2545665484d8SDoug Ambrisko  */
25468e727371SKashyap D Desai int
25478e727371SKashyap D Desai mrsas_init_adapter(struct mrsas_softc *sc)
2548665484d8SDoug Ambrisko {
2549665484d8SDoug Ambrisko 	uint32_t status;
25502a1d3bcdSKashyap D Desai 	u_int32_t scratch_pad_2;
2551665484d8SDoug Ambrisko 	int ret;
2552d18d1b47SKashyap D Desai 	int i = 0;
2553665484d8SDoug Ambrisko 
2554665484d8SDoug Ambrisko 	/* Read FW status register */
2555e315cf4dSKashyap D Desai 	status = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad));
2556665484d8SDoug Ambrisko 
2557665484d8SDoug Ambrisko 	sc->max_fw_cmds = status & MRSAS_FWSTATE_MAXCMD_MASK;
2558665484d8SDoug Ambrisko 
2559665484d8SDoug Ambrisko 	/* Decrement the max supported by 1, to correlate with FW */
2560665484d8SDoug Ambrisko 	sc->max_fw_cmds = sc->max_fw_cmds - 1;
25612a1d3bcdSKashyap D Desai 	sc->max_scsi_cmds = sc->max_fw_cmds -
25622a1d3bcdSKashyap D Desai 	    (MRSAS_FUSION_INT_CMDS + MRSAS_MAX_IOCTL_CMDS);
2563665484d8SDoug Ambrisko 
2564665484d8SDoug Ambrisko 	/* Determine allocation size of command frames */
25652a1d3bcdSKashyap D Desai 	sc->reply_q_depth = ((sc->max_fw_cmds + 1 + 15) / 16 * 16) * 2;
25662a1d3bcdSKashyap D Desai 	sc->request_alloc_sz = sizeof(MRSAS_REQUEST_DESCRIPTOR_UNION) * sc->max_fw_cmds;
2567665484d8SDoug Ambrisko 	sc->reply_alloc_sz = sizeof(MPI2_REPLY_DESCRIPTORS_UNION) * (sc->reply_q_depth);
25682a1d3bcdSKashyap D Desai 	sc->io_frames_alloc_sz = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE +
25692a1d3bcdSKashyap D Desai 	    (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * (sc->max_fw_cmds + 1));
2570e315cf4dSKashyap D Desai 	scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
25713a3fc6cbSKashyap D Desai 	    outbound_scratch_pad_2));
25723a3fc6cbSKashyap D Desai 	/*
25733a3fc6cbSKashyap D Desai 	 * If scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK is set,
25743a3fc6cbSKashyap D Desai 	 * Firmware support extended IO chain frame which is 4 time more
25753a3fc6cbSKashyap D Desai 	 * than legacy Firmware. Legacy Firmware - Frame size is (8 * 128) =
25763a3fc6cbSKashyap D Desai 	 * 1K 1M IO Firmware  - Frame size is (8 * 128 * 4)  = 4K
25773a3fc6cbSKashyap D Desai 	 */
25783a3fc6cbSKashyap D Desai 	if (scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK)
25793a3fc6cbSKashyap D Desai 		sc->max_chain_frame_sz =
25803a3fc6cbSKashyap D Desai 		    ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5)
25813a3fc6cbSKashyap D Desai 		    * MEGASAS_1MB_IO;
25823a3fc6cbSKashyap D Desai 	else
25833a3fc6cbSKashyap D Desai 		sc->max_chain_frame_sz =
25843a3fc6cbSKashyap D Desai 		    ((scratch_pad_2 & MEGASAS_MAX_CHAIN_SIZE_MASK) >> 5)
25853a3fc6cbSKashyap D Desai 		    * MEGASAS_256K_IO;
25863a3fc6cbSKashyap D Desai 
25872a1d3bcdSKashyap D Desai 	sc->chain_frames_alloc_sz = sc->max_chain_frame_sz * sc->max_fw_cmds;
2588665484d8SDoug Ambrisko 	sc->max_sge_in_main_msg = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE -
2589665484d8SDoug Ambrisko 	    offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL)) / 16;
2590665484d8SDoug Ambrisko 
25913a3fc6cbSKashyap D Desai 	sc->max_sge_in_chain = sc->max_chain_frame_sz / sizeof(MPI2_SGE_IO_UNION);
2592665484d8SDoug Ambrisko 	sc->max_num_sge = sc->max_sge_in_main_msg + sc->max_sge_in_chain - 2;
2593665484d8SDoug Ambrisko 
25942a1d3bcdSKashyap D Desai 	mrsas_dprint(sc, MRSAS_INFO,
25952a1d3bcdSKashyap D Desai 	    "max sge: 0x%x, max chain frame size: 0x%x, "
25962a1d3bcdSKashyap D Desai 	    "max fw cmd: 0x%x\n", sc->max_num_sge,
25972a1d3bcdSKashyap D Desai 	    sc->max_chain_frame_sz, sc->max_fw_cmds);
25983a3fc6cbSKashyap D Desai 
2599665484d8SDoug Ambrisko 	/* Used for pass thru MFI frame (DCMD) */
2600665484d8SDoug Ambrisko 	sc->chain_offset_mfi_pthru = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 16;
2601665484d8SDoug Ambrisko 
2602665484d8SDoug Ambrisko 	sc->chain_offset_io_request = (MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE -
2603665484d8SDoug Ambrisko 	    sizeof(MPI2_SGE_IO_UNION)) / 16;
2604665484d8SDoug Ambrisko 
2605d18d1b47SKashyap D Desai 	int count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
26068e727371SKashyap D Desai 
2607d18d1b47SKashyap D Desai 	for (i = 0; i < count; i++)
2608d18d1b47SKashyap D Desai 		sc->last_reply_idx[i] = 0;
2609665484d8SDoug Ambrisko 
2610665484d8SDoug Ambrisko 	ret = mrsas_alloc_mem(sc);
2611665484d8SDoug Ambrisko 	if (ret != SUCCESS)
2612665484d8SDoug Ambrisko 		return (ret);
2613665484d8SDoug Ambrisko 
2614665484d8SDoug Ambrisko 	ret = mrsas_alloc_mpt_cmds(sc);
2615665484d8SDoug Ambrisko 	if (ret != SUCCESS)
2616665484d8SDoug Ambrisko 		return (ret);
2617665484d8SDoug Ambrisko 
2618665484d8SDoug Ambrisko 	ret = mrsas_ioc_init(sc);
2619665484d8SDoug Ambrisko 	if (ret != SUCCESS)
2620665484d8SDoug Ambrisko 		return (ret);
2621665484d8SDoug Ambrisko 
2622665484d8SDoug Ambrisko 	return (0);
2623665484d8SDoug Ambrisko }
2624665484d8SDoug Ambrisko 
26258e727371SKashyap D Desai /*
2626665484d8SDoug Ambrisko  * mrsas_alloc_ioc_cmd:	Allocates memory for IOC Init command
2627665484d8SDoug Ambrisko  * input:				Adapter soft state
2628665484d8SDoug Ambrisko  *
2629665484d8SDoug Ambrisko  * Allocates for the IOC Init cmd to FW to initialize the ROC/controller.
2630665484d8SDoug Ambrisko  */
26318e727371SKashyap D Desai int
26328e727371SKashyap D Desai mrsas_alloc_ioc_cmd(struct mrsas_softc *sc)
2633665484d8SDoug Ambrisko {
2634665484d8SDoug Ambrisko 	int ioc_init_size;
2635665484d8SDoug Ambrisko 
2636665484d8SDoug Ambrisko 	/* Allocate IOC INIT command */
2637665484d8SDoug Ambrisko 	ioc_init_size = 1024 + sizeof(MPI2_IOC_INIT_REQUEST);
26388e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
26398e727371SKashyap D Desai 	    1, 0,
26408e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
26418e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
26428e727371SKashyap D Desai 	    NULL, NULL,
26438e727371SKashyap D Desai 	    ioc_init_size,
26448e727371SKashyap D Desai 	    1,
26458e727371SKashyap D Desai 	    ioc_init_size,
26468e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
26478e727371SKashyap D Desai 	    NULL, NULL,
2648665484d8SDoug Ambrisko 	    &sc->ioc_init_tag)) {
2649665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate ioc init tag\n");
2650665484d8SDoug Ambrisko 		return (ENOMEM);
2651665484d8SDoug Ambrisko 	}
2652665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->ioc_init_tag, (void **)&sc->ioc_init_mem,
2653665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->ioc_init_dmamap)) {
2654665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate ioc init cmd mem\n");
2655665484d8SDoug Ambrisko 		return (ENOMEM);
2656665484d8SDoug Ambrisko 	}
2657665484d8SDoug Ambrisko 	bzero(sc->ioc_init_mem, ioc_init_size);
2658665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->ioc_init_tag, sc->ioc_init_dmamap,
2659665484d8SDoug Ambrisko 	    sc->ioc_init_mem, ioc_init_size, mrsas_addr_cb,
2660665484d8SDoug Ambrisko 	    &sc->ioc_init_phys_mem, BUS_DMA_NOWAIT)) {
2661665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load ioc init cmd mem\n");
2662665484d8SDoug Ambrisko 		return (ENOMEM);
2663665484d8SDoug Ambrisko 	}
2664665484d8SDoug Ambrisko 	return (0);
2665665484d8SDoug Ambrisko }
2666665484d8SDoug Ambrisko 
26678e727371SKashyap D Desai /*
2668665484d8SDoug Ambrisko  * mrsas_free_ioc_cmd:	Allocates memory for IOC Init command
2669665484d8SDoug Ambrisko  * input:				Adapter soft state
2670665484d8SDoug Ambrisko  *
2671665484d8SDoug Ambrisko  * Deallocates memory of the IOC Init cmd.
2672665484d8SDoug Ambrisko  */
26738e727371SKashyap D Desai void
26748e727371SKashyap D Desai mrsas_free_ioc_cmd(struct mrsas_softc *sc)
2675665484d8SDoug Ambrisko {
2676665484d8SDoug Ambrisko 	if (sc->ioc_init_phys_mem)
2677665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->ioc_init_tag, sc->ioc_init_dmamap);
2678665484d8SDoug Ambrisko 	if (sc->ioc_init_mem != NULL)
2679665484d8SDoug Ambrisko 		bus_dmamem_free(sc->ioc_init_tag, sc->ioc_init_mem, sc->ioc_init_dmamap);
2680665484d8SDoug Ambrisko 	if (sc->ioc_init_tag != NULL)
2681665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->ioc_init_tag);
2682665484d8SDoug Ambrisko }
2683665484d8SDoug Ambrisko 
26848e727371SKashyap D Desai /*
2685665484d8SDoug Ambrisko  * mrsas_ioc_init:	Sends IOC Init command to FW
2686665484d8SDoug Ambrisko  * input:			Adapter soft state
2687665484d8SDoug Ambrisko  *
2688665484d8SDoug Ambrisko  * Issues the IOC Init cmd to FW to initialize the ROC/controller.
2689665484d8SDoug Ambrisko  */
26908e727371SKashyap D Desai int
26918e727371SKashyap D Desai mrsas_ioc_init(struct mrsas_softc *sc)
2692665484d8SDoug Ambrisko {
2693665484d8SDoug Ambrisko 	struct mrsas_init_frame *init_frame;
2694665484d8SDoug Ambrisko 	pMpi2IOCInitRequest_t IOCInitMsg;
2695665484d8SDoug Ambrisko 	MRSAS_REQUEST_DESCRIPTOR_UNION req_desc;
2696e80341d5SKashyap D Desai 	u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME;
2697665484d8SDoug Ambrisko 	bus_addr_t phys_addr;
2698665484d8SDoug Ambrisko 	int i, retcode = 0;
2699d993dd83SKashyap D Desai 	u_int32_t scratch_pad_2;
2700665484d8SDoug Ambrisko 
2701665484d8SDoug Ambrisko 	/* Allocate memory for the IOC INIT command */
2702665484d8SDoug Ambrisko 	if (mrsas_alloc_ioc_cmd(sc)) {
2703665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate IOC command.\n");
2704665484d8SDoug Ambrisko 		return (1);
2705665484d8SDoug Ambrisko 	}
2706d993dd83SKashyap D Desai 
2707d993dd83SKashyap D Desai 	if (!sc->block_sync_cache) {
2708e315cf4dSKashyap D Desai 		scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
2709d993dd83SKashyap D Desai 		    outbound_scratch_pad_2));
2710d993dd83SKashyap D Desai 		sc->fw_sync_cache_support = (scratch_pad_2 &
2711d993dd83SKashyap D Desai 		    MR_CAN_HANDLE_SYNC_CACHE_OFFSET) ? 1 : 0;
2712d993dd83SKashyap D Desai 	}
2713d993dd83SKashyap D Desai 
2714665484d8SDoug Ambrisko 	IOCInitMsg = (pMpi2IOCInitRequest_t)(((char *)sc->ioc_init_mem) + 1024);
2715665484d8SDoug Ambrisko 	IOCInitMsg->Function = MPI2_FUNCTION_IOC_INIT;
2716665484d8SDoug Ambrisko 	IOCInitMsg->WhoInit = MPI2_WHOINIT_HOST_DRIVER;
2717665484d8SDoug Ambrisko 	IOCInitMsg->MsgVersion = MPI2_VERSION;
2718665484d8SDoug Ambrisko 	IOCInitMsg->HeaderVersion = MPI2_HEADER_VERSION;
2719665484d8SDoug Ambrisko 	IOCInitMsg->SystemRequestFrameSize = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE / 4;
2720665484d8SDoug Ambrisko 	IOCInitMsg->ReplyDescriptorPostQueueDepth = sc->reply_q_depth;
2721665484d8SDoug Ambrisko 	IOCInitMsg->ReplyDescriptorPostQueueAddress = sc->reply_desc_phys_addr;
2722665484d8SDoug Ambrisko 	IOCInitMsg->SystemRequestFrameBaseAddress = sc->io_request_phys_addr;
2723d18d1b47SKashyap D Desai 	IOCInitMsg->HostMSIxVectors = (sc->msix_vectors > 0 ? sc->msix_vectors : 0);
27243d273176SKashyap D Desai 	IOCInitMsg->HostPageSize = MR_DEFAULT_NVME_PAGE_SHIFT;
2725665484d8SDoug Ambrisko 
2726665484d8SDoug Ambrisko 	init_frame = (struct mrsas_init_frame *)sc->ioc_init_mem;
2727665484d8SDoug Ambrisko 	init_frame->cmd = MFI_CMD_INIT;
2728665484d8SDoug Ambrisko 	init_frame->cmd_status = 0xFF;
2729665484d8SDoug Ambrisko 	init_frame->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE;
2730665484d8SDoug Ambrisko 
2731d18d1b47SKashyap D Desai 	/* driver support Extended MSIX */
27322909aab4SKashyap D Desai 	if (sc->mrsas_gen3_ctrl || sc->is_ventura || sc->is_aero) {
2733d18d1b47SKashyap D Desai 		init_frame->driver_operations.
2734d18d1b47SKashyap D Desai 		    mfi_capabilities.support_additional_msix = 1;
2735d18d1b47SKashyap D Desai 	}
2736665484d8SDoug Ambrisko 	if (sc->verbuf_mem) {
2737665484d8SDoug Ambrisko 		snprintf((char *)sc->verbuf_mem, strlen(MRSAS_VERSION) + 2, "%s\n",
2738665484d8SDoug Ambrisko 		    MRSAS_VERSION);
2739665484d8SDoug Ambrisko 		init_frame->driver_ver_lo = (bus_addr_t)sc->verbuf_phys_addr;
2740665484d8SDoug Ambrisko 		init_frame->driver_ver_hi = 0;
2741665484d8SDoug Ambrisko 	}
274216dc2814SKashyap D Desai 	init_frame->driver_operations.mfi_capabilities.support_ndrive_r1_lb = 1;
27434799d485SKashyap D Desai 	init_frame->driver_operations.mfi_capabilities.support_max_255lds = 1;
274477cf7df8SKashyap D Desai 	init_frame->driver_operations.mfi_capabilities.security_protocol_cmds_fw = 1;
27453a3fc6cbSKashyap D Desai 	if (sc->max_chain_frame_sz > MEGASAS_CHAIN_FRAME_SZ_MIN)
27463a3fc6cbSKashyap D Desai 		init_frame->driver_operations.mfi_capabilities.support_ext_io_size = 1;
2747665484d8SDoug Ambrisko 	phys_addr = (bus_addr_t)sc->ioc_init_phys_mem + 1024;
2748665484d8SDoug Ambrisko 	init_frame->queue_info_new_phys_addr_lo = phys_addr;
2749665484d8SDoug Ambrisko 	init_frame->data_xfer_len = sizeof(Mpi2IOCInitRequest_t);
2750665484d8SDoug Ambrisko 
2751665484d8SDoug Ambrisko 	req_desc.addr.Words = (bus_addr_t)sc->ioc_init_phys_mem;
2752665484d8SDoug Ambrisko 	req_desc.MFAIo.RequestFlags =
2753665484d8SDoug Ambrisko 	    (MRSAS_REQ_DESCRIPT_FLAGS_MFA << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT);
2754665484d8SDoug Ambrisko 
2755665484d8SDoug Ambrisko 	mrsas_disable_intr(sc);
2756665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_OCR, "Issuing IOC INIT command to FW.\n");
2757b518670cSKashyap D Desai 	mrsas_write_64bit_req_desc(sc, req_desc.addr.u.low, req_desc.addr.u.high);
2758665484d8SDoug Ambrisko 
2759665484d8SDoug Ambrisko 	/*
2760665484d8SDoug Ambrisko 	 * Poll response timer to wait for Firmware response.  While this
2761665484d8SDoug Ambrisko 	 * timer with the DELAY call could block CPU, the time interval for
2762665484d8SDoug Ambrisko 	 * this is only 1 millisecond.
2763665484d8SDoug Ambrisko 	 */
2764665484d8SDoug Ambrisko 	if (init_frame->cmd_status == 0xFF) {
2765665484d8SDoug Ambrisko 		for (i = 0; i < (max_wait * 1000); i++) {
2766665484d8SDoug Ambrisko 			if (init_frame->cmd_status == 0xFF)
2767665484d8SDoug Ambrisko 				DELAY(1000);
2768665484d8SDoug Ambrisko 			else
2769665484d8SDoug Ambrisko 				break;
2770665484d8SDoug Ambrisko 		}
2771665484d8SDoug Ambrisko 	}
2772665484d8SDoug Ambrisko 	if (init_frame->cmd_status == 0)
2773665484d8SDoug Ambrisko 		mrsas_dprint(sc, MRSAS_OCR,
2774665484d8SDoug Ambrisko 		    "IOC INIT response received from FW.\n");
27758e727371SKashyap D Desai 	else {
2776665484d8SDoug Ambrisko 		if (init_frame->cmd_status == 0xFF)
2777665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "IOC Init timed out after %d seconds.\n", max_wait);
2778665484d8SDoug Ambrisko 		else
2779665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "IOC Init failed, status = 0x%x\n", init_frame->cmd_status);
2780665484d8SDoug Ambrisko 		retcode = 1;
2781665484d8SDoug Ambrisko 	}
2782665484d8SDoug Ambrisko 
2783b518670cSKashyap D Desai 	if (sc->is_aero) {
2784e315cf4dSKashyap D Desai 		scratch_pad_2 = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
2785b518670cSKashyap D Desai 		    outbound_scratch_pad_2));
2786b518670cSKashyap D Desai 		sc->atomic_desc_support = (scratch_pad_2 &
2787b518670cSKashyap D Desai 			MR_ATOMIC_DESCRIPTOR_SUPPORT_OFFSET) ? 1 : 0;
2788b518670cSKashyap D Desai 		device_printf(sc->mrsas_dev, "FW supports atomic descriptor: %s\n",
2789b518670cSKashyap D Desai 			sc->atomic_desc_support ? "Yes" : "No");
2790b518670cSKashyap D Desai 	}
2791b518670cSKashyap D Desai 
2792665484d8SDoug Ambrisko 	mrsas_free_ioc_cmd(sc);
2793665484d8SDoug Ambrisko 	return (retcode);
2794665484d8SDoug Ambrisko }
2795665484d8SDoug Ambrisko 
27968e727371SKashyap D Desai /*
2797665484d8SDoug Ambrisko  * mrsas_alloc_mpt_cmds:	Allocates the command packets
2798665484d8SDoug Ambrisko  * input:					Adapter instance soft state
2799665484d8SDoug Ambrisko  *
2800665484d8SDoug Ambrisko  * This function allocates the internal commands for IOs. Each command that is
28018e727371SKashyap D Desai  * issued to FW is wrapped in a local data structure called mrsas_mpt_cmd. An
28028e727371SKashyap D Desai  * array is allocated with mrsas_mpt_cmd context.  The free commands are
2803665484d8SDoug Ambrisko  * maintained in a linked list (cmd pool). SMID value range is from 1 to
2804665484d8SDoug Ambrisko  * max_fw_cmds.
2805665484d8SDoug Ambrisko  */
28068e727371SKashyap D Desai int
28078e727371SKashyap D Desai mrsas_alloc_mpt_cmds(struct mrsas_softc *sc)
2808665484d8SDoug Ambrisko {
2809665484d8SDoug Ambrisko 	int i, j;
28102a1d3bcdSKashyap D Desai 	u_int32_t max_fw_cmds, count;
2811665484d8SDoug Ambrisko 	struct mrsas_mpt_cmd *cmd;
2812665484d8SDoug Ambrisko 	pMpi2ReplyDescriptorsUnion_t reply_desc;
2813665484d8SDoug Ambrisko 	u_int32_t offset, chain_offset, sense_offset;
2814665484d8SDoug Ambrisko 	bus_addr_t io_req_base_phys, chain_frame_base_phys, sense_base_phys;
2815665484d8SDoug Ambrisko 	u_int8_t *io_req_base, *chain_frame_base, *sense_base;
2816665484d8SDoug Ambrisko 
28172a1d3bcdSKashyap D Desai 	max_fw_cmds = sc->max_fw_cmds;
2818665484d8SDoug Ambrisko 
2819665484d8SDoug Ambrisko 	sc->req_desc = malloc(sc->request_alloc_sz, M_MRSAS, M_NOWAIT);
2820665484d8SDoug Ambrisko 	if (!sc->req_desc) {
2821665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Out of memory, cannot alloc req desc\n");
2822665484d8SDoug Ambrisko 		return (ENOMEM);
2823665484d8SDoug Ambrisko 	}
2824665484d8SDoug Ambrisko 	memset(sc->req_desc, 0, sc->request_alloc_sz);
2825665484d8SDoug Ambrisko 
2826665484d8SDoug Ambrisko 	/*
28278e727371SKashyap D Desai 	 * sc->mpt_cmd_list is an array of struct mrsas_mpt_cmd pointers.
28288e727371SKashyap D Desai 	 * Allocate the dynamic array first and then allocate individual
28298e727371SKashyap D Desai 	 * commands.
2830665484d8SDoug Ambrisko 	 */
28312a1d3bcdSKashyap D Desai 	sc->mpt_cmd_list = malloc(sizeof(struct mrsas_mpt_cmd *) * max_fw_cmds,
28322a1d3bcdSKashyap D Desai 	    M_MRSAS, M_NOWAIT);
2833665484d8SDoug Ambrisko 	if (!sc->mpt_cmd_list) {
2834665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc memory for mpt_cmd_list.\n");
2835665484d8SDoug Ambrisko 		return (ENOMEM);
2836665484d8SDoug Ambrisko 	}
28372a1d3bcdSKashyap D Desai 	memset(sc->mpt_cmd_list, 0, sizeof(struct mrsas_mpt_cmd *) * max_fw_cmds);
28382a1d3bcdSKashyap D Desai 	for (i = 0; i < max_fw_cmds; i++) {
2839665484d8SDoug Ambrisko 		sc->mpt_cmd_list[i] = malloc(sizeof(struct mrsas_mpt_cmd),
2840665484d8SDoug Ambrisko 		    M_MRSAS, M_NOWAIT);
2841665484d8SDoug Ambrisko 		if (!sc->mpt_cmd_list[i]) {
2842665484d8SDoug Ambrisko 			for (j = 0; j < i; j++)
2843665484d8SDoug Ambrisko 				free(sc->mpt_cmd_list[j], M_MRSAS);
2844665484d8SDoug Ambrisko 			free(sc->mpt_cmd_list, M_MRSAS);
2845665484d8SDoug Ambrisko 			sc->mpt_cmd_list = NULL;
2846665484d8SDoug Ambrisko 			return (ENOMEM);
2847665484d8SDoug Ambrisko 		}
2848665484d8SDoug Ambrisko 	}
2849665484d8SDoug Ambrisko 
2850665484d8SDoug Ambrisko 	io_req_base = (u_int8_t *)sc->io_request_mem + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE;
2851665484d8SDoug Ambrisko 	io_req_base_phys = (bus_addr_t)sc->io_request_phys_addr + MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE;
2852665484d8SDoug Ambrisko 	chain_frame_base = (u_int8_t *)sc->chain_frame_mem;
2853665484d8SDoug Ambrisko 	chain_frame_base_phys = (bus_addr_t)sc->chain_frame_phys_addr;
2854665484d8SDoug Ambrisko 	sense_base = (u_int8_t *)sc->sense_mem;
2855665484d8SDoug Ambrisko 	sense_base_phys = (bus_addr_t)sc->sense_phys_addr;
28562a1d3bcdSKashyap D Desai 	for (i = 0; i < max_fw_cmds; i++) {
2857665484d8SDoug Ambrisko 		cmd = sc->mpt_cmd_list[i];
2858665484d8SDoug Ambrisko 		offset = MRSAS_MPI2_RAID_DEFAULT_IO_FRAME_SIZE * i;
28593a3fc6cbSKashyap D Desai 		chain_offset = sc->max_chain_frame_sz * i;
2860665484d8SDoug Ambrisko 		sense_offset = MRSAS_SENSE_LEN * i;
2861665484d8SDoug Ambrisko 		memset(cmd, 0, sizeof(struct mrsas_mpt_cmd));
2862665484d8SDoug Ambrisko 		cmd->index = i + 1;
2863665484d8SDoug Ambrisko 		cmd->ccb_ptr = NULL;
28642a1d3bcdSKashyap D Desai 		cmd->r1_alt_dev_handle = MR_DEVHANDLE_INVALID;
28658bb601acSKashyap D Desai 		callout_init_mtx(&cmd->cm_callout, &sc->sim_lock, 0);
2866665484d8SDoug Ambrisko 		cmd->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX;
2867665484d8SDoug Ambrisko 		cmd->sc = sc;
2868665484d8SDoug Ambrisko 		cmd->io_request = (MRSAS_RAID_SCSI_IO_REQUEST *) (io_req_base + offset);
2869665484d8SDoug Ambrisko 		memset(cmd->io_request, 0, sizeof(MRSAS_RAID_SCSI_IO_REQUEST));
2870665484d8SDoug Ambrisko 		cmd->io_request_phys_addr = io_req_base_phys + offset;
2871665484d8SDoug Ambrisko 		cmd->chain_frame = (MPI2_SGE_IO_UNION *) (chain_frame_base + chain_offset);
2872665484d8SDoug Ambrisko 		cmd->chain_frame_phys_addr = chain_frame_base_phys + chain_offset;
2873665484d8SDoug Ambrisko 		cmd->sense = sense_base + sense_offset;
2874665484d8SDoug Ambrisko 		cmd->sense_phys_addr = sense_base_phys + sense_offset;
2875665484d8SDoug Ambrisko 		if (bus_dmamap_create(sc->data_tag, 0, &cmd->data_dmamap)) {
2876665484d8SDoug Ambrisko 			return (FAIL);
2877665484d8SDoug Ambrisko 		}
2878665484d8SDoug Ambrisko 		TAILQ_INSERT_TAIL(&(sc->mrsas_mpt_cmd_list_head), cmd, next);
2879665484d8SDoug Ambrisko 	}
2880665484d8SDoug Ambrisko 
2881665484d8SDoug Ambrisko 	/* Initialize reply descriptor array to 0xFFFFFFFF */
2882665484d8SDoug Ambrisko 	reply_desc = sc->reply_desc_mem;
2883d18d1b47SKashyap D Desai 	count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
2884d18d1b47SKashyap D Desai 	for (i = 0; i < sc->reply_q_depth * count; i++, reply_desc++) {
2885665484d8SDoug Ambrisko 		reply_desc->Words = MRSAS_ULONG_MAX;
2886665484d8SDoug Ambrisko 	}
2887665484d8SDoug Ambrisko 	return (0);
2888665484d8SDoug Ambrisko }
2889665484d8SDoug Ambrisko 
28908e727371SKashyap D Desai /*
2891b518670cSKashyap D Desai  * mrsas_write_64bit_req_dsc:	Writes 64 bit request descriptor to FW
2892b518670cSKashyap D Desai  * input:			Adapter softstate
2893b518670cSKashyap D Desai  * 				request descriptor address low
2894b518670cSKashyap D Desai  * 				request descriptor address high
2895b518670cSKashyap D Desai  */
2896b518670cSKashyap D Desai void
2897b518670cSKashyap D Desai mrsas_write_64bit_req_desc(struct mrsas_softc *sc, u_int32_t req_desc_lo,
2898b518670cSKashyap D Desai     u_int32_t req_desc_hi)
2899b518670cSKashyap D Desai {
2900b518670cSKashyap D Desai 	mtx_lock(&sc->pci_lock);
2901b518670cSKashyap D Desai 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_low_queue_port),
2902b518670cSKashyap D Desai 	    req_desc_lo);
2903b518670cSKashyap D Desai 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_high_queue_port),
2904b518670cSKashyap D Desai 	    req_desc_hi);
2905b518670cSKashyap D Desai 	mtx_unlock(&sc->pci_lock);
2906b518670cSKashyap D Desai }
2907b518670cSKashyap D Desai 
2908b518670cSKashyap D Desai /*
2909665484d8SDoug Ambrisko  * mrsas_fire_cmd:	Sends command to FW
2910665484d8SDoug Ambrisko  * input:		Adapter softstate
2911665484d8SDoug Ambrisko  * 			request descriptor address low
2912665484d8SDoug Ambrisko  * 			request descriptor address high
2913665484d8SDoug Ambrisko  *
2914665484d8SDoug Ambrisko  * This functions fires the command to Firmware by writing to the
2915665484d8SDoug Ambrisko  * inbound_low_queue_port and inbound_high_queue_port.
2916665484d8SDoug Ambrisko  */
29178e727371SKashyap D Desai void
29188e727371SKashyap D Desai mrsas_fire_cmd(struct mrsas_softc *sc, u_int32_t req_desc_lo,
2919665484d8SDoug Ambrisko     u_int32_t req_desc_hi)
2920665484d8SDoug Ambrisko {
2921b518670cSKashyap D Desai 	if (sc->atomic_desc_support)
2922b518670cSKashyap D Desai 		mrsas_write_reg(sc, offsetof(mrsas_reg_set, inbound_single_queue_port),
2923665484d8SDoug Ambrisko 		    req_desc_lo);
2924b518670cSKashyap D Desai 	else
2925b518670cSKashyap D Desai 		mrsas_write_64bit_req_desc(sc, req_desc_lo, req_desc_hi);
2926665484d8SDoug Ambrisko }
2927665484d8SDoug Ambrisko 
29288e727371SKashyap D Desai /*
29298e727371SKashyap D Desai  * mrsas_transition_to_ready:  Move FW to Ready state input:
29308e727371SKashyap D Desai  * Adapter instance soft state
2931665484d8SDoug Ambrisko  *
29328e727371SKashyap D Desai  * During the initialization, FW passes can potentially be in any one of several
29338e727371SKashyap D Desai  * possible states. If the FW in operational, waiting-for-handshake states,
29348e727371SKashyap D Desai  * driver must take steps to bring it to ready state. Otherwise, it has to
29358e727371SKashyap D Desai  * wait for the ready state.
2936665484d8SDoug Ambrisko  */
29378e727371SKashyap D Desai int
29388e727371SKashyap D Desai mrsas_transition_to_ready(struct mrsas_softc *sc, int ocr)
2939665484d8SDoug Ambrisko {
2940665484d8SDoug Ambrisko 	int i;
2941665484d8SDoug Ambrisko 	u_int8_t max_wait;
2942665484d8SDoug Ambrisko 	u_int32_t val, fw_state;
2943665484d8SDoug Ambrisko 	u_int32_t cur_state;
2944665484d8SDoug Ambrisko 	u_int32_t abs_state, curr_abs_state;
2945665484d8SDoug Ambrisko 
2946e315cf4dSKashyap D Desai 	val = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad));
2947665484d8SDoug Ambrisko 	fw_state = val & MFI_STATE_MASK;
2948665484d8SDoug Ambrisko 	max_wait = MRSAS_RESET_WAIT_TIME;
2949665484d8SDoug Ambrisko 
2950665484d8SDoug Ambrisko 	if (fw_state != MFI_STATE_READY)
2951665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Waiting for FW to come to ready state\n");
2952665484d8SDoug Ambrisko 
2953665484d8SDoug Ambrisko 	while (fw_state != MFI_STATE_READY) {
2954e315cf4dSKashyap D Desai 		abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, outbound_scratch_pad));
2955665484d8SDoug Ambrisko 		switch (fw_state) {
2956665484d8SDoug Ambrisko 		case MFI_STATE_FAULT:
2957665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "FW is in FAULT state!!\n");
2958665484d8SDoug Ambrisko 			if (ocr) {
2959665484d8SDoug Ambrisko 				cur_state = MFI_STATE_FAULT;
2960665484d8SDoug Ambrisko 				break;
29618e727371SKashyap D Desai 			} else
2962665484d8SDoug Ambrisko 				return -ENODEV;
2963665484d8SDoug Ambrisko 		case MFI_STATE_WAIT_HANDSHAKE:
2964665484d8SDoug Ambrisko 			/* Set the CLR bit in inbound doorbell */
2965665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell),
2966665484d8SDoug Ambrisko 			    MFI_INIT_CLEAR_HANDSHAKE | MFI_INIT_HOTPLUG);
2967665484d8SDoug Ambrisko 			cur_state = MFI_STATE_WAIT_HANDSHAKE;
2968665484d8SDoug Ambrisko 			break;
2969665484d8SDoug Ambrisko 		case MFI_STATE_BOOT_MESSAGE_PENDING:
2970665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell),
2971665484d8SDoug Ambrisko 			    MFI_INIT_HOTPLUG);
2972665484d8SDoug Ambrisko 			cur_state = MFI_STATE_BOOT_MESSAGE_PENDING;
2973665484d8SDoug Ambrisko 			break;
2974665484d8SDoug Ambrisko 		case MFI_STATE_OPERATIONAL:
29758e727371SKashyap D Desai 			/*
29768e727371SKashyap D Desai 			 * Bring it to READY state; assuming max wait 10
29778e727371SKashyap D Desai 			 * secs
29788e727371SKashyap D Desai 			 */
2979665484d8SDoug Ambrisko 			mrsas_disable_intr(sc);
2980665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell), MFI_RESET_FLAGS);
2981665484d8SDoug Ambrisko 			for (i = 0; i < max_wait * 1000; i++) {
2982e315cf4dSKashyap D Desai 				if (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set, doorbell)) & 1)
2983665484d8SDoug Ambrisko 					DELAY(1000);
2984665484d8SDoug Ambrisko 				else
2985665484d8SDoug Ambrisko 					break;
2986665484d8SDoug Ambrisko 			}
2987665484d8SDoug Ambrisko 			cur_state = MFI_STATE_OPERATIONAL;
2988665484d8SDoug Ambrisko 			break;
2989665484d8SDoug Ambrisko 		case MFI_STATE_UNDEFINED:
29908e727371SKashyap D Desai 			/*
29918e727371SKashyap D Desai 			 * This state should not last for more than 2
29928e727371SKashyap D Desai 			 * seconds
29938e727371SKashyap D Desai 			 */
2994665484d8SDoug Ambrisko 			cur_state = MFI_STATE_UNDEFINED;
2995665484d8SDoug Ambrisko 			break;
2996665484d8SDoug Ambrisko 		case MFI_STATE_BB_INIT:
2997665484d8SDoug Ambrisko 			cur_state = MFI_STATE_BB_INIT;
2998665484d8SDoug Ambrisko 			break;
2999665484d8SDoug Ambrisko 		case MFI_STATE_FW_INIT:
3000665484d8SDoug Ambrisko 			cur_state = MFI_STATE_FW_INIT;
3001665484d8SDoug Ambrisko 			break;
3002665484d8SDoug Ambrisko 		case MFI_STATE_FW_INIT_2:
3003665484d8SDoug Ambrisko 			cur_state = MFI_STATE_FW_INIT_2;
3004665484d8SDoug Ambrisko 			break;
3005665484d8SDoug Ambrisko 		case MFI_STATE_DEVICE_SCAN:
3006665484d8SDoug Ambrisko 			cur_state = MFI_STATE_DEVICE_SCAN;
3007665484d8SDoug Ambrisko 			break;
3008665484d8SDoug Ambrisko 		case MFI_STATE_FLUSH_CACHE:
3009665484d8SDoug Ambrisko 			cur_state = MFI_STATE_FLUSH_CACHE;
3010665484d8SDoug Ambrisko 			break;
3011665484d8SDoug Ambrisko 		default:
3012665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "Unknown state 0x%x\n", fw_state);
3013665484d8SDoug Ambrisko 			return -ENODEV;
3014665484d8SDoug Ambrisko 		}
3015665484d8SDoug Ambrisko 
3016665484d8SDoug Ambrisko 		/*
3017665484d8SDoug Ambrisko 		 * The cur_state should not last for more than max_wait secs
3018665484d8SDoug Ambrisko 		 */
3019665484d8SDoug Ambrisko 		for (i = 0; i < (max_wait * 1000); i++) {
3020e315cf4dSKashyap D Desai 			fw_state = (mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3021665484d8SDoug Ambrisko 			    outbound_scratch_pad)) & MFI_STATE_MASK);
3022e315cf4dSKashyap D Desai 			curr_abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3023665484d8SDoug Ambrisko 			    outbound_scratch_pad));
3024665484d8SDoug Ambrisko 			if (abs_state == curr_abs_state)
3025665484d8SDoug Ambrisko 				DELAY(1000);
3026665484d8SDoug Ambrisko 			else
3027665484d8SDoug Ambrisko 				break;
3028665484d8SDoug Ambrisko 		}
3029665484d8SDoug Ambrisko 
3030665484d8SDoug Ambrisko 		/*
3031665484d8SDoug Ambrisko 		 * Return error if fw_state hasn't changed after max_wait
3032665484d8SDoug Ambrisko 		 */
3033665484d8SDoug Ambrisko 		if (curr_abs_state == abs_state) {
3034665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "FW state [%d] hasn't changed "
3035665484d8SDoug Ambrisko 			    "in %d secs\n", fw_state, max_wait);
3036665484d8SDoug Ambrisko 			return -ENODEV;
3037665484d8SDoug Ambrisko 		}
3038665484d8SDoug Ambrisko 	}
3039665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_OCR, "FW now in Ready state\n");
3040665484d8SDoug Ambrisko 	return 0;
3041665484d8SDoug Ambrisko }
3042665484d8SDoug Ambrisko 
30438e727371SKashyap D Desai /*
3044665484d8SDoug Ambrisko  * mrsas_get_mfi_cmd:	Get a cmd from free command pool
3045665484d8SDoug Ambrisko  * input:				Adapter soft state
3046665484d8SDoug Ambrisko  *
3047665484d8SDoug Ambrisko  * This function removes an MFI command from the command list.
3048665484d8SDoug Ambrisko  */
30498e727371SKashyap D Desai struct mrsas_mfi_cmd *
30508e727371SKashyap D Desai mrsas_get_mfi_cmd(struct mrsas_softc *sc)
3051665484d8SDoug Ambrisko {
3052665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd = NULL;
3053665484d8SDoug Ambrisko 
3054665484d8SDoug Ambrisko 	mtx_lock(&sc->mfi_cmd_pool_lock);
3055665484d8SDoug Ambrisko 	if (!TAILQ_EMPTY(&sc->mrsas_mfi_cmd_list_head)) {
3056665484d8SDoug Ambrisko 		cmd = TAILQ_FIRST(&sc->mrsas_mfi_cmd_list_head);
3057665484d8SDoug Ambrisko 		TAILQ_REMOVE(&sc->mrsas_mfi_cmd_list_head, cmd, next);
3058665484d8SDoug Ambrisko 	}
3059665484d8SDoug Ambrisko 	mtx_unlock(&sc->mfi_cmd_pool_lock);
3060665484d8SDoug Ambrisko 
3061665484d8SDoug Ambrisko 	return cmd;
3062665484d8SDoug Ambrisko }
3063665484d8SDoug Ambrisko 
30648e727371SKashyap D Desai /*
30658e727371SKashyap D Desai  * mrsas_ocr_thread:	Thread to handle OCR/Kill Adapter.
3066665484d8SDoug Ambrisko  * input:				Adapter Context.
3067665484d8SDoug Ambrisko  *
30688e727371SKashyap D Desai  * This function will check FW status register and flag do_timeout_reset flag.
30698e727371SKashyap D Desai  * It will do OCR/Kill adapter if FW is in fault state or IO timed out has
30708e727371SKashyap D Desai  * trigger reset.
3071665484d8SDoug Ambrisko  */
3072665484d8SDoug Ambrisko static void
3073665484d8SDoug Ambrisko mrsas_ocr_thread(void *arg)
3074665484d8SDoug Ambrisko {
3075665484d8SDoug Ambrisko 	struct mrsas_softc *sc;
3076665484d8SDoug Ambrisko 	u_int32_t fw_status, fw_state;
30778bb601acSKashyap D Desai 	u_int8_t tm_target_reset_failed = 0;
3078665484d8SDoug Ambrisko 
3079665484d8SDoug Ambrisko 	sc = (struct mrsas_softc *)arg;
3080665484d8SDoug Ambrisko 
3081665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_TRACE, "%s\n", __func__);
3082665484d8SDoug Ambrisko 
3083665484d8SDoug Ambrisko 	sc->ocr_thread_active = 1;
3084665484d8SDoug Ambrisko 	mtx_lock(&sc->sim_lock);
3085665484d8SDoug Ambrisko 	for (;;) {
3086665484d8SDoug Ambrisko 		/* Sleep for 1 second and check the queue status */
3087665484d8SDoug Ambrisko 		msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO,
3088665484d8SDoug Ambrisko 		    "mrsas_ocr", sc->mrsas_fw_fault_check_delay * hz);
3089f0c7594bSKashyap D Desai 		if (sc->remove_in_progress ||
3090f0c7594bSKashyap D Desai 		    sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) {
3091665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR,
3092f0c7594bSKashyap D Desai 			    "Exit due to %s from %s\n",
3093f0c7594bSKashyap D Desai 			    sc->remove_in_progress ? "Shutdown" :
3094f0c7594bSKashyap D Desai 			    "Hardware critical error", __func__);
3095665484d8SDoug Ambrisko 			break;
3096665484d8SDoug Ambrisko 		}
3097e315cf4dSKashyap D Desai 		fw_status = mrsas_read_reg_with_retries(sc,
3098665484d8SDoug Ambrisko 		    offsetof(mrsas_reg_set, outbound_scratch_pad));
3099665484d8SDoug Ambrisko 		fw_state = fw_status & MFI_STATE_MASK;
31008bb601acSKashyap D Desai 		if (fw_state == MFI_STATE_FAULT || sc->do_timedout_reset ||
31018bb601acSKashyap D Desai 			mrsas_atomic_read(&sc->target_reset_outstanding)) {
31028bb601acSKashyap D Desai 
31038bb601acSKashyap D Desai 			/* First, freeze further IOs to come to the SIM */
31048bb601acSKashyap D Desai 			mrsas_xpt_freeze(sc);
31058bb601acSKashyap D Desai 
31068bb601acSKashyap D Desai 			/* If this is an IO timeout then go for target reset */
31078bb601acSKashyap D Desai 			if (mrsas_atomic_read(&sc->target_reset_outstanding)) {
31088bb601acSKashyap D Desai 				device_printf(sc->mrsas_dev, "Initiating Target RESET "
31098bb601acSKashyap D Desai 				    "because of SCSI IO timeout!\n");
31108bb601acSKashyap D Desai 
31118bb601acSKashyap D Desai 				/* Let the remaining IOs to complete */
31128bb601acSKashyap D Desai 				msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO,
31138bb601acSKashyap D Desai 				      "mrsas_reset_targets", 5 * hz);
31148bb601acSKashyap D Desai 
31158bb601acSKashyap D Desai 				/* Try to reset the target device */
31168bb601acSKashyap D Desai 				if (mrsas_reset_targets(sc) == FAIL)
31178bb601acSKashyap D Desai 					tm_target_reset_failed = 1;
31188bb601acSKashyap D Desai 			}
31198bb601acSKashyap D Desai 
31208bb601acSKashyap D Desai 			/* If this is a DCMD timeout or FW fault,
31218bb601acSKashyap D Desai 			 * then go for controller reset
31228bb601acSKashyap D Desai 			 */
31238bb601acSKashyap D Desai 			if (fw_state == MFI_STATE_FAULT || tm_target_reset_failed ||
31248bb601acSKashyap D Desai 			    (sc->do_timedout_reset == MFI_DCMD_TIMEOUT_OCR)) {
31258bb601acSKashyap D Desai 				if (tm_target_reset_failed)
31268bb601acSKashyap D Desai 					device_printf(sc->mrsas_dev, "Initiaiting OCR because of "
31278bb601acSKashyap D Desai 					    "TM FAILURE!\n");
31288bb601acSKashyap D Desai 				else
31298bb601acSKashyap D Desai 					device_printf(sc->mrsas_dev, "Initiaiting OCR "
31308bb601acSKashyap D Desai 						"because of %s!\n", sc->do_timedout_reset ?
31318bb601acSKashyap D Desai 						"DCMD IO Timeout" : "FW fault");
31328bb601acSKashyap D Desai 
3133665484d8SDoug Ambrisko 				mtx_lock_spin(&sc->ioctl_lock);
3134665484d8SDoug Ambrisko 				sc->reset_in_progress = 1;
3135665484d8SDoug Ambrisko 				mtx_unlock_spin(&sc->ioctl_lock);
31368bb601acSKashyap D Desai 				sc->reset_count++;
31378bb601acSKashyap D Desai 
313885c0a961SKashyap D Desai 				/*
313985c0a961SKashyap D Desai 				 * Wait for the AEN task to be completed if it is running.
314085c0a961SKashyap D Desai 				 */
314185c0a961SKashyap D Desai 				mtx_unlock(&sc->sim_lock);
314285c0a961SKashyap D Desai 				taskqueue_drain(sc->ev_tq, &sc->ev_task);
314385c0a961SKashyap D Desai 				mtx_lock(&sc->sim_lock);
314485c0a961SKashyap D Desai 
314585c0a961SKashyap D Desai 				taskqueue_block(sc->ev_tq);
31468bb601acSKashyap D Desai 				/* Try to reset the controller */
3147f0c7594bSKashyap D Desai 				mrsas_reset_ctrl(sc, sc->do_timedout_reset);
31488bb601acSKashyap D Desai 
3149665484d8SDoug Ambrisko 				sc->do_timedout_reset = 0;
31508bb601acSKashyap D Desai 				sc->reset_in_progress = 0;
31518bb601acSKashyap D Desai 				tm_target_reset_failed = 0;
31528bb601acSKashyap D Desai 				mrsas_atomic_set(&sc->target_reset_outstanding, 0);
31538bb601acSKashyap D Desai 				memset(sc->target_reset_pool, 0,
31548bb601acSKashyap D Desai 				    sizeof(sc->target_reset_pool));
315585c0a961SKashyap D Desai 				taskqueue_unblock(sc->ev_tq);
31568bb601acSKashyap D Desai 			}
31578bb601acSKashyap D Desai 
31588bb601acSKashyap D Desai 			/* Now allow IOs to come to the SIM */
31598bb601acSKashyap D Desai 			 mrsas_xpt_release(sc);
3160665484d8SDoug Ambrisko 		}
3161665484d8SDoug Ambrisko 	}
3162665484d8SDoug Ambrisko 	mtx_unlock(&sc->sim_lock);
3163665484d8SDoug Ambrisko 	sc->ocr_thread_active = 0;
3164665484d8SDoug Ambrisko 	mrsas_kproc_exit(0);
3165665484d8SDoug Ambrisko }
3166665484d8SDoug Ambrisko 
31678e727371SKashyap D Desai /*
31688e727371SKashyap D Desai  * mrsas_reset_reply_desc:	Reset Reply descriptor as part of OCR.
3169665484d8SDoug Ambrisko  * input:					Adapter Context.
3170665484d8SDoug Ambrisko  *
31718e727371SKashyap D Desai  * This function will clear reply descriptor so that post OCR driver and FW will
31728e727371SKashyap D Desai  * lost old history.
3173665484d8SDoug Ambrisko  */
31748e727371SKashyap D Desai void
31758e727371SKashyap D Desai mrsas_reset_reply_desc(struct mrsas_softc *sc)
3176665484d8SDoug Ambrisko {
3177d18d1b47SKashyap D Desai 	int i, count;
3178665484d8SDoug Ambrisko 	pMpi2ReplyDescriptorsUnion_t reply_desc;
3179665484d8SDoug Ambrisko 
3180d18d1b47SKashyap D Desai 	count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
3181d18d1b47SKashyap D Desai 	for (i = 0; i < count; i++)
3182d18d1b47SKashyap D Desai 		sc->last_reply_idx[i] = 0;
3183d18d1b47SKashyap D Desai 
3184665484d8SDoug Ambrisko 	reply_desc = sc->reply_desc_mem;
3185665484d8SDoug Ambrisko 	for (i = 0; i < sc->reply_q_depth; i++, reply_desc++) {
3186665484d8SDoug Ambrisko 		reply_desc->Words = MRSAS_ULONG_MAX;
3187665484d8SDoug Ambrisko 	}
3188665484d8SDoug Ambrisko }
3189665484d8SDoug Ambrisko 
31908e727371SKashyap D Desai /*
31918e727371SKashyap D Desai  * mrsas_reset_ctrl:	Core function to OCR/Kill adapter.
3192665484d8SDoug Ambrisko  * input:				Adapter Context.
3193665484d8SDoug Ambrisko  *
31948e727371SKashyap D Desai  * This function will run from thread context so that it can sleep. 1. Do not
31958e727371SKashyap D Desai  * handle OCR if FW is in HW critical error. 2. Wait for outstanding command
31968e727371SKashyap D Desai  * to complete for 180 seconds. 3. If #2 does not find any outstanding
31978e727371SKashyap D Desai  * command Controller is in working state, so skip OCR. Otherwise, do
31988e727371SKashyap D Desai  * OCR/kill Adapter based on flag disableOnlineCtrlReset. 4. Start of the
31998e727371SKashyap D Desai  * OCR, return all SCSI command back to CAM layer which has ccb_ptr. 5. Post
3200453130d9SPedro F. Giffuni  * OCR, Re-fire Management command and move Controller to Operation state.
3201665484d8SDoug Ambrisko  */
32028e727371SKashyap D Desai int
3203f0c7594bSKashyap D Desai mrsas_reset_ctrl(struct mrsas_softc *sc, u_int8_t reset_reason)
3204665484d8SDoug Ambrisko {
3205665484d8SDoug Ambrisko 	int retval = SUCCESS, i, j, retry = 0;
3206665484d8SDoug Ambrisko 	u_int32_t host_diag, abs_state, status_reg, reset_adapter;
3207665484d8SDoug Ambrisko 	union ccb *ccb;
3208665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *mfi_cmd;
3209665484d8SDoug Ambrisko 	struct mrsas_mpt_cmd *mpt_cmd;
3210f0c7594bSKashyap D Desai 	union mrsas_evt_class_locale class_locale;
32112d53b485SKashyap D Desai 	MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc;
3212665484d8SDoug Ambrisko 
3213665484d8SDoug Ambrisko 	if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR) {
3214665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev,
3215665484d8SDoug Ambrisko 		    "mrsas: Hardware critical error, returning FAIL.\n");
3216665484d8SDoug Ambrisko 		return FAIL;
3217665484d8SDoug Ambrisko 	}
3218f5fb2237SKashyap D Desai 	mrsas_set_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags);
3219665484d8SDoug Ambrisko 	sc->adprecovery = MRSAS_ADPRESET_SM_INFAULT;
3220665484d8SDoug Ambrisko 	mrsas_disable_intr(sc);
3221f0c7594bSKashyap D Desai 	msleep(&sc->ocr_chan, &sc->sim_lock, PRIBIO, "mrsas_ocr",
3222f0c7594bSKashyap D Desai 	    sc->mrsas_fw_fault_check_delay * hz);
3223665484d8SDoug Ambrisko 
3224665484d8SDoug Ambrisko 	/* First try waiting for commands to complete */
3225f0c7594bSKashyap D Desai 	if (mrsas_wait_for_outstanding(sc, reset_reason)) {
3226665484d8SDoug Ambrisko 		mrsas_dprint(sc, MRSAS_OCR,
3227665484d8SDoug Ambrisko 		    "resetting adapter from %s.\n",
3228665484d8SDoug Ambrisko 		    __func__);
3229665484d8SDoug Ambrisko 		/* Now return commands back to the CAM layer */
32305b2490f8SKashyap D Desai 		mtx_unlock(&sc->sim_lock);
3231665484d8SDoug Ambrisko 		for (i = 0; i < sc->max_fw_cmds; i++) {
3232665484d8SDoug Ambrisko 			mpt_cmd = sc->mpt_cmd_list[i];
32332a1d3bcdSKashyap D Desai 
32342a1d3bcdSKashyap D Desai 			if (mpt_cmd->peer_cmd) {
32352a1d3bcdSKashyap D Desai 				mrsas_dprint(sc, MRSAS_OCR,
32362a1d3bcdSKashyap D Desai 				    "R1 FP command [%d] - (mpt_cmd) %p, (peer_cmd) %p\n",
32372a1d3bcdSKashyap D Desai 				    i, mpt_cmd, mpt_cmd->peer_cmd);
32382a1d3bcdSKashyap D Desai 			}
32392a1d3bcdSKashyap D Desai 
3240665484d8SDoug Ambrisko 			if (mpt_cmd->ccb_ptr) {
32412a1d3bcdSKashyap D Desai 				if (mpt_cmd->callout_owner) {
3242665484d8SDoug Ambrisko 					ccb = (union ccb *)(mpt_cmd->ccb_ptr);
3243665484d8SDoug Ambrisko 					ccb->ccb_h.status = CAM_SCSI_BUS_RESET;
3244665484d8SDoug Ambrisko 					mrsas_cmd_done(sc, mpt_cmd);
32452a1d3bcdSKashyap D Desai 				} else {
32462a1d3bcdSKashyap D Desai 					mpt_cmd->ccb_ptr = NULL;
32472a1d3bcdSKashyap D Desai 					mrsas_release_mpt_cmd(mpt_cmd);
3248665484d8SDoug Ambrisko 				}
3249665484d8SDoug Ambrisko 			}
32502a1d3bcdSKashyap D Desai 		}
32512a1d3bcdSKashyap D Desai 
32522a1d3bcdSKashyap D Desai 		mrsas_atomic_set(&sc->fw_outstanding, 0);
32532a1d3bcdSKashyap D Desai 
32545b2490f8SKashyap D Desai 		mtx_lock(&sc->sim_lock);
3255665484d8SDoug Ambrisko 
3256e315cf4dSKashyap D Desai 		status_reg = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3257665484d8SDoug Ambrisko 		    outbound_scratch_pad));
3258665484d8SDoug Ambrisko 		abs_state = status_reg & MFI_STATE_MASK;
3259665484d8SDoug Ambrisko 		reset_adapter = status_reg & MFI_RESET_ADAPTER;
3260665484d8SDoug Ambrisko 		if (sc->disableOnlineCtrlReset ||
3261665484d8SDoug Ambrisko 		    (abs_state == MFI_STATE_FAULT && !reset_adapter)) {
3262665484d8SDoug Ambrisko 			/* Reset not supported, kill adapter */
3263665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR, "Reset not supported, killing adapter.\n");
3264665484d8SDoug Ambrisko 			mrsas_kill_hba(sc);
3265665484d8SDoug Ambrisko 			retval = FAIL;
3266665484d8SDoug Ambrisko 			goto out;
3267665484d8SDoug Ambrisko 		}
3268665484d8SDoug Ambrisko 		/* Now try to reset the chip */
3269665484d8SDoug Ambrisko 		for (i = 0; i < MRSAS_FUSION_MAX_RESET_TRIES; i++) {
3270665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3271665484d8SDoug Ambrisko 			    MPI2_WRSEQ_FLUSH_KEY_VALUE);
3272665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3273665484d8SDoug Ambrisko 			    MPI2_WRSEQ_1ST_KEY_VALUE);
3274665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3275665484d8SDoug Ambrisko 			    MPI2_WRSEQ_2ND_KEY_VALUE);
3276665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3277665484d8SDoug Ambrisko 			    MPI2_WRSEQ_3RD_KEY_VALUE);
3278665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3279665484d8SDoug Ambrisko 			    MPI2_WRSEQ_4TH_KEY_VALUE);
3280665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3281665484d8SDoug Ambrisko 			    MPI2_WRSEQ_5TH_KEY_VALUE);
3282665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_seq_offset),
3283665484d8SDoug Ambrisko 			    MPI2_WRSEQ_6TH_KEY_VALUE);
3284665484d8SDoug Ambrisko 
3285665484d8SDoug Ambrisko 			/* Check that the diag write enable (DRWE) bit is on */
3286e315cf4dSKashyap D Desai 			host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3287665484d8SDoug Ambrisko 			    fusion_host_diag));
3288665484d8SDoug Ambrisko 			retry = 0;
3289665484d8SDoug Ambrisko 			while (!(host_diag & HOST_DIAG_WRITE_ENABLE)) {
3290665484d8SDoug Ambrisko 				DELAY(100 * 1000);
3291e315cf4dSKashyap D Desai 				host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3292665484d8SDoug Ambrisko 				    fusion_host_diag));
3293665484d8SDoug Ambrisko 				if (retry++ == 100) {
3294665484d8SDoug Ambrisko 					mrsas_dprint(sc, MRSAS_OCR,
3295665484d8SDoug Ambrisko 					    "Host diag unlock failed!\n");
3296665484d8SDoug Ambrisko 					break;
3297665484d8SDoug Ambrisko 				}
3298665484d8SDoug Ambrisko 			}
3299665484d8SDoug Ambrisko 			if (!(host_diag & HOST_DIAG_WRITE_ENABLE))
3300665484d8SDoug Ambrisko 				continue;
3301665484d8SDoug Ambrisko 
3302665484d8SDoug Ambrisko 			/* Send chip reset command */
3303665484d8SDoug Ambrisko 			mrsas_write_reg(sc, offsetof(mrsas_reg_set, fusion_host_diag),
3304665484d8SDoug Ambrisko 			    host_diag | HOST_DIAG_RESET_ADAPTER);
3305665484d8SDoug Ambrisko 			DELAY(3000 * 1000);
3306665484d8SDoug Ambrisko 
3307665484d8SDoug Ambrisko 			/* Make sure reset adapter bit is cleared */
3308e315cf4dSKashyap D Desai 			host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3309665484d8SDoug Ambrisko 			    fusion_host_diag));
3310665484d8SDoug Ambrisko 			retry = 0;
3311665484d8SDoug Ambrisko 			while (host_diag & HOST_DIAG_RESET_ADAPTER) {
3312665484d8SDoug Ambrisko 				DELAY(100 * 1000);
3313e315cf4dSKashyap D Desai 				host_diag = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3314665484d8SDoug Ambrisko 				    fusion_host_diag));
3315665484d8SDoug Ambrisko 				if (retry++ == 1000) {
3316665484d8SDoug Ambrisko 					mrsas_dprint(sc, MRSAS_OCR,
3317665484d8SDoug Ambrisko 					    "Diag reset adapter never cleared!\n");
3318665484d8SDoug Ambrisko 					break;
3319665484d8SDoug Ambrisko 				}
3320665484d8SDoug Ambrisko 			}
3321665484d8SDoug Ambrisko 			if (host_diag & HOST_DIAG_RESET_ADAPTER)
3322665484d8SDoug Ambrisko 				continue;
3323665484d8SDoug Ambrisko 
3324e315cf4dSKashyap D Desai 			abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3325665484d8SDoug Ambrisko 			    outbound_scratch_pad)) & MFI_STATE_MASK;
3326665484d8SDoug Ambrisko 			retry = 0;
3327665484d8SDoug Ambrisko 
3328665484d8SDoug Ambrisko 			while ((abs_state <= MFI_STATE_FW_INIT) && (retry++ < 1000)) {
3329665484d8SDoug Ambrisko 				DELAY(100 * 1000);
3330e315cf4dSKashyap D Desai 				abs_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3331665484d8SDoug Ambrisko 				    outbound_scratch_pad)) & MFI_STATE_MASK;
3332665484d8SDoug Ambrisko 			}
3333665484d8SDoug Ambrisko 			if (abs_state <= MFI_STATE_FW_INIT) {
3334665484d8SDoug Ambrisko 				mrsas_dprint(sc, MRSAS_OCR, "firmware state < MFI_STATE_FW_INIT,"
3335665484d8SDoug Ambrisko 				    " state = 0x%x\n", abs_state);
3336665484d8SDoug Ambrisko 				continue;
3337665484d8SDoug Ambrisko 			}
3338665484d8SDoug Ambrisko 			/* Wait for FW to become ready */
3339665484d8SDoug Ambrisko 			if (mrsas_transition_to_ready(sc, 1)) {
3340665484d8SDoug Ambrisko 				mrsas_dprint(sc, MRSAS_OCR,
3341665484d8SDoug Ambrisko 				    "mrsas: Failed to transition controller to ready.\n");
3342665484d8SDoug Ambrisko 				continue;
3343665484d8SDoug Ambrisko 			}
3344665484d8SDoug Ambrisko 			mrsas_reset_reply_desc(sc);
3345665484d8SDoug Ambrisko 			if (mrsas_ioc_init(sc)) {
3346665484d8SDoug Ambrisko 				mrsas_dprint(sc, MRSAS_OCR, "mrsas_ioc_init() failed!\n");
3347665484d8SDoug Ambrisko 				continue;
3348665484d8SDoug Ambrisko 			}
3349665484d8SDoug Ambrisko 			for (j = 0; j < sc->max_fw_cmds; j++) {
3350665484d8SDoug Ambrisko 				mpt_cmd = sc->mpt_cmd_list[j];
3351665484d8SDoug Ambrisko 				if (mpt_cmd->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) {
3352665484d8SDoug Ambrisko 					mfi_cmd = sc->mfi_cmd_list[mpt_cmd->sync_cmd_idx];
33532d53b485SKashyap D Desai 					/* If not an IOCTL then release the command else re-fire */
33542d53b485SKashyap D Desai 					if (!mfi_cmd->sync_cmd) {
3355665484d8SDoug Ambrisko 						mrsas_release_mfi_cmd(mfi_cmd);
33562d53b485SKashyap D Desai 					} else {
33572d53b485SKashyap D Desai 						req_desc = mrsas_get_request_desc(sc,
33582d53b485SKashyap D Desai 						    mfi_cmd->cmd_id.context.smid - 1);
33592d53b485SKashyap D Desai 						mrsas_dprint(sc, MRSAS_OCR,
33602d53b485SKashyap D Desai 						    "Re-fire command DCMD opcode 0x%x index %d\n ",
33612d53b485SKashyap D Desai 						    mfi_cmd->frame->dcmd.opcode, j);
33622d53b485SKashyap D Desai 						if (!req_desc)
33632d53b485SKashyap D Desai 							device_printf(sc->mrsas_dev,
33642d53b485SKashyap D Desai 							    "Cannot build MPT cmd.\n");
33652d53b485SKashyap D Desai 						else
33662d53b485SKashyap D Desai 							mrsas_fire_cmd(sc, req_desc->addr.u.low,
33672d53b485SKashyap D Desai 							    req_desc->addr.u.high);
33682d53b485SKashyap D Desai 					}
3369665484d8SDoug Ambrisko 				}
3370665484d8SDoug Ambrisko 			}
3371f0c7594bSKashyap D Desai 
3372665484d8SDoug Ambrisko 			/* Reset load balance info */
3373665484d8SDoug Ambrisko 			memset(sc->load_balance_info, 0,
33744799d485SKashyap D Desai 			    sizeof(LD_LOAD_BALANCE_INFO) * MAX_LOGICAL_DRIVES_EXT);
3375665484d8SDoug Ambrisko 
3376af51c29fSKashyap D Desai 			if (mrsas_get_ctrl_info(sc)) {
3377af51c29fSKashyap D Desai 				mrsas_kill_hba(sc);
33782f863eb8SKashyap D Desai 				retval = FAIL;
33792f863eb8SKashyap D Desai 				goto out;
3380af51c29fSKashyap D Desai 			}
3381665484d8SDoug Ambrisko 			if (!mrsas_get_map_info(sc))
3382665484d8SDoug Ambrisko 				mrsas_sync_map_info(sc);
3383665484d8SDoug Ambrisko 
3384a688fcd0SKashyap D Desai 			megasas_setup_jbod_map(sc);
3385a688fcd0SKashyap D Desai 
33862909aab4SKashyap D Desai 			if ((sc->is_ventura || sc->is_aero) && sc->streamDetectByLD) {
3387821df4b9SKashyap D Desai 				for (j = 0; j < MAX_LOGICAL_DRIVES_EXT; ++j) {
3388821df4b9SKashyap D Desai 					memset(sc->streamDetectByLD[i], 0, sizeof(LD_STREAM_DETECT));
3389821df4b9SKashyap D Desai 					sc->streamDetectByLD[i]->mruBitMap = MR_STREAM_BITMAP;
3390821df4b9SKashyap D Desai 				}
3391821df4b9SKashyap D Desai 			}
3392821df4b9SKashyap D Desai 
33932f863eb8SKashyap D Desai 			mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags);
33942f863eb8SKashyap D Desai 			mrsas_enable_intr(sc);
33952f863eb8SKashyap D Desai 			sc->adprecovery = MRSAS_HBA_OPERATIONAL;
33962f863eb8SKashyap D Desai 
3397f0c7594bSKashyap D Desai 			/* Register AEN with FW for last sequence number */
3398f0c7594bSKashyap D Desai 			class_locale.members.reserved = 0;
3399f0c7594bSKashyap D Desai 			class_locale.members.locale = MR_EVT_LOCALE_ALL;
3400f0c7594bSKashyap D Desai 			class_locale.members.class = MR_EVT_CLASS_DEBUG;
3401f0c7594bSKashyap D Desai 
34022d53b485SKashyap D Desai 			mtx_unlock(&sc->sim_lock);
3403f0c7594bSKashyap D Desai 			if (mrsas_register_aen(sc, sc->last_seq_num,
3404f0c7594bSKashyap D Desai 			    class_locale.word)) {
3405f0c7594bSKashyap D Desai 				device_printf(sc->mrsas_dev,
3406f0c7594bSKashyap D Desai 				    "ERROR: AEN registration FAILED from OCR !!! "
3407f0c7594bSKashyap D Desai 				    "Further events from the controller cannot be notified."
3408f0c7594bSKashyap D Desai 				    "Either there is some problem in the controller"
3409f0c7594bSKashyap D Desai 				    "or the controller does not support AEN.\n"
3410f0c7594bSKashyap D Desai 				    "Please contact to the SUPPORT TEAM if the problem persists\n");
3411f0c7594bSKashyap D Desai 			}
34122d53b485SKashyap D Desai 			mtx_lock(&sc->sim_lock);
34132d53b485SKashyap D Desai 
3414665484d8SDoug Ambrisko 			/* Adapter reset completed successfully */
3415665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "Reset successful\n");
3416665484d8SDoug Ambrisko 			retval = SUCCESS;
3417665484d8SDoug Ambrisko 			goto out;
3418665484d8SDoug Ambrisko 		}
3419665484d8SDoug Ambrisko 		/* Reset failed, kill the adapter */
3420665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Reset failed, killing adapter.\n");
3421665484d8SDoug Ambrisko 		mrsas_kill_hba(sc);
3422665484d8SDoug Ambrisko 		retval = FAIL;
3423665484d8SDoug Ambrisko 	} else {
3424f5fb2237SKashyap D Desai 		mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags);
3425665484d8SDoug Ambrisko 		mrsas_enable_intr(sc);
3426665484d8SDoug Ambrisko 		sc->adprecovery = MRSAS_HBA_OPERATIONAL;
3427665484d8SDoug Ambrisko 	}
3428665484d8SDoug Ambrisko out:
3429f5fb2237SKashyap D Desai 	mrsas_clear_bit(MRSAS_FUSION_IN_RESET, &sc->reset_flags);
3430665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_OCR,
3431665484d8SDoug Ambrisko 	    "Reset Exit with %d.\n", retval);
3432665484d8SDoug Ambrisko 	return retval;
3433665484d8SDoug Ambrisko }
3434665484d8SDoug Ambrisko 
34358e727371SKashyap D Desai /*
34368e727371SKashyap D Desai  * mrsas_kill_hba:	Kill HBA when OCR is not supported
3437665484d8SDoug Ambrisko  * input:			Adapter Context.
3438665484d8SDoug Ambrisko  *
3439665484d8SDoug Ambrisko  * This function will kill HBA when OCR is not supported.
3440665484d8SDoug Ambrisko  */
34418e727371SKashyap D Desai void
34428e727371SKashyap D Desai mrsas_kill_hba(struct mrsas_softc *sc)
3443665484d8SDoug Ambrisko {
3444daeed973SKashyap D Desai 	sc->adprecovery = MRSAS_HW_CRITICAL_ERROR;
3445f0c7594bSKashyap D Desai 	DELAY(1000 * 1000);
3446665484d8SDoug Ambrisko 	mrsas_dprint(sc, MRSAS_OCR, "%s\n", __func__);
3447665484d8SDoug Ambrisko 	mrsas_write_reg(sc, offsetof(mrsas_reg_set, doorbell),
3448665484d8SDoug Ambrisko 	    MFI_STOP_ADP);
3449665484d8SDoug Ambrisko 	/* Flush */
3450665484d8SDoug Ambrisko 	mrsas_read_reg(sc, offsetof(mrsas_reg_set, doorbell));
3451daeed973SKashyap D Desai 	mrsas_complete_outstanding_ioctls(sc);
3452daeed973SKashyap D Desai }
3453daeed973SKashyap D Desai 
3454daeed973SKashyap D Desai /**
3455daeed973SKashyap D Desai  * mrsas_complete_outstanding_ioctls	Complete pending IOCTLS after kill_hba
3456daeed973SKashyap D Desai  * input:			Controller softc
3457daeed973SKashyap D Desai  *
3458daeed973SKashyap D Desai  * Returns void
3459daeed973SKashyap D Desai  */
3460dbcc81dfSKashyap D Desai void
3461dbcc81dfSKashyap D Desai mrsas_complete_outstanding_ioctls(struct mrsas_softc *sc)
3462dbcc81dfSKashyap D Desai {
3463daeed973SKashyap D Desai 	int i;
3464daeed973SKashyap D Desai 	struct mrsas_mpt_cmd *cmd_mpt;
3465daeed973SKashyap D Desai 	struct mrsas_mfi_cmd *cmd_mfi;
3466daeed973SKashyap D Desai 	u_int32_t count, MSIxIndex;
3467daeed973SKashyap D Desai 
3468daeed973SKashyap D Desai 	count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
3469daeed973SKashyap D Desai 	for (i = 0; i < sc->max_fw_cmds; i++) {
3470daeed973SKashyap D Desai 		cmd_mpt = sc->mpt_cmd_list[i];
3471daeed973SKashyap D Desai 
3472daeed973SKashyap D Desai 		if (cmd_mpt->sync_cmd_idx != (u_int32_t)MRSAS_ULONG_MAX) {
3473daeed973SKashyap D Desai 			cmd_mfi = sc->mfi_cmd_list[cmd_mpt->sync_cmd_idx];
3474daeed973SKashyap D Desai 			if (cmd_mfi->sync_cmd && cmd_mfi->frame->hdr.cmd != MFI_CMD_ABORT) {
3475daeed973SKashyap D Desai 				for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++)
3476daeed973SKashyap D Desai 					mrsas_complete_mptmfi_passthru(sc, cmd_mfi,
3477503c4f8dSKashyap D Desai 					    cmd_mpt->io_request->RaidContext.raid_context.status);
3478daeed973SKashyap D Desai 			}
3479daeed973SKashyap D Desai 		}
3480daeed973SKashyap D Desai 	}
3481665484d8SDoug Ambrisko }
3482665484d8SDoug Ambrisko 
34838e727371SKashyap D Desai /*
34848e727371SKashyap D Desai  * mrsas_wait_for_outstanding:	Wait for outstanding commands
3485665484d8SDoug Ambrisko  * input:						Adapter Context.
3486665484d8SDoug Ambrisko  *
34878e727371SKashyap D Desai  * This function will wait for 180 seconds for outstanding commands to be
34888e727371SKashyap D Desai  * completed.
3489665484d8SDoug Ambrisko  */
34908e727371SKashyap D Desai int
3491f0c7594bSKashyap D Desai mrsas_wait_for_outstanding(struct mrsas_softc *sc, u_int8_t check_reason)
3492665484d8SDoug Ambrisko {
3493665484d8SDoug Ambrisko 	int i, outstanding, retval = 0;
3494d18d1b47SKashyap D Desai 	u_int32_t fw_state, count, MSIxIndex;
3495d18d1b47SKashyap D Desai 
3496665484d8SDoug Ambrisko 
3497665484d8SDoug Ambrisko 	for (i = 0; i < MRSAS_RESET_WAIT_TIME; i++) {
3498665484d8SDoug Ambrisko 		if (sc->remove_in_progress) {
3499665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR,
3500665484d8SDoug Ambrisko 			    "Driver remove or shutdown called.\n");
3501665484d8SDoug Ambrisko 			retval = 1;
3502665484d8SDoug Ambrisko 			goto out;
3503665484d8SDoug Ambrisko 		}
3504665484d8SDoug Ambrisko 		/* Check if firmware is in fault state */
3505e315cf4dSKashyap D Desai 		fw_state = mrsas_read_reg_with_retries(sc, offsetof(mrsas_reg_set,
3506665484d8SDoug Ambrisko 		    outbound_scratch_pad)) & MFI_STATE_MASK;
3507665484d8SDoug Ambrisko 		if (fw_state == MFI_STATE_FAULT) {
3508665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR,
3509665484d8SDoug Ambrisko 			    "Found FW in FAULT state, will reset adapter.\n");
3510e2e8afb1SKashyap D Desai 			count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
3511e2e8afb1SKashyap D Desai 			mtx_unlock(&sc->sim_lock);
3512e2e8afb1SKashyap D Desai 			for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++)
3513e2e8afb1SKashyap D Desai 				mrsas_complete_cmd(sc, MSIxIndex);
3514e2e8afb1SKashyap D Desai 			mtx_lock(&sc->sim_lock);
3515665484d8SDoug Ambrisko 			retval = 1;
3516665484d8SDoug Ambrisko 			goto out;
3517665484d8SDoug Ambrisko 		}
3518f0c7594bSKashyap D Desai 		if (check_reason == MFI_DCMD_TIMEOUT_OCR) {
3519f0c7594bSKashyap D Desai 			mrsas_dprint(sc, MRSAS_OCR,
3520f0c7594bSKashyap D Desai 			    "DCMD IO TIMEOUT detected, will reset adapter.\n");
3521f0c7594bSKashyap D Desai 			retval = 1;
3522f0c7594bSKashyap D Desai 			goto out;
3523f0c7594bSKashyap D Desai 		}
3524f5fb2237SKashyap D Desai 		outstanding = mrsas_atomic_read(&sc->fw_outstanding);
3525665484d8SDoug Ambrisko 		if (!outstanding)
3526665484d8SDoug Ambrisko 			goto out;
3527665484d8SDoug Ambrisko 
3528665484d8SDoug Ambrisko 		if (!(i % MRSAS_RESET_NOTICE_INTERVAL)) {
3529665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_OCR, "[%2d]waiting for %d "
3530665484d8SDoug Ambrisko 			    "commands to complete\n", i, outstanding);
3531d18d1b47SKashyap D Desai 			count = sc->msix_vectors > 0 ? sc->msix_vectors : 1;
35322d53b485SKashyap D Desai 			mtx_unlock(&sc->sim_lock);
3533d18d1b47SKashyap D Desai 			for (MSIxIndex = 0; MSIxIndex < count; MSIxIndex++)
3534d18d1b47SKashyap D Desai 				mrsas_complete_cmd(sc, MSIxIndex);
35352d53b485SKashyap D Desai 			mtx_lock(&sc->sim_lock);
3536665484d8SDoug Ambrisko 		}
3537665484d8SDoug Ambrisko 		DELAY(1000 * 1000);
3538665484d8SDoug Ambrisko 	}
3539665484d8SDoug Ambrisko 
3540f5fb2237SKashyap D Desai 	if (mrsas_atomic_read(&sc->fw_outstanding)) {
3541665484d8SDoug Ambrisko 		mrsas_dprint(sc, MRSAS_OCR,
3542665484d8SDoug Ambrisko 		    " pending commands remain after waiting,"
3543665484d8SDoug Ambrisko 		    " will reset adapter.\n");
3544665484d8SDoug Ambrisko 		retval = 1;
3545665484d8SDoug Ambrisko 	}
3546665484d8SDoug Ambrisko out:
3547665484d8SDoug Ambrisko 	return retval;
3548665484d8SDoug Ambrisko }
3549665484d8SDoug Ambrisko 
35508e727371SKashyap D Desai /*
3551665484d8SDoug Ambrisko  * mrsas_release_mfi_cmd:	Return a cmd to free command pool
3552665484d8SDoug Ambrisko  * input:					Command packet for return to free cmd pool
3553665484d8SDoug Ambrisko  *
3554731b7561SKashyap D Desai  * This function returns the MFI & MPT command to the command list.
3555665484d8SDoug Ambrisko  */
35568e727371SKashyap D Desai void
3557731b7561SKashyap D Desai mrsas_release_mfi_cmd(struct mrsas_mfi_cmd *cmd_mfi)
3558665484d8SDoug Ambrisko {
3559731b7561SKashyap D Desai 	struct mrsas_softc *sc = cmd_mfi->sc;
3560731b7561SKashyap D Desai 	struct mrsas_mpt_cmd *cmd_mpt;
3561731b7561SKashyap D Desai 
3562665484d8SDoug Ambrisko 
3563665484d8SDoug Ambrisko 	mtx_lock(&sc->mfi_cmd_pool_lock);
3564731b7561SKashyap D Desai 	/*
3565731b7561SKashyap D Desai 	 * Release the mpt command (if at all it is allocated
3566731b7561SKashyap D Desai 	 * associated with the mfi command
3567731b7561SKashyap D Desai 	 */
3568731b7561SKashyap D Desai 	if (cmd_mfi->cmd_id.context.smid) {
3569731b7561SKashyap D Desai 		mtx_lock(&sc->mpt_cmd_pool_lock);
3570731b7561SKashyap D Desai 		/* Get the mpt cmd from mfi cmd frame's smid value */
3571731b7561SKashyap D Desai 		cmd_mpt = sc->mpt_cmd_list[cmd_mfi->cmd_id.context.smid-1];
3572731b7561SKashyap D Desai 		cmd_mpt->flags = 0;
3573731b7561SKashyap D Desai 		cmd_mpt->sync_cmd_idx = (u_int32_t)MRSAS_ULONG_MAX;
3574731b7561SKashyap D Desai 		TAILQ_INSERT_HEAD(&(sc->mrsas_mpt_cmd_list_head), cmd_mpt, next);
3575731b7561SKashyap D Desai 		mtx_unlock(&sc->mpt_cmd_pool_lock);
3576731b7561SKashyap D Desai 	}
3577731b7561SKashyap D Desai 	/* Release the mfi command */
3578731b7561SKashyap D Desai 	cmd_mfi->ccb_ptr = NULL;
3579731b7561SKashyap D Desai 	cmd_mfi->cmd_id.frame_count = 0;
3580731b7561SKashyap D Desai 	TAILQ_INSERT_HEAD(&(sc->mrsas_mfi_cmd_list_head), cmd_mfi, next);
3581665484d8SDoug Ambrisko 	mtx_unlock(&sc->mfi_cmd_pool_lock);
3582665484d8SDoug Ambrisko 
3583665484d8SDoug Ambrisko 	return;
3584665484d8SDoug Ambrisko }
3585665484d8SDoug Ambrisko 
35868e727371SKashyap D Desai /*
35878e727371SKashyap D Desai  * mrsas_get_controller_info:	Returns FW's controller structure
3588665484d8SDoug Ambrisko  * input:						Adapter soft state
3589665484d8SDoug Ambrisko  * 								Controller information structure
3590665484d8SDoug Ambrisko  *
35918e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller structure. This
35928e727371SKashyap D Desai  * information is mainly used to find out the maximum IO transfer per command
35938e727371SKashyap D Desai  * supported by the FW.
3594665484d8SDoug Ambrisko  */
35958e727371SKashyap D Desai static int
3596af51c29fSKashyap D Desai mrsas_get_ctrl_info(struct mrsas_softc *sc)
3597665484d8SDoug Ambrisko {
3598665484d8SDoug Ambrisko 	int retcode = 0;
3599f0c7594bSKashyap D Desai 	u_int8_t do_ocr = 1;
3600665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
3601665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
3602665484d8SDoug Ambrisko 
3603665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
3604665484d8SDoug Ambrisko 
3605665484d8SDoug Ambrisko 	if (!cmd) {
3606665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Failed to get a free cmd\n");
3607665484d8SDoug Ambrisko 		return -ENOMEM;
3608665484d8SDoug Ambrisko 	}
3609665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
3610665484d8SDoug Ambrisko 
3611665484d8SDoug Ambrisko 	if (mrsas_alloc_ctlr_info_cmd(sc) != SUCCESS) {
3612665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate get ctlr info cmd\n");
3613665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
3614665484d8SDoug Ambrisko 		return -ENOMEM;
3615665484d8SDoug Ambrisko 	}
3616665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
3617665484d8SDoug Ambrisko 
3618665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
3619665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
3620665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
3621665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
3622665484d8SDoug Ambrisko 	dcmd->timeout = 0;
3623665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
3624665484d8SDoug Ambrisko 	dcmd->data_xfer_len = sizeof(struct mrsas_ctrl_info);
3625665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_CTRL_GET_INFO;
3626665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = sc->ctlr_info_phys_addr;
3627665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = sizeof(struct mrsas_ctrl_info);
3628665484d8SDoug Ambrisko 
36298bc320adSKashyap D Desai 	if (!sc->mask_interrupts)
36308bc320adSKashyap D Desai 		retcode = mrsas_issue_blocked_cmd(sc, cmd);
36318bc320adSKashyap D Desai 	else
3632f0c7594bSKashyap D Desai 		retcode = mrsas_issue_polled(sc, cmd);
36338bc320adSKashyap D Desai 
3634f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
3635f0c7594bSKashyap D Desai 		goto dcmd_timeout;
3636665484d8SDoug Ambrisko 	else
3637f0c7594bSKashyap D Desai 		memcpy(sc->ctrl_info, sc->ctlr_info_mem, sizeof(struct mrsas_ctrl_info));
3638665484d8SDoug Ambrisko 
3639f0c7594bSKashyap D Desai 	do_ocr = 0;
3640af51c29fSKashyap D Desai 	mrsas_update_ext_vd_details(sc);
3641af51c29fSKashyap D Desai 
3642a688fcd0SKashyap D Desai 	sc->use_seqnum_jbod_fp =
3643a688fcd0SKashyap D Desai 	    sc->ctrl_info->adapterOperations3.useSeqNumJbodFP;
3644c376f864SKashyap D Desai 	sc->support_morethan256jbod =
3645c376f864SKashyap D Desai 		sc->ctrl_info->adapterOperations4.supportPdMapTargetId;
3646c376f864SKashyap D Desai 
36478bc320adSKashyap D Desai 	sc->disableOnlineCtrlReset =
36488bc320adSKashyap D Desai 	    sc->ctrl_info->properties.OnOffProperties.disableOnlineCtrlReset;
3649a688fcd0SKashyap D Desai 
3650f0c7594bSKashyap D Desai dcmd_timeout:
3651665484d8SDoug Ambrisko 	mrsas_free_ctlr_info_cmd(sc);
3652f0c7594bSKashyap D Desai 
3653f0c7594bSKashyap D Desai 	if (do_ocr)
3654f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
3655f0c7594bSKashyap D Desai 
36568bc320adSKashyap D Desai 	if (!sc->mask_interrupts)
36578bc320adSKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
36588bc320adSKashyap D Desai 
3659665484d8SDoug Ambrisko 	return (retcode);
3660665484d8SDoug Ambrisko }
3661665484d8SDoug Ambrisko 
36628e727371SKashyap D Desai /*
3663af51c29fSKashyap D Desai  * mrsas_update_ext_vd_details : Update details w.r.t Extended VD
3664af51c29fSKashyap D Desai  * input:
3665af51c29fSKashyap D Desai  *	sc - Controller's softc
3666af51c29fSKashyap D Desai */
3667dbcc81dfSKashyap D Desai static void
3668dbcc81dfSKashyap D Desai mrsas_update_ext_vd_details(struct mrsas_softc *sc)
3669af51c29fSKashyap D Desai {
36704ad83576SKashyap D Desai 	u_int32_t ventura_map_sz = 0;
3671af51c29fSKashyap D Desai 	sc->max256vdSupport =
3672af51c29fSKashyap D Desai 		sc->ctrl_info->adapterOperations3.supportMaxExtLDs;
36734ad83576SKashyap D Desai 
3674af51c29fSKashyap D Desai 	/* Below is additional check to address future FW enhancement */
3675af51c29fSKashyap D Desai 	if (sc->ctrl_info->max_lds > 64)
3676af51c29fSKashyap D Desai 		sc->max256vdSupport = 1;
3677af51c29fSKashyap D Desai 
3678af51c29fSKashyap D Desai 	sc->drv_supported_vd_count = MRSAS_MAX_LD_CHANNELS
3679af51c29fSKashyap D Desai 	    * MRSAS_MAX_DEV_PER_CHANNEL;
3680af51c29fSKashyap D Desai 	sc->drv_supported_pd_count = MRSAS_MAX_PD_CHANNELS
3681af51c29fSKashyap D Desai 	    * MRSAS_MAX_DEV_PER_CHANNEL;
3682af51c29fSKashyap D Desai 	if (sc->max256vdSupport) {
3683af51c29fSKashyap D Desai 		sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES_EXT;
3684af51c29fSKashyap D Desai 		sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES;
3685af51c29fSKashyap D Desai 	} else {
3686af51c29fSKashyap D Desai 		sc->fw_supported_vd_count = MAX_LOGICAL_DRIVES;
3687af51c29fSKashyap D Desai 		sc->fw_supported_pd_count = MAX_PHYSICAL_DEVICES;
3688af51c29fSKashyap D Desai 	}
3689af51c29fSKashyap D Desai 
36904ad83576SKashyap D Desai 	if (sc->maxRaidMapSize) {
36914ad83576SKashyap D Desai 		ventura_map_sz = sc->maxRaidMapSize *
36924ad83576SKashyap D Desai 		    MR_MIN_MAP_SIZE;
36934ad83576SKashyap D Desai 		sc->current_map_sz = ventura_map_sz;
36944ad83576SKashyap D Desai 		sc->max_map_sz = ventura_map_sz;
36954ad83576SKashyap D Desai 	} else {
3696af51c29fSKashyap D Desai 		sc->old_map_sz = sizeof(MR_FW_RAID_MAP) +
36974ad83576SKashyap D Desai 		    (sizeof(MR_LD_SPAN_MAP) * (sc->fw_supported_vd_count - 1));
3698af51c29fSKashyap D Desai 		sc->new_map_sz = sizeof(MR_FW_RAID_MAP_EXT);
3699af51c29fSKashyap D Desai 		sc->max_map_sz = max(sc->old_map_sz, sc->new_map_sz);
3700af51c29fSKashyap D Desai 		if (sc->max256vdSupport)
3701af51c29fSKashyap D Desai 			sc->current_map_sz = sc->new_map_sz;
3702af51c29fSKashyap D Desai 		else
3703af51c29fSKashyap D Desai 			sc->current_map_sz = sc->old_map_sz;
3704af51c29fSKashyap D Desai 	}
3705af51c29fSKashyap D Desai 
37064ad83576SKashyap D Desai 	sc->drv_map_sz = sizeof(MR_DRV_RAID_MAP_ALL);
37074ad83576SKashyap D Desai #if VD_EXT_DEBUG
37084ad83576SKashyap D Desai 	device_printf(sc->mrsas_dev, "sc->maxRaidMapSize 0x%x \n",
37094ad83576SKashyap D Desai 	    sc->maxRaidMapSize);
37104ad83576SKashyap D Desai 	device_printf(sc->mrsas_dev,
37114ad83576SKashyap D Desai 	    "new_map_sz = 0x%x, old_map_sz = 0x%x, "
37124ad83576SKashyap D Desai 	    "ventura_map_sz = 0x%x, current_map_sz = 0x%x "
37134ad83576SKashyap D Desai 	    "fusion->drv_map_sz =0x%x, size of driver raid map 0x%lx \n",
37144ad83576SKashyap D Desai 	    sc->new_map_sz, sc->old_map_sz, ventura_map_sz,
37154ad83576SKashyap D Desai 	    sc->current_map_sz, sc->drv_map_sz, sizeof(MR_DRV_RAID_MAP_ALL));
37164ad83576SKashyap D Desai #endif
37174ad83576SKashyap D Desai }
37184ad83576SKashyap D Desai 
3719af51c29fSKashyap D Desai /*
3720665484d8SDoug Ambrisko  * mrsas_alloc_ctlr_info_cmd:	Allocates memory for controller info command
3721665484d8SDoug Ambrisko  * input:						Adapter soft state
3722665484d8SDoug Ambrisko  *
3723665484d8SDoug Ambrisko  * Allocates DMAable memory for the controller info internal command.
3724665484d8SDoug Ambrisko  */
37258e727371SKashyap D Desai int
37268e727371SKashyap D Desai mrsas_alloc_ctlr_info_cmd(struct mrsas_softc *sc)
3727665484d8SDoug Ambrisko {
3728665484d8SDoug Ambrisko 	int ctlr_info_size;
3729665484d8SDoug Ambrisko 
3730665484d8SDoug Ambrisko 	/* Allocate get controller info command */
3731665484d8SDoug Ambrisko 	ctlr_info_size = sizeof(struct mrsas_ctrl_info);
37328e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
37338e727371SKashyap D Desai 	    1, 0,
37348e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
37358e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
37368e727371SKashyap D Desai 	    NULL, NULL,
37378e727371SKashyap D Desai 	    ctlr_info_size,
37388e727371SKashyap D Desai 	    1,
37398e727371SKashyap D Desai 	    ctlr_info_size,
37408e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
37418e727371SKashyap D Desai 	    NULL, NULL,
3742665484d8SDoug Ambrisko 	    &sc->ctlr_info_tag)) {
3743665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate ctlr info tag\n");
3744665484d8SDoug Ambrisko 		return (ENOMEM);
3745665484d8SDoug Ambrisko 	}
3746665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(sc->ctlr_info_tag, (void **)&sc->ctlr_info_mem,
3747665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &sc->ctlr_info_dmamap)) {
3748665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate ctlr info cmd mem\n");
3749665484d8SDoug Ambrisko 		return (ENOMEM);
3750665484d8SDoug Ambrisko 	}
3751665484d8SDoug Ambrisko 	if (bus_dmamap_load(sc->ctlr_info_tag, sc->ctlr_info_dmamap,
3752665484d8SDoug Ambrisko 	    sc->ctlr_info_mem, ctlr_info_size, mrsas_addr_cb,
3753665484d8SDoug Ambrisko 	    &sc->ctlr_info_phys_addr, BUS_DMA_NOWAIT)) {
3754665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load ctlr info cmd mem\n");
3755665484d8SDoug Ambrisko 		return (ENOMEM);
3756665484d8SDoug Ambrisko 	}
3757665484d8SDoug Ambrisko 	memset(sc->ctlr_info_mem, 0, ctlr_info_size);
3758665484d8SDoug Ambrisko 	return (0);
3759665484d8SDoug Ambrisko }
3760665484d8SDoug Ambrisko 
37618e727371SKashyap D Desai /*
3762665484d8SDoug Ambrisko  * mrsas_free_ctlr_info_cmd:	Free memory for controller info command
3763665484d8SDoug Ambrisko  * input:						Adapter soft state
3764665484d8SDoug Ambrisko  *
3765665484d8SDoug Ambrisko  * Deallocates memory of the get controller info cmd.
3766665484d8SDoug Ambrisko  */
37678e727371SKashyap D Desai void
37688e727371SKashyap D Desai mrsas_free_ctlr_info_cmd(struct mrsas_softc *sc)
3769665484d8SDoug Ambrisko {
3770665484d8SDoug Ambrisko 	if (sc->ctlr_info_phys_addr)
3771665484d8SDoug Ambrisko 		bus_dmamap_unload(sc->ctlr_info_tag, sc->ctlr_info_dmamap);
3772665484d8SDoug Ambrisko 	if (sc->ctlr_info_mem != NULL)
3773665484d8SDoug Ambrisko 		bus_dmamem_free(sc->ctlr_info_tag, sc->ctlr_info_mem, sc->ctlr_info_dmamap);
3774665484d8SDoug Ambrisko 	if (sc->ctlr_info_tag != NULL)
3775665484d8SDoug Ambrisko 		bus_dma_tag_destroy(sc->ctlr_info_tag);
3776665484d8SDoug Ambrisko }
3777665484d8SDoug Ambrisko 
37788e727371SKashyap D Desai /*
3779665484d8SDoug Ambrisko  * mrsas_issue_polled:	Issues a polling command
3780665484d8SDoug Ambrisko  * inputs:				Adapter soft state
3781665484d8SDoug Ambrisko  * 						Command packet to be issued
3782665484d8SDoug Ambrisko  *
37838e727371SKashyap D Desai  * This function is for posting of internal commands to Firmware.  MFI requires
37848e727371SKashyap D Desai  * the cmd_status to be set to 0xFF before posting.  The maximun wait time of
37858e727371SKashyap D Desai  * the poll response timer is 180 seconds.
3786665484d8SDoug Ambrisko  */
37878e727371SKashyap D Desai int
37888e727371SKashyap D Desai mrsas_issue_polled(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
3789665484d8SDoug Ambrisko {
3790665484d8SDoug Ambrisko 	struct mrsas_header *frame_hdr = &cmd->frame->hdr;
3791665484d8SDoug Ambrisko 	u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME;
3792f0c7594bSKashyap D Desai 	int i, retcode = SUCCESS;
3793665484d8SDoug Ambrisko 
3794665484d8SDoug Ambrisko 	frame_hdr->cmd_status = 0xFF;
3795665484d8SDoug Ambrisko 	frame_hdr->flags |= MFI_FRAME_DONT_POST_IN_REPLY_QUEUE;
3796665484d8SDoug Ambrisko 
3797665484d8SDoug Ambrisko 	/* Issue the frame using inbound queue port */
3798665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
3799665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n");
3800665484d8SDoug Ambrisko 		return (1);
3801665484d8SDoug Ambrisko 	}
3802665484d8SDoug Ambrisko 	/*
3803665484d8SDoug Ambrisko 	 * Poll response timer to wait for Firmware response.  While this
3804665484d8SDoug Ambrisko 	 * timer with the DELAY call could block CPU, the time interval for
3805665484d8SDoug Ambrisko 	 * this is only 1 millisecond.
3806665484d8SDoug Ambrisko 	 */
3807665484d8SDoug Ambrisko 	if (frame_hdr->cmd_status == 0xFF) {
3808665484d8SDoug Ambrisko 		for (i = 0; i < (max_wait * 1000); i++) {
3809665484d8SDoug Ambrisko 			if (frame_hdr->cmd_status == 0xFF)
3810665484d8SDoug Ambrisko 				DELAY(1000);
3811665484d8SDoug Ambrisko 			else
3812665484d8SDoug Ambrisko 				break;
3813665484d8SDoug Ambrisko 		}
3814665484d8SDoug Ambrisko 	}
3815f0c7594bSKashyap D Desai 	if (frame_hdr->cmd_status == 0xFF) {
3816f0c7594bSKashyap D Desai 		device_printf(sc->mrsas_dev, "DCMD timed out after %d "
3817f0c7594bSKashyap D Desai 		    "seconds from %s\n", max_wait, __func__);
3818f0c7594bSKashyap D Desai 		device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n",
3819f0c7594bSKashyap D Desai 		    cmd->frame->dcmd.opcode);
3820f0c7594bSKashyap D Desai 		retcode = ETIMEDOUT;
3821665484d8SDoug Ambrisko 	}
3822665484d8SDoug Ambrisko 	return (retcode);
3823665484d8SDoug Ambrisko }
3824665484d8SDoug Ambrisko 
38258e727371SKashyap D Desai /*
38268e727371SKashyap D Desai  * mrsas_issue_dcmd:	Issues a MFI Pass thru cmd
38278e727371SKashyap D Desai  * input:				Adapter soft state mfi cmd pointer
3828665484d8SDoug Ambrisko  *
3829665484d8SDoug Ambrisko  * This function is called by mrsas_issued_blocked_cmd() and
38308e727371SKashyap D Desai  * mrsas_issued_polled(), to build the MPT command and then fire the command
38318e727371SKashyap D Desai  * to Firmware.
3832665484d8SDoug Ambrisko  */
3833665484d8SDoug Ambrisko int
3834665484d8SDoug Ambrisko mrsas_issue_dcmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
3835665484d8SDoug Ambrisko {
3836665484d8SDoug Ambrisko 	MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc;
3837665484d8SDoug Ambrisko 
3838665484d8SDoug Ambrisko 	req_desc = mrsas_build_mpt_cmd(sc, cmd);
3839665484d8SDoug Ambrisko 	if (!req_desc) {
3840665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot build MPT cmd.\n");
3841665484d8SDoug Ambrisko 		return (1);
3842665484d8SDoug Ambrisko 	}
3843665484d8SDoug Ambrisko 	mrsas_fire_cmd(sc, req_desc->addr.u.low, req_desc->addr.u.high);
3844665484d8SDoug Ambrisko 
3845665484d8SDoug Ambrisko 	return (0);
3846665484d8SDoug Ambrisko }
3847665484d8SDoug Ambrisko 
38488e727371SKashyap D Desai /*
38498e727371SKashyap D Desai  * mrsas_build_mpt_cmd:	Calls helper function to build Passthru cmd
38508e727371SKashyap D Desai  * input:				Adapter soft state mfi cmd to build
3851665484d8SDoug Ambrisko  *
38528e727371SKashyap D Desai  * This function is called by mrsas_issue_cmd() to build the MPT-MFI passthru
38538e727371SKashyap D Desai  * command and prepares the MPT command to send to Firmware.
3854665484d8SDoug Ambrisko  */
3855665484d8SDoug Ambrisko MRSAS_REQUEST_DESCRIPTOR_UNION *
3856665484d8SDoug Ambrisko mrsas_build_mpt_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
3857665484d8SDoug Ambrisko {
3858665484d8SDoug Ambrisko 	MRSAS_REQUEST_DESCRIPTOR_UNION *req_desc;
3859665484d8SDoug Ambrisko 	u_int16_t index;
3860665484d8SDoug Ambrisko 
3861665484d8SDoug Ambrisko 	if (mrsas_build_mptmfi_passthru(sc, cmd)) {
3862665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot build MPT-MFI passthru cmd.\n");
3863665484d8SDoug Ambrisko 		return NULL;
3864665484d8SDoug Ambrisko 	}
3865665484d8SDoug Ambrisko 	index = cmd->cmd_id.context.smid;
3866665484d8SDoug Ambrisko 
3867665484d8SDoug Ambrisko 	req_desc = mrsas_get_request_desc(sc, index - 1);
3868665484d8SDoug Ambrisko 	if (!req_desc)
3869665484d8SDoug Ambrisko 		return NULL;
3870665484d8SDoug Ambrisko 
3871665484d8SDoug Ambrisko 	req_desc->addr.Words = 0;
3872665484d8SDoug Ambrisko 	req_desc->SCSIIO.RequestFlags = (MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO << MRSAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT);
3873665484d8SDoug Ambrisko 
3874665484d8SDoug Ambrisko 	req_desc->SCSIIO.SMID = index;
3875665484d8SDoug Ambrisko 
3876665484d8SDoug Ambrisko 	return (req_desc);
3877665484d8SDoug Ambrisko }
3878665484d8SDoug Ambrisko 
38798e727371SKashyap D Desai /*
38808e727371SKashyap D Desai  * mrsas_build_mptmfi_passthru:	Builds a MPT MFI Passthru command
38818e727371SKashyap D Desai  * input:						Adapter soft state mfi cmd pointer
3882665484d8SDoug Ambrisko  *
38838e727371SKashyap D Desai  * The MPT command and the io_request are setup as a passthru command. The SGE
38848e727371SKashyap D Desai  * chain address is set to frame_phys_addr of the MFI command.
3885665484d8SDoug Ambrisko  */
3886665484d8SDoug Ambrisko u_int8_t
3887665484d8SDoug Ambrisko mrsas_build_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *mfi_cmd)
3888665484d8SDoug Ambrisko {
3889665484d8SDoug Ambrisko 	MPI25_IEEE_SGE_CHAIN64 *mpi25_ieee_chain;
3890665484d8SDoug Ambrisko 	PTR_MRSAS_RAID_SCSI_IO_REQUEST io_req;
3891665484d8SDoug Ambrisko 	struct mrsas_mpt_cmd *mpt_cmd;
3892665484d8SDoug Ambrisko 	struct mrsas_header *frame_hdr = &mfi_cmd->frame->hdr;
3893665484d8SDoug Ambrisko 
3894665484d8SDoug Ambrisko 	mpt_cmd = mrsas_get_mpt_cmd(sc);
3895665484d8SDoug Ambrisko 	if (!mpt_cmd)
3896665484d8SDoug Ambrisko 		return (1);
3897665484d8SDoug Ambrisko 
3898665484d8SDoug Ambrisko 	/* Save the smid. To be used for returning the cmd */
3899665484d8SDoug Ambrisko 	mfi_cmd->cmd_id.context.smid = mpt_cmd->index;
3900665484d8SDoug Ambrisko 
3901665484d8SDoug Ambrisko 	mpt_cmd->sync_cmd_idx = mfi_cmd->index;
3902665484d8SDoug Ambrisko 
3903665484d8SDoug Ambrisko 	/*
39048e727371SKashyap D Desai 	 * For cmds where the flag is set, store the flag and check on
39058e727371SKashyap D Desai 	 * completion. For cmds with this flag, don't call
3906665484d8SDoug Ambrisko 	 * mrsas_complete_cmd.
3907665484d8SDoug Ambrisko 	 */
3908665484d8SDoug Ambrisko 
3909665484d8SDoug Ambrisko 	if (frame_hdr->flags & MFI_FRAME_DONT_POST_IN_REPLY_QUEUE)
3910665484d8SDoug Ambrisko 		mpt_cmd->flags = MFI_FRAME_DONT_POST_IN_REPLY_QUEUE;
3911665484d8SDoug Ambrisko 
3912665484d8SDoug Ambrisko 	io_req = mpt_cmd->io_request;
3913665484d8SDoug Ambrisko 
39142909aab4SKashyap D Desai 	if (sc->mrsas_gen3_ctrl || sc->is_ventura || sc->is_aero) {
3915665484d8SDoug Ambrisko 		pMpi25IeeeSgeChain64_t sgl_ptr_end = (pMpi25IeeeSgeChain64_t)&io_req->SGL;
39168e727371SKashyap D Desai 
3917665484d8SDoug Ambrisko 		sgl_ptr_end += sc->max_sge_in_main_msg - 1;
3918665484d8SDoug Ambrisko 		sgl_ptr_end->Flags = 0;
3919665484d8SDoug Ambrisko 	}
3920665484d8SDoug Ambrisko 	mpi25_ieee_chain = (MPI25_IEEE_SGE_CHAIN64 *) & io_req->SGL.IeeeChain;
3921665484d8SDoug Ambrisko 
3922665484d8SDoug Ambrisko 	io_req->Function = MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST;
3923665484d8SDoug Ambrisko 	io_req->SGLOffset0 = offsetof(MRSAS_RAID_SCSI_IO_REQUEST, SGL) / 4;
3924665484d8SDoug Ambrisko 	io_req->ChainOffset = sc->chain_offset_mfi_pthru;
3925665484d8SDoug Ambrisko 
3926665484d8SDoug Ambrisko 	mpi25_ieee_chain->Address = mfi_cmd->frame_phys_addr;
3927665484d8SDoug Ambrisko 
3928665484d8SDoug Ambrisko 	mpi25_ieee_chain->Flags = IEEE_SGE_FLAGS_CHAIN_ELEMENT |
3929665484d8SDoug Ambrisko 	    MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR;
3930665484d8SDoug Ambrisko 
39313a3fc6cbSKashyap D Desai 	mpi25_ieee_chain->Length = sc->max_chain_frame_sz;
3932665484d8SDoug Ambrisko 
3933665484d8SDoug Ambrisko 	return (0);
3934665484d8SDoug Ambrisko }
3935665484d8SDoug Ambrisko 
39368e727371SKashyap D Desai /*
39378e727371SKashyap D Desai  * mrsas_issue_blocked_cmd:	Synchronous wrapper around regular FW cmds
39388e727371SKashyap D Desai  * input:					Adapter soft state Command to be issued
3939665484d8SDoug Ambrisko  *
39408e727371SKashyap D Desai  * This function waits on an event for the command to be returned from the ISR.
39418e727371SKashyap D Desai  * Max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME secs. Used for issuing
39428e727371SKashyap D Desai  * internal and ioctl commands.
3943665484d8SDoug Ambrisko  */
39448e727371SKashyap D Desai int
39458e727371SKashyap D Desai mrsas_issue_blocked_cmd(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
3946665484d8SDoug Ambrisko {
3947665484d8SDoug Ambrisko 	u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME;
3948665484d8SDoug Ambrisko 	unsigned long total_time = 0;
3949f0c7594bSKashyap D Desai 	int retcode = SUCCESS;
3950665484d8SDoug Ambrisko 
3951665484d8SDoug Ambrisko 	/* Initialize cmd_status */
3952f0c7594bSKashyap D Desai 	cmd->cmd_status = 0xFF;
3953665484d8SDoug Ambrisko 
3954665484d8SDoug Ambrisko 	/* Build MPT-MFI command for issue to FW */
3955665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
3956665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot issue DCMD internal command.\n");
3957665484d8SDoug Ambrisko 		return (1);
3958665484d8SDoug Ambrisko 	}
3959665484d8SDoug Ambrisko 	sc->chan = (void *)&cmd;
3960665484d8SDoug Ambrisko 
3961665484d8SDoug Ambrisko 	while (1) {
3962f0c7594bSKashyap D Desai 		if (cmd->cmd_status == 0xFF) {
3963665484d8SDoug Ambrisko 			tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz);
39648e727371SKashyap D Desai 		} else
3965665484d8SDoug Ambrisko 			break;
3966f0c7594bSKashyap D Desai 
3967f0c7594bSKashyap D Desai 		if (!cmd->sync_cmd) {	/* cmd->sync will be set for an IOCTL
3968f0c7594bSKashyap D Desai 					 * command */
3969665484d8SDoug Ambrisko 			total_time++;
3970665484d8SDoug Ambrisko 			if (total_time >= max_wait) {
39718e727371SKashyap D Desai 				device_printf(sc->mrsas_dev,
39728e727371SKashyap D Desai 				    "Internal command timed out after %d seconds.\n", max_wait);
3973665484d8SDoug Ambrisko 				retcode = 1;
3974665484d8SDoug Ambrisko 				break;
3975665484d8SDoug Ambrisko 			}
3976665484d8SDoug Ambrisko 		}
3977f0c7594bSKashyap D Desai 	}
3978f0c7594bSKashyap D Desai 
3979f0c7594bSKashyap D Desai 	if (cmd->cmd_status == 0xFF) {
3980f0c7594bSKashyap D Desai 		device_printf(sc->mrsas_dev, "DCMD timed out after %d "
3981f0c7594bSKashyap D Desai 		    "seconds from %s\n", max_wait, __func__);
3982f0c7594bSKashyap D Desai 		device_printf(sc->mrsas_dev, "DCMD opcode 0x%X\n",
3983f0c7594bSKashyap D Desai 		    cmd->frame->dcmd.opcode);
3984f0c7594bSKashyap D Desai 		retcode = ETIMEDOUT;
3985f0c7594bSKashyap D Desai 	}
3986665484d8SDoug Ambrisko 	return (retcode);
3987665484d8SDoug Ambrisko }
3988665484d8SDoug Ambrisko 
39898e727371SKashyap D Desai /*
39908e727371SKashyap D Desai  * mrsas_complete_mptmfi_passthru:	Completes a command
39918e727371SKashyap D Desai  * input:	@sc:					Adapter soft state
39928e727371SKashyap D Desai  * 			@cmd:					Command to be completed
39938e727371SKashyap D Desai  * 			@status:				cmd completion status
3994665484d8SDoug Ambrisko  *
39958e727371SKashyap D Desai  * This function is called from mrsas_complete_cmd() after an interrupt is
39968e727371SKashyap D Desai  * received from Firmware, and io_request->Function is
3997665484d8SDoug Ambrisko  * MRSAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST.
3998665484d8SDoug Ambrisko  */
3999665484d8SDoug Ambrisko void
4000665484d8SDoug Ambrisko mrsas_complete_mptmfi_passthru(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd,
4001665484d8SDoug Ambrisko     u_int8_t status)
4002665484d8SDoug Ambrisko {
4003665484d8SDoug Ambrisko 	struct mrsas_header *hdr = &cmd->frame->hdr;
4004665484d8SDoug Ambrisko 	u_int8_t cmd_status = cmd->frame->hdr.cmd_status;
4005665484d8SDoug Ambrisko 
4006665484d8SDoug Ambrisko 	/* Reset the retry counter for future re-tries */
4007665484d8SDoug Ambrisko 	cmd->retry_for_fw_reset = 0;
4008665484d8SDoug Ambrisko 
4009665484d8SDoug Ambrisko 	if (cmd->ccb_ptr)
4010665484d8SDoug Ambrisko 		cmd->ccb_ptr = NULL;
4011665484d8SDoug Ambrisko 
4012665484d8SDoug Ambrisko 	switch (hdr->cmd) {
4013665484d8SDoug Ambrisko 	case MFI_CMD_INVALID:
4014665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "MFI_CMD_INVALID command.\n");
4015665484d8SDoug Ambrisko 		break;
4016665484d8SDoug Ambrisko 	case MFI_CMD_PD_SCSI_IO:
4017665484d8SDoug Ambrisko 	case MFI_CMD_LD_SCSI_IO:
4018665484d8SDoug Ambrisko 		/*
4019665484d8SDoug Ambrisko 		 * MFI_CMD_PD_SCSI_IO and MFI_CMD_LD_SCSI_IO could have been
4020665484d8SDoug Ambrisko 		 * issued either through an IO path or an IOCTL path. If it
4021665484d8SDoug Ambrisko 		 * was via IOCTL, we will send it to internal completion.
4022665484d8SDoug Ambrisko 		 */
4023665484d8SDoug Ambrisko 		if (cmd->sync_cmd) {
4024665484d8SDoug Ambrisko 			cmd->sync_cmd = 0;
4025665484d8SDoug Ambrisko 			mrsas_wakeup(sc, cmd);
4026665484d8SDoug Ambrisko 			break;
4027665484d8SDoug Ambrisko 		}
4028665484d8SDoug Ambrisko 	case MFI_CMD_SMP:
4029665484d8SDoug Ambrisko 	case MFI_CMD_STP:
4030665484d8SDoug Ambrisko 	case MFI_CMD_DCMD:
4031665484d8SDoug Ambrisko 		/* Check for LD map update */
4032665484d8SDoug Ambrisko 		if ((cmd->frame->dcmd.opcode == MR_DCMD_LD_MAP_GET_INFO) &&
4033665484d8SDoug Ambrisko 		    (cmd->frame->dcmd.mbox.b[1] == 1)) {
4034665484d8SDoug Ambrisko 			sc->fast_path_io = 0;
4035665484d8SDoug Ambrisko 			mtx_lock(&sc->raidmap_lock);
4036f0c7594bSKashyap D Desai 			sc->map_update_cmd = NULL;
4037665484d8SDoug Ambrisko 			if (cmd_status != 0) {
4038665484d8SDoug Ambrisko 				if (cmd_status != MFI_STAT_NOT_FOUND)
4039665484d8SDoug Ambrisko 					device_printf(sc->mrsas_dev, "map sync failed, status=%x\n", cmd_status);
4040665484d8SDoug Ambrisko 				else {
4041665484d8SDoug Ambrisko 					mrsas_release_mfi_cmd(cmd);
4042665484d8SDoug Ambrisko 					mtx_unlock(&sc->raidmap_lock);
4043665484d8SDoug Ambrisko 					break;
4044665484d8SDoug Ambrisko 				}
40458e727371SKashyap D Desai 			} else
4046665484d8SDoug Ambrisko 				sc->map_id++;
4047665484d8SDoug Ambrisko 			mrsas_release_mfi_cmd(cmd);
4048665484d8SDoug Ambrisko 			if (MR_ValidateMapInfo(sc))
4049665484d8SDoug Ambrisko 				sc->fast_path_io = 0;
4050665484d8SDoug Ambrisko 			else
4051665484d8SDoug Ambrisko 				sc->fast_path_io = 1;
4052665484d8SDoug Ambrisko 			mrsas_sync_map_info(sc);
4053665484d8SDoug Ambrisko 			mtx_unlock(&sc->raidmap_lock);
4054665484d8SDoug Ambrisko 			break;
4055665484d8SDoug Ambrisko 		}
4056665484d8SDoug Ambrisko 		if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET_INFO ||
4057665484d8SDoug Ambrisko 		    cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_GET) {
4058da011113SKashyap D Desai 			sc->mrsas_aen_triggered = 0;
4059665484d8SDoug Ambrisko 		}
4060a688fcd0SKashyap D Desai 		/* FW has an updated PD sequence */
4061a688fcd0SKashyap D Desai 		if ((cmd->frame->dcmd.opcode ==
4062a688fcd0SKashyap D Desai 		    MR_DCMD_SYSTEM_PD_MAP_GET_INFO) &&
4063a688fcd0SKashyap D Desai 		    (cmd->frame->dcmd.mbox.b[0] == 1)) {
4064a688fcd0SKashyap D Desai 
4065a688fcd0SKashyap D Desai 			mtx_lock(&sc->raidmap_lock);
4066a688fcd0SKashyap D Desai 			sc->jbod_seq_cmd = NULL;
4067a688fcd0SKashyap D Desai 			mrsas_release_mfi_cmd(cmd);
4068a688fcd0SKashyap D Desai 
4069a688fcd0SKashyap D Desai 			if (cmd_status == MFI_STAT_OK) {
4070a688fcd0SKashyap D Desai 				sc->pd_seq_map_id++;
4071a688fcd0SKashyap D Desai 				/* Re-register a pd sync seq num cmd */
4072a688fcd0SKashyap D Desai 				if (megasas_sync_pd_seq_num(sc, true))
4073a688fcd0SKashyap D Desai 					sc->use_seqnum_jbod_fp = 0;
4074a688fcd0SKashyap D Desai 			} else {
4075a688fcd0SKashyap D Desai 				sc->use_seqnum_jbod_fp = 0;
4076a688fcd0SKashyap D Desai 				device_printf(sc->mrsas_dev,
4077a688fcd0SKashyap D Desai 				    "Jbod map sync failed, status=%x\n", cmd_status);
4078a688fcd0SKashyap D Desai 			}
4079a688fcd0SKashyap D Desai 			mtx_unlock(&sc->raidmap_lock);
4080a688fcd0SKashyap D Desai 			break;
4081a688fcd0SKashyap D Desai 		}
4082665484d8SDoug Ambrisko 		/* See if got an event notification */
4083665484d8SDoug Ambrisko 		if (cmd->frame->dcmd.opcode == MR_DCMD_CTRL_EVENT_WAIT)
4084665484d8SDoug Ambrisko 			mrsas_complete_aen(sc, cmd);
4085665484d8SDoug Ambrisko 		else
4086665484d8SDoug Ambrisko 			mrsas_wakeup(sc, cmd);
4087665484d8SDoug Ambrisko 		break;
4088665484d8SDoug Ambrisko 	case MFI_CMD_ABORT:
4089665484d8SDoug Ambrisko 		/* Command issued to abort another cmd return */
4090665484d8SDoug Ambrisko 		mrsas_complete_abort(sc, cmd);
4091665484d8SDoug Ambrisko 		break;
4092665484d8SDoug Ambrisko 	default:
4093665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Unknown command completed! [0x%X]\n", hdr->cmd);
4094665484d8SDoug Ambrisko 		break;
4095665484d8SDoug Ambrisko 	}
4096665484d8SDoug Ambrisko }
4097665484d8SDoug Ambrisko 
40988e727371SKashyap D Desai /*
40998e727371SKashyap D Desai  * mrsas_wakeup:	Completes an internal command
4100665484d8SDoug Ambrisko  * input:			Adapter soft state
4101665484d8SDoug Ambrisko  * 					Command to be completed
4102665484d8SDoug Ambrisko  *
41038e727371SKashyap D Desai  * In mrsas_issue_blocked_cmd(), after a command is issued to Firmware, a wait
41048e727371SKashyap D Desai  * timer is started.  This function is called from
41058e727371SKashyap D Desai  * mrsas_complete_mptmfi_passthru() as it completes the command, to wake up
41068e727371SKashyap D Desai  * from the command wait.
4107665484d8SDoug Ambrisko  */
41088e727371SKashyap D Desai void
41098e727371SKashyap D Desai mrsas_wakeup(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
4110665484d8SDoug Ambrisko {
4111665484d8SDoug Ambrisko 	cmd->cmd_status = cmd->frame->io.cmd_status;
4112665484d8SDoug Ambrisko 
4113f0c7594bSKashyap D Desai 	if (cmd->cmd_status == 0xFF)
4114665484d8SDoug Ambrisko 		cmd->cmd_status = 0;
4115665484d8SDoug Ambrisko 
4116665484d8SDoug Ambrisko 	sc->chan = (void *)&cmd;
4117665484d8SDoug Ambrisko 	wakeup_one((void *)&sc->chan);
4118665484d8SDoug Ambrisko 	return;
4119665484d8SDoug Ambrisko }
4120665484d8SDoug Ambrisko 
41218e727371SKashyap D Desai /*
41228e727371SKashyap D Desai  * mrsas_shutdown_ctlr:       Instructs FW to shutdown the controller input:
41238e727371SKashyap D Desai  * Adapter soft state Shutdown/Hibernate
4124665484d8SDoug Ambrisko  *
41258e727371SKashyap D Desai  * This function issues a DCMD internal command to Firmware to initiate shutdown
41268e727371SKashyap D Desai  * of the controller.
4127665484d8SDoug Ambrisko  */
41288e727371SKashyap D Desai static void
41298e727371SKashyap D Desai mrsas_shutdown_ctlr(struct mrsas_softc *sc, u_int32_t opcode)
4130665484d8SDoug Ambrisko {
4131665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4132665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4133665484d8SDoug Ambrisko 
4134665484d8SDoug Ambrisko 	if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)
4135665484d8SDoug Ambrisko 		return;
4136665484d8SDoug Ambrisko 
4137665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4138665484d8SDoug Ambrisko 	if (!cmd) {
4139665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate for shutdown cmd.\n");
4140665484d8SDoug Ambrisko 		return;
4141665484d8SDoug Ambrisko 	}
4142665484d8SDoug Ambrisko 	if (sc->aen_cmd)
4143665484d8SDoug Ambrisko 		mrsas_issue_blocked_abort_cmd(sc, sc->aen_cmd);
4144665484d8SDoug Ambrisko 	if (sc->map_update_cmd)
4145665484d8SDoug Ambrisko 		mrsas_issue_blocked_abort_cmd(sc, sc->map_update_cmd);
4146a688fcd0SKashyap D Desai 	if (sc->jbod_seq_cmd)
4147a688fcd0SKashyap D Desai 		mrsas_issue_blocked_abort_cmd(sc, sc->jbod_seq_cmd);
4148665484d8SDoug Ambrisko 
4149665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4150665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4151665484d8SDoug Ambrisko 
4152665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4153665484d8SDoug Ambrisko 	dcmd->cmd_status = 0x0;
4154665484d8SDoug Ambrisko 	dcmd->sge_count = 0;
4155665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_NONE;
4156665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4157665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
4158665484d8SDoug Ambrisko 	dcmd->data_xfer_len = 0;
4159665484d8SDoug Ambrisko 	dcmd->opcode = opcode;
4160665484d8SDoug Ambrisko 
4161665484d8SDoug Ambrisko 	device_printf(sc->mrsas_dev, "Preparing to shut down controller.\n");
4162665484d8SDoug Ambrisko 
4163665484d8SDoug Ambrisko 	mrsas_issue_blocked_cmd(sc, cmd);
4164665484d8SDoug Ambrisko 	mrsas_release_mfi_cmd(cmd);
4165665484d8SDoug Ambrisko 
4166665484d8SDoug Ambrisko 	return;
4167665484d8SDoug Ambrisko }
4168665484d8SDoug Ambrisko 
41698e727371SKashyap D Desai /*
41708e727371SKashyap D Desai  * mrsas_flush_cache:         Requests FW to flush all its caches input:
41718e727371SKashyap D Desai  * Adapter soft state
4172665484d8SDoug Ambrisko  *
4173665484d8SDoug Ambrisko  * This function is issues a DCMD internal command to Firmware to initiate
4174665484d8SDoug Ambrisko  * flushing of all caches.
4175665484d8SDoug Ambrisko  */
41768e727371SKashyap D Desai static void
41778e727371SKashyap D Desai mrsas_flush_cache(struct mrsas_softc *sc)
4178665484d8SDoug Ambrisko {
4179665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4180665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4181665484d8SDoug Ambrisko 
4182665484d8SDoug Ambrisko 	if (sc->adprecovery == MRSAS_HW_CRITICAL_ERROR)
4183665484d8SDoug Ambrisko 		return;
4184665484d8SDoug Ambrisko 
4185665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4186665484d8SDoug Ambrisko 	if (!cmd) {
4187665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate for flush cache cmd.\n");
4188665484d8SDoug Ambrisko 		return;
4189665484d8SDoug Ambrisko 	}
4190665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4191665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4192665484d8SDoug Ambrisko 
4193665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4194665484d8SDoug Ambrisko 	dcmd->cmd_status = 0x0;
4195665484d8SDoug Ambrisko 	dcmd->sge_count = 0;
4196665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_NONE;
4197665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4198665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
4199665484d8SDoug Ambrisko 	dcmd->data_xfer_len = 0;
4200665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_CTRL_CACHE_FLUSH;
4201665484d8SDoug Ambrisko 	dcmd->mbox.b[0] = MR_FLUSH_CTRL_CACHE | MR_FLUSH_DISK_CACHE;
4202665484d8SDoug Ambrisko 
4203665484d8SDoug Ambrisko 	mrsas_issue_blocked_cmd(sc, cmd);
4204665484d8SDoug Ambrisko 	mrsas_release_mfi_cmd(cmd);
4205665484d8SDoug Ambrisko 
4206665484d8SDoug Ambrisko 	return;
4207665484d8SDoug Ambrisko }
4208665484d8SDoug Ambrisko 
4209a688fcd0SKashyap D Desai int
4210a688fcd0SKashyap D Desai megasas_sync_pd_seq_num(struct mrsas_softc *sc, boolean_t pend)
4211a688fcd0SKashyap D Desai {
4212a688fcd0SKashyap D Desai 	int retcode = 0;
4213a688fcd0SKashyap D Desai 	u_int8_t do_ocr = 1;
4214a688fcd0SKashyap D Desai 	struct mrsas_mfi_cmd *cmd;
4215a688fcd0SKashyap D Desai 	struct mrsas_dcmd_frame *dcmd;
4216a688fcd0SKashyap D Desai 	uint32_t pd_seq_map_sz;
4217a688fcd0SKashyap D Desai 	struct MR_PD_CFG_SEQ_NUM_SYNC *pd_sync;
4218a688fcd0SKashyap D Desai 	bus_addr_t pd_seq_h;
4219a688fcd0SKashyap D Desai 
4220a688fcd0SKashyap D Desai 	pd_seq_map_sz = sizeof(struct MR_PD_CFG_SEQ_NUM_SYNC) +
4221a688fcd0SKashyap D Desai 	    (sizeof(struct MR_PD_CFG_SEQ) *
4222a688fcd0SKashyap D Desai 	    (MAX_PHYSICAL_DEVICES - 1));
4223a688fcd0SKashyap D Desai 
4224a688fcd0SKashyap D Desai 	cmd = mrsas_get_mfi_cmd(sc);
4225a688fcd0SKashyap D Desai 	if (!cmd) {
4226a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev,
4227a688fcd0SKashyap D Desai 		    "Cannot alloc for ld map info cmd.\n");
4228a688fcd0SKashyap D Desai 		return 1;
4229a688fcd0SKashyap D Desai 	}
4230a688fcd0SKashyap D Desai 	dcmd = &cmd->frame->dcmd;
4231a688fcd0SKashyap D Desai 
4232a688fcd0SKashyap D Desai 	pd_sync = (void *)sc->jbodmap_mem[(sc->pd_seq_map_id & 1)];
4233a688fcd0SKashyap D Desai 	pd_seq_h = sc->jbodmap_phys_addr[(sc->pd_seq_map_id & 1)];
4234a688fcd0SKashyap D Desai 	if (!pd_sync) {
4235a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev,
4236a688fcd0SKashyap D Desai 		    "Failed to alloc mem for jbod map info.\n");
4237a688fcd0SKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
4238a688fcd0SKashyap D Desai 		return (ENOMEM);
4239a688fcd0SKashyap D Desai 	}
4240a688fcd0SKashyap D Desai 	memset(pd_sync, 0, pd_seq_map_sz);
4241a688fcd0SKashyap D Desai 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4242a688fcd0SKashyap D Desai 	dcmd->cmd = MFI_CMD_DCMD;
4243a688fcd0SKashyap D Desai 	dcmd->cmd_status = 0xFF;
4244a688fcd0SKashyap D Desai 	dcmd->sge_count = 1;
4245a688fcd0SKashyap D Desai 	dcmd->timeout = 0;
4246a688fcd0SKashyap D Desai 	dcmd->pad_0 = 0;
4247a688fcd0SKashyap D Desai 	dcmd->data_xfer_len = (pd_seq_map_sz);
4248a688fcd0SKashyap D Desai 	dcmd->opcode = (MR_DCMD_SYSTEM_PD_MAP_GET_INFO);
4249a688fcd0SKashyap D Desai 	dcmd->sgl.sge32[0].phys_addr = (pd_seq_h);
4250a688fcd0SKashyap D Desai 	dcmd->sgl.sge32[0].length = (pd_seq_map_sz);
4251a688fcd0SKashyap D Desai 
4252a688fcd0SKashyap D Desai 	if (pend) {
4253a688fcd0SKashyap D Desai 		dcmd->mbox.b[0] = MRSAS_DCMD_MBOX_PEND_FLAG;
4254a688fcd0SKashyap D Desai 		dcmd->flags = (MFI_FRAME_DIR_WRITE);
4255a688fcd0SKashyap D Desai 		sc->jbod_seq_cmd = cmd;
4256a688fcd0SKashyap D Desai 		if (mrsas_issue_dcmd(sc, cmd)) {
4257a688fcd0SKashyap D Desai 			device_printf(sc->mrsas_dev,
4258a688fcd0SKashyap D Desai 			    "Fail to send sync map info command.\n");
4259a688fcd0SKashyap D Desai 			return 1;
4260a688fcd0SKashyap D Desai 		} else
4261a688fcd0SKashyap D Desai 			return 0;
4262a688fcd0SKashyap D Desai 	} else
4263a688fcd0SKashyap D Desai 		dcmd->flags = MFI_FRAME_DIR_READ;
4264a688fcd0SKashyap D Desai 
4265a688fcd0SKashyap D Desai 	retcode = mrsas_issue_polled(sc, cmd);
4266a688fcd0SKashyap D Desai 	if (retcode == ETIMEDOUT)
4267a688fcd0SKashyap D Desai 		goto dcmd_timeout;
4268a688fcd0SKashyap D Desai 
4269a688fcd0SKashyap D Desai 	if (pd_sync->count > MAX_PHYSICAL_DEVICES) {
4270a688fcd0SKashyap D Desai 		device_printf(sc->mrsas_dev,
4271a688fcd0SKashyap D Desai 		    "driver supports max %d JBOD, but FW reports %d\n",
4272a688fcd0SKashyap D Desai 		    MAX_PHYSICAL_DEVICES, pd_sync->count);
4273a688fcd0SKashyap D Desai 		retcode = -EINVAL;
4274a688fcd0SKashyap D Desai 	}
4275a688fcd0SKashyap D Desai 	if (!retcode)
4276a688fcd0SKashyap D Desai 		sc->pd_seq_map_id++;
4277a688fcd0SKashyap D Desai 	do_ocr = 0;
4278a688fcd0SKashyap D Desai 
4279a688fcd0SKashyap D Desai dcmd_timeout:
4280a688fcd0SKashyap D Desai 	if (do_ocr)
4281a688fcd0SKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
4282a688fcd0SKashyap D Desai 
4283a688fcd0SKashyap D Desai 	return (retcode);
4284a688fcd0SKashyap D Desai }
4285a688fcd0SKashyap D Desai 
42868e727371SKashyap D Desai /*
42878e727371SKashyap D Desai  * mrsas_get_map_info:        Load and validate RAID map input:
42888e727371SKashyap D Desai  * Adapter instance soft state
4289665484d8SDoug Ambrisko  *
42908e727371SKashyap D Desai  * This function calls mrsas_get_ld_map_info() and MR_ValidateMapInfo() to load
42918e727371SKashyap D Desai  * and validate RAID map.  It returns 0 if successful, 1 other- wise.
4292665484d8SDoug Ambrisko  */
42938e727371SKashyap D Desai static int
42948e727371SKashyap D Desai mrsas_get_map_info(struct mrsas_softc *sc)
4295665484d8SDoug Ambrisko {
4296665484d8SDoug Ambrisko 	uint8_t retcode = 0;
4297665484d8SDoug Ambrisko 
4298665484d8SDoug Ambrisko 	sc->fast_path_io = 0;
4299665484d8SDoug Ambrisko 	if (!mrsas_get_ld_map_info(sc)) {
4300665484d8SDoug Ambrisko 		retcode = MR_ValidateMapInfo(sc);
4301665484d8SDoug Ambrisko 		if (retcode == 0) {
4302665484d8SDoug Ambrisko 			sc->fast_path_io = 1;
4303665484d8SDoug Ambrisko 			return 0;
4304665484d8SDoug Ambrisko 		}
4305665484d8SDoug Ambrisko 	}
4306665484d8SDoug Ambrisko 	return 1;
4307665484d8SDoug Ambrisko }
4308665484d8SDoug Ambrisko 
43098e727371SKashyap D Desai /*
43108e727371SKashyap D Desai  * mrsas_get_ld_map_info:      Get FW's ld_map structure input:
43118e727371SKashyap D Desai  * Adapter instance soft state
4312665484d8SDoug Ambrisko  *
43138e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller PD list
43148e727371SKashyap D Desai  * structure.
4315665484d8SDoug Ambrisko  */
43168e727371SKashyap D Desai static int
43178e727371SKashyap D Desai mrsas_get_ld_map_info(struct mrsas_softc *sc)
4318665484d8SDoug Ambrisko {
4319665484d8SDoug Ambrisko 	int retcode = 0;
4320665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4321665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
43224799d485SKashyap D Desai 	void *map;
4323665484d8SDoug Ambrisko 	bus_addr_t map_phys_addr = 0;
4324665484d8SDoug Ambrisko 
4325665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4326665484d8SDoug Ambrisko 	if (!cmd) {
43274799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
43284799d485SKashyap D Desai 		    "Cannot alloc for ld map info cmd.\n");
4329665484d8SDoug Ambrisko 		return 1;
4330665484d8SDoug Ambrisko 	}
4331665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4332665484d8SDoug Ambrisko 
43334799d485SKashyap D Desai 	map = (void *)sc->raidmap_mem[(sc->map_id & 1)];
4334665484d8SDoug Ambrisko 	map_phys_addr = sc->raidmap_phys_addr[(sc->map_id & 1)];
4335665484d8SDoug Ambrisko 	if (!map) {
43364799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
43374799d485SKashyap D Desai 		    "Failed to alloc mem for ld map info.\n");
4338665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
4339665484d8SDoug Ambrisko 		return (ENOMEM);
4340665484d8SDoug Ambrisko 	}
43414799d485SKashyap D Desai 	memset(map, 0, sizeof(sc->max_map_sz));
4342665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4343665484d8SDoug Ambrisko 
4344665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4345665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
4346665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
4347665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
4348665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4349665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
43504799d485SKashyap D Desai 	dcmd->data_xfer_len = sc->current_map_sz;
4351665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO;
4352665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = map_phys_addr;
43534799d485SKashyap D Desai 	dcmd->sgl.sge32[0].length = sc->current_map_sz;
43544799d485SKashyap D Desai 
4355f0c7594bSKashyap D Desai 	retcode = mrsas_issue_polled(sc, cmd);
4356f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
4357f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
43584799d485SKashyap D Desai 
4359665484d8SDoug Ambrisko 	return (retcode);
4360665484d8SDoug Ambrisko }
4361665484d8SDoug Ambrisko 
43628e727371SKashyap D Desai /*
43638e727371SKashyap D Desai  * mrsas_sync_map_info:        Get FW's ld_map structure input:
43648e727371SKashyap D Desai  * Adapter instance soft state
4365665484d8SDoug Ambrisko  *
43668e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller PD list
43678e727371SKashyap D Desai  * structure.
4368665484d8SDoug Ambrisko  */
43698e727371SKashyap D Desai static int
43708e727371SKashyap D Desai mrsas_sync_map_info(struct mrsas_softc *sc)
4371665484d8SDoug Ambrisko {
4372665484d8SDoug Ambrisko 	int retcode = 0, i;
4373665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4374665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4375665484d8SDoug Ambrisko 	uint32_t size_sync_info, num_lds;
4376665484d8SDoug Ambrisko 	MR_LD_TARGET_SYNC *target_map = NULL;
43774799d485SKashyap D Desai 	MR_DRV_RAID_MAP_ALL *map;
4378665484d8SDoug Ambrisko 	MR_LD_RAID *raid;
4379665484d8SDoug Ambrisko 	MR_LD_TARGET_SYNC *ld_sync;
4380665484d8SDoug Ambrisko 	bus_addr_t map_phys_addr = 0;
4381665484d8SDoug Ambrisko 
4382665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4383665484d8SDoug Ambrisko 	if (!cmd) {
4384731b7561SKashyap D Desai 		device_printf(sc->mrsas_dev, "Cannot alloc for sync map info cmd\n");
4385731b7561SKashyap D Desai 		return ENOMEM;
4386665484d8SDoug Ambrisko 	}
43874799d485SKashyap D Desai 	map = sc->ld_drv_map[sc->map_id & 1];
4388665484d8SDoug Ambrisko 	num_lds = map->raidMap.ldCount;
4389665484d8SDoug Ambrisko 
4390665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4391665484d8SDoug Ambrisko 	size_sync_info = sizeof(MR_LD_TARGET_SYNC) * num_lds;
4392665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4393665484d8SDoug Ambrisko 
43948e727371SKashyap D Desai 	target_map = (MR_LD_TARGET_SYNC *) sc->raidmap_mem[(sc->map_id - 1) & 1];
43954799d485SKashyap D Desai 	memset(target_map, 0, sc->max_map_sz);
4396665484d8SDoug Ambrisko 
4397665484d8SDoug Ambrisko 	map_phys_addr = sc->raidmap_phys_addr[(sc->map_id - 1) & 1];
4398665484d8SDoug Ambrisko 
4399665484d8SDoug Ambrisko 	ld_sync = (MR_LD_TARGET_SYNC *) target_map;
4400665484d8SDoug Ambrisko 
4401665484d8SDoug Ambrisko 	for (i = 0; i < num_lds; i++, ld_sync++) {
4402665484d8SDoug Ambrisko 		raid = MR_LdRaidGet(i, map);
4403665484d8SDoug Ambrisko 		ld_sync->targetId = MR_GetLDTgtId(i, map);
4404665484d8SDoug Ambrisko 		ld_sync->seqNum = raid->seqNum;
4405665484d8SDoug Ambrisko 	}
4406665484d8SDoug Ambrisko 
4407665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4408665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
4409665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
4410665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_WRITE;
4411665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4412665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
44134799d485SKashyap D Desai 	dcmd->data_xfer_len = sc->current_map_sz;
4414665484d8SDoug Ambrisko 	dcmd->mbox.b[0] = num_lds;
4415665484d8SDoug Ambrisko 	dcmd->mbox.b[1] = MRSAS_DCMD_MBOX_PEND_FLAG;
4416665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_LD_MAP_GET_INFO;
4417665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = map_phys_addr;
44184799d485SKashyap D Desai 	dcmd->sgl.sge32[0].length = sc->current_map_sz;
4419665484d8SDoug Ambrisko 
4420665484d8SDoug Ambrisko 	sc->map_update_cmd = cmd;
4421665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
44224799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
44234799d485SKashyap D Desai 		    "Fail to send sync map info command.\n");
4424665484d8SDoug Ambrisko 		return (1);
4425665484d8SDoug Ambrisko 	}
4426665484d8SDoug Ambrisko 	return (retcode);
4427665484d8SDoug Ambrisko }
4428665484d8SDoug Ambrisko 
442979b4460bSKashyap D Desai /* Input:	dcmd.opcode		- MR_DCMD_PD_GET_INFO
443079b4460bSKashyap D Desai   *		dcmd.mbox.s[0]		- deviceId for this physical drive
443179b4460bSKashyap D Desai   *		dcmd.sge IN		- ptr to returned MR_PD_INFO structure
443279b4460bSKashyap D Desai   * Desc:	Firmware return the physical drive info structure
443379b4460bSKashyap D Desai   *
443479b4460bSKashyap D Desai   */
443579b4460bSKashyap D Desai static void
443679b4460bSKashyap D Desai mrsas_get_pd_info(struct mrsas_softc *sc, u_int16_t device_id)
443779b4460bSKashyap D Desai {
443879b4460bSKashyap D Desai 	int retcode;
443979b4460bSKashyap D Desai 	u_int8_t do_ocr = 1;
444079b4460bSKashyap D Desai 	struct mrsas_mfi_cmd *cmd;
444179b4460bSKashyap D Desai 	struct mrsas_dcmd_frame *dcmd;
444279b4460bSKashyap D Desai 
444379b4460bSKashyap D Desai 	cmd = mrsas_get_mfi_cmd(sc);
444479b4460bSKashyap D Desai 
444579b4460bSKashyap D Desai 	if (!cmd) {
444679b4460bSKashyap D Desai 		device_printf(sc->mrsas_dev,
444779b4460bSKashyap D Desai 		    "Cannot alloc for get PD info cmd\n");
444879b4460bSKashyap D Desai 		return;
444979b4460bSKashyap D Desai 	}
445079b4460bSKashyap D Desai 	dcmd = &cmd->frame->dcmd;
445179b4460bSKashyap D Desai 
445279b4460bSKashyap D Desai 	memset(sc->pd_info_mem, 0, sizeof(struct mrsas_pd_info));
445379b4460bSKashyap D Desai 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
445479b4460bSKashyap D Desai 
445579b4460bSKashyap D Desai 	dcmd->mbox.s[0] = device_id;
445679b4460bSKashyap D Desai 	dcmd->cmd = MFI_CMD_DCMD;
445779b4460bSKashyap D Desai 	dcmd->cmd_status = 0xFF;
445879b4460bSKashyap D Desai 	dcmd->sge_count = 1;
445979b4460bSKashyap D Desai 	dcmd->flags = MFI_FRAME_DIR_READ;
446079b4460bSKashyap D Desai 	dcmd->timeout = 0;
446179b4460bSKashyap D Desai 	dcmd->pad_0 = 0;
446279b4460bSKashyap D Desai 	dcmd->data_xfer_len = sizeof(struct mrsas_pd_info);
446379b4460bSKashyap D Desai 	dcmd->opcode = MR_DCMD_PD_GET_INFO;
446479b4460bSKashyap D Desai 	dcmd->sgl.sge32[0].phys_addr = (u_int32_t)sc->pd_info_phys_addr;
446579b4460bSKashyap D Desai 	dcmd->sgl.sge32[0].length = sizeof(struct mrsas_pd_info);
446679b4460bSKashyap D Desai 
446779b4460bSKashyap D Desai 	if (!sc->mask_interrupts)
446879b4460bSKashyap D Desai 		retcode = mrsas_issue_blocked_cmd(sc, cmd);
446979b4460bSKashyap D Desai 	else
447079b4460bSKashyap D Desai 		retcode = mrsas_issue_polled(sc, cmd);
447179b4460bSKashyap D Desai 
447279b4460bSKashyap D Desai 	if (retcode == ETIMEDOUT)
447379b4460bSKashyap D Desai 		goto dcmd_timeout;
447479b4460bSKashyap D Desai 
447579b4460bSKashyap D Desai 	sc->target_list[device_id].interface_type =
447679b4460bSKashyap D Desai 		sc->pd_info_mem->state.ddf.pdType.intf;
447779b4460bSKashyap D Desai 
447879b4460bSKashyap D Desai 	do_ocr = 0;
447979b4460bSKashyap D Desai 
448079b4460bSKashyap D Desai dcmd_timeout:
448179b4460bSKashyap D Desai 
448279b4460bSKashyap D Desai 	if (do_ocr)
448379b4460bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
448479b4460bSKashyap D Desai 
448579b4460bSKashyap D Desai 	if (!sc->mask_interrupts)
448679b4460bSKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
448779b4460bSKashyap D Desai }
448879b4460bSKashyap D Desai 
448979b4460bSKashyap D Desai /*
449079b4460bSKashyap D Desai  * mrsas_add_target:				Add target ID of system PD/VD to driver's data structure.
449179b4460bSKashyap D Desai  * sc:						Adapter's soft state
449279b4460bSKashyap D Desai  * target_id:					Unique target id per controller(managed by driver)
449379b4460bSKashyap D Desai  *						for system PDs- target ID ranges from 0 to (MRSAS_MAX_PD - 1)
449479b4460bSKashyap D Desai  *						for VDs- target ID ranges from MRSAS_MAX_PD to MRSAS_MAX_TM_TARGETS
449579b4460bSKashyap D Desai  * return:					void
449679b4460bSKashyap D Desai  * Descripton:					This function will be called whenever system PD or VD is created.
449779b4460bSKashyap D Desai  */
449879b4460bSKashyap D Desai static void mrsas_add_target(struct mrsas_softc *sc,
449979b4460bSKashyap D Desai 	u_int16_t target_id)
450079b4460bSKashyap D Desai {
450179b4460bSKashyap D Desai 	sc->target_list[target_id].target_id = target_id;
450279b4460bSKashyap D Desai 
450379b4460bSKashyap D Desai 	device_printf(sc->mrsas_dev,
450479b4460bSKashyap D Desai 		"%s created target ID: 0x%x\n",
450579b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD ? "System PD" : "VD"),
450679b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD ? target_id : (target_id - MRSAS_MAX_PD)));
450779b4460bSKashyap D Desai 	/*
450879b4460bSKashyap D Desai 	 * If interrupts are enabled, then only fire DCMD to get pd_info
450979b4460bSKashyap D Desai 	 * for system PDs
451079b4460bSKashyap D Desai 	 */
451179b4460bSKashyap D Desai 	if (!sc->mask_interrupts && sc->pd_info_mem &&
451279b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD))
451379b4460bSKashyap D Desai 		mrsas_get_pd_info(sc, target_id);
451479b4460bSKashyap D Desai 
451579b4460bSKashyap D Desai }
451679b4460bSKashyap D Desai 
451779b4460bSKashyap D Desai /*
451879b4460bSKashyap D Desai  * mrsas_remove_target:			Remove target ID of system PD/VD from driver's data structure.
451979b4460bSKashyap D Desai  * sc:						Adapter's soft state
452079b4460bSKashyap D Desai  * target_id:					Unique target id per controller(managed by driver)
452179b4460bSKashyap D Desai  *						for system PDs- target ID ranges from 0 to (MRSAS_MAX_PD - 1)
452279b4460bSKashyap D Desai  *						for VDs- target ID ranges from MRSAS_MAX_PD to MRSAS_MAX_TM_TARGETS
452379b4460bSKashyap D Desai  * return:					void
452479b4460bSKashyap D Desai  * Descripton:					This function will be called whenever system PD or VD is deleted
452579b4460bSKashyap D Desai  */
452679b4460bSKashyap D Desai static void mrsas_remove_target(struct mrsas_softc *sc,
452779b4460bSKashyap D Desai 	u_int16_t target_id)
452879b4460bSKashyap D Desai {
452979b4460bSKashyap D Desai 	sc->target_list[target_id].target_id = 0xffff;
453079b4460bSKashyap D Desai 	device_printf(sc->mrsas_dev,
453179b4460bSKashyap D Desai 		"%s deleted target ID: 0x%x\n",
453279b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD ? "System PD" : "VD"),
453379b4460bSKashyap D Desai 		(target_id < MRSAS_MAX_PD ? target_id : (target_id - MRSAS_MAX_PD)));
453479b4460bSKashyap D Desai }
453579b4460bSKashyap D Desai 
45368e727371SKashyap D Desai /*
45378e727371SKashyap D Desai  * mrsas_get_pd_list:           Returns FW's PD list structure input:
45388e727371SKashyap D Desai  * Adapter soft state
4539665484d8SDoug Ambrisko  *
45408e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller PD list
45418e727371SKashyap D Desai  * structure.  This information is mainly used to find out about system
45428e727371SKashyap D Desai  * supported by Firmware.
4543665484d8SDoug Ambrisko  */
45448e727371SKashyap D Desai static int
45458e727371SKashyap D Desai mrsas_get_pd_list(struct mrsas_softc *sc)
4546665484d8SDoug Ambrisko {
4547665484d8SDoug Ambrisko 	int retcode = 0, pd_index = 0, pd_count = 0, pd_list_size;
4548f0c7594bSKashyap D Desai 	u_int8_t do_ocr = 1;
4549665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4550665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4551665484d8SDoug Ambrisko 	struct MR_PD_LIST *pd_list_mem;
4552665484d8SDoug Ambrisko 	struct MR_PD_ADDRESS *pd_addr;
4553665484d8SDoug Ambrisko 	bus_addr_t pd_list_phys_addr = 0;
4554665484d8SDoug Ambrisko 	struct mrsas_tmp_dcmd *tcmd;
4555665484d8SDoug Ambrisko 
4556665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4557665484d8SDoug Ambrisko 	if (!cmd) {
45584799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
45594799d485SKashyap D Desai 		    "Cannot alloc for get PD list cmd\n");
4560665484d8SDoug Ambrisko 		return 1;
4561665484d8SDoug Ambrisko 	}
4562665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4563665484d8SDoug Ambrisko 
4564665484d8SDoug Ambrisko 	tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT);
4565665484d8SDoug Ambrisko 	pd_list_size = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST);
4566665484d8SDoug Ambrisko 	if (mrsas_alloc_tmp_dcmd(sc, tcmd, pd_list_size) != SUCCESS) {
45674799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
45684799d485SKashyap D Desai 		    "Cannot alloc dmamap for get PD list cmd\n");
4569665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
4570f0c7594bSKashyap D Desai 		mrsas_free_tmp_dcmd(tcmd);
4571f0c7594bSKashyap D Desai 		free(tcmd, M_MRSAS);
4572665484d8SDoug Ambrisko 		return (ENOMEM);
45738e727371SKashyap D Desai 	} else {
4574665484d8SDoug Ambrisko 		pd_list_mem = tcmd->tmp_dcmd_mem;
4575665484d8SDoug Ambrisko 		pd_list_phys_addr = tcmd->tmp_dcmd_phys_addr;
4576665484d8SDoug Ambrisko 	}
4577665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4578665484d8SDoug Ambrisko 
4579665484d8SDoug Ambrisko 	dcmd->mbox.b[0] = MR_PD_QUERY_TYPE_EXPOSED_TO_HOST;
4580665484d8SDoug Ambrisko 	dcmd->mbox.b[1] = 0;
4581665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4582665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
4583665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
4584665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
4585665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4586665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
4587665484d8SDoug Ambrisko 	dcmd->data_xfer_len = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST);
4588665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_PD_LIST_QUERY;
4589665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = pd_list_phys_addr;
4590665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = MRSAS_MAX_PD * sizeof(struct MR_PD_LIST);
4591665484d8SDoug Ambrisko 
4592731b7561SKashyap D Desai 	if (!sc->mask_interrupts)
4593731b7561SKashyap D Desai 		retcode = mrsas_issue_blocked_cmd(sc, cmd);
4594731b7561SKashyap D Desai 	else
4595f0c7594bSKashyap D Desai 		retcode = mrsas_issue_polled(sc, cmd);
4596731b7561SKashyap D Desai 
4597f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
4598f0c7594bSKashyap D Desai 		goto dcmd_timeout;
4599665484d8SDoug Ambrisko 
4600665484d8SDoug Ambrisko 	/* Get the instance PD list */
4601665484d8SDoug Ambrisko 	pd_count = MRSAS_MAX_PD;
4602665484d8SDoug Ambrisko 	pd_addr = pd_list_mem->addr;
4603f0c7594bSKashyap D Desai 	if (pd_list_mem->count < pd_count) {
46044799d485SKashyap D Desai 		memset(sc->local_pd_list, 0,
46054799d485SKashyap D Desai 		    MRSAS_MAX_PD * sizeof(struct mrsas_pd_list));
4606665484d8SDoug Ambrisko 		for (pd_index = 0; pd_index < pd_list_mem->count; pd_index++) {
4607665484d8SDoug Ambrisko 			sc->local_pd_list[pd_addr->deviceId].tid = pd_addr->deviceId;
46084799d485SKashyap D Desai 			sc->local_pd_list[pd_addr->deviceId].driveType =
46094799d485SKashyap D Desai 			    pd_addr->scsiDevType;
46104799d485SKashyap D Desai 			sc->local_pd_list[pd_addr->deviceId].driveState =
46114799d485SKashyap D Desai 			    MR_PD_STATE_SYSTEM;
461279b4460bSKashyap D Desai 			if (sc->target_list[pd_addr->deviceId].target_id == 0xffff)
461379b4460bSKashyap D Desai 				mrsas_add_target(sc, pd_addr->deviceId);
4614665484d8SDoug Ambrisko 			pd_addr++;
4615665484d8SDoug Ambrisko 		}
461679b4460bSKashyap D Desai 		for (pd_index = 0; pd_index < MRSAS_MAX_PD; pd_index++) {
461779b4460bSKashyap D Desai 			if ((sc->local_pd_list[pd_index].driveState !=
461879b4460bSKashyap D Desai 				MR_PD_STATE_SYSTEM) &&
461979b4460bSKashyap D Desai 				(sc->target_list[pd_index].target_id !=
462079b4460bSKashyap D Desai 				0xffff)) {
462179b4460bSKashyap D Desai 				mrsas_remove_target(sc, pd_index);
462279b4460bSKashyap D Desai 			}
462379b4460bSKashyap D Desai 		}
46248e727371SKashyap D Desai 		/*
46258e727371SKashyap D Desai 		 * Use mutext/spinlock if pd_list component size increase more than
46268e727371SKashyap D Desai 		 * 32 bit.
46278e727371SKashyap D Desai 		 */
4628665484d8SDoug Ambrisko 		memcpy(sc->pd_list, sc->local_pd_list, sizeof(sc->local_pd_list));
4629f0c7594bSKashyap D Desai 		do_ocr = 0;
4630f0c7594bSKashyap D Desai 	}
4631f0c7594bSKashyap D Desai dcmd_timeout:
4632665484d8SDoug Ambrisko 	mrsas_free_tmp_dcmd(tcmd);
4633665484d8SDoug Ambrisko 	free(tcmd, M_MRSAS);
4634f0c7594bSKashyap D Desai 
4635f0c7594bSKashyap D Desai 	if (do_ocr)
4636f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
4637731b7561SKashyap D Desai 
4638731b7561SKashyap D Desai 	if (!sc->mask_interrupts)
4639f0c7594bSKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
4640f0c7594bSKashyap D Desai 
4641665484d8SDoug Ambrisko 	return (retcode);
4642665484d8SDoug Ambrisko }
4643665484d8SDoug Ambrisko 
46448e727371SKashyap D Desai /*
46458e727371SKashyap D Desai  * mrsas_get_ld_list:           Returns FW's LD list structure input:
46468e727371SKashyap D Desai  * Adapter soft state
4647665484d8SDoug Ambrisko  *
46488e727371SKashyap D Desai  * Issues an internal command (DCMD) to get the FW's controller PD list
46498e727371SKashyap D Desai  * structure.  This information is mainly used to find out about supported by
46508e727371SKashyap D Desai  * the FW.
4651665484d8SDoug Ambrisko  */
46528e727371SKashyap D Desai static int
46538e727371SKashyap D Desai mrsas_get_ld_list(struct mrsas_softc *sc)
4654665484d8SDoug Ambrisko {
465579b4460bSKashyap D Desai 	int ld_list_size, retcode = 0, ld_index = 0, ids = 0, drv_tgt_id;
4656f0c7594bSKashyap D Desai 	u_int8_t do_ocr = 1;
4657665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4658665484d8SDoug Ambrisko 	struct mrsas_dcmd_frame *dcmd;
4659665484d8SDoug Ambrisko 	struct MR_LD_LIST *ld_list_mem;
4660665484d8SDoug Ambrisko 	bus_addr_t ld_list_phys_addr = 0;
4661665484d8SDoug Ambrisko 	struct mrsas_tmp_dcmd *tcmd;
4662665484d8SDoug Ambrisko 
4663665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4664665484d8SDoug Ambrisko 	if (!cmd) {
46654799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
46664799d485SKashyap D Desai 		    "Cannot alloc for get LD list cmd\n");
4667665484d8SDoug Ambrisko 		return 1;
4668665484d8SDoug Ambrisko 	}
4669665484d8SDoug Ambrisko 	dcmd = &cmd->frame->dcmd;
4670665484d8SDoug Ambrisko 
4671665484d8SDoug Ambrisko 	tcmd = malloc(sizeof(struct mrsas_tmp_dcmd), M_MRSAS, M_NOWAIT);
4672665484d8SDoug Ambrisko 	ld_list_size = sizeof(struct MR_LD_LIST);
4673665484d8SDoug Ambrisko 	if (mrsas_alloc_tmp_dcmd(sc, tcmd, ld_list_size) != SUCCESS) {
46744799d485SKashyap D Desai 		device_printf(sc->mrsas_dev,
46754799d485SKashyap D Desai 		    "Cannot alloc dmamap for get LD list cmd\n");
4676665484d8SDoug Ambrisko 		mrsas_release_mfi_cmd(cmd);
4677f0c7594bSKashyap D Desai 		mrsas_free_tmp_dcmd(tcmd);
4678f0c7594bSKashyap D Desai 		free(tcmd, M_MRSAS);
4679665484d8SDoug Ambrisko 		return (ENOMEM);
46808e727371SKashyap D Desai 	} else {
4681665484d8SDoug Ambrisko 		ld_list_mem = tcmd->tmp_dcmd_mem;
4682665484d8SDoug Ambrisko 		ld_list_phys_addr = tcmd->tmp_dcmd_phys_addr;
4683665484d8SDoug Ambrisko 	}
4684665484d8SDoug Ambrisko 	memset(dcmd->mbox.b, 0, MFI_MBOX_SIZE);
4685665484d8SDoug Ambrisko 
46864799d485SKashyap D Desai 	if (sc->max256vdSupport)
46874799d485SKashyap D Desai 		dcmd->mbox.b[0] = 1;
46884799d485SKashyap D Desai 
4689665484d8SDoug Ambrisko 	dcmd->cmd = MFI_CMD_DCMD;
4690665484d8SDoug Ambrisko 	dcmd->cmd_status = 0xFF;
4691665484d8SDoug Ambrisko 	dcmd->sge_count = 1;
4692665484d8SDoug Ambrisko 	dcmd->flags = MFI_FRAME_DIR_READ;
4693665484d8SDoug Ambrisko 	dcmd->timeout = 0;
4694665484d8SDoug Ambrisko 	dcmd->data_xfer_len = sizeof(struct MR_LD_LIST);
4695665484d8SDoug Ambrisko 	dcmd->opcode = MR_DCMD_LD_GET_LIST;
4696665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].phys_addr = ld_list_phys_addr;
4697665484d8SDoug Ambrisko 	dcmd->sgl.sge32[0].length = sizeof(struct MR_LD_LIST);
4698665484d8SDoug Ambrisko 	dcmd->pad_0 = 0;
4699665484d8SDoug Ambrisko 
4700731b7561SKashyap D Desai 	if (!sc->mask_interrupts)
4701731b7561SKashyap D Desai 		retcode = mrsas_issue_blocked_cmd(sc, cmd);
4702731b7561SKashyap D Desai 	else
4703f0c7594bSKashyap D Desai 		retcode = mrsas_issue_polled(sc, cmd);
4704731b7561SKashyap D Desai 
4705f0c7594bSKashyap D Desai 	if (retcode == ETIMEDOUT)
4706f0c7594bSKashyap D Desai 		goto dcmd_timeout;
4707665484d8SDoug Ambrisko 
47084799d485SKashyap D Desai #if VD_EXT_DEBUG
47094799d485SKashyap D Desai 	printf("Number of LDs %d\n", ld_list_mem->ldCount);
47104799d485SKashyap D Desai #endif
47114799d485SKashyap D Desai 
4712665484d8SDoug Ambrisko 	/* Get the instance LD list */
4713f0c7594bSKashyap D Desai 	if (ld_list_mem->ldCount <= sc->fw_supported_vd_count) {
4714665484d8SDoug Ambrisko 		sc->CurLdCount = ld_list_mem->ldCount;
47154799d485SKashyap D Desai 		memset(sc->ld_ids, 0xff, MAX_LOGICAL_DRIVES_EXT);
4716665484d8SDoug Ambrisko 		for (ld_index = 0; ld_index < ld_list_mem->ldCount; ld_index++) {
4717665484d8SDoug Ambrisko 			ids = ld_list_mem->ldList[ld_index].ref.ld_context.targetId;
471879b4460bSKashyap D Desai 			drv_tgt_id = ids + MRSAS_MAX_PD;
471979b4460bSKashyap D Desai 			if (ld_list_mem->ldList[ld_index].state != 0) {
4720665484d8SDoug Ambrisko 				sc->ld_ids[ids] = ld_list_mem->ldList[ld_index].ref.ld_context.targetId;
472179b4460bSKashyap D Desai 				if (sc->target_list[drv_tgt_id].target_id ==
472279b4460bSKashyap D Desai 					0xffff)
472379b4460bSKashyap D Desai 					mrsas_add_target(sc, drv_tgt_id);
472479b4460bSKashyap D Desai 			} else {
472579b4460bSKashyap D Desai 				if (sc->target_list[drv_tgt_id].target_id !=
472679b4460bSKashyap D Desai 					0xffff)
472779b4460bSKashyap D Desai 					mrsas_remove_target(sc,
472879b4460bSKashyap D Desai 						drv_tgt_id);
4729665484d8SDoug Ambrisko 			}
4730665484d8SDoug Ambrisko 		}
473179b4460bSKashyap D Desai 
4732f0c7594bSKashyap D Desai 		do_ocr = 0;
4733665484d8SDoug Ambrisko 	}
4734f0c7594bSKashyap D Desai dcmd_timeout:
4735665484d8SDoug Ambrisko 	mrsas_free_tmp_dcmd(tcmd);
4736665484d8SDoug Ambrisko 	free(tcmd, M_MRSAS);
4737f0c7594bSKashyap D Desai 
4738f0c7594bSKashyap D Desai 	if (do_ocr)
4739f0c7594bSKashyap D Desai 		sc->do_timedout_reset = MFI_DCMD_TIMEOUT_OCR;
4740731b7561SKashyap D Desai 	if (!sc->mask_interrupts)
4741f0c7594bSKashyap D Desai 		mrsas_release_mfi_cmd(cmd);
4742f0c7594bSKashyap D Desai 
4743665484d8SDoug Ambrisko 	return (retcode);
4744665484d8SDoug Ambrisko }
4745665484d8SDoug Ambrisko 
47468e727371SKashyap D Desai /*
47478e727371SKashyap D Desai  * mrsas_alloc_tmp_dcmd:       Allocates memory for temporary command input:
47488e727371SKashyap D Desai  * Adapter soft state Temp command Size of alloction
4749665484d8SDoug Ambrisko  *
4750665484d8SDoug Ambrisko  * Allocates DMAable memory for a temporary internal command. The allocated
4751665484d8SDoug Ambrisko  * memory is initialized to all zeros upon successful loading of the dma
4752665484d8SDoug Ambrisko  * mapped memory.
4753665484d8SDoug Ambrisko  */
47548e727371SKashyap D Desai int
47558e727371SKashyap D Desai mrsas_alloc_tmp_dcmd(struct mrsas_softc *sc,
47568e727371SKashyap D Desai     struct mrsas_tmp_dcmd *tcmd, int size)
4757665484d8SDoug Ambrisko {
47588e727371SKashyap D Desai 	if (bus_dma_tag_create(sc->mrsas_parent_tag,
47598e727371SKashyap D Desai 	    1, 0,
47608e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR_32BIT,
47618e727371SKashyap D Desai 	    BUS_SPACE_MAXADDR,
47628e727371SKashyap D Desai 	    NULL, NULL,
47638e727371SKashyap D Desai 	    size,
47648e727371SKashyap D Desai 	    1,
47658e727371SKashyap D Desai 	    size,
47668e727371SKashyap D Desai 	    BUS_DMA_ALLOCNOW,
47678e727371SKashyap D Desai 	    NULL, NULL,
4768665484d8SDoug Ambrisko 	    &tcmd->tmp_dcmd_tag)) {
4769665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd tag\n");
4770665484d8SDoug Ambrisko 		return (ENOMEM);
4771665484d8SDoug Ambrisko 	}
4772665484d8SDoug Ambrisko 	if (bus_dmamem_alloc(tcmd->tmp_dcmd_tag, (void **)&tcmd->tmp_dcmd_mem,
4773665484d8SDoug Ambrisko 	    BUS_DMA_NOWAIT, &tcmd->tmp_dcmd_dmamap)) {
4774665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot allocate tmp dcmd mem\n");
4775665484d8SDoug Ambrisko 		return (ENOMEM);
4776665484d8SDoug Ambrisko 	}
4777665484d8SDoug Ambrisko 	if (bus_dmamap_load(tcmd->tmp_dcmd_tag, tcmd->tmp_dcmd_dmamap,
4778665484d8SDoug Ambrisko 	    tcmd->tmp_dcmd_mem, size, mrsas_addr_cb,
4779665484d8SDoug Ambrisko 	    &tcmd->tmp_dcmd_phys_addr, BUS_DMA_NOWAIT)) {
4780665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot load tmp dcmd mem\n");
4781665484d8SDoug Ambrisko 		return (ENOMEM);
4782665484d8SDoug Ambrisko 	}
4783665484d8SDoug Ambrisko 	memset(tcmd->tmp_dcmd_mem, 0, size);
4784665484d8SDoug Ambrisko 	return (0);
4785665484d8SDoug Ambrisko }
4786665484d8SDoug Ambrisko 
47878e727371SKashyap D Desai /*
47888e727371SKashyap D Desai  * mrsas_free_tmp_dcmd:      Free memory for temporary command input:
47898e727371SKashyap D Desai  * temporary dcmd pointer
4790665484d8SDoug Ambrisko  *
47918e727371SKashyap D Desai  * Deallocates memory of the temporary command for use in the construction of
47928e727371SKashyap D Desai  * the internal DCMD.
4793665484d8SDoug Ambrisko  */
47948e727371SKashyap D Desai void
47958e727371SKashyap D Desai mrsas_free_tmp_dcmd(struct mrsas_tmp_dcmd *tmp)
4796665484d8SDoug Ambrisko {
4797665484d8SDoug Ambrisko 	if (tmp->tmp_dcmd_phys_addr)
4798665484d8SDoug Ambrisko 		bus_dmamap_unload(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_dmamap);
4799665484d8SDoug Ambrisko 	if (tmp->tmp_dcmd_mem != NULL)
4800665484d8SDoug Ambrisko 		bus_dmamem_free(tmp->tmp_dcmd_tag, tmp->tmp_dcmd_mem, tmp->tmp_dcmd_dmamap);
4801665484d8SDoug Ambrisko 	if (tmp->tmp_dcmd_tag != NULL)
4802665484d8SDoug Ambrisko 		bus_dma_tag_destroy(tmp->tmp_dcmd_tag);
4803665484d8SDoug Ambrisko }
4804665484d8SDoug Ambrisko 
48058e727371SKashyap D Desai /*
48068e727371SKashyap D Desai  * mrsas_issue_blocked_abort_cmd:       Aborts previously issued cmd input:
48078e727371SKashyap D Desai  * Adapter soft state Previously issued cmd to be aborted
4808665484d8SDoug Ambrisko  *
4809665484d8SDoug Ambrisko  * This function is used to abort previously issued commands, such as AEN and
4810665484d8SDoug Ambrisko  * RAID map sync map commands.  The abort command is sent as a DCMD internal
4811665484d8SDoug Ambrisko  * command and subsequently the driver will wait for a return status.  The
4812665484d8SDoug Ambrisko  * max wait time is MRSAS_INTERNAL_CMD_WAIT_TIME seconds.
4813665484d8SDoug Ambrisko  */
48148e727371SKashyap D Desai static int
48158e727371SKashyap D Desai mrsas_issue_blocked_abort_cmd(struct mrsas_softc *sc,
4816665484d8SDoug Ambrisko     struct mrsas_mfi_cmd *cmd_to_abort)
4817665484d8SDoug Ambrisko {
4818665484d8SDoug Ambrisko 	struct mrsas_mfi_cmd *cmd;
4819665484d8SDoug Ambrisko 	struct mrsas_abort_frame *abort_fr;
4820665484d8SDoug Ambrisko 	u_int8_t retcode = 0;
4821665484d8SDoug Ambrisko 	unsigned long total_time = 0;
4822665484d8SDoug Ambrisko 	u_int8_t max_wait = MRSAS_INTERNAL_CMD_WAIT_TIME;
4823665484d8SDoug Ambrisko 
4824665484d8SDoug Ambrisko 	cmd = mrsas_get_mfi_cmd(sc);
4825665484d8SDoug Ambrisko 	if (!cmd) {
4826665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Cannot alloc for abort cmd\n");
4827665484d8SDoug Ambrisko 		return (1);
4828665484d8SDoug Ambrisko 	}
4829665484d8SDoug Ambrisko 	abort_fr = &cmd->frame->abort;
4830665484d8SDoug Ambrisko 
4831665484d8SDoug Ambrisko 	/* Prepare and issue the abort frame */
4832665484d8SDoug Ambrisko 	abort_fr->cmd = MFI_CMD_ABORT;
4833665484d8SDoug Ambrisko 	abort_fr->cmd_status = 0xFF;
4834665484d8SDoug Ambrisko 	abort_fr->flags = 0;
4835665484d8SDoug Ambrisko 	abort_fr->abort_context = cmd_to_abort->index;
4836665484d8SDoug Ambrisko 	abort_fr->abort_mfi_phys_addr_lo = cmd_to_abort->frame_phys_addr;
4837665484d8SDoug Ambrisko 	abort_fr->abort_mfi_phys_addr_hi = 0;
4838665484d8SDoug Ambrisko 
4839665484d8SDoug Ambrisko 	cmd->sync_cmd = 1;
4840665484d8SDoug Ambrisko 	cmd->cmd_status = 0xFF;
4841665484d8SDoug Ambrisko 
4842665484d8SDoug Ambrisko 	if (mrsas_issue_dcmd(sc, cmd)) {
4843665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "Fail to send abort command.\n");
4844665484d8SDoug Ambrisko 		return (1);
4845665484d8SDoug Ambrisko 	}
4846665484d8SDoug Ambrisko 	/* Wait for this cmd to complete */
4847665484d8SDoug Ambrisko 	sc->chan = (void *)&cmd;
4848665484d8SDoug Ambrisko 	while (1) {
4849665484d8SDoug Ambrisko 		if (cmd->cmd_status == 0xFF) {
4850665484d8SDoug Ambrisko 			tsleep((void *)&sc->chan, 0, "mrsas_sleep", hz);
48518e727371SKashyap D Desai 		} else
4852665484d8SDoug Ambrisko 			break;
4853665484d8SDoug Ambrisko 		total_time++;
4854665484d8SDoug Ambrisko 		if (total_time >= max_wait) {
4855665484d8SDoug Ambrisko 			device_printf(sc->mrsas_dev, "Abort cmd timed out after %d sec.\n", max_wait);
4856665484d8SDoug Ambrisko 			retcode = 1;
4857665484d8SDoug Ambrisko 			break;
4858665484d8SDoug Ambrisko 		}
4859665484d8SDoug Ambrisko 	}
4860665484d8SDoug Ambrisko 
4861665484d8SDoug Ambrisko 	cmd->sync_cmd = 0;
4862665484d8SDoug Ambrisko 	mrsas_release_mfi_cmd(cmd);
4863665484d8SDoug Ambrisko 	return (retcode);
4864665484d8SDoug Ambrisko }
4865665484d8SDoug Ambrisko 
48668e727371SKashyap D Desai /*
48678e727371SKashyap D Desai  * mrsas_complete_abort:      Completes aborting a command input:
48688e727371SKashyap D Desai  * Adapter soft state Cmd that was issued to abort another cmd
4869665484d8SDoug Ambrisko  *
48708e727371SKashyap D Desai  * The mrsas_issue_blocked_abort_cmd() function waits for the command status to
48718e727371SKashyap D Desai  * change after sending the command.  This function is called from
4872665484d8SDoug Ambrisko  * mrsas_complete_mptmfi_passthru() to wake up the sleep thread associated.
4873665484d8SDoug Ambrisko  */
48748e727371SKashyap D Desai void
48758e727371SKashyap D Desai mrsas_complete_abort(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
4876665484d8SDoug Ambrisko {
4877665484d8SDoug Ambrisko 	if (cmd->sync_cmd) {
4878665484d8SDoug Ambrisko 		cmd->sync_cmd = 0;
4879665484d8SDoug Ambrisko 		cmd->cmd_status = 0;
4880665484d8SDoug Ambrisko 		sc->chan = (void *)&cmd;
4881665484d8SDoug Ambrisko 		wakeup_one((void *)&sc->chan);
4882665484d8SDoug Ambrisko 	}
4883665484d8SDoug Ambrisko 	return;
4884665484d8SDoug Ambrisko }
4885665484d8SDoug Ambrisko 
48868e727371SKashyap D Desai /*
48878e727371SKashyap D Desai  * mrsas_aen_handler:	AEN processing callback function from thread context
4888665484d8SDoug Ambrisko  * input:				Adapter soft state
4889665484d8SDoug Ambrisko  *
48908e727371SKashyap D Desai  * Asynchronous event handler
4891665484d8SDoug Ambrisko  */
48928e727371SKashyap D Desai void
48938e727371SKashyap D Desai mrsas_aen_handler(struct mrsas_softc *sc)
4894665484d8SDoug Ambrisko {
4895665484d8SDoug Ambrisko 	union mrsas_evt_class_locale class_locale;
4896665484d8SDoug Ambrisko 	int doscan = 0;
4897665484d8SDoug Ambrisko 	u_int32_t seq_num;
4898f0c7594bSKashyap D Desai  	int error, fail_aen = 0;
4899665484d8SDoug Ambrisko 
49005bae00d6SSteven Hartland 	if (sc == NULL) {
49015bae00d6SSteven Hartland 		printf("invalid instance!\n");
4902665484d8SDoug Ambrisko 		return;
4903665484d8SDoug Ambrisko 	}
490485c0a961SKashyap D Desai 	if (sc->remove_in_progress || sc->reset_in_progress) {
490585c0a961SKashyap D Desai 		device_printf(sc->mrsas_dev, "Returning from %s, line no %d\n",
490685c0a961SKashyap D Desai 			__func__, __LINE__);
490785c0a961SKashyap D Desai 		return;
490885c0a961SKashyap D Desai 	}
4909665484d8SDoug Ambrisko 	if (sc->evt_detail_mem) {
4910665484d8SDoug Ambrisko 		switch (sc->evt_detail_mem->code) {
4911665484d8SDoug Ambrisko 		case MR_EVT_PD_INSERTED:
4912f0c7594bSKashyap D Desai 			fail_aen = mrsas_get_pd_list(sc);
4913f0c7594bSKashyap D Desai 			if (!fail_aen)
4914665484d8SDoug Ambrisko 				mrsas_bus_scan_sim(sc, sc->sim_1);
4915f0c7594bSKashyap D Desai 			else
4916f0c7594bSKashyap D Desai 				goto skip_register_aen;
4917665484d8SDoug Ambrisko 			break;
4918665484d8SDoug Ambrisko 		case MR_EVT_PD_REMOVED:
4919f0c7594bSKashyap D Desai 			fail_aen = mrsas_get_pd_list(sc);
4920f0c7594bSKashyap D Desai 			if (!fail_aen)
4921665484d8SDoug Ambrisko 				mrsas_bus_scan_sim(sc, sc->sim_1);
4922f0c7594bSKashyap D Desai 			else
4923f0c7594bSKashyap D Desai 				goto skip_register_aen;
4924665484d8SDoug Ambrisko 			break;
4925665484d8SDoug Ambrisko 		case MR_EVT_LD_OFFLINE:
4926665484d8SDoug Ambrisko 		case MR_EVT_CFG_CLEARED:
4927665484d8SDoug Ambrisko 		case MR_EVT_LD_DELETED:
4928665484d8SDoug Ambrisko 			mrsas_bus_scan_sim(sc, sc->sim_0);
4929665484d8SDoug Ambrisko 			break;
4930665484d8SDoug Ambrisko 		case MR_EVT_LD_CREATED:
4931f0c7594bSKashyap D Desai 			fail_aen = mrsas_get_ld_list(sc);
4932f0c7594bSKashyap D Desai 			if (!fail_aen)
4933665484d8SDoug Ambrisko 				mrsas_bus_scan_sim(sc, sc->sim_0);
4934f0c7594bSKashyap D Desai 			else
4935f0c7594bSKashyap D Desai 				goto skip_register_aen;
4936665484d8SDoug Ambrisko 			break;
4937665484d8SDoug Ambrisko 		case MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED:
4938665484d8SDoug Ambrisko 		case MR_EVT_FOREIGN_CFG_IMPORTED:
4939665484d8SDoug Ambrisko 		case MR_EVT_LD_STATE_CHANGE:
4940665484d8SDoug Ambrisko 			doscan = 1;
4941665484d8SDoug Ambrisko 			break;
49428bc320adSKashyap D Desai 		case MR_EVT_CTRL_PROP_CHANGED:
49438bc320adSKashyap D Desai 			fail_aen = mrsas_get_ctrl_info(sc);
49448bc320adSKashyap D Desai 			if (fail_aen)
49458bc320adSKashyap D Desai 				goto skip_register_aen;
49468bc320adSKashyap D Desai 			break;
4947665484d8SDoug Ambrisko 		default:
4948665484d8SDoug Ambrisko 			break;
4949665484d8SDoug Ambrisko 		}
4950665484d8SDoug Ambrisko 	} else {
4951665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "invalid evt_detail\n");
4952665484d8SDoug Ambrisko 		return;
4953665484d8SDoug Ambrisko 	}
4954665484d8SDoug Ambrisko 	if (doscan) {
4955f0c7594bSKashyap D Desai 		fail_aen = mrsas_get_pd_list(sc);
4956f0c7594bSKashyap D Desai 		if (!fail_aen) {
4957665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 1\n");
4958665484d8SDoug Ambrisko 			mrsas_bus_scan_sim(sc, sc->sim_1);
4959f0c7594bSKashyap D Desai 		} else
4960f0c7594bSKashyap D Desai 			goto skip_register_aen;
4961f0c7594bSKashyap D Desai 
4962f0c7594bSKashyap D Desai 		fail_aen = mrsas_get_ld_list(sc);
4963f0c7594bSKashyap D Desai 		if (!fail_aen) {
4964665484d8SDoug Ambrisko 			mrsas_dprint(sc, MRSAS_AEN, "scanning ...sim 0\n");
4965665484d8SDoug Ambrisko 			mrsas_bus_scan_sim(sc, sc->sim_0);
4966f0c7594bSKashyap D Desai 		} else
4967f0c7594bSKashyap D Desai 			goto skip_register_aen;
4968665484d8SDoug Ambrisko 	}
4969665484d8SDoug Ambrisko 	seq_num = sc->evt_detail_mem->seq_num + 1;
4970665484d8SDoug Ambrisko 
49718e727371SKashyap D Desai 	/* Register AEN with FW for latest sequence number plus 1 */
4972665484d8SDoug Ambrisko 	class_locale.members.reserved = 0;
4973665484d8SDoug Ambrisko 	class_locale.members.locale = MR_EVT_LOCALE_ALL;
4974665484d8SDoug Ambrisko 	class_locale.members.class = MR_EVT_CLASS_DEBUG;
4975665484d8SDoug Ambrisko 
4976665484d8SDoug Ambrisko 	if (sc->aen_cmd != NULL)
4977665484d8SDoug Ambrisko 		return;
4978665484d8SDoug Ambrisko 
4979665484d8SDoug Ambrisko 	mtx_lock(&sc->aen_lock);
4980665484d8SDoug Ambrisko 	error = mrsas_register_aen(sc, seq_num,
4981665484d8SDoug Ambrisko 	    class_locale.word);
4982665484d8SDoug Ambrisko 	mtx_unlock(&sc->aen_lock);
4983665484d8SDoug Ambrisko 
4984665484d8SDoug Ambrisko 	if (error)
4985665484d8SDoug Ambrisko 		device_printf(sc->mrsas_dev, "register aen failed error %x\n", error);
4986665484d8SDoug Ambrisko 
4987f0c7594bSKashyap D Desai skip_register_aen:
4988f0c7594bSKashyap D Desai 	return;
4989f0c7594bSKashyap D Desai 
4990665484d8SDoug Ambrisko }
4991665484d8SDoug Ambrisko 
4992665484d8SDoug Ambrisko 
49938e727371SKashyap D Desai /*
4994665484d8SDoug Ambrisko  * mrsas_complete_aen:	Completes AEN command
4995665484d8SDoug Ambrisko  * input:				Adapter soft state
4996665484d8SDoug Ambrisko  * 						Cmd that was issued to abort another cmd
4997665484d8SDoug Ambrisko  *
49988e727371SKashyap D Desai  * This function will be called from ISR and will continue event processing from
49998e727371SKashyap D Desai  * thread context by enqueuing task in ev_tq (callback function
50008e727371SKashyap D Desai  * "mrsas_aen_handler").
5001665484d8SDoug Ambrisko  */
50028e727371SKashyap D Desai void
50038e727371SKashyap D Desai mrsas_complete_aen(struct mrsas_softc *sc, struct mrsas_mfi_cmd *cmd)
5004665484d8SDoug Ambrisko {
5005665484d8SDoug Ambrisko 	/*
50068e727371SKashyap D Desai 	 * Don't signal app if it is just an aborted previously registered
50078e727371SKashyap D Desai 	 * aen
5008665484d8SDoug Ambrisko 	 */
5009665484d8SDoug Ambrisko 	if ((!cmd->abort_aen) && (sc->remove_in_progress == 0)) {
5010da011113SKashyap D Desai 		sc->mrsas_aen_triggered = 1;
5011ecea5be4SKashyap D Desai 		mtx_lock(&sc->aen_lock);
5012da011113SKashyap D Desai 		if (sc->mrsas_poll_waiting) {
5013da011113SKashyap D Desai 			sc->mrsas_poll_waiting = 0;
5014da011113SKashyap D Desai 			selwakeup(&sc->mrsas_select);
5015da011113SKashyap D Desai 		}
5016ecea5be4SKashyap D Desai 		mtx_unlock(&sc->aen_lock);
50178e727371SKashyap D Desai 	} else
5018665484d8SDoug Ambrisko 		cmd->abort_aen = 0;
5019665484d8SDoug Ambrisko 
5020665484d8SDoug Ambrisko 	sc->aen_cmd = NULL;
5021665484d8SDoug Ambrisko 	mrsas_release_mfi_cmd(cmd);
5022665484d8SDoug Ambrisko 
5023665484d8SDoug Ambrisko 	taskqueue_enqueue(sc->ev_tq, &sc->ev_task);
5024665484d8SDoug Ambrisko 
5025665484d8SDoug Ambrisko 	return;
5026665484d8SDoug Ambrisko }
5027665484d8SDoug Ambrisko 
5028665484d8SDoug Ambrisko static device_method_t mrsas_methods[] = {
5029665484d8SDoug Ambrisko 	DEVMETHOD(device_probe, mrsas_probe),
5030665484d8SDoug Ambrisko 	DEVMETHOD(device_attach, mrsas_attach),
5031665484d8SDoug Ambrisko 	DEVMETHOD(device_detach, mrsas_detach),
5032665484d8SDoug Ambrisko 	DEVMETHOD(device_suspend, mrsas_suspend),
5033665484d8SDoug Ambrisko 	DEVMETHOD(device_resume, mrsas_resume),
5034665484d8SDoug Ambrisko 	DEVMETHOD(bus_print_child, bus_generic_print_child),
5035665484d8SDoug Ambrisko 	DEVMETHOD(bus_driver_added, bus_generic_driver_added),
5036665484d8SDoug Ambrisko 	{0, 0}
5037665484d8SDoug Ambrisko };
5038665484d8SDoug Ambrisko 
5039665484d8SDoug Ambrisko static driver_t mrsas_driver = {
5040665484d8SDoug Ambrisko 	"mrsas",
5041665484d8SDoug Ambrisko 	mrsas_methods,
5042665484d8SDoug Ambrisko 	sizeof(struct mrsas_softc)
5043665484d8SDoug Ambrisko };
5044665484d8SDoug Ambrisko 
5045665484d8SDoug Ambrisko static devclass_t mrsas_devclass;
50468e727371SKashyap D Desai 
5047665484d8SDoug Ambrisko DRIVER_MODULE(mrsas, pci, mrsas_driver, mrsas_devclass, 0, 0);
5048665484d8SDoug Ambrisko MODULE_DEPEND(mrsas, cam, 1, 1, 1);
5049