xref: /freebsd/sys/dev/mps/mpi/mpi2_cnfg.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1d043c564SKenneth D. Merry /*-
2*4d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4ef065d89SStephen McConnell  * Copyright (c) 2006-2015 LSI Corp.
5ef065d89SStephen McConnell  * Copyright (c) 2013-2015 Avago Technologies
6d043c564SKenneth D. Merry  * All rights reserved.
7d043c564SKenneth D. Merry  *
8d043c564SKenneth D. Merry  * Redistribution and use in source and binary forms, with or without
9d043c564SKenneth D. Merry  * modification, are permitted provided that the following conditions
10d043c564SKenneth D. Merry  * are met:
11d043c564SKenneth D. Merry  * 1. Redistributions of source code must retain the above copyright
12d043c564SKenneth D. Merry  *    notice, this list of conditions and the following disclaimer.
13d043c564SKenneth D. Merry  * 2. Redistributions in binary form must reproduce the above copyright
14d043c564SKenneth D. Merry  *    notice, this list of conditions and the following disclaimer in the
15d043c564SKenneth D. Merry  *    documentation and/or other materials provided with the distribution.
16d043c564SKenneth D. Merry  *
17d043c564SKenneth D. Merry  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18d043c564SKenneth D. Merry  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19d043c564SKenneth D. Merry  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20d043c564SKenneth D. Merry  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21d043c564SKenneth D. Merry  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22d043c564SKenneth D. Merry  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23d043c564SKenneth D. Merry  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24d043c564SKenneth D. Merry  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25d043c564SKenneth D. Merry  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26d043c564SKenneth D. Merry  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27d043c564SKenneth D. Merry  * SUCH DAMAGE.
28d043c564SKenneth D. Merry  *
29ef065d89SStephen McConnell  * Avago Technologies (LSI) MPT-Fusion Host Adapter FreeBSD
30d043c564SKenneth D. Merry  */
31d043c564SKenneth D. Merry 
32d3c7b9a0SKenneth D. Merry /*
33ef065d89SStephen McConnell  *  Copyright (c) 2006-2015 LSI Corporation.
34ef065d89SStephen McConnell  *  Copyright (c) 2013-2015 Avago Technologies
35d3c7b9a0SKenneth D. Merry  *
36d3c7b9a0SKenneth D. Merry  *
37d3c7b9a0SKenneth D. Merry  *           Name:  mpi2_cnfg.h
38d3c7b9a0SKenneth D. Merry  *          Title:  MPI Configuration messages and pages
39d3c7b9a0SKenneth D. Merry  *  Creation Date:  November 10, 2006
40d3c7b9a0SKenneth D. Merry  *
41d043c564SKenneth D. Merry  *    mpi2_cnfg.h Version:  02.00.17
42d3c7b9a0SKenneth D. Merry  *
43d3c7b9a0SKenneth D. Merry  *  Version History
44d3c7b9a0SKenneth D. Merry  *  ---------------
45d3c7b9a0SKenneth D. Merry  *
46d3c7b9a0SKenneth D. Merry  *  Date      Version   Description
47d3c7b9a0SKenneth D. Merry  *  --------  --------  ------------------------------------------------------
48d3c7b9a0SKenneth D. Merry  *  04-30-07  02.00.00  Corresponds to Fusion-MPT MPI Specification Rev A.
49d3c7b9a0SKenneth D. Merry  *  06-04-07  02.00.01  Added defines for SAS IO Unit Page 2 PhyFlags.
50d3c7b9a0SKenneth D. Merry  *                      Added Manufacturing Page 11.
51d3c7b9a0SKenneth D. Merry  *                      Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
52d3c7b9a0SKenneth D. Merry  *                      define.
53d3c7b9a0SKenneth D. Merry  *  06-26-07  02.00.02  Adding generic structure for product-specific
54d3c7b9a0SKenneth D. Merry  *                      Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
55d3c7b9a0SKenneth D. Merry  *                      Rework of BIOS Page 2 configuration page.
56d3c7b9a0SKenneth D. Merry  *                      Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
57d3c7b9a0SKenneth D. Merry  *                      forms.
58d3c7b9a0SKenneth D. Merry  *                      Added configuration pages IOC Page 8 and Driver
59d3c7b9a0SKenneth D. Merry  *                      Persistent Mapping Page 0.
60d3c7b9a0SKenneth D. Merry  *  08-31-07  02.00.03  Modified configuration pages dealing with Integrated
61d3c7b9a0SKenneth D. Merry  *                      RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
62d3c7b9a0SKenneth D. Merry  *                      RAID Physical Disk Pages 0 and 1, RAID Configuration
63d3c7b9a0SKenneth D. Merry  *                      Page 0).
64d3c7b9a0SKenneth D. Merry  *                      Added new value for AccessStatus field of SAS Device
65d3c7b9a0SKenneth D. Merry  *                      Page 0 (_SATA_NEEDS_INITIALIZATION).
66d3c7b9a0SKenneth D. Merry  *  10-31-07  02.00.04  Added missing SEPDevHandle field to
67d3c7b9a0SKenneth D. Merry  *                      MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
68d3c7b9a0SKenneth D. Merry  *  12-18-07  02.00.05  Modified IO Unit Page 0 to use 32-bit version fields for
69d3c7b9a0SKenneth D. Merry  *                      NVDATA.
70d3c7b9a0SKenneth D. Merry  *                      Modified IOC Page 7 to use masks and added field for
71d3c7b9a0SKenneth D. Merry  *                      SASBroadcastPrimitiveMasks.
72d3c7b9a0SKenneth D. Merry  *                      Added MPI2_CONFIG_PAGE_BIOS_4.
73d3c7b9a0SKenneth D. Merry  *                      Added MPI2_CONFIG_PAGE_LOG_0.
74d3c7b9a0SKenneth D. Merry  *  02-29-08  02.00.06  Modified various names to make them 32-character unique.
75d3c7b9a0SKenneth D. Merry  *                      Added SAS Device IDs.
76d3c7b9a0SKenneth D. Merry  *                      Updated Integrated RAID configuration pages including
77d3c7b9a0SKenneth D. Merry  *                      Manufacturing Page 4, IOC Page 6, and RAID Configuration
78d3c7b9a0SKenneth D. Merry  *                      Page 0.
79d3c7b9a0SKenneth D. Merry  *  05-21-08  02.00.07  Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
80d3c7b9a0SKenneth D. Merry  *                      Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
81d3c7b9a0SKenneth D. Merry  *                      Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
82d3c7b9a0SKenneth D. Merry  *                      Added missing MaxNumRoutedSasAddresses field to
83d3c7b9a0SKenneth D. Merry  *                      MPI2_CONFIG_PAGE_EXPANDER_0.
84d3c7b9a0SKenneth D. Merry  *                      Added SAS Port Page 0.
85d3c7b9a0SKenneth D. Merry  *                      Modified structure layout for
86d3c7b9a0SKenneth D. Merry  *                      MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
87d3c7b9a0SKenneth D. Merry  *  06-27-08  02.00.08  Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
88d3c7b9a0SKenneth D. Merry  *                      MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
89d3c7b9a0SKenneth D. Merry  *  10-02-08  02.00.09  Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
90d3c7b9a0SKenneth D. Merry  *                      to 0x000000FF.
91d3c7b9a0SKenneth D. Merry  *                      Added two new values for the Physical Disk Coercion Size
92d3c7b9a0SKenneth D. Merry  *                      bits in the Flags field of Manufacturing Page 4.
93d3c7b9a0SKenneth D. Merry  *                      Added product-specific Manufacturing pages 16 to 31.
94d3c7b9a0SKenneth D. Merry  *                      Modified Flags bits for controlling write cache on SATA
95d3c7b9a0SKenneth D. Merry  *                      drives in IO Unit Page 1.
96d3c7b9a0SKenneth D. Merry  *                      Added new bit to AdditionalControlFlags of SAS IO Unit
97d3c7b9a0SKenneth D. Merry  *                      Page 1 to control Invalid Topology Correction.
98d3c7b9a0SKenneth D. Merry  *                      Added additional defines for RAID Volume Page 0
99d3c7b9a0SKenneth D. Merry  *                      VolumeStatusFlags field.
100d3c7b9a0SKenneth D. Merry  *                      Modified meaning of RAID Volume Page 0 VolumeSettings
101d3c7b9a0SKenneth D. Merry  *                      define for auto-configure of hot-swap drives.
102d3c7b9a0SKenneth D. Merry  *                      Added SupportedPhysDisks field to RAID Volume Page 1 and
103d3c7b9a0SKenneth D. Merry  *                      added related defines.
104d3c7b9a0SKenneth D. Merry  *                      Added PhysDiskAttributes field (and related defines) to
105d3c7b9a0SKenneth D. Merry  *                      RAID Physical Disk Page 0.
106d3c7b9a0SKenneth D. Merry  *                      Added MPI2_SAS_PHYINFO_PHY_VACANT define.
107d3c7b9a0SKenneth D. Merry  *                      Added three new DiscoveryStatus bits for SAS IO Unit
108d3c7b9a0SKenneth D. Merry  *                      Page 0 and SAS Expander Page 0.
109d3c7b9a0SKenneth D. Merry  *                      Removed multiplexing information from SAS IO Unit pages.
110d3c7b9a0SKenneth D. Merry  *                      Added BootDeviceWaitTime field to SAS IO Unit Page 4.
111d3c7b9a0SKenneth D. Merry  *                      Removed Zone Address Resolved bit from PhyInfo and from
112d3c7b9a0SKenneth D. Merry  *                      Expander Page 0 Flags field.
113d3c7b9a0SKenneth D. Merry  *                      Added two new AccessStatus values to SAS Device Page 0
114d3c7b9a0SKenneth D. Merry  *                      for indicating routing problems. Added 3 reserved words
115d3c7b9a0SKenneth D. Merry  *                      to this page.
116d3c7b9a0SKenneth D. Merry  *  01-19-09  02.00.10  Fixed defines for GPIOVal field of IO Unit Page 3.
117d3c7b9a0SKenneth D. Merry  *                      Inserted missing reserved field into structure for IOC
118d3c7b9a0SKenneth D. Merry  *                      Page 6.
119d3c7b9a0SKenneth D. Merry  *                      Added more pending task bits to RAID Volume Page 0
120d3c7b9a0SKenneth D. Merry  *                      VolumeStatusFlags defines.
121d3c7b9a0SKenneth D. Merry  *                      Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
122d3c7b9a0SKenneth D. Merry  *                      Added a new DiscoveryStatus bit for SAS IO Unit Page 0
123d3c7b9a0SKenneth D. Merry  *                      and SAS Expander Page 0 to flag a downstream initiator
124d3c7b9a0SKenneth D. Merry  *                      when in simplified routing mode.
125d3c7b9a0SKenneth D. Merry  *                      Removed SATA Init Failure defines for DiscoveryStatus
126d3c7b9a0SKenneth D. Merry  *                      fields of SAS IO Unit Page 0 and SAS Expander Page 0.
127d3c7b9a0SKenneth D. Merry  *                      Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
128d3c7b9a0SKenneth D. Merry  *                      Added PortGroups, DmaGroup, and ControlGroup fields to
129d3c7b9a0SKenneth D. Merry  *                      SAS Device Page 0.
130d3c7b9a0SKenneth D. Merry  *  05-06-09  02.00.11  Added structures and defines for IO Unit Page 5 and IO
131d3c7b9a0SKenneth D. Merry  *                      Unit Page 6.
132d3c7b9a0SKenneth D. Merry  *                      Added expander reduced functionality data to SAS
133d3c7b9a0SKenneth D. Merry  *                      Expander Page 0.
134d3c7b9a0SKenneth D. Merry  *                      Added SAS PHY Page 2 and SAS PHY Page 3.
135d3c7b9a0SKenneth D. Merry  *  07-30-09  02.00.12  Added IO Unit Page 7.
136d3c7b9a0SKenneth D. Merry  *                      Added new device ids.
137d3c7b9a0SKenneth D. Merry  *                      Added SAS IO Unit Page 5.
138d3c7b9a0SKenneth D. Merry  *                      Added partial and slumber power management capable flags
139d3c7b9a0SKenneth D. Merry  *                      to SAS Device Page 0 Flags field.
140d3c7b9a0SKenneth D. Merry  *                      Added PhyInfo defines for power condition.
141d3c7b9a0SKenneth D. Merry  *                      Added Ethernet configuration pages.
142d3c7b9a0SKenneth D. Merry  *  10-28-09  02.00.13  Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
143d3c7b9a0SKenneth D. Merry  *                      Added SAS PHY Page 4 structure and defines.
144d043c564SKenneth D. Merry  *  02-10-10  02.00.14  Modified the comments for the configuration page
145d043c564SKenneth D. Merry  *                      structures that contain an array of data. The host
146d043c564SKenneth D. Merry  *                      should use the "count" field in the page data (e.g. the
147d043c564SKenneth D. Merry  *                      NumPhys field) to determine the number of valid elements
148d043c564SKenneth D. Merry  *                      in the array.
149d043c564SKenneth D. Merry  *                      Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
150d043c564SKenneth D. Merry  *                      Added PowerManagementCapabilities to IO Unit Page 7.
151d043c564SKenneth D. Merry  *                      Added PortWidthModGroup field to
152d043c564SKenneth D. Merry  *                      MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
153d043c564SKenneth D. Merry  *                      Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
154d043c564SKenneth D. Merry  *                      Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
155d043c564SKenneth D. Merry  *                      Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
156d043c564SKenneth D. Merry  *  05-12-10  02.00.15  Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
157d043c564SKenneth D. Merry  *                      define.
158d043c564SKenneth D. Merry  *                      Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
159d043c564SKenneth D. Merry  *                      Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
160d043c564SKenneth D. Merry  *  08-11-10  02.00.16  Removed IO Unit Page 1 device path (multi-pathing)
161d043c564SKenneth D. Merry  *                      defines.
162d043c564SKenneth D. Merry  *  11-10-10  02.00.17  Added ReceptacleID field (replacing Reserved1) to
163d043c564SKenneth D. Merry  *                      MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
164d043c564SKenneth D. Merry  *                      the Pinout field.
165d043c564SKenneth D. Merry  *                      Added BoardTemperature and BoardTemperatureUnits fields
166d043c564SKenneth D. Merry  *                      to MPI2_CONFIG_PAGE_IO_UNIT_7.
167d043c564SKenneth D. Merry  *                      Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
168d043c564SKenneth D. Merry  *                      and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
169d3c7b9a0SKenneth D. Merry  *  --------------------------------------------------------------------------
170d3c7b9a0SKenneth D. Merry  */
171d3c7b9a0SKenneth D. Merry 
172d3c7b9a0SKenneth D. Merry #ifndef MPI2_CNFG_H
173d3c7b9a0SKenneth D. Merry #define MPI2_CNFG_H
174d3c7b9a0SKenneth D. Merry 
175d3c7b9a0SKenneth D. Merry /*****************************************************************************
176d3c7b9a0SKenneth D. Merry *   Configuration Page Header and defines
177d3c7b9a0SKenneth D. Merry *****************************************************************************/
178d3c7b9a0SKenneth D. Merry 
179d3c7b9a0SKenneth D. Merry /* Config Page Header */
180d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_HEADER
181d3c7b9a0SKenneth D. Merry {
182d3c7b9a0SKenneth D. Merry     U8                 PageVersion;                /* 0x00 */
183d3c7b9a0SKenneth D. Merry     U8                 PageLength;                 /* 0x01 */
184d3c7b9a0SKenneth D. Merry     U8                 PageNumber;                 /* 0x02 */
185d3c7b9a0SKenneth D. Merry     U8                 PageType;                   /* 0x03 */
186d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_HEADER, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER,
187d3c7b9a0SKenneth D. Merry   Mpi2ConfigPageHeader_t, MPI2_POINTER pMpi2ConfigPageHeader_t;
188d3c7b9a0SKenneth D. Merry 
189d3c7b9a0SKenneth D. Merry typedef union _MPI2_CONFIG_PAGE_HEADER_UNION
190d3c7b9a0SKenneth D. Merry {
191d3c7b9a0SKenneth D. Merry    MPI2_CONFIG_PAGE_HEADER  Struct;
192d3c7b9a0SKenneth D. Merry    U8                       Bytes[4];
193d3c7b9a0SKenneth D. Merry    U16                      Word16[2];
194d3c7b9a0SKenneth D. Merry    U32                      Word32;
195d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
196d3c7b9a0SKenneth D. Merry   Mpi2ConfigPageHeaderUnion, MPI2_POINTER pMpi2ConfigPageHeaderUnion;
197d3c7b9a0SKenneth D. Merry 
198d3c7b9a0SKenneth D. Merry /* Extended Config Page Header */
199d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER
200d3c7b9a0SKenneth D. Merry {
201d3c7b9a0SKenneth D. Merry     U8                  PageVersion;                /* 0x00 */
202d3c7b9a0SKenneth D. Merry     U8                  Reserved1;                  /* 0x01 */
203d3c7b9a0SKenneth D. Merry     U8                  PageNumber;                 /* 0x02 */
204d3c7b9a0SKenneth D. Merry     U8                  PageType;                   /* 0x03 */
205d3c7b9a0SKenneth D. Merry     U16                 ExtPageLength;              /* 0x04 */
206d3c7b9a0SKenneth D. Merry     U8                  ExtPageType;                /* 0x06 */
207d3c7b9a0SKenneth D. Merry     U8                  Reserved2;                  /* 0x07 */
208d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
209d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
210d3c7b9a0SKenneth D. Merry   Mpi2ConfigExtendedPageHeader_t, MPI2_POINTER pMpi2ConfigExtendedPageHeader_t;
211d3c7b9a0SKenneth D. Merry 
212d3c7b9a0SKenneth D. Merry typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION
213d3c7b9a0SKenneth D. Merry {
214d3c7b9a0SKenneth D. Merry    MPI2_CONFIG_PAGE_HEADER          Struct;
215d3c7b9a0SKenneth D. Merry    MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
216d3c7b9a0SKenneth D. Merry    U8                               Bytes[8];
217d3c7b9a0SKenneth D. Merry    U16                              Word16[4];
218d3c7b9a0SKenneth D. Merry    U32                              Word32[2];
219d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_EXT_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
220d3c7b9a0SKenneth D. Merry   Mpi2ConfigPageExtendedHeaderUnion, MPI2_POINTER pMpi2ConfigPageExtendedHeaderUnion;
221d3c7b9a0SKenneth D. Merry 
222d3c7b9a0SKenneth D. Merry /* PageType field values */
223d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGEATTR_READ_ONLY              (0x00)
224d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGEATTR_CHANGEABLE             (0x10)
225d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGEATTR_PERSISTENT             (0x20)
226d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGEATTR_MASK                   (0xF0)
227d3c7b9a0SKenneth D. Merry 
228d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGETYPE_IO_UNIT                (0x00)
229d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGETYPE_IOC                    (0x01)
230d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGETYPE_BIOS                   (0x02)
231d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME            (0x08)
232d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGETYPE_MANUFACTURING          (0x09)
233d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK          (0x0A)
234d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGETYPE_EXTENDED               (0x0F)
235d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_PAGETYPE_MASK                   (0x0F)
236d3c7b9a0SKenneth D. Merry 
237d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_TYPENUM_MASK                    (0x0FFF)
238d3c7b9a0SKenneth D. Merry 
239d3c7b9a0SKenneth D. Merry /* ExtPageType field values */
240d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT         (0x10)
241d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER        (0x11)
242d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE          (0x12)
243d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY             (0x13)
244d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_LOG                 (0x14)
245d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE           (0x15)
246d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG         (0x16)
247d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING      (0x17)
248d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT            (0x18)
249d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET            (0x19)
250d043c564SKenneth D. Merry #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING   (0x1A)
251d3c7b9a0SKenneth D. Merry 
252d3c7b9a0SKenneth D. Merry /*****************************************************************************
253d3c7b9a0SKenneth D. Merry *   PageAddress defines
254d3c7b9a0SKenneth D. Merry *****************************************************************************/
255d3c7b9a0SKenneth D. Merry 
256d3c7b9a0SKenneth D. Merry /* RAID Volume PageAddress format */
257d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOLUME_PGAD_FORM_MASK             (0xF0000000)
258d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE  (0x00000000)
259d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE           (0x10000000)
260d3c7b9a0SKenneth D. Merry 
261d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK           (0x0000FFFF)
262d3c7b9a0SKenneth D. Merry 
263d3c7b9a0SKenneth D. Merry /* RAID Physical Disk PageAddress format */
264d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK_PGAD_FORM_MASK                    (0xF0000000)
265d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM    (0x00000000)
266d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM             (0x10000000)
267d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE               (0x20000000)
268d3c7b9a0SKenneth D. Merry 
269d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK             (0x000000FF)
270d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK               (0x0000FFFF)
271d3c7b9a0SKenneth D. Merry 
272d3c7b9a0SKenneth D. Merry /* SAS Expander PageAddress format */
273d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPAND_PGAD_FORM_MASK              (0xF0000000)
274d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL     (0x00000000)
275d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM      (0x10000000)
276d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL              (0x20000000)
277d3c7b9a0SKenneth D. Merry 
278d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK            (0x0000FFFF)
279d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK            (0x00FF0000)
280d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT           (16)
281d3c7b9a0SKenneth D. Merry 
282d3c7b9a0SKenneth D. Merry /* SAS Device PageAddress format */
283d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE_PGAD_FORM_MASK              (0xF0000000)
284d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE   (0x00000000)
285d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE            (0x20000000)
286d3c7b9a0SKenneth D. Merry 
287d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK            (0x0000FFFF)
288d3c7b9a0SKenneth D. Merry 
289d3c7b9a0SKenneth D. Merry /* SAS PHY PageAddress format */
290d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHY_PGAD_FORM_MASK                 (0xF0000000)
291d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER           (0x00000000)
292d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX        (0x10000000)
293d3c7b9a0SKenneth D. Merry 
294d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK           (0x000000FF)
295d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK        (0x0000FFFF)
296d3c7b9a0SKenneth D. Merry 
297d3c7b9a0SKenneth D. Merry /* SAS Port PageAddress format */
298d3c7b9a0SKenneth D. Merry #define MPI2_SASPORT_PGAD_FORM_MASK                 (0xF0000000)
299d3c7b9a0SKenneth D. Merry #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT        (0x00000000)
300d3c7b9a0SKenneth D. Merry #define MPI2_SASPORT_PGAD_FORM_PORT_NUM             (0x10000000)
301d3c7b9a0SKenneth D. Merry 
302d3c7b9a0SKenneth D. Merry #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK           (0x00000FFF)
303d3c7b9a0SKenneth D. Merry 
304d3c7b9a0SKenneth D. Merry /* SAS Enclosure PageAddress format */
305d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK              (0xF0000000)
306d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE   (0x00000000)
307d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE            (0x10000000)
308d3c7b9a0SKenneth D. Merry 
309d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK            (0x0000FFFF)
310d3c7b9a0SKenneth D. Merry 
311d3c7b9a0SKenneth D. Merry /* RAID Configuration PageAddress format */
312d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PGAD_FORM_MASK                    (0xF0000000)
313d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM      (0x00000000)
314d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PGAD_FORM_CONFIGNUM               (0x10000000)
315d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG           (0x20000000)
316d3c7b9a0SKenneth D. Merry 
317d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PGAD_CONFIGNUM_MASK               (0x000000FF)
318d3c7b9a0SKenneth D. Merry 
319d3c7b9a0SKenneth D. Merry /* Driver Persistent Mapping PageAddress format */
320d3c7b9a0SKenneth D. Merry #define MPI2_DPM_PGAD_FORM_MASK                     (0xF0000000)
321d3c7b9a0SKenneth D. Merry #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE              (0x00000000)
322d3c7b9a0SKenneth D. Merry 
323d3c7b9a0SKenneth D. Merry #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK              (0x0FFF0000)
324d3c7b9a0SKenneth D. Merry #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT             (16)
325d3c7b9a0SKenneth D. Merry #define MPI2_DPM_PGAD_START_ENTRY_MASK              (0x0000FFFF)
326d3c7b9a0SKenneth D. Merry 
327d3c7b9a0SKenneth D. Merry /* Ethernet PageAddress format */
328d3c7b9a0SKenneth D. Merry #define MPI2_ETHERNET_PGAD_FORM_MASK                (0xF0000000)
329d3c7b9a0SKenneth D. Merry #define MPI2_ETHERNET_PGAD_FORM_IF_NUM              (0x00000000)
330d3c7b9a0SKenneth D. Merry 
331d3c7b9a0SKenneth D. Merry #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK           (0x000000FF)
332d3c7b9a0SKenneth D. Merry 
333d3c7b9a0SKenneth D. Merry /****************************************************************************
334d3c7b9a0SKenneth D. Merry *   Configuration messages
335d3c7b9a0SKenneth D. Merry ****************************************************************************/
336d3c7b9a0SKenneth D. Merry 
337d3c7b9a0SKenneth D. Merry /* Configuration Request Message */
338d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_REQUEST
339d3c7b9a0SKenneth D. Merry {
340d3c7b9a0SKenneth D. Merry     U8                      Action;                     /* 0x00 */
341d3c7b9a0SKenneth D. Merry     U8                      SGLFlags;                   /* 0x01 */
342d3c7b9a0SKenneth D. Merry     U8                      ChainOffset;                /* 0x02 */
343d3c7b9a0SKenneth D. Merry     U8                      Function;                   /* 0x03 */
344d3c7b9a0SKenneth D. Merry     U16                     ExtPageLength;              /* 0x04 */
345d3c7b9a0SKenneth D. Merry     U8                      ExtPageType;                /* 0x06 */
346d3c7b9a0SKenneth D. Merry     U8                      MsgFlags;                   /* 0x07 */
347d3c7b9a0SKenneth D. Merry     U8                      VP_ID;                      /* 0x08 */
348d3c7b9a0SKenneth D. Merry     U8                      VF_ID;                      /* 0x09 */
349d3c7b9a0SKenneth D. Merry     U16                     Reserved1;                  /* 0x0A */
350d3c7b9a0SKenneth D. Merry     U32                     Reserved2;                  /* 0x0C */
351d3c7b9a0SKenneth D. Merry     U32                     Reserved3;                  /* 0x10 */
352d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x14 */
353d3c7b9a0SKenneth D. Merry     U32                     PageAddress;                /* 0x18 */
354d3c7b9a0SKenneth D. Merry     MPI2_SGE_IO_UNION       PageBufferSGE;              /* 0x1C */
355d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_REQUEST, MPI2_POINTER PTR_MPI2_CONFIG_REQUEST,
356d3c7b9a0SKenneth D. Merry   Mpi2ConfigRequest_t, MPI2_POINTER pMpi2ConfigRequest_t;
357d3c7b9a0SKenneth D. Merry 
358d3c7b9a0SKenneth D. Merry /* values for the Action field */
359d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_ACTION_PAGE_HEADER              (0x00)
360d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT        (0x01)
361d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT       (0x02)
362d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_ACTION_PAGE_DEFAULT             (0x03)
363d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM         (0x04)
364d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT        (0x05)
365d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM          (0x06)
366d3c7b9a0SKenneth D. Merry #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE      (0x07)
367d3c7b9a0SKenneth D. Merry 
368d043c564SKenneth D. Merry /* use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
369d3c7b9a0SKenneth D. Merry 
370d3c7b9a0SKenneth D. Merry /* Config Reply Message */
371d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_REPLY
372d3c7b9a0SKenneth D. Merry {
373d3c7b9a0SKenneth D. Merry     U8                      Action;                     /* 0x00 */
374d3c7b9a0SKenneth D. Merry     U8                      SGLFlags;                   /* 0x01 */
375d3c7b9a0SKenneth D. Merry     U8                      MsgLength;                  /* 0x02 */
376d3c7b9a0SKenneth D. Merry     U8                      Function;                   /* 0x03 */
377d3c7b9a0SKenneth D. Merry     U16                     ExtPageLength;              /* 0x04 */
378d3c7b9a0SKenneth D. Merry     U8                      ExtPageType;                /* 0x06 */
379d3c7b9a0SKenneth D. Merry     U8                      MsgFlags;                   /* 0x07 */
380d3c7b9a0SKenneth D. Merry     U8                      VP_ID;                      /* 0x08 */
381d3c7b9a0SKenneth D. Merry     U8                      VF_ID;                      /* 0x09 */
382d3c7b9a0SKenneth D. Merry     U16                     Reserved1;                  /* 0x0A */
383d3c7b9a0SKenneth D. Merry     U16                     Reserved2;                  /* 0x0C */
384d3c7b9a0SKenneth D. Merry     U16                     IOCStatus;                  /* 0x0E */
385d3c7b9a0SKenneth D. Merry     U32                     IOCLogInfo;                 /* 0x10 */
386d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x14 */
387d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_REPLY, MPI2_POINTER PTR_MPI2_CONFIG_REPLY,
388d3c7b9a0SKenneth D. Merry   Mpi2ConfigReply_t, MPI2_POINTER pMpi2ConfigReply_t;
389d3c7b9a0SKenneth D. Merry 
390d3c7b9a0SKenneth D. Merry /*****************************************************************************
391d3c7b9a0SKenneth D. Merry *
392d3c7b9a0SKenneth D. Merry *               C o n f i g u r a t i o n    P a g e s
393d3c7b9a0SKenneth D. Merry *
394d3c7b9a0SKenneth D. Merry *****************************************************************************/
395d3c7b9a0SKenneth D. Merry 
396d3c7b9a0SKenneth D. Merry /****************************************************************************
397d3c7b9a0SKenneth D. Merry *   Manufacturing Config pages
398d3c7b9a0SKenneth D. Merry ****************************************************************************/
399d3c7b9a0SKenneth D. Merry 
400d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_VENDORID_LSI                   (0x1000)
401d3c7b9a0SKenneth D. Merry 
402d3c7b9a0SKenneth D. Merry /* SAS */
403d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2004                  (0x0070)
404d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2008                  (0x0072)
405d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2108_1                (0x0074)
406d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2108_2                (0x0076)
407d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2108_3                (0x0077)
408d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2116_1                (0x0064)
409d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2116_2                (0x0065)
410d3c7b9a0SKenneth D. Merry 
411d043c564SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SSS6200                  (0x007E)
412d043c564SKenneth D. Merry 
413d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2208_1                (0x0080)
414d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2208_2                (0x0081)
415d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2208_3                (0x0082)
416d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2208_4                (0x0083)
417d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2208_5                (0x0084)
418d3c7b9a0SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2208_6                (0x0085)
419d043c564SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2308_1                (0x0086)
420d043c564SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2308_2                (0x0087)
421d043c564SKenneth D. Merry #define MPI2_MFGPAGE_DEVID_SAS2308_3                (0x006E)
422d043c564SKenneth D. Merry 
423d3c7b9a0SKenneth D. Merry /* Manufacturing Page 0 */
424d3c7b9a0SKenneth D. Merry 
425d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_0
426d3c7b9a0SKenneth D. Merry {
427d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
428d3c7b9a0SKenneth D. Merry     U8                      ChipName[16];               /* 0x04 */
429d3c7b9a0SKenneth D. Merry     U8                      ChipRevision[8];            /* 0x14 */
430d3c7b9a0SKenneth D. Merry     U8                      BoardName[16];              /* 0x1C */
431d3c7b9a0SKenneth D. Merry     U8                      BoardAssembly[16];          /* 0x2C */
432d3c7b9a0SKenneth D. Merry     U8                      BoardTracerNumber[16];      /* 0x3C */
433d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_0,
434d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_0,
435d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPage0_t, MPI2_POINTER pMpi2ManufacturingPage0_t;
436d3c7b9a0SKenneth D. Merry 
437d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING0_PAGEVERSION                (0x00)
438d3c7b9a0SKenneth D. Merry 
439d3c7b9a0SKenneth D. Merry /* Manufacturing Page 1 */
440d3c7b9a0SKenneth D. Merry 
441d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_1
442d3c7b9a0SKenneth D. Merry {
443d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
444d3c7b9a0SKenneth D. Merry     U8                      VPD[256];                   /* 0x04 */
445d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_1,
446d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_1,
447d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPage1_t, MPI2_POINTER pMpi2ManufacturingPage1_t;
448d3c7b9a0SKenneth D. Merry 
449d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING1_PAGEVERSION                (0x00)
450d3c7b9a0SKenneth D. Merry 
451d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CHIP_REVISION_ID
452d3c7b9a0SKenneth D. Merry {
453d3c7b9a0SKenneth D. Merry     U16 DeviceID;                                       /* 0x00 */
454d3c7b9a0SKenneth D. Merry     U8  PCIRevisionID;                                  /* 0x02 */
455d3c7b9a0SKenneth D. Merry     U8  Reserved;                                       /* 0x03 */
456d3c7b9a0SKenneth D. Merry } MPI2_CHIP_REVISION_ID, MPI2_POINTER PTR_MPI2_CHIP_REVISION_ID,
457d3c7b9a0SKenneth D. Merry   Mpi2ChipRevisionId_t, MPI2_POINTER pMpi2ChipRevisionId_t;
458d3c7b9a0SKenneth D. Merry 
459d3c7b9a0SKenneth D. Merry /* Manufacturing Page 2 */
460d3c7b9a0SKenneth D. Merry 
461d3c7b9a0SKenneth D. Merry /*
462d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
463d3c7b9a0SKenneth D. Merry  * one and check Header.PageLength at runtime.
464d3c7b9a0SKenneth D. Merry  */
465d3c7b9a0SKenneth D. Merry #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
466d3c7b9a0SKenneth D. Merry #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS   (1)
467d3c7b9a0SKenneth D. Merry #endif
468d3c7b9a0SKenneth D. Merry 
469d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_2
470d3c7b9a0SKenneth D. Merry {
471d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
472d3c7b9a0SKenneth D. Merry     MPI2_CHIP_REVISION_ID   ChipId;                     /* 0x04 */
473d3c7b9a0SKenneth D. Merry     U32                     HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 0x08 */
474d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_2,
475d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_2,
476d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPage2_t, MPI2_POINTER pMpi2ManufacturingPage2_t;
477d3c7b9a0SKenneth D. Merry 
478d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING2_PAGEVERSION                 (0x00)
479d3c7b9a0SKenneth D. Merry 
480d3c7b9a0SKenneth D. Merry /* Manufacturing Page 3 */
481d3c7b9a0SKenneth D. Merry 
482d3c7b9a0SKenneth D. Merry /*
483d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
484d3c7b9a0SKenneth D. Merry  * one and check Header.PageLength at runtime.
485d3c7b9a0SKenneth D. Merry  */
486d3c7b9a0SKenneth D. Merry #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
487d3c7b9a0SKenneth D. Merry #define MPI2_MAN_PAGE_3_INFO_WORDS          (1)
488d3c7b9a0SKenneth D. Merry #endif
489d3c7b9a0SKenneth D. Merry 
490d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_3
491d3c7b9a0SKenneth D. Merry {
492d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER             Header;         /* 0x00 */
493d3c7b9a0SKenneth D. Merry     MPI2_CHIP_REVISION_ID               ChipId;         /* 0x04 */
494d3c7b9a0SKenneth D. Merry     U32                                 Info[MPI2_MAN_PAGE_3_INFO_WORDS];/* 0x08 */
495d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_3,
496d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_3,
497d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPage3_t, MPI2_POINTER pMpi2ManufacturingPage3_t;
498d3c7b9a0SKenneth D. Merry 
499d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING3_PAGEVERSION                 (0x00)
500d3c7b9a0SKenneth D. Merry 
501d3c7b9a0SKenneth D. Merry /* Manufacturing Page 4 */
502d3c7b9a0SKenneth D. Merry 
503d3c7b9a0SKenneth D. Merry typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS
504d3c7b9a0SKenneth D. Merry {
505d3c7b9a0SKenneth D. Merry     U8                          PowerSaveFlags;                 /* 0x00 */
506d3c7b9a0SKenneth D. Merry     U8                          InternalOperationsSleepTime;    /* 0x01 */
507d3c7b9a0SKenneth D. Merry     U8                          InternalOperationsRunTime;      /* 0x02 */
508d3c7b9a0SKenneth D. Merry     U8                          HostIdleTime;                   /* 0x03 */
509d3c7b9a0SKenneth D. Merry } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
510d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
511d3c7b9a0SKenneth D. Merry   Mpi2ManPage4PwrSaveSettings_t, MPI2_POINTER pMpi2ManPage4PwrSaveSettings_t;
512d3c7b9a0SKenneth D. Merry 
513d3c7b9a0SKenneth D. Merry /* defines for the PowerSaveFlags field */
514d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE               (0x03)
515d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED           (0x00)
516d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE             (0x01)
517d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE               (0x02)
518d3c7b9a0SKenneth D. Merry 
519d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_4
520d3c7b9a0SKenneth D. Merry {
521d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER             Header;                 /* 0x00 */
522d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;              /* 0x04 */
523d3c7b9a0SKenneth D. Merry     U32                                 Flags;                  /* 0x08 */
524d3c7b9a0SKenneth D. Merry     U8                                  InquirySize;            /* 0x0C */
525d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;              /* 0x0D */
526d3c7b9a0SKenneth D. Merry     U16                                 Reserved3;              /* 0x0E */
527d3c7b9a0SKenneth D. Merry     U8                                  InquiryData[56];        /* 0x10 */
528d3c7b9a0SKenneth D. Merry     U32                                 RAID0VolumeSettings;    /* 0x48 */
529d3c7b9a0SKenneth D. Merry     U32                                 RAID1EVolumeSettings;   /* 0x4C */
530d3c7b9a0SKenneth D. Merry     U32                                 RAID1VolumeSettings;    /* 0x50 */
531d3c7b9a0SKenneth D. Merry     U32                                 RAID10VolumeSettings;   /* 0x54 */
532d3c7b9a0SKenneth D. Merry     U32                                 Reserved4;              /* 0x58 */
533d3c7b9a0SKenneth D. Merry     U32                                 Reserved5;              /* 0x5C */
534d3c7b9a0SKenneth D. Merry     MPI2_MANPAGE4_PWR_SAVE_SETTINGS     PowerSaveSettings;      /* 0x60 */
535d3c7b9a0SKenneth D. Merry     U8                                  MaxOCEDisks;            /* 0x64 */
536d3c7b9a0SKenneth D. Merry     U8                                  ResyncRate;             /* 0x65 */
537d3c7b9a0SKenneth D. Merry     U16                                 DataScrubDuration;      /* 0x66 */
538d3c7b9a0SKenneth D. Merry     U8                                  MaxHotSpares;           /* 0x68 */
539d3c7b9a0SKenneth D. Merry     U8                                  MaxPhysDisksPerVol;     /* 0x69 */
540d3c7b9a0SKenneth D. Merry     U8                                  MaxPhysDisks;           /* 0x6A */
541d3c7b9a0SKenneth D. Merry     U8                                  MaxVolumes;             /* 0x6B */
542d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_4,
543d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_4,
544d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPage4_t, MPI2_POINTER pMpi2ManufacturingPage4_t;
545d3c7b9a0SKenneth D. Merry 
546d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING4_PAGEVERSION                 (0x0A)
547d3c7b9a0SKenneth D. Merry 
548d3c7b9a0SKenneth D. Merry /* Manufacturing Page 4 Flags field */
549d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_METADATA_SIZE_MASK                (0x00030000)
550d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_METADATA_512MB                    (0x00000000)
551d3c7b9a0SKenneth D. Merry 
552d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA                  (0x00008000)
553d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD               (0x00004000)
554d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR              (0x00002000)
555d3c7b9a0SKenneth D. Merry 
556d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION            (0x00001C00)
557d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB             (0x00000000)
558d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION           (0x00000400)
559d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION        (0x00000800)
560d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION            (0x00000C00)
561d3c7b9a0SKenneth D. Merry 
562d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING            (0x00000300)
563d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING         (0x00000000)
564d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING           (0x00000100)
565d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING      (0x00000200)
566d3c7b9a0SKenneth D. Merry 
567d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER            (0x00000080)
568d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_RAID10_DISABLE                    (0x00000040)
569d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_RAID1E_DISABLE                    (0x00000020)
570d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_RAID1_DISABLE                     (0x00000010)
571d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_RAID0_DISABLE                     (0x00000008)
572d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE              (0x00000004)
573d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE            (0x00000002)
574d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA                (0x00000001)
575d3c7b9a0SKenneth D. Merry 
576d3c7b9a0SKenneth D. Merry /* Manufacturing Page 5 */
577d3c7b9a0SKenneth D. Merry 
578d3c7b9a0SKenneth D. Merry /*
579d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
580d043c564SKenneth D. Merry  * one and check the value returned for NumPhys at runtime.
581d3c7b9a0SKenneth D. Merry  */
582d3c7b9a0SKenneth D. Merry #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
583d3c7b9a0SKenneth D. Merry #define MPI2_MAN_PAGE_5_PHY_ENTRIES         (1)
584d3c7b9a0SKenneth D. Merry #endif
585d3c7b9a0SKenneth D. Merry 
586d3c7b9a0SKenneth D. Merry typedef struct _MPI2_MANUFACTURING5_ENTRY
587d3c7b9a0SKenneth D. Merry {
588d3c7b9a0SKenneth D. Merry     U64                                 WWID;           /* 0x00 */
589d3c7b9a0SKenneth D. Merry     U64                                 DeviceName;     /* 0x08 */
590d3c7b9a0SKenneth D. Merry } MPI2_MANUFACTURING5_ENTRY, MPI2_POINTER PTR_MPI2_MANUFACTURING5_ENTRY,
591d3c7b9a0SKenneth D. Merry   Mpi2Manufacturing5Entry_t, MPI2_POINTER pMpi2Manufacturing5Entry_t;
592d3c7b9a0SKenneth D. Merry 
593d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_5
594d3c7b9a0SKenneth D. Merry {
595d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER             Header;         /* 0x00 */
596d3c7b9a0SKenneth D. Merry     U8                                  NumPhys;        /* 0x04 */
597d3c7b9a0SKenneth D. Merry     U8                                  Reserved1;      /* 0x05 */
598d3c7b9a0SKenneth D. Merry     U16                                 Reserved2;      /* 0x06 */
599d3c7b9a0SKenneth D. Merry     U32                                 Reserved3;      /* 0x08 */
600d3c7b9a0SKenneth D. Merry     U32                                 Reserved4;      /* 0x0C */
601d3c7b9a0SKenneth D. Merry     MPI2_MANUFACTURING5_ENTRY           Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/* 0x08 */
602d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_5,
603d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_5,
604d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPage5_t, MPI2_POINTER pMpi2ManufacturingPage5_t;
605d3c7b9a0SKenneth D. Merry 
606d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING5_PAGEVERSION                 (0x03)
607d3c7b9a0SKenneth D. Merry 
608d3c7b9a0SKenneth D. Merry /* Manufacturing Page 6 */
609d3c7b9a0SKenneth D. Merry 
610d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_6
611d3c7b9a0SKenneth D. Merry {
612d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER         Header;             /* 0x00 */
613d3c7b9a0SKenneth D. Merry     U32                             ProductSpecificInfo;/* 0x04 */
614d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_6,
615d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_6,
616d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPage6_t, MPI2_POINTER pMpi2ManufacturingPage6_t;
617d3c7b9a0SKenneth D. Merry 
618d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING6_PAGEVERSION                 (0x00)
619d3c7b9a0SKenneth D. Merry 
620d3c7b9a0SKenneth D. Merry /* Manufacturing Page 7 */
621d3c7b9a0SKenneth D. Merry 
622d3c7b9a0SKenneth D. Merry typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO
623d3c7b9a0SKenneth D. Merry {
624d3c7b9a0SKenneth D. Merry     U32                         Pinout;                 /* 0x00 */
625d3c7b9a0SKenneth D. Merry     U8                          Connector[16];          /* 0x04 */
626d3c7b9a0SKenneth D. Merry     U8                          Location;               /* 0x14 */
627d043c564SKenneth D. Merry     U8                          ReceptacleID;           /* 0x15 */
628d3c7b9a0SKenneth D. Merry     U16                         Slot;                   /* 0x16 */
629d3c7b9a0SKenneth D. Merry     U32                         Reserved2;              /* 0x18 */
630d3c7b9a0SKenneth D. Merry } MPI2_MANPAGE7_CONNECTOR_INFO, MPI2_POINTER PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
631d3c7b9a0SKenneth D. Merry   Mpi2ManPage7ConnectorInfo_t, MPI2_POINTER pMpi2ManPage7ConnectorInfo_t;
632d3c7b9a0SKenneth D. Merry 
633d3c7b9a0SKenneth D. Merry /* defines for the Pinout field */
634d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_LANE_MASK                  (0x0000FF00)
635d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT                 (8)
636d043c564SKenneth D. Merry 
637d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_TYPE_MASK                  (0x000000FF)
638d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN               (0x00)
639d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE                (0x01)
640d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8482                   (0x02)
641d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8486                   (0x03)
642d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8484                   (0x04)
643d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8087                   (0x05)
644d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I                (0x06)
645d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I                (0x07)
646d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8470                   (0x08)
647d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8088                   (0x09)
648d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X                (0x0A)
649d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X                (0x0B)
650d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X               (0x0C)
651d043c564SKenneth D. Merry #define MPI2_MANPAGE7_PINOUT_SFF_8436                   (0x0D)
652d3c7b9a0SKenneth D. Merry 
653d3c7b9a0SKenneth D. Merry /* defines for the Location field */
654d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_LOCATION_UNKNOWN                  (0x01)
655d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_LOCATION_INTERNAL                 (0x02)
656d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_LOCATION_EXTERNAL                 (0x04)
657d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_LOCATION_SWITCHABLE               (0x08)
658d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_LOCATION_AUTO                     (0x10)
659d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT              (0x20)
660d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED            (0x80)
661d3c7b9a0SKenneth D. Merry 
662d3c7b9a0SKenneth D. Merry /*
663d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
664d043c564SKenneth D. Merry  * one and check the value returned for NumPhys at runtime.
665d3c7b9a0SKenneth D. Merry  */
666d3c7b9a0SKenneth D. Merry #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
667d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX  (1)
668d3c7b9a0SKenneth D. Merry #endif
669d3c7b9a0SKenneth D. Merry 
670d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_7
671d3c7b9a0SKenneth D. Merry {
672d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER         Header;             /* 0x00 */
673d3c7b9a0SKenneth D. Merry     U32                             Reserved1;          /* 0x04 */
674d3c7b9a0SKenneth D. Merry     U32                             Reserved2;          /* 0x08 */
675d3c7b9a0SKenneth D. Merry     U32                             Flags;              /* 0x0C */
676d3c7b9a0SKenneth D. Merry     U8                              EnclosureName[16];  /* 0x10 */
677d3c7b9a0SKenneth D. Merry     U8                              NumPhys;            /* 0x20 */
678d3c7b9a0SKenneth D. Merry     U8                              Reserved3;          /* 0x21 */
679d3c7b9a0SKenneth D. Merry     U16                             Reserved4;          /* 0x22 */
680d3c7b9a0SKenneth D. Merry     MPI2_MANPAGE7_CONNECTOR_INFO    ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /* 0x24 */
681d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_7,
682d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_7,
683d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPage7_t, MPI2_POINTER pMpi2ManufacturingPage7_t;
684d3c7b9a0SKenneth D. Merry 
685d043c564SKenneth D. Merry #define MPI2_MANUFACTURING7_PAGEVERSION                 (0x01)
686d3c7b9a0SKenneth D. Merry 
687d3c7b9a0SKenneth D. Merry /* defines for the Flags field */
688d3c7b9a0SKenneth D. Merry #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO                (0x00000001)
689d3c7b9a0SKenneth D. Merry 
690d3c7b9a0SKenneth D. Merry /*
691d3c7b9a0SKenneth D. Merry  * Generic structure to use for product-specific manufacturing pages
692d3c7b9a0SKenneth D. Merry  * (currently Manufacturing Page 8 through Manufacturing Page 31).
693d3c7b9a0SKenneth D. Merry  */
694d3c7b9a0SKenneth D. Merry 
695d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_MAN_PS
696d3c7b9a0SKenneth D. Merry {
697d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER         Header;             /* 0x00 */
698d3c7b9a0SKenneth D. Merry     U32                             ProductSpecificInfo;/* 0x04 */
699d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_MAN_PS,
700d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_PS,
701d3c7b9a0SKenneth D. Merry   Mpi2ManufacturingPagePS_t, MPI2_POINTER pMpi2ManufacturingPagePS_t;
702d3c7b9a0SKenneth D. Merry 
703d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING8_PAGEVERSION                 (0x00)
704d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING9_PAGEVERSION                 (0x00)
705d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING10_PAGEVERSION                (0x00)
706d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING11_PAGEVERSION                (0x00)
707d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING12_PAGEVERSION                (0x00)
708d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING13_PAGEVERSION                (0x00)
709d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING14_PAGEVERSION                (0x00)
710d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING15_PAGEVERSION                (0x00)
711d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING16_PAGEVERSION                (0x00)
712d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING17_PAGEVERSION                (0x00)
713d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING18_PAGEVERSION                (0x00)
714d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING19_PAGEVERSION                (0x00)
715d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING20_PAGEVERSION                (0x00)
716d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING21_PAGEVERSION                (0x00)
717d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING22_PAGEVERSION                (0x00)
718d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING23_PAGEVERSION                (0x00)
719d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING24_PAGEVERSION                (0x00)
720d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING25_PAGEVERSION                (0x00)
721d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING26_PAGEVERSION                (0x00)
722d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING27_PAGEVERSION                (0x00)
723d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING28_PAGEVERSION                (0x00)
724d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING29_PAGEVERSION                (0x00)
725d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING30_PAGEVERSION                (0x00)
726d3c7b9a0SKenneth D. Merry #define MPI2_MANUFACTURING31_PAGEVERSION                (0x00)
727d3c7b9a0SKenneth D. Merry 
728d3c7b9a0SKenneth D. Merry /****************************************************************************
729d3c7b9a0SKenneth D. Merry *   IO Unit Config Pages
730d3c7b9a0SKenneth D. Merry ****************************************************************************/
731d3c7b9a0SKenneth D. Merry 
732d3c7b9a0SKenneth D. Merry /* IO Unit Page 0 */
733d3c7b9a0SKenneth D. Merry 
734d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0
735d3c7b9a0SKenneth D. Merry {
736d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
737d3c7b9a0SKenneth D. Merry     U64                     UniqueValue;                /* 0x04 */
738d3c7b9a0SKenneth D. Merry     MPI2_VERSION_UNION      NvdataVersionDefault;       /* 0x08 */
739d3c7b9a0SKenneth D. Merry     MPI2_VERSION_UNION      NvdataVersionPersistent;    /* 0x0A */
740d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IO_UNIT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
741d3c7b9a0SKenneth D. Merry   Mpi2IOUnitPage0_t, MPI2_POINTER pMpi2IOUnitPage0_t;
742d3c7b9a0SKenneth D. Merry 
743d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE0_PAGEVERSION                    (0x02)
744d3c7b9a0SKenneth D. Merry 
745d3c7b9a0SKenneth D. Merry /* IO Unit Page 1 */
746d3c7b9a0SKenneth D. Merry 
747d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1
748d3c7b9a0SKenneth D. Merry {
749d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
750d3c7b9a0SKenneth D. Merry     U32                     Flags;                      /* 0x04 */
751d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IO_UNIT_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
752d3c7b9a0SKenneth D. Merry   Mpi2IOUnitPage1_t, MPI2_POINTER pMpi2IOUnitPage1_t;
753d3c7b9a0SKenneth D. Merry 
754d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_PAGEVERSION                    (0x04)
755d3c7b9a0SKenneth D. Merry 
756d3c7b9a0SKenneth D. Merry /* IO Unit Page 1 Flags defines */
757d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY    (0x00000800)
758d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE          (0x00000600)
759d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT         (9)
760d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE        (0x00000000)
761d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE       (0x00000200)
762d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE     (0x00000400)
763d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE       (0x00000100)
764d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_DISABLE_IR                     (0x00000040)
765d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
766d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID        (0x00000004)
767d3c7b9a0SKenneth D. Merry 
768d3c7b9a0SKenneth D. Merry /* IO Unit Page 3 */
769d3c7b9a0SKenneth D. Merry 
770d3c7b9a0SKenneth D. Merry /*
771d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
772d043c564SKenneth D. Merry  * one and check the value returned for GPIOCount at runtime.
773d3c7b9a0SKenneth D. Merry  */
774d3c7b9a0SKenneth D. Merry #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
775d3c7b9a0SKenneth D. Merry #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX    (1)
776d3c7b9a0SKenneth D. Merry #endif
777d3c7b9a0SKenneth D. Merry 
778d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3
779d3c7b9a0SKenneth D. Merry {
780d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                                   /* 0x00 */
781d3c7b9a0SKenneth D. Merry     U8                      GPIOCount;                                /* 0x04 */
782d3c7b9a0SKenneth D. Merry     U8                      Reserved1;                                /* 0x05 */
783d3c7b9a0SKenneth D. Merry     U16                     Reserved2;                                /* 0x06 */
784d3c7b9a0SKenneth D. Merry     U16                     GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/* 0x08 */
785d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IO_UNIT_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
786d3c7b9a0SKenneth D. Merry   Mpi2IOUnitPage3_t, MPI2_POINTER pMpi2IOUnitPage3_t;
787d3c7b9a0SKenneth D. Merry 
788d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE3_PAGEVERSION                    (0x01)
789d3c7b9a0SKenneth D. Merry 
790d3c7b9a0SKenneth D. Merry /* defines for IO Unit Page 3 GPIOVal field */
791d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK             (0xFFFC)
792d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT            (2)
793d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF               (0x0000)
794d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON                (0x0001)
795d3c7b9a0SKenneth D. Merry 
796d3c7b9a0SKenneth D. Merry /* IO Unit Page 5 */
797d3c7b9a0SKenneth D. Merry 
798d3c7b9a0SKenneth D. Merry /*
799d3c7b9a0SKenneth D. Merry  * Upper layer code (drivers, utilities, etc.) should leave this define set to
800d043c564SKenneth D. Merry  * one and check the value returned for NumDmaEngines at runtime.
801d3c7b9a0SKenneth D. Merry  */
802d3c7b9a0SKenneth D. Merry #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
803d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES      (1)
804d3c7b9a0SKenneth D. Merry #endif
805d3c7b9a0SKenneth D. Merry 
806d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5
807d3c7b9a0SKenneth D. Merry {
808d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                                     /* 0x00 */
809d3c7b9a0SKenneth D. Merry     U64                     RaidAcceleratorBufferBaseAddress;           /* 0x04 */
810d3c7b9a0SKenneth D. Merry     U64                     RaidAcceleratorBufferSize;                  /* 0x0C */
811d3c7b9a0SKenneth D. Merry     U64                     RaidAcceleratorControlBaseAddress;          /* 0x14 */
812d3c7b9a0SKenneth D. Merry     U8                      RAControlSize;                              /* 0x1C */
813d3c7b9a0SKenneth D. Merry     U8                      NumDmaEngines;                              /* 0x1D */
814d3c7b9a0SKenneth D. Merry     U8                      RAMinControlSize;                           /* 0x1E */
815d3c7b9a0SKenneth D. Merry     U8                      RAMaxControlSize;                           /* 0x1F */
816d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                                  /* 0x20 */
817d3c7b9a0SKenneth D. Merry     U32                     Reserved2;                                  /* 0x24 */
818d3c7b9a0SKenneth D. Merry     U32                     Reserved3;                                  /* 0x28 */
819d3c7b9a0SKenneth D. Merry     U32                     DmaEngineCapabilities[MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /* 0x2C */
820d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IO_UNIT_5, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
821d3c7b9a0SKenneth D. Merry   Mpi2IOUnitPage5_t, MPI2_POINTER pMpi2IOUnitPage5_t;
822d3c7b9a0SKenneth D. Merry 
823d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE5_PAGEVERSION                    (0x00)
824d3c7b9a0SKenneth D. Merry 
825d3c7b9a0SKenneth D. Merry /* defines for IO Unit Page 5 DmaEngineCapabilities field */
826d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS      (0xFF00)
827d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS     (16)
828d3c7b9a0SKenneth D. Merry 
829d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP                   (0x0008)
830d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION      (0x0004)
831d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING                (0x0002)
832d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION             (0x0001)
833d3c7b9a0SKenneth D. Merry 
834d3c7b9a0SKenneth D. Merry /* IO Unit Page 6 */
835d3c7b9a0SKenneth D. Merry 
836d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6
837d3c7b9a0SKenneth D. Merry {
838d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                                 /* 0x00 */
839d3c7b9a0SKenneth D. Merry     U16                     Flags;                                  /* 0x04 */
840d3c7b9a0SKenneth D. Merry     U8                      RAHostControlSize;                      /* 0x06 */
841d3c7b9a0SKenneth D. Merry     U8                      Reserved0;                              /* 0x07 */
842d3c7b9a0SKenneth D. Merry     U64                     RaidAcceleratorHostControlBaseAddress;  /* 0x08 */
843d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                              /* 0x10 */
844d3c7b9a0SKenneth D. Merry     U32                     Reserved2;                              /* 0x14 */
845d3c7b9a0SKenneth D. Merry     U32                     Reserved3;                              /* 0x18 */
846d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IO_UNIT_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
847d3c7b9a0SKenneth D. Merry   Mpi2IOUnitPage6_t, MPI2_POINTER pMpi2IOUnitPage6_t;
848d3c7b9a0SKenneth D. Merry 
849d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE6_PAGEVERSION                    (0x00)
850d3c7b9a0SKenneth D. Merry 
851d3c7b9a0SKenneth D. Merry /* defines for IO Unit Page 6 Flags field */
852d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR  (0x0001)
853d3c7b9a0SKenneth D. Merry 
854d3c7b9a0SKenneth D. Merry /* IO Unit Page 7 */
855d3c7b9a0SKenneth D. Merry 
856d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7
857d3c7b9a0SKenneth D. Merry {
858d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                                 /* 0x00 */
859d3c7b9a0SKenneth D. Merry     U16                     Reserved1;                              /* 0x04 */
860d3c7b9a0SKenneth D. Merry     U8                      PCIeWidth;                              /* 0x06 */
861d3c7b9a0SKenneth D. Merry     U8                      PCIeSpeed;                              /* 0x07 */
862d3c7b9a0SKenneth D. Merry     U32                     ProcessorState;                         /* 0x08 */
863d043c564SKenneth D. Merry     U32                     PowerManagementCapabilities;            /* 0x0C */
864d3c7b9a0SKenneth D. Merry     U16                     IOCTemperature;                         /* 0x10 */
865d3c7b9a0SKenneth D. Merry     U8                      IOCTemperatureUnits;                    /* 0x12 */
866d3c7b9a0SKenneth D. Merry     U8                      IOCSpeed;                               /* 0x13 */
867d043c564SKenneth D. Merry     U16                     BoardTemperature;                       /* 0x14 */
868d043c564SKenneth D. Merry     U8                      BoardTemperatureUnits;                  /* 0x16 */
869d043c564SKenneth D. Merry     U8                      Reserved3;                              /* 0x17 */
870d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IO_UNIT_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
871d3c7b9a0SKenneth D. Merry   Mpi2IOUnitPage7_t, MPI2_POINTER pMpi2IOUnitPage7_t;
872d3c7b9a0SKenneth D. Merry 
873d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_PAGEVERSION                    (0x02)
874d3c7b9a0SKenneth D. Merry 
875d3c7b9a0SKenneth D. Merry /* defines for IO Unit Page 7 PCIeWidth field */
876d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1              (0x01)
877d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2              (0x02)
878d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4              (0x04)
879d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8              (0x08)
880d3c7b9a0SKenneth D. Merry 
881d3c7b9a0SKenneth D. Merry /* defines for IO Unit Page 7 PCIeSpeed field */
882d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS        (0x00)
883d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS        (0x01)
884d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS        (0x02)
885d3c7b9a0SKenneth D. Merry 
886d3c7b9a0SKenneth D. Merry /* defines for IO Unit Page 7 ProcessorState field */
887d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND         (0x0000000F)
888d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND        (0)
889d3c7b9a0SKenneth D. Merry 
890d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT         (0x00)
891d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PSTATE_DISABLED            (0x01)
892d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_PSTATE_ENABLED             (0x02)
893d3c7b9a0SKenneth D. Merry 
894d043c564SKenneth D. Merry /* defines for IO Unit Page 7 PowerManagementCapabilities field */
895d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED    (0x00000400)
896d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED    (0x00000200)
897d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED    (0x00000100)
898d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE    (0x00000008)
899d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE    (0x00000004)
900d043c564SKenneth D. Merry 
901d3c7b9a0SKenneth D. Merry /* defines for IO Unit Page 7 IOCTemperatureUnits field */
902d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT       (0x00)
903d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT        (0x01)
904d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS           (0x02)
905d3c7b9a0SKenneth D. Merry 
906d3c7b9a0SKenneth D. Merry /* defines for IO Unit Page 7 IOCSpeed field */
907d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL             (0x01)
908d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF             (0x02)
909d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER          (0x04)
910d3c7b9a0SKenneth D. Merry #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH           (0x08)
911d3c7b9a0SKenneth D. Merry 
912d043c564SKenneth D. Merry /* defines for IO Unit Page 7 BoardTemperatureUnits field */
913d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT     (0x00)
914d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT      (0x01)
915d043c564SKenneth D. Merry #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS         (0x02)
916d043c564SKenneth D. Merry 
917d3c7b9a0SKenneth D. Merry /****************************************************************************
918d3c7b9a0SKenneth D. Merry *   IOC Config Pages
919d3c7b9a0SKenneth D. Merry ****************************************************************************/
920d3c7b9a0SKenneth D. Merry 
921d3c7b9a0SKenneth D. Merry /* IOC Page 0 */
922d3c7b9a0SKenneth D. Merry 
923d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IOC_0
924d3c7b9a0SKenneth D. Merry {
925d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
926d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                  /* 0x04 */
927d3c7b9a0SKenneth D. Merry     U32                     Reserved2;                  /* 0x08 */
928d3c7b9a0SKenneth D. Merry     U16                     VendorID;                   /* 0x0C */
929d3c7b9a0SKenneth D. Merry     U16                     DeviceID;                   /* 0x0E */
930d3c7b9a0SKenneth D. Merry     U8                      RevisionID;                 /* 0x10 */
931d3c7b9a0SKenneth D. Merry     U8                      Reserved3;                  /* 0x11 */
932d3c7b9a0SKenneth D. Merry     U16                     Reserved4;                  /* 0x12 */
933d3c7b9a0SKenneth D. Merry     U32                     ClassCode;                  /* 0x14 */
934d3c7b9a0SKenneth D. Merry     U16                     SubsystemVendorID;          /* 0x18 */
935d3c7b9a0SKenneth D. Merry     U16                     SubsystemID;                /* 0x1A */
936d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IOC_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_0,
937d3c7b9a0SKenneth D. Merry   Mpi2IOCPage0_t, MPI2_POINTER pMpi2IOCPage0_t;
938d3c7b9a0SKenneth D. Merry 
939d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE0_PAGEVERSION                       (0x02)
940d3c7b9a0SKenneth D. Merry 
941d3c7b9a0SKenneth D. Merry /* IOC Page 1 */
942d3c7b9a0SKenneth D. Merry 
943d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IOC_1
944d3c7b9a0SKenneth D. Merry {
945d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
946d3c7b9a0SKenneth D. Merry     U32                     Flags;                      /* 0x04 */
947d3c7b9a0SKenneth D. Merry     U32                     CoalescingTimeout;          /* 0x08 */
948d3c7b9a0SKenneth D. Merry     U8                      CoalescingDepth;            /* 0x0C */
949d3c7b9a0SKenneth D. Merry     U8                      PCISlotNum;                 /* 0x0D */
950d3c7b9a0SKenneth D. Merry     U8                      PCIBusNum;                  /* 0x0E */
951d3c7b9a0SKenneth D. Merry     U8                      PCIDomainSegment;           /* 0x0F */
952d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                  /* 0x10 */
953d3c7b9a0SKenneth D. Merry     U32                     Reserved2;                  /* 0x14 */
954d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IOC_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_1,
955d3c7b9a0SKenneth D. Merry   Mpi2IOCPage1_t, MPI2_POINTER pMpi2IOCPage1_t;
956d3c7b9a0SKenneth D. Merry 
957d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE1_PAGEVERSION                       (0x05)
958d3c7b9a0SKenneth D. Merry 
959d3c7b9a0SKenneth D. Merry /* defines for IOC Page 1 Flags field */
960d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE1_REPLY_COALESCING                  (0x00000001)
961d3c7b9a0SKenneth D. Merry 
962d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN                (0xFF)
963d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN                 (0xFF)
964d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN                 (0xFF)
965d3c7b9a0SKenneth D. Merry 
966d3c7b9a0SKenneth D. Merry /* IOC Page 6 */
967d3c7b9a0SKenneth D. Merry 
968d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IOC_6
969d3c7b9a0SKenneth D. Merry {
970d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                         /* 0x00 */
971d3c7b9a0SKenneth D. Merry     U32                     CapabilitiesFlags;              /* 0x04 */
972d3c7b9a0SKenneth D. Merry     U8                      MaxDrivesRAID0;                 /* 0x08 */
973d3c7b9a0SKenneth D. Merry     U8                      MaxDrivesRAID1;                 /* 0x09 */
974d3c7b9a0SKenneth D. Merry     U8                      MaxDrivesRAID1E;                /* 0x0A */
975d3c7b9a0SKenneth D. Merry     U8                      MaxDrivesRAID10;                /* 0x0B */
976d3c7b9a0SKenneth D. Merry     U8                      MinDrivesRAID0;                 /* 0x0C */
977d3c7b9a0SKenneth D. Merry     U8                      MinDrivesRAID1;                 /* 0x0D */
978d3c7b9a0SKenneth D. Merry     U8                      MinDrivesRAID1E;                /* 0x0E */
979d3c7b9a0SKenneth D. Merry     U8                      MinDrivesRAID10;                /* 0x0F */
980d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                      /* 0x10 */
981d3c7b9a0SKenneth D. Merry     U8                      MaxGlobalHotSpares;             /* 0x14 */
982d3c7b9a0SKenneth D. Merry     U8                      MaxPhysDisks;                   /* 0x15 */
983d3c7b9a0SKenneth D. Merry     U8                      MaxVolumes;                     /* 0x16 */
984d3c7b9a0SKenneth D. Merry     U8                      MaxConfigs;                     /* 0x17 */
985d3c7b9a0SKenneth D. Merry     U8                      MaxOCEDisks;                    /* 0x18 */
986d3c7b9a0SKenneth D. Merry     U8                      Reserved2;                      /* 0x19 */
987d3c7b9a0SKenneth D. Merry     U16                     Reserved3;                      /* 0x1A */
988d3c7b9a0SKenneth D. Merry     U32                     SupportedStripeSizeMapRAID0;    /* 0x1C */
989d3c7b9a0SKenneth D. Merry     U32                     SupportedStripeSizeMapRAID1E;   /* 0x20 */
990d3c7b9a0SKenneth D. Merry     U32                     SupportedStripeSizeMapRAID10;   /* 0x24 */
991d3c7b9a0SKenneth D. Merry     U32                     Reserved4;                      /* 0x28 */
992d3c7b9a0SKenneth D. Merry     U32                     Reserved5;                      /* 0x2C */
993d3c7b9a0SKenneth D. Merry     U16                     DefaultMetadataSize;            /* 0x30 */
994d3c7b9a0SKenneth D. Merry     U16                     Reserved6;                      /* 0x32 */
995d3c7b9a0SKenneth D. Merry     U16                     MaxBadBlockTableEntries;        /* 0x34 */
996d3c7b9a0SKenneth D. Merry     U16                     Reserved7;                      /* 0x36 */
997d3c7b9a0SKenneth D. Merry     U32                     IRNvsramVersion;                /* 0x38 */
998d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IOC_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_6,
999d3c7b9a0SKenneth D. Merry   Mpi2IOCPage6_t, MPI2_POINTER pMpi2IOCPage6_t;
1000d3c7b9a0SKenneth D. Merry 
1001d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE6_PAGEVERSION                       (0x04)
1002d3c7b9a0SKenneth D. Merry 
1003d3c7b9a0SKenneth D. Merry /* defines for IOC Page 6 CapabilitiesFlags */
1004d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT          (0x00000010)
1005d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT           (0x00000008)
1006d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT          (0x00000004)
1007d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT           (0x00000002)
1008d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE        (0x00000001)
1009d3c7b9a0SKenneth D. Merry 
1010d3c7b9a0SKenneth D. Merry /* IOC Page 7 */
1011d3c7b9a0SKenneth D. Merry 
1012d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE7_EVENTMASK_WORDS       (4)
1013d3c7b9a0SKenneth D. Merry 
1014d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IOC_7
1015d3c7b9a0SKenneth D. Merry {
1016d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
1017d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                  /* 0x04 */
1018d3c7b9a0SKenneth D. Merry     U32                     EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/* 0x08 */
1019d3c7b9a0SKenneth D. Merry     U16                     SASBroadcastPrimitiveMasks; /* 0x18 */
1020d3c7b9a0SKenneth D. Merry     U16                     Reserved2;                  /* 0x1A */
1021d3c7b9a0SKenneth D. Merry     U32                     Reserved3;                  /* 0x1C */
1022d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IOC_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_7,
1023d3c7b9a0SKenneth D. Merry   Mpi2IOCPage7_t, MPI2_POINTER pMpi2IOCPage7_t;
1024d3c7b9a0SKenneth D. Merry 
1025d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE7_PAGEVERSION                       (0x01)
1026d3c7b9a0SKenneth D. Merry 
1027d3c7b9a0SKenneth D. Merry /* IOC Page 8 */
1028d3c7b9a0SKenneth D. Merry 
1029d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_IOC_8
1030d3c7b9a0SKenneth D. Merry {
1031d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
1032d3c7b9a0SKenneth D. Merry     U8                      NumDevsPerEnclosure;        /* 0x04 */
1033d3c7b9a0SKenneth D. Merry     U8                      Reserved1;                  /* 0x05 */
1034d3c7b9a0SKenneth D. Merry     U16                     Reserved2;                  /* 0x06 */
1035d3c7b9a0SKenneth D. Merry     U16                     MaxPersistentEntries;       /* 0x08 */
1036d3c7b9a0SKenneth D. Merry     U16                     MaxNumPhysicalMappedIDs;    /* 0x0A */
1037d3c7b9a0SKenneth D. Merry     U16                     Flags;                      /* 0x0C */
1038d3c7b9a0SKenneth D. Merry     U16                     Reserved3;                  /* 0x0E */
1039d3c7b9a0SKenneth D. Merry     U16                     IRVolumeMappingFlags;       /* 0x10 */
1040d3c7b9a0SKenneth D. Merry     U16                     Reserved4;                  /* 0x12 */
1041d3c7b9a0SKenneth D. Merry     U32                     Reserved5;                  /* 0x14 */
1042d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_IOC_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_8,
1043d3c7b9a0SKenneth D. Merry   Mpi2IOCPage8_t, MPI2_POINTER pMpi2IOCPage8_t;
1044d3c7b9a0SKenneth D. Merry 
1045d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_PAGEVERSION                       (0x00)
1046d3c7b9a0SKenneth D. Merry 
1047d3c7b9a0SKenneth D. Merry /* defines for IOC Page 8 Flags field */
1048d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1             (0x00000020)
1049d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0         (0x00000010)
1050d3c7b9a0SKenneth D. Merry 
1051d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE           (0x0000000E)
1052d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING  (0x00000000)
1053d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING      (0x00000002)
1054d3c7b9a0SKenneth D. Merry 
1055d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING  (0x00000001)
1056d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING   (0x00000000)
1057d3c7b9a0SKenneth D. Merry 
1058d3c7b9a0SKenneth D. Merry /* defines for IOC Page 8 IRVolumeMappingFlags */
1059d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE  (0x00000003)
1060d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING        (0x00000000)
1061d3c7b9a0SKenneth D. Merry #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING       (0x00000001)
1062d3c7b9a0SKenneth D. Merry 
1063d3c7b9a0SKenneth D. Merry /****************************************************************************
1064d3c7b9a0SKenneth D. Merry *   BIOS Config Pages
1065d3c7b9a0SKenneth D. Merry ****************************************************************************/
1066d3c7b9a0SKenneth D. Merry 
1067d3c7b9a0SKenneth D. Merry /* BIOS Page 1 */
1068d3c7b9a0SKenneth D. Merry 
1069d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_BIOS_1
1070d3c7b9a0SKenneth D. Merry {
1071d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
1072d3c7b9a0SKenneth D. Merry     U32                     BiosOptions;                /* 0x04 */
1073d3c7b9a0SKenneth D. Merry     U32                     IOCSettings;                /* 0x08 */
1074d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                  /* 0x0C */
1075d3c7b9a0SKenneth D. Merry     U32                     DeviceSettings;             /* 0x10 */
1076d3c7b9a0SKenneth D. Merry     U16                     NumberOfDevices;            /* 0x14 */
1077d3c7b9a0SKenneth D. Merry     U16                     Reserved2;                  /* 0x16 */
1078d3c7b9a0SKenneth D. Merry     U16                     IOTimeoutBlockDevicesNonRM; /* 0x18 */
1079d3c7b9a0SKenneth D. Merry     U16                     IOTimeoutSequential;        /* 0x1A */
1080d3c7b9a0SKenneth D. Merry     U16                     IOTimeoutOther;             /* 0x1C */
1081d3c7b9a0SKenneth D. Merry     U16                     IOTimeoutBlockDevicesRM;    /* 0x1E */
1082d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_BIOS_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_1,
1083d3c7b9a0SKenneth D. Merry   Mpi2BiosPage1_t, MPI2_POINTER pMpi2BiosPage1_t;
1084d3c7b9a0SKenneth D. Merry 
1085d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_PAGEVERSION                      (0x04)
1086d3c7b9a0SKenneth D. Merry 
1087d3c7b9a0SKenneth D. Merry /* values for BIOS Page 1 BiosOptions field */
1088d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS             (0x00000001)
1089d3c7b9a0SKenneth D. Merry 
1090d3c7b9a0SKenneth D. Merry /* values for BIOS Page 1 IOCSettings field */
1091d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE      (0x00030000)
1092d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT       (0x00000000)
1093d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT          (0x00010000)
1094d3c7b9a0SKenneth D. Merry 
1095d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING           (0x000000C0)
1096d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING           (0x00000000)
1097d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING           (0x00000040)
1098d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING          (0x00000080)
1099d3c7b9a0SKenneth D. Merry 
1100d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT      (0x00000030)
1101d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT                (0x00000000)
1102d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT              (0x00000010)
1103d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT                (0x00000020)
1104d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT               (0x00000030)
1105d3c7b9a0SKenneth D. Merry 
1106d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS             (0x00000008)
1107d3c7b9a0SKenneth D. Merry 
1108d3c7b9a0SKenneth D. Merry /* values for BIOS Page 1 DeviceSettings field */
1109d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING     (0x00000010)
1110d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN           (0x00000008)
1111d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN            (0x00000004)
1112d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN        (0x00000002)
1113d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN         (0x00000001)
1114d3c7b9a0SKenneth D. Merry 
1115d3c7b9a0SKenneth D. Merry /* BIOS Page 2 */
1116d3c7b9a0SKenneth D. Merry 
1117d3c7b9a0SKenneth D. Merry typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER
1118d3c7b9a0SKenneth D. Merry {
1119d3c7b9a0SKenneth D. Merry     U32         Reserved1;                              /* 0x00 */
1120d3c7b9a0SKenneth D. Merry     U32         Reserved2;                              /* 0x04 */
1121d3c7b9a0SKenneth D. Merry     U32         Reserved3;                              /* 0x08 */
1122d3c7b9a0SKenneth D. Merry     U32         Reserved4;                              /* 0x0C */
1123d3c7b9a0SKenneth D. Merry     U32         Reserved5;                              /* 0x10 */
1124d3c7b9a0SKenneth D. Merry     U32         Reserved6;                              /* 0x14 */
1125d3c7b9a0SKenneth D. Merry } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
1126d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
1127d3c7b9a0SKenneth D. Merry   Mpi2BootDeviceAdapterOrder_t, MPI2_POINTER pMpi2BootDeviceAdapterOrder_t;
1128d3c7b9a0SKenneth D. Merry 
1129d3c7b9a0SKenneth D. Merry typedef struct _MPI2_BOOT_DEVICE_SAS_WWID
1130d3c7b9a0SKenneth D. Merry {
1131d3c7b9a0SKenneth D. Merry     U64         SASAddress;                             /* 0x00 */
1132d3c7b9a0SKenneth D. Merry     U8          LUN[8];                                 /* 0x08 */
1133d3c7b9a0SKenneth D. Merry     U32         Reserved1;                              /* 0x10 */
1134d3c7b9a0SKenneth D. Merry     U32         Reserved2;                              /* 0x14 */
1135d3c7b9a0SKenneth D. Merry } MPI2_BOOT_DEVICE_SAS_WWID, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_SAS_WWID,
1136d3c7b9a0SKenneth D. Merry   Mpi2BootDeviceSasWwid_t, MPI2_POINTER pMpi2BootDeviceSasWwid_t;
1137d3c7b9a0SKenneth D. Merry 
1138d3c7b9a0SKenneth D. Merry typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT
1139d3c7b9a0SKenneth D. Merry {
1140d3c7b9a0SKenneth D. Merry     U64         EnclosureLogicalID;                     /* 0x00 */
1141d3c7b9a0SKenneth D. Merry     U32         Reserved1;                              /* 0x08 */
1142d3c7b9a0SKenneth D. Merry     U32         Reserved2;                              /* 0x0C */
1143d3c7b9a0SKenneth D. Merry     U16         SlotNumber;                             /* 0x10 */
1144d3c7b9a0SKenneth D. Merry     U16         Reserved3;                              /* 0x12 */
1145d3c7b9a0SKenneth D. Merry     U32         Reserved4;                              /* 0x14 */
1146d3c7b9a0SKenneth D. Merry } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
1147d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
1148d3c7b9a0SKenneth D. Merry   Mpi2BootDeviceEnclosureSlot_t, MPI2_POINTER pMpi2BootDeviceEnclosureSlot_t;
1149d3c7b9a0SKenneth D. Merry 
1150d3c7b9a0SKenneth D. Merry typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME
1151d3c7b9a0SKenneth D. Merry {
1152d3c7b9a0SKenneth D. Merry     U64         DeviceName;                             /* 0x00 */
1153d3c7b9a0SKenneth D. Merry     U8          LUN[8];                                 /* 0x08 */
1154d3c7b9a0SKenneth D. Merry     U32         Reserved1;                              /* 0x10 */
1155d3c7b9a0SKenneth D. Merry     U32         Reserved2;                              /* 0x14 */
1156d3c7b9a0SKenneth D. Merry } MPI2_BOOT_DEVICE_DEVICE_NAME, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
1157d3c7b9a0SKenneth D. Merry   Mpi2BootDeviceDeviceName_t, MPI2_POINTER pMpi2BootDeviceDeviceName_t;
1158d3c7b9a0SKenneth D. Merry 
1159d3c7b9a0SKenneth D. Merry typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE
1160d3c7b9a0SKenneth D. Merry {
1161d3c7b9a0SKenneth D. Merry     MPI2_BOOT_DEVICE_ADAPTER_ORDER  AdapterOrder;
1162d3c7b9a0SKenneth D. Merry     MPI2_BOOT_DEVICE_SAS_WWID       SasWwid;
1163d3c7b9a0SKenneth D. Merry     MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
1164d3c7b9a0SKenneth D. Merry     MPI2_BOOT_DEVICE_DEVICE_NAME    DeviceName;
1165d3c7b9a0SKenneth D. Merry } MPI2_BIOSPAGE2_BOOT_DEVICE, MPI2_POINTER PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
1166d3c7b9a0SKenneth D. Merry   Mpi2BiosPage2BootDevice_t, MPI2_POINTER pMpi2BiosPage2BootDevice_t;
1167d3c7b9a0SKenneth D. Merry 
1168d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_BIOS_2
1169d3c7b9a0SKenneth D. Merry {
1170d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER     Header;                 /* 0x00 */
1171d3c7b9a0SKenneth D. Merry     U32                         Reserved1;              /* 0x04 */
1172d3c7b9a0SKenneth D. Merry     U32                         Reserved2;              /* 0x08 */
1173d3c7b9a0SKenneth D. Merry     U32                         Reserved3;              /* 0x0C */
1174d3c7b9a0SKenneth D. Merry     U32                         Reserved4;              /* 0x10 */
1175d3c7b9a0SKenneth D. Merry     U32                         Reserved5;              /* 0x14 */
1176d3c7b9a0SKenneth D. Merry     U32                         Reserved6;              /* 0x18 */
1177d3c7b9a0SKenneth D. Merry     U8                          ReqBootDeviceForm;      /* 0x1C */
1178d3c7b9a0SKenneth D. Merry     U8                          Reserved7;              /* 0x1D */
1179d3c7b9a0SKenneth D. Merry     U16                         Reserved8;              /* 0x1E */
1180d3c7b9a0SKenneth D. Merry     MPI2_BIOSPAGE2_BOOT_DEVICE  RequestedBootDevice;    /* 0x20 */
1181d3c7b9a0SKenneth D. Merry     U8                          ReqAltBootDeviceForm;   /* 0x38 */
1182d3c7b9a0SKenneth D. Merry     U8                          Reserved9;              /* 0x39 */
1183d3c7b9a0SKenneth D. Merry     U16                         Reserved10;             /* 0x3A */
1184d3c7b9a0SKenneth D. Merry     MPI2_BIOSPAGE2_BOOT_DEVICE  RequestedAltBootDevice; /* 0x3C */
1185d3c7b9a0SKenneth D. Merry     U8                          CurrentBootDeviceForm;  /* 0x58 */
1186d3c7b9a0SKenneth D. Merry     U8                          Reserved11;             /* 0x59 */
1187d3c7b9a0SKenneth D. Merry     U16                         Reserved12;             /* 0x5A */
1188d3c7b9a0SKenneth D. Merry     MPI2_BIOSPAGE2_BOOT_DEVICE  CurrentBootDevice;      /* 0x58 */
1189d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_BIOS_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_2,
1190d3c7b9a0SKenneth D. Merry   Mpi2BiosPage2_t, MPI2_POINTER pMpi2BiosPage2_t;
1191d3c7b9a0SKenneth D. Merry 
1192d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE2_PAGEVERSION                      (0x04)
1193d3c7b9a0SKenneth D. Merry 
1194d3c7b9a0SKenneth D. Merry /* values for BIOS Page 2 BootDeviceForm fields */
1195d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE2_FORM_MASK                        (0x0F)
1196d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED         (0x00)
1197d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE2_FORM_SAS_WWID                    (0x05)
1198d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT              (0x06)
1199d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME                 (0x07)
1200d3c7b9a0SKenneth D. Merry 
1201d3c7b9a0SKenneth D. Merry /* BIOS Page 3 */
1202d3c7b9a0SKenneth D. Merry 
1203d3c7b9a0SKenneth D. Merry typedef struct _MPI2_ADAPTER_INFO
1204d3c7b9a0SKenneth D. Merry {
1205d3c7b9a0SKenneth D. Merry     U8      PciBusNumber;                               /* 0x00 */
1206d3c7b9a0SKenneth D. Merry     U8      PciDeviceAndFunctionNumber;                 /* 0x01 */
1207d3c7b9a0SKenneth D. Merry     U16     AdapterFlags;                               /* 0x02 */
1208d3c7b9a0SKenneth D. Merry } MPI2_ADAPTER_INFO, MPI2_POINTER PTR_MPI2_ADAPTER_INFO,
1209d3c7b9a0SKenneth D. Merry   Mpi2AdapterInfo_t, MPI2_POINTER pMpi2AdapterInfo_t;
1210d3c7b9a0SKenneth D. Merry 
1211d3c7b9a0SKenneth D. Merry #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED                (0x0001)
1212d3c7b9a0SKenneth D. Merry #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS             (0x0002)
1213d3c7b9a0SKenneth D. Merry 
1214d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_BIOS_3
1215d3c7b9a0SKenneth D. Merry {
1216d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
1217d3c7b9a0SKenneth D. Merry     U32                     GlobalFlags;                /* 0x04 */
1218d3c7b9a0SKenneth D. Merry     U32                     BiosVersion;                /* 0x08 */
1219d3c7b9a0SKenneth D. Merry     MPI2_ADAPTER_INFO       AdapterOrder[4];            /* 0x0C */
1220d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                  /* 0x1C */
1221d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_BIOS_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_3,
1222d3c7b9a0SKenneth D. Merry   Mpi2BiosPage3_t, MPI2_POINTER pMpi2BiosPage3_t;
1223d3c7b9a0SKenneth D. Merry 
1224d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE3_PAGEVERSION                      (0x00)
1225d3c7b9a0SKenneth D. Merry 
1226d3c7b9a0SKenneth D. Merry /* values for BIOS Page 3 GlobalFlags */
1227d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR             (0x00000002)
1228d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE             (0x00000004)
1229d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE        (0x00000010)
1230d3c7b9a0SKenneth D. Merry 
1231d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK      (0x000000E0)
1232d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY      (0x00000000)
1233d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY            (0x00000020)
1234d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY        (0x00000040)
1235d3c7b9a0SKenneth D. Merry 
1236d3c7b9a0SKenneth D. Merry /* BIOS Page 4 */
1237d3c7b9a0SKenneth D. Merry 
1238d3c7b9a0SKenneth D. Merry /*
1239d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1240d043c564SKenneth D. Merry  * one and check the value returned for NumPhys at runtime.
1241d3c7b9a0SKenneth D. Merry  */
1242d3c7b9a0SKenneth D. Merry #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
1243d3c7b9a0SKenneth D. Merry #define MPI2_BIOS_PAGE_4_PHY_ENTRIES        (1)
1244d3c7b9a0SKenneth D. Merry #endif
1245d3c7b9a0SKenneth D. Merry 
1246d3c7b9a0SKenneth D. Merry typedef struct _MPI2_BIOS4_ENTRY
1247d3c7b9a0SKenneth D. Merry {
1248d3c7b9a0SKenneth D. Merry     U64                     ReassignmentWWID;       /* 0x00 */
1249d3c7b9a0SKenneth D. Merry     U64                     ReassignmentDeviceName; /* 0x08 */
1250d3c7b9a0SKenneth D. Merry } MPI2_BIOS4_ENTRY, MPI2_POINTER PTR_MPI2_BIOS4_ENTRY,
1251d3c7b9a0SKenneth D. Merry   Mpi2MBios4Entry_t, MPI2_POINTER pMpi2Bios4Entry_t;
1252d3c7b9a0SKenneth D. Merry 
1253d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_BIOS_4
1254d3c7b9a0SKenneth D. Merry {
1255d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                             /* 0x00 */
1256d3c7b9a0SKenneth D. Merry     U8                      NumPhys;                            /* 0x04 */
1257d3c7b9a0SKenneth D. Merry     U8                      Reserved1;                          /* 0x05 */
1258d3c7b9a0SKenneth D. Merry     U16                     Reserved2;                          /* 0x06 */
1259d3c7b9a0SKenneth D. Merry     MPI2_BIOS4_ENTRY        Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES];  /* 0x08 */
1260d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_BIOS_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_4,
1261d3c7b9a0SKenneth D. Merry   Mpi2BiosPage4_t, MPI2_POINTER pMpi2BiosPage4_t;
1262d3c7b9a0SKenneth D. Merry 
1263d3c7b9a0SKenneth D. Merry #define MPI2_BIOSPAGE4_PAGEVERSION                      (0x01)
1264d3c7b9a0SKenneth D. Merry 
1265d3c7b9a0SKenneth D. Merry /****************************************************************************
1266d3c7b9a0SKenneth D. Merry *   RAID Volume Config Pages
1267d3c7b9a0SKenneth D. Merry ****************************************************************************/
1268d3c7b9a0SKenneth D. Merry 
1269d3c7b9a0SKenneth D. Merry /* RAID Volume Page 0 */
1270d3c7b9a0SKenneth D. Merry 
1271d3c7b9a0SKenneth D. Merry typedef struct _MPI2_RAIDVOL0_PHYS_DISK
1272d3c7b9a0SKenneth D. Merry {
1273d3c7b9a0SKenneth D. Merry     U8                      RAIDSetNum;                 /* 0x00 */
1274d3c7b9a0SKenneth D. Merry     U8                      PhysDiskMap;                /* 0x01 */
1275d3c7b9a0SKenneth D. Merry     U8                      PhysDiskNum;                /* 0x02 */
1276d3c7b9a0SKenneth D. Merry     U8                      Reserved;                   /* 0x03 */
1277d3c7b9a0SKenneth D. Merry } MPI2_RAIDVOL0_PHYS_DISK, MPI2_POINTER PTR_MPI2_RAIDVOL0_PHYS_DISK,
1278d3c7b9a0SKenneth D. Merry   Mpi2RaidVol0PhysDisk_t, MPI2_POINTER pMpi2RaidVol0PhysDisk_t;
1279d3c7b9a0SKenneth D. Merry 
1280d3c7b9a0SKenneth D. Merry /* defines for the PhysDiskMap field */
1281d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY                  (0x01)
1282d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY                (0x02)
1283d3c7b9a0SKenneth D. Merry 
1284d3c7b9a0SKenneth D. Merry typedef struct _MPI2_RAIDVOL0_SETTINGS
1285d3c7b9a0SKenneth D. Merry {
1286d3c7b9a0SKenneth D. Merry     U16                     Settings;                   /* 0x00 */
1287d3c7b9a0SKenneth D. Merry     U8                      HotSparePool;               /* 0x01 */
1288d3c7b9a0SKenneth D. Merry     U8                      Reserved;                   /* 0x02 */
1289d3c7b9a0SKenneth D. Merry } MPI2_RAIDVOL0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDVOL0_SETTINGS,
1290d3c7b9a0SKenneth D. Merry   Mpi2RaidVol0Settings_t, MPI2_POINTER pMpi2RaidVol0Settings_t;
1291d3c7b9a0SKenneth D. Merry 
1292d3c7b9a0SKenneth D. Merry /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
1293d3c7b9a0SKenneth D. Merry #define MPI2_RAID_HOT_SPARE_POOL_0                      (0x01)
1294d3c7b9a0SKenneth D. Merry #define MPI2_RAID_HOT_SPARE_POOL_1                      (0x02)
1295d3c7b9a0SKenneth D. Merry #define MPI2_RAID_HOT_SPARE_POOL_2                      (0x04)
1296d3c7b9a0SKenneth D. Merry #define MPI2_RAID_HOT_SPARE_POOL_3                      (0x08)
1297d3c7b9a0SKenneth D. Merry #define MPI2_RAID_HOT_SPARE_POOL_4                      (0x10)
1298d3c7b9a0SKenneth D. Merry #define MPI2_RAID_HOT_SPARE_POOL_5                      (0x20)
1299d3c7b9a0SKenneth D. Merry #define MPI2_RAID_HOT_SPARE_POOL_6                      (0x40)
1300d3c7b9a0SKenneth D. Merry #define MPI2_RAID_HOT_SPARE_POOL_7                      (0x80)
1301d3c7b9a0SKenneth D. Merry 
1302d3c7b9a0SKenneth D. Merry /* RAID Volume Page 0 VolumeSettings defines */
1303d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX     (0x0008)
1304d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
1305d3c7b9a0SKenneth D. Merry 
1306d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING        (0x0003)
1307d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SETTING_UNCHANGED                 (0x0000)
1308d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING     (0x0001)
1309d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING      (0x0002)
1310d3c7b9a0SKenneth D. Merry 
1311d3c7b9a0SKenneth D. Merry /*
1312d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1313d043c564SKenneth D. Merry  * one and check the value returned for NumPhysDisks at runtime.
1314d3c7b9a0SKenneth D. Merry  */
1315d3c7b9a0SKenneth D. Merry #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
1316d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX       (1)
1317d3c7b9a0SKenneth D. Merry #endif
1318d3c7b9a0SKenneth D. Merry 
1319d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0
1320d3c7b9a0SKenneth D. Merry {
1321d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
1322d3c7b9a0SKenneth D. Merry     U16                     DevHandle;                  /* 0x04 */
1323d3c7b9a0SKenneth D. Merry     U8                      VolumeState;                /* 0x06 */
1324d3c7b9a0SKenneth D. Merry     U8                      VolumeType;                 /* 0x07 */
1325d3c7b9a0SKenneth D. Merry     U32                     VolumeStatusFlags;          /* 0x08 */
1326d3c7b9a0SKenneth D. Merry     MPI2_RAIDVOL0_SETTINGS  VolumeSettings;             /* 0x0C */
1327d3c7b9a0SKenneth D. Merry     U64                     MaxLBA;                     /* 0x10 */
1328d3c7b9a0SKenneth D. Merry     U32                     StripeSize;                 /* 0x18 */
1329d3c7b9a0SKenneth D. Merry     U16                     BlockSize;                  /* 0x1C */
1330d3c7b9a0SKenneth D. Merry     U16                     Reserved1;                  /* 0x1E */
1331d3c7b9a0SKenneth D. Merry     U8                      SupportedPhysDisks;         /* 0x20 */
1332d3c7b9a0SKenneth D. Merry     U8                      ResyncRate;                 /* 0x21 */
1333d3c7b9a0SKenneth D. Merry     U16                     DataScrubDuration;          /* 0x22 */
1334d3c7b9a0SKenneth D. Merry     U8                      NumPhysDisks;               /* 0x24 */
1335d3c7b9a0SKenneth D. Merry     U8                      Reserved2;                  /* 0x25 */
1336d3c7b9a0SKenneth D. Merry     U8                      Reserved3;                  /* 0x26 */
1337d3c7b9a0SKenneth D. Merry     U8                      InactiveStatus;             /* 0x27 */
1338d3c7b9a0SKenneth D. Merry     MPI2_RAIDVOL0_PHYS_DISK PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /* 0x28 */
1339d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_RAID_VOL_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
1340d3c7b9a0SKenneth D. Merry   Mpi2RaidVolPage0_t, MPI2_POINTER pMpi2RaidVolPage0_t;
1341d3c7b9a0SKenneth D. Merry 
1342d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE0_PAGEVERSION           (0x0A)
1343d3c7b9a0SKenneth D. Merry 
1344d3c7b9a0SKenneth D. Merry /* values for RAID VolumeState */
1345d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_STATE_MISSING                         (0x00)
1346d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_STATE_FAILED                          (0x01)
1347d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_STATE_INITIALIZING                    (0x02)
1348d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_STATE_ONLINE                          (0x03)
1349d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_STATE_DEGRADED                        (0x04)
1350d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_STATE_OPTIMAL                         (0x05)
1351d3c7b9a0SKenneth D. Merry 
1352d3c7b9a0SKenneth D. Merry /* values for RAID VolumeType */
1353d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_TYPE_RAID0                            (0x00)
1354d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_TYPE_RAID1E                           (0x01)
1355d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_TYPE_RAID1                            (0x02)
1356d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_TYPE_RAID10                           (0x05)
1357d3c7b9a0SKenneth D. Merry #define MPI2_RAID_VOL_TYPE_UNKNOWN                          (0xFF)
1358d3c7b9a0SKenneth D. Merry 
1359d3c7b9a0SKenneth D. Merry /* values for RAID Volume Page 0 VolumeStatusFlags field */
1360d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC            (0x02000000)
1361d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING        (0x01000000)
1362d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING               (0x00800000)
1363d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING      (0x00400000)
1364d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT      (0x00200000)
1365d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB                (0x00100000)
1366d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK         (0x00080000)
1367d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION        (0x00040000)
1368d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT           (0x00020000)
1369d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS        (0x00010000)
1370d043c564SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT        (0x00000080)
1371d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED               (0x00000040)
1372d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE              (0x00000020)
1373d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR          (0x00000000)
1374d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR        (0x00000010)
1375d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL      (0x00000008)
1376d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE           (0x00000004)
1377d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED                  (0x00000002)
1378d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED                   (0x00000001)
1379d3c7b9a0SKenneth D. Merry 
1380d3c7b9a0SKenneth D. Merry /* values for RAID Volume Page 0 SupportedPhysDisks field */
1381d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS             (0x08)
1382d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS                    (0x04)
1383d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL                  (0x02)
1384d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL                 (0x01)
1385d3c7b9a0SKenneth D. Merry 
1386d3c7b9a0SKenneth D. Merry /* values for RAID Volume Page 0 InactiveStatus field */
1387d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE                  (0x00)
1388d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE           (0x01)
1389d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE           (0x02)
1390d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE    (0x03)
1391d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE             (0x04)
1392d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE    (0x05)
1393d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED                (0x06)
1394d3c7b9a0SKenneth D. Merry 
1395d3c7b9a0SKenneth D. Merry /* RAID Volume Page 1 */
1396d3c7b9a0SKenneth D. Merry 
1397d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1
1398d3c7b9a0SKenneth D. Merry {
1399d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER Header;                     /* 0x00 */
1400d3c7b9a0SKenneth D. Merry     U16                     DevHandle;                  /* 0x04 */
1401d3c7b9a0SKenneth D. Merry     U16                     Reserved0;                  /* 0x06 */
1402d3c7b9a0SKenneth D. Merry     U8                      GUID[24];                   /* 0x08 */
1403d3c7b9a0SKenneth D. Merry     U8                      Name[16];                   /* 0x20 */
1404d3c7b9a0SKenneth D. Merry     U64                     WWID;                       /* 0x30 */
1405d3c7b9a0SKenneth D. Merry     U32                     Reserved1;                  /* 0x38 */
1406d3c7b9a0SKenneth D. Merry     U32                     Reserved2;                  /* 0x3C */
1407d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_RAID_VOL_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
1408d3c7b9a0SKenneth D. Merry   Mpi2RaidVolPage1_t, MPI2_POINTER pMpi2RaidVolPage1_t;
1409d3c7b9a0SKenneth D. Merry 
1410d3c7b9a0SKenneth D. Merry #define MPI2_RAIDVOLPAGE1_PAGEVERSION           (0x03)
1411d3c7b9a0SKenneth D. Merry 
1412d3c7b9a0SKenneth D. Merry /****************************************************************************
1413d3c7b9a0SKenneth D. Merry *   RAID Physical Disk Config Pages
1414d3c7b9a0SKenneth D. Merry ****************************************************************************/
1415d3c7b9a0SKenneth D. Merry 
1416d3c7b9a0SKenneth D. Merry /* RAID Physical Disk Page 0 */
1417d3c7b9a0SKenneth D. Merry 
1418d3c7b9a0SKenneth D. Merry typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS
1419d3c7b9a0SKenneth D. Merry {
1420d3c7b9a0SKenneth D. Merry     U16                     Reserved1;                  /* 0x00 */
1421d3c7b9a0SKenneth D. Merry     U8                      HotSparePool;               /* 0x02 */
1422d3c7b9a0SKenneth D. Merry     U8                      Reserved2;                  /* 0x03 */
1423d3c7b9a0SKenneth D. Merry } MPI2_RAIDPHYSDISK0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
1424d3c7b9a0SKenneth D. Merry   Mpi2RaidPhysDisk0Settings_t, MPI2_POINTER pMpi2RaidPhysDisk0Settings_t;
1425d3c7b9a0SKenneth D. Merry 
1426d3c7b9a0SKenneth D. Merry /* use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
1427d3c7b9a0SKenneth D. Merry 
1428d3c7b9a0SKenneth D. Merry typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA
1429d3c7b9a0SKenneth D. Merry {
1430d3c7b9a0SKenneth D. Merry     U8                      VendorID[8];                /* 0x00 */
1431d3c7b9a0SKenneth D. Merry     U8                      ProductID[16];              /* 0x08 */
1432d3c7b9a0SKenneth D. Merry     U8                      ProductRevLevel[4];         /* 0x18 */
1433d3c7b9a0SKenneth D. Merry     U8                      SerialNum[32];              /* 0x1C */
1434d3c7b9a0SKenneth D. Merry } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
1435d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
1436d3c7b9a0SKenneth D. Merry   Mpi2RaidPhysDisk0InquiryData_t, MPI2_POINTER pMpi2RaidPhysDisk0InquiryData_t;
1437d3c7b9a0SKenneth D. Merry 
1438d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0
1439d3c7b9a0SKenneth D. Merry {
1440d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER         Header;                     /* 0x00 */
1441d3c7b9a0SKenneth D. Merry     U16                             DevHandle;                  /* 0x04 */
1442d3c7b9a0SKenneth D. Merry     U8                              Reserved1;                  /* 0x06 */
1443d3c7b9a0SKenneth D. Merry     U8                              PhysDiskNum;                /* 0x07 */
1444d3c7b9a0SKenneth D. Merry     MPI2_RAIDPHYSDISK0_SETTINGS     PhysDiskSettings;           /* 0x08 */
1445d3c7b9a0SKenneth D. Merry     U32                             Reserved2;                  /* 0x0C */
1446d3c7b9a0SKenneth D. Merry     MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData;                /* 0x10 */
1447d3c7b9a0SKenneth D. Merry     U32                             Reserved3;                  /* 0x4C */
1448d3c7b9a0SKenneth D. Merry     U8                              PhysDiskState;              /* 0x50 */
1449d3c7b9a0SKenneth D. Merry     U8                              OfflineReason;              /* 0x51 */
1450d3c7b9a0SKenneth D. Merry     U8                              IncompatibleReason;         /* 0x52 */
1451d3c7b9a0SKenneth D. Merry     U8                              PhysDiskAttributes;         /* 0x53 */
1452d3c7b9a0SKenneth D. Merry     U32                             PhysDiskStatusFlags;        /* 0x54 */
1453d3c7b9a0SKenneth D. Merry     U64                             DeviceMaxLBA;               /* 0x58 */
1454d3c7b9a0SKenneth D. Merry     U64                             HostMaxLBA;                 /* 0x60 */
1455d3c7b9a0SKenneth D. Merry     U64                             CoercedMaxLBA;              /* 0x68 */
1456d3c7b9a0SKenneth D. Merry     U16                             BlockSize;                  /* 0x70 */
1457d3c7b9a0SKenneth D. Merry     U16                             Reserved5;                  /* 0x72 */
1458d3c7b9a0SKenneth D. Merry     U32                             Reserved6;                  /* 0x74 */
1459d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_RD_PDISK_0,
1460d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
1461d3c7b9a0SKenneth D. Merry   Mpi2RaidPhysDiskPage0_t, MPI2_POINTER pMpi2RaidPhysDiskPage0_t;
1462d3c7b9a0SKenneth D. Merry 
1463d3c7b9a0SKenneth D. Merry #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION          (0x05)
1464d3c7b9a0SKenneth D. Merry 
1465d3c7b9a0SKenneth D. Merry /* PhysDiskState defines */
1466d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PD_STATE_NOT_CONFIGURED               (0x00)
1467d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE               (0x01)
1468d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PD_STATE_OFFLINE                      (0x02)
1469d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PD_STATE_ONLINE                       (0x03)
1470d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PD_STATE_HOT_SPARE                    (0x04)
1471d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PD_STATE_DEGRADED                     (0x05)
1472d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PD_STATE_REBUILDING                   (0x06)
1473d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PD_STATE_OPTIMAL                      (0x07)
1474d3c7b9a0SKenneth D. Merry 
1475d3c7b9a0SKenneth D. Merry /* OfflineReason defines */
1476d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_ONLINE                           (0x00)
1477d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_OFFLINE_MISSING                  (0x01)
1478d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_OFFLINE_FAILED                   (0x03)
1479d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING             (0x04)
1480d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_OFFLINE_REQUESTED                (0x05)
1481d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED         (0x06)
1482d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_OFFLINE_OTHER                    (0xFF)
1483d3c7b9a0SKenneth D. Merry 
1484d3c7b9a0SKenneth D. Merry /* IncompatibleReason defines */
1485d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_COMPATIBLE                       (0x00)
1486d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL            (0x01)
1487d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE           (0x02)
1488d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA             (0x03)
1489d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD   (0x04)
1490d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA    (0x05)
1491d043c564SKenneth D. Merry #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE          (0x06)
1492d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN             (0xFF)
1493d3c7b9a0SKenneth D. Merry 
1494d3c7b9a0SKenneth D. Merry /* PhysDiskAttributes defines */
1495d043c564SKenneth D. Merry #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK                (0x0C)
1496d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE         (0x08)
1497d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE           (0x04)
1498d043c564SKenneth D. Merry 
1499d043c564SKenneth D. Merry #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK             (0x03)
1500d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL              (0x02)
1501d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL             (0x01)
1502d3c7b9a0SKenneth D. Merry 
1503d3c7b9a0SKenneth D. Merry /* PhysDiskStatusFlags defines */
1504d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED        (0x00000040)
1505d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET           (0x00000020)
1506d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED  (0x00000010)
1507d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS     (0x00000000)
1508d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
1509d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME      (0x00000004)
1510d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED             (0x00000002)
1511d3c7b9a0SKenneth D. Merry #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC          (0x00000001)
1512d3c7b9a0SKenneth D. Merry 
1513d3c7b9a0SKenneth D. Merry /* RAID Physical Disk Page 1 */
1514d3c7b9a0SKenneth D. Merry 
1515d3c7b9a0SKenneth D. Merry /*
1516d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1517d043c564SKenneth D. Merry  * one and check the value returned for NumPhysDiskPaths at runtime.
1518d3c7b9a0SKenneth D. Merry  */
1519d3c7b9a0SKenneth D. Merry #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
1520d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PHYS_DISK1_PATH_MAX   (1)
1521d3c7b9a0SKenneth D. Merry #endif
1522d3c7b9a0SKenneth D. Merry 
1523d3c7b9a0SKenneth D. Merry typedef struct _MPI2_RAIDPHYSDISK1_PATH
1524d3c7b9a0SKenneth D. Merry {
1525d3c7b9a0SKenneth D. Merry     U16             DevHandle;          /* 0x00 */
1526d3c7b9a0SKenneth D. Merry     U16             Reserved1;          /* 0x02 */
1527d3c7b9a0SKenneth D. Merry     U64             WWID;               /* 0x04 */
1528d3c7b9a0SKenneth D. Merry     U64             OwnerWWID;          /* 0x0C */
1529d3c7b9a0SKenneth D. Merry     U8              OwnerIdentifier;    /* 0x14 */
1530d3c7b9a0SKenneth D. Merry     U8              Reserved2;          /* 0x15 */
1531d3c7b9a0SKenneth D. Merry     U16             Flags;              /* 0x16 */
1532d3c7b9a0SKenneth D. Merry } MPI2_RAIDPHYSDISK1_PATH, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK1_PATH,
1533d3c7b9a0SKenneth D. Merry   Mpi2RaidPhysDisk1Path_t, MPI2_POINTER pMpi2RaidPhysDisk1Path_t;
1534d3c7b9a0SKenneth D. Merry 
1535d3c7b9a0SKenneth D. Merry /* RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
1536d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY        (0x0004)
1537d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN         (0x0002)
1538d3c7b9a0SKenneth D. Merry #define MPI2_RAID_PHYSDISK1_FLAG_INVALID        (0x0001)
1539d3c7b9a0SKenneth D. Merry 
1540d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1
1541d3c7b9a0SKenneth D. Merry {
1542d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_HEADER         Header;                     /* 0x00 */
1543d3c7b9a0SKenneth D. Merry     U8                              NumPhysDiskPaths;           /* 0x04 */
1544d3c7b9a0SKenneth D. Merry     U8                              PhysDiskNum;                /* 0x05 */
1545d3c7b9a0SKenneth D. Merry     U16                             Reserved1;                  /* 0x06 */
1546d3c7b9a0SKenneth D. Merry     U32                             Reserved2;                  /* 0x08 */
1547d3c7b9a0SKenneth D. Merry     MPI2_RAIDPHYSDISK1_PATH         PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/* 0x0C */
1548d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_RD_PDISK_1,
1549d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
1550d3c7b9a0SKenneth D. Merry   Mpi2RaidPhysDiskPage1_t, MPI2_POINTER pMpi2RaidPhysDiskPage1_t;
1551d3c7b9a0SKenneth D. Merry 
1552d3c7b9a0SKenneth D. Merry #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION          (0x02)
1553d3c7b9a0SKenneth D. Merry 
1554d3c7b9a0SKenneth D. Merry /****************************************************************************
1555d3c7b9a0SKenneth D. Merry *   values for fields used by several types of SAS Config Pages
1556d3c7b9a0SKenneth D. Merry ****************************************************************************/
1557d3c7b9a0SKenneth D. Merry 
1558d3c7b9a0SKenneth D. Merry /* values for NegotiatedLinkRates fields */
1559d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL             (0xF0)
1560d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL            (4)
1561d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL            (0x0F)
1562d3c7b9a0SKenneth D. Merry /* link rates used for Negotiated Physical and Logical Link Rate */
1563d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE        (0x00)
1564d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED             (0x01)
1565d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED       (0x02)
1566d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE        (0x03)
1567d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR            (0x04)
1568d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS    (0x05)
1569d043c564SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY          (0x06)
1570d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_1_5                      (0x08)
1571d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_3_0                      (0x09)
1572d3c7b9a0SKenneth D. Merry #define MPI2_SAS_NEG_LINK_RATE_6_0                      (0x0A)
1573d3c7b9a0SKenneth D. Merry 
1574d3c7b9a0SKenneth D. Merry /* values for AttachedPhyInfo fields */
1575d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT       (0x00000040)
1576d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS        (0x00000020)
1577d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE           (0x00000010)
1578d3c7b9a0SKenneth D. Merry 
1579d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_MASK                   (0x0000000F)
1580d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_UNKNOWN                (0x00000000)
1581d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_POWER_ON               (0x00000001)
1582d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_HARD_RESET             (0x00000002)
1583d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL        (0x00000003)
1584d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC           (0x00000004)
1585d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ       (0x00000005)
1586d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER    (0x00000006)
1587d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT          (0x00000007)
1588d3c7b9a0SKenneth D. Merry #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED       (0x00000008)
1589d3c7b9a0SKenneth D. Merry 
1590d3c7b9a0SKenneth D. Merry /* values for PhyInfo fields */
1591d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_PHY_VACANT                     (0x80000000)
1592d3c7b9a0SKenneth D. Merry 
1593d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK       (0x18000000)
1594d043c564SKenneth D. Merry #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION      (27)
1595d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE               (0x00000000)
1596d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL              (0x08000000)
1597d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER              (0x10000000)
1598d3c7b9a0SKenneth D. Merry 
1599d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS       (0x04000000)
1600d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT        (0x02000000)
1601d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS               (0x01000000)
1602d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT          (0x00400000)
1603d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS                   (0x00200000)
1604d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_ZONING_ENABLED                 (0x00100000)
1605d3c7b9a0SKenneth D. Merry 
1606d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_MASK                    (0x000F0000)
1607d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_UNKNOWN                 (0x00000000)
1608d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_POWER_ON                (0x00010000)
1609d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_HARD_RESET              (0x00020000)
1610d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL         (0x00030000)
1611d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC            (0x00040000)
1612d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ        (0x00050000)
1613d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER     (0x00060000)
1614d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT           (0x00070000)
1615d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED        (0x00080000)
1616d3c7b9a0SKenneth D. Merry 
1617d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED         (0x00008000)
1618d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE               (0x00004000)
1619d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT     (0x00002000)
1620d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_VIRTUAL_PHY                    (0x00001000)
1621d3c7b9a0SKenneth D. Merry 
1622d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME      (0x00000F00)
1623d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME     (8)
1624d3c7b9a0SKenneth D. Merry 
1625d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE         (0x000000F0)
1626d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_DIRECT_ROUTING                 (0x00000000)
1627d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING            (0x00000010)
1628d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHYINFO_TABLE_ROUTING                  (0x00000020)
1629d3c7b9a0SKenneth D. Merry 
1630d3c7b9a0SKenneth D. Merry /* values for SAS ProgrammedLinkRate fields */
1631d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MAX_RATE_MASK                    (0xF0)
1632d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE        (0x00)
1633d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MAX_RATE_1_5                     (0x80)
1634d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MAX_RATE_3_0                     (0x90)
1635d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MAX_RATE_6_0                     (0xA0)
1636d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MIN_RATE_MASK                    (0x0F)
1637d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE        (0x00)
1638d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MIN_RATE_1_5                     (0x08)
1639d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MIN_RATE_3_0                     (0x09)
1640d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PRATE_MIN_RATE_6_0                     (0x0A)
1641d3c7b9a0SKenneth D. Merry 
1642d3c7b9a0SKenneth D. Merry /* values for SAS HwLinkRate fields */
1643d3c7b9a0SKenneth D. Merry #define MPI2_SAS_HWRATE_MAX_RATE_MASK                   (0xF0)
1644d3c7b9a0SKenneth D. Merry #define MPI2_SAS_HWRATE_MAX_RATE_1_5                    (0x80)
1645d3c7b9a0SKenneth D. Merry #define MPI2_SAS_HWRATE_MAX_RATE_3_0                    (0x90)
1646d3c7b9a0SKenneth D. Merry #define MPI2_SAS_HWRATE_MAX_RATE_6_0                    (0xA0)
1647d3c7b9a0SKenneth D. Merry #define MPI2_SAS_HWRATE_MIN_RATE_MASK                   (0x0F)
1648d3c7b9a0SKenneth D. Merry #define MPI2_SAS_HWRATE_MIN_RATE_1_5                    (0x08)
1649d3c7b9a0SKenneth D. Merry #define MPI2_SAS_HWRATE_MIN_RATE_3_0                    (0x09)
1650d3c7b9a0SKenneth D. Merry #define MPI2_SAS_HWRATE_MIN_RATE_6_0                    (0x0A)
1651d3c7b9a0SKenneth D. Merry 
1652d3c7b9a0SKenneth D. Merry /****************************************************************************
1653d3c7b9a0SKenneth D. Merry *   SAS IO Unit Config Pages
1654d3c7b9a0SKenneth D. Merry ****************************************************************************/
1655d3c7b9a0SKenneth D. Merry 
1656d3c7b9a0SKenneth D. Merry /* SAS IO Unit Page 0 */
1657d3c7b9a0SKenneth D. Merry 
1658d3c7b9a0SKenneth D. Merry typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA
1659d3c7b9a0SKenneth D. Merry {
1660d3c7b9a0SKenneth D. Merry     U8          Port;                   /* 0x00 */
1661d3c7b9a0SKenneth D. Merry     U8          PortFlags;              /* 0x01 */
1662d3c7b9a0SKenneth D. Merry     U8          PhyFlags;               /* 0x02 */
1663d3c7b9a0SKenneth D. Merry     U8          NegotiatedLinkRate;     /* 0x03 */
1664d3c7b9a0SKenneth D. Merry     U32         ControllerPhyDeviceInfo;/* 0x04 */
1665d3c7b9a0SKenneth D. Merry     U16         AttachedDevHandle;      /* 0x08 */
1666d3c7b9a0SKenneth D. Merry     U16         ControllerDevHandle;    /* 0x0A */
1667d3c7b9a0SKenneth D. Merry     U32         DiscoveryStatus;        /* 0x0C */
1668d3c7b9a0SKenneth D. Merry     U32         Reserved;               /* 0x10 */
1669d3c7b9a0SKenneth D. Merry } MPI2_SAS_IO_UNIT0_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
1670d3c7b9a0SKenneth D. Merry   Mpi2SasIOUnit0PhyData_t, MPI2_POINTER pMpi2SasIOUnit0PhyData_t;
1671d3c7b9a0SKenneth D. Merry 
1672d3c7b9a0SKenneth D. Merry /*
1673d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1674d043c564SKenneth D. Merry  * one and check the value returned for NumPhys at runtime.
1675d3c7b9a0SKenneth D. Merry  */
1676d3c7b9a0SKenneth D. Merry #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
1677d3c7b9a0SKenneth D. Merry #define MPI2_SAS_IOUNIT0_PHY_MAX        (1)
1678d3c7b9a0SKenneth D. Merry #endif
1679d3c7b9a0SKenneth D. Merry 
1680d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0
1681d3c7b9a0SKenneth D. Merry {
1682d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                             /* 0x00 */
1683d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                          /* 0x08 */
1684d3c7b9a0SKenneth D. Merry     U8                                  NumPhys;                            /* 0x0C */
1685d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;                          /* 0x0D */
1686d3c7b9a0SKenneth D. Merry     U16                                 Reserved3;                          /* 0x0E */
1687d3c7b9a0SKenneth D. Merry     MPI2_SAS_IO_UNIT0_PHY_DATA          PhyData[MPI2_SAS_IOUNIT0_PHY_MAX];  /* 0x10 */
1688d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SASIOUNIT_0,
1689d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
1690d3c7b9a0SKenneth D. Merry   Mpi2SasIOUnitPage0_t, MPI2_POINTER pMpi2SasIOUnitPage0_t;
1691d3c7b9a0SKenneth D. Merry 
1692d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNITPAGE0_PAGEVERSION                     (0x05)
1693d3c7b9a0SKenneth D. Merry 
1694d3c7b9a0SKenneth D. Merry /* values for SAS IO Unit Page 0 PortFlags */
1695d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS     (0x08)
1696d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG          (0x01)
1697d3c7b9a0SKenneth D. Merry 
1698d3c7b9a0SKenneth D. Merry /* values for SAS IO Unit Page 0 PhyFlags */
1699d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED             (0x10)
1700d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED               (0x08)
1701d3c7b9a0SKenneth D. Merry 
1702d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
1703d3c7b9a0SKenneth D. Merry 
1704d3c7b9a0SKenneth D. Merry /* see mpi2_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
1705d3c7b9a0SKenneth D. Merry 
1706d3c7b9a0SKenneth D. Merry /* values for SAS IO Unit Page 0 DiscoveryStatus */
1707d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED            (0x80000000)
1708d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED             (0x40000000)
1709d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED               (0x20000000)
1710d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED             (0x10000000)
1711d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR             (0x08000000)
1712d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE    (0x00008000)
1713d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE            (0x00004000)
1714d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN                (0x00002000)
1715d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK        (0x00001000)
1716d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE               (0x00000800)
1717d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_TABLE_LINK                       (0x00000400)
1718d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK                 (0x00000200)
1719d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR                    (0x00000100)
1720d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED              (0x00000080)
1721d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST                  (0x00000040)
1722d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES                (0x00000020)
1723d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT                      (0x00000010)
1724d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS                   (0x00000004)
1725d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE             (0x00000002)
1726d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED                    (0x00000001)
1727d3c7b9a0SKenneth D. Merry 
1728d3c7b9a0SKenneth D. Merry /* SAS IO Unit Page 1 */
1729d3c7b9a0SKenneth D. Merry 
1730d3c7b9a0SKenneth D. Merry typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA
1731d3c7b9a0SKenneth D. Merry {
1732d3c7b9a0SKenneth D. Merry     U8          Port;                       /* 0x00 */
1733d3c7b9a0SKenneth D. Merry     U8          PortFlags;                  /* 0x01 */
1734d3c7b9a0SKenneth D. Merry     U8          PhyFlags;                   /* 0x02 */
1735d3c7b9a0SKenneth D. Merry     U8          MaxMinLinkRate;             /* 0x03 */
1736d3c7b9a0SKenneth D. Merry     U32         ControllerPhyDeviceInfo;    /* 0x04 */
1737d3c7b9a0SKenneth D. Merry     U16         MaxTargetPortConnectTime;   /* 0x08 */
1738d3c7b9a0SKenneth D. Merry     U16         Reserved1;                  /* 0x0A */
1739d3c7b9a0SKenneth D. Merry } MPI2_SAS_IO_UNIT1_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
1740d3c7b9a0SKenneth D. Merry   Mpi2SasIOUnit1PhyData_t, MPI2_POINTER pMpi2SasIOUnit1PhyData_t;
1741d3c7b9a0SKenneth D. Merry 
1742d3c7b9a0SKenneth D. Merry /*
1743d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1744d043c564SKenneth D. Merry  * one and check the value returned for NumPhys at runtime.
1745d3c7b9a0SKenneth D. Merry  */
1746d3c7b9a0SKenneth D. Merry #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
1747d3c7b9a0SKenneth D. Merry #define MPI2_SAS_IOUNIT1_PHY_MAX        (1)
1748d3c7b9a0SKenneth D. Merry #endif
1749d3c7b9a0SKenneth D. Merry 
1750d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1
1751d3c7b9a0SKenneth D. Merry {
1752d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                             /* 0x00 */
1753d3c7b9a0SKenneth D. Merry     U16                                 ControlFlags;                       /* 0x08 */
1754d3c7b9a0SKenneth D. Merry     U16                                 SASNarrowMaxQueueDepth;             /* 0x0A */
1755d3c7b9a0SKenneth D. Merry     U16                                 AdditionalControlFlags;             /* 0x0C */
1756d3c7b9a0SKenneth D. Merry     U16                                 SASWideMaxQueueDepth;               /* 0x0E */
1757d3c7b9a0SKenneth D. Merry     U8                                  NumPhys;                            /* 0x10 */
1758d3c7b9a0SKenneth D. Merry     U8                                  SATAMaxQDepth;                      /* 0x11 */
1759d3c7b9a0SKenneth D. Merry     U8                                  ReportDeviceMissingDelay;           /* 0x12 */
1760d3c7b9a0SKenneth D. Merry     U8                                  IODeviceMissingDelay;               /* 0x13 */
1761d3c7b9a0SKenneth D. Merry     MPI2_SAS_IO_UNIT1_PHY_DATA          PhyData[MPI2_SAS_IOUNIT1_PHY_MAX];  /* 0x14 */
1762d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SASIOUNIT_1,
1763d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
1764d3c7b9a0SKenneth D. Merry   Mpi2SasIOUnitPage1_t, MPI2_POINTER pMpi2SasIOUnitPage1_t;
1765d3c7b9a0SKenneth D. Merry 
1766d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNITPAGE1_PAGEVERSION     (0x09)
1767d3c7b9a0SKenneth D. Merry 
1768d3c7b9a0SKenneth D. Merry /* values for SAS IO Unit Page 1 ControlFlags */
1769d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST                    (0x8000)
1770d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX                        (0x4000)
1771d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX                        (0x2000)
1772d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE                    (0x1000)
1773d3c7b9a0SKenneth D. Merry 
1774d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT                    (0x0600)
1775d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT                   (9)
1776d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH                    (0x0)
1777d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT                     (0x1)
1778d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT                    (0x2)
1779d3c7b9a0SKenneth D. Merry 
1780d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED             (0x0080)
1781d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED                 (0x0040)
1782d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED                   (0x0020)
1783d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED                   (0x0010)
1784d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL           (0x0008)
1785d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL                 (0x0004)
1786d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY                 (0x0002)
1787d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION                   (0x0001)
1788d3c7b9a0SKenneth D. Merry 
1789d3c7b9a0SKenneth D. Merry /* values for SAS IO Unit Page 1 AdditionalControlFlags */
1790d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL          (0x0080)
1791d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION    (0x0040)
1792d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION        (0x0020)
1793d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET   (0x0010)
1794d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET  (0x0008)
1795d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET   (0x0004)
1796d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET     (0x0002)
1797d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE               (0x0001)
1798d3c7b9a0SKenneth D. Merry 
1799d3c7b9a0SKenneth D. Merry /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
1800d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK                 (0x7F)
1801d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16                      (0x80)
1802d3c7b9a0SKenneth D. Merry 
1803d3c7b9a0SKenneth D. Merry /* values for SAS IO Unit Page 1 PortFlags */
1804d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG                 (0x01)
1805d3c7b9a0SKenneth D. Merry 
1806d3c7b9a0SKenneth D. Merry /* values for SAS IO Unit Page 1 PhyFlags */
1807d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE                      (0x10)
1808d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE                        (0x08)
1809d3c7b9a0SKenneth D. Merry 
1810d3c7b9a0SKenneth D. Merry /* values for SAS IO Unit Page 1 MaxMinLinkRate */
1811d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_MAX_RATE_MASK                               (0xF0)
1812d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_MAX_RATE_1_5                                (0x80)
1813d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_MAX_RATE_3_0                                (0x90)
1814d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_MAX_RATE_6_0                                (0xA0)
1815d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_MIN_RATE_MASK                               (0x0F)
1816d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_MIN_RATE_1_5                                (0x08)
1817d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_MIN_RATE_3_0                                (0x09)
1818d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT1_MIN_RATE_6_0                                (0x0A)
1819d3c7b9a0SKenneth D. Merry 
1820d3c7b9a0SKenneth D. Merry /* see mpi2_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
1821d3c7b9a0SKenneth D. Merry 
1822d3c7b9a0SKenneth D. Merry /* SAS IO Unit Page 4 */
1823d3c7b9a0SKenneth D. Merry 
1824d3c7b9a0SKenneth D. Merry typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP
1825d3c7b9a0SKenneth D. Merry {
1826d3c7b9a0SKenneth D. Merry     U8          MaxTargetSpinup;            /* 0x00 */
1827d3c7b9a0SKenneth D. Merry     U8          SpinupDelay;                /* 0x01 */
1828d3c7b9a0SKenneth D. Merry     U16         Reserved1;                  /* 0x02 */
1829d3c7b9a0SKenneth D. Merry } MPI2_SAS_IOUNIT4_SPINUP_GROUP, MPI2_POINTER PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
1830d3c7b9a0SKenneth D. Merry   Mpi2SasIOUnit4SpinupGroup_t, MPI2_POINTER pMpi2SasIOUnit4SpinupGroup_t;
1831d3c7b9a0SKenneth D. Merry 
1832d3c7b9a0SKenneth D. Merry /*
1833d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1834d043c564SKenneth D. Merry  * one and check the value returned for NumPhys at runtime.
1835d3c7b9a0SKenneth D. Merry  */
1836d3c7b9a0SKenneth D. Merry #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
1837d3c7b9a0SKenneth D. Merry #define MPI2_SAS_IOUNIT4_PHY_MAX        (4)
1838d3c7b9a0SKenneth D. Merry #endif
1839d3c7b9a0SKenneth D. Merry 
1840d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4
1841d3c7b9a0SKenneth D. Merry {
1842d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                         /* 0x00 */
1843d3c7b9a0SKenneth D. Merry     MPI2_SAS_IOUNIT4_SPINUP_GROUP       SpinupGroupParameters[4];       /* 0x08 */
1844d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                      /* 0x18 */
1845d3c7b9a0SKenneth D. Merry     U32                                 Reserved2;                      /* 0x1C */
1846d3c7b9a0SKenneth D. Merry     U32                                 Reserved3;                      /* 0x20 */
1847d3c7b9a0SKenneth D. Merry     U8                                  BootDeviceWaitTime;             /* 0x24 */
1848d3c7b9a0SKenneth D. Merry     U8                                  Reserved4;                      /* 0x25 */
1849d3c7b9a0SKenneth D. Merry     U16                                 Reserved5;                      /* 0x26 */
1850d3c7b9a0SKenneth D. Merry     U8                                  NumPhys;                        /* 0x28 */
1851d3c7b9a0SKenneth D. Merry     U8                                  PEInitialSpinupDelay;           /* 0x29 */
1852d3c7b9a0SKenneth D. Merry     U8                                  PEReplyDelay;                   /* 0x2A */
1853d3c7b9a0SKenneth D. Merry     U8                                  Flags;                          /* 0x2B */
1854d3c7b9a0SKenneth D. Merry     U8                                  PHY[MPI2_SAS_IOUNIT4_PHY_MAX];  /* 0x2C */
1855d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SASIOUNIT_4,
1856d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
1857d3c7b9a0SKenneth D. Merry   Mpi2SasIOUnitPage4_t, MPI2_POINTER pMpi2SasIOUnitPage4_t;
1858d3c7b9a0SKenneth D. Merry 
1859d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNITPAGE4_PAGEVERSION     (0x02)
1860d3c7b9a0SKenneth D. Merry 
1861d3c7b9a0SKenneth D. Merry /* defines for Flags field */
1862d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE               (0x01)
1863d3c7b9a0SKenneth D. Merry 
1864d3c7b9a0SKenneth D. Merry /* defines for PHY field */
1865d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK               (0x03)
1866d3c7b9a0SKenneth D. Merry 
1867d3c7b9a0SKenneth D. Merry /* SAS IO Unit Page 5 */
1868d3c7b9a0SKenneth D. Merry 
1869d3c7b9a0SKenneth D. Merry typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS
1870d3c7b9a0SKenneth D. Merry {
1871d3c7b9a0SKenneth D. Merry     U8          ControlFlags;               /* 0x00 */
1872d043c564SKenneth D. Merry     U8          PortWidthModGroup;          /* 0x01 */
1873d3c7b9a0SKenneth D. Merry     U16         InactivityTimerExponent;    /* 0x02 */
1874d3c7b9a0SKenneth D. Merry     U8          SATAPartialTimeout;         /* 0x04 */
1875d3c7b9a0SKenneth D. Merry     U8          Reserved2;                  /* 0x05 */
1876d3c7b9a0SKenneth D. Merry     U8          SATASlumberTimeout;         /* 0x06 */
1877d3c7b9a0SKenneth D. Merry     U8          Reserved3;                  /* 0x07 */
1878d3c7b9a0SKenneth D. Merry     U8          SASPartialTimeout;          /* 0x08 */
1879d3c7b9a0SKenneth D. Merry     U8          Reserved4;                  /* 0x09 */
1880d3c7b9a0SKenneth D. Merry     U8          SASSlumberTimeout;          /* 0x0A */
1881d3c7b9a0SKenneth D. Merry     U8          Reserved5;                  /* 0x0B */
1882d3c7b9a0SKenneth D. Merry } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
1883d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
1884d3c7b9a0SKenneth D. Merry   Mpi2SasIOUnit5PhyPmSettings_t, MPI2_POINTER pMpi2SasIOUnit5PhyPmSettings_t;
1885d3c7b9a0SKenneth D. Merry 
1886d3c7b9a0SKenneth D. Merry /* defines for ControlFlags field */
1887d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE      (0x08)
1888d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE      (0x04)
1889d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE     (0x02)
1890d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE     (0x01)
1891d3c7b9a0SKenneth D. Merry 
1892d043c564SKenneth D. Merry /* defines for PortWidthModeGroup field */
1893d043c564SKenneth D. Merry #define MPI2_SASIOUNIT5_PWMG_DISABLE                    (0xFF)
1894d043c564SKenneth D. Merry 
1895d3c7b9a0SKenneth D. Merry /* defines for InactivityTimerExponent field */
1896d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER            (0x7000)
1897d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER           (12)
1898d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL            (0x0700)
1899d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL           (8)
1900d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER           (0x0070)
1901d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER          (4)
1902d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL           (0x0007)
1903d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL          (0)
1904d3c7b9a0SKenneth D. Merry 
1905d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS                 (7)
1906d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_ONE_SECOND                  (6)
1907d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS        (5)
1908d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS            (4)
1909d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND             (3)
1910d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS        (2)
1911d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS            (1)
1912d3c7b9a0SKenneth D. Merry #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND             (0)
1913d3c7b9a0SKenneth D. Merry 
1914d3c7b9a0SKenneth D. Merry /*
1915d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1916d043c564SKenneth D. Merry  * one and check the value returned for NumPhys at runtime.
1917d3c7b9a0SKenneth D. Merry  */
1918d3c7b9a0SKenneth D. Merry #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
1919d3c7b9a0SKenneth D. Merry #define MPI2_SAS_IOUNIT5_PHY_MAX        (1)
1920d3c7b9a0SKenneth D. Merry #endif
1921d3c7b9a0SKenneth D. Merry 
1922d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5
1923d3c7b9a0SKenneth D. Merry {
1924d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                             /* 0x00 */
1925d3c7b9a0SKenneth D. Merry     U8                                  NumPhys;                            /* 0x08 */
1926d3c7b9a0SKenneth D. Merry     U8                                  Reserved1;                          /* 0x09 */
1927d3c7b9a0SKenneth D. Merry     U16                                 Reserved2;                          /* 0x0A */
1928d3c7b9a0SKenneth D. Merry     U32                                 Reserved3;                          /* 0x0C */
1929d3c7b9a0SKenneth D. Merry     MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS   SASPhyPowerManagementSettings[MPI2_SAS_IOUNIT5_PHY_MAX];  /* 0x10 */
1930d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SASIOUNIT_5,
1931d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
1932d3c7b9a0SKenneth D. Merry   Mpi2SasIOUnitPage5_t, MPI2_POINTER pMpi2SasIOUnitPage5_t;
1933d3c7b9a0SKenneth D. Merry 
1934d043c564SKenneth D. Merry #define MPI2_SASIOUNITPAGE5_PAGEVERSION     (0x01)
1935d043c564SKenneth D. Merry 
1936d043c564SKenneth D. Merry /* SAS IO Unit Page 6 */
1937d043c564SKenneth D. Merry 
1938d043c564SKenneth D. Merry typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
1939d043c564SKenneth D. Merry {
1940d043c564SKenneth D. Merry     U8          CurrentStatus;              /* 0x00 */
1941d043c564SKenneth D. Merry     U8          CurrentModulation;          /* 0x01 */
1942d043c564SKenneth D. Merry     U8          CurrentUtilization;         /* 0x02 */
1943d043c564SKenneth D. Merry     U8          Reserved1;                  /* 0x03 */
1944d043c564SKenneth D. Merry     U32         Reserved2;                  /* 0x04 */
1945d043c564SKenneth D. Merry } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
1946d043c564SKenneth D. Merry   MPI2_POINTER PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
1947d043c564SKenneth D. Merry   Mpi2SasIOUnit6PortWidthModGroupStatus_t,
1948d043c564SKenneth D. Merry   MPI2_POINTER pMpi2SasIOUnit6PortWidthModGroupStatus_t;
1949d043c564SKenneth D. Merry 
1950d043c564SKenneth D. Merry /* defines for CurrentStatus field */
1951d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE                      (0x00)
1952d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED                     (0x01)
1953d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG                   (0x02)
1954d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN                        (0x03)
1955d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY                 (0x04)
1956d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_STATUS_INACTIVE                         (0x05)
1957d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT                    (0x06)
1958d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST                      (0x07)
1959d043c564SKenneth D. Merry 
1960d043c564SKenneth D. Merry /* defines for CurrentModulation field */
1961d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT                   (0x00)
1962d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT                   (0x01)
1963d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT                   (0x02)
1964d043c564SKenneth D. Merry #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT                  (0x03)
1965d043c564SKenneth D. Merry 
1966d043c564SKenneth D. Merry /*
1967d043c564SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1968d043c564SKenneth D. Merry  * one and check the value returned for NumGroups at runtime.
1969d043c564SKenneth D. Merry  */
1970d043c564SKenneth D. Merry #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
1971d043c564SKenneth D. Merry #define MPI2_SAS_IOUNIT6_GROUP_MAX      (1)
1972d043c564SKenneth D. Merry #endif
1973d043c564SKenneth D. Merry 
1974d043c564SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6
1975d043c564SKenneth D. Merry {
1976d043c564SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
1977d043c564SKenneth D. Merry     U32                                 Reserved1;                  /* 0x08 */
1978d043c564SKenneth D. Merry     U32                                 Reserved2;                  /* 0x0C */
1979d043c564SKenneth D. Merry     U8                                  NumGroups;                  /* 0x10 */
1980d043c564SKenneth D. Merry     U8                                  Reserved3;                  /* 0x11 */
1981d043c564SKenneth D. Merry     U16                                 Reserved4;                  /* 0x12 */
1982d043c564SKenneth D. Merry     MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
1983d043c564SKenneth D. Merry         PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /* 0x14 */
1984d043c564SKenneth D. Merry } MPI2_CONFIG_PAGE_SASIOUNIT_6,
1985d043c564SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
1986d043c564SKenneth D. Merry   Mpi2SasIOUnitPage6_t, MPI2_POINTER pMpi2SasIOUnitPage6_t;
1987d043c564SKenneth D. Merry 
1988d043c564SKenneth D. Merry #define MPI2_SASIOUNITPAGE6_PAGEVERSION     (0x00)
1989d043c564SKenneth D. Merry 
1990d043c564SKenneth D. Merry /* SAS IO Unit Page 7 */
1991d043c564SKenneth D. Merry 
1992d043c564SKenneth D. Merry typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
1993d043c564SKenneth D. Merry {
1994d043c564SKenneth D. Merry     U8          Flags;                      /* 0x00 */
1995d043c564SKenneth D. Merry     U8          Reserved1;                  /* 0x01 */
1996d043c564SKenneth D. Merry     U16         Reserved2;                  /* 0x02 */
1997d043c564SKenneth D. Merry     U8          Threshold75Pct;             /* 0x04 */
1998d043c564SKenneth D. Merry     U8          Threshold50Pct;             /* 0x05 */
1999d043c564SKenneth D. Merry     U8          Threshold25Pct;             /* 0x06 */
2000d043c564SKenneth D. Merry     U8          Reserved3;                  /* 0x07 */
2001d043c564SKenneth D. Merry } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
2002d043c564SKenneth D. Merry   MPI2_POINTER PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
2003d043c564SKenneth D. Merry   Mpi2SasIOUnit7PortWidthModGroupSettings_t,
2004d043c564SKenneth D. Merry   MPI2_POINTER pMpi2SasIOUnit7PortWidthModGroupSettings_t;
2005d043c564SKenneth D. Merry 
2006d043c564SKenneth D. Merry /* defines for Flags field */
2007d043c564SKenneth D. Merry #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION  (0x01)
2008d043c564SKenneth D. Merry 
2009d043c564SKenneth D. Merry /*
2010d043c564SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2011d043c564SKenneth D. Merry  * one and check the value returned for NumGroups at runtime.
2012d043c564SKenneth D. Merry  */
2013d043c564SKenneth D. Merry #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
2014d043c564SKenneth D. Merry #define MPI2_SAS_IOUNIT7_GROUP_MAX      (1)
2015d043c564SKenneth D. Merry #endif
2016d043c564SKenneth D. Merry 
2017d043c564SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7
2018d043c564SKenneth D. Merry {
2019d043c564SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER            Header;             /* 0x00 */
2020d043c564SKenneth D. Merry     U8                                          SamplingInterval;   /* 0x08 */
2021d043c564SKenneth D. Merry     U8                                          WindowLength;       /* 0x09 */
2022d043c564SKenneth D. Merry     U16                                         Reserved1;          /* 0x0A */
2023d043c564SKenneth D. Merry     U32                                         Reserved2;          /* 0x0C */
2024d043c564SKenneth D. Merry     U32                                         Reserved3;          /* 0x10 */
2025d043c564SKenneth D. Merry     U8                                          NumGroups;          /* 0x14 */
2026d043c564SKenneth D. Merry     U8                                          Reserved4;          /* 0x15 */
2027d043c564SKenneth D. Merry     U16                                         Reserved5;          /* 0x16 */
2028d043c564SKenneth D. Merry     MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
2029d043c564SKenneth D. Merry         PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX]; /* 0x18 */
2030d043c564SKenneth D. Merry } MPI2_CONFIG_PAGE_SASIOUNIT_7,
2031d043c564SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
2032d043c564SKenneth D. Merry   Mpi2SasIOUnitPage7_t, MPI2_POINTER pMpi2SasIOUnitPage7_t;
2033d043c564SKenneth D. Merry 
2034d043c564SKenneth D. Merry #define MPI2_SASIOUNITPAGE7_PAGEVERSION     (0x00)
2035d043c564SKenneth D. Merry 
2036d043c564SKenneth D. Merry /* SAS IO Unit Page 8 */
2037d043c564SKenneth D. Merry 
2038d043c564SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8
2039d043c564SKenneth D. Merry {
2040d043c564SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                             /* 0x00 */
2041d043c564SKenneth D. Merry     U32                                 Reserved1;                          /* 0x08 */
2042d043c564SKenneth D. Merry     U32                                 PowerManagementCapabilities;        /* 0x0C */
2043d043c564SKenneth D. Merry     U32                                 Reserved2;                          /* 0x10 */
2044d043c564SKenneth D. Merry } MPI2_CONFIG_PAGE_SASIOUNIT_8,
2045d043c564SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
2046d043c564SKenneth D. Merry   Mpi2SasIOUnitPage8_t, MPI2_POINTER pMpi2SasIOUnitPage8_t;
2047d043c564SKenneth D. Merry 
2048d043c564SKenneth D. Merry #define MPI2_SASIOUNITPAGE8_PAGEVERSION     (0x00)
2049d043c564SKenneth D. Merry 
2050d043c564SKenneth D. Merry /* defines for PowerManagementCapabilities field */
2051d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD          (0x000001000)
2052d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE        (0x000000800)
2053d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE        (0x000000400)
2054d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE       (0x000000200)
2055d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE       (0x000000100)
2056d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD        (0x000000010)
2057d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE      (0x000000008)
2058d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE      (0x000000004)
2059d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE     (0x000000002)
2060d043c564SKenneth D. Merry #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE     (0x000000001)
2061d3c7b9a0SKenneth D. Merry 
2062d3c7b9a0SKenneth D. Merry /****************************************************************************
2063d3c7b9a0SKenneth D. Merry *   SAS Expander Config Pages
2064d3c7b9a0SKenneth D. Merry ****************************************************************************/
2065d3c7b9a0SKenneth D. Merry 
2066d3c7b9a0SKenneth D. Merry /* SAS Expander Page 0 */
2067d3c7b9a0SKenneth D. Merry 
2068d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0
2069d3c7b9a0SKenneth D. Merry {
2070d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2071d3c7b9a0SKenneth D. Merry     U8                                  PhysicalPort;               /* 0x08 */
2072d3c7b9a0SKenneth D. Merry     U8                                  ReportGenLength;            /* 0x09 */
2073d3c7b9a0SKenneth D. Merry     U16                                 EnclosureHandle;            /* 0x0A */
2074d3c7b9a0SKenneth D. Merry     U64                                 SASAddress;                 /* 0x0C */
2075d3c7b9a0SKenneth D. Merry     U32                                 DiscoveryStatus;            /* 0x14 */
2076d3c7b9a0SKenneth D. Merry     U16                                 DevHandle;                  /* 0x18 */
2077d3c7b9a0SKenneth D. Merry     U16                                 ParentDevHandle;            /* 0x1A */
2078d3c7b9a0SKenneth D. Merry     U16                                 ExpanderChangeCount;        /* 0x1C */
2079d3c7b9a0SKenneth D. Merry     U16                                 ExpanderRouteIndexes;       /* 0x1E */
2080d3c7b9a0SKenneth D. Merry     U8                                  NumPhys;                    /* 0x20 */
2081d3c7b9a0SKenneth D. Merry     U8                                  SASLevel;                   /* 0x21 */
2082d3c7b9a0SKenneth D. Merry     U16                                 Flags;                      /* 0x22 */
2083d3c7b9a0SKenneth D. Merry     U16                                 STPBusInactivityTimeLimit;  /* 0x24 */
2084d3c7b9a0SKenneth D. Merry     U16                                 STPMaxConnectTimeLimit;     /* 0x26 */
2085d3c7b9a0SKenneth D. Merry     U16                                 STP_SMP_NexusLossTime;      /* 0x28 */
2086d3c7b9a0SKenneth D. Merry     U16                                 MaxNumRoutedSasAddresses;   /* 0x2A */
2087d3c7b9a0SKenneth D. Merry     U64                                 ActiveZoneManagerSASAddress;/* 0x2C */
2088d3c7b9a0SKenneth D. Merry     U16                                 ZoneLockInactivityLimit;    /* 0x34 */
2089d3c7b9a0SKenneth D. Merry     U16                                 Reserved1;                  /* 0x36 */
2090d3c7b9a0SKenneth D. Merry     U8                                  TimeToReducedFunc;          /* 0x38 */
2091d3c7b9a0SKenneth D. Merry     U8                                  InitialTimeToReducedFunc;   /* 0x39 */
2092d3c7b9a0SKenneth D. Merry     U8                                  MaxReducedFuncTime;         /* 0x3A */
2093d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;                  /* 0x3B */
2094d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_EXPANDER_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
2095d3c7b9a0SKenneth D. Merry   Mpi2ExpanderPage0_t, MPI2_POINTER pMpi2ExpanderPage0_t;
2096d3c7b9a0SKenneth D. Merry 
2097d3c7b9a0SKenneth D. Merry #define MPI2_SASEXPANDER0_PAGEVERSION       (0x06)
2098d3c7b9a0SKenneth D. Merry 
2099d3c7b9a0SKenneth D. Merry /* values for SAS Expander Page 0 DiscoveryStatus field */
2100d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED         (0x80000000)
2101d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED          (0x40000000)
2102d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED            (0x20000000)
2103d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED          (0x10000000)
2104d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR          (0x08000000)
2105d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
2106d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE         (0x00004000)
2107d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN             (0x00002000)
2108d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK     (0x00001000)
2109d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE            (0x00000800)
2110d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK                    (0x00000400)
2111d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK              (0x00000200)
2112d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR                 (0x00000100)
2113d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED           (0x00000080)
2114d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST               (0x00000040)
2115d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES             (0x00000020)
2116d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT                   (0x00000010)
2117d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS                (0x00000004)
2118d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE          (0x00000002)
2119d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED                 (0x00000001)
2120d3c7b9a0SKenneth D. Merry 
2121d3c7b9a0SKenneth D. Merry /* values for SAS Expander Page 0 Flags field */
2122d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY      (0x2000)
2123d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED                (0x1000)
2124d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES    (0x0800)
2125d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES     (0x0400)
2126d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT             (0x0200)
2127d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING             (0x0100)
2128d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT     (0x0080)
2129d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE       (0x0010)
2130d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG              (0x0004)
2131d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS         (0x0002)
2132d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG         (0x0001)
2133d3c7b9a0SKenneth D. Merry 
2134d3c7b9a0SKenneth D. Merry /* SAS Expander Page 1 */
2135d3c7b9a0SKenneth D. Merry 
2136d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1
2137d3c7b9a0SKenneth D. Merry {
2138d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2139d3c7b9a0SKenneth D. Merry     U8                                  PhysicalPort;               /* 0x08 */
2140d3c7b9a0SKenneth D. Merry     U8                                  Reserved1;                  /* 0x09 */
2141d3c7b9a0SKenneth D. Merry     U16                                 Reserved2;                  /* 0x0A */
2142d3c7b9a0SKenneth D. Merry     U8                                  NumPhys;                    /* 0x0C */
2143d3c7b9a0SKenneth D. Merry     U8                                  Phy;                        /* 0x0D */
2144d3c7b9a0SKenneth D. Merry     U16                                 NumTableEntriesProgrammed;  /* 0x0E */
2145d3c7b9a0SKenneth D. Merry     U8                                  ProgrammedLinkRate;         /* 0x10 */
2146d3c7b9a0SKenneth D. Merry     U8                                  HwLinkRate;                 /* 0x11 */
2147d3c7b9a0SKenneth D. Merry     U16                                 AttachedDevHandle;          /* 0x12 */
2148d3c7b9a0SKenneth D. Merry     U32                                 PhyInfo;                    /* 0x14 */
2149d3c7b9a0SKenneth D. Merry     U32                                 AttachedDeviceInfo;         /* 0x18 */
2150d3c7b9a0SKenneth D. Merry     U16                                 ExpanderDevHandle;          /* 0x1C */
2151d3c7b9a0SKenneth D. Merry     U8                                  ChangeCount;                /* 0x1E */
2152d3c7b9a0SKenneth D. Merry     U8                                  NegotiatedLinkRate;         /* 0x1F */
2153d3c7b9a0SKenneth D. Merry     U8                                  PhyIdentifier;              /* 0x20 */
2154d3c7b9a0SKenneth D. Merry     U8                                  AttachedPhyIdentifier;      /* 0x21 */
2155d3c7b9a0SKenneth D. Merry     U8                                  Reserved3;                  /* 0x22 */
2156d3c7b9a0SKenneth D. Merry     U8                                  DiscoveryInfo;              /* 0x23 */
2157d3c7b9a0SKenneth D. Merry     U32                                 AttachedPhyInfo;            /* 0x24 */
2158d3c7b9a0SKenneth D. Merry     U8                                  ZoneGroup;                  /* 0x28 */
2159d3c7b9a0SKenneth D. Merry     U8                                  SelfConfigStatus;           /* 0x29 */
2160d3c7b9a0SKenneth D. Merry     U16                                 Reserved4;                  /* 0x2A */
2161d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_EXPANDER_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
2162d3c7b9a0SKenneth D. Merry   Mpi2ExpanderPage1_t, MPI2_POINTER pMpi2ExpanderPage1_t;
2163d3c7b9a0SKenneth D. Merry 
2164d3c7b9a0SKenneth D. Merry #define MPI2_SASEXPANDER1_PAGEVERSION       (0x02)
2165d3c7b9a0SKenneth D. Merry 
2166d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
2167d3c7b9a0SKenneth D. Merry 
2168d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
2169d3c7b9a0SKenneth D. Merry 
2170d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
2171d3c7b9a0SKenneth D. Merry 
2172d3c7b9a0SKenneth D. Merry /* see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines used for the AttachedDeviceInfo field */
2173d3c7b9a0SKenneth D. Merry 
2174d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
2175d3c7b9a0SKenneth D. Merry 
2176d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
2177d3c7b9a0SKenneth D. Merry 
2178d3c7b9a0SKenneth D. Merry /* values for SAS Expander Page 1 DiscoveryInfo field */
2179d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED    (0x04)
2180d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE  (0x02)
2181d3c7b9a0SKenneth D. Merry #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES  (0x01)
2182d3c7b9a0SKenneth D. Merry 
2183d3c7b9a0SKenneth D. Merry /****************************************************************************
2184d3c7b9a0SKenneth D. Merry *   SAS Device Config Pages
2185d3c7b9a0SKenneth D. Merry ****************************************************************************/
2186d3c7b9a0SKenneth D. Merry 
2187d3c7b9a0SKenneth D. Merry /* SAS Device Page 0 */
2188d3c7b9a0SKenneth D. Merry 
2189d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0
2190d3c7b9a0SKenneth D. Merry {
2191d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                 /* 0x00 */
2192d3c7b9a0SKenneth D. Merry     U16                                 Slot;                   /* 0x08 */
2193d3c7b9a0SKenneth D. Merry     U16                                 EnclosureHandle;        /* 0x0A */
2194d3c7b9a0SKenneth D. Merry     U64                                 SASAddress;             /* 0x0C */
2195d3c7b9a0SKenneth D. Merry     U16                                 ParentDevHandle;        /* 0x14 */
2196d3c7b9a0SKenneth D. Merry     U8                                  PhyNum;                 /* 0x16 */
2197d3c7b9a0SKenneth D. Merry     U8                                  AccessStatus;           /* 0x17 */
2198d3c7b9a0SKenneth D. Merry     U16                                 DevHandle;              /* 0x18 */
2199d3c7b9a0SKenneth D. Merry     U8                                  AttachedPhyIdentifier;  /* 0x1A */
2200d3c7b9a0SKenneth D. Merry     U8                                  ZoneGroup;              /* 0x1B */
2201d3c7b9a0SKenneth D. Merry     U32                                 DeviceInfo;             /* 0x1C */
2202d3c7b9a0SKenneth D. Merry     U16                                 Flags;                  /* 0x20 */
2203d3c7b9a0SKenneth D. Merry     U8                                  PhysicalPort;           /* 0x22 */
2204d3c7b9a0SKenneth D. Merry     U8                                  MaxPortConnections;     /* 0x23 */
2205d3c7b9a0SKenneth D. Merry     U64                                 DeviceName;             /* 0x24 */
2206d3c7b9a0SKenneth D. Merry     U8                                  PortGroups;             /* 0x2C */
2207d3c7b9a0SKenneth D. Merry     U8                                  DmaGroup;               /* 0x2D */
2208d3c7b9a0SKenneth D. Merry     U8                                  ControlGroup;           /* 0x2E */
2209d3c7b9a0SKenneth D. Merry     U8                                  Reserved1;              /* 0x2F */
2210d3c7b9a0SKenneth D. Merry     U32                                 Reserved2;              /* 0x30 */
2211d3c7b9a0SKenneth D. Merry     U32                                 Reserved3;              /* 0x34 */
2212d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_DEV_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
2213d3c7b9a0SKenneth D. Merry   Mpi2SasDevicePage0_t, MPI2_POINTER pMpi2SasDevicePage0_t;
2214d3c7b9a0SKenneth D. Merry 
2215d3c7b9a0SKenneth D. Merry #define MPI2_SASDEVICE0_PAGEVERSION         (0x08)
2216d3c7b9a0SKenneth D. Merry 
2217d3c7b9a0SKenneth D. Merry /* values for SAS Device Page 0 AccessStatus field */
2218d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS                  (0x00)
2219d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED           (0x01)
2220d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED     (0x02)
2221d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT  (0x03)
2222d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION  (0x04)
2223d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE      (0x05)
2224d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE  (0x06)
2225d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED             (0x07)
2226d3c7b9a0SKenneth D. Merry /* specific values for SATA Init failures */
2227d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN                (0x10)
2228d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT   (0x11)
2229d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG                   (0x12)
2230d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION         (0x13)
2231d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER            (0x14)
2232d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN                 (0x15)
2233d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN                (0x16)
2234d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN                (0x17)
2235d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION       (0x18)
2236d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE        (0x19)
2237d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX                    (0x1F)
2238d3c7b9a0SKenneth D. Merry 
2239d3c7b9a0SKenneth D. Merry /* see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
2240d3c7b9a0SKenneth D. Merry 
2241d3c7b9a0SKenneth D. Merry /* values for SAS Device Page 0 Flags field */
2242d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE           (0x1000)
2243d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE           (0x0800)
2244d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY     (0x0400)
2245d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE             (0x0200)
2246d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE           (0x0100)
2247d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED     (0x0080)
2248d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED         (0x0040)
2249d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED           (0x0020)
2250d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED           (0x0010)
2251d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH         (0x0008)
2252d3c7b9a0SKenneth D. Merry #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT               (0x0001)
2253d3c7b9a0SKenneth D. Merry 
2254d3c7b9a0SKenneth D. Merry /* SAS Device Page 1 */
2255d3c7b9a0SKenneth D. Merry 
2256d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1
2257d3c7b9a0SKenneth D. Merry {
2258d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                 /* 0x00 */
2259d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;              /* 0x08 */
2260d3c7b9a0SKenneth D. Merry     U64                                 SASAddress;             /* 0x0C */
2261d3c7b9a0SKenneth D. Merry     U32                                 Reserved2;              /* 0x14 */
2262d3c7b9a0SKenneth D. Merry     U16                                 DevHandle;              /* 0x18 */
2263d3c7b9a0SKenneth D. Merry     U16                                 Reserved3;              /* 0x1A */
2264d3c7b9a0SKenneth D. Merry     U8                                  InitialRegDeviceFIS[20];/* 0x1C */
2265d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_DEV_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
2266d3c7b9a0SKenneth D. Merry   Mpi2SasDevicePage1_t, MPI2_POINTER pMpi2SasDevicePage1_t;
2267d3c7b9a0SKenneth D. Merry 
2268d3c7b9a0SKenneth D. Merry #define MPI2_SASDEVICE1_PAGEVERSION         (0x01)
2269d3c7b9a0SKenneth D. Merry 
2270d3c7b9a0SKenneth D. Merry /****************************************************************************
2271d3c7b9a0SKenneth D. Merry *   SAS PHY Config Pages
2272d3c7b9a0SKenneth D. Merry ****************************************************************************/
2273d3c7b9a0SKenneth D. Merry 
2274d3c7b9a0SKenneth D. Merry /* SAS PHY Page 0 */
2275d3c7b9a0SKenneth D. Merry 
2276d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0
2277d3c7b9a0SKenneth D. Merry {
2278d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                 /* 0x00 */
2279d3c7b9a0SKenneth D. Merry     U16                                 OwnerDevHandle;         /* 0x08 */
2280d3c7b9a0SKenneth D. Merry     U16                                 Reserved1;              /* 0x0A */
2281d3c7b9a0SKenneth D. Merry     U16                                 AttachedDevHandle;      /* 0x0C */
2282d3c7b9a0SKenneth D. Merry     U8                                  AttachedPhyIdentifier;  /* 0x0E */
2283d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;              /* 0x0F */
2284d3c7b9a0SKenneth D. Merry     U32                                 AttachedPhyInfo;        /* 0x10 */
2285d3c7b9a0SKenneth D. Merry     U8                                  ProgrammedLinkRate;     /* 0x14 */
2286d3c7b9a0SKenneth D. Merry     U8                                  HwLinkRate;             /* 0x15 */
2287d3c7b9a0SKenneth D. Merry     U8                                  ChangeCount;            /* 0x16 */
2288d3c7b9a0SKenneth D. Merry     U8                                  Flags;                  /* 0x17 */
2289d3c7b9a0SKenneth D. Merry     U32                                 PhyInfo;                /* 0x18 */
2290d3c7b9a0SKenneth D. Merry     U8                                  NegotiatedLinkRate;     /* 0x1C */
2291d3c7b9a0SKenneth D. Merry     U8                                  Reserved3;              /* 0x1D */
2292d3c7b9a0SKenneth D. Merry     U16                                 Reserved4;              /* 0x1E */
2293d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_PHY_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
2294d3c7b9a0SKenneth D. Merry   Mpi2SasPhyPage0_t, MPI2_POINTER pMpi2SasPhyPage0_t;
2295d3c7b9a0SKenneth D. Merry 
2296d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY0_PAGEVERSION            (0x03)
2297d3c7b9a0SKenneth D. Merry 
2298d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
2299d3c7b9a0SKenneth D. Merry 
2300d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
2301d3c7b9a0SKenneth D. Merry 
2302d3c7b9a0SKenneth D. Merry /* values for SAS PHY Page 0 Flags field */
2303d3c7b9a0SKenneth D. Merry #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC             (0x01)
2304d3c7b9a0SKenneth D. Merry 
2305d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
2306d3c7b9a0SKenneth D. Merry 
2307d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
2308d3c7b9a0SKenneth D. Merry 
2309d3c7b9a0SKenneth D. Merry /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
2310d3c7b9a0SKenneth D. Merry 
2311d3c7b9a0SKenneth D. Merry /* SAS PHY Page 1 */
2312d3c7b9a0SKenneth D. Merry 
2313d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1
2314d3c7b9a0SKenneth D. Merry {
2315d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2316d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                  /* 0x08 */
2317d3c7b9a0SKenneth D. Merry     U32                                 InvalidDwordCount;          /* 0x0C */
2318d3c7b9a0SKenneth D. Merry     U32                                 RunningDisparityErrorCount; /* 0x10 */
2319d3c7b9a0SKenneth D. Merry     U32                                 LossDwordSynchCount;        /* 0x14 */
2320d3c7b9a0SKenneth D. Merry     U32                                 PhyResetProblemCount;       /* 0x18 */
2321d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_PHY_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
2322d3c7b9a0SKenneth D. Merry   Mpi2SasPhyPage1_t, MPI2_POINTER pMpi2SasPhyPage1_t;
2323d3c7b9a0SKenneth D. Merry 
2324d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY1_PAGEVERSION            (0x01)
2325d3c7b9a0SKenneth D. Merry 
2326d3c7b9a0SKenneth D. Merry /* SAS PHY Page 2 */
2327d3c7b9a0SKenneth D. Merry 
2328d3c7b9a0SKenneth D. Merry typedef struct _MPI2_SASPHY2_PHY_EVENT
2329d3c7b9a0SKenneth D. Merry {
2330d3c7b9a0SKenneth D. Merry     U8          PhyEventCode;       /* 0x00 */
2331d3c7b9a0SKenneth D. Merry     U8          Reserved1;          /* 0x01 */
2332d3c7b9a0SKenneth D. Merry     U16         Reserved2;          /* 0x02 */
2333d3c7b9a0SKenneth D. Merry     U32         PhyEventInfo;       /* 0x04 */
2334d3c7b9a0SKenneth D. Merry } MPI2_SASPHY2_PHY_EVENT, MPI2_POINTER PTR_MPI2_SASPHY2_PHY_EVENT,
2335d3c7b9a0SKenneth D. Merry   Mpi2SasPhy2PhyEvent_t, MPI2_POINTER pMpi2SasPhy2PhyEvent_t;
2336d3c7b9a0SKenneth D. Merry 
2337d3c7b9a0SKenneth D. Merry /* use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
2338d3c7b9a0SKenneth D. Merry 
2339d3c7b9a0SKenneth D. Merry /*
2340d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2341d043c564SKenneth D. Merry  * one and check the value returned for NumPhyEvents at runtime.
2342d3c7b9a0SKenneth D. Merry  */
2343d3c7b9a0SKenneth D. Merry #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
2344d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY2_PHY_EVENT_MAX      (1)
2345d3c7b9a0SKenneth D. Merry #endif
2346d3c7b9a0SKenneth D. Merry 
2347d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2
2348d3c7b9a0SKenneth D. Merry {
2349d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2350d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                  /* 0x08 */
2351d3c7b9a0SKenneth D. Merry     U8                                  NumPhyEvents;               /* 0x0C */
2352d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;                  /* 0x0D */
2353d3c7b9a0SKenneth D. Merry     U16                                 Reserved3;                  /* 0x0E */
2354d3c7b9a0SKenneth D. Merry     MPI2_SASPHY2_PHY_EVENT              PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX]; /* 0x10 */
2355d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_PHY_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
2356d3c7b9a0SKenneth D. Merry   Mpi2SasPhyPage2_t, MPI2_POINTER pMpi2SasPhyPage2_t;
2357d3c7b9a0SKenneth D. Merry 
2358d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY2_PAGEVERSION            (0x00)
2359d3c7b9a0SKenneth D. Merry 
2360d3c7b9a0SKenneth D. Merry /* SAS PHY Page 3 */
2361d3c7b9a0SKenneth D. Merry 
2362d3c7b9a0SKenneth D. Merry typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG
2363d3c7b9a0SKenneth D. Merry {
2364d3c7b9a0SKenneth D. Merry     U8          PhyEventCode;       /* 0x00 */
2365d3c7b9a0SKenneth D. Merry     U8          Reserved1;          /* 0x01 */
2366d3c7b9a0SKenneth D. Merry     U16         Reserved2;          /* 0x02 */
2367d3c7b9a0SKenneth D. Merry     U8          CounterType;        /* 0x04 */
2368d3c7b9a0SKenneth D. Merry     U8          ThresholdWindow;    /* 0x05 */
2369d3c7b9a0SKenneth D. Merry     U8          TimeUnits;          /* 0x06 */
2370d3c7b9a0SKenneth D. Merry     U8          Reserved3;          /* 0x07 */
2371d3c7b9a0SKenneth D. Merry     U32         EventThreshold;     /* 0x08 */
2372d3c7b9a0SKenneth D. Merry     U16         ThresholdFlags;     /* 0x0C */
2373d3c7b9a0SKenneth D. Merry     U16         Reserved4;          /* 0x0E */
2374d3c7b9a0SKenneth D. Merry } MPI2_SASPHY3_PHY_EVENT_CONFIG, MPI2_POINTER PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
2375d3c7b9a0SKenneth D. Merry   Mpi2SasPhy3PhyEventConfig_t, MPI2_POINTER pMpi2SasPhy3PhyEventConfig_t;
2376d3c7b9a0SKenneth D. Merry 
2377d3c7b9a0SKenneth D. Merry /* values for PhyEventCode field */
2378d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT                    (0x00)
2379d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD               (0x01)
2380d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR     (0x02)
2381d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC             (0x03)
2382d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM           (0x04)
2383d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW     (0x05)
2384d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR                    (0x06)
2385d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR         (0x20)
2386d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT           (0x21)
2387d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT           (0x22)
2388d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT           (0x23)
2389d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT           (0x24)
2390d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON   (0x25)
2391d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON   (0x26)
2392d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK                    (0x27)
2393d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK                    (0x28)
2394d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT               (0x29)
2395d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_CONNECTION                  (0x2A)
2396d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED      (0x2B)
2397d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME        (0x2C)
2398d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME          (0x2D)
2399d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME           (0x2E)
2400d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES               (0x40)
2401d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES               (0x41)
2402d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES         (0x42)
2403d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES         (0x43)
2404d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED           (0x44)
2405d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED           (0x45)
2406d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES              (0x50)
2407d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES              (0x51)
2408d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW               (0x52)
2409d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES               (0x60)
2410d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES               (0x61)
2411d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES         (0x63)
2412d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT             (0xD0)
2413d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE    (0xD1)
2414d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_EVENT_CODE_RX_AIP                      (0xD2)
2415d3c7b9a0SKenneth D. Merry 
2416d3c7b9a0SKenneth D. Merry /* values for the CounterType field */
2417d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING                  (0x00)
2418d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING                (0x01)
2419d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE                (0x02)
2420d3c7b9a0SKenneth D. Merry 
2421d3c7b9a0SKenneth D. Merry /* values for the TimeUnits field */
2422d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS             (0x00)
2423d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS            (0x01)
2424d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND               (0x02)
2425d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS             (0x03)
2426d3c7b9a0SKenneth D. Merry 
2427d3c7b9a0SKenneth D. Merry /* values for the ThresholdFlags field */
2428d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_TFLAGS_PHY_RESET                       (0x0002)
2429d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY                    (0x0001)
2430d3c7b9a0SKenneth D. Merry 
2431d3c7b9a0SKenneth D. Merry /*
2432d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2433d043c564SKenneth D. Merry  * one and check the value returned for NumPhyEvents at runtime.
2434d3c7b9a0SKenneth D. Merry  */
2435d3c7b9a0SKenneth D. Merry #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
2436d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_PHY_EVENT_MAX      (1)
2437d3c7b9a0SKenneth D. Merry #endif
2438d3c7b9a0SKenneth D. Merry 
2439d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3
2440d3c7b9a0SKenneth D. Merry {
2441d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2442d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                  /* 0x08 */
2443d3c7b9a0SKenneth D. Merry     U8                                  NumPhyEvents;               /* 0x0C */
2444d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;                  /* 0x0D */
2445d3c7b9a0SKenneth D. Merry     U16                                 Reserved3;                  /* 0x0E */
2446d3c7b9a0SKenneth D. Merry     MPI2_SASPHY3_PHY_EVENT_CONFIG       PhyEventConfig[MPI2_SASPHY3_PHY_EVENT_MAX]; /* 0x10 */
2447d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_PHY_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
2448d3c7b9a0SKenneth D. Merry   Mpi2SasPhyPage3_t, MPI2_POINTER pMpi2SasPhyPage3_t;
2449d3c7b9a0SKenneth D. Merry 
2450d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY3_PAGEVERSION            (0x00)
2451d3c7b9a0SKenneth D. Merry 
2452d3c7b9a0SKenneth D. Merry /* SAS PHY Page 4 */
2453d3c7b9a0SKenneth D. Merry 
2454d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4
2455d3c7b9a0SKenneth D. Merry {
2456d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2457d3c7b9a0SKenneth D. Merry     U16                                 Reserved1;                  /* 0x08 */
2458d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;                  /* 0x0A */
2459d3c7b9a0SKenneth D. Merry     U8                                  Flags;                      /* 0x0B */
2460d3c7b9a0SKenneth D. Merry     U8                                  InitialFrame[28];           /* 0x0C */
2461d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_PHY_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
2462d3c7b9a0SKenneth D. Merry   Mpi2SasPhyPage4_t, MPI2_POINTER pMpi2SasPhyPage4_t;
2463d3c7b9a0SKenneth D. Merry 
2464d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY4_PAGEVERSION            (0x00)
2465d3c7b9a0SKenneth D. Merry 
2466d3c7b9a0SKenneth D. Merry /* values for the Flags field */
2467d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY4_FLAGS_FRAME_VALID        (0x02)
2468d3c7b9a0SKenneth D. Merry #define MPI2_SASPHY4_FLAGS_SATA_FRAME         (0x01)
2469d3c7b9a0SKenneth D. Merry 
2470d3c7b9a0SKenneth D. Merry /****************************************************************************
2471d3c7b9a0SKenneth D. Merry *   SAS Port Config Pages
2472d3c7b9a0SKenneth D. Merry ****************************************************************************/
2473d3c7b9a0SKenneth D. Merry 
2474d3c7b9a0SKenneth D. Merry /* SAS Port Page 0 */
2475d3c7b9a0SKenneth D. Merry 
2476d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0
2477d3c7b9a0SKenneth D. Merry {
2478d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2479d3c7b9a0SKenneth D. Merry     U8                                  PortNumber;                 /* 0x08 */
2480d3c7b9a0SKenneth D. Merry     U8                                  PhysicalPort;               /* 0x09 */
2481d3c7b9a0SKenneth D. Merry     U8                                  PortWidth;                  /* 0x0A */
2482d3c7b9a0SKenneth D. Merry     U8                                  PhysicalPortWidth;          /* 0x0B */
2483d3c7b9a0SKenneth D. Merry     U8                                  ZoneGroup;                  /* 0x0C */
2484d3c7b9a0SKenneth D. Merry     U8                                  Reserved1;                  /* 0x0D */
2485d3c7b9a0SKenneth D. Merry     U16                                 Reserved2;                  /* 0x0E */
2486d3c7b9a0SKenneth D. Merry     U64                                 SASAddress;                 /* 0x10 */
2487d3c7b9a0SKenneth D. Merry     U32                                 DeviceInfo;                 /* 0x18 */
2488d3c7b9a0SKenneth D. Merry     U32                                 Reserved3;                  /* 0x1C */
2489d3c7b9a0SKenneth D. Merry     U32                                 Reserved4;                  /* 0x20 */
2490d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_PORT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
2491d3c7b9a0SKenneth D. Merry   Mpi2SasPortPage0_t, MPI2_POINTER pMpi2SasPortPage0_t;
2492d3c7b9a0SKenneth D. Merry 
2493d3c7b9a0SKenneth D. Merry #define MPI2_SASPORT0_PAGEVERSION           (0x00)
2494d3c7b9a0SKenneth D. Merry 
2495d3c7b9a0SKenneth D. Merry /* see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
2496d3c7b9a0SKenneth D. Merry 
2497d3c7b9a0SKenneth D. Merry /****************************************************************************
2498d3c7b9a0SKenneth D. Merry *   SAS Enclosure Config Pages
2499d3c7b9a0SKenneth D. Merry ****************************************************************************/
2500d3c7b9a0SKenneth D. Merry 
2501d3c7b9a0SKenneth D. Merry /* SAS Enclosure Page 0 */
2502d3c7b9a0SKenneth D. Merry 
2503d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0
2504d3c7b9a0SKenneth D. Merry {
2505d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2506d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                  /* 0x08 */
2507d3c7b9a0SKenneth D. Merry     U64                                 EnclosureLogicalID;         /* 0x0C */
2508d3c7b9a0SKenneth D. Merry     U16                                 Flags;                      /* 0x14 */
2509d3c7b9a0SKenneth D. Merry     U16                                 EnclosureHandle;            /* 0x16 */
2510d3c7b9a0SKenneth D. Merry     U16                                 NumSlots;                   /* 0x18 */
2511d3c7b9a0SKenneth D. Merry     U16                                 StartSlot;                  /* 0x1A */
2512d3c7b9a0SKenneth D. Merry     U16                                 Reserved2;                  /* 0x1C */
2513d3c7b9a0SKenneth D. Merry     U16                                 SEPDevHandle;               /* 0x1E */
2514d3c7b9a0SKenneth D. Merry     U32                                 Reserved3;                  /* 0x20 */
2515d3c7b9a0SKenneth D. Merry     U32                                 Reserved4;                  /* 0x24 */
2516d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
2517d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
2518d3c7b9a0SKenneth D. Merry   Mpi2SasEnclosurePage0_t, MPI2_POINTER pMpi2SasEnclosurePage0_t;
2519d3c7b9a0SKenneth D. Merry 
2520d3c7b9a0SKenneth D. Merry #define MPI2_SASENCLOSURE0_PAGEVERSION      (0x03)
2521d3c7b9a0SKenneth D. Merry 
2522d3c7b9a0SKenneth D. Merry /* values for SAS Enclosure Page 0 Flags field */
2523d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK              (0x000F)
2524d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN           (0x0000)
2525d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES           (0x0001)
2526d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO         (0x0002)
2527d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO         (0x0003)
2528d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE     (0x0004)
2529d3c7b9a0SKenneth D. Merry #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO          (0x0005)
2530d3c7b9a0SKenneth D. Merry 
2531d3c7b9a0SKenneth D. Merry /****************************************************************************
2532d3c7b9a0SKenneth D. Merry *   Log Config Page
2533d3c7b9a0SKenneth D. Merry ****************************************************************************/
2534d3c7b9a0SKenneth D. Merry 
2535d3c7b9a0SKenneth D. Merry /* Log Page 0 */
2536d3c7b9a0SKenneth D. Merry 
2537d3c7b9a0SKenneth D. Merry /*
2538d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2539d043c564SKenneth D. Merry  * one and check the value returned for NumLogEntries at runtime.
2540d3c7b9a0SKenneth D. Merry  */
2541d3c7b9a0SKenneth D. Merry #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
2542d3c7b9a0SKenneth D. Merry #define MPI2_LOG_0_NUM_LOG_ENTRIES          (1)
2543d3c7b9a0SKenneth D. Merry #endif
2544d3c7b9a0SKenneth D. Merry 
2545d3c7b9a0SKenneth D. Merry #define MPI2_LOG_0_LOG_DATA_LENGTH          (0x1C)
2546d3c7b9a0SKenneth D. Merry 
2547d3c7b9a0SKenneth D. Merry typedef struct _MPI2_LOG_0_ENTRY
2548d3c7b9a0SKenneth D. Merry {
2549d3c7b9a0SKenneth D. Merry     U64         TimeStamp;                          /* 0x00 */
2550d3c7b9a0SKenneth D. Merry     U32         Reserved1;                          /* 0x08 */
2551d3c7b9a0SKenneth D. Merry     U16         LogSequence;                        /* 0x0C */
2552d3c7b9a0SKenneth D. Merry     U16         LogEntryQualifier;                  /* 0x0E */
2553d3c7b9a0SKenneth D. Merry     U8          VP_ID;                              /* 0x10 */
2554d3c7b9a0SKenneth D. Merry     U8          VF_ID;                              /* 0x11 */
2555d3c7b9a0SKenneth D. Merry     U16         Reserved2;                          /* 0x12 */
2556d3c7b9a0SKenneth D. Merry     U8          LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/* 0x14 */
2557d3c7b9a0SKenneth D. Merry } MPI2_LOG_0_ENTRY, MPI2_POINTER PTR_MPI2_LOG_0_ENTRY,
2558d3c7b9a0SKenneth D. Merry   Mpi2Log0Entry_t, MPI2_POINTER pMpi2Log0Entry_t;
2559d3c7b9a0SKenneth D. Merry 
2560d3c7b9a0SKenneth D. Merry /* values for Log Page 0 LogEntry LogEntryQualifier field */
2561d3c7b9a0SKenneth D. Merry #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED          (0x0000)
2562d3c7b9a0SKenneth D. Merry #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET        (0x0001)
2563d3c7b9a0SKenneth D. Merry #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE      (0x0002)
2564d3c7b9a0SKenneth D. Merry #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC    (0x8000)
2565d3c7b9a0SKenneth D. Merry #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC    (0xFFFF)
2566d3c7b9a0SKenneth D. Merry 
2567d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_LOG_0
2568d3c7b9a0SKenneth D. Merry {
2569d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2570d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                  /* 0x08 */
2571d3c7b9a0SKenneth D. Merry     U32                                 Reserved2;                  /* 0x0C */
2572d3c7b9a0SKenneth D. Merry     U16                                 NumLogEntries;              /* 0x10 */
2573d3c7b9a0SKenneth D. Merry     U16                                 Reserved3;                  /* 0x12 */
2574d3c7b9a0SKenneth D. Merry     MPI2_LOG_0_ENTRY                    LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /* 0x14 */
2575d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_LOG_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_LOG_0,
2576d3c7b9a0SKenneth D. Merry   Mpi2LogPage0_t, MPI2_POINTER pMpi2LogPage0_t;
2577d3c7b9a0SKenneth D. Merry 
2578d3c7b9a0SKenneth D. Merry #define MPI2_LOG_0_PAGEVERSION              (0x02)
2579d3c7b9a0SKenneth D. Merry 
2580d3c7b9a0SKenneth D. Merry /****************************************************************************
2581d3c7b9a0SKenneth D. Merry *   RAID Config Page
2582d3c7b9a0SKenneth D. Merry ****************************************************************************/
2583d3c7b9a0SKenneth D. Merry 
2584d3c7b9a0SKenneth D. Merry /* RAID Page 0 */
2585d3c7b9a0SKenneth D. Merry 
2586d3c7b9a0SKenneth D. Merry /*
2587d3c7b9a0SKenneth D. Merry  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2588d043c564SKenneth D. Merry  * one and check the value returned for NumElements at runtime.
2589d3c7b9a0SKenneth D. Merry  */
2590d3c7b9a0SKenneth D. Merry #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
2591d3c7b9a0SKenneth D. Merry #define MPI2_RAIDCONFIG0_MAX_ELEMENTS       (1)
2592d3c7b9a0SKenneth D. Merry #endif
2593d3c7b9a0SKenneth D. Merry 
2594d3c7b9a0SKenneth D. Merry typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT
2595d3c7b9a0SKenneth D. Merry {
2596d3c7b9a0SKenneth D. Merry     U16                     ElementFlags;               /* 0x00 */
2597d3c7b9a0SKenneth D. Merry     U16                     VolDevHandle;               /* 0x02 */
2598d3c7b9a0SKenneth D. Merry     U8                      HotSparePool;               /* 0x04 */
2599d3c7b9a0SKenneth D. Merry     U8                      PhysDiskNum;                /* 0x05 */
2600d3c7b9a0SKenneth D. Merry     U16                     PhysDiskDevHandle;          /* 0x06 */
2601d3c7b9a0SKenneth D. Merry } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
2602d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
2603d3c7b9a0SKenneth D. Merry   Mpi2RaidConfig0ConfigElement_t, MPI2_POINTER pMpi2RaidConfig0ConfigElement_t;
2604d3c7b9a0SKenneth D. Merry 
2605d3c7b9a0SKenneth D. Merry /* values for the ElementFlags field */
2606d3c7b9a0SKenneth D. Merry #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE       (0x000F)
2607d3c7b9a0SKenneth D. Merry #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT          (0x0000)
2608d3c7b9a0SKenneth D. Merry #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT   (0x0001)
2609d3c7b9a0SKenneth D. Merry #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT       (0x0002)
2610d3c7b9a0SKenneth D. Merry #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT             (0x0003)
2611d3c7b9a0SKenneth D. Merry 
2612d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0
2613d3c7b9a0SKenneth D. Merry {
2614d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2615d3c7b9a0SKenneth D. Merry     U8                                  NumHotSpares;               /* 0x08 */
2616d3c7b9a0SKenneth D. Merry     U8                                  NumPhysDisks;               /* 0x09 */
2617d3c7b9a0SKenneth D. Merry     U8                                  NumVolumes;                 /* 0x0A */
2618d3c7b9a0SKenneth D. Merry     U8                                  ConfigNum;                  /* 0x0B */
2619d3c7b9a0SKenneth D. Merry     U32                                 Flags;                      /* 0x0C */
2620d3c7b9a0SKenneth D. Merry     U8                                  ConfigGUID[24];             /* 0x10 */
2621d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                  /* 0x28 */
2622d3c7b9a0SKenneth D. Merry     U8                                  NumElements;                /* 0x2C */
2623d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;                  /* 0x2D */
2624d3c7b9a0SKenneth D. Merry     U16                                 Reserved3;                  /* 0x2E */
2625d3c7b9a0SKenneth D. Merry     MPI2_RAIDCONFIG0_CONFIG_ELEMENT     ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /* 0x30 */
2626d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
2627d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
2628d3c7b9a0SKenneth D. Merry   Mpi2RaidConfigurationPage0_t, MPI2_POINTER pMpi2RaidConfigurationPage0_t;
2629d3c7b9a0SKenneth D. Merry 
2630d3c7b9a0SKenneth D. Merry #define MPI2_RAIDCONFIG0_PAGEVERSION            (0x00)
2631d3c7b9a0SKenneth D. Merry 
2632d3c7b9a0SKenneth D. Merry /* values for RAID Configuration Page 0 Flags field */
2633d3c7b9a0SKenneth D. Merry #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG        (0x00000001)
2634d3c7b9a0SKenneth D. Merry 
2635d3c7b9a0SKenneth D. Merry /****************************************************************************
2636d3c7b9a0SKenneth D. Merry *   Driver Persistent Mapping Config Pages
2637d3c7b9a0SKenneth D. Merry ****************************************************************************/
2638d3c7b9a0SKenneth D. Merry 
2639d3c7b9a0SKenneth D. Merry /* Driver Persistent Mapping Page 0 */
2640d3c7b9a0SKenneth D. Merry 
2641d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY
2642d3c7b9a0SKenneth D. Merry {
2643d3c7b9a0SKenneth D. Merry     U64                                 PhysicalIdentifier;         /* 0x00 */
2644d3c7b9a0SKenneth D. Merry     U16                                 MappingInformation;         /* 0x08 */
2645d3c7b9a0SKenneth D. Merry     U16                                 DeviceIndex;                /* 0x0A */
2646d3c7b9a0SKenneth D. Merry     U32                                 PhysicalBitsMapping;        /* 0x0C */
2647d3c7b9a0SKenneth D. Merry     U32                                 Reserved1;                  /* 0x10 */
2648d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
2649d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
2650d3c7b9a0SKenneth D. Merry   Mpi2DriverMap0Entry_t, MPI2_POINTER pMpi2DriverMap0Entry_t;
2651d3c7b9a0SKenneth D. Merry 
2652d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0
2653d3c7b9a0SKenneth D. Merry {
2654d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                     /* 0x00 */
2655d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY  Entry;                      /* 0x08 */
2656d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
2657d3c7b9a0SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
2658d3c7b9a0SKenneth D. Merry   Mpi2DriverMappingPage0_t, MPI2_POINTER pMpi2DriverMappingPage0_t;
2659d3c7b9a0SKenneth D. Merry 
2660d3c7b9a0SKenneth D. Merry #define MPI2_DRIVERMAPPING0_PAGEVERSION         (0x00)
2661d3c7b9a0SKenneth D. Merry 
2662d3c7b9a0SKenneth D. Merry /* values for Driver Persistent Mapping Page 0 MappingInformation field */
2663d3c7b9a0SKenneth D. Merry #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK              (0x07F0)
2664d3c7b9a0SKenneth D. Merry #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT             (4)
2665d3c7b9a0SKenneth D. Merry #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK           (0x000F)
2666d3c7b9a0SKenneth D. Merry 
2667d3c7b9a0SKenneth D. Merry /****************************************************************************
2668d3c7b9a0SKenneth D. Merry *   Ethernet Config Pages
2669d3c7b9a0SKenneth D. Merry ****************************************************************************/
2670d3c7b9a0SKenneth D. Merry 
2671d3c7b9a0SKenneth D. Merry /* Ethernet Page 0 */
2672d3c7b9a0SKenneth D. Merry 
2673d3c7b9a0SKenneth D. Merry /* IP address (union of IPv4 and IPv6) */
2674d3c7b9a0SKenneth D. Merry typedef union _MPI2_ETHERNET_IP_ADDR
2675d3c7b9a0SKenneth D. Merry {
2676d3c7b9a0SKenneth D. Merry     U32     IPv4Addr;
2677d3c7b9a0SKenneth D. Merry     U32     IPv6Addr[4];
2678d3c7b9a0SKenneth D. Merry } MPI2_ETHERNET_IP_ADDR, MPI2_POINTER PTR_MPI2_ETHERNET_IP_ADDR,
2679d3c7b9a0SKenneth D. Merry   Mpi2EthernetIpAddr_t, MPI2_POINTER pMpi2EthernetIpAddr_t;
2680d3c7b9a0SKenneth D. Merry 
2681d3c7b9a0SKenneth D. Merry #define MPI2_ETHERNET_HOST_NAME_LENGTH          (32)
2682d3c7b9a0SKenneth D. Merry 
2683d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0
2684d3c7b9a0SKenneth D. Merry {
2685d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                 /* 0x00 */
2686d3c7b9a0SKenneth D. Merry     U8                                  NumInterfaces;          /* 0x08 */
2687d3c7b9a0SKenneth D. Merry     U8                                  Reserved0;              /* 0x09 */
2688d3c7b9a0SKenneth D. Merry     U16                                 Reserved1;              /* 0x0A */
2689d3c7b9a0SKenneth D. Merry     U32                                 Status;                 /* 0x0C */
2690d3c7b9a0SKenneth D. Merry     U8                                  MediaState;             /* 0x10 */
2691d3c7b9a0SKenneth D. Merry     U8                                  Reserved2;              /* 0x11 */
2692d3c7b9a0SKenneth D. Merry     U16                                 Reserved3;              /* 0x12 */
2693d3c7b9a0SKenneth D. Merry     U8                                  MacAddress[6];          /* 0x14 */
2694d3c7b9a0SKenneth D. Merry     U8                                  Reserved4;              /* 0x1A */
2695d3c7b9a0SKenneth D. Merry     U8                                  Reserved5;              /* 0x1B */
2696d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               IpAddress;              /* 0x1C */
2697d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               SubnetMask;             /* 0x2C */
2698d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               GatewayIpAddress;       /* 0x3C */
2699d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               DNS1IpAddress;          /* 0x4C */
2700d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               DNS2IpAddress;          /* 0x5C */
2701d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               DhcpIpAddress;          /* 0x6C */
2702d3c7b9a0SKenneth D. Merry     U8                                  HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
2703d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_ETHERNET_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
2704d3c7b9a0SKenneth D. Merry   Mpi2EthernetPage0_t, MPI2_POINTER pMpi2EthernetPage0_t;
2705d3c7b9a0SKenneth D. Merry 
2706d3c7b9a0SKenneth D. Merry #define MPI2_ETHERNETPAGE0_PAGEVERSION   (0x00)
2707d3c7b9a0SKenneth D. Merry 
2708d3c7b9a0SKenneth D. Merry /* values for Ethernet Page 0 Status field */
2709d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE             (0x80000000)
2710d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE             (0x40000000)
2711d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED        (0x20000000)
2712d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_DEFAULT_IF               (0x00000100)
2713d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED         (0x00000080)
2714d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_TELNET_ENABLED           (0x00000040)
2715d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_SSH2_ENABLED             (0x00000020)
2716d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED      (0x00000010)
2717d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_IPV6_ENABLED             (0x00000008)
2718d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_IPV4_ENABLED             (0x00000004)
2719d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES           (0x00000002)
2720d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED           (0x00000001)
2721d3c7b9a0SKenneth D. Merry 
2722d3c7b9a0SKenneth D. Merry /* values for Ethernet Page 0 MediaState field */
2723d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_MS_DUPLEX_MASK                  (0x80)
2724d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_MS_HALF_DUPLEX                  (0x00)
2725d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_MS_FULL_DUPLEX                  (0x80)
2726d3c7b9a0SKenneth D. Merry 
2727d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK           (0x07)
2728d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_MS_NOT_CONNECTED                (0x00)
2729d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_MS_10MBIT                       (0x01)
2730d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_MS_100MBIT                      (0x02)
2731d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG0_MS_1GBIT                        (0x03)
2732d3c7b9a0SKenneth D. Merry 
2733d3c7b9a0SKenneth D. Merry /* Ethernet Page 1 */
2734d3c7b9a0SKenneth D. Merry 
2735d3c7b9a0SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1
2736d3c7b9a0SKenneth D. Merry {
2737d3c7b9a0SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                 /* 0x00 */
2738d3c7b9a0SKenneth D. Merry     U32                                 Reserved0;              /* 0x08 */
2739d3c7b9a0SKenneth D. Merry     U32                                 Flags;                  /* 0x0C */
2740d3c7b9a0SKenneth D. Merry     U8                                  MediaState;             /* 0x10 */
2741d3c7b9a0SKenneth D. Merry     U8                                  Reserved1;              /* 0x11 */
2742d3c7b9a0SKenneth D. Merry     U16                                 Reserved2;              /* 0x12 */
2743d3c7b9a0SKenneth D. Merry     U8                                  MacAddress[6];          /* 0x14 */
2744d3c7b9a0SKenneth D. Merry     U8                                  Reserved3;              /* 0x1A */
2745d3c7b9a0SKenneth D. Merry     U8                                  Reserved4;              /* 0x1B */
2746d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               StaticIpAddress;        /* 0x1C */
2747d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               StaticSubnetMask;       /* 0x2C */
2748d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               StaticGatewayIpAddress; /* 0x3C */
2749d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               StaticDNS1IpAddress;    /* 0x4C */
2750d3c7b9a0SKenneth D. Merry     MPI2_ETHERNET_IP_ADDR               StaticDNS2IpAddress;    /* 0x5C */
2751d3c7b9a0SKenneth D. Merry     U32                                 Reserved5;              /* 0x6C */
2752d3c7b9a0SKenneth D. Merry     U32                                 Reserved6;              /* 0x70 */
2753d3c7b9a0SKenneth D. Merry     U32                                 Reserved7;              /* 0x74 */
2754d3c7b9a0SKenneth D. Merry     U32                                 Reserved8;              /* 0x78 */
2755d3c7b9a0SKenneth D. Merry     U8                                  HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
2756d3c7b9a0SKenneth D. Merry } MPI2_CONFIG_PAGE_ETHERNET_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
2757d3c7b9a0SKenneth D. Merry   Mpi2EthernetPage1_t, MPI2_POINTER pMpi2EthernetPage1_t;
2758d3c7b9a0SKenneth D. Merry 
2759d3c7b9a0SKenneth D. Merry #define MPI2_ETHERNETPAGE1_PAGEVERSION   (0x00)
2760d3c7b9a0SKenneth D. Merry 
2761d3c7b9a0SKenneth D. Merry /* values for Ethernet Page 1 Flags field */
2762d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF             (0x00000100)
2763d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD         (0x00000080)
2764d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_ENABLE_TELNET              (0x00000040)
2765d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_ENABLE_SSH2                (0x00000020)
2766d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT         (0x00000010)
2767d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_ENABLE_IPV6                (0x00000008)
2768d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_ENABLE_IPV4                (0x00000004)
2769d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES         (0x00000002)
2770d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF              (0x00000001)
2771d3c7b9a0SKenneth D. Merry 
2772d3c7b9a0SKenneth D. Merry /* values for Ethernet Page 1 MediaState field */
2773d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_MS_DUPLEX_MASK                  (0x80)
2774d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_MS_HALF_DUPLEX                  (0x00)
2775d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_MS_FULL_DUPLEX                  (0x80)
2776d3c7b9a0SKenneth D. Merry 
2777d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_MS_DATA_RATE_MASK               (0x07)
2778d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_MS_DATA_RATE_AUTO               (0x00)
2779d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT             (0x01)
2780d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT            (0x02)
2781d3c7b9a0SKenneth D. Merry #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT              (0x03)
2782d3c7b9a0SKenneth D. Merry 
2783d043c564SKenneth D. Merry /****************************************************************************
2784d043c564SKenneth D. Merry *   Extended Manufacturing Config Pages
2785d043c564SKenneth D. Merry ****************************************************************************/
2786d043c564SKenneth D. Merry 
2787d043c564SKenneth D. Merry /*
2788d043c564SKenneth D. Merry  * Generic structure to use for product-specific extended manufacturing pages
2789d043c564SKenneth D. Merry  * (currently Extended Manufacturing Page 40 through Extended Manufacturing
2790d043c564SKenneth D. Merry  * Page 60).
2791d043c564SKenneth D. Merry  */
2792d043c564SKenneth D. Merry 
2793d043c564SKenneth D. Merry typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS
2794d043c564SKenneth D. Merry {
2795d043c564SKenneth D. Merry     MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                 /* 0x00 */
2796d043c564SKenneth D. Merry     U32                                 ProductSpecificInfo;    /* 0x08 */
2797d043c564SKenneth D. Merry } MPI2_CONFIG_PAGE_EXT_MAN_PS,
2798d043c564SKenneth D. Merry   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
2799d043c564SKenneth D. Merry   Mpi2ExtManufacturingPagePS_t, MPI2_POINTER pMpi2ExtManufacturingPagePS_t;
2800d043c564SKenneth D. Merry 
2801d043c564SKenneth D. Merry /* PageVersion should be provided by product-specific code */
2802d043c564SKenneth D. Merry 
2803d3c7b9a0SKenneth D. Merry #endif
2804