xref: /freebsd/sys/dev/mpr/mprvar.h (revision 34213bec5931c34b19a019b9e02affb84f01b57a)
1991554f2SKenneth D. Merry /*-
2991554f2SKenneth D. Merry  * Copyright (c) 2009 Yahoo! Inc.
3a2c14879SStephen McConnell  * Copyright (c) 2011-2015 LSI Corp.
47a2a6a1aSStephen McConnell  * Copyright (c) 2013-2016 Avago Technologies
5991554f2SKenneth D. Merry  * All rights reserved.
6991554f2SKenneth D. Merry  *
7991554f2SKenneth D. Merry  * Redistribution and use in source and binary forms, with or without
8991554f2SKenneth D. Merry  * modification, are permitted provided that the following conditions
9991554f2SKenneth D. Merry  * are met:
10991554f2SKenneth D. Merry  * 1. Redistributions of source code must retain the above copyright
11991554f2SKenneth D. Merry  *    notice, this list of conditions and the following disclaimer.
12991554f2SKenneth D. Merry  * 2. Redistributions in binary form must reproduce the above copyright
13991554f2SKenneth D. Merry  *    notice, this list of conditions and the following disclaimer in the
14991554f2SKenneth D. Merry  *    documentation and/or other materials provided with the distribution.
15991554f2SKenneth D. Merry  *
16991554f2SKenneth D. Merry  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17991554f2SKenneth D. Merry  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18991554f2SKenneth D. Merry  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19991554f2SKenneth D. Merry  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20991554f2SKenneth D. Merry  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21991554f2SKenneth D. Merry  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22991554f2SKenneth D. Merry  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23991554f2SKenneth D. Merry  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24991554f2SKenneth D. Merry  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25991554f2SKenneth D. Merry  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26991554f2SKenneth D. Merry  * SUCH DAMAGE.
27991554f2SKenneth D. Merry  *
28a2c14879SStephen McConnell  * Avago Technologies (LSI) MPT-Fusion Host Adapter FreeBSD
29a2c14879SStephen McConnell  *
30991554f2SKenneth D. Merry  * $FreeBSD$
31991554f2SKenneth D. Merry  */
32991554f2SKenneth D. Merry 
33991554f2SKenneth D. Merry #ifndef _MPRVAR_H
34991554f2SKenneth D. Merry #define _MPRVAR_H
35991554f2SKenneth D. Merry 
365f5baf0eSAlexander Motin #define MPR_DRIVER_VERSION	"18.03.00.00-fbsd"
37991554f2SKenneth D. Merry 
38991554f2SKenneth D. Merry #define MPR_DB_MAX_WAIT		2500
39991554f2SKenneth D. Merry 
403c5ac992SScott Long #define MPR_REQ_FRAMES		2048
413c5ac992SScott Long #define MPR_PRI_REQ_FRAMES	128
42991554f2SKenneth D. Merry #define MPR_EVT_REPLY_FRAMES	32
43991554f2SKenneth D. Merry #define MPR_REPLY_FRAMES	MPR_REQ_FRAMES
44731308d0SAlexander Motin #define MPR_CHAIN_FRAMES	16384
4532b0a21eSStephen McConnell #define MPR_MAXIO_PAGES		(-1)
46991554f2SKenneth D. Merry #define MPR_SENSE_LEN		SSD_FULL_SIZE
473c5ac992SScott Long #define MPR_MSI_MAX		1
483c5ac992SScott Long #define MPR_MSIX_MAX		96
49991554f2SKenneth D. Merry #define MPR_SGE64_SIZE		12
50991554f2SKenneth D. Merry #define MPR_SGE32_SIZE		8
51991554f2SKenneth D. Merry #define MPR_SGC_SIZE		8
522bbc5fcbSStephen McConnell #define MPR_DEFAULT_CHAIN_SEG_SIZE	8
532bbc5fcbSStephen McConnell #define MPR_MAX_CHAIN_ELEMENT_SIZE	16
54991554f2SKenneth D. Merry 
5567feec50SStephen McConnell /*
5667feec50SStephen McConnell  * PCIe NVMe Specific defines
5767feec50SStephen McConnell  */
5867feec50SStephen McConnell //SLM-for now just use the same value as a SAS disk
5967feec50SStephen McConnell #define NVME_QDEPTH			MPR_REQ_FRAMES
6067feec50SStephen McConnell #define PRP_ENTRY_SIZE			8
6167feec50SStephen McConnell #define NVME_CMD_PRP1_OFFSET		24	/* PRP1 offset in NVMe cmd */
6267feec50SStephen McConnell #define NVME_CMD_PRP2_OFFSET		32	/* PRP2 offset in NVMe cmd */
6367feec50SStephen McConnell #define NVME_ERROR_RESPONSE_SIZE	16	/* Max NVME Error Response */
6467feec50SStephen McConnell #define HOST_PAGE_SIZE_4K		12
6567feec50SStephen McConnell 
66991554f2SKenneth D. Merry #define MPR_FUNCTRACE(sc)			\
67991554f2SKenneth D. Merry 	mpr_dprint((sc), MPR_TRACE, "%s\n", __func__)
68991554f2SKenneth D. Merry 
69991554f2SKenneth D. Merry #define	CAN_SLEEP			1
70991554f2SKenneth D. Merry #define	NO_SLEEP			0
71991554f2SKenneth D. Merry 
72991554f2SKenneth D. Merry #define MPR_PERIODIC_DELAY	1	/* 1 second heartbeat/watchdog check */
73a2c14879SStephen McConnell #define MPR_ATA_ID_TIMEOUT	5	/* 5 second timeout for SATA ID cmd */
74327f2e6cSStephen McConnell #define MPR_MISSING_CHECK_DELAY	10	/* 10 seconds between missing check */
75991554f2SKenneth D. Merry 
76991554f2SKenneth D. Merry #define	IFAULT_IOP_OVER_TEMP_THRESHOLD_EXCEEDED	0x2810
77991554f2SKenneth D. Merry 
78991554f2SKenneth D. Merry #define MPR_SCSI_RI_INVALID_FRAME	(0x00000002)
79991554f2SKenneth D. Merry 
80a2c14879SStephen McConnell #define DEFAULT_SPINUP_WAIT	3	/* seconds to wait for spinup */
81a2c14879SStephen McConnell 
82991554f2SKenneth D. Merry #include <sys/endian.h>
83991554f2SKenneth D. Merry 
84991554f2SKenneth D. Merry /*
85991554f2SKenneth D. Merry  * host mapping related macro definitions
86991554f2SKenneth D. Merry  */
87991554f2SKenneth D. Merry #define MPR_MAPTABLE_BAD_IDX	0xFFFFFFFF
88991554f2SKenneth D. Merry #define MPR_DPM_BAD_IDX		0xFFFF
89991554f2SKenneth D. Merry #define MPR_ENCTABLE_BAD_IDX	0xFF
90991554f2SKenneth D. Merry #define MPR_MAX_MISSING_COUNT	0x0F
91991554f2SKenneth D. Merry #define MPR_DEV_RESERVED	0x20000000
92991554f2SKenneth D. Merry #define MPR_MAP_IN_USE		0x10000000
93991554f2SKenneth D. Merry #define MPR_MAP_BAD_ID		0xFFFFFFFF
94991554f2SKenneth D. Merry 
95991554f2SKenneth D. Merry typedef uint8_t u8;
96991554f2SKenneth D. Merry typedef uint16_t u16;
97991554f2SKenneth D. Merry typedef uint32_t u32;
98991554f2SKenneth D. Merry typedef uint64_t u64;
99991554f2SKenneth D. Merry 
10089d1c21fSKashyap D Desai typedef struct _MPI2_CONFIG_PAGE_MAN_11
10189d1c21fSKashyap D Desai {
10289d1c21fSKashyap D Desai     MPI2_CONFIG_PAGE_HEADER             Header;         	/* 0x00 */
10389d1c21fSKashyap D Desai     U8					FlashTime;		/* 0x04 */
10489d1c21fSKashyap D Desai     U8					NVTime;			/* 0x05 */
10589d1c21fSKashyap D Desai     U16					Flag;			/* 0x06 */
10689d1c21fSKashyap D Desai     U8					RFIoTimeout;		/* 0x08 */
10789d1c21fSKashyap D Desai     U8					EEDPTagMode;		/* 0x09 */
10889d1c21fSKashyap D Desai     U8					AWTValue;		/* 0x0A */
10989d1c21fSKashyap D Desai     U8					Reserve1;		/* 0x0B */
11089d1c21fSKashyap D Desai     U8					MaxCmdFrames;		/* 0x0C */
11189d1c21fSKashyap D Desai     U8					Reserve2;		/* 0x0D */
11289d1c21fSKashyap D Desai     U16					AddlFlags;		/* 0x0E */
11389d1c21fSKashyap D Desai     U32					SysRefClk;		/* 0x10 */
11489d1c21fSKashyap D Desai     U64					Reserve3[3];		/* 0x14 */
11589d1c21fSKashyap D Desai     U16					AddlFlags2;		/* 0x2C */
11689d1c21fSKashyap D Desai     U8					AddlFlags3;		/* 0x2E */
11789d1c21fSKashyap D Desai     U8					Reserve4;		/* 0x2F */
11889d1c21fSKashyap D Desai     U64					opDebugEnable;		/* 0x30 */
11989d1c21fSKashyap D Desai     U64					PlDebugEnable;		/* 0x38 */
12089d1c21fSKashyap D Desai     U64					IrDebugEnable;		/* 0x40 */
12189d1c21fSKashyap D Desai     U32					BoardPowerRequirement;	/* 0x48 */
12289d1c21fSKashyap D Desai     U8					NVMeAbortTO;		/* 0x4C */
12389d1c21fSKashyap D Desai     U8					Reserve5;		/* 0x4D */
12489d1c21fSKashyap D Desai     U16					Reserve6;		/* 0x4E */
12589d1c21fSKashyap D Desai     U32					Reserve7[3];		/* 0x50 */
12689d1c21fSKashyap D Desai } MPI2_CONFIG_PAGE_MAN_11,
12789d1c21fSKashyap D Desai   MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_11,
12889d1c21fSKashyap D Desai   Mpi2ManufacturingPage11_t, MPI2_POINTER pMpi2ManufacturingPage11_t;
12989d1c21fSKashyap D Desai 
13089d1c21fSKashyap D Desai #define MPI2_MAN_PG11_ADDLFLAGS2_CUSTOM_TM_HANDLING_MASK	(0x0010)
13189d1c21fSKashyap D Desai 
132991554f2SKenneth D. Merry /**
133991554f2SKenneth D. Merry  * struct dev_mapping_table - device mapping information
134991554f2SKenneth D. Merry  * @physical_id: SAS address for drives or WWID for RAID volumes
135991554f2SKenneth D. Merry  * @device_info: bitfield provides detailed info about the device
136991554f2SKenneth D. Merry  * @phy_bits: bitfields indicating controller phys
137991554f2SKenneth D. Merry  * @dpm_entry_num: index of this device in device persistent map table
138991554f2SKenneth D. Merry  * @dev_handle: device handle for the device pointed by this entry
139991554f2SKenneth D. Merry  * @id: target id
140991554f2SKenneth D. Merry  * @missing_count: number of times the device not detected by driver
141991554f2SKenneth D. Merry  * @hide_flag: Hide this physical disk/not (foreign configuration)
142991554f2SKenneth D. Merry  * @init_complete: Whether the start of the day checks completed or not
143991554f2SKenneth D. Merry  * @TLR_bits: Turn TLR support on or off
144991554f2SKenneth D. Merry  */
145991554f2SKenneth D. Merry struct dev_mapping_table {
146991554f2SKenneth D. Merry 	u64	physical_id;
147991554f2SKenneth D. Merry 	u32	device_info;
148991554f2SKenneth D. Merry 	u32	phy_bits;
149991554f2SKenneth D. Merry 	u16	dpm_entry_num;
150991554f2SKenneth D. Merry 	u16	dev_handle;
151327f2e6cSStephen McConnell 	u16	reserved1;
152991554f2SKenneth D. Merry 	u16	id;
153991554f2SKenneth D. Merry 	u8	missing_count;
154991554f2SKenneth D. Merry 	u8	init_complete;
155991554f2SKenneth D. Merry 	u8	TLR_bits;
156991554f2SKenneth D. Merry 	u8	reserved2;
157991554f2SKenneth D. Merry };
158991554f2SKenneth D. Merry 
159991554f2SKenneth D. Merry /**
160991554f2SKenneth D. Merry  * struct enc_mapping_table -  mapping information about an enclosure
161991554f2SKenneth D. Merry  * @enclosure_id: Logical ID of this enclosure
162991554f2SKenneth D. Merry  * @start_index: index to the entry in dev_mapping_table
163991554f2SKenneth D. Merry  * @phy_bits: bitfields indicating controller phys
164991554f2SKenneth D. Merry  * @dpm_entry_num: index of this enclosure in device persistent map table
165991554f2SKenneth D. Merry  * @enc_handle: device handle for the enclosure pointed by this entry
166991554f2SKenneth D. Merry  * @num_slots: number of slots in the enclosure
167991554f2SKenneth D. Merry  * @start_slot: Starting slot id
168991554f2SKenneth D. Merry  * @missing_count: number of times the device not detected by driver
169991554f2SKenneth D. Merry  * @removal_flag: used to mark the device for removal
170991554f2SKenneth D. Merry  * @skip_search: used as a flag to include/exclude enclosure for search
171991554f2SKenneth D. Merry  * @init_complete: Whether the start of the day checks completed or not
172991554f2SKenneth D. Merry  */
173991554f2SKenneth D. Merry struct enc_mapping_table {
174991554f2SKenneth D. Merry 	u64	enclosure_id;
175991554f2SKenneth D. Merry 	u32	start_index;
176991554f2SKenneth D. Merry 	u32	phy_bits;
177991554f2SKenneth D. Merry 	u16	dpm_entry_num;
178991554f2SKenneth D. Merry 	u16	enc_handle;
179991554f2SKenneth D. Merry 	u16	num_slots;
180991554f2SKenneth D. Merry 	u16	start_slot;
181991554f2SKenneth D. Merry 	u8	missing_count;
182991554f2SKenneth D. Merry 	u8	removal_flag;
183991554f2SKenneth D. Merry 	u8	skip_search;
184991554f2SKenneth D. Merry 	u8	init_complete;
185991554f2SKenneth D. Merry };
186991554f2SKenneth D. Merry 
187991554f2SKenneth D. Merry /**
188991554f2SKenneth D. Merry  * struct map_removal_table - entries to be removed from mapping table
189991554f2SKenneth D. Merry  * @dpm_entry_num: index of this device in device persistent map table
190991554f2SKenneth D. Merry  * @dev_handle: device handle for the device pointed by this entry
191991554f2SKenneth D. Merry  */
192991554f2SKenneth D. Merry struct map_removal_table{
193991554f2SKenneth D. Merry 	u16	dpm_entry_num;
194991554f2SKenneth D. Merry 	u16	dev_handle;
195991554f2SKenneth D. Merry };
196991554f2SKenneth D. Merry 
197991554f2SKenneth D. Merry typedef struct mpr_fw_diagnostic_buffer {
198991554f2SKenneth D. Merry 	size_t		size;
199991554f2SKenneth D. Merry 	uint8_t		extended_type;
200991554f2SKenneth D. Merry 	uint8_t		buffer_type;
201991554f2SKenneth D. Merry 	uint8_t		force_release;
202991554f2SKenneth D. Merry 	uint32_t	product_specific[23];
203991554f2SKenneth D. Merry 	uint8_t		immediate;
204991554f2SKenneth D. Merry 	uint8_t		enabled;
205991554f2SKenneth D. Merry 	uint8_t		valid_data;
206991554f2SKenneth D. Merry 	uint8_t		owned_by_firmware;
207991554f2SKenneth D. Merry 	uint32_t	unique_id;
208991554f2SKenneth D. Merry } mpr_fw_diagnostic_buffer_t;
209991554f2SKenneth D. Merry 
210991554f2SKenneth D. Merry struct mpr_softc;
211991554f2SKenneth D. Merry struct mpr_command;
212991554f2SKenneth D. Merry struct mprsas_softc;
213991554f2SKenneth D. Merry union ccb;
214991554f2SKenneth D. Merry struct mprsas_target;
215991554f2SKenneth D. Merry struct mpr_column_map;
216991554f2SKenneth D. Merry 
217991554f2SKenneth D. Merry MALLOC_DECLARE(M_MPR);
218991554f2SKenneth D. Merry 
219991554f2SKenneth D. Merry typedef void mpr_evt_callback_t(struct mpr_softc *, uintptr_t,
220991554f2SKenneth D. Merry     MPI2_EVENT_NOTIFICATION_REPLY *reply);
221991554f2SKenneth D. Merry typedef void mpr_command_callback_t(struct mpr_softc *, struct mpr_command *cm);
222991554f2SKenneth D. Merry 
223991554f2SKenneth D. Merry struct mpr_chain {
224991554f2SKenneth D. Merry 	TAILQ_ENTRY(mpr_chain)		chain_link;
225991554f2SKenneth D. Merry 	void				*chain;
226991554f2SKenneth D. Merry 	uint64_t			chain_busaddr;
227991554f2SKenneth D. Merry };
228991554f2SKenneth D. Merry 
22967feec50SStephen McConnell struct mpr_prp_page {
23067feec50SStephen McConnell 	TAILQ_ENTRY(mpr_prp_page)	prp_page_link;
23167feec50SStephen McConnell 	uint64_t			*prp_page;
23267feec50SStephen McConnell 	uint64_t			prp_page_busaddr;
23367feec50SStephen McConnell };
23467feec50SStephen McConnell 
235991554f2SKenneth D. Merry /*
236991554f2SKenneth D. Merry  * This needs to be at least 2 to support SMP passthrough.
237991554f2SKenneth D. Merry  */
238991554f2SKenneth D. Merry #define       MPR_IOVEC_COUNT 2
239991554f2SKenneth D. Merry 
240991554f2SKenneth D. Merry struct mpr_command {
241991554f2SKenneth D. Merry 	TAILQ_ENTRY(mpr_command)	cm_link;
242991554f2SKenneth D. Merry 	TAILQ_ENTRY(mpr_command)	cm_recovery;
243991554f2SKenneth D. Merry 	struct mpr_softc		*cm_sc;
244991554f2SKenneth D. Merry 	union ccb			*cm_ccb;
245991554f2SKenneth D. Merry 	void				*cm_data;
246991554f2SKenneth D. Merry 	u_int				cm_length;
247991554f2SKenneth D. Merry 	u_int				cm_out_len;
248991554f2SKenneth D. Merry 	struct uio			cm_uio;
249991554f2SKenneth D. Merry 	struct iovec			cm_iovec[MPR_IOVEC_COUNT];
250991554f2SKenneth D. Merry 	u_int				cm_max_segs;
251991554f2SKenneth D. Merry 	u_int				cm_sglsize;
252991554f2SKenneth D. Merry 	void				*cm_sge;
253991554f2SKenneth D. Merry 	uint8_t				*cm_req;
254991554f2SKenneth D. Merry 	uint8_t				*cm_reply;
255991554f2SKenneth D. Merry 	uint32_t			cm_reply_data;
256991554f2SKenneth D. Merry 	mpr_command_callback_t		*cm_complete;
257991554f2SKenneth D. Merry 	void				*cm_complete_data;
258991554f2SKenneth D. Merry 	struct mprsas_target		*cm_targ;
259991554f2SKenneth D. Merry 	MPI2_REQUEST_DESCRIPTOR_UNION	cm_desc;
260991554f2SKenneth D. Merry 	u_int	                	cm_lun;
261991554f2SKenneth D. Merry 	u_int				cm_flags;
262991554f2SKenneth D. Merry #define MPR_CM_FLAGS_POLLED		(1 << 0)
263991554f2SKenneth D. Merry #define MPR_CM_FLAGS_COMPLETE		(1 << 1)
264991554f2SKenneth D. Merry #define MPR_CM_FLAGS_SGE_SIMPLE		(1 << 2)
265991554f2SKenneth D. Merry #define MPR_CM_FLAGS_DATAOUT		(1 << 3)
266991554f2SKenneth D. Merry #define MPR_CM_FLAGS_DATAIN		(1 << 4)
267991554f2SKenneth D. Merry #define MPR_CM_FLAGS_WAKEUP		(1 << 5)
268991554f2SKenneth D. Merry #define MPR_CM_FLAGS_USE_UIO		(1 << 6)
269991554f2SKenneth D. Merry #define MPR_CM_FLAGS_SMP_PASS		(1 << 7)
270991554f2SKenneth D. Merry #define	MPR_CM_FLAGS_CHAIN_FAILED	(1 << 8)
271991554f2SKenneth D. Merry #define	MPR_CM_FLAGS_ERROR_MASK		MPR_CM_FLAGS_CHAIN_FAILED
272991554f2SKenneth D. Merry #define	MPR_CM_FLAGS_USE_CCB		(1 << 9)
273a2c14879SStephen McConnell #define	MPR_CM_FLAGS_SATA_ID_TIMEOUT	(1 << 10)
274991554f2SKenneth D. Merry 	u_int				cm_state;
275991554f2SKenneth D. Merry #define MPR_CM_STATE_FREE		0
276991554f2SKenneth D. Merry #define MPR_CM_STATE_BUSY		1
277991554f2SKenneth D. Merry #define MPR_CM_STATE_TIMEDOUT		2
278f0779b04SScott Long #define MPR_CM_STATE_INQUEUE		3
279991554f2SKenneth D. Merry 	bus_dmamap_t			cm_dmamap;
280991554f2SKenneth D. Merry 	struct scsi_sense_data		*cm_sense;
28167feec50SStephen McConnell 	uint64_t			*nvme_error_response;
282991554f2SKenneth D. Merry 	TAILQ_HEAD(, mpr_chain)		cm_chain_list;
28367feec50SStephen McConnell  	TAILQ_HEAD(, mpr_prp_page)	cm_prp_page_list;
284991554f2SKenneth D. Merry 	uint32_t			cm_req_busaddr;
28567feec50SStephen McConnell 	bus_addr_t			cm_sense_busaddr;
286991554f2SKenneth D. Merry 	struct callout			cm_callout;
28786312e46SConrad Meyer 	mpr_command_callback_t		*cm_timeout_handler;
288991554f2SKenneth D. Merry };
289991554f2SKenneth D. Merry 
290991554f2SKenneth D. Merry struct mpr_column_map {
291991554f2SKenneth D. Merry 	uint16_t			dev_handle;
292991554f2SKenneth D. Merry 	uint8_t				phys_disk_num;
293991554f2SKenneth D. Merry };
294991554f2SKenneth D. Merry 
295991554f2SKenneth D. Merry struct mpr_event_handle {
296991554f2SKenneth D. Merry 	TAILQ_ENTRY(mpr_event_handle)	eh_list;
297991554f2SKenneth D. Merry 	mpr_evt_callback_t		*callback;
298991554f2SKenneth D. Merry 	void				*data;
299991554f2SKenneth D. Merry 	uint8_t				mask[16];
300991554f2SKenneth D. Merry };
301991554f2SKenneth D. Merry 
302e2997a03SKenneth D. Merry struct mpr_busdma_context {
303e2997a03SKenneth D. Merry 	int				completed;
304e2997a03SKenneth D. Merry 	int				abandoned;
305e2997a03SKenneth D. Merry 	int				error;
306e2997a03SKenneth D. Merry 	bus_addr_t			*addr;
307e2997a03SKenneth D. Merry 	struct mpr_softc		*softc;
308e2997a03SKenneth D. Merry 	bus_dmamap_t			buffer_dmamap;
309e2997a03SKenneth D. Merry 	bus_dma_tag_t			buffer_dmat;
310e2997a03SKenneth D. Merry };
311e2997a03SKenneth D. Merry 
312bec09074SScott Long struct mpr_queue {
313bec09074SScott Long 	struct mpr_softc		*sc;
314bec09074SScott Long 	int				qnum;
315bec09074SScott Long 	MPI2_REPLY_DESCRIPTORS_UNION	*post_queue;
316bec09074SScott Long 	int				replypostindex;
317bec09074SScott Long #ifdef notyet
318bec09074SScott Long 	ck_ring_buffer_t		*ringmem;
319bec09074SScott Long 	ck_ring_buffer_t		*chainmem;
320bec09074SScott Long 	ck_ring_t			req_ring;
321bec09074SScott Long 	ck_ring_t			chain_ring;
322bec09074SScott Long #endif
323bec09074SScott Long 	bus_dma_tag_t			buffer_dmat;
324bec09074SScott Long 	int				io_cmds_highwater;
325bec09074SScott Long 	int				chain_free_lowwater;
326bec09074SScott Long 	int				chain_alloc_fail;
327bec09074SScott Long 	struct resource			*irq;
328bec09074SScott Long 	void				*intrhand;
329bec09074SScott Long 	int				irq_rid;
330bec09074SScott Long };
331bec09074SScott Long 
332991554f2SKenneth D. Merry struct mpr_softc {
333991554f2SKenneth D. Merry 	device_t			mpr_dev;
334991554f2SKenneth D. Merry 	struct cdev			*mpr_cdev;
335991554f2SKenneth D. Merry 	u_int				mpr_flags;
336991554f2SKenneth D. Merry #define MPR_FLAGS_INTX		(1 << 0)
337991554f2SKenneth D. Merry #define MPR_FLAGS_MSI		(1 << 1)
338991554f2SKenneth D. Merry #define MPR_FLAGS_BUSY		(1 << 2)
339991554f2SKenneth D. Merry #define MPR_FLAGS_SHUTDOWN	(1 << 3)
340991554f2SKenneth D. Merry #define MPR_FLAGS_DIAGRESET	(1 << 4)
341991554f2SKenneth D. Merry #define	MPR_FLAGS_ATTACH_DONE	(1 << 5)
34267feec50SStephen McConnell #define	MPR_FLAGS_GEN35_IOC	(1 << 6)
3436d4ffcb4SKenneth D. Merry #define	MPR_FLAGS_REALLOCATED	(1 << 7)
344f36649b7SKashyap D Desai #define	MPR_FLAGS_SEA_IOC	(1 << 8)
345991554f2SKenneth D. Merry 	u_int				mpr_debug;
346252b2b4fSScott Long 	int				msi_msgs;
34796410703SScott Long 	u_int				reqframesz;
34896410703SScott Long 	u_int				replyframesz;
34967feec50SStephen McConnell 	u_int				atomic_desc_capable;
350991554f2SKenneth D. Merry 	int				tm_cmds_active;
351991554f2SKenneth D. Merry 	int				io_cmds_active;
352991554f2SKenneth D. Merry 	int				io_cmds_highwater;
353991554f2SKenneth D. Merry 	int				chain_free;
354991554f2SKenneth D. Merry 	int				max_chains;
35532b0a21eSStephen McConnell 	int				max_io_pages;
35667feec50SStephen McConnell 	u_int				maxio;
357991554f2SKenneth D. Merry 	int				chain_free_lowwater;
3582bbc5fcbSStephen McConnell 	uint32_t			chain_frame_size;
35967feec50SStephen McConnell 	int				prp_buffer_size;
36067feec50SStephen McConnell 	int				prp_pages_free;
36167feec50SStephen McConnell 	int				prp_pages_free_lowwater;
362a2c14879SStephen McConnell 	u_int				enable_ssu;
363a2c14879SStephen McConnell 	int				spinup_wait_time;
3644ab1cdc5SScott Long 	int				use_phynum;
365991554f2SKenneth D. Merry 	uint64_t			chain_alloc_fail;
36667feec50SStephen McConnell 	uint64_t			prp_page_alloc_fail;
367991554f2SKenneth D. Merry 	struct sysctl_ctx_list		sysctl_ctx;
368991554f2SKenneth D. Merry 	struct sysctl_oid		*sysctl_tree;
369991554f2SKenneth D. Merry 	char                            fw_version[16];
370991554f2SKenneth D. Merry 	struct mpr_command		*commands;
371991554f2SKenneth D. Merry 	struct mpr_chain		*chains;
37267feec50SStephen McConnell 	struct mpr_prp_page		*prps;
373991554f2SKenneth D. Merry 	struct callout			periodic;
374327f2e6cSStephen McConnell 	struct callout			device_check_callout;
375bec09074SScott Long 	struct mpr_queue		*queues;
376991554f2SKenneth D. Merry 
377991554f2SKenneth D. Merry 	struct mprsas_softc		*sassc;
378991554f2SKenneth D. Merry 	TAILQ_HEAD(, mpr_command)	req_list;
379991554f2SKenneth D. Merry 	TAILQ_HEAD(, mpr_command)	high_priority_req_list;
380991554f2SKenneth D. Merry 	TAILQ_HEAD(, mpr_chain)		chain_list;
38167feec50SStephen McConnell 	TAILQ_HEAD(, mpr_prp_page)	prp_page_list;
382991554f2SKenneth D. Merry 	TAILQ_HEAD(, mpr_command)	tm_list;
383991554f2SKenneth D. Merry 	int				replypostindex;
384991554f2SKenneth D. Merry 	int				replyfreeindex;
385991554f2SKenneth D. Merry 
386991554f2SKenneth D. Merry 	struct resource			*mpr_regs_resource;
387991554f2SKenneth D. Merry 	bus_space_handle_t		mpr_bhandle;
388991554f2SKenneth D. Merry 	bus_space_tag_t			mpr_btag;
389991554f2SKenneth D. Merry 	int				mpr_regs_rid;
390991554f2SKenneth D. Merry 
391991554f2SKenneth D. Merry 	bus_dma_tag_t			mpr_parent_dmat;
392991554f2SKenneth D. Merry 	bus_dma_tag_t			buffer_dmat;
393991554f2SKenneth D. Merry 
394991554f2SKenneth D. Merry 	MPI2_IOC_FACTS_REPLY		*facts;
395991554f2SKenneth D. Merry 	int				num_reqs;
39662a09ee9SAlexander Motin 	int				num_prireqs;
397991554f2SKenneth D. Merry 	int				num_replies;
3984f5d6573SAlexander Motin 	int				num_chains;
399991554f2SKenneth D. Merry 	int				fqdepth;	/* Free queue */
400991554f2SKenneth D. Merry 	int				pqdepth;	/* Post queue */
401991554f2SKenneth D. Merry 
402991554f2SKenneth D. Merry 	uint8_t				event_mask[16];
403991554f2SKenneth D. Merry 	TAILQ_HEAD(, mpr_event_handle)	event_list;
404991554f2SKenneth D. Merry 	struct mpr_event_handle		*mpr_log_eh;
405991554f2SKenneth D. Merry 
406991554f2SKenneth D. Merry 	struct mtx			mpr_mtx;
407991554f2SKenneth D. Merry 	struct intr_config_hook		mpr_ich;
408991554f2SKenneth D. Merry 
409991554f2SKenneth D. Merry 	uint8_t				*req_frames;
410991554f2SKenneth D. Merry 	bus_addr_t			req_busaddr;
411991554f2SKenneth D. Merry 	bus_dma_tag_t			req_dmat;
412991554f2SKenneth D. Merry 	bus_dmamap_t			req_map;
413991554f2SKenneth D. Merry 
414991554f2SKenneth D. Merry 	uint8_t				*reply_frames;
415991554f2SKenneth D. Merry 	bus_addr_t			reply_busaddr;
416991554f2SKenneth D. Merry 	bus_dma_tag_t			reply_dmat;
417991554f2SKenneth D. Merry 	bus_dmamap_t			reply_map;
418991554f2SKenneth D. Merry 
419991554f2SKenneth D. Merry 	struct scsi_sense_data		*sense_frames;
420991554f2SKenneth D. Merry 	bus_addr_t			sense_busaddr;
421991554f2SKenneth D. Merry 	bus_dma_tag_t			sense_dmat;
422991554f2SKenneth D. Merry 	bus_dmamap_t			sense_map;
423991554f2SKenneth D. Merry 
424991554f2SKenneth D. Merry 	uint8_t				*chain_frames;
425991554f2SKenneth D. Merry 	bus_dma_tag_t			chain_dmat;
426991554f2SKenneth D. Merry 	bus_dmamap_t			chain_map;
427991554f2SKenneth D. Merry 
42867feec50SStephen McConnell 	uint8_t				*prp_pages;
42967feec50SStephen McConnell 	bus_addr_t			prp_page_busaddr;
43067feec50SStephen McConnell 	bus_dma_tag_t			prp_page_dmat;
43167feec50SStephen McConnell 	bus_dmamap_t			prp_page_map;
43267feec50SStephen McConnell 
433991554f2SKenneth D. Merry 	MPI2_REPLY_DESCRIPTORS_UNION	*post_queue;
434991554f2SKenneth D. Merry 	bus_addr_t			post_busaddr;
435991554f2SKenneth D. Merry 	uint32_t			*free_queue;
436991554f2SKenneth D. Merry 	bus_addr_t			free_busaddr;
437991554f2SKenneth D. Merry 	bus_dma_tag_t			queues_dmat;
438991554f2SKenneth D. Merry 	bus_dmamap_t			queues_map;
439991554f2SKenneth D. Merry 
440991554f2SKenneth D. Merry 	uint8_t				*fw_diag_buffer;
441991554f2SKenneth D. Merry 	bus_addr_t			fw_diag_busaddr;
442991554f2SKenneth D. Merry 	bus_dma_tag_t			fw_diag_dmat;
443991554f2SKenneth D. Merry 	bus_dmamap_t			fw_diag_map;
444991554f2SKenneth D. Merry 
445991554f2SKenneth D. Merry 	uint8_t				ir_firmware;
446991554f2SKenneth D. Merry 
447991554f2SKenneth D. Merry 	/* static config pages */
448991554f2SKenneth D. Merry 	Mpi2IOCPage8_t			ioc_pg8;
449991554f2SKenneth D. Merry 	Mpi2IOUnitPage8_t		iounit_pg8;
450991554f2SKenneth D. Merry 
451991554f2SKenneth D. Merry 	/* host mapping support */
452991554f2SKenneth D. Merry 	struct dev_mapping_table	*mapping_table;
453991554f2SKenneth D. Merry 	struct enc_mapping_table	*enclosure_table;
454991554f2SKenneth D. Merry 	struct map_removal_table	*removal_table;
455991554f2SKenneth D. Merry 	uint8_t				*dpm_entry_used;
456991554f2SKenneth D. Merry 	uint8_t				*dpm_flush_entry;
457991554f2SKenneth D. Merry 	Mpi2DriverMappingPage0_t	*dpm_pg0;
458991554f2SKenneth D. Merry 	uint16_t			max_devices;
459991554f2SKenneth D. Merry 	uint16_t			max_enclosures;
460991554f2SKenneth D. Merry 	uint16_t			max_expanders;
461991554f2SKenneth D. Merry 	uint8_t				max_volumes;
462991554f2SKenneth D. Merry 	uint8_t				num_enc_table_entries;
463991554f2SKenneth D. Merry 	uint8_t				num_rsvd_entries;
464991554f2SKenneth D. Merry 	uint16_t			max_dpm_entries;
465991554f2SKenneth D. Merry 	uint8_t				is_dpm_enable;
466991554f2SKenneth D. Merry 	uint8_t				track_mapping_events;
467991554f2SKenneth D. Merry 	uint32_t			pending_map_events;
468991554f2SKenneth D. Merry 
469991554f2SKenneth D. Merry 	/* FW diag Buffer List */
470991554f2SKenneth D. Merry 	mpr_fw_diagnostic_buffer_t
471991554f2SKenneth D. Merry 				fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_COUNT];
472991554f2SKenneth D. Merry 
473991554f2SKenneth D. Merry 	/* Event Recording IOCTL support */
474991554f2SKenneth D. Merry 	uint32_t			events_to_record[4];
475991554f2SKenneth D. Merry 	mpr_event_entry_t		recorded_events[MPR_EVENT_QUEUE_SIZE];
476991554f2SKenneth D. Merry 	uint8_t				event_index;
477991554f2SKenneth D. Merry 	uint32_t			event_number;
478991554f2SKenneth D. Merry 
479991554f2SKenneth D. Merry 	/* EEDP and TLR support */
480991554f2SKenneth D. Merry 	uint8_t				eedp_enabled;
481991554f2SKenneth D. Merry 	uint8_t				control_TLR;
482991554f2SKenneth D. Merry 
483991554f2SKenneth D. Merry 	/* Shutdown Event Handler */
484991554f2SKenneth D. Merry 	eventhandler_tag		shutdown_eh;
485991554f2SKenneth D. Merry 
486991554f2SKenneth D. Merry 	/* To track topo events during reset */
487991554f2SKenneth D. Merry #define	MPR_DIAG_RESET_TIMEOUT	300000
488991554f2SKenneth D. Merry 	uint8_t				wait_for_port_enable;
489991554f2SKenneth D. Merry 	uint8_t				port_enable_complete;
490991554f2SKenneth D. Merry 	uint8_t				msleep_fake_chan;
491991554f2SKenneth D. Merry 
492991554f2SKenneth D. Merry 	/* StartStopUnit command handling at shutdown */
493991554f2SKenneth D. Merry 	uint32_t			SSU_refcount;
494991554f2SKenneth D. Merry 	uint8_t				SSU_started;
495991554f2SKenneth D. Merry 
4963c5ac992SScott Long 	/* Configuration tunables */
4973c5ac992SScott Long 	u_int				disable_msix;
4983c5ac992SScott Long 	u_int				disable_msi;
4993c5ac992SScott Long 	u_int				max_msix;
5003c5ac992SScott Long 	u_int				max_reqframes;
5013c5ac992SScott Long 	u_int				max_prireqframes;
5023c5ac992SScott Long 	u_int				max_replyframes;
5033c5ac992SScott Long 	u_int				max_evtframes;
504991554f2SKenneth D. Merry 	char				exclude_ids[80];
5053c5ac992SScott Long 
506991554f2SKenneth D. Merry 	struct timeval			lastfail;
50789d1c21fSKashyap D Desai 	uint8_t				custom_nvme_tm_handling;
50889d1c21fSKashyap D Desai 	uint8_t				nvme_abort_timeout;
509991554f2SKenneth D. Merry };
510991554f2SKenneth D. Merry 
511991554f2SKenneth D. Merry struct mpr_config_params {
512991554f2SKenneth D. Merry 	MPI2_CONFIG_EXT_PAGE_HEADER_UNION	hdr;
513991554f2SKenneth D. Merry 	u_int		action;
514991554f2SKenneth D. Merry 	u_int		page_address;	/* Attributes, not a phys address */
515991554f2SKenneth D. Merry 	u_int		status;
516991554f2SKenneth D. Merry 	void		*buffer;
517991554f2SKenneth D. Merry 	u_int		length;
518991554f2SKenneth D. Merry 	int		timeout;
519991554f2SKenneth D. Merry 	void		(*callback)(struct mpr_softc *, struct mpr_config_params *);
520991554f2SKenneth D. Merry 	void		*cbdata;
521991554f2SKenneth D. Merry };
522991554f2SKenneth D. Merry 
523991554f2SKenneth D. Merry struct scsi_read_capacity_eedp
524991554f2SKenneth D. Merry {
525991554f2SKenneth D. Merry 	uint8_t addr[8];
526991554f2SKenneth D. Merry 	uint8_t length[4];
527991554f2SKenneth D. Merry 	uint8_t protect;
528991554f2SKenneth D. Merry };
529991554f2SKenneth D. Merry 
530991554f2SKenneth D. Merry static __inline uint32_t
531991554f2SKenneth D. Merry mpr_regread(struct mpr_softc *sc, uint32_t offset)
532991554f2SKenneth D. Merry {
533*34213becSKashyap D Desai 	uint32_t ret_val, i = 0;
534*34213becSKashyap D Desai 	do {
535*34213becSKashyap D Desai 		ret_val =
536*34213becSKashyap D Desai 		    bus_space_read_4(sc->mpr_btag, sc->mpr_bhandle, offset);
537*34213becSKashyap D Desai 	} while((sc->mpr_flags & MPR_FLAGS_SEA_IOC) &&
538*34213becSKashyap D Desai 	    (ret_val == 0) && (++i < 3));
539*34213becSKashyap D Desai 
540*34213becSKashyap D Desai 	return ret_val;
541991554f2SKenneth D. Merry }
542991554f2SKenneth D. Merry 
543991554f2SKenneth D. Merry static __inline void
544991554f2SKenneth D. Merry mpr_regwrite(struct mpr_softc *sc, uint32_t offset, uint32_t val)
545991554f2SKenneth D. Merry {
546991554f2SKenneth D. Merry 	bus_space_write_4(sc->mpr_btag, sc->mpr_bhandle, offset, val);
547991554f2SKenneth D. Merry }
548991554f2SKenneth D. Merry 
549991554f2SKenneth D. Merry /* free_queue must have Little Endian address
550991554f2SKenneth D. Merry  * TODO- cm_reply_data is unwanted. We can remove it.
551991554f2SKenneth D. Merry  * */
552991554f2SKenneth D. Merry static __inline void
553991554f2SKenneth D. Merry mpr_free_reply(struct mpr_softc *sc, uint32_t busaddr)
554991554f2SKenneth D. Merry {
555991554f2SKenneth D. Merry 	if (++sc->replyfreeindex >= sc->fqdepth)
556991554f2SKenneth D. Merry 		sc->replyfreeindex = 0;
557991554f2SKenneth D. Merry 	sc->free_queue[sc->replyfreeindex] = htole32(busaddr);
558991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_REPLY_FREE_HOST_INDEX_OFFSET, sc->replyfreeindex);
559991554f2SKenneth D. Merry }
560991554f2SKenneth D. Merry 
561991554f2SKenneth D. Merry static __inline struct mpr_chain *
562991554f2SKenneth D. Merry mpr_alloc_chain(struct mpr_softc *sc)
563991554f2SKenneth D. Merry {
564991554f2SKenneth D. Merry 	struct mpr_chain *chain;
565991554f2SKenneth D. Merry 
566991554f2SKenneth D. Merry 	if ((chain = TAILQ_FIRST(&sc->chain_list)) != NULL) {
567991554f2SKenneth D. Merry 		TAILQ_REMOVE(&sc->chain_list, chain, chain_link);
568991554f2SKenneth D. Merry 		sc->chain_free--;
569991554f2SKenneth D. Merry 		if (sc->chain_free < sc->chain_free_lowwater)
570991554f2SKenneth D. Merry 			sc->chain_free_lowwater = sc->chain_free;
571d0be3479SScott Long 	} else
572991554f2SKenneth D. Merry 		sc->chain_alloc_fail++;
573991554f2SKenneth D. Merry 	return (chain);
574991554f2SKenneth D. Merry }
575991554f2SKenneth D. Merry 
576991554f2SKenneth D. Merry static __inline void
577991554f2SKenneth D. Merry mpr_free_chain(struct mpr_softc *sc, struct mpr_chain *chain)
578991554f2SKenneth D. Merry {
579991554f2SKenneth D. Merry #if 0
580991554f2SKenneth D. Merry 	bzero(chain->chain, 128);
581991554f2SKenneth D. Merry #endif
582991554f2SKenneth D. Merry 	sc->chain_free++;
583991554f2SKenneth D. Merry 	TAILQ_INSERT_TAIL(&sc->chain_list, chain, chain_link);
584991554f2SKenneth D. Merry }
585991554f2SKenneth D. Merry 
58667feec50SStephen McConnell static __inline struct mpr_prp_page *
58767feec50SStephen McConnell mpr_alloc_prp_page(struct mpr_softc *sc)
58867feec50SStephen McConnell {
58967feec50SStephen McConnell 	struct mpr_prp_page *prp_page;
59067feec50SStephen McConnell 
59167feec50SStephen McConnell 	if ((prp_page = TAILQ_FIRST(&sc->prp_page_list)) != NULL) {
59267feec50SStephen McConnell 		TAILQ_REMOVE(&sc->prp_page_list, prp_page, prp_page_link);
59367feec50SStephen McConnell 		sc->prp_pages_free--;
59467feec50SStephen McConnell 		if (sc->prp_pages_free < sc->prp_pages_free_lowwater)
59567feec50SStephen McConnell 			sc->prp_pages_free_lowwater = sc->prp_pages_free;
59667feec50SStephen McConnell 	} else
59767feec50SStephen McConnell 		sc->prp_page_alloc_fail++;
59867feec50SStephen McConnell 	return (prp_page);
59967feec50SStephen McConnell }
60067feec50SStephen McConnell 
60167feec50SStephen McConnell static __inline void
60267feec50SStephen McConnell mpr_free_prp_page(struct mpr_softc *sc, struct mpr_prp_page *prp_page)
60367feec50SStephen McConnell {
60467feec50SStephen McConnell 	sc->prp_pages_free++;
60567feec50SStephen McConnell 	TAILQ_INSERT_TAIL(&sc->prp_page_list, prp_page, prp_page_link);
60667feec50SStephen McConnell }
60767feec50SStephen McConnell 
608991554f2SKenneth D. Merry static __inline void
609991554f2SKenneth D. Merry mpr_free_command(struct mpr_softc *sc, struct mpr_command *cm)
610991554f2SKenneth D. Merry {
611991554f2SKenneth D. Merry 	struct mpr_chain *chain, *chain_temp;
61267feec50SStephen McConnell 	struct mpr_prp_page *prp_page, *prp_page_temp;
613991554f2SKenneth D. Merry 
614f0779b04SScott Long 	KASSERT(cm->cm_state == MPR_CM_STATE_BUSY, ("state not busy\n"));
615f0779b04SScott Long 
616991554f2SKenneth D. Merry 	if (cm->cm_reply != NULL)
617991554f2SKenneth D. Merry 		mpr_free_reply(sc, cm->cm_reply_data);
618991554f2SKenneth D. Merry 	cm->cm_reply = NULL;
619991554f2SKenneth D. Merry 	cm->cm_flags = 0;
620991554f2SKenneth D. Merry 	cm->cm_complete = NULL;
621991554f2SKenneth D. Merry 	cm->cm_complete_data = NULL;
622991554f2SKenneth D. Merry 	cm->cm_ccb = NULL;
623991554f2SKenneth D. Merry 	cm->cm_targ = NULL;
624991554f2SKenneth D. Merry 	cm->cm_max_segs = 0;
625991554f2SKenneth D. Merry 	cm->cm_lun = 0;
626991554f2SKenneth D. Merry 	cm->cm_state = MPR_CM_STATE_FREE;
627991554f2SKenneth D. Merry 	cm->cm_data = NULL;
628991554f2SKenneth D. Merry 	cm->cm_length = 0;
629991554f2SKenneth D. Merry 	cm->cm_out_len = 0;
630991554f2SKenneth D. Merry 	cm->cm_sglsize = 0;
631991554f2SKenneth D. Merry 	cm->cm_sge = NULL;
632991554f2SKenneth D. Merry 
633991554f2SKenneth D. Merry 	TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link, chain_temp) {
634991554f2SKenneth D. Merry 		TAILQ_REMOVE(&cm->cm_chain_list, chain, chain_link);
635991554f2SKenneth D. Merry 		mpr_free_chain(sc, chain);
636991554f2SKenneth D. Merry 	}
63767feec50SStephen McConnell 	TAILQ_FOREACH_SAFE(prp_page, &cm->cm_prp_page_list, prp_page_link,
63867feec50SStephen McConnell 	    prp_page_temp) {
63967feec50SStephen McConnell 		TAILQ_REMOVE(&cm->cm_prp_page_list, prp_page, prp_page_link);
64067feec50SStephen McConnell 		mpr_free_prp_page(sc, prp_page);
64167feec50SStephen McConnell 	}
642991554f2SKenneth D. Merry 	TAILQ_INSERT_TAIL(&sc->req_list, cm, cm_link);
643991554f2SKenneth D. Merry }
644991554f2SKenneth D. Merry 
645991554f2SKenneth D. Merry static __inline struct mpr_command *
646991554f2SKenneth D. Merry mpr_alloc_command(struct mpr_softc *sc)
647991554f2SKenneth D. Merry {
648991554f2SKenneth D. Merry 	struct mpr_command *cm;
649991554f2SKenneth D. Merry 
650991554f2SKenneth D. Merry 	cm = TAILQ_FIRST(&sc->req_list);
651991554f2SKenneth D. Merry 	if (cm == NULL)
652991554f2SKenneth D. Merry 		return (NULL);
653991554f2SKenneth D. Merry 
654f0779b04SScott Long 	KASSERT(cm->cm_state == MPR_CM_STATE_FREE,
655f0779b04SScott Long 	    ("mpr: Allocating busy command\n"));
656f0779b04SScott Long 
657991554f2SKenneth D. Merry 	TAILQ_REMOVE(&sc->req_list, cm, cm_link);
658991554f2SKenneth D. Merry 	cm->cm_state = MPR_CM_STATE_BUSY;
65986312e46SConrad Meyer 	cm->cm_timeout_handler = NULL;
660991554f2SKenneth D. Merry 	return (cm);
661991554f2SKenneth D. Merry }
662991554f2SKenneth D. Merry 
663991554f2SKenneth D. Merry static __inline void
664991554f2SKenneth D. Merry mpr_free_high_priority_command(struct mpr_softc *sc, struct mpr_command *cm)
665991554f2SKenneth D. Merry {
666991554f2SKenneth D. Merry 	struct mpr_chain *chain, *chain_temp;
667991554f2SKenneth D. Merry 
668f0779b04SScott Long 	KASSERT(cm->cm_state == MPR_CM_STATE_BUSY, ("state not busy\n"));
669f0779b04SScott Long 
670991554f2SKenneth D. Merry 	if (cm->cm_reply != NULL)
671991554f2SKenneth D. Merry 		mpr_free_reply(sc, cm->cm_reply_data);
672991554f2SKenneth D. Merry 	cm->cm_reply = NULL;
673991554f2SKenneth D. Merry 	cm->cm_flags = 0;
674991554f2SKenneth D. Merry 	cm->cm_complete = NULL;
675991554f2SKenneth D. Merry 	cm->cm_complete_data = NULL;
676991554f2SKenneth D. Merry 	cm->cm_ccb = NULL;
677991554f2SKenneth D. Merry 	cm->cm_targ = NULL;
678991554f2SKenneth D. Merry 	cm->cm_lun = 0;
679991554f2SKenneth D. Merry 	cm->cm_state = MPR_CM_STATE_FREE;
680991554f2SKenneth D. Merry 	TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link, chain_temp) {
681991554f2SKenneth D. Merry 		TAILQ_REMOVE(&cm->cm_chain_list, chain, chain_link);
682991554f2SKenneth D. Merry 		mpr_free_chain(sc, chain);
683991554f2SKenneth D. Merry 	}
684991554f2SKenneth D. Merry 	TAILQ_INSERT_TAIL(&sc->high_priority_req_list, cm, cm_link);
685991554f2SKenneth D. Merry }
686991554f2SKenneth D. Merry 
687991554f2SKenneth D. Merry static __inline struct mpr_command *
688991554f2SKenneth D. Merry mpr_alloc_high_priority_command(struct mpr_softc *sc)
689991554f2SKenneth D. Merry {
690991554f2SKenneth D. Merry 	struct mpr_command *cm;
691991554f2SKenneth D. Merry 
692991554f2SKenneth D. Merry 	cm = TAILQ_FIRST(&sc->high_priority_req_list);
693991554f2SKenneth D. Merry 	if (cm == NULL)
694991554f2SKenneth D. Merry 		return (NULL);
695991554f2SKenneth D. Merry 
696f0779b04SScott Long 	KASSERT(cm->cm_state == MPR_CM_STATE_FREE,
697f0779b04SScott Long 	    ("mpr: Allocating busy command\n"));
698f0779b04SScott Long 
699991554f2SKenneth D. Merry 	TAILQ_REMOVE(&sc->high_priority_req_list, cm, cm_link);
700991554f2SKenneth D. Merry 	cm->cm_state = MPR_CM_STATE_BUSY;
70186312e46SConrad Meyer 	cm->cm_timeout_handler = NULL;
702b7f1ee79SScott Long 	cm->cm_desc.HighPriority.RequestFlags =
703b7f1ee79SScott Long 	    MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY;
704991554f2SKenneth D. Merry 	return (cm);
705991554f2SKenneth D. Merry }
706991554f2SKenneth D. Merry 
707991554f2SKenneth D. Merry static __inline void
708991554f2SKenneth D. Merry mpr_lock(struct mpr_softc *sc)
709991554f2SKenneth D. Merry {
710991554f2SKenneth D. Merry 	mtx_lock(&sc->mpr_mtx);
711991554f2SKenneth D. Merry }
712991554f2SKenneth D. Merry 
713991554f2SKenneth D. Merry static __inline void
714991554f2SKenneth D. Merry mpr_unlock(struct mpr_softc *sc)
715991554f2SKenneth D. Merry {
716991554f2SKenneth D. Merry 	mtx_unlock(&sc->mpr_mtx);
717991554f2SKenneth D. Merry }
718991554f2SKenneth D. Merry 
719991554f2SKenneth D. Merry #define MPR_INFO	(1 << 0)	/* Basic info */
720991554f2SKenneth D. Merry #define MPR_FAULT	(1 << 1)	/* Hardware faults */
721991554f2SKenneth D. Merry #define MPR_EVENT	(1 << 2)	/* Event data from the controller */
722991554f2SKenneth D. Merry #define MPR_LOG		(1 << 3)	/* Log data from the controller */
723991554f2SKenneth D. Merry #define MPR_RECOVERY	(1 << 4)	/* Command error recovery tracing */
724991554f2SKenneth D. Merry #define MPR_ERROR	(1 << 5)	/* Parameter errors, programming bugs */
725991554f2SKenneth D. Merry #define MPR_INIT	(1 << 6)	/* Things related to system init */
726991554f2SKenneth D. Merry #define MPR_XINFO	(1 << 7)	/* More detailed/noisy info */
727991554f2SKenneth D. Merry #define MPR_USER	(1 << 8)	/* Trace user-generated commands */
728991554f2SKenneth D. Merry #define MPR_MAPPING	(1 << 9)	/* Trace device mappings */
729991554f2SKenneth D. Merry #define MPR_TRACE	(1 << 10)	/* Function-by-function trace */
730991554f2SKenneth D. Merry 
731a2c14879SStephen McConnell #define	MPR_SSU_DISABLE_SSD_DISABLE_HDD	0
732a2c14879SStephen McConnell #define	MPR_SSU_ENABLE_SSD_DISABLE_HDD	1
733a2c14879SStephen McConnell #define	MPR_SSU_DISABLE_SSD_ENABLE_HDD	2
734a2c14879SStephen McConnell #define	MPR_SSU_ENABLE_SSD_ENABLE_HDD	3
735a2c14879SStephen McConnell 
736991554f2SKenneth D. Merry #define mpr_printf(sc, args...)				\
737991554f2SKenneth D. Merry 	device_printf((sc)->mpr_dev, ##args)
738991554f2SKenneth D. Merry 
739c11c484fSScott Long #define mpr_print_field(sc, msg, args...)		\
740c11c484fSScott Long 	printf("\t" msg, ##args)
741c11c484fSScott Long 
742991554f2SKenneth D. Merry #define mpr_vprintf(sc, args...)			\
743991554f2SKenneth D. Merry do {							\
744991554f2SKenneth D. Merry 	if (bootverbose)				\
745991554f2SKenneth D. Merry 		mpr_printf(sc, ##args);			\
746991554f2SKenneth D. Merry } while (0)
747991554f2SKenneth D. Merry 
748991554f2SKenneth D. Merry #define mpr_dprint(sc, level, msg, args...)		\
749991554f2SKenneth D. Merry do {							\
7507a2a6a1aSStephen McConnell 	if ((sc)->mpr_debug & (level))			\
751991554f2SKenneth D. Merry 		device_printf((sc)->mpr_dev, msg, ##args);	\
752991554f2SKenneth D. Merry } while (0)
753991554f2SKenneth D. Merry 
754991554f2SKenneth D. Merry #define MPR_PRINTFIELD_START(sc, tag...)	\
755c11c484fSScott Long 	mpr_printf((sc), ##tag);		\
756c11c484fSScott Long 	mpr_print_field((sc), ":\n")
757991554f2SKenneth D. Merry #define MPR_PRINTFIELD_END(sc, tag)		\
758c11c484fSScott Long 	mpr_printf((sc), tag "\n")
759991554f2SKenneth D. Merry #define MPR_PRINTFIELD(sc, facts, attr, fmt)	\
760c11c484fSScott Long 	mpr_print_field((sc), #attr ": " #fmt "\n", (facts)->attr)
761991554f2SKenneth D. Merry 
762991554f2SKenneth D. Merry static __inline void
763991554f2SKenneth D. Merry mpr_from_u64(uint64_t data, U64 *mpr)
764991554f2SKenneth D. Merry {
765991554f2SKenneth D. Merry 	(mpr)->High = htole32((uint32_t)((data) >> 32));
766991554f2SKenneth D. Merry 	(mpr)->Low = htole32((uint32_t)((data) & 0xffffffff));
767991554f2SKenneth D. Merry }
768991554f2SKenneth D. Merry 
769991554f2SKenneth D. Merry static __inline uint64_t
770991554f2SKenneth D. Merry mpr_to_u64(U64 *data)
771991554f2SKenneth D. Merry {
772991554f2SKenneth D. Merry 	return (((uint64_t)le32toh(data->High) << 32) | le32toh(data->Low));
773991554f2SKenneth D. Merry }
774991554f2SKenneth D. Merry 
775991554f2SKenneth D. Merry static __inline void
776991554f2SKenneth D. Merry mpr_mask_intr(struct mpr_softc *sc)
777991554f2SKenneth D. Merry {
778991554f2SKenneth D. Merry 	uint32_t mask;
779991554f2SKenneth D. Merry 
780991554f2SKenneth D. Merry 	mask = mpr_regread(sc, MPI2_HOST_INTERRUPT_MASK_OFFSET);
781991554f2SKenneth D. Merry 	mask |= MPI2_HIM_REPLY_INT_MASK;
782991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_HOST_INTERRUPT_MASK_OFFSET, mask);
783991554f2SKenneth D. Merry }
784991554f2SKenneth D. Merry 
785991554f2SKenneth D. Merry static __inline void
786991554f2SKenneth D. Merry mpr_unmask_intr(struct mpr_softc *sc)
787991554f2SKenneth D. Merry {
788991554f2SKenneth D. Merry 	uint32_t mask;
789991554f2SKenneth D. Merry 
790991554f2SKenneth D. Merry 	mask = mpr_regread(sc, MPI2_HOST_INTERRUPT_MASK_OFFSET);
791991554f2SKenneth D. Merry 	mask &= ~MPI2_HIM_REPLY_INT_MASK;
792991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_HOST_INTERRUPT_MASK_OFFSET, mask);
793991554f2SKenneth D. Merry }
794991554f2SKenneth D. Merry 
795991554f2SKenneth D. Merry int mpr_pci_setup_interrupts(struct mpr_softc *sc);
796bec09074SScott Long void mpr_pci_free_interrupts(struct mpr_softc *sc);
797991554f2SKenneth D. Merry int mpr_pci_restore(struct mpr_softc *sc);
798991554f2SKenneth D. Merry 
799252b2b4fSScott Long void mpr_get_tunables(struct mpr_softc *sc);
800991554f2SKenneth D. Merry int mpr_attach(struct mpr_softc *sc);
801991554f2SKenneth D. Merry int mpr_free(struct mpr_softc *sc);
802991554f2SKenneth D. Merry void mpr_intr(void *);
803991554f2SKenneth D. Merry void mpr_intr_msi(void *);
804991554f2SKenneth D. Merry void mpr_intr_locked(void *);
805991554f2SKenneth D. Merry int mpr_register_events(struct mpr_softc *, uint8_t *, mpr_evt_callback_t *,
806991554f2SKenneth D. Merry     void *, struct mpr_event_handle **);
807991554f2SKenneth D. Merry int mpr_restart(struct mpr_softc *);
8087a2a6a1aSStephen McConnell int mpr_update_events(struct mpr_softc *, struct mpr_event_handle *, uint8_t *);
809991554f2SKenneth D. Merry int mpr_deregister_events(struct mpr_softc *, struct mpr_event_handle *);
81067feec50SStephen McConnell void mpr_build_nvme_prp(struct mpr_softc *sc, struct mpr_command *cm,
81167feec50SStephen McConnell     Mpi26NVMeEncapsulatedRequest_t *nvme_encap_request, void *data,
81267feec50SStephen McConnell     uint32_t data_in_sz, uint32_t data_out_sz);
813991554f2SKenneth D. Merry int mpr_push_sge(struct mpr_command *, MPI2_SGE_SIMPLE64 *, size_t, int);
814991554f2SKenneth D. Merry int mpr_push_ieee_sge(struct mpr_command *, void *, int);
815991554f2SKenneth D. Merry int mpr_add_dmaseg(struct mpr_command *, vm_paddr_t, size_t, u_int, int);
816991554f2SKenneth D. Merry int mpr_attach_sas(struct mpr_softc *sc);
817991554f2SKenneth D. Merry int mpr_detach_sas(struct mpr_softc *sc);
818991554f2SKenneth D. Merry int mpr_read_config_page(struct mpr_softc *, struct mpr_config_params *);
819991554f2SKenneth D. Merry int mpr_write_config_page(struct mpr_softc *, struct mpr_config_params *);
820991554f2SKenneth D. Merry void mpr_memaddr_cb(void *, bus_dma_segment_t *, int , int );
821e2997a03SKenneth D. Merry void mpr_memaddr_wait_cb(void *, bus_dma_segment_t *, int , int );
822991554f2SKenneth D. Merry void mpr_init_sge(struct mpr_command *cm, void *req, void *sge);
823991554f2SKenneth D. Merry int mpr_attach_user(struct mpr_softc *);
824991554f2SKenneth D. Merry void mpr_detach_user(struct mpr_softc *);
825991554f2SKenneth D. Merry void mprsas_record_event(struct mpr_softc *sc,
826991554f2SKenneth D. Merry     MPI2_EVENT_NOTIFICATION_REPLY *event_reply);
827991554f2SKenneth D. Merry 
828991554f2SKenneth D. Merry int mpr_map_command(struct mpr_softc *sc, struct mpr_command *cm);
8296d4ffcb4SKenneth D. Merry int mpr_wait_command(struct mpr_softc *sc, struct mpr_command **cm, int timeout,
8307a2a6a1aSStephen McConnell     int sleep_flag);
8316d4ffcb4SKenneth D. Merry int mpr_request_polled(struct mpr_softc *sc, struct mpr_command **cm);
832991554f2SKenneth D. Merry 
833991554f2SKenneth D. Merry int mpr_config_get_bios_pg3(struct mpr_softc *sc, Mpi2ConfigReply_t
834991554f2SKenneth D. Merry     *mpi_reply, Mpi2BiosPage3_t *config_page);
835991554f2SKenneth D. Merry int mpr_config_get_raid_volume_pg0(struct mpr_softc *sc, Mpi2ConfigReply_t
836991554f2SKenneth D. Merry     *mpi_reply, Mpi2RaidVolPage0_t *config_page, u32 page_address);
837991554f2SKenneth D. Merry int mpr_config_get_ioc_pg8(struct mpr_softc *sc, Mpi2ConfigReply_t *,
838991554f2SKenneth D. Merry     Mpi2IOCPage8_t *);
839991554f2SKenneth D. Merry int mpr_config_get_iounit_pg8(struct mpr_softc *sc,
840991554f2SKenneth D. Merry     Mpi2ConfigReply_t *mpi_reply, Mpi2IOUnitPage8_t *config_page);
841991554f2SKenneth D. Merry int mpr_config_get_sas_device_pg0(struct mpr_softc *, Mpi2ConfigReply_t *,
842991554f2SKenneth D. Merry     Mpi2SasDevicePage0_t *, u32 , u16 );
84367feec50SStephen McConnell int mpr_config_get_pcie_device_pg0(struct mpr_softc *sc, Mpi2ConfigReply_t
84467feec50SStephen McConnell     *mpi_reply, Mpi26PCIeDevicePage0_t *config_page, u32 form, u16 handle);
84567feec50SStephen McConnell int mpr_config_get_pcie_device_pg2(struct mpr_softc *sc, Mpi2ConfigReply_t
84667feec50SStephen McConnell     *mpi_reply, Mpi26PCIeDevicePage2_t *config_page, u32 form, u16 handle);
847991554f2SKenneth D. Merry int mpr_config_get_dpm_pg0(struct mpr_softc *, Mpi2ConfigReply_t *,
848991554f2SKenneth D. Merry     Mpi2DriverMappingPage0_t *, u16 );
849991554f2SKenneth D. Merry int mpr_config_get_raid_volume_pg1(struct mpr_softc *sc,
850991554f2SKenneth D. Merry     Mpi2ConfigReply_t *mpi_reply, Mpi2RaidVolPage1_t *config_page, u32 form,
851991554f2SKenneth D. Merry     u16 handle);
852991554f2SKenneth D. Merry int mpr_config_get_volume_wwid(struct mpr_softc *sc, u16 volume_handle,
853991554f2SKenneth D. Merry     u64 *wwid);
854991554f2SKenneth D. Merry int mpr_config_get_raid_pd_pg0(struct mpr_softc *sc,
855991554f2SKenneth D. Merry     Mpi2ConfigReply_t *mpi_reply, Mpi2RaidPhysDiskPage0_t *config_page,
856991554f2SKenneth D. Merry     u32 page_address);
85789d1c21fSKashyap D Desai int mpr_config_get_man_pg11(struct mpr_softc *sc, Mpi2ConfigReply_t *mpi_reply,
85889d1c21fSKashyap D Desai     Mpi2ManufacturingPage11_t *config_page);
859acc173a6SWarner Losh void mprsas_ir_shutdown(struct mpr_softc *sc, int howto);
860991554f2SKenneth D. Merry 
861991554f2SKenneth D. Merry int mpr_reinit(struct mpr_softc *sc);
862991554f2SKenneth D. Merry void mprsas_handle_reinit(struct mpr_softc *sc);
863991554f2SKenneth D. Merry 
864991554f2SKenneth D. Merry void mpr_base_static_config_pages(struct mpr_softc *sc);
865991554f2SKenneth D. Merry 
866991554f2SKenneth D. Merry int mpr_mapping_initialize(struct mpr_softc *);
867991554f2SKenneth D. Merry void mpr_mapping_topology_change_event(struct mpr_softc *,
868991554f2SKenneth D. Merry     Mpi2EventDataSasTopologyChangeList_t *);
86967feec50SStephen McConnell void mpr_mapping_pcie_topology_change_event(struct mpr_softc *sc,
87067feec50SStephen McConnell     Mpi26EventDataPCIeTopologyChangeList_t *event_data);
871991554f2SKenneth D. Merry void mpr_mapping_free_memory(struct mpr_softc *sc);
872991554f2SKenneth D. Merry int mpr_config_set_dpm_pg0(struct mpr_softc *, Mpi2ConfigReply_t *,
873991554f2SKenneth D. Merry     Mpi2DriverMappingPage0_t *, u16 );
874991554f2SKenneth D. Merry void mpr_mapping_exit(struct mpr_softc *);
875327f2e6cSStephen McConnell void mpr_mapping_check_devices(void *);
876991554f2SKenneth D. Merry int mpr_mapping_allocate_memory(struct mpr_softc *sc);
877327f2e6cSStephen McConnell unsigned int mpr_mapping_get_tid(struct mpr_softc *, uint64_t , u16);
878327f2e6cSStephen McConnell unsigned int mpr_mapping_get_tid_from_handle(struct mpr_softc *sc,
879991554f2SKenneth D. Merry     u16 handle);
880327f2e6cSStephen McConnell unsigned int mpr_mapping_get_raid_tid(struct mpr_softc *sc, u64 wwid,
881327f2e6cSStephen McConnell     u16 volHandle);
882327f2e6cSStephen McConnell unsigned int mpr_mapping_get_raid_tid_from_handle(struct mpr_softc *sc,
883991554f2SKenneth D. Merry     u16 volHandle);
884991554f2SKenneth D. Merry void mpr_mapping_enclosure_dev_status_change_event(struct mpr_softc *,
885991554f2SKenneth D. Merry     Mpi2EventDataSasEnclDevStatusChange_t *event_data);
886991554f2SKenneth D. Merry void mpr_mapping_ir_config_change_event(struct mpr_softc *sc,
887991554f2SKenneth D. Merry     Mpi2EventDataIrConfigChangeList_t *event_data);
888991554f2SKenneth D. Merry 
889991554f2SKenneth D. Merry void mprsas_evt_handler(struct mpr_softc *sc, uintptr_t data,
890991554f2SKenneth D. Merry     MPI2_EVENT_NOTIFICATION_REPLY *event);
891991554f2SKenneth D. Merry void mprsas_prepare_remove(struct mprsas_softc *sassc, uint16_t handle);
8927a2a6a1aSStephen McConnell void mprsas_prepare_volume_remove(struct mprsas_softc *sassc, uint16_t handle);
893991554f2SKenneth D. Merry int mprsas_startup(struct mpr_softc *sc);
8947a2a6a1aSStephen McConnell struct mprsas_target * mprsas_find_target_by_handle(struct mprsas_softc *, int,
8957a2a6a1aSStephen McConnell     uint16_t);
896a2c14879SStephen McConnell void mprsas_realloc_targets(struct mpr_softc *sc, int maxtargets);
897a2c14879SStephen McConnell struct mpr_command * mprsas_alloc_tm(struct mpr_softc *sc);
898a2c14879SStephen McConnell void mprsas_free_tm(struct mpr_softc *sc, struct mpr_command *tm);
899a2c14879SStephen McConnell void mprsas_release_simq_reinit(struct mprsas_softc *sassc);
900a2c14879SStephen McConnell int mprsas_send_reset(struct mpr_softc *sc, struct mpr_command *tm,
901a2c14879SStephen McConnell     uint8_t type);
902991554f2SKenneth D. Merry 
903991554f2SKenneth D. Merry SYSCTL_DECL(_hw_mpr);
904991554f2SKenneth D. Merry 
905991554f2SKenneth D. Merry /* Compatibility shims for different OS versions */
906991554f2SKenneth D. Merry #if __FreeBSD_version >= 800001
907991554f2SKenneth D. Merry #define mpr_kproc_create(func, farg, proc_ptr, flags, stackpgs, fmtstr, arg) \
908991554f2SKenneth D. Merry     kproc_create(func, farg, proc_ptr, flags, stackpgs, fmtstr, arg)
909991554f2SKenneth D. Merry #define mpr_kproc_exit(arg)	kproc_exit(arg)
910991554f2SKenneth D. Merry #else
911991554f2SKenneth D. Merry #define mpr_kproc_create(func, farg, proc_ptr, flags, stackpgs, fmtstr, arg) \
912991554f2SKenneth D. Merry     kthread_create(func, farg, proc_ptr, flags, stackpgs, fmtstr, arg)
913991554f2SKenneth D. Merry #define mpr_kproc_exit(arg)	kthread_exit(arg)
914991554f2SKenneth D. Merry #endif
915991554f2SKenneth D. Merry 
916991554f2SKenneth D. Merry #if defined(CAM_PRIORITY_XPT)
917991554f2SKenneth D. Merry #define MPR_PRIORITY_XPT	CAM_PRIORITY_XPT
918991554f2SKenneth D. Merry #else
919991554f2SKenneth D. Merry #define MPR_PRIORITY_XPT	5
920991554f2SKenneth D. Merry #endif
921991554f2SKenneth D. Merry 
922991554f2SKenneth D. Merry #if __FreeBSD_version < 800107
923991554f2SKenneth D. Merry // Prior to FreeBSD-8.0 scp3_flags was not defined.
924991554f2SKenneth D. Merry #define spc3_flags reserved
925991554f2SKenneth D. Merry 
926991554f2SKenneth D. Merry #define SPC3_SID_PROTECT    0x01
927991554f2SKenneth D. Merry #define SPC3_SID_3PC        0x08
928991554f2SKenneth D. Merry #define SPC3_SID_TPGS_MASK  0x30
929991554f2SKenneth D. Merry #define SPC3_SID_TPGS_IMPLICIT  0x10
930991554f2SKenneth D. Merry #define SPC3_SID_TPGS_EXPLICIT  0x20
931991554f2SKenneth D. Merry #define SPC3_SID_ACC        0x40
932991554f2SKenneth D. Merry #define SPC3_SID_SCCS       0x80
933991554f2SKenneth D. Merry 
934991554f2SKenneth D. Merry #define CAM_PRIORITY_NORMAL CAM_PRIORITY_NONE
935991554f2SKenneth D. Merry #endif
936991554f2SKenneth D. Merry 
93767feec50SStephen McConnell /* Definitions for SCSI unmap translation to NVMe DSM command */
93867feec50SStephen McConnell 
93967feec50SStephen McConnell /* UNMAP block descriptor structure */
94067feec50SStephen McConnell struct unmap_blk_desc {
94167feec50SStephen McConnell 	uint64_t slba;
94267feec50SStephen McConnell 	uint32_t nlb;
94367feec50SStephen McConnell 	uint32_t resv;
94467feec50SStephen McConnell };
94567feec50SStephen McConnell 
94667feec50SStephen McConnell /* UNMAP command's data */
94767feec50SStephen McConnell struct unmap_parm_list {
94867feec50SStephen McConnell 	uint16_t unmap_data_len;
94967feec50SStephen McConnell 	uint16_t unmap_blk_desc_data_len;
95067feec50SStephen McConnell 	uint32_t resv;
95167feec50SStephen McConnell 	struct unmap_blk_desc desc[0];
95267feec50SStephen McConnell };
95367feec50SStephen McConnell 
95467feec50SStephen McConnell /* SCSI ADDITIONAL SENSE Codes */
95567feec50SStephen McConnell #define FIXED_SENSE_DATA                                0x70
95667feec50SStephen McConnell #define SCSI_ASC_NO_SENSE                               0x00
95767feec50SStephen McConnell #define SCSI_ASC_PERIPHERAL_DEV_WRITE_FAULT             0x03
95867feec50SStephen McConnell #define SCSI_ASC_LUN_NOT_READY                          0x04
95967feec50SStephen McConnell #define SCSI_ASC_WARNING                                0x0B
96067feec50SStephen McConnell #define SCSI_ASC_LOG_BLOCK_GUARD_CHECK_FAILED           0x10
96167feec50SStephen McConnell #define SCSI_ASC_LOG_BLOCK_APPTAG_CHECK_FAILED          0x10
96267feec50SStephen McConnell #define SCSI_ASC_LOG_BLOCK_REFTAG_CHECK_FAILED          0x10
96367feec50SStephen McConnell #define SCSI_ASC_UNRECOVERED_READ_ERROR                 0x11
96467feec50SStephen McConnell #define SCSI_ASC_MISCOMPARE_DURING_VERIFY               0x1D
96567feec50SStephen McConnell #define SCSI_ASC_ACCESS_DENIED_INVALID_LUN_ID           0x20
96667feec50SStephen McConnell #define SCSI_ASC_ILLEGAL_COMMAND                        0x20
96767feec50SStephen McConnell #define SCSI_ASC_ILLEGAL_BLOCK                          0x21
96867feec50SStephen McConnell #define SCSI_ASC_INVALID_CDB                            0x24
96967feec50SStephen McConnell #define SCSI_ASC_INVALID_LUN                            0x25
97067feec50SStephen McConnell #define SCSI_ASC_INVALID_PARAMETER                      0x26
97167feec50SStephen McConnell #define SCSI_ASC_FORMAT_COMMAND_FAILED                  0x31
97267feec50SStephen McConnell #define SCSI_ASC_INTERNAL_TARGET_FAILURE                0x44
97367feec50SStephen McConnell 
97467feec50SStephen McConnell /* SCSI ADDITIONAL SENSE Code Qualifiers */
97567feec50SStephen McConnell #define SCSI_ASCQ_CAUSE_NOT_REPORTABLE                  0x00
97667feec50SStephen McConnell #define SCSI_ASCQ_FORMAT_COMMAND_FAILED                 0x01
97767feec50SStephen McConnell #define SCSI_ASCQ_LOG_BLOCK_GUARD_CHECK_FAILED          0x01
97867feec50SStephen McConnell #define SCSI_ASCQ_LOG_BLOCK_APPTAG_CHECK_FAILED         0x02
97967feec50SStephen McConnell #define SCSI_ASCQ_LOG_BLOCK_REFTAG_CHECK_FAILED         0x03
98067feec50SStephen McConnell #define SCSI_ASCQ_FORMAT_IN_PROGRESS                    0x04
98167feec50SStephen McConnell #define SCSI_ASCQ_POWER_LOSS_EXPECTED                   0x08
98267feec50SStephen McConnell #define SCSI_ASCQ_INVALID_LUN_ID                        0x09
98367feec50SStephen McConnell 
984991554f2SKenneth D. Merry #endif
985991554f2SKenneth D. Merry 
986