1991554f2SKenneth D. Merry /*- 2991554f2SKenneth D. Merry * Copyright (c) 2009 Yahoo! Inc. 3a2c14879SStephen McConnell * Copyright (c) 2011-2015 LSI Corp. 47a2a6a1aSStephen McConnell * Copyright (c) 2013-2016 Avago Technologies 546b23587SKashyap D Desai * Copyright 2000-2020 Broadcom Inc. 6991554f2SKenneth D. Merry * All rights reserved. 7991554f2SKenneth D. Merry * 8991554f2SKenneth D. Merry * Redistribution and use in source and binary forms, with or without 9991554f2SKenneth D. Merry * modification, are permitted provided that the following conditions 10991554f2SKenneth D. Merry * are met: 11991554f2SKenneth D. Merry * 1. Redistributions of source code must retain the above copyright 12991554f2SKenneth D. Merry * notice, this list of conditions and the following disclaimer. 13991554f2SKenneth D. Merry * 2. Redistributions in binary form must reproduce the above copyright 14991554f2SKenneth D. Merry * notice, this list of conditions and the following disclaimer in the 15991554f2SKenneth D. Merry * documentation and/or other materials provided with the distribution. 16991554f2SKenneth D. Merry * 17991554f2SKenneth D. Merry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18991554f2SKenneth D. Merry * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19991554f2SKenneth D. Merry * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20991554f2SKenneth D. Merry * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21991554f2SKenneth D. Merry * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22991554f2SKenneth D. Merry * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23991554f2SKenneth D. Merry * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24991554f2SKenneth D. Merry * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25991554f2SKenneth D. Merry * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26991554f2SKenneth D. Merry * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27991554f2SKenneth D. Merry * SUCH DAMAGE. 28991554f2SKenneth D. Merry * 2946b23587SKashyap D Desai * Broadcom Inc. (LSI) MPT-Fusion Host Adapter FreeBSD 30a2c14879SStephen McConnell * 31991554f2SKenneth D. Merry */ 32991554f2SKenneth D. Merry 33991554f2SKenneth D. Merry #include <sys/cdefs.h> 34991554f2SKenneth D. Merry __FBSDID("$FreeBSD$"); 35991554f2SKenneth D. Merry 36a2c14879SStephen McConnell /* Communications core for Avago Technologies (LSI) MPT3 */ 37991554f2SKenneth D. Merry 38991554f2SKenneth D. Merry /* TODO Move headers to mprvar */ 39991554f2SKenneth D. Merry #include <sys/types.h> 40991554f2SKenneth D. Merry #include <sys/param.h> 41991554f2SKenneth D. Merry #include <sys/systm.h> 42991554f2SKenneth D. Merry #include <sys/kernel.h> 43991554f2SKenneth D. Merry #include <sys/selinfo.h> 44991554f2SKenneth D. Merry #include <sys/lock.h> 45991554f2SKenneth D. Merry #include <sys/mutex.h> 46991554f2SKenneth D. Merry #include <sys/module.h> 47991554f2SKenneth D. Merry #include <sys/bus.h> 48991554f2SKenneth D. Merry #include <sys/conf.h> 49991554f2SKenneth D. Merry #include <sys/bio.h> 50991554f2SKenneth D. Merry #include <sys/malloc.h> 51991554f2SKenneth D. Merry #include <sys/uio.h> 52991554f2SKenneth D. Merry #include <sys/sysctl.h> 53bec09074SScott Long #include <sys/smp.h> 54991554f2SKenneth D. Merry #include <sys/queue.h> 55991554f2SKenneth D. Merry #include <sys/kthread.h> 56991554f2SKenneth D. Merry #include <sys/taskqueue.h> 57991554f2SKenneth D. Merry #include <sys/endian.h> 58991554f2SKenneth D. Merry #include <sys/eventhandler.h> 59867aa8cdSScott Long #include <sys/sbuf.h> 60cf6ea6f2SScott Long #include <sys/priv.h> 61991554f2SKenneth D. Merry 62991554f2SKenneth D. Merry #include <machine/bus.h> 63991554f2SKenneth D. Merry #include <machine/resource.h> 64991554f2SKenneth D. Merry #include <sys/rman.h> 65991554f2SKenneth D. Merry #include <sys/proc.h> 66991554f2SKenneth D. Merry 67991554f2SKenneth D. Merry #include <dev/pci/pcivar.h> 68991554f2SKenneth D. Merry 69991554f2SKenneth D. Merry #include <cam/cam.h> 7067feec50SStephen McConnell #include <cam/cam_ccb.h> 71991554f2SKenneth D. Merry #include <cam/scsi/scsi_all.h> 72991554f2SKenneth D. Merry 73991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_type.h> 74991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2.h> 75991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_ioc.h> 76991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_sas.h> 7767feec50SStephen McConnell #include <dev/mpr/mpi/mpi2_pci.h> 78991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_cnfg.h> 79991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_init.h> 80991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_tool.h> 81991554f2SKenneth D. Merry #include <dev/mpr/mpr_ioctl.h> 82991554f2SKenneth D. Merry #include <dev/mpr/mprvar.h> 83991554f2SKenneth D. Merry #include <dev/mpr/mpr_table.h> 8467feec50SStephen McConnell #include <dev/mpr/mpr_sas.h> 85991554f2SKenneth D. Merry 86991554f2SKenneth D. Merry static int mpr_diag_reset(struct mpr_softc *sc, int sleep_flag); 87991554f2SKenneth D. Merry static int mpr_init_queues(struct mpr_softc *sc); 883c5ac992SScott Long static void mpr_resize_queues(struct mpr_softc *sc); 89991554f2SKenneth D. Merry static int mpr_message_unit_reset(struct mpr_softc *sc, int sleep_flag); 90991554f2SKenneth D. Merry static int mpr_transition_operational(struct mpr_softc *sc); 91991554f2SKenneth D. Merry static int mpr_iocfacts_allocate(struct mpr_softc *sc, uint8_t attaching); 92991554f2SKenneth D. Merry static void mpr_iocfacts_free(struct mpr_softc *sc); 93991554f2SKenneth D. Merry static void mpr_startup(void *arg); 94991554f2SKenneth D. Merry static int mpr_send_iocinit(struct mpr_softc *sc); 95991554f2SKenneth D. Merry static int mpr_alloc_queues(struct mpr_softc *sc); 961415db6cSScott Long static int mpr_alloc_hw_queues(struct mpr_softc *sc); 97991554f2SKenneth D. Merry static int mpr_alloc_replies(struct mpr_softc *sc); 98991554f2SKenneth D. Merry static int mpr_alloc_requests(struct mpr_softc *sc); 9967feec50SStephen McConnell static int mpr_alloc_nvme_prp_pages(struct mpr_softc *sc); 100991554f2SKenneth D. Merry static int mpr_attach_log(struct mpr_softc *sc); 101991554f2SKenneth D. Merry static __inline void mpr_complete_command(struct mpr_softc *sc, 102991554f2SKenneth D. Merry struct mpr_command *cm); 103991554f2SKenneth D. Merry static void mpr_dispatch_event(struct mpr_softc *sc, uintptr_t data, 104991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply); 1057a2a6a1aSStephen McConnell static void mpr_config_complete(struct mpr_softc *sc, struct mpr_command *cm); 106991554f2SKenneth D. Merry static void mpr_periodic(void *); 107991554f2SKenneth D. Merry static int mpr_reregister_events(struct mpr_softc *sc); 1087a2a6a1aSStephen McConnell static void mpr_enqueue_request(struct mpr_softc *sc, struct mpr_command *cm); 1097a2a6a1aSStephen McConnell static int mpr_get_iocfacts(struct mpr_softc *sc, MPI2_IOC_FACTS_REPLY *facts); 110991554f2SKenneth D. Merry static int mpr_wait_db_ack(struct mpr_softc *sc, int timeout, int sleep_flag); 111867aa8cdSScott Long static int mpr_debug_sysctl(SYSCTL_HANDLER_ARGS); 112cf6ea6f2SScott Long static int mpr_dump_reqs(SYSCTL_HANDLER_ARGS); 113867aa8cdSScott Long static void mpr_parse_debug(struct mpr_softc *sc, char *list); 11471900a79SAlfredo Dal'Ava Junior static void adjust_iocfacts_endianness(MPI2_IOC_FACTS_REPLY *facts); 115867aa8cdSScott Long 1167029da5cSPawel Biernacki SYSCTL_NODE(_hw, OID_AUTO, mpr, CTLFLAG_RD | CTLFLAG_MPSAFE, 0, 1177029da5cSPawel Biernacki "MPR Driver Parameters"); 118991554f2SKenneth D. Merry 119991554f2SKenneth D. Merry MALLOC_DEFINE(M_MPR, "mpr", "mpr driver memory"); 120991554f2SKenneth D. Merry 121991554f2SKenneth D. Merry /* 122991554f2SKenneth D. Merry * Do a "Diagnostic Reset" aka a hard reset. This should get the chip out of 123991554f2SKenneth D. Merry * any state and back to its initialization state machine. 124991554f2SKenneth D. Merry */ 125991554f2SKenneth D. Merry static char mpt2_reset_magic[] = { 0x00, 0x0f, 0x04, 0x0b, 0x02, 0x07, 0x0d }; 126991554f2SKenneth D. Merry 127991554f2SKenneth D. Merry /* 128991554f2SKenneth D. Merry * Added this union to smoothly convert le64toh cm->cm_desc.Words. 12967feec50SStephen McConnell * Compiler only supports uint64_t to be passed as an argument. 130757ff642SScott Long * Otherwise it will throw this error: 131991554f2SKenneth D. Merry * "aggregate value used where an integer was expected" 132991554f2SKenneth D. Merry */ 1334bc604dcSScott Long typedef union { 134991554f2SKenneth D. Merry u64 word; 135991554f2SKenneth D. Merry struct { 136991554f2SKenneth D. Merry u32 low; 137991554f2SKenneth D. Merry u32 high; 138991554f2SKenneth D. Merry } u; 1394bc604dcSScott Long } request_descriptor_t; 140991554f2SKenneth D. Merry 141991554f2SKenneth D. Merry /* Rate limit chain-fail messages to 1 per minute */ 142991554f2SKenneth D. Merry static struct timeval mpr_chainfail_interval = { 60, 0 }; 143991554f2SKenneth D. Merry 144991554f2SKenneth D. Merry /* 145991554f2SKenneth D. Merry * sleep_flag can be either CAN_SLEEP or NO_SLEEP. 146991554f2SKenneth D. Merry * If this function is called from process context, it can sleep 147991554f2SKenneth D. Merry * and there is no harm to sleep, in case if this fuction is called 148991554f2SKenneth D. Merry * from Interrupt handler, we can not sleep and need NO_SLEEP flag set. 149991554f2SKenneth D. Merry * based on sleep flags driver will call either msleep, pause or DELAY. 150991554f2SKenneth D. Merry * msleep and pause are of same variant, but pause is used when mpr_mtx 151991554f2SKenneth D. Merry * is not hold by driver. 152991554f2SKenneth D. Merry */ 153991554f2SKenneth D. Merry static int 154991554f2SKenneth D. Merry mpr_diag_reset(struct mpr_softc *sc,int sleep_flag) 155991554f2SKenneth D. Merry { 156991554f2SKenneth D. Merry uint32_t reg; 157991554f2SKenneth D. Merry int i, error, tries = 0; 158991554f2SKenneth D. Merry uint8_t first_wait_done = FALSE; 159991554f2SKenneth D. Merry 160757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 161991554f2SKenneth D. Merry 162991554f2SKenneth D. Merry /* Clear any pending interrupts */ 163991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 164991554f2SKenneth D. Merry 165991554f2SKenneth D. Merry /* 166991554f2SKenneth D. Merry * Force NO_SLEEP for threads prohibited to sleep 167991554f2SKenneth D. Merry * e.a Thread from interrupt handler are prohibited to sleep. 168991554f2SKenneth D. Merry */ 169991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 170991554f2SKenneth D. Merry sleep_flag = NO_SLEEP; 171991554f2SKenneth D. Merry 172757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence start, sleep_flag=%d\n", sleep_flag); 173991554f2SKenneth D. Merry /* Push the magic sequence */ 174991554f2SKenneth D. Merry error = ETIMEDOUT; 175991554f2SKenneth D. Merry while (tries++ < 20) { 176991554f2SKenneth D. Merry for (i = 0; i < sizeof(mpt2_reset_magic); i++) 177991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_WRITE_SEQUENCE_OFFSET, 178991554f2SKenneth D. Merry mpt2_reset_magic[i]); 179991554f2SKenneth D. Merry 180991554f2SKenneth D. Merry /* wait 100 msec */ 181991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 182991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 183991554f2SKenneth D. Merry "mprdiag", hz/10); 184991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 185991554f2SKenneth D. Merry pause("mprdiag", hz/10); 186991554f2SKenneth D. Merry else 187991554f2SKenneth D. Merry DELAY(100 * 1000); 188991554f2SKenneth D. Merry 189991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_HOST_DIAGNOSTIC_OFFSET); 190991554f2SKenneth D. Merry if (reg & MPI2_DIAG_DIAG_WRITE_ENABLE) { 191991554f2SKenneth D. Merry error = 0; 192991554f2SKenneth D. Merry break; 193991554f2SKenneth D. Merry } 194991554f2SKenneth D. Merry } 195757ff642SScott Long if (error) { 196757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence failed, error=%d, exit\n", 197757ff642SScott Long error); 198991554f2SKenneth D. Merry return (error); 199757ff642SScott Long } 200991554f2SKenneth D. Merry 201991554f2SKenneth D. Merry /* Send the actual reset. XXX need to refresh the reg? */ 202757ff642SScott Long reg |= MPI2_DIAG_RESET_ADAPTER; 203757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence success, sending reset, reg= 0x%x\n", 204757ff642SScott Long reg); 205757ff642SScott Long mpr_regwrite(sc, MPI2_HOST_DIAGNOSTIC_OFFSET, reg); 206991554f2SKenneth D. Merry 207991554f2SKenneth D. Merry /* Wait up to 300 seconds in 50ms intervals */ 208991554f2SKenneth D. Merry error = ETIMEDOUT; 209991554f2SKenneth D. Merry for (i = 0; i < 6000; i++) { 210991554f2SKenneth D. Merry /* 211991554f2SKenneth D. Merry * Wait 50 msec. If this is the first time through, wait 256 212991554f2SKenneth D. Merry * msec to satisfy Diag Reset timing requirements. 213991554f2SKenneth D. Merry */ 214991554f2SKenneth D. Merry if (first_wait_done) { 215991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 216991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 217991554f2SKenneth D. Merry "mprdiag", hz/20); 218991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 219991554f2SKenneth D. Merry pause("mprdiag", hz/20); 220991554f2SKenneth D. Merry else 221991554f2SKenneth D. Merry DELAY(50 * 1000); 222991554f2SKenneth D. Merry } else { 223991554f2SKenneth D. Merry DELAY(256 * 1000); 224991554f2SKenneth D. Merry first_wait_done = TRUE; 225991554f2SKenneth D. Merry } 226991554f2SKenneth D. Merry /* 227991554f2SKenneth D. Merry * Check for the RESET_ADAPTER bit to be cleared first, then 228991554f2SKenneth D. Merry * wait for the RESET state to be cleared, which takes a little 229991554f2SKenneth D. Merry * longer. 230991554f2SKenneth D. Merry */ 231991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_HOST_DIAGNOSTIC_OFFSET); 232991554f2SKenneth D. Merry if (reg & MPI2_DIAG_RESET_ADAPTER) { 233991554f2SKenneth D. Merry continue; 234991554f2SKenneth D. Merry } 235991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 236991554f2SKenneth D. Merry if ((reg & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_RESET) { 237991554f2SKenneth D. Merry error = 0; 238991554f2SKenneth D. Merry break; 239991554f2SKenneth D. Merry } 240991554f2SKenneth D. Merry } 241757ff642SScott Long if (error) { 242757ff642SScott Long mpr_dprint(sc, MPR_INIT, "reset failed, error= %d, exit\n", 243757ff642SScott Long error); 244991554f2SKenneth D. Merry return (error); 245757ff642SScott Long } 246991554f2SKenneth D. Merry 247991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_WRITE_SEQUENCE_OFFSET, 0x0); 248757ff642SScott Long mpr_dprint(sc, MPR_INIT, "diag reset success, exit\n"); 249991554f2SKenneth D. Merry 250991554f2SKenneth D. Merry return (0); 251991554f2SKenneth D. Merry } 252991554f2SKenneth D. Merry 253991554f2SKenneth D. Merry static int 254991554f2SKenneth D. Merry mpr_message_unit_reset(struct mpr_softc *sc, int sleep_flag) 255991554f2SKenneth D. Merry { 256757ff642SScott Long int error; 257991554f2SKenneth D. Merry 258991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 259991554f2SKenneth D. Merry 260757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 261757ff642SScott Long 262757ff642SScott Long error = 0; 263991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, 264991554f2SKenneth D. Merry MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET << 265991554f2SKenneth D. Merry MPI2_DOORBELL_FUNCTION_SHIFT); 266991554f2SKenneth D. Merry 267991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flag) != 0) { 268757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 269757ff642SScott Long "Doorbell handshake failed\n"); 270757ff642SScott Long error = ETIMEDOUT; 271991554f2SKenneth D. Merry } 272991554f2SKenneth D. Merry 273757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 274757ff642SScott Long return (error); 275991554f2SKenneth D. Merry } 276991554f2SKenneth D. Merry 277991554f2SKenneth D. Merry static int 278991554f2SKenneth D. Merry mpr_transition_ready(struct mpr_softc *sc) 279991554f2SKenneth D. Merry { 280991554f2SKenneth D. Merry uint32_t reg, state; 281991554f2SKenneth D. Merry int error, tries = 0; 282991554f2SKenneth D. Merry int sleep_flags; 283991554f2SKenneth D. Merry 284991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 285991554f2SKenneth D. Merry /* If we are in attach call, do not sleep */ 286991554f2SKenneth D. Merry sleep_flags = (sc->mpr_flags & MPR_FLAGS_ATTACH_DONE) 287991554f2SKenneth D. Merry ? CAN_SLEEP : NO_SLEEP; 288991554f2SKenneth D. Merry 289991554f2SKenneth D. Merry error = 0; 290757ff642SScott Long 291757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered, sleep_flags= %d\n", 292757ff642SScott Long __func__, sleep_flags); 293757ff642SScott Long 294991554f2SKenneth D. Merry while (tries++ < 1200) { 295991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 296991554f2SKenneth D. Merry mpr_dprint(sc, MPR_INIT, " Doorbell= 0x%x\n", reg); 297991554f2SKenneth D. Merry 298991554f2SKenneth D. Merry /* 299991554f2SKenneth D. Merry * Ensure the IOC is ready to talk. If it's not, try 300991554f2SKenneth D. Merry * resetting it. 301991554f2SKenneth D. Merry */ 302991554f2SKenneth D. Merry if (reg & MPI2_DOORBELL_USED) { 303757ff642SScott Long mpr_dprint(sc, MPR_INIT, " Not ready, sending diag " 304757ff642SScott Long "reset\n"); 305991554f2SKenneth D. Merry mpr_diag_reset(sc, sleep_flags); 306991554f2SKenneth D. Merry DELAY(50000); 307991554f2SKenneth D. Merry continue; 308991554f2SKenneth D. Merry } 309991554f2SKenneth D. Merry 310991554f2SKenneth D. Merry /* Is the adapter owned by another peer? */ 311991554f2SKenneth D. Merry if ((reg & MPI2_DOORBELL_WHO_INIT_MASK) == 312991554f2SKenneth D. Merry (MPI2_WHOINIT_PCI_PEER << MPI2_DOORBELL_WHO_INIT_SHIFT)) { 313757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC is under the " 314757ff642SScott Long "control of another peer host, aborting " 315757ff642SScott Long "initialization.\n"); 316757ff642SScott Long error = ENXIO; 317757ff642SScott Long break; 318991554f2SKenneth D. Merry } 319991554f2SKenneth D. Merry 320991554f2SKenneth D. Merry state = reg & MPI2_IOC_STATE_MASK; 321991554f2SKenneth D. Merry if (state == MPI2_IOC_STATE_READY) { 322991554f2SKenneth D. Merry /* Ready to go! */ 323991554f2SKenneth D. Merry error = 0; 324991554f2SKenneth D. Merry break; 325991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_FAULT) { 326757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC in fault " 327757ff642SScott Long "state 0x%x, resetting\n", 328991554f2SKenneth D. Merry state & MPI2_DOORBELL_FAULT_CODE_MASK); 329991554f2SKenneth D. Merry mpr_diag_reset(sc, sleep_flags); 330991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_OPERATIONAL) { 331991554f2SKenneth D. Merry /* Need to take ownership */ 332991554f2SKenneth D. Merry mpr_message_unit_reset(sc, sleep_flags); 333991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_RESET) { 334991554f2SKenneth D. Merry /* Wait a bit, IOC might be in transition */ 335757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 336991554f2SKenneth D. Merry "IOC in unexpected reset state\n"); 337991554f2SKenneth D. Merry } else { 338757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 339991554f2SKenneth D. Merry "IOC in unknown state 0x%x\n", state); 340991554f2SKenneth D. Merry error = EINVAL; 341991554f2SKenneth D. Merry break; 342991554f2SKenneth D. Merry } 343991554f2SKenneth D. Merry 344991554f2SKenneth D. Merry /* Wait 50ms for things to settle down. */ 345991554f2SKenneth D. Merry DELAY(50000); 346991554f2SKenneth D. Merry } 347991554f2SKenneth D. Merry 348991554f2SKenneth D. Merry if (error) 349757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 350757ff642SScott Long "Cannot transition IOC to ready\n"); 351757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 352991554f2SKenneth D. Merry return (error); 353991554f2SKenneth D. Merry } 354991554f2SKenneth D. Merry 355991554f2SKenneth D. Merry static int 356991554f2SKenneth D. Merry mpr_transition_operational(struct mpr_softc *sc) 357991554f2SKenneth D. Merry { 358991554f2SKenneth D. Merry uint32_t reg, state; 359991554f2SKenneth D. Merry int error; 360991554f2SKenneth D. Merry 361991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 362991554f2SKenneth D. Merry 363991554f2SKenneth D. Merry error = 0; 364991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 365757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered, Doorbell= 0x%x\n", __func__, reg); 366991554f2SKenneth D. Merry 367991554f2SKenneth D. Merry state = reg & MPI2_IOC_STATE_MASK; 368991554f2SKenneth D. Merry if (state != MPI2_IOC_STATE_READY) { 369757ff642SScott Long mpr_dprint(sc, MPR_INIT, "IOC not ready\n"); 370991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 371757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 372757ff642SScott Long "failed to transition ready, exit\n"); 373991554f2SKenneth D. Merry return (error); 374991554f2SKenneth D. Merry } 375991554f2SKenneth D. Merry } 376991554f2SKenneth D. Merry 377991554f2SKenneth D. Merry error = mpr_send_iocinit(sc); 378757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 379757ff642SScott Long 380991554f2SKenneth D. Merry return (error); 381991554f2SKenneth D. Merry } 382991554f2SKenneth D. Merry 3833c5ac992SScott Long static void 3843c5ac992SScott Long mpr_resize_queues(struct mpr_softc *sc) 3853c5ac992SScott Long { 386731308d0SAlexander Motin u_int reqcr, prireqcr, maxio, sges_per_frame, chain_seg_size; 3873c5ac992SScott Long 3883c5ac992SScott Long /* 3893c5ac992SScott Long * Size the queues. Since the reply queues always need one free 3903c5ac992SScott Long * entry, we'll deduct one reply message here. The LSI documents 3913c5ac992SScott Long * suggest instead to add a count to the request queue, but I think 3923c5ac992SScott Long * that it's better to deduct from reply queue. 3933c5ac992SScott Long */ 3943c5ac992SScott Long prireqcr = MAX(1, sc->max_prireqframes); 3953c5ac992SScott Long prireqcr = MIN(prireqcr, sc->facts->HighPriorityCredit); 3963c5ac992SScott Long 3973c5ac992SScott Long reqcr = MAX(2, sc->max_reqframes); 3983c5ac992SScott Long reqcr = MIN(reqcr, sc->facts->RequestCredit); 3993c5ac992SScott Long 4003c5ac992SScott Long sc->num_reqs = prireqcr + reqcr; 40162a09ee9SAlexander Motin sc->num_prireqs = prireqcr; 4023c5ac992SScott Long sc->num_replies = MIN(sc->max_replyframes + sc->max_evtframes, 4033c5ac992SScott Long sc->facts->MaxReplyDescriptorPostQueueDepth) - 1; 4043c5ac992SScott Long 4054f5d6573SAlexander Motin /* Store the request frame size in bytes rather than as 32bit words */ 4064f5d6573SAlexander Motin sc->reqframesz = sc->facts->IOCRequestFrameSize * 4; 4074f5d6573SAlexander Motin 4084f5d6573SAlexander Motin /* 4094f5d6573SAlexander Motin * Gen3 and beyond uses the IOCMaxChainSegmentSize from IOC Facts to 4104f5d6573SAlexander Motin * get the size of a Chain Frame. Previous versions use the size as a 4114f5d6573SAlexander Motin * Request Frame for the Chain Frame size. If IOCMaxChainSegmentSize 4124f5d6573SAlexander Motin * is 0, use the default value. The IOCMaxChainSegmentSize is the 4134f5d6573SAlexander Motin * number of 16-byte elelements that can fit in a Chain Frame, which is 4144f5d6573SAlexander Motin * the size of an IEEE Simple SGE. 4154f5d6573SAlexander Motin */ 4164f5d6573SAlexander Motin if (sc->facts->MsgVersion >= MPI2_VERSION_02_05) { 41771900a79SAlfredo Dal'Ava Junior chain_seg_size = sc->facts->IOCMaxChainSegmentSize; 418731308d0SAlexander Motin if (chain_seg_size == 0) 419731308d0SAlexander Motin chain_seg_size = MPR_DEFAULT_CHAIN_SEG_SIZE; 420731308d0SAlexander Motin sc->chain_frame_size = chain_seg_size * 4214f5d6573SAlexander Motin MPR_MAX_CHAIN_ELEMENT_SIZE; 4224f5d6573SAlexander Motin } else { 4234f5d6573SAlexander Motin sc->chain_frame_size = sc->reqframesz; 4244f5d6573SAlexander Motin } 4254f5d6573SAlexander Motin 4264f5d6573SAlexander Motin /* 4274f5d6573SAlexander Motin * Max IO Size is Page Size * the following: 4284f5d6573SAlexander Motin * ((SGEs per frame - 1 for chain element) * Max Chain Depth) 4294f5d6573SAlexander Motin * + 1 for no chain needed in last frame 4304f5d6573SAlexander Motin * 4314f5d6573SAlexander Motin * If user suggests a Max IO size to use, use the smaller of the 4324f5d6573SAlexander Motin * user's value and the calculated value as long as the user's 4334f5d6573SAlexander Motin * value is larger than 0. The user's value is in pages. 4344f5d6573SAlexander Motin */ 4354f5d6573SAlexander Motin sges_per_frame = sc->chain_frame_size/sizeof(MPI2_IEEE_SGE_SIMPLE64)-1; 4364f5d6573SAlexander Motin maxio = (sges_per_frame * sc->facts->MaxChainDepth + 1) * PAGE_SIZE; 4374f5d6573SAlexander Motin 4384f5d6573SAlexander Motin /* 4394f5d6573SAlexander Motin * If I/O size limitation requested then use it and pass up to CAM. 440cd853791SKonstantin Belousov * If not, use maxphys as an optimization hint, but report HW limit. 4414f5d6573SAlexander Motin */ 4424f5d6573SAlexander Motin if (sc->max_io_pages > 0) { 4434f5d6573SAlexander Motin maxio = min(maxio, sc->max_io_pages * PAGE_SIZE); 4444f5d6573SAlexander Motin sc->maxio = maxio; 4454f5d6573SAlexander Motin } else { 4464f5d6573SAlexander Motin sc->maxio = maxio; 447cd853791SKonstantin Belousov maxio = min(maxio, maxphys); 4484f5d6573SAlexander Motin } 4494f5d6573SAlexander Motin 4504f5d6573SAlexander Motin sc->num_chains = (maxio / PAGE_SIZE + sges_per_frame - 2) / 4514f5d6573SAlexander Motin sges_per_frame * reqcr; 4524f5d6573SAlexander Motin if (sc->max_chains > 0 && sc->max_chains < sc->num_chains) 4534f5d6573SAlexander Motin sc->num_chains = sc->max_chains; 4544f5d6573SAlexander Motin 4553c5ac992SScott Long /* 4563c5ac992SScott Long * Figure out the number of MSIx-based queues. If the firmware or 4573c5ac992SScott Long * user has done something crazy and not allowed enough credit for 4583c5ac992SScott Long * the queues to be useful then don't enable multi-queue. 4593c5ac992SScott Long */ 4603c5ac992SScott Long if (sc->facts->MaxMSIxVectors < 2) 4613c5ac992SScott Long sc->msi_msgs = 1; 4623c5ac992SScott Long 4633c5ac992SScott Long if (sc->msi_msgs > 1) { 4643c5ac992SScott Long sc->msi_msgs = MIN(sc->msi_msgs, mp_ncpus); 4653c5ac992SScott Long sc->msi_msgs = MIN(sc->msi_msgs, sc->facts->MaxMSIxVectors); 4663c5ac992SScott Long if (sc->num_reqs / sc->msi_msgs < 2) 4673c5ac992SScott Long sc->msi_msgs = 1; 4683c5ac992SScott Long } 4693c5ac992SScott Long 4703c5ac992SScott Long mpr_dprint(sc, MPR_INIT, "Sized queues to q=%d reqs=%d replies=%d\n", 4713c5ac992SScott Long sc->msi_msgs, sc->num_reqs, sc->num_replies); 4723c5ac992SScott Long } 4733c5ac992SScott Long 474991554f2SKenneth D. Merry /* 475991554f2SKenneth D. Merry * This is called during attach and when re-initializing due to a Diag Reset. 476991554f2SKenneth D. Merry * IOC Facts is used to allocate many of the structures needed by the driver. 477991554f2SKenneth D. Merry * If called from attach, de-allocation is not required because the driver has 478991554f2SKenneth D. Merry * not allocated any structures yet, but if called from a Diag Reset, previously 479991554f2SKenneth D. Merry * allocated structures based on IOC Facts will need to be freed and re- 480991554f2SKenneth D. Merry * allocated bases on the latest IOC Facts. 481991554f2SKenneth D. Merry */ 482991554f2SKenneth D. Merry static int 483991554f2SKenneth D. Merry mpr_iocfacts_allocate(struct mpr_softc *sc, uint8_t attaching) 484991554f2SKenneth D. Merry { 485a2c14879SStephen McConnell int error; 486991554f2SKenneth D. Merry Mpi2IOCFactsReply_t saved_facts; 487991554f2SKenneth D. Merry uint8_t saved_mode, reallocating; 488991554f2SKenneth D. Merry 489757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_TRACE, "%s entered\n", __func__); 490991554f2SKenneth D. Merry 491991554f2SKenneth D. Merry /* Save old IOC Facts and then only reallocate if Facts have changed */ 492991554f2SKenneth D. Merry if (!attaching) { 493991554f2SKenneth D. Merry bcopy(sc->facts, &saved_facts, sizeof(MPI2_IOC_FACTS_REPLY)); 494991554f2SKenneth D. Merry } 495991554f2SKenneth D. Merry 496991554f2SKenneth D. Merry /* 497991554f2SKenneth D. Merry * Get IOC Facts. In all cases throughout this function, panic if doing 498991554f2SKenneth D. Merry * a re-initialization and only return the error if attaching so the OS 499991554f2SKenneth D. Merry * can handle it. 500991554f2SKenneth D. Merry */ 501991554f2SKenneth D. Merry if ((error = mpr_get_iocfacts(sc, sc->facts)) != 0) { 502991554f2SKenneth D. Merry if (attaching) { 503757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to get " 504757ff642SScott Long "IOC Facts with error %d, exit\n", error); 505991554f2SKenneth D. Merry return (error); 506991554f2SKenneth D. Merry } else { 507991554f2SKenneth D. Merry panic("%s failed to get IOC Facts with error %d\n", 508991554f2SKenneth D. Merry __func__, error); 509991554f2SKenneth D. Merry } 510991554f2SKenneth D. Merry } 511991554f2SKenneth D. Merry 512055e2653SScott Long MPR_DPRINT_PAGE(sc, MPR_XINFO, iocfacts, sc->facts); 513991554f2SKenneth D. Merry 514991554f2SKenneth D. Merry snprintf(sc->fw_version, sizeof(sc->fw_version), 515991554f2SKenneth D. Merry "%02d.%02d.%02d.%02d", 516991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Major, 517991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Minor, 518991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Unit, 519991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Dev); 520991554f2SKenneth D. Merry 52169e85eb8SScott Long snprintf(sc->msg_version, sizeof(sc->msg_version), "%d.%d", 52269e85eb8SScott Long (sc->facts->MsgVersion & MPI2_IOCFACTS_MSGVERSION_MAJOR_MASK) >> 52369e85eb8SScott Long MPI2_IOCFACTS_MSGVERSION_MAJOR_SHIFT, 52469e85eb8SScott Long (sc->facts->MsgVersion & MPI2_IOCFACTS_MSGVERSION_MINOR_MASK) >> 52569e85eb8SScott Long MPI2_IOCFACTS_MSGVERSION_MINOR_SHIFT); 52669e85eb8SScott Long 527757ff642SScott Long mpr_dprint(sc, MPR_INFO, "Firmware: %s, Driver: %s\n", sc->fw_version, 528991554f2SKenneth D. Merry MPR_DRIVER_VERSION); 529757ff642SScott Long mpr_dprint(sc, MPR_INFO, 530757ff642SScott Long "IOCCapabilities: %b\n", sc->facts->IOCCapabilities, 531991554f2SKenneth D. Merry "\20" "\3ScsiTaskFull" "\4DiagTrace" "\5SnapBuf" "\6ExtBuf" 532991554f2SKenneth D. Merry "\7EEDP" "\10BiDirTarg" "\11Multicast" "\14TransRetry" "\15IR" 53367feec50SStephen McConnell "\16EventReplay" "\17RaidAccel" "\20MSIXIndex" "\21HostDisc" 53467feec50SStephen McConnell "\22FastPath" "\23RDPQArray" "\24AtomicReqDesc" "\25PCIeSRIOV"); 535991554f2SKenneth D. Merry 536991554f2SKenneth D. Merry /* 537991554f2SKenneth D. Merry * If the chip doesn't support event replay then a hard reset will be 538991554f2SKenneth D. Merry * required to trigger a full discovery. Do the reset here then 539991554f2SKenneth D. Merry * retransition to Ready. A hard reset might have already been done, 540991554f2SKenneth D. Merry * but it doesn't hurt to do it again. Only do this if attaching, not 541991554f2SKenneth D. Merry * for a Diag Reset. 542991554f2SKenneth D. Merry */ 543757ff642SScott Long if (attaching && ((sc->facts->IOCCapabilities & 544757ff642SScott Long MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY) == 0)) { 545757ff642SScott Long mpr_dprint(sc, MPR_INIT, "No event replay, resetting\n"); 546991554f2SKenneth D. Merry mpr_diag_reset(sc, NO_SLEEP); 547991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 548757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to " 549757ff642SScott Long "transition to ready with error %d, exit\n", 550757ff642SScott Long error); 551991554f2SKenneth D. Merry return (error); 552991554f2SKenneth D. Merry } 553991554f2SKenneth D. Merry } 554991554f2SKenneth D. Merry 555991554f2SKenneth D. Merry /* 556991554f2SKenneth D. Merry * Set flag if IR Firmware is loaded. If the RAID Capability has 557991554f2SKenneth D. Merry * changed from the previous IOC Facts, log a warning, but only if 558991554f2SKenneth D. Merry * checking this after a Diag Reset and not during attach. 559991554f2SKenneth D. Merry */ 560991554f2SKenneth D. Merry saved_mode = sc->ir_firmware; 561991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 562991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID) 563991554f2SKenneth D. Merry sc->ir_firmware = 1; 564991554f2SKenneth D. Merry if (!attaching) { 565991554f2SKenneth D. Merry if (sc->ir_firmware != saved_mode) { 566757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "new IR/IT mode " 567757ff642SScott Long "in IOC Facts does not match previous mode\n"); 568991554f2SKenneth D. Merry } 569991554f2SKenneth D. Merry } 570991554f2SKenneth D. Merry 571991554f2SKenneth D. Merry /* Only deallocate and reallocate if relevant IOC Facts have changed */ 572991554f2SKenneth D. Merry reallocating = FALSE; 5736d4ffcb4SKenneth D. Merry sc->mpr_flags &= ~MPR_FLAGS_REALLOCATED; 5746d4ffcb4SKenneth D. Merry 575991554f2SKenneth D. Merry if ((!attaching) && 576991554f2SKenneth D. Merry ((saved_facts.MsgVersion != sc->facts->MsgVersion) || 577991554f2SKenneth D. Merry (saved_facts.HeaderVersion != sc->facts->HeaderVersion) || 578991554f2SKenneth D. Merry (saved_facts.MaxChainDepth != sc->facts->MaxChainDepth) || 579991554f2SKenneth D. Merry (saved_facts.RequestCredit != sc->facts->RequestCredit) || 580991554f2SKenneth D. Merry (saved_facts.ProductID != sc->facts->ProductID) || 581991554f2SKenneth D. Merry (saved_facts.IOCCapabilities != sc->facts->IOCCapabilities) || 582991554f2SKenneth D. Merry (saved_facts.IOCRequestFrameSize != 583991554f2SKenneth D. Merry sc->facts->IOCRequestFrameSize) || 5842bbc5fcbSStephen McConnell (saved_facts.IOCMaxChainSegmentSize != 5852bbc5fcbSStephen McConnell sc->facts->IOCMaxChainSegmentSize) || 586991554f2SKenneth D. Merry (saved_facts.MaxTargets != sc->facts->MaxTargets) || 587991554f2SKenneth D. Merry (saved_facts.MaxSasExpanders != sc->facts->MaxSasExpanders) || 588991554f2SKenneth D. Merry (saved_facts.MaxEnclosures != sc->facts->MaxEnclosures) || 589991554f2SKenneth D. Merry (saved_facts.HighPriorityCredit != sc->facts->HighPriorityCredit) || 590991554f2SKenneth D. Merry (saved_facts.MaxReplyDescriptorPostQueueDepth != 591991554f2SKenneth D. Merry sc->facts->MaxReplyDescriptorPostQueueDepth) || 592991554f2SKenneth D. Merry (saved_facts.ReplyFrameSize != sc->facts->ReplyFrameSize) || 593991554f2SKenneth D. Merry (saved_facts.MaxVolumes != sc->facts->MaxVolumes) || 594991554f2SKenneth D. Merry (saved_facts.MaxPersistentEntries != 595991554f2SKenneth D. Merry sc->facts->MaxPersistentEntries))) { 596991554f2SKenneth D. Merry reallocating = TRUE; 5976d4ffcb4SKenneth D. Merry 5986d4ffcb4SKenneth D. Merry /* Record that we reallocated everything */ 5996d4ffcb4SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_REALLOCATED; 600991554f2SKenneth D. Merry } 601991554f2SKenneth D. Merry 602991554f2SKenneth D. Merry /* 603991554f2SKenneth D. Merry * Some things should be done if attaching or re-allocating after a Diag 604991554f2SKenneth D. Merry * Reset, but are not needed after a Diag Reset if the FW has not 605991554f2SKenneth D. Merry * changed. 606991554f2SKenneth D. Merry */ 607991554f2SKenneth D. Merry if (attaching || reallocating) { 608991554f2SKenneth D. Merry /* 609991554f2SKenneth D. Merry * Check if controller supports FW diag buffers and set flag to 610991554f2SKenneth D. Merry * enable each type. 611991554f2SKenneth D. Merry */ 612991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 613991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER) 614991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_TRACE]. 615991554f2SKenneth D. Merry enabled = TRUE; 616991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 617991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER) 618991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_SNAPSHOT]. 619991554f2SKenneth D. Merry enabled = TRUE; 620991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 621991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER) 622991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_EXTENDED]. 623991554f2SKenneth D. Merry enabled = TRUE; 624991554f2SKenneth D. Merry 625991554f2SKenneth D. Merry /* 62667feec50SStephen McConnell * Set flags for some supported items. 627991554f2SKenneth D. Merry */ 628991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_EEDP) 629991554f2SKenneth D. Merry sc->eedp_enabled = TRUE; 630991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_TLR) 631991554f2SKenneth D. Merry sc->control_TLR = TRUE; 63234c5490dSKashyap D Desai if ((sc->facts->IOCCapabilities & 63334c5490dSKashyap D Desai MPI26_IOCFACTS_CAPABILITY_ATOMIC_REQ) && 63434c5490dSKashyap D Desai (sc->mpr_flags & MPR_FLAGS_SEA_IOC)) 63567feec50SStephen McConnell sc->atomic_desc_capable = TRUE; 636991554f2SKenneth D. Merry 6373c5ac992SScott Long mpr_resize_queues(sc); 638991554f2SKenneth D. Merry 639991554f2SKenneth D. Merry /* 640991554f2SKenneth D. Merry * Initialize all Tail Queues 641991554f2SKenneth D. Merry */ 642991554f2SKenneth D. Merry TAILQ_INIT(&sc->req_list); 643991554f2SKenneth D. Merry TAILQ_INIT(&sc->high_priority_req_list); 644991554f2SKenneth D. Merry TAILQ_INIT(&sc->chain_list); 64567feec50SStephen McConnell TAILQ_INIT(&sc->prp_page_list); 646991554f2SKenneth D. Merry TAILQ_INIT(&sc->tm_list); 647991554f2SKenneth D. Merry } 648991554f2SKenneth D. Merry 649991554f2SKenneth D. Merry /* 650991554f2SKenneth D. Merry * If doing a Diag Reset and the FW is significantly different 651991554f2SKenneth D. Merry * (reallocating will be set above in IOC Facts comparison), then all 652991554f2SKenneth D. Merry * buffers based on the IOC Facts will need to be freed before they are 653991554f2SKenneth D. Merry * reallocated. 654991554f2SKenneth D. Merry */ 655991554f2SKenneth D. Merry if (reallocating) { 656991554f2SKenneth D. Merry mpr_iocfacts_free(sc); 657327f2e6cSStephen McConnell mprsas_realloc_targets(sc, saved_facts.MaxTargets + 658327f2e6cSStephen McConnell saved_facts.MaxVolumes); 659991554f2SKenneth D. Merry } 660991554f2SKenneth D. Merry 661991554f2SKenneth D. Merry /* 662991554f2SKenneth D. Merry * Any deallocation has been completed. Now start reallocating 663991554f2SKenneth D. Merry * if needed. Will only need to reallocate if attaching or if the new 664991554f2SKenneth D. Merry * IOC Facts are different from the previous IOC Facts after a Diag 665991554f2SKenneth D. Merry * Reset. Targets have already been allocated above if needed. 666991554f2SKenneth D. Merry */ 6671415db6cSScott Long error = 0; 6681415db6cSScott Long while (attaching || reallocating) { 6691415db6cSScott Long if ((error = mpr_alloc_hw_queues(sc)) != 0) 6701415db6cSScott Long break; 6711415db6cSScott Long if ((error = mpr_alloc_replies(sc)) != 0) 6721415db6cSScott Long break; 6731415db6cSScott Long if ((error = mpr_alloc_requests(sc)) != 0) 6741415db6cSScott Long break; 6751415db6cSScott Long if ((error = mpr_alloc_queues(sc)) != 0) 6761415db6cSScott Long break; 6771415db6cSScott Long break; 6781415db6cSScott Long } 6791415db6cSScott Long if (error) { 680757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 6811415db6cSScott Long "Failed to alloc queues with error %d\n", error); 682991554f2SKenneth D. Merry mpr_free(sc); 683991554f2SKenneth D. Merry return (error); 684991554f2SKenneth D. Merry } 685991554f2SKenneth D. Merry 686991554f2SKenneth D. Merry /* Always initialize the queues */ 687991554f2SKenneth D. Merry bzero(sc->free_queue, sc->fqdepth * 4); 688991554f2SKenneth D. Merry mpr_init_queues(sc); 689991554f2SKenneth D. Merry 690991554f2SKenneth D. Merry /* 691991554f2SKenneth D. Merry * Always get the chip out of the reset state, but only panic if not 692991554f2SKenneth D. Merry * attaching. If attaching and there is an error, that is handled by 693991554f2SKenneth D. Merry * the OS. 694991554f2SKenneth D. Merry */ 695991554f2SKenneth D. Merry error = mpr_transition_operational(sc); 696991554f2SKenneth D. Merry if (error != 0) { 697757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to " 698757ff642SScott Long "transition to operational with error %d\n", error); 699991554f2SKenneth D. Merry mpr_free(sc); 700991554f2SKenneth D. Merry return (error); 701991554f2SKenneth D. Merry } 702991554f2SKenneth D. Merry 703991554f2SKenneth D. Merry /* 704991554f2SKenneth D. Merry * Finish the queue initialization. 705991554f2SKenneth D. Merry * These are set here instead of in mpr_init_queues() because the 706991554f2SKenneth D. Merry * IOC resets these values during the state transition in 707991554f2SKenneth D. Merry * mpr_transition_operational(). The free index is set to 1 708991554f2SKenneth D. Merry * because the corresponding index in the IOC is set to 0, and the 709991554f2SKenneth D. Merry * IOC treats the queues as full if both are set to the same value. 710991554f2SKenneth D. Merry * Hence the reason that the queue can't hold all of the possible 711991554f2SKenneth D. Merry * replies. 712991554f2SKenneth D. Merry */ 713991554f2SKenneth D. Merry sc->replypostindex = 0; 714991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_FREE_HOST_INDEX_OFFSET, sc->replyfreeindex); 715991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_POST_HOST_INDEX_OFFSET, 0); 716991554f2SKenneth D. Merry 717991554f2SKenneth D. Merry /* 718991554f2SKenneth D. Merry * Attach the subsystems so they can prepare their event masks. 7191415db6cSScott Long * XXX Should be dynamic so that IM/IR and user modules can attach 720991554f2SKenneth D. Merry */ 7211415db6cSScott Long error = 0; 7221415db6cSScott Long while (attaching) { 723757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Attaching subsystems\n"); 7241415db6cSScott Long if ((error = mpr_attach_log(sc)) != 0) 7251415db6cSScott Long break; 7261415db6cSScott Long if ((error = mpr_attach_sas(sc)) != 0) 7271415db6cSScott Long break; 7281415db6cSScott Long if ((error = mpr_attach_user(sc)) != 0) 7291415db6cSScott Long break; 7301415db6cSScott Long break; 7311415db6cSScott Long } 7321415db6cSScott Long if (error) { 733757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 7341415db6cSScott Long "Failed to attach all subsystems: error %d\n", error); 735991554f2SKenneth D. Merry mpr_free(sc); 736991554f2SKenneth D. Merry return (error); 737991554f2SKenneth D. Merry } 738991554f2SKenneth D. Merry 73910695417SScott Long /* 74010695417SScott Long * XXX If the number of MSI-X vectors changes during re-init, this 74110695417SScott Long * won't see it and adjust. 74210695417SScott Long */ 74311778fcaSKenneth D. Merry if ((attaching || reallocating) && (error = mpr_pci_setup_interrupts(sc)) != 0) { 744757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 745757ff642SScott Long "Failed to setup interrupts\n"); 746991554f2SKenneth D. Merry mpr_free(sc); 747991554f2SKenneth D. Merry return (error); 748991554f2SKenneth D. Merry } 749991554f2SKenneth D. Merry 750991554f2SKenneth D. Merry return (error); 751991554f2SKenneth D. Merry } 752991554f2SKenneth D. Merry 753991554f2SKenneth D. Merry /* 754991554f2SKenneth D. Merry * This is called if memory is being free (during detach for example) and when 755991554f2SKenneth D. Merry * buffers need to be reallocated due to a Diag Reset. 756991554f2SKenneth D. Merry */ 757991554f2SKenneth D. Merry static void 758991554f2SKenneth D. Merry mpr_iocfacts_free(struct mpr_softc *sc) 759991554f2SKenneth D. Merry { 760991554f2SKenneth D. Merry struct mpr_command *cm; 761991554f2SKenneth D. Merry int i; 762991554f2SKenneth D. Merry 763991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 764991554f2SKenneth D. Merry 765991554f2SKenneth D. Merry if (sc->free_busaddr != 0) 766991554f2SKenneth D. Merry bus_dmamap_unload(sc->queues_dmat, sc->queues_map); 767991554f2SKenneth D. Merry if (sc->free_queue != NULL) 768991554f2SKenneth D. Merry bus_dmamem_free(sc->queues_dmat, sc->free_queue, 769991554f2SKenneth D. Merry sc->queues_map); 770991554f2SKenneth D. Merry if (sc->queues_dmat != NULL) 771991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->queues_dmat); 772991554f2SKenneth D. Merry 773731308d0SAlexander Motin if (sc->chain_frames != NULL) { 774991554f2SKenneth D. Merry bus_dmamap_unload(sc->chain_dmat, sc->chain_map); 775991554f2SKenneth D. Merry bus_dmamem_free(sc->chain_dmat, sc->chain_frames, 776991554f2SKenneth D. Merry sc->chain_map); 777731308d0SAlexander Motin } 778991554f2SKenneth D. Merry if (sc->chain_dmat != NULL) 779991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->chain_dmat); 780991554f2SKenneth D. Merry 781991554f2SKenneth D. Merry if (sc->sense_busaddr != 0) 782991554f2SKenneth D. Merry bus_dmamap_unload(sc->sense_dmat, sc->sense_map); 783991554f2SKenneth D. Merry if (sc->sense_frames != NULL) 784991554f2SKenneth D. Merry bus_dmamem_free(sc->sense_dmat, sc->sense_frames, 785991554f2SKenneth D. Merry sc->sense_map); 786991554f2SKenneth D. Merry if (sc->sense_dmat != NULL) 787991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->sense_dmat); 788991554f2SKenneth D. Merry 78967feec50SStephen McConnell if (sc->prp_page_busaddr != 0) 79067feec50SStephen McConnell bus_dmamap_unload(sc->prp_page_dmat, sc->prp_page_map); 79167feec50SStephen McConnell if (sc->prp_pages != NULL) 79267feec50SStephen McConnell bus_dmamem_free(sc->prp_page_dmat, sc->prp_pages, 79367feec50SStephen McConnell sc->prp_page_map); 79467feec50SStephen McConnell if (sc->prp_page_dmat != NULL) 79567feec50SStephen McConnell bus_dma_tag_destroy(sc->prp_page_dmat); 79667feec50SStephen McConnell 797991554f2SKenneth D. Merry if (sc->reply_busaddr != 0) 798991554f2SKenneth D. Merry bus_dmamap_unload(sc->reply_dmat, sc->reply_map); 799991554f2SKenneth D. Merry if (sc->reply_frames != NULL) 800991554f2SKenneth D. Merry bus_dmamem_free(sc->reply_dmat, sc->reply_frames, 801991554f2SKenneth D. Merry sc->reply_map); 802991554f2SKenneth D. Merry if (sc->reply_dmat != NULL) 803991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->reply_dmat); 804991554f2SKenneth D. Merry 805991554f2SKenneth D. Merry if (sc->req_busaddr != 0) 806991554f2SKenneth D. Merry bus_dmamap_unload(sc->req_dmat, sc->req_map); 807991554f2SKenneth D. Merry if (sc->req_frames != NULL) 808991554f2SKenneth D. Merry bus_dmamem_free(sc->req_dmat, sc->req_frames, sc->req_map); 809991554f2SKenneth D. Merry if (sc->req_dmat != NULL) 810991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->req_dmat); 811991554f2SKenneth D. Merry 812991554f2SKenneth D. Merry if (sc->chains != NULL) 813991554f2SKenneth D. Merry free(sc->chains, M_MPR); 81467feec50SStephen McConnell if (sc->prps != NULL) 81567feec50SStephen McConnell free(sc->prps, M_MPR); 816991554f2SKenneth D. Merry if (sc->commands != NULL) { 817991554f2SKenneth D. Merry for (i = 1; i < sc->num_reqs; i++) { 818991554f2SKenneth D. Merry cm = &sc->commands[i]; 819991554f2SKenneth D. Merry bus_dmamap_destroy(sc->buffer_dmat, cm->cm_dmamap); 820991554f2SKenneth D. Merry } 821991554f2SKenneth D. Merry free(sc->commands, M_MPR); 822991554f2SKenneth D. Merry } 823991554f2SKenneth D. Merry if (sc->buffer_dmat != NULL) 824991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->buffer_dmat); 825bec09074SScott Long 826bec09074SScott Long mpr_pci_free_interrupts(sc); 827bec09074SScott Long free(sc->queues, M_MPR); 828bec09074SScott Long sc->queues = NULL; 829991554f2SKenneth D. Merry } 830991554f2SKenneth D. Merry 831991554f2SKenneth D. Merry /* 832991554f2SKenneth D. Merry * The terms diag reset and hard reset are used interchangeably in the MPI 833991554f2SKenneth D. Merry * docs to mean resetting the controller chip. In this code diag reset 834991554f2SKenneth D. Merry * cleans everything up, and the hard reset function just sends the reset 835991554f2SKenneth D. Merry * sequence to the chip. This should probably be refactored so that every 836991554f2SKenneth D. Merry * subsystem gets a reset notification of some sort, and can clean up 837991554f2SKenneth D. Merry * appropriately. 838991554f2SKenneth D. Merry */ 839991554f2SKenneth D. Merry int 840991554f2SKenneth D. Merry mpr_reinit(struct mpr_softc *sc) 841991554f2SKenneth D. Merry { 842991554f2SKenneth D. Merry int error; 843991554f2SKenneth D. Merry struct mprsas_softc *sassc; 844991554f2SKenneth D. Merry 845991554f2SKenneth D. Merry sassc = sc->sassc; 846991554f2SKenneth D. Merry 847991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 848991554f2SKenneth D. Merry 849991554f2SKenneth D. Merry mtx_assert(&sc->mpr_mtx, MA_OWNED); 850991554f2SKenneth D. Merry 851757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_INFO, "Reinitializing controller\n"); 852991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_DIAGRESET) { 853757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Reset already in progress\n"); 854991554f2SKenneth D. Merry return 0; 855991554f2SKenneth D. Merry } 856991554f2SKenneth D. Merry 857757ff642SScott Long /* 858757ff642SScott Long * Make sure the completion callbacks can recognize they're getting 859991554f2SKenneth D. Merry * a NULL cm_reply due to a reset. 860991554f2SKenneth D. Merry */ 861991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_DIAGRESET; 862991554f2SKenneth D. Merry 863991554f2SKenneth D. Merry /* 864991554f2SKenneth D. Merry * Mask interrupts here. 865991554f2SKenneth D. Merry */ 866757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Masking interrupts and resetting\n"); 867991554f2SKenneth D. Merry mpr_mask_intr(sc); 868991554f2SKenneth D. Merry 869991554f2SKenneth D. Merry error = mpr_diag_reset(sc, CAN_SLEEP); 870991554f2SKenneth D. Merry if (error != 0) { 871991554f2SKenneth D. Merry panic("%s hard reset failed with error %d\n", __func__, error); 872991554f2SKenneth D. Merry } 873991554f2SKenneth D. Merry 874991554f2SKenneth D. Merry /* Restore the PCI state, including the MSI-X registers */ 875991554f2SKenneth D. Merry mpr_pci_restore(sc); 876991554f2SKenneth D. Merry 877991554f2SKenneth D. Merry /* Give the I/O subsystem special priority to get itself prepared */ 878991554f2SKenneth D. Merry mprsas_handle_reinit(sc); 879991554f2SKenneth D. Merry 880991554f2SKenneth D. Merry /* 881991554f2SKenneth D. Merry * Get IOC Facts and allocate all structures based on this information. 882991554f2SKenneth D. Merry * The attach function will also call mpr_iocfacts_allocate at startup. 883991554f2SKenneth D. Merry * If relevant values have changed in IOC Facts, this function will free 884991554f2SKenneth D. Merry * all of the memory based on IOC Facts and reallocate that memory. 885991554f2SKenneth D. Merry */ 886991554f2SKenneth D. Merry if ((error = mpr_iocfacts_allocate(sc, FALSE)) != 0) { 887991554f2SKenneth D. Merry panic("%s IOC Facts based allocation failed with error %d\n", 888991554f2SKenneth D. Merry __func__, error); 889991554f2SKenneth D. Merry } 890991554f2SKenneth D. Merry 891991554f2SKenneth D. Merry /* 892991554f2SKenneth D. Merry * Mapping structures will be re-allocated after getting IOC Page8, so 893991554f2SKenneth D. Merry * free these structures here. 894991554f2SKenneth D. Merry */ 895991554f2SKenneth D. Merry mpr_mapping_exit(sc); 896991554f2SKenneth D. Merry 897991554f2SKenneth D. Merry /* 898991554f2SKenneth D. Merry * The static page function currently read is IOC Page8. Others can be 899991554f2SKenneth D. Merry * added in future. It's possible that the values in IOC Page8 have 900991554f2SKenneth D. Merry * changed after a Diag Reset due to user modification, so always read 901991554f2SKenneth D. Merry * these. Interrupts are masked, so unmask them before getting config 902991554f2SKenneth D. Merry * pages. 903991554f2SKenneth D. Merry */ 904991554f2SKenneth D. Merry mpr_unmask_intr(sc); 905991554f2SKenneth D. Merry sc->mpr_flags &= ~MPR_FLAGS_DIAGRESET; 906991554f2SKenneth D. Merry mpr_base_static_config_pages(sc); 907991554f2SKenneth D. Merry 908991554f2SKenneth D. Merry /* 909991554f2SKenneth D. Merry * Some mapping info is based in IOC Page8 data, so re-initialize the 910991554f2SKenneth D. Merry * mapping tables. 911991554f2SKenneth D. Merry */ 912991554f2SKenneth D. Merry mpr_mapping_initialize(sc); 913991554f2SKenneth D. Merry 914991554f2SKenneth D. Merry /* 915991554f2SKenneth D. Merry * Restart will reload the event masks clobbered by the reset, and 916991554f2SKenneth D. Merry * then enable the port. 917991554f2SKenneth D. Merry */ 918991554f2SKenneth D. Merry mpr_reregister_events(sc); 919991554f2SKenneth D. Merry 920991554f2SKenneth D. Merry /* the end of discovery will release the simq, so we're done. */ 921757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_XINFO, "Finished sc %p post %u free %u\n", 922757ff642SScott Long sc, sc->replypostindex, sc->replyfreeindex); 923991554f2SKenneth D. Merry mprsas_release_simq_reinit(sassc); 924757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit error= %d\n", __func__, error); 925991554f2SKenneth D. Merry 926991554f2SKenneth D. Merry return 0; 927991554f2SKenneth D. Merry } 928991554f2SKenneth D. Merry 929991554f2SKenneth D. Merry /* Wait for the chip to ACK a word that we've put into its FIFO 930991554f2SKenneth D. Merry * Wait for <timeout> seconds. In single loop wait for busy loop 931991554f2SKenneth D. Merry * for 500 microseconds. 932991554f2SKenneth D. Merry * Total is [ 0.5 * (2000 * <timeout>) ] in miliseconds. 933991554f2SKenneth D. Merry * */ 934991554f2SKenneth D. Merry static int 935991554f2SKenneth D. Merry mpr_wait_db_ack(struct mpr_softc *sc, int timeout, int sleep_flag) 936991554f2SKenneth D. Merry { 937991554f2SKenneth D. Merry u32 cntdn, count; 938991554f2SKenneth D. Merry u32 int_status; 939991554f2SKenneth D. Merry u32 doorbell; 940991554f2SKenneth D. Merry 941991554f2SKenneth D. Merry count = 0; 942991554f2SKenneth D. Merry cntdn = (sleep_flag == CAN_SLEEP) ? 1000*timeout : 2000*timeout; 943991554f2SKenneth D. Merry do { 944991554f2SKenneth D. Merry int_status = mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET); 945991554f2SKenneth D. Merry if (!(int_status & MPI2_HIS_SYS2IOC_DB_STATUS)) { 946757ff642SScott Long mpr_dprint(sc, MPR_TRACE, "%s: successful count(%d), " 947991554f2SKenneth D. Merry "timeout(%d)\n", __func__, count, timeout); 948991554f2SKenneth D. Merry return 0; 949991554f2SKenneth D. Merry } else if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) { 950991554f2SKenneth D. Merry doorbell = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 951991554f2SKenneth D. Merry if ((doorbell & MPI2_IOC_STATE_MASK) == 952991554f2SKenneth D. Merry MPI2_IOC_STATE_FAULT) { 953991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 954991554f2SKenneth D. Merry "fault_state(0x%04x)!\n", doorbell); 955991554f2SKenneth D. Merry return (EFAULT); 956991554f2SKenneth D. Merry } 957991554f2SKenneth D. Merry } else if (int_status == 0xFFFFFFFF) 958991554f2SKenneth D. Merry goto out; 959991554f2SKenneth D. Merry 960991554f2SKenneth D. Merry /* 961991554f2SKenneth D. Merry * If it can sleep, sleep for 1 milisecond, else busy loop for 962991554f2SKenneth D. Merry * 0.5 milisecond 963991554f2SKenneth D. Merry */ 964991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 965a2c14879SStephen McConnell msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, "mprdba", 966a2c14879SStephen McConnell hz/1000); 967991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 968991554f2SKenneth D. Merry pause("mprdba", hz/1000); 969991554f2SKenneth D. Merry else 970991554f2SKenneth D. Merry DELAY(500); 971991554f2SKenneth D. Merry count++; 972991554f2SKenneth D. Merry } while (--cntdn); 973991554f2SKenneth D. Merry 974991554f2SKenneth D. Merry out: 975991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "%s: failed due to timeout count(%d), " 976991554f2SKenneth D. Merry "int_status(%x)!\n", __func__, count, int_status); 977991554f2SKenneth D. Merry return (ETIMEDOUT); 978991554f2SKenneth D. Merry } 979991554f2SKenneth D. Merry 980991554f2SKenneth D. Merry /* Wait for the chip to signal that the next word in its FIFO can be fetched */ 981991554f2SKenneth D. Merry static int 982991554f2SKenneth D. Merry mpr_wait_db_int(struct mpr_softc *sc) 983991554f2SKenneth D. Merry { 984991554f2SKenneth D. Merry int retry; 985991554f2SKenneth D. Merry 986991554f2SKenneth D. Merry for (retry = 0; retry < MPR_DB_MAX_WAIT; retry++) { 987991554f2SKenneth D. Merry if ((mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET) & 988991554f2SKenneth D. Merry MPI2_HIS_IOC2SYS_DB_STATUS) != 0) 989991554f2SKenneth D. Merry return (0); 990991554f2SKenneth D. Merry DELAY(2000); 991991554f2SKenneth D. Merry } 992991554f2SKenneth D. Merry return (ETIMEDOUT); 993991554f2SKenneth D. Merry } 994991554f2SKenneth D. Merry 995991554f2SKenneth D. Merry /* Step through the synchronous command state machine, i.e. "Doorbell mode" */ 996991554f2SKenneth D. Merry static int 997991554f2SKenneth D. Merry mpr_request_sync(struct mpr_softc *sc, void *req, MPI2_DEFAULT_REPLY *reply, 998991554f2SKenneth D. Merry int req_sz, int reply_sz, int timeout) 999991554f2SKenneth D. Merry { 1000991554f2SKenneth D. Merry uint32_t *data32; 1001991554f2SKenneth D. Merry uint16_t *data16; 1002991554f2SKenneth D. Merry int i, count, ioc_sz, residual; 1003991554f2SKenneth D. Merry int sleep_flags = CAN_SLEEP; 1004991554f2SKenneth D. Merry 1005991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 1006991554f2SKenneth D. Merry sleep_flags = NO_SLEEP; 1007991554f2SKenneth D. Merry 1008991554f2SKenneth D. Merry /* Step 1 */ 1009991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1010991554f2SKenneth D. Merry 1011991554f2SKenneth D. Merry /* Step 2 */ 1012991554f2SKenneth D. Merry if (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) 1013991554f2SKenneth D. Merry return (EBUSY); 1014991554f2SKenneth D. Merry 1015991554f2SKenneth D. Merry /* Step 3 1016991554f2SKenneth D. Merry * Announce that a message is coming through the doorbell. Messages 1017991554f2SKenneth D. Merry * are pushed at 32bit words, so round up if needed. 1018991554f2SKenneth D. Merry */ 1019991554f2SKenneth D. Merry count = (req_sz + 3) / 4; 1020991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, 1021991554f2SKenneth D. Merry (MPI2_FUNCTION_HANDSHAKE << MPI2_DOORBELL_FUNCTION_SHIFT) | 1022991554f2SKenneth D. Merry (count << MPI2_DOORBELL_ADD_DWORDS_SHIFT)); 1023991554f2SKenneth D. Merry 1024991554f2SKenneth D. Merry /* Step 4 */ 1025991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) || 1026991554f2SKenneth D. Merry (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) == 0) { 1027991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Doorbell failed to activate\n"); 1028991554f2SKenneth D. Merry return (ENXIO); 1029991554f2SKenneth D. Merry } 1030991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1031991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flags) != 0) { 1032991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Doorbell handshake failed\n"); 1033991554f2SKenneth D. Merry return (ENXIO); 1034991554f2SKenneth D. Merry } 1035991554f2SKenneth D. Merry 1036991554f2SKenneth D. Merry /* Step 5 */ 1037991554f2SKenneth D. Merry /* Clock out the message data synchronously in 32-bit dwords*/ 1038991554f2SKenneth D. Merry data32 = (uint32_t *)req; 1039991554f2SKenneth D. Merry for (i = 0; i < count; i++) { 1040991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, htole32(data32[i])); 1041991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flags) != 0) { 1042991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 1043991554f2SKenneth D. Merry "Timeout while writing doorbell\n"); 1044991554f2SKenneth D. Merry return (ENXIO); 1045991554f2SKenneth D. Merry } 1046991554f2SKenneth D. Merry } 1047991554f2SKenneth D. Merry 1048991554f2SKenneth D. Merry /* Step 6 */ 1049991554f2SKenneth D. Merry /* Clock in the reply in 16-bit words. The total length of the 1050991554f2SKenneth D. Merry * message is always in the 4th byte, so clock out the first 2 words 1051991554f2SKenneth D. Merry * manually, then loop the rest. 1052991554f2SKenneth D. Merry */ 1053991554f2SKenneth D. Merry data16 = (uint16_t *)reply; 1054991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1055991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell 0\n"); 1056991554f2SKenneth D. Merry return (ENXIO); 1057991554f2SKenneth D. Merry } 105871900a79SAlfredo Dal'Ava Junior 105971900a79SAlfredo Dal'Ava Junior /* 106071900a79SAlfredo Dal'Ava Junior * If in a BE platform, swap bytes using le16toh to not 106171900a79SAlfredo Dal'Ava Junior * disturb 8 bit field neighbors in destination structure 106271900a79SAlfredo Dal'Ava Junior * pointed by data16. 106371900a79SAlfredo Dal'Ava Junior */ 1064991554f2SKenneth D. Merry data16[0] = 106571900a79SAlfredo Dal'Ava Junior le16toh(mpr_regread(sc, MPI2_DOORBELL_OFFSET)) & MPI2_DOORBELL_DATA_MASK; 1066991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1067991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1068991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell 1\n"); 1069991554f2SKenneth D. Merry return (ENXIO); 1070991554f2SKenneth D. Merry } 1071991554f2SKenneth D. Merry data16[1] = 107271900a79SAlfredo Dal'Ava Junior le16toh(mpr_regread(sc, MPI2_DOORBELL_OFFSET)) & MPI2_DOORBELL_DATA_MASK; 1073991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1074991554f2SKenneth D. Merry 1075991554f2SKenneth D. Merry /* Number of 32bit words in the message */ 1076991554f2SKenneth D. Merry ioc_sz = reply->MsgLength; 1077991554f2SKenneth D. Merry 1078991554f2SKenneth D. Merry /* 1079991554f2SKenneth D. Merry * Figure out how many 16bit words to clock in without overrunning. 1080991554f2SKenneth D. Merry * The precision loss with dividing reply_sz can safely be 1081991554f2SKenneth D. Merry * ignored because the messages can only be multiples of 32bits. 1082991554f2SKenneth D. Merry */ 1083991554f2SKenneth D. Merry residual = 0; 1084991554f2SKenneth D. Merry count = MIN((reply_sz / 4), ioc_sz) * 2; 1085991554f2SKenneth D. Merry if (count < ioc_sz * 2) { 1086991554f2SKenneth D. Merry residual = ioc_sz * 2 - count; 1087991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Driver error, throwing away %d " 1088991554f2SKenneth D. Merry "residual message words\n", residual); 1089991554f2SKenneth D. Merry } 1090991554f2SKenneth D. Merry 1091991554f2SKenneth D. Merry for (i = 2; i < count; i++) { 1092991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1093991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 1094991554f2SKenneth D. Merry "Timeout reading doorbell %d\n", i); 1095991554f2SKenneth D. Merry return (ENXIO); 1096991554f2SKenneth D. Merry } 109771900a79SAlfredo Dal'Ava Junior data16[i] = le16toh(mpr_regread(sc, MPI2_DOORBELL_OFFSET)) & 1098991554f2SKenneth D. Merry MPI2_DOORBELL_DATA_MASK; 1099991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1100991554f2SKenneth D. Merry } 1101991554f2SKenneth D. Merry 1102991554f2SKenneth D. Merry /* 1103991554f2SKenneth D. Merry * Pull out residual words that won't fit into the provided buffer. 1104991554f2SKenneth D. Merry * This keeps the chip from hanging due to a driver programming 1105991554f2SKenneth D. Merry * error. 1106991554f2SKenneth D. Merry */ 1107991554f2SKenneth D. Merry while (residual--) { 1108991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1109991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell\n"); 1110991554f2SKenneth D. Merry return (ENXIO); 1111991554f2SKenneth D. Merry } 1112991554f2SKenneth D. Merry (void)mpr_regread(sc, MPI2_DOORBELL_OFFSET); 1113991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1114991554f2SKenneth D. Merry } 1115991554f2SKenneth D. Merry 1116991554f2SKenneth D. Merry /* Step 7 */ 1117991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1118991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout waiting to exit doorbell\n"); 1119991554f2SKenneth D. Merry return (ENXIO); 1120991554f2SKenneth D. Merry } 1121991554f2SKenneth D. Merry if (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) 1122991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Warning, doorbell still active\n"); 1123991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1124991554f2SKenneth D. Merry 1125991554f2SKenneth D. Merry return (0); 1126991554f2SKenneth D. Merry } 1127991554f2SKenneth D. Merry 1128991554f2SKenneth D. Merry static void 1129991554f2SKenneth D. Merry mpr_enqueue_request(struct mpr_softc *sc, struct mpr_command *cm) 1130991554f2SKenneth D. Merry { 11314bc604dcSScott Long request_descriptor_t rd; 1132991554f2SKenneth D. Merry 1133991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1134a2c14879SStephen McConnell mpr_dprint(sc, MPR_TRACE, "SMID %u cm %p ccb %p\n", 1135991554f2SKenneth D. Merry cm->cm_desc.Default.SMID, cm, cm->cm_ccb); 1136991554f2SKenneth D. Merry 1137991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_ATTACH_DONE && !(sc->mpr_flags & 1138991554f2SKenneth D. Merry MPR_FLAGS_SHUTDOWN)) 1139991554f2SKenneth D. Merry mtx_assert(&sc->mpr_mtx, MA_OWNED); 1140991554f2SKenneth D. Merry 1141991554f2SKenneth D. Merry if (++sc->io_cmds_active > sc->io_cmds_highwater) 1142991554f2SKenneth D. Merry sc->io_cmds_highwater++; 1143991554f2SKenneth D. Merry 1144175ad3d0SKenneth D. Merry KASSERT(cm->cm_state == MPR_CM_STATE_BUSY, 1145175ad3d0SKenneth D. Merry ("command not busy, state = %u\n", cm->cm_state)); 1146f0779b04SScott Long cm->cm_state = MPR_CM_STATE_INQUEUE; 1147f0779b04SScott Long 114867feec50SStephen McConnell if (sc->atomic_desc_capable) { 114967feec50SStephen McConnell rd.u.low = cm->cm_desc.Words.Low; 115067feec50SStephen McConnell mpr_regwrite(sc, MPI26_ATOMIC_REQUEST_DESCRIPTOR_POST_OFFSET, 115167feec50SStephen McConnell rd.u.low); 115267feec50SStephen McConnell } else { 115371900a79SAlfredo Dal'Ava Junior rd.u.low = htole32(cm->cm_desc.Words.Low); 115471900a79SAlfredo Dal'Ava Junior rd.u.high = htole32(cm->cm_desc.Words.High); 1155991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET, 1156991554f2SKenneth D. Merry rd.u.low); 1157991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET, 1158991554f2SKenneth D. Merry rd.u.high); 1159991554f2SKenneth D. Merry } 116067feec50SStephen McConnell } 1161991554f2SKenneth D. Merry 1162991554f2SKenneth D. Merry /* 116371900a79SAlfredo Dal'Ava Junior * Ioc facts are read in 16 bit words and and stored with le16toh, 116471900a79SAlfredo Dal'Ava Junior * this takes care of proper U8 fields endianness in 116571900a79SAlfredo Dal'Ava Junior * MPI2_IOC_FACTS_REPLY, but we still need to swap back U16 fields. 116671900a79SAlfredo Dal'Ava Junior */ 116771900a79SAlfredo Dal'Ava Junior static void 116871900a79SAlfredo Dal'Ava Junior adjust_iocfacts_endianness(MPI2_IOC_FACTS_REPLY *facts) 116971900a79SAlfredo Dal'Ava Junior { 117071900a79SAlfredo Dal'Ava Junior facts->HeaderVersion = le16toh(facts->HeaderVersion); 117171900a79SAlfredo Dal'Ava Junior facts->Reserved1 = le16toh(facts->Reserved1); 117271900a79SAlfredo Dal'Ava Junior facts->IOCExceptions = le16toh(facts->IOCExceptions); 117371900a79SAlfredo Dal'Ava Junior facts->IOCStatus = le16toh(facts->IOCStatus); 117471900a79SAlfredo Dal'Ava Junior facts->IOCLogInfo = le32toh(facts->IOCLogInfo); 117571900a79SAlfredo Dal'Ava Junior facts->RequestCredit = le16toh(facts->RequestCredit); 117671900a79SAlfredo Dal'Ava Junior facts->ProductID = le16toh(facts->ProductID); 117771900a79SAlfredo Dal'Ava Junior facts->IOCCapabilities = le32toh(facts->IOCCapabilities); 117871900a79SAlfredo Dal'Ava Junior facts->IOCRequestFrameSize = le16toh(facts->IOCRequestFrameSize); 117971900a79SAlfredo Dal'Ava Junior facts->IOCMaxChainSegmentSize = le16toh(facts->IOCMaxChainSegmentSize); 118071900a79SAlfredo Dal'Ava Junior facts->MaxInitiators = le16toh(facts->MaxInitiators); 118171900a79SAlfredo Dal'Ava Junior facts->MaxTargets = le16toh(facts->MaxTargets); 118271900a79SAlfredo Dal'Ava Junior facts->MaxSasExpanders = le16toh(facts->MaxSasExpanders); 118371900a79SAlfredo Dal'Ava Junior facts->MaxEnclosures = le16toh(facts->MaxEnclosures); 118471900a79SAlfredo Dal'Ava Junior facts->ProtocolFlags = le16toh(facts->ProtocolFlags); 118571900a79SAlfredo Dal'Ava Junior facts->HighPriorityCredit = le16toh(facts->HighPriorityCredit); 118671900a79SAlfredo Dal'Ava Junior facts->MaxReplyDescriptorPostQueueDepth = le16toh(facts->MaxReplyDescriptorPostQueueDepth); 118771900a79SAlfredo Dal'Ava Junior facts->MaxDevHandle = le16toh(facts->MaxDevHandle); 118871900a79SAlfredo Dal'Ava Junior facts->MaxPersistentEntries = le16toh(facts->MaxPersistentEntries); 118971900a79SAlfredo Dal'Ava Junior facts->MinDevHandle = le16toh(facts->MinDevHandle); 119071900a79SAlfredo Dal'Ava Junior } 119171900a79SAlfredo Dal'Ava Junior 119271900a79SAlfredo Dal'Ava Junior /* 1193991554f2SKenneth D. Merry * Just the FACTS, ma'am. 1194991554f2SKenneth D. Merry */ 1195991554f2SKenneth D. Merry static int 1196991554f2SKenneth D. Merry mpr_get_iocfacts(struct mpr_softc *sc, MPI2_IOC_FACTS_REPLY *facts) 1197991554f2SKenneth D. Merry { 1198991554f2SKenneth D. Merry MPI2_DEFAULT_REPLY *reply; 1199991554f2SKenneth D. Merry MPI2_IOC_FACTS_REQUEST request; 1200991554f2SKenneth D. Merry int error, req_sz, reply_sz; 1201991554f2SKenneth D. Merry 1202991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1203757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 1204991554f2SKenneth D. Merry 1205991554f2SKenneth D. Merry req_sz = sizeof(MPI2_IOC_FACTS_REQUEST); 1206991554f2SKenneth D. Merry reply_sz = sizeof(MPI2_IOC_FACTS_REPLY); 1207991554f2SKenneth D. Merry reply = (MPI2_DEFAULT_REPLY *)facts; 1208991554f2SKenneth D. Merry 1209991554f2SKenneth D. Merry bzero(&request, req_sz); 1210991554f2SKenneth D. Merry request.Function = MPI2_FUNCTION_IOC_FACTS; 1211991554f2SKenneth D. Merry error = mpr_request_sync(sc, &request, reply, req_sz, reply_sz, 5); 1212991554f2SKenneth D. Merry 121371900a79SAlfredo Dal'Ava Junior adjust_iocfacts_endianness(facts); 121471900a79SAlfredo Dal'Ava Junior mpr_dprint(sc, MPR_TRACE, "facts->IOCCapabilities 0x%x\n", facts->IOCCapabilities); 121571900a79SAlfredo Dal'Ava Junior 1216757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit, error= %d\n", __func__, error); 1217991554f2SKenneth D. Merry return (error); 1218991554f2SKenneth D. Merry } 1219991554f2SKenneth D. Merry 1220991554f2SKenneth D. Merry static int 1221991554f2SKenneth D. Merry mpr_send_iocinit(struct mpr_softc *sc) 1222991554f2SKenneth D. Merry { 1223991554f2SKenneth D. Merry MPI2_IOC_INIT_REQUEST init; 1224991554f2SKenneth D. Merry MPI2_DEFAULT_REPLY reply; 1225991554f2SKenneth D. Merry int req_sz, reply_sz, error; 1226991554f2SKenneth D. Merry struct timeval now; 1227991554f2SKenneth D. Merry uint64_t time_in_msec; 1228991554f2SKenneth D. Merry 1229991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1230757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 1231991554f2SKenneth D. Merry 123296410703SScott Long /* Do a quick sanity check on proper initialization */ 123396410703SScott Long if ((sc->pqdepth == 0) || (sc->fqdepth == 0) || (sc->reqframesz == 0) 123496410703SScott Long || (sc->replyframesz == 0)) { 123596410703SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 123696410703SScott Long "Driver not fully initialized for IOCInit\n"); 123796410703SScott Long return (EINVAL); 123896410703SScott Long } 123996410703SScott Long 1240991554f2SKenneth D. Merry req_sz = sizeof(MPI2_IOC_INIT_REQUEST); 1241991554f2SKenneth D. Merry reply_sz = sizeof(MPI2_IOC_INIT_REPLY); 1242991554f2SKenneth D. Merry bzero(&init, req_sz); 1243991554f2SKenneth D. Merry bzero(&reply, reply_sz); 1244991554f2SKenneth D. Merry 1245991554f2SKenneth D. Merry /* 1246991554f2SKenneth D. Merry * Fill in the init block. Note that most addresses are 1247991554f2SKenneth D. Merry * deliberately in the lower 32bits of memory. This is a micro- 1248991554f2SKenneth D. Merry * optimzation for PCI/PCIX, though it's not clear if it helps PCIe. 1249991554f2SKenneth D. Merry */ 1250991554f2SKenneth D. Merry init.Function = MPI2_FUNCTION_IOC_INIT; 1251991554f2SKenneth D. Merry init.WhoInit = MPI2_WHOINIT_HOST_DRIVER; 1252991554f2SKenneth D. Merry init.MsgVersion = htole16(MPI2_VERSION); 1253991554f2SKenneth D. Merry init.HeaderVersion = htole16(MPI2_HEADER_VERSION); 125496410703SScott Long init.SystemRequestFrameSize = htole16((uint16_t)(sc->reqframesz / 4)); 1255991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueDepth = htole16(sc->pqdepth); 1256991554f2SKenneth D. Merry init.ReplyFreeQueueDepth = htole16(sc->fqdepth); 1257991554f2SKenneth D. Merry init.SenseBufferAddressHigh = 0; 1258991554f2SKenneth D. Merry init.SystemReplyAddressHigh = 0; 1259991554f2SKenneth D. Merry init.SystemRequestFrameBaseAddress.High = 0; 1260991554f2SKenneth D. Merry init.SystemRequestFrameBaseAddress.Low = 1261991554f2SKenneth D. Merry htole32((uint32_t)sc->req_busaddr); 1262991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueAddress.High = 0; 1263991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueAddress.Low = 1264991554f2SKenneth D. Merry htole32((uint32_t)sc->post_busaddr); 1265991554f2SKenneth D. Merry init.ReplyFreeQueueAddress.High = 0; 1266991554f2SKenneth D. Merry init.ReplyFreeQueueAddress.Low = htole32((uint32_t)sc->free_busaddr); 1267991554f2SKenneth D. Merry getmicrotime(&now); 1268991554f2SKenneth D. Merry time_in_msec = (now.tv_sec * 1000 + now.tv_usec/1000); 1269991554f2SKenneth D. Merry init.TimeStamp.High = htole32((time_in_msec >> 32) & 0xFFFFFFFF); 1270991554f2SKenneth D. Merry init.TimeStamp.Low = htole32(time_in_msec & 0xFFFFFFFF); 127167feec50SStephen McConnell init.HostPageSize = HOST_PAGE_SIZE_4K; 1272991554f2SKenneth D. Merry 1273991554f2SKenneth D. Merry error = mpr_request_sync(sc, &init, &reply, req_sz, reply_sz, 5); 127471900a79SAlfredo Dal'Ava Junior if ((le16toh(reply.IOCStatus) & MPI2_IOCSTATUS_MASK) != MPI2_IOCSTATUS_SUCCESS) 1275991554f2SKenneth D. Merry error = ENXIO; 1276991554f2SKenneth D. Merry 127771900a79SAlfredo Dal'Ava Junior mpr_dprint(sc, MPR_INIT, "IOCInit status= 0x%x\n", le16toh(reply.IOCStatus)); 1278757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 1279991554f2SKenneth D. Merry return (error); 1280991554f2SKenneth D. Merry } 1281991554f2SKenneth D. Merry 1282991554f2SKenneth D. Merry void 1283991554f2SKenneth D. Merry mpr_memaddr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1284991554f2SKenneth D. Merry { 1285991554f2SKenneth D. Merry bus_addr_t *addr; 1286991554f2SKenneth D. Merry 1287991554f2SKenneth D. Merry addr = arg; 1288991554f2SKenneth D. Merry *addr = segs[0].ds_addr; 1289991554f2SKenneth D. Merry } 1290991554f2SKenneth D. Merry 1291e2997a03SKenneth D. Merry void 1292e2997a03SKenneth D. Merry mpr_memaddr_wait_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1293e2997a03SKenneth D. Merry { 1294e2997a03SKenneth D. Merry struct mpr_busdma_context *ctx; 1295e2997a03SKenneth D. Merry int need_unload, need_free; 1296e2997a03SKenneth D. Merry 1297e2997a03SKenneth D. Merry ctx = (struct mpr_busdma_context *)arg; 1298e2997a03SKenneth D. Merry need_unload = 0; 1299e2997a03SKenneth D. Merry need_free = 0; 1300e2997a03SKenneth D. Merry 1301e2997a03SKenneth D. Merry mpr_lock(ctx->softc); 1302e2997a03SKenneth D. Merry ctx->error = error; 1303e2997a03SKenneth D. Merry ctx->completed = 1; 1304e2997a03SKenneth D. Merry if ((error == 0) && (ctx->abandoned == 0)) { 1305e2997a03SKenneth D. Merry *ctx->addr = segs[0].ds_addr; 1306e2997a03SKenneth D. Merry } else { 1307e2997a03SKenneth D. Merry if (nsegs != 0) 1308e2997a03SKenneth D. Merry need_unload = 1; 1309e2997a03SKenneth D. Merry if (ctx->abandoned != 0) 1310e2997a03SKenneth D. Merry need_free = 1; 1311e2997a03SKenneth D. Merry } 1312e2997a03SKenneth D. Merry if (need_free == 0) 1313e2997a03SKenneth D. Merry wakeup(ctx); 1314e2997a03SKenneth D. Merry 1315e2997a03SKenneth D. Merry mpr_unlock(ctx->softc); 1316e2997a03SKenneth D. Merry 1317e2997a03SKenneth D. Merry if (need_unload != 0) { 1318e2997a03SKenneth D. Merry bus_dmamap_unload(ctx->buffer_dmat, 1319e2997a03SKenneth D. Merry ctx->buffer_dmamap); 1320e2997a03SKenneth D. Merry *ctx->addr = 0; 1321e2997a03SKenneth D. Merry } 1322e2997a03SKenneth D. Merry 1323e2997a03SKenneth D. Merry if (need_free != 0) 1324e2997a03SKenneth D. Merry free(ctx, M_MPR); 1325e2997a03SKenneth D. Merry } 1326e2997a03SKenneth D. Merry 1327991554f2SKenneth D. Merry static int 1328991554f2SKenneth D. Merry mpr_alloc_queues(struct mpr_softc *sc) 1329991554f2SKenneth D. Merry { 1330bec09074SScott Long struct mpr_queue *q; 13311415db6cSScott Long int nq, i; 1332bec09074SScott Long 13333c5ac992SScott Long nq = sc->msi_msgs; 1334bec09074SScott Long mpr_dprint(sc, MPR_INIT|MPR_XINFO, "Allocating %d I/O queues\n", nq); 1335bec09074SScott Long 1336ac2fffa4SPedro F. Giffuni sc->queues = malloc(sizeof(struct mpr_queue) * nq, M_MPR, 13373c5ac992SScott Long M_NOWAIT|M_ZERO); 1338bec09074SScott Long if (sc->queues == NULL) 1339bec09074SScott Long return (ENOMEM); 1340bec09074SScott Long 1341bec09074SScott Long for (i = 0; i < nq; i++) { 1342bec09074SScott Long q = &sc->queues[i]; 1343bec09074SScott Long mpr_dprint(sc, MPR_INIT, "Configuring queue %d %p\n", i, q); 1344bec09074SScott Long q->sc = sc; 1345bec09074SScott Long q->qnum = i; 1346bec09074SScott Long } 13471415db6cSScott Long return (0); 13481415db6cSScott Long } 13491415db6cSScott Long 13501415db6cSScott Long static int 13511415db6cSScott Long mpr_alloc_hw_queues(struct mpr_softc *sc) 13521415db6cSScott Long { 135374c781edSScott Long bus_dma_template_t t; 13541415db6cSScott Long bus_addr_t queues_busaddr; 13551415db6cSScott Long uint8_t *queues; 13561415db6cSScott Long int qsize, fqsize, pqsize; 1357991554f2SKenneth D. Merry 1358991554f2SKenneth D. Merry /* 1359991554f2SKenneth D. Merry * The reply free queue contains 4 byte entries in multiples of 16 and 1360991554f2SKenneth D. Merry * aligned on a 16 byte boundary. There must always be an unused entry. 1361991554f2SKenneth D. Merry * This queue supplies fresh reply frames for the firmware to use. 1362991554f2SKenneth D. Merry * 1363991554f2SKenneth D. Merry * The reply descriptor post queue contains 8 byte entries in 1364991554f2SKenneth D. Merry * multiples of 16 and aligned on a 16 byte boundary. This queue 1365991554f2SKenneth D. Merry * contains filled-in reply frames sent from the firmware to the host. 1366991554f2SKenneth D. Merry * 1367991554f2SKenneth D. Merry * These two queues are allocated together for simplicity. 1368991554f2SKenneth D. Merry */ 1369d9c9c81cSPedro F. Giffuni sc->fqdepth = roundup2(sc->num_replies + 1, 16); 1370d9c9c81cSPedro F. Giffuni sc->pqdepth = roundup2(sc->num_replies + 1, 16); 1371991554f2SKenneth D. Merry fqsize= sc->fqdepth * 4; 1372991554f2SKenneth D. Merry pqsize = sc->pqdepth * 8; 1373991554f2SKenneth D. Merry qsize = fqsize + pqsize; 1374991554f2SKenneth D. Merry 1375f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 137674c781edSScott Long BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(16), BD_MAXSIZE(qsize), 137774c781edSScott Long BD_MAXSEGSIZE(qsize), BD_NSEGMENTS(1), 137874c781edSScott Long BD_LOWADDR(BUS_SPACE_MAXADDR_32BIT)); 1379f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->queues_dmat)) { 1380757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate queues DMA tag\n"); 1381991554f2SKenneth D. Merry return (ENOMEM); 1382991554f2SKenneth D. Merry } 1383991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->queues_dmat, (void **)&queues, BUS_DMA_NOWAIT, 1384991554f2SKenneth D. Merry &sc->queues_map)) { 1385757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate queues memory\n"); 1386991554f2SKenneth D. Merry return (ENOMEM); 1387991554f2SKenneth D. Merry } 1388991554f2SKenneth D. Merry bzero(queues, qsize); 1389991554f2SKenneth D. Merry bus_dmamap_load(sc->queues_dmat, sc->queues_map, queues, qsize, 1390991554f2SKenneth D. Merry mpr_memaddr_cb, &queues_busaddr, 0); 1391991554f2SKenneth D. Merry 1392991554f2SKenneth D. Merry sc->free_queue = (uint32_t *)queues; 1393991554f2SKenneth D. Merry sc->free_busaddr = queues_busaddr; 1394991554f2SKenneth D. Merry sc->post_queue = (MPI2_REPLY_DESCRIPTORS_UNION *)(queues + fqsize); 1395991554f2SKenneth D. Merry sc->post_busaddr = queues_busaddr + fqsize; 139692ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "free queue busaddr= %#016jx size= %d\n", 139792ddc7b8SLi-Wen Hsu (uintmax_t)sc->free_busaddr, fqsize); 139892ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "reply queue busaddr= %#016jx size= %d\n", 139992ddc7b8SLi-Wen Hsu (uintmax_t)sc->post_busaddr, pqsize); 1400991554f2SKenneth D. Merry 1401991554f2SKenneth D. Merry return (0); 1402991554f2SKenneth D. Merry } 1403991554f2SKenneth D. Merry 1404991554f2SKenneth D. Merry static int 1405991554f2SKenneth D. Merry mpr_alloc_replies(struct mpr_softc *sc) 1406991554f2SKenneth D. Merry { 140774c781edSScott Long bus_dma_template_t t; 1408991554f2SKenneth D. Merry int rsize, num_replies; 1409991554f2SKenneth D. Merry 141096410703SScott Long /* Store the reply frame size in bytes rather than as 32bit words */ 141196410703SScott Long sc->replyframesz = sc->facts->ReplyFrameSize * 4; 141296410703SScott Long 1413991554f2SKenneth D. Merry /* 1414991554f2SKenneth D. Merry * sc->num_replies should be one less than sc->fqdepth. We need to 1415991554f2SKenneth D. Merry * allocate space for sc->fqdepth replies, but only sc->num_replies 1416991554f2SKenneth D. Merry * replies can be used at once. 1417991554f2SKenneth D. Merry */ 1418991554f2SKenneth D. Merry num_replies = max(sc->fqdepth, sc->num_replies); 1419991554f2SKenneth D. Merry 142096410703SScott Long rsize = sc->replyframesz * num_replies; 1421f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 142274c781edSScott Long BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(4), BD_MAXSIZE(rsize), 142374c781edSScott Long BD_MAXSEGSIZE(rsize), BD_NSEGMENTS(1), 142474c781edSScott Long BD_LOWADDR(BUS_SPACE_MAXADDR_32BIT)); 1425f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->reply_dmat)) { 1426757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate replies DMA tag\n"); 1427991554f2SKenneth D. Merry return (ENOMEM); 1428991554f2SKenneth D. Merry } 1429991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->reply_dmat, (void **)&sc->reply_frames, 1430991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->reply_map)) { 1431757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate replies memory\n"); 1432991554f2SKenneth D. Merry return (ENOMEM); 1433991554f2SKenneth D. Merry } 1434991554f2SKenneth D. Merry bzero(sc->reply_frames, rsize); 1435991554f2SKenneth D. Merry bus_dmamap_load(sc->reply_dmat, sc->reply_map, sc->reply_frames, rsize, 1436991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->reply_busaddr, 0); 143792ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "reply frames busaddr= %#016jx size= %d\n", 143892ddc7b8SLi-Wen Hsu (uintmax_t)sc->reply_busaddr, rsize); 1439991554f2SKenneth D. Merry 1440991554f2SKenneth D. Merry return (0); 1441991554f2SKenneth D. Merry } 1442991554f2SKenneth D. Merry 1443731308d0SAlexander Motin static void 1444731308d0SAlexander Motin mpr_load_chains_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1445731308d0SAlexander Motin { 1446731308d0SAlexander Motin struct mpr_softc *sc = arg; 1447731308d0SAlexander Motin struct mpr_chain *chain; 1448731308d0SAlexander Motin bus_size_t bo; 1449731308d0SAlexander Motin int i, o, s; 1450731308d0SAlexander Motin 1451731308d0SAlexander Motin if (error != 0) 1452731308d0SAlexander Motin return; 1453731308d0SAlexander Motin 1454731308d0SAlexander Motin for (i = 0, o = 0, s = 0; s < nsegs; s++) { 1455731308d0SAlexander Motin for (bo = 0; bo + sc->chain_frame_size <= segs[s].ds_len; 1456731308d0SAlexander Motin bo += sc->chain_frame_size) { 1457731308d0SAlexander Motin chain = &sc->chains[i++]; 1458731308d0SAlexander Motin chain->chain =(MPI2_SGE_IO_UNION *)(sc->chain_frames+o); 1459731308d0SAlexander Motin chain->chain_busaddr = segs[s].ds_addr + bo; 1460731308d0SAlexander Motin o += sc->chain_frame_size; 1461731308d0SAlexander Motin mpr_free_chain(sc, chain); 1462731308d0SAlexander Motin } 1463731308d0SAlexander Motin if (bo != segs[s].ds_len) 1464731308d0SAlexander Motin o += segs[s].ds_len - bo; 1465731308d0SAlexander Motin } 1466731308d0SAlexander Motin sc->chain_free_lowwater = i; 1467731308d0SAlexander Motin } 1468731308d0SAlexander Motin 1469991554f2SKenneth D. Merry static int 1470991554f2SKenneth D. Merry mpr_alloc_requests(struct mpr_softc *sc) 1471991554f2SKenneth D. Merry { 147274c781edSScott Long bus_dma_template_t t; 1473991554f2SKenneth D. Merry struct mpr_command *cm; 1474991554f2SKenneth D. Merry int i, rsize, nsegs; 1475991554f2SKenneth D. Merry 147696410703SScott Long rsize = sc->reqframesz * sc->num_reqs; 1477f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 147874c781edSScott Long BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(16), BD_MAXSIZE(rsize), 147974c781edSScott Long BD_MAXSEGSIZE(rsize), BD_NSEGMENTS(1), 148074c781edSScott Long BD_LOWADDR(BUS_SPACE_MAXADDR_32BIT)); 1481f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->req_dmat)) { 1482757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate request DMA tag\n"); 1483991554f2SKenneth D. Merry return (ENOMEM); 1484991554f2SKenneth D. Merry } 1485991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->req_dmat, (void **)&sc->req_frames, 1486991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->req_map)) { 1487757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate request memory\n"); 1488991554f2SKenneth D. Merry return (ENOMEM); 1489991554f2SKenneth D. Merry } 1490991554f2SKenneth D. Merry bzero(sc->req_frames, rsize); 1491991554f2SKenneth D. Merry bus_dmamap_load(sc->req_dmat, sc->req_map, sc->req_frames, rsize, 1492991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->req_busaddr, 0); 149392ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "request frames busaddr= %#016jx size= %d\n", 149492ddc7b8SLi-Wen Hsu (uintmax_t)sc->req_busaddr, rsize); 1495991554f2SKenneth D. Merry 1496731308d0SAlexander Motin sc->chains = malloc(sizeof(struct mpr_chain) * sc->num_chains, M_MPR, 1497731308d0SAlexander Motin M_NOWAIT | M_ZERO); 1498731308d0SAlexander Motin if (!sc->chains) { 1499731308d0SAlexander Motin mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain memory\n"); 1500731308d0SAlexander Motin return (ENOMEM); 1501731308d0SAlexander Motin } 15024f5d6573SAlexander Motin rsize = sc->chain_frame_size * sc->num_chains; 1503f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 150474c781edSScott Long BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(16), BD_MAXSIZE(rsize), 150574c781edSScott Long BD_MAXSEGSIZE(rsize), BD_NSEGMENTS((howmany(rsize, PAGE_SIZE)))); 1506f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->chain_dmat)) { 1507757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain DMA tag\n"); 1508991554f2SKenneth D. Merry return (ENOMEM); 1509991554f2SKenneth D. Merry } 1510991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->chain_dmat, (void **)&sc->chain_frames, 1511731308d0SAlexander Motin BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->chain_map)) { 1512757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain memory\n"); 1513991554f2SKenneth D. Merry return (ENOMEM); 1514991554f2SKenneth D. Merry } 1515731308d0SAlexander Motin if (bus_dmamap_load(sc->chain_dmat, sc->chain_map, sc->chain_frames, 1516731308d0SAlexander Motin rsize, mpr_load_chains_cb, sc, BUS_DMA_NOWAIT)) { 1517731308d0SAlexander Motin mpr_dprint(sc, MPR_ERROR, "Cannot load chain memory\n"); 1518731308d0SAlexander Motin bus_dmamem_free(sc->chain_dmat, sc->chain_frames, 1519731308d0SAlexander Motin sc->chain_map); 1520731308d0SAlexander Motin return (ENOMEM); 1521731308d0SAlexander Motin } 1522991554f2SKenneth D. Merry 1523991554f2SKenneth D. Merry rsize = MPR_SENSE_LEN * sc->num_reqs; 1524f5ead205SScott Long bus_dma_template_clone(&t, sc->req_dmat); 152574c781edSScott Long BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(1), BD_MAXSIZE(rsize), 152674c781edSScott Long BD_MAXSEGSIZE(rsize)); 1527f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->sense_dmat)) { 1528757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate sense DMA tag\n"); 1529991554f2SKenneth D. Merry return (ENOMEM); 1530991554f2SKenneth D. Merry } 1531991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->sense_dmat, (void **)&sc->sense_frames, 1532991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->sense_map)) { 1533757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate sense memory\n"); 1534991554f2SKenneth D. Merry return (ENOMEM); 1535991554f2SKenneth D. Merry } 1536991554f2SKenneth D. Merry bzero(sc->sense_frames, rsize); 1537991554f2SKenneth D. Merry bus_dmamap_load(sc->sense_dmat, sc->sense_map, sc->sense_frames, rsize, 1538991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->sense_busaddr, 0); 153992ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "sense frames busaddr= %#016jx size= %d\n", 154092ddc7b8SLi-Wen Hsu (uintmax_t)sc->sense_busaddr, rsize); 1541991554f2SKenneth D. Merry 154267feec50SStephen McConnell /* 154367feec50SStephen McConnell * Allocate NVMe PRP Pages for NVMe SGL support only if the FW supports 154467feec50SStephen McConnell * these devices. 154567feec50SStephen McConnell */ 154667feec50SStephen McConnell if ((sc->facts->MsgVersion >= MPI2_VERSION_02_06) && 154767feec50SStephen McConnell (sc->facts->ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_NVME_DEVICES)) { 154867feec50SStephen McConnell if (mpr_alloc_nvme_prp_pages(sc) == ENOMEM) 154967feec50SStephen McConnell return (ENOMEM); 155067feec50SStephen McConnell } 155167feec50SStephen McConnell 15524f5d6573SAlexander Motin nsegs = (sc->maxio / PAGE_SIZE) + 1; 1553f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 155474c781edSScott Long BUS_DMA_TEMPLATE_FILL(&t, BD_MAXSIZE(BUS_SPACE_MAXSIZE_32BIT), 155574c781edSScott Long BD_NSEGMENTS(nsegs), BD_MAXSEGSIZE(BUS_SPACE_MAXSIZE_32BIT), 155674c781edSScott Long BD_FLAGS(BUS_DMA_ALLOCNOW), BD_LOCKFUNC(busdma_lock_mutex), 155774c781edSScott Long BD_LOCKFUNCARG(&sc->mpr_mtx)); 1558f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->buffer_dmat)) { 1559757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate buffer DMA tag\n"); 1560991554f2SKenneth D. Merry return (ENOMEM); 1561991554f2SKenneth D. Merry } 1562991554f2SKenneth D. Merry 1563991554f2SKenneth D. Merry /* 1564991554f2SKenneth D. Merry * SMID 0 cannot be used as a free command per the firmware spec. 1565991554f2SKenneth D. Merry * Just drop that command instead of risking accounting bugs. 1566991554f2SKenneth D. Merry */ 1567991554f2SKenneth D. Merry sc->commands = malloc(sizeof(struct mpr_command) * sc->num_reqs, 1568991554f2SKenneth D. Merry M_MPR, M_WAITOK | M_ZERO); 1569991554f2SKenneth D. Merry for (i = 1; i < sc->num_reqs; i++) { 1570991554f2SKenneth D. Merry cm = &sc->commands[i]; 157196410703SScott Long cm->cm_req = sc->req_frames + i * sc->reqframesz; 157296410703SScott Long cm->cm_req_busaddr = sc->req_busaddr + i * sc->reqframesz; 1573991554f2SKenneth D. Merry cm->cm_sense = &sc->sense_frames[i]; 1574991554f2SKenneth D. Merry cm->cm_sense_busaddr = sc->sense_busaddr + i * MPR_SENSE_LEN; 157571900a79SAlfredo Dal'Ava Junior cm->cm_desc.Default.SMID = htole16(i); 1576991554f2SKenneth D. Merry cm->cm_sc = sc; 1577f0779b04SScott Long cm->cm_state = MPR_CM_STATE_BUSY; 1578991554f2SKenneth D. Merry TAILQ_INIT(&cm->cm_chain_list); 157967feec50SStephen McConnell TAILQ_INIT(&cm->cm_prp_page_list); 1580991554f2SKenneth D. Merry callout_init_mtx(&cm->cm_callout, &sc->mpr_mtx, 0); 1581991554f2SKenneth D. Merry 1582991554f2SKenneth D. Merry /* XXX Is a failure here a critical problem? */ 158367feec50SStephen McConnell if (bus_dmamap_create(sc->buffer_dmat, 0, &cm->cm_dmamap) 158467feec50SStephen McConnell == 0) { 158562a09ee9SAlexander Motin if (i <= sc->num_prireqs) 1586991554f2SKenneth D. Merry mpr_free_high_priority_command(sc, cm); 1587991554f2SKenneth D. Merry else 1588991554f2SKenneth D. Merry mpr_free_command(sc, cm); 158967feec50SStephen McConnell } else { 1590991554f2SKenneth D. Merry panic("failed to allocate command %d\n", i); 1591991554f2SKenneth D. Merry sc->num_reqs = i; 1592991554f2SKenneth D. Merry break; 1593991554f2SKenneth D. Merry } 1594991554f2SKenneth D. Merry } 1595991554f2SKenneth D. Merry 1596991554f2SKenneth D. Merry return (0); 1597991554f2SKenneth D. Merry } 1598991554f2SKenneth D. Merry 159967feec50SStephen McConnell /* 160067feec50SStephen McConnell * Allocate contiguous buffers for PCIe NVMe devices for building native PRPs, 160167feec50SStephen McConnell * which are scatter/gather lists for NVMe devices. 160267feec50SStephen McConnell * 160367feec50SStephen McConnell * This buffer must be contiguous due to the nature of how NVMe PRPs are built 160467feec50SStephen McConnell * and translated by FW. 160567feec50SStephen McConnell * 160667feec50SStephen McConnell * returns ENOMEM if memory could not be allocated, otherwise returns 0. 160767feec50SStephen McConnell */ 160867feec50SStephen McConnell static int 160967feec50SStephen McConnell mpr_alloc_nvme_prp_pages(struct mpr_softc *sc) 161067feec50SStephen McConnell { 161174c781edSScott Long bus_dma_template_t t; 1612f5ead205SScott Long struct mpr_prp_page *prp_page; 161367feec50SStephen McConnell int PRPs_per_page, PRPs_required, pages_required; 161467feec50SStephen McConnell int rsize, i; 161567feec50SStephen McConnell 161667feec50SStephen McConnell /* 161767feec50SStephen McConnell * Assuming a MAX_IO_SIZE of 1MB and a PAGE_SIZE of 4k, the max number 161867feec50SStephen McConnell * of PRPs (NVMe's Scatter/Gather Element) needed per I/O is: 161967feec50SStephen McConnell * MAX_IO_SIZE / PAGE_SIZE = 256 162067feec50SStephen McConnell * 162167feec50SStephen McConnell * 1 PRP entry in main frame for PRP list pointer still leaves 255 PRPs 162267feec50SStephen McConnell * required for the remainder of the 1MB I/O. 512 PRPs can fit into one 162367feec50SStephen McConnell * page (4096 / 8 = 512), so only one page is required for each I/O. 162467feec50SStephen McConnell * 162567feec50SStephen McConnell * Each of these buffers will need to be contiguous. For simplicity, 162667feec50SStephen McConnell * only one buffer is allocated here, which has all of the space 162767feec50SStephen McConnell * required for the NVMe Queue Depth. If there are problems allocating 162867feec50SStephen McConnell * this one buffer, this function will need to change to allocate 162967feec50SStephen McConnell * individual, contiguous NVME_QDEPTH buffers. 163067feec50SStephen McConnell * 163167feec50SStephen McConnell * The real calculation will use the real max io size. Above is just an 163267feec50SStephen McConnell * example. 163367feec50SStephen McConnell * 163467feec50SStephen McConnell */ 163567feec50SStephen McConnell PRPs_required = sc->maxio / PAGE_SIZE; 163667feec50SStephen McConnell PRPs_per_page = (PAGE_SIZE / PRP_ENTRY_SIZE) - 1; 163767feec50SStephen McConnell pages_required = (PRPs_required / PRPs_per_page) + 1; 163867feec50SStephen McConnell 163967feec50SStephen McConnell sc->prp_buffer_size = PAGE_SIZE * pages_required; 164067feec50SStephen McConnell rsize = sc->prp_buffer_size * NVME_QDEPTH; 1641f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 164274c781edSScott Long BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(4), BD_MAXSIZE(rsize), 164374c781edSScott Long BD_MAXSEGSIZE(rsize), BD_NSEGMENTS(1), 164474c781edSScott Long BD_LOWADDR(BUS_SPACE_MAXADDR_32BIT)); 1645f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->prp_page_dmat)) { 1646757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate NVMe PRP DMA " 164767feec50SStephen McConnell "tag\n"); 164867feec50SStephen McConnell return (ENOMEM); 164967feec50SStephen McConnell } 165067feec50SStephen McConnell if (bus_dmamem_alloc(sc->prp_page_dmat, (void **)&sc->prp_pages, 165167feec50SStephen McConnell BUS_DMA_NOWAIT, &sc->prp_page_map)) { 1652757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate NVMe PRP memory\n"); 165367feec50SStephen McConnell return (ENOMEM); 165467feec50SStephen McConnell } 165567feec50SStephen McConnell bzero(sc->prp_pages, rsize); 165667feec50SStephen McConnell bus_dmamap_load(sc->prp_page_dmat, sc->prp_page_map, sc->prp_pages, 165767feec50SStephen McConnell rsize, mpr_memaddr_cb, &sc->prp_page_busaddr, 0); 165867feec50SStephen McConnell 165967feec50SStephen McConnell sc->prps = malloc(sizeof(struct mpr_prp_page) * NVME_QDEPTH, M_MPR, 166067feec50SStephen McConnell M_WAITOK | M_ZERO); 166167feec50SStephen McConnell for (i = 0; i < NVME_QDEPTH; i++) { 166267feec50SStephen McConnell prp_page = &sc->prps[i]; 166367feec50SStephen McConnell prp_page->prp_page = (uint64_t *)(sc->prp_pages + 166467feec50SStephen McConnell i * sc->prp_buffer_size); 166567feec50SStephen McConnell prp_page->prp_page_busaddr = (uint64_t)(sc->prp_page_busaddr + 166667feec50SStephen McConnell i * sc->prp_buffer_size); 166767feec50SStephen McConnell mpr_free_prp_page(sc, prp_page); 166867feec50SStephen McConnell sc->prp_pages_free_lowwater++; 166967feec50SStephen McConnell } 167067feec50SStephen McConnell 167167feec50SStephen McConnell return (0); 167267feec50SStephen McConnell } 167367feec50SStephen McConnell 1674991554f2SKenneth D. Merry static int 1675991554f2SKenneth D. Merry mpr_init_queues(struct mpr_softc *sc) 1676991554f2SKenneth D. Merry { 1677991554f2SKenneth D. Merry int i; 1678991554f2SKenneth D. Merry 1679991554f2SKenneth D. Merry memset((uint8_t *)sc->post_queue, 0xff, sc->pqdepth * 8); 1680991554f2SKenneth D. Merry 1681991554f2SKenneth D. Merry /* 1682991554f2SKenneth D. Merry * According to the spec, we need to use one less reply than we 1683991554f2SKenneth D. Merry * have space for on the queue. So sc->num_replies (the number we 1684991554f2SKenneth D. Merry * use) should be less than sc->fqdepth (allocated size). 1685991554f2SKenneth D. Merry */ 1686991554f2SKenneth D. Merry if (sc->num_replies >= sc->fqdepth) 1687991554f2SKenneth D. Merry return (EINVAL); 1688991554f2SKenneth D. Merry 1689991554f2SKenneth D. Merry /* 1690991554f2SKenneth D. Merry * Initialize all of the free queue entries. 1691991554f2SKenneth D. Merry */ 169267feec50SStephen McConnell for (i = 0; i < sc->fqdepth; i++) { 169371900a79SAlfredo Dal'Ava Junior sc->free_queue[i] = htole32(sc->reply_busaddr + (i * sc->replyframesz)); 169467feec50SStephen McConnell } 1695991554f2SKenneth D. Merry sc->replyfreeindex = sc->num_replies; 1696991554f2SKenneth D. Merry 1697991554f2SKenneth D. Merry return (0); 1698991554f2SKenneth D. Merry } 1699991554f2SKenneth D. Merry 1700991554f2SKenneth D. Merry /* Get the driver parameter tunables. Lowest priority are the driver defaults. 1701991554f2SKenneth D. Merry * Next are the global settings, if they exist. Highest are the per-unit 1702991554f2SKenneth D. Merry * settings, if they exist. 1703991554f2SKenneth D. Merry */ 1704252b2b4fSScott Long void 1705991554f2SKenneth D. Merry mpr_get_tunables(struct mpr_softc *sc) 1706991554f2SKenneth D. Merry { 1707867aa8cdSScott Long char tmpstr[80], mpr_debug[80]; 1708991554f2SKenneth D. Merry 1709991554f2SKenneth D. Merry /* XXX default to some debugging for now */ 1710991554f2SKenneth D. Merry sc->mpr_debug = MPR_INFO | MPR_FAULT; 1711991554f2SKenneth D. Merry sc->disable_msix = 0; 1712991554f2SKenneth D. Merry sc->disable_msi = 0; 17133c5ac992SScott Long sc->max_msix = MPR_MSIX_MAX; 1714991554f2SKenneth D. Merry sc->max_chains = MPR_CHAIN_FRAMES; 171532b0a21eSStephen McConnell sc->max_io_pages = MPR_MAXIO_PAGES; 1716a2c14879SStephen McConnell sc->enable_ssu = MPR_SSU_ENABLE_SSD_DISABLE_HDD; 1717a2c14879SStephen McConnell sc->spinup_wait_time = DEFAULT_SPINUP_WAIT; 17184ab1cdc5SScott Long sc->use_phynum = 1; 17193c5ac992SScott Long sc->max_reqframes = MPR_REQ_FRAMES; 17203c5ac992SScott Long sc->max_prireqframes = MPR_PRI_REQ_FRAMES; 17213c5ac992SScott Long sc->max_replyframes = MPR_REPLY_FRAMES; 17223c5ac992SScott Long sc->max_evtframes = MPR_EVT_REPLY_FRAMES; 1723991554f2SKenneth D. Merry 1724991554f2SKenneth D. Merry /* 1725991554f2SKenneth D. Merry * Grab the global variables. 1726991554f2SKenneth D. Merry */ 1727867aa8cdSScott Long bzero(mpr_debug, 80); 1728867aa8cdSScott Long if (TUNABLE_STR_FETCH("hw.mpr.debug_level", mpr_debug, 80) != 0) 1729867aa8cdSScott Long mpr_parse_debug(sc, mpr_debug); 1730991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.disable_msix", &sc->disable_msix); 1731991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.disable_msi", &sc->disable_msi); 17323c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_msix", &sc->max_msix); 1733991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.max_chains", &sc->max_chains); 173432b0a21eSStephen McConnell TUNABLE_INT_FETCH("hw.mpr.max_io_pages", &sc->max_io_pages); 1735a2c14879SStephen McConnell TUNABLE_INT_FETCH("hw.mpr.enable_ssu", &sc->enable_ssu); 1736a2c14879SStephen McConnell TUNABLE_INT_FETCH("hw.mpr.spinup_wait_time", &sc->spinup_wait_time); 17374ab1cdc5SScott Long TUNABLE_INT_FETCH("hw.mpr.use_phy_num", &sc->use_phynum); 17383c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_reqframes", &sc->max_reqframes); 17393c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_prireqframes", &sc->max_prireqframes); 17403c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_replyframes", &sc->max_replyframes); 17413c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_evtframes", &sc->max_evtframes); 1742991554f2SKenneth D. Merry 1743991554f2SKenneth D. Merry /* Grab the unit-instance variables */ 1744991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.debug_level", 1745991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1746867aa8cdSScott Long bzero(mpr_debug, 80); 1747867aa8cdSScott Long if (TUNABLE_STR_FETCH(tmpstr, mpr_debug, 80) != 0) 1748867aa8cdSScott Long mpr_parse_debug(sc, mpr_debug); 1749991554f2SKenneth D. Merry 1750991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.disable_msix", 1751991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1752991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->disable_msix); 1753991554f2SKenneth D. Merry 1754991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.disable_msi", 1755991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1756991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->disable_msi); 1757991554f2SKenneth D. Merry 17583c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_msix", 17593c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17603c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_msix); 17613c5ac992SScott Long 1762991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_chains", 1763991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1764991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->max_chains); 1765991554f2SKenneth D. Merry 176632b0a21eSStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_io_pages", 176732b0a21eSStephen McConnell device_get_unit(sc->mpr_dev)); 176832b0a21eSStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->max_io_pages); 176932b0a21eSStephen McConnell 1770991554f2SKenneth D. Merry bzero(sc->exclude_ids, sizeof(sc->exclude_ids)); 1771991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.exclude_ids", 1772991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1773991554f2SKenneth D. Merry TUNABLE_STR_FETCH(tmpstr, sc->exclude_ids, sizeof(sc->exclude_ids)); 1774a2c14879SStephen McConnell 1775a2c14879SStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.enable_ssu", 1776a2c14879SStephen McConnell device_get_unit(sc->mpr_dev)); 1777a2c14879SStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->enable_ssu); 1778a2c14879SStephen McConnell 1779a2c14879SStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.spinup_wait_time", 1780a2c14879SStephen McConnell device_get_unit(sc->mpr_dev)); 1781a2c14879SStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->spinup_wait_time); 17824ab1cdc5SScott Long 17834ab1cdc5SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.use_phy_num", 17844ab1cdc5SScott Long device_get_unit(sc->mpr_dev)); 17854ab1cdc5SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->use_phynum); 17863c5ac992SScott Long 17873c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_reqframes", 17883c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17893c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_reqframes); 17903c5ac992SScott Long 17913c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_prireqframes", 17923c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17933c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_prireqframes); 17943c5ac992SScott Long 17953c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_replyframes", 17963c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17973c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_replyframes); 17983c5ac992SScott Long 17993c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_evtframes", 18003c5ac992SScott Long device_get_unit(sc->mpr_dev)); 18013c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_evtframes); 1802991554f2SKenneth D. Merry } 1803991554f2SKenneth D. Merry 1804991554f2SKenneth D. Merry static void 1805991554f2SKenneth D. Merry mpr_setup_sysctl(struct mpr_softc *sc) 1806991554f2SKenneth D. Merry { 1807991554f2SKenneth D. Merry struct sysctl_ctx_list *sysctl_ctx = NULL; 1808991554f2SKenneth D. Merry struct sysctl_oid *sysctl_tree = NULL; 1809991554f2SKenneth D. Merry char tmpstr[80], tmpstr2[80]; 1810991554f2SKenneth D. Merry 1811991554f2SKenneth D. Merry /* 1812991554f2SKenneth D. Merry * Setup the sysctl variable so the user can change the debug level 1813991554f2SKenneth D. Merry * on the fly. 1814991554f2SKenneth D. Merry */ 1815991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "MPR controller %d", 1816991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1817991554f2SKenneth D. Merry snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mpr_dev)); 1818991554f2SKenneth D. Merry 1819991554f2SKenneth D. Merry sysctl_ctx = device_get_sysctl_ctx(sc->mpr_dev); 1820991554f2SKenneth D. Merry if (sysctl_ctx != NULL) 1821991554f2SKenneth D. Merry sysctl_tree = device_get_sysctl_tree(sc->mpr_dev); 1822991554f2SKenneth D. Merry 1823991554f2SKenneth D. Merry if (sysctl_tree == NULL) { 1824991554f2SKenneth D. Merry sysctl_ctx_init(&sc->sysctl_ctx); 1825991554f2SKenneth D. Merry sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 1826991554f2SKenneth D. Merry SYSCTL_STATIC_CHILDREN(_hw_mpr), OID_AUTO, tmpstr2, 18277029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, 0, tmpstr); 1828991554f2SKenneth D. Merry if (sc->sysctl_tree == NULL) 1829991554f2SKenneth D. Merry return; 1830991554f2SKenneth D. Merry sysctl_ctx = &sc->sysctl_ctx; 1831991554f2SKenneth D. Merry sysctl_tree = sc->sysctl_tree; 1832991554f2SKenneth D. Merry } 1833991554f2SKenneth D. Merry 1834867aa8cdSScott Long SYSCTL_ADD_PROC(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1835cb242d7cSScott Long OID_AUTO, "debug_level", CTLTYPE_STRING | CTLFLAG_RW | CTLFLAG_MPSAFE, 1836cb242d7cSScott Long sc, 0, mpr_debug_sysctl, "A", "mpr debug level"); 1837991554f2SKenneth D. Merry 1838991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1839991554f2SKenneth D. Merry OID_AUTO, "disable_msix", CTLFLAG_RD, &sc->disable_msix, 0, 1840991554f2SKenneth D. Merry "Disable the use of MSI-X interrupts"); 1841991554f2SKenneth D. Merry 1842991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18433c5ac992SScott Long OID_AUTO, "max_msix", CTLFLAG_RD, &sc->max_msix, 0, 18443c5ac992SScott Long "User-defined maximum number of MSIX queues"); 18453c5ac992SScott Long 18463c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18473c5ac992SScott Long OID_AUTO, "msix_msgs", CTLFLAG_RD, &sc->msi_msgs, 0, 18483c5ac992SScott Long "Negotiated number of MSIX queues"); 18493c5ac992SScott Long 18503c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18513c5ac992SScott Long OID_AUTO, "max_reqframes", CTLFLAG_RD, &sc->max_reqframes, 0, 18523c5ac992SScott Long "Total number of allocated request frames"); 18533c5ac992SScott Long 18543c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18553c5ac992SScott Long OID_AUTO, "max_prireqframes", CTLFLAG_RD, &sc->max_prireqframes, 0, 18563c5ac992SScott Long "Total number of allocated high priority request frames"); 18573c5ac992SScott Long 18583c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18593c5ac992SScott Long OID_AUTO, "max_replyframes", CTLFLAG_RD, &sc->max_replyframes, 0, 18603c5ac992SScott Long "Total number of allocated reply frames"); 18613c5ac992SScott Long 18623c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18633c5ac992SScott Long OID_AUTO, "max_evtframes", CTLFLAG_RD, &sc->max_evtframes, 0, 18643c5ac992SScott Long "Total number of event frames allocated"); 1865991554f2SKenneth D. Merry 1866991554f2SKenneth D. Merry SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 186769e85eb8SScott Long OID_AUTO, "firmware_version", CTLFLAG_RD, sc->fw_version, 1868991554f2SKenneth D. Merry strlen(sc->fw_version), "firmware version"); 1869991554f2SKenneth D. Merry 1870991554f2SKenneth D. Merry SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 187169e85eb8SScott Long OID_AUTO, "driver_version", CTLFLAG_RD, MPR_DRIVER_VERSION, 1872991554f2SKenneth D. Merry strlen(MPR_DRIVER_VERSION), "driver version"); 1873991554f2SKenneth D. Merry 187469e85eb8SScott Long SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 187569e85eb8SScott Long OID_AUTO, "msg_version", CTLFLAG_RD, sc->msg_version, 187669e85eb8SScott Long strlen(sc->msg_version), "message interface version"); 187769e85eb8SScott Long 1878991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1879991554f2SKenneth D. Merry OID_AUTO, "io_cmds_active", CTLFLAG_RD, 1880991554f2SKenneth D. Merry &sc->io_cmds_active, 0, "number of currently active commands"); 1881991554f2SKenneth D. Merry 1882991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1883991554f2SKenneth D. Merry OID_AUTO, "io_cmds_highwater", CTLFLAG_RD, 1884991554f2SKenneth D. Merry &sc->io_cmds_highwater, 0, "maximum active commands seen"); 1885991554f2SKenneth D. Merry 1886991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1887991554f2SKenneth D. Merry OID_AUTO, "chain_free", CTLFLAG_RD, 1888991554f2SKenneth D. Merry &sc->chain_free, 0, "number of free chain elements"); 1889991554f2SKenneth D. Merry 1890991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1891991554f2SKenneth D. Merry OID_AUTO, "chain_free_lowwater", CTLFLAG_RD, 1892991554f2SKenneth D. Merry &sc->chain_free_lowwater, 0,"lowest number of free chain elements"); 1893991554f2SKenneth D. Merry 1894991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1895991554f2SKenneth D. Merry OID_AUTO, "max_chains", CTLFLAG_RD, 1896991554f2SKenneth D. Merry &sc->max_chains, 0,"maximum chain frames that will be allocated"); 1897991554f2SKenneth D. Merry 1898a2c14879SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 189932b0a21eSStephen McConnell OID_AUTO, "max_io_pages", CTLFLAG_RD, 190032b0a21eSStephen McConnell &sc->max_io_pages, 0,"maximum pages to allow per I/O (if <1 use " 190132b0a21eSStephen McConnell "IOCFacts)"); 190232b0a21eSStephen McConnell 190332b0a21eSStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1904a2c14879SStephen McConnell OID_AUTO, "enable_ssu", CTLFLAG_RW, &sc->enable_ssu, 0, 1905a2c14879SStephen McConnell "enable SSU to SATA SSD/HDD at shutdown"); 1906a2c14879SStephen McConnell 1907991554f2SKenneth D. Merry SYSCTL_ADD_UQUAD(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1908991554f2SKenneth D. Merry OID_AUTO, "chain_alloc_fail", CTLFLAG_RD, 1909991554f2SKenneth D. Merry &sc->chain_alloc_fail, "chain allocation failures"); 1910a2c14879SStephen McConnell 1911a2c14879SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1912a2c14879SStephen McConnell OID_AUTO, "spinup_wait_time", CTLFLAG_RD, 1913a2c14879SStephen McConnell &sc->spinup_wait_time, DEFAULT_SPINUP_WAIT, "seconds to wait for " 1914a2c14879SStephen McConnell "spinup after SATA ID error"); 19154ab1cdc5SScott Long 1916cf6ea6f2SScott Long SYSCTL_ADD_PROC(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 19177029da5cSPawel Biernacki OID_AUTO, "dump_reqs", 1918b776de67SAlexander Motin CTLTYPE_OPAQUE | CTLFLAG_RD | CTLFLAG_SKIP | CTLFLAG_MPSAFE, 19197029da5cSPawel Biernacki sc, 0, mpr_dump_reqs, "I", "Dump Active Requests"); 1920cf6ea6f2SScott Long 19214ab1cdc5SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1922175ad3d0SKenneth D. Merry OID_AUTO, "dump_reqs_alltypes", CTLFLAG_RW, 1923175ad3d0SKenneth D. Merry &sc->dump_reqs_alltypes, 0, 1924175ad3d0SKenneth D. Merry "dump all request types not just inqueue"); 1925175ad3d0SKenneth D. Merry 1926175ad3d0SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 19274ab1cdc5SScott Long OID_AUTO, "use_phy_num", CTLFLAG_RD, &sc->use_phynum, 0, 19284ab1cdc5SScott Long "Use the phy number for enumeration"); 192967feec50SStephen McConnell 193067feec50SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 193167feec50SStephen McConnell OID_AUTO, "prp_pages_free", CTLFLAG_RD, 193267feec50SStephen McConnell &sc->prp_pages_free, 0, "number of free PRP pages"); 193367feec50SStephen McConnell 193467feec50SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 193567feec50SStephen McConnell OID_AUTO, "prp_pages_free_lowwater", CTLFLAG_RD, 193667feec50SStephen McConnell &sc->prp_pages_free_lowwater, 0,"lowest number of free PRP pages"); 193767feec50SStephen McConnell 193867feec50SStephen McConnell SYSCTL_ADD_UQUAD(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 193967feec50SStephen McConnell OID_AUTO, "prp_page_alloc_fail", CTLFLAG_RD, 194067feec50SStephen McConnell &sc->prp_page_alloc_fail, "PRP page allocation failures"); 1941991554f2SKenneth D. Merry } 1942991554f2SKenneth D. Merry 1943867aa8cdSScott Long static struct mpr_debug_string { 1944867aa8cdSScott Long char *name; 1945867aa8cdSScott Long int flag; 1946867aa8cdSScott Long } mpr_debug_strings[] = { 1947867aa8cdSScott Long {"info", MPR_INFO}, 1948867aa8cdSScott Long {"fault", MPR_FAULT}, 1949867aa8cdSScott Long {"event", MPR_EVENT}, 1950867aa8cdSScott Long {"log", MPR_LOG}, 1951867aa8cdSScott Long {"recovery", MPR_RECOVERY}, 1952867aa8cdSScott Long {"error", MPR_ERROR}, 1953867aa8cdSScott Long {"init", MPR_INIT}, 1954867aa8cdSScott Long {"xinfo", MPR_XINFO}, 1955867aa8cdSScott Long {"user", MPR_USER}, 1956867aa8cdSScott Long {"mapping", MPR_MAPPING}, 1957867aa8cdSScott Long {"trace", MPR_TRACE} 1958867aa8cdSScott Long }; 1959867aa8cdSScott Long 1960cfd6fd5aSScott Long enum mpr_debug_level_combiner { 1961cfd6fd5aSScott Long COMB_NONE, 1962cfd6fd5aSScott Long COMB_ADD, 1963cfd6fd5aSScott Long COMB_SUB 1964cfd6fd5aSScott Long }; 1965cfd6fd5aSScott Long 1966867aa8cdSScott Long static int 1967867aa8cdSScott Long mpr_debug_sysctl(SYSCTL_HANDLER_ARGS) 1968867aa8cdSScott Long { 1969867aa8cdSScott Long struct mpr_softc *sc; 1970867aa8cdSScott Long struct mpr_debug_string *string; 1971cb242d7cSScott Long struct sbuf *sbuf; 1972867aa8cdSScott Long char *buffer; 1973867aa8cdSScott Long size_t sz; 1974867aa8cdSScott Long int i, len, debug, error; 1975867aa8cdSScott Long 1976867aa8cdSScott Long sc = (struct mpr_softc *)arg1; 1977867aa8cdSScott Long 1978867aa8cdSScott Long error = sysctl_wire_old_buffer(req, 0); 1979867aa8cdSScott Long if (error != 0) 1980867aa8cdSScott Long return (error); 1981867aa8cdSScott Long 1982cb242d7cSScott Long sbuf = sbuf_new_for_sysctl(NULL, NULL, 128, req); 1983867aa8cdSScott Long debug = sc->mpr_debug; 1984867aa8cdSScott Long 1985cb242d7cSScott Long sbuf_printf(sbuf, "%#x", debug); 1986867aa8cdSScott Long 1987867aa8cdSScott Long sz = sizeof(mpr_debug_strings) / sizeof(mpr_debug_strings[0]); 1988867aa8cdSScott Long for (i = 0; i < sz; i++) { 1989867aa8cdSScott Long string = &mpr_debug_strings[i]; 1990867aa8cdSScott Long if (debug & string->flag) 1991cb242d7cSScott Long sbuf_printf(sbuf, ",%s", string->name); 1992867aa8cdSScott Long } 1993867aa8cdSScott Long 1994cb242d7cSScott Long error = sbuf_finish(sbuf); 1995cb242d7cSScott Long sbuf_delete(sbuf); 1996867aa8cdSScott Long 1997867aa8cdSScott Long if (error || req->newptr == NULL) 1998867aa8cdSScott Long return (error); 1999867aa8cdSScott Long 2000867aa8cdSScott Long len = req->newlen - req->newidx; 2001867aa8cdSScott Long if (len == 0) 2002867aa8cdSScott Long return (0); 2003867aa8cdSScott Long 2004867aa8cdSScott Long buffer = malloc(len, M_MPR, M_ZERO|M_WAITOK); 2005867aa8cdSScott Long error = SYSCTL_IN(req, buffer, len); 2006867aa8cdSScott Long 2007867aa8cdSScott Long mpr_parse_debug(sc, buffer); 2008867aa8cdSScott Long 2009867aa8cdSScott Long free(buffer, M_MPR); 2010867aa8cdSScott Long return (error); 2011867aa8cdSScott Long } 2012867aa8cdSScott Long 2013867aa8cdSScott Long static void 2014867aa8cdSScott Long mpr_parse_debug(struct mpr_softc *sc, char *list) 2015867aa8cdSScott Long { 2016867aa8cdSScott Long struct mpr_debug_string *string; 2017cfd6fd5aSScott Long enum mpr_debug_level_combiner op; 2018867aa8cdSScott Long char *token, *endtoken; 2019867aa8cdSScott Long size_t sz; 2020867aa8cdSScott Long int flags, i; 2021867aa8cdSScott Long 2022867aa8cdSScott Long if (list == NULL || *list == '\0') 2023867aa8cdSScott Long return; 2024867aa8cdSScott Long 2025cfd6fd5aSScott Long if (*list == '+') { 2026cfd6fd5aSScott Long op = COMB_ADD; 2027cfd6fd5aSScott Long list++; 2028cfd6fd5aSScott Long } else if (*list == '-') { 2029cfd6fd5aSScott Long op = COMB_SUB; 2030cfd6fd5aSScott Long list++; 2031cfd6fd5aSScott Long } else 2032cfd6fd5aSScott Long op = COMB_NONE; 2033cfd6fd5aSScott Long if (*list == '\0') 2034cfd6fd5aSScott Long return; 2035cfd6fd5aSScott Long 2036867aa8cdSScott Long flags = 0; 2037867aa8cdSScott Long sz = sizeof(mpr_debug_strings) / sizeof(mpr_debug_strings[0]); 2038867aa8cdSScott Long while ((token = strsep(&list, ":,")) != NULL) { 2039867aa8cdSScott Long /* Handle integer flags */ 2040867aa8cdSScott Long flags |= strtol(token, &endtoken, 0); 2041867aa8cdSScott Long if (token != endtoken) 2042867aa8cdSScott Long continue; 2043867aa8cdSScott Long 2044867aa8cdSScott Long /* Handle text flags */ 2045867aa8cdSScott Long for (i = 0; i < sz; i++) { 2046867aa8cdSScott Long string = &mpr_debug_strings[i]; 2047867aa8cdSScott Long if (strcasecmp(token, string->name) == 0) { 2048867aa8cdSScott Long flags |= string->flag; 2049867aa8cdSScott Long break; 2050867aa8cdSScott Long } 2051867aa8cdSScott Long } 2052867aa8cdSScott Long } 2053867aa8cdSScott Long 2054cfd6fd5aSScott Long switch (op) { 2055cfd6fd5aSScott Long case COMB_NONE: 2056867aa8cdSScott Long sc->mpr_debug = flags; 2057cfd6fd5aSScott Long break; 2058cfd6fd5aSScott Long case COMB_ADD: 2059cfd6fd5aSScott Long sc->mpr_debug |= flags; 2060cfd6fd5aSScott Long break; 2061cfd6fd5aSScott Long case COMB_SUB: 2062cfd6fd5aSScott Long sc->mpr_debug &= (~flags); 2063cfd6fd5aSScott Long break; 2064cfd6fd5aSScott Long } 2065867aa8cdSScott Long return; 2066867aa8cdSScott Long } 2067867aa8cdSScott Long 2068cf6ea6f2SScott Long struct mpr_dumpreq_hdr { 2069cf6ea6f2SScott Long uint32_t smid; 2070cf6ea6f2SScott Long uint32_t state; 2071cf6ea6f2SScott Long uint32_t numframes; 2072cf6ea6f2SScott Long uint32_t deschi; 2073cf6ea6f2SScott Long uint32_t desclo; 2074cf6ea6f2SScott Long }; 2075cf6ea6f2SScott Long 2076cf6ea6f2SScott Long static int 2077cf6ea6f2SScott Long mpr_dump_reqs(SYSCTL_HANDLER_ARGS) 2078cf6ea6f2SScott Long { 2079cf6ea6f2SScott Long struct mpr_softc *sc; 2080cf6ea6f2SScott Long struct mpr_chain *chain, *chain1; 2081cf6ea6f2SScott Long struct mpr_command *cm; 2082cf6ea6f2SScott Long struct mpr_dumpreq_hdr hdr; 2083cf6ea6f2SScott Long struct sbuf *sb; 2084cf6ea6f2SScott Long uint32_t smid, state; 2085cf6ea6f2SScott Long int i, numreqs, error = 0; 2086cf6ea6f2SScott Long 2087cf6ea6f2SScott Long sc = (struct mpr_softc *)arg1; 2088cf6ea6f2SScott Long 2089cf6ea6f2SScott Long if ((error = priv_check(curthread, PRIV_DRIVER)) != 0) { 2090cf6ea6f2SScott Long printf("priv check error %d\n", error); 2091cf6ea6f2SScott Long return (error); 2092cf6ea6f2SScott Long } 2093cf6ea6f2SScott Long 2094cf6ea6f2SScott Long state = MPR_CM_STATE_INQUEUE; 2095cf6ea6f2SScott Long smid = 1; 2096cf6ea6f2SScott Long numreqs = sc->num_reqs; 2097cf6ea6f2SScott Long 2098cf6ea6f2SScott Long if (req->newptr != NULL) 2099cf6ea6f2SScott Long return (EINVAL); 2100cf6ea6f2SScott Long 2101cf6ea6f2SScott Long if (smid == 0 || smid > sc->num_reqs) 2102cf6ea6f2SScott Long return (EINVAL); 2103cf6ea6f2SScott Long if (numreqs <= 0 || (numreqs + smid > sc->num_reqs)) 2104cf6ea6f2SScott Long numreqs = sc->num_reqs; 2105cf6ea6f2SScott Long sb = sbuf_new_for_sysctl(NULL, NULL, 4096, req); 2106cf6ea6f2SScott Long 2107cf6ea6f2SScott Long /* Best effort, no locking */ 2108cf6ea6f2SScott Long for (i = smid; i < numreqs; i++) { 2109cf6ea6f2SScott Long cm = &sc->commands[i]; 2110175ad3d0SKenneth D. Merry if ((sc->dump_reqs_alltypes == 0) && (cm->cm_state != state)) 2111cf6ea6f2SScott Long continue; 2112cf6ea6f2SScott Long hdr.smid = i; 2113cf6ea6f2SScott Long hdr.state = cm->cm_state; 2114cf6ea6f2SScott Long hdr.numframes = 1; 2115cf6ea6f2SScott Long hdr.deschi = cm->cm_desc.Words.High; 2116cf6ea6f2SScott Long hdr.desclo = cm->cm_desc.Words.Low; 2117cf6ea6f2SScott Long TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link, 2118cf6ea6f2SScott Long chain1) 2119cf6ea6f2SScott Long hdr.numframes++; 2120cf6ea6f2SScott Long sbuf_bcat(sb, &hdr, sizeof(hdr)); 2121cf6ea6f2SScott Long sbuf_bcat(sb, cm->cm_req, 128); 2122cf6ea6f2SScott Long TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link, 2123cf6ea6f2SScott Long chain1) 2124cf6ea6f2SScott Long sbuf_bcat(sb, chain->chain, 128); 2125cf6ea6f2SScott Long } 2126cf6ea6f2SScott Long 2127cf6ea6f2SScott Long error = sbuf_finish(sb); 2128cf6ea6f2SScott Long sbuf_delete(sb); 2129cf6ea6f2SScott Long return (error); 2130cf6ea6f2SScott Long } 2131cf6ea6f2SScott Long 2132991554f2SKenneth D. Merry int 2133991554f2SKenneth D. Merry mpr_attach(struct mpr_softc *sc) 2134991554f2SKenneth D. Merry { 2135991554f2SKenneth D. Merry int error; 2136991554f2SKenneth D. Merry 2137991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 2138757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2139991554f2SKenneth D. Merry 2140991554f2SKenneth D. Merry mtx_init(&sc->mpr_mtx, "MPR lock", NULL, MTX_DEF); 2141991554f2SKenneth D. Merry callout_init_mtx(&sc->periodic, &sc->mpr_mtx, 0); 2142327f2e6cSStephen McConnell callout_init_mtx(&sc->device_check_callout, &sc->mpr_mtx, 0); 2143991554f2SKenneth D. Merry TAILQ_INIT(&sc->event_list); 2144991554f2SKenneth D. Merry timevalclear(&sc->lastfail); 2145991554f2SKenneth D. Merry 2146991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 2147757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 2148757ff642SScott Long "Failed to transition ready\n"); 2149991554f2SKenneth D. Merry return (error); 2150991554f2SKenneth D. Merry } 2151991554f2SKenneth D. Merry 2152991554f2SKenneth D. Merry sc->facts = malloc(sizeof(MPI2_IOC_FACTS_REPLY), M_MPR, 2153991554f2SKenneth D. Merry M_ZERO|M_NOWAIT); 2154991554f2SKenneth D. Merry if (!sc->facts) { 2155757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 2156757ff642SScott Long "Cannot allocate memory, exit\n"); 2157991554f2SKenneth D. Merry return (ENOMEM); 2158991554f2SKenneth D. Merry } 2159991554f2SKenneth D. Merry 2160991554f2SKenneth D. Merry /* 2161991554f2SKenneth D. Merry * Get IOC Facts and allocate all structures based on this information. 2162991554f2SKenneth D. Merry * A Diag Reset will also call mpr_iocfacts_allocate and re-read the IOC 2163991554f2SKenneth D. Merry * Facts. If relevant values have changed in IOC Facts, this function 2164991554f2SKenneth D. Merry * will free all of the memory based on IOC Facts and reallocate that 2165991554f2SKenneth D. Merry * memory. If this fails, any allocated memory should already be freed. 2166991554f2SKenneth D. Merry */ 2167991554f2SKenneth D. Merry if ((error = mpr_iocfacts_allocate(sc, TRUE)) != 0) { 2168757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC Facts allocation " 2169757ff642SScott Long "failed with error %d\n", error); 2170991554f2SKenneth D. Merry return (error); 2171991554f2SKenneth D. Merry } 2172991554f2SKenneth D. Merry 2173991554f2SKenneth D. Merry /* Start the periodic watchdog check on the IOC Doorbell */ 2174991554f2SKenneth D. Merry mpr_periodic(sc); 2175991554f2SKenneth D. Merry 2176991554f2SKenneth D. Merry /* 2177991554f2SKenneth D. Merry * The portenable will kick off discovery events that will drive the 2178991554f2SKenneth D. Merry * rest of the initialization process. The CAM/SAS module will 2179991554f2SKenneth D. Merry * hold up the boot sequence until discovery is complete. 2180991554f2SKenneth D. Merry */ 2181991554f2SKenneth D. Merry sc->mpr_ich.ich_func = mpr_startup; 2182991554f2SKenneth D. Merry sc->mpr_ich.ich_arg = sc; 2183991554f2SKenneth D. Merry if (config_intrhook_establish(&sc->mpr_ich) != 0) { 2184757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 2185757ff642SScott Long "Cannot establish MPR config hook\n"); 2186991554f2SKenneth D. Merry error = EINVAL; 2187991554f2SKenneth D. Merry } 2188991554f2SKenneth D. Merry 2189991554f2SKenneth D. Merry /* 2190991554f2SKenneth D. Merry * Allow IR to shutdown gracefully when shutdown occurs. 2191991554f2SKenneth D. Merry */ 2192991554f2SKenneth D. Merry sc->shutdown_eh = EVENTHANDLER_REGISTER(shutdown_final, 2193991554f2SKenneth D. Merry mprsas_ir_shutdown, sc, SHUTDOWN_PRI_DEFAULT); 2194991554f2SKenneth D. Merry 2195991554f2SKenneth D. Merry if (sc->shutdown_eh == NULL) 2196757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 2197757ff642SScott Long "shutdown event registration failed\n"); 2198991554f2SKenneth D. Merry 2199991554f2SKenneth D. Merry mpr_setup_sysctl(sc); 2200991554f2SKenneth D. Merry 2201991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_ATTACH_DONE; 2202757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit error= %d\n", __func__, error); 2203991554f2SKenneth D. Merry 2204991554f2SKenneth D. Merry return (error); 2205991554f2SKenneth D. Merry } 2206991554f2SKenneth D. Merry 2207991554f2SKenneth D. Merry /* Run through any late-start handlers. */ 2208991554f2SKenneth D. Merry static void 2209991554f2SKenneth D. Merry mpr_startup(void *arg) 2210991554f2SKenneth D. Merry { 2211991554f2SKenneth D. Merry struct mpr_softc *sc; 2212991554f2SKenneth D. Merry 2213991554f2SKenneth D. Merry sc = (struct mpr_softc *)arg; 2214757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2215991554f2SKenneth D. Merry 2216991554f2SKenneth D. Merry mpr_lock(sc); 2217991554f2SKenneth D. Merry mpr_unmask_intr(sc); 2218991554f2SKenneth D. Merry 2219991554f2SKenneth D. Merry /* initialize device mapping tables */ 2220991554f2SKenneth D. Merry mpr_base_static_config_pages(sc); 2221991554f2SKenneth D. Merry mpr_mapping_initialize(sc); 2222991554f2SKenneth D. Merry mprsas_startup(sc); 2223991554f2SKenneth D. Merry mpr_unlock(sc); 2224a4bb51a4SScott Long 2225a4bb51a4SScott Long mpr_dprint(sc, MPR_INIT, "disestablish config intrhook\n"); 2226a4bb51a4SScott Long config_intrhook_disestablish(&sc->mpr_ich); 2227a4bb51a4SScott Long sc->mpr_ich.ich_arg = NULL; 2228a4bb51a4SScott Long 2229757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 2230991554f2SKenneth D. Merry } 2231991554f2SKenneth D. Merry 2232991554f2SKenneth D. Merry /* Periodic watchdog. Is called with the driver lock already held. */ 2233991554f2SKenneth D. Merry static void 2234991554f2SKenneth D. Merry mpr_periodic(void *arg) 2235991554f2SKenneth D. Merry { 2236991554f2SKenneth D. Merry struct mpr_softc *sc; 2237991554f2SKenneth D. Merry uint32_t db; 2238991554f2SKenneth D. Merry 2239991554f2SKenneth D. Merry sc = (struct mpr_softc *)arg; 2240991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_SHUTDOWN) 2241991554f2SKenneth D. Merry return; 2242991554f2SKenneth D. Merry 2243991554f2SKenneth D. Merry db = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 2244991554f2SKenneth D. Merry if ((db & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) { 2245991554f2SKenneth D. Merry if ((db & MPI2_DOORBELL_FAULT_CODE_MASK) == 2246991554f2SKenneth D. Merry IFAULT_IOP_OVER_TEMP_THRESHOLD_EXCEEDED) { 2247991554f2SKenneth D. Merry panic("TEMPERATURE FAULT: STOPPING."); 2248991554f2SKenneth D. Merry } 2249991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "IOC Fault 0x%08x, Resetting\n", db); 2250991554f2SKenneth D. Merry mpr_reinit(sc); 2251991554f2SKenneth D. Merry } 2252991554f2SKenneth D. Merry 22531849bc5fSAlexander Motin callout_reset_sbt(&sc->periodic, MPR_PERIODIC_DELAY * SBT_1S, 0, 22541849bc5fSAlexander Motin mpr_periodic, sc, C_PREL(1)); 2255991554f2SKenneth D. Merry } 2256991554f2SKenneth D. Merry 2257991554f2SKenneth D. Merry static void 2258991554f2SKenneth D. Merry mpr_log_evt_handler(struct mpr_softc *sc, uintptr_t data, 2259991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *event) 2260991554f2SKenneth D. Merry { 2261991554f2SKenneth D. Merry MPI2_EVENT_DATA_LOG_ENTRY_ADDED *entry; 2262991554f2SKenneth D. Merry 2263055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, event); 2264991554f2SKenneth D. Merry 2265991554f2SKenneth D. Merry switch (event->Event) { 2266991554f2SKenneth D. Merry case MPI2_EVENT_LOG_DATA: 2267991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "MPI2_EVENT_LOG_DATA:\n"); 2268991554f2SKenneth D. Merry if (sc->mpr_debug & MPR_EVENT) 2269991554f2SKenneth D. Merry hexdump(event->EventData, event->EventDataLength, NULL, 2270991554f2SKenneth D. Merry 0); 2271991554f2SKenneth D. Merry break; 2272991554f2SKenneth D. Merry case MPI2_EVENT_LOG_ENTRY_ADDED: 2273991554f2SKenneth D. Merry entry = (MPI2_EVENT_DATA_LOG_ENTRY_ADDED *)event->EventData; 2274991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "MPI2_EVENT_LOG_ENTRY_ADDED event " 2275991554f2SKenneth D. Merry "0x%x Sequence %d:\n", entry->LogEntryQualifier, 2276991554f2SKenneth D. Merry entry->LogSequence); 2277991554f2SKenneth D. Merry break; 2278991554f2SKenneth D. Merry default: 2279991554f2SKenneth D. Merry break; 2280991554f2SKenneth D. Merry } 2281991554f2SKenneth D. Merry return; 2282991554f2SKenneth D. Merry } 2283991554f2SKenneth D. Merry 2284991554f2SKenneth D. Merry static int 2285991554f2SKenneth D. Merry mpr_attach_log(struct mpr_softc *sc) 2286991554f2SKenneth D. Merry { 2287991554f2SKenneth D. Merry uint8_t events[16]; 2288991554f2SKenneth D. Merry 2289991554f2SKenneth D. Merry bzero(events, 16); 2290991554f2SKenneth D. Merry setbit(events, MPI2_EVENT_LOG_DATA); 2291991554f2SKenneth D. Merry setbit(events, MPI2_EVENT_LOG_ENTRY_ADDED); 2292991554f2SKenneth D. Merry 2293991554f2SKenneth D. Merry mpr_register_events(sc, events, mpr_log_evt_handler, NULL, 2294991554f2SKenneth D. Merry &sc->mpr_log_eh); 2295991554f2SKenneth D. Merry 2296991554f2SKenneth D. Merry return (0); 2297991554f2SKenneth D. Merry } 2298991554f2SKenneth D. Merry 2299991554f2SKenneth D. Merry static int 2300991554f2SKenneth D. Merry mpr_detach_log(struct mpr_softc *sc) 2301991554f2SKenneth D. Merry { 2302991554f2SKenneth D. Merry 2303991554f2SKenneth D. Merry if (sc->mpr_log_eh != NULL) 2304991554f2SKenneth D. Merry mpr_deregister_events(sc, sc->mpr_log_eh); 2305991554f2SKenneth D. Merry return (0); 2306991554f2SKenneth D. Merry } 2307991554f2SKenneth D. Merry 2308991554f2SKenneth D. Merry /* 2309991554f2SKenneth D. Merry * Free all of the driver resources and detach submodules. Should be called 2310991554f2SKenneth D. Merry * without the lock held. 2311991554f2SKenneth D. Merry */ 2312991554f2SKenneth D. Merry int 2313991554f2SKenneth D. Merry mpr_free(struct mpr_softc *sc) 2314991554f2SKenneth D. Merry { 2315991554f2SKenneth D. Merry int error; 2316991554f2SKenneth D. Merry 2317757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2318991554f2SKenneth D. Merry /* Turn off the watchdog */ 2319991554f2SKenneth D. Merry mpr_lock(sc); 2320991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_SHUTDOWN; 2321991554f2SKenneth D. Merry mpr_unlock(sc); 2322991554f2SKenneth D. Merry /* Lock must not be held for this */ 2323991554f2SKenneth D. Merry callout_drain(&sc->periodic); 2324327f2e6cSStephen McConnell callout_drain(&sc->device_check_callout); 2325991554f2SKenneth D. Merry 2326991554f2SKenneth D. Merry if (((error = mpr_detach_log(sc)) != 0) || 2327757ff642SScott Long ((error = mpr_detach_sas(sc)) != 0)) { 2328757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "failed to detach " 2329757ff642SScott Long "subsystems, error= %d, exit\n", error); 2330991554f2SKenneth D. Merry return (error); 2331757ff642SScott Long } 2332991554f2SKenneth D. Merry 2333991554f2SKenneth D. Merry mpr_detach_user(sc); 2334991554f2SKenneth D. Merry 2335991554f2SKenneth D. Merry /* Put the IOC back in the READY state. */ 2336991554f2SKenneth D. Merry mpr_lock(sc); 2337991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 2338991554f2SKenneth D. Merry mpr_unlock(sc); 2339991554f2SKenneth D. Merry return (error); 2340991554f2SKenneth D. Merry } 2341991554f2SKenneth D. Merry mpr_unlock(sc); 2342991554f2SKenneth D. Merry 2343991554f2SKenneth D. Merry if (sc->facts != NULL) 2344991554f2SKenneth D. Merry free(sc->facts, M_MPR); 2345991554f2SKenneth D. Merry 2346991554f2SKenneth D. Merry /* 2347991554f2SKenneth D. Merry * Free all buffers that are based on IOC Facts. A Diag Reset may need 2348991554f2SKenneth D. Merry * to free these buffers too. 2349991554f2SKenneth D. Merry */ 2350991554f2SKenneth D. Merry mpr_iocfacts_free(sc); 2351991554f2SKenneth D. Merry 2352991554f2SKenneth D. Merry if (sc->sysctl_tree != NULL) 2353991554f2SKenneth D. Merry sysctl_ctx_free(&sc->sysctl_ctx); 2354991554f2SKenneth D. Merry 2355991554f2SKenneth D. Merry /* Deregister the shutdown function */ 2356991554f2SKenneth D. Merry if (sc->shutdown_eh != NULL) 2357991554f2SKenneth D. Merry EVENTHANDLER_DEREGISTER(shutdown_final, sc->shutdown_eh); 2358991554f2SKenneth D. Merry 2359991554f2SKenneth D. Merry mtx_destroy(&sc->mpr_mtx); 2360757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 2361991554f2SKenneth D. Merry 2362991554f2SKenneth D. Merry return (0); 2363991554f2SKenneth D. Merry } 2364991554f2SKenneth D. Merry 2365991554f2SKenneth D. Merry static __inline void 2366991554f2SKenneth D. Merry mpr_complete_command(struct mpr_softc *sc, struct mpr_command *cm) 2367991554f2SKenneth D. Merry { 2368991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 2369991554f2SKenneth D. Merry 2370991554f2SKenneth D. Merry if (cm == NULL) { 2371991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Completing NULL command\n"); 2372991554f2SKenneth D. Merry return; 2373991554f2SKenneth D. Merry } 2374991554f2SKenneth D. Merry 2375175ad3d0SKenneth D. Merry KASSERT(cm->cm_state == MPR_CM_STATE_INQUEUE, 2376175ad3d0SKenneth D. Merry ("command not inqueue, state = %u\n", cm->cm_state)); 23774b1ac5c2SWarner Losh cm->cm_state = MPR_CM_STATE_BUSY; 2378991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_POLLED) 2379991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_COMPLETE; 2380991554f2SKenneth D. Merry 2381991554f2SKenneth D. Merry if (cm->cm_complete != NULL) { 2382991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, 2383991554f2SKenneth D. Merry "%s cm %p calling cm_complete %p data %p reply %p\n", 2384991554f2SKenneth D. Merry __func__, cm, cm->cm_complete, cm->cm_complete_data, 2385991554f2SKenneth D. Merry cm->cm_reply); 2386991554f2SKenneth D. Merry cm->cm_complete(sc, cm); 2387991554f2SKenneth D. Merry } 2388991554f2SKenneth D. Merry 2389991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_WAKEUP) { 2390991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "waking up %p\n", cm); 2391991554f2SKenneth D. Merry wakeup(cm); 2392991554f2SKenneth D. Merry } 2393991554f2SKenneth D. Merry 2394991554f2SKenneth D. Merry if (sc->io_cmds_active != 0) { 2395991554f2SKenneth D. Merry sc->io_cmds_active--; 2396991554f2SKenneth D. Merry } else { 2397991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Warning: io_cmds_active is " 2398991554f2SKenneth D. Merry "out of sync - resynching to 0\n"); 2399991554f2SKenneth D. Merry } 2400991554f2SKenneth D. Merry } 2401991554f2SKenneth D. Merry 2402991554f2SKenneth D. Merry static void 2403991554f2SKenneth D. Merry mpr_sas_log_info(struct mpr_softc *sc , u32 log_info) 2404991554f2SKenneth D. Merry { 2405991554f2SKenneth D. Merry union loginfo_type { 2406991554f2SKenneth D. Merry u32 loginfo; 2407991554f2SKenneth D. Merry struct { 2408991554f2SKenneth D. Merry u32 subcode:16; 2409991554f2SKenneth D. Merry u32 code:8; 2410991554f2SKenneth D. Merry u32 originator:4; 2411991554f2SKenneth D. Merry u32 bus_type:4; 2412991554f2SKenneth D. Merry } dw; 2413991554f2SKenneth D. Merry }; 2414991554f2SKenneth D. Merry union loginfo_type sas_loginfo; 2415991554f2SKenneth D. Merry char *originator_str = NULL; 2416991554f2SKenneth D. Merry 2417991554f2SKenneth D. Merry sas_loginfo.loginfo = log_info; 2418991554f2SKenneth D. Merry if (sas_loginfo.dw.bus_type != 3 /*SAS*/) 2419991554f2SKenneth D. Merry return; 2420991554f2SKenneth D. Merry 2421991554f2SKenneth D. Merry /* each nexus loss loginfo */ 2422991554f2SKenneth D. Merry if (log_info == 0x31170000) 2423991554f2SKenneth D. Merry return; 2424991554f2SKenneth D. Merry 2425991554f2SKenneth D. Merry /* eat the loginfos associated with task aborts */ 2426991554f2SKenneth D. Merry if ((log_info == 30050000) || (log_info == 0x31140000) || 2427991554f2SKenneth D. Merry (log_info == 0x31130000)) 2428991554f2SKenneth D. Merry return; 2429991554f2SKenneth D. Merry 2430991554f2SKenneth D. Merry switch (sas_loginfo.dw.originator) { 2431991554f2SKenneth D. Merry case 0: 2432991554f2SKenneth D. Merry originator_str = "IOP"; 2433991554f2SKenneth D. Merry break; 2434991554f2SKenneth D. Merry case 1: 2435991554f2SKenneth D. Merry originator_str = "PL"; 2436991554f2SKenneth D. Merry break; 2437991554f2SKenneth D. Merry case 2: 2438991554f2SKenneth D. Merry originator_str = "IR"; 2439991554f2SKenneth D. Merry break; 2440991554f2SKenneth D. Merry } 2441991554f2SKenneth D. Merry 2442b41c6ff9SStephen McConnell mpr_dprint(sc, MPR_LOG, "log_info(0x%08x): originator(%s), " 24437a2a6a1aSStephen McConnell "code(0x%02x), sub_code(0x%04x)\n", log_info, originator_str, 24447a2a6a1aSStephen McConnell sas_loginfo.dw.code, sas_loginfo.dw.subcode); 2445991554f2SKenneth D. Merry } 2446991554f2SKenneth D. Merry 2447991554f2SKenneth D. Merry static void 2448991554f2SKenneth D. Merry mpr_display_reply_info(struct mpr_softc *sc, uint8_t *reply) 2449991554f2SKenneth D. Merry { 2450991554f2SKenneth D. Merry MPI2DefaultReply_t *mpi_reply; 2451991554f2SKenneth D. Merry u16 sc_status; 2452991554f2SKenneth D. Merry 2453991554f2SKenneth D. Merry mpi_reply = (MPI2DefaultReply_t*)reply; 2454991554f2SKenneth D. Merry sc_status = le16toh(mpi_reply->IOCStatus); 2455991554f2SKenneth D. Merry if (sc_status & MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE) 2456991554f2SKenneth D. Merry mpr_sas_log_info(sc, le32toh(mpi_reply->IOCLogInfo)); 2457991554f2SKenneth D. Merry } 2458991554f2SKenneth D. Merry 2459991554f2SKenneth D. Merry void 2460991554f2SKenneth D. Merry mpr_intr(void *data) 2461991554f2SKenneth D. Merry { 2462991554f2SKenneth D. Merry struct mpr_softc *sc; 2463991554f2SKenneth D. Merry uint32_t status; 2464991554f2SKenneth D. Merry 2465991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2466991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2467991554f2SKenneth D. Merry 2468991554f2SKenneth D. Merry /* 2469991554f2SKenneth D. Merry * Check interrupt status register to flush the bus. This is 2470991554f2SKenneth D. Merry * needed for both INTx interrupts and driver-driven polling 2471991554f2SKenneth D. Merry */ 2472991554f2SKenneth D. Merry status = mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET); 2473991554f2SKenneth D. Merry if ((status & MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT) == 0) 2474991554f2SKenneth D. Merry return; 2475991554f2SKenneth D. Merry 2476991554f2SKenneth D. Merry mpr_lock(sc); 2477991554f2SKenneth D. Merry mpr_intr_locked(data); 2478991554f2SKenneth D. Merry mpr_unlock(sc); 2479991554f2SKenneth D. Merry return; 2480991554f2SKenneth D. Merry } 2481991554f2SKenneth D. Merry 2482991554f2SKenneth D. Merry /* 2483991554f2SKenneth D. Merry * In theory, MSI/MSIX interrupts shouldn't need to read any registers on the 2484991554f2SKenneth D. Merry * chip. Hopefully this theory is correct. 2485991554f2SKenneth D. Merry */ 2486991554f2SKenneth D. Merry void 2487991554f2SKenneth D. Merry mpr_intr_msi(void *data) 2488991554f2SKenneth D. Merry { 2489991554f2SKenneth D. Merry struct mpr_softc *sc; 2490991554f2SKenneth D. Merry 2491991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2492991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2493991554f2SKenneth D. Merry mpr_lock(sc); 2494991554f2SKenneth D. Merry mpr_intr_locked(data); 2495991554f2SKenneth D. Merry mpr_unlock(sc); 2496991554f2SKenneth D. Merry return; 2497991554f2SKenneth D. Merry } 2498991554f2SKenneth D. Merry 2499991554f2SKenneth D. Merry /* 2500991554f2SKenneth D. Merry * The locking is overly broad and simplistic, but easy to deal with for now. 2501991554f2SKenneth D. Merry */ 2502991554f2SKenneth D. Merry void 2503991554f2SKenneth D. Merry mpr_intr_locked(void *data) 2504991554f2SKenneth D. Merry { 2505991554f2SKenneth D. Merry MPI2_REPLY_DESCRIPTORS_UNION *desc; 2506617e85f3SScott Long MPI2_DIAG_RELEASE_REPLY *rel_rep; 2507617e85f3SScott Long mpr_fw_diagnostic_buffer_t *pBuffer; 2508991554f2SKenneth D. Merry struct mpr_softc *sc; 2509617e85f3SScott Long uint64_t tdesc; 2510991554f2SKenneth D. Merry struct mpr_command *cm = NULL; 2511991554f2SKenneth D. Merry uint8_t flags; 2512991554f2SKenneth D. Merry u_int pq; 2513991554f2SKenneth D. Merry 2514991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2515991554f2SKenneth D. Merry 2516991554f2SKenneth D. Merry pq = sc->replypostindex; 2517991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, 2518991554f2SKenneth D. Merry "%s sc %p starting with replypostindex %u\n", 2519991554f2SKenneth D. Merry __func__, sc, sc->replypostindex); 2520991554f2SKenneth D. Merry 2521991554f2SKenneth D. Merry for ( ;; ) { 2522991554f2SKenneth D. Merry cm = NULL; 2523991554f2SKenneth D. Merry desc = &sc->post_queue[sc->replypostindex]; 2524617e85f3SScott Long 2525617e85f3SScott Long /* 2526617e85f3SScott Long * Copy and clear out the descriptor so that any reentry will 2527617e85f3SScott Long * immediately know that this descriptor has already been 2528617e85f3SScott Long * looked at. There is unfortunate casting magic because the 2529617e85f3SScott Long * MPI API doesn't have a cardinal 64bit type. 2530617e85f3SScott Long */ 2531617e85f3SScott Long tdesc = 0xffffffffffffffff; 2532617e85f3SScott Long tdesc = atomic_swap_64((uint64_t *)desc, tdesc); 2533617e85f3SScott Long desc = (MPI2_REPLY_DESCRIPTORS_UNION *)&tdesc; 2534617e85f3SScott Long 2535991554f2SKenneth D. Merry flags = desc->Default.ReplyFlags & 2536991554f2SKenneth D. Merry MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 2537991554f2SKenneth D. Merry if ((flags == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) || 2538991554f2SKenneth D. Merry (le32toh(desc->Words.High) == 0xffffffff)) 2539991554f2SKenneth D. Merry break; 2540991554f2SKenneth D. Merry 2541991554f2SKenneth D. Merry /* increment the replypostindex now, so that event handlers 2542991554f2SKenneth D. Merry * and cm completion handlers which decide to do a diag 2543991554f2SKenneth D. Merry * reset can zero it without it getting incremented again 2544991554f2SKenneth D. Merry * afterwards, and we break out of this loop on the next 2545991554f2SKenneth D. Merry * iteration since the reply post queue has been cleared to 2546991554f2SKenneth D. Merry * 0xFF and all descriptors look unused (which they are). 2547991554f2SKenneth D. Merry */ 2548991554f2SKenneth D. Merry if (++sc->replypostindex >= sc->pqdepth) 2549991554f2SKenneth D. Merry sc->replypostindex = 0; 2550991554f2SKenneth D. Merry 2551991554f2SKenneth D. Merry switch (flags) { 2552991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS: 2553991554f2SKenneth D. Merry case MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS: 255467feec50SStephen McConnell case MPI26_RPY_DESCRIPT_FLAGS_PCIE_ENCAPSULATED_SUCCESS: 2555991554f2SKenneth D. Merry cm = &sc->commands[le16toh(desc->SCSIIOSuccess.SMID)]; 2556991554f2SKenneth D. Merry cm->cm_reply = NULL; 2557991554f2SKenneth D. Merry break; 2558991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY: 2559991554f2SKenneth D. Merry { 2560991554f2SKenneth D. Merry uint32_t baddr; 2561991554f2SKenneth D. Merry uint8_t *reply; 2562991554f2SKenneth D. Merry 2563991554f2SKenneth D. Merry /* 2564991554f2SKenneth D. Merry * Re-compose the reply address from the address 2565991554f2SKenneth D. Merry * sent back from the chip. The ReplyFrameAddress 2566991554f2SKenneth D. Merry * is the lower 32 bits of the physical address of 2567991554f2SKenneth D. Merry * particular reply frame. Convert that address to 2568991554f2SKenneth D. Merry * host format, and then use that to provide the 2569991554f2SKenneth D. Merry * offset against the virtual address base 2570991554f2SKenneth D. Merry * (sc->reply_frames). 2571991554f2SKenneth D. Merry */ 2572991554f2SKenneth D. Merry baddr = le32toh(desc->AddressReply.ReplyFrameAddress); 2573991554f2SKenneth D. Merry reply = sc->reply_frames + 2574991554f2SKenneth D. Merry (baddr - ((uint32_t)sc->reply_busaddr)); 2575991554f2SKenneth D. Merry /* 2576991554f2SKenneth D. Merry * Make sure the reply we got back is in a valid 2577991554f2SKenneth D. Merry * range. If not, go ahead and panic here, since 2578991554f2SKenneth D. Merry * we'll probably panic as soon as we deference the 2579991554f2SKenneth D. Merry * reply pointer anyway. 2580991554f2SKenneth D. Merry */ 2581991554f2SKenneth D. Merry if ((reply < sc->reply_frames) 2582991554f2SKenneth D. Merry || (reply > (sc->reply_frames + 258396410703SScott Long (sc->fqdepth * sc->replyframesz)))) { 2584991554f2SKenneth D. Merry printf("%s: WARNING: reply %p out of range!\n", 2585991554f2SKenneth D. Merry __func__, reply); 2586991554f2SKenneth D. Merry printf("%s: reply_frames %p, fqdepth %d, " 2587991554f2SKenneth D. Merry "frame size %d\n", __func__, 2588991554f2SKenneth D. Merry sc->reply_frames, sc->fqdepth, 258996410703SScott Long sc->replyframesz); 2590991554f2SKenneth D. Merry printf("%s: baddr %#x,\n", __func__, baddr); 2591991554f2SKenneth D. Merry /* LSI-TODO. See Linux Code for Graceful exit */ 2592991554f2SKenneth D. Merry panic("Reply address out of range"); 2593991554f2SKenneth D. Merry } 2594991554f2SKenneth D. Merry if (le16toh(desc->AddressReply.SMID) == 0) { 2595991554f2SKenneth D. Merry if (((MPI2_DEFAULT_REPLY *)reply)->Function == 2596991554f2SKenneth D. Merry MPI2_FUNCTION_DIAG_BUFFER_POST) { 2597991554f2SKenneth D. Merry /* 2598991554f2SKenneth D. Merry * If SMID is 0 for Diag Buffer Post, 2599991554f2SKenneth D. Merry * this implies that the reply is due to 2600991554f2SKenneth D. Merry * a release function with a status that 2601991554f2SKenneth D. Merry * the buffer has been released. Set 2602991554f2SKenneth D. Merry * the buffer flags accordingly. 2603991554f2SKenneth D. Merry */ 2604991554f2SKenneth D. Merry rel_rep = 2605991554f2SKenneth D. Merry (MPI2_DIAG_RELEASE_REPLY *)reply; 2606d3f6eabfSStephen McConnell if ((le16toh(rel_rep->IOCStatus) & 2607d3f6eabfSStephen McConnell MPI2_IOCSTATUS_MASK) == 2608991554f2SKenneth D. Merry MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED) 2609991554f2SKenneth D. Merry { 2610991554f2SKenneth D. Merry pBuffer = 2611991554f2SKenneth D. Merry &sc->fw_diag_buffer_list[ 2612991554f2SKenneth D. Merry rel_rep->BufferType]; 2613991554f2SKenneth D. Merry pBuffer->valid_data = TRUE; 2614991554f2SKenneth D. Merry pBuffer->owned_by_firmware = 2615991554f2SKenneth D. Merry FALSE; 2616991554f2SKenneth D. Merry pBuffer->immediate = FALSE; 2617991554f2SKenneth D. Merry } 2618991554f2SKenneth D. Merry } else 2619991554f2SKenneth D. Merry mpr_dispatch_event(sc, baddr, 2620991554f2SKenneth D. Merry (MPI2_EVENT_NOTIFICATION_REPLY *) 2621991554f2SKenneth D. Merry reply); 2622991554f2SKenneth D. Merry } else { 2623991554f2SKenneth D. Merry cm = &sc->commands[ 2624991554f2SKenneth D. Merry le16toh(desc->AddressReply.SMID)]; 26258fe7bf06SWarner Losh if (cm->cm_state == MPR_CM_STATE_INQUEUE) { 2626991554f2SKenneth D. Merry cm->cm_reply = reply; 2627991554f2SKenneth D. Merry cm->cm_reply_data = 2628991554f2SKenneth D. Merry le32toh(desc->AddressReply. 2629991554f2SKenneth D. Merry ReplyFrameAddress); 26308fe7bf06SWarner Losh } else { 26318fe7bf06SWarner Losh mpr_dprint(sc, MPR_RECOVERY, 26328fe7bf06SWarner Losh "Bad state for ADDRESS_REPLY status," 26338fe7bf06SWarner Losh " ignoring state %d cm %p\n", 26348fe7bf06SWarner Losh cm->cm_state, cm); 26358fe7bf06SWarner Losh } 2636991554f2SKenneth D. Merry } 2637991554f2SKenneth D. Merry break; 2638991554f2SKenneth D. Merry } 2639991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS: 2640991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER: 2641991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS: 2642991554f2SKenneth D. Merry default: 2643991554f2SKenneth D. Merry /* Unhandled */ 2644991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Unhandled reply 0x%x\n", 2645991554f2SKenneth D. Merry desc->Default.ReplyFlags); 2646991554f2SKenneth D. Merry cm = NULL; 2647991554f2SKenneth D. Merry break; 2648991554f2SKenneth D. Merry } 2649991554f2SKenneth D. Merry 2650991554f2SKenneth D. Merry if (cm != NULL) { 2651991554f2SKenneth D. Merry // Print Error reply frame 2652991554f2SKenneth D. Merry if (cm->cm_reply) 2653991554f2SKenneth D. Merry mpr_display_reply_info(sc,cm->cm_reply); 2654991554f2SKenneth D. Merry mpr_complete_command(sc, cm); 2655991554f2SKenneth D. Merry } 2656991554f2SKenneth D. Merry } 2657991554f2SKenneth D. Merry 2658991554f2SKenneth D. Merry if (pq != sc->replypostindex) { 2659f0779b04SScott Long mpr_dprint(sc, MPR_TRACE, "%s sc %p writing postindex %d\n", 2660991554f2SKenneth D. Merry __func__, sc, sc->replypostindex); 2661991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_POST_HOST_INDEX_OFFSET, 2662991554f2SKenneth D. Merry sc->replypostindex); 2663991554f2SKenneth D. Merry } 2664991554f2SKenneth D. Merry 2665991554f2SKenneth D. Merry return; 2666991554f2SKenneth D. Merry } 2667991554f2SKenneth D. Merry 2668991554f2SKenneth D. Merry static void 2669991554f2SKenneth D. Merry mpr_dispatch_event(struct mpr_softc *sc, uintptr_t data, 2670991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply) 2671991554f2SKenneth D. Merry { 2672991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2673991554f2SKenneth D. Merry int event, handled = 0; 2674991554f2SKenneth D. Merry 2675991554f2SKenneth D. Merry event = le16toh(reply->Event); 2676991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2677991554f2SKenneth D. Merry if (isset(eh->mask, event)) { 2678991554f2SKenneth D. Merry eh->callback(sc, data, reply); 2679991554f2SKenneth D. Merry handled++; 2680991554f2SKenneth D. Merry } 2681991554f2SKenneth D. Merry } 2682991554f2SKenneth D. Merry 2683991554f2SKenneth D. Merry if (handled == 0) 2684991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "Unhandled event 0x%x\n", 2685991554f2SKenneth D. Merry le16toh(event)); 2686991554f2SKenneth D. Merry 2687991554f2SKenneth D. Merry /* 2688991554f2SKenneth D. Merry * This is the only place that the event/reply should be freed. 2689991554f2SKenneth D. Merry * Anything wanting to hold onto the event data should have 2690991554f2SKenneth D. Merry * already copied it into their own storage. 2691991554f2SKenneth D. Merry */ 2692991554f2SKenneth D. Merry mpr_free_reply(sc, data); 2693991554f2SKenneth D. Merry } 2694991554f2SKenneth D. Merry 2695991554f2SKenneth D. Merry static void 2696991554f2SKenneth D. Merry mpr_reregister_events_complete(struct mpr_softc *sc, struct mpr_command *cm) 2697991554f2SKenneth D. Merry { 2698991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2699991554f2SKenneth D. Merry 2700991554f2SKenneth D. Merry if (cm->cm_reply) 2701055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, 2702991554f2SKenneth D. Merry (MPI2_EVENT_NOTIFICATION_REPLY *)cm->cm_reply); 2703991554f2SKenneth D. Merry 2704991554f2SKenneth D. Merry mpr_free_command(sc, cm); 2705991554f2SKenneth D. Merry 2706991554f2SKenneth D. Merry /* next, send a port enable */ 2707991554f2SKenneth D. Merry mprsas_startup(sc); 2708991554f2SKenneth D. Merry } 2709991554f2SKenneth D. Merry 2710991554f2SKenneth D. Merry /* 2711991554f2SKenneth D. Merry * For both register_events and update_events, the caller supplies a bitmap 2712991554f2SKenneth D. Merry * of events that it _wants_. These functions then turn that into a bitmask 2713991554f2SKenneth D. Merry * suitable for the controller. 2714991554f2SKenneth D. Merry */ 2715991554f2SKenneth D. Merry int 2716991554f2SKenneth D. Merry mpr_register_events(struct mpr_softc *sc, uint8_t *mask, 2717991554f2SKenneth D. Merry mpr_evt_callback_t *cb, void *data, struct mpr_event_handle **handle) 2718991554f2SKenneth D. Merry { 2719991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2720991554f2SKenneth D. Merry int error = 0; 2721991554f2SKenneth D. Merry 2722991554f2SKenneth D. Merry eh = malloc(sizeof(struct mpr_event_handle), M_MPR, M_WAITOK|M_ZERO); 2723991554f2SKenneth D. Merry eh->callback = cb; 2724991554f2SKenneth D. Merry eh->data = data; 2725991554f2SKenneth D. Merry TAILQ_INSERT_TAIL(&sc->event_list, eh, eh_list); 2726991554f2SKenneth D. Merry if (mask != NULL) 2727991554f2SKenneth D. Merry error = mpr_update_events(sc, eh, mask); 2728991554f2SKenneth D. Merry *handle = eh; 2729991554f2SKenneth D. Merry 2730991554f2SKenneth D. Merry return (error); 2731991554f2SKenneth D. Merry } 2732991554f2SKenneth D. Merry 2733991554f2SKenneth D. Merry int 2734991554f2SKenneth D. Merry mpr_update_events(struct mpr_softc *sc, struct mpr_event_handle *handle, 2735991554f2SKenneth D. Merry uint8_t *mask) 2736991554f2SKenneth D. Merry { 2737991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REQUEST *evtreq; 27386d4ffcb4SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply = NULL; 27396d4ffcb4SKenneth D. Merry struct mpr_command *cm = NULL; 2740991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2741991554f2SKenneth D. Merry int error, i; 2742991554f2SKenneth D. Merry 2743991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2744991554f2SKenneth D. Merry 2745991554f2SKenneth D. Merry if ((mask != NULL) && (handle != NULL)) 2746991554f2SKenneth D. Merry bcopy(mask, &handle->mask[0], 16); 2747991554f2SKenneth D. Merry memset(sc->event_mask, 0xff, 16); 2748991554f2SKenneth D. Merry 2749991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2750991554f2SKenneth D. Merry for (i = 0; i < 16; i++) 2751991554f2SKenneth D. Merry sc->event_mask[i] &= ~eh->mask[i]; 2752991554f2SKenneth D. Merry } 2753991554f2SKenneth D. Merry 2754991554f2SKenneth D. Merry if ((cm = mpr_alloc_command(sc)) == NULL) 2755991554f2SKenneth D. Merry return (EBUSY); 2756991554f2SKenneth D. Merry evtreq = (MPI2_EVENT_NOTIFICATION_REQUEST *)cm->cm_req; 2757991554f2SKenneth D. Merry evtreq->Function = MPI2_FUNCTION_EVENT_NOTIFICATION; 2758991554f2SKenneth D. Merry evtreq->MsgFlags = 0; 2759991554f2SKenneth D. Merry evtreq->SASBroadcastPrimitiveMasks = 0; 2760991554f2SKenneth D. Merry #ifdef MPR_DEBUG_ALL_EVENTS 2761991554f2SKenneth D. Merry { 2762991554f2SKenneth D. Merry u_char fullmask[16]; 2763991554f2SKenneth D. Merry memset(fullmask, 0x00, 16); 2764991554f2SKenneth D. Merry bcopy(fullmask, (uint8_t *)&evtreq->EventMasks, 16); 2765991554f2SKenneth D. Merry } 2766991554f2SKenneth D. Merry #else 2767*ea6597c3SMariusz Zaborski bcopy(sc->event_mask, (uint8_t *)&evtreq->EventMasks, sizeof(sc->event_mask)); 276871900a79SAlfredo Dal'Ava Junior for (i = 0; i < MPI2_EVENT_NOTIFY_EVENTMASK_WORDS; i++) 2769*ea6597c3SMariusz Zaborski evtreq->EventMasks[i] = htole32(evtreq->EventMasks[i]); 2770991554f2SKenneth D. Merry #endif 2771991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 2772991554f2SKenneth D. Merry cm->cm_data = NULL; 2773991554f2SKenneth D. Merry 27746d4ffcb4SKenneth D. Merry error = mpr_request_polled(sc, &cm); 27756d4ffcb4SKenneth D. Merry if (cm != NULL) 2776991554f2SKenneth D. Merry reply = (MPI2_EVENT_NOTIFICATION_REPLY *)cm->cm_reply; 2777991554f2SKenneth D. Merry if ((reply == NULL) || 2778991554f2SKenneth D. Merry (reply->IOCStatus & MPI2_IOCSTATUS_MASK) != MPI2_IOCSTATUS_SUCCESS) 2779991554f2SKenneth D. Merry error = ENXIO; 2780991554f2SKenneth D. Merry 2781991554f2SKenneth D. Merry if (reply) 2782055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, reply); 2783991554f2SKenneth D. Merry 2784991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s finished error %d\n", __func__, error); 2785991554f2SKenneth D. Merry 27866d4ffcb4SKenneth D. Merry if (cm != NULL) 2787991554f2SKenneth D. Merry mpr_free_command(sc, cm); 2788991554f2SKenneth D. Merry return (error); 2789991554f2SKenneth D. Merry } 2790991554f2SKenneth D. Merry 2791991554f2SKenneth D. Merry static int 2792991554f2SKenneth D. Merry mpr_reregister_events(struct mpr_softc *sc) 2793991554f2SKenneth D. Merry { 2794991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REQUEST *evtreq; 2795991554f2SKenneth D. Merry struct mpr_command *cm; 2796991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2797991554f2SKenneth D. Merry int error, i; 2798991554f2SKenneth D. Merry 2799991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2800991554f2SKenneth D. Merry 2801991554f2SKenneth D. Merry /* first, reregister events */ 2802991554f2SKenneth D. Merry 2803991554f2SKenneth D. Merry memset(sc->event_mask, 0xff, 16); 2804991554f2SKenneth D. Merry 2805991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2806991554f2SKenneth D. Merry for (i = 0; i < 16; i++) 2807991554f2SKenneth D. Merry sc->event_mask[i] &= ~eh->mask[i]; 2808991554f2SKenneth D. Merry } 2809991554f2SKenneth D. Merry 2810991554f2SKenneth D. Merry if ((cm = mpr_alloc_command(sc)) == NULL) 2811991554f2SKenneth D. Merry return (EBUSY); 2812991554f2SKenneth D. Merry evtreq = (MPI2_EVENT_NOTIFICATION_REQUEST *)cm->cm_req; 2813991554f2SKenneth D. Merry evtreq->Function = MPI2_FUNCTION_EVENT_NOTIFICATION; 2814991554f2SKenneth D. Merry evtreq->MsgFlags = 0; 2815991554f2SKenneth D. Merry evtreq->SASBroadcastPrimitiveMasks = 0; 2816991554f2SKenneth D. Merry #ifdef MPR_DEBUG_ALL_EVENTS 2817991554f2SKenneth D. Merry { 2818991554f2SKenneth D. Merry u_char fullmask[16]; 2819991554f2SKenneth D. Merry memset(fullmask, 0x00, 16); 2820991554f2SKenneth D. Merry bcopy(fullmask, (uint8_t *)&evtreq->EventMasks, 16); 2821991554f2SKenneth D. Merry } 2822991554f2SKenneth D. Merry #else 2823*ea6597c3SMariusz Zaborski bcopy(sc->event_mask, (uint8_t *)&evtreq->EventMasks, sizeof(sc->event_mask)); 282471900a79SAlfredo Dal'Ava Junior for (i = 0; i < MPI2_EVENT_NOTIFY_EVENTMASK_WORDS; i++) 2825*ea6597c3SMariusz Zaborski evtreq->EventMasks[i] = htole32(evtreq->EventMasks[i]); 2826991554f2SKenneth D. Merry #endif 2827991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 2828991554f2SKenneth D. Merry cm->cm_data = NULL; 2829991554f2SKenneth D. Merry cm->cm_complete = mpr_reregister_events_complete; 2830991554f2SKenneth D. Merry 2831991554f2SKenneth D. Merry error = mpr_map_command(sc, cm); 2832991554f2SKenneth D. Merry 2833991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s finished with error %d\n", __func__, 2834991554f2SKenneth D. Merry error); 2835991554f2SKenneth D. Merry return (error); 2836991554f2SKenneth D. Merry } 2837991554f2SKenneth D. Merry 2838991554f2SKenneth D. Merry int 2839991554f2SKenneth D. Merry mpr_deregister_events(struct mpr_softc *sc, struct mpr_event_handle *handle) 2840991554f2SKenneth D. Merry { 2841991554f2SKenneth D. Merry 2842991554f2SKenneth D. Merry TAILQ_REMOVE(&sc->event_list, handle, eh_list); 2843991554f2SKenneth D. Merry free(handle, M_MPR); 2844991554f2SKenneth D. Merry return (mpr_update_events(sc, NULL, NULL)); 2845991554f2SKenneth D. Merry } 2846991554f2SKenneth D. Merry 284767feec50SStephen McConnell /** 284867feec50SStephen McConnell * mpr_build_nvme_prp - This function is called for NVMe end devices to build a 284967feec50SStephen McConnell * native SGL (NVMe PRP). The native SGL is built starting in the first PRP entry 285067feec50SStephen McConnell * of the NVMe message (PRP1). If the data buffer is small enough to be described 285167feec50SStephen McConnell * entirely using PRP1, then PRP2 is not used. If needed, PRP2 is used to 285267feec50SStephen McConnell * describe a larger data buffer. If the data buffer is too large to describe 285367feec50SStephen McConnell * using the two PRP entriess inside the NVMe message, then PRP1 describes the 285467feec50SStephen McConnell * first data memory segment, and PRP2 contains a pointer to a PRP list located 285567feec50SStephen McConnell * elsewhere in memory to describe the remaining data memory segments. The PRP 285667feec50SStephen McConnell * list will be contiguous. 285767feec50SStephen McConnell 285867feec50SStephen McConnell * The native SGL for NVMe devices is a Physical Region Page (PRP). A PRP 285967feec50SStephen McConnell * consists of a list of PRP entries to describe a number of noncontigous 286067feec50SStephen McConnell * physical memory segments as a single memory buffer, just as a SGL does. Note 286167feec50SStephen McConnell * however, that this function is only used by the IOCTL call, so the memory 286267feec50SStephen McConnell * given will be guaranteed to be contiguous. There is no need to translate 286367feec50SStephen McConnell * non-contiguous SGL into a PRP in this case. All PRPs will describe contiguous 286467feec50SStephen McConnell * space that is one page size each. 286567feec50SStephen McConnell * 286667feec50SStephen McConnell * Each NVMe message contains two PRP entries. The first (PRP1) either contains 286767feec50SStephen McConnell * a PRP list pointer or a PRP element, depending upon the command. PRP2 contains 286867feec50SStephen McConnell * the second PRP element if the memory being described fits within 2 PRP 286967feec50SStephen McConnell * entries, or a PRP list pointer if the PRP spans more than two entries. 287067feec50SStephen McConnell * 287167feec50SStephen McConnell * A PRP list pointer contains the address of a PRP list, structured as a linear 287267feec50SStephen McConnell * array of PRP entries. Each PRP entry in this list describes a segment of 287367feec50SStephen McConnell * physical memory. 287467feec50SStephen McConnell * 287567feec50SStephen McConnell * Each 64-bit PRP entry comprises an address and an offset field. The address 287667feec50SStephen McConnell * always points to the beginning of a PAGE_SIZE physical memory page, and the 287767feec50SStephen McConnell * offset describes where within that page the memory segment begins. Only the 287867feec50SStephen McConnell * first element in a PRP list may contain a non-zero offest, implying that all 287967feec50SStephen McConnell * memory segments following the first begin at the start of a PAGE_SIZE page. 288067feec50SStephen McConnell * 288167feec50SStephen McConnell * Each PRP element normally describes a chunck of PAGE_SIZE physical memory, 288267feec50SStephen McConnell * with exceptions for the first and last elements in the list. If the memory 288367feec50SStephen McConnell * being described by the list begins at a non-zero offset within the first page, 288467feec50SStephen McConnell * then the first PRP element will contain a non-zero offset indicating where the 288567feec50SStephen McConnell * region begins within the page. The last memory segment may end before the end 288667feec50SStephen McConnell * of the PAGE_SIZE segment, depending upon the overall size of the memory being 288767feec50SStephen McConnell * described by the PRP list. 288867feec50SStephen McConnell * 288967feec50SStephen McConnell * Since PRP entries lack any indication of size, the overall data buffer length 289067feec50SStephen McConnell * is used to determine where the end of the data memory buffer is located, and 289167feec50SStephen McConnell * how many PRP entries are required to describe it. 289267feec50SStephen McConnell * 289367feec50SStephen McConnell * Returns nothing. 289467feec50SStephen McConnell */ 289567feec50SStephen McConnell void 289667feec50SStephen McConnell mpr_build_nvme_prp(struct mpr_softc *sc, struct mpr_command *cm, 289767feec50SStephen McConnell Mpi26NVMeEncapsulatedRequest_t *nvme_encap_request, void *data, 289867feec50SStephen McConnell uint32_t data_in_sz, uint32_t data_out_sz) 289967feec50SStephen McConnell { 290067feec50SStephen McConnell int prp_size = PRP_ENTRY_SIZE; 290167feec50SStephen McConnell uint64_t *prp_entry, *prp1_entry, *prp2_entry; 290267feec50SStephen McConnell uint64_t *prp_entry_phys, *prp_page, *prp_page_phys; 290367feec50SStephen McConnell uint32_t offset, entry_len, page_mask_result, page_mask; 290467feec50SStephen McConnell bus_addr_t paddr; 290567feec50SStephen McConnell size_t length; 290667feec50SStephen McConnell struct mpr_prp_page *prp_page_info = NULL; 290767feec50SStephen McConnell 290867feec50SStephen McConnell /* 290967feec50SStephen McConnell * Not all commands require a data transfer. If no data, just return 291067feec50SStephen McConnell * without constructing any PRP. 291167feec50SStephen McConnell */ 291267feec50SStephen McConnell if (!data_in_sz && !data_out_sz) 291367feec50SStephen McConnell return; 291467feec50SStephen McConnell 291567feec50SStephen McConnell /* 291667feec50SStephen McConnell * Set pointers to PRP1 and PRP2, which are in the NVMe command. PRP1 is 291767feec50SStephen McConnell * located at a 24 byte offset from the start of the NVMe command. Then 291867feec50SStephen McConnell * set the current PRP entry pointer to PRP1. 291967feec50SStephen McConnell */ 292067feec50SStephen McConnell prp1_entry = (uint64_t *)(nvme_encap_request->NVMe_Command + 292167feec50SStephen McConnell NVME_CMD_PRP1_OFFSET); 292267feec50SStephen McConnell prp2_entry = (uint64_t *)(nvme_encap_request->NVMe_Command + 292367feec50SStephen McConnell NVME_CMD_PRP2_OFFSET); 292467feec50SStephen McConnell prp_entry = prp1_entry; 292567feec50SStephen McConnell 292667feec50SStephen McConnell /* 292767feec50SStephen McConnell * For the PRP entries, use the specially allocated buffer of 292867feec50SStephen McConnell * contiguous memory. PRP Page allocation failures should not happen 292967feec50SStephen McConnell * because there should be enough PRP page buffers to account for the 293067feec50SStephen McConnell * possible NVMe QDepth. 293167feec50SStephen McConnell */ 293267feec50SStephen McConnell prp_page_info = mpr_alloc_prp_page(sc); 293367feec50SStephen McConnell KASSERT(prp_page_info != NULL, ("%s: There are no PRP Pages left to be " 293467feec50SStephen McConnell "used for building a native NVMe SGL.\n", __func__)); 293567feec50SStephen McConnell prp_page = (uint64_t *)prp_page_info->prp_page; 293667feec50SStephen McConnell prp_page_phys = (uint64_t *)(uintptr_t)prp_page_info->prp_page_busaddr; 293767feec50SStephen McConnell 293867feec50SStephen McConnell /* 293967feec50SStephen McConnell * Insert the allocated PRP page into the command's PRP page list. This 294067feec50SStephen McConnell * will be freed when the command is freed. 294167feec50SStephen McConnell */ 294267feec50SStephen McConnell TAILQ_INSERT_TAIL(&cm->cm_prp_page_list, prp_page_info, prp_page_link); 294367feec50SStephen McConnell 294467feec50SStephen McConnell /* 294567feec50SStephen McConnell * Check if we are within 1 entry of a page boundary we don't want our 294667feec50SStephen McConnell * first entry to be a PRP List entry. 294767feec50SStephen McConnell */ 294867feec50SStephen McConnell page_mask = PAGE_SIZE - 1; 294967feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)prp_page + prp_size) & 295067feec50SStephen McConnell page_mask; 295167feec50SStephen McConnell if (!page_mask_result) 295267feec50SStephen McConnell { 295367feec50SStephen McConnell /* Bump up to next page boundary. */ 295467feec50SStephen McConnell prp_page = (uint64_t *)((uint8_t *)prp_page + prp_size); 295567feec50SStephen McConnell prp_page_phys = (uint64_t *)((uint8_t *)prp_page_phys + 295667feec50SStephen McConnell prp_size); 295767feec50SStephen McConnell } 295867feec50SStephen McConnell 295967feec50SStephen McConnell /* 296067feec50SStephen McConnell * Set PRP physical pointer, which initially points to the current PRP 296167feec50SStephen McConnell * DMA memory page. 296267feec50SStephen McConnell */ 296367feec50SStephen McConnell prp_entry_phys = prp_page_phys; 296467feec50SStephen McConnell 296567feec50SStephen McConnell /* Get physical address and length of the data buffer. */ 296677baa225SJustin Hibbits paddr = (bus_addr_t)(uintptr_t)data; 296767feec50SStephen McConnell if (data_in_sz) 296867feec50SStephen McConnell length = data_in_sz; 296967feec50SStephen McConnell else 297067feec50SStephen McConnell length = data_out_sz; 297167feec50SStephen McConnell 297267feec50SStephen McConnell /* Loop while the length is not zero. */ 297367feec50SStephen McConnell while (length) 297467feec50SStephen McConnell { 297567feec50SStephen McConnell /* 297667feec50SStephen McConnell * Check if we need to put a list pointer here if we are at page 297767feec50SStephen McConnell * boundary - prp_size (8 bytes). 297867feec50SStephen McConnell */ 297967feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)prp_entry_phys + 298067feec50SStephen McConnell prp_size) & page_mask; 298167feec50SStephen McConnell if (!page_mask_result) 298267feec50SStephen McConnell { 298367feec50SStephen McConnell /* 298467feec50SStephen McConnell * This is the last entry in a PRP List, so we need to 298567feec50SStephen McConnell * put a PRP list pointer here. What this does is: 298667feec50SStephen McConnell * - bump the current memory pointer to the next 298767feec50SStephen McConnell * address, which will be the next full page. 298867feec50SStephen McConnell * - set the PRP Entry to point to that page. This is 298967feec50SStephen McConnell * now the PRP List pointer. 299067feec50SStephen McConnell * - bump the PRP Entry pointer the start of the next 299167feec50SStephen McConnell * page. Since all of this PRP memory is contiguous, 299267feec50SStephen McConnell * no need to get a new page - it's just the next 299367feec50SStephen McConnell * address. 299467feec50SStephen McConnell */ 299567feec50SStephen McConnell prp_entry_phys++; 299667feec50SStephen McConnell *prp_entry = 299767feec50SStephen McConnell htole64((uint64_t)(uintptr_t)prp_entry_phys); 299867feec50SStephen McConnell prp_entry++; 299967feec50SStephen McConnell } 300067feec50SStephen McConnell 300167feec50SStephen McConnell /* Need to handle if entry will be part of a page. */ 300267feec50SStephen McConnell offset = (uint32_t)paddr & page_mask; 300367feec50SStephen McConnell entry_len = PAGE_SIZE - offset; 300467feec50SStephen McConnell 300567feec50SStephen McConnell if (prp_entry == prp1_entry) 300667feec50SStephen McConnell { 300767feec50SStephen McConnell /* 300867feec50SStephen McConnell * Must fill in the first PRP pointer (PRP1) before 300967feec50SStephen McConnell * moving on. 301067feec50SStephen McConnell */ 301167feec50SStephen McConnell *prp1_entry = htole64((uint64_t)paddr); 301267feec50SStephen McConnell 301367feec50SStephen McConnell /* 301467feec50SStephen McConnell * Now point to the second PRP entry within the 301567feec50SStephen McConnell * command (PRP2). 301667feec50SStephen McConnell */ 301767feec50SStephen McConnell prp_entry = prp2_entry; 301867feec50SStephen McConnell } 301967feec50SStephen McConnell else if (prp_entry == prp2_entry) 302067feec50SStephen McConnell { 302167feec50SStephen McConnell /* 302267feec50SStephen McConnell * Should the PRP2 entry be a PRP List pointer or just a 302367feec50SStephen McConnell * regular PRP pointer? If there is more than one more 302467feec50SStephen McConnell * page of data, must use a PRP List pointer. 302567feec50SStephen McConnell */ 302667feec50SStephen McConnell if (length > PAGE_SIZE) 302767feec50SStephen McConnell { 302867feec50SStephen McConnell /* 302967feec50SStephen McConnell * PRP2 will contain a PRP List pointer because 303067feec50SStephen McConnell * more PRP's are needed with this command. The 303167feec50SStephen McConnell * list will start at the beginning of the 303267feec50SStephen McConnell * contiguous buffer. 303367feec50SStephen McConnell */ 303467feec50SStephen McConnell *prp2_entry = 303567feec50SStephen McConnell htole64( 303667feec50SStephen McConnell (uint64_t)(uintptr_t)prp_entry_phys); 303767feec50SStephen McConnell 303867feec50SStephen McConnell /* 303967feec50SStephen McConnell * The next PRP Entry will be the start of the 304067feec50SStephen McConnell * first PRP List. 304167feec50SStephen McConnell */ 304267feec50SStephen McConnell prp_entry = prp_page; 304367feec50SStephen McConnell } 304467feec50SStephen McConnell else 304567feec50SStephen McConnell { 304667feec50SStephen McConnell /* 304767feec50SStephen McConnell * After this, the PRP Entries are complete. 304867feec50SStephen McConnell * This command uses 2 PRP's and no PRP list. 304967feec50SStephen McConnell */ 305067feec50SStephen McConnell *prp2_entry = htole64((uint64_t)paddr); 305167feec50SStephen McConnell } 305267feec50SStephen McConnell } 305367feec50SStephen McConnell else 305467feec50SStephen McConnell { 305567feec50SStephen McConnell /* 305667feec50SStephen McConnell * Put entry in list and bump the addresses. 305767feec50SStephen McConnell * 305867feec50SStephen McConnell * After PRP1 and PRP2 are filled in, this will fill in 305967feec50SStephen McConnell * all remaining PRP entries in a PRP List, one per each 306067feec50SStephen McConnell * time through the loop. 306167feec50SStephen McConnell */ 306267feec50SStephen McConnell *prp_entry = htole64((uint64_t)paddr); 306367feec50SStephen McConnell prp_entry++; 306467feec50SStephen McConnell prp_entry_phys++; 306567feec50SStephen McConnell } 306667feec50SStephen McConnell 306767feec50SStephen McConnell /* 306867feec50SStephen McConnell * Bump the phys address of the command's data buffer by the 306967feec50SStephen McConnell * entry_len. 307067feec50SStephen McConnell */ 307167feec50SStephen McConnell paddr += entry_len; 307267feec50SStephen McConnell 307367feec50SStephen McConnell /* Decrement length accounting for last partial page. */ 307467feec50SStephen McConnell if (entry_len > length) 307567feec50SStephen McConnell length = 0; 307667feec50SStephen McConnell else 307767feec50SStephen McConnell length -= entry_len; 307867feec50SStephen McConnell } 307967feec50SStephen McConnell } 308067feec50SStephen McConnell 308167feec50SStephen McConnell /* 308267feec50SStephen McConnell * mpr_check_pcie_native_sgl - This function is called for PCIe end devices to 308367feec50SStephen McConnell * determine if the driver needs to build a native SGL. If so, that native SGL 308467feec50SStephen McConnell * is built in the contiguous buffers allocated especially for PCIe SGL 308567feec50SStephen McConnell * creation. If the driver will not build a native SGL, return TRUE and a 308667feec50SStephen McConnell * normal IEEE SGL will be built. Currently this routine supports NVMe devices 308767feec50SStephen McConnell * only. 308867feec50SStephen McConnell * 308967feec50SStephen McConnell * Returns FALSE (0) if native SGL was built, TRUE (1) if no SGL was built. 309067feec50SStephen McConnell */ 309167feec50SStephen McConnell static int 309267feec50SStephen McConnell mpr_check_pcie_native_sgl(struct mpr_softc *sc, struct mpr_command *cm, 309367feec50SStephen McConnell bus_dma_segment_t *segs, int segs_left) 309467feec50SStephen McConnell { 309567feec50SStephen McConnell uint32_t i, sge_dwords, length, offset, entry_len; 309667feec50SStephen McConnell uint32_t num_entries, buff_len = 0, sges_in_segment; 309767feec50SStephen McConnell uint32_t page_mask, page_mask_result, *curr_buff; 309867feec50SStephen McConnell uint32_t *ptr_sgl, *ptr_first_sgl, first_page_offset; 309967feec50SStephen McConnell uint32_t first_page_data_size, end_residual; 310067feec50SStephen McConnell uint64_t *msg_phys; 310167feec50SStephen McConnell bus_addr_t paddr; 310267feec50SStephen McConnell int build_native_sgl = 0, first_prp_entry; 310367feec50SStephen McConnell int prp_size = PRP_ENTRY_SIZE; 310467feec50SStephen McConnell Mpi25IeeeSgeChain64_t *main_chain_element = NULL; 310567feec50SStephen McConnell struct mpr_prp_page *prp_page_info = NULL; 310667feec50SStephen McConnell 310767feec50SStephen McConnell mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 310867feec50SStephen McConnell 310967feec50SStephen McConnell /* 311067feec50SStephen McConnell * Add up the sizes of each segment length to get the total transfer 311167feec50SStephen McConnell * size, which will be checked against the Maximum Data Transfer Size. 311267feec50SStephen McConnell * If the data transfer length exceeds the MDTS for this device, just 311367feec50SStephen McConnell * return 1 so a normal IEEE SGL will be built. F/W will break the I/O 311467feec50SStephen McConnell * up into multiple I/O's. [nvme_mdts = 0 means unlimited] 311567feec50SStephen McConnell */ 311667feec50SStephen McConnell for (i = 0; i < segs_left; i++) 311767feec50SStephen McConnell buff_len += htole32(segs[i].ds_len); 311867feec50SStephen McConnell if ((cm->cm_targ->MDTS > 0) && (buff_len > cm->cm_targ->MDTS)) 311967feec50SStephen McConnell return 1; 312067feec50SStephen McConnell 312167feec50SStephen McConnell /* Create page_mask (to get offset within page) */ 312267feec50SStephen McConnell page_mask = PAGE_SIZE - 1; 312367feec50SStephen McConnell 312467feec50SStephen McConnell /* 312567feec50SStephen McConnell * Check if the number of elements exceeds the max number that can be 312667feec50SStephen McConnell * put in the main message frame (H/W can only translate an SGL that 312767feec50SStephen McConnell * is contained entirely in the main message frame). 312867feec50SStephen McConnell */ 312996410703SScott Long sges_in_segment = (sc->reqframesz - 313067feec50SStephen McConnell offsetof(Mpi25SCSIIORequest_t, SGL)) / sizeof(MPI25_SGE_IO_UNION); 313167feec50SStephen McConnell if (segs_left > sges_in_segment) 313267feec50SStephen McConnell build_native_sgl = 1; 313367feec50SStephen McConnell else 313467feec50SStephen McConnell { 313567feec50SStephen McConnell /* 313667feec50SStephen McConnell * NVMe uses one PRP for each physical page (or part of physical 313767feec50SStephen McConnell * page). 313867feec50SStephen McConnell * if 4 pages or less then IEEE is OK 313967feec50SStephen McConnell * if > 5 pages then we need to build a native SGL 314067feec50SStephen McConnell * if > 4 and <= 5 pages, then check the physical address of 314167feec50SStephen McConnell * the first SG entry, then if this first size in the page 314267feec50SStephen McConnell * is >= the residual beyond 4 pages then use IEEE, 314367feec50SStephen McConnell * otherwise use native SGL 314467feec50SStephen McConnell */ 314567feec50SStephen McConnell if (buff_len > (PAGE_SIZE * 5)) 314667feec50SStephen McConnell build_native_sgl = 1; 314767feec50SStephen McConnell else if ((buff_len > (PAGE_SIZE * 4)) && 314867feec50SStephen McConnell (buff_len <= (PAGE_SIZE * 5)) ) 314967feec50SStephen McConnell { 315077baa225SJustin Hibbits msg_phys = (uint64_t *)(uintptr_t)segs[0].ds_addr; 315167feec50SStephen McConnell first_page_offset = 315267feec50SStephen McConnell ((uint32_t)(uint64_t)(uintptr_t)msg_phys & 315367feec50SStephen McConnell page_mask); 315467feec50SStephen McConnell first_page_data_size = PAGE_SIZE - first_page_offset; 315567feec50SStephen McConnell end_residual = buff_len % PAGE_SIZE; 315667feec50SStephen McConnell 315767feec50SStephen McConnell /* 315867feec50SStephen McConnell * If offset into first page pushes the end of the data 315967feec50SStephen McConnell * beyond end of the 5th page, we need the extra PRP 316067feec50SStephen McConnell * list. 316167feec50SStephen McConnell */ 316267feec50SStephen McConnell if (first_page_data_size < end_residual) 316367feec50SStephen McConnell build_native_sgl = 1; 316467feec50SStephen McConnell 316567feec50SStephen McConnell /* 316667feec50SStephen McConnell * Check if first SG entry size is < residual beyond 4 316767feec50SStephen McConnell * pages. 316867feec50SStephen McConnell */ 316967feec50SStephen McConnell if (htole32(segs[0].ds_len) < 317067feec50SStephen McConnell (buff_len - (PAGE_SIZE * 4))) 317167feec50SStephen McConnell build_native_sgl = 1; 317267feec50SStephen McConnell } 317367feec50SStephen McConnell } 317467feec50SStephen McConnell 317567feec50SStephen McConnell /* check if native SGL is needed */ 317667feec50SStephen McConnell if (!build_native_sgl) 317767feec50SStephen McConnell return 1; 317867feec50SStephen McConnell 317967feec50SStephen McConnell /* 318067feec50SStephen McConnell * Native SGL is needed. 318167feec50SStephen McConnell * Put a chain element in main message frame that points to the first 318267feec50SStephen McConnell * chain buffer. 318367feec50SStephen McConnell * 318467feec50SStephen McConnell * NOTE: The ChainOffset field must be 0 when using a chain pointer to 318567feec50SStephen McConnell * a native SGL. 318667feec50SStephen McConnell */ 318767feec50SStephen McConnell 318867feec50SStephen McConnell /* Set main message chain element pointer */ 318967feec50SStephen McConnell main_chain_element = (pMpi25IeeeSgeChain64_t)cm->cm_sge; 319067feec50SStephen McConnell 319167feec50SStephen McConnell /* 319267feec50SStephen McConnell * For NVMe the chain element needs to be the 2nd SGL entry in the main 319367feec50SStephen McConnell * message. 319467feec50SStephen McConnell */ 319567feec50SStephen McConnell main_chain_element = (Mpi25IeeeSgeChain64_t *) 319667feec50SStephen McConnell ((uint8_t *)main_chain_element + sizeof(MPI25_IEEE_SGE_CHAIN64)); 319767feec50SStephen McConnell 319867feec50SStephen McConnell /* 319967feec50SStephen McConnell * For the PRP entries, use the specially allocated buffer of 320067feec50SStephen McConnell * contiguous memory. PRP Page allocation failures should not happen 320167feec50SStephen McConnell * because there should be enough PRP page buffers to account for the 320267feec50SStephen McConnell * possible NVMe QDepth. 320367feec50SStephen McConnell */ 320467feec50SStephen McConnell prp_page_info = mpr_alloc_prp_page(sc); 320567feec50SStephen McConnell KASSERT(prp_page_info != NULL, ("%s: There are no PRP Pages left to be " 320667feec50SStephen McConnell "used for building a native NVMe SGL.\n", __func__)); 320767feec50SStephen McConnell curr_buff = (uint32_t *)prp_page_info->prp_page; 320867feec50SStephen McConnell msg_phys = (uint64_t *)(uintptr_t)prp_page_info->prp_page_busaddr; 320967feec50SStephen McConnell 321067feec50SStephen McConnell /* 321167feec50SStephen McConnell * Insert the allocated PRP page into the command's PRP page list. This 321267feec50SStephen McConnell * will be freed when the command is freed. 321367feec50SStephen McConnell */ 321467feec50SStephen McConnell TAILQ_INSERT_TAIL(&cm->cm_prp_page_list, prp_page_info, prp_page_link); 321567feec50SStephen McConnell 321667feec50SStephen McConnell /* 321767feec50SStephen McConnell * Check if we are within 1 entry of a page boundary we don't want our 321867feec50SStephen McConnell * first entry to be a PRP List entry. 321967feec50SStephen McConnell */ 322067feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)curr_buff + prp_size) & 322167feec50SStephen McConnell page_mask; 322267feec50SStephen McConnell if (!page_mask_result) { 322367feec50SStephen McConnell /* Bump up to next page boundary. */ 322467feec50SStephen McConnell curr_buff = (uint32_t *)((uint8_t *)curr_buff + prp_size); 322567feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + prp_size); 322667feec50SStephen McConnell } 322767feec50SStephen McConnell 322867feec50SStephen McConnell /* Fill in the chain element and make it an NVMe segment type. */ 322967feec50SStephen McConnell main_chain_element->Address.High = 323067feec50SStephen McConnell htole32((uint32_t)((uint64_t)(uintptr_t)msg_phys >> 32)); 323167feec50SStephen McConnell main_chain_element->Address.Low = 323267feec50SStephen McConnell htole32((uint32_t)(uintptr_t)msg_phys); 323367feec50SStephen McConnell main_chain_element->NextChainOffset = 0; 323467feec50SStephen McConnell main_chain_element->Flags = MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT | 323567feec50SStephen McConnell MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR | 323667feec50SStephen McConnell MPI26_IEEE_SGE_FLAGS_NSF_NVME_PRP; 323767feec50SStephen McConnell 323867feec50SStephen McConnell /* Set SGL pointer to start of contiguous PCIe buffer. */ 323967feec50SStephen McConnell ptr_sgl = curr_buff; 324067feec50SStephen McConnell sge_dwords = 2; 324167feec50SStephen McConnell num_entries = 0; 324267feec50SStephen McConnell 324367feec50SStephen McConnell /* 324467feec50SStephen McConnell * NVMe has a very convoluted PRP format. One PRP is required for each 324567feec50SStephen McConnell * page or partial page. We need to split up OS SG entries if they are 324667feec50SStephen McConnell * longer than one page or cross a page boundary. We also have to insert 324767feec50SStephen McConnell * a PRP list pointer entry as the last entry in each physical page of 324867feec50SStephen McConnell * the PRP list. 324967feec50SStephen McConnell * 325067feec50SStephen McConnell * NOTE: The first PRP "entry" is actually placed in the first SGL entry 325167feec50SStephen McConnell * in the main message in IEEE 64 format. The 2nd entry in the main 325267feec50SStephen McConnell * message is the chain element, and the rest of the PRP entries are 325367feec50SStephen McConnell * built in the contiguous PCIe buffer. 325467feec50SStephen McConnell */ 325567feec50SStephen McConnell first_prp_entry = 1; 325667feec50SStephen McConnell ptr_first_sgl = (uint32_t *)cm->cm_sge; 325767feec50SStephen McConnell 325867feec50SStephen McConnell for (i = 0; i < segs_left; i++) { 325967feec50SStephen McConnell /* Get physical address and length of this SG entry. */ 326067feec50SStephen McConnell paddr = segs[i].ds_addr; 326167feec50SStephen McConnell length = segs[i].ds_len; 326267feec50SStephen McConnell 326367feec50SStephen McConnell /* 326467feec50SStephen McConnell * Check whether a given SGE buffer lies on a non-PAGED 326567feec50SStephen McConnell * boundary if this is not the first page. If so, this is not 326667feec50SStephen McConnell * expected so have FW build the SGL. 326767feec50SStephen McConnell */ 3268757ff642SScott Long if ((i != 0) && (((uint32_t)paddr & page_mask) != 0)) { 326967feec50SStephen McConnell mpr_dprint(sc, MPR_ERROR, "Unaligned SGE while " 327067feec50SStephen McConnell "building NVMe PRPs, low address is 0x%x\n", 327167feec50SStephen McConnell (uint32_t)paddr); 327267feec50SStephen McConnell return 1; 327367feec50SStephen McConnell } 327467feec50SStephen McConnell 327567feec50SStephen McConnell /* Apart from last SGE, if any other SGE boundary is not page 327667feec50SStephen McConnell * aligned then it means that hole exists. Existence of hole 327767feec50SStephen McConnell * leads to data corruption. So fallback to IEEE SGEs. 327867feec50SStephen McConnell */ 327967feec50SStephen McConnell if (i != (segs_left - 1)) { 328067feec50SStephen McConnell if (((uint32_t)paddr + length) & page_mask) { 328167feec50SStephen McConnell mpr_dprint(sc, MPR_ERROR, "Unaligned SGE " 328267feec50SStephen McConnell "boundary while building NVMe PRPs, low " 328367feec50SStephen McConnell "address: 0x%x and length: %u\n", 328467feec50SStephen McConnell (uint32_t)paddr, length); 328567feec50SStephen McConnell return 1; 328667feec50SStephen McConnell } 328767feec50SStephen McConnell } 328867feec50SStephen McConnell 328967feec50SStephen McConnell /* Loop while the length is not zero. */ 329067feec50SStephen McConnell while (length) { 329167feec50SStephen McConnell /* 329267feec50SStephen McConnell * Check if we need to put a list pointer here if we are 329367feec50SStephen McConnell * at page boundary - prp_size. 329467feec50SStephen McConnell */ 329567feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)ptr_sgl + 329667feec50SStephen McConnell prp_size) & page_mask; 329767feec50SStephen McConnell if (!page_mask_result) { 329867feec50SStephen McConnell /* 329967feec50SStephen McConnell * Need to put a PRP list pointer here. 330067feec50SStephen McConnell */ 330167feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + 330267feec50SStephen McConnell prp_size); 330367feec50SStephen McConnell *ptr_sgl = htole32((uintptr_t)msg_phys); 330467feec50SStephen McConnell *(ptr_sgl+1) = htole32((uint64_t)(uintptr_t) 330567feec50SStephen McConnell msg_phys >> 32); 330667feec50SStephen McConnell ptr_sgl += sge_dwords; 330767feec50SStephen McConnell num_entries++; 330867feec50SStephen McConnell } 330967feec50SStephen McConnell 331067feec50SStephen McConnell /* Need to handle if entry will be part of a page. */ 331167feec50SStephen McConnell offset = (uint32_t)paddr & page_mask; 331267feec50SStephen McConnell entry_len = PAGE_SIZE - offset; 331367feec50SStephen McConnell if (first_prp_entry) { 331467feec50SStephen McConnell /* 331567feec50SStephen McConnell * Put IEEE entry in first SGE in main message. 331667feec50SStephen McConnell * (Simple element, System addr, not end of 331767feec50SStephen McConnell * list.) 331867feec50SStephen McConnell */ 331967feec50SStephen McConnell *ptr_first_sgl = htole32((uint32_t)paddr); 332067feec50SStephen McConnell *(ptr_first_sgl + 1) = 332167feec50SStephen McConnell htole32((uint32_t)((uint64_t)paddr >> 32)); 332267feec50SStephen McConnell *(ptr_first_sgl + 2) = htole32(entry_len); 332367feec50SStephen McConnell *(ptr_first_sgl + 3) = 0; 332467feec50SStephen McConnell 332567feec50SStephen McConnell /* No longer the first PRP entry. */ 332667feec50SStephen McConnell first_prp_entry = 0; 332767feec50SStephen McConnell } else { 332867feec50SStephen McConnell /* Put entry in list. */ 332967feec50SStephen McConnell *ptr_sgl = htole32((uint32_t)paddr); 333067feec50SStephen McConnell *(ptr_sgl + 1) = 333167feec50SStephen McConnell htole32((uint32_t)((uint64_t)paddr >> 32)); 333267feec50SStephen McConnell 333367feec50SStephen McConnell /* Bump ptr_sgl, msg_phys, and num_entries. */ 333467feec50SStephen McConnell ptr_sgl += sge_dwords; 333567feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + 333667feec50SStephen McConnell prp_size); 333767feec50SStephen McConnell num_entries++; 333867feec50SStephen McConnell } 333967feec50SStephen McConnell 334067feec50SStephen McConnell /* Bump the phys address by the entry_len. */ 334167feec50SStephen McConnell paddr += entry_len; 334267feec50SStephen McConnell 334367feec50SStephen McConnell /* Decrement length accounting for last partial page. */ 334467feec50SStephen McConnell if (entry_len > length) 334567feec50SStephen McConnell length = 0; 334667feec50SStephen McConnell else 334767feec50SStephen McConnell length -= entry_len; 334867feec50SStephen McConnell } 334967feec50SStephen McConnell } 335067feec50SStephen McConnell 335167feec50SStephen McConnell /* Set chain element Length. */ 335267feec50SStephen McConnell main_chain_element->Length = htole32(num_entries * prp_size); 335367feec50SStephen McConnell 335467feec50SStephen McConnell /* Return 0, indicating we built a native SGL. */ 335567feec50SStephen McConnell return 0; 335667feec50SStephen McConnell } 335767feec50SStephen McConnell 3358991554f2SKenneth D. Merry /* 3359991554f2SKenneth D. Merry * Add a chain element as the next SGE for the specified command. 3360991554f2SKenneth D. Merry * Reset cm_sge and cm_sgesize to indicate all the available space. Chains are 3361991554f2SKenneth D. Merry * only required for IEEE commands. Therefore there is no code for commands 3362a2c14879SStephen McConnell * that have the MPR_CM_FLAGS_SGE_SIMPLE flag set (and those commands 3363a2c14879SStephen McConnell * shouldn't be requesting chains). 3364991554f2SKenneth D. Merry */ 3365991554f2SKenneth D. Merry static int 3366991554f2SKenneth D. Merry mpr_add_chain(struct mpr_command *cm, int segsleft) 3367991554f2SKenneth D. Merry { 3368991554f2SKenneth D. Merry struct mpr_softc *sc = cm->cm_sc; 3369991554f2SKenneth D. Merry MPI2_REQUEST_HEADER *req; 3370991554f2SKenneth D. Merry MPI25_IEEE_SGE_CHAIN64 *ieee_sgc; 3371991554f2SKenneth D. Merry struct mpr_chain *chain; 33722bbc5fcbSStephen McConnell int sgc_size, current_segs, rem_segs, segs_per_frame; 3373991554f2SKenneth D. Merry uint8_t next_chain_offset = 0; 3374991554f2SKenneth D. Merry 3375991554f2SKenneth D. Merry /* 3376991554f2SKenneth D. Merry * Fail if a command is requesting a chain for SIMPLE SGE's. For SAS3 3377991554f2SKenneth D. Merry * only IEEE commands should be requesting chains. Return some error 3378991554f2SKenneth D. Merry * code other than 0. 3379991554f2SKenneth D. Merry */ 3380991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_SGE_SIMPLE) { 3381991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "A chain element cannot be added to " 3382991554f2SKenneth D. Merry "an MPI SGL.\n"); 3383991554f2SKenneth D. Merry return(ENOBUFS); 3384991554f2SKenneth D. Merry } 3385991554f2SKenneth D. Merry 3386991554f2SKenneth D. Merry sgc_size = sizeof(MPI25_IEEE_SGE_CHAIN64); 3387991554f2SKenneth D. Merry if (cm->cm_sglsize < sgc_size) 3388991554f2SKenneth D. Merry panic("MPR: Need SGE Error Code\n"); 3389991554f2SKenneth D. Merry 3390991554f2SKenneth D. Merry chain = mpr_alloc_chain(cm->cm_sc); 3391991554f2SKenneth D. Merry if (chain == NULL) 3392991554f2SKenneth D. Merry return (ENOBUFS); 3393991554f2SKenneth D. Merry 3394991554f2SKenneth D. Merry /* 3395991554f2SKenneth D. Merry * Note: a double-linked list is used to make it easier to walk for 3396991554f2SKenneth D. Merry * debugging. 3397991554f2SKenneth D. Merry */ 3398991554f2SKenneth D. Merry TAILQ_INSERT_TAIL(&cm->cm_chain_list, chain, chain_link); 3399991554f2SKenneth D. Merry 3400991554f2SKenneth D. Merry /* 3401991554f2SKenneth D. Merry * Need to know if the number of frames left is more than 1 or not. If 3402991554f2SKenneth D. Merry * more than 1 frame is required, NextChainOffset will need to be set, 3403991554f2SKenneth D. Merry * which will just be the last segment of the frame. 3404991554f2SKenneth D. Merry */ 3405991554f2SKenneth D. Merry rem_segs = 0; 3406991554f2SKenneth D. Merry if (cm->cm_sglsize < (sgc_size * segsleft)) { 3407991554f2SKenneth D. Merry /* 3408ddeb702fSGordon Bergling * rem_segs is the number of segment remaining after the 3409991554f2SKenneth D. Merry * segments that will go into the current frame. Since it is 3410991554f2SKenneth D. Merry * known that at least one more frame is required, account for 3411991554f2SKenneth D. Merry * the chain element. To know if more than one more frame is 3412991554f2SKenneth D. Merry * required, just check if there will be a remainder after using 3413991554f2SKenneth D. Merry * the current frame (with this chain) and the next frame. If 3414991554f2SKenneth D. Merry * so the NextChainOffset must be the last element of the next 3415991554f2SKenneth D. Merry * frame. 3416991554f2SKenneth D. Merry */ 3417991554f2SKenneth D. Merry current_segs = (cm->cm_sglsize / sgc_size) - 1; 3418991554f2SKenneth D. Merry rem_segs = segsleft - current_segs; 34192bbc5fcbSStephen McConnell segs_per_frame = sc->chain_frame_size / sgc_size; 3420991554f2SKenneth D. Merry if (rem_segs > segs_per_frame) { 3421991554f2SKenneth D. Merry next_chain_offset = segs_per_frame - 1; 3422991554f2SKenneth D. Merry } 3423991554f2SKenneth D. Merry } 3424991554f2SKenneth D. Merry ieee_sgc = &((MPI25_SGE_IO_UNION *)cm->cm_sge)->IeeeChain; 34252bbc5fcbSStephen McConnell ieee_sgc->Length = next_chain_offset ? 34262bbc5fcbSStephen McConnell htole32((uint32_t)sc->chain_frame_size) : 3427991554f2SKenneth D. Merry htole32((uint32_t)rem_segs * (uint32_t)sgc_size); 3428991554f2SKenneth D. Merry ieee_sgc->NextChainOffset = next_chain_offset; 3429991554f2SKenneth D. Merry ieee_sgc->Flags = (MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT | 3430991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3431991554f2SKenneth D. Merry ieee_sgc->Address.Low = htole32(chain->chain_busaddr); 3432991554f2SKenneth D. Merry ieee_sgc->Address.High = htole32(chain->chain_busaddr >> 32); 3433991554f2SKenneth D. Merry cm->cm_sge = &((MPI25_SGE_IO_UNION *)chain->chain)->IeeeSimple; 3434991554f2SKenneth D. Merry req = (MPI2_REQUEST_HEADER *)cm->cm_req; 34352bbc5fcbSStephen McConnell req->ChainOffset = (sc->chain_frame_size - sgc_size) >> 4; 3436991554f2SKenneth D. Merry 34372bbc5fcbSStephen McConnell cm->cm_sglsize = sc->chain_frame_size; 3438991554f2SKenneth D. Merry return (0); 3439991554f2SKenneth D. Merry } 3440991554f2SKenneth D. Merry 3441991554f2SKenneth D. Merry /* 3442991554f2SKenneth D. Merry * Add one scatter-gather element to the scatter-gather list for a command. 3443a2c14879SStephen McConnell * Maintain cm_sglsize and cm_sge as the remaining size and pointer to the 3444a2c14879SStephen McConnell * next SGE to fill in, respectively. In Gen3, the MPI SGL does not have a 3445a2c14879SStephen McConnell * chain, so don't consider any chain additions. 3446991554f2SKenneth D. Merry */ 3447991554f2SKenneth D. Merry int 3448991554f2SKenneth D. Merry mpr_push_sge(struct mpr_command *cm, MPI2_SGE_SIMPLE64 *sge, size_t len, 3449991554f2SKenneth D. Merry int segsleft) 3450991554f2SKenneth D. Merry { 3451991554f2SKenneth D. Merry uint32_t saved_buf_len, saved_address_low, saved_address_high; 3452991554f2SKenneth D. Merry u32 sge_flags; 3453991554f2SKenneth D. Merry 3454991554f2SKenneth D. Merry /* 3455991554f2SKenneth D. Merry * case 1: >=1 more segment, no room for anything (error) 3456991554f2SKenneth D. Merry * case 2: 1 more segment and enough room for it 3457991554f2SKenneth D. Merry */ 3458991554f2SKenneth D. Merry 3459991554f2SKenneth D. Merry if (cm->cm_sglsize < (segsleft * sizeof(MPI2_SGE_SIMPLE64))) { 3460991554f2SKenneth D. Merry mpr_dprint(cm->cm_sc, MPR_ERROR, 3461991554f2SKenneth D. Merry "%s: warning: Not enough room for MPI SGL in frame.\n", 3462991554f2SKenneth D. Merry __func__); 3463991554f2SKenneth D. Merry return(ENOBUFS); 3464991554f2SKenneth D. Merry } 3465991554f2SKenneth D. Merry 3466991554f2SKenneth D. Merry KASSERT(segsleft == 1, 3467991554f2SKenneth D. Merry ("segsleft cannot be more than 1 for an MPI SGL; segsleft = %d\n", 3468991554f2SKenneth D. Merry segsleft)); 3469991554f2SKenneth D. Merry 3470991554f2SKenneth D. Merry /* 3471991554f2SKenneth D. Merry * There is one more segment left to add for the MPI SGL and there is 3472991554f2SKenneth D. Merry * enough room in the frame to add it. This is the normal case because 3473991554f2SKenneth D. Merry * MPI SGL's don't have chains, otherwise something is wrong. 3474991554f2SKenneth D. Merry * 3475991554f2SKenneth D. Merry * If this is a bi-directional request, need to account for that 3476991554f2SKenneth D. Merry * here. Save the pre-filled sge values. These will be used 3477991554f2SKenneth D. Merry * either for the 2nd SGL or for a single direction SGL. If 3478991554f2SKenneth D. Merry * cm_out_len is non-zero, this is a bi-directional request, so 3479991554f2SKenneth D. Merry * fill in the OUT SGL first, then the IN SGL, otherwise just 3480991554f2SKenneth D. Merry * fill in the IN SGL. Note that at this time, when filling in 3481991554f2SKenneth D. Merry * 2 SGL's for a bi-directional request, they both use the same 3482991554f2SKenneth D. Merry * DMA buffer (same cm command). 3483991554f2SKenneth D. Merry */ 3484991554f2SKenneth D. Merry saved_buf_len = sge->FlagsLength & 0x00FFFFFF; 3485991554f2SKenneth D. Merry saved_address_low = sge->Address.Low; 3486991554f2SKenneth D. Merry saved_address_high = sge->Address.High; 3487991554f2SKenneth D. Merry if (cm->cm_out_len) { 3488991554f2SKenneth D. Merry sge->FlagsLength = cm->cm_out_len | 3489991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3490991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER | 3491991554f2SKenneth D. Merry MPI2_SGE_FLAGS_HOST_TO_IOC | 3492991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING) << 3493991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3494991554f2SKenneth D. Merry cm->cm_sglsize -= len; 3495991554f2SKenneth D. Merry /* Endian Safe code */ 3496991554f2SKenneth D. Merry sge_flags = sge->FlagsLength; 3497991554f2SKenneth D. Merry sge->FlagsLength = htole32(sge_flags); 3498991554f2SKenneth D. Merry bcopy(sge, cm->cm_sge, len); 3499991554f2SKenneth D. Merry cm->cm_sge = (MPI2_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + len); 3500991554f2SKenneth D. Merry } 3501991554f2SKenneth D. Merry sge->FlagsLength = saved_buf_len | 3502991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3503991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER | 3504991554f2SKenneth D. Merry MPI2_SGE_FLAGS_LAST_ELEMENT | 3505991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_LIST | 3506991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING) << 3507991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3508991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_DATAIN) { 3509991554f2SKenneth D. Merry sge->FlagsLength |= 3510991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_IOC_TO_HOST) << 3511991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3512991554f2SKenneth D. Merry } else { 3513991554f2SKenneth D. Merry sge->FlagsLength |= 3514991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_HOST_TO_IOC) << 3515991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3516991554f2SKenneth D. Merry } 3517991554f2SKenneth D. Merry sge->Address.Low = saved_address_low; 3518991554f2SKenneth D. Merry sge->Address.High = saved_address_high; 3519991554f2SKenneth D. Merry 3520991554f2SKenneth D. Merry cm->cm_sglsize -= len; 3521991554f2SKenneth D. Merry /* Endian Safe code */ 3522991554f2SKenneth D. Merry sge_flags = sge->FlagsLength; 3523991554f2SKenneth D. Merry sge->FlagsLength = htole32(sge_flags); 3524991554f2SKenneth D. Merry bcopy(sge, cm->cm_sge, len); 3525991554f2SKenneth D. Merry cm->cm_sge = (MPI2_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + len); 3526991554f2SKenneth D. Merry return (0); 3527991554f2SKenneth D. Merry } 3528991554f2SKenneth D. Merry 3529991554f2SKenneth D. Merry /* 3530991554f2SKenneth D. Merry * Add one IEEE scatter-gather element (chain or simple) to the IEEE scatter- 3531991554f2SKenneth D. Merry * gather list for a command. Maintain cm_sglsize and cm_sge as the 3532991554f2SKenneth D. Merry * remaining size and pointer to the next SGE to fill in, respectively. 3533991554f2SKenneth D. Merry */ 3534991554f2SKenneth D. Merry int 3535991554f2SKenneth D. Merry mpr_push_ieee_sge(struct mpr_command *cm, void *sgep, int segsleft) 3536991554f2SKenneth D. Merry { 3537991554f2SKenneth D. Merry MPI2_IEEE_SGE_SIMPLE64 *sge = sgep; 3538991554f2SKenneth D. Merry int error, ieee_sge_size = sizeof(MPI25_SGE_IO_UNION); 3539991554f2SKenneth D. Merry uint32_t saved_buf_len, saved_address_low, saved_address_high; 3540991554f2SKenneth D. Merry uint32_t sge_length; 3541991554f2SKenneth D. Merry 3542991554f2SKenneth D. Merry /* 3543991554f2SKenneth D. Merry * case 1: No room for chain or segment (error). 3544991554f2SKenneth D. Merry * case 2: Two or more segments left but only room for chain. 3545991554f2SKenneth D. Merry * case 3: Last segment and room for it, so set flags. 3546991554f2SKenneth D. Merry */ 3547991554f2SKenneth D. Merry 3548991554f2SKenneth D. Merry /* 3549991554f2SKenneth D. Merry * There should be room for at least one element, or there is a big 3550991554f2SKenneth D. Merry * problem. 3551991554f2SKenneth D. Merry */ 3552991554f2SKenneth D. Merry if (cm->cm_sglsize < ieee_sge_size) 3553991554f2SKenneth D. Merry panic("MPR: Need SGE Error Code\n"); 3554991554f2SKenneth D. Merry 3555991554f2SKenneth D. Merry if ((segsleft >= 2) && (cm->cm_sglsize < (ieee_sge_size * 2))) { 3556991554f2SKenneth D. Merry if ((error = mpr_add_chain(cm, segsleft)) != 0) 3557991554f2SKenneth D. Merry return (error); 3558991554f2SKenneth D. Merry } 3559991554f2SKenneth D. Merry 3560991554f2SKenneth D. Merry if (segsleft == 1) { 3561991554f2SKenneth D. Merry /* 3562991554f2SKenneth D. Merry * If this is a bi-directional request, need to account for that 3563991554f2SKenneth D. Merry * here. Save the pre-filled sge values. These will be used 3564991554f2SKenneth D. Merry * either for the 2nd SGL or for a single direction SGL. If 3565991554f2SKenneth D. Merry * cm_out_len is non-zero, this is a bi-directional request, so 3566991554f2SKenneth D. Merry * fill in the OUT SGL first, then the IN SGL, otherwise just 3567991554f2SKenneth D. Merry * fill in the IN SGL. Note that at this time, when filling in 3568991554f2SKenneth D. Merry * 2 SGL's for a bi-directional request, they both use the same 3569991554f2SKenneth D. Merry * DMA buffer (same cm command). 3570991554f2SKenneth D. Merry */ 3571991554f2SKenneth D. Merry saved_buf_len = sge->Length; 3572991554f2SKenneth D. Merry saved_address_low = sge->Address.Low; 3573991554f2SKenneth D. Merry saved_address_high = sge->Address.High; 3574991554f2SKenneth D. Merry if (cm->cm_out_len) { 3575991554f2SKenneth D. Merry sge->Length = cm->cm_out_len; 3576991554f2SKenneth D. Merry sge->Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3577991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3578991554f2SKenneth D. Merry cm->cm_sglsize -= ieee_sge_size; 3579991554f2SKenneth D. Merry /* Endian Safe code */ 3580991554f2SKenneth D. Merry sge_length = sge->Length; 3581991554f2SKenneth D. Merry sge->Length = htole32(sge_length); 3582991554f2SKenneth D. Merry bcopy(sgep, cm->cm_sge, ieee_sge_size); 3583991554f2SKenneth D. Merry cm->cm_sge = 3584991554f2SKenneth D. Merry (MPI25_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + 3585991554f2SKenneth D. Merry ieee_sge_size); 3586991554f2SKenneth D. Merry } 3587991554f2SKenneth D. Merry sge->Length = saved_buf_len; 3588991554f2SKenneth D. Merry sge->Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3589991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR | 3590991554f2SKenneth D. Merry MPI25_IEEE_SGE_FLAGS_END_OF_LIST); 3591991554f2SKenneth D. Merry sge->Address.Low = saved_address_low; 3592991554f2SKenneth D. Merry sge->Address.High = saved_address_high; 3593991554f2SKenneth D. Merry } 3594991554f2SKenneth D. Merry 3595991554f2SKenneth D. Merry cm->cm_sglsize -= ieee_sge_size; 3596991554f2SKenneth D. Merry /* Endian Safe code */ 3597991554f2SKenneth D. Merry sge_length = sge->Length; 3598991554f2SKenneth D. Merry sge->Length = htole32(sge_length); 3599991554f2SKenneth D. Merry bcopy(sgep, cm->cm_sge, ieee_sge_size); 3600991554f2SKenneth D. Merry cm->cm_sge = (MPI25_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + 3601991554f2SKenneth D. Merry ieee_sge_size); 3602991554f2SKenneth D. Merry return (0); 3603991554f2SKenneth D. Merry } 3604991554f2SKenneth D. Merry 3605991554f2SKenneth D. Merry /* 3606991554f2SKenneth D. Merry * Add one dma segment to the scatter-gather list for a command. 3607991554f2SKenneth D. Merry */ 3608991554f2SKenneth D. Merry int 3609991554f2SKenneth D. Merry mpr_add_dmaseg(struct mpr_command *cm, vm_paddr_t pa, size_t len, u_int flags, 3610991554f2SKenneth D. Merry int segsleft) 3611991554f2SKenneth D. Merry { 3612991554f2SKenneth D. Merry MPI2_SGE_SIMPLE64 sge; 3613991554f2SKenneth D. Merry MPI2_IEEE_SGE_SIMPLE64 ieee_sge; 3614991554f2SKenneth D. Merry 3615991554f2SKenneth D. Merry if (!(cm->cm_flags & MPR_CM_FLAGS_SGE_SIMPLE)) { 3616991554f2SKenneth D. Merry ieee_sge.Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3617991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3618991554f2SKenneth D. Merry ieee_sge.Length = len; 3619991554f2SKenneth D. Merry mpr_from_u64(pa, &ieee_sge.Address); 3620991554f2SKenneth D. Merry 3621991554f2SKenneth D. Merry return (mpr_push_ieee_sge(cm, &ieee_sge, segsleft)); 3622991554f2SKenneth D. Merry } else { 3623991554f2SKenneth D. Merry /* 3624991554f2SKenneth D. Merry * This driver always uses 64-bit address elements for 3625991554f2SKenneth D. Merry * simplicity. 3626991554f2SKenneth D. Merry */ 3627991554f2SKenneth D. Merry flags |= MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3628991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING; 3629991554f2SKenneth D. Merry /* Set Endian safe macro in mpr_push_sge */ 3630991554f2SKenneth D. Merry sge.FlagsLength = len | (flags << MPI2_SGE_FLAGS_SHIFT); 3631991554f2SKenneth D. Merry mpr_from_u64(pa, &sge.Address); 3632991554f2SKenneth D. Merry 3633991554f2SKenneth D. Merry return (mpr_push_sge(cm, &sge, sizeof sge, segsleft)); 3634991554f2SKenneth D. Merry } 3635991554f2SKenneth D. Merry } 3636991554f2SKenneth D. Merry 3637991554f2SKenneth D. Merry static void 3638991554f2SKenneth D. Merry mpr_data_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 3639991554f2SKenneth D. Merry { 3640991554f2SKenneth D. Merry struct mpr_softc *sc; 3641991554f2SKenneth D. Merry struct mpr_command *cm; 3642991554f2SKenneth D. Merry u_int i, dir, sflags; 3643991554f2SKenneth D. Merry 3644991554f2SKenneth D. Merry cm = (struct mpr_command *)arg; 3645991554f2SKenneth D. Merry sc = cm->cm_sc; 3646991554f2SKenneth D. Merry 3647991554f2SKenneth D. Merry /* 3648991554f2SKenneth D. Merry * In this case, just print out a warning and let the chip tell the 3649991554f2SKenneth D. Merry * user they did the wrong thing. 3650991554f2SKenneth D. Merry */ 3651991554f2SKenneth D. Merry if ((cm->cm_max_segs != 0) && (nsegs > cm->cm_max_segs)) { 36527a2a6a1aSStephen McConnell mpr_dprint(sc, MPR_ERROR, "%s: warning: busdma returned %d " 36537a2a6a1aSStephen McConnell "segments, more than the %d allowed\n", __func__, nsegs, 3654991554f2SKenneth D. Merry cm->cm_max_segs); 3655991554f2SKenneth D. Merry } 3656991554f2SKenneth D. Merry 3657991554f2SKenneth D. Merry /* 3658991554f2SKenneth D. Merry * Set up DMA direction flags. Bi-directional requests are also handled 3659991554f2SKenneth D. Merry * here. In that case, both direction flags will be set. 3660991554f2SKenneth D. Merry */ 3661991554f2SKenneth D. Merry sflags = 0; 3662991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_SMP_PASS) { 3663991554f2SKenneth D. Merry /* 3664991554f2SKenneth D. Merry * We have to add a special case for SMP passthrough, there 3665991554f2SKenneth D. Merry * is no easy way to generically handle it. The first 3666991554f2SKenneth D. Merry * S/G element is used for the command (therefore the 3667991554f2SKenneth D. Merry * direction bit needs to be set). The second one is used 3668991554f2SKenneth D. Merry * for the reply. We'll leave it to the caller to make 3669991554f2SKenneth D. Merry * sure we only have two buffers. 3670991554f2SKenneth D. Merry */ 3671991554f2SKenneth D. Merry /* 3672991554f2SKenneth D. Merry * Even though the busdma man page says it doesn't make 3673991554f2SKenneth D. Merry * sense to have both direction flags, it does in this case. 3674991554f2SKenneth D. Merry * We have one s/g element being accessed in each direction. 3675991554f2SKenneth D. Merry */ 3676991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD; 3677991554f2SKenneth D. Merry 3678991554f2SKenneth D. Merry /* 3679991554f2SKenneth D. Merry * Set the direction flag on the first buffer in the SMP 3680991554f2SKenneth D. Merry * passthrough request. We'll clear it for the second one. 3681991554f2SKenneth D. Merry */ 3682991554f2SKenneth D. Merry sflags |= MPI2_SGE_FLAGS_DIRECTION | 3683991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER; 3684991554f2SKenneth D. Merry } else if (cm->cm_flags & MPR_CM_FLAGS_DATAOUT) { 3685991554f2SKenneth D. Merry sflags |= MPI2_SGE_FLAGS_HOST_TO_IOC; 3686991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREWRITE; 3687991554f2SKenneth D. Merry } else 3688991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREREAD; 3689991554f2SKenneth D. Merry 369067feec50SStephen McConnell /* Check if a native SG list is needed for an NVMe PCIe device. */ 369167feec50SStephen McConnell if (cm->cm_targ && cm->cm_targ->is_nvme && 369267feec50SStephen McConnell mpr_check_pcie_native_sgl(sc, cm, segs, nsegs) == 0) { 369367feec50SStephen McConnell /* A native SG list was built, skip to end. */ 369467feec50SStephen McConnell goto out; 369567feec50SStephen McConnell } 369667feec50SStephen McConnell 3697991554f2SKenneth D. Merry for (i = 0; i < nsegs; i++) { 3698991554f2SKenneth D. Merry if ((cm->cm_flags & MPR_CM_FLAGS_SMP_PASS) && (i != 0)) { 3699991554f2SKenneth D. Merry sflags &= ~MPI2_SGE_FLAGS_DIRECTION; 3700991554f2SKenneth D. Merry } 3701991554f2SKenneth D. Merry error = mpr_add_dmaseg(cm, segs[i].ds_addr, segs[i].ds_len, 3702991554f2SKenneth D. Merry sflags, nsegs - i); 3703991554f2SKenneth D. Merry if (error != 0) { 3704991554f2SKenneth D. Merry /* Resource shortage, roll back! */ 3705991554f2SKenneth D. Merry if (ratecheck(&sc->lastfail, &mpr_chainfail_interval)) 3706991554f2SKenneth D. Merry mpr_dprint(sc, MPR_INFO, "Out of chain frames, " 3707991554f2SKenneth D. Merry "consider increasing hw.mpr.max_chains.\n"); 3708991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_CHAIN_FAILED; 3709c5041b4eSWarner Losh /* 3710c5041b4eSWarner Losh * mpr_complete_command can only be called on commands 3711c5041b4eSWarner Losh * that are in the queue. Since this is an error path 3712c5041b4eSWarner Losh * which gets called before we enqueue, update the state 3713c5041b4eSWarner Losh * to meet this requirement before we complete it. 3714c5041b4eSWarner Losh */ 371533755dbbSWarner Losh cm->cm_state = MPR_CM_STATE_INQUEUE; 3716991554f2SKenneth D. Merry mpr_complete_command(sc, cm); 3717991554f2SKenneth D. Merry return; 3718991554f2SKenneth D. Merry } 3719991554f2SKenneth D. Merry } 3720991554f2SKenneth D. Merry 372167feec50SStephen McConnell out: 3722991554f2SKenneth D. Merry bus_dmamap_sync(sc->buffer_dmat, cm->cm_dmamap, dir); 3723991554f2SKenneth D. Merry mpr_enqueue_request(sc, cm); 3724991554f2SKenneth D. Merry 3725991554f2SKenneth D. Merry return; 3726991554f2SKenneth D. Merry } 3727991554f2SKenneth D. Merry 3728991554f2SKenneth D. Merry static void 3729991554f2SKenneth D. Merry mpr_data_cb2(void *arg, bus_dma_segment_t *segs, int nsegs, bus_size_t mapsize, 3730991554f2SKenneth D. Merry int error) 3731991554f2SKenneth D. Merry { 3732991554f2SKenneth D. Merry mpr_data_cb(arg, segs, nsegs, error); 3733991554f2SKenneth D. Merry } 3734991554f2SKenneth D. Merry 3735991554f2SKenneth D. Merry /* 3736991554f2SKenneth D. Merry * This is the routine to enqueue commands ansynchronously. 3737991554f2SKenneth D. Merry * Note that the only error path here is from bus_dmamap_load(), which can 3738991554f2SKenneth D. Merry * return EINPROGRESS if it is waiting for resources. Other than this, it's 3739991554f2SKenneth D. Merry * assumed that if you have a command in-hand, then you have enough credits 3740991554f2SKenneth D. Merry * to use it. 3741991554f2SKenneth D. Merry */ 3742991554f2SKenneth D. Merry int 3743991554f2SKenneth D. Merry mpr_map_command(struct mpr_softc *sc, struct mpr_command *cm) 3744991554f2SKenneth D. Merry { 3745991554f2SKenneth D. Merry int error = 0; 3746991554f2SKenneth D. Merry 3747991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_USE_UIO) { 3748991554f2SKenneth D. Merry error = bus_dmamap_load_uio(sc->buffer_dmat, cm->cm_dmamap, 3749991554f2SKenneth D. Merry &cm->cm_uio, mpr_data_cb2, cm, 0); 3750991554f2SKenneth D. Merry } else if (cm->cm_flags & MPR_CM_FLAGS_USE_CCB) { 3751991554f2SKenneth D. Merry error = bus_dmamap_load_ccb(sc->buffer_dmat, cm->cm_dmamap, 3752991554f2SKenneth D. Merry cm->cm_data, mpr_data_cb, cm, 0); 3753991554f2SKenneth D. Merry } else if ((cm->cm_data != NULL) && (cm->cm_length != 0)) { 3754991554f2SKenneth D. Merry error = bus_dmamap_load(sc->buffer_dmat, cm->cm_dmamap, 3755991554f2SKenneth D. Merry cm->cm_data, cm->cm_length, mpr_data_cb, cm, 0); 3756991554f2SKenneth D. Merry } else { 3757991554f2SKenneth D. Merry /* Add a zero-length element as needed */ 3758991554f2SKenneth D. Merry if (cm->cm_sge != NULL) 3759991554f2SKenneth D. Merry mpr_add_dmaseg(cm, 0, 0, 0, 1); 3760991554f2SKenneth D. Merry mpr_enqueue_request(sc, cm); 3761991554f2SKenneth D. Merry } 3762991554f2SKenneth D. Merry 3763991554f2SKenneth D. Merry return (error); 3764991554f2SKenneth D. Merry } 3765991554f2SKenneth D. Merry 3766991554f2SKenneth D. Merry /* 3767991554f2SKenneth D. Merry * This is the routine to enqueue commands synchronously. An error of 3768991554f2SKenneth D. Merry * EINPROGRESS from mpr_map_command() is ignored since the command will 3769991554f2SKenneth D. Merry * be executed and enqueued automatically. Other errors come from msleep(). 3770991554f2SKenneth D. Merry */ 3771991554f2SKenneth D. Merry int 37726d4ffcb4SKenneth D. Merry mpr_wait_command(struct mpr_softc *sc, struct mpr_command **cmp, int timeout, 3773991554f2SKenneth D. Merry int sleep_flag) 3774991554f2SKenneth D. Merry { 3775991554f2SKenneth D. Merry int error, rc; 3776991554f2SKenneth D. Merry struct timeval cur_time, start_time; 37776d4ffcb4SKenneth D. Merry struct mpr_command *cm = *cmp; 3778991554f2SKenneth D. Merry 3779991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_DIAGRESET) 3780991554f2SKenneth D. Merry return EBUSY; 3781991554f2SKenneth D. Merry 3782991554f2SKenneth D. Merry cm->cm_complete = NULL; 3783991554f2SKenneth D. Merry cm->cm_flags |= (MPR_CM_FLAGS_WAKEUP + MPR_CM_FLAGS_POLLED); 3784991554f2SKenneth D. Merry error = mpr_map_command(sc, cm); 3785991554f2SKenneth D. Merry if ((error != 0) && (error != EINPROGRESS)) 3786991554f2SKenneth D. Merry return (error); 3787991554f2SKenneth D. Merry 3788991554f2SKenneth D. Merry // Check for context and wait for 50 mSec at a time until time has 3789991554f2SKenneth D. Merry // expired or the command has finished. If msleep can't be used, need 3790991554f2SKenneth D. Merry // to poll. 3791991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 3792991554f2SKenneth D. Merry sleep_flag = NO_SLEEP; 3793417aa6b8SKenneth D. Merry getmicrouptime(&start_time); 3794991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) { 3795991554f2SKenneth D. Merry error = msleep(cm, &sc->mpr_mtx, 0, "mprwait", timeout*hz); 3796417aa6b8SKenneth D. Merry if (error == EWOULDBLOCK) { 3797417aa6b8SKenneth D. Merry /* 3798417aa6b8SKenneth D. Merry * Record the actual elapsed time in the case of a 3799417aa6b8SKenneth D. Merry * timeout for the message below. 3800417aa6b8SKenneth D. Merry */ 3801417aa6b8SKenneth D. Merry getmicrouptime(&cur_time); 3802417aa6b8SKenneth D. Merry timevalsub(&cur_time, &start_time); 3803417aa6b8SKenneth D. Merry } 3804991554f2SKenneth D. Merry } else { 3805991554f2SKenneth D. Merry while ((cm->cm_flags & MPR_CM_FLAGS_COMPLETE) == 0) { 3806991554f2SKenneth D. Merry mpr_intr_locked(sc); 3807991554f2SKenneth D. Merry if (sleep_flag == CAN_SLEEP) 3808991554f2SKenneth D. Merry pause("mprwait", hz/20); 3809991554f2SKenneth D. Merry else 3810991554f2SKenneth D. Merry DELAY(50000); 3811991554f2SKenneth D. Merry 3812417aa6b8SKenneth D. Merry getmicrouptime(&cur_time); 3813417aa6b8SKenneth D. Merry timevalsub(&cur_time, &start_time); 3814417aa6b8SKenneth D. Merry if (cur_time.tv_sec > timeout) { 3815991554f2SKenneth D. Merry error = EWOULDBLOCK; 3816991554f2SKenneth D. Merry break; 3817991554f2SKenneth D. Merry } 3818991554f2SKenneth D. Merry } 3819991554f2SKenneth D. Merry } 3820991554f2SKenneth D. Merry 3821991554f2SKenneth D. Merry if (error == EWOULDBLOCK) { 382286312e46SConrad Meyer if (cm->cm_timeout_handler == NULL) { 3823417aa6b8SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Calling Reinit from %s, timeout=%d," 3824417aa6b8SKenneth D. Merry " elapsed=%jd\n", __func__, timeout, 3825417aa6b8SKenneth D. Merry (intmax_t)cur_time.tv_sec); 3826991554f2SKenneth D. Merry rc = mpr_reinit(sc); 3827991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Reinit %s\n", (rc == 0) ? "success" : 3828991554f2SKenneth D. Merry "failed"); 382986312e46SConrad Meyer } else 383086312e46SConrad Meyer cm->cm_timeout_handler(sc, cm); 38316d4ffcb4SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_REALLOCATED) { 38326d4ffcb4SKenneth D. Merry /* 38336d4ffcb4SKenneth D. Merry * Tell the caller that we freed the command in a 38346d4ffcb4SKenneth D. Merry * reinit. 38356d4ffcb4SKenneth D. Merry */ 38366d4ffcb4SKenneth D. Merry *cmp = NULL; 38376d4ffcb4SKenneth D. Merry } 3838991554f2SKenneth D. Merry error = ETIMEDOUT; 3839991554f2SKenneth D. Merry } 3840991554f2SKenneth D. Merry return (error); 3841991554f2SKenneth D. Merry } 3842991554f2SKenneth D. Merry 3843991554f2SKenneth D. Merry /* 3844991554f2SKenneth D. Merry * This is the routine to enqueue a command synchonously and poll for 3845991554f2SKenneth D. Merry * completion. Its use should be rare. 3846991554f2SKenneth D. Merry */ 3847991554f2SKenneth D. Merry int 38486d4ffcb4SKenneth D. Merry mpr_request_polled(struct mpr_softc *sc, struct mpr_command **cmp) 3849991554f2SKenneth D. Merry { 38506d4ffcb4SKenneth D. Merry int error, rc; 3851991554f2SKenneth D. Merry struct timeval cur_time, start_time; 38526d4ffcb4SKenneth D. Merry struct mpr_command *cm = *cmp; 3853991554f2SKenneth D. Merry 3854991554f2SKenneth D. Merry error = 0; 3855991554f2SKenneth D. Merry 3856991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_POLLED; 3857991554f2SKenneth D. Merry cm->cm_complete = NULL; 3858991554f2SKenneth D. Merry mpr_map_command(sc, cm); 3859991554f2SKenneth D. Merry 38606d4ffcb4SKenneth D. Merry getmicrouptime(&start_time); 3861991554f2SKenneth D. Merry while ((cm->cm_flags & MPR_CM_FLAGS_COMPLETE) == 0) { 3862991554f2SKenneth D. Merry mpr_intr_locked(sc); 3863991554f2SKenneth D. Merry 3864991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx)) 3865991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 3866991554f2SKenneth D. Merry "mprpoll", hz/20); 3867991554f2SKenneth D. Merry else 3868991554f2SKenneth D. Merry pause("mprpoll", hz/20); 3869991554f2SKenneth D. Merry 3870991554f2SKenneth D. Merry /* 3871991554f2SKenneth D. Merry * Check for real-time timeout and fail if more than 60 seconds. 3872991554f2SKenneth D. Merry */ 38736d4ffcb4SKenneth D. Merry getmicrouptime(&cur_time); 38746d4ffcb4SKenneth D. Merry timevalsub(&cur_time, &start_time); 38756d4ffcb4SKenneth D. Merry if (cur_time.tv_sec > 60) { 3876991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "polling failed\n"); 3877991554f2SKenneth D. Merry error = ETIMEDOUT; 3878991554f2SKenneth D. Merry break; 3879991554f2SKenneth D. Merry } 3880991554f2SKenneth D. Merry } 38814b1ac5c2SWarner Losh cm->cm_state = MPR_CM_STATE_BUSY; 3882991554f2SKenneth D. Merry if (error) { 3883991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Calling Reinit from %s\n", __func__); 3884991554f2SKenneth D. Merry rc = mpr_reinit(sc); 38857a2a6a1aSStephen McConnell mpr_dprint(sc, MPR_FAULT, "Reinit %s\n", (rc == 0) ? "success" : 38867a2a6a1aSStephen McConnell "failed"); 38876d4ffcb4SKenneth D. Merry 38886d4ffcb4SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_REALLOCATED) { 38896d4ffcb4SKenneth D. Merry /* 38906d4ffcb4SKenneth D. Merry * Tell the caller that we freed the command in a 38916d4ffcb4SKenneth D. Merry * reinit. 38926d4ffcb4SKenneth D. Merry */ 38936d4ffcb4SKenneth D. Merry *cmp = NULL; 38946d4ffcb4SKenneth D. Merry } 3895991554f2SKenneth D. Merry } 3896991554f2SKenneth D. Merry return (error); 3897991554f2SKenneth D. Merry } 3898991554f2SKenneth D. Merry 3899991554f2SKenneth D. Merry /* 3900991554f2SKenneth D. Merry * The MPT driver had a verbose interface for config pages. In this driver, 3901453130d9SPedro F. Giffuni * reduce it to much simpler terms, similar to the Linux driver. 3902991554f2SKenneth D. Merry */ 3903991554f2SKenneth D. Merry int 3904991554f2SKenneth D. Merry mpr_read_config_page(struct mpr_softc *sc, struct mpr_config_params *params) 3905991554f2SKenneth D. Merry { 3906991554f2SKenneth D. Merry MPI2_CONFIG_REQUEST *req; 3907991554f2SKenneth D. Merry struct mpr_command *cm; 3908991554f2SKenneth D. Merry int error; 3909991554f2SKenneth D. Merry 3910991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_BUSY) { 3911991554f2SKenneth D. Merry return (EBUSY); 3912991554f2SKenneth D. Merry } 3913991554f2SKenneth D. Merry 3914991554f2SKenneth D. Merry cm = mpr_alloc_command(sc); 3915991554f2SKenneth D. Merry if (cm == NULL) { 3916991554f2SKenneth D. Merry return (EBUSY); 3917991554f2SKenneth D. Merry } 3918991554f2SKenneth D. Merry 3919991554f2SKenneth D. Merry req = (MPI2_CONFIG_REQUEST *)cm->cm_req; 3920991554f2SKenneth D. Merry req->Function = MPI2_FUNCTION_CONFIG; 3921991554f2SKenneth D. Merry req->Action = params->action; 3922991554f2SKenneth D. Merry req->SGLFlags = 0; 3923991554f2SKenneth D. Merry req->ChainOffset = 0; 3924991554f2SKenneth D. Merry req->PageAddress = params->page_address; 3925991554f2SKenneth D. Merry if (params->hdr.Struct.PageType == MPI2_CONFIG_PAGETYPE_EXTENDED) { 3926991554f2SKenneth D. Merry MPI2_CONFIG_EXTENDED_PAGE_HEADER *hdr; 3927991554f2SKenneth D. Merry 3928991554f2SKenneth D. Merry hdr = ¶ms->hdr.Ext; 3929991554f2SKenneth D. Merry req->ExtPageType = hdr->ExtPageType; 3930991554f2SKenneth D. Merry req->ExtPageLength = hdr->ExtPageLength; 3931991554f2SKenneth D. Merry req->Header.PageType = MPI2_CONFIG_PAGETYPE_EXTENDED; 3932991554f2SKenneth D. Merry req->Header.PageLength = 0; /* Must be set to zero */ 3933991554f2SKenneth D. Merry req->Header.PageNumber = hdr->PageNumber; 3934991554f2SKenneth D. Merry req->Header.PageVersion = hdr->PageVersion; 3935991554f2SKenneth D. Merry } else { 3936991554f2SKenneth D. Merry MPI2_CONFIG_PAGE_HEADER *hdr; 3937991554f2SKenneth D. Merry 3938991554f2SKenneth D. Merry hdr = ¶ms->hdr.Struct; 3939991554f2SKenneth D. Merry req->Header.PageType = hdr->PageType; 3940991554f2SKenneth D. Merry req->Header.PageNumber = hdr->PageNumber; 3941991554f2SKenneth D. Merry req->Header.PageLength = hdr->PageLength; 3942991554f2SKenneth D. Merry req->Header.PageVersion = hdr->PageVersion; 3943991554f2SKenneth D. Merry } 3944991554f2SKenneth D. Merry 3945991554f2SKenneth D. Merry cm->cm_data = params->buffer; 3946991554f2SKenneth D. Merry cm->cm_length = params->length; 3947a2c14879SStephen McConnell if (cm->cm_data != NULL) { 3948991554f2SKenneth D. Merry cm->cm_sge = &req->PageBufferSGE; 3949991554f2SKenneth D. Merry cm->cm_sglsize = sizeof(MPI2_SGE_IO_UNION); 3950991554f2SKenneth D. Merry cm->cm_flags = MPR_CM_FLAGS_SGE_SIMPLE | MPR_CM_FLAGS_DATAIN; 3951a2c14879SStephen McConnell } else 3952a2c14879SStephen McConnell cm->cm_sge = NULL; 3953991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 3954991554f2SKenneth D. Merry 3955991554f2SKenneth D. Merry cm->cm_complete_data = params; 3956991554f2SKenneth D. Merry if (params->callback != NULL) { 3957991554f2SKenneth D. Merry cm->cm_complete = mpr_config_complete; 3958991554f2SKenneth D. Merry return (mpr_map_command(sc, cm)); 3959991554f2SKenneth D. Merry } else { 39606d4ffcb4SKenneth D. Merry error = mpr_wait_command(sc, &cm, 0, CAN_SLEEP); 3961991554f2SKenneth D. Merry if (error) { 3962991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 3963991554f2SKenneth D. Merry "Error %d reading config page\n", error); 39646d4ffcb4SKenneth D. Merry if (cm != NULL) 3965991554f2SKenneth D. Merry mpr_free_command(sc, cm); 3966991554f2SKenneth D. Merry return (error); 3967991554f2SKenneth D. Merry } 3968991554f2SKenneth D. Merry mpr_config_complete(sc, cm); 3969991554f2SKenneth D. Merry } 3970991554f2SKenneth D. Merry 3971991554f2SKenneth D. Merry return (0); 3972991554f2SKenneth D. Merry } 3973991554f2SKenneth D. Merry 3974991554f2SKenneth D. Merry int 3975991554f2SKenneth D. Merry mpr_write_config_page(struct mpr_softc *sc, struct mpr_config_params *params) 3976991554f2SKenneth D. Merry { 3977991554f2SKenneth D. Merry return (EINVAL); 3978991554f2SKenneth D. Merry } 3979991554f2SKenneth D. Merry 3980991554f2SKenneth D. Merry static void 3981991554f2SKenneth D. Merry mpr_config_complete(struct mpr_softc *sc, struct mpr_command *cm) 3982991554f2SKenneth D. Merry { 3983991554f2SKenneth D. Merry MPI2_CONFIG_REPLY *reply; 3984991554f2SKenneth D. Merry struct mpr_config_params *params; 3985991554f2SKenneth D. Merry 3986991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 3987991554f2SKenneth D. Merry params = cm->cm_complete_data; 3988991554f2SKenneth D. Merry 3989991554f2SKenneth D. Merry if (cm->cm_data != NULL) { 3990991554f2SKenneth D. Merry bus_dmamap_sync(sc->buffer_dmat, cm->cm_dmamap, 3991991554f2SKenneth D. Merry BUS_DMASYNC_POSTREAD); 3992991554f2SKenneth D. Merry bus_dmamap_unload(sc->buffer_dmat, cm->cm_dmamap); 3993991554f2SKenneth D. Merry } 3994991554f2SKenneth D. Merry 3995991554f2SKenneth D. Merry /* 3996991554f2SKenneth D. Merry * XXX KDM need to do more error recovery? This results in the 3997991554f2SKenneth D. Merry * device in question not getting probed. 3998991554f2SKenneth D. Merry */ 3999991554f2SKenneth D. Merry if ((cm->cm_flags & MPR_CM_FLAGS_ERROR_MASK) != 0) { 4000991554f2SKenneth D. Merry params->status = MPI2_IOCSTATUS_BUSY; 4001991554f2SKenneth D. Merry goto done; 4002991554f2SKenneth D. Merry } 4003991554f2SKenneth D. Merry 4004991554f2SKenneth D. Merry reply = (MPI2_CONFIG_REPLY *)cm->cm_reply; 4005991554f2SKenneth D. Merry if (reply == NULL) { 4006991554f2SKenneth D. Merry params->status = MPI2_IOCSTATUS_BUSY; 4007991554f2SKenneth D. Merry goto done; 4008991554f2SKenneth D. Merry } 4009991554f2SKenneth D. Merry params->status = reply->IOCStatus; 4010a2c14879SStephen McConnell if (params->hdr.Struct.PageType == MPI2_CONFIG_PAGETYPE_EXTENDED) { 4011991554f2SKenneth D. Merry params->hdr.Ext.ExtPageType = reply->ExtPageType; 4012991554f2SKenneth D. Merry params->hdr.Ext.ExtPageLength = reply->ExtPageLength; 4013a2c14879SStephen McConnell params->hdr.Ext.PageType = reply->Header.PageType; 4014a2c14879SStephen McConnell params->hdr.Ext.PageNumber = reply->Header.PageNumber; 4015a2c14879SStephen McConnell params->hdr.Ext.PageVersion = reply->Header.PageVersion; 4016991554f2SKenneth D. Merry } else { 4017991554f2SKenneth D. Merry params->hdr.Struct.PageType = reply->Header.PageType; 4018991554f2SKenneth D. Merry params->hdr.Struct.PageNumber = reply->Header.PageNumber; 4019991554f2SKenneth D. Merry params->hdr.Struct.PageLength = reply->Header.PageLength; 4020991554f2SKenneth D. Merry params->hdr.Struct.PageVersion = reply->Header.PageVersion; 4021991554f2SKenneth D. Merry } 4022991554f2SKenneth D. Merry 4023991554f2SKenneth D. Merry done: 4024991554f2SKenneth D. Merry mpr_free_command(sc, cm); 4025991554f2SKenneth D. Merry if (params->callback != NULL) 4026991554f2SKenneth D. Merry params->callback(sc, params); 4027991554f2SKenneth D. Merry 4028991554f2SKenneth D. Merry return; 4029991554f2SKenneth D. Merry } 4030