1991554f2SKenneth D. Merry /*- 2991554f2SKenneth D. Merry * Copyright (c) 2009 Yahoo! Inc. 3a2c14879SStephen McConnell * Copyright (c) 2011-2015 LSI Corp. 47a2a6a1aSStephen McConnell * Copyright (c) 2013-2016 Avago Technologies 5991554f2SKenneth D. Merry * All rights reserved. 6991554f2SKenneth D. Merry * 7991554f2SKenneth D. Merry * Redistribution and use in source and binary forms, with or without 8991554f2SKenneth D. Merry * modification, are permitted provided that the following conditions 9991554f2SKenneth D. Merry * are met: 10991554f2SKenneth D. Merry * 1. Redistributions of source code must retain the above copyright 11991554f2SKenneth D. Merry * notice, this list of conditions and the following disclaimer. 12991554f2SKenneth D. Merry * 2. Redistributions in binary form must reproduce the above copyright 13991554f2SKenneth D. Merry * notice, this list of conditions and the following disclaimer in the 14991554f2SKenneth D. Merry * documentation and/or other materials provided with the distribution. 15991554f2SKenneth D. Merry * 16991554f2SKenneth D. Merry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17991554f2SKenneth D. Merry * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18991554f2SKenneth D. Merry * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19991554f2SKenneth D. Merry * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20991554f2SKenneth D. Merry * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21991554f2SKenneth D. Merry * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22991554f2SKenneth D. Merry * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23991554f2SKenneth D. Merry * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24991554f2SKenneth D. Merry * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25991554f2SKenneth D. Merry * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26991554f2SKenneth D. Merry * SUCH DAMAGE. 27991554f2SKenneth D. Merry * 28a2c14879SStephen McConnell * Avago Technologies (LSI) MPT-Fusion Host Adapter FreeBSD 29a2c14879SStephen McConnell * 30991554f2SKenneth D. Merry */ 31991554f2SKenneth D. Merry 32991554f2SKenneth D. Merry #include <sys/cdefs.h> 33991554f2SKenneth D. Merry __FBSDID("$FreeBSD$"); 34991554f2SKenneth D. Merry 35a2c14879SStephen McConnell /* Communications core for Avago Technologies (LSI) MPT3 */ 36991554f2SKenneth D. Merry 37991554f2SKenneth D. Merry /* TODO Move headers to mprvar */ 38991554f2SKenneth D. Merry #include <sys/types.h> 39991554f2SKenneth D. Merry #include <sys/param.h> 40991554f2SKenneth D. Merry #include <sys/systm.h> 41991554f2SKenneth D. Merry #include <sys/kernel.h> 42991554f2SKenneth D. Merry #include <sys/selinfo.h> 43991554f2SKenneth D. Merry #include <sys/lock.h> 44991554f2SKenneth D. Merry #include <sys/mutex.h> 45991554f2SKenneth D. Merry #include <sys/module.h> 46991554f2SKenneth D. Merry #include <sys/bus.h> 47991554f2SKenneth D. Merry #include <sys/conf.h> 48991554f2SKenneth D. Merry #include <sys/bio.h> 49991554f2SKenneth D. Merry #include <sys/malloc.h> 50991554f2SKenneth D. Merry #include <sys/uio.h> 51991554f2SKenneth D. Merry #include <sys/sysctl.h> 52bec09074SScott Long #include <sys/smp.h> 53991554f2SKenneth D. Merry #include <sys/queue.h> 54991554f2SKenneth D. Merry #include <sys/kthread.h> 55991554f2SKenneth D. Merry #include <sys/taskqueue.h> 56991554f2SKenneth D. Merry #include <sys/endian.h> 57991554f2SKenneth D. Merry #include <sys/eventhandler.h> 58867aa8cdSScott Long #include <sys/sbuf.h> 59cf6ea6f2SScott Long #include <sys/priv.h> 60991554f2SKenneth D. Merry 61991554f2SKenneth D. Merry #include <machine/bus.h> 62991554f2SKenneth D. Merry #include <machine/resource.h> 63991554f2SKenneth D. Merry #include <sys/rman.h> 64991554f2SKenneth D. Merry #include <sys/proc.h> 65991554f2SKenneth D. Merry 66991554f2SKenneth D. Merry #include <dev/pci/pcivar.h> 67991554f2SKenneth D. Merry 68991554f2SKenneth D. Merry #include <cam/cam.h> 6967feec50SStephen McConnell #include <cam/cam_ccb.h> 70991554f2SKenneth D. Merry #include <cam/scsi/scsi_all.h> 71991554f2SKenneth D. Merry 72991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_type.h> 73991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2.h> 74991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_ioc.h> 75991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_sas.h> 7667feec50SStephen McConnell #include <dev/mpr/mpi/mpi2_pci.h> 77991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_cnfg.h> 78991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_init.h> 79991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_tool.h> 80991554f2SKenneth D. Merry #include <dev/mpr/mpr_ioctl.h> 81991554f2SKenneth D. Merry #include <dev/mpr/mprvar.h> 82991554f2SKenneth D. Merry #include <dev/mpr/mpr_table.h> 8367feec50SStephen McConnell #include <dev/mpr/mpr_sas.h> 84991554f2SKenneth D. Merry 85991554f2SKenneth D. Merry static int mpr_diag_reset(struct mpr_softc *sc, int sleep_flag); 86991554f2SKenneth D. Merry static int mpr_init_queues(struct mpr_softc *sc); 873c5ac992SScott Long static void mpr_resize_queues(struct mpr_softc *sc); 88991554f2SKenneth D. Merry static int mpr_message_unit_reset(struct mpr_softc *sc, int sleep_flag); 89991554f2SKenneth D. Merry static int mpr_transition_operational(struct mpr_softc *sc); 90991554f2SKenneth D. Merry static int mpr_iocfacts_allocate(struct mpr_softc *sc, uint8_t attaching); 91991554f2SKenneth D. Merry static void mpr_iocfacts_free(struct mpr_softc *sc); 92991554f2SKenneth D. Merry static void mpr_startup(void *arg); 93991554f2SKenneth D. Merry static int mpr_send_iocinit(struct mpr_softc *sc); 94991554f2SKenneth D. Merry static int mpr_alloc_queues(struct mpr_softc *sc); 951415db6cSScott Long static int mpr_alloc_hw_queues(struct mpr_softc *sc); 96991554f2SKenneth D. Merry static int mpr_alloc_replies(struct mpr_softc *sc); 97991554f2SKenneth D. Merry static int mpr_alloc_requests(struct mpr_softc *sc); 9867feec50SStephen McConnell static int mpr_alloc_nvme_prp_pages(struct mpr_softc *sc); 99991554f2SKenneth D. Merry static int mpr_attach_log(struct mpr_softc *sc); 100991554f2SKenneth D. Merry static __inline void mpr_complete_command(struct mpr_softc *sc, 101991554f2SKenneth D. Merry struct mpr_command *cm); 102991554f2SKenneth D. Merry static void mpr_dispatch_event(struct mpr_softc *sc, uintptr_t data, 103991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply); 1047a2a6a1aSStephen McConnell static void mpr_config_complete(struct mpr_softc *sc, struct mpr_command *cm); 105991554f2SKenneth D. Merry static void mpr_periodic(void *); 106991554f2SKenneth D. Merry static int mpr_reregister_events(struct mpr_softc *sc); 1077a2a6a1aSStephen McConnell static void mpr_enqueue_request(struct mpr_softc *sc, struct mpr_command *cm); 1087a2a6a1aSStephen McConnell static int mpr_get_iocfacts(struct mpr_softc *sc, MPI2_IOC_FACTS_REPLY *facts); 109991554f2SKenneth D. Merry static int mpr_wait_db_ack(struct mpr_softc *sc, int timeout, int sleep_flag); 110867aa8cdSScott Long static int mpr_debug_sysctl(SYSCTL_HANDLER_ARGS); 111cf6ea6f2SScott Long static int mpr_dump_reqs(SYSCTL_HANDLER_ARGS); 112867aa8cdSScott Long static void mpr_parse_debug(struct mpr_softc *sc, char *list); 113867aa8cdSScott Long 114991554f2SKenneth D. Merry SYSCTL_NODE(_hw, OID_AUTO, mpr, CTLFLAG_RD, 0, "MPR Driver Parameters"); 115991554f2SKenneth D. Merry 116991554f2SKenneth D. Merry MALLOC_DEFINE(M_MPR, "mpr", "mpr driver memory"); 117991554f2SKenneth D. Merry 118991554f2SKenneth D. Merry /* 119991554f2SKenneth D. Merry * Do a "Diagnostic Reset" aka a hard reset. This should get the chip out of 120991554f2SKenneth D. Merry * any state and back to its initialization state machine. 121991554f2SKenneth D. Merry */ 122991554f2SKenneth D. Merry static char mpt2_reset_magic[] = { 0x00, 0x0f, 0x04, 0x0b, 0x02, 0x07, 0x0d }; 123991554f2SKenneth D. Merry 124991554f2SKenneth D. Merry /* 125991554f2SKenneth D. Merry * Added this union to smoothly convert le64toh cm->cm_desc.Words. 12667feec50SStephen McConnell * Compiler only supports uint64_t to be passed as an argument. 127757ff642SScott Long * Otherwise it will throw this error: 128991554f2SKenneth D. Merry * "aggregate value used where an integer was expected" 129991554f2SKenneth D. Merry */ 130991554f2SKenneth D. Merry typedef union _reply_descriptor { 131991554f2SKenneth D. Merry u64 word; 132991554f2SKenneth D. Merry struct { 133991554f2SKenneth D. Merry u32 low; 134991554f2SKenneth D. Merry u32 high; 135991554f2SKenneth D. Merry } u; 13667feec50SStephen McConnell } reply_descriptor, request_descriptor; 137991554f2SKenneth D. Merry 138991554f2SKenneth D. Merry /* Rate limit chain-fail messages to 1 per minute */ 139991554f2SKenneth D. Merry static struct timeval mpr_chainfail_interval = { 60, 0 }; 140991554f2SKenneth D. Merry 141991554f2SKenneth D. Merry /* 142991554f2SKenneth D. Merry * sleep_flag can be either CAN_SLEEP or NO_SLEEP. 143991554f2SKenneth D. Merry * If this function is called from process context, it can sleep 144991554f2SKenneth D. Merry * and there is no harm to sleep, in case if this fuction is called 145991554f2SKenneth D. Merry * from Interrupt handler, we can not sleep and need NO_SLEEP flag set. 146991554f2SKenneth D. Merry * based on sleep flags driver will call either msleep, pause or DELAY. 147991554f2SKenneth D. Merry * msleep and pause are of same variant, but pause is used when mpr_mtx 148991554f2SKenneth D. Merry * is not hold by driver. 149991554f2SKenneth D. Merry */ 150991554f2SKenneth D. Merry static int 151991554f2SKenneth D. Merry mpr_diag_reset(struct mpr_softc *sc,int sleep_flag) 152991554f2SKenneth D. Merry { 153991554f2SKenneth D. Merry uint32_t reg; 154991554f2SKenneth D. Merry int i, error, tries = 0; 155991554f2SKenneth D. Merry uint8_t first_wait_done = FALSE; 156991554f2SKenneth D. Merry 157757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 158991554f2SKenneth D. Merry 159991554f2SKenneth D. Merry /* Clear any pending interrupts */ 160991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 161991554f2SKenneth D. Merry 162991554f2SKenneth D. Merry /* 163991554f2SKenneth D. Merry * Force NO_SLEEP for threads prohibited to sleep 164991554f2SKenneth D. Merry * e.a Thread from interrupt handler are prohibited to sleep. 165991554f2SKenneth D. Merry */ 166991554f2SKenneth D. Merry #if __FreeBSD_version >= 1000029 167991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 168991554f2SKenneth D. Merry #else //__FreeBSD_version < 1000029 169991554f2SKenneth D. Merry if (curthread->td_pflags & TDP_NOSLEEPING) 170991554f2SKenneth D. Merry #endif //__FreeBSD_version >= 1000029 171991554f2SKenneth D. Merry sleep_flag = NO_SLEEP; 172991554f2SKenneth D. Merry 173757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence start, sleep_flag=%d\n", sleep_flag); 174991554f2SKenneth D. Merry /* Push the magic sequence */ 175991554f2SKenneth D. Merry error = ETIMEDOUT; 176991554f2SKenneth D. Merry while (tries++ < 20) { 177991554f2SKenneth D. Merry for (i = 0; i < sizeof(mpt2_reset_magic); i++) 178991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_WRITE_SEQUENCE_OFFSET, 179991554f2SKenneth D. Merry mpt2_reset_magic[i]); 180991554f2SKenneth D. Merry 181991554f2SKenneth D. Merry /* wait 100 msec */ 182991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 183991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 184991554f2SKenneth D. Merry "mprdiag", hz/10); 185991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 186991554f2SKenneth D. Merry pause("mprdiag", hz/10); 187991554f2SKenneth D. Merry else 188991554f2SKenneth D. Merry DELAY(100 * 1000); 189991554f2SKenneth D. Merry 190991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_HOST_DIAGNOSTIC_OFFSET); 191991554f2SKenneth D. Merry if (reg & MPI2_DIAG_DIAG_WRITE_ENABLE) { 192991554f2SKenneth D. Merry error = 0; 193991554f2SKenneth D. Merry break; 194991554f2SKenneth D. Merry } 195991554f2SKenneth D. Merry } 196757ff642SScott Long if (error) { 197757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence failed, error=%d, exit\n", 198757ff642SScott Long error); 199991554f2SKenneth D. Merry return (error); 200757ff642SScott Long } 201991554f2SKenneth D. Merry 202991554f2SKenneth D. Merry /* Send the actual reset. XXX need to refresh the reg? */ 203757ff642SScott Long reg |= MPI2_DIAG_RESET_ADAPTER; 204757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence success, sending reset, reg= 0x%x\n", 205757ff642SScott Long reg); 206757ff642SScott Long mpr_regwrite(sc, MPI2_HOST_DIAGNOSTIC_OFFSET, reg); 207991554f2SKenneth D. Merry 208991554f2SKenneth D. Merry /* Wait up to 300 seconds in 50ms intervals */ 209991554f2SKenneth D. Merry error = ETIMEDOUT; 210991554f2SKenneth D. Merry for (i = 0; i < 6000; i++) { 211991554f2SKenneth D. Merry /* 212991554f2SKenneth D. Merry * Wait 50 msec. If this is the first time through, wait 256 213991554f2SKenneth D. Merry * msec to satisfy Diag Reset timing requirements. 214991554f2SKenneth D. Merry */ 215991554f2SKenneth D. Merry if (first_wait_done) { 216991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 217991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 218991554f2SKenneth D. Merry "mprdiag", hz/20); 219991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 220991554f2SKenneth D. Merry pause("mprdiag", hz/20); 221991554f2SKenneth D. Merry else 222991554f2SKenneth D. Merry DELAY(50 * 1000); 223991554f2SKenneth D. Merry } else { 224991554f2SKenneth D. Merry DELAY(256 * 1000); 225991554f2SKenneth D. Merry first_wait_done = TRUE; 226991554f2SKenneth D. Merry } 227991554f2SKenneth D. Merry /* 228991554f2SKenneth D. Merry * Check for the RESET_ADAPTER bit to be cleared first, then 229991554f2SKenneth D. Merry * wait for the RESET state to be cleared, which takes a little 230991554f2SKenneth D. Merry * longer. 231991554f2SKenneth D. Merry */ 232991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_HOST_DIAGNOSTIC_OFFSET); 233991554f2SKenneth D. Merry if (reg & MPI2_DIAG_RESET_ADAPTER) { 234991554f2SKenneth D. Merry continue; 235991554f2SKenneth D. Merry } 236991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 237991554f2SKenneth D. Merry if ((reg & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_RESET) { 238991554f2SKenneth D. Merry error = 0; 239991554f2SKenneth D. Merry break; 240991554f2SKenneth D. Merry } 241991554f2SKenneth D. Merry } 242757ff642SScott Long if (error) { 243757ff642SScott Long mpr_dprint(sc, MPR_INIT, "reset failed, error= %d, exit\n", 244757ff642SScott Long error); 245991554f2SKenneth D. Merry return (error); 246757ff642SScott Long } 247991554f2SKenneth D. Merry 248991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_WRITE_SEQUENCE_OFFSET, 0x0); 249757ff642SScott Long mpr_dprint(sc, MPR_INIT, "diag reset success, exit\n"); 250991554f2SKenneth D. Merry 251991554f2SKenneth D. Merry return (0); 252991554f2SKenneth D. Merry } 253991554f2SKenneth D. Merry 254991554f2SKenneth D. Merry static int 255991554f2SKenneth D. Merry mpr_message_unit_reset(struct mpr_softc *sc, int sleep_flag) 256991554f2SKenneth D. Merry { 257757ff642SScott Long int error; 258991554f2SKenneth D. Merry 259991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 260991554f2SKenneth D. Merry 261757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 262757ff642SScott Long 263757ff642SScott Long error = 0; 264991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, 265991554f2SKenneth D. Merry MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET << 266991554f2SKenneth D. Merry MPI2_DOORBELL_FUNCTION_SHIFT); 267991554f2SKenneth D. Merry 268991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flag) != 0) { 269757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 270757ff642SScott Long "Doorbell handshake failed\n"); 271757ff642SScott Long error = ETIMEDOUT; 272991554f2SKenneth D. Merry } 273991554f2SKenneth D. Merry 274757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 275757ff642SScott Long return (error); 276991554f2SKenneth D. Merry } 277991554f2SKenneth D. Merry 278991554f2SKenneth D. Merry static int 279991554f2SKenneth D. Merry mpr_transition_ready(struct mpr_softc *sc) 280991554f2SKenneth D. Merry { 281991554f2SKenneth D. Merry uint32_t reg, state; 282991554f2SKenneth D. Merry int error, tries = 0; 283991554f2SKenneth D. Merry int sleep_flags; 284991554f2SKenneth D. Merry 285991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 286991554f2SKenneth D. Merry /* If we are in attach call, do not sleep */ 287991554f2SKenneth D. Merry sleep_flags = (sc->mpr_flags & MPR_FLAGS_ATTACH_DONE) 288991554f2SKenneth D. Merry ? CAN_SLEEP : NO_SLEEP; 289991554f2SKenneth D. Merry 290991554f2SKenneth D. Merry error = 0; 291757ff642SScott Long 292757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered, sleep_flags= %d\n", 293757ff642SScott Long __func__, sleep_flags); 294757ff642SScott Long 295991554f2SKenneth D. Merry while (tries++ < 1200) { 296991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 297991554f2SKenneth D. Merry mpr_dprint(sc, MPR_INIT, " Doorbell= 0x%x\n", reg); 298991554f2SKenneth D. Merry 299991554f2SKenneth D. Merry /* 300991554f2SKenneth D. Merry * Ensure the IOC is ready to talk. If it's not, try 301991554f2SKenneth D. Merry * resetting it. 302991554f2SKenneth D. Merry */ 303991554f2SKenneth D. Merry if (reg & MPI2_DOORBELL_USED) { 304757ff642SScott Long mpr_dprint(sc, MPR_INIT, " Not ready, sending diag " 305757ff642SScott Long "reset\n"); 306991554f2SKenneth D. Merry mpr_diag_reset(sc, sleep_flags); 307991554f2SKenneth D. Merry DELAY(50000); 308991554f2SKenneth D. Merry continue; 309991554f2SKenneth D. Merry } 310991554f2SKenneth D. Merry 311991554f2SKenneth D. Merry /* Is the adapter owned by another peer? */ 312991554f2SKenneth D. Merry if ((reg & MPI2_DOORBELL_WHO_INIT_MASK) == 313991554f2SKenneth D. Merry (MPI2_WHOINIT_PCI_PEER << MPI2_DOORBELL_WHO_INIT_SHIFT)) { 314757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC is under the " 315757ff642SScott Long "control of another peer host, aborting " 316757ff642SScott Long "initialization.\n"); 317757ff642SScott Long error = ENXIO; 318757ff642SScott Long break; 319991554f2SKenneth D. Merry } 320991554f2SKenneth D. Merry 321991554f2SKenneth D. Merry state = reg & MPI2_IOC_STATE_MASK; 322991554f2SKenneth D. Merry if (state == MPI2_IOC_STATE_READY) { 323991554f2SKenneth D. Merry /* Ready to go! */ 324991554f2SKenneth D. Merry error = 0; 325991554f2SKenneth D. Merry break; 326991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_FAULT) { 327757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC in fault " 328757ff642SScott Long "state 0x%x, resetting\n", 329991554f2SKenneth D. Merry state & MPI2_DOORBELL_FAULT_CODE_MASK); 330991554f2SKenneth D. Merry mpr_diag_reset(sc, sleep_flags); 331991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_OPERATIONAL) { 332991554f2SKenneth D. Merry /* Need to take ownership */ 333991554f2SKenneth D. Merry mpr_message_unit_reset(sc, sleep_flags); 334991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_RESET) { 335991554f2SKenneth D. Merry /* Wait a bit, IOC might be in transition */ 336757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 337991554f2SKenneth D. Merry "IOC in unexpected reset state\n"); 338991554f2SKenneth D. Merry } else { 339757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 340991554f2SKenneth D. Merry "IOC in unknown state 0x%x\n", state); 341991554f2SKenneth D. Merry error = EINVAL; 342991554f2SKenneth D. Merry break; 343991554f2SKenneth D. Merry } 344991554f2SKenneth D. Merry 345991554f2SKenneth D. Merry /* Wait 50ms for things to settle down. */ 346991554f2SKenneth D. Merry DELAY(50000); 347991554f2SKenneth D. Merry } 348991554f2SKenneth D. Merry 349991554f2SKenneth D. Merry if (error) 350757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 351757ff642SScott Long "Cannot transition IOC to ready\n"); 352757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 353991554f2SKenneth D. Merry return (error); 354991554f2SKenneth D. Merry } 355991554f2SKenneth D. Merry 356991554f2SKenneth D. Merry static int 357991554f2SKenneth D. Merry mpr_transition_operational(struct mpr_softc *sc) 358991554f2SKenneth D. Merry { 359991554f2SKenneth D. Merry uint32_t reg, state; 360991554f2SKenneth D. Merry int error; 361991554f2SKenneth D. Merry 362991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 363991554f2SKenneth D. Merry 364991554f2SKenneth D. Merry error = 0; 365991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 366757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered, Doorbell= 0x%x\n", __func__, reg); 367991554f2SKenneth D. Merry 368991554f2SKenneth D. Merry state = reg & MPI2_IOC_STATE_MASK; 369991554f2SKenneth D. Merry if (state != MPI2_IOC_STATE_READY) { 370757ff642SScott Long mpr_dprint(sc, MPR_INIT, "IOC not ready\n"); 371991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 372757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 373757ff642SScott Long "failed to transition ready, exit\n"); 374991554f2SKenneth D. Merry return (error); 375991554f2SKenneth D. Merry } 376991554f2SKenneth D. Merry } 377991554f2SKenneth D. Merry 378991554f2SKenneth D. Merry error = mpr_send_iocinit(sc); 379757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 380757ff642SScott Long 381991554f2SKenneth D. Merry return (error); 382991554f2SKenneth D. Merry } 383991554f2SKenneth D. Merry 3843c5ac992SScott Long static void 3853c5ac992SScott Long mpr_resize_queues(struct mpr_softc *sc) 3863c5ac992SScott Long { 387731308d0SAlexander Motin u_int reqcr, prireqcr, maxio, sges_per_frame, chain_seg_size; 3883c5ac992SScott Long 3893c5ac992SScott Long /* 3903c5ac992SScott Long * Size the queues. Since the reply queues always need one free 3913c5ac992SScott Long * entry, we'll deduct one reply message here. The LSI documents 3923c5ac992SScott Long * suggest instead to add a count to the request queue, but I think 3933c5ac992SScott Long * that it's better to deduct from reply queue. 3943c5ac992SScott Long */ 3953c5ac992SScott Long prireqcr = MAX(1, sc->max_prireqframes); 3963c5ac992SScott Long prireqcr = MIN(prireqcr, sc->facts->HighPriorityCredit); 3973c5ac992SScott Long 3983c5ac992SScott Long reqcr = MAX(2, sc->max_reqframes); 3993c5ac992SScott Long reqcr = MIN(reqcr, sc->facts->RequestCredit); 4003c5ac992SScott Long 4013c5ac992SScott Long sc->num_reqs = prireqcr + reqcr; 40262a09ee9SAlexander Motin sc->num_prireqs = prireqcr; 4033c5ac992SScott Long sc->num_replies = MIN(sc->max_replyframes + sc->max_evtframes, 4043c5ac992SScott Long sc->facts->MaxReplyDescriptorPostQueueDepth) - 1; 4053c5ac992SScott Long 4064f5d6573SAlexander Motin /* Store the request frame size in bytes rather than as 32bit words */ 4074f5d6573SAlexander Motin sc->reqframesz = sc->facts->IOCRequestFrameSize * 4; 4084f5d6573SAlexander Motin 4094f5d6573SAlexander Motin /* 4104f5d6573SAlexander Motin * Gen3 and beyond uses the IOCMaxChainSegmentSize from IOC Facts to 4114f5d6573SAlexander Motin * get the size of a Chain Frame. Previous versions use the size as a 4124f5d6573SAlexander Motin * Request Frame for the Chain Frame size. If IOCMaxChainSegmentSize 4134f5d6573SAlexander Motin * is 0, use the default value. The IOCMaxChainSegmentSize is the 4144f5d6573SAlexander Motin * number of 16-byte elelements that can fit in a Chain Frame, which is 4154f5d6573SAlexander Motin * the size of an IEEE Simple SGE. 4164f5d6573SAlexander Motin */ 4174f5d6573SAlexander Motin if (sc->facts->MsgVersion >= MPI2_VERSION_02_05) { 418731308d0SAlexander Motin chain_seg_size = htole16(sc->facts->IOCMaxChainSegmentSize); 419731308d0SAlexander Motin if (chain_seg_size == 0) 420731308d0SAlexander Motin chain_seg_size = MPR_DEFAULT_CHAIN_SEG_SIZE; 421731308d0SAlexander Motin sc->chain_frame_size = chain_seg_size * 4224f5d6573SAlexander Motin MPR_MAX_CHAIN_ELEMENT_SIZE; 4234f5d6573SAlexander Motin } else { 4244f5d6573SAlexander Motin sc->chain_frame_size = sc->reqframesz; 4254f5d6573SAlexander Motin } 4264f5d6573SAlexander Motin 4274f5d6573SAlexander Motin /* 4284f5d6573SAlexander Motin * Max IO Size is Page Size * the following: 4294f5d6573SAlexander Motin * ((SGEs per frame - 1 for chain element) * Max Chain Depth) 4304f5d6573SAlexander Motin * + 1 for no chain needed in last frame 4314f5d6573SAlexander Motin * 4324f5d6573SAlexander Motin * If user suggests a Max IO size to use, use the smaller of the 4334f5d6573SAlexander Motin * user's value and the calculated value as long as the user's 4344f5d6573SAlexander Motin * value is larger than 0. The user's value is in pages. 4354f5d6573SAlexander Motin */ 4364f5d6573SAlexander Motin sges_per_frame = sc->chain_frame_size/sizeof(MPI2_IEEE_SGE_SIMPLE64)-1; 4374f5d6573SAlexander Motin maxio = (sges_per_frame * sc->facts->MaxChainDepth + 1) * PAGE_SIZE; 4384f5d6573SAlexander Motin 4394f5d6573SAlexander Motin /* 4404f5d6573SAlexander Motin * If I/O size limitation requested then use it and pass up to CAM. 4414f5d6573SAlexander Motin * If not, use MAXPHYS as an optimization hint, but report HW limit. 4424f5d6573SAlexander Motin */ 4434f5d6573SAlexander Motin if (sc->max_io_pages > 0) { 4444f5d6573SAlexander Motin maxio = min(maxio, sc->max_io_pages * PAGE_SIZE); 4454f5d6573SAlexander Motin sc->maxio = maxio; 4464f5d6573SAlexander Motin } else { 4474f5d6573SAlexander Motin sc->maxio = maxio; 4484f5d6573SAlexander Motin maxio = min(maxio, MAXPHYS); 4494f5d6573SAlexander Motin } 4504f5d6573SAlexander Motin 4514f5d6573SAlexander Motin sc->num_chains = (maxio / PAGE_SIZE + sges_per_frame - 2) / 4524f5d6573SAlexander Motin sges_per_frame * reqcr; 4534f5d6573SAlexander Motin if (sc->max_chains > 0 && sc->max_chains < sc->num_chains) 4544f5d6573SAlexander Motin sc->num_chains = sc->max_chains; 4554f5d6573SAlexander Motin 4563c5ac992SScott Long /* 4573c5ac992SScott Long * Figure out the number of MSIx-based queues. If the firmware or 4583c5ac992SScott Long * user has done something crazy and not allowed enough credit for 4593c5ac992SScott Long * the queues to be useful then don't enable multi-queue. 4603c5ac992SScott Long */ 4613c5ac992SScott Long if (sc->facts->MaxMSIxVectors < 2) 4623c5ac992SScott Long sc->msi_msgs = 1; 4633c5ac992SScott Long 4643c5ac992SScott Long if (sc->msi_msgs > 1) { 4653c5ac992SScott Long sc->msi_msgs = MIN(sc->msi_msgs, mp_ncpus); 4663c5ac992SScott Long sc->msi_msgs = MIN(sc->msi_msgs, sc->facts->MaxMSIxVectors); 4673c5ac992SScott Long if (sc->num_reqs / sc->msi_msgs < 2) 4683c5ac992SScott Long sc->msi_msgs = 1; 4693c5ac992SScott Long } 4703c5ac992SScott Long 4713c5ac992SScott Long mpr_dprint(sc, MPR_INIT, "Sized queues to q=%d reqs=%d replies=%d\n", 4723c5ac992SScott Long sc->msi_msgs, sc->num_reqs, sc->num_replies); 4733c5ac992SScott Long } 4743c5ac992SScott Long 475991554f2SKenneth D. Merry /* 476991554f2SKenneth D. Merry * This is called during attach and when re-initializing due to a Diag Reset. 477991554f2SKenneth D. Merry * IOC Facts is used to allocate many of the structures needed by the driver. 478991554f2SKenneth D. Merry * If called from attach, de-allocation is not required because the driver has 479991554f2SKenneth D. Merry * not allocated any structures yet, but if called from a Diag Reset, previously 480991554f2SKenneth D. Merry * allocated structures based on IOC Facts will need to be freed and re- 481991554f2SKenneth D. Merry * allocated bases on the latest IOC Facts. 482991554f2SKenneth D. Merry */ 483991554f2SKenneth D. Merry static int 484991554f2SKenneth D. Merry mpr_iocfacts_allocate(struct mpr_softc *sc, uint8_t attaching) 485991554f2SKenneth D. Merry { 486a2c14879SStephen McConnell int error; 487991554f2SKenneth D. Merry Mpi2IOCFactsReply_t saved_facts; 488991554f2SKenneth D. Merry uint8_t saved_mode, reallocating; 489991554f2SKenneth D. Merry 490757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_TRACE, "%s entered\n", __func__); 491991554f2SKenneth D. Merry 492991554f2SKenneth D. Merry /* Save old IOC Facts and then only reallocate if Facts have changed */ 493991554f2SKenneth D. Merry if (!attaching) { 494991554f2SKenneth D. Merry bcopy(sc->facts, &saved_facts, sizeof(MPI2_IOC_FACTS_REPLY)); 495991554f2SKenneth D. Merry } 496991554f2SKenneth D. Merry 497991554f2SKenneth D. Merry /* 498991554f2SKenneth D. Merry * Get IOC Facts. In all cases throughout this function, panic if doing 499991554f2SKenneth D. Merry * a re-initialization and only return the error if attaching so the OS 500991554f2SKenneth D. Merry * can handle it. 501991554f2SKenneth D. Merry */ 502991554f2SKenneth D. Merry if ((error = mpr_get_iocfacts(sc, sc->facts)) != 0) { 503991554f2SKenneth D. Merry if (attaching) { 504757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to get " 505757ff642SScott Long "IOC Facts with error %d, exit\n", error); 506991554f2SKenneth D. Merry return (error); 507991554f2SKenneth D. Merry } else { 508991554f2SKenneth D. Merry panic("%s failed to get IOC Facts with error %d\n", 509991554f2SKenneth D. Merry __func__, error); 510991554f2SKenneth D. Merry } 511991554f2SKenneth D. Merry } 512991554f2SKenneth D. Merry 513055e2653SScott Long MPR_DPRINT_PAGE(sc, MPR_XINFO, iocfacts, sc->facts); 514991554f2SKenneth D. Merry 515991554f2SKenneth D. Merry snprintf(sc->fw_version, sizeof(sc->fw_version), 516991554f2SKenneth D. Merry "%02d.%02d.%02d.%02d", 517991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Major, 518991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Minor, 519991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Unit, 520991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Dev); 521991554f2SKenneth D. Merry 522757ff642SScott Long mpr_dprint(sc, MPR_INFO, "Firmware: %s, Driver: %s\n", sc->fw_version, 523991554f2SKenneth D. Merry MPR_DRIVER_VERSION); 524757ff642SScott Long mpr_dprint(sc, MPR_INFO, 525757ff642SScott Long "IOCCapabilities: %b\n", sc->facts->IOCCapabilities, 526991554f2SKenneth D. Merry "\20" "\3ScsiTaskFull" "\4DiagTrace" "\5SnapBuf" "\6ExtBuf" 527991554f2SKenneth D. Merry "\7EEDP" "\10BiDirTarg" "\11Multicast" "\14TransRetry" "\15IR" 52867feec50SStephen McConnell "\16EventReplay" "\17RaidAccel" "\20MSIXIndex" "\21HostDisc" 52967feec50SStephen McConnell "\22FastPath" "\23RDPQArray" "\24AtomicReqDesc" "\25PCIeSRIOV"); 530991554f2SKenneth D. Merry 531991554f2SKenneth D. Merry /* 532991554f2SKenneth D. Merry * If the chip doesn't support event replay then a hard reset will be 533991554f2SKenneth D. Merry * required to trigger a full discovery. Do the reset here then 534991554f2SKenneth D. Merry * retransition to Ready. A hard reset might have already been done, 535991554f2SKenneth D. Merry * but it doesn't hurt to do it again. Only do this if attaching, not 536991554f2SKenneth D. Merry * for a Diag Reset. 537991554f2SKenneth D. Merry */ 538757ff642SScott Long if (attaching && ((sc->facts->IOCCapabilities & 539757ff642SScott Long MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY) == 0)) { 540757ff642SScott Long mpr_dprint(sc, MPR_INIT, "No event replay, resetting\n"); 541991554f2SKenneth D. Merry mpr_diag_reset(sc, NO_SLEEP); 542991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 543757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to " 544757ff642SScott Long "transition to ready with error %d, exit\n", 545757ff642SScott Long error); 546991554f2SKenneth D. Merry return (error); 547991554f2SKenneth D. Merry } 548991554f2SKenneth D. Merry } 549991554f2SKenneth D. Merry 550991554f2SKenneth D. Merry /* 551991554f2SKenneth D. Merry * Set flag if IR Firmware is loaded. If the RAID Capability has 552991554f2SKenneth D. Merry * changed from the previous IOC Facts, log a warning, but only if 553991554f2SKenneth D. Merry * checking this after a Diag Reset and not during attach. 554991554f2SKenneth D. Merry */ 555991554f2SKenneth D. Merry saved_mode = sc->ir_firmware; 556991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 557991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID) 558991554f2SKenneth D. Merry sc->ir_firmware = 1; 559991554f2SKenneth D. Merry if (!attaching) { 560991554f2SKenneth D. Merry if (sc->ir_firmware != saved_mode) { 561757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "new IR/IT mode " 562757ff642SScott Long "in IOC Facts does not match previous mode\n"); 563991554f2SKenneth D. Merry } 564991554f2SKenneth D. Merry } 565991554f2SKenneth D. Merry 566991554f2SKenneth D. Merry /* Only deallocate and reallocate if relevant IOC Facts have changed */ 567991554f2SKenneth D. Merry reallocating = FALSE; 5686d4ffcb4SKenneth D. Merry sc->mpr_flags &= ~MPR_FLAGS_REALLOCATED; 5696d4ffcb4SKenneth D. Merry 570991554f2SKenneth D. Merry if ((!attaching) && 571991554f2SKenneth D. Merry ((saved_facts.MsgVersion != sc->facts->MsgVersion) || 572991554f2SKenneth D. Merry (saved_facts.HeaderVersion != sc->facts->HeaderVersion) || 573991554f2SKenneth D. Merry (saved_facts.MaxChainDepth != sc->facts->MaxChainDepth) || 574991554f2SKenneth D. Merry (saved_facts.RequestCredit != sc->facts->RequestCredit) || 575991554f2SKenneth D. Merry (saved_facts.ProductID != sc->facts->ProductID) || 576991554f2SKenneth D. Merry (saved_facts.IOCCapabilities != sc->facts->IOCCapabilities) || 577991554f2SKenneth D. Merry (saved_facts.IOCRequestFrameSize != 578991554f2SKenneth D. Merry sc->facts->IOCRequestFrameSize) || 5792bbc5fcbSStephen McConnell (saved_facts.IOCMaxChainSegmentSize != 5802bbc5fcbSStephen McConnell sc->facts->IOCMaxChainSegmentSize) || 581991554f2SKenneth D. Merry (saved_facts.MaxTargets != sc->facts->MaxTargets) || 582991554f2SKenneth D. Merry (saved_facts.MaxSasExpanders != sc->facts->MaxSasExpanders) || 583991554f2SKenneth D. Merry (saved_facts.MaxEnclosures != sc->facts->MaxEnclosures) || 584991554f2SKenneth D. Merry (saved_facts.HighPriorityCredit != sc->facts->HighPriorityCredit) || 585991554f2SKenneth D. Merry (saved_facts.MaxReplyDescriptorPostQueueDepth != 586991554f2SKenneth D. Merry sc->facts->MaxReplyDescriptorPostQueueDepth) || 587991554f2SKenneth D. Merry (saved_facts.ReplyFrameSize != sc->facts->ReplyFrameSize) || 588991554f2SKenneth D. Merry (saved_facts.MaxVolumes != sc->facts->MaxVolumes) || 589991554f2SKenneth D. Merry (saved_facts.MaxPersistentEntries != 590991554f2SKenneth D. Merry sc->facts->MaxPersistentEntries))) { 591991554f2SKenneth D. Merry reallocating = TRUE; 5926d4ffcb4SKenneth D. Merry 5936d4ffcb4SKenneth D. Merry /* Record that we reallocated everything */ 5946d4ffcb4SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_REALLOCATED; 595991554f2SKenneth D. Merry } 596991554f2SKenneth D. Merry 597991554f2SKenneth D. Merry /* 598991554f2SKenneth D. Merry * Some things should be done if attaching or re-allocating after a Diag 599991554f2SKenneth D. Merry * Reset, but are not needed after a Diag Reset if the FW has not 600991554f2SKenneth D. Merry * changed. 601991554f2SKenneth D. Merry */ 602991554f2SKenneth D. Merry if (attaching || reallocating) { 603991554f2SKenneth D. Merry /* 604991554f2SKenneth D. Merry * Check if controller supports FW diag buffers and set flag to 605991554f2SKenneth D. Merry * enable each type. 606991554f2SKenneth D. Merry */ 607991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 608991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER) 609991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_TRACE]. 610991554f2SKenneth D. Merry enabled = TRUE; 611991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 612991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER) 613991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_SNAPSHOT]. 614991554f2SKenneth D. Merry enabled = TRUE; 615991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 616991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER) 617991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_EXTENDED]. 618991554f2SKenneth D. Merry enabled = TRUE; 619991554f2SKenneth D. Merry 620991554f2SKenneth D. Merry /* 62167feec50SStephen McConnell * Set flags for some supported items. 622991554f2SKenneth D. Merry */ 623991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_EEDP) 624991554f2SKenneth D. Merry sc->eedp_enabled = TRUE; 625991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_TLR) 626991554f2SKenneth D. Merry sc->control_TLR = TRUE; 62767feec50SStephen McConnell if (sc->facts->IOCCapabilities & 62867feec50SStephen McConnell MPI26_IOCFACTS_CAPABILITY_ATOMIC_REQ) 62967feec50SStephen McConnell sc->atomic_desc_capable = TRUE; 630991554f2SKenneth D. Merry 6313c5ac992SScott Long mpr_resize_queues(sc); 632991554f2SKenneth D. Merry 633991554f2SKenneth D. Merry /* 634991554f2SKenneth D. Merry * Initialize all Tail Queues 635991554f2SKenneth D. Merry */ 636991554f2SKenneth D. Merry TAILQ_INIT(&sc->req_list); 637991554f2SKenneth D. Merry TAILQ_INIT(&sc->high_priority_req_list); 638991554f2SKenneth D. Merry TAILQ_INIT(&sc->chain_list); 63967feec50SStephen McConnell TAILQ_INIT(&sc->prp_page_list); 640991554f2SKenneth D. Merry TAILQ_INIT(&sc->tm_list); 641991554f2SKenneth D. Merry } 642991554f2SKenneth D. Merry 643991554f2SKenneth D. Merry /* 644991554f2SKenneth D. Merry * If doing a Diag Reset and the FW is significantly different 645991554f2SKenneth D. Merry * (reallocating will be set above in IOC Facts comparison), then all 646991554f2SKenneth D. Merry * buffers based on the IOC Facts will need to be freed before they are 647991554f2SKenneth D. Merry * reallocated. 648991554f2SKenneth D. Merry */ 649991554f2SKenneth D. Merry if (reallocating) { 650991554f2SKenneth D. Merry mpr_iocfacts_free(sc); 651327f2e6cSStephen McConnell mprsas_realloc_targets(sc, saved_facts.MaxTargets + 652327f2e6cSStephen McConnell saved_facts.MaxVolumes); 653991554f2SKenneth D. Merry } 654991554f2SKenneth D. Merry 655991554f2SKenneth D. Merry /* 656991554f2SKenneth D. Merry * Any deallocation has been completed. Now start reallocating 657991554f2SKenneth D. Merry * if needed. Will only need to reallocate if attaching or if the new 658991554f2SKenneth D. Merry * IOC Facts are different from the previous IOC Facts after a Diag 659991554f2SKenneth D. Merry * Reset. Targets have already been allocated above if needed. 660991554f2SKenneth D. Merry */ 6611415db6cSScott Long error = 0; 6621415db6cSScott Long while (attaching || reallocating) { 6631415db6cSScott Long if ((error = mpr_alloc_hw_queues(sc)) != 0) 6641415db6cSScott Long break; 6651415db6cSScott Long if ((error = mpr_alloc_replies(sc)) != 0) 6661415db6cSScott Long break; 6671415db6cSScott Long if ((error = mpr_alloc_requests(sc)) != 0) 6681415db6cSScott Long break; 6691415db6cSScott Long if ((error = mpr_alloc_queues(sc)) != 0) 6701415db6cSScott Long break; 6711415db6cSScott Long break; 6721415db6cSScott Long } 6731415db6cSScott Long if (error) { 674757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 6751415db6cSScott Long "Failed to alloc queues with error %d\n", error); 676991554f2SKenneth D. Merry mpr_free(sc); 677991554f2SKenneth D. Merry return (error); 678991554f2SKenneth D. Merry } 679991554f2SKenneth D. Merry 680991554f2SKenneth D. Merry /* Always initialize the queues */ 681991554f2SKenneth D. Merry bzero(sc->free_queue, sc->fqdepth * 4); 682991554f2SKenneth D. Merry mpr_init_queues(sc); 683991554f2SKenneth D. Merry 684991554f2SKenneth D. Merry /* 685991554f2SKenneth D. Merry * Always get the chip out of the reset state, but only panic if not 686991554f2SKenneth D. Merry * attaching. If attaching and there is an error, that is handled by 687991554f2SKenneth D. Merry * the OS. 688991554f2SKenneth D. Merry */ 689991554f2SKenneth D. Merry error = mpr_transition_operational(sc); 690991554f2SKenneth D. Merry if (error != 0) { 691757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to " 692757ff642SScott Long "transition to operational with error %d\n", error); 693991554f2SKenneth D. Merry mpr_free(sc); 694991554f2SKenneth D. Merry return (error); 695991554f2SKenneth D. Merry } 696991554f2SKenneth D. Merry 697991554f2SKenneth D. Merry /* 698991554f2SKenneth D. Merry * Finish the queue initialization. 699991554f2SKenneth D. Merry * These are set here instead of in mpr_init_queues() because the 700991554f2SKenneth D. Merry * IOC resets these values during the state transition in 701991554f2SKenneth D. Merry * mpr_transition_operational(). The free index is set to 1 702991554f2SKenneth D. Merry * because the corresponding index in the IOC is set to 0, and the 703991554f2SKenneth D. Merry * IOC treats the queues as full if both are set to the same value. 704991554f2SKenneth D. Merry * Hence the reason that the queue can't hold all of the possible 705991554f2SKenneth D. Merry * replies. 706991554f2SKenneth D. Merry */ 707991554f2SKenneth D. Merry sc->replypostindex = 0; 708991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_FREE_HOST_INDEX_OFFSET, sc->replyfreeindex); 709991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_POST_HOST_INDEX_OFFSET, 0); 710991554f2SKenneth D. Merry 711991554f2SKenneth D. Merry /* 712991554f2SKenneth D. Merry * Attach the subsystems so they can prepare their event masks. 7131415db6cSScott Long * XXX Should be dynamic so that IM/IR and user modules can attach 714991554f2SKenneth D. Merry */ 7151415db6cSScott Long error = 0; 7161415db6cSScott Long while (attaching) { 717757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Attaching subsystems\n"); 7181415db6cSScott Long if ((error = mpr_attach_log(sc)) != 0) 7191415db6cSScott Long break; 7201415db6cSScott Long if ((error = mpr_attach_sas(sc)) != 0) 7211415db6cSScott Long break; 7221415db6cSScott Long if ((error = mpr_attach_user(sc)) != 0) 7231415db6cSScott Long break; 7241415db6cSScott Long break; 7251415db6cSScott Long } 7261415db6cSScott Long if (error) { 727757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 7281415db6cSScott Long "Failed to attach all subsystems: error %d\n", error); 729991554f2SKenneth D. Merry mpr_free(sc); 730991554f2SKenneth D. Merry return (error); 731991554f2SKenneth D. Merry } 732991554f2SKenneth D. Merry 73310695417SScott Long /* 73410695417SScott Long * XXX If the number of MSI-X vectors changes during re-init, this 73510695417SScott Long * won't see it and adjust. 73610695417SScott Long */ 73710695417SScott Long if (attaching && (error = mpr_pci_setup_interrupts(sc)) != 0) { 738757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 739757ff642SScott Long "Failed to setup interrupts\n"); 740991554f2SKenneth D. Merry mpr_free(sc); 741991554f2SKenneth D. Merry return (error); 742991554f2SKenneth D. Merry } 743991554f2SKenneth D. Merry 744991554f2SKenneth D. Merry return (error); 745991554f2SKenneth D. Merry } 746991554f2SKenneth D. Merry 747991554f2SKenneth D. Merry /* 748991554f2SKenneth D. Merry * This is called if memory is being free (during detach for example) and when 749991554f2SKenneth D. Merry * buffers need to be reallocated due to a Diag Reset. 750991554f2SKenneth D. Merry */ 751991554f2SKenneth D. Merry static void 752991554f2SKenneth D. Merry mpr_iocfacts_free(struct mpr_softc *sc) 753991554f2SKenneth D. Merry { 754991554f2SKenneth D. Merry struct mpr_command *cm; 755991554f2SKenneth D. Merry int i; 756991554f2SKenneth D. Merry 757991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 758991554f2SKenneth D. Merry 759991554f2SKenneth D. Merry if (sc->free_busaddr != 0) 760991554f2SKenneth D. Merry bus_dmamap_unload(sc->queues_dmat, sc->queues_map); 761991554f2SKenneth D. Merry if (sc->free_queue != NULL) 762991554f2SKenneth D. Merry bus_dmamem_free(sc->queues_dmat, sc->free_queue, 763991554f2SKenneth D. Merry sc->queues_map); 764991554f2SKenneth D. Merry if (sc->queues_dmat != NULL) 765991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->queues_dmat); 766991554f2SKenneth D. Merry 767731308d0SAlexander Motin if (sc->chain_frames != NULL) { 768991554f2SKenneth D. Merry bus_dmamap_unload(sc->chain_dmat, sc->chain_map); 769991554f2SKenneth D. Merry bus_dmamem_free(sc->chain_dmat, sc->chain_frames, 770991554f2SKenneth D. Merry sc->chain_map); 771731308d0SAlexander Motin } 772991554f2SKenneth D. Merry if (sc->chain_dmat != NULL) 773991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->chain_dmat); 774991554f2SKenneth D. Merry 775991554f2SKenneth D. Merry if (sc->sense_busaddr != 0) 776991554f2SKenneth D. Merry bus_dmamap_unload(sc->sense_dmat, sc->sense_map); 777991554f2SKenneth D. Merry if (sc->sense_frames != NULL) 778991554f2SKenneth D. Merry bus_dmamem_free(sc->sense_dmat, sc->sense_frames, 779991554f2SKenneth D. Merry sc->sense_map); 780991554f2SKenneth D. Merry if (sc->sense_dmat != NULL) 781991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->sense_dmat); 782991554f2SKenneth D. Merry 78367feec50SStephen McConnell if (sc->prp_page_busaddr != 0) 78467feec50SStephen McConnell bus_dmamap_unload(sc->prp_page_dmat, sc->prp_page_map); 78567feec50SStephen McConnell if (sc->prp_pages != NULL) 78667feec50SStephen McConnell bus_dmamem_free(sc->prp_page_dmat, sc->prp_pages, 78767feec50SStephen McConnell sc->prp_page_map); 78867feec50SStephen McConnell if (sc->prp_page_dmat != NULL) 78967feec50SStephen McConnell bus_dma_tag_destroy(sc->prp_page_dmat); 79067feec50SStephen McConnell 791991554f2SKenneth D. Merry if (sc->reply_busaddr != 0) 792991554f2SKenneth D. Merry bus_dmamap_unload(sc->reply_dmat, sc->reply_map); 793991554f2SKenneth D. Merry if (sc->reply_frames != NULL) 794991554f2SKenneth D. Merry bus_dmamem_free(sc->reply_dmat, sc->reply_frames, 795991554f2SKenneth D. Merry sc->reply_map); 796991554f2SKenneth D. Merry if (sc->reply_dmat != NULL) 797991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->reply_dmat); 798991554f2SKenneth D. Merry 799991554f2SKenneth D. Merry if (sc->req_busaddr != 0) 800991554f2SKenneth D. Merry bus_dmamap_unload(sc->req_dmat, sc->req_map); 801991554f2SKenneth D. Merry if (sc->req_frames != NULL) 802991554f2SKenneth D. Merry bus_dmamem_free(sc->req_dmat, sc->req_frames, sc->req_map); 803991554f2SKenneth D. Merry if (sc->req_dmat != NULL) 804991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->req_dmat); 805991554f2SKenneth D. Merry 806991554f2SKenneth D. Merry if (sc->chains != NULL) 807991554f2SKenneth D. Merry free(sc->chains, M_MPR); 80867feec50SStephen McConnell if (sc->prps != NULL) 80967feec50SStephen McConnell free(sc->prps, M_MPR); 810991554f2SKenneth D. Merry if (sc->commands != NULL) { 811991554f2SKenneth D. Merry for (i = 1; i < sc->num_reqs; i++) { 812991554f2SKenneth D. Merry cm = &sc->commands[i]; 813991554f2SKenneth D. Merry bus_dmamap_destroy(sc->buffer_dmat, cm->cm_dmamap); 814991554f2SKenneth D. Merry } 815991554f2SKenneth D. Merry free(sc->commands, M_MPR); 816991554f2SKenneth D. Merry } 817991554f2SKenneth D. Merry if (sc->buffer_dmat != NULL) 818991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->buffer_dmat); 819bec09074SScott Long 820bec09074SScott Long mpr_pci_free_interrupts(sc); 821bec09074SScott Long free(sc->queues, M_MPR); 822bec09074SScott Long sc->queues = NULL; 823991554f2SKenneth D. Merry } 824991554f2SKenneth D. Merry 825991554f2SKenneth D. Merry /* 826991554f2SKenneth D. Merry * The terms diag reset and hard reset are used interchangeably in the MPI 827991554f2SKenneth D. Merry * docs to mean resetting the controller chip. In this code diag reset 828991554f2SKenneth D. Merry * cleans everything up, and the hard reset function just sends the reset 829991554f2SKenneth D. Merry * sequence to the chip. This should probably be refactored so that every 830991554f2SKenneth D. Merry * subsystem gets a reset notification of some sort, and can clean up 831991554f2SKenneth D. Merry * appropriately. 832991554f2SKenneth D. Merry */ 833991554f2SKenneth D. Merry int 834991554f2SKenneth D. Merry mpr_reinit(struct mpr_softc *sc) 835991554f2SKenneth D. Merry { 836991554f2SKenneth D. Merry int error; 837991554f2SKenneth D. Merry struct mprsas_softc *sassc; 838991554f2SKenneth D. Merry 839991554f2SKenneth D. Merry sassc = sc->sassc; 840991554f2SKenneth D. Merry 841991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 842991554f2SKenneth D. Merry 843991554f2SKenneth D. Merry mtx_assert(&sc->mpr_mtx, MA_OWNED); 844991554f2SKenneth D. Merry 845757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_INFO, "Reinitializing controller\n"); 846991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_DIAGRESET) { 847757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Reset already in progress\n"); 848991554f2SKenneth D. Merry return 0; 849991554f2SKenneth D. Merry } 850991554f2SKenneth D. Merry 851757ff642SScott Long /* 852757ff642SScott Long * Make sure the completion callbacks can recognize they're getting 853991554f2SKenneth D. Merry * a NULL cm_reply due to a reset. 854991554f2SKenneth D. Merry */ 855991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_DIAGRESET; 856991554f2SKenneth D. Merry 857991554f2SKenneth D. Merry /* 858991554f2SKenneth D. Merry * Mask interrupts here. 859991554f2SKenneth D. Merry */ 860757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Masking interrupts and resetting\n"); 861991554f2SKenneth D. Merry mpr_mask_intr(sc); 862991554f2SKenneth D. Merry 863991554f2SKenneth D. Merry error = mpr_diag_reset(sc, CAN_SLEEP); 864991554f2SKenneth D. Merry if (error != 0) { 865991554f2SKenneth D. Merry panic("%s hard reset failed with error %d\n", __func__, error); 866991554f2SKenneth D. Merry } 867991554f2SKenneth D. Merry 868991554f2SKenneth D. Merry /* Restore the PCI state, including the MSI-X registers */ 869991554f2SKenneth D. Merry mpr_pci_restore(sc); 870991554f2SKenneth D. Merry 871991554f2SKenneth D. Merry /* Give the I/O subsystem special priority to get itself prepared */ 872991554f2SKenneth D. Merry mprsas_handle_reinit(sc); 873991554f2SKenneth D. Merry 874991554f2SKenneth D. Merry /* 875991554f2SKenneth D. Merry * Get IOC Facts and allocate all structures based on this information. 876991554f2SKenneth D. Merry * The attach function will also call mpr_iocfacts_allocate at startup. 877991554f2SKenneth D. Merry * If relevant values have changed in IOC Facts, this function will free 878991554f2SKenneth D. Merry * all of the memory based on IOC Facts and reallocate that memory. 879991554f2SKenneth D. Merry */ 880991554f2SKenneth D. Merry if ((error = mpr_iocfacts_allocate(sc, FALSE)) != 0) { 881991554f2SKenneth D. Merry panic("%s IOC Facts based allocation failed with error %d\n", 882991554f2SKenneth D. Merry __func__, error); 883991554f2SKenneth D. Merry } 884991554f2SKenneth D. Merry 885991554f2SKenneth D. Merry /* 886991554f2SKenneth D. Merry * Mapping structures will be re-allocated after getting IOC Page8, so 887991554f2SKenneth D. Merry * free these structures here. 888991554f2SKenneth D. Merry */ 889991554f2SKenneth D. Merry mpr_mapping_exit(sc); 890991554f2SKenneth D. Merry 891991554f2SKenneth D. Merry /* 892991554f2SKenneth D. Merry * The static page function currently read is IOC Page8. Others can be 893991554f2SKenneth D. Merry * added in future. It's possible that the values in IOC Page8 have 894991554f2SKenneth D. Merry * changed after a Diag Reset due to user modification, so always read 895991554f2SKenneth D. Merry * these. Interrupts are masked, so unmask them before getting config 896991554f2SKenneth D. Merry * pages. 897991554f2SKenneth D. Merry */ 898991554f2SKenneth D. Merry mpr_unmask_intr(sc); 899991554f2SKenneth D. Merry sc->mpr_flags &= ~MPR_FLAGS_DIAGRESET; 900991554f2SKenneth D. Merry mpr_base_static_config_pages(sc); 901991554f2SKenneth D. Merry 902991554f2SKenneth D. Merry /* 903991554f2SKenneth D. Merry * Some mapping info is based in IOC Page8 data, so re-initialize the 904991554f2SKenneth D. Merry * mapping tables. 905991554f2SKenneth D. Merry */ 906991554f2SKenneth D. Merry mpr_mapping_initialize(sc); 907991554f2SKenneth D. Merry 908991554f2SKenneth D. Merry /* 909991554f2SKenneth D. Merry * Restart will reload the event masks clobbered by the reset, and 910991554f2SKenneth D. Merry * then enable the port. 911991554f2SKenneth D. Merry */ 912991554f2SKenneth D. Merry mpr_reregister_events(sc); 913991554f2SKenneth D. Merry 914991554f2SKenneth D. Merry /* the end of discovery will release the simq, so we're done. */ 915757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_XINFO, "Finished sc %p post %u free %u\n", 916757ff642SScott Long sc, sc->replypostindex, sc->replyfreeindex); 917991554f2SKenneth D. Merry mprsas_release_simq_reinit(sassc); 918757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit error= %d\n", __func__, error); 919991554f2SKenneth D. Merry 920991554f2SKenneth D. Merry return 0; 921991554f2SKenneth D. Merry } 922991554f2SKenneth D. Merry 923991554f2SKenneth D. Merry /* Wait for the chip to ACK a word that we've put into its FIFO 924991554f2SKenneth D. Merry * Wait for <timeout> seconds. In single loop wait for busy loop 925991554f2SKenneth D. Merry * for 500 microseconds. 926991554f2SKenneth D. Merry * Total is [ 0.5 * (2000 * <timeout>) ] in miliseconds. 927991554f2SKenneth D. Merry * */ 928991554f2SKenneth D. Merry static int 929991554f2SKenneth D. Merry mpr_wait_db_ack(struct mpr_softc *sc, int timeout, int sleep_flag) 930991554f2SKenneth D. Merry { 931991554f2SKenneth D. Merry u32 cntdn, count; 932991554f2SKenneth D. Merry u32 int_status; 933991554f2SKenneth D. Merry u32 doorbell; 934991554f2SKenneth D. Merry 935991554f2SKenneth D. Merry count = 0; 936991554f2SKenneth D. Merry cntdn = (sleep_flag == CAN_SLEEP) ? 1000*timeout : 2000*timeout; 937991554f2SKenneth D. Merry do { 938991554f2SKenneth D. Merry int_status = mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET); 939991554f2SKenneth D. Merry if (!(int_status & MPI2_HIS_SYS2IOC_DB_STATUS)) { 940757ff642SScott Long mpr_dprint(sc, MPR_TRACE, "%s: successful count(%d), " 941991554f2SKenneth D. Merry "timeout(%d)\n", __func__, count, timeout); 942991554f2SKenneth D. Merry return 0; 943991554f2SKenneth D. Merry } else if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) { 944991554f2SKenneth D. Merry doorbell = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 945991554f2SKenneth D. Merry if ((doorbell & MPI2_IOC_STATE_MASK) == 946991554f2SKenneth D. Merry MPI2_IOC_STATE_FAULT) { 947991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 948991554f2SKenneth D. Merry "fault_state(0x%04x)!\n", doorbell); 949991554f2SKenneth D. Merry return (EFAULT); 950991554f2SKenneth D. Merry } 951991554f2SKenneth D. Merry } else if (int_status == 0xFFFFFFFF) 952991554f2SKenneth D. Merry goto out; 953991554f2SKenneth D. Merry 954991554f2SKenneth D. Merry /* 955991554f2SKenneth D. Merry * If it can sleep, sleep for 1 milisecond, else busy loop for 956991554f2SKenneth D. Merry * 0.5 milisecond 957991554f2SKenneth D. Merry */ 958991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 959a2c14879SStephen McConnell msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, "mprdba", 960a2c14879SStephen McConnell hz/1000); 961991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 962991554f2SKenneth D. Merry pause("mprdba", hz/1000); 963991554f2SKenneth D. Merry else 964991554f2SKenneth D. Merry DELAY(500); 965991554f2SKenneth D. Merry count++; 966991554f2SKenneth D. Merry } while (--cntdn); 967991554f2SKenneth D. Merry 968991554f2SKenneth D. Merry out: 969991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "%s: failed due to timeout count(%d), " 970991554f2SKenneth D. Merry "int_status(%x)!\n", __func__, count, int_status); 971991554f2SKenneth D. Merry return (ETIMEDOUT); 972991554f2SKenneth D. Merry } 973991554f2SKenneth D. Merry 974991554f2SKenneth D. Merry /* Wait for the chip to signal that the next word in its FIFO can be fetched */ 975991554f2SKenneth D. Merry static int 976991554f2SKenneth D. Merry mpr_wait_db_int(struct mpr_softc *sc) 977991554f2SKenneth D. Merry { 978991554f2SKenneth D. Merry int retry; 979991554f2SKenneth D. Merry 980991554f2SKenneth D. Merry for (retry = 0; retry < MPR_DB_MAX_WAIT; retry++) { 981991554f2SKenneth D. Merry if ((mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET) & 982991554f2SKenneth D. Merry MPI2_HIS_IOC2SYS_DB_STATUS) != 0) 983991554f2SKenneth D. Merry return (0); 984991554f2SKenneth D. Merry DELAY(2000); 985991554f2SKenneth D. Merry } 986991554f2SKenneth D. Merry return (ETIMEDOUT); 987991554f2SKenneth D. Merry } 988991554f2SKenneth D. Merry 989991554f2SKenneth D. Merry /* Step through the synchronous command state machine, i.e. "Doorbell mode" */ 990991554f2SKenneth D. Merry static int 991991554f2SKenneth D. Merry mpr_request_sync(struct mpr_softc *sc, void *req, MPI2_DEFAULT_REPLY *reply, 992991554f2SKenneth D. Merry int req_sz, int reply_sz, int timeout) 993991554f2SKenneth D. Merry { 994991554f2SKenneth D. Merry uint32_t *data32; 995991554f2SKenneth D. Merry uint16_t *data16; 996991554f2SKenneth D. Merry int i, count, ioc_sz, residual; 997991554f2SKenneth D. Merry int sleep_flags = CAN_SLEEP; 998991554f2SKenneth D. Merry 999991554f2SKenneth D. Merry #if __FreeBSD_version >= 1000029 1000991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 1001991554f2SKenneth D. Merry #else //__FreeBSD_version < 1000029 1002991554f2SKenneth D. Merry if (curthread->td_pflags & TDP_NOSLEEPING) 1003991554f2SKenneth D. Merry #endif //__FreeBSD_version >= 1000029 1004991554f2SKenneth D. Merry sleep_flags = NO_SLEEP; 1005991554f2SKenneth D. Merry 1006991554f2SKenneth D. Merry /* Step 1 */ 1007991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1008991554f2SKenneth D. Merry 1009991554f2SKenneth D. Merry /* Step 2 */ 1010991554f2SKenneth D. Merry if (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) 1011991554f2SKenneth D. Merry return (EBUSY); 1012991554f2SKenneth D. Merry 1013991554f2SKenneth D. Merry /* Step 3 1014991554f2SKenneth D. Merry * Announce that a message is coming through the doorbell. Messages 1015991554f2SKenneth D. Merry * are pushed at 32bit words, so round up if needed. 1016991554f2SKenneth D. Merry */ 1017991554f2SKenneth D. Merry count = (req_sz + 3) / 4; 1018991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, 1019991554f2SKenneth D. Merry (MPI2_FUNCTION_HANDSHAKE << MPI2_DOORBELL_FUNCTION_SHIFT) | 1020991554f2SKenneth D. Merry (count << MPI2_DOORBELL_ADD_DWORDS_SHIFT)); 1021991554f2SKenneth D. Merry 1022991554f2SKenneth D. Merry /* Step 4 */ 1023991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) || 1024991554f2SKenneth D. Merry (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) == 0) { 1025991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Doorbell failed to activate\n"); 1026991554f2SKenneth D. Merry return (ENXIO); 1027991554f2SKenneth D. Merry } 1028991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1029991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flags) != 0) { 1030991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Doorbell handshake failed\n"); 1031991554f2SKenneth D. Merry return (ENXIO); 1032991554f2SKenneth D. Merry } 1033991554f2SKenneth D. Merry 1034991554f2SKenneth D. Merry /* Step 5 */ 1035991554f2SKenneth D. Merry /* Clock out the message data synchronously in 32-bit dwords*/ 1036991554f2SKenneth D. Merry data32 = (uint32_t *)req; 1037991554f2SKenneth D. Merry for (i = 0; i < count; i++) { 1038991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, htole32(data32[i])); 1039991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flags) != 0) { 1040991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 1041991554f2SKenneth D. Merry "Timeout while writing doorbell\n"); 1042991554f2SKenneth D. Merry return (ENXIO); 1043991554f2SKenneth D. Merry } 1044991554f2SKenneth D. Merry } 1045991554f2SKenneth D. Merry 1046991554f2SKenneth D. Merry /* Step 6 */ 1047991554f2SKenneth D. Merry /* Clock in the reply in 16-bit words. The total length of the 1048991554f2SKenneth D. Merry * message is always in the 4th byte, so clock out the first 2 words 1049991554f2SKenneth D. Merry * manually, then loop the rest. 1050991554f2SKenneth D. Merry */ 1051991554f2SKenneth D. Merry data16 = (uint16_t *)reply; 1052991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1053991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell 0\n"); 1054991554f2SKenneth D. Merry return (ENXIO); 1055991554f2SKenneth D. Merry } 1056991554f2SKenneth D. Merry data16[0] = 1057991554f2SKenneth D. Merry mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_DATA_MASK; 1058991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1059991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1060991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell 1\n"); 1061991554f2SKenneth D. Merry return (ENXIO); 1062991554f2SKenneth D. Merry } 1063991554f2SKenneth D. Merry data16[1] = 1064991554f2SKenneth D. Merry mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_DATA_MASK; 1065991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1066991554f2SKenneth D. Merry 1067991554f2SKenneth D. Merry /* Number of 32bit words in the message */ 1068991554f2SKenneth D. Merry ioc_sz = reply->MsgLength; 1069991554f2SKenneth D. Merry 1070991554f2SKenneth D. Merry /* 1071991554f2SKenneth D. Merry * Figure out how many 16bit words to clock in without overrunning. 1072991554f2SKenneth D. Merry * The precision loss with dividing reply_sz can safely be 1073991554f2SKenneth D. Merry * ignored because the messages can only be multiples of 32bits. 1074991554f2SKenneth D. Merry */ 1075991554f2SKenneth D. Merry residual = 0; 1076991554f2SKenneth D. Merry count = MIN((reply_sz / 4), ioc_sz) * 2; 1077991554f2SKenneth D. Merry if (count < ioc_sz * 2) { 1078991554f2SKenneth D. Merry residual = ioc_sz * 2 - count; 1079991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Driver error, throwing away %d " 1080991554f2SKenneth D. Merry "residual message words\n", residual); 1081991554f2SKenneth D. Merry } 1082991554f2SKenneth D. Merry 1083991554f2SKenneth D. Merry for (i = 2; i < count; i++) { 1084991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1085991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 1086991554f2SKenneth D. Merry "Timeout reading doorbell %d\n", i); 1087991554f2SKenneth D. Merry return (ENXIO); 1088991554f2SKenneth D. Merry } 1089991554f2SKenneth D. Merry data16[i] = mpr_regread(sc, MPI2_DOORBELL_OFFSET) & 1090991554f2SKenneth D. Merry MPI2_DOORBELL_DATA_MASK; 1091991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1092991554f2SKenneth D. Merry } 1093991554f2SKenneth D. Merry 1094991554f2SKenneth D. Merry /* 1095991554f2SKenneth D. Merry * Pull out residual words that won't fit into the provided buffer. 1096991554f2SKenneth D. Merry * This keeps the chip from hanging due to a driver programming 1097991554f2SKenneth D. Merry * error. 1098991554f2SKenneth D. Merry */ 1099991554f2SKenneth D. Merry while (residual--) { 1100991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1101991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell\n"); 1102991554f2SKenneth D. Merry return (ENXIO); 1103991554f2SKenneth D. Merry } 1104991554f2SKenneth D. Merry (void)mpr_regread(sc, MPI2_DOORBELL_OFFSET); 1105991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1106991554f2SKenneth D. Merry } 1107991554f2SKenneth D. Merry 1108991554f2SKenneth D. Merry /* Step 7 */ 1109991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1110991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout waiting to exit doorbell\n"); 1111991554f2SKenneth D. Merry return (ENXIO); 1112991554f2SKenneth D. Merry } 1113991554f2SKenneth D. Merry if (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) 1114991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Warning, doorbell still active\n"); 1115991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1116991554f2SKenneth D. Merry 1117991554f2SKenneth D. Merry return (0); 1118991554f2SKenneth D. Merry } 1119991554f2SKenneth D. Merry 1120991554f2SKenneth D. Merry static void 1121991554f2SKenneth D. Merry mpr_enqueue_request(struct mpr_softc *sc, struct mpr_command *cm) 1122991554f2SKenneth D. Merry { 112367feec50SStephen McConnell request_descriptor rd; 1124991554f2SKenneth D. Merry 1125991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1126a2c14879SStephen McConnell mpr_dprint(sc, MPR_TRACE, "SMID %u cm %p ccb %p\n", 1127991554f2SKenneth D. Merry cm->cm_desc.Default.SMID, cm, cm->cm_ccb); 1128991554f2SKenneth D. Merry 1129991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_ATTACH_DONE && !(sc->mpr_flags & 1130991554f2SKenneth D. Merry MPR_FLAGS_SHUTDOWN)) 1131991554f2SKenneth D. Merry mtx_assert(&sc->mpr_mtx, MA_OWNED); 1132991554f2SKenneth D. Merry 1133991554f2SKenneth D. Merry if (++sc->io_cmds_active > sc->io_cmds_highwater) 1134991554f2SKenneth D. Merry sc->io_cmds_highwater++; 1135991554f2SKenneth D. Merry 1136f0779b04SScott Long KASSERT(cm->cm_state == MPR_CM_STATE_BUSY, ("command not busy\n")); 1137f0779b04SScott Long cm->cm_state = MPR_CM_STATE_INQUEUE; 1138f0779b04SScott Long 113967feec50SStephen McConnell if (sc->atomic_desc_capable) { 114067feec50SStephen McConnell rd.u.low = cm->cm_desc.Words.Low; 114167feec50SStephen McConnell mpr_regwrite(sc, MPI26_ATOMIC_REQUEST_DESCRIPTOR_POST_OFFSET, 114267feec50SStephen McConnell rd.u.low); 114367feec50SStephen McConnell } else { 1144991554f2SKenneth D. Merry rd.u.low = cm->cm_desc.Words.Low; 1145991554f2SKenneth D. Merry rd.u.high = cm->cm_desc.Words.High; 1146991554f2SKenneth D. Merry rd.word = htole64(rd.word); 1147991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET, 1148991554f2SKenneth D. Merry rd.u.low); 1149991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET, 1150991554f2SKenneth D. Merry rd.u.high); 1151991554f2SKenneth D. Merry } 115267feec50SStephen McConnell } 1153991554f2SKenneth D. Merry 1154991554f2SKenneth D. Merry /* 1155991554f2SKenneth D. Merry * Just the FACTS, ma'am. 1156991554f2SKenneth D. Merry */ 1157991554f2SKenneth D. Merry static int 1158991554f2SKenneth D. Merry mpr_get_iocfacts(struct mpr_softc *sc, MPI2_IOC_FACTS_REPLY *facts) 1159991554f2SKenneth D. Merry { 1160991554f2SKenneth D. Merry MPI2_DEFAULT_REPLY *reply; 1161991554f2SKenneth D. Merry MPI2_IOC_FACTS_REQUEST request; 1162991554f2SKenneth D. Merry int error, req_sz, reply_sz; 1163991554f2SKenneth D. Merry 1164991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1165757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 1166991554f2SKenneth D. Merry 1167991554f2SKenneth D. Merry req_sz = sizeof(MPI2_IOC_FACTS_REQUEST); 1168991554f2SKenneth D. Merry reply_sz = sizeof(MPI2_IOC_FACTS_REPLY); 1169991554f2SKenneth D. Merry reply = (MPI2_DEFAULT_REPLY *)facts; 1170991554f2SKenneth D. Merry 1171991554f2SKenneth D. Merry bzero(&request, req_sz); 1172991554f2SKenneth D. Merry request.Function = MPI2_FUNCTION_IOC_FACTS; 1173991554f2SKenneth D. Merry error = mpr_request_sync(sc, &request, reply, req_sz, reply_sz, 5); 1174991554f2SKenneth D. Merry 1175757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit, error= %d\n", __func__, error); 1176991554f2SKenneth D. Merry return (error); 1177991554f2SKenneth D. Merry } 1178991554f2SKenneth D. Merry 1179991554f2SKenneth D. Merry static int 1180991554f2SKenneth D. Merry mpr_send_iocinit(struct mpr_softc *sc) 1181991554f2SKenneth D. Merry { 1182991554f2SKenneth D. Merry MPI2_IOC_INIT_REQUEST init; 1183991554f2SKenneth D. Merry MPI2_DEFAULT_REPLY reply; 1184991554f2SKenneth D. Merry int req_sz, reply_sz, error; 1185991554f2SKenneth D. Merry struct timeval now; 1186991554f2SKenneth D. Merry uint64_t time_in_msec; 1187991554f2SKenneth D. Merry 1188991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1189757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 1190991554f2SKenneth D. Merry 119196410703SScott Long /* Do a quick sanity check on proper initialization */ 119296410703SScott Long if ((sc->pqdepth == 0) || (sc->fqdepth == 0) || (sc->reqframesz == 0) 119396410703SScott Long || (sc->replyframesz == 0)) { 119496410703SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 119596410703SScott Long "Driver not fully initialized for IOCInit\n"); 119696410703SScott Long return (EINVAL); 119796410703SScott Long } 119896410703SScott Long 1199991554f2SKenneth D. Merry req_sz = sizeof(MPI2_IOC_INIT_REQUEST); 1200991554f2SKenneth D. Merry reply_sz = sizeof(MPI2_IOC_INIT_REPLY); 1201991554f2SKenneth D. Merry bzero(&init, req_sz); 1202991554f2SKenneth D. Merry bzero(&reply, reply_sz); 1203991554f2SKenneth D. Merry 1204991554f2SKenneth D. Merry /* 1205991554f2SKenneth D. Merry * Fill in the init block. Note that most addresses are 1206991554f2SKenneth D. Merry * deliberately in the lower 32bits of memory. This is a micro- 1207991554f2SKenneth D. Merry * optimzation for PCI/PCIX, though it's not clear if it helps PCIe. 1208991554f2SKenneth D. Merry */ 1209991554f2SKenneth D. Merry init.Function = MPI2_FUNCTION_IOC_INIT; 1210991554f2SKenneth D. Merry init.WhoInit = MPI2_WHOINIT_HOST_DRIVER; 1211991554f2SKenneth D. Merry init.MsgVersion = htole16(MPI2_VERSION); 1212991554f2SKenneth D. Merry init.HeaderVersion = htole16(MPI2_HEADER_VERSION); 121396410703SScott Long init.SystemRequestFrameSize = htole16((uint16_t)(sc->reqframesz / 4)); 1214991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueDepth = htole16(sc->pqdepth); 1215991554f2SKenneth D. Merry init.ReplyFreeQueueDepth = htole16(sc->fqdepth); 1216991554f2SKenneth D. Merry init.SenseBufferAddressHigh = 0; 1217991554f2SKenneth D. Merry init.SystemReplyAddressHigh = 0; 1218991554f2SKenneth D. Merry init.SystemRequestFrameBaseAddress.High = 0; 1219991554f2SKenneth D. Merry init.SystemRequestFrameBaseAddress.Low = 1220991554f2SKenneth D. Merry htole32((uint32_t)sc->req_busaddr); 1221991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueAddress.High = 0; 1222991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueAddress.Low = 1223991554f2SKenneth D. Merry htole32((uint32_t)sc->post_busaddr); 1224991554f2SKenneth D. Merry init.ReplyFreeQueueAddress.High = 0; 1225991554f2SKenneth D. Merry init.ReplyFreeQueueAddress.Low = htole32((uint32_t)sc->free_busaddr); 1226991554f2SKenneth D. Merry getmicrotime(&now); 1227991554f2SKenneth D. Merry time_in_msec = (now.tv_sec * 1000 + now.tv_usec/1000); 1228991554f2SKenneth D. Merry init.TimeStamp.High = htole32((time_in_msec >> 32) & 0xFFFFFFFF); 1229991554f2SKenneth D. Merry init.TimeStamp.Low = htole32(time_in_msec & 0xFFFFFFFF); 123067feec50SStephen McConnell init.HostPageSize = HOST_PAGE_SIZE_4K; 1231991554f2SKenneth D. Merry 1232991554f2SKenneth D. Merry error = mpr_request_sync(sc, &init, &reply, req_sz, reply_sz, 5); 1233991554f2SKenneth D. Merry if ((reply.IOCStatus & MPI2_IOCSTATUS_MASK) != MPI2_IOCSTATUS_SUCCESS) 1234991554f2SKenneth D. Merry error = ENXIO; 1235991554f2SKenneth D. Merry 1236991554f2SKenneth D. Merry mpr_dprint(sc, MPR_INIT, "IOCInit status= 0x%x\n", reply.IOCStatus); 1237757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 1238991554f2SKenneth D. Merry return (error); 1239991554f2SKenneth D. Merry } 1240991554f2SKenneth D. Merry 1241991554f2SKenneth D. Merry void 1242991554f2SKenneth D. Merry mpr_memaddr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1243991554f2SKenneth D. Merry { 1244991554f2SKenneth D. Merry bus_addr_t *addr; 1245991554f2SKenneth D. Merry 1246991554f2SKenneth D. Merry addr = arg; 1247991554f2SKenneth D. Merry *addr = segs[0].ds_addr; 1248991554f2SKenneth D. Merry } 1249991554f2SKenneth D. Merry 1250e2997a03SKenneth D. Merry void 1251e2997a03SKenneth D. Merry mpr_memaddr_wait_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1252e2997a03SKenneth D. Merry { 1253e2997a03SKenneth D. Merry struct mpr_busdma_context *ctx; 1254e2997a03SKenneth D. Merry int need_unload, need_free; 1255e2997a03SKenneth D. Merry 1256e2997a03SKenneth D. Merry ctx = (struct mpr_busdma_context *)arg; 1257e2997a03SKenneth D. Merry need_unload = 0; 1258e2997a03SKenneth D. Merry need_free = 0; 1259e2997a03SKenneth D. Merry 1260e2997a03SKenneth D. Merry mpr_lock(ctx->softc); 1261e2997a03SKenneth D. Merry ctx->error = error; 1262e2997a03SKenneth D. Merry ctx->completed = 1; 1263e2997a03SKenneth D. Merry if ((error == 0) && (ctx->abandoned == 0)) { 1264e2997a03SKenneth D. Merry *ctx->addr = segs[0].ds_addr; 1265e2997a03SKenneth D. Merry } else { 1266e2997a03SKenneth D. Merry if (nsegs != 0) 1267e2997a03SKenneth D. Merry need_unload = 1; 1268e2997a03SKenneth D. Merry if (ctx->abandoned != 0) 1269e2997a03SKenneth D. Merry need_free = 1; 1270e2997a03SKenneth D. Merry } 1271e2997a03SKenneth D. Merry if (need_free == 0) 1272e2997a03SKenneth D. Merry wakeup(ctx); 1273e2997a03SKenneth D. Merry 1274e2997a03SKenneth D. Merry mpr_unlock(ctx->softc); 1275e2997a03SKenneth D. Merry 1276e2997a03SKenneth D. Merry if (need_unload != 0) { 1277e2997a03SKenneth D. Merry bus_dmamap_unload(ctx->buffer_dmat, 1278e2997a03SKenneth D. Merry ctx->buffer_dmamap); 1279e2997a03SKenneth D. Merry *ctx->addr = 0; 1280e2997a03SKenneth D. Merry } 1281e2997a03SKenneth D. Merry 1282e2997a03SKenneth D. Merry if (need_free != 0) 1283e2997a03SKenneth D. Merry free(ctx, M_MPR); 1284e2997a03SKenneth D. Merry } 1285e2997a03SKenneth D. Merry 1286991554f2SKenneth D. Merry static int 1287991554f2SKenneth D. Merry mpr_alloc_queues(struct mpr_softc *sc) 1288991554f2SKenneth D. Merry { 1289bec09074SScott Long struct mpr_queue *q; 12901415db6cSScott Long int nq, i; 1291bec09074SScott Long 12923c5ac992SScott Long nq = sc->msi_msgs; 1293bec09074SScott Long mpr_dprint(sc, MPR_INIT|MPR_XINFO, "Allocating %d I/O queues\n", nq); 1294bec09074SScott Long 1295ac2fffa4SPedro F. Giffuni sc->queues = malloc(sizeof(struct mpr_queue) * nq, M_MPR, 12963c5ac992SScott Long M_NOWAIT|M_ZERO); 1297bec09074SScott Long if (sc->queues == NULL) 1298bec09074SScott Long return (ENOMEM); 1299bec09074SScott Long 1300bec09074SScott Long for (i = 0; i < nq; i++) { 1301bec09074SScott Long q = &sc->queues[i]; 1302bec09074SScott Long mpr_dprint(sc, MPR_INIT, "Configuring queue %d %p\n", i, q); 1303bec09074SScott Long q->sc = sc; 1304bec09074SScott Long q->qnum = i; 1305bec09074SScott Long } 13061415db6cSScott Long return (0); 13071415db6cSScott Long } 13081415db6cSScott Long 13091415db6cSScott Long static int 13101415db6cSScott Long mpr_alloc_hw_queues(struct mpr_softc *sc) 13111415db6cSScott Long { 13121415db6cSScott Long bus_addr_t queues_busaddr; 13131415db6cSScott Long uint8_t *queues; 13141415db6cSScott Long int qsize, fqsize, pqsize; 1315991554f2SKenneth D. Merry 1316991554f2SKenneth D. Merry /* 1317991554f2SKenneth D. Merry * The reply free queue contains 4 byte entries in multiples of 16 and 1318991554f2SKenneth D. Merry * aligned on a 16 byte boundary. There must always be an unused entry. 1319991554f2SKenneth D. Merry * This queue supplies fresh reply frames for the firmware to use. 1320991554f2SKenneth D. Merry * 1321991554f2SKenneth D. Merry * The reply descriptor post queue contains 8 byte entries in 1322991554f2SKenneth D. Merry * multiples of 16 and aligned on a 16 byte boundary. This queue 1323991554f2SKenneth D. Merry * contains filled-in reply frames sent from the firmware to the host. 1324991554f2SKenneth D. Merry * 1325991554f2SKenneth D. Merry * These two queues are allocated together for simplicity. 1326991554f2SKenneth D. Merry */ 1327d9c9c81cSPedro F. Giffuni sc->fqdepth = roundup2(sc->num_replies + 1, 16); 1328d9c9c81cSPedro F. Giffuni sc->pqdepth = roundup2(sc->num_replies + 1, 16); 1329991554f2SKenneth D. Merry fqsize= sc->fqdepth * 4; 1330991554f2SKenneth D. Merry pqsize = sc->pqdepth * 8; 1331991554f2SKenneth D. Merry qsize = fqsize + pqsize; 1332991554f2SKenneth D. Merry 1333991554f2SKenneth D. Merry if (bus_dma_tag_create( sc->mpr_parent_dmat, /* parent */ 1334991554f2SKenneth D. Merry 16, 0, /* algnmnt, boundary */ 1335991554f2SKenneth D. Merry BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 1336991554f2SKenneth D. Merry BUS_SPACE_MAXADDR, /* highaddr */ 1337991554f2SKenneth D. Merry NULL, NULL, /* filter, filterarg */ 1338991554f2SKenneth D. Merry qsize, /* maxsize */ 1339991554f2SKenneth D. Merry 1, /* nsegments */ 1340991554f2SKenneth D. Merry qsize, /* maxsegsize */ 1341991554f2SKenneth D. Merry 0, /* flags */ 1342991554f2SKenneth D. Merry NULL, NULL, /* lockfunc, lockarg */ 1343991554f2SKenneth D. Merry &sc->queues_dmat)) { 1344757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate queues DMA tag\n"); 1345991554f2SKenneth D. Merry return (ENOMEM); 1346991554f2SKenneth D. Merry } 1347991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->queues_dmat, (void **)&queues, BUS_DMA_NOWAIT, 1348991554f2SKenneth D. Merry &sc->queues_map)) { 1349757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate queues memory\n"); 1350991554f2SKenneth D. Merry return (ENOMEM); 1351991554f2SKenneth D. Merry } 1352991554f2SKenneth D. Merry bzero(queues, qsize); 1353991554f2SKenneth D. Merry bus_dmamap_load(sc->queues_dmat, sc->queues_map, queues, qsize, 1354991554f2SKenneth D. Merry mpr_memaddr_cb, &queues_busaddr, 0); 1355991554f2SKenneth D. Merry 1356991554f2SKenneth D. Merry sc->free_queue = (uint32_t *)queues; 1357991554f2SKenneth D. Merry sc->free_busaddr = queues_busaddr; 1358991554f2SKenneth D. Merry sc->post_queue = (MPI2_REPLY_DESCRIPTORS_UNION *)(queues + fqsize); 1359991554f2SKenneth D. Merry sc->post_busaddr = queues_busaddr + fqsize; 136092ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "free queue busaddr= %#016jx size= %d\n", 136192ddc7b8SLi-Wen Hsu (uintmax_t)sc->free_busaddr, fqsize); 136292ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "reply queue busaddr= %#016jx size= %d\n", 136392ddc7b8SLi-Wen Hsu (uintmax_t)sc->post_busaddr, pqsize); 1364991554f2SKenneth D. Merry 1365991554f2SKenneth D. Merry return (0); 1366991554f2SKenneth D. Merry } 1367991554f2SKenneth D. Merry 1368991554f2SKenneth D. Merry static int 1369991554f2SKenneth D. Merry mpr_alloc_replies(struct mpr_softc *sc) 1370991554f2SKenneth D. Merry { 1371991554f2SKenneth D. Merry int rsize, num_replies; 1372991554f2SKenneth D. Merry 137396410703SScott Long /* Store the reply frame size in bytes rather than as 32bit words */ 137496410703SScott Long sc->replyframesz = sc->facts->ReplyFrameSize * 4; 137596410703SScott Long 1376991554f2SKenneth D. Merry /* 1377991554f2SKenneth D. Merry * sc->num_replies should be one less than sc->fqdepth. We need to 1378991554f2SKenneth D. Merry * allocate space for sc->fqdepth replies, but only sc->num_replies 1379991554f2SKenneth D. Merry * replies can be used at once. 1380991554f2SKenneth D. Merry */ 1381991554f2SKenneth D. Merry num_replies = max(sc->fqdepth, sc->num_replies); 1382991554f2SKenneth D. Merry 138396410703SScott Long rsize = sc->replyframesz * num_replies; 1384991554f2SKenneth D. Merry if (bus_dma_tag_create( sc->mpr_parent_dmat, /* parent */ 1385991554f2SKenneth D. Merry 4, 0, /* algnmnt, boundary */ 1386991554f2SKenneth D. Merry BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 1387991554f2SKenneth D. Merry BUS_SPACE_MAXADDR, /* highaddr */ 1388991554f2SKenneth D. Merry NULL, NULL, /* filter, filterarg */ 1389991554f2SKenneth D. Merry rsize, /* maxsize */ 1390991554f2SKenneth D. Merry 1, /* nsegments */ 1391991554f2SKenneth D. Merry rsize, /* maxsegsize */ 1392991554f2SKenneth D. Merry 0, /* flags */ 1393991554f2SKenneth D. Merry NULL, NULL, /* lockfunc, lockarg */ 1394991554f2SKenneth D. Merry &sc->reply_dmat)) { 1395757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate replies DMA tag\n"); 1396991554f2SKenneth D. Merry return (ENOMEM); 1397991554f2SKenneth D. Merry } 1398991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->reply_dmat, (void **)&sc->reply_frames, 1399991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->reply_map)) { 1400757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate replies memory\n"); 1401991554f2SKenneth D. Merry return (ENOMEM); 1402991554f2SKenneth D. Merry } 1403991554f2SKenneth D. Merry bzero(sc->reply_frames, rsize); 1404991554f2SKenneth D. Merry bus_dmamap_load(sc->reply_dmat, sc->reply_map, sc->reply_frames, rsize, 1405991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->reply_busaddr, 0); 140692ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "reply frames busaddr= %#016jx size= %d\n", 140792ddc7b8SLi-Wen Hsu (uintmax_t)sc->reply_busaddr, rsize); 1408991554f2SKenneth D. Merry 1409991554f2SKenneth D. Merry return (0); 1410991554f2SKenneth D. Merry } 1411991554f2SKenneth D. Merry 1412731308d0SAlexander Motin static void 1413731308d0SAlexander Motin mpr_load_chains_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1414731308d0SAlexander Motin { 1415731308d0SAlexander Motin struct mpr_softc *sc = arg; 1416731308d0SAlexander Motin struct mpr_chain *chain; 1417731308d0SAlexander Motin bus_size_t bo; 1418731308d0SAlexander Motin int i, o, s; 1419731308d0SAlexander Motin 1420731308d0SAlexander Motin if (error != 0) 1421731308d0SAlexander Motin return; 1422731308d0SAlexander Motin 1423731308d0SAlexander Motin for (i = 0, o = 0, s = 0; s < nsegs; s++) { 1424731308d0SAlexander Motin for (bo = 0; bo + sc->chain_frame_size <= segs[s].ds_len; 1425731308d0SAlexander Motin bo += sc->chain_frame_size) { 1426731308d0SAlexander Motin chain = &sc->chains[i++]; 1427731308d0SAlexander Motin chain->chain =(MPI2_SGE_IO_UNION *)(sc->chain_frames+o); 1428731308d0SAlexander Motin chain->chain_busaddr = segs[s].ds_addr + bo; 1429731308d0SAlexander Motin o += sc->chain_frame_size; 1430731308d0SAlexander Motin mpr_free_chain(sc, chain); 1431731308d0SAlexander Motin } 1432731308d0SAlexander Motin if (bo != segs[s].ds_len) 1433731308d0SAlexander Motin o += segs[s].ds_len - bo; 1434731308d0SAlexander Motin } 1435731308d0SAlexander Motin sc->chain_free_lowwater = i; 1436731308d0SAlexander Motin } 1437731308d0SAlexander Motin 1438991554f2SKenneth D. Merry static int 1439991554f2SKenneth D. Merry mpr_alloc_requests(struct mpr_softc *sc) 1440991554f2SKenneth D. Merry { 1441991554f2SKenneth D. Merry struct mpr_command *cm; 1442991554f2SKenneth D. Merry int i, rsize, nsegs; 1443991554f2SKenneth D. Merry 144496410703SScott Long rsize = sc->reqframesz * sc->num_reqs; 1445991554f2SKenneth D. Merry if (bus_dma_tag_create( sc->mpr_parent_dmat, /* parent */ 1446991554f2SKenneth D. Merry 16, 0, /* algnmnt, boundary */ 1447991554f2SKenneth D. Merry BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 1448991554f2SKenneth D. Merry BUS_SPACE_MAXADDR, /* highaddr */ 1449991554f2SKenneth D. Merry NULL, NULL, /* filter, filterarg */ 1450991554f2SKenneth D. Merry rsize, /* maxsize */ 1451991554f2SKenneth D. Merry 1, /* nsegments */ 1452991554f2SKenneth D. Merry rsize, /* maxsegsize */ 1453991554f2SKenneth D. Merry 0, /* flags */ 1454991554f2SKenneth D. Merry NULL, NULL, /* lockfunc, lockarg */ 1455991554f2SKenneth D. Merry &sc->req_dmat)) { 1456757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate request DMA tag\n"); 1457991554f2SKenneth D. Merry return (ENOMEM); 1458991554f2SKenneth D. Merry } 1459991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->req_dmat, (void **)&sc->req_frames, 1460991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->req_map)) { 1461757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate request memory\n"); 1462991554f2SKenneth D. Merry return (ENOMEM); 1463991554f2SKenneth D. Merry } 1464991554f2SKenneth D. Merry bzero(sc->req_frames, rsize); 1465991554f2SKenneth D. Merry bus_dmamap_load(sc->req_dmat, sc->req_map, sc->req_frames, rsize, 1466991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->req_busaddr, 0); 146792ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "request frames busaddr= %#016jx size= %d\n", 146892ddc7b8SLi-Wen Hsu (uintmax_t)sc->req_busaddr, rsize); 1469991554f2SKenneth D. Merry 1470731308d0SAlexander Motin sc->chains = malloc(sizeof(struct mpr_chain) * sc->num_chains, M_MPR, 1471731308d0SAlexander Motin M_NOWAIT | M_ZERO); 1472731308d0SAlexander Motin if (!sc->chains) { 1473731308d0SAlexander Motin mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain memory\n"); 1474731308d0SAlexander Motin return (ENOMEM); 1475731308d0SAlexander Motin } 14764f5d6573SAlexander Motin rsize = sc->chain_frame_size * sc->num_chains; 1477991554f2SKenneth D. Merry if (bus_dma_tag_create( sc->mpr_parent_dmat, /* parent */ 1478991554f2SKenneth D. Merry 16, 0, /* algnmnt, boundary */ 1479991554f2SKenneth D. Merry BUS_SPACE_MAXADDR, /* lowaddr */ 1480991554f2SKenneth D. Merry BUS_SPACE_MAXADDR, /* highaddr */ 1481991554f2SKenneth D. Merry NULL, NULL, /* filter, filterarg */ 1482991554f2SKenneth D. Merry rsize, /* maxsize */ 1483731308d0SAlexander Motin howmany(rsize, PAGE_SIZE), /* nsegments */ 1484991554f2SKenneth D. Merry rsize, /* maxsegsize */ 1485991554f2SKenneth D. Merry 0, /* flags */ 1486991554f2SKenneth D. Merry NULL, NULL, /* lockfunc, lockarg */ 1487991554f2SKenneth D. Merry &sc->chain_dmat)) { 1488757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain DMA tag\n"); 1489991554f2SKenneth D. Merry return (ENOMEM); 1490991554f2SKenneth D. Merry } 1491991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->chain_dmat, (void **)&sc->chain_frames, 1492731308d0SAlexander Motin BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->chain_map)) { 1493757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain memory\n"); 1494991554f2SKenneth D. Merry return (ENOMEM); 1495991554f2SKenneth D. Merry } 1496731308d0SAlexander Motin if (bus_dmamap_load(sc->chain_dmat, sc->chain_map, sc->chain_frames, 1497731308d0SAlexander Motin rsize, mpr_load_chains_cb, sc, BUS_DMA_NOWAIT)) { 1498731308d0SAlexander Motin mpr_dprint(sc, MPR_ERROR, "Cannot load chain memory\n"); 1499731308d0SAlexander Motin bus_dmamem_free(sc->chain_dmat, sc->chain_frames, 1500731308d0SAlexander Motin sc->chain_map); 1501731308d0SAlexander Motin return (ENOMEM); 1502731308d0SAlexander Motin } 1503991554f2SKenneth D. Merry 1504991554f2SKenneth D. Merry rsize = MPR_SENSE_LEN * sc->num_reqs; 1505991554f2SKenneth D. Merry if (bus_dma_tag_create( sc->mpr_parent_dmat, /* parent */ 1506991554f2SKenneth D. Merry 1, 0, /* algnmnt, boundary */ 1507991554f2SKenneth D. Merry BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 1508991554f2SKenneth D. Merry BUS_SPACE_MAXADDR, /* highaddr */ 1509991554f2SKenneth D. Merry NULL, NULL, /* filter, filterarg */ 1510991554f2SKenneth D. Merry rsize, /* maxsize */ 1511991554f2SKenneth D. Merry 1, /* nsegments */ 1512991554f2SKenneth D. Merry rsize, /* maxsegsize */ 1513991554f2SKenneth D. Merry 0, /* flags */ 1514991554f2SKenneth D. Merry NULL, NULL, /* lockfunc, lockarg */ 1515991554f2SKenneth D. Merry &sc->sense_dmat)) { 1516757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate sense DMA tag\n"); 1517991554f2SKenneth D. Merry return (ENOMEM); 1518991554f2SKenneth D. Merry } 1519991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->sense_dmat, (void **)&sc->sense_frames, 1520991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->sense_map)) { 1521757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate sense memory\n"); 1522991554f2SKenneth D. Merry return (ENOMEM); 1523991554f2SKenneth D. Merry } 1524991554f2SKenneth D. Merry bzero(sc->sense_frames, rsize); 1525991554f2SKenneth D. Merry bus_dmamap_load(sc->sense_dmat, sc->sense_map, sc->sense_frames, rsize, 1526991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->sense_busaddr, 0); 152792ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "sense frames busaddr= %#016jx size= %d\n", 152892ddc7b8SLi-Wen Hsu (uintmax_t)sc->sense_busaddr, rsize); 1529991554f2SKenneth D. Merry 153067feec50SStephen McConnell /* 153167feec50SStephen McConnell * Allocate NVMe PRP Pages for NVMe SGL support only if the FW supports 153267feec50SStephen McConnell * these devices. 153367feec50SStephen McConnell */ 153467feec50SStephen McConnell if ((sc->facts->MsgVersion >= MPI2_VERSION_02_06) && 153567feec50SStephen McConnell (sc->facts->ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_NVME_DEVICES)) { 153667feec50SStephen McConnell if (mpr_alloc_nvme_prp_pages(sc) == ENOMEM) 153767feec50SStephen McConnell return (ENOMEM); 153867feec50SStephen McConnell } 153967feec50SStephen McConnell 15404f5d6573SAlexander Motin nsegs = (sc->maxio / PAGE_SIZE) + 1; 1541991554f2SKenneth D. Merry if (bus_dma_tag_create( sc->mpr_parent_dmat, /* parent */ 1542991554f2SKenneth D. Merry 1, 0, /* algnmnt, boundary */ 1543991554f2SKenneth D. Merry BUS_SPACE_MAXADDR, /* lowaddr */ 1544991554f2SKenneth D. Merry BUS_SPACE_MAXADDR, /* highaddr */ 1545991554f2SKenneth D. Merry NULL, NULL, /* filter, filterarg */ 1546991554f2SKenneth D. Merry BUS_SPACE_MAXSIZE_32BIT,/* maxsize */ 1547991554f2SKenneth D. Merry nsegs, /* nsegments */ 1548991554f2SKenneth D. Merry BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 1549991554f2SKenneth D. Merry BUS_DMA_ALLOCNOW, /* flags */ 1550991554f2SKenneth D. Merry busdma_lock_mutex, /* lockfunc */ 1551991554f2SKenneth D. Merry &sc->mpr_mtx, /* lockarg */ 1552991554f2SKenneth D. Merry &sc->buffer_dmat)) { 1553757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate buffer DMA tag\n"); 1554991554f2SKenneth D. Merry return (ENOMEM); 1555991554f2SKenneth D. Merry } 1556991554f2SKenneth D. Merry 1557991554f2SKenneth D. Merry /* 1558991554f2SKenneth D. Merry * SMID 0 cannot be used as a free command per the firmware spec. 1559991554f2SKenneth D. Merry * Just drop that command instead of risking accounting bugs. 1560991554f2SKenneth D. Merry */ 1561991554f2SKenneth D. Merry sc->commands = malloc(sizeof(struct mpr_command) * sc->num_reqs, 1562991554f2SKenneth D. Merry M_MPR, M_WAITOK | M_ZERO); 1563991554f2SKenneth D. Merry if (!sc->commands) { 1564757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate command memory\n"); 1565991554f2SKenneth D. Merry return (ENOMEM); 1566991554f2SKenneth D. Merry } 1567991554f2SKenneth D. Merry for (i = 1; i < sc->num_reqs; i++) { 1568991554f2SKenneth D. Merry cm = &sc->commands[i]; 156996410703SScott Long cm->cm_req = sc->req_frames + i * sc->reqframesz; 157096410703SScott Long cm->cm_req_busaddr = sc->req_busaddr + i * sc->reqframesz; 1571991554f2SKenneth D. Merry cm->cm_sense = &sc->sense_frames[i]; 1572991554f2SKenneth D. Merry cm->cm_sense_busaddr = sc->sense_busaddr + i * MPR_SENSE_LEN; 1573991554f2SKenneth D. Merry cm->cm_desc.Default.SMID = i; 1574991554f2SKenneth D. Merry cm->cm_sc = sc; 1575f0779b04SScott Long cm->cm_state = MPR_CM_STATE_BUSY; 1576991554f2SKenneth D. Merry TAILQ_INIT(&cm->cm_chain_list); 157767feec50SStephen McConnell TAILQ_INIT(&cm->cm_prp_page_list); 1578991554f2SKenneth D. Merry callout_init_mtx(&cm->cm_callout, &sc->mpr_mtx, 0); 1579991554f2SKenneth D. Merry 1580991554f2SKenneth D. Merry /* XXX Is a failure here a critical problem? */ 158167feec50SStephen McConnell if (bus_dmamap_create(sc->buffer_dmat, 0, &cm->cm_dmamap) 158267feec50SStephen McConnell == 0) { 158362a09ee9SAlexander Motin if (i <= sc->num_prireqs) 1584991554f2SKenneth D. Merry mpr_free_high_priority_command(sc, cm); 1585991554f2SKenneth D. Merry else 1586991554f2SKenneth D. Merry mpr_free_command(sc, cm); 158767feec50SStephen McConnell } else { 1588991554f2SKenneth D. Merry panic("failed to allocate command %d\n", i); 1589991554f2SKenneth D. Merry sc->num_reqs = i; 1590991554f2SKenneth D. Merry break; 1591991554f2SKenneth D. Merry } 1592991554f2SKenneth D. Merry } 1593991554f2SKenneth D. Merry 1594991554f2SKenneth D. Merry return (0); 1595991554f2SKenneth D. Merry } 1596991554f2SKenneth D. Merry 159767feec50SStephen McConnell /* 159867feec50SStephen McConnell * Allocate contiguous buffers for PCIe NVMe devices for building native PRPs, 159967feec50SStephen McConnell * which are scatter/gather lists for NVMe devices. 160067feec50SStephen McConnell * 160167feec50SStephen McConnell * This buffer must be contiguous due to the nature of how NVMe PRPs are built 160267feec50SStephen McConnell * and translated by FW. 160367feec50SStephen McConnell * 160467feec50SStephen McConnell * returns ENOMEM if memory could not be allocated, otherwise returns 0. 160567feec50SStephen McConnell */ 160667feec50SStephen McConnell static int 160767feec50SStephen McConnell mpr_alloc_nvme_prp_pages(struct mpr_softc *sc) 160867feec50SStephen McConnell { 160967feec50SStephen McConnell int PRPs_per_page, PRPs_required, pages_required; 161067feec50SStephen McConnell int rsize, i; 161167feec50SStephen McConnell struct mpr_prp_page *prp_page; 161267feec50SStephen McConnell 161367feec50SStephen McConnell /* 161467feec50SStephen McConnell * Assuming a MAX_IO_SIZE of 1MB and a PAGE_SIZE of 4k, the max number 161567feec50SStephen McConnell * of PRPs (NVMe's Scatter/Gather Element) needed per I/O is: 161667feec50SStephen McConnell * MAX_IO_SIZE / PAGE_SIZE = 256 161767feec50SStephen McConnell * 161867feec50SStephen McConnell * 1 PRP entry in main frame for PRP list pointer still leaves 255 PRPs 161967feec50SStephen McConnell * required for the remainder of the 1MB I/O. 512 PRPs can fit into one 162067feec50SStephen McConnell * page (4096 / 8 = 512), so only one page is required for each I/O. 162167feec50SStephen McConnell * 162267feec50SStephen McConnell * Each of these buffers will need to be contiguous. For simplicity, 162367feec50SStephen McConnell * only one buffer is allocated here, which has all of the space 162467feec50SStephen McConnell * required for the NVMe Queue Depth. If there are problems allocating 162567feec50SStephen McConnell * this one buffer, this function will need to change to allocate 162667feec50SStephen McConnell * individual, contiguous NVME_QDEPTH buffers. 162767feec50SStephen McConnell * 162867feec50SStephen McConnell * The real calculation will use the real max io size. Above is just an 162967feec50SStephen McConnell * example. 163067feec50SStephen McConnell * 163167feec50SStephen McConnell */ 163267feec50SStephen McConnell PRPs_required = sc->maxio / PAGE_SIZE; 163367feec50SStephen McConnell PRPs_per_page = (PAGE_SIZE / PRP_ENTRY_SIZE) - 1; 163467feec50SStephen McConnell pages_required = (PRPs_required / PRPs_per_page) + 1; 163567feec50SStephen McConnell 163667feec50SStephen McConnell sc->prp_buffer_size = PAGE_SIZE * pages_required; 163767feec50SStephen McConnell rsize = sc->prp_buffer_size * NVME_QDEPTH; 163867feec50SStephen McConnell if (bus_dma_tag_create( sc->mpr_parent_dmat, /* parent */ 163967feec50SStephen McConnell 4, 0, /* algnmnt, boundary */ 164067feec50SStephen McConnell BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 164167feec50SStephen McConnell BUS_SPACE_MAXADDR, /* highaddr */ 164267feec50SStephen McConnell NULL, NULL, /* filter, filterarg */ 164367feec50SStephen McConnell rsize, /* maxsize */ 164467feec50SStephen McConnell 1, /* nsegments */ 164567feec50SStephen McConnell rsize, /* maxsegsize */ 164667feec50SStephen McConnell 0, /* flags */ 164767feec50SStephen McConnell NULL, NULL, /* lockfunc, lockarg */ 164867feec50SStephen McConnell &sc->prp_page_dmat)) { 1649757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate NVMe PRP DMA " 165067feec50SStephen McConnell "tag\n"); 165167feec50SStephen McConnell return (ENOMEM); 165267feec50SStephen McConnell } 165367feec50SStephen McConnell if (bus_dmamem_alloc(sc->prp_page_dmat, (void **)&sc->prp_pages, 165467feec50SStephen McConnell BUS_DMA_NOWAIT, &sc->prp_page_map)) { 1655757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate NVMe PRP memory\n"); 165667feec50SStephen McConnell return (ENOMEM); 165767feec50SStephen McConnell } 165867feec50SStephen McConnell bzero(sc->prp_pages, rsize); 165967feec50SStephen McConnell bus_dmamap_load(sc->prp_page_dmat, sc->prp_page_map, sc->prp_pages, 166067feec50SStephen McConnell rsize, mpr_memaddr_cb, &sc->prp_page_busaddr, 0); 166167feec50SStephen McConnell 166267feec50SStephen McConnell sc->prps = malloc(sizeof(struct mpr_prp_page) * NVME_QDEPTH, M_MPR, 166367feec50SStephen McConnell M_WAITOK | M_ZERO); 166467feec50SStephen McConnell for (i = 0; i < NVME_QDEPTH; i++) { 166567feec50SStephen McConnell prp_page = &sc->prps[i]; 166667feec50SStephen McConnell prp_page->prp_page = (uint64_t *)(sc->prp_pages + 166767feec50SStephen McConnell i * sc->prp_buffer_size); 166867feec50SStephen McConnell prp_page->prp_page_busaddr = (uint64_t)(sc->prp_page_busaddr + 166967feec50SStephen McConnell i * sc->prp_buffer_size); 167067feec50SStephen McConnell mpr_free_prp_page(sc, prp_page); 167167feec50SStephen McConnell sc->prp_pages_free_lowwater++; 167267feec50SStephen McConnell } 167367feec50SStephen McConnell 167467feec50SStephen McConnell return (0); 167567feec50SStephen McConnell } 167667feec50SStephen McConnell 1677991554f2SKenneth D. Merry static int 1678991554f2SKenneth D. Merry mpr_init_queues(struct mpr_softc *sc) 1679991554f2SKenneth D. Merry { 1680991554f2SKenneth D. Merry int i; 1681991554f2SKenneth D. Merry 1682991554f2SKenneth D. Merry memset((uint8_t *)sc->post_queue, 0xff, sc->pqdepth * 8); 1683991554f2SKenneth D. Merry 1684991554f2SKenneth D. Merry /* 1685991554f2SKenneth D. Merry * According to the spec, we need to use one less reply than we 1686991554f2SKenneth D. Merry * have space for on the queue. So sc->num_replies (the number we 1687991554f2SKenneth D. Merry * use) should be less than sc->fqdepth (allocated size). 1688991554f2SKenneth D. Merry */ 1689991554f2SKenneth D. Merry if (sc->num_replies >= sc->fqdepth) 1690991554f2SKenneth D. Merry return (EINVAL); 1691991554f2SKenneth D. Merry 1692991554f2SKenneth D. Merry /* 1693991554f2SKenneth D. Merry * Initialize all of the free queue entries. 1694991554f2SKenneth D. Merry */ 169567feec50SStephen McConnell for (i = 0; i < sc->fqdepth; i++) { 169696410703SScott Long sc->free_queue[i] = sc->reply_busaddr + (i * sc->replyframesz); 169767feec50SStephen McConnell } 1698991554f2SKenneth D. Merry sc->replyfreeindex = sc->num_replies; 1699991554f2SKenneth D. Merry 1700991554f2SKenneth D. Merry return (0); 1701991554f2SKenneth D. Merry } 1702991554f2SKenneth D. Merry 1703991554f2SKenneth D. Merry /* Get the driver parameter tunables. Lowest priority are the driver defaults. 1704991554f2SKenneth D. Merry * Next are the global settings, if they exist. Highest are the per-unit 1705991554f2SKenneth D. Merry * settings, if they exist. 1706991554f2SKenneth D. Merry */ 1707252b2b4fSScott Long void 1708991554f2SKenneth D. Merry mpr_get_tunables(struct mpr_softc *sc) 1709991554f2SKenneth D. Merry { 1710867aa8cdSScott Long char tmpstr[80], mpr_debug[80]; 1711991554f2SKenneth D. Merry 1712991554f2SKenneth D. Merry /* XXX default to some debugging for now */ 1713991554f2SKenneth D. Merry sc->mpr_debug = MPR_INFO | MPR_FAULT; 1714991554f2SKenneth D. Merry sc->disable_msix = 0; 1715991554f2SKenneth D. Merry sc->disable_msi = 0; 17163c5ac992SScott Long sc->max_msix = MPR_MSIX_MAX; 1717991554f2SKenneth D. Merry sc->max_chains = MPR_CHAIN_FRAMES; 171832b0a21eSStephen McConnell sc->max_io_pages = MPR_MAXIO_PAGES; 1719a2c14879SStephen McConnell sc->enable_ssu = MPR_SSU_ENABLE_SSD_DISABLE_HDD; 1720a2c14879SStephen McConnell sc->spinup_wait_time = DEFAULT_SPINUP_WAIT; 17214ab1cdc5SScott Long sc->use_phynum = 1; 17223c5ac992SScott Long sc->max_reqframes = MPR_REQ_FRAMES; 17233c5ac992SScott Long sc->max_prireqframes = MPR_PRI_REQ_FRAMES; 17243c5ac992SScott Long sc->max_replyframes = MPR_REPLY_FRAMES; 17253c5ac992SScott Long sc->max_evtframes = MPR_EVT_REPLY_FRAMES; 1726991554f2SKenneth D. Merry 1727991554f2SKenneth D. Merry /* 1728991554f2SKenneth D. Merry * Grab the global variables. 1729991554f2SKenneth D. Merry */ 1730867aa8cdSScott Long bzero(mpr_debug, 80); 1731867aa8cdSScott Long if (TUNABLE_STR_FETCH("hw.mpr.debug_level", mpr_debug, 80) != 0) 1732867aa8cdSScott Long mpr_parse_debug(sc, mpr_debug); 1733991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.disable_msix", &sc->disable_msix); 1734991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.disable_msi", &sc->disable_msi); 17353c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_msix", &sc->max_msix); 1736991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.max_chains", &sc->max_chains); 173732b0a21eSStephen McConnell TUNABLE_INT_FETCH("hw.mpr.max_io_pages", &sc->max_io_pages); 1738a2c14879SStephen McConnell TUNABLE_INT_FETCH("hw.mpr.enable_ssu", &sc->enable_ssu); 1739a2c14879SStephen McConnell TUNABLE_INT_FETCH("hw.mpr.spinup_wait_time", &sc->spinup_wait_time); 17404ab1cdc5SScott Long TUNABLE_INT_FETCH("hw.mpr.use_phy_num", &sc->use_phynum); 17413c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_reqframes", &sc->max_reqframes); 17423c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_prireqframes", &sc->max_prireqframes); 17433c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_replyframes", &sc->max_replyframes); 17443c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_evtframes", &sc->max_evtframes); 1745991554f2SKenneth D. Merry 1746991554f2SKenneth D. Merry /* Grab the unit-instance variables */ 1747991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.debug_level", 1748991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1749867aa8cdSScott Long bzero(mpr_debug, 80); 1750867aa8cdSScott Long if (TUNABLE_STR_FETCH(tmpstr, mpr_debug, 80) != 0) 1751867aa8cdSScott Long mpr_parse_debug(sc, mpr_debug); 1752991554f2SKenneth D. Merry 1753991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.disable_msix", 1754991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1755991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->disable_msix); 1756991554f2SKenneth D. Merry 1757991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.disable_msi", 1758991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1759991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->disable_msi); 1760991554f2SKenneth D. Merry 17613c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_msix", 17623c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17633c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_msix); 17643c5ac992SScott Long 1765991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_chains", 1766991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1767991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->max_chains); 1768991554f2SKenneth D. Merry 176932b0a21eSStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_io_pages", 177032b0a21eSStephen McConnell device_get_unit(sc->mpr_dev)); 177132b0a21eSStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->max_io_pages); 177232b0a21eSStephen McConnell 1773991554f2SKenneth D. Merry bzero(sc->exclude_ids, sizeof(sc->exclude_ids)); 1774991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.exclude_ids", 1775991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1776991554f2SKenneth D. Merry TUNABLE_STR_FETCH(tmpstr, sc->exclude_ids, sizeof(sc->exclude_ids)); 1777a2c14879SStephen McConnell 1778a2c14879SStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.enable_ssu", 1779a2c14879SStephen McConnell device_get_unit(sc->mpr_dev)); 1780a2c14879SStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->enable_ssu); 1781a2c14879SStephen McConnell 1782a2c14879SStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.spinup_wait_time", 1783a2c14879SStephen McConnell device_get_unit(sc->mpr_dev)); 1784a2c14879SStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->spinup_wait_time); 17854ab1cdc5SScott Long 17864ab1cdc5SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.use_phy_num", 17874ab1cdc5SScott Long device_get_unit(sc->mpr_dev)); 17884ab1cdc5SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->use_phynum); 17893c5ac992SScott Long 17903c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_reqframes", 17913c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17923c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_reqframes); 17933c5ac992SScott Long 17943c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_prireqframes", 17953c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17963c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_prireqframes); 17973c5ac992SScott Long 17983c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_replyframes", 17993c5ac992SScott Long device_get_unit(sc->mpr_dev)); 18003c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_replyframes); 18013c5ac992SScott Long 18023c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_evtframes", 18033c5ac992SScott Long device_get_unit(sc->mpr_dev)); 18043c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_evtframes); 1805991554f2SKenneth D. Merry } 1806991554f2SKenneth D. Merry 1807991554f2SKenneth D. Merry static void 1808991554f2SKenneth D. Merry mpr_setup_sysctl(struct mpr_softc *sc) 1809991554f2SKenneth D. Merry { 1810991554f2SKenneth D. Merry struct sysctl_ctx_list *sysctl_ctx = NULL; 1811991554f2SKenneth D. Merry struct sysctl_oid *sysctl_tree = NULL; 1812991554f2SKenneth D. Merry char tmpstr[80], tmpstr2[80]; 1813991554f2SKenneth D. Merry 1814991554f2SKenneth D. Merry /* 1815991554f2SKenneth D. Merry * Setup the sysctl variable so the user can change the debug level 1816991554f2SKenneth D. Merry * on the fly. 1817991554f2SKenneth D. Merry */ 1818991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "MPR controller %d", 1819991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1820991554f2SKenneth D. Merry snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mpr_dev)); 1821991554f2SKenneth D. Merry 1822991554f2SKenneth D. Merry sysctl_ctx = device_get_sysctl_ctx(sc->mpr_dev); 1823991554f2SKenneth D. Merry if (sysctl_ctx != NULL) 1824991554f2SKenneth D. Merry sysctl_tree = device_get_sysctl_tree(sc->mpr_dev); 1825991554f2SKenneth D. Merry 1826991554f2SKenneth D. Merry if (sysctl_tree == NULL) { 1827991554f2SKenneth D. Merry sysctl_ctx_init(&sc->sysctl_ctx); 1828991554f2SKenneth D. Merry sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 1829991554f2SKenneth D. Merry SYSCTL_STATIC_CHILDREN(_hw_mpr), OID_AUTO, tmpstr2, 1830991554f2SKenneth D. Merry CTLFLAG_RD, 0, tmpstr); 1831991554f2SKenneth D. Merry if (sc->sysctl_tree == NULL) 1832991554f2SKenneth D. Merry return; 1833991554f2SKenneth D. Merry sysctl_ctx = &sc->sysctl_ctx; 1834991554f2SKenneth D. Merry sysctl_tree = sc->sysctl_tree; 1835991554f2SKenneth D. Merry } 1836991554f2SKenneth D. Merry 1837867aa8cdSScott Long SYSCTL_ADD_PROC(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1838cb242d7cSScott Long OID_AUTO, "debug_level", CTLTYPE_STRING | CTLFLAG_RW | CTLFLAG_MPSAFE, 1839cb242d7cSScott Long sc, 0, mpr_debug_sysctl, "A", "mpr debug level"); 1840991554f2SKenneth D. Merry 1841991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1842991554f2SKenneth D. Merry OID_AUTO, "disable_msix", CTLFLAG_RD, &sc->disable_msix, 0, 1843991554f2SKenneth D. Merry "Disable the use of MSI-X interrupts"); 1844991554f2SKenneth D. Merry 1845991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18463c5ac992SScott Long OID_AUTO, "max_msix", CTLFLAG_RD, &sc->max_msix, 0, 18473c5ac992SScott Long "User-defined maximum number of MSIX queues"); 18483c5ac992SScott Long 18493c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18503c5ac992SScott Long OID_AUTO, "msix_msgs", CTLFLAG_RD, &sc->msi_msgs, 0, 18513c5ac992SScott Long "Negotiated number of MSIX queues"); 18523c5ac992SScott Long 18533c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18543c5ac992SScott Long OID_AUTO, "max_reqframes", CTLFLAG_RD, &sc->max_reqframes, 0, 18553c5ac992SScott Long "Total number of allocated request frames"); 18563c5ac992SScott Long 18573c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18583c5ac992SScott Long OID_AUTO, "max_prireqframes", CTLFLAG_RD, &sc->max_prireqframes, 0, 18593c5ac992SScott Long "Total number of allocated high priority request frames"); 18603c5ac992SScott Long 18613c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18623c5ac992SScott Long OID_AUTO, "max_replyframes", CTLFLAG_RD, &sc->max_replyframes, 0, 18633c5ac992SScott Long "Total number of allocated reply frames"); 18643c5ac992SScott Long 18653c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18663c5ac992SScott Long OID_AUTO, "max_evtframes", CTLFLAG_RD, &sc->max_evtframes, 0, 18673c5ac992SScott Long "Total number of event frames allocated"); 1868991554f2SKenneth D. Merry 1869991554f2SKenneth D. Merry SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1870f0188618SHans Petter Selasky OID_AUTO, "firmware_version", CTLFLAG_RW, sc->fw_version, 1871991554f2SKenneth D. Merry strlen(sc->fw_version), "firmware version"); 1872991554f2SKenneth D. Merry 1873991554f2SKenneth D. Merry SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1874991554f2SKenneth D. Merry OID_AUTO, "driver_version", CTLFLAG_RW, MPR_DRIVER_VERSION, 1875991554f2SKenneth D. Merry strlen(MPR_DRIVER_VERSION), "driver version"); 1876991554f2SKenneth D. Merry 1877991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1878991554f2SKenneth D. Merry OID_AUTO, "io_cmds_active", CTLFLAG_RD, 1879991554f2SKenneth D. Merry &sc->io_cmds_active, 0, "number of currently active commands"); 1880991554f2SKenneth D. Merry 1881991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1882991554f2SKenneth D. Merry OID_AUTO, "io_cmds_highwater", CTLFLAG_RD, 1883991554f2SKenneth D. Merry &sc->io_cmds_highwater, 0, "maximum active commands seen"); 1884991554f2SKenneth D. Merry 1885991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1886991554f2SKenneth D. Merry OID_AUTO, "chain_free", CTLFLAG_RD, 1887991554f2SKenneth D. Merry &sc->chain_free, 0, "number of free chain elements"); 1888991554f2SKenneth D. Merry 1889991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1890991554f2SKenneth D. Merry OID_AUTO, "chain_free_lowwater", CTLFLAG_RD, 1891991554f2SKenneth D. Merry &sc->chain_free_lowwater, 0,"lowest number of free chain elements"); 1892991554f2SKenneth D. Merry 1893991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1894991554f2SKenneth D. Merry OID_AUTO, "max_chains", CTLFLAG_RD, 1895991554f2SKenneth D. Merry &sc->max_chains, 0,"maximum chain frames that will be allocated"); 1896991554f2SKenneth D. Merry 1897a2c14879SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 189832b0a21eSStephen McConnell OID_AUTO, "max_io_pages", CTLFLAG_RD, 189932b0a21eSStephen McConnell &sc->max_io_pages, 0,"maximum pages to allow per I/O (if <1 use " 190032b0a21eSStephen McConnell "IOCFacts)"); 190132b0a21eSStephen McConnell 190232b0a21eSStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1903a2c14879SStephen McConnell OID_AUTO, "enable_ssu", CTLFLAG_RW, &sc->enable_ssu, 0, 1904a2c14879SStephen McConnell "enable SSU to SATA SSD/HDD at shutdown"); 1905a2c14879SStephen McConnell 1906991554f2SKenneth D. Merry SYSCTL_ADD_UQUAD(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1907991554f2SKenneth D. Merry OID_AUTO, "chain_alloc_fail", CTLFLAG_RD, 1908991554f2SKenneth D. Merry &sc->chain_alloc_fail, "chain allocation failures"); 1909a2c14879SStephen McConnell 1910a2c14879SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1911a2c14879SStephen McConnell OID_AUTO, "spinup_wait_time", CTLFLAG_RD, 1912a2c14879SStephen McConnell &sc->spinup_wait_time, DEFAULT_SPINUP_WAIT, "seconds to wait for " 1913a2c14879SStephen McConnell "spinup after SATA ID error"); 19144ab1cdc5SScott Long 1915cf6ea6f2SScott Long SYSCTL_ADD_PROC(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1916cf6ea6f2SScott Long OID_AUTO, "dump_reqs", CTLTYPE_OPAQUE | CTLFLAG_RD | CTLFLAG_SKIP, sc, 0, 1917cf6ea6f2SScott Long mpr_dump_reqs, "I", "Dump Active Requests"); 1918cf6ea6f2SScott Long 19194ab1cdc5SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 19204ab1cdc5SScott Long OID_AUTO, "use_phy_num", CTLFLAG_RD, &sc->use_phynum, 0, 19214ab1cdc5SScott Long "Use the phy number for enumeration"); 192267feec50SStephen McConnell 192367feec50SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 192467feec50SStephen McConnell OID_AUTO, "prp_pages_free", CTLFLAG_RD, 192567feec50SStephen McConnell &sc->prp_pages_free, 0, "number of free PRP pages"); 192667feec50SStephen McConnell 192767feec50SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 192867feec50SStephen McConnell OID_AUTO, "prp_pages_free_lowwater", CTLFLAG_RD, 192967feec50SStephen McConnell &sc->prp_pages_free_lowwater, 0,"lowest number of free PRP pages"); 193067feec50SStephen McConnell 193167feec50SStephen McConnell SYSCTL_ADD_UQUAD(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 193267feec50SStephen McConnell OID_AUTO, "prp_page_alloc_fail", CTLFLAG_RD, 193367feec50SStephen McConnell &sc->prp_page_alloc_fail, "PRP page allocation failures"); 1934991554f2SKenneth D. Merry } 1935991554f2SKenneth D. Merry 1936867aa8cdSScott Long static struct mpr_debug_string { 1937867aa8cdSScott Long char *name; 1938867aa8cdSScott Long int flag; 1939867aa8cdSScott Long } mpr_debug_strings[] = { 1940867aa8cdSScott Long {"info", MPR_INFO}, 1941867aa8cdSScott Long {"fault", MPR_FAULT}, 1942867aa8cdSScott Long {"event", MPR_EVENT}, 1943867aa8cdSScott Long {"log", MPR_LOG}, 1944867aa8cdSScott Long {"recovery", MPR_RECOVERY}, 1945867aa8cdSScott Long {"error", MPR_ERROR}, 1946867aa8cdSScott Long {"init", MPR_INIT}, 1947867aa8cdSScott Long {"xinfo", MPR_XINFO}, 1948867aa8cdSScott Long {"user", MPR_USER}, 1949867aa8cdSScott Long {"mapping", MPR_MAPPING}, 1950867aa8cdSScott Long {"trace", MPR_TRACE} 1951867aa8cdSScott Long }; 1952867aa8cdSScott Long 1953cfd6fd5aSScott Long enum mpr_debug_level_combiner { 1954cfd6fd5aSScott Long COMB_NONE, 1955cfd6fd5aSScott Long COMB_ADD, 1956cfd6fd5aSScott Long COMB_SUB 1957cfd6fd5aSScott Long }; 1958cfd6fd5aSScott Long 1959867aa8cdSScott Long static int 1960867aa8cdSScott Long mpr_debug_sysctl(SYSCTL_HANDLER_ARGS) 1961867aa8cdSScott Long { 1962867aa8cdSScott Long struct mpr_softc *sc; 1963867aa8cdSScott Long struct mpr_debug_string *string; 1964cb242d7cSScott Long struct sbuf *sbuf; 1965867aa8cdSScott Long char *buffer; 1966867aa8cdSScott Long size_t sz; 1967867aa8cdSScott Long int i, len, debug, error; 1968867aa8cdSScott Long 1969867aa8cdSScott Long sc = (struct mpr_softc *)arg1; 1970867aa8cdSScott Long 1971867aa8cdSScott Long error = sysctl_wire_old_buffer(req, 0); 1972867aa8cdSScott Long if (error != 0) 1973867aa8cdSScott Long return (error); 1974867aa8cdSScott Long 1975cb242d7cSScott Long sbuf = sbuf_new_for_sysctl(NULL, NULL, 128, req); 1976867aa8cdSScott Long debug = sc->mpr_debug; 1977867aa8cdSScott Long 1978cb242d7cSScott Long sbuf_printf(sbuf, "%#x", debug); 1979867aa8cdSScott Long 1980867aa8cdSScott Long sz = sizeof(mpr_debug_strings) / sizeof(mpr_debug_strings[0]); 1981867aa8cdSScott Long for (i = 0; i < sz; i++) { 1982867aa8cdSScott Long string = &mpr_debug_strings[i]; 1983867aa8cdSScott Long if (debug & string->flag) 1984cb242d7cSScott Long sbuf_printf(sbuf, ",%s", string->name); 1985867aa8cdSScott Long } 1986867aa8cdSScott Long 1987cb242d7cSScott Long error = sbuf_finish(sbuf); 1988cb242d7cSScott Long sbuf_delete(sbuf); 1989867aa8cdSScott Long 1990867aa8cdSScott Long if (error || req->newptr == NULL) 1991867aa8cdSScott Long return (error); 1992867aa8cdSScott Long 1993867aa8cdSScott Long len = req->newlen - req->newidx; 1994867aa8cdSScott Long if (len == 0) 1995867aa8cdSScott Long return (0); 1996867aa8cdSScott Long 1997867aa8cdSScott Long buffer = malloc(len, M_MPR, M_ZERO|M_WAITOK); 1998867aa8cdSScott Long error = SYSCTL_IN(req, buffer, len); 1999867aa8cdSScott Long 2000867aa8cdSScott Long mpr_parse_debug(sc, buffer); 2001867aa8cdSScott Long 2002867aa8cdSScott Long free(buffer, M_MPR); 2003867aa8cdSScott Long return (error); 2004867aa8cdSScott Long } 2005867aa8cdSScott Long 2006867aa8cdSScott Long static void 2007867aa8cdSScott Long mpr_parse_debug(struct mpr_softc *sc, char *list) 2008867aa8cdSScott Long { 2009867aa8cdSScott Long struct mpr_debug_string *string; 2010cfd6fd5aSScott Long enum mpr_debug_level_combiner op; 2011867aa8cdSScott Long char *token, *endtoken; 2012867aa8cdSScott Long size_t sz; 2013867aa8cdSScott Long int flags, i; 2014867aa8cdSScott Long 2015867aa8cdSScott Long if (list == NULL || *list == '\0') 2016867aa8cdSScott Long return; 2017867aa8cdSScott Long 2018cfd6fd5aSScott Long if (*list == '+') { 2019cfd6fd5aSScott Long op = COMB_ADD; 2020cfd6fd5aSScott Long list++; 2021cfd6fd5aSScott Long } else if (*list == '-') { 2022cfd6fd5aSScott Long op = COMB_SUB; 2023cfd6fd5aSScott Long list++; 2024cfd6fd5aSScott Long } else 2025cfd6fd5aSScott Long op = COMB_NONE; 2026cfd6fd5aSScott Long if (*list == '\0') 2027cfd6fd5aSScott Long return; 2028cfd6fd5aSScott Long 2029867aa8cdSScott Long flags = 0; 2030867aa8cdSScott Long sz = sizeof(mpr_debug_strings) / sizeof(mpr_debug_strings[0]); 2031867aa8cdSScott Long while ((token = strsep(&list, ":,")) != NULL) { 2032867aa8cdSScott Long 2033867aa8cdSScott Long /* Handle integer flags */ 2034867aa8cdSScott Long flags |= strtol(token, &endtoken, 0); 2035867aa8cdSScott Long if (token != endtoken) 2036867aa8cdSScott Long continue; 2037867aa8cdSScott Long 2038867aa8cdSScott Long /* Handle text flags */ 2039867aa8cdSScott Long for (i = 0; i < sz; i++) { 2040867aa8cdSScott Long string = &mpr_debug_strings[i]; 2041867aa8cdSScott Long if (strcasecmp(token, string->name) == 0) { 2042867aa8cdSScott Long flags |= string->flag; 2043867aa8cdSScott Long break; 2044867aa8cdSScott Long } 2045867aa8cdSScott Long } 2046867aa8cdSScott Long } 2047867aa8cdSScott Long 2048cfd6fd5aSScott Long switch (op) { 2049cfd6fd5aSScott Long case COMB_NONE: 2050867aa8cdSScott Long sc->mpr_debug = flags; 2051cfd6fd5aSScott Long break; 2052cfd6fd5aSScott Long case COMB_ADD: 2053cfd6fd5aSScott Long sc->mpr_debug |= flags; 2054cfd6fd5aSScott Long break; 2055cfd6fd5aSScott Long case COMB_SUB: 2056cfd6fd5aSScott Long sc->mpr_debug &= (~flags); 2057cfd6fd5aSScott Long break; 2058cfd6fd5aSScott Long } 2059867aa8cdSScott Long return; 2060867aa8cdSScott Long } 2061867aa8cdSScott Long 2062cf6ea6f2SScott Long struct mpr_dumpreq_hdr { 2063cf6ea6f2SScott Long uint32_t smid; 2064cf6ea6f2SScott Long uint32_t state; 2065cf6ea6f2SScott Long uint32_t numframes; 2066cf6ea6f2SScott Long uint32_t deschi; 2067cf6ea6f2SScott Long uint32_t desclo; 2068cf6ea6f2SScott Long }; 2069cf6ea6f2SScott Long 2070cf6ea6f2SScott Long static int 2071cf6ea6f2SScott Long mpr_dump_reqs(SYSCTL_HANDLER_ARGS) 2072cf6ea6f2SScott Long { 2073cf6ea6f2SScott Long struct mpr_softc *sc; 2074cf6ea6f2SScott Long struct mpr_chain *chain, *chain1; 2075cf6ea6f2SScott Long struct mpr_command *cm; 2076cf6ea6f2SScott Long struct mpr_dumpreq_hdr hdr; 2077cf6ea6f2SScott Long struct sbuf *sb; 2078cf6ea6f2SScott Long uint32_t smid, state; 2079cf6ea6f2SScott Long int i, numreqs, error = 0; 2080cf6ea6f2SScott Long 2081cf6ea6f2SScott Long sc = (struct mpr_softc *)arg1; 2082cf6ea6f2SScott Long 2083cf6ea6f2SScott Long if ((error = priv_check(curthread, PRIV_DRIVER)) != 0) { 2084cf6ea6f2SScott Long printf("priv check error %d\n", error); 2085cf6ea6f2SScott Long return (error); 2086cf6ea6f2SScott Long } 2087cf6ea6f2SScott Long 2088cf6ea6f2SScott Long state = MPR_CM_STATE_INQUEUE; 2089cf6ea6f2SScott Long smid = 1; 2090cf6ea6f2SScott Long numreqs = sc->num_reqs; 2091cf6ea6f2SScott Long 2092cf6ea6f2SScott Long if (req->newptr != NULL) 2093cf6ea6f2SScott Long return (EINVAL); 2094cf6ea6f2SScott Long 2095cf6ea6f2SScott Long if (smid == 0 || smid > sc->num_reqs) 2096cf6ea6f2SScott Long return (EINVAL); 2097cf6ea6f2SScott Long if (numreqs <= 0 || (numreqs + smid > sc->num_reqs)) 2098cf6ea6f2SScott Long numreqs = sc->num_reqs; 2099cf6ea6f2SScott Long sb = sbuf_new_for_sysctl(NULL, NULL, 4096, req); 2100cf6ea6f2SScott Long 2101cf6ea6f2SScott Long /* Best effort, no locking */ 2102cf6ea6f2SScott Long for (i = smid; i < numreqs; i++) { 2103cf6ea6f2SScott Long cm = &sc->commands[i]; 2104cf6ea6f2SScott Long if (cm->cm_state != state) 2105cf6ea6f2SScott Long continue; 2106cf6ea6f2SScott Long hdr.smid = i; 2107cf6ea6f2SScott Long hdr.state = cm->cm_state; 2108cf6ea6f2SScott Long hdr.numframes = 1; 2109cf6ea6f2SScott Long hdr.deschi = cm->cm_desc.Words.High; 2110cf6ea6f2SScott Long hdr.desclo = cm->cm_desc.Words.Low; 2111cf6ea6f2SScott Long TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link, 2112cf6ea6f2SScott Long chain1) 2113cf6ea6f2SScott Long hdr.numframes++; 2114cf6ea6f2SScott Long sbuf_bcat(sb, &hdr, sizeof(hdr)); 2115cf6ea6f2SScott Long sbuf_bcat(sb, cm->cm_req, 128); 2116cf6ea6f2SScott Long TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link, 2117cf6ea6f2SScott Long chain1) 2118cf6ea6f2SScott Long sbuf_bcat(sb, chain->chain, 128); 2119cf6ea6f2SScott Long } 2120cf6ea6f2SScott Long 2121cf6ea6f2SScott Long error = sbuf_finish(sb); 2122cf6ea6f2SScott Long sbuf_delete(sb); 2123cf6ea6f2SScott Long return (error); 2124cf6ea6f2SScott Long } 2125cf6ea6f2SScott Long 2126991554f2SKenneth D. Merry int 2127991554f2SKenneth D. Merry mpr_attach(struct mpr_softc *sc) 2128991554f2SKenneth D. Merry { 2129991554f2SKenneth D. Merry int error; 2130991554f2SKenneth D. Merry 2131991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 2132757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2133991554f2SKenneth D. Merry 2134991554f2SKenneth D. Merry mtx_init(&sc->mpr_mtx, "MPR lock", NULL, MTX_DEF); 2135991554f2SKenneth D. Merry callout_init_mtx(&sc->periodic, &sc->mpr_mtx, 0); 2136327f2e6cSStephen McConnell callout_init_mtx(&sc->device_check_callout, &sc->mpr_mtx, 0); 2137991554f2SKenneth D. Merry TAILQ_INIT(&sc->event_list); 2138991554f2SKenneth D. Merry timevalclear(&sc->lastfail); 2139991554f2SKenneth D. Merry 2140991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 2141757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 2142757ff642SScott Long "Failed to transition ready\n"); 2143991554f2SKenneth D. Merry return (error); 2144991554f2SKenneth D. Merry } 2145991554f2SKenneth D. Merry 2146991554f2SKenneth D. Merry sc->facts = malloc(sizeof(MPI2_IOC_FACTS_REPLY), M_MPR, 2147991554f2SKenneth D. Merry M_ZERO|M_NOWAIT); 2148991554f2SKenneth D. Merry if (!sc->facts) { 2149757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 2150757ff642SScott Long "Cannot allocate memory, exit\n"); 2151991554f2SKenneth D. Merry return (ENOMEM); 2152991554f2SKenneth D. Merry } 2153991554f2SKenneth D. Merry 2154991554f2SKenneth D. Merry /* 2155991554f2SKenneth D. Merry * Get IOC Facts and allocate all structures based on this information. 2156991554f2SKenneth D. Merry * A Diag Reset will also call mpr_iocfacts_allocate and re-read the IOC 2157991554f2SKenneth D. Merry * Facts. If relevant values have changed in IOC Facts, this function 2158991554f2SKenneth D. Merry * will free all of the memory based on IOC Facts and reallocate that 2159991554f2SKenneth D. Merry * memory. If this fails, any allocated memory should already be freed. 2160991554f2SKenneth D. Merry */ 2161991554f2SKenneth D. Merry if ((error = mpr_iocfacts_allocate(sc, TRUE)) != 0) { 2162757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC Facts allocation " 2163757ff642SScott Long "failed with error %d\n", error); 2164991554f2SKenneth D. Merry return (error); 2165991554f2SKenneth D. Merry } 2166991554f2SKenneth D. Merry 2167991554f2SKenneth D. Merry /* Start the periodic watchdog check on the IOC Doorbell */ 2168991554f2SKenneth D. Merry mpr_periodic(sc); 2169991554f2SKenneth D. Merry 2170991554f2SKenneth D. Merry /* 2171991554f2SKenneth D. Merry * The portenable will kick off discovery events that will drive the 2172991554f2SKenneth D. Merry * rest of the initialization process. The CAM/SAS module will 2173991554f2SKenneth D. Merry * hold up the boot sequence until discovery is complete. 2174991554f2SKenneth D. Merry */ 2175991554f2SKenneth D. Merry sc->mpr_ich.ich_func = mpr_startup; 2176991554f2SKenneth D. Merry sc->mpr_ich.ich_arg = sc; 2177991554f2SKenneth D. Merry if (config_intrhook_establish(&sc->mpr_ich) != 0) { 2178757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 2179757ff642SScott Long "Cannot establish MPR config hook\n"); 2180991554f2SKenneth D. Merry error = EINVAL; 2181991554f2SKenneth D. Merry } 2182991554f2SKenneth D. Merry 2183991554f2SKenneth D. Merry /* 2184991554f2SKenneth D. Merry * Allow IR to shutdown gracefully when shutdown occurs. 2185991554f2SKenneth D. Merry */ 2186991554f2SKenneth D. Merry sc->shutdown_eh = EVENTHANDLER_REGISTER(shutdown_final, 2187991554f2SKenneth D. Merry mprsas_ir_shutdown, sc, SHUTDOWN_PRI_DEFAULT); 2188991554f2SKenneth D. Merry 2189991554f2SKenneth D. Merry if (sc->shutdown_eh == NULL) 2190757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 2191757ff642SScott Long "shutdown event registration failed\n"); 2192991554f2SKenneth D. Merry 2193991554f2SKenneth D. Merry mpr_setup_sysctl(sc); 2194991554f2SKenneth D. Merry 2195991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_ATTACH_DONE; 2196757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit error= %d\n", __func__, error); 2197991554f2SKenneth D. Merry 2198991554f2SKenneth D. Merry return (error); 2199991554f2SKenneth D. Merry } 2200991554f2SKenneth D. Merry 2201991554f2SKenneth D. Merry /* Run through any late-start handlers. */ 2202991554f2SKenneth D. Merry static void 2203991554f2SKenneth D. Merry mpr_startup(void *arg) 2204991554f2SKenneth D. Merry { 2205991554f2SKenneth D. Merry struct mpr_softc *sc; 2206991554f2SKenneth D. Merry 2207991554f2SKenneth D. Merry sc = (struct mpr_softc *)arg; 2208757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2209991554f2SKenneth D. Merry 2210991554f2SKenneth D. Merry mpr_lock(sc); 2211991554f2SKenneth D. Merry mpr_unmask_intr(sc); 2212991554f2SKenneth D. Merry 2213991554f2SKenneth D. Merry /* initialize device mapping tables */ 2214991554f2SKenneth D. Merry mpr_base_static_config_pages(sc); 2215991554f2SKenneth D. Merry mpr_mapping_initialize(sc); 2216991554f2SKenneth D. Merry mprsas_startup(sc); 2217991554f2SKenneth D. Merry mpr_unlock(sc); 2218a4bb51a4SScott Long 2219a4bb51a4SScott Long mpr_dprint(sc, MPR_INIT, "disestablish config intrhook\n"); 2220a4bb51a4SScott Long config_intrhook_disestablish(&sc->mpr_ich); 2221a4bb51a4SScott Long sc->mpr_ich.ich_arg = NULL; 2222a4bb51a4SScott Long 2223757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 2224991554f2SKenneth D. Merry } 2225991554f2SKenneth D. Merry 2226991554f2SKenneth D. Merry /* Periodic watchdog. Is called with the driver lock already held. */ 2227991554f2SKenneth D. Merry static void 2228991554f2SKenneth D. Merry mpr_periodic(void *arg) 2229991554f2SKenneth D. Merry { 2230991554f2SKenneth D. Merry struct mpr_softc *sc; 2231991554f2SKenneth D. Merry uint32_t db; 2232991554f2SKenneth D. Merry 2233991554f2SKenneth D. Merry sc = (struct mpr_softc *)arg; 2234991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_SHUTDOWN) 2235991554f2SKenneth D. Merry return; 2236991554f2SKenneth D. Merry 2237991554f2SKenneth D. Merry db = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 2238991554f2SKenneth D. Merry if ((db & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) { 2239991554f2SKenneth D. Merry if ((db & MPI2_DOORBELL_FAULT_CODE_MASK) == 2240991554f2SKenneth D. Merry IFAULT_IOP_OVER_TEMP_THRESHOLD_EXCEEDED) { 2241991554f2SKenneth D. Merry panic("TEMPERATURE FAULT: STOPPING."); 2242991554f2SKenneth D. Merry } 2243991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "IOC Fault 0x%08x, Resetting\n", db); 2244991554f2SKenneth D. Merry mpr_reinit(sc); 2245991554f2SKenneth D. Merry } 2246991554f2SKenneth D. Merry 2247991554f2SKenneth D. Merry callout_reset(&sc->periodic, MPR_PERIODIC_DELAY * hz, mpr_periodic, sc); 2248991554f2SKenneth D. Merry } 2249991554f2SKenneth D. Merry 2250991554f2SKenneth D. Merry static void 2251991554f2SKenneth D. Merry mpr_log_evt_handler(struct mpr_softc *sc, uintptr_t data, 2252991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *event) 2253991554f2SKenneth D. Merry { 2254991554f2SKenneth D. Merry MPI2_EVENT_DATA_LOG_ENTRY_ADDED *entry; 2255991554f2SKenneth D. Merry 2256055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, event); 2257991554f2SKenneth D. Merry 2258991554f2SKenneth D. Merry switch (event->Event) { 2259991554f2SKenneth D. Merry case MPI2_EVENT_LOG_DATA: 2260991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "MPI2_EVENT_LOG_DATA:\n"); 2261991554f2SKenneth D. Merry if (sc->mpr_debug & MPR_EVENT) 2262991554f2SKenneth D. Merry hexdump(event->EventData, event->EventDataLength, NULL, 2263991554f2SKenneth D. Merry 0); 2264991554f2SKenneth D. Merry break; 2265991554f2SKenneth D. Merry case MPI2_EVENT_LOG_ENTRY_ADDED: 2266991554f2SKenneth D. Merry entry = (MPI2_EVENT_DATA_LOG_ENTRY_ADDED *)event->EventData; 2267991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "MPI2_EVENT_LOG_ENTRY_ADDED event " 2268991554f2SKenneth D. Merry "0x%x Sequence %d:\n", entry->LogEntryQualifier, 2269991554f2SKenneth D. Merry entry->LogSequence); 2270991554f2SKenneth D. Merry break; 2271991554f2SKenneth D. Merry default: 2272991554f2SKenneth D. Merry break; 2273991554f2SKenneth D. Merry } 2274991554f2SKenneth D. Merry return; 2275991554f2SKenneth D. Merry } 2276991554f2SKenneth D. Merry 2277991554f2SKenneth D. Merry static int 2278991554f2SKenneth D. Merry mpr_attach_log(struct mpr_softc *sc) 2279991554f2SKenneth D. Merry { 2280991554f2SKenneth D. Merry uint8_t events[16]; 2281991554f2SKenneth D. Merry 2282991554f2SKenneth D. Merry bzero(events, 16); 2283991554f2SKenneth D. Merry setbit(events, MPI2_EVENT_LOG_DATA); 2284991554f2SKenneth D. Merry setbit(events, MPI2_EVENT_LOG_ENTRY_ADDED); 2285991554f2SKenneth D. Merry 2286991554f2SKenneth D. Merry mpr_register_events(sc, events, mpr_log_evt_handler, NULL, 2287991554f2SKenneth D. Merry &sc->mpr_log_eh); 2288991554f2SKenneth D. Merry 2289991554f2SKenneth D. Merry return (0); 2290991554f2SKenneth D. Merry } 2291991554f2SKenneth D. Merry 2292991554f2SKenneth D. Merry static int 2293991554f2SKenneth D. Merry mpr_detach_log(struct mpr_softc *sc) 2294991554f2SKenneth D. Merry { 2295991554f2SKenneth D. Merry 2296991554f2SKenneth D. Merry if (sc->mpr_log_eh != NULL) 2297991554f2SKenneth D. Merry mpr_deregister_events(sc, sc->mpr_log_eh); 2298991554f2SKenneth D. Merry return (0); 2299991554f2SKenneth D. Merry } 2300991554f2SKenneth D. Merry 2301991554f2SKenneth D. Merry /* 2302991554f2SKenneth D. Merry * Free all of the driver resources and detach submodules. Should be called 2303991554f2SKenneth D. Merry * without the lock held. 2304991554f2SKenneth D. Merry */ 2305991554f2SKenneth D. Merry int 2306991554f2SKenneth D. Merry mpr_free(struct mpr_softc *sc) 2307991554f2SKenneth D. Merry { 2308991554f2SKenneth D. Merry int error; 2309991554f2SKenneth D. Merry 2310757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2311991554f2SKenneth D. Merry /* Turn off the watchdog */ 2312991554f2SKenneth D. Merry mpr_lock(sc); 2313991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_SHUTDOWN; 2314991554f2SKenneth D. Merry mpr_unlock(sc); 2315991554f2SKenneth D. Merry /* Lock must not be held for this */ 2316991554f2SKenneth D. Merry callout_drain(&sc->periodic); 2317327f2e6cSStephen McConnell callout_drain(&sc->device_check_callout); 2318991554f2SKenneth D. Merry 2319991554f2SKenneth D. Merry if (((error = mpr_detach_log(sc)) != 0) || 2320757ff642SScott Long ((error = mpr_detach_sas(sc)) != 0)) { 2321757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "failed to detach " 2322757ff642SScott Long "subsystems, error= %d, exit\n", error); 2323991554f2SKenneth D. Merry return (error); 2324757ff642SScott Long } 2325991554f2SKenneth D. Merry 2326991554f2SKenneth D. Merry mpr_detach_user(sc); 2327991554f2SKenneth D. Merry 2328991554f2SKenneth D. Merry /* Put the IOC back in the READY state. */ 2329991554f2SKenneth D. Merry mpr_lock(sc); 2330991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 2331991554f2SKenneth D. Merry mpr_unlock(sc); 2332991554f2SKenneth D. Merry return (error); 2333991554f2SKenneth D. Merry } 2334991554f2SKenneth D. Merry mpr_unlock(sc); 2335991554f2SKenneth D. Merry 2336991554f2SKenneth D. Merry if (sc->facts != NULL) 2337991554f2SKenneth D. Merry free(sc->facts, M_MPR); 2338991554f2SKenneth D. Merry 2339991554f2SKenneth D. Merry /* 2340991554f2SKenneth D. Merry * Free all buffers that are based on IOC Facts. A Diag Reset may need 2341991554f2SKenneth D. Merry * to free these buffers too. 2342991554f2SKenneth D. Merry */ 2343991554f2SKenneth D. Merry mpr_iocfacts_free(sc); 2344991554f2SKenneth D. Merry 2345991554f2SKenneth D. Merry if (sc->sysctl_tree != NULL) 2346991554f2SKenneth D. Merry sysctl_ctx_free(&sc->sysctl_ctx); 2347991554f2SKenneth D. Merry 2348991554f2SKenneth D. Merry /* Deregister the shutdown function */ 2349991554f2SKenneth D. Merry if (sc->shutdown_eh != NULL) 2350991554f2SKenneth D. Merry EVENTHANDLER_DEREGISTER(shutdown_final, sc->shutdown_eh); 2351991554f2SKenneth D. Merry 2352991554f2SKenneth D. Merry mtx_destroy(&sc->mpr_mtx); 2353757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 2354991554f2SKenneth D. Merry 2355991554f2SKenneth D. Merry return (0); 2356991554f2SKenneth D. Merry } 2357991554f2SKenneth D. Merry 2358991554f2SKenneth D. Merry static __inline void 2359991554f2SKenneth D. Merry mpr_complete_command(struct mpr_softc *sc, struct mpr_command *cm) 2360991554f2SKenneth D. Merry { 2361991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 2362991554f2SKenneth D. Merry 2363991554f2SKenneth D. Merry if (cm == NULL) { 2364991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Completing NULL command\n"); 2365991554f2SKenneth D. Merry return; 2366991554f2SKenneth D. Merry } 2367991554f2SKenneth D. Merry 2368991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_POLLED) 2369991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_COMPLETE; 2370991554f2SKenneth D. Merry 2371991554f2SKenneth D. Merry if (cm->cm_complete != NULL) { 2372991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, 2373991554f2SKenneth D. Merry "%s cm %p calling cm_complete %p data %p reply %p\n", 2374991554f2SKenneth D. Merry __func__, cm, cm->cm_complete, cm->cm_complete_data, 2375991554f2SKenneth D. Merry cm->cm_reply); 2376991554f2SKenneth D. Merry cm->cm_complete(sc, cm); 2377991554f2SKenneth D. Merry } 2378991554f2SKenneth D. Merry 2379991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_WAKEUP) { 2380991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "waking up %p\n", cm); 2381991554f2SKenneth D. Merry wakeup(cm); 2382991554f2SKenneth D. Merry } 2383991554f2SKenneth D. Merry 2384991554f2SKenneth D. Merry if (sc->io_cmds_active != 0) { 2385991554f2SKenneth D. Merry sc->io_cmds_active--; 2386991554f2SKenneth D. Merry } else { 2387991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Warning: io_cmds_active is " 2388991554f2SKenneth D. Merry "out of sync - resynching to 0\n"); 2389991554f2SKenneth D. Merry } 2390991554f2SKenneth D. Merry } 2391991554f2SKenneth D. Merry 2392991554f2SKenneth D. Merry static void 2393991554f2SKenneth D. Merry mpr_sas_log_info(struct mpr_softc *sc , u32 log_info) 2394991554f2SKenneth D. Merry { 2395991554f2SKenneth D. Merry union loginfo_type { 2396991554f2SKenneth D. Merry u32 loginfo; 2397991554f2SKenneth D. Merry struct { 2398991554f2SKenneth D. Merry u32 subcode:16; 2399991554f2SKenneth D. Merry u32 code:8; 2400991554f2SKenneth D. Merry u32 originator:4; 2401991554f2SKenneth D. Merry u32 bus_type:4; 2402991554f2SKenneth D. Merry } dw; 2403991554f2SKenneth D. Merry }; 2404991554f2SKenneth D. Merry union loginfo_type sas_loginfo; 2405991554f2SKenneth D. Merry char *originator_str = NULL; 2406991554f2SKenneth D. Merry 2407991554f2SKenneth D. Merry sas_loginfo.loginfo = log_info; 2408991554f2SKenneth D. Merry if (sas_loginfo.dw.bus_type != 3 /*SAS*/) 2409991554f2SKenneth D. Merry return; 2410991554f2SKenneth D. Merry 2411991554f2SKenneth D. Merry /* each nexus loss loginfo */ 2412991554f2SKenneth D. Merry if (log_info == 0x31170000) 2413991554f2SKenneth D. Merry return; 2414991554f2SKenneth D. Merry 2415991554f2SKenneth D. Merry /* eat the loginfos associated with task aborts */ 2416991554f2SKenneth D. Merry if ((log_info == 30050000) || (log_info == 0x31140000) || 2417991554f2SKenneth D. Merry (log_info == 0x31130000)) 2418991554f2SKenneth D. Merry return; 2419991554f2SKenneth D. Merry 2420991554f2SKenneth D. Merry switch (sas_loginfo.dw.originator) { 2421991554f2SKenneth D. Merry case 0: 2422991554f2SKenneth D. Merry originator_str = "IOP"; 2423991554f2SKenneth D. Merry break; 2424991554f2SKenneth D. Merry case 1: 2425991554f2SKenneth D. Merry originator_str = "PL"; 2426991554f2SKenneth D. Merry break; 2427991554f2SKenneth D. Merry case 2: 2428991554f2SKenneth D. Merry originator_str = "IR"; 2429991554f2SKenneth D. Merry break; 2430991554f2SKenneth D. Merry } 2431991554f2SKenneth D. Merry 2432b41c6ff9SStephen McConnell mpr_dprint(sc, MPR_LOG, "log_info(0x%08x): originator(%s), " 24337a2a6a1aSStephen McConnell "code(0x%02x), sub_code(0x%04x)\n", log_info, originator_str, 24347a2a6a1aSStephen McConnell sas_loginfo.dw.code, sas_loginfo.dw.subcode); 2435991554f2SKenneth D. Merry } 2436991554f2SKenneth D. Merry 2437991554f2SKenneth D. Merry static void 2438991554f2SKenneth D. Merry mpr_display_reply_info(struct mpr_softc *sc, uint8_t *reply) 2439991554f2SKenneth D. Merry { 2440991554f2SKenneth D. Merry MPI2DefaultReply_t *mpi_reply; 2441991554f2SKenneth D. Merry u16 sc_status; 2442991554f2SKenneth D. Merry 2443991554f2SKenneth D. Merry mpi_reply = (MPI2DefaultReply_t*)reply; 2444991554f2SKenneth D. Merry sc_status = le16toh(mpi_reply->IOCStatus); 2445991554f2SKenneth D. Merry if (sc_status & MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE) 2446991554f2SKenneth D. Merry mpr_sas_log_info(sc, le32toh(mpi_reply->IOCLogInfo)); 2447991554f2SKenneth D. Merry } 2448991554f2SKenneth D. Merry 2449991554f2SKenneth D. Merry void 2450991554f2SKenneth D. Merry mpr_intr(void *data) 2451991554f2SKenneth D. Merry { 2452991554f2SKenneth D. Merry struct mpr_softc *sc; 2453991554f2SKenneth D. Merry uint32_t status; 2454991554f2SKenneth D. Merry 2455991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2456991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2457991554f2SKenneth D. Merry 2458991554f2SKenneth D. Merry /* 2459991554f2SKenneth D. Merry * Check interrupt status register to flush the bus. This is 2460991554f2SKenneth D. Merry * needed for both INTx interrupts and driver-driven polling 2461991554f2SKenneth D. Merry */ 2462991554f2SKenneth D. Merry status = mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET); 2463991554f2SKenneth D. Merry if ((status & MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT) == 0) 2464991554f2SKenneth D. Merry return; 2465991554f2SKenneth D. Merry 2466991554f2SKenneth D. Merry mpr_lock(sc); 2467991554f2SKenneth D. Merry mpr_intr_locked(data); 2468991554f2SKenneth D. Merry mpr_unlock(sc); 2469991554f2SKenneth D. Merry return; 2470991554f2SKenneth D. Merry } 2471991554f2SKenneth D. Merry 2472991554f2SKenneth D. Merry /* 2473991554f2SKenneth D. Merry * In theory, MSI/MSIX interrupts shouldn't need to read any registers on the 2474991554f2SKenneth D. Merry * chip. Hopefully this theory is correct. 2475991554f2SKenneth D. Merry */ 2476991554f2SKenneth D. Merry void 2477991554f2SKenneth D. Merry mpr_intr_msi(void *data) 2478991554f2SKenneth D. Merry { 2479991554f2SKenneth D. Merry struct mpr_softc *sc; 2480991554f2SKenneth D. Merry 2481991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2482991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2483991554f2SKenneth D. Merry mpr_lock(sc); 2484991554f2SKenneth D. Merry mpr_intr_locked(data); 2485991554f2SKenneth D. Merry mpr_unlock(sc); 2486991554f2SKenneth D. Merry return; 2487991554f2SKenneth D. Merry } 2488991554f2SKenneth D. Merry 2489991554f2SKenneth D. Merry /* 2490991554f2SKenneth D. Merry * The locking is overly broad and simplistic, but easy to deal with for now. 2491991554f2SKenneth D. Merry */ 2492991554f2SKenneth D. Merry void 2493991554f2SKenneth D. Merry mpr_intr_locked(void *data) 2494991554f2SKenneth D. Merry { 2495991554f2SKenneth D. Merry MPI2_REPLY_DESCRIPTORS_UNION *desc; 2496617e85f3SScott Long MPI2_DIAG_RELEASE_REPLY *rel_rep; 2497617e85f3SScott Long mpr_fw_diagnostic_buffer_t *pBuffer; 2498991554f2SKenneth D. Merry struct mpr_softc *sc; 2499617e85f3SScott Long uint64_t tdesc; 2500991554f2SKenneth D. Merry struct mpr_command *cm = NULL; 2501991554f2SKenneth D. Merry uint8_t flags; 2502991554f2SKenneth D. Merry u_int pq; 2503991554f2SKenneth D. Merry 2504991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2505991554f2SKenneth D. Merry 2506991554f2SKenneth D. Merry pq = sc->replypostindex; 2507991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, 2508991554f2SKenneth D. Merry "%s sc %p starting with replypostindex %u\n", 2509991554f2SKenneth D. Merry __func__, sc, sc->replypostindex); 2510991554f2SKenneth D. Merry 2511991554f2SKenneth D. Merry for ( ;; ) { 2512991554f2SKenneth D. Merry cm = NULL; 2513991554f2SKenneth D. Merry desc = &sc->post_queue[sc->replypostindex]; 2514617e85f3SScott Long 2515617e85f3SScott Long /* 2516617e85f3SScott Long * Copy and clear out the descriptor so that any reentry will 2517617e85f3SScott Long * immediately know that this descriptor has already been 2518617e85f3SScott Long * looked at. There is unfortunate casting magic because the 2519617e85f3SScott Long * MPI API doesn't have a cardinal 64bit type. 2520617e85f3SScott Long */ 2521617e85f3SScott Long tdesc = 0xffffffffffffffff; 2522617e85f3SScott Long tdesc = atomic_swap_64((uint64_t *)desc, tdesc); 2523617e85f3SScott Long desc = (MPI2_REPLY_DESCRIPTORS_UNION *)&tdesc; 2524617e85f3SScott Long 2525991554f2SKenneth D. Merry flags = desc->Default.ReplyFlags & 2526991554f2SKenneth D. Merry MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 2527991554f2SKenneth D. Merry if ((flags == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) || 2528991554f2SKenneth D. Merry (le32toh(desc->Words.High) == 0xffffffff)) 2529991554f2SKenneth D. Merry break; 2530991554f2SKenneth D. Merry 2531991554f2SKenneth D. Merry /* increment the replypostindex now, so that event handlers 2532991554f2SKenneth D. Merry * and cm completion handlers which decide to do a diag 2533991554f2SKenneth D. Merry * reset can zero it without it getting incremented again 2534991554f2SKenneth D. Merry * afterwards, and we break out of this loop on the next 2535991554f2SKenneth D. Merry * iteration since the reply post queue has been cleared to 2536991554f2SKenneth D. Merry * 0xFF and all descriptors look unused (which they are). 2537991554f2SKenneth D. Merry */ 2538991554f2SKenneth D. Merry if (++sc->replypostindex >= sc->pqdepth) 2539991554f2SKenneth D. Merry sc->replypostindex = 0; 2540991554f2SKenneth D. Merry 2541991554f2SKenneth D. Merry switch (flags) { 2542991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS: 2543991554f2SKenneth D. Merry case MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS: 254467feec50SStephen McConnell case MPI26_RPY_DESCRIPT_FLAGS_PCIE_ENCAPSULATED_SUCCESS: 2545991554f2SKenneth D. Merry cm = &sc->commands[le16toh(desc->SCSIIOSuccess.SMID)]; 2546f0779b04SScott Long KASSERT(cm->cm_state == MPR_CM_STATE_INQUEUE, 2547f0779b04SScott Long ("command not inqueue\n")); 2548f0779b04SScott Long cm->cm_state = MPR_CM_STATE_BUSY; 2549991554f2SKenneth D. Merry cm->cm_reply = NULL; 2550991554f2SKenneth D. Merry break; 2551991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY: 2552991554f2SKenneth D. Merry { 2553991554f2SKenneth D. Merry uint32_t baddr; 2554991554f2SKenneth D. Merry uint8_t *reply; 2555991554f2SKenneth D. Merry 2556991554f2SKenneth D. Merry /* 2557991554f2SKenneth D. Merry * Re-compose the reply address from the address 2558991554f2SKenneth D. Merry * sent back from the chip. The ReplyFrameAddress 2559991554f2SKenneth D. Merry * is the lower 32 bits of the physical address of 2560991554f2SKenneth D. Merry * particular reply frame. Convert that address to 2561991554f2SKenneth D. Merry * host format, and then use that to provide the 2562991554f2SKenneth D. Merry * offset against the virtual address base 2563991554f2SKenneth D. Merry * (sc->reply_frames). 2564991554f2SKenneth D. Merry */ 2565991554f2SKenneth D. Merry baddr = le32toh(desc->AddressReply.ReplyFrameAddress); 2566991554f2SKenneth D. Merry reply = sc->reply_frames + 2567991554f2SKenneth D. Merry (baddr - ((uint32_t)sc->reply_busaddr)); 2568991554f2SKenneth D. Merry /* 2569991554f2SKenneth D. Merry * Make sure the reply we got back is in a valid 2570991554f2SKenneth D. Merry * range. If not, go ahead and panic here, since 2571991554f2SKenneth D. Merry * we'll probably panic as soon as we deference the 2572991554f2SKenneth D. Merry * reply pointer anyway. 2573991554f2SKenneth D. Merry */ 2574991554f2SKenneth D. Merry if ((reply < sc->reply_frames) 2575991554f2SKenneth D. Merry || (reply > (sc->reply_frames + 257696410703SScott Long (sc->fqdepth * sc->replyframesz)))) { 2577991554f2SKenneth D. Merry printf("%s: WARNING: reply %p out of range!\n", 2578991554f2SKenneth D. Merry __func__, reply); 2579991554f2SKenneth D. Merry printf("%s: reply_frames %p, fqdepth %d, " 2580991554f2SKenneth D. Merry "frame size %d\n", __func__, 2581991554f2SKenneth D. Merry sc->reply_frames, sc->fqdepth, 258296410703SScott Long sc->replyframesz); 2583991554f2SKenneth D. Merry printf("%s: baddr %#x,\n", __func__, baddr); 2584991554f2SKenneth D. Merry /* LSI-TODO. See Linux Code for Graceful exit */ 2585991554f2SKenneth D. Merry panic("Reply address out of range"); 2586991554f2SKenneth D. Merry } 2587991554f2SKenneth D. Merry if (le16toh(desc->AddressReply.SMID) == 0) { 2588991554f2SKenneth D. Merry if (((MPI2_DEFAULT_REPLY *)reply)->Function == 2589991554f2SKenneth D. Merry MPI2_FUNCTION_DIAG_BUFFER_POST) { 2590991554f2SKenneth D. Merry /* 2591991554f2SKenneth D. Merry * If SMID is 0 for Diag Buffer Post, 2592991554f2SKenneth D. Merry * this implies that the reply is due to 2593991554f2SKenneth D. Merry * a release function with a status that 2594991554f2SKenneth D. Merry * the buffer has been released. Set 2595991554f2SKenneth D. Merry * the buffer flags accordingly. 2596991554f2SKenneth D. Merry */ 2597991554f2SKenneth D. Merry rel_rep = 2598991554f2SKenneth D. Merry (MPI2_DIAG_RELEASE_REPLY *)reply; 2599d3f6eabfSStephen McConnell if ((le16toh(rel_rep->IOCStatus) & 2600d3f6eabfSStephen McConnell MPI2_IOCSTATUS_MASK) == 2601991554f2SKenneth D. Merry MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED) 2602991554f2SKenneth D. Merry { 2603991554f2SKenneth D. Merry pBuffer = 2604991554f2SKenneth D. Merry &sc->fw_diag_buffer_list[ 2605991554f2SKenneth D. Merry rel_rep->BufferType]; 2606991554f2SKenneth D. Merry pBuffer->valid_data = TRUE; 2607991554f2SKenneth D. Merry pBuffer->owned_by_firmware = 2608991554f2SKenneth D. Merry FALSE; 2609991554f2SKenneth D. Merry pBuffer->immediate = FALSE; 2610991554f2SKenneth D. Merry } 2611991554f2SKenneth D. Merry } else 2612991554f2SKenneth D. Merry mpr_dispatch_event(sc, baddr, 2613991554f2SKenneth D. Merry (MPI2_EVENT_NOTIFICATION_REPLY *) 2614991554f2SKenneth D. Merry reply); 2615991554f2SKenneth D. Merry } else { 2616991554f2SKenneth D. Merry cm = &sc->commands[ 2617991554f2SKenneth D. Merry le16toh(desc->AddressReply.SMID)]; 2618f0779b04SScott Long KASSERT(cm->cm_state == MPR_CM_STATE_INQUEUE, 2619617e85f3SScott Long ("command SMID %d not inqueue\n", 2620617e85f3SScott Long desc->AddressReply.SMID)); 2621f0779b04SScott Long cm->cm_state = MPR_CM_STATE_BUSY; 2622991554f2SKenneth D. Merry cm->cm_reply = reply; 2623991554f2SKenneth D. Merry cm->cm_reply_data = 2624991554f2SKenneth D. Merry le32toh(desc->AddressReply. 2625991554f2SKenneth D. Merry ReplyFrameAddress); 2626991554f2SKenneth D. Merry } 2627991554f2SKenneth D. Merry break; 2628991554f2SKenneth D. Merry } 2629991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS: 2630991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER: 2631991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS: 2632991554f2SKenneth D. Merry default: 2633991554f2SKenneth D. Merry /* Unhandled */ 2634991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Unhandled reply 0x%x\n", 2635991554f2SKenneth D. Merry desc->Default.ReplyFlags); 2636991554f2SKenneth D. Merry cm = NULL; 2637991554f2SKenneth D. Merry break; 2638991554f2SKenneth D. Merry } 2639991554f2SKenneth D. Merry 2640991554f2SKenneth D. Merry if (cm != NULL) { 2641991554f2SKenneth D. Merry // Print Error reply frame 2642991554f2SKenneth D. Merry if (cm->cm_reply) 2643991554f2SKenneth D. Merry mpr_display_reply_info(sc,cm->cm_reply); 2644991554f2SKenneth D. Merry mpr_complete_command(sc, cm); 2645991554f2SKenneth D. Merry } 2646991554f2SKenneth D. Merry } 2647991554f2SKenneth D. Merry 2648991554f2SKenneth D. Merry if (pq != sc->replypostindex) { 2649f0779b04SScott Long mpr_dprint(sc, MPR_TRACE, "%s sc %p writing postindex %d\n", 2650991554f2SKenneth D. Merry __func__, sc, sc->replypostindex); 2651991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_POST_HOST_INDEX_OFFSET, 2652991554f2SKenneth D. Merry sc->replypostindex); 2653991554f2SKenneth D. Merry } 2654991554f2SKenneth D. Merry 2655991554f2SKenneth D. Merry return; 2656991554f2SKenneth D. Merry } 2657991554f2SKenneth D. Merry 2658991554f2SKenneth D. Merry static void 2659991554f2SKenneth D. Merry mpr_dispatch_event(struct mpr_softc *sc, uintptr_t data, 2660991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply) 2661991554f2SKenneth D. Merry { 2662991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2663991554f2SKenneth D. Merry int event, handled = 0; 2664991554f2SKenneth D. Merry 2665991554f2SKenneth D. Merry event = le16toh(reply->Event); 2666991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2667991554f2SKenneth D. Merry if (isset(eh->mask, event)) { 2668991554f2SKenneth D. Merry eh->callback(sc, data, reply); 2669991554f2SKenneth D. Merry handled++; 2670991554f2SKenneth D. Merry } 2671991554f2SKenneth D. Merry } 2672991554f2SKenneth D. Merry 2673991554f2SKenneth D. Merry if (handled == 0) 2674991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "Unhandled event 0x%x\n", 2675991554f2SKenneth D. Merry le16toh(event)); 2676991554f2SKenneth D. Merry 2677991554f2SKenneth D. Merry /* 2678991554f2SKenneth D. Merry * This is the only place that the event/reply should be freed. 2679991554f2SKenneth D. Merry * Anything wanting to hold onto the event data should have 2680991554f2SKenneth D. Merry * already copied it into their own storage. 2681991554f2SKenneth D. Merry */ 2682991554f2SKenneth D. Merry mpr_free_reply(sc, data); 2683991554f2SKenneth D. Merry } 2684991554f2SKenneth D. Merry 2685991554f2SKenneth D. Merry static void 2686991554f2SKenneth D. Merry mpr_reregister_events_complete(struct mpr_softc *sc, struct mpr_command *cm) 2687991554f2SKenneth D. Merry { 2688991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2689991554f2SKenneth D. Merry 2690991554f2SKenneth D. Merry if (cm->cm_reply) 2691055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, 2692991554f2SKenneth D. Merry (MPI2_EVENT_NOTIFICATION_REPLY *)cm->cm_reply); 2693991554f2SKenneth D. Merry 2694991554f2SKenneth D. Merry mpr_free_command(sc, cm); 2695991554f2SKenneth D. Merry 2696991554f2SKenneth D. Merry /* next, send a port enable */ 2697991554f2SKenneth D. Merry mprsas_startup(sc); 2698991554f2SKenneth D. Merry } 2699991554f2SKenneth D. Merry 2700991554f2SKenneth D. Merry /* 2701991554f2SKenneth D. Merry * For both register_events and update_events, the caller supplies a bitmap 2702991554f2SKenneth D. Merry * of events that it _wants_. These functions then turn that into a bitmask 2703991554f2SKenneth D. Merry * suitable for the controller. 2704991554f2SKenneth D. Merry */ 2705991554f2SKenneth D. Merry int 2706991554f2SKenneth D. Merry mpr_register_events(struct mpr_softc *sc, uint8_t *mask, 2707991554f2SKenneth D. Merry mpr_evt_callback_t *cb, void *data, struct mpr_event_handle **handle) 2708991554f2SKenneth D. Merry { 2709991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2710991554f2SKenneth D. Merry int error = 0; 2711991554f2SKenneth D. Merry 2712991554f2SKenneth D. Merry eh = malloc(sizeof(struct mpr_event_handle), M_MPR, M_WAITOK|M_ZERO); 2713991554f2SKenneth D. Merry if (!eh) { 2714757ff642SScott Long mpr_dprint(sc, MPR_EVENT|MPR_ERROR, 2715757ff642SScott Long "Cannot allocate event memory\n"); 2716991554f2SKenneth D. Merry return (ENOMEM); 2717991554f2SKenneth D. Merry } 2718991554f2SKenneth D. Merry eh->callback = cb; 2719991554f2SKenneth D. Merry eh->data = data; 2720991554f2SKenneth D. Merry TAILQ_INSERT_TAIL(&sc->event_list, eh, eh_list); 2721991554f2SKenneth D. Merry if (mask != NULL) 2722991554f2SKenneth D. Merry error = mpr_update_events(sc, eh, mask); 2723991554f2SKenneth D. Merry *handle = eh; 2724991554f2SKenneth D. Merry 2725991554f2SKenneth D. Merry return (error); 2726991554f2SKenneth D. Merry } 2727991554f2SKenneth D. Merry 2728991554f2SKenneth D. Merry int 2729991554f2SKenneth D. Merry mpr_update_events(struct mpr_softc *sc, struct mpr_event_handle *handle, 2730991554f2SKenneth D. Merry uint8_t *mask) 2731991554f2SKenneth D. Merry { 2732991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REQUEST *evtreq; 27336d4ffcb4SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply = NULL; 27346d4ffcb4SKenneth D. Merry struct mpr_command *cm = NULL; 2735991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2736991554f2SKenneth D. Merry int error, i; 2737991554f2SKenneth D. Merry 2738991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2739991554f2SKenneth D. Merry 2740991554f2SKenneth D. Merry if ((mask != NULL) && (handle != NULL)) 2741991554f2SKenneth D. Merry bcopy(mask, &handle->mask[0], 16); 2742991554f2SKenneth D. Merry memset(sc->event_mask, 0xff, 16); 2743991554f2SKenneth D. Merry 2744991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2745991554f2SKenneth D. Merry for (i = 0; i < 16; i++) 2746991554f2SKenneth D. Merry sc->event_mask[i] &= ~eh->mask[i]; 2747991554f2SKenneth D. Merry } 2748991554f2SKenneth D. Merry 2749991554f2SKenneth D. Merry if ((cm = mpr_alloc_command(sc)) == NULL) 2750991554f2SKenneth D. Merry return (EBUSY); 2751991554f2SKenneth D. Merry evtreq = (MPI2_EVENT_NOTIFICATION_REQUEST *)cm->cm_req; 2752991554f2SKenneth D. Merry evtreq->Function = MPI2_FUNCTION_EVENT_NOTIFICATION; 2753991554f2SKenneth D. Merry evtreq->MsgFlags = 0; 2754991554f2SKenneth D. Merry evtreq->SASBroadcastPrimitiveMasks = 0; 2755991554f2SKenneth D. Merry #ifdef MPR_DEBUG_ALL_EVENTS 2756991554f2SKenneth D. Merry { 2757991554f2SKenneth D. Merry u_char fullmask[16]; 2758991554f2SKenneth D. Merry memset(fullmask, 0x00, 16); 2759991554f2SKenneth D. Merry bcopy(fullmask, (uint8_t *)&evtreq->EventMasks, 16); 2760991554f2SKenneth D. Merry } 2761991554f2SKenneth D. Merry #else 2762991554f2SKenneth D. Merry bcopy(sc->event_mask, (uint8_t *)&evtreq->EventMasks, 16); 2763991554f2SKenneth D. Merry #endif 2764991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 2765991554f2SKenneth D. Merry cm->cm_data = NULL; 2766991554f2SKenneth D. Merry 27676d4ffcb4SKenneth D. Merry error = mpr_request_polled(sc, &cm); 27686d4ffcb4SKenneth D. Merry if (cm != NULL) 2769991554f2SKenneth D. Merry reply = (MPI2_EVENT_NOTIFICATION_REPLY *)cm->cm_reply; 2770991554f2SKenneth D. Merry if ((reply == NULL) || 2771991554f2SKenneth D. Merry (reply->IOCStatus & MPI2_IOCSTATUS_MASK) != MPI2_IOCSTATUS_SUCCESS) 2772991554f2SKenneth D. Merry error = ENXIO; 2773991554f2SKenneth D. Merry 2774991554f2SKenneth D. Merry if (reply) 2775055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, reply); 2776991554f2SKenneth D. Merry 2777991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s finished error %d\n", __func__, error); 2778991554f2SKenneth D. Merry 27796d4ffcb4SKenneth D. Merry if (cm != NULL) 2780991554f2SKenneth D. Merry mpr_free_command(sc, cm); 2781991554f2SKenneth D. Merry return (error); 2782991554f2SKenneth D. Merry } 2783991554f2SKenneth D. Merry 2784991554f2SKenneth D. Merry static int 2785991554f2SKenneth D. Merry mpr_reregister_events(struct mpr_softc *sc) 2786991554f2SKenneth D. Merry { 2787991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REQUEST *evtreq; 2788991554f2SKenneth D. Merry struct mpr_command *cm; 2789991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2790991554f2SKenneth D. Merry int error, i; 2791991554f2SKenneth D. Merry 2792991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2793991554f2SKenneth D. Merry 2794991554f2SKenneth D. Merry /* first, reregister events */ 2795991554f2SKenneth D. Merry 2796991554f2SKenneth D. Merry memset(sc->event_mask, 0xff, 16); 2797991554f2SKenneth D. Merry 2798991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2799991554f2SKenneth D. Merry for (i = 0; i < 16; i++) 2800991554f2SKenneth D. Merry sc->event_mask[i] &= ~eh->mask[i]; 2801991554f2SKenneth D. Merry } 2802991554f2SKenneth D. Merry 2803991554f2SKenneth D. Merry if ((cm = mpr_alloc_command(sc)) == NULL) 2804991554f2SKenneth D. Merry return (EBUSY); 2805991554f2SKenneth D. Merry evtreq = (MPI2_EVENT_NOTIFICATION_REQUEST *)cm->cm_req; 2806991554f2SKenneth D. Merry evtreq->Function = MPI2_FUNCTION_EVENT_NOTIFICATION; 2807991554f2SKenneth D. Merry evtreq->MsgFlags = 0; 2808991554f2SKenneth D. Merry evtreq->SASBroadcastPrimitiveMasks = 0; 2809991554f2SKenneth D. Merry #ifdef MPR_DEBUG_ALL_EVENTS 2810991554f2SKenneth D. Merry { 2811991554f2SKenneth D. Merry u_char fullmask[16]; 2812991554f2SKenneth D. Merry memset(fullmask, 0x00, 16); 2813991554f2SKenneth D. Merry bcopy(fullmask, (uint8_t *)&evtreq->EventMasks, 16); 2814991554f2SKenneth D. Merry } 2815991554f2SKenneth D. Merry #else 2816991554f2SKenneth D. Merry bcopy(sc->event_mask, (uint8_t *)&evtreq->EventMasks, 16); 2817991554f2SKenneth D. Merry #endif 2818991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 2819991554f2SKenneth D. Merry cm->cm_data = NULL; 2820991554f2SKenneth D. Merry cm->cm_complete = mpr_reregister_events_complete; 2821991554f2SKenneth D. Merry 2822991554f2SKenneth D. Merry error = mpr_map_command(sc, cm); 2823991554f2SKenneth D. Merry 2824991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s finished with error %d\n", __func__, 2825991554f2SKenneth D. Merry error); 2826991554f2SKenneth D. Merry return (error); 2827991554f2SKenneth D. Merry } 2828991554f2SKenneth D. Merry 2829991554f2SKenneth D. Merry int 2830991554f2SKenneth D. Merry mpr_deregister_events(struct mpr_softc *sc, struct mpr_event_handle *handle) 2831991554f2SKenneth D. Merry { 2832991554f2SKenneth D. Merry 2833991554f2SKenneth D. Merry TAILQ_REMOVE(&sc->event_list, handle, eh_list); 2834991554f2SKenneth D. Merry free(handle, M_MPR); 2835991554f2SKenneth D. Merry return (mpr_update_events(sc, NULL, NULL)); 2836991554f2SKenneth D. Merry } 2837991554f2SKenneth D. Merry 283867feec50SStephen McConnell /** 283967feec50SStephen McConnell * mpr_build_nvme_prp - This function is called for NVMe end devices to build a 284067feec50SStephen McConnell * native SGL (NVMe PRP). The native SGL is built starting in the first PRP entry 284167feec50SStephen McConnell * of the NVMe message (PRP1). If the data buffer is small enough to be described 284267feec50SStephen McConnell * entirely using PRP1, then PRP2 is not used. If needed, PRP2 is used to 284367feec50SStephen McConnell * describe a larger data buffer. If the data buffer is too large to describe 284467feec50SStephen McConnell * using the two PRP entriess inside the NVMe message, then PRP1 describes the 284567feec50SStephen McConnell * first data memory segment, and PRP2 contains a pointer to a PRP list located 284667feec50SStephen McConnell * elsewhere in memory to describe the remaining data memory segments. The PRP 284767feec50SStephen McConnell * list will be contiguous. 284867feec50SStephen McConnell 284967feec50SStephen McConnell * The native SGL for NVMe devices is a Physical Region Page (PRP). A PRP 285067feec50SStephen McConnell * consists of a list of PRP entries to describe a number of noncontigous 285167feec50SStephen McConnell * physical memory segments as a single memory buffer, just as a SGL does. Note 285267feec50SStephen McConnell * however, that this function is only used by the IOCTL call, so the memory 285367feec50SStephen McConnell * given will be guaranteed to be contiguous. There is no need to translate 285467feec50SStephen McConnell * non-contiguous SGL into a PRP in this case. All PRPs will describe contiguous 285567feec50SStephen McConnell * space that is one page size each. 285667feec50SStephen McConnell * 285767feec50SStephen McConnell * Each NVMe message contains two PRP entries. The first (PRP1) either contains 285867feec50SStephen McConnell * a PRP list pointer or a PRP element, depending upon the command. PRP2 contains 285967feec50SStephen McConnell * the second PRP element if the memory being described fits within 2 PRP 286067feec50SStephen McConnell * entries, or a PRP list pointer if the PRP spans more than two entries. 286167feec50SStephen McConnell * 286267feec50SStephen McConnell * A PRP list pointer contains the address of a PRP list, structured as a linear 286367feec50SStephen McConnell * array of PRP entries. Each PRP entry in this list describes a segment of 286467feec50SStephen McConnell * physical memory. 286567feec50SStephen McConnell * 286667feec50SStephen McConnell * Each 64-bit PRP entry comprises an address and an offset field. The address 286767feec50SStephen McConnell * always points to the beginning of a PAGE_SIZE physical memory page, and the 286867feec50SStephen McConnell * offset describes where within that page the memory segment begins. Only the 286967feec50SStephen McConnell * first element in a PRP list may contain a non-zero offest, implying that all 287067feec50SStephen McConnell * memory segments following the first begin at the start of a PAGE_SIZE page. 287167feec50SStephen McConnell * 287267feec50SStephen McConnell * Each PRP element normally describes a chunck of PAGE_SIZE physical memory, 287367feec50SStephen McConnell * with exceptions for the first and last elements in the list. If the memory 287467feec50SStephen McConnell * being described by the list begins at a non-zero offset within the first page, 287567feec50SStephen McConnell * then the first PRP element will contain a non-zero offset indicating where the 287667feec50SStephen McConnell * region begins within the page. The last memory segment may end before the end 287767feec50SStephen McConnell * of the PAGE_SIZE segment, depending upon the overall size of the memory being 287867feec50SStephen McConnell * described by the PRP list. 287967feec50SStephen McConnell * 288067feec50SStephen McConnell * Since PRP entries lack any indication of size, the overall data buffer length 288167feec50SStephen McConnell * is used to determine where the end of the data memory buffer is located, and 288267feec50SStephen McConnell * how many PRP entries are required to describe it. 288367feec50SStephen McConnell * 288467feec50SStephen McConnell * Returns nothing. 288567feec50SStephen McConnell */ 288667feec50SStephen McConnell void 288767feec50SStephen McConnell mpr_build_nvme_prp(struct mpr_softc *sc, struct mpr_command *cm, 288867feec50SStephen McConnell Mpi26NVMeEncapsulatedRequest_t *nvme_encap_request, void *data, 288967feec50SStephen McConnell uint32_t data_in_sz, uint32_t data_out_sz) 289067feec50SStephen McConnell { 289167feec50SStephen McConnell int prp_size = PRP_ENTRY_SIZE; 289267feec50SStephen McConnell uint64_t *prp_entry, *prp1_entry, *prp2_entry; 289367feec50SStephen McConnell uint64_t *prp_entry_phys, *prp_page, *prp_page_phys; 289467feec50SStephen McConnell uint32_t offset, entry_len, page_mask_result, page_mask; 289567feec50SStephen McConnell bus_addr_t paddr; 289667feec50SStephen McConnell size_t length; 289767feec50SStephen McConnell struct mpr_prp_page *prp_page_info = NULL; 289867feec50SStephen McConnell 289967feec50SStephen McConnell /* 290067feec50SStephen McConnell * Not all commands require a data transfer. If no data, just return 290167feec50SStephen McConnell * without constructing any PRP. 290267feec50SStephen McConnell */ 290367feec50SStephen McConnell if (!data_in_sz && !data_out_sz) 290467feec50SStephen McConnell return; 290567feec50SStephen McConnell 290667feec50SStephen McConnell /* 290767feec50SStephen McConnell * Set pointers to PRP1 and PRP2, which are in the NVMe command. PRP1 is 290867feec50SStephen McConnell * located at a 24 byte offset from the start of the NVMe command. Then 290967feec50SStephen McConnell * set the current PRP entry pointer to PRP1. 291067feec50SStephen McConnell */ 291167feec50SStephen McConnell prp1_entry = (uint64_t *)(nvme_encap_request->NVMe_Command + 291267feec50SStephen McConnell NVME_CMD_PRP1_OFFSET); 291367feec50SStephen McConnell prp2_entry = (uint64_t *)(nvme_encap_request->NVMe_Command + 291467feec50SStephen McConnell NVME_CMD_PRP2_OFFSET); 291567feec50SStephen McConnell prp_entry = prp1_entry; 291667feec50SStephen McConnell 291767feec50SStephen McConnell /* 291867feec50SStephen McConnell * For the PRP entries, use the specially allocated buffer of 291967feec50SStephen McConnell * contiguous memory. PRP Page allocation failures should not happen 292067feec50SStephen McConnell * because there should be enough PRP page buffers to account for the 292167feec50SStephen McConnell * possible NVMe QDepth. 292267feec50SStephen McConnell */ 292367feec50SStephen McConnell prp_page_info = mpr_alloc_prp_page(sc); 292467feec50SStephen McConnell KASSERT(prp_page_info != NULL, ("%s: There are no PRP Pages left to be " 292567feec50SStephen McConnell "used for building a native NVMe SGL.\n", __func__)); 292667feec50SStephen McConnell prp_page = (uint64_t *)prp_page_info->prp_page; 292767feec50SStephen McConnell prp_page_phys = (uint64_t *)(uintptr_t)prp_page_info->prp_page_busaddr; 292867feec50SStephen McConnell 292967feec50SStephen McConnell /* 293067feec50SStephen McConnell * Insert the allocated PRP page into the command's PRP page list. This 293167feec50SStephen McConnell * will be freed when the command is freed. 293267feec50SStephen McConnell */ 293367feec50SStephen McConnell TAILQ_INSERT_TAIL(&cm->cm_prp_page_list, prp_page_info, prp_page_link); 293467feec50SStephen McConnell 293567feec50SStephen McConnell /* 293667feec50SStephen McConnell * Check if we are within 1 entry of a page boundary we don't want our 293767feec50SStephen McConnell * first entry to be a PRP List entry. 293867feec50SStephen McConnell */ 293967feec50SStephen McConnell page_mask = PAGE_SIZE - 1; 294067feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)prp_page + prp_size) & 294167feec50SStephen McConnell page_mask; 294267feec50SStephen McConnell if (!page_mask_result) 294367feec50SStephen McConnell { 294467feec50SStephen McConnell /* Bump up to next page boundary. */ 294567feec50SStephen McConnell prp_page = (uint64_t *)((uint8_t *)prp_page + prp_size); 294667feec50SStephen McConnell prp_page_phys = (uint64_t *)((uint8_t *)prp_page_phys + 294767feec50SStephen McConnell prp_size); 294867feec50SStephen McConnell } 294967feec50SStephen McConnell 295067feec50SStephen McConnell /* 295167feec50SStephen McConnell * Set PRP physical pointer, which initially points to the current PRP 295267feec50SStephen McConnell * DMA memory page. 295367feec50SStephen McConnell */ 295467feec50SStephen McConnell prp_entry_phys = prp_page_phys; 295567feec50SStephen McConnell 295667feec50SStephen McConnell /* Get physical address and length of the data buffer. */ 295777baa225SJustin Hibbits paddr = (bus_addr_t)(uintptr_t)data; 295867feec50SStephen McConnell if (data_in_sz) 295967feec50SStephen McConnell length = data_in_sz; 296067feec50SStephen McConnell else 296167feec50SStephen McConnell length = data_out_sz; 296267feec50SStephen McConnell 296367feec50SStephen McConnell /* Loop while the length is not zero. */ 296467feec50SStephen McConnell while (length) 296567feec50SStephen McConnell { 296667feec50SStephen McConnell /* 296767feec50SStephen McConnell * Check if we need to put a list pointer here if we are at page 296867feec50SStephen McConnell * boundary - prp_size (8 bytes). 296967feec50SStephen McConnell */ 297067feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)prp_entry_phys + 297167feec50SStephen McConnell prp_size) & page_mask; 297267feec50SStephen McConnell if (!page_mask_result) 297367feec50SStephen McConnell { 297467feec50SStephen McConnell /* 297567feec50SStephen McConnell * This is the last entry in a PRP List, so we need to 297667feec50SStephen McConnell * put a PRP list pointer here. What this does is: 297767feec50SStephen McConnell * - bump the current memory pointer to the next 297867feec50SStephen McConnell * address, which will be the next full page. 297967feec50SStephen McConnell * - set the PRP Entry to point to that page. This is 298067feec50SStephen McConnell * now the PRP List pointer. 298167feec50SStephen McConnell * - bump the PRP Entry pointer the start of the next 298267feec50SStephen McConnell * page. Since all of this PRP memory is contiguous, 298367feec50SStephen McConnell * no need to get a new page - it's just the next 298467feec50SStephen McConnell * address. 298567feec50SStephen McConnell */ 298667feec50SStephen McConnell prp_entry_phys++; 298767feec50SStephen McConnell *prp_entry = 298867feec50SStephen McConnell htole64((uint64_t)(uintptr_t)prp_entry_phys); 298967feec50SStephen McConnell prp_entry++; 299067feec50SStephen McConnell } 299167feec50SStephen McConnell 299267feec50SStephen McConnell /* Need to handle if entry will be part of a page. */ 299367feec50SStephen McConnell offset = (uint32_t)paddr & page_mask; 299467feec50SStephen McConnell entry_len = PAGE_SIZE - offset; 299567feec50SStephen McConnell 299667feec50SStephen McConnell if (prp_entry == prp1_entry) 299767feec50SStephen McConnell { 299867feec50SStephen McConnell /* 299967feec50SStephen McConnell * Must fill in the first PRP pointer (PRP1) before 300067feec50SStephen McConnell * moving on. 300167feec50SStephen McConnell */ 300267feec50SStephen McConnell *prp1_entry = htole64((uint64_t)paddr); 300367feec50SStephen McConnell 300467feec50SStephen McConnell /* 300567feec50SStephen McConnell * Now point to the second PRP entry within the 300667feec50SStephen McConnell * command (PRP2). 300767feec50SStephen McConnell */ 300867feec50SStephen McConnell prp_entry = prp2_entry; 300967feec50SStephen McConnell } 301067feec50SStephen McConnell else if (prp_entry == prp2_entry) 301167feec50SStephen McConnell { 301267feec50SStephen McConnell /* 301367feec50SStephen McConnell * Should the PRP2 entry be a PRP List pointer or just a 301467feec50SStephen McConnell * regular PRP pointer? If there is more than one more 301567feec50SStephen McConnell * page of data, must use a PRP List pointer. 301667feec50SStephen McConnell */ 301767feec50SStephen McConnell if (length > PAGE_SIZE) 301867feec50SStephen McConnell { 301967feec50SStephen McConnell /* 302067feec50SStephen McConnell * PRP2 will contain a PRP List pointer because 302167feec50SStephen McConnell * more PRP's are needed with this command. The 302267feec50SStephen McConnell * list will start at the beginning of the 302367feec50SStephen McConnell * contiguous buffer. 302467feec50SStephen McConnell */ 302567feec50SStephen McConnell *prp2_entry = 302667feec50SStephen McConnell htole64( 302767feec50SStephen McConnell (uint64_t)(uintptr_t)prp_entry_phys); 302867feec50SStephen McConnell 302967feec50SStephen McConnell /* 303067feec50SStephen McConnell * The next PRP Entry will be the start of the 303167feec50SStephen McConnell * first PRP List. 303267feec50SStephen McConnell */ 303367feec50SStephen McConnell prp_entry = prp_page; 303467feec50SStephen McConnell } 303567feec50SStephen McConnell else 303667feec50SStephen McConnell { 303767feec50SStephen McConnell /* 303867feec50SStephen McConnell * After this, the PRP Entries are complete. 303967feec50SStephen McConnell * This command uses 2 PRP's and no PRP list. 304067feec50SStephen McConnell */ 304167feec50SStephen McConnell *prp2_entry = htole64((uint64_t)paddr); 304267feec50SStephen McConnell } 304367feec50SStephen McConnell } 304467feec50SStephen McConnell else 304567feec50SStephen McConnell { 304667feec50SStephen McConnell /* 304767feec50SStephen McConnell * Put entry in list and bump the addresses. 304867feec50SStephen McConnell * 304967feec50SStephen McConnell * After PRP1 and PRP2 are filled in, this will fill in 305067feec50SStephen McConnell * all remaining PRP entries in a PRP List, one per each 305167feec50SStephen McConnell * time through the loop. 305267feec50SStephen McConnell */ 305367feec50SStephen McConnell *prp_entry = htole64((uint64_t)paddr); 305467feec50SStephen McConnell prp_entry++; 305567feec50SStephen McConnell prp_entry_phys++; 305667feec50SStephen McConnell } 305767feec50SStephen McConnell 305867feec50SStephen McConnell /* 305967feec50SStephen McConnell * Bump the phys address of the command's data buffer by the 306067feec50SStephen McConnell * entry_len. 306167feec50SStephen McConnell */ 306267feec50SStephen McConnell paddr += entry_len; 306367feec50SStephen McConnell 306467feec50SStephen McConnell /* Decrement length accounting for last partial page. */ 306567feec50SStephen McConnell if (entry_len > length) 306667feec50SStephen McConnell length = 0; 306767feec50SStephen McConnell else 306867feec50SStephen McConnell length -= entry_len; 306967feec50SStephen McConnell } 307067feec50SStephen McConnell } 307167feec50SStephen McConnell 307267feec50SStephen McConnell /* 307367feec50SStephen McConnell * mpr_check_pcie_native_sgl - This function is called for PCIe end devices to 307467feec50SStephen McConnell * determine if the driver needs to build a native SGL. If so, that native SGL 307567feec50SStephen McConnell * is built in the contiguous buffers allocated especially for PCIe SGL 307667feec50SStephen McConnell * creation. If the driver will not build a native SGL, return TRUE and a 307767feec50SStephen McConnell * normal IEEE SGL will be built. Currently this routine supports NVMe devices 307867feec50SStephen McConnell * only. 307967feec50SStephen McConnell * 308067feec50SStephen McConnell * Returns FALSE (0) if native SGL was built, TRUE (1) if no SGL was built. 308167feec50SStephen McConnell */ 308267feec50SStephen McConnell static int 308367feec50SStephen McConnell mpr_check_pcie_native_sgl(struct mpr_softc *sc, struct mpr_command *cm, 308467feec50SStephen McConnell bus_dma_segment_t *segs, int segs_left) 308567feec50SStephen McConnell { 308667feec50SStephen McConnell uint32_t i, sge_dwords, length, offset, entry_len; 308767feec50SStephen McConnell uint32_t num_entries, buff_len = 0, sges_in_segment; 308867feec50SStephen McConnell uint32_t page_mask, page_mask_result, *curr_buff; 308967feec50SStephen McConnell uint32_t *ptr_sgl, *ptr_first_sgl, first_page_offset; 309067feec50SStephen McConnell uint32_t first_page_data_size, end_residual; 309167feec50SStephen McConnell uint64_t *msg_phys; 309267feec50SStephen McConnell bus_addr_t paddr; 309367feec50SStephen McConnell int build_native_sgl = 0, first_prp_entry; 309467feec50SStephen McConnell int prp_size = PRP_ENTRY_SIZE; 309567feec50SStephen McConnell Mpi25IeeeSgeChain64_t *main_chain_element = NULL; 309667feec50SStephen McConnell struct mpr_prp_page *prp_page_info = NULL; 309767feec50SStephen McConnell 309867feec50SStephen McConnell mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 309967feec50SStephen McConnell 310067feec50SStephen McConnell /* 310167feec50SStephen McConnell * Add up the sizes of each segment length to get the total transfer 310267feec50SStephen McConnell * size, which will be checked against the Maximum Data Transfer Size. 310367feec50SStephen McConnell * If the data transfer length exceeds the MDTS for this device, just 310467feec50SStephen McConnell * return 1 so a normal IEEE SGL will be built. F/W will break the I/O 310567feec50SStephen McConnell * up into multiple I/O's. [nvme_mdts = 0 means unlimited] 310667feec50SStephen McConnell */ 310767feec50SStephen McConnell for (i = 0; i < segs_left; i++) 310867feec50SStephen McConnell buff_len += htole32(segs[i].ds_len); 310967feec50SStephen McConnell if ((cm->cm_targ->MDTS > 0) && (buff_len > cm->cm_targ->MDTS)) 311067feec50SStephen McConnell return 1; 311167feec50SStephen McConnell 311267feec50SStephen McConnell /* Create page_mask (to get offset within page) */ 311367feec50SStephen McConnell page_mask = PAGE_SIZE - 1; 311467feec50SStephen McConnell 311567feec50SStephen McConnell /* 311667feec50SStephen McConnell * Check if the number of elements exceeds the max number that can be 311767feec50SStephen McConnell * put in the main message frame (H/W can only translate an SGL that 311867feec50SStephen McConnell * is contained entirely in the main message frame). 311967feec50SStephen McConnell */ 312096410703SScott Long sges_in_segment = (sc->reqframesz - 312167feec50SStephen McConnell offsetof(Mpi25SCSIIORequest_t, SGL)) / sizeof(MPI25_SGE_IO_UNION); 312267feec50SStephen McConnell if (segs_left > sges_in_segment) 312367feec50SStephen McConnell build_native_sgl = 1; 312467feec50SStephen McConnell else 312567feec50SStephen McConnell { 312667feec50SStephen McConnell /* 312767feec50SStephen McConnell * NVMe uses one PRP for each physical page (or part of physical 312867feec50SStephen McConnell * page). 312967feec50SStephen McConnell * if 4 pages or less then IEEE is OK 313067feec50SStephen McConnell * if > 5 pages then we need to build a native SGL 313167feec50SStephen McConnell * if > 4 and <= 5 pages, then check the physical address of 313267feec50SStephen McConnell * the first SG entry, then if this first size in the page 313367feec50SStephen McConnell * is >= the residual beyond 4 pages then use IEEE, 313467feec50SStephen McConnell * otherwise use native SGL 313567feec50SStephen McConnell */ 313667feec50SStephen McConnell if (buff_len > (PAGE_SIZE * 5)) 313767feec50SStephen McConnell build_native_sgl = 1; 313867feec50SStephen McConnell else if ((buff_len > (PAGE_SIZE * 4)) && 313967feec50SStephen McConnell (buff_len <= (PAGE_SIZE * 5)) ) 314067feec50SStephen McConnell { 314177baa225SJustin Hibbits msg_phys = (uint64_t *)(uintptr_t)segs[0].ds_addr; 314267feec50SStephen McConnell first_page_offset = 314367feec50SStephen McConnell ((uint32_t)(uint64_t)(uintptr_t)msg_phys & 314467feec50SStephen McConnell page_mask); 314567feec50SStephen McConnell first_page_data_size = PAGE_SIZE - first_page_offset; 314667feec50SStephen McConnell end_residual = buff_len % PAGE_SIZE; 314767feec50SStephen McConnell 314867feec50SStephen McConnell /* 314967feec50SStephen McConnell * If offset into first page pushes the end of the data 315067feec50SStephen McConnell * beyond end of the 5th page, we need the extra PRP 315167feec50SStephen McConnell * list. 315267feec50SStephen McConnell */ 315367feec50SStephen McConnell if (first_page_data_size < end_residual) 315467feec50SStephen McConnell build_native_sgl = 1; 315567feec50SStephen McConnell 315667feec50SStephen McConnell /* 315767feec50SStephen McConnell * Check if first SG entry size is < residual beyond 4 315867feec50SStephen McConnell * pages. 315967feec50SStephen McConnell */ 316067feec50SStephen McConnell if (htole32(segs[0].ds_len) < 316167feec50SStephen McConnell (buff_len - (PAGE_SIZE * 4))) 316267feec50SStephen McConnell build_native_sgl = 1; 316367feec50SStephen McConnell } 316467feec50SStephen McConnell } 316567feec50SStephen McConnell 316667feec50SStephen McConnell /* check if native SGL is needed */ 316767feec50SStephen McConnell if (!build_native_sgl) 316867feec50SStephen McConnell return 1; 316967feec50SStephen McConnell 317067feec50SStephen McConnell /* 317167feec50SStephen McConnell * Native SGL is needed. 317267feec50SStephen McConnell * Put a chain element in main message frame that points to the first 317367feec50SStephen McConnell * chain buffer. 317467feec50SStephen McConnell * 317567feec50SStephen McConnell * NOTE: The ChainOffset field must be 0 when using a chain pointer to 317667feec50SStephen McConnell * a native SGL. 317767feec50SStephen McConnell */ 317867feec50SStephen McConnell 317967feec50SStephen McConnell /* Set main message chain element pointer */ 318067feec50SStephen McConnell main_chain_element = (pMpi25IeeeSgeChain64_t)cm->cm_sge; 318167feec50SStephen McConnell 318267feec50SStephen McConnell /* 318367feec50SStephen McConnell * For NVMe the chain element needs to be the 2nd SGL entry in the main 318467feec50SStephen McConnell * message. 318567feec50SStephen McConnell */ 318667feec50SStephen McConnell main_chain_element = (Mpi25IeeeSgeChain64_t *) 318767feec50SStephen McConnell ((uint8_t *)main_chain_element + sizeof(MPI25_IEEE_SGE_CHAIN64)); 318867feec50SStephen McConnell 318967feec50SStephen McConnell /* 319067feec50SStephen McConnell * For the PRP entries, use the specially allocated buffer of 319167feec50SStephen McConnell * contiguous memory. PRP Page allocation failures should not happen 319267feec50SStephen McConnell * because there should be enough PRP page buffers to account for the 319367feec50SStephen McConnell * possible NVMe QDepth. 319467feec50SStephen McConnell */ 319567feec50SStephen McConnell prp_page_info = mpr_alloc_prp_page(sc); 319667feec50SStephen McConnell KASSERT(prp_page_info != NULL, ("%s: There are no PRP Pages left to be " 319767feec50SStephen McConnell "used for building a native NVMe SGL.\n", __func__)); 319867feec50SStephen McConnell curr_buff = (uint32_t *)prp_page_info->prp_page; 319967feec50SStephen McConnell msg_phys = (uint64_t *)(uintptr_t)prp_page_info->prp_page_busaddr; 320067feec50SStephen McConnell 320167feec50SStephen McConnell /* 320267feec50SStephen McConnell * Insert the allocated PRP page into the command's PRP page list. This 320367feec50SStephen McConnell * will be freed when the command is freed. 320467feec50SStephen McConnell */ 320567feec50SStephen McConnell TAILQ_INSERT_TAIL(&cm->cm_prp_page_list, prp_page_info, prp_page_link); 320667feec50SStephen McConnell 320767feec50SStephen McConnell /* 320867feec50SStephen McConnell * Check if we are within 1 entry of a page boundary we don't want our 320967feec50SStephen McConnell * first entry to be a PRP List entry. 321067feec50SStephen McConnell */ 321167feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)curr_buff + prp_size) & 321267feec50SStephen McConnell page_mask; 321367feec50SStephen McConnell if (!page_mask_result) { 321467feec50SStephen McConnell /* Bump up to next page boundary. */ 321567feec50SStephen McConnell curr_buff = (uint32_t *)((uint8_t *)curr_buff + prp_size); 321667feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + prp_size); 321767feec50SStephen McConnell } 321867feec50SStephen McConnell 321967feec50SStephen McConnell /* Fill in the chain element and make it an NVMe segment type. */ 322067feec50SStephen McConnell main_chain_element->Address.High = 322167feec50SStephen McConnell htole32((uint32_t)((uint64_t)(uintptr_t)msg_phys >> 32)); 322267feec50SStephen McConnell main_chain_element->Address.Low = 322367feec50SStephen McConnell htole32((uint32_t)(uintptr_t)msg_phys); 322467feec50SStephen McConnell main_chain_element->NextChainOffset = 0; 322567feec50SStephen McConnell main_chain_element->Flags = MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT | 322667feec50SStephen McConnell MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR | 322767feec50SStephen McConnell MPI26_IEEE_SGE_FLAGS_NSF_NVME_PRP; 322867feec50SStephen McConnell 322967feec50SStephen McConnell /* Set SGL pointer to start of contiguous PCIe buffer. */ 323067feec50SStephen McConnell ptr_sgl = curr_buff; 323167feec50SStephen McConnell sge_dwords = 2; 323267feec50SStephen McConnell num_entries = 0; 323367feec50SStephen McConnell 323467feec50SStephen McConnell /* 323567feec50SStephen McConnell * NVMe has a very convoluted PRP format. One PRP is required for each 323667feec50SStephen McConnell * page or partial page. We need to split up OS SG entries if they are 323767feec50SStephen McConnell * longer than one page or cross a page boundary. We also have to insert 323867feec50SStephen McConnell * a PRP list pointer entry as the last entry in each physical page of 323967feec50SStephen McConnell * the PRP list. 324067feec50SStephen McConnell * 324167feec50SStephen McConnell * NOTE: The first PRP "entry" is actually placed in the first SGL entry 324267feec50SStephen McConnell * in the main message in IEEE 64 format. The 2nd entry in the main 324367feec50SStephen McConnell * message is the chain element, and the rest of the PRP entries are 324467feec50SStephen McConnell * built in the contiguous PCIe buffer. 324567feec50SStephen McConnell */ 324667feec50SStephen McConnell first_prp_entry = 1; 324767feec50SStephen McConnell ptr_first_sgl = (uint32_t *)cm->cm_sge; 324867feec50SStephen McConnell 324967feec50SStephen McConnell for (i = 0; i < segs_left; i++) { 325067feec50SStephen McConnell /* Get physical address and length of this SG entry. */ 325167feec50SStephen McConnell paddr = segs[i].ds_addr; 325267feec50SStephen McConnell length = segs[i].ds_len; 325367feec50SStephen McConnell 325467feec50SStephen McConnell /* 325567feec50SStephen McConnell * Check whether a given SGE buffer lies on a non-PAGED 325667feec50SStephen McConnell * boundary if this is not the first page. If so, this is not 325767feec50SStephen McConnell * expected so have FW build the SGL. 325867feec50SStephen McConnell */ 3259757ff642SScott Long if ((i != 0) && (((uint32_t)paddr & page_mask) != 0)) { 326067feec50SStephen McConnell mpr_dprint(sc, MPR_ERROR, "Unaligned SGE while " 326167feec50SStephen McConnell "building NVMe PRPs, low address is 0x%x\n", 326267feec50SStephen McConnell (uint32_t)paddr); 326367feec50SStephen McConnell return 1; 326467feec50SStephen McConnell } 326567feec50SStephen McConnell 326667feec50SStephen McConnell /* Apart from last SGE, if any other SGE boundary is not page 326767feec50SStephen McConnell * aligned then it means that hole exists. Existence of hole 326867feec50SStephen McConnell * leads to data corruption. So fallback to IEEE SGEs. 326967feec50SStephen McConnell */ 327067feec50SStephen McConnell if (i != (segs_left - 1)) { 327167feec50SStephen McConnell if (((uint32_t)paddr + length) & page_mask) { 327267feec50SStephen McConnell mpr_dprint(sc, MPR_ERROR, "Unaligned SGE " 327367feec50SStephen McConnell "boundary while building NVMe PRPs, low " 327467feec50SStephen McConnell "address: 0x%x and length: %u\n", 327567feec50SStephen McConnell (uint32_t)paddr, length); 327667feec50SStephen McConnell return 1; 327767feec50SStephen McConnell } 327867feec50SStephen McConnell } 327967feec50SStephen McConnell 328067feec50SStephen McConnell /* Loop while the length is not zero. */ 328167feec50SStephen McConnell while (length) { 328267feec50SStephen McConnell /* 328367feec50SStephen McConnell * Check if we need to put a list pointer here if we are 328467feec50SStephen McConnell * at page boundary - prp_size. 328567feec50SStephen McConnell */ 328667feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)ptr_sgl + 328767feec50SStephen McConnell prp_size) & page_mask; 328867feec50SStephen McConnell if (!page_mask_result) { 328967feec50SStephen McConnell /* 329067feec50SStephen McConnell * Need to put a PRP list pointer here. 329167feec50SStephen McConnell */ 329267feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + 329367feec50SStephen McConnell prp_size); 329467feec50SStephen McConnell *ptr_sgl = htole32((uintptr_t)msg_phys); 329567feec50SStephen McConnell *(ptr_sgl+1) = htole32((uint64_t)(uintptr_t) 329667feec50SStephen McConnell msg_phys >> 32); 329767feec50SStephen McConnell ptr_sgl += sge_dwords; 329867feec50SStephen McConnell num_entries++; 329967feec50SStephen McConnell } 330067feec50SStephen McConnell 330167feec50SStephen McConnell /* Need to handle if entry will be part of a page. */ 330267feec50SStephen McConnell offset = (uint32_t)paddr & page_mask; 330367feec50SStephen McConnell entry_len = PAGE_SIZE - offset; 330467feec50SStephen McConnell if (first_prp_entry) { 330567feec50SStephen McConnell /* 330667feec50SStephen McConnell * Put IEEE entry in first SGE in main message. 330767feec50SStephen McConnell * (Simple element, System addr, not end of 330867feec50SStephen McConnell * list.) 330967feec50SStephen McConnell */ 331067feec50SStephen McConnell *ptr_first_sgl = htole32((uint32_t)paddr); 331167feec50SStephen McConnell *(ptr_first_sgl + 1) = 331267feec50SStephen McConnell htole32((uint32_t)((uint64_t)paddr >> 32)); 331367feec50SStephen McConnell *(ptr_first_sgl + 2) = htole32(entry_len); 331467feec50SStephen McConnell *(ptr_first_sgl + 3) = 0; 331567feec50SStephen McConnell 331667feec50SStephen McConnell /* No longer the first PRP entry. */ 331767feec50SStephen McConnell first_prp_entry = 0; 331867feec50SStephen McConnell } else { 331967feec50SStephen McConnell /* Put entry in list. */ 332067feec50SStephen McConnell *ptr_sgl = htole32((uint32_t)paddr); 332167feec50SStephen McConnell *(ptr_sgl + 1) = 332267feec50SStephen McConnell htole32((uint32_t)((uint64_t)paddr >> 32)); 332367feec50SStephen McConnell 332467feec50SStephen McConnell /* Bump ptr_sgl, msg_phys, and num_entries. */ 332567feec50SStephen McConnell ptr_sgl += sge_dwords; 332667feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + 332767feec50SStephen McConnell prp_size); 332867feec50SStephen McConnell num_entries++; 332967feec50SStephen McConnell } 333067feec50SStephen McConnell 333167feec50SStephen McConnell /* Bump the phys address by the entry_len. */ 333267feec50SStephen McConnell paddr += entry_len; 333367feec50SStephen McConnell 333467feec50SStephen McConnell /* Decrement length accounting for last partial page. */ 333567feec50SStephen McConnell if (entry_len > length) 333667feec50SStephen McConnell length = 0; 333767feec50SStephen McConnell else 333867feec50SStephen McConnell length -= entry_len; 333967feec50SStephen McConnell } 334067feec50SStephen McConnell } 334167feec50SStephen McConnell 334267feec50SStephen McConnell /* Set chain element Length. */ 334367feec50SStephen McConnell main_chain_element->Length = htole32(num_entries * prp_size); 334467feec50SStephen McConnell 334567feec50SStephen McConnell /* Return 0, indicating we built a native SGL. */ 334667feec50SStephen McConnell return 0; 334767feec50SStephen McConnell } 334867feec50SStephen McConnell 3349991554f2SKenneth D. Merry /* 3350991554f2SKenneth D. Merry * Add a chain element as the next SGE for the specified command. 3351991554f2SKenneth D. Merry * Reset cm_sge and cm_sgesize to indicate all the available space. Chains are 3352991554f2SKenneth D. Merry * only required for IEEE commands. Therefore there is no code for commands 3353a2c14879SStephen McConnell * that have the MPR_CM_FLAGS_SGE_SIMPLE flag set (and those commands 3354a2c14879SStephen McConnell * shouldn't be requesting chains). 3355991554f2SKenneth D. Merry */ 3356991554f2SKenneth D. Merry static int 3357991554f2SKenneth D. Merry mpr_add_chain(struct mpr_command *cm, int segsleft) 3358991554f2SKenneth D. Merry { 3359991554f2SKenneth D. Merry struct mpr_softc *sc = cm->cm_sc; 3360991554f2SKenneth D. Merry MPI2_REQUEST_HEADER *req; 3361991554f2SKenneth D. Merry MPI25_IEEE_SGE_CHAIN64 *ieee_sgc; 3362991554f2SKenneth D. Merry struct mpr_chain *chain; 33632bbc5fcbSStephen McConnell int sgc_size, current_segs, rem_segs, segs_per_frame; 3364991554f2SKenneth D. Merry uint8_t next_chain_offset = 0; 3365991554f2SKenneth D. Merry 3366991554f2SKenneth D. Merry /* 3367991554f2SKenneth D. Merry * Fail if a command is requesting a chain for SIMPLE SGE's. For SAS3 3368991554f2SKenneth D. Merry * only IEEE commands should be requesting chains. Return some error 3369991554f2SKenneth D. Merry * code other than 0. 3370991554f2SKenneth D. Merry */ 3371991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_SGE_SIMPLE) { 3372991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "A chain element cannot be added to " 3373991554f2SKenneth D. Merry "an MPI SGL.\n"); 3374991554f2SKenneth D. Merry return(ENOBUFS); 3375991554f2SKenneth D. Merry } 3376991554f2SKenneth D. Merry 3377991554f2SKenneth D. Merry sgc_size = sizeof(MPI25_IEEE_SGE_CHAIN64); 3378991554f2SKenneth D. Merry if (cm->cm_sglsize < sgc_size) 3379991554f2SKenneth D. Merry panic("MPR: Need SGE Error Code\n"); 3380991554f2SKenneth D. Merry 3381991554f2SKenneth D. Merry chain = mpr_alloc_chain(cm->cm_sc); 3382991554f2SKenneth D. Merry if (chain == NULL) 3383991554f2SKenneth D. Merry return (ENOBUFS); 3384991554f2SKenneth D. Merry 3385991554f2SKenneth D. Merry /* 3386991554f2SKenneth D. Merry * Note: a double-linked list is used to make it easier to walk for 3387991554f2SKenneth D. Merry * debugging. 3388991554f2SKenneth D. Merry */ 3389991554f2SKenneth D. Merry TAILQ_INSERT_TAIL(&cm->cm_chain_list, chain, chain_link); 3390991554f2SKenneth D. Merry 3391991554f2SKenneth D. Merry /* 3392991554f2SKenneth D. Merry * Need to know if the number of frames left is more than 1 or not. If 3393991554f2SKenneth D. Merry * more than 1 frame is required, NextChainOffset will need to be set, 3394991554f2SKenneth D. Merry * which will just be the last segment of the frame. 3395991554f2SKenneth D. Merry */ 3396991554f2SKenneth D. Merry rem_segs = 0; 3397991554f2SKenneth D. Merry if (cm->cm_sglsize < (sgc_size * segsleft)) { 3398991554f2SKenneth D. Merry /* 3399991554f2SKenneth D. Merry * rem_segs is the number of segements remaining after the 3400991554f2SKenneth D. Merry * segments that will go into the current frame. Since it is 3401991554f2SKenneth D. Merry * known that at least one more frame is required, account for 3402991554f2SKenneth D. Merry * the chain element. To know if more than one more frame is 3403991554f2SKenneth D. Merry * required, just check if there will be a remainder after using 3404991554f2SKenneth D. Merry * the current frame (with this chain) and the next frame. If 3405991554f2SKenneth D. Merry * so the NextChainOffset must be the last element of the next 3406991554f2SKenneth D. Merry * frame. 3407991554f2SKenneth D. Merry */ 3408991554f2SKenneth D. Merry current_segs = (cm->cm_sglsize / sgc_size) - 1; 3409991554f2SKenneth D. Merry rem_segs = segsleft - current_segs; 34102bbc5fcbSStephen McConnell segs_per_frame = sc->chain_frame_size / sgc_size; 3411991554f2SKenneth D. Merry if (rem_segs > segs_per_frame) { 3412991554f2SKenneth D. Merry next_chain_offset = segs_per_frame - 1; 3413991554f2SKenneth D. Merry } 3414991554f2SKenneth D. Merry } 3415991554f2SKenneth D. Merry ieee_sgc = &((MPI25_SGE_IO_UNION *)cm->cm_sge)->IeeeChain; 34162bbc5fcbSStephen McConnell ieee_sgc->Length = next_chain_offset ? 34172bbc5fcbSStephen McConnell htole32((uint32_t)sc->chain_frame_size) : 3418991554f2SKenneth D. Merry htole32((uint32_t)rem_segs * (uint32_t)sgc_size); 3419991554f2SKenneth D. Merry ieee_sgc->NextChainOffset = next_chain_offset; 3420991554f2SKenneth D. Merry ieee_sgc->Flags = (MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT | 3421991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3422991554f2SKenneth D. Merry ieee_sgc->Address.Low = htole32(chain->chain_busaddr); 3423991554f2SKenneth D. Merry ieee_sgc->Address.High = htole32(chain->chain_busaddr >> 32); 3424991554f2SKenneth D. Merry cm->cm_sge = &((MPI25_SGE_IO_UNION *)chain->chain)->IeeeSimple; 3425991554f2SKenneth D. Merry req = (MPI2_REQUEST_HEADER *)cm->cm_req; 34262bbc5fcbSStephen McConnell req->ChainOffset = (sc->chain_frame_size - sgc_size) >> 4; 3427991554f2SKenneth D. Merry 34282bbc5fcbSStephen McConnell cm->cm_sglsize = sc->chain_frame_size; 3429991554f2SKenneth D. Merry return (0); 3430991554f2SKenneth D. Merry } 3431991554f2SKenneth D. Merry 3432991554f2SKenneth D. Merry /* 3433991554f2SKenneth D. Merry * Add one scatter-gather element to the scatter-gather list for a command. 3434a2c14879SStephen McConnell * Maintain cm_sglsize and cm_sge as the remaining size and pointer to the 3435a2c14879SStephen McConnell * next SGE to fill in, respectively. In Gen3, the MPI SGL does not have a 3436a2c14879SStephen McConnell * chain, so don't consider any chain additions. 3437991554f2SKenneth D. Merry */ 3438991554f2SKenneth D. Merry int 3439991554f2SKenneth D. Merry mpr_push_sge(struct mpr_command *cm, MPI2_SGE_SIMPLE64 *sge, size_t len, 3440991554f2SKenneth D. Merry int segsleft) 3441991554f2SKenneth D. Merry { 3442991554f2SKenneth D. Merry uint32_t saved_buf_len, saved_address_low, saved_address_high; 3443991554f2SKenneth D. Merry u32 sge_flags; 3444991554f2SKenneth D. Merry 3445991554f2SKenneth D. Merry /* 3446991554f2SKenneth D. Merry * case 1: >=1 more segment, no room for anything (error) 3447991554f2SKenneth D. Merry * case 2: 1 more segment and enough room for it 3448991554f2SKenneth D. Merry */ 3449991554f2SKenneth D. Merry 3450991554f2SKenneth D. Merry if (cm->cm_sglsize < (segsleft * sizeof(MPI2_SGE_SIMPLE64))) { 3451991554f2SKenneth D. Merry mpr_dprint(cm->cm_sc, MPR_ERROR, 3452991554f2SKenneth D. Merry "%s: warning: Not enough room for MPI SGL in frame.\n", 3453991554f2SKenneth D. Merry __func__); 3454991554f2SKenneth D. Merry return(ENOBUFS); 3455991554f2SKenneth D. Merry } 3456991554f2SKenneth D. Merry 3457991554f2SKenneth D. Merry KASSERT(segsleft == 1, 3458991554f2SKenneth D. Merry ("segsleft cannot be more than 1 for an MPI SGL; segsleft = %d\n", 3459991554f2SKenneth D. Merry segsleft)); 3460991554f2SKenneth D. Merry 3461991554f2SKenneth D. Merry /* 3462991554f2SKenneth D. Merry * There is one more segment left to add for the MPI SGL and there is 3463991554f2SKenneth D. Merry * enough room in the frame to add it. This is the normal case because 3464991554f2SKenneth D. Merry * MPI SGL's don't have chains, otherwise something is wrong. 3465991554f2SKenneth D. Merry * 3466991554f2SKenneth D. Merry * If this is a bi-directional request, need to account for that 3467991554f2SKenneth D. Merry * here. Save the pre-filled sge values. These will be used 3468991554f2SKenneth D. Merry * either for the 2nd SGL or for a single direction SGL. If 3469991554f2SKenneth D. Merry * cm_out_len is non-zero, this is a bi-directional request, so 3470991554f2SKenneth D. Merry * fill in the OUT SGL first, then the IN SGL, otherwise just 3471991554f2SKenneth D. Merry * fill in the IN SGL. Note that at this time, when filling in 3472991554f2SKenneth D. Merry * 2 SGL's for a bi-directional request, they both use the same 3473991554f2SKenneth D. Merry * DMA buffer (same cm command). 3474991554f2SKenneth D. Merry */ 3475991554f2SKenneth D. Merry saved_buf_len = sge->FlagsLength & 0x00FFFFFF; 3476991554f2SKenneth D. Merry saved_address_low = sge->Address.Low; 3477991554f2SKenneth D. Merry saved_address_high = sge->Address.High; 3478991554f2SKenneth D. Merry if (cm->cm_out_len) { 3479991554f2SKenneth D. Merry sge->FlagsLength = cm->cm_out_len | 3480991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3481991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER | 3482991554f2SKenneth D. Merry MPI2_SGE_FLAGS_HOST_TO_IOC | 3483991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING) << 3484991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3485991554f2SKenneth D. Merry cm->cm_sglsize -= len; 3486991554f2SKenneth D. Merry /* Endian Safe code */ 3487991554f2SKenneth D. Merry sge_flags = sge->FlagsLength; 3488991554f2SKenneth D. Merry sge->FlagsLength = htole32(sge_flags); 3489991554f2SKenneth D. Merry sge->Address.High = htole32(sge->Address.High); 3490991554f2SKenneth D. Merry sge->Address.Low = htole32(sge->Address.Low); 3491991554f2SKenneth D. Merry bcopy(sge, cm->cm_sge, len); 3492991554f2SKenneth D. Merry cm->cm_sge = (MPI2_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + len); 3493991554f2SKenneth D. Merry } 3494991554f2SKenneth D. Merry sge->FlagsLength = saved_buf_len | 3495991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3496991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER | 3497991554f2SKenneth D. Merry MPI2_SGE_FLAGS_LAST_ELEMENT | 3498991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_LIST | 3499991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING) << 3500991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3501991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_DATAIN) { 3502991554f2SKenneth D. Merry sge->FlagsLength |= 3503991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_IOC_TO_HOST) << 3504991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3505991554f2SKenneth D. Merry } else { 3506991554f2SKenneth D. Merry sge->FlagsLength |= 3507991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_HOST_TO_IOC) << 3508991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3509991554f2SKenneth D. Merry } 3510991554f2SKenneth D. Merry sge->Address.Low = saved_address_low; 3511991554f2SKenneth D. Merry sge->Address.High = saved_address_high; 3512991554f2SKenneth D. Merry 3513991554f2SKenneth D. Merry cm->cm_sglsize -= len; 3514991554f2SKenneth D. Merry /* Endian Safe code */ 3515991554f2SKenneth D. Merry sge_flags = sge->FlagsLength; 3516991554f2SKenneth D. Merry sge->FlagsLength = htole32(sge_flags); 3517991554f2SKenneth D. Merry sge->Address.High = htole32(sge->Address.High); 3518991554f2SKenneth D. Merry sge->Address.Low = htole32(sge->Address.Low); 3519991554f2SKenneth D. Merry bcopy(sge, cm->cm_sge, len); 3520991554f2SKenneth D. Merry cm->cm_sge = (MPI2_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + len); 3521991554f2SKenneth D. Merry return (0); 3522991554f2SKenneth D. Merry } 3523991554f2SKenneth D. Merry 3524991554f2SKenneth D. Merry /* 3525991554f2SKenneth D. Merry * Add one IEEE scatter-gather element (chain or simple) to the IEEE scatter- 3526991554f2SKenneth D. Merry * gather list for a command. Maintain cm_sglsize and cm_sge as the 3527991554f2SKenneth D. Merry * remaining size and pointer to the next SGE to fill in, respectively. 3528991554f2SKenneth D. Merry */ 3529991554f2SKenneth D. Merry int 3530991554f2SKenneth D. Merry mpr_push_ieee_sge(struct mpr_command *cm, void *sgep, int segsleft) 3531991554f2SKenneth D. Merry { 3532991554f2SKenneth D. Merry MPI2_IEEE_SGE_SIMPLE64 *sge = sgep; 3533991554f2SKenneth D. Merry int error, ieee_sge_size = sizeof(MPI25_SGE_IO_UNION); 3534991554f2SKenneth D. Merry uint32_t saved_buf_len, saved_address_low, saved_address_high; 3535991554f2SKenneth D. Merry uint32_t sge_length; 3536991554f2SKenneth D. Merry 3537991554f2SKenneth D. Merry /* 3538991554f2SKenneth D. Merry * case 1: No room for chain or segment (error). 3539991554f2SKenneth D. Merry * case 2: Two or more segments left but only room for chain. 3540991554f2SKenneth D. Merry * case 3: Last segment and room for it, so set flags. 3541991554f2SKenneth D. Merry */ 3542991554f2SKenneth D. Merry 3543991554f2SKenneth D. Merry /* 3544991554f2SKenneth D. Merry * There should be room for at least one element, or there is a big 3545991554f2SKenneth D. Merry * problem. 3546991554f2SKenneth D. Merry */ 3547991554f2SKenneth D. Merry if (cm->cm_sglsize < ieee_sge_size) 3548991554f2SKenneth D. Merry panic("MPR: Need SGE Error Code\n"); 3549991554f2SKenneth D. Merry 3550991554f2SKenneth D. Merry if ((segsleft >= 2) && (cm->cm_sglsize < (ieee_sge_size * 2))) { 3551991554f2SKenneth D. Merry if ((error = mpr_add_chain(cm, segsleft)) != 0) 3552991554f2SKenneth D. Merry return (error); 3553991554f2SKenneth D. Merry } 3554991554f2SKenneth D. Merry 3555991554f2SKenneth D. Merry if (segsleft == 1) { 3556991554f2SKenneth D. Merry /* 3557991554f2SKenneth D. Merry * If this is a bi-directional request, need to account for that 3558991554f2SKenneth D. Merry * here. Save the pre-filled sge values. These will be used 3559991554f2SKenneth D. Merry * either for the 2nd SGL or for a single direction SGL. If 3560991554f2SKenneth D. Merry * cm_out_len is non-zero, this is a bi-directional request, so 3561991554f2SKenneth D. Merry * fill in the OUT SGL first, then the IN SGL, otherwise just 3562991554f2SKenneth D. Merry * fill in the IN SGL. Note that at this time, when filling in 3563991554f2SKenneth D. Merry * 2 SGL's for a bi-directional request, they both use the same 3564991554f2SKenneth D. Merry * DMA buffer (same cm command). 3565991554f2SKenneth D. Merry */ 3566991554f2SKenneth D. Merry saved_buf_len = sge->Length; 3567991554f2SKenneth D. Merry saved_address_low = sge->Address.Low; 3568991554f2SKenneth D. Merry saved_address_high = sge->Address.High; 3569991554f2SKenneth D. Merry if (cm->cm_out_len) { 3570991554f2SKenneth D. Merry sge->Length = cm->cm_out_len; 3571991554f2SKenneth D. Merry sge->Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3572991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3573991554f2SKenneth D. Merry cm->cm_sglsize -= ieee_sge_size; 3574991554f2SKenneth D. Merry /* Endian Safe code */ 3575991554f2SKenneth D. Merry sge_length = sge->Length; 3576991554f2SKenneth D. Merry sge->Length = htole32(sge_length); 3577991554f2SKenneth D. Merry sge->Address.High = htole32(sge->Address.High); 3578991554f2SKenneth D. Merry sge->Address.Low = htole32(sge->Address.Low); 3579991554f2SKenneth D. Merry bcopy(sgep, cm->cm_sge, ieee_sge_size); 3580991554f2SKenneth D. Merry cm->cm_sge = 3581991554f2SKenneth D. Merry (MPI25_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + 3582991554f2SKenneth D. Merry ieee_sge_size); 3583991554f2SKenneth D. Merry } 3584991554f2SKenneth D. Merry sge->Length = saved_buf_len; 3585991554f2SKenneth D. Merry sge->Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3586991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR | 3587991554f2SKenneth D. Merry MPI25_IEEE_SGE_FLAGS_END_OF_LIST); 3588991554f2SKenneth D. Merry sge->Address.Low = saved_address_low; 3589991554f2SKenneth D. Merry sge->Address.High = saved_address_high; 3590991554f2SKenneth D. Merry } 3591991554f2SKenneth D. Merry 3592991554f2SKenneth D. Merry cm->cm_sglsize -= ieee_sge_size; 3593991554f2SKenneth D. Merry /* Endian Safe code */ 3594991554f2SKenneth D. Merry sge_length = sge->Length; 3595991554f2SKenneth D. Merry sge->Length = htole32(sge_length); 3596991554f2SKenneth D. Merry sge->Address.High = htole32(sge->Address.High); 3597991554f2SKenneth D. Merry sge->Address.Low = htole32(sge->Address.Low); 3598991554f2SKenneth D. Merry bcopy(sgep, cm->cm_sge, ieee_sge_size); 3599991554f2SKenneth D. Merry cm->cm_sge = (MPI25_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + 3600991554f2SKenneth D. Merry ieee_sge_size); 3601991554f2SKenneth D. Merry return (0); 3602991554f2SKenneth D. Merry } 3603991554f2SKenneth D. Merry 3604991554f2SKenneth D. Merry /* 3605991554f2SKenneth D. Merry * Add one dma segment to the scatter-gather list for a command. 3606991554f2SKenneth D. Merry */ 3607991554f2SKenneth D. Merry int 3608991554f2SKenneth D. Merry mpr_add_dmaseg(struct mpr_command *cm, vm_paddr_t pa, size_t len, u_int flags, 3609991554f2SKenneth D. Merry int segsleft) 3610991554f2SKenneth D. Merry { 3611991554f2SKenneth D. Merry MPI2_SGE_SIMPLE64 sge; 3612991554f2SKenneth D. Merry MPI2_IEEE_SGE_SIMPLE64 ieee_sge; 3613991554f2SKenneth D. Merry 3614991554f2SKenneth D. Merry if (!(cm->cm_flags & MPR_CM_FLAGS_SGE_SIMPLE)) { 3615991554f2SKenneth D. Merry ieee_sge.Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3616991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3617991554f2SKenneth D. Merry ieee_sge.Length = len; 3618991554f2SKenneth D. Merry mpr_from_u64(pa, &ieee_sge.Address); 3619991554f2SKenneth D. Merry 3620991554f2SKenneth D. Merry return (mpr_push_ieee_sge(cm, &ieee_sge, segsleft)); 3621991554f2SKenneth D. Merry } else { 3622991554f2SKenneth D. Merry /* 3623991554f2SKenneth D. Merry * This driver always uses 64-bit address elements for 3624991554f2SKenneth D. Merry * simplicity. 3625991554f2SKenneth D. Merry */ 3626991554f2SKenneth D. Merry flags |= MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3627991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING; 3628991554f2SKenneth D. Merry /* Set Endian safe macro in mpr_push_sge */ 3629991554f2SKenneth D. Merry sge.FlagsLength = len | (flags << MPI2_SGE_FLAGS_SHIFT); 3630991554f2SKenneth D. Merry mpr_from_u64(pa, &sge.Address); 3631991554f2SKenneth D. Merry 3632991554f2SKenneth D. Merry return (mpr_push_sge(cm, &sge, sizeof sge, segsleft)); 3633991554f2SKenneth D. Merry } 3634991554f2SKenneth D. Merry } 3635991554f2SKenneth D. Merry 3636991554f2SKenneth D. Merry static void 3637991554f2SKenneth D. Merry mpr_data_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 3638991554f2SKenneth D. Merry { 3639991554f2SKenneth D. Merry struct mpr_softc *sc; 3640991554f2SKenneth D. Merry struct mpr_command *cm; 3641991554f2SKenneth D. Merry u_int i, dir, sflags; 3642991554f2SKenneth D. Merry 3643991554f2SKenneth D. Merry cm = (struct mpr_command *)arg; 3644991554f2SKenneth D. Merry sc = cm->cm_sc; 3645991554f2SKenneth D. Merry 3646991554f2SKenneth D. Merry /* 3647991554f2SKenneth D. Merry * In this case, just print out a warning and let the chip tell the 3648991554f2SKenneth D. Merry * user they did the wrong thing. 3649991554f2SKenneth D. Merry */ 3650991554f2SKenneth D. Merry if ((cm->cm_max_segs != 0) && (nsegs > cm->cm_max_segs)) { 36517a2a6a1aSStephen McConnell mpr_dprint(sc, MPR_ERROR, "%s: warning: busdma returned %d " 36527a2a6a1aSStephen McConnell "segments, more than the %d allowed\n", __func__, nsegs, 3653991554f2SKenneth D. Merry cm->cm_max_segs); 3654991554f2SKenneth D. Merry } 3655991554f2SKenneth D. Merry 3656991554f2SKenneth D. Merry /* 3657991554f2SKenneth D. Merry * Set up DMA direction flags. Bi-directional requests are also handled 3658991554f2SKenneth D. Merry * here. In that case, both direction flags will be set. 3659991554f2SKenneth D. Merry */ 3660991554f2SKenneth D. Merry sflags = 0; 3661991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_SMP_PASS) { 3662991554f2SKenneth D. Merry /* 3663991554f2SKenneth D. Merry * We have to add a special case for SMP passthrough, there 3664991554f2SKenneth D. Merry * is no easy way to generically handle it. The first 3665991554f2SKenneth D. Merry * S/G element is used for the command (therefore the 3666991554f2SKenneth D. Merry * direction bit needs to be set). The second one is used 3667991554f2SKenneth D. Merry * for the reply. We'll leave it to the caller to make 3668991554f2SKenneth D. Merry * sure we only have two buffers. 3669991554f2SKenneth D. Merry */ 3670991554f2SKenneth D. Merry /* 3671991554f2SKenneth D. Merry * Even though the busdma man page says it doesn't make 3672991554f2SKenneth D. Merry * sense to have both direction flags, it does in this case. 3673991554f2SKenneth D. Merry * We have one s/g element being accessed in each direction. 3674991554f2SKenneth D. Merry */ 3675991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD; 3676991554f2SKenneth D. Merry 3677991554f2SKenneth D. Merry /* 3678991554f2SKenneth D. Merry * Set the direction flag on the first buffer in the SMP 3679991554f2SKenneth D. Merry * passthrough request. We'll clear it for the second one. 3680991554f2SKenneth D. Merry */ 3681991554f2SKenneth D. Merry sflags |= MPI2_SGE_FLAGS_DIRECTION | 3682991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER; 3683991554f2SKenneth D. Merry } else if (cm->cm_flags & MPR_CM_FLAGS_DATAOUT) { 3684991554f2SKenneth D. Merry sflags |= MPI2_SGE_FLAGS_HOST_TO_IOC; 3685991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREWRITE; 3686991554f2SKenneth D. Merry } else 3687991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREREAD; 3688991554f2SKenneth D. Merry 368967feec50SStephen McConnell /* Check if a native SG list is needed for an NVMe PCIe device. */ 369067feec50SStephen McConnell if (cm->cm_targ && cm->cm_targ->is_nvme && 369167feec50SStephen McConnell mpr_check_pcie_native_sgl(sc, cm, segs, nsegs) == 0) { 369267feec50SStephen McConnell /* A native SG list was built, skip to end. */ 369367feec50SStephen McConnell goto out; 369467feec50SStephen McConnell } 369567feec50SStephen McConnell 3696991554f2SKenneth D. Merry for (i = 0; i < nsegs; i++) { 3697991554f2SKenneth D. Merry if ((cm->cm_flags & MPR_CM_FLAGS_SMP_PASS) && (i != 0)) { 3698991554f2SKenneth D. Merry sflags &= ~MPI2_SGE_FLAGS_DIRECTION; 3699991554f2SKenneth D. Merry } 3700991554f2SKenneth D. Merry error = mpr_add_dmaseg(cm, segs[i].ds_addr, segs[i].ds_len, 3701991554f2SKenneth D. Merry sflags, nsegs - i); 3702991554f2SKenneth D. Merry if (error != 0) { 3703991554f2SKenneth D. Merry /* Resource shortage, roll back! */ 3704991554f2SKenneth D. Merry if (ratecheck(&sc->lastfail, &mpr_chainfail_interval)) 3705991554f2SKenneth D. Merry mpr_dprint(sc, MPR_INFO, "Out of chain frames, " 3706991554f2SKenneth D. Merry "consider increasing hw.mpr.max_chains.\n"); 3707991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_CHAIN_FAILED; 3708991554f2SKenneth D. Merry mpr_complete_command(sc, cm); 3709991554f2SKenneth D. Merry return; 3710991554f2SKenneth D. Merry } 3711991554f2SKenneth D. Merry } 3712991554f2SKenneth D. Merry 371367feec50SStephen McConnell out: 3714991554f2SKenneth D. Merry bus_dmamap_sync(sc->buffer_dmat, cm->cm_dmamap, dir); 3715991554f2SKenneth D. Merry mpr_enqueue_request(sc, cm); 3716991554f2SKenneth D. Merry 3717991554f2SKenneth D. Merry return; 3718991554f2SKenneth D. Merry } 3719991554f2SKenneth D. Merry 3720991554f2SKenneth D. Merry static void 3721991554f2SKenneth D. Merry mpr_data_cb2(void *arg, bus_dma_segment_t *segs, int nsegs, bus_size_t mapsize, 3722991554f2SKenneth D. Merry int error) 3723991554f2SKenneth D. Merry { 3724991554f2SKenneth D. Merry mpr_data_cb(arg, segs, nsegs, error); 3725991554f2SKenneth D. Merry } 3726991554f2SKenneth D. Merry 3727991554f2SKenneth D. Merry /* 3728991554f2SKenneth D. Merry * This is the routine to enqueue commands ansynchronously. 3729991554f2SKenneth D. Merry * Note that the only error path here is from bus_dmamap_load(), which can 3730991554f2SKenneth D. Merry * return EINPROGRESS if it is waiting for resources. Other than this, it's 3731991554f2SKenneth D. Merry * assumed that if you have a command in-hand, then you have enough credits 3732991554f2SKenneth D. Merry * to use it. 3733991554f2SKenneth D. Merry */ 3734991554f2SKenneth D. Merry int 3735991554f2SKenneth D. Merry mpr_map_command(struct mpr_softc *sc, struct mpr_command *cm) 3736991554f2SKenneth D. Merry { 3737991554f2SKenneth D. Merry int error = 0; 3738991554f2SKenneth D. Merry 3739991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_USE_UIO) { 3740991554f2SKenneth D. Merry error = bus_dmamap_load_uio(sc->buffer_dmat, cm->cm_dmamap, 3741991554f2SKenneth D. Merry &cm->cm_uio, mpr_data_cb2, cm, 0); 3742991554f2SKenneth D. Merry } else if (cm->cm_flags & MPR_CM_FLAGS_USE_CCB) { 3743991554f2SKenneth D. Merry error = bus_dmamap_load_ccb(sc->buffer_dmat, cm->cm_dmamap, 3744991554f2SKenneth D. Merry cm->cm_data, mpr_data_cb, cm, 0); 3745991554f2SKenneth D. Merry } else if ((cm->cm_data != NULL) && (cm->cm_length != 0)) { 3746991554f2SKenneth D. Merry error = bus_dmamap_load(sc->buffer_dmat, cm->cm_dmamap, 3747991554f2SKenneth D. Merry cm->cm_data, cm->cm_length, mpr_data_cb, cm, 0); 3748991554f2SKenneth D. Merry } else { 3749991554f2SKenneth D. Merry /* Add a zero-length element as needed */ 3750991554f2SKenneth D. Merry if (cm->cm_sge != NULL) 3751991554f2SKenneth D. Merry mpr_add_dmaseg(cm, 0, 0, 0, 1); 3752991554f2SKenneth D. Merry mpr_enqueue_request(sc, cm); 3753991554f2SKenneth D. Merry } 3754991554f2SKenneth D. Merry 3755991554f2SKenneth D. Merry return (error); 3756991554f2SKenneth D. Merry } 3757991554f2SKenneth D. Merry 3758991554f2SKenneth D. Merry /* 3759991554f2SKenneth D. Merry * This is the routine to enqueue commands synchronously. An error of 3760991554f2SKenneth D. Merry * EINPROGRESS from mpr_map_command() is ignored since the command will 3761991554f2SKenneth D. Merry * be executed and enqueued automatically. Other errors come from msleep(). 3762991554f2SKenneth D. Merry */ 3763991554f2SKenneth D. Merry int 37646d4ffcb4SKenneth D. Merry mpr_wait_command(struct mpr_softc *sc, struct mpr_command **cmp, int timeout, 3765991554f2SKenneth D. Merry int sleep_flag) 3766991554f2SKenneth D. Merry { 3767991554f2SKenneth D. Merry int error, rc; 3768991554f2SKenneth D. Merry struct timeval cur_time, start_time; 37696d4ffcb4SKenneth D. Merry struct mpr_command *cm = *cmp; 3770991554f2SKenneth D. Merry 3771991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_DIAGRESET) 3772991554f2SKenneth D. Merry return EBUSY; 3773991554f2SKenneth D. Merry 3774991554f2SKenneth D. Merry cm->cm_complete = NULL; 3775991554f2SKenneth D. Merry cm->cm_flags |= (MPR_CM_FLAGS_WAKEUP + MPR_CM_FLAGS_POLLED); 3776991554f2SKenneth D. Merry error = mpr_map_command(sc, cm); 3777991554f2SKenneth D. Merry if ((error != 0) && (error != EINPROGRESS)) 3778991554f2SKenneth D. Merry return (error); 3779991554f2SKenneth D. Merry 3780991554f2SKenneth D. Merry // Check for context and wait for 50 mSec at a time until time has 3781991554f2SKenneth D. Merry // expired or the command has finished. If msleep can't be used, need 3782991554f2SKenneth D. Merry // to poll. 3783991554f2SKenneth D. Merry #if __FreeBSD_version >= 1000029 3784991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 3785991554f2SKenneth D. Merry #else //__FreeBSD_version < 1000029 3786991554f2SKenneth D. Merry if (curthread->td_pflags & TDP_NOSLEEPING) 3787991554f2SKenneth D. Merry #endif //__FreeBSD_version >= 1000029 3788991554f2SKenneth D. Merry sleep_flag = NO_SLEEP; 3789417aa6b8SKenneth D. Merry getmicrouptime(&start_time); 3790991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) { 3791991554f2SKenneth D. Merry error = msleep(cm, &sc->mpr_mtx, 0, "mprwait", timeout*hz); 3792417aa6b8SKenneth D. Merry if (error == EWOULDBLOCK) { 3793417aa6b8SKenneth D. Merry /* 3794417aa6b8SKenneth D. Merry * Record the actual elapsed time in the case of a 3795417aa6b8SKenneth D. Merry * timeout for the message below. 3796417aa6b8SKenneth D. Merry */ 3797417aa6b8SKenneth D. Merry getmicrouptime(&cur_time); 3798417aa6b8SKenneth D. Merry timevalsub(&cur_time, &start_time); 3799417aa6b8SKenneth D. Merry } 3800991554f2SKenneth D. Merry } else { 3801991554f2SKenneth D. Merry while ((cm->cm_flags & MPR_CM_FLAGS_COMPLETE) == 0) { 3802991554f2SKenneth D. Merry mpr_intr_locked(sc); 3803991554f2SKenneth D. Merry if (sleep_flag == CAN_SLEEP) 3804991554f2SKenneth D. Merry pause("mprwait", hz/20); 3805991554f2SKenneth D. Merry else 3806991554f2SKenneth D. Merry DELAY(50000); 3807991554f2SKenneth D. Merry 3808417aa6b8SKenneth D. Merry getmicrouptime(&cur_time); 3809417aa6b8SKenneth D. Merry timevalsub(&cur_time, &start_time); 3810417aa6b8SKenneth D. Merry if (cur_time.tv_sec > timeout) { 3811991554f2SKenneth D. Merry error = EWOULDBLOCK; 3812991554f2SKenneth D. Merry break; 3813991554f2SKenneth D. Merry } 3814991554f2SKenneth D. Merry } 3815991554f2SKenneth D. Merry } 3816991554f2SKenneth D. Merry 3817991554f2SKenneth D. Merry if (error == EWOULDBLOCK) { 3818*86312e46SConrad Meyer if (cm->cm_timeout_handler == NULL) { 3819417aa6b8SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Calling Reinit from %s, timeout=%d," 3820417aa6b8SKenneth D. Merry " elapsed=%jd\n", __func__, timeout, 3821417aa6b8SKenneth D. Merry (intmax_t)cur_time.tv_sec); 3822991554f2SKenneth D. Merry rc = mpr_reinit(sc); 3823991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Reinit %s\n", (rc == 0) ? "success" : 3824991554f2SKenneth D. Merry "failed"); 3825*86312e46SConrad Meyer } else 3826*86312e46SConrad Meyer cm->cm_timeout_handler(sc, cm); 38276d4ffcb4SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_REALLOCATED) { 38286d4ffcb4SKenneth D. Merry /* 38296d4ffcb4SKenneth D. Merry * Tell the caller that we freed the command in a 38306d4ffcb4SKenneth D. Merry * reinit. 38316d4ffcb4SKenneth D. Merry */ 38326d4ffcb4SKenneth D. Merry *cmp = NULL; 38336d4ffcb4SKenneth D. Merry } 3834991554f2SKenneth D. Merry error = ETIMEDOUT; 3835991554f2SKenneth D. Merry } 3836991554f2SKenneth D. Merry return (error); 3837991554f2SKenneth D. Merry } 3838991554f2SKenneth D. Merry 3839991554f2SKenneth D. Merry /* 3840991554f2SKenneth D. Merry * This is the routine to enqueue a command synchonously and poll for 3841991554f2SKenneth D. Merry * completion. Its use should be rare. 3842991554f2SKenneth D. Merry */ 3843991554f2SKenneth D. Merry int 38446d4ffcb4SKenneth D. Merry mpr_request_polled(struct mpr_softc *sc, struct mpr_command **cmp) 3845991554f2SKenneth D. Merry { 38466d4ffcb4SKenneth D. Merry int error, rc; 3847991554f2SKenneth D. Merry struct timeval cur_time, start_time; 38486d4ffcb4SKenneth D. Merry struct mpr_command *cm = *cmp; 3849991554f2SKenneth D. Merry 3850991554f2SKenneth D. Merry error = 0; 3851991554f2SKenneth D. Merry 3852991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_POLLED; 3853991554f2SKenneth D. Merry cm->cm_complete = NULL; 3854991554f2SKenneth D. Merry mpr_map_command(sc, cm); 3855991554f2SKenneth D. Merry 38566d4ffcb4SKenneth D. Merry getmicrouptime(&start_time); 3857991554f2SKenneth D. Merry while ((cm->cm_flags & MPR_CM_FLAGS_COMPLETE) == 0) { 3858991554f2SKenneth D. Merry mpr_intr_locked(sc); 3859991554f2SKenneth D. Merry 3860991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx)) 3861991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 3862991554f2SKenneth D. Merry "mprpoll", hz/20); 3863991554f2SKenneth D. Merry else 3864991554f2SKenneth D. Merry pause("mprpoll", hz/20); 3865991554f2SKenneth D. Merry 3866991554f2SKenneth D. Merry /* 3867991554f2SKenneth D. Merry * Check for real-time timeout and fail if more than 60 seconds. 3868991554f2SKenneth D. Merry */ 38696d4ffcb4SKenneth D. Merry getmicrouptime(&cur_time); 38706d4ffcb4SKenneth D. Merry timevalsub(&cur_time, &start_time); 38716d4ffcb4SKenneth D. Merry if (cur_time.tv_sec > 60) { 3872991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "polling failed\n"); 3873991554f2SKenneth D. Merry error = ETIMEDOUT; 3874991554f2SKenneth D. Merry break; 3875991554f2SKenneth D. Merry } 3876991554f2SKenneth D. Merry } 3877991554f2SKenneth D. Merry 3878991554f2SKenneth D. Merry if (error) { 3879991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Calling Reinit from %s\n", __func__); 3880991554f2SKenneth D. Merry rc = mpr_reinit(sc); 38817a2a6a1aSStephen McConnell mpr_dprint(sc, MPR_FAULT, "Reinit %s\n", (rc == 0) ? "success" : 38827a2a6a1aSStephen McConnell "failed"); 38836d4ffcb4SKenneth D. Merry 38846d4ffcb4SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_REALLOCATED) { 38856d4ffcb4SKenneth D. Merry /* 38866d4ffcb4SKenneth D. Merry * Tell the caller that we freed the command in a 38876d4ffcb4SKenneth D. Merry * reinit. 38886d4ffcb4SKenneth D. Merry */ 38896d4ffcb4SKenneth D. Merry *cmp = NULL; 38906d4ffcb4SKenneth D. Merry } 3891991554f2SKenneth D. Merry } 3892991554f2SKenneth D. Merry return (error); 3893991554f2SKenneth D. Merry } 3894991554f2SKenneth D. Merry 3895991554f2SKenneth D. Merry /* 3896991554f2SKenneth D. Merry * The MPT driver had a verbose interface for config pages. In this driver, 3897453130d9SPedro F. Giffuni * reduce it to much simpler terms, similar to the Linux driver. 3898991554f2SKenneth D. Merry */ 3899991554f2SKenneth D. Merry int 3900991554f2SKenneth D. Merry mpr_read_config_page(struct mpr_softc *sc, struct mpr_config_params *params) 3901991554f2SKenneth D. Merry { 3902991554f2SKenneth D. Merry MPI2_CONFIG_REQUEST *req; 3903991554f2SKenneth D. Merry struct mpr_command *cm; 3904991554f2SKenneth D. Merry int error; 3905991554f2SKenneth D. Merry 3906991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_BUSY) { 3907991554f2SKenneth D. Merry return (EBUSY); 3908991554f2SKenneth D. Merry } 3909991554f2SKenneth D. Merry 3910991554f2SKenneth D. Merry cm = mpr_alloc_command(sc); 3911991554f2SKenneth D. Merry if (cm == NULL) { 3912991554f2SKenneth D. Merry return (EBUSY); 3913991554f2SKenneth D. Merry } 3914991554f2SKenneth D. Merry 3915991554f2SKenneth D. Merry req = (MPI2_CONFIG_REQUEST *)cm->cm_req; 3916991554f2SKenneth D. Merry req->Function = MPI2_FUNCTION_CONFIG; 3917991554f2SKenneth D. Merry req->Action = params->action; 3918991554f2SKenneth D. Merry req->SGLFlags = 0; 3919991554f2SKenneth D. Merry req->ChainOffset = 0; 3920991554f2SKenneth D. Merry req->PageAddress = params->page_address; 3921991554f2SKenneth D. Merry if (params->hdr.Struct.PageType == MPI2_CONFIG_PAGETYPE_EXTENDED) { 3922991554f2SKenneth D. Merry MPI2_CONFIG_EXTENDED_PAGE_HEADER *hdr; 3923991554f2SKenneth D. Merry 3924991554f2SKenneth D. Merry hdr = ¶ms->hdr.Ext; 3925991554f2SKenneth D. Merry req->ExtPageType = hdr->ExtPageType; 3926991554f2SKenneth D. Merry req->ExtPageLength = hdr->ExtPageLength; 3927991554f2SKenneth D. Merry req->Header.PageType = MPI2_CONFIG_PAGETYPE_EXTENDED; 3928991554f2SKenneth D. Merry req->Header.PageLength = 0; /* Must be set to zero */ 3929991554f2SKenneth D. Merry req->Header.PageNumber = hdr->PageNumber; 3930991554f2SKenneth D. Merry req->Header.PageVersion = hdr->PageVersion; 3931991554f2SKenneth D. Merry } else { 3932991554f2SKenneth D. Merry MPI2_CONFIG_PAGE_HEADER *hdr; 3933991554f2SKenneth D. Merry 3934991554f2SKenneth D. Merry hdr = ¶ms->hdr.Struct; 3935991554f2SKenneth D. Merry req->Header.PageType = hdr->PageType; 3936991554f2SKenneth D. Merry req->Header.PageNumber = hdr->PageNumber; 3937991554f2SKenneth D. Merry req->Header.PageLength = hdr->PageLength; 3938991554f2SKenneth D. Merry req->Header.PageVersion = hdr->PageVersion; 3939991554f2SKenneth D. Merry } 3940991554f2SKenneth D. Merry 3941991554f2SKenneth D. Merry cm->cm_data = params->buffer; 3942991554f2SKenneth D. Merry cm->cm_length = params->length; 3943a2c14879SStephen McConnell if (cm->cm_data != NULL) { 3944991554f2SKenneth D. Merry cm->cm_sge = &req->PageBufferSGE; 3945991554f2SKenneth D. Merry cm->cm_sglsize = sizeof(MPI2_SGE_IO_UNION); 3946991554f2SKenneth D. Merry cm->cm_flags = MPR_CM_FLAGS_SGE_SIMPLE | MPR_CM_FLAGS_DATAIN; 3947a2c14879SStephen McConnell } else 3948a2c14879SStephen McConnell cm->cm_sge = NULL; 3949991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 3950991554f2SKenneth D. Merry 3951991554f2SKenneth D. Merry cm->cm_complete_data = params; 3952991554f2SKenneth D. Merry if (params->callback != NULL) { 3953991554f2SKenneth D. Merry cm->cm_complete = mpr_config_complete; 3954991554f2SKenneth D. Merry return (mpr_map_command(sc, cm)); 3955991554f2SKenneth D. Merry } else { 39566d4ffcb4SKenneth D. Merry error = mpr_wait_command(sc, &cm, 0, CAN_SLEEP); 3957991554f2SKenneth D. Merry if (error) { 3958991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 3959991554f2SKenneth D. Merry "Error %d reading config page\n", error); 39606d4ffcb4SKenneth D. Merry if (cm != NULL) 3961991554f2SKenneth D. Merry mpr_free_command(sc, cm); 3962991554f2SKenneth D. Merry return (error); 3963991554f2SKenneth D. Merry } 3964991554f2SKenneth D. Merry mpr_config_complete(sc, cm); 3965991554f2SKenneth D. Merry } 3966991554f2SKenneth D. Merry 3967991554f2SKenneth D. Merry return (0); 3968991554f2SKenneth D. Merry } 3969991554f2SKenneth D. Merry 3970991554f2SKenneth D. Merry int 3971991554f2SKenneth D. Merry mpr_write_config_page(struct mpr_softc *sc, struct mpr_config_params *params) 3972991554f2SKenneth D. Merry { 3973991554f2SKenneth D. Merry return (EINVAL); 3974991554f2SKenneth D. Merry } 3975991554f2SKenneth D. Merry 3976991554f2SKenneth D. Merry static void 3977991554f2SKenneth D. Merry mpr_config_complete(struct mpr_softc *sc, struct mpr_command *cm) 3978991554f2SKenneth D. Merry { 3979991554f2SKenneth D. Merry MPI2_CONFIG_REPLY *reply; 3980991554f2SKenneth D. Merry struct mpr_config_params *params; 3981991554f2SKenneth D. Merry 3982991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 3983991554f2SKenneth D. Merry params = cm->cm_complete_data; 3984991554f2SKenneth D. Merry 3985991554f2SKenneth D. Merry if (cm->cm_data != NULL) { 3986991554f2SKenneth D. Merry bus_dmamap_sync(sc->buffer_dmat, cm->cm_dmamap, 3987991554f2SKenneth D. Merry BUS_DMASYNC_POSTREAD); 3988991554f2SKenneth D. Merry bus_dmamap_unload(sc->buffer_dmat, cm->cm_dmamap); 3989991554f2SKenneth D. Merry } 3990991554f2SKenneth D. Merry 3991991554f2SKenneth D. Merry /* 3992991554f2SKenneth D. Merry * XXX KDM need to do more error recovery? This results in the 3993991554f2SKenneth D. Merry * device in question not getting probed. 3994991554f2SKenneth D. Merry */ 3995991554f2SKenneth D. Merry if ((cm->cm_flags & MPR_CM_FLAGS_ERROR_MASK) != 0) { 3996991554f2SKenneth D. Merry params->status = MPI2_IOCSTATUS_BUSY; 3997991554f2SKenneth D. Merry goto done; 3998991554f2SKenneth D. Merry } 3999991554f2SKenneth D. Merry 4000991554f2SKenneth D. Merry reply = (MPI2_CONFIG_REPLY *)cm->cm_reply; 4001991554f2SKenneth D. Merry if (reply == NULL) { 4002991554f2SKenneth D. Merry params->status = MPI2_IOCSTATUS_BUSY; 4003991554f2SKenneth D. Merry goto done; 4004991554f2SKenneth D. Merry } 4005991554f2SKenneth D. Merry params->status = reply->IOCStatus; 4006a2c14879SStephen McConnell if (params->hdr.Struct.PageType == MPI2_CONFIG_PAGETYPE_EXTENDED) { 4007991554f2SKenneth D. Merry params->hdr.Ext.ExtPageType = reply->ExtPageType; 4008991554f2SKenneth D. Merry params->hdr.Ext.ExtPageLength = reply->ExtPageLength; 4009a2c14879SStephen McConnell params->hdr.Ext.PageType = reply->Header.PageType; 4010a2c14879SStephen McConnell params->hdr.Ext.PageNumber = reply->Header.PageNumber; 4011a2c14879SStephen McConnell params->hdr.Ext.PageVersion = reply->Header.PageVersion; 4012991554f2SKenneth D. Merry } else { 4013991554f2SKenneth D. Merry params->hdr.Struct.PageType = reply->Header.PageType; 4014991554f2SKenneth D. Merry params->hdr.Struct.PageNumber = reply->Header.PageNumber; 4015991554f2SKenneth D. Merry params->hdr.Struct.PageLength = reply->Header.PageLength; 4016991554f2SKenneth D. Merry params->hdr.Struct.PageVersion = reply->Header.PageVersion; 4017991554f2SKenneth D. Merry } 4018991554f2SKenneth D. Merry 4019991554f2SKenneth D. Merry done: 4020991554f2SKenneth D. Merry mpr_free_command(sc, cm); 4021991554f2SKenneth D. Merry if (params->callback != NULL) 4022991554f2SKenneth D. Merry params->callback(sc, params); 4023991554f2SKenneth D. Merry 4024991554f2SKenneth D. Merry return; 4025991554f2SKenneth D. Merry } 4026