xref: /freebsd/sys/dev/mpr/mpr.c (revision 74c781ed913dc866ec596e3a7875e5b0c76f7e22)
1991554f2SKenneth D. Merry /*-
2991554f2SKenneth D. Merry  * Copyright (c) 2009 Yahoo! Inc.
3a2c14879SStephen McConnell  * Copyright (c) 2011-2015 LSI Corp.
47a2a6a1aSStephen McConnell  * Copyright (c) 2013-2016 Avago Technologies
546b23587SKashyap D Desai  * Copyright 2000-2020 Broadcom Inc.
6991554f2SKenneth D. Merry  * All rights reserved.
7991554f2SKenneth D. Merry  *
8991554f2SKenneth D. Merry  * Redistribution and use in source and binary forms, with or without
9991554f2SKenneth D. Merry  * modification, are permitted provided that the following conditions
10991554f2SKenneth D. Merry  * are met:
11991554f2SKenneth D. Merry  * 1. Redistributions of source code must retain the above copyright
12991554f2SKenneth D. Merry  *    notice, this list of conditions and the following disclaimer.
13991554f2SKenneth D. Merry  * 2. Redistributions in binary form must reproduce the above copyright
14991554f2SKenneth D. Merry  *    notice, this list of conditions and the following disclaimer in the
15991554f2SKenneth D. Merry  *    documentation and/or other materials provided with the distribution.
16991554f2SKenneth D. Merry  *
17991554f2SKenneth D. Merry  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18991554f2SKenneth D. Merry  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19991554f2SKenneth D. Merry  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20991554f2SKenneth D. Merry  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21991554f2SKenneth D. Merry  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22991554f2SKenneth D. Merry  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23991554f2SKenneth D. Merry  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24991554f2SKenneth D. Merry  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25991554f2SKenneth D. Merry  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26991554f2SKenneth D. Merry  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27991554f2SKenneth D. Merry  * SUCH DAMAGE.
28991554f2SKenneth D. Merry  *
2946b23587SKashyap D Desai  * Broadcom Inc. (LSI) MPT-Fusion Host Adapter FreeBSD
30a2c14879SStephen McConnell  *
31991554f2SKenneth D. Merry  */
32991554f2SKenneth D. Merry 
33991554f2SKenneth D. Merry #include <sys/cdefs.h>
34991554f2SKenneth D. Merry __FBSDID("$FreeBSD$");
35991554f2SKenneth D. Merry 
36a2c14879SStephen McConnell /* Communications core for Avago Technologies (LSI) MPT3 */
37991554f2SKenneth D. Merry 
38991554f2SKenneth D. Merry /* TODO Move headers to mprvar */
39991554f2SKenneth D. Merry #include <sys/types.h>
40991554f2SKenneth D. Merry #include <sys/param.h>
41991554f2SKenneth D. Merry #include <sys/systm.h>
42991554f2SKenneth D. Merry #include <sys/kernel.h>
43991554f2SKenneth D. Merry #include <sys/selinfo.h>
44991554f2SKenneth D. Merry #include <sys/lock.h>
45991554f2SKenneth D. Merry #include <sys/mutex.h>
46991554f2SKenneth D. Merry #include <sys/module.h>
47991554f2SKenneth D. Merry #include <sys/bus.h>
48991554f2SKenneth D. Merry #include <sys/conf.h>
49991554f2SKenneth D. Merry #include <sys/bio.h>
50991554f2SKenneth D. Merry #include <sys/malloc.h>
51991554f2SKenneth D. Merry #include <sys/uio.h>
52991554f2SKenneth D. Merry #include <sys/sysctl.h>
53bec09074SScott Long #include <sys/smp.h>
54991554f2SKenneth D. Merry #include <sys/queue.h>
55991554f2SKenneth D. Merry #include <sys/kthread.h>
56991554f2SKenneth D. Merry #include <sys/taskqueue.h>
57991554f2SKenneth D. Merry #include <sys/endian.h>
58991554f2SKenneth D. Merry #include <sys/eventhandler.h>
59867aa8cdSScott Long #include <sys/sbuf.h>
60cf6ea6f2SScott Long #include <sys/priv.h>
61991554f2SKenneth D. Merry 
62991554f2SKenneth D. Merry #include <machine/bus.h>
63991554f2SKenneth D. Merry #include <machine/resource.h>
64991554f2SKenneth D. Merry #include <sys/rman.h>
65991554f2SKenneth D. Merry #include <sys/proc.h>
66991554f2SKenneth D. Merry 
67991554f2SKenneth D. Merry #include <dev/pci/pcivar.h>
68991554f2SKenneth D. Merry 
69991554f2SKenneth D. Merry #include <cam/cam.h>
7067feec50SStephen McConnell #include <cam/cam_ccb.h>
71991554f2SKenneth D. Merry #include <cam/scsi/scsi_all.h>
72991554f2SKenneth D. Merry 
73991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_type.h>
74991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2.h>
75991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_ioc.h>
76991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_sas.h>
7767feec50SStephen McConnell #include <dev/mpr/mpi/mpi2_pci.h>
78991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_cnfg.h>
79991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_init.h>
80991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_tool.h>
81991554f2SKenneth D. Merry #include <dev/mpr/mpr_ioctl.h>
82991554f2SKenneth D. Merry #include <dev/mpr/mprvar.h>
83991554f2SKenneth D. Merry #include <dev/mpr/mpr_table.h>
8467feec50SStephen McConnell #include <dev/mpr/mpr_sas.h>
85991554f2SKenneth D. Merry 
86991554f2SKenneth D. Merry static int mpr_diag_reset(struct mpr_softc *sc, int sleep_flag);
87991554f2SKenneth D. Merry static int mpr_init_queues(struct mpr_softc *sc);
883c5ac992SScott Long static void mpr_resize_queues(struct mpr_softc *sc);
89991554f2SKenneth D. Merry static int mpr_message_unit_reset(struct mpr_softc *sc, int sleep_flag);
90991554f2SKenneth D. Merry static int mpr_transition_operational(struct mpr_softc *sc);
91991554f2SKenneth D. Merry static int mpr_iocfacts_allocate(struct mpr_softc *sc, uint8_t attaching);
92991554f2SKenneth D. Merry static void mpr_iocfacts_free(struct mpr_softc *sc);
93991554f2SKenneth D. Merry static void mpr_startup(void *arg);
94991554f2SKenneth D. Merry static int mpr_send_iocinit(struct mpr_softc *sc);
95991554f2SKenneth D. Merry static int mpr_alloc_queues(struct mpr_softc *sc);
961415db6cSScott Long static int mpr_alloc_hw_queues(struct mpr_softc *sc);
97991554f2SKenneth D. Merry static int mpr_alloc_replies(struct mpr_softc *sc);
98991554f2SKenneth D. Merry static int mpr_alloc_requests(struct mpr_softc *sc);
9967feec50SStephen McConnell static int mpr_alloc_nvme_prp_pages(struct mpr_softc *sc);
100991554f2SKenneth D. Merry static int mpr_attach_log(struct mpr_softc *sc);
101991554f2SKenneth D. Merry static __inline void mpr_complete_command(struct mpr_softc *sc,
102991554f2SKenneth D. Merry     struct mpr_command *cm);
103991554f2SKenneth D. Merry static void mpr_dispatch_event(struct mpr_softc *sc, uintptr_t data,
104991554f2SKenneth D. Merry     MPI2_EVENT_NOTIFICATION_REPLY *reply);
1057a2a6a1aSStephen McConnell static void mpr_config_complete(struct mpr_softc *sc, struct mpr_command *cm);
106991554f2SKenneth D. Merry static void mpr_periodic(void *);
107991554f2SKenneth D. Merry static int mpr_reregister_events(struct mpr_softc *sc);
1087a2a6a1aSStephen McConnell static void mpr_enqueue_request(struct mpr_softc *sc, struct mpr_command *cm);
1097a2a6a1aSStephen McConnell static int mpr_get_iocfacts(struct mpr_softc *sc, MPI2_IOC_FACTS_REPLY *facts);
110991554f2SKenneth D. Merry static int mpr_wait_db_ack(struct mpr_softc *sc, int timeout, int sleep_flag);
111867aa8cdSScott Long static int mpr_debug_sysctl(SYSCTL_HANDLER_ARGS);
112cf6ea6f2SScott Long static int mpr_dump_reqs(SYSCTL_HANDLER_ARGS);
113867aa8cdSScott Long static void mpr_parse_debug(struct mpr_softc *sc, char *list);
114867aa8cdSScott Long 
1157029da5cSPawel Biernacki SYSCTL_NODE(_hw, OID_AUTO, mpr, CTLFLAG_RD | CTLFLAG_MPSAFE, 0,
1167029da5cSPawel Biernacki     "MPR Driver Parameters");
117991554f2SKenneth D. Merry 
118991554f2SKenneth D. Merry MALLOC_DEFINE(M_MPR, "mpr", "mpr driver memory");
119991554f2SKenneth D. Merry 
120991554f2SKenneth D. Merry /*
121991554f2SKenneth D. Merry  * Do a "Diagnostic Reset" aka a hard reset.  This should get the chip out of
122991554f2SKenneth D. Merry  * any state and back to its initialization state machine.
123991554f2SKenneth D. Merry  */
124991554f2SKenneth D. Merry static char mpt2_reset_magic[] = { 0x00, 0x0f, 0x04, 0x0b, 0x02, 0x07, 0x0d };
125991554f2SKenneth D. Merry 
126991554f2SKenneth D. Merry /*
127991554f2SKenneth D. Merry  * Added this union to smoothly convert le64toh cm->cm_desc.Words.
12867feec50SStephen McConnell  * Compiler only supports uint64_t to be passed as an argument.
129757ff642SScott Long  * Otherwise it will throw this error:
130991554f2SKenneth D. Merry  * "aggregate value used where an integer was expected"
131991554f2SKenneth D. Merry  */
132991554f2SKenneth D. Merry typedef union _reply_descriptor {
133991554f2SKenneth D. Merry         u64 word;
134991554f2SKenneth D. Merry         struct {
135991554f2SKenneth D. Merry                 u32 low;
136991554f2SKenneth D. Merry                 u32 high;
137991554f2SKenneth D. Merry         } u;
13867feec50SStephen McConnell } reply_descriptor, request_descriptor;
139991554f2SKenneth D. Merry 
140991554f2SKenneth D. Merry /* Rate limit chain-fail messages to 1 per minute */
141991554f2SKenneth D. Merry static struct timeval mpr_chainfail_interval = { 60, 0 };
142991554f2SKenneth D. Merry 
143991554f2SKenneth D. Merry /*
144991554f2SKenneth D. Merry  * sleep_flag can be either CAN_SLEEP or NO_SLEEP.
145991554f2SKenneth D. Merry  * If this function is called from process context, it can sleep
146991554f2SKenneth D. Merry  * and there is no harm to sleep, in case if this fuction is called
147991554f2SKenneth D. Merry  * from Interrupt handler, we can not sleep and need NO_SLEEP flag set.
148991554f2SKenneth D. Merry  * based on sleep flags driver will call either msleep, pause or DELAY.
149991554f2SKenneth D. Merry  * msleep and pause are of same variant, but pause is used when mpr_mtx
150991554f2SKenneth D. Merry  * is not hold by driver.
151991554f2SKenneth D. Merry  */
152991554f2SKenneth D. Merry static int
153991554f2SKenneth D. Merry mpr_diag_reset(struct mpr_softc *sc,int sleep_flag)
154991554f2SKenneth D. Merry {
155991554f2SKenneth D. Merry 	uint32_t reg;
156991554f2SKenneth D. Merry 	int i, error, tries = 0;
157991554f2SKenneth D. Merry 	uint8_t first_wait_done = FALSE;
158991554f2SKenneth D. Merry 
159757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__);
160991554f2SKenneth D. Merry 
161991554f2SKenneth D. Merry 	/* Clear any pending interrupts */
162991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0);
163991554f2SKenneth D. Merry 
164991554f2SKenneth D. Merry 	/*
165991554f2SKenneth D. Merry 	 * Force NO_SLEEP for threads prohibited to sleep
166991554f2SKenneth D. Merry  	 * e.a Thread from interrupt handler are prohibited to sleep.
167991554f2SKenneth D. Merry  	 */
168991554f2SKenneth D. Merry 	if (curthread->td_no_sleeping)
169991554f2SKenneth D. Merry 		sleep_flag = NO_SLEEP;
170991554f2SKenneth D. Merry 
171757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "sequence start, sleep_flag=%d\n", sleep_flag);
172991554f2SKenneth D. Merry 	/* Push the magic sequence */
173991554f2SKenneth D. Merry 	error = ETIMEDOUT;
174991554f2SKenneth D. Merry 	while (tries++ < 20) {
175991554f2SKenneth D. Merry 		for (i = 0; i < sizeof(mpt2_reset_magic); i++)
176991554f2SKenneth D. Merry 			mpr_regwrite(sc, MPI2_WRITE_SEQUENCE_OFFSET,
177991554f2SKenneth D. Merry 			    mpt2_reset_magic[i]);
178991554f2SKenneth D. Merry 
179991554f2SKenneth D. Merry 		/* wait 100 msec */
180991554f2SKenneth D. Merry 		if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP)
181991554f2SKenneth D. Merry 			msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0,
182991554f2SKenneth D. Merry 			    "mprdiag", hz/10);
183991554f2SKenneth D. Merry 		else if (sleep_flag == CAN_SLEEP)
184991554f2SKenneth D. Merry 			pause("mprdiag", hz/10);
185991554f2SKenneth D. Merry 		else
186991554f2SKenneth D. Merry 			DELAY(100 * 1000);
187991554f2SKenneth D. Merry 
188991554f2SKenneth D. Merry 		reg = mpr_regread(sc, MPI2_HOST_DIAGNOSTIC_OFFSET);
189991554f2SKenneth D. Merry 		if (reg & MPI2_DIAG_DIAG_WRITE_ENABLE) {
190991554f2SKenneth D. Merry 			error = 0;
191991554f2SKenneth D. Merry 			break;
192991554f2SKenneth D. Merry 		}
193991554f2SKenneth D. Merry 	}
194757ff642SScott Long 	if (error) {
195757ff642SScott Long 		mpr_dprint(sc, MPR_INIT, "sequence failed, error=%d, exit\n",
196757ff642SScott Long 		    error);
197991554f2SKenneth D. Merry 		return (error);
198757ff642SScott Long 	}
199991554f2SKenneth D. Merry 
200991554f2SKenneth D. Merry 	/* Send the actual reset.  XXX need to refresh the reg? */
201757ff642SScott Long 	reg |= MPI2_DIAG_RESET_ADAPTER;
202757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "sequence success, sending reset, reg= 0x%x\n",
203757ff642SScott Long 	    reg);
204757ff642SScott Long 	mpr_regwrite(sc, MPI2_HOST_DIAGNOSTIC_OFFSET, reg);
205991554f2SKenneth D. Merry 
206991554f2SKenneth D. Merry 	/* Wait up to 300 seconds in 50ms intervals */
207991554f2SKenneth D. Merry 	error = ETIMEDOUT;
208991554f2SKenneth D. Merry 	for (i = 0; i < 6000; i++) {
209991554f2SKenneth D. Merry 		/*
210991554f2SKenneth D. Merry 		 * Wait 50 msec. If this is the first time through, wait 256
211991554f2SKenneth D. Merry 		 * msec to satisfy Diag Reset timing requirements.
212991554f2SKenneth D. Merry 		 */
213991554f2SKenneth D. Merry 		if (first_wait_done) {
214991554f2SKenneth D. Merry 			if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP)
215991554f2SKenneth D. Merry 				msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0,
216991554f2SKenneth D. Merry 				    "mprdiag", hz/20);
217991554f2SKenneth D. Merry 			else if (sleep_flag == CAN_SLEEP)
218991554f2SKenneth D. Merry 				pause("mprdiag", hz/20);
219991554f2SKenneth D. Merry 			else
220991554f2SKenneth D. Merry 				DELAY(50 * 1000);
221991554f2SKenneth D. Merry 		} else {
222991554f2SKenneth D. Merry 			DELAY(256 * 1000);
223991554f2SKenneth D. Merry 			first_wait_done = TRUE;
224991554f2SKenneth D. Merry 		}
225991554f2SKenneth D. Merry 		/*
226991554f2SKenneth D. Merry 		 * Check for the RESET_ADAPTER bit to be cleared first, then
227991554f2SKenneth D. Merry 		 * wait for the RESET state to be cleared, which takes a little
228991554f2SKenneth D. Merry 		 * longer.
229991554f2SKenneth D. Merry 		 */
230991554f2SKenneth D. Merry 		reg = mpr_regread(sc, MPI2_HOST_DIAGNOSTIC_OFFSET);
231991554f2SKenneth D. Merry 		if (reg & MPI2_DIAG_RESET_ADAPTER) {
232991554f2SKenneth D. Merry 			continue;
233991554f2SKenneth D. Merry 		}
234991554f2SKenneth D. Merry 		reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET);
235991554f2SKenneth D. Merry 		if ((reg & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_RESET) {
236991554f2SKenneth D. Merry 			error = 0;
237991554f2SKenneth D. Merry 			break;
238991554f2SKenneth D. Merry 		}
239991554f2SKenneth D. Merry 	}
240757ff642SScott Long 	if (error) {
241757ff642SScott Long 		mpr_dprint(sc, MPR_INIT, "reset failed, error= %d, exit\n",
242757ff642SScott Long 		    error);
243991554f2SKenneth D. Merry 		return (error);
244757ff642SScott Long 	}
245991554f2SKenneth D. Merry 
246991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_WRITE_SEQUENCE_OFFSET, 0x0);
247757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "diag reset success, exit\n");
248991554f2SKenneth D. Merry 
249991554f2SKenneth D. Merry 	return (0);
250991554f2SKenneth D. Merry }
251991554f2SKenneth D. Merry 
252991554f2SKenneth D. Merry static int
253991554f2SKenneth D. Merry mpr_message_unit_reset(struct mpr_softc *sc, int sleep_flag)
254991554f2SKenneth D. Merry {
255757ff642SScott Long 	int error;
256991554f2SKenneth D. Merry 
257991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
258991554f2SKenneth D. Merry 
259757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__);
260757ff642SScott Long 
261757ff642SScott Long 	error = 0;
262991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_DOORBELL_OFFSET,
263991554f2SKenneth D. Merry 	    MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET <<
264991554f2SKenneth D. Merry 	    MPI2_DOORBELL_FUNCTION_SHIFT);
265991554f2SKenneth D. Merry 
266991554f2SKenneth D. Merry 	if (mpr_wait_db_ack(sc, 5, sleep_flag) != 0) {
267757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_FAULT,
268757ff642SScott Long 		    "Doorbell handshake failed\n");
269757ff642SScott Long 		error = ETIMEDOUT;
270991554f2SKenneth D. Merry 	}
271991554f2SKenneth D. Merry 
272757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__);
273757ff642SScott Long 	return (error);
274991554f2SKenneth D. Merry }
275991554f2SKenneth D. Merry 
276991554f2SKenneth D. Merry static int
277991554f2SKenneth D. Merry mpr_transition_ready(struct mpr_softc *sc)
278991554f2SKenneth D. Merry {
279991554f2SKenneth D. Merry 	uint32_t reg, state;
280991554f2SKenneth D. Merry 	int error, tries = 0;
281991554f2SKenneth D. Merry 	int sleep_flags;
282991554f2SKenneth D. Merry 
283991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
284991554f2SKenneth D. Merry 	/* If we are in attach call, do not sleep */
285991554f2SKenneth D. Merry 	sleep_flags = (sc->mpr_flags & MPR_FLAGS_ATTACH_DONE)
286991554f2SKenneth D. Merry 	    ? CAN_SLEEP : NO_SLEEP;
287991554f2SKenneth D. Merry 
288991554f2SKenneth D. Merry 	error = 0;
289757ff642SScott Long 
290757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered, sleep_flags= %d\n",
291757ff642SScott Long 	    __func__, sleep_flags);
292757ff642SScott Long 
293991554f2SKenneth D. Merry 	while (tries++ < 1200) {
294991554f2SKenneth D. Merry 		reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET);
295991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_INIT, "  Doorbell= 0x%x\n", reg);
296991554f2SKenneth D. Merry 
297991554f2SKenneth D. Merry 		/*
298991554f2SKenneth D. Merry 		 * Ensure the IOC is ready to talk.  If it's not, try
299991554f2SKenneth D. Merry 		 * resetting it.
300991554f2SKenneth D. Merry 		 */
301991554f2SKenneth D. Merry 		if (reg & MPI2_DOORBELL_USED) {
302757ff642SScott Long 			mpr_dprint(sc, MPR_INIT, "  Not ready, sending diag "
303757ff642SScott Long 			    "reset\n");
304991554f2SKenneth D. Merry 			mpr_diag_reset(sc, sleep_flags);
305991554f2SKenneth D. Merry 			DELAY(50000);
306991554f2SKenneth D. Merry 			continue;
307991554f2SKenneth D. Merry 		}
308991554f2SKenneth D. Merry 
309991554f2SKenneth D. Merry 		/* Is the adapter owned by another peer? */
310991554f2SKenneth D. Merry 		if ((reg & MPI2_DOORBELL_WHO_INIT_MASK) ==
311991554f2SKenneth D. Merry 		    (MPI2_WHOINIT_PCI_PEER << MPI2_DOORBELL_WHO_INIT_SHIFT)) {
312757ff642SScott Long 			mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC is under the "
313757ff642SScott Long 			    "control of another peer host, aborting "
314757ff642SScott Long 			    "initialization.\n");
315757ff642SScott Long 			error = ENXIO;
316757ff642SScott Long 			break;
317991554f2SKenneth D. Merry 		}
318991554f2SKenneth D. Merry 
319991554f2SKenneth D. Merry 		state = reg & MPI2_IOC_STATE_MASK;
320991554f2SKenneth D. Merry 		if (state == MPI2_IOC_STATE_READY) {
321991554f2SKenneth D. Merry 			/* Ready to go! */
322991554f2SKenneth D. Merry 			error = 0;
323991554f2SKenneth D. Merry 			break;
324991554f2SKenneth D. Merry 		} else if (state == MPI2_IOC_STATE_FAULT) {
325757ff642SScott Long 			mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC in fault "
326757ff642SScott Long 			    "state 0x%x, resetting\n",
327991554f2SKenneth D. Merry 			    state & MPI2_DOORBELL_FAULT_CODE_MASK);
328991554f2SKenneth D. Merry 			mpr_diag_reset(sc, sleep_flags);
329991554f2SKenneth D. Merry 		} else if (state == MPI2_IOC_STATE_OPERATIONAL) {
330991554f2SKenneth D. Merry 			/* Need to take ownership */
331991554f2SKenneth D. Merry 			mpr_message_unit_reset(sc, sleep_flags);
332991554f2SKenneth D. Merry 		} else if (state == MPI2_IOC_STATE_RESET) {
333991554f2SKenneth D. Merry 			/* Wait a bit, IOC might be in transition */
334757ff642SScott Long 			mpr_dprint(sc, MPR_INIT|MPR_FAULT,
335991554f2SKenneth D. Merry 			    "IOC in unexpected reset state\n");
336991554f2SKenneth D. Merry 		} else {
337757ff642SScott Long 			mpr_dprint(sc, MPR_INIT|MPR_FAULT,
338991554f2SKenneth D. Merry 			    "IOC in unknown state 0x%x\n", state);
339991554f2SKenneth D. Merry 			error = EINVAL;
340991554f2SKenneth D. Merry 			break;
341991554f2SKenneth D. Merry 		}
342991554f2SKenneth D. Merry 
343991554f2SKenneth D. Merry 		/* Wait 50ms for things to settle down. */
344991554f2SKenneth D. Merry 		DELAY(50000);
345991554f2SKenneth D. Merry 	}
346991554f2SKenneth D. Merry 
347991554f2SKenneth D. Merry 	if (error)
348757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_FAULT,
349757ff642SScott Long 		    "Cannot transition IOC to ready\n");
350757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__);
351991554f2SKenneth D. Merry 	return (error);
352991554f2SKenneth D. Merry }
353991554f2SKenneth D. Merry 
354991554f2SKenneth D. Merry static int
355991554f2SKenneth D. Merry mpr_transition_operational(struct mpr_softc *sc)
356991554f2SKenneth D. Merry {
357991554f2SKenneth D. Merry 	uint32_t reg, state;
358991554f2SKenneth D. Merry 	int error;
359991554f2SKenneth D. Merry 
360991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
361991554f2SKenneth D. Merry 
362991554f2SKenneth D. Merry 	error = 0;
363991554f2SKenneth D. Merry 	reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET);
364757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered, Doorbell= 0x%x\n", __func__, reg);
365991554f2SKenneth D. Merry 
366991554f2SKenneth D. Merry 	state = reg & MPI2_IOC_STATE_MASK;
367991554f2SKenneth D. Merry 	if (state != MPI2_IOC_STATE_READY) {
368757ff642SScott Long 		mpr_dprint(sc, MPR_INIT, "IOC not ready\n");
369991554f2SKenneth D. Merry 		if ((error = mpr_transition_ready(sc)) != 0) {
370757ff642SScott Long 			mpr_dprint(sc, MPR_INIT|MPR_FAULT,
371757ff642SScott Long 			    "failed to transition ready, exit\n");
372991554f2SKenneth D. Merry 			return (error);
373991554f2SKenneth D. Merry 		}
374991554f2SKenneth D. Merry 	}
375991554f2SKenneth D. Merry 
376991554f2SKenneth D. Merry 	error = mpr_send_iocinit(sc);
377757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__);
378757ff642SScott Long 
379991554f2SKenneth D. Merry 	return (error);
380991554f2SKenneth D. Merry }
381991554f2SKenneth D. Merry 
3823c5ac992SScott Long static void
3833c5ac992SScott Long mpr_resize_queues(struct mpr_softc *sc)
3843c5ac992SScott Long {
385731308d0SAlexander Motin 	u_int reqcr, prireqcr, maxio, sges_per_frame, chain_seg_size;
3863c5ac992SScott Long 
3873c5ac992SScott Long 	/*
3883c5ac992SScott Long 	 * Size the queues. Since the reply queues always need one free
3893c5ac992SScott Long 	 * entry, we'll deduct one reply message here.  The LSI documents
3903c5ac992SScott Long 	 * suggest instead to add a count to the request queue, but I think
3913c5ac992SScott Long 	 * that it's better to deduct from reply queue.
3923c5ac992SScott Long 	 */
3933c5ac992SScott Long 	prireqcr = MAX(1, sc->max_prireqframes);
3943c5ac992SScott Long 	prireqcr = MIN(prireqcr, sc->facts->HighPriorityCredit);
3953c5ac992SScott Long 
3963c5ac992SScott Long 	reqcr = MAX(2, sc->max_reqframes);
3973c5ac992SScott Long 	reqcr = MIN(reqcr, sc->facts->RequestCredit);
3983c5ac992SScott Long 
3993c5ac992SScott Long 	sc->num_reqs = prireqcr + reqcr;
40062a09ee9SAlexander Motin 	sc->num_prireqs = prireqcr;
4013c5ac992SScott Long 	sc->num_replies = MIN(sc->max_replyframes + sc->max_evtframes,
4023c5ac992SScott Long 	    sc->facts->MaxReplyDescriptorPostQueueDepth) - 1;
4033c5ac992SScott Long 
4044f5d6573SAlexander Motin 	/* Store the request frame size in bytes rather than as 32bit words */
4054f5d6573SAlexander Motin 	sc->reqframesz = sc->facts->IOCRequestFrameSize * 4;
4064f5d6573SAlexander Motin 
4074f5d6573SAlexander Motin 	/*
4084f5d6573SAlexander Motin 	 * Gen3 and beyond uses the IOCMaxChainSegmentSize from IOC Facts to
4094f5d6573SAlexander Motin 	 * get the size of a Chain Frame.  Previous versions use the size as a
4104f5d6573SAlexander Motin 	 * Request Frame for the Chain Frame size.  If IOCMaxChainSegmentSize
4114f5d6573SAlexander Motin 	 * is 0, use the default value.  The IOCMaxChainSegmentSize is the
4124f5d6573SAlexander Motin 	 * number of 16-byte elelements that can fit in a Chain Frame, which is
4134f5d6573SAlexander Motin 	 * the size of an IEEE Simple SGE.
4144f5d6573SAlexander Motin 	 */
4154f5d6573SAlexander Motin 	if (sc->facts->MsgVersion >= MPI2_VERSION_02_05) {
416731308d0SAlexander Motin 		chain_seg_size = htole16(sc->facts->IOCMaxChainSegmentSize);
417731308d0SAlexander Motin 		if (chain_seg_size == 0)
418731308d0SAlexander Motin 			chain_seg_size = MPR_DEFAULT_CHAIN_SEG_SIZE;
419731308d0SAlexander Motin 		sc->chain_frame_size = chain_seg_size *
4204f5d6573SAlexander Motin 		    MPR_MAX_CHAIN_ELEMENT_SIZE;
4214f5d6573SAlexander Motin 	} else {
4224f5d6573SAlexander Motin 		sc->chain_frame_size = sc->reqframesz;
4234f5d6573SAlexander Motin 	}
4244f5d6573SAlexander Motin 
4254f5d6573SAlexander Motin 	/*
4264f5d6573SAlexander Motin 	 * Max IO Size is Page Size * the following:
4274f5d6573SAlexander Motin 	 * ((SGEs per frame - 1 for chain element) * Max Chain Depth)
4284f5d6573SAlexander Motin 	 * + 1 for no chain needed in last frame
4294f5d6573SAlexander Motin 	 *
4304f5d6573SAlexander Motin 	 * If user suggests a Max IO size to use, use the smaller of the
4314f5d6573SAlexander Motin 	 * user's value and the calculated value as long as the user's
4324f5d6573SAlexander Motin 	 * value is larger than 0. The user's value is in pages.
4334f5d6573SAlexander Motin 	 */
4344f5d6573SAlexander Motin 	sges_per_frame = sc->chain_frame_size/sizeof(MPI2_IEEE_SGE_SIMPLE64)-1;
4354f5d6573SAlexander Motin 	maxio = (sges_per_frame * sc->facts->MaxChainDepth + 1) * PAGE_SIZE;
4364f5d6573SAlexander Motin 
4374f5d6573SAlexander Motin 	/*
4384f5d6573SAlexander Motin 	 * If I/O size limitation requested then use it and pass up to CAM.
4394f5d6573SAlexander Motin 	 * If not, use MAXPHYS as an optimization hint, but report HW limit.
4404f5d6573SAlexander Motin 	 */
4414f5d6573SAlexander Motin 	if (sc->max_io_pages > 0) {
4424f5d6573SAlexander Motin 		maxio = min(maxio, sc->max_io_pages * PAGE_SIZE);
4434f5d6573SAlexander Motin 		sc->maxio = maxio;
4444f5d6573SAlexander Motin 	} else {
4454f5d6573SAlexander Motin 		sc->maxio = maxio;
4464f5d6573SAlexander Motin 		maxio = min(maxio, MAXPHYS);
4474f5d6573SAlexander Motin 	}
4484f5d6573SAlexander Motin 
4494f5d6573SAlexander Motin 	sc->num_chains = (maxio / PAGE_SIZE + sges_per_frame - 2) /
4504f5d6573SAlexander Motin 	    sges_per_frame * reqcr;
4514f5d6573SAlexander Motin 	if (sc->max_chains > 0 && sc->max_chains < sc->num_chains)
4524f5d6573SAlexander Motin 		sc->num_chains = sc->max_chains;
4534f5d6573SAlexander Motin 
4543c5ac992SScott Long 	/*
4553c5ac992SScott Long 	 * Figure out the number of MSIx-based queues.  If the firmware or
4563c5ac992SScott Long 	 * user has done something crazy and not allowed enough credit for
4573c5ac992SScott Long 	 * the queues to be useful then don't enable multi-queue.
4583c5ac992SScott Long 	 */
4593c5ac992SScott Long 	if (sc->facts->MaxMSIxVectors < 2)
4603c5ac992SScott Long 		sc->msi_msgs = 1;
4613c5ac992SScott Long 
4623c5ac992SScott Long 	if (sc->msi_msgs > 1) {
4633c5ac992SScott Long 		sc->msi_msgs = MIN(sc->msi_msgs, mp_ncpus);
4643c5ac992SScott Long 		sc->msi_msgs = MIN(sc->msi_msgs, sc->facts->MaxMSIxVectors);
4653c5ac992SScott Long 		if (sc->num_reqs / sc->msi_msgs < 2)
4663c5ac992SScott Long 			sc->msi_msgs = 1;
4673c5ac992SScott Long 	}
4683c5ac992SScott Long 
4693c5ac992SScott Long 	mpr_dprint(sc, MPR_INIT, "Sized queues to q=%d reqs=%d replies=%d\n",
4703c5ac992SScott Long 	    sc->msi_msgs, sc->num_reqs, sc->num_replies);
4713c5ac992SScott Long }
4723c5ac992SScott Long 
473991554f2SKenneth D. Merry /*
474991554f2SKenneth D. Merry  * This is called during attach and when re-initializing due to a Diag Reset.
475991554f2SKenneth D. Merry  * IOC Facts is used to allocate many of the structures needed by the driver.
476991554f2SKenneth D. Merry  * If called from attach, de-allocation is not required because the driver has
477991554f2SKenneth D. Merry  * not allocated any structures yet, but if called from a Diag Reset, previously
478991554f2SKenneth D. Merry  * allocated structures based on IOC Facts will need to be freed and re-
479991554f2SKenneth D. Merry  * allocated bases on the latest IOC Facts.
480991554f2SKenneth D. Merry  */
481991554f2SKenneth D. Merry static int
482991554f2SKenneth D. Merry mpr_iocfacts_allocate(struct mpr_softc *sc, uint8_t attaching)
483991554f2SKenneth D. Merry {
484a2c14879SStephen McConnell 	int error;
485991554f2SKenneth D. Merry 	Mpi2IOCFactsReply_t saved_facts;
486991554f2SKenneth D. Merry 	uint8_t saved_mode, reallocating;
487991554f2SKenneth D. Merry 
488757ff642SScott Long 	mpr_dprint(sc, MPR_INIT|MPR_TRACE, "%s entered\n", __func__);
489991554f2SKenneth D. Merry 
490991554f2SKenneth D. Merry 	/* Save old IOC Facts and then only reallocate if Facts have changed */
491991554f2SKenneth D. Merry 	if (!attaching) {
492991554f2SKenneth D. Merry 		bcopy(sc->facts, &saved_facts, sizeof(MPI2_IOC_FACTS_REPLY));
493991554f2SKenneth D. Merry 	}
494991554f2SKenneth D. Merry 
495991554f2SKenneth D. Merry 	/*
496991554f2SKenneth D. Merry 	 * Get IOC Facts.  In all cases throughout this function, panic if doing
497991554f2SKenneth D. Merry 	 * a re-initialization and only return the error if attaching so the OS
498991554f2SKenneth D. Merry 	 * can handle it.
499991554f2SKenneth D. Merry 	 */
500991554f2SKenneth D. Merry 	if ((error = mpr_get_iocfacts(sc, sc->facts)) != 0) {
501991554f2SKenneth D. Merry 		if (attaching) {
502757ff642SScott Long 			mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to get "
503757ff642SScott Long 			    "IOC Facts with error %d, exit\n", error);
504991554f2SKenneth D. Merry 			return (error);
505991554f2SKenneth D. Merry 		} else {
506991554f2SKenneth D. Merry 			panic("%s failed to get IOC Facts with error %d\n",
507991554f2SKenneth D. Merry 			    __func__, error);
508991554f2SKenneth D. Merry 		}
509991554f2SKenneth D. Merry 	}
510991554f2SKenneth D. Merry 
511055e2653SScott Long 	MPR_DPRINT_PAGE(sc, MPR_XINFO, iocfacts, sc->facts);
512991554f2SKenneth D. Merry 
513991554f2SKenneth D. Merry 	snprintf(sc->fw_version, sizeof(sc->fw_version),
514991554f2SKenneth D. Merry 	    "%02d.%02d.%02d.%02d",
515991554f2SKenneth D. Merry 	    sc->facts->FWVersion.Struct.Major,
516991554f2SKenneth D. Merry 	    sc->facts->FWVersion.Struct.Minor,
517991554f2SKenneth D. Merry 	    sc->facts->FWVersion.Struct.Unit,
518991554f2SKenneth D. Merry 	    sc->facts->FWVersion.Struct.Dev);
519991554f2SKenneth D. Merry 
52069e85eb8SScott Long 	snprintf(sc->msg_version, sizeof(sc->msg_version), "%d.%d",
52169e85eb8SScott Long 	    (sc->facts->MsgVersion & MPI2_IOCFACTS_MSGVERSION_MAJOR_MASK) >>
52269e85eb8SScott Long 	    MPI2_IOCFACTS_MSGVERSION_MAJOR_SHIFT,
52369e85eb8SScott Long 	    (sc->facts->MsgVersion & MPI2_IOCFACTS_MSGVERSION_MINOR_MASK) >>
52469e85eb8SScott Long 	    MPI2_IOCFACTS_MSGVERSION_MINOR_SHIFT);
52569e85eb8SScott Long 
526757ff642SScott Long 	mpr_dprint(sc, MPR_INFO, "Firmware: %s, Driver: %s\n", sc->fw_version,
527991554f2SKenneth D. Merry 	    MPR_DRIVER_VERSION);
528757ff642SScott Long 	mpr_dprint(sc, MPR_INFO,
529757ff642SScott Long 	    "IOCCapabilities: %b\n", sc->facts->IOCCapabilities,
530991554f2SKenneth D. Merry 	    "\20" "\3ScsiTaskFull" "\4DiagTrace" "\5SnapBuf" "\6ExtBuf"
531991554f2SKenneth D. Merry 	    "\7EEDP" "\10BiDirTarg" "\11Multicast" "\14TransRetry" "\15IR"
53267feec50SStephen McConnell 	    "\16EventReplay" "\17RaidAccel" "\20MSIXIndex" "\21HostDisc"
53367feec50SStephen McConnell 	    "\22FastPath" "\23RDPQArray" "\24AtomicReqDesc" "\25PCIeSRIOV");
534991554f2SKenneth D. Merry 
535991554f2SKenneth D. Merry 	/*
536991554f2SKenneth D. Merry 	 * If the chip doesn't support event replay then a hard reset will be
537991554f2SKenneth D. Merry 	 * required to trigger a full discovery.  Do the reset here then
538991554f2SKenneth D. Merry 	 * retransition to Ready.  A hard reset might have already been done,
539991554f2SKenneth D. Merry 	 * but it doesn't hurt to do it again.  Only do this if attaching, not
540991554f2SKenneth D. Merry 	 * for a Diag Reset.
541991554f2SKenneth D. Merry 	 */
542757ff642SScott Long 	if (attaching && ((sc->facts->IOCCapabilities &
543757ff642SScott Long 	    MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY) == 0)) {
544757ff642SScott Long 		mpr_dprint(sc, MPR_INIT, "No event replay, resetting\n");
545991554f2SKenneth D. Merry 		mpr_diag_reset(sc, NO_SLEEP);
546991554f2SKenneth D. Merry 		if ((error = mpr_transition_ready(sc)) != 0) {
547757ff642SScott Long 			mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to "
548757ff642SScott Long 			    "transition to ready with error %d, exit\n",
549757ff642SScott Long 			    error);
550991554f2SKenneth D. Merry 			return (error);
551991554f2SKenneth D. Merry 		}
552991554f2SKenneth D. Merry 	}
553991554f2SKenneth D. Merry 
554991554f2SKenneth D. Merry 	/*
555991554f2SKenneth D. Merry 	 * Set flag if IR Firmware is loaded.  If the RAID Capability has
556991554f2SKenneth D. Merry 	 * changed from the previous IOC Facts, log a warning, but only if
557991554f2SKenneth D. Merry 	 * checking this after a Diag Reset and not during attach.
558991554f2SKenneth D. Merry 	 */
559991554f2SKenneth D. Merry 	saved_mode = sc->ir_firmware;
560991554f2SKenneth D. Merry 	if (sc->facts->IOCCapabilities &
561991554f2SKenneth D. Merry 	    MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID)
562991554f2SKenneth D. Merry 		sc->ir_firmware = 1;
563991554f2SKenneth D. Merry 	if (!attaching) {
564991554f2SKenneth D. Merry 		if (sc->ir_firmware != saved_mode) {
565757ff642SScott Long 			mpr_dprint(sc, MPR_INIT|MPR_FAULT, "new IR/IT mode "
566757ff642SScott Long 			    "in IOC Facts does not match previous mode\n");
567991554f2SKenneth D. Merry 		}
568991554f2SKenneth D. Merry 	}
569991554f2SKenneth D. Merry 
570991554f2SKenneth D. Merry 	/* Only deallocate and reallocate if relevant IOC Facts have changed */
571991554f2SKenneth D. Merry 	reallocating = FALSE;
5726d4ffcb4SKenneth D. Merry 	sc->mpr_flags &= ~MPR_FLAGS_REALLOCATED;
5736d4ffcb4SKenneth D. Merry 
574991554f2SKenneth D. Merry 	if ((!attaching) &&
575991554f2SKenneth D. Merry 	    ((saved_facts.MsgVersion != sc->facts->MsgVersion) ||
576991554f2SKenneth D. Merry 	    (saved_facts.HeaderVersion != sc->facts->HeaderVersion) ||
577991554f2SKenneth D. Merry 	    (saved_facts.MaxChainDepth != sc->facts->MaxChainDepth) ||
578991554f2SKenneth D. Merry 	    (saved_facts.RequestCredit != sc->facts->RequestCredit) ||
579991554f2SKenneth D. Merry 	    (saved_facts.ProductID != sc->facts->ProductID) ||
580991554f2SKenneth D. Merry 	    (saved_facts.IOCCapabilities != sc->facts->IOCCapabilities) ||
581991554f2SKenneth D. Merry 	    (saved_facts.IOCRequestFrameSize !=
582991554f2SKenneth D. Merry 	    sc->facts->IOCRequestFrameSize) ||
5832bbc5fcbSStephen McConnell 	    (saved_facts.IOCMaxChainSegmentSize !=
5842bbc5fcbSStephen McConnell 	    sc->facts->IOCMaxChainSegmentSize) ||
585991554f2SKenneth D. Merry 	    (saved_facts.MaxTargets != sc->facts->MaxTargets) ||
586991554f2SKenneth D. Merry 	    (saved_facts.MaxSasExpanders != sc->facts->MaxSasExpanders) ||
587991554f2SKenneth D. Merry 	    (saved_facts.MaxEnclosures != sc->facts->MaxEnclosures) ||
588991554f2SKenneth D. Merry 	    (saved_facts.HighPriorityCredit != sc->facts->HighPriorityCredit) ||
589991554f2SKenneth D. Merry 	    (saved_facts.MaxReplyDescriptorPostQueueDepth !=
590991554f2SKenneth D. Merry 	    sc->facts->MaxReplyDescriptorPostQueueDepth) ||
591991554f2SKenneth D. Merry 	    (saved_facts.ReplyFrameSize != sc->facts->ReplyFrameSize) ||
592991554f2SKenneth D. Merry 	    (saved_facts.MaxVolumes != sc->facts->MaxVolumes) ||
593991554f2SKenneth D. Merry 	    (saved_facts.MaxPersistentEntries !=
594991554f2SKenneth D. Merry 	    sc->facts->MaxPersistentEntries))) {
595991554f2SKenneth D. Merry 		reallocating = TRUE;
5966d4ffcb4SKenneth D. Merry 
5976d4ffcb4SKenneth D. Merry 		/* Record that we reallocated everything */
5986d4ffcb4SKenneth D. Merry 		sc->mpr_flags |= MPR_FLAGS_REALLOCATED;
599991554f2SKenneth D. Merry 	}
600991554f2SKenneth D. Merry 
601991554f2SKenneth D. Merry 	/*
602991554f2SKenneth D. Merry 	 * Some things should be done if attaching or re-allocating after a Diag
603991554f2SKenneth D. Merry 	 * Reset, but are not needed after a Diag Reset if the FW has not
604991554f2SKenneth D. Merry 	 * changed.
605991554f2SKenneth D. Merry 	 */
606991554f2SKenneth D. Merry 	if (attaching || reallocating) {
607991554f2SKenneth D. Merry 		/*
608991554f2SKenneth D. Merry 		 * Check if controller supports FW diag buffers and set flag to
609991554f2SKenneth D. Merry 		 * enable each type.
610991554f2SKenneth D. Merry 		 */
611991554f2SKenneth D. Merry 		if (sc->facts->IOCCapabilities &
612991554f2SKenneth D. Merry 		    MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER)
613991554f2SKenneth D. Merry 			sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_TRACE].
614991554f2SKenneth D. Merry 			    enabled = TRUE;
615991554f2SKenneth D. Merry 		if (sc->facts->IOCCapabilities &
616991554f2SKenneth D. Merry 		    MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER)
617991554f2SKenneth D. Merry 			sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_SNAPSHOT].
618991554f2SKenneth D. Merry 			    enabled = TRUE;
619991554f2SKenneth D. Merry 		if (sc->facts->IOCCapabilities &
620991554f2SKenneth D. Merry 		    MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER)
621991554f2SKenneth D. Merry 			sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_EXTENDED].
622991554f2SKenneth D. Merry 			    enabled = TRUE;
623991554f2SKenneth D. Merry 
624991554f2SKenneth D. Merry 		/*
62567feec50SStephen McConnell 		 * Set flags for some supported items.
626991554f2SKenneth D. Merry 		 */
627991554f2SKenneth D. Merry 		if (sc->facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_EEDP)
628991554f2SKenneth D. Merry 			sc->eedp_enabled = TRUE;
629991554f2SKenneth D. Merry 		if (sc->facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_TLR)
630991554f2SKenneth D. Merry 			sc->control_TLR = TRUE;
63134c5490dSKashyap D Desai 		if ((sc->facts->IOCCapabilities &
63234c5490dSKashyap D Desai 		    MPI26_IOCFACTS_CAPABILITY_ATOMIC_REQ) &&
63334c5490dSKashyap D Desai 		    (sc->mpr_flags & MPR_FLAGS_SEA_IOC))
63467feec50SStephen McConnell 			sc->atomic_desc_capable = TRUE;
635991554f2SKenneth D. Merry 
6363c5ac992SScott Long 		mpr_resize_queues(sc);
637991554f2SKenneth D. Merry 
638991554f2SKenneth D. Merry 		/*
639991554f2SKenneth D. Merry 		 * Initialize all Tail Queues
640991554f2SKenneth D. Merry 		 */
641991554f2SKenneth D. Merry 		TAILQ_INIT(&sc->req_list);
642991554f2SKenneth D. Merry 		TAILQ_INIT(&sc->high_priority_req_list);
643991554f2SKenneth D. Merry 		TAILQ_INIT(&sc->chain_list);
64467feec50SStephen McConnell 		TAILQ_INIT(&sc->prp_page_list);
645991554f2SKenneth D. Merry 		TAILQ_INIT(&sc->tm_list);
646991554f2SKenneth D. Merry 	}
647991554f2SKenneth D. Merry 
648991554f2SKenneth D. Merry 	/*
649991554f2SKenneth D. Merry 	 * If doing a Diag Reset and the FW is significantly different
650991554f2SKenneth D. Merry 	 * (reallocating will be set above in IOC Facts comparison), then all
651991554f2SKenneth D. Merry 	 * buffers based on the IOC Facts will need to be freed before they are
652991554f2SKenneth D. Merry 	 * reallocated.
653991554f2SKenneth D. Merry 	 */
654991554f2SKenneth D. Merry 	if (reallocating) {
655991554f2SKenneth D. Merry 		mpr_iocfacts_free(sc);
656327f2e6cSStephen McConnell 		mprsas_realloc_targets(sc, saved_facts.MaxTargets +
657327f2e6cSStephen McConnell 		    saved_facts.MaxVolumes);
658991554f2SKenneth D. Merry 	}
659991554f2SKenneth D. Merry 
660991554f2SKenneth D. Merry 	/*
661991554f2SKenneth D. Merry 	 * Any deallocation has been completed.  Now start reallocating
662991554f2SKenneth D. Merry 	 * if needed.  Will only need to reallocate if attaching or if the new
663991554f2SKenneth D. Merry 	 * IOC Facts are different from the previous IOC Facts after a Diag
664991554f2SKenneth D. Merry 	 * Reset. Targets have already been allocated above if needed.
665991554f2SKenneth D. Merry 	 */
6661415db6cSScott Long 	error = 0;
6671415db6cSScott Long 	while (attaching || reallocating) {
6681415db6cSScott Long 		if ((error = mpr_alloc_hw_queues(sc)) != 0)
6691415db6cSScott Long 			break;
6701415db6cSScott Long 		if ((error = mpr_alloc_replies(sc)) != 0)
6711415db6cSScott Long 			break;
6721415db6cSScott Long 		if ((error = mpr_alloc_requests(sc)) != 0)
6731415db6cSScott Long 			break;
6741415db6cSScott Long 		if ((error = mpr_alloc_queues(sc)) != 0)
6751415db6cSScott Long 			break;
6761415db6cSScott Long 		break;
6771415db6cSScott Long 	}
6781415db6cSScott Long 	if (error) {
679757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_ERROR,
6801415db6cSScott Long 		    "Failed to alloc queues with error %d\n", error);
681991554f2SKenneth D. Merry 		mpr_free(sc);
682991554f2SKenneth D. Merry 		return (error);
683991554f2SKenneth D. Merry 	}
684991554f2SKenneth D. Merry 
685991554f2SKenneth D. Merry 	/* Always initialize the queues */
686991554f2SKenneth D. Merry 	bzero(sc->free_queue, sc->fqdepth * 4);
687991554f2SKenneth D. Merry 	mpr_init_queues(sc);
688991554f2SKenneth D. Merry 
689991554f2SKenneth D. Merry 	/*
690991554f2SKenneth D. Merry 	 * Always get the chip out of the reset state, but only panic if not
691991554f2SKenneth D. Merry 	 * attaching.  If attaching and there is an error, that is handled by
692991554f2SKenneth D. Merry 	 * the OS.
693991554f2SKenneth D. Merry 	 */
694991554f2SKenneth D. Merry 	error = mpr_transition_operational(sc);
695991554f2SKenneth D. Merry 	if (error != 0) {
696757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to "
697757ff642SScott Long 		    "transition to operational with error %d\n", error);
698991554f2SKenneth D. Merry 		mpr_free(sc);
699991554f2SKenneth D. Merry 		return (error);
700991554f2SKenneth D. Merry 	}
701991554f2SKenneth D. Merry 
702991554f2SKenneth D. Merry 	/*
703991554f2SKenneth D. Merry 	 * Finish the queue initialization.
704991554f2SKenneth D. Merry 	 * These are set here instead of in mpr_init_queues() because the
705991554f2SKenneth D. Merry 	 * IOC resets these values during the state transition in
706991554f2SKenneth D. Merry 	 * mpr_transition_operational().  The free index is set to 1
707991554f2SKenneth D. Merry 	 * because the corresponding index in the IOC is set to 0, and the
708991554f2SKenneth D. Merry 	 * IOC treats the queues as full if both are set to the same value.
709991554f2SKenneth D. Merry 	 * Hence the reason that the queue can't hold all of the possible
710991554f2SKenneth D. Merry 	 * replies.
711991554f2SKenneth D. Merry 	 */
712991554f2SKenneth D. Merry 	sc->replypostindex = 0;
713991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_REPLY_FREE_HOST_INDEX_OFFSET, sc->replyfreeindex);
714991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_REPLY_POST_HOST_INDEX_OFFSET, 0);
715991554f2SKenneth D. Merry 
716991554f2SKenneth D. Merry 	/*
717991554f2SKenneth D. Merry 	 * Attach the subsystems so they can prepare their event masks.
7181415db6cSScott Long 	 * XXX Should be dynamic so that IM/IR and user modules can attach
719991554f2SKenneth D. Merry 	 */
7201415db6cSScott Long 	error = 0;
7211415db6cSScott Long 	while (attaching) {
722757ff642SScott Long 		mpr_dprint(sc, MPR_INIT, "Attaching subsystems\n");
7231415db6cSScott Long 		if ((error = mpr_attach_log(sc)) != 0)
7241415db6cSScott Long 			break;
7251415db6cSScott Long 		if ((error = mpr_attach_sas(sc)) != 0)
7261415db6cSScott Long 			break;
7271415db6cSScott Long 		if ((error = mpr_attach_user(sc)) != 0)
7281415db6cSScott Long 			break;
7291415db6cSScott Long 		break;
7301415db6cSScott Long 	}
7311415db6cSScott Long 	if (error) {
732757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_ERROR,
7331415db6cSScott Long 		    "Failed to attach all subsystems: error %d\n", error);
734991554f2SKenneth D. Merry 		mpr_free(sc);
735991554f2SKenneth D. Merry 		return (error);
736991554f2SKenneth D. Merry 	}
737991554f2SKenneth D. Merry 
73810695417SScott Long 	/*
73910695417SScott Long 	 * XXX If the number of MSI-X vectors changes during re-init, this
74010695417SScott Long 	 * won't see it and adjust.
74110695417SScott Long 	 */
74210695417SScott Long 	if (attaching && (error = mpr_pci_setup_interrupts(sc)) != 0) {
743757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_ERROR,
744757ff642SScott Long 		    "Failed to setup interrupts\n");
745991554f2SKenneth D. Merry 		mpr_free(sc);
746991554f2SKenneth D. Merry 		return (error);
747991554f2SKenneth D. Merry 	}
748991554f2SKenneth D. Merry 
749991554f2SKenneth D. Merry 	return (error);
750991554f2SKenneth D. Merry }
751991554f2SKenneth D. Merry 
752991554f2SKenneth D. Merry /*
753991554f2SKenneth D. Merry  * This is called if memory is being free (during detach for example) and when
754991554f2SKenneth D. Merry  * buffers need to be reallocated due to a Diag Reset.
755991554f2SKenneth D. Merry  */
756991554f2SKenneth D. Merry static void
757991554f2SKenneth D. Merry mpr_iocfacts_free(struct mpr_softc *sc)
758991554f2SKenneth D. Merry {
759991554f2SKenneth D. Merry 	struct mpr_command *cm;
760991554f2SKenneth D. Merry 	int i;
761991554f2SKenneth D. Merry 
762991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE, "%s\n", __func__);
763991554f2SKenneth D. Merry 
764991554f2SKenneth D. Merry 	if (sc->free_busaddr != 0)
765991554f2SKenneth D. Merry 		bus_dmamap_unload(sc->queues_dmat, sc->queues_map);
766991554f2SKenneth D. Merry 	if (sc->free_queue != NULL)
767991554f2SKenneth D. Merry 		bus_dmamem_free(sc->queues_dmat, sc->free_queue,
768991554f2SKenneth D. Merry 		    sc->queues_map);
769991554f2SKenneth D. Merry 	if (sc->queues_dmat != NULL)
770991554f2SKenneth D. Merry 		bus_dma_tag_destroy(sc->queues_dmat);
771991554f2SKenneth D. Merry 
772731308d0SAlexander Motin 	if (sc->chain_frames != NULL) {
773991554f2SKenneth D. Merry 		bus_dmamap_unload(sc->chain_dmat, sc->chain_map);
774991554f2SKenneth D. Merry 		bus_dmamem_free(sc->chain_dmat, sc->chain_frames,
775991554f2SKenneth D. Merry 		    sc->chain_map);
776731308d0SAlexander Motin 	}
777991554f2SKenneth D. Merry 	if (sc->chain_dmat != NULL)
778991554f2SKenneth D. Merry 		bus_dma_tag_destroy(sc->chain_dmat);
779991554f2SKenneth D. Merry 
780991554f2SKenneth D. Merry 	if (sc->sense_busaddr != 0)
781991554f2SKenneth D. Merry 		bus_dmamap_unload(sc->sense_dmat, sc->sense_map);
782991554f2SKenneth D. Merry 	if (sc->sense_frames != NULL)
783991554f2SKenneth D. Merry 		bus_dmamem_free(sc->sense_dmat, sc->sense_frames,
784991554f2SKenneth D. Merry 		    sc->sense_map);
785991554f2SKenneth D. Merry 	if (sc->sense_dmat != NULL)
786991554f2SKenneth D. Merry 		bus_dma_tag_destroy(sc->sense_dmat);
787991554f2SKenneth D. Merry 
78867feec50SStephen McConnell 	if (sc->prp_page_busaddr != 0)
78967feec50SStephen McConnell 		bus_dmamap_unload(sc->prp_page_dmat, sc->prp_page_map);
79067feec50SStephen McConnell 	if (sc->prp_pages != NULL)
79167feec50SStephen McConnell 		bus_dmamem_free(sc->prp_page_dmat, sc->prp_pages,
79267feec50SStephen McConnell 		    sc->prp_page_map);
79367feec50SStephen McConnell 	if (sc->prp_page_dmat != NULL)
79467feec50SStephen McConnell 		bus_dma_tag_destroy(sc->prp_page_dmat);
79567feec50SStephen McConnell 
796991554f2SKenneth D. Merry 	if (sc->reply_busaddr != 0)
797991554f2SKenneth D. Merry 		bus_dmamap_unload(sc->reply_dmat, sc->reply_map);
798991554f2SKenneth D. Merry 	if (sc->reply_frames != NULL)
799991554f2SKenneth D. Merry 		bus_dmamem_free(sc->reply_dmat, sc->reply_frames,
800991554f2SKenneth D. Merry 		    sc->reply_map);
801991554f2SKenneth D. Merry 	if (sc->reply_dmat != NULL)
802991554f2SKenneth D. Merry 		bus_dma_tag_destroy(sc->reply_dmat);
803991554f2SKenneth D. Merry 
804991554f2SKenneth D. Merry 	if (sc->req_busaddr != 0)
805991554f2SKenneth D. Merry 		bus_dmamap_unload(sc->req_dmat, sc->req_map);
806991554f2SKenneth D. Merry 	if (sc->req_frames != NULL)
807991554f2SKenneth D. Merry 		bus_dmamem_free(sc->req_dmat, sc->req_frames, sc->req_map);
808991554f2SKenneth D. Merry 	if (sc->req_dmat != NULL)
809991554f2SKenneth D. Merry 		bus_dma_tag_destroy(sc->req_dmat);
810991554f2SKenneth D. Merry 
811991554f2SKenneth D. Merry 	if (sc->chains != NULL)
812991554f2SKenneth D. Merry 		free(sc->chains, M_MPR);
81367feec50SStephen McConnell 	if (sc->prps != NULL)
81467feec50SStephen McConnell 		free(sc->prps, M_MPR);
815991554f2SKenneth D. Merry 	if (sc->commands != NULL) {
816991554f2SKenneth D. Merry 		for (i = 1; i < sc->num_reqs; i++) {
817991554f2SKenneth D. Merry 			cm = &sc->commands[i];
818991554f2SKenneth D. Merry 			bus_dmamap_destroy(sc->buffer_dmat, cm->cm_dmamap);
819991554f2SKenneth D. Merry 		}
820991554f2SKenneth D. Merry 		free(sc->commands, M_MPR);
821991554f2SKenneth D. Merry 	}
822991554f2SKenneth D. Merry 	if (sc->buffer_dmat != NULL)
823991554f2SKenneth D. Merry 		bus_dma_tag_destroy(sc->buffer_dmat);
824bec09074SScott Long 
825bec09074SScott Long 	mpr_pci_free_interrupts(sc);
826bec09074SScott Long 	free(sc->queues, M_MPR);
827bec09074SScott Long 	sc->queues = NULL;
828991554f2SKenneth D. Merry }
829991554f2SKenneth D. Merry 
830991554f2SKenneth D. Merry /*
831991554f2SKenneth D. Merry  * The terms diag reset and hard reset are used interchangeably in the MPI
832991554f2SKenneth D. Merry  * docs to mean resetting the controller chip.  In this code diag reset
833991554f2SKenneth D. Merry  * cleans everything up, and the hard reset function just sends the reset
834991554f2SKenneth D. Merry  * sequence to the chip.  This should probably be refactored so that every
835991554f2SKenneth D. Merry  * subsystem gets a reset notification of some sort, and can clean up
836991554f2SKenneth D. Merry  * appropriately.
837991554f2SKenneth D. Merry  */
838991554f2SKenneth D. Merry int
839991554f2SKenneth D. Merry mpr_reinit(struct mpr_softc *sc)
840991554f2SKenneth D. Merry {
841991554f2SKenneth D. Merry 	int error;
842991554f2SKenneth D. Merry 	struct mprsas_softc *sassc;
843991554f2SKenneth D. Merry 
844991554f2SKenneth D. Merry 	sassc = sc->sassc;
845991554f2SKenneth D. Merry 
846991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
847991554f2SKenneth D. Merry 
848991554f2SKenneth D. Merry 	mtx_assert(&sc->mpr_mtx, MA_OWNED);
849991554f2SKenneth D. Merry 
850757ff642SScott Long 	mpr_dprint(sc, MPR_INIT|MPR_INFO, "Reinitializing controller\n");
851991554f2SKenneth D. Merry 	if (sc->mpr_flags & MPR_FLAGS_DIAGRESET) {
852757ff642SScott Long 		mpr_dprint(sc, MPR_INIT, "Reset already in progress\n");
853991554f2SKenneth D. Merry 		return 0;
854991554f2SKenneth D. Merry 	}
855991554f2SKenneth D. Merry 
856757ff642SScott Long 	/*
857757ff642SScott Long 	 * Make sure the completion callbacks can recognize they're getting
858991554f2SKenneth D. Merry 	 * a NULL cm_reply due to a reset.
859991554f2SKenneth D. Merry 	 */
860991554f2SKenneth D. Merry 	sc->mpr_flags |= MPR_FLAGS_DIAGRESET;
861991554f2SKenneth D. Merry 
862991554f2SKenneth D. Merry 	/*
863991554f2SKenneth D. Merry 	 * Mask interrupts here.
864991554f2SKenneth D. Merry 	 */
865757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "Masking interrupts and resetting\n");
866991554f2SKenneth D. Merry 	mpr_mask_intr(sc);
867991554f2SKenneth D. Merry 
868991554f2SKenneth D. Merry 	error = mpr_diag_reset(sc, CAN_SLEEP);
869991554f2SKenneth D. Merry 	if (error != 0) {
870991554f2SKenneth D. Merry 		panic("%s hard reset failed with error %d\n", __func__, error);
871991554f2SKenneth D. Merry 	}
872991554f2SKenneth D. Merry 
873991554f2SKenneth D. Merry 	/* Restore the PCI state, including the MSI-X registers */
874991554f2SKenneth D. Merry 	mpr_pci_restore(sc);
875991554f2SKenneth D. Merry 
876991554f2SKenneth D. Merry 	/* Give the I/O subsystem special priority to get itself prepared */
877991554f2SKenneth D. Merry 	mprsas_handle_reinit(sc);
878991554f2SKenneth D. Merry 
879991554f2SKenneth D. Merry 	/*
880991554f2SKenneth D. Merry 	 * Get IOC Facts and allocate all structures based on this information.
881991554f2SKenneth D. Merry 	 * The attach function will also call mpr_iocfacts_allocate at startup.
882991554f2SKenneth D. Merry 	 * If relevant values have changed in IOC Facts, this function will free
883991554f2SKenneth D. Merry 	 * all of the memory based on IOC Facts and reallocate that memory.
884991554f2SKenneth D. Merry 	 */
885991554f2SKenneth D. Merry 	if ((error = mpr_iocfacts_allocate(sc, FALSE)) != 0) {
886991554f2SKenneth D. Merry 		panic("%s IOC Facts based allocation failed with error %d\n",
887991554f2SKenneth D. Merry 		    __func__, error);
888991554f2SKenneth D. Merry 	}
889991554f2SKenneth D. Merry 
890991554f2SKenneth D. Merry 	/*
891991554f2SKenneth D. Merry 	 * Mapping structures will be re-allocated after getting IOC Page8, so
892991554f2SKenneth D. Merry 	 * free these structures here.
893991554f2SKenneth D. Merry 	 */
894991554f2SKenneth D. Merry 	mpr_mapping_exit(sc);
895991554f2SKenneth D. Merry 
896991554f2SKenneth D. Merry 	/*
897991554f2SKenneth D. Merry 	 * The static page function currently read is IOC Page8.  Others can be
898991554f2SKenneth D. Merry 	 * added in future.  It's possible that the values in IOC Page8 have
899991554f2SKenneth D. Merry 	 * changed after a Diag Reset due to user modification, so always read
900991554f2SKenneth D. Merry 	 * these.  Interrupts are masked, so unmask them before getting config
901991554f2SKenneth D. Merry 	 * pages.
902991554f2SKenneth D. Merry 	 */
903991554f2SKenneth D. Merry 	mpr_unmask_intr(sc);
904991554f2SKenneth D. Merry 	sc->mpr_flags &= ~MPR_FLAGS_DIAGRESET;
905991554f2SKenneth D. Merry 	mpr_base_static_config_pages(sc);
906991554f2SKenneth D. Merry 
907991554f2SKenneth D. Merry 	/*
908991554f2SKenneth D. Merry 	 * Some mapping info is based in IOC Page8 data, so re-initialize the
909991554f2SKenneth D. Merry 	 * mapping tables.
910991554f2SKenneth D. Merry 	 */
911991554f2SKenneth D. Merry 	mpr_mapping_initialize(sc);
912991554f2SKenneth D. Merry 
913991554f2SKenneth D. Merry 	/*
914991554f2SKenneth D. Merry 	 * Restart will reload the event masks clobbered by the reset, and
915991554f2SKenneth D. Merry 	 * then enable the port.
916991554f2SKenneth D. Merry 	 */
917991554f2SKenneth D. Merry 	mpr_reregister_events(sc);
918991554f2SKenneth D. Merry 
919991554f2SKenneth D. Merry 	/* the end of discovery will release the simq, so we're done. */
920757ff642SScott Long 	mpr_dprint(sc, MPR_INIT|MPR_XINFO, "Finished sc %p post %u free %u\n",
921757ff642SScott Long 	    sc, sc->replypostindex, sc->replyfreeindex);
922991554f2SKenneth D. Merry 	mprsas_release_simq_reinit(sassc);
923757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit error= %d\n", __func__, error);
924991554f2SKenneth D. Merry 
925991554f2SKenneth D. Merry 	return 0;
926991554f2SKenneth D. Merry }
927991554f2SKenneth D. Merry 
928991554f2SKenneth D. Merry /* Wait for the chip to ACK a word that we've put into its FIFO
929991554f2SKenneth D. Merry  * Wait for <timeout> seconds. In single loop wait for busy loop
930991554f2SKenneth D. Merry  * for 500 microseconds.
931991554f2SKenneth D. Merry  * Total is [ 0.5 * (2000 * <timeout>) ] in miliseconds.
932991554f2SKenneth D. Merry  * */
933991554f2SKenneth D. Merry static int
934991554f2SKenneth D. Merry mpr_wait_db_ack(struct mpr_softc *sc, int timeout, int sleep_flag)
935991554f2SKenneth D. Merry {
936991554f2SKenneth D. Merry 	u32 cntdn, count;
937991554f2SKenneth D. Merry 	u32 int_status;
938991554f2SKenneth D. Merry 	u32 doorbell;
939991554f2SKenneth D. Merry 
940991554f2SKenneth D. Merry 	count = 0;
941991554f2SKenneth D. Merry 	cntdn = (sleep_flag == CAN_SLEEP) ? 1000*timeout : 2000*timeout;
942991554f2SKenneth D. Merry 	do {
943991554f2SKenneth D. Merry 		int_status = mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET);
944991554f2SKenneth D. Merry 		if (!(int_status & MPI2_HIS_SYS2IOC_DB_STATUS)) {
945757ff642SScott Long 			mpr_dprint(sc, MPR_TRACE, "%s: successful count(%d), "
946991554f2SKenneth D. Merry 			    "timeout(%d)\n", __func__, count, timeout);
947991554f2SKenneth D. Merry 			return 0;
948991554f2SKenneth D. Merry 		} else if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) {
949991554f2SKenneth D. Merry 			doorbell = mpr_regread(sc, MPI2_DOORBELL_OFFSET);
950991554f2SKenneth D. Merry 			if ((doorbell & MPI2_IOC_STATE_MASK) ==
951991554f2SKenneth D. Merry 			    MPI2_IOC_STATE_FAULT) {
952991554f2SKenneth D. Merry 				mpr_dprint(sc, MPR_FAULT,
953991554f2SKenneth D. Merry 				    "fault_state(0x%04x)!\n", doorbell);
954991554f2SKenneth D. Merry 				return (EFAULT);
955991554f2SKenneth D. Merry 			}
956991554f2SKenneth D. Merry 		} else if (int_status == 0xFFFFFFFF)
957991554f2SKenneth D. Merry 			goto out;
958991554f2SKenneth D. Merry 
959991554f2SKenneth D. Merry 		/*
960991554f2SKenneth D. Merry 		 * If it can sleep, sleep for 1 milisecond, else busy loop for
961991554f2SKenneth D. Merry  		 * 0.5 milisecond
962991554f2SKenneth D. Merry 		 */
963991554f2SKenneth D. Merry 		if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP)
964a2c14879SStephen McConnell 			msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, "mprdba",
965a2c14879SStephen McConnell 			    hz/1000);
966991554f2SKenneth D. Merry 		else if (sleep_flag == CAN_SLEEP)
967991554f2SKenneth D. Merry 			pause("mprdba", hz/1000);
968991554f2SKenneth D. Merry 		else
969991554f2SKenneth D. Merry 			DELAY(500);
970991554f2SKenneth D. Merry 		count++;
971991554f2SKenneth D. Merry 	} while (--cntdn);
972991554f2SKenneth D. Merry 
973991554f2SKenneth D. Merry out:
974991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_FAULT, "%s: failed due to timeout count(%d), "
975991554f2SKenneth D. Merry 		"int_status(%x)!\n", __func__, count, int_status);
976991554f2SKenneth D. Merry 	return (ETIMEDOUT);
977991554f2SKenneth D. Merry }
978991554f2SKenneth D. Merry 
979991554f2SKenneth D. Merry /* Wait for the chip to signal that the next word in its FIFO can be fetched */
980991554f2SKenneth D. Merry static int
981991554f2SKenneth D. Merry mpr_wait_db_int(struct mpr_softc *sc)
982991554f2SKenneth D. Merry {
983991554f2SKenneth D. Merry 	int retry;
984991554f2SKenneth D. Merry 
985991554f2SKenneth D. Merry 	for (retry = 0; retry < MPR_DB_MAX_WAIT; retry++) {
986991554f2SKenneth D. Merry 		if ((mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET) &
987991554f2SKenneth D. Merry 		    MPI2_HIS_IOC2SYS_DB_STATUS) != 0)
988991554f2SKenneth D. Merry 			return (0);
989991554f2SKenneth D. Merry 		DELAY(2000);
990991554f2SKenneth D. Merry 	}
991991554f2SKenneth D. Merry 	return (ETIMEDOUT);
992991554f2SKenneth D. Merry }
993991554f2SKenneth D. Merry 
994991554f2SKenneth D. Merry /* Step through the synchronous command state machine, i.e. "Doorbell mode" */
995991554f2SKenneth D. Merry static int
996991554f2SKenneth D. Merry mpr_request_sync(struct mpr_softc *sc, void *req, MPI2_DEFAULT_REPLY *reply,
997991554f2SKenneth D. Merry     int req_sz, int reply_sz, int timeout)
998991554f2SKenneth D. Merry {
999991554f2SKenneth D. Merry 	uint32_t *data32;
1000991554f2SKenneth D. Merry 	uint16_t *data16;
1001991554f2SKenneth D. Merry 	int i, count, ioc_sz, residual;
1002991554f2SKenneth D. Merry 	int sleep_flags = CAN_SLEEP;
1003991554f2SKenneth D. Merry 
1004991554f2SKenneth D. Merry 	if (curthread->td_no_sleeping)
1005991554f2SKenneth D. Merry 		sleep_flags = NO_SLEEP;
1006991554f2SKenneth D. Merry 
1007991554f2SKenneth D. Merry 	/* Step 1 */
1008991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0);
1009991554f2SKenneth D. Merry 
1010991554f2SKenneth D. Merry 	/* Step 2 */
1011991554f2SKenneth D. Merry 	if (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED)
1012991554f2SKenneth D. Merry 		return (EBUSY);
1013991554f2SKenneth D. Merry 
1014991554f2SKenneth D. Merry 	/* Step 3
1015991554f2SKenneth D. Merry 	 * Announce that a message is coming through the doorbell.  Messages
1016991554f2SKenneth D. Merry 	 * are pushed at 32bit words, so round up if needed.
1017991554f2SKenneth D. Merry 	 */
1018991554f2SKenneth D. Merry 	count = (req_sz + 3) / 4;
1019991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_DOORBELL_OFFSET,
1020991554f2SKenneth D. Merry 	    (MPI2_FUNCTION_HANDSHAKE << MPI2_DOORBELL_FUNCTION_SHIFT) |
1021991554f2SKenneth D. Merry 	    (count << MPI2_DOORBELL_ADD_DWORDS_SHIFT));
1022991554f2SKenneth D. Merry 
1023991554f2SKenneth D. Merry 	/* Step 4 */
1024991554f2SKenneth D. Merry 	if (mpr_wait_db_int(sc) ||
1025991554f2SKenneth D. Merry 	    (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) == 0) {
1026991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_FAULT, "Doorbell failed to activate\n");
1027991554f2SKenneth D. Merry 		return (ENXIO);
1028991554f2SKenneth D. Merry 	}
1029991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0);
1030991554f2SKenneth D. Merry 	if (mpr_wait_db_ack(sc, 5, sleep_flags) != 0) {
1031991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_FAULT, "Doorbell handshake failed\n");
1032991554f2SKenneth D. Merry 		return (ENXIO);
1033991554f2SKenneth D. Merry 	}
1034991554f2SKenneth D. Merry 
1035991554f2SKenneth D. Merry 	/* Step 5 */
1036991554f2SKenneth D. Merry 	/* Clock out the message data synchronously in 32-bit dwords*/
1037991554f2SKenneth D. Merry 	data32 = (uint32_t *)req;
1038991554f2SKenneth D. Merry 	for (i = 0; i < count; i++) {
1039991554f2SKenneth D. Merry 		mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, htole32(data32[i]));
1040991554f2SKenneth D. Merry 		if (mpr_wait_db_ack(sc, 5, sleep_flags) != 0) {
1041991554f2SKenneth D. Merry 			mpr_dprint(sc, MPR_FAULT,
1042991554f2SKenneth D. Merry 			    "Timeout while writing doorbell\n");
1043991554f2SKenneth D. Merry 			return (ENXIO);
1044991554f2SKenneth D. Merry 		}
1045991554f2SKenneth D. Merry 	}
1046991554f2SKenneth D. Merry 
1047991554f2SKenneth D. Merry 	/* Step 6 */
1048991554f2SKenneth D. Merry 	/* Clock in the reply in 16-bit words.  The total length of the
1049991554f2SKenneth D. Merry 	 * message is always in the 4th byte, so clock out the first 2 words
1050991554f2SKenneth D. Merry 	 * manually, then loop the rest.
1051991554f2SKenneth D. Merry 	 */
1052991554f2SKenneth D. Merry 	data16 = (uint16_t *)reply;
1053991554f2SKenneth D. Merry 	if (mpr_wait_db_int(sc) != 0) {
1054991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell 0\n");
1055991554f2SKenneth D. Merry 		return (ENXIO);
1056991554f2SKenneth D. Merry 	}
1057991554f2SKenneth D. Merry 	data16[0] =
1058991554f2SKenneth D. Merry 	    mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_DATA_MASK;
1059991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0);
1060991554f2SKenneth D. Merry 	if (mpr_wait_db_int(sc) != 0) {
1061991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell 1\n");
1062991554f2SKenneth D. Merry 		return (ENXIO);
1063991554f2SKenneth D. Merry 	}
1064991554f2SKenneth D. Merry 	data16[1] =
1065991554f2SKenneth D. Merry 	    mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_DATA_MASK;
1066991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0);
1067991554f2SKenneth D. Merry 
1068991554f2SKenneth D. Merry 	/* Number of 32bit words in the message */
1069991554f2SKenneth D. Merry 	ioc_sz = reply->MsgLength;
1070991554f2SKenneth D. Merry 
1071991554f2SKenneth D. Merry 	/*
1072991554f2SKenneth D. Merry 	 * Figure out how many 16bit words to clock in without overrunning.
1073991554f2SKenneth D. Merry 	 * The precision loss with dividing reply_sz can safely be
1074991554f2SKenneth D. Merry 	 * ignored because the messages can only be multiples of 32bits.
1075991554f2SKenneth D. Merry 	 */
1076991554f2SKenneth D. Merry 	residual = 0;
1077991554f2SKenneth D. Merry 	count = MIN((reply_sz / 4), ioc_sz) * 2;
1078991554f2SKenneth D. Merry 	if (count < ioc_sz * 2) {
1079991554f2SKenneth D. Merry 		residual = ioc_sz * 2 - count;
1080991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_ERROR, "Driver error, throwing away %d "
1081991554f2SKenneth D. Merry 		    "residual message words\n", residual);
1082991554f2SKenneth D. Merry 	}
1083991554f2SKenneth D. Merry 
1084991554f2SKenneth D. Merry 	for (i = 2; i < count; i++) {
1085991554f2SKenneth D. Merry 		if (mpr_wait_db_int(sc) != 0) {
1086991554f2SKenneth D. Merry 			mpr_dprint(sc, MPR_FAULT,
1087991554f2SKenneth D. Merry 			    "Timeout reading doorbell %d\n", i);
1088991554f2SKenneth D. Merry 			return (ENXIO);
1089991554f2SKenneth D. Merry 		}
1090991554f2SKenneth D. Merry 		data16[i] = mpr_regread(sc, MPI2_DOORBELL_OFFSET) &
1091991554f2SKenneth D. Merry 		    MPI2_DOORBELL_DATA_MASK;
1092991554f2SKenneth D. Merry 		mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0);
1093991554f2SKenneth D. Merry 	}
1094991554f2SKenneth D. Merry 
1095991554f2SKenneth D. Merry 	/*
1096991554f2SKenneth D. Merry 	 * Pull out residual words that won't fit into the provided buffer.
1097991554f2SKenneth D. Merry 	 * This keeps the chip from hanging due to a driver programming
1098991554f2SKenneth D. Merry 	 * error.
1099991554f2SKenneth D. Merry 	 */
1100991554f2SKenneth D. Merry 	while (residual--) {
1101991554f2SKenneth D. Merry 		if (mpr_wait_db_int(sc) != 0) {
1102991554f2SKenneth D. Merry 			mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell\n");
1103991554f2SKenneth D. Merry 			return (ENXIO);
1104991554f2SKenneth D. Merry 		}
1105991554f2SKenneth D. Merry 		(void)mpr_regread(sc, MPI2_DOORBELL_OFFSET);
1106991554f2SKenneth D. Merry 		mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0);
1107991554f2SKenneth D. Merry 	}
1108991554f2SKenneth D. Merry 
1109991554f2SKenneth D. Merry 	/* Step 7 */
1110991554f2SKenneth D. Merry 	if (mpr_wait_db_int(sc) != 0) {
1111991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_FAULT, "Timeout waiting to exit doorbell\n");
1112991554f2SKenneth D. Merry 		return (ENXIO);
1113991554f2SKenneth D. Merry 	}
1114991554f2SKenneth D. Merry 	if (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED)
1115991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_FAULT, "Warning, doorbell still active\n");
1116991554f2SKenneth D. Merry 	mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0);
1117991554f2SKenneth D. Merry 
1118991554f2SKenneth D. Merry 	return (0);
1119991554f2SKenneth D. Merry }
1120991554f2SKenneth D. Merry 
1121991554f2SKenneth D. Merry static void
1122991554f2SKenneth D. Merry mpr_enqueue_request(struct mpr_softc *sc, struct mpr_command *cm)
1123991554f2SKenneth D. Merry {
112467feec50SStephen McConnell 	request_descriptor rd;
1125991554f2SKenneth D. Merry 
1126991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
1127a2c14879SStephen McConnell 	mpr_dprint(sc, MPR_TRACE, "SMID %u cm %p ccb %p\n",
1128991554f2SKenneth D. Merry 	    cm->cm_desc.Default.SMID, cm, cm->cm_ccb);
1129991554f2SKenneth D. Merry 
1130991554f2SKenneth D. Merry 	if (sc->mpr_flags & MPR_FLAGS_ATTACH_DONE && !(sc->mpr_flags &
1131991554f2SKenneth D. Merry 	    MPR_FLAGS_SHUTDOWN))
1132991554f2SKenneth D. Merry 		mtx_assert(&sc->mpr_mtx, MA_OWNED);
1133991554f2SKenneth D. Merry 
1134991554f2SKenneth D. Merry 	if (++sc->io_cmds_active > sc->io_cmds_highwater)
1135991554f2SKenneth D. Merry 		sc->io_cmds_highwater++;
1136991554f2SKenneth D. Merry 
1137f0779b04SScott Long 	KASSERT(cm->cm_state == MPR_CM_STATE_BUSY, ("command not busy\n"));
1138f0779b04SScott Long 	cm->cm_state = MPR_CM_STATE_INQUEUE;
1139f0779b04SScott Long 
114067feec50SStephen McConnell 	if (sc->atomic_desc_capable) {
114167feec50SStephen McConnell 		rd.u.low = cm->cm_desc.Words.Low;
114267feec50SStephen McConnell 		mpr_regwrite(sc, MPI26_ATOMIC_REQUEST_DESCRIPTOR_POST_OFFSET,
114367feec50SStephen McConnell 		    rd.u.low);
114467feec50SStephen McConnell 	} else {
1145991554f2SKenneth D. Merry 		rd.u.low = cm->cm_desc.Words.Low;
1146991554f2SKenneth D. Merry 		rd.u.high = cm->cm_desc.Words.High;
1147991554f2SKenneth D. Merry 		rd.word = htole64(rd.word);
1148991554f2SKenneth D. Merry 		mpr_regwrite(sc, MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET,
1149991554f2SKenneth D. Merry 		    rd.u.low);
1150991554f2SKenneth D. Merry 		mpr_regwrite(sc, MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET,
1151991554f2SKenneth D. Merry 		    rd.u.high);
1152991554f2SKenneth D. Merry 	}
115367feec50SStephen McConnell }
1154991554f2SKenneth D. Merry 
1155991554f2SKenneth D. Merry /*
1156991554f2SKenneth D. Merry  * Just the FACTS, ma'am.
1157991554f2SKenneth D. Merry  */
1158991554f2SKenneth D. Merry static int
1159991554f2SKenneth D. Merry mpr_get_iocfacts(struct mpr_softc *sc, MPI2_IOC_FACTS_REPLY *facts)
1160991554f2SKenneth D. Merry {
1161991554f2SKenneth D. Merry 	MPI2_DEFAULT_REPLY *reply;
1162991554f2SKenneth D. Merry 	MPI2_IOC_FACTS_REQUEST request;
1163991554f2SKenneth D. Merry 	int error, req_sz, reply_sz;
1164991554f2SKenneth D. Merry 
1165991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
1166757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__);
1167991554f2SKenneth D. Merry 
1168991554f2SKenneth D. Merry 	req_sz = sizeof(MPI2_IOC_FACTS_REQUEST);
1169991554f2SKenneth D. Merry 	reply_sz = sizeof(MPI2_IOC_FACTS_REPLY);
1170991554f2SKenneth D. Merry 	reply = (MPI2_DEFAULT_REPLY *)facts;
1171991554f2SKenneth D. Merry 
1172991554f2SKenneth D. Merry 	bzero(&request, req_sz);
1173991554f2SKenneth D. Merry 	request.Function = MPI2_FUNCTION_IOC_FACTS;
1174991554f2SKenneth D. Merry 	error = mpr_request_sync(sc, &request, reply, req_sz, reply_sz, 5);
1175991554f2SKenneth D. Merry 
1176757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit, error= %d\n", __func__, error);
1177991554f2SKenneth D. Merry 	return (error);
1178991554f2SKenneth D. Merry }
1179991554f2SKenneth D. Merry 
1180991554f2SKenneth D. Merry static int
1181991554f2SKenneth D. Merry mpr_send_iocinit(struct mpr_softc *sc)
1182991554f2SKenneth D. Merry {
1183991554f2SKenneth D. Merry 	MPI2_IOC_INIT_REQUEST	init;
1184991554f2SKenneth D. Merry 	MPI2_DEFAULT_REPLY	reply;
1185991554f2SKenneth D. Merry 	int req_sz, reply_sz, error;
1186991554f2SKenneth D. Merry 	struct timeval now;
1187991554f2SKenneth D. Merry 	uint64_t time_in_msec;
1188991554f2SKenneth D. Merry 
1189991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
1190757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__);
1191991554f2SKenneth D. Merry 
119296410703SScott Long 	/* Do a quick sanity check on proper initialization */
119396410703SScott Long 	if ((sc->pqdepth == 0) || (sc->fqdepth == 0) || (sc->reqframesz == 0)
119496410703SScott Long 	    || (sc->replyframesz == 0)) {
119596410703SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_ERROR,
119696410703SScott Long 		    "Driver not fully initialized for IOCInit\n");
119796410703SScott Long 		return (EINVAL);
119896410703SScott Long 	}
119996410703SScott Long 
1200991554f2SKenneth D. Merry 	req_sz = sizeof(MPI2_IOC_INIT_REQUEST);
1201991554f2SKenneth D. Merry 	reply_sz = sizeof(MPI2_IOC_INIT_REPLY);
1202991554f2SKenneth D. Merry 	bzero(&init, req_sz);
1203991554f2SKenneth D. Merry 	bzero(&reply, reply_sz);
1204991554f2SKenneth D. Merry 
1205991554f2SKenneth D. Merry 	/*
1206991554f2SKenneth D. Merry 	 * Fill in the init block.  Note that most addresses are
1207991554f2SKenneth D. Merry 	 * deliberately in the lower 32bits of memory.  This is a micro-
1208991554f2SKenneth D. Merry 	 * optimzation for PCI/PCIX, though it's not clear if it helps PCIe.
1209991554f2SKenneth D. Merry 	 */
1210991554f2SKenneth D. Merry 	init.Function = MPI2_FUNCTION_IOC_INIT;
1211991554f2SKenneth D. Merry 	init.WhoInit = MPI2_WHOINIT_HOST_DRIVER;
1212991554f2SKenneth D. Merry 	init.MsgVersion = htole16(MPI2_VERSION);
1213991554f2SKenneth D. Merry 	init.HeaderVersion = htole16(MPI2_HEADER_VERSION);
121496410703SScott Long 	init.SystemRequestFrameSize = htole16((uint16_t)(sc->reqframesz / 4));
1215991554f2SKenneth D. Merry 	init.ReplyDescriptorPostQueueDepth = htole16(sc->pqdepth);
1216991554f2SKenneth D. Merry 	init.ReplyFreeQueueDepth = htole16(sc->fqdepth);
1217991554f2SKenneth D. Merry 	init.SenseBufferAddressHigh = 0;
1218991554f2SKenneth D. Merry 	init.SystemReplyAddressHigh = 0;
1219991554f2SKenneth D. Merry 	init.SystemRequestFrameBaseAddress.High = 0;
1220991554f2SKenneth D. Merry 	init.SystemRequestFrameBaseAddress.Low =
1221991554f2SKenneth D. Merry 	    htole32((uint32_t)sc->req_busaddr);
1222991554f2SKenneth D. Merry 	init.ReplyDescriptorPostQueueAddress.High = 0;
1223991554f2SKenneth D. Merry 	init.ReplyDescriptorPostQueueAddress.Low =
1224991554f2SKenneth D. Merry 	    htole32((uint32_t)sc->post_busaddr);
1225991554f2SKenneth D. Merry 	init.ReplyFreeQueueAddress.High = 0;
1226991554f2SKenneth D. Merry 	init.ReplyFreeQueueAddress.Low = htole32((uint32_t)sc->free_busaddr);
1227991554f2SKenneth D. Merry 	getmicrotime(&now);
1228991554f2SKenneth D. Merry 	time_in_msec = (now.tv_sec * 1000 + now.tv_usec/1000);
1229991554f2SKenneth D. Merry 	init.TimeStamp.High = htole32((time_in_msec >> 32) & 0xFFFFFFFF);
1230991554f2SKenneth D. Merry 	init.TimeStamp.Low = htole32(time_in_msec & 0xFFFFFFFF);
123167feec50SStephen McConnell 	init.HostPageSize = HOST_PAGE_SIZE_4K;
1232991554f2SKenneth D. Merry 
1233991554f2SKenneth D. Merry 	error = mpr_request_sync(sc, &init, &reply, req_sz, reply_sz, 5);
1234991554f2SKenneth D. Merry 	if ((reply.IOCStatus & MPI2_IOCSTATUS_MASK) != MPI2_IOCSTATUS_SUCCESS)
1235991554f2SKenneth D. Merry 		error = ENXIO;
1236991554f2SKenneth D. Merry 
1237991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_INIT, "IOCInit status= 0x%x\n", reply.IOCStatus);
1238757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__);
1239991554f2SKenneth D. Merry 	return (error);
1240991554f2SKenneth D. Merry }
1241991554f2SKenneth D. Merry 
1242991554f2SKenneth D. Merry void
1243991554f2SKenneth D. Merry mpr_memaddr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1244991554f2SKenneth D. Merry {
1245991554f2SKenneth D. Merry 	bus_addr_t *addr;
1246991554f2SKenneth D. Merry 
1247991554f2SKenneth D. Merry 	addr = arg;
1248991554f2SKenneth D. Merry 	*addr = segs[0].ds_addr;
1249991554f2SKenneth D. Merry }
1250991554f2SKenneth D. Merry 
1251e2997a03SKenneth D. Merry void
1252e2997a03SKenneth D. Merry mpr_memaddr_wait_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1253e2997a03SKenneth D. Merry {
1254e2997a03SKenneth D. Merry 	struct mpr_busdma_context *ctx;
1255e2997a03SKenneth D. Merry 	int need_unload, need_free;
1256e2997a03SKenneth D. Merry 
1257e2997a03SKenneth D. Merry 	ctx = (struct mpr_busdma_context *)arg;
1258e2997a03SKenneth D. Merry 	need_unload = 0;
1259e2997a03SKenneth D. Merry 	need_free = 0;
1260e2997a03SKenneth D. Merry 
1261e2997a03SKenneth D. Merry 	mpr_lock(ctx->softc);
1262e2997a03SKenneth D. Merry 	ctx->error = error;
1263e2997a03SKenneth D. Merry 	ctx->completed = 1;
1264e2997a03SKenneth D. Merry 	if ((error == 0) && (ctx->abandoned == 0)) {
1265e2997a03SKenneth D. Merry 		*ctx->addr = segs[0].ds_addr;
1266e2997a03SKenneth D. Merry 	} else {
1267e2997a03SKenneth D. Merry 		if (nsegs != 0)
1268e2997a03SKenneth D. Merry 			need_unload = 1;
1269e2997a03SKenneth D. Merry 		if (ctx->abandoned != 0)
1270e2997a03SKenneth D. Merry 			need_free = 1;
1271e2997a03SKenneth D. Merry 	}
1272e2997a03SKenneth D. Merry 	if (need_free == 0)
1273e2997a03SKenneth D. Merry 		wakeup(ctx);
1274e2997a03SKenneth D. Merry 
1275e2997a03SKenneth D. Merry 	mpr_unlock(ctx->softc);
1276e2997a03SKenneth D. Merry 
1277e2997a03SKenneth D. Merry 	if (need_unload != 0) {
1278e2997a03SKenneth D. Merry 		bus_dmamap_unload(ctx->buffer_dmat,
1279e2997a03SKenneth D. Merry 				  ctx->buffer_dmamap);
1280e2997a03SKenneth D. Merry 		*ctx->addr = 0;
1281e2997a03SKenneth D. Merry 	}
1282e2997a03SKenneth D. Merry 
1283e2997a03SKenneth D. Merry 	if (need_free != 0)
1284e2997a03SKenneth D. Merry 		free(ctx, M_MPR);
1285e2997a03SKenneth D. Merry }
1286e2997a03SKenneth D. Merry 
1287991554f2SKenneth D. Merry static int
1288991554f2SKenneth D. Merry mpr_alloc_queues(struct mpr_softc *sc)
1289991554f2SKenneth D. Merry {
1290bec09074SScott Long 	struct mpr_queue *q;
12911415db6cSScott Long 	int nq, i;
1292bec09074SScott Long 
12933c5ac992SScott Long 	nq = sc->msi_msgs;
1294bec09074SScott Long 	mpr_dprint(sc, MPR_INIT|MPR_XINFO, "Allocating %d I/O queues\n", nq);
1295bec09074SScott Long 
1296ac2fffa4SPedro F. Giffuni 	sc->queues = malloc(sizeof(struct mpr_queue) * nq, M_MPR,
12973c5ac992SScott Long 	     M_NOWAIT|M_ZERO);
1298bec09074SScott Long 	if (sc->queues == NULL)
1299bec09074SScott Long 		return (ENOMEM);
1300bec09074SScott Long 
1301bec09074SScott Long 	for (i = 0; i < nq; i++) {
1302bec09074SScott Long 		q = &sc->queues[i];
1303bec09074SScott Long 		mpr_dprint(sc, MPR_INIT, "Configuring queue %d %p\n", i, q);
1304bec09074SScott Long 		q->sc = sc;
1305bec09074SScott Long 		q->qnum = i;
1306bec09074SScott Long 	}
13071415db6cSScott Long 	return (0);
13081415db6cSScott Long }
13091415db6cSScott Long 
13101415db6cSScott Long static int
13111415db6cSScott Long mpr_alloc_hw_queues(struct mpr_softc *sc)
13121415db6cSScott Long {
1313*74c781edSScott Long 	bus_dma_template_t t;
13141415db6cSScott Long 	bus_addr_t queues_busaddr;
13151415db6cSScott Long 	uint8_t *queues;
13161415db6cSScott Long 	int qsize, fqsize, pqsize;
1317991554f2SKenneth D. Merry 
1318991554f2SKenneth D. Merry 	/*
1319991554f2SKenneth D. Merry 	 * The reply free queue contains 4 byte entries in multiples of 16 and
1320991554f2SKenneth D. Merry 	 * aligned on a 16 byte boundary. There must always be an unused entry.
1321991554f2SKenneth D. Merry 	 * This queue supplies fresh reply frames for the firmware to use.
1322991554f2SKenneth D. Merry 	 *
1323991554f2SKenneth D. Merry 	 * The reply descriptor post queue contains 8 byte entries in
1324991554f2SKenneth D. Merry 	 * multiples of 16 and aligned on a 16 byte boundary.  This queue
1325991554f2SKenneth D. Merry 	 * contains filled-in reply frames sent from the firmware to the host.
1326991554f2SKenneth D. Merry 	 *
1327991554f2SKenneth D. Merry 	 * These two queues are allocated together for simplicity.
1328991554f2SKenneth D. Merry 	 */
1329d9c9c81cSPedro F. Giffuni 	sc->fqdepth = roundup2(sc->num_replies + 1, 16);
1330d9c9c81cSPedro F. Giffuni 	sc->pqdepth = roundup2(sc->num_replies + 1, 16);
1331991554f2SKenneth D. Merry 	fqsize= sc->fqdepth * 4;
1332991554f2SKenneth D. Merry 	pqsize = sc->pqdepth * 8;
1333991554f2SKenneth D. Merry 	qsize = fqsize + pqsize;
1334991554f2SKenneth D. Merry 
1335f5ead205SScott Long 	bus_dma_template_init(&t, sc->mpr_parent_dmat);
1336*74c781edSScott Long 	BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(16), BD_MAXSIZE(qsize),
1337*74c781edSScott Long 	    BD_MAXSEGSIZE(qsize), BD_NSEGMENTS(1),
1338*74c781edSScott Long 	    BD_LOWADDR(BUS_SPACE_MAXADDR_32BIT));
1339f5ead205SScott Long 	if (bus_dma_template_tag(&t, &sc->queues_dmat)) {
1340757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate queues DMA tag\n");
1341991554f2SKenneth D. Merry 		return (ENOMEM);
1342991554f2SKenneth D. Merry         }
1343991554f2SKenneth D. Merry         if (bus_dmamem_alloc(sc->queues_dmat, (void **)&queues, BUS_DMA_NOWAIT,
1344991554f2SKenneth D. Merry 	    &sc->queues_map)) {
1345757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate queues memory\n");
1346991554f2SKenneth D. Merry 		return (ENOMEM);
1347991554f2SKenneth D. Merry         }
1348991554f2SKenneth D. Merry         bzero(queues, qsize);
1349991554f2SKenneth D. Merry         bus_dmamap_load(sc->queues_dmat, sc->queues_map, queues, qsize,
1350991554f2SKenneth D. Merry 	    mpr_memaddr_cb, &queues_busaddr, 0);
1351991554f2SKenneth D. Merry 
1352991554f2SKenneth D. Merry 	sc->free_queue = (uint32_t *)queues;
1353991554f2SKenneth D. Merry 	sc->free_busaddr = queues_busaddr;
1354991554f2SKenneth D. Merry 	sc->post_queue = (MPI2_REPLY_DESCRIPTORS_UNION *)(queues + fqsize);
1355991554f2SKenneth D. Merry 	sc->post_busaddr = queues_busaddr + fqsize;
135692ddc7b8SLi-Wen Hsu 	mpr_dprint(sc, MPR_INIT, "free queue busaddr= %#016jx size= %d\n",
135792ddc7b8SLi-Wen Hsu 	    (uintmax_t)sc->free_busaddr, fqsize);
135892ddc7b8SLi-Wen Hsu 	mpr_dprint(sc, MPR_INIT, "reply queue busaddr= %#016jx size= %d\n",
135992ddc7b8SLi-Wen Hsu 	    (uintmax_t)sc->post_busaddr, pqsize);
1360991554f2SKenneth D. Merry 
1361991554f2SKenneth D. Merry 	return (0);
1362991554f2SKenneth D. Merry }
1363991554f2SKenneth D. Merry 
1364991554f2SKenneth D. Merry static int
1365991554f2SKenneth D. Merry mpr_alloc_replies(struct mpr_softc *sc)
1366991554f2SKenneth D. Merry {
1367*74c781edSScott Long 	bus_dma_template_t t;
1368991554f2SKenneth D. Merry 	int rsize, num_replies;
1369991554f2SKenneth D. Merry 
137096410703SScott Long 	/* Store the reply frame size in bytes rather than as 32bit words */
137196410703SScott Long 	sc->replyframesz = sc->facts->ReplyFrameSize * 4;
137296410703SScott Long 
1373991554f2SKenneth D. Merry 	/*
1374991554f2SKenneth D. Merry 	 * sc->num_replies should be one less than sc->fqdepth.  We need to
1375991554f2SKenneth D. Merry 	 * allocate space for sc->fqdepth replies, but only sc->num_replies
1376991554f2SKenneth D. Merry 	 * replies can be used at once.
1377991554f2SKenneth D. Merry 	 */
1378991554f2SKenneth D. Merry 	num_replies = max(sc->fqdepth, sc->num_replies);
1379991554f2SKenneth D. Merry 
138096410703SScott Long 	rsize = sc->replyframesz * num_replies;
1381f5ead205SScott Long 	bus_dma_template_init(&t, sc->mpr_parent_dmat);
1382*74c781edSScott Long 	BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(4), BD_MAXSIZE(rsize),
1383*74c781edSScott Long 	    BD_MAXSEGSIZE(rsize), BD_NSEGMENTS(1),
1384*74c781edSScott Long 	    BD_LOWADDR(BUS_SPACE_MAXADDR_32BIT));
1385f5ead205SScott Long 	if (bus_dma_template_tag(&t, &sc->reply_dmat)) {
1386757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate replies DMA tag\n");
1387991554f2SKenneth D. Merry 		return (ENOMEM);
1388991554f2SKenneth D. Merry         }
1389991554f2SKenneth D. Merry         if (bus_dmamem_alloc(sc->reply_dmat, (void **)&sc->reply_frames,
1390991554f2SKenneth D. Merry 	    BUS_DMA_NOWAIT, &sc->reply_map)) {
1391757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate replies memory\n");
1392991554f2SKenneth D. Merry 		return (ENOMEM);
1393991554f2SKenneth D. Merry         }
1394991554f2SKenneth D. Merry         bzero(sc->reply_frames, rsize);
1395991554f2SKenneth D. Merry         bus_dmamap_load(sc->reply_dmat, sc->reply_map, sc->reply_frames, rsize,
1396991554f2SKenneth D. Merry 	    mpr_memaddr_cb, &sc->reply_busaddr, 0);
139792ddc7b8SLi-Wen Hsu 	mpr_dprint(sc, MPR_INIT, "reply frames busaddr= %#016jx size= %d\n",
139892ddc7b8SLi-Wen Hsu 	    (uintmax_t)sc->reply_busaddr, rsize);
1399991554f2SKenneth D. Merry 
1400991554f2SKenneth D. Merry 	return (0);
1401991554f2SKenneth D. Merry }
1402991554f2SKenneth D. Merry 
1403731308d0SAlexander Motin static void
1404731308d0SAlexander Motin mpr_load_chains_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1405731308d0SAlexander Motin {
1406731308d0SAlexander Motin 	struct mpr_softc *sc = arg;
1407731308d0SAlexander Motin 	struct mpr_chain *chain;
1408731308d0SAlexander Motin 	bus_size_t bo;
1409731308d0SAlexander Motin 	int i, o, s;
1410731308d0SAlexander Motin 
1411731308d0SAlexander Motin 	if (error != 0)
1412731308d0SAlexander Motin 		return;
1413731308d0SAlexander Motin 
1414731308d0SAlexander Motin 	for (i = 0, o = 0, s = 0; s < nsegs; s++) {
1415731308d0SAlexander Motin 		for (bo = 0; bo + sc->chain_frame_size <= segs[s].ds_len;
1416731308d0SAlexander Motin 		    bo += sc->chain_frame_size) {
1417731308d0SAlexander Motin 			chain = &sc->chains[i++];
1418731308d0SAlexander Motin 			chain->chain =(MPI2_SGE_IO_UNION *)(sc->chain_frames+o);
1419731308d0SAlexander Motin 			chain->chain_busaddr = segs[s].ds_addr + bo;
1420731308d0SAlexander Motin 			o += sc->chain_frame_size;
1421731308d0SAlexander Motin 			mpr_free_chain(sc, chain);
1422731308d0SAlexander Motin 		}
1423731308d0SAlexander Motin 		if (bo != segs[s].ds_len)
1424731308d0SAlexander Motin 			o += segs[s].ds_len - bo;
1425731308d0SAlexander Motin 	}
1426731308d0SAlexander Motin 	sc->chain_free_lowwater = i;
1427731308d0SAlexander Motin }
1428731308d0SAlexander Motin 
1429991554f2SKenneth D. Merry static int
1430991554f2SKenneth D. Merry mpr_alloc_requests(struct mpr_softc *sc)
1431991554f2SKenneth D. Merry {
1432*74c781edSScott Long 	bus_dma_template_t t;
1433991554f2SKenneth D. Merry 	struct mpr_command *cm;
1434991554f2SKenneth D. Merry 	int i, rsize, nsegs;
1435991554f2SKenneth D. Merry 
143696410703SScott Long 	rsize = sc->reqframesz * sc->num_reqs;
1437f5ead205SScott Long 	bus_dma_template_init(&t, sc->mpr_parent_dmat);
1438*74c781edSScott Long 	BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(16), BD_MAXSIZE(rsize),
1439*74c781edSScott Long 	    BD_MAXSEGSIZE(rsize), BD_NSEGMENTS(1),
1440*74c781edSScott Long 	    BD_LOWADDR(BUS_SPACE_MAXADDR_32BIT));
1441f5ead205SScott Long 	if (bus_dma_template_tag(&t, &sc->req_dmat)) {
1442757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate request DMA tag\n");
1443991554f2SKenneth D. Merry 		return (ENOMEM);
1444991554f2SKenneth D. Merry         }
1445991554f2SKenneth D. Merry         if (bus_dmamem_alloc(sc->req_dmat, (void **)&sc->req_frames,
1446991554f2SKenneth D. Merry 	    BUS_DMA_NOWAIT, &sc->req_map)) {
1447757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate request memory\n");
1448991554f2SKenneth D. Merry 		return (ENOMEM);
1449991554f2SKenneth D. Merry         }
1450991554f2SKenneth D. Merry         bzero(sc->req_frames, rsize);
1451991554f2SKenneth D. Merry         bus_dmamap_load(sc->req_dmat, sc->req_map, sc->req_frames, rsize,
1452991554f2SKenneth D. Merry 	    mpr_memaddr_cb, &sc->req_busaddr, 0);
145392ddc7b8SLi-Wen Hsu 	mpr_dprint(sc, MPR_INIT, "request frames busaddr= %#016jx size= %d\n",
145492ddc7b8SLi-Wen Hsu 	    (uintmax_t)sc->req_busaddr, rsize);
1455991554f2SKenneth D. Merry 
1456731308d0SAlexander Motin 	sc->chains = malloc(sizeof(struct mpr_chain) * sc->num_chains, M_MPR,
1457731308d0SAlexander Motin 	    M_NOWAIT | M_ZERO);
1458731308d0SAlexander Motin 	if (!sc->chains) {
1459731308d0SAlexander Motin 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain memory\n");
1460731308d0SAlexander Motin 		return (ENOMEM);
1461731308d0SAlexander Motin 	}
14624f5d6573SAlexander Motin 	rsize = sc->chain_frame_size * sc->num_chains;
1463f5ead205SScott Long 	bus_dma_template_init(&t, sc->mpr_parent_dmat);
1464*74c781edSScott Long 	BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(16), BD_MAXSIZE(rsize),
1465*74c781edSScott Long 	    BD_MAXSEGSIZE(rsize), BD_NSEGMENTS((howmany(rsize, PAGE_SIZE))));
1466f5ead205SScott Long 	if (bus_dma_template_tag(&t, &sc->chain_dmat)) {
1467757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain DMA tag\n");
1468991554f2SKenneth D. Merry 		return (ENOMEM);
1469991554f2SKenneth D. Merry 	}
1470991554f2SKenneth D. Merry 	if (bus_dmamem_alloc(sc->chain_dmat, (void **)&sc->chain_frames,
1471731308d0SAlexander Motin 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->chain_map)) {
1472757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain memory\n");
1473991554f2SKenneth D. Merry 		return (ENOMEM);
1474991554f2SKenneth D. Merry 	}
1475731308d0SAlexander Motin 	if (bus_dmamap_load(sc->chain_dmat, sc->chain_map, sc->chain_frames,
1476731308d0SAlexander Motin 	    rsize, mpr_load_chains_cb, sc, BUS_DMA_NOWAIT)) {
1477731308d0SAlexander Motin 		mpr_dprint(sc, MPR_ERROR, "Cannot load chain memory\n");
1478731308d0SAlexander Motin 		bus_dmamem_free(sc->chain_dmat, sc->chain_frames,
1479731308d0SAlexander Motin 		    sc->chain_map);
1480731308d0SAlexander Motin 		return (ENOMEM);
1481731308d0SAlexander Motin 	}
1482991554f2SKenneth D. Merry 
1483991554f2SKenneth D. Merry 	rsize = MPR_SENSE_LEN * sc->num_reqs;
1484f5ead205SScott Long 	bus_dma_template_clone(&t, sc->req_dmat);
1485*74c781edSScott Long 	BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(1), BD_MAXSIZE(rsize),
1486*74c781edSScott Long 	    BD_MAXSEGSIZE(rsize));
1487f5ead205SScott Long 	if (bus_dma_template_tag(&t, &sc->sense_dmat)) {
1488757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate sense DMA tag\n");
1489991554f2SKenneth D. Merry 		return (ENOMEM);
1490991554f2SKenneth D. Merry         }
1491991554f2SKenneth D. Merry         if (bus_dmamem_alloc(sc->sense_dmat, (void **)&sc->sense_frames,
1492991554f2SKenneth D. Merry 	    BUS_DMA_NOWAIT, &sc->sense_map)) {
1493757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate sense memory\n");
1494991554f2SKenneth D. Merry 		return (ENOMEM);
1495991554f2SKenneth D. Merry         }
1496991554f2SKenneth D. Merry         bzero(sc->sense_frames, rsize);
1497991554f2SKenneth D. Merry         bus_dmamap_load(sc->sense_dmat, sc->sense_map, sc->sense_frames, rsize,
1498991554f2SKenneth D. Merry 	    mpr_memaddr_cb, &sc->sense_busaddr, 0);
149992ddc7b8SLi-Wen Hsu 	mpr_dprint(sc, MPR_INIT, "sense frames busaddr= %#016jx size= %d\n",
150092ddc7b8SLi-Wen Hsu 	    (uintmax_t)sc->sense_busaddr, rsize);
1501991554f2SKenneth D. Merry 
150267feec50SStephen McConnell 	/*
150367feec50SStephen McConnell 	 * Allocate NVMe PRP Pages for NVMe SGL support only if the FW supports
150467feec50SStephen McConnell 	 * these devices.
150567feec50SStephen McConnell 	 */
150667feec50SStephen McConnell 	if ((sc->facts->MsgVersion >= MPI2_VERSION_02_06) &&
150767feec50SStephen McConnell 	    (sc->facts->ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_NVME_DEVICES)) {
150867feec50SStephen McConnell 		if (mpr_alloc_nvme_prp_pages(sc) == ENOMEM)
150967feec50SStephen McConnell 			return (ENOMEM);
151067feec50SStephen McConnell 	}
151167feec50SStephen McConnell 
15124f5d6573SAlexander Motin 	nsegs = (sc->maxio / PAGE_SIZE) + 1;
1513f5ead205SScott Long 	bus_dma_template_init(&t, sc->mpr_parent_dmat);
1514*74c781edSScott Long 	BUS_DMA_TEMPLATE_FILL(&t, BD_MAXSIZE(BUS_SPACE_MAXSIZE_32BIT),
1515*74c781edSScott Long 	    BD_NSEGMENTS(nsegs), BD_MAXSEGSIZE(BUS_SPACE_MAXSIZE_32BIT),
1516*74c781edSScott Long 	    BD_FLAGS(BUS_DMA_ALLOCNOW), BD_LOCKFUNC(busdma_lock_mutex),
1517*74c781edSScott Long 	    BD_LOCKFUNCARG(&sc->mpr_mtx));
1518f5ead205SScott Long 	if (bus_dma_template_tag(&t, &sc->buffer_dmat)) {
1519757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate buffer DMA tag\n");
1520991554f2SKenneth D. Merry 		return (ENOMEM);
1521991554f2SKenneth D. Merry         }
1522991554f2SKenneth D. Merry 
1523991554f2SKenneth D. Merry 	/*
1524991554f2SKenneth D. Merry 	 * SMID 0 cannot be used as a free command per the firmware spec.
1525991554f2SKenneth D. Merry 	 * Just drop that command instead of risking accounting bugs.
1526991554f2SKenneth D. Merry 	 */
1527991554f2SKenneth D. Merry 	sc->commands = malloc(sizeof(struct mpr_command) * sc->num_reqs,
1528991554f2SKenneth D. Merry 	    M_MPR, M_WAITOK | M_ZERO);
1529991554f2SKenneth D. Merry 	for (i = 1; i < sc->num_reqs; i++) {
1530991554f2SKenneth D. Merry 		cm = &sc->commands[i];
153196410703SScott Long 		cm->cm_req = sc->req_frames + i * sc->reqframesz;
153296410703SScott Long 		cm->cm_req_busaddr = sc->req_busaddr + i * sc->reqframesz;
1533991554f2SKenneth D. Merry 		cm->cm_sense = &sc->sense_frames[i];
1534991554f2SKenneth D. Merry 		cm->cm_sense_busaddr = sc->sense_busaddr + i * MPR_SENSE_LEN;
1535991554f2SKenneth D. Merry 		cm->cm_desc.Default.SMID = i;
1536991554f2SKenneth D. Merry 		cm->cm_sc = sc;
1537f0779b04SScott Long 		cm->cm_state = MPR_CM_STATE_BUSY;
1538991554f2SKenneth D. Merry 		TAILQ_INIT(&cm->cm_chain_list);
153967feec50SStephen McConnell 		TAILQ_INIT(&cm->cm_prp_page_list);
1540991554f2SKenneth D. Merry 		callout_init_mtx(&cm->cm_callout, &sc->mpr_mtx, 0);
1541991554f2SKenneth D. Merry 
1542991554f2SKenneth D. Merry 		/* XXX Is a failure here a critical problem? */
154367feec50SStephen McConnell 		if (bus_dmamap_create(sc->buffer_dmat, 0, &cm->cm_dmamap)
154467feec50SStephen McConnell 		    == 0) {
154562a09ee9SAlexander Motin 			if (i <= sc->num_prireqs)
1546991554f2SKenneth D. Merry 				mpr_free_high_priority_command(sc, cm);
1547991554f2SKenneth D. Merry 			else
1548991554f2SKenneth D. Merry 				mpr_free_command(sc, cm);
154967feec50SStephen McConnell 		} else {
1550991554f2SKenneth D. Merry 			panic("failed to allocate command %d\n", i);
1551991554f2SKenneth D. Merry 			sc->num_reqs = i;
1552991554f2SKenneth D. Merry 			break;
1553991554f2SKenneth D. Merry 		}
1554991554f2SKenneth D. Merry 	}
1555991554f2SKenneth D. Merry 
1556991554f2SKenneth D. Merry 	return (0);
1557991554f2SKenneth D. Merry }
1558991554f2SKenneth D. Merry 
155967feec50SStephen McConnell /*
156067feec50SStephen McConnell  * Allocate contiguous buffers for PCIe NVMe devices for building native PRPs,
156167feec50SStephen McConnell  * which are scatter/gather lists for NVMe devices.
156267feec50SStephen McConnell  *
156367feec50SStephen McConnell  * This buffer must be contiguous due to the nature of how NVMe PRPs are built
156467feec50SStephen McConnell  * and translated by FW.
156567feec50SStephen McConnell  *
156667feec50SStephen McConnell  * returns ENOMEM if memory could not be allocated, otherwise returns 0.
156767feec50SStephen McConnell  */
156867feec50SStephen McConnell static int
156967feec50SStephen McConnell mpr_alloc_nvme_prp_pages(struct mpr_softc *sc)
157067feec50SStephen McConnell {
1571*74c781edSScott Long 	bus_dma_template_t t;
1572f5ead205SScott Long 	struct mpr_prp_page *prp_page;
157367feec50SStephen McConnell 	int PRPs_per_page, PRPs_required, pages_required;
157467feec50SStephen McConnell 	int rsize, i;
157567feec50SStephen McConnell 
157667feec50SStephen McConnell 	/*
157767feec50SStephen McConnell 	 * Assuming a MAX_IO_SIZE of 1MB and a PAGE_SIZE of 4k, the max number
157867feec50SStephen McConnell 	 * of PRPs (NVMe's Scatter/Gather Element) needed per I/O is:
157967feec50SStephen McConnell 	 * MAX_IO_SIZE / PAGE_SIZE = 256
158067feec50SStephen McConnell 	 *
158167feec50SStephen McConnell 	 * 1 PRP entry in main frame for PRP list pointer still leaves 255 PRPs
158267feec50SStephen McConnell 	 * required for the remainder of the 1MB I/O. 512 PRPs can fit into one
158367feec50SStephen McConnell 	 * page (4096 / 8 = 512), so only one page is required for each I/O.
158467feec50SStephen McConnell 	 *
158567feec50SStephen McConnell 	 * Each of these buffers will need to be contiguous. For simplicity,
158667feec50SStephen McConnell 	 * only one buffer is allocated here, which has all of the space
158767feec50SStephen McConnell 	 * required for the NVMe Queue Depth. If there are problems allocating
158867feec50SStephen McConnell 	 * this one buffer, this function will need to change to allocate
158967feec50SStephen McConnell 	 * individual, contiguous NVME_QDEPTH buffers.
159067feec50SStephen McConnell 	 *
159167feec50SStephen McConnell 	 * The real calculation will use the real max io size. Above is just an
159267feec50SStephen McConnell 	 * example.
159367feec50SStephen McConnell 	 *
159467feec50SStephen McConnell 	 */
159567feec50SStephen McConnell 	PRPs_required = sc->maxio / PAGE_SIZE;
159667feec50SStephen McConnell 	PRPs_per_page = (PAGE_SIZE / PRP_ENTRY_SIZE) - 1;
159767feec50SStephen McConnell 	pages_required = (PRPs_required / PRPs_per_page) + 1;
159867feec50SStephen McConnell 
159967feec50SStephen McConnell 	sc->prp_buffer_size = PAGE_SIZE * pages_required;
160067feec50SStephen McConnell 	rsize = sc->prp_buffer_size * NVME_QDEPTH;
1601f5ead205SScott Long 	bus_dma_template_init(&t, sc->mpr_parent_dmat);
1602*74c781edSScott Long 	BUS_DMA_TEMPLATE_FILL(&t, BD_ALIGNMENT(4), BD_MAXSIZE(rsize),
1603*74c781edSScott Long 	    BD_MAXSEGSIZE(rsize), BD_NSEGMENTS(1),
1604*74c781edSScott Long 	    BD_LOWADDR(BUS_SPACE_MAXADDR_32BIT));
1605f5ead205SScott Long 	if (bus_dma_template_tag(&t, &sc->prp_page_dmat)) {
1606757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate NVMe PRP DMA "
160767feec50SStephen McConnell 		    "tag\n");
160867feec50SStephen McConnell 		return (ENOMEM);
160967feec50SStephen McConnell 	}
161067feec50SStephen McConnell 	if (bus_dmamem_alloc(sc->prp_page_dmat, (void **)&sc->prp_pages,
161167feec50SStephen McConnell 	    BUS_DMA_NOWAIT, &sc->prp_page_map)) {
1612757ff642SScott Long 		mpr_dprint(sc, MPR_ERROR, "Cannot allocate NVMe PRP memory\n");
161367feec50SStephen McConnell 		return (ENOMEM);
161467feec50SStephen McConnell 	}
161567feec50SStephen McConnell 	bzero(sc->prp_pages, rsize);
161667feec50SStephen McConnell 	bus_dmamap_load(sc->prp_page_dmat, sc->prp_page_map, sc->prp_pages,
161767feec50SStephen McConnell 	    rsize, mpr_memaddr_cb, &sc->prp_page_busaddr, 0);
161867feec50SStephen McConnell 
161967feec50SStephen McConnell 	sc->prps = malloc(sizeof(struct mpr_prp_page) * NVME_QDEPTH, M_MPR,
162067feec50SStephen McConnell 	    M_WAITOK | M_ZERO);
162167feec50SStephen McConnell 	for (i = 0; i < NVME_QDEPTH; i++) {
162267feec50SStephen McConnell 		prp_page = &sc->prps[i];
162367feec50SStephen McConnell 		prp_page->prp_page = (uint64_t *)(sc->prp_pages +
162467feec50SStephen McConnell 		    i * sc->prp_buffer_size);
162567feec50SStephen McConnell 		prp_page->prp_page_busaddr = (uint64_t)(sc->prp_page_busaddr +
162667feec50SStephen McConnell 		    i * sc->prp_buffer_size);
162767feec50SStephen McConnell 		mpr_free_prp_page(sc, prp_page);
162867feec50SStephen McConnell 		sc->prp_pages_free_lowwater++;
162967feec50SStephen McConnell 	}
163067feec50SStephen McConnell 
163167feec50SStephen McConnell 	return (0);
163267feec50SStephen McConnell }
163367feec50SStephen McConnell 
1634991554f2SKenneth D. Merry static int
1635991554f2SKenneth D. Merry mpr_init_queues(struct mpr_softc *sc)
1636991554f2SKenneth D. Merry {
1637991554f2SKenneth D. Merry 	int i;
1638991554f2SKenneth D. Merry 
1639991554f2SKenneth D. Merry 	memset((uint8_t *)sc->post_queue, 0xff, sc->pqdepth * 8);
1640991554f2SKenneth D. Merry 
1641991554f2SKenneth D. Merry 	/*
1642991554f2SKenneth D. Merry 	 * According to the spec, we need to use one less reply than we
1643991554f2SKenneth D. Merry 	 * have space for on the queue.  So sc->num_replies (the number we
1644991554f2SKenneth D. Merry 	 * use) should be less than sc->fqdepth (allocated size).
1645991554f2SKenneth D. Merry 	 */
1646991554f2SKenneth D. Merry 	if (sc->num_replies >= sc->fqdepth)
1647991554f2SKenneth D. Merry 		return (EINVAL);
1648991554f2SKenneth D. Merry 
1649991554f2SKenneth D. Merry 	/*
1650991554f2SKenneth D. Merry 	 * Initialize all of the free queue entries.
1651991554f2SKenneth D. Merry 	 */
165267feec50SStephen McConnell 	for (i = 0; i < sc->fqdepth; i++) {
165396410703SScott Long 		sc->free_queue[i] = sc->reply_busaddr + (i * sc->replyframesz);
165467feec50SStephen McConnell 	}
1655991554f2SKenneth D. Merry 	sc->replyfreeindex = sc->num_replies;
1656991554f2SKenneth D. Merry 
1657991554f2SKenneth D. Merry 	return (0);
1658991554f2SKenneth D. Merry }
1659991554f2SKenneth D. Merry 
1660991554f2SKenneth D. Merry /* Get the driver parameter tunables.  Lowest priority are the driver defaults.
1661991554f2SKenneth D. Merry  * Next are the global settings, if they exist.  Highest are the per-unit
1662991554f2SKenneth D. Merry  * settings, if they exist.
1663991554f2SKenneth D. Merry  */
1664252b2b4fSScott Long void
1665991554f2SKenneth D. Merry mpr_get_tunables(struct mpr_softc *sc)
1666991554f2SKenneth D. Merry {
1667867aa8cdSScott Long 	char tmpstr[80], mpr_debug[80];
1668991554f2SKenneth D. Merry 
1669991554f2SKenneth D. Merry 	/* XXX default to some debugging for now */
1670991554f2SKenneth D. Merry 	sc->mpr_debug = MPR_INFO | MPR_FAULT;
1671991554f2SKenneth D. Merry 	sc->disable_msix = 0;
1672991554f2SKenneth D. Merry 	sc->disable_msi = 0;
16733c5ac992SScott Long 	sc->max_msix = MPR_MSIX_MAX;
1674991554f2SKenneth D. Merry 	sc->max_chains = MPR_CHAIN_FRAMES;
167532b0a21eSStephen McConnell 	sc->max_io_pages = MPR_MAXIO_PAGES;
1676a2c14879SStephen McConnell 	sc->enable_ssu = MPR_SSU_ENABLE_SSD_DISABLE_HDD;
1677a2c14879SStephen McConnell 	sc->spinup_wait_time = DEFAULT_SPINUP_WAIT;
16784ab1cdc5SScott Long 	sc->use_phynum = 1;
16793c5ac992SScott Long 	sc->max_reqframes = MPR_REQ_FRAMES;
16803c5ac992SScott Long 	sc->max_prireqframes = MPR_PRI_REQ_FRAMES;
16813c5ac992SScott Long 	sc->max_replyframes = MPR_REPLY_FRAMES;
16823c5ac992SScott Long 	sc->max_evtframes = MPR_EVT_REPLY_FRAMES;
1683991554f2SKenneth D. Merry 
1684991554f2SKenneth D. Merry 	/*
1685991554f2SKenneth D. Merry 	 * Grab the global variables.
1686991554f2SKenneth D. Merry 	 */
1687867aa8cdSScott Long 	bzero(mpr_debug, 80);
1688867aa8cdSScott Long 	if (TUNABLE_STR_FETCH("hw.mpr.debug_level", mpr_debug, 80) != 0)
1689867aa8cdSScott Long 		mpr_parse_debug(sc, mpr_debug);
1690991554f2SKenneth D. Merry 	TUNABLE_INT_FETCH("hw.mpr.disable_msix", &sc->disable_msix);
1691991554f2SKenneth D. Merry 	TUNABLE_INT_FETCH("hw.mpr.disable_msi", &sc->disable_msi);
16923c5ac992SScott Long 	TUNABLE_INT_FETCH("hw.mpr.max_msix", &sc->max_msix);
1693991554f2SKenneth D. Merry 	TUNABLE_INT_FETCH("hw.mpr.max_chains", &sc->max_chains);
169432b0a21eSStephen McConnell 	TUNABLE_INT_FETCH("hw.mpr.max_io_pages", &sc->max_io_pages);
1695a2c14879SStephen McConnell 	TUNABLE_INT_FETCH("hw.mpr.enable_ssu", &sc->enable_ssu);
1696a2c14879SStephen McConnell 	TUNABLE_INT_FETCH("hw.mpr.spinup_wait_time", &sc->spinup_wait_time);
16974ab1cdc5SScott Long 	TUNABLE_INT_FETCH("hw.mpr.use_phy_num", &sc->use_phynum);
16983c5ac992SScott Long 	TUNABLE_INT_FETCH("hw.mpr.max_reqframes", &sc->max_reqframes);
16993c5ac992SScott Long 	TUNABLE_INT_FETCH("hw.mpr.max_prireqframes", &sc->max_prireqframes);
17003c5ac992SScott Long 	TUNABLE_INT_FETCH("hw.mpr.max_replyframes", &sc->max_replyframes);
17013c5ac992SScott Long 	TUNABLE_INT_FETCH("hw.mpr.max_evtframes", &sc->max_evtframes);
1702991554f2SKenneth D. Merry 
1703991554f2SKenneth D. Merry 	/* Grab the unit-instance variables */
1704991554f2SKenneth D. Merry 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.debug_level",
1705991554f2SKenneth D. Merry 	    device_get_unit(sc->mpr_dev));
1706867aa8cdSScott Long 	bzero(mpr_debug, 80);
1707867aa8cdSScott Long 	if (TUNABLE_STR_FETCH(tmpstr, mpr_debug, 80) != 0)
1708867aa8cdSScott Long 		mpr_parse_debug(sc, mpr_debug);
1709991554f2SKenneth D. Merry 
1710991554f2SKenneth D. Merry 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.disable_msix",
1711991554f2SKenneth D. Merry 	    device_get_unit(sc->mpr_dev));
1712991554f2SKenneth D. Merry 	TUNABLE_INT_FETCH(tmpstr, &sc->disable_msix);
1713991554f2SKenneth D. Merry 
1714991554f2SKenneth D. Merry 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.disable_msi",
1715991554f2SKenneth D. Merry 	    device_get_unit(sc->mpr_dev));
1716991554f2SKenneth D. Merry 	TUNABLE_INT_FETCH(tmpstr, &sc->disable_msi);
1717991554f2SKenneth D. Merry 
17183c5ac992SScott Long 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_msix",
17193c5ac992SScott Long 	    device_get_unit(sc->mpr_dev));
17203c5ac992SScott Long 	TUNABLE_INT_FETCH(tmpstr, &sc->max_msix);
17213c5ac992SScott Long 
1722991554f2SKenneth D. Merry 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_chains",
1723991554f2SKenneth D. Merry 	    device_get_unit(sc->mpr_dev));
1724991554f2SKenneth D. Merry 	TUNABLE_INT_FETCH(tmpstr, &sc->max_chains);
1725991554f2SKenneth D. Merry 
172632b0a21eSStephen McConnell 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_io_pages",
172732b0a21eSStephen McConnell 	    device_get_unit(sc->mpr_dev));
172832b0a21eSStephen McConnell 	TUNABLE_INT_FETCH(tmpstr, &sc->max_io_pages);
172932b0a21eSStephen McConnell 
1730991554f2SKenneth D. Merry 	bzero(sc->exclude_ids, sizeof(sc->exclude_ids));
1731991554f2SKenneth D. Merry 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.exclude_ids",
1732991554f2SKenneth D. Merry 	    device_get_unit(sc->mpr_dev));
1733991554f2SKenneth D. Merry 	TUNABLE_STR_FETCH(tmpstr, sc->exclude_ids, sizeof(sc->exclude_ids));
1734a2c14879SStephen McConnell 
1735a2c14879SStephen McConnell 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.enable_ssu",
1736a2c14879SStephen McConnell 	    device_get_unit(sc->mpr_dev));
1737a2c14879SStephen McConnell 	TUNABLE_INT_FETCH(tmpstr, &sc->enable_ssu);
1738a2c14879SStephen McConnell 
1739a2c14879SStephen McConnell 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.spinup_wait_time",
1740a2c14879SStephen McConnell 	    device_get_unit(sc->mpr_dev));
1741a2c14879SStephen McConnell 	TUNABLE_INT_FETCH(tmpstr, &sc->spinup_wait_time);
17424ab1cdc5SScott Long 
17434ab1cdc5SScott Long 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.use_phy_num",
17444ab1cdc5SScott Long 	    device_get_unit(sc->mpr_dev));
17454ab1cdc5SScott Long 	TUNABLE_INT_FETCH(tmpstr, &sc->use_phynum);
17463c5ac992SScott Long 
17473c5ac992SScott Long 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_reqframes",
17483c5ac992SScott Long 	    device_get_unit(sc->mpr_dev));
17493c5ac992SScott Long 	TUNABLE_INT_FETCH(tmpstr, &sc->max_reqframes);
17503c5ac992SScott Long 
17513c5ac992SScott Long 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_prireqframes",
17523c5ac992SScott Long 	    device_get_unit(sc->mpr_dev));
17533c5ac992SScott Long 	TUNABLE_INT_FETCH(tmpstr, &sc->max_prireqframes);
17543c5ac992SScott Long 
17553c5ac992SScott Long 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_replyframes",
17563c5ac992SScott Long 	    device_get_unit(sc->mpr_dev));
17573c5ac992SScott Long 	TUNABLE_INT_FETCH(tmpstr, &sc->max_replyframes);
17583c5ac992SScott Long 
17593c5ac992SScott Long 	snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_evtframes",
17603c5ac992SScott Long 	    device_get_unit(sc->mpr_dev));
17613c5ac992SScott Long 	TUNABLE_INT_FETCH(tmpstr, &sc->max_evtframes);
1762991554f2SKenneth D. Merry }
1763991554f2SKenneth D. Merry 
1764991554f2SKenneth D. Merry static void
1765991554f2SKenneth D. Merry mpr_setup_sysctl(struct mpr_softc *sc)
1766991554f2SKenneth D. Merry {
1767991554f2SKenneth D. Merry 	struct sysctl_ctx_list	*sysctl_ctx = NULL;
1768991554f2SKenneth D. Merry 	struct sysctl_oid	*sysctl_tree = NULL;
1769991554f2SKenneth D. Merry 	char tmpstr[80], tmpstr2[80];
1770991554f2SKenneth D. Merry 
1771991554f2SKenneth D. Merry 	/*
1772991554f2SKenneth D. Merry 	 * Setup the sysctl variable so the user can change the debug level
1773991554f2SKenneth D. Merry 	 * on the fly.
1774991554f2SKenneth D. Merry 	 */
1775991554f2SKenneth D. Merry 	snprintf(tmpstr, sizeof(tmpstr), "MPR controller %d",
1776991554f2SKenneth D. Merry 	    device_get_unit(sc->mpr_dev));
1777991554f2SKenneth D. Merry 	snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mpr_dev));
1778991554f2SKenneth D. Merry 
1779991554f2SKenneth D. Merry 	sysctl_ctx = device_get_sysctl_ctx(sc->mpr_dev);
1780991554f2SKenneth D. Merry 	if (sysctl_ctx != NULL)
1781991554f2SKenneth D. Merry 		sysctl_tree = device_get_sysctl_tree(sc->mpr_dev);
1782991554f2SKenneth D. Merry 
1783991554f2SKenneth D. Merry 	if (sysctl_tree == NULL) {
1784991554f2SKenneth D. Merry 		sysctl_ctx_init(&sc->sysctl_ctx);
1785991554f2SKenneth D. Merry 		sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx,
1786991554f2SKenneth D. Merry 		    SYSCTL_STATIC_CHILDREN(_hw_mpr), OID_AUTO, tmpstr2,
17877029da5cSPawel Biernacki 		    CTLFLAG_RD | CTLFLAG_MPSAFE, 0, tmpstr);
1788991554f2SKenneth D. Merry 		if (sc->sysctl_tree == NULL)
1789991554f2SKenneth D. Merry 			return;
1790991554f2SKenneth D. Merry 		sysctl_ctx = &sc->sysctl_ctx;
1791991554f2SKenneth D. Merry 		sysctl_tree = sc->sysctl_tree;
1792991554f2SKenneth D. Merry 	}
1793991554f2SKenneth D. Merry 
1794867aa8cdSScott Long 	SYSCTL_ADD_PROC(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1795cb242d7cSScott Long 	    OID_AUTO, "debug_level", CTLTYPE_STRING | CTLFLAG_RW | CTLFLAG_MPSAFE,
1796cb242d7cSScott Long 	    sc, 0, mpr_debug_sysctl, "A", "mpr debug level");
1797991554f2SKenneth D. Merry 
1798991554f2SKenneth D. Merry 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1799991554f2SKenneth D. Merry 	    OID_AUTO, "disable_msix", CTLFLAG_RD, &sc->disable_msix, 0,
1800991554f2SKenneth D. Merry 	    "Disable the use of MSI-X interrupts");
1801991554f2SKenneth D. Merry 
1802991554f2SKenneth D. Merry 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
18033c5ac992SScott Long 	    OID_AUTO, "max_msix", CTLFLAG_RD, &sc->max_msix, 0,
18043c5ac992SScott Long 	    "User-defined maximum number of MSIX queues");
18053c5ac992SScott Long 
18063c5ac992SScott Long 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
18073c5ac992SScott Long 	    OID_AUTO, "msix_msgs", CTLFLAG_RD, &sc->msi_msgs, 0,
18083c5ac992SScott Long 	    "Negotiated number of MSIX queues");
18093c5ac992SScott Long 
18103c5ac992SScott Long 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
18113c5ac992SScott Long 	    OID_AUTO, "max_reqframes", CTLFLAG_RD, &sc->max_reqframes, 0,
18123c5ac992SScott Long 	    "Total number of allocated request frames");
18133c5ac992SScott Long 
18143c5ac992SScott Long 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
18153c5ac992SScott Long 	    OID_AUTO, "max_prireqframes", CTLFLAG_RD, &sc->max_prireqframes, 0,
18163c5ac992SScott Long 	    "Total number of allocated high priority request frames");
18173c5ac992SScott Long 
18183c5ac992SScott Long 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
18193c5ac992SScott Long 	    OID_AUTO, "max_replyframes", CTLFLAG_RD, &sc->max_replyframes, 0,
18203c5ac992SScott Long 	    "Total number of allocated reply frames");
18213c5ac992SScott Long 
18223c5ac992SScott Long 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
18233c5ac992SScott Long 	    OID_AUTO, "max_evtframes", CTLFLAG_RD, &sc->max_evtframes, 0,
18243c5ac992SScott Long 	    "Total number of event frames allocated");
1825991554f2SKenneth D. Merry 
1826991554f2SKenneth D. Merry 	SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
182769e85eb8SScott Long 	    OID_AUTO, "firmware_version", CTLFLAG_RD, sc->fw_version,
1828991554f2SKenneth D. Merry 	    strlen(sc->fw_version), "firmware version");
1829991554f2SKenneth D. Merry 
1830991554f2SKenneth D. Merry 	SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
183169e85eb8SScott Long 	    OID_AUTO, "driver_version", CTLFLAG_RD, MPR_DRIVER_VERSION,
1832991554f2SKenneth D. Merry 	    strlen(MPR_DRIVER_VERSION), "driver version");
1833991554f2SKenneth D. Merry 
183469e85eb8SScott Long 	SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
183569e85eb8SScott Long 	    OID_AUTO, "msg_version", CTLFLAG_RD, sc->msg_version,
183669e85eb8SScott Long 	    strlen(sc->msg_version), "message interface version");
183769e85eb8SScott Long 
1838991554f2SKenneth D. Merry 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1839991554f2SKenneth D. Merry 	    OID_AUTO, "io_cmds_active", CTLFLAG_RD,
1840991554f2SKenneth D. Merry 	    &sc->io_cmds_active, 0, "number of currently active commands");
1841991554f2SKenneth D. Merry 
1842991554f2SKenneth D. Merry 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1843991554f2SKenneth D. Merry 	    OID_AUTO, "io_cmds_highwater", CTLFLAG_RD,
1844991554f2SKenneth D. Merry 	    &sc->io_cmds_highwater, 0, "maximum active commands seen");
1845991554f2SKenneth D. Merry 
1846991554f2SKenneth D. Merry 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1847991554f2SKenneth D. Merry 	    OID_AUTO, "chain_free", CTLFLAG_RD,
1848991554f2SKenneth D. Merry 	    &sc->chain_free, 0, "number of free chain elements");
1849991554f2SKenneth D. Merry 
1850991554f2SKenneth D. Merry 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1851991554f2SKenneth D. Merry 	    OID_AUTO, "chain_free_lowwater", CTLFLAG_RD,
1852991554f2SKenneth D. Merry 	    &sc->chain_free_lowwater, 0,"lowest number of free chain elements");
1853991554f2SKenneth D. Merry 
1854991554f2SKenneth D. Merry 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1855991554f2SKenneth D. Merry 	    OID_AUTO, "max_chains", CTLFLAG_RD,
1856991554f2SKenneth D. Merry 	    &sc->max_chains, 0,"maximum chain frames that will be allocated");
1857991554f2SKenneth D. Merry 
1858a2c14879SStephen McConnell 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
185932b0a21eSStephen McConnell 	    OID_AUTO, "max_io_pages", CTLFLAG_RD,
186032b0a21eSStephen McConnell 	    &sc->max_io_pages, 0,"maximum pages to allow per I/O (if <1 use "
186132b0a21eSStephen McConnell 	    "IOCFacts)");
186232b0a21eSStephen McConnell 
186332b0a21eSStephen McConnell 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1864a2c14879SStephen McConnell 	    OID_AUTO, "enable_ssu", CTLFLAG_RW, &sc->enable_ssu, 0,
1865a2c14879SStephen McConnell 	    "enable SSU to SATA SSD/HDD at shutdown");
1866a2c14879SStephen McConnell 
1867991554f2SKenneth D. Merry 	SYSCTL_ADD_UQUAD(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1868991554f2SKenneth D. Merry 	    OID_AUTO, "chain_alloc_fail", CTLFLAG_RD,
1869991554f2SKenneth D. Merry 	    &sc->chain_alloc_fail, "chain allocation failures");
1870a2c14879SStephen McConnell 
1871a2c14879SStephen McConnell 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
1872a2c14879SStephen McConnell 	    OID_AUTO, "spinup_wait_time", CTLFLAG_RD,
1873a2c14879SStephen McConnell 	    &sc->spinup_wait_time, DEFAULT_SPINUP_WAIT, "seconds to wait for "
1874a2c14879SStephen McConnell 	    "spinup after SATA ID error");
18754ab1cdc5SScott Long 
1876cf6ea6f2SScott Long 	SYSCTL_ADD_PROC(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
18777029da5cSPawel Biernacki 	    OID_AUTO, "dump_reqs",
18787029da5cSPawel Biernacki 	    CTLTYPE_OPAQUE | CTLFLAG_RD | CTLFLAG_SKIP | CTLFLAG_NEEDGIANT,
18797029da5cSPawel Biernacki 	    sc, 0, mpr_dump_reqs, "I", "Dump Active Requests");
1880cf6ea6f2SScott Long 
18814ab1cdc5SScott Long 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
18824ab1cdc5SScott Long 	    OID_AUTO, "use_phy_num", CTLFLAG_RD, &sc->use_phynum, 0,
18834ab1cdc5SScott Long 	    "Use the phy number for enumeration");
188467feec50SStephen McConnell 
188567feec50SStephen McConnell 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
188667feec50SStephen McConnell 	    OID_AUTO, "prp_pages_free", CTLFLAG_RD,
188767feec50SStephen McConnell 	    &sc->prp_pages_free, 0, "number of free PRP pages");
188867feec50SStephen McConnell 
188967feec50SStephen McConnell 	SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
189067feec50SStephen McConnell 	    OID_AUTO, "prp_pages_free_lowwater", CTLFLAG_RD,
189167feec50SStephen McConnell 	    &sc->prp_pages_free_lowwater, 0,"lowest number of free PRP pages");
189267feec50SStephen McConnell 
189367feec50SStephen McConnell 	SYSCTL_ADD_UQUAD(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree),
189467feec50SStephen McConnell 	    OID_AUTO, "prp_page_alloc_fail", CTLFLAG_RD,
189567feec50SStephen McConnell 	    &sc->prp_page_alloc_fail, "PRP page allocation failures");
1896991554f2SKenneth D. Merry }
1897991554f2SKenneth D. Merry 
1898867aa8cdSScott Long static struct mpr_debug_string {
1899867aa8cdSScott Long 	char *name;
1900867aa8cdSScott Long 	int flag;
1901867aa8cdSScott Long } mpr_debug_strings[] = {
1902867aa8cdSScott Long 	{"info", MPR_INFO},
1903867aa8cdSScott Long 	{"fault", MPR_FAULT},
1904867aa8cdSScott Long 	{"event", MPR_EVENT},
1905867aa8cdSScott Long 	{"log", MPR_LOG},
1906867aa8cdSScott Long 	{"recovery", MPR_RECOVERY},
1907867aa8cdSScott Long 	{"error", MPR_ERROR},
1908867aa8cdSScott Long 	{"init", MPR_INIT},
1909867aa8cdSScott Long 	{"xinfo", MPR_XINFO},
1910867aa8cdSScott Long 	{"user", MPR_USER},
1911867aa8cdSScott Long 	{"mapping", MPR_MAPPING},
1912867aa8cdSScott Long 	{"trace", MPR_TRACE}
1913867aa8cdSScott Long };
1914867aa8cdSScott Long 
1915cfd6fd5aSScott Long enum mpr_debug_level_combiner {
1916cfd6fd5aSScott Long 	COMB_NONE,
1917cfd6fd5aSScott Long 	COMB_ADD,
1918cfd6fd5aSScott Long 	COMB_SUB
1919cfd6fd5aSScott Long };
1920cfd6fd5aSScott Long 
1921867aa8cdSScott Long static int
1922867aa8cdSScott Long mpr_debug_sysctl(SYSCTL_HANDLER_ARGS)
1923867aa8cdSScott Long {
1924867aa8cdSScott Long 	struct mpr_softc *sc;
1925867aa8cdSScott Long 	struct mpr_debug_string *string;
1926cb242d7cSScott Long 	struct sbuf *sbuf;
1927867aa8cdSScott Long 	char *buffer;
1928867aa8cdSScott Long 	size_t sz;
1929867aa8cdSScott Long 	int i, len, debug, error;
1930867aa8cdSScott Long 
1931867aa8cdSScott Long 	sc = (struct mpr_softc *)arg1;
1932867aa8cdSScott Long 
1933867aa8cdSScott Long 	error = sysctl_wire_old_buffer(req, 0);
1934867aa8cdSScott Long 	if (error != 0)
1935867aa8cdSScott Long 		return (error);
1936867aa8cdSScott Long 
1937cb242d7cSScott Long 	sbuf = sbuf_new_for_sysctl(NULL, NULL, 128, req);
1938867aa8cdSScott Long 	debug = sc->mpr_debug;
1939867aa8cdSScott Long 
1940cb242d7cSScott Long 	sbuf_printf(sbuf, "%#x", debug);
1941867aa8cdSScott Long 
1942867aa8cdSScott Long 	sz = sizeof(mpr_debug_strings) / sizeof(mpr_debug_strings[0]);
1943867aa8cdSScott Long 	for (i = 0; i < sz; i++) {
1944867aa8cdSScott Long 		string = &mpr_debug_strings[i];
1945867aa8cdSScott Long 		if (debug & string->flag)
1946cb242d7cSScott Long 			sbuf_printf(sbuf, ",%s", string->name);
1947867aa8cdSScott Long 	}
1948867aa8cdSScott Long 
1949cb242d7cSScott Long 	error = sbuf_finish(sbuf);
1950cb242d7cSScott Long 	sbuf_delete(sbuf);
1951867aa8cdSScott Long 
1952867aa8cdSScott Long 	if (error || req->newptr == NULL)
1953867aa8cdSScott Long 		return (error);
1954867aa8cdSScott Long 
1955867aa8cdSScott Long 	len = req->newlen - req->newidx;
1956867aa8cdSScott Long 	if (len == 0)
1957867aa8cdSScott Long 		return (0);
1958867aa8cdSScott Long 
1959867aa8cdSScott Long 	buffer = malloc(len, M_MPR, M_ZERO|M_WAITOK);
1960867aa8cdSScott Long 	error = SYSCTL_IN(req, buffer, len);
1961867aa8cdSScott Long 
1962867aa8cdSScott Long 	mpr_parse_debug(sc, buffer);
1963867aa8cdSScott Long 
1964867aa8cdSScott Long 	free(buffer, M_MPR);
1965867aa8cdSScott Long 	return (error);
1966867aa8cdSScott Long }
1967867aa8cdSScott Long 
1968867aa8cdSScott Long static void
1969867aa8cdSScott Long mpr_parse_debug(struct mpr_softc *sc, char *list)
1970867aa8cdSScott Long {
1971867aa8cdSScott Long 	struct mpr_debug_string *string;
1972cfd6fd5aSScott Long 	enum mpr_debug_level_combiner op;
1973867aa8cdSScott Long 	char *token, *endtoken;
1974867aa8cdSScott Long 	size_t sz;
1975867aa8cdSScott Long 	int flags, i;
1976867aa8cdSScott Long 
1977867aa8cdSScott Long 	if (list == NULL || *list == '\0')
1978867aa8cdSScott Long 		return;
1979867aa8cdSScott Long 
1980cfd6fd5aSScott Long 	if (*list == '+') {
1981cfd6fd5aSScott Long 		op = COMB_ADD;
1982cfd6fd5aSScott Long 		list++;
1983cfd6fd5aSScott Long 	} else if (*list == '-') {
1984cfd6fd5aSScott Long 		op = COMB_SUB;
1985cfd6fd5aSScott Long 		list++;
1986cfd6fd5aSScott Long 	} else
1987cfd6fd5aSScott Long 		op = COMB_NONE;
1988cfd6fd5aSScott Long 	if (*list == '\0')
1989cfd6fd5aSScott Long 		return;
1990cfd6fd5aSScott Long 
1991867aa8cdSScott Long 	flags = 0;
1992867aa8cdSScott Long 	sz = sizeof(mpr_debug_strings) / sizeof(mpr_debug_strings[0]);
1993867aa8cdSScott Long 	while ((token = strsep(&list, ":,")) != NULL) {
1994867aa8cdSScott Long 		/* Handle integer flags */
1995867aa8cdSScott Long 		flags |= strtol(token, &endtoken, 0);
1996867aa8cdSScott Long 		if (token != endtoken)
1997867aa8cdSScott Long 			continue;
1998867aa8cdSScott Long 
1999867aa8cdSScott Long 		/* Handle text flags */
2000867aa8cdSScott Long 		for (i = 0; i < sz; i++) {
2001867aa8cdSScott Long 			string = &mpr_debug_strings[i];
2002867aa8cdSScott Long 			if (strcasecmp(token, string->name) == 0) {
2003867aa8cdSScott Long 				flags |= string->flag;
2004867aa8cdSScott Long 				break;
2005867aa8cdSScott Long 			}
2006867aa8cdSScott Long 		}
2007867aa8cdSScott Long 	}
2008867aa8cdSScott Long 
2009cfd6fd5aSScott Long 	switch (op) {
2010cfd6fd5aSScott Long 	case COMB_NONE:
2011867aa8cdSScott Long 		sc->mpr_debug = flags;
2012cfd6fd5aSScott Long 		break;
2013cfd6fd5aSScott Long 	case COMB_ADD:
2014cfd6fd5aSScott Long 		sc->mpr_debug |= flags;
2015cfd6fd5aSScott Long 		break;
2016cfd6fd5aSScott Long 	case COMB_SUB:
2017cfd6fd5aSScott Long 		sc->mpr_debug &= (~flags);
2018cfd6fd5aSScott Long 		break;
2019cfd6fd5aSScott Long 	}
2020867aa8cdSScott Long 	return;
2021867aa8cdSScott Long }
2022867aa8cdSScott Long 
2023cf6ea6f2SScott Long struct mpr_dumpreq_hdr {
2024cf6ea6f2SScott Long 	uint32_t	smid;
2025cf6ea6f2SScott Long 	uint32_t	state;
2026cf6ea6f2SScott Long 	uint32_t	numframes;
2027cf6ea6f2SScott Long 	uint32_t	deschi;
2028cf6ea6f2SScott Long 	uint32_t	desclo;
2029cf6ea6f2SScott Long };
2030cf6ea6f2SScott Long 
2031cf6ea6f2SScott Long static int
2032cf6ea6f2SScott Long mpr_dump_reqs(SYSCTL_HANDLER_ARGS)
2033cf6ea6f2SScott Long {
2034cf6ea6f2SScott Long 	struct mpr_softc *sc;
2035cf6ea6f2SScott Long 	struct mpr_chain *chain, *chain1;
2036cf6ea6f2SScott Long 	struct mpr_command *cm;
2037cf6ea6f2SScott Long 	struct mpr_dumpreq_hdr hdr;
2038cf6ea6f2SScott Long 	struct sbuf *sb;
2039cf6ea6f2SScott Long 	uint32_t smid, state;
2040cf6ea6f2SScott Long 	int i, numreqs, error = 0;
2041cf6ea6f2SScott Long 
2042cf6ea6f2SScott Long 	sc = (struct mpr_softc *)arg1;
2043cf6ea6f2SScott Long 
2044cf6ea6f2SScott Long 	if ((error = priv_check(curthread, PRIV_DRIVER)) != 0) {
2045cf6ea6f2SScott Long 		printf("priv check error %d\n", error);
2046cf6ea6f2SScott Long 		return (error);
2047cf6ea6f2SScott Long 	}
2048cf6ea6f2SScott Long 
2049cf6ea6f2SScott Long 	state = MPR_CM_STATE_INQUEUE;
2050cf6ea6f2SScott Long 	smid = 1;
2051cf6ea6f2SScott Long 	numreqs = sc->num_reqs;
2052cf6ea6f2SScott Long 
2053cf6ea6f2SScott Long 	if (req->newptr != NULL)
2054cf6ea6f2SScott Long 		return (EINVAL);
2055cf6ea6f2SScott Long 
2056cf6ea6f2SScott Long 	if (smid == 0 || smid > sc->num_reqs)
2057cf6ea6f2SScott Long 		return (EINVAL);
2058cf6ea6f2SScott Long 	if (numreqs <= 0 || (numreqs + smid > sc->num_reqs))
2059cf6ea6f2SScott Long 		numreqs = sc->num_reqs;
2060cf6ea6f2SScott Long 	sb = sbuf_new_for_sysctl(NULL, NULL, 4096, req);
2061cf6ea6f2SScott Long 
2062cf6ea6f2SScott Long 	/* Best effort, no locking */
2063cf6ea6f2SScott Long 	for (i = smid; i < numreqs; i++) {
2064cf6ea6f2SScott Long 		cm = &sc->commands[i];
2065cf6ea6f2SScott Long 		if (cm->cm_state != state)
2066cf6ea6f2SScott Long 			continue;
2067cf6ea6f2SScott Long 		hdr.smid = i;
2068cf6ea6f2SScott Long 		hdr.state = cm->cm_state;
2069cf6ea6f2SScott Long 		hdr.numframes = 1;
2070cf6ea6f2SScott Long 		hdr.deschi = cm->cm_desc.Words.High;
2071cf6ea6f2SScott Long 		hdr.desclo = cm->cm_desc.Words.Low;
2072cf6ea6f2SScott Long 		TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link,
2073cf6ea6f2SScott Long 		   chain1)
2074cf6ea6f2SScott Long 			hdr.numframes++;
2075cf6ea6f2SScott Long 		sbuf_bcat(sb, &hdr, sizeof(hdr));
2076cf6ea6f2SScott Long 		sbuf_bcat(sb, cm->cm_req, 128);
2077cf6ea6f2SScott Long 		TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link,
2078cf6ea6f2SScott Long 		    chain1)
2079cf6ea6f2SScott Long 			sbuf_bcat(sb, chain->chain, 128);
2080cf6ea6f2SScott Long 	}
2081cf6ea6f2SScott Long 
2082cf6ea6f2SScott Long 	error = sbuf_finish(sb);
2083cf6ea6f2SScott Long 	sbuf_delete(sb);
2084cf6ea6f2SScott Long 	return (error);
2085cf6ea6f2SScott Long }
2086cf6ea6f2SScott Long 
2087991554f2SKenneth D. Merry int
2088991554f2SKenneth D. Merry mpr_attach(struct mpr_softc *sc)
2089991554f2SKenneth D. Merry {
2090991554f2SKenneth D. Merry 	int error;
2091991554f2SKenneth D. Merry 
2092991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
2093757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__);
2094991554f2SKenneth D. Merry 
2095991554f2SKenneth D. Merry 	mtx_init(&sc->mpr_mtx, "MPR lock", NULL, MTX_DEF);
2096991554f2SKenneth D. Merry 	callout_init_mtx(&sc->periodic, &sc->mpr_mtx, 0);
2097327f2e6cSStephen McConnell 	callout_init_mtx(&sc->device_check_callout, &sc->mpr_mtx, 0);
2098991554f2SKenneth D. Merry 	TAILQ_INIT(&sc->event_list);
2099991554f2SKenneth D. Merry 	timevalclear(&sc->lastfail);
2100991554f2SKenneth D. Merry 
2101991554f2SKenneth D. Merry 	if ((error = mpr_transition_ready(sc)) != 0) {
2102757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_FAULT,
2103757ff642SScott Long 		    "Failed to transition ready\n");
2104991554f2SKenneth D. Merry 		return (error);
2105991554f2SKenneth D. Merry 	}
2106991554f2SKenneth D. Merry 
2107991554f2SKenneth D. Merry 	sc->facts = malloc(sizeof(MPI2_IOC_FACTS_REPLY), M_MPR,
2108991554f2SKenneth D. Merry 	    M_ZERO|M_NOWAIT);
2109991554f2SKenneth D. Merry 	if (!sc->facts) {
2110757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_FAULT,
2111757ff642SScott Long 		    "Cannot allocate memory, exit\n");
2112991554f2SKenneth D. Merry 		return (ENOMEM);
2113991554f2SKenneth D. Merry 	}
2114991554f2SKenneth D. Merry 
2115991554f2SKenneth D. Merry 	/*
2116991554f2SKenneth D. Merry 	 * Get IOC Facts and allocate all structures based on this information.
2117991554f2SKenneth D. Merry 	 * A Diag Reset will also call mpr_iocfacts_allocate and re-read the IOC
2118991554f2SKenneth D. Merry 	 * Facts. If relevant values have changed in IOC Facts, this function
2119991554f2SKenneth D. Merry 	 * will free all of the memory based on IOC Facts and reallocate that
2120991554f2SKenneth D. Merry 	 * memory.  If this fails, any allocated memory should already be freed.
2121991554f2SKenneth D. Merry 	 */
2122991554f2SKenneth D. Merry 	if ((error = mpr_iocfacts_allocate(sc, TRUE)) != 0) {
2123757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC Facts allocation "
2124757ff642SScott Long 		    "failed with error %d\n", error);
2125991554f2SKenneth D. Merry 		return (error);
2126991554f2SKenneth D. Merry 	}
2127991554f2SKenneth D. Merry 
2128991554f2SKenneth D. Merry 	/* Start the periodic watchdog check on the IOC Doorbell */
2129991554f2SKenneth D. Merry 	mpr_periodic(sc);
2130991554f2SKenneth D. Merry 
2131991554f2SKenneth D. Merry 	/*
2132991554f2SKenneth D. Merry 	 * The portenable will kick off discovery events that will drive the
2133991554f2SKenneth D. Merry 	 * rest of the initialization process.  The CAM/SAS module will
2134991554f2SKenneth D. Merry 	 * hold up the boot sequence until discovery is complete.
2135991554f2SKenneth D. Merry 	 */
2136991554f2SKenneth D. Merry 	sc->mpr_ich.ich_func = mpr_startup;
2137991554f2SKenneth D. Merry 	sc->mpr_ich.ich_arg = sc;
2138991554f2SKenneth D. Merry 	if (config_intrhook_establish(&sc->mpr_ich) != 0) {
2139757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_ERROR,
2140757ff642SScott Long 		    "Cannot establish MPR config hook\n");
2141991554f2SKenneth D. Merry 		error = EINVAL;
2142991554f2SKenneth D. Merry 	}
2143991554f2SKenneth D. Merry 
2144991554f2SKenneth D. Merry 	/*
2145991554f2SKenneth D. Merry 	 * Allow IR to shutdown gracefully when shutdown occurs.
2146991554f2SKenneth D. Merry 	 */
2147991554f2SKenneth D. Merry 	sc->shutdown_eh = EVENTHANDLER_REGISTER(shutdown_final,
2148991554f2SKenneth D. Merry 	    mprsas_ir_shutdown, sc, SHUTDOWN_PRI_DEFAULT);
2149991554f2SKenneth D. Merry 
2150991554f2SKenneth D. Merry 	if (sc->shutdown_eh == NULL)
2151757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_ERROR,
2152757ff642SScott Long 		    "shutdown event registration failed\n");
2153991554f2SKenneth D. Merry 
2154991554f2SKenneth D. Merry 	mpr_setup_sysctl(sc);
2155991554f2SKenneth D. Merry 
2156991554f2SKenneth D. Merry 	sc->mpr_flags |= MPR_FLAGS_ATTACH_DONE;
2157757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit error= %d\n", __func__, error);
2158991554f2SKenneth D. Merry 
2159991554f2SKenneth D. Merry 	return (error);
2160991554f2SKenneth D. Merry }
2161991554f2SKenneth D. Merry 
2162991554f2SKenneth D. Merry /* Run through any late-start handlers. */
2163991554f2SKenneth D. Merry static void
2164991554f2SKenneth D. Merry mpr_startup(void *arg)
2165991554f2SKenneth D. Merry {
2166991554f2SKenneth D. Merry 	struct mpr_softc *sc;
2167991554f2SKenneth D. Merry 
2168991554f2SKenneth D. Merry 	sc = (struct mpr_softc *)arg;
2169757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__);
2170991554f2SKenneth D. Merry 
2171991554f2SKenneth D. Merry 	mpr_lock(sc);
2172991554f2SKenneth D. Merry 	mpr_unmask_intr(sc);
2173991554f2SKenneth D. Merry 
2174991554f2SKenneth D. Merry 	/* initialize device mapping tables */
2175991554f2SKenneth D. Merry 	mpr_base_static_config_pages(sc);
2176991554f2SKenneth D. Merry 	mpr_mapping_initialize(sc);
2177991554f2SKenneth D. Merry 	mprsas_startup(sc);
2178991554f2SKenneth D. Merry 	mpr_unlock(sc);
2179a4bb51a4SScott Long 
2180a4bb51a4SScott Long 	mpr_dprint(sc, MPR_INIT, "disestablish config intrhook\n");
2181a4bb51a4SScott Long 	config_intrhook_disestablish(&sc->mpr_ich);
2182a4bb51a4SScott Long 	sc->mpr_ich.ich_arg = NULL;
2183a4bb51a4SScott Long 
2184757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__);
2185991554f2SKenneth D. Merry }
2186991554f2SKenneth D. Merry 
2187991554f2SKenneth D. Merry /* Periodic watchdog.  Is called with the driver lock already held. */
2188991554f2SKenneth D. Merry static void
2189991554f2SKenneth D. Merry mpr_periodic(void *arg)
2190991554f2SKenneth D. Merry {
2191991554f2SKenneth D. Merry 	struct mpr_softc *sc;
2192991554f2SKenneth D. Merry 	uint32_t db;
2193991554f2SKenneth D. Merry 
2194991554f2SKenneth D. Merry 	sc = (struct mpr_softc *)arg;
2195991554f2SKenneth D. Merry 	if (sc->mpr_flags & MPR_FLAGS_SHUTDOWN)
2196991554f2SKenneth D. Merry 		return;
2197991554f2SKenneth D. Merry 
2198991554f2SKenneth D. Merry 	db = mpr_regread(sc, MPI2_DOORBELL_OFFSET);
2199991554f2SKenneth D. Merry 	if ((db & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) {
2200991554f2SKenneth D. Merry 		if ((db & MPI2_DOORBELL_FAULT_CODE_MASK) ==
2201991554f2SKenneth D. Merry 		    IFAULT_IOP_OVER_TEMP_THRESHOLD_EXCEEDED) {
2202991554f2SKenneth D. Merry 			panic("TEMPERATURE FAULT: STOPPING.");
2203991554f2SKenneth D. Merry 		}
2204991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_FAULT, "IOC Fault 0x%08x, Resetting\n", db);
2205991554f2SKenneth D. Merry 		mpr_reinit(sc);
2206991554f2SKenneth D. Merry 	}
2207991554f2SKenneth D. Merry 
2208991554f2SKenneth D. Merry 	callout_reset(&sc->periodic, MPR_PERIODIC_DELAY * hz, mpr_periodic, sc);
2209991554f2SKenneth D. Merry }
2210991554f2SKenneth D. Merry 
2211991554f2SKenneth D. Merry static void
2212991554f2SKenneth D. Merry mpr_log_evt_handler(struct mpr_softc *sc, uintptr_t data,
2213991554f2SKenneth D. Merry     MPI2_EVENT_NOTIFICATION_REPLY *event)
2214991554f2SKenneth D. Merry {
2215991554f2SKenneth D. Merry 	MPI2_EVENT_DATA_LOG_ENTRY_ADDED *entry;
2216991554f2SKenneth D. Merry 
2217055e2653SScott Long 	MPR_DPRINT_EVENT(sc, generic, event);
2218991554f2SKenneth D. Merry 
2219991554f2SKenneth D. Merry 	switch (event->Event) {
2220991554f2SKenneth D. Merry 	case MPI2_EVENT_LOG_DATA:
2221991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_EVENT, "MPI2_EVENT_LOG_DATA:\n");
2222991554f2SKenneth D. Merry 		if (sc->mpr_debug & MPR_EVENT)
2223991554f2SKenneth D. Merry 			hexdump(event->EventData, event->EventDataLength, NULL,
2224991554f2SKenneth D. Merry 			    0);
2225991554f2SKenneth D. Merry 		break;
2226991554f2SKenneth D. Merry 	case MPI2_EVENT_LOG_ENTRY_ADDED:
2227991554f2SKenneth D. Merry 		entry = (MPI2_EVENT_DATA_LOG_ENTRY_ADDED *)event->EventData;
2228991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_EVENT, "MPI2_EVENT_LOG_ENTRY_ADDED event "
2229991554f2SKenneth D. Merry 		    "0x%x Sequence %d:\n", entry->LogEntryQualifier,
2230991554f2SKenneth D. Merry 		     entry->LogSequence);
2231991554f2SKenneth D. Merry 		break;
2232991554f2SKenneth D. Merry 	default:
2233991554f2SKenneth D. Merry 		break;
2234991554f2SKenneth D. Merry 	}
2235991554f2SKenneth D. Merry 	return;
2236991554f2SKenneth D. Merry }
2237991554f2SKenneth D. Merry 
2238991554f2SKenneth D. Merry static int
2239991554f2SKenneth D. Merry mpr_attach_log(struct mpr_softc *sc)
2240991554f2SKenneth D. Merry {
2241991554f2SKenneth D. Merry 	uint8_t events[16];
2242991554f2SKenneth D. Merry 
2243991554f2SKenneth D. Merry 	bzero(events, 16);
2244991554f2SKenneth D. Merry 	setbit(events, MPI2_EVENT_LOG_DATA);
2245991554f2SKenneth D. Merry 	setbit(events, MPI2_EVENT_LOG_ENTRY_ADDED);
2246991554f2SKenneth D. Merry 
2247991554f2SKenneth D. Merry 	mpr_register_events(sc, events, mpr_log_evt_handler, NULL,
2248991554f2SKenneth D. Merry 	    &sc->mpr_log_eh);
2249991554f2SKenneth D. Merry 
2250991554f2SKenneth D. Merry 	return (0);
2251991554f2SKenneth D. Merry }
2252991554f2SKenneth D. Merry 
2253991554f2SKenneth D. Merry static int
2254991554f2SKenneth D. Merry mpr_detach_log(struct mpr_softc *sc)
2255991554f2SKenneth D. Merry {
2256991554f2SKenneth D. Merry 
2257991554f2SKenneth D. Merry 	if (sc->mpr_log_eh != NULL)
2258991554f2SKenneth D. Merry 		mpr_deregister_events(sc, sc->mpr_log_eh);
2259991554f2SKenneth D. Merry 	return (0);
2260991554f2SKenneth D. Merry }
2261991554f2SKenneth D. Merry 
2262991554f2SKenneth D. Merry /*
2263991554f2SKenneth D. Merry  * Free all of the driver resources and detach submodules.  Should be called
2264991554f2SKenneth D. Merry  * without the lock held.
2265991554f2SKenneth D. Merry  */
2266991554f2SKenneth D. Merry int
2267991554f2SKenneth D. Merry mpr_free(struct mpr_softc *sc)
2268991554f2SKenneth D. Merry {
2269991554f2SKenneth D. Merry 	int error;
2270991554f2SKenneth D. Merry 
2271757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__);
2272991554f2SKenneth D. Merry 	/* Turn off the watchdog */
2273991554f2SKenneth D. Merry 	mpr_lock(sc);
2274991554f2SKenneth D. Merry 	sc->mpr_flags |= MPR_FLAGS_SHUTDOWN;
2275991554f2SKenneth D. Merry 	mpr_unlock(sc);
2276991554f2SKenneth D. Merry 	/* Lock must not be held for this */
2277991554f2SKenneth D. Merry 	callout_drain(&sc->periodic);
2278327f2e6cSStephen McConnell 	callout_drain(&sc->device_check_callout);
2279991554f2SKenneth D. Merry 
2280991554f2SKenneth D. Merry 	if (((error = mpr_detach_log(sc)) != 0) ||
2281757ff642SScott Long 	    ((error = mpr_detach_sas(sc)) != 0)) {
2282757ff642SScott Long 		mpr_dprint(sc, MPR_INIT|MPR_FAULT, "failed to detach "
2283757ff642SScott Long 		    "subsystems, error= %d, exit\n", error);
2284991554f2SKenneth D. Merry 		return (error);
2285757ff642SScott Long 	}
2286991554f2SKenneth D. Merry 
2287991554f2SKenneth D. Merry 	mpr_detach_user(sc);
2288991554f2SKenneth D. Merry 
2289991554f2SKenneth D. Merry 	/* Put the IOC back in the READY state. */
2290991554f2SKenneth D. Merry 	mpr_lock(sc);
2291991554f2SKenneth D. Merry 	if ((error = mpr_transition_ready(sc)) != 0) {
2292991554f2SKenneth D. Merry 		mpr_unlock(sc);
2293991554f2SKenneth D. Merry 		return (error);
2294991554f2SKenneth D. Merry 	}
2295991554f2SKenneth D. Merry 	mpr_unlock(sc);
2296991554f2SKenneth D. Merry 
2297991554f2SKenneth D. Merry 	if (sc->facts != NULL)
2298991554f2SKenneth D. Merry 		free(sc->facts, M_MPR);
2299991554f2SKenneth D. Merry 
2300991554f2SKenneth D. Merry 	/*
2301991554f2SKenneth D. Merry 	 * Free all buffers that are based on IOC Facts.  A Diag Reset may need
2302991554f2SKenneth D. Merry 	 * to free these buffers too.
2303991554f2SKenneth D. Merry 	 */
2304991554f2SKenneth D. Merry 	mpr_iocfacts_free(sc);
2305991554f2SKenneth D. Merry 
2306991554f2SKenneth D. Merry 	if (sc->sysctl_tree != NULL)
2307991554f2SKenneth D. Merry 		sysctl_ctx_free(&sc->sysctl_ctx);
2308991554f2SKenneth D. Merry 
2309991554f2SKenneth D. Merry 	/* Deregister the shutdown function */
2310991554f2SKenneth D. Merry 	if (sc->shutdown_eh != NULL)
2311991554f2SKenneth D. Merry 		EVENTHANDLER_DEREGISTER(shutdown_final, sc->shutdown_eh);
2312991554f2SKenneth D. Merry 
2313991554f2SKenneth D. Merry 	mtx_destroy(&sc->mpr_mtx);
2314757ff642SScott Long 	mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__);
2315991554f2SKenneth D. Merry 
2316991554f2SKenneth D. Merry 	return (0);
2317991554f2SKenneth D. Merry }
2318991554f2SKenneth D. Merry 
2319991554f2SKenneth D. Merry static __inline void
2320991554f2SKenneth D. Merry mpr_complete_command(struct mpr_softc *sc, struct mpr_command *cm)
2321991554f2SKenneth D. Merry {
2322991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
2323991554f2SKenneth D. Merry 
2324991554f2SKenneth D. Merry 	if (cm == NULL) {
2325991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_ERROR, "Completing NULL command\n");
2326991554f2SKenneth D. Merry 		return;
2327991554f2SKenneth D. Merry 	}
2328991554f2SKenneth D. Merry 
23294b1ac5c2SWarner Losh 	cm->cm_state = MPR_CM_STATE_BUSY;
2330991554f2SKenneth D. Merry 	if (cm->cm_flags & MPR_CM_FLAGS_POLLED)
2331991554f2SKenneth D. Merry 		cm->cm_flags |= MPR_CM_FLAGS_COMPLETE;
2332991554f2SKenneth D. Merry 
2333991554f2SKenneth D. Merry 	if (cm->cm_complete != NULL) {
2334991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_TRACE,
2335991554f2SKenneth D. Merry 		    "%s cm %p calling cm_complete %p data %p reply %p\n",
2336991554f2SKenneth D. Merry 		    __func__, cm, cm->cm_complete, cm->cm_complete_data,
2337991554f2SKenneth D. Merry 		    cm->cm_reply);
2338991554f2SKenneth D. Merry 		cm->cm_complete(sc, cm);
2339991554f2SKenneth D. Merry 	}
2340991554f2SKenneth D. Merry 
2341991554f2SKenneth D. Merry 	if (cm->cm_flags & MPR_CM_FLAGS_WAKEUP) {
2342991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_TRACE, "waking up %p\n", cm);
2343991554f2SKenneth D. Merry 		wakeup(cm);
2344991554f2SKenneth D. Merry 	}
2345991554f2SKenneth D. Merry 
2346991554f2SKenneth D. Merry 	if (sc->io_cmds_active != 0) {
2347991554f2SKenneth D. Merry 		sc->io_cmds_active--;
2348991554f2SKenneth D. Merry 	} else {
2349991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_ERROR, "Warning: io_cmds_active is "
2350991554f2SKenneth D. Merry 		    "out of sync - resynching to 0\n");
2351991554f2SKenneth D. Merry 	}
2352991554f2SKenneth D. Merry }
2353991554f2SKenneth D. Merry 
2354991554f2SKenneth D. Merry static void
2355991554f2SKenneth D. Merry mpr_sas_log_info(struct mpr_softc *sc , u32 log_info)
2356991554f2SKenneth D. Merry {
2357991554f2SKenneth D. Merry 	union loginfo_type {
2358991554f2SKenneth D. Merry 		u32	loginfo;
2359991554f2SKenneth D. Merry 		struct {
2360991554f2SKenneth D. Merry 			u32	subcode:16;
2361991554f2SKenneth D. Merry 			u32	code:8;
2362991554f2SKenneth D. Merry 			u32	originator:4;
2363991554f2SKenneth D. Merry 			u32	bus_type:4;
2364991554f2SKenneth D. Merry 		} dw;
2365991554f2SKenneth D. Merry 	};
2366991554f2SKenneth D. Merry 	union loginfo_type sas_loginfo;
2367991554f2SKenneth D. Merry 	char *originator_str = NULL;
2368991554f2SKenneth D. Merry 
2369991554f2SKenneth D. Merry 	sas_loginfo.loginfo = log_info;
2370991554f2SKenneth D. Merry 	if (sas_loginfo.dw.bus_type != 3 /*SAS*/)
2371991554f2SKenneth D. Merry 		return;
2372991554f2SKenneth D. Merry 
2373991554f2SKenneth D. Merry 	/* each nexus loss loginfo */
2374991554f2SKenneth D. Merry 	if (log_info == 0x31170000)
2375991554f2SKenneth D. Merry 		return;
2376991554f2SKenneth D. Merry 
2377991554f2SKenneth D. Merry 	/* eat the loginfos associated with task aborts */
2378991554f2SKenneth D. Merry 	if ((log_info == 30050000) || (log_info == 0x31140000) ||
2379991554f2SKenneth D. Merry 	    (log_info == 0x31130000))
2380991554f2SKenneth D. Merry 		return;
2381991554f2SKenneth D. Merry 
2382991554f2SKenneth D. Merry 	switch (sas_loginfo.dw.originator) {
2383991554f2SKenneth D. Merry 	case 0:
2384991554f2SKenneth D. Merry 		originator_str = "IOP";
2385991554f2SKenneth D. Merry 		break;
2386991554f2SKenneth D. Merry 	case 1:
2387991554f2SKenneth D. Merry 		originator_str = "PL";
2388991554f2SKenneth D. Merry 		break;
2389991554f2SKenneth D. Merry 	case 2:
2390991554f2SKenneth D. Merry 		originator_str = "IR";
2391991554f2SKenneth D. Merry 		break;
2392991554f2SKenneth D. Merry 	}
2393991554f2SKenneth D. Merry 
2394b41c6ff9SStephen McConnell 	mpr_dprint(sc, MPR_LOG, "log_info(0x%08x): originator(%s), "
23957a2a6a1aSStephen McConnell 	    "code(0x%02x), sub_code(0x%04x)\n", log_info, originator_str,
23967a2a6a1aSStephen McConnell 	    sas_loginfo.dw.code, sas_loginfo.dw.subcode);
2397991554f2SKenneth D. Merry }
2398991554f2SKenneth D. Merry 
2399991554f2SKenneth D. Merry static void
2400991554f2SKenneth D. Merry mpr_display_reply_info(struct mpr_softc *sc, uint8_t *reply)
2401991554f2SKenneth D. Merry {
2402991554f2SKenneth D. Merry 	MPI2DefaultReply_t *mpi_reply;
2403991554f2SKenneth D. Merry 	u16 sc_status;
2404991554f2SKenneth D. Merry 
2405991554f2SKenneth D. Merry 	mpi_reply = (MPI2DefaultReply_t*)reply;
2406991554f2SKenneth D. Merry 	sc_status = le16toh(mpi_reply->IOCStatus);
2407991554f2SKenneth D. Merry 	if (sc_status & MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE)
2408991554f2SKenneth D. Merry 		mpr_sas_log_info(sc, le32toh(mpi_reply->IOCLogInfo));
2409991554f2SKenneth D. Merry }
2410991554f2SKenneth D. Merry 
2411991554f2SKenneth D. Merry void
2412991554f2SKenneth D. Merry mpr_intr(void *data)
2413991554f2SKenneth D. Merry {
2414991554f2SKenneth D. Merry 	struct mpr_softc *sc;
2415991554f2SKenneth D. Merry 	uint32_t status;
2416991554f2SKenneth D. Merry 
2417991554f2SKenneth D. Merry 	sc = (struct mpr_softc *)data;
2418991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE, "%s\n", __func__);
2419991554f2SKenneth D. Merry 
2420991554f2SKenneth D. Merry 	/*
2421991554f2SKenneth D. Merry 	 * Check interrupt status register to flush the bus.  This is
2422991554f2SKenneth D. Merry 	 * needed for both INTx interrupts and driver-driven polling
2423991554f2SKenneth D. Merry 	 */
2424991554f2SKenneth D. Merry 	status = mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET);
2425991554f2SKenneth D. Merry 	if ((status & MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT) == 0)
2426991554f2SKenneth D. Merry 		return;
2427991554f2SKenneth D. Merry 
2428991554f2SKenneth D. Merry 	mpr_lock(sc);
2429991554f2SKenneth D. Merry 	mpr_intr_locked(data);
2430991554f2SKenneth D. Merry 	mpr_unlock(sc);
2431991554f2SKenneth D. Merry 	return;
2432991554f2SKenneth D. Merry }
2433991554f2SKenneth D. Merry 
2434991554f2SKenneth D. Merry /*
2435991554f2SKenneth D. Merry  * In theory, MSI/MSIX interrupts shouldn't need to read any registers on the
2436991554f2SKenneth D. Merry  * chip.  Hopefully this theory is correct.
2437991554f2SKenneth D. Merry  */
2438991554f2SKenneth D. Merry void
2439991554f2SKenneth D. Merry mpr_intr_msi(void *data)
2440991554f2SKenneth D. Merry {
2441991554f2SKenneth D. Merry 	struct mpr_softc *sc;
2442991554f2SKenneth D. Merry 
2443991554f2SKenneth D. Merry 	sc = (struct mpr_softc *)data;
2444991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE, "%s\n", __func__);
2445991554f2SKenneth D. Merry 	mpr_lock(sc);
2446991554f2SKenneth D. Merry 	mpr_intr_locked(data);
2447991554f2SKenneth D. Merry 	mpr_unlock(sc);
2448991554f2SKenneth D. Merry 	return;
2449991554f2SKenneth D. Merry }
2450991554f2SKenneth D. Merry 
2451991554f2SKenneth D. Merry /*
2452991554f2SKenneth D. Merry  * The locking is overly broad and simplistic, but easy to deal with for now.
2453991554f2SKenneth D. Merry  */
2454991554f2SKenneth D. Merry void
2455991554f2SKenneth D. Merry mpr_intr_locked(void *data)
2456991554f2SKenneth D. Merry {
2457991554f2SKenneth D. Merry 	MPI2_REPLY_DESCRIPTORS_UNION *desc;
2458617e85f3SScott Long 	MPI2_DIAG_RELEASE_REPLY *rel_rep;
2459617e85f3SScott Long 	mpr_fw_diagnostic_buffer_t *pBuffer;
2460991554f2SKenneth D. Merry 	struct mpr_softc *sc;
2461617e85f3SScott Long 	uint64_t tdesc;
2462991554f2SKenneth D. Merry 	struct mpr_command *cm = NULL;
2463991554f2SKenneth D. Merry 	uint8_t flags;
2464991554f2SKenneth D. Merry 	u_int pq;
2465991554f2SKenneth D. Merry 
2466991554f2SKenneth D. Merry 	sc = (struct mpr_softc *)data;
2467991554f2SKenneth D. Merry 
2468991554f2SKenneth D. Merry 	pq = sc->replypostindex;
2469991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE,
2470991554f2SKenneth D. Merry 	    "%s sc %p starting with replypostindex %u\n",
2471991554f2SKenneth D. Merry 	    __func__, sc, sc->replypostindex);
2472991554f2SKenneth D. Merry 
2473991554f2SKenneth D. Merry 	for ( ;; ) {
2474991554f2SKenneth D. Merry 		cm = NULL;
2475991554f2SKenneth D. Merry 		desc = &sc->post_queue[sc->replypostindex];
2476617e85f3SScott Long 
2477617e85f3SScott Long 		/*
2478617e85f3SScott Long 		 * Copy and clear out the descriptor so that any reentry will
2479617e85f3SScott Long 		 * immediately know that this descriptor has already been
2480617e85f3SScott Long 		 * looked at.  There is unfortunate casting magic because the
2481617e85f3SScott Long 		 * MPI API doesn't have a cardinal 64bit type.
2482617e85f3SScott Long 		 */
2483617e85f3SScott Long 		tdesc = 0xffffffffffffffff;
2484617e85f3SScott Long 		tdesc = atomic_swap_64((uint64_t *)desc, tdesc);
2485617e85f3SScott Long 		desc = (MPI2_REPLY_DESCRIPTORS_UNION *)&tdesc;
2486617e85f3SScott Long 
2487991554f2SKenneth D. Merry 		flags = desc->Default.ReplyFlags &
2488991554f2SKenneth D. Merry 		    MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
2489991554f2SKenneth D. Merry 		if ((flags == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) ||
2490991554f2SKenneth D. Merry 		    (le32toh(desc->Words.High) == 0xffffffff))
2491991554f2SKenneth D. Merry 			break;
2492991554f2SKenneth D. Merry 
2493991554f2SKenneth D. Merry 		/* increment the replypostindex now, so that event handlers
2494991554f2SKenneth D. Merry 		 * and cm completion handlers which decide to do a diag
2495991554f2SKenneth D. Merry 		 * reset can zero it without it getting incremented again
2496991554f2SKenneth D. Merry 		 * afterwards, and we break out of this loop on the next
2497991554f2SKenneth D. Merry 		 * iteration since the reply post queue has been cleared to
2498991554f2SKenneth D. Merry 		 * 0xFF and all descriptors look unused (which they are).
2499991554f2SKenneth D. Merry 		 */
2500991554f2SKenneth D. Merry 		if (++sc->replypostindex >= sc->pqdepth)
2501991554f2SKenneth D. Merry 			sc->replypostindex = 0;
2502991554f2SKenneth D. Merry 
2503991554f2SKenneth D. Merry 		switch (flags) {
2504991554f2SKenneth D. Merry 		case MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS:
2505991554f2SKenneth D. Merry 		case MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS:
250667feec50SStephen McConnell 		case MPI26_RPY_DESCRIPT_FLAGS_PCIE_ENCAPSULATED_SUCCESS:
2507991554f2SKenneth D. Merry 			cm = &sc->commands[le16toh(desc->SCSIIOSuccess.SMID)];
2508f0779b04SScott Long 			KASSERT(cm->cm_state == MPR_CM_STATE_INQUEUE,
2509f0779b04SScott Long 			    ("command not inqueue\n"));
2510f0779b04SScott Long 			cm->cm_state = MPR_CM_STATE_BUSY;
2511991554f2SKenneth D. Merry 			cm->cm_reply = NULL;
2512991554f2SKenneth D. Merry 			break;
2513991554f2SKenneth D. Merry 		case MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY:
2514991554f2SKenneth D. Merry 		{
2515991554f2SKenneth D. Merry 			uint32_t baddr;
2516991554f2SKenneth D. Merry 			uint8_t *reply;
2517991554f2SKenneth D. Merry 
2518991554f2SKenneth D. Merry 			/*
2519991554f2SKenneth D. Merry 			 * Re-compose the reply address from the address
2520991554f2SKenneth D. Merry 			 * sent back from the chip.  The ReplyFrameAddress
2521991554f2SKenneth D. Merry 			 * is the lower 32 bits of the physical address of
2522991554f2SKenneth D. Merry 			 * particular reply frame.  Convert that address to
2523991554f2SKenneth D. Merry 			 * host format, and then use that to provide the
2524991554f2SKenneth D. Merry 			 * offset against the virtual address base
2525991554f2SKenneth D. Merry 			 * (sc->reply_frames).
2526991554f2SKenneth D. Merry 			 */
2527991554f2SKenneth D. Merry 			baddr = le32toh(desc->AddressReply.ReplyFrameAddress);
2528991554f2SKenneth D. Merry 			reply = sc->reply_frames +
2529991554f2SKenneth D. Merry 				(baddr - ((uint32_t)sc->reply_busaddr));
2530991554f2SKenneth D. Merry 			/*
2531991554f2SKenneth D. Merry 			 * Make sure the reply we got back is in a valid
2532991554f2SKenneth D. Merry 			 * range.  If not, go ahead and panic here, since
2533991554f2SKenneth D. Merry 			 * we'll probably panic as soon as we deference the
2534991554f2SKenneth D. Merry 			 * reply pointer anyway.
2535991554f2SKenneth D. Merry 			 */
2536991554f2SKenneth D. Merry 			if ((reply < sc->reply_frames)
2537991554f2SKenneth D. Merry 			 || (reply > (sc->reply_frames +
253896410703SScott Long 			     (sc->fqdepth * sc->replyframesz)))) {
2539991554f2SKenneth D. Merry 				printf("%s: WARNING: reply %p out of range!\n",
2540991554f2SKenneth D. Merry 				       __func__, reply);
2541991554f2SKenneth D. Merry 				printf("%s: reply_frames %p, fqdepth %d, "
2542991554f2SKenneth D. Merry 				       "frame size %d\n", __func__,
2543991554f2SKenneth D. Merry 				       sc->reply_frames, sc->fqdepth,
254496410703SScott Long 				       sc->replyframesz);
2545991554f2SKenneth D. Merry 				printf("%s: baddr %#x,\n", __func__, baddr);
2546991554f2SKenneth D. Merry 				/* LSI-TODO. See Linux Code for Graceful exit */
2547991554f2SKenneth D. Merry 				panic("Reply address out of range");
2548991554f2SKenneth D. Merry 			}
2549991554f2SKenneth D. Merry 			if (le16toh(desc->AddressReply.SMID) == 0) {
2550991554f2SKenneth D. Merry 				if (((MPI2_DEFAULT_REPLY *)reply)->Function ==
2551991554f2SKenneth D. Merry 				    MPI2_FUNCTION_DIAG_BUFFER_POST) {
2552991554f2SKenneth D. Merry 					/*
2553991554f2SKenneth D. Merry 					 * If SMID is 0 for Diag Buffer Post,
2554991554f2SKenneth D. Merry 					 * this implies that the reply is due to
2555991554f2SKenneth D. Merry 					 * a release function with a status that
2556991554f2SKenneth D. Merry 					 * the buffer has been released.  Set
2557991554f2SKenneth D. Merry 					 * the buffer flags accordingly.
2558991554f2SKenneth D. Merry 					 */
2559991554f2SKenneth D. Merry 					rel_rep =
2560991554f2SKenneth D. Merry 					    (MPI2_DIAG_RELEASE_REPLY *)reply;
2561d3f6eabfSStephen McConnell 					if ((le16toh(rel_rep->IOCStatus) &
2562d3f6eabfSStephen McConnell 					    MPI2_IOCSTATUS_MASK) ==
2563991554f2SKenneth D. Merry 					    MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED)
2564991554f2SKenneth D. Merry 					{
2565991554f2SKenneth D. Merry 						pBuffer =
2566991554f2SKenneth D. Merry 						    &sc->fw_diag_buffer_list[
2567991554f2SKenneth D. Merry 						    rel_rep->BufferType];
2568991554f2SKenneth D. Merry 						pBuffer->valid_data = TRUE;
2569991554f2SKenneth D. Merry 						pBuffer->owned_by_firmware =
2570991554f2SKenneth D. Merry 						    FALSE;
2571991554f2SKenneth D. Merry 						pBuffer->immediate = FALSE;
2572991554f2SKenneth D. Merry 					}
2573991554f2SKenneth D. Merry 				} else
2574991554f2SKenneth D. Merry 					mpr_dispatch_event(sc, baddr,
2575991554f2SKenneth D. Merry 					    (MPI2_EVENT_NOTIFICATION_REPLY *)
2576991554f2SKenneth D. Merry 					    reply);
2577991554f2SKenneth D. Merry 			} else {
2578991554f2SKenneth D. Merry 				cm = &sc->commands[
2579991554f2SKenneth D. Merry 				    le16toh(desc->AddressReply.SMID)];
25808fe7bf06SWarner Losh 				if (cm->cm_state == MPR_CM_STATE_INQUEUE) {
2581991554f2SKenneth D. Merry 					cm->cm_reply = reply;
2582991554f2SKenneth D. Merry 					cm->cm_reply_data =
2583991554f2SKenneth D. Merry 					    le32toh(desc->AddressReply.
2584991554f2SKenneth D. Merry 						ReplyFrameAddress);
25858fe7bf06SWarner Losh 				} else {
25868fe7bf06SWarner Losh 					mpr_dprint(sc, MPR_RECOVERY,
25878fe7bf06SWarner Losh 					    "Bad state for ADDRESS_REPLY status,"
25888fe7bf06SWarner Losh 					    " ignoring state %d cm %p\n",
25898fe7bf06SWarner Losh 					    cm->cm_state, cm);
25908fe7bf06SWarner Losh 				}
2591991554f2SKenneth D. Merry 			}
2592991554f2SKenneth D. Merry 			break;
2593991554f2SKenneth D. Merry 		}
2594991554f2SKenneth D. Merry 		case MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS:
2595991554f2SKenneth D. Merry 		case MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER:
2596991554f2SKenneth D. Merry 		case MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS:
2597991554f2SKenneth D. Merry 		default:
2598991554f2SKenneth D. Merry 			/* Unhandled */
2599991554f2SKenneth D. Merry 			mpr_dprint(sc, MPR_ERROR, "Unhandled reply 0x%x\n",
2600991554f2SKenneth D. Merry 			    desc->Default.ReplyFlags);
2601991554f2SKenneth D. Merry 			cm = NULL;
2602991554f2SKenneth D. Merry 			break;
2603991554f2SKenneth D. Merry 		}
2604991554f2SKenneth D. Merry 
2605991554f2SKenneth D. Merry 		if (cm != NULL) {
2606991554f2SKenneth D. Merry 			// Print Error reply frame
2607991554f2SKenneth D. Merry 			if (cm->cm_reply)
2608991554f2SKenneth D. Merry 				mpr_display_reply_info(sc,cm->cm_reply);
2609991554f2SKenneth D. Merry 			mpr_complete_command(sc, cm);
2610991554f2SKenneth D. Merry 		}
2611991554f2SKenneth D. Merry 	}
2612991554f2SKenneth D. Merry 
2613991554f2SKenneth D. Merry 	if (pq != sc->replypostindex) {
2614f0779b04SScott Long 		mpr_dprint(sc, MPR_TRACE, "%s sc %p writing postindex %d\n",
2615991554f2SKenneth D. Merry 		    __func__, sc, sc->replypostindex);
2616991554f2SKenneth D. Merry 		mpr_regwrite(sc, MPI2_REPLY_POST_HOST_INDEX_OFFSET,
2617991554f2SKenneth D. Merry 		    sc->replypostindex);
2618991554f2SKenneth D. Merry 	}
2619991554f2SKenneth D. Merry 
2620991554f2SKenneth D. Merry 	return;
2621991554f2SKenneth D. Merry }
2622991554f2SKenneth D. Merry 
2623991554f2SKenneth D. Merry static void
2624991554f2SKenneth D. Merry mpr_dispatch_event(struct mpr_softc *sc, uintptr_t data,
2625991554f2SKenneth D. Merry     MPI2_EVENT_NOTIFICATION_REPLY *reply)
2626991554f2SKenneth D. Merry {
2627991554f2SKenneth D. Merry 	struct mpr_event_handle *eh;
2628991554f2SKenneth D. Merry 	int event, handled = 0;
2629991554f2SKenneth D. Merry 
2630991554f2SKenneth D. Merry 	event = le16toh(reply->Event);
2631991554f2SKenneth D. Merry 	TAILQ_FOREACH(eh, &sc->event_list, eh_list) {
2632991554f2SKenneth D. Merry 		if (isset(eh->mask, event)) {
2633991554f2SKenneth D. Merry 			eh->callback(sc, data, reply);
2634991554f2SKenneth D. Merry 			handled++;
2635991554f2SKenneth D. Merry 		}
2636991554f2SKenneth D. Merry 	}
2637991554f2SKenneth D. Merry 
2638991554f2SKenneth D. Merry 	if (handled == 0)
2639991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_EVENT, "Unhandled event 0x%x\n",
2640991554f2SKenneth D. Merry 		    le16toh(event));
2641991554f2SKenneth D. Merry 
2642991554f2SKenneth D. Merry 	/*
2643991554f2SKenneth D. Merry 	 * This is the only place that the event/reply should be freed.
2644991554f2SKenneth D. Merry 	 * Anything wanting to hold onto the event data should have
2645991554f2SKenneth D. Merry 	 * already copied it into their own storage.
2646991554f2SKenneth D. Merry 	 */
2647991554f2SKenneth D. Merry 	mpr_free_reply(sc, data);
2648991554f2SKenneth D. Merry }
2649991554f2SKenneth D. Merry 
2650991554f2SKenneth D. Merry static void
2651991554f2SKenneth D. Merry mpr_reregister_events_complete(struct mpr_softc *sc, struct mpr_command *cm)
2652991554f2SKenneth D. Merry {
2653991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE, "%s\n", __func__);
2654991554f2SKenneth D. Merry 
2655991554f2SKenneth D. Merry 	if (cm->cm_reply)
2656055e2653SScott Long 		MPR_DPRINT_EVENT(sc, generic,
2657991554f2SKenneth D. Merry 			(MPI2_EVENT_NOTIFICATION_REPLY *)cm->cm_reply);
2658991554f2SKenneth D. Merry 
2659991554f2SKenneth D. Merry 	mpr_free_command(sc, cm);
2660991554f2SKenneth D. Merry 
2661991554f2SKenneth D. Merry 	/* next, send a port enable */
2662991554f2SKenneth D. Merry 	mprsas_startup(sc);
2663991554f2SKenneth D. Merry }
2664991554f2SKenneth D. Merry 
2665991554f2SKenneth D. Merry /*
2666991554f2SKenneth D. Merry  * For both register_events and update_events, the caller supplies a bitmap
2667991554f2SKenneth D. Merry  * of events that it _wants_.  These functions then turn that into a bitmask
2668991554f2SKenneth D. Merry  * suitable for the controller.
2669991554f2SKenneth D. Merry  */
2670991554f2SKenneth D. Merry int
2671991554f2SKenneth D. Merry mpr_register_events(struct mpr_softc *sc, uint8_t *mask,
2672991554f2SKenneth D. Merry     mpr_evt_callback_t *cb, void *data, struct mpr_event_handle **handle)
2673991554f2SKenneth D. Merry {
2674991554f2SKenneth D. Merry 	struct mpr_event_handle *eh;
2675991554f2SKenneth D. Merry 	int error = 0;
2676991554f2SKenneth D. Merry 
2677991554f2SKenneth D. Merry 	eh = malloc(sizeof(struct mpr_event_handle), M_MPR, M_WAITOK|M_ZERO);
2678991554f2SKenneth D. Merry 	eh->callback = cb;
2679991554f2SKenneth D. Merry 	eh->data = data;
2680991554f2SKenneth D. Merry 	TAILQ_INSERT_TAIL(&sc->event_list, eh, eh_list);
2681991554f2SKenneth D. Merry 	if (mask != NULL)
2682991554f2SKenneth D. Merry 		error = mpr_update_events(sc, eh, mask);
2683991554f2SKenneth D. Merry 	*handle = eh;
2684991554f2SKenneth D. Merry 
2685991554f2SKenneth D. Merry 	return (error);
2686991554f2SKenneth D. Merry }
2687991554f2SKenneth D. Merry 
2688991554f2SKenneth D. Merry int
2689991554f2SKenneth D. Merry mpr_update_events(struct mpr_softc *sc, struct mpr_event_handle *handle,
2690991554f2SKenneth D. Merry     uint8_t *mask)
2691991554f2SKenneth D. Merry {
2692991554f2SKenneth D. Merry 	MPI2_EVENT_NOTIFICATION_REQUEST *evtreq;
26936d4ffcb4SKenneth D. Merry 	MPI2_EVENT_NOTIFICATION_REPLY *reply = NULL;
26946d4ffcb4SKenneth D. Merry 	struct mpr_command *cm = NULL;
2695991554f2SKenneth D. Merry 	struct mpr_event_handle *eh;
2696991554f2SKenneth D. Merry 	int error, i;
2697991554f2SKenneth D. Merry 
2698991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE, "%s\n", __func__);
2699991554f2SKenneth D. Merry 
2700991554f2SKenneth D. Merry 	if ((mask != NULL) && (handle != NULL))
2701991554f2SKenneth D. Merry 		bcopy(mask, &handle->mask[0], 16);
2702991554f2SKenneth D. Merry 	memset(sc->event_mask, 0xff, 16);
2703991554f2SKenneth D. Merry 
2704991554f2SKenneth D. Merry 	TAILQ_FOREACH(eh, &sc->event_list, eh_list) {
2705991554f2SKenneth D. Merry 		for (i = 0; i < 16; i++)
2706991554f2SKenneth D. Merry 			sc->event_mask[i] &= ~eh->mask[i];
2707991554f2SKenneth D. Merry 	}
2708991554f2SKenneth D. Merry 
2709991554f2SKenneth D. Merry 	if ((cm = mpr_alloc_command(sc)) == NULL)
2710991554f2SKenneth D. Merry 		return (EBUSY);
2711991554f2SKenneth D. Merry 	evtreq = (MPI2_EVENT_NOTIFICATION_REQUEST *)cm->cm_req;
2712991554f2SKenneth D. Merry 	evtreq->Function = MPI2_FUNCTION_EVENT_NOTIFICATION;
2713991554f2SKenneth D. Merry 	evtreq->MsgFlags = 0;
2714991554f2SKenneth D. Merry 	evtreq->SASBroadcastPrimitiveMasks = 0;
2715991554f2SKenneth D. Merry #ifdef MPR_DEBUG_ALL_EVENTS
2716991554f2SKenneth D. Merry 	{
2717991554f2SKenneth D. Merry 		u_char fullmask[16];
2718991554f2SKenneth D. Merry 		memset(fullmask, 0x00, 16);
2719991554f2SKenneth D. Merry 		bcopy(fullmask, (uint8_t *)&evtreq->EventMasks, 16);
2720991554f2SKenneth D. Merry 	}
2721991554f2SKenneth D. Merry #else
2722991554f2SKenneth D. Merry 		bcopy(sc->event_mask, (uint8_t *)&evtreq->EventMasks, 16);
2723991554f2SKenneth D. Merry #endif
2724991554f2SKenneth D. Merry 	cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE;
2725991554f2SKenneth D. Merry 	cm->cm_data = NULL;
2726991554f2SKenneth D. Merry 
27276d4ffcb4SKenneth D. Merry 	error = mpr_request_polled(sc, &cm);
27286d4ffcb4SKenneth D. Merry 	if (cm != NULL)
2729991554f2SKenneth D. Merry 		reply = (MPI2_EVENT_NOTIFICATION_REPLY *)cm->cm_reply;
2730991554f2SKenneth D. Merry 	if ((reply == NULL) ||
2731991554f2SKenneth D. Merry 	    (reply->IOCStatus & MPI2_IOCSTATUS_MASK) != MPI2_IOCSTATUS_SUCCESS)
2732991554f2SKenneth D. Merry 		error = ENXIO;
2733991554f2SKenneth D. Merry 
2734991554f2SKenneth D. Merry 	if (reply)
2735055e2653SScott Long 		MPR_DPRINT_EVENT(sc, generic, reply);
2736991554f2SKenneth D. Merry 
2737991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE, "%s finished error %d\n", __func__, error);
2738991554f2SKenneth D. Merry 
27396d4ffcb4SKenneth D. Merry 	if (cm != NULL)
2740991554f2SKenneth D. Merry 		mpr_free_command(sc, cm);
2741991554f2SKenneth D. Merry 	return (error);
2742991554f2SKenneth D. Merry }
2743991554f2SKenneth D. Merry 
2744991554f2SKenneth D. Merry static int
2745991554f2SKenneth D. Merry mpr_reregister_events(struct mpr_softc *sc)
2746991554f2SKenneth D. Merry {
2747991554f2SKenneth D. Merry 	MPI2_EVENT_NOTIFICATION_REQUEST *evtreq;
2748991554f2SKenneth D. Merry 	struct mpr_command *cm;
2749991554f2SKenneth D. Merry 	struct mpr_event_handle *eh;
2750991554f2SKenneth D. Merry 	int error, i;
2751991554f2SKenneth D. Merry 
2752991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE, "%s\n", __func__);
2753991554f2SKenneth D. Merry 
2754991554f2SKenneth D. Merry 	/* first, reregister events */
2755991554f2SKenneth D. Merry 
2756991554f2SKenneth D. Merry 	memset(sc->event_mask, 0xff, 16);
2757991554f2SKenneth D. Merry 
2758991554f2SKenneth D. Merry 	TAILQ_FOREACH(eh, &sc->event_list, eh_list) {
2759991554f2SKenneth D. Merry 		for (i = 0; i < 16; i++)
2760991554f2SKenneth D. Merry 			sc->event_mask[i] &= ~eh->mask[i];
2761991554f2SKenneth D. Merry 	}
2762991554f2SKenneth D. Merry 
2763991554f2SKenneth D. Merry 	if ((cm = mpr_alloc_command(sc)) == NULL)
2764991554f2SKenneth D. Merry 		return (EBUSY);
2765991554f2SKenneth D. Merry 	evtreq = (MPI2_EVENT_NOTIFICATION_REQUEST *)cm->cm_req;
2766991554f2SKenneth D. Merry 	evtreq->Function = MPI2_FUNCTION_EVENT_NOTIFICATION;
2767991554f2SKenneth D. Merry 	evtreq->MsgFlags = 0;
2768991554f2SKenneth D. Merry 	evtreq->SASBroadcastPrimitiveMasks = 0;
2769991554f2SKenneth D. Merry #ifdef MPR_DEBUG_ALL_EVENTS
2770991554f2SKenneth D. Merry 	{
2771991554f2SKenneth D. Merry 		u_char fullmask[16];
2772991554f2SKenneth D. Merry 		memset(fullmask, 0x00, 16);
2773991554f2SKenneth D. Merry 		bcopy(fullmask, (uint8_t *)&evtreq->EventMasks, 16);
2774991554f2SKenneth D. Merry 	}
2775991554f2SKenneth D. Merry #else
2776991554f2SKenneth D. Merry 		bcopy(sc->event_mask, (uint8_t *)&evtreq->EventMasks, 16);
2777991554f2SKenneth D. Merry #endif
2778991554f2SKenneth D. Merry 	cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE;
2779991554f2SKenneth D. Merry 	cm->cm_data = NULL;
2780991554f2SKenneth D. Merry 	cm->cm_complete = mpr_reregister_events_complete;
2781991554f2SKenneth D. Merry 
2782991554f2SKenneth D. Merry 	error = mpr_map_command(sc, cm);
2783991554f2SKenneth D. Merry 
2784991554f2SKenneth D. Merry 	mpr_dprint(sc, MPR_TRACE, "%s finished with error %d\n", __func__,
2785991554f2SKenneth D. Merry 	    error);
2786991554f2SKenneth D. Merry 	return (error);
2787991554f2SKenneth D. Merry }
2788991554f2SKenneth D. Merry 
2789991554f2SKenneth D. Merry int
2790991554f2SKenneth D. Merry mpr_deregister_events(struct mpr_softc *sc, struct mpr_event_handle *handle)
2791991554f2SKenneth D. Merry {
2792991554f2SKenneth D. Merry 
2793991554f2SKenneth D. Merry 	TAILQ_REMOVE(&sc->event_list, handle, eh_list);
2794991554f2SKenneth D. Merry 	free(handle, M_MPR);
2795991554f2SKenneth D. Merry 	return (mpr_update_events(sc, NULL, NULL));
2796991554f2SKenneth D. Merry }
2797991554f2SKenneth D. Merry 
279867feec50SStephen McConnell /**
279967feec50SStephen McConnell * mpr_build_nvme_prp - This function is called for NVMe end devices to build a
280067feec50SStephen McConnell * native SGL (NVMe PRP). The native SGL is built starting in the first PRP entry
280167feec50SStephen McConnell * of the NVMe message (PRP1). If the data buffer is small enough to be described
280267feec50SStephen McConnell * entirely using PRP1, then PRP2 is not used. If needed, PRP2 is used to
280367feec50SStephen McConnell * describe a larger data buffer. If the data buffer is too large to describe
280467feec50SStephen McConnell * using the two PRP entriess inside the NVMe message, then PRP1 describes the
280567feec50SStephen McConnell * first data memory segment, and PRP2 contains a pointer to a PRP list located
280667feec50SStephen McConnell * elsewhere in memory to describe the remaining data memory segments. The PRP
280767feec50SStephen McConnell * list will be contiguous.
280867feec50SStephen McConnell 
280967feec50SStephen McConnell * The native SGL for NVMe devices is a Physical Region Page (PRP). A PRP
281067feec50SStephen McConnell * consists of a list of PRP entries to describe a number of noncontigous
281167feec50SStephen McConnell * physical memory segments as a single memory buffer, just as a SGL does. Note
281267feec50SStephen McConnell * however, that this function is only used by the IOCTL call, so the memory
281367feec50SStephen McConnell * given will be guaranteed to be contiguous. There is no need to translate
281467feec50SStephen McConnell * non-contiguous SGL into a PRP in this case. All PRPs will describe contiguous
281567feec50SStephen McConnell * space that is one page size each.
281667feec50SStephen McConnell *
281767feec50SStephen McConnell * Each NVMe message contains two PRP entries. The first (PRP1) either contains
281867feec50SStephen McConnell * a PRP list pointer or a PRP element, depending upon the command. PRP2 contains
281967feec50SStephen McConnell * the second PRP element if the memory being described fits within 2 PRP
282067feec50SStephen McConnell * entries, or a PRP list pointer if the PRP spans more than two entries.
282167feec50SStephen McConnell *
282267feec50SStephen McConnell * A PRP list pointer contains the address of a PRP list, structured as a linear
282367feec50SStephen McConnell * array of PRP entries. Each PRP entry in this list describes a segment of
282467feec50SStephen McConnell * physical memory.
282567feec50SStephen McConnell *
282667feec50SStephen McConnell * Each 64-bit PRP entry comprises an address and an offset field. The address
282767feec50SStephen McConnell * always points to the beginning of a PAGE_SIZE physical memory page, and the
282867feec50SStephen McConnell * offset describes where within that page the memory segment begins. Only the
282967feec50SStephen McConnell * first element in a PRP list may contain a non-zero offest, implying that all
283067feec50SStephen McConnell * memory segments following the first begin at the start of a PAGE_SIZE page.
283167feec50SStephen McConnell *
283267feec50SStephen McConnell * Each PRP element normally describes a chunck of PAGE_SIZE physical memory,
283367feec50SStephen McConnell * with exceptions for the first and last elements in the list. If the memory
283467feec50SStephen McConnell * being described by the list begins at a non-zero offset within the first page,
283567feec50SStephen McConnell * then the first PRP element will contain a non-zero offset indicating where the
283667feec50SStephen McConnell * region begins within the page. The last memory segment may end before the end
283767feec50SStephen McConnell * of the PAGE_SIZE segment, depending upon the overall size of the memory being
283867feec50SStephen McConnell * described by the PRP list.
283967feec50SStephen McConnell *
284067feec50SStephen McConnell * Since PRP entries lack any indication of size, the overall data buffer length
284167feec50SStephen McConnell * is used to determine where the end of the data memory buffer is located, and
284267feec50SStephen McConnell * how many PRP entries are required to describe it.
284367feec50SStephen McConnell *
284467feec50SStephen McConnell * Returns nothing.
284567feec50SStephen McConnell */
284667feec50SStephen McConnell void
284767feec50SStephen McConnell mpr_build_nvme_prp(struct mpr_softc *sc, struct mpr_command *cm,
284867feec50SStephen McConnell     Mpi26NVMeEncapsulatedRequest_t *nvme_encap_request, void *data,
284967feec50SStephen McConnell     uint32_t data_in_sz, uint32_t data_out_sz)
285067feec50SStephen McConnell {
285167feec50SStephen McConnell 	int			prp_size = PRP_ENTRY_SIZE;
285267feec50SStephen McConnell 	uint64_t		*prp_entry, *prp1_entry, *prp2_entry;
285367feec50SStephen McConnell 	uint64_t		*prp_entry_phys, *prp_page, *prp_page_phys;
285467feec50SStephen McConnell 	uint32_t		offset, entry_len, page_mask_result, page_mask;
285567feec50SStephen McConnell 	bus_addr_t		paddr;
285667feec50SStephen McConnell 	size_t			length;
285767feec50SStephen McConnell 	struct mpr_prp_page	*prp_page_info = NULL;
285867feec50SStephen McConnell 
285967feec50SStephen McConnell 	/*
286067feec50SStephen McConnell 	 * Not all commands require a data transfer. If no data, just return
286167feec50SStephen McConnell 	 * without constructing any PRP.
286267feec50SStephen McConnell 	 */
286367feec50SStephen McConnell 	if (!data_in_sz && !data_out_sz)
286467feec50SStephen McConnell 		return;
286567feec50SStephen McConnell 
286667feec50SStephen McConnell 	/*
286767feec50SStephen McConnell 	 * Set pointers to PRP1 and PRP2, which are in the NVMe command. PRP1 is
286867feec50SStephen McConnell 	 * located at a 24 byte offset from the start of the NVMe command. Then
286967feec50SStephen McConnell 	 * set the current PRP entry pointer to PRP1.
287067feec50SStephen McConnell 	 */
287167feec50SStephen McConnell 	prp1_entry = (uint64_t *)(nvme_encap_request->NVMe_Command +
287267feec50SStephen McConnell 	    NVME_CMD_PRP1_OFFSET);
287367feec50SStephen McConnell 	prp2_entry = (uint64_t *)(nvme_encap_request->NVMe_Command +
287467feec50SStephen McConnell 	    NVME_CMD_PRP2_OFFSET);
287567feec50SStephen McConnell 	prp_entry = prp1_entry;
287667feec50SStephen McConnell 
287767feec50SStephen McConnell 	/*
287867feec50SStephen McConnell 	 * For the PRP entries, use the specially allocated buffer of
287967feec50SStephen McConnell 	 * contiguous memory. PRP Page allocation failures should not happen
288067feec50SStephen McConnell 	 * because there should be enough PRP page buffers to account for the
288167feec50SStephen McConnell 	 * possible NVMe QDepth.
288267feec50SStephen McConnell 	 */
288367feec50SStephen McConnell 	prp_page_info = mpr_alloc_prp_page(sc);
288467feec50SStephen McConnell 	KASSERT(prp_page_info != NULL, ("%s: There are no PRP Pages left to be "
288567feec50SStephen McConnell 	    "used for building a native NVMe SGL.\n", __func__));
288667feec50SStephen McConnell 	prp_page = (uint64_t *)prp_page_info->prp_page;
288767feec50SStephen McConnell 	prp_page_phys = (uint64_t *)(uintptr_t)prp_page_info->prp_page_busaddr;
288867feec50SStephen McConnell 
288967feec50SStephen McConnell 	/*
289067feec50SStephen McConnell 	 * Insert the allocated PRP page into the command's PRP page list. This
289167feec50SStephen McConnell 	 * will be freed when the command is freed.
289267feec50SStephen McConnell 	 */
289367feec50SStephen McConnell 	TAILQ_INSERT_TAIL(&cm->cm_prp_page_list, prp_page_info, prp_page_link);
289467feec50SStephen McConnell 
289567feec50SStephen McConnell 	/*
289667feec50SStephen McConnell 	 * Check if we are within 1 entry of a page boundary we don't want our
289767feec50SStephen McConnell 	 * first entry to be a PRP List entry.
289867feec50SStephen McConnell 	 */
289967feec50SStephen McConnell 	page_mask = PAGE_SIZE - 1;
290067feec50SStephen McConnell 	page_mask_result = (uintptr_t)((uint8_t *)prp_page + prp_size) &
290167feec50SStephen McConnell 	    page_mask;
290267feec50SStephen McConnell 	if (!page_mask_result)
290367feec50SStephen McConnell 	{
290467feec50SStephen McConnell 		/* Bump up to next page boundary. */
290567feec50SStephen McConnell 		prp_page = (uint64_t *)((uint8_t *)prp_page + prp_size);
290667feec50SStephen McConnell 		prp_page_phys = (uint64_t *)((uint8_t *)prp_page_phys +
290767feec50SStephen McConnell 		    prp_size);
290867feec50SStephen McConnell 	}
290967feec50SStephen McConnell 
291067feec50SStephen McConnell 	/*
291167feec50SStephen McConnell 	 * Set PRP physical pointer, which initially points to the current PRP
291267feec50SStephen McConnell 	 * DMA memory page.
291367feec50SStephen McConnell 	 */
291467feec50SStephen McConnell 	prp_entry_phys = prp_page_phys;
291567feec50SStephen McConnell 
291667feec50SStephen McConnell 	/* Get physical address and length of the data buffer. */
291777baa225SJustin Hibbits 	paddr = (bus_addr_t)(uintptr_t)data;
291867feec50SStephen McConnell 	if (data_in_sz)
291967feec50SStephen McConnell 		length = data_in_sz;
292067feec50SStephen McConnell 	else
292167feec50SStephen McConnell 		length = data_out_sz;
292267feec50SStephen McConnell 
292367feec50SStephen McConnell 	/* Loop while the length is not zero. */
292467feec50SStephen McConnell 	while (length)
292567feec50SStephen McConnell 	{
292667feec50SStephen McConnell 		/*
292767feec50SStephen McConnell 		 * Check if we need to put a list pointer here if we are at page
292867feec50SStephen McConnell 		 * boundary - prp_size (8 bytes).
292967feec50SStephen McConnell 		 */
293067feec50SStephen McConnell 		page_mask_result = (uintptr_t)((uint8_t *)prp_entry_phys +
293167feec50SStephen McConnell 		    prp_size) & page_mask;
293267feec50SStephen McConnell 		if (!page_mask_result)
293367feec50SStephen McConnell 		{
293467feec50SStephen McConnell 			/*
293567feec50SStephen McConnell 			 * This is the last entry in a PRP List, so we need to
293667feec50SStephen McConnell 			 * put a PRP list pointer here. What this does is:
293767feec50SStephen McConnell 			 *   - bump the current memory pointer to the next
293867feec50SStephen McConnell 			 *     address, which will be the next full page.
293967feec50SStephen McConnell 			 *   - set the PRP Entry to point to that page. This is
294067feec50SStephen McConnell 			 *     now the PRP List pointer.
294167feec50SStephen McConnell 			 *   - bump the PRP Entry pointer the start of the next
294267feec50SStephen McConnell 			 *     page. Since all of this PRP memory is contiguous,
294367feec50SStephen McConnell 			 *     no need to get a new page - it's just the next
294467feec50SStephen McConnell 			 *     address.
294567feec50SStephen McConnell 			 */
294667feec50SStephen McConnell 			prp_entry_phys++;
294767feec50SStephen McConnell 			*prp_entry =
294867feec50SStephen McConnell 			    htole64((uint64_t)(uintptr_t)prp_entry_phys);
294967feec50SStephen McConnell 			prp_entry++;
295067feec50SStephen McConnell 		}
295167feec50SStephen McConnell 
295267feec50SStephen McConnell 		/* Need to handle if entry will be part of a page. */
295367feec50SStephen McConnell 		offset = (uint32_t)paddr & page_mask;
295467feec50SStephen McConnell 		entry_len = PAGE_SIZE - offset;
295567feec50SStephen McConnell 
295667feec50SStephen McConnell 		if (prp_entry == prp1_entry)
295767feec50SStephen McConnell 		{
295867feec50SStephen McConnell 			/*
295967feec50SStephen McConnell 			 * Must fill in the first PRP pointer (PRP1) before
296067feec50SStephen McConnell 			 * moving on.
296167feec50SStephen McConnell 			 */
296267feec50SStephen McConnell 			*prp1_entry = htole64((uint64_t)paddr);
296367feec50SStephen McConnell 
296467feec50SStephen McConnell 			/*
296567feec50SStephen McConnell 			 * Now point to the second PRP entry within the
296667feec50SStephen McConnell 			 * command (PRP2).
296767feec50SStephen McConnell 			 */
296867feec50SStephen McConnell 			prp_entry = prp2_entry;
296967feec50SStephen McConnell 		}
297067feec50SStephen McConnell 		else if (prp_entry == prp2_entry)
297167feec50SStephen McConnell 		{
297267feec50SStephen McConnell 			/*
297367feec50SStephen McConnell 			 * Should the PRP2 entry be a PRP List pointer or just a
297467feec50SStephen McConnell 			 * regular PRP pointer? If there is more than one more
297567feec50SStephen McConnell 			 * page of data, must use a PRP List pointer.
297667feec50SStephen McConnell 			 */
297767feec50SStephen McConnell 			if (length > PAGE_SIZE)
297867feec50SStephen McConnell 			{
297967feec50SStephen McConnell 				/*
298067feec50SStephen McConnell 				 * PRP2 will contain a PRP List pointer because
298167feec50SStephen McConnell 				 * more PRP's are needed with this command. The
298267feec50SStephen McConnell 				 * list will start at the beginning of the
298367feec50SStephen McConnell 				 * contiguous buffer.
298467feec50SStephen McConnell 				 */
298567feec50SStephen McConnell 				*prp2_entry =
298667feec50SStephen McConnell 				    htole64(
298767feec50SStephen McConnell 				    (uint64_t)(uintptr_t)prp_entry_phys);
298867feec50SStephen McConnell 
298967feec50SStephen McConnell 				/*
299067feec50SStephen McConnell 				 * The next PRP Entry will be the start of the
299167feec50SStephen McConnell 				 * first PRP List.
299267feec50SStephen McConnell 				 */
299367feec50SStephen McConnell 				prp_entry = prp_page;
299467feec50SStephen McConnell 			}
299567feec50SStephen McConnell 			else
299667feec50SStephen McConnell 			{
299767feec50SStephen McConnell 				/*
299867feec50SStephen McConnell 				 * After this, the PRP Entries are complete.
299967feec50SStephen McConnell 				 * This command uses 2 PRP's and no PRP list.
300067feec50SStephen McConnell 				 */
300167feec50SStephen McConnell 				*prp2_entry = htole64((uint64_t)paddr);
300267feec50SStephen McConnell 			}
300367feec50SStephen McConnell 		}
300467feec50SStephen McConnell 		else
300567feec50SStephen McConnell 		{
300667feec50SStephen McConnell 			/*
300767feec50SStephen McConnell 			 * Put entry in list and bump the addresses.
300867feec50SStephen McConnell 			 *
300967feec50SStephen McConnell 			 * After PRP1 and PRP2 are filled in, this will fill in
301067feec50SStephen McConnell 			 * all remaining PRP entries in a PRP List, one per each
301167feec50SStephen McConnell 			 * time through the loop.
301267feec50SStephen McConnell 			 */
301367feec50SStephen McConnell 			*prp_entry = htole64((uint64_t)paddr);
301467feec50SStephen McConnell 			prp_entry++;
301567feec50SStephen McConnell 			prp_entry_phys++;
301667feec50SStephen McConnell 		}
301767feec50SStephen McConnell 
301867feec50SStephen McConnell 		/*
301967feec50SStephen McConnell 		 * Bump the phys address of the command's data buffer by the
302067feec50SStephen McConnell 		 * entry_len.
302167feec50SStephen McConnell 		 */
302267feec50SStephen McConnell 		paddr += entry_len;
302367feec50SStephen McConnell 
302467feec50SStephen McConnell 		/* Decrement length accounting for last partial page. */
302567feec50SStephen McConnell 		if (entry_len > length)
302667feec50SStephen McConnell 			length = 0;
302767feec50SStephen McConnell 		else
302867feec50SStephen McConnell 			length -= entry_len;
302967feec50SStephen McConnell 	}
303067feec50SStephen McConnell }
303167feec50SStephen McConnell 
303267feec50SStephen McConnell /*
303367feec50SStephen McConnell  * mpr_check_pcie_native_sgl - This function is called for PCIe end devices to
303467feec50SStephen McConnell  * determine if the driver needs to build a native SGL. If so, that native SGL
303567feec50SStephen McConnell  * is built in the contiguous buffers allocated especially for PCIe SGL
303667feec50SStephen McConnell  * creation. If the driver will not build a native SGL, return TRUE and a
303767feec50SStephen McConnell  * normal IEEE SGL will be built. Currently this routine supports NVMe devices
303867feec50SStephen McConnell  * only.
303967feec50SStephen McConnell  *
304067feec50SStephen McConnell  * Returns FALSE (0) if native SGL was built, TRUE (1) if no SGL was built.
304167feec50SStephen McConnell  */
304267feec50SStephen McConnell static int
304367feec50SStephen McConnell mpr_check_pcie_native_sgl(struct mpr_softc *sc, struct mpr_command *cm,
304467feec50SStephen McConnell     bus_dma_segment_t *segs, int segs_left)
304567feec50SStephen McConnell {
304667feec50SStephen McConnell 	uint32_t		i, sge_dwords, length, offset, entry_len;
304767feec50SStephen McConnell 	uint32_t		num_entries, buff_len = 0, sges_in_segment;
304867feec50SStephen McConnell 	uint32_t		page_mask, page_mask_result, *curr_buff;
304967feec50SStephen McConnell 	uint32_t		*ptr_sgl, *ptr_first_sgl, first_page_offset;
305067feec50SStephen McConnell 	uint32_t		first_page_data_size, end_residual;
305167feec50SStephen McConnell 	uint64_t		*msg_phys;
305267feec50SStephen McConnell 	bus_addr_t		paddr;
305367feec50SStephen McConnell 	int			build_native_sgl = 0, first_prp_entry;
305467feec50SStephen McConnell 	int			prp_size = PRP_ENTRY_SIZE;
305567feec50SStephen McConnell 	Mpi25IeeeSgeChain64_t	*main_chain_element = NULL;
305667feec50SStephen McConnell 	struct mpr_prp_page	*prp_page_info = NULL;
305767feec50SStephen McConnell 
305867feec50SStephen McConnell 	mpr_dprint(sc, MPR_TRACE, "%s\n", __func__);
305967feec50SStephen McConnell 
306067feec50SStephen McConnell 	/*
306167feec50SStephen McConnell 	 * Add up the sizes of each segment length to get the total transfer
306267feec50SStephen McConnell 	 * size, which will be checked against the Maximum Data Transfer Size.
306367feec50SStephen McConnell 	 * If the data transfer length exceeds the MDTS for this device, just
306467feec50SStephen McConnell 	 * return 1 so a normal IEEE SGL will be built. F/W will break the I/O
306567feec50SStephen McConnell 	 * up into multiple I/O's. [nvme_mdts = 0 means unlimited]
306667feec50SStephen McConnell 	 */
306767feec50SStephen McConnell 	for (i = 0; i < segs_left; i++)
306867feec50SStephen McConnell 		buff_len += htole32(segs[i].ds_len);
306967feec50SStephen McConnell 	if ((cm->cm_targ->MDTS > 0) && (buff_len > cm->cm_targ->MDTS))
307067feec50SStephen McConnell 		return 1;
307167feec50SStephen McConnell 
307267feec50SStephen McConnell 	/* Create page_mask (to get offset within page) */
307367feec50SStephen McConnell 	page_mask = PAGE_SIZE - 1;
307467feec50SStephen McConnell 
307567feec50SStephen McConnell 	/*
307667feec50SStephen McConnell 	 * Check if the number of elements exceeds the max number that can be
307767feec50SStephen McConnell 	 * put in the main message frame (H/W can only translate an SGL that
307867feec50SStephen McConnell 	 * is contained entirely in the main message frame).
307967feec50SStephen McConnell 	 */
308096410703SScott Long 	sges_in_segment = (sc->reqframesz -
308167feec50SStephen McConnell 	    offsetof(Mpi25SCSIIORequest_t, SGL)) / sizeof(MPI25_SGE_IO_UNION);
308267feec50SStephen McConnell 	if (segs_left > sges_in_segment)
308367feec50SStephen McConnell 		build_native_sgl = 1;
308467feec50SStephen McConnell 	else
308567feec50SStephen McConnell 	{
308667feec50SStephen McConnell 		/*
308767feec50SStephen McConnell 		 * NVMe uses one PRP for each physical page (or part of physical
308867feec50SStephen McConnell 		 * page).
308967feec50SStephen McConnell 		 *    if 4 pages or less then IEEE is OK
309067feec50SStephen McConnell 		 *    if > 5 pages then we need to build a native SGL
309167feec50SStephen McConnell 		 *    if > 4 and <= 5 pages, then check the physical address of
309267feec50SStephen McConnell 		 *      the first SG entry, then if this first size in the page
309367feec50SStephen McConnell 		 *      is >= the residual beyond 4 pages then use IEEE,
309467feec50SStephen McConnell 		 *      otherwise use native SGL
309567feec50SStephen McConnell 		 */
309667feec50SStephen McConnell 		if (buff_len > (PAGE_SIZE * 5))
309767feec50SStephen McConnell 			build_native_sgl = 1;
309867feec50SStephen McConnell 		else if ((buff_len > (PAGE_SIZE * 4)) &&
309967feec50SStephen McConnell 		    (buff_len <= (PAGE_SIZE * 5)) )
310067feec50SStephen McConnell 		{
310177baa225SJustin Hibbits 			msg_phys = (uint64_t *)(uintptr_t)segs[0].ds_addr;
310267feec50SStephen McConnell 			first_page_offset =
310367feec50SStephen McConnell 			    ((uint32_t)(uint64_t)(uintptr_t)msg_phys &
310467feec50SStephen McConnell 			    page_mask);
310567feec50SStephen McConnell 			first_page_data_size = PAGE_SIZE - first_page_offset;
310667feec50SStephen McConnell 			end_residual = buff_len % PAGE_SIZE;
310767feec50SStephen McConnell 
310867feec50SStephen McConnell 			/*
310967feec50SStephen McConnell 			 * If offset into first page pushes the end of the data
311067feec50SStephen McConnell 			 * beyond end of the 5th page, we need the extra PRP
311167feec50SStephen McConnell 			 * list.
311267feec50SStephen McConnell 			 */
311367feec50SStephen McConnell 			if (first_page_data_size < end_residual)
311467feec50SStephen McConnell 				build_native_sgl = 1;
311567feec50SStephen McConnell 
311667feec50SStephen McConnell 			/*
311767feec50SStephen McConnell 			 * Check if first SG entry size is < residual beyond 4
311867feec50SStephen McConnell 			 * pages.
311967feec50SStephen McConnell 			 */
312067feec50SStephen McConnell 			if (htole32(segs[0].ds_len) <
312167feec50SStephen McConnell 			    (buff_len - (PAGE_SIZE * 4)))
312267feec50SStephen McConnell 				build_native_sgl = 1;
312367feec50SStephen McConnell 		}
312467feec50SStephen McConnell 	}
312567feec50SStephen McConnell 
312667feec50SStephen McConnell 	/* check if native SGL is needed */
312767feec50SStephen McConnell 	if (!build_native_sgl)
312867feec50SStephen McConnell 		return 1;
312967feec50SStephen McConnell 
313067feec50SStephen McConnell 	/*
313167feec50SStephen McConnell 	 * Native SGL is needed.
313267feec50SStephen McConnell 	 * Put a chain element in main message frame that points to the first
313367feec50SStephen McConnell 	 * chain buffer.
313467feec50SStephen McConnell 	 *
313567feec50SStephen McConnell 	 * NOTE:  The ChainOffset field must be 0 when using a chain pointer to
313667feec50SStephen McConnell 	 *        a native SGL.
313767feec50SStephen McConnell 	 */
313867feec50SStephen McConnell 
313967feec50SStephen McConnell 	/* Set main message chain element pointer */
314067feec50SStephen McConnell 	main_chain_element = (pMpi25IeeeSgeChain64_t)cm->cm_sge;
314167feec50SStephen McConnell 
314267feec50SStephen McConnell 	/*
314367feec50SStephen McConnell 	 * For NVMe the chain element needs to be the 2nd SGL entry in the main
314467feec50SStephen McConnell 	 * message.
314567feec50SStephen McConnell 	 */
314667feec50SStephen McConnell 	main_chain_element = (Mpi25IeeeSgeChain64_t *)
314767feec50SStephen McConnell 	    ((uint8_t *)main_chain_element + sizeof(MPI25_IEEE_SGE_CHAIN64));
314867feec50SStephen McConnell 
314967feec50SStephen McConnell 	/*
315067feec50SStephen McConnell 	 * For the PRP entries, use the specially allocated buffer of
315167feec50SStephen McConnell 	 * contiguous memory. PRP Page allocation failures should not happen
315267feec50SStephen McConnell 	 * because there should be enough PRP page buffers to account for the
315367feec50SStephen McConnell 	 * possible NVMe QDepth.
315467feec50SStephen McConnell 	 */
315567feec50SStephen McConnell 	prp_page_info = mpr_alloc_prp_page(sc);
315667feec50SStephen McConnell 	KASSERT(prp_page_info != NULL, ("%s: There are no PRP Pages left to be "
315767feec50SStephen McConnell 	    "used for building a native NVMe SGL.\n", __func__));
315867feec50SStephen McConnell 	curr_buff = (uint32_t *)prp_page_info->prp_page;
315967feec50SStephen McConnell 	msg_phys = (uint64_t *)(uintptr_t)prp_page_info->prp_page_busaddr;
316067feec50SStephen McConnell 
316167feec50SStephen McConnell 	/*
316267feec50SStephen McConnell 	 * Insert the allocated PRP page into the command's PRP page list. This
316367feec50SStephen McConnell 	 * will be freed when the command is freed.
316467feec50SStephen McConnell 	 */
316567feec50SStephen McConnell 	TAILQ_INSERT_TAIL(&cm->cm_prp_page_list, prp_page_info, prp_page_link);
316667feec50SStephen McConnell 
316767feec50SStephen McConnell 	/*
316867feec50SStephen McConnell 	 * Check if we are within 1 entry of a page boundary we don't want our
316967feec50SStephen McConnell 	 * first entry to be a PRP List entry.
317067feec50SStephen McConnell 	 */
317167feec50SStephen McConnell 	page_mask_result = (uintptr_t)((uint8_t *)curr_buff + prp_size) &
317267feec50SStephen McConnell 	    page_mask;
317367feec50SStephen McConnell 	if (!page_mask_result) {
317467feec50SStephen McConnell 		/* Bump up to next page boundary. */
317567feec50SStephen McConnell 		curr_buff = (uint32_t *)((uint8_t *)curr_buff + prp_size);
317667feec50SStephen McConnell 		msg_phys = (uint64_t *)((uint8_t *)msg_phys + prp_size);
317767feec50SStephen McConnell 	}
317867feec50SStephen McConnell 
317967feec50SStephen McConnell 	/* Fill in the chain element and make it an NVMe segment type. */
318067feec50SStephen McConnell 	main_chain_element->Address.High =
318167feec50SStephen McConnell 	    htole32((uint32_t)((uint64_t)(uintptr_t)msg_phys >> 32));
318267feec50SStephen McConnell 	main_chain_element->Address.Low =
318367feec50SStephen McConnell 	    htole32((uint32_t)(uintptr_t)msg_phys);
318467feec50SStephen McConnell 	main_chain_element->NextChainOffset = 0;
318567feec50SStephen McConnell 	main_chain_element->Flags = MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT |
318667feec50SStephen McConnell 	    MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR |
318767feec50SStephen McConnell 	    MPI26_IEEE_SGE_FLAGS_NSF_NVME_PRP;
318867feec50SStephen McConnell 
318967feec50SStephen McConnell 	/* Set SGL pointer to start of contiguous PCIe buffer. */
319067feec50SStephen McConnell 	ptr_sgl = curr_buff;
319167feec50SStephen McConnell 	sge_dwords = 2;
319267feec50SStephen McConnell 	num_entries = 0;
319367feec50SStephen McConnell 
319467feec50SStephen McConnell 	/*
319567feec50SStephen McConnell 	 * NVMe has a very convoluted PRP format. One PRP is required for each
319667feec50SStephen McConnell 	 * page or partial page. We need to split up OS SG entries if they are
319767feec50SStephen McConnell 	 * longer than one page or cross a page boundary. We also have to insert
319867feec50SStephen McConnell 	 * a PRP list pointer entry as the last entry in each physical page of
319967feec50SStephen McConnell 	 * the PRP list.
320067feec50SStephen McConnell 	 *
320167feec50SStephen McConnell 	 * NOTE: The first PRP "entry" is actually placed in the first SGL entry
320267feec50SStephen McConnell 	 * in the main message in IEEE 64 format. The 2nd entry in the main
320367feec50SStephen McConnell 	 * message is the chain element, and the rest of the PRP entries are
320467feec50SStephen McConnell 	 * built in the contiguous PCIe buffer.
320567feec50SStephen McConnell 	 */
320667feec50SStephen McConnell 	first_prp_entry = 1;
320767feec50SStephen McConnell 	ptr_first_sgl = (uint32_t *)cm->cm_sge;
320867feec50SStephen McConnell 
320967feec50SStephen McConnell 	for (i = 0; i < segs_left; i++) {
321067feec50SStephen McConnell 		/* Get physical address and length of this SG entry. */
321167feec50SStephen McConnell 		paddr = segs[i].ds_addr;
321267feec50SStephen McConnell 		length = segs[i].ds_len;
321367feec50SStephen McConnell 
321467feec50SStephen McConnell 		/*
321567feec50SStephen McConnell 		 * Check whether a given SGE buffer lies on a non-PAGED
321667feec50SStephen McConnell 		 * boundary if this is not the first page. If so, this is not
321767feec50SStephen McConnell 		 * expected so have FW build the SGL.
321867feec50SStephen McConnell 		 */
3219757ff642SScott Long 		if ((i != 0) && (((uint32_t)paddr & page_mask) != 0)) {
322067feec50SStephen McConnell 			mpr_dprint(sc, MPR_ERROR, "Unaligned SGE while "
322167feec50SStephen McConnell 			    "building NVMe PRPs, low address is 0x%x\n",
322267feec50SStephen McConnell 			    (uint32_t)paddr);
322367feec50SStephen McConnell 			return 1;
322467feec50SStephen McConnell 		}
322567feec50SStephen McConnell 
322667feec50SStephen McConnell 		/* Apart from last SGE, if any other SGE boundary is not page
322767feec50SStephen McConnell 		 * aligned then it means that hole exists. Existence of hole
322867feec50SStephen McConnell 		 * leads to data corruption. So fallback to IEEE SGEs.
322967feec50SStephen McConnell 		 */
323067feec50SStephen McConnell 		if (i != (segs_left - 1)) {
323167feec50SStephen McConnell 			if (((uint32_t)paddr + length) & page_mask) {
323267feec50SStephen McConnell 				mpr_dprint(sc, MPR_ERROR, "Unaligned SGE "
323367feec50SStephen McConnell 				    "boundary while building NVMe PRPs, low "
323467feec50SStephen McConnell 				    "address: 0x%x and length: %u\n",
323567feec50SStephen McConnell 				    (uint32_t)paddr, length);
323667feec50SStephen McConnell 				return 1;
323767feec50SStephen McConnell 			}
323867feec50SStephen McConnell 		}
323967feec50SStephen McConnell 
324067feec50SStephen McConnell 		/* Loop while the length is not zero. */
324167feec50SStephen McConnell 		while (length) {
324267feec50SStephen McConnell 			/*
324367feec50SStephen McConnell 			 * Check if we need to put a list pointer here if we are
324467feec50SStephen McConnell 			 * at page boundary - prp_size.
324567feec50SStephen McConnell 			 */
324667feec50SStephen McConnell 			page_mask_result = (uintptr_t)((uint8_t *)ptr_sgl +
324767feec50SStephen McConnell 			    prp_size) & page_mask;
324867feec50SStephen McConnell 			if (!page_mask_result) {
324967feec50SStephen McConnell 				/*
325067feec50SStephen McConnell 				 * Need to put a PRP list pointer here.
325167feec50SStephen McConnell 				 */
325267feec50SStephen McConnell 				msg_phys = (uint64_t *)((uint8_t *)msg_phys +
325367feec50SStephen McConnell 				    prp_size);
325467feec50SStephen McConnell 				*ptr_sgl = htole32((uintptr_t)msg_phys);
325567feec50SStephen McConnell 				*(ptr_sgl+1) = htole32((uint64_t)(uintptr_t)
325667feec50SStephen McConnell 				    msg_phys >> 32);
325767feec50SStephen McConnell 				ptr_sgl += sge_dwords;
325867feec50SStephen McConnell 				num_entries++;
325967feec50SStephen McConnell 			}
326067feec50SStephen McConnell 
326167feec50SStephen McConnell 			/* Need to handle if entry will be part of a page. */
326267feec50SStephen McConnell 			offset = (uint32_t)paddr & page_mask;
326367feec50SStephen McConnell 			entry_len = PAGE_SIZE - offset;
326467feec50SStephen McConnell 			if (first_prp_entry) {
326567feec50SStephen McConnell 				/*
326667feec50SStephen McConnell 				 * Put IEEE entry in first SGE in main message.
326767feec50SStephen McConnell 				 * (Simple element, System addr, not end of
326867feec50SStephen McConnell 				 * list.)
326967feec50SStephen McConnell 				 */
327067feec50SStephen McConnell 				*ptr_first_sgl = htole32((uint32_t)paddr);
327167feec50SStephen McConnell 				*(ptr_first_sgl + 1) =
327267feec50SStephen McConnell 				    htole32((uint32_t)((uint64_t)paddr >> 32));
327367feec50SStephen McConnell 				*(ptr_first_sgl + 2) = htole32(entry_len);
327467feec50SStephen McConnell 				*(ptr_first_sgl + 3) = 0;
327567feec50SStephen McConnell 
327667feec50SStephen McConnell 				/* No longer the first PRP entry. */
327767feec50SStephen McConnell 				first_prp_entry = 0;
327867feec50SStephen McConnell 			} else {
327967feec50SStephen McConnell 				/* Put entry in list. */
328067feec50SStephen McConnell 				*ptr_sgl = htole32((uint32_t)paddr);
328167feec50SStephen McConnell 				*(ptr_sgl + 1) =
328267feec50SStephen McConnell 				    htole32((uint32_t)((uint64_t)paddr >> 32));
328367feec50SStephen McConnell 
328467feec50SStephen McConnell 				/* Bump ptr_sgl, msg_phys, and num_entries. */
328567feec50SStephen McConnell 				ptr_sgl += sge_dwords;
328667feec50SStephen McConnell 				msg_phys = (uint64_t *)((uint8_t *)msg_phys +
328767feec50SStephen McConnell 				    prp_size);
328867feec50SStephen McConnell 				num_entries++;
328967feec50SStephen McConnell 			}
329067feec50SStephen McConnell 
329167feec50SStephen McConnell 			/* Bump the phys address by the entry_len. */
329267feec50SStephen McConnell 			paddr += entry_len;
329367feec50SStephen McConnell 
329467feec50SStephen McConnell 			/* Decrement length accounting for last partial page. */
329567feec50SStephen McConnell 			if (entry_len > length)
329667feec50SStephen McConnell 				length = 0;
329767feec50SStephen McConnell 			else
329867feec50SStephen McConnell 				length -= entry_len;
329967feec50SStephen McConnell 		}
330067feec50SStephen McConnell 	}
330167feec50SStephen McConnell 
330267feec50SStephen McConnell 	/* Set chain element Length. */
330367feec50SStephen McConnell 	main_chain_element->Length = htole32(num_entries * prp_size);
330467feec50SStephen McConnell 
330567feec50SStephen McConnell 	/* Return 0, indicating we built a native SGL. */
330667feec50SStephen McConnell 	return 0;
330767feec50SStephen McConnell }
330867feec50SStephen McConnell 
3309991554f2SKenneth D. Merry /*
3310991554f2SKenneth D. Merry  * Add a chain element as the next SGE for the specified command.
3311991554f2SKenneth D. Merry  * Reset cm_sge and cm_sgesize to indicate all the available space. Chains are
3312991554f2SKenneth D. Merry  * only required for IEEE commands.  Therefore there is no code for commands
3313a2c14879SStephen McConnell  * that have the MPR_CM_FLAGS_SGE_SIMPLE flag set (and those commands
3314a2c14879SStephen McConnell  * shouldn't be requesting chains).
3315991554f2SKenneth D. Merry  */
3316991554f2SKenneth D. Merry static int
3317991554f2SKenneth D. Merry mpr_add_chain(struct mpr_command *cm, int segsleft)
3318991554f2SKenneth D. Merry {
3319991554f2SKenneth D. Merry 	struct mpr_softc *sc = cm->cm_sc;
3320991554f2SKenneth D. Merry 	MPI2_REQUEST_HEADER *req;
3321991554f2SKenneth D. Merry 	MPI25_IEEE_SGE_CHAIN64 *ieee_sgc;
3322991554f2SKenneth D. Merry 	struct mpr_chain *chain;
33232bbc5fcbSStephen McConnell 	int sgc_size, current_segs, rem_segs, segs_per_frame;
3324991554f2SKenneth D. Merry 	uint8_t next_chain_offset = 0;
3325991554f2SKenneth D. Merry 
3326991554f2SKenneth D. Merry 	/*
3327991554f2SKenneth D. Merry 	 * Fail if a command is requesting a chain for SIMPLE SGE's.  For SAS3
3328991554f2SKenneth D. Merry 	 * only IEEE commands should be requesting chains.  Return some error
3329991554f2SKenneth D. Merry 	 * code other than 0.
3330991554f2SKenneth D. Merry 	 */
3331991554f2SKenneth D. Merry 	if (cm->cm_flags & MPR_CM_FLAGS_SGE_SIMPLE) {
3332991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_ERROR, "A chain element cannot be added to "
3333991554f2SKenneth D. Merry 		    "an MPI SGL.\n");
3334991554f2SKenneth D. Merry 		return(ENOBUFS);
3335991554f2SKenneth D. Merry 	}
3336991554f2SKenneth D. Merry 
3337991554f2SKenneth D. Merry 	sgc_size = sizeof(MPI25_IEEE_SGE_CHAIN64);
3338991554f2SKenneth D. Merry 	if (cm->cm_sglsize < sgc_size)
3339991554f2SKenneth D. Merry 		panic("MPR: Need SGE Error Code\n");
3340991554f2SKenneth D. Merry 
3341991554f2SKenneth D. Merry 	chain = mpr_alloc_chain(cm->cm_sc);
3342991554f2SKenneth D. Merry 	if (chain == NULL)
3343991554f2SKenneth D. Merry 		return (ENOBUFS);
3344991554f2SKenneth D. Merry 
3345991554f2SKenneth D. Merry 	/*
3346991554f2SKenneth D. Merry 	 * Note: a double-linked list is used to make it easier to walk for
3347991554f2SKenneth D. Merry 	 * debugging.
3348991554f2SKenneth D. Merry 	 */
3349991554f2SKenneth D. Merry 	TAILQ_INSERT_TAIL(&cm->cm_chain_list, chain, chain_link);
3350991554f2SKenneth D. Merry 
3351991554f2SKenneth D. Merry 	/*
3352991554f2SKenneth D. Merry 	 * Need to know if the number of frames left is more than 1 or not.  If
3353991554f2SKenneth D. Merry 	 * more than 1 frame is required, NextChainOffset will need to be set,
3354991554f2SKenneth D. Merry 	 * which will just be the last segment of the frame.
3355991554f2SKenneth D. Merry 	 */
3356991554f2SKenneth D. Merry 	rem_segs = 0;
3357991554f2SKenneth D. Merry 	if (cm->cm_sglsize < (sgc_size * segsleft)) {
3358991554f2SKenneth D. Merry 		/*
3359991554f2SKenneth D. Merry 		 * rem_segs is the number of segements remaining after the
3360991554f2SKenneth D. Merry 		 * segments that will go into the current frame.  Since it is
3361991554f2SKenneth D. Merry 		 * known that at least one more frame is required, account for
3362991554f2SKenneth D. Merry 		 * the chain element.  To know if more than one more frame is
3363991554f2SKenneth D. Merry 		 * required, just check if there will be a remainder after using
3364991554f2SKenneth D. Merry 		 * the current frame (with this chain) and the next frame.  If
3365991554f2SKenneth D. Merry 		 * so the NextChainOffset must be the last element of the next
3366991554f2SKenneth D. Merry 		 * frame.
3367991554f2SKenneth D. Merry 		 */
3368991554f2SKenneth D. Merry 		current_segs = (cm->cm_sglsize / sgc_size) - 1;
3369991554f2SKenneth D. Merry 		rem_segs = segsleft - current_segs;
33702bbc5fcbSStephen McConnell 		segs_per_frame = sc->chain_frame_size / sgc_size;
3371991554f2SKenneth D. Merry 		if (rem_segs > segs_per_frame) {
3372991554f2SKenneth D. Merry 			next_chain_offset = segs_per_frame - 1;
3373991554f2SKenneth D. Merry 		}
3374991554f2SKenneth D. Merry 	}
3375991554f2SKenneth D. Merry 	ieee_sgc = &((MPI25_SGE_IO_UNION *)cm->cm_sge)->IeeeChain;
33762bbc5fcbSStephen McConnell 	ieee_sgc->Length = next_chain_offset ?
33772bbc5fcbSStephen McConnell 	    htole32((uint32_t)sc->chain_frame_size) :
3378991554f2SKenneth D. Merry 	    htole32((uint32_t)rem_segs * (uint32_t)sgc_size);
3379991554f2SKenneth D. Merry 	ieee_sgc->NextChainOffset = next_chain_offset;
3380991554f2SKenneth D. Merry 	ieee_sgc->Flags = (MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT |
3381991554f2SKenneth D. Merry 	    MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR);
3382991554f2SKenneth D. Merry 	ieee_sgc->Address.Low = htole32(chain->chain_busaddr);
3383991554f2SKenneth D. Merry 	ieee_sgc->Address.High = htole32(chain->chain_busaddr >> 32);
3384991554f2SKenneth D. Merry 	cm->cm_sge = &((MPI25_SGE_IO_UNION *)chain->chain)->IeeeSimple;
3385991554f2SKenneth D. Merry 	req = (MPI2_REQUEST_HEADER *)cm->cm_req;
33862bbc5fcbSStephen McConnell 	req->ChainOffset = (sc->chain_frame_size - sgc_size) >> 4;
3387991554f2SKenneth D. Merry 
33882bbc5fcbSStephen McConnell 	cm->cm_sglsize = sc->chain_frame_size;
3389991554f2SKenneth D. Merry 	return (0);
3390991554f2SKenneth D. Merry }
3391991554f2SKenneth D. Merry 
3392991554f2SKenneth D. Merry /*
3393991554f2SKenneth D. Merry  * Add one scatter-gather element to the scatter-gather list for a command.
3394a2c14879SStephen McConnell  * Maintain cm_sglsize and cm_sge as the remaining size and pointer to the
3395a2c14879SStephen McConnell  * next SGE to fill in, respectively.  In Gen3, the MPI SGL does not have a
3396a2c14879SStephen McConnell  * chain, so don't consider any chain additions.
3397991554f2SKenneth D. Merry  */
3398991554f2SKenneth D. Merry int
3399991554f2SKenneth D. Merry mpr_push_sge(struct mpr_command *cm, MPI2_SGE_SIMPLE64 *sge, size_t len,
3400991554f2SKenneth D. Merry     int segsleft)
3401991554f2SKenneth D. Merry {
3402991554f2SKenneth D. Merry 	uint32_t saved_buf_len, saved_address_low, saved_address_high;
3403991554f2SKenneth D. Merry 	u32 sge_flags;
3404991554f2SKenneth D. Merry 
3405991554f2SKenneth D. Merry 	/*
3406991554f2SKenneth D. Merry 	 * case 1: >=1 more segment, no room for anything (error)
3407991554f2SKenneth D. Merry 	 * case 2: 1 more segment and enough room for it
3408991554f2SKenneth D. Merry          */
3409991554f2SKenneth D. Merry 
3410991554f2SKenneth D. Merry 	if (cm->cm_sglsize < (segsleft * sizeof(MPI2_SGE_SIMPLE64))) {
3411991554f2SKenneth D. Merry 		mpr_dprint(cm->cm_sc, MPR_ERROR,
3412991554f2SKenneth D. Merry 		    "%s: warning: Not enough room for MPI SGL in frame.\n",
3413991554f2SKenneth D. Merry 		    __func__);
3414991554f2SKenneth D. Merry 		return(ENOBUFS);
3415991554f2SKenneth D. Merry 	}
3416991554f2SKenneth D. Merry 
3417991554f2SKenneth D. Merry 	KASSERT(segsleft == 1,
3418991554f2SKenneth D. Merry 	    ("segsleft cannot be more than 1 for an MPI SGL; segsleft = %d\n",
3419991554f2SKenneth D. Merry 	    segsleft));
3420991554f2SKenneth D. Merry 
3421991554f2SKenneth D. Merry 	/*
3422991554f2SKenneth D. Merry 	 * There is one more segment left to add for the MPI SGL and there is
3423991554f2SKenneth D. Merry 	 * enough room in the frame to add it.  This is the normal case because
3424991554f2SKenneth D. Merry 	 * MPI SGL's don't have chains, otherwise something is wrong.
3425991554f2SKenneth D. Merry 	 *
3426991554f2SKenneth D. Merry 	 * If this is a bi-directional request, need to account for that
3427991554f2SKenneth D. Merry 	 * here.  Save the pre-filled sge values.  These will be used
3428991554f2SKenneth D. Merry 	 * either for the 2nd SGL or for a single direction SGL.  If
3429991554f2SKenneth D. Merry 	 * cm_out_len is non-zero, this is a bi-directional request, so
3430991554f2SKenneth D. Merry 	 * fill in the OUT SGL first, then the IN SGL, otherwise just
3431991554f2SKenneth D. Merry 	 * fill in the IN SGL.  Note that at this time, when filling in
3432991554f2SKenneth D. Merry 	 * 2 SGL's for a bi-directional request, they both use the same
3433991554f2SKenneth D. Merry 	 * DMA buffer (same cm command).
3434991554f2SKenneth D. Merry 	 */
3435991554f2SKenneth D. Merry 	saved_buf_len = sge->FlagsLength & 0x00FFFFFF;
3436991554f2SKenneth D. Merry 	saved_address_low = sge->Address.Low;
3437991554f2SKenneth D. Merry 	saved_address_high = sge->Address.High;
3438991554f2SKenneth D. Merry 	if (cm->cm_out_len) {
3439991554f2SKenneth D. Merry 		sge->FlagsLength = cm->cm_out_len |
3440991554f2SKenneth D. Merry 		    ((uint32_t)(MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
3441991554f2SKenneth D. Merry 		    MPI2_SGE_FLAGS_END_OF_BUFFER |
3442991554f2SKenneth D. Merry 		    MPI2_SGE_FLAGS_HOST_TO_IOC |
3443991554f2SKenneth D. Merry 		    MPI2_SGE_FLAGS_64_BIT_ADDRESSING) <<
3444991554f2SKenneth D. Merry 		    MPI2_SGE_FLAGS_SHIFT);
3445991554f2SKenneth D. Merry 		cm->cm_sglsize -= len;
3446991554f2SKenneth D. Merry 		/* Endian Safe code */
3447991554f2SKenneth D. Merry 		sge_flags = sge->FlagsLength;
3448991554f2SKenneth D. Merry 		sge->FlagsLength = htole32(sge_flags);
3449991554f2SKenneth D. Merry 		sge->Address.High = htole32(sge->Address.High);
3450991554f2SKenneth D. Merry 		sge->Address.Low = htole32(sge->Address.Low);
3451991554f2SKenneth D. Merry 		bcopy(sge, cm->cm_sge, len);
3452991554f2SKenneth D. Merry 		cm->cm_sge = (MPI2_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + len);
3453991554f2SKenneth D. Merry 	}
3454991554f2SKenneth D. Merry 	sge->FlagsLength = saved_buf_len |
3455991554f2SKenneth D. Merry 	    ((uint32_t)(MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
3456991554f2SKenneth D. Merry 	    MPI2_SGE_FLAGS_END_OF_BUFFER |
3457991554f2SKenneth D. Merry 	    MPI2_SGE_FLAGS_LAST_ELEMENT |
3458991554f2SKenneth D. Merry 	    MPI2_SGE_FLAGS_END_OF_LIST |
3459991554f2SKenneth D. Merry 	    MPI2_SGE_FLAGS_64_BIT_ADDRESSING) <<
3460991554f2SKenneth D. Merry 	    MPI2_SGE_FLAGS_SHIFT);
3461991554f2SKenneth D. Merry 	if (cm->cm_flags & MPR_CM_FLAGS_DATAIN) {
3462991554f2SKenneth D. Merry 		sge->FlagsLength |=
3463991554f2SKenneth D. Merry 		    ((uint32_t)(MPI2_SGE_FLAGS_IOC_TO_HOST) <<
3464991554f2SKenneth D. Merry 		    MPI2_SGE_FLAGS_SHIFT);
3465991554f2SKenneth D. Merry 	} else {
3466991554f2SKenneth D. Merry 		sge->FlagsLength |=
3467991554f2SKenneth D. Merry 		    ((uint32_t)(MPI2_SGE_FLAGS_HOST_TO_IOC) <<
3468991554f2SKenneth D. Merry 		    MPI2_SGE_FLAGS_SHIFT);
3469991554f2SKenneth D. Merry 	}
3470991554f2SKenneth D. Merry 	sge->Address.Low = saved_address_low;
3471991554f2SKenneth D. Merry 	sge->Address.High = saved_address_high;
3472991554f2SKenneth D. Merry 
3473991554f2SKenneth D. Merry 	cm->cm_sglsize -= len;
3474991554f2SKenneth D. Merry 	/* Endian Safe code */
3475991554f2SKenneth D. Merry 	sge_flags = sge->FlagsLength;
3476991554f2SKenneth D. Merry 	sge->FlagsLength = htole32(sge_flags);
3477991554f2SKenneth D. Merry 	sge->Address.High = htole32(sge->Address.High);
3478991554f2SKenneth D. Merry 	sge->Address.Low = htole32(sge->Address.Low);
3479991554f2SKenneth D. Merry 	bcopy(sge, cm->cm_sge, len);
3480991554f2SKenneth D. Merry 	cm->cm_sge = (MPI2_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + len);
3481991554f2SKenneth D. Merry 	return (0);
3482991554f2SKenneth D. Merry }
3483991554f2SKenneth D. Merry 
3484991554f2SKenneth D. Merry /*
3485991554f2SKenneth D. Merry  * Add one IEEE scatter-gather element (chain or simple) to the IEEE scatter-
3486991554f2SKenneth D. Merry  * gather list for a command.  Maintain cm_sglsize and cm_sge as the
3487991554f2SKenneth D. Merry  * remaining size and pointer to the next SGE to fill in, respectively.
3488991554f2SKenneth D. Merry  */
3489991554f2SKenneth D. Merry int
3490991554f2SKenneth D. Merry mpr_push_ieee_sge(struct mpr_command *cm, void *sgep, int segsleft)
3491991554f2SKenneth D. Merry {
3492991554f2SKenneth D. Merry 	MPI2_IEEE_SGE_SIMPLE64 *sge = sgep;
3493991554f2SKenneth D. Merry 	int error, ieee_sge_size = sizeof(MPI25_SGE_IO_UNION);
3494991554f2SKenneth D. Merry 	uint32_t saved_buf_len, saved_address_low, saved_address_high;
3495991554f2SKenneth D. Merry 	uint32_t sge_length;
3496991554f2SKenneth D. Merry 
3497991554f2SKenneth D. Merry 	/*
3498991554f2SKenneth D. Merry 	 * case 1: No room for chain or segment (error).
3499991554f2SKenneth D. Merry 	 * case 2: Two or more segments left but only room for chain.
3500991554f2SKenneth D. Merry 	 * case 3: Last segment and room for it, so set flags.
3501991554f2SKenneth D. Merry 	 */
3502991554f2SKenneth D. Merry 
3503991554f2SKenneth D. Merry 	/*
3504991554f2SKenneth D. Merry 	 * There should be room for at least one element, or there is a big
3505991554f2SKenneth D. Merry 	 * problem.
3506991554f2SKenneth D. Merry 	 */
3507991554f2SKenneth D. Merry 	if (cm->cm_sglsize < ieee_sge_size)
3508991554f2SKenneth D. Merry 		panic("MPR: Need SGE Error Code\n");
3509991554f2SKenneth D. Merry 
3510991554f2SKenneth D. Merry 	if ((segsleft >= 2) && (cm->cm_sglsize < (ieee_sge_size * 2))) {
3511991554f2SKenneth D. Merry 		if ((error = mpr_add_chain(cm, segsleft)) != 0)
3512991554f2SKenneth D. Merry 			return (error);
3513991554f2SKenneth D. Merry 	}
3514991554f2SKenneth D. Merry 
3515991554f2SKenneth D. Merry 	if (segsleft == 1) {
3516991554f2SKenneth D. Merry 		/*
3517991554f2SKenneth D. Merry 		 * If this is a bi-directional request, need to account for that
3518991554f2SKenneth D. Merry 		 * here.  Save the pre-filled sge values.  These will be used
3519991554f2SKenneth D. Merry 		 * either for the 2nd SGL or for a single direction SGL.  If
3520991554f2SKenneth D. Merry 		 * cm_out_len is non-zero, this is a bi-directional request, so
3521991554f2SKenneth D. Merry 		 * fill in the OUT SGL first, then the IN SGL, otherwise just
3522991554f2SKenneth D. Merry 		 * fill in the IN SGL.  Note that at this time, when filling in
3523991554f2SKenneth D. Merry 		 * 2 SGL's for a bi-directional request, they both use the same
3524991554f2SKenneth D. Merry 		 * DMA buffer (same cm command).
3525991554f2SKenneth D. Merry 		 */
3526991554f2SKenneth D. Merry 		saved_buf_len = sge->Length;
3527991554f2SKenneth D. Merry 		saved_address_low = sge->Address.Low;
3528991554f2SKenneth D. Merry 		saved_address_high = sge->Address.High;
3529991554f2SKenneth D. Merry 		if (cm->cm_out_len) {
3530991554f2SKenneth D. Merry 			sge->Length = cm->cm_out_len;
3531991554f2SKenneth D. Merry 			sge->Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
3532991554f2SKenneth D. Merry 			    MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR);
3533991554f2SKenneth D. Merry 			cm->cm_sglsize -= ieee_sge_size;
3534991554f2SKenneth D. Merry 			/* Endian Safe code */
3535991554f2SKenneth D. Merry 			sge_length = sge->Length;
3536991554f2SKenneth D. Merry 			sge->Length = htole32(sge_length);
3537991554f2SKenneth D. Merry 			sge->Address.High = htole32(sge->Address.High);
3538991554f2SKenneth D. Merry 			sge->Address.Low = htole32(sge->Address.Low);
3539991554f2SKenneth D. Merry 			bcopy(sgep, cm->cm_sge, ieee_sge_size);
3540991554f2SKenneth D. Merry 			cm->cm_sge =
3541991554f2SKenneth D. Merry 			    (MPI25_SGE_IO_UNION *)((uintptr_t)cm->cm_sge +
3542991554f2SKenneth D. Merry 			    ieee_sge_size);
3543991554f2SKenneth D. Merry 		}
3544991554f2SKenneth D. Merry 		sge->Length = saved_buf_len;
3545991554f2SKenneth D. Merry 		sge->Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
3546991554f2SKenneth D. Merry 		    MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR |
3547991554f2SKenneth D. Merry 		    MPI25_IEEE_SGE_FLAGS_END_OF_LIST);
3548991554f2SKenneth D. Merry 		sge->Address.Low = saved_address_low;
3549991554f2SKenneth D. Merry 		sge->Address.High = saved_address_high;
3550991554f2SKenneth D. Merry 	}
3551991554f2SKenneth D. Merry 
3552991554f2SKenneth D. Merry 	cm->cm_sglsize -= ieee_sge_size;
3553991554f2SKenneth D. Merry 	/* Endian Safe code */
3554991554f2SKenneth D. Merry 	sge_length = sge->Length;
3555991554f2SKenneth D. Merry 	sge->Length = htole32(sge_length);
3556991554f2SKenneth D. Merry 	sge->Address.High = htole32(sge->Address.High);
3557991554f2SKenneth D. Merry 	sge->Address.Low = htole32(sge->Address.Low);
3558991554f2SKenneth D. Merry 	bcopy(sgep, cm->cm_sge, ieee_sge_size);
3559991554f2SKenneth D. Merry 	cm->cm_sge = (MPI25_SGE_IO_UNION *)((uintptr_t)cm->cm_sge +
3560991554f2SKenneth D. Merry 	    ieee_sge_size);
3561991554f2SKenneth D. Merry 	return (0);
3562991554f2SKenneth D. Merry }
3563991554f2SKenneth D. Merry 
3564991554f2SKenneth D. Merry /*
3565991554f2SKenneth D. Merry  * Add one dma segment to the scatter-gather list for a command.
3566991554f2SKenneth D. Merry  */
3567991554f2SKenneth D. Merry int
3568991554f2SKenneth D. Merry mpr_add_dmaseg(struct mpr_command *cm, vm_paddr_t pa, size_t len, u_int flags,
3569991554f2SKenneth D. Merry     int segsleft)
3570991554f2SKenneth D. Merry {
3571991554f2SKenneth D. Merry 	MPI2_SGE_SIMPLE64 sge;
3572991554f2SKenneth D. Merry 	MPI2_IEEE_SGE_SIMPLE64 ieee_sge;
3573991554f2SKenneth D. Merry 
3574991554f2SKenneth D. Merry 	if (!(cm->cm_flags & MPR_CM_FLAGS_SGE_SIMPLE)) {
3575991554f2SKenneth D. Merry 		ieee_sge.Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
3576991554f2SKenneth D. Merry 		    MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR);
3577991554f2SKenneth D. Merry 		ieee_sge.Length = len;
3578991554f2SKenneth D. Merry 		mpr_from_u64(pa, &ieee_sge.Address);
3579991554f2SKenneth D. Merry 
3580991554f2SKenneth D. Merry 		return (mpr_push_ieee_sge(cm, &ieee_sge, segsleft));
3581991554f2SKenneth D. Merry 	} else {
3582991554f2SKenneth D. Merry 		/*
3583991554f2SKenneth D. Merry 		 * This driver always uses 64-bit address elements for
3584991554f2SKenneth D. Merry 		 * simplicity.
3585991554f2SKenneth D. Merry 		 */
3586991554f2SKenneth D. Merry 		flags |= MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
3587991554f2SKenneth D. Merry 		    MPI2_SGE_FLAGS_64_BIT_ADDRESSING;
3588991554f2SKenneth D. Merry 		/* Set Endian safe macro in mpr_push_sge */
3589991554f2SKenneth D. Merry 		sge.FlagsLength = len | (flags << MPI2_SGE_FLAGS_SHIFT);
3590991554f2SKenneth D. Merry 		mpr_from_u64(pa, &sge.Address);
3591991554f2SKenneth D. Merry 
3592991554f2SKenneth D. Merry 		return (mpr_push_sge(cm, &sge, sizeof sge, segsleft));
3593991554f2SKenneth D. Merry 	}
3594991554f2SKenneth D. Merry }
3595991554f2SKenneth D. Merry 
3596991554f2SKenneth D. Merry static void
3597991554f2SKenneth D. Merry mpr_data_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
3598991554f2SKenneth D. Merry {
3599991554f2SKenneth D. Merry 	struct mpr_softc *sc;
3600991554f2SKenneth D. Merry 	struct mpr_command *cm;
3601991554f2SKenneth D. Merry 	u_int i, dir, sflags;
3602991554f2SKenneth D. Merry 
3603991554f2SKenneth D. Merry 	cm = (struct mpr_command *)arg;
3604991554f2SKenneth D. Merry 	sc = cm->cm_sc;
3605991554f2SKenneth D. Merry 
3606991554f2SKenneth D. Merry 	/*
3607991554f2SKenneth D. Merry 	 * In this case, just print out a warning and let the chip tell the
3608991554f2SKenneth D. Merry 	 * user they did the wrong thing.
3609991554f2SKenneth D. Merry 	 */
3610991554f2SKenneth D. Merry 	if ((cm->cm_max_segs != 0) && (nsegs > cm->cm_max_segs)) {
36117a2a6a1aSStephen McConnell 		mpr_dprint(sc, MPR_ERROR, "%s: warning: busdma returned %d "
36127a2a6a1aSStephen McConnell 		    "segments, more than the %d allowed\n", __func__, nsegs,
3613991554f2SKenneth D. Merry 		    cm->cm_max_segs);
3614991554f2SKenneth D. Merry 	}
3615991554f2SKenneth D. Merry 
3616991554f2SKenneth D. Merry 	/*
3617991554f2SKenneth D. Merry 	 * Set up DMA direction flags.  Bi-directional requests are also handled
3618991554f2SKenneth D. Merry 	 * here.  In that case, both direction flags will be set.
3619991554f2SKenneth D. Merry 	 */
3620991554f2SKenneth D. Merry 	sflags = 0;
3621991554f2SKenneth D. Merry 	if (cm->cm_flags & MPR_CM_FLAGS_SMP_PASS) {
3622991554f2SKenneth D. Merry 		/*
3623991554f2SKenneth D. Merry 		 * We have to add a special case for SMP passthrough, there
3624991554f2SKenneth D. Merry 		 * is no easy way to generically handle it.  The first
3625991554f2SKenneth D. Merry 		 * S/G element is used for the command (therefore the
3626991554f2SKenneth D. Merry 		 * direction bit needs to be set).  The second one is used
3627991554f2SKenneth D. Merry 		 * for the reply.  We'll leave it to the caller to make
3628991554f2SKenneth D. Merry 		 * sure we only have two buffers.
3629991554f2SKenneth D. Merry 		 */
3630991554f2SKenneth D. Merry 		/*
3631991554f2SKenneth D. Merry 		 * Even though the busdma man page says it doesn't make
3632991554f2SKenneth D. Merry 		 * sense to have both direction flags, it does in this case.
3633991554f2SKenneth D. Merry 		 * We have one s/g element being accessed in each direction.
3634991554f2SKenneth D. Merry 		 */
3635991554f2SKenneth D. Merry 		dir = BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD;
3636991554f2SKenneth D. Merry 
3637991554f2SKenneth D. Merry 		/*
3638991554f2SKenneth D. Merry 		 * Set the direction flag on the first buffer in the SMP
3639991554f2SKenneth D. Merry 		 * passthrough request.  We'll clear it for the second one.
3640991554f2SKenneth D. Merry 		 */
3641991554f2SKenneth D. Merry 		sflags |= MPI2_SGE_FLAGS_DIRECTION |
3642991554f2SKenneth D. Merry 			  MPI2_SGE_FLAGS_END_OF_BUFFER;
3643991554f2SKenneth D. Merry 	} else if (cm->cm_flags & MPR_CM_FLAGS_DATAOUT) {
3644991554f2SKenneth D. Merry 		sflags |= MPI2_SGE_FLAGS_HOST_TO_IOC;
3645991554f2SKenneth D. Merry 		dir = BUS_DMASYNC_PREWRITE;
3646991554f2SKenneth D. Merry 	} else
3647991554f2SKenneth D. Merry 		dir = BUS_DMASYNC_PREREAD;
3648991554f2SKenneth D. Merry 
364967feec50SStephen McConnell 	/* Check if a native SG list is needed for an NVMe PCIe device. */
365067feec50SStephen McConnell 	if (cm->cm_targ && cm->cm_targ->is_nvme &&
365167feec50SStephen McConnell 	    mpr_check_pcie_native_sgl(sc, cm, segs, nsegs) == 0) {
365267feec50SStephen McConnell 		/* A native SG list was built, skip to end. */
365367feec50SStephen McConnell 		goto out;
365467feec50SStephen McConnell 	}
365567feec50SStephen McConnell 
3656991554f2SKenneth D. Merry 	for (i = 0; i < nsegs; i++) {
3657991554f2SKenneth D. Merry 		if ((cm->cm_flags & MPR_CM_FLAGS_SMP_PASS) && (i != 0)) {
3658991554f2SKenneth D. Merry 			sflags &= ~MPI2_SGE_FLAGS_DIRECTION;
3659991554f2SKenneth D. Merry 		}
3660991554f2SKenneth D. Merry 		error = mpr_add_dmaseg(cm, segs[i].ds_addr, segs[i].ds_len,
3661991554f2SKenneth D. Merry 		    sflags, nsegs - i);
3662991554f2SKenneth D. Merry 		if (error != 0) {
3663991554f2SKenneth D. Merry 			/* Resource shortage, roll back! */
3664991554f2SKenneth D. Merry 			if (ratecheck(&sc->lastfail, &mpr_chainfail_interval))
3665991554f2SKenneth D. Merry 				mpr_dprint(sc, MPR_INFO, "Out of chain frames, "
3666991554f2SKenneth D. Merry 				    "consider increasing hw.mpr.max_chains.\n");
3667991554f2SKenneth D. Merry 			cm->cm_flags |= MPR_CM_FLAGS_CHAIN_FAILED;
3668991554f2SKenneth D. Merry 			mpr_complete_command(sc, cm);
3669991554f2SKenneth D. Merry 			return;
3670991554f2SKenneth D. Merry 		}
3671991554f2SKenneth D. Merry 	}
3672991554f2SKenneth D. Merry 
367367feec50SStephen McConnell out:
3674991554f2SKenneth D. Merry 	bus_dmamap_sync(sc->buffer_dmat, cm->cm_dmamap, dir);
3675991554f2SKenneth D. Merry 	mpr_enqueue_request(sc, cm);
3676991554f2SKenneth D. Merry 
3677991554f2SKenneth D. Merry 	return;
3678991554f2SKenneth D. Merry }
3679991554f2SKenneth D. Merry 
3680991554f2SKenneth D. Merry static void
3681991554f2SKenneth D. Merry mpr_data_cb2(void *arg, bus_dma_segment_t *segs, int nsegs, bus_size_t mapsize,
3682991554f2SKenneth D. Merry 	     int error)
3683991554f2SKenneth D. Merry {
3684991554f2SKenneth D. Merry 	mpr_data_cb(arg, segs, nsegs, error);
3685991554f2SKenneth D. Merry }
3686991554f2SKenneth D. Merry 
3687991554f2SKenneth D. Merry /*
3688991554f2SKenneth D. Merry  * This is the routine to enqueue commands ansynchronously.
3689991554f2SKenneth D. Merry  * Note that the only error path here is from bus_dmamap_load(), which can
3690991554f2SKenneth D. Merry  * return EINPROGRESS if it is waiting for resources.  Other than this, it's
3691991554f2SKenneth D. Merry  * assumed that if you have a command in-hand, then you have enough credits
3692991554f2SKenneth D. Merry  * to use it.
3693991554f2SKenneth D. Merry  */
3694991554f2SKenneth D. Merry int
3695991554f2SKenneth D. Merry mpr_map_command(struct mpr_softc *sc, struct mpr_command *cm)
3696991554f2SKenneth D. Merry {
3697991554f2SKenneth D. Merry 	int error = 0;
3698991554f2SKenneth D. Merry 
3699991554f2SKenneth D. Merry 	if (cm->cm_flags & MPR_CM_FLAGS_USE_UIO) {
3700991554f2SKenneth D. Merry 		error = bus_dmamap_load_uio(sc->buffer_dmat, cm->cm_dmamap,
3701991554f2SKenneth D. Merry 		    &cm->cm_uio, mpr_data_cb2, cm, 0);
3702991554f2SKenneth D. Merry 	} else if (cm->cm_flags & MPR_CM_FLAGS_USE_CCB) {
3703991554f2SKenneth D. Merry 		error = bus_dmamap_load_ccb(sc->buffer_dmat, cm->cm_dmamap,
3704991554f2SKenneth D. Merry 		    cm->cm_data, mpr_data_cb, cm, 0);
3705991554f2SKenneth D. Merry 	} else if ((cm->cm_data != NULL) && (cm->cm_length != 0)) {
3706991554f2SKenneth D. Merry 		error = bus_dmamap_load(sc->buffer_dmat, cm->cm_dmamap,
3707991554f2SKenneth D. Merry 		    cm->cm_data, cm->cm_length, mpr_data_cb, cm, 0);
3708991554f2SKenneth D. Merry 	} else {
3709991554f2SKenneth D. Merry 		/* Add a zero-length element as needed */
3710991554f2SKenneth D. Merry 		if (cm->cm_sge != NULL)
3711991554f2SKenneth D. Merry 			mpr_add_dmaseg(cm, 0, 0, 0, 1);
3712991554f2SKenneth D. Merry 		mpr_enqueue_request(sc, cm);
3713991554f2SKenneth D. Merry 	}
3714991554f2SKenneth D. Merry 
3715991554f2SKenneth D. Merry 	return (error);
3716991554f2SKenneth D. Merry }
3717991554f2SKenneth D. Merry 
3718991554f2SKenneth D. Merry /*
3719991554f2SKenneth D. Merry  * This is the routine to enqueue commands synchronously.  An error of
3720991554f2SKenneth D. Merry  * EINPROGRESS from mpr_map_command() is ignored since the command will
3721991554f2SKenneth D. Merry  * be executed and enqueued automatically.  Other errors come from msleep().
3722991554f2SKenneth D. Merry  */
3723991554f2SKenneth D. Merry int
37246d4ffcb4SKenneth D. Merry mpr_wait_command(struct mpr_softc *sc, struct mpr_command **cmp, int timeout,
3725991554f2SKenneth D. Merry     int sleep_flag)
3726991554f2SKenneth D. Merry {
3727991554f2SKenneth D. Merry 	int error, rc;
3728991554f2SKenneth D. Merry 	struct timeval cur_time, start_time;
37296d4ffcb4SKenneth D. Merry 	struct mpr_command *cm = *cmp;
3730991554f2SKenneth D. Merry 
3731991554f2SKenneth D. Merry 	if (sc->mpr_flags & MPR_FLAGS_DIAGRESET)
3732991554f2SKenneth D. Merry 		return  EBUSY;
3733991554f2SKenneth D. Merry 
3734991554f2SKenneth D. Merry 	cm->cm_complete = NULL;
3735991554f2SKenneth D. Merry 	cm->cm_flags |= (MPR_CM_FLAGS_WAKEUP + MPR_CM_FLAGS_POLLED);
3736991554f2SKenneth D. Merry 	error = mpr_map_command(sc, cm);
3737991554f2SKenneth D. Merry 	if ((error != 0) && (error != EINPROGRESS))
3738991554f2SKenneth D. Merry 		return (error);
3739991554f2SKenneth D. Merry 
3740991554f2SKenneth D. Merry 	// Check for context and wait for 50 mSec at a time until time has
3741991554f2SKenneth D. Merry 	// expired or the command has finished.  If msleep can't be used, need
3742991554f2SKenneth D. Merry 	// to poll.
3743991554f2SKenneth D. Merry 	if (curthread->td_no_sleeping)
3744991554f2SKenneth D. Merry 		sleep_flag = NO_SLEEP;
3745417aa6b8SKenneth D. Merry 	getmicrouptime(&start_time);
3746991554f2SKenneth D. Merry 	if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) {
3747991554f2SKenneth D. Merry 		error = msleep(cm, &sc->mpr_mtx, 0, "mprwait", timeout*hz);
3748417aa6b8SKenneth D. Merry 		if (error == EWOULDBLOCK) {
3749417aa6b8SKenneth D. Merry 			/*
3750417aa6b8SKenneth D. Merry 			 * Record the actual elapsed time in the case of a
3751417aa6b8SKenneth D. Merry 			 * timeout for the message below.
3752417aa6b8SKenneth D. Merry 			 */
3753417aa6b8SKenneth D. Merry 			getmicrouptime(&cur_time);
3754417aa6b8SKenneth D. Merry 			timevalsub(&cur_time, &start_time);
3755417aa6b8SKenneth D. Merry 		}
3756991554f2SKenneth D. Merry 	} else {
3757991554f2SKenneth D. Merry 		while ((cm->cm_flags & MPR_CM_FLAGS_COMPLETE) == 0) {
3758991554f2SKenneth D. Merry 			mpr_intr_locked(sc);
3759991554f2SKenneth D. Merry 			if (sleep_flag == CAN_SLEEP)
3760991554f2SKenneth D. Merry 				pause("mprwait", hz/20);
3761991554f2SKenneth D. Merry 			else
3762991554f2SKenneth D. Merry 				DELAY(50000);
3763991554f2SKenneth D. Merry 
3764417aa6b8SKenneth D. Merry 			getmicrouptime(&cur_time);
3765417aa6b8SKenneth D. Merry 			timevalsub(&cur_time, &start_time);
3766417aa6b8SKenneth D. Merry 			if (cur_time.tv_sec > timeout) {
3767991554f2SKenneth D. Merry 				error = EWOULDBLOCK;
3768991554f2SKenneth D. Merry 				break;
3769991554f2SKenneth D. Merry 			}
3770991554f2SKenneth D. Merry 		}
3771991554f2SKenneth D. Merry 	}
3772991554f2SKenneth D. Merry 
3773991554f2SKenneth D. Merry 	if (error == EWOULDBLOCK) {
377486312e46SConrad Meyer 		if (cm->cm_timeout_handler == NULL) {
3775417aa6b8SKenneth D. Merry 			mpr_dprint(sc, MPR_FAULT, "Calling Reinit from %s, timeout=%d,"
3776417aa6b8SKenneth D. Merry 			    " elapsed=%jd\n", __func__, timeout,
3777417aa6b8SKenneth D. Merry 			    (intmax_t)cur_time.tv_sec);
3778991554f2SKenneth D. Merry 			rc = mpr_reinit(sc);
3779991554f2SKenneth D. Merry 			mpr_dprint(sc, MPR_FAULT, "Reinit %s\n", (rc == 0) ? "success" :
3780991554f2SKenneth D. Merry 			    "failed");
378186312e46SConrad Meyer 		} else
378286312e46SConrad Meyer 			cm->cm_timeout_handler(sc, cm);
37836d4ffcb4SKenneth D. Merry 		if (sc->mpr_flags & MPR_FLAGS_REALLOCATED) {
37846d4ffcb4SKenneth D. Merry 			/*
37856d4ffcb4SKenneth D. Merry 			 * Tell the caller that we freed the command in a
37866d4ffcb4SKenneth D. Merry 			 * reinit.
37876d4ffcb4SKenneth D. Merry 			 */
37886d4ffcb4SKenneth D. Merry 			*cmp = NULL;
37896d4ffcb4SKenneth D. Merry 		}
3790991554f2SKenneth D. Merry 		error = ETIMEDOUT;
3791991554f2SKenneth D. Merry 	}
3792991554f2SKenneth D. Merry 	return (error);
3793991554f2SKenneth D. Merry }
3794991554f2SKenneth D. Merry 
3795991554f2SKenneth D. Merry /*
3796991554f2SKenneth D. Merry  * This is the routine to enqueue a command synchonously and poll for
3797991554f2SKenneth D. Merry  * completion.  Its use should be rare.
3798991554f2SKenneth D. Merry  */
3799991554f2SKenneth D. Merry int
38006d4ffcb4SKenneth D. Merry mpr_request_polled(struct mpr_softc *sc, struct mpr_command **cmp)
3801991554f2SKenneth D. Merry {
38026d4ffcb4SKenneth D. Merry 	int error, rc;
3803991554f2SKenneth D. Merry 	struct timeval cur_time, start_time;
38046d4ffcb4SKenneth D. Merry 	struct mpr_command *cm = *cmp;
3805991554f2SKenneth D. Merry 
3806991554f2SKenneth D. Merry 	error = 0;
3807991554f2SKenneth D. Merry 
3808991554f2SKenneth D. Merry 	cm->cm_flags |= MPR_CM_FLAGS_POLLED;
3809991554f2SKenneth D. Merry 	cm->cm_complete = NULL;
3810991554f2SKenneth D. Merry 	mpr_map_command(sc, cm);
3811991554f2SKenneth D. Merry 
38126d4ffcb4SKenneth D. Merry 	getmicrouptime(&start_time);
3813991554f2SKenneth D. Merry 	while ((cm->cm_flags & MPR_CM_FLAGS_COMPLETE) == 0) {
3814991554f2SKenneth D. Merry 		mpr_intr_locked(sc);
3815991554f2SKenneth D. Merry 
3816991554f2SKenneth D. Merry 		if (mtx_owned(&sc->mpr_mtx))
3817991554f2SKenneth D. Merry 			msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0,
3818991554f2SKenneth D. Merry 			    "mprpoll", hz/20);
3819991554f2SKenneth D. Merry 		else
3820991554f2SKenneth D. Merry 			pause("mprpoll", hz/20);
3821991554f2SKenneth D. Merry 
3822991554f2SKenneth D. Merry 		/*
3823991554f2SKenneth D. Merry 		 * Check for real-time timeout and fail if more than 60 seconds.
3824991554f2SKenneth D. Merry 		 */
38256d4ffcb4SKenneth D. Merry 		getmicrouptime(&cur_time);
38266d4ffcb4SKenneth D. Merry 		timevalsub(&cur_time, &start_time);
38276d4ffcb4SKenneth D. Merry 		if (cur_time.tv_sec > 60) {
3828991554f2SKenneth D. Merry 			mpr_dprint(sc, MPR_FAULT, "polling failed\n");
3829991554f2SKenneth D. Merry 			error = ETIMEDOUT;
3830991554f2SKenneth D. Merry 			break;
3831991554f2SKenneth D. Merry 		}
3832991554f2SKenneth D. Merry 	}
38334b1ac5c2SWarner Losh 	cm->cm_state = MPR_CM_STATE_BUSY;
3834991554f2SKenneth D. Merry 	if (error) {
3835991554f2SKenneth D. Merry 		mpr_dprint(sc, MPR_FAULT, "Calling Reinit from %s\n", __func__);
3836991554f2SKenneth D. Merry 		rc = mpr_reinit(sc);
38377a2a6a1aSStephen McConnell 		mpr_dprint(sc, MPR_FAULT, "Reinit %s\n", (rc == 0) ? "success" :
38387a2a6a1aSStephen McConnell 		    "failed");
38396d4ffcb4SKenneth D. Merry 
38406d4ffcb4SKenneth D. Merry 		if (sc->mpr_flags & MPR_FLAGS_REALLOCATED) {
38416d4ffcb4SKenneth D. Merry 			/*
38426d4ffcb4SKenneth D. Merry 			 * Tell the caller that we freed the command in a
38436d4ffcb4SKenneth D. Merry 			 * reinit.
38446d4ffcb4SKenneth D. Merry 			 */
38456d4ffcb4SKenneth D. Merry 			*cmp = NULL;
38466d4ffcb4SKenneth D. Merry 		}
3847991554f2SKenneth D. Merry 	}
3848991554f2SKenneth D. Merry 	return (error);
3849991554f2SKenneth D. Merry }
3850991554f2SKenneth D. Merry 
3851991554f2SKenneth D. Merry /*
3852991554f2SKenneth D. Merry  * The MPT driver had a verbose interface for config pages.  In this driver,
3853453130d9SPedro F. Giffuni  * reduce it to much simpler terms, similar to the Linux driver.
3854991554f2SKenneth D. Merry  */
3855991554f2SKenneth D. Merry int
3856991554f2SKenneth D. Merry mpr_read_config_page(struct mpr_softc *sc, struct mpr_config_params *params)
3857991554f2SKenneth D. Merry {
3858991554f2SKenneth D. Merry 	MPI2_CONFIG_REQUEST *req;
3859991554f2SKenneth D. Merry 	struct mpr_command *cm;
3860991554f2SKenneth D. Merry 	int error;
3861991554f2SKenneth D. Merry 
3862991554f2SKenneth D. Merry 	if (sc->mpr_flags & MPR_FLAGS_BUSY) {
3863991554f2SKenneth D. Merry 		return (EBUSY);
3864991554f2SKenneth D. Merry 	}
3865991554f2SKenneth D. Merry 
3866991554f2SKenneth D. Merry 	cm = mpr_alloc_command(sc);
3867991554f2SKenneth D. Merry 	if (cm == NULL) {
3868991554f2SKenneth D. Merry 		return (EBUSY);
3869991554f2SKenneth D. Merry 	}
3870991554f2SKenneth D. Merry 
3871991554f2SKenneth D. Merry 	req = (MPI2_CONFIG_REQUEST *)cm->cm_req;
3872991554f2SKenneth D. Merry 	req->Function = MPI2_FUNCTION_CONFIG;
3873991554f2SKenneth D. Merry 	req->Action = params->action;
3874991554f2SKenneth D. Merry 	req->SGLFlags = 0;
3875991554f2SKenneth D. Merry 	req->ChainOffset = 0;
3876991554f2SKenneth D. Merry 	req->PageAddress = params->page_address;
3877991554f2SKenneth D. Merry 	if (params->hdr.Struct.PageType == MPI2_CONFIG_PAGETYPE_EXTENDED) {
3878991554f2SKenneth D. Merry 		MPI2_CONFIG_EXTENDED_PAGE_HEADER *hdr;
3879991554f2SKenneth D. Merry 
3880991554f2SKenneth D. Merry 		hdr = &params->hdr.Ext;
3881991554f2SKenneth D. Merry 		req->ExtPageType = hdr->ExtPageType;
3882991554f2SKenneth D. Merry 		req->ExtPageLength = hdr->ExtPageLength;
3883991554f2SKenneth D. Merry 		req->Header.PageType = MPI2_CONFIG_PAGETYPE_EXTENDED;
3884991554f2SKenneth D. Merry 		req->Header.PageLength = 0; /* Must be set to zero */
3885991554f2SKenneth D. Merry 		req->Header.PageNumber = hdr->PageNumber;
3886991554f2SKenneth D. Merry 		req->Header.PageVersion = hdr->PageVersion;
3887991554f2SKenneth D. Merry 	} else {
3888991554f2SKenneth D. Merry 		MPI2_CONFIG_PAGE_HEADER *hdr;
3889991554f2SKenneth D. Merry 
3890991554f2SKenneth D. Merry 		hdr = &params->hdr.Struct;
3891991554f2SKenneth D. Merry 		req->Header.PageType = hdr->PageType;
3892991554f2SKenneth D. Merry 		req->Header.PageNumber = hdr->PageNumber;
3893991554f2SKenneth D. Merry 		req->Header.PageLength = hdr->PageLength;
3894991554f2SKenneth D. Merry 		req->Header.PageVersion = hdr->PageVersion;
3895991554f2SKenneth D. Merry 	}
3896991554f2SKenneth D. Merry 
3897991554f2SKenneth D. Merry 	cm->cm_data = params->buffer;
3898991554f2SKenneth D. Merry 	cm->cm_length = params->length;
3899a2c14879SStephen McConnell 	if (cm->cm_data != NULL) {
3900991554f2SKenneth D. Merry 		cm->cm_sge = &req->PageBufferSGE;
3901991554f2SKenneth D. Merry 		cm->cm_sglsize = sizeof(MPI2_SGE_IO_UNION);
3902991554f2SKenneth D. Merry 		cm->cm_flags = MPR_CM_FLAGS_SGE_SIMPLE | MPR_CM_FLAGS_DATAIN;
3903a2c14879SStephen McConnell 	} else
3904a2c14879SStephen McConnell 		cm->cm_sge = NULL;
3905991554f2SKenneth D. Merry 	cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE;
3906991554f2SKenneth D. Merry 
3907991554f2SKenneth D. Merry 	cm->cm_complete_data = params;
3908991554f2SKenneth D. Merry 	if (params->callback != NULL) {
3909991554f2SKenneth D. Merry 		cm->cm_complete = mpr_config_complete;
3910991554f2SKenneth D. Merry 		return (mpr_map_command(sc, cm));
3911991554f2SKenneth D. Merry 	} else {
39126d4ffcb4SKenneth D. Merry 		error = mpr_wait_command(sc, &cm, 0, CAN_SLEEP);
3913991554f2SKenneth D. Merry 		if (error) {
3914991554f2SKenneth D. Merry 			mpr_dprint(sc, MPR_FAULT,
3915991554f2SKenneth D. Merry 			    "Error %d reading config page\n", error);
39166d4ffcb4SKenneth D. Merry 			if (cm != NULL)
3917991554f2SKenneth D. Merry 				mpr_free_command(sc, cm);
3918991554f2SKenneth D. Merry 			return (error);
3919991554f2SKenneth D. Merry 		}
3920991554f2SKenneth D. Merry 		mpr_config_complete(sc, cm);
3921991554f2SKenneth D. Merry 	}
3922991554f2SKenneth D. Merry 
3923991554f2SKenneth D. Merry 	return (0);
3924991554f2SKenneth D. Merry }
3925991554f2SKenneth D. Merry 
3926991554f2SKenneth D. Merry int
3927991554f2SKenneth D. Merry mpr_write_config_page(struct mpr_softc *sc, struct mpr_config_params *params)
3928991554f2SKenneth D. Merry {
3929991554f2SKenneth D. Merry 	return (EINVAL);
3930991554f2SKenneth D. Merry }
3931991554f2SKenneth D. Merry 
3932991554f2SKenneth D. Merry static void
3933991554f2SKenneth D. Merry mpr_config_complete(struct mpr_softc *sc, struct mpr_command *cm)
3934991554f2SKenneth D. Merry {
3935991554f2SKenneth D. Merry 	MPI2_CONFIG_REPLY *reply;
3936991554f2SKenneth D. Merry 	struct mpr_config_params *params;
3937991554f2SKenneth D. Merry 
3938991554f2SKenneth D. Merry 	MPR_FUNCTRACE(sc);
3939991554f2SKenneth D. Merry 	params = cm->cm_complete_data;
3940991554f2SKenneth D. Merry 
3941991554f2SKenneth D. Merry 	if (cm->cm_data != NULL) {
3942991554f2SKenneth D. Merry 		bus_dmamap_sync(sc->buffer_dmat, cm->cm_dmamap,
3943991554f2SKenneth D. Merry 		    BUS_DMASYNC_POSTREAD);
3944991554f2SKenneth D. Merry 		bus_dmamap_unload(sc->buffer_dmat, cm->cm_dmamap);
3945991554f2SKenneth D. Merry 	}
3946991554f2SKenneth D. Merry 
3947991554f2SKenneth D. Merry 	/*
3948991554f2SKenneth D. Merry 	 * XXX KDM need to do more error recovery?  This results in the
3949991554f2SKenneth D. Merry 	 * device in question not getting probed.
3950991554f2SKenneth D. Merry 	 */
3951991554f2SKenneth D. Merry 	if ((cm->cm_flags & MPR_CM_FLAGS_ERROR_MASK) != 0) {
3952991554f2SKenneth D. Merry 		params->status = MPI2_IOCSTATUS_BUSY;
3953991554f2SKenneth D. Merry 		goto done;
3954991554f2SKenneth D. Merry 	}
3955991554f2SKenneth D. Merry 
3956991554f2SKenneth D. Merry 	reply = (MPI2_CONFIG_REPLY *)cm->cm_reply;
3957991554f2SKenneth D. Merry 	if (reply == NULL) {
3958991554f2SKenneth D. Merry 		params->status = MPI2_IOCSTATUS_BUSY;
3959991554f2SKenneth D. Merry 		goto done;
3960991554f2SKenneth D. Merry 	}
3961991554f2SKenneth D. Merry 	params->status = reply->IOCStatus;
3962a2c14879SStephen McConnell 	if (params->hdr.Struct.PageType == MPI2_CONFIG_PAGETYPE_EXTENDED) {
3963991554f2SKenneth D. Merry 		params->hdr.Ext.ExtPageType = reply->ExtPageType;
3964991554f2SKenneth D. Merry 		params->hdr.Ext.ExtPageLength = reply->ExtPageLength;
3965a2c14879SStephen McConnell 		params->hdr.Ext.PageType = reply->Header.PageType;
3966a2c14879SStephen McConnell 		params->hdr.Ext.PageNumber = reply->Header.PageNumber;
3967a2c14879SStephen McConnell 		params->hdr.Ext.PageVersion = reply->Header.PageVersion;
3968991554f2SKenneth D. Merry 	} else {
3969991554f2SKenneth D. Merry 		params->hdr.Struct.PageType = reply->Header.PageType;
3970991554f2SKenneth D. Merry 		params->hdr.Struct.PageNumber = reply->Header.PageNumber;
3971991554f2SKenneth D. Merry 		params->hdr.Struct.PageLength = reply->Header.PageLength;
3972991554f2SKenneth D. Merry 		params->hdr.Struct.PageVersion = reply->Header.PageVersion;
3973991554f2SKenneth D. Merry 	}
3974991554f2SKenneth D. Merry 
3975991554f2SKenneth D. Merry done:
3976991554f2SKenneth D. Merry 	mpr_free_command(sc, cm);
3977991554f2SKenneth D. Merry 	if (params->callback != NULL)
3978991554f2SKenneth D. Merry 		params->callback(sc, params);
3979991554f2SKenneth D. Merry 
3980991554f2SKenneth D. Merry 	return;
3981991554f2SKenneth D. Merry }
3982