1991554f2SKenneth D. Merry /*- 2991554f2SKenneth D. Merry * Copyright (c) 2009 Yahoo! Inc. 3a2c14879SStephen McConnell * Copyright (c) 2011-2015 LSI Corp. 47a2a6a1aSStephen McConnell * Copyright (c) 2013-2016 Avago Technologies 546b23587SKashyap D Desai * Copyright 2000-2020 Broadcom Inc. 6991554f2SKenneth D. Merry * All rights reserved. 7991554f2SKenneth D. Merry * 8991554f2SKenneth D. Merry * Redistribution and use in source and binary forms, with or without 9991554f2SKenneth D. Merry * modification, are permitted provided that the following conditions 10991554f2SKenneth D. Merry * are met: 11991554f2SKenneth D. Merry * 1. Redistributions of source code must retain the above copyright 12991554f2SKenneth D. Merry * notice, this list of conditions and the following disclaimer. 13991554f2SKenneth D. Merry * 2. Redistributions in binary form must reproduce the above copyright 14991554f2SKenneth D. Merry * notice, this list of conditions and the following disclaimer in the 15991554f2SKenneth D. Merry * documentation and/or other materials provided with the distribution. 16991554f2SKenneth D. Merry * 17991554f2SKenneth D. Merry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18991554f2SKenneth D. Merry * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19991554f2SKenneth D. Merry * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20991554f2SKenneth D. Merry * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21991554f2SKenneth D. Merry * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22991554f2SKenneth D. Merry * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23991554f2SKenneth D. Merry * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24991554f2SKenneth D. Merry * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25991554f2SKenneth D. Merry * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26991554f2SKenneth D. Merry * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27991554f2SKenneth D. Merry * SUCH DAMAGE. 28991554f2SKenneth D. Merry * 2946b23587SKashyap D Desai * Broadcom Inc. (LSI) MPT-Fusion Host Adapter FreeBSD 30a2c14879SStephen McConnell * 31991554f2SKenneth D. Merry */ 32991554f2SKenneth D. Merry 33991554f2SKenneth D. Merry #include <sys/cdefs.h> 34991554f2SKenneth D. Merry __FBSDID("$FreeBSD$"); 35991554f2SKenneth D. Merry 36a2c14879SStephen McConnell /* Communications core for Avago Technologies (LSI) MPT3 */ 37991554f2SKenneth D. Merry 38991554f2SKenneth D. Merry /* TODO Move headers to mprvar */ 39991554f2SKenneth D. Merry #include <sys/types.h> 40991554f2SKenneth D. Merry #include <sys/param.h> 41991554f2SKenneth D. Merry #include <sys/systm.h> 42991554f2SKenneth D. Merry #include <sys/kernel.h> 43991554f2SKenneth D. Merry #include <sys/selinfo.h> 44991554f2SKenneth D. Merry #include <sys/lock.h> 45991554f2SKenneth D. Merry #include <sys/mutex.h> 46991554f2SKenneth D. Merry #include <sys/module.h> 47991554f2SKenneth D. Merry #include <sys/bus.h> 48991554f2SKenneth D. Merry #include <sys/conf.h> 49991554f2SKenneth D. Merry #include <sys/bio.h> 50991554f2SKenneth D. Merry #include <sys/malloc.h> 51991554f2SKenneth D. Merry #include <sys/uio.h> 52991554f2SKenneth D. Merry #include <sys/sysctl.h> 53bec09074SScott Long #include <sys/smp.h> 54991554f2SKenneth D. Merry #include <sys/queue.h> 55991554f2SKenneth D. Merry #include <sys/kthread.h> 56991554f2SKenneth D. Merry #include <sys/taskqueue.h> 57991554f2SKenneth D. Merry #include <sys/endian.h> 58991554f2SKenneth D. Merry #include <sys/eventhandler.h> 59867aa8cdSScott Long #include <sys/sbuf.h> 60cf6ea6f2SScott Long #include <sys/priv.h> 61991554f2SKenneth D. Merry 62991554f2SKenneth D. Merry #include <machine/bus.h> 63991554f2SKenneth D. Merry #include <machine/resource.h> 64991554f2SKenneth D. Merry #include <sys/rman.h> 65991554f2SKenneth D. Merry #include <sys/proc.h> 66991554f2SKenneth D. Merry 67991554f2SKenneth D. Merry #include <dev/pci/pcivar.h> 68991554f2SKenneth D. Merry 69991554f2SKenneth D. Merry #include <cam/cam.h> 7067feec50SStephen McConnell #include <cam/cam_ccb.h> 71991554f2SKenneth D. Merry #include <cam/scsi/scsi_all.h> 72991554f2SKenneth D. Merry 73991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_type.h> 74991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2.h> 75991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_ioc.h> 76991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_sas.h> 7767feec50SStephen McConnell #include <dev/mpr/mpi/mpi2_pci.h> 78991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_cnfg.h> 79991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_init.h> 80991554f2SKenneth D. Merry #include <dev/mpr/mpi/mpi2_tool.h> 81991554f2SKenneth D. Merry #include <dev/mpr/mpr_ioctl.h> 82991554f2SKenneth D. Merry #include <dev/mpr/mprvar.h> 83991554f2SKenneth D. Merry #include <dev/mpr/mpr_table.h> 8467feec50SStephen McConnell #include <dev/mpr/mpr_sas.h> 85991554f2SKenneth D. Merry 86991554f2SKenneth D. Merry static int mpr_diag_reset(struct mpr_softc *sc, int sleep_flag); 87991554f2SKenneth D. Merry static int mpr_init_queues(struct mpr_softc *sc); 883c5ac992SScott Long static void mpr_resize_queues(struct mpr_softc *sc); 89991554f2SKenneth D. Merry static int mpr_message_unit_reset(struct mpr_softc *sc, int sleep_flag); 90991554f2SKenneth D. Merry static int mpr_transition_operational(struct mpr_softc *sc); 91991554f2SKenneth D. Merry static int mpr_iocfacts_allocate(struct mpr_softc *sc, uint8_t attaching); 92991554f2SKenneth D. Merry static void mpr_iocfacts_free(struct mpr_softc *sc); 93991554f2SKenneth D. Merry static void mpr_startup(void *arg); 94991554f2SKenneth D. Merry static int mpr_send_iocinit(struct mpr_softc *sc); 95991554f2SKenneth D. Merry static int mpr_alloc_queues(struct mpr_softc *sc); 961415db6cSScott Long static int mpr_alloc_hw_queues(struct mpr_softc *sc); 97991554f2SKenneth D. Merry static int mpr_alloc_replies(struct mpr_softc *sc); 98991554f2SKenneth D. Merry static int mpr_alloc_requests(struct mpr_softc *sc); 9967feec50SStephen McConnell static int mpr_alloc_nvme_prp_pages(struct mpr_softc *sc); 100991554f2SKenneth D. Merry static int mpr_attach_log(struct mpr_softc *sc); 101991554f2SKenneth D. Merry static __inline void mpr_complete_command(struct mpr_softc *sc, 102991554f2SKenneth D. Merry struct mpr_command *cm); 103991554f2SKenneth D. Merry static void mpr_dispatch_event(struct mpr_softc *sc, uintptr_t data, 104991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply); 1057a2a6a1aSStephen McConnell static void mpr_config_complete(struct mpr_softc *sc, struct mpr_command *cm); 106991554f2SKenneth D. Merry static void mpr_periodic(void *); 107991554f2SKenneth D. Merry static int mpr_reregister_events(struct mpr_softc *sc); 1087a2a6a1aSStephen McConnell static void mpr_enqueue_request(struct mpr_softc *sc, struct mpr_command *cm); 1097a2a6a1aSStephen McConnell static int mpr_get_iocfacts(struct mpr_softc *sc, MPI2_IOC_FACTS_REPLY *facts); 110991554f2SKenneth D. Merry static int mpr_wait_db_ack(struct mpr_softc *sc, int timeout, int sleep_flag); 111867aa8cdSScott Long static int mpr_debug_sysctl(SYSCTL_HANDLER_ARGS); 112cf6ea6f2SScott Long static int mpr_dump_reqs(SYSCTL_HANDLER_ARGS); 113867aa8cdSScott Long static void mpr_parse_debug(struct mpr_softc *sc, char *list); 114867aa8cdSScott Long 115*7029da5cSPawel Biernacki SYSCTL_NODE(_hw, OID_AUTO, mpr, CTLFLAG_RD | CTLFLAG_MPSAFE, 0, 116*7029da5cSPawel Biernacki "MPR Driver Parameters"); 117991554f2SKenneth D. Merry 118991554f2SKenneth D. Merry MALLOC_DEFINE(M_MPR, "mpr", "mpr driver memory"); 119991554f2SKenneth D. Merry 120991554f2SKenneth D. Merry /* 121991554f2SKenneth D. Merry * Do a "Diagnostic Reset" aka a hard reset. This should get the chip out of 122991554f2SKenneth D. Merry * any state and back to its initialization state machine. 123991554f2SKenneth D. Merry */ 124991554f2SKenneth D. Merry static char mpt2_reset_magic[] = { 0x00, 0x0f, 0x04, 0x0b, 0x02, 0x07, 0x0d }; 125991554f2SKenneth D. Merry 126991554f2SKenneth D. Merry /* 127991554f2SKenneth D. Merry * Added this union to smoothly convert le64toh cm->cm_desc.Words. 12867feec50SStephen McConnell * Compiler only supports uint64_t to be passed as an argument. 129757ff642SScott Long * Otherwise it will throw this error: 130991554f2SKenneth D. Merry * "aggregate value used where an integer was expected" 131991554f2SKenneth D. Merry */ 132991554f2SKenneth D. Merry typedef union _reply_descriptor { 133991554f2SKenneth D. Merry u64 word; 134991554f2SKenneth D. Merry struct { 135991554f2SKenneth D. Merry u32 low; 136991554f2SKenneth D. Merry u32 high; 137991554f2SKenneth D. Merry } u; 13867feec50SStephen McConnell } reply_descriptor, request_descriptor; 139991554f2SKenneth D. Merry 140991554f2SKenneth D. Merry /* Rate limit chain-fail messages to 1 per minute */ 141991554f2SKenneth D. Merry static struct timeval mpr_chainfail_interval = { 60, 0 }; 142991554f2SKenneth D. Merry 143991554f2SKenneth D. Merry /* 144991554f2SKenneth D. Merry * sleep_flag can be either CAN_SLEEP or NO_SLEEP. 145991554f2SKenneth D. Merry * If this function is called from process context, it can sleep 146991554f2SKenneth D. Merry * and there is no harm to sleep, in case if this fuction is called 147991554f2SKenneth D. Merry * from Interrupt handler, we can not sleep and need NO_SLEEP flag set. 148991554f2SKenneth D. Merry * based on sleep flags driver will call either msleep, pause or DELAY. 149991554f2SKenneth D. Merry * msleep and pause are of same variant, but pause is used when mpr_mtx 150991554f2SKenneth D. Merry * is not hold by driver. 151991554f2SKenneth D. Merry */ 152991554f2SKenneth D. Merry static int 153991554f2SKenneth D. Merry mpr_diag_reset(struct mpr_softc *sc,int sleep_flag) 154991554f2SKenneth D. Merry { 155991554f2SKenneth D. Merry uint32_t reg; 156991554f2SKenneth D. Merry int i, error, tries = 0; 157991554f2SKenneth D. Merry uint8_t first_wait_done = FALSE; 158991554f2SKenneth D. Merry 159757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 160991554f2SKenneth D. Merry 161991554f2SKenneth D. Merry /* Clear any pending interrupts */ 162991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 163991554f2SKenneth D. Merry 164991554f2SKenneth D. Merry /* 165991554f2SKenneth D. Merry * Force NO_SLEEP for threads prohibited to sleep 166991554f2SKenneth D. Merry * e.a Thread from interrupt handler are prohibited to sleep. 167991554f2SKenneth D. Merry */ 168991554f2SKenneth D. Merry #if __FreeBSD_version >= 1000029 169991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 170991554f2SKenneth D. Merry #else //__FreeBSD_version < 1000029 171991554f2SKenneth D. Merry if (curthread->td_pflags & TDP_NOSLEEPING) 172991554f2SKenneth D. Merry #endif //__FreeBSD_version >= 1000029 173991554f2SKenneth D. Merry sleep_flag = NO_SLEEP; 174991554f2SKenneth D. Merry 175757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence start, sleep_flag=%d\n", sleep_flag); 176991554f2SKenneth D. Merry /* Push the magic sequence */ 177991554f2SKenneth D. Merry error = ETIMEDOUT; 178991554f2SKenneth D. Merry while (tries++ < 20) { 179991554f2SKenneth D. Merry for (i = 0; i < sizeof(mpt2_reset_magic); i++) 180991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_WRITE_SEQUENCE_OFFSET, 181991554f2SKenneth D. Merry mpt2_reset_magic[i]); 182991554f2SKenneth D. Merry 183991554f2SKenneth D. Merry /* wait 100 msec */ 184991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 185991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 186991554f2SKenneth D. Merry "mprdiag", hz/10); 187991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 188991554f2SKenneth D. Merry pause("mprdiag", hz/10); 189991554f2SKenneth D. Merry else 190991554f2SKenneth D. Merry DELAY(100 * 1000); 191991554f2SKenneth D. Merry 192991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_HOST_DIAGNOSTIC_OFFSET); 193991554f2SKenneth D. Merry if (reg & MPI2_DIAG_DIAG_WRITE_ENABLE) { 194991554f2SKenneth D. Merry error = 0; 195991554f2SKenneth D. Merry break; 196991554f2SKenneth D. Merry } 197991554f2SKenneth D. Merry } 198757ff642SScott Long if (error) { 199757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence failed, error=%d, exit\n", 200757ff642SScott Long error); 201991554f2SKenneth D. Merry return (error); 202757ff642SScott Long } 203991554f2SKenneth D. Merry 204991554f2SKenneth D. Merry /* Send the actual reset. XXX need to refresh the reg? */ 205757ff642SScott Long reg |= MPI2_DIAG_RESET_ADAPTER; 206757ff642SScott Long mpr_dprint(sc, MPR_INIT, "sequence success, sending reset, reg= 0x%x\n", 207757ff642SScott Long reg); 208757ff642SScott Long mpr_regwrite(sc, MPI2_HOST_DIAGNOSTIC_OFFSET, reg); 209991554f2SKenneth D. Merry 210991554f2SKenneth D. Merry /* Wait up to 300 seconds in 50ms intervals */ 211991554f2SKenneth D. Merry error = ETIMEDOUT; 212991554f2SKenneth D. Merry for (i = 0; i < 6000; i++) { 213991554f2SKenneth D. Merry /* 214991554f2SKenneth D. Merry * Wait 50 msec. If this is the first time through, wait 256 215991554f2SKenneth D. Merry * msec to satisfy Diag Reset timing requirements. 216991554f2SKenneth D. Merry */ 217991554f2SKenneth D. Merry if (first_wait_done) { 218991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 219991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 220991554f2SKenneth D. Merry "mprdiag", hz/20); 221991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 222991554f2SKenneth D. Merry pause("mprdiag", hz/20); 223991554f2SKenneth D. Merry else 224991554f2SKenneth D. Merry DELAY(50 * 1000); 225991554f2SKenneth D. Merry } else { 226991554f2SKenneth D. Merry DELAY(256 * 1000); 227991554f2SKenneth D. Merry first_wait_done = TRUE; 228991554f2SKenneth D. Merry } 229991554f2SKenneth D. Merry /* 230991554f2SKenneth D. Merry * Check for the RESET_ADAPTER bit to be cleared first, then 231991554f2SKenneth D. Merry * wait for the RESET state to be cleared, which takes a little 232991554f2SKenneth D. Merry * longer. 233991554f2SKenneth D. Merry */ 234991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_HOST_DIAGNOSTIC_OFFSET); 235991554f2SKenneth D. Merry if (reg & MPI2_DIAG_RESET_ADAPTER) { 236991554f2SKenneth D. Merry continue; 237991554f2SKenneth D. Merry } 238991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 239991554f2SKenneth D. Merry if ((reg & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_RESET) { 240991554f2SKenneth D. Merry error = 0; 241991554f2SKenneth D. Merry break; 242991554f2SKenneth D. Merry } 243991554f2SKenneth D. Merry } 244757ff642SScott Long if (error) { 245757ff642SScott Long mpr_dprint(sc, MPR_INIT, "reset failed, error= %d, exit\n", 246757ff642SScott Long error); 247991554f2SKenneth D. Merry return (error); 248757ff642SScott Long } 249991554f2SKenneth D. Merry 250991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_WRITE_SEQUENCE_OFFSET, 0x0); 251757ff642SScott Long mpr_dprint(sc, MPR_INIT, "diag reset success, exit\n"); 252991554f2SKenneth D. Merry 253991554f2SKenneth D. Merry return (0); 254991554f2SKenneth D. Merry } 255991554f2SKenneth D. Merry 256991554f2SKenneth D. Merry static int 257991554f2SKenneth D. Merry mpr_message_unit_reset(struct mpr_softc *sc, int sleep_flag) 258991554f2SKenneth D. Merry { 259757ff642SScott Long int error; 260991554f2SKenneth D. Merry 261991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 262991554f2SKenneth D. Merry 263757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 264757ff642SScott Long 265757ff642SScott Long error = 0; 266991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, 267991554f2SKenneth D. Merry MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET << 268991554f2SKenneth D. Merry MPI2_DOORBELL_FUNCTION_SHIFT); 269991554f2SKenneth D. Merry 270991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flag) != 0) { 271757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 272757ff642SScott Long "Doorbell handshake failed\n"); 273757ff642SScott Long error = ETIMEDOUT; 274991554f2SKenneth D. Merry } 275991554f2SKenneth D. Merry 276757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 277757ff642SScott Long return (error); 278991554f2SKenneth D. Merry } 279991554f2SKenneth D. Merry 280991554f2SKenneth D. Merry static int 281991554f2SKenneth D. Merry mpr_transition_ready(struct mpr_softc *sc) 282991554f2SKenneth D. Merry { 283991554f2SKenneth D. Merry uint32_t reg, state; 284991554f2SKenneth D. Merry int error, tries = 0; 285991554f2SKenneth D. Merry int sleep_flags; 286991554f2SKenneth D. Merry 287991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 288991554f2SKenneth D. Merry /* If we are in attach call, do not sleep */ 289991554f2SKenneth D. Merry sleep_flags = (sc->mpr_flags & MPR_FLAGS_ATTACH_DONE) 290991554f2SKenneth D. Merry ? CAN_SLEEP : NO_SLEEP; 291991554f2SKenneth D. Merry 292991554f2SKenneth D. Merry error = 0; 293757ff642SScott Long 294757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered, sleep_flags= %d\n", 295757ff642SScott Long __func__, sleep_flags); 296757ff642SScott Long 297991554f2SKenneth D. Merry while (tries++ < 1200) { 298991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 299991554f2SKenneth D. Merry mpr_dprint(sc, MPR_INIT, " Doorbell= 0x%x\n", reg); 300991554f2SKenneth D. Merry 301991554f2SKenneth D. Merry /* 302991554f2SKenneth D. Merry * Ensure the IOC is ready to talk. If it's not, try 303991554f2SKenneth D. Merry * resetting it. 304991554f2SKenneth D. Merry */ 305991554f2SKenneth D. Merry if (reg & MPI2_DOORBELL_USED) { 306757ff642SScott Long mpr_dprint(sc, MPR_INIT, " Not ready, sending diag " 307757ff642SScott Long "reset\n"); 308991554f2SKenneth D. Merry mpr_diag_reset(sc, sleep_flags); 309991554f2SKenneth D. Merry DELAY(50000); 310991554f2SKenneth D. Merry continue; 311991554f2SKenneth D. Merry } 312991554f2SKenneth D. Merry 313991554f2SKenneth D. Merry /* Is the adapter owned by another peer? */ 314991554f2SKenneth D. Merry if ((reg & MPI2_DOORBELL_WHO_INIT_MASK) == 315991554f2SKenneth D. Merry (MPI2_WHOINIT_PCI_PEER << MPI2_DOORBELL_WHO_INIT_SHIFT)) { 316757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC is under the " 317757ff642SScott Long "control of another peer host, aborting " 318757ff642SScott Long "initialization.\n"); 319757ff642SScott Long error = ENXIO; 320757ff642SScott Long break; 321991554f2SKenneth D. Merry } 322991554f2SKenneth D. Merry 323991554f2SKenneth D. Merry state = reg & MPI2_IOC_STATE_MASK; 324991554f2SKenneth D. Merry if (state == MPI2_IOC_STATE_READY) { 325991554f2SKenneth D. Merry /* Ready to go! */ 326991554f2SKenneth D. Merry error = 0; 327991554f2SKenneth D. Merry break; 328991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_FAULT) { 329757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC in fault " 330757ff642SScott Long "state 0x%x, resetting\n", 331991554f2SKenneth D. Merry state & MPI2_DOORBELL_FAULT_CODE_MASK); 332991554f2SKenneth D. Merry mpr_diag_reset(sc, sleep_flags); 333991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_OPERATIONAL) { 334991554f2SKenneth D. Merry /* Need to take ownership */ 335991554f2SKenneth D. Merry mpr_message_unit_reset(sc, sleep_flags); 336991554f2SKenneth D. Merry } else if (state == MPI2_IOC_STATE_RESET) { 337991554f2SKenneth D. Merry /* Wait a bit, IOC might be in transition */ 338757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 339991554f2SKenneth D. Merry "IOC in unexpected reset state\n"); 340991554f2SKenneth D. Merry } else { 341757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 342991554f2SKenneth D. Merry "IOC in unknown state 0x%x\n", state); 343991554f2SKenneth D. Merry error = EINVAL; 344991554f2SKenneth D. Merry break; 345991554f2SKenneth D. Merry } 346991554f2SKenneth D. Merry 347991554f2SKenneth D. Merry /* Wait 50ms for things to settle down. */ 348991554f2SKenneth D. Merry DELAY(50000); 349991554f2SKenneth D. Merry } 350991554f2SKenneth D. Merry 351991554f2SKenneth D. Merry if (error) 352757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 353757ff642SScott Long "Cannot transition IOC to ready\n"); 354757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 355991554f2SKenneth D. Merry return (error); 356991554f2SKenneth D. Merry } 357991554f2SKenneth D. Merry 358991554f2SKenneth D. Merry static int 359991554f2SKenneth D. Merry mpr_transition_operational(struct mpr_softc *sc) 360991554f2SKenneth D. Merry { 361991554f2SKenneth D. Merry uint32_t reg, state; 362991554f2SKenneth D. Merry int error; 363991554f2SKenneth D. Merry 364991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 365991554f2SKenneth D. Merry 366991554f2SKenneth D. Merry error = 0; 367991554f2SKenneth D. Merry reg = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 368757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered, Doorbell= 0x%x\n", __func__, reg); 369991554f2SKenneth D. Merry 370991554f2SKenneth D. Merry state = reg & MPI2_IOC_STATE_MASK; 371991554f2SKenneth D. Merry if (state != MPI2_IOC_STATE_READY) { 372757ff642SScott Long mpr_dprint(sc, MPR_INIT, "IOC not ready\n"); 373991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 374757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 375757ff642SScott Long "failed to transition ready, exit\n"); 376991554f2SKenneth D. Merry return (error); 377991554f2SKenneth D. Merry } 378991554f2SKenneth D. Merry } 379991554f2SKenneth D. Merry 380991554f2SKenneth D. Merry error = mpr_send_iocinit(sc); 381757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 382757ff642SScott Long 383991554f2SKenneth D. Merry return (error); 384991554f2SKenneth D. Merry } 385991554f2SKenneth D. Merry 3863c5ac992SScott Long static void 3873c5ac992SScott Long mpr_resize_queues(struct mpr_softc *sc) 3883c5ac992SScott Long { 389731308d0SAlexander Motin u_int reqcr, prireqcr, maxio, sges_per_frame, chain_seg_size; 3903c5ac992SScott Long 3913c5ac992SScott Long /* 3923c5ac992SScott Long * Size the queues. Since the reply queues always need one free 3933c5ac992SScott Long * entry, we'll deduct one reply message here. The LSI documents 3943c5ac992SScott Long * suggest instead to add a count to the request queue, but I think 3953c5ac992SScott Long * that it's better to deduct from reply queue. 3963c5ac992SScott Long */ 3973c5ac992SScott Long prireqcr = MAX(1, sc->max_prireqframes); 3983c5ac992SScott Long prireqcr = MIN(prireqcr, sc->facts->HighPriorityCredit); 3993c5ac992SScott Long 4003c5ac992SScott Long reqcr = MAX(2, sc->max_reqframes); 4013c5ac992SScott Long reqcr = MIN(reqcr, sc->facts->RequestCredit); 4023c5ac992SScott Long 4033c5ac992SScott Long sc->num_reqs = prireqcr + reqcr; 40462a09ee9SAlexander Motin sc->num_prireqs = prireqcr; 4053c5ac992SScott Long sc->num_replies = MIN(sc->max_replyframes + sc->max_evtframes, 4063c5ac992SScott Long sc->facts->MaxReplyDescriptorPostQueueDepth) - 1; 4073c5ac992SScott Long 4084f5d6573SAlexander Motin /* Store the request frame size in bytes rather than as 32bit words */ 4094f5d6573SAlexander Motin sc->reqframesz = sc->facts->IOCRequestFrameSize * 4; 4104f5d6573SAlexander Motin 4114f5d6573SAlexander Motin /* 4124f5d6573SAlexander Motin * Gen3 and beyond uses the IOCMaxChainSegmentSize from IOC Facts to 4134f5d6573SAlexander Motin * get the size of a Chain Frame. Previous versions use the size as a 4144f5d6573SAlexander Motin * Request Frame for the Chain Frame size. If IOCMaxChainSegmentSize 4154f5d6573SAlexander Motin * is 0, use the default value. The IOCMaxChainSegmentSize is the 4164f5d6573SAlexander Motin * number of 16-byte elelements that can fit in a Chain Frame, which is 4174f5d6573SAlexander Motin * the size of an IEEE Simple SGE. 4184f5d6573SAlexander Motin */ 4194f5d6573SAlexander Motin if (sc->facts->MsgVersion >= MPI2_VERSION_02_05) { 420731308d0SAlexander Motin chain_seg_size = htole16(sc->facts->IOCMaxChainSegmentSize); 421731308d0SAlexander Motin if (chain_seg_size == 0) 422731308d0SAlexander Motin chain_seg_size = MPR_DEFAULT_CHAIN_SEG_SIZE; 423731308d0SAlexander Motin sc->chain_frame_size = chain_seg_size * 4244f5d6573SAlexander Motin MPR_MAX_CHAIN_ELEMENT_SIZE; 4254f5d6573SAlexander Motin } else { 4264f5d6573SAlexander Motin sc->chain_frame_size = sc->reqframesz; 4274f5d6573SAlexander Motin } 4284f5d6573SAlexander Motin 4294f5d6573SAlexander Motin /* 4304f5d6573SAlexander Motin * Max IO Size is Page Size * the following: 4314f5d6573SAlexander Motin * ((SGEs per frame - 1 for chain element) * Max Chain Depth) 4324f5d6573SAlexander Motin * + 1 for no chain needed in last frame 4334f5d6573SAlexander Motin * 4344f5d6573SAlexander Motin * If user suggests a Max IO size to use, use the smaller of the 4354f5d6573SAlexander Motin * user's value and the calculated value as long as the user's 4364f5d6573SAlexander Motin * value is larger than 0. The user's value is in pages. 4374f5d6573SAlexander Motin */ 4384f5d6573SAlexander Motin sges_per_frame = sc->chain_frame_size/sizeof(MPI2_IEEE_SGE_SIMPLE64)-1; 4394f5d6573SAlexander Motin maxio = (sges_per_frame * sc->facts->MaxChainDepth + 1) * PAGE_SIZE; 4404f5d6573SAlexander Motin 4414f5d6573SAlexander Motin /* 4424f5d6573SAlexander Motin * If I/O size limitation requested then use it and pass up to CAM. 4434f5d6573SAlexander Motin * If not, use MAXPHYS as an optimization hint, but report HW limit. 4444f5d6573SAlexander Motin */ 4454f5d6573SAlexander Motin if (sc->max_io_pages > 0) { 4464f5d6573SAlexander Motin maxio = min(maxio, sc->max_io_pages * PAGE_SIZE); 4474f5d6573SAlexander Motin sc->maxio = maxio; 4484f5d6573SAlexander Motin } else { 4494f5d6573SAlexander Motin sc->maxio = maxio; 4504f5d6573SAlexander Motin maxio = min(maxio, MAXPHYS); 4514f5d6573SAlexander Motin } 4524f5d6573SAlexander Motin 4534f5d6573SAlexander Motin sc->num_chains = (maxio / PAGE_SIZE + sges_per_frame - 2) / 4544f5d6573SAlexander Motin sges_per_frame * reqcr; 4554f5d6573SAlexander Motin if (sc->max_chains > 0 && sc->max_chains < sc->num_chains) 4564f5d6573SAlexander Motin sc->num_chains = sc->max_chains; 4574f5d6573SAlexander Motin 4583c5ac992SScott Long /* 4593c5ac992SScott Long * Figure out the number of MSIx-based queues. If the firmware or 4603c5ac992SScott Long * user has done something crazy and not allowed enough credit for 4613c5ac992SScott Long * the queues to be useful then don't enable multi-queue. 4623c5ac992SScott Long */ 4633c5ac992SScott Long if (sc->facts->MaxMSIxVectors < 2) 4643c5ac992SScott Long sc->msi_msgs = 1; 4653c5ac992SScott Long 4663c5ac992SScott Long if (sc->msi_msgs > 1) { 4673c5ac992SScott Long sc->msi_msgs = MIN(sc->msi_msgs, mp_ncpus); 4683c5ac992SScott Long sc->msi_msgs = MIN(sc->msi_msgs, sc->facts->MaxMSIxVectors); 4693c5ac992SScott Long if (sc->num_reqs / sc->msi_msgs < 2) 4703c5ac992SScott Long sc->msi_msgs = 1; 4713c5ac992SScott Long } 4723c5ac992SScott Long 4733c5ac992SScott Long mpr_dprint(sc, MPR_INIT, "Sized queues to q=%d reqs=%d replies=%d\n", 4743c5ac992SScott Long sc->msi_msgs, sc->num_reqs, sc->num_replies); 4753c5ac992SScott Long } 4763c5ac992SScott Long 477991554f2SKenneth D. Merry /* 478991554f2SKenneth D. Merry * This is called during attach and when re-initializing due to a Diag Reset. 479991554f2SKenneth D. Merry * IOC Facts is used to allocate many of the structures needed by the driver. 480991554f2SKenneth D. Merry * If called from attach, de-allocation is not required because the driver has 481991554f2SKenneth D. Merry * not allocated any structures yet, but if called from a Diag Reset, previously 482991554f2SKenneth D. Merry * allocated structures based on IOC Facts will need to be freed and re- 483991554f2SKenneth D. Merry * allocated bases on the latest IOC Facts. 484991554f2SKenneth D. Merry */ 485991554f2SKenneth D. Merry static int 486991554f2SKenneth D. Merry mpr_iocfacts_allocate(struct mpr_softc *sc, uint8_t attaching) 487991554f2SKenneth D. Merry { 488a2c14879SStephen McConnell int error; 489991554f2SKenneth D. Merry Mpi2IOCFactsReply_t saved_facts; 490991554f2SKenneth D. Merry uint8_t saved_mode, reallocating; 491991554f2SKenneth D. Merry 492757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_TRACE, "%s entered\n", __func__); 493991554f2SKenneth D. Merry 494991554f2SKenneth D. Merry /* Save old IOC Facts and then only reallocate if Facts have changed */ 495991554f2SKenneth D. Merry if (!attaching) { 496991554f2SKenneth D. Merry bcopy(sc->facts, &saved_facts, sizeof(MPI2_IOC_FACTS_REPLY)); 497991554f2SKenneth D. Merry } 498991554f2SKenneth D. Merry 499991554f2SKenneth D. Merry /* 500991554f2SKenneth D. Merry * Get IOC Facts. In all cases throughout this function, panic if doing 501991554f2SKenneth D. Merry * a re-initialization and only return the error if attaching so the OS 502991554f2SKenneth D. Merry * can handle it. 503991554f2SKenneth D. Merry */ 504991554f2SKenneth D. Merry if ((error = mpr_get_iocfacts(sc, sc->facts)) != 0) { 505991554f2SKenneth D. Merry if (attaching) { 506757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to get " 507757ff642SScott Long "IOC Facts with error %d, exit\n", error); 508991554f2SKenneth D. Merry return (error); 509991554f2SKenneth D. Merry } else { 510991554f2SKenneth D. Merry panic("%s failed to get IOC Facts with error %d\n", 511991554f2SKenneth D. Merry __func__, error); 512991554f2SKenneth D. Merry } 513991554f2SKenneth D. Merry } 514991554f2SKenneth D. Merry 515055e2653SScott Long MPR_DPRINT_PAGE(sc, MPR_XINFO, iocfacts, sc->facts); 516991554f2SKenneth D. Merry 517991554f2SKenneth D. Merry snprintf(sc->fw_version, sizeof(sc->fw_version), 518991554f2SKenneth D. Merry "%02d.%02d.%02d.%02d", 519991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Major, 520991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Minor, 521991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Unit, 522991554f2SKenneth D. Merry sc->facts->FWVersion.Struct.Dev); 523991554f2SKenneth D. Merry 52469e85eb8SScott Long snprintf(sc->msg_version, sizeof(sc->msg_version), "%d.%d", 52569e85eb8SScott Long (sc->facts->MsgVersion & MPI2_IOCFACTS_MSGVERSION_MAJOR_MASK) >> 52669e85eb8SScott Long MPI2_IOCFACTS_MSGVERSION_MAJOR_SHIFT, 52769e85eb8SScott Long (sc->facts->MsgVersion & MPI2_IOCFACTS_MSGVERSION_MINOR_MASK) >> 52869e85eb8SScott Long MPI2_IOCFACTS_MSGVERSION_MINOR_SHIFT); 52969e85eb8SScott Long 530757ff642SScott Long mpr_dprint(sc, MPR_INFO, "Firmware: %s, Driver: %s\n", sc->fw_version, 531991554f2SKenneth D. Merry MPR_DRIVER_VERSION); 532757ff642SScott Long mpr_dprint(sc, MPR_INFO, 533757ff642SScott Long "IOCCapabilities: %b\n", sc->facts->IOCCapabilities, 534991554f2SKenneth D. Merry "\20" "\3ScsiTaskFull" "\4DiagTrace" "\5SnapBuf" "\6ExtBuf" 535991554f2SKenneth D. Merry "\7EEDP" "\10BiDirTarg" "\11Multicast" "\14TransRetry" "\15IR" 53667feec50SStephen McConnell "\16EventReplay" "\17RaidAccel" "\20MSIXIndex" "\21HostDisc" 53767feec50SStephen McConnell "\22FastPath" "\23RDPQArray" "\24AtomicReqDesc" "\25PCIeSRIOV"); 538991554f2SKenneth D. Merry 539991554f2SKenneth D. Merry /* 540991554f2SKenneth D. Merry * If the chip doesn't support event replay then a hard reset will be 541991554f2SKenneth D. Merry * required to trigger a full discovery. Do the reset here then 542991554f2SKenneth D. Merry * retransition to Ready. A hard reset might have already been done, 543991554f2SKenneth D. Merry * but it doesn't hurt to do it again. Only do this if attaching, not 544991554f2SKenneth D. Merry * for a Diag Reset. 545991554f2SKenneth D. Merry */ 546757ff642SScott Long if (attaching && ((sc->facts->IOCCapabilities & 547757ff642SScott Long MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY) == 0)) { 548757ff642SScott Long mpr_dprint(sc, MPR_INIT, "No event replay, resetting\n"); 549991554f2SKenneth D. Merry mpr_diag_reset(sc, NO_SLEEP); 550991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 551757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to " 552757ff642SScott Long "transition to ready with error %d, exit\n", 553757ff642SScott Long error); 554991554f2SKenneth D. Merry return (error); 555991554f2SKenneth D. Merry } 556991554f2SKenneth D. Merry } 557991554f2SKenneth D. Merry 558991554f2SKenneth D. Merry /* 559991554f2SKenneth D. Merry * Set flag if IR Firmware is loaded. If the RAID Capability has 560991554f2SKenneth D. Merry * changed from the previous IOC Facts, log a warning, but only if 561991554f2SKenneth D. Merry * checking this after a Diag Reset and not during attach. 562991554f2SKenneth D. Merry */ 563991554f2SKenneth D. Merry saved_mode = sc->ir_firmware; 564991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 565991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID) 566991554f2SKenneth D. Merry sc->ir_firmware = 1; 567991554f2SKenneth D. Merry if (!attaching) { 568991554f2SKenneth D. Merry if (sc->ir_firmware != saved_mode) { 569757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "new IR/IT mode " 570757ff642SScott Long "in IOC Facts does not match previous mode\n"); 571991554f2SKenneth D. Merry } 572991554f2SKenneth D. Merry } 573991554f2SKenneth D. Merry 574991554f2SKenneth D. Merry /* Only deallocate and reallocate if relevant IOC Facts have changed */ 575991554f2SKenneth D. Merry reallocating = FALSE; 5766d4ffcb4SKenneth D. Merry sc->mpr_flags &= ~MPR_FLAGS_REALLOCATED; 5776d4ffcb4SKenneth D. Merry 578991554f2SKenneth D. Merry if ((!attaching) && 579991554f2SKenneth D. Merry ((saved_facts.MsgVersion != sc->facts->MsgVersion) || 580991554f2SKenneth D. Merry (saved_facts.HeaderVersion != sc->facts->HeaderVersion) || 581991554f2SKenneth D. Merry (saved_facts.MaxChainDepth != sc->facts->MaxChainDepth) || 582991554f2SKenneth D. Merry (saved_facts.RequestCredit != sc->facts->RequestCredit) || 583991554f2SKenneth D. Merry (saved_facts.ProductID != sc->facts->ProductID) || 584991554f2SKenneth D. Merry (saved_facts.IOCCapabilities != sc->facts->IOCCapabilities) || 585991554f2SKenneth D. Merry (saved_facts.IOCRequestFrameSize != 586991554f2SKenneth D. Merry sc->facts->IOCRequestFrameSize) || 5872bbc5fcbSStephen McConnell (saved_facts.IOCMaxChainSegmentSize != 5882bbc5fcbSStephen McConnell sc->facts->IOCMaxChainSegmentSize) || 589991554f2SKenneth D. Merry (saved_facts.MaxTargets != sc->facts->MaxTargets) || 590991554f2SKenneth D. Merry (saved_facts.MaxSasExpanders != sc->facts->MaxSasExpanders) || 591991554f2SKenneth D. Merry (saved_facts.MaxEnclosures != sc->facts->MaxEnclosures) || 592991554f2SKenneth D. Merry (saved_facts.HighPriorityCredit != sc->facts->HighPriorityCredit) || 593991554f2SKenneth D. Merry (saved_facts.MaxReplyDescriptorPostQueueDepth != 594991554f2SKenneth D. Merry sc->facts->MaxReplyDescriptorPostQueueDepth) || 595991554f2SKenneth D. Merry (saved_facts.ReplyFrameSize != sc->facts->ReplyFrameSize) || 596991554f2SKenneth D. Merry (saved_facts.MaxVolumes != sc->facts->MaxVolumes) || 597991554f2SKenneth D. Merry (saved_facts.MaxPersistentEntries != 598991554f2SKenneth D. Merry sc->facts->MaxPersistentEntries))) { 599991554f2SKenneth D. Merry reallocating = TRUE; 6006d4ffcb4SKenneth D. Merry 6016d4ffcb4SKenneth D. Merry /* Record that we reallocated everything */ 6026d4ffcb4SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_REALLOCATED; 603991554f2SKenneth D. Merry } 604991554f2SKenneth D. Merry 605991554f2SKenneth D. Merry /* 606991554f2SKenneth D. Merry * Some things should be done if attaching or re-allocating after a Diag 607991554f2SKenneth D. Merry * Reset, but are not needed after a Diag Reset if the FW has not 608991554f2SKenneth D. Merry * changed. 609991554f2SKenneth D. Merry */ 610991554f2SKenneth D. Merry if (attaching || reallocating) { 611991554f2SKenneth D. Merry /* 612991554f2SKenneth D. Merry * Check if controller supports FW diag buffers and set flag to 613991554f2SKenneth D. Merry * enable each type. 614991554f2SKenneth D. Merry */ 615991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 616991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER) 617991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_TRACE]. 618991554f2SKenneth D. Merry enabled = TRUE; 619991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 620991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER) 621991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_SNAPSHOT]. 622991554f2SKenneth D. Merry enabled = TRUE; 623991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & 624991554f2SKenneth D. Merry MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER) 625991554f2SKenneth D. Merry sc->fw_diag_buffer_list[MPI2_DIAG_BUF_TYPE_EXTENDED]. 626991554f2SKenneth D. Merry enabled = TRUE; 627991554f2SKenneth D. Merry 628991554f2SKenneth D. Merry /* 62967feec50SStephen McConnell * Set flags for some supported items. 630991554f2SKenneth D. Merry */ 631991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_EEDP) 632991554f2SKenneth D. Merry sc->eedp_enabled = TRUE; 633991554f2SKenneth D. Merry if (sc->facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_TLR) 634991554f2SKenneth D. Merry sc->control_TLR = TRUE; 63534c5490dSKashyap D Desai if ((sc->facts->IOCCapabilities & 63634c5490dSKashyap D Desai MPI26_IOCFACTS_CAPABILITY_ATOMIC_REQ) && 63734c5490dSKashyap D Desai (sc->mpr_flags & MPR_FLAGS_SEA_IOC)) 63867feec50SStephen McConnell sc->atomic_desc_capable = TRUE; 639991554f2SKenneth D. Merry 6403c5ac992SScott Long mpr_resize_queues(sc); 641991554f2SKenneth D. Merry 642991554f2SKenneth D. Merry /* 643991554f2SKenneth D. Merry * Initialize all Tail Queues 644991554f2SKenneth D. Merry */ 645991554f2SKenneth D. Merry TAILQ_INIT(&sc->req_list); 646991554f2SKenneth D. Merry TAILQ_INIT(&sc->high_priority_req_list); 647991554f2SKenneth D. Merry TAILQ_INIT(&sc->chain_list); 64867feec50SStephen McConnell TAILQ_INIT(&sc->prp_page_list); 649991554f2SKenneth D. Merry TAILQ_INIT(&sc->tm_list); 650991554f2SKenneth D. Merry } 651991554f2SKenneth D. Merry 652991554f2SKenneth D. Merry /* 653991554f2SKenneth D. Merry * If doing a Diag Reset and the FW is significantly different 654991554f2SKenneth D. Merry * (reallocating will be set above in IOC Facts comparison), then all 655991554f2SKenneth D. Merry * buffers based on the IOC Facts will need to be freed before they are 656991554f2SKenneth D. Merry * reallocated. 657991554f2SKenneth D. Merry */ 658991554f2SKenneth D. Merry if (reallocating) { 659991554f2SKenneth D. Merry mpr_iocfacts_free(sc); 660327f2e6cSStephen McConnell mprsas_realloc_targets(sc, saved_facts.MaxTargets + 661327f2e6cSStephen McConnell saved_facts.MaxVolumes); 662991554f2SKenneth D. Merry } 663991554f2SKenneth D. Merry 664991554f2SKenneth D. Merry /* 665991554f2SKenneth D. Merry * Any deallocation has been completed. Now start reallocating 666991554f2SKenneth D. Merry * if needed. Will only need to reallocate if attaching or if the new 667991554f2SKenneth D. Merry * IOC Facts are different from the previous IOC Facts after a Diag 668991554f2SKenneth D. Merry * Reset. Targets have already been allocated above if needed. 669991554f2SKenneth D. Merry */ 6701415db6cSScott Long error = 0; 6711415db6cSScott Long while (attaching || reallocating) { 6721415db6cSScott Long if ((error = mpr_alloc_hw_queues(sc)) != 0) 6731415db6cSScott Long break; 6741415db6cSScott Long if ((error = mpr_alloc_replies(sc)) != 0) 6751415db6cSScott Long break; 6761415db6cSScott Long if ((error = mpr_alloc_requests(sc)) != 0) 6771415db6cSScott Long break; 6781415db6cSScott Long if ((error = mpr_alloc_queues(sc)) != 0) 6791415db6cSScott Long break; 6801415db6cSScott Long break; 6811415db6cSScott Long } 6821415db6cSScott Long if (error) { 683757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 6841415db6cSScott Long "Failed to alloc queues with error %d\n", error); 685991554f2SKenneth D. Merry mpr_free(sc); 686991554f2SKenneth D. Merry return (error); 687991554f2SKenneth D. Merry } 688991554f2SKenneth D. Merry 689991554f2SKenneth D. Merry /* Always initialize the queues */ 690991554f2SKenneth D. Merry bzero(sc->free_queue, sc->fqdepth * 4); 691991554f2SKenneth D. Merry mpr_init_queues(sc); 692991554f2SKenneth D. Merry 693991554f2SKenneth D. Merry /* 694991554f2SKenneth D. Merry * Always get the chip out of the reset state, but only panic if not 695991554f2SKenneth D. Merry * attaching. If attaching and there is an error, that is handled by 696991554f2SKenneth D. Merry * the OS. 697991554f2SKenneth D. Merry */ 698991554f2SKenneth D. Merry error = mpr_transition_operational(sc); 699991554f2SKenneth D. Merry if (error != 0) { 700757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "Failed to " 701757ff642SScott Long "transition to operational with error %d\n", error); 702991554f2SKenneth D. Merry mpr_free(sc); 703991554f2SKenneth D. Merry return (error); 704991554f2SKenneth D. Merry } 705991554f2SKenneth D. Merry 706991554f2SKenneth D. Merry /* 707991554f2SKenneth D. Merry * Finish the queue initialization. 708991554f2SKenneth D. Merry * These are set here instead of in mpr_init_queues() because the 709991554f2SKenneth D. Merry * IOC resets these values during the state transition in 710991554f2SKenneth D. Merry * mpr_transition_operational(). The free index is set to 1 711991554f2SKenneth D. Merry * because the corresponding index in the IOC is set to 0, and the 712991554f2SKenneth D. Merry * IOC treats the queues as full if both are set to the same value. 713991554f2SKenneth D. Merry * Hence the reason that the queue can't hold all of the possible 714991554f2SKenneth D. Merry * replies. 715991554f2SKenneth D. Merry */ 716991554f2SKenneth D. Merry sc->replypostindex = 0; 717991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_FREE_HOST_INDEX_OFFSET, sc->replyfreeindex); 718991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_POST_HOST_INDEX_OFFSET, 0); 719991554f2SKenneth D. Merry 720991554f2SKenneth D. Merry /* 721991554f2SKenneth D. Merry * Attach the subsystems so they can prepare their event masks. 7221415db6cSScott Long * XXX Should be dynamic so that IM/IR and user modules can attach 723991554f2SKenneth D. Merry */ 7241415db6cSScott Long error = 0; 7251415db6cSScott Long while (attaching) { 726757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Attaching subsystems\n"); 7271415db6cSScott Long if ((error = mpr_attach_log(sc)) != 0) 7281415db6cSScott Long break; 7291415db6cSScott Long if ((error = mpr_attach_sas(sc)) != 0) 7301415db6cSScott Long break; 7311415db6cSScott Long if ((error = mpr_attach_user(sc)) != 0) 7321415db6cSScott Long break; 7331415db6cSScott Long break; 7341415db6cSScott Long } 7351415db6cSScott Long if (error) { 736757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 7371415db6cSScott Long "Failed to attach all subsystems: error %d\n", error); 738991554f2SKenneth D. Merry mpr_free(sc); 739991554f2SKenneth D. Merry return (error); 740991554f2SKenneth D. Merry } 741991554f2SKenneth D. Merry 74210695417SScott Long /* 74310695417SScott Long * XXX If the number of MSI-X vectors changes during re-init, this 74410695417SScott Long * won't see it and adjust. 74510695417SScott Long */ 74610695417SScott Long if (attaching && (error = mpr_pci_setup_interrupts(sc)) != 0) { 747757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 748757ff642SScott Long "Failed to setup interrupts\n"); 749991554f2SKenneth D. Merry mpr_free(sc); 750991554f2SKenneth D. Merry return (error); 751991554f2SKenneth D. Merry } 752991554f2SKenneth D. Merry 753991554f2SKenneth D. Merry return (error); 754991554f2SKenneth D. Merry } 755991554f2SKenneth D. Merry 756991554f2SKenneth D. Merry /* 757991554f2SKenneth D. Merry * This is called if memory is being free (during detach for example) and when 758991554f2SKenneth D. Merry * buffers need to be reallocated due to a Diag Reset. 759991554f2SKenneth D. Merry */ 760991554f2SKenneth D. Merry static void 761991554f2SKenneth D. Merry mpr_iocfacts_free(struct mpr_softc *sc) 762991554f2SKenneth D. Merry { 763991554f2SKenneth D. Merry struct mpr_command *cm; 764991554f2SKenneth D. Merry int i; 765991554f2SKenneth D. Merry 766991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 767991554f2SKenneth D. Merry 768991554f2SKenneth D. Merry if (sc->free_busaddr != 0) 769991554f2SKenneth D. Merry bus_dmamap_unload(sc->queues_dmat, sc->queues_map); 770991554f2SKenneth D. Merry if (sc->free_queue != NULL) 771991554f2SKenneth D. Merry bus_dmamem_free(sc->queues_dmat, sc->free_queue, 772991554f2SKenneth D. Merry sc->queues_map); 773991554f2SKenneth D. Merry if (sc->queues_dmat != NULL) 774991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->queues_dmat); 775991554f2SKenneth D. Merry 776731308d0SAlexander Motin if (sc->chain_frames != NULL) { 777991554f2SKenneth D. Merry bus_dmamap_unload(sc->chain_dmat, sc->chain_map); 778991554f2SKenneth D. Merry bus_dmamem_free(sc->chain_dmat, sc->chain_frames, 779991554f2SKenneth D. Merry sc->chain_map); 780731308d0SAlexander Motin } 781991554f2SKenneth D. Merry if (sc->chain_dmat != NULL) 782991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->chain_dmat); 783991554f2SKenneth D. Merry 784991554f2SKenneth D. Merry if (sc->sense_busaddr != 0) 785991554f2SKenneth D. Merry bus_dmamap_unload(sc->sense_dmat, sc->sense_map); 786991554f2SKenneth D. Merry if (sc->sense_frames != NULL) 787991554f2SKenneth D. Merry bus_dmamem_free(sc->sense_dmat, sc->sense_frames, 788991554f2SKenneth D. Merry sc->sense_map); 789991554f2SKenneth D. Merry if (sc->sense_dmat != NULL) 790991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->sense_dmat); 791991554f2SKenneth D. Merry 79267feec50SStephen McConnell if (sc->prp_page_busaddr != 0) 79367feec50SStephen McConnell bus_dmamap_unload(sc->prp_page_dmat, sc->prp_page_map); 79467feec50SStephen McConnell if (sc->prp_pages != NULL) 79567feec50SStephen McConnell bus_dmamem_free(sc->prp_page_dmat, sc->prp_pages, 79667feec50SStephen McConnell sc->prp_page_map); 79767feec50SStephen McConnell if (sc->prp_page_dmat != NULL) 79867feec50SStephen McConnell bus_dma_tag_destroy(sc->prp_page_dmat); 79967feec50SStephen McConnell 800991554f2SKenneth D. Merry if (sc->reply_busaddr != 0) 801991554f2SKenneth D. Merry bus_dmamap_unload(sc->reply_dmat, sc->reply_map); 802991554f2SKenneth D. Merry if (sc->reply_frames != NULL) 803991554f2SKenneth D. Merry bus_dmamem_free(sc->reply_dmat, sc->reply_frames, 804991554f2SKenneth D. Merry sc->reply_map); 805991554f2SKenneth D. Merry if (sc->reply_dmat != NULL) 806991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->reply_dmat); 807991554f2SKenneth D. Merry 808991554f2SKenneth D. Merry if (sc->req_busaddr != 0) 809991554f2SKenneth D. Merry bus_dmamap_unload(sc->req_dmat, sc->req_map); 810991554f2SKenneth D. Merry if (sc->req_frames != NULL) 811991554f2SKenneth D. Merry bus_dmamem_free(sc->req_dmat, sc->req_frames, sc->req_map); 812991554f2SKenneth D. Merry if (sc->req_dmat != NULL) 813991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->req_dmat); 814991554f2SKenneth D. Merry 815991554f2SKenneth D. Merry if (sc->chains != NULL) 816991554f2SKenneth D. Merry free(sc->chains, M_MPR); 81767feec50SStephen McConnell if (sc->prps != NULL) 81867feec50SStephen McConnell free(sc->prps, M_MPR); 819991554f2SKenneth D. Merry if (sc->commands != NULL) { 820991554f2SKenneth D. Merry for (i = 1; i < sc->num_reqs; i++) { 821991554f2SKenneth D. Merry cm = &sc->commands[i]; 822991554f2SKenneth D. Merry bus_dmamap_destroy(sc->buffer_dmat, cm->cm_dmamap); 823991554f2SKenneth D. Merry } 824991554f2SKenneth D. Merry free(sc->commands, M_MPR); 825991554f2SKenneth D. Merry } 826991554f2SKenneth D. Merry if (sc->buffer_dmat != NULL) 827991554f2SKenneth D. Merry bus_dma_tag_destroy(sc->buffer_dmat); 828bec09074SScott Long 829bec09074SScott Long mpr_pci_free_interrupts(sc); 830bec09074SScott Long free(sc->queues, M_MPR); 831bec09074SScott Long sc->queues = NULL; 832991554f2SKenneth D. Merry } 833991554f2SKenneth D. Merry 834991554f2SKenneth D. Merry /* 835991554f2SKenneth D. Merry * The terms diag reset and hard reset are used interchangeably in the MPI 836991554f2SKenneth D. Merry * docs to mean resetting the controller chip. In this code diag reset 837991554f2SKenneth D. Merry * cleans everything up, and the hard reset function just sends the reset 838991554f2SKenneth D. Merry * sequence to the chip. This should probably be refactored so that every 839991554f2SKenneth D. Merry * subsystem gets a reset notification of some sort, and can clean up 840991554f2SKenneth D. Merry * appropriately. 841991554f2SKenneth D. Merry */ 842991554f2SKenneth D. Merry int 843991554f2SKenneth D. Merry mpr_reinit(struct mpr_softc *sc) 844991554f2SKenneth D. Merry { 845991554f2SKenneth D. Merry int error; 846991554f2SKenneth D. Merry struct mprsas_softc *sassc; 847991554f2SKenneth D. Merry 848991554f2SKenneth D. Merry sassc = sc->sassc; 849991554f2SKenneth D. Merry 850991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 851991554f2SKenneth D. Merry 852991554f2SKenneth D. Merry mtx_assert(&sc->mpr_mtx, MA_OWNED); 853991554f2SKenneth D. Merry 854757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_INFO, "Reinitializing controller\n"); 855991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_DIAGRESET) { 856757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Reset already in progress\n"); 857991554f2SKenneth D. Merry return 0; 858991554f2SKenneth D. Merry } 859991554f2SKenneth D. Merry 860757ff642SScott Long /* 861757ff642SScott Long * Make sure the completion callbacks can recognize they're getting 862991554f2SKenneth D. Merry * a NULL cm_reply due to a reset. 863991554f2SKenneth D. Merry */ 864991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_DIAGRESET; 865991554f2SKenneth D. Merry 866991554f2SKenneth D. Merry /* 867991554f2SKenneth D. Merry * Mask interrupts here. 868991554f2SKenneth D. Merry */ 869757ff642SScott Long mpr_dprint(sc, MPR_INIT, "Masking interrupts and resetting\n"); 870991554f2SKenneth D. Merry mpr_mask_intr(sc); 871991554f2SKenneth D. Merry 872991554f2SKenneth D. Merry error = mpr_diag_reset(sc, CAN_SLEEP); 873991554f2SKenneth D. Merry if (error != 0) { 874991554f2SKenneth D. Merry panic("%s hard reset failed with error %d\n", __func__, error); 875991554f2SKenneth D. Merry } 876991554f2SKenneth D. Merry 877991554f2SKenneth D. Merry /* Restore the PCI state, including the MSI-X registers */ 878991554f2SKenneth D. Merry mpr_pci_restore(sc); 879991554f2SKenneth D. Merry 880991554f2SKenneth D. Merry /* Give the I/O subsystem special priority to get itself prepared */ 881991554f2SKenneth D. Merry mprsas_handle_reinit(sc); 882991554f2SKenneth D. Merry 883991554f2SKenneth D. Merry /* 884991554f2SKenneth D. Merry * Get IOC Facts and allocate all structures based on this information. 885991554f2SKenneth D. Merry * The attach function will also call mpr_iocfacts_allocate at startup. 886991554f2SKenneth D. Merry * If relevant values have changed in IOC Facts, this function will free 887991554f2SKenneth D. Merry * all of the memory based on IOC Facts and reallocate that memory. 888991554f2SKenneth D. Merry */ 889991554f2SKenneth D. Merry if ((error = mpr_iocfacts_allocate(sc, FALSE)) != 0) { 890991554f2SKenneth D. Merry panic("%s IOC Facts based allocation failed with error %d\n", 891991554f2SKenneth D. Merry __func__, error); 892991554f2SKenneth D. Merry } 893991554f2SKenneth D. Merry 894991554f2SKenneth D. Merry /* 895991554f2SKenneth D. Merry * Mapping structures will be re-allocated after getting IOC Page8, so 896991554f2SKenneth D. Merry * free these structures here. 897991554f2SKenneth D. Merry */ 898991554f2SKenneth D. Merry mpr_mapping_exit(sc); 899991554f2SKenneth D. Merry 900991554f2SKenneth D. Merry /* 901991554f2SKenneth D. Merry * The static page function currently read is IOC Page8. Others can be 902991554f2SKenneth D. Merry * added in future. It's possible that the values in IOC Page8 have 903991554f2SKenneth D. Merry * changed after a Diag Reset due to user modification, so always read 904991554f2SKenneth D. Merry * these. Interrupts are masked, so unmask them before getting config 905991554f2SKenneth D. Merry * pages. 906991554f2SKenneth D. Merry */ 907991554f2SKenneth D. Merry mpr_unmask_intr(sc); 908991554f2SKenneth D. Merry sc->mpr_flags &= ~MPR_FLAGS_DIAGRESET; 909991554f2SKenneth D. Merry mpr_base_static_config_pages(sc); 910991554f2SKenneth D. Merry 911991554f2SKenneth D. Merry /* 912991554f2SKenneth D. Merry * Some mapping info is based in IOC Page8 data, so re-initialize the 913991554f2SKenneth D. Merry * mapping tables. 914991554f2SKenneth D. Merry */ 915991554f2SKenneth D. Merry mpr_mapping_initialize(sc); 916991554f2SKenneth D. Merry 917991554f2SKenneth D. Merry /* 918991554f2SKenneth D. Merry * Restart will reload the event masks clobbered by the reset, and 919991554f2SKenneth D. Merry * then enable the port. 920991554f2SKenneth D. Merry */ 921991554f2SKenneth D. Merry mpr_reregister_events(sc); 922991554f2SKenneth D. Merry 923991554f2SKenneth D. Merry /* the end of discovery will release the simq, so we're done. */ 924757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_XINFO, "Finished sc %p post %u free %u\n", 925757ff642SScott Long sc, sc->replypostindex, sc->replyfreeindex); 926991554f2SKenneth D. Merry mprsas_release_simq_reinit(sassc); 927757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit error= %d\n", __func__, error); 928991554f2SKenneth D. Merry 929991554f2SKenneth D. Merry return 0; 930991554f2SKenneth D. Merry } 931991554f2SKenneth D. Merry 932991554f2SKenneth D. Merry /* Wait for the chip to ACK a word that we've put into its FIFO 933991554f2SKenneth D. Merry * Wait for <timeout> seconds. In single loop wait for busy loop 934991554f2SKenneth D. Merry * for 500 microseconds. 935991554f2SKenneth D. Merry * Total is [ 0.5 * (2000 * <timeout>) ] in miliseconds. 936991554f2SKenneth D. Merry * */ 937991554f2SKenneth D. Merry static int 938991554f2SKenneth D. Merry mpr_wait_db_ack(struct mpr_softc *sc, int timeout, int sleep_flag) 939991554f2SKenneth D. Merry { 940991554f2SKenneth D. Merry u32 cntdn, count; 941991554f2SKenneth D. Merry u32 int_status; 942991554f2SKenneth D. Merry u32 doorbell; 943991554f2SKenneth D. Merry 944991554f2SKenneth D. Merry count = 0; 945991554f2SKenneth D. Merry cntdn = (sleep_flag == CAN_SLEEP) ? 1000*timeout : 2000*timeout; 946991554f2SKenneth D. Merry do { 947991554f2SKenneth D. Merry int_status = mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET); 948991554f2SKenneth D. Merry if (!(int_status & MPI2_HIS_SYS2IOC_DB_STATUS)) { 949757ff642SScott Long mpr_dprint(sc, MPR_TRACE, "%s: successful count(%d), " 950991554f2SKenneth D. Merry "timeout(%d)\n", __func__, count, timeout); 951991554f2SKenneth D. Merry return 0; 952991554f2SKenneth D. Merry } else if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) { 953991554f2SKenneth D. Merry doorbell = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 954991554f2SKenneth D. Merry if ((doorbell & MPI2_IOC_STATE_MASK) == 955991554f2SKenneth D. Merry MPI2_IOC_STATE_FAULT) { 956991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 957991554f2SKenneth D. Merry "fault_state(0x%04x)!\n", doorbell); 958991554f2SKenneth D. Merry return (EFAULT); 959991554f2SKenneth D. Merry } 960991554f2SKenneth D. Merry } else if (int_status == 0xFFFFFFFF) 961991554f2SKenneth D. Merry goto out; 962991554f2SKenneth D. Merry 963991554f2SKenneth D. Merry /* 964991554f2SKenneth D. Merry * If it can sleep, sleep for 1 milisecond, else busy loop for 965991554f2SKenneth D. Merry * 0.5 milisecond 966991554f2SKenneth D. Merry */ 967991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) 968a2c14879SStephen McConnell msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, "mprdba", 969a2c14879SStephen McConnell hz/1000); 970991554f2SKenneth D. Merry else if (sleep_flag == CAN_SLEEP) 971991554f2SKenneth D. Merry pause("mprdba", hz/1000); 972991554f2SKenneth D. Merry else 973991554f2SKenneth D. Merry DELAY(500); 974991554f2SKenneth D. Merry count++; 975991554f2SKenneth D. Merry } while (--cntdn); 976991554f2SKenneth D. Merry 977991554f2SKenneth D. Merry out: 978991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "%s: failed due to timeout count(%d), " 979991554f2SKenneth D. Merry "int_status(%x)!\n", __func__, count, int_status); 980991554f2SKenneth D. Merry return (ETIMEDOUT); 981991554f2SKenneth D. Merry } 982991554f2SKenneth D. Merry 983991554f2SKenneth D. Merry /* Wait for the chip to signal that the next word in its FIFO can be fetched */ 984991554f2SKenneth D. Merry static int 985991554f2SKenneth D. Merry mpr_wait_db_int(struct mpr_softc *sc) 986991554f2SKenneth D. Merry { 987991554f2SKenneth D. Merry int retry; 988991554f2SKenneth D. Merry 989991554f2SKenneth D. Merry for (retry = 0; retry < MPR_DB_MAX_WAIT; retry++) { 990991554f2SKenneth D. Merry if ((mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET) & 991991554f2SKenneth D. Merry MPI2_HIS_IOC2SYS_DB_STATUS) != 0) 992991554f2SKenneth D. Merry return (0); 993991554f2SKenneth D. Merry DELAY(2000); 994991554f2SKenneth D. Merry } 995991554f2SKenneth D. Merry return (ETIMEDOUT); 996991554f2SKenneth D. Merry } 997991554f2SKenneth D. Merry 998991554f2SKenneth D. Merry /* Step through the synchronous command state machine, i.e. "Doorbell mode" */ 999991554f2SKenneth D. Merry static int 1000991554f2SKenneth D. Merry mpr_request_sync(struct mpr_softc *sc, void *req, MPI2_DEFAULT_REPLY *reply, 1001991554f2SKenneth D. Merry int req_sz, int reply_sz, int timeout) 1002991554f2SKenneth D. Merry { 1003991554f2SKenneth D. Merry uint32_t *data32; 1004991554f2SKenneth D. Merry uint16_t *data16; 1005991554f2SKenneth D. Merry int i, count, ioc_sz, residual; 1006991554f2SKenneth D. Merry int sleep_flags = CAN_SLEEP; 1007991554f2SKenneth D. Merry 1008991554f2SKenneth D. Merry #if __FreeBSD_version >= 1000029 1009991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 1010991554f2SKenneth D. Merry #else //__FreeBSD_version < 1000029 1011991554f2SKenneth D. Merry if (curthread->td_pflags & TDP_NOSLEEPING) 1012991554f2SKenneth D. Merry #endif //__FreeBSD_version >= 1000029 1013991554f2SKenneth D. Merry sleep_flags = NO_SLEEP; 1014991554f2SKenneth D. Merry 1015991554f2SKenneth D. Merry /* Step 1 */ 1016991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1017991554f2SKenneth D. Merry 1018991554f2SKenneth D. Merry /* Step 2 */ 1019991554f2SKenneth D. Merry if (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) 1020991554f2SKenneth D. Merry return (EBUSY); 1021991554f2SKenneth D. Merry 1022991554f2SKenneth D. Merry /* Step 3 1023991554f2SKenneth D. Merry * Announce that a message is coming through the doorbell. Messages 1024991554f2SKenneth D. Merry * are pushed at 32bit words, so round up if needed. 1025991554f2SKenneth D. Merry */ 1026991554f2SKenneth D. Merry count = (req_sz + 3) / 4; 1027991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, 1028991554f2SKenneth D. Merry (MPI2_FUNCTION_HANDSHAKE << MPI2_DOORBELL_FUNCTION_SHIFT) | 1029991554f2SKenneth D. Merry (count << MPI2_DOORBELL_ADD_DWORDS_SHIFT)); 1030991554f2SKenneth D. Merry 1031991554f2SKenneth D. Merry /* Step 4 */ 1032991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) || 1033991554f2SKenneth D. Merry (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) == 0) { 1034991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Doorbell failed to activate\n"); 1035991554f2SKenneth D. Merry return (ENXIO); 1036991554f2SKenneth D. Merry } 1037991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1038991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flags) != 0) { 1039991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Doorbell handshake failed\n"); 1040991554f2SKenneth D. Merry return (ENXIO); 1041991554f2SKenneth D. Merry } 1042991554f2SKenneth D. Merry 1043991554f2SKenneth D. Merry /* Step 5 */ 1044991554f2SKenneth D. Merry /* Clock out the message data synchronously in 32-bit dwords*/ 1045991554f2SKenneth D. Merry data32 = (uint32_t *)req; 1046991554f2SKenneth D. Merry for (i = 0; i < count; i++) { 1047991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_DOORBELL_OFFSET, htole32(data32[i])); 1048991554f2SKenneth D. Merry if (mpr_wait_db_ack(sc, 5, sleep_flags) != 0) { 1049991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 1050991554f2SKenneth D. Merry "Timeout while writing doorbell\n"); 1051991554f2SKenneth D. Merry return (ENXIO); 1052991554f2SKenneth D. Merry } 1053991554f2SKenneth D. Merry } 1054991554f2SKenneth D. Merry 1055991554f2SKenneth D. Merry /* Step 6 */ 1056991554f2SKenneth D. Merry /* Clock in the reply in 16-bit words. The total length of the 1057991554f2SKenneth D. Merry * message is always in the 4th byte, so clock out the first 2 words 1058991554f2SKenneth D. Merry * manually, then loop the rest. 1059991554f2SKenneth D. Merry */ 1060991554f2SKenneth D. Merry data16 = (uint16_t *)reply; 1061991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1062991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell 0\n"); 1063991554f2SKenneth D. Merry return (ENXIO); 1064991554f2SKenneth D. Merry } 1065991554f2SKenneth D. Merry data16[0] = 1066991554f2SKenneth D. Merry mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_DATA_MASK; 1067991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1068991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1069991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell 1\n"); 1070991554f2SKenneth D. Merry return (ENXIO); 1071991554f2SKenneth D. Merry } 1072991554f2SKenneth D. Merry data16[1] = 1073991554f2SKenneth D. Merry mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_DATA_MASK; 1074991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1075991554f2SKenneth D. Merry 1076991554f2SKenneth D. Merry /* Number of 32bit words in the message */ 1077991554f2SKenneth D. Merry ioc_sz = reply->MsgLength; 1078991554f2SKenneth D. Merry 1079991554f2SKenneth D. Merry /* 1080991554f2SKenneth D. Merry * Figure out how many 16bit words to clock in without overrunning. 1081991554f2SKenneth D. Merry * The precision loss with dividing reply_sz can safely be 1082991554f2SKenneth D. Merry * ignored because the messages can only be multiples of 32bits. 1083991554f2SKenneth D. Merry */ 1084991554f2SKenneth D. Merry residual = 0; 1085991554f2SKenneth D. Merry count = MIN((reply_sz / 4), ioc_sz) * 2; 1086991554f2SKenneth D. Merry if (count < ioc_sz * 2) { 1087991554f2SKenneth D. Merry residual = ioc_sz * 2 - count; 1088991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Driver error, throwing away %d " 1089991554f2SKenneth D. Merry "residual message words\n", residual); 1090991554f2SKenneth D. Merry } 1091991554f2SKenneth D. Merry 1092991554f2SKenneth D. Merry for (i = 2; i < count; i++) { 1093991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1094991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 1095991554f2SKenneth D. Merry "Timeout reading doorbell %d\n", i); 1096991554f2SKenneth D. Merry return (ENXIO); 1097991554f2SKenneth D. Merry } 1098991554f2SKenneth D. Merry data16[i] = mpr_regread(sc, MPI2_DOORBELL_OFFSET) & 1099991554f2SKenneth D. Merry MPI2_DOORBELL_DATA_MASK; 1100991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1101991554f2SKenneth D. Merry } 1102991554f2SKenneth D. Merry 1103991554f2SKenneth D. Merry /* 1104991554f2SKenneth D. Merry * Pull out residual words that won't fit into the provided buffer. 1105991554f2SKenneth D. Merry * This keeps the chip from hanging due to a driver programming 1106991554f2SKenneth D. Merry * error. 1107991554f2SKenneth D. Merry */ 1108991554f2SKenneth D. Merry while (residual--) { 1109991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1110991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout reading doorbell\n"); 1111991554f2SKenneth D. Merry return (ENXIO); 1112991554f2SKenneth D. Merry } 1113991554f2SKenneth D. Merry (void)mpr_regread(sc, MPI2_DOORBELL_OFFSET); 1114991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1115991554f2SKenneth D. Merry } 1116991554f2SKenneth D. Merry 1117991554f2SKenneth D. Merry /* Step 7 */ 1118991554f2SKenneth D. Merry if (mpr_wait_db_int(sc) != 0) { 1119991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Timeout waiting to exit doorbell\n"); 1120991554f2SKenneth D. Merry return (ENXIO); 1121991554f2SKenneth D. Merry } 1122991554f2SKenneth D. Merry if (mpr_regread(sc, MPI2_DOORBELL_OFFSET) & MPI2_DOORBELL_USED) 1123991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Warning, doorbell still active\n"); 1124991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET, 0x0); 1125991554f2SKenneth D. Merry 1126991554f2SKenneth D. Merry return (0); 1127991554f2SKenneth D. Merry } 1128991554f2SKenneth D. Merry 1129991554f2SKenneth D. Merry static void 1130991554f2SKenneth D. Merry mpr_enqueue_request(struct mpr_softc *sc, struct mpr_command *cm) 1131991554f2SKenneth D. Merry { 113267feec50SStephen McConnell request_descriptor rd; 1133991554f2SKenneth D. Merry 1134991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1135a2c14879SStephen McConnell mpr_dprint(sc, MPR_TRACE, "SMID %u cm %p ccb %p\n", 1136991554f2SKenneth D. Merry cm->cm_desc.Default.SMID, cm, cm->cm_ccb); 1137991554f2SKenneth D. Merry 1138991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_ATTACH_DONE && !(sc->mpr_flags & 1139991554f2SKenneth D. Merry MPR_FLAGS_SHUTDOWN)) 1140991554f2SKenneth D. Merry mtx_assert(&sc->mpr_mtx, MA_OWNED); 1141991554f2SKenneth D. Merry 1142991554f2SKenneth D. Merry if (++sc->io_cmds_active > sc->io_cmds_highwater) 1143991554f2SKenneth D. Merry sc->io_cmds_highwater++; 1144991554f2SKenneth D. Merry 1145f0779b04SScott Long KASSERT(cm->cm_state == MPR_CM_STATE_BUSY, ("command not busy\n")); 1146f0779b04SScott Long cm->cm_state = MPR_CM_STATE_INQUEUE; 1147f0779b04SScott Long 114867feec50SStephen McConnell if (sc->atomic_desc_capable) { 114967feec50SStephen McConnell rd.u.low = cm->cm_desc.Words.Low; 115067feec50SStephen McConnell mpr_regwrite(sc, MPI26_ATOMIC_REQUEST_DESCRIPTOR_POST_OFFSET, 115167feec50SStephen McConnell rd.u.low); 115267feec50SStephen McConnell } else { 1153991554f2SKenneth D. Merry rd.u.low = cm->cm_desc.Words.Low; 1154991554f2SKenneth D. Merry rd.u.high = cm->cm_desc.Words.High; 1155991554f2SKenneth D. Merry rd.word = htole64(rd.word); 1156991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET, 1157991554f2SKenneth D. Merry rd.u.low); 1158991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET, 1159991554f2SKenneth D. Merry rd.u.high); 1160991554f2SKenneth D. Merry } 116167feec50SStephen McConnell } 1162991554f2SKenneth D. Merry 1163991554f2SKenneth D. Merry /* 1164991554f2SKenneth D. Merry * Just the FACTS, ma'am. 1165991554f2SKenneth D. Merry */ 1166991554f2SKenneth D. Merry static int 1167991554f2SKenneth D. Merry mpr_get_iocfacts(struct mpr_softc *sc, MPI2_IOC_FACTS_REPLY *facts) 1168991554f2SKenneth D. Merry { 1169991554f2SKenneth D. Merry MPI2_DEFAULT_REPLY *reply; 1170991554f2SKenneth D. Merry MPI2_IOC_FACTS_REQUEST request; 1171991554f2SKenneth D. Merry int error, req_sz, reply_sz; 1172991554f2SKenneth D. Merry 1173991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1174757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 1175991554f2SKenneth D. Merry 1176991554f2SKenneth D. Merry req_sz = sizeof(MPI2_IOC_FACTS_REQUEST); 1177991554f2SKenneth D. Merry reply_sz = sizeof(MPI2_IOC_FACTS_REPLY); 1178991554f2SKenneth D. Merry reply = (MPI2_DEFAULT_REPLY *)facts; 1179991554f2SKenneth D. Merry 1180991554f2SKenneth D. Merry bzero(&request, req_sz); 1181991554f2SKenneth D. Merry request.Function = MPI2_FUNCTION_IOC_FACTS; 1182991554f2SKenneth D. Merry error = mpr_request_sync(sc, &request, reply, req_sz, reply_sz, 5); 1183991554f2SKenneth D. Merry 1184757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit, error= %d\n", __func__, error); 1185991554f2SKenneth D. Merry return (error); 1186991554f2SKenneth D. Merry } 1187991554f2SKenneth D. Merry 1188991554f2SKenneth D. Merry static int 1189991554f2SKenneth D. Merry mpr_send_iocinit(struct mpr_softc *sc) 1190991554f2SKenneth D. Merry { 1191991554f2SKenneth D. Merry MPI2_IOC_INIT_REQUEST init; 1192991554f2SKenneth D. Merry MPI2_DEFAULT_REPLY reply; 1193991554f2SKenneth D. Merry int req_sz, reply_sz, error; 1194991554f2SKenneth D. Merry struct timeval now; 1195991554f2SKenneth D. Merry uint64_t time_in_msec; 1196991554f2SKenneth D. Merry 1197991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 1198757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 1199991554f2SKenneth D. Merry 120096410703SScott Long /* Do a quick sanity check on proper initialization */ 120196410703SScott Long if ((sc->pqdepth == 0) || (sc->fqdepth == 0) || (sc->reqframesz == 0) 120296410703SScott Long || (sc->replyframesz == 0)) { 120396410703SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 120496410703SScott Long "Driver not fully initialized for IOCInit\n"); 120596410703SScott Long return (EINVAL); 120696410703SScott Long } 120796410703SScott Long 1208991554f2SKenneth D. Merry req_sz = sizeof(MPI2_IOC_INIT_REQUEST); 1209991554f2SKenneth D. Merry reply_sz = sizeof(MPI2_IOC_INIT_REPLY); 1210991554f2SKenneth D. Merry bzero(&init, req_sz); 1211991554f2SKenneth D. Merry bzero(&reply, reply_sz); 1212991554f2SKenneth D. Merry 1213991554f2SKenneth D. Merry /* 1214991554f2SKenneth D. Merry * Fill in the init block. Note that most addresses are 1215991554f2SKenneth D. Merry * deliberately in the lower 32bits of memory. This is a micro- 1216991554f2SKenneth D. Merry * optimzation for PCI/PCIX, though it's not clear if it helps PCIe. 1217991554f2SKenneth D. Merry */ 1218991554f2SKenneth D. Merry init.Function = MPI2_FUNCTION_IOC_INIT; 1219991554f2SKenneth D. Merry init.WhoInit = MPI2_WHOINIT_HOST_DRIVER; 1220991554f2SKenneth D. Merry init.MsgVersion = htole16(MPI2_VERSION); 1221991554f2SKenneth D. Merry init.HeaderVersion = htole16(MPI2_HEADER_VERSION); 122296410703SScott Long init.SystemRequestFrameSize = htole16((uint16_t)(sc->reqframesz / 4)); 1223991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueDepth = htole16(sc->pqdepth); 1224991554f2SKenneth D. Merry init.ReplyFreeQueueDepth = htole16(sc->fqdepth); 1225991554f2SKenneth D. Merry init.SenseBufferAddressHigh = 0; 1226991554f2SKenneth D. Merry init.SystemReplyAddressHigh = 0; 1227991554f2SKenneth D. Merry init.SystemRequestFrameBaseAddress.High = 0; 1228991554f2SKenneth D. Merry init.SystemRequestFrameBaseAddress.Low = 1229991554f2SKenneth D. Merry htole32((uint32_t)sc->req_busaddr); 1230991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueAddress.High = 0; 1231991554f2SKenneth D. Merry init.ReplyDescriptorPostQueueAddress.Low = 1232991554f2SKenneth D. Merry htole32((uint32_t)sc->post_busaddr); 1233991554f2SKenneth D. Merry init.ReplyFreeQueueAddress.High = 0; 1234991554f2SKenneth D. Merry init.ReplyFreeQueueAddress.Low = htole32((uint32_t)sc->free_busaddr); 1235991554f2SKenneth D. Merry getmicrotime(&now); 1236991554f2SKenneth D. Merry time_in_msec = (now.tv_sec * 1000 + now.tv_usec/1000); 1237991554f2SKenneth D. Merry init.TimeStamp.High = htole32((time_in_msec >> 32) & 0xFFFFFFFF); 1238991554f2SKenneth D. Merry init.TimeStamp.Low = htole32(time_in_msec & 0xFFFFFFFF); 123967feec50SStephen McConnell init.HostPageSize = HOST_PAGE_SIZE_4K; 1240991554f2SKenneth D. Merry 1241991554f2SKenneth D. Merry error = mpr_request_sync(sc, &init, &reply, req_sz, reply_sz, 5); 1242991554f2SKenneth D. Merry if ((reply.IOCStatus & MPI2_IOCSTATUS_MASK) != MPI2_IOCSTATUS_SUCCESS) 1243991554f2SKenneth D. Merry error = ENXIO; 1244991554f2SKenneth D. Merry 1245991554f2SKenneth D. Merry mpr_dprint(sc, MPR_INIT, "IOCInit status= 0x%x\n", reply.IOCStatus); 1246757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 1247991554f2SKenneth D. Merry return (error); 1248991554f2SKenneth D. Merry } 1249991554f2SKenneth D. Merry 1250991554f2SKenneth D. Merry void 1251991554f2SKenneth D. Merry mpr_memaddr_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1252991554f2SKenneth D. Merry { 1253991554f2SKenneth D. Merry bus_addr_t *addr; 1254991554f2SKenneth D. Merry 1255991554f2SKenneth D. Merry addr = arg; 1256991554f2SKenneth D. Merry *addr = segs[0].ds_addr; 1257991554f2SKenneth D. Merry } 1258991554f2SKenneth D. Merry 1259e2997a03SKenneth D. Merry void 1260e2997a03SKenneth D. Merry mpr_memaddr_wait_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1261e2997a03SKenneth D. Merry { 1262e2997a03SKenneth D. Merry struct mpr_busdma_context *ctx; 1263e2997a03SKenneth D. Merry int need_unload, need_free; 1264e2997a03SKenneth D. Merry 1265e2997a03SKenneth D. Merry ctx = (struct mpr_busdma_context *)arg; 1266e2997a03SKenneth D. Merry need_unload = 0; 1267e2997a03SKenneth D. Merry need_free = 0; 1268e2997a03SKenneth D. Merry 1269e2997a03SKenneth D. Merry mpr_lock(ctx->softc); 1270e2997a03SKenneth D. Merry ctx->error = error; 1271e2997a03SKenneth D. Merry ctx->completed = 1; 1272e2997a03SKenneth D. Merry if ((error == 0) && (ctx->abandoned == 0)) { 1273e2997a03SKenneth D. Merry *ctx->addr = segs[0].ds_addr; 1274e2997a03SKenneth D. Merry } else { 1275e2997a03SKenneth D. Merry if (nsegs != 0) 1276e2997a03SKenneth D. Merry need_unload = 1; 1277e2997a03SKenneth D. Merry if (ctx->abandoned != 0) 1278e2997a03SKenneth D. Merry need_free = 1; 1279e2997a03SKenneth D. Merry } 1280e2997a03SKenneth D. Merry if (need_free == 0) 1281e2997a03SKenneth D. Merry wakeup(ctx); 1282e2997a03SKenneth D. Merry 1283e2997a03SKenneth D. Merry mpr_unlock(ctx->softc); 1284e2997a03SKenneth D. Merry 1285e2997a03SKenneth D. Merry if (need_unload != 0) { 1286e2997a03SKenneth D. Merry bus_dmamap_unload(ctx->buffer_dmat, 1287e2997a03SKenneth D. Merry ctx->buffer_dmamap); 1288e2997a03SKenneth D. Merry *ctx->addr = 0; 1289e2997a03SKenneth D. Merry } 1290e2997a03SKenneth D. Merry 1291e2997a03SKenneth D. Merry if (need_free != 0) 1292e2997a03SKenneth D. Merry free(ctx, M_MPR); 1293e2997a03SKenneth D. Merry } 1294e2997a03SKenneth D. Merry 1295991554f2SKenneth D. Merry static int 1296991554f2SKenneth D. Merry mpr_alloc_queues(struct mpr_softc *sc) 1297991554f2SKenneth D. Merry { 1298bec09074SScott Long struct mpr_queue *q; 12991415db6cSScott Long int nq, i; 1300bec09074SScott Long 13013c5ac992SScott Long nq = sc->msi_msgs; 1302bec09074SScott Long mpr_dprint(sc, MPR_INIT|MPR_XINFO, "Allocating %d I/O queues\n", nq); 1303bec09074SScott Long 1304ac2fffa4SPedro F. Giffuni sc->queues = malloc(sizeof(struct mpr_queue) * nq, M_MPR, 13053c5ac992SScott Long M_NOWAIT|M_ZERO); 1306bec09074SScott Long if (sc->queues == NULL) 1307bec09074SScott Long return (ENOMEM); 1308bec09074SScott Long 1309bec09074SScott Long for (i = 0; i < nq; i++) { 1310bec09074SScott Long q = &sc->queues[i]; 1311bec09074SScott Long mpr_dprint(sc, MPR_INIT, "Configuring queue %d %p\n", i, q); 1312bec09074SScott Long q->sc = sc; 1313bec09074SScott Long q->qnum = i; 1314bec09074SScott Long } 13151415db6cSScott Long return (0); 13161415db6cSScott Long } 13171415db6cSScott Long 13181415db6cSScott Long static int 13191415db6cSScott Long mpr_alloc_hw_queues(struct mpr_softc *sc) 13201415db6cSScott Long { 1321f5ead205SScott Long bus_dma_tag_template_t t; 13221415db6cSScott Long bus_addr_t queues_busaddr; 13231415db6cSScott Long uint8_t *queues; 13241415db6cSScott Long int qsize, fqsize, pqsize; 1325991554f2SKenneth D. Merry 1326991554f2SKenneth D. Merry /* 1327991554f2SKenneth D. Merry * The reply free queue contains 4 byte entries in multiples of 16 and 1328991554f2SKenneth D. Merry * aligned on a 16 byte boundary. There must always be an unused entry. 1329991554f2SKenneth D. Merry * This queue supplies fresh reply frames for the firmware to use. 1330991554f2SKenneth D. Merry * 1331991554f2SKenneth D. Merry * The reply descriptor post queue contains 8 byte entries in 1332991554f2SKenneth D. Merry * multiples of 16 and aligned on a 16 byte boundary. This queue 1333991554f2SKenneth D. Merry * contains filled-in reply frames sent from the firmware to the host. 1334991554f2SKenneth D. Merry * 1335991554f2SKenneth D. Merry * These two queues are allocated together for simplicity. 1336991554f2SKenneth D. Merry */ 1337d9c9c81cSPedro F. Giffuni sc->fqdepth = roundup2(sc->num_replies + 1, 16); 1338d9c9c81cSPedro F. Giffuni sc->pqdepth = roundup2(sc->num_replies + 1, 16); 1339991554f2SKenneth D. Merry fqsize= sc->fqdepth * 4; 1340991554f2SKenneth D. Merry pqsize = sc->pqdepth * 8; 1341991554f2SKenneth D. Merry qsize = fqsize + pqsize; 1342991554f2SKenneth D. Merry 1343f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 1344f5ead205SScott Long t.alignment = 16; 1345f5ead205SScott Long t.lowaddr = BUS_SPACE_MAXADDR_32BIT; 1346f5ead205SScott Long t.maxsize = t.maxsegsize = qsize; 1347f5ead205SScott Long t.nsegments = 1; 1348f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->queues_dmat)) { 1349757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate queues DMA tag\n"); 1350991554f2SKenneth D. Merry return (ENOMEM); 1351991554f2SKenneth D. Merry } 1352991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->queues_dmat, (void **)&queues, BUS_DMA_NOWAIT, 1353991554f2SKenneth D. Merry &sc->queues_map)) { 1354757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate queues memory\n"); 1355991554f2SKenneth D. Merry return (ENOMEM); 1356991554f2SKenneth D. Merry } 1357991554f2SKenneth D. Merry bzero(queues, qsize); 1358991554f2SKenneth D. Merry bus_dmamap_load(sc->queues_dmat, sc->queues_map, queues, qsize, 1359991554f2SKenneth D. Merry mpr_memaddr_cb, &queues_busaddr, 0); 1360991554f2SKenneth D. Merry 1361991554f2SKenneth D. Merry sc->free_queue = (uint32_t *)queues; 1362991554f2SKenneth D. Merry sc->free_busaddr = queues_busaddr; 1363991554f2SKenneth D. Merry sc->post_queue = (MPI2_REPLY_DESCRIPTORS_UNION *)(queues + fqsize); 1364991554f2SKenneth D. Merry sc->post_busaddr = queues_busaddr + fqsize; 136592ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "free queue busaddr= %#016jx size= %d\n", 136692ddc7b8SLi-Wen Hsu (uintmax_t)sc->free_busaddr, fqsize); 136792ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "reply queue busaddr= %#016jx size= %d\n", 136892ddc7b8SLi-Wen Hsu (uintmax_t)sc->post_busaddr, pqsize); 1369991554f2SKenneth D. Merry 1370991554f2SKenneth D. Merry return (0); 1371991554f2SKenneth D. Merry } 1372991554f2SKenneth D. Merry 1373991554f2SKenneth D. Merry static int 1374991554f2SKenneth D. Merry mpr_alloc_replies(struct mpr_softc *sc) 1375991554f2SKenneth D. Merry { 1376f5ead205SScott Long bus_dma_tag_template_t t; 1377991554f2SKenneth D. Merry int rsize, num_replies; 1378991554f2SKenneth D. Merry 137996410703SScott Long /* Store the reply frame size in bytes rather than as 32bit words */ 138096410703SScott Long sc->replyframesz = sc->facts->ReplyFrameSize * 4; 138196410703SScott Long 1382991554f2SKenneth D. Merry /* 1383991554f2SKenneth D. Merry * sc->num_replies should be one less than sc->fqdepth. We need to 1384991554f2SKenneth D. Merry * allocate space for sc->fqdepth replies, but only sc->num_replies 1385991554f2SKenneth D. Merry * replies can be used at once. 1386991554f2SKenneth D. Merry */ 1387991554f2SKenneth D. Merry num_replies = max(sc->fqdepth, sc->num_replies); 1388991554f2SKenneth D. Merry 138996410703SScott Long rsize = sc->replyframesz * num_replies; 1390f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 1391f5ead205SScott Long t.alignment = 4; 1392f5ead205SScott Long t.lowaddr = BUS_SPACE_MAXADDR_32BIT; 1393f5ead205SScott Long t.maxsize = t.maxsegsize = rsize; 1394f5ead205SScott Long t.nsegments = 1; 1395f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->reply_dmat)) { 1396757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate replies DMA tag\n"); 1397991554f2SKenneth D. Merry return (ENOMEM); 1398991554f2SKenneth D. Merry } 1399991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->reply_dmat, (void **)&sc->reply_frames, 1400991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->reply_map)) { 1401757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate replies memory\n"); 1402991554f2SKenneth D. Merry return (ENOMEM); 1403991554f2SKenneth D. Merry } 1404991554f2SKenneth D. Merry bzero(sc->reply_frames, rsize); 1405991554f2SKenneth D. Merry bus_dmamap_load(sc->reply_dmat, sc->reply_map, sc->reply_frames, rsize, 1406991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->reply_busaddr, 0); 140792ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "reply frames busaddr= %#016jx size= %d\n", 140892ddc7b8SLi-Wen Hsu (uintmax_t)sc->reply_busaddr, rsize); 1409991554f2SKenneth D. Merry 1410991554f2SKenneth D. Merry return (0); 1411991554f2SKenneth D. Merry } 1412991554f2SKenneth D. Merry 1413731308d0SAlexander Motin static void 1414731308d0SAlexander Motin mpr_load_chains_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1415731308d0SAlexander Motin { 1416731308d0SAlexander Motin struct mpr_softc *sc = arg; 1417731308d0SAlexander Motin struct mpr_chain *chain; 1418731308d0SAlexander Motin bus_size_t bo; 1419731308d0SAlexander Motin int i, o, s; 1420731308d0SAlexander Motin 1421731308d0SAlexander Motin if (error != 0) 1422731308d0SAlexander Motin return; 1423731308d0SAlexander Motin 1424731308d0SAlexander Motin for (i = 0, o = 0, s = 0; s < nsegs; s++) { 1425731308d0SAlexander Motin for (bo = 0; bo + sc->chain_frame_size <= segs[s].ds_len; 1426731308d0SAlexander Motin bo += sc->chain_frame_size) { 1427731308d0SAlexander Motin chain = &sc->chains[i++]; 1428731308d0SAlexander Motin chain->chain =(MPI2_SGE_IO_UNION *)(sc->chain_frames+o); 1429731308d0SAlexander Motin chain->chain_busaddr = segs[s].ds_addr + bo; 1430731308d0SAlexander Motin o += sc->chain_frame_size; 1431731308d0SAlexander Motin mpr_free_chain(sc, chain); 1432731308d0SAlexander Motin } 1433731308d0SAlexander Motin if (bo != segs[s].ds_len) 1434731308d0SAlexander Motin o += segs[s].ds_len - bo; 1435731308d0SAlexander Motin } 1436731308d0SAlexander Motin sc->chain_free_lowwater = i; 1437731308d0SAlexander Motin } 1438731308d0SAlexander Motin 1439991554f2SKenneth D. Merry static int 1440991554f2SKenneth D. Merry mpr_alloc_requests(struct mpr_softc *sc) 1441991554f2SKenneth D. Merry { 1442f5ead205SScott Long bus_dma_tag_template_t t; 1443991554f2SKenneth D. Merry struct mpr_command *cm; 1444991554f2SKenneth D. Merry int i, rsize, nsegs; 1445991554f2SKenneth D. Merry 144696410703SScott Long rsize = sc->reqframesz * sc->num_reqs; 1447f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 1448f5ead205SScott Long t.alignment = 16; 1449f5ead205SScott Long t.lowaddr = BUS_SPACE_MAXADDR_32BIT; 1450f5ead205SScott Long t.maxsize = t.maxsegsize = rsize; 1451f5ead205SScott Long t.nsegments = 1; 1452f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->req_dmat)) { 1453757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate request DMA tag\n"); 1454991554f2SKenneth D. Merry return (ENOMEM); 1455991554f2SKenneth D. Merry } 1456991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->req_dmat, (void **)&sc->req_frames, 1457991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->req_map)) { 1458757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate request memory\n"); 1459991554f2SKenneth D. Merry return (ENOMEM); 1460991554f2SKenneth D. Merry } 1461991554f2SKenneth D. Merry bzero(sc->req_frames, rsize); 1462991554f2SKenneth D. Merry bus_dmamap_load(sc->req_dmat, sc->req_map, sc->req_frames, rsize, 1463991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->req_busaddr, 0); 146492ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "request frames busaddr= %#016jx size= %d\n", 146592ddc7b8SLi-Wen Hsu (uintmax_t)sc->req_busaddr, rsize); 1466991554f2SKenneth D. Merry 1467731308d0SAlexander Motin sc->chains = malloc(sizeof(struct mpr_chain) * sc->num_chains, M_MPR, 1468731308d0SAlexander Motin M_NOWAIT | M_ZERO); 1469731308d0SAlexander Motin if (!sc->chains) { 1470731308d0SAlexander Motin mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain memory\n"); 1471731308d0SAlexander Motin return (ENOMEM); 1472731308d0SAlexander Motin } 14734f5d6573SAlexander Motin rsize = sc->chain_frame_size * sc->num_chains; 1474f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 1475f5ead205SScott Long t.alignment = 16; 1476f5ead205SScott Long t.maxsize = t.maxsegsize = rsize; 1477f5ead205SScott Long t.nsegments = howmany(rsize, PAGE_SIZE); 1478f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->chain_dmat)) { 1479757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain DMA tag\n"); 1480991554f2SKenneth D. Merry return (ENOMEM); 1481991554f2SKenneth D. Merry } 1482991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->chain_dmat, (void **)&sc->chain_frames, 1483731308d0SAlexander Motin BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->chain_map)) { 1484757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate chain memory\n"); 1485991554f2SKenneth D. Merry return (ENOMEM); 1486991554f2SKenneth D. Merry } 1487731308d0SAlexander Motin if (bus_dmamap_load(sc->chain_dmat, sc->chain_map, sc->chain_frames, 1488731308d0SAlexander Motin rsize, mpr_load_chains_cb, sc, BUS_DMA_NOWAIT)) { 1489731308d0SAlexander Motin mpr_dprint(sc, MPR_ERROR, "Cannot load chain memory\n"); 1490731308d0SAlexander Motin bus_dmamem_free(sc->chain_dmat, sc->chain_frames, 1491731308d0SAlexander Motin sc->chain_map); 1492731308d0SAlexander Motin return (ENOMEM); 1493731308d0SAlexander Motin } 1494991554f2SKenneth D. Merry 1495991554f2SKenneth D. Merry rsize = MPR_SENSE_LEN * sc->num_reqs; 1496f5ead205SScott Long bus_dma_template_clone(&t, sc->req_dmat); 1497f5ead205SScott Long t.maxsize = t.maxsegsize = rsize; 1498f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->sense_dmat)) { 1499757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate sense DMA tag\n"); 1500991554f2SKenneth D. Merry return (ENOMEM); 1501991554f2SKenneth D. Merry } 1502991554f2SKenneth D. Merry if (bus_dmamem_alloc(sc->sense_dmat, (void **)&sc->sense_frames, 1503991554f2SKenneth D. Merry BUS_DMA_NOWAIT, &sc->sense_map)) { 1504757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate sense memory\n"); 1505991554f2SKenneth D. Merry return (ENOMEM); 1506991554f2SKenneth D. Merry } 1507991554f2SKenneth D. Merry bzero(sc->sense_frames, rsize); 1508991554f2SKenneth D. Merry bus_dmamap_load(sc->sense_dmat, sc->sense_map, sc->sense_frames, rsize, 1509991554f2SKenneth D. Merry mpr_memaddr_cb, &sc->sense_busaddr, 0); 151092ddc7b8SLi-Wen Hsu mpr_dprint(sc, MPR_INIT, "sense frames busaddr= %#016jx size= %d\n", 151192ddc7b8SLi-Wen Hsu (uintmax_t)sc->sense_busaddr, rsize); 1512991554f2SKenneth D. Merry 151367feec50SStephen McConnell /* 151467feec50SStephen McConnell * Allocate NVMe PRP Pages for NVMe SGL support only if the FW supports 151567feec50SStephen McConnell * these devices. 151667feec50SStephen McConnell */ 151767feec50SStephen McConnell if ((sc->facts->MsgVersion >= MPI2_VERSION_02_06) && 151867feec50SStephen McConnell (sc->facts->ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_NVME_DEVICES)) { 151967feec50SStephen McConnell if (mpr_alloc_nvme_prp_pages(sc) == ENOMEM) 152067feec50SStephen McConnell return (ENOMEM); 152167feec50SStephen McConnell } 152267feec50SStephen McConnell 15234f5d6573SAlexander Motin nsegs = (sc->maxio / PAGE_SIZE) + 1; 1524f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 1525f5ead205SScott Long t.nsegments = nsegs; 1526f5ead205SScott Long t.flags = BUS_DMA_ALLOCNOW; 1527f5ead205SScott Long t.lockfunc = busdma_lock_mutex; 1528f5ead205SScott Long t.lockfuncarg = &sc->mpr_mtx; 1529f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->buffer_dmat)) { 1530757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate buffer DMA tag\n"); 1531991554f2SKenneth D. Merry return (ENOMEM); 1532991554f2SKenneth D. Merry } 1533991554f2SKenneth D. Merry 1534991554f2SKenneth D. Merry /* 1535991554f2SKenneth D. Merry * SMID 0 cannot be used as a free command per the firmware spec. 1536991554f2SKenneth D. Merry * Just drop that command instead of risking accounting bugs. 1537991554f2SKenneth D. Merry */ 1538991554f2SKenneth D. Merry sc->commands = malloc(sizeof(struct mpr_command) * sc->num_reqs, 1539991554f2SKenneth D. Merry M_MPR, M_WAITOK | M_ZERO); 1540991554f2SKenneth D. Merry if (!sc->commands) { 1541757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate command memory\n"); 1542991554f2SKenneth D. Merry return (ENOMEM); 1543991554f2SKenneth D. Merry } 1544991554f2SKenneth D. Merry for (i = 1; i < sc->num_reqs; i++) { 1545991554f2SKenneth D. Merry cm = &sc->commands[i]; 154696410703SScott Long cm->cm_req = sc->req_frames + i * sc->reqframesz; 154796410703SScott Long cm->cm_req_busaddr = sc->req_busaddr + i * sc->reqframesz; 1548991554f2SKenneth D. Merry cm->cm_sense = &sc->sense_frames[i]; 1549991554f2SKenneth D. Merry cm->cm_sense_busaddr = sc->sense_busaddr + i * MPR_SENSE_LEN; 1550991554f2SKenneth D. Merry cm->cm_desc.Default.SMID = i; 1551991554f2SKenneth D. Merry cm->cm_sc = sc; 1552f0779b04SScott Long cm->cm_state = MPR_CM_STATE_BUSY; 1553991554f2SKenneth D. Merry TAILQ_INIT(&cm->cm_chain_list); 155467feec50SStephen McConnell TAILQ_INIT(&cm->cm_prp_page_list); 1555991554f2SKenneth D. Merry callout_init_mtx(&cm->cm_callout, &sc->mpr_mtx, 0); 1556991554f2SKenneth D. Merry 1557991554f2SKenneth D. Merry /* XXX Is a failure here a critical problem? */ 155867feec50SStephen McConnell if (bus_dmamap_create(sc->buffer_dmat, 0, &cm->cm_dmamap) 155967feec50SStephen McConnell == 0) { 156062a09ee9SAlexander Motin if (i <= sc->num_prireqs) 1561991554f2SKenneth D. Merry mpr_free_high_priority_command(sc, cm); 1562991554f2SKenneth D. Merry else 1563991554f2SKenneth D. Merry mpr_free_command(sc, cm); 156467feec50SStephen McConnell } else { 1565991554f2SKenneth D. Merry panic("failed to allocate command %d\n", i); 1566991554f2SKenneth D. Merry sc->num_reqs = i; 1567991554f2SKenneth D. Merry break; 1568991554f2SKenneth D. Merry } 1569991554f2SKenneth D. Merry } 1570991554f2SKenneth D. Merry 1571991554f2SKenneth D. Merry return (0); 1572991554f2SKenneth D. Merry } 1573991554f2SKenneth D. Merry 157467feec50SStephen McConnell /* 157567feec50SStephen McConnell * Allocate contiguous buffers for PCIe NVMe devices for building native PRPs, 157667feec50SStephen McConnell * which are scatter/gather lists for NVMe devices. 157767feec50SStephen McConnell * 157867feec50SStephen McConnell * This buffer must be contiguous due to the nature of how NVMe PRPs are built 157967feec50SStephen McConnell * and translated by FW. 158067feec50SStephen McConnell * 158167feec50SStephen McConnell * returns ENOMEM if memory could not be allocated, otherwise returns 0. 158267feec50SStephen McConnell */ 158367feec50SStephen McConnell static int 158467feec50SStephen McConnell mpr_alloc_nvme_prp_pages(struct mpr_softc *sc) 158567feec50SStephen McConnell { 1586f5ead205SScott Long bus_dma_tag_template_t t; 1587f5ead205SScott Long struct mpr_prp_page *prp_page; 158867feec50SStephen McConnell int PRPs_per_page, PRPs_required, pages_required; 158967feec50SStephen McConnell int rsize, i; 159067feec50SStephen McConnell 159167feec50SStephen McConnell /* 159267feec50SStephen McConnell * Assuming a MAX_IO_SIZE of 1MB and a PAGE_SIZE of 4k, the max number 159367feec50SStephen McConnell * of PRPs (NVMe's Scatter/Gather Element) needed per I/O is: 159467feec50SStephen McConnell * MAX_IO_SIZE / PAGE_SIZE = 256 159567feec50SStephen McConnell * 159667feec50SStephen McConnell * 1 PRP entry in main frame for PRP list pointer still leaves 255 PRPs 159767feec50SStephen McConnell * required for the remainder of the 1MB I/O. 512 PRPs can fit into one 159867feec50SStephen McConnell * page (4096 / 8 = 512), so only one page is required for each I/O. 159967feec50SStephen McConnell * 160067feec50SStephen McConnell * Each of these buffers will need to be contiguous. For simplicity, 160167feec50SStephen McConnell * only one buffer is allocated here, which has all of the space 160267feec50SStephen McConnell * required for the NVMe Queue Depth. If there are problems allocating 160367feec50SStephen McConnell * this one buffer, this function will need to change to allocate 160467feec50SStephen McConnell * individual, contiguous NVME_QDEPTH buffers. 160567feec50SStephen McConnell * 160667feec50SStephen McConnell * The real calculation will use the real max io size. Above is just an 160767feec50SStephen McConnell * example. 160867feec50SStephen McConnell * 160967feec50SStephen McConnell */ 161067feec50SStephen McConnell PRPs_required = sc->maxio / PAGE_SIZE; 161167feec50SStephen McConnell PRPs_per_page = (PAGE_SIZE / PRP_ENTRY_SIZE) - 1; 161267feec50SStephen McConnell pages_required = (PRPs_required / PRPs_per_page) + 1; 161367feec50SStephen McConnell 161467feec50SStephen McConnell sc->prp_buffer_size = PAGE_SIZE * pages_required; 161567feec50SStephen McConnell rsize = sc->prp_buffer_size * NVME_QDEPTH; 1616f5ead205SScott Long bus_dma_template_init(&t, sc->mpr_parent_dmat); 1617f5ead205SScott Long t.alignment = 4; 1618f5ead205SScott Long t.lowaddr = BUS_SPACE_MAXADDR_32BIT; 1619f5ead205SScott Long t.maxsize = t.maxsegsize = rsize; 1620f5ead205SScott Long t.nsegments = 1; 1621f5ead205SScott Long if (bus_dma_template_tag(&t, &sc->prp_page_dmat)) { 1622757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate NVMe PRP DMA " 162367feec50SStephen McConnell "tag\n"); 162467feec50SStephen McConnell return (ENOMEM); 162567feec50SStephen McConnell } 162667feec50SStephen McConnell if (bus_dmamem_alloc(sc->prp_page_dmat, (void **)&sc->prp_pages, 162767feec50SStephen McConnell BUS_DMA_NOWAIT, &sc->prp_page_map)) { 1628757ff642SScott Long mpr_dprint(sc, MPR_ERROR, "Cannot allocate NVMe PRP memory\n"); 162967feec50SStephen McConnell return (ENOMEM); 163067feec50SStephen McConnell } 163167feec50SStephen McConnell bzero(sc->prp_pages, rsize); 163267feec50SStephen McConnell bus_dmamap_load(sc->prp_page_dmat, sc->prp_page_map, sc->prp_pages, 163367feec50SStephen McConnell rsize, mpr_memaddr_cb, &sc->prp_page_busaddr, 0); 163467feec50SStephen McConnell 163567feec50SStephen McConnell sc->prps = malloc(sizeof(struct mpr_prp_page) * NVME_QDEPTH, M_MPR, 163667feec50SStephen McConnell M_WAITOK | M_ZERO); 163767feec50SStephen McConnell for (i = 0; i < NVME_QDEPTH; i++) { 163867feec50SStephen McConnell prp_page = &sc->prps[i]; 163967feec50SStephen McConnell prp_page->prp_page = (uint64_t *)(sc->prp_pages + 164067feec50SStephen McConnell i * sc->prp_buffer_size); 164167feec50SStephen McConnell prp_page->prp_page_busaddr = (uint64_t)(sc->prp_page_busaddr + 164267feec50SStephen McConnell i * sc->prp_buffer_size); 164367feec50SStephen McConnell mpr_free_prp_page(sc, prp_page); 164467feec50SStephen McConnell sc->prp_pages_free_lowwater++; 164567feec50SStephen McConnell } 164667feec50SStephen McConnell 164767feec50SStephen McConnell return (0); 164867feec50SStephen McConnell } 164967feec50SStephen McConnell 1650991554f2SKenneth D. Merry static int 1651991554f2SKenneth D. Merry mpr_init_queues(struct mpr_softc *sc) 1652991554f2SKenneth D. Merry { 1653991554f2SKenneth D. Merry int i; 1654991554f2SKenneth D. Merry 1655991554f2SKenneth D. Merry memset((uint8_t *)sc->post_queue, 0xff, sc->pqdepth * 8); 1656991554f2SKenneth D. Merry 1657991554f2SKenneth D. Merry /* 1658991554f2SKenneth D. Merry * According to the spec, we need to use one less reply than we 1659991554f2SKenneth D. Merry * have space for on the queue. So sc->num_replies (the number we 1660991554f2SKenneth D. Merry * use) should be less than sc->fqdepth (allocated size). 1661991554f2SKenneth D. Merry */ 1662991554f2SKenneth D. Merry if (sc->num_replies >= sc->fqdepth) 1663991554f2SKenneth D. Merry return (EINVAL); 1664991554f2SKenneth D. Merry 1665991554f2SKenneth D. Merry /* 1666991554f2SKenneth D. Merry * Initialize all of the free queue entries. 1667991554f2SKenneth D. Merry */ 166867feec50SStephen McConnell for (i = 0; i < sc->fqdepth; i++) { 166996410703SScott Long sc->free_queue[i] = sc->reply_busaddr + (i * sc->replyframesz); 167067feec50SStephen McConnell } 1671991554f2SKenneth D. Merry sc->replyfreeindex = sc->num_replies; 1672991554f2SKenneth D. Merry 1673991554f2SKenneth D. Merry return (0); 1674991554f2SKenneth D. Merry } 1675991554f2SKenneth D. Merry 1676991554f2SKenneth D. Merry /* Get the driver parameter tunables. Lowest priority are the driver defaults. 1677991554f2SKenneth D. Merry * Next are the global settings, if they exist. Highest are the per-unit 1678991554f2SKenneth D. Merry * settings, if they exist. 1679991554f2SKenneth D. Merry */ 1680252b2b4fSScott Long void 1681991554f2SKenneth D. Merry mpr_get_tunables(struct mpr_softc *sc) 1682991554f2SKenneth D. Merry { 1683867aa8cdSScott Long char tmpstr[80], mpr_debug[80]; 1684991554f2SKenneth D. Merry 1685991554f2SKenneth D. Merry /* XXX default to some debugging for now */ 1686991554f2SKenneth D. Merry sc->mpr_debug = MPR_INFO | MPR_FAULT; 1687991554f2SKenneth D. Merry sc->disable_msix = 0; 1688991554f2SKenneth D. Merry sc->disable_msi = 0; 16893c5ac992SScott Long sc->max_msix = MPR_MSIX_MAX; 1690991554f2SKenneth D. Merry sc->max_chains = MPR_CHAIN_FRAMES; 169132b0a21eSStephen McConnell sc->max_io_pages = MPR_MAXIO_PAGES; 1692a2c14879SStephen McConnell sc->enable_ssu = MPR_SSU_ENABLE_SSD_DISABLE_HDD; 1693a2c14879SStephen McConnell sc->spinup_wait_time = DEFAULT_SPINUP_WAIT; 16944ab1cdc5SScott Long sc->use_phynum = 1; 16953c5ac992SScott Long sc->max_reqframes = MPR_REQ_FRAMES; 16963c5ac992SScott Long sc->max_prireqframes = MPR_PRI_REQ_FRAMES; 16973c5ac992SScott Long sc->max_replyframes = MPR_REPLY_FRAMES; 16983c5ac992SScott Long sc->max_evtframes = MPR_EVT_REPLY_FRAMES; 1699991554f2SKenneth D. Merry 1700991554f2SKenneth D. Merry /* 1701991554f2SKenneth D. Merry * Grab the global variables. 1702991554f2SKenneth D. Merry */ 1703867aa8cdSScott Long bzero(mpr_debug, 80); 1704867aa8cdSScott Long if (TUNABLE_STR_FETCH("hw.mpr.debug_level", mpr_debug, 80) != 0) 1705867aa8cdSScott Long mpr_parse_debug(sc, mpr_debug); 1706991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.disable_msix", &sc->disable_msix); 1707991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.disable_msi", &sc->disable_msi); 17083c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_msix", &sc->max_msix); 1709991554f2SKenneth D. Merry TUNABLE_INT_FETCH("hw.mpr.max_chains", &sc->max_chains); 171032b0a21eSStephen McConnell TUNABLE_INT_FETCH("hw.mpr.max_io_pages", &sc->max_io_pages); 1711a2c14879SStephen McConnell TUNABLE_INT_FETCH("hw.mpr.enable_ssu", &sc->enable_ssu); 1712a2c14879SStephen McConnell TUNABLE_INT_FETCH("hw.mpr.spinup_wait_time", &sc->spinup_wait_time); 17134ab1cdc5SScott Long TUNABLE_INT_FETCH("hw.mpr.use_phy_num", &sc->use_phynum); 17143c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_reqframes", &sc->max_reqframes); 17153c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_prireqframes", &sc->max_prireqframes); 17163c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_replyframes", &sc->max_replyframes); 17173c5ac992SScott Long TUNABLE_INT_FETCH("hw.mpr.max_evtframes", &sc->max_evtframes); 1718991554f2SKenneth D. Merry 1719991554f2SKenneth D. Merry /* Grab the unit-instance variables */ 1720991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.debug_level", 1721991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1722867aa8cdSScott Long bzero(mpr_debug, 80); 1723867aa8cdSScott Long if (TUNABLE_STR_FETCH(tmpstr, mpr_debug, 80) != 0) 1724867aa8cdSScott Long mpr_parse_debug(sc, mpr_debug); 1725991554f2SKenneth D. Merry 1726991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.disable_msix", 1727991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1728991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->disable_msix); 1729991554f2SKenneth D. Merry 1730991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.disable_msi", 1731991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1732991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->disable_msi); 1733991554f2SKenneth D. Merry 17343c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_msix", 17353c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17363c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_msix); 17373c5ac992SScott Long 1738991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_chains", 1739991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1740991554f2SKenneth D. Merry TUNABLE_INT_FETCH(tmpstr, &sc->max_chains); 1741991554f2SKenneth D. Merry 174232b0a21eSStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_io_pages", 174332b0a21eSStephen McConnell device_get_unit(sc->mpr_dev)); 174432b0a21eSStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->max_io_pages); 174532b0a21eSStephen McConnell 1746991554f2SKenneth D. Merry bzero(sc->exclude_ids, sizeof(sc->exclude_ids)); 1747991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.exclude_ids", 1748991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1749991554f2SKenneth D. Merry TUNABLE_STR_FETCH(tmpstr, sc->exclude_ids, sizeof(sc->exclude_ids)); 1750a2c14879SStephen McConnell 1751a2c14879SStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.enable_ssu", 1752a2c14879SStephen McConnell device_get_unit(sc->mpr_dev)); 1753a2c14879SStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->enable_ssu); 1754a2c14879SStephen McConnell 1755a2c14879SStephen McConnell snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.spinup_wait_time", 1756a2c14879SStephen McConnell device_get_unit(sc->mpr_dev)); 1757a2c14879SStephen McConnell TUNABLE_INT_FETCH(tmpstr, &sc->spinup_wait_time); 17584ab1cdc5SScott Long 17594ab1cdc5SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.use_phy_num", 17604ab1cdc5SScott Long device_get_unit(sc->mpr_dev)); 17614ab1cdc5SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->use_phynum); 17623c5ac992SScott Long 17633c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_reqframes", 17643c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17653c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_reqframes); 17663c5ac992SScott Long 17673c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_prireqframes", 17683c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17693c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_prireqframes); 17703c5ac992SScott Long 17713c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_replyframes", 17723c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17733c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_replyframes); 17743c5ac992SScott Long 17753c5ac992SScott Long snprintf(tmpstr, sizeof(tmpstr), "dev.mpr.%d.max_evtframes", 17763c5ac992SScott Long device_get_unit(sc->mpr_dev)); 17773c5ac992SScott Long TUNABLE_INT_FETCH(tmpstr, &sc->max_evtframes); 1778991554f2SKenneth D. Merry } 1779991554f2SKenneth D. Merry 1780991554f2SKenneth D. Merry static void 1781991554f2SKenneth D. Merry mpr_setup_sysctl(struct mpr_softc *sc) 1782991554f2SKenneth D. Merry { 1783991554f2SKenneth D. Merry struct sysctl_ctx_list *sysctl_ctx = NULL; 1784991554f2SKenneth D. Merry struct sysctl_oid *sysctl_tree = NULL; 1785991554f2SKenneth D. Merry char tmpstr[80], tmpstr2[80]; 1786991554f2SKenneth D. Merry 1787991554f2SKenneth D. Merry /* 1788991554f2SKenneth D. Merry * Setup the sysctl variable so the user can change the debug level 1789991554f2SKenneth D. Merry * on the fly. 1790991554f2SKenneth D. Merry */ 1791991554f2SKenneth D. Merry snprintf(tmpstr, sizeof(tmpstr), "MPR controller %d", 1792991554f2SKenneth D. Merry device_get_unit(sc->mpr_dev)); 1793991554f2SKenneth D. Merry snprintf(tmpstr2, sizeof(tmpstr2), "%d", device_get_unit(sc->mpr_dev)); 1794991554f2SKenneth D. Merry 1795991554f2SKenneth D. Merry sysctl_ctx = device_get_sysctl_ctx(sc->mpr_dev); 1796991554f2SKenneth D. Merry if (sysctl_ctx != NULL) 1797991554f2SKenneth D. Merry sysctl_tree = device_get_sysctl_tree(sc->mpr_dev); 1798991554f2SKenneth D. Merry 1799991554f2SKenneth D. Merry if (sysctl_tree == NULL) { 1800991554f2SKenneth D. Merry sysctl_ctx_init(&sc->sysctl_ctx); 1801991554f2SKenneth D. Merry sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 1802991554f2SKenneth D. Merry SYSCTL_STATIC_CHILDREN(_hw_mpr), OID_AUTO, tmpstr2, 1803*7029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, 0, tmpstr); 1804991554f2SKenneth D. Merry if (sc->sysctl_tree == NULL) 1805991554f2SKenneth D. Merry return; 1806991554f2SKenneth D. Merry sysctl_ctx = &sc->sysctl_ctx; 1807991554f2SKenneth D. Merry sysctl_tree = sc->sysctl_tree; 1808991554f2SKenneth D. Merry } 1809991554f2SKenneth D. Merry 1810867aa8cdSScott Long SYSCTL_ADD_PROC(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1811cb242d7cSScott Long OID_AUTO, "debug_level", CTLTYPE_STRING | CTLFLAG_RW | CTLFLAG_MPSAFE, 1812cb242d7cSScott Long sc, 0, mpr_debug_sysctl, "A", "mpr debug level"); 1813991554f2SKenneth D. Merry 1814991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1815991554f2SKenneth D. Merry OID_AUTO, "disable_msix", CTLFLAG_RD, &sc->disable_msix, 0, 1816991554f2SKenneth D. Merry "Disable the use of MSI-X interrupts"); 1817991554f2SKenneth D. Merry 1818991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18193c5ac992SScott Long OID_AUTO, "max_msix", CTLFLAG_RD, &sc->max_msix, 0, 18203c5ac992SScott Long "User-defined maximum number of MSIX queues"); 18213c5ac992SScott Long 18223c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18233c5ac992SScott Long OID_AUTO, "msix_msgs", CTLFLAG_RD, &sc->msi_msgs, 0, 18243c5ac992SScott Long "Negotiated number of MSIX queues"); 18253c5ac992SScott Long 18263c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18273c5ac992SScott Long OID_AUTO, "max_reqframes", CTLFLAG_RD, &sc->max_reqframes, 0, 18283c5ac992SScott Long "Total number of allocated request frames"); 18293c5ac992SScott Long 18303c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18313c5ac992SScott Long OID_AUTO, "max_prireqframes", CTLFLAG_RD, &sc->max_prireqframes, 0, 18323c5ac992SScott Long "Total number of allocated high priority request frames"); 18333c5ac992SScott Long 18343c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18353c5ac992SScott Long OID_AUTO, "max_replyframes", CTLFLAG_RD, &sc->max_replyframes, 0, 18363c5ac992SScott Long "Total number of allocated reply frames"); 18373c5ac992SScott Long 18383c5ac992SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18393c5ac992SScott Long OID_AUTO, "max_evtframes", CTLFLAG_RD, &sc->max_evtframes, 0, 18403c5ac992SScott Long "Total number of event frames allocated"); 1841991554f2SKenneth D. Merry 1842991554f2SKenneth D. Merry SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 184369e85eb8SScott Long OID_AUTO, "firmware_version", CTLFLAG_RD, sc->fw_version, 1844991554f2SKenneth D. Merry strlen(sc->fw_version), "firmware version"); 1845991554f2SKenneth D. Merry 1846991554f2SKenneth D. Merry SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 184769e85eb8SScott Long OID_AUTO, "driver_version", CTLFLAG_RD, MPR_DRIVER_VERSION, 1848991554f2SKenneth D. Merry strlen(MPR_DRIVER_VERSION), "driver version"); 1849991554f2SKenneth D. Merry 185069e85eb8SScott Long SYSCTL_ADD_STRING(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 185169e85eb8SScott Long OID_AUTO, "msg_version", CTLFLAG_RD, sc->msg_version, 185269e85eb8SScott Long strlen(sc->msg_version), "message interface version"); 185369e85eb8SScott Long 1854991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1855991554f2SKenneth D. Merry OID_AUTO, "io_cmds_active", CTLFLAG_RD, 1856991554f2SKenneth D. Merry &sc->io_cmds_active, 0, "number of currently active commands"); 1857991554f2SKenneth D. Merry 1858991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1859991554f2SKenneth D. Merry OID_AUTO, "io_cmds_highwater", CTLFLAG_RD, 1860991554f2SKenneth D. Merry &sc->io_cmds_highwater, 0, "maximum active commands seen"); 1861991554f2SKenneth D. Merry 1862991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1863991554f2SKenneth D. Merry OID_AUTO, "chain_free", CTLFLAG_RD, 1864991554f2SKenneth D. Merry &sc->chain_free, 0, "number of free chain elements"); 1865991554f2SKenneth D. Merry 1866991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1867991554f2SKenneth D. Merry OID_AUTO, "chain_free_lowwater", CTLFLAG_RD, 1868991554f2SKenneth D. Merry &sc->chain_free_lowwater, 0,"lowest number of free chain elements"); 1869991554f2SKenneth D. Merry 1870991554f2SKenneth D. Merry SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1871991554f2SKenneth D. Merry OID_AUTO, "max_chains", CTLFLAG_RD, 1872991554f2SKenneth D. Merry &sc->max_chains, 0,"maximum chain frames that will be allocated"); 1873991554f2SKenneth D. Merry 1874a2c14879SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 187532b0a21eSStephen McConnell OID_AUTO, "max_io_pages", CTLFLAG_RD, 187632b0a21eSStephen McConnell &sc->max_io_pages, 0,"maximum pages to allow per I/O (if <1 use " 187732b0a21eSStephen McConnell "IOCFacts)"); 187832b0a21eSStephen McConnell 187932b0a21eSStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1880a2c14879SStephen McConnell OID_AUTO, "enable_ssu", CTLFLAG_RW, &sc->enable_ssu, 0, 1881a2c14879SStephen McConnell "enable SSU to SATA SSD/HDD at shutdown"); 1882a2c14879SStephen McConnell 1883991554f2SKenneth D. Merry SYSCTL_ADD_UQUAD(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1884991554f2SKenneth D. Merry OID_AUTO, "chain_alloc_fail", CTLFLAG_RD, 1885991554f2SKenneth D. Merry &sc->chain_alloc_fail, "chain allocation failures"); 1886a2c14879SStephen McConnell 1887a2c14879SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1888a2c14879SStephen McConnell OID_AUTO, "spinup_wait_time", CTLFLAG_RD, 1889a2c14879SStephen McConnell &sc->spinup_wait_time, DEFAULT_SPINUP_WAIT, "seconds to wait for " 1890a2c14879SStephen McConnell "spinup after SATA ID error"); 18914ab1cdc5SScott Long 1892cf6ea6f2SScott Long SYSCTL_ADD_PROC(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 1893*7029da5cSPawel Biernacki OID_AUTO, "dump_reqs", 1894*7029da5cSPawel Biernacki CTLTYPE_OPAQUE | CTLFLAG_RD | CTLFLAG_SKIP | CTLFLAG_NEEDGIANT, 1895*7029da5cSPawel Biernacki sc, 0, mpr_dump_reqs, "I", "Dump Active Requests"); 1896cf6ea6f2SScott Long 18974ab1cdc5SScott Long SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 18984ab1cdc5SScott Long OID_AUTO, "use_phy_num", CTLFLAG_RD, &sc->use_phynum, 0, 18994ab1cdc5SScott Long "Use the phy number for enumeration"); 190067feec50SStephen McConnell 190167feec50SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 190267feec50SStephen McConnell OID_AUTO, "prp_pages_free", CTLFLAG_RD, 190367feec50SStephen McConnell &sc->prp_pages_free, 0, "number of free PRP pages"); 190467feec50SStephen McConnell 190567feec50SStephen McConnell SYSCTL_ADD_INT(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 190667feec50SStephen McConnell OID_AUTO, "prp_pages_free_lowwater", CTLFLAG_RD, 190767feec50SStephen McConnell &sc->prp_pages_free_lowwater, 0,"lowest number of free PRP pages"); 190867feec50SStephen McConnell 190967feec50SStephen McConnell SYSCTL_ADD_UQUAD(sysctl_ctx, SYSCTL_CHILDREN(sysctl_tree), 191067feec50SStephen McConnell OID_AUTO, "prp_page_alloc_fail", CTLFLAG_RD, 191167feec50SStephen McConnell &sc->prp_page_alloc_fail, "PRP page allocation failures"); 1912991554f2SKenneth D. Merry } 1913991554f2SKenneth D. Merry 1914867aa8cdSScott Long static struct mpr_debug_string { 1915867aa8cdSScott Long char *name; 1916867aa8cdSScott Long int flag; 1917867aa8cdSScott Long } mpr_debug_strings[] = { 1918867aa8cdSScott Long {"info", MPR_INFO}, 1919867aa8cdSScott Long {"fault", MPR_FAULT}, 1920867aa8cdSScott Long {"event", MPR_EVENT}, 1921867aa8cdSScott Long {"log", MPR_LOG}, 1922867aa8cdSScott Long {"recovery", MPR_RECOVERY}, 1923867aa8cdSScott Long {"error", MPR_ERROR}, 1924867aa8cdSScott Long {"init", MPR_INIT}, 1925867aa8cdSScott Long {"xinfo", MPR_XINFO}, 1926867aa8cdSScott Long {"user", MPR_USER}, 1927867aa8cdSScott Long {"mapping", MPR_MAPPING}, 1928867aa8cdSScott Long {"trace", MPR_TRACE} 1929867aa8cdSScott Long }; 1930867aa8cdSScott Long 1931cfd6fd5aSScott Long enum mpr_debug_level_combiner { 1932cfd6fd5aSScott Long COMB_NONE, 1933cfd6fd5aSScott Long COMB_ADD, 1934cfd6fd5aSScott Long COMB_SUB 1935cfd6fd5aSScott Long }; 1936cfd6fd5aSScott Long 1937867aa8cdSScott Long static int 1938867aa8cdSScott Long mpr_debug_sysctl(SYSCTL_HANDLER_ARGS) 1939867aa8cdSScott Long { 1940867aa8cdSScott Long struct mpr_softc *sc; 1941867aa8cdSScott Long struct mpr_debug_string *string; 1942cb242d7cSScott Long struct sbuf *sbuf; 1943867aa8cdSScott Long char *buffer; 1944867aa8cdSScott Long size_t sz; 1945867aa8cdSScott Long int i, len, debug, error; 1946867aa8cdSScott Long 1947867aa8cdSScott Long sc = (struct mpr_softc *)arg1; 1948867aa8cdSScott Long 1949867aa8cdSScott Long error = sysctl_wire_old_buffer(req, 0); 1950867aa8cdSScott Long if (error != 0) 1951867aa8cdSScott Long return (error); 1952867aa8cdSScott Long 1953cb242d7cSScott Long sbuf = sbuf_new_for_sysctl(NULL, NULL, 128, req); 1954867aa8cdSScott Long debug = sc->mpr_debug; 1955867aa8cdSScott Long 1956cb242d7cSScott Long sbuf_printf(sbuf, "%#x", debug); 1957867aa8cdSScott Long 1958867aa8cdSScott Long sz = sizeof(mpr_debug_strings) / sizeof(mpr_debug_strings[0]); 1959867aa8cdSScott Long for (i = 0; i < sz; i++) { 1960867aa8cdSScott Long string = &mpr_debug_strings[i]; 1961867aa8cdSScott Long if (debug & string->flag) 1962cb242d7cSScott Long sbuf_printf(sbuf, ",%s", string->name); 1963867aa8cdSScott Long } 1964867aa8cdSScott Long 1965cb242d7cSScott Long error = sbuf_finish(sbuf); 1966cb242d7cSScott Long sbuf_delete(sbuf); 1967867aa8cdSScott Long 1968867aa8cdSScott Long if (error || req->newptr == NULL) 1969867aa8cdSScott Long return (error); 1970867aa8cdSScott Long 1971867aa8cdSScott Long len = req->newlen - req->newidx; 1972867aa8cdSScott Long if (len == 0) 1973867aa8cdSScott Long return (0); 1974867aa8cdSScott Long 1975867aa8cdSScott Long buffer = malloc(len, M_MPR, M_ZERO|M_WAITOK); 1976867aa8cdSScott Long error = SYSCTL_IN(req, buffer, len); 1977867aa8cdSScott Long 1978867aa8cdSScott Long mpr_parse_debug(sc, buffer); 1979867aa8cdSScott Long 1980867aa8cdSScott Long free(buffer, M_MPR); 1981867aa8cdSScott Long return (error); 1982867aa8cdSScott Long } 1983867aa8cdSScott Long 1984867aa8cdSScott Long static void 1985867aa8cdSScott Long mpr_parse_debug(struct mpr_softc *sc, char *list) 1986867aa8cdSScott Long { 1987867aa8cdSScott Long struct mpr_debug_string *string; 1988cfd6fd5aSScott Long enum mpr_debug_level_combiner op; 1989867aa8cdSScott Long char *token, *endtoken; 1990867aa8cdSScott Long size_t sz; 1991867aa8cdSScott Long int flags, i; 1992867aa8cdSScott Long 1993867aa8cdSScott Long if (list == NULL || *list == '\0') 1994867aa8cdSScott Long return; 1995867aa8cdSScott Long 1996cfd6fd5aSScott Long if (*list == '+') { 1997cfd6fd5aSScott Long op = COMB_ADD; 1998cfd6fd5aSScott Long list++; 1999cfd6fd5aSScott Long } else if (*list == '-') { 2000cfd6fd5aSScott Long op = COMB_SUB; 2001cfd6fd5aSScott Long list++; 2002cfd6fd5aSScott Long } else 2003cfd6fd5aSScott Long op = COMB_NONE; 2004cfd6fd5aSScott Long if (*list == '\0') 2005cfd6fd5aSScott Long return; 2006cfd6fd5aSScott Long 2007867aa8cdSScott Long flags = 0; 2008867aa8cdSScott Long sz = sizeof(mpr_debug_strings) / sizeof(mpr_debug_strings[0]); 2009867aa8cdSScott Long while ((token = strsep(&list, ":,")) != NULL) { 2010867aa8cdSScott Long 2011867aa8cdSScott Long /* Handle integer flags */ 2012867aa8cdSScott Long flags |= strtol(token, &endtoken, 0); 2013867aa8cdSScott Long if (token != endtoken) 2014867aa8cdSScott Long continue; 2015867aa8cdSScott Long 2016867aa8cdSScott Long /* Handle text flags */ 2017867aa8cdSScott Long for (i = 0; i < sz; i++) { 2018867aa8cdSScott Long string = &mpr_debug_strings[i]; 2019867aa8cdSScott Long if (strcasecmp(token, string->name) == 0) { 2020867aa8cdSScott Long flags |= string->flag; 2021867aa8cdSScott Long break; 2022867aa8cdSScott Long } 2023867aa8cdSScott Long } 2024867aa8cdSScott Long } 2025867aa8cdSScott Long 2026cfd6fd5aSScott Long switch (op) { 2027cfd6fd5aSScott Long case COMB_NONE: 2028867aa8cdSScott Long sc->mpr_debug = flags; 2029cfd6fd5aSScott Long break; 2030cfd6fd5aSScott Long case COMB_ADD: 2031cfd6fd5aSScott Long sc->mpr_debug |= flags; 2032cfd6fd5aSScott Long break; 2033cfd6fd5aSScott Long case COMB_SUB: 2034cfd6fd5aSScott Long sc->mpr_debug &= (~flags); 2035cfd6fd5aSScott Long break; 2036cfd6fd5aSScott Long } 2037867aa8cdSScott Long return; 2038867aa8cdSScott Long } 2039867aa8cdSScott Long 2040cf6ea6f2SScott Long struct mpr_dumpreq_hdr { 2041cf6ea6f2SScott Long uint32_t smid; 2042cf6ea6f2SScott Long uint32_t state; 2043cf6ea6f2SScott Long uint32_t numframes; 2044cf6ea6f2SScott Long uint32_t deschi; 2045cf6ea6f2SScott Long uint32_t desclo; 2046cf6ea6f2SScott Long }; 2047cf6ea6f2SScott Long 2048cf6ea6f2SScott Long static int 2049cf6ea6f2SScott Long mpr_dump_reqs(SYSCTL_HANDLER_ARGS) 2050cf6ea6f2SScott Long { 2051cf6ea6f2SScott Long struct mpr_softc *sc; 2052cf6ea6f2SScott Long struct mpr_chain *chain, *chain1; 2053cf6ea6f2SScott Long struct mpr_command *cm; 2054cf6ea6f2SScott Long struct mpr_dumpreq_hdr hdr; 2055cf6ea6f2SScott Long struct sbuf *sb; 2056cf6ea6f2SScott Long uint32_t smid, state; 2057cf6ea6f2SScott Long int i, numreqs, error = 0; 2058cf6ea6f2SScott Long 2059cf6ea6f2SScott Long sc = (struct mpr_softc *)arg1; 2060cf6ea6f2SScott Long 2061cf6ea6f2SScott Long if ((error = priv_check(curthread, PRIV_DRIVER)) != 0) { 2062cf6ea6f2SScott Long printf("priv check error %d\n", error); 2063cf6ea6f2SScott Long return (error); 2064cf6ea6f2SScott Long } 2065cf6ea6f2SScott Long 2066cf6ea6f2SScott Long state = MPR_CM_STATE_INQUEUE; 2067cf6ea6f2SScott Long smid = 1; 2068cf6ea6f2SScott Long numreqs = sc->num_reqs; 2069cf6ea6f2SScott Long 2070cf6ea6f2SScott Long if (req->newptr != NULL) 2071cf6ea6f2SScott Long return (EINVAL); 2072cf6ea6f2SScott Long 2073cf6ea6f2SScott Long if (smid == 0 || smid > sc->num_reqs) 2074cf6ea6f2SScott Long return (EINVAL); 2075cf6ea6f2SScott Long if (numreqs <= 0 || (numreqs + smid > sc->num_reqs)) 2076cf6ea6f2SScott Long numreqs = sc->num_reqs; 2077cf6ea6f2SScott Long sb = sbuf_new_for_sysctl(NULL, NULL, 4096, req); 2078cf6ea6f2SScott Long 2079cf6ea6f2SScott Long /* Best effort, no locking */ 2080cf6ea6f2SScott Long for (i = smid; i < numreqs; i++) { 2081cf6ea6f2SScott Long cm = &sc->commands[i]; 2082cf6ea6f2SScott Long if (cm->cm_state != state) 2083cf6ea6f2SScott Long continue; 2084cf6ea6f2SScott Long hdr.smid = i; 2085cf6ea6f2SScott Long hdr.state = cm->cm_state; 2086cf6ea6f2SScott Long hdr.numframes = 1; 2087cf6ea6f2SScott Long hdr.deschi = cm->cm_desc.Words.High; 2088cf6ea6f2SScott Long hdr.desclo = cm->cm_desc.Words.Low; 2089cf6ea6f2SScott Long TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link, 2090cf6ea6f2SScott Long chain1) 2091cf6ea6f2SScott Long hdr.numframes++; 2092cf6ea6f2SScott Long sbuf_bcat(sb, &hdr, sizeof(hdr)); 2093cf6ea6f2SScott Long sbuf_bcat(sb, cm->cm_req, 128); 2094cf6ea6f2SScott Long TAILQ_FOREACH_SAFE(chain, &cm->cm_chain_list, chain_link, 2095cf6ea6f2SScott Long chain1) 2096cf6ea6f2SScott Long sbuf_bcat(sb, chain->chain, 128); 2097cf6ea6f2SScott Long } 2098cf6ea6f2SScott Long 2099cf6ea6f2SScott Long error = sbuf_finish(sb); 2100cf6ea6f2SScott Long sbuf_delete(sb); 2101cf6ea6f2SScott Long return (error); 2102cf6ea6f2SScott Long } 2103cf6ea6f2SScott Long 2104991554f2SKenneth D. Merry int 2105991554f2SKenneth D. Merry mpr_attach(struct mpr_softc *sc) 2106991554f2SKenneth D. Merry { 2107991554f2SKenneth D. Merry int error; 2108991554f2SKenneth D. Merry 2109991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 2110757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2111991554f2SKenneth D. Merry 2112991554f2SKenneth D. Merry mtx_init(&sc->mpr_mtx, "MPR lock", NULL, MTX_DEF); 2113991554f2SKenneth D. Merry callout_init_mtx(&sc->periodic, &sc->mpr_mtx, 0); 2114327f2e6cSStephen McConnell callout_init_mtx(&sc->device_check_callout, &sc->mpr_mtx, 0); 2115991554f2SKenneth D. Merry TAILQ_INIT(&sc->event_list); 2116991554f2SKenneth D. Merry timevalclear(&sc->lastfail); 2117991554f2SKenneth D. Merry 2118991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 2119757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 2120757ff642SScott Long "Failed to transition ready\n"); 2121991554f2SKenneth D. Merry return (error); 2122991554f2SKenneth D. Merry } 2123991554f2SKenneth D. Merry 2124991554f2SKenneth D. Merry sc->facts = malloc(sizeof(MPI2_IOC_FACTS_REPLY), M_MPR, 2125991554f2SKenneth D. Merry M_ZERO|M_NOWAIT); 2126991554f2SKenneth D. Merry if (!sc->facts) { 2127757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, 2128757ff642SScott Long "Cannot allocate memory, exit\n"); 2129991554f2SKenneth D. Merry return (ENOMEM); 2130991554f2SKenneth D. Merry } 2131991554f2SKenneth D. Merry 2132991554f2SKenneth D. Merry /* 2133991554f2SKenneth D. Merry * Get IOC Facts and allocate all structures based on this information. 2134991554f2SKenneth D. Merry * A Diag Reset will also call mpr_iocfacts_allocate and re-read the IOC 2135991554f2SKenneth D. Merry * Facts. If relevant values have changed in IOC Facts, this function 2136991554f2SKenneth D. Merry * will free all of the memory based on IOC Facts and reallocate that 2137991554f2SKenneth D. Merry * memory. If this fails, any allocated memory should already be freed. 2138991554f2SKenneth D. Merry */ 2139991554f2SKenneth D. Merry if ((error = mpr_iocfacts_allocate(sc, TRUE)) != 0) { 2140757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "IOC Facts allocation " 2141757ff642SScott Long "failed with error %d\n", error); 2142991554f2SKenneth D. Merry return (error); 2143991554f2SKenneth D. Merry } 2144991554f2SKenneth D. Merry 2145991554f2SKenneth D. Merry /* Start the periodic watchdog check on the IOC Doorbell */ 2146991554f2SKenneth D. Merry mpr_periodic(sc); 2147991554f2SKenneth D. Merry 2148991554f2SKenneth D. Merry /* 2149991554f2SKenneth D. Merry * The portenable will kick off discovery events that will drive the 2150991554f2SKenneth D. Merry * rest of the initialization process. The CAM/SAS module will 2151991554f2SKenneth D. Merry * hold up the boot sequence until discovery is complete. 2152991554f2SKenneth D. Merry */ 2153991554f2SKenneth D. Merry sc->mpr_ich.ich_func = mpr_startup; 2154991554f2SKenneth D. Merry sc->mpr_ich.ich_arg = sc; 2155991554f2SKenneth D. Merry if (config_intrhook_establish(&sc->mpr_ich) != 0) { 2156757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 2157757ff642SScott Long "Cannot establish MPR config hook\n"); 2158991554f2SKenneth D. Merry error = EINVAL; 2159991554f2SKenneth D. Merry } 2160991554f2SKenneth D. Merry 2161991554f2SKenneth D. Merry /* 2162991554f2SKenneth D. Merry * Allow IR to shutdown gracefully when shutdown occurs. 2163991554f2SKenneth D. Merry */ 2164991554f2SKenneth D. Merry sc->shutdown_eh = EVENTHANDLER_REGISTER(shutdown_final, 2165991554f2SKenneth D. Merry mprsas_ir_shutdown, sc, SHUTDOWN_PRI_DEFAULT); 2166991554f2SKenneth D. Merry 2167991554f2SKenneth D. Merry if (sc->shutdown_eh == NULL) 2168757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_ERROR, 2169757ff642SScott Long "shutdown event registration failed\n"); 2170991554f2SKenneth D. Merry 2171991554f2SKenneth D. Merry mpr_setup_sysctl(sc); 2172991554f2SKenneth D. Merry 2173991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_ATTACH_DONE; 2174757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit error= %d\n", __func__, error); 2175991554f2SKenneth D. Merry 2176991554f2SKenneth D. Merry return (error); 2177991554f2SKenneth D. Merry } 2178991554f2SKenneth D. Merry 2179991554f2SKenneth D. Merry /* Run through any late-start handlers. */ 2180991554f2SKenneth D. Merry static void 2181991554f2SKenneth D. Merry mpr_startup(void *arg) 2182991554f2SKenneth D. Merry { 2183991554f2SKenneth D. Merry struct mpr_softc *sc; 2184991554f2SKenneth D. Merry 2185991554f2SKenneth D. Merry sc = (struct mpr_softc *)arg; 2186757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2187991554f2SKenneth D. Merry 2188991554f2SKenneth D. Merry mpr_lock(sc); 2189991554f2SKenneth D. Merry mpr_unmask_intr(sc); 2190991554f2SKenneth D. Merry 2191991554f2SKenneth D. Merry /* initialize device mapping tables */ 2192991554f2SKenneth D. Merry mpr_base_static_config_pages(sc); 2193991554f2SKenneth D. Merry mpr_mapping_initialize(sc); 2194991554f2SKenneth D. Merry mprsas_startup(sc); 2195991554f2SKenneth D. Merry mpr_unlock(sc); 2196a4bb51a4SScott Long 2197a4bb51a4SScott Long mpr_dprint(sc, MPR_INIT, "disestablish config intrhook\n"); 2198a4bb51a4SScott Long config_intrhook_disestablish(&sc->mpr_ich); 2199a4bb51a4SScott Long sc->mpr_ich.ich_arg = NULL; 2200a4bb51a4SScott Long 2201757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 2202991554f2SKenneth D. Merry } 2203991554f2SKenneth D. Merry 2204991554f2SKenneth D. Merry /* Periodic watchdog. Is called with the driver lock already held. */ 2205991554f2SKenneth D. Merry static void 2206991554f2SKenneth D. Merry mpr_periodic(void *arg) 2207991554f2SKenneth D. Merry { 2208991554f2SKenneth D. Merry struct mpr_softc *sc; 2209991554f2SKenneth D. Merry uint32_t db; 2210991554f2SKenneth D. Merry 2211991554f2SKenneth D. Merry sc = (struct mpr_softc *)arg; 2212991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_SHUTDOWN) 2213991554f2SKenneth D. Merry return; 2214991554f2SKenneth D. Merry 2215991554f2SKenneth D. Merry db = mpr_regread(sc, MPI2_DOORBELL_OFFSET); 2216991554f2SKenneth D. Merry if ((db & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) { 2217991554f2SKenneth D. Merry if ((db & MPI2_DOORBELL_FAULT_CODE_MASK) == 2218991554f2SKenneth D. Merry IFAULT_IOP_OVER_TEMP_THRESHOLD_EXCEEDED) { 2219991554f2SKenneth D. Merry panic("TEMPERATURE FAULT: STOPPING."); 2220991554f2SKenneth D. Merry } 2221991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "IOC Fault 0x%08x, Resetting\n", db); 2222991554f2SKenneth D. Merry mpr_reinit(sc); 2223991554f2SKenneth D. Merry } 2224991554f2SKenneth D. Merry 2225991554f2SKenneth D. Merry callout_reset(&sc->periodic, MPR_PERIODIC_DELAY * hz, mpr_periodic, sc); 2226991554f2SKenneth D. Merry } 2227991554f2SKenneth D. Merry 2228991554f2SKenneth D. Merry static void 2229991554f2SKenneth D. Merry mpr_log_evt_handler(struct mpr_softc *sc, uintptr_t data, 2230991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *event) 2231991554f2SKenneth D. Merry { 2232991554f2SKenneth D. Merry MPI2_EVENT_DATA_LOG_ENTRY_ADDED *entry; 2233991554f2SKenneth D. Merry 2234055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, event); 2235991554f2SKenneth D. Merry 2236991554f2SKenneth D. Merry switch (event->Event) { 2237991554f2SKenneth D. Merry case MPI2_EVENT_LOG_DATA: 2238991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "MPI2_EVENT_LOG_DATA:\n"); 2239991554f2SKenneth D. Merry if (sc->mpr_debug & MPR_EVENT) 2240991554f2SKenneth D. Merry hexdump(event->EventData, event->EventDataLength, NULL, 2241991554f2SKenneth D. Merry 0); 2242991554f2SKenneth D. Merry break; 2243991554f2SKenneth D. Merry case MPI2_EVENT_LOG_ENTRY_ADDED: 2244991554f2SKenneth D. Merry entry = (MPI2_EVENT_DATA_LOG_ENTRY_ADDED *)event->EventData; 2245991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "MPI2_EVENT_LOG_ENTRY_ADDED event " 2246991554f2SKenneth D. Merry "0x%x Sequence %d:\n", entry->LogEntryQualifier, 2247991554f2SKenneth D. Merry entry->LogSequence); 2248991554f2SKenneth D. Merry break; 2249991554f2SKenneth D. Merry default: 2250991554f2SKenneth D. Merry break; 2251991554f2SKenneth D. Merry } 2252991554f2SKenneth D. Merry return; 2253991554f2SKenneth D. Merry } 2254991554f2SKenneth D. Merry 2255991554f2SKenneth D. Merry static int 2256991554f2SKenneth D. Merry mpr_attach_log(struct mpr_softc *sc) 2257991554f2SKenneth D. Merry { 2258991554f2SKenneth D. Merry uint8_t events[16]; 2259991554f2SKenneth D. Merry 2260991554f2SKenneth D. Merry bzero(events, 16); 2261991554f2SKenneth D. Merry setbit(events, MPI2_EVENT_LOG_DATA); 2262991554f2SKenneth D. Merry setbit(events, MPI2_EVENT_LOG_ENTRY_ADDED); 2263991554f2SKenneth D. Merry 2264991554f2SKenneth D. Merry mpr_register_events(sc, events, mpr_log_evt_handler, NULL, 2265991554f2SKenneth D. Merry &sc->mpr_log_eh); 2266991554f2SKenneth D. Merry 2267991554f2SKenneth D. Merry return (0); 2268991554f2SKenneth D. Merry } 2269991554f2SKenneth D. Merry 2270991554f2SKenneth D. Merry static int 2271991554f2SKenneth D. Merry mpr_detach_log(struct mpr_softc *sc) 2272991554f2SKenneth D. Merry { 2273991554f2SKenneth D. Merry 2274991554f2SKenneth D. Merry if (sc->mpr_log_eh != NULL) 2275991554f2SKenneth D. Merry mpr_deregister_events(sc, sc->mpr_log_eh); 2276991554f2SKenneth D. Merry return (0); 2277991554f2SKenneth D. Merry } 2278991554f2SKenneth D. Merry 2279991554f2SKenneth D. Merry /* 2280991554f2SKenneth D. Merry * Free all of the driver resources and detach submodules. Should be called 2281991554f2SKenneth D. Merry * without the lock held. 2282991554f2SKenneth D. Merry */ 2283991554f2SKenneth D. Merry int 2284991554f2SKenneth D. Merry mpr_free(struct mpr_softc *sc) 2285991554f2SKenneth D. Merry { 2286991554f2SKenneth D. Merry int error; 2287991554f2SKenneth D. Merry 2288757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s entered\n", __func__); 2289991554f2SKenneth D. Merry /* Turn off the watchdog */ 2290991554f2SKenneth D. Merry mpr_lock(sc); 2291991554f2SKenneth D. Merry sc->mpr_flags |= MPR_FLAGS_SHUTDOWN; 2292991554f2SKenneth D. Merry mpr_unlock(sc); 2293991554f2SKenneth D. Merry /* Lock must not be held for this */ 2294991554f2SKenneth D. Merry callout_drain(&sc->periodic); 2295327f2e6cSStephen McConnell callout_drain(&sc->device_check_callout); 2296991554f2SKenneth D. Merry 2297991554f2SKenneth D. Merry if (((error = mpr_detach_log(sc)) != 0) || 2298757ff642SScott Long ((error = mpr_detach_sas(sc)) != 0)) { 2299757ff642SScott Long mpr_dprint(sc, MPR_INIT|MPR_FAULT, "failed to detach " 2300757ff642SScott Long "subsystems, error= %d, exit\n", error); 2301991554f2SKenneth D. Merry return (error); 2302757ff642SScott Long } 2303991554f2SKenneth D. Merry 2304991554f2SKenneth D. Merry mpr_detach_user(sc); 2305991554f2SKenneth D. Merry 2306991554f2SKenneth D. Merry /* Put the IOC back in the READY state. */ 2307991554f2SKenneth D. Merry mpr_lock(sc); 2308991554f2SKenneth D. Merry if ((error = mpr_transition_ready(sc)) != 0) { 2309991554f2SKenneth D. Merry mpr_unlock(sc); 2310991554f2SKenneth D. Merry return (error); 2311991554f2SKenneth D. Merry } 2312991554f2SKenneth D. Merry mpr_unlock(sc); 2313991554f2SKenneth D. Merry 2314991554f2SKenneth D. Merry if (sc->facts != NULL) 2315991554f2SKenneth D. Merry free(sc->facts, M_MPR); 2316991554f2SKenneth D. Merry 2317991554f2SKenneth D. Merry /* 2318991554f2SKenneth D. Merry * Free all buffers that are based on IOC Facts. A Diag Reset may need 2319991554f2SKenneth D. Merry * to free these buffers too. 2320991554f2SKenneth D. Merry */ 2321991554f2SKenneth D. Merry mpr_iocfacts_free(sc); 2322991554f2SKenneth D. Merry 2323991554f2SKenneth D. Merry if (sc->sysctl_tree != NULL) 2324991554f2SKenneth D. Merry sysctl_ctx_free(&sc->sysctl_ctx); 2325991554f2SKenneth D. Merry 2326991554f2SKenneth D. Merry /* Deregister the shutdown function */ 2327991554f2SKenneth D. Merry if (sc->shutdown_eh != NULL) 2328991554f2SKenneth D. Merry EVENTHANDLER_DEREGISTER(shutdown_final, sc->shutdown_eh); 2329991554f2SKenneth D. Merry 2330991554f2SKenneth D. Merry mtx_destroy(&sc->mpr_mtx); 2331757ff642SScott Long mpr_dprint(sc, MPR_INIT, "%s exit\n", __func__); 2332991554f2SKenneth D. Merry 2333991554f2SKenneth D. Merry return (0); 2334991554f2SKenneth D. Merry } 2335991554f2SKenneth D. Merry 2336991554f2SKenneth D. Merry static __inline void 2337991554f2SKenneth D. Merry mpr_complete_command(struct mpr_softc *sc, struct mpr_command *cm) 2338991554f2SKenneth D. Merry { 2339991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 2340991554f2SKenneth D. Merry 2341991554f2SKenneth D. Merry if (cm == NULL) { 2342991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Completing NULL command\n"); 2343991554f2SKenneth D. Merry return; 2344991554f2SKenneth D. Merry } 2345991554f2SKenneth D. Merry 23464b1ac5c2SWarner Losh cm->cm_state = MPR_CM_STATE_BUSY; 2347991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_POLLED) 2348991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_COMPLETE; 2349991554f2SKenneth D. Merry 2350991554f2SKenneth D. Merry if (cm->cm_complete != NULL) { 2351991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, 2352991554f2SKenneth D. Merry "%s cm %p calling cm_complete %p data %p reply %p\n", 2353991554f2SKenneth D. Merry __func__, cm, cm->cm_complete, cm->cm_complete_data, 2354991554f2SKenneth D. Merry cm->cm_reply); 2355991554f2SKenneth D. Merry cm->cm_complete(sc, cm); 2356991554f2SKenneth D. Merry } 2357991554f2SKenneth D. Merry 2358991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_WAKEUP) { 2359991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "waking up %p\n", cm); 2360991554f2SKenneth D. Merry wakeup(cm); 2361991554f2SKenneth D. Merry } 2362991554f2SKenneth D. Merry 2363991554f2SKenneth D. Merry if (sc->io_cmds_active != 0) { 2364991554f2SKenneth D. Merry sc->io_cmds_active--; 2365991554f2SKenneth D. Merry } else { 2366991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Warning: io_cmds_active is " 2367991554f2SKenneth D. Merry "out of sync - resynching to 0\n"); 2368991554f2SKenneth D. Merry } 2369991554f2SKenneth D. Merry } 2370991554f2SKenneth D. Merry 2371991554f2SKenneth D. Merry static void 2372991554f2SKenneth D. Merry mpr_sas_log_info(struct mpr_softc *sc , u32 log_info) 2373991554f2SKenneth D. Merry { 2374991554f2SKenneth D. Merry union loginfo_type { 2375991554f2SKenneth D. Merry u32 loginfo; 2376991554f2SKenneth D. Merry struct { 2377991554f2SKenneth D. Merry u32 subcode:16; 2378991554f2SKenneth D. Merry u32 code:8; 2379991554f2SKenneth D. Merry u32 originator:4; 2380991554f2SKenneth D. Merry u32 bus_type:4; 2381991554f2SKenneth D. Merry } dw; 2382991554f2SKenneth D. Merry }; 2383991554f2SKenneth D. Merry union loginfo_type sas_loginfo; 2384991554f2SKenneth D. Merry char *originator_str = NULL; 2385991554f2SKenneth D. Merry 2386991554f2SKenneth D. Merry sas_loginfo.loginfo = log_info; 2387991554f2SKenneth D. Merry if (sas_loginfo.dw.bus_type != 3 /*SAS*/) 2388991554f2SKenneth D. Merry return; 2389991554f2SKenneth D. Merry 2390991554f2SKenneth D. Merry /* each nexus loss loginfo */ 2391991554f2SKenneth D. Merry if (log_info == 0x31170000) 2392991554f2SKenneth D. Merry return; 2393991554f2SKenneth D. Merry 2394991554f2SKenneth D. Merry /* eat the loginfos associated with task aborts */ 2395991554f2SKenneth D. Merry if ((log_info == 30050000) || (log_info == 0x31140000) || 2396991554f2SKenneth D. Merry (log_info == 0x31130000)) 2397991554f2SKenneth D. Merry return; 2398991554f2SKenneth D. Merry 2399991554f2SKenneth D. Merry switch (sas_loginfo.dw.originator) { 2400991554f2SKenneth D. Merry case 0: 2401991554f2SKenneth D. Merry originator_str = "IOP"; 2402991554f2SKenneth D. Merry break; 2403991554f2SKenneth D. Merry case 1: 2404991554f2SKenneth D. Merry originator_str = "PL"; 2405991554f2SKenneth D. Merry break; 2406991554f2SKenneth D. Merry case 2: 2407991554f2SKenneth D. Merry originator_str = "IR"; 2408991554f2SKenneth D. Merry break; 2409991554f2SKenneth D. Merry } 2410991554f2SKenneth D. Merry 2411b41c6ff9SStephen McConnell mpr_dprint(sc, MPR_LOG, "log_info(0x%08x): originator(%s), " 24127a2a6a1aSStephen McConnell "code(0x%02x), sub_code(0x%04x)\n", log_info, originator_str, 24137a2a6a1aSStephen McConnell sas_loginfo.dw.code, sas_loginfo.dw.subcode); 2414991554f2SKenneth D. Merry } 2415991554f2SKenneth D. Merry 2416991554f2SKenneth D. Merry static void 2417991554f2SKenneth D. Merry mpr_display_reply_info(struct mpr_softc *sc, uint8_t *reply) 2418991554f2SKenneth D. Merry { 2419991554f2SKenneth D. Merry MPI2DefaultReply_t *mpi_reply; 2420991554f2SKenneth D. Merry u16 sc_status; 2421991554f2SKenneth D. Merry 2422991554f2SKenneth D. Merry mpi_reply = (MPI2DefaultReply_t*)reply; 2423991554f2SKenneth D. Merry sc_status = le16toh(mpi_reply->IOCStatus); 2424991554f2SKenneth D. Merry if (sc_status & MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE) 2425991554f2SKenneth D. Merry mpr_sas_log_info(sc, le32toh(mpi_reply->IOCLogInfo)); 2426991554f2SKenneth D. Merry } 2427991554f2SKenneth D. Merry 2428991554f2SKenneth D. Merry void 2429991554f2SKenneth D. Merry mpr_intr(void *data) 2430991554f2SKenneth D. Merry { 2431991554f2SKenneth D. Merry struct mpr_softc *sc; 2432991554f2SKenneth D. Merry uint32_t status; 2433991554f2SKenneth D. Merry 2434991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2435991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2436991554f2SKenneth D. Merry 2437991554f2SKenneth D. Merry /* 2438991554f2SKenneth D. Merry * Check interrupt status register to flush the bus. This is 2439991554f2SKenneth D. Merry * needed for both INTx interrupts and driver-driven polling 2440991554f2SKenneth D. Merry */ 2441991554f2SKenneth D. Merry status = mpr_regread(sc, MPI2_HOST_INTERRUPT_STATUS_OFFSET); 2442991554f2SKenneth D. Merry if ((status & MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT) == 0) 2443991554f2SKenneth D. Merry return; 2444991554f2SKenneth D. Merry 2445991554f2SKenneth D. Merry mpr_lock(sc); 2446991554f2SKenneth D. Merry mpr_intr_locked(data); 2447991554f2SKenneth D. Merry mpr_unlock(sc); 2448991554f2SKenneth D. Merry return; 2449991554f2SKenneth D. Merry } 2450991554f2SKenneth D. Merry 2451991554f2SKenneth D. Merry /* 2452991554f2SKenneth D. Merry * In theory, MSI/MSIX interrupts shouldn't need to read any registers on the 2453991554f2SKenneth D. Merry * chip. Hopefully this theory is correct. 2454991554f2SKenneth D. Merry */ 2455991554f2SKenneth D. Merry void 2456991554f2SKenneth D. Merry mpr_intr_msi(void *data) 2457991554f2SKenneth D. Merry { 2458991554f2SKenneth D. Merry struct mpr_softc *sc; 2459991554f2SKenneth D. Merry 2460991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2461991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2462991554f2SKenneth D. Merry mpr_lock(sc); 2463991554f2SKenneth D. Merry mpr_intr_locked(data); 2464991554f2SKenneth D. Merry mpr_unlock(sc); 2465991554f2SKenneth D. Merry return; 2466991554f2SKenneth D. Merry } 2467991554f2SKenneth D. Merry 2468991554f2SKenneth D. Merry /* 2469991554f2SKenneth D. Merry * The locking is overly broad and simplistic, but easy to deal with for now. 2470991554f2SKenneth D. Merry */ 2471991554f2SKenneth D. Merry void 2472991554f2SKenneth D. Merry mpr_intr_locked(void *data) 2473991554f2SKenneth D. Merry { 2474991554f2SKenneth D. Merry MPI2_REPLY_DESCRIPTORS_UNION *desc; 2475617e85f3SScott Long MPI2_DIAG_RELEASE_REPLY *rel_rep; 2476617e85f3SScott Long mpr_fw_diagnostic_buffer_t *pBuffer; 2477991554f2SKenneth D. Merry struct mpr_softc *sc; 2478617e85f3SScott Long uint64_t tdesc; 2479991554f2SKenneth D. Merry struct mpr_command *cm = NULL; 2480991554f2SKenneth D. Merry uint8_t flags; 2481991554f2SKenneth D. Merry u_int pq; 2482991554f2SKenneth D. Merry 2483991554f2SKenneth D. Merry sc = (struct mpr_softc *)data; 2484991554f2SKenneth D. Merry 2485991554f2SKenneth D. Merry pq = sc->replypostindex; 2486991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, 2487991554f2SKenneth D. Merry "%s sc %p starting with replypostindex %u\n", 2488991554f2SKenneth D. Merry __func__, sc, sc->replypostindex); 2489991554f2SKenneth D. Merry 2490991554f2SKenneth D. Merry for ( ;; ) { 2491991554f2SKenneth D. Merry cm = NULL; 2492991554f2SKenneth D. Merry desc = &sc->post_queue[sc->replypostindex]; 2493617e85f3SScott Long 2494617e85f3SScott Long /* 2495617e85f3SScott Long * Copy and clear out the descriptor so that any reentry will 2496617e85f3SScott Long * immediately know that this descriptor has already been 2497617e85f3SScott Long * looked at. There is unfortunate casting magic because the 2498617e85f3SScott Long * MPI API doesn't have a cardinal 64bit type. 2499617e85f3SScott Long */ 2500617e85f3SScott Long tdesc = 0xffffffffffffffff; 2501617e85f3SScott Long tdesc = atomic_swap_64((uint64_t *)desc, tdesc); 2502617e85f3SScott Long desc = (MPI2_REPLY_DESCRIPTORS_UNION *)&tdesc; 2503617e85f3SScott Long 2504991554f2SKenneth D. Merry flags = desc->Default.ReplyFlags & 2505991554f2SKenneth D. Merry MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK; 2506991554f2SKenneth D. Merry if ((flags == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) || 2507991554f2SKenneth D. Merry (le32toh(desc->Words.High) == 0xffffffff)) 2508991554f2SKenneth D. Merry break; 2509991554f2SKenneth D. Merry 2510991554f2SKenneth D. Merry /* increment the replypostindex now, so that event handlers 2511991554f2SKenneth D. Merry * and cm completion handlers which decide to do a diag 2512991554f2SKenneth D. Merry * reset can zero it without it getting incremented again 2513991554f2SKenneth D. Merry * afterwards, and we break out of this loop on the next 2514991554f2SKenneth D. Merry * iteration since the reply post queue has been cleared to 2515991554f2SKenneth D. Merry * 0xFF and all descriptors look unused (which they are). 2516991554f2SKenneth D. Merry */ 2517991554f2SKenneth D. Merry if (++sc->replypostindex >= sc->pqdepth) 2518991554f2SKenneth D. Merry sc->replypostindex = 0; 2519991554f2SKenneth D. Merry 2520991554f2SKenneth D. Merry switch (flags) { 2521991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS: 2522991554f2SKenneth D. Merry case MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS: 252367feec50SStephen McConnell case MPI26_RPY_DESCRIPT_FLAGS_PCIE_ENCAPSULATED_SUCCESS: 2524991554f2SKenneth D. Merry cm = &sc->commands[le16toh(desc->SCSIIOSuccess.SMID)]; 2525f0779b04SScott Long KASSERT(cm->cm_state == MPR_CM_STATE_INQUEUE, 2526f0779b04SScott Long ("command not inqueue\n")); 2527f0779b04SScott Long cm->cm_state = MPR_CM_STATE_BUSY; 2528991554f2SKenneth D. Merry cm->cm_reply = NULL; 2529991554f2SKenneth D. Merry break; 2530991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY: 2531991554f2SKenneth D. Merry { 2532991554f2SKenneth D. Merry uint32_t baddr; 2533991554f2SKenneth D. Merry uint8_t *reply; 2534991554f2SKenneth D. Merry 2535991554f2SKenneth D. Merry /* 2536991554f2SKenneth D. Merry * Re-compose the reply address from the address 2537991554f2SKenneth D. Merry * sent back from the chip. The ReplyFrameAddress 2538991554f2SKenneth D. Merry * is the lower 32 bits of the physical address of 2539991554f2SKenneth D. Merry * particular reply frame. Convert that address to 2540991554f2SKenneth D. Merry * host format, and then use that to provide the 2541991554f2SKenneth D. Merry * offset against the virtual address base 2542991554f2SKenneth D. Merry * (sc->reply_frames). 2543991554f2SKenneth D. Merry */ 2544991554f2SKenneth D. Merry baddr = le32toh(desc->AddressReply.ReplyFrameAddress); 2545991554f2SKenneth D. Merry reply = sc->reply_frames + 2546991554f2SKenneth D. Merry (baddr - ((uint32_t)sc->reply_busaddr)); 2547991554f2SKenneth D. Merry /* 2548991554f2SKenneth D. Merry * Make sure the reply we got back is in a valid 2549991554f2SKenneth D. Merry * range. If not, go ahead and panic here, since 2550991554f2SKenneth D. Merry * we'll probably panic as soon as we deference the 2551991554f2SKenneth D. Merry * reply pointer anyway. 2552991554f2SKenneth D. Merry */ 2553991554f2SKenneth D. Merry if ((reply < sc->reply_frames) 2554991554f2SKenneth D. Merry || (reply > (sc->reply_frames + 255596410703SScott Long (sc->fqdepth * sc->replyframesz)))) { 2556991554f2SKenneth D. Merry printf("%s: WARNING: reply %p out of range!\n", 2557991554f2SKenneth D. Merry __func__, reply); 2558991554f2SKenneth D. Merry printf("%s: reply_frames %p, fqdepth %d, " 2559991554f2SKenneth D. Merry "frame size %d\n", __func__, 2560991554f2SKenneth D. Merry sc->reply_frames, sc->fqdepth, 256196410703SScott Long sc->replyframesz); 2562991554f2SKenneth D. Merry printf("%s: baddr %#x,\n", __func__, baddr); 2563991554f2SKenneth D. Merry /* LSI-TODO. See Linux Code for Graceful exit */ 2564991554f2SKenneth D. Merry panic("Reply address out of range"); 2565991554f2SKenneth D. Merry } 2566991554f2SKenneth D. Merry if (le16toh(desc->AddressReply.SMID) == 0) { 2567991554f2SKenneth D. Merry if (((MPI2_DEFAULT_REPLY *)reply)->Function == 2568991554f2SKenneth D. Merry MPI2_FUNCTION_DIAG_BUFFER_POST) { 2569991554f2SKenneth D. Merry /* 2570991554f2SKenneth D. Merry * If SMID is 0 for Diag Buffer Post, 2571991554f2SKenneth D. Merry * this implies that the reply is due to 2572991554f2SKenneth D. Merry * a release function with a status that 2573991554f2SKenneth D. Merry * the buffer has been released. Set 2574991554f2SKenneth D. Merry * the buffer flags accordingly. 2575991554f2SKenneth D. Merry */ 2576991554f2SKenneth D. Merry rel_rep = 2577991554f2SKenneth D. Merry (MPI2_DIAG_RELEASE_REPLY *)reply; 2578d3f6eabfSStephen McConnell if ((le16toh(rel_rep->IOCStatus) & 2579d3f6eabfSStephen McConnell MPI2_IOCSTATUS_MASK) == 2580991554f2SKenneth D. Merry MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED) 2581991554f2SKenneth D. Merry { 2582991554f2SKenneth D. Merry pBuffer = 2583991554f2SKenneth D. Merry &sc->fw_diag_buffer_list[ 2584991554f2SKenneth D. Merry rel_rep->BufferType]; 2585991554f2SKenneth D. Merry pBuffer->valid_data = TRUE; 2586991554f2SKenneth D. Merry pBuffer->owned_by_firmware = 2587991554f2SKenneth D. Merry FALSE; 2588991554f2SKenneth D. Merry pBuffer->immediate = FALSE; 2589991554f2SKenneth D. Merry } 2590991554f2SKenneth D. Merry } else 2591991554f2SKenneth D. Merry mpr_dispatch_event(sc, baddr, 2592991554f2SKenneth D. Merry (MPI2_EVENT_NOTIFICATION_REPLY *) 2593991554f2SKenneth D. Merry reply); 2594991554f2SKenneth D. Merry } else { 2595991554f2SKenneth D. Merry cm = &sc->commands[ 2596991554f2SKenneth D. Merry le16toh(desc->AddressReply.SMID)]; 25978fe7bf06SWarner Losh if (cm->cm_state == MPR_CM_STATE_INQUEUE) { 2598991554f2SKenneth D. Merry cm->cm_reply = reply; 2599991554f2SKenneth D. Merry cm->cm_reply_data = 2600991554f2SKenneth D. Merry le32toh(desc->AddressReply. 2601991554f2SKenneth D. Merry ReplyFrameAddress); 26028fe7bf06SWarner Losh } else { 26038fe7bf06SWarner Losh mpr_dprint(sc, MPR_RECOVERY, 26048fe7bf06SWarner Losh "Bad state for ADDRESS_REPLY status," 26058fe7bf06SWarner Losh " ignoring state %d cm %p\n", 26068fe7bf06SWarner Losh cm->cm_state, cm); 26078fe7bf06SWarner Losh } 2608991554f2SKenneth D. Merry } 2609991554f2SKenneth D. Merry break; 2610991554f2SKenneth D. Merry } 2611991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS: 2612991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER: 2613991554f2SKenneth D. Merry case MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS: 2614991554f2SKenneth D. Merry default: 2615991554f2SKenneth D. Merry /* Unhandled */ 2616991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "Unhandled reply 0x%x\n", 2617991554f2SKenneth D. Merry desc->Default.ReplyFlags); 2618991554f2SKenneth D. Merry cm = NULL; 2619991554f2SKenneth D. Merry break; 2620991554f2SKenneth D. Merry } 2621991554f2SKenneth D. Merry 2622991554f2SKenneth D. Merry if (cm != NULL) { 2623991554f2SKenneth D. Merry // Print Error reply frame 2624991554f2SKenneth D. Merry if (cm->cm_reply) 2625991554f2SKenneth D. Merry mpr_display_reply_info(sc,cm->cm_reply); 2626991554f2SKenneth D. Merry mpr_complete_command(sc, cm); 2627991554f2SKenneth D. Merry } 2628991554f2SKenneth D. Merry } 2629991554f2SKenneth D. Merry 2630991554f2SKenneth D. Merry if (pq != sc->replypostindex) { 2631f0779b04SScott Long mpr_dprint(sc, MPR_TRACE, "%s sc %p writing postindex %d\n", 2632991554f2SKenneth D. Merry __func__, sc, sc->replypostindex); 2633991554f2SKenneth D. Merry mpr_regwrite(sc, MPI2_REPLY_POST_HOST_INDEX_OFFSET, 2634991554f2SKenneth D. Merry sc->replypostindex); 2635991554f2SKenneth D. Merry } 2636991554f2SKenneth D. Merry 2637991554f2SKenneth D. Merry return; 2638991554f2SKenneth D. Merry } 2639991554f2SKenneth D. Merry 2640991554f2SKenneth D. Merry static void 2641991554f2SKenneth D. Merry mpr_dispatch_event(struct mpr_softc *sc, uintptr_t data, 2642991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply) 2643991554f2SKenneth D. Merry { 2644991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2645991554f2SKenneth D. Merry int event, handled = 0; 2646991554f2SKenneth D. Merry 2647991554f2SKenneth D. Merry event = le16toh(reply->Event); 2648991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2649991554f2SKenneth D. Merry if (isset(eh->mask, event)) { 2650991554f2SKenneth D. Merry eh->callback(sc, data, reply); 2651991554f2SKenneth D. Merry handled++; 2652991554f2SKenneth D. Merry } 2653991554f2SKenneth D. Merry } 2654991554f2SKenneth D. Merry 2655991554f2SKenneth D. Merry if (handled == 0) 2656991554f2SKenneth D. Merry mpr_dprint(sc, MPR_EVENT, "Unhandled event 0x%x\n", 2657991554f2SKenneth D. Merry le16toh(event)); 2658991554f2SKenneth D. Merry 2659991554f2SKenneth D. Merry /* 2660991554f2SKenneth D. Merry * This is the only place that the event/reply should be freed. 2661991554f2SKenneth D. Merry * Anything wanting to hold onto the event data should have 2662991554f2SKenneth D. Merry * already copied it into their own storage. 2663991554f2SKenneth D. Merry */ 2664991554f2SKenneth D. Merry mpr_free_reply(sc, data); 2665991554f2SKenneth D. Merry } 2666991554f2SKenneth D. Merry 2667991554f2SKenneth D. Merry static void 2668991554f2SKenneth D. Merry mpr_reregister_events_complete(struct mpr_softc *sc, struct mpr_command *cm) 2669991554f2SKenneth D. Merry { 2670991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2671991554f2SKenneth D. Merry 2672991554f2SKenneth D. Merry if (cm->cm_reply) 2673055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, 2674991554f2SKenneth D. Merry (MPI2_EVENT_NOTIFICATION_REPLY *)cm->cm_reply); 2675991554f2SKenneth D. Merry 2676991554f2SKenneth D. Merry mpr_free_command(sc, cm); 2677991554f2SKenneth D. Merry 2678991554f2SKenneth D. Merry /* next, send a port enable */ 2679991554f2SKenneth D. Merry mprsas_startup(sc); 2680991554f2SKenneth D. Merry } 2681991554f2SKenneth D. Merry 2682991554f2SKenneth D. Merry /* 2683991554f2SKenneth D. Merry * For both register_events and update_events, the caller supplies a bitmap 2684991554f2SKenneth D. Merry * of events that it _wants_. These functions then turn that into a bitmask 2685991554f2SKenneth D. Merry * suitable for the controller. 2686991554f2SKenneth D. Merry */ 2687991554f2SKenneth D. Merry int 2688991554f2SKenneth D. Merry mpr_register_events(struct mpr_softc *sc, uint8_t *mask, 2689991554f2SKenneth D. Merry mpr_evt_callback_t *cb, void *data, struct mpr_event_handle **handle) 2690991554f2SKenneth D. Merry { 2691991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2692991554f2SKenneth D. Merry int error = 0; 2693991554f2SKenneth D. Merry 2694991554f2SKenneth D. Merry eh = malloc(sizeof(struct mpr_event_handle), M_MPR, M_WAITOK|M_ZERO); 2695991554f2SKenneth D. Merry if (!eh) { 2696757ff642SScott Long mpr_dprint(sc, MPR_EVENT|MPR_ERROR, 2697757ff642SScott Long "Cannot allocate event memory\n"); 2698991554f2SKenneth D. Merry return (ENOMEM); 2699991554f2SKenneth D. Merry } 2700991554f2SKenneth D. Merry eh->callback = cb; 2701991554f2SKenneth D. Merry eh->data = data; 2702991554f2SKenneth D. Merry TAILQ_INSERT_TAIL(&sc->event_list, eh, eh_list); 2703991554f2SKenneth D. Merry if (mask != NULL) 2704991554f2SKenneth D. Merry error = mpr_update_events(sc, eh, mask); 2705991554f2SKenneth D. Merry *handle = eh; 2706991554f2SKenneth D. Merry 2707991554f2SKenneth D. Merry return (error); 2708991554f2SKenneth D. Merry } 2709991554f2SKenneth D. Merry 2710991554f2SKenneth D. Merry int 2711991554f2SKenneth D. Merry mpr_update_events(struct mpr_softc *sc, struct mpr_event_handle *handle, 2712991554f2SKenneth D. Merry uint8_t *mask) 2713991554f2SKenneth D. Merry { 2714991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REQUEST *evtreq; 27156d4ffcb4SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REPLY *reply = NULL; 27166d4ffcb4SKenneth D. Merry struct mpr_command *cm = NULL; 2717991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2718991554f2SKenneth D. Merry int error, i; 2719991554f2SKenneth D. Merry 2720991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2721991554f2SKenneth D. Merry 2722991554f2SKenneth D. Merry if ((mask != NULL) && (handle != NULL)) 2723991554f2SKenneth D. Merry bcopy(mask, &handle->mask[0], 16); 2724991554f2SKenneth D. Merry memset(sc->event_mask, 0xff, 16); 2725991554f2SKenneth D. Merry 2726991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2727991554f2SKenneth D. Merry for (i = 0; i < 16; i++) 2728991554f2SKenneth D. Merry sc->event_mask[i] &= ~eh->mask[i]; 2729991554f2SKenneth D. Merry } 2730991554f2SKenneth D. Merry 2731991554f2SKenneth D. Merry if ((cm = mpr_alloc_command(sc)) == NULL) 2732991554f2SKenneth D. Merry return (EBUSY); 2733991554f2SKenneth D. Merry evtreq = (MPI2_EVENT_NOTIFICATION_REQUEST *)cm->cm_req; 2734991554f2SKenneth D. Merry evtreq->Function = MPI2_FUNCTION_EVENT_NOTIFICATION; 2735991554f2SKenneth D. Merry evtreq->MsgFlags = 0; 2736991554f2SKenneth D. Merry evtreq->SASBroadcastPrimitiveMasks = 0; 2737991554f2SKenneth D. Merry #ifdef MPR_DEBUG_ALL_EVENTS 2738991554f2SKenneth D. Merry { 2739991554f2SKenneth D. Merry u_char fullmask[16]; 2740991554f2SKenneth D. Merry memset(fullmask, 0x00, 16); 2741991554f2SKenneth D. Merry bcopy(fullmask, (uint8_t *)&evtreq->EventMasks, 16); 2742991554f2SKenneth D. Merry } 2743991554f2SKenneth D. Merry #else 2744991554f2SKenneth D. Merry bcopy(sc->event_mask, (uint8_t *)&evtreq->EventMasks, 16); 2745991554f2SKenneth D. Merry #endif 2746991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 2747991554f2SKenneth D. Merry cm->cm_data = NULL; 2748991554f2SKenneth D. Merry 27496d4ffcb4SKenneth D. Merry error = mpr_request_polled(sc, &cm); 27506d4ffcb4SKenneth D. Merry if (cm != NULL) 2751991554f2SKenneth D. Merry reply = (MPI2_EVENT_NOTIFICATION_REPLY *)cm->cm_reply; 2752991554f2SKenneth D. Merry if ((reply == NULL) || 2753991554f2SKenneth D. Merry (reply->IOCStatus & MPI2_IOCSTATUS_MASK) != MPI2_IOCSTATUS_SUCCESS) 2754991554f2SKenneth D. Merry error = ENXIO; 2755991554f2SKenneth D. Merry 2756991554f2SKenneth D. Merry if (reply) 2757055e2653SScott Long MPR_DPRINT_EVENT(sc, generic, reply); 2758991554f2SKenneth D. Merry 2759991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s finished error %d\n", __func__, error); 2760991554f2SKenneth D. Merry 27616d4ffcb4SKenneth D. Merry if (cm != NULL) 2762991554f2SKenneth D. Merry mpr_free_command(sc, cm); 2763991554f2SKenneth D. Merry return (error); 2764991554f2SKenneth D. Merry } 2765991554f2SKenneth D. Merry 2766991554f2SKenneth D. Merry static int 2767991554f2SKenneth D. Merry mpr_reregister_events(struct mpr_softc *sc) 2768991554f2SKenneth D. Merry { 2769991554f2SKenneth D. Merry MPI2_EVENT_NOTIFICATION_REQUEST *evtreq; 2770991554f2SKenneth D. Merry struct mpr_command *cm; 2771991554f2SKenneth D. Merry struct mpr_event_handle *eh; 2772991554f2SKenneth D. Merry int error, i; 2773991554f2SKenneth D. Merry 2774991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 2775991554f2SKenneth D. Merry 2776991554f2SKenneth D. Merry /* first, reregister events */ 2777991554f2SKenneth D. Merry 2778991554f2SKenneth D. Merry memset(sc->event_mask, 0xff, 16); 2779991554f2SKenneth D. Merry 2780991554f2SKenneth D. Merry TAILQ_FOREACH(eh, &sc->event_list, eh_list) { 2781991554f2SKenneth D. Merry for (i = 0; i < 16; i++) 2782991554f2SKenneth D. Merry sc->event_mask[i] &= ~eh->mask[i]; 2783991554f2SKenneth D. Merry } 2784991554f2SKenneth D. Merry 2785991554f2SKenneth D. Merry if ((cm = mpr_alloc_command(sc)) == NULL) 2786991554f2SKenneth D. Merry return (EBUSY); 2787991554f2SKenneth D. Merry evtreq = (MPI2_EVENT_NOTIFICATION_REQUEST *)cm->cm_req; 2788991554f2SKenneth D. Merry evtreq->Function = MPI2_FUNCTION_EVENT_NOTIFICATION; 2789991554f2SKenneth D. Merry evtreq->MsgFlags = 0; 2790991554f2SKenneth D. Merry evtreq->SASBroadcastPrimitiveMasks = 0; 2791991554f2SKenneth D. Merry #ifdef MPR_DEBUG_ALL_EVENTS 2792991554f2SKenneth D. Merry { 2793991554f2SKenneth D. Merry u_char fullmask[16]; 2794991554f2SKenneth D. Merry memset(fullmask, 0x00, 16); 2795991554f2SKenneth D. Merry bcopy(fullmask, (uint8_t *)&evtreq->EventMasks, 16); 2796991554f2SKenneth D. Merry } 2797991554f2SKenneth D. Merry #else 2798991554f2SKenneth D. Merry bcopy(sc->event_mask, (uint8_t *)&evtreq->EventMasks, 16); 2799991554f2SKenneth D. Merry #endif 2800991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 2801991554f2SKenneth D. Merry cm->cm_data = NULL; 2802991554f2SKenneth D. Merry cm->cm_complete = mpr_reregister_events_complete; 2803991554f2SKenneth D. Merry 2804991554f2SKenneth D. Merry error = mpr_map_command(sc, cm); 2805991554f2SKenneth D. Merry 2806991554f2SKenneth D. Merry mpr_dprint(sc, MPR_TRACE, "%s finished with error %d\n", __func__, 2807991554f2SKenneth D. Merry error); 2808991554f2SKenneth D. Merry return (error); 2809991554f2SKenneth D. Merry } 2810991554f2SKenneth D. Merry 2811991554f2SKenneth D. Merry int 2812991554f2SKenneth D. Merry mpr_deregister_events(struct mpr_softc *sc, struct mpr_event_handle *handle) 2813991554f2SKenneth D. Merry { 2814991554f2SKenneth D. Merry 2815991554f2SKenneth D. Merry TAILQ_REMOVE(&sc->event_list, handle, eh_list); 2816991554f2SKenneth D. Merry free(handle, M_MPR); 2817991554f2SKenneth D. Merry return (mpr_update_events(sc, NULL, NULL)); 2818991554f2SKenneth D. Merry } 2819991554f2SKenneth D. Merry 282067feec50SStephen McConnell /** 282167feec50SStephen McConnell * mpr_build_nvme_prp - This function is called for NVMe end devices to build a 282267feec50SStephen McConnell * native SGL (NVMe PRP). The native SGL is built starting in the first PRP entry 282367feec50SStephen McConnell * of the NVMe message (PRP1). If the data buffer is small enough to be described 282467feec50SStephen McConnell * entirely using PRP1, then PRP2 is not used. If needed, PRP2 is used to 282567feec50SStephen McConnell * describe a larger data buffer. If the data buffer is too large to describe 282667feec50SStephen McConnell * using the two PRP entriess inside the NVMe message, then PRP1 describes the 282767feec50SStephen McConnell * first data memory segment, and PRP2 contains a pointer to a PRP list located 282867feec50SStephen McConnell * elsewhere in memory to describe the remaining data memory segments. The PRP 282967feec50SStephen McConnell * list will be contiguous. 283067feec50SStephen McConnell 283167feec50SStephen McConnell * The native SGL for NVMe devices is a Physical Region Page (PRP). A PRP 283267feec50SStephen McConnell * consists of a list of PRP entries to describe a number of noncontigous 283367feec50SStephen McConnell * physical memory segments as a single memory buffer, just as a SGL does. Note 283467feec50SStephen McConnell * however, that this function is only used by the IOCTL call, so the memory 283567feec50SStephen McConnell * given will be guaranteed to be contiguous. There is no need to translate 283667feec50SStephen McConnell * non-contiguous SGL into a PRP in this case. All PRPs will describe contiguous 283767feec50SStephen McConnell * space that is one page size each. 283867feec50SStephen McConnell * 283967feec50SStephen McConnell * Each NVMe message contains two PRP entries. The first (PRP1) either contains 284067feec50SStephen McConnell * a PRP list pointer or a PRP element, depending upon the command. PRP2 contains 284167feec50SStephen McConnell * the second PRP element if the memory being described fits within 2 PRP 284267feec50SStephen McConnell * entries, or a PRP list pointer if the PRP spans more than two entries. 284367feec50SStephen McConnell * 284467feec50SStephen McConnell * A PRP list pointer contains the address of a PRP list, structured as a linear 284567feec50SStephen McConnell * array of PRP entries. Each PRP entry in this list describes a segment of 284667feec50SStephen McConnell * physical memory. 284767feec50SStephen McConnell * 284867feec50SStephen McConnell * Each 64-bit PRP entry comprises an address and an offset field. The address 284967feec50SStephen McConnell * always points to the beginning of a PAGE_SIZE physical memory page, and the 285067feec50SStephen McConnell * offset describes where within that page the memory segment begins. Only the 285167feec50SStephen McConnell * first element in a PRP list may contain a non-zero offest, implying that all 285267feec50SStephen McConnell * memory segments following the first begin at the start of a PAGE_SIZE page. 285367feec50SStephen McConnell * 285467feec50SStephen McConnell * Each PRP element normally describes a chunck of PAGE_SIZE physical memory, 285567feec50SStephen McConnell * with exceptions for the first and last elements in the list. If the memory 285667feec50SStephen McConnell * being described by the list begins at a non-zero offset within the first page, 285767feec50SStephen McConnell * then the first PRP element will contain a non-zero offset indicating where the 285867feec50SStephen McConnell * region begins within the page. The last memory segment may end before the end 285967feec50SStephen McConnell * of the PAGE_SIZE segment, depending upon the overall size of the memory being 286067feec50SStephen McConnell * described by the PRP list. 286167feec50SStephen McConnell * 286267feec50SStephen McConnell * Since PRP entries lack any indication of size, the overall data buffer length 286367feec50SStephen McConnell * is used to determine where the end of the data memory buffer is located, and 286467feec50SStephen McConnell * how many PRP entries are required to describe it. 286567feec50SStephen McConnell * 286667feec50SStephen McConnell * Returns nothing. 286767feec50SStephen McConnell */ 286867feec50SStephen McConnell void 286967feec50SStephen McConnell mpr_build_nvme_prp(struct mpr_softc *sc, struct mpr_command *cm, 287067feec50SStephen McConnell Mpi26NVMeEncapsulatedRequest_t *nvme_encap_request, void *data, 287167feec50SStephen McConnell uint32_t data_in_sz, uint32_t data_out_sz) 287267feec50SStephen McConnell { 287367feec50SStephen McConnell int prp_size = PRP_ENTRY_SIZE; 287467feec50SStephen McConnell uint64_t *prp_entry, *prp1_entry, *prp2_entry; 287567feec50SStephen McConnell uint64_t *prp_entry_phys, *prp_page, *prp_page_phys; 287667feec50SStephen McConnell uint32_t offset, entry_len, page_mask_result, page_mask; 287767feec50SStephen McConnell bus_addr_t paddr; 287867feec50SStephen McConnell size_t length; 287967feec50SStephen McConnell struct mpr_prp_page *prp_page_info = NULL; 288067feec50SStephen McConnell 288167feec50SStephen McConnell /* 288267feec50SStephen McConnell * Not all commands require a data transfer. If no data, just return 288367feec50SStephen McConnell * without constructing any PRP. 288467feec50SStephen McConnell */ 288567feec50SStephen McConnell if (!data_in_sz && !data_out_sz) 288667feec50SStephen McConnell return; 288767feec50SStephen McConnell 288867feec50SStephen McConnell /* 288967feec50SStephen McConnell * Set pointers to PRP1 and PRP2, which are in the NVMe command. PRP1 is 289067feec50SStephen McConnell * located at a 24 byte offset from the start of the NVMe command. Then 289167feec50SStephen McConnell * set the current PRP entry pointer to PRP1. 289267feec50SStephen McConnell */ 289367feec50SStephen McConnell prp1_entry = (uint64_t *)(nvme_encap_request->NVMe_Command + 289467feec50SStephen McConnell NVME_CMD_PRP1_OFFSET); 289567feec50SStephen McConnell prp2_entry = (uint64_t *)(nvme_encap_request->NVMe_Command + 289667feec50SStephen McConnell NVME_CMD_PRP2_OFFSET); 289767feec50SStephen McConnell prp_entry = prp1_entry; 289867feec50SStephen McConnell 289967feec50SStephen McConnell /* 290067feec50SStephen McConnell * For the PRP entries, use the specially allocated buffer of 290167feec50SStephen McConnell * contiguous memory. PRP Page allocation failures should not happen 290267feec50SStephen McConnell * because there should be enough PRP page buffers to account for the 290367feec50SStephen McConnell * possible NVMe QDepth. 290467feec50SStephen McConnell */ 290567feec50SStephen McConnell prp_page_info = mpr_alloc_prp_page(sc); 290667feec50SStephen McConnell KASSERT(prp_page_info != NULL, ("%s: There are no PRP Pages left to be " 290767feec50SStephen McConnell "used for building a native NVMe SGL.\n", __func__)); 290867feec50SStephen McConnell prp_page = (uint64_t *)prp_page_info->prp_page; 290967feec50SStephen McConnell prp_page_phys = (uint64_t *)(uintptr_t)prp_page_info->prp_page_busaddr; 291067feec50SStephen McConnell 291167feec50SStephen McConnell /* 291267feec50SStephen McConnell * Insert the allocated PRP page into the command's PRP page list. This 291367feec50SStephen McConnell * will be freed when the command is freed. 291467feec50SStephen McConnell */ 291567feec50SStephen McConnell TAILQ_INSERT_TAIL(&cm->cm_prp_page_list, prp_page_info, prp_page_link); 291667feec50SStephen McConnell 291767feec50SStephen McConnell /* 291867feec50SStephen McConnell * Check if we are within 1 entry of a page boundary we don't want our 291967feec50SStephen McConnell * first entry to be a PRP List entry. 292067feec50SStephen McConnell */ 292167feec50SStephen McConnell page_mask = PAGE_SIZE - 1; 292267feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)prp_page + prp_size) & 292367feec50SStephen McConnell page_mask; 292467feec50SStephen McConnell if (!page_mask_result) 292567feec50SStephen McConnell { 292667feec50SStephen McConnell /* Bump up to next page boundary. */ 292767feec50SStephen McConnell prp_page = (uint64_t *)((uint8_t *)prp_page + prp_size); 292867feec50SStephen McConnell prp_page_phys = (uint64_t *)((uint8_t *)prp_page_phys + 292967feec50SStephen McConnell prp_size); 293067feec50SStephen McConnell } 293167feec50SStephen McConnell 293267feec50SStephen McConnell /* 293367feec50SStephen McConnell * Set PRP physical pointer, which initially points to the current PRP 293467feec50SStephen McConnell * DMA memory page. 293567feec50SStephen McConnell */ 293667feec50SStephen McConnell prp_entry_phys = prp_page_phys; 293767feec50SStephen McConnell 293867feec50SStephen McConnell /* Get physical address and length of the data buffer. */ 293977baa225SJustin Hibbits paddr = (bus_addr_t)(uintptr_t)data; 294067feec50SStephen McConnell if (data_in_sz) 294167feec50SStephen McConnell length = data_in_sz; 294267feec50SStephen McConnell else 294367feec50SStephen McConnell length = data_out_sz; 294467feec50SStephen McConnell 294567feec50SStephen McConnell /* Loop while the length is not zero. */ 294667feec50SStephen McConnell while (length) 294767feec50SStephen McConnell { 294867feec50SStephen McConnell /* 294967feec50SStephen McConnell * Check if we need to put a list pointer here if we are at page 295067feec50SStephen McConnell * boundary - prp_size (8 bytes). 295167feec50SStephen McConnell */ 295267feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)prp_entry_phys + 295367feec50SStephen McConnell prp_size) & page_mask; 295467feec50SStephen McConnell if (!page_mask_result) 295567feec50SStephen McConnell { 295667feec50SStephen McConnell /* 295767feec50SStephen McConnell * This is the last entry in a PRP List, so we need to 295867feec50SStephen McConnell * put a PRP list pointer here. What this does is: 295967feec50SStephen McConnell * - bump the current memory pointer to the next 296067feec50SStephen McConnell * address, which will be the next full page. 296167feec50SStephen McConnell * - set the PRP Entry to point to that page. This is 296267feec50SStephen McConnell * now the PRP List pointer. 296367feec50SStephen McConnell * - bump the PRP Entry pointer the start of the next 296467feec50SStephen McConnell * page. Since all of this PRP memory is contiguous, 296567feec50SStephen McConnell * no need to get a new page - it's just the next 296667feec50SStephen McConnell * address. 296767feec50SStephen McConnell */ 296867feec50SStephen McConnell prp_entry_phys++; 296967feec50SStephen McConnell *prp_entry = 297067feec50SStephen McConnell htole64((uint64_t)(uintptr_t)prp_entry_phys); 297167feec50SStephen McConnell prp_entry++; 297267feec50SStephen McConnell } 297367feec50SStephen McConnell 297467feec50SStephen McConnell /* Need to handle if entry will be part of a page. */ 297567feec50SStephen McConnell offset = (uint32_t)paddr & page_mask; 297667feec50SStephen McConnell entry_len = PAGE_SIZE - offset; 297767feec50SStephen McConnell 297867feec50SStephen McConnell if (prp_entry == prp1_entry) 297967feec50SStephen McConnell { 298067feec50SStephen McConnell /* 298167feec50SStephen McConnell * Must fill in the first PRP pointer (PRP1) before 298267feec50SStephen McConnell * moving on. 298367feec50SStephen McConnell */ 298467feec50SStephen McConnell *prp1_entry = htole64((uint64_t)paddr); 298567feec50SStephen McConnell 298667feec50SStephen McConnell /* 298767feec50SStephen McConnell * Now point to the second PRP entry within the 298867feec50SStephen McConnell * command (PRP2). 298967feec50SStephen McConnell */ 299067feec50SStephen McConnell prp_entry = prp2_entry; 299167feec50SStephen McConnell } 299267feec50SStephen McConnell else if (prp_entry == prp2_entry) 299367feec50SStephen McConnell { 299467feec50SStephen McConnell /* 299567feec50SStephen McConnell * Should the PRP2 entry be a PRP List pointer or just a 299667feec50SStephen McConnell * regular PRP pointer? If there is more than one more 299767feec50SStephen McConnell * page of data, must use a PRP List pointer. 299867feec50SStephen McConnell */ 299967feec50SStephen McConnell if (length > PAGE_SIZE) 300067feec50SStephen McConnell { 300167feec50SStephen McConnell /* 300267feec50SStephen McConnell * PRP2 will contain a PRP List pointer because 300367feec50SStephen McConnell * more PRP's are needed with this command. The 300467feec50SStephen McConnell * list will start at the beginning of the 300567feec50SStephen McConnell * contiguous buffer. 300667feec50SStephen McConnell */ 300767feec50SStephen McConnell *prp2_entry = 300867feec50SStephen McConnell htole64( 300967feec50SStephen McConnell (uint64_t)(uintptr_t)prp_entry_phys); 301067feec50SStephen McConnell 301167feec50SStephen McConnell /* 301267feec50SStephen McConnell * The next PRP Entry will be the start of the 301367feec50SStephen McConnell * first PRP List. 301467feec50SStephen McConnell */ 301567feec50SStephen McConnell prp_entry = prp_page; 301667feec50SStephen McConnell } 301767feec50SStephen McConnell else 301867feec50SStephen McConnell { 301967feec50SStephen McConnell /* 302067feec50SStephen McConnell * After this, the PRP Entries are complete. 302167feec50SStephen McConnell * This command uses 2 PRP's and no PRP list. 302267feec50SStephen McConnell */ 302367feec50SStephen McConnell *prp2_entry = htole64((uint64_t)paddr); 302467feec50SStephen McConnell } 302567feec50SStephen McConnell } 302667feec50SStephen McConnell else 302767feec50SStephen McConnell { 302867feec50SStephen McConnell /* 302967feec50SStephen McConnell * Put entry in list and bump the addresses. 303067feec50SStephen McConnell * 303167feec50SStephen McConnell * After PRP1 and PRP2 are filled in, this will fill in 303267feec50SStephen McConnell * all remaining PRP entries in a PRP List, one per each 303367feec50SStephen McConnell * time through the loop. 303467feec50SStephen McConnell */ 303567feec50SStephen McConnell *prp_entry = htole64((uint64_t)paddr); 303667feec50SStephen McConnell prp_entry++; 303767feec50SStephen McConnell prp_entry_phys++; 303867feec50SStephen McConnell } 303967feec50SStephen McConnell 304067feec50SStephen McConnell /* 304167feec50SStephen McConnell * Bump the phys address of the command's data buffer by the 304267feec50SStephen McConnell * entry_len. 304367feec50SStephen McConnell */ 304467feec50SStephen McConnell paddr += entry_len; 304567feec50SStephen McConnell 304667feec50SStephen McConnell /* Decrement length accounting for last partial page. */ 304767feec50SStephen McConnell if (entry_len > length) 304867feec50SStephen McConnell length = 0; 304967feec50SStephen McConnell else 305067feec50SStephen McConnell length -= entry_len; 305167feec50SStephen McConnell } 305267feec50SStephen McConnell } 305367feec50SStephen McConnell 305467feec50SStephen McConnell /* 305567feec50SStephen McConnell * mpr_check_pcie_native_sgl - This function is called for PCIe end devices to 305667feec50SStephen McConnell * determine if the driver needs to build a native SGL. If so, that native SGL 305767feec50SStephen McConnell * is built in the contiguous buffers allocated especially for PCIe SGL 305867feec50SStephen McConnell * creation. If the driver will not build a native SGL, return TRUE and a 305967feec50SStephen McConnell * normal IEEE SGL will be built. Currently this routine supports NVMe devices 306067feec50SStephen McConnell * only. 306167feec50SStephen McConnell * 306267feec50SStephen McConnell * Returns FALSE (0) if native SGL was built, TRUE (1) if no SGL was built. 306367feec50SStephen McConnell */ 306467feec50SStephen McConnell static int 306567feec50SStephen McConnell mpr_check_pcie_native_sgl(struct mpr_softc *sc, struct mpr_command *cm, 306667feec50SStephen McConnell bus_dma_segment_t *segs, int segs_left) 306767feec50SStephen McConnell { 306867feec50SStephen McConnell uint32_t i, sge_dwords, length, offset, entry_len; 306967feec50SStephen McConnell uint32_t num_entries, buff_len = 0, sges_in_segment; 307067feec50SStephen McConnell uint32_t page_mask, page_mask_result, *curr_buff; 307167feec50SStephen McConnell uint32_t *ptr_sgl, *ptr_first_sgl, first_page_offset; 307267feec50SStephen McConnell uint32_t first_page_data_size, end_residual; 307367feec50SStephen McConnell uint64_t *msg_phys; 307467feec50SStephen McConnell bus_addr_t paddr; 307567feec50SStephen McConnell int build_native_sgl = 0, first_prp_entry; 307667feec50SStephen McConnell int prp_size = PRP_ENTRY_SIZE; 307767feec50SStephen McConnell Mpi25IeeeSgeChain64_t *main_chain_element = NULL; 307867feec50SStephen McConnell struct mpr_prp_page *prp_page_info = NULL; 307967feec50SStephen McConnell 308067feec50SStephen McConnell mpr_dprint(sc, MPR_TRACE, "%s\n", __func__); 308167feec50SStephen McConnell 308267feec50SStephen McConnell /* 308367feec50SStephen McConnell * Add up the sizes of each segment length to get the total transfer 308467feec50SStephen McConnell * size, which will be checked against the Maximum Data Transfer Size. 308567feec50SStephen McConnell * If the data transfer length exceeds the MDTS for this device, just 308667feec50SStephen McConnell * return 1 so a normal IEEE SGL will be built. F/W will break the I/O 308767feec50SStephen McConnell * up into multiple I/O's. [nvme_mdts = 0 means unlimited] 308867feec50SStephen McConnell */ 308967feec50SStephen McConnell for (i = 0; i < segs_left; i++) 309067feec50SStephen McConnell buff_len += htole32(segs[i].ds_len); 309167feec50SStephen McConnell if ((cm->cm_targ->MDTS > 0) && (buff_len > cm->cm_targ->MDTS)) 309267feec50SStephen McConnell return 1; 309367feec50SStephen McConnell 309467feec50SStephen McConnell /* Create page_mask (to get offset within page) */ 309567feec50SStephen McConnell page_mask = PAGE_SIZE - 1; 309667feec50SStephen McConnell 309767feec50SStephen McConnell /* 309867feec50SStephen McConnell * Check if the number of elements exceeds the max number that can be 309967feec50SStephen McConnell * put in the main message frame (H/W can only translate an SGL that 310067feec50SStephen McConnell * is contained entirely in the main message frame). 310167feec50SStephen McConnell */ 310296410703SScott Long sges_in_segment = (sc->reqframesz - 310367feec50SStephen McConnell offsetof(Mpi25SCSIIORequest_t, SGL)) / sizeof(MPI25_SGE_IO_UNION); 310467feec50SStephen McConnell if (segs_left > sges_in_segment) 310567feec50SStephen McConnell build_native_sgl = 1; 310667feec50SStephen McConnell else 310767feec50SStephen McConnell { 310867feec50SStephen McConnell /* 310967feec50SStephen McConnell * NVMe uses one PRP for each physical page (or part of physical 311067feec50SStephen McConnell * page). 311167feec50SStephen McConnell * if 4 pages or less then IEEE is OK 311267feec50SStephen McConnell * if > 5 pages then we need to build a native SGL 311367feec50SStephen McConnell * if > 4 and <= 5 pages, then check the physical address of 311467feec50SStephen McConnell * the first SG entry, then if this first size in the page 311567feec50SStephen McConnell * is >= the residual beyond 4 pages then use IEEE, 311667feec50SStephen McConnell * otherwise use native SGL 311767feec50SStephen McConnell */ 311867feec50SStephen McConnell if (buff_len > (PAGE_SIZE * 5)) 311967feec50SStephen McConnell build_native_sgl = 1; 312067feec50SStephen McConnell else if ((buff_len > (PAGE_SIZE * 4)) && 312167feec50SStephen McConnell (buff_len <= (PAGE_SIZE * 5)) ) 312267feec50SStephen McConnell { 312377baa225SJustin Hibbits msg_phys = (uint64_t *)(uintptr_t)segs[0].ds_addr; 312467feec50SStephen McConnell first_page_offset = 312567feec50SStephen McConnell ((uint32_t)(uint64_t)(uintptr_t)msg_phys & 312667feec50SStephen McConnell page_mask); 312767feec50SStephen McConnell first_page_data_size = PAGE_SIZE - first_page_offset; 312867feec50SStephen McConnell end_residual = buff_len % PAGE_SIZE; 312967feec50SStephen McConnell 313067feec50SStephen McConnell /* 313167feec50SStephen McConnell * If offset into first page pushes the end of the data 313267feec50SStephen McConnell * beyond end of the 5th page, we need the extra PRP 313367feec50SStephen McConnell * list. 313467feec50SStephen McConnell */ 313567feec50SStephen McConnell if (first_page_data_size < end_residual) 313667feec50SStephen McConnell build_native_sgl = 1; 313767feec50SStephen McConnell 313867feec50SStephen McConnell /* 313967feec50SStephen McConnell * Check if first SG entry size is < residual beyond 4 314067feec50SStephen McConnell * pages. 314167feec50SStephen McConnell */ 314267feec50SStephen McConnell if (htole32(segs[0].ds_len) < 314367feec50SStephen McConnell (buff_len - (PAGE_SIZE * 4))) 314467feec50SStephen McConnell build_native_sgl = 1; 314567feec50SStephen McConnell } 314667feec50SStephen McConnell } 314767feec50SStephen McConnell 314867feec50SStephen McConnell /* check if native SGL is needed */ 314967feec50SStephen McConnell if (!build_native_sgl) 315067feec50SStephen McConnell return 1; 315167feec50SStephen McConnell 315267feec50SStephen McConnell /* 315367feec50SStephen McConnell * Native SGL is needed. 315467feec50SStephen McConnell * Put a chain element in main message frame that points to the first 315567feec50SStephen McConnell * chain buffer. 315667feec50SStephen McConnell * 315767feec50SStephen McConnell * NOTE: The ChainOffset field must be 0 when using a chain pointer to 315867feec50SStephen McConnell * a native SGL. 315967feec50SStephen McConnell */ 316067feec50SStephen McConnell 316167feec50SStephen McConnell /* Set main message chain element pointer */ 316267feec50SStephen McConnell main_chain_element = (pMpi25IeeeSgeChain64_t)cm->cm_sge; 316367feec50SStephen McConnell 316467feec50SStephen McConnell /* 316567feec50SStephen McConnell * For NVMe the chain element needs to be the 2nd SGL entry in the main 316667feec50SStephen McConnell * message. 316767feec50SStephen McConnell */ 316867feec50SStephen McConnell main_chain_element = (Mpi25IeeeSgeChain64_t *) 316967feec50SStephen McConnell ((uint8_t *)main_chain_element + sizeof(MPI25_IEEE_SGE_CHAIN64)); 317067feec50SStephen McConnell 317167feec50SStephen McConnell /* 317267feec50SStephen McConnell * For the PRP entries, use the specially allocated buffer of 317367feec50SStephen McConnell * contiguous memory. PRP Page allocation failures should not happen 317467feec50SStephen McConnell * because there should be enough PRP page buffers to account for the 317567feec50SStephen McConnell * possible NVMe QDepth. 317667feec50SStephen McConnell */ 317767feec50SStephen McConnell prp_page_info = mpr_alloc_prp_page(sc); 317867feec50SStephen McConnell KASSERT(prp_page_info != NULL, ("%s: There are no PRP Pages left to be " 317967feec50SStephen McConnell "used for building a native NVMe SGL.\n", __func__)); 318067feec50SStephen McConnell curr_buff = (uint32_t *)prp_page_info->prp_page; 318167feec50SStephen McConnell msg_phys = (uint64_t *)(uintptr_t)prp_page_info->prp_page_busaddr; 318267feec50SStephen McConnell 318367feec50SStephen McConnell /* 318467feec50SStephen McConnell * Insert the allocated PRP page into the command's PRP page list. This 318567feec50SStephen McConnell * will be freed when the command is freed. 318667feec50SStephen McConnell */ 318767feec50SStephen McConnell TAILQ_INSERT_TAIL(&cm->cm_prp_page_list, prp_page_info, prp_page_link); 318867feec50SStephen McConnell 318967feec50SStephen McConnell /* 319067feec50SStephen McConnell * Check if we are within 1 entry of a page boundary we don't want our 319167feec50SStephen McConnell * first entry to be a PRP List entry. 319267feec50SStephen McConnell */ 319367feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)curr_buff + prp_size) & 319467feec50SStephen McConnell page_mask; 319567feec50SStephen McConnell if (!page_mask_result) { 319667feec50SStephen McConnell /* Bump up to next page boundary. */ 319767feec50SStephen McConnell curr_buff = (uint32_t *)((uint8_t *)curr_buff + prp_size); 319867feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + prp_size); 319967feec50SStephen McConnell } 320067feec50SStephen McConnell 320167feec50SStephen McConnell /* Fill in the chain element and make it an NVMe segment type. */ 320267feec50SStephen McConnell main_chain_element->Address.High = 320367feec50SStephen McConnell htole32((uint32_t)((uint64_t)(uintptr_t)msg_phys >> 32)); 320467feec50SStephen McConnell main_chain_element->Address.Low = 320567feec50SStephen McConnell htole32((uint32_t)(uintptr_t)msg_phys); 320667feec50SStephen McConnell main_chain_element->NextChainOffset = 0; 320767feec50SStephen McConnell main_chain_element->Flags = MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT | 320867feec50SStephen McConnell MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR | 320967feec50SStephen McConnell MPI26_IEEE_SGE_FLAGS_NSF_NVME_PRP; 321067feec50SStephen McConnell 321167feec50SStephen McConnell /* Set SGL pointer to start of contiguous PCIe buffer. */ 321267feec50SStephen McConnell ptr_sgl = curr_buff; 321367feec50SStephen McConnell sge_dwords = 2; 321467feec50SStephen McConnell num_entries = 0; 321567feec50SStephen McConnell 321667feec50SStephen McConnell /* 321767feec50SStephen McConnell * NVMe has a very convoluted PRP format. One PRP is required for each 321867feec50SStephen McConnell * page or partial page. We need to split up OS SG entries if they are 321967feec50SStephen McConnell * longer than one page or cross a page boundary. We also have to insert 322067feec50SStephen McConnell * a PRP list pointer entry as the last entry in each physical page of 322167feec50SStephen McConnell * the PRP list. 322267feec50SStephen McConnell * 322367feec50SStephen McConnell * NOTE: The first PRP "entry" is actually placed in the first SGL entry 322467feec50SStephen McConnell * in the main message in IEEE 64 format. The 2nd entry in the main 322567feec50SStephen McConnell * message is the chain element, and the rest of the PRP entries are 322667feec50SStephen McConnell * built in the contiguous PCIe buffer. 322767feec50SStephen McConnell */ 322867feec50SStephen McConnell first_prp_entry = 1; 322967feec50SStephen McConnell ptr_first_sgl = (uint32_t *)cm->cm_sge; 323067feec50SStephen McConnell 323167feec50SStephen McConnell for (i = 0; i < segs_left; i++) { 323267feec50SStephen McConnell /* Get physical address and length of this SG entry. */ 323367feec50SStephen McConnell paddr = segs[i].ds_addr; 323467feec50SStephen McConnell length = segs[i].ds_len; 323567feec50SStephen McConnell 323667feec50SStephen McConnell /* 323767feec50SStephen McConnell * Check whether a given SGE buffer lies on a non-PAGED 323867feec50SStephen McConnell * boundary if this is not the first page. If so, this is not 323967feec50SStephen McConnell * expected so have FW build the SGL. 324067feec50SStephen McConnell */ 3241757ff642SScott Long if ((i != 0) && (((uint32_t)paddr & page_mask) != 0)) { 324267feec50SStephen McConnell mpr_dprint(sc, MPR_ERROR, "Unaligned SGE while " 324367feec50SStephen McConnell "building NVMe PRPs, low address is 0x%x\n", 324467feec50SStephen McConnell (uint32_t)paddr); 324567feec50SStephen McConnell return 1; 324667feec50SStephen McConnell } 324767feec50SStephen McConnell 324867feec50SStephen McConnell /* Apart from last SGE, if any other SGE boundary is not page 324967feec50SStephen McConnell * aligned then it means that hole exists. Existence of hole 325067feec50SStephen McConnell * leads to data corruption. So fallback to IEEE SGEs. 325167feec50SStephen McConnell */ 325267feec50SStephen McConnell if (i != (segs_left - 1)) { 325367feec50SStephen McConnell if (((uint32_t)paddr + length) & page_mask) { 325467feec50SStephen McConnell mpr_dprint(sc, MPR_ERROR, "Unaligned SGE " 325567feec50SStephen McConnell "boundary while building NVMe PRPs, low " 325667feec50SStephen McConnell "address: 0x%x and length: %u\n", 325767feec50SStephen McConnell (uint32_t)paddr, length); 325867feec50SStephen McConnell return 1; 325967feec50SStephen McConnell } 326067feec50SStephen McConnell } 326167feec50SStephen McConnell 326267feec50SStephen McConnell /* Loop while the length is not zero. */ 326367feec50SStephen McConnell while (length) { 326467feec50SStephen McConnell /* 326567feec50SStephen McConnell * Check if we need to put a list pointer here if we are 326667feec50SStephen McConnell * at page boundary - prp_size. 326767feec50SStephen McConnell */ 326867feec50SStephen McConnell page_mask_result = (uintptr_t)((uint8_t *)ptr_sgl + 326967feec50SStephen McConnell prp_size) & page_mask; 327067feec50SStephen McConnell if (!page_mask_result) { 327167feec50SStephen McConnell /* 327267feec50SStephen McConnell * Need to put a PRP list pointer here. 327367feec50SStephen McConnell */ 327467feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + 327567feec50SStephen McConnell prp_size); 327667feec50SStephen McConnell *ptr_sgl = htole32((uintptr_t)msg_phys); 327767feec50SStephen McConnell *(ptr_sgl+1) = htole32((uint64_t)(uintptr_t) 327867feec50SStephen McConnell msg_phys >> 32); 327967feec50SStephen McConnell ptr_sgl += sge_dwords; 328067feec50SStephen McConnell num_entries++; 328167feec50SStephen McConnell } 328267feec50SStephen McConnell 328367feec50SStephen McConnell /* Need to handle if entry will be part of a page. */ 328467feec50SStephen McConnell offset = (uint32_t)paddr & page_mask; 328567feec50SStephen McConnell entry_len = PAGE_SIZE - offset; 328667feec50SStephen McConnell if (first_prp_entry) { 328767feec50SStephen McConnell /* 328867feec50SStephen McConnell * Put IEEE entry in first SGE in main message. 328967feec50SStephen McConnell * (Simple element, System addr, not end of 329067feec50SStephen McConnell * list.) 329167feec50SStephen McConnell */ 329267feec50SStephen McConnell *ptr_first_sgl = htole32((uint32_t)paddr); 329367feec50SStephen McConnell *(ptr_first_sgl + 1) = 329467feec50SStephen McConnell htole32((uint32_t)((uint64_t)paddr >> 32)); 329567feec50SStephen McConnell *(ptr_first_sgl + 2) = htole32(entry_len); 329667feec50SStephen McConnell *(ptr_first_sgl + 3) = 0; 329767feec50SStephen McConnell 329867feec50SStephen McConnell /* No longer the first PRP entry. */ 329967feec50SStephen McConnell first_prp_entry = 0; 330067feec50SStephen McConnell } else { 330167feec50SStephen McConnell /* Put entry in list. */ 330267feec50SStephen McConnell *ptr_sgl = htole32((uint32_t)paddr); 330367feec50SStephen McConnell *(ptr_sgl + 1) = 330467feec50SStephen McConnell htole32((uint32_t)((uint64_t)paddr >> 32)); 330567feec50SStephen McConnell 330667feec50SStephen McConnell /* Bump ptr_sgl, msg_phys, and num_entries. */ 330767feec50SStephen McConnell ptr_sgl += sge_dwords; 330867feec50SStephen McConnell msg_phys = (uint64_t *)((uint8_t *)msg_phys + 330967feec50SStephen McConnell prp_size); 331067feec50SStephen McConnell num_entries++; 331167feec50SStephen McConnell } 331267feec50SStephen McConnell 331367feec50SStephen McConnell /* Bump the phys address by the entry_len. */ 331467feec50SStephen McConnell paddr += entry_len; 331567feec50SStephen McConnell 331667feec50SStephen McConnell /* Decrement length accounting for last partial page. */ 331767feec50SStephen McConnell if (entry_len > length) 331867feec50SStephen McConnell length = 0; 331967feec50SStephen McConnell else 332067feec50SStephen McConnell length -= entry_len; 332167feec50SStephen McConnell } 332267feec50SStephen McConnell } 332367feec50SStephen McConnell 332467feec50SStephen McConnell /* Set chain element Length. */ 332567feec50SStephen McConnell main_chain_element->Length = htole32(num_entries * prp_size); 332667feec50SStephen McConnell 332767feec50SStephen McConnell /* Return 0, indicating we built a native SGL. */ 332867feec50SStephen McConnell return 0; 332967feec50SStephen McConnell } 333067feec50SStephen McConnell 3331991554f2SKenneth D. Merry /* 3332991554f2SKenneth D. Merry * Add a chain element as the next SGE for the specified command. 3333991554f2SKenneth D. Merry * Reset cm_sge and cm_sgesize to indicate all the available space. Chains are 3334991554f2SKenneth D. Merry * only required for IEEE commands. Therefore there is no code for commands 3335a2c14879SStephen McConnell * that have the MPR_CM_FLAGS_SGE_SIMPLE flag set (and those commands 3336a2c14879SStephen McConnell * shouldn't be requesting chains). 3337991554f2SKenneth D. Merry */ 3338991554f2SKenneth D. Merry static int 3339991554f2SKenneth D. Merry mpr_add_chain(struct mpr_command *cm, int segsleft) 3340991554f2SKenneth D. Merry { 3341991554f2SKenneth D. Merry struct mpr_softc *sc = cm->cm_sc; 3342991554f2SKenneth D. Merry MPI2_REQUEST_HEADER *req; 3343991554f2SKenneth D. Merry MPI25_IEEE_SGE_CHAIN64 *ieee_sgc; 3344991554f2SKenneth D. Merry struct mpr_chain *chain; 33452bbc5fcbSStephen McConnell int sgc_size, current_segs, rem_segs, segs_per_frame; 3346991554f2SKenneth D. Merry uint8_t next_chain_offset = 0; 3347991554f2SKenneth D. Merry 3348991554f2SKenneth D. Merry /* 3349991554f2SKenneth D. Merry * Fail if a command is requesting a chain for SIMPLE SGE's. For SAS3 3350991554f2SKenneth D. Merry * only IEEE commands should be requesting chains. Return some error 3351991554f2SKenneth D. Merry * code other than 0. 3352991554f2SKenneth D. Merry */ 3353991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_SGE_SIMPLE) { 3354991554f2SKenneth D. Merry mpr_dprint(sc, MPR_ERROR, "A chain element cannot be added to " 3355991554f2SKenneth D. Merry "an MPI SGL.\n"); 3356991554f2SKenneth D. Merry return(ENOBUFS); 3357991554f2SKenneth D. Merry } 3358991554f2SKenneth D. Merry 3359991554f2SKenneth D. Merry sgc_size = sizeof(MPI25_IEEE_SGE_CHAIN64); 3360991554f2SKenneth D. Merry if (cm->cm_sglsize < sgc_size) 3361991554f2SKenneth D. Merry panic("MPR: Need SGE Error Code\n"); 3362991554f2SKenneth D. Merry 3363991554f2SKenneth D. Merry chain = mpr_alloc_chain(cm->cm_sc); 3364991554f2SKenneth D. Merry if (chain == NULL) 3365991554f2SKenneth D. Merry return (ENOBUFS); 3366991554f2SKenneth D. Merry 3367991554f2SKenneth D. Merry /* 3368991554f2SKenneth D. Merry * Note: a double-linked list is used to make it easier to walk for 3369991554f2SKenneth D. Merry * debugging. 3370991554f2SKenneth D. Merry */ 3371991554f2SKenneth D. Merry TAILQ_INSERT_TAIL(&cm->cm_chain_list, chain, chain_link); 3372991554f2SKenneth D. Merry 3373991554f2SKenneth D. Merry /* 3374991554f2SKenneth D. Merry * Need to know if the number of frames left is more than 1 or not. If 3375991554f2SKenneth D. Merry * more than 1 frame is required, NextChainOffset will need to be set, 3376991554f2SKenneth D. Merry * which will just be the last segment of the frame. 3377991554f2SKenneth D. Merry */ 3378991554f2SKenneth D. Merry rem_segs = 0; 3379991554f2SKenneth D. Merry if (cm->cm_sglsize < (sgc_size * segsleft)) { 3380991554f2SKenneth D. Merry /* 3381991554f2SKenneth D. Merry * rem_segs is the number of segements remaining after the 3382991554f2SKenneth D. Merry * segments that will go into the current frame. Since it is 3383991554f2SKenneth D. Merry * known that at least one more frame is required, account for 3384991554f2SKenneth D. Merry * the chain element. To know if more than one more frame is 3385991554f2SKenneth D. Merry * required, just check if there will be a remainder after using 3386991554f2SKenneth D. Merry * the current frame (with this chain) and the next frame. If 3387991554f2SKenneth D. Merry * so the NextChainOffset must be the last element of the next 3388991554f2SKenneth D. Merry * frame. 3389991554f2SKenneth D. Merry */ 3390991554f2SKenneth D. Merry current_segs = (cm->cm_sglsize / sgc_size) - 1; 3391991554f2SKenneth D. Merry rem_segs = segsleft - current_segs; 33922bbc5fcbSStephen McConnell segs_per_frame = sc->chain_frame_size / sgc_size; 3393991554f2SKenneth D. Merry if (rem_segs > segs_per_frame) { 3394991554f2SKenneth D. Merry next_chain_offset = segs_per_frame - 1; 3395991554f2SKenneth D. Merry } 3396991554f2SKenneth D. Merry } 3397991554f2SKenneth D. Merry ieee_sgc = &((MPI25_SGE_IO_UNION *)cm->cm_sge)->IeeeChain; 33982bbc5fcbSStephen McConnell ieee_sgc->Length = next_chain_offset ? 33992bbc5fcbSStephen McConnell htole32((uint32_t)sc->chain_frame_size) : 3400991554f2SKenneth D. Merry htole32((uint32_t)rem_segs * (uint32_t)sgc_size); 3401991554f2SKenneth D. Merry ieee_sgc->NextChainOffset = next_chain_offset; 3402991554f2SKenneth D. Merry ieee_sgc->Flags = (MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT | 3403991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3404991554f2SKenneth D. Merry ieee_sgc->Address.Low = htole32(chain->chain_busaddr); 3405991554f2SKenneth D. Merry ieee_sgc->Address.High = htole32(chain->chain_busaddr >> 32); 3406991554f2SKenneth D. Merry cm->cm_sge = &((MPI25_SGE_IO_UNION *)chain->chain)->IeeeSimple; 3407991554f2SKenneth D. Merry req = (MPI2_REQUEST_HEADER *)cm->cm_req; 34082bbc5fcbSStephen McConnell req->ChainOffset = (sc->chain_frame_size - sgc_size) >> 4; 3409991554f2SKenneth D. Merry 34102bbc5fcbSStephen McConnell cm->cm_sglsize = sc->chain_frame_size; 3411991554f2SKenneth D. Merry return (0); 3412991554f2SKenneth D. Merry } 3413991554f2SKenneth D. Merry 3414991554f2SKenneth D. Merry /* 3415991554f2SKenneth D. Merry * Add one scatter-gather element to the scatter-gather list for a command. 3416a2c14879SStephen McConnell * Maintain cm_sglsize and cm_sge as the remaining size and pointer to the 3417a2c14879SStephen McConnell * next SGE to fill in, respectively. In Gen3, the MPI SGL does not have a 3418a2c14879SStephen McConnell * chain, so don't consider any chain additions. 3419991554f2SKenneth D. Merry */ 3420991554f2SKenneth D. Merry int 3421991554f2SKenneth D. Merry mpr_push_sge(struct mpr_command *cm, MPI2_SGE_SIMPLE64 *sge, size_t len, 3422991554f2SKenneth D. Merry int segsleft) 3423991554f2SKenneth D. Merry { 3424991554f2SKenneth D. Merry uint32_t saved_buf_len, saved_address_low, saved_address_high; 3425991554f2SKenneth D. Merry u32 sge_flags; 3426991554f2SKenneth D. Merry 3427991554f2SKenneth D. Merry /* 3428991554f2SKenneth D. Merry * case 1: >=1 more segment, no room for anything (error) 3429991554f2SKenneth D. Merry * case 2: 1 more segment and enough room for it 3430991554f2SKenneth D. Merry */ 3431991554f2SKenneth D. Merry 3432991554f2SKenneth D. Merry if (cm->cm_sglsize < (segsleft * sizeof(MPI2_SGE_SIMPLE64))) { 3433991554f2SKenneth D. Merry mpr_dprint(cm->cm_sc, MPR_ERROR, 3434991554f2SKenneth D. Merry "%s: warning: Not enough room for MPI SGL in frame.\n", 3435991554f2SKenneth D. Merry __func__); 3436991554f2SKenneth D. Merry return(ENOBUFS); 3437991554f2SKenneth D. Merry } 3438991554f2SKenneth D. Merry 3439991554f2SKenneth D. Merry KASSERT(segsleft == 1, 3440991554f2SKenneth D. Merry ("segsleft cannot be more than 1 for an MPI SGL; segsleft = %d\n", 3441991554f2SKenneth D. Merry segsleft)); 3442991554f2SKenneth D. Merry 3443991554f2SKenneth D. Merry /* 3444991554f2SKenneth D. Merry * There is one more segment left to add for the MPI SGL and there is 3445991554f2SKenneth D. Merry * enough room in the frame to add it. This is the normal case because 3446991554f2SKenneth D. Merry * MPI SGL's don't have chains, otherwise something is wrong. 3447991554f2SKenneth D. Merry * 3448991554f2SKenneth D. Merry * If this is a bi-directional request, need to account for that 3449991554f2SKenneth D. Merry * here. Save the pre-filled sge values. These will be used 3450991554f2SKenneth D. Merry * either for the 2nd SGL or for a single direction SGL. If 3451991554f2SKenneth D. Merry * cm_out_len is non-zero, this is a bi-directional request, so 3452991554f2SKenneth D. Merry * fill in the OUT SGL first, then the IN SGL, otherwise just 3453991554f2SKenneth D. Merry * fill in the IN SGL. Note that at this time, when filling in 3454991554f2SKenneth D. Merry * 2 SGL's for a bi-directional request, they both use the same 3455991554f2SKenneth D. Merry * DMA buffer (same cm command). 3456991554f2SKenneth D. Merry */ 3457991554f2SKenneth D. Merry saved_buf_len = sge->FlagsLength & 0x00FFFFFF; 3458991554f2SKenneth D. Merry saved_address_low = sge->Address.Low; 3459991554f2SKenneth D. Merry saved_address_high = sge->Address.High; 3460991554f2SKenneth D. Merry if (cm->cm_out_len) { 3461991554f2SKenneth D. Merry sge->FlagsLength = cm->cm_out_len | 3462991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3463991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER | 3464991554f2SKenneth D. Merry MPI2_SGE_FLAGS_HOST_TO_IOC | 3465991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING) << 3466991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3467991554f2SKenneth D. Merry cm->cm_sglsize -= len; 3468991554f2SKenneth D. Merry /* Endian Safe code */ 3469991554f2SKenneth D. Merry sge_flags = sge->FlagsLength; 3470991554f2SKenneth D. Merry sge->FlagsLength = htole32(sge_flags); 3471991554f2SKenneth D. Merry sge->Address.High = htole32(sge->Address.High); 3472991554f2SKenneth D. Merry sge->Address.Low = htole32(sge->Address.Low); 3473991554f2SKenneth D. Merry bcopy(sge, cm->cm_sge, len); 3474991554f2SKenneth D. Merry cm->cm_sge = (MPI2_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + len); 3475991554f2SKenneth D. Merry } 3476991554f2SKenneth D. Merry sge->FlagsLength = saved_buf_len | 3477991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3478991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER | 3479991554f2SKenneth D. Merry MPI2_SGE_FLAGS_LAST_ELEMENT | 3480991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_LIST | 3481991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING) << 3482991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3483991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_DATAIN) { 3484991554f2SKenneth D. Merry sge->FlagsLength |= 3485991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_IOC_TO_HOST) << 3486991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3487991554f2SKenneth D. Merry } else { 3488991554f2SKenneth D. Merry sge->FlagsLength |= 3489991554f2SKenneth D. Merry ((uint32_t)(MPI2_SGE_FLAGS_HOST_TO_IOC) << 3490991554f2SKenneth D. Merry MPI2_SGE_FLAGS_SHIFT); 3491991554f2SKenneth D. Merry } 3492991554f2SKenneth D. Merry sge->Address.Low = saved_address_low; 3493991554f2SKenneth D. Merry sge->Address.High = saved_address_high; 3494991554f2SKenneth D. Merry 3495991554f2SKenneth D. Merry cm->cm_sglsize -= len; 3496991554f2SKenneth D. Merry /* Endian Safe code */ 3497991554f2SKenneth D. Merry sge_flags = sge->FlagsLength; 3498991554f2SKenneth D. Merry sge->FlagsLength = htole32(sge_flags); 3499991554f2SKenneth D. Merry sge->Address.High = htole32(sge->Address.High); 3500991554f2SKenneth D. Merry sge->Address.Low = htole32(sge->Address.Low); 3501991554f2SKenneth D. Merry bcopy(sge, cm->cm_sge, len); 3502991554f2SKenneth D. Merry cm->cm_sge = (MPI2_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + len); 3503991554f2SKenneth D. Merry return (0); 3504991554f2SKenneth D. Merry } 3505991554f2SKenneth D. Merry 3506991554f2SKenneth D. Merry /* 3507991554f2SKenneth D. Merry * Add one IEEE scatter-gather element (chain or simple) to the IEEE scatter- 3508991554f2SKenneth D. Merry * gather list for a command. Maintain cm_sglsize and cm_sge as the 3509991554f2SKenneth D. Merry * remaining size and pointer to the next SGE to fill in, respectively. 3510991554f2SKenneth D. Merry */ 3511991554f2SKenneth D. Merry int 3512991554f2SKenneth D. Merry mpr_push_ieee_sge(struct mpr_command *cm, void *sgep, int segsleft) 3513991554f2SKenneth D. Merry { 3514991554f2SKenneth D. Merry MPI2_IEEE_SGE_SIMPLE64 *sge = sgep; 3515991554f2SKenneth D. Merry int error, ieee_sge_size = sizeof(MPI25_SGE_IO_UNION); 3516991554f2SKenneth D. Merry uint32_t saved_buf_len, saved_address_low, saved_address_high; 3517991554f2SKenneth D. Merry uint32_t sge_length; 3518991554f2SKenneth D. Merry 3519991554f2SKenneth D. Merry /* 3520991554f2SKenneth D. Merry * case 1: No room for chain or segment (error). 3521991554f2SKenneth D. Merry * case 2: Two or more segments left but only room for chain. 3522991554f2SKenneth D. Merry * case 3: Last segment and room for it, so set flags. 3523991554f2SKenneth D. Merry */ 3524991554f2SKenneth D. Merry 3525991554f2SKenneth D. Merry /* 3526991554f2SKenneth D. Merry * There should be room for at least one element, or there is a big 3527991554f2SKenneth D. Merry * problem. 3528991554f2SKenneth D. Merry */ 3529991554f2SKenneth D. Merry if (cm->cm_sglsize < ieee_sge_size) 3530991554f2SKenneth D. Merry panic("MPR: Need SGE Error Code\n"); 3531991554f2SKenneth D. Merry 3532991554f2SKenneth D. Merry if ((segsleft >= 2) && (cm->cm_sglsize < (ieee_sge_size * 2))) { 3533991554f2SKenneth D. Merry if ((error = mpr_add_chain(cm, segsleft)) != 0) 3534991554f2SKenneth D. Merry return (error); 3535991554f2SKenneth D. Merry } 3536991554f2SKenneth D. Merry 3537991554f2SKenneth D. Merry if (segsleft == 1) { 3538991554f2SKenneth D. Merry /* 3539991554f2SKenneth D. Merry * If this is a bi-directional request, need to account for that 3540991554f2SKenneth D. Merry * here. Save the pre-filled sge values. These will be used 3541991554f2SKenneth D. Merry * either for the 2nd SGL or for a single direction SGL. If 3542991554f2SKenneth D. Merry * cm_out_len is non-zero, this is a bi-directional request, so 3543991554f2SKenneth D. Merry * fill in the OUT SGL first, then the IN SGL, otherwise just 3544991554f2SKenneth D. Merry * fill in the IN SGL. Note that at this time, when filling in 3545991554f2SKenneth D. Merry * 2 SGL's for a bi-directional request, they both use the same 3546991554f2SKenneth D. Merry * DMA buffer (same cm command). 3547991554f2SKenneth D. Merry */ 3548991554f2SKenneth D. Merry saved_buf_len = sge->Length; 3549991554f2SKenneth D. Merry saved_address_low = sge->Address.Low; 3550991554f2SKenneth D. Merry saved_address_high = sge->Address.High; 3551991554f2SKenneth D. Merry if (cm->cm_out_len) { 3552991554f2SKenneth D. Merry sge->Length = cm->cm_out_len; 3553991554f2SKenneth D. Merry sge->Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3554991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3555991554f2SKenneth D. Merry cm->cm_sglsize -= ieee_sge_size; 3556991554f2SKenneth D. Merry /* Endian Safe code */ 3557991554f2SKenneth D. Merry sge_length = sge->Length; 3558991554f2SKenneth D. Merry sge->Length = htole32(sge_length); 3559991554f2SKenneth D. Merry sge->Address.High = htole32(sge->Address.High); 3560991554f2SKenneth D. Merry sge->Address.Low = htole32(sge->Address.Low); 3561991554f2SKenneth D. Merry bcopy(sgep, cm->cm_sge, ieee_sge_size); 3562991554f2SKenneth D. Merry cm->cm_sge = 3563991554f2SKenneth D. Merry (MPI25_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + 3564991554f2SKenneth D. Merry ieee_sge_size); 3565991554f2SKenneth D. Merry } 3566991554f2SKenneth D. Merry sge->Length = saved_buf_len; 3567991554f2SKenneth D. Merry sge->Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3568991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR | 3569991554f2SKenneth D. Merry MPI25_IEEE_SGE_FLAGS_END_OF_LIST); 3570991554f2SKenneth D. Merry sge->Address.Low = saved_address_low; 3571991554f2SKenneth D. Merry sge->Address.High = saved_address_high; 3572991554f2SKenneth D. Merry } 3573991554f2SKenneth D. Merry 3574991554f2SKenneth D. Merry cm->cm_sglsize -= ieee_sge_size; 3575991554f2SKenneth D. Merry /* Endian Safe code */ 3576991554f2SKenneth D. Merry sge_length = sge->Length; 3577991554f2SKenneth D. Merry sge->Length = htole32(sge_length); 3578991554f2SKenneth D. Merry sge->Address.High = htole32(sge->Address.High); 3579991554f2SKenneth D. Merry sge->Address.Low = htole32(sge->Address.Low); 3580991554f2SKenneth D. Merry bcopy(sgep, cm->cm_sge, ieee_sge_size); 3581991554f2SKenneth D. Merry cm->cm_sge = (MPI25_SGE_IO_UNION *)((uintptr_t)cm->cm_sge + 3582991554f2SKenneth D. Merry ieee_sge_size); 3583991554f2SKenneth D. Merry return (0); 3584991554f2SKenneth D. Merry } 3585991554f2SKenneth D. Merry 3586991554f2SKenneth D. Merry /* 3587991554f2SKenneth D. Merry * Add one dma segment to the scatter-gather list for a command. 3588991554f2SKenneth D. Merry */ 3589991554f2SKenneth D. Merry int 3590991554f2SKenneth D. Merry mpr_add_dmaseg(struct mpr_command *cm, vm_paddr_t pa, size_t len, u_int flags, 3591991554f2SKenneth D. Merry int segsleft) 3592991554f2SKenneth D. Merry { 3593991554f2SKenneth D. Merry MPI2_SGE_SIMPLE64 sge; 3594991554f2SKenneth D. Merry MPI2_IEEE_SGE_SIMPLE64 ieee_sge; 3595991554f2SKenneth D. Merry 3596991554f2SKenneth D. Merry if (!(cm->cm_flags & MPR_CM_FLAGS_SGE_SIMPLE)) { 3597991554f2SKenneth D. Merry ieee_sge.Flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT | 3598991554f2SKenneth D. Merry MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR); 3599991554f2SKenneth D. Merry ieee_sge.Length = len; 3600991554f2SKenneth D. Merry mpr_from_u64(pa, &ieee_sge.Address); 3601991554f2SKenneth D. Merry 3602991554f2SKenneth D. Merry return (mpr_push_ieee_sge(cm, &ieee_sge, segsleft)); 3603991554f2SKenneth D. Merry } else { 3604991554f2SKenneth D. Merry /* 3605991554f2SKenneth D. Merry * This driver always uses 64-bit address elements for 3606991554f2SKenneth D. Merry * simplicity. 3607991554f2SKenneth D. Merry */ 3608991554f2SKenneth D. Merry flags |= MPI2_SGE_FLAGS_SIMPLE_ELEMENT | 3609991554f2SKenneth D. Merry MPI2_SGE_FLAGS_64_BIT_ADDRESSING; 3610991554f2SKenneth D. Merry /* Set Endian safe macro in mpr_push_sge */ 3611991554f2SKenneth D. Merry sge.FlagsLength = len | (flags << MPI2_SGE_FLAGS_SHIFT); 3612991554f2SKenneth D. Merry mpr_from_u64(pa, &sge.Address); 3613991554f2SKenneth D. Merry 3614991554f2SKenneth D. Merry return (mpr_push_sge(cm, &sge, sizeof sge, segsleft)); 3615991554f2SKenneth D. Merry } 3616991554f2SKenneth D. Merry } 3617991554f2SKenneth D. Merry 3618991554f2SKenneth D. Merry static void 3619991554f2SKenneth D. Merry mpr_data_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 3620991554f2SKenneth D. Merry { 3621991554f2SKenneth D. Merry struct mpr_softc *sc; 3622991554f2SKenneth D. Merry struct mpr_command *cm; 3623991554f2SKenneth D. Merry u_int i, dir, sflags; 3624991554f2SKenneth D. Merry 3625991554f2SKenneth D. Merry cm = (struct mpr_command *)arg; 3626991554f2SKenneth D. Merry sc = cm->cm_sc; 3627991554f2SKenneth D. Merry 3628991554f2SKenneth D. Merry /* 3629991554f2SKenneth D. Merry * In this case, just print out a warning and let the chip tell the 3630991554f2SKenneth D. Merry * user they did the wrong thing. 3631991554f2SKenneth D. Merry */ 3632991554f2SKenneth D. Merry if ((cm->cm_max_segs != 0) && (nsegs > cm->cm_max_segs)) { 36337a2a6a1aSStephen McConnell mpr_dprint(sc, MPR_ERROR, "%s: warning: busdma returned %d " 36347a2a6a1aSStephen McConnell "segments, more than the %d allowed\n", __func__, nsegs, 3635991554f2SKenneth D. Merry cm->cm_max_segs); 3636991554f2SKenneth D. Merry } 3637991554f2SKenneth D. Merry 3638991554f2SKenneth D. Merry /* 3639991554f2SKenneth D. Merry * Set up DMA direction flags. Bi-directional requests are also handled 3640991554f2SKenneth D. Merry * here. In that case, both direction flags will be set. 3641991554f2SKenneth D. Merry */ 3642991554f2SKenneth D. Merry sflags = 0; 3643991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_SMP_PASS) { 3644991554f2SKenneth D. Merry /* 3645991554f2SKenneth D. Merry * We have to add a special case for SMP passthrough, there 3646991554f2SKenneth D. Merry * is no easy way to generically handle it. The first 3647991554f2SKenneth D. Merry * S/G element is used for the command (therefore the 3648991554f2SKenneth D. Merry * direction bit needs to be set). The second one is used 3649991554f2SKenneth D. Merry * for the reply. We'll leave it to the caller to make 3650991554f2SKenneth D. Merry * sure we only have two buffers. 3651991554f2SKenneth D. Merry */ 3652991554f2SKenneth D. Merry /* 3653991554f2SKenneth D. Merry * Even though the busdma man page says it doesn't make 3654991554f2SKenneth D. Merry * sense to have both direction flags, it does in this case. 3655991554f2SKenneth D. Merry * We have one s/g element being accessed in each direction. 3656991554f2SKenneth D. Merry */ 3657991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD; 3658991554f2SKenneth D. Merry 3659991554f2SKenneth D. Merry /* 3660991554f2SKenneth D. Merry * Set the direction flag on the first buffer in the SMP 3661991554f2SKenneth D. Merry * passthrough request. We'll clear it for the second one. 3662991554f2SKenneth D. Merry */ 3663991554f2SKenneth D. Merry sflags |= MPI2_SGE_FLAGS_DIRECTION | 3664991554f2SKenneth D. Merry MPI2_SGE_FLAGS_END_OF_BUFFER; 3665991554f2SKenneth D. Merry } else if (cm->cm_flags & MPR_CM_FLAGS_DATAOUT) { 3666991554f2SKenneth D. Merry sflags |= MPI2_SGE_FLAGS_HOST_TO_IOC; 3667991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREWRITE; 3668991554f2SKenneth D. Merry } else 3669991554f2SKenneth D. Merry dir = BUS_DMASYNC_PREREAD; 3670991554f2SKenneth D. Merry 367167feec50SStephen McConnell /* Check if a native SG list is needed for an NVMe PCIe device. */ 367267feec50SStephen McConnell if (cm->cm_targ && cm->cm_targ->is_nvme && 367367feec50SStephen McConnell mpr_check_pcie_native_sgl(sc, cm, segs, nsegs) == 0) { 367467feec50SStephen McConnell /* A native SG list was built, skip to end. */ 367567feec50SStephen McConnell goto out; 367667feec50SStephen McConnell } 367767feec50SStephen McConnell 3678991554f2SKenneth D. Merry for (i = 0; i < nsegs; i++) { 3679991554f2SKenneth D. Merry if ((cm->cm_flags & MPR_CM_FLAGS_SMP_PASS) && (i != 0)) { 3680991554f2SKenneth D. Merry sflags &= ~MPI2_SGE_FLAGS_DIRECTION; 3681991554f2SKenneth D. Merry } 3682991554f2SKenneth D. Merry error = mpr_add_dmaseg(cm, segs[i].ds_addr, segs[i].ds_len, 3683991554f2SKenneth D. Merry sflags, nsegs - i); 3684991554f2SKenneth D. Merry if (error != 0) { 3685991554f2SKenneth D. Merry /* Resource shortage, roll back! */ 3686991554f2SKenneth D. Merry if (ratecheck(&sc->lastfail, &mpr_chainfail_interval)) 3687991554f2SKenneth D. Merry mpr_dprint(sc, MPR_INFO, "Out of chain frames, " 3688991554f2SKenneth D. Merry "consider increasing hw.mpr.max_chains.\n"); 3689991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_CHAIN_FAILED; 3690991554f2SKenneth D. Merry mpr_complete_command(sc, cm); 3691991554f2SKenneth D. Merry return; 3692991554f2SKenneth D. Merry } 3693991554f2SKenneth D. Merry } 3694991554f2SKenneth D. Merry 369567feec50SStephen McConnell out: 3696991554f2SKenneth D. Merry bus_dmamap_sync(sc->buffer_dmat, cm->cm_dmamap, dir); 3697991554f2SKenneth D. Merry mpr_enqueue_request(sc, cm); 3698991554f2SKenneth D. Merry 3699991554f2SKenneth D. Merry return; 3700991554f2SKenneth D. Merry } 3701991554f2SKenneth D. Merry 3702991554f2SKenneth D. Merry static void 3703991554f2SKenneth D. Merry mpr_data_cb2(void *arg, bus_dma_segment_t *segs, int nsegs, bus_size_t mapsize, 3704991554f2SKenneth D. Merry int error) 3705991554f2SKenneth D. Merry { 3706991554f2SKenneth D. Merry mpr_data_cb(arg, segs, nsegs, error); 3707991554f2SKenneth D. Merry } 3708991554f2SKenneth D. Merry 3709991554f2SKenneth D. Merry /* 3710991554f2SKenneth D. Merry * This is the routine to enqueue commands ansynchronously. 3711991554f2SKenneth D. Merry * Note that the only error path here is from bus_dmamap_load(), which can 3712991554f2SKenneth D. Merry * return EINPROGRESS if it is waiting for resources. Other than this, it's 3713991554f2SKenneth D. Merry * assumed that if you have a command in-hand, then you have enough credits 3714991554f2SKenneth D. Merry * to use it. 3715991554f2SKenneth D. Merry */ 3716991554f2SKenneth D. Merry int 3717991554f2SKenneth D. Merry mpr_map_command(struct mpr_softc *sc, struct mpr_command *cm) 3718991554f2SKenneth D. Merry { 3719991554f2SKenneth D. Merry int error = 0; 3720991554f2SKenneth D. Merry 3721991554f2SKenneth D. Merry if (cm->cm_flags & MPR_CM_FLAGS_USE_UIO) { 3722991554f2SKenneth D. Merry error = bus_dmamap_load_uio(sc->buffer_dmat, cm->cm_dmamap, 3723991554f2SKenneth D. Merry &cm->cm_uio, mpr_data_cb2, cm, 0); 3724991554f2SKenneth D. Merry } else if (cm->cm_flags & MPR_CM_FLAGS_USE_CCB) { 3725991554f2SKenneth D. Merry error = bus_dmamap_load_ccb(sc->buffer_dmat, cm->cm_dmamap, 3726991554f2SKenneth D. Merry cm->cm_data, mpr_data_cb, cm, 0); 3727991554f2SKenneth D. Merry } else if ((cm->cm_data != NULL) && (cm->cm_length != 0)) { 3728991554f2SKenneth D. Merry error = bus_dmamap_load(sc->buffer_dmat, cm->cm_dmamap, 3729991554f2SKenneth D. Merry cm->cm_data, cm->cm_length, mpr_data_cb, cm, 0); 3730991554f2SKenneth D. Merry } else { 3731991554f2SKenneth D. Merry /* Add a zero-length element as needed */ 3732991554f2SKenneth D. Merry if (cm->cm_sge != NULL) 3733991554f2SKenneth D. Merry mpr_add_dmaseg(cm, 0, 0, 0, 1); 3734991554f2SKenneth D. Merry mpr_enqueue_request(sc, cm); 3735991554f2SKenneth D. Merry } 3736991554f2SKenneth D. Merry 3737991554f2SKenneth D. Merry return (error); 3738991554f2SKenneth D. Merry } 3739991554f2SKenneth D. Merry 3740991554f2SKenneth D. Merry /* 3741991554f2SKenneth D. Merry * This is the routine to enqueue commands synchronously. An error of 3742991554f2SKenneth D. Merry * EINPROGRESS from mpr_map_command() is ignored since the command will 3743991554f2SKenneth D. Merry * be executed and enqueued automatically. Other errors come from msleep(). 3744991554f2SKenneth D. Merry */ 3745991554f2SKenneth D. Merry int 37466d4ffcb4SKenneth D. Merry mpr_wait_command(struct mpr_softc *sc, struct mpr_command **cmp, int timeout, 3747991554f2SKenneth D. Merry int sleep_flag) 3748991554f2SKenneth D. Merry { 3749991554f2SKenneth D. Merry int error, rc; 3750991554f2SKenneth D. Merry struct timeval cur_time, start_time; 37516d4ffcb4SKenneth D. Merry struct mpr_command *cm = *cmp; 3752991554f2SKenneth D. Merry 3753991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_DIAGRESET) 3754991554f2SKenneth D. Merry return EBUSY; 3755991554f2SKenneth D. Merry 3756991554f2SKenneth D. Merry cm->cm_complete = NULL; 3757991554f2SKenneth D. Merry cm->cm_flags |= (MPR_CM_FLAGS_WAKEUP + MPR_CM_FLAGS_POLLED); 3758991554f2SKenneth D. Merry error = mpr_map_command(sc, cm); 3759991554f2SKenneth D. Merry if ((error != 0) && (error != EINPROGRESS)) 3760991554f2SKenneth D. Merry return (error); 3761991554f2SKenneth D. Merry 3762991554f2SKenneth D. Merry // Check for context and wait for 50 mSec at a time until time has 3763991554f2SKenneth D. Merry // expired or the command has finished. If msleep can't be used, need 3764991554f2SKenneth D. Merry // to poll. 3765991554f2SKenneth D. Merry #if __FreeBSD_version >= 1000029 3766991554f2SKenneth D. Merry if (curthread->td_no_sleeping) 3767991554f2SKenneth D. Merry #else //__FreeBSD_version < 1000029 3768991554f2SKenneth D. Merry if (curthread->td_pflags & TDP_NOSLEEPING) 3769991554f2SKenneth D. Merry #endif //__FreeBSD_version >= 1000029 3770991554f2SKenneth D. Merry sleep_flag = NO_SLEEP; 3771417aa6b8SKenneth D. Merry getmicrouptime(&start_time); 3772991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx) && sleep_flag == CAN_SLEEP) { 3773991554f2SKenneth D. Merry error = msleep(cm, &sc->mpr_mtx, 0, "mprwait", timeout*hz); 3774417aa6b8SKenneth D. Merry if (error == EWOULDBLOCK) { 3775417aa6b8SKenneth D. Merry /* 3776417aa6b8SKenneth D. Merry * Record the actual elapsed time in the case of a 3777417aa6b8SKenneth D. Merry * timeout for the message below. 3778417aa6b8SKenneth D. Merry */ 3779417aa6b8SKenneth D. Merry getmicrouptime(&cur_time); 3780417aa6b8SKenneth D. Merry timevalsub(&cur_time, &start_time); 3781417aa6b8SKenneth D. Merry } 3782991554f2SKenneth D. Merry } else { 3783991554f2SKenneth D. Merry while ((cm->cm_flags & MPR_CM_FLAGS_COMPLETE) == 0) { 3784991554f2SKenneth D. Merry mpr_intr_locked(sc); 3785991554f2SKenneth D. Merry if (sleep_flag == CAN_SLEEP) 3786991554f2SKenneth D. Merry pause("mprwait", hz/20); 3787991554f2SKenneth D. Merry else 3788991554f2SKenneth D. Merry DELAY(50000); 3789991554f2SKenneth D. Merry 3790417aa6b8SKenneth D. Merry getmicrouptime(&cur_time); 3791417aa6b8SKenneth D. Merry timevalsub(&cur_time, &start_time); 3792417aa6b8SKenneth D. Merry if (cur_time.tv_sec > timeout) { 3793991554f2SKenneth D. Merry error = EWOULDBLOCK; 3794991554f2SKenneth D. Merry break; 3795991554f2SKenneth D. Merry } 3796991554f2SKenneth D. Merry } 3797991554f2SKenneth D. Merry } 3798991554f2SKenneth D. Merry 3799991554f2SKenneth D. Merry if (error == EWOULDBLOCK) { 380086312e46SConrad Meyer if (cm->cm_timeout_handler == NULL) { 3801417aa6b8SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Calling Reinit from %s, timeout=%d," 3802417aa6b8SKenneth D. Merry " elapsed=%jd\n", __func__, timeout, 3803417aa6b8SKenneth D. Merry (intmax_t)cur_time.tv_sec); 3804991554f2SKenneth D. Merry rc = mpr_reinit(sc); 3805991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Reinit %s\n", (rc == 0) ? "success" : 3806991554f2SKenneth D. Merry "failed"); 380786312e46SConrad Meyer } else 380886312e46SConrad Meyer cm->cm_timeout_handler(sc, cm); 38096d4ffcb4SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_REALLOCATED) { 38106d4ffcb4SKenneth D. Merry /* 38116d4ffcb4SKenneth D. Merry * Tell the caller that we freed the command in a 38126d4ffcb4SKenneth D. Merry * reinit. 38136d4ffcb4SKenneth D. Merry */ 38146d4ffcb4SKenneth D. Merry *cmp = NULL; 38156d4ffcb4SKenneth D. Merry } 3816991554f2SKenneth D. Merry error = ETIMEDOUT; 3817991554f2SKenneth D. Merry } 3818991554f2SKenneth D. Merry return (error); 3819991554f2SKenneth D. Merry } 3820991554f2SKenneth D. Merry 3821991554f2SKenneth D. Merry /* 3822991554f2SKenneth D. Merry * This is the routine to enqueue a command synchonously and poll for 3823991554f2SKenneth D. Merry * completion. Its use should be rare. 3824991554f2SKenneth D. Merry */ 3825991554f2SKenneth D. Merry int 38266d4ffcb4SKenneth D. Merry mpr_request_polled(struct mpr_softc *sc, struct mpr_command **cmp) 3827991554f2SKenneth D. Merry { 38286d4ffcb4SKenneth D. Merry int error, rc; 3829991554f2SKenneth D. Merry struct timeval cur_time, start_time; 38306d4ffcb4SKenneth D. Merry struct mpr_command *cm = *cmp; 3831991554f2SKenneth D. Merry 3832991554f2SKenneth D. Merry error = 0; 3833991554f2SKenneth D. Merry 3834991554f2SKenneth D. Merry cm->cm_flags |= MPR_CM_FLAGS_POLLED; 3835991554f2SKenneth D. Merry cm->cm_complete = NULL; 3836991554f2SKenneth D. Merry mpr_map_command(sc, cm); 3837991554f2SKenneth D. Merry 38386d4ffcb4SKenneth D. Merry getmicrouptime(&start_time); 3839991554f2SKenneth D. Merry while ((cm->cm_flags & MPR_CM_FLAGS_COMPLETE) == 0) { 3840991554f2SKenneth D. Merry mpr_intr_locked(sc); 3841991554f2SKenneth D. Merry 3842991554f2SKenneth D. Merry if (mtx_owned(&sc->mpr_mtx)) 3843991554f2SKenneth D. Merry msleep(&sc->msleep_fake_chan, &sc->mpr_mtx, 0, 3844991554f2SKenneth D. Merry "mprpoll", hz/20); 3845991554f2SKenneth D. Merry else 3846991554f2SKenneth D. Merry pause("mprpoll", hz/20); 3847991554f2SKenneth D. Merry 3848991554f2SKenneth D. Merry /* 3849991554f2SKenneth D. Merry * Check for real-time timeout and fail if more than 60 seconds. 3850991554f2SKenneth D. Merry */ 38516d4ffcb4SKenneth D. Merry getmicrouptime(&cur_time); 38526d4ffcb4SKenneth D. Merry timevalsub(&cur_time, &start_time); 38536d4ffcb4SKenneth D. Merry if (cur_time.tv_sec > 60) { 3854991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "polling failed\n"); 3855991554f2SKenneth D. Merry error = ETIMEDOUT; 3856991554f2SKenneth D. Merry break; 3857991554f2SKenneth D. Merry } 3858991554f2SKenneth D. Merry } 38594b1ac5c2SWarner Losh cm->cm_state = MPR_CM_STATE_BUSY; 3860991554f2SKenneth D. Merry if (error) { 3861991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, "Calling Reinit from %s\n", __func__); 3862991554f2SKenneth D. Merry rc = mpr_reinit(sc); 38637a2a6a1aSStephen McConnell mpr_dprint(sc, MPR_FAULT, "Reinit %s\n", (rc == 0) ? "success" : 38647a2a6a1aSStephen McConnell "failed"); 38656d4ffcb4SKenneth D. Merry 38666d4ffcb4SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_REALLOCATED) { 38676d4ffcb4SKenneth D. Merry /* 38686d4ffcb4SKenneth D. Merry * Tell the caller that we freed the command in a 38696d4ffcb4SKenneth D. Merry * reinit. 38706d4ffcb4SKenneth D. Merry */ 38716d4ffcb4SKenneth D. Merry *cmp = NULL; 38726d4ffcb4SKenneth D. Merry } 3873991554f2SKenneth D. Merry } 3874991554f2SKenneth D. Merry return (error); 3875991554f2SKenneth D. Merry } 3876991554f2SKenneth D. Merry 3877991554f2SKenneth D. Merry /* 3878991554f2SKenneth D. Merry * The MPT driver had a verbose interface for config pages. In this driver, 3879453130d9SPedro F. Giffuni * reduce it to much simpler terms, similar to the Linux driver. 3880991554f2SKenneth D. Merry */ 3881991554f2SKenneth D. Merry int 3882991554f2SKenneth D. Merry mpr_read_config_page(struct mpr_softc *sc, struct mpr_config_params *params) 3883991554f2SKenneth D. Merry { 3884991554f2SKenneth D. Merry MPI2_CONFIG_REQUEST *req; 3885991554f2SKenneth D. Merry struct mpr_command *cm; 3886991554f2SKenneth D. Merry int error; 3887991554f2SKenneth D. Merry 3888991554f2SKenneth D. Merry if (sc->mpr_flags & MPR_FLAGS_BUSY) { 3889991554f2SKenneth D. Merry return (EBUSY); 3890991554f2SKenneth D. Merry } 3891991554f2SKenneth D. Merry 3892991554f2SKenneth D. Merry cm = mpr_alloc_command(sc); 3893991554f2SKenneth D. Merry if (cm == NULL) { 3894991554f2SKenneth D. Merry return (EBUSY); 3895991554f2SKenneth D. Merry } 3896991554f2SKenneth D. Merry 3897991554f2SKenneth D. Merry req = (MPI2_CONFIG_REQUEST *)cm->cm_req; 3898991554f2SKenneth D. Merry req->Function = MPI2_FUNCTION_CONFIG; 3899991554f2SKenneth D. Merry req->Action = params->action; 3900991554f2SKenneth D. Merry req->SGLFlags = 0; 3901991554f2SKenneth D. Merry req->ChainOffset = 0; 3902991554f2SKenneth D. Merry req->PageAddress = params->page_address; 3903991554f2SKenneth D. Merry if (params->hdr.Struct.PageType == MPI2_CONFIG_PAGETYPE_EXTENDED) { 3904991554f2SKenneth D. Merry MPI2_CONFIG_EXTENDED_PAGE_HEADER *hdr; 3905991554f2SKenneth D. Merry 3906991554f2SKenneth D. Merry hdr = ¶ms->hdr.Ext; 3907991554f2SKenneth D. Merry req->ExtPageType = hdr->ExtPageType; 3908991554f2SKenneth D. Merry req->ExtPageLength = hdr->ExtPageLength; 3909991554f2SKenneth D. Merry req->Header.PageType = MPI2_CONFIG_PAGETYPE_EXTENDED; 3910991554f2SKenneth D. Merry req->Header.PageLength = 0; /* Must be set to zero */ 3911991554f2SKenneth D. Merry req->Header.PageNumber = hdr->PageNumber; 3912991554f2SKenneth D. Merry req->Header.PageVersion = hdr->PageVersion; 3913991554f2SKenneth D. Merry } else { 3914991554f2SKenneth D. Merry MPI2_CONFIG_PAGE_HEADER *hdr; 3915991554f2SKenneth D. Merry 3916991554f2SKenneth D. Merry hdr = ¶ms->hdr.Struct; 3917991554f2SKenneth D. Merry req->Header.PageType = hdr->PageType; 3918991554f2SKenneth D. Merry req->Header.PageNumber = hdr->PageNumber; 3919991554f2SKenneth D. Merry req->Header.PageLength = hdr->PageLength; 3920991554f2SKenneth D. Merry req->Header.PageVersion = hdr->PageVersion; 3921991554f2SKenneth D. Merry } 3922991554f2SKenneth D. Merry 3923991554f2SKenneth D. Merry cm->cm_data = params->buffer; 3924991554f2SKenneth D. Merry cm->cm_length = params->length; 3925a2c14879SStephen McConnell if (cm->cm_data != NULL) { 3926991554f2SKenneth D. Merry cm->cm_sge = &req->PageBufferSGE; 3927991554f2SKenneth D. Merry cm->cm_sglsize = sizeof(MPI2_SGE_IO_UNION); 3928991554f2SKenneth D. Merry cm->cm_flags = MPR_CM_FLAGS_SGE_SIMPLE | MPR_CM_FLAGS_DATAIN; 3929a2c14879SStephen McConnell } else 3930a2c14879SStephen McConnell cm->cm_sge = NULL; 3931991554f2SKenneth D. Merry cm->cm_desc.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE; 3932991554f2SKenneth D. Merry 3933991554f2SKenneth D. Merry cm->cm_complete_data = params; 3934991554f2SKenneth D. Merry if (params->callback != NULL) { 3935991554f2SKenneth D. Merry cm->cm_complete = mpr_config_complete; 3936991554f2SKenneth D. Merry return (mpr_map_command(sc, cm)); 3937991554f2SKenneth D. Merry } else { 39386d4ffcb4SKenneth D. Merry error = mpr_wait_command(sc, &cm, 0, CAN_SLEEP); 3939991554f2SKenneth D. Merry if (error) { 3940991554f2SKenneth D. Merry mpr_dprint(sc, MPR_FAULT, 3941991554f2SKenneth D. Merry "Error %d reading config page\n", error); 39426d4ffcb4SKenneth D. Merry if (cm != NULL) 3943991554f2SKenneth D. Merry mpr_free_command(sc, cm); 3944991554f2SKenneth D. Merry return (error); 3945991554f2SKenneth D. Merry } 3946991554f2SKenneth D. Merry mpr_config_complete(sc, cm); 3947991554f2SKenneth D. Merry } 3948991554f2SKenneth D. Merry 3949991554f2SKenneth D. Merry return (0); 3950991554f2SKenneth D. Merry } 3951991554f2SKenneth D. Merry 3952991554f2SKenneth D. Merry int 3953991554f2SKenneth D. Merry mpr_write_config_page(struct mpr_softc *sc, struct mpr_config_params *params) 3954991554f2SKenneth D. Merry { 3955991554f2SKenneth D. Merry return (EINVAL); 3956991554f2SKenneth D. Merry } 3957991554f2SKenneth D. Merry 3958991554f2SKenneth D. Merry static void 3959991554f2SKenneth D. Merry mpr_config_complete(struct mpr_softc *sc, struct mpr_command *cm) 3960991554f2SKenneth D. Merry { 3961991554f2SKenneth D. Merry MPI2_CONFIG_REPLY *reply; 3962991554f2SKenneth D. Merry struct mpr_config_params *params; 3963991554f2SKenneth D. Merry 3964991554f2SKenneth D. Merry MPR_FUNCTRACE(sc); 3965991554f2SKenneth D. Merry params = cm->cm_complete_data; 3966991554f2SKenneth D. Merry 3967991554f2SKenneth D. Merry if (cm->cm_data != NULL) { 3968991554f2SKenneth D. Merry bus_dmamap_sync(sc->buffer_dmat, cm->cm_dmamap, 3969991554f2SKenneth D. Merry BUS_DMASYNC_POSTREAD); 3970991554f2SKenneth D. Merry bus_dmamap_unload(sc->buffer_dmat, cm->cm_dmamap); 3971991554f2SKenneth D. Merry } 3972991554f2SKenneth D. Merry 3973991554f2SKenneth D. Merry /* 3974991554f2SKenneth D. Merry * XXX KDM need to do more error recovery? This results in the 3975991554f2SKenneth D. Merry * device in question not getting probed. 3976991554f2SKenneth D. Merry */ 3977991554f2SKenneth D. Merry if ((cm->cm_flags & MPR_CM_FLAGS_ERROR_MASK) != 0) { 3978991554f2SKenneth D. Merry params->status = MPI2_IOCSTATUS_BUSY; 3979991554f2SKenneth D. Merry goto done; 3980991554f2SKenneth D. Merry } 3981991554f2SKenneth D. Merry 3982991554f2SKenneth D. Merry reply = (MPI2_CONFIG_REPLY *)cm->cm_reply; 3983991554f2SKenneth D. Merry if (reply == NULL) { 3984991554f2SKenneth D. Merry params->status = MPI2_IOCSTATUS_BUSY; 3985991554f2SKenneth D. Merry goto done; 3986991554f2SKenneth D. Merry } 3987991554f2SKenneth D. Merry params->status = reply->IOCStatus; 3988a2c14879SStephen McConnell if (params->hdr.Struct.PageType == MPI2_CONFIG_PAGETYPE_EXTENDED) { 3989991554f2SKenneth D. Merry params->hdr.Ext.ExtPageType = reply->ExtPageType; 3990991554f2SKenneth D. Merry params->hdr.Ext.ExtPageLength = reply->ExtPageLength; 3991a2c14879SStephen McConnell params->hdr.Ext.PageType = reply->Header.PageType; 3992a2c14879SStephen McConnell params->hdr.Ext.PageNumber = reply->Header.PageNumber; 3993a2c14879SStephen McConnell params->hdr.Ext.PageVersion = reply->Header.PageVersion; 3994991554f2SKenneth D. Merry } else { 3995991554f2SKenneth D. Merry params->hdr.Struct.PageType = reply->Header.PageType; 3996991554f2SKenneth D. Merry params->hdr.Struct.PageNumber = reply->Header.PageNumber; 3997991554f2SKenneth D. Merry params->hdr.Struct.PageLength = reply->Header.PageLength; 3998991554f2SKenneth D. Merry params->hdr.Struct.PageVersion = reply->Header.PageVersion; 3999991554f2SKenneth D. Merry } 4000991554f2SKenneth D. Merry 4001991554f2SKenneth D. Merry done: 4002991554f2SKenneth D. Merry mpr_free_command(sc, cm); 4003991554f2SKenneth D. Merry if (params->callback != NULL) 4004991554f2SKenneth D. Merry params->callback(sc, params); 4005991554f2SKenneth D. Merry 4006991554f2SKenneth D. Merry return; 4007991554f2SKenneth D. Merry } 4008