1e9dcd831SSlava Shwartsman /*-
2e9dcd831SSlava Shwartsman * Copyright (c) 2017, Mellanox Technologies. All rights reserved.
3e9dcd831SSlava Shwartsman *
4e9dcd831SSlava Shwartsman * This software is available to you under a choice of one of two
5e9dcd831SSlava Shwartsman * licenses. You may choose to be licensed under the terms of the GNU
6e9dcd831SSlava Shwartsman * General Public License (GPL) Version 2, available from the file
7e9dcd831SSlava Shwartsman * COPYING in the main directory of this source tree, or the
8e9dcd831SSlava Shwartsman * OpenIB.org BSD license below:
9e9dcd831SSlava Shwartsman *
10e9dcd831SSlava Shwartsman * Redistribution and use in source and binary forms, with or
11e9dcd831SSlava Shwartsman * without modification, are permitted provided that the following
12e9dcd831SSlava Shwartsman * conditions are met:
13e9dcd831SSlava Shwartsman *
14e9dcd831SSlava Shwartsman * - Redistributions of source code must retain the above
15e9dcd831SSlava Shwartsman * copyright notice, this list of conditions and the following
16e9dcd831SSlava Shwartsman * disclaimer.
17e9dcd831SSlava Shwartsman *
18e9dcd831SSlava Shwartsman * - Redistributions in binary form must reproduce the above
19e9dcd831SSlava Shwartsman * copyright notice, this list of conditions and the following
20e9dcd831SSlava Shwartsman * disclaimer in the documentation and/or other materials
21e9dcd831SSlava Shwartsman * provided with the distribution.
22e9dcd831SSlava Shwartsman *
23e9dcd831SSlava Shwartsman * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e9dcd831SSlava Shwartsman * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e9dcd831SSlava Shwartsman * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e9dcd831SSlava Shwartsman * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e9dcd831SSlava Shwartsman * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e9dcd831SSlava Shwartsman * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e9dcd831SSlava Shwartsman * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e9dcd831SSlava Shwartsman * SOFTWARE.
31e9dcd831SSlava Shwartsman */
32e9dcd831SSlava Shwartsman
33e9dcd831SSlava Shwartsman #include <dev/mlx5/cmd.h>
34e9dcd831SSlava Shwartsman #include <dev/mlx5/driver.h>
35e9dcd831SSlava Shwartsman #include <dev/mlx5/device.h>
36e9dcd831SSlava Shwartsman #include <dev/mlx5/mlx5_core/mlx5_core.h>
37e9dcd831SSlava Shwartsman #include <dev/mlx5/mlx5_fpga/cmd.h>
38*d82f1c13SSlava Shwartsman #include <dev/mlx5/mlx5_fpga/core.h>
39e9dcd831SSlava Shwartsman
40e9dcd831SSlava Shwartsman #define MLX5_FPGA_ACCESS_REG_SZ (MLX5_ST_SZ_DW(fpga_access_reg) + \
41e9dcd831SSlava Shwartsman MLX5_FPGA_ACCESS_REG_SIZE_MAX)
42e9dcd831SSlava Shwartsman
mlx5_fpga_access_reg(struct mlx5_core_dev * dev,u8 size,u64 addr,void * buf,bool write)43e9dcd831SSlava Shwartsman int mlx5_fpga_access_reg(struct mlx5_core_dev *dev, u8 size, u64 addr,
44e9dcd831SSlava Shwartsman void *buf, bool write)
45e9dcd831SSlava Shwartsman {
46e9dcd831SSlava Shwartsman u32 in[MLX5_FPGA_ACCESS_REG_SZ] = {0};
47e9dcd831SSlava Shwartsman u32 out[MLX5_FPGA_ACCESS_REG_SZ];
48e9dcd831SSlava Shwartsman int err;
49e9dcd831SSlava Shwartsman
50e9dcd831SSlava Shwartsman if (size & 3)
51e9dcd831SSlava Shwartsman return -EINVAL;
52e9dcd831SSlava Shwartsman if (addr & 3)
53e9dcd831SSlava Shwartsman return -EINVAL;
54e9dcd831SSlava Shwartsman if (size > MLX5_FPGA_ACCESS_REG_SIZE_MAX)
55e9dcd831SSlava Shwartsman return -EINVAL;
56e9dcd831SSlava Shwartsman
57e9dcd831SSlava Shwartsman MLX5_SET(fpga_access_reg, in, size, size);
58e9dcd831SSlava Shwartsman MLX5_SET64(fpga_access_reg, in, address, addr);
59e9dcd831SSlava Shwartsman if (write)
60e9dcd831SSlava Shwartsman memcpy(MLX5_ADDR_OF(fpga_access_reg, in, data), buf, size);
61e9dcd831SSlava Shwartsman
62e9dcd831SSlava Shwartsman err = mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out),
63e9dcd831SSlava Shwartsman MLX5_REG_FPGA_ACCESS_REG, 0, write);
64e9dcd831SSlava Shwartsman if (err)
65e9dcd831SSlava Shwartsman return err;
66e9dcd831SSlava Shwartsman
67e9dcd831SSlava Shwartsman if (!write)
68e9dcd831SSlava Shwartsman memcpy(buf, MLX5_ADDR_OF(fpga_access_reg, out, data), size);
69e9dcd831SSlava Shwartsman
70e9dcd831SSlava Shwartsman return 0;
71e9dcd831SSlava Shwartsman }
72e9dcd831SSlava Shwartsman
mlx5_fpga_caps(struct mlx5_core_dev * dev)73e9dcd831SSlava Shwartsman int mlx5_fpga_caps(struct mlx5_core_dev *dev)
74e9dcd831SSlava Shwartsman {
75e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_cap)] = {0};
76e9dcd831SSlava Shwartsman
77e9dcd831SSlava Shwartsman return mlx5_core_access_reg(dev, in, sizeof(in), dev->caps.fpga,
78e9dcd831SSlava Shwartsman MLX5_ST_SZ_BYTES(fpga_cap),
79e9dcd831SSlava Shwartsman MLX5_REG_FPGA_CAP, 0, 0);
80e9dcd831SSlava Shwartsman }
81e9dcd831SSlava Shwartsman
mlx5_fpga_ctrl_op(struct mlx5_core_dev * dev,u8 op)82e9dcd831SSlava Shwartsman int mlx5_fpga_ctrl_op(struct mlx5_core_dev *dev, u8 op)
83e9dcd831SSlava Shwartsman {
84e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_ctrl)] = {0};
85e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_ctrl)];
86e9dcd831SSlava Shwartsman
87e9dcd831SSlava Shwartsman MLX5_SET(fpga_ctrl, in, operation, op);
88e9dcd831SSlava Shwartsman
89e9dcd831SSlava Shwartsman return mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out),
90e9dcd831SSlava Shwartsman MLX5_REG_FPGA_CTRL, 0, true);
91e9dcd831SSlava Shwartsman }
92e9dcd831SSlava Shwartsman
mlx5_fpga_sbu_caps(struct mlx5_core_dev * dev,void * caps,int size)93e9dcd831SSlava Shwartsman int mlx5_fpga_sbu_caps(struct mlx5_core_dev *dev, void *caps, int size)
94e9dcd831SSlava Shwartsman {
95e9dcd831SSlava Shwartsman unsigned int cap_size = MLX5_CAP_FPGA(dev, sandbox_extended_caps_len);
96e9dcd831SSlava Shwartsman u64 addr = MLX5_CAP64_FPGA(dev, sandbox_extended_caps_addr);
97e9dcd831SSlava Shwartsman unsigned int read;
98e9dcd831SSlava Shwartsman int ret = 0;
99e9dcd831SSlava Shwartsman
100e9dcd831SSlava Shwartsman if (cap_size > size) {
101e9dcd831SSlava Shwartsman mlx5_core_warn(dev, "Not enough buffer %u for FPGA SBU caps %u",
102e9dcd831SSlava Shwartsman size, cap_size);
103e9dcd831SSlava Shwartsman return -EINVAL;
104e9dcd831SSlava Shwartsman }
105e9dcd831SSlava Shwartsman
106e9dcd831SSlava Shwartsman while (cap_size > 0) {
107e9dcd831SSlava Shwartsman read = min_t(unsigned int, cap_size,
108e9dcd831SSlava Shwartsman MLX5_FPGA_ACCESS_REG_SIZE_MAX);
109e9dcd831SSlava Shwartsman
110e9dcd831SSlava Shwartsman ret = mlx5_fpga_access_reg(dev, read, addr, caps, false);
111e9dcd831SSlava Shwartsman if (ret) {
112e9dcd831SSlava Shwartsman mlx5_core_warn(dev, "Error reading FPGA SBU caps %u bytes at address %#jx: %d",
113e9dcd831SSlava Shwartsman read, (uintmax_t)addr, ret);
114e9dcd831SSlava Shwartsman return ret;
115e9dcd831SSlava Shwartsman }
116e9dcd831SSlava Shwartsman
117e9dcd831SSlava Shwartsman cap_size -= read;
118e9dcd831SSlava Shwartsman addr += read;
119e9dcd831SSlava Shwartsman caps += read;
120e9dcd831SSlava Shwartsman }
121e9dcd831SSlava Shwartsman
122e9dcd831SSlava Shwartsman return ret;
123e9dcd831SSlava Shwartsman }
124e9dcd831SSlava Shwartsman
mlx5_fpga_ctrl_write(struct mlx5_core_dev * dev,u8 op,enum mlx5_fpga_image image)125e9dcd831SSlava Shwartsman static int mlx5_fpga_ctrl_write(struct mlx5_core_dev *dev, u8 op,
126e9dcd831SSlava Shwartsman enum mlx5_fpga_image image)
127e9dcd831SSlava Shwartsman {
128e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_ctrl)] = {0};
129e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_ctrl)];
130e9dcd831SSlava Shwartsman
131e9dcd831SSlava Shwartsman MLX5_SET(fpga_ctrl, in, operation, op);
132e9dcd831SSlava Shwartsman MLX5_SET(fpga_ctrl, in, flash_select_admin, image);
133e9dcd831SSlava Shwartsman
134e9dcd831SSlava Shwartsman return mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out),
135e9dcd831SSlava Shwartsman MLX5_REG_FPGA_CTRL, 0, true);
136e9dcd831SSlava Shwartsman }
137e9dcd831SSlava Shwartsman
mlx5_fpga_load(struct mlx5_core_dev * dev,enum mlx5_fpga_image image)138e9dcd831SSlava Shwartsman int mlx5_fpga_load(struct mlx5_core_dev *dev, enum mlx5_fpga_image image)
139e9dcd831SSlava Shwartsman {
140e9dcd831SSlava Shwartsman return mlx5_fpga_ctrl_write(dev, MLX5_FPGA_CTRL_OPERATION_LOAD, image);
141e9dcd831SSlava Shwartsman }
142e9dcd831SSlava Shwartsman
mlx5_fpga_image_select(struct mlx5_core_dev * dev,enum mlx5_fpga_image image)143e9dcd831SSlava Shwartsman int mlx5_fpga_image_select(struct mlx5_core_dev *dev,
144e9dcd831SSlava Shwartsman enum mlx5_fpga_image image)
145e9dcd831SSlava Shwartsman {
146e9dcd831SSlava Shwartsman return mlx5_fpga_ctrl_write(dev, MLX5_FPGA_CTRL_OPERATION_FLASH_SELECT, image);
147e9dcd831SSlava Shwartsman }
148e9dcd831SSlava Shwartsman
mlx5_fpga_query(struct mlx5_core_dev * dev,struct mlx5_fpga_query * query)149e9dcd831SSlava Shwartsman int mlx5_fpga_query(struct mlx5_core_dev *dev, struct mlx5_fpga_query *query)
150e9dcd831SSlava Shwartsman {
151e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_ctrl)] = {0};
152e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_ctrl)];
153e9dcd831SSlava Shwartsman int err;
154e9dcd831SSlava Shwartsman
155e9dcd831SSlava Shwartsman err = mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out),
156e9dcd831SSlava Shwartsman MLX5_REG_FPGA_CTRL, 0, false);
157e9dcd831SSlava Shwartsman if (err)
158e9dcd831SSlava Shwartsman return err;
159e9dcd831SSlava Shwartsman
160e9dcd831SSlava Shwartsman query->image_status = MLX5_GET(fpga_ctrl, out, status);
161e9dcd831SSlava Shwartsman query->admin_image = MLX5_GET(fpga_ctrl, out, flash_select_admin);
162e9dcd831SSlava Shwartsman query->oper_image = MLX5_GET(fpga_ctrl, out, flash_select_oper);
163e9dcd831SSlava Shwartsman return 0;
164e9dcd831SSlava Shwartsman }
165e9dcd831SSlava Shwartsman
mlx5_fpga_ctrl_connect(struct mlx5_core_dev * dev,enum mlx5_fpga_connect * connect)166*d82f1c13SSlava Shwartsman int mlx5_fpga_ctrl_connect(struct mlx5_core_dev *dev,
167*d82f1c13SSlava Shwartsman enum mlx5_fpga_connect *connect)
168*d82f1c13SSlava Shwartsman {
169*d82f1c13SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_ctrl)] = {0};
170*d82f1c13SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_ctrl)];
171*d82f1c13SSlava Shwartsman int status;
172*d82f1c13SSlava Shwartsman int err;
173*d82f1c13SSlava Shwartsman
174*d82f1c13SSlava Shwartsman if (*connect == MLX5_FPGA_CONNECT_QUERY) {
175*d82f1c13SSlava Shwartsman err = mlx5_core_access_reg(dev, in, sizeof(in), out,
176*d82f1c13SSlava Shwartsman sizeof(out), MLX5_REG_FPGA_CTRL,
177*d82f1c13SSlava Shwartsman 0, false);
178*d82f1c13SSlava Shwartsman if (err)
179*d82f1c13SSlava Shwartsman return err;
180*d82f1c13SSlava Shwartsman status = MLX5_GET(fpga_ctrl, out, status);
181*d82f1c13SSlava Shwartsman *connect = (status == MLX5_FDEV_STATE_DISCONNECTED) ?
182*d82f1c13SSlava Shwartsman MLX5_FPGA_CONNECT_DISCONNECT :
183*d82f1c13SSlava Shwartsman MLX5_FPGA_CONNECT_CONNECT;
184*d82f1c13SSlava Shwartsman } else {
185*d82f1c13SSlava Shwartsman MLX5_SET(fpga_ctrl, in, operation, *connect);
186*d82f1c13SSlava Shwartsman err = mlx5_core_access_reg(dev, in, sizeof(in), out,
187*d82f1c13SSlava Shwartsman sizeof(out), MLX5_REG_FPGA_CTRL,
188*d82f1c13SSlava Shwartsman 0, true);
189*d82f1c13SSlava Shwartsman }
190*d82f1c13SSlava Shwartsman return err;
191*d82f1c13SSlava Shwartsman }
192*d82f1c13SSlava Shwartsman
mlx5_fpga_query_mtmp(struct mlx5_core_dev * dev,struct mlx5_fpga_temperature * temp)193085b35bbSSlava Shwartsman int mlx5_fpga_query_mtmp(struct mlx5_core_dev *dev,
194085b35bbSSlava Shwartsman struct mlx5_fpga_temperature *temp)
195085b35bbSSlava Shwartsman {
196085b35bbSSlava Shwartsman u32 in[MLX5_ST_SZ_DW(mtmp_reg)] = {0};
197085b35bbSSlava Shwartsman u32 out[MLX5_ST_SZ_DW(mtmp_reg)] = {0};
198085b35bbSSlava Shwartsman int err;
199085b35bbSSlava Shwartsman
200085b35bbSSlava Shwartsman MLX5_SET(mtmp_reg, in, sensor_index, temp->index);
201085b35bbSSlava Shwartsman MLX5_SET(mtmp_reg, in, i,
202085b35bbSSlava Shwartsman ((temp->index < MLX5_FPGA_INTERNAL_SENSORS_LOW) ||
203085b35bbSSlava Shwartsman (temp->index > MLX5_FPGA_INTERNAL_SENSORS_HIGH)) ? 1 : 0);
204085b35bbSSlava Shwartsman
205085b35bbSSlava Shwartsman err = mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out),
206085b35bbSSlava Shwartsman MLX5_REG_MTMP, 0, false);
207085b35bbSSlava Shwartsman if (err)
208085b35bbSSlava Shwartsman return err;
209085b35bbSSlava Shwartsman
210085b35bbSSlava Shwartsman temp->index = MLX5_GET(mtmp_reg, out, sensor_index);
211085b35bbSSlava Shwartsman temp->temperature = MLX5_GET(mtmp_reg, out, temperature);
212085b35bbSSlava Shwartsman temp->mte = MLX5_GET(mtmp_reg, out, mte);
213085b35bbSSlava Shwartsman temp->max_temperature = MLX5_GET(mtmp_reg, out, max_temperature);
214085b35bbSSlava Shwartsman temp->tee = MLX5_GET(mtmp_reg, out, tee);
215085b35bbSSlava Shwartsman temp->temperature_threshold_hi = MLX5_GET(mtmp_reg, out,
216085b35bbSSlava Shwartsman temperature_threshold_hi);
217085b35bbSSlava Shwartsman temp->temperature_threshold_lo = MLX5_GET(mtmp_reg, out,
218085b35bbSSlava Shwartsman temperature_threshold_lo);
219085b35bbSSlava Shwartsman memcpy(temp->sensor_name, MLX5_ADDR_OF(mtmp_reg, out, sensor_name),
220085b35bbSSlava Shwartsman MLX5_FLD_SZ_BYTES(mtmp_reg, sensor_name));
221085b35bbSSlava Shwartsman
222085b35bbSSlava Shwartsman return 0;
223085b35bbSSlava Shwartsman }
224085b35bbSSlava Shwartsman
mlx5_fpga_create_qp(struct mlx5_core_dev * dev,void * fpga_qpc,u32 * fpga_qpn)225e9dcd831SSlava Shwartsman int mlx5_fpga_create_qp(struct mlx5_core_dev *dev, void *fpga_qpc,
226e9dcd831SSlava Shwartsman u32 *fpga_qpn)
227e9dcd831SSlava Shwartsman {
228e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_create_qp_in)] = {0};
229e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_create_qp_out)];
230e9dcd831SSlava Shwartsman int ret;
231e9dcd831SSlava Shwartsman
232e9dcd831SSlava Shwartsman MLX5_SET(fpga_create_qp_in, in, opcode, MLX5_CMD_OP_FPGA_CREATE_QP);
233e9dcd831SSlava Shwartsman memcpy(MLX5_ADDR_OF(fpga_create_qp_in, in, fpga_qpc), fpga_qpc,
234e9dcd831SSlava Shwartsman MLX5_FLD_SZ_BYTES(fpga_create_qp_in, fpga_qpc));
235e9dcd831SSlava Shwartsman
236e9dcd831SSlava Shwartsman ret = mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
237e9dcd831SSlava Shwartsman if (ret)
238e9dcd831SSlava Shwartsman return ret;
239e9dcd831SSlava Shwartsman
240e9dcd831SSlava Shwartsman memcpy(fpga_qpc, MLX5_ADDR_OF(fpga_create_qp_out, out, fpga_qpc),
241e9dcd831SSlava Shwartsman MLX5_FLD_SZ_BYTES(fpga_create_qp_out, fpga_qpc));
242e9dcd831SSlava Shwartsman *fpga_qpn = MLX5_GET(fpga_create_qp_out, out, fpga_qpn);
243e9dcd831SSlava Shwartsman return ret;
244e9dcd831SSlava Shwartsman }
245e9dcd831SSlava Shwartsman
mlx5_fpga_modify_qp(struct mlx5_core_dev * dev,u32 fpga_qpn,enum mlx5_fpga_qpc_field_select fields,void * fpga_qpc)246e9dcd831SSlava Shwartsman int mlx5_fpga_modify_qp(struct mlx5_core_dev *dev, u32 fpga_qpn,
247e9dcd831SSlava Shwartsman enum mlx5_fpga_qpc_field_select fields,
248e9dcd831SSlava Shwartsman void *fpga_qpc)
249e9dcd831SSlava Shwartsman {
250e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_modify_qp_in)] = {0};
251e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_modify_qp_out)];
252e9dcd831SSlava Shwartsman
253e9dcd831SSlava Shwartsman MLX5_SET(fpga_modify_qp_in, in, opcode, MLX5_CMD_OP_FPGA_MODIFY_QP);
254e9dcd831SSlava Shwartsman MLX5_SET(fpga_modify_qp_in, in, field_select, fields);
255e9dcd831SSlava Shwartsman MLX5_SET(fpga_modify_qp_in, in, fpga_qpn, fpga_qpn);
256e9dcd831SSlava Shwartsman memcpy(MLX5_ADDR_OF(fpga_modify_qp_in, in, fpga_qpc), fpga_qpc,
257e9dcd831SSlava Shwartsman MLX5_FLD_SZ_BYTES(fpga_modify_qp_in, fpga_qpc));
258e9dcd831SSlava Shwartsman
259e9dcd831SSlava Shwartsman return mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
260e9dcd831SSlava Shwartsman }
261e9dcd831SSlava Shwartsman
mlx5_fpga_query_qp(struct mlx5_core_dev * dev,u32 fpga_qpn,void * fpga_qpc)262e9dcd831SSlava Shwartsman int mlx5_fpga_query_qp(struct mlx5_core_dev *dev,
263e9dcd831SSlava Shwartsman u32 fpga_qpn, void *fpga_qpc)
264e9dcd831SSlava Shwartsman {
265e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_query_qp_in)] = {0};
266e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_query_qp_out)];
267e9dcd831SSlava Shwartsman int ret;
268e9dcd831SSlava Shwartsman
269e9dcd831SSlava Shwartsman MLX5_SET(fpga_query_qp_in, in, opcode, MLX5_CMD_OP_FPGA_QUERY_QP);
270e9dcd831SSlava Shwartsman MLX5_SET(fpga_query_qp_in, in, fpga_qpn, fpga_qpn);
271e9dcd831SSlava Shwartsman
272e9dcd831SSlava Shwartsman ret = mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
273e9dcd831SSlava Shwartsman if (ret)
274e9dcd831SSlava Shwartsman return ret;
275e9dcd831SSlava Shwartsman
276e9dcd831SSlava Shwartsman memcpy(fpga_qpc, MLX5_ADDR_OF(fpga_query_qp_out, out, fpga_qpc),
277e9dcd831SSlava Shwartsman MLX5_FLD_SZ_BYTES(fpga_query_qp_out, fpga_qpc));
278e9dcd831SSlava Shwartsman return ret;
279e9dcd831SSlava Shwartsman }
280e9dcd831SSlava Shwartsman
mlx5_fpga_destroy_qp(struct mlx5_core_dev * dev,u32 fpga_qpn)281e9dcd831SSlava Shwartsman int mlx5_fpga_destroy_qp(struct mlx5_core_dev *dev, u32 fpga_qpn)
282e9dcd831SSlava Shwartsman {
283e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_destroy_qp_in)] = {0};
284e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_destroy_qp_out)];
285e9dcd831SSlava Shwartsman
286e9dcd831SSlava Shwartsman MLX5_SET(fpga_destroy_qp_in, in, opcode, MLX5_CMD_OP_FPGA_DESTROY_QP);
287e9dcd831SSlava Shwartsman MLX5_SET(fpga_destroy_qp_in, in, fpga_qpn, fpga_qpn);
288e9dcd831SSlava Shwartsman
289e9dcd831SSlava Shwartsman return mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
290e9dcd831SSlava Shwartsman }
291e9dcd831SSlava Shwartsman
mlx5_fpga_query_qp_counters(struct mlx5_core_dev * dev,u32 fpga_qpn,bool clear,struct mlx5_fpga_qp_counters * data)292e9dcd831SSlava Shwartsman int mlx5_fpga_query_qp_counters(struct mlx5_core_dev *dev, u32 fpga_qpn,
293e9dcd831SSlava Shwartsman bool clear, struct mlx5_fpga_qp_counters *data)
294e9dcd831SSlava Shwartsman {
295e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_query_qp_counters_in)] = {0};
296e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_query_qp_counters_out)];
297e9dcd831SSlava Shwartsman int ret;
298e9dcd831SSlava Shwartsman
299e9dcd831SSlava Shwartsman MLX5_SET(fpga_query_qp_counters_in, in, opcode,
300e9dcd831SSlava Shwartsman MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS);
301e9dcd831SSlava Shwartsman MLX5_SET(fpga_query_qp_counters_in, in, clear, clear);
302e9dcd831SSlava Shwartsman MLX5_SET(fpga_query_qp_counters_in, in, fpga_qpn, fpga_qpn);
303e9dcd831SSlava Shwartsman
304e9dcd831SSlava Shwartsman ret = mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
305e9dcd831SSlava Shwartsman if (ret)
306e9dcd831SSlava Shwartsman return ret;
307e9dcd831SSlava Shwartsman
308e9dcd831SSlava Shwartsman data->rx_ack_packets = MLX5_GET64(fpga_query_qp_counters_out, out,
309e9dcd831SSlava Shwartsman rx_ack_packets);
310e9dcd831SSlava Shwartsman data->rx_send_packets = MLX5_GET64(fpga_query_qp_counters_out, out,
311e9dcd831SSlava Shwartsman rx_send_packets);
312e9dcd831SSlava Shwartsman data->tx_ack_packets = MLX5_GET64(fpga_query_qp_counters_out, out,
313e9dcd831SSlava Shwartsman tx_ack_packets);
314e9dcd831SSlava Shwartsman data->tx_send_packets = MLX5_GET64(fpga_query_qp_counters_out, out,
315e9dcd831SSlava Shwartsman tx_send_packets);
316e9dcd831SSlava Shwartsman data->rx_total_drop = MLX5_GET64(fpga_query_qp_counters_out, out,
317e9dcd831SSlava Shwartsman rx_total_drop);
318e9dcd831SSlava Shwartsman
319e9dcd831SSlava Shwartsman return ret;
320e9dcd831SSlava Shwartsman }
321e9dcd831SSlava Shwartsman
mlx5_fpga_shell_counters(struct mlx5_core_dev * dev,bool clear,struct mlx5_fpga_shell_counters * data)322e9dcd831SSlava Shwartsman int mlx5_fpga_shell_counters(struct mlx5_core_dev *dev, bool clear,
323e9dcd831SSlava Shwartsman struct mlx5_fpga_shell_counters *data)
324e9dcd831SSlava Shwartsman {
325e9dcd831SSlava Shwartsman u32 in[MLX5_ST_SZ_DW(fpga_shell_counters)] = {0};
326e9dcd831SSlava Shwartsman u32 out[MLX5_ST_SZ_DW(fpga_shell_counters)];
327e9dcd831SSlava Shwartsman int err;
328e9dcd831SSlava Shwartsman
329e9dcd831SSlava Shwartsman MLX5_SET(fpga_shell_counters, in, clear, clear);
330e9dcd831SSlava Shwartsman err = mlx5_core_access_reg(dev, in, sizeof(in), out, sizeof(out),
331e9dcd831SSlava Shwartsman MLX5_REG_FPGA_SHELL_CNTR, 0, false);
332e9dcd831SSlava Shwartsman if (err)
333e9dcd831SSlava Shwartsman goto out;
334e9dcd831SSlava Shwartsman if (data) {
335e9dcd831SSlava Shwartsman data->ddr_read_requests = MLX5_GET64(fpga_shell_counters, out,
336e9dcd831SSlava Shwartsman ddr_read_requests);
337e9dcd831SSlava Shwartsman data->ddr_write_requests = MLX5_GET64(fpga_shell_counters, out,
338e9dcd831SSlava Shwartsman ddr_write_requests);
339e9dcd831SSlava Shwartsman data->ddr_read_bytes = MLX5_GET64(fpga_shell_counters, out,
340e9dcd831SSlava Shwartsman ddr_read_bytes);
341e9dcd831SSlava Shwartsman data->ddr_write_bytes = MLX5_GET64(fpga_shell_counters, out,
342e9dcd831SSlava Shwartsman ddr_write_bytes);
343e9dcd831SSlava Shwartsman }
344e9dcd831SSlava Shwartsman
345e9dcd831SSlava Shwartsman out:
346e9dcd831SSlava Shwartsman return err;
347e9dcd831SSlava Shwartsman }
348