1e9dcd831SSlava Shwartsman /*-
2e9dcd831SSlava Shwartsman * Copyright (c) 2017, Mellanox Technologies, Ltd. All rights reserved.
3e9dcd831SSlava Shwartsman *
4e9dcd831SSlava Shwartsman * This software is available to you under a choice of one of two
5e9dcd831SSlava Shwartsman * licenses. You may choose to be licensed under the terms of the GNU
6e9dcd831SSlava Shwartsman * General Public License (GPL) Version 2, available from the file
7e9dcd831SSlava Shwartsman * COPYING in the main directory of this source tree, or the
8e9dcd831SSlava Shwartsman * OpenIB.org BSD license below:
9e9dcd831SSlava Shwartsman *
10e9dcd831SSlava Shwartsman * Redistribution and use in source and binary forms, with or
11e9dcd831SSlava Shwartsman * without modification, are permitted provided that the following
12e9dcd831SSlava Shwartsman * conditions are met:
13e9dcd831SSlava Shwartsman *
14e9dcd831SSlava Shwartsman * - Redistributions of source code must retain the above
15e9dcd831SSlava Shwartsman * copyright notice, this list of conditions and the following
16e9dcd831SSlava Shwartsman * disclaimer.
17e9dcd831SSlava Shwartsman *
18e9dcd831SSlava Shwartsman * - Redistributions in binary form must reproduce the above
19e9dcd831SSlava Shwartsman * copyright notice, this list of conditions and the following
20e9dcd831SSlava Shwartsman * disclaimer in the documentation and/or other materials
21e9dcd831SSlava Shwartsman * provided with the distribution.
22e9dcd831SSlava Shwartsman *
23e9dcd831SSlava Shwartsman * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e9dcd831SSlava Shwartsman * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e9dcd831SSlava Shwartsman * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e9dcd831SSlava Shwartsman * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e9dcd831SSlava Shwartsman * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e9dcd831SSlava Shwartsman * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e9dcd831SSlava Shwartsman * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e9dcd831SSlava Shwartsman * SOFTWARE.
31e9dcd831SSlava Shwartsman */
32e9dcd831SSlava Shwartsman
33e9dcd831SSlava Shwartsman #ifndef __MLX5_FPGA_CORE_H__
34e9dcd831SSlava Shwartsman #define __MLX5_FPGA_CORE_H__
35e9dcd831SSlava Shwartsman
36e9dcd831SSlava Shwartsman #ifdef CONFIG_MLX5_FPGA
37e9dcd831SSlava Shwartsman
38e9dcd831SSlava Shwartsman #include <dev/mlx5/mlx5_fpga/cmd.h>
39e9dcd831SSlava Shwartsman #include <dev/mlx5/mlx5_fpga/sdk.h>
40e9dcd831SSlava Shwartsman
41e9dcd831SSlava Shwartsman /* Represents client-specific and Innova device-specific information */
42e9dcd831SSlava Shwartsman struct mlx5_fpga_client_data {
43e9dcd831SSlava Shwartsman struct list_head list;
44e9dcd831SSlava Shwartsman struct mlx5_fpga_client *client;
45e9dcd831SSlava Shwartsman void *data;
46e9dcd831SSlava Shwartsman bool added;
47e9dcd831SSlava Shwartsman };
48e9dcd831SSlava Shwartsman
49e9dcd831SSlava Shwartsman enum mlx5_fdev_state {
50e9dcd831SSlava Shwartsman MLX5_FDEV_STATE_SUCCESS = 0,
51e9dcd831SSlava Shwartsman MLX5_FDEV_STATE_FAILURE = 1,
52e9dcd831SSlava Shwartsman MLX5_FDEV_STATE_IN_PROGRESS = 2,
53*d82f1c13SSlava Shwartsman MLX5_FDEV_STATE_DISCONNECTED = 3,
54e9dcd831SSlava Shwartsman MLX5_FDEV_STATE_NONE = 0xFFFF,
55e9dcd831SSlava Shwartsman };
56e9dcd831SSlava Shwartsman
57e9dcd831SSlava Shwartsman /* Represents an Innova device */
58e9dcd831SSlava Shwartsman struct mlx5_fpga_device {
59e9dcd831SSlava Shwartsman struct mlx5_core_dev *mdev;
60e9dcd831SSlava Shwartsman struct completion load_event;
61e9dcd831SSlava Shwartsman spinlock_t state_lock; /* Protects state transitions */
62e9dcd831SSlava Shwartsman enum mlx5_fdev_state fdev_state;
63e9dcd831SSlava Shwartsman enum mlx5_fpga_status image_status;
64e9dcd831SSlava Shwartsman enum mlx5_fpga_image last_admin_image;
65e9dcd831SSlava Shwartsman enum mlx5_fpga_image last_oper_image;
66e9dcd831SSlava Shwartsman
67e9dcd831SSlava Shwartsman /* QP Connection resources */
68e9dcd831SSlava Shwartsman struct {
69e9dcd831SSlava Shwartsman u32 pdn;
70e9dcd831SSlava Shwartsman struct mlx5_core_mkey mkey;
71e9dcd831SSlava Shwartsman struct mlx5_uars_page *uar;
72e9dcd831SSlava Shwartsman } conn_res;
73e9dcd831SSlava Shwartsman
74e9dcd831SSlava Shwartsman struct mlx5_fpga_ipsec *ipsec;
75e9dcd831SSlava Shwartsman
76e9dcd831SSlava Shwartsman struct list_head list;
77e9dcd831SSlava Shwartsman struct list_head client_data_list;
78e9dcd831SSlava Shwartsman
79e9dcd831SSlava Shwartsman /* Shell Transactions state */
80e9dcd831SSlava Shwartsman struct mlx5_fpga_conn *shell_conn;
81e9dcd831SSlava Shwartsman struct mlx5_fpga_trans_device_state *trans;
82e9dcd831SSlava Shwartsman };
83e9dcd831SSlava Shwartsman
84e9dcd831SSlava Shwartsman #define mlx5_fpga_dbg(__adev, format, ...) \
85e9dcd831SSlava Shwartsman dev_dbg(&(__adev)->mdev->pdev->dev, "FPGA: %s:%d:(pid %d): " format, \
86e9dcd831SSlava Shwartsman __func__, __LINE__, current->pid, ##__VA_ARGS__)
87e9dcd831SSlava Shwartsman
88e9dcd831SSlava Shwartsman #define mlx5_fpga_err(__adev, format, ...) \
89e9dcd831SSlava Shwartsman dev_err(&(__adev)->mdev->pdev->dev, "FPGA: %s:%d:(pid %d): " format, \
90e9dcd831SSlava Shwartsman __func__, __LINE__, current->pid, ##__VA_ARGS__)
91e9dcd831SSlava Shwartsman
92e9dcd831SSlava Shwartsman #define mlx5_fpga_warn(__adev, format, ...) \
93e9dcd831SSlava Shwartsman dev_warn(&(__adev)->mdev->pdev->dev, "FPGA: %s:%d:(pid %d): " format, \
94e9dcd831SSlava Shwartsman __func__, __LINE__, current->pid, ##__VA_ARGS__)
95e9dcd831SSlava Shwartsman
96e9dcd831SSlava Shwartsman #define mlx5_fpga_warn_ratelimited(__adev, format, ...) \
97e9dcd831SSlava Shwartsman dev_warn_ratelimited(&(__adev)->mdev->pdev->dev, "FPGA: %s:%d: " \
98e9dcd831SSlava Shwartsman format, __func__, __LINE__, ##__VA_ARGS__)
99e9dcd831SSlava Shwartsman
100e9dcd831SSlava Shwartsman #define mlx5_fpga_notice(__adev, format, ...) \
101e9dcd831SSlava Shwartsman dev_notice(&(__adev)->mdev->pdev->dev, "FPGA: " format, ##__VA_ARGS__)
102e9dcd831SSlava Shwartsman
103e9dcd831SSlava Shwartsman #define mlx5_fpga_info(__adev, format, ...) \
104e9dcd831SSlava Shwartsman dev_info(&(__adev)->mdev->pdev->dev, "FPGA: " format, ##__VA_ARGS__)
105e9dcd831SSlava Shwartsman
106e9dcd831SSlava Shwartsman int mlx5_fpga_init(struct mlx5_core_dev *mdev);
107e9dcd831SSlava Shwartsman void mlx5_fpga_cleanup(struct mlx5_core_dev *mdev);
108e9dcd831SSlava Shwartsman int mlx5_fpga_device_start(struct mlx5_core_dev *mdev);
109e9dcd831SSlava Shwartsman void mlx5_fpga_device_stop(struct mlx5_core_dev *mdev);
110e9dcd831SSlava Shwartsman void mlx5_fpga_event(struct mlx5_core_dev *mdev, u8 event, void *data);
111e9dcd831SSlava Shwartsman
112e9dcd831SSlava Shwartsman #else
113e9dcd831SSlava Shwartsman
mlx5_fpga_init(struct mlx5_core_dev * mdev)114e9dcd831SSlava Shwartsman static inline int mlx5_fpga_init(struct mlx5_core_dev *mdev)
115e9dcd831SSlava Shwartsman {
116e9dcd831SSlava Shwartsman return 0;
117e9dcd831SSlava Shwartsman }
118e9dcd831SSlava Shwartsman
mlx5_fpga_cleanup(struct mlx5_core_dev * mdev)119e9dcd831SSlava Shwartsman static inline void mlx5_fpga_cleanup(struct mlx5_core_dev *mdev)
120e9dcd831SSlava Shwartsman {
121e9dcd831SSlava Shwartsman }
122e9dcd831SSlava Shwartsman
mlx5_fpga_device_start(struct mlx5_core_dev * mdev)123e9dcd831SSlava Shwartsman static inline int mlx5_fpga_device_start(struct mlx5_core_dev *mdev)
124e9dcd831SSlava Shwartsman {
125e9dcd831SSlava Shwartsman return 0;
126e9dcd831SSlava Shwartsman }
127e9dcd831SSlava Shwartsman
mlx5_fpga_device_stop(struct mlx5_core_dev * mdev)128e9dcd831SSlava Shwartsman static inline void mlx5_fpga_device_stop(struct mlx5_core_dev *mdev)
129e9dcd831SSlava Shwartsman {
130e9dcd831SSlava Shwartsman }
131e9dcd831SSlava Shwartsman
mlx5_fpga_event(struct mlx5_core_dev * mdev,u8 event,void * data)132e9dcd831SSlava Shwartsman static inline void mlx5_fpga_event(struct mlx5_core_dev *mdev, u8 event,
133e9dcd831SSlava Shwartsman void *data)
134e9dcd831SSlava Shwartsman {
135e9dcd831SSlava Shwartsman }
136e9dcd831SSlava Shwartsman
137e9dcd831SSlava Shwartsman #endif
138e9dcd831SSlava Shwartsman
139e9dcd831SSlava Shwartsman #endif /* __MLX5_FPGA_CORE_H__ */
140