1 /*- 2 * Copyright (c) 2015-2021 Mellanox Technologies. All rights reserved. 3 * Copyright (c) 2022 NVIDIA corporation & affiliates. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 14 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24 * SUCH DAMAGE. 25 * 26 * $FreeBSD$ 27 */ 28 29 #ifndef _MLX5_EN_H_ 30 #define _MLX5_EN_H_ 31 32 #include <linux/kmod.h> 33 #include <linux/page.h> 34 #include <linux/slab.h> 35 #include <linux/if_vlan.h> 36 #include <linux/if_ether.h> 37 #include <linux/vmalloc.h> 38 #include <linux/moduleparam.h> 39 #include <linux/delay.h> 40 #include <linux/etherdevice.h> 41 #include <linux/ktime.h> 42 #include <linux/net_dim.h> 43 44 #include <netinet/in_systm.h> 45 #include <netinet/in.h> 46 #include <netinet/if_ether.h> 47 #include <netinet/ip.h> 48 #include <netinet/ip6.h> 49 #include <netinet/tcp.h> 50 #include <netinet/tcp_lro.h> 51 #include <netinet/udp.h> 52 #include <net/ethernet.h> 53 #include <net/pfil.h> 54 #include <sys/buf_ring.h> 55 #include <sys/kthread.h> 56 #include <sys/counter.h> 57 58 #ifdef RSS 59 #include <net/rss_config.h> 60 #include <netinet/in_rss.h> 61 #endif 62 63 #include <machine/bus.h> 64 65 #include <dev/mlx5/driver.h> 66 #include <dev/mlx5/qp.h> 67 #include <dev/mlx5/cq.h> 68 #include <dev/mlx5/port.h> 69 #include <dev/mlx5/vport.h> 70 #include <dev/mlx5/diagnostics.h> 71 72 #include <dev/mlx5/mlx5_core/wq.h> 73 #include <dev/mlx5/mlx5_core/transobj.h> 74 #include <dev/mlx5/mlx5_core/mlx5_core.h> 75 76 #define MLX5_SET_CFG(p, f, v) MLX5_SET(create_flow_group_in, p, f, v) 77 78 #define MLX5E_MAX_PRIORITY 8 79 80 #define MLX5E_MAX_FEC_10X_25X 4 81 #define MLX5E_MAX_FEC_50X 4 82 83 /* IEEE 802.1Qaz standard supported values */ 84 #define IEEE_8021QAZ_MAX_TCS 8 85 86 #define MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE 0x7 87 #define MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE 0xa 88 #define MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE 0xe 89 90 #define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE 0x7 91 #define MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE 0xa 92 #define MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE 0xe 93 94 #define MLX5E_MAX_BUSDMA_RX_SEGS 15 95 96 #ifndef MLX5E_MAX_RX_BYTES 97 #define MLX5E_MAX_RX_BYTES MCLBYTES 98 #endif 99 100 #define MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ \ 101 MIN(65535, 7 * MLX5E_MAX_RX_BYTES) 102 103 #define MLX5E_DIM_DEFAULT_PROFILE 3 104 #define MLX5E_DIM_MAX_RX_CQ_MODERATION_PKTS_WITH_LRO 16 105 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC 0x10 106 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE 0x3 107 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS 0x20 108 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC 0x10 109 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS 0x20 110 #define MLX5E_PARAMS_DEFAULT_RX_HASH_LOG_TBL_SZ 0x7 111 #define MLX5E_CACHELINE_SIZE CACHE_LINE_SIZE 112 #define MLX5E_HW2SW_MTU(hwmtu) \ 113 ((hwmtu) - (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN)) 114 #define MLX5E_SW2HW_MTU(swmtu) \ 115 ((swmtu) + (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN)) 116 #define MLX5E_SW2MB_MTU(swmtu) \ 117 (MLX5E_SW2HW_MTU(swmtu) + MLX5E_NET_IP_ALIGN) 118 #define MLX5E_MTU_MIN 72 /* Min MTU allowed by the kernel */ 119 #define MLX5E_MTU_MAX MIN(ETHERMTU_JUMBO, MJUM16BYTES) /* Max MTU of Ethernet 120 * jumbo frames */ 121 122 #define MLX5E_BUDGET_MAX 8192 /* RX and TX */ 123 #define MLX5E_RX_BUDGET_MAX 256 124 #define MLX5E_SQ_BF_BUDGET 16 125 #define MLX5E_SQ_TX_QUEUE_SIZE 4096 /* SQ drbr queue size */ 126 127 #define MLX5E_MAX_TX_NUM_TC 8 /* units */ 128 #define MLX5E_MAX_TX_HEADER 192 /* bytes */ 129 #define MLX5E_MAX_TX_PAYLOAD_SIZE 65536 /* bytes */ 130 #define MLX5E_MAX_TX_MBUF_SIZE 65536 /* bytes */ 131 #define MLX5E_MAX_TX_MBUF_FRAGS \ 132 ((MLX5_SEND_WQE_MAX_WQEBBS * MLX5_SEND_WQEBB_NUM_DS) - \ 133 (MLX5E_MAX_TX_HEADER / MLX5_SEND_WQE_DS) - \ 134 1 /* the maximum value of the DS counter is 0x3F and not 0x40 */) /* units */ 135 #define MLX5E_MAX_TX_INLINE \ 136 (MLX5E_MAX_TX_HEADER - sizeof(struct mlx5e_tx_wqe) + \ 137 sizeof(((struct mlx5e_tx_wqe *)0)->eth.inline_hdr_start)) /* bytes */ 138 139 #define MLX5E_100MB (100000) 140 #define MLX5E_1GB (1000000) 141 142 #define MLX5E_ZERO(ptr, field) \ 143 memset(&(ptr)->field, 0, \ 144 sizeof(*(ptr)) - __offsetof(__typeof(*(ptr)), field)) 145 146 MALLOC_DECLARE(M_MLX5EN); 147 148 struct mlx5_core_dev; 149 struct mlx5e_cq; 150 151 typedef void (mlx5e_cq_comp_t)(struct mlx5_core_cq *, struct mlx5_eqe *); 152 153 #define mlx5_en_err(_dev, format, ...) \ 154 if_printf(_dev, "ERR: ""%s:%d:(pid %d): " format, \ 155 __func__, __LINE__, curthread->td_proc->p_pid, \ 156 ##__VA_ARGS__) 157 158 #define mlx5_en_warn(_dev, format, ...) \ 159 if_printf(_dev, "WARN: ""%s:%d:(pid %d): " format, \ 160 __func__, __LINE__, curthread->td_proc->p_pid, \ 161 ##__VA_ARGS__) 162 163 #define mlx5_en_info(_dev, format, ...) \ 164 if_printf(_dev, "INFO: ""%s:%d:(pid %d): " format, \ 165 __func__, __LINE__, curthread->td_proc->p_pid, \ 166 ##__VA_ARGS__) 167 168 #define MLX5E_STATS_COUNT(a, ...) a 169 #define MLX5E_STATS_VAR(a, b, c, ...) b c; 170 #define MLX5E_STATS_COUNTER(a, b, c, ...) counter_##b##_t c; 171 #define MLX5E_STATS_DESC(a, b, c, d, e, ...) d, e, 172 173 #define MLX5E_VPORT_STATS(m) \ 174 /* HW counters */ \ 175 m(+1, u64, rx_packets, "rx_packets", "Received packets") \ 176 m(+1, u64, rx_bytes, "rx_bytes", "Received bytes") \ 177 m(+1, u64, tx_packets, "tx_packets", "Transmitted packets") \ 178 m(+1, u64, tx_bytes, "tx_bytes", "Transmitted bytes") \ 179 m(+1, u64, rx_error_packets, "rx_error_packets", "Received error packets") \ 180 m(+1, u64, rx_error_bytes, "rx_error_bytes", "Received error bytes") \ 181 m(+1, u64, tx_error_packets, "tx_error_packets", "Transmitted error packets") \ 182 m(+1, u64, tx_error_bytes, "tx_error_bytes", "Transmitted error bytes") \ 183 m(+1, u64, rx_unicast_packets, "rx_unicast_packets", "Received unicast packets") \ 184 m(+1, u64, rx_unicast_bytes, "rx_unicast_bytes", "Received unicast bytes") \ 185 m(+1, u64, tx_unicast_packets, "tx_unicast_packets", "Transmitted unicast packets") \ 186 m(+1, u64, tx_unicast_bytes, "tx_unicast_bytes", "Transmitted unicast bytes") \ 187 m(+1, u64, rx_multicast_packets, "rx_multicast_packets", "Received multicast packets") \ 188 m(+1, u64, rx_multicast_bytes, "rx_multicast_bytes", "Received multicast bytes") \ 189 m(+1, u64, tx_multicast_packets, "tx_multicast_packets", "Transmitted multicast packets") \ 190 m(+1, u64, tx_multicast_bytes, "tx_multicast_bytes", "Transmitted multicast bytes") \ 191 m(+1, u64, rx_broadcast_packets, "rx_broadcast_packets", "Received broadcast packets") \ 192 m(+1, u64, rx_broadcast_bytes, "rx_broadcast_bytes", "Received broadcast bytes") \ 193 m(+1, u64, tx_broadcast_packets, "tx_broadcast_packets", "Transmitted broadcast packets") \ 194 m(+1, u64, tx_broadcast_bytes, "tx_broadcast_bytes", "Transmitted broadcast bytes") \ 195 m(+1, u64, rx_out_of_buffer, "rx_out_of_buffer", "Receive out of buffer, no recv wqes events") \ 196 /* SW counters */ \ 197 m(+1, u64, tso_packets, "tso_packets", "Transmitted TSO packets") \ 198 m(+1, u64, tso_bytes, "tso_bytes", "Transmitted TSO bytes") \ 199 m(+1, u64, lro_packets, "lro_packets", "Received LRO packets") \ 200 m(+1, u64, lro_bytes, "lro_bytes", "Received LRO bytes") \ 201 m(+1, u64, sw_lro_queued, "sw_lro_queued", "Packets queued for SW LRO") \ 202 m(+1, u64, sw_lro_flushed, "sw_lro_flushed", "Packets flushed from SW LRO") \ 203 m(+1, u64, rx_csum_good, "rx_csum_good", "Received checksum valid packets") \ 204 m(+1, u64, rx_csum_none, "rx_csum_none", "Received no checksum packets") \ 205 m(+1, u64, tx_csum_offload, "tx_csum_offload", "Transmit checksum offload packets") \ 206 m(+1, u64, tx_queue_dropped, "tx_queue_dropped", "Transmit queue dropped") \ 207 m(+1, u64, tx_defragged, "tx_defragged", "Transmit queue defragged") \ 208 m(+1, u64, rx_wqe_err, "rx_wqe_err", "Receive WQE errors") \ 209 m(+1, u64, tx_jumbo_packets, "tx_jumbo_packets", "TX packets greater than 1518 octets") \ 210 m(+1, u64, rx_steer_missed_packets, "rx_steer_missed_packets", "RX packets dropped by steering rule(s)") \ 211 m(+1, u64, rx_decrypted_ok_packets, "rx_decrypted_ok_packets", "RX packets successfully decrypted by steering rule(s)") \ 212 m(+1, u64, rx_decrypted_error_packets, "rx_decrypted_error_packets", "RX packets not decrypted by steering rule(s)") 213 214 #define MLX5E_VPORT_STATS_NUM (0 MLX5E_VPORT_STATS(MLX5E_STATS_COUNT)) 215 216 struct mlx5e_vport_stats { 217 struct sysctl_ctx_list ctx; 218 u64 arg [0]; 219 MLX5E_VPORT_STATS(MLX5E_STATS_VAR) 220 }; 221 222 #define MLX5E_PPORT_IEEE802_3_STATS(m) \ 223 m(+1, u64, frames_tx, "frames_tx", "Frames transmitted") \ 224 m(+1, u64, frames_rx, "frames_rx", "Frames received") \ 225 m(+1, u64, check_seq_err, "check_seq_err", "Sequence errors") \ 226 m(+1, u64, alignment_err, "alignment_err", "Alignment errors") \ 227 m(+1, u64, octets_tx, "octets_tx", "Bytes transmitted") \ 228 m(+1, u64, octets_received, "octets_received", "Bytes received") \ 229 m(+1, u64, multicast_xmitted, "multicast_xmitted", "Multicast transmitted") \ 230 m(+1, u64, broadcast_xmitted, "broadcast_xmitted", "Broadcast transmitted") \ 231 m(+1, u64, multicast_rx, "multicast_rx", "Multicast received") \ 232 m(+1, u64, broadcast_rx, "broadcast_rx", "Broadcast received") \ 233 m(+1, u64, in_range_len_errors, "in_range_len_errors", "In range length errors") \ 234 m(+1, u64, out_of_range_len, "out_of_range_len", "Out of range length errors") \ 235 m(+1, u64, too_long_errors, "too_long_errors", "Too long errors") \ 236 m(+1, u64, symbol_err, "symbol_err", "Symbol errors") \ 237 m(+1, u64, mac_control_tx, "mac_control_tx", "MAC control transmitted") \ 238 m(+1, u64, mac_control_rx, "mac_control_rx", "MAC control received") \ 239 m(+1, u64, unsupported_op_rx, "unsupported_op_rx", "Unsupported operation received") \ 240 m(+1, u64, pause_ctrl_rx, "pause_ctrl_rx", "Pause control received") \ 241 m(+1, u64, pause_ctrl_tx, "pause_ctrl_tx", "Pause control transmitted") 242 243 #define MLX5E_PPORT_RFC2819_STATS(m) \ 244 m(+1, u64, drop_events, "drop_events", "Dropped events") \ 245 m(+1, u64, octets, "octets", "Octets") \ 246 m(+1, u64, pkts, "pkts", "Packets") \ 247 m(+1, u64, broadcast_pkts, "broadcast_pkts", "Broadcast packets") \ 248 m(+1, u64, multicast_pkts, "multicast_pkts", "Multicast packets") \ 249 m(+1, u64, crc_align_errors, "crc_align_errors", "CRC alignment errors") \ 250 m(+1, u64, undersize_pkts, "undersize_pkts", "Undersized packets") \ 251 m(+1, u64, oversize_pkts, "oversize_pkts", "Oversized packets") \ 252 m(+1, u64, fragments, "fragments", "Fragments") \ 253 m(+1, u64, jabbers, "jabbers", "Jabbers") \ 254 m(+1, u64, collisions, "collisions", "Collisions") 255 256 #define MLX5E_PPORT_RFC2819_STATS_DEBUG(m) \ 257 m(+1, u64, p64octets, "p64octets", "Bytes") \ 258 m(+1, u64, p65to127octets, "p65to127octets", "Bytes") \ 259 m(+1, u64, p128to255octets, "p128to255octets", "Bytes") \ 260 m(+1, u64, p256to511octets, "p256to511octets", "Bytes") \ 261 m(+1, u64, p512to1023octets, "p512to1023octets", "Bytes") \ 262 m(+1, u64, p1024to1518octets, "p1024to1518octets", "Bytes") \ 263 m(+1, u64, p1519to2047octets, "p1519to2047octets", "Bytes") \ 264 m(+1, u64, p2048to4095octets, "p2048to4095octets", "Bytes") \ 265 m(+1, u64, p4096to8191octets, "p4096to8191octets", "Bytes") \ 266 m(+1, u64, p8192to10239octets, "p8192to10239octets", "Bytes") 267 268 #define MLX5E_PPORT_RFC2863_STATS_DEBUG(m) \ 269 m(+1, u64, in_octets, "in_octets", "In octets") \ 270 m(+1, u64, in_ucast_pkts, "in_ucast_pkts", "In unicast packets") \ 271 m(+1, u64, in_discards, "in_discards", "In discards") \ 272 m(+1, u64, in_errors, "in_errors", "In errors") \ 273 m(+1, u64, in_unknown_protos, "in_unknown_protos", "In unknown protocols") \ 274 m(+1, u64, out_octets, "out_octets", "Out octets") \ 275 m(+1, u64, out_ucast_pkts, "out_ucast_pkts", "Out unicast packets") \ 276 m(+1, u64, out_discards, "out_discards", "Out discards") \ 277 m(+1, u64, out_errors, "out_errors", "Out errors") \ 278 m(+1, u64, in_multicast_pkts, "in_multicast_pkts", "In multicast packets") \ 279 m(+1, u64, in_broadcast_pkts, "in_broadcast_pkts", "In broadcast packets") \ 280 m(+1, u64, out_multicast_pkts, "out_multicast_pkts", "Out multicast packets") \ 281 m(+1, u64, out_broadcast_pkts, "out_broadcast_pkts", "Out broadcast packets") 282 283 #define MLX5E_PPORT_ETHERNET_EXTENDED_STATS_DEBUG(m) \ 284 m(+1, u64, port_transmit_wait, "port_transmit_wait", "Port transmit wait") \ 285 m(+1, u64, ecn_marked, "ecn_marked", "ECN marked") \ 286 m(+1, u64, no_buffer_discard_mc, "no_buffer_discard_mc", "No buffer discard mc") \ 287 m(+1, u64, rx_ebp, "rx_ebp", "RX EBP") \ 288 m(+1, u64, tx_ebp, "tx_ebp", "TX EBP") \ 289 m(+1, u64, rx_buffer_almost_full, "rx_buffer_almost_full", "RX buffer almost full") \ 290 m(+1, u64, rx_buffer_full, "rx_buffer_full", "RX buffer full") \ 291 m(+1, u64, rx_icrc_encapsulated, "rx_icrc_encapsulated", "RX ICRC encapsulated") \ 292 m(+1, u64, ex_reserved_0, "ex_reserved_0", "Reserved") \ 293 m(+1, u64, ex_reserved_1, "ex_reserved_1", "Reserved") \ 294 m(+1, u64, tx_stat_p64octets, "tx_stat_p64octets", "Bytes") \ 295 m(+1, u64, tx_stat_p65to127octets, "tx_stat_p65to127octets", "Bytes") \ 296 m(+1, u64, tx_stat_p128to255octets, "tx_stat_p128to255octets", "Bytes") \ 297 m(+1, u64, tx_stat_p256to511octets, "tx_stat_p256to511octets", "Bytes") \ 298 m(+1, u64, tx_stat_p512to1023octets, "tx_stat_p512to1023octets", "Bytes") \ 299 m(+1, u64, tx_stat_p1024to1518octets, "tx_stat_p1024to1518octets", "Bytes") \ 300 m(+1, u64, tx_stat_p1519to2047octets, "tx_stat_p1519to2047octets", "Bytes") \ 301 m(+1, u64, tx_stat_p2048to4095octets, "tx_stat_p2048to4095octets", "Bytes") \ 302 m(+1, u64, tx_stat_p4096to8191octets, "tx_stat_p4096to8191octets", "Bytes") \ 303 m(+1, u64, tx_stat_p8192to10239octets, "tx_stat_p8192to10239octets", "Bytes") 304 305 #define MLX5E_PPORT_STATISTICAL_DEBUG(m) \ 306 m(+1, u64, phy_time_since_last_clear, "phy_time_since_last_clear", \ 307 "Time since last clear in milliseconds") \ 308 m(+1, u64, phy_received_bits, "phy_received_bits", \ 309 "Total amount of traffic received in bits before error correction") \ 310 m(+1, u64, phy_symbol_errors, "phy_symbol_errors", \ 311 "Total number of symbol errors before error correction") \ 312 m(+1, u64, phy_corrected_bits, "phy_corrected_bits", \ 313 "Total number of corrected bits ") \ 314 m(+1, u64, phy_corrected_bits_lane0, "phy_corrected_bits_lane0", \ 315 "Total number of corrected bits for lane 0") \ 316 m(+1, u64, phy_corrected_bits_lane1, "phy_corrected_bits_lane1", \ 317 "Total number of corrected bits for lane 1") \ 318 m(+1, u64, phy_corrected_bits_lane2, "phy_corrected_bits_lane2", \ 319 "Total number of corrected bits for lane 2") \ 320 m(+1, u64, phy_corrected_bits_lane3, "phy_corrected_bits_lane3", \ 321 "Total number of corrected bits for lane 3") 322 323 #define MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(m) \ 324 m(+1, u64, time_since_last_clear, "time_since_last_clear", \ 325 "Time since the last counters clear event (msec)") \ 326 m(+1, u64, symbol_errors, "symbol_errors", "Symbol errors") \ 327 m(+1, u64, sync_headers_errors, "sync_headers_errors", \ 328 "Sync header error counter") \ 329 m(+1, u64, bip_errors_lane0, "edpl_bip_errors_lane0", \ 330 "Indicates the number of PRBS errors on lane 0") \ 331 m(+1, u64, bip_errors_lane1, "edpl_bip_errors_lane1", \ 332 "Indicates the number of PRBS errors on lane 1") \ 333 m(+1, u64, bip_errors_lane2, "edpl_bip_errors_lane2", \ 334 "Indicates the number of PRBS errors on lane 2") \ 335 m(+1, u64, bip_errors_lane3, "edpl_bip_errors_lane3", \ 336 "Indicates the number of PRBS errors on lane 3") \ 337 m(+1, u64, fc_corrected_blocks_lane0, "fc_corrected_blocks_lane0", \ 338 "FEC correctable block counter lane 0") \ 339 m(+1, u64, fc_corrected_blocks_lane1, "fc_corrected_blocks_lane1", \ 340 "FEC correctable block counter lane 1") \ 341 m(+1, u64, fc_corrected_blocks_lane2, "fc_corrected_blocks_lane2", \ 342 "FEC correctable block counter lane 2") \ 343 m(+1, u64, fc_corrected_blocks_lane3, "fc_corrected_blocks_lane3", \ 344 "FEC correctable block counter lane 3") \ 345 m(+1, u64, rs_corrected_blocks, "rs_corrected_blocks", \ 346 "FEC correcable block counter") \ 347 m(+1, u64, rs_uncorrectable_blocks, "rs_uncorrectable_blocks", \ 348 "FEC uncorrecable block counter") \ 349 m(+1, u64, rs_no_errors_blocks, "rs_no_errors_blocks", \ 350 "The number of RS-FEC blocks received that had no errors") \ 351 m(+1, u64, rs_single_error_blocks, "rs_single_error_blocks", \ 352 "The number of corrected RS-FEC blocks received that had" \ 353 "exactly 1 error symbol") \ 354 m(+1, u64, rs_corrected_symbols_total, "rs_corrected_symbols_total", \ 355 "Port FEC corrected symbol counter") \ 356 m(+1, u64, rs_corrected_symbols_lane0, "rs_corrected_symbols_lane0", \ 357 "FEC corrected symbol counter lane 0") \ 358 m(+1, u64, rs_corrected_symbols_lane1, "rs_corrected_symbols_lane1", \ 359 "FEC corrected symbol counter lane 1") \ 360 m(+1, u64, rs_corrected_symbols_lane2, "rs_corrected_symbols_lane2", \ 361 "FEC corrected symbol counter lane 2") \ 362 m(+1, u64, rs_corrected_symbols_lane3, "rs_corrected_symbols_lane3", \ 363 "FEC corrected symbol counter lane 3") 364 365 /* Per priority statistics for PFC */ 366 #define MLX5E_PPORT_PER_PRIO_STATS_SUB(m,n,p) \ 367 m(n, p, +1, u64, rx_octets, "rx_octets", "Received octets") \ 368 m(n, p, +1, u64, rx_uc_frames, "rx_uc_frames", "Received unicast frames") \ 369 m(n, p, +1, u64, rx_mc_frames, "rx_mc_frames", "Received multicast frames") \ 370 m(n, p, +1, u64, rx_bc_frames, "rx_bc_frames", "Received broadcast frames") \ 371 m(n, p, +1, u64, rx_frames, "rx_frames", "Received frames") \ 372 m(n, p, +1, u64, tx_octets, "tx_octets", "Transmitted octets") \ 373 m(n, p, +1, u64, tx_uc_frames, "tx_uc_frames", "Transmitted unicast frames") \ 374 m(n, p, +1, u64, tx_mc_frames, "tx_mc_frames", "Transmitted multicast frames") \ 375 m(n, p, +1, u64, tx_bc_frames, "tx_bc_frames", "Transmitted broadcast frames") \ 376 m(n, p, +1, u64, tx_frames, "tx_frames", "Transmitted frames") \ 377 m(n, p, +1, u64, rx_pause, "rx_pause", "Received pause frames") \ 378 m(n, p, +1, u64, rx_pause_duration, "rx_pause_duration", \ 379 "Received pause duration") \ 380 m(n, p, +1, u64, tx_pause, "tx_pause", "Transmitted pause frames") \ 381 m(n, p, +1, u64, tx_pause_duration, "tx_pause_duration", \ 382 "Transmitted pause duration") \ 383 m(n, p, +1, u64, rx_pause_transition, "rx_pause_transition", \ 384 "Received pause transitions") \ 385 m(n, p, +1, u64, rx_discards, "rx_discards", "Discarded received frames") \ 386 m(n, p, +1, u64, device_stall_minor_watermark, \ 387 "device_stall_minor_watermark", "Device stall minor watermark") \ 388 m(n, p, +1, u64, device_stall_critical_watermark, \ 389 "device_stall_critical_watermark", "Device stall critical watermark") 390 391 #define MLX5E_PPORT_PER_PRIO_STATS_PREFIX(m,p,c,t,f,s,d) \ 392 m(c, t, pri_##p##_##f, "prio" #p "_" s, "Priority " #p " - " d) 393 394 #define MLX5E_PPORT_PER_PRIO_STATS_NUM_PRIO 8 395 396 #define MLX5E_PPORT_PER_PRIO_STATS(m) \ 397 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,0) \ 398 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,1) \ 399 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,2) \ 400 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,3) \ 401 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,4) \ 402 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,5) \ 403 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,6) \ 404 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,7) 405 406 #define MLX5E_PCIE_PERFORMANCE_COUNTERS_64(m) \ 407 m(+1, u64, life_time_counter_high, "life_time_counter", \ 408 "Life time counter.", pcie_perf_counters) \ 409 m(+1, u64, tx_overflow_buffer_pkt, "tx_overflow_buffer_pkt", \ 410 "The number of packets dropped due to lack of PCIe buffers " \ 411 "in receive path from NIC port toward the hosts.", \ 412 pcie_perf_counters) \ 413 m(+1, u64, tx_overflow_buffer_marked_pkt, \ 414 "tx_overflow_buffer_marked_pkt", \ 415 "The number of packets marked due to lack of PCIe buffers " \ 416 "in receive path from NIC port toward the hosts.", \ 417 pcie_perf_counters) 418 419 #define MLX5E_PCIE_PERFORMANCE_COUNTERS_32(m) \ 420 m(+1, u64, rx_errors, "rx_errors", \ 421 "Number of transitions to recovery due to Framing " \ 422 "errors and CRC errors.", pcie_perf_counters) \ 423 m(+1, u64, tx_errors, "tx_errors", "Number of transitions " \ 424 "to recovery due to EIEOS and TS errors.", pcie_perf_counters) \ 425 m(+1, u64, l0_to_recovery_eieos, "l0_to_recovery_eieos", "Number of " \ 426 "transitions to recovery due to getting EIEOS.", pcie_perf_counters)\ 427 m(+1, u64, l0_to_recovery_ts, "l0_to_recovery_ts", "Number of " \ 428 "transitions to recovery due to getting TS.", pcie_perf_counters) \ 429 m(+1, u64, l0_to_recovery_framing, "l0_to_recovery_framing", "Number "\ 430 "of transitions to recovery due to identifying framing " \ 431 "errors at gen3/4.", pcie_perf_counters) \ 432 m(+1, u64, l0_to_recovery_retrain, "l0_to_recovery_retrain", \ 433 "Number of transitions to recovery due to link retrain request " \ 434 "from data link.", pcie_perf_counters) \ 435 m(+1, u64, crc_error_dllp, "crc_error_dllp", "Number of transitions " \ 436 "to recovery due to identifying CRC DLLP errors.", \ 437 pcie_perf_counters) \ 438 m(+1, u64, crc_error_tlp, "crc_error_tlp", "Number of transitions to "\ 439 "recovery due to identifying CRC TLP errors.", pcie_perf_counters) \ 440 m(+1, u64, outbound_stalled_reads, "outbound_stalled_reads", \ 441 "The percentage of time within the last second that the NIC had " \ 442 "outbound non-posted read requests but could not perform the " \ 443 "operation due to insufficient non-posted credits.", \ 444 pcie_perf_counters) \ 445 m(+1, u64, outbound_stalled_writes, "outbound_stalled_writes", \ 446 "The percentage of time within the last second that the NIC had " \ 447 "outbound posted writes requests but could not perform the " \ 448 "operation due to insufficient posted credits.", \ 449 pcie_perf_counters) \ 450 m(+1, u64, outbound_stalled_reads_events, \ 451 "outbound_stalled_reads_events", "The number of events where " \ 452 "outbound_stalled_reads was above a threshold.", \ 453 pcie_perf_counters) \ 454 m(+1, u64, outbound_stalled_writes_events, \ 455 "outbound_stalled_writes_events", \ 456 "The number of events where outbound_stalled_writes was above " \ 457 "a threshold.", pcie_perf_counters) 458 459 #define MLX5E_PCIE_TIMERS_AND_STATES_COUNTERS_32(m) \ 460 m(+1, u64, time_to_boot_image_start, "time_to_boot_image_start", \ 461 "Time from start until FW boot image starts running in usec.", \ 462 pcie_timers_states) \ 463 m(+1, u64, time_to_link_image, "time_to_link_image", \ 464 "Time from start until FW pci_link image starts running in usec.", \ 465 pcie_timers_states) \ 466 m(+1, u64, calibration_time, "calibration_time", \ 467 "Time it took FW to do calibration in usec.", \ 468 pcie_timers_states) \ 469 m(+1, u64, time_to_first_perst, "time_to_first_perst", \ 470 "Time form start until FW handle first perst. in usec.", \ 471 pcie_timers_states) \ 472 m(+1, u64, time_to_detect_state, "time_to_detect_state", \ 473 "Time from start until first transition to LTSSM.Detect_Q in usec", \ 474 pcie_timers_states) \ 475 m(+1, u64, time_to_l0, "time_to_l0", \ 476 "Time from start until first transition to LTSSM.L0 in usec", \ 477 pcie_timers_states) \ 478 m(+1, u64, time_to_crs_en, "time_to_crs_en", \ 479 "Time from start until crs is enabled in usec", \ 480 pcie_timers_states) \ 481 m(+1, u64, time_to_plastic_image_start, "time_to_plastic_image_start",\ 482 "Time form start until FW plastic image starts running in usec.", \ 483 pcie_timers_states) \ 484 m(+1, u64, time_to_iron_image_start, "time_to_iron_image_start", \ 485 "Time form start until FW iron image starts running in usec.", \ 486 pcie_timers_states) \ 487 m(+1, u64, perst_handler, "perst_handler", \ 488 "Number of persts arrived.", pcie_timers_states) \ 489 m(+1, u64, times_in_l1, "times_in_l1", \ 490 "Number of times LTSSM entered L1 flow.", pcie_timers_states) \ 491 m(+1, u64, times_in_l23, "times_in_l23", \ 492 "Number of times LTSSM entered L23 flow.", pcie_timers_states) \ 493 m(+1, u64, dl_down, "dl_down", \ 494 "Number of moves for DL_active to DL_down.", pcie_timers_states) \ 495 m(+1, u64, config_cycle1usec, "config_cycle1usec", \ 496 "Number of configuration requests that firmware " \ 497 "handled in less than 1 usec.", pcie_timers_states) \ 498 m(+1, u64, config_cycle2to7usec, "config_cycle2to7usec", \ 499 "Number of configuration requests that firmware " \ 500 "handled within 2 to 7 usec.", pcie_timers_states) \ 501 m(+1, u64, config_cycle8to15usec, "config_cycle8to15usec", \ 502 "Number of configuration requests that firmware " \ 503 "handled within 8 to 15 usec.", pcie_timers_states) \ 504 m(+1, u64, config_cycle16to63usec, "config_cycle16to63usec", \ 505 "Number of configuration requests that firmware " \ 506 "handled within 16 to 63 usec.", pcie_timers_states) \ 507 m(+1, u64, config_cycle64usec, "config_cycle64usec", \ 508 "Number of configuration requests that firmware " \ 509 "handled took more than 64 usec.", pcie_timers_states) \ 510 m(+1, u64, correctable_err_msg_sent, "correctable_err_msg_sent", \ 511 "Number of correctable error messages sent.", pcie_timers_states) \ 512 m(+1, u64, non_fatal_err_msg_sent, "non_fatal_err_msg_sent", \ 513 "Number of non-Fatal error msg sent.", pcie_timers_states) \ 514 m(+1, u64, fatal_err_msg_sent, "fatal_err_msg_sent", \ 515 "Number of fatal error msg sent.", pcie_timers_states) 516 517 #define MLX5E_PCIE_LANE_COUNTERS_32(m) \ 518 m(+1, u64, error_counter_lane0, "error_counter_lane0", \ 519 "Error counter for PCI lane 0", pcie_lanes_counters) \ 520 m(+1, u64, error_counter_lane1, "error_counter_lane1", \ 521 "Error counter for PCI lane 1", pcie_lanes_counters) \ 522 m(+1, u64, error_counter_lane2, "error_counter_lane2", \ 523 "Error counter for PCI lane 2", pcie_lanes_counters) \ 524 m(+1, u64, error_counter_lane3, "error_counter_lane3", \ 525 "Error counter for PCI lane 3", pcie_lanes_counters) \ 526 m(+1, u64, error_counter_lane4, "error_counter_lane4", \ 527 "Error counter for PCI lane 4", pcie_lanes_counters) \ 528 m(+1, u64, error_counter_lane5, "error_counter_lane5", \ 529 "Error counter for PCI lane 5", pcie_lanes_counters) \ 530 m(+1, u64, error_counter_lane6, "error_counter_lane6", \ 531 "Error counter for PCI lane 6", pcie_lanes_counters) \ 532 m(+1, u64, error_counter_lane7, "error_counter_lane7", \ 533 "Error counter for PCI lane 7", pcie_lanes_counters) \ 534 m(+1, u64, error_counter_lane8, "error_counter_lane8", \ 535 "Error counter for PCI lane 8", pcie_lanes_counters) \ 536 m(+1, u64, error_counter_lane9, "error_counter_lane9", \ 537 "Error counter for PCI lane 9", pcie_lanes_counters) \ 538 m(+1, u64, error_counter_lane10, "error_counter_lane10", \ 539 "Error counter for PCI lane 10", pcie_lanes_counters) \ 540 m(+1, u64, error_counter_lane11, "error_counter_lane11", \ 541 "Error counter for PCI lane 11", pcie_lanes_counters) \ 542 m(+1, u64, error_counter_lane12, "error_counter_lane12", \ 543 "Error counter for PCI lane 12", pcie_lanes_counters) \ 544 m(+1, u64, error_counter_lane13, "error_counter_lane13", \ 545 "Error counter for PCI lane 13", pcie_lanes_counters) \ 546 m(+1, u64, error_counter_lane14, "error_counter_lane14", \ 547 "Error counter for PCI lane 14", pcie_lanes_counters) \ 548 m(+1, u64, error_counter_lane15, "error_counter_lane15", \ 549 "Error counter for PCI lane 15", pcie_lanes_counters) 550 551 /* 552 * Make sure to update mlx5e_update_pport_counters() 553 * when adding a new MLX5E_PPORT_STATS block 554 */ 555 #define MLX5E_PPORT_STATS(m) \ 556 MLX5E_PPORT_PER_PRIO_STATS(m) \ 557 MLX5E_PPORT_IEEE802_3_STATS(m) \ 558 MLX5E_PPORT_RFC2819_STATS(m) 559 560 #define MLX5E_PORT_STATS_DEBUG(m) \ 561 MLX5E_PPORT_RFC2819_STATS_DEBUG(m) \ 562 MLX5E_PPORT_RFC2863_STATS_DEBUG(m) \ 563 MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(m) \ 564 MLX5E_PPORT_ETHERNET_EXTENDED_STATS_DEBUG(m) \ 565 MLX5E_PPORT_STATISTICAL_DEBUG(m) \ 566 MLX5E_PCIE_PERFORMANCE_COUNTERS_64(m) \ 567 MLX5E_PCIE_PERFORMANCE_COUNTERS_32(m) \ 568 MLX5E_PCIE_TIMERS_AND_STATES_COUNTERS_32(m) \ 569 MLX5E_PCIE_LANE_COUNTERS_32(m) 570 571 #define MLX5E_PPORT_IEEE802_3_STATS_NUM \ 572 (0 MLX5E_PPORT_IEEE802_3_STATS(MLX5E_STATS_COUNT)) 573 #define MLX5E_PPORT_RFC2819_STATS_NUM \ 574 (0 MLX5E_PPORT_RFC2819_STATS(MLX5E_STATS_COUNT)) 575 #define MLX5E_PPORT_STATS_NUM \ 576 (0 MLX5E_PPORT_STATS(MLX5E_STATS_COUNT)) 577 578 #define MLX5E_PPORT_PER_PRIO_STATS_NUM \ 579 (0 MLX5E_PPORT_PER_PRIO_STATS(MLX5E_STATS_COUNT)) 580 #define MLX5E_PPORT_RFC2819_STATS_DEBUG_NUM \ 581 (0 MLX5E_PPORT_RFC2819_STATS_DEBUG(MLX5E_STATS_COUNT)) 582 #define MLX5E_PPORT_RFC2863_STATS_DEBUG_NUM \ 583 (0 MLX5E_PPORT_RFC2863_STATS_DEBUG(MLX5E_STATS_COUNT)) 584 #define MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG_NUM \ 585 (0 MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(MLX5E_STATS_COUNT)) 586 #define MLX5E_PPORT_ETHERNET_EXTENDED_STATS_DEBUG_NUM \ 587 (0 MLX5E_PPORT_ETHERNET_EXTENDED_STATS_DEBUG(MLX5E_STATS_COUNT)) 588 #define MLX5E_PPORT_STATISTICAL_DEBUG_NUM \ 589 (0 MLX5E_PPORT_STATISTICAL_DEBUG(MLX5E_STATS_COUNT)) 590 #define MLX5E_PORT_STATS_DEBUG_NUM \ 591 (0 MLX5E_PORT_STATS_DEBUG(MLX5E_STATS_COUNT)) 592 593 struct mlx5e_pport_stats { 594 struct sysctl_ctx_list ctx; 595 u64 arg [0]; 596 MLX5E_PPORT_STATS(MLX5E_STATS_VAR) 597 }; 598 599 struct mlx5e_port_stats_debug { 600 struct sysctl_ctx_list ctx; 601 u64 arg [0]; 602 MLX5E_PORT_STATS_DEBUG(MLX5E_STATS_VAR) 603 }; 604 605 #define MLX5E_RQ_STATS(m) \ 606 m(+1, u64, packets, "packets", "Received packets") \ 607 m(+1, u64, bytes, "bytes", "Received bytes") \ 608 m(+1, u64, csum_none, "csum_none", "Received packets") \ 609 m(+1, u64, lro_packets, "lro_packets", "Received LRO packets") \ 610 m(+1, u64, lro_bytes, "lro_bytes", "Received LRO bytes") \ 611 m(+1, u64, sw_lro_queued, "sw_lro_queued", "Packets queued for SW LRO") \ 612 m(+1, u64, sw_lro_flushed, "sw_lro_flushed", "Packets flushed from SW LRO") \ 613 m(+1, u64, wqe_err, "wqe_err", "Received packets") \ 614 m(+1, u64, decrypted_ok_packets, "decrypted_ok_packets", "Received packets successfully decrypted by steering rule(s)") \ 615 m(+1, u64, decrypted_error_packets, "decrypted_error_packets", "Received packets not decrypted by steering rule(s)") 616 617 #define MLX5E_RQ_STATS_NUM (0 MLX5E_RQ_STATS(MLX5E_STATS_COUNT)) 618 619 struct mlx5e_rq_stats { 620 struct sysctl_ctx_list ctx; 621 u64 arg [0]; 622 MLX5E_RQ_STATS(MLX5E_STATS_VAR) 623 }; 624 625 #define MLX5E_SQ_STATS(m) \ 626 m(+1, u64, packets, "packets", "Transmitted packets") \ 627 m(+1, u64, bytes, "bytes", "Transmitted bytes") \ 628 m(+1, u64, tso_packets, "tso_packets", "Transmitted packets") \ 629 m(+1, u64, tso_bytes, "tso_bytes", "Transmitted bytes") \ 630 m(+1, u64, csum_offload_none, "csum_offload_none", "Transmitted packets") \ 631 m(+1, u64, defragged, "defragged", "Transmitted packets") \ 632 m(+1, u64, dropped, "dropped", "Transmitted packets") \ 633 m(+1, u64, enobuf, "enobuf", "Transmitted packets") \ 634 m(+1, u64, cqe_err, "cqe_err", "Transmit CQE errors") \ 635 m(+1, u64, nop, "nop", "Transmitted packets") 636 637 #define MLX5E_SQ_STATS_NUM (0 MLX5E_SQ_STATS(MLX5E_STATS_COUNT)) 638 639 struct mlx5e_sq_stats { 640 struct sysctl_ctx_list ctx; 641 u64 arg [0]; 642 MLX5E_SQ_STATS(MLX5E_STATS_VAR) 643 }; 644 645 struct mlx5e_stats { 646 struct mlx5e_vport_stats vport; 647 struct mlx5e_pport_stats pport; 648 struct mlx5e_port_stats_debug port_stats_debug; 649 }; 650 651 struct mlx5e_rq_param { 652 u32 rqc [MLX5_ST_SZ_DW(rqc)]; 653 struct mlx5_wq_param wq; 654 }; 655 656 struct mlx5e_sq_param { 657 u32 sqc [MLX5_ST_SZ_DW(sqc)]; 658 struct mlx5_wq_param wq; 659 }; 660 661 struct mlx5e_cq_param { 662 u32 cqc [MLX5_ST_SZ_DW(cqc)]; 663 struct mlx5_wq_param wq; 664 }; 665 666 struct mlx5e_params { 667 u8 log_sq_size; 668 u8 log_rq_size; 669 u16 num_channels; 670 u8 default_vlan_prio; 671 u8 num_tc; 672 u8 rx_cq_moderation_mode; 673 u8 tx_cq_moderation_mode; 674 u16 rx_cq_moderation_usec; 675 u16 rx_cq_moderation_pkts; 676 u16 tx_cq_moderation_usec; 677 u16 tx_cq_moderation_pkts; 678 bool hw_lro_en; 679 bool cqe_zipping_en; 680 u32 lro_wqe_sz; 681 u16 rx_hash_log_tbl_sz; 682 u32 tx_pauseframe_control __aligned(4); 683 u32 rx_pauseframe_control __aligned(4); 684 u16 tx_max_inline; 685 u8 tx_min_inline_mode; 686 u8 tx_priority_flow_control; 687 u8 rx_priority_flow_control; 688 u8 channels_rsss; 689 }; 690 691 #define MLX5E_PARAMS(m) \ 692 m(+1, u64, tx_queue_size_max, "tx_queue_size_max", "Max send queue size") \ 693 m(+1, u64, rx_queue_size_max, "rx_queue_size_max", "Max receive queue size") \ 694 m(+1, u64, tx_queue_size, "tx_queue_size", "Default send queue size") \ 695 m(+1, u64, rx_queue_size, "rx_queue_size", "Default receive queue size") \ 696 m(+1, u64, channels, "channels", "Default number of channels") \ 697 m(+1, u64, channels_rsss, "channels_rsss", "Default channels receive side scaling stride") \ 698 m(+1, u64, coalesce_usecs_max, "coalesce_usecs_max", "Maximum usecs for joining packets") \ 699 m(+1, u64, coalesce_pkts_max, "coalesce_pkts_max", "Maximum packets to join") \ 700 m(+1, u64, rx_coalesce_usecs, "rx_coalesce_usecs", "Limit in usec for joining rx packets") \ 701 m(+1, u64, rx_coalesce_pkts, "rx_coalesce_pkts", "Maximum number of rx packets to join") \ 702 m(+1, u64, rx_coalesce_mode, "rx_coalesce_mode", "0: EQE fixed mode 1: CQE fixed mode 2: EQE auto mode 3: CQE auto mode") \ 703 m(+1, u64, tx_coalesce_usecs, "tx_coalesce_usecs", "Limit in usec for joining tx packets") \ 704 m(+1, u64, tx_coalesce_pkts, "tx_coalesce_pkts", "Maximum number of tx packets to join") \ 705 m(+1, u64, tx_coalesce_mode, "tx_coalesce_mode", "0: EQE mode 1: CQE mode") \ 706 m(+1, u64, tx_completion_fact, "tx_completion_fact", "1..MAX: Completion event ratio") \ 707 m(+1, u64, tx_completion_fact_max, "tx_completion_fact_max", "Maximum completion event ratio") \ 708 m(+1, u64, hw_lro, "hw_lro", "set to enable hw_lro") \ 709 m(+1, u64, cqe_zipping, "cqe_zipping", "0 : CQE zipping disabled") \ 710 m(+1, u64, modify_tx_dma, "modify_tx_dma", "0: Enable TX 1: Disable TX") \ 711 m(+1, u64, modify_rx_dma, "modify_rx_dma", "0: Enable RX 1: Disable RX") \ 712 m(+1, u64, diag_pci_enable, "diag_pci_enable", "0: Disabled 1: Enabled") \ 713 m(+1, u64, diag_general_enable, "diag_general_enable", "0: Disabled 1: Enabled") \ 714 m(+1, u64, hw_mtu, "hw_mtu", "Current hardware MTU value") \ 715 m(+1, u64, mc_local_lb, "mc_local_lb", "0: Local multicast loopback enabled 1: Disabled") \ 716 m(+1, u64, uc_local_lb, "uc_local_lb", "0: Local unicast loopback enabled 1: Disabled") \ 717 m(+1, s64, irq_cpu_base, "irq_cpu_base", "-1: Don't bind IRQ 0..NCPU-1: select this base CPU when binding IRQs") \ 718 m(+1, s64, irq_cpu_stride, "irq_cpu_stride", "0..NCPU-1: Distance between IRQ vectors when binding them") 719 720 #define MLX5E_PARAMS_NUM (0 MLX5E_PARAMS(MLX5E_STATS_COUNT)) 721 722 struct mlx5e_params_ethtool { 723 u64 arg [0]; 724 MLX5E_PARAMS(MLX5E_STATS_VAR) 725 u64 max_bw_value[IEEE_8021QAZ_MAX_TCS]; 726 u8 max_bw_share[IEEE_8021QAZ_MAX_TCS]; 727 u8 prio_tc[MLX5E_MAX_PRIORITY]; 728 u8 dscp2prio[MLX5_MAX_SUPPORTED_DSCP]; 729 u8 trust_state; 730 u8 fec_mask_10x_25x[MLX5E_MAX_FEC_10X_25X]; 731 u16 fec_mask_50x[MLX5E_MAX_FEC_50X]; 732 u8 fec_avail_10x_25x[MLX5E_MAX_FEC_10X_25X]; 733 u16 fec_avail_50x[MLX5E_MAX_FEC_50X]; 734 u32 fec_mode_active; 735 u32 hw_mtu_msb; 736 s32 hw_val_temp[MLX5_MAX_TEMPERATURE]; 737 u32 hw_num_temp; 738 }; 739 740 struct mlx5e_cq { 741 /* data path - accessed per cqe */ 742 struct mlx5_cqwq wq; 743 744 /* data path - accessed per HW polling */ 745 struct mlx5_core_cq mcq; 746 747 /* control */ 748 struct mlx5e_priv *priv; 749 struct mlx5_wq_ctrl wq_ctrl; 750 } __aligned(MLX5E_CACHELINE_SIZE); 751 752 struct mlx5e_rq_mbuf { 753 bus_dmamap_t dma_map; 754 caddr_t data; 755 struct mbuf *mbuf; 756 }; 757 758 struct mlx5e_rq { 759 /* persistent fields */ 760 struct mtx mtx; 761 struct mlx5e_rq_stats stats; 762 struct callout watchdog; 763 764 /* data path */ 765 #define mlx5e_rq_zero_start wq 766 struct mlx5_wq_ll wq; 767 bus_dma_tag_t dma_tag; 768 u32 wqe_sz; 769 u32 nsegs; 770 struct mlx5e_rq_mbuf *mbuf; 771 if_t ifp; 772 struct mlx5e_cq cq; 773 struct lro_ctrl lro; 774 volatile int enabled; 775 int ix; 776 777 /* Dynamic Interrupt Moderation */ 778 struct net_dim dim; 779 780 /* control */ 781 struct mlx5_wq_ctrl wq_ctrl; 782 u32 rqn; 783 struct mlx5e_channel *channel; 784 } __aligned(MLX5E_CACHELINE_SIZE); 785 786 typedef void (mlx5e_iq_callback_t)(void *arg); 787 788 struct mlx5e_iq_data { 789 bus_dmamap_t dma_map; 790 mlx5e_iq_callback_t *callback; 791 void *arg; 792 volatile s32 *p_refcount; /* in use refcount, if any */ 793 u32 num_wqebbs; 794 u32 dma_sync; 795 }; 796 797 struct mlx5e_iq { 798 /* persistant fields */ 799 struct mtx lock; 800 struct mtx comp_lock; 801 int db_inhibit; 802 803 /* data path */ 804 #define mlx5e_iq_zero_start dma_tag 805 bus_dma_tag_t dma_tag; 806 807 u16 cc; /* consumer counter */ 808 u16 pc __aligned(MLX5E_CACHELINE_SIZE); 809 u16 running; 810 811 union { 812 u32 d32[2]; 813 u64 d64; 814 } doorbell; 815 816 struct mlx5e_cq cq; 817 818 /* pointers to per request info: write@xmit, read@completion */ 819 struct mlx5e_iq_data *data; 820 821 /* read only */ 822 struct mlx5_wq_cyc wq; 823 void __iomem *uar_map; 824 u32 sqn; 825 u32 mkey_be; 826 827 /* control path */ 828 struct mlx5_wq_ctrl wq_ctrl; 829 struct mlx5e_priv *priv; 830 }; 831 832 struct mlx5e_sq_mbuf { 833 bus_dmamap_t dma_map; 834 struct mbuf *mbuf; 835 struct m_snd_tag *mst; /* if set, unref this send tag on completion */ 836 u32 num_bytes; 837 u32 num_wqebbs; 838 }; 839 840 enum { 841 MLX5E_SQ_READY, 842 MLX5E_SQ_FULL 843 }; 844 845 struct mlx5e_sq { 846 /* persistent fields */ 847 struct mtx lock; 848 struct mtx comp_lock; 849 struct mlx5e_sq_stats stats; 850 struct callout cev_callout; 851 int db_inhibit; 852 853 /* data path */ 854 #define mlx5e_sq_zero_start dma_tag 855 bus_dma_tag_t dma_tag; 856 857 /* dirtied @completion */ 858 u16 cc; 859 860 /* dirtied @xmit */ 861 u16 pc __aligned(MLX5E_CACHELINE_SIZE); 862 u16 cev_counter; /* completion event counter */ 863 u16 cev_factor; /* completion event factor */ 864 u16 cev_next_state; /* next completion event state */ 865 #define MLX5E_CEV_STATE_INITIAL 0 /* timer not started */ 866 #define MLX5E_CEV_STATE_SEND_NOPS 1 /* send NOPs */ 867 #define MLX5E_CEV_STATE_HOLD_NOPS 2 /* don't send NOPs yet */ 868 u16 running; /* set if SQ is running */ 869 union { 870 u32 d32[2]; 871 u64 d64; 872 } doorbell; 873 874 struct mlx5e_cq cq; 875 876 /* pointers to per packet info: write@xmit, read@completion */ 877 struct mlx5e_sq_mbuf *mbuf; 878 879 /* read only */ 880 struct mlx5_wq_cyc wq; 881 void __iomem *uar_map; 882 struct ifnet *ifp; 883 u32 sqn; 884 u32 mkey_be; 885 u16 max_inline; 886 u8 min_inline_mode; 887 u8 min_insert_caps; 888 u32 queue_handle; /* SQ remap support */ 889 #define MLX5E_INSERT_VLAN 1 890 #define MLX5E_INSERT_NON_VLAN 2 891 892 /* control path */ 893 struct mlx5_wq_ctrl wq_ctrl; 894 struct mlx5e_priv *priv; 895 int tc; 896 } __aligned(MLX5E_CACHELINE_SIZE); 897 898 static inline bool 899 mlx5e_sq_has_room_for(struct mlx5e_sq *sq, u16 n) 900 { 901 u16 cc = sq->cc; 902 u16 pc = sq->pc; 903 904 return ((sq->wq.sz_m1 & (cc - pc)) >= n || cc == pc); 905 } 906 907 static inline u32 908 mlx5e_sq_queue_level(struct mlx5e_sq *sq) 909 { 910 u16 cc; 911 u16 pc; 912 913 if (sq == NULL) 914 return (0); 915 916 cc = sq->cc; 917 pc = sq->pc; 918 919 return (((sq->wq.sz_m1 & (pc - cc)) * 920 IF_SND_QUEUE_LEVEL_MAX) / sq->wq.sz_m1); 921 } 922 923 struct mlx5e_channel { 924 struct mlx5e_rq rq; 925 struct m_snd_tag tag; 926 struct mlx5_sq_bfreg bfreg; 927 struct mlx5e_sq sq[MLX5E_MAX_TX_NUM_TC]; 928 struct mlx5e_iq iq; 929 struct mlx5e_priv *priv; 930 struct completion completion; 931 int ix; 932 u32 rqtn; 933 } __aligned(MLX5E_CACHELINE_SIZE); 934 935 enum mlx5e_traffic_types { 936 MLX5E_TT_IPV4_TCP, 937 MLX5E_TT_IPV6_TCP, 938 MLX5E_TT_IPV4_UDP, 939 MLX5E_TT_IPV6_UDP, 940 MLX5E_TT_IPV4_IPSEC_AH, 941 MLX5E_TT_IPV6_IPSEC_AH, 942 MLX5E_TT_IPV4_IPSEC_ESP, 943 MLX5E_TT_IPV6_IPSEC_ESP, 944 MLX5E_TT_IPV4, 945 MLX5E_TT_IPV6, 946 MLX5E_TT_ANY, 947 MLX5E_NUM_TT, 948 }; 949 950 enum { 951 MLX5E_RQT_SPREADING = 0, 952 MLX5E_RQT_DEFAULT_RQ = 1, 953 MLX5E_NUM_RQT = 2, 954 }; 955 956 struct mlx5_flow_rule; 957 958 struct mlx5e_eth_addr_info { 959 u8 addr [ETH_ALEN + 2]; 960 /* flow table rule per traffic type */ 961 struct mlx5_flow_rule *ft_rule[MLX5E_NUM_TT]; 962 }; 963 964 #define MLX5E_ETH_ADDR_HASH_SIZE (1 << BITS_PER_BYTE) 965 966 struct mlx5e_eth_addr_hash_node; 967 968 struct mlx5e_eth_addr_hash_head { 969 struct mlx5e_eth_addr_hash_node *lh_first; 970 }; 971 972 struct mlx5e_eth_addr_db { 973 struct mlx5e_eth_addr_hash_head if_uc[MLX5E_ETH_ADDR_HASH_SIZE]; 974 struct mlx5e_eth_addr_hash_head if_mc[MLX5E_ETH_ADDR_HASH_SIZE]; 975 struct mlx5e_eth_addr_info broadcast; 976 struct mlx5e_eth_addr_info allmulti; 977 struct mlx5e_eth_addr_info promisc; 978 bool broadcast_enabled; 979 bool allmulti_enabled; 980 bool promisc_enabled; 981 }; 982 983 enum { 984 MLX5E_STATE_ASYNC_EVENTS_ENABLE, 985 MLX5E_STATE_OPENED, 986 MLX5E_STATE_FLOW_RULES_READY, 987 }; 988 989 enum { 990 MLX5_BW_NO_LIMIT = 0, 991 MLX5_100_MBPS_UNIT = 3, 992 MLX5_GBPS_UNIT = 4, 993 }; 994 995 struct mlx5e_vlan_db { 996 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 997 struct mlx5_flow_rule *active_vlans_ft_rule[VLAN_N_VID]; 998 struct mlx5_flow_rule *untagged_ft_rule; 999 struct mlx5_flow_rule *any_cvlan_ft_rule; 1000 struct mlx5_flow_rule *any_svlan_ft_rule; 1001 bool filter_disabled; 1002 }; 1003 1004 struct mlx5e_vxlan_db_el { 1005 u_int refcount; 1006 u_int proto; 1007 u_int port; 1008 bool installed; 1009 struct mlx5_flow_rule *vxlan_ft_rule; 1010 TAILQ_ENTRY(mlx5e_vxlan_db_el) link; 1011 }; 1012 1013 struct mlx5e_vxlan_db { 1014 TAILQ_HEAD(, mlx5e_vxlan_db_el) head; 1015 }; 1016 1017 struct mlx5e_flow_table { 1018 int num_groups; 1019 struct mlx5_flow_table *t; 1020 struct mlx5_flow_group **g; 1021 }; 1022 1023 enum accel_fs_tcp_type { 1024 MLX5E_ACCEL_FS_IPV4_TCP, 1025 MLX5E_ACCEL_FS_IPV6_TCP, 1026 MLX5E_ACCEL_FS_TCP_NUM_TYPES, 1027 }; 1028 1029 struct mlx5e_accel_fs_tcp { 1030 struct mlx5_flow_namespace *ns; 1031 struct mlx5e_flow_table tables[MLX5E_ACCEL_FS_TCP_NUM_TYPES]; 1032 struct mlx5_flow_rule *default_rules[MLX5E_ACCEL_FS_TCP_NUM_TYPES]; 1033 }; 1034 1035 struct mlx5e_flow_tables { 1036 struct mlx5_flow_namespace *ns; 1037 struct mlx5e_flow_table vlan; 1038 struct mlx5e_flow_table vxlan; 1039 struct mlx5_flow_rule *vxlan_catchall_ft_rule; 1040 struct mlx5e_flow_table main; 1041 struct mlx5e_flow_table main_vxlan; 1042 struct mlx5_flow_rule *main_vxlan_rule[MLX5E_NUM_TT]; 1043 struct mlx5e_flow_table inner_rss; 1044 struct mlx5e_accel_fs_tcp accel_tcp; 1045 }; 1046 1047 struct mlx5e_xmit_args { 1048 struct m_snd_tag *mst; 1049 u32 tisn; 1050 u16 ihs; 1051 }; 1052 1053 #include <dev/mlx5/mlx5_en/en_rl.h> 1054 #include <dev/mlx5/mlx5_en/en_hw_tls.h> 1055 #include <dev/mlx5/mlx5_en/en_hw_tls_rx.h> 1056 1057 #define MLX5E_TSTMP_PREC 10 1058 1059 struct mlx5e_clbr_point { 1060 uint64_t base_curr; 1061 uint64_t base_prev; 1062 uint64_t clbr_hw_prev; 1063 uint64_t clbr_hw_curr; 1064 u_int clbr_gen; 1065 }; 1066 1067 struct mlx5e_dcbx { 1068 u32 cable_len; 1069 u32 xoff; 1070 }; 1071 1072 struct mlx5e_priv { 1073 struct mlx5_core_dev *mdev; /* must be first */ 1074 1075 /* priv data path fields - start */ 1076 int order_base_2_num_channels; 1077 int queue_mapping_channel_mask; 1078 int num_tc; 1079 int default_vlan_prio; 1080 /* priv data path fields - end */ 1081 1082 unsigned long state; 1083 int gone; 1084 #define PRIV_LOCK(priv) sx_xlock(&(priv)->state_lock) 1085 #define PRIV_UNLOCK(priv) sx_xunlock(&(priv)->state_lock) 1086 #define PRIV_LOCKED(priv) sx_xlocked(&(priv)->state_lock) 1087 #define PRIV_ASSERT_LOCKED(priv) sx_assert(&(priv)->state_lock, SA_XLOCKED) 1088 struct sx state_lock; /* Protects Interface state */ 1089 struct mlx5e_rq drop_rq; 1090 u32 pdn; 1091 u32 tdn; 1092 struct mlx5_core_mkey mr; 1093 1094 u32 tisn[MLX5E_MAX_TX_NUM_TC]; 1095 u32 rqtn; 1096 u32 tirn[MLX5E_NUM_TT]; 1097 u32 tirn_inner_vxlan[MLX5E_NUM_TT]; 1098 1099 struct mlx5e_flow_tables fts; 1100 struct mlx5e_eth_addr_db eth_addr; 1101 struct mlx5e_vlan_db vlan; 1102 struct mlx5e_vxlan_db vxlan; 1103 1104 struct mlx5e_params params; 1105 struct mlx5e_params_ethtool params_ethtool; 1106 union mlx5_core_pci_diagnostics params_pci; 1107 union mlx5_core_general_diagnostics params_general; 1108 struct mtx async_events_mtx; /* sync hw events */ 1109 struct work_struct update_stats_work; 1110 struct work_struct update_carrier_work; 1111 struct work_struct set_rx_mode_work; 1112 MLX5_DECLARE_DOORBELL_LOCK(doorbell_lock) 1113 1114 if_t ifp; 1115 struct sysctl_ctx_list sysctl_ctx; 1116 struct sysctl_oid *sysctl_ifnet; 1117 struct sysctl_oid *sysctl_hw; 1118 int sysctl_debug; 1119 struct mlx5e_stats stats; 1120 int counter_set_id; 1121 1122 struct workqueue_struct *wq; 1123 1124 eventhandler_tag vlan_detach; 1125 eventhandler_tag vlan_attach; 1126 struct ifmedia media; 1127 int media_status_last; 1128 int media_active_last; 1129 eventhandler_tag vxlan_start; 1130 eventhandler_tag vxlan_stop; 1131 1132 struct callout watchdog; 1133 1134 struct mlx5e_rl_priv_data rl; 1135 1136 struct mlx5e_tls tls; 1137 struct mlx5e_tls_rx tls_rx; 1138 1139 struct callout tstmp_clbr; 1140 int clbr_done; 1141 int clbr_curr; 1142 struct mlx5e_clbr_point clbr_points[2]; 1143 u_int clbr_gen; 1144 uint64_t cclk; 1145 1146 struct mlx5e_dcbx dcbx; 1147 bool sw_is_port_buf_owner; 1148 1149 struct pfil_head *pfil; 1150 struct mlx5e_channel channel[]; 1151 }; 1152 1153 #define MLX5E_NET_IP_ALIGN 2 1154 1155 struct mlx5e_tx_wqe { 1156 struct mlx5_wqe_ctrl_seg ctrl; 1157 struct mlx5_wqe_eth_seg eth; 1158 }; 1159 1160 struct mlx5e_tx_umr_wqe { 1161 struct mlx5_wqe_ctrl_seg ctrl; 1162 struct mlx5_wqe_umr_ctrl_seg umr; 1163 uint8_t mkc[64]; 1164 }; 1165 1166 struct mlx5e_tx_psv_wqe { 1167 struct mlx5_wqe_ctrl_seg ctrl; 1168 struct mlx5_seg_set_psv psv; 1169 }; 1170 1171 struct mlx5e_tx_qos_remap_wqe { 1172 struct mlx5_wqe_ctrl_seg ctrl; 1173 struct mlx5_wqe_qos_remap_seg qos_remap; 1174 }; 1175 1176 struct mlx5e_rx_wqe { 1177 struct mlx5_wqe_srq_next_seg next; 1178 struct mlx5_wqe_data_seg data[]; 1179 }; 1180 1181 /* the size of the structure above must be power of two */ 1182 CTASSERT(powerof2(sizeof(struct mlx5e_rx_wqe))); 1183 1184 struct mlx5e_eeprom { 1185 int lock_bit; 1186 int i2c_addr; 1187 int page_num; 1188 int device_addr; 1189 int module_num; 1190 int len; 1191 int type; 1192 int page_valid; 1193 u32 *data; 1194 }; 1195 1196 #define MLX5E_FLD_MAX(typ, fld) ((1ULL << __mlx5_bit_sz(typ, fld)) - 1ULL) 1197 1198 bool mlx5e_do_send_cqe(struct mlx5e_sq *); 1199 int mlx5e_get_full_header_size(const struct mbuf *, const struct tcphdr **); 1200 int mlx5e_xmit(if_t, struct mbuf *); 1201 1202 int mlx5e_open_locked(if_t); 1203 int mlx5e_close_locked(if_t); 1204 1205 void mlx5e_cq_error_event(struct mlx5_core_cq *mcq, int event); 1206 void mlx5e_dump_err_cqe(struct mlx5e_cq *, u32, const struct mlx5_err_cqe *); 1207 1208 mlx5e_cq_comp_t mlx5e_rx_cq_comp; 1209 mlx5e_cq_comp_t mlx5e_tx_cq_comp; 1210 struct mlx5_cqe64 *mlx5e_get_cqe(struct mlx5e_cq *cq); 1211 1212 void mlx5e_dim_work(struct work_struct *); 1213 void mlx5e_dim_build_cq_param(struct mlx5e_priv *, struct mlx5e_cq_param *); 1214 1215 int mlx5e_open_flow_tables(struct mlx5e_priv *priv); 1216 void mlx5e_close_flow_tables(struct mlx5e_priv *priv); 1217 int mlx5e_open_flow_rules(struct mlx5e_priv *priv); 1218 void mlx5e_close_flow_rules(struct mlx5e_priv *priv); 1219 void mlx5e_set_rx_mode_work(struct work_struct *work); 1220 1221 void mlx5e_vlan_rx_add_vid(void *, if_t, u16); 1222 void mlx5e_vlan_rx_kill_vid(void *, if_t, u16); 1223 void mlx5e_enable_vlan_filter(struct mlx5e_priv *priv); 1224 void mlx5e_disable_vlan_filter(struct mlx5e_priv *priv); 1225 1226 void mlx5e_vxlan_start(void *arg, if_t ifp, sa_family_t family, 1227 u_int port); 1228 void mlx5e_vxlan_stop(void *arg, if_t ifp, sa_family_t family, 1229 u_int port); 1230 int mlx5e_add_all_vxlan_rules(struct mlx5e_priv *priv); 1231 void mlx5e_del_all_vxlan_rules(struct mlx5e_priv *priv); 1232 1233 static inline void 1234 mlx5e_tx_notify_hw(struct mlx5e_sq *sq, bool force) 1235 { 1236 if (unlikely((force == false && sq->db_inhibit != 0) || sq->doorbell.d64 == 0)) { 1237 /* skip writing the doorbell record */ 1238 return; 1239 } 1240 1241 /* ensure wqe is visible to device before updating doorbell record */ 1242 wmb(); 1243 1244 *sq->wq.db = cpu_to_be32(sq->pc); 1245 1246 /* 1247 * Ensure the doorbell record is visible to device before ringing 1248 * the doorbell: 1249 */ 1250 wmb(); 1251 1252 mlx5_write64(sq->doorbell.d32, sq->uar_map, 1253 MLX5_GET_DOORBELL_LOCK(&sq->priv->doorbell_lock)); 1254 1255 sq->doorbell.d64 = 0; 1256 } 1257 1258 static inline void 1259 mlx5e_cq_arm(struct mlx5e_cq *cq, spinlock_t *dblock) 1260 { 1261 struct mlx5_core_cq *mcq; 1262 1263 mcq = &cq->mcq; 1264 mlx5_cq_arm(mcq, MLX5_CQ_DB_REQ_NOT, mcq->uar->map, dblock, cq->wq.cc); 1265 } 1266 1267 #define mlx5e_dbg(_IGN, _priv, ...) mlx5_core_dbg((_priv)->mdev, __VA_ARGS__) 1268 1269 extern const struct ethtool_ops mlx5e_ethtool_ops; 1270 void mlx5e_create_ethtool(struct mlx5e_priv *); 1271 void mlx5e_create_stats(struct sysctl_ctx_list *, 1272 struct sysctl_oid_list *, const char *, 1273 const char **, unsigned, u64 *); 1274 void mlx5e_create_counter_stats(struct sysctl_ctx_list *, 1275 struct sysctl_oid_list *, const char *, 1276 const char **, unsigned, counter_u64_t *); 1277 void mlx5e_send_nop(struct mlx5e_sq *, u32); 1278 int mlx5e_sq_dump_xmit(struct mlx5e_sq *, struct mlx5e_xmit_args *, struct mbuf **); 1279 int mlx5e_sq_xmit(struct mlx5e_sq *, struct mbuf **); 1280 void mlx5e_sq_cev_timeout(void *); 1281 int mlx5e_refresh_channel_params(struct mlx5e_priv *); 1282 int mlx5e_open_cq(struct mlx5e_priv *, struct mlx5e_cq_param *, 1283 struct mlx5e_cq *, mlx5e_cq_comp_t *, int eq_ix); 1284 void mlx5e_close_cq(struct mlx5e_cq *); 1285 void mlx5e_free_sq_db(struct mlx5e_sq *); 1286 int mlx5e_alloc_sq_db(struct mlx5e_sq *); 1287 int mlx5e_enable_sq(struct mlx5e_sq *, struct mlx5e_sq_param *, 1288 const struct mlx5_sq_bfreg *, int tis_num); 1289 int mlx5e_modify_sq(struct mlx5e_sq *, int curr_state, int next_state); 1290 void mlx5e_disable_sq(struct mlx5e_sq *); 1291 void mlx5e_drain_sq(struct mlx5e_sq *); 1292 void mlx5e_modify_tx_dma(struct mlx5e_priv *priv, uint8_t value); 1293 void mlx5e_modify_rx_dma(struct mlx5e_priv *priv, uint8_t value); 1294 void mlx5e_resume_sq(struct mlx5e_sq *sq); 1295 void mlx5e_update_sq_inline(struct mlx5e_sq *sq); 1296 void mlx5e_refresh_sq_inline(struct mlx5e_priv *priv); 1297 int mlx5e_update_buf_lossy(struct mlx5e_priv *priv); 1298 int mlx5e_fec_update(struct mlx5e_priv *priv); 1299 int mlx5e_hw_temperature_update(struct mlx5e_priv *priv); 1300 1301 /* Internal Queue, IQ, API functions */ 1302 void mlx5e_iq_send_nop(struct mlx5e_iq *, u32); 1303 int mlx5e_iq_open(struct mlx5e_channel *, struct mlx5e_sq_param *, struct mlx5e_cq_param *, struct mlx5e_iq *); 1304 void mlx5e_iq_close(struct mlx5e_iq *); 1305 void mlx5e_iq_static_init(struct mlx5e_iq *); 1306 void mlx5e_iq_static_destroy(struct mlx5e_iq *); 1307 void mlx5e_iq_notify_hw(struct mlx5e_iq *); 1308 int mlx5e_iq_get_producer_index(struct mlx5e_iq *); 1309 void mlx5e_iq_load_memory_single(struct mlx5e_iq *, u16, void *, size_t, u64 *, u32); 1310 1311 #endif /* _MLX5_EN_H_ */ 1312