xref: /freebsd/sys/dev/mlx5/driver.h (revision f8f5b459d21ec9dd1ca5d9de319d8b440fef84a8)
1dc7e38acSHans Petter Selasky /*-
240218d73SHans Petter Selasky  * Copyright (c) 2013-2019, Mellanox Technologies, Ltd.  All rights reserved.
3dc7e38acSHans Petter Selasky  *
4dc7e38acSHans Petter Selasky  * Redistribution and use in source and binary forms, with or without
5dc7e38acSHans Petter Selasky  * modification, are permitted provided that the following conditions
6dc7e38acSHans Petter Selasky  * are met:
7dc7e38acSHans Petter Selasky  * 1. Redistributions of source code must retain the above copyright
8dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer.
9dc7e38acSHans Petter Selasky  * 2. Redistributions in binary form must reproduce the above copyright
10dc7e38acSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer in the
11dc7e38acSHans Petter Selasky  *    documentation and/or other materials provided with the distribution.
12dc7e38acSHans Petter Selasky  *
13dc7e38acSHans Petter Selasky  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14dc7e38acSHans Petter Selasky  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15dc7e38acSHans Petter Selasky  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16dc7e38acSHans Petter Selasky  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17dc7e38acSHans Petter Selasky  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18dc7e38acSHans Petter Selasky  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19dc7e38acSHans Petter Selasky  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20dc7e38acSHans Petter Selasky  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21dc7e38acSHans Petter Selasky  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22dc7e38acSHans Petter Selasky  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23dc7e38acSHans Petter Selasky  * SUCH DAMAGE.
24dc7e38acSHans Petter Selasky  *
25dc7e38acSHans Petter Selasky  * $FreeBSD$
26dc7e38acSHans Petter Selasky  */
27dc7e38acSHans Petter Selasky 
28dc7e38acSHans Petter Selasky #ifndef MLX5_DRIVER_H
29dc7e38acSHans Petter Selasky #define MLX5_DRIVER_H
30dc7e38acSHans Petter Selasky 
3138535d6cSHans Petter Selasky #include "opt_ratelimit.h"
3238535d6cSHans Petter Selasky 
33dc7e38acSHans Petter Selasky #include <linux/kernel.h>
34dc7e38acSHans Petter Selasky #include <linux/completion.h>
35dc7e38acSHans Petter Selasky #include <linux/pci.h>
36dc7e38acSHans Petter Selasky #include <linux/cache.h>
37dc7e38acSHans Petter Selasky #include <linux/rbtree.h>
3876a5241fSHans Petter Selasky #include <linux/if_ether.h>
39dc7e38acSHans Petter Selasky #include <linux/semaphore.h>
40dc7e38acSHans Petter Selasky #include <linux/slab.h>
41dc7e38acSHans Petter Selasky #include <linux/vmalloc.h>
42dc7e38acSHans Petter Selasky #include <linux/radix-tree.h>
43e9dcd831SSlava Shwartsman #include <linux/idr.h>
447eefcb5eSHans Petter Selasky #include <linux/wait.h>
45dc7e38acSHans Petter Selasky 
46dc7e38acSHans Petter Selasky #include <dev/mlx5/device.h>
47dc7e38acSHans Petter Selasky #include <dev/mlx5/doorbell.h>
48788333d9SHans Petter Selasky #include <dev/mlx5/srq.h>
49dc7e38acSHans Petter Selasky 
50cb4e4a6eSHans Petter Selasky #define MLX5_QCOUNTER_SETS_NETDEV 64
5144a03e91SHans Petter Selasky #define MLX5_MAX_NUMBER_OF_VFS 128
52cb4e4a6eSHans Petter Selasky 
53dc7e38acSHans Petter Selasky enum {
54dc7e38acSHans Petter Selasky 	MLX5_BOARD_ID_LEN = 64,
55dc7e38acSHans Petter Selasky 	MLX5_MAX_NAME_LEN = 16,
56dc7e38acSHans Petter Selasky };
57dc7e38acSHans Petter Selasky 
58dc7e38acSHans Petter Selasky enum {
594f227510SHans Petter Selasky 	MLX5_CMD_TIMEOUT_MSEC	= 60 * 1000,
60dc7e38acSHans Petter Selasky };
61dc7e38acSHans Petter Selasky 
62dc7e38acSHans Petter Selasky enum {
63dc7e38acSHans Petter Selasky 	CMD_OWNER_SW		= 0x0,
64dc7e38acSHans Petter Selasky 	CMD_OWNER_HW		= 0x1,
65dc7e38acSHans Petter Selasky 	CMD_STATUS_SUCCESS	= 0,
66dc7e38acSHans Petter Selasky };
67dc7e38acSHans Petter Selasky 
68dc7e38acSHans Petter Selasky enum mlx5_sqp_t {
69dc7e38acSHans Petter Selasky 	MLX5_SQP_SMI		= 0,
70dc7e38acSHans Petter Selasky 	MLX5_SQP_GSI		= 1,
71dc7e38acSHans Petter Selasky 	MLX5_SQP_IEEE_1588	= 2,
72dc7e38acSHans Petter Selasky 	MLX5_SQP_SNIFFER	= 3,
73dc7e38acSHans Petter Selasky 	MLX5_SQP_SYNC_UMR	= 4,
74dc7e38acSHans Petter Selasky };
75dc7e38acSHans Petter Selasky 
76dc7e38acSHans Petter Selasky enum {
77dc7e38acSHans Petter Selasky 	MLX5_MAX_PORTS	= 2,
78dc7e38acSHans Petter Selasky };
79dc7e38acSHans Petter Selasky 
80dc7e38acSHans Petter Selasky enum {
81dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_PAGES	 = 0,
82dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_CMD		 = 1,
83dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_ASYNC	 = 2,
84dc7e38acSHans Petter Selasky 	MLX5_EQ_VEC_COMP_BASE,
85dc7e38acSHans Petter Selasky };
86dc7e38acSHans Petter Selasky 
87dc7e38acSHans Petter Selasky enum {
88cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_OFF		= 16,
89cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_NONE		= 0 << MLX5_ATOMIC_MODE_OFF,
90cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_IB_COMP	= 1 << MLX5_ATOMIC_MODE_OFF,
91cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_CX		= 2 << MLX5_ATOMIC_MODE_OFF,
92cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_8B		= 3 << MLX5_ATOMIC_MODE_OFF,
93cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_16B		= 4 << MLX5_ATOMIC_MODE_OFF,
94cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_32B		= 5 << MLX5_ATOMIC_MODE_OFF,
95cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_64B		= 6 << MLX5_ATOMIC_MODE_OFF,
96cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_128B		= 7 << MLX5_ATOMIC_MODE_OFF,
97cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_256B		= 8 << MLX5_ATOMIC_MODE_OFF,
98cb4e4a6eSHans Petter Selasky };
99cb4e4a6eSHans Petter Selasky 
100cb4e4a6eSHans Petter Selasky enum {
101cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_OFF	= 20,
102cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_NONE	= 0 << MLX5_ATOMIC_MODE_DCT_OFF,
103cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_IB_COMP	= 1 << MLX5_ATOMIC_MODE_DCT_OFF,
104cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_CX		= 2 << MLX5_ATOMIC_MODE_DCT_OFF,
105cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_8B		= 3 << MLX5_ATOMIC_MODE_DCT_OFF,
106cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_16B	= 4 << MLX5_ATOMIC_MODE_DCT_OFF,
107cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_32B	= 5 << MLX5_ATOMIC_MODE_DCT_OFF,
108cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_64B	= 6 << MLX5_ATOMIC_MODE_DCT_OFF,
109cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_128B	= 7 << MLX5_ATOMIC_MODE_DCT_OFF,
110cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_MODE_DCT_256B	= 8 << MLX5_ATOMIC_MODE_DCT_OFF,
111cb4e4a6eSHans Petter Selasky };
112cb4e4a6eSHans Petter Selasky 
113cb4e4a6eSHans Petter Selasky enum {
114cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_CMP_SWAP		= 1 << 0,
115cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_FETCH_ADD		= 1 << 1,
116cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_MASKED_CMP_SWAP		= 1 << 2,
117cb4e4a6eSHans Petter Selasky 	MLX5_ATOMIC_OPS_MASKED_FETCH_ADD	= 1 << 3,
118dc7e38acSHans Petter Selasky };
119dc7e38acSHans Petter Selasky 
120dc7e38acSHans Petter Selasky enum {
121ed0cee0bSHans Petter Selasky 	MLX5_REG_QPTS		 = 0x4002,
122dc7e38acSHans Petter Selasky 	MLX5_REG_QETCR		 = 0x4005,
123dc7e38acSHans Petter Selasky 	MLX5_REG_QPDP		 = 0x4007,
124dc7e38acSHans Petter Selasky 	MLX5_REG_QTCT		 = 0x400A,
125ed0cee0bSHans Petter Selasky 	MLX5_REG_QPDPM		 = 0x4013,
126cb022443SHans Petter Selasky 	MLX5_REG_QHLL		 = 0x4016,
127ed0cee0bSHans Petter Selasky 	MLX5_REG_QCAM		 = 0x4019,
128cb4e4a6eSHans Petter Selasky 	MLX5_REG_DCBX_PARAM	 = 0x4020,
129cb4e4a6eSHans Petter Selasky 	MLX5_REG_DCBX_APP	 = 0x4021,
130e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_CAP	 = 0x4022,
131e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_CTRL	 = 0x4023,
132e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
133e9dcd831SSlava Shwartsman 	MLX5_REG_FPGA_SHELL_CNTR = 0x4025,
1348ae1c36fSHans Petter Selasky 	MLX5_REG_PCAP		 = 0x5001,
1358ae1c36fSHans Petter Selasky 	MLX5_REG_PMLP		 = 0x5002,
136dc7e38acSHans Petter Selasky 	MLX5_REG_PMTU		 = 0x5003,
137dc7e38acSHans Petter Selasky 	MLX5_REG_PTYS		 = 0x5004,
138dc7e38acSHans Petter Selasky 	MLX5_REG_PAOS		 = 0x5006,
139dc7e38acSHans Petter Selasky 	MLX5_REG_PFCC		 = 0x5007,
140dc7e38acSHans Petter Selasky 	MLX5_REG_PPCNT		 = 0x5008,
141dc7e38acSHans Petter Selasky 	MLX5_REG_PUDE		 = 0x5009,
142dc7e38acSHans Petter Selasky 	MLX5_REG_PPTB		 = 0x500B,
143dc7e38acSHans Petter Selasky 	MLX5_REG_PBMC		 = 0x500C,
1448ae1c36fSHans Petter Selasky 	MLX5_REG_PELC		 = 0x500E,
1458ae1c36fSHans Petter Selasky 	MLX5_REG_PVLC		 = 0x500F,
146dc7e38acSHans Petter Selasky 	MLX5_REG_PMPE		 = 0x5010,
1478ae1c36fSHans Petter Selasky 	MLX5_REG_PMAOS		 = 0x5012,
14896425f44SHans Petter Selasky 	MLX5_REG_PPLM		 = 0x5023,
149e088db5eSKonstantin Belousov 	MLX5_REG_PDDR		 = 0x5031,
150207ff00eSHans Petter Selasky 	MLX5_REG_PBSR		 = 0x5038,
151ae73b041SHans Petter Selasky 	MLX5_REG_PCAM		 = 0x507f,
152dc7e38acSHans Petter Selasky 	MLX5_REG_NODE_DESC	 = 0x6001,
153dc7e38acSHans Petter Selasky 	MLX5_REG_HOST_ENDIANNESS = 0x7004,
154085b35bbSSlava Shwartsman 	MLX5_REG_MTMP		 = 0x900a,
155dc7e38acSHans Petter Selasky 	MLX5_REG_MCIA		 = 0x9014,
156939c79a2SHans Petter Selasky 	MLX5_REG_MFRL		 = 0x9028,
157cb4e4a6eSHans Petter Selasky 	MLX5_REG_MPCNT		 = 0x9051,
158d5d52dd7SHans Petter Selasky 	MLX5_REG_MCQI		 = 0x9061,
159d5d52dd7SHans Petter Selasky 	MLX5_REG_MCC		 = 0x9062,
160d5d52dd7SHans Petter Selasky 	MLX5_REG_MCDA		 = 0x9063,
161ae73b041SHans Petter Selasky 	MLX5_REG_MCAM		 = 0x907f,
162dc7e38acSHans Petter Selasky };
163dc7e38acSHans Petter Selasky 
164dc7e38acSHans Petter Selasky enum dbg_rsc_type {
165dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_QP,
166dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_EQ,
167dc7e38acSHans Petter Selasky 	MLX5_DBG_RSC_CQ,
168dc7e38acSHans Petter Selasky };
169dc7e38acSHans Petter Selasky 
170cb4e4a6eSHans Petter Selasky enum {
171cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_PROTOCOL_IB  = 0,
172cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_PROTOCOL_ETH = 1,
173cb4e4a6eSHans Petter Selasky 	MLX5_INTERFACE_NUMBER       = 2,
174cb4e4a6eSHans Petter Selasky };
175cb4e4a6eSHans Petter Selasky 
176dc7e38acSHans Petter Selasky struct mlx5_field_desc {
177dc7e38acSHans Petter Selasky 	struct dentry	       *dent;
178dc7e38acSHans Petter Selasky 	int			i;
179dc7e38acSHans Petter Selasky };
180dc7e38acSHans Petter Selasky 
181dc7e38acSHans Petter Selasky struct mlx5_rsc_debug {
182dc7e38acSHans Petter Selasky 	struct mlx5_core_dev   *dev;
183dc7e38acSHans Petter Selasky 	void		       *object;
184dc7e38acSHans Petter Selasky 	enum dbg_rsc_type	type;
185dc7e38acSHans Petter Selasky 	struct dentry	       *root;
186dc7e38acSHans Petter Selasky 	struct mlx5_field_desc	fields[0];
187dc7e38acSHans Petter Selasky };
188dc7e38acSHans Petter Selasky 
189dc7e38acSHans Petter Selasky enum mlx5_dev_event {
190dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_SYS_ERROR,
191dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_UP,
192dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_DOWN,
193dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PORT_INITIALIZED,
194dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_LID_CHANGE,
195dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_PKEY_CHANGE,
196dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_GUID_CHANGE,
197dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_CLIENT_REREG,
198dc7e38acSHans Petter Selasky 	MLX5_DEV_EVENT_VPORT_CHANGE,
199cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_ERROR_STATE_DCBX,
200cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE,
201cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_LOCAL_OPER_CHANGE,
202cb4e4a6eSHans Petter Selasky 	MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE,
203dc7e38acSHans Petter Selasky };
204dc7e38acSHans Petter Selasky 
205dc7e38acSHans Petter Selasky enum mlx5_port_status {
206dc7e38acSHans Petter Selasky 	MLX5_PORT_UP        = 1 << 0,
207dc7e38acSHans Petter Selasky 	MLX5_PORT_DOWN      = 1 << 1,
208dc7e38acSHans Petter Selasky };
209dc7e38acSHans Petter Selasky 
2104b95c665SHans Petter Selasky enum {
2114b95c665SHans Petter Selasky 	MLX5_VSC_SPACE_SUPPORTED = 0x1,
2124b95c665SHans Petter Selasky 	MLX5_VSC_SPACE_OFFSET	 = 0x4,
2134b95c665SHans Petter Selasky 	MLX5_VSC_COUNTER_OFFSET	 = 0x8,
2144b95c665SHans Petter Selasky 	MLX5_VSC_SEMA_OFFSET	 = 0xC,
2154b95c665SHans Petter Selasky 	MLX5_VSC_ADDR_OFFSET	 = 0x10,
2164b95c665SHans Petter Selasky 	MLX5_VSC_DATA_OFFSET	 = 0x14,
2174b95c665SHans Petter Selasky 	MLX5_VSC_MAX_RETRIES	 = 0x1000,
2184b95c665SHans Petter Selasky };
2194b95c665SHans Petter Selasky 
220dc7e38acSHans Petter Selasky #define MLX5_PROT_MASK(link_mode) (1 << link_mode)
221dc7e38acSHans Petter Selasky 
222dc7e38acSHans Petter Selasky struct mlx5_cmd_first {
223dc7e38acSHans Petter Selasky 	__be32		data[4];
224dc7e38acSHans Petter Selasky };
225dc7e38acSHans Petter Selasky 
2261c807f67SHans Petter Selasky struct cache_ent;
2271c807f67SHans Petter Selasky struct mlx5_fw_page {
2281c807f67SHans Petter Selasky 	union {
2291c807f67SHans Petter Selasky 		struct rb_node rb_node;
230dc7e38acSHans Petter Selasky 		struct list_head list;
231dc7e38acSHans Petter Selasky 	};
2321c807f67SHans Petter Selasky 	struct mlx5_cmd_first first;
2331c807f67SHans Petter Selasky 	struct mlx5_core_dev *dev;
2341c807f67SHans Petter Selasky 	bus_dmamap_t dma_map;
2351c807f67SHans Petter Selasky 	bus_addr_t dma_addr;
2361c807f67SHans Petter Selasky 	void *virt_addr;
2371c807f67SHans Petter Selasky 	struct cache_ent *cache;
2381c807f67SHans Petter Selasky 	u32 numpages;
2391c807f67SHans Petter Selasky 	u16 load_done;
2401c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_NONE 0
2411c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_SUCCESS 1
2421c807f67SHans Petter Selasky #define	MLX5_LOAD_ST_FAILURE 2
2431c807f67SHans Petter Selasky 	u16 func_id;
2441c807f67SHans Petter Selasky };
2451c807f67SHans Petter Selasky #define	mlx5_cmd_msg mlx5_fw_page
246dc7e38acSHans Petter Selasky 
247dc7e38acSHans Petter Selasky struct mlx5_cmd_debug {
248dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_root;
249dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_in;
250dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_out;
251dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_outlen;
252dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_status;
253dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_run;
254dc7e38acSHans Petter Selasky 	void		       *in_msg;
255dc7e38acSHans Petter Selasky 	void		       *out_msg;
256dc7e38acSHans Petter Selasky 	u8			status;
257dc7e38acSHans Petter Selasky 	u16			inlen;
258dc7e38acSHans Petter Selasky 	u16			outlen;
259dc7e38acSHans Petter Selasky };
260dc7e38acSHans Petter Selasky 
261dc7e38acSHans Petter Selasky struct cache_ent {
262dc7e38acSHans Petter Selasky 	/* protect block chain allocations
263dc7e38acSHans Petter Selasky 	 */
264dc7e38acSHans Petter Selasky 	spinlock_t		lock;
265dc7e38acSHans Petter Selasky 	struct list_head	head;
266dc7e38acSHans Petter Selasky };
267dc7e38acSHans Petter Selasky 
268dc7e38acSHans Petter Selasky struct cmd_msg_cache {
269dc7e38acSHans Petter Selasky 	struct cache_ent	large;
270dc7e38acSHans Petter Selasky 	struct cache_ent	med;
271dc7e38acSHans Petter Selasky 
272dc7e38acSHans Petter Selasky };
273dc7e38acSHans Petter Selasky 
2744b109912SHans Petter Selasky struct mlx5_traffic_counter {
2754b109912SHans Petter Selasky 	u64         packets;
2764b109912SHans Petter Selasky 	u64         octets;
2774b109912SHans Petter Selasky };
2784b109912SHans Petter Selasky 
279721a1a6aSSlava Shwartsman enum mlx5_cmd_mode {
280721a1a6aSSlava Shwartsman 	MLX5_CMD_MODE_POLLING,
281721a1a6aSSlava Shwartsman 	MLX5_CMD_MODE_EVENTS
282721a1a6aSSlava Shwartsman };
283721a1a6aSSlava Shwartsman 
284dc7e38acSHans Petter Selasky struct mlx5_cmd_stats {
285dc7e38acSHans Petter Selasky 	u64		sum;
286dc7e38acSHans Petter Selasky 	u64		n;
287dc7e38acSHans Petter Selasky 	struct dentry  *root;
288dc7e38acSHans Petter Selasky 	struct dentry  *avg;
289dc7e38acSHans Petter Selasky 	struct dentry  *count;
290dc7e38acSHans Petter Selasky 	/* protect command average calculations */
291dc7e38acSHans Petter Selasky 	spinlock_t	lock;
292dc7e38acSHans Petter Selasky };
293dc7e38acSHans Petter Selasky 
294dc7e38acSHans Petter Selasky struct mlx5_cmd {
2951c807f67SHans Petter Selasky 	struct mlx5_fw_page *cmd_page;
2961c807f67SHans Petter Selasky 	bus_dma_tag_t dma_tag;
2971c807f67SHans Petter Selasky 	struct sx dma_sx;
2981c807f67SHans Petter Selasky 	struct mtx dma_mtx;
2991c807f67SHans Petter Selasky #define	MLX5_DMA_OWNED(dev) mtx_owned(&(dev)->cmd.dma_mtx)
3001c807f67SHans Petter Selasky #define	MLX5_DMA_LOCK(dev) mtx_lock(&(dev)->cmd.dma_mtx)
3011c807f67SHans Petter Selasky #define	MLX5_DMA_UNLOCK(dev) mtx_unlock(&(dev)->cmd.dma_mtx)
3021c807f67SHans Petter Selasky 	struct cv dma_cv;
3031c807f67SHans Petter Selasky #define	MLX5_DMA_DONE(dev) cv_broadcast(&(dev)->cmd.dma_cv)
3041c807f67SHans Petter Selasky #define	MLX5_DMA_WAIT(dev) cv_wait(&(dev)->cmd.dma_cv, &(dev)->cmd.dma_mtx)
305dc7e38acSHans Petter Selasky 	void	       *cmd_buf;
306dc7e38acSHans Petter Selasky 	dma_addr_t	dma;
307dc7e38acSHans Petter Selasky 	u16		cmdif_rev;
308dc7e38acSHans Petter Selasky 	u8		log_sz;
309dc7e38acSHans Petter Selasky 	u8		log_stride;
310dc7e38acSHans Petter Selasky 	int		max_reg_cmds;
311dc7e38acSHans Petter Selasky 	int		events;
312dc7e38acSHans Petter Selasky 	u32 __iomem    *vector;
313dc7e38acSHans Petter Selasky 
314dc7e38acSHans Petter Selasky 	/* protect command queue allocations
315dc7e38acSHans Petter Selasky 	 */
316dc7e38acSHans Petter Selasky 	spinlock_t	alloc_lock;
317dc7e38acSHans Petter Selasky 
318dc7e38acSHans Petter Selasky 	/* protect token allocations
319dc7e38acSHans Petter Selasky 	 */
320dc7e38acSHans Petter Selasky 	spinlock_t	token_lock;
321dc7e38acSHans Petter Selasky 	u8		token;
322dc7e38acSHans Petter Selasky 	unsigned long	bitmask;
323dc7e38acSHans Petter Selasky 	struct semaphore sem;
324dc7e38acSHans Petter Selasky 	struct semaphore pages_sem;
325721a1a6aSSlava Shwartsman 	enum mlx5_cmd_mode mode;
326721a1a6aSSlava Shwartsman 	struct mlx5_cmd_work_ent * volatile ent_arr[MLX5_MAX_COMMANDS];
327721a1a6aSSlava Shwartsman 	volatile enum mlx5_cmd_mode ent_mode[MLX5_MAX_COMMANDS];
328dc7e38acSHans Petter Selasky 	struct mlx5_cmd_debug dbg;
329dc7e38acSHans Petter Selasky 	struct cmd_msg_cache cache;
330dc7e38acSHans Petter Selasky 	int checksum_disabled;
331dc7e38acSHans Petter Selasky 	struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
332dc7e38acSHans Petter Selasky };
333dc7e38acSHans Petter Selasky 
334dc7e38acSHans Petter Selasky struct mlx5_port_caps {
335dc7e38acSHans Petter Selasky 	int	gid_table_len;
336dc7e38acSHans Petter Selasky 	int	pkey_table_len;
337dc7e38acSHans Petter Selasky 	u8	ext_port_cap;
338dc7e38acSHans Petter Selasky };
339dc7e38acSHans Petter Selasky 
340dc7e38acSHans Petter Selasky struct mlx5_buf {
3411c807f67SHans Petter Selasky 	bus_dma_tag_t		dma_tag;
3421c807f67SHans Petter Selasky 	bus_dmamap_t		dma_map;
3431c807f67SHans Petter Selasky 	struct mlx5_core_dev   *dev;
3441c807f67SHans Petter Selasky 	struct {
3451c807f67SHans Petter Selasky 		void	       *buf;
3461c807f67SHans Petter Selasky 	} direct;
3471c807f67SHans Petter Selasky 	u64		       *page_list;
348dc7e38acSHans Petter Selasky 	int			npages;
349dc7e38acSHans Petter Selasky 	int			size;
350dc7e38acSHans Petter Selasky 	u8			page_shift;
3511c807f67SHans Petter Selasky 	u8			load_done;
352dc7e38acSHans Petter Selasky };
353dc7e38acSHans Petter Selasky 
354e9dcd831SSlava Shwartsman struct mlx5_frag_buf {
355e9dcd831SSlava Shwartsman 	struct mlx5_buf_list	*frags;
356e9dcd831SSlava Shwartsman 	int			npages;
357e9dcd831SSlava Shwartsman 	int			size;
358e9dcd831SSlava Shwartsman 	u8			page_shift;
359e9dcd831SSlava Shwartsman };
360e9dcd831SSlava Shwartsman 
361dc7e38acSHans Petter Selasky struct mlx5_eq {
362dc7e38acSHans Petter Selasky 	struct mlx5_core_dev   *dev;
363dc7e38acSHans Petter Selasky 	__be32 __iomem	       *doorbell;
364dc7e38acSHans Petter Selasky 	u32			cons_index;
365dc7e38acSHans Petter Selasky 	struct mlx5_buf		buf;
366dc7e38acSHans Petter Selasky 	int			size;
367dc7e38acSHans Petter Selasky 	u8			irqn;
368dc7e38acSHans Petter Selasky 	u8			eqn;
369dc7e38acSHans Petter Selasky 	int			nent;
370dc7e38acSHans Petter Selasky 	u64			mask;
371dc7e38acSHans Petter Selasky 	struct list_head	list;
372dc7e38acSHans Petter Selasky 	int			index;
373dc7e38acSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
374dc7e38acSHans Petter Selasky };
375dc7e38acSHans Petter Selasky 
376dc7e38acSHans Petter Selasky struct mlx5_core_psv {
377dc7e38acSHans Petter Selasky 	u32	psv_idx;
378dc7e38acSHans Petter Selasky 	struct psv_layout {
379dc7e38acSHans Petter Selasky 		u32	pd;
380dc7e38acSHans Petter Selasky 		u16	syndrome;
381dc7e38acSHans Petter Selasky 		u16	reserved;
382dc7e38acSHans Petter Selasky 		u16	bg;
383dc7e38acSHans Petter Selasky 		u16	app_tag;
384dc7e38acSHans Petter Selasky 		u32	ref_tag;
385dc7e38acSHans Petter Selasky 	} psv;
386dc7e38acSHans Petter Selasky };
387dc7e38acSHans Petter Selasky 
388dc7e38acSHans Petter Selasky struct mlx5_core_sig_ctx {
389dc7e38acSHans Petter Selasky 	struct mlx5_core_psv	psv_memory;
390dc7e38acSHans Petter Selasky 	struct mlx5_core_psv	psv_wire;
391dc7e38acSHans Petter Selasky #if (__FreeBSD_version >= 1100000)
392dc7e38acSHans Petter Selasky 	struct ib_sig_err       err_item;
393dc7e38acSHans Petter Selasky #endif
394dc7e38acSHans Petter Selasky 	bool			sig_status_checked;
395dc7e38acSHans Petter Selasky 	bool			sig_err_exists;
396dc7e38acSHans Petter Selasky 	u32			sigerr_count;
397dc7e38acSHans Petter Selasky };
398dc7e38acSHans Petter Selasky 
399e9dcd831SSlava Shwartsman enum {
400e9dcd831SSlava Shwartsman 	MLX5_MKEY_MR = 1,
401e9dcd831SSlava Shwartsman 	MLX5_MKEY_MW,
402e9dcd831SSlava Shwartsman 	MLX5_MKEY_MR_USER,
403e9dcd831SSlava Shwartsman };
404e9dcd831SSlava Shwartsman 
405e9dcd831SSlava Shwartsman struct mlx5_core_mkey {
406e9dcd831SSlava Shwartsman 	u64			iova;
407e9dcd831SSlava Shwartsman 	u64			size;
408e9dcd831SSlava Shwartsman 	u32			key;
409e9dcd831SSlava Shwartsman 	u32			pd;
410e9dcd831SSlava Shwartsman 	u32			type;
411e9dcd831SSlava Shwartsman };
412e9dcd831SSlava Shwartsman 
413dc7e38acSHans Petter Selasky struct mlx5_core_mr {
414dc7e38acSHans Petter Selasky 	u64			iova;
415dc7e38acSHans Petter Selasky 	u64			size;
416dc7e38acSHans Petter Selasky 	u32			key;
417dc7e38acSHans Petter Selasky 	u32			pd;
418dc7e38acSHans Petter Selasky };
419dc7e38acSHans Petter Selasky 
420dc7e38acSHans Petter Selasky enum mlx5_res_type {
421cb4e4a6eSHans Petter Selasky 	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
422cb4e4a6eSHans Petter Selasky 	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
423cb4e4a6eSHans Petter Selasky 	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
424cb4e4a6eSHans Petter Selasky 	MLX5_RES_SRQ	= 3,
425cb4e4a6eSHans Petter Selasky 	MLX5_RES_XSRQ	= 4,
426cb4e4a6eSHans Petter Selasky 	MLX5_RES_DCT	= 5,
427dc7e38acSHans Petter Selasky };
428dc7e38acSHans Petter Selasky 
429dc7e38acSHans Petter Selasky struct mlx5_core_rsc_common {
430dc7e38acSHans Petter Selasky 	enum mlx5_res_type	res;
431dc7e38acSHans Petter Selasky 	atomic_t		refcount;
432dc7e38acSHans Petter Selasky 	struct completion	free;
433dc7e38acSHans Petter Selasky };
434dc7e38acSHans Petter Selasky 
435*f8f5b459SHans Petter Selasky struct mlx5_uars_page {
436*f8f5b459SHans Petter Selasky 	void __iomem	       *map;
437*f8f5b459SHans Petter Selasky 	bool			wc;
438*f8f5b459SHans Petter Selasky 	u32			index;
439*f8f5b459SHans Petter Selasky 	struct list_head	list;
440*f8f5b459SHans Petter Selasky 	unsigned int		bfregs;
441*f8f5b459SHans Petter Selasky 	unsigned long	       *reg_bitmap; /* for non fast path bf regs */
442*f8f5b459SHans Petter Selasky 	unsigned long	       *fp_bitmap;
443*f8f5b459SHans Petter Selasky 	unsigned int		reg_avail;
444*f8f5b459SHans Petter Selasky 	unsigned int		fp_avail;
445*f8f5b459SHans Petter Selasky 	struct kref		ref_count;
446*f8f5b459SHans Petter Selasky 	struct mlx5_core_dev   *mdev;
447*f8f5b459SHans Petter Selasky };
448*f8f5b459SHans Petter Selasky 
449*f8f5b459SHans Petter Selasky struct mlx5_bfreg_head {
450*f8f5b459SHans Petter Selasky 	/* protect blue flame registers allocations */
451*f8f5b459SHans Petter Selasky 	struct mutex		lock;
452*f8f5b459SHans Petter Selasky 	struct list_head	list;
453*f8f5b459SHans Petter Selasky };
454*f8f5b459SHans Petter Selasky 
455*f8f5b459SHans Petter Selasky struct mlx5_bfreg_data {
456*f8f5b459SHans Petter Selasky 	struct mlx5_bfreg_head	reg_head;
457*f8f5b459SHans Petter Selasky 	struct mlx5_bfreg_head	wc_head;
458*f8f5b459SHans Petter Selasky };
459*f8f5b459SHans Petter Selasky 
460*f8f5b459SHans Petter Selasky struct mlx5_sq_bfreg {
461*f8f5b459SHans Petter Selasky 	void __iomem	       *map;
462*f8f5b459SHans Petter Selasky 	struct mlx5_uars_page  *up;
463*f8f5b459SHans Petter Selasky 	bool			wc;
464*f8f5b459SHans Petter Selasky 	u32			index;
465*f8f5b459SHans Petter Selasky 	unsigned int		offset;
466*f8f5b459SHans Petter Selasky };
467*f8f5b459SHans Petter Selasky 
468dc7e38acSHans Petter Selasky struct mlx5_core_srq {
469dc7e38acSHans Petter Selasky 	struct mlx5_core_rsc_common	common; /* must be first */
470dc7e38acSHans Petter Selasky 	u32				srqn;
471dc7e38acSHans Petter Selasky 	int				max;
472abb28d28SSlava Shwartsman 	size_t				max_gs;
473abb28d28SSlava Shwartsman 	size_t				max_avail_gather;
474dc7e38acSHans Petter Selasky 	int				wqe_shift;
475dc7e38acSHans Petter Selasky 	void				(*event)(struct mlx5_core_srq *, int);
476dc7e38acSHans Petter Selasky 	atomic_t			refcount;
477dc7e38acSHans Petter Selasky 	struct completion		free;
478dc7e38acSHans Petter Selasky };
479dc7e38acSHans Petter Selasky 
480dc7e38acSHans Petter Selasky struct mlx5_eq_table {
481dc7e38acSHans Petter Selasky 	void __iomem	       *update_ci;
482dc7e38acSHans Petter Selasky 	void __iomem	       *update_arm_ci;
483dc7e38acSHans Petter Selasky 	struct list_head	comp_eqs_list;
484dc7e38acSHans Petter Selasky 	struct mlx5_eq		pages_eq;
485dc7e38acSHans Petter Selasky 	struct mlx5_eq		async_eq;
486dc7e38acSHans Petter Selasky 	struct mlx5_eq		cmd_eq;
487dc7e38acSHans Petter Selasky 	int			num_comp_vectors;
488dc7e38acSHans Petter Selasky 	/* protect EQs list
489dc7e38acSHans Petter Selasky 	 */
490dc7e38acSHans Petter Selasky 	spinlock_t		lock;
491dc7e38acSHans Petter Selasky };
492dc7e38acSHans Petter Selasky 
493dc7e38acSHans Petter Selasky struct mlx5_core_health {
494dc7e38acSHans Petter Selasky 	struct mlx5_health_buffer __iomem	*health;
495dc7e38acSHans Petter Selasky 	__be32 __iomem		       *health_counter;
496dc7e38acSHans Petter Selasky 	struct timer_list		timer;
497dc7e38acSHans Petter Selasky 	u32				prev;
498dc7e38acSHans Petter Selasky 	int				miss_counter;
4991900b6f8SHans Petter Selasky 	u32				fatal_error;
50040218d73SHans Petter Selasky 	struct workqueue_struct	       *wq_watchdog;
501adb6fd50SHans Petter Selasky 	struct work_struct		work_watchdog;
502ca551594SHans Petter Selasky 	/* wq spinlock to synchronize draining */
503ca551594SHans Petter Selasky 	spinlock_t			wq_lock;
504a2485fe5SHans Petter Selasky 	struct workqueue_struct	       *wq;
505ca551594SHans Petter Selasky 	unsigned long			flags;
506a2485fe5SHans Petter Selasky 	struct work_struct		work;
5074bb7662bSHans Petter Selasky 	struct delayed_work		recover_work;
5085169fb81SHans Petter Selasky 	unsigned int			last_reset_req;
509a0a4fd77SHans Petter Selasky 	struct work_struct		work_cmd_completion;
5108d1eeedbSHans Petter Selasky 	struct workqueue_struct	       *wq_cmd;
511dc7e38acSHans Petter Selasky };
512dc7e38acSHans Petter Selasky 
513dc7e38acSHans Petter Selasky #define	MLX5_CQ_LINEAR_ARRAY_SIZE	1024
514dc7e38acSHans Petter Selasky 
515dc7e38acSHans Petter Selasky struct mlx5_cq_linear_array_entry {
516dc7e38acSHans Petter Selasky 	struct mlx5_core_cq * volatile cq;
517dc7e38acSHans Petter Selasky };
518dc7e38acSHans Petter Selasky 
519dc7e38acSHans Petter Selasky struct mlx5_cq_table {
520dc7e38acSHans Petter Selasky 	/* protect radix tree
521dc7e38acSHans Petter Selasky 	 */
522e4881300SHans Petter Selasky 	spinlock_t		writerlock;
523e4881300SHans Petter Selasky 	atomic_t		writercount;
524dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
525dc7e38acSHans Petter Selasky 	struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE];
526dc7e38acSHans Petter Selasky };
527dc7e38acSHans Petter Selasky 
528dc7e38acSHans Petter Selasky struct mlx5_qp_table {
529dc7e38acSHans Petter Selasky 	/* protect radix tree
530dc7e38acSHans Petter Selasky 	 */
531dc7e38acSHans Petter Selasky 	spinlock_t		lock;
532dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
533dc7e38acSHans Petter Selasky };
534dc7e38acSHans Petter Selasky 
535dc7e38acSHans Petter Selasky struct mlx5_srq_table {
536dc7e38acSHans Petter Selasky 	/* protect radix tree
537dc7e38acSHans Petter Selasky 	 */
538dc7e38acSHans Petter Selasky 	spinlock_t		lock;
539dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
540dc7e38acSHans Petter Selasky };
541dc7e38acSHans Petter Selasky 
542dc7e38acSHans Petter Selasky struct mlx5_mr_table {
543dc7e38acSHans Petter Selasky 	/* protect radix tree
544dc7e38acSHans Petter Selasky 	 */
545cb4e4a6eSHans Petter Selasky 	spinlock_t		lock;
546dc7e38acSHans Petter Selasky 	struct radix_tree_root	tree;
547dc7e38acSHans Petter Selasky };
548dc7e38acSHans Petter Selasky 
54938535d6cSHans Petter Selasky #ifdef RATELIMIT
55038535d6cSHans Petter Selasky struct mlx5_rl_entry {
55138535d6cSHans Petter Selasky 	u32			rate;
55238535d6cSHans Petter Selasky 	u16			burst;
55338535d6cSHans Petter Selasky 	u16			index;
55438535d6cSHans Petter Selasky 	u32			refcount;
55538535d6cSHans Petter Selasky };
55638535d6cSHans Petter Selasky 
55738535d6cSHans Petter Selasky struct mlx5_rl_table {
55838535d6cSHans Petter Selasky 	struct mutex		rl_lock;
55938535d6cSHans Petter Selasky 	u16			max_size;
56038535d6cSHans Petter Selasky 	u32			max_rate;
56138535d6cSHans Petter Selasky 	u32			min_rate;
56238535d6cSHans Petter Selasky 	struct mlx5_rl_entry   *rl_entry;
56338535d6cSHans Petter Selasky };
56438535d6cSHans Petter Selasky #endif
56538535d6cSHans Petter Selasky 
566111b57c3SHans Petter Selasky struct mlx5_pme_stats {
567111b57c3SHans Petter Selasky 	u64			status_counters[MLX5_MODULE_STATUS_NUM];
568111b57c3SHans Petter Selasky 	u64			error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
569111b57c3SHans Petter Selasky };
570111b57c3SHans Petter Selasky 
571dc7e38acSHans Petter Selasky struct mlx5_priv {
572dc7e38acSHans Petter Selasky 	char			name[MLX5_MAX_NAME_LEN];
573dc7e38acSHans Petter Selasky 	struct mlx5_eq_table	eq_table;
574dc7e38acSHans Petter Selasky 	struct msix_entry	*msix_arr;
575dc7e38acSHans Petter Selasky 	MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
576192fc18dSHans Petter Selasky 	int			disable_irqs;
577dc7e38acSHans Petter Selasky 
578dc7e38acSHans Petter Selasky 	/* pages stuff */
579dc7e38acSHans Petter Selasky 	struct workqueue_struct *pg_wq;
580dc7e38acSHans Petter Selasky 	struct rb_root		page_root;
581115bc9b1SHans Petter Selasky 	s64			fw_pages;
582cb4e4a6eSHans Petter Selasky 	atomic_t		reg_pages;
58344a03e91SHans Petter Selasky 	s64			pages_per_func[MLX5_MAX_NUMBER_OF_VFS];
584dc7e38acSHans Petter Selasky 	struct mlx5_core_health health;
585dc7e38acSHans Petter Selasky 
586dc7e38acSHans Petter Selasky 	struct mlx5_srq_table	srq_table;
587dc7e38acSHans Petter Selasky 
588dc7e38acSHans Petter Selasky 	/* start: qp staff */
589dc7e38acSHans Petter Selasky 	struct mlx5_qp_table	qp_table;
590dc7e38acSHans Petter Selasky 	struct dentry	       *qp_debugfs;
591dc7e38acSHans Petter Selasky 	struct dentry	       *eq_debugfs;
592dc7e38acSHans Petter Selasky 	struct dentry	       *cq_debugfs;
593dc7e38acSHans Petter Selasky 	struct dentry	       *cmdif_debugfs;
594dc7e38acSHans Petter Selasky 	/* end: qp staff */
595dc7e38acSHans Petter Selasky 
596dc7e38acSHans Petter Selasky 	/* start: cq staff */
597dc7e38acSHans Petter Selasky 	struct mlx5_cq_table	cq_table;
598dc7e38acSHans Petter Selasky 	/* end: cq staff */
599dc7e38acSHans Petter Selasky 
600dc7e38acSHans Petter Selasky 	/* start: mr staff */
601dc7e38acSHans Petter Selasky 	struct mlx5_mr_table	mr_table;
602dc7e38acSHans Petter Selasky 	/* end: mr staff */
603dc7e38acSHans Petter Selasky 
604dc7e38acSHans Petter Selasky 	/* start: alloc staff */
605dc7e38acSHans Petter Selasky 	int			numa_node;
606dc7e38acSHans Petter Selasky 
607dc7e38acSHans Petter Selasky 	struct mutex   pgdir_mutex;
608dc7e38acSHans Petter Selasky 	struct list_head        pgdir_list;
609dc7e38acSHans Petter Selasky 	/* end: alloc staff */
610dc7e38acSHans Petter Selasky 	struct dentry	       *dbg_root;
611dc7e38acSHans Petter Selasky 
612dc7e38acSHans Petter Selasky 	/* protect mkey key part */
613dc7e38acSHans Petter Selasky 	spinlock_t		mkey_lock;
614dc7e38acSHans Petter Selasky 	u8			mkey_key;
615dc7e38acSHans Petter Selasky 
616dc7e38acSHans Petter Selasky 	struct list_head        dev_list;
617dc7e38acSHans Petter Selasky 	struct list_head        ctx_list;
618dc7e38acSHans Petter Selasky 	spinlock_t              ctx_lock;
619cb4e4a6eSHans Petter Selasky 	unsigned long		pci_dev_data;
62038535d6cSHans Petter Selasky #ifdef RATELIMIT
62138535d6cSHans Petter Selasky 	struct mlx5_rl_table	rl_table;
62238535d6cSHans Petter Selasky #endif
623111b57c3SHans Petter Selasky 	struct mlx5_pme_stats pme_stats;
62491ad1bd9SKonstantin Belousov 
62591ad1bd9SKonstantin Belousov 	struct mlx5_eswitch	*eswitch;
626*f8f5b459SHans Petter Selasky 
627*f8f5b459SHans Petter Selasky 	struct mlx5_bfreg_data		bfregs;
628*f8f5b459SHans Petter Selasky 	struct mlx5_uars_page	       *uar;
629cb4e4a6eSHans Petter Selasky };
630cb4e4a6eSHans Petter Selasky 
631cb4e4a6eSHans Petter Selasky enum mlx5_device_state {
632cb4e4a6eSHans Petter Selasky 	MLX5_DEVICE_STATE_UP,
633cb4e4a6eSHans Petter Selasky 	MLX5_DEVICE_STATE_INTERNAL_ERROR,
634dc7e38acSHans Petter Selasky };
635dc7e38acSHans Petter Selasky 
636a2485fe5SHans Petter Selasky enum mlx5_interface_state {
6370cf6ff0aSKonstantin Belousov 	MLX5_INTERFACE_STATE_UP = 0x1,
6380cf6ff0aSKonstantin Belousov 	MLX5_INTERFACE_STATE_TEARDOWN = 0x2,
639a2485fe5SHans Petter Selasky };
640a2485fe5SHans Petter Selasky 
641a2485fe5SHans Petter Selasky enum mlx5_pci_status {
642a2485fe5SHans Petter Selasky 	MLX5_PCI_STATUS_DISABLED,
643a2485fe5SHans Petter Selasky 	MLX5_PCI_STATUS_ENABLED,
644a2485fe5SHans Petter Selasky };
645a2485fe5SHans Petter Selasky 
646e9dcd831SSlava Shwartsman #define	MLX5_MAX_RESERVED_GIDS	8
647e9dcd831SSlava Shwartsman 
648e9dcd831SSlava Shwartsman struct mlx5_rsvd_gids {
649e9dcd831SSlava Shwartsman 	unsigned int start;
650e9dcd831SSlava Shwartsman 	unsigned int count;
651e9dcd831SSlava Shwartsman 	struct ida ida;
652e9dcd831SSlava Shwartsman };
653e9dcd831SSlava Shwartsman 
654dc7e38acSHans Petter Selasky struct mlx5_special_contexts {
655dc7e38acSHans Petter Selasky 	int resd_lkey;
656dc7e38acSHans Petter Selasky };
657dc7e38acSHans Petter Selasky 
6585a93b4cdSHans Petter Selasky struct mlx5_flow_root_namespace;
659dc7e38acSHans Petter Selasky struct mlx5_core_dev {
660dc7e38acSHans Petter Selasky 	struct pci_dev	       *pdev;
661a2485fe5SHans Petter Selasky 	/* sync pci state */
662a2485fe5SHans Petter Selasky 	struct mutex		pci_status_mutex;
663a2485fe5SHans Petter Selasky 	enum mlx5_pci_status	pci_status;
664dc7e38acSHans Petter Selasky 	char			board_id[MLX5_BOARD_ID_LEN];
665dc7e38acSHans Petter Selasky 	struct mlx5_cmd		cmd;
666dc7e38acSHans Petter Selasky 	struct mlx5_port_caps	port_caps[MLX5_MAX_PORTS];
667dc7e38acSHans Petter Selasky 	u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
668dc7e38acSHans Petter Selasky 	u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
669ed0cee0bSHans Petter Selasky 	struct {
6705a8145f6SHans Petter Selasky 		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
6715a8145f6SHans Petter Selasky 		u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
672ed0cee0bSHans Petter Selasky 		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
673e9dcd831SSlava Shwartsman 		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
674ed0cee0bSHans Petter Selasky 	} caps;
675b35a986dSHans Petter Selasky 	phys_addr_t		iseg_base;
676dc7e38acSHans Petter Selasky 	struct mlx5_init_seg __iomem *iseg;
677cb4e4a6eSHans Petter Selasky 	enum mlx5_device_state	state;
678a2485fe5SHans Petter Selasky 	/* sync interface state */
679a2485fe5SHans Petter Selasky 	struct mutex		intf_state_mutex;
680a2485fe5SHans Petter Selasky 	unsigned long		intf_state;
681dc7e38acSHans Petter Selasky 	void			(*event) (struct mlx5_core_dev *dev,
682dc7e38acSHans Petter Selasky 					  enum mlx5_dev_event event,
683dc7e38acSHans Petter Selasky 					  unsigned long param);
684dc7e38acSHans Petter Selasky 	struct mlx5_priv	priv;
685dc7e38acSHans Petter Selasky 	struct mlx5_profile	*profile;
686dc7e38acSHans Petter Selasky 	atomic_t		num_qps;
6874b95c665SHans Petter Selasky 	u32			vsc_addr;
688dc7e38acSHans Petter Selasky 	u32			issi;
689dc7e38acSHans Petter Selasky 	struct mlx5_special_contexts special_contexts;
69021dd6527SHans Petter Selasky 	unsigned int module_status[MLX5_MAX_PORTS];
6915a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *root_ns;
6925a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *fdb_root_ns;
6935a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *esw_egress_root_ns;
6945a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *esw_ingress_root_ns;
6955a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *sniffer_rx_root_ns;
6965a93b4cdSHans Petter Selasky 	struct mlx5_flow_root_namespace *sniffer_tx_root_ns;
697cb4e4a6eSHans Petter Selasky 	u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER];
69847458190SHans Petter Selasky 	struct mlx5_crspace_regmap *dump_rege;
699cf551f95SHans Petter Selasky 	uint32_t *dump_data;
700cf551f95SHans Petter Selasky 	unsigned dump_size;
701cf551f95SHans Petter Selasky 	bool dump_valid;
702cf551f95SHans Petter Selasky 	bool dump_copyout;
703cf551f95SHans Petter Selasky 	struct mtx dump_lock;
7046ed134c4SHans Petter Selasky 
7056ed134c4SHans Petter Selasky 	struct sysctl_ctx_list	sysctl_ctx;
7066ed134c4SHans Petter Selasky 	int			msix_eqvec;
707adb6fd50SHans Petter Selasky 	int			pwr_status;
708adb6fd50SHans Petter Selasky 	int			pwr_value;
709e9dcd831SSlava Shwartsman 
710e9dcd831SSlava Shwartsman 	struct {
711e9dcd831SSlava Shwartsman 		struct mlx5_rsvd_gids	reserved_gids;
712e9dcd831SSlava Shwartsman 		atomic_t		roce_en;
713e9dcd831SSlava Shwartsman 	} roce;
71466b38bfeSHans Petter Selasky 
71566b38bfeSHans Petter Selasky 	struct {
71666b38bfeSHans Petter Selasky 		spinlock_t	spinlock;
71766b38bfeSHans Petter Selasky #define	MLX5_MPFS_TABLE_MAX 32
71866b38bfeSHans Petter Selasky 		long		bitmap[BITS_TO_LONGS(MLX5_MPFS_TABLE_MAX)];
71966b38bfeSHans Petter Selasky 	} mpfs;
720e9dcd831SSlava Shwartsman #ifdef CONFIG_MLX5_FPGA
721e9dcd831SSlava Shwartsman 	struct mlx5_fpga_device	*fpga;
722e9dcd831SSlava Shwartsman #endif
723dc7e38acSHans Petter Selasky };
724dc7e38acSHans Petter Selasky 
725dc7e38acSHans Petter Selasky enum {
726dc7e38acSHans Petter Selasky 	MLX5_WOL_DISABLE       = 0,
727dc7e38acSHans Petter Selasky 	MLX5_WOL_SECURED_MAGIC = 1 << 1,
728dc7e38acSHans Petter Selasky 	MLX5_WOL_MAGIC         = 1 << 2,
729dc7e38acSHans Petter Selasky 	MLX5_WOL_ARP           = 1 << 3,
730dc7e38acSHans Petter Selasky 	MLX5_WOL_BROADCAST     = 1 << 4,
731dc7e38acSHans Petter Selasky 	MLX5_WOL_MULTICAST     = 1 << 5,
732dc7e38acSHans Petter Selasky 	MLX5_WOL_UNICAST       = 1 << 6,
733dc7e38acSHans Petter Selasky 	MLX5_WOL_PHY_ACTIVITY  = 1 << 7,
734dc7e38acSHans Petter Selasky };
735dc7e38acSHans Petter Selasky 
736dc7e38acSHans Petter Selasky struct mlx5_db {
737dc7e38acSHans Petter Selasky 	__be32			*db;
738dc7e38acSHans Petter Selasky 	union {
739dc7e38acSHans Petter Selasky 		struct mlx5_db_pgdir		*pgdir;
740dc7e38acSHans Petter Selasky 		struct mlx5_ib_user_db_page	*user_page;
741dc7e38acSHans Petter Selasky 	}			u;
742dc7e38acSHans Petter Selasky 	dma_addr_t		dma;
743dc7e38acSHans Petter Selasky 	int			index;
744dc7e38acSHans Petter Selasky };
745dc7e38acSHans Petter Selasky 
746dc7e38acSHans Petter Selasky struct mlx5_net_counters {
747dc7e38acSHans Petter Selasky 	u64	packets;
748dc7e38acSHans Petter Selasky 	u64	octets;
749dc7e38acSHans Petter Selasky };
750dc7e38acSHans Petter Selasky 
751dc7e38acSHans Petter Selasky struct mlx5_ptys_reg {
752cb4e4a6eSHans Petter Selasky 	u8	an_dis_admin;
753cb4e4a6eSHans Petter Selasky 	u8	an_dis_ap;
754dc7e38acSHans Petter Selasky 	u8	local_port;
755dc7e38acSHans Petter Selasky 	u8	proto_mask;
756dc7e38acSHans Petter Selasky 	u32	eth_proto_cap;
757dc7e38acSHans Petter Selasky 	u16	ib_link_width_cap;
758dc7e38acSHans Petter Selasky 	u16	ib_proto_cap;
759dc7e38acSHans Petter Selasky 	u32	eth_proto_admin;
760dc7e38acSHans Petter Selasky 	u16	ib_link_width_admin;
761dc7e38acSHans Petter Selasky 	u16	ib_proto_admin;
762dc7e38acSHans Petter Selasky 	u32	eth_proto_oper;
763dc7e38acSHans Petter Selasky 	u16	ib_link_width_oper;
764dc7e38acSHans Petter Selasky 	u16	ib_proto_oper;
765dc7e38acSHans Petter Selasky 	u32	eth_proto_lp_advertise;
766dc7e38acSHans Petter Selasky };
767dc7e38acSHans Petter Selasky 
768dc7e38acSHans Petter Selasky struct mlx5_pvlc_reg {
769dc7e38acSHans Petter Selasky 	u8	local_port;
770dc7e38acSHans Petter Selasky 	u8	vl_hw_cap;
771dc7e38acSHans Petter Selasky 	u8	vl_admin;
772dc7e38acSHans Petter Selasky 	u8	vl_operational;
773dc7e38acSHans Petter Selasky };
774dc7e38acSHans Petter Selasky 
775dc7e38acSHans Petter Selasky struct mlx5_pmtu_reg {
776dc7e38acSHans Petter Selasky 	u8	local_port;
777dc7e38acSHans Petter Selasky 	u16	max_mtu;
778dc7e38acSHans Petter Selasky 	u16	admin_mtu;
779dc7e38acSHans Petter Selasky 	u16	oper_mtu;
780dc7e38acSHans Petter Selasky };
781dc7e38acSHans Petter Selasky 
782dc7e38acSHans Petter Selasky struct mlx5_vport_counters {
783dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_errors;
784dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmit_errors;
785dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_ib_unicast;
786dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_ib_unicast;
787dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_ib_multicast;
788dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_ib_multicast;
789dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_broadcast;
790dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_broadcast;
791dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_unicast;
792dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_unicast;
793dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	received_eth_multicast;
794dc7e38acSHans Petter Selasky 	struct mlx5_net_counters	transmitted_eth_multicast;
795dc7e38acSHans Petter Selasky };
796dc7e38acSHans Petter Selasky 
797dc7e38acSHans Petter Selasky enum {
7981c807f67SHans Petter Selasky 	MLX5_DB_PER_PAGE = MLX5_ADAPTER_PAGE_SIZE / L1_CACHE_BYTES,
799dc7e38acSHans Petter Selasky };
800dc7e38acSHans Petter Selasky 
801cb4e4a6eSHans Petter Selasky struct mlx5_core_dct {
802cb4e4a6eSHans Petter Selasky 	struct mlx5_core_rsc_common	common; /* must be first */
803cb4e4a6eSHans Petter Selasky 	void (*event)(struct mlx5_core_dct *, int);
804cb4e4a6eSHans Petter Selasky 	int			dctn;
805cb4e4a6eSHans Petter Selasky 	struct completion	drained;
806cb4e4a6eSHans Petter Selasky 	struct mlx5_rsc_debug	*dbg;
807cb4e4a6eSHans Petter Selasky 	int			pid;
808cb4e4a6eSHans Petter Selasky };
809cb4e4a6eSHans Petter Selasky 
810dc7e38acSHans Petter Selasky enum {
811dc7e38acSHans Petter Selasky 	MLX5_COMP_EQ_SIZE = 1024,
812dc7e38acSHans Petter Selasky };
813dc7e38acSHans Petter Selasky 
814dc7e38acSHans Petter Selasky enum {
815dc7e38acSHans Petter Selasky 	MLX5_PTYS_IB = 1 << 0,
816dc7e38acSHans Petter Selasky 	MLX5_PTYS_EN = 1 << 2,
817dc7e38acSHans Petter Selasky };
818dc7e38acSHans Petter Selasky 
819dc7e38acSHans Petter Selasky struct mlx5_db_pgdir {
820dc7e38acSHans Petter Selasky 	struct list_head	list;
821dc7e38acSHans Petter Selasky 	DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
8221c807f67SHans Petter Selasky 	struct mlx5_fw_page    *fw_page;
823dc7e38acSHans Petter Selasky 	__be32		       *db_page;
824dc7e38acSHans Petter Selasky 	dma_addr_t		db_dma;
825dc7e38acSHans Petter Selasky };
826dc7e38acSHans Petter Selasky 
827dc7e38acSHans Petter Selasky typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
828dc7e38acSHans Petter Selasky 
829dc7e38acSHans Petter Selasky struct mlx5_cmd_work_ent {
830dc7e38acSHans Petter Selasky 	struct mlx5_cmd_msg    *in;
831dc7e38acSHans Petter Selasky 	struct mlx5_cmd_msg    *out;
8321c807f67SHans Petter Selasky 	int			uin_size;
833dc7e38acSHans Petter Selasky 	void		       *uout;
834dc7e38acSHans Petter Selasky 	int			uout_size;
835dc7e38acSHans Petter Selasky 	mlx5_cmd_cbk_t		callback;
83611546d06SHans Petter Selasky         struct delayed_work     cb_timeout_work;
837dc7e38acSHans Petter Selasky 	void		       *context;
838dc7e38acSHans Petter Selasky 	int			idx;
839dc7e38acSHans Petter Selasky 	struct completion	done;
840dc7e38acSHans Petter Selasky 	struct mlx5_cmd        *cmd;
841dc7e38acSHans Petter Selasky 	struct work_struct	work;
842dc7e38acSHans Petter Selasky 	struct mlx5_cmd_layout *lay;
843dc7e38acSHans Petter Selasky 	int			ret;
844dc7e38acSHans Petter Selasky 	int			page_queue;
845dc7e38acSHans Petter Selasky 	u8			status;
846dc7e38acSHans Petter Selasky 	u8			token;
847dc7e38acSHans Petter Selasky 	u64			ts1;
848dc7e38acSHans Petter Selasky 	u64			ts2;
849dc7e38acSHans Petter Selasky 	u16			op;
85030dfc051SHans Petter Selasky 	u8			busy;
851c0902569SHans Petter Selasky 	bool			polling;
852dc7e38acSHans Petter Selasky };
853dc7e38acSHans Petter Selasky 
854dc7e38acSHans Petter Selasky struct mlx5_pas {
855dc7e38acSHans Petter Selasky 	u64	pa;
856dc7e38acSHans Petter Selasky 	u8	log_sz;
857dc7e38acSHans Petter Selasky };
858dc7e38acSHans Petter Selasky 
8594b109912SHans Petter Selasky enum port_state_policy {
8604b109912SHans Petter Selasky 	MLX5_POLICY_DOWN        = 0,
8614b109912SHans Petter Selasky 	MLX5_POLICY_UP          = 1,
8624b109912SHans Petter Selasky 	MLX5_POLICY_FOLLOW      = 2,
8634b109912SHans Petter Selasky 	MLX5_POLICY_INVALID     = 0xffffffff
8644b109912SHans Petter Selasky };
8654b109912SHans Petter Selasky 
8661c807f67SHans Petter Selasky static inline void *
8671c807f67SHans Petter Selasky mlx5_buf_offset(struct mlx5_buf *buf, int offset)
868dc7e38acSHans Petter Selasky {
8691c807f67SHans Petter Selasky 	return ((char *)buf->direct.buf + offset);
870dc7e38acSHans Petter Selasky }
871dc7e38acSHans Petter Selasky 
872dc7e38acSHans Petter Selasky 
873dc7e38acSHans Petter Selasky extern struct workqueue_struct *mlx5_core_wq;
874dc7e38acSHans Petter Selasky 
875dc7e38acSHans Petter Selasky #define STRUCT_FIELD(header, field) \
876dc7e38acSHans Petter Selasky 	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
877dc7e38acSHans Petter Selasky 	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field
878dc7e38acSHans Petter Selasky 
879dc7e38acSHans Petter Selasky static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
880dc7e38acSHans Petter Selasky {
881dc7e38acSHans Petter Selasky 	return pci_get_drvdata(pdev);
882dc7e38acSHans Petter Selasky }
883dc7e38acSHans Petter Selasky 
884dc7e38acSHans Petter Selasky extern struct dentry *mlx5_debugfs_root;
885dc7e38acSHans Petter Selasky 
886dc7e38acSHans Petter Selasky static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
887dc7e38acSHans Petter Selasky {
888dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
889dc7e38acSHans Petter Selasky }
890dc7e38acSHans Petter Selasky 
891dc7e38acSHans Petter Selasky static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
892dc7e38acSHans Petter Selasky {
893dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->fw_rev) >> 16;
894dc7e38acSHans Petter Selasky }
895dc7e38acSHans Petter Selasky 
896dc7e38acSHans Petter Selasky static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
897dc7e38acSHans Petter Selasky {
898dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
899dc7e38acSHans Petter Selasky }
900dc7e38acSHans Petter Selasky 
901dc7e38acSHans Petter Selasky static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev)
902dc7e38acSHans Petter Selasky {
903dc7e38acSHans Petter Selasky 	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
904dc7e38acSHans Petter Selasky }
905dc7e38acSHans Petter Selasky 
906dc7e38acSHans Petter Selasky static inline int mlx5_get_gid_table_len(u16 param)
907dc7e38acSHans Petter Selasky {
908dc7e38acSHans Petter Selasky 	if (param > 4) {
909dc7e38acSHans Petter Selasky 		printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n");
910dc7e38acSHans Petter Selasky 		return 0;
911dc7e38acSHans Petter Selasky 	}
912dc7e38acSHans Petter Selasky 
913dc7e38acSHans Petter Selasky 	return 8 * (1 << param);
914dc7e38acSHans Petter Selasky }
915dc7e38acSHans Petter Selasky 
916dc7e38acSHans Petter Selasky static inline void *mlx5_vzalloc(unsigned long size)
917dc7e38acSHans Petter Selasky {
918dc7e38acSHans Petter Selasky 	void *rtn;
919dc7e38acSHans Petter Selasky 
920dc7e38acSHans Petter Selasky 	rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
921dc7e38acSHans Petter Selasky 	return rtn;
922dc7e38acSHans Petter Selasky }
923dc7e38acSHans Petter Selasky 
924cb4e4a6eSHans Petter Selasky static inline void *mlx5_vmalloc(unsigned long size)
925dc7e38acSHans Petter Selasky {
926cb4e4a6eSHans Petter Selasky 	void *rtn;
927cb4e4a6eSHans Petter Selasky 
928cb4e4a6eSHans Petter Selasky 	rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN);
929cb4e4a6eSHans Petter Selasky 	if (!rtn)
930cb4e4a6eSHans Petter Selasky 		rtn = vmalloc(size);
931cb4e4a6eSHans Petter Selasky 	return rtn;
932dc7e38acSHans Petter Selasky }
933dc7e38acSHans Petter Selasky 
9344b109912SHans Petter Selasky static inline u32 mlx5_base_mkey(const u32 key)
9354b109912SHans Petter Selasky {
9364b109912SHans Petter Selasky 	return key & 0xffffff00u;
9374b109912SHans Petter Selasky }
9384b109912SHans Petter Selasky 
939dc7e38acSHans Petter Selasky int mlx5_cmd_init(struct mlx5_core_dev *dev);
940dc7e38acSHans Petter Selasky void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
941dc7e38acSHans Petter Selasky void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
942dc7e38acSHans Petter Selasky void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
943788333d9SHans Petter Selasky void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
944788333d9SHans Petter Selasky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
9457eefcb5eSHans Petter Selasky 
9467eefcb5eSHans Petter Selasky struct mlx5_async_ctx {
9477eefcb5eSHans Petter Selasky 	struct mlx5_core_dev *dev;
9487eefcb5eSHans Petter Selasky 	atomic_t num_inflight;
9497eefcb5eSHans Petter Selasky 	struct wait_queue_head wait;
9507eefcb5eSHans Petter Selasky };
9517eefcb5eSHans Petter Selasky 
9527eefcb5eSHans Petter Selasky struct mlx5_async_work;
9537eefcb5eSHans Petter Selasky 
9547eefcb5eSHans Petter Selasky typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
9557eefcb5eSHans Petter Selasky 
9567eefcb5eSHans Petter Selasky struct mlx5_async_work {
9577eefcb5eSHans Petter Selasky 	struct mlx5_async_ctx *ctx;
9587eefcb5eSHans Petter Selasky 	mlx5_async_cbk_t user_callback;
9597eefcb5eSHans Petter Selasky };
9607eefcb5eSHans Petter Selasky 
9617eefcb5eSHans Petter Selasky void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
9627eefcb5eSHans Petter Selasky 			     struct mlx5_async_ctx *ctx);
9637eefcb5eSHans Petter Selasky void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
9647eefcb5eSHans Petter Selasky int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
9657eefcb5eSHans Petter Selasky 		     void *out, int out_size, mlx5_async_cbk_t callback,
9667eefcb5eSHans Petter Selasky 		     struct mlx5_async_work *work);
967dc7e38acSHans Petter Selasky int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
968dc7e38acSHans Petter Selasky 		  int out_size);
969c0902569SHans Petter Selasky int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
970c0902569SHans Petter Selasky 			  void *out, int out_size);
971dc7e38acSHans Petter Selasky int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
972dc7e38acSHans Petter Selasky int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
973*f8f5b459SHans Petter Selasky int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
974*f8f5b459SHans Petter Selasky 		     bool map_wc, bool fast_path);
975*f8f5b459SHans Petter Selasky void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
976*f8f5b459SHans Petter Selasky struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
977*f8f5b459SHans Petter Selasky void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
978a2485fe5SHans Petter Selasky void mlx5_health_cleanup(struct mlx5_core_dev *dev);
979a2485fe5SHans Petter Selasky int mlx5_health_init(struct mlx5_core_dev *dev);
980dc7e38acSHans Petter Selasky void mlx5_start_health_poll(struct mlx5_core_dev *dev);
9812119f825SSlava Shwartsman void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
982ca551594SHans Petter Selasky void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
983519774eaSHans Petter Selasky void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
9844bb7662bSHans Petter Selasky void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
985adb6fd50SHans Petter Selasky void mlx5_trigger_health_watchdog(struct mlx5_core_dev *dev);
9861c807f67SHans Petter Selasky 
9871c807f67SHans Petter Selasky #define	mlx5_buf_alloc_node(dev, size, direct, buf, node) \
9881c807f67SHans Petter Selasky 	mlx5_buf_alloc(dev, size, direct, buf)
989dc7e38acSHans Petter Selasky int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct,
990dc7e38acSHans Petter Selasky 		   struct mlx5_buf *buf);
991dc7e38acSHans Petter Selasky void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
992dc7e38acSHans Petter Selasky int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
993788333d9SHans Petter Selasky 			 struct mlx5_srq_attr *in);
994dc7e38acSHans Petter Selasky int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
995dc7e38acSHans Petter Selasky int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
996788333d9SHans Petter Selasky 			struct mlx5_srq_attr *out);
997dc7e38acSHans Petter Selasky int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
998dc7e38acSHans Petter Selasky int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
999dc7e38acSHans Petter Selasky 		      u16 lwm, int is_srq);
1000dc7e38acSHans Petter Selasky void mlx5_init_mr_table(struct mlx5_core_dev *dev);
1001dc7e38acSHans Petter Selasky void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev);
1002788333d9SHans Petter Selasky int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
1003788333d9SHans Petter Selasky 			     struct mlx5_core_mr *mkey,
10047eefcb5eSHans Petter Selasky 			     struct mlx5_async_ctx *async_ctx, u32 *in,
10057eefcb5eSHans Petter Selasky 			     int inlen, u32 *out, int outlen,
10067eefcb5eSHans Petter Selasky 			     mlx5_async_cbk_t callback,
10077eefcb5eSHans Petter Selasky 			     struct mlx5_async_work *context);
1008788333d9SHans Petter Selasky int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
1009788333d9SHans Petter Selasky 			  struct mlx5_core_mr *mr,
1010788333d9SHans Petter Selasky 			  u32 *in, int inlen);
1011788333d9SHans Petter Selasky int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey);
1012788333d9SHans Petter Selasky int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey,
1013788333d9SHans Petter Selasky 			 u32 *out, int outlen);
1014dc7e38acSHans Petter Selasky int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr,
1015dc7e38acSHans Petter Selasky 			     u32 *mkey);
1016dc7e38acSHans Petter Selasky int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1017dc7e38acSHans Petter Selasky int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1018500d0c40SHans Petter Selasky int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
1019dc7e38acSHans Petter Selasky 		      u16 opmod, u8 port);
10201c807f67SHans Petter Selasky void mlx5_fwp_flush(struct mlx5_fw_page *fwp);
10211c807f67SHans Petter Selasky void mlx5_fwp_invalidate(struct mlx5_fw_page *fwp);
10221c807f67SHans Petter Selasky struct mlx5_fw_page *mlx5_fwp_alloc(struct mlx5_core_dev *dev, gfp_t flags, unsigned num);
10231c807f67SHans Petter Selasky void mlx5_fwp_free(struct mlx5_fw_page *fwp);
10241c807f67SHans Petter Selasky u64 mlx5_fwp_get_dma(struct mlx5_fw_page *fwp, size_t offset);
10251c807f67SHans Petter Selasky void *mlx5_fwp_get_virt(struct mlx5_fw_page *fwp, size_t offset);
1026dc7e38acSHans Petter Selasky void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1027dc7e38acSHans Petter Selasky void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1028dc7e38acSHans Petter Selasky int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1029dc7e38acSHans Petter Selasky void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1030dc7e38acSHans Petter Selasky void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1031dc7e38acSHans Petter Selasky 				 s32 npages);
1032dc7e38acSHans Petter Selasky int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1033dc7e38acSHans Petter Selasky int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
103444a03e91SHans Petter Selasky s64 mlx5_wait_for_reclaim_vfs_pages(struct mlx5_core_dev *dev);
1035dc7e38acSHans Petter Selasky void mlx5_register_debugfs(void);
1036dc7e38acSHans Petter Selasky void mlx5_unregister_debugfs(void);
1037dc7e38acSHans Petter Selasky int mlx5_eq_init(struct mlx5_core_dev *dev);
1038dc7e38acSHans Petter Selasky void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1039dc7e38acSHans Petter Selasky void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1040f34f0a65SHans Petter Selasky void mlx5_cq_completion(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
1041dc7e38acSHans Petter Selasky void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
1042dc7e38acSHans Petter Selasky void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1043dc7e38acSHans Petter Selasky struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
1044721a1a6aSSlava Shwartsman void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vector, enum mlx5_cmd_mode mode);
1045dc7e38acSHans Petter Selasky void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1046dc7e38acSHans Petter Selasky int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
1047*f8f5b459SHans Petter Selasky 		       int nent, u64 mask);
1048dc7e38acSHans Petter Selasky int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1049dc7e38acSHans Petter Selasky int mlx5_start_eqs(struct mlx5_core_dev *dev);
1050dc7e38acSHans Petter Selasky int mlx5_stop_eqs(struct mlx5_core_dev *dev);
1051dc7e38acSHans Petter Selasky int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn);
1052dc7e38acSHans Petter Selasky int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1053dc7e38acSHans Petter Selasky int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1054cb4e4a6eSHans Petter Selasky int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable,
1055cb4e4a6eSHans Petter Selasky 				u64 addr);
1056dc7e38acSHans Petter Selasky 
1057dc7e38acSHans Petter Selasky int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1058dc7e38acSHans Petter Selasky void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1059dc7e38acSHans Petter Selasky int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1060dc7e38acSHans Petter Selasky 			 int size_in, void *data_out, int size_out,
1061dc7e38acSHans Petter Selasky 			 u16 reg_num, int arg, int write);
1062dc7e38acSHans Petter Selasky 
1063cb4e4a6eSHans Petter Selasky void mlx5_toggle_port_link(struct mlx5_core_dev *dev);
1064dc7e38acSHans Petter Selasky 
1065dc7e38acSHans Petter Selasky int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1066dc7e38acSHans Petter Selasky void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1067dc7e38acSHans Petter Selasky int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
1068788333d9SHans Petter Selasky 		       u32 *out, int outlen);
1069dc7e38acSHans Petter Selasky int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1070dc7e38acSHans Petter Selasky void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1071dc7e38acSHans Petter Selasky int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1072dc7e38acSHans Petter Selasky void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1073dc7e38acSHans Petter Selasky int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1074dc7e38acSHans Petter Selasky int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1075dc7e38acSHans Petter Selasky 		       int node);
1076dc7e38acSHans Petter Selasky void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1077dc7e38acSHans Petter Selasky 
1078dc7e38acSHans Petter Selasky const char *mlx5_command_str(int command);
1079dc7e38acSHans Petter Selasky int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1080dc7e38acSHans Petter Selasky void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1081dc7e38acSHans Petter Selasky int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1082dc7e38acSHans Petter Selasky 			 int npsvs, u32 *sig_index);
1083dc7e38acSHans Petter Selasky int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1084dc7e38acSHans Petter Selasky void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1085dc7e38acSHans Petter Selasky u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev);
1086dc7e38acSHans Petter Selasky int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode);
108727c29bc4SHans Petter Selasky int mlx5_set_dropless_mode(struct mlx5_core_dev *dev, u16 timeout);
108827c29bc4SHans Petter Selasky int mlx5_query_dropless_mode(struct mlx5_core_dev *dev, u16 *timeout);
1089dc7e38acSHans Petter Selasky int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode);
1090dc7e38acSHans Petter Selasky int mlx5_core_access_pvlc(struct mlx5_core_dev *dev,
1091dc7e38acSHans Petter Selasky 			  struct mlx5_pvlc_reg *pvlc, int write);
1092dc7e38acSHans Petter Selasky int mlx5_core_access_ptys(struct mlx5_core_dev *dev,
1093dc7e38acSHans Petter Selasky 			  struct mlx5_ptys_reg *ptys, int write);
1094dc7e38acSHans Petter Selasky int mlx5_core_access_pmtu(struct mlx5_core_dev *dev,
1095dc7e38acSHans Petter Selasky 			  struct mlx5_pmtu_reg *pmtu, int write);
1096dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port);
1097dc7e38acSHans Petter Selasky int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port);
1098dc7e38acSHans Petter Selasky int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1099dc7e38acSHans Petter Selasky 				int priority, int *is_enable);
1100dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1101dc7e38acSHans Petter Selasky 				 int priority, int enable);
1102dc7e38acSHans Petter Selasky int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol,
1103dc7e38acSHans Petter Selasky 				void *out, int out_size);
1104dc7e38acSHans Petter Selasky int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev,
1105dc7e38acSHans Petter Selasky 				 void *in, int in_size);
1106dc7e38acSHans Petter Selasky int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear,
1107dc7e38acSHans Petter Selasky 				    void *out, int out_size);
1108cb022443SHans Petter Selasky int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in,
1109cb022443SHans Petter Selasky 			       int in_size);
1110cb022443SHans Petter Selasky int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev,
1111cb022443SHans Petter Selasky 				   u8 num_of_samples, u16 sample_index,
1112cb022443SHans Petter Selasky 				   void *out, int out_size);
11134b95c665SHans Petter Selasky int mlx5_vsc_find_cap(struct mlx5_core_dev *mdev);
11144b95c665SHans Petter Selasky int mlx5_vsc_lock(struct mlx5_core_dev *mdev);
11154b95c665SHans Petter Selasky void mlx5_vsc_unlock(struct mlx5_core_dev *mdev);
11164b95c665SHans Petter Selasky int mlx5_vsc_set_space(struct mlx5_core_dev *mdev, u16 space);
1117e456deccSHans Petter Selasky int mlx5_vsc_wait_on_flag(struct mlx5_core_dev *mdev, u32 expected);
1118b575d8c8SHans Petter Selasky int mlx5_vsc_write(struct mlx5_core_dev *mdev, u32 addr, const u32 *data);
11194b95c665SHans Petter Selasky int mlx5_vsc_read(struct mlx5_core_dev *mdev, u32 addr, u32 *data);
1120b575d8c8SHans Petter Selasky int mlx5_vsc_lock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1121b575d8c8SHans Petter Selasky int mlx5_vsc_unlock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1122adb6fd50SHans Petter Selasky int mlx5_pci_read_power_status(struct mlx5_core_dev *mdev,
1123adb6fd50SHans Petter Selasky 			       u16 *p_power, u8 *p_status);
1124b575d8c8SHans Petter Selasky 
1125dc7e38acSHans Petter Selasky static inline u32 mlx5_mkey_to_idx(u32 mkey)
1126dc7e38acSHans Petter Selasky {
1127dc7e38acSHans Petter Selasky 	return mkey >> 8;
1128dc7e38acSHans Petter Selasky }
1129dc7e38acSHans Petter Selasky 
1130dc7e38acSHans Petter Selasky static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1131dc7e38acSHans Petter Selasky {
1132dc7e38acSHans Petter Selasky 	return mkey_idx << 8;
1133dc7e38acSHans Petter Selasky }
1134dc7e38acSHans Petter Selasky 
1135dc7e38acSHans Petter Selasky static inline u8 mlx5_mkey_variant(u32 mkey)
1136dc7e38acSHans Petter Selasky {
1137dc7e38acSHans Petter Selasky 	return mkey & 0xff;
1138dc7e38acSHans Petter Selasky }
1139dc7e38acSHans Petter Selasky 
1140dc7e38acSHans Petter Selasky enum {
1141dc7e38acSHans Petter Selasky 	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
1142dc7e38acSHans Petter Selasky 	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
1143dc7e38acSHans Petter Selasky };
1144dc7e38acSHans Petter Selasky 
1145dc7e38acSHans Petter Selasky enum {
1146cb4e4a6eSHans Petter Selasky 	MAX_MR_CACHE_ENTRIES    = 15,
1147dc7e38acSHans Petter Selasky };
1148dc7e38acSHans Petter Selasky 
1149dc7e38acSHans Petter Selasky struct mlx5_interface {
1150dc7e38acSHans Petter Selasky 	void *			(*add)(struct mlx5_core_dev *dev);
1151dc7e38acSHans Petter Selasky 	void			(*remove)(struct mlx5_core_dev *dev, void *context);
1152dc7e38acSHans Petter Selasky 	void			(*event)(struct mlx5_core_dev *dev, void *context,
1153dc7e38acSHans Petter Selasky 					 enum mlx5_dev_event event, unsigned long param);
1154dc7e38acSHans Petter Selasky 	void *                  (*get_dev)(void *context);
1155dc7e38acSHans Petter Selasky 	int			protocol;
1156dc7e38acSHans Petter Selasky 	struct list_head	list;
1157dc7e38acSHans Petter Selasky };
1158dc7e38acSHans Petter Selasky 
1159dc7e38acSHans Petter Selasky void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1160dc7e38acSHans Petter Selasky int mlx5_register_interface(struct mlx5_interface *intf);
1161dc7e38acSHans Petter Selasky void mlx5_unregister_interface(struct mlx5_interface *intf);
1162dc7e38acSHans Petter Selasky 
1163e9dcd831SSlava Shwartsman unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1164e9dcd831SSlava Shwartsman int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1165e9dcd831SSlava Shwartsman     u8 roce_version, u8 roce_l3_type, const u8 *gid,
1166e9dcd831SSlava Shwartsman     const u8 *mac, bool vlan, u16 vlan_id);
1167e9dcd831SSlava Shwartsman 
1168dc7e38acSHans Petter Selasky struct mlx5_profile {
1169dc7e38acSHans Petter Selasky 	u64	mask;
1170dc7e38acSHans Petter Selasky 	u8	log_max_qp;
1171dc7e38acSHans Petter Selasky 	struct {
1172dc7e38acSHans Petter Selasky 		int	size;
1173dc7e38acSHans Petter Selasky 		int	limit;
1174dc7e38acSHans Petter Selasky 	} mr_cache[MAX_MR_CACHE_ENTRIES];
1175dc7e38acSHans Petter Selasky };
1176dc7e38acSHans Petter Selasky 
1177cb4e4a6eSHans Petter Selasky enum {
1178cb4e4a6eSHans Petter Selasky 	MLX5_PCI_DEV_IS_VF		= 1 << 0,
1179cb4e4a6eSHans Petter Selasky };
1180cb4e4a6eSHans Petter Selasky 
1181a2485fe5SHans Petter Selasky enum {
1182a2485fe5SHans Petter Selasky 	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1183a2485fe5SHans Petter Selasky };
1184a2485fe5SHans Petter Selasky 
1185cb4e4a6eSHans Petter Selasky static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1186cb4e4a6eSHans Petter Selasky {
1187cb4e4a6eSHans Petter Selasky 	return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1188cb4e4a6eSHans Petter Selasky }
118938535d6cSHans Petter Selasky #ifdef RATELIMIT
119038535d6cSHans Petter Selasky int mlx5_init_rl_table(struct mlx5_core_dev *dev);
119138535d6cSHans Petter Selasky void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
119238535d6cSHans Petter Selasky int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst, u16 *index);
119338535d6cSHans Petter Selasky void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst);
119438535d6cSHans Petter Selasky bool mlx5_rl_is_in_range(const struct mlx5_core_dev *dev, u32 rate, u32 burst);
119538535d6cSHans Petter Selasky 
119638535d6cSHans Petter Selasky static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
119738535d6cSHans Petter Selasky {
119838535d6cSHans Petter Selasky 	return !!(dev->priv.rl_table.max_size);
119938535d6cSHans Petter Selasky }
120038535d6cSHans Petter Selasky #endif
1201dc7e38acSHans Petter Selasky 
1202f14d8498SHans Petter Selasky void mlx5_disable_interrupts(struct mlx5_core_dev *);
1203f14d8498SHans Petter Selasky void mlx5_poll_interrupts(struct mlx5_core_dev *);
1204f14d8498SHans Petter Selasky 
1205dc7e38acSHans Petter Selasky #endif /* MLX5_DRIVER_H */
1206